blob: b625b361498992e921f6c9383063d4ca85616aad [file] [log] [blame]
Brett Russ20f733e2005-09-01 18:26:17 -04001/*
2 * sata_mv.c - Marvell SATA support
3 *
Mark Lord40f21b12009-03-10 18:51:04 -04004 * Copyright 2008-2009: Marvell Corporation, all rights reserved.
Jeff Garzik8b260242005-11-12 12:32:50 -05005 * Copyright 2005: EMC Corporation, all rights reserved.
Jeff Garzike2b1be52005-11-18 14:04:23 -05006 * Copyright 2005 Red Hat, Inc. All rights reserved.
Brett Russ20f733e2005-09-01 18:26:17 -04007 *
Mark Lord40f21b12009-03-10 18:51:04 -04008 * Originally written by Brett Russ.
9 * Extensive overhaul and enhancement by Mark Lord <mlord@pobox.com>.
10 *
Brett Russ20f733e2005-09-01 18:26:17 -040011 * Please ALWAYS copy linux-ide@vger.kernel.org on emails.
12 *
13 * This program is free software; you can redistribute it and/or modify
14 * it under the terms of the GNU General Public License as published by
15 * the Free Software Foundation; version 2 of the License.
16 *
17 * This program is distributed in the hope that it will be useful,
18 * but WITHOUT ANY WARRANTY; without even the implied warranty of
19 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20 * GNU General Public License for more details.
21 *
22 * You should have received a copy of the GNU General Public License
23 * along with this program; if not, write to the Free Software
24 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
25 *
26 */
27
Jeff Garzik4a05e202007-05-24 23:40:15 -040028/*
Mark Lord85afb932008-04-19 14:54:41 -040029 * sata_mv TODO list:
30 *
Mark Lord85afb932008-04-19 14:54:41 -040031 * --> Develop a low-power-consumption strategy, and implement it.
32 *
Mark Lord2b748a02009-03-10 22:01:17 -040033 * --> Add sysfs attributes for per-chip / per-HC IRQ coalescing thresholds.
Mark Lord85afb932008-04-19 14:54:41 -040034 *
35 * --> [Experiment, Marvell value added] Is it possible to use target
36 * mode to cross-connect two Linux boxes with Marvell cards? If so,
37 * creating LibATA target mode support would be very interesting.
38 *
39 * Target mode, for those without docs, is the ability to directly
40 * connect two SATA ports.
41 */
Jeff Garzik4a05e202007-05-24 23:40:15 -040042
Mark Lord65ad7fef2009-04-06 15:24:14 -040043/*
44 * 80x1-B2 errata PCI#11:
45 *
46 * Users of the 6041/6081 Rev.B2 chips (current is C0)
47 * should be careful to insert those cards only onto PCI-X bus #0,
48 * and only in device slots 0..7, not higher. The chips may not
49 * work correctly otherwise (note: this is a pretty rare condition).
50 */
51
Brett Russ20f733e2005-09-01 18:26:17 -040052#include <linux/kernel.h>
53#include <linux/module.h>
54#include <linux/pci.h>
55#include <linux/init.h>
56#include <linux/blkdev.h>
57#include <linux/delay.h>
58#include <linux/interrupt.h>
Andrew Morton8d8b6002008-02-04 23:43:44 -080059#include <linux/dmapool.h>
Brett Russ20f733e2005-09-01 18:26:17 -040060#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050061#include <linux/device.h>
Saeed Bisharac77a2f42009-12-06 18:26:18 +020062#include <linux/clk.h>
Saeed Bisharaf351b2d2008-02-01 18:08:03 -050063#include <linux/platform_device.h>
64#include <linux/ata_platform.h>
Lennert Buytenhek15a32632008-03-27 14:51:39 -040065#include <linux/mbus.h>
Mark Lordc46938c2008-05-02 14:02:28 -040066#include <linux/bitops.h>
Brett Russ20f733e2005-09-01 18:26:17 -040067#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050068#include <scsi/scsi_cmnd.h>
Jeff Garzik6c087722007-10-12 00:16:23 -040069#include <scsi/scsi_device.h>
Brett Russ20f733e2005-09-01 18:26:17 -040070#include <linux/libata.h>
Brett Russ20f733e2005-09-01 18:26:17 -040071
72#define DRV_NAME "sata_mv"
Mark Lordcae5a292009-04-06 16:43:45 -040073#define DRV_VERSION "1.28"
Brett Russ20f733e2005-09-01 18:26:17 -040074
Mark Lord40f21b12009-03-10 18:51:04 -040075/*
76 * module options
77 */
78
79static int msi;
80#ifdef CONFIG_PCI
81module_param(msi, int, S_IRUGO);
82MODULE_PARM_DESC(msi, "Enable use of PCI MSI (0=off, 1=on)");
83#endif
84
Mark Lord2b748a02009-03-10 22:01:17 -040085static int irq_coalescing_io_count;
86module_param(irq_coalescing_io_count, int, S_IRUGO);
87MODULE_PARM_DESC(irq_coalescing_io_count,
88 "IRQ coalescing I/O count threshold (0..255)");
89
90static int irq_coalescing_usecs;
91module_param(irq_coalescing_usecs, int, S_IRUGO);
92MODULE_PARM_DESC(irq_coalescing_usecs,
93 "IRQ coalescing time threshold in usecs");
94
Brett Russ20f733e2005-09-01 18:26:17 -040095enum {
96 /* BAR's are enumerated in terms of pci_resource_start() terms */
97 MV_PRIMARY_BAR = 0, /* offset 0x10: memory space */
98 MV_IO_BAR = 2, /* offset 0x18: IO space */
99 MV_MISC_BAR = 3, /* offset 0x1c: FLASH, NVRAM, SRAM */
100
101 MV_MAJOR_REG_AREA_SZ = 0x10000, /* 64KB */
102 MV_MINOR_REG_AREA_SZ = 0x2000, /* 8KB */
103
Mark Lord2b748a02009-03-10 22:01:17 -0400104 /* For use with both IRQ coalescing methods ("all ports" or "per-HC" */
105 COAL_CLOCKS_PER_USEC = 150, /* for calculating COAL_TIMEs */
106 MAX_COAL_TIME_THRESHOLD = ((1 << 24) - 1), /* internal clocks count */
107 MAX_COAL_IO_COUNT = 255, /* completed I/O count */
108
Brett Russ20f733e2005-09-01 18:26:17 -0400109 MV_PCI_REG_BASE = 0,
Mark Lord615ab952006-05-19 16:24:56 -0400110
Mark Lord2b748a02009-03-10 22:01:17 -0400111 /*
112 * Per-chip ("all ports") interrupt coalescing feature.
113 * This is only for GEN_II / GEN_IIE hardware.
114 *
115 * Coalescing defers the interrupt until either the IO_THRESHOLD
116 * (count of completed I/Os) is met, or the TIME_THRESHOLD is met.
117 */
Mark Lordcae5a292009-04-06 16:43:45 -0400118 COAL_REG_BASE = 0x18000,
119 IRQ_COAL_CAUSE = (COAL_REG_BASE + 0x08),
Mark Lord2b748a02009-03-10 22:01:17 -0400120 ALL_PORTS_COAL_IRQ = (1 << 4), /* all ports irq event */
121
Mark Lordcae5a292009-04-06 16:43:45 -0400122 IRQ_COAL_IO_THRESHOLD = (COAL_REG_BASE + 0xcc),
123 IRQ_COAL_TIME_THRESHOLD = (COAL_REG_BASE + 0xd0),
Mark Lord2b748a02009-03-10 22:01:17 -0400124
125 /*
126 * Registers for the (unused here) transaction coalescing feature:
127 */
Mark Lordcae5a292009-04-06 16:43:45 -0400128 TRAN_COAL_CAUSE_LO = (COAL_REG_BASE + 0x88),
129 TRAN_COAL_CAUSE_HI = (COAL_REG_BASE + 0x8c),
Mark Lord2b748a02009-03-10 22:01:17 -0400130
Mark Lordcae5a292009-04-06 16:43:45 -0400131 SATAHC0_REG_BASE = 0x20000,
132 FLASH_CTL = 0x1046c,
133 GPIO_PORT_CTL = 0x104f0,
134 RESET_CFG = 0x180d8,
Brett Russ20f733e2005-09-01 18:26:17 -0400135
136 MV_PCI_REG_SZ = MV_MAJOR_REG_AREA_SZ,
137 MV_SATAHC_REG_SZ = MV_MAJOR_REG_AREA_SZ,
138 MV_SATAHC_ARBTR_REG_SZ = MV_MINOR_REG_AREA_SZ, /* arbiter */
139 MV_PORT_REG_SZ = MV_MINOR_REG_AREA_SZ,
140
Brett Russ31961942005-09-30 01:36:00 -0400141 MV_MAX_Q_DEPTH = 32,
142 MV_MAX_Q_DEPTH_MASK = MV_MAX_Q_DEPTH - 1,
143
144 /* CRQB needs alignment on a 1KB boundary. Size == 1KB
145 * CRPB needs alignment on a 256B boundary. Size == 256B
Brett Russ31961942005-09-30 01:36:00 -0400146 * ePRD (SG) entries need alignment on a 16B boundary. Size == 16B
147 */
148 MV_CRQB_Q_SZ = (32 * MV_MAX_Q_DEPTH),
149 MV_CRPB_Q_SZ = (8 * MV_MAX_Q_DEPTH),
Mark Lordda2fa9b2008-01-26 18:32:45 -0500150 MV_MAX_SG_CT = 256,
Brett Russ31961942005-09-30 01:36:00 -0400151 MV_SG_TBL_SZ = (16 * MV_MAX_SG_CT),
Brett Russ31961942005-09-30 01:36:00 -0400152
Mark Lord352fab72008-04-19 14:43:42 -0400153 /* Determine hc from 0-7 port: hc = port >> MV_PORT_HC_SHIFT */
Brett Russ20f733e2005-09-01 18:26:17 -0400154 MV_PORT_HC_SHIFT = 2,
Mark Lord352fab72008-04-19 14:43:42 -0400155 MV_PORTS_PER_HC = (1 << MV_PORT_HC_SHIFT), /* 4 */
156 /* Determine hc port from 0-7 port: hardport = port & MV_PORT_MASK */
157 MV_PORT_MASK = (MV_PORTS_PER_HC - 1), /* 3 */
Brett Russ20f733e2005-09-01 18:26:17 -0400158
159 /* Host Flags */
160 MV_FLAG_DUAL_HC = (1 << 30), /* two SATA Host Controllers */
Saeed Bishara7bb3c522008-01-30 11:50:45 -1100161
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400162 MV_COMMON_FLAGS = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
Mark Lord91b1a842009-01-30 18:46:39 -0500163 ATA_FLAG_MMIO | ATA_FLAG_PIO_POLLING,
Mark Lordad3aef52008-05-14 09:21:43 -0400164
Mark Lord91b1a842009-01-30 18:46:39 -0500165 MV_GEN_I_FLAGS = MV_COMMON_FLAGS | ATA_FLAG_NO_ATAPI,
Brett Russ20f733e2005-09-01 18:26:17 -0400166
Mark Lord40f21b12009-03-10 18:51:04 -0400167 MV_GEN_II_FLAGS = MV_COMMON_FLAGS | ATA_FLAG_NCQ |
168 ATA_FLAG_PMP | ATA_FLAG_ACPI_SATA,
Mark Lord91b1a842009-01-30 18:46:39 -0500169
170 MV_GEN_IIE_FLAGS = MV_GEN_II_FLAGS | ATA_FLAG_AN,
Mark Lordad3aef52008-05-14 09:21:43 -0400171
Brett Russ31961942005-09-30 01:36:00 -0400172 CRQB_FLAG_READ = (1 << 0),
173 CRQB_TAG_SHIFT = 1,
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400174 CRQB_IOID_SHIFT = 6, /* CRQB Gen-II/IIE IO Id shift */
Mark Lorde12bef52008-03-31 19:33:56 -0400175 CRQB_PMP_SHIFT = 12, /* CRQB Gen-II/IIE PMP shift */
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400176 CRQB_HOSTQ_SHIFT = 17, /* CRQB Gen-II/IIE HostQueTag shift */
Brett Russ31961942005-09-30 01:36:00 -0400177 CRQB_CMD_ADDR_SHIFT = 8,
178 CRQB_CMD_CS = (0x2 << 11),
179 CRQB_CMD_LAST = (1 << 15),
180
181 CRPB_FLAG_STATUS_SHIFT = 8,
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400182 CRPB_IOID_SHIFT_6 = 5, /* CRPB Gen-II IO Id shift */
183 CRPB_IOID_SHIFT_7 = 7, /* CRPB Gen-IIE IO Id shift */
Brett Russ31961942005-09-30 01:36:00 -0400184
185 EPRD_FLAG_END_OF_TBL = (1 << 31),
186
Brett Russ20f733e2005-09-01 18:26:17 -0400187 /* PCI interface registers */
188
Mark Lordcae5a292009-04-06 16:43:45 -0400189 MV_PCI_COMMAND = 0xc00,
190 MV_PCI_COMMAND_MWRCOM = (1 << 4), /* PCI Master Write Combining */
191 MV_PCI_COMMAND_MRDTRIG = (1 << 7), /* PCI Master Read Trigger */
Brett Russ31961942005-09-30 01:36:00 -0400192
Mark Lordcae5a292009-04-06 16:43:45 -0400193 PCI_MAIN_CMD_STS = 0xd30,
Brett Russ20f733e2005-09-01 18:26:17 -0400194 STOP_PCI_MASTER = (1 << 2),
195 PCI_MASTER_EMPTY = (1 << 3),
196 GLOB_SFT_RST = (1 << 4),
197
Mark Lordcae5a292009-04-06 16:43:45 -0400198 MV_PCI_MODE = 0xd00,
Mark Lord8e7decd2008-05-02 02:07:51 -0400199 MV_PCI_MODE_MASK = 0x30,
200
Jeff Garzik522479f2005-11-12 22:14:02 -0500201 MV_PCI_EXP_ROM_BAR_CTL = 0xd2c,
202 MV_PCI_DISC_TIMER = 0xd04,
203 MV_PCI_MSI_TRIGGER = 0xc38,
204 MV_PCI_SERR_MASK = 0xc28,
Mark Lordcae5a292009-04-06 16:43:45 -0400205 MV_PCI_XBAR_TMOUT = 0x1d04,
Jeff Garzik522479f2005-11-12 22:14:02 -0500206 MV_PCI_ERR_LOW_ADDRESS = 0x1d40,
207 MV_PCI_ERR_HIGH_ADDRESS = 0x1d44,
208 MV_PCI_ERR_ATTRIBUTE = 0x1d48,
209 MV_PCI_ERR_COMMAND = 0x1d50,
210
Mark Lordcae5a292009-04-06 16:43:45 -0400211 PCI_IRQ_CAUSE = 0x1d58,
212 PCI_IRQ_MASK = 0x1d5c,
Brett Russ20f733e2005-09-01 18:26:17 -0400213 PCI_UNMASK_ALL_IRQS = 0x7fffff, /* bits 22-0 */
214
Mark Lordcae5a292009-04-06 16:43:45 -0400215 PCIE_IRQ_CAUSE = 0x1900,
216 PCIE_IRQ_MASK = 0x1910,
Mark Lord646a4da2008-01-26 18:30:37 -0500217 PCIE_UNMASK_ALL_IRQS = 0x40a, /* assorted bits */
Mark Lord02a121d2007-12-01 13:07:22 -0500218
Mark Lord7368f912008-04-25 11:24:24 -0400219 /* Host Controller Main Interrupt Cause/Mask registers (1 per-chip) */
Mark Lordcae5a292009-04-06 16:43:45 -0400220 PCI_HC_MAIN_IRQ_CAUSE = 0x1d60,
221 PCI_HC_MAIN_IRQ_MASK = 0x1d64,
222 SOC_HC_MAIN_IRQ_CAUSE = 0x20020,
223 SOC_HC_MAIN_IRQ_MASK = 0x20024,
Mark Lord40f21b12009-03-10 18:51:04 -0400224 ERR_IRQ = (1 << 0), /* shift by (2 * port #) */
225 DONE_IRQ = (1 << 1), /* shift by (2 * port #) */
Brett Russ20f733e2005-09-01 18:26:17 -0400226 HC0_IRQ_PEND = 0x1ff, /* bits 0-8 = HC0's ports */
227 HC_SHIFT = 9, /* bits 9-17 = HC1's ports */
Mark Lord2b748a02009-03-10 22:01:17 -0400228 DONE_IRQ_0_3 = 0x000000aa, /* DONE_IRQ ports 0,1,2,3 */
229 DONE_IRQ_4_7 = (DONE_IRQ_0_3 << HC_SHIFT), /* 4,5,6,7 */
Brett Russ20f733e2005-09-01 18:26:17 -0400230 PCI_ERR = (1 << 18),
Mark Lord40f21b12009-03-10 18:51:04 -0400231 TRAN_COAL_LO_DONE = (1 << 19), /* transaction coalescing */
232 TRAN_COAL_HI_DONE = (1 << 20), /* transaction coalescing */
233 PORTS_0_3_COAL_DONE = (1 << 8), /* HC0 IRQ coalescing */
234 PORTS_4_7_COAL_DONE = (1 << 17), /* HC1 IRQ coalescing */
235 ALL_PORTS_COAL_DONE = (1 << 21), /* GEN_II(E) IRQ coalescing */
Brett Russ20f733e2005-09-01 18:26:17 -0400236 GPIO_INT = (1 << 22),
237 SELF_INT = (1 << 23),
238 TWSI_INT = (1 << 24),
239 HC_MAIN_RSVD = (0x7f << 25), /* bits 31-25 */
Jeff Garzikfb621e22007-02-25 04:19:45 -0500240 HC_MAIN_RSVD_5 = (0x1fff << 19), /* bits 31-19 */
Mark Lorde12bef52008-03-31 19:33:56 -0400241 HC_MAIN_RSVD_SOC = (0x3fffffb << 6), /* bits 31-9, 7-6 */
Brett Russ20f733e2005-09-01 18:26:17 -0400242
243 /* SATAHC registers */
Mark Lordcae5a292009-04-06 16:43:45 -0400244 HC_CFG = 0x00,
Brett Russ20f733e2005-09-01 18:26:17 -0400245
Mark Lordcae5a292009-04-06 16:43:45 -0400246 HC_IRQ_CAUSE = 0x14,
Mark Lord352fab72008-04-19 14:43:42 -0400247 DMA_IRQ = (1 << 0), /* shift by port # */
248 HC_COAL_IRQ = (1 << 4), /* IRQ coalescing */
Brett Russ20f733e2005-09-01 18:26:17 -0400249 DEV_IRQ = (1 << 8), /* shift by port # */
250
Mark Lord2b748a02009-03-10 22:01:17 -0400251 /*
252 * Per-HC (Host-Controller) interrupt coalescing feature.
253 * This is present on all chip generations.
254 *
255 * Coalescing defers the interrupt until either the IO_THRESHOLD
256 * (count of completed I/Os) is met, or the TIME_THRESHOLD is met.
257 */
Mark Lordcae5a292009-04-06 16:43:45 -0400258 HC_IRQ_COAL_IO_THRESHOLD = 0x000c,
259 HC_IRQ_COAL_TIME_THRESHOLD = 0x0010,
Mark Lord2b748a02009-03-10 22:01:17 -0400260
Mark Lordcae5a292009-04-06 16:43:45 -0400261 SOC_LED_CTRL = 0x2c,
Mark Lord000b3442009-03-15 11:33:19 -0400262 SOC_LED_CTRL_BLINK = (1 << 0), /* Active LED blink */
263 SOC_LED_CTRL_ACT_PRESENCE = (1 << 2), /* Multiplex dev presence */
264 /* with dev activity LED */
265
Brett Russ20f733e2005-09-01 18:26:17 -0400266 /* Shadow block registers */
Mark Lordcae5a292009-04-06 16:43:45 -0400267 SHD_BLK = 0x100,
268 SHD_CTL_AST = 0x20, /* ofs from SHD_BLK */
Brett Russ20f733e2005-09-01 18:26:17 -0400269
270 /* SATA registers */
Mark Lordcae5a292009-04-06 16:43:45 -0400271 SATA_STATUS = 0x300, /* ctrl, err regs follow status */
272 SATA_ACTIVE = 0x350,
273 FIS_IRQ_CAUSE = 0x364,
274 FIS_IRQ_CAUSE_AN = (1 << 9), /* async notification */
Mark Lord17c5aab2008-04-16 14:56:51 -0400275
Mark Lordcae5a292009-04-06 16:43:45 -0400276 LTMODE = 0x30c, /* requires read-after-write */
Mark Lord17c5aab2008-04-16 14:56:51 -0400277 LTMODE_BIT8 = (1 << 8), /* unknown, but necessary */
278
Mark Lordcae5a292009-04-06 16:43:45 -0400279 PHY_MODE2 = 0x330,
Jeff Garzik47c2b672005-11-12 21:13:17 -0500280 PHY_MODE3 = 0x310,
Mark Lordcae5a292009-04-06 16:43:45 -0400281
282 PHY_MODE4 = 0x314, /* requires read-after-write */
Mark Lordba069e32008-05-31 16:46:34 -0400283 PHY_MODE4_CFG_MASK = 0x00000003, /* phy internal config field */
284 PHY_MODE4_CFG_VALUE = 0x00000001, /* phy internal config field */
285 PHY_MODE4_RSVD_ZEROS = 0x5de3fffa, /* Gen2e always write zeros */
286 PHY_MODE4_RSVD_ONES = 0x00000005, /* Gen2e always write ones */
287
Mark Lordcae5a292009-04-06 16:43:45 -0400288 SATA_IFCTL = 0x344,
289 SATA_TESTCTL = 0x348,
290 SATA_IFSTAT = 0x34c,
291 VENDOR_UNIQUE_FIS = 0x35c,
Mark Lord17c5aab2008-04-16 14:56:51 -0400292
Mark Lordcae5a292009-04-06 16:43:45 -0400293 FISCFG = 0x360,
Mark Lord8e7decd2008-05-02 02:07:51 -0400294 FISCFG_WAIT_DEV_ERR = (1 << 8), /* wait for host on DevErr */
295 FISCFG_SINGLE_SYNC = (1 << 16), /* SYNC on DMA activation */
Mark Lord17c5aab2008-04-16 14:56:51 -0400296
Martin Michlmayr29b7e432009-05-04 20:58:50 +0200297 PHY_MODE9_GEN2 = 0x398,
298 PHY_MODE9_GEN1 = 0x39c,
299 PHYCFG_OFS = 0x3a0, /* only in 65n devices */
300
Jeff Garzikc9d39132005-11-13 17:47:51 -0500301 MV5_PHY_MODE = 0x74,
Mark Lordcae5a292009-04-06 16:43:45 -0400302 MV5_LTMODE = 0x30,
303 MV5_PHY_CTL = 0x0C,
304 SATA_IFCFG = 0x050,
Jeff Garzikbca1c4e2005-11-12 12:48:15 -0500305
306 MV_M2_PREAMP_MASK = 0x7e0,
Brett Russ20f733e2005-09-01 18:26:17 -0400307
308 /* Port registers */
Mark Lordcae5a292009-04-06 16:43:45 -0400309 EDMA_CFG = 0,
Mark Lord0c589122008-01-26 18:31:16 -0500310 EDMA_CFG_Q_DEPTH = 0x1f, /* max device queue depth */
311 EDMA_CFG_NCQ = (1 << 5), /* for R/W FPDMA queued */
312 EDMA_CFG_NCQ_GO_ON_ERR = (1 << 14), /* continue on error */
313 EDMA_CFG_RD_BRST_EXT = (1 << 11), /* read burst 512B */
314 EDMA_CFG_WR_BUFF_LEN = (1 << 13), /* write buffer 512B */
Mark Lorde12bef52008-03-31 19:33:56 -0400315 EDMA_CFG_EDMA_FBS = (1 << 16), /* EDMA FIS-Based Switching */
316 EDMA_CFG_FBS = (1 << 26), /* FIS-Based Switching */
Brett Russ20f733e2005-09-01 18:26:17 -0400317
Mark Lordcae5a292009-04-06 16:43:45 -0400318 EDMA_ERR_IRQ_CAUSE = 0x8,
319 EDMA_ERR_IRQ_MASK = 0xc,
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400320 EDMA_ERR_D_PAR = (1 << 0), /* UDMA data parity err */
321 EDMA_ERR_PRD_PAR = (1 << 1), /* UDMA PRD parity err */
322 EDMA_ERR_DEV = (1 << 2), /* device error */
323 EDMA_ERR_DEV_DCON = (1 << 3), /* device disconnect */
324 EDMA_ERR_DEV_CON = (1 << 4), /* device connected */
325 EDMA_ERR_SERR = (1 << 5), /* SError bits [WBDST] raised */
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400326 EDMA_ERR_SELF_DIS = (1 << 7), /* Gen II/IIE self-disable */
327 EDMA_ERR_SELF_DIS_5 = (1 << 8), /* Gen I self-disable */
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400328 EDMA_ERR_BIST_ASYNC = (1 << 8), /* BIST FIS or Async Notify */
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400329 EDMA_ERR_TRANS_IRQ_7 = (1 << 8), /* Gen IIE transprt layer irq */
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400330 EDMA_ERR_CRQB_PAR = (1 << 9), /* CRQB parity error */
331 EDMA_ERR_CRPB_PAR = (1 << 10), /* CRPB parity error */
332 EDMA_ERR_INTRL_PAR = (1 << 11), /* internal parity error */
333 EDMA_ERR_IORDY = (1 << 12), /* IORdy timeout */
Mark Lord646a4da2008-01-26 18:30:37 -0500334
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400335 EDMA_ERR_LNK_CTRL_RX = (0xf << 13), /* link ctrl rx error */
Mark Lord646a4da2008-01-26 18:30:37 -0500336 EDMA_ERR_LNK_CTRL_RX_0 = (1 << 13), /* transient: CRC err */
337 EDMA_ERR_LNK_CTRL_RX_1 = (1 << 14), /* transient: FIFO err */
338 EDMA_ERR_LNK_CTRL_RX_2 = (1 << 15), /* fatal: caught SYNC */
339 EDMA_ERR_LNK_CTRL_RX_3 = (1 << 16), /* transient: FIS rx err */
340
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400341 EDMA_ERR_LNK_DATA_RX = (0xf << 17), /* link data rx error */
Mark Lord646a4da2008-01-26 18:30:37 -0500342
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400343 EDMA_ERR_LNK_CTRL_TX = (0x1f << 21), /* link ctrl tx error */
Mark Lord646a4da2008-01-26 18:30:37 -0500344 EDMA_ERR_LNK_CTRL_TX_0 = (1 << 21), /* transient: CRC err */
345 EDMA_ERR_LNK_CTRL_TX_1 = (1 << 22), /* transient: FIFO err */
346 EDMA_ERR_LNK_CTRL_TX_2 = (1 << 23), /* transient: caught SYNC */
347 EDMA_ERR_LNK_CTRL_TX_3 = (1 << 24), /* transient: caught DMAT */
348 EDMA_ERR_LNK_CTRL_TX_4 = (1 << 25), /* transient: FIS collision */
349
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400350 EDMA_ERR_LNK_DATA_TX = (0x1f << 26), /* link data tx error */
Mark Lord646a4da2008-01-26 18:30:37 -0500351
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400352 EDMA_ERR_TRANS_PROTO = (1 << 31), /* transport protocol error */
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400353 EDMA_ERR_OVERRUN_5 = (1 << 5),
354 EDMA_ERR_UNDERRUN_5 = (1 << 6),
Mark Lord646a4da2008-01-26 18:30:37 -0500355
356 EDMA_ERR_IRQ_TRANSIENT = EDMA_ERR_LNK_CTRL_RX_0 |
357 EDMA_ERR_LNK_CTRL_RX_1 |
358 EDMA_ERR_LNK_CTRL_RX_3 |
Mark Lord85afb932008-04-19 14:54:41 -0400359 EDMA_ERR_LNK_CTRL_TX,
Mark Lord646a4da2008-01-26 18:30:37 -0500360
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400361 EDMA_EH_FREEZE = EDMA_ERR_D_PAR |
362 EDMA_ERR_PRD_PAR |
363 EDMA_ERR_DEV_DCON |
364 EDMA_ERR_DEV_CON |
365 EDMA_ERR_SERR |
366 EDMA_ERR_SELF_DIS |
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400367 EDMA_ERR_CRQB_PAR |
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400368 EDMA_ERR_CRPB_PAR |
369 EDMA_ERR_INTRL_PAR |
370 EDMA_ERR_IORDY |
371 EDMA_ERR_LNK_CTRL_RX_2 |
372 EDMA_ERR_LNK_DATA_RX |
373 EDMA_ERR_LNK_DATA_TX |
374 EDMA_ERR_TRANS_PROTO,
Mark Lorde12bef52008-03-31 19:33:56 -0400375
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400376 EDMA_EH_FREEZE_5 = EDMA_ERR_D_PAR |
377 EDMA_ERR_PRD_PAR |
378 EDMA_ERR_DEV_DCON |
379 EDMA_ERR_DEV_CON |
380 EDMA_ERR_OVERRUN_5 |
381 EDMA_ERR_UNDERRUN_5 |
382 EDMA_ERR_SELF_DIS_5 |
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400383 EDMA_ERR_CRQB_PAR |
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400384 EDMA_ERR_CRPB_PAR |
385 EDMA_ERR_INTRL_PAR |
386 EDMA_ERR_IORDY,
Brett Russ20f733e2005-09-01 18:26:17 -0400387
Mark Lordcae5a292009-04-06 16:43:45 -0400388 EDMA_REQ_Q_BASE_HI = 0x10,
389 EDMA_REQ_Q_IN_PTR = 0x14, /* also contains BASE_LO */
Brett Russ31961942005-09-30 01:36:00 -0400390
Mark Lordcae5a292009-04-06 16:43:45 -0400391 EDMA_REQ_Q_OUT_PTR = 0x18,
Brett Russ31961942005-09-30 01:36:00 -0400392 EDMA_REQ_Q_PTR_SHIFT = 5,
393
Mark Lordcae5a292009-04-06 16:43:45 -0400394 EDMA_RSP_Q_BASE_HI = 0x1c,
395 EDMA_RSP_Q_IN_PTR = 0x20,
396 EDMA_RSP_Q_OUT_PTR = 0x24, /* also contains BASE_LO */
Brett Russ31961942005-09-30 01:36:00 -0400397 EDMA_RSP_Q_PTR_SHIFT = 3,
398
Mark Lordcae5a292009-04-06 16:43:45 -0400399 EDMA_CMD = 0x28, /* EDMA command register */
Jeff Garzik0ea9e172007-07-13 17:06:45 -0400400 EDMA_EN = (1 << 0), /* enable EDMA */
401 EDMA_DS = (1 << 1), /* disable EDMA; self-negated */
Mark Lord8e7decd2008-05-02 02:07:51 -0400402 EDMA_RESET = (1 << 2), /* reset eng/trans/link/phy */
Brett Russ20f733e2005-09-01 18:26:17 -0400403
Mark Lordcae5a292009-04-06 16:43:45 -0400404 EDMA_STATUS = 0x30, /* EDMA engine status */
Mark Lord8e7decd2008-05-02 02:07:51 -0400405 EDMA_STATUS_CACHE_EMPTY = (1 << 6), /* GenIIe command cache empty */
406 EDMA_STATUS_IDLE = (1 << 7), /* GenIIe EDMA enabled/idle */
407
Mark Lordcae5a292009-04-06 16:43:45 -0400408 EDMA_IORDY_TMOUT = 0x34,
409 EDMA_ARB_CFG = 0x38,
Mark Lord8e7decd2008-05-02 02:07:51 -0400410
Mark Lordcae5a292009-04-06 16:43:45 -0400411 EDMA_HALTCOND = 0x60, /* GenIIe halt conditions */
412 EDMA_UNKNOWN_RSVD = 0x6C, /* GenIIe unknown/reserved */
Mark Lordda142652009-01-30 18:51:54 -0500413
Mark Lordcae5a292009-04-06 16:43:45 -0400414 BMDMA_CMD = 0x224, /* bmdma command register */
415 BMDMA_STATUS = 0x228, /* bmdma status register */
416 BMDMA_PRD_LOW = 0x22c, /* bmdma PRD addr 31:0 */
417 BMDMA_PRD_HIGH = 0x230, /* bmdma PRD addr 63:32 */
Mark Lordda142652009-01-30 18:51:54 -0500418
Brett Russ31961942005-09-30 01:36:00 -0400419 /* Host private flags (hp_flags) */
420 MV_HP_FLAG_MSI = (1 << 0),
Jeff Garzik47c2b672005-11-12 21:13:17 -0500421 MV_HP_ERRATA_50XXB0 = (1 << 1),
422 MV_HP_ERRATA_50XXB2 = (1 << 2),
423 MV_HP_ERRATA_60X1B2 = (1 << 3),
424 MV_HP_ERRATA_60X1C0 = (1 << 4),
Jeff Garzik0ea9e172007-07-13 17:06:45 -0400425 MV_HP_GEN_I = (1 << 6), /* Generation I: 50xx */
426 MV_HP_GEN_II = (1 << 7), /* Generation II: 60xx */
427 MV_HP_GEN_IIE = (1 << 8), /* Generation IIE: 6042/7042 */
Mark Lord02a121d2007-12-01 13:07:22 -0500428 MV_HP_PCIE = (1 << 9), /* PCIe bus/regs: 7042 */
Mark Lord616d4a92008-05-02 02:08:32 -0400429 MV_HP_CUT_THROUGH = (1 << 10), /* can use EDMA cut-through */
Mark Lord1f398472008-05-27 17:54:48 -0400430 MV_HP_FLAG_SOC = (1 << 11), /* SystemOnChip, no PCI */
Mark Lord000b3442009-03-15 11:33:19 -0400431 MV_HP_QUIRK_LED_BLINK_EN = (1 << 12), /* is led blinking enabled? */
Brett Russ20f733e2005-09-01 18:26:17 -0400432
Brett Russ31961942005-09-30 01:36:00 -0400433 /* Port private flags (pp_flags) */
Jeff Garzik0ea9e172007-07-13 17:06:45 -0400434 MV_PP_FLAG_EDMA_EN = (1 << 0), /* is EDMA engine enabled? */
Mark Lord72109162008-01-26 18:31:33 -0500435 MV_PP_FLAG_NCQ_EN = (1 << 1), /* is EDMA set up for NCQ? */
Mark Lord00f42ea2008-05-02 02:11:45 -0400436 MV_PP_FLAG_FBS_EN = (1 << 2), /* is EDMA set up for FBS? */
Mark Lord29d187b2008-05-02 02:15:37 -0400437 MV_PP_FLAG_DELAYED_EH = (1 << 3), /* delayed dev err handling */
Mark Lordd16ab3f2009-02-25 15:17:43 -0500438 MV_PP_FLAG_FAKE_ATA_BUSY = (1 << 4), /* ignore initial ATA_DRDY */
Brett Russ31961942005-09-30 01:36:00 -0400439};
440
Jeff Garzikee9ccdf2007-07-12 15:51:22 -0400441#define IS_GEN_I(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_I)
442#define IS_GEN_II(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_II)
Jeff Garzike4e7b892006-01-31 12:18:41 -0500443#define IS_GEN_IIE(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_IIE)
Mark Lord8e7decd2008-05-02 02:07:51 -0400444#define IS_PCIE(hpriv) ((hpriv)->hp_flags & MV_HP_PCIE)
Mark Lord1f398472008-05-27 17:54:48 -0400445#define IS_SOC(hpriv) ((hpriv)->hp_flags & MV_HP_FLAG_SOC)
Jeff Garzikbca1c4e2005-11-12 12:48:15 -0500446
Lennert Buytenhek15a32632008-03-27 14:51:39 -0400447#define WINDOW_CTRL(i) (0x20030 + ((i) << 4))
448#define WINDOW_BASE(i) (0x20034 + ((i) << 4))
449
Jeff Garzik095fec82005-11-12 09:50:49 -0500450enum {
Jeff Garzikbaf14aa2007-10-09 13:51:57 -0400451 /* DMA boundary 0xffff is required by the s/g splitting
452 * we need on /length/ in mv_fill-sg().
453 */
454 MV_DMA_BOUNDARY = 0xffffU,
Jeff Garzik095fec82005-11-12 09:50:49 -0500455
Jeff Garzik0ea9e172007-07-13 17:06:45 -0400456 /* mask of register bits containing lower 32 bits
457 * of EDMA request queue DMA address
458 */
Jeff Garzik095fec82005-11-12 09:50:49 -0500459 EDMA_REQ_Q_BASE_LO_MASK = 0xfffffc00U,
460
Jeff Garzik0ea9e172007-07-13 17:06:45 -0400461 /* ditto, for response queue */
Jeff Garzik095fec82005-11-12 09:50:49 -0500462 EDMA_RSP_Q_BASE_LO_MASK = 0xffffff00U,
463};
464
Jeff Garzik522479f2005-11-12 22:14:02 -0500465enum chip_type {
466 chip_504x,
467 chip_508x,
468 chip_5080,
469 chip_604x,
470 chip_608x,
Jeff Garzike4e7b892006-01-31 12:18:41 -0500471 chip_6042,
472 chip_7042,
Saeed Bisharaf351b2d2008-02-01 18:08:03 -0500473 chip_soc,
Jeff Garzik522479f2005-11-12 22:14:02 -0500474};
475
Brett Russ31961942005-09-30 01:36:00 -0400476/* Command ReQuest Block: 32B */
477struct mv_crqb {
Mark Lorde1469872006-05-22 19:02:03 -0400478 __le32 sg_addr;
479 __le32 sg_addr_hi;
480 __le16 ctrl_flags;
481 __le16 ata_cmd[11];
Brett Russ31961942005-09-30 01:36:00 -0400482};
483
Jeff Garzike4e7b892006-01-31 12:18:41 -0500484struct mv_crqb_iie {
Mark Lorde1469872006-05-22 19:02:03 -0400485 __le32 addr;
486 __le32 addr_hi;
487 __le32 flags;
488 __le32 len;
489 __le32 ata_cmd[4];
Jeff Garzike4e7b892006-01-31 12:18:41 -0500490};
491
Brett Russ31961942005-09-30 01:36:00 -0400492/* Command ResPonse Block: 8B */
493struct mv_crpb {
Mark Lorde1469872006-05-22 19:02:03 -0400494 __le16 id;
495 __le16 flags;
496 __le32 tmstmp;
Brett Russ31961942005-09-30 01:36:00 -0400497};
498
499/* EDMA Physical Region Descriptor (ePRD); A.K.A. SG */
500struct mv_sg {
Mark Lorde1469872006-05-22 19:02:03 -0400501 __le32 addr;
502 __le32 flags_size;
503 __le32 addr_hi;
504 __le32 reserved;
Brett Russ20f733e2005-09-01 18:26:17 -0400505};
506
Mark Lord08da1752009-02-25 15:13:03 -0500507/*
508 * We keep a local cache of a few frequently accessed port
509 * registers here, to avoid having to read them (very slow)
510 * when switching between EDMA and non-EDMA modes.
511 */
512struct mv_cached_regs {
513 u32 fiscfg;
514 u32 ltmode;
515 u32 haltcond;
Mark Lordc01e8a22009-02-25 15:14:48 -0500516 u32 unknown_rsvd;
Mark Lord08da1752009-02-25 15:13:03 -0500517};
518
Brett Russ20f733e2005-09-01 18:26:17 -0400519struct mv_port_priv {
Brett Russ31961942005-09-30 01:36:00 -0400520 struct mv_crqb *crqb;
521 dma_addr_t crqb_dma;
522 struct mv_crpb *crpb;
523 dma_addr_t crpb_dma;
Mark Lordeb73d552008-01-29 13:24:00 -0500524 struct mv_sg *sg_tbl[MV_MAX_Q_DEPTH];
525 dma_addr_t sg_tbl_dma[MV_MAX_Q_DEPTH];
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400526
527 unsigned int req_idx;
528 unsigned int resp_idx;
529
Brett Russ31961942005-09-30 01:36:00 -0400530 u32 pp_flags;
Mark Lord08da1752009-02-25 15:13:03 -0500531 struct mv_cached_regs cached;
Mark Lord29d187b2008-05-02 02:15:37 -0400532 unsigned int delayed_eh_pmp_map;
Brett Russ20f733e2005-09-01 18:26:17 -0400533};
534
Jeff Garzikbca1c4e2005-11-12 12:48:15 -0500535struct mv_port_signal {
536 u32 amps;
537 u32 pre;
538};
539
Mark Lord02a121d2007-12-01 13:07:22 -0500540struct mv_host_priv {
541 u32 hp_flags;
Mark Lord96e2c4872008-05-17 13:38:00 -0400542 u32 main_irq_mask;
Mark Lord02a121d2007-12-01 13:07:22 -0500543 struct mv_port_signal signal[8];
544 const struct mv_hw_ops *ops;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -0500545 int n_ports;
546 void __iomem *base;
Mark Lord7368f912008-04-25 11:24:24 -0400547 void __iomem *main_irq_cause_addr;
548 void __iomem *main_irq_mask_addr;
Mark Lordcae5a292009-04-06 16:43:45 -0400549 u32 irq_cause_offset;
550 u32 irq_mask_offset;
Mark Lord02a121d2007-12-01 13:07:22 -0500551 u32 unmask_all_irqs;
Saeed Bisharac77a2f42009-12-06 18:26:18 +0200552
553#if defined(CONFIG_HAVE_CLK)
554 struct clk *clk;
555#endif
Mark Lordda2fa9b2008-01-26 18:32:45 -0500556 /*
557 * These consistent DMA memory pools give us guaranteed
558 * alignment for hardware-accessed data structures,
559 * and less memory waste in accomplishing the alignment.
560 */
561 struct dma_pool *crqb_pool;
562 struct dma_pool *crpb_pool;
563 struct dma_pool *sg_tbl_pool;
Mark Lord02a121d2007-12-01 13:07:22 -0500564};
565
Jeff Garzik47c2b672005-11-12 21:13:17 -0500566struct mv_hw_ops {
Jeff Garzik2a47ce02005-11-12 23:05:14 -0500567 void (*phy_errata)(struct mv_host_priv *hpriv, void __iomem *mmio,
568 unsigned int port);
Jeff Garzik47c2b672005-11-12 21:13:17 -0500569 void (*enable_leds)(struct mv_host_priv *hpriv, void __iomem *mmio);
570 void (*read_preamp)(struct mv_host_priv *hpriv, int idx,
571 void __iomem *mmio);
Jeff Garzikc9d39132005-11-13 17:47:51 -0500572 int (*reset_hc)(struct mv_host_priv *hpriv, void __iomem *mmio,
573 unsigned int n_hc);
Jeff Garzik522479f2005-11-12 22:14:02 -0500574 void (*reset_flash)(struct mv_host_priv *hpriv, void __iomem *mmio);
Saeed Bishara7bb3c522008-01-30 11:50:45 -1100575 void (*reset_bus)(struct ata_host *host, void __iomem *mmio);
Jeff Garzik47c2b672005-11-12 21:13:17 -0500576};
577
Tejun Heo82ef04f2008-07-31 17:02:40 +0900578static int mv_scr_read(struct ata_link *link, unsigned int sc_reg_in, u32 *val);
579static int mv_scr_write(struct ata_link *link, unsigned int sc_reg_in, u32 val);
580static int mv5_scr_read(struct ata_link *link, unsigned int sc_reg_in, u32 *val);
581static int mv5_scr_write(struct ata_link *link, unsigned int sc_reg_in, u32 val);
Brett Russ31961942005-09-30 01:36:00 -0400582static int mv_port_start(struct ata_port *ap);
583static void mv_port_stop(struct ata_port *ap);
Mark Lord3e4a1392008-05-02 02:10:02 -0400584static int mv_qc_defer(struct ata_queued_cmd *qc);
Brett Russ31961942005-09-30 01:36:00 -0400585static void mv_qc_prep(struct ata_queued_cmd *qc);
Jeff Garzike4e7b892006-01-31 12:18:41 -0500586static void mv_qc_prep_iie(struct ata_queued_cmd *qc);
Tejun Heo9a3d9eb2006-01-23 13:09:36 +0900587static unsigned int mv_qc_issue(struct ata_queued_cmd *qc);
Tejun Heoa1efdab2008-03-25 12:22:50 +0900588static int mv_hardreset(struct ata_link *link, unsigned int *class,
589 unsigned long deadline);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400590static void mv_eh_freeze(struct ata_port *ap);
591static void mv_eh_thaw(struct ata_port *ap);
Mark Lordf2738272008-01-26 18:32:29 -0500592static void mv6_dev_config(struct ata_device *dev);
Brett Russ20f733e2005-09-01 18:26:17 -0400593
Jeff Garzik2a47ce02005-11-12 23:05:14 -0500594static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
595 unsigned int port);
Jeff Garzik47c2b672005-11-12 21:13:17 -0500596static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio);
597static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx,
598 void __iomem *mmio);
Jeff Garzikc9d39132005-11-13 17:47:51 -0500599static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
600 unsigned int n_hc);
Jeff Garzik522479f2005-11-12 22:14:02 -0500601static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio);
Saeed Bishara7bb3c522008-01-30 11:50:45 -1100602static void mv5_reset_bus(struct ata_host *host, void __iomem *mmio);
Jeff Garzik47c2b672005-11-12 21:13:17 -0500603
Jeff Garzik2a47ce02005-11-12 23:05:14 -0500604static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
605 unsigned int port);
Jeff Garzik47c2b672005-11-12 21:13:17 -0500606static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio);
607static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx,
608 void __iomem *mmio);
Jeff Garzikc9d39132005-11-13 17:47:51 -0500609static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
610 unsigned int n_hc);
Jeff Garzik522479f2005-11-12 22:14:02 -0500611static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio);
Saeed Bisharaf351b2d2008-02-01 18:08:03 -0500612static void mv_soc_enable_leds(struct mv_host_priv *hpriv,
613 void __iomem *mmio);
614static void mv_soc_read_preamp(struct mv_host_priv *hpriv, int idx,
615 void __iomem *mmio);
616static int mv_soc_reset_hc(struct mv_host_priv *hpriv,
617 void __iomem *mmio, unsigned int n_hc);
618static void mv_soc_reset_flash(struct mv_host_priv *hpriv,
619 void __iomem *mmio);
620static void mv_soc_reset_bus(struct ata_host *host, void __iomem *mmio);
Martin Michlmayr29b7e432009-05-04 20:58:50 +0200621static void mv_soc_65n_phy_errata(struct mv_host_priv *hpriv,
622 void __iomem *mmio, unsigned int port);
Saeed Bishara7bb3c522008-01-30 11:50:45 -1100623static void mv_reset_pci_bus(struct ata_host *host, void __iomem *mmio);
Mark Lorde12bef52008-03-31 19:33:56 -0400624static void mv_reset_channel(struct mv_host_priv *hpriv, void __iomem *mmio,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500625 unsigned int port_no);
Mark Lorde12bef52008-03-31 19:33:56 -0400626static int mv_stop_edma(struct ata_port *ap);
Mark Lordb5624682008-03-31 19:34:40 -0400627static int mv_stop_edma_engine(void __iomem *port_mmio);
Mark Lord00b81232009-01-30 18:47:51 -0500628static void mv_edma_cfg(struct ata_port *ap, int want_ncq, int want_edma);
Jeff Garzik47c2b672005-11-12 21:13:17 -0500629
Mark Lorde49856d2008-04-16 14:59:07 -0400630static void mv_pmp_select(struct ata_port *ap, int pmp);
631static int mv_pmp_hardreset(struct ata_link *link, unsigned int *class,
632 unsigned long deadline);
633static int mv_softreset(struct ata_link *link, unsigned int *class,
634 unsigned long deadline);
Mark Lord29d187b2008-05-02 02:15:37 -0400635static void mv_pmp_error_handler(struct ata_port *ap);
Mark Lord4c299ca2008-05-02 02:16:20 -0400636static void mv_process_crpb_entries(struct ata_port *ap,
637 struct mv_port_priv *pp);
Brett Russ20f733e2005-09-01 18:26:17 -0400638
Mark Lordda142652009-01-30 18:51:54 -0500639static void mv_sff_irq_clear(struct ata_port *ap);
640static int mv_check_atapi_dma(struct ata_queued_cmd *qc);
641static void mv_bmdma_setup(struct ata_queued_cmd *qc);
642static void mv_bmdma_start(struct ata_queued_cmd *qc);
643static void mv_bmdma_stop(struct ata_queued_cmd *qc);
644static u8 mv_bmdma_status(struct ata_port *ap);
Mark Lordd16ab3f2009-02-25 15:17:43 -0500645static u8 mv_sff_check_status(struct ata_port *ap);
Mark Lordda142652009-01-30 18:51:54 -0500646
Mark Lordeb73d552008-01-29 13:24:00 -0500647/* .sg_tablesize is (MV_MAX_SG_CT / 2) in the structures below
648 * because we have to allow room for worst case splitting of
649 * PRDs for 64K boundaries in mv_fill_sg().
650 */
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400651static struct scsi_host_template mv5_sht = {
Tejun Heo68d1d072008-03-25 12:22:49 +0900652 ATA_BASE_SHT(DRV_NAME),
Jeff Garzikbaf14aa2007-10-09 13:51:57 -0400653 .sg_tablesize = MV_MAX_SG_CT / 2,
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400654 .dma_boundary = MV_DMA_BOUNDARY,
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400655};
656
657static struct scsi_host_template mv6_sht = {
Tejun Heo68d1d072008-03-25 12:22:49 +0900658 ATA_NCQ_SHT(DRV_NAME),
Mark Lord138bfdd2008-01-26 18:33:18 -0500659 .can_queue = MV_MAX_Q_DEPTH - 1,
Jeff Garzikbaf14aa2007-10-09 13:51:57 -0400660 .sg_tablesize = MV_MAX_SG_CT / 2,
Brett Russ20f733e2005-09-01 18:26:17 -0400661 .dma_boundary = MV_DMA_BOUNDARY,
Brett Russ20f733e2005-09-01 18:26:17 -0400662};
663
Tejun Heo029cfd62008-03-25 12:22:49 +0900664static struct ata_port_operations mv5_ops = {
665 .inherits = &ata_sff_port_ops,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500666
Alan Coxc96f1732009-03-24 10:23:46 +0000667 .lost_interrupt = ATA_OP_NULL,
668
Mark Lord3e4a1392008-05-02 02:10:02 -0400669 .qc_defer = mv_qc_defer,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500670 .qc_prep = mv_qc_prep,
671 .qc_issue = mv_qc_issue,
672
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400673 .freeze = mv_eh_freeze,
674 .thaw = mv_eh_thaw,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900675 .hardreset = mv_hardreset,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900676 .error_handler = ata_std_error_handler, /* avoid SFF EH */
Tejun Heo029cfd62008-03-25 12:22:49 +0900677 .post_internal_cmd = ATA_OP_NULL,
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400678
Jeff Garzikc9d39132005-11-13 17:47:51 -0500679 .scr_read = mv5_scr_read,
680 .scr_write = mv5_scr_write,
681
682 .port_start = mv_port_start,
683 .port_stop = mv_port_stop,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500684};
685
Tejun Heo029cfd62008-03-25 12:22:49 +0900686static struct ata_port_operations mv6_ops = {
687 .inherits = &mv5_ops,
Mark Lordf2738272008-01-26 18:32:29 -0500688 .dev_config = mv6_dev_config,
Brett Russ20f733e2005-09-01 18:26:17 -0400689 .scr_read = mv_scr_read,
690 .scr_write = mv_scr_write,
691
Mark Lorde49856d2008-04-16 14:59:07 -0400692 .pmp_hardreset = mv_pmp_hardreset,
693 .pmp_softreset = mv_softreset,
694 .softreset = mv_softreset,
Mark Lord29d187b2008-05-02 02:15:37 -0400695 .error_handler = mv_pmp_error_handler,
Mark Lordda142652009-01-30 18:51:54 -0500696
Mark Lord40f21b12009-03-10 18:51:04 -0400697 .sff_check_status = mv_sff_check_status,
Mark Lordda142652009-01-30 18:51:54 -0500698 .sff_irq_clear = mv_sff_irq_clear,
699 .check_atapi_dma = mv_check_atapi_dma,
700 .bmdma_setup = mv_bmdma_setup,
701 .bmdma_start = mv_bmdma_start,
702 .bmdma_stop = mv_bmdma_stop,
703 .bmdma_status = mv_bmdma_status,
Brett Russ20f733e2005-09-01 18:26:17 -0400704};
705
Tejun Heo029cfd62008-03-25 12:22:49 +0900706static struct ata_port_operations mv_iie_ops = {
707 .inherits = &mv6_ops,
708 .dev_config = ATA_OP_NULL,
Jeff Garzike4e7b892006-01-31 12:18:41 -0500709 .qc_prep = mv_qc_prep_iie,
Jeff Garzike4e7b892006-01-31 12:18:41 -0500710};
711
Arjan van de Ven98ac62d2005-11-28 10:06:23 +0100712static const struct ata_port_info mv_port_info[] = {
Brett Russ20f733e2005-09-01 18:26:17 -0400713 { /* chip_504x */
Mark Lord91b1a842009-01-30 18:46:39 -0500714 .flags = MV_GEN_I_FLAGS,
Mark Lordc361acb2009-04-06 15:22:21 -0400715 .pio_mask = ATA_PIO4,
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400716 .udma_mask = ATA_UDMA6,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500717 .port_ops = &mv5_ops,
Brett Russ20f733e2005-09-01 18:26:17 -0400718 },
719 { /* chip_508x */
Mark Lord91b1a842009-01-30 18:46:39 -0500720 .flags = MV_GEN_I_FLAGS | MV_FLAG_DUAL_HC,
Mark Lordc361acb2009-04-06 15:22:21 -0400721 .pio_mask = ATA_PIO4,
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400722 .udma_mask = ATA_UDMA6,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500723 .port_ops = &mv5_ops,
Brett Russ20f733e2005-09-01 18:26:17 -0400724 },
Jeff Garzik47c2b672005-11-12 21:13:17 -0500725 { /* chip_5080 */
Mark Lord91b1a842009-01-30 18:46:39 -0500726 .flags = MV_GEN_I_FLAGS | MV_FLAG_DUAL_HC,
Mark Lordc361acb2009-04-06 15:22:21 -0400727 .pio_mask = ATA_PIO4,
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400728 .udma_mask = ATA_UDMA6,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500729 .port_ops = &mv5_ops,
Jeff Garzik47c2b672005-11-12 21:13:17 -0500730 },
Brett Russ20f733e2005-09-01 18:26:17 -0400731 { /* chip_604x */
Mark Lord91b1a842009-01-30 18:46:39 -0500732 .flags = MV_GEN_II_FLAGS,
Mark Lordc361acb2009-04-06 15:22:21 -0400733 .pio_mask = ATA_PIO4,
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400734 .udma_mask = ATA_UDMA6,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500735 .port_ops = &mv6_ops,
Brett Russ20f733e2005-09-01 18:26:17 -0400736 },
737 { /* chip_608x */
Mark Lord91b1a842009-01-30 18:46:39 -0500738 .flags = MV_GEN_II_FLAGS | MV_FLAG_DUAL_HC,
Mark Lordc361acb2009-04-06 15:22:21 -0400739 .pio_mask = ATA_PIO4,
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400740 .udma_mask = ATA_UDMA6,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500741 .port_ops = &mv6_ops,
Brett Russ20f733e2005-09-01 18:26:17 -0400742 },
Jeff Garzike4e7b892006-01-31 12:18:41 -0500743 { /* chip_6042 */
Mark Lord91b1a842009-01-30 18:46:39 -0500744 .flags = MV_GEN_IIE_FLAGS,
Mark Lordc361acb2009-04-06 15:22:21 -0400745 .pio_mask = ATA_PIO4,
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400746 .udma_mask = ATA_UDMA6,
Jeff Garzike4e7b892006-01-31 12:18:41 -0500747 .port_ops = &mv_iie_ops,
748 },
749 { /* chip_7042 */
Mark Lord91b1a842009-01-30 18:46:39 -0500750 .flags = MV_GEN_IIE_FLAGS,
Mark Lordc361acb2009-04-06 15:22:21 -0400751 .pio_mask = ATA_PIO4,
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400752 .udma_mask = ATA_UDMA6,
Jeff Garzike4e7b892006-01-31 12:18:41 -0500753 .port_ops = &mv_iie_ops,
754 },
Saeed Bisharaf351b2d2008-02-01 18:08:03 -0500755 { /* chip_soc */
Mark Lord91b1a842009-01-30 18:46:39 -0500756 .flags = MV_GEN_IIE_FLAGS,
Mark Lordc361acb2009-04-06 15:22:21 -0400757 .pio_mask = ATA_PIO4,
Mark Lord17c5aab2008-04-16 14:56:51 -0400758 .udma_mask = ATA_UDMA6,
759 .port_ops = &mv_iie_ops,
Saeed Bisharaf351b2d2008-02-01 18:08:03 -0500760 },
Brett Russ20f733e2005-09-01 18:26:17 -0400761};
762
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500763static const struct pci_device_id mv_pci_tbl[] = {
Jeff Garzik2d2744f2006-09-28 20:21:59 -0400764 { PCI_VDEVICE(MARVELL, 0x5040), chip_504x },
765 { PCI_VDEVICE(MARVELL, 0x5041), chip_504x },
766 { PCI_VDEVICE(MARVELL, 0x5080), chip_5080 },
767 { PCI_VDEVICE(MARVELL, 0x5081), chip_508x },
Mark Lord46c57842008-09-04 18:21:07 -0400768 /* RocketRAID 1720/174x have different identifiers */
769 { PCI_VDEVICE(TTI, 0x1720), chip_6042 },
Mark Lord44622542009-01-27 16:33:13 -0500770 { PCI_VDEVICE(TTI, 0x1740), chip_6042 },
771 { PCI_VDEVICE(TTI, 0x1742), chip_6042 },
Brett Russ20f733e2005-09-01 18:26:17 -0400772
Jeff Garzik2d2744f2006-09-28 20:21:59 -0400773 { PCI_VDEVICE(MARVELL, 0x6040), chip_604x },
774 { PCI_VDEVICE(MARVELL, 0x6041), chip_604x },
775 { PCI_VDEVICE(MARVELL, 0x6042), chip_6042 },
776 { PCI_VDEVICE(MARVELL, 0x6080), chip_608x },
777 { PCI_VDEVICE(MARVELL, 0x6081), chip_608x },
Jeff Garzik29179532005-11-11 08:08:03 -0500778
Jeff Garzik2d2744f2006-09-28 20:21:59 -0400779 { PCI_VDEVICE(ADAPTEC2, 0x0241), chip_604x },
780
Florian Attenbergerd9f9c6b2007-07-02 17:09:29 +0200781 /* Adaptec 1430SA */
782 { PCI_VDEVICE(ADAPTEC2, 0x0243), chip_7042 },
783
Mark Lord02a121d2007-12-01 13:07:22 -0500784 /* Marvell 7042 support */
Morrison, Tom6a3d5862007-03-06 02:38:10 -0800785 { PCI_VDEVICE(MARVELL, 0x7042), chip_7042 },
786
Mark Lord02a121d2007-12-01 13:07:22 -0500787 /* Highpoint RocketRAID PCIe series */
788 { PCI_VDEVICE(TTI, 0x2300), chip_7042 },
789 { PCI_VDEVICE(TTI, 0x2310), chip_7042 },
790
Jeff Garzik2d2744f2006-09-28 20:21:59 -0400791 { } /* terminate list */
Brett Russ20f733e2005-09-01 18:26:17 -0400792};
793
Jeff Garzik47c2b672005-11-12 21:13:17 -0500794static const struct mv_hw_ops mv5xxx_ops = {
795 .phy_errata = mv5_phy_errata,
796 .enable_leds = mv5_enable_leds,
797 .read_preamp = mv5_read_preamp,
798 .reset_hc = mv5_reset_hc,
Jeff Garzik522479f2005-11-12 22:14:02 -0500799 .reset_flash = mv5_reset_flash,
800 .reset_bus = mv5_reset_bus,
Jeff Garzik47c2b672005-11-12 21:13:17 -0500801};
802
803static const struct mv_hw_ops mv6xxx_ops = {
804 .phy_errata = mv6_phy_errata,
805 .enable_leds = mv6_enable_leds,
806 .read_preamp = mv6_read_preamp,
807 .reset_hc = mv6_reset_hc,
Jeff Garzik522479f2005-11-12 22:14:02 -0500808 .reset_flash = mv6_reset_flash,
809 .reset_bus = mv_reset_pci_bus,
Jeff Garzik47c2b672005-11-12 21:13:17 -0500810};
811
Saeed Bisharaf351b2d2008-02-01 18:08:03 -0500812static const struct mv_hw_ops mv_soc_ops = {
813 .phy_errata = mv6_phy_errata,
814 .enable_leds = mv_soc_enable_leds,
815 .read_preamp = mv_soc_read_preamp,
816 .reset_hc = mv_soc_reset_hc,
817 .reset_flash = mv_soc_reset_flash,
818 .reset_bus = mv_soc_reset_bus,
819};
820
Martin Michlmayr29b7e432009-05-04 20:58:50 +0200821static const struct mv_hw_ops mv_soc_65n_ops = {
822 .phy_errata = mv_soc_65n_phy_errata,
823 .enable_leds = mv_soc_enable_leds,
824 .reset_hc = mv_soc_reset_hc,
825 .reset_flash = mv_soc_reset_flash,
826 .reset_bus = mv_soc_reset_bus,
827};
828
Brett Russ20f733e2005-09-01 18:26:17 -0400829/*
830 * Functions
831 */
832
833static inline void writelfl(unsigned long data, void __iomem *addr)
834{
835 writel(data, addr);
836 (void) readl(addr); /* flush to avoid PCI posted write */
837}
838
Jeff Garzikc9d39132005-11-13 17:47:51 -0500839static inline unsigned int mv_hc_from_port(unsigned int port)
840{
841 return port >> MV_PORT_HC_SHIFT;
842}
843
844static inline unsigned int mv_hardport_from_port(unsigned int port)
845{
846 return port & MV_PORT_MASK;
847}
848
Mark Lord1cfd19a2008-04-19 15:05:50 -0400849/*
850 * Consolidate some rather tricky bit shift calculations.
851 * This is hot-path stuff, so not a function.
852 * Simple code, with two return values, so macro rather than inline.
853 *
854 * port is the sole input, in range 0..7.
Mark Lord7368f912008-04-25 11:24:24 -0400855 * shift is one output, for use with main_irq_cause / main_irq_mask registers.
856 * hardport is the other output, in range 0..3.
Mark Lord1cfd19a2008-04-19 15:05:50 -0400857 *
858 * Note that port and hardport may be the same variable in some cases.
859 */
860#define MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport) \
861{ \
862 shift = mv_hc_from_port(port) * HC_SHIFT; \
863 hardport = mv_hardport_from_port(port); \
864 shift += hardport * 2; \
865}
866
Mark Lord352fab72008-04-19 14:43:42 -0400867static inline void __iomem *mv_hc_base(void __iomem *base, unsigned int hc)
868{
Mark Lordcae5a292009-04-06 16:43:45 -0400869 return (base + SATAHC0_REG_BASE + (hc * MV_SATAHC_REG_SZ));
Mark Lord352fab72008-04-19 14:43:42 -0400870}
871
Jeff Garzikc9d39132005-11-13 17:47:51 -0500872static inline void __iomem *mv_hc_base_from_port(void __iomem *base,
873 unsigned int port)
874{
875 return mv_hc_base(base, mv_hc_from_port(port));
876}
877
Brett Russ20f733e2005-09-01 18:26:17 -0400878static inline void __iomem *mv_port_base(void __iomem *base, unsigned int port)
879{
Jeff Garzikc9d39132005-11-13 17:47:51 -0500880 return mv_hc_base_from_port(base, port) +
Jeff Garzik8b260242005-11-12 12:32:50 -0500881 MV_SATAHC_ARBTR_REG_SZ +
Jeff Garzikc9d39132005-11-13 17:47:51 -0500882 (mv_hardport_from_port(port) * MV_PORT_REG_SZ);
Brett Russ20f733e2005-09-01 18:26:17 -0400883}
884
Mark Lorde12bef52008-03-31 19:33:56 -0400885static void __iomem *mv5_phy_base(void __iomem *mmio, unsigned int port)
886{
887 void __iomem *hc_mmio = mv_hc_base_from_port(mmio, port);
888 unsigned long ofs = (mv_hardport_from_port(port) + 1) * 0x100UL;
889
890 return hc_mmio + ofs;
891}
892
Saeed Bisharaf351b2d2008-02-01 18:08:03 -0500893static inline void __iomem *mv_host_base(struct ata_host *host)
894{
895 struct mv_host_priv *hpriv = host->private_data;
896 return hpriv->base;
897}
898
Brett Russ20f733e2005-09-01 18:26:17 -0400899static inline void __iomem *mv_ap_base(struct ata_port *ap)
900{
Saeed Bisharaf351b2d2008-02-01 18:08:03 -0500901 return mv_port_base(mv_host_base(ap->host), ap->port_no);
Brett Russ20f733e2005-09-01 18:26:17 -0400902}
903
Jeff Garzikcca39742006-08-24 03:19:22 -0400904static inline int mv_get_hc_count(unsigned long port_flags)
Brett Russ20f733e2005-09-01 18:26:17 -0400905{
Jeff Garzikcca39742006-08-24 03:19:22 -0400906 return ((port_flags & MV_FLAG_DUAL_HC) ? 2 : 1);
Brett Russ20f733e2005-09-01 18:26:17 -0400907}
908
Mark Lord08da1752009-02-25 15:13:03 -0500909/**
910 * mv_save_cached_regs - (re-)initialize cached port registers
911 * @ap: the port whose registers we are caching
912 *
913 * Initialize the local cache of port registers,
914 * so that reading them over and over again can
915 * be avoided on the hotter paths of this driver.
916 * This saves a few microseconds each time we switch
917 * to/from EDMA mode to perform (eg.) a drive cache flush.
918 */
919static void mv_save_cached_regs(struct ata_port *ap)
920{
921 void __iomem *port_mmio = mv_ap_base(ap);
922 struct mv_port_priv *pp = ap->private_data;
923
Mark Lordcae5a292009-04-06 16:43:45 -0400924 pp->cached.fiscfg = readl(port_mmio + FISCFG);
925 pp->cached.ltmode = readl(port_mmio + LTMODE);
926 pp->cached.haltcond = readl(port_mmio + EDMA_HALTCOND);
927 pp->cached.unknown_rsvd = readl(port_mmio + EDMA_UNKNOWN_RSVD);
Mark Lord08da1752009-02-25 15:13:03 -0500928}
929
930/**
931 * mv_write_cached_reg - write to a cached port register
932 * @addr: hardware address of the register
933 * @old: pointer to cached value of the register
934 * @new: new value for the register
935 *
936 * Write a new value to a cached register,
937 * but only if the value is different from before.
938 */
939static inline void mv_write_cached_reg(void __iomem *addr, u32 *old, u32 new)
940{
941 if (new != *old) {
Mark Lord12f3b6d2009-04-06 15:26:24 -0400942 unsigned long laddr;
Mark Lord08da1752009-02-25 15:13:03 -0500943 *old = new;
Mark Lord12f3b6d2009-04-06 15:26:24 -0400944 /*
945 * Workaround for 88SX60x1-B2 FEr SATA#13:
946 * Read-after-write is needed to prevent generating 64-bit
947 * write cycles on the PCI bus for SATA interface registers
948 * at offsets ending in 0x4 or 0xc.
949 *
950 * Looks like a lot of fuss, but it avoids an unnecessary
951 * +1 usec read-after-write delay for unaffected registers.
952 */
953 laddr = (long)addr & 0xffff;
954 if (laddr >= 0x300 && laddr <= 0x33c) {
955 laddr &= 0x000f;
956 if (laddr == 0x4 || laddr == 0xc) {
957 writelfl(new, addr); /* read after write */
958 return;
959 }
960 }
961 writel(new, addr); /* unaffected by the errata */
Mark Lord08da1752009-02-25 15:13:03 -0500962 }
963}
964
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400965static void mv_set_edma_ptrs(void __iomem *port_mmio,
966 struct mv_host_priv *hpriv,
967 struct mv_port_priv *pp)
968{
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400969 u32 index;
970
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400971 /*
972 * initialize request queue
973 */
Mark Lordfcfb1f72008-04-19 15:06:40 -0400974 pp->req_idx &= MV_MAX_Q_DEPTH_MASK; /* paranoia */
975 index = pp->req_idx << EDMA_REQ_Q_PTR_SHIFT;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400976
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400977 WARN_ON(pp->crqb_dma & 0x3ff);
Mark Lordcae5a292009-04-06 16:43:45 -0400978 writel((pp->crqb_dma >> 16) >> 16, port_mmio + EDMA_REQ_Q_BASE_HI);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400979 writelfl((pp->crqb_dma & EDMA_REQ_Q_BASE_LO_MASK) | index,
Mark Lordcae5a292009-04-06 16:43:45 -0400980 port_mmio + EDMA_REQ_Q_IN_PTR);
981 writelfl(index, port_mmio + EDMA_REQ_Q_OUT_PTR);
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400982
983 /*
984 * initialize response queue
985 */
Mark Lordfcfb1f72008-04-19 15:06:40 -0400986 pp->resp_idx &= MV_MAX_Q_DEPTH_MASK; /* paranoia */
987 index = pp->resp_idx << EDMA_RSP_Q_PTR_SHIFT;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400988
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400989 WARN_ON(pp->crpb_dma & 0xff);
Mark Lordcae5a292009-04-06 16:43:45 -0400990 writel((pp->crpb_dma >> 16) >> 16, port_mmio + EDMA_RSP_Q_BASE_HI);
991 writelfl(index, port_mmio + EDMA_RSP_Q_IN_PTR);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400992 writelfl((pp->crpb_dma & EDMA_RSP_Q_BASE_LO_MASK) | index,
Mark Lordcae5a292009-04-06 16:43:45 -0400993 port_mmio + EDMA_RSP_Q_OUT_PTR);
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400994}
995
Mark Lord2b748a02009-03-10 22:01:17 -0400996static void mv_write_main_irq_mask(u32 mask, struct mv_host_priv *hpriv)
997{
998 /*
999 * When writing to the main_irq_mask in hardware,
1000 * we must ensure exclusivity between the interrupt coalescing bits
1001 * and the corresponding individual port DONE_IRQ bits.
1002 *
1003 * Note that this register is really an "IRQ enable" register,
1004 * not an "IRQ mask" register as Marvell's naming might suggest.
1005 */
1006 if (mask & (ALL_PORTS_COAL_DONE | PORTS_0_3_COAL_DONE))
1007 mask &= ~DONE_IRQ_0_3;
1008 if (mask & (ALL_PORTS_COAL_DONE | PORTS_4_7_COAL_DONE))
1009 mask &= ~DONE_IRQ_4_7;
1010 writelfl(mask, hpriv->main_irq_mask_addr);
1011}
1012
Mark Lordc4de5732008-05-17 13:35:21 -04001013static void mv_set_main_irq_mask(struct ata_host *host,
1014 u32 disable_bits, u32 enable_bits)
1015{
1016 struct mv_host_priv *hpriv = host->private_data;
1017 u32 old_mask, new_mask;
1018
Mark Lord96e2c4872008-05-17 13:38:00 -04001019 old_mask = hpriv->main_irq_mask;
Mark Lordc4de5732008-05-17 13:35:21 -04001020 new_mask = (old_mask & ~disable_bits) | enable_bits;
Mark Lord96e2c4872008-05-17 13:38:00 -04001021 if (new_mask != old_mask) {
1022 hpriv->main_irq_mask = new_mask;
Mark Lord2b748a02009-03-10 22:01:17 -04001023 mv_write_main_irq_mask(new_mask, hpriv);
Mark Lord96e2c4872008-05-17 13:38:00 -04001024 }
Mark Lordc4de5732008-05-17 13:35:21 -04001025}
1026
1027static void mv_enable_port_irqs(struct ata_port *ap,
1028 unsigned int port_bits)
1029{
1030 unsigned int shift, hardport, port = ap->port_no;
1031 u32 disable_bits, enable_bits;
1032
1033 MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport);
1034
1035 disable_bits = (DONE_IRQ | ERR_IRQ) << shift;
1036 enable_bits = port_bits << shift;
1037 mv_set_main_irq_mask(ap->host, disable_bits, enable_bits);
1038}
1039
Mark Lord00b81232009-01-30 18:47:51 -05001040static void mv_clear_and_enable_port_irqs(struct ata_port *ap,
1041 void __iomem *port_mmio,
1042 unsigned int port_irqs)
1043{
1044 struct mv_host_priv *hpriv = ap->host->private_data;
1045 int hardport = mv_hardport_from_port(ap->port_no);
1046 void __iomem *hc_mmio = mv_hc_base_from_port(
1047 mv_host_base(ap->host), ap->port_no);
1048 u32 hc_irq_cause;
1049
1050 /* clear EDMA event indicators, if any */
Mark Lordcae5a292009-04-06 16:43:45 -04001051 writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE);
Mark Lord00b81232009-01-30 18:47:51 -05001052
1053 /* clear pending irq events */
1054 hc_irq_cause = ~((DEV_IRQ | DMA_IRQ) << hardport);
Mark Lordcae5a292009-04-06 16:43:45 -04001055 writelfl(hc_irq_cause, hc_mmio + HC_IRQ_CAUSE);
Mark Lord00b81232009-01-30 18:47:51 -05001056
1057 /* clear FIS IRQ Cause */
1058 if (IS_GEN_IIE(hpriv))
Mark Lordcae5a292009-04-06 16:43:45 -04001059 writelfl(0, port_mmio + FIS_IRQ_CAUSE);
Mark Lord00b81232009-01-30 18:47:51 -05001060
1061 mv_enable_port_irqs(ap, port_irqs);
1062}
1063
Mark Lord2b748a02009-03-10 22:01:17 -04001064static void mv_set_irq_coalescing(struct ata_host *host,
1065 unsigned int count, unsigned int usecs)
1066{
1067 struct mv_host_priv *hpriv = host->private_data;
1068 void __iomem *mmio = hpriv->base, *hc_mmio;
1069 u32 coal_enable = 0;
1070 unsigned long flags;
Mark Lord6abf4672009-03-11 00:56:00 -04001071 unsigned int clks, is_dual_hc = hpriv->n_ports > MV_PORTS_PER_HC;
Mark Lord2b748a02009-03-10 22:01:17 -04001072 const u32 coal_disable = PORTS_0_3_COAL_DONE | PORTS_4_7_COAL_DONE |
1073 ALL_PORTS_COAL_DONE;
1074
1075 /* Disable IRQ coalescing if either threshold is zero */
1076 if (!usecs || !count) {
1077 clks = count = 0;
1078 } else {
1079 /* Respect maximum limits of the hardware */
1080 clks = usecs * COAL_CLOCKS_PER_USEC;
1081 if (clks > MAX_COAL_TIME_THRESHOLD)
1082 clks = MAX_COAL_TIME_THRESHOLD;
1083 if (count > MAX_COAL_IO_COUNT)
1084 count = MAX_COAL_IO_COUNT;
1085 }
1086
1087 spin_lock_irqsave(&host->lock, flags);
Mark Lord6abf4672009-03-11 00:56:00 -04001088 mv_set_main_irq_mask(host, coal_disable, 0);
Mark Lord2b748a02009-03-10 22:01:17 -04001089
Mark Lord6abf4672009-03-11 00:56:00 -04001090 if (is_dual_hc && !IS_GEN_I(hpriv)) {
Mark Lord2b748a02009-03-10 22:01:17 -04001091 /*
Mark Lord6abf4672009-03-11 00:56:00 -04001092 * GEN_II/GEN_IIE with dual host controllers:
1093 * one set of global thresholds for the entire chip.
Mark Lord2b748a02009-03-10 22:01:17 -04001094 */
Mark Lordcae5a292009-04-06 16:43:45 -04001095 writel(clks, mmio + IRQ_COAL_TIME_THRESHOLD);
1096 writel(count, mmio + IRQ_COAL_IO_THRESHOLD);
Mark Lord2b748a02009-03-10 22:01:17 -04001097 /* clear leftover coal IRQ bit */
Mark Lordcae5a292009-04-06 16:43:45 -04001098 writel(~ALL_PORTS_COAL_IRQ, mmio + IRQ_COAL_CAUSE);
Mark Lord6abf4672009-03-11 00:56:00 -04001099 if (count)
1100 coal_enable = ALL_PORTS_COAL_DONE;
1101 clks = count = 0; /* force clearing of regular regs below */
Mark Lord2b748a02009-03-10 22:01:17 -04001102 }
Mark Lord6abf4672009-03-11 00:56:00 -04001103
Mark Lord2b748a02009-03-10 22:01:17 -04001104 /*
1105 * All chips: independent thresholds for each HC on the chip.
1106 */
1107 hc_mmio = mv_hc_base_from_port(mmio, 0);
Mark Lordcae5a292009-04-06 16:43:45 -04001108 writel(clks, hc_mmio + HC_IRQ_COAL_TIME_THRESHOLD);
1109 writel(count, hc_mmio + HC_IRQ_COAL_IO_THRESHOLD);
1110 writel(~HC_COAL_IRQ, hc_mmio + HC_IRQ_CAUSE);
Mark Lord6abf4672009-03-11 00:56:00 -04001111 if (count)
1112 coal_enable |= PORTS_0_3_COAL_DONE;
1113 if (is_dual_hc) {
Mark Lord2b748a02009-03-10 22:01:17 -04001114 hc_mmio = mv_hc_base_from_port(mmio, MV_PORTS_PER_HC);
Mark Lordcae5a292009-04-06 16:43:45 -04001115 writel(clks, hc_mmio + HC_IRQ_COAL_TIME_THRESHOLD);
1116 writel(count, hc_mmio + HC_IRQ_COAL_IO_THRESHOLD);
1117 writel(~HC_COAL_IRQ, hc_mmio + HC_IRQ_CAUSE);
Mark Lord6abf4672009-03-11 00:56:00 -04001118 if (count)
1119 coal_enable |= PORTS_4_7_COAL_DONE;
Mark Lord2b748a02009-03-10 22:01:17 -04001120 }
Mark Lord2b748a02009-03-10 22:01:17 -04001121
Mark Lord6abf4672009-03-11 00:56:00 -04001122 mv_set_main_irq_mask(host, 0, coal_enable);
Mark Lord2b748a02009-03-10 22:01:17 -04001123 spin_unlock_irqrestore(&host->lock, flags);
1124}
1125
Brett Russ05b308e2005-10-05 17:08:53 -04001126/**
Mark Lord00b81232009-01-30 18:47:51 -05001127 * mv_start_edma - Enable eDMA engine
Brett Russ05b308e2005-10-05 17:08:53 -04001128 * @base: port base address
1129 * @pp: port private data
1130 *
Tejun Heobeec7db2006-02-11 19:11:13 +09001131 * Verify the local cache of the eDMA state is accurate with a
1132 * WARN_ON.
Brett Russ05b308e2005-10-05 17:08:53 -04001133 *
1134 * LOCKING:
1135 * Inherited from caller.
1136 */
Mark Lord00b81232009-01-30 18:47:51 -05001137static void mv_start_edma(struct ata_port *ap, void __iomem *port_mmio,
Mark Lord72109162008-01-26 18:31:33 -05001138 struct mv_port_priv *pp, u8 protocol)
Brett Russ31961942005-09-30 01:36:00 -04001139{
Mark Lord72109162008-01-26 18:31:33 -05001140 int want_ncq = (protocol == ATA_PROT_NCQ);
1141
1142 if (pp->pp_flags & MV_PP_FLAG_EDMA_EN) {
1143 int using_ncq = ((pp->pp_flags & MV_PP_FLAG_NCQ_EN) != 0);
1144 if (want_ncq != using_ncq)
Mark Lordb5624682008-03-31 19:34:40 -04001145 mv_stop_edma(ap);
Mark Lord72109162008-01-26 18:31:33 -05001146 }
Jeff Garzikc5d3e452007-07-11 18:30:50 -04001147 if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN)) {
Mark Lord0c589122008-01-26 18:31:16 -05001148 struct mv_host_priv *hpriv = ap->host->private_data;
Mark Lord0c589122008-01-26 18:31:16 -05001149
Mark Lord00b81232009-01-30 18:47:51 -05001150 mv_edma_cfg(ap, want_ncq, 1);
Mark Lord0c589122008-01-26 18:31:16 -05001151
Mark Lordf630d562008-01-26 18:31:00 -05001152 mv_set_edma_ptrs(port_mmio, hpriv, pp);
Mark Lord00b81232009-01-30 18:47:51 -05001153 mv_clear_and_enable_port_irqs(ap, port_mmio, DONE_IRQ|ERR_IRQ);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001154
Mark Lordcae5a292009-04-06 16:43:45 -04001155 writelfl(EDMA_EN, port_mmio + EDMA_CMD);
Brett Russafb0edd2005-10-05 17:08:42 -04001156 pp->pp_flags |= MV_PP_FLAG_EDMA_EN;
1157 }
Brett Russ31961942005-09-30 01:36:00 -04001158}
1159
Mark Lord9b2c4e02008-05-02 02:09:14 -04001160static void mv_wait_for_edma_empty_idle(struct ata_port *ap)
1161{
1162 void __iomem *port_mmio = mv_ap_base(ap);
1163 const u32 empty_idle = (EDMA_STATUS_CACHE_EMPTY | EDMA_STATUS_IDLE);
1164 const int per_loop = 5, timeout = (15 * 1000 / per_loop);
1165 int i;
1166
1167 /*
1168 * Wait for the EDMA engine to finish transactions in progress.
Mark Lordc46938c2008-05-02 14:02:28 -04001169 * No idea what a good "timeout" value might be, but measurements
1170 * indicate that it often requires hundreds of microseconds
1171 * with two drives in-use. So we use the 15msec value above
1172 * as a rough guess at what even more drives might require.
Mark Lord9b2c4e02008-05-02 02:09:14 -04001173 */
1174 for (i = 0; i < timeout; ++i) {
Mark Lordcae5a292009-04-06 16:43:45 -04001175 u32 edma_stat = readl(port_mmio + EDMA_STATUS);
Mark Lord9b2c4e02008-05-02 02:09:14 -04001176 if ((edma_stat & empty_idle) == empty_idle)
1177 break;
1178 udelay(per_loop);
1179 }
1180 /* ata_port_printk(ap, KERN_INFO, "%s: %u+ usecs\n", __func__, i); */
1181}
1182
Brett Russ05b308e2005-10-05 17:08:53 -04001183/**
Mark Lorde12bef52008-03-31 19:33:56 -04001184 * mv_stop_edma_engine - Disable eDMA engine
Mark Lordb5624682008-03-31 19:34:40 -04001185 * @port_mmio: io base address
Brett Russ05b308e2005-10-05 17:08:53 -04001186 *
1187 * LOCKING:
1188 * Inherited from caller.
1189 */
Mark Lordb5624682008-03-31 19:34:40 -04001190static int mv_stop_edma_engine(void __iomem *port_mmio)
Brett Russ31961942005-09-30 01:36:00 -04001191{
Mark Lordb5624682008-03-31 19:34:40 -04001192 int i;
Brett Russ31961942005-09-30 01:36:00 -04001193
Mark Lordb5624682008-03-31 19:34:40 -04001194 /* Disable eDMA. The disable bit auto clears. */
Mark Lordcae5a292009-04-06 16:43:45 -04001195 writelfl(EDMA_DS, port_mmio + EDMA_CMD);
Jeff Garzik8b260242005-11-12 12:32:50 -05001196
Mark Lordb5624682008-03-31 19:34:40 -04001197 /* Wait for the chip to confirm eDMA is off. */
1198 for (i = 10000; i > 0; i--) {
Mark Lordcae5a292009-04-06 16:43:45 -04001199 u32 reg = readl(port_mmio + EDMA_CMD);
Jeff Garzik4537deb2007-07-12 14:30:19 -04001200 if (!(reg & EDMA_EN))
Mark Lordb5624682008-03-31 19:34:40 -04001201 return 0;
1202 udelay(10);
Brett Russ31961942005-09-30 01:36:00 -04001203 }
Mark Lordb5624682008-03-31 19:34:40 -04001204 return -EIO;
Brett Russ31961942005-09-30 01:36:00 -04001205}
1206
Mark Lorde12bef52008-03-31 19:33:56 -04001207static int mv_stop_edma(struct ata_port *ap)
Jeff Garzik0ea9e172007-07-13 17:06:45 -04001208{
Mark Lordb5624682008-03-31 19:34:40 -04001209 void __iomem *port_mmio = mv_ap_base(ap);
1210 struct mv_port_priv *pp = ap->private_data;
Mark Lord66e57a22009-01-30 18:52:58 -05001211 int err = 0;
Jeff Garzik0ea9e172007-07-13 17:06:45 -04001212
Mark Lordb5624682008-03-31 19:34:40 -04001213 if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN))
1214 return 0;
1215 pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
Mark Lord9b2c4e02008-05-02 02:09:14 -04001216 mv_wait_for_edma_empty_idle(ap);
Mark Lordb5624682008-03-31 19:34:40 -04001217 if (mv_stop_edma_engine(port_mmio)) {
1218 ata_port_printk(ap, KERN_ERR, "Unable to stop eDMA\n");
Mark Lord66e57a22009-01-30 18:52:58 -05001219 err = -EIO;
Mark Lordb5624682008-03-31 19:34:40 -04001220 }
Mark Lord66e57a22009-01-30 18:52:58 -05001221 mv_edma_cfg(ap, 0, 0);
1222 return err;
Jeff Garzik0ea9e172007-07-13 17:06:45 -04001223}
1224
Jeff Garzik8a70f8d2005-10-05 17:19:47 -04001225#ifdef ATA_DEBUG
Brett Russ31961942005-09-30 01:36:00 -04001226static void mv_dump_mem(void __iomem *start, unsigned bytes)
1227{
Brett Russ31961942005-09-30 01:36:00 -04001228 int b, w;
1229 for (b = 0; b < bytes; ) {
1230 DPRINTK("%p: ", start + b);
1231 for (w = 0; b < bytes && w < 4; w++) {
Jeff Garzik2dcb4072007-10-19 06:42:56 -04001232 printk("%08x ", readl(start + b));
Brett Russ31961942005-09-30 01:36:00 -04001233 b += sizeof(u32);
1234 }
1235 printk("\n");
1236 }
Brett Russ31961942005-09-30 01:36:00 -04001237}
Jeff Garzik8a70f8d2005-10-05 17:19:47 -04001238#endif
1239
Brett Russ31961942005-09-30 01:36:00 -04001240static void mv_dump_pci_cfg(struct pci_dev *pdev, unsigned bytes)
1241{
1242#ifdef ATA_DEBUG
1243 int b, w;
1244 u32 dw;
1245 for (b = 0; b < bytes; ) {
1246 DPRINTK("%02x: ", b);
1247 for (w = 0; b < bytes && w < 4; w++) {
Jeff Garzik2dcb4072007-10-19 06:42:56 -04001248 (void) pci_read_config_dword(pdev, b, &dw);
1249 printk("%08x ", dw);
Brett Russ31961942005-09-30 01:36:00 -04001250 b += sizeof(u32);
1251 }
1252 printk("\n");
1253 }
1254#endif
1255}
1256static void mv_dump_all_regs(void __iomem *mmio_base, int port,
1257 struct pci_dev *pdev)
1258{
1259#ifdef ATA_DEBUG
Jeff Garzik8b260242005-11-12 12:32:50 -05001260 void __iomem *hc_base = mv_hc_base(mmio_base,
Brett Russ31961942005-09-30 01:36:00 -04001261 port >> MV_PORT_HC_SHIFT);
1262 void __iomem *port_base;
1263 int start_port, num_ports, p, start_hc, num_hcs, hc;
1264
1265 if (0 > port) {
1266 start_hc = start_port = 0;
1267 num_ports = 8; /* shld be benign for 4 port devs */
1268 num_hcs = 2;
1269 } else {
1270 start_hc = port >> MV_PORT_HC_SHIFT;
1271 start_port = port;
1272 num_ports = num_hcs = 1;
1273 }
Jeff Garzik8b260242005-11-12 12:32:50 -05001274 DPRINTK("All registers for port(s) %u-%u:\n", start_port,
Brett Russ31961942005-09-30 01:36:00 -04001275 num_ports > 1 ? num_ports - 1 : start_port);
1276
1277 if (NULL != pdev) {
1278 DPRINTK("PCI config space regs:\n");
1279 mv_dump_pci_cfg(pdev, 0x68);
1280 }
1281 DPRINTK("PCI regs:\n");
1282 mv_dump_mem(mmio_base+0xc00, 0x3c);
1283 mv_dump_mem(mmio_base+0xd00, 0x34);
1284 mv_dump_mem(mmio_base+0xf00, 0x4);
1285 mv_dump_mem(mmio_base+0x1d00, 0x6c);
1286 for (hc = start_hc; hc < start_hc + num_hcs; hc++) {
Dan Alonid220c372006-04-10 23:20:22 -07001287 hc_base = mv_hc_base(mmio_base, hc);
Brett Russ31961942005-09-30 01:36:00 -04001288 DPRINTK("HC regs (HC %i):\n", hc);
1289 mv_dump_mem(hc_base, 0x1c);
1290 }
1291 for (p = start_port; p < start_port + num_ports; p++) {
1292 port_base = mv_port_base(mmio_base, p);
Jeff Garzik2dcb4072007-10-19 06:42:56 -04001293 DPRINTK("EDMA regs (port %i):\n", p);
Brett Russ31961942005-09-30 01:36:00 -04001294 mv_dump_mem(port_base, 0x54);
Jeff Garzik2dcb4072007-10-19 06:42:56 -04001295 DPRINTK("SATA regs (port %i):\n", p);
Brett Russ31961942005-09-30 01:36:00 -04001296 mv_dump_mem(port_base+0x300, 0x60);
1297 }
1298#endif
1299}
1300
Brett Russ20f733e2005-09-01 18:26:17 -04001301static unsigned int mv_scr_offset(unsigned int sc_reg_in)
1302{
1303 unsigned int ofs;
1304
1305 switch (sc_reg_in) {
1306 case SCR_STATUS:
1307 case SCR_CONTROL:
1308 case SCR_ERROR:
Mark Lordcae5a292009-04-06 16:43:45 -04001309 ofs = SATA_STATUS + (sc_reg_in * sizeof(u32));
Brett Russ20f733e2005-09-01 18:26:17 -04001310 break;
1311 case SCR_ACTIVE:
Mark Lordcae5a292009-04-06 16:43:45 -04001312 ofs = SATA_ACTIVE; /* active is not with the others */
Brett Russ20f733e2005-09-01 18:26:17 -04001313 break;
1314 default:
1315 ofs = 0xffffffffU;
1316 break;
1317 }
1318 return ofs;
1319}
1320
Tejun Heo82ef04f2008-07-31 17:02:40 +09001321static int mv_scr_read(struct ata_link *link, unsigned int sc_reg_in, u32 *val)
Brett Russ20f733e2005-09-01 18:26:17 -04001322{
1323 unsigned int ofs = mv_scr_offset(sc_reg_in);
1324
Tejun Heoda3dbb12007-07-16 14:29:40 +09001325 if (ofs != 0xffffffffU) {
Tejun Heo82ef04f2008-07-31 17:02:40 +09001326 *val = readl(mv_ap_base(link->ap) + ofs);
Tejun Heoda3dbb12007-07-16 14:29:40 +09001327 return 0;
1328 } else
1329 return -EINVAL;
Brett Russ20f733e2005-09-01 18:26:17 -04001330}
1331
Tejun Heo82ef04f2008-07-31 17:02:40 +09001332static int mv_scr_write(struct ata_link *link, unsigned int sc_reg_in, u32 val)
Brett Russ20f733e2005-09-01 18:26:17 -04001333{
1334 unsigned int ofs = mv_scr_offset(sc_reg_in);
1335
Tejun Heoda3dbb12007-07-16 14:29:40 +09001336 if (ofs != 0xffffffffU) {
Mark Lord20091772009-04-06 15:24:57 -04001337 void __iomem *addr = mv_ap_base(link->ap) + ofs;
1338 if (sc_reg_in == SCR_CONTROL) {
1339 /*
1340 * Workaround for 88SX60x1 FEr SATA#26:
1341 *
1342 * COMRESETs have to take care not to accidently
1343 * put the drive to sleep when writing SCR_CONTROL.
1344 * Setting bits 12..15 prevents this problem.
1345 *
1346 * So if we see an outbound COMMRESET, set those bits.
1347 * Ditto for the followup write that clears the reset.
1348 *
1349 * The proprietary driver does this for
1350 * all chip versions, and so do we.
1351 */
1352 if ((val & 0xf) == 1 || (readl(addr) & 0xf) == 1)
1353 val |= 0xf000;
1354 }
1355 writelfl(val, addr);
Tejun Heoda3dbb12007-07-16 14:29:40 +09001356 return 0;
1357 } else
1358 return -EINVAL;
Brett Russ20f733e2005-09-01 18:26:17 -04001359}
1360
Mark Lordf2738272008-01-26 18:32:29 -05001361static void mv6_dev_config(struct ata_device *adev)
1362{
1363 /*
Mark Lorde49856d2008-04-16 14:59:07 -04001364 * Deal with Gen-II ("mv6") hardware quirks/restrictions:
1365 *
1366 * Gen-II does not support NCQ over a port multiplier
1367 * (no FIS-based switching).
Mark Lordf2738272008-01-26 18:32:29 -05001368 */
Mark Lorde49856d2008-04-16 14:59:07 -04001369 if (adev->flags & ATA_DFLAG_NCQ) {
Mark Lord352fab72008-04-19 14:43:42 -04001370 if (sata_pmp_attached(adev->link->ap)) {
Mark Lorde49856d2008-04-16 14:59:07 -04001371 adev->flags &= ~ATA_DFLAG_NCQ;
Mark Lord352fab72008-04-19 14:43:42 -04001372 ata_dev_printk(adev, KERN_INFO,
1373 "NCQ disabled for command-based switching\n");
Mark Lord352fab72008-04-19 14:43:42 -04001374 }
Mark Lorde49856d2008-04-16 14:59:07 -04001375 }
Mark Lordf2738272008-01-26 18:32:29 -05001376}
1377
Mark Lord3e4a1392008-05-02 02:10:02 -04001378static int mv_qc_defer(struct ata_queued_cmd *qc)
1379{
1380 struct ata_link *link = qc->dev->link;
1381 struct ata_port *ap = link->ap;
1382 struct mv_port_priv *pp = ap->private_data;
1383
1384 /*
Mark Lord29d187b2008-05-02 02:15:37 -04001385 * Don't allow new commands if we're in a delayed EH state
1386 * for NCQ and/or FIS-based switching.
1387 */
1388 if (pp->pp_flags & MV_PP_FLAG_DELAYED_EH)
1389 return ATA_DEFER_PORT;
Gwendal Grignou159a7ff2009-10-12 15:44:00 -07001390
1391 /* PIO commands need exclusive link: no other commands [DMA or PIO]
1392 * can run concurrently.
1393 * set excl_link when we want to send a PIO command in DMA mode
1394 * or a non-NCQ command in NCQ mode.
1395 * When we receive a command from that link, and there are no
1396 * outstanding commands, mark a flag to clear excl_link and let
1397 * the command go through.
1398 */
1399 if (unlikely(ap->excl_link)) {
1400 if (link == ap->excl_link) {
1401 if (ap->nr_active_links)
1402 return ATA_DEFER_PORT;
1403 qc->flags |= ATA_QCFLAG_CLEAR_EXCL;
1404 return 0;
1405 } else
1406 return ATA_DEFER_PORT;
1407 }
1408
Mark Lord29d187b2008-05-02 02:15:37 -04001409 /*
Mark Lord3e4a1392008-05-02 02:10:02 -04001410 * If the port is completely idle, then allow the new qc.
1411 */
1412 if (ap->nr_active_links == 0)
1413 return 0;
1414
Tejun Heo4bdee6c2008-08-13 20:24:16 +09001415 /*
1416 * The port is operating in host queuing mode (EDMA) with NCQ
1417 * enabled, allow multiple NCQ commands. EDMA also allows
1418 * queueing multiple DMA commands but libata core currently
1419 * doesn't allow it.
1420 */
1421 if ((pp->pp_flags & MV_PP_FLAG_EDMA_EN) &&
Gwendal Grignou159a7ff2009-10-12 15:44:00 -07001422 (pp->pp_flags & MV_PP_FLAG_NCQ_EN)) {
1423 if (ata_is_ncq(qc->tf.protocol))
1424 return 0;
1425 else {
1426 ap->excl_link = link;
1427 return ATA_DEFER_PORT;
1428 }
1429 }
Tejun Heo4bdee6c2008-08-13 20:24:16 +09001430
Mark Lord3e4a1392008-05-02 02:10:02 -04001431 return ATA_DEFER_PORT;
1432}
1433
Mark Lord08da1752009-02-25 15:13:03 -05001434static void mv_config_fbs(struct ata_port *ap, int want_ncq, int want_fbs)
Mark Lorde49856d2008-04-16 14:59:07 -04001435{
Mark Lord08da1752009-02-25 15:13:03 -05001436 struct mv_port_priv *pp = ap->private_data;
1437 void __iomem *port_mmio;
Mark Lord00f42ea2008-05-02 02:11:45 -04001438
Mark Lord08da1752009-02-25 15:13:03 -05001439 u32 fiscfg, *old_fiscfg = &pp->cached.fiscfg;
1440 u32 ltmode, *old_ltmode = &pp->cached.ltmode;
1441 u32 haltcond, *old_haltcond = &pp->cached.haltcond;
Mark Lord00f42ea2008-05-02 02:11:45 -04001442
Mark Lord08da1752009-02-25 15:13:03 -05001443 ltmode = *old_ltmode & ~LTMODE_BIT8;
1444 haltcond = *old_haltcond | EDMA_ERR_DEV;
Mark Lord00f42ea2008-05-02 02:11:45 -04001445
1446 if (want_fbs) {
Mark Lord08da1752009-02-25 15:13:03 -05001447 fiscfg = *old_fiscfg | FISCFG_SINGLE_SYNC;
1448 ltmode = *old_ltmode | LTMODE_BIT8;
Mark Lord4c299ca2008-05-02 02:16:20 -04001449 if (want_ncq)
Mark Lord08da1752009-02-25 15:13:03 -05001450 haltcond &= ~EDMA_ERR_DEV;
Mark Lord4c299ca2008-05-02 02:16:20 -04001451 else
Mark Lord08da1752009-02-25 15:13:03 -05001452 fiscfg |= FISCFG_WAIT_DEV_ERR;
1453 } else {
1454 fiscfg = *old_fiscfg & ~(FISCFG_SINGLE_SYNC | FISCFG_WAIT_DEV_ERR);
Mark Lorde49856d2008-04-16 14:59:07 -04001455 }
Mark Lord00f42ea2008-05-02 02:11:45 -04001456
Mark Lord08da1752009-02-25 15:13:03 -05001457 port_mmio = mv_ap_base(ap);
Mark Lordcae5a292009-04-06 16:43:45 -04001458 mv_write_cached_reg(port_mmio + FISCFG, old_fiscfg, fiscfg);
1459 mv_write_cached_reg(port_mmio + LTMODE, old_ltmode, ltmode);
1460 mv_write_cached_reg(port_mmio + EDMA_HALTCOND, old_haltcond, haltcond);
Mark Lord0c589122008-01-26 18:31:16 -05001461}
Jeff Garzike4e7b892006-01-31 12:18:41 -05001462
Mark Lorddd2890f2008-05-02 02:10:56 -04001463static void mv_60x1_errata_sata25(struct ata_port *ap, int want_ncq)
1464{
1465 struct mv_host_priv *hpriv = ap->host->private_data;
1466 u32 old, new;
1467
1468 /* workaround for 88SX60x1 FEr SATA#25 (part 1) */
Mark Lordcae5a292009-04-06 16:43:45 -04001469 old = readl(hpriv->base + GPIO_PORT_CTL);
Mark Lorddd2890f2008-05-02 02:10:56 -04001470 if (want_ncq)
1471 new = old | (1 << 22);
1472 else
1473 new = old & ~(1 << 22);
1474 if (new != old)
Mark Lordcae5a292009-04-06 16:43:45 -04001475 writel(new, hpriv->base + GPIO_PORT_CTL);
Mark Lorddd2890f2008-05-02 02:10:56 -04001476}
1477
Mark Lordc01e8a22009-02-25 15:14:48 -05001478/**
Mark Lord40f21b12009-03-10 18:51:04 -04001479 * mv_bmdma_enable - set a magic bit on GEN_IIE to allow bmdma
1480 * @ap: Port being initialized
Mark Lordc01e8a22009-02-25 15:14:48 -05001481 *
1482 * There are two DMA modes on these chips: basic DMA, and EDMA.
1483 *
1484 * Bit-0 of the "EDMA RESERVED" register enables/disables use
1485 * of basic DMA on the GEN_IIE versions of the chips.
1486 *
1487 * This bit survives EDMA resets, and must be set for basic DMA
1488 * to function, and should be cleared when EDMA is active.
1489 */
1490static void mv_bmdma_enable_iie(struct ata_port *ap, int enable_bmdma)
1491{
1492 struct mv_port_priv *pp = ap->private_data;
1493 u32 new, *old = &pp->cached.unknown_rsvd;
1494
1495 if (enable_bmdma)
1496 new = *old | 1;
1497 else
1498 new = *old & ~1;
Mark Lordcae5a292009-04-06 16:43:45 -04001499 mv_write_cached_reg(mv_ap_base(ap) + EDMA_UNKNOWN_RSVD, old, new);
Mark Lordc01e8a22009-02-25 15:14:48 -05001500}
1501
Mark Lord000b3442009-03-15 11:33:19 -04001502/*
1503 * SOC chips have an issue whereby the HDD LEDs don't always blink
1504 * during I/O when NCQ is enabled. Enabling a special "LED blink" mode
1505 * of the SOC takes care of it, generating a steady blink rate when
1506 * any drive on the chip is active.
1507 *
1508 * Unfortunately, the blink mode is a global hardware setting for the SOC,
1509 * so we must use it whenever at least one port on the SOC has NCQ enabled.
1510 *
1511 * We turn "LED blink" off when NCQ is not in use anywhere, because the normal
1512 * LED operation works then, and provides better (more accurate) feedback.
1513 *
1514 * Note that this code assumes that an SOC never has more than one HC onboard.
1515 */
1516static void mv_soc_led_blink_enable(struct ata_port *ap)
1517{
1518 struct ata_host *host = ap->host;
1519 struct mv_host_priv *hpriv = host->private_data;
1520 void __iomem *hc_mmio;
1521 u32 led_ctrl;
1522
1523 if (hpriv->hp_flags & MV_HP_QUIRK_LED_BLINK_EN)
1524 return;
1525 hpriv->hp_flags |= MV_HP_QUIRK_LED_BLINK_EN;
1526 hc_mmio = mv_hc_base_from_port(mv_host_base(host), ap->port_no);
Mark Lordcae5a292009-04-06 16:43:45 -04001527 led_ctrl = readl(hc_mmio + SOC_LED_CTRL);
1528 writel(led_ctrl | SOC_LED_CTRL_BLINK, hc_mmio + SOC_LED_CTRL);
Mark Lord000b3442009-03-15 11:33:19 -04001529}
1530
1531static void mv_soc_led_blink_disable(struct ata_port *ap)
1532{
1533 struct ata_host *host = ap->host;
1534 struct mv_host_priv *hpriv = host->private_data;
1535 void __iomem *hc_mmio;
1536 u32 led_ctrl;
1537 unsigned int port;
1538
1539 if (!(hpriv->hp_flags & MV_HP_QUIRK_LED_BLINK_EN))
1540 return;
1541
1542 /* disable led-blink only if no ports are using NCQ */
1543 for (port = 0; port < hpriv->n_ports; port++) {
1544 struct ata_port *this_ap = host->ports[port];
1545 struct mv_port_priv *pp = this_ap->private_data;
1546
1547 if (pp->pp_flags & MV_PP_FLAG_NCQ_EN)
1548 return;
1549 }
1550
1551 hpriv->hp_flags &= ~MV_HP_QUIRK_LED_BLINK_EN;
1552 hc_mmio = mv_hc_base_from_port(mv_host_base(host), ap->port_no);
Mark Lordcae5a292009-04-06 16:43:45 -04001553 led_ctrl = readl(hc_mmio + SOC_LED_CTRL);
1554 writel(led_ctrl & ~SOC_LED_CTRL_BLINK, hc_mmio + SOC_LED_CTRL);
Mark Lord000b3442009-03-15 11:33:19 -04001555}
1556
Mark Lord00b81232009-01-30 18:47:51 -05001557static void mv_edma_cfg(struct ata_port *ap, int want_ncq, int want_edma)
Jeff Garzike4e7b892006-01-31 12:18:41 -05001558{
1559 u32 cfg;
Mark Lorde12bef52008-03-31 19:33:56 -04001560 struct mv_port_priv *pp = ap->private_data;
1561 struct mv_host_priv *hpriv = ap->host->private_data;
1562 void __iomem *port_mmio = mv_ap_base(ap);
Jeff Garzike4e7b892006-01-31 12:18:41 -05001563
1564 /* set up non-NCQ EDMA configuration */
1565 cfg = EDMA_CFG_Q_DEPTH; /* always 0x1f for *all* chips */
Mark Lordd16ab3f2009-02-25 15:17:43 -05001566 pp->pp_flags &=
1567 ~(MV_PP_FLAG_FBS_EN | MV_PP_FLAG_NCQ_EN | MV_PP_FLAG_FAKE_ATA_BUSY);
Jeff Garzike4e7b892006-01-31 12:18:41 -05001568
1569 if (IS_GEN_I(hpriv))
1570 cfg |= (1 << 8); /* enab config burst size mask */
1571
Mark Lorddd2890f2008-05-02 02:10:56 -04001572 else if (IS_GEN_II(hpriv)) {
Jeff Garzike4e7b892006-01-31 12:18:41 -05001573 cfg |= EDMA_CFG_RD_BRST_EXT | EDMA_CFG_WR_BUFF_LEN;
Mark Lorddd2890f2008-05-02 02:10:56 -04001574 mv_60x1_errata_sata25(ap, want_ncq);
Jeff Garzike4e7b892006-01-31 12:18:41 -05001575
Mark Lorddd2890f2008-05-02 02:10:56 -04001576 } else if (IS_GEN_IIE(hpriv)) {
Mark Lord00f42ea2008-05-02 02:11:45 -04001577 int want_fbs = sata_pmp_attached(ap);
1578 /*
1579 * Possible future enhancement:
1580 *
1581 * The chip can use FBS with non-NCQ, if we allow it,
1582 * But first we need to have the error handling in place
1583 * for this mode (datasheet section 7.3.15.4.2.3).
1584 * So disallow non-NCQ FBS for now.
1585 */
1586 want_fbs &= want_ncq;
1587
Mark Lord08da1752009-02-25 15:13:03 -05001588 mv_config_fbs(ap, want_ncq, want_fbs);
Mark Lord00f42ea2008-05-02 02:11:45 -04001589
1590 if (want_fbs) {
1591 pp->pp_flags |= MV_PP_FLAG_FBS_EN;
1592 cfg |= EDMA_CFG_EDMA_FBS; /* FIS-based switching */
1593 }
1594
Jeff Garzike728eab2007-02-25 02:53:41 -05001595 cfg |= (1 << 23); /* do not mask PM field in rx'd FIS */
Mark Lord00b81232009-01-30 18:47:51 -05001596 if (want_edma) {
1597 cfg |= (1 << 22); /* enab 4-entry host queue cache */
1598 if (!IS_SOC(hpriv))
1599 cfg |= (1 << 18); /* enab early completion */
1600 }
Mark Lord616d4a92008-05-02 02:08:32 -04001601 if (hpriv->hp_flags & MV_HP_CUT_THROUGH)
1602 cfg |= (1 << 17); /* enab cut-thru (dis stor&forwrd) */
Mark Lordc01e8a22009-02-25 15:14:48 -05001603 mv_bmdma_enable_iie(ap, !want_edma);
Mark Lord000b3442009-03-15 11:33:19 -04001604
1605 if (IS_SOC(hpriv)) {
1606 if (want_ncq)
1607 mv_soc_led_blink_enable(ap);
1608 else
1609 mv_soc_led_blink_disable(ap);
1610 }
Jeff Garzike4e7b892006-01-31 12:18:41 -05001611 }
1612
Mark Lord72109162008-01-26 18:31:33 -05001613 if (want_ncq) {
1614 cfg |= EDMA_CFG_NCQ;
1615 pp->pp_flags |= MV_PP_FLAG_NCQ_EN;
Mark Lord00b81232009-01-30 18:47:51 -05001616 }
Mark Lord72109162008-01-26 18:31:33 -05001617
Mark Lordcae5a292009-04-06 16:43:45 -04001618 writelfl(cfg, port_mmio + EDMA_CFG);
Jeff Garzike4e7b892006-01-31 12:18:41 -05001619}
1620
Mark Lordda2fa9b2008-01-26 18:32:45 -05001621static void mv_port_free_dma_mem(struct ata_port *ap)
1622{
1623 struct mv_host_priv *hpriv = ap->host->private_data;
1624 struct mv_port_priv *pp = ap->private_data;
Mark Lordeb73d552008-01-29 13:24:00 -05001625 int tag;
Mark Lordda2fa9b2008-01-26 18:32:45 -05001626
1627 if (pp->crqb) {
1628 dma_pool_free(hpriv->crqb_pool, pp->crqb, pp->crqb_dma);
1629 pp->crqb = NULL;
1630 }
1631 if (pp->crpb) {
1632 dma_pool_free(hpriv->crpb_pool, pp->crpb, pp->crpb_dma);
1633 pp->crpb = NULL;
1634 }
Mark Lordeb73d552008-01-29 13:24:00 -05001635 /*
1636 * For GEN_I, there's no NCQ, so we have only a single sg_tbl.
1637 * For later hardware, we have one unique sg_tbl per NCQ tag.
1638 */
1639 for (tag = 0; tag < MV_MAX_Q_DEPTH; ++tag) {
1640 if (pp->sg_tbl[tag]) {
1641 if (tag == 0 || !IS_GEN_I(hpriv))
1642 dma_pool_free(hpriv->sg_tbl_pool,
1643 pp->sg_tbl[tag],
1644 pp->sg_tbl_dma[tag]);
1645 pp->sg_tbl[tag] = NULL;
1646 }
Mark Lordda2fa9b2008-01-26 18:32:45 -05001647 }
1648}
1649
Brett Russ05b308e2005-10-05 17:08:53 -04001650/**
1651 * mv_port_start - Port specific init/start routine.
1652 * @ap: ATA channel to manipulate
1653 *
1654 * Allocate and point to DMA memory, init port private memory,
1655 * zero indices.
1656 *
1657 * LOCKING:
1658 * Inherited from caller.
1659 */
Brett Russ31961942005-09-30 01:36:00 -04001660static int mv_port_start(struct ata_port *ap)
1661{
Jeff Garzikcca39742006-08-24 03:19:22 -04001662 struct device *dev = ap->host->dev;
1663 struct mv_host_priv *hpriv = ap->host->private_data;
Brett Russ31961942005-09-30 01:36:00 -04001664 struct mv_port_priv *pp;
Mark Lord933cb8e2009-04-06 12:30:43 -04001665 unsigned long flags;
James Bottomleydde20202008-02-19 11:36:56 +01001666 int tag;
Brett Russ31961942005-09-30 01:36:00 -04001667
Tejun Heo24dc5f32007-01-20 16:00:28 +09001668 pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
Jeff Garzik6037d6b2005-11-04 22:08:00 -05001669 if (!pp)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001670 return -ENOMEM;
Mark Lordda2fa9b2008-01-26 18:32:45 -05001671 ap->private_data = pp;
Brett Russ31961942005-09-30 01:36:00 -04001672
Mark Lordda2fa9b2008-01-26 18:32:45 -05001673 pp->crqb = dma_pool_alloc(hpriv->crqb_pool, GFP_KERNEL, &pp->crqb_dma);
1674 if (!pp->crqb)
1675 return -ENOMEM;
1676 memset(pp->crqb, 0, MV_CRQB_Q_SZ);
Brett Russ31961942005-09-30 01:36:00 -04001677
Mark Lordda2fa9b2008-01-26 18:32:45 -05001678 pp->crpb = dma_pool_alloc(hpriv->crpb_pool, GFP_KERNEL, &pp->crpb_dma);
1679 if (!pp->crpb)
1680 goto out_port_free_dma_mem;
1681 memset(pp->crpb, 0, MV_CRPB_Q_SZ);
Brett Russ31961942005-09-30 01:36:00 -04001682
Mark Lord3bd0a702008-06-18 12:11:16 -04001683 /* 6041/6081 Rev. "C0" (and newer) are okay with async notify */
1684 if (hpriv->hp_flags & MV_HP_ERRATA_60X1C0)
1685 ap->flags |= ATA_FLAG_AN;
Mark Lordeb73d552008-01-29 13:24:00 -05001686 /*
1687 * For GEN_I, there's no NCQ, so we only allocate a single sg_tbl.
1688 * For later hardware, we need one unique sg_tbl per NCQ tag.
1689 */
1690 for (tag = 0; tag < MV_MAX_Q_DEPTH; ++tag) {
1691 if (tag == 0 || !IS_GEN_I(hpriv)) {
1692 pp->sg_tbl[tag] = dma_pool_alloc(hpriv->sg_tbl_pool,
1693 GFP_KERNEL, &pp->sg_tbl_dma[tag]);
1694 if (!pp->sg_tbl[tag])
1695 goto out_port_free_dma_mem;
1696 } else {
1697 pp->sg_tbl[tag] = pp->sg_tbl[0];
1698 pp->sg_tbl_dma[tag] = pp->sg_tbl_dma[0];
1699 }
1700 }
Mark Lord933cb8e2009-04-06 12:30:43 -04001701
1702 spin_lock_irqsave(ap->lock, flags);
Mark Lord08da1752009-02-25 15:13:03 -05001703 mv_save_cached_regs(ap);
Mark Lord66e57a22009-01-30 18:52:58 -05001704 mv_edma_cfg(ap, 0, 0);
Mark Lord933cb8e2009-04-06 12:30:43 -04001705 spin_unlock_irqrestore(ap->lock, flags);
1706
Brett Russ31961942005-09-30 01:36:00 -04001707 return 0;
Mark Lordda2fa9b2008-01-26 18:32:45 -05001708
1709out_port_free_dma_mem:
1710 mv_port_free_dma_mem(ap);
1711 return -ENOMEM;
Brett Russ31961942005-09-30 01:36:00 -04001712}
1713
Brett Russ05b308e2005-10-05 17:08:53 -04001714/**
1715 * mv_port_stop - Port specific cleanup/stop routine.
1716 * @ap: ATA channel to manipulate
1717 *
1718 * Stop DMA, cleanup port memory.
1719 *
1720 * LOCKING:
Jeff Garzikcca39742006-08-24 03:19:22 -04001721 * This routine uses the host lock to protect the DMA stop.
Brett Russ05b308e2005-10-05 17:08:53 -04001722 */
Brett Russ31961942005-09-30 01:36:00 -04001723static void mv_port_stop(struct ata_port *ap)
1724{
Mark Lord933cb8e2009-04-06 12:30:43 -04001725 unsigned long flags;
1726
1727 spin_lock_irqsave(ap->lock, flags);
Mark Lorde12bef52008-03-31 19:33:56 -04001728 mv_stop_edma(ap);
Mark Lord88e675e2008-05-17 13:36:30 -04001729 mv_enable_port_irqs(ap, 0);
Mark Lord933cb8e2009-04-06 12:30:43 -04001730 spin_unlock_irqrestore(ap->lock, flags);
Mark Lordda2fa9b2008-01-26 18:32:45 -05001731 mv_port_free_dma_mem(ap);
Brett Russ31961942005-09-30 01:36:00 -04001732}
1733
Brett Russ05b308e2005-10-05 17:08:53 -04001734/**
1735 * mv_fill_sg - Fill out the Marvell ePRD (scatter gather) entries
1736 * @qc: queued command whose SG list to source from
1737 *
1738 * Populate the SG list and mark the last entry.
1739 *
1740 * LOCKING:
1741 * Inherited from caller.
1742 */
Jeff Garzik6c087722007-10-12 00:16:23 -04001743static void mv_fill_sg(struct ata_queued_cmd *qc)
Brett Russ31961942005-09-30 01:36:00 -04001744{
1745 struct mv_port_priv *pp = qc->ap->private_data;
Jeff Garzik972c26b2005-10-18 22:14:54 -04001746 struct scatterlist *sg;
Jeff Garzik3be6cbd2007-10-18 16:21:18 -04001747 struct mv_sg *mv_sg, *last_sg = NULL;
Tejun Heoff2aeb12007-12-05 16:43:11 +09001748 unsigned int si;
Brett Russ31961942005-09-30 01:36:00 -04001749
Mark Lordeb73d552008-01-29 13:24:00 -05001750 mv_sg = pp->sg_tbl[qc->tag];
Tejun Heoff2aeb12007-12-05 16:43:11 +09001751 for_each_sg(qc->sg, sg, qc->n_elem, si) {
Jeff Garzikd88184f2007-02-26 01:26:06 -05001752 dma_addr_t addr = sg_dma_address(sg);
1753 u32 sg_len = sg_dma_len(sg);
Brett Russ31961942005-09-30 01:36:00 -04001754
Olof Johansson4007b492007-10-02 20:45:27 -05001755 while (sg_len) {
1756 u32 offset = addr & 0xffff;
1757 u32 len = sg_len;
Brett Russ31961942005-09-30 01:36:00 -04001758
Mark Lord32cd11a2009-02-01 16:50:32 -05001759 if (offset + len > 0x10000)
Olof Johansson4007b492007-10-02 20:45:27 -05001760 len = 0x10000 - offset;
Jeff Garzik972c26b2005-10-18 22:14:54 -04001761
Olof Johansson4007b492007-10-02 20:45:27 -05001762 mv_sg->addr = cpu_to_le32(addr & 0xffffffff);
1763 mv_sg->addr_hi = cpu_to_le32((addr >> 16) >> 16);
Jeff Garzik6c087722007-10-12 00:16:23 -04001764 mv_sg->flags_size = cpu_to_le32(len & 0xffff);
Mark Lord32cd11a2009-02-01 16:50:32 -05001765 mv_sg->reserved = 0;
Olof Johansson4007b492007-10-02 20:45:27 -05001766
1767 sg_len -= len;
1768 addr += len;
1769
Jeff Garzik3be6cbd2007-10-18 16:21:18 -04001770 last_sg = mv_sg;
Olof Johansson4007b492007-10-02 20:45:27 -05001771 mv_sg++;
Olof Johansson4007b492007-10-02 20:45:27 -05001772 }
Brett Russ31961942005-09-30 01:36:00 -04001773 }
Jeff Garzik3be6cbd2007-10-18 16:21:18 -04001774
1775 if (likely(last_sg))
1776 last_sg->flags_size |= cpu_to_le32(EPRD_FLAG_END_OF_TBL);
Mark Lord32cd11a2009-02-01 16:50:32 -05001777 mb(); /* ensure data structure is visible to the chipset */
Brett Russ31961942005-09-30 01:36:00 -04001778}
1779
Jeff Garzik5796d1c2007-10-26 00:03:37 -04001780static void mv_crqb_pack_cmd(__le16 *cmdw, u8 data, u8 addr, unsigned last)
Brett Russ31961942005-09-30 01:36:00 -04001781{
Mark Lord559eeda2006-05-19 16:40:15 -04001782 u16 tmp = data | (addr << CRQB_CMD_ADDR_SHIFT) | CRQB_CMD_CS |
Brett Russ31961942005-09-30 01:36:00 -04001783 (last ? CRQB_CMD_LAST : 0);
Mark Lord559eeda2006-05-19 16:40:15 -04001784 *cmdw = cpu_to_le16(tmp);
Brett Russ31961942005-09-30 01:36:00 -04001785}
1786
Brett Russ05b308e2005-10-05 17:08:53 -04001787/**
Mark Lordda142652009-01-30 18:51:54 -05001788 * mv_sff_irq_clear - Clear hardware interrupt after DMA.
1789 * @ap: Port associated with this ATA transaction.
1790 *
1791 * We need this only for ATAPI bmdma transactions,
1792 * as otherwise we experience spurious interrupts
1793 * after libata-sff handles the bmdma interrupts.
1794 */
1795static void mv_sff_irq_clear(struct ata_port *ap)
1796{
1797 mv_clear_and_enable_port_irqs(ap, mv_ap_base(ap), ERR_IRQ);
1798}
1799
1800/**
1801 * mv_check_atapi_dma - Filter ATAPI cmds which are unsuitable for DMA.
1802 * @qc: queued command to check for chipset/DMA compatibility.
1803 *
1804 * The bmdma engines cannot handle speculative data sizes
1805 * (bytecount under/over flow). So only allow DMA for
1806 * data transfer commands with known data sizes.
1807 *
1808 * LOCKING:
1809 * Inherited from caller.
1810 */
1811static int mv_check_atapi_dma(struct ata_queued_cmd *qc)
1812{
1813 struct scsi_cmnd *scmd = qc->scsicmd;
1814
1815 if (scmd) {
1816 switch (scmd->cmnd[0]) {
1817 case READ_6:
1818 case READ_10:
1819 case READ_12:
1820 case WRITE_6:
1821 case WRITE_10:
1822 case WRITE_12:
1823 case GPCMD_READ_CD:
1824 case GPCMD_SEND_DVD_STRUCTURE:
1825 case GPCMD_SEND_CUE_SHEET:
1826 return 0; /* DMA is safe */
1827 }
1828 }
1829 return -EOPNOTSUPP; /* use PIO instead */
1830}
1831
1832/**
1833 * mv_bmdma_setup - Set up BMDMA transaction
1834 * @qc: queued command to prepare DMA for.
1835 *
1836 * LOCKING:
1837 * Inherited from caller.
1838 */
1839static void mv_bmdma_setup(struct ata_queued_cmd *qc)
1840{
1841 struct ata_port *ap = qc->ap;
1842 void __iomem *port_mmio = mv_ap_base(ap);
1843 struct mv_port_priv *pp = ap->private_data;
1844
1845 mv_fill_sg(qc);
1846
1847 /* clear all DMA cmd bits */
Mark Lordcae5a292009-04-06 16:43:45 -04001848 writel(0, port_mmio + BMDMA_CMD);
Mark Lordda142652009-01-30 18:51:54 -05001849
1850 /* load PRD table addr. */
1851 writel((pp->sg_tbl_dma[qc->tag] >> 16) >> 16,
Mark Lordcae5a292009-04-06 16:43:45 -04001852 port_mmio + BMDMA_PRD_HIGH);
Mark Lordda142652009-01-30 18:51:54 -05001853 writelfl(pp->sg_tbl_dma[qc->tag],
Mark Lordcae5a292009-04-06 16:43:45 -04001854 port_mmio + BMDMA_PRD_LOW);
Mark Lordda142652009-01-30 18:51:54 -05001855
1856 /* issue r/w command */
1857 ap->ops->sff_exec_command(ap, &qc->tf);
1858}
1859
1860/**
1861 * mv_bmdma_start - Start a BMDMA transaction
1862 * @qc: queued command to start DMA on.
1863 *
1864 * LOCKING:
1865 * Inherited from caller.
1866 */
1867static void mv_bmdma_start(struct ata_queued_cmd *qc)
1868{
1869 struct ata_port *ap = qc->ap;
1870 void __iomem *port_mmio = mv_ap_base(ap);
1871 unsigned int rw = (qc->tf.flags & ATA_TFLAG_WRITE);
1872 u32 cmd = (rw ? 0 : ATA_DMA_WR) | ATA_DMA_START;
1873
1874 /* start host DMA transaction */
Mark Lordcae5a292009-04-06 16:43:45 -04001875 writelfl(cmd, port_mmio + BMDMA_CMD);
Mark Lordda142652009-01-30 18:51:54 -05001876}
1877
1878/**
1879 * mv_bmdma_stop - Stop BMDMA transfer
1880 * @qc: queued command to stop DMA on.
1881 *
1882 * Clears the ATA_DMA_START flag in the bmdma control register
1883 *
1884 * LOCKING:
1885 * Inherited from caller.
1886 */
1887static void mv_bmdma_stop(struct ata_queued_cmd *qc)
1888{
1889 struct ata_port *ap = qc->ap;
1890 void __iomem *port_mmio = mv_ap_base(ap);
1891 u32 cmd;
1892
1893 /* clear start/stop bit */
Mark Lordcae5a292009-04-06 16:43:45 -04001894 cmd = readl(port_mmio + BMDMA_CMD);
Mark Lordda142652009-01-30 18:51:54 -05001895 cmd &= ~ATA_DMA_START;
Mark Lordcae5a292009-04-06 16:43:45 -04001896 writelfl(cmd, port_mmio + BMDMA_CMD);
Mark Lordda142652009-01-30 18:51:54 -05001897
1898 /* one-PIO-cycle guaranteed wait, per spec, for HDMA1:0 transition */
1899 ata_sff_dma_pause(ap);
1900}
1901
1902/**
1903 * mv_bmdma_status - Read BMDMA status
1904 * @ap: port for which to retrieve DMA status.
1905 *
1906 * Read and return equivalent of the sff BMDMA status register.
1907 *
1908 * LOCKING:
1909 * Inherited from caller.
1910 */
1911static u8 mv_bmdma_status(struct ata_port *ap)
1912{
1913 void __iomem *port_mmio = mv_ap_base(ap);
1914 u32 reg, status;
1915
1916 /*
1917 * Other bits are valid only if ATA_DMA_ACTIVE==0,
1918 * and the ATA_DMA_INTR bit doesn't exist.
1919 */
Mark Lordcae5a292009-04-06 16:43:45 -04001920 reg = readl(port_mmio + BMDMA_STATUS);
Mark Lordda142652009-01-30 18:51:54 -05001921 if (reg & ATA_DMA_ACTIVE)
1922 status = ATA_DMA_ACTIVE;
1923 else
1924 status = (reg & ATA_DMA_ERR) | ATA_DMA_INTR;
1925 return status;
1926}
1927
Mark Lord299b3f82009-04-13 11:29:34 -04001928static void mv_rw_multi_errata_sata24(struct ata_queued_cmd *qc)
1929{
1930 struct ata_taskfile *tf = &qc->tf;
1931 /*
1932 * Workaround for 88SX60x1 FEr SATA#24.
1933 *
1934 * Chip may corrupt WRITEs if multi_count >= 4kB.
1935 * Note that READs are unaffected.
1936 *
1937 * It's not clear if this errata really means "4K bytes",
1938 * or if it always happens for multi_count > 7
1939 * regardless of device sector_size.
1940 *
1941 * So, for safety, any write with multi_count > 7
1942 * gets converted here into a regular PIO write instead:
1943 */
1944 if ((tf->flags & ATA_TFLAG_WRITE) && is_multi_taskfile(tf)) {
1945 if (qc->dev->multi_count > 7) {
1946 switch (tf->command) {
1947 case ATA_CMD_WRITE_MULTI:
1948 tf->command = ATA_CMD_PIO_WRITE;
1949 break;
1950 case ATA_CMD_WRITE_MULTI_FUA_EXT:
1951 tf->flags &= ~ATA_TFLAG_FUA; /* ugh */
1952 /* fall through */
1953 case ATA_CMD_WRITE_MULTI_EXT:
1954 tf->command = ATA_CMD_PIO_WRITE_EXT;
1955 break;
1956 }
1957 }
1958 }
1959}
1960
Mark Lordda142652009-01-30 18:51:54 -05001961/**
Brett Russ05b308e2005-10-05 17:08:53 -04001962 * mv_qc_prep - Host specific command preparation.
1963 * @qc: queued command to prepare
1964 *
1965 * This routine simply redirects to the general purpose routine
1966 * if command is not DMA. Else, it handles prep of the CRQB
1967 * (command request block), does some sanity checking, and calls
1968 * the SG load routine.
1969 *
1970 * LOCKING:
1971 * Inherited from caller.
1972 */
Brett Russ31961942005-09-30 01:36:00 -04001973static void mv_qc_prep(struct ata_queued_cmd *qc)
1974{
1975 struct ata_port *ap = qc->ap;
1976 struct mv_port_priv *pp = ap->private_data;
Mark Lorde1469872006-05-22 19:02:03 -04001977 __le16 *cw;
Mark Lord8d2b4502009-04-13 11:27:18 -04001978 struct ata_taskfile *tf = &qc->tf;
Brett Russ31961942005-09-30 01:36:00 -04001979 u16 flags = 0;
Mark Lorda6432432006-05-19 16:36:36 -04001980 unsigned in_index;
Brett Russ31961942005-09-30 01:36:00 -04001981
Mark Lord299b3f82009-04-13 11:29:34 -04001982 switch (tf->protocol) {
1983 case ATA_PROT_DMA:
1984 case ATA_PROT_NCQ:
1985 break; /* continue below */
1986 case ATA_PROT_PIO:
1987 mv_rw_multi_errata_sata24(qc);
Brett Russ31961942005-09-30 01:36:00 -04001988 return;
Mark Lord299b3f82009-04-13 11:29:34 -04001989 default:
1990 return;
1991 }
Brett Russ20f733e2005-09-01 18:26:17 -04001992
Brett Russ31961942005-09-30 01:36:00 -04001993 /* Fill in command request block
1994 */
Mark Lord8d2b4502009-04-13 11:27:18 -04001995 if (!(tf->flags & ATA_TFLAG_WRITE))
Brett Russ31961942005-09-30 01:36:00 -04001996 flags |= CRQB_FLAG_READ;
Tejun Heobeec7db2006-02-11 19:11:13 +09001997 WARN_ON(MV_MAX_Q_DEPTH <= qc->tag);
Brett Russ31961942005-09-30 01:36:00 -04001998 flags |= qc->tag << CRQB_TAG_SHIFT;
Mark Lorde49856d2008-04-16 14:59:07 -04001999 flags |= (qc->dev->link->pmp & 0xf) << CRQB_PMP_SHIFT;
Brett Russ31961942005-09-30 01:36:00 -04002000
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002001 /* get current queue index from software */
Mark Lordfcfb1f72008-04-19 15:06:40 -04002002 in_index = pp->req_idx;
Brett Russ31961942005-09-30 01:36:00 -04002003
Mark Lorda6432432006-05-19 16:36:36 -04002004 pp->crqb[in_index].sg_addr =
Mark Lordeb73d552008-01-29 13:24:00 -05002005 cpu_to_le32(pp->sg_tbl_dma[qc->tag] & 0xffffffff);
Mark Lorda6432432006-05-19 16:36:36 -04002006 pp->crqb[in_index].sg_addr_hi =
Mark Lordeb73d552008-01-29 13:24:00 -05002007 cpu_to_le32((pp->sg_tbl_dma[qc->tag] >> 16) >> 16);
Mark Lorda6432432006-05-19 16:36:36 -04002008 pp->crqb[in_index].ctrl_flags = cpu_to_le16(flags);
2009
2010 cw = &pp->crqb[in_index].ata_cmd[0];
Brett Russ31961942005-09-30 01:36:00 -04002011
2012 /* Sadly, the CRQB cannot accomodate all registers--there are
2013 * only 11 bytes...so we must pick and choose required
2014 * registers based on the command. So, we drop feature and
2015 * hob_feature for [RW] DMA commands, but they are needed for
Mark Lordcd12e1f2009-01-19 18:06:28 -05002016 * NCQ. NCQ will drop hob_nsect, which is not needed there
2017 * (nsect is used only for the tag; feat/hob_feat hold true nsect).
Brett Russ31961942005-09-30 01:36:00 -04002018 */
2019 switch (tf->command) {
2020 case ATA_CMD_READ:
2021 case ATA_CMD_READ_EXT:
2022 case ATA_CMD_WRITE:
2023 case ATA_CMD_WRITE_EXT:
Jens Axboec15d85c2006-02-15 15:59:25 +01002024 case ATA_CMD_WRITE_FUA_EXT:
Brett Russ31961942005-09-30 01:36:00 -04002025 mv_crqb_pack_cmd(cw++, tf->hob_nsect, ATA_REG_NSECT, 0);
2026 break;
Brett Russ31961942005-09-30 01:36:00 -04002027 case ATA_CMD_FPDMA_READ:
2028 case ATA_CMD_FPDMA_WRITE:
Jeff Garzik8b260242005-11-12 12:32:50 -05002029 mv_crqb_pack_cmd(cw++, tf->hob_feature, ATA_REG_FEATURE, 0);
Brett Russ31961942005-09-30 01:36:00 -04002030 mv_crqb_pack_cmd(cw++, tf->feature, ATA_REG_FEATURE, 0);
2031 break;
Brett Russ31961942005-09-30 01:36:00 -04002032 default:
2033 /* The only other commands EDMA supports in non-queued and
2034 * non-NCQ mode are: [RW] STREAM DMA and W DMA FUA EXT, none
2035 * of which are defined/used by Linux. If we get here, this
2036 * driver needs work.
2037 *
2038 * FIXME: modify libata to give qc_prep a return value and
2039 * return error here.
2040 */
2041 BUG_ON(tf->command);
2042 break;
2043 }
2044 mv_crqb_pack_cmd(cw++, tf->nsect, ATA_REG_NSECT, 0);
2045 mv_crqb_pack_cmd(cw++, tf->hob_lbal, ATA_REG_LBAL, 0);
2046 mv_crqb_pack_cmd(cw++, tf->lbal, ATA_REG_LBAL, 0);
2047 mv_crqb_pack_cmd(cw++, tf->hob_lbam, ATA_REG_LBAM, 0);
2048 mv_crqb_pack_cmd(cw++, tf->lbam, ATA_REG_LBAM, 0);
2049 mv_crqb_pack_cmd(cw++, tf->hob_lbah, ATA_REG_LBAH, 0);
2050 mv_crqb_pack_cmd(cw++, tf->lbah, ATA_REG_LBAH, 0);
2051 mv_crqb_pack_cmd(cw++, tf->device, ATA_REG_DEVICE, 0);
2052 mv_crqb_pack_cmd(cw++, tf->command, ATA_REG_CMD, 1); /* last */
2053
Jeff Garzike4e7b892006-01-31 12:18:41 -05002054 if (!(qc->flags & ATA_QCFLAG_DMAMAP))
Brett Russ31961942005-09-30 01:36:00 -04002055 return;
Jeff Garzike4e7b892006-01-31 12:18:41 -05002056 mv_fill_sg(qc);
2057}
2058
2059/**
2060 * mv_qc_prep_iie - Host specific command preparation.
2061 * @qc: queued command to prepare
2062 *
2063 * This routine simply redirects to the general purpose routine
2064 * if command is not DMA. Else, it handles prep of the CRQB
2065 * (command request block), does some sanity checking, and calls
2066 * the SG load routine.
2067 *
2068 * LOCKING:
2069 * Inherited from caller.
2070 */
2071static void mv_qc_prep_iie(struct ata_queued_cmd *qc)
2072{
2073 struct ata_port *ap = qc->ap;
2074 struct mv_port_priv *pp = ap->private_data;
2075 struct mv_crqb_iie *crqb;
Mark Lord8d2b4502009-04-13 11:27:18 -04002076 struct ata_taskfile *tf = &qc->tf;
Mark Lorda6432432006-05-19 16:36:36 -04002077 unsigned in_index;
Jeff Garzike4e7b892006-01-31 12:18:41 -05002078 u32 flags = 0;
2079
Mark Lord8d2b4502009-04-13 11:27:18 -04002080 if ((tf->protocol != ATA_PROT_DMA) &&
2081 (tf->protocol != ATA_PROT_NCQ))
Jeff Garzike4e7b892006-01-31 12:18:41 -05002082 return;
2083
Mark Lorde12bef52008-03-31 19:33:56 -04002084 /* Fill in Gen IIE command request block */
Mark Lord8d2b4502009-04-13 11:27:18 -04002085 if (!(tf->flags & ATA_TFLAG_WRITE))
Jeff Garzike4e7b892006-01-31 12:18:41 -05002086 flags |= CRQB_FLAG_READ;
2087
Tejun Heobeec7db2006-02-11 19:11:13 +09002088 WARN_ON(MV_MAX_Q_DEPTH <= qc->tag);
Jeff Garzike4e7b892006-01-31 12:18:41 -05002089 flags |= qc->tag << CRQB_TAG_SHIFT;
Mark Lord8c0aeb42008-01-26 18:31:48 -05002090 flags |= qc->tag << CRQB_HOSTQ_SHIFT;
Mark Lorde49856d2008-04-16 14:59:07 -04002091 flags |= (qc->dev->link->pmp & 0xf) << CRQB_PMP_SHIFT;
Jeff Garzike4e7b892006-01-31 12:18:41 -05002092
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002093 /* get current queue index from software */
Mark Lordfcfb1f72008-04-19 15:06:40 -04002094 in_index = pp->req_idx;
Mark Lorda6432432006-05-19 16:36:36 -04002095
2096 crqb = (struct mv_crqb_iie *) &pp->crqb[in_index];
Mark Lordeb73d552008-01-29 13:24:00 -05002097 crqb->addr = cpu_to_le32(pp->sg_tbl_dma[qc->tag] & 0xffffffff);
2098 crqb->addr_hi = cpu_to_le32((pp->sg_tbl_dma[qc->tag] >> 16) >> 16);
Jeff Garzike4e7b892006-01-31 12:18:41 -05002099 crqb->flags = cpu_to_le32(flags);
2100
Jeff Garzike4e7b892006-01-31 12:18:41 -05002101 crqb->ata_cmd[0] = cpu_to_le32(
2102 (tf->command << 16) |
2103 (tf->feature << 24)
2104 );
2105 crqb->ata_cmd[1] = cpu_to_le32(
2106 (tf->lbal << 0) |
2107 (tf->lbam << 8) |
2108 (tf->lbah << 16) |
2109 (tf->device << 24)
2110 );
2111 crqb->ata_cmd[2] = cpu_to_le32(
2112 (tf->hob_lbal << 0) |
2113 (tf->hob_lbam << 8) |
2114 (tf->hob_lbah << 16) |
2115 (tf->hob_feature << 24)
2116 );
2117 crqb->ata_cmd[3] = cpu_to_le32(
2118 (tf->nsect << 0) |
2119 (tf->hob_nsect << 8)
2120 );
2121
2122 if (!(qc->flags & ATA_QCFLAG_DMAMAP))
2123 return;
Brett Russ31961942005-09-30 01:36:00 -04002124 mv_fill_sg(qc);
2125}
2126
Brett Russ05b308e2005-10-05 17:08:53 -04002127/**
Mark Lordd16ab3f2009-02-25 15:17:43 -05002128 * mv_sff_check_status - fetch device status, if valid
2129 * @ap: ATA port to fetch status from
2130 *
2131 * When using command issue via mv_qc_issue_fis(),
2132 * the initial ATA_BUSY state does not show up in the
2133 * ATA status (shadow) register. This can confuse libata!
2134 *
2135 * So we have a hook here to fake ATA_BUSY for that situation,
2136 * until the first time a BUSY, DRQ, or ERR bit is seen.
2137 *
2138 * The rest of the time, it simply returns the ATA status register.
2139 */
2140static u8 mv_sff_check_status(struct ata_port *ap)
2141{
2142 u8 stat = ioread8(ap->ioaddr.status_addr);
2143 struct mv_port_priv *pp = ap->private_data;
2144
2145 if (pp->pp_flags & MV_PP_FLAG_FAKE_ATA_BUSY) {
2146 if (stat & (ATA_BUSY | ATA_DRQ | ATA_ERR))
2147 pp->pp_flags &= ~MV_PP_FLAG_FAKE_ATA_BUSY;
2148 else
2149 stat = ATA_BUSY;
2150 }
2151 return stat;
2152}
2153
2154/**
Mark Lord70f8b792009-02-25 15:19:20 -05002155 * mv_send_fis - Send a FIS, using the "Vendor-Unique FIS" register
2156 * @fis: fis to be sent
2157 * @nwords: number of 32-bit words in the fis
2158 */
2159static unsigned int mv_send_fis(struct ata_port *ap, u32 *fis, int nwords)
2160{
2161 void __iomem *port_mmio = mv_ap_base(ap);
2162 u32 ifctl, old_ifctl, ifstat;
2163 int i, timeout = 200, final_word = nwords - 1;
2164
2165 /* Initiate FIS transmission mode */
Mark Lordcae5a292009-04-06 16:43:45 -04002166 old_ifctl = readl(port_mmio + SATA_IFCTL);
Mark Lord70f8b792009-02-25 15:19:20 -05002167 ifctl = 0x100 | (old_ifctl & 0xf);
Mark Lordcae5a292009-04-06 16:43:45 -04002168 writelfl(ifctl, port_mmio + SATA_IFCTL);
Mark Lord70f8b792009-02-25 15:19:20 -05002169
2170 /* Send all words of the FIS except for the final word */
2171 for (i = 0; i < final_word; ++i)
Mark Lordcae5a292009-04-06 16:43:45 -04002172 writel(fis[i], port_mmio + VENDOR_UNIQUE_FIS);
Mark Lord70f8b792009-02-25 15:19:20 -05002173
2174 /* Flag end-of-transmission, and then send the final word */
Mark Lordcae5a292009-04-06 16:43:45 -04002175 writelfl(ifctl | 0x200, port_mmio + SATA_IFCTL);
2176 writelfl(fis[final_word], port_mmio + VENDOR_UNIQUE_FIS);
Mark Lord70f8b792009-02-25 15:19:20 -05002177
2178 /*
2179 * Wait for FIS transmission to complete.
2180 * This typically takes just a single iteration.
2181 */
2182 do {
Mark Lordcae5a292009-04-06 16:43:45 -04002183 ifstat = readl(port_mmio + SATA_IFSTAT);
Mark Lord70f8b792009-02-25 15:19:20 -05002184 } while (!(ifstat & 0x1000) && --timeout);
2185
2186 /* Restore original port configuration */
Mark Lordcae5a292009-04-06 16:43:45 -04002187 writelfl(old_ifctl, port_mmio + SATA_IFCTL);
Mark Lord70f8b792009-02-25 15:19:20 -05002188
2189 /* See if it worked */
2190 if ((ifstat & 0x3000) != 0x1000) {
2191 ata_port_printk(ap, KERN_WARNING,
2192 "%s transmission error, ifstat=%08x\n",
2193 __func__, ifstat);
2194 return AC_ERR_OTHER;
2195 }
2196 return 0;
2197}
2198
2199/**
2200 * mv_qc_issue_fis - Issue a command directly as a FIS
2201 * @qc: queued command to start
2202 *
2203 * Note that the ATA shadow registers are not updated
2204 * after command issue, so the device will appear "READY"
2205 * if polled, even while it is BUSY processing the command.
2206 *
2207 * So we use a status hook to fake ATA_BUSY until the drive changes state.
2208 *
2209 * Note: we don't get updated shadow regs on *completion*
2210 * of non-data commands. So avoid sending them via this function,
2211 * as they will appear to have completed immediately.
2212 *
2213 * GEN_IIE has special registers that we could get the result tf from,
2214 * but earlier chipsets do not. For now, we ignore those registers.
2215 */
2216static unsigned int mv_qc_issue_fis(struct ata_queued_cmd *qc)
2217{
2218 struct ata_port *ap = qc->ap;
2219 struct mv_port_priv *pp = ap->private_data;
2220 struct ata_link *link = qc->dev->link;
2221 u32 fis[5];
2222 int err = 0;
2223
2224 ata_tf_to_fis(&qc->tf, link->pmp, 1, (void *)fis);
Thiago Farina4c4a90f2009-11-08 14:30:57 -05002225 err = mv_send_fis(ap, fis, ARRAY_SIZE(fis));
Mark Lord70f8b792009-02-25 15:19:20 -05002226 if (err)
2227 return err;
2228
2229 switch (qc->tf.protocol) {
2230 case ATAPI_PROT_PIO:
2231 pp->pp_flags |= MV_PP_FLAG_FAKE_ATA_BUSY;
2232 /* fall through */
2233 case ATAPI_PROT_NODATA:
2234 ap->hsm_task_state = HSM_ST_FIRST;
2235 break;
2236 case ATA_PROT_PIO:
2237 pp->pp_flags |= MV_PP_FLAG_FAKE_ATA_BUSY;
2238 if (qc->tf.flags & ATA_TFLAG_WRITE)
2239 ap->hsm_task_state = HSM_ST_FIRST;
2240 else
2241 ap->hsm_task_state = HSM_ST;
2242 break;
2243 default:
2244 ap->hsm_task_state = HSM_ST_LAST;
2245 break;
2246 }
2247
2248 if (qc->tf.flags & ATA_TFLAG_POLLING)
2249 ata_pio_queue_task(ap, qc, 0);
2250 return 0;
2251}
2252
2253/**
Brett Russ05b308e2005-10-05 17:08:53 -04002254 * mv_qc_issue - Initiate a command to the host
2255 * @qc: queued command to start
2256 *
2257 * This routine simply redirects to the general purpose routine
2258 * if command is not DMA. Else, it sanity checks our local
2259 * caches of the request producer/consumer indices then enables
2260 * DMA and bumps the request producer index.
2261 *
2262 * LOCKING:
2263 * Inherited from caller.
2264 */
Tejun Heo9a3d9eb2006-01-23 13:09:36 +09002265static unsigned int mv_qc_issue(struct ata_queued_cmd *qc)
Brett Russ31961942005-09-30 01:36:00 -04002266{
Mark Lordf48765c2009-01-30 18:48:41 -05002267 static int limit_warnings = 10;
Jeff Garzikc5d3e452007-07-11 18:30:50 -04002268 struct ata_port *ap = qc->ap;
2269 void __iomem *port_mmio = mv_ap_base(ap);
2270 struct mv_port_priv *pp = ap->private_data;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002271 u32 in_index;
Mark Lord42ed8932009-02-25 15:15:39 -05002272 unsigned int port_irqs;
Brett Russ31961942005-09-30 01:36:00 -04002273
Mark Lordd16ab3f2009-02-25 15:17:43 -05002274 pp->pp_flags &= ~MV_PP_FLAG_FAKE_ATA_BUSY; /* paranoia */
2275
Mark Lordf48765c2009-01-30 18:48:41 -05002276 switch (qc->tf.protocol) {
2277 case ATA_PROT_DMA:
2278 case ATA_PROT_NCQ:
2279 mv_start_edma(ap, port_mmio, pp, qc->tf.protocol);
2280 pp->req_idx = (pp->req_idx + 1) & MV_MAX_Q_DEPTH_MASK;
2281 in_index = pp->req_idx << EDMA_REQ_Q_PTR_SHIFT;
2282
2283 /* Write the request in pointer to kick the EDMA to life */
2284 writelfl((pp->crqb_dma & EDMA_REQ_Q_BASE_LO_MASK) | in_index,
Mark Lordcae5a292009-04-06 16:43:45 -04002285 port_mmio + EDMA_REQ_Q_IN_PTR);
Mark Lordf48765c2009-01-30 18:48:41 -05002286 return 0;
2287
2288 case ATA_PROT_PIO:
Mark Lordc6112bd2008-06-18 12:13:02 -04002289 /*
2290 * Errata SATA#16, SATA#24: warn if multiple DRQs expected.
2291 *
2292 * Someday, we might implement special polling workarounds
2293 * for these, but it all seems rather unnecessary since we
2294 * normally use only DMA for commands which transfer more
2295 * than a single block of data.
2296 *
2297 * Much of the time, this could just work regardless.
2298 * So for now, just log the incident, and allow the attempt.
2299 */
Mark Lordc7843e82008-06-18 21:57:42 -04002300 if (limit_warnings > 0 && (qc->nbytes / qc->sect_size) > 1) {
Mark Lordc6112bd2008-06-18 12:13:02 -04002301 --limit_warnings;
2302 ata_link_printk(qc->dev->link, KERN_WARNING, DRV_NAME
2303 ": attempting PIO w/multiple DRQ: "
2304 "this may fail due to h/w errata\n");
2305 }
Mark Lordf48765c2009-01-30 18:48:41 -05002306 /* drop through */
Mark Lord42ed8932009-02-25 15:15:39 -05002307 case ATA_PROT_NODATA:
Mark Lordf48765c2009-01-30 18:48:41 -05002308 case ATAPI_PROT_PIO:
Mark Lord42ed8932009-02-25 15:15:39 -05002309 case ATAPI_PROT_NODATA:
2310 if (ap->flags & ATA_FLAG_PIO_POLLING)
2311 qc->tf.flags |= ATA_TFLAG_POLLING;
2312 break;
Brett Russ31961942005-09-30 01:36:00 -04002313 }
Mark Lord42ed8932009-02-25 15:15:39 -05002314
2315 if (qc->tf.flags & ATA_TFLAG_POLLING)
2316 port_irqs = ERR_IRQ; /* mask device interrupt when polling */
2317 else
2318 port_irqs = ERR_IRQ | DONE_IRQ; /* unmask all interrupts */
2319
2320 /*
2321 * We're about to send a non-EDMA capable command to the
2322 * port. Turn off EDMA so there won't be problems accessing
2323 * shadow block, etc registers.
2324 */
2325 mv_stop_edma(ap);
2326 mv_clear_and_enable_port_irqs(ap, mv_ap_base(ap), port_irqs);
2327 mv_pmp_select(ap, qc->dev->link->pmp);
Mark Lord70f8b792009-02-25 15:19:20 -05002328
2329 if (qc->tf.command == ATA_CMD_READ_LOG_EXT) {
2330 struct mv_host_priv *hpriv = ap->host->private_data;
2331 /*
2332 * Workaround for 88SX60x1 FEr SATA#25 (part 2).
Mark Lord40f21b12009-03-10 18:51:04 -04002333 *
Mark Lord70f8b792009-02-25 15:19:20 -05002334 * After any NCQ error, the READ_LOG_EXT command
2335 * from libata-eh *must* use mv_qc_issue_fis().
2336 * Otherwise it might fail, due to chip errata.
2337 *
2338 * Rather than special-case it, we'll just *always*
2339 * use this method here for READ_LOG_EXT, making for
2340 * easier testing.
2341 */
2342 if (IS_GEN_II(hpriv))
2343 return mv_qc_issue_fis(qc);
2344 }
Mark Lord42ed8932009-02-25 15:15:39 -05002345 return ata_sff_qc_issue(qc);
Brett Russ31961942005-09-30 01:36:00 -04002346}
2347
Mark Lord8f767f82008-04-19 14:53:07 -04002348static struct ata_queued_cmd *mv_get_active_qc(struct ata_port *ap)
2349{
2350 struct mv_port_priv *pp = ap->private_data;
2351 struct ata_queued_cmd *qc;
2352
2353 if (pp->pp_flags & MV_PP_FLAG_NCQ_EN)
2354 return NULL;
2355 qc = ata_qc_from_tag(ap, ap->link.active_tag);
Mark Lord95db5052009-01-30 18:49:29 -05002356 if (qc) {
2357 if (qc->tf.flags & ATA_TFLAG_POLLING)
2358 qc = NULL;
2359 else if (!(qc->flags & ATA_QCFLAG_ACTIVE))
2360 qc = NULL;
2361 }
Mark Lord8f767f82008-04-19 14:53:07 -04002362 return qc;
2363}
2364
Mark Lord29d187b2008-05-02 02:15:37 -04002365static void mv_pmp_error_handler(struct ata_port *ap)
2366{
2367 unsigned int pmp, pmp_map;
2368 struct mv_port_priv *pp = ap->private_data;
2369
2370 if (pp->pp_flags & MV_PP_FLAG_DELAYED_EH) {
2371 /*
2372 * Perform NCQ error analysis on failed PMPs
2373 * before we freeze the port entirely.
2374 *
2375 * The failed PMPs are marked earlier by mv_pmp_eh_prep().
2376 */
2377 pmp_map = pp->delayed_eh_pmp_map;
2378 pp->pp_flags &= ~MV_PP_FLAG_DELAYED_EH;
2379 for (pmp = 0; pmp_map != 0; pmp++) {
2380 unsigned int this_pmp = (1 << pmp);
2381 if (pmp_map & this_pmp) {
2382 struct ata_link *link = &ap->pmp_link[pmp];
2383 pmp_map &= ~this_pmp;
2384 ata_eh_analyze_ncq_error(link);
2385 }
2386 }
2387 ata_port_freeze(ap);
2388 }
2389 sata_pmp_error_handler(ap);
2390}
2391
Mark Lord4c299ca2008-05-02 02:16:20 -04002392static unsigned int mv_get_err_pmp_map(struct ata_port *ap)
2393{
2394 void __iomem *port_mmio = mv_ap_base(ap);
2395
Mark Lordcae5a292009-04-06 16:43:45 -04002396 return readl(port_mmio + SATA_TESTCTL) >> 16;
Mark Lord4c299ca2008-05-02 02:16:20 -04002397}
2398
Mark Lord4c299ca2008-05-02 02:16:20 -04002399static void mv_pmp_eh_prep(struct ata_port *ap, unsigned int pmp_map)
2400{
2401 struct ata_eh_info *ehi;
2402 unsigned int pmp;
2403
2404 /*
2405 * Initialize EH info for PMPs which saw device errors
2406 */
2407 ehi = &ap->link.eh_info;
2408 for (pmp = 0; pmp_map != 0; pmp++) {
2409 unsigned int this_pmp = (1 << pmp);
2410 if (pmp_map & this_pmp) {
2411 struct ata_link *link = &ap->pmp_link[pmp];
2412
2413 pmp_map &= ~this_pmp;
2414 ehi = &link->eh_info;
2415 ata_ehi_clear_desc(ehi);
2416 ata_ehi_push_desc(ehi, "dev err");
2417 ehi->err_mask |= AC_ERR_DEV;
2418 ehi->action |= ATA_EH_RESET;
2419 ata_link_abort(link);
2420 }
2421 }
2422}
2423
Mark Lord06aaca32008-05-19 09:01:24 -04002424static int mv_req_q_empty(struct ata_port *ap)
2425{
2426 void __iomem *port_mmio = mv_ap_base(ap);
2427 u32 in_ptr, out_ptr;
2428
Mark Lordcae5a292009-04-06 16:43:45 -04002429 in_ptr = (readl(port_mmio + EDMA_REQ_Q_IN_PTR)
Mark Lord06aaca32008-05-19 09:01:24 -04002430 >> EDMA_REQ_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK;
Mark Lordcae5a292009-04-06 16:43:45 -04002431 out_ptr = (readl(port_mmio + EDMA_REQ_Q_OUT_PTR)
Mark Lord06aaca32008-05-19 09:01:24 -04002432 >> EDMA_REQ_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK;
2433 return (in_ptr == out_ptr); /* 1 == queue_is_empty */
2434}
2435
Mark Lord4c299ca2008-05-02 02:16:20 -04002436static int mv_handle_fbs_ncq_dev_err(struct ata_port *ap)
2437{
2438 struct mv_port_priv *pp = ap->private_data;
2439 int failed_links;
2440 unsigned int old_map, new_map;
2441
2442 /*
2443 * Device error during FBS+NCQ operation:
2444 *
2445 * Set a port flag to prevent further I/O being enqueued.
2446 * Leave the EDMA running to drain outstanding commands from this port.
2447 * Perform the post-mortem/EH only when all responses are complete.
2448 * Follow recovery sequence from 6042/7042 datasheet (7.3.15.4.2.2).
2449 */
2450 if (!(pp->pp_flags & MV_PP_FLAG_DELAYED_EH)) {
2451 pp->pp_flags |= MV_PP_FLAG_DELAYED_EH;
2452 pp->delayed_eh_pmp_map = 0;
2453 }
2454 old_map = pp->delayed_eh_pmp_map;
2455 new_map = old_map | mv_get_err_pmp_map(ap);
2456
2457 if (old_map != new_map) {
2458 pp->delayed_eh_pmp_map = new_map;
2459 mv_pmp_eh_prep(ap, new_map & ~old_map);
2460 }
Mark Lordc46938c2008-05-02 14:02:28 -04002461 failed_links = hweight16(new_map);
Mark Lord4c299ca2008-05-02 02:16:20 -04002462
2463 ata_port_printk(ap, KERN_INFO, "%s: pmp_map=%04x qc_map=%04x "
2464 "failed_links=%d nr_active_links=%d\n",
2465 __func__, pp->delayed_eh_pmp_map,
2466 ap->qc_active, failed_links,
2467 ap->nr_active_links);
2468
Mark Lord06aaca32008-05-19 09:01:24 -04002469 if (ap->nr_active_links <= failed_links && mv_req_q_empty(ap)) {
Mark Lord4c299ca2008-05-02 02:16:20 -04002470 mv_process_crpb_entries(ap, pp);
2471 mv_stop_edma(ap);
2472 mv_eh_freeze(ap);
2473 ata_port_printk(ap, KERN_INFO, "%s: done\n", __func__);
2474 return 1; /* handled */
2475 }
2476 ata_port_printk(ap, KERN_INFO, "%s: waiting\n", __func__);
2477 return 1; /* handled */
2478}
2479
2480static int mv_handle_fbs_non_ncq_dev_err(struct ata_port *ap)
2481{
2482 /*
2483 * Possible future enhancement:
2484 *
2485 * FBS+non-NCQ operation is not yet implemented.
2486 * See related notes in mv_edma_cfg().
2487 *
2488 * Device error during FBS+non-NCQ operation:
2489 *
2490 * We need to snapshot the shadow registers for each failed command.
2491 * Follow recovery sequence from 6042/7042 datasheet (7.3.15.4.2.3).
2492 */
2493 return 0; /* not handled */
2494}
2495
2496static int mv_handle_dev_err(struct ata_port *ap, u32 edma_err_cause)
2497{
2498 struct mv_port_priv *pp = ap->private_data;
2499
2500 if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN))
2501 return 0; /* EDMA was not active: not handled */
2502 if (!(pp->pp_flags & MV_PP_FLAG_FBS_EN))
2503 return 0; /* FBS was not active: not handled */
2504
2505 if (!(edma_err_cause & EDMA_ERR_DEV))
2506 return 0; /* non DEV error: not handled */
2507 edma_err_cause &= ~EDMA_ERR_IRQ_TRANSIENT;
2508 if (edma_err_cause & ~(EDMA_ERR_DEV | EDMA_ERR_SELF_DIS))
2509 return 0; /* other problems: not handled */
2510
2511 if (pp->pp_flags & MV_PP_FLAG_NCQ_EN) {
2512 /*
2513 * EDMA should NOT have self-disabled for this case.
2514 * If it did, then something is wrong elsewhere,
2515 * and we cannot handle it here.
2516 */
2517 if (edma_err_cause & EDMA_ERR_SELF_DIS) {
2518 ata_port_printk(ap, KERN_WARNING,
2519 "%s: err_cause=0x%x pp_flags=0x%x\n",
2520 __func__, edma_err_cause, pp->pp_flags);
2521 return 0; /* not handled */
2522 }
2523 return mv_handle_fbs_ncq_dev_err(ap);
2524 } else {
2525 /*
2526 * EDMA should have self-disabled for this case.
2527 * If it did not, then something is wrong elsewhere,
2528 * and we cannot handle it here.
2529 */
2530 if (!(edma_err_cause & EDMA_ERR_SELF_DIS)) {
2531 ata_port_printk(ap, KERN_WARNING,
2532 "%s: err_cause=0x%x pp_flags=0x%x\n",
2533 __func__, edma_err_cause, pp->pp_flags);
2534 return 0; /* not handled */
2535 }
2536 return mv_handle_fbs_non_ncq_dev_err(ap);
2537 }
2538 return 0; /* not handled */
2539}
2540
Mark Lorda9010322008-05-02 02:14:02 -04002541static void mv_unexpected_intr(struct ata_port *ap, int edma_was_enabled)
Mark Lord8f767f82008-04-19 14:53:07 -04002542{
Mark Lord8f767f82008-04-19 14:53:07 -04002543 struct ata_eh_info *ehi = &ap->link.eh_info;
Mark Lorda9010322008-05-02 02:14:02 -04002544 char *when = "idle";
Mark Lord8f767f82008-04-19 14:53:07 -04002545
Mark Lord8f767f82008-04-19 14:53:07 -04002546 ata_ehi_clear_desc(ehi);
Bartlomiej Zolnierkiewiczc9abde12009-07-26 16:05:13 +02002547 if (ap->flags & ATA_FLAG_DISABLED) {
Mark Lorda9010322008-05-02 02:14:02 -04002548 when = "disabled";
2549 } else if (edma_was_enabled) {
2550 when = "EDMA enabled";
Mark Lord8f767f82008-04-19 14:53:07 -04002551 } else {
2552 struct ata_queued_cmd *qc = ata_qc_from_tag(ap, ap->link.active_tag);
2553 if (qc && (qc->tf.flags & ATA_TFLAG_POLLING))
Mark Lorda9010322008-05-02 02:14:02 -04002554 when = "polling";
Mark Lord8f767f82008-04-19 14:53:07 -04002555 }
Mark Lorda9010322008-05-02 02:14:02 -04002556 ata_ehi_push_desc(ehi, "unexpected device interrupt while %s", when);
Mark Lord8f767f82008-04-19 14:53:07 -04002557 ehi->err_mask |= AC_ERR_OTHER;
2558 ehi->action |= ATA_EH_RESET;
2559 ata_port_freeze(ap);
2560}
2561
Brett Russ05b308e2005-10-05 17:08:53 -04002562/**
Brett Russ05b308e2005-10-05 17:08:53 -04002563 * mv_err_intr - Handle error interrupts on the port
2564 * @ap: ATA channel to manipulate
2565 *
Mark Lord8d073792008-04-19 15:07:49 -04002566 * Most cases require a full reset of the chip's state machine,
2567 * which also performs a COMRESET.
2568 * Also, if the port disabled DMA, update our cached copy to match.
Brett Russ05b308e2005-10-05 17:08:53 -04002569 *
2570 * LOCKING:
2571 * Inherited from caller.
2572 */
Mark Lord37b90462008-05-02 02:12:34 -04002573static void mv_err_intr(struct ata_port *ap)
Brett Russ20f733e2005-09-01 18:26:17 -04002574{
Brett Russ31961942005-09-30 01:36:00 -04002575 void __iomem *port_mmio = mv_ap_base(ap);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002576 u32 edma_err_cause, eh_freeze_mask, serr = 0;
Mark Lorde4006072008-05-14 09:19:30 -04002577 u32 fis_cause = 0;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002578 struct mv_port_priv *pp = ap->private_data;
2579 struct mv_host_priv *hpriv = ap->host->private_data;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002580 unsigned int action = 0, err_mask = 0;
Tejun Heo9af5c9c2007-08-06 18:36:22 +09002581 struct ata_eh_info *ehi = &ap->link.eh_info;
Mark Lord37b90462008-05-02 02:12:34 -04002582 struct ata_queued_cmd *qc;
2583 int abort = 0;
Brett Russ20f733e2005-09-01 18:26:17 -04002584
Mark Lord8d073792008-04-19 15:07:49 -04002585 /*
Mark Lord37b90462008-05-02 02:12:34 -04002586 * Read and clear the SError and err_cause bits.
Mark Lorde4006072008-05-14 09:19:30 -04002587 * For GenIIe, if EDMA_ERR_TRANS_IRQ_7 is set, we also must read/clear
2588 * the FIS_IRQ_CAUSE register before clearing edma_err_cause.
Mark Lord8d073792008-04-19 15:07:49 -04002589 */
Mark Lord37b90462008-05-02 02:12:34 -04002590 sata_scr_read(&ap->link, SCR_ERROR, &serr);
2591 sata_scr_write_flush(&ap->link, SCR_ERROR, serr);
2592
Mark Lordcae5a292009-04-06 16:43:45 -04002593 edma_err_cause = readl(port_mmio + EDMA_ERR_IRQ_CAUSE);
Mark Lorde4006072008-05-14 09:19:30 -04002594 if (IS_GEN_IIE(hpriv) && (edma_err_cause & EDMA_ERR_TRANS_IRQ_7)) {
Mark Lordcae5a292009-04-06 16:43:45 -04002595 fis_cause = readl(port_mmio + FIS_IRQ_CAUSE);
2596 writelfl(~fis_cause, port_mmio + FIS_IRQ_CAUSE);
Mark Lorde4006072008-05-14 09:19:30 -04002597 }
Mark Lordcae5a292009-04-06 16:43:45 -04002598 writelfl(~edma_err_cause, port_mmio + EDMA_ERR_IRQ_CAUSE);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002599
Mark Lord4c299ca2008-05-02 02:16:20 -04002600 if (edma_err_cause & EDMA_ERR_DEV) {
2601 /*
2602 * Device errors during FIS-based switching operation
2603 * require special handling.
2604 */
2605 if (mv_handle_dev_err(ap, edma_err_cause))
2606 return;
2607 }
2608
Mark Lord37b90462008-05-02 02:12:34 -04002609 qc = mv_get_active_qc(ap);
2610 ata_ehi_clear_desc(ehi);
2611 ata_ehi_push_desc(ehi, "edma_err_cause=%08x pp_flags=%08x",
2612 edma_err_cause, pp->pp_flags);
Mark Lorde4006072008-05-14 09:19:30 -04002613
Mark Lordc443c502008-05-14 09:24:39 -04002614 if (IS_GEN_IIE(hpriv) && (edma_err_cause & EDMA_ERR_TRANS_IRQ_7)) {
Mark Lorde4006072008-05-14 09:19:30 -04002615 ata_ehi_push_desc(ehi, "fis_cause=%08x", fis_cause);
Mark Lordcae5a292009-04-06 16:43:45 -04002616 if (fis_cause & FIS_IRQ_CAUSE_AN) {
Mark Lordc443c502008-05-14 09:24:39 -04002617 u32 ec = edma_err_cause &
2618 ~(EDMA_ERR_TRANS_IRQ_7 | EDMA_ERR_IRQ_TRANSIENT);
2619 sata_async_notification(ap);
2620 if (!ec)
2621 return; /* Just an AN; no need for the nukes */
2622 ata_ehi_push_desc(ehi, "SDB notify");
2623 }
2624 }
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002625 /*
Mark Lord352fab72008-04-19 14:43:42 -04002626 * All generations share these EDMA error cause bits:
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002627 */
Mark Lord37b90462008-05-02 02:12:34 -04002628 if (edma_err_cause & EDMA_ERR_DEV) {
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002629 err_mask |= AC_ERR_DEV;
Mark Lord37b90462008-05-02 02:12:34 -04002630 action |= ATA_EH_RESET;
2631 ata_ehi_push_desc(ehi, "dev error");
2632 }
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002633 if (edma_err_cause & (EDMA_ERR_D_PAR | EDMA_ERR_PRD_PAR |
Jeff Garzik6c1153e2007-07-13 15:20:15 -04002634 EDMA_ERR_CRQB_PAR | EDMA_ERR_CRPB_PAR |
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002635 EDMA_ERR_INTRL_PAR)) {
2636 err_mask |= AC_ERR_ATA_BUS;
Tejun Heocf480622008-01-24 00:05:14 +09002637 action |= ATA_EH_RESET;
Tejun Heob64bbc32007-07-16 14:29:39 +09002638 ata_ehi_push_desc(ehi, "parity error");
Brett Russafb0edd2005-10-05 17:08:42 -04002639 }
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002640 if (edma_err_cause & (EDMA_ERR_DEV_DCON | EDMA_ERR_DEV_CON)) {
2641 ata_ehi_hotplugged(ehi);
2642 ata_ehi_push_desc(ehi, edma_err_cause & EDMA_ERR_DEV_DCON ?
Tejun Heob64bbc32007-07-16 14:29:39 +09002643 "dev disconnect" : "dev connect");
Tejun Heocf480622008-01-24 00:05:14 +09002644 action |= ATA_EH_RESET;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002645 }
2646
Mark Lord352fab72008-04-19 14:43:42 -04002647 /*
2648 * Gen-I has a different SELF_DIS bit,
2649 * different FREEZE bits, and no SERR bit:
2650 */
Jeff Garzikee9ccdf2007-07-12 15:51:22 -04002651 if (IS_GEN_I(hpriv)) {
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002652 eh_freeze_mask = EDMA_EH_FREEZE_5;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002653 if (edma_err_cause & EDMA_ERR_SELF_DIS_5) {
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002654 pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
Tejun Heob64bbc32007-07-16 14:29:39 +09002655 ata_ehi_push_desc(ehi, "EDMA self-disable");
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002656 }
2657 } else {
2658 eh_freeze_mask = EDMA_EH_FREEZE;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002659 if (edma_err_cause & EDMA_ERR_SELF_DIS) {
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002660 pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
Tejun Heob64bbc32007-07-16 14:29:39 +09002661 ata_ehi_push_desc(ehi, "EDMA self-disable");
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002662 }
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002663 if (edma_err_cause & EDMA_ERR_SERR) {
Mark Lord8d073792008-04-19 15:07:49 -04002664 ata_ehi_push_desc(ehi, "SError=%08x", serr);
2665 err_mask |= AC_ERR_ATA_BUS;
Tejun Heocf480622008-01-24 00:05:14 +09002666 action |= ATA_EH_RESET;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002667 }
2668 }
Brett Russ20f733e2005-09-01 18:26:17 -04002669
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002670 if (!err_mask) {
2671 err_mask = AC_ERR_OTHER;
Tejun Heocf480622008-01-24 00:05:14 +09002672 action |= ATA_EH_RESET;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002673 }
2674
2675 ehi->serror |= serr;
2676 ehi->action |= action;
2677
2678 if (qc)
2679 qc->err_mask |= err_mask;
2680 else
2681 ehi->err_mask |= err_mask;
2682
Mark Lord37b90462008-05-02 02:12:34 -04002683 if (err_mask == AC_ERR_DEV) {
2684 /*
2685 * Cannot do ata_port_freeze() here,
2686 * because it would kill PIO access,
2687 * which is needed for further diagnosis.
2688 */
2689 mv_eh_freeze(ap);
2690 abort = 1;
2691 } else if (edma_err_cause & eh_freeze_mask) {
2692 /*
2693 * Note to self: ata_port_freeze() calls ata_port_abort()
2694 */
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002695 ata_port_freeze(ap);
Mark Lord37b90462008-05-02 02:12:34 -04002696 } else {
2697 abort = 1;
2698 }
2699
2700 if (abort) {
2701 if (qc)
2702 ata_link_abort(qc->dev->link);
2703 else
2704 ata_port_abort(ap);
2705 }
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002706}
2707
Mark Lordfcfb1f72008-04-19 15:06:40 -04002708static void mv_process_crpb_response(struct ata_port *ap,
2709 struct mv_crpb *response, unsigned int tag, int ncq_enabled)
2710{
2711 struct ata_queued_cmd *qc = ata_qc_from_tag(ap, tag);
2712
2713 if (qc) {
2714 u8 ata_status;
2715 u16 edma_status = le16_to_cpu(response->flags);
2716 /*
2717 * edma_status from a response queue entry:
Mark Lordcae5a292009-04-06 16:43:45 -04002718 * LSB is from EDMA_ERR_IRQ_CAUSE (non-NCQ only).
Mark Lordfcfb1f72008-04-19 15:06:40 -04002719 * MSB is saved ATA status from command completion.
2720 */
2721 if (!ncq_enabled) {
2722 u8 err_cause = edma_status & 0xff & ~EDMA_ERR_DEV;
2723 if (err_cause) {
2724 /*
2725 * Error will be seen/handled by mv_err_intr().
2726 * So do nothing at all here.
2727 */
2728 return;
2729 }
2730 }
2731 ata_status = edma_status >> CRPB_FLAG_STATUS_SHIFT;
Mark Lord37b90462008-05-02 02:12:34 -04002732 if (!ac_err_mask(ata_status))
2733 ata_qc_complete(qc);
2734 /* else: leave it for mv_err_intr() */
Mark Lordfcfb1f72008-04-19 15:06:40 -04002735 } else {
2736 ata_port_printk(ap, KERN_ERR, "%s: no qc for tag=%d\n",
2737 __func__, tag);
2738 }
2739}
2740
2741static void mv_process_crpb_entries(struct ata_port *ap, struct mv_port_priv *pp)
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002742{
2743 void __iomem *port_mmio = mv_ap_base(ap);
2744 struct mv_host_priv *hpriv = ap->host->private_data;
Mark Lordfcfb1f72008-04-19 15:06:40 -04002745 u32 in_index;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002746 bool work_done = false;
Mark Lordfcfb1f72008-04-19 15:06:40 -04002747 int ncq_enabled = (pp->pp_flags & MV_PP_FLAG_NCQ_EN);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002748
Mark Lordfcfb1f72008-04-19 15:06:40 -04002749 /* Get the hardware queue position index */
Mark Lordcae5a292009-04-06 16:43:45 -04002750 in_index = (readl(port_mmio + EDMA_RSP_Q_IN_PTR)
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002751 >> EDMA_RSP_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK;
2752
Mark Lordfcfb1f72008-04-19 15:06:40 -04002753 /* Process new responses from since the last time we looked */
2754 while (in_index != pp->resp_idx) {
Jeff Garzik6c1153e2007-07-13 15:20:15 -04002755 unsigned int tag;
Mark Lordfcfb1f72008-04-19 15:06:40 -04002756 struct mv_crpb *response = &pp->crpb[pp->resp_idx];
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002757
Mark Lordfcfb1f72008-04-19 15:06:40 -04002758 pp->resp_idx = (pp->resp_idx + 1) & MV_MAX_Q_DEPTH_MASK;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002759
Mark Lordfcfb1f72008-04-19 15:06:40 -04002760 if (IS_GEN_I(hpriv)) {
2761 /* 50xx: no NCQ, only one command active at a time */
Tejun Heo9af5c9c2007-08-06 18:36:22 +09002762 tag = ap->link.active_tag;
Mark Lordfcfb1f72008-04-19 15:06:40 -04002763 } else {
2764 /* Gen II/IIE: get command tag from CRPB entry */
2765 tag = le16_to_cpu(response->id) & 0x1f;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002766 }
Mark Lordfcfb1f72008-04-19 15:06:40 -04002767 mv_process_crpb_response(ap, response, tag, ncq_enabled);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002768 work_done = true;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002769 }
2770
Mark Lord352fab72008-04-19 14:43:42 -04002771 /* Update the software queue position index in hardware */
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002772 if (work_done)
2773 writelfl((pp->crpb_dma & EDMA_RSP_Q_BASE_LO_MASK) |
Mark Lordfcfb1f72008-04-19 15:06:40 -04002774 (pp->resp_idx << EDMA_RSP_Q_PTR_SHIFT),
Mark Lordcae5a292009-04-06 16:43:45 -04002775 port_mmio + EDMA_RSP_Q_OUT_PTR);
Brett Russ20f733e2005-09-01 18:26:17 -04002776}
2777
Mark Lorda9010322008-05-02 02:14:02 -04002778static void mv_port_intr(struct ata_port *ap, u32 port_cause)
2779{
2780 struct mv_port_priv *pp;
2781 int edma_was_enabled;
2782
2783 if (!ap || (ap->flags & ATA_FLAG_DISABLED)) {
2784 mv_unexpected_intr(ap, 0);
2785 return;
2786 }
2787 /*
2788 * Grab a snapshot of the EDMA_EN flag setting,
2789 * so that we have a consistent view for this port,
2790 * even if something we call of our routines changes it.
2791 */
2792 pp = ap->private_data;
2793 edma_was_enabled = (pp->pp_flags & MV_PP_FLAG_EDMA_EN);
2794 /*
2795 * Process completed CRPB response(s) before other events.
2796 */
2797 if (edma_was_enabled && (port_cause & DONE_IRQ)) {
2798 mv_process_crpb_entries(ap, pp);
Mark Lord4c299ca2008-05-02 02:16:20 -04002799 if (pp->pp_flags & MV_PP_FLAG_DELAYED_EH)
2800 mv_handle_fbs_ncq_dev_err(ap);
Mark Lorda9010322008-05-02 02:14:02 -04002801 }
2802 /*
2803 * Handle chip-reported errors, or continue on to handle PIO.
2804 */
2805 if (unlikely(port_cause & ERR_IRQ)) {
2806 mv_err_intr(ap);
2807 } else if (!edma_was_enabled) {
2808 struct ata_queued_cmd *qc = mv_get_active_qc(ap);
2809 if (qc)
2810 ata_sff_host_intr(ap, qc);
2811 else
2812 mv_unexpected_intr(ap, edma_was_enabled);
2813 }
2814}
2815
Brett Russ05b308e2005-10-05 17:08:53 -04002816/**
2817 * mv_host_intr - Handle all interrupts on the given host controller
Jeff Garzikcca39742006-08-24 03:19:22 -04002818 * @host: host specific structure
Mark Lord7368f912008-04-25 11:24:24 -04002819 * @main_irq_cause: Main interrupt cause register for the chip.
Brett Russ05b308e2005-10-05 17:08:53 -04002820 *
2821 * LOCKING:
2822 * Inherited from caller.
2823 */
Mark Lord7368f912008-04-25 11:24:24 -04002824static int mv_host_intr(struct ata_host *host, u32 main_irq_cause)
Brett Russ20f733e2005-09-01 18:26:17 -04002825{
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002826 struct mv_host_priv *hpriv = host->private_data;
Mark Lordeabd5eb2008-05-02 02:13:27 -04002827 void __iomem *mmio = hpriv->base, *hc_mmio;
Mark Lorda3718c12008-04-19 15:07:18 -04002828 unsigned int handled = 0, port;
Brett Russ20f733e2005-09-01 18:26:17 -04002829
Mark Lord2b748a02009-03-10 22:01:17 -04002830 /* If asserted, clear the "all ports" IRQ coalescing bit */
2831 if (main_irq_cause & ALL_PORTS_COAL_DONE)
Mark Lordcae5a292009-04-06 16:43:45 -04002832 writel(~ALL_PORTS_COAL_IRQ, mmio + IRQ_COAL_CAUSE);
Mark Lord2b748a02009-03-10 22:01:17 -04002833
Mark Lorda3718c12008-04-19 15:07:18 -04002834 for (port = 0; port < hpriv->n_ports; port++) {
Jeff Garzikcca39742006-08-24 03:19:22 -04002835 struct ata_port *ap = host->ports[port];
Mark Lordeabd5eb2008-05-02 02:13:27 -04002836 unsigned int p, shift, hardport, port_cause;
2837
Mark Lorda3718c12008-04-19 15:07:18 -04002838 MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport);
Mark Lorda3718c12008-04-19 15:07:18 -04002839 /*
Mark Lordeabd5eb2008-05-02 02:13:27 -04002840 * Each hc within the host has its own hc_irq_cause register,
2841 * where the interrupting ports bits get ack'd.
Mark Lorda3718c12008-04-19 15:07:18 -04002842 */
Mark Lordeabd5eb2008-05-02 02:13:27 -04002843 if (hardport == 0) { /* first port on this hc ? */
2844 u32 hc_cause = (main_irq_cause >> shift) & HC0_IRQ_PEND;
2845 u32 port_mask, ack_irqs;
2846 /*
2847 * Skip this entire hc if nothing pending for any ports
2848 */
2849 if (!hc_cause) {
2850 port += MV_PORTS_PER_HC - 1;
2851 continue;
2852 }
2853 /*
2854 * We don't need/want to read the hc_irq_cause register,
2855 * because doing so hurts performance, and
2856 * main_irq_cause already gives us everything we need.
2857 *
2858 * But we do have to *write* to the hc_irq_cause to ack
2859 * the ports that we are handling this time through.
2860 *
2861 * This requires that we create a bitmap for those
2862 * ports which interrupted us, and use that bitmap
2863 * to ack (only) those ports via hc_irq_cause.
2864 */
2865 ack_irqs = 0;
Mark Lord2b748a02009-03-10 22:01:17 -04002866 if (hc_cause & PORTS_0_3_COAL_DONE)
2867 ack_irqs = HC_COAL_IRQ;
Mark Lordeabd5eb2008-05-02 02:13:27 -04002868 for (p = 0; p < MV_PORTS_PER_HC; ++p) {
2869 if ((port + p) >= hpriv->n_ports)
2870 break;
2871 port_mask = (DONE_IRQ | ERR_IRQ) << (p * 2);
2872 if (hc_cause & port_mask)
2873 ack_irqs |= (DMA_IRQ | DEV_IRQ) << p;
2874 }
Mark Lorda3718c12008-04-19 15:07:18 -04002875 hc_mmio = mv_hc_base_from_port(mmio, port);
Mark Lordcae5a292009-04-06 16:43:45 -04002876 writelfl(~ack_irqs, hc_mmio + HC_IRQ_CAUSE);
Mark Lorda3718c12008-04-19 15:07:18 -04002877 handled = 1;
2878 }
Mark Lorda9010322008-05-02 02:14:02 -04002879 /*
2880 * Handle interrupts signalled for this port:
2881 */
Mark Lordeabd5eb2008-05-02 02:13:27 -04002882 port_cause = (main_irq_cause >> shift) & (DONE_IRQ | ERR_IRQ);
Mark Lorda9010322008-05-02 02:14:02 -04002883 if (port_cause)
2884 mv_port_intr(ap, port_cause);
Brett Russ20f733e2005-09-01 18:26:17 -04002885 }
Mark Lorda3718c12008-04-19 15:07:18 -04002886 return handled;
Brett Russ20f733e2005-09-01 18:26:17 -04002887}
2888
Mark Lorda3718c12008-04-19 15:07:18 -04002889static int mv_pci_error(struct ata_host *host, void __iomem *mmio)
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002890{
Mark Lord02a121d2007-12-01 13:07:22 -05002891 struct mv_host_priv *hpriv = host->private_data;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002892 struct ata_port *ap;
2893 struct ata_queued_cmd *qc;
2894 struct ata_eh_info *ehi;
2895 unsigned int i, err_mask, printed = 0;
2896 u32 err_cause;
2897
Mark Lordcae5a292009-04-06 16:43:45 -04002898 err_cause = readl(mmio + hpriv->irq_cause_offset);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002899
2900 dev_printk(KERN_ERR, host->dev, "PCI ERROR; PCI IRQ cause=0x%08x\n",
2901 err_cause);
2902
2903 DPRINTK("All regs @ PCI error\n");
2904 mv_dump_all_regs(mmio, -1, to_pci_dev(host->dev));
2905
Mark Lordcae5a292009-04-06 16:43:45 -04002906 writelfl(0, mmio + hpriv->irq_cause_offset);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002907
2908 for (i = 0; i < host->n_ports; i++) {
2909 ap = host->ports[i];
Tejun Heo936fd732007-08-06 18:36:23 +09002910 if (!ata_link_offline(&ap->link)) {
Tejun Heo9af5c9c2007-08-06 18:36:22 +09002911 ehi = &ap->link.eh_info;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002912 ata_ehi_clear_desc(ehi);
2913 if (!printed++)
2914 ata_ehi_push_desc(ehi,
2915 "PCI err cause 0x%08x", err_cause);
2916 err_mask = AC_ERR_HOST_BUS;
Tejun Heocf480622008-01-24 00:05:14 +09002917 ehi->action = ATA_EH_RESET;
Tejun Heo9af5c9c2007-08-06 18:36:22 +09002918 qc = ata_qc_from_tag(ap, ap->link.active_tag);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002919 if (qc)
2920 qc->err_mask |= err_mask;
2921 else
2922 ehi->err_mask |= err_mask;
2923
2924 ata_port_freeze(ap);
2925 }
2926 }
Mark Lorda3718c12008-04-19 15:07:18 -04002927 return 1; /* handled */
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002928}
2929
Brett Russ05b308e2005-10-05 17:08:53 -04002930/**
Jeff Garzikc5d3e452007-07-11 18:30:50 -04002931 * mv_interrupt - Main interrupt event handler
Brett Russ05b308e2005-10-05 17:08:53 -04002932 * @irq: unused
2933 * @dev_instance: private data; in this case the host structure
Brett Russ05b308e2005-10-05 17:08:53 -04002934 *
2935 * Read the read only register to determine if any host
2936 * controllers have pending interrupts. If so, call lower level
2937 * routine to handle. Also check for PCI errors which are only
2938 * reported here.
2939 *
Jeff Garzik8b260242005-11-12 12:32:50 -05002940 * LOCKING:
Jeff Garzikcca39742006-08-24 03:19:22 -04002941 * This routine holds the host lock while processing pending
Brett Russ05b308e2005-10-05 17:08:53 -04002942 * interrupts.
2943 */
David Howells7d12e782006-10-05 14:55:46 +01002944static irqreturn_t mv_interrupt(int irq, void *dev_instance)
Brett Russ20f733e2005-09-01 18:26:17 -04002945{
Jeff Garzikcca39742006-08-24 03:19:22 -04002946 struct ata_host *host = dev_instance;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002947 struct mv_host_priv *hpriv = host->private_data;
Mark Lorda3718c12008-04-19 15:07:18 -04002948 unsigned int handled = 0;
Mark Lord6d3c30e2009-01-21 10:31:29 -05002949 int using_msi = hpriv->hp_flags & MV_HP_FLAG_MSI;
Mark Lord96e2c4872008-05-17 13:38:00 -04002950 u32 main_irq_cause, pending_irqs;
Brett Russ20f733e2005-09-01 18:26:17 -04002951
Mark Lord646a4da2008-01-26 18:30:37 -05002952 spin_lock(&host->lock);
Mark Lord6d3c30e2009-01-21 10:31:29 -05002953
2954 /* for MSI: block new interrupts while in here */
2955 if (using_msi)
Mark Lord2b748a02009-03-10 22:01:17 -04002956 mv_write_main_irq_mask(0, hpriv);
Mark Lord6d3c30e2009-01-21 10:31:29 -05002957
Mark Lord7368f912008-04-25 11:24:24 -04002958 main_irq_cause = readl(hpriv->main_irq_cause_addr);
Mark Lord96e2c4872008-05-17 13:38:00 -04002959 pending_irqs = main_irq_cause & hpriv->main_irq_mask;
Mark Lord352fab72008-04-19 14:43:42 -04002960 /*
2961 * Deal with cases where we either have nothing pending, or have read
2962 * a bogus register value which can indicate HW removal or PCI fault.
Brett Russ20f733e2005-09-01 18:26:17 -04002963 */
Mark Lorda44253d2008-05-17 13:37:07 -04002964 if (pending_irqs && main_irq_cause != 0xffffffffU) {
Mark Lord1f398472008-05-27 17:54:48 -04002965 if (unlikely((pending_irqs & PCI_ERR) && !IS_SOC(hpriv)))
Mark Lorda3718c12008-04-19 15:07:18 -04002966 handled = mv_pci_error(host, hpriv->base);
2967 else
Mark Lorda44253d2008-05-17 13:37:07 -04002968 handled = mv_host_intr(host, pending_irqs);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002969 }
Mark Lord6d3c30e2009-01-21 10:31:29 -05002970
2971 /* for MSI: unmask; interrupt cause bits will retrigger now */
2972 if (using_msi)
Mark Lord2b748a02009-03-10 22:01:17 -04002973 mv_write_main_irq_mask(hpriv->main_irq_mask, hpriv);
Mark Lord6d3c30e2009-01-21 10:31:29 -05002974
Mark Lord9d51af72009-03-10 16:28:51 -04002975 spin_unlock(&host->lock);
2976
Brett Russ20f733e2005-09-01 18:26:17 -04002977 return IRQ_RETVAL(handled);
2978}
2979
Jeff Garzikc9d39132005-11-13 17:47:51 -05002980static unsigned int mv5_scr_offset(unsigned int sc_reg_in)
2981{
2982 unsigned int ofs;
2983
2984 switch (sc_reg_in) {
2985 case SCR_STATUS:
2986 case SCR_ERROR:
2987 case SCR_CONTROL:
2988 ofs = sc_reg_in * sizeof(u32);
2989 break;
2990 default:
2991 ofs = 0xffffffffU;
2992 break;
2993 }
2994 return ofs;
2995}
2996
Tejun Heo82ef04f2008-07-31 17:02:40 +09002997static int mv5_scr_read(struct ata_link *link, unsigned int sc_reg_in, u32 *val)
Jeff Garzikc9d39132005-11-13 17:47:51 -05002998{
Tejun Heo82ef04f2008-07-31 17:02:40 +09002999 struct mv_host_priv *hpriv = link->ap->host->private_data;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003000 void __iomem *mmio = hpriv->base;
Tejun Heo82ef04f2008-07-31 17:02:40 +09003001 void __iomem *addr = mv5_phy_base(mmio, link->ap->port_no);
Jeff Garzikc9d39132005-11-13 17:47:51 -05003002 unsigned int ofs = mv5_scr_offset(sc_reg_in);
3003
Tejun Heoda3dbb12007-07-16 14:29:40 +09003004 if (ofs != 0xffffffffU) {
3005 *val = readl(addr + ofs);
3006 return 0;
3007 } else
3008 return -EINVAL;
Jeff Garzikc9d39132005-11-13 17:47:51 -05003009}
3010
Tejun Heo82ef04f2008-07-31 17:02:40 +09003011static int mv5_scr_write(struct ata_link *link, unsigned int sc_reg_in, u32 val)
Jeff Garzikc9d39132005-11-13 17:47:51 -05003012{
Tejun Heo82ef04f2008-07-31 17:02:40 +09003013 struct mv_host_priv *hpriv = link->ap->host->private_data;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003014 void __iomem *mmio = hpriv->base;
Tejun Heo82ef04f2008-07-31 17:02:40 +09003015 void __iomem *addr = mv5_phy_base(mmio, link->ap->port_no);
Jeff Garzikc9d39132005-11-13 17:47:51 -05003016 unsigned int ofs = mv5_scr_offset(sc_reg_in);
3017
Tejun Heoda3dbb12007-07-16 14:29:40 +09003018 if (ofs != 0xffffffffU) {
Tejun Heo0d5ff562007-02-01 15:06:36 +09003019 writelfl(val, addr + ofs);
Tejun Heoda3dbb12007-07-16 14:29:40 +09003020 return 0;
3021 } else
3022 return -EINVAL;
Jeff Garzikc9d39132005-11-13 17:47:51 -05003023}
3024
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003025static void mv5_reset_bus(struct ata_host *host, void __iomem *mmio)
Jeff Garzik522479f2005-11-12 22:14:02 -05003026{
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003027 struct pci_dev *pdev = to_pci_dev(host->dev);
Jeff Garzik522479f2005-11-12 22:14:02 -05003028 int early_5080;
3029
Auke Kok44c10132007-06-08 15:46:36 -07003030 early_5080 = (pdev->device == 0x5080) && (pdev->revision == 0);
Jeff Garzik522479f2005-11-12 22:14:02 -05003031
3032 if (!early_5080) {
3033 u32 tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL);
3034 tmp |= (1 << 0);
3035 writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL);
3036 }
3037
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003038 mv_reset_pci_bus(host, mmio);
Jeff Garzik522479f2005-11-12 22:14:02 -05003039}
3040
3041static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio)
3042{
Mark Lordcae5a292009-04-06 16:43:45 -04003043 writel(0x0fcfffff, mmio + FLASH_CTL);
Jeff Garzik522479f2005-11-12 22:14:02 -05003044}
3045
Jeff Garzik47c2b672005-11-12 21:13:17 -05003046static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx,
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05003047 void __iomem *mmio)
3048{
Jeff Garzikc9d39132005-11-13 17:47:51 -05003049 void __iomem *phy_mmio = mv5_phy_base(mmio, idx);
3050 u32 tmp;
3051
3052 tmp = readl(phy_mmio + MV5_PHY_MODE);
3053
3054 hpriv->signal[idx].pre = tmp & 0x1800; /* bits 12:11 */
3055 hpriv->signal[idx].amps = tmp & 0xe0; /* bits 7:5 */
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05003056}
3057
Jeff Garzik47c2b672005-11-12 21:13:17 -05003058static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio)
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05003059{
Jeff Garzik522479f2005-11-12 22:14:02 -05003060 u32 tmp;
3061
Mark Lordcae5a292009-04-06 16:43:45 -04003062 writel(0, mmio + GPIO_PORT_CTL);
Jeff Garzik522479f2005-11-12 22:14:02 -05003063
3064 /* FIXME: handle MV_HP_ERRATA_50XXB2 errata */
3065
3066 tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL);
3067 tmp |= ~(1 << 0);
3068 writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL);
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05003069}
3070
Jeff Garzik2a47ce02005-11-12 23:05:14 -05003071static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
3072 unsigned int port)
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05003073{
Jeff Garzikc9d39132005-11-13 17:47:51 -05003074 void __iomem *phy_mmio = mv5_phy_base(mmio, port);
3075 const u32 mask = (1<<12) | (1<<11) | (1<<7) | (1<<6) | (1<<5);
3076 u32 tmp;
3077 int fix_apm_sq = (hpriv->hp_flags & MV_HP_ERRATA_50XXB0);
3078
3079 if (fix_apm_sq) {
Mark Lordcae5a292009-04-06 16:43:45 -04003080 tmp = readl(phy_mmio + MV5_LTMODE);
Jeff Garzikc9d39132005-11-13 17:47:51 -05003081 tmp |= (1 << 19);
Mark Lordcae5a292009-04-06 16:43:45 -04003082 writel(tmp, phy_mmio + MV5_LTMODE);
Jeff Garzikc9d39132005-11-13 17:47:51 -05003083
Mark Lordcae5a292009-04-06 16:43:45 -04003084 tmp = readl(phy_mmio + MV5_PHY_CTL);
Jeff Garzikc9d39132005-11-13 17:47:51 -05003085 tmp &= ~0x3;
3086 tmp |= 0x1;
Mark Lordcae5a292009-04-06 16:43:45 -04003087 writel(tmp, phy_mmio + MV5_PHY_CTL);
Jeff Garzikc9d39132005-11-13 17:47:51 -05003088 }
3089
3090 tmp = readl(phy_mmio + MV5_PHY_MODE);
3091 tmp &= ~mask;
3092 tmp |= hpriv->signal[port].pre;
3093 tmp |= hpriv->signal[port].amps;
3094 writel(tmp, phy_mmio + MV5_PHY_MODE);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05003095}
3096
Jeff Garzikc9d39132005-11-13 17:47:51 -05003097
3098#undef ZERO
3099#define ZERO(reg) writel(0, port_mmio + (reg))
3100static void mv5_reset_hc_port(struct mv_host_priv *hpriv, void __iomem *mmio,
3101 unsigned int port)
Jeff Garzik47c2b672005-11-12 21:13:17 -05003102{
Jeff Garzikc9d39132005-11-13 17:47:51 -05003103 void __iomem *port_mmio = mv_port_base(mmio, port);
3104
Mark Lorde12bef52008-03-31 19:33:56 -04003105 mv_reset_channel(hpriv, mmio, port);
Jeff Garzikc9d39132005-11-13 17:47:51 -05003106
3107 ZERO(0x028); /* command */
Mark Lordcae5a292009-04-06 16:43:45 -04003108 writel(0x11f, port_mmio + EDMA_CFG);
Jeff Garzikc9d39132005-11-13 17:47:51 -05003109 ZERO(0x004); /* timer */
3110 ZERO(0x008); /* irq err cause */
3111 ZERO(0x00c); /* irq err mask */
3112 ZERO(0x010); /* rq bah */
3113 ZERO(0x014); /* rq inp */
3114 ZERO(0x018); /* rq outp */
3115 ZERO(0x01c); /* respq bah */
3116 ZERO(0x024); /* respq outp */
3117 ZERO(0x020); /* respq inp */
3118 ZERO(0x02c); /* test control */
Mark Lordcae5a292009-04-06 16:43:45 -04003119 writel(0xbc, port_mmio + EDMA_IORDY_TMOUT);
Jeff Garzikc9d39132005-11-13 17:47:51 -05003120}
3121#undef ZERO
3122
3123#define ZERO(reg) writel(0, hc_mmio + (reg))
3124static void mv5_reset_one_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
3125 unsigned int hc)
3126{
3127 void __iomem *hc_mmio = mv_hc_base(mmio, hc);
3128 u32 tmp;
3129
3130 ZERO(0x00c);
3131 ZERO(0x010);
3132 ZERO(0x014);
3133 ZERO(0x018);
3134
3135 tmp = readl(hc_mmio + 0x20);
3136 tmp &= 0x1c1c1c1c;
3137 tmp |= 0x03030303;
3138 writel(tmp, hc_mmio + 0x20);
3139}
3140#undef ZERO
3141
3142static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
3143 unsigned int n_hc)
3144{
3145 unsigned int hc, port;
3146
3147 for (hc = 0; hc < n_hc; hc++) {
3148 for (port = 0; port < MV_PORTS_PER_HC; port++)
3149 mv5_reset_hc_port(hpriv, mmio,
3150 (hc * MV_PORTS_PER_HC) + port);
3151
3152 mv5_reset_one_hc(hpriv, mmio, hc);
3153 }
3154
3155 return 0;
Jeff Garzik47c2b672005-11-12 21:13:17 -05003156}
3157
Jeff Garzik101ffae2005-11-12 22:17:49 -05003158#undef ZERO
3159#define ZERO(reg) writel(0, mmio + (reg))
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003160static void mv_reset_pci_bus(struct ata_host *host, void __iomem *mmio)
Jeff Garzik101ffae2005-11-12 22:17:49 -05003161{
Mark Lord02a121d2007-12-01 13:07:22 -05003162 struct mv_host_priv *hpriv = host->private_data;
Jeff Garzik101ffae2005-11-12 22:17:49 -05003163 u32 tmp;
3164
Mark Lordcae5a292009-04-06 16:43:45 -04003165 tmp = readl(mmio + MV_PCI_MODE);
Jeff Garzik101ffae2005-11-12 22:17:49 -05003166 tmp &= 0xff00ffff;
Mark Lordcae5a292009-04-06 16:43:45 -04003167 writel(tmp, mmio + MV_PCI_MODE);
Jeff Garzik101ffae2005-11-12 22:17:49 -05003168
3169 ZERO(MV_PCI_DISC_TIMER);
3170 ZERO(MV_PCI_MSI_TRIGGER);
Mark Lordcae5a292009-04-06 16:43:45 -04003171 writel(0x000100ff, mmio + MV_PCI_XBAR_TMOUT);
Jeff Garzik101ffae2005-11-12 22:17:49 -05003172 ZERO(MV_PCI_SERR_MASK);
Mark Lordcae5a292009-04-06 16:43:45 -04003173 ZERO(hpriv->irq_cause_offset);
3174 ZERO(hpriv->irq_mask_offset);
Jeff Garzik101ffae2005-11-12 22:17:49 -05003175 ZERO(MV_PCI_ERR_LOW_ADDRESS);
3176 ZERO(MV_PCI_ERR_HIGH_ADDRESS);
3177 ZERO(MV_PCI_ERR_ATTRIBUTE);
3178 ZERO(MV_PCI_ERR_COMMAND);
3179}
3180#undef ZERO
3181
3182static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio)
3183{
3184 u32 tmp;
3185
3186 mv5_reset_flash(hpriv, mmio);
3187
Mark Lordcae5a292009-04-06 16:43:45 -04003188 tmp = readl(mmio + GPIO_PORT_CTL);
Jeff Garzik101ffae2005-11-12 22:17:49 -05003189 tmp &= 0x3;
3190 tmp |= (1 << 5) | (1 << 6);
Mark Lordcae5a292009-04-06 16:43:45 -04003191 writel(tmp, mmio + GPIO_PORT_CTL);
Jeff Garzik101ffae2005-11-12 22:17:49 -05003192}
3193
3194/**
3195 * mv6_reset_hc - Perform the 6xxx global soft reset
3196 * @mmio: base address of the HBA
3197 *
3198 * This routine only applies to 6xxx parts.
3199 *
3200 * LOCKING:
3201 * Inherited from caller.
3202 */
Jeff Garzikc9d39132005-11-13 17:47:51 -05003203static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
3204 unsigned int n_hc)
Jeff Garzik101ffae2005-11-12 22:17:49 -05003205{
Mark Lordcae5a292009-04-06 16:43:45 -04003206 void __iomem *reg = mmio + PCI_MAIN_CMD_STS;
Jeff Garzik101ffae2005-11-12 22:17:49 -05003207 int i, rc = 0;
3208 u32 t;
3209
3210 /* Following procedure defined in PCI "main command and status
3211 * register" table.
3212 */
3213 t = readl(reg);
3214 writel(t | STOP_PCI_MASTER, reg);
3215
3216 for (i = 0; i < 1000; i++) {
3217 udelay(1);
3218 t = readl(reg);
Jeff Garzik2dcb4072007-10-19 06:42:56 -04003219 if (PCI_MASTER_EMPTY & t)
Jeff Garzik101ffae2005-11-12 22:17:49 -05003220 break;
Jeff Garzik101ffae2005-11-12 22:17:49 -05003221 }
3222 if (!(PCI_MASTER_EMPTY & t)) {
3223 printk(KERN_ERR DRV_NAME ": PCI master won't flush\n");
3224 rc = 1;
3225 goto done;
3226 }
3227
3228 /* set reset */
3229 i = 5;
3230 do {
3231 writel(t | GLOB_SFT_RST, reg);
3232 t = readl(reg);
3233 udelay(1);
3234 } while (!(GLOB_SFT_RST & t) && (i-- > 0));
3235
3236 if (!(GLOB_SFT_RST & t)) {
3237 printk(KERN_ERR DRV_NAME ": can't set global reset\n");
3238 rc = 1;
3239 goto done;
3240 }
3241
3242 /* clear reset and *reenable the PCI master* (not mentioned in spec) */
3243 i = 5;
3244 do {
3245 writel(t & ~(GLOB_SFT_RST | STOP_PCI_MASTER), reg);
3246 t = readl(reg);
3247 udelay(1);
3248 } while ((GLOB_SFT_RST & t) && (i-- > 0));
3249
3250 if (GLOB_SFT_RST & t) {
3251 printk(KERN_ERR DRV_NAME ": can't clear global reset\n");
3252 rc = 1;
3253 }
3254done:
3255 return rc;
3256}
3257
Jeff Garzik47c2b672005-11-12 21:13:17 -05003258static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx,
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05003259 void __iomem *mmio)
3260{
3261 void __iomem *port_mmio;
3262 u32 tmp;
3263
Mark Lordcae5a292009-04-06 16:43:45 -04003264 tmp = readl(mmio + RESET_CFG);
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05003265 if ((tmp & (1 << 0)) == 0) {
Jeff Garzik47c2b672005-11-12 21:13:17 -05003266 hpriv->signal[idx].amps = 0x7 << 8;
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05003267 hpriv->signal[idx].pre = 0x1 << 5;
3268 return;
3269 }
3270
3271 port_mmio = mv_port_base(mmio, idx);
3272 tmp = readl(port_mmio + PHY_MODE2);
3273
3274 hpriv->signal[idx].amps = tmp & 0x700; /* bits 10:8 */
3275 hpriv->signal[idx].pre = tmp & 0xe0; /* bits 7:5 */
3276}
3277
Jeff Garzik47c2b672005-11-12 21:13:17 -05003278static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio)
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05003279{
Mark Lordcae5a292009-04-06 16:43:45 -04003280 writel(0x00000060, mmio + GPIO_PORT_CTL);
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05003281}
3282
Jeff Garzikc9d39132005-11-13 17:47:51 -05003283static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
Jeff Garzik2a47ce02005-11-12 23:05:14 -05003284 unsigned int port)
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05003285{
Jeff Garzikc9d39132005-11-13 17:47:51 -05003286 void __iomem *port_mmio = mv_port_base(mmio, port);
3287
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05003288 u32 hp_flags = hpriv->hp_flags;
Jeff Garzik47c2b672005-11-12 21:13:17 -05003289 int fix_phy_mode2 =
3290 hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05003291 int fix_phy_mode4 =
Jeff Garzik47c2b672005-11-12 21:13:17 -05003292 hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0);
Mark Lord8c30a8b2008-05-27 17:56:31 -04003293 u32 m2, m3;
Jeff Garzik47c2b672005-11-12 21:13:17 -05003294
3295 if (fix_phy_mode2) {
3296 m2 = readl(port_mmio + PHY_MODE2);
3297 m2 &= ~(1 << 16);
3298 m2 |= (1 << 31);
3299 writel(m2, port_mmio + PHY_MODE2);
3300
3301 udelay(200);
3302
3303 m2 = readl(port_mmio + PHY_MODE2);
3304 m2 &= ~((1 << 16) | (1 << 31));
3305 writel(m2, port_mmio + PHY_MODE2);
3306
3307 udelay(200);
3308 }
3309
Mark Lord8c30a8b2008-05-27 17:56:31 -04003310 /*
3311 * Gen-II/IIe PHY_MODE3 errata RM#2:
3312 * Achieves better receiver noise performance than the h/w default:
3313 */
3314 m3 = readl(port_mmio + PHY_MODE3);
3315 m3 = (m3 & 0x1f) | (0x5555601 << 5);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05003316
Mark Lord0388a8c2008-05-28 13:41:52 -04003317 /* Guideline 88F5182 (GL# SATA-S11) */
3318 if (IS_SOC(hpriv))
3319 m3 &= ~0x1c;
3320
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05003321 if (fix_phy_mode4) {
Mark Lordba069e32008-05-31 16:46:34 -04003322 u32 m4 = readl(port_mmio + PHY_MODE4);
3323 /*
3324 * Enforce reserved-bit restrictions on GenIIe devices only.
3325 * For earlier chipsets, force only the internal config field
3326 * (workaround for errata FEr SATA#10 part 1).
3327 */
Mark Lord8c30a8b2008-05-27 17:56:31 -04003328 if (IS_GEN_IIE(hpriv))
Mark Lordba069e32008-05-31 16:46:34 -04003329 m4 = (m4 & ~PHY_MODE4_RSVD_ZEROS) | PHY_MODE4_RSVD_ONES;
3330 else
3331 m4 = (m4 & ~PHY_MODE4_CFG_MASK) | PHY_MODE4_CFG_VALUE;
Mark Lord8c30a8b2008-05-27 17:56:31 -04003332 writel(m4, port_mmio + PHY_MODE4);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05003333 }
Mark Lordb406c7a2008-05-28 12:01:12 -04003334 /*
3335 * Workaround for 60x1-B2 errata SATA#13:
3336 * Any write to PHY_MODE4 (above) may corrupt PHY_MODE3,
3337 * so we must always rewrite PHY_MODE3 after PHY_MODE4.
Mark Lordba684602009-04-06 15:25:39 -04003338 * Or ensure we use writelfl() when writing PHY_MODE4.
Mark Lordb406c7a2008-05-28 12:01:12 -04003339 */
3340 writel(m3, port_mmio + PHY_MODE3);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05003341
3342 /* Revert values of pre-emphasis and signal amps to the saved ones */
3343 m2 = readl(port_mmio + PHY_MODE2);
3344
3345 m2 &= ~MV_M2_PREAMP_MASK;
Jeff Garzik2a47ce02005-11-12 23:05:14 -05003346 m2 |= hpriv->signal[port].amps;
3347 m2 |= hpriv->signal[port].pre;
Jeff Garzik47c2b672005-11-12 21:13:17 -05003348 m2 &= ~(1 << 16);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05003349
Jeff Garzike4e7b892006-01-31 12:18:41 -05003350 /* according to mvSata 3.6.1, some IIE values are fixed */
3351 if (IS_GEN_IIE(hpriv)) {
3352 m2 &= ~0xC30FF01F;
3353 m2 |= 0x0000900F;
3354 }
3355
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05003356 writel(m2, port_mmio + PHY_MODE2);
3357}
3358
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003359/* TODO: use the generic LED interface to configure the SATA Presence */
3360/* & Acitivy LEDs on the board */
3361static void mv_soc_enable_leds(struct mv_host_priv *hpriv,
3362 void __iomem *mmio)
3363{
3364 return;
3365}
3366
3367static void mv_soc_read_preamp(struct mv_host_priv *hpriv, int idx,
3368 void __iomem *mmio)
3369{
3370 void __iomem *port_mmio;
3371 u32 tmp;
3372
3373 port_mmio = mv_port_base(mmio, idx);
3374 tmp = readl(port_mmio + PHY_MODE2);
3375
3376 hpriv->signal[idx].amps = tmp & 0x700; /* bits 10:8 */
3377 hpriv->signal[idx].pre = tmp & 0xe0; /* bits 7:5 */
3378}
3379
3380#undef ZERO
3381#define ZERO(reg) writel(0, port_mmio + (reg))
3382static void mv_soc_reset_hc_port(struct mv_host_priv *hpriv,
3383 void __iomem *mmio, unsigned int port)
3384{
3385 void __iomem *port_mmio = mv_port_base(mmio, port);
3386
Mark Lorde12bef52008-03-31 19:33:56 -04003387 mv_reset_channel(hpriv, mmio, port);
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003388
3389 ZERO(0x028); /* command */
Mark Lordcae5a292009-04-06 16:43:45 -04003390 writel(0x101f, port_mmio + EDMA_CFG);
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003391 ZERO(0x004); /* timer */
3392 ZERO(0x008); /* irq err cause */
3393 ZERO(0x00c); /* irq err mask */
3394 ZERO(0x010); /* rq bah */
3395 ZERO(0x014); /* rq inp */
3396 ZERO(0x018); /* rq outp */
3397 ZERO(0x01c); /* respq bah */
3398 ZERO(0x024); /* respq outp */
3399 ZERO(0x020); /* respq inp */
3400 ZERO(0x02c); /* test control */
Saeed Bisharad7b0c142009-12-06 18:26:17 +02003401 writel(0x800, port_mmio + EDMA_IORDY_TMOUT);
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003402}
3403
3404#undef ZERO
3405
3406#define ZERO(reg) writel(0, hc_mmio + (reg))
3407static void mv_soc_reset_one_hc(struct mv_host_priv *hpriv,
3408 void __iomem *mmio)
3409{
3410 void __iomem *hc_mmio = mv_hc_base(mmio, 0);
3411
3412 ZERO(0x00c);
3413 ZERO(0x010);
3414 ZERO(0x014);
3415
3416}
3417
3418#undef ZERO
3419
3420static int mv_soc_reset_hc(struct mv_host_priv *hpriv,
3421 void __iomem *mmio, unsigned int n_hc)
3422{
3423 unsigned int port;
3424
3425 for (port = 0; port < hpriv->n_ports; port++)
3426 mv_soc_reset_hc_port(hpriv, mmio, port);
3427
3428 mv_soc_reset_one_hc(hpriv, mmio);
3429
3430 return 0;
3431}
3432
3433static void mv_soc_reset_flash(struct mv_host_priv *hpriv,
3434 void __iomem *mmio)
3435{
3436 return;
3437}
3438
3439static void mv_soc_reset_bus(struct ata_host *host, void __iomem *mmio)
3440{
3441 return;
3442}
3443
Martin Michlmayr29b7e432009-05-04 20:58:50 +02003444static void mv_soc_65n_phy_errata(struct mv_host_priv *hpriv,
3445 void __iomem *mmio, unsigned int port)
3446{
3447 void __iomem *port_mmio = mv_port_base(mmio, port);
3448 u32 reg;
3449
3450 reg = readl(port_mmio + PHY_MODE3);
3451 reg &= ~(0x3 << 27); /* SELMUPF (bits 28:27) to 1 */
3452 reg |= (0x1 << 27);
3453 reg &= ~(0x3 << 29); /* SELMUPI (bits 30:29) to 1 */
3454 reg |= (0x1 << 29);
3455 writel(reg, port_mmio + PHY_MODE3);
3456
3457 reg = readl(port_mmio + PHY_MODE4);
3458 reg &= ~0x1; /* SATU_OD8 (bit 0) to 0, reserved bit 16 must be set */
3459 reg |= (0x1 << 16);
3460 writel(reg, port_mmio + PHY_MODE4);
3461
3462 reg = readl(port_mmio + PHY_MODE9_GEN2);
3463 reg &= ~0xf; /* TXAMP[3:0] (bits 3:0) to 8 */
3464 reg |= 0x8;
3465 reg &= ~(0x1 << 14); /* TXAMP[4] (bit 14) to 0 */
3466 writel(reg, port_mmio + PHY_MODE9_GEN2);
3467
3468 reg = readl(port_mmio + PHY_MODE9_GEN1);
3469 reg &= ~0xf; /* TXAMP[3:0] (bits 3:0) to 8 */
3470 reg |= 0x8;
3471 reg &= ~(0x1 << 14); /* TXAMP[4] (bit 14) to 0 */
3472 writel(reg, port_mmio + PHY_MODE9_GEN1);
3473}
3474
3475/**
3476 * soc_is_65 - check if the soc is 65 nano device
3477 *
3478 * Detect the type of the SoC, this is done by reading the PHYCFG_OFS
3479 * register, this register should contain non-zero value and it exists only
3480 * in the 65 nano devices, when reading it from older devices we get 0.
3481 */
3482static bool soc_is_65n(struct mv_host_priv *hpriv)
3483{
3484 void __iomem *port0_mmio = mv_port_base(hpriv->base, 0);
3485
3486 if (readl(port0_mmio + PHYCFG_OFS))
3487 return true;
3488 return false;
3489}
3490
Mark Lord8e7decd2008-05-02 02:07:51 -04003491static void mv_setup_ifcfg(void __iomem *port_mmio, int want_gen2i)
Mark Lordb67a1062008-03-31 19:35:13 -04003492{
Mark Lordcae5a292009-04-06 16:43:45 -04003493 u32 ifcfg = readl(port_mmio + SATA_IFCFG);
Mark Lordb67a1062008-03-31 19:35:13 -04003494
Mark Lord8e7decd2008-05-02 02:07:51 -04003495 ifcfg = (ifcfg & 0xf7f) | 0x9b1000; /* from chip spec */
Mark Lordb67a1062008-03-31 19:35:13 -04003496 if (want_gen2i)
Mark Lord8e7decd2008-05-02 02:07:51 -04003497 ifcfg |= (1 << 7); /* enable gen2i speed */
Mark Lordcae5a292009-04-06 16:43:45 -04003498 writelfl(ifcfg, port_mmio + SATA_IFCFG);
Mark Lordb67a1062008-03-31 19:35:13 -04003499}
3500
Mark Lorde12bef52008-03-31 19:33:56 -04003501static void mv_reset_channel(struct mv_host_priv *hpriv, void __iomem *mmio,
Jeff Garzikc9d39132005-11-13 17:47:51 -05003502 unsigned int port_no)
Brett Russ20f733e2005-09-01 18:26:17 -04003503{
Jeff Garzikc9d39132005-11-13 17:47:51 -05003504 void __iomem *port_mmio = mv_port_base(mmio, port_no);
Brett Russ20f733e2005-09-01 18:26:17 -04003505
Mark Lord8e7decd2008-05-02 02:07:51 -04003506 /*
3507 * The datasheet warns against setting EDMA_RESET when EDMA is active
3508 * (but doesn't say what the problem might be). So we first try
3509 * to disable the EDMA engine before doing the EDMA_RESET operation.
3510 */
Mark Lord0d8be5c2008-04-16 14:56:12 -04003511 mv_stop_edma_engine(port_mmio);
Mark Lordcae5a292009-04-06 16:43:45 -04003512 writelfl(EDMA_RESET, port_mmio + EDMA_CMD);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05003513
Mark Lordb67a1062008-03-31 19:35:13 -04003514 if (!IS_GEN_I(hpriv)) {
Mark Lord8e7decd2008-05-02 02:07:51 -04003515 /* Enable 3.0gb/s link speed: this survives EDMA_RESET */
3516 mv_setup_ifcfg(port_mmio, 1);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05003517 }
Mark Lordb67a1062008-03-31 19:35:13 -04003518 /*
Mark Lord8e7decd2008-05-02 02:07:51 -04003519 * Strobing EDMA_RESET here causes a hard reset of the SATA transport,
Mark Lordb67a1062008-03-31 19:35:13 -04003520 * link, and physical layers. It resets all SATA interface registers
Mark Lordcae5a292009-04-06 16:43:45 -04003521 * (except for SATA_IFCFG), and issues a COMRESET to the dev.
Brett Russ20f733e2005-09-01 18:26:17 -04003522 */
Mark Lordcae5a292009-04-06 16:43:45 -04003523 writelfl(EDMA_RESET, port_mmio + EDMA_CMD);
Mark Lordb67a1062008-03-31 19:35:13 -04003524 udelay(25); /* allow reset propagation */
Mark Lordcae5a292009-04-06 16:43:45 -04003525 writelfl(0, port_mmio + EDMA_CMD);
Brett Russ20f733e2005-09-01 18:26:17 -04003526
Jeff Garzikc9d39132005-11-13 17:47:51 -05003527 hpriv->ops->phy_errata(hpriv, mmio, port_no);
3528
Jeff Garzikee9ccdf2007-07-12 15:51:22 -04003529 if (IS_GEN_I(hpriv))
Jeff Garzikc9d39132005-11-13 17:47:51 -05003530 mdelay(1);
3531}
3532
Mark Lorde49856d2008-04-16 14:59:07 -04003533static void mv_pmp_select(struct ata_port *ap, int pmp)
Jeff Garzikc9d39132005-11-13 17:47:51 -05003534{
Mark Lorde49856d2008-04-16 14:59:07 -04003535 if (sata_pmp_supported(ap)) {
3536 void __iomem *port_mmio = mv_ap_base(ap);
Mark Lordcae5a292009-04-06 16:43:45 -04003537 u32 reg = readl(port_mmio + SATA_IFCTL);
Mark Lorde49856d2008-04-16 14:59:07 -04003538 int old = reg & 0xf;
Jeff Garzikc9d39132005-11-13 17:47:51 -05003539
Mark Lorde49856d2008-04-16 14:59:07 -04003540 if (old != pmp) {
3541 reg = (reg & ~0xf) | pmp;
Mark Lordcae5a292009-04-06 16:43:45 -04003542 writelfl(reg, port_mmio + SATA_IFCTL);
Mark Lorde49856d2008-04-16 14:59:07 -04003543 }
Tejun Heoda3dbb12007-07-16 14:29:40 +09003544 }
Brett Russ20f733e2005-09-01 18:26:17 -04003545}
3546
Mark Lorde49856d2008-04-16 14:59:07 -04003547static int mv_pmp_hardreset(struct ata_link *link, unsigned int *class,
3548 unsigned long deadline)
Jeff Garzik22374672005-11-17 10:59:48 -05003549{
Mark Lorde49856d2008-04-16 14:59:07 -04003550 mv_pmp_select(link->ap, sata_srst_pmp(link));
3551 return sata_std_hardreset(link, class, deadline);
3552}
Jeff Garzik0ea9e172007-07-13 17:06:45 -04003553
Mark Lorde49856d2008-04-16 14:59:07 -04003554static int mv_softreset(struct ata_link *link, unsigned int *class,
3555 unsigned long deadline)
3556{
3557 mv_pmp_select(link->ap, sata_srst_pmp(link));
3558 return ata_sff_softreset(link, class, deadline);
Jeff Garzik22374672005-11-17 10:59:48 -05003559}
3560
Tejun Heocc0680a2007-08-06 18:36:23 +09003561static int mv_hardreset(struct ata_link *link, unsigned int *class,
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04003562 unsigned long deadline)
3563{
Tejun Heocc0680a2007-08-06 18:36:23 +09003564 struct ata_port *ap = link->ap;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04003565 struct mv_host_priv *hpriv = ap->host->private_data;
Mark Lordb5624682008-03-31 19:34:40 -04003566 struct mv_port_priv *pp = ap->private_data;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003567 void __iomem *mmio = hpriv->base;
Mark Lord0d8be5c2008-04-16 14:56:12 -04003568 int rc, attempts = 0, extra = 0;
3569 u32 sstatus;
3570 bool online;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04003571
Mark Lorde12bef52008-03-31 19:33:56 -04003572 mv_reset_channel(hpriv, mmio, ap->port_no);
Mark Lordb5624682008-03-31 19:34:40 -04003573 pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
Mark Lordd16ab3f2009-02-25 15:17:43 -05003574 pp->pp_flags &=
3575 ~(MV_PP_FLAG_FBS_EN | MV_PP_FLAG_NCQ_EN | MV_PP_FLAG_FAKE_ATA_BUSY);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04003576
Mark Lord0d8be5c2008-04-16 14:56:12 -04003577 /* Workaround for errata FEr SATA#10 (part 2) */
3578 do {
Mark Lord17c5aab2008-04-16 14:56:51 -04003579 const unsigned long *timing =
3580 sata_ehc_deb_timing(&link->eh_context);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04003581
Mark Lord17c5aab2008-04-16 14:56:51 -04003582 rc = sata_link_hardreset(link, timing, deadline + extra,
3583 &online, NULL);
Mark Lord9dcffd92008-05-14 09:18:12 -04003584 rc = online ? -EAGAIN : rc;
Mark Lord17c5aab2008-04-16 14:56:51 -04003585 if (rc)
Mark Lord0d8be5c2008-04-16 14:56:12 -04003586 return rc;
Mark Lord0d8be5c2008-04-16 14:56:12 -04003587 sata_scr_read(link, SCR_STATUS, &sstatus);
3588 if (!IS_GEN_I(hpriv) && ++attempts >= 5 && sstatus == 0x121) {
3589 /* Force 1.5gb/s link speed and try again */
Mark Lord8e7decd2008-05-02 02:07:51 -04003590 mv_setup_ifcfg(mv_ap_base(ap), 0);
Mark Lord0d8be5c2008-04-16 14:56:12 -04003591 if (time_after(jiffies + HZ, deadline))
3592 extra = HZ; /* only extend it once, max */
3593 }
3594 } while (sstatus != 0x0 && sstatus != 0x113 && sstatus != 0x123);
Mark Lord08da1752009-02-25 15:13:03 -05003595 mv_save_cached_regs(ap);
Mark Lord66e57a22009-01-30 18:52:58 -05003596 mv_edma_cfg(ap, 0, 0);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04003597
Mark Lord17c5aab2008-04-16 14:56:51 -04003598 return rc;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04003599}
3600
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04003601static void mv_eh_freeze(struct ata_port *ap)
Brett Russ20f733e2005-09-01 18:26:17 -04003602{
Mark Lord1cfd19a2008-04-19 15:05:50 -04003603 mv_stop_edma(ap);
Mark Lordc4de5732008-05-17 13:35:21 -04003604 mv_enable_port_irqs(ap, 0);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04003605}
3606
3607static void mv_eh_thaw(struct ata_port *ap)
3608{
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003609 struct mv_host_priv *hpriv = ap->host->private_data;
Mark Lordc4de5732008-05-17 13:35:21 -04003610 unsigned int port = ap->port_no;
3611 unsigned int hardport = mv_hardport_from_port(port);
Mark Lord1cfd19a2008-04-19 15:05:50 -04003612 void __iomem *hc_mmio = mv_hc_base_from_port(hpriv->base, port);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04003613 void __iomem *port_mmio = mv_ap_base(ap);
Mark Lordc4de5732008-05-17 13:35:21 -04003614 u32 hc_irq_cause;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04003615
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04003616 /* clear EDMA errors on this port */
Mark Lordcae5a292009-04-06 16:43:45 -04003617 writel(0, port_mmio + EDMA_ERR_IRQ_CAUSE);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04003618
3619 /* clear pending irq events */
Mark Lordcae6edc2009-01-19 18:05:42 -05003620 hc_irq_cause = ~((DEV_IRQ | DMA_IRQ) << hardport);
Mark Lordcae5a292009-04-06 16:43:45 -04003621 writelfl(hc_irq_cause, hc_mmio + HC_IRQ_CAUSE);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04003622
Mark Lord88e675e2008-05-17 13:36:30 -04003623 mv_enable_port_irqs(ap, ERR_IRQ);
Brett Russ31961942005-09-30 01:36:00 -04003624}
3625
Brett Russ05b308e2005-10-05 17:08:53 -04003626/**
3627 * mv_port_init - Perform some early initialization on a single port.
3628 * @port: libata data structure storing shadow register addresses
3629 * @port_mmio: base address of the port
3630 *
3631 * Initialize shadow register mmio addresses, clear outstanding
3632 * interrupts on the port, and unmask interrupts for the future
3633 * start of the port.
3634 *
3635 * LOCKING:
3636 * Inherited from caller.
3637 */
Brett Russ31961942005-09-30 01:36:00 -04003638static void mv_port_init(struct ata_ioports *port, void __iomem *port_mmio)
3639{
Mark Lordcae5a292009-04-06 16:43:45 -04003640 void __iomem *serr, *shd_base = port_mmio + SHD_BLK;
Brett Russ31961942005-09-30 01:36:00 -04003641
Jeff Garzik8b260242005-11-12 12:32:50 -05003642 /* PIO related setup
Brett Russ31961942005-09-30 01:36:00 -04003643 */
3644 port->data_addr = shd_base + (sizeof(u32) * ATA_REG_DATA);
Jeff Garzik8b260242005-11-12 12:32:50 -05003645 port->error_addr =
Brett Russ31961942005-09-30 01:36:00 -04003646 port->feature_addr = shd_base + (sizeof(u32) * ATA_REG_ERR);
3647 port->nsect_addr = shd_base + (sizeof(u32) * ATA_REG_NSECT);
3648 port->lbal_addr = shd_base + (sizeof(u32) * ATA_REG_LBAL);
3649 port->lbam_addr = shd_base + (sizeof(u32) * ATA_REG_LBAM);
3650 port->lbah_addr = shd_base + (sizeof(u32) * ATA_REG_LBAH);
3651 port->device_addr = shd_base + (sizeof(u32) * ATA_REG_DEVICE);
Jeff Garzik8b260242005-11-12 12:32:50 -05003652 port->status_addr =
Brett Russ31961942005-09-30 01:36:00 -04003653 port->command_addr = shd_base + (sizeof(u32) * ATA_REG_STATUS);
3654 /* special case: control/altstatus doesn't have ATA_REG_ address */
Mark Lordcae5a292009-04-06 16:43:45 -04003655 port->altstatus_addr = port->ctl_addr = shd_base + SHD_CTL_AST;
Brett Russ31961942005-09-30 01:36:00 -04003656
3657 /* unused: */
Randy Dunlap8d9db2d2007-02-16 01:40:06 -08003658 port->cmd_addr = port->bmdma_addr = port->scr_addr = NULL;
Brett Russ20f733e2005-09-01 18:26:17 -04003659
Brett Russ31961942005-09-30 01:36:00 -04003660 /* Clear any currently outstanding port interrupt conditions */
Mark Lordcae5a292009-04-06 16:43:45 -04003661 serr = port_mmio + mv_scr_offset(SCR_ERROR);
3662 writelfl(readl(serr), serr);
3663 writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE);
Brett Russ31961942005-09-30 01:36:00 -04003664
Mark Lord646a4da2008-01-26 18:30:37 -05003665 /* unmask all non-transient EDMA error interrupts */
Mark Lordcae5a292009-04-06 16:43:45 -04003666 writelfl(~EDMA_ERR_IRQ_TRANSIENT, port_mmio + EDMA_ERR_IRQ_MASK);
Brett Russ20f733e2005-09-01 18:26:17 -04003667
Jeff Garzik8b260242005-11-12 12:32:50 -05003668 VPRINTK("EDMA cfg=0x%08x EDMA IRQ err cause/mask=0x%08x/0x%08x\n",
Mark Lordcae5a292009-04-06 16:43:45 -04003669 readl(port_mmio + EDMA_CFG),
3670 readl(port_mmio + EDMA_ERR_IRQ_CAUSE),
3671 readl(port_mmio + EDMA_ERR_IRQ_MASK));
Brett Russ20f733e2005-09-01 18:26:17 -04003672}
3673
Mark Lord616d4a92008-05-02 02:08:32 -04003674static unsigned int mv_in_pcix_mode(struct ata_host *host)
3675{
3676 struct mv_host_priv *hpriv = host->private_data;
3677 void __iomem *mmio = hpriv->base;
3678 u32 reg;
3679
Mark Lord1f398472008-05-27 17:54:48 -04003680 if (IS_SOC(hpriv) || !IS_PCIE(hpriv))
Mark Lord616d4a92008-05-02 02:08:32 -04003681 return 0; /* not PCI-X capable */
Mark Lordcae5a292009-04-06 16:43:45 -04003682 reg = readl(mmio + MV_PCI_MODE);
Mark Lord616d4a92008-05-02 02:08:32 -04003683 if ((reg & MV_PCI_MODE_MASK) == 0)
3684 return 0; /* conventional PCI mode */
3685 return 1; /* chip is in PCI-X mode */
3686}
3687
3688static int mv_pci_cut_through_okay(struct ata_host *host)
3689{
3690 struct mv_host_priv *hpriv = host->private_data;
3691 void __iomem *mmio = hpriv->base;
3692 u32 reg;
3693
3694 if (!mv_in_pcix_mode(host)) {
Mark Lordcae5a292009-04-06 16:43:45 -04003695 reg = readl(mmio + MV_PCI_COMMAND);
3696 if (reg & MV_PCI_COMMAND_MRDTRIG)
Mark Lord616d4a92008-05-02 02:08:32 -04003697 return 0; /* not okay */
3698 }
3699 return 1; /* okay */
3700}
3701
Mark Lord65ad7fef2009-04-06 15:24:14 -04003702static void mv_60x1b2_errata_pci7(struct ata_host *host)
3703{
3704 struct mv_host_priv *hpriv = host->private_data;
3705 void __iomem *mmio = hpriv->base;
3706
3707 /* workaround for 60x1-B2 errata PCI#7 */
3708 if (mv_in_pcix_mode(host)) {
Mark Lordcae5a292009-04-06 16:43:45 -04003709 u32 reg = readl(mmio + MV_PCI_COMMAND);
3710 writelfl(reg & ~MV_PCI_COMMAND_MWRCOM, mmio + MV_PCI_COMMAND);
Mark Lord65ad7fef2009-04-06 15:24:14 -04003711 }
3712}
3713
Tejun Heo4447d352007-04-17 23:44:08 +09003714static int mv_chip_id(struct ata_host *host, unsigned int board_idx)
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05003715{
Tejun Heo4447d352007-04-17 23:44:08 +09003716 struct pci_dev *pdev = to_pci_dev(host->dev);
3717 struct mv_host_priv *hpriv = host->private_data;
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05003718 u32 hp_flags = hpriv->hp_flags;
3719
Jeff Garzik5796d1c2007-10-26 00:03:37 -04003720 switch (board_idx) {
Jeff Garzik47c2b672005-11-12 21:13:17 -05003721 case chip_5080:
3722 hpriv->ops = &mv5xxx_ops;
Jeff Garzikee9ccdf2007-07-12 15:51:22 -04003723 hp_flags |= MV_HP_GEN_I;
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05003724
Auke Kok44c10132007-06-08 15:46:36 -07003725 switch (pdev->revision) {
Jeff Garzik47c2b672005-11-12 21:13:17 -05003726 case 0x1:
3727 hp_flags |= MV_HP_ERRATA_50XXB0;
3728 break;
3729 case 0x3:
3730 hp_flags |= MV_HP_ERRATA_50XXB2;
3731 break;
3732 default:
3733 dev_printk(KERN_WARNING, &pdev->dev,
3734 "Applying 50XXB2 workarounds to unknown rev\n");
3735 hp_flags |= MV_HP_ERRATA_50XXB2;
3736 break;
3737 }
3738 break;
3739
3740 case chip_504x:
3741 case chip_508x:
3742 hpriv->ops = &mv5xxx_ops;
Jeff Garzikee9ccdf2007-07-12 15:51:22 -04003743 hp_flags |= MV_HP_GEN_I;
Jeff Garzik47c2b672005-11-12 21:13:17 -05003744
Auke Kok44c10132007-06-08 15:46:36 -07003745 switch (pdev->revision) {
Jeff Garzik47c2b672005-11-12 21:13:17 -05003746 case 0x0:
3747 hp_flags |= MV_HP_ERRATA_50XXB0;
3748 break;
3749 case 0x3:
3750 hp_flags |= MV_HP_ERRATA_50XXB2;
3751 break;
3752 default:
3753 dev_printk(KERN_WARNING, &pdev->dev,
3754 "Applying B2 workarounds to unknown rev\n");
3755 hp_flags |= MV_HP_ERRATA_50XXB2;
3756 break;
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05003757 }
3758 break;
3759
3760 case chip_604x:
3761 case chip_608x:
Jeff Garzik47c2b672005-11-12 21:13:17 -05003762 hpriv->ops = &mv6xxx_ops;
Jeff Garzikee9ccdf2007-07-12 15:51:22 -04003763 hp_flags |= MV_HP_GEN_II;
Jeff Garzik47c2b672005-11-12 21:13:17 -05003764
Auke Kok44c10132007-06-08 15:46:36 -07003765 switch (pdev->revision) {
Jeff Garzik47c2b672005-11-12 21:13:17 -05003766 case 0x7:
Mark Lord65ad7fef2009-04-06 15:24:14 -04003767 mv_60x1b2_errata_pci7(host);
Jeff Garzik47c2b672005-11-12 21:13:17 -05003768 hp_flags |= MV_HP_ERRATA_60X1B2;
3769 break;
3770 case 0x9:
3771 hp_flags |= MV_HP_ERRATA_60X1C0;
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05003772 break;
3773 default:
3774 dev_printk(KERN_WARNING, &pdev->dev,
Jeff Garzik47c2b672005-11-12 21:13:17 -05003775 "Applying B2 workarounds to unknown rev\n");
3776 hp_flags |= MV_HP_ERRATA_60X1B2;
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05003777 break;
3778 }
3779 break;
3780
Jeff Garzike4e7b892006-01-31 12:18:41 -05003781 case chip_7042:
Mark Lord616d4a92008-05-02 02:08:32 -04003782 hp_flags |= MV_HP_PCIE | MV_HP_CUT_THROUGH;
Mark Lord306b30f2007-12-04 14:07:52 -05003783 if (pdev->vendor == PCI_VENDOR_ID_TTI &&
3784 (pdev->device == 0x2300 || pdev->device == 0x2310))
3785 {
Mark Lord4e520032007-12-11 12:58:05 -05003786 /*
3787 * Highpoint RocketRAID PCIe 23xx series cards:
3788 *
3789 * Unconfigured drives are treated as "Legacy"
3790 * by the BIOS, and it overwrites sector 8 with
3791 * a "Lgcy" metadata block prior to Linux boot.
3792 *
3793 * Configured drives (RAID or JBOD) leave sector 8
3794 * alone, but instead overwrite a high numbered
3795 * sector for the RAID metadata. This sector can
3796 * be determined exactly, by truncating the physical
3797 * drive capacity to a nice even GB value.
3798 *
3799 * RAID metadata is at: (dev->n_sectors & ~0xfffff)
3800 *
3801 * Warn the user, lest they think we're just buggy.
3802 */
3803 printk(KERN_WARNING DRV_NAME ": Highpoint RocketRAID"
3804 " BIOS CORRUPTS DATA on all attached drives,"
3805 " regardless of if/how they are configured."
3806 " BEWARE!\n");
3807 printk(KERN_WARNING DRV_NAME ": For data safety, do not"
3808 " use sectors 8-9 on \"Legacy\" drives,"
3809 " and avoid the final two gigabytes on"
3810 " all RocketRAID BIOS initialized drives.\n");
Mark Lord306b30f2007-12-04 14:07:52 -05003811 }
Mark Lord8e7decd2008-05-02 02:07:51 -04003812 /* drop through */
Jeff Garzike4e7b892006-01-31 12:18:41 -05003813 case chip_6042:
3814 hpriv->ops = &mv6xxx_ops;
Jeff Garzike4e7b892006-01-31 12:18:41 -05003815 hp_flags |= MV_HP_GEN_IIE;
Mark Lord616d4a92008-05-02 02:08:32 -04003816 if (board_idx == chip_6042 && mv_pci_cut_through_okay(host))
3817 hp_flags |= MV_HP_CUT_THROUGH;
Jeff Garzike4e7b892006-01-31 12:18:41 -05003818
Auke Kok44c10132007-06-08 15:46:36 -07003819 switch (pdev->revision) {
Mark Lord5cf73bf2008-05-27 17:58:56 -04003820 case 0x2: /* Rev.B0: the first/only public release */
Jeff Garzike4e7b892006-01-31 12:18:41 -05003821 hp_flags |= MV_HP_ERRATA_60X1C0;
3822 break;
3823 default:
3824 dev_printk(KERN_WARNING, &pdev->dev,
3825 "Applying 60X1C0 workarounds to unknown rev\n");
3826 hp_flags |= MV_HP_ERRATA_60X1C0;
3827 break;
3828 }
3829 break;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003830 case chip_soc:
Martin Michlmayr29b7e432009-05-04 20:58:50 +02003831 if (soc_is_65n(hpriv))
3832 hpriv->ops = &mv_soc_65n_ops;
3833 else
3834 hpriv->ops = &mv_soc_ops;
Saeed Bisharaeb3a55a2008-08-04 00:52:55 -11003835 hp_flags |= MV_HP_FLAG_SOC | MV_HP_GEN_IIE |
3836 MV_HP_ERRATA_60X1C0;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003837 break;
Jeff Garzike4e7b892006-01-31 12:18:41 -05003838
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05003839 default:
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003840 dev_printk(KERN_ERR, host->dev,
Jeff Garzik5796d1c2007-10-26 00:03:37 -04003841 "BUG: invalid board index %u\n", board_idx);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05003842 return 1;
3843 }
3844
3845 hpriv->hp_flags = hp_flags;
Mark Lord02a121d2007-12-01 13:07:22 -05003846 if (hp_flags & MV_HP_PCIE) {
Mark Lordcae5a292009-04-06 16:43:45 -04003847 hpriv->irq_cause_offset = PCIE_IRQ_CAUSE;
3848 hpriv->irq_mask_offset = PCIE_IRQ_MASK;
Mark Lord02a121d2007-12-01 13:07:22 -05003849 hpriv->unmask_all_irqs = PCIE_UNMASK_ALL_IRQS;
3850 } else {
Mark Lordcae5a292009-04-06 16:43:45 -04003851 hpriv->irq_cause_offset = PCI_IRQ_CAUSE;
3852 hpriv->irq_mask_offset = PCI_IRQ_MASK;
Mark Lord02a121d2007-12-01 13:07:22 -05003853 hpriv->unmask_all_irqs = PCI_UNMASK_ALL_IRQS;
3854 }
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05003855
3856 return 0;
3857}
3858
Brett Russ05b308e2005-10-05 17:08:53 -04003859/**
Jeff Garzik47c2b672005-11-12 21:13:17 -05003860 * mv_init_host - Perform some early initialization of the host.
Tejun Heo4447d352007-04-17 23:44:08 +09003861 * @host: ATA host to initialize
3862 * @board_idx: controller index
Brett Russ05b308e2005-10-05 17:08:53 -04003863 *
3864 * If possible, do an early global reset of the host. Then do
3865 * our port init and clear/unmask all/relevant host interrupts.
3866 *
3867 * LOCKING:
3868 * Inherited from caller.
3869 */
Tejun Heo4447d352007-04-17 23:44:08 +09003870static int mv_init_host(struct ata_host *host, unsigned int board_idx)
Brett Russ20f733e2005-09-01 18:26:17 -04003871{
3872 int rc = 0, n_hc, port, hc;
Tejun Heo4447d352007-04-17 23:44:08 +09003873 struct mv_host_priv *hpriv = host->private_data;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003874 void __iomem *mmio = hpriv->base;
Jeff Garzik47c2b672005-11-12 21:13:17 -05003875
Tejun Heo4447d352007-04-17 23:44:08 +09003876 rc = mv_chip_id(host, board_idx);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05003877 if (rc)
Mark Lord352fab72008-04-19 14:43:42 -04003878 goto done;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003879
Mark Lord1f398472008-05-27 17:54:48 -04003880 if (IS_SOC(hpriv)) {
Mark Lordcae5a292009-04-06 16:43:45 -04003881 hpriv->main_irq_cause_addr = mmio + SOC_HC_MAIN_IRQ_CAUSE;
3882 hpriv->main_irq_mask_addr = mmio + SOC_HC_MAIN_IRQ_MASK;
Mark Lord1f398472008-05-27 17:54:48 -04003883 } else {
Mark Lordcae5a292009-04-06 16:43:45 -04003884 hpriv->main_irq_cause_addr = mmio + PCI_HC_MAIN_IRQ_CAUSE;
3885 hpriv->main_irq_mask_addr = mmio + PCI_HC_MAIN_IRQ_MASK;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003886 }
Mark Lord352fab72008-04-19 14:43:42 -04003887
Thomas Reitmayr5d0fb2e2009-01-24 20:24:58 +01003888 /* initialize shadow irq mask with register's value */
3889 hpriv->main_irq_mask = readl(hpriv->main_irq_mask_addr);
3890
Mark Lord352fab72008-04-19 14:43:42 -04003891 /* global interrupt mask: 0 == mask everything */
Mark Lordc4de5732008-05-17 13:35:21 -04003892 mv_set_main_irq_mask(host, ~0, 0);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05003893
Tejun Heo4447d352007-04-17 23:44:08 +09003894 n_hc = mv_get_hc_count(host->ports[0]->flags);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05003895
Tejun Heo4447d352007-04-17 23:44:08 +09003896 for (port = 0; port < host->n_ports; port++)
Martin Michlmayr29b7e432009-05-04 20:58:50 +02003897 if (hpriv->ops->read_preamp)
3898 hpriv->ops->read_preamp(hpriv, port, mmio);
Brett Russ20f733e2005-09-01 18:26:17 -04003899
Jeff Garzikc9d39132005-11-13 17:47:51 -05003900 rc = hpriv->ops->reset_hc(hpriv, mmio, n_hc);
Jeff Garzik47c2b672005-11-12 21:13:17 -05003901 if (rc)
Brett Russ20f733e2005-09-01 18:26:17 -04003902 goto done;
Brett Russ20f733e2005-09-01 18:26:17 -04003903
Jeff Garzik522479f2005-11-12 22:14:02 -05003904 hpriv->ops->reset_flash(hpriv, mmio);
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003905 hpriv->ops->reset_bus(host, mmio);
Jeff Garzik47c2b672005-11-12 21:13:17 -05003906 hpriv->ops->enable_leds(hpriv, mmio);
Brett Russ20f733e2005-09-01 18:26:17 -04003907
Tejun Heo4447d352007-04-17 23:44:08 +09003908 for (port = 0; port < host->n_ports; port++) {
Tejun Heocbcdd872007-08-18 13:14:55 +09003909 struct ata_port *ap = host->ports[port];
Jeff Garzik2a47ce02005-11-12 23:05:14 -05003910 void __iomem *port_mmio = mv_port_base(mmio, port);
Tejun Heocbcdd872007-08-18 13:14:55 +09003911
3912 mv_port_init(&ap->ioaddr, port_mmio);
3913
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003914#ifdef CONFIG_PCI
Mark Lord1f398472008-05-27 17:54:48 -04003915 if (!IS_SOC(hpriv)) {
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003916 unsigned int offset = port_mmio - mmio;
3917 ata_port_pbar_desc(ap, MV_PRIMARY_BAR, -1, "mmio");
3918 ata_port_pbar_desc(ap, MV_PRIMARY_BAR, offset, "port");
3919 }
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003920#endif
Brett Russ20f733e2005-09-01 18:26:17 -04003921 }
3922
3923 for (hc = 0; hc < n_hc; hc++) {
Brett Russ31961942005-09-30 01:36:00 -04003924 void __iomem *hc_mmio = mv_hc_base(mmio, hc);
3925
3926 VPRINTK("HC%i: HC config=0x%08x HC IRQ cause "
3927 "(before clear)=0x%08x\n", hc,
Mark Lordcae5a292009-04-06 16:43:45 -04003928 readl(hc_mmio + HC_CFG),
3929 readl(hc_mmio + HC_IRQ_CAUSE));
Brett Russ31961942005-09-30 01:36:00 -04003930
3931 /* Clear any currently outstanding hc interrupt conditions */
Mark Lordcae5a292009-04-06 16:43:45 -04003932 writelfl(0, hc_mmio + HC_IRQ_CAUSE);
Brett Russ20f733e2005-09-01 18:26:17 -04003933 }
3934
Mark Lord44c65d12009-04-06 12:29:49 -04003935 if (!IS_SOC(hpriv)) {
3936 /* Clear any currently outstanding host interrupt conditions */
Mark Lordcae5a292009-04-06 16:43:45 -04003937 writelfl(0, mmio + hpriv->irq_cause_offset);
Brett Russ31961942005-09-30 01:36:00 -04003938
Mark Lord44c65d12009-04-06 12:29:49 -04003939 /* and unmask interrupt generation for host regs */
Mark Lordcae5a292009-04-06 16:43:45 -04003940 writelfl(hpriv->unmask_all_irqs, mmio + hpriv->irq_mask_offset);
Mark Lord44c65d12009-04-06 12:29:49 -04003941 }
Jeff Garzikfb621e22007-02-25 04:19:45 -05003942
Mark Lord6be96ac2009-02-19 10:38:04 -05003943 /*
3944 * enable only global host interrupts for now.
3945 * The per-port interrupts get done later as ports are set up.
3946 */
3947 mv_set_main_irq_mask(host, 0, PCI_ERR);
Mark Lord2b748a02009-03-10 22:01:17 -04003948 mv_set_irq_coalescing(host, irq_coalescing_io_count,
3949 irq_coalescing_usecs);
Brett Russ31961942005-09-30 01:36:00 -04003950done:
Brett Russ20f733e2005-09-01 18:26:17 -04003951 return rc;
3952}
3953
Byron Bradleyfbf14e22008-02-10 21:17:30 +00003954static int mv_create_dma_pools(struct mv_host_priv *hpriv, struct device *dev)
3955{
3956 hpriv->crqb_pool = dmam_pool_create("crqb_q", dev, MV_CRQB_Q_SZ,
3957 MV_CRQB_Q_SZ, 0);
3958 if (!hpriv->crqb_pool)
3959 return -ENOMEM;
3960
3961 hpriv->crpb_pool = dmam_pool_create("crpb_q", dev, MV_CRPB_Q_SZ,
3962 MV_CRPB_Q_SZ, 0);
3963 if (!hpriv->crpb_pool)
3964 return -ENOMEM;
3965
3966 hpriv->sg_tbl_pool = dmam_pool_create("sg_tbl", dev, MV_SG_TBL_SZ,
3967 MV_SG_TBL_SZ, 0);
3968 if (!hpriv->sg_tbl_pool)
3969 return -ENOMEM;
3970
3971 return 0;
3972}
3973
Lennert Buytenhek15a32632008-03-27 14:51:39 -04003974static void mv_conf_mbus_windows(struct mv_host_priv *hpriv,
3975 struct mbus_dram_target_info *dram)
3976{
3977 int i;
3978
3979 for (i = 0; i < 4; i++) {
3980 writel(0, hpriv->base + WINDOW_CTRL(i));
3981 writel(0, hpriv->base + WINDOW_BASE(i));
3982 }
3983
3984 for (i = 0; i < dram->num_cs; i++) {
3985 struct mbus_dram_window *cs = dram->cs + i;
3986
3987 writel(((cs->size - 1) & 0xffff0000) |
3988 (cs->mbus_attr << 8) |
3989 (dram->mbus_dram_target_id << 4) | 1,
3990 hpriv->base + WINDOW_CTRL(i));
3991 writel(cs->base, hpriv->base + WINDOW_BASE(i));
3992 }
3993}
3994
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003995/**
3996 * mv_platform_probe - handle a positive probe of an soc Marvell
3997 * host
3998 * @pdev: platform device found
3999 *
4000 * LOCKING:
4001 * Inherited from caller.
4002 */
4003static int mv_platform_probe(struct platform_device *pdev)
4004{
4005 static int printed_version;
4006 const struct mv_sata_platform_data *mv_platform_data;
4007 const struct ata_port_info *ppi[] =
4008 { &mv_port_info[chip_soc], NULL };
4009 struct ata_host *host;
4010 struct mv_host_priv *hpriv;
4011 struct resource *res;
4012 int n_ports, rc;
4013
4014 if (!printed_version++)
4015 dev_printk(KERN_INFO, &pdev->dev, "version " DRV_VERSION "\n");
4016
4017 /*
4018 * Simple resource validation ..
4019 */
4020 if (unlikely(pdev->num_resources != 2)) {
4021 dev_err(&pdev->dev, "invalid number of resources\n");
4022 return -EINVAL;
4023 }
4024
4025 /*
4026 * Get the register base first
4027 */
4028 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
4029 if (res == NULL)
4030 return -EINVAL;
4031
4032 /* allocate host */
4033 mv_platform_data = pdev->dev.platform_data;
4034 n_ports = mv_platform_data->n_ports;
4035
4036 host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
4037 hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL);
4038
4039 if (!host || !hpriv)
4040 return -ENOMEM;
4041 host->private_data = hpriv;
4042 hpriv->n_ports = n_ports;
4043
4044 host->iomap = NULL;
Saeed Bisharaf1cb0ea2008-02-18 07:42:28 -11004045 hpriv->base = devm_ioremap(&pdev->dev, res->start,
Julia Lawall041b5ea2009-08-06 16:05:08 -07004046 resource_size(res));
Mark Lordcae5a292009-04-06 16:43:45 -04004047 hpriv->base -= SATAHC0_REG_BASE;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05004048
Saeed Bisharac77a2f42009-12-06 18:26:18 +02004049#if defined(CONFIG_HAVE_CLK)
4050 hpriv->clk = clk_get(&pdev->dev, NULL);
4051 if (IS_ERR(hpriv->clk))
4052 dev_notice(&pdev->dev, "cannot get clkdev\n");
4053 else
4054 clk_enable(hpriv->clk);
4055#endif
4056
Lennert Buytenhek15a32632008-03-27 14:51:39 -04004057 /*
4058 * (Re-)program MBUS remapping windows if we are asked to.
4059 */
4060 if (mv_platform_data->dram != NULL)
4061 mv_conf_mbus_windows(hpriv, mv_platform_data->dram);
4062
Byron Bradleyfbf14e22008-02-10 21:17:30 +00004063 rc = mv_create_dma_pools(hpriv, &pdev->dev);
4064 if (rc)
Saeed Bisharac77a2f42009-12-06 18:26:18 +02004065 goto err;
Byron Bradleyfbf14e22008-02-10 21:17:30 +00004066
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05004067 /* initialize adapter */
4068 rc = mv_init_host(host, chip_soc);
4069 if (rc)
Saeed Bisharac77a2f42009-12-06 18:26:18 +02004070 goto err;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05004071
4072 dev_printk(KERN_INFO, &pdev->dev,
4073 "slots %u ports %d\n", (unsigned)MV_MAX_Q_DEPTH,
4074 host->n_ports);
4075
4076 return ata_host_activate(host, platform_get_irq(pdev, 0), mv_interrupt,
4077 IRQF_SHARED, &mv6_sht);
Saeed Bisharac77a2f42009-12-06 18:26:18 +02004078err:
4079#if defined(CONFIG_HAVE_CLK)
4080 if (!IS_ERR(hpriv->clk)) {
4081 clk_disable(hpriv->clk);
4082 clk_put(hpriv->clk);
4083 }
4084#endif
4085
4086 return rc;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05004087}
4088
4089/*
4090 *
4091 * mv_platform_remove - unplug a platform interface
4092 * @pdev: platform device
4093 *
4094 * A platform bus SATA device has been unplugged. Perform the needed
4095 * cleanup. Also called on module unload for any active devices.
4096 */
4097static int __devexit mv_platform_remove(struct platform_device *pdev)
4098{
4099 struct device *dev = &pdev->dev;
4100 struct ata_host *host = dev_get_drvdata(dev);
Saeed Bisharac77a2f42009-12-06 18:26:18 +02004101#if defined(CONFIG_HAVE_CLK)
4102 struct mv_host_priv *hpriv = host->private_data;
4103#endif
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05004104 ata_host_detach(host);
Saeed Bisharac77a2f42009-12-06 18:26:18 +02004105
4106#if defined(CONFIG_HAVE_CLK)
4107 if (!IS_ERR(hpriv->clk)) {
4108 clk_disable(hpriv->clk);
4109 clk_put(hpriv->clk);
4110 }
4111#endif
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05004112 return 0;
4113}
4114
4115static struct platform_driver mv_platform_driver = {
4116 .probe = mv_platform_probe,
4117 .remove = __devexit_p(mv_platform_remove),
4118 .driver = {
4119 .name = DRV_NAME,
4120 .owner = THIS_MODULE,
4121 },
4122};
4123
4124
Saeed Bishara7bb3c522008-01-30 11:50:45 -11004125#ifdef CONFIG_PCI
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05004126static int mv_pci_init_one(struct pci_dev *pdev,
4127 const struct pci_device_id *ent);
4128
Saeed Bishara7bb3c522008-01-30 11:50:45 -11004129
4130static struct pci_driver mv_pci_driver = {
4131 .name = DRV_NAME,
4132 .id_table = mv_pci_tbl,
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05004133 .probe = mv_pci_init_one,
Saeed Bishara7bb3c522008-01-30 11:50:45 -11004134 .remove = ata_pci_remove_one,
4135};
4136
Saeed Bishara7bb3c522008-01-30 11:50:45 -11004137/* move to PCI layer or libata core? */
4138static int pci_go_64(struct pci_dev *pdev)
4139{
4140 int rc;
4141
Yang Hongyang6a355282009-04-06 19:01:13 -07004142 if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
4143 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
Saeed Bishara7bb3c522008-01-30 11:50:45 -11004144 if (rc) {
Yang Hongyang284901a2009-04-06 19:01:15 -07004145 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Saeed Bishara7bb3c522008-01-30 11:50:45 -11004146 if (rc) {
4147 dev_printk(KERN_ERR, &pdev->dev,
4148 "64-bit DMA enable failed\n");
4149 return rc;
4150 }
4151 }
4152 } else {
Yang Hongyang284901a2009-04-06 19:01:15 -07004153 rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Saeed Bishara7bb3c522008-01-30 11:50:45 -11004154 if (rc) {
4155 dev_printk(KERN_ERR, &pdev->dev,
4156 "32-bit DMA enable failed\n");
4157 return rc;
4158 }
Yang Hongyang284901a2009-04-06 19:01:15 -07004159 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Saeed Bishara7bb3c522008-01-30 11:50:45 -11004160 if (rc) {
4161 dev_printk(KERN_ERR, &pdev->dev,
4162 "32-bit consistent DMA enable failed\n");
4163 return rc;
4164 }
4165 }
4166
4167 return rc;
4168}
4169
Brett Russ05b308e2005-10-05 17:08:53 -04004170/**
4171 * mv_print_info - Dump key info to kernel log for perusal.
Tejun Heo4447d352007-04-17 23:44:08 +09004172 * @host: ATA host to print info about
Brett Russ05b308e2005-10-05 17:08:53 -04004173 *
4174 * FIXME: complete this.
4175 *
4176 * LOCKING:
4177 * Inherited from caller.
4178 */
Tejun Heo4447d352007-04-17 23:44:08 +09004179static void mv_print_info(struct ata_host *host)
Brett Russ31961942005-09-30 01:36:00 -04004180{
Tejun Heo4447d352007-04-17 23:44:08 +09004181 struct pci_dev *pdev = to_pci_dev(host->dev);
4182 struct mv_host_priv *hpriv = host->private_data;
Auke Kok44c10132007-06-08 15:46:36 -07004183 u8 scc;
Jeff Garzikc1e4fe72007-07-09 12:29:31 -04004184 const char *scc_s, *gen;
Brett Russ31961942005-09-30 01:36:00 -04004185
4186 /* Use this to determine the HW stepping of the chip so we know
4187 * what errata to workaround
4188 */
Brett Russ31961942005-09-30 01:36:00 -04004189 pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &scc);
4190 if (scc == 0)
4191 scc_s = "SCSI";
4192 else if (scc == 0x01)
4193 scc_s = "RAID";
4194 else
Jeff Garzikc1e4fe72007-07-09 12:29:31 -04004195 scc_s = "?";
4196
4197 if (IS_GEN_I(hpriv))
4198 gen = "I";
4199 else if (IS_GEN_II(hpriv))
4200 gen = "II";
4201 else if (IS_GEN_IIE(hpriv))
4202 gen = "IIE";
4203 else
4204 gen = "?";
Brett Russ31961942005-09-30 01:36:00 -04004205
Jeff Garzika9524a72005-10-30 14:39:11 -05004206 dev_printk(KERN_INFO, &pdev->dev,
Jeff Garzikc1e4fe72007-07-09 12:29:31 -04004207 "Gen-%s %u slots %u ports %s mode IRQ via %s\n",
4208 gen, (unsigned)MV_MAX_Q_DEPTH, host->n_ports,
Brett Russ31961942005-09-30 01:36:00 -04004209 scc_s, (MV_HP_FLAG_MSI & hpriv->hp_flags) ? "MSI" : "INTx");
4210}
4211
Brett Russ05b308e2005-10-05 17:08:53 -04004212/**
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05004213 * mv_pci_init_one - handle a positive probe of a PCI Marvell host
Brett Russ05b308e2005-10-05 17:08:53 -04004214 * @pdev: PCI device found
4215 * @ent: PCI device ID entry for the matched host
4216 *
4217 * LOCKING:
4218 * Inherited from caller.
4219 */
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05004220static int mv_pci_init_one(struct pci_dev *pdev,
4221 const struct pci_device_id *ent)
Brett Russ20f733e2005-09-01 18:26:17 -04004222{
Jeff Garzik2dcb4072007-10-19 06:42:56 -04004223 static int printed_version;
Brett Russ20f733e2005-09-01 18:26:17 -04004224 unsigned int board_idx = (unsigned int)ent->driver_data;
Tejun Heo4447d352007-04-17 23:44:08 +09004225 const struct ata_port_info *ppi[] = { &mv_port_info[board_idx], NULL };
4226 struct ata_host *host;
4227 struct mv_host_priv *hpriv;
4228 int n_ports, rc;
Brett Russ20f733e2005-09-01 18:26:17 -04004229
Jeff Garzika9524a72005-10-30 14:39:11 -05004230 if (!printed_version++)
4231 dev_printk(KERN_INFO, &pdev->dev, "version " DRV_VERSION "\n");
Brett Russ20f733e2005-09-01 18:26:17 -04004232
Tejun Heo4447d352007-04-17 23:44:08 +09004233 /* allocate host */
4234 n_ports = mv_get_hc_count(ppi[0]->flags) * MV_PORTS_PER_HC;
4235
4236 host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
4237 hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL);
4238 if (!host || !hpriv)
4239 return -ENOMEM;
4240 host->private_data = hpriv;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05004241 hpriv->n_ports = n_ports;
Tejun Heo4447d352007-04-17 23:44:08 +09004242
4243 /* acquire resources */
Tejun Heo24dc5f32007-01-20 16:00:28 +09004244 rc = pcim_enable_device(pdev);
4245 if (rc)
Brett Russ20f733e2005-09-01 18:26:17 -04004246 return rc;
Brett Russ20f733e2005-09-01 18:26:17 -04004247
Tejun Heo0d5ff562007-02-01 15:06:36 +09004248 rc = pcim_iomap_regions(pdev, 1 << MV_PRIMARY_BAR, DRV_NAME);
4249 if (rc == -EBUSY)
Tejun Heo24dc5f32007-01-20 16:00:28 +09004250 pcim_pin_device(pdev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09004251 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09004252 return rc;
Tejun Heo4447d352007-04-17 23:44:08 +09004253 host->iomap = pcim_iomap_table(pdev);
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05004254 hpriv->base = host->iomap[MV_PRIMARY_BAR];
Brett Russ20f733e2005-09-01 18:26:17 -04004255
Jeff Garzikd88184f2007-02-26 01:26:06 -05004256 rc = pci_go_64(pdev);
4257 if (rc)
4258 return rc;
4259
Mark Lordda2fa9b2008-01-26 18:32:45 -05004260 rc = mv_create_dma_pools(hpriv, &pdev->dev);
4261 if (rc)
4262 return rc;
4263
Brett Russ20f733e2005-09-01 18:26:17 -04004264 /* initialize adapter */
Tejun Heo4447d352007-04-17 23:44:08 +09004265 rc = mv_init_host(host, board_idx);
Tejun Heo24dc5f32007-01-20 16:00:28 +09004266 if (rc)
4267 return rc;
Brett Russ20f733e2005-09-01 18:26:17 -04004268
Mark Lord6d3c30e2009-01-21 10:31:29 -05004269 /* Enable message-switched interrupts, if requested */
4270 if (msi && pci_enable_msi(pdev) == 0)
4271 hpriv->hp_flags |= MV_HP_FLAG_MSI;
Brett Russ20f733e2005-09-01 18:26:17 -04004272
Brett Russ31961942005-09-30 01:36:00 -04004273 mv_dump_pci_cfg(pdev, 0x68);
Tejun Heo4447d352007-04-17 23:44:08 +09004274 mv_print_info(host);
Brett Russ20f733e2005-09-01 18:26:17 -04004275
Tejun Heo4447d352007-04-17 23:44:08 +09004276 pci_set_master(pdev);
Jeff Garzikea8b4db2007-07-17 02:21:50 -04004277 pci_try_set_mwi(pdev);
Tejun Heo4447d352007-04-17 23:44:08 +09004278 return ata_host_activate(host, pdev->irq, mv_interrupt, IRQF_SHARED,
Jeff Garzikc5d3e452007-07-11 18:30:50 -04004279 IS_GEN_I(hpriv) ? &mv5_sht : &mv6_sht);
Brett Russ20f733e2005-09-01 18:26:17 -04004280}
Saeed Bishara7bb3c522008-01-30 11:50:45 -11004281#endif
Brett Russ20f733e2005-09-01 18:26:17 -04004282
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05004283static int mv_platform_probe(struct platform_device *pdev);
4284static int __devexit mv_platform_remove(struct platform_device *pdev);
4285
Brett Russ20f733e2005-09-01 18:26:17 -04004286static int __init mv_init(void)
4287{
Saeed Bishara7bb3c522008-01-30 11:50:45 -11004288 int rc = -ENODEV;
4289#ifdef CONFIG_PCI
4290 rc = pci_register_driver(&mv_pci_driver);
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05004291 if (rc < 0)
4292 return rc;
4293#endif
4294 rc = platform_driver_register(&mv_platform_driver);
4295
4296#ifdef CONFIG_PCI
4297 if (rc < 0)
4298 pci_unregister_driver(&mv_pci_driver);
Saeed Bishara7bb3c522008-01-30 11:50:45 -11004299#endif
4300 return rc;
Brett Russ20f733e2005-09-01 18:26:17 -04004301}
4302
4303static void __exit mv_exit(void)
4304{
Saeed Bishara7bb3c522008-01-30 11:50:45 -11004305#ifdef CONFIG_PCI
Brett Russ20f733e2005-09-01 18:26:17 -04004306 pci_unregister_driver(&mv_pci_driver);
Saeed Bishara7bb3c522008-01-30 11:50:45 -11004307#endif
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05004308 platform_driver_unregister(&mv_platform_driver);
Brett Russ20f733e2005-09-01 18:26:17 -04004309}
4310
4311MODULE_AUTHOR("Brett Russ");
4312MODULE_DESCRIPTION("SCSI low-level driver for Marvell SATA controllers");
4313MODULE_LICENSE("GPL");
4314MODULE_DEVICE_TABLE(pci, mv_pci_tbl);
4315MODULE_VERSION(DRV_VERSION);
Mark Lord17c5aab2008-04-16 14:56:51 -04004316MODULE_ALIAS("platform:" DRV_NAME);
Brett Russ20f733e2005-09-01 18:26:17 -04004317
Brett Russ20f733e2005-09-01 18:26:17 -04004318module_init(mv_init);
4319module_exit(mv_exit);