blob: 2baa4938d74134706e6a4363f1dae976e89fffb0 [file] [log] [blame]
Alan Jenkins9e1b9b82009-11-07 21:03:54 +00001config SYMBOL_PREFIX
2 string
3 default "_"
4
Bryan Wu1394f032007-05-06 14:50:22 -07005config MMU
Mike Frysingerbac7d892009-06-07 03:46:06 -04006 def_bool n
Bryan Wu1394f032007-05-06 14:50:22 -07007
8config FPU
Mike Frysingerbac7d892009-06-07 03:46:06 -04009 def_bool n
Bryan Wu1394f032007-05-06 14:50:22 -070010
11config RWSEM_GENERIC_SPINLOCK
Mike Frysingerbac7d892009-06-07 03:46:06 -040012 def_bool y
Bryan Wu1394f032007-05-06 14:50:22 -070013
14config RWSEM_XCHGADD_ALGORITHM
Mike Frysingerbac7d892009-06-07 03:46:06 -040015 def_bool n
Bryan Wu1394f032007-05-06 14:50:22 -070016
17config BLACKFIN
Mike Frysingerbac7d892009-06-07 03:46:06 -040018 def_bool y
Mike Frysinger652afdc2010-01-25 22:12:32 +000019 select HAVE_ARCH_KGDB
Mike Frysingere8f263d2010-01-26 07:33:53 +000020 select HAVE_ARCH_TRACEHOOK
Mike Frysingerf5074422010-07-21 09:13:02 -040021 select HAVE_DYNAMIC_FTRACE
22 select HAVE_FTRACE_MCOUNT_RECORD
Mike Frysinger1ee76d72009-06-10 04:45:29 -040023 select HAVE_FUNCTION_GRAPH_TRACER
Mike Frysinger1c873be2009-06-09 07:25:09 -040024 select HAVE_FUNCTION_TRACER
Mike Frysingeraebfef02010-01-22 07:35:20 -050025 select HAVE_FUNCTION_TRACE_MCOUNT_TEST
Sam Ravnborgec7748b2008-02-09 10:46:40 +010026 select HAVE_IDE
Mike Frysinger7db79172011-05-06 11:47:52 -040027 select HAVE_IRQ_WORK
Barry Songd86bfb12010-01-07 04:11:17 +000028 select HAVE_KERNEL_GZIP if RAMKERNEL
29 select HAVE_KERNEL_BZIP2 if RAMKERNEL
30 select HAVE_KERNEL_LZMA if RAMKERNEL
Mike Frysinger67df6cc2010-07-19 05:37:54 +000031 select HAVE_KERNEL_LZO if RAMKERNEL
Mathieu Desnoyers42d4b832008-02-02 15:10:34 -050032 select HAVE_OPROFILE
Mike Frysinger7db79172011-05-06 11:47:52 -040033 select HAVE_PERF_EVENTS
Mark Brown7563bbf2012-04-15 10:52:54 +010034 select ARCH_HAVE_CUSTOM_GPIO_H
Michael Hennericha4f0b32c2008-11-18 17:48:22 +080035 select ARCH_WANT_OPTIONAL_GPIOLIB
Thomas Gleixner7b028862011-01-19 20:29:58 +010036 select HAVE_GENERIC_HARDIRQS
Mike Frysingerbee18be2011-03-21 02:39:10 -040037 select GENERIC_ATOMIC64
Thomas Gleixner7b028862011-01-19 20:29:58 +010038 select GENERIC_IRQ_PROBE
39 select IRQ_PER_CPU if SMP
Cong Wangd314d742012-03-23 15:01:51 -070040 select HAVE_NMI_WATCHDOG if NMI_WATCHDOG
Thomas Gleixner6bba2682012-04-20 13:05:53 +000041 select GENERIC_SMP_IDLE_THREAD
Anna-Maria Gleixnerdfbaec02012-05-18 16:45:45 +000042 select ARCH_USES_GETTIMEOFFSET if !GENERIC_CLOCKEVENTS
Bryan Wu1394f032007-05-06 14:50:22 -070043
Mike Frysingerddf9dda2009-06-13 07:42:58 -040044config GENERIC_CSUM
45 def_bool y
46
Mike Frysinger70f12562009-06-07 17:18:25 -040047config GENERIC_BUG
48 def_bool y
49 depends on BUG
50
Aubrey Lie3defff2007-05-21 18:09:11 +080051config ZONE_DMA
Mike Frysingerbac7d892009-06-07 03:46:06 -040052 def_bool y
Aubrey Lie3defff2007-05-21 18:09:11 +080053
Michael Hennerichb2d15832007-07-24 15:46:36 +080054config GENERIC_GPIO
Mike Frysingerbac7d892009-06-07 03:46:06 -040055 def_bool y
Bryan Wu1394f032007-05-06 14:50:22 -070056
57config FORCE_MAX_ZONEORDER
58 int
59 default "14"
60
61config GENERIC_CALIBRATE_DELAY
Mike Frysingerbac7d892009-06-07 03:46:06 -040062 def_bool y
Bryan Wu1394f032007-05-06 14:50:22 -070063
Mike Frysinger6fa68e72009-06-08 18:45:01 -040064config LOCKDEP_SUPPORT
65 def_bool y
66
Mike Frysingerc7b412f2009-06-08 18:44:45 -040067config STACKTRACE_SUPPORT
68 def_bool y
69
Mike Frysinger8f860012009-06-08 12:49:48 -040070config TRACE_IRQFLAGS_SUPPORT
71 def_bool y
Bryan Wu1394f032007-05-06 14:50:22 -070072
Bryan Wu1394f032007-05-06 14:50:22 -070073source "init/Kconfig"
Matt Helsleydc52ddc2008-10-18 20:27:21 -070074
Bryan Wu1394f032007-05-06 14:50:22 -070075source "kernel/Kconfig.preempt"
76
Matt Helsleydc52ddc2008-10-18 20:27:21 -070077source "kernel/Kconfig.freezer"
78
Bryan Wu1394f032007-05-06 14:50:22 -070079menu "Blackfin Processor Options"
80
81comment "Processor and Board Settings"
82
83choice
84 prompt "CPU"
85 default BF533
86
Bryan Wu2f6f4bc2008-11-18 17:48:21 +080087config BF512
88 bool "BF512"
89 help
90 BF512 Processor Support.
91
92config BF514
93 bool "BF514"
94 help
95 BF514 Processor Support.
96
97config BF516
98 bool "BF516"
99 help
100 BF516 Processor Support.
101
102config BF518
103 bool "BF518"
104 help
105 BF518 Processor Support.
106
Michael Hennerich59003142007-10-21 16:54:27 +0800107config BF522
108 bool "BF522"
109 help
110 BF522 Processor Support.
111
Mike Frysinger1545a112007-12-24 16:54:48 +0800112config BF523
113 bool "BF523"
114 help
115 BF523 Processor Support.
116
117config BF524
118 bool "BF524"
119 help
120 BF524 Processor Support.
121
Michael Hennerich59003142007-10-21 16:54:27 +0800122config BF525
123 bool "BF525"
124 help
125 BF525 Processor Support.
126
Mike Frysinger1545a112007-12-24 16:54:48 +0800127config BF526
128 bool "BF526"
129 help
130 BF526 Processor Support.
131
Michael Hennerich59003142007-10-21 16:54:27 +0800132config BF527
133 bool "BF527"
134 help
135 BF527 Processor Support.
136
Bryan Wu1394f032007-05-06 14:50:22 -0700137config BF531
138 bool "BF531"
139 help
140 BF531 Processor Support.
141
142config BF532
143 bool "BF532"
144 help
145 BF532 Processor Support.
146
147config BF533
148 bool "BF533"
149 help
150 BF533 Processor Support.
151
152config BF534
153 bool "BF534"
154 help
155 BF534 Processor Support.
156
157config BF536
158 bool "BF536"
159 help
160 BF536 Processor Support.
161
162config BF537
163 bool "BF537"
164 help
165 BF537 Processor Support.
166
Michael Hennerichdc26aec2008-11-18 17:48:22 +0800167config BF538
168 bool "BF538"
169 help
170 BF538 Processor Support.
171
172config BF539
173 bool "BF539"
174 help
175 BF539 Processor Support.
176
Mike Frysinger5df326a2009-11-16 23:49:41 +0000177config BF542_std
Roy Huang24a07a12007-07-12 22:41:45 +0800178 bool "BF542"
179 help
180 BF542 Processor Support.
181
Mike Frysinger2f89c062009-02-04 16:49:45 +0800182config BF542M
183 bool "BF542m"
184 help
185 BF542 Processor Support.
186
Mike Frysinger5df326a2009-11-16 23:49:41 +0000187config BF544_std
Roy Huang24a07a12007-07-12 22:41:45 +0800188 bool "BF544"
189 help
190 BF544 Processor Support.
191
Mike Frysinger2f89c062009-02-04 16:49:45 +0800192config BF544M
193 bool "BF544m"
194 help
195 BF544 Processor Support.
196
Mike Frysinger5df326a2009-11-16 23:49:41 +0000197config BF547_std
Mike Frysinger7c7fd172007-11-15 21:10:21 +0800198 bool "BF547"
199 help
200 BF547 Processor Support.
201
Mike Frysinger2f89c062009-02-04 16:49:45 +0800202config BF547M
203 bool "BF547m"
204 help
205 BF547 Processor Support.
206
Mike Frysinger5df326a2009-11-16 23:49:41 +0000207config BF548_std
Roy Huang24a07a12007-07-12 22:41:45 +0800208 bool "BF548"
209 help
210 BF548 Processor Support.
211
Mike Frysinger2f89c062009-02-04 16:49:45 +0800212config BF548M
213 bool "BF548m"
214 help
215 BF548 Processor Support.
216
Mike Frysinger5df326a2009-11-16 23:49:41 +0000217config BF549_std
Roy Huang24a07a12007-07-12 22:41:45 +0800218 bool "BF549"
219 help
220 BF549 Processor Support.
221
Mike Frysinger2f89c062009-02-04 16:49:45 +0800222config BF549M
223 bool "BF549m"
224 help
225 BF549 Processor Support.
226
Bryan Wu1394f032007-05-06 14:50:22 -0700227config BF561
228 bool "BF561"
229 help
Mike Frysingercd88b4d2008-10-09 12:03:22 +0800230 BF561 Processor Support.
Bryan Wu1394f032007-05-06 14:50:22 -0700231
Bob Liub5affb02012-05-16 17:37:24 +0800232config BF609
233 bool "BF609"
234 select CLKDEV_LOOKUP
235 help
236 BF609 Processor Support.
237
Bryan Wu1394f032007-05-06 14:50:22 -0700238endchoice
239
Graf Yang46fa5ee2009-01-07 23:14:39 +0800240config SMP
241 depends on BF561
Yi Li0d152c22009-12-28 10:21:49 +0000242 select TICKSOURCE_CORETMR
Graf Yang46fa5ee2009-01-07 23:14:39 +0800243 bool "Symmetric multi-processing support"
244 ---help---
245 This enables support for systems with more than one CPU,
246 like the dual core BF561. If you have a system with only one
247 CPU, say N. If you have a system with more than one CPU, say Y.
248
249 If you don't know what to do here, say N.
250
251config NR_CPUS
252 int
253 depends on SMP
254 default 2 if BF561
255
Graf Yang0b39db22009-12-28 11:13:51 +0000256config HOTPLUG_CPU
257 bool "Support for hot-pluggable CPUs"
258 depends on SMP && HOTPLUG
259 default y
260
Mike Frysinger0c0497c2008-10-09 17:32:28 +0800261config BF_REV_MIN
262 int
Bob Liub5affb02012-05-16 17:37:24 +0800263 default 0 if (BF51x || BF52x || (BF54x && !BF54xM)) || BF60x
Mike Frysinger0c0497c2008-10-09 17:32:28 +0800264 default 2 if (BF537 || BF536 || BF534)
Mike Frysinger2f89c062009-02-04 16:49:45 +0800265 default 3 if (BF561 || BF533 || BF532 || BF531 || BF54xM)
Bryan Wu2f6f4bc2008-11-18 17:48:21 +0800266 default 4 if (BF538 || BF539)
Mike Frysinger0c0497c2008-10-09 17:32:28 +0800267
268config BF_REV_MAX
269 int
Bob Liub5affb02012-05-16 17:37:24 +0800270 default 2 if (BF51x || BF52x || (BF54x && !BF54xM)) || BF60x
Mike Frysinger2f89c062009-02-04 16:49:45 +0800271 default 3 if (BF537 || BF536 || BF534 || BF54xM)
Bryan Wu2f6f4bc2008-11-18 17:48:21 +0800272 default 5 if (BF561 || BF538 || BF539)
Mike Frysinger0c0497c2008-10-09 17:32:28 +0800273 default 6 if (BF533 || BF532 || BF531)
274
Bryan Wu1394f032007-05-06 14:50:22 -0700275choice
276 prompt "Silicon Rev"
Bob Liub5affb02012-05-16 17:37:24 +0800277 default BF_REV_0_0 if (BF51x || BF52x || BF60x)
Mike Frysingerf8b55652009-04-13 21:58:34 +0000278 default BF_REV_0_2 if (BF534 || BF536 || BF537 || (BF54x && !BF54xM))
Mike Frysinger2f89c062009-02-04 16:49:45 +0800279 default BF_REV_0_3 if (BF531 || BF532 || BF533 || BF54xM || BF561)
Roy Huang24a07a12007-07-12 22:41:45 +0800280
281config BF_REV_0_0
282 bool "0.0"
Bob Liub5affb02012-05-16 17:37:24 +0800283 depends on (BF51x || BF52x || (BF54x && !BF54xM) || BF60x)
Michael Hennerich59003142007-10-21 16:54:27 +0800284
285config BF_REV_0_1
Mike Frysingerd07f4382007-11-15 15:49:17 +0800286 bool "0.1"
Mike Frysinger3d15f302009-06-15 16:21:44 +0000287 depends on (BF51x || BF52x || (BF54x && !BF54xM))
Bryan Wu1394f032007-05-06 14:50:22 -0700288
289config BF_REV_0_2
290 bool "0.2"
Mike Frysinger8060bb62010-08-16 16:18:12 +0000291 depends on (BF51x || BF52x || BF537 || BF536 || BF534 || (BF54x && !BF54xM))
Bryan Wu1394f032007-05-06 14:50:22 -0700292
293config BF_REV_0_3
294 bool "0.3"
Mike Frysinger2f89c062009-02-04 16:49:45 +0800295 depends on (BF54xM || BF561 || BF537 || BF536 || BF534 || BF533 || BF532 || BF531)
Bryan Wu1394f032007-05-06 14:50:22 -0700296
297config BF_REV_0_4
298 bool "0.4"
Michael Hennerichdc26aec2008-11-18 17:48:22 +0800299 depends on (BF561 || BF533 || BF532 || BF531 || BF538 || BF539)
Bryan Wu1394f032007-05-06 14:50:22 -0700300
301config BF_REV_0_5
302 bool "0.5"
Michael Hennerichdc26aec2008-11-18 17:48:22 +0800303 depends on (BF561 || BF533 || BF532 || BF531 || BF538 || BF539)
Bryan Wu1394f032007-05-06 14:50:22 -0700304
Mike Frysinger49f72532008-10-09 12:06:27 +0800305config BF_REV_0_6
306 bool "0.6"
307 depends on (BF533 || BF532 || BF531)
308
Jie Zhangde3025f2007-06-25 18:04:12 +0800309config BF_REV_ANY
310 bool "any"
311
312config BF_REV_NONE
313 bool "none"
314
Bryan Wu1394f032007-05-06 14:50:22 -0700315endchoice
316
Roy Huang24a07a12007-07-12 22:41:45 +0800317config BF53x
318 bool
319 depends on (BF531 || BF532 || BF533 || BF534 || BF536 || BF537)
320 default y
321
Bryan Wu1394f032007-05-06 14:50:22 -0700322config MEM_MT48LC64M4A2FB_7E
323 bool
324 depends on (BFIN533_STAMP)
325 default y
326
327config MEM_MT48LC16M16A2TG_75
328 bool
329 depends on (BFIN533_EZKIT || BFIN561_EZKIT \
Harald Krapfenbauer60584342009-09-10 15:12:08 +0000330 || BFIN533_BLUETECHNIX_CM || BFIN537_BLUETECHNIX_CM_E \
331 || BFIN537_BLUETECHNIX_CM_U || H8606_HVSISTEMAS \
332 || BFIN527_BLUETECHNIX_CM)
Bryan Wu1394f032007-05-06 14:50:22 -0700333 default y
334
335config MEM_MT48LC32M8A2_75
336 bool
Mike Frysinger084f9eb2010-05-20 04:26:54 +0000337 depends on (BFIN518F_EZBRD || BFIN537_STAMP || PNAV10 || BFIN538_EZKIT)
Bryan Wu1394f032007-05-06 14:50:22 -0700338 default y
339
340config MEM_MT48LC8M32B2B5_7
341 bool
342 depends on (BFIN561_BLUETECHNIX_CM)
343 default y
344
Michael Hennerich59003142007-10-21 16:54:27 +0800345config MEM_MT48LC32M16A2TG_75
346 bool
Michael Hennerich8effc4a2010-06-15 09:51:05 +0000347 depends on (BFIN527_EZKIT || BFIN527_EZKIT_V2 || BFIN532_IP0X || BLACKSTAMP || BFIN527_AD7160EVAL)
Michael Hennerich59003142007-10-21 16:54:27 +0800348 default y
349
Graf Yangee48efb2009-06-18 04:32:04 +0000350config MEM_MT48H32M16LFCJ_75
351 bool
352 depends on (BFIN526_EZBRD)
353 default y
354
Bryan Wu2f6f4bc2008-11-18 17:48:21 +0800355source "arch/blackfin/mach-bf518/Kconfig"
Michael Hennerich59003142007-10-21 16:54:27 +0800356source "arch/blackfin/mach-bf527/Kconfig"
Bryan Wu1394f032007-05-06 14:50:22 -0700357source "arch/blackfin/mach-bf533/Kconfig"
358source "arch/blackfin/mach-bf561/Kconfig"
359source "arch/blackfin/mach-bf537/Kconfig"
Michael Hennerichdc26aec2008-11-18 17:48:22 +0800360source "arch/blackfin/mach-bf538/Kconfig"
Roy Huang24a07a12007-07-12 22:41:45 +0800361source "arch/blackfin/mach-bf548/Kconfig"
Bob Liub5affb02012-05-16 17:37:24 +0800362source "arch/blackfin/mach-bf609/Kconfig"
Bryan Wu1394f032007-05-06 14:50:22 -0700363
364menu "Board customizations"
365
366config CMDLINE_BOOL
367 bool "Default bootloader kernel arguments"
368
369config CMDLINE
370 string "Initial kernel command string"
371 depends on CMDLINE_BOOL
372 default "console=ttyBF0,57600"
373 help
374 If you don't have a boot loader capable of passing a command line string
375 to the kernel, you may specify one here. As a minimum, you should specify
376 the memory size and the root device (e.g., mem=8M, root=/dev/nfs).
377
Mike Frysinger5f004c22008-04-25 02:11:24 +0800378config BOOT_LOAD
379 hex "Kernel load address for booting"
380 default "0x1000"
381 range 0x1000 0x20000000
382 help
383 This option allows you to set the load address of the kernel.
384 This can be useful if you are on a board which has a small amount
385 of memory or you wish to reserve some memory at the beginning of
386 the address space.
387
388 Note that you need to keep this value above 4k (0x1000) as this
389 memory region is used to capture NULL pointer references as well
390 as some core kernel functions.
391
Bob Liub5affb02012-05-16 17:37:24 +0800392config PHY_RAM_BASE_ADDRESS
393 hex "Physical RAM Base"
394 default 0x0
395 help
396 set BF609 FPGA physical SRAM base address
397
Michael Hennerich8cc71172008-10-13 14:45:06 +0800398config ROM_BASE
399 hex "Kernel ROM Base"
Mike Frysinger86249912008-11-18 17:48:22 +0800400 depends on ROMKERNEL
Barry Songd86bfb12010-01-07 04:11:17 +0000401 default "0x20040040"
Michael Hennerich8cc71172008-10-13 14:45:06 +0800402 range 0x20000000 0x20400000 if !(BF54x || BF561)
403 range 0x20000000 0x30000000 if (BF54x || BF561)
404 help
Barry Songd86bfb12010-01-07 04:11:17 +0000405 Make sure your ROM base does not include any file-header
406 information that is prepended to the kernel.
407
408 For example, the bootable U-Boot format (created with
409 mkimage) has a 64 byte header (0x40). So while the image
410 you write to flash might start at say 0x20080000, you have
411 to add 0x40 to get the kernel's ROM base as it will come
412 after the header.
Michael Hennerich8cc71172008-10-13 14:45:06 +0800413
Robin Getzf16295e2007-08-03 18:07:17 +0800414comment "Clock/PLL Setup"
Bryan Wu1394f032007-05-06 14:50:22 -0700415
416config CLKIN_HZ
Sonic Zhang2fb6cb42008-04-25 04:39:28 +0800417 int "Frequency of the crystal on the board in Hz"
Mike Frysinger5d1617b2008-04-24 05:03:26 +0800418 default "10000000" if BFIN532_IP0X
Mike Frysingerd0cb9b42009-06-11 21:52:35 +0000419 default "11059200" if BFIN533_STAMP
420 default "24576000" if PNAV10
421 default "25000000" # most people use this
422 default "27000000" if BFIN533_EZKIT
423 default "30000000" if BFIN561_EZKIT
Michael Hennerich8effc4a2010-06-15 09:51:05 +0000424 default "24000000" if BFIN527_AD7160EVAL
Bryan Wu1394f032007-05-06 14:50:22 -0700425 help
426 The frequency of CLKIN crystal oscillator on the board in Hz.
Sonic Zhang2fb6cb42008-04-25 04:39:28 +0800427 Warning: This value should match the crystal on the board. Otherwise,
428 peripherals won't work properly.
Bryan Wu1394f032007-05-06 14:50:22 -0700429
Robin Getzf16295e2007-08-03 18:07:17 +0800430config BFIN_KERNEL_CLOCK
431 bool "Re-program Clocks while Kernel boots?"
432 default n
433 help
434 This option decides if kernel clocks are re-programed from the
435 bootloader settings. If the clocks are not set, the SDRAM settings
436 are also not changed, and the Bootloader does 100% of the hardware
437 configuration.
438
439config PLL_BYPASS
Mike Frysingere4e9a7a2007-11-15 20:39:34 +0800440 bool "Bypass PLL"
Bob Liu7c141c12012-05-17 17:15:40 +0800441 depends on BFIN_KERNEL_CLOCK && (!BF60x)
Mike Frysingere4e9a7a2007-11-15 20:39:34 +0800442 default n
Robin Getzf16295e2007-08-03 18:07:17 +0800443
444config CLKIN_HALF
445 bool "Half Clock In"
446 depends on BFIN_KERNEL_CLOCK && (! PLL_BYPASS)
447 default n
448 help
449 If this is set the clock will be divided by 2, before it goes to the PLL.
450
451config VCO_MULT
452 int "VCO Multiplier"
453 depends on BFIN_KERNEL_CLOCK && (! PLL_BYPASS)
454 range 1 64
455 default "22" if BFIN533_EZKIT
456 default "45" if BFIN533_STAMP
Michael Hennerich6924dfb2009-12-07 13:41:28 +0000457 default "20" if (BFIN537_STAMP || BFIN527_EZKIT || BFIN527_EZKIT_V2 || BFIN548_EZKIT || BFIN548_BLUETECHNIX_CM || BFIN538_EZKIT)
Robin Getzf16295e2007-08-03 18:07:17 +0800458 default "22" if BFIN533_BLUETECHNIX_CM
Harald Krapfenbauer60584342009-09-10 15:12:08 +0000459 default "20" if (BFIN537_BLUETECHNIX_CM_E || BFIN537_BLUETECHNIX_CM_U || BFIN527_BLUETECHNIX_CM || BFIN561_BLUETECHNIX_CM)
Bob Liu7c141c12012-05-17 17:15:40 +0800460 default "20" if (BFIN561_EZKIT || BF609)
Bryan Wu2f6f4bc2008-11-18 17:48:21 +0800461 default "16" if (H8606_HVSISTEMAS || BLACKSTAMP || BFIN526_EZBRD || BFIN518F_EZBRD)
Michael Hennerich8effc4a2010-06-15 09:51:05 +0000462 default "25" if BFIN527_AD7160EVAL
Robin Getzf16295e2007-08-03 18:07:17 +0800463 help
464 This controls the frequency of the on-chip PLL. This can be between 1 and 64.
465 PLL Frequency = (Crystal Frequency) * (this setting)
466
467choice
468 prompt "Core Clock Divider"
469 depends on BFIN_KERNEL_CLOCK
470 default CCLK_DIV_1
471 help
472 This sets the frequency of the core. It can be 1, 2, 4 or 8
473 Core Frequency = (PLL frequency) / (this setting)
474
475config CCLK_DIV_1
476 bool "1"
477
478config CCLK_DIV_2
479 bool "2"
480
481config CCLK_DIV_4
482 bool "4"
483
484config CCLK_DIV_8
485 bool "8"
486endchoice
487
488config SCLK_DIV
489 int "System Clock Divider"
490 depends on BFIN_KERNEL_CLOCK
491 range 1 15
Bob Liu7c141c12012-05-17 17:15:40 +0800492 default 4
Robin Getzf16295e2007-08-03 18:07:17 +0800493 help
Bob Liu7c141c12012-05-17 17:15:40 +0800494 This sets the frequency of the system clock (including SDRAM or DDR) on
495 !BF60x else it set the clock for system buses and provides the
496 source from which SCLK0 and SCLK1 are derived.
Robin Getzf16295e2007-08-03 18:07:17 +0800497 This can be between 1 and 15
498 System Clock = (PLL frequency) / (this setting)
499
Bob Liu7c141c12012-05-17 17:15:40 +0800500config SCLK0_DIV
501 int "System Clock0 Divider"
502 depends on BFIN_KERNEL_CLOCK && BF60x
503 range 1 15
504 default 1
505 help
506 This sets the frequency of the system clock0 for PVP and all other
507 peripherals not clocked by SCLK1.
508 This can be between 1 and 15
509 System Clock0 = (System Clock) / (this setting)
510
511config SCLK1_DIV
512 int "System Clock1 Divider"
513 depends on BFIN_KERNEL_CLOCK && BF60x
514 range 1 15
515 default 1
516 help
517 This sets the frequency of the system clock1 (including SPORT, SPI and ACM).
518 This can be between 1 and 15
519 System Clock1 = (System Clock) / (this setting)
520
521config DCLK_DIV
522 int "DDR Clock Divider"
523 depends on BFIN_KERNEL_CLOCK && BF60x
524 range 1 15
525 default 2
526 help
527 This sets the frequency of the DDR memory.
528 This can be between 1 and 15
529 DDR Clock = (PLL frequency) / (this setting)
530
Mike Frysinger5f004c22008-04-25 02:11:24 +0800531choice
532 prompt "DDR SDRAM Chip Type"
533 depends on BFIN_KERNEL_CLOCK
534 depends on BF54x
535 default MEM_MT46V32M16_5B
536
537config MEM_MT46V32M16_6T
538 bool "MT46V32M16_6T"
539
540config MEM_MT46V32M16_5B
541 bool "MT46V32M16_5B"
542endchoice
543
Michael Hennerich73feb5c2009-01-07 23:14:39 +0800544choice
545 prompt "DDR/SDRAM Timing"
Bob Liu7c141c12012-05-17 17:15:40 +0800546 depends on BFIN_KERNEL_CLOCK && !BF60x
Michael Hennerich73feb5c2009-01-07 23:14:39 +0800547 default BFIN_KERNEL_CLOCK_MEMINIT_CALC
548 help
549 This option allows you to specify Blackfin SDRAM/DDR Timing parameters
550 The calculated SDRAM timing parameters may not be 100%
551 accurate - This option is therefore marked experimental.
552
553config BFIN_KERNEL_CLOCK_MEMINIT_CALC
554 bool "Calculate Timings (EXPERIMENTAL)"
555 depends on EXPERIMENTAL
556
557config BFIN_KERNEL_CLOCK_MEMINIT_SPEC
558 bool "Provide accurate Timings based on target SCLK"
559 help
560 Please consult the Blackfin Hardware Reference Manuals as well
561 as the memory device datasheet.
562 http://docs.blackfin.uclinux.org/doku.php?id=bfin:sdram
563endchoice
564
565menu "Memory Init Control"
566 depends on BFIN_KERNEL_CLOCK_MEMINIT_SPEC
567
568config MEM_DDRCTL0
569 depends on BF54x
570 hex "DDRCTL0"
571 default 0x0
572
573config MEM_DDRCTL1
574 depends on BF54x
575 hex "DDRCTL1"
576 default 0x0
577
578config MEM_DDRCTL2
579 depends on BF54x
580 hex "DDRCTL2"
581 default 0x0
582
583config MEM_EBIU_DDRQUE
584 depends on BF54x
585 hex "DDRQUE"
586 default 0x0
587
588config MEM_SDRRC
589 depends on !BF54x
590 hex "SDRRC"
591 default 0x0
592
593config MEM_SDGCTL
594 depends on !BF54x
595 hex "SDGCTL"
596 default 0x0
597endmenu
598
Robin Getzf16295e2007-08-03 18:07:17 +0800599#
600# Max & Min Speeds for various Chips
601#
602config MAX_VCO_HZ
603 int
Bryan Wu2f6f4bc2008-11-18 17:48:21 +0800604 default 400000000 if BF512
605 default 400000000 if BF514
606 default 400000000 if BF516
607 default 400000000 if BF518
Mike Frysinger7b062632009-08-11 21:27:09 +0000608 default 400000000 if BF522
609 default 600000000 if BF523
Mike Frysinger1545a112007-12-24 16:54:48 +0800610 default 400000000 if BF524
Robin Getzf16295e2007-08-03 18:07:17 +0800611 default 600000000 if BF525
Mike Frysinger1545a112007-12-24 16:54:48 +0800612 default 400000000 if BF526
Robin Getzf16295e2007-08-03 18:07:17 +0800613 default 600000000 if BF527
614 default 400000000 if BF531
615 default 400000000 if BF532
616 default 750000000 if BF533
617 default 500000000 if BF534
618 default 400000000 if BF536
619 default 600000000 if BF537
Robin Getzf72eecb2007-11-21 16:29:20 +0800620 default 533333333 if BF538
621 default 533333333 if BF539
Robin Getzf16295e2007-08-03 18:07:17 +0800622 default 600000000 if BF542
Robin Getzf72eecb2007-11-21 16:29:20 +0800623 default 533333333 if BF544
Mike Frysinger1545a112007-12-24 16:54:48 +0800624 default 600000000 if BF547
625 default 600000000 if BF548
Robin Getzf72eecb2007-11-21 16:29:20 +0800626 default 533333333 if BF549
Robin Getzf16295e2007-08-03 18:07:17 +0800627 default 600000000 if BF561
Bob Liu7c141c12012-05-17 17:15:40 +0800628 default 800000000 if BF609
Robin Getzf16295e2007-08-03 18:07:17 +0800629
630config MIN_VCO_HZ
631 int
632 default 50000000
633
634config MAX_SCLK_HZ
635 int
Bob Liu7c141c12012-05-17 17:15:40 +0800636 default 200000000 if BF609
Robin Getzf72eecb2007-11-21 16:29:20 +0800637 default 133333333
Robin Getzf16295e2007-08-03 18:07:17 +0800638
639config MIN_SCLK_HZ
640 int
641 default 27000000
642
643comment "Kernel Timer/Scheduler"
644
645source kernel/Kconfig.hz
646
Anna-Maria Gleixnerdfbaec02012-05-18 16:45:45 +0000647config SET_GENERIC_CLOCKEVENTS
Vitja Makarov8b5f79f2008-02-29 12:24:23 +0800648 bool "Generic clock events"
Vitja Makarov8b5f79f2008-02-29 12:24:23 +0800649 default y
Anna-Maria Gleixnerdfbaec02012-05-18 16:45:45 +0000650 select GENERIC_CLOCKEVENTS
Vitja Makarov8b5f79f2008-02-29 12:24:23 +0800651
Yi Li0d152c22009-12-28 10:21:49 +0000652menu "Clock event device"
Graf Yang1fa9be72009-05-15 11:01:59 +0000653 depends on GENERIC_CLOCKEVENTS
Graf Yang1fa9be72009-05-15 11:01:59 +0000654config TICKSOURCE_GPTMR0
Yi Li0d152c22009-12-28 10:21:49 +0000655 bool "GPTimer0"
656 depends on !SMP
Graf Yang1fa9be72009-05-15 11:01:59 +0000657 select BFIN_GPTIMERS
Graf Yang1fa9be72009-05-15 11:01:59 +0000658
659config TICKSOURCE_CORETMR
Yi Li0d152c22009-12-28 10:21:49 +0000660 bool "Core timer"
661 default y
662endmenu
Graf Yang1fa9be72009-05-15 11:01:59 +0000663
Yi Li0d152c22009-12-28 10:21:49 +0000664menu "Clock souce"
Vitja Makarov8b5f79f2008-02-29 12:24:23 +0800665 depends on GENERIC_CLOCKEVENTS
Yi Li0d152c22009-12-28 10:21:49 +0000666config CYCLES_CLOCKSOURCE
667 bool "CYCLES"
668 default y
Vitja Makarov8b5f79f2008-02-29 12:24:23 +0800669 depends on !BFIN_SCRATCH_REG_CYCLES
Graf Yang1fa9be72009-05-15 11:01:59 +0000670 depends on !SMP
Vitja Makarov8b5f79f2008-02-29 12:24:23 +0800671 help
672 If you say Y here, you will enable support for using the 'cycles'
673 registers as a clock source. Doing so means you will be unable to
674 safely write to the 'cycles' register during runtime. You will
675 still be able to read it (such as for performance monitoring), but
676 writing the registers will most likely crash the kernel.
677
Graf Yang1fa9be72009-05-15 11:01:59 +0000678config GPTMR0_CLOCKSOURCE
Yi Li0d152c22009-12-28 10:21:49 +0000679 bool "GPTimer0"
Mike Frysinger3aca47c2009-06-18 19:40:47 +0000680 select BFIN_GPTIMERS
Graf Yang1fa9be72009-05-15 11:01:59 +0000681 depends on !TICKSOURCE_GPTMR0
Yi Li0d152c22009-12-28 10:21:49 +0000682endmenu
Graf Yang1fa9be72009-05-15 11:01:59 +0000683
Mike Frysinger5f004c22008-04-25 02:11:24 +0800684comment "Misc"
Sonic Zhang971d5bc2008-01-27 16:32:31 +0800685
Mike Frysingerf0b5d122007-08-05 17:03:59 +0800686choice
687 prompt "Blackfin Exception Scratch Register"
688 default BFIN_SCRATCH_REG_RETN
689 help
690 Select the resource to reserve for the Exception handler:
691 - RETN: Non-Maskable Interrupt (NMI)
692 - RETE: Exception Return (JTAG/ICE)
693 - CYCLES: Performance counter
694
695 If you are unsure, please select "RETN".
696
697config BFIN_SCRATCH_REG_RETN
698 bool "RETN"
699 help
700 Use the RETN register in the Blackfin exception handler
701 as a stack scratch register. This means you cannot
702 safely use NMI on the Blackfin while running Linux, but
703 you can debug the system with a JTAG ICE and use the
704 CYCLES performance registers.
705
706 If you are unsure, please select "RETN".
707
708config BFIN_SCRATCH_REG_RETE
709 bool "RETE"
710 help
711 Use the RETE register in the Blackfin exception handler
712 as a stack scratch register. This means you cannot
713 safely use a JTAG ICE while debugging a Blackfin board,
714 but you can safely use the CYCLES performance registers
715 and the NMI.
716
717 If you are unsure, please select "RETN".
718
719config BFIN_SCRATCH_REG_CYCLES
720 bool "CYCLES"
721 help
722 Use the CYCLES register in the Blackfin exception handler
723 as a stack scratch register. This means you cannot
724 safely use the CYCLES performance registers on a Blackfin
725 board at anytime, but you can debug the system with a JTAG
726 ICE and use the NMI.
727
728 If you are unsure, please select "RETN".
729
730endchoice
731
Bryan Wu1394f032007-05-06 14:50:22 -0700732endmenu
733
734
735menu "Blackfin Kernel Optimizations"
736
Bryan Wu1394f032007-05-06 14:50:22 -0700737comment "Memory Optimizations"
738
739config I_ENTRY_L1
740 bool "Locate interrupt entry code in L1 Memory"
741 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500742 depends on !SMP
Bryan Wu1394f032007-05-06 14:50:22 -0700743 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200744 If enabled, interrupt entry code (STORE/RESTORE CONTEXT) is linked
745 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700746
747config EXCPT_IRQ_SYSC_L1
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200748 bool "Locate entire ASM lowlevel exception / interrupt - Syscall and CPLB handler code in L1 Memory"
Bryan Wu1394f032007-05-06 14:50:22 -0700749 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500750 depends on !SMP
Bryan Wu1394f032007-05-06 14:50:22 -0700751 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200752 If enabled, the entire ASM lowlevel exception and interrupt entry code
Michael Hennerichcfefe3c2008-02-09 04:12:37 +0800753 (STORE/RESTORE CONTEXT) is linked into L1 instruction memory.
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200754 (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700755
756config DO_IRQ_L1
757 bool "Locate frequently called do_irq dispatcher function in L1 Memory"
758 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500759 depends on !SMP
Bryan Wu1394f032007-05-06 14:50:22 -0700760 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200761 If enabled, the frequently called do_irq dispatcher function is linked
762 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700763
764config CORE_TIMER_IRQ_L1
765 bool "Locate frequently called timer_interrupt() function in L1 Memory"
766 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500767 depends on !SMP
Bryan Wu1394f032007-05-06 14:50:22 -0700768 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200769 If enabled, the frequently called timer_interrupt() function is linked
770 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700771
772config IDLE_L1
773 bool "Locate frequently idle function in L1 Memory"
774 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500775 depends on !SMP
Bryan Wu1394f032007-05-06 14:50:22 -0700776 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200777 If enabled, the frequently called idle function is linked
778 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700779
780config SCHEDULE_L1
781 bool "Locate kernel schedule function in L1 Memory"
782 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500783 depends on !SMP
Bryan Wu1394f032007-05-06 14:50:22 -0700784 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200785 If enabled, the frequently called kernel schedule is linked
786 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700787
788config ARITHMETIC_OPS_L1
789 bool "Locate kernel owned arithmetic functions in L1 Memory"
790 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500791 depends on !SMP
Bryan Wu1394f032007-05-06 14:50:22 -0700792 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200793 If enabled, arithmetic functions are linked
794 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700795
796config ACCESS_OK_L1
797 bool "Locate access_ok function in L1 Memory"
798 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500799 depends on !SMP
Bryan Wu1394f032007-05-06 14:50:22 -0700800 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200801 If enabled, the access_ok function is linked
802 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700803
804config MEMSET_L1
805 bool "Locate memset function in L1 Memory"
806 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500807 depends on !SMP
Bryan Wu1394f032007-05-06 14:50:22 -0700808 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200809 If enabled, the memset function is linked
810 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700811
812config MEMCPY_L1
813 bool "Locate memcpy function in L1 Memory"
814 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500815 depends on !SMP
Bryan Wu1394f032007-05-06 14:50:22 -0700816 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200817 If enabled, the memcpy function is linked
818 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700819
Robin Getz479ba602010-05-03 17:23:20 +0000820config STRCMP_L1
821 bool "locate strcmp function in L1 Memory"
822 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500823 depends on !SMP
Robin Getz479ba602010-05-03 17:23:20 +0000824 help
825 If enabled, the strcmp function is linked
826 into L1 instruction memory (less latency).
827
828config STRNCMP_L1
829 bool "locate strncmp function in L1 Memory"
830 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500831 depends on !SMP
Robin Getz479ba602010-05-03 17:23:20 +0000832 help
833 If enabled, the strncmp function is linked
834 into L1 instruction memory (less latency).
835
836config STRCPY_L1
837 bool "locate strcpy function in L1 Memory"
838 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500839 depends on !SMP
Robin Getz479ba602010-05-03 17:23:20 +0000840 help
841 If enabled, the strcpy function is linked
842 into L1 instruction memory (less latency).
843
844config STRNCPY_L1
845 bool "locate strncpy function in L1 Memory"
846 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500847 depends on !SMP
Robin Getz479ba602010-05-03 17:23:20 +0000848 help
849 If enabled, the strncpy function is linked
850 into L1 instruction memory (less latency).
851
Bryan Wu1394f032007-05-06 14:50:22 -0700852config SYS_BFIN_SPINLOCK_L1
853 bool "Locate sys_bfin_spinlock function in L1 Memory"
854 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500855 depends on !SMP
Bryan Wu1394f032007-05-06 14:50:22 -0700856 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200857 If enabled, sys_bfin_spinlock function is linked
858 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700859
860config IP_CHECKSUM_L1
861 bool "Locate IP Checksum function in L1 Memory"
862 default n
Mike Frysinger820b1272011-02-02 22:31:42 -0500863 depends on !SMP
Bryan Wu1394f032007-05-06 14:50:22 -0700864 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200865 If enabled, the IP Checksum function is linked
866 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700867
868config CACHELINE_ALIGNED_L1
869 bool "Locate cacheline_aligned data to L1 Data Memory"
Michael Hennerich157cc5a2007-07-12 16:20:21 +0800870 default y if !BF54x
871 default n if BF54x
Mike Frysinger95fc2d8f2012-03-28 11:43:02 +0800872 depends on !SMP && !BF531 && !CRC32
Bryan Wu1394f032007-05-06 14:50:22 -0700873 help
Matt LaPlante692105b2009-01-26 11:12:25 +0100874 If enabled, cacheline_aligned data is linked
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200875 into L1 data memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700876
877config SYSCALL_TAB_L1
878 bool "Locate Syscall Table L1 Data Memory"
879 default n
Mike Frysinger820b1272011-02-02 22:31:42 -0500880 depends on !SMP && !BF531
Bryan Wu1394f032007-05-06 14:50:22 -0700881 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200882 If enabled, the Syscall LUT is linked
883 into L1 data memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700884
885config CPLB_SWITCH_TAB_L1
886 bool "Locate CPLB Switch Tables L1 Data Memory"
887 default n
Mike Frysinger820b1272011-02-02 22:31:42 -0500888 depends on !SMP && !BF531
Bryan Wu1394f032007-05-06 14:50:22 -0700889 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200890 If enabled, the CPLB Switch Tables are linked
891 into L1 data memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700892
Mike Frysinger820b1272011-02-02 22:31:42 -0500893config ICACHE_FLUSH_L1
894 bool "Locate icache flush funcs in L1 Inst Memory"
Mike Frysinger74181292010-05-27 22:46:46 +0000895 default y
896 help
Mike Frysinger820b1272011-02-02 22:31:42 -0500897 If enabled, the Blackfin icache flushing functions are linked
Mike Frysinger74181292010-05-27 22:46:46 +0000898 into L1 instruction memory.
899
900 Note that this might be required to address anomalies, but
901 these functions are pretty small, so it shouldn't be too bad.
902 If you are using a processor affected by an anomaly, the build
903 system will double check for you and prevent it.
904
Mike Frysinger820b1272011-02-02 22:31:42 -0500905config DCACHE_FLUSH_L1
906 bool "Locate dcache flush funcs in L1 Inst Memory"
907 default y
908 depends on !SMP
909 help
910 If enabled, the Blackfin dcache flushing functions are linked
911 into L1 instruction memory.
912
Graf Yangca87b7a2008-10-08 17:30:01 +0800913config APP_STACK_L1
914 bool "Support locating application stack in L1 Scratch Memory"
915 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500916 depends on !SMP
Graf Yangca87b7a2008-10-08 17:30:01 +0800917 help
918 If enabled the application stack can be located in L1
919 scratch memory (less latency).
920
921 Currently only works with FLAT binaries.
922
Mike Frysinger6ad2b842008-10-28 11:03:09 +0800923config EXCEPTION_L1_SCRATCH
924 bool "Locate exception stack in L1 Scratch Memory"
925 default n
Mike Frysinger820b1272011-02-02 22:31:42 -0500926 depends on !SMP && !APP_STACK_L1
Mike Frysinger6ad2b842008-10-28 11:03:09 +0800927 help
928 Whenever an exception occurs, use the L1 Scratch memory for
929 stack storage. You cannot place the stacks of FLAT binaries
930 in L1 when using this option.
931
932 If you don't use L1 Scratch, then you should say Y here.
933
Robin Getz251383c2008-08-14 15:12:55 +0800934comment "Speed Optimizations"
935config BFIN_INS_LOWOVERHEAD
936 bool "ins[bwl] low overhead, higher interrupt latency"
937 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500938 depends on !SMP
Robin Getz251383c2008-08-14 15:12:55 +0800939 help
940 Reads on the Blackfin are speculative. In Blackfin terms, this means
941 they can be interrupted at any time (even after they have been issued
942 on to the external bus), and re-issued after the interrupt occurs.
943 For memory - this is not a big deal, since memory does not change if
944 it sees a read.
945
946 If a FIFO is sitting on the end of the read, it will see two reads,
947 when the core only sees one since the FIFO receives both the read
948 which is cancelled (and not delivered to the core) and the one which
949 is re-issued (which is delivered to the core).
950
951 To solve this, interrupts are turned off before reads occur to
952 I/O space. This option controls which the overhead/latency of
953 controlling interrupts during this time
954 "n" turns interrupts off every read
955 (higher overhead, but lower interrupt latency)
956 "y" turns interrupts off every loop
957 (low overhead, but longer interrupt latency)
958
959 default behavior is to leave this set to on (type "Y"). If you are experiencing
960 interrupt latency issues, it is safe and OK to turn this off.
961
Bryan Wu1394f032007-05-06 14:50:22 -0700962endmenu
963
Bryan Wu1394f032007-05-06 14:50:22 -0700964choice
965 prompt "Kernel executes from"
966 help
967 Choose the memory type that the kernel will be running in.
968
969config RAMKERNEL
970 bool "RAM"
971 help
972 The kernel will be resident in RAM when running.
973
974config ROMKERNEL
975 bool "ROM"
976 help
977 The kernel will be resident in FLASH/ROM when running.
978
979endchoice
980
Mike Frysinger56b4f072010-10-16 19:46:21 -0400981# Common code uses "ROMKERNEL" or "XIP_KERNEL", so define both
982config XIP_KERNEL
983 bool
984 default y
985 depends on ROMKERNEL
986
Bryan Wu1394f032007-05-06 14:50:22 -0700987source "mm/Kconfig"
988
Mike Frysinger780431e2007-10-21 23:37:54 +0800989config BFIN_GPTIMERS
990 tristate "Enable Blackfin General Purpose Timers API"
991 default n
992 help
993 Enable support for the General Purpose Timers API. If you
994 are unsure, say N.
995
996 To compile this driver as a module, choose M here: the module
Pavel Machek4737f092009-06-05 00:44:53 +0200997 will be called gptimers.
Mike Frysinger780431e2007-10-21 23:37:54 +0800998
Mike Frysinger006669e2011-06-15 16:55:39 -0400999config HAVE_PWM
1000 tristate "Enable PWM API support"
1001 depends on BFIN_GPTIMERS
1002 help
1003 Enable support for the Pulse Width Modulation framework (as
1004 found in linux/pwm.h).
1005
1006 To compile this driver as a module, choose M here: the module
1007 will be called pwm.
1008
Bryan Wu1394f032007-05-06 14:50:22 -07001009choice
Mike Frysingerd292b002008-10-28 11:15:36 +08001010 prompt "Uncached DMA region"
Bryan Wu1394f032007-05-06 14:50:22 -07001011 default DMA_UNCACHED_1M
Scott Jiangc8d11a02012-05-18 16:27:22 -04001012config DMA_UNCACHED_32M
1013 bool "Enable 32M DMA region"
1014config DMA_UNCACHED_16M
1015 bool "Enable 16M DMA region"
1016config DMA_UNCACHED_8M
1017 bool "Enable 8M DMA region"
Cliff Cai86ad7932008-05-17 16:36:52 +08001018config DMA_UNCACHED_4M
1019 bool "Enable 4M DMA region"
Bryan Wu1394f032007-05-06 14:50:22 -07001020config DMA_UNCACHED_2M
1021 bool "Enable 2M DMA region"
1022config DMA_UNCACHED_1M
1023 bool "Enable 1M DMA region"
Barry Songc45c0652009-12-02 09:13:36 +00001024config DMA_UNCACHED_512K
1025 bool "Enable 512K DMA region"
1026config DMA_UNCACHED_256K
1027 bool "Enable 256K DMA region"
1028config DMA_UNCACHED_128K
1029 bool "Enable 128K DMA region"
Bryan Wu1394f032007-05-06 14:50:22 -07001030config DMA_UNCACHED_NONE
1031 bool "Disable DMA region"
1032endchoice
1033
1034
1035comment "Cache Support"
Jie Zhang41ba6532009-06-16 09:48:33 +00001036
Robin Getz3bebca22007-10-10 23:55:26 +08001037config BFIN_ICACHE
Bryan Wu1394f032007-05-06 14:50:22 -07001038 bool "Enable ICACHE"
Jie Zhang41ba6532009-06-16 09:48:33 +00001039 default y
Jie Zhang41ba6532009-06-16 09:48:33 +00001040config BFIN_EXTMEM_ICACHEABLE
1041 bool "Enable ICACHE for external memory"
1042 depends on BFIN_ICACHE
1043 default y
1044config BFIN_L2_ICACHEABLE
1045 bool "Enable ICACHE for L2 SRAM"
1046 depends on BFIN_ICACHE
1047 depends on BF54x || BF561
1048 default n
1049
Robin Getz3bebca22007-10-10 23:55:26 +08001050config BFIN_DCACHE
Bryan Wu1394f032007-05-06 14:50:22 -07001051 bool "Enable DCACHE"
Jie Zhang41ba6532009-06-16 09:48:33 +00001052 default y
Robin Getz3bebca22007-10-10 23:55:26 +08001053config BFIN_DCACHE_BANKA
Bryan Wu1394f032007-05-06 14:50:22 -07001054 bool "Enable only 16k BankA DCACHE - BankB is SRAM"
Robin Getz3bebca22007-10-10 23:55:26 +08001055 depends on BFIN_DCACHE && !BF531
Bryan Wu1394f032007-05-06 14:50:22 -07001056 default n
Jie Zhang41ba6532009-06-16 09:48:33 +00001057config BFIN_EXTMEM_DCACHEABLE
1058 bool "Enable DCACHE for external memory"
Robin Getz3bebca22007-10-10 23:55:26 +08001059 depends on BFIN_DCACHE
Jie Zhang41ba6532009-06-16 09:48:33 +00001060 default y
Graf Yang5ba76672009-05-07 04:09:15 +00001061choice
Jie Zhang41ba6532009-06-16 09:48:33 +00001062 prompt "External memory DCACHE policy"
1063 depends on BFIN_EXTMEM_DCACHEABLE
1064 default BFIN_EXTMEM_WRITEBACK if !SMP
1065 default BFIN_EXTMEM_WRITETHROUGH if SMP
1066config BFIN_EXTMEM_WRITEBACK
Graf Yang5ba76672009-05-07 04:09:15 +00001067 bool "Write back"
1068 depends on !SMP
Jie Zhang41ba6532009-06-16 09:48:33 +00001069 help
1070 Write Back Policy:
1071 Cached data will be written back to SDRAM only when needed.
1072 This can give a nice increase in performance, but beware of
1073 broken drivers that do not properly invalidate/flush their
1074 cache.
Graf Yang5ba76672009-05-07 04:09:15 +00001075
Jie Zhang41ba6532009-06-16 09:48:33 +00001076 Write Through Policy:
1077 Cached data will always be written back to SDRAM when the
1078 cache is updated. This is a completely safe setting, but
1079 performance is worse than Write Back.
1080
1081 If you are unsure of the options and you want to be safe,
1082 then go with Write Through.
1083
1084config BFIN_EXTMEM_WRITETHROUGH
Graf Yang5ba76672009-05-07 04:09:15 +00001085 bool "Write through"
Jie Zhang41ba6532009-06-16 09:48:33 +00001086 help
1087 Write Back Policy:
1088 Cached data will be written back to SDRAM only when needed.
1089 This can give a nice increase in performance, but beware of
1090 broken drivers that do not properly invalidate/flush their
1091 cache.
Graf Yang5ba76672009-05-07 04:09:15 +00001092
Jie Zhang41ba6532009-06-16 09:48:33 +00001093 Write Through Policy:
1094 Cached data will always be written back to SDRAM when the
1095 cache is updated. This is a completely safe setting, but
1096 performance is worse than Write Back.
1097
1098 If you are unsure of the options and you want to be safe,
1099 then go with Write Through.
Graf Yang5ba76672009-05-07 04:09:15 +00001100
1101endchoice
Sonic Zhangf099f392008-10-09 14:11:57 +08001102
Jie Zhang41ba6532009-06-16 09:48:33 +00001103config BFIN_L2_DCACHEABLE
1104 bool "Enable DCACHE for L2 SRAM"
1105 depends on BFIN_DCACHE
Bob Liub5affb02012-05-16 17:37:24 +08001106 depends on (BF54x || BF561 || BF60x) && !SMP
Jie Zhang41ba6532009-06-16 09:48:33 +00001107 default n
1108choice
1109 prompt "L2 SRAM DCACHE policy"
1110 depends on BFIN_L2_DCACHEABLE
1111 default BFIN_L2_WRITEBACK
1112config BFIN_L2_WRITEBACK
1113 bool "Write back"
Jie Zhang41ba6532009-06-16 09:48:33 +00001114
1115config BFIN_L2_WRITETHROUGH
1116 bool "Write through"
Jie Zhang41ba6532009-06-16 09:48:33 +00001117endchoice
1118
1119
1120comment "Memory Protection Unit"
Bernd Schmidtb97b8a92008-01-27 18:39:16 +08001121config MPU
1122 bool "Enable the memory protection unit (EXPERIMENTAL)"
1123 default n
1124 help
1125 Use the processor's MPU to protect applications from accessing
1126 memory they do not own. This comes at a performance penalty
1127 and is recommended only for debugging.
1128
Matt LaPlante692105b2009-01-26 11:12:25 +01001129comment "Asynchronous Memory Configuration"
Bryan Wu1394f032007-05-06 14:50:22 -07001130
Mike Frysingerddf416b2007-10-10 18:06:47 +08001131menu "EBIU_AMGCTL Global Control"
Bob Liub5affb02012-05-16 17:37:24 +08001132 depends on !BF60x
Bryan Wu1394f032007-05-06 14:50:22 -07001133config C_AMCKEN
1134 bool "Enable CLKOUT"
1135 default y
1136
1137config C_CDPRIO
1138 bool "DMA has priority over core for ext. accesses"
1139 default n
1140
1141config C_B0PEN
1142 depends on BF561
1143 bool "Bank 0 16 bit packing enable"
1144 default y
1145
1146config C_B1PEN
1147 depends on BF561
1148 bool "Bank 1 16 bit packing enable"
1149 default y
1150
1151config C_B2PEN
1152 depends on BF561
1153 bool "Bank 2 16 bit packing enable"
1154 default y
1155
1156config C_B3PEN
1157 depends on BF561
1158 bool "Bank 3 16 bit packing enable"
1159 default n
1160
1161choice
Matt LaPlante692105b2009-01-26 11:12:25 +01001162 prompt "Enable Asynchronous Memory Banks"
Bryan Wu1394f032007-05-06 14:50:22 -07001163 default C_AMBEN_ALL
1164
1165config C_AMBEN
1166 bool "Disable All Banks"
1167
1168config C_AMBEN_B0
1169 bool "Enable Bank 0"
1170
1171config C_AMBEN_B0_B1
1172 bool "Enable Bank 0 & 1"
1173
1174config C_AMBEN_B0_B1_B2
1175 bool "Enable Bank 0 & 1 & 2"
1176
1177config C_AMBEN_ALL
1178 bool "Enable All Banks"
1179endchoice
1180endmenu
1181
1182menu "EBIU_AMBCTL Control"
Bob Liub5affb02012-05-16 17:37:24 +08001183 depends on !BF60x
Bryan Wu1394f032007-05-06 14:50:22 -07001184config BANK_0
Mike Frysingerc8342f82009-03-31 00:18:35 +00001185 hex "Bank 0 (AMBCTL0.L)"
Bryan Wu1394f032007-05-06 14:50:22 -07001186 default 0x7BB0
Mike Frysingerc8342f82009-03-31 00:18:35 +00001187 help
1188 These are the low 16 bits of the EBIU_AMBCTL0 MMR which are
1189 used to control the Asynchronous Memory Bank 0 settings.
Bryan Wu1394f032007-05-06 14:50:22 -07001190
1191config BANK_1
Mike Frysingerc8342f82009-03-31 00:18:35 +00001192 hex "Bank 1 (AMBCTL0.H)"
Bryan Wu1394f032007-05-06 14:50:22 -07001193 default 0x7BB0
Michael Hennerich197fba52008-05-07 17:03:27 +08001194 default 0x5558 if BF54x
Mike Frysingerc8342f82009-03-31 00:18:35 +00001195 help
1196 These are the high 16 bits of the EBIU_AMBCTL0 MMR which are
1197 used to control the Asynchronous Memory Bank 1 settings.
Bryan Wu1394f032007-05-06 14:50:22 -07001198
1199config BANK_2
Mike Frysingerc8342f82009-03-31 00:18:35 +00001200 hex "Bank 2 (AMBCTL1.L)"
Bryan Wu1394f032007-05-06 14:50:22 -07001201 default 0x7BB0
Mike Frysingerc8342f82009-03-31 00:18:35 +00001202 help
1203 These are the low 16 bits of the EBIU_AMBCTL1 MMR which are
1204 used to control the Asynchronous Memory Bank 2 settings.
Bryan Wu1394f032007-05-06 14:50:22 -07001205
1206config BANK_3
Mike Frysingerc8342f82009-03-31 00:18:35 +00001207 hex "Bank 3 (AMBCTL1.H)"
Bryan Wu1394f032007-05-06 14:50:22 -07001208 default 0x99B3
Mike Frysingerc8342f82009-03-31 00:18:35 +00001209 help
1210 These are the high 16 bits of the EBIU_AMBCTL1 MMR which are
1211 used to control the Asynchronous Memory Bank 3 settings.
1212
Bryan Wu1394f032007-05-06 14:50:22 -07001213endmenu
1214
Sonic Zhange40540b2007-11-21 23:49:52 +08001215config EBIU_MBSCTLVAL
1216 hex "EBIU Bank Select Control Register"
1217 depends on BF54x
1218 default 0
1219
1220config EBIU_MODEVAL
1221 hex "Flash Memory Mode Control Register"
1222 depends on BF54x
1223 default 1
1224
1225config EBIU_FCTLVAL
1226 hex "Flash Memory Bank Control Register"
1227 depends on BF54x
1228 default 6
Bryan Wu1394f032007-05-06 14:50:22 -07001229endmenu
1230
1231#############################################################################
1232menu "Bus options (PCI, PCMCIA, EISA, MCA, ISA)"
1233
1234config PCI
1235 bool "PCI support"
Adrian Bunka95ca3b2008-08-27 10:55:05 +08001236 depends on BROKEN
Bryan Wu1394f032007-05-06 14:50:22 -07001237 help
1238 Support for PCI bus.
1239
1240source "drivers/pci/Kconfig"
1241
Bryan Wu1394f032007-05-06 14:50:22 -07001242source "drivers/pcmcia/Kconfig"
1243
1244source "drivers/pci/hotplug/Kconfig"
1245
1246endmenu
1247
1248menu "Executable file formats"
1249
1250source "fs/Kconfig.binfmt"
1251
1252endmenu
1253
1254menu "Power management options"
Graf Yangad461632009-08-07 03:52:54 +00001255
Bryan Wu1394f032007-05-06 14:50:22 -07001256source "kernel/power/Kconfig"
1257
Johannes Bergf4cb5702007-12-08 02:14:00 +01001258config ARCH_SUSPEND_POSSIBLE
1259 def_bool y
Johannes Bergf4cb5702007-12-08 02:14:00 +01001260
Bryan Wu1394f032007-05-06 14:50:22 -07001261choice
Michael Hennerich1efc80b2008-07-19 16:57:32 +08001262 prompt "Standby Power Saving Mode"
Steven Miao0fbd88c2012-05-17 17:29:54 +08001263 depends on PM && !BF60x
Michael Hennerichcfefe3c2008-02-09 04:12:37 +08001264 default PM_BFIN_SLEEP_DEEPER
1265config PM_BFIN_SLEEP_DEEPER
1266 bool "Sleep Deeper"
Bryan Wu1394f032007-05-06 14:50:22 -07001267 help
Michael Hennerichcfefe3c2008-02-09 04:12:37 +08001268 Sleep "Deeper" Mode (High Power Savings) - This mode reduces dynamic
1269 power dissipation by disabling the clock to the processor core (CCLK).
1270 Furthermore, Standby sets the internal power supply voltage (VDDINT)
1271 to 0.85 V to provide the greatest power savings, while preserving the
1272 processor state.
1273 The PLL and system clock (SCLK) continue to operate at a very low
1274 frequency of about 3.3 MHz. To preserve data integrity in the SDRAM,
1275 the SDRAM is put into Self Refresh Mode. Typically an external event
1276 such as GPIO interrupt or RTC activity wakes up the processor.
1277 Various Peripherals such as UART, SPORT, PPI may not function as
1278 normal during Sleep Deeper, due to the reduced SCLK frequency.
1279 When in the sleep mode, system DMA access to L1 memory is not supported.
Bryan Wu1394f032007-05-06 14:50:22 -07001280
Michael Hennerich1efc80b2008-07-19 16:57:32 +08001281 If unsure, select "Sleep Deeper".
1282
Michael Hennerichcfefe3c2008-02-09 04:12:37 +08001283config PM_BFIN_SLEEP
1284 bool "Sleep"
1285 help
1286 Sleep Mode (High Power Savings) - The sleep mode reduces power
1287 dissipation by disabling the clock to the processor core (CCLK).
1288 The PLL and system clock (SCLK), however, continue to operate in
1289 this mode. Typically an external event or RTC activity will wake
Michael Hennerich1efc80b2008-07-19 16:57:32 +08001290 up the processor. When in the sleep mode, system DMA access to L1
1291 memory is not supported.
1292
1293 If unsure, select "Sleep Deeper".
Bryan Wu1394f032007-05-06 14:50:22 -07001294endchoice
1295
Michael Hennerich1efc80b2008-07-19 16:57:32 +08001296comment "Possible Suspend Mem / Hibernate Wake-Up Sources"
1297 depends on PM
1298
Michael Hennerich1efc80b2008-07-19 16:57:32 +08001299config PM_BFIN_WAKE_PH6
1300 bool "Allow Wake-Up from on-chip PHY or PH6 GP"
Bryan Wu2f6f4bc2008-11-18 17:48:21 +08001301 depends on PM && (BF51x || BF52x || BF534 || BF536 || BF537)
Michael Hennerich1efc80b2008-07-19 16:57:32 +08001302 default n
1303 help
1304 Enable PHY and PH6 GP Wake-Up (Voltage Regulator Power-Up)
1305
Michael Hennerich1efc80b2008-07-19 16:57:32 +08001306config PM_BFIN_WAKE_GP
1307 bool "Allow Wake-Up from GPIOs"
1308 depends on PM && BF54x
1309 default n
1310 help
1311 Enable General-Purpose Wake-Up (Voltage Regulator Power-Up)
Michael Hennerich19986282009-03-05 16:45:55 +08001312 (all processors, except ADSP-BF549). This option sets
1313 the general-purpose wake-up enable (GPWE) control bit to enable
1314 wake-up upon detection of an active low signal on the /GPW (PH7) pin.
Masanari Iida59bf8962012-04-18 00:01:21 +09001315 On ADSP-BF549 this option enables the same functionality on the
Michael Hennerich19986282009-03-05 16:45:55 +08001316 /MRXON pin also PH7.
1317
Steven Miao0fbd88c2012-05-17 17:29:54 +08001318config PM_BFIN_WAKE_PA15
1319 bool "Allow Wake-Up from PA15"
1320 depends on PM && BF60x
1321 default n
1322 help
1323 Enable PA15 Wake-Up
1324
1325config PM_BFIN_WAKE_PA15_POL
1326 int "Wake-up priority"
1327 depends on PM_BFIN_WAKE_PA15
1328 default 0
1329 help
1330 Wake-Up priority 0(low) 1(high)
1331
1332config PM_BFIN_WAKE_PB15
1333 bool "Allow Wake-Up from PB15"
1334 depends on PM && BF60x
1335 default n
1336 help
1337 Enable PB15 Wake-Up
1338
1339config PM_BFIN_WAKE_PB15_POL
1340 int "Wake-up priority"
1341 depends on PM_BFIN_WAKE_PB15
1342 default 0
1343 help
1344 Wake-Up priority 0(low) 1(high)
1345
1346config PM_BFIN_WAKE_PC15
1347 bool "Allow Wake-Up from PC15"
1348 depends on PM && BF60x
1349 default n
1350 help
1351 Enable PC15 Wake-Up
1352
1353config PM_BFIN_WAKE_PC15_POL
1354 int "Wake-up priority"
1355 depends on PM_BFIN_WAKE_PC15
1356 default 0
1357 help
1358 Wake-Up priority 0(low) 1(high)
1359
1360config PM_BFIN_WAKE_PD06
1361 bool "Allow Wake-Up from PD06(ETH0_PHYINT)"
1362 depends on PM && BF60x
1363 default n
1364 help
1365 Enable PD06(ETH0_PHYINT) Wake-up
1366
1367config PM_BFIN_WAKE_PD06_POL
1368 int "Wake-up priority"
1369 depends on PM_BFIN_WAKE_PD06
1370 default 0
1371 help
1372 Wake-Up priority 0(low) 1(high)
1373
1374config PM_BFIN_WAKE_PE12
1375 bool "Allow Wake-Up from PE12(ETH1_PHYINT, PUSH BUTTON)"
1376 depends on PM && BF60x
1377 default n
1378 help
1379 Enable PE12(ETH1_PHYINT, PUSH BUTTON) Wake-up
1380
1381config PM_BFIN_WAKE_PE12_POL
1382 int "Wake-up priority"
1383 depends on PM_BFIN_WAKE_PE12
1384 default 0
1385 help
1386 Wake-Up priority 0(low) 1(high)
1387
1388config PM_BFIN_WAKE_PG04
1389 bool "Allow Wake-Up from PG04(CAN0_RX)"
1390 depends on PM && BF60x
1391 default n
1392 help
1393 Enable PG04(CAN0_RX) Wake-up
1394
1395config PM_BFIN_WAKE_PG04_POL
1396 int "Wake-up priority"
1397 depends on PM_BFIN_WAKE_PG04
1398 default 0
1399 help
1400 Wake-Up priority 0(low) 1(high)
1401
1402config PM_BFIN_WAKE_PG13
1403 bool "Allow Wake-Up from PG13"
1404 depends on PM && BF60x
1405 default n
1406 help
1407 Enable PG13 Wake-Up
1408
1409config PM_BFIN_WAKE_PG13_POL
1410 int "Wake-up priority"
1411 depends on PM_BFIN_WAKE_PG13
1412 default 0
1413 help
1414 Wake-Up priority 0(low) 1(high)
1415
1416config PM_BFIN_WAKE_USB
1417 bool "Allow Wake-Up from (USB)"
1418 depends on PM && BF60x
1419 default n
1420 help
1421 Enable (USB) Wake-up
1422
1423config PM_BFIN_WAKE_USB_POL
1424 int "Wake-up priority"
1425 depends on PM_BFIN_WAKE_USB
1426 default 0
1427 help
1428 Wake-Up priority 0(low) 1(high)
1429
Bryan Wu1394f032007-05-06 14:50:22 -07001430endmenu
1431
Bryan Wu1394f032007-05-06 14:50:22 -07001432menu "CPU Frequency scaling"
1433
1434source "drivers/cpufreq/Kconfig"
1435
Michael Hennerich5ad2ca52008-11-18 17:48:22 +08001436config BFIN_CPU_FREQ
1437 bool
1438 depends on CPU_FREQ
1439 select CPU_FREQ_TABLE
1440 default y
1441
Michael Hennerich14b03202008-05-07 11:41:26 +08001442config CPU_VOLTAGE
1443 bool "CPU Voltage scaling"
Michael Hennerich73feb5c2009-01-07 23:14:39 +08001444 depends on EXPERIMENTAL
Michael Hennerich14b03202008-05-07 11:41:26 +08001445 depends on CPU_FREQ
1446 default n
1447 help
1448 Say Y here if you want CPU voltage scaling according to the CPU frequency.
1449 This option violates the PLL BYPASS recommendation in the Blackfin Processor
Michael Hennerich73feb5c2009-01-07 23:14:39 +08001450 manuals. There is a theoretical risk that during VDDINT transitions
Michael Hennerich14b03202008-05-07 11:41:26 +08001451 the PLL may unlock.
1452
Bryan Wu1394f032007-05-06 14:50:22 -07001453endmenu
1454
Bryan Wu1394f032007-05-06 14:50:22 -07001455source "net/Kconfig"
1456
1457source "drivers/Kconfig"
1458
Mike Frysinger872d0242009-10-06 04:49:07 +00001459source "drivers/firmware/Kconfig"
1460
Bryan Wu1394f032007-05-06 14:50:22 -07001461source "fs/Kconfig"
1462
Mike Frysinger74ce8322007-11-21 23:50:49 +08001463source "arch/blackfin/Kconfig.debug"
Bryan Wu1394f032007-05-06 14:50:22 -07001464
1465source "security/Kconfig"
1466
1467source "crypto/Kconfig"
1468
1469source "lib/Kconfig"