blob: 84c3efddf7d481991ef7650797f1632613f24db8 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Duncan Laurie8ca40132011-10-25 15:42:21 -070027#include <linux/dmi.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080028#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/drmP.h>
Matt Roperc6f95f22015-01-22 16:50:32 -080031#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/drm_crtc.h>
33#include <drm/drm_crtc_helper.h>
34#include <drm/drm_edid.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080035#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010036#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include "i915_drv.h"
38
Keith Packarde7dbb2f2010-11-16 16:03:53 +080039/* Here's the desired hotplug mode */
40#define ADPA_HOTPLUG_BITS (ADPA_CRT_HOTPLUG_PERIOD_128 | \
41 ADPA_CRT_HOTPLUG_WARMUP_10MS | \
42 ADPA_CRT_HOTPLUG_SAMPLE_4S | \
43 ADPA_CRT_HOTPLUG_VOLTAGE_50 | \
44 ADPA_CRT_HOTPLUG_VOLREF_325MV | \
45 ADPA_CRT_HOTPLUG_ENABLE)
46
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +000047struct intel_crt {
48 struct intel_encoder base;
Adam Jackson637f44d2013-03-25 15:40:05 -040049 /* DPMS state is stored in the connector, which we need in the
50 * encoder's enable/disable callbacks */
51 struct intel_connector *connector;
Keith Packarde7dbb2f2010-11-16 16:03:53 +080052 bool force_hotplug_required;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020053 i915_reg_t adpa_reg;
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +000054};
55
Daniel Vetter540a8952012-07-11 16:27:57 +020056static struct intel_crt *intel_encoder_to_crt(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080057{
Daniel Vetter540a8952012-07-11 16:27:57 +020058 return container_of(encoder, struct intel_crt, base);
Jesse Barnesdf0323c2012-04-17 15:06:33 -070059}
60
Daniel Vettereebe6f02013-07-21 21:37:03 +020061static struct intel_crt *intel_attached_crt(struct drm_connector *connector)
62{
63 return intel_encoder_to_crt(intel_attached_encoder(connector));
64}
65
Daniel Vettere403fc92012-07-02 13:41:21 +020066static bool intel_crt_get_hw_state(struct intel_encoder *encoder,
67 enum pipe *pipe)
Jesse Barnesdf0323c2012-04-17 15:06:33 -070068{
Daniel Vettere403fc92012-07-02 13:41:21 +020069 struct drm_device *dev = encoder->base.dev;
Jesse Barnesdf0323c2012-04-17 15:06:33 -070070 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere403fc92012-07-02 13:41:21 +020071 struct intel_crt *crt = intel_encoder_to_crt(encoder);
Imre Deak6d129be2014-03-05 16:20:54 +020072 enum intel_display_power_domain power_domain;
Daniel Vettere403fc92012-07-02 13:41:21 +020073 u32 tmp;
Imre Deak1c8fdda2016-02-12 18:55:15 +020074 bool ret;
Zhenyu Wang2c072452009-06-05 15:38:42 +080075
Imre Deak6d129be2014-03-05 16:20:54 +020076 power_domain = intel_display_port_power_domain(encoder);
Imre Deak1c8fdda2016-02-12 18:55:15 +020077 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +020078 return false;
79
Imre Deak1c8fdda2016-02-12 18:55:15 +020080 ret = false;
81
Daniel Vettere403fc92012-07-02 13:41:21 +020082 tmp = I915_READ(crt->adpa_reg);
Zhenyu Wang2c072452009-06-05 15:38:42 +080083
Daniel Vettere403fc92012-07-02 13:41:21 +020084 if (!(tmp & ADPA_DAC_ENABLE))
Imre Deak1c8fdda2016-02-12 18:55:15 +020085 goto out;
Jesse Barnesdf0323c2012-04-17 15:06:33 -070086
Daniel Vettere403fc92012-07-02 13:41:21 +020087 if (HAS_PCH_CPT(dev))
88 *pipe = PORT_TO_PIPE_CPT(tmp);
89 else
90 *pipe = PORT_TO_PIPE(tmp);
91
Imre Deak1c8fdda2016-02-12 18:55:15 +020092 ret = true;
93out:
94 intel_display_power_put(dev_priv, power_domain);
95
96 return ret;
Jesse Barnesdf0323c2012-04-17 15:06:33 -070097}
98
Ville Syrjälä6801c182013-09-24 14:24:05 +030099static unsigned int intel_crt_get_flags(struct intel_encoder *encoder)
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700100{
101 struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
102 struct intel_crt *crt = intel_encoder_to_crt(encoder);
103 u32 tmp, flags = 0;
104
105 tmp = I915_READ(crt->adpa_reg);
106
107 if (tmp & ADPA_HSYNC_ACTIVE_HIGH)
108 flags |= DRM_MODE_FLAG_PHSYNC;
109 else
110 flags |= DRM_MODE_FLAG_NHSYNC;
111
112 if (tmp & ADPA_VSYNC_ACTIVE_HIGH)
113 flags |= DRM_MODE_FLAG_PVSYNC;
114 else
115 flags |= DRM_MODE_FLAG_NVSYNC;
116
Ville Syrjälä6801c182013-09-24 14:24:05 +0300117 return flags;
118}
119
120static void intel_crt_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200121 struct intel_crtc_state *pipe_config)
Ville Syrjälä6801c182013-09-24 14:24:05 +0300122{
123 struct drm_device *dev = encoder->base.dev;
124 int dotclock;
125
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +0200126 pipe_config->base.adjusted_mode.flags |= intel_crt_get_flags(encoder);
Ville Syrjälä18442d02013-09-13 16:00:08 +0300127
128 dotclock = pipe_config->port_clock;
129
Ville Syrjälä6801c182013-09-24 14:24:05 +0300130 if (HAS_PCH_SPLIT(dev))
Ville Syrjälä18442d02013-09-13 16:00:08 +0300131 ironlake_check_encoder_dotclock(pipe_config, dotclock);
132
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +0200133 pipe_config->base.adjusted_mode.crtc_clock = dotclock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700134}
135
Ville Syrjälä6801c182013-09-24 14:24:05 +0300136static void hsw_crt_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200137 struct intel_crtc_state *pipe_config)
Ville Syrjälä6801c182013-09-24 14:24:05 +0300138{
139 intel_ddi_get_config(encoder, pipe_config);
140
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +0200141 pipe_config->base.adjusted_mode.flags &= ~(DRM_MODE_FLAG_PHSYNC |
Ville Syrjälä6801c182013-09-24 14:24:05 +0300142 DRM_MODE_FLAG_NHSYNC |
143 DRM_MODE_FLAG_PVSYNC |
144 DRM_MODE_FLAG_NVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +0200145 pipe_config->base.adjusted_mode.flags |= intel_crt_get_flags(encoder);
Ville Syrjälä6801c182013-09-24 14:24:05 +0300146}
147
Daniel Vetterb2cabb02012-07-01 22:42:24 +0200148/* Note: The caller is required to filter out dpms modes not supported by the
149 * platform. */
150static void intel_crt_set_dpms(struct intel_encoder *encoder, int mode)
Jesse Barnes79e53942008-11-07 14:24:08 -0800151{
Daniel Vetterb2cabb02012-07-01 22:42:24 +0200152 struct drm_device *dev = encoder->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800153 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb2cabb02012-07-01 22:42:24 +0200154 struct intel_crt *crt = intel_encoder_to_crt(encoder);
Daniel Vetter894ed1e2014-04-24 23:54:44 +0200155 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +0300156 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Daniel Vetter894ed1e2014-04-24 23:54:44 +0200157 u32 adpa;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800158
Daniel Vetter894ed1e2014-04-24 23:54:44 +0200159 if (INTEL_INFO(dev)->gen >= 5)
160 adpa = ADPA_HOTPLUG_BITS;
161 else
162 adpa = 0;
163
164 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
165 adpa |= ADPA_HSYNC_ACTIVE_HIGH;
166 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
167 adpa |= ADPA_VSYNC_ACTIVE_HIGH;
168
169 /* For CPT allow 3 pipe config, for others just use A or B */
170 if (HAS_PCH_LPT(dev))
171 ; /* Those bits don't exist here */
172 else if (HAS_PCH_CPT(dev))
173 adpa |= PORT_TRANS_SEL_CPT(crtc->pipe);
174 else if (crtc->pipe == 0)
175 adpa |= ADPA_PIPE_A_SELECT;
176 else
177 adpa |= ADPA_PIPE_B_SELECT;
178
179 if (!HAS_PCH_SPLIT(dev))
180 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnesbd9e8412012-06-15 11:55:18 -0700181
Akshay Joshi0206e352011-08-16 15:34:10 -0400182 switch (mode) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800183 case DRM_MODE_DPMS_ON:
Daniel Vetter894ed1e2014-04-24 23:54:44 +0200184 adpa |= ADPA_DAC_ENABLE;
Jesse Barnes79e53942008-11-07 14:24:08 -0800185 break;
186 case DRM_MODE_DPMS_STANDBY:
Daniel Vetter894ed1e2014-04-24 23:54:44 +0200187 adpa |= ADPA_DAC_ENABLE | ADPA_HSYNC_CNTL_DISABLE;
Jesse Barnes79e53942008-11-07 14:24:08 -0800188 break;
189 case DRM_MODE_DPMS_SUSPEND:
Daniel Vetter894ed1e2014-04-24 23:54:44 +0200190 adpa |= ADPA_DAC_ENABLE | ADPA_VSYNC_CNTL_DISABLE;
Jesse Barnes79e53942008-11-07 14:24:08 -0800191 break;
192 case DRM_MODE_DPMS_OFF:
Daniel Vetter894ed1e2014-04-24 23:54:44 +0200193 adpa |= ADPA_HSYNC_CNTL_DISABLE | ADPA_VSYNC_CNTL_DISABLE;
Jesse Barnes79e53942008-11-07 14:24:08 -0800194 break;
195 }
196
Daniel Vetter894ed1e2014-04-24 23:54:44 +0200197 I915_WRITE(crt->adpa_reg, adpa);
Daniel Vetterb2cabb02012-07-01 22:42:24 +0200198}
199
Adam Jackson637f44d2013-03-25 15:40:05 -0400200static void intel_disable_crt(struct intel_encoder *encoder)
201{
202 intel_crt_set_dpms(encoder, DRM_MODE_DPMS_OFF);
203}
204
Ville Syrjälä1ea56e22015-05-05 17:17:37 +0300205static void pch_disable_crt(struct intel_encoder *encoder)
206{
207}
208
209static void pch_post_disable_crt(struct intel_encoder *encoder)
210{
211 intel_disable_crt(encoder);
212}
Daniel Vetterabfdc1e2014-06-25 22:01:52 +0300213
Adam Jackson637f44d2013-03-25 15:40:05 -0400214static void intel_enable_crt(struct intel_encoder *encoder)
215{
216 struct intel_crt *crt = intel_encoder_to_crt(encoder);
217
218 intel_crt_set_dpms(encoder, crt->connector->base.dpms);
219}
220
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000221static enum drm_mode_status
222intel_crt_mode_valid(struct drm_connector *connector,
223 struct drm_display_mode *mode)
Jesse Barnes79e53942008-11-07 14:24:08 -0800224{
Zhao Yakui6bcdcd92009-03-03 18:06:42 +0800225 struct drm_device *dev = connector->dev;
Mika Kaholaf8700b32016-02-02 15:16:42 +0200226 int max_dotclk = to_i915(dev)->max_dotclk_freq;
Zhao Yakui6bcdcd92009-03-03 18:06:42 +0800227
228 int max_clock = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -0800229 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
230 return MODE_NO_DBLESCAN;
231
Zhao Yakui6bcdcd92009-03-03 18:06:42 +0800232 if (mode->clock < 25000)
233 return MODE_CLOCK_LOW;
234
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100235 if (IS_GEN2(dev))
Zhao Yakui6bcdcd92009-03-03 18:06:42 +0800236 max_clock = 350000;
237 else
238 max_clock = 400000;
239 if (mode->clock > max_clock)
240 return MODE_CLOCK_HIGH;
Jesse Barnes79e53942008-11-07 14:24:08 -0800241
Mika Kaholaf8700b32016-02-02 15:16:42 +0200242 if (mode->clock > max_dotclk)
243 return MODE_CLOCK_HIGH;
244
Paulo Zanonid4b19312012-11-29 11:29:32 -0200245 /* The FDI receiver on LPT only supports 8bpc and only has 2 lanes. */
246 if (HAS_PCH_LPT(dev) &&
247 (ironlake_get_lanes_required(mode->clock, 270000, 24) > 2))
248 return MODE_CLOCK_HIGH;
249
Jesse Barnes79e53942008-11-07 14:24:08 -0800250 return MODE_OK;
251}
252
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100253static bool intel_crt_compute_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200254 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -0800255{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100256 struct drm_device *dev = encoder->base.dev;
257
258 if (HAS_PCH_SPLIT(dev))
259 pipe_config->has_pch_encoder = true;
260
Daniel Vetter2a7acee2013-04-19 11:24:39 +0200261 /* LPT FDI RX only supports 8bpc. */
262 if (HAS_PCH_LPT(dev))
263 pipe_config->pipe_bpp = 24;
264
Ville Syrjälä8f7abfd2014-02-27 14:23:12 +0200265 /* FDI must always be 2.7 GHz */
Daniel Vetter0e503382014-07-04 11:26:04 -0300266 if (HAS_DDI(dev)) {
267 pipe_config->ddi_pll_sel = PORT_CLK_SEL_SPLL;
Ville Syrjälä8f7abfd2014-02-27 14:23:12 +0200268 pipe_config->port_clock = 135000 * 2;
Maarten Lankhorst00490c22015-11-16 14:42:12 +0100269
270 pipe_config->dpll_hw_state.wrpll = 0;
271 pipe_config->dpll_hw_state.spll =
272 SPLL_PLL_ENABLE | SPLL_PLL_FREQ_1350MHz | SPLL_PLL_SSC;
Daniel Vetter0e503382014-07-04 11:26:04 -0300273 }
Ville Syrjälä8f7abfd2014-02-27 14:23:12 +0200274
Jesse Barnes79e53942008-11-07 14:24:08 -0800275 return true;
276}
277
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500278static bool intel_ironlake_crt_detect_hotplug(struct drm_connector *connector)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800279{
280 struct drm_device *dev = connector->dev;
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800281 struct intel_crt *crt = intel_attached_crt(connector);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800282 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800283 u32 adpa;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800284 bool ret;
285
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800286 /* The first time through, trigger an explicit detection cycle */
287 if (crt->force_hotplug_required) {
288 bool turn_off_dac = HAS_PCH_SPLIT(dev);
289 u32 save_adpa;
Zhenyu Wang67941da2009-07-24 01:00:33 +0800290
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800291 crt->force_hotplug_required = 0;
Dave Airlied5dd96c2010-08-04 15:52:19 +1000292
Ville Syrjäläca54b812013-01-25 21:44:42 +0200293 save_adpa = adpa = I915_READ(crt->adpa_reg);
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800294 DRM_DEBUG_KMS("trigger hotplug detect cycle: adpa=0x%x\n", adpa);
Dave Airlied5dd96c2010-08-04 15:52:19 +1000295
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800296 adpa |= ADPA_CRT_HOTPLUG_FORCE_TRIGGER;
297 if (turn_off_dac)
298 adpa &= ~ADPA_DAC_ENABLE;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800299
Ville Syrjäläca54b812013-01-25 21:44:42 +0200300 I915_WRITE(crt->adpa_reg, adpa);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800301
Ville Syrjäläca54b812013-01-25 21:44:42 +0200302 if (wait_for((I915_READ(crt->adpa_reg) & ADPA_CRT_HOTPLUG_FORCE_TRIGGER) == 0,
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800303 1000))
304 DRM_DEBUG_KMS("timed out waiting for FORCE_TRIGGER");
Zhenyu Wang2c072452009-06-05 15:38:42 +0800305
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800306 if (turn_off_dac) {
Ville Syrjäläca54b812013-01-25 21:44:42 +0200307 I915_WRITE(crt->adpa_reg, save_adpa);
308 POSTING_READ(crt->adpa_reg);
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800309 }
Zhenyu Wanga4a6b902010-04-07 16:15:55 +0800310 }
311
Zhenyu Wang2c072452009-06-05 15:38:42 +0800312 /* Check the status to see if both blue and green are on now */
Ville Syrjäläca54b812013-01-25 21:44:42 +0200313 adpa = I915_READ(crt->adpa_reg);
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800314 if ((adpa & ADPA_CRT_HOTPLUG_MONITOR_MASK) != 0)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800315 ret = true;
316 else
317 ret = false;
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800318 DRM_DEBUG_KMS("ironlake hotplug adpa=0x%x, result %d\n", adpa, ret);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800319
Zhenyu Wang2c072452009-06-05 15:38:42 +0800320 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -0800321}
322
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700323static bool valleyview_crt_detect_hotplug(struct drm_connector *connector)
324{
325 struct drm_device *dev = connector->dev;
Ville Syrjäläca54b812013-01-25 21:44:42 +0200326 struct intel_crt *crt = intel_attached_crt(connector);
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700327 struct drm_i915_private *dev_priv = dev->dev_private;
328 u32 adpa;
329 bool ret;
330 u32 save_adpa;
331
Ville Syrjäläca54b812013-01-25 21:44:42 +0200332 save_adpa = adpa = I915_READ(crt->adpa_reg);
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700333 DRM_DEBUG_KMS("trigger hotplug detect cycle: adpa=0x%x\n", adpa);
334
335 adpa |= ADPA_CRT_HOTPLUG_FORCE_TRIGGER;
336
Ville Syrjäläca54b812013-01-25 21:44:42 +0200337 I915_WRITE(crt->adpa_reg, adpa);
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700338
Ville Syrjäläca54b812013-01-25 21:44:42 +0200339 if (wait_for((I915_READ(crt->adpa_reg) & ADPA_CRT_HOTPLUG_FORCE_TRIGGER) == 0,
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700340 1000)) {
341 DRM_DEBUG_KMS("timed out waiting for FORCE_TRIGGER");
Ville Syrjäläca54b812013-01-25 21:44:42 +0200342 I915_WRITE(crt->adpa_reg, save_adpa);
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700343 }
344
345 /* Check the status to see if both blue and green are on now */
Ville Syrjäläca54b812013-01-25 21:44:42 +0200346 adpa = I915_READ(crt->adpa_reg);
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700347 if ((adpa & ADPA_CRT_HOTPLUG_MONITOR_MASK) != 0)
348 ret = true;
349 else
350 ret = false;
351
352 DRM_DEBUG_KMS("valleyview hotplug adpa=0x%x, result %d\n", adpa, ret);
353
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700354 return ret;
355}
356
Jesse Barnes79e53942008-11-07 14:24:08 -0800357/**
358 * Uses CRT_HOTPLUG_EN and CRT_HOTPLUG_STAT to detect CRT presence.
359 *
360 * Not for i915G/i915GM
361 *
362 * \return true if CRT is connected.
363 * \return false if CRT is disconnected.
364 */
365static bool intel_crt_detect_hotplug(struct drm_connector *connector)
366{
367 struct drm_device *dev = connector->dev;
368 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eich0706f172015-09-23 16:15:27 +0200369 u32 stat;
Adam Jackson7a772c42010-05-24 16:46:29 -0400370 bool ret = false;
Zhao Yakui771cb082009-03-03 18:07:52 +0800371 int i, tries = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800372
Eric Anholtbad720f2009-10-22 16:11:14 -0700373 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500374 return intel_ironlake_crt_detect_hotplug(connector);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800375
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700376 if (IS_VALLEYVIEW(dev))
377 return valleyview_crt_detect_hotplug(connector);
378
Zhao Yakui771cb082009-03-03 18:07:52 +0800379 /*
380 * On 4 series desktop, CRT detect sequence need to be done twice
381 * to get a reliable result.
382 */
Jesse Barnes79e53942008-11-07 14:24:08 -0800383
Zhao Yakui771cb082009-03-03 18:07:52 +0800384 if (IS_G4X(dev) && !IS_GM45(dev))
385 tries = 2;
386 else
387 tries = 1;
Jesse Barnes79e53942008-11-07 14:24:08 -0800388
Zhao Yakui771cb082009-03-03 18:07:52 +0800389 for (i = 0; i < tries ; i++) {
Zhao Yakui771cb082009-03-03 18:07:52 +0800390 /* turn on the FORCE_DETECT */
Egbert Eich0706f172015-09-23 16:15:27 +0200391 i915_hotplug_interrupt_update(dev_priv,
392 CRT_HOTPLUG_FORCE_DETECT,
393 CRT_HOTPLUG_FORCE_DETECT);
Zhao Yakui771cb082009-03-03 18:07:52 +0800394 /* wait for FORCE_DETECT to go off */
Chris Wilson913d8d12010-08-07 11:01:35 +0100395 if (wait_for((I915_READ(PORT_HOTPLUG_EN) &
396 CRT_HOTPLUG_FORCE_DETECT) == 0,
Chris Wilson481b6af2010-08-23 17:43:35 +0100397 1000))
Chris Wilson79077312010-09-12 19:58:04 +0100398 DRM_DEBUG_KMS("timed out waiting for FORCE_DETECT to go off");
Zhao Yakui771cb082009-03-03 18:07:52 +0800399 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800400
Adam Jackson7a772c42010-05-24 16:46:29 -0400401 stat = I915_READ(PORT_HOTPLUG_STAT);
402 if ((stat & CRT_HOTPLUG_MONITOR_MASK) != CRT_HOTPLUG_MONITOR_NONE)
403 ret = true;
Jesse Barnes79e53942008-11-07 14:24:08 -0800404
Adam Jackson7a772c42010-05-24 16:46:29 -0400405 /* clear the interrupt we just generated, if any */
406 I915_WRITE(PORT_HOTPLUG_STAT, CRT_HOTPLUG_INT_STATUS);
407
Egbert Eich0706f172015-09-23 16:15:27 +0200408 i915_hotplug_interrupt_update(dev_priv, CRT_HOTPLUG_FORCE_DETECT, 0);
Adam Jackson7a772c42010-05-24 16:46:29 -0400409
410 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -0800411}
412
Jani Nikulaf1a2f5b2012-08-13 13:22:35 +0300413static struct edid *intel_crt_get_edid(struct drm_connector *connector,
414 struct i2c_adapter *i2c)
415{
416 struct edid *edid;
417
418 edid = drm_get_edid(connector, i2c);
419
420 if (!edid && !intel_gmbus_is_forced_bit(i2c)) {
421 DRM_DEBUG_KMS("CRT GMBUS EDID read failed, retry using GPIO bit-banging\n");
422 intel_gmbus_force_bit(i2c, true);
423 edid = drm_get_edid(connector, i2c);
424 intel_gmbus_force_bit(i2c, false);
425 }
426
427 return edid;
428}
429
430/* local version of intel_ddc_get_modes() to use intel_crt_get_edid() */
431static int intel_crt_ddc_get_modes(struct drm_connector *connector,
432 struct i2c_adapter *adapter)
433{
434 struct edid *edid;
Jani Nikulaebda95a2012-10-19 14:51:51 +0300435 int ret;
Jani Nikulaf1a2f5b2012-08-13 13:22:35 +0300436
437 edid = intel_crt_get_edid(connector, adapter);
438 if (!edid)
439 return 0;
440
Jani Nikulaebda95a2012-10-19 14:51:51 +0300441 ret = intel_connector_update_modes(connector, edid);
442 kfree(edid);
443
444 return ret;
Jani Nikulaf1a2f5b2012-08-13 13:22:35 +0300445}
446
David Müllerf5afcd32011-01-06 12:29:32 +0000447static bool intel_crt_detect_ddc(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -0800448{
David Müllerf5afcd32011-01-06 12:29:32 +0000449 struct intel_crt *crt = intel_attached_crt(connector);
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000450 struct drm_i915_private *dev_priv = crt->base.base.dev->dev_private;
Daniel Vettera2bd1f52012-07-11 12:31:52 +0200451 struct edid *edid;
452 struct i2c_adapter *i2c;
Jesse Barnes79e53942008-11-07 14:24:08 -0800453
Daniel Vettera2bd1f52012-07-11 12:31:52 +0200454 BUG_ON(crt->base.type != INTEL_OUTPUT_ANALOG);
Jesse Barnes79e53942008-11-07 14:24:08 -0800455
Rodrigo Vivi41aa3442013-05-09 20:03:18 -0300456 i2c = intel_gmbus_get_adapter(dev_priv, dev_priv->vbt.crt_ddc_pin);
Jani Nikulaf1a2f5b2012-08-13 13:22:35 +0300457 edid = intel_crt_get_edid(connector, i2c);
David Müllerf5afcd32011-01-06 12:29:32 +0000458
Daniel Vettera2bd1f52012-07-11 12:31:52 +0200459 if (edid) {
460 bool is_digital = edid->input & DRM_EDID_INPUT_DIGITAL;
461
David Müllerf5afcd32011-01-06 12:29:32 +0000462 /*
463 * This may be a DVI-I connector with a shared DDC
464 * link between analog and digital outputs, so we
465 * have to check the EDID input spec of the attached device.
466 */
David Müllerf5afcd32011-01-06 12:29:32 +0000467 if (!is_digital) {
468 DRM_DEBUG_KMS("CRT detected via DDC:0x50 [EDID]\n");
469 return true;
470 }
Daniel Vettera2bd1f52012-07-11 12:31:52 +0200471
472 DRM_DEBUG_KMS("CRT not detected via DDC:0x50 [EDID reports a digital panel]\n");
473 } else {
474 DRM_DEBUG_KMS("CRT not detected via DDC:0x50 [no valid EDID found]\n");
Chris Wilson6ec3d0c2010-09-22 18:17:01 +0100475 }
476
Daniel Vettera2bd1f52012-07-11 12:31:52 +0200477 kfree(edid);
478
Chris Wilson6ec3d0c2010-09-22 18:17:01 +0100479 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800480}
481
Ma Linge4a5d542009-05-26 11:31:00 +0800482static enum drm_connector_status
Maarten Lankhorstc8ecb2f2016-02-17 09:18:36 +0100483intel_crt_load_detect(struct intel_crt *crt, uint32_t pipe)
Ma Linge4a5d542009-05-26 11:31:00 +0800484{
Chris Wilson71731882011-04-19 23:10:58 +0100485 struct drm_device *dev = crt->base.base.dev;
Ma Linge4a5d542009-05-26 11:31:00 +0800486 struct drm_i915_private *dev_priv = dev->dev_private;
Ma Linge4a5d542009-05-26 11:31:00 +0800487 uint32_t save_bclrpat;
488 uint32_t save_vtotal;
489 uint32_t vtotal, vactive;
490 uint32_t vsample;
491 uint32_t vblank, vblank_start, vblank_end;
492 uint32_t dsl;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200493 i915_reg_t bclrpat_reg, vtotal_reg,
494 vblank_reg, vsync_reg, pipeconf_reg, pipe_dsl_reg;
Ma Linge4a5d542009-05-26 11:31:00 +0800495 uint8_t st00;
496 enum drm_connector_status status;
497
Chris Wilson6ec3d0c2010-09-22 18:17:01 +0100498 DRM_DEBUG_KMS("starting load-detect on CRT\n");
499
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800500 bclrpat_reg = BCLRPAT(pipe);
501 vtotal_reg = VTOTAL(pipe);
502 vblank_reg = VBLANK(pipe);
503 vsync_reg = VSYNC(pipe);
504 pipeconf_reg = PIPECONF(pipe);
505 pipe_dsl_reg = PIPEDSL(pipe);
Ma Linge4a5d542009-05-26 11:31:00 +0800506
507 save_bclrpat = I915_READ(bclrpat_reg);
508 save_vtotal = I915_READ(vtotal_reg);
509 vblank = I915_READ(vblank_reg);
510
511 vtotal = ((save_vtotal >> 16) & 0xfff) + 1;
512 vactive = (save_vtotal & 0x7ff) + 1;
513
514 vblank_start = (vblank & 0xfff) + 1;
515 vblank_end = ((vblank >> 16) & 0xfff) + 1;
516
517 /* Set the border color to purple. */
518 I915_WRITE(bclrpat_reg, 0x500050);
519
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100520 if (!IS_GEN2(dev)) {
Ma Linge4a5d542009-05-26 11:31:00 +0800521 uint32_t pipeconf = I915_READ(pipeconf_reg);
522 I915_WRITE(pipeconf_reg, pipeconf | PIPECONF_FORCE_BORDER);
Chris Wilson19c55da2010-08-09 14:50:53 +0100523 POSTING_READ(pipeconf_reg);
Ma Linge4a5d542009-05-26 11:31:00 +0800524 /* Wait for next Vblank to substitue
525 * border color for Color info */
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700526 intel_wait_for_vblank(dev, pipe);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200527 st00 = I915_READ8(_VGA_MSR_WRITE);
Ma Linge4a5d542009-05-26 11:31:00 +0800528 status = ((st00 & (1 << 4)) != 0) ?
529 connector_status_connected :
530 connector_status_disconnected;
531
532 I915_WRITE(pipeconf_reg, pipeconf);
533 } else {
534 bool restore_vblank = false;
535 int count, detect;
536
537 /*
538 * If there isn't any border, add some.
539 * Yes, this will flicker
540 */
541 if (vblank_start <= vactive && vblank_end >= vtotal) {
542 uint32_t vsync = I915_READ(vsync_reg);
543 uint32_t vsync_start = (vsync & 0xffff) + 1;
544
545 vblank_start = vsync_start;
546 I915_WRITE(vblank_reg,
547 (vblank_start - 1) |
548 ((vblank_end - 1) << 16));
549 restore_vblank = true;
550 }
551 /* sample in the vertical border, selecting the larger one */
552 if (vblank_start - vactive >= vtotal - vblank_end)
553 vsample = (vblank_start + vactive) >> 1;
554 else
555 vsample = (vtotal + vblank_end) >> 1;
556
557 /*
558 * Wait for the border to be displayed
559 */
560 while (I915_READ(pipe_dsl_reg) >= vactive)
561 ;
562 while ((dsl = I915_READ(pipe_dsl_reg)) <= vsample)
563 ;
564 /*
565 * Watch ST00 for an entire scanline
566 */
567 detect = 0;
568 count = 0;
569 do {
570 count++;
571 /* Read the ST00 VGA status register */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200572 st00 = I915_READ8(_VGA_MSR_WRITE);
Ma Linge4a5d542009-05-26 11:31:00 +0800573 if (st00 & (1 << 4))
574 detect++;
575 } while ((I915_READ(pipe_dsl_reg) == dsl));
576
577 /* restore vblank if necessary */
578 if (restore_vblank)
579 I915_WRITE(vblank_reg, vblank);
580 /*
581 * If more than 3/4 of the scanline detected a monitor,
582 * then it is assumed to be present. This works even on i830,
583 * where there isn't any way to force the border color across
584 * the screen
585 */
586 status = detect * 4 > count * 3 ?
587 connector_status_connected :
588 connector_status_disconnected;
589 }
590
591 /* Restore previous settings */
592 I915_WRITE(bclrpat_reg, save_bclrpat);
593
594 return status;
595}
596
Chris Wilson7b334fc2010-09-09 23:51:02 +0100597static enum drm_connector_status
Chris Wilson930a9e22010-09-14 11:07:23 +0100598intel_crt_detect(struct drm_connector *connector, bool force)
Jesse Barnes79e53942008-11-07 14:24:08 -0800599{
600 struct drm_device *dev = connector->dev;
Paulo Zanonic19a0df2014-02-21 13:52:22 -0300601 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000602 struct intel_crt *crt = intel_attached_crt(connector);
Imre Deak671dedd2014-03-05 16:20:53 +0200603 struct intel_encoder *intel_encoder = &crt->base;
604 enum intel_display_power_domain power_domain;
Ma Linge4a5d542009-05-26 11:31:00 +0800605 enum drm_connector_status status;
Daniel Vettere95c8432012-04-20 21:03:36 +0200606 struct intel_load_detect_pipe tmp;
Rob Clark51fd3712013-11-19 12:10:12 -0500607 struct drm_modeset_acquire_ctx ctx;
Jesse Barnes79e53942008-11-07 14:24:08 -0800608
Chris Wilson164c8592013-07-20 20:27:08 +0100609 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] force=%d\n",
Jani Nikulac23cc412014-06-03 14:56:17 +0300610 connector->base.id, connector->name,
Chris Wilson164c8592013-07-20 20:27:08 +0100611 force);
612
Imre Deak671dedd2014-03-05 16:20:53 +0200613 power_domain = intel_display_port_power_domain(intel_encoder);
614 intel_display_power_get(dev_priv, power_domain);
615
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100616 if (I915_HAS_HOTPLUG(dev)) {
Daniel Vetteraaa37732012-06-16 15:30:32 +0200617 /* We can not rely on the HPD pin always being correctly wired
618 * up, for example many KVM do not pass it through, and so
619 * only trust an assertion that the monitor is connected.
620 */
Chris Wilson6ec3d0c2010-09-22 18:17:01 +0100621 if (intel_crt_detect_hotplug(connector)) {
622 DRM_DEBUG_KMS("CRT detected via hotplug\n");
Paulo Zanonic19a0df2014-02-21 13:52:22 -0300623 status = connector_status_connected;
624 goto out;
Daniel Vetteraaa37732012-06-16 15:30:32 +0200625 } else
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800626 DRM_DEBUG_KMS("CRT not detected via hotplug\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800627 }
628
Paulo Zanonic19a0df2014-02-21 13:52:22 -0300629 if (intel_crt_detect_ddc(connector)) {
630 status = connector_status_connected;
631 goto out;
632 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800633
Daniel Vetteraaa37732012-06-16 15:30:32 +0200634 /* Load detection is broken on HPD capable machines. Whoever wants a
635 * broken monitor (without edid) to work behind a broken kvm (that fails
636 * to have the right resistors for HP detection) needs to fix this up.
637 * For now just bail out. */
Daniel Vetter5bedeb22015-03-03 18:03:47 +0100638 if (I915_HAS_HOTPLUG(dev) && !i915.load_detect_test) {
Paulo Zanonic19a0df2014-02-21 13:52:22 -0300639 status = connector_status_disconnected;
640 goto out;
641 }
Daniel Vetteraaa37732012-06-16 15:30:32 +0200642
Paulo Zanonic19a0df2014-02-21 13:52:22 -0300643 if (!force) {
644 status = connector->status;
645 goto out;
646 }
Chris Wilson7b334fc2010-09-09 23:51:02 +0100647
Ville Syrjälä208bf9f2014-08-11 13:15:35 +0300648 drm_modeset_acquire_init(&ctx, 0);
649
Ma Linge4a5d542009-05-26 11:31:00 +0800650 /* for pre-945g platforms use load detect */
Rob Clark51fd3712013-11-19 12:10:12 -0500651 if (intel_get_load_detect_pipe(connector, NULL, &tmp, &ctx)) {
Daniel Vettere95c8432012-04-20 21:03:36 +0200652 if (intel_crt_detect_ddc(connector))
653 status = connector_status_connected;
Daniel Vetter5bedeb22015-03-03 18:03:47 +0100654 else if (INTEL_INFO(dev)->gen < 4)
Maarten Lankhorstc8ecb2f2016-02-17 09:18:36 +0100655 status = intel_crt_load_detect(crt,
656 to_intel_crtc(connector->state->crtc)->pipe);
Daniel Vetter5bedeb22015-03-03 18:03:47 +0100657 else
658 status = connector_status_unknown;
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +0200659 intel_release_load_detect_pipe(connector, &tmp, &ctx);
Daniel Vettere95c8432012-04-20 21:03:36 +0200660 } else
661 status = connector_status_unknown;
Ma Linge4a5d542009-05-26 11:31:00 +0800662
Ville Syrjälä208bf9f2014-08-11 13:15:35 +0300663 drm_modeset_drop_locks(&ctx);
664 drm_modeset_acquire_fini(&ctx);
665
Paulo Zanonic19a0df2014-02-21 13:52:22 -0300666out:
Imre Deak671dedd2014-03-05 16:20:53 +0200667 intel_display_power_put(dev_priv, power_domain);
Ma Linge4a5d542009-05-26 11:31:00 +0800668 return status;
Jesse Barnes79e53942008-11-07 14:24:08 -0800669}
670
671static void intel_crt_destroy(struct drm_connector *connector)
672{
Jesse Barnes79e53942008-11-07 14:24:08 -0800673 drm_connector_cleanup(connector);
674 kfree(connector);
675}
676
677static int intel_crt_get_modes(struct drm_connector *connector)
678{
ling.ma@intel.com8e4d36b2009-06-30 11:35:34 +0800679 struct drm_device *dev = connector->dev;
Chris Wilsonf899fc62010-07-20 15:44:45 -0700680 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak671dedd2014-03-05 16:20:53 +0200681 struct intel_crt *crt = intel_attached_crt(connector);
682 struct intel_encoder *intel_encoder = &crt->base;
683 enum intel_display_power_domain power_domain;
Chris Wilson890f3352010-09-14 16:46:59 +0100684 int ret;
Daniel Kurtz3bd7d902012-03-28 02:36:14 +0800685 struct i2c_adapter *i2c;
ling.ma@intel.com8e4d36b2009-06-30 11:35:34 +0800686
Imre Deak671dedd2014-03-05 16:20:53 +0200687 power_domain = intel_display_port_power_domain(intel_encoder);
688 intel_display_power_get(dev_priv, power_domain);
689
Rodrigo Vivi41aa3442013-05-09 20:03:18 -0300690 i2c = intel_gmbus_get_adapter(dev_priv, dev_priv->vbt.crt_ddc_pin);
Jani Nikulaf1a2f5b2012-08-13 13:22:35 +0300691 ret = intel_crt_ddc_get_modes(connector, i2c);
ling.ma@intel.com8e4d36b2009-06-30 11:35:34 +0800692 if (ret || !IS_G4X(dev))
Imre Deak671dedd2014-03-05 16:20:53 +0200693 goto out;
ling.ma@intel.com8e4d36b2009-06-30 11:35:34 +0800694
ling.ma@intel.com8e4d36b2009-06-30 11:35:34 +0800695 /* Try to probe digital port for output in DVI-I -> VGA mode. */
Jani Nikula988c7012015-03-27 00:20:19 +0200696 i2c = intel_gmbus_get_adapter(dev_priv, GMBUS_PIN_DPB);
Imre Deak671dedd2014-03-05 16:20:53 +0200697 ret = intel_crt_ddc_get_modes(connector, i2c);
698
699out:
700 intel_display_power_put(dev_priv, power_domain);
701
702 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -0800703}
704
705static int intel_crt_set_property(struct drm_connector *connector,
706 struct drm_property *property,
707 uint64_t value)
708{
Jesse Barnes79e53942008-11-07 14:24:08 -0800709 return 0;
710}
711
Chris Wilsonf3269052011-01-24 15:17:08 +0000712static void intel_crt_reset(struct drm_connector *connector)
713{
714 struct drm_device *dev = connector->dev;
Daniel Vetter2e938892012-10-11 20:08:24 +0200715 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonf3269052011-01-24 15:17:08 +0000716 struct intel_crt *crt = intel_attached_crt(connector);
717
Chris Wilson10603ca2013-08-26 19:51:06 -0300718 if (INTEL_INFO(dev)->gen >= 5) {
Daniel Vetter2e938892012-10-11 20:08:24 +0200719 u32 adpa;
720
Ville Syrjäläca54b812013-01-25 21:44:42 +0200721 adpa = I915_READ(crt->adpa_reg);
Daniel Vetter2e938892012-10-11 20:08:24 +0200722 adpa &= ~ADPA_CRT_HOTPLUG_MASK;
723 adpa |= ADPA_HOTPLUG_BITS;
Ville Syrjäläca54b812013-01-25 21:44:42 +0200724 I915_WRITE(crt->adpa_reg, adpa);
725 POSTING_READ(crt->adpa_reg);
Daniel Vetter2e938892012-10-11 20:08:24 +0200726
Ville Syrjälä0039a4b32014-10-16 20:52:30 +0300727 DRM_DEBUG_KMS("crt adpa set to 0x%x\n", adpa);
Chris Wilsonf3269052011-01-24 15:17:08 +0000728 crt->force_hotplug_required = 1;
Daniel Vetter2e938892012-10-11 20:08:24 +0200729 }
730
Chris Wilsonf3269052011-01-24 15:17:08 +0000731}
732
Jesse Barnes79e53942008-11-07 14:24:08 -0800733/*
734 * Routines for controlling stuff on the analog port
735 */
736
Jesse Barnes79e53942008-11-07 14:24:08 -0800737static const struct drm_connector_funcs intel_crt_connector_funcs = {
Chris Wilsonf3269052011-01-24 15:17:08 +0000738 .reset = intel_crt_reset,
Maarten Lankhorst4d688a22015-08-05 12:37:06 +0200739 .dpms = drm_atomic_helper_connector_dpms,
Jesse Barnes79e53942008-11-07 14:24:08 -0800740 .detect = intel_crt_detect,
741 .fill_modes = drm_helper_probe_single_connector_modes,
742 .destroy = intel_crt_destroy,
743 .set_property = intel_crt_set_property,
Matt Roperc6f95f22015-01-22 16:50:32 -0800744 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Ander Conselvan de Oliveira98969722015-03-20 16:18:06 +0200745 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
Matt Roper2545e4a2015-01-22 16:51:27 -0800746 .atomic_get_property = intel_connector_atomic_get_property,
Jesse Barnes79e53942008-11-07 14:24:08 -0800747};
748
749static const struct drm_connector_helper_funcs intel_crt_connector_helper_funcs = {
750 .mode_valid = intel_crt_mode_valid,
751 .get_modes = intel_crt_get_modes,
Chris Wilsondf0e9242010-09-09 16:20:55 +0100752 .best_encoder = intel_best_encoder,
Jesse Barnes79e53942008-11-07 14:24:08 -0800753};
754
Jesse Barnes79e53942008-11-07 14:24:08 -0800755static const struct drm_encoder_funcs intel_crt_enc_funcs = {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100756 .destroy = intel_encoder_destroy,
Jesse Barnes79e53942008-11-07 14:24:08 -0800757};
758
Mathias Krausebbe1c272014-08-27 18:41:19 +0200759static int intel_no_crt_dmi_callback(const struct dmi_system_id *id)
Duncan Laurie8ca40132011-10-25 15:42:21 -0700760{
Daniel Vetterbc0daf42012-04-01 13:16:49 +0200761 DRM_INFO("Skipping CRT initialization for %s\n", id->ident);
Duncan Laurie8ca40132011-10-25 15:42:21 -0700762 return 1;
763}
764
765static const struct dmi_system_id intel_no_crt[] = {
766 {
767 .callback = intel_no_crt_dmi_callback,
768 .ident = "ACER ZGB",
769 .matches = {
770 DMI_MATCH(DMI_SYS_VENDOR, "ACER"),
771 DMI_MATCH(DMI_PRODUCT_NAME, "ZGB"),
772 },
773 },
Giacomo Comes10b6ee42014-04-03 14:13:55 -0400774 {
775 .callback = intel_no_crt_dmi_callback,
776 .ident = "DELL XPS 8700",
777 .matches = {
778 DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."),
779 DMI_MATCH(DMI_PRODUCT_NAME, "XPS 8700"),
780 },
781 },
Duncan Laurie8ca40132011-10-25 15:42:21 -0700782 { }
783};
784
Jesse Barnes79e53942008-11-07 14:24:08 -0800785void intel_crt_init(struct drm_device *dev)
786{
787 struct drm_connector *connector;
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000788 struct intel_crt *crt;
Zhenyu Wang454c1ca2010-03-29 15:53:23 +0800789 struct intel_connector *intel_connector;
David Müller (ELSOFT AG)db545012009-08-29 08:54:45 +0200790 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä6c03a6b2015-11-20 22:35:41 +0200791 i915_reg_t adpa_reg;
792 u32 adpa;
Jesse Barnes79e53942008-11-07 14:24:08 -0800793
Duncan Laurie8ca40132011-10-25 15:42:21 -0700794 /* Skip machines without VGA that falsely report hotplug events */
795 if (dmi_check_system(intel_no_crt))
796 return;
797
Ville Syrjälä6c03a6b2015-11-20 22:35:41 +0200798 if (HAS_PCH_SPLIT(dev))
799 adpa_reg = PCH_ADPA;
800 else if (IS_VALLEYVIEW(dev))
801 adpa_reg = VLV_ADPA;
802 else
803 adpa_reg = ADPA;
804
805 adpa = I915_READ(adpa_reg);
806 if ((adpa & ADPA_DAC_ENABLE) == 0) {
807 /*
808 * On some machines (some IVB at least) CRT can be
809 * fused off, but there's no known fuse bit to
810 * indicate that. On these machine the ADPA register
811 * works normally, except the DAC enable bit won't
812 * take. So the only way to tell is attempt to enable
813 * it and see what happens.
814 */
815 I915_WRITE(adpa_reg, adpa | ADPA_DAC_ENABLE |
816 ADPA_HSYNC_CNTL_DISABLE | ADPA_VSYNC_CNTL_DISABLE);
817 if ((I915_READ(adpa_reg) & ADPA_DAC_ENABLE) == 0)
818 return;
819 I915_WRITE(adpa_reg, adpa);
820 }
821
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000822 crt = kzalloc(sizeof(struct intel_crt), GFP_KERNEL);
823 if (!crt)
Jesse Barnes79e53942008-11-07 14:24:08 -0800824 return;
825
Ander Conselvan de Oliveira9bdbd0b2015-04-10 10:59:10 +0300826 intel_connector = intel_connector_alloc();
Zhenyu Wang454c1ca2010-03-29 15:53:23 +0800827 if (!intel_connector) {
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000828 kfree(crt);
Zhenyu Wang454c1ca2010-03-29 15:53:23 +0800829 return;
830 }
831
832 connector = &intel_connector->base;
Adam Jackson637f44d2013-03-25 15:40:05 -0400833 crt->connector = intel_connector;
Zhenyu Wang454c1ca2010-03-29 15:53:23 +0800834 drm_connector_init(dev, &intel_connector->base,
Jesse Barnes79e53942008-11-07 14:24:08 -0800835 &intel_crt_connector_funcs, DRM_MODE_CONNECTOR_VGA);
836
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000837 drm_encoder_init(dev, &crt->base.base, &intel_crt_enc_funcs,
Ville Syrjälä13a3d912015-12-09 16:20:18 +0200838 DRM_MODE_ENCODER_DAC, NULL);
Jesse Barnes79e53942008-11-07 14:24:08 -0800839
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000840 intel_connector_attach_encoder(intel_connector, &crt->base);
Jesse Barnes79e53942008-11-07 14:24:08 -0800841
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000842 crt->base.type = INTEL_OUTPUT_ANALOG;
Ville Syrjälä301ea742014-03-03 16:15:30 +0200843 crt->base.cloneable = (1 << INTEL_OUTPUT_DVO) | (1 << INTEL_OUTPUT_HDMI);
Paulo Zanonid63fa0d2012-11-20 13:27:35 -0200844 if (IS_I830(dev))
Eugeni Dodonov59c859d2012-05-09 15:37:19 -0300845 crt->base.crtc_mask = (1 << 0);
846 else
Keith Packard08268742012-08-13 21:34:45 -0700847 crt->base.crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -0300848
Daniel Vetterdbb02572012-01-28 14:49:23 +0100849 if (IS_GEN2(dev))
850 connector->interlace_allowed = 0;
851 else
852 connector->interlace_allowed = 1;
Jesse Barnes79e53942008-11-07 14:24:08 -0800853 connector->doublescan_allowed = 0;
854
Ville Syrjälä6c03a6b2015-11-20 22:35:41 +0200855 crt->adpa_reg = adpa_reg;
Jesse Barnesdf0323c2012-04-17 15:06:33 -0700856
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100857 crt->base.compute_config = intel_crt_compute_config;
Ville Syrjälä92966a32015-12-08 16:05:48 +0200858 if (HAS_PCH_SPLIT(dev)) {
Ville Syrjälä1ea56e22015-05-05 17:17:37 +0300859 crt->base.disable = pch_disable_crt;
860 crt->base.post_disable = pch_post_disable_crt;
861 } else {
862 crt->base.disable = intel_disable_crt;
863 }
Daniel Vetter21246042012-07-01 14:58:27 +0200864 crt->base.enable = intel_enable_crt;
Egbert Eich1d843f92013-02-25 12:06:49 -0500865 if (I915_HAS_HOTPLUG(dev))
866 crt->base.hpd_pin = HPD_CRT;
Ville Syrjäläa2985792013-11-07 19:25:59 +0200867 if (HAS_DDI(dev)) {
868 crt->base.get_config = hsw_crt_get_config;
Paulo Zanoni4eda01b2012-10-31 18:12:21 -0200869 crt->base.get_hw_state = intel_ddi_get_hw_state;
Ville Syrjäläa2985792013-11-07 19:25:59 +0200870 } else {
871 crt->base.get_config = intel_crt_get_config;
Paulo Zanoni4eda01b2012-10-31 18:12:21 -0200872 crt->base.get_hw_state = intel_crt_get_hw_state;
Ville Syrjäläa2985792013-11-07 19:25:59 +0200873 }
Daniel Vettere403fc92012-07-02 13:41:21 +0200874 intel_connector->get_hw_state = intel_connector_get_hw_state;
Imre Deak4932e2c2014-02-11 17:12:48 +0200875 intel_connector->unregister = intel_connector_unregister;
Daniel Vetter21246042012-07-01 14:58:27 +0200876
Jesse Barnes79e53942008-11-07 14:24:08 -0800877 drm_connector_helper_add(connector, &intel_crt_connector_helper_funcs);
878
Thomas Wood34ea3d32014-05-29 16:57:41 +0100879 drm_connector_register(connector);
Jesse Barnesb01f2c32009-12-11 11:07:17 -0800880
Egbert Eich821450c2013-04-16 13:36:55 +0200881 if (!I915_HAS_HOTPLUG(dev))
882 intel_connector->polled = DRM_CONNECTOR_POLL_CONNECT;
Dave Airlieeb1f8e42010-05-07 06:42:51 +0000883
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800884 /*
885 * Configure the automatic hotplug detection stuff
886 */
887 crt->force_hotplug_required = 0;
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800888
Paulo Zanoni68d18ad2012-12-01 12:04:26 -0200889 /*
Damien Lespiau3e683202012-12-11 18:48:29 +0000890 * TODO: find a proper way to discover whether we need to set the the
891 * polarity and link reversal bits or not, instead of relying on the
892 * BIOS.
Paulo Zanoni68d18ad2012-12-01 12:04:26 -0200893 */
Damien Lespiau3e683202012-12-11 18:48:29 +0000894 if (HAS_PCH_LPT(dev)) {
895 u32 fdi_config = FDI_RX_POLARITY_REVERSED_LPT |
896 FDI_RX_LINK_REVERSAL_OVERRIDE;
897
Ville Syrjäläeede3b52015-09-18 20:03:30 +0300898 dev_priv->fdi_rx_config = I915_READ(FDI_RX_CTL(PIPE_A)) & fdi_config;
Damien Lespiau3e683202012-12-11 18:48:29 +0000899 }
Daniel Vetter754970ee2014-01-16 22:28:44 +0100900
901 intel_crt_reset(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -0800902}