blob: 65abea2c6e470ec61fdf5bb79bc64aeeaf039ffa [file] [log] [blame]
Govindraj.Rb6126332010-09-27 20:20:49 +05301/*
2 * Driver for OMAP-UART controller.
3 * Based on drivers/serial/8250.c
4 *
5 * Copyright (C) 2010 Texas Instruments.
6 *
7 * Authors:
8 * Govindraj R <govindraj.raja@ti.com>
9 * Thara Gopinath <thara@ti.com>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
15 *
Lucas De Marchi25985ed2011-03-30 22:57:33 -030016 * Note: This driver is made separate from 8250 driver as we cannot
Govindraj.Rb6126332010-09-27 20:20:49 +053017 * over load 8250 driver with omap platform specific configuration for
18 * features like DMA, it makes easier to implement features like DMA and
19 * hardware flow control and software flow control configuration with
20 * this driver as required for the omap-platform.
21 */
22
Thomas Weber364a6ec2011-02-01 08:30:41 +010023#if defined(CONFIG_SERIAL_OMAP_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
24#define SUPPORT_SYSRQ
25#endif
26
Govindraj.Rb6126332010-09-27 20:20:49 +053027#include <linux/module.h>
28#include <linux/init.h>
29#include <linux/console.h>
30#include <linux/serial_reg.h>
31#include <linux/delay.h>
32#include <linux/slab.h>
33#include <linux/tty.h>
34#include <linux/tty_flip.h>
Felipe Balbid21e4002012-09-06 15:45:38 +030035#include <linux/platform_device.h>
Govindraj.Rb6126332010-09-27 20:20:49 +053036#include <linux/io.h>
Govindraj.Rb6126332010-09-27 20:20:49 +053037#include <linux/clk.h>
38#include <linux/serial_core.h>
39#include <linux/irq.h>
Govindraj.Rfcdca752011-02-28 18:12:23 +053040#include <linux/pm_runtime.h>
Rajendra Nayakd92b0df2011-12-14 17:25:45 +053041#include <linux/of.h>
Tony Lindgren2a0b9652013-10-22 06:49:48 -070042#include <linux/of_irq.h>
NeilBrown9574f362012-07-30 10:30:26 +100043#include <linux/gpio.h>
Mark Jackson4a0ac0f2013-08-14 11:29:38 +010044#include <linux/of_gpio.h>
Tony Lindgrend9ba5732012-12-14 09:09:11 -080045#include <linux/platform_data/serial-omap.h>
Govindraj.Rb6126332010-09-27 20:20:49 +053046
Mark Jackson4a0ac0f2013-08-14 11:29:38 +010047#include <dt-bindings/gpio/gpio.h>
48
Russell Kingf91b55ab2012-10-06 10:50:58 +010049#define OMAP_MAX_HSUART_PORTS 6
50
Govindraj.R7c77c8d2012-04-03 19:12:34 +053051#define UART_BUILD_REVISION(x, y) (((x) << 8) | (y))
52
53#define OMAP_UART_REV_42 0x0402
54#define OMAP_UART_REV_46 0x0406
55#define OMAP_UART_REV_52 0x0502
56#define OMAP_UART_REV_63 0x0603
57
Govindraj.Rf64ffda2013-07-05 18:25:59 +030058#define OMAP_UART_TX_WAKEUP_EN BIT(7)
59
60/* Feature flags */
61#define OMAP_UART_WER_HAS_TX_WAKEUP BIT(0)
62
Russell Kingf91b55ab2012-10-06 10:50:58 +010063#define UART_ERRATA_i202_MDR1_ACCESS BIT(0)
64#define UART_ERRATA_i291_DMA_FORCEIDLE BIT(1)
65
Rajendra Nayak8fe789d2011-12-14 17:25:44 +053066#define DEFAULT_CLK_SPEED 48000000 /* 48Mhz*/
67
Paul Walmsley0ba5f662012-01-25 19:50:36 -070068/* SCR register bitmasks */
69#define OMAP_UART_SCR_RX_TRIG_GRANU1_MASK (1 << 7)
Alexey Pelykh1776fd02013-02-04 12:19:46 -050070#define OMAP_UART_SCR_TX_TRIG_GRANU1_MASK (1 << 6)
Russell Kingf91b55ab2012-10-06 10:50:58 +010071#define OMAP_UART_SCR_TX_EMPTY (1 << 3)
Paul Walmsley0ba5f662012-01-25 19:50:36 -070072
73/* FCR register bitmasks */
Paul Walmsley0ba5f662012-01-25 19:50:36 -070074#define OMAP_UART_FCR_RX_FIFO_TRIG_MASK (0x3 << 6)
Felipe Balbi6721ab72012-09-06 15:45:40 +030075#define OMAP_UART_FCR_TX_FIFO_TRIG_MASK (0x3 << 4)
Paul Walmsley0ba5f662012-01-25 19:50:36 -070076
Govindraj.R7c77c8d2012-04-03 19:12:34 +053077/* MVR register bitmasks */
78#define OMAP_UART_MVR_SCHEME_SHIFT 30
79
80#define OMAP_UART_LEGACY_MVR_MAJ_MASK 0xf0
81#define OMAP_UART_LEGACY_MVR_MAJ_SHIFT 4
82#define OMAP_UART_LEGACY_MVR_MIN_MASK 0x0f
83
84#define OMAP_UART_MVR_MAJ_MASK 0x700
85#define OMAP_UART_MVR_MAJ_SHIFT 8
86#define OMAP_UART_MVR_MIN_MASK 0x3f
87
Russell Kingf91b55ab2012-10-06 10:50:58 +010088#define OMAP_UART_DMA_CH_FREE -1
89
90#define MSR_SAVE_FLAGS UART_MSR_ANY_DELTA
91#define OMAP_MODE13X_SPEED 230400
92
93/* WER = 0x7F
94 * Enable module level wakeup in WER reg
95 */
96#define OMAP_UART_WER_MOD_WKUP 0X7F
97
98/* Enable XON/XOFF flow control on output */
Russell King3af08bd2012-10-05 13:32:08 +010099#define OMAP_UART_SW_TX 0x08
Russell Kingf91b55ab2012-10-06 10:50:58 +0100100
101/* Enable XON/XOFF flow control on input */
Russell King3af08bd2012-10-05 13:32:08 +0100102#define OMAP_UART_SW_RX 0x02
Russell Kingf91b55ab2012-10-06 10:50:58 +0100103
104#define OMAP_UART_SW_CLR 0xF0
105
106#define OMAP_UART_TCR_TRIG 0x0F
107
108struct uart_omap_dma {
109 u8 uart_dma_tx;
110 u8 uart_dma_rx;
111 int rx_dma_channel;
112 int tx_dma_channel;
113 dma_addr_t rx_buf_dma_phys;
114 dma_addr_t tx_buf_dma_phys;
115 unsigned int uart_base;
116 /*
117 * Buffer for rx dma.It is not required for tx because the buffer
118 * comes from port structure.
119 */
120 unsigned char *rx_buf;
121 unsigned int prev_rx_dma_pos;
122 int tx_buf_size;
123 int tx_dma_used;
124 int rx_dma_used;
125 spinlock_t tx_lock;
126 spinlock_t rx_lock;
127 /* timer to poll activity on rx dma */
128 struct timer_list rx_timer;
129 unsigned int rx_buf_size;
130 unsigned int rx_poll_rate;
131 unsigned int rx_timeout;
132};
133
Felipe Balbid37c6ce2012-09-06 15:45:39 +0300134struct uart_omap_port {
135 struct uart_port port;
136 struct uart_omap_dma uart_dma;
137 struct device *dev;
Tony Lindgren2a0b9652013-10-22 06:49:48 -0700138 int wakeirq;
Felipe Balbid37c6ce2012-09-06 15:45:39 +0300139
140 unsigned char ier;
141 unsigned char lcr;
142 unsigned char mcr;
143 unsigned char fcr;
144 unsigned char efr;
145 unsigned char dll;
146 unsigned char dlh;
147 unsigned char mdr1;
148 unsigned char scr;
Govindraj.Rf64ffda2013-07-05 18:25:59 +0300149 unsigned char wer;
Felipe Balbid37c6ce2012-09-06 15:45:39 +0300150
151 int use_dma;
152 /*
153 * Some bits in registers are cleared on a read, so they must
154 * be saved whenever the register is read but the bits will not
155 * be immediately processed.
156 */
157 unsigned int lsr_break_flag;
158 unsigned char msr_saved_flags;
159 char name[20];
160 unsigned long port_activity;
Shubhrajyoti D39aee512012-10-03 17:24:36 +0530161 int context_loss_cnt;
Felipe Balbid37c6ce2012-09-06 15:45:39 +0300162 u32 errata;
163 u8 wakeups_enabled;
Govindraj.Rf64ffda2013-07-05 18:25:59 +0300164 u32 features;
Felipe Balbid37c6ce2012-09-06 15:45:39 +0300165
Felipe Balbie36851d2012-09-07 18:34:19 +0300166 int DTR_gpio;
167 int DTR_inverted;
168 int DTR_active;
169
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100170 struct serial_rs485 rs485;
171 int rts_gpio;
172
Felipe Balbid37c6ce2012-09-06 15:45:39 +0300173 struct pm_qos_request pm_qos_request;
174 u32 latency;
175 u32 calc_latency;
176 struct work_struct qos_work;
Sourav Poddarddd85e22013-05-15 21:05:38 +0530177 bool is_suspending;
Felipe Balbid37c6ce2012-09-06 15:45:39 +0300178};
179
Philippe Proulxe5f9bf72013-10-23 18:49:59 -0400180#define to_uart_omap_port(p) ((container_of((p), struct uart_omap_port, port)))
Felipe Balbid37c6ce2012-09-06 15:45:39 +0300181
Govindraj.Rb6126332010-09-27 20:20:49 +0530182static struct uart_omap_port *ui[OMAP_MAX_HSUART_PORTS];
183
184/* Forward declaration of functions */
Govindraj.R94734742011-11-07 19:00:33 +0530185static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1);
Govindraj.Rb6126332010-09-27 20:20:49 +0530186
Govindraj.R2fd14962011-11-09 17:41:21 +0530187static struct workqueue_struct *serial_omap_uart_wq;
Govindraj.Rb6126332010-09-27 20:20:49 +0530188
189static inline unsigned int serial_in(struct uart_omap_port *up, int offset)
190{
191 offset <<= up->port.regshift;
192 return readw(up->port.membase + offset);
193}
194
195static inline void serial_out(struct uart_omap_port *up, int offset, int value)
196{
197 offset <<= up->port.regshift;
198 writew(value, up->port.membase + offset);
199}
200
201static inline void serial_omap_clear_fifos(struct uart_omap_port *up)
202{
203 serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO);
204 serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO |
205 UART_FCR_CLEAR_RCVR | UART_FCR_CLEAR_XMIT);
206 serial_out(up, UART_FCR, 0);
207}
208
Felipe Balbie5b57c02012-08-23 13:32:42 +0300209static int serial_omap_get_context_loss_count(struct uart_omap_port *up)
210{
Jingoo Han574de552013-07-30 17:06:57 +0900211 struct omap_uart_port_info *pdata = dev_get_platdata(up->dev);
Felipe Balbie5b57c02012-08-23 13:32:42 +0300212
Felipe Balbice2f08d2012-09-07 21:10:33 +0300213 if (!pdata || !pdata->get_context_loss_count)
Tony Lindgrena630fbf2013-06-10 07:39:09 -0700214 return -EINVAL;
Felipe Balbie5b57c02012-08-23 13:32:42 +0300215
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300216 return pdata->get_context_loss_count(up->dev);
Felipe Balbie5b57c02012-08-23 13:32:42 +0300217}
218
Tony Lindgren2a0b9652013-10-22 06:49:48 -0700219static inline void serial_omap_enable_wakeirq(struct uart_omap_port *up,
220 bool enable)
221{
222 if (!up->wakeirq)
223 return;
224
225 if (enable)
226 enable_irq(up->wakeirq);
227 else
228 disable_irq(up->wakeirq);
229}
230
Felipe Balbie5b57c02012-08-23 13:32:42 +0300231static void serial_omap_enable_wakeup(struct uart_omap_port *up, bool enable)
232{
Jingoo Han574de552013-07-30 17:06:57 +0900233 struct omap_uart_port_info *pdata = dev_get_platdata(up->dev);
Felipe Balbie5b57c02012-08-23 13:32:42 +0300234
Tony Lindgren2a0b9652013-10-22 06:49:48 -0700235 serial_omap_enable_wakeirq(up, enable);
Felipe Balbice2f08d2012-09-07 21:10:33 +0300236 if (!pdata || !pdata->enable_wakeup)
237 return;
238
239 pdata->enable_wakeup(up->dev, enable);
Felipe Balbie5b57c02012-08-23 13:32:42 +0300240}
241
Govindraj.Rb6126332010-09-27 20:20:49 +0530242/*
Alexey Pelykh5fe21232013-01-16 05:08:06 -0500243 * serial_omap_baud_is_mode16 - check if baud rate is MODE16X
244 * @port: uart port info
245 * @baud: baudrate for which mode needs to be determined
246 *
247 * Returns true if baud rate is MODE16X and false if MODE13X
248 * Original table in OMAP TRM named "UART Mode Baud Rates, Divisor Values,
249 * and Error Rates" determines modes not for all common baud rates.
250 * E.g. for 1000000 baud rate mode must be 16x, but according to that
251 * table it's determined as 13x.
252 */
253static bool
254serial_omap_baud_is_mode16(struct uart_port *port, unsigned int baud)
255{
256 unsigned int n13 = port->uartclk / (13 * baud);
257 unsigned int n16 = port->uartclk / (16 * baud);
258 int baudAbsDiff13 = baud - (port->uartclk / (13 * n13));
259 int baudAbsDiff16 = baud - (port->uartclk / (16 * n16));
Philippe Proulxe5f9bf72013-10-23 18:49:59 -0400260 if (baudAbsDiff13 < 0)
Alexey Pelykh5fe21232013-01-16 05:08:06 -0500261 baudAbsDiff13 = -baudAbsDiff13;
Philippe Proulxe5f9bf72013-10-23 18:49:59 -0400262 if (baudAbsDiff16 < 0)
Alexey Pelykh5fe21232013-01-16 05:08:06 -0500263 baudAbsDiff16 = -baudAbsDiff16;
264
Alexey Pelykh18d85192013-09-21 04:10:54 -0400265 return (baudAbsDiff13 >= baudAbsDiff16);
Alexey Pelykh5fe21232013-01-16 05:08:06 -0500266}
267
268/*
Govindraj.Rb6126332010-09-27 20:20:49 +0530269 * serial_omap_get_divisor - calculate divisor value
270 * @port: uart port info
271 * @baud: baudrate for which divisor needs to be calculated.
Govindraj.Rb6126332010-09-27 20:20:49 +0530272 */
273static unsigned int
274serial_omap_get_divisor(struct uart_port *port, unsigned int baud)
275{
Alexey Pelykh4250b5d2013-09-21 04:04:35 -0400276 unsigned int mode;
Govindraj.Rb6126332010-09-27 20:20:49 +0530277
Alexey Pelykh5fe21232013-01-16 05:08:06 -0500278 if (!serial_omap_baud_is_mode16(port, baud))
Alexey Pelykh4250b5d2013-09-21 04:04:35 -0400279 mode = 13;
Govindraj.Rb6126332010-09-27 20:20:49 +0530280 else
Alexey Pelykh4250b5d2013-09-21 04:04:35 -0400281 mode = 16;
282 return port->uartclk/(mode * baud);
Govindraj.Rb6126332010-09-27 20:20:49 +0530283}
284
Govindraj.Rb6126332010-09-27 20:20:49 +0530285static void serial_omap_enable_ms(struct uart_port *port)
286{
Felipe Balbic990f352012-08-23 13:32:41 +0300287 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530288
Rajendra Nayakba774332011-12-14 17:25:43 +0530289 dev_dbg(up->port.dev, "serial_omap_enable_ms+%d\n", up->port.line);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530290
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300291 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530292 up->ier |= UART_IER_MSI;
293 serial_out(up, UART_IER, up->ier);
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300294 pm_runtime_mark_last_busy(up->dev);
295 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530296}
297
298static void serial_omap_stop_tx(struct uart_port *port)
299{
Felipe Balbic990f352012-08-23 13:32:41 +0300300 struct uart_omap_port *up = to_uart_omap_port(port);
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100301 int res;
Govindraj.Rb6126332010-09-27 20:20:49 +0530302
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300303 pm_runtime_get_sync(up->dev);
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100304
Philippe Proulx018e7442013-10-23 18:49:58 -0400305 /* Handle RS-485 */
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100306 if (up->rs485.flags & SER_RS485_ENABLED) {
Philippe Proulx018e7442013-10-23 18:49:58 -0400307 if (up->scr & OMAP_UART_SCR_TX_EMPTY) {
308 /* THR interrupt is fired when both TX FIFO and TX
309 * shift register are empty. This means there's nothing
310 * left to transmit now, so make sure the THR interrupt
311 * is fired when TX FIFO is below the trigger level,
312 * disable THR interrupts and toggle the RS-485 GPIO
313 * data direction pin if needed.
314 */
315 up->scr &= ~OMAP_UART_SCR_TX_EMPTY;
316 serial_out(up, UART_OMAP_SCR, up->scr);
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100317 res = (up->rs485.flags & SER_RS485_RTS_AFTER_SEND) ? 1 : 0;
318 if (gpio_get_value(up->rts_gpio) != res) {
Philippe Proulxe5f9bf72013-10-23 18:49:59 -0400319 if (up->rs485.delay_rts_after_send > 0)
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100320 mdelay(up->rs485.delay_rts_after_send);
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100321 gpio_set_value(up->rts_gpio, res);
322 }
Philippe Proulx018e7442013-10-23 18:49:58 -0400323 } else {
324 /* We're asked to stop, but there's still stuff in the
325 * UART FIFO, so make sure the THR interrupt is fired
326 * when both TX FIFO and TX shift register are empty.
327 * The next THR interrupt (if no transmission is started
328 * in the meantime) will indicate the end of a
329 * transmission. Therefore we _don't_ disable THR
330 * interrupts in this situation.
331 */
332 up->scr |= OMAP_UART_SCR_TX_EMPTY;
333 serial_out(up, UART_OMAP_SCR, up->scr);
334 return;
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100335 }
336 }
337
Govindraj.Rb6126332010-09-27 20:20:49 +0530338 if (up->ier & UART_IER_THRI) {
339 up->ier &= ~UART_IER_THRI;
340 serial_out(up, UART_IER, up->ier);
341 }
Govindraj.Rfcdca752011-02-28 18:12:23 +0530342
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100343 if ((up->rs485.flags & SER_RS485_ENABLED) &&
344 !(up->rs485.flags & SER_RS485_RX_DURING_TX)) {
Dimitris Lampridiscab53dc2014-03-13 15:11:46 +0200345 up->ier |= UART_IER_RLSI | UART_IER_RDI;
346 up->port.read_status_mask |= UART_LSR_DR;
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100347 serial_out(up, UART_IER, up->ier);
348 }
349
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300350 pm_runtime_mark_last_busy(up->dev);
351 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530352}
353
354static void serial_omap_stop_rx(struct uart_port *port)
355{
Felipe Balbic990f352012-08-23 13:32:41 +0300356 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530357
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300358 pm_runtime_get_sync(up->dev);
Dimitris Lampridiscab53dc2014-03-13 15:11:46 +0200359 up->ier &= ~(UART_IER_RLSI | UART_IER_RDI);
Govindraj.Rb6126332010-09-27 20:20:49 +0530360 up->port.read_status_mask &= ~UART_LSR_DR;
361 serial_out(up, UART_IER, up->ier);
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300362 pm_runtime_mark_last_busy(up->dev);
363 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530364}
365
Felipe Balbibf63a082012-09-06 15:45:25 +0300366static void transmit_chars(struct uart_omap_port *up, unsigned int lsr)
Govindraj.Rb6126332010-09-27 20:20:49 +0530367{
368 struct circ_buf *xmit = &up->port.state->xmit;
369 int count;
370
371 if (up->port.x_char) {
372 serial_out(up, UART_TX, up->port.x_char);
373 up->port.icount.tx++;
374 up->port.x_char = 0;
375 return;
376 }
377 if (uart_circ_empty(xmit) || uart_tx_stopped(&up->port)) {
378 serial_omap_stop_tx(&up->port);
379 return;
380 }
Greg Kroah-Hartman355fe562013-08-27 16:02:18 -0700381 count = up->port.fifosize / 4;
Govindraj.Rb6126332010-09-27 20:20:49 +0530382 do {
383 serial_out(up, UART_TX, xmit->buf[xmit->tail]);
384 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
385 up->port.icount.tx++;
386 if (uart_circ_empty(xmit))
387 break;
388 } while (--count > 0);
389
Ruchika Kharwar0324a822012-09-06 15:45:34 +0300390 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS) {
391 spin_unlock(&up->port.lock);
Govindraj.Rb6126332010-09-27 20:20:49 +0530392 uart_write_wakeup(&up->port);
Ruchika Kharwar0324a822012-09-06 15:45:34 +0300393 spin_lock(&up->port.lock);
394 }
Govindraj.Rb6126332010-09-27 20:20:49 +0530395
396 if (uart_circ_empty(xmit))
397 serial_omap_stop_tx(&up->port);
398}
399
400static inline void serial_omap_enable_ier_thri(struct uart_omap_port *up)
401{
402 if (!(up->ier & UART_IER_THRI)) {
403 up->ier |= UART_IER_THRI;
404 serial_out(up, UART_IER, up->ier);
405 }
406}
407
408static void serial_omap_start_tx(struct uart_port *port)
409{
Felipe Balbic990f352012-08-23 13:32:41 +0300410 struct uart_omap_port *up = to_uart_omap_port(port);
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100411 int res;
Govindraj.Rb6126332010-09-27 20:20:49 +0530412
Felipe Balbi49457432012-09-06 15:45:21 +0300413 pm_runtime_get_sync(up->dev);
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100414
Philippe Proulx018e7442013-10-23 18:49:58 -0400415 /* Handle RS-485 */
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100416 if (up->rs485.flags & SER_RS485_ENABLED) {
Philippe Proulx018e7442013-10-23 18:49:58 -0400417 /* Fire THR interrupts when FIFO is below trigger level */
418 up->scr &= ~OMAP_UART_SCR_TX_EMPTY;
419 serial_out(up, UART_OMAP_SCR, up->scr);
420
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100421 /* if rts not already enabled */
422 res = (up->rs485.flags & SER_RS485_RTS_ON_SEND) ? 1 : 0;
423 if (gpio_get_value(up->rts_gpio) != res) {
424 gpio_set_value(up->rts_gpio, res);
Philippe Proulxe5f9bf72013-10-23 18:49:59 -0400425 if (up->rs485.delay_rts_before_send > 0)
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100426 mdelay(up->rs485.delay_rts_before_send);
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100427 }
428 }
429
430 if ((up->rs485.flags & SER_RS485_ENABLED) &&
431 !(up->rs485.flags & SER_RS485_RX_DURING_TX))
432 serial_omap_stop_rx(port);
433
Felipe Balbi49457432012-09-06 15:45:21 +0300434 serial_omap_enable_ier_thri(up);
Felipe Balbi49457432012-09-06 15:45:21 +0300435 pm_runtime_mark_last_busy(up->dev);
436 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530437}
438
Russell King3af08bd2012-10-05 13:32:08 +0100439static void serial_omap_throttle(struct uart_port *port)
440{
441 struct uart_omap_port *up = to_uart_omap_port(port);
442 unsigned long flags;
443
444 pm_runtime_get_sync(up->dev);
445 spin_lock_irqsave(&up->port.lock, flags);
446 up->ier &= ~(UART_IER_RLSI | UART_IER_RDI);
447 serial_out(up, UART_IER, up->ier);
448 spin_unlock_irqrestore(&up->port.lock, flags);
449 pm_runtime_mark_last_busy(up->dev);
450 pm_runtime_put_autosuspend(up->dev);
451}
452
453static void serial_omap_unthrottle(struct uart_port *port)
454{
455 struct uart_omap_port *up = to_uart_omap_port(port);
456 unsigned long flags;
457
458 pm_runtime_get_sync(up->dev);
459 spin_lock_irqsave(&up->port.lock, flags);
460 up->ier |= UART_IER_RLSI | UART_IER_RDI;
461 serial_out(up, UART_IER, up->ier);
462 spin_unlock_irqrestore(&up->port.lock, flags);
463 pm_runtime_mark_last_busy(up->dev);
464 pm_runtime_put_autosuspend(up->dev);
465}
466
Govindraj.Rb6126332010-09-27 20:20:49 +0530467static unsigned int check_modem_status(struct uart_omap_port *up)
468{
469 unsigned int status;
470
471 status = serial_in(up, UART_MSR);
472 status |= up->msr_saved_flags;
473 up->msr_saved_flags = 0;
474 if ((status & UART_MSR_ANY_DELTA) == 0)
475 return status;
476
477 if (status & UART_MSR_ANY_DELTA && up->ier & UART_IER_MSI &&
478 up->port.state != NULL) {
479 if (status & UART_MSR_TERI)
480 up->port.icount.rng++;
481 if (status & UART_MSR_DDSR)
482 up->port.icount.dsr++;
483 if (status & UART_MSR_DDCD)
484 uart_handle_dcd_change
485 (&up->port, status & UART_MSR_DCD);
486 if (status & UART_MSR_DCTS)
487 uart_handle_cts_change
488 (&up->port, status & UART_MSR_CTS);
489 wake_up_interruptible(&up->port.state->port.delta_msr_wait);
490 }
491
492 return status;
493}
494
Felipe Balbi72256cb2012-09-06 15:45:24 +0300495static void serial_omap_rlsi(struct uart_omap_port *up, unsigned int lsr)
496{
497 unsigned int flag;
Shubhrajyoti D9a12fcf2012-09-21 20:07:19 +0530498 unsigned char ch = 0;
499
500 if (likely(lsr & UART_LSR_DR))
501 ch = serial_in(up, UART_RX);
Felipe Balbi72256cb2012-09-06 15:45:24 +0300502
503 up->port.icount.rx++;
504 flag = TTY_NORMAL;
505
506 if (lsr & UART_LSR_BI) {
507 flag = TTY_BREAK;
508 lsr &= ~(UART_LSR_FE | UART_LSR_PE);
509 up->port.icount.brk++;
510 /*
511 * We do the SysRQ and SAK checking
512 * here because otherwise the break
513 * may get masked by ignore_status_mask
514 * or read_status_mask.
515 */
516 if (uart_handle_break(&up->port))
517 return;
518
519 }
520
521 if (lsr & UART_LSR_PE) {
522 flag = TTY_PARITY;
523 up->port.icount.parity++;
524 }
525
526 if (lsr & UART_LSR_FE) {
527 flag = TTY_FRAME;
528 up->port.icount.frame++;
529 }
530
531 if (lsr & UART_LSR_OE)
532 up->port.icount.overrun++;
533
534#ifdef CONFIG_SERIAL_OMAP_CONSOLE
535 if (up->port.line == up->port.cons->index) {
536 /* Recover the break flag from console xmit */
537 lsr |= up->lsr_break_flag;
538 }
539#endif
540 uart_insert_char(&up->port, lsr, UART_LSR_OE, 0, flag);
541}
542
543static void serial_omap_rdi(struct uart_omap_port *up, unsigned int lsr)
544{
545 unsigned char ch = 0;
546 unsigned int flag;
547
548 if (!(lsr & UART_LSR_DR))
549 return;
550
551 ch = serial_in(up, UART_RX);
552 flag = TTY_NORMAL;
553 up->port.icount.rx++;
554
555 if (uart_handle_sysrq_char(&up->port, ch))
556 return;
557
558 uart_insert_char(&up->port, lsr, UART_LSR_OE, ch, flag);
559}
560
Govindraj.Rb6126332010-09-27 20:20:49 +0530561/**
562 * serial_omap_irq() - This handles the interrupt from one port
563 * @irq: uart port irq number
564 * @dev_id: uart port info
565 */
Felipe Balbi52c55132012-09-06 15:45:33 +0300566static irqreturn_t serial_omap_irq(int irq, void *dev_id)
Govindraj.Rb6126332010-09-27 20:20:49 +0530567{
568 struct uart_omap_port *up = dev_id;
569 unsigned int iir, lsr;
Felipe Balbi81b75ae2012-09-06 15:45:23 +0300570 unsigned int type;
Greg Kroah-Hartman7b013e42013-08-27 15:59:53 -0700571 irqreturn_t ret = IRQ_NONE;
Felipe Balbi72256cb2012-09-06 15:45:24 +0300572 int max_count = 256;
Govindraj.Rb6126332010-09-27 20:20:49 +0530573
Felipe Balbi6c3a30c2012-09-06 15:45:30 +0300574 spin_lock(&up->port.lock);
Felipe Balbi81b75ae2012-09-06 15:45:23 +0300575 pm_runtime_get_sync(up->dev);
Felipe Balbi81b75ae2012-09-06 15:45:23 +0300576
Felipe Balbi72256cb2012-09-06 15:45:24 +0300577 do {
Felipe Balbi81b75ae2012-09-06 15:45:23 +0300578 iir = serial_in(up, UART_IIR);
Felipe Balbi72256cb2012-09-06 15:45:24 +0300579 if (iir & UART_IIR_NO_INT)
580 break;
Govindraj.Rb6126332010-09-27 20:20:49 +0530581
Greg Kroah-Hartman7b013e42013-08-27 15:59:53 -0700582 ret = IRQ_HANDLED;
Felipe Balbi72256cb2012-09-06 15:45:24 +0300583 lsr = serial_in(up, UART_LSR);
584
585 /* extract IRQ type from IIR register */
586 type = iir & 0x3e;
587
588 switch (type) {
589 case UART_IIR_MSI:
590 check_modem_status(up);
591 break;
592 case UART_IIR_THRI:
Felipe Balbibf63a082012-09-06 15:45:25 +0300593 transmit_chars(up, lsr);
Felipe Balbi72256cb2012-09-06 15:45:24 +0300594 break;
595 case UART_IIR_RX_TIMEOUT:
596 /* FALLTHROUGH */
597 case UART_IIR_RDI:
598 serial_omap_rdi(up, lsr);
599 break;
600 case UART_IIR_RLSI:
601 serial_omap_rlsi(up, lsr);
602 break;
603 case UART_IIR_CTS_RTS_DSR:
604 /* simply try again */
605 break;
606 case UART_IIR_XOFF:
607 /* FALLTHROUGH */
608 default:
609 break;
610 }
611 } while (!(iir & UART_IIR_NO_INT) && max_count--);
612
Felipe Balbi6c3a30c2012-09-06 15:45:30 +0300613 spin_unlock(&up->port.lock);
Felipe Balbi72256cb2012-09-06 15:45:24 +0300614
Jiri Slaby2e124b42013-01-03 15:53:06 +0100615 tty_flip_buffer_push(&up->port.state->port);
Felipe Balbi72256cb2012-09-06 15:45:24 +0300616
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300617 pm_runtime_mark_last_busy(up->dev);
618 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530619 up->port_activity = jiffies;
Felipe Balbi81b75ae2012-09-06 15:45:23 +0300620
Greg Kroah-Hartman7b013e42013-08-27 15:59:53 -0700621 return ret;
Govindraj.Rb6126332010-09-27 20:20:49 +0530622}
623
624static unsigned int serial_omap_tx_empty(struct uart_port *port)
625{
Felipe Balbic990f352012-08-23 13:32:41 +0300626 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530627 unsigned long flags = 0;
628 unsigned int ret = 0;
629
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300630 pm_runtime_get_sync(up->dev);
Rajendra Nayakba774332011-12-14 17:25:43 +0530631 dev_dbg(up->port.dev, "serial_omap_tx_empty+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +0530632 spin_lock_irqsave(&up->port.lock, flags);
633 ret = serial_in(up, UART_LSR) & UART_LSR_TEMT ? TIOCSER_TEMT : 0;
634 spin_unlock_irqrestore(&up->port.lock, flags);
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300635 pm_runtime_mark_last_busy(up->dev);
636 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530637 return ret;
638}
639
640static unsigned int serial_omap_get_mctrl(struct uart_port *port)
641{
Felipe Balbic990f352012-08-23 13:32:41 +0300642 struct uart_omap_port *up = to_uart_omap_port(port);
Shubhrajyoti D514f31d2011-11-21 15:43:28 +0530643 unsigned int status;
Govindraj.Rb6126332010-09-27 20:20:49 +0530644 unsigned int ret = 0;
645
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300646 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530647 status = check_modem_status(up);
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300648 pm_runtime_mark_last_busy(up->dev);
649 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530650
Rajendra Nayakba774332011-12-14 17:25:43 +0530651 dev_dbg(up->port.dev, "serial_omap_get_mctrl+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +0530652
653 if (status & UART_MSR_DCD)
654 ret |= TIOCM_CAR;
655 if (status & UART_MSR_RI)
656 ret |= TIOCM_RNG;
657 if (status & UART_MSR_DSR)
658 ret |= TIOCM_DSR;
659 if (status & UART_MSR_CTS)
660 ret |= TIOCM_CTS;
661 return ret;
662}
663
664static void serial_omap_set_mctrl(struct uart_port *port, unsigned int mctrl)
665{
Felipe Balbic990f352012-08-23 13:32:41 +0300666 struct uart_omap_port *up = to_uart_omap_port(port);
Russell King9363f8f2012-10-05 12:23:28 +0100667 unsigned char mcr = 0, old_mcr;
Govindraj.Rb6126332010-09-27 20:20:49 +0530668
Rajendra Nayakba774332011-12-14 17:25:43 +0530669 dev_dbg(up->port.dev, "serial_omap_set_mctrl+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +0530670 if (mctrl & TIOCM_RTS)
671 mcr |= UART_MCR_RTS;
672 if (mctrl & TIOCM_DTR)
673 mcr |= UART_MCR_DTR;
674 if (mctrl & TIOCM_OUT1)
675 mcr |= UART_MCR_OUT1;
676 if (mctrl & TIOCM_OUT2)
677 mcr |= UART_MCR_OUT2;
678 if (mctrl & TIOCM_LOOP)
679 mcr |= UART_MCR_LOOP;
680
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300681 pm_runtime_get_sync(up->dev);
Russell King9363f8f2012-10-05 12:23:28 +0100682 old_mcr = serial_in(up, UART_MCR);
683 old_mcr &= ~(UART_MCR_LOOP | UART_MCR_OUT2 | UART_MCR_OUT1 |
684 UART_MCR_DTR | UART_MCR_RTS);
685 up->mcr = old_mcr | mcr;
Govindraj.Rc538d202011-11-07 18:57:03 +0530686 serial_out(up, UART_MCR, up->mcr);
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300687 pm_runtime_mark_last_busy(up->dev);
688 pm_runtime_put_autosuspend(up->dev);
NeilBrown9574f362012-07-30 10:30:26 +1000689
690 if (gpio_is_valid(up->DTR_gpio) &&
691 !!(mctrl & TIOCM_DTR) != up->DTR_active) {
692 up->DTR_active = !up->DTR_active;
693 if (gpio_cansleep(up->DTR_gpio))
694 schedule_work(&up->qos_work);
695 else
696 gpio_set_value(up->DTR_gpio,
697 up->DTR_active != up->DTR_inverted);
698 }
Govindraj.Rb6126332010-09-27 20:20:49 +0530699}
700
701static void serial_omap_break_ctl(struct uart_port *port, int break_state)
702{
Felipe Balbic990f352012-08-23 13:32:41 +0300703 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530704 unsigned long flags = 0;
705
Rajendra Nayakba774332011-12-14 17:25:43 +0530706 dev_dbg(up->port.dev, "serial_omap_break_ctl+%d\n", up->port.line);
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300707 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530708 spin_lock_irqsave(&up->port.lock, flags);
709 if (break_state == -1)
710 up->lcr |= UART_LCR_SBC;
711 else
712 up->lcr &= ~UART_LCR_SBC;
713 serial_out(up, UART_LCR, up->lcr);
714 spin_unlock_irqrestore(&up->port.lock, flags);
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300715 pm_runtime_mark_last_busy(up->dev);
716 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530717}
718
719static int serial_omap_startup(struct uart_port *port)
720{
Felipe Balbic990f352012-08-23 13:32:41 +0300721 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530722 unsigned long flags = 0;
723 int retval;
724
725 /*
726 * Allocate the IRQ
727 */
728 retval = request_irq(up->port.irq, serial_omap_irq, up->port.irqflags,
729 up->name, up);
730 if (retval)
731 return retval;
732
Tony Lindgren2a0b9652013-10-22 06:49:48 -0700733 /* Optional wake-up IRQ */
734 if (up->wakeirq) {
735 retval = request_irq(up->wakeirq, serial_omap_irq,
736 up->port.irqflags, up->name, up);
737 if (retval) {
738 free_irq(up->port.irq, up);
739 return retval;
740 }
741 disable_irq(up->wakeirq);
Tony Lindgren2a0b9652013-10-22 06:49:48 -0700742 }
743
Rajendra Nayakba774332011-12-14 17:25:43 +0530744 dev_dbg(up->port.dev, "serial_omap_startup+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +0530745
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300746 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530747 /*
748 * Clear the FIFO buffers and disable them.
749 * (they will be reenabled in set_termios())
750 */
751 serial_omap_clear_fifos(up);
752 /* For Hardware flow control */
753 serial_out(up, UART_MCR, UART_MCR_RTS);
754
755 /*
756 * Clear the interrupt registers.
757 */
758 (void) serial_in(up, UART_LSR);
759 if (serial_in(up, UART_LSR) & UART_LSR_DR)
760 (void) serial_in(up, UART_RX);
761 (void) serial_in(up, UART_IIR);
762 (void) serial_in(up, UART_MSR);
763
764 /*
765 * Now, initialize the UART
766 */
767 serial_out(up, UART_LCR, UART_LCR_WLEN8);
768 spin_lock_irqsave(&up->port.lock, flags);
769 /*
770 * Most PC uarts need OUT2 raised to enable interrupts.
771 */
772 up->port.mctrl |= TIOCM_OUT2;
773 serial_omap_set_mctrl(&up->port, up->port.mctrl);
774 spin_unlock_irqrestore(&up->port.lock, flags);
775
776 up->msr_saved_flags = 0;
Govindraj.Rb6126332010-09-27 20:20:49 +0530777 /*
778 * Finally, enable interrupts. Note: Modem status interrupts
779 * are set via set_termios(), which will be occurring imminently
780 * anyway, so we don't enable them here.
781 */
782 up->ier = UART_IER_RLSI | UART_IER_RDI;
783 serial_out(up, UART_IER, up->ier);
784
Jarkko Nikula78841462011-01-24 17:51:22 +0200785 /* Enable module level wake up */
Govindraj.Rf64ffda2013-07-05 18:25:59 +0300786 up->wer = OMAP_UART_WER_MOD_WKUP;
787 if (up->features & OMAP_UART_WER_HAS_TX_WAKEUP)
788 up->wer |= OMAP_UART_TX_WAKEUP_EN;
789
790 serial_out(up, UART_OMAP_WER, up->wer);
Jarkko Nikula78841462011-01-24 17:51:22 +0200791
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300792 pm_runtime_mark_last_busy(up->dev);
793 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530794 up->port_activity = jiffies;
795 return 0;
796}
797
798static void serial_omap_shutdown(struct uart_port *port)
799{
Felipe Balbic990f352012-08-23 13:32:41 +0300800 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530801 unsigned long flags = 0;
802
Rajendra Nayakba774332011-12-14 17:25:43 +0530803 dev_dbg(up->port.dev, "serial_omap_shutdown+%d\n", up->port.line);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530804
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300805 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530806 /*
807 * Disable interrupts from this port
808 */
809 up->ier = 0;
810 serial_out(up, UART_IER, 0);
811
812 spin_lock_irqsave(&up->port.lock, flags);
813 up->port.mctrl &= ~TIOCM_OUT2;
814 serial_omap_set_mctrl(&up->port, up->port.mctrl);
815 spin_unlock_irqrestore(&up->port.lock, flags);
816
817 /*
818 * Disable break condition and FIFOs
819 */
820 serial_out(up, UART_LCR, serial_in(up, UART_LCR) & ~UART_LCR_SBC);
821 serial_omap_clear_fifos(up);
822
823 /*
824 * Read data port to reset things, and then free the irq
825 */
826 if (serial_in(up, UART_LSR) & UART_LSR_DR)
827 (void) serial_in(up, UART_RX);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530828
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300829 pm_runtime_mark_last_busy(up->dev);
830 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530831 free_irq(up->port.irq, up);
Tony Lindgren2a0b9652013-10-22 06:49:48 -0700832 if (up->wakeirq)
833 free_irq(up->wakeirq, up);
Govindraj.Rb6126332010-09-27 20:20:49 +0530834}
835
Govindraj.R2fd14962011-11-09 17:41:21 +0530836static void serial_omap_uart_qos_work(struct work_struct *work)
837{
838 struct uart_omap_port *up = container_of(work, struct uart_omap_port,
839 qos_work);
840
841 pm_qos_update_request(&up->pm_qos_request, up->latency);
NeilBrown9574f362012-07-30 10:30:26 +1000842 if (gpio_is_valid(up->DTR_gpio))
843 gpio_set_value_cansleep(up->DTR_gpio,
844 up->DTR_active != up->DTR_inverted);
Govindraj.R2fd14962011-11-09 17:41:21 +0530845}
846
Govindraj.Rb6126332010-09-27 20:20:49 +0530847static void
848serial_omap_set_termios(struct uart_port *port, struct ktermios *termios,
849 struct ktermios *old)
850{
Felipe Balbic990f352012-08-23 13:32:41 +0300851 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530852 unsigned char cval = 0;
Govindraj.Rb6126332010-09-27 20:20:49 +0530853 unsigned long flags = 0;
854 unsigned int baud, quot;
855
856 switch (termios->c_cflag & CSIZE) {
857 case CS5:
858 cval = UART_LCR_WLEN5;
859 break;
860 case CS6:
861 cval = UART_LCR_WLEN6;
862 break;
863 case CS7:
864 cval = UART_LCR_WLEN7;
865 break;
866 default:
867 case CS8:
868 cval = UART_LCR_WLEN8;
869 break;
870 }
871
872 if (termios->c_cflag & CSTOPB)
873 cval |= UART_LCR_STOP;
874 if (termios->c_cflag & PARENB)
875 cval |= UART_LCR_PARITY;
876 if (!(termios->c_cflag & PARODD))
877 cval |= UART_LCR_EPAR;
Enric Balletbo i Serrafdbc7352012-12-06 09:45:04 +0100878 if (termios->c_cflag & CMSPAR)
879 cval |= UART_LCR_SPAR;
Govindraj.Rb6126332010-09-27 20:20:49 +0530880
881 /*
882 * Ask the core to calculate the divisor for us.
883 */
884
885 baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk/13);
886 quot = serial_omap_get_divisor(port, baud);
887
Govindraj.R2fd14962011-11-09 17:41:21 +0530888 /* calculate wakeup latency constraint */
Paul Walmsley19723452012-01-25 19:50:56 -0700889 up->calc_latency = (USEC_PER_SEC * up->port.fifosize) / (baud / 8);
Govindraj.R2fd14962011-11-09 17:41:21 +0530890 up->latency = up->calc_latency;
891 schedule_work(&up->qos_work);
892
Govindraj.Rc538d202011-11-07 18:57:03 +0530893 up->dll = quot & 0xff;
894 up->dlh = quot >> 8;
895 up->mdr1 = UART_OMAP_MDR1_DISABLE;
896
Govindraj.Rb6126332010-09-27 20:20:49 +0530897 up->fcr = UART_FCR_R_TRIG_01 | UART_FCR_T_TRIG_01 |
898 UART_FCR_ENABLE_FIFO;
Govindraj.Rb6126332010-09-27 20:20:49 +0530899
900 /*
901 * Ok, we're now changing the port state. Do it with
902 * interrupts disabled.
903 */
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300904 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530905 spin_lock_irqsave(&up->port.lock, flags);
906
907 /*
908 * Update the per-port timeout.
909 */
910 uart_update_timeout(port, termios->c_cflag, baud);
911
912 up->port.read_status_mask = UART_LSR_OE | UART_LSR_THRE | UART_LSR_DR;
913 if (termios->c_iflag & INPCK)
914 up->port.read_status_mask |= UART_LSR_FE | UART_LSR_PE;
915 if (termios->c_iflag & (BRKINT | PARMRK))
916 up->port.read_status_mask |= UART_LSR_BI;
917
918 /*
919 * Characters to ignore
920 */
921 up->port.ignore_status_mask = 0;
922 if (termios->c_iflag & IGNPAR)
923 up->port.ignore_status_mask |= UART_LSR_PE | UART_LSR_FE;
924 if (termios->c_iflag & IGNBRK) {
925 up->port.ignore_status_mask |= UART_LSR_BI;
926 /*
927 * If we're ignoring parity and break indicators,
928 * ignore overruns too (for real raw support).
929 */
930 if (termios->c_iflag & IGNPAR)
931 up->port.ignore_status_mask |= UART_LSR_OE;
932 }
933
934 /*
935 * ignore all characters if CREAD is not set
936 */
937 if ((termios->c_cflag & CREAD) == 0)
938 up->port.ignore_status_mask |= UART_LSR_DR;
939
940 /*
941 * Modem status interrupts
942 */
943 up->ier &= ~UART_IER_MSI;
944 if (UART_ENABLE_MS(&up->port, termios->c_cflag))
945 up->ier |= UART_IER_MSI;
946 serial_out(up, UART_IER, up->ier);
947 serial_out(up, UART_LCR, cval); /* reset DLAB */
Govindraj.Rc538d202011-11-07 18:57:03 +0530948 up->lcr = cval;
Alexey Pelykh1776fd02013-02-04 12:19:46 -0500949 up->scr = 0;
Govindraj.Rb6126332010-09-27 20:20:49 +0530950
951 /* FIFOs and DMA Settings */
952
953 /* FCR can be changed only when the
954 * baud clock is not running
955 * DLL_REG and DLH_REG set to 0.
956 */
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800957 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Govindraj.Rb6126332010-09-27 20:20:49 +0530958 serial_out(up, UART_DLL, 0);
959 serial_out(up, UART_DLM, 0);
960 serial_out(up, UART_LCR, 0);
961
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800962 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530963
Russell King08bd4902012-10-05 13:54:53 +0100964 up->efr = serial_in(up, UART_EFR) & ~UART_EFR_ECB;
Russell Kingd864c032012-10-06 00:51:17 +0100965 up->efr &= ~UART_EFR_SCD;
Govindraj.Rb6126332010-09-27 20:20:49 +0530966 serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
967
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800968 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Russell King08bd4902012-10-05 13:54:53 +0100969 up->mcr = serial_in(up, UART_MCR) & ~UART_MCR_TCRTLR;
Govindraj.Rb6126332010-09-27 20:20:49 +0530970 serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
971 /* FIFO ENABLE, DMA MODE */
Paul Walmsley0ba5f662012-01-25 19:50:36 -0700972
Alexey Pelykh1f663962013-04-03 14:31:46 -0400973 up->scr |= OMAP_UART_SCR_RX_TRIG_GRANU1_MASK;
974 /*
975 * NOTE: Setting OMAP_UART_SCR_RX_TRIG_GRANU1_MASK
976 * sets Enables the granularity of 1 for TRIGGER RX
977 * level. Along with setting RX FIFO trigger level
978 * to 1 (as noted below, 16 characters) and TLR[3:0]
979 * to zero this will result RX FIFO threshold level
980 * to 1 character, instead of 16 as noted in comment
981 * below.
982 */
983
Felipe Balbi6721ab72012-09-06 15:45:40 +0300984 /* Set receive FIFO threshold to 16 characters and
Philippe Proulx018e7442013-10-23 18:49:58 -0400985 * transmit FIFO threshold to 32 spaces
Felipe Balbi6721ab72012-09-06 15:45:40 +0300986 */
Felipe Balbi49457432012-09-06 15:45:21 +0300987 up->fcr &= ~OMAP_UART_FCR_RX_FIFO_TRIG_MASK;
Felipe Balbi6721ab72012-09-06 15:45:40 +0300988 up->fcr &= ~OMAP_UART_FCR_TX_FIFO_TRIG_MASK;
989 up->fcr |= UART_FCR6_R_TRIGGER_16 | UART_FCR6_T_TRIGGER_24 |
990 UART_FCR_ENABLE_FIFO;
Greg Kroah-Hartman8a74e9f2012-01-26 11:15:18 -0800991
Paul Walmsley0ba5f662012-01-25 19:50:36 -0700992 serial_out(up, UART_FCR, up->fcr);
993 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
994
Govindraj.Rc538d202011-11-07 18:57:03 +0530995 serial_out(up, UART_OMAP_SCR, up->scr);
996
Russell King08bd4902012-10-05 13:54:53 +0100997 /* Reset UART_MCR_TCRTLR: this must be done with the EFR_ECB bit set */
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800998 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Govindraj.Rb6126332010-09-27 20:20:49 +0530999 serial_out(up, UART_MCR, up->mcr);
Russell King08bd4902012-10-05 13:54:53 +01001000 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
1001 serial_out(up, UART_EFR, up->efr);
1002 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Govindraj.Rb6126332010-09-27 20:20:49 +05301003
1004 /* Protocol, Baud Rate, and Interrupt Settings */
1005
Govindraj.R94734742011-11-07 19:00:33 +05301006 if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
1007 serial_omap_mdr1_errataset(up, up->mdr1);
1008 else
1009 serial_out(up, UART_OMAP_MDR1, up->mdr1);
1010
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -08001011 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +05301012 serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
1013
1014 serial_out(up, UART_LCR, 0);
1015 serial_out(up, UART_IER, 0);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -08001016 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +05301017
Govindraj.Rc538d202011-11-07 18:57:03 +05301018 serial_out(up, UART_DLL, up->dll); /* LS of divisor */
1019 serial_out(up, UART_DLM, up->dlh); /* MS of divisor */
Govindraj.Rb6126332010-09-27 20:20:49 +05301020
1021 serial_out(up, UART_LCR, 0);
1022 serial_out(up, UART_IER, up->ier);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -08001023 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +05301024
1025 serial_out(up, UART_EFR, up->efr);
1026 serial_out(up, UART_LCR, cval);
1027
Alexey Pelykh5fe21232013-01-16 05:08:06 -05001028 if (!serial_omap_baud_is_mode16(port, baud))
Govindraj.Rc538d202011-11-07 18:57:03 +05301029 up->mdr1 = UART_OMAP_MDR1_13X_MODE;
Govindraj.Rb6126332010-09-27 20:20:49 +05301030 else
Govindraj.Rc538d202011-11-07 18:57:03 +05301031 up->mdr1 = UART_OMAP_MDR1_16X_MODE;
1032
Govindraj.R94734742011-11-07 19:00:33 +05301033 if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
1034 serial_omap_mdr1_errataset(up, up->mdr1);
1035 else
1036 serial_out(up, UART_OMAP_MDR1, up->mdr1);
Govindraj.Rb6126332010-09-27 20:20:49 +05301037
Russell Kingc533e512012-10-06 09:34:36 +01001038 /* Configure flow control */
Russell Kingc7d059c2012-10-06 09:12:44 +01001039 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +05301040
Russell Kingc533e512012-10-06 09:34:36 +01001041 /* XON1/XOFF1 accessible mode B, TCRTLR=0, ECB=0 */
1042 serial_out(up, UART_XON1, termios->c_cc[VSTART]);
1043 serial_out(up, UART_XOFF1, termios->c_cc[VSTOP]);
Govindraj.Rb6126332010-09-27 20:20:49 +05301044
Russell Kingc533e512012-10-06 09:34:36 +01001045 /* Enable access to TCR/TLR */
Russell Kingc7d059c2012-10-06 09:12:44 +01001046 serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
1047 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
1048 serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
Govindraj.Rb6126332010-09-27 20:20:49 +05301049
Russell Kingc7d059c2012-10-06 09:12:44 +01001050 serial_out(up, UART_TI752_TCR, OMAP_UART_TCR_TRIG);
Govindraj.Rb6126332010-09-27 20:20:49 +05301051
Russell King08bd4902012-10-05 13:54:53 +01001052 if (termios->c_cflag & CRTSCTS && up->port.flags & UPF_HARD_FLOW) {
Russell King08bd4902012-10-05 13:54:53 +01001053 /* Enable AUTORTS and AUTOCTS */
1054 up->efr |= UART_EFR_CTS | UART_EFR_RTS;
1055
Russell King1fe8aa82012-10-06 09:04:03 +01001056 /* Ensure MCR RTS is asserted */
1057 up->mcr |= UART_MCR_RTS;
Russell King0d5b1662012-10-05 23:48:28 +01001058 } else {
1059 /* Disable AUTORTS and AUTOCTS */
1060 up->efr &= ~(UART_EFR_CTS | UART_EFR_RTS);
Govindraj.Rb6126332010-09-27 20:20:49 +05301061 }
1062
Russell King01d70bb2012-10-15 16:50:59 +01001063 if (up->port.flags & UPF_SOFT_FLOW) {
Russell King01d70bb2012-10-15 16:50:59 +01001064 /* clear SW control mode bits */
1065 up->efr &= OMAP_UART_SW_CLR;
1066
1067 /*
1068 * IXON Flag:
Russell King01d70bb2012-10-15 16:50:59 +01001069 * Enable XON/XOFF flow control on input.
1070 * Receiver compares XON1, XOFF1.
1071 */
Russell King3af08bd2012-10-05 13:32:08 +01001072 if (termios->c_iflag & IXON)
Russell King01d70bb2012-10-15 16:50:59 +01001073 up->efr |= OMAP_UART_SW_RX;
1074
Russell King01d70bb2012-10-15 16:50:59 +01001075 /*
Russell King3af08bd2012-10-05 13:32:08 +01001076 * IXOFF Flag:
1077 * Enable XON/XOFF flow control on output.
1078 * Transmit XON1, XOFF1
1079 */
1080 if (termios->c_iflag & IXOFF)
1081 up->efr |= OMAP_UART_SW_TX;
1082
1083 /*
Russell King01d70bb2012-10-15 16:50:59 +01001084 * IXANY Flag:
1085 * Enable any character to restart output.
1086 * Operation resumes after receiving any
1087 * character after recognition of the XOFF character
1088 */
1089 if (termios->c_iflag & IXANY)
1090 up->mcr |= UART_MCR_XONANY;
1091 else
1092 up->mcr &= ~UART_MCR_XONANY;
Russell King01d70bb2012-10-15 16:50:59 +01001093 }
Russell Kingc7d059c2012-10-06 09:12:44 +01001094 serial_out(up, UART_MCR, up->mcr);
Russell King18f360f2012-10-06 09:08:20 +01001095 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
1096 serial_out(up, UART_EFR, up->efr);
1097 serial_out(up, UART_LCR, up->lcr);
1098
Govindraj.Rb6126332010-09-27 20:20:49 +05301099 serial_omap_set_mctrl(&up->port, up->port.mctrl);
Govindraj.Rb6126332010-09-27 20:20:49 +05301100
1101 spin_unlock_irqrestore(&up->port.lock, flags);
Felipe Balbi660ac5f2012-09-06 15:45:26 +03001102 pm_runtime_mark_last_busy(up->dev);
1103 pm_runtime_put_autosuspend(up->dev);
Rajendra Nayakba774332011-12-14 17:25:43 +05301104 dev_dbg(up->port.dev, "serial_omap_set_termios+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +05301105}
1106
1107static void
1108serial_omap_pm(struct uart_port *port, unsigned int state,
1109 unsigned int oldstate)
1110{
Felipe Balbic990f352012-08-23 13:32:41 +03001111 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +05301112 unsigned char efr;
1113
Rajendra Nayakba774332011-12-14 17:25:43 +05301114 dev_dbg(up->port.dev, "serial_omap_pm+%d\n", up->port.line);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301115
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001116 pm_runtime_get_sync(up->dev);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -08001117 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +05301118 efr = serial_in(up, UART_EFR);
1119 serial_out(up, UART_EFR, efr | UART_EFR_ECB);
1120 serial_out(up, UART_LCR, 0);
1121
1122 serial_out(up, UART_IER, (state != 0) ? UART_IERX_SLEEP : 0);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -08001123 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +05301124 serial_out(up, UART_EFR, efr);
1125 serial_out(up, UART_LCR, 0);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301126
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001127 if (!device_may_wakeup(up->dev)) {
Govindraj.Rfcdca752011-02-28 18:12:23 +05301128 if (!state)
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001129 pm_runtime_forbid(up->dev);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301130 else
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001131 pm_runtime_allow(up->dev);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301132 }
1133
Felipe Balbi660ac5f2012-09-06 15:45:26 +03001134 pm_runtime_mark_last_busy(up->dev);
1135 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301136}
1137
1138static void serial_omap_release_port(struct uart_port *port)
1139{
1140 dev_dbg(port->dev, "serial_omap_release_port+\n");
1141}
1142
1143static int serial_omap_request_port(struct uart_port *port)
1144{
1145 dev_dbg(port->dev, "serial_omap_request_port+\n");
1146 return 0;
1147}
1148
1149static void serial_omap_config_port(struct uart_port *port, int flags)
1150{
Felipe Balbic990f352012-08-23 13:32:41 +03001151 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +05301152
1153 dev_dbg(up->port.dev, "serial_omap_config_port+%d\n",
Rajendra Nayakba774332011-12-14 17:25:43 +05301154 up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +05301155 up->port.type = PORT_OMAP;
Russell King3af08bd2012-10-05 13:32:08 +01001156 up->port.flags |= UPF_SOFT_FLOW | UPF_HARD_FLOW;
Govindraj.Rb6126332010-09-27 20:20:49 +05301157}
1158
1159static int
1160serial_omap_verify_port(struct uart_port *port, struct serial_struct *ser)
1161{
1162 /* we don't want the core code to modify any port params */
1163 dev_dbg(port->dev, "serial_omap_verify_port+\n");
1164 return -EINVAL;
1165}
1166
1167static const char *
1168serial_omap_type(struct uart_port *port)
1169{
Felipe Balbic990f352012-08-23 13:32:41 +03001170 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +05301171
Rajendra Nayakba774332011-12-14 17:25:43 +05301172 dev_dbg(up->port.dev, "serial_omap_type+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +05301173 return up->name;
1174}
1175
Govindraj.Rb6126332010-09-27 20:20:49 +05301176#define BOTH_EMPTY (UART_LSR_TEMT | UART_LSR_THRE)
1177
1178static inline void wait_for_xmitr(struct uart_omap_port *up)
1179{
1180 unsigned int status, tmout = 10000;
1181
1182 /* Wait up to 10ms for the character(s) to be sent. */
1183 do {
1184 status = serial_in(up, UART_LSR);
1185
1186 if (status & UART_LSR_BI)
1187 up->lsr_break_flag = UART_LSR_BI;
1188
1189 if (--tmout == 0)
1190 break;
1191 udelay(1);
1192 } while ((status & BOTH_EMPTY) != BOTH_EMPTY);
1193
1194 /* Wait up to 1s for flow control if necessary */
1195 if (up->port.flags & UPF_CONS_FLOW) {
1196 tmout = 1000000;
1197 for (tmout = 1000000; tmout; tmout--) {
1198 unsigned int msr = serial_in(up, UART_MSR);
1199
1200 up->msr_saved_flags |= msr & MSR_SAVE_FLAGS;
1201 if (msr & UART_MSR_CTS)
1202 break;
1203
1204 udelay(1);
1205 }
1206 }
1207}
1208
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001209#ifdef CONFIG_CONSOLE_POLL
1210
1211static void serial_omap_poll_put_char(struct uart_port *port, unsigned char ch)
1212{
Felipe Balbic990f352012-08-23 13:32:41 +03001213 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301214
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001215 pm_runtime_get_sync(up->dev);
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001216 wait_for_xmitr(up);
1217 serial_out(up, UART_TX, ch);
Felipe Balbi660ac5f2012-09-06 15:45:26 +03001218 pm_runtime_mark_last_busy(up->dev);
1219 pm_runtime_put_autosuspend(up->dev);
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001220}
1221
1222static int serial_omap_poll_get_char(struct uart_port *port)
1223{
Felipe Balbic990f352012-08-23 13:32:41 +03001224 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301225 unsigned int status;
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001226
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001227 pm_runtime_get_sync(up->dev);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301228 status = serial_in(up, UART_LSR);
Felipe Balbia6b19c32012-09-06 15:45:36 +03001229 if (!(status & UART_LSR_DR)) {
1230 status = NO_POLL_CHAR;
1231 goto out;
1232 }
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001233
Govindraj.Rfcdca752011-02-28 18:12:23 +05301234 status = serial_in(up, UART_RX);
Felipe Balbia6b19c32012-09-06 15:45:36 +03001235
1236out:
Felipe Balbi660ac5f2012-09-06 15:45:26 +03001237 pm_runtime_mark_last_busy(up->dev);
1238 pm_runtime_put_autosuspend(up->dev);
Felipe Balbia6b19c32012-09-06 15:45:36 +03001239
Govindraj.Rfcdca752011-02-28 18:12:23 +05301240 return status;
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001241}
1242
1243#endif /* CONFIG_CONSOLE_POLL */
1244
1245#ifdef CONFIG_SERIAL_OMAP_CONSOLE
1246
Shubhrajyoti D40477d02012-10-03 17:24:38 +05301247static struct uart_omap_port *serial_omap_console_ports[OMAP_MAX_HSUART_PORTS];
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001248
1249static struct uart_driver serial_omap_reg;
1250
Govindraj.Rb6126332010-09-27 20:20:49 +05301251static void serial_omap_console_putchar(struct uart_port *port, int ch)
1252{
Felipe Balbic990f352012-08-23 13:32:41 +03001253 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +05301254
1255 wait_for_xmitr(up);
1256 serial_out(up, UART_TX, ch);
1257}
1258
1259static void
1260serial_omap_console_write(struct console *co, const char *s,
1261 unsigned int count)
1262{
1263 struct uart_omap_port *up = serial_omap_console_ports[co->index];
1264 unsigned long flags;
1265 unsigned int ier;
1266 int locked = 1;
1267
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001268 pm_runtime_get_sync(up->dev);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301269
Govindraj.Rb6126332010-09-27 20:20:49 +05301270 local_irq_save(flags);
1271 if (up->port.sysrq)
1272 locked = 0;
1273 else if (oops_in_progress)
1274 locked = spin_trylock(&up->port.lock);
1275 else
1276 spin_lock(&up->port.lock);
1277
1278 /*
1279 * First save the IER then disable the interrupts
1280 */
1281 ier = serial_in(up, UART_IER);
1282 serial_out(up, UART_IER, 0);
1283
1284 uart_console_write(&up->port, s, count, serial_omap_console_putchar);
1285
1286 /*
1287 * Finally, wait for transmitter to become empty
1288 * and restore the IER
1289 */
1290 wait_for_xmitr(up);
1291 serial_out(up, UART_IER, ier);
1292 /*
1293 * The receive handling will happen properly because the
1294 * receive ready bit will still be set; it is not cleared
1295 * on read. However, modem control will not, we must
1296 * call it if we have saved something in the saved flags
1297 * while processing with interrupts off.
1298 */
1299 if (up->msr_saved_flags)
1300 check_modem_status(up);
1301
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001302 pm_runtime_mark_last_busy(up->dev);
1303 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301304 if (locked)
1305 spin_unlock(&up->port.lock);
1306 local_irq_restore(flags);
1307}
1308
1309static int __init
1310serial_omap_console_setup(struct console *co, char *options)
1311{
1312 struct uart_omap_port *up;
1313 int baud = 115200;
1314 int bits = 8;
1315 int parity = 'n';
1316 int flow = 'n';
1317
1318 if (serial_omap_console_ports[co->index] == NULL)
1319 return -ENODEV;
1320 up = serial_omap_console_ports[co->index];
1321
1322 if (options)
1323 uart_parse_options(options, &baud, &parity, &bits, &flow);
1324
1325 return uart_set_options(&up->port, co, baud, parity, bits, flow);
1326}
1327
1328static struct console serial_omap_console = {
1329 .name = OMAP_SERIAL_NAME,
1330 .write = serial_omap_console_write,
1331 .device = uart_console_device,
1332 .setup = serial_omap_console_setup,
1333 .flags = CON_PRINTBUFFER,
1334 .index = -1,
1335 .data = &serial_omap_reg,
1336};
1337
1338static void serial_omap_add_console_port(struct uart_omap_port *up)
1339{
Rajendra Nayakba774332011-12-14 17:25:43 +05301340 serial_omap_console_ports[up->port.line] = up;
Govindraj.Rb6126332010-09-27 20:20:49 +05301341}
1342
1343#define OMAP_CONSOLE (&serial_omap_console)
1344
1345#else
1346
1347#define OMAP_CONSOLE NULL
1348
1349static inline void serial_omap_add_console_port(struct uart_omap_port *up)
1350{}
1351
1352#endif
1353
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001354/* Enable or disable the rs485 support */
1355static void
1356serial_omap_config_rs485(struct uart_port *port, struct serial_rs485 *rs485conf)
1357{
1358 struct uart_omap_port *up = to_uart_omap_port(port);
1359 unsigned long flags;
1360 unsigned int mode;
1361 int val;
1362
1363 pm_runtime_get_sync(up->dev);
1364 spin_lock_irqsave(&up->port.lock, flags);
1365
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001366 /* Disable interrupts from this port */
1367 mode = up->ier;
1368 up->ier = 0;
1369 serial_out(up, UART_IER, 0);
1370
1371 /* store new config */
1372 up->rs485 = *rs485conf;
1373
1374 /*
1375 * Just as a precaution, only allow rs485
1376 * to be enabled if the gpio pin is valid
1377 */
1378 if (gpio_is_valid(up->rts_gpio)) {
1379 /* enable / disable rts */
1380 val = (up->rs485.flags & SER_RS485_ENABLED) ?
1381 SER_RS485_RTS_AFTER_SEND : SER_RS485_RTS_ON_SEND;
1382 val = (up->rs485.flags & val) ? 1 : 0;
1383 gpio_set_value(up->rts_gpio, val);
1384 } else
1385 up->rs485.flags &= ~SER_RS485_ENABLED;
1386
1387 /* Enable interrupts */
1388 up->ier = mode;
1389 serial_out(up, UART_IER, up->ier);
1390
Philippe Proulx018e7442013-10-23 18:49:58 -04001391 /* If RS-485 is disabled, make sure the THR interrupt is fired when
1392 * TX FIFO is below the trigger level.
1393 */
1394 if (!(up->rs485.flags & SER_RS485_ENABLED) &&
1395 (up->scr & OMAP_UART_SCR_TX_EMPTY)) {
1396 up->scr &= ~OMAP_UART_SCR_TX_EMPTY;
1397 serial_out(up, UART_OMAP_SCR, up->scr);
1398 }
1399
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001400 spin_unlock_irqrestore(&up->port.lock, flags);
1401 pm_runtime_mark_last_busy(up->dev);
1402 pm_runtime_put_autosuspend(up->dev);
1403}
1404
1405static int
1406serial_omap_ioctl(struct uart_port *port, unsigned int cmd, unsigned long arg)
1407{
1408 struct serial_rs485 rs485conf;
1409
1410 switch (cmd) {
1411 case TIOCSRS485:
1412 if (copy_from_user(&rs485conf, (struct serial_rs485 *) arg,
1413 sizeof(rs485conf)))
1414 return -EFAULT;
1415
1416 serial_omap_config_rs485(port, &rs485conf);
1417 break;
1418
1419 case TIOCGRS485:
1420 if (copy_to_user((struct serial_rs485 *) arg,
1421 &(to_uart_omap_port(port)->rs485),
1422 sizeof(rs485conf)))
1423 return -EFAULT;
1424 break;
1425
1426 default:
1427 return -ENOIOCTLCMD;
1428 }
1429 return 0;
1430}
1431
1432
Govindraj.Rb6126332010-09-27 20:20:49 +05301433static struct uart_ops serial_omap_pops = {
1434 .tx_empty = serial_omap_tx_empty,
1435 .set_mctrl = serial_omap_set_mctrl,
1436 .get_mctrl = serial_omap_get_mctrl,
1437 .stop_tx = serial_omap_stop_tx,
1438 .start_tx = serial_omap_start_tx,
Russell King3af08bd2012-10-05 13:32:08 +01001439 .throttle = serial_omap_throttle,
1440 .unthrottle = serial_omap_unthrottle,
Govindraj.Rb6126332010-09-27 20:20:49 +05301441 .stop_rx = serial_omap_stop_rx,
1442 .enable_ms = serial_omap_enable_ms,
1443 .break_ctl = serial_omap_break_ctl,
1444 .startup = serial_omap_startup,
1445 .shutdown = serial_omap_shutdown,
1446 .set_termios = serial_omap_set_termios,
1447 .pm = serial_omap_pm,
1448 .type = serial_omap_type,
1449 .release_port = serial_omap_release_port,
1450 .request_port = serial_omap_request_port,
1451 .config_port = serial_omap_config_port,
1452 .verify_port = serial_omap_verify_port,
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001453 .ioctl = serial_omap_ioctl,
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001454#ifdef CONFIG_CONSOLE_POLL
1455 .poll_put_char = serial_omap_poll_put_char,
1456 .poll_get_char = serial_omap_poll_get_char,
1457#endif
Govindraj.Rb6126332010-09-27 20:20:49 +05301458};
1459
1460static struct uart_driver serial_omap_reg = {
1461 .owner = THIS_MODULE,
1462 .driver_name = "OMAP-SERIAL",
1463 .dev_name = OMAP_SERIAL_NAME,
1464 .nr = OMAP_MAX_HSUART_PORTS,
1465 .cons = OMAP_CONSOLE,
1466};
1467
Shubhrajyoti D3bc4f0d2012-01-16 15:52:36 +05301468#ifdef CONFIG_PM_SLEEP
Sourav Poddarddd85e22013-05-15 21:05:38 +05301469static int serial_omap_prepare(struct device *dev)
1470{
1471 struct uart_omap_port *up = dev_get_drvdata(dev);
1472
1473 up->is_suspending = true;
1474
1475 return 0;
1476}
1477
1478static void serial_omap_complete(struct device *dev)
1479{
1480 struct uart_omap_port *up = dev_get_drvdata(dev);
1481
1482 up->is_suspending = false;
1483}
1484
Govindraj.Rfcdca752011-02-28 18:12:23 +05301485static int serial_omap_suspend(struct device *dev)
Govindraj.Rb6126332010-09-27 20:20:49 +05301486{
Govindraj.Rfcdca752011-02-28 18:12:23 +05301487 struct uart_omap_port *up = dev_get_drvdata(dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301488
Sourav Poddarac57e7f2012-09-18 17:05:54 +05301489 uart_suspend_port(&serial_omap_reg, &up->port);
Linus Torvalds033d9952012-10-02 09:54:49 -07001490 flush_work(&up->qos_work);
Govindraj.R2fd14962011-11-09 17:41:21 +05301491
Govindraj.Rb6126332010-09-27 20:20:49 +05301492 return 0;
1493}
1494
Govindraj.Rfcdca752011-02-28 18:12:23 +05301495static int serial_omap_resume(struct device *dev)
Govindraj.Rb6126332010-09-27 20:20:49 +05301496{
Govindraj.Rfcdca752011-02-28 18:12:23 +05301497 struct uart_omap_port *up = dev_get_drvdata(dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301498
Sourav Poddarac57e7f2012-09-18 17:05:54 +05301499 uart_resume_port(&serial_omap_reg, &up->port);
1500
Govindraj.Rb6126332010-09-27 20:20:49 +05301501 return 0;
1502}
Sourav Poddarddd85e22013-05-15 21:05:38 +05301503#else
1504#define serial_omap_prepare NULL
Arnd Bergmann2cb5a2f2013-06-01 11:18:13 +02001505#define serial_omap_complete NULL
Sourav Poddarddd85e22013-05-15 21:05:38 +05301506#endif /* CONFIG_PM_SLEEP */
Govindraj.Rb6126332010-09-27 20:20:49 +05301507
Bill Pemberton9671f092012-11-19 13:21:50 -05001508static void omap_serial_fill_features_erratas(struct uart_omap_port *up)
Govindraj.R7c77c8d2012-04-03 19:12:34 +05301509{
1510 u32 mvr, scheme;
1511 u16 revision, major, minor;
1512
Ruchika Kharwar76bac192013-07-08 10:28:57 +03001513 mvr = readl(up->port.membase + (UART_OMAP_MVER << up->port.regshift));
Govindraj.R7c77c8d2012-04-03 19:12:34 +05301514
1515 /* Check revision register scheme */
1516 scheme = mvr >> OMAP_UART_MVR_SCHEME_SHIFT;
1517
1518 switch (scheme) {
1519 case 0: /* Legacy Scheme: OMAP2/3 */
1520 /* MINOR_REV[0:4], MAJOR_REV[4:7] */
1521 major = (mvr & OMAP_UART_LEGACY_MVR_MAJ_MASK) >>
1522 OMAP_UART_LEGACY_MVR_MAJ_SHIFT;
1523 minor = (mvr & OMAP_UART_LEGACY_MVR_MIN_MASK);
1524 break;
1525 case 1:
1526 /* New Scheme: OMAP4+ */
1527 /* MINOR_REV[0:5], MAJOR_REV[8:10] */
1528 major = (mvr & OMAP_UART_MVR_MAJ_MASK) >>
1529 OMAP_UART_MVR_MAJ_SHIFT;
1530 minor = (mvr & OMAP_UART_MVR_MIN_MASK);
1531 break;
1532 default:
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001533 dev_warn(up->dev,
Govindraj.R7c77c8d2012-04-03 19:12:34 +05301534 "Unknown %s revision, defaulting to highest\n",
1535 up->name);
1536 /* highest possible revision */
1537 major = 0xff;
1538 minor = 0xff;
1539 }
1540
1541 /* normalize revision for the driver */
1542 revision = UART_BUILD_REVISION(major, minor);
1543
1544 switch (revision) {
1545 case OMAP_UART_REV_46:
1546 up->errata |= (UART_ERRATA_i202_MDR1_ACCESS |
1547 UART_ERRATA_i291_DMA_FORCEIDLE);
1548 break;
1549 case OMAP_UART_REV_52:
1550 up->errata |= (UART_ERRATA_i202_MDR1_ACCESS |
1551 UART_ERRATA_i291_DMA_FORCEIDLE);
Govindraj.Rf64ffda2013-07-05 18:25:59 +03001552 up->features |= OMAP_UART_WER_HAS_TX_WAKEUP;
Govindraj.R7c77c8d2012-04-03 19:12:34 +05301553 break;
1554 case OMAP_UART_REV_63:
1555 up->errata |= UART_ERRATA_i202_MDR1_ACCESS;
Govindraj.Rf64ffda2013-07-05 18:25:59 +03001556 up->features |= OMAP_UART_WER_HAS_TX_WAKEUP;
Govindraj.R7c77c8d2012-04-03 19:12:34 +05301557 break;
1558 default:
1559 break;
1560 }
1561}
1562
Bill Pemberton9671f092012-11-19 13:21:50 -05001563static struct omap_uart_port_info *of_get_uart_port_info(struct device *dev)
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301564{
1565 struct omap_uart_port_info *omap_up_info;
1566
1567 omap_up_info = devm_kzalloc(dev, sizeof(*omap_up_info), GFP_KERNEL);
1568 if (!omap_up_info)
1569 return NULL; /* out of memory */
1570
1571 of_property_read_u32(dev->of_node, "clock-frequency",
1572 &omap_up_info->uartclk);
1573 return omap_up_info;
1574}
1575
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001576static int serial_omap_probe_rs485(struct uart_omap_port *up,
1577 struct device_node *np)
1578{
1579 struct serial_rs485 *rs485conf = &up->rs485;
1580 u32 rs485_delay[2];
1581 enum of_gpio_flags flags;
1582 int ret;
1583
1584 rs485conf->flags = 0;
1585 up->rts_gpio = -EINVAL;
1586
1587 if (!np)
1588 return 0;
1589
1590 if (of_property_read_bool(np, "rs485-rts-active-high"))
1591 rs485conf->flags |= SER_RS485_RTS_ON_SEND;
1592 else
1593 rs485conf->flags |= SER_RS485_RTS_AFTER_SEND;
1594
1595 /* check for tx enable gpio */
1596 up->rts_gpio = of_get_named_gpio_flags(np, "rts-gpio", 0, &flags);
1597 if (gpio_is_valid(up->rts_gpio)) {
1598 ret = gpio_request(up->rts_gpio, "omap-serial");
1599 if (ret < 0)
1600 return ret;
1601 ret = gpio_direction_output(up->rts_gpio,
1602 flags & SER_RS485_RTS_AFTER_SEND);
1603 if (ret < 0)
1604 return ret;
Michael Grzeschika64c1a12014-02-13 10:52:03 +01001605 } else if (up->rts_gpio == -EPROBE_DEFER) {
1606 return -EPROBE_DEFER;
1607 } else {
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001608 up->rts_gpio = -EINVAL;
Michael Grzeschika64c1a12014-02-13 10:52:03 +01001609 }
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001610
1611 if (of_property_read_u32_array(np, "rs485-rts-delay",
1612 rs485_delay, 2) == 0) {
1613 rs485conf->delay_rts_before_send = rs485_delay[0];
1614 rs485conf->delay_rts_after_send = rs485_delay[1];
1615 }
1616
1617 if (of_property_read_bool(np, "rs485-rx-during-tx"))
1618 rs485conf->flags |= SER_RS485_RX_DURING_TX;
1619
1620 if (of_property_read_bool(np, "linux,rs485-enabled-at-boot-time"))
1621 rs485conf->flags |= SER_RS485_ENABLED;
1622
1623 return 0;
1624}
1625
Bill Pemberton9671f092012-11-19 13:21:50 -05001626static int serial_omap_probe(struct platform_device *pdev)
Govindraj.Rb6126332010-09-27 20:20:49 +05301627{
1628 struct uart_omap_port *up;
Felipe Balbi49457432012-09-06 15:45:21 +03001629 struct resource *mem, *irq;
Jingoo Han574de552013-07-30 17:06:57 +09001630 struct omap_uart_port_info *omap_up_info = dev_get_platdata(&pdev->dev);
Tony Lindgren2a0b9652013-10-22 06:49:48 -07001631 int ret, uartirq = 0, wakeirq = 0;
Govindraj.Rb6126332010-09-27 20:20:49 +05301632
Tony Lindgren2a0b9652013-10-22 06:49:48 -07001633 /* The optional wakeirq may be specified in the board dts file */
Vikram Panditaa0a490f2013-07-08 10:25:43 +03001634 if (pdev->dev.of_node) {
Tony Lindgren2a0b9652013-10-22 06:49:48 -07001635 uartirq = irq_of_parse_and_map(pdev->dev.of_node, 0);
1636 if (!uartirq)
1637 return -EPROBE_DEFER;
1638 wakeirq = irq_of_parse_and_map(pdev->dev.of_node, 1);
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301639 omap_up_info = of_get_uart_port_info(&pdev->dev);
Vikram Panditaa0a490f2013-07-08 10:25:43 +03001640 pdev->dev.platform_data = omap_up_info;
Tony Lindgren2a0b9652013-10-22 06:49:48 -07001641 } else {
1642 irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
1643 if (!irq) {
1644 dev_err(&pdev->dev, "no irq resource?\n");
1645 return -ENODEV;
1646 }
1647 uartirq = irq->start;
Vikram Panditaa0a490f2013-07-08 10:25:43 +03001648 }
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301649
Govindraj.Rb6126332010-09-27 20:20:49 +05301650 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1651 if (!mem) {
1652 dev_err(&pdev->dev, "no mem resource?\n");
1653 return -ENODEV;
1654 }
1655
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301656 if (!devm_request_mem_region(&pdev->dev, mem->start, resource_size(mem),
Joe Perches28f65c112011-06-09 09:13:32 -07001657 pdev->dev.driver->name)) {
Govindraj.Rb6126332010-09-27 20:20:49 +05301658 dev_err(&pdev->dev, "memory region already claimed\n");
1659 return -EBUSY;
1660 }
1661
NeilBrown9574f362012-07-30 10:30:26 +10001662 if (gpio_is_valid(omap_up_info->DTR_gpio) &&
1663 omap_up_info->DTR_present) {
1664 ret = gpio_request(omap_up_info->DTR_gpio, "omap-serial");
1665 if (ret < 0)
1666 return ret;
1667 ret = gpio_direction_output(omap_up_info->DTR_gpio,
1668 omap_up_info->DTR_inverted);
1669 if (ret < 0)
1670 return ret;
1671 }
1672
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301673 up = devm_kzalloc(&pdev->dev, sizeof(*up), GFP_KERNEL);
1674 if (!up)
1675 return -ENOMEM;
1676
NeilBrown9574f362012-07-30 10:30:26 +10001677 if (gpio_is_valid(omap_up_info->DTR_gpio) &&
1678 omap_up_info->DTR_present) {
1679 up->DTR_gpio = omap_up_info->DTR_gpio;
1680 up->DTR_inverted = omap_up_info->DTR_inverted;
1681 } else
1682 up->DTR_gpio = -EINVAL;
1683 up->DTR_active = 0;
1684
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001685 up->dev = &pdev->dev;
Govindraj.Rb6126332010-09-27 20:20:49 +05301686 up->port.dev = &pdev->dev;
1687 up->port.type = PORT_OMAP;
1688 up->port.iotype = UPIO_MEM;
Tony Lindgren2a0b9652013-10-22 06:49:48 -07001689 up->port.irq = uartirq;
1690 up->wakeirq = wakeirq;
Markus Pargmannce6acca2014-01-24 18:09:41 +01001691 if (!up->wakeirq)
1692 dev_info(up->port.dev, "no wakeirq for uart%d\n",
1693 up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +05301694
1695 up->port.regshift = 2;
1696 up->port.fifosize = 64;
1697 up->port.ops = &serial_omap_pops;
Govindraj.Rb6126332010-09-27 20:20:49 +05301698
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301699 if (pdev->dev.of_node)
1700 up->port.line = of_alias_get_id(pdev->dev.of_node, "serial");
1701 else
1702 up->port.line = pdev->id;
1703
1704 if (up->port.line < 0) {
1705 dev_err(&pdev->dev, "failed to get alias/pdev id, errno %d\n",
1706 up->port.line);
1707 ret = -ENODEV;
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301708 goto err_port_line;
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301709 }
1710
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001711 ret = serial_omap_probe_rs485(up, pdev->dev.of_node);
1712 if (ret < 0)
1713 goto err_rs485;
1714
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301715 sprintf(up->name, "OMAP UART%d", up->port.line);
Govindraj.Redd70ad2011-10-11 14:55:41 +05301716 up->port.mapbase = mem->start;
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301717 up->port.membase = devm_ioremap(&pdev->dev, mem->start,
1718 resource_size(mem));
Govindraj.Redd70ad2011-10-11 14:55:41 +05301719 if (!up->port.membase) {
1720 dev_err(&pdev->dev, "can't ioremap UART\n");
1721 ret = -ENOMEM;
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301722 goto err_ioremap;
Govindraj.Redd70ad2011-10-11 14:55:41 +05301723 }
1724
Govindraj.Rb6126332010-09-27 20:20:49 +05301725 up->port.flags = omap_up_info->flags;
Govindraj.Rb6126332010-09-27 20:20:49 +05301726 up->port.uartclk = omap_up_info->uartclk;
Rajendra Nayak8fe789d2011-12-14 17:25:44 +05301727 if (!up->port.uartclk) {
1728 up->port.uartclk = DEFAULT_CLK_SPEED;
Philippe Proulxe5f9bf72013-10-23 18:49:59 -04001729 dev_warn(&pdev->dev,
Philippe Proulx80d86112013-10-31 09:39:58 -04001730 "No clock speed specified: using default: %d\n",
Philippe Proulxe5f9bf72013-10-23 18:49:59 -04001731 DEFAULT_CLK_SPEED);
Rajendra Nayak8fe789d2011-12-14 17:25:44 +05301732 }
Govindraj.Rb6126332010-09-27 20:20:49 +05301733
Govindraj.R2fd14962011-11-09 17:41:21 +05301734 up->latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
1735 up->calc_latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
1736 pm_qos_add_request(&up->pm_qos_request,
1737 PM_QOS_CPU_DMA_LATENCY, up->latency);
1738 serial_omap_uart_wq = create_singlethread_workqueue(up->name);
1739 INIT_WORK(&up->qos_work, serial_omap_uart_qos_work);
1740
Felipe Balbi93220dc2012-09-06 15:45:27 +03001741 platform_set_drvdata(pdev, up);
Tony Lindgrena630fbf2013-06-10 07:39:09 -07001742 if (omap_up_info->autosuspend_timeout == 0)
1743 omap_up_info->autosuspend_timeout = -1;
1744 device_init_wakeup(up->dev, true);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301745 pm_runtime_use_autosuspend(&pdev->dev);
1746 pm_runtime_set_autosuspend_delay(&pdev->dev,
Deepak Kc86845db2011-11-09 17:33:38 +05301747 omap_up_info->autosuspend_timeout);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301748
1749 pm_runtime_irq_safe(&pdev->dev);
Grygorii Strashko3026d142013-07-22 15:31:15 +05301750 pm_runtime_enable(&pdev->dev);
1751
Govindraj.Rfcdca752011-02-28 18:12:23 +05301752 pm_runtime_get_sync(&pdev->dev);
1753
Govindraj.R7c77c8d2012-04-03 19:12:34 +05301754 omap_serial_fill_features_erratas(up);
1755
Rajendra Nayakba774332011-12-14 17:25:43 +05301756 ui[up->port.line] = up;
Govindraj.Rb6126332010-09-27 20:20:49 +05301757 serial_omap_add_console_port(up);
1758
1759 ret = uart_add_one_port(&serial_omap_reg, &up->port);
1760 if (ret != 0)
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301761 goto err_add_port;
Govindraj.Rb6126332010-09-27 20:20:49 +05301762
Felipe Balbi660ac5f2012-09-06 15:45:26 +03001763 pm_runtime_mark_last_busy(up->dev);
1764 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301765 return 0;
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301766
1767err_add_port:
1768 pm_runtime_put(&pdev->dev);
1769 pm_runtime_disable(&pdev->dev);
1770err_ioremap:
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001771err_rs485:
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301772err_port_line:
Govindraj.Rb6126332010-09-27 20:20:49 +05301773 dev_err(&pdev->dev, "[UART%d]: failure [%s]: %d\n",
1774 pdev->id, __func__, ret);
Govindraj.Rb6126332010-09-27 20:20:49 +05301775 return ret;
1776}
1777
Bill Pembertonae8d8a12012-11-19 13:26:18 -05001778static int serial_omap_remove(struct platform_device *dev)
Govindraj.Rb6126332010-09-27 20:20:49 +05301779{
1780 struct uart_omap_port *up = platform_get_drvdata(dev);
1781
Felipe Balbi7e9c8e72012-09-06 15:45:29 +03001782 pm_runtime_put_sync(up->dev);
Felipe Balbi1b42c8b2012-09-06 15:45:28 +03001783 pm_runtime_disable(up->dev);
1784 uart_remove_one_port(&serial_omap_reg, &up->port);
1785 pm_qos_remove_request(&up->pm_qos_request);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301786
Govindraj.Rb6126332010-09-27 20:20:49 +05301787 return 0;
1788}
1789
Govindraj.R94734742011-11-07 19:00:33 +05301790/*
1791 * Work Around for Errata i202 (2430, 3430, 3630, 4430 and 4460)
1792 * The access to uart register after MDR1 Access
1793 * causes UART to corrupt data.
1794 *
1795 * Need a delay =
1796 * 5 L4 clock cycles + 5 UART functional clock cycle (@48MHz = ~0.2uS)
1797 * give 10 times as much
1798 */
1799static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1)
1800{
1801 u8 timeout = 255;
1802
1803 serial_out(up, UART_OMAP_MDR1, mdr1);
1804 udelay(2);
1805 serial_out(up, UART_FCR, up->fcr | UART_FCR_CLEAR_XMIT |
1806 UART_FCR_CLEAR_RCVR);
1807 /*
1808 * Wait for FIFO to empty: when empty, RX_FIFO_E bit is 0 and
1809 * TX_FIFO_E bit is 1.
1810 */
1811 while (UART_LSR_THRE != (serial_in(up, UART_LSR) &
1812 (UART_LSR_THRE | UART_LSR_DR))) {
1813 timeout--;
1814 if (!timeout) {
1815 /* Should *never* happen. we warn and carry on */
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001816 dev_crit(up->dev, "Errata i202: timedout %x\n",
Govindraj.R94734742011-11-07 19:00:33 +05301817 serial_in(up, UART_LSR));
1818 break;
1819 }
1820 udelay(1);
1821 }
1822}
1823
Shubhrajyoti Db5148852012-01-16 15:52:37 +05301824#ifdef CONFIG_PM_RUNTIME
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301825static void serial_omap_restore_context(struct uart_omap_port *up)
1826{
Govindraj.R94734742011-11-07 19:00:33 +05301827 if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
1828 serial_omap_mdr1_errataset(up, UART_OMAP_MDR1_DISABLE);
1829 else
1830 serial_out(up, UART_OMAP_MDR1, UART_OMAP_MDR1_DISABLE);
1831
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301832 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
1833 serial_out(up, UART_EFR, UART_EFR_ECB);
1834 serial_out(up, UART_LCR, 0x0); /* Operational mode */
1835 serial_out(up, UART_IER, 0x0);
1836 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
Govindraj.Rc538d202011-11-07 18:57:03 +05301837 serial_out(up, UART_DLL, up->dll);
1838 serial_out(up, UART_DLM, up->dlh);
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301839 serial_out(up, UART_LCR, 0x0); /* Operational mode */
1840 serial_out(up, UART_IER, up->ier);
1841 serial_out(up, UART_FCR, up->fcr);
1842 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
1843 serial_out(up, UART_MCR, up->mcr);
1844 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
Govindraj.Rc538d202011-11-07 18:57:03 +05301845 serial_out(up, UART_OMAP_SCR, up->scr);
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301846 serial_out(up, UART_EFR, up->efr);
1847 serial_out(up, UART_LCR, up->lcr);
Govindraj.R94734742011-11-07 19:00:33 +05301848 if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
1849 serial_omap_mdr1_errataset(up, up->mdr1);
1850 else
1851 serial_out(up, UART_OMAP_MDR1, up->mdr1);
Govindraj.Rf64ffda2013-07-05 18:25:59 +03001852 serial_out(up, UART_OMAP_WER, up->wer);
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301853}
1854
Govindraj.Rfcdca752011-02-28 18:12:23 +05301855static int serial_omap_runtime_suspend(struct device *dev)
1856{
Govindraj.Rec3bebc2011-10-11 19:11:27 +05301857 struct uart_omap_port *up = dev_get_drvdata(dev);
Govindraj.Rec3bebc2011-10-11 19:11:27 +05301858
Wei Yongjun7f253012013-06-05 10:04:49 +08001859 if (!up)
1860 return -EINVAL;
1861
Sourav Poddarddd85e22013-05-15 21:05:38 +05301862 /*
1863 * When using 'no_console_suspend', the console UART must not be
1864 * suspended. Since driver suspend is managed by runtime suspend,
1865 * preventing runtime suspend (by returning error) will keep device
1866 * active during suspend.
1867 */
1868 if (up->is_suspending && !console_suspend_enabled &&
1869 uart_console(&up->port))
1870 return -EBUSY;
1871
Felipe Balbie5b57c02012-08-23 13:32:42 +03001872 up->context_loss_cnt = serial_omap_get_context_loss_count(up);
Govindraj.Rec3bebc2011-10-11 19:11:27 +05301873
Govindraj.R62f3ec5f2011-10-13 14:11:09 +05301874 if (device_may_wakeup(dev)) {
1875 if (!up->wakeups_enabled) {
Felipe Balbie5b57c02012-08-23 13:32:42 +03001876 serial_omap_enable_wakeup(up, true);
Govindraj.R62f3ec5f2011-10-13 14:11:09 +05301877 up->wakeups_enabled = true;
1878 }
1879 } else {
1880 if (up->wakeups_enabled) {
Felipe Balbie5b57c02012-08-23 13:32:42 +03001881 serial_omap_enable_wakeup(up, false);
Govindraj.R62f3ec5f2011-10-13 14:11:09 +05301882 up->wakeups_enabled = false;
1883 }
1884 }
1885
Govindraj.R2fd14962011-11-09 17:41:21 +05301886 up->latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
1887 schedule_work(&up->qos_work);
1888
Govindraj.Rfcdca752011-02-28 18:12:23 +05301889 return 0;
1890}
1891
1892static int serial_omap_runtime_resume(struct device *dev)
1893{
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301894 struct uart_omap_port *up = dev_get_drvdata(dev);
1895
Shubhrajyoti D39aee512012-10-03 17:24:36 +05301896 int loss_cnt = serial_omap_get_context_loss_count(up);
Govindraj.Rec3bebc2011-10-11 19:11:27 +05301897
Shubhrajyoti D39aee512012-10-03 17:24:36 +05301898 if (loss_cnt < 0) {
Tony Lindgrena630fbf2013-06-10 07:39:09 -07001899 dev_dbg(dev, "serial_omap_get_context_loss_count failed : %d\n",
Shubhrajyoti D39aee512012-10-03 17:24:36 +05301900 loss_cnt);
Sourav Poddarac57e7f2012-09-18 17:05:54 +05301901 serial_omap_restore_context(up);
Shubhrajyoti D39aee512012-10-03 17:24:36 +05301902 } else if (up->context_loss_cnt != loss_cnt) {
1903 serial_omap_restore_context(up);
1904 }
Sourav Poddarac57e7f2012-09-18 17:05:54 +05301905 up->latency = up->calc_latency;
1906 schedule_work(&up->qos_work);
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301907
Govindraj.Rfcdca752011-02-28 18:12:23 +05301908 return 0;
1909}
1910#endif
1911
1912static const struct dev_pm_ops serial_omap_dev_pm_ops = {
1913 SET_SYSTEM_SLEEP_PM_OPS(serial_omap_suspend, serial_omap_resume)
1914 SET_RUNTIME_PM_OPS(serial_omap_runtime_suspend,
1915 serial_omap_runtime_resume, NULL)
Sourav Poddarddd85e22013-05-15 21:05:38 +05301916 .prepare = serial_omap_prepare,
1917 .complete = serial_omap_complete,
Govindraj.Rfcdca752011-02-28 18:12:23 +05301918};
1919
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301920#if defined(CONFIG_OF)
1921static const struct of_device_id omap_serial_of_match[] = {
1922 { .compatible = "ti,omap2-uart" },
1923 { .compatible = "ti,omap3-uart" },
1924 { .compatible = "ti,omap4-uart" },
1925 {},
1926};
1927MODULE_DEVICE_TABLE(of, omap_serial_of_match);
1928#endif
1929
Govindraj.Rb6126332010-09-27 20:20:49 +05301930static struct platform_driver serial_omap_driver = {
1931 .probe = serial_omap_probe,
Bill Pemberton2d47b712012-11-19 13:21:34 -05001932 .remove = serial_omap_remove,
Govindraj.Rb6126332010-09-27 20:20:49 +05301933 .driver = {
1934 .name = DRIVER_NAME,
Govindraj.Rfcdca752011-02-28 18:12:23 +05301935 .pm = &serial_omap_dev_pm_ops,
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301936 .of_match_table = of_match_ptr(omap_serial_of_match),
Govindraj.Rb6126332010-09-27 20:20:49 +05301937 },
1938};
1939
1940static int __init serial_omap_init(void)
1941{
1942 int ret;
1943
1944 ret = uart_register_driver(&serial_omap_reg);
1945 if (ret != 0)
1946 return ret;
1947 ret = platform_driver_register(&serial_omap_driver);
1948 if (ret != 0)
1949 uart_unregister_driver(&serial_omap_reg);
1950 return ret;
1951}
1952
1953static void __exit serial_omap_exit(void)
1954{
1955 platform_driver_unregister(&serial_omap_driver);
1956 uart_unregister_driver(&serial_omap_reg);
1957}
1958
1959module_init(serial_omap_init);
1960module_exit(serial_omap_exit);
1961
1962MODULE_DESCRIPTION("OMAP High Speed UART driver");
1963MODULE_LICENSE("GPL");
1964MODULE_AUTHOR("Texas Instruments Inc");