blob: 2bfae567913511f86d1e80765726dce147bc21d6 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __RADEON_H__
29#define __RADEON_H__
30
Jerome Glisse771fe6b2009-06-05 14:42:42 +020031/* TODO: Here are things that needs to be done :
32 * - surface allocator & initializer : (bit like scratch reg) should
33 * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
34 * related to surface
35 * - WB : write back stuff (do it bit like scratch reg things)
36 * - Vblank : look at Jesse's rework and what we should do
37 * - r600/r700: gart & cp
38 * - cs : clean cs ioctl use bitmap & things like that.
39 * - power management stuff
40 * - Barrier in gart code
41 * - Unmappabled vram ?
42 * - TESTING, TESTING, TESTING
43 */
44
Jerome Glissed39c3b82009-09-28 18:34:43 +020045/* Initialization path:
46 * We expect that acceleration initialization might fail for various
47 * reasons even thought we work hard to make it works on most
48 * configurations. In order to still have a working userspace in such
49 * situation the init path must succeed up to the memory controller
50 * initialization point. Failure before this point are considered as
51 * fatal error. Here is the init callchain :
52 * radeon_device_init perform common structure, mutex initialization
53 * asic_init setup the GPU memory layout and perform all
54 * one time initialization (failure in this
55 * function are considered fatal)
56 * asic_startup setup the GPU acceleration, in order to
57 * follow guideline the first thing this
58 * function should do is setting the GPU
59 * memory controller (only MC setup failure
60 * are considered as fatal)
61 */
62
Jerome Glisse771fe6b2009-06-05 14:42:42 +020063#include <asm/atomic.h>
64#include <linux/wait.h>
65#include <linux/list.h>
66#include <linux/kref.h>
67
Jerome Glisse4c788672009-11-20 14:29:23 +010068#include <ttm/ttm_bo_api.h>
69#include <ttm/ttm_bo_driver.h>
70#include <ttm/ttm_placement.h>
71#include <ttm/ttm_module.h>
72
Dave Airliec2142712009-09-22 08:50:10 +100073#include "radeon_family.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020074#include "radeon_mode.h"
75#include "radeon_reg.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020076
77/*
78 * Modules parameters.
79 */
80extern int radeon_no_wb;
81extern int radeon_modeset;
82extern int radeon_dynclks;
83extern int radeon_r4xx_atom;
84extern int radeon_agpmode;
85extern int radeon_vram_limit;
86extern int radeon_gart_size;
87extern int radeon_benchmarking;
Michel Dänzerecc0b322009-07-21 11:23:57 +020088extern int radeon_testing;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020089extern int radeon_connector_table;
Dave Airlie4ce001a2009-08-13 16:32:14 +100090extern int radeon_tv;
Alex Deucherb27b6372009-12-09 17:44:25 -050091extern int radeon_new_pll;
Christian Koenigdafc3bd2009-10-11 23:49:13 +020092extern int radeon_audio;
Alex Deucherf46c0122010-03-31 00:33:27 -040093extern int radeon_disp_priority;
Alex Deuchere2b0a8e2010-03-17 02:07:37 -040094extern int radeon_hw_i2c;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020095
96/*
97 * Copy from radeon_drv.h so we don't have to include both and have conflicting
98 * symbol;
99 */
100#define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
Jerome Glisse225758d2010-03-09 14:45:10 +0000101#define RADEON_FENCE_JIFFIES_TIMEOUT (HZ / 2)
Jerome Glissee8217672010-02-15 21:36:13 +0100102/* RADEON_IB_POOL_SIZE must be a power of 2 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200103#define RADEON_IB_POOL_SIZE 16
104#define RADEON_DEBUGFS_MAX_NUM_FILES 32
105#define RADEONFB_CONN_LIMIT 4
Yang Zhaof657c2a2009-09-15 12:21:01 +1000106#define RADEON_BIOS_NUM_SCRATCH 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200107
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200108/*
109 * Errata workarounds.
110 */
111enum radeon_pll_errata {
112 CHIP_ERRATA_R300_CG = 0x00000001,
113 CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
114 CHIP_ERRATA_PLL_DELAY = 0x00000004
115};
116
117
118struct radeon_device;
119
120
121/*
122 * BIOS.
123 */
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000124#define ATRM_BIOS_PAGE 4096
125
Dave Airlie8edb3812010-03-01 21:50:01 +1100126#if defined(CONFIG_VGA_SWITCHEROO)
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000127bool radeon_atrm_supported(struct pci_dev *pdev);
128int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len);
Dave Airlie8edb3812010-03-01 21:50:01 +1100129#else
130static inline bool radeon_atrm_supported(struct pci_dev *pdev)
131{
132 return false;
133}
134
135static inline int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len){
136 return -EINVAL;
137}
138#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200139bool radeon_get_bios(struct radeon_device *rdev);
140
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000141
142/*
143 * Dummy page
144 */
145struct radeon_dummy_page {
146 struct page *page;
147 dma_addr_t addr;
148};
149int radeon_dummy_page_init(struct radeon_device *rdev);
150void radeon_dummy_page_fini(struct radeon_device *rdev);
151
152
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200153/*
154 * Clocks
155 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200156struct radeon_clock {
157 struct radeon_pll p1pll;
158 struct radeon_pll p2pll;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500159 struct radeon_pll dcpll;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200160 struct radeon_pll spll;
161 struct radeon_pll mpll;
162 /* 10 Khz units */
163 uint32_t default_mclk;
164 uint32_t default_sclk;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500165 uint32_t default_dispclk;
166 uint32_t dp_extclk;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200167};
168
Rafał Miłecki74338742009-11-03 00:53:02 +0100169/*
170 * Power management
171 */
172int radeon_pm_init(struct radeon_device *rdev);
Alex Deucher29fb52c2010-03-11 10:01:17 -0500173void radeon_pm_fini(struct radeon_device *rdev);
Rafał Miłeckic913e232009-12-22 23:02:16 +0100174void radeon_pm_compute_clocks(struct radeon_device *rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -0400175void radeon_pm_suspend(struct radeon_device *rdev);
176void radeon_pm_resume(struct radeon_device *rdev);
Alex Deucher56278a82009-12-28 13:58:44 -0500177void radeon_combios_get_power_modes(struct radeon_device *rdev);
178void radeon_atombios_get_power_modes(struct radeon_device *rdev);
Alex Deucher7ac9aa52010-05-27 19:25:54 -0400179void radeon_atom_set_voltage(struct radeon_device *rdev, u16 level);
Alex Deucherf8920342010-06-30 12:02:03 -0400180void rs690_pm_info(struct radeon_device *rdev);
Alex Deucher21a81222010-07-02 12:58:16 -0400181extern u32 rv6xx_get_temp(struct radeon_device *rdev);
182extern u32 rv770_get_temp(struct radeon_device *rdev);
183extern u32 evergreen_get_temp(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000184
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200185/*
186 * Fences.
187 */
188struct radeon_fence_driver {
189 uint32_t scratch_reg;
190 atomic_t seq;
191 uint32_t last_seq;
Jerome Glisse225758d2010-03-09 14:45:10 +0000192 unsigned long last_jiffies;
193 unsigned long last_timeout;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200194 wait_queue_head_t queue;
195 rwlock_t lock;
196 struct list_head created;
197 struct list_head emited;
198 struct list_head signaled;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100199 bool initialized;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200200};
201
202struct radeon_fence {
203 struct radeon_device *rdev;
204 struct kref kref;
205 struct list_head list;
206 /* protected by radeon_fence.lock */
207 uint32_t seq;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200208 bool emited;
209 bool signaled;
210};
211
212int radeon_fence_driver_init(struct radeon_device *rdev);
213void radeon_fence_driver_fini(struct radeon_device *rdev);
214int radeon_fence_create(struct radeon_device *rdev, struct radeon_fence **fence);
215int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence *fence);
216void radeon_fence_process(struct radeon_device *rdev);
217bool radeon_fence_signaled(struct radeon_fence *fence);
218int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
219int radeon_fence_wait_next(struct radeon_device *rdev);
220int radeon_fence_wait_last(struct radeon_device *rdev);
221struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
222void radeon_fence_unref(struct radeon_fence **fence);
223
Dave Airliee024e112009-06-24 09:48:08 +1000224/*
225 * Tiling registers
226 */
227struct radeon_surface_reg {
Jerome Glisse4c788672009-11-20 14:29:23 +0100228 struct radeon_bo *bo;
Dave Airliee024e112009-06-24 09:48:08 +1000229};
230
231#define RADEON_GEM_MAX_SURFACES 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200232
233/*
Jerome Glisse4c788672009-11-20 14:29:23 +0100234 * TTM.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200235 */
Jerome Glisse4c788672009-11-20 14:29:23 +0100236struct radeon_mman {
237 struct ttm_bo_global_ref bo_global_ref;
Dave Airlieba4420c2010-03-09 10:56:52 +1000238 struct drm_global_reference mem_global_ref;
Jerome Glisse4c788672009-11-20 14:29:23 +0100239 struct ttm_bo_device bdev;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100240 bool mem_global_referenced;
241 bool initialized;
Jerome Glisse4c788672009-11-20 14:29:23 +0100242};
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200243
Jerome Glisse4c788672009-11-20 14:29:23 +0100244struct radeon_bo {
245 /* Protected by gem.mutex */
246 struct list_head list;
247 /* Protected by tbo.reserved */
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100248 u32 placements[3];
249 struct ttm_placement placement;
Jerome Glisse4c788672009-11-20 14:29:23 +0100250 struct ttm_buffer_object tbo;
251 struct ttm_bo_kmap_obj kmap;
252 unsigned pin_count;
253 void *kptr;
254 u32 tiling_flags;
255 u32 pitch;
256 int surface_reg;
257 /* Constant after initialization */
258 struct radeon_device *rdev;
259 struct drm_gem_object *gobj;
260};
261
262struct radeon_bo_list {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200263 struct list_head list;
Jerome Glisse4c788672009-11-20 14:29:23 +0100264 struct radeon_bo *bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200265 uint64_t gpu_offset;
266 unsigned rdomain;
267 unsigned wdomain;
Jerome Glisse4c788672009-11-20 14:29:23 +0100268 u32 tiling_flags;
Jerome Glissee8652752010-05-19 16:05:50 +0200269 bool reserved;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200270};
271
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200272/*
273 * GEM objects.
274 */
275struct radeon_gem {
Jerome Glisse4c788672009-11-20 14:29:23 +0100276 struct mutex mutex;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200277 struct list_head objects;
278};
279
280int radeon_gem_init(struct radeon_device *rdev);
281void radeon_gem_fini(struct radeon_device *rdev);
282int radeon_gem_object_create(struct radeon_device *rdev, int size,
Jerome Glisse4c788672009-11-20 14:29:23 +0100283 int alignment, int initial_domain,
284 bool discardable, bool kernel,
285 struct drm_gem_object **obj);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200286int radeon_gem_object_pin(struct drm_gem_object *obj, uint32_t pin_domain,
287 uint64_t *gpu_addr);
288void radeon_gem_object_unpin(struct drm_gem_object *obj);
289
290
291/*
292 * GART structures, functions & helpers
293 */
294struct radeon_mc;
295
296struct radeon_gart_table_ram {
297 volatile uint32_t *ptr;
298};
299
300struct radeon_gart_table_vram {
Jerome Glisse4c788672009-11-20 14:29:23 +0100301 struct radeon_bo *robj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200302 volatile uint32_t *ptr;
303};
304
305union radeon_gart_table {
306 struct radeon_gart_table_ram ram;
307 struct radeon_gart_table_vram vram;
308};
309
Matt Turnera77f1712009-10-14 00:34:41 -0400310#define RADEON_GPU_PAGE_SIZE 4096
Jerome Glissed594e462010-02-17 21:54:29 +0000311#define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
Matt Turnera77f1712009-10-14 00:34:41 -0400312
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200313struct radeon_gart {
314 dma_addr_t table_addr;
315 unsigned num_gpu_pages;
316 unsigned num_cpu_pages;
317 unsigned table_size;
318 union radeon_gart_table table;
319 struct page **pages;
320 dma_addr_t *pages_addr;
321 bool ready;
322};
323
324int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
325void radeon_gart_table_ram_free(struct radeon_device *rdev);
326int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
327void radeon_gart_table_vram_free(struct radeon_device *rdev);
328int radeon_gart_init(struct radeon_device *rdev);
329void radeon_gart_fini(struct radeon_device *rdev);
330void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
331 int pages);
332int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
333 int pages, struct page **pagelist);
334
335
336/*
337 * GPU MC structures, functions & helpers
338 */
339struct radeon_mc {
340 resource_size_t aper_size;
341 resource_size_t aper_base;
342 resource_size_t agp_base;
Dave Airlie7a50f012009-07-21 20:39:30 +1000343 /* for some chips with <= 32MB we need to lie
344 * about vram size near mc fb location */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000345 u64 mc_vram_size;
Jerome Glissed594e462010-02-17 21:54:29 +0000346 u64 visible_vram_size;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000347 u64 gtt_size;
348 u64 gtt_start;
349 u64 gtt_end;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000350 u64 vram_start;
351 u64 vram_end;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200352 unsigned vram_width;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000353 u64 real_vram_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200354 int vram_mtrr;
355 bool vram_is_ddr;
Jerome Glissed594e462010-02-17 21:54:29 +0000356 bool igp_sideport_enabled;
Alex Deucher8d369bb2010-07-15 10:51:10 -0400357 u64 gtt_base_align;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200358};
359
Alex Deucher06b64762010-01-05 11:27:29 -0500360bool radeon_combios_sideport_present(struct radeon_device *rdev);
361bool radeon_atombios_sideport_present(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200362
363/*
364 * GPU scratch registers structures, functions & helpers
365 */
366struct radeon_scratch {
367 unsigned num_reg;
Alex Deucher724c80e2010-08-27 18:25:25 -0400368 uint32_t reg_base;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200369 bool free[32];
370 uint32_t reg[32];
371};
372
373int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
374void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
375
376
377/*
378 * IRQS.
379 */
380struct radeon_irq {
381 bool installed;
382 bool sw_int;
383 /* FIXME: use a define max crtc rather than hardcode it */
Alex Deucher45f9a392010-03-24 13:55:51 -0400384 bool crtc_vblank_int[6];
Rafał Miłecki73a6d3f2010-01-08 00:22:47 +0100385 wait_queue_head_t vblank_queue;
Alex Deucherb500f682009-12-03 13:08:53 -0500386 /* FIXME: use defines for max hpd/dacs */
387 bool hpd[6];
Alex Deucher2031f772010-04-22 12:52:11 -0400388 bool gui_idle;
389 bool gui_idle_acked;
390 wait_queue_head_t idle_queue;
Christian Koenigf2594932010-04-10 03:13:16 +0200391 /* FIXME: use defines for max HDMI blocks */
392 bool hdmi[2];
Dave Airlie1614f8b2009-12-01 16:04:56 +1000393 spinlock_t sw_lock;
394 int sw_refcount;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200395};
396
397int radeon_irq_kms_init(struct radeon_device *rdev);
398void radeon_irq_kms_fini(struct radeon_device *rdev);
Dave Airlie1614f8b2009-12-01 16:04:56 +1000399void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev);
400void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200401
402/*
403 * CP & ring.
404 */
405struct radeon_ib {
406 struct list_head list;
Jerome Glissee8217672010-02-15 21:36:13 +0100407 unsigned idx;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200408 uint64_t gpu_addr;
409 struct radeon_fence *fence;
Jerome Glissee8217672010-02-15 21:36:13 +0100410 uint32_t *ptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200411 uint32_t length_dw;
Jerome Glissee8217672010-02-15 21:36:13 +0100412 bool free;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200413};
414
Dave Airlieecb114a2009-09-15 11:12:56 +1000415/*
416 * locking -
417 * mutex protects scheduled_ibs, ready, alloc_bm
418 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200419struct radeon_ib_pool {
420 struct mutex mutex;
Jerome Glisse4c788672009-11-20 14:29:23 +0100421 struct radeon_bo *robj;
Jerome Glisse9f93ed32010-01-28 18:22:31 +0100422 struct list_head bogus_ib;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200423 struct radeon_ib ibs[RADEON_IB_POOL_SIZE];
424 bool ready;
Jerome Glissee8217672010-02-15 21:36:13 +0100425 unsigned head_id;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200426};
427
428struct radeon_cp {
Jerome Glisse4c788672009-11-20 14:29:23 +0100429 struct radeon_bo *ring_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200430 volatile uint32_t *ring;
431 unsigned rptr;
432 unsigned wptr;
433 unsigned wptr_old;
434 unsigned ring_size;
435 unsigned ring_free_dw;
436 int count_dw;
437 uint64_t gpu_addr;
438 uint32_t align_mask;
439 uint32_t ptr_mask;
440 struct mutex mutex;
441 bool ready;
442};
443
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500444/*
445 * R6xx+ IH ring
446 */
447struct r600_ih {
Jerome Glisse4c788672009-11-20 14:29:23 +0100448 struct radeon_bo *ring_obj;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500449 volatile uint32_t *ring;
450 unsigned rptr;
451 unsigned wptr;
452 unsigned wptr_old;
453 unsigned ring_size;
454 uint64_t gpu_addr;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500455 uint32_t ptr_mask;
456 spinlock_t lock;
457 bool enabled;
458};
459
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000460struct r600_blit {
Jerome Glisseff82f052010-01-22 15:19:00 +0100461 struct mutex mutex;
Jerome Glisse4c788672009-11-20 14:29:23 +0100462 struct radeon_bo *shader_obj;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000463 u64 shader_gpu_addr;
464 u32 vs_offset, ps_offset;
465 u32 state_offset;
466 u32 state_len;
467 u32 vb_used, vb_total;
468 struct radeon_ib *vb_ib;
469};
470
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200471int radeon_ib_get(struct radeon_device *rdev, struct radeon_ib **ib);
472void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib **ib);
473int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib);
474int radeon_ib_pool_init(struct radeon_device *rdev);
475void radeon_ib_pool_fini(struct radeon_device *rdev);
476int radeon_ib_test(struct radeon_device *rdev);
Jerome Glisse9f93ed32010-01-28 18:22:31 +0100477extern void radeon_ib_bogus_add(struct radeon_device *rdev, struct radeon_ib *ib);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200478/* Ring access between begin & end cannot sleep */
479void radeon_ring_free_size(struct radeon_device *rdev);
Matthew Garrett91700f32010-04-30 15:24:17 -0400480int radeon_ring_alloc(struct radeon_device *rdev, unsigned ndw);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200481int radeon_ring_lock(struct radeon_device *rdev, unsigned ndw);
Matthew Garrett91700f32010-04-30 15:24:17 -0400482void radeon_ring_commit(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200483void radeon_ring_unlock_commit(struct radeon_device *rdev);
484void radeon_ring_unlock_undo(struct radeon_device *rdev);
485int radeon_ring_test(struct radeon_device *rdev);
486int radeon_ring_init(struct radeon_device *rdev, unsigned ring_size);
487void radeon_ring_fini(struct radeon_device *rdev);
488
489
490/*
491 * CS.
492 */
493struct radeon_cs_reloc {
494 struct drm_gem_object *gobj;
Jerome Glisse4c788672009-11-20 14:29:23 +0100495 struct radeon_bo *robj;
496 struct radeon_bo_list lobj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200497 uint32_t handle;
498 uint32_t flags;
499};
500
501struct radeon_cs_chunk {
502 uint32_t chunk_id;
503 uint32_t length_dw;
Dave Airlie513bcb42009-09-23 16:56:27 +1000504 int kpage_idx[2];
505 uint32_t *kpage[2];
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200506 uint32_t *kdata;
Dave Airlie513bcb42009-09-23 16:56:27 +1000507 void __user *user_ptr;
508 int last_copied_page;
509 int last_page_index;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200510};
511
512struct radeon_cs_parser {
Jerome Glissec8c15ff2010-01-18 13:01:36 +0100513 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200514 struct radeon_device *rdev;
515 struct drm_file *filp;
516 /* chunks */
517 unsigned nchunks;
518 struct radeon_cs_chunk *chunks;
519 uint64_t *chunks_array;
520 /* IB */
521 unsigned idx;
522 /* relocations */
523 unsigned nrelocs;
524 struct radeon_cs_reloc *relocs;
525 struct radeon_cs_reloc **relocs_ptr;
526 struct list_head validated;
527 /* indices of various chunks */
528 int chunk_ib_idx;
529 int chunk_relocs_idx;
530 struct radeon_ib *ib;
531 void *track;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000532 unsigned family;
Dave Airlie513bcb42009-09-23 16:56:27 +1000533 int parser_error;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200534};
535
Dave Airlie513bcb42009-09-23 16:56:27 +1000536extern int radeon_cs_update_pages(struct radeon_cs_parser *p, int pg_idx);
537extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
538
539
540static inline u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx)
541{
542 struct radeon_cs_chunk *ibc = &p->chunks[p->chunk_ib_idx];
543 u32 pg_idx, pg_offset;
544 u32 idx_value = 0;
545 int new_page;
546
547 pg_idx = (idx * 4) / PAGE_SIZE;
548 pg_offset = (idx * 4) % PAGE_SIZE;
549
550 if (ibc->kpage_idx[0] == pg_idx)
551 return ibc->kpage[0][pg_offset/4];
552 if (ibc->kpage_idx[1] == pg_idx)
553 return ibc->kpage[1][pg_offset/4];
554
555 new_page = radeon_cs_update_pages(p, pg_idx);
556 if (new_page < 0) {
557 p->parser_error = new_page;
558 return 0;
559 }
560
561 idx_value = ibc->kpage[new_page][pg_offset/4];
562 return idx_value;
563}
564
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200565struct radeon_cs_packet {
566 unsigned idx;
567 unsigned type;
568 unsigned reg;
569 unsigned opcode;
570 int count;
571 unsigned one_reg_wr;
572};
573
574typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
575 struct radeon_cs_packet *pkt,
576 unsigned idx, unsigned reg);
577typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
578 struct radeon_cs_packet *pkt);
579
580
581/*
582 * AGP
583 */
584int radeon_agp_init(struct radeon_device *rdev);
Dave Airlie0ebf1712009-11-05 15:39:10 +1000585void radeon_agp_resume(struct radeon_device *rdev);
Jerome Glisse10b06122010-05-21 18:48:54 +0200586void radeon_agp_suspend(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200587void radeon_agp_fini(struct radeon_device *rdev);
588
589
590/*
591 * Writeback
592 */
593struct radeon_wb {
Jerome Glisse4c788672009-11-20 14:29:23 +0100594 struct radeon_bo *wb_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200595 volatile uint32_t *wb;
596 uint64_t gpu_addr;
Alex Deucher724c80e2010-08-27 18:25:25 -0400597 bool enabled;
Alex Deucherd0f8a852010-09-04 05:04:34 -0400598 bool use_event;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200599};
600
Alex Deucher724c80e2010-08-27 18:25:25 -0400601#define RADEON_WB_SCRATCH_OFFSET 0
602#define RADEON_WB_CP_RPTR_OFFSET 1024
603#define R600_WB_IH_WPTR_OFFSET 2048
Alex Deucherd0f8a852010-09-04 05:04:34 -0400604#define R600_WB_EVENT_OFFSET 3072
Alex Deucher724c80e2010-08-27 18:25:25 -0400605
Jerome Glissec93bb852009-07-13 21:04:08 +0200606/**
607 * struct radeon_pm - power management datas
608 * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
609 * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
610 * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
611 * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
612 * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
613 * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
614 * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
615 * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
616 * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
617 * @sclk: GPU clock Mhz (core bandwith depends of this clock)
618 * @needed_bandwidth: current bandwidth needs
619 *
620 * It keeps track of various data needed to take powermanagement decision.
621 * Bandwith need is used to determine minimun clock of the GPU and memory.
622 * Equation between gpu/memory clock and available bandwidth is hw dependent
623 * (type of memory, bus size, efficiency, ...)
624 */
Alex Deucherce8f5372010-05-07 15:10:16 -0400625
626enum radeon_pm_method {
627 PM_METHOD_PROFILE,
628 PM_METHOD_DYNPM,
Rafał Miłeckic913e232009-12-22 23:02:16 +0100629};
Alex Deucherce8f5372010-05-07 15:10:16 -0400630
631enum radeon_dynpm_state {
632 DYNPM_STATE_DISABLED,
633 DYNPM_STATE_MINIMUM,
634 DYNPM_STATE_PAUSED,
Rafael J. Wysocki3f53eb62010-06-17 23:02:27 +0000635 DYNPM_STATE_ACTIVE,
636 DYNPM_STATE_SUSPENDED,
Alex Deucherce8f5372010-05-07 15:10:16 -0400637};
638enum radeon_dynpm_action {
639 DYNPM_ACTION_NONE,
640 DYNPM_ACTION_MINIMUM,
641 DYNPM_ACTION_DOWNCLOCK,
642 DYNPM_ACTION_UPCLOCK,
643 DYNPM_ACTION_DEFAULT
Rafał Miłeckic913e232009-12-22 23:02:16 +0100644};
Alex Deucher56278a82009-12-28 13:58:44 -0500645
646enum radeon_voltage_type {
647 VOLTAGE_NONE = 0,
648 VOLTAGE_GPIO,
649 VOLTAGE_VDDC,
650 VOLTAGE_SW
651};
652
Alex Deucher0ec0e742009-12-23 13:21:58 -0500653enum radeon_pm_state_type {
654 POWER_STATE_TYPE_DEFAULT,
655 POWER_STATE_TYPE_POWERSAVE,
656 POWER_STATE_TYPE_BATTERY,
657 POWER_STATE_TYPE_BALANCED,
658 POWER_STATE_TYPE_PERFORMANCE,
659};
660
Alex Deucherce8f5372010-05-07 15:10:16 -0400661enum radeon_pm_profile_type {
662 PM_PROFILE_DEFAULT,
663 PM_PROFILE_AUTO,
664 PM_PROFILE_LOW,
Alex Deucherc9e75b22010-06-02 17:56:01 -0400665 PM_PROFILE_MID,
Alex Deucherce8f5372010-05-07 15:10:16 -0400666 PM_PROFILE_HIGH,
667};
668
669#define PM_PROFILE_DEFAULT_IDX 0
670#define PM_PROFILE_LOW_SH_IDX 1
Alex Deucherc9e75b22010-06-02 17:56:01 -0400671#define PM_PROFILE_MID_SH_IDX 2
672#define PM_PROFILE_HIGH_SH_IDX 3
673#define PM_PROFILE_LOW_MH_IDX 4
674#define PM_PROFILE_MID_MH_IDX 5
675#define PM_PROFILE_HIGH_MH_IDX 6
676#define PM_PROFILE_MAX 7
Alex Deucherce8f5372010-05-07 15:10:16 -0400677
678struct radeon_pm_profile {
679 int dpms_off_ps_idx;
680 int dpms_on_ps_idx;
681 int dpms_off_cm_idx;
682 int dpms_on_cm_idx;
Alex Deucher516d0e42009-12-23 14:28:05 -0500683};
684
Alex Deucher21a81222010-07-02 12:58:16 -0400685enum radeon_int_thermal_type {
686 THERMAL_TYPE_NONE,
687 THERMAL_TYPE_RV6XX,
688 THERMAL_TYPE_RV770,
689 THERMAL_TYPE_EVERGREEN,
690};
691
Alex Deucher56278a82009-12-28 13:58:44 -0500692struct radeon_voltage {
693 enum radeon_voltage_type type;
694 /* gpio voltage */
695 struct radeon_gpio_rec gpio;
696 u32 delay; /* delay in usec from voltage drop to sclk change */
697 bool active_high; /* voltage drop is active when bit is high */
698 /* VDDC voltage */
699 u8 vddc_id; /* index into vddc voltage table */
700 u8 vddci_id; /* index into vddci voltage table */
701 bool vddci_enabled;
702 /* r6xx+ sw */
703 u32 voltage;
704};
705
Alex Deucherd7311172010-05-03 01:13:14 -0400706/* clock mode flags */
707#define RADEON_PM_MODE_NO_DISPLAY (1 << 0)
708
Alex Deucher56278a82009-12-28 13:58:44 -0500709struct radeon_pm_clock_info {
710 /* memory clock */
711 u32 mclk;
712 /* engine clock */
713 u32 sclk;
714 /* voltage info */
715 struct radeon_voltage voltage;
Alex Deucherd7311172010-05-03 01:13:14 -0400716 /* standardized clock flags */
Alex Deucher56278a82009-12-28 13:58:44 -0500717 u32 flags;
718};
719
Alex Deuchera48b9b42010-04-22 14:03:55 -0400720/* state flags */
Alex Deucherd7311172010-05-03 01:13:14 -0400721#define RADEON_PM_STATE_SINGLE_DISPLAY_ONLY (1 << 0)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400722
Alex Deucher56278a82009-12-28 13:58:44 -0500723struct radeon_power_state {
Alex Deucher0ec0e742009-12-23 13:21:58 -0500724 enum radeon_pm_state_type type;
Alex Deucher56278a82009-12-28 13:58:44 -0500725 /* XXX: use a define for num clock modes */
726 struct radeon_pm_clock_info clock_info[8];
727 /* number of valid clock modes in this power state */
728 int num_clock_modes;
Alex Deucher56278a82009-12-28 13:58:44 -0500729 struct radeon_pm_clock_info *default_clock_mode;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400730 /* standardized state flags */
731 u32 flags;
Alex Deucher79daedc2010-04-22 14:25:19 -0400732 u32 misc; /* vbios specific flags */
733 u32 misc2; /* vbios specific flags */
734 int pcie_lanes; /* pcie lanes */
Alex Deucher56278a82009-12-28 13:58:44 -0500735};
736
Rafał Miłecki27459322010-02-11 22:16:36 +0000737/*
738 * Some modes are overclocked by very low value, accept them
739 */
740#define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
741
Jerome Glissec93bb852009-07-13 21:04:08 +0200742struct radeon_pm {
Rafał Miłeckic913e232009-12-22 23:02:16 +0100743 struct mutex mutex;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400744 u32 active_crtcs;
745 int active_crtc_count;
Rafał Miłeckic913e232009-12-22 23:02:16 +0100746 int req_vblank;
Rafał Miłecki839461d2010-03-02 22:06:51 +0100747 bool vblank_sync;
Alex Deucher2031f772010-04-22 12:52:11 -0400748 bool gui_idle;
Jerome Glissec93bb852009-07-13 21:04:08 +0200749 fixed20_12 max_bandwidth;
750 fixed20_12 igp_sideport_mclk;
751 fixed20_12 igp_system_mclk;
752 fixed20_12 igp_ht_link_clk;
753 fixed20_12 igp_ht_link_width;
754 fixed20_12 k8_bandwidth;
755 fixed20_12 sideport_bandwidth;
756 fixed20_12 ht_bandwidth;
757 fixed20_12 core_bandwidth;
758 fixed20_12 sclk;
Alex Deucherf47299c2010-03-16 20:54:38 -0400759 fixed20_12 mclk;
Jerome Glissec93bb852009-07-13 21:04:08 +0200760 fixed20_12 needed_bandwidth;
Alex Deucher56278a82009-12-28 13:58:44 -0500761 /* XXX: use a define for num power modes */
762 struct radeon_power_state power_state[8];
763 /* number of valid power states */
764 int num_power_states;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400765 int current_power_state_index;
766 int current_clock_mode_index;
767 int requested_power_state_index;
768 int requested_clock_mode_index;
769 int default_power_state_index;
770 u32 current_sclk;
771 u32 current_mclk;
Alex Deucher4d601732010-06-07 18:15:18 -0400772 u32 current_vddc;
Alex Deucher29fb52c2010-03-11 10:01:17 -0500773 struct radeon_i2c_chan *i2c_bus;
Alex Deucherce8f5372010-05-07 15:10:16 -0400774 /* selected pm method */
775 enum radeon_pm_method pm_method;
776 /* dynpm power management */
777 struct delayed_work dynpm_idle_work;
778 enum radeon_dynpm_state dynpm_state;
779 enum radeon_dynpm_action dynpm_planned_action;
780 unsigned long dynpm_action_timeout;
781 bool dynpm_can_upclock;
782 bool dynpm_can_downclock;
783 /* profile-based power management */
784 enum radeon_pm_profile_type profile;
785 int profile_index;
786 struct radeon_pm_profile profiles[PM_PROFILE_MAX];
Alex Deucher21a81222010-07-02 12:58:16 -0400787 /* internal thermal controller on rv6xx+ */
788 enum radeon_int_thermal_type int_thermal_type;
789 struct device *int_hwmon_dev;
Jerome Glissec93bb852009-07-13 21:04:08 +0200790};
791
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200792
793/*
794 * Benchmarking
795 */
796void radeon_benchmark(struct radeon_device *rdev);
797
798
799/*
Michel Dänzerecc0b322009-07-21 11:23:57 +0200800 * Testing
801 */
802void radeon_test_moves(struct radeon_device *rdev);
803
804
805/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200806 * Debugfs
807 */
808int radeon_debugfs_add_files(struct radeon_device *rdev,
809 struct drm_info_list *files,
810 unsigned nfiles);
811int radeon_debugfs_fence_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200812
813
814/*
815 * ASIC specific functions.
816 */
817struct radeon_asic {
Jerome Glisse068a1172009-06-17 13:28:30 +0200818 int (*init)(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000819 void (*fini)(struct radeon_device *rdev);
820 int (*resume)(struct radeon_device *rdev);
821 int (*suspend)(struct radeon_device *rdev);
Dave Airlie28d52042009-09-21 14:33:58 +1000822 void (*vga_set_state)(struct radeon_device *rdev, bool state);
Jerome Glisse225758d2010-03-09 14:45:10 +0000823 bool (*gpu_is_lockup)(struct radeon_device *rdev);
Jerome Glissea2d07b72010-03-09 14:45:11 +0000824 int (*asic_reset)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200825 void (*gart_tlb_flush)(struct radeon_device *rdev);
826 int (*gart_set_page)(struct radeon_device *rdev, int i, uint64_t addr);
827 int (*cp_init)(struct radeon_device *rdev, unsigned ring_size);
828 void (*cp_fini)(struct radeon_device *rdev);
829 void (*cp_disable)(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000830 void (*cp_commit)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200831 void (*ring_start)(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000832 int (*ring_test)(struct radeon_device *rdev);
833 void (*ring_ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200834 int (*irq_set)(struct radeon_device *rdev);
835 int (*irq_process)(struct radeon_device *rdev);
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200836 u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200837 void (*fence_ring_emit)(struct radeon_device *rdev, struct radeon_fence *fence);
838 int (*cs_parse)(struct radeon_cs_parser *p);
839 int (*copy_blit)(struct radeon_device *rdev,
840 uint64_t src_offset,
841 uint64_t dst_offset,
842 unsigned num_pages,
843 struct radeon_fence *fence);
844 int (*copy_dma)(struct radeon_device *rdev,
845 uint64_t src_offset,
846 uint64_t dst_offset,
847 unsigned num_pages,
848 struct radeon_fence *fence);
849 int (*copy)(struct radeon_device *rdev,
850 uint64_t src_offset,
851 uint64_t dst_offset,
852 unsigned num_pages,
853 struct radeon_fence *fence);
Rafał Miłecki74338742009-11-03 00:53:02 +0100854 uint32_t (*get_engine_clock)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200855 void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
Rafał Miłecki74338742009-11-03 00:53:02 +0100856 uint32_t (*get_memory_clock)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200857 void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
Alex Deucherc836a412009-12-23 10:07:50 -0500858 int (*get_pcie_lanes)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200859 void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
860 void (*set_clock_gating)(struct radeon_device *rdev, int enable);
Dave Airliee024e112009-06-24 09:48:08 +1000861 int (*set_surface_reg)(struct radeon_device *rdev, int reg,
862 uint32_t tiling_flags, uint32_t pitch,
863 uint32_t offset, uint32_t obj_size);
Daniel Vetter9479c542010-03-11 21:19:16 +0000864 void (*clear_surface_reg)(struct radeon_device *rdev, int reg);
Jerome Glissec93bb852009-07-13 21:04:08 +0200865 void (*bandwidth_update)(struct radeon_device *rdev);
Alex Deucher429770b2009-12-04 15:26:55 -0500866 void (*hpd_init)(struct radeon_device *rdev);
867 void (*hpd_fini)(struct radeon_device *rdev);
868 bool (*hpd_sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
869 void (*hpd_set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
Jerome Glisse062b3892010-02-04 20:36:39 +0100870 /* ioctl hw specific callback. Some hw might want to perform special
871 * operation on specific ioctl. For instance on wait idle some hw
872 * might want to perform and HDP flush through MMIO as it seems that
873 * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
874 * through ring.
875 */
876 void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo);
Alex Deucherdef9ba92010-04-22 12:39:58 -0400877 bool (*gui_idle)(struct radeon_device *rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -0400878 /* power management */
Alex Deucher49e02b72010-04-23 17:57:27 -0400879 void (*pm_misc)(struct radeon_device *rdev);
880 void (*pm_prepare)(struct radeon_device *rdev);
881 void (*pm_finish)(struct radeon_device *rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -0400882 void (*pm_init_profile)(struct radeon_device *rdev);
883 void (*pm_get_dynpm_state)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200884};
885
Jerome Glisse21f9a432009-09-11 15:55:33 +0200886/*
887 * Asic structures
888 */
Jerome Glisse225758d2010-03-09 14:45:10 +0000889struct r100_gpu_lockup {
890 unsigned long last_jiffies;
891 u32 last_cp_rptr;
892};
893
Dave Airlie551ebd82009-09-01 15:25:57 +1000894struct r100_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +0000895 const unsigned *reg_safe_bm;
896 unsigned reg_safe_bm_size;
897 u32 hdp_cntl;
898 struct r100_gpu_lockup lockup;
Dave Airlie551ebd82009-09-01 15:25:57 +1000899};
900
Jerome Glisse21f9a432009-09-11 15:55:33 +0200901struct r300_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +0000902 const unsigned *reg_safe_bm;
903 unsigned reg_safe_bm_size;
904 u32 resync_scratch;
905 u32 hdp_cntl;
906 struct r100_gpu_lockup lockup;
Jerome Glisse21f9a432009-09-11 15:55:33 +0200907};
908
909struct r600_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +0000910 unsigned max_pipes;
911 unsigned max_tile_pipes;
912 unsigned max_simds;
913 unsigned max_backends;
914 unsigned max_gprs;
915 unsigned max_threads;
916 unsigned max_stack_entries;
917 unsigned max_hw_contexts;
918 unsigned max_gs_threads;
919 unsigned sx_max_export_size;
920 unsigned sx_max_export_pos_size;
921 unsigned sx_max_export_smx_size;
922 unsigned sq_num_cf_insts;
923 unsigned tiling_nbanks;
924 unsigned tiling_npipes;
925 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -0400926 unsigned tile_config;
Jerome Glisse225758d2010-03-09 14:45:10 +0000927 struct r100_gpu_lockup lockup;
Jerome Glisse21f9a432009-09-11 15:55:33 +0200928};
929
930struct rv770_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +0000931 unsigned max_pipes;
932 unsigned max_tile_pipes;
933 unsigned max_simds;
934 unsigned max_backends;
935 unsigned max_gprs;
936 unsigned max_threads;
937 unsigned max_stack_entries;
938 unsigned max_hw_contexts;
939 unsigned max_gs_threads;
940 unsigned sx_max_export_size;
941 unsigned sx_max_export_pos_size;
942 unsigned sx_max_export_smx_size;
943 unsigned sq_num_cf_insts;
944 unsigned sx_num_of_sets;
945 unsigned sc_prim_fifo_size;
946 unsigned sc_hiz_tile_fifo_size;
947 unsigned sc_earlyz_tile_fifo_fize;
948 unsigned tiling_nbanks;
949 unsigned tiling_npipes;
950 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -0400951 unsigned tile_config;
Jerome Glisse225758d2010-03-09 14:45:10 +0000952 struct r100_gpu_lockup lockup;
Jerome Glisse21f9a432009-09-11 15:55:33 +0200953};
954
Alex Deucher32fcdbf2010-03-24 13:33:47 -0400955struct evergreen_asic {
956 unsigned num_ses;
957 unsigned max_pipes;
958 unsigned max_tile_pipes;
959 unsigned max_simds;
960 unsigned max_backends;
961 unsigned max_gprs;
962 unsigned max_threads;
963 unsigned max_stack_entries;
964 unsigned max_hw_contexts;
965 unsigned max_gs_threads;
966 unsigned sx_max_export_size;
967 unsigned sx_max_export_pos_size;
968 unsigned sx_max_export_smx_size;
969 unsigned sq_num_cf_insts;
970 unsigned sx_num_of_sets;
971 unsigned sc_prim_fifo_size;
972 unsigned sc_hiz_tile_fifo_size;
973 unsigned sc_earlyz_tile_fifo_size;
974 unsigned tiling_nbanks;
975 unsigned tiling_npipes;
976 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -0400977 unsigned tile_config;
Alex Deucher32fcdbf2010-03-24 13:33:47 -0400978};
979
Jerome Glisse068a1172009-06-17 13:28:30 +0200980union radeon_asic_config {
981 struct r300_asic r300;
Dave Airlie551ebd82009-09-01 15:25:57 +1000982 struct r100_asic r100;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000983 struct r600_asic r600;
984 struct rv770_asic rv770;
Alex Deucher32fcdbf2010-03-24 13:33:47 -0400985 struct evergreen_asic evergreen;
Jerome Glisse068a1172009-06-17 13:28:30 +0200986};
987
Daniel Vetter0a10c852010-03-11 21:19:14 +0000988/*
989 * asic initizalization from radeon_asic.c
990 */
991void radeon_agp_disable(struct radeon_device *rdev);
992int radeon_asic_init(struct radeon_device *rdev);
993
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200994
995/*
996 * IOCTL.
997 */
998int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
999 struct drm_file *filp);
1000int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
1001 struct drm_file *filp);
1002int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
1003 struct drm_file *file_priv);
1004int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
1005 struct drm_file *file_priv);
1006int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1007 struct drm_file *file_priv);
1008int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
1009 struct drm_file *file_priv);
1010int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1011 struct drm_file *filp);
1012int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
1013 struct drm_file *filp);
1014int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
1015 struct drm_file *filp);
1016int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
1017 struct drm_file *filp);
1018int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
Dave Airliee024e112009-06-24 09:48:08 +10001019int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
1020 struct drm_file *filp);
1021int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
1022 struct drm_file *filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001023
Alex Deucher87cbf8f2010-08-27 13:59:54 -04001024/* VRAM scratch page for HDP bug */
1025struct r700_vram_scratch {
1026 struct radeon_bo *robj;
1027 volatile uint32_t *ptr;
1028};
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001029
1030/*
1031 * Core structure, functions and helpers.
1032 */
1033typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
1034typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
1035
1036struct radeon_device {
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001037 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001038 struct drm_device *ddev;
1039 struct pci_dev *pdev;
1040 /* ASIC */
Jerome Glisse068a1172009-06-17 13:28:30 +02001041 union radeon_asic_config config;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001042 enum radeon_family family;
1043 unsigned long flags;
1044 int usec_timeout;
1045 enum radeon_pll_errata pll_errata;
1046 int num_gb_pipes;
Alex Deucherf779b3e2009-08-19 19:11:39 -04001047 int num_z_pipes;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001048 int disp_priority;
1049 /* BIOS */
1050 uint8_t *bios;
1051 bool is_atom_bios;
1052 uint16_t bios_header_start;
Jerome Glisse4c788672009-11-20 14:29:23 +01001053 struct radeon_bo *stollen_vga_memory;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001054 /* Register mmio */
Dave Airlie4c9bc752009-06-29 18:29:12 +10001055 resource_size_t rmmio_base;
1056 resource_size_t rmmio_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001057 void *rmmio;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001058 radeon_rreg_t mc_rreg;
1059 radeon_wreg_t mc_wreg;
1060 radeon_rreg_t pll_rreg;
1061 radeon_wreg_t pll_wreg;
Dave Airliede1b2892009-08-12 18:43:14 +10001062 uint32_t pcie_reg_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001063 radeon_rreg_t pciep_rreg;
1064 radeon_wreg_t pciep_wreg;
Alex Deucher351a52a2010-06-30 11:52:50 -04001065 /* io port */
1066 void __iomem *rio_mem;
1067 resource_size_t rio_mem_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001068 struct radeon_clock clock;
1069 struct radeon_mc mc;
1070 struct radeon_gart gart;
1071 struct radeon_mode_info mode_info;
1072 struct radeon_scratch scratch;
1073 struct radeon_mman mman;
1074 struct radeon_fence_driver fence_drv;
1075 struct radeon_cp cp;
1076 struct radeon_ib_pool ib_pool;
1077 struct radeon_irq irq;
1078 struct radeon_asic *asic;
1079 struct radeon_gem gem;
Jerome Glissec93bb852009-07-13 21:04:08 +02001080 struct radeon_pm pm;
Yang Zhaof657c2a2009-09-15 12:21:01 +10001081 uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001082 struct mutex cs_mutex;
1083 struct radeon_wb wb;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001084 struct radeon_dummy_page dummy_page;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001085 bool gpu_lockup;
1086 bool shutdown;
1087 bool suspend;
Dave Airliead49f502009-07-10 22:36:26 +10001088 bool need_dma32;
Jerome Glisse733289c2009-09-16 15:24:21 +02001089 bool accel_working;
Dave Airliee024e112009-06-24 09:48:08 +10001090 struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001091 const struct firmware *me_fw; /* all family ME firmware */
1092 const struct firmware *pfp_fw; /* r6/700 PFP firmware */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001093 const struct firmware *rlc_fw; /* r6/700 RLC firmware */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001094 struct r600_blit r600_blit;
Alex Deucher87cbf8f2010-08-27 13:59:54 -04001095 struct r700_vram_scratch vram_scratch;
Alex Deucher3e5cb982009-10-16 12:21:24 -04001096 int msi_enabled; /* msi enabled */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001097 struct r600_ih ih; /* r6/700 interrupt ring */
Alex Deucherd4877cf2009-12-04 16:56:37 -05001098 struct workqueue_struct *wq;
1099 struct work_struct hotplug_work;
Alex Deucher18917b62010-02-01 16:02:25 -05001100 int num_crtc; /* number of crtcs */
Alex Deucher40bacf12009-12-23 03:23:21 -05001101 struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
Matthew Garrett5876dd22010-04-26 15:52:20 -04001102 struct mutex vram_mutex;
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001103
1104 /* audio stuff */
Rafał Miłecki7eea7e92010-06-19 12:24:56 +02001105 bool audio_enabled;
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001106 struct timer_list audio_timer;
1107 int audio_channels;
1108 int audio_rate;
1109 int audio_bits_per_sample;
1110 uint8_t audio_status_bits;
1111 uint8_t audio_category_code;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001112
1113 bool powered_down;
Alex Deucherce8f5372010-05-07 15:10:16 -04001114 struct notifier_block acpi_nb;
Dave Airlieab9e1f52010-07-13 11:11:11 +10001115 /* only one userspace can use Hyperz features at a time */
1116 struct drm_file *hyperz_filp;
Alex Deucherf376b942010-08-05 21:21:16 -04001117 /* i2c buses */
1118 struct radeon_i2c_chan *i2c_bus[RADEON_MAX_I2C_BUS];
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001119};
1120
1121int radeon_device_init(struct radeon_device *rdev,
1122 struct drm_device *ddev,
1123 struct pci_dev *pdev,
1124 uint32_t flags);
1125void radeon_device_fini(struct radeon_device *rdev);
1126int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
1127
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001128/* r600 blit */
1129int r600_blit_prepare_copy(struct radeon_device *rdev, int size_bytes);
1130void r600_blit_done_copy(struct radeon_device *rdev, struct radeon_fence *fence);
1131void r600_kms_blit_copy(struct radeon_device *rdev,
1132 u64 src_gpu_addr, u64 dst_gpu_addr,
1133 int size_bytes);
1134
Dave Airliede1b2892009-08-12 18:43:14 +10001135static inline uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg)
1136{
Alex Deucher07bec2d2010-01-13 19:09:12 -05001137 if (reg < rdev->rmmio_size)
Dave Airliede1b2892009-08-12 18:43:14 +10001138 return readl(((void __iomem *)rdev->rmmio) + reg);
1139 else {
1140 writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
1141 return readl(((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
1142 }
1143}
1144
1145static inline void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
1146{
Alex Deucher07bec2d2010-01-13 19:09:12 -05001147 if (reg < rdev->rmmio_size)
Dave Airliede1b2892009-08-12 18:43:14 +10001148 writel(v, ((void __iomem *)rdev->rmmio) + reg);
1149 else {
1150 writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
1151 writel(v, ((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
1152 }
1153}
1154
Alex Deucher351a52a2010-06-30 11:52:50 -04001155static inline u32 r100_io_rreg(struct radeon_device *rdev, u32 reg)
1156{
1157 if (reg < rdev->rio_mem_size)
1158 return ioread32(rdev->rio_mem + reg);
1159 else {
1160 iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX);
1161 return ioread32(rdev->rio_mem + RADEON_MM_DATA);
1162 }
1163}
1164
1165static inline void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v)
1166{
1167 if (reg < rdev->rio_mem_size)
1168 iowrite32(v, rdev->rio_mem + reg);
1169 else {
1170 iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX);
1171 iowrite32(v, rdev->rio_mem + RADEON_MM_DATA);
1172 }
1173}
1174
Jerome Glisse4c788672009-11-20 14:29:23 +01001175/*
1176 * Cast helper
1177 */
1178#define to_radeon_fence(p) ((struct radeon_fence *)(p))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001179
1180/*
1181 * Registers read & write functions.
1182 */
1183#define RREG8(reg) readb(((void __iomem *)rdev->rmmio) + (reg))
1184#define WREG8(reg, v) writeb(v, ((void __iomem *)rdev->rmmio) + (reg))
Dave Airliede1b2892009-08-12 18:43:14 +10001185#define RREG32(reg) r100_mm_rreg(rdev, (reg))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001186#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg)))
Dave Airliede1b2892009-08-12 18:43:14 +10001187#define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001188#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1189#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1190#define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
1191#define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
1192#define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
1193#define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
Dave Airliede1b2892009-08-12 18:43:14 +10001194#define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
1195#define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
Rafał Miłeckiaa5120d2010-02-18 20:24:28 +00001196#define RREG32_PCIE_P(reg) rdev->pciep_rreg(rdev, (reg))
1197#define WREG32_PCIE_P(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001198#define WREG32_P(reg, val, mask) \
1199 do { \
1200 uint32_t tmp_ = RREG32(reg); \
1201 tmp_ &= (mask); \
1202 tmp_ |= ((val) & ~(mask)); \
1203 WREG32(reg, tmp_); \
1204 } while (0)
1205#define WREG32_PLL_P(reg, val, mask) \
1206 do { \
1207 uint32_t tmp_ = RREG32_PLL(reg); \
1208 tmp_ &= (mask); \
1209 tmp_ |= ((val) & ~(mask)); \
1210 WREG32_PLL(reg, tmp_); \
1211 } while (0)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001212#define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg)))
Alex Deucher351a52a2010-06-30 11:52:50 -04001213#define RREG32_IO(reg) r100_io_rreg(rdev, (reg))
1214#define WREG32_IO(reg, v) r100_io_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001215
Dave Airliede1b2892009-08-12 18:43:14 +10001216/*
1217 * Indirect registers accessor
1218 */
1219static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
1220{
1221 uint32_t r;
1222
1223 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1224 r = RREG32(RADEON_PCIE_DATA);
1225 return r;
1226}
1227
1228static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
1229{
1230 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1231 WREG32(RADEON_PCIE_DATA, (v));
1232}
1233
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001234void r100_pll_errata_after_index(struct radeon_device *rdev);
1235
1236
1237/*
1238 * ASICs helpers.
1239 */
Dave Airlieb995e432009-07-14 02:02:32 +10001240#define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
1241 (rdev->pdev->device == 0x5969))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001242#define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
1243 (rdev->family == CHIP_RV200) || \
1244 (rdev->family == CHIP_RS100) || \
1245 (rdev->family == CHIP_RS200) || \
1246 (rdev->family == CHIP_RV250) || \
1247 (rdev->family == CHIP_RV280) || \
1248 (rdev->family == CHIP_RS300))
1249#define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
1250 (rdev->family == CHIP_RV350) || \
1251 (rdev->family == CHIP_R350) || \
1252 (rdev->family == CHIP_RV380) || \
1253 (rdev->family == CHIP_R420) || \
1254 (rdev->family == CHIP_R423) || \
1255 (rdev->family == CHIP_RV410) || \
1256 (rdev->family == CHIP_RS400) || \
1257 (rdev->family == CHIP_RS480))
1258#define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
1259#define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
1260#define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001261#define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001262
1263/*
1264 * BIOS helpers.
1265 */
1266#define RBIOS8(i) (rdev->bios[i])
1267#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
1268#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
1269
1270int radeon_combios_init(struct radeon_device *rdev);
1271void radeon_combios_fini(struct radeon_device *rdev);
1272int radeon_atombios_init(struct radeon_device *rdev);
1273void radeon_atombios_fini(struct radeon_device *rdev);
1274
1275
1276/*
1277 * RING helpers.
1278 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001279static inline void radeon_ring_write(struct radeon_device *rdev, uint32_t v)
1280{
1281#if DRM_DEBUG_CODE
1282 if (rdev->cp.count_dw <= 0) {
1283 DRM_ERROR("radeon: writting more dword to ring than expected !\n");
1284 }
1285#endif
1286 rdev->cp.ring[rdev->cp.wptr++] = v;
1287 rdev->cp.wptr &= rdev->cp.ptr_mask;
1288 rdev->cp.count_dw--;
1289 rdev->cp.ring_free_dw--;
1290}
1291
1292
1293/*
1294 * ASICs macro.
1295 */
Jerome Glisse068a1172009-06-17 13:28:30 +02001296#define radeon_init(rdev) (rdev)->asic->init((rdev))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001297#define radeon_fini(rdev) (rdev)->asic->fini((rdev))
1298#define radeon_resume(rdev) (rdev)->asic->resume((rdev))
1299#define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001300#define radeon_cs_parse(p) rdev->asic->cs_parse((p))
Dave Airlie28d52042009-09-21 14:33:58 +10001301#define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
Jerome Glisse225758d2010-03-09 14:45:10 +00001302#define radeon_gpu_is_lockup(rdev) (rdev)->asic->gpu_is_lockup((rdev))
Jerome Glissea2d07b72010-03-09 14:45:11 +00001303#define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001304#define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart_tlb_flush((rdev))
1305#define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart_set_page((rdev), (i), (p))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001306#define radeon_cp_commit(rdev) (rdev)->asic->cp_commit((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001307#define radeon_ring_start(rdev) (rdev)->asic->ring_start((rdev))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001308#define radeon_ring_test(rdev) (rdev)->asic->ring_test((rdev))
1309#define radeon_ring_ib_execute(rdev, ib) (rdev)->asic->ring_ib_execute((rdev), (ib))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001310#define radeon_irq_set(rdev) (rdev)->asic->irq_set((rdev))
1311#define radeon_irq_process(rdev) (rdev)->asic->irq_process((rdev))
Michel Dänzer7ed220d2009-08-13 11:10:51 +02001312#define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->get_vblank_counter((rdev), (crtc))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001313#define radeon_fence_ring_emit(rdev, fence) (rdev)->asic->fence_ring_emit((rdev), (fence))
1314#define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy_blit((rdev), (s), (d), (np), (f))
1315#define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy_dma((rdev), (s), (d), (np), (f))
1316#define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy((rdev), (s), (d), (np), (f))
Rafał Miłecki74338742009-11-03 00:53:02 +01001317#define radeon_get_engine_clock(rdev) (rdev)->asic->get_engine_clock((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001318#define radeon_set_engine_clock(rdev, e) (rdev)->asic->set_engine_clock((rdev), (e))
Rafał Miłecki74338742009-11-03 00:53:02 +01001319#define radeon_get_memory_clock(rdev) (rdev)->asic->get_memory_clock((rdev))
Rafał Miłecki93e7de72009-11-04 23:34:10 +01001320#define radeon_set_memory_clock(rdev, e) (rdev)->asic->set_memory_clock((rdev), (e))
Alex Deucherc836a412009-12-23 10:07:50 -05001321#define radeon_get_pcie_lanes(rdev) (rdev)->asic->get_pcie_lanes((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001322#define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->set_pcie_lanes((rdev), (l))
1323#define radeon_set_clock_gating(rdev, e) (rdev)->asic->set_clock_gating((rdev), (e))
Dave Airliee024e112009-06-24 09:48:08 +10001324#define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->set_surface_reg((rdev), (r), (f), (p), (o), (s)))
1325#define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->clear_surface_reg((rdev), (r)))
Jerome Glissec93bb852009-07-13 21:04:08 +02001326#define radeon_bandwidth_update(rdev) (rdev)->asic->bandwidth_update((rdev))
Alex Deucher429770b2009-12-04 15:26:55 -05001327#define radeon_hpd_init(rdev) (rdev)->asic->hpd_init((rdev))
1328#define radeon_hpd_fini(rdev) (rdev)->asic->hpd_fini((rdev))
1329#define radeon_hpd_sense(rdev, hpd) (rdev)->asic->hpd_sense((rdev), (hpd))
1330#define radeon_hpd_set_polarity(rdev, hpd) (rdev)->asic->hpd_set_polarity((rdev), (hpd))
Alex Deucherdef9ba92010-04-22 12:39:58 -04001331#define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
Alex Deuchera4248162010-04-24 14:50:23 -04001332#define radeon_pm_misc(rdev) (rdev)->asic->pm_misc((rdev))
1333#define radeon_pm_prepare(rdev) (rdev)->asic->pm_prepare((rdev))
1334#define radeon_pm_finish(rdev) (rdev)->asic->pm_finish((rdev))
Alex Deucherce8f5372010-05-07 15:10:16 -04001335#define radeon_pm_init_profile(rdev) (rdev)->asic->pm_init_profile((rdev))
1336#define radeon_pm_get_dynpm_state(rdev) (rdev)->asic->pm_get_dynpm_state((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001337
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02001338/* Common functions */
Jerome Glisse700a0cc2010-01-13 15:16:38 +01001339/* AGP */
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001340extern int radeon_gpu_reset(struct radeon_device *rdev);
Jerome Glisse700a0cc2010-01-13 15:16:38 +01001341extern void radeon_agp_disable(struct radeon_device *rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02001342extern int radeon_gart_table_vram_pin(struct radeon_device *rdev);
Dave Airlie82568562010-02-05 16:00:07 +10001343extern void radeon_gart_restore(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001344extern int radeon_modeset_init(struct radeon_device *rdev);
1345extern void radeon_modeset_fini(struct radeon_device *rdev);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001346extern bool radeon_card_posted(struct radeon_device *rdev);
Alex Deucherf47299c2010-03-16 20:54:38 -04001347extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
Alex Deucherf46c0122010-03-31 00:33:27 -04001348extern void radeon_update_display_priority(struct radeon_device *rdev);
Dave Airlie72542d72009-12-01 14:06:31 +10001349extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001350extern void radeon_scratch_init(struct radeon_device *rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04001351extern void radeon_wb_fini(struct radeon_device *rdev);
1352extern int radeon_wb_init(struct radeon_device *rdev);
1353extern void radeon_wb_disable(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001354extern void radeon_surface_init(struct radeon_device *rdev);
1355extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
Jerome Glisseca6ffc62009-10-01 10:20:52 +02001356extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glissed39c3b82009-09-28 18:34:43 +02001357extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glisse312ea8d2009-12-07 15:52:58 +01001358extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
Jerome Glissed03d8582009-12-14 21:02:09 +01001359extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
Jerome Glissed594e462010-02-17 21:54:29 +00001360extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
1361extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001362extern int radeon_resume_kms(struct drm_device *dev);
1363extern int radeon_suspend_kms(struct drm_device *dev, pm_message_t state);
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02001364
Jerome Glissea18d7ea2009-09-09 22:23:27 +02001365/* r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280 */
Jerome Glisse225758d2010-03-09 14:45:10 +00001366extern void r100_gpu_lockup_update(struct r100_gpu_lockup *lockup, struct radeon_cp *cp);
1367extern bool r100_gpu_cp_is_lockup(struct radeon_device *rdev, struct r100_gpu_lockup *lockup, struct radeon_cp *cp);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001368
Jerome Glissed4550902009-10-01 10:12:06 +02001369/* rv200,rv250,rv280 */
1370extern void r200_set_safe_registers(struct radeon_device *rdev);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001371
1372/* r300,r350,rv350,rv370,rv380 */
1373extern void r300_set_reg_safe(struct radeon_device *rdev);
1374extern void r300_mc_program(struct radeon_device *rdev);
Jerome Glissed594e462010-02-17 21:54:29 +00001375extern void r300_mc_init(struct radeon_device *rdev);
Jerome Glisseca6ffc62009-10-01 10:20:52 +02001376extern void r300_clock_startup(struct radeon_device *rdev);
1377extern int r300_mc_wait_for_idle(struct radeon_device *rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02001378extern int rv370_pcie_gart_init(struct radeon_device *rdev);
1379extern void rv370_pcie_gart_fini(struct radeon_device *rdev);
1380extern int rv370_pcie_gart_enable(struct radeon_device *rdev);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001381extern void rv370_pcie_gart_disable(struct radeon_device *rdev);
Jerome Glissea18d7ea2009-09-09 22:23:27 +02001382
Jerome Glisse905b6822009-09-09 22:24:20 +02001383/* r420,r423,rv410 */
Jerome Glisse21f9a432009-09-11 15:55:33 +02001384extern u32 r420_mc_rreg(struct radeon_device *rdev, u32 reg);
1385extern void r420_mc_wreg(struct radeon_device *rdev, u32 reg, u32 v);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001386extern int r420_debugfs_pipes_info_init(struct radeon_device *rdev);
Jerome Glissed39c3b82009-09-28 18:34:43 +02001387extern void r420_pipes_init(struct radeon_device *rdev);
Jerome Glisse905b6822009-09-09 22:24:20 +02001388
Jerome Glisse21f9a432009-09-11 15:55:33 +02001389/* rv515 */
Jerome Glissed39c3b82009-09-28 18:34:43 +02001390struct rv515_mc_save {
1391 u32 d1vga_control;
1392 u32 d2vga_control;
1393 u32 vga_render_control;
1394 u32 vga_hdp_control;
1395 u32 d1crtc_control;
1396 u32 d2crtc_control;
1397};
Jerome Glisse21f9a432009-09-11 15:55:33 +02001398extern void rv515_bandwidth_avivo_update(struct radeon_device *rdev);
Jerome Glissed39c3b82009-09-28 18:34:43 +02001399extern void rv515_vga_render_disable(struct radeon_device *rdev);
1400extern void rv515_set_safe_registers(struct radeon_device *rdev);
Jerome Glissef0ed1f62009-09-28 20:39:19 +02001401extern void rv515_mc_stop(struct radeon_device *rdev, struct rv515_mc_save *save);
1402extern void rv515_mc_resume(struct radeon_device *rdev, struct rv515_mc_save *save);
1403extern void rv515_clock_startup(struct radeon_device *rdev);
1404extern void rv515_debugfs(struct radeon_device *rdev);
1405extern int rv515_suspend(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001406
Jerome Glisse3bc68532009-10-01 09:39:24 +02001407/* rs400 */
1408extern int rs400_gart_init(struct radeon_device *rdev);
1409extern int rs400_gart_enable(struct radeon_device *rdev);
1410extern void rs400_gart_adjust_size(struct radeon_device *rdev);
1411extern void rs400_gart_disable(struct radeon_device *rdev);
1412extern void rs400_gart_fini(struct radeon_device *rdev);
1413
1414/* rs600 */
1415extern void rs600_set_safe_registers(struct radeon_device *rdev);
Jerome Glisseac447df2009-09-30 22:18:43 +02001416extern int rs600_irq_set(struct radeon_device *rdev);
1417extern void rs600_irq_disable(struct radeon_device *rdev);
Jerome Glisse3bc68532009-10-01 09:39:24 +02001418
Jerome Glisse21f9a432009-09-11 15:55:33 +02001419/* rs690, rs740 */
1420extern void rs690_line_buffer_adjust(struct radeon_device *rdev,
1421 struct drm_display_mode *mode1,
1422 struct drm_display_mode *mode2);
1423
1424/* r600, rv610, rv630, rv620, rv635, rv670, rs780, rs880 */
Jerome Glissed594e462010-02-17 21:54:29 +00001425extern void r600_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001426extern bool r600_card_posted(struct radeon_device *rdev);
1427extern void r600_cp_stop(struct radeon_device *rdev);
Alex Deucherfe251e22010-03-24 13:36:43 -04001428extern int r600_cp_start(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001429extern void r600_ring_init(struct radeon_device *rdev, unsigned ring_size);
1430extern int r600_cp_resume(struct radeon_device *rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01001431extern void r600_cp_fini(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001432extern int r600_count_pipe_bits(uint32_t val);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001433extern int r600_mc_wait_for_idle(struct radeon_device *rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02001434extern int r600_pcie_gart_init(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001435extern void r600_pcie_gart_tlb_flush(struct radeon_device *rdev);
1436extern int r600_ib_test(struct radeon_device *rdev);
1437extern int r600_ring_test(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001438extern void r600_scratch_init(struct radeon_device *rdev);
1439extern int r600_blit_init(struct radeon_device *rdev);
1440extern void r600_blit_fini(struct radeon_device *rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001441extern int r600_init_microcode(struct radeon_device *rdev);
Jerome Glissea2d07b72010-03-09 14:45:11 +00001442extern int r600_asic_reset(struct radeon_device *rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001443/* r600 irq */
1444extern int r600_irq_init(struct radeon_device *rdev);
1445extern void r600_irq_fini(struct radeon_device *rdev);
1446extern void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size);
1447extern int r600_irq_set(struct radeon_device *rdev);
Jerome Glisse0c452492010-01-15 14:44:37 +01001448extern void r600_irq_suspend(struct radeon_device *rdev);
Alex Deucher45f9a392010-03-24 13:55:51 -04001449extern void r600_disable_interrupts(struct radeon_device *rdev);
1450extern void r600_rlc_stop(struct radeon_device *rdev);
Jerome Glisse0c452492010-01-15 14:44:37 +01001451/* r600 audio */
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001452extern int r600_audio_init(struct radeon_device *rdev);
1453extern int r600_audio_tmds_index(struct drm_encoder *encoder);
1454extern void r600_audio_set_clock(struct drm_encoder *encoder, int clock);
Christian König58bd0862010-04-05 22:14:55 +02001455extern int r600_audio_channels(struct radeon_device *rdev);
1456extern int r600_audio_bits_per_sample(struct radeon_device *rdev);
1457extern int r600_audio_rate(struct radeon_device *rdev);
1458extern uint8_t r600_audio_status_bits(struct radeon_device *rdev);
1459extern uint8_t r600_audio_category_code(struct radeon_device *rdev);
Christian Koenigf2594932010-04-10 03:13:16 +02001460extern void r600_audio_schedule_polling(struct radeon_device *rdev);
Christian König58bd0862010-04-05 22:14:55 +02001461extern void r600_audio_enable_polling(struct drm_encoder *encoder);
1462extern void r600_audio_disable_polling(struct drm_encoder *encoder);
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001463extern void r600_audio_fini(struct radeon_device *rdev);
1464extern void r600_hdmi_init(struct drm_encoder *encoder);
Rafał Miłecki2cd6218c2010-03-08 22:14:01 +00001465extern void r600_hdmi_enable(struct drm_encoder *encoder);
1466extern void r600_hdmi_disable(struct drm_encoder *encoder);
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001467extern void r600_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode);
1468extern int r600_hdmi_buffer_status_changed(struct drm_encoder *encoder);
Christian König58bd0862010-04-05 22:14:55 +02001469extern void r600_hdmi_update_audio_settings(struct drm_encoder *encoder);
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001470
Alex Deucherfe251e22010-03-24 13:36:43 -04001471extern void r700_cp_stop(struct radeon_device *rdev);
1472extern void r700_cp_fini(struct radeon_device *rdev);
Alex Deucher0ca2ab52010-02-26 13:57:45 -05001473extern void evergreen_disable_interrupt_state(struct radeon_device *rdev);
1474extern int evergreen_irq_set(struct radeon_device *rdev);
Alex Deucherfe251e22010-03-24 13:36:43 -04001475
Alberto Miloned7a29522010-07-06 11:40:24 -04001476/* radeon_acpi.c */
1477#if defined(CONFIG_ACPI)
1478extern int radeon_acpi_init(struct radeon_device *rdev);
1479#else
1480static inline int radeon_acpi_init(struct radeon_device *rdev) { return 0; }
1481#endif
1482
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001483/* evergreen */
1484struct evergreen_mc_save {
1485 u32 vga_control[6];
1486 u32 vga_render_control;
1487 u32 vga_hdp_control;
1488 u32 crtc_control[6];
1489};
1490
Jerome Glisse4c788672009-11-20 14:29:23 +01001491#include "radeon_object.h"
1492
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001493#endif