blob: 083eeb0b4fd1d304a46df6da5e4d76496115d384 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090028#include <linux/slab.h>
Jerome Glisse3ce0a232009-09-08 10:10:24 +100029#include <linux/seq_file.h>
30#include <linux/firmware.h>
31#include <linux/platform_device.h>
Paul Gortmakere0cd3602011-08-30 11:04:30 -040032#include <linux/module.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
34#include <drm/radeon_drm.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020035#include "radeon.h"
Daniel Vettere6990372010-03-11 21:19:17 +000036#include "radeon_asic.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100037#include "radeon_mode.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100038#include "r600d.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100039#include "atom.h"
Jerome Glissed39c3b82009-09-28 18:34:43 +020040#include "avivod.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020041
Jerome Glisse3ce0a232009-09-08 10:10:24 +100042#define PFP_UCODE_SIZE 576
43#define PM4_UCODE_SIZE 1792
Alex Deucherd8f60cf2009-12-01 13:43:46 -050044#define RLC_UCODE_SIZE 768
Jerome Glisse3ce0a232009-09-08 10:10:24 +100045#define R700_PFP_UCODE_SIZE 848
46#define R700_PM4_UCODE_SIZE 1360
Alex Deucherd8f60cf2009-12-01 13:43:46 -050047#define R700_RLC_UCODE_SIZE 1024
Alex Deucherfe251e22010-03-24 13:36:43 -040048#define EVERGREEN_PFP_UCODE_SIZE 1120
49#define EVERGREEN_PM4_UCODE_SIZE 1376
Alex Deucher45f9a392010-03-24 13:55:51 -040050#define EVERGREEN_RLC_UCODE_SIZE 768
Alex Deucher12727802011-03-02 20:07:32 -050051#define CAYMAN_RLC_UCODE_SIZE 1024
Alex Deucherc420c742012-03-20 17:18:39 -040052#define ARUBA_RLC_UCODE_SIZE 1536
Jerome Glisse3ce0a232009-09-08 10:10:24 +100053
54/* Firmware Names */
55MODULE_FIRMWARE("radeon/R600_pfp.bin");
56MODULE_FIRMWARE("radeon/R600_me.bin");
57MODULE_FIRMWARE("radeon/RV610_pfp.bin");
58MODULE_FIRMWARE("radeon/RV610_me.bin");
59MODULE_FIRMWARE("radeon/RV630_pfp.bin");
60MODULE_FIRMWARE("radeon/RV630_me.bin");
61MODULE_FIRMWARE("radeon/RV620_pfp.bin");
62MODULE_FIRMWARE("radeon/RV620_me.bin");
63MODULE_FIRMWARE("radeon/RV635_pfp.bin");
64MODULE_FIRMWARE("radeon/RV635_me.bin");
65MODULE_FIRMWARE("radeon/RV670_pfp.bin");
66MODULE_FIRMWARE("radeon/RV670_me.bin");
67MODULE_FIRMWARE("radeon/RS780_pfp.bin");
68MODULE_FIRMWARE("radeon/RS780_me.bin");
69MODULE_FIRMWARE("radeon/RV770_pfp.bin");
70MODULE_FIRMWARE("radeon/RV770_me.bin");
71MODULE_FIRMWARE("radeon/RV730_pfp.bin");
72MODULE_FIRMWARE("radeon/RV730_me.bin");
73MODULE_FIRMWARE("radeon/RV710_pfp.bin");
74MODULE_FIRMWARE("radeon/RV710_me.bin");
Alex Deucherd8f60cf2009-12-01 13:43:46 -050075MODULE_FIRMWARE("radeon/R600_rlc.bin");
76MODULE_FIRMWARE("radeon/R700_rlc.bin");
Alex Deucherfe251e22010-03-24 13:36:43 -040077MODULE_FIRMWARE("radeon/CEDAR_pfp.bin");
78MODULE_FIRMWARE("radeon/CEDAR_me.bin");
Alex Deucher45f9a392010-03-24 13:55:51 -040079MODULE_FIRMWARE("radeon/CEDAR_rlc.bin");
Alex Deucherfe251e22010-03-24 13:36:43 -040080MODULE_FIRMWARE("radeon/REDWOOD_pfp.bin");
81MODULE_FIRMWARE("radeon/REDWOOD_me.bin");
Alex Deucher45f9a392010-03-24 13:55:51 -040082MODULE_FIRMWARE("radeon/REDWOOD_rlc.bin");
Alex Deucherfe251e22010-03-24 13:36:43 -040083MODULE_FIRMWARE("radeon/JUNIPER_pfp.bin");
84MODULE_FIRMWARE("radeon/JUNIPER_me.bin");
Alex Deucher45f9a392010-03-24 13:55:51 -040085MODULE_FIRMWARE("radeon/JUNIPER_rlc.bin");
Dave Airliea7433742010-04-09 15:31:09 +100086MODULE_FIRMWARE("radeon/CYPRESS_pfp.bin");
Alex Deucherfe251e22010-03-24 13:36:43 -040087MODULE_FIRMWARE("radeon/CYPRESS_me.bin");
Alex Deucher45f9a392010-03-24 13:55:51 -040088MODULE_FIRMWARE("radeon/CYPRESS_rlc.bin");
Alex Deucher439bd6c2010-11-22 17:56:31 -050089MODULE_FIRMWARE("radeon/PALM_pfp.bin");
90MODULE_FIRMWARE("radeon/PALM_me.bin");
91MODULE_FIRMWARE("radeon/SUMO_rlc.bin");
Alex Deucherd5c5a722011-05-31 15:42:48 -040092MODULE_FIRMWARE("radeon/SUMO_pfp.bin");
93MODULE_FIRMWARE("radeon/SUMO_me.bin");
94MODULE_FIRMWARE("radeon/SUMO2_pfp.bin");
95MODULE_FIRMWARE("radeon/SUMO2_me.bin");
Jerome Glisse3ce0a232009-09-08 10:10:24 +100096
97int r600_debugfs_mc_info_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020098
Jerome Glisse1a029b72009-10-06 19:04:30 +020099/* r600,rv610,rv630,rv620,rv635,rv670 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200100int r600_mc_wait_for_idle(struct radeon_device *rdev);
Lauri Kasanen1109ca02012-08-31 13:43:50 -0400101static void r600_gpu_init(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000102void r600_fini(struct radeon_device *rdev);
Alex Deucher45f9a392010-03-24 13:55:51 -0400103void r600_irq_disable(struct radeon_device *rdev);
Alex Deucher9e46a482011-01-06 18:49:35 -0500104static void r600_pcie_gen2_enable(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200105
Alex Deucher21a81222010-07-02 12:58:16 -0400106/* get temperature in millidegrees */
Alex Deucher20d391d2011-02-01 16:12:34 -0500107int rv6xx_get_temp(struct radeon_device *rdev)
Alex Deucher21a81222010-07-02 12:58:16 -0400108{
109 u32 temp = (RREG32(CG_THERMAL_STATUS) & ASIC_T_MASK) >>
110 ASIC_T_SHIFT;
Alex Deucher20d391d2011-02-01 16:12:34 -0500111 int actual_temp = temp & 0xff;
Alex Deucher21a81222010-07-02 12:58:16 -0400112
Alex Deucher20d391d2011-02-01 16:12:34 -0500113 if (temp & 0x100)
114 actual_temp -= 256;
115
116 return actual_temp * 1000;
Alex Deucher21a81222010-07-02 12:58:16 -0400117}
118
Alex Deucherce8f5372010-05-07 15:10:16 -0400119void r600_pm_get_dynpm_state(struct radeon_device *rdev)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400120{
121 int i;
122
Alex Deucherce8f5372010-05-07 15:10:16 -0400123 rdev->pm.dynpm_can_upclock = true;
124 rdev->pm.dynpm_can_downclock = true;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400125
126 /* power state array is low to high, default is first */
127 if ((rdev->flags & RADEON_IS_IGP) || (rdev->family == CHIP_R600)) {
128 int min_power_state_index = 0;
129
130 if (rdev->pm.num_power_states > 2)
131 min_power_state_index = 1;
132
Alex Deucherce8f5372010-05-07 15:10:16 -0400133 switch (rdev->pm.dynpm_planned_action) {
134 case DYNPM_ACTION_MINIMUM:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400135 rdev->pm.requested_power_state_index = min_power_state_index;
136 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400137 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400138 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400139 case DYNPM_ACTION_DOWNCLOCK:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400140 if (rdev->pm.current_power_state_index == min_power_state_index) {
141 rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
Alex Deucherce8f5372010-05-07 15:10:16 -0400142 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400143 } else {
144 if (rdev->pm.active_crtc_count > 1) {
145 for (i = 0; i < rdev->pm.num_power_states; i++) {
Alex Deucherd7311172010-05-03 01:13:14 -0400146 if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400147 continue;
148 else if (i >= rdev->pm.current_power_state_index) {
149 rdev->pm.requested_power_state_index =
150 rdev->pm.current_power_state_index;
151 break;
152 } else {
153 rdev->pm.requested_power_state_index = i;
154 break;
155 }
156 }
Alex Deucher773c3fa2010-06-25 16:21:27 -0400157 } else {
158 if (rdev->pm.current_power_state_index == 0)
159 rdev->pm.requested_power_state_index =
160 rdev->pm.num_power_states - 1;
161 else
162 rdev->pm.requested_power_state_index =
163 rdev->pm.current_power_state_index - 1;
164 }
Alex Deuchera48b9b42010-04-22 14:03:55 -0400165 }
166 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherd7311172010-05-03 01:13:14 -0400167 /* don't use the power state if crtcs are active and no display flag is set */
168 if ((rdev->pm.active_crtc_count > 0) &&
169 (rdev->pm.power_state[rdev->pm.requested_power_state_index].
170 clock_info[rdev->pm.requested_clock_mode_index].flags &
171 RADEON_PM_MODE_NO_DISPLAY)) {
172 rdev->pm.requested_power_state_index++;
173 }
Alex Deuchera48b9b42010-04-22 14:03:55 -0400174 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400175 case DYNPM_ACTION_UPCLOCK:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400176 if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
177 rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
Alex Deucherce8f5372010-05-07 15:10:16 -0400178 rdev->pm.dynpm_can_upclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400179 } else {
180 if (rdev->pm.active_crtc_count > 1) {
181 for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
Alex Deucherd7311172010-05-03 01:13:14 -0400182 if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400183 continue;
184 else if (i <= rdev->pm.current_power_state_index) {
185 rdev->pm.requested_power_state_index =
186 rdev->pm.current_power_state_index;
187 break;
188 } else {
189 rdev->pm.requested_power_state_index = i;
190 break;
191 }
192 }
193 } else
194 rdev->pm.requested_power_state_index =
195 rdev->pm.current_power_state_index + 1;
196 }
197 rdev->pm.requested_clock_mode_index = 0;
198 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400199 case DYNPM_ACTION_DEFAULT:
Alex Deucher58e21df2010-03-22 13:31:08 -0400200 rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
201 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400202 rdev->pm.dynpm_can_upclock = false;
Alex Deucher58e21df2010-03-22 13:31:08 -0400203 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400204 case DYNPM_ACTION_NONE:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400205 default:
206 DRM_ERROR("Requested mode for not defined action\n");
207 return;
208 }
209 } else {
210 /* XXX select a power state based on AC/DC, single/dualhead, etc. */
211 /* for now just select the first power state and switch between clock modes */
212 /* power state array is low to high, default is first (0) */
213 if (rdev->pm.active_crtc_count > 1) {
214 rdev->pm.requested_power_state_index = -1;
215 /* start at 1 as we don't want the default mode */
216 for (i = 1; i < rdev->pm.num_power_states; i++) {
Alex Deucherd7311172010-05-03 01:13:14 -0400217 if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400218 continue;
219 else if ((rdev->pm.power_state[i].type == POWER_STATE_TYPE_PERFORMANCE) ||
220 (rdev->pm.power_state[i].type == POWER_STATE_TYPE_BATTERY)) {
221 rdev->pm.requested_power_state_index = i;
222 break;
223 }
224 }
225 /* if nothing selected, grab the default state. */
226 if (rdev->pm.requested_power_state_index == -1)
227 rdev->pm.requested_power_state_index = 0;
228 } else
229 rdev->pm.requested_power_state_index = 1;
230
Alex Deucherce8f5372010-05-07 15:10:16 -0400231 switch (rdev->pm.dynpm_planned_action) {
232 case DYNPM_ACTION_MINIMUM:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400233 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400234 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400235 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400236 case DYNPM_ACTION_DOWNCLOCK:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400237 if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
238 if (rdev->pm.current_clock_mode_index == 0) {
239 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400240 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400241 } else
242 rdev->pm.requested_clock_mode_index =
243 rdev->pm.current_clock_mode_index - 1;
244 } else {
245 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400246 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400247 }
Alex Deucherd7311172010-05-03 01:13:14 -0400248 /* don't use the power state if crtcs are active and no display flag is set */
249 if ((rdev->pm.active_crtc_count > 0) &&
250 (rdev->pm.power_state[rdev->pm.requested_power_state_index].
251 clock_info[rdev->pm.requested_clock_mode_index].flags &
252 RADEON_PM_MODE_NO_DISPLAY)) {
253 rdev->pm.requested_clock_mode_index++;
254 }
Alex Deuchera48b9b42010-04-22 14:03:55 -0400255 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400256 case DYNPM_ACTION_UPCLOCK:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400257 if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
258 if (rdev->pm.current_clock_mode_index ==
259 (rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1)) {
260 rdev->pm.requested_clock_mode_index = rdev->pm.current_clock_mode_index;
Alex Deucherce8f5372010-05-07 15:10:16 -0400261 rdev->pm.dynpm_can_upclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400262 } else
263 rdev->pm.requested_clock_mode_index =
264 rdev->pm.current_clock_mode_index + 1;
265 } else {
266 rdev->pm.requested_clock_mode_index =
267 rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1;
Alex Deucherce8f5372010-05-07 15:10:16 -0400268 rdev->pm.dynpm_can_upclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400269 }
270 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400271 case DYNPM_ACTION_DEFAULT:
Alex Deucher58e21df2010-03-22 13:31:08 -0400272 rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
273 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400274 rdev->pm.dynpm_can_upclock = false;
Alex Deucher58e21df2010-03-22 13:31:08 -0400275 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400276 case DYNPM_ACTION_NONE:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400277 default:
278 DRM_ERROR("Requested mode for not defined action\n");
279 return;
280 }
281 }
282
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000283 DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n",
Alex Deucherce8a3eb2010-05-07 16:58:27 -0400284 rdev->pm.power_state[rdev->pm.requested_power_state_index].
285 clock_info[rdev->pm.requested_clock_mode_index].sclk,
286 rdev->pm.power_state[rdev->pm.requested_power_state_index].
287 clock_info[rdev->pm.requested_clock_mode_index].mclk,
288 rdev->pm.power_state[rdev->pm.requested_power_state_index].
289 pcie_lanes);
Alex Deuchera48b9b42010-04-22 14:03:55 -0400290}
291
Alex Deucherce8f5372010-05-07 15:10:16 -0400292void rs780_pm_init_profile(struct radeon_device *rdev)
293{
294 if (rdev->pm.num_power_states == 2) {
295 /* default */
296 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
297 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
298 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
299 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
300 /* low sh */
301 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
302 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
303 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
304 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400305 /* mid sh */
306 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
307 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0;
308 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
309 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400310 /* high sh */
311 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
312 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
313 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
314 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
315 /* low mh */
316 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
317 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
318 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
319 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400320 /* mid mh */
321 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
322 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
323 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
324 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400325 /* high mh */
326 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
327 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 1;
328 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
329 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
330 } else if (rdev->pm.num_power_states == 3) {
331 /* default */
332 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
333 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
334 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
335 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
336 /* low sh */
337 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
338 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
339 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
340 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400341 /* mid sh */
342 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
343 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
344 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
345 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400346 /* high sh */
347 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
348 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 2;
349 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
350 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
351 /* low mh */
352 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 1;
353 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 1;
354 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
355 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400356 /* mid mh */
357 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 1;
358 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 1;
359 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
360 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400361 /* high mh */
362 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 1;
363 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
364 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
365 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
366 } else {
367 /* default */
368 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
369 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
370 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
371 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
372 /* low sh */
373 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 2;
374 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 2;
375 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
376 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400377 /* mid sh */
378 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 2;
379 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 2;
380 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
381 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400382 /* high sh */
383 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 2;
384 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 3;
385 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
386 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
387 /* low mh */
388 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
389 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
390 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
391 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400392 /* mid mh */
393 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
394 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
395 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
396 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400397 /* high mh */
398 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
399 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 3;
400 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
401 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
402 }
403}
404
405void r600_pm_init_profile(struct radeon_device *rdev)
406{
Alex Deucherbbe26ff2011-11-04 10:09:42 -0400407 int idx;
408
Alex Deucherce8f5372010-05-07 15:10:16 -0400409 if (rdev->family == CHIP_R600) {
410 /* XXX */
411 /* default */
412 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
413 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
414 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400415 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400416 /* low sh */
417 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
418 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
419 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400420 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400421 /* mid sh */
422 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
423 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
424 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
425 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400426 /* high sh */
427 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
428 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
429 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400430 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400431 /* low mh */
432 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
433 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
434 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400435 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400436 /* mid mh */
437 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
438 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
439 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
440 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400441 /* high mh */
442 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
443 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
444 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400445 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400446 } else {
447 if (rdev->pm.num_power_states < 4) {
448 /* default */
449 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
450 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
451 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
452 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
453 /* low sh */
Alex Deucherce8f5372010-05-07 15:10:16 -0400454 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
455 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
456 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400457 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
458 /* mid sh */
459 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
460 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
461 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
462 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
Alex Deucherce8f5372010-05-07 15:10:16 -0400463 /* high sh */
464 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
465 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
466 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
467 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
468 /* low mh */
Alex Deucher4bff5172010-05-17 19:41:26 -0400469 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
470 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 2;
Alex Deucherce8f5372010-05-07 15:10:16 -0400471 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400472 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
473 /* low mh */
474 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
475 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 2;
476 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
477 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
Alex Deucherce8f5372010-05-07 15:10:16 -0400478 /* high mh */
Alex Deucher4bff5172010-05-17 19:41:26 -0400479 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
480 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
481 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
482 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
483 } else {
484 /* default */
485 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
486 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
487 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
488 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
489 /* low sh */
Alex Deucherbbe26ff2011-11-04 10:09:42 -0400490 if (rdev->flags & RADEON_IS_MOBILITY)
491 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
492 else
493 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
494 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = idx;
495 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = idx;
496 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
497 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400498 /* mid sh */
Alex Deucherbbe26ff2011-11-04 10:09:42 -0400499 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = idx;
500 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = idx;
501 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
502 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
Alex Deucher4bff5172010-05-17 19:41:26 -0400503 /* high sh */
Alex Deucherbbe26ff2011-11-04 10:09:42 -0400504 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
505 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = idx;
506 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = idx;
Alex Deucher4bff5172010-05-17 19:41:26 -0400507 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
508 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
509 /* low mh */
Alex Deucherbbe26ff2011-11-04 10:09:42 -0400510 if (rdev->flags & RADEON_IS_MOBILITY)
511 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
512 else
513 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
514 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = idx;
515 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = idx;
516 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
517 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400518 /* mid mh */
Alex Deucherbbe26ff2011-11-04 10:09:42 -0400519 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = idx;
520 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = idx;
521 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
522 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
Alex Deucher4bff5172010-05-17 19:41:26 -0400523 /* high mh */
Alex Deucherbbe26ff2011-11-04 10:09:42 -0400524 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
525 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = idx;
526 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = idx;
Alex Deucherce8f5372010-05-07 15:10:16 -0400527 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
528 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
529 }
530 }
Alex Deucherbae6b5622010-04-22 13:38:05 -0400531}
532
Alex Deucher49e02b72010-04-23 17:57:27 -0400533void r600_pm_misc(struct radeon_device *rdev)
534{
Rafał Miłeckia081a9d2010-06-07 18:20:25 -0400535 int req_ps_idx = rdev->pm.requested_power_state_index;
536 int req_cm_idx = rdev->pm.requested_clock_mode_index;
537 struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
538 struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
Alex Deucher7ac9aa52010-05-27 19:25:54 -0400539
Alex Deucher4d601732010-06-07 18:15:18 -0400540 if ((voltage->type == VOLTAGE_SW) && voltage->voltage) {
Alex Deuchera377e182011-06-20 13:00:31 -0400541 /* 0xff01 is a flag rather then an actual voltage */
542 if (voltage->voltage == 0xff01)
543 return;
Alex Deucher4d601732010-06-07 18:15:18 -0400544 if (voltage->voltage != rdev->pm.current_vddc) {
Alex Deucher8a83ec52011-04-12 14:49:23 -0400545 radeon_atom_set_voltage(rdev, voltage->voltage, SET_VOLTAGE_TYPE_ASIC_VDDC);
Alex Deucher4d601732010-06-07 18:15:18 -0400546 rdev->pm.current_vddc = voltage->voltage;
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000547 DRM_DEBUG_DRIVER("Setting: v: %d\n", voltage->voltage);
Alex Deucher4d601732010-06-07 18:15:18 -0400548 }
549 }
Alex Deucher49e02b72010-04-23 17:57:27 -0400550}
551
Alex Deucherdef9ba92010-04-22 12:39:58 -0400552bool r600_gui_idle(struct radeon_device *rdev)
553{
554 if (RREG32(GRBM_STATUS) & GUI_ACTIVE)
555 return false;
556 else
557 return true;
558}
559
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500560/* hpd for digital panel detect/disconnect */
561bool r600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
562{
563 bool connected = false;
564
565 if (ASIC_IS_DCE3(rdev)) {
566 switch (hpd) {
567 case RADEON_HPD_1:
568 if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
569 connected = true;
570 break;
571 case RADEON_HPD_2:
572 if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
573 connected = true;
574 break;
575 case RADEON_HPD_3:
576 if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
577 connected = true;
578 break;
579 case RADEON_HPD_4:
580 if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
581 connected = true;
582 break;
583 /* DCE 3.2 */
584 case RADEON_HPD_5:
585 if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
586 connected = true;
587 break;
588 case RADEON_HPD_6:
589 if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
590 connected = true;
591 break;
592 default:
593 break;
594 }
595 } else {
596 switch (hpd) {
597 case RADEON_HPD_1:
598 if (RREG32(DC_HOT_PLUG_DETECT1_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
599 connected = true;
600 break;
601 case RADEON_HPD_2:
602 if (RREG32(DC_HOT_PLUG_DETECT2_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
603 connected = true;
604 break;
605 case RADEON_HPD_3:
606 if (RREG32(DC_HOT_PLUG_DETECT3_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
607 connected = true;
608 break;
609 default:
610 break;
611 }
612 }
613 return connected;
614}
615
616void r600_hpd_set_polarity(struct radeon_device *rdev,
Alex Deucher429770b2009-12-04 15:26:55 -0500617 enum radeon_hpd_id hpd)
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500618{
619 u32 tmp;
620 bool connected = r600_hpd_sense(rdev, hpd);
621
622 if (ASIC_IS_DCE3(rdev)) {
623 switch (hpd) {
624 case RADEON_HPD_1:
625 tmp = RREG32(DC_HPD1_INT_CONTROL);
626 if (connected)
627 tmp &= ~DC_HPDx_INT_POLARITY;
628 else
629 tmp |= DC_HPDx_INT_POLARITY;
630 WREG32(DC_HPD1_INT_CONTROL, tmp);
631 break;
632 case RADEON_HPD_2:
633 tmp = RREG32(DC_HPD2_INT_CONTROL);
634 if (connected)
635 tmp &= ~DC_HPDx_INT_POLARITY;
636 else
637 tmp |= DC_HPDx_INT_POLARITY;
638 WREG32(DC_HPD2_INT_CONTROL, tmp);
639 break;
640 case RADEON_HPD_3:
641 tmp = RREG32(DC_HPD3_INT_CONTROL);
642 if (connected)
643 tmp &= ~DC_HPDx_INT_POLARITY;
644 else
645 tmp |= DC_HPDx_INT_POLARITY;
646 WREG32(DC_HPD3_INT_CONTROL, tmp);
647 break;
648 case RADEON_HPD_4:
649 tmp = RREG32(DC_HPD4_INT_CONTROL);
650 if (connected)
651 tmp &= ~DC_HPDx_INT_POLARITY;
652 else
653 tmp |= DC_HPDx_INT_POLARITY;
654 WREG32(DC_HPD4_INT_CONTROL, tmp);
655 break;
656 case RADEON_HPD_5:
657 tmp = RREG32(DC_HPD5_INT_CONTROL);
658 if (connected)
659 tmp &= ~DC_HPDx_INT_POLARITY;
660 else
661 tmp |= DC_HPDx_INT_POLARITY;
662 WREG32(DC_HPD5_INT_CONTROL, tmp);
663 break;
664 /* DCE 3.2 */
665 case RADEON_HPD_6:
666 tmp = RREG32(DC_HPD6_INT_CONTROL);
667 if (connected)
668 tmp &= ~DC_HPDx_INT_POLARITY;
669 else
670 tmp |= DC_HPDx_INT_POLARITY;
671 WREG32(DC_HPD6_INT_CONTROL, tmp);
672 break;
673 default:
674 break;
675 }
676 } else {
677 switch (hpd) {
678 case RADEON_HPD_1:
679 tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
680 if (connected)
681 tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
682 else
683 tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
684 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
685 break;
686 case RADEON_HPD_2:
687 tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
688 if (connected)
689 tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
690 else
691 tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
692 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
693 break;
694 case RADEON_HPD_3:
695 tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
696 if (connected)
697 tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
698 else
699 tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
700 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
701 break;
702 default:
703 break;
704 }
705 }
706}
707
708void r600_hpd_init(struct radeon_device *rdev)
709{
710 struct drm_device *dev = rdev->ddev;
711 struct drm_connector *connector;
Christian Koenigfb982572012-05-17 01:33:30 +0200712 unsigned enable = 0;
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500713
Alex Deucher64912e92011-11-03 11:21:39 -0400714 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
715 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500716
Jerome Glisse455c89b2012-05-04 11:06:22 -0400717 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP ||
718 connector->connector_type == DRM_MODE_CONNECTOR_LVDS) {
719 /* don't try to enable hpd on eDP or LVDS avoid breaking the
720 * aux dp channel on imac and help (but not completely fix)
721 * https://bugzilla.redhat.com/show_bug.cgi?id=726143
722 */
723 continue;
724 }
Alex Deucher64912e92011-11-03 11:21:39 -0400725 if (ASIC_IS_DCE3(rdev)) {
726 u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) | DC_HPDx_RX_INT_TIMER(0xfa);
727 if (ASIC_IS_DCE32(rdev))
728 tmp |= DC_HPDx_EN;
729
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500730 switch (radeon_connector->hpd.hpd) {
731 case RADEON_HPD_1:
732 WREG32(DC_HPD1_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500733 break;
734 case RADEON_HPD_2:
735 WREG32(DC_HPD2_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500736 break;
737 case RADEON_HPD_3:
738 WREG32(DC_HPD3_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500739 break;
740 case RADEON_HPD_4:
741 WREG32(DC_HPD4_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500742 break;
743 /* DCE 3.2 */
744 case RADEON_HPD_5:
745 WREG32(DC_HPD5_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500746 break;
747 case RADEON_HPD_6:
748 WREG32(DC_HPD6_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500749 break;
750 default:
751 break;
752 }
Alex Deucher64912e92011-11-03 11:21:39 -0400753 } else {
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500754 switch (radeon_connector->hpd.hpd) {
755 case RADEON_HPD_1:
756 WREG32(DC_HOT_PLUG_DETECT1_CONTROL, DC_HOT_PLUG_DETECTx_EN);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500757 break;
758 case RADEON_HPD_2:
759 WREG32(DC_HOT_PLUG_DETECT2_CONTROL, DC_HOT_PLUG_DETECTx_EN);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500760 break;
761 case RADEON_HPD_3:
762 WREG32(DC_HOT_PLUG_DETECT3_CONTROL, DC_HOT_PLUG_DETECTx_EN);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500763 break;
764 default:
765 break;
766 }
767 }
Christian Koenigfb982572012-05-17 01:33:30 +0200768 enable |= 1 << radeon_connector->hpd.hpd;
Alex Deucher64912e92011-11-03 11:21:39 -0400769 radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500770 }
Christian Koenigfb982572012-05-17 01:33:30 +0200771 radeon_irq_kms_enable_hpd(rdev, enable);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500772}
773
774void r600_hpd_fini(struct radeon_device *rdev)
775{
776 struct drm_device *dev = rdev->ddev;
777 struct drm_connector *connector;
Christian Koenigfb982572012-05-17 01:33:30 +0200778 unsigned disable = 0;
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500779
Christian Koenigfb982572012-05-17 01:33:30 +0200780 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
781 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
782 if (ASIC_IS_DCE3(rdev)) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500783 switch (radeon_connector->hpd.hpd) {
784 case RADEON_HPD_1:
785 WREG32(DC_HPD1_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500786 break;
787 case RADEON_HPD_2:
788 WREG32(DC_HPD2_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500789 break;
790 case RADEON_HPD_3:
791 WREG32(DC_HPD3_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500792 break;
793 case RADEON_HPD_4:
794 WREG32(DC_HPD4_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500795 break;
796 /* DCE 3.2 */
797 case RADEON_HPD_5:
798 WREG32(DC_HPD5_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500799 break;
800 case RADEON_HPD_6:
801 WREG32(DC_HPD6_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500802 break;
803 default:
804 break;
805 }
Christian Koenigfb982572012-05-17 01:33:30 +0200806 } else {
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500807 switch (radeon_connector->hpd.hpd) {
808 case RADEON_HPD_1:
809 WREG32(DC_HOT_PLUG_DETECT1_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500810 break;
811 case RADEON_HPD_2:
812 WREG32(DC_HOT_PLUG_DETECT2_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500813 break;
814 case RADEON_HPD_3:
815 WREG32(DC_HOT_PLUG_DETECT3_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500816 break;
817 default:
818 break;
819 }
820 }
Christian Koenigfb982572012-05-17 01:33:30 +0200821 disable |= 1 << radeon_connector->hpd.hpd;
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500822 }
Christian Koenigfb982572012-05-17 01:33:30 +0200823 radeon_irq_kms_disable_hpd(rdev, disable);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500824}
825
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200826/*
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000827 * R600 PCIE GART
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200828 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000829void r600_pcie_gart_tlb_flush(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200830{
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000831 unsigned i;
832 u32 tmp;
833
Dave Airlie2e98f102010-02-15 15:54:45 +1000834 /* flush hdp cache so updates hit vram */
Alex Deucherf3886f82010-12-08 10:05:34 -0500835 if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
836 !(rdev->flags & RADEON_IS_AGP)) {
Jerome Glissec9a1be92011-11-03 11:16:49 -0400837 void __iomem *ptr = (void *)rdev->gart.ptr;
Alex Deucher812d0462010-07-26 18:51:53 -0400838 u32 tmp;
839
840 /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
841 * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL
Alex Deucherf3886f82010-12-08 10:05:34 -0500842 * This seems to cause problems on some AGP cards. Just use the old
843 * method for them.
Alex Deucher812d0462010-07-26 18:51:53 -0400844 */
845 WREG32(HDP_DEBUG1, 0);
846 tmp = readl((void __iomem *)ptr);
847 } else
848 WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
Dave Airlie2e98f102010-02-15 15:54:45 +1000849
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000850 WREG32(VM_CONTEXT0_INVALIDATION_LOW_ADDR, rdev->mc.gtt_start >> 12);
851 WREG32(VM_CONTEXT0_INVALIDATION_HIGH_ADDR, (rdev->mc.gtt_end - 1) >> 12);
852 WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
853 for (i = 0; i < rdev->usec_timeout; i++) {
854 /* read MC_STATUS */
855 tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
856 tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
857 if (tmp == 2) {
858 printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
859 return;
860 }
861 if (tmp) {
862 return;
863 }
864 udelay(1);
865 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200866}
867
Jerome Glisse4aac0472009-09-14 18:29:49 +0200868int r600_pcie_gart_init(struct radeon_device *rdev)
869{
870 int r;
871
Jerome Glissec9a1be92011-11-03 11:16:49 -0400872 if (rdev->gart.robj) {
Joe Perchesfce7d612010-10-30 21:08:30 +0000873 WARN(1, "R600 PCIE GART already initialized\n");
Jerome Glisse4aac0472009-09-14 18:29:49 +0200874 return 0;
875 }
876 /* Initialize common gart structure */
877 r = radeon_gart_init(rdev);
878 if (r)
879 return r;
880 rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
881 return radeon_gart_table_vram_alloc(rdev);
882}
883
Lauri Kasanen1109ca02012-08-31 13:43:50 -0400884static int r600_pcie_gart_enable(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200885{
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000886 u32 tmp;
887 int r, i;
888
Jerome Glissec9a1be92011-11-03 11:16:49 -0400889 if (rdev->gart.robj == NULL) {
Jerome Glisse4aac0472009-09-14 18:29:49 +0200890 dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
891 return -EINVAL;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000892 }
Jerome Glisse4aac0472009-09-14 18:29:49 +0200893 r = radeon_gart_table_vram_pin(rdev);
894 if (r)
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000895 return r;
Dave Airlie82568562010-02-05 16:00:07 +1000896 radeon_gart_restore(rdev);
Dave Airliebc1a6312009-09-15 11:07:52 +1000897
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000898 /* Setup L2 cache */
899 WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
900 ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
901 EFFECTIVE_L2_QUEUE_SIZE(7));
902 WREG32(VM_L2_CNTL2, 0);
903 WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
904 /* Setup TLB control */
905 tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
906 SYSTEM_ACCESS_MODE_NOT_IN_SYS |
907 EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
908 ENABLE_WAIT_L2_QUERY;
909 WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
910 WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
911 WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
912 WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
913 WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
914 WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
915 WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
916 WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
917 WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
918 WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
919 WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
920 WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
921 WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
922 WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
923 WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
Jerome Glisse1a029b72009-10-06 19:04:30 +0200924 WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000925 WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
926 WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
927 RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
928 WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
929 (u32)(rdev->dummy_page.addr >> 12));
930 for (i = 1; i < 7; i++)
931 WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
932
933 r600_pcie_gart_tlb_flush(rdev);
Tormod Voldenfcf4de52011-08-31 21:54:07 +0000934 DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
935 (unsigned)(rdev->mc.gtt_size >> 20),
936 (unsigned long long)rdev->gart.table_addr);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000937 rdev->gart.ready = true;
938 return 0;
939}
940
Lauri Kasanen1109ca02012-08-31 13:43:50 -0400941static void r600_pcie_gart_disable(struct radeon_device *rdev)
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000942{
943 u32 tmp;
Jerome Glissec9a1be92011-11-03 11:16:49 -0400944 int i;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000945
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000946 /* Disable all tables */
947 for (i = 0; i < 7; i++)
948 WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
949
950 /* Disable L2 cache */
951 WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
952 EFFECTIVE_L2_QUEUE_SIZE(7));
953 WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
954 /* Setup L1 TLB control */
955 tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
956 ENABLE_WAIT_L2_QUERY;
957 WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
958 WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
959 WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
960 WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
961 WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
962 WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
963 WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
964 WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
965 WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp);
966 WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp);
967 WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
968 WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
969 WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp);
970 WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
Jerome Glissec9a1be92011-11-03 11:16:49 -0400971 radeon_gart_table_vram_unpin(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +0200972}
973
Lauri Kasanen1109ca02012-08-31 13:43:50 -0400974static void r600_pcie_gart_fini(struct radeon_device *rdev)
Jerome Glisse4aac0472009-09-14 18:29:49 +0200975{
Jerome Glissef9274562010-03-17 14:44:29 +0000976 radeon_gart_fini(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +0200977 r600_pcie_gart_disable(rdev);
978 radeon_gart_table_vram_free(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200979}
980
Lauri Kasanen1109ca02012-08-31 13:43:50 -0400981static void r600_agp_enable(struct radeon_device *rdev)
Jerome Glisse1a029b72009-10-06 19:04:30 +0200982{
983 u32 tmp;
984 int i;
985
986 /* Setup L2 cache */
987 WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
988 ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
989 EFFECTIVE_L2_QUEUE_SIZE(7));
990 WREG32(VM_L2_CNTL2, 0);
991 WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
992 /* Setup TLB control */
993 tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
994 SYSTEM_ACCESS_MODE_NOT_IN_SYS |
995 EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
996 ENABLE_WAIT_L2_QUERY;
997 WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
998 WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
999 WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
1000 WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
1001 WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
1002 WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
1003 WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
1004 WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
1005 WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
1006 WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
1007 WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
1008 WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
1009 WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
1010 WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
1011 for (i = 0; i < 7; i++)
1012 WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
1013}
1014
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001015int r600_mc_wait_for_idle(struct radeon_device *rdev)
1016{
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001017 unsigned i;
1018 u32 tmp;
1019
1020 for (i = 0; i < rdev->usec_timeout; i++) {
1021 /* read MC_STATUS */
1022 tmp = RREG32(R_000E50_SRBM_STATUS) & 0x3F00;
1023 if (!tmp)
1024 return 0;
1025 udelay(1);
1026 }
1027 return -1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001028}
1029
Jerome Glissea3c19452009-10-01 18:02:13 +02001030static void r600_mc_program(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001031{
Jerome Glissea3c19452009-10-01 18:02:13 +02001032 struct rv515_mc_save save;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001033 u32 tmp;
1034 int i, j;
1035
1036 /* Initialize HDP */
1037 for (i = 0, j = 0; i < 32; i++, j += 0x18) {
1038 WREG32((0x2c14 + j), 0x00000000);
1039 WREG32((0x2c18 + j), 0x00000000);
1040 WREG32((0x2c1c + j), 0x00000000);
1041 WREG32((0x2c20 + j), 0x00000000);
1042 WREG32((0x2c24 + j), 0x00000000);
1043 }
1044 WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
1045
Jerome Glissea3c19452009-10-01 18:02:13 +02001046 rv515_mc_stop(rdev, &save);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001047 if (r600_mc_wait_for_idle(rdev)) {
Jerome Glissea3c19452009-10-01 18:02:13 +02001048 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001049 }
Jerome Glissea3c19452009-10-01 18:02:13 +02001050 /* Lockout access through VGA aperture (doesn't exist before R600) */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001051 WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001052 /* Update configuration */
Jerome Glisse1a029b72009-10-06 19:04:30 +02001053 if (rdev->flags & RADEON_IS_AGP) {
1054 if (rdev->mc.vram_start < rdev->mc.gtt_start) {
1055 /* VRAM before AGP */
1056 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
1057 rdev->mc.vram_start >> 12);
1058 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
1059 rdev->mc.gtt_end >> 12);
1060 } else {
1061 /* VRAM after AGP */
1062 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
1063 rdev->mc.gtt_start >> 12);
1064 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
1065 rdev->mc.vram_end >> 12);
1066 }
1067 } else {
1068 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start >> 12);
1069 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end >> 12);
1070 }
Alex Deucher16cdf042011-10-28 10:30:02 -04001071 WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, rdev->vram_scratch.gpu_addr >> 12);
Jerome Glisse1a029b72009-10-06 19:04:30 +02001072 tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001073 tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
1074 WREG32(MC_VM_FB_LOCATION, tmp);
1075 WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
1076 WREG32(HDP_NONSURFACE_INFO, (2 << 7));
Jerome Glisse46fcd2b2010-06-03 19:34:48 +02001077 WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001078 if (rdev->flags & RADEON_IS_AGP) {
Jerome Glisse1a029b72009-10-06 19:04:30 +02001079 WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 22);
1080 WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 22);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001081 WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
1082 } else {
1083 WREG32(MC_VM_AGP_BASE, 0);
1084 WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
1085 WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
1086 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001087 if (r600_mc_wait_for_idle(rdev)) {
Jerome Glissea3c19452009-10-01 18:02:13 +02001088 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001089 }
Jerome Glissea3c19452009-10-01 18:02:13 +02001090 rv515_mc_resume(rdev, &save);
Dave Airlie698443d2009-09-18 14:16:38 +10001091 /* we need to own VRAM, so turn off the VGA renderer here
1092 * to stop it overwriting our objects */
Jerome Glissed39c3b82009-09-28 18:34:43 +02001093 rv515_vga_render_disable(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001094}
1095
Jerome Glissed594e462010-02-17 21:54:29 +00001096/**
1097 * r600_vram_gtt_location - try to find VRAM & GTT location
1098 * @rdev: radeon device structure holding all necessary informations
1099 * @mc: memory controller structure holding memory informations
1100 *
1101 * Function will place try to place VRAM at same place as in CPU (PCI)
1102 * address space as some GPU seems to have issue when we reprogram at
1103 * different address space.
1104 *
1105 * If there is not enough space to fit the unvisible VRAM after the
1106 * aperture then we limit the VRAM size to the aperture.
1107 *
1108 * If we are using AGP then place VRAM adjacent to AGP aperture are we need
1109 * them to be in one from GPU point of view so that we can program GPU to
1110 * catch access outside them (weird GPU policy see ??).
1111 *
1112 * This function will never fails, worst case are limiting VRAM or GTT.
1113 *
1114 * Note: GTT start, end, size should be initialized before calling this
1115 * function on AGP platform.
1116 */
Alex Deucher0ef0c1f2010-11-22 17:56:26 -05001117static void r600_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
Jerome Glissed594e462010-02-17 21:54:29 +00001118{
1119 u64 size_bf, size_af;
1120
1121 if (mc->mc_vram_size > 0xE0000000) {
1122 /* leave room for at least 512M GTT */
1123 dev_warn(rdev->dev, "limiting VRAM\n");
1124 mc->real_vram_size = 0xE0000000;
1125 mc->mc_vram_size = 0xE0000000;
1126 }
1127 if (rdev->flags & RADEON_IS_AGP) {
1128 size_bf = mc->gtt_start;
Jerome Glissedfc6ae52012-04-17 16:51:38 -04001129 size_af = 0xFFFFFFFF - mc->gtt_end;
Jerome Glissed594e462010-02-17 21:54:29 +00001130 if (size_bf > size_af) {
1131 if (mc->mc_vram_size > size_bf) {
1132 dev_warn(rdev->dev, "limiting VRAM\n");
1133 mc->real_vram_size = size_bf;
1134 mc->mc_vram_size = size_bf;
1135 }
1136 mc->vram_start = mc->gtt_start - mc->mc_vram_size;
1137 } else {
1138 if (mc->mc_vram_size > size_af) {
1139 dev_warn(rdev->dev, "limiting VRAM\n");
1140 mc->real_vram_size = size_af;
1141 mc->mc_vram_size = size_af;
1142 }
Jerome Glissedfc6ae52012-04-17 16:51:38 -04001143 mc->vram_start = mc->gtt_end + 1;
Jerome Glissed594e462010-02-17 21:54:29 +00001144 }
1145 mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
1146 dev_info(rdev->dev, "VRAM: %lluM 0x%08llX - 0x%08llX (%lluM used)\n",
1147 mc->mc_vram_size >> 20, mc->vram_start,
1148 mc->vram_end, mc->real_vram_size >> 20);
1149 } else {
1150 u64 base = 0;
Alex Deucher8961d522010-12-03 14:37:22 -05001151 if (rdev->flags & RADEON_IS_IGP) {
1152 base = RREG32(MC_VM_FB_LOCATION) & 0xFFFF;
1153 base <<= 24;
1154 }
Jerome Glissed594e462010-02-17 21:54:29 +00001155 radeon_vram_location(rdev, &rdev->mc, base);
Alex Deucher8d369bb2010-07-15 10:51:10 -04001156 rdev->mc.gtt_base_align = 0;
Jerome Glissed594e462010-02-17 21:54:29 +00001157 radeon_gtt_location(rdev, mc);
1158 }
1159}
1160
Lauri Kasanen1109ca02012-08-31 13:43:50 -04001161static int r600_mc_init(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001162{
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001163 u32 tmp;
Alex Deucher5885b7a2009-10-19 17:23:33 -04001164 int chansize, numchan;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001165
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001166 /* Get VRAM informations */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001167 rdev->mc.vram_is_ddr = true;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001168 tmp = RREG32(RAMCFG);
1169 if (tmp & CHANSIZE_OVERRIDE) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001170 chansize = 16;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001171 } else if (tmp & CHANSIZE_MASK) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001172 chansize = 64;
1173 } else {
1174 chansize = 32;
1175 }
Alex Deucher5885b7a2009-10-19 17:23:33 -04001176 tmp = RREG32(CHMAP);
1177 switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
1178 case 0:
1179 default:
1180 numchan = 1;
1181 break;
1182 case 1:
1183 numchan = 2;
1184 break;
1185 case 2:
1186 numchan = 4;
1187 break;
1188 case 3:
1189 numchan = 8;
1190 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001191 }
Alex Deucher5885b7a2009-10-19 17:23:33 -04001192 rdev->mc.vram_width = numchan * chansize;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001193 /* Could aper size report 0 ? */
Jordan Crouse01d73a62010-05-27 13:40:24 -06001194 rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
1195 rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001196 /* Setup GPU memory space */
1197 rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
1198 rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
Jerome Glisse51e5fcd2010-02-19 14:33:54 +00001199 rdev->mc.visible_vram_size = rdev->mc.aper_size;
Jerome Glissed594e462010-02-17 21:54:29 +00001200 r600_vram_gtt_location(rdev, &rdev->mc);
Alex Deucherf47299c2010-03-16 20:54:38 -04001201
Alex Deucherf8920342010-06-30 12:02:03 -04001202 if (rdev->flags & RADEON_IS_IGP) {
1203 rs690_pm_info(rdev);
Alex Deucher06b64762010-01-05 11:27:29 -05001204 rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
Alex Deucherf8920342010-06-30 12:02:03 -04001205 }
Alex Deucherf47299c2010-03-16 20:54:38 -04001206 radeon_update_bandwidth_info(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001207 return 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001208}
1209
Alex Deucher16cdf042011-10-28 10:30:02 -04001210int r600_vram_scratch_init(struct radeon_device *rdev)
1211{
1212 int r;
1213
1214 if (rdev->vram_scratch.robj == NULL) {
1215 r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE,
1216 PAGE_SIZE, true, RADEON_GEM_DOMAIN_VRAM,
Alex Deucher40f5cf92012-05-10 18:33:13 -04001217 NULL, &rdev->vram_scratch.robj);
Alex Deucher16cdf042011-10-28 10:30:02 -04001218 if (r) {
1219 return r;
1220 }
1221 }
1222
1223 r = radeon_bo_reserve(rdev->vram_scratch.robj, false);
1224 if (unlikely(r != 0))
1225 return r;
1226 r = radeon_bo_pin(rdev->vram_scratch.robj,
1227 RADEON_GEM_DOMAIN_VRAM, &rdev->vram_scratch.gpu_addr);
1228 if (r) {
1229 radeon_bo_unreserve(rdev->vram_scratch.robj);
1230 return r;
1231 }
1232 r = radeon_bo_kmap(rdev->vram_scratch.robj,
1233 (void **)&rdev->vram_scratch.ptr);
1234 if (r)
1235 radeon_bo_unpin(rdev->vram_scratch.robj);
1236 radeon_bo_unreserve(rdev->vram_scratch.robj);
1237
1238 return r;
1239}
1240
1241void r600_vram_scratch_fini(struct radeon_device *rdev)
1242{
1243 int r;
1244
1245 if (rdev->vram_scratch.robj == NULL) {
1246 return;
1247 }
1248 r = radeon_bo_reserve(rdev->vram_scratch.robj, false);
1249 if (likely(r == 0)) {
1250 radeon_bo_kunmap(rdev->vram_scratch.robj);
1251 radeon_bo_unpin(rdev->vram_scratch.robj);
1252 radeon_bo_unreserve(rdev->vram_scratch.robj);
1253 }
1254 radeon_bo_unref(&rdev->vram_scratch.robj);
1255}
1256
Alex Deucher410a3412013-01-18 13:05:39 -05001257void r600_set_bios_scratch_engine_hung(struct radeon_device *rdev, bool hung)
1258{
1259 u32 tmp = RREG32(R600_BIOS_3_SCRATCH);
1260
1261 if (hung)
1262 tmp |= ATOM_S3_ASIC_GUI_ENGINE_HUNG;
1263 else
1264 tmp &= ~ATOM_S3_ASIC_GUI_ENGINE_HUNG;
1265
1266 WREG32(R600_BIOS_3_SCRATCH, tmp);
1267}
1268
Alex Deucherd3cb7812013-01-18 13:53:37 -05001269static void r600_print_gpu_status_regs(struct radeon_device *rdev)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001270{
Jerome Glisse64c56e82013-01-02 17:30:35 -05001271 dev_info(rdev->dev, " R_008010_GRBM_STATUS = 0x%08X\n",
Alex Deucherd3cb7812013-01-18 13:53:37 -05001272 RREG32(R_008010_GRBM_STATUS));
Jerome Glisse64c56e82013-01-02 17:30:35 -05001273 dev_info(rdev->dev, " R_008014_GRBM_STATUS2 = 0x%08X\n",
Alex Deucherd3cb7812013-01-18 13:53:37 -05001274 RREG32(R_008014_GRBM_STATUS2));
Jerome Glisse64c56e82013-01-02 17:30:35 -05001275 dev_info(rdev->dev, " R_000E50_SRBM_STATUS = 0x%08X\n",
Alex Deucherd3cb7812013-01-18 13:53:37 -05001276 RREG32(R_000E50_SRBM_STATUS));
Jerome Glisse440a7cd2012-06-27 12:25:01 -04001277 dev_info(rdev->dev, " R_008674_CP_STALLED_STAT1 = 0x%08X\n",
Alex Deucherd3cb7812013-01-18 13:53:37 -05001278 RREG32(CP_STALLED_STAT1));
Jerome Glisse440a7cd2012-06-27 12:25:01 -04001279 dev_info(rdev->dev, " R_008678_CP_STALLED_STAT2 = 0x%08X\n",
Alex Deucherd3cb7812013-01-18 13:53:37 -05001280 RREG32(CP_STALLED_STAT2));
Jerome Glisse440a7cd2012-06-27 12:25:01 -04001281 dev_info(rdev->dev, " R_00867C_CP_BUSY_STAT = 0x%08X\n",
Alex Deucherd3cb7812013-01-18 13:53:37 -05001282 RREG32(CP_BUSY_STAT));
Jerome Glisse440a7cd2012-06-27 12:25:01 -04001283 dev_info(rdev->dev, " R_008680_CP_STAT = 0x%08X\n",
Alex Deucherd3cb7812013-01-18 13:53:37 -05001284 RREG32(CP_STAT));
Alex Deucher71e3d152013-01-03 12:20:35 -05001285 dev_info(rdev->dev, " R_00D034_DMA_STATUS_REG = 0x%08X\n",
1286 RREG32(DMA_STATUS_REG));
1287}
1288
1289static int r600_gpu_soft_reset(struct radeon_device *rdev, u32 reset_mask)
1290{
1291 struct rv515_mc_save save;
Alex Deucherd3cb7812013-01-18 13:53:37 -05001292 u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
1293 u32 tmp;
1294 int ret = 0;
Alex Deucher71e3d152013-01-03 12:20:35 -05001295
Alex Deucher19fc42e2013-01-14 11:04:39 -05001296 if (!(RREG32(GRBM_STATUS) & GUI_ACTIVE))
Alex Deucherd3cb7812013-01-18 13:53:37 -05001297 reset_mask &= ~(RADEON_RESET_GFX | RADEON_RESET_COMPUTE | RADEON_RESET_CP);
Alex Deucher19fc42e2013-01-14 11:04:39 -05001298
1299 if (RREG32(DMA_STATUS_REG) & DMA_IDLE)
1300 reset_mask &= ~RADEON_RESET_DMA;
1301
Alex Deucher71e3d152013-01-03 12:20:35 -05001302 if (reset_mask == 0)
1303 return 0;
1304
1305 dev_info(rdev->dev, "GPU softreset: 0x%08X\n", reset_mask);
1306
Alex Deucherd3cb7812013-01-18 13:53:37 -05001307 r600_print_gpu_status_regs(rdev);
1308
Alex Deucher410a3412013-01-18 13:05:39 -05001309 r600_set_bios_scratch_engine_hung(rdev, true);
1310
Alex Deucher71e3d152013-01-03 12:20:35 -05001311 rv515_mc_stop(rdev, &save);
1312 if (r600_mc_wait_for_idle(rdev)) {
1313 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
1314 }
1315
Alex Deucherd3cb7812013-01-18 13:53:37 -05001316 /* Disable CP parsing/prefetching */
1317 if (rdev->family >= CHIP_RV770)
1318 WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1) | S_0086D8_CP_PFP_HALT(1));
1319 else
1320 WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
Alex Deucher71e3d152013-01-03 12:20:35 -05001321
Alex Deucherd3cb7812013-01-18 13:53:37 -05001322 /* disable the RLC */
1323 WREG32(RLC_CNTL, 0);
1324
1325 if (reset_mask & RADEON_RESET_DMA) {
1326 /* Disable DMA */
1327 tmp = RREG32(DMA_RB_CNTL);
1328 tmp &= ~DMA_RB_ENABLE;
1329 WREG32(DMA_RB_CNTL, tmp);
1330 }
1331
1332 mdelay(50);
1333
1334 if (reset_mask & (RADEON_RESET_GFX | RADEON_RESET_COMPUTE)) {
1335 if (rdev->family >= CHIP_RV770)
1336 grbm_soft_reset |= S_008020_SOFT_RESET_DB(1) |
1337 S_008020_SOFT_RESET_CB(1) |
1338 S_008020_SOFT_RESET_PA(1) |
1339 S_008020_SOFT_RESET_SC(1) |
1340 S_008020_SOFT_RESET_SPI(1) |
1341 S_008020_SOFT_RESET_SX(1) |
1342 S_008020_SOFT_RESET_SH(1) |
1343 S_008020_SOFT_RESET_TC(1) |
1344 S_008020_SOFT_RESET_TA(1) |
1345 S_008020_SOFT_RESET_VC(1) |
1346 S_008020_SOFT_RESET_VGT(1);
1347 else
1348 grbm_soft_reset |= S_008020_SOFT_RESET_CR(1) |
1349 S_008020_SOFT_RESET_DB(1) |
1350 S_008020_SOFT_RESET_CB(1) |
1351 S_008020_SOFT_RESET_PA(1) |
1352 S_008020_SOFT_RESET_SC(1) |
1353 S_008020_SOFT_RESET_SMX(1) |
1354 S_008020_SOFT_RESET_SPI(1) |
1355 S_008020_SOFT_RESET_SX(1) |
1356 S_008020_SOFT_RESET_SH(1) |
1357 S_008020_SOFT_RESET_TC(1) |
1358 S_008020_SOFT_RESET_TA(1) |
1359 S_008020_SOFT_RESET_VC(1) |
1360 S_008020_SOFT_RESET_VGT(1);
1361 }
1362
1363 if (reset_mask & RADEON_RESET_CP) {
1364 grbm_soft_reset |= S_008020_SOFT_RESET_CP(1) |
1365 S_008020_SOFT_RESET_VGT(1);
1366
1367 srbm_soft_reset |= S_000E60_SOFT_RESET_GRBM(1);
1368 }
1369
1370 if (reset_mask & RADEON_RESET_DMA) {
1371 if (rdev->family >= CHIP_RV770)
1372 srbm_soft_reset |= RV770_SOFT_RESET_DMA;
1373 else
1374 srbm_soft_reset |= SOFT_RESET_DMA;
1375 }
1376
1377 if (grbm_soft_reset) {
1378 tmp = RREG32(R_008020_GRBM_SOFT_RESET);
1379 tmp |= grbm_soft_reset;
1380 dev_info(rdev->dev, "R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
1381 WREG32(R_008020_GRBM_SOFT_RESET, tmp);
1382 tmp = RREG32(R_008020_GRBM_SOFT_RESET);
1383
1384 udelay(50);
1385
1386 tmp &= ~grbm_soft_reset;
1387 WREG32(R_008020_GRBM_SOFT_RESET, tmp);
1388 tmp = RREG32(R_008020_GRBM_SOFT_RESET);
1389 }
1390
1391 if (srbm_soft_reset) {
1392 tmp = RREG32(SRBM_SOFT_RESET);
1393 tmp |= srbm_soft_reset;
1394 dev_info(rdev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
1395 WREG32(SRBM_SOFT_RESET, tmp);
1396 tmp = RREG32(SRBM_SOFT_RESET);
1397
1398 udelay(50);
1399
1400 tmp &= ~srbm_soft_reset;
1401 WREG32(SRBM_SOFT_RESET, tmp);
1402 tmp = RREG32(SRBM_SOFT_RESET);
1403 }
Alex Deucher71e3d152013-01-03 12:20:35 -05001404
1405 /* Wait a little for things to settle down */
1406 mdelay(1);
1407
Jerome Glissea3c19452009-10-01 18:02:13 +02001408 rv515_mc_resume(rdev, &save);
Alex Deucherd3cb7812013-01-18 13:53:37 -05001409 udelay(50);
Alex Deucher410a3412013-01-18 13:05:39 -05001410
Alex Deucherd3cb7812013-01-18 13:53:37 -05001411#if 0
1412 if (reset_mask & (RADEON_RESET_GFX | RADEON_RESET_COMPUTE | RADEON_RESET_CP)) {
1413 if (RREG32(GRBM_STATUS) & GUI_ACTIVE)
1414 ret = -EAGAIN;
1415 }
Alex Deucher410a3412013-01-18 13:05:39 -05001416
Alex Deucherd3cb7812013-01-18 13:53:37 -05001417 if (reset_mask & RADEON_RESET_DMA) {
1418 if (!(RREG32(DMA_STATUS_REG) & DMA_IDLE))
1419 ret = -EAGAIN;
1420 }
1421#endif
1422
1423 if (!ret)
1424 r600_set_bios_scratch_engine_hung(rdev, false);
1425
1426 r600_print_gpu_status_regs(rdev);
1427
1428 return ret;
1429}
1430
1431int r600_asic_reset(struct radeon_device *rdev)
1432{
1433 return r600_gpu_soft_reset(rdev, (RADEON_RESET_GFX |
1434 RADEON_RESET_COMPUTE |
1435 RADEON_RESET_DMA |
1436 RADEON_RESET_CP));
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001437}
1438
Christian Könige32eb502011-10-23 12:56:27 +02001439bool r600_gpu_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
Jerome Glisse225758d2010-03-09 14:45:10 +00001440{
1441 u32 srbm_status;
1442 u32 grbm_status;
1443 u32 grbm_status2;
Jerome Glisse225758d2010-03-09 14:45:10 +00001444
1445 srbm_status = RREG32(R_000E50_SRBM_STATUS);
1446 grbm_status = RREG32(R_008010_GRBM_STATUS);
1447 grbm_status2 = RREG32(R_008014_GRBM_STATUS2);
1448 if (!G_008010_GUI_ACTIVE(grbm_status)) {
Christian König069211e2012-05-02 15:11:20 +02001449 radeon_ring_lockup_update(ring);
Jerome Glisse225758d2010-03-09 14:45:10 +00001450 return false;
1451 }
1452 /* force CP activities */
Christian König7b9ef162012-05-02 15:11:23 +02001453 radeon_ring_force_activity(rdev, ring);
Christian König069211e2012-05-02 15:11:20 +02001454 return radeon_ring_test_lockup(rdev, ring);
Jerome Glisse225758d2010-03-09 14:45:10 +00001455}
1456
Alex Deucher4d756582012-09-27 15:08:35 -04001457/**
1458 * r600_dma_is_lockup - Check if the DMA engine is locked up
1459 *
1460 * @rdev: radeon_device pointer
1461 * @ring: radeon_ring structure holding ring information
1462 *
1463 * Check if the async DMA engine is locked up (r6xx-evergreen).
1464 * Returns true if the engine appears to be locked up, false if not.
1465 */
1466bool r600_dma_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
1467{
1468 u32 dma_status_reg;
1469
1470 dma_status_reg = RREG32(DMA_STATUS_REG);
1471 if (dma_status_reg & DMA_IDLE) {
1472 radeon_ring_lockup_update(ring);
1473 return false;
1474 }
1475 /* force ring activities */
1476 radeon_ring_force_activity(rdev, ring);
1477 return radeon_ring_test_lockup(rdev, ring);
1478}
1479
Alex Deucher416a2bd2012-05-31 19:00:25 -04001480u32 r6xx_remap_render_backend(struct radeon_device *rdev,
1481 u32 tiling_pipe_num,
1482 u32 max_rb_num,
1483 u32 total_max_rb_num,
1484 u32 disabled_rb_mask)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001485{
Alex Deucher416a2bd2012-05-31 19:00:25 -04001486 u32 rendering_pipe_num, rb_num_width, req_rb_num;
Mikko Tiihonenf689e3a2013-01-30 14:10:04 -05001487 u32 pipe_rb_ratio, pipe_rb_remain, tmp;
Alex Deucher416a2bd2012-05-31 19:00:25 -04001488 u32 data = 0, mask = 1 << (max_rb_num - 1);
1489 unsigned i, j;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001490
Alex Deucher416a2bd2012-05-31 19:00:25 -04001491 /* mask out the RBs that don't exist on that asic */
Mikko Tiihonenf689e3a2013-01-30 14:10:04 -05001492 tmp = disabled_rb_mask | ((0xff << max_rb_num) & 0xff);
1493 /* make sure at least one RB is available */
1494 if ((tmp & 0xff) != 0xff)
1495 disabled_rb_mask = tmp;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001496
Alex Deucher416a2bd2012-05-31 19:00:25 -04001497 rendering_pipe_num = 1 << tiling_pipe_num;
1498 req_rb_num = total_max_rb_num - r600_count_pipe_bits(disabled_rb_mask);
1499 BUG_ON(rendering_pipe_num < req_rb_num);
1500
1501 pipe_rb_ratio = rendering_pipe_num / req_rb_num;
1502 pipe_rb_remain = rendering_pipe_num - pipe_rb_ratio * req_rb_num;
1503
1504 if (rdev->family <= CHIP_RV740) {
1505 /* r6xx/r7xx */
1506 rb_num_width = 2;
1507 } else {
1508 /* eg+ */
1509 rb_num_width = 4;
1510 }
1511
1512 for (i = 0; i < max_rb_num; i++) {
1513 if (!(mask & disabled_rb_mask)) {
1514 for (j = 0; j < pipe_rb_ratio; j++) {
1515 data <<= rb_num_width;
1516 data |= max_rb_num - i - 1;
1517 }
1518 if (pipe_rb_remain) {
1519 data <<= rb_num_width;
1520 data |= max_rb_num - i - 1;
1521 pipe_rb_remain--;
1522 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001523 }
Alex Deucher416a2bd2012-05-31 19:00:25 -04001524 mask >>= 1;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001525 }
1526
Alex Deucher416a2bd2012-05-31 19:00:25 -04001527 return data;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001528}
1529
1530int r600_count_pipe_bits(uint32_t val)
1531{
Akinobu Mitaef8cf3a2012-11-09 12:10:41 +00001532 return hweight32(val);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001533}
1534
Lauri Kasanen1109ca02012-08-31 13:43:50 -04001535static void r600_gpu_init(struct radeon_device *rdev)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001536{
1537 u32 tiling_config;
1538 u32 ramcfg;
Alex Deucherd03f5d52010-02-19 16:22:31 -05001539 u32 cc_rb_backend_disable;
1540 u32 cc_gc_shader_pipe_config;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001541 u32 tmp;
1542 int i, j;
1543 u32 sq_config;
1544 u32 sq_gpr_resource_mgmt_1 = 0;
1545 u32 sq_gpr_resource_mgmt_2 = 0;
1546 u32 sq_thread_resource_mgmt = 0;
1547 u32 sq_stack_resource_mgmt_1 = 0;
1548 u32 sq_stack_resource_mgmt_2 = 0;
Alex Deucher416a2bd2012-05-31 19:00:25 -04001549 u32 disabled_rb_mask;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001550
Alex Deucher416a2bd2012-05-31 19:00:25 -04001551 rdev->config.r600.tiling_group_size = 256;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001552 switch (rdev->family) {
1553 case CHIP_R600:
1554 rdev->config.r600.max_pipes = 4;
1555 rdev->config.r600.max_tile_pipes = 8;
1556 rdev->config.r600.max_simds = 4;
1557 rdev->config.r600.max_backends = 4;
1558 rdev->config.r600.max_gprs = 256;
1559 rdev->config.r600.max_threads = 192;
1560 rdev->config.r600.max_stack_entries = 256;
1561 rdev->config.r600.max_hw_contexts = 8;
1562 rdev->config.r600.max_gs_threads = 16;
1563 rdev->config.r600.sx_max_export_size = 128;
1564 rdev->config.r600.sx_max_export_pos_size = 16;
1565 rdev->config.r600.sx_max_export_smx_size = 128;
1566 rdev->config.r600.sq_num_cf_insts = 2;
1567 break;
1568 case CHIP_RV630:
1569 case CHIP_RV635:
1570 rdev->config.r600.max_pipes = 2;
1571 rdev->config.r600.max_tile_pipes = 2;
1572 rdev->config.r600.max_simds = 3;
1573 rdev->config.r600.max_backends = 1;
1574 rdev->config.r600.max_gprs = 128;
1575 rdev->config.r600.max_threads = 192;
1576 rdev->config.r600.max_stack_entries = 128;
1577 rdev->config.r600.max_hw_contexts = 8;
1578 rdev->config.r600.max_gs_threads = 4;
1579 rdev->config.r600.sx_max_export_size = 128;
1580 rdev->config.r600.sx_max_export_pos_size = 16;
1581 rdev->config.r600.sx_max_export_smx_size = 128;
1582 rdev->config.r600.sq_num_cf_insts = 2;
1583 break;
1584 case CHIP_RV610:
1585 case CHIP_RV620:
1586 case CHIP_RS780:
1587 case CHIP_RS880:
1588 rdev->config.r600.max_pipes = 1;
1589 rdev->config.r600.max_tile_pipes = 1;
1590 rdev->config.r600.max_simds = 2;
1591 rdev->config.r600.max_backends = 1;
1592 rdev->config.r600.max_gprs = 128;
1593 rdev->config.r600.max_threads = 192;
1594 rdev->config.r600.max_stack_entries = 128;
1595 rdev->config.r600.max_hw_contexts = 4;
1596 rdev->config.r600.max_gs_threads = 4;
1597 rdev->config.r600.sx_max_export_size = 128;
1598 rdev->config.r600.sx_max_export_pos_size = 16;
1599 rdev->config.r600.sx_max_export_smx_size = 128;
1600 rdev->config.r600.sq_num_cf_insts = 1;
1601 break;
1602 case CHIP_RV670:
1603 rdev->config.r600.max_pipes = 4;
1604 rdev->config.r600.max_tile_pipes = 4;
1605 rdev->config.r600.max_simds = 4;
1606 rdev->config.r600.max_backends = 4;
1607 rdev->config.r600.max_gprs = 192;
1608 rdev->config.r600.max_threads = 192;
1609 rdev->config.r600.max_stack_entries = 256;
1610 rdev->config.r600.max_hw_contexts = 8;
1611 rdev->config.r600.max_gs_threads = 16;
1612 rdev->config.r600.sx_max_export_size = 128;
1613 rdev->config.r600.sx_max_export_pos_size = 16;
1614 rdev->config.r600.sx_max_export_smx_size = 128;
1615 rdev->config.r600.sq_num_cf_insts = 2;
1616 break;
1617 default:
1618 break;
1619 }
1620
1621 /* Initialize HDP */
1622 for (i = 0, j = 0; i < 32; i++, j += 0x18) {
1623 WREG32((0x2c14 + j), 0x00000000);
1624 WREG32((0x2c18 + j), 0x00000000);
1625 WREG32((0x2c1c + j), 0x00000000);
1626 WREG32((0x2c20 + j), 0x00000000);
1627 WREG32((0x2c24 + j), 0x00000000);
1628 }
1629
1630 WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
1631
1632 /* Setup tiling */
1633 tiling_config = 0;
1634 ramcfg = RREG32(RAMCFG);
1635 switch (rdev->config.r600.max_tile_pipes) {
1636 case 1:
1637 tiling_config |= PIPE_TILING(0);
1638 break;
1639 case 2:
1640 tiling_config |= PIPE_TILING(1);
1641 break;
1642 case 4:
1643 tiling_config |= PIPE_TILING(2);
1644 break;
1645 case 8:
1646 tiling_config |= PIPE_TILING(3);
1647 break;
1648 default:
1649 break;
1650 }
Alex Deucherd03f5d52010-02-19 16:22:31 -05001651 rdev->config.r600.tiling_npipes = rdev->config.r600.max_tile_pipes;
Jerome Glisse961fb592010-02-10 22:30:05 +00001652 rdev->config.r600.tiling_nbanks = 4 << ((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001653 tiling_config |= BANK_TILING((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
Alex Deucher881fe6c2010-10-18 23:54:56 -04001654 tiling_config |= GROUP_SIZE((ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
Alex Deucher416a2bd2012-05-31 19:00:25 -04001655
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001656 tmp = (ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
1657 if (tmp > 3) {
1658 tiling_config |= ROW_TILING(3);
1659 tiling_config |= SAMPLE_SPLIT(3);
1660 } else {
1661 tiling_config |= ROW_TILING(tmp);
1662 tiling_config |= SAMPLE_SPLIT(tmp);
1663 }
1664 tiling_config |= BANK_SWAPS(1);
Alex Deucherd03f5d52010-02-19 16:22:31 -05001665
1666 cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000;
Alex Deucher416a2bd2012-05-31 19:00:25 -04001667 tmp = R6XX_MAX_BACKENDS -
1668 r600_count_pipe_bits((cc_rb_backend_disable >> 16) & R6XX_MAX_BACKENDS_MASK);
1669 if (tmp < rdev->config.r600.max_backends) {
1670 rdev->config.r600.max_backends = tmp;
1671 }
Alex Deucherd03f5d52010-02-19 16:22:31 -05001672
Alex Deucher416a2bd2012-05-31 19:00:25 -04001673 cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0x00ffff00;
1674 tmp = R6XX_MAX_PIPES -
1675 r600_count_pipe_bits((cc_gc_shader_pipe_config >> 8) & R6XX_MAX_PIPES_MASK);
1676 if (tmp < rdev->config.r600.max_pipes) {
1677 rdev->config.r600.max_pipes = tmp;
1678 }
1679 tmp = R6XX_MAX_SIMDS -
1680 r600_count_pipe_bits((cc_gc_shader_pipe_config >> 16) & R6XX_MAX_SIMDS_MASK);
1681 if (tmp < rdev->config.r600.max_simds) {
1682 rdev->config.r600.max_simds = tmp;
1683 }
Alex Deucherd03f5d52010-02-19 16:22:31 -05001684
Alex Deucher416a2bd2012-05-31 19:00:25 -04001685 disabled_rb_mask = (RREG32(CC_RB_BACKEND_DISABLE) >> 16) & R6XX_MAX_BACKENDS_MASK;
1686 tmp = (tiling_config & PIPE_TILING__MASK) >> PIPE_TILING__SHIFT;
1687 tmp = r6xx_remap_render_backend(rdev, tmp, rdev->config.r600.max_backends,
1688 R6XX_MAX_BACKENDS, disabled_rb_mask);
1689 tiling_config |= tmp << 16;
1690 rdev->config.r600.backend_map = tmp;
1691
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001692 rdev->config.r600.tile_config = tiling_config;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001693 WREG32(GB_TILING_CONFIG, tiling_config);
1694 WREG32(DCP_TILING_CONFIG, tiling_config & 0xffff);
1695 WREG32(HDP_TILING_CONFIG, tiling_config & 0xffff);
Alex Deucher4d756582012-09-27 15:08:35 -04001696 WREG32(DMA_TILING_CONFIG, tiling_config & 0xffff);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001697
Alex Deucherd03f5d52010-02-19 16:22:31 -05001698 tmp = R6XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> 8);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001699 WREG32(VGT_OUT_DEALLOC_CNTL, (tmp * 4) & DEALLOC_DIST_MASK);
1700 WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((tmp * 4) - 2) & VTX_REUSE_DEPTH_MASK);
1701
1702 /* Setup some CP states */
1703 WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) | ROQ_IB2_START(0x2b)));
1704 WREG32(CP_MEQ_THRESHOLDS, (MEQ_END(0x40) | ROQ_END(0x40)));
1705
1706 WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO | SYNC_GRADIENT |
1707 SYNC_WALKER | SYNC_ALIGNER));
1708 /* Setup various GPU states */
1709 if (rdev->family == CHIP_RV670)
1710 WREG32(ARB_GDEC_RD_CNTL, 0x00000021);
1711
1712 tmp = RREG32(SX_DEBUG_1);
1713 tmp |= SMX_EVENT_RELEASE;
1714 if ((rdev->family > CHIP_R600))
1715 tmp |= ENABLE_NEW_SMX_ADDRESS;
1716 WREG32(SX_DEBUG_1, tmp);
1717
1718 if (((rdev->family) == CHIP_R600) ||
1719 ((rdev->family) == CHIP_RV630) ||
1720 ((rdev->family) == CHIP_RV610) ||
1721 ((rdev->family) == CHIP_RV620) ||
Alex Deucheree59f2b2009-11-05 13:11:46 -05001722 ((rdev->family) == CHIP_RS780) ||
1723 ((rdev->family) == CHIP_RS880)) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001724 WREG32(DB_DEBUG, PREZ_MUST_WAIT_FOR_POSTZ_DONE);
1725 } else {
1726 WREG32(DB_DEBUG, 0);
1727 }
1728 WREG32(DB_WATERMARKS, (DEPTH_FREE(4) | DEPTH_CACHELINE_FREE(16) |
1729 DEPTH_FLUSH(16) | DEPTH_PENDING_FREE(4)));
1730
1731 WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
1732 WREG32(VGT_NUM_INSTANCES, 0);
1733
1734 WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
1735 WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(0));
1736
1737 tmp = RREG32(SQ_MS_FIFO_SIZES);
1738 if (((rdev->family) == CHIP_RV610) ||
1739 ((rdev->family) == CHIP_RV620) ||
Alex Deucheree59f2b2009-11-05 13:11:46 -05001740 ((rdev->family) == CHIP_RS780) ||
1741 ((rdev->family) == CHIP_RS880)) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001742 tmp = (CACHE_FIFO_SIZE(0xa) |
1743 FETCH_FIFO_HIWATER(0xa) |
1744 DONE_FIFO_HIWATER(0xe0) |
1745 ALU_UPDATE_FIFO_HIWATER(0x8));
1746 } else if (((rdev->family) == CHIP_R600) ||
1747 ((rdev->family) == CHIP_RV630)) {
1748 tmp &= ~DONE_FIFO_HIWATER(0xff);
1749 tmp |= DONE_FIFO_HIWATER(0x4);
1750 }
1751 WREG32(SQ_MS_FIFO_SIZES, tmp);
1752
1753 /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
1754 * should be adjusted as needed by the 2D/3D drivers. This just sets default values
1755 */
1756 sq_config = RREG32(SQ_CONFIG);
1757 sq_config &= ~(PS_PRIO(3) |
1758 VS_PRIO(3) |
1759 GS_PRIO(3) |
1760 ES_PRIO(3));
1761 sq_config |= (DX9_CONSTS |
1762 VC_ENABLE |
1763 PS_PRIO(0) |
1764 VS_PRIO(1) |
1765 GS_PRIO(2) |
1766 ES_PRIO(3));
1767
1768 if ((rdev->family) == CHIP_R600) {
1769 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(124) |
1770 NUM_VS_GPRS(124) |
1771 NUM_CLAUSE_TEMP_GPRS(4));
1772 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(0) |
1773 NUM_ES_GPRS(0));
1774 sq_thread_resource_mgmt = (NUM_PS_THREADS(136) |
1775 NUM_VS_THREADS(48) |
1776 NUM_GS_THREADS(4) |
1777 NUM_ES_THREADS(4));
1778 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(128) |
1779 NUM_VS_STACK_ENTRIES(128));
1780 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(0) |
1781 NUM_ES_STACK_ENTRIES(0));
1782 } else if (((rdev->family) == CHIP_RV610) ||
1783 ((rdev->family) == CHIP_RV620) ||
Alex Deucheree59f2b2009-11-05 13:11:46 -05001784 ((rdev->family) == CHIP_RS780) ||
1785 ((rdev->family) == CHIP_RS880)) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001786 /* no vertex cache */
1787 sq_config &= ~VC_ENABLE;
1788
1789 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
1790 NUM_VS_GPRS(44) |
1791 NUM_CLAUSE_TEMP_GPRS(2));
1792 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
1793 NUM_ES_GPRS(17));
1794 sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
1795 NUM_VS_THREADS(78) |
1796 NUM_GS_THREADS(4) |
1797 NUM_ES_THREADS(31));
1798 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
1799 NUM_VS_STACK_ENTRIES(40));
1800 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
1801 NUM_ES_STACK_ENTRIES(16));
1802 } else if (((rdev->family) == CHIP_RV630) ||
1803 ((rdev->family) == CHIP_RV635)) {
1804 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
1805 NUM_VS_GPRS(44) |
1806 NUM_CLAUSE_TEMP_GPRS(2));
1807 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(18) |
1808 NUM_ES_GPRS(18));
1809 sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
1810 NUM_VS_THREADS(78) |
1811 NUM_GS_THREADS(4) |
1812 NUM_ES_THREADS(31));
1813 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
1814 NUM_VS_STACK_ENTRIES(40));
1815 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
1816 NUM_ES_STACK_ENTRIES(16));
1817 } else if ((rdev->family) == CHIP_RV670) {
1818 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
1819 NUM_VS_GPRS(44) |
1820 NUM_CLAUSE_TEMP_GPRS(2));
1821 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
1822 NUM_ES_GPRS(17));
1823 sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
1824 NUM_VS_THREADS(78) |
1825 NUM_GS_THREADS(4) |
1826 NUM_ES_THREADS(31));
1827 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(64) |
1828 NUM_VS_STACK_ENTRIES(64));
1829 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(64) |
1830 NUM_ES_STACK_ENTRIES(64));
1831 }
1832
1833 WREG32(SQ_CONFIG, sq_config);
1834 WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
1835 WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
1836 WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
1837 WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
1838 WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
1839
1840 if (((rdev->family) == CHIP_RV610) ||
1841 ((rdev->family) == CHIP_RV620) ||
Alex Deucheree59f2b2009-11-05 13:11:46 -05001842 ((rdev->family) == CHIP_RS780) ||
1843 ((rdev->family) == CHIP_RS880)) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001844 WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(TC_ONLY));
1845 } else {
1846 WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC));
1847 }
1848
1849 /* More default values. 2D/3D driver should adjust as needed */
1850 WREG32(PA_SC_AA_SAMPLE_LOCS_2S, (S0_X(0xc) | S0_Y(0x4) |
1851 S1_X(0x4) | S1_Y(0xc)));
1852 WREG32(PA_SC_AA_SAMPLE_LOCS_4S, (S0_X(0xe) | S0_Y(0xe) |
1853 S1_X(0x2) | S1_Y(0x2) |
1854 S2_X(0xa) | S2_Y(0x6) |
1855 S3_X(0x6) | S3_Y(0xa)));
1856 WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD0, (S0_X(0xe) | S0_Y(0xb) |
1857 S1_X(0x4) | S1_Y(0xc) |
1858 S2_X(0x1) | S2_Y(0x6) |
1859 S3_X(0xa) | S3_Y(0xe)));
1860 WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD1, (S4_X(0x6) | S4_Y(0x1) |
1861 S5_X(0x0) | S5_Y(0x0) |
1862 S6_X(0xb) | S6_Y(0x4) |
1863 S7_X(0x7) | S7_Y(0x8)));
1864
1865 WREG32(VGT_STRMOUT_EN, 0);
1866 tmp = rdev->config.r600.max_pipes * 16;
1867 switch (rdev->family) {
1868 case CHIP_RV610:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001869 case CHIP_RV620:
Alex Deucheree59f2b2009-11-05 13:11:46 -05001870 case CHIP_RS780:
1871 case CHIP_RS880:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001872 tmp += 32;
1873 break;
1874 case CHIP_RV670:
1875 tmp += 128;
1876 break;
1877 default:
1878 break;
1879 }
1880 if (tmp > 256) {
1881 tmp = 256;
1882 }
1883 WREG32(VGT_ES_PER_GS, 128);
1884 WREG32(VGT_GS_PER_ES, tmp);
1885 WREG32(VGT_GS_PER_VS, 2);
1886 WREG32(VGT_GS_VERTEX_REUSE, 16);
1887
1888 /* more default values. 2D/3D driver should adjust as needed */
1889 WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
1890 WREG32(VGT_STRMOUT_EN, 0);
1891 WREG32(SX_MISC, 0);
1892 WREG32(PA_SC_MODE_CNTL, 0);
1893 WREG32(PA_SC_AA_CONFIG, 0);
1894 WREG32(PA_SC_LINE_STIPPLE, 0);
1895 WREG32(SPI_INPUT_Z, 0);
1896 WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
1897 WREG32(CB_COLOR7_FRAG, 0);
1898
1899 /* Clear render buffer base addresses */
1900 WREG32(CB_COLOR0_BASE, 0);
1901 WREG32(CB_COLOR1_BASE, 0);
1902 WREG32(CB_COLOR2_BASE, 0);
1903 WREG32(CB_COLOR3_BASE, 0);
1904 WREG32(CB_COLOR4_BASE, 0);
1905 WREG32(CB_COLOR5_BASE, 0);
1906 WREG32(CB_COLOR6_BASE, 0);
1907 WREG32(CB_COLOR7_BASE, 0);
1908 WREG32(CB_COLOR7_FRAG, 0);
1909
1910 switch (rdev->family) {
1911 case CHIP_RV610:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001912 case CHIP_RV620:
Alex Deucheree59f2b2009-11-05 13:11:46 -05001913 case CHIP_RS780:
1914 case CHIP_RS880:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001915 tmp = TC_L2_SIZE(8);
1916 break;
1917 case CHIP_RV630:
1918 case CHIP_RV635:
1919 tmp = TC_L2_SIZE(4);
1920 break;
1921 case CHIP_R600:
1922 tmp = TC_L2_SIZE(0) | L2_DISABLE_LATE_HIT;
1923 break;
1924 default:
1925 tmp = TC_L2_SIZE(0);
1926 break;
1927 }
1928 WREG32(TC_CNTL, tmp);
1929
1930 tmp = RREG32(HDP_HOST_PATH_CNTL);
1931 WREG32(HDP_HOST_PATH_CNTL, tmp);
1932
1933 tmp = RREG32(ARB_POP);
1934 tmp |= ENABLE_TC128;
1935 WREG32(ARB_POP, tmp);
1936
1937 WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
1938 WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
1939 NUM_CLIP_SEQ(3)));
1940 WREG32(PA_SC_ENHANCE, FORCE_EOV_MAX_CLK_CNT(4095));
Alex Deucherb866d132012-06-14 22:06:36 +02001941 WREG32(VC_ENHANCE, 0);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001942}
1943
1944
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001945/*
1946 * Indirect registers accessor
1947 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001948u32 r600_pciep_rreg(struct radeon_device *rdev, u32 reg)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001949{
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001950 u32 r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001951
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001952 WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
1953 (void)RREG32(PCIE_PORT_INDEX);
1954 r = RREG32(PCIE_PORT_DATA);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001955 return r;
1956}
1957
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001958void r600_pciep_wreg(struct radeon_device *rdev, u32 reg, u32 v)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001959{
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001960 WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
1961 (void)RREG32(PCIE_PORT_INDEX);
1962 WREG32(PCIE_PORT_DATA, (v));
1963 (void)RREG32(PCIE_PORT_DATA);
1964}
1965
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001966/*
1967 * CP & Ring
1968 */
1969void r600_cp_stop(struct radeon_device *rdev)
1970{
Dave Airlie53595332011-03-14 09:47:24 +10001971 radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001972 WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
Alex Deucher724c80e2010-08-27 18:25:25 -04001973 WREG32(SCRATCH_UMSK, 0);
Alex Deucher4d756582012-09-27 15:08:35 -04001974 rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001975}
1976
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001977int r600_init_microcode(struct radeon_device *rdev)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001978{
1979 struct platform_device *pdev;
1980 const char *chip_name;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001981 const char *rlc_chip_name;
1982 size_t pfp_req_size, me_req_size, rlc_req_size;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001983 char fw_name[30];
1984 int err;
1985
1986 DRM_DEBUG("\n");
1987
1988 pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
1989 err = IS_ERR(pdev);
1990 if (err) {
1991 printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
1992 return -EINVAL;
1993 }
1994
1995 switch (rdev->family) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001996 case CHIP_R600:
1997 chip_name = "R600";
1998 rlc_chip_name = "R600";
1999 break;
2000 case CHIP_RV610:
2001 chip_name = "RV610";
2002 rlc_chip_name = "R600";
2003 break;
2004 case CHIP_RV630:
2005 chip_name = "RV630";
2006 rlc_chip_name = "R600";
2007 break;
2008 case CHIP_RV620:
2009 chip_name = "RV620";
2010 rlc_chip_name = "R600";
2011 break;
2012 case CHIP_RV635:
2013 chip_name = "RV635";
2014 rlc_chip_name = "R600";
2015 break;
2016 case CHIP_RV670:
2017 chip_name = "RV670";
2018 rlc_chip_name = "R600";
2019 break;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002020 case CHIP_RS780:
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002021 case CHIP_RS880:
2022 chip_name = "RS780";
2023 rlc_chip_name = "R600";
2024 break;
2025 case CHIP_RV770:
2026 chip_name = "RV770";
2027 rlc_chip_name = "R700";
2028 break;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002029 case CHIP_RV730:
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002030 case CHIP_RV740:
2031 chip_name = "RV730";
2032 rlc_chip_name = "R700";
2033 break;
2034 case CHIP_RV710:
2035 chip_name = "RV710";
2036 rlc_chip_name = "R700";
2037 break;
Alex Deucherfe251e22010-03-24 13:36:43 -04002038 case CHIP_CEDAR:
2039 chip_name = "CEDAR";
Alex Deucher45f9a392010-03-24 13:55:51 -04002040 rlc_chip_name = "CEDAR";
Alex Deucherfe251e22010-03-24 13:36:43 -04002041 break;
2042 case CHIP_REDWOOD:
2043 chip_name = "REDWOOD";
Alex Deucher45f9a392010-03-24 13:55:51 -04002044 rlc_chip_name = "REDWOOD";
Alex Deucherfe251e22010-03-24 13:36:43 -04002045 break;
2046 case CHIP_JUNIPER:
2047 chip_name = "JUNIPER";
Alex Deucher45f9a392010-03-24 13:55:51 -04002048 rlc_chip_name = "JUNIPER";
Alex Deucherfe251e22010-03-24 13:36:43 -04002049 break;
2050 case CHIP_CYPRESS:
2051 case CHIP_HEMLOCK:
2052 chip_name = "CYPRESS";
Alex Deucher45f9a392010-03-24 13:55:51 -04002053 rlc_chip_name = "CYPRESS";
Alex Deucherfe251e22010-03-24 13:36:43 -04002054 break;
Alex Deucher439bd6c2010-11-22 17:56:31 -05002055 case CHIP_PALM:
2056 chip_name = "PALM";
2057 rlc_chip_name = "SUMO";
2058 break;
Alex Deucherd5c5a722011-05-31 15:42:48 -04002059 case CHIP_SUMO:
2060 chip_name = "SUMO";
2061 rlc_chip_name = "SUMO";
2062 break;
2063 case CHIP_SUMO2:
2064 chip_name = "SUMO2";
2065 rlc_chip_name = "SUMO";
2066 break;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002067 default: BUG();
2068 }
2069
Alex Deucherfe251e22010-03-24 13:36:43 -04002070 if (rdev->family >= CHIP_CEDAR) {
2071 pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
2072 me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
Alex Deucher45f9a392010-03-24 13:55:51 -04002073 rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
Alex Deucherfe251e22010-03-24 13:36:43 -04002074 } else if (rdev->family >= CHIP_RV770) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002075 pfp_req_size = R700_PFP_UCODE_SIZE * 4;
2076 me_req_size = R700_PM4_UCODE_SIZE * 4;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002077 rlc_req_size = R700_RLC_UCODE_SIZE * 4;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002078 } else {
2079 pfp_req_size = PFP_UCODE_SIZE * 4;
2080 me_req_size = PM4_UCODE_SIZE * 12;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002081 rlc_req_size = RLC_UCODE_SIZE * 4;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002082 }
2083
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002084 DRM_INFO("Loading %s Microcode\n", chip_name);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002085
2086 snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
2087 err = request_firmware(&rdev->pfp_fw, fw_name, &pdev->dev);
2088 if (err)
2089 goto out;
2090 if (rdev->pfp_fw->size != pfp_req_size) {
2091 printk(KERN_ERR
2092 "r600_cp: Bogus length %zu in firmware \"%s\"\n",
2093 rdev->pfp_fw->size, fw_name);
2094 err = -EINVAL;
2095 goto out;
2096 }
2097
2098 snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
2099 err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
2100 if (err)
2101 goto out;
2102 if (rdev->me_fw->size != me_req_size) {
2103 printk(KERN_ERR
2104 "r600_cp: Bogus length %zu in firmware \"%s\"\n",
2105 rdev->me_fw->size, fw_name);
2106 err = -EINVAL;
2107 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002108
2109 snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
2110 err = request_firmware(&rdev->rlc_fw, fw_name, &pdev->dev);
2111 if (err)
2112 goto out;
2113 if (rdev->rlc_fw->size != rlc_req_size) {
2114 printk(KERN_ERR
2115 "r600_rlc: Bogus length %zu in firmware \"%s\"\n",
2116 rdev->rlc_fw->size, fw_name);
2117 err = -EINVAL;
2118 }
2119
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002120out:
2121 platform_device_unregister(pdev);
2122
2123 if (err) {
2124 if (err != -EINVAL)
2125 printk(KERN_ERR
2126 "r600_cp: Failed to load firmware \"%s\"\n",
2127 fw_name);
2128 release_firmware(rdev->pfp_fw);
2129 rdev->pfp_fw = NULL;
2130 release_firmware(rdev->me_fw);
2131 rdev->me_fw = NULL;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002132 release_firmware(rdev->rlc_fw);
2133 rdev->rlc_fw = NULL;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002134 }
2135 return err;
2136}
2137
2138static int r600_cp_load_microcode(struct radeon_device *rdev)
2139{
2140 const __be32 *fw_data;
2141 int i;
2142
2143 if (!rdev->me_fw || !rdev->pfp_fw)
2144 return -EINVAL;
2145
2146 r600_cp_stop(rdev);
2147
Cédric Cano4eace7f2011-02-11 19:45:38 -05002148 WREG32(CP_RB_CNTL,
2149#ifdef __BIG_ENDIAN
2150 BUF_SWAP_32BIT |
2151#endif
2152 RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002153
2154 /* Reset cp */
2155 WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
2156 RREG32(GRBM_SOFT_RESET);
2157 mdelay(15);
2158 WREG32(GRBM_SOFT_RESET, 0);
2159
2160 WREG32(CP_ME_RAM_WADDR, 0);
2161
2162 fw_data = (const __be32 *)rdev->me_fw->data;
2163 WREG32(CP_ME_RAM_WADDR, 0);
2164 for (i = 0; i < PM4_UCODE_SIZE * 3; i++)
2165 WREG32(CP_ME_RAM_DATA,
2166 be32_to_cpup(fw_data++));
2167
2168 fw_data = (const __be32 *)rdev->pfp_fw->data;
2169 WREG32(CP_PFP_UCODE_ADDR, 0);
2170 for (i = 0; i < PFP_UCODE_SIZE; i++)
2171 WREG32(CP_PFP_UCODE_DATA,
2172 be32_to_cpup(fw_data++));
2173
2174 WREG32(CP_PFP_UCODE_ADDR, 0);
2175 WREG32(CP_ME_RAM_WADDR, 0);
2176 WREG32(CP_ME_RAM_RADDR, 0);
2177 return 0;
2178}
2179
2180int r600_cp_start(struct radeon_device *rdev)
2181{
Christian Könige32eb502011-10-23 12:56:27 +02002182 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002183 int r;
2184 uint32_t cp_me;
2185
Christian Könige32eb502011-10-23 12:56:27 +02002186 r = radeon_ring_lock(rdev, ring, 7);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002187 if (r) {
2188 DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
2189 return r;
2190 }
Christian Könige32eb502011-10-23 12:56:27 +02002191 radeon_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5));
2192 radeon_ring_write(ring, 0x1);
Alex Deucher7e7b41d2010-09-02 21:32:32 -04002193 if (rdev->family >= CHIP_RV770) {
Christian Könige32eb502011-10-23 12:56:27 +02002194 radeon_ring_write(ring, 0x0);
2195 radeon_ring_write(ring, rdev->config.rv770.max_hw_contexts - 1);
Alex Deucherfe251e22010-03-24 13:36:43 -04002196 } else {
Christian Könige32eb502011-10-23 12:56:27 +02002197 radeon_ring_write(ring, 0x3);
2198 radeon_ring_write(ring, rdev->config.r600.max_hw_contexts - 1);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002199 }
Christian Könige32eb502011-10-23 12:56:27 +02002200 radeon_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
2201 radeon_ring_write(ring, 0);
2202 radeon_ring_write(ring, 0);
2203 radeon_ring_unlock_commit(rdev, ring);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002204
2205 cp_me = 0xff;
2206 WREG32(R_0086D8_CP_ME_CNTL, cp_me);
2207 return 0;
2208}
2209
2210int r600_cp_resume(struct radeon_device *rdev)
2211{
Christian Könige32eb502011-10-23 12:56:27 +02002212 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002213 u32 tmp;
2214 u32 rb_bufsz;
2215 int r;
2216
2217 /* Reset cp */
2218 WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
2219 RREG32(GRBM_SOFT_RESET);
2220 mdelay(15);
2221 WREG32(GRBM_SOFT_RESET, 0);
2222
2223 /* Set ring buffer size */
Christian Könige32eb502011-10-23 12:56:27 +02002224 rb_bufsz = drm_order(ring->ring_size / 8);
Alex Deucher724c80e2010-08-27 18:25:25 -04002225 tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002226#ifdef __BIG_ENDIAN
Alex Deucherd6f28932009-11-02 16:01:27 -05002227 tmp |= BUF_SWAP_32BIT;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002228#endif
Alex Deucherd6f28932009-11-02 16:01:27 -05002229 WREG32(CP_RB_CNTL, tmp);
Christian König15d33322011-09-15 19:02:22 +02002230 WREG32(CP_SEM_WAIT_TIMER, 0x0);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002231
2232 /* Set the write pointer delay */
2233 WREG32(CP_RB_WPTR_DELAY, 0);
2234
2235 /* Initialize the ring buffer's read and write pointers */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002236 WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
2237 WREG32(CP_RB_RPTR_WR, 0);
Christian Könige32eb502011-10-23 12:56:27 +02002238 ring->wptr = 0;
2239 WREG32(CP_RB_WPTR, ring->wptr);
Alex Deucher724c80e2010-08-27 18:25:25 -04002240
2241 /* set the wb address whether it's enabled or not */
Cédric Cano4eace7f2011-02-11 19:45:38 -05002242 WREG32(CP_RB_RPTR_ADDR,
Cédric Cano4eace7f2011-02-11 19:45:38 -05002243 ((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC));
Alex Deucher724c80e2010-08-27 18:25:25 -04002244 WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
2245 WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
2246
2247 if (rdev->wb.enabled)
2248 WREG32(SCRATCH_UMSK, 0xff);
2249 else {
2250 tmp |= RB_NO_UPDATE;
2251 WREG32(SCRATCH_UMSK, 0);
2252 }
2253
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002254 mdelay(1);
2255 WREG32(CP_RB_CNTL, tmp);
2256
Christian Könige32eb502011-10-23 12:56:27 +02002257 WREG32(CP_RB_BASE, ring->gpu_addr >> 8);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002258 WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
2259
Christian Könige32eb502011-10-23 12:56:27 +02002260 ring->rptr = RREG32(CP_RB_RPTR);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002261
2262 r600_cp_start(rdev);
Christian Könige32eb502011-10-23 12:56:27 +02002263 ring->ready = true;
Alex Deucherf7128122012-02-23 17:53:45 -05002264 r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, ring);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002265 if (r) {
Christian Könige32eb502011-10-23 12:56:27 +02002266 ring->ready = false;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002267 return r;
2268 }
2269 return 0;
2270}
2271
Christian Könige32eb502011-10-23 12:56:27 +02002272void r600_ring_init(struct radeon_device *rdev, struct radeon_ring *ring, unsigned ring_size)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002273{
2274 u32 rb_bufsz;
Christian König45df6802012-07-06 16:22:55 +02002275 int r;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002276
2277 /* Align ring size */
2278 rb_bufsz = drm_order(ring_size / 8);
2279 ring_size = (1 << (rb_bufsz + 1)) * 4;
Christian Könige32eb502011-10-23 12:56:27 +02002280 ring->ring_size = ring_size;
2281 ring->align_mask = 16 - 1;
Christian König45df6802012-07-06 16:22:55 +02002282
Alex Deucher89d35802012-07-17 14:02:31 -04002283 if (radeon_ring_supports_scratch_reg(rdev, ring)) {
2284 r = radeon_scratch_get(rdev, &ring->rptr_save_reg);
2285 if (r) {
2286 DRM_ERROR("failed to get scratch reg for rptr save (%d).\n", r);
2287 ring->rptr_save_reg = 0;
2288 }
Christian König45df6802012-07-06 16:22:55 +02002289 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002290}
2291
Jerome Glisse655efd32010-02-02 11:51:45 +01002292void r600_cp_fini(struct radeon_device *rdev)
2293{
Christian König45df6802012-07-06 16:22:55 +02002294 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Jerome Glisse655efd32010-02-02 11:51:45 +01002295 r600_cp_stop(rdev);
Christian König45df6802012-07-06 16:22:55 +02002296 radeon_ring_fini(rdev, ring);
2297 radeon_scratch_free(rdev, ring->rptr_save_reg);
Jerome Glisse655efd32010-02-02 11:51:45 +01002298}
2299
Alex Deucher4d756582012-09-27 15:08:35 -04002300/*
2301 * DMA
2302 * Starting with R600, the GPU has an asynchronous
2303 * DMA engine. The programming model is very similar
2304 * to the 3D engine (ring buffer, IBs, etc.), but the
2305 * DMA controller has it's own packet format that is
2306 * different form the PM4 format used by the 3D engine.
2307 * It supports copying data, writing embedded data,
2308 * solid fills, and a number of other things. It also
2309 * has support for tiling/detiling of buffers.
2310 */
2311/**
2312 * r600_dma_stop - stop the async dma engine
2313 *
2314 * @rdev: radeon_device pointer
2315 *
2316 * Stop the async dma engine (r6xx-evergreen).
2317 */
2318void r600_dma_stop(struct radeon_device *rdev)
2319{
2320 u32 rb_cntl = RREG32(DMA_RB_CNTL);
2321
2322 radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
2323
2324 rb_cntl &= ~DMA_RB_ENABLE;
2325 WREG32(DMA_RB_CNTL, rb_cntl);
2326
2327 rdev->ring[R600_RING_TYPE_DMA_INDEX].ready = false;
2328}
2329
2330/**
2331 * r600_dma_resume - setup and start the async dma engine
2332 *
2333 * @rdev: radeon_device pointer
2334 *
2335 * Set up the DMA ring buffer and enable it. (r6xx-evergreen).
2336 * Returns 0 for success, error for failure.
2337 */
2338int r600_dma_resume(struct radeon_device *rdev)
2339{
2340 struct radeon_ring *ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
Michel Dänzerb3dfcb22013-01-24 19:02:01 +01002341 u32 rb_cntl, dma_cntl, ib_cntl;
Alex Deucher4d756582012-09-27 15:08:35 -04002342 u32 rb_bufsz;
2343 int r;
2344
2345 /* Reset dma */
2346 if (rdev->family >= CHIP_RV770)
2347 WREG32(SRBM_SOFT_RESET, RV770_SOFT_RESET_DMA);
2348 else
2349 WREG32(SRBM_SOFT_RESET, SOFT_RESET_DMA);
2350 RREG32(SRBM_SOFT_RESET);
2351 udelay(50);
2352 WREG32(SRBM_SOFT_RESET, 0);
2353
2354 WREG32(DMA_SEM_INCOMPLETE_TIMER_CNTL, 0);
2355 WREG32(DMA_SEM_WAIT_FAIL_TIMER_CNTL, 0);
2356
2357 /* Set ring buffer size in dwords */
2358 rb_bufsz = drm_order(ring->ring_size / 4);
2359 rb_cntl = rb_bufsz << 1;
2360#ifdef __BIG_ENDIAN
2361 rb_cntl |= DMA_RB_SWAP_ENABLE | DMA_RPTR_WRITEBACK_SWAP_ENABLE;
2362#endif
2363 WREG32(DMA_RB_CNTL, rb_cntl);
2364
2365 /* Initialize the ring buffer's read and write pointers */
2366 WREG32(DMA_RB_RPTR, 0);
2367 WREG32(DMA_RB_WPTR, 0);
2368
2369 /* set the wb address whether it's enabled or not */
2370 WREG32(DMA_RB_RPTR_ADDR_HI,
2371 upper_32_bits(rdev->wb.gpu_addr + R600_WB_DMA_RPTR_OFFSET) & 0xFF);
2372 WREG32(DMA_RB_RPTR_ADDR_LO,
2373 ((rdev->wb.gpu_addr + R600_WB_DMA_RPTR_OFFSET) & 0xFFFFFFFC));
2374
2375 if (rdev->wb.enabled)
2376 rb_cntl |= DMA_RPTR_WRITEBACK_ENABLE;
2377
2378 WREG32(DMA_RB_BASE, ring->gpu_addr >> 8);
2379
2380 /* enable DMA IBs */
Michel Dänzerb3dfcb22013-01-24 19:02:01 +01002381 ib_cntl = DMA_IB_ENABLE;
2382#ifdef __BIG_ENDIAN
2383 ib_cntl |= DMA_IB_SWAP_ENABLE;
2384#endif
2385 WREG32(DMA_IB_CNTL, ib_cntl);
Alex Deucher4d756582012-09-27 15:08:35 -04002386
2387 dma_cntl = RREG32(DMA_CNTL);
2388 dma_cntl &= ~CTXEMPTY_INT_ENABLE;
2389 WREG32(DMA_CNTL, dma_cntl);
2390
2391 if (rdev->family >= CHIP_RV770)
2392 WREG32(DMA_MODE, 1);
2393
2394 ring->wptr = 0;
2395 WREG32(DMA_RB_WPTR, ring->wptr << 2);
2396
2397 ring->rptr = RREG32(DMA_RB_RPTR) >> 2;
2398
2399 WREG32(DMA_RB_CNTL, rb_cntl | DMA_RB_ENABLE);
2400
2401 ring->ready = true;
2402
2403 r = radeon_ring_test(rdev, R600_RING_TYPE_DMA_INDEX, ring);
2404 if (r) {
2405 ring->ready = false;
2406 return r;
2407 }
2408
2409 radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
2410
2411 return 0;
2412}
2413
2414/**
2415 * r600_dma_fini - tear down the async dma engine
2416 *
2417 * @rdev: radeon_device pointer
2418 *
2419 * Stop the async dma engine and free the ring (r6xx-evergreen).
2420 */
2421void r600_dma_fini(struct radeon_device *rdev)
2422{
2423 r600_dma_stop(rdev);
2424 radeon_ring_fini(rdev, &rdev->ring[R600_RING_TYPE_DMA_INDEX]);
2425}
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002426
2427/*
2428 * GPU scratch registers helpers function.
2429 */
2430void r600_scratch_init(struct radeon_device *rdev)
2431{
2432 int i;
2433
2434 rdev->scratch.num_reg = 7;
Alex Deucher724c80e2010-08-27 18:25:25 -04002435 rdev->scratch.reg_base = SCRATCH_REG0;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002436 for (i = 0; i < rdev->scratch.num_reg; i++) {
2437 rdev->scratch.free[i] = true;
Alex Deucher724c80e2010-08-27 18:25:25 -04002438 rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002439 }
2440}
2441
Christian Könige32eb502011-10-23 12:56:27 +02002442int r600_ring_test(struct radeon_device *rdev, struct radeon_ring *ring)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002443{
2444 uint32_t scratch;
2445 uint32_t tmp = 0;
Alex Deucher8b25ed32012-07-17 14:02:30 -04002446 unsigned i;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002447 int r;
2448
2449 r = radeon_scratch_get(rdev, &scratch);
2450 if (r) {
2451 DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
2452 return r;
2453 }
2454 WREG32(scratch, 0xCAFEDEAD);
Christian Könige32eb502011-10-23 12:56:27 +02002455 r = radeon_ring_lock(rdev, ring, 3);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002456 if (r) {
Alex Deucher8b25ed32012-07-17 14:02:30 -04002457 DRM_ERROR("radeon: cp failed to lock ring %d (%d).\n", ring->idx, r);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002458 radeon_scratch_free(rdev, scratch);
2459 return r;
2460 }
Christian Könige32eb502011-10-23 12:56:27 +02002461 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
2462 radeon_ring_write(ring, ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
2463 radeon_ring_write(ring, 0xDEADBEEF);
2464 radeon_ring_unlock_commit(rdev, ring);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002465 for (i = 0; i < rdev->usec_timeout; i++) {
2466 tmp = RREG32(scratch);
2467 if (tmp == 0xDEADBEEF)
2468 break;
2469 DRM_UDELAY(1);
2470 }
2471 if (i < rdev->usec_timeout) {
Alex Deucher8b25ed32012-07-17 14:02:30 -04002472 DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002473 } else {
Christian Königbf852792011-10-13 13:19:22 +02002474 DRM_ERROR("radeon: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
Alex Deucher8b25ed32012-07-17 14:02:30 -04002475 ring->idx, scratch, tmp);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002476 r = -EINVAL;
2477 }
2478 radeon_scratch_free(rdev, scratch);
2479 return r;
2480}
2481
Alex Deucher4d756582012-09-27 15:08:35 -04002482/**
2483 * r600_dma_ring_test - simple async dma engine test
2484 *
2485 * @rdev: radeon_device pointer
2486 * @ring: radeon_ring structure holding ring information
2487 *
2488 * Test the DMA engine by writing using it to write an
2489 * value to memory. (r6xx-SI).
2490 * Returns 0 for success, error for failure.
2491 */
2492int r600_dma_ring_test(struct radeon_device *rdev,
2493 struct radeon_ring *ring)
2494{
2495 unsigned i;
2496 int r;
2497 void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
2498 u32 tmp;
2499
2500 if (!ptr) {
2501 DRM_ERROR("invalid vram scratch pointer\n");
2502 return -EINVAL;
2503 }
2504
2505 tmp = 0xCAFEDEAD;
2506 writel(tmp, ptr);
2507
2508 r = radeon_ring_lock(rdev, ring, 4);
2509 if (r) {
2510 DRM_ERROR("radeon: dma failed to lock ring %d (%d).\n", ring->idx, r);
2511 return r;
2512 }
2513 radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_WRITE, 0, 0, 1));
2514 radeon_ring_write(ring, rdev->vram_scratch.gpu_addr & 0xfffffffc);
2515 radeon_ring_write(ring, upper_32_bits(rdev->vram_scratch.gpu_addr) & 0xff);
2516 radeon_ring_write(ring, 0xDEADBEEF);
2517 radeon_ring_unlock_commit(rdev, ring);
2518
2519 for (i = 0; i < rdev->usec_timeout; i++) {
2520 tmp = readl(ptr);
2521 if (tmp == 0xDEADBEEF)
2522 break;
2523 DRM_UDELAY(1);
2524 }
2525
2526 if (i < rdev->usec_timeout) {
2527 DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
2528 } else {
2529 DRM_ERROR("radeon: ring %d test failed (0x%08X)\n",
2530 ring->idx, tmp);
2531 r = -EINVAL;
2532 }
2533 return r;
2534}
2535
2536/*
2537 * CP fences/semaphores
2538 */
2539
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002540void r600_fence_ring_emit(struct radeon_device *rdev,
2541 struct radeon_fence *fence)
2542{
Christian Könige32eb502011-10-23 12:56:27 +02002543 struct radeon_ring *ring = &rdev->ring[fence->ring];
Christian König7b1f2482011-09-23 15:11:23 +02002544
Alex Deucherd0f8a852010-09-04 05:04:34 -04002545 if (rdev->wb.use_event) {
Jerome Glisse30eb77f2011-11-20 20:45:34 +00002546 u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
Jerome Glisse77b1bad2011-10-26 11:41:22 -04002547 /* flush read cache over gart */
Christian Könige32eb502011-10-23 12:56:27 +02002548 radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
2549 radeon_ring_write(ring, PACKET3_TC_ACTION_ENA |
2550 PACKET3_VC_ACTION_ENA |
2551 PACKET3_SH_ACTION_ENA);
2552 radeon_ring_write(ring, 0xFFFFFFFF);
2553 radeon_ring_write(ring, 0);
2554 radeon_ring_write(ring, 10); /* poll interval */
Alex Deucherd0f8a852010-09-04 05:04:34 -04002555 /* EVENT_WRITE_EOP - flush caches, send int */
Christian Könige32eb502011-10-23 12:56:27 +02002556 radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
2557 radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT_TS) | EVENT_INDEX(5));
2558 radeon_ring_write(ring, addr & 0xffffffff);
2559 radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | DATA_SEL(1) | INT_SEL(2));
2560 radeon_ring_write(ring, fence->seq);
2561 radeon_ring_write(ring, 0);
Alex Deucherd0f8a852010-09-04 05:04:34 -04002562 } else {
Jerome Glisse77b1bad2011-10-26 11:41:22 -04002563 /* flush read cache over gart */
Christian Könige32eb502011-10-23 12:56:27 +02002564 radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
2565 radeon_ring_write(ring, PACKET3_TC_ACTION_ENA |
2566 PACKET3_VC_ACTION_ENA |
2567 PACKET3_SH_ACTION_ENA);
2568 radeon_ring_write(ring, 0xFFFFFFFF);
2569 radeon_ring_write(ring, 0);
2570 radeon_ring_write(ring, 10); /* poll interval */
2571 radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
2572 radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT) | EVENT_INDEX(0));
Alex Deucherd0f8a852010-09-04 05:04:34 -04002573 /* wait for 3D idle clean */
Christian Könige32eb502011-10-23 12:56:27 +02002574 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
2575 radeon_ring_write(ring, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
2576 radeon_ring_write(ring, WAIT_3D_IDLE_bit | WAIT_3D_IDLECLEAN_bit);
Alex Deucherd0f8a852010-09-04 05:04:34 -04002577 /* Emit fence sequence & fire IRQ */
Christian Könige32eb502011-10-23 12:56:27 +02002578 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
2579 radeon_ring_write(ring, ((rdev->fence_drv[fence->ring].scratch_reg - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
2580 radeon_ring_write(ring, fence->seq);
Alex Deucherd0f8a852010-09-04 05:04:34 -04002581 /* CP_INTERRUPT packet 3 no longer exists, use packet 0 */
Christian Könige32eb502011-10-23 12:56:27 +02002582 radeon_ring_write(ring, PACKET0(CP_INT_STATUS, 0));
2583 radeon_ring_write(ring, RB_INT_STAT);
Alex Deucherd0f8a852010-09-04 05:04:34 -04002584 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002585}
2586
Christian König15d33322011-09-15 19:02:22 +02002587void r600_semaphore_ring_emit(struct radeon_device *rdev,
Christian Könige32eb502011-10-23 12:56:27 +02002588 struct radeon_ring *ring,
Christian König15d33322011-09-15 19:02:22 +02002589 struct radeon_semaphore *semaphore,
Christian König7b1f2482011-09-23 15:11:23 +02002590 bool emit_wait)
Christian König15d33322011-09-15 19:02:22 +02002591{
2592 uint64_t addr = semaphore->gpu_addr;
2593 unsigned sel = emit_wait ? PACKET3_SEM_SEL_WAIT : PACKET3_SEM_SEL_SIGNAL;
2594
Christian König0be70432012-03-07 11:28:57 +01002595 if (rdev->family < CHIP_CAYMAN)
2596 sel |= PACKET3_SEM_WAIT_ON_SIGNAL;
2597
Christian Könige32eb502011-10-23 12:56:27 +02002598 radeon_ring_write(ring, PACKET3(PACKET3_MEM_SEMAPHORE, 1));
2599 radeon_ring_write(ring, addr & 0xffffffff);
2600 radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | sel);
Christian König15d33322011-09-15 19:02:22 +02002601}
2602
Alex Deucher4d756582012-09-27 15:08:35 -04002603/*
2604 * DMA fences/semaphores
2605 */
2606
2607/**
2608 * r600_dma_fence_ring_emit - emit a fence on the DMA ring
2609 *
2610 * @rdev: radeon_device pointer
2611 * @fence: radeon fence object
2612 *
2613 * Add a DMA fence packet to the ring to write
2614 * the fence seq number and DMA trap packet to generate
2615 * an interrupt if needed (r6xx-r7xx).
2616 */
2617void r600_dma_fence_ring_emit(struct radeon_device *rdev,
2618 struct radeon_fence *fence)
2619{
2620 struct radeon_ring *ring = &rdev->ring[fence->ring];
2621 u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
Jerome Glisse86a18812012-12-12 16:43:15 -05002622
Alex Deucher4d756582012-09-27 15:08:35 -04002623 /* write the fence */
2624 radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_FENCE, 0, 0, 0));
2625 radeon_ring_write(ring, addr & 0xfffffffc);
2626 radeon_ring_write(ring, (upper_32_bits(addr) & 0xff));
Jerome Glisse86a18812012-12-12 16:43:15 -05002627 radeon_ring_write(ring, lower_32_bits(fence->seq));
Alex Deucher4d756582012-09-27 15:08:35 -04002628 /* generate an interrupt */
2629 radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_TRAP, 0, 0, 0));
2630}
2631
2632/**
2633 * r600_dma_semaphore_ring_emit - emit a semaphore on the dma ring
2634 *
2635 * @rdev: radeon_device pointer
2636 * @ring: radeon_ring structure holding ring information
2637 * @semaphore: radeon semaphore object
2638 * @emit_wait: wait or signal semaphore
2639 *
2640 * Add a DMA semaphore packet to the ring wait on or signal
2641 * other rings (r6xx-SI).
2642 */
2643void r600_dma_semaphore_ring_emit(struct radeon_device *rdev,
2644 struct radeon_ring *ring,
2645 struct radeon_semaphore *semaphore,
2646 bool emit_wait)
2647{
2648 u64 addr = semaphore->gpu_addr;
2649 u32 s = emit_wait ? 0 : 1;
2650
2651 radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_SEMAPHORE, 0, s, 0));
2652 radeon_ring_write(ring, addr & 0xfffffffc);
2653 radeon_ring_write(ring, upper_32_bits(addr) & 0xff);
2654}
2655
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002656int r600_copy_blit(struct radeon_device *rdev,
Alex Deucher003cefe2011-09-16 12:04:08 -04002657 uint64_t src_offset,
2658 uint64_t dst_offset,
2659 unsigned num_gpu_pages,
Christian König876dc9f2012-05-08 14:24:01 +02002660 struct radeon_fence **fence)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002661{
Christian König220907d2012-05-10 16:46:43 +02002662 struct radeon_semaphore *sem = NULL;
Christian Königf2377502012-05-09 15:35:01 +02002663 struct radeon_sa_bo *vb = NULL;
Jerome Glisseff82f052010-01-22 15:19:00 +01002664 int r;
2665
Christian König220907d2012-05-10 16:46:43 +02002666 r = r600_blit_prepare_copy(rdev, num_gpu_pages, fence, &vb, &sem);
Jerome Glisseff82f052010-01-22 15:19:00 +01002667 if (r) {
Jerome Glisseff82f052010-01-22 15:19:00 +01002668 return r;
2669 }
Christian Königf2377502012-05-09 15:35:01 +02002670 r600_kms_blit_copy(rdev, src_offset, dst_offset, num_gpu_pages, vb);
Christian König220907d2012-05-10 16:46:43 +02002671 r600_blit_done_copy(rdev, fence, vb, sem);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002672 return 0;
2673}
2674
Alex Deucher4d756582012-09-27 15:08:35 -04002675/**
2676 * r600_copy_dma - copy pages using the DMA engine
2677 *
2678 * @rdev: radeon_device pointer
2679 * @src_offset: src GPU address
2680 * @dst_offset: dst GPU address
2681 * @num_gpu_pages: number of GPU pages to xfer
2682 * @fence: radeon fence object
2683 *
Alex Deucher43fb7782013-01-04 09:24:18 -05002684 * Copy GPU paging using the DMA engine (r6xx).
Alex Deucher4d756582012-09-27 15:08:35 -04002685 * Used by the radeon ttm implementation to move pages if
2686 * registered as the asic copy callback.
2687 */
2688int r600_copy_dma(struct radeon_device *rdev,
2689 uint64_t src_offset, uint64_t dst_offset,
2690 unsigned num_gpu_pages,
2691 struct radeon_fence **fence)
2692{
2693 struct radeon_semaphore *sem = NULL;
2694 int ring_index = rdev->asic->copy.dma_ring_index;
2695 struct radeon_ring *ring = &rdev->ring[ring_index];
2696 u32 size_in_dw, cur_size_in_dw;
2697 int i, num_loops;
2698 int r = 0;
2699
2700 r = radeon_semaphore_create(rdev, &sem);
2701 if (r) {
2702 DRM_ERROR("radeon: moving bo (%d).\n", r);
2703 return r;
2704 }
2705
2706 size_in_dw = (num_gpu_pages << RADEON_GPU_PAGE_SHIFT) / 4;
Alex Deucher43fb7782013-01-04 09:24:18 -05002707 num_loops = DIV_ROUND_UP(size_in_dw, 0xFFFE);
2708 r = radeon_ring_lock(rdev, ring, num_loops * 4 + 8);
Alex Deucher4d756582012-09-27 15:08:35 -04002709 if (r) {
2710 DRM_ERROR("radeon: moving bo (%d).\n", r);
2711 radeon_semaphore_free(rdev, &sem, NULL);
2712 return r;
2713 }
2714
2715 if (radeon_fence_need_sync(*fence, ring->idx)) {
2716 radeon_semaphore_sync_rings(rdev, sem, (*fence)->ring,
2717 ring->idx);
2718 radeon_fence_note_sync(*fence, ring->idx);
2719 } else {
2720 radeon_semaphore_free(rdev, &sem, NULL);
2721 }
2722
2723 for (i = 0; i < num_loops; i++) {
2724 cur_size_in_dw = size_in_dw;
Alex Deucher909d9eb2013-01-02 18:30:21 -05002725 if (cur_size_in_dw > 0xFFFE)
2726 cur_size_in_dw = 0xFFFE;
Alex Deucher4d756582012-09-27 15:08:35 -04002727 size_in_dw -= cur_size_in_dw;
2728 radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_COPY, 0, 0, cur_size_in_dw));
2729 radeon_ring_write(ring, dst_offset & 0xfffffffc);
2730 radeon_ring_write(ring, src_offset & 0xfffffffc);
Alex Deucher43fb7782013-01-04 09:24:18 -05002731 radeon_ring_write(ring, (((upper_32_bits(dst_offset) & 0xff) << 16) |
2732 (upper_32_bits(src_offset) & 0xff)));
Alex Deucher4d756582012-09-27 15:08:35 -04002733 src_offset += cur_size_in_dw * 4;
2734 dst_offset += cur_size_in_dw * 4;
2735 }
2736
2737 r = radeon_fence_emit(rdev, fence, ring->idx);
2738 if (r) {
2739 radeon_ring_unlock_undo(rdev, ring);
2740 return r;
2741 }
2742
2743 radeon_ring_unlock_commit(rdev, ring);
2744 radeon_semaphore_free(rdev, &sem, *fence);
2745
2746 return r;
2747}
2748
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002749int r600_set_surface_reg(struct radeon_device *rdev, int reg,
2750 uint32_t tiling_flags, uint32_t pitch,
2751 uint32_t offset, uint32_t obj_size)
2752{
2753 /* FIXME: implement */
2754 return 0;
2755}
2756
2757void r600_clear_surface_reg(struct radeon_device *rdev, int reg)
2758{
2759 /* FIXME: implement */
2760}
2761
Lauri Kasanen1109ca02012-08-31 13:43:50 -04002762static int r600_startup(struct radeon_device *rdev)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002763{
Alex Deucher4d756582012-09-27 15:08:35 -04002764 struct radeon_ring *ring;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002765 int r;
2766
Alex Deucher9e46a482011-01-06 18:49:35 -05002767 /* enable pcie gen2 link */
2768 r600_pcie_gen2_enable(rdev);
2769
Alex Deucher779720a2009-12-09 19:31:44 -05002770 if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
2771 r = r600_init_microcode(rdev);
2772 if (r) {
2773 DRM_ERROR("Failed to load firmware!\n");
2774 return r;
2775 }
2776 }
2777
Alex Deucher16cdf042011-10-28 10:30:02 -04002778 r = r600_vram_scratch_init(rdev);
2779 if (r)
2780 return r;
2781
Jerome Glissea3c19452009-10-01 18:02:13 +02002782 r600_mc_program(rdev);
Jerome Glisse1a029b72009-10-06 19:04:30 +02002783 if (rdev->flags & RADEON_IS_AGP) {
2784 r600_agp_enable(rdev);
2785 } else {
2786 r = r600_pcie_gart_enable(rdev);
2787 if (r)
2788 return r;
2789 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002790 r600_gpu_init(rdev);
Jerome Glissec38c7b62010-02-04 17:27:27 +01002791 r = r600_blit_init(rdev);
2792 if (r) {
2793 r600_blit_fini(rdev);
Alex Deucher27cd7762012-02-23 17:53:42 -05002794 rdev->asic->copy.copy = NULL;
Jerome Glissec38c7b62010-02-04 17:27:27 +01002795 dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
2796 }
Alex Deucherb70d6bb2010-08-06 21:36:58 -04002797
Alex Deucher724c80e2010-08-27 18:25:25 -04002798 /* allocate wb buffer */
2799 r = radeon_wb_init(rdev);
2800 if (r)
2801 return r;
2802
Jerome Glisse30eb77f2011-11-20 20:45:34 +00002803 r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
2804 if (r) {
2805 dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
2806 return r;
2807 }
2808
Alex Deucher4d756582012-09-27 15:08:35 -04002809 r = radeon_fence_driver_start_ring(rdev, R600_RING_TYPE_DMA_INDEX);
2810 if (r) {
2811 dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
2812 return r;
2813 }
2814
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002815 /* Enable IRQ */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002816 r = r600_irq_init(rdev);
2817 if (r) {
2818 DRM_ERROR("radeon: IH init failed (%d).\n", r);
2819 radeon_irq_kms_fini(rdev);
2820 return r;
2821 }
2822 r600_irq_set(rdev);
2823
Alex Deucher4d756582012-09-27 15:08:35 -04002824 ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Christian Könige32eb502011-10-23 12:56:27 +02002825 r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
Alex Deucher78c55602011-11-17 14:25:56 -05002826 R600_CP_RB_RPTR, R600_CP_RB_WPTR,
2827 0, 0xfffff, RADEON_CP_PACKET2);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002828 if (r)
2829 return r;
Alex Deucher4d756582012-09-27 15:08:35 -04002830
2831 ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
2832 r = radeon_ring_init(rdev, ring, ring->ring_size, R600_WB_DMA_RPTR_OFFSET,
2833 DMA_RB_RPTR, DMA_RB_WPTR,
2834 2, 0x3fffc, DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0));
2835 if (r)
2836 return r;
2837
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002838 r = r600_cp_load_microcode(rdev);
2839 if (r)
2840 return r;
2841 r = r600_cp_resume(rdev);
2842 if (r)
2843 return r;
Alex Deucher724c80e2010-08-27 18:25:25 -04002844
Alex Deucher4d756582012-09-27 15:08:35 -04002845 r = r600_dma_resume(rdev);
2846 if (r)
2847 return r;
2848
Christian König2898c342012-07-05 11:55:34 +02002849 r = radeon_ib_pool_init(rdev);
2850 if (r) {
2851 dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
Jerome Glisseb15ba512011-11-15 11:48:34 -05002852 return r;
Christian König2898c342012-07-05 11:55:34 +02002853 }
Jerome Glisseb15ba512011-11-15 11:48:34 -05002854
Alex Deucherd4e30ef2012-06-04 17:18:51 -04002855 r = r600_audio_init(rdev);
2856 if (r) {
2857 DRM_ERROR("radeon: audio init failed\n");
2858 return r;
2859 }
2860
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002861 return 0;
2862}
2863
Dave Airlie28d52042009-09-21 14:33:58 +10002864void r600_vga_set_state(struct radeon_device *rdev, bool state)
2865{
2866 uint32_t temp;
2867
2868 temp = RREG32(CONFIG_CNTL);
2869 if (state == false) {
2870 temp &= ~(1<<0);
2871 temp |= (1<<1);
2872 } else {
2873 temp &= ~(1<<1);
2874 }
2875 WREG32(CONFIG_CNTL, temp);
2876}
2877
Dave Airliefc30b8e2009-09-18 15:19:37 +10002878int r600_resume(struct radeon_device *rdev)
2879{
2880 int r;
2881
Jerome Glisse1a029b72009-10-06 19:04:30 +02002882 /* Do not reset GPU before posting, on r600 hw unlike on r500 hw,
2883 * posting will perform necessary task to bring back GPU into good
2884 * shape.
2885 */
Dave Airliefc30b8e2009-09-18 15:19:37 +10002886 /* post card */
Jerome Glissee7d40b92009-10-01 18:02:15 +02002887 atom_asic_init(rdev->mode_info.atom_context);
Dave Airliefc30b8e2009-09-18 15:19:37 +10002888
Jerome Glisseb15ba512011-11-15 11:48:34 -05002889 rdev->accel_working = true;
Dave Airliefc30b8e2009-09-18 15:19:37 +10002890 r = r600_startup(rdev);
2891 if (r) {
2892 DRM_ERROR("r600 startup failed on resume\n");
Jerome Glisse6b7746e2012-02-20 17:57:20 -05002893 rdev->accel_working = false;
Dave Airliefc30b8e2009-09-18 15:19:37 +10002894 return r;
2895 }
2896
Dave Airliefc30b8e2009-09-18 15:19:37 +10002897 return r;
2898}
2899
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002900int r600_suspend(struct radeon_device *rdev)
2901{
Rafał Miłecki38fd2c62010-01-28 18:16:30 +01002902 r600_audio_fini(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002903 r600_cp_stop(rdev);
Alex Deucher4d756582012-09-27 15:08:35 -04002904 r600_dma_stop(rdev);
Jerome Glisse0c452492010-01-15 14:44:37 +01002905 r600_irq_suspend(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04002906 radeon_wb_disable(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02002907 r600_pcie_gart_disable(rdev);
Alex Deucher6ddddfe2011-10-14 10:51:22 -04002908
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002909 return 0;
2910}
2911
2912/* Plan is to move initialization in that function and use
2913 * helper function so that radeon_device_init pretty much
2914 * do nothing more than calling asic specific function. This
2915 * should also allow to remove a bunch of callback function
2916 * like vram_info.
2917 */
2918int r600_init(struct radeon_device *rdev)
2919{
2920 int r;
2921
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002922 if (r600_debugfs_mc_info_init(rdev)) {
2923 DRM_ERROR("Failed to register debugfs file for mc !\n");
2924 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002925 /* Read BIOS */
2926 if (!radeon_get_bios(rdev)) {
2927 if (ASIC_IS_AVIVO(rdev))
2928 return -EINVAL;
2929 }
2930 /* Must be an ATOMBIOS */
Jerome Glissee7d40b92009-10-01 18:02:15 +02002931 if (!rdev->is_atom_bios) {
2932 dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002933 return -EINVAL;
Jerome Glissee7d40b92009-10-01 18:02:15 +02002934 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002935 r = radeon_atombios_init(rdev);
2936 if (r)
2937 return r;
2938 /* Post card if necessary */
Alex Deucherfd909c32011-01-11 18:08:59 -05002939 if (!radeon_card_posted(rdev)) {
Dave Airlie72542d72009-12-01 14:06:31 +10002940 if (!rdev->bios) {
2941 dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
2942 return -EINVAL;
2943 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002944 DRM_INFO("GPU not posted. posting now...\n");
2945 atom_asic_init(rdev->mode_info.atom_context);
2946 }
2947 /* Initialize scratch registers */
2948 r600_scratch_init(rdev);
2949 /* Initialize surface registers */
2950 radeon_surface_init(rdev);
Rafał Miłecki74338742009-11-03 00:53:02 +01002951 /* Initialize clocks */
Michel Dänzer5e6dde72009-09-17 09:42:28 +02002952 radeon_get_clock_info(rdev->ddev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002953 /* Fence driver */
Jerome Glisse30eb77f2011-11-20 20:45:34 +00002954 r = radeon_fence_driver_init(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002955 if (r)
2956 return r;
Jerome Glisse700a0cc2010-01-13 15:16:38 +01002957 if (rdev->flags & RADEON_IS_AGP) {
2958 r = radeon_agp_init(rdev);
2959 if (r)
2960 radeon_agp_disable(rdev);
2961 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002962 r = r600_mc_init(rdev);
Jerome Glisseb574f252009-10-06 19:04:29 +02002963 if (r)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002964 return r;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002965 /* Memory manager */
Jerome Glisse4c788672009-11-20 14:29:23 +01002966 r = radeon_bo_init(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002967 if (r)
2968 return r;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002969
2970 r = radeon_irq_kms_init(rdev);
2971 if (r)
2972 return r;
2973
Christian Könige32eb502011-10-23 12:56:27 +02002974 rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ring_obj = NULL;
2975 r600_ring_init(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX], 1024 * 1024);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002976
Alex Deucher4d756582012-09-27 15:08:35 -04002977 rdev->ring[R600_RING_TYPE_DMA_INDEX].ring_obj = NULL;
2978 r600_ring_init(rdev, &rdev->ring[R600_RING_TYPE_DMA_INDEX], 64 * 1024);
2979
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002980 rdev->ih.ring_obj = NULL;
2981 r600_ih_ring_init(rdev, 64 * 1024);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002982
Jerome Glisse4aac0472009-09-14 18:29:49 +02002983 r = r600_pcie_gart_init(rdev);
2984 if (r)
2985 return r;
2986
Alex Deucher779720a2009-12-09 19:31:44 -05002987 rdev->accel_working = true;
Dave Airliefc30b8e2009-09-18 15:19:37 +10002988 r = r600_startup(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002989 if (r) {
Jerome Glisse655efd32010-02-02 11:51:45 +01002990 dev_err(rdev->dev, "disabling GPU acceleration\n");
2991 r600_cp_fini(rdev);
Alex Deucher4d756582012-09-27 15:08:35 -04002992 r600_dma_fini(rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01002993 r600_irq_fini(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04002994 radeon_wb_fini(rdev);
Christian König2898c342012-07-05 11:55:34 +02002995 radeon_ib_pool_fini(rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01002996 radeon_irq_kms_fini(rdev);
Jerome Glisse75c81292009-10-01 18:02:14 +02002997 r600_pcie_gart_fini(rdev);
Jerome Glisse733289c2009-09-16 15:24:21 +02002998 rdev->accel_working = false;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002999 }
Christian Koenigdafc3bd2009-10-11 23:49:13 +02003000
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003001 return 0;
3002}
3003
3004void r600_fini(struct radeon_device *rdev)
3005{
Christian Koenigdafc3bd2009-10-11 23:49:13 +02003006 r600_audio_fini(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003007 r600_blit_fini(rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01003008 r600_cp_fini(rdev);
Alex Deucher4d756582012-09-27 15:08:35 -04003009 r600_dma_fini(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003010 r600_irq_fini(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04003011 radeon_wb_fini(rdev);
Christian König2898c342012-07-05 11:55:34 +02003012 radeon_ib_pool_fini(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003013 radeon_irq_kms_fini(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02003014 r600_pcie_gart_fini(rdev);
Alex Deucher16cdf042011-10-28 10:30:02 -04003015 r600_vram_scratch_fini(rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01003016 radeon_agp_fini(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003017 radeon_gem_fini(rdev);
3018 radeon_fence_driver_fini(rdev);
Jerome Glisse4c788672009-11-20 14:29:23 +01003019 radeon_bo_fini(rdev);
Jerome Glissee7d40b92009-10-01 18:02:15 +02003020 radeon_atombios_fini(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003021 kfree(rdev->bios);
3022 rdev->bios = NULL;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003023}
3024
3025
3026/*
3027 * CS stuff
3028 */
3029void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
3030{
Christian König876dc9f2012-05-08 14:24:01 +02003031 struct radeon_ring *ring = &rdev->ring[ib->ring];
Alex Deucher89d35802012-07-17 14:02:31 -04003032 u32 next_rptr;
Christian König7b1f2482011-09-23 15:11:23 +02003033
Christian König45df6802012-07-06 16:22:55 +02003034 if (ring->rptr_save_reg) {
Alex Deucher89d35802012-07-17 14:02:31 -04003035 next_rptr = ring->wptr + 3 + 4;
Christian König45df6802012-07-06 16:22:55 +02003036 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
3037 radeon_ring_write(ring, ((ring->rptr_save_reg -
3038 PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
3039 radeon_ring_write(ring, next_rptr);
Alex Deucher89d35802012-07-17 14:02:31 -04003040 } else if (rdev->wb.enabled) {
3041 next_rptr = ring->wptr + 5 + 4;
3042 radeon_ring_write(ring, PACKET3(PACKET3_MEM_WRITE, 3));
3043 radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
3044 radeon_ring_write(ring, (upper_32_bits(ring->next_rptr_gpu_addr) & 0xff) | (1 << 18));
3045 radeon_ring_write(ring, next_rptr);
3046 radeon_ring_write(ring, 0);
Christian König45df6802012-07-06 16:22:55 +02003047 }
3048
Christian Könige32eb502011-10-23 12:56:27 +02003049 radeon_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
3050 radeon_ring_write(ring,
Cédric Cano4eace7f2011-02-11 19:45:38 -05003051#ifdef __BIG_ENDIAN
3052 (2 << 0) |
3053#endif
3054 (ib->gpu_addr & 0xFFFFFFFC));
Christian Könige32eb502011-10-23 12:56:27 +02003055 radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFF);
3056 radeon_ring_write(ring, ib->length_dw);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003057}
3058
Alex Deucherf7128122012-02-23 17:53:45 -05003059int r600_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003060{
Jerome Glissef2e39222012-05-09 15:35:02 +02003061 struct radeon_ib ib;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003062 uint32_t scratch;
3063 uint32_t tmp = 0;
3064 unsigned i;
3065 int r;
3066
3067 r = radeon_scratch_get(rdev, &scratch);
3068 if (r) {
3069 DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
3070 return r;
3071 }
3072 WREG32(scratch, 0xCAFEDEAD);
Christian König4bf3dd92012-08-06 18:57:44 +02003073 r = radeon_ib_get(rdev, ring->idx, &ib, NULL, 256);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003074 if (r) {
3075 DRM_ERROR("radeon: failed to get ib (%d).\n", r);
Michel Dänzeraf026c52012-09-20 10:31:10 +02003076 goto free_scratch;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003077 }
Jerome Glissef2e39222012-05-09 15:35:02 +02003078 ib.ptr[0] = PACKET3(PACKET3_SET_CONFIG_REG, 1);
3079 ib.ptr[1] = ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
3080 ib.ptr[2] = 0xDEADBEEF;
3081 ib.length_dw = 3;
Christian König4ef72562012-07-13 13:06:00 +02003082 r = radeon_ib_schedule(rdev, &ib, NULL);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003083 if (r) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003084 DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
Michel Dänzeraf026c52012-09-20 10:31:10 +02003085 goto free_ib;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003086 }
Jerome Glissef2e39222012-05-09 15:35:02 +02003087 r = radeon_fence_wait(ib.fence, false);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003088 if (r) {
3089 DRM_ERROR("radeon: fence wait failed (%d).\n", r);
Michel Dänzeraf026c52012-09-20 10:31:10 +02003090 goto free_ib;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003091 }
3092 for (i = 0; i < rdev->usec_timeout; i++) {
3093 tmp = RREG32(scratch);
3094 if (tmp == 0xDEADBEEF)
3095 break;
3096 DRM_UDELAY(1);
3097 }
3098 if (i < rdev->usec_timeout) {
Jerome Glissef2e39222012-05-09 15:35:02 +02003099 DRM_INFO("ib test on ring %d succeeded in %u usecs\n", ib.fence->ring, i);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003100 } else {
Daniel J Blueman4417d7f2010-09-22 17:57:19 +01003101 DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003102 scratch, tmp);
3103 r = -EINVAL;
3104 }
Michel Dänzeraf026c52012-09-20 10:31:10 +02003105free_ib:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003106 radeon_ib_free(rdev, &ib);
Michel Dänzeraf026c52012-09-20 10:31:10 +02003107free_scratch:
3108 radeon_scratch_free(rdev, scratch);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003109 return r;
3110}
3111
Alex Deucher4d756582012-09-27 15:08:35 -04003112/**
3113 * r600_dma_ib_test - test an IB on the DMA engine
3114 *
3115 * @rdev: radeon_device pointer
3116 * @ring: radeon_ring structure holding ring information
3117 *
3118 * Test a simple IB in the DMA ring (r6xx-SI).
3119 * Returns 0 on success, error on failure.
3120 */
3121int r600_dma_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
3122{
3123 struct radeon_ib ib;
3124 unsigned i;
3125 int r;
3126 void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
3127 u32 tmp = 0;
3128
3129 if (!ptr) {
3130 DRM_ERROR("invalid vram scratch pointer\n");
3131 return -EINVAL;
3132 }
3133
3134 tmp = 0xCAFEDEAD;
3135 writel(tmp, ptr);
3136
3137 r = radeon_ib_get(rdev, ring->idx, &ib, NULL, 256);
3138 if (r) {
3139 DRM_ERROR("radeon: failed to get ib (%d).\n", r);
3140 return r;
3141 }
3142
3143 ib.ptr[0] = DMA_PACKET(DMA_PACKET_WRITE, 0, 0, 1);
3144 ib.ptr[1] = rdev->vram_scratch.gpu_addr & 0xfffffffc;
3145 ib.ptr[2] = upper_32_bits(rdev->vram_scratch.gpu_addr) & 0xff;
3146 ib.ptr[3] = 0xDEADBEEF;
3147 ib.length_dw = 4;
3148
3149 r = radeon_ib_schedule(rdev, &ib, NULL);
3150 if (r) {
3151 radeon_ib_free(rdev, &ib);
3152 DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
3153 return r;
3154 }
3155 r = radeon_fence_wait(ib.fence, false);
3156 if (r) {
3157 DRM_ERROR("radeon: fence wait failed (%d).\n", r);
3158 return r;
3159 }
3160 for (i = 0; i < rdev->usec_timeout; i++) {
3161 tmp = readl(ptr);
3162 if (tmp == 0xDEADBEEF)
3163 break;
3164 DRM_UDELAY(1);
3165 }
3166 if (i < rdev->usec_timeout) {
3167 DRM_INFO("ib test on ring %d succeeded in %u usecs\n", ib.fence->ring, i);
3168 } else {
3169 DRM_ERROR("radeon: ib test failed (0x%08X)\n", tmp);
3170 r = -EINVAL;
3171 }
3172 radeon_ib_free(rdev, &ib);
3173 return r;
3174}
3175
3176/**
3177 * r600_dma_ring_ib_execute - Schedule an IB on the DMA engine
3178 *
3179 * @rdev: radeon_device pointer
3180 * @ib: IB object to schedule
3181 *
3182 * Schedule an IB in the DMA ring (r6xx-r7xx).
3183 */
3184void r600_dma_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
3185{
3186 struct radeon_ring *ring = &rdev->ring[ib->ring];
3187
3188 if (rdev->wb.enabled) {
3189 u32 next_rptr = ring->wptr + 4;
3190 while ((next_rptr & 7) != 5)
3191 next_rptr++;
3192 next_rptr += 3;
3193 radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_WRITE, 0, 0, 1));
3194 radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
3195 radeon_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xff);
3196 radeon_ring_write(ring, next_rptr);
3197 }
3198
3199 /* The indirect buffer packet must end on an 8 DW boundary in the DMA ring.
3200 * Pad as necessary with NOPs.
3201 */
3202 while ((ring->wptr & 7) != 5)
3203 radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0));
3204 radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_INDIRECT_BUFFER, 0, 0, 0));
3205 radeon_ring_write(ring, (ib->gpu_addr & 0xFFFFFFE0));
3206 radeon_ring_write(ring, (ib->length_dw << 16) | (upper_32_bits(ib->gpu_addr) & 0xFF));
3207
3208}
3209
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003210/*
3211 * Interrupts
3212 *
3213 * Interrupts use a ring buffer on r6xx/r7xx hardware. It works pretty
3214 * the same as the CP ring buffer, but in reverse. Rather than the CPU
3215 * writing to the ring and the GPU consuming, the GPU writes to the ring
3216 * and host consumes. As the host irq handler processes interrupts, it
3217 * increments the rptr. When the rptr catches up with the wptr, all the
3218 * current interrupts have been processed.
3219 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003220
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003221void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size)
3222{
3223 u32 rb_bufsz;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003224
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003225 /* Align ring size */
3226 rb_bufsz = drm_order(ring_size / 4);
3227 ring_size = (1 << rb_bufsz) * 4;
3228 rdev->ih.ring_size = ring_size;
Jerome Glisse0c452492010-01-15 14:44:37 +01003229 rdev->ih.ptr_mask = rdev->ih.ring_size - 1;
3230 rdev->ih.rptr = 0;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003231}
3232
Alex Deucher25a857f2012-03-20 17:18:22 -04003233int r600_ih_ring_alloc(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003234{
3235 int r;
3236
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003237 /* Allocate ring buffer */
3238 if (rdev->ih.ring_obj == NULL) {
Daniel Vetter441921d2011-02-18 17:59:16 +01003239 r = radeon_bo_create(rdev, rdev->ih.ring_size,
Alex Deucher268b2512010-11-17 19:00:26 -05003240 PAGE_SIZE, true,
Jerome Glisse4c788672009-11-20 14:29:23 +01003241 RADEON_GEM_DOMAIN_GTT,
Alex Deucher40f5cf92012-05-10 18:33:13 -04003242 NULL, &rdev->ih.ring_obj);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003243 if (r) {
3244 DRM_ERROR("radeon: failed to create ih ring buffer (%d).\n", r);
3245 return r;
3246 }
Jerome Glisse4c788672009-11-20 14:29:23 +01003247 r = radeon_bo_reserve(rdev->ih.ring_obj, false);
3248 if (unlikely(r != 0))
3249 return r;
3250 r = radeon_bo_pin(rdev->ih.ring_obj,
3251 RADEON_GEM_DOMAIN_GTT,
3252 &rdev->ih.gpu_addr);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003253 if (r) {
Jerome Glisse4c788672009-11-20 14:29:23 +01003254 radeon_bo_unreserve(rdev->ih.ring_obj);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003255 DRM_ERROR("radeon: failed to pin ih ring buffer (%d).\n", r);
3256 return r;
3257 }
Jerome Glisse4c788672009-11-20 14:29:23 +01003258 r = radeon_bo_kmap(rdev->ih.ring_obj,
3259 (void **)&rdev->ih.ring);
3260 radeon_bo_unreserve(rdev->ih.ring_obj);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003261 if (r) {
3262 DRM_ERROR("radeon: failed to map ih ring buffer (%d).\n", r);
3263 return r;
3264 }
3265 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003266 return 0;
3267}
3268
Alex Deucher25a857f2012-03-20 17:18:22 -04003269void r600_ih_ring_fini(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003270{
Jerome Glisse4c788672009-11-20 14:29:23 +01003271 int r;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003272 if (rdev->ih.ring_obj) {
Jerome Glisse4c788672009-11-20 14:29:23 +01003273 r = radeon_bo_reserve(rdev->ih.ring_obj, false);
3274 if (likely(r == 0)) {
3275 radeon_bo_kunmap(rdev->ih.ring_obj);
3276 radeon_bo_unpin(rdev->ih.ring_obj);
3277 radeon_bo_unreserve(rdev->ih.ring_obj);
3278 }
3279 radeon_bo_unref(&rdev->ih.ring_obj);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003280 rdev->ih.ring = NULL;
3281 rdev->ih.ring_obj = NULL;
3282 }
3283}
3284
Alex Deucher45f9a392010-03-24 13:55:51 -04003285void r600_rlc_stop(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003286{
3287
Alex Deucher45f9a392010-03-24 13:55:51 -04003288 if ((rdev->family >= CHIP_RV770) &&
3289 (rdev->family <= CHIP_RV740)) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003290 /* r7xx asics need to soft reset RLC before halting */
3291 WREG32(SRBM_SOFT_RESET, SOFT_RESET_RLC);
3292 RREG32(SRBM_SOFT_RESET);
Arnd Bergmann4de833c2012-04-05 12:58:22 -06003293 mdelay(15);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003294 WREG32(SRBM_SOFT_RESET, 0);
3295 RREG32(SRBM_SOFT_RESET);
3296 }
3297
3298 WREG32(RLC_CNTL, 0);
3299}
3300
3301static void r600_rlc_start(struct radeon_device *rdev)
3302{
3303 WREG32(RLC_CNTL, RLC_ENABLE);
3304}
3305
3306static int r600_rlc_init(struct radeon_device *rdev)
3307{
3308 u32 i;
3309 const __be32 *fw_data;
3310
3311 if (!rdev->rlc_fw)
3312 return -EINVAL;
3313
3314 r600_rlc_stop(rdev);
3315
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003316 WREG32(RLC_HB_CNTL, 0);
Alex Deucherc420c742012-03-20 17:18:39 -04003317
3318 if (rdev->family == CHIP_ARUBA) {
3319 WREG32(TN_RLC_SAVE_AND_RESTORE_BASE, rdev->rlc.save_restore_gpu_addr >> 8);
3320 WREG32(TN_RLC_CLEAR_STATE_RESTORE_BASE, rdev->rlc.clear_state_gpu_addr >> 8);
3321 }
3322 if (rdev->family <= CHIP_CAYMAN) {
3323 WREG32(RLC_HB_BASE, 0);
3324 WREG32(RLC_HB_RPTR, 0);
3325 WREG32(RLC_HB_WPTR, 0);
3326 }
Alex Deucher12727802011-03-02 20:07:32 -05003327 if (rdev->family <= CHIP_CAICOS) {
3328 WREG32(RLC_HB_WPTR_LSB_ADDR, 0);
3329 WREG32(RLC_HB_WPTR_MSB_ADDR, 0);
3330 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003331 WREG32(RLC_MC_CNTL, 0);
3332 WREG32(RLC_UCODE_CNTL, 0);
3333
3334 fw_data = (const __be32 *)rdev->rlc_fw->data;
Alex Deucherc420c742012-03-20 17:18:39 -04003335 if (rdev->family >= CHIP_ARUBA) {
3336 for (i = 0; i < ARUBA_RLC_UCODE_SIZE; i++) {
3337 WREG32(RLC_UCODE_ADDR, i);
3338 WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
3339 }
3340 } else if (rdev->family >= CHIP_CAYMAN) {
Alex Deucher12727802011-03-02 20:07:32 -05003341 for (i = 0; i < CAYMAN_RLC_UCODE_SIZE; i++) {
3342 WREG32(RLC_UCODE_ADDR, i);
3343 WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
3344 }
3345 } else if (rdev->family >= CHIP_CEDAR) {
Alex Deucher45f9a392010-03-24 13:55:51 -04003346 for (i = 0; i < EVERGREEN_RLC_UCODE_SIZE; i++) {
3347 WREG32(RLC_UCODE_ADDR, i);
3348 WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
3349 }
3350 } else if (rdev->family >= CHIP_RV770) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003351 for (i = 0; i < R700_RLC_UCODE_SIZE; i++) {
3352 WREG32(RLC_UCODE_ADDR, i);
3353 WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
3354 }
3355 } else {
3356 for (i = 0; i < RLC_UCODE_SIZE; i++) {
3357 WREG32(RLC_UCODE_ADDR, i);
3358 WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
3359 }
3360 }
3361 WREG32(RLC_UCODE_ADDR, 0);
3362
3363 r600_rlc_start(rdev);
3364
3365 return 0;
3366}
3367
3368static void r600_enable_interrupts(struct radeon_device *rdev)
3369{
3370 u32 ih_cntl = RREG32(IH_CNTL);
3371 u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
3372
3373 ih_cntl |= ENABLE_INTR;
3374 ih_rb_cntl |= IH_RB_ENABLE;
3375 WREG32(IH_CNTL, ih_cntl);
3376 WREG32(IH_RB_CNTL, ih_rb_cntl);
3377 rdev->ih.enabled = true;
3378}
3379
Alex Deucher45f9a392010-03-24 13:55:51 -04003380void r600_disable_interrupts(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003381{
3382 u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
3383 u32 ih_cntl = RREG32(IH_CNTL);
3384
3385 ih_rb_cntl &= ~IH_RB_ENABLE;
3386 ih_cntl &= ~ENABLE_INTR;
3387 WREG32(IH_RB_CNTL, ih_rb_cntl);
3388 WREG32(IH_CNTL, ih_cntl);
3389 /* set rptr, wptr to 0 */
3390 WREG32(IH_RB_RPTR, 0);
3391 WREG32(IH_RB_WPTR, 0);
3392 rdev->ih.enabled = false;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003393 rdev->ih.rptr = 0;
3394}
3395
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003396static void r600_disable_interrupt_state(struct radeon_device *rdev)
3397{
3398 u32 tmp;
3399
Alex Deucher3555e532010-10-08 12:09:12 -04003400 WREG32(CP_INT_CNTL, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
Alex Deucher4d756582012-09-27 15:08:35 -04003401 tmp = RREG32(DMA_CNTL) & ~TRAP_ENABLE;
3402 WREG32(DMA_CNTL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003403 WREG32(GRBM_INT_CNTL, 0);
3404 WREG32(DxMODE_INT_MASK, 0);
Alex Deucher6f34be52010-11-21 10:59:01 -05003405 WREG32(D1GRPH_INTERRUPT_CONTROL, 0);
3406 WREG32(D2GRPH_INTERRUPT_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003407 if (ASIC_IS_DCE3(rdev)) {
3408 WREG32(DCE3_DACA_AUTODETECT_INT_CONTROL, 0);
3409 WREG32(DCE3_DACB_AUTODETECT_INT_CONTROL, 0);
3410 tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
3411 WREG32(DC_HPD1_INT_CONTROL, tmp);
3412 tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
3413 WREG32(DC_HPD2_INT_CONTROL, tmp);
3414 tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
3415 WREG32(DC_HPD3_INT_CONTROL, tmp);
3416 tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
3417 WREG32(DC_HPD4_INT_CONTROL, tmp);
3418 if (ASIC_IS_DCE32(rdev)) {
3419 tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04003420 WREG32(DC_HPD5_INT_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003421 tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04003422 WREG32(DC_HPD6_INT_CONTROL, tmp);
Rafał Miłeckic6543a62012-04-28 23:35:24 +02003423 tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3424 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, tmp);
3425 tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3426 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, tmp);
Alex Deucherf122c612012-03-30 08:59:57 -04003427 } else {
3428 tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3429 WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
3430 tmp = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3431 WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003432 }
3433 } else {
3434 WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
3435 WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
3436 tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04003437 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003438 tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04003439 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003440 tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04003441 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
Alex Deucherf122c612012-03-30 08:59:57 -04003442 tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3443 WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
3444 tmp = RREG32(HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3445 WREG32(HDMI1_AUDIO_PACKET_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003446 }
3447}
3448
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003449int r600_irq_init(struct radeon_device *rdev)
3450{
3451 int ret = 0;
3452 int rb_bufsz;
3453 u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
3454
3455 /* allocate ring */
Jerome Glisse0c452492010-01-15 14:44:37 +01003456 ret = r600_ih_ring_alloc(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003457 if (ret)
3458 return ret;
3459
3460 /* disable irqs */
3461 r600_disable_interrupts(rdev);
3462
3463 /* init rlc */
3464 ret = r600_rlc_init(rdev);
3465 if (ret) {
3466 r600_ih_ring_fini(rdev);
3467 return ret;
3468 }
3469
3470 /* setup interrupt control */
3471 /* set dummy read address to ring address */
3472 WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
3473 interrupt_cntl = RREG32(INTERRUPT_CNTL);
3474 /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
3475 * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
3476 */
3477 interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
3478 /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
3479 interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
3480 WREG32(INTERRUPT_CNTL, interrupt_cntl);
3481
3482 WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
3483 rb_bufsz = drm_order(rdev->ih.ring_size / 4);
3484
3485 ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
3486 IH_WPTR_OVERFLOW_CLEAR |
3487 (rb_bufsz << 1));
Alex Deucher724c80e2010-08-27 18:25:25 -04003488
3489 if (rdev->wb.enabled)
3490 ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;
3491
3492 /* set the writeback address whether it's enabled or not */
3493 WREG32(IH_RB_WPTR_ADDR_LO, (rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFFFFFFFC);
3494 WREG32(IH_RB_WPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFF);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003495
3496 WREG32(IH_RB_CNTL, ih_rb_cntl);
3497
3498 /* set rptr, wptr to 0 */
3499 WREG32(IH_RB_RPTR, 0);
3500 WREG32(IH_RB_WPTR, 0);
3501
3502 /* Default settings for IH_CNTL (disabled at first) */
3503 ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10);
3504 /* RPTR_REARM only works if msi's are enabled */
3505 if (rdev->msi_enabled)
3506 ih_cntl |= RPTR_REARM;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003507 WREG32(IH_CNTL, ih_cntl);
3508
3509 /* force the active interrupt state to all disabled */
Alex Deucher45f9a392010-03-24 13:55:51 -04003510 if (rdev->family >= CHIP_CEDAR)
3511 evergreen_disable_interrupt_state(rdev);
3512 else
3513 r600_disable_interrupt_state(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003514
Dave Airlie20998102012-04-03 11:53:05 +01003515 /* at this point everything should be setup correctly to enable master */
3516 pci_set_master(rdev->pdev);
3517
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003518 /* enable irqs */
3519 r600_enable_interrupts(rdev);
3520
3521 return ret;
3522}
3523
Jerome Glisse0c452492010-01-15 14:44:37 +01003524void r600_irq_suspend(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003525{
Alex Deucher45f9a392010-03-24 13:55:51 -04003526 r600_irq_disable(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003527 r600_rlc_stop(rdev);
Jerome Glisse0c452492010-01-15 14:44:37 +01003528}
3529
3530void r600_irq_fini(struct radeon_device *rdev)
3531{
3532 r600_irq_suspend(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003533 r600_ih_ring_fini(rdev);
3534}
3535
3536int r600_irq_set(struct radeon_device *rdev)
3537{
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003538 u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
3539 u32 mode_int = 0;
3540 u32 hpd1, hpd2, hpd3, hpd4 = 0, hpd5 = 0, hpd6 = 0;
Alex Deucher2031f772010-04-22 12:52:11 -04003541 u32 grbm_int_cntl = 0;
Alex Deucherf122c612012-03-30 08:59:57 -04003542 u32 hdmi0, hdmi1;
Alex Deucher6f34be52010-11-21 10:59:01 -05003543 u32 d1grph = 0, d2grph = 0;
Alex Deucher4d756582012-09-27 15:08:35 -04003544 u32 dma_cntl;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003545
Jerome Glisse003e69f2010-01-07 15:39:14 +01003546 if (!rdev->irq.installed) {
Joe Perchesfce7d612010-10-30 21:08:30 +00003547 WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
Jerome Glisse003e69f2010-01-07 15:39:14 +01003548 return -EINVAL;
3549 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003550 /* don't enable anything if the ih is disabled */
Jerome Glisse79c2bbc2010-01-15 14:44:38 +01003551 if (!rdev->ih.enabled) {
3552 r600_disable_interrupts(rdev);
3553 /* force the active interrupt state to all disabled */
3554 r600_disable_interrupt_state(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003555 return 0;
Jerome Glisse79c2bbc2010-01-15 14:44:38 +01003556 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003557
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003558 if (ASIC_IS_DCE3(rdev)) {
3559 hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
3560 hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
3561 hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
3562 hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
3563 if (ASIC_IS_DCE32(rdev)) {
3564 hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
3565 hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
Rafał Miłeckic6543a62012-04-28 23:35:24 +02003566 hdmi0 = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
3567 hdmi1 = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
Alex Deucherf122c612012-03-30 08:59:57 -04003568 } else {
3569 hdmi0 = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3570 hdmi1 = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003571 }
3572 } else {
3573 hpd1 = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & ~DC_HPDx_INT_EN;
3574 hpd2 = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & ~DC_HPDx_INT_EN;
3575 hpd3 = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & ~DC_HPDx_INT_EN;
Alex Deucherf122c612012-03-30 08:59:57 -04003576 hdmi0 = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3577 hdmi1 = RREG32(HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003578 }
Alex Deucher4d756582012-09-27 15:08:35 -04003579 dma_cntl = RREG32(DMA_CNTL) & ~TRAP_ENABLE;
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003580
Christian Koenig736fc372012-05-17 19:52:00 +02003581 if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003582 DRM_DEBUG("r600_irq_set: sw int\n");
3583 cp_int_cntl |= RB_INT_ENABLE;
Alex Deucherd0f8a852010-09-04 05:04:34 -04003584 cp_int_cntl |= TIME_STAMP_INT_ENABLE;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003585 }
Alex Deucher4d756582012-09-27 15:08:35 -04003586
3587 if (atomic_read(&rdev->irq.ring_int[R600_RING_TYPE_DMA_INDEX])) {
3588 DRM_DEBUG("r600_irq_set: sw int dma\n");
3589 dma_cntl |= TRAP_ENABLE;
3590 }
3591
Alex Deucher6f34be52010-11-21 10:59:01 -05003592 if (rdev->irq.crtc_vblank_int[0] ||
Christian Koenig736fc372012-05-17 19:52:00 +02003593 atomic_read(&rdev->irq.pflip[0])) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003594 DRM_DEBUG("r600_irq_set: vblank 0\n");
3595 mode_int |= D1MODE_VBLANK_INT_MASK;
3596 }
Alex Deucher6f34be52010-11-21 10:59:01 -05003597 if (rdev->irq.crtc_vblank_int[1] ||
Christian Koenig736fc372012-05-17 19:52:00 +02003598 atomic_read(&rdev->irq.pflip[1])) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003599 DRM_DEBUG("r600_irq_set: vblank 1\n");
3600 mode_int |= D2MODE_VBLANK_INT_MASK;
3601 }
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003602 if (rdev->irq.hpd[0]) {
3603 DRM_DEBUG("r600_irq_set: hpd 1\n");
3604 hpd1 |= DC_HPDx_INT_EN;
3605 }
3606 if (rdev->irq.hpd[1]) {
3607 DRM_DEBUG("r600_irq_set: hpd 2\n");
3608 hpd2 |= DC_HPDx_INT_EN;
3609 }
3610 if (rdev->irq.hpd[2]) {
3611 DRM_DEBUG("r600_irq_set: hpd 3\n");
3612 hpd3 |= DC_HPDx_INT_EN;
3613 }
3614 if (rdev->irq.hpd[3]) {
3615 DRM_DEBUG("r600_irq_set: hpd 4\n");
3616 hpd4 |= DC_HPDx_INT_EN;
3617 }
3618 if (rdev->irq.hpd[4]) {
3619 DRM_DEBUG("r600_irq_set: hpd 5\n");
3620 hpd5 |= DC_HPDx_INT_EN;
3621 }
3622 if (rdev->irq.hpd[5]) {
3623 DRM_DEBUG("r600_irq_set: hpd 6\n");
3624 hpd6 |= DC_HPDx_INT_EN;
3625 }
Alex Deucherf122c612012-03-30 08:59:57 -04003626 if (rdev->irq.afmt[0]) {
3627 DRM_DEBUG("r600_irq_set: hdmi 0\n");
3628 hdmi0 |= HDMI0_AZ_FORMAT_WTRIG_MASK;
Christian Koenigf2594932010-04-10 03:13:16 +02003629 }
Alex Deucherf122c612012-03-30 08:59:57 -04003630 if (rdev->irq.afmt[1]) {
3631 DRM_DEBUG("r600_irq_set: hdmi 0\n");
3632 hdmi1 |= HDMI0_AZ_FORMAT_WTRIG_MASK;
Christian Koenigf2594932010-04-10 03:13:16 +02003633 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003634
3635 WREG32(CP_INT_CNTL, cp_int_cntl);
Alex Deucher4d756582012-09-27 15:08:35 -04003636 WREG32(DMA_CNTL, dma_cntl);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003637 WREG32(DxMODE_INT_MASK, mode_int);
Alex Deucher6f34be52010-11-21 10:59:01 -05003638 WREG32(D1GRPH_INTERRUPT_CONTROL, d1grph);
3639 WREG32(D2GRPH_INTERRUPT_CONTROL, d2grph);
Alex Deucher2031f772010-04-22 12:52:11 -04003640 WREG32(GRBM_INT_CNTL, grbm_int_cntl);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003641 if (ASIC_IS_DCE3(rdev)) {
3642 WREG32(DC_HPD1_INT_CONTROL, hpd1);
3643 WREG32(DC_HPD2_INT_CONTROL, hpd2);
3644 WREG32(DC_HPD3_INT_CONTROL, hpd3);
3645 WREG32(DC_HPD4_INT_CONTROL, hpd4);
3646 if (ASIC_IS_DCE32(rdev)) {
3647 WREG32(DC_HPD5_INT_CONTROL, hpd5);
3648 WREG32(DC_HPD6_INT_CONTROL, hpd6);
Rafał Miłeckic6543a62012-04-28 23:35:24 +02003649 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, hdmi0);
3650 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, hdmi1);
Alex Deucherf122c612012-03-30 08:59:57 -04003651 } else {
3652 WREG32(HDMI0_AUDIO_PACKET_CONTROL, hdmi0);
3653 WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, hdmi1);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003654 }
3655 } else {
3656 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, hpd1);
3657 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, hpd2);
3658 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, hpd3);
Alex Deucherf122c612012-03-30 08:59:57 -04003659 WREG32(HDMI0_AUDIO_PACKET_CONTROL, hdmi0);
3660 WREG32(HDMI1_AUDIO_PACKET_CONTROL, hdmi1);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003661 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003662
3663 return 0;
3664}
3665
Andi Kleence580fa2011-10-13 16:08:47 -07003666static void r600_irq_ack(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003667{
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003668 u32 tmp;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003669
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003670 if (ASIC_IS_DCE3(rdev)) {
Alex Deucher6f34be52010-11-21 10:59:01 -05003671 rdev->irq.stat_regs.r600.disp_int = RREG32(DCE3_DISP_INTERRUPT_STATUS);
3672 rdev->irq.stat_regs.r600.disp_int_cont = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE);
3673 rdev->irq.stat_regs.r600.disp_int_cont2 = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE2);
Alex Deucherf122c612012-03-30 08:59:57 -04003674 if (ASIC_IS_DCE32(rdev)) {
Rafał Miłeckic6543a62012-04-28 23:35:24 +02003675 rdev->irq.stat_regs.r600.hdmi0_status = RREG32(AFMT_STATUS + DCE3_HDMI_OFFSET0);
3676 rdev->irq.stat_regs.r600.hdmi1_status = RREG32(AFMT_STATUS + DCE3_HDMI_OFFSET1);
Alex Deucherf122c612012-03-30 08:59:57 -04003677 } else {
3678 rdev->irq.stat_regs.r600.hdmi0_status = RREG32(HDMI0_STATUS);
3679 rdev->irq.stat_regs.r600.hdmi1_status = RREG32(DCE3_HDMI1_STATUS);
3680 }
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003681 } else {
Alex Deucher6f34be52010-11-21 10:59:01 -05003682 rdev->irq.stat_regs.r600.disp_int = RREG32(DISP_INTERRUPT_STATUS);
3683 rdev->irq.stat_regs.r600.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
3684 rdev->irq.stat_regs.r600.disp_int_cont2 = 0;
Alex Deucherf122c612012-03-30 08:59:57 -04003685 rdev->irq.stat_regs.r600.hdmi0_status = RREG32(HDMI0_STATUS);
3686 rdev->irq.stat_regs.r600.hdmi1_status = RREG32(HDMI1_STATUS);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003687 }
Alex Deucher6f34be52010-11-21 10:59:01 -05003688 rdev->irq.stat_regs.r600.d1grph_int = RREG32(D1GRPH_INTERRUPT_STATUS);
3689 rdev->irq.stat_regs.r600.d2grph_int = RREG32(D2GRPH_INTERRUPT_STATUS);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003690
Alex Deucher6f34be52010-11-21 10:59:01 -05003691 if (rdev->irq.stat_regs.r600.d1grph_int & DxGRPH_PFLIP_INT_OCCURRED)
3692 WREG32(D1GRPH_INTERRUPT_STATUS, DxGRPH_PFLIP_INT_CLEAR);
3693 if (rdev->irq.stat_regs.r600.d2grph_int & DxGRPH_PFLIP_INT_OCCURRED)
3694 WREG32(D2GRPH_INTERRUPT_STATUS, DxGRPH_PFLIP_INT_CLEAR);
3695 if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VBLANK_INTERRUPT)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003696 WREG32(D1MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
Alex Deucher6f34be52010-11-21 10:59:01 -05003697 if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VLINE_INTERRUPT)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003698 WREG32(D1MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
Alex Deucher6f34be52010-11-21 10:59:01 -05003699 if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VBLANK_INTERRUPT)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003700 WREG32(D2MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
Alex Deucher6f34be52010-11-21 10:59:01 -05003701 if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VLINE_INTERRUPT)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003702 WREG32(D2MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
Alex Deucher6f34be52010-11-21 10:59:01 -05003703 if (rdev->irq.stat_regs.r600.disp_int & DC_HPD1_INTERRUPT) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003704 if (ASIC_IS_DCE3(rdev)) {
3705 tmp = RREG32(DC_HPD1_INT_CONTROL);
3706 tmp |= DC_HPDx_INT_ACK;
3707 WREG32(DC_HPD1_INT_CONTROL, tmp);
3708 } else {
3709 tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
3710 tmp |= DC_HPDx_INT_ACK;
3711 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
3712 }
3713 }
Alex Deucher6f34be52010-11-21 10:59:01 -05003714 if (rdev->irq.stat_regs.r600.disp_int & DC_HPD2_INTERRUPT) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003715 if (ASIC_IS_DCE3(rdev)) {
3716 tmp = RREG32(DC_HPD2_INT_CONTROL);
3717 tmp |= DC_HPDx_INT_ACK;
3718 WREG32(DC_HPD2_INT_CONTROL, tmp);
3719 } else {
3720 tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
3721 tmp |= DC_HPDx_INT_ACK;
3722 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
3723 }
3724 }
Alex Deucher6f34be52010-11-21 10:59:01 -05003725 if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD3_INTERRUPT) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003726 if (ASIC_IS_DCE3(rdev)) {
3727 tmp = RREG32(DC_HPD3_INT_CONTROL);
3728 tmp |= DC_HPDx_INT_ACK;
3729 WREG32(DC_HPD3_INT_CONTROL, tmp);
3730 } else {
3731 tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
3732 tmp |= DC_HPDx_INT_ACK;
3733 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
3734 }
3735 }
Alex Deucher6f34be52010-11-21 10:59:01 -05003736 if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD4_INTERRUPT) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003737 tmp = RREG32(DC_HPD4_INT_CONTROL);
3738 tmp |= DC_HPDx_INT_ACK;
3739 WREG32(DC_HPD4_INT_CONTROL, tmp);
3740 }
3741 if (ASIC_IS_DCE32(rdev)) {
Alex Deucher6f34be52010-11-21 10:59:01 -05003742 if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD5_INTERRUPT) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003743 tmp = RREG32(DC_HPD5_INT_CONTROL);
3744 tmp |= DC_HPDx_INT_ACK;
3745 WREG32(DC_HPD5_INT_CONTROL, tmp);
3746 }
Alex Deucher6f34be52010-11-21 10:59:01 -05003747 if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD6_INTERRUPT) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003748 tmp = RREG32(DC_HPD5_INT_CONTROL);
3749 tmp |= DC_HPDx_INT_ACK;
3750 WREG32(DC_HPD6_INT_CONTROL, tmp);
3751 }
Alex Deucherf122c612012-03-30 08:59:57 -04003752 if (rdev->irq.stat_regs.r600.hdmi0_status & AFMT_AZ_FORMAT_WTRIG) {
Rafał Miłeckic6543a62012-04-28 23:35:24 +02003753 tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0);
Alex Deucherf122c612012-03-30 08:59:57 -04003754 tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
Rafał Miłeckic6543a62012-04-28 23:35:24 +02003755 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, tmp);
Alex Deucherf122c612012-03-30 08:59:57 -04003756 }
3757 if (rdev->irq.stat_regs.r600.hdmi1_status & AFMT_AZ_FORMAT_WTRIG) {
Rafał Miłeckic6543a62012-04-28 23:35:24 +02003758 tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1);
Alex Deucherf122c612012-03-30 08:59:57 -04003759 tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
Rafał Miłeckic6543a62012-04-28 23:35:24 +02003760 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, tmp);
Christian Koenigf2594932010-04-10 03:13:16 +02003761 }
3762 } else {
Alex Deucherf122c612012-03-30 08:59:57 -04003763 if (rdev->irq.stat_regs.r600.hdmi0_status & HDMI0_AZ_FORMAT_WTRIG) {
3764 tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL);
3765 tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
3766 WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
3767 }
3768 if (rdev->irq.stat_regs.r600.hdmi1_status & HDMI0_AZ_FORMAT_WTRIG) {
3769 if (ASIC_IS_DCE3(rdev)) {
3770 tmp = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL);
3771 tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
3772 WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, tmp);
3773 } else {
3774 tmp = RREG32(HDMI1_AUDIO_PACKET_CONTROL);
3775 tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
3776 WREG32(HDMI1_AUDIO_PACKET_CONTROL, tmp);
3777 }
Christian Koenigf2594932010-04-10 03:13:16 +02003778 }
3779 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003780}
3781
3782void r600_irq_disable(struct radeon_device *rdev)
3783{
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003784 r600_disable_interrupts(rdev);
3785 /* Wait and acknowledge irq */
3786 mdelay(1);
Alex Deucher6f34be52010-11-21 10:59:01 -05003787 r600_irq_ack(rdev);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003788 r600_disable_interrupt_state(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003789}
3790
Andi Kleence580fa2011-10-13 16:08:47 -07003791static u32 r600_get_ih_wptr(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003792{
3793 u32 wptr, tmp;
3794
Alex Deucher724c80e2010-08-27 18:25:25 -04003795 if (rdev->wb.enabled)
Cédric Cano204ae242011-04-19 11:07:13 -04003796 wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
Alex Deucher724c80e2010-08-27 18:25:25 -04003797 else
3798 wptr = RREG32(IH_RB_WPTR);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003799
3800 if (wptr & RB_OVERFLOW) {
Jerome Glisse7924e5e2010-01-15 14:44:39 +01003801 /* When a ring buffer overflow happen start parsing interrupt
3802 * from the last not overwritten vector (wptr + 16). Hopefully
3803 * this should allow us to catchup.
3804 */
3805 dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
3806 wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
3807 rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003808 tmp = RREG32(IH_RB_CNTL);
3809 tmp |= IH_WPTR_OVERFLOW_CLEAR;
3810 WREG32(IH_RB_CNTL, tmp);
3811 }
Jerome Glisse0c452492010-01-15 14:44:37 +01003812 return (wptr & rdev->ih.ptr_mask);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003813}
3814
3815/* r600 IV Ring
3816 * Each IV ring entry is 128 bits:
3817 * [7:0] - interrupt source id
3818 * [31:8] - reserved
3819 * [59:32] - interrupt source data
3820 * [127:60] - reserved
3821 *
3822 * The basic interrupt vector entries
3823 * are decoded as follows:
3824 * src_id src_data description
3825 * 1 0 D1 Vblank
3826 * 1 1 D1 Vline
3827 * 5 0 D2 Vblank
3828 * 5 1 D2 Vline
3829 * 19 0 FP Hot plug detection A
3830 * 19 1 FP Hot plug detection B
3831 * 19 2 DAC A auto-detection
3832 * 19 3 DAC B auto-detection
Christian Koenigf2594932010-04-10 03:13:16 +02003833 * 21 4 HDMI block A
3834 * 21 5 HDMI block B
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003835 * 176 - CP_INT RB
3836 * 177 - CP_INT IB1
3837 * 178 - CP_INT IB2
3838 * 181 - EOP Interrupt
3839 * 233 - GUI Idle
3840 *
3841 * Note, these are based on r600 and may need to be
3842 * adjusted or added to on newer asics
3843 */
3844
3845int r600_irq_process(struct radeon_device *rdev)
3846{
Dave Airlie682f1a52011-06-18 03:59:51 +00003847 u32 wptr;
3848 u32 rptr;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003849 u32 src_id, src_data;
Alex Deucher6f34be52010-11-21 10:59:01 -05003850 u32 ring_index;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003851 bool queue_hotplug = false;
Alex Deucherf122c612012-03-30 08:59:57 -04003852 bool queue_hdmi = false;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003853
Dave Airlie682f1a52011-06-18 03:59:51 +00003854 if (!rdev->ih.enabled || rdev->shutdown)
Jerome Glisse79c2bbc2010-01-15 14:44:38 +01003855 return IRQ_NONE;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003856
Benjamin Herrenschmidtf6a56932011-07-13 06:28:22 +00003857 /* No MSIs, need a dummy read to flush PCI DMAs */
3858 if (!rdev->msi_enabled)
3859 RREG32(IH_RB_WPTR);
3860
Dave Airlie682f1a52011-06-18 03:59:51 +00003861 wptr = r600_get_ih_wptr(rdev);
Christian Koenigc20dc362012-05-16 21:45:24 +02003862
3863restart_ih:
3864 /* is somebody else already processing irqs? */
3865 if (atomic_xchg(&rdev->ih.lock, 1))
3866 return IRQ_NONE;
3867
Dave Airlie682f1a52011-06-18 03:59:51 +00003868 rptr = rdev->ih.rptr;
3869 DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
3870
Benjamin Herrenschmidt964f6642011-07-13 16:28:19 +10003871 /* Order reading of wptr vs. reading of IH ring data */
3872 rmb();
3873
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003874 /* display interrupts */
Alex Deucher6f34be52010-11-21 10:59:01 -05003875 r600_irq_ack(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003876
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003877 while (rptr != wptr) {
3878 /* wptr/rptr are in bytes! */
3879 ring_index = rptr / 4;
Cédric Cano4eace7f2011-02-11 19:45:38 -05003880 src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
3881 src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003882
3883 switch (src_id) {
3884 case 1: /* D1 vblank/vline */
3885 switch (src_data) {
3886 case 0: /* D1 vblank */
Alex Deucher6f34be52010-11-21 10:59:01 -05003887 if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VBLANK_INTERRUPT) {
Alex Deucher6f34be52010-11-21 10:59:01 -05003888 if (rdev->irq.crtc_vblank_int[0]) {
3889 drm_handle_vblank(rdev->ddev, 0);
3890 rdev->pm.vblank_sync = true;
3891 wake_up(&rdev->irq.vblank_queue);
3892 }
Christian Koenig736fc372012-05-17 19:52:00 +02003893 if (atomic_read(&rdev->irq.pflip[0]))
Mario Kleiner3e4ea742010-11-21 10:59:02 -05003894 radeon_crtc_handle_flip(rdev, 0);
Alex Deucher6f34be52010-11-21 10:59:01 -05003895 rdev->irq.stat_regs.r600.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003896 DRM_DEBUG("IH: D1 vblank\n");
3897 }
3898 break;
3899 case 1: /* D1 vline */
Alex Deucher6f34be52010-11-21 10:59:01 -05003900 if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VLINE_INTERRUPT) {
3901 rdev->irq.stat_regs.r600.disp_int &= ~LB_D1_VLINE_INTERRUPT;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003902 DRM_DEBUG("IH: D1 vline\n");
3903 }
3904 break;
3905 default:
Alex Deucherb0425892010-01-11 19:47:38 -05003906 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003907 break;
3908 }
3909 break;
3910 case 5: /* D2 vblank/vline */
3911 switch (src_data) {
3912 case 0: /* D2 vblank */
Alex Deucher6f34be52010-11-21 10:59:01 -05003913 if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VBLANK_INTERRUPT) {
Alex Deucher6f34be52010-11-21 10:59:01 -05003914 if (rdev->irq.crtc_vblank_int[1]) {
3915 drm_handle_vblank(rdev->ddev, 1);
3916 rdev->pm.vblank_sync = true;
3917 wake_up(&rdev->irq.vblank_queue);
3918 }
Christian Koenig736fc372012-05-17 19:52:00 +02003919 if (atomic_read(&rdev->irq.pflip[1]))
Mario Kleiner3e4ea742010-11-21 10:59:02 -05003920 radeon_crtc_handle_flip(rdev, 1);
Alex Deucher6f34be52010-11-21 10:59:01 -05003921 rdev->irq.stat_regs.r600.disp_int &= ~LB_D2_VBLANK_INTERRUPT;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003922 DRM_DEBUG("IH: D2 vblank\n");
3923 }
3924 break;
3925 case 1: /* D1 vline */
Alex Deucher6f34be52010-11-21 10:59:01 -05003926 if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VLINE_INTERRUPT) {
3927 rdev->irq.stat_regs.r600.disp_int &= ~LB_D2_VLINE_INTERRUPT;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003928 DRM_DEBUG("IH: D2 vline\n");
3929 }
3930 break;
3931 default:
Alex Deucherb0425892010-01-11 19:47:38 -05003932 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003933 break;
3934 }
3935 break;
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003936 case 19: /* HPD/DAC hotplug */
3937 switch (src_data) {
3938 case 0:
Alex Deucher6f34be52010-11-21 10:59:01 -05003939 if (rdev->irq.stat_regs.r600.disp_int & DC_HPD1_INTERRUPT) {
3940 rdev->irq.stat_regs.r600.disp_int &= ~DC_HPD1_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003941 queue_hotplug = true;
3942 DRM_DEBUG("IH: HPD1\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003943 }
3944 break;
3945 case 1:
Alex Deucher6f34be52010-11-21 10:59:01 -05003946 if (rdev->irq.stat_regs.r600.disp_int & DC_HPD2_INTERRUPT) {
3947 rdev->irq.stat_regs.r600.disp_int &= ~DC_HPD2_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003948 queue_hotplug = true;
3949 DRM_DEBUG("IH: HPD2\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003950 }
3951 break;
3952 case 4:
Alex Deucher6f34be52010-11-21 10:59:01 -05003953 if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD3_INTERRUPT) {
3954 rdev->irq.stat_regs.r600.disp_int_cont &= ~DC_HPD3_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003955 queue_hotplug = true;
3956 DRM_DEBUG("IH: HPD3\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003957 }
3958 break;
3959 case 5:
Alex Deucher6f34be52010-11-21 10:59:01 -05003960 if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD4_INTERRUPT) {
3961 rdev->irq.stat_regs.r600.disp_int_cont &= ~DC_HPD4_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003962 queue_hotplug = true;
3963 DRM_DEBUG("IH: HPD4\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003964 }
3965 break;
3966 case 10:
Alex Deucher6f34be52010-11-21 10:59:01 -05003967 if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD5_INTERRUPT) {
3968 rdev->irq.stat_regs.r600.disp_int_cont2 &= ~DC_HPD5_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003969 queue_hotplug = true;
3970 DRM_DEBUG("IH: HPD5\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003971 }
3972 break;
3973 case 12:
Alex Deucher6f34be52010-11-21 10:59:01 -05003974 if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD6_INTERRUPT) {
3975 rdev->irq.stat_regs.r600.disp_int_cont2 &= ~DC_HPD6_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003976 queue_hotplug = true;
3977 DRM_DEBUG("IH: HPD6\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003978 }
3979 break;
3980 default:
Alex Deucherb0425892010-01-11 19:47:38 -05003981 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003982 break;
3983 }
3984 break;
Alex Deucherf122c612012-03-30 08:59:57 -04003985 case 21: /* hdmi */
3986 switch (src_data) {
3987 case 4:
3988 if (rdev->irq.stat_regs.r600.hdmi0_status & HDMI0_AZ_FORMAT_WTRIG) {
3989 rdev->irq.stat_regs.r600.hdmi0_status &= ~HDMI0_AZ_FORMAT_WTRIG;
3990 queue_hdmi = true;
3991 DRM_DEBUG("IH: HDMI0\n");
3992 }
3993 break;
3994 case 5:
3995 if (rdev->irq.stat_regs.r600.hdmi1_status & HDMI0_AZ_FORMAT_WTRIG) {
3996 rdev->irq.stat_regs.r600.hdmi1_status &= ~HDMI0_AZ_FORMAT_WTRIG;
3997 queue_hdmi = true;
3998 DRM_DEBUG("IH: HDMI1\n");
3999 }
4000 break;
4001 default:
4002 DRM_ERROR("Unhandled interrupt: %d %d\n", src_id, src_data);
4003 break;
4004 }
Christian Koenigf2594932010-04-10 03:13:16 +02004005 break;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004006 case 176: /* CP_INT in ring buffer */
4007 case 177: /* CP_INT in IB1 */
4008 case 178: /* CP_INT in IB2 */
4009 DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
Alex Deucher74652802011-08-25 13:39:48 -04004010 radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004011 break;
4012 case 181: /* CP EOP event */
4013 DRM_DEBUG("IH: CP EOP\n");
Alex Deucher74652802011-08-25 13:39:48 -04004014 radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004015 break;
Alex Deucher4d756582012-09-27 15:08:35 -04004016 case 224: /* DMA trap event */
4017 DRM_DEBUG("IH: DMA trap\n");
4018 radeon_fence_process(rdev, R600_RING_TYPE_DMA_INDEX);
4019 break;
Alex Deucher2031f772010-04-22 12:52:11 -04004020 case 233: /* GUI IDLE */
Ilija Hadzic303c8052011-06-07 14:54:48 -04004021 DRM_DEBUG("IH: GUI idle\n");
Alex Deucher2031f772010-04-22 12:52:11 -04004022 break;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004023 default:
Alex Deucherb0425892010-01-11 19:47:38 -05004024 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004025 break;
4026 }
4027
4028 /* wptr/rptr are in bytes! */
Jerome Glisse0c452492010-01-15 14:44:37 +01004029 rptr += 16;
4030 rptr &= rdev->ih.ptr_mask;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004031 }
Alex Deucherd4877cf2009-12-04 16:56:37 -05004032 if (queue_hotplug)
Tejun Heo32c87fc2011-01-03 14:49:32 +01004033 schedule_work(&rdev->hotplug_work);
Alex Deucherf122c612012-03-30 08:59:57 -04004034 if (queue_hdmi)
4035 schedule_work(&rdev->audio_work);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004036 rdev->ih.rptr = rptr;
4037 WREG32(IH_RB_RPTR, rdev->ih.rptr);
Christian Koenigc20dc362012-05-16 21:45:24 +02004038 atomic_set(&rdev->ih.lock, 0);
4039
4040 /* make sure wptr hasn't changed while processing */
4041 wptr = r600_get_ih_wptr(rdev);
4042 if (wptr != rptr)
4043 goto restart_ih;
4044
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004045 return IRQ_HANDLED;
4046}
Jerome Glisse3ce0a232009-09-08 10:10:24 +10004047
4048/*
4049 * Debugfs info
4050 */
4051#if defined(CONFIG_DEBUG_FS)
4052
Jerome Glisse3ce0a232009-09-08 10:10:24 +10004053static int r600_debugfs_mc_info(struct seq_file *m, void *data)
4054{
4055 struct drm_info_node *node = (struct drm_info_node *) m->private;
4056 struct drm_device *dev = node->minor->dev;
4057 struct radeon_device *rdev = dev->dev_private;
4058
4059 DREG32_SYS(m, rdev, R_000E50_SRBM_STATUS);
4060 DREG32_SYS(m, rdev, VM_L2_STATUS);
4061 return 0;
4062}
4063
4064static struct drm_info_list r600_mc_info_list[] = {
4065 {"r600_mc_info", r600_debugfs_mc_info, 0, NULL},
Jerome Glisse3ce0a232009-09-08 10:10:24 +10004066};
4067#endif
4068
4069int r600_debugfs_mc_info_init(struct radeon_device *rdev)
4070{
4071#if defined(CONFIG_DEBUG_FS)
4072 return radeon_debugfs_add_files(rdev, r600_mc_info_list, ARRAY_SIZE(r600_mc_info_list));
4073#else
4074 return 0;
4075#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +02004076}
Jerome Glisse062b3892010-02-04 20:36:39 +01004077
4078/**
4079 * r600_ioctl_wait_idle - flush host path cache on wait idle ioctl
4080 * rdev: radeon device structure
4081 * bo: buffer object struct which userspace is waiting for idle
4082 *
4083 * Some R6XX/R7XX doesn't seems to take into account HDP flush performed
4084 * through ring buffer, this leads to corruption in rendering, see
4085 * http://bugzilla.kernel.org/show_bug.cgi?id=15186 to avoid this we
4086 * directly perform HDP flush by writing register through MMIO.
4087 */
4088void r600_ioctl_wait_idle(struct radeon_device *rdev, struct radeon_bo *bo)
4089{
Alex Deucher812d0462010-07-26 18:51:53 -04004090 /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
Alex Deucherf3886f82010-12-08 10:05:34 -05004091 * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL.
4092 * This seems to cause problems on some AGP cards. Just use the old
4093 * method for them.
Alex Deucher812d0462010-07-26 18:51:53 -04004094 */
Alex Deuchere4884592010-09-27 10:57:10 -04004095 if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
Alex Deucherf3886f82010-12-08 10:05:34 -05004096 rdev->vram_scratch.ptr && !(rdev->flags & RADEON_IS_AGP)) {
Alex Deucher87cbf8f2010-08-27 13:59:54 -04004097 void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
Alex Deucher812d0462010-07-26 18:51:53 -04004098 u32 tmp;
4099
4100 WREG32(HDP_DEBUG1, 0);
4101 tmp = readl((void __iomem *)ptr);
4102 } else
4103 WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
Jerome Glisse062b3892010-02-04 20:36:39 +01004104}
Alex Deucher3313e3d2011-01-06 18:49:34 -05004105
4106void r600_set_pcie_lanes(struct radeon_device *rdev, int lanes)
4107{
4108 u32 link_width_cntl, mask, target_reg;
4109
4110 if (rdev->flags & RADEON_IS_IGP)
4111 return;
4112
4113 if (!(rdev->flags & RADEON_IS_PCIE))
4114 return;
4115
4116 /* x2 cards have a special sequence */
4117 if (ASIC_IS_X2(rdev))
4118 return;
4119
4120 /* FIXME wait for idle */
4121
4122 switch (lanes) {
4123 case 0:
4124 mask = RADEON_PCIE_LC_LINK_WIDTH_X0;
4125 break;
4126 case 1:
4127 mask = RADEON_PCIE_LC_LINK_WIDTH_X1;
4128 break;
4129 case 2:
4130 mask = RADEON_PCIE_LC_LINK_WIDTH_X2;
4131 break;
4132 case 4:
4133 mask = RADEON_PCIE_LC_LINK_WIDTH_X4;
4134 break;
4135 case 8:
4136 mask = RADEON_PCIE_LC_LINK_WIDTH_X8;
4137 break;
4138 case 12:
4139 mask = RADEON_PCIE_LC_LINK_WIDTH_X12;
4140 break;
4141 case 16:
4142 default:
4143 mask = RADEON_PCIE_LC_LINK_WIDTH_X16;
4144 break;
4145 }
4146
4147 link_width_cntl = RREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
4148
4149 if ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) ==
4150 (mask << RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT))
4151 return;
4152
4153 if (link_width_cntl & R600_PCIE_LC_UPCONFIGURE_DIS)
4154 return;
4155
4156 link_width_cntl &= ~(RADEON_PCIE_LC_LINK_WIDTH_MASK |
4157 RADEON_PCIE_LC_RECONFIG_NOW |
4158 R600_PCIE_LC_RENEGOTIATE_EN |
4159 R600_PCIE_LC_RECONFIG_ARC_MISSING_ESCAPE);
4160 link_width_cntl |= mask;
4161
4162 WREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
4163
4164 /* some northbridges can renegotiate the link rather than requiring
4165 * a complete re-config.
4166 * e.g., AMD 780/790 northbridges (pci ids: 0x5956, 0x5957, 0x5958, etc.)
4167 */
4168 if (link_width_cntl & R600_PCIE_LC_RENEGOTIATION_SUPPORT)
4169 link_width_cntl |= R600_PCIE_LC_RENEGOTIATE_EN | R600_PCIE_LC_UPCONFIGURE_SUPPORT;
4170 else
4171 link_width_cntl |= R600_PCIE_LC_RECONFIG_ARC_MISSING_ESCAPE;
4172
4173 WREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL, (link_width_cntl |
4174 RADEON_PCIE_LC_RECONFIG_NOW));
4175
4176 if (rdev->family >= CHIP_RV770)
4177 target_reg = R700_TARGET_AND_CURRENT_PROFILE_INDEX;
4178 else
4179 target_reg = R600_TARGET_AND_CURRENT_PROFILE_INDEX;
4180
4181 /* wait for lane set to complete */
4182 link_width_cntl = RREG32(target_reg);
4183 while (link_width_cntl == 0xffffffff)
4184 link_width_cntl = RREG32(target_reg);
4185
4186}
4187
4188int r600_get_pcie_lanes(struct radeon_device *rdev)
4189{
4190 u32 link_width_cntl;
4191
4192 if (rdev->flags & RADEON_IS_IGP)
4193 return 0;
4194
4195 if (!(rdev->flags & RADEON_IS_PCIE))
4196 return 0;
4197
4198 /* x2 cards have a special sequence */
4199 if (ASIC_IS_X2(rdev))
4200 return 0;
4201
4202 /* FIXME wait for idle */
4203
4204 link_width_cntl = RREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
4205
4206 switch ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) >> RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT) {
4207 case RADEON_PCIE_LC_LINK_WIDTH_X0:
4208 return 0;
4209 case RADEON_PCIE_LC_LINK_WIDTH_X1:
4210 return 1;
4211 case RADEON_PCIE_LC_LINK_WIDTH_X2:
4212 return 2;
4213 case RADEON_PCIE_LC_LINK_WIDTH_X4:
4214 return 4;
4215 case RADEON_PCIE_LC_LINK_WIDTH_X8:
4216 return 8;
4217 case RADEON_PCIE_LC_LINK_WIDTH_X16:
4218 default:
4219 return 16;
4220 }
4221}
4222
Alex Deucher9e46a482011-01-06 18:49:35 -05004223static void r600_pcie_gen2_enable(struct radeon_device *rdev)
4224{
4225 u32 link_width_cntl, lanes, speed_cntl, training_cntl, tmp;
4226 u16 link_cntl2;
Dave Airlie197bbb32012-06-27 08:35:54 +01004227 u32 mask;
4228 int ret;
Alex Deucher9e46a482011-01-06 18:49:35 -05004229
Alex Deucherd42dd572011-01-12 20:05:11 -05004230 if (radeon_pcie_gen2 == 0)
4231 return;
4232
Alex Deucher9e46a482011-01-06 18:49:35 -05004233 if (rdev->flags & RADEON_IS_IGP)
4234 return;
4235
4236 if (!(rdev->flags & RADEON_IS_PCIE))
4237 return;
4238
4239 /* x2 cards have a special sequence */
4240 if (ASIC_IS_X2(rdev))
4241 return;
4242
4243 /* only RV6xx+ chips are supported */
4244 if (rdev->family <= CHIP_R600)
4245 return;
4246
Dave Airlie197bbb32012-06-27 08:35:54 +01004247 ret = drm_pcie_get_speed_cap_mask(rdev->ddev, &mask);
4248 if (ret != 0)
4249 return;
4250
4251 if (!(mask & DRM_PCIE_SPEED_50))
4252 return;
4253
Alex Deucher3691fee2012-10-08 17:46:27 -04004254 speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
4255 if (speed_cntl & LC_CURRENT_DATA_RATE) {
4256 DRM_INFO("PCIE gen 2 link speeds already enabled\n");
4257 return;
4258 }
4259
Dave Airlie197bbb32012-06-27 08:35:54 +01004260 DRM_INFO("enabling PCIE gen 2 link speeds, disable with radeon.pcie_gen2=0\n");
4261
Alex Deucher9e46a482011-01-06 18:49:35 -05004262 /* 55 nm r6xx asics */
4263 if ((rdev->family == CHIP_RV670) ||
4264 (rdev->family == CHIP_RV620) ||
4265 (rdev->family == CHIP_RV635)) {
4266 /* advertise upconfig capability */
4267 link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
4268 link_width_cntl &= ~LC_UPCONFIGURE_DIS;
4269 WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
4270 link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
4271 if (link_width_cntl & LC_RENEGOTIATION_SUPPORT) {
4272 lanes = (link_width_cntl & LC_LINK_WIDTH_RD_MASK) >> LC_LINK_WIDTH_RD_SHIFT;
4273 link_width_cntl &= ~(LC_LINK_WIDTH_MASK |
4274 LC_RECONFIG_ARC_MISSING_ESCAPE);
4275 link_width_cntl |= lanes | LC_RECONFIG_NOW | LC_RENEGOTIATE_EN;
4276 WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
4277 } else {
4278 link_width_cntl |= LC_UPCONFIGURE_DIS;
4279 WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
4280 }
4281 }
4282
4283 speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
4284 if ((speed_cntl & LC_OTHER_SIDE_EVER_SENT_GEN2) &&
4285 (speed_cntl & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
4286
4287 /* 55 nm r6xx asics */
4288 if ((rdev->family == CHIP_RV670) ||
4289 (rdev->family == CHIP_RV620) ||
4290 (rdev->family == CHIP_RV635)) {
4291 WREG32(MM_CFGREGS_CNTL, 0x8);
4292 link_cntl2 = RREG32(0x4088);
4293 WREG32(MM_CFGREGS_CNTL, 0);
4294 /* not supported yet */
4295 if (link_cntl2 & SELECTABLE_DEEMPHASIS)
4296 return;
4297 }
4298
4299 speed_cntl &= ~LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_MASK;
4300 speed_cntl |= (0x3 << LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_SHIFT);
4301 speed_cntl &= ~LC_VOLTAGE_TIMER_SEL_MASK;
4302 speed_cntl &= ~LC_FORCE_DIS_HW_SPEED_CHANGE;
4303 speed_cntl |= LC_FORCE_EN_HW_SPEED_CHANGE;
4304 WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
4305
4306 tmp = RREG32(0x541c);
4307 WREG32(0x541c, tmp | 0x8);
4308 WREG32(MM_CFGREGS_CNTL, MM_WR_TO_CFG_EN);
4309 link_cntl2 = RREG16(0x4088);
4310 link_cntl2 &= ~TARGET_LINK_SPEED_MASK;
4311 link_cntl2 |= 0x2;
4312 WREG16(0x4088, link_cntl2);
4313 WREG32(MM_CFGREGS_CNTL, 0);
4314
4315 if ((rdev->family == CHIP_RV670) ||
4316 (rdev->family == CHIP_RV620) ||
4317 (rdev->family == CHIP_RV635)) {
4318 training_cntl = RREG32_PCIE_P(PCIE_LC_TRAINING_CNTL);
4319 training_cntl &= ~LC_POINT_7_PLUS_EN;
4320 WREG32_PCIE_P(PCIE_LC_TRAINING_CNTL, training_cntl);
4321 } else {
4322 speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
4323 speed_cntl &= ~LC_TARGET_LINK_SPEED_OVERRIDE_EN;
4324 WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
4325 }
4326
4327 speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
4328 speed_cntl |= LC_GEN2_EN_STRAP;
4329 WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
4330
4331 } else {
4332 link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
4333 /* XXX: only disable it if gen1 bridge vendor == 0x111d or 0x1106 */
4334 if (1)
4335 link_width_cntl |= LC_UPCONFIGURE_DIS;
4336 else
4337 link_width_cntl &= ~LC_UPCONFIGURE_DIS;
4338 WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
4339 }
4340}
Marek Olšák6759a0a2012-08-09 16:34:17 +02004341
4342/**
4343 * r600_get_gpu_clock - return GPU clock counter snapshot
4344 *
4345 * @rdev: radeon_device pointer
4346 *
4347 * Fetches a GPU clock counter snapshot (R6xx-cayman).
4348 * Returns the 64 bit clock counter snapshot.
4349 */
4350uint64_t r600_get_gpu_clock(struct radeon_device *rdev)
4351{
4352 uint64_t clock;
4353
4354 mutex_lock(&rdev->gpu_clock_mutex);
4355 WREG32(RLC_CAPTURE_GPU_CLOCK_COUNT, 1);
4356 clock = (uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_LSB) |
4357 ((uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
4358 mutex_unlock(&rdev->gpu_clock_mutex);
4359 return clock;
4360}