blob: 593a4bfcba42883421e68eab2190300cf24fda8c [file] [log] [blame]
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001/*
David Woodhouseea8ea462014-03-05 17:09:32 +00002 * Copyright © 2006-2014 Intel Corporation.
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms and conditions of the GNU General Public License,
6 * version 2, as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
11 * more details.
12 *
David Woodhouseea8ea462014-03-05 17:09:32 +000013 * Authors: David Woodhouse <dwmw2@infradead.org>,
14 * Ashok Raj <ashok.raj@intel.com>,
15 * Shaohua Li <shaohua.li@intel.com>,
16 * Anil S Keshavamurthy <anil.s.keshavamurthy@intel.com>,
17 * Fenghua Yu <fenghua.yu@intel.com>
Joerg Roedel9f10e5b2015-06-12 09:57:06 +020018 * Joerg Roedel <jroedel@suse.de>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070019 */
20
Joerg Roedel9f10e5b2015-06-12 09:57:06 +020021#define pr_fmt(fmt) "DMAR: " fmt
22
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070023#include <linux/init.h>
24#include <linux/bitmap.h>
mark gross5e0d2a62008-03-04 15:22:08 -080025#include <linux/debugfs.h>
Paul Gortmaker54485c32011-10-29 10:26:25 -040026#include <linux/export.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070027#include <linux/slab.h>
28#include <linux/irq.h>
29#include <linux/interrupt.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070030#include <linux/spinlock.h>
31#include <linux/pci.h>
32#include <linux/dmar.h>
33#include <linux/dma-mapping.h>
34#include <linux/mempool.h>
Jiang Liu75f05562014-02-19 14:07:37 +080035#include <linux/memory.h>
Omer Pelegaa473242016-04-20 11:33:02 +030036#include <linux/cpu.h>
mark gross5e0d2a62008-03-04 15:22:08 -080037#include <linux/timer.h>
Dan Williamsdfddb962015-10-09 18:16:46 -040038#include <linux/io.h>
Kay, Allen M38717942008-09-09 18:37:29 +030039#include <linux/iova.h>
Joerg Roedel5d450802008-12-03 14:52:32 +010040#include <linux/iommu.h>
Kay, Allen M38717942008-09-09 18:37:29 +030041#include <linux/intel-iommu.h>
Rafael J. Wysocki134fac32011-03-23 22:16:14 +010042#include <linux/syscore_ops.h>
Shane Wang69575d32009-09-01 18:25:07 -070043#include <linux/tboot.h>
Stephen Rothwelladb2fe02009-08-31 15:24:23 +100044#include <linux/dmi.h>
Joerg Roedel5cdede22011-04-04 15:55:18 +020045#include <linux/pci-ats.h>
Tejun Heo0ee332c2011-12-08 10:22:09 -080046#include <linux/memblock.h>
Akinobu Mita36746432014-06-04 16:06:51 -070047#include <linux/dma-contiguous.h>
Joerg Roedel091d42e2015-06-12 11:56:10 +020048#include <linux/crash_dump.h>
Suresh Siddha8a8f4222012-03-30 11:47:08 -070049#include <asm/irq_remapping.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070050#include <asm/cacheflush.h>
FUJITA Tomonori46a7fa22008-07-11 10:23:42 +090051#include <asm/iommu.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070052
Joerg Roedel078e1ee2012-09-26 12:44:43 +020053#include "irq_remapping.h"
54
Fenghua Yu5b6985c2008-10-16 18:02:32 -070055#define ROOT_SIZE VTD_PAGE_SIZE
56#define CONTEXT_SIZE VTD_PAGE_SIZE
57
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070058#define IS_GFX_DEVICE(pdev) ((pdev->class >> 16) == PCI_BASE_CLASS_DISPLAY)
David Woodhouse18436af2015-03-25 15:05:47 +000059#define IS_USB_DEVICE(pdev) ((pdev->class >> 8) == PCI_CLASS_SERIAL_USB)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070060#define IS_ISA_DEVICE(pdev) ((pdev->class >> 8) == PCI_CLASS_BRIDGE_ISA)
David Woodhousee0fc7e02009-09-30 09:12:17 -070061#define IS_AZALIA(pdev) ((pdev)->vendor == 0x8086 && (pdev)->device == 0x3a3e)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070062
63#define IOAPIC_RANGE_START (0xfee00000)
64#define IOAPIC_RANGE_END (0xfeefffff)
65#define IOVA_START_ADDR (0x1000)
66
67#define DEFAULT_DOMAIN_ADDRESS_WIDTH 48
68
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -070069#define MAX_AGAW_WIDTH 64
Jiang Liu5c645b32014-01-06 14:18:12 +080070#define MAX_AGAW_PFN_WIDTH (MAX_AGAW_WIDTH - VTD_PAGE_SHIFT)
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -070071
David Woodhouse2ebe3152009-09-19 07:34:04 -070072#define __DOMAIN_MAX_PFN(gaw) ((((uint64_t)1) << (gaw-VTD_PAGE_SHIFT)) - 1)
73#define __DOMAIN_MAX_ADDR(gaw) ((((uint64_t)1) << gaw) - 1)
74
75/* We limit DOMAIN_MAX_PFN to fit in an unsigned long, and DOMAIN_MAX_ADDR
76 to match. That way, we can use 'unsigned long' for PFNs with impunity. */
77#define DOMAIN_MAX_PFN(gaw) ((unsigned long) min_t(uint64_t, \
78 __DOMAIN_MAX_PFN(gaw), (unsigned long)-1))
79#define DOMAIN_MAX_ADDR(gaw) (((uint64_t)__DOMAIN_MAX_PFN(gaw)) << VTD_PAGE_SHIFT)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070080
Robin Murphy1b722502015-01-12 17:51:15 +000081/* IO virtual address start page frame number */
82#define IOVA_START_PFN (1)
83
Mark McLoughlinf27be032008-11-20 15:49:43 +000084#define IOVA_PFN(addr) ((addr) >> PAGE_SHIFT)
Yang Hongyang284901a2009-04-06 19:01:15 -070085#define DMA_32BIT_PFN IOVA_PFN(DMA_BIT_MASK(32))
Yang Hongyang6a355282009-04-06 19:01:13 -070086#define DMA_64BIT_PFN IOVA_PFN(DMA_BIT_MASK(64))
mark gross5e0d2a62008-03-04 15:22:08 -080087
Andrew Mortondf08cdc2010-09-22 13:05:11 -070088/* page table handling */
89#define LEVEL_STRIDE (9)
90#define LEVEL_MASK (((u64)1 << LEVEL_STRIDE) - 1)
91
Ohad Ben-Cohen6d1c56a2011-11-10 11:32:30 +020092/*
93 * This bitmap is used to advertise the page sizes our hardware support
94 * to the IOMMU core, which will then use this information to split
95 * physically contiguous memory regions it is mapping into page sizes
96 * that we support.
97 *
98 * Traditionally the IOMMU core just handed us the mappings directly,
99 * after making sure the size is an order of a 4KiB page and that the
100 * mapping has natural alignment.
101 *
102 * To retain this behavior, we currently advertise that we support
103 * all page sizes that are an order of 4KiB.
104 *
105 * If at some point we'd like to utilize the IOMMU core's new behavior,
106 * we could change this to advertise the real page sizes we support.
107 */
108#define INTEL_IOMMU_PGSIZES (~0xFFFUL)
109
Andrew Mortondf08cdc2010-09-22 13:05:11 -0700110static inline int agaw_to_level(int agaw)
111{
112 return agaw + 2;
113}
114
115static inline int agaw_to_width(int agaw)
116{
Jiang Liu5c645b32014-01-06 14:18:12 +0800117 return min_t(int, 30 + agaw * LEVEL_STRIDE, MAX_AGAW_WIDTH);
Andrew Mortondf08cdc2010-09-22 13:05:11 -0700118}
119
120static inline int width_to_agaw(int width)
121{
Jiang Liu5c645b32014-01-06 14:18:12 +0800122 return DIV_ROUND_UP(width - 30, LEVEL_STRIDE);
Andrew Mortondf08cdc2010-09-22 13:05:11 -0700123}
124
125static inline unsigned int level_to_offset_bits(int level)
126{
127 return (level - 1) * LEVEL_STRIDE;
128}
129
130static inline int pfn_level_offset(unsigned long pfn, int level)
131{
132 return (pfn >> level_to_offset_bits(level)) & LEVEL_MASK;
133}
134
135static inline unsigned long level_mask(int level)
136{
137 return -1UL << level_to_offset_bits(level);
138}
139
140static inline unsigned long level_size(int level)
141{
142 return 1UL << level_to_offset_bits(level);
143}
144
145static inline unsigned long align_to_level(unsigned long pfn, int level)
146{
147 return (pfn + level_size(level) - 1) & level_mask(level);
148}
David Woodhousefd18de52009-05-10 23:57:41 +0100149
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100150static inline unsigned long lvl_to_nr_pages(unsigned int lvl)
151{
Jiang Liu5c645b32014-01-06 14:18:12 +0800152 return 1 << min_t(int, (lvl - 1) * LEVEL_STRIDE, MAX_AGAW_PFN_WIDTH);
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100153}
154
David Woodhousedd4e8312009-06-27 16:21:20 +0100155/* VT-d pages must always be _smaller_ than MM pages. Otherwise things
156 are never going to work. */
157static inline unsigned long dma_to_mm_pfn(unsigned long dma_pfn)
158{
159 return dma_pfn >> (PAGE_SHIFT - VTD_PAGE_SHIFT);
160}
161
162static inline unsigned long mm_to_dma_pfn(unsigned long mm_pfn)
163{
164 return mm_pfn << (PAGE_SHIFT - VTD_PAGE_SHIFT);
165}
166static inline unsigned long page_to_dma_pfn(struct page *pg)
167{
168 return mm_to_dma_pfn(page_to_pfn(pg));
169}
170static inline unsigned long virt_to_dma_pfn(void *p)
171{
172 return page_to_dma_pfn(virt_to_page(p));
173}
174
Weidong Hand9630fe2008-12-08 11:06:32 +0800175/* global iommu list, set NULL for ignored DMAR units */
176static struct intel_iommu **g_iommus;
177
David Woodhousee0fc7e02009-09-30 09:12:17 -0700178static void __init check_tylersburg_isoch(void);
David Woodhouse9af88142009-02-13 23:18:03 +0000179static int rwbf_quirk;
180
Mark McLoughlin46b08e12008-11-20 15:49:44 +0000181/*
Joseph Cihulab7792602011-05-03 00:08:37 -0700182 * set to 1 to panic kernel if can't successfully enable VT-d
183 * (used when kernel is launched w/ TXT)
184 */
185static int force_on = 0;
186
187/*
Mark McLoughlin46b08e12008-11-20 15:49:44 +0000188 * 0: Present
189 * 1-11: Reserved
190 * 12-63: Context Ptr (12 - (haw-1))
191 * 64-127: Reserved
192 */
193struct root_entry {
David Woodhouse03ecc322015-02-13 14:35:21 +0000194 u64 lo;
195 u64 hi;
Mark McLoughlin46b08e12008-11-20 15:49:44 +0000196};
197#define ROOT_ENTRY_NR (VTD_PAGE_SIZE/sizeof(struct root_entry))
Mark McLoughlin46b08e12008-11-20 15:49:44 +0000198
Joerg Roedel091d42e2015-06-12 11:56:10 +0200199/*
200 * Take a root_entry and return the Lower Context Table Pointer (LCTP)
201 * if marked present.
202 */
203static phys_addr_t root_entry_lctp(struct root_entry *re)
204{
205 if (!(re->lo & 1))
206 return 0;
Mark McLoughlin46b08e12008-11-20 15:49:44 +0000207
Joerg Roedel091d42e2015-06-12 11:56:10 +0200208 return re->lo & VTD_PAGE_MASK;
209}
210
211/*
212 * Take a root_entry and return the Upper Context Table Pointer (UCTP)
213 * if marked present.
214 */
215static phys_addr_t root_entry_uctp(struct root_entry *re)
216{
217 if (!(re->hi & 1))
218 return 0;
219
220 return re->hi & VTD_PAGE_MASK;
221}
Mark McLoughlin7a8fc252008-11-20 15:49:45 +0000222/*
223 * low 64 bits:
224 * 0: present
225 * 1: fault processing disable
226 * 2-3: translation type
227 * 12-63: address space root
228 * high 64 bits:
229 * 0-2: address width
230 * 3-6: aval
231 * 8-23: domain id
232 */
233struct context_entry {
234 u64 lo;
235 u64 hi;
236};
Mark McLoughlin7a8fc252008-11-20 15:49:45 +0000237
Joerg Roedelcf484d02015-06-12 12:21:46 +0200238static inline void context_clear_pasid_enable(struct context_entry *context)
239{
240 context->lo &= ~(1ULL << 11);
241}
242
243static inline bool context_pasid_enabled(struct context_entry *context)
244{
245 return !!(context->lo & (1ULL << 11));
246}
247
248static inline void context_set_copied(struct context_entry *context)
249{
250 context->hi |= (1ull << 3);
251}
252
253static inline bool context_copied(struct context_entry *context)
254{
255 return !!(context->hi & (1ULL << 3));
256}
257
258static inline bool __context_present(struct context_entry *context)
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000259{
260 return (context->lo & 1);
261}
Joerg Roedelcf484d02015-06-12 12:21:46 +0200262
263static inline bool context_present(struct context_entry *context)
264{
265 return context_pasid_enabled(context) ?
266 __context_present(context) :
267 __context_present(context) && !context_copied(context);
268}
269
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000270static inline void context_set_present(struct context_entry *context)
271{
272 context->lo |= 1;
273}
274
275static inline void context_set_fault_enable(struct context_entry *context)
276{
277 context->lo &= (((u64)-1) << 2) | 1;
278}
279
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000280static inline void context_set_translation_type(struct context_entry *context,
281 unsigned long value)
282{
283 context->lo &= (((u64)-1) << 4) | 3;
284 context->lo |= (value & 3) << 2;
285}
286
287static inline void context_set_address_root(struct context_entry *context,
288 unsigned long value)
289{
Li, Zhen-Hua1a2262f2014-11-05 15:30:19 +0800290 context->lo &= ~VTD_PAGE_MASK;
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000291 context->lo |= value & VTD_PAGE_MASK;
292}
293
294static inline void context_set_address_width(struct context_entry *context,
295 unsigned long value)
296{
297 context->hi |= value & 7;
298}
299
300static inline void context_set_domain_id(struct context_entry *context,
301 unsigned long value)
302{
303 context->hi |= (value & ((1 << 16) - 1)) << 8;
304}
305
Joerg Roedeldbcd8612015-06-12 12:02:09 +0200306static inline int context_domain_id(struct context_entry *c)
307{
308 return((c->hi >> 8) & 0xffff);
309}
310
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000311static inline void context_clear_entry(struct context_entry *context)
312{
313 context->lo = 0;
314 context->hi = 0;
315}
Mark McLoughlin7a8fc252008-11-20 15:49:45 +0000316
Mark McLoughlin622ba122008-11-20 15:49:46 +0000317/*
318 * 0: readable
319 * 1: writable
320 * 2-6: reserved
321 * 7: super page
Sheng Yang9cf066972009-03-18 15:33:07 +0800322 * 8-10: available
323 * 11: snoop behavior
Mark McLoughlin622ba122008-11-20 15:49:46 +0000324 * 12-63: Host physcial address
325 */
326struct dma_pte {
327 u64 val;
328};
Mark McLoughlin622ba122008-11-20 15:49:46 +0000329
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000330static inline void dma_clear_pte(struct dma_pte *pte)
331{
332 pte->val = 0;
333}
334
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000335static inline u64 dma_pte_addr(struct dma_pte *pte)
336{
David Woodhousec85994e2009-07-01 19:21:24 +0100337#ifdef CONFIG_64BIT
338 return pte->val & VTD_PAGE_MASK;
339#else
340 /* Must have a full atomic 64-bit read */
David Woodhouse1a8bd482010-08-10 01:38:53 +0100341 return __cmpxchg64(&pte->val, 0ULL, 0ULL) & VTD_PAGE_MASK;
David Woodhousec85994e2009-07-01 19:21:24 +0100342#endif
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000343}
344
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000345static inline bool dma_pte_present(struct dma_pte *pte)
346{
347 return (pte->val & 3) != 0;
348}
Mark McLoughlin622ba122008-11-20 15:49:46 +0000349
Allen Kay4399c8b2011-10-14 12:32:46 -0700350static inline bool dma_pte_superpage(struct dma_pte *pte)
351{
Joerg Roedelc3c75eb2014-07-04 11:19:10 +0200352 return (pte->val & DMA_PTE_LARGE_PAGE);
Allen Kay4399c8b2011-10-14 12:32:46 -0700353}
354
David Woodhouse75e6bf92009-07-02 11:21:16 +0100355static inline int first_pte_in_page(struct dma_pte *pte)
356{
357 return !((unsigned long)pte & ~VTD_PAGE_MASK);
358}
359
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700360/*
361 * This domain is a statically identity mapping domain.
362 * 1. This domain creats a static 1:1 mapping to all usable memory.
363 * 2. It maps to each iommu if successful.
364 * 3. Each iommu mapps to this domain if successful.
365 */
David Woodhouse19943b02009-08-04 16:19:20 +0100366static struct dmar_domain *si_domain;
367static int hw_pass_through = 1;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700368
Joerg Roedel28ccce02015-07-21 14:45:31 +0200369/*
370 * Domain represents a virtual machine, more than one devices
Weidong Han1ce28fe2008-12-08 16:35:39 +0800371 * across iommus may be owned in one domain, e.g. kvm guest.
372 */
Jiang Liuab8dfe22014-07-11 14:19:27 +0800373#define DOMAIN_FLAG_VIRTUAL_MACHINE (1 << 0)
Weidong Han1ce28fe2008-12-08 16:35:39 +0800374
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700375/* si_domain contains mulitple devices */
Jiang Liuab8dfe22014-07-11 14:19:27 +0800376#define DOMAIN_FLAG_STATIC_IDENTITY (1 << 1)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700377
Joerg Roedel29a27712015-07-21 17:17:12 +0200378#define for_each_domain_iommu(idx, domain) \
379 for (idx = 0; idx < g_num_of_iommus; idx++) \
380 if (domain->iommu_refcnt[idx])
381
Mark McLoughlin99126f72008-11-20 15:49:47 +0000382struct dmar_domain {
Suresh Siddha4c923d42009-10-02 11:01:24 -0700383 int nid; /* node id */
Joerg Roedel29a27712015-07-21 17:17:12 +0200384
385 unsigned iommu_refcnt[DMAR_UNITS_SUPPORTED];
386 /* Refcount of devices per iommu */
387
Mark McLoughlin99126f72008-11-20 15:49:47 +0000388
Joerg Roedelc0e8a6c2015-07-21 09:39:46 +0200389 u16 iommu_did[DMAR_UNITS_SUPPORTED];
390 /* Domain ids per IOMMU. Use u16 since
391 * domain ids are 16 bit wide according
392 * to VT-d spec, section 9.3 */
Mark McLoughlin99126f72008-11-20 15:49:47 +0000393
Omer Peleg0824c592016-04-20 19:03:35 +0300394 bool has_iotlb_device;
Joerg Roedel00a77de2015-03-26 13:43:08 +0100395 struct list_head devices; /* all devices' list */
Mark McLoughlin99126f72008-11-20 15:49:47 +0000396 struct iova_domain iovad; /* iova's that belong to this domain */
397
398 struct dma_pte *pgd; /* virtual address */
Mark McLoughlin99126f72008-11-20 15:49:47 +0000399 int gaw; /* max guest address width */
400
401 /* adjusted guest address width, 0 is level 2 30-bit */
402 int agaw;
403
Weidong Han3b5410e2008-12-08 09:17:15 +0800404 int flags; /* flags to find out type of domain */
Weidong Han8e6040972008-12-08 15:49:06 +0800405
406 int iommu_coherency;/* indicate coherency of iommu access */
Sheng Yang58c610b2009-03-18 15:33:05 +0800407 int iommu_snooping; /* indicate snooping control feature*/
Weidong Hanc7151a82008-12-08 22:51:37 +0800408 int iommu_count; /* reference count of iommu */
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100409 int iommu_superpage;/* Level of superpages supported:
410 0 == 4KiB (no superpages), 1 == 2MiB,
411 2 == 1GiB, 3 == 512GiB, 4 == 1TiB */
Weidong Hanfe40f1e2008-12-08 23:10:23 +0800412 u64 max_addr; /* maximum mapped address */
Joerg Roedel00a77de2015-03-26 13:43:08 +0100413
414 struct iommu_domain domain; /* generic domain data structure for
415 iommu core */
Mark McLoughlin99126f72008-11-20 15:49:47 +0000416};
417
Mark McLoughlina647dac2008-11-20 15:49:48 +0000418/* PCI domain-device relationship */
419struct device_domain_info {
420 struct list_head link; /* link to domain siblings */
421 struct list_head global; /* link to global list */
David Woodhouse276dbf992009-04-04 01:45:37 +0100422 u8 bus; /* PCI bus number */
Mark McLoughlina647dac2008-11-20 15:49:48 +0000423 u8 devfn; /* PCI devfn number */
Jacob Paneada1b22018-06-07 09:56:59 -0700424 u16 pfsid; /* SRIOV physical function source ID */
David Woodhouseb16d0cb2015-10-12 14:17:37 +0100425 u8 pasid_supported:3;
426 u8 pasid_enabled:1;
427 u8 pri_supported:1;
428 u8 pri_enabled:1;
429 u8 ats_supported:1;
430 u8 ats_enabled:1;
431 u8 ats_qdep;
David Woodhouse0bcb3e22014-03-06 17:12:03 +0000432 struct device *dev; /* it's NULL for PCIe-to-PCI bridge */
Yu Zhao93a23a72009-05-18 13:51:37 +0800433 struct intel_iommu *iommu; /* IOMMU used by this device */
Mark McLoughlina647dac2008-11-20 15:49:48 +0000434 struct dmar_domain *domain; /* pointer to domain */
435};
436
Jiang Liub94e4112014-02-19 14:07:25 +0800437struct dmar_rmrr_unit {
438 struct list_head list; /* list of rmrr units */
439 struct acpi_dmar_header *hdr; /* ACPI header */
440 u64 base_address; /* reserved base address*/
441 u64 end_address; /* reserved end address */
David Woodhouse832bd852014-03-07 15:08:36 +0000442 struct dmar_dev_scope *devices; /* target devices */
Jiang Liub94e4112014-02-19 14:07:25 +0800443 int devices_cnt; /* target device count */
444};
445
446struct dmar_atsr_unit {
447 struct list_head list; /* list of ATSR units */
448 struct acpi_dmar_header *hdr; /* ACPI header */
David Woodhouse832bd852014-03-07 15:08:36 +0000449 struct dmar_dev_scope *devices; /* target devices */
Jiang Liub94e4112014-02-19 14:07:25 +0800450 int devices_cnt; /* target device count */
451 u8 include_all:1; /* include all ports */
452};
453
454static LIST_HEAD(dmar_atsr_units);
455static LIST_HEAD(dmar_rmrr_units);
456
457#define for_each_rmrr_units(rmrr) \
458 list_for_each_entry(rmrr, &dmar_rmrr_units, list)
459
mark gross5e0d2a62008-03-04 15:22:08 -0800460static void flush_unmaps_timeout(unsigned long data);
461
Omer Peleg314f1dc2016-04-20 11:32:45 +0300462struct deferred_flush_entry {
Omer Peleg2aac6302016-04-20 11:33:57 +0300463 unsigned long iova_pfn;
Omer Peleg769530e2016-04-20 11:33:25 +0300464 unsigned long nrpages;
Omer Peleg314f1dc2016-04-20 11:32:45 +0300465 struct dmar_domain *domain;
466 struct page *freelist;
mark gross80b20dd2008-04-18 13:53:58 -0700467};
468
Omer Peleg314f1dc2016-04-20 11:32:45 +0300469#define HIGH_WATER_MARK 250
470struct deferred_flush_table {
471 int next;
472 struct deferred_flush_entry entries[HIGH_WATER_MARK];
473};
474
Omer Pelegaa473242016-04-20 11:33:02 +0300475struct deferred_flush_data {
476 spinlock_t lock;
477 int timer_on;
478 struct timer_list timer;
479 long size;
480 struct deferred_flush_table *tables;
481};
482
483DEFINE_PER_CPU(struct deferred_flush_data, deferred_flush);
mark gross80b20dd2008-04-18 13:53:58 -0700484
mark gross5e0d2a62008-03-04 15:22:08 -0800485/* bitmap for indexing intel_iommus */
mark gross5e0d2a62008-03-04 15:22:08 -0800486static int g_num_of_iommus;
487
Jiang Liu92d03cc2014-02-19 14:07:28 +0800488static void domain_exit(struct dmar_domain *domain);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700489static void domain_remove_dev_info(struct dmar_domain *domain);
Joerg Roedele6de0f82015-07-22 16:30:36 +0200490static void dmar_remove_one_dev_info(struct dmar_domain *domain,
491 struct device *dev);
Joerg Roedel127c7612015-07-23 17:44:46 +0200492static void __dmar_remove_one_dev_info(struct device_domain_info *info);
Joerg Roedel2452d9d2015-07-23 16:20:14 +0200493static void domain_context_clear(struct intel_iommu *iommu,
494 struct device *dev);
Jiang Liu2a46ddf2014-07-11 14:19:30 +0800495static int domain_detach_iommu(struct dmar_domain *domain,
496 struct intel_iommu *iommu);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700497
Suresh Siddhad3f13812011-08-23 17:05:25 -0700498#ifdef CONFIG_INTEL_IOMMU_DEFAULT_ON
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800499int dmar_disabled = 0;
500#else
501int dmar_disabled = 1;
Suresh Siddhad3f13812011-08-23 17:05:25 -0700502#endif /*CONFIG_INTEL_IOMMU_DEFAULT_ON*/
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800503
Eugeni Dodonov8bc1f852011-11-23 16:42:14 -0200504int intel_iommu_enabled = 0;
505EXPORT_SYMBOL_GPL(intel_iommu_enabled);
506
David Woodhouse2d9e6672010-06-15 10:57:57 +0100507static int dmar_map_gfx = 1;
Keshavamurthy, Anil S7d3b03c2007-10-21 16:41:53 -0700508static int dmar_forcedac;
mark gross5e0d2a62008-03-04 15:22:08 -0800509static int intel_iommu_strict;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100510static int intel_iommu_superpage = 1;
David Woodhousec83b2f22015-06-12 10:15:49 +0100511static int intel_iommu_ecs = 1;
David Woodhouseae853dd2015-09-09 11:58:59 +0100512static int intel_iommu_pasid28;
513static int iommu_identity_mapping;
David Woodhousec83b2f22015-06-12 10:15:49 +0100514
David Woodhouseae853dd2015-09-09 11:58:59 +0100515#define IDENTMAP_ALL 1
516#define IDENTMAP_GFX 2
517#define IDENTMAP_AZALIA 4
David Woodhousec83b2f22015-06-12 10:15:49 +0100518
David Woodhoused42fde72015-10-24 21:33:01 +0200519/* Broadwell and Skylake have broken ECS support — normal so-called "second
520 * level" translation of DMA requests-without-PASID doesn't actually happen
521 * unless you also set the NESTE bit in an extended context-entry. Which of
522 * course means that SVM doesn't work because it's trying to do nested
523 * translation of the physical addresses it finds in the process page tables,
524 * through the IOVA->phys mapping found in the "second level" page tables.
525 *
526 * The VT-d specification was retroactively changed to change the definition
527 * of the capability bits and pretend that Broadwell/Skylake never happened...
528 * but unfortunately the wrong bit was changed. It's ECS which is broken, but
529 * for some reason it was the PASID capability bit which was redefined (from
530 * bit 28 on BDW/SKL to bit 40 in future).
531 *
532 * So our test for ECS needs to eschew those implementations which set the old
533 * PASID capabiity bit 28, since those are the ones on which ECS is broken.
534 * Unless we are working around the 'pasid28' limitations, that is, by putting
535 * the device into passthrough mode for normal DMA and thus masking the bug.
536 */
David Woodhousec83b2f22015-06-12 10:15:49 +0100537#define ecs_enabled(iommu) (intel_iommu_ecs && ecap_ecs(iommu->ecap) && \
David Woodhoused42fde72015-10-24 21:33:01 +0200538 (intel_iommu_pasid28 || !ecap_broken_pasid(iommu->ecap)))
539/* PASID support is thus enabled if ECS is enabled and *either* of the old
540 * or new capability bits are set. */
541#define pasid_enabled(iommu) (ecs_enabled(iommu) && \
542 (ecap_pasid(iommu->ecap) || ecap_broken_pasid(iommu->ecap)))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700543
David Woodhousec0771df2011-10-14 20:59:46 +0100544int intel_iommu_gfx_mapped;
545EXPORT_SYMBOL_GPL(intel_iommu_gfx_mapped);
546
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700547#define DUMMY_DEVICE_DOMAIN_INFO ((struct device_domain_info *)(-1))
548static DEFINE_SPINLOCK(device_domain_lock);
549static LIST_HEAD(device_domain_list);
550
Thierry Redingb22f6432014-06-27 09:03:12 +0200551static const struct iommu_ops intel_iommu_ops;
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +0100552
Joerg Roedel4158c2e2015-06-12 10:14:02 +0200553static bool translation_pre_enabled(struct intel_iommu *iommu)
554{
555 return (iommu->flags & VTD_FLAG_TRANS_PRE_ENABLED);
556}
557
Joerg Roedel091d42e2015-06-12 11:56:10 +0200558static void clear_translation_pre_enabled(struct intel_iommu *iommu)
559{
560 iommu->flags &= ~VTD_FLAG_TRANS_PRE_ENABLED;
561}
562
Joerg Roedel4158c2e2015-06-12 10:14:02 +0200563static void init_translation_status(struct intel_iommu *iommu)
564{
565 u32 gsts;
566
567 gsts = readl(iommu->reg + DMAR_GSTS_REG);
568 if (gsts & DMA_GSTS_TES)
569 iommu->flags |= VTD_FLAG_TRANS_PRE_ENABLED;
570}
571
Joerg Roedel00a77de2015-03-26 13:43:08 +0100572/* Convert generic 'struct iommu_domain to private struct dmar_domain */
573static struct dmar_domain *to_dmar_domain(struct iommu_domain *dom)
574{
575 return container_of(dom, struct dmar_domain, domain);
576}
577
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700578static int __init intel_iommu_setup(char *str)
579{
580 if (!str)
581 return -EINVAL;
582 while (*str) {
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800583 if (!strncmp(str, "on", 2)) {
584 dmar_disabled = 0;
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200585 pr_info("IOMMU enabled\n");
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800586 } else if (!strncmp(str, "off", 3)) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700587 dmar_disabled = 1;
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200588 pr_info("IOMMU disabled\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700589 } else if (!strncmp(str, "igfx_off", 8)) {
590 dmar_map_gfx = 0;
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200591 pr_info("Disable GFX device mapping\n");
Keshavamurthy, Anil S7d3b03c2007-10-21 16:41:53 -0700592 } else if (!strncmp(str, "forcedac", 8)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200593 pr_info("Forcing DAC for PCI devices\n");
Keshavamurthy, Anil S7d3b03c2007-10-21 16:41:53 -0700594 dmar_forcedac = 1;
mark gross5e0d2a62008-03-04 15:22:08 -0800595 } else if (!strncmp(str, "strict", 6)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200596 pr_info("Disable batched IOTLB flush\n");
mark gross5e0d2a62008-03-04 15:22:08 -0800597 intel_iommu_strict = 1;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100598 } else if (!strncmp(str, "sp_off", 6)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200599 pr_info("Disable supported super page\n");
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100600 intel_iommu_superpage = 0;
David Woodhousec83b2f22015-06-12 10:15:49 +0100601 } else if (!strncmp(str, "ecs_off", 7)) {
602 printk(KERN_INFO
603 "Intel-IOMMU: disable extended context table support\n");
604 intel_iommu_ecs = 0;
David Woodhouseae853dd2015-09-09 11:58:59 +0100605 } else if (!strncmp(str, "pasid28", 7)) {
606 printk(KERN_INFO
607 "Intel-IOMMU: enable pre-production PASID support\n");
608 intel_iommu_pasid28 = 1;
609 iommu_identity_mapping |= IDENTMAP_GFX;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700610 }
611
612 str += strcspn(str, ",");
613 while (*str == ',')
614 str++;
615 }
616 return 0;
617}
618__setup("intel_iommu=", intel_iommu_setup);
619
620static struct kmem_cache *iommu_domain_cache;
621static struct kmem_cache *iommu_devinfo_cache;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700622
Joerg Roedel9452d5b2015-07-21 10:00:56 +0200623static struct dmar_domain* get_iommu_domain(struct intel_iommu *iommu, u16 did)
624{
Joerg Roedel8bf47812015-07-21 10:41:21 +0200625 struct dmar_domain **domains;
626 int idx = did >> 8;
627
628 domains = iommu->domains[idx];
629 if (!domains)
630 return NULL;
631
632 return domains[did & 0xff];
Joerg Roedel9452d5b2015-07-21 10:00:56 +0200633}
634
635static void set_iommu_domain(struct intel_iommu *iommu, u16 did,
636 struct dmar_domain *domain)
637{
Joerg Roedel8bf47812015-07-21 10:41:21 +0200638 struct dmar_domain **domains;
639 int idx = did >> 8;
640
641 if (!iommu->domains[idx]) {
642 size_t size = 256 * sizeof(struct dmar_domain *);
643 iommu->domains[idx] = kzalloc(size, GFP_ATOMIC);
644 }
645
646 domains = iommu->domains[idx];
647 if (WARN_ON(!domains))
648 return;
649 else
650 domains[did & 0xff] = domain;
Joerg Roedel9452d5b2015-07-21 10:00:56 +0200651}
652
Suresh Siddha4c923d42009-10-02 11:01:24 -0700653static inline void *alloc_pgtable_page(int node)
Keshavamurthy, Anil Seb3fa7c2007-10-21 16:41:52 -0700654{
Suresh Siddha4c923d42009-10-02 11:01:24 -0700655 struct page *page;
656 void *vaddr = NULL;
Keshavamurthy, Anil Seb3fa7c2007-10-21 16:41:52 -0700657
Suresh Siddha4c923d42009-10-02 11:01:24 -0700658 page = alloc_pages_node(node, GFP_ATOMIC | __GFP_ZERO, 0);
659 if (page)
660 vaddr = page_address(page);
Keshavamurthy, Anil Seb3fa7c2007-10-21 16:41:52 -0700661 return vaddr;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700662}
663
664static inline void free_pgtable_page(void *vaddr)
665{
666 free_page((unsigned long)vaddr);
667}
668
669static inline void *alloc_domain_mem(void)
670{
KOSAKI Motohiro354bb652009-11-17 16:21:09 +0900671 return kmem_cache_alloc(iommu_domain_cache, GFP_ATOMIC);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700672}
673
Kay, Allen M38717942008-09-09 18:37:29 +0300674static void free_domain_mem(void *vaddr)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700675{
676 kmem_cache_free(iommu_domain_cache, vaddr);
677}
678
679static inline void * alloc_devinfo_mem(void)
680{
KOSAKI Motohiro354bb652009-11-17 16:21:09 +0900681 return kmem_cache_alloc(iommu_devinfo_cache, GFP_ATOMIC);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700682}
683
684static inline void free_devinfo_mem(void *vaddr)
685{
686 kmem_cache_free(iommu_devinfo_cache, vaddr);
687}
688
Jiang Liuab8dfe22014-07-11 14:19:27 +0800689static inline int domain_type_is_vm(struct dmar_domain *domain)
690{
691 return domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE;
692}
693
Joerg Roedel28ccce02015-07-21 14:45:31 +0200694static inline int domain_type_is_si(struct dmar_domain *domain)
695{
696 return domain->flags & DOMAIN_FLAG_STATIC_IDENTITY;
697}
698
Jiang Liuab8dfe22014-07-11 14:19:27 +0800699static inline int domain_type_is_vm_or_si(struct dmar_domain *domain)
700{
701 return domain->flags & (DOMAIN_FLAG_VIRTUAL_MACHINE |
702 DOMAIN_FLAG_STATIC_IDENTITY);
703}
Weidong Han1b573682008-12-08 15:34:06 +0800704
Jiang Liu162d1b12014-07-11 14:19:35 +0800705static inline int domain_pfn_supported(struct dmar_domain *domain,
706 unsigned long pfn)
707{
708 int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
709
710 return !(addr_width < BITS_PER_LONG && pfn >> addr_width);
711}
712
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700713static int __iommu_calculate_agaw(struct intel_iommu *iommu, int max_gaw)
Weidong Han1b573682008-12-08 15:34:06 +0800714{
715 unsigned long sagaw;
716 int agaw = -1;
717
718 sagaw = cap_sagaw(iommu->cap);
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700719 for (agaw = width_to_agaw(max_gaw);
Weidong Han1b573682008-12-08 15:34:06 +0800720 agaw >= 0; agaw--) {
721 if (test_bit(agaw, &sagaw))
722 break;
723 }
724
725 return agaw;
726}
727
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700728/*
729 * Calculate max SAGAW for each iommu.
730 */
731int iommu_calculate_max_sagaw(struct intel_iommu *iommu)
732{
733 return __iommu_calculate_agaw(iommu, MAX_AGAW_WIDTH);
734}
735
736/*
737 * calculate agaw for each iommu.
738 * "SAGAW" may be different across iommus, use a default agaw, and
739 * get a supported less agaw for iommus that don't support the default agaw.
740 */
741int iommu_calculate_agaw(struct intel_iommu *iommu)
742{
743 return __iommu_calculate_agaw(iommu, DEFAULT_DOMAIN_ADDRESS_WIDTH);
744}
745
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700746/* This functionin only returns single iommu in a domain */
Weidong Han8c11e792008-12-08 15:29:22 +0800747static struct intel_iommu *domain_get_iommu(struct dmar_domain *domain)
748{
749 int iommu_id;
750
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700751 /* si_domain and vm domain should not get here. */
Jiang Liuab8dfe22014-07-11 14:19:27 +0800752 BUG_ON(domain_type_is_vm_or_si(domain));
Joerg Roedel29a27712015-07-21 17:17:12 +0200753 for_each_domain_iommu(iommu_id, domain)
754 break;
755
Weidong Han8c11e792008-12-08 15:29:22 +0800756 if (iommu_id < 0 || iommu_id >= g_num_of_iommus)
757 return NULL;
758
759 return g_iommus[iommu_id];
760}
761
Weidong Han8e6040972008-12-08 15:49:06 +0800762static void domain_update_iommu_coherency(struct dmar_domain *domain)
763{
David Woodhoused0501962014-03-11 17:10:29 -0700764 struct dmar_drhd_unit *drhd;
765 struct intel_iommu *iommu;
Quentin Lambert2f119c72015-02-06 10:59:53 +0100766 bool found = false;
767 int i;
Weidong Han8e6040972008-12-08 15:49:06 +0800768
David Woodhoused0501962014-03-11 17:10:29 -0700769 domain->iommu_coherency = 1;
Weidong Han8e6040972008-12-08 15:49:06 +0800770
Joerg Roedel29a27712015-07-21 17:17:12 +0200771 for_each_domain_iommu(i, domain) {
Quentin Lambert2f119c72015-02-06 10:59:53 +0100772 found = true;
Weidong Han8e6040972008-12-08 15:49:06 +0800773 if (!ecap_coherent(g_iommus[i]->ecap)) {
774 domain->iommu_coherency = 0;
775 break;
776 }
Weidong Han8e6040972008-12-08 15:49:06 +0800777 }
David Woodhoused0501962014-03-11 17:10:29 -0700778 if (found)
779 return;
780
781 /* No hardware attached; use lowest common denominator */
782 rcu_read_lock();
783 for_each_active_iommu(iommu, drhd) {
784 if (!ecap_coherent(iommu->ecap)) {
785 domain->iommu_coherency = 0;
786 break;
787 }
788 }
789 rcu_read_unlock();
Weidong Han8e6040972008-12-08 15:49:06 +0800790}
791
Jiang Liu161f6932014-07-11 14:19:37 +0800792static int domain_update_iommu_snooping(struct intel_iommu *skip)
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100793{
Allen Kay8140a952011-10-14 12:32:17 -0700794 struct dmar_drhd_unit *drhd;
Jiang Liu161f6932014-07-11 14:19:37 +0800795 struct intel_iommu *iommu;
796 int ret = 1;
797
798 rcu_read_lock();
799 for_each_active_iommu(iommu, drhd) {
800 if (iommu != skip) {
801 if (!ecap_sc_support(iommu->ecap)) {
802 ret = 0;
803 break;
804 }
805 }
806 }
807 rcu_read_unlock();
808
809 return ret;
810}
811
812static int domain_update_iommu_superpage(struct intel_iommu *skip)
813{
814 struct dmar_drhd_unit *drhd;
815 struct intel_iommu *iommu;
Allen Kay8140a952011-10-14 12:32:17 -0700816 int mask = 0xf;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100817
818 if (!intel_iommu_superpage) {
Jiang Liu161f6932014-07-11 14:19:37 +0800819 return 0;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100820 }
821
Allen Kay8140a952011-10-14 12:32:17 -0700822 /* set iommu_superpage to the smallest common denominator */
Jiang Liu0e242612014-02-19 14:07:34 +0800823 rcu_read_lock();
Allen Kay8140a952011-10-14 12:32:17 -0700824 for_each_active_iommu(iommu, drhd) {
Jiang Liu161f6932014-07-11 14:19:37 +0800825 if (iommu != skip) {
826 mask &= cap_super_page_val(iommu->cap);
827 if (!mask)
828 break;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100829 }
830 }
Jiang Liu0e242612014-02-19 14:07:34 +0800831 rcu_read_unlock();
832
Jiang Liu161f6932014-07-11 14:19:37 +0800833 return fls(mask);
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100834}
835
Sheng Yang58c610b2009-03-18 15:33:05 +0800836/* Some capabilities may be different across iommus */
837static void domain_update_iommu_cap(struct dmar_domain *domain)
838{
839 domain_update_iommu_coherency(domain);
Jiang Liu161f6932014-07-11 14:19:37 +0800840 domain->iommu_snooping = domain_update_iommu_snooping(NULL);
841 domain->iommu_superpage = domain_update_iommu_superpage(NULL);
Sheng Yang58c610b2009-03-18 15:33:05 +0800842}
843
David Woodhouse03ecc322015-02-13 14:35:21 +0000844static inline struct context_entry *iommu_context_addr(struct intel_iommu *iommu,
845 u8 bus, u8 devfn, int alloc)
846{
847 struct root_entry *root = &iommu->root_entry[bus];
848 struct context_entry *context;
849 u64 *entry;
850
Joerg Roedel4df4eab2015-08-25 10:54:28 +0200851 entry = &root->lo;
David Woodhousec83b2f22015-06-12 10:15:49 +0100852 if (ecs_enabled(iommu)) {
David Woodhouse03ecc322015-02-13 14:35:21 +0000853 if (devfn >= 0x80) {
854 devfn -= 0x80;
855 entry = &root->hi;
856 }
857 devfn *= 2;
858 }
David Woodhouse03ecc322015-02-13 14:35:21 +0000859 if (*entry & 1)
860 context = phys_to_virt(*entry & VTD_PAGE_MASK);
861 else {
862 unsigned long phy_addr;
863 if (!alloc)
864 return NULL;
865
866 context = alloc_pgtable_page(iommu->node);
867 if (!context)
868 return NULL;
869
870 __iommu_flush_cache(iommu, (void *)context, CONTEXT_SIZE);
871 phy_addr = virt_to_phys((void *)context);
872 *entry = phy_addr | 1;
873 __iommu_flush_cache(iommu, entry, sizeof(*entry));
874 }
875 return &context[devfn];
876}
877
David Woodhouse4ed6a542015-05-11 14:59:20 +0100878static int iommu_dummy(struct device *dev)
879{
880 return dev->archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO;
881}
882
David Woodhouse156baca2014-03-09 14:00:57 -0700883static struct intel_iommu *device_to_iommu(struct device *dev, u8 *bus, u8 *devfn)
Weidong Hanc7151a82008-12-08 22:51:37 +0800884{
885 struct dmar_drhd_unit *drhd = NULL;
Jiang Liub683b232014-02-19 14:07:32 +0800886 struct intel_iommu *iommu;
David Woodhouse156baca2014-03-09 14:00:57 -0700887 struct device *tmp;
888 struct pci_dev *ptmp, *pdev = NULL;
Yijing Wangaa4d0662014-05-26 20:14:06 +0800889 u16 segment = 0;
Weidong Hanc7151a82008-12-08 22:51:37 +0800890 int i;
891
David Woodhouse4ed6a542015-05-11 14:59:20 +0100892 if (iommu_dummy(dev))
893 return NULL;
894
David Woodhouse156baca2014-03-09 14:00:57 -0700895 if (dev_is_pci(dev)) {
Ashok Raj1c387182016-10-21 15:32:05 -0700896 struct pci_dev *pf_pdev;
897
David Woodhouse156baca2014-03-09 14:00:57 -0700898 pdev = to_pci_dev(dev);
Ashok Raj1c387182016-10-21 15:32:05 -0700899 /* VFs aren't listed in scope tables; we need to look up
900 * the PF instead to find the IOMMU. */
901 pf_pdev = pci_physfn(pdev);
902 dev = &pf_pdev->dev;
David Woodhouse156baca2014-03-09 14:00:57 -0700903 segment = pci_domain_nr(pdev->bus);
Rafael J. Wysockica5b74d2015-03-16 23:49:08 +0100904 } else if (has_acpi_companion(dev))
David Woodhouse156baca2014-03-09 14:00:57 -0700905 dev = &ACPI_COMPANION(dev)->dev;
906
Jiang Liu0e242612014-02-19 14:07:34 +0800907 rcu_read_lock();
Jiang Liub683b232014-02-19 14:07:32 +0800908 for_each_active_iommu(iommu, drhd) {
David Woodhouse156baca2014-03-09 14:00:57 -0700909 if (pdev && segment != drhd->segment)
David Woodhouse276dbf992009-04-04 01:45:37 +0100910 continue;
Weidong Hanc7151a82008-12-08 22:51:37 +0800911
Jiang Liub683b232014-02-19 14:07:32 +0800912 for_each_active_dev_scope(drhd->devices,
David Woodhouse156baca2014-03-09 14:00:57 -0700913 drhd->devices_cnt, i, tmp) {
914 if (tmp == dev) {
Ashok Raj1c387182016-10-21 15:32:05 -0700915 /* For a VF use its original BDF# not that of the PF
916 * which we used for the IOMMU lookup. Strictly speaking
917 * we could do this for all PCI devices; we only need to
918 * get the BDF# from the scope table for ACPI matches. */
Koos Vriezen352c0212017-03-01 21:02:50 +0100919 if (pdev && pdev->is_virtfn)
Ashok Raj1c387182016-10-21 15:32:05 -0700920 goto got_pdev;
921
David Woodhouse156baca2014-03-09 14:00:57 -0700922 *bus = drhd->devices[i].bus;
923 *devfn = drhd->devices[i].devfn;
924 goto out;
925 }
926
927 if (!pdev || !dev_is_pci(tmp))
David Woodhouse832bd852014-03-07 15:08:36 +0000928 continue;
David Woodhouse156baca2014-03-09 14:00:57 -0700929
930 ptmp = to_pci_dev(tmp);
931 if (ptmp->subordinate &&
932 ptmp->subordinate->number <= pdev->bus->number &&
933 ptmp->subordinate->busn_res.end >= pdev->bus->number)
934 goto got_pdev;
David Woodhouse924b6232009-04-04 00:39:25 +0100935 }
Weidong Hanc7151a82008-12-08 22:51:37 +0800936
David Woodhouse156baca2014-03-09 14:00:57 -0700937 if (pdev && drhd->include_all) {
938 got_pdev:
939 *bus = pdev->bus->number;
940 *devfn = pdev->devfn;
Jiang Liub683b232014-02-19 14:07:32 +0800941 goto out;
David Woodhouse156baca2014-03-09 14:00:57 -0700942 }
Weidong Hanc7151a82008-12-08 22:51:37 +0800943 }
Jiang Liub683b232014-02-19 14:07:32 +0800944 iommu = NULL;
David Woodhouse156baca2014-03-09 14:00:57 -0700945 out:
Jiang Liu0e242612014-02-19 14:07:34 +0800946 rcu_read_unlock();
Weidong Hanc7151a82008-12-08 22:51:37 +0800947
Jiang Liub683b232014-02-19 14:07:32 +0800948 return iommu;
Weidong Hanc7151a82008-12-08 22:51:37 +0800949}
950
Weidong Han5331fe62008-12-08 23:00:00 +0800951static void domain_flush_cache(struct dmar_domain *domain,
952 void *addr, int size)
953{
954 if (!domain->iommu_coherency)
955 clflush_cache_range(addr, size);
956}
957
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700958static int device_context_mapped(struct intel_iommu *iommu, u8 bus, u8 devfn)
959{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700960 struct context_entry *context;
David Woodhouse03ecc322015-02-13 14:35:21 +0000961 int ret = 0;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700962 unsigned long flags;
963
964 spin_lock_irqsave(&iommu->lock, flags);
David Woodhouse03ecc322015-02-13 14:35:21 +0000965 context = iommu_context_addr(iommu, bus, devfn, 0);
966 if (context)
967 ret = context_present(context);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700968 spin_unlock_irqrestore(&iommu->lock, flags);
969 return ret;
970}
971
972static void clear_context_table(struct intel_iommu *iommu, u8 bus, u8 devfn)
973{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700974 struct context_entry *context;
975 unsigned long flags;
976
977 spin_lock_irqsave(&iommu->lock, flags);
David Woodhouse03ecc322015-02-13 14:35:21 +0000978 context = iommu_context_addr(iommu, bus, devfn, 0);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700979 if (context) {
David Woodhouse03ecc322015-02-13 14:35:21 +0000980 context_clear_entry(context);
981 __iommu_flush_cache(iommu, context, sizeof(*context));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700982 }
983 spin_unlock_irqrestore(&iommu->lock, flags);
984}
985
986static void free_context_table(struct intel_iommu *iommu)
987{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700988 int i;
989 unsigned long flags;
990 struct context_entry *context;
991
992 spin_lock_irqsave(&iommu->lock, flags);
993 if (!iommu->root_entry) {
994 goto out;
995 }
996 for (i = 0; i < ROOT_ENTRY_NR; i++) {
David Woodhouse03ecc322015-02-13 14:35:21 +0000997 context = iommu_context_addr(iommu, i, 0, 0);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700998 if (context)
999 free_pgtable_page(context);
David Woodhouse03ecc322015-02-13 14:35:21 +00001000
David Woodhousec83b2f22015-06-12 10:15:49 +01001001 if (!ecs_enabled(iommu))
David Woodhouse03ecc322015-02-13 14:35:21 +00001002 continue;
1003
1004 context = iommu_context_addr(iommu, i, 0x80, 0);
1005 if (context)
1006 free_pgtable_page(context);
1007
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001008 }
1009 free_pgtable_page(iommu->root_entry);
1010 iommu->root_entry = NULL;
1011out:
1012 spin_unlock_irqrestore(&iommu->lock, flags);
1013}
1014
David Woodhouseb026fd22009-06-28 10:37:25 +01001015static struct dma_pte *pfn_to_dma_pte(struct dmar_domain *domain,
David Woodhouse5cf0a762014-03-19 16:07:49 +00001016 unsigned long pfn, int *target_level)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001017{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001018 struct dma_pte *parent, *pte = NULL;
1019 int level = agaw_to_level(domain->agaw);
Allen Kay4399c8b2011-10-14 12:32:46 -07001020 int offset;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001021
1022 BUG_ON(!domain->pgd);
Julian Stecklinaf9423602013-10-09 10:03:52 +02001023
Jiang Liu162d1b12014-07-11 14:19:35 +08001024 if (!domain_pfn_supported(domain, pfn))
Julian Stecklinaf9423602013-10-09 10:03:52 +02001025 /* Address beyond IOMMU's addressing capabilities. */
1026 return NULL;
1027
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001028 parent = domain->pgd;
1029
David Woodhouse5cf0a762014-03-19 16:07:49 +00001030 while (1) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001031 void *tmp_page;
1032
David Woodhouseb026fd22009-06-28 10:37:25 +01001033 offset = pfn_level_offset(pfn, level);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001034 pte = &parent[offset];
David Woodhouse5cf0a762014-03-19 16:07:49 +00001035 if (!*target_level && (dma_pte_superpage(pte) || !dma_pte_present(pte)))
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001036 break;
David Woodhouse5cf0a762014-03-19 16:07:49 +00001037 if (level == *target_level)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001038 break;
1039
Mark McLoughlin19c239c2008-11-21 16:56:53 +00001040 if (!dma_pte_present(pte)) {
David Woodhousec85994e2009-07-01 19:21:24 +01001041 uint64_t pteval;
1042
Suresh Siddha4c923d42009-10-02 11:01:24 -07001043 tmp_page = alloc_pgtable_page(domain->nid);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001044
David Woodhouse206a73c12009-07-01 19:30:28 +01001045 if (!tmp_page)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001046 return NULL;
David Woodhouse206a73c12009-07-01 19:30:28 +01001047
David Woodhousec85994e2009-07-01 19:21:24 +01001048 domain_flush_cache(domain, tmp_page, VTD_PAGE_SIZE);
Benjamin LaHaise64de5af2009-09-16 21:05:55 -04001049 pteval = ((uint64_t)virt_to_dma_pfn(tmp_page) << VTD_PAGE_SHIFT) | DMA_PTE_READ | DMA_PTE_WRITE;
Yijing Wangeffad4b2014-05-26 20:13:47 +08001050 if (cmpxchg64(&pte->val, 0ULL, pteval))
David Woodhousec85994e2009-07-01 19:21:24 +01001051 /* Someone else set it while we were thinking; use theirs. */
1052 free_pgtable_page(tmp_page);
Yijing Wangeffad4b2014-05-26 20:13:47 +08001053 else
David Woodhousec85994e2009-07-01 19:21:24 +01001054 domain_flush_cache(domain, pte, sizeof(*pte));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001055 }
David Woodhouse5cf0a762014-03-19 16:07:49 +00001056 if (level == 1)
1057 break;
1058
Mark McLoughlin19c239c2008-11-21 16:56:53 +00001059 parent = phys_to_virt(dma_pte_addr(pte));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001060 level--;
1061 }
1062
David Woodhouse5cf0a762014-03-19 16:07:49 +00001063 if (!*target_level)
1064 *target_level = level;
1065
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001066 return pte;
1067}
1068
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001069
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001070/* return address's pte at specific level */
David Woodhouse90dcfb52009-06-27 17:14:59 +01001071static struct dma_pte *dma_pfn_level_pte(struct dmar_domain *domain,
1072 unsigned long pfn,
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001073 int level, int *large_page)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001074{
1075 struct dma_pte *parent, *pte = NULL;
1076 int total = agaw_to_level(domain->agaw);
1077 int offset;
1078
1079 parent = domain->pgd;
1080 while (level <= total) {
David Woodhouse90dcfb52009-06-27 17:14:59 +01001081 offset = pfn_level_offset(pfn, total);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001082 pte = &parent[offset];
1083 if (level == total)
1084 return pte;
1085
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001086 if (!dma_pte_present(pte)) {
1087 *large_page = total;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001088 break;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001089 }
1090
Yijing Wange16922a2014-05-20 20:37:51 +08001091 if (dma_pte_superpage(pte)) {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001092 *large_page = total;
1093 return pte;
1094 }
1095
Mark McLoughlin19c239c2008-11-21 16:56:53 +00001096 parent = phys_to_virt(dma_pte_addr(pte));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001097 total--;
1098 }
1099 return NULL;
1100}
1101
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001102/* clear last level pte, a tlb flush should be followed */
David Woodhouse5cf0a762014-03-19 16:07:49 +00001103static void dma_pte_clear_range(struct dmar_domain *domain,
David Woodhouse595badf2009-06-27 22:09:11 +01001104 unsigned long start_pfn,
1105 unsigned long last_pfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001106{
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001107 unsigned int large_page = 1;
David Woodhouse310a5ab2009-06-28 18:52:20 +01001108 struct dma_pte *first_pte, *pte;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001109
Jiang Liu162d1b12014-07-11 14:19:35 +08001110 BUG_ON(!domain_pfn_supported(domain, start_pfn));
1111 BUG_ON(!domain_pfn_supported(domain, last_pfn));
David Woodhouse59c36282009-09-19 07:36:28 -07001112 BUG_ON(start_pfn > last_pfn);
David Woodhouse66eae842009-06-27 19:00:32 +01001113
David Woodhouse04b18e62009-06-27 19:15:01 +01001114 /* we don't need lock here; nobody else touches the iova range */
David Woodhouse59c36282009-09-19 07:36:28 -07001115 do {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001116 large_page = 1;
1117 first_pte = pte = dma_pfn_level_pte(domain, start_pfn, 1, &large_page);
David Woodhouse310a5ab2009-06-28 18:52:20 +01001118 if (!pte) {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001119 start_pfn = align_to_level(start_pfn + 1, large_page + 1);
David Woodhouse310a5ab2009-06-28 18:52:20 +01001120 continue;
1121 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001122 do {
David Woodhouse310a5ab2009-06-28 18:52:20 +01001123 dma_clear_pte(pte);
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001124 start_pfn += lvl_to_nr_pages(large_page);
David Woodhouse310a5ab2009-06-28 18:52:20 +01001125 pte++;
David Woodhouse75e6bf92009-07-02 11:21:16 +01001126 } while (start_pfn <= last_pfn && !first_pte_in_page(pte));
1127
David Woodhouse310a5ab2009-06-28 18:52:20 +01001128 domain_flush_cache(domain, first_pte,
1129 (void *)pte - (void *)first_pte);
David Woodhouse59c36282009-09-19 07:36:28 -07001130
1131 } while (start_pfn && start_pfn <= last_pfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001132}
1133
Alex Williamson3269ee02013-06-15 10:27:19 -06001134static void dma_pte_free_level(struct dmar_domain *domain, int level,
1135 struct dma_pte *pte, unsigned long pfn,
1136 unsigned long start_pfn, unsigned long last_pfn)
1137{
1138 pfn = max(start_pfn, pfn);
1139 pte = &pte[pfn_level_offset(pfn, level)];
1140
1141 do {
1142 unsigned long level_pfn;
1143 struct dma_pte *level_pte;
1144
1145 if (!dma_pte_present(pte) || dma_pte_superpage(pte))
1146 goto next;
1147
David Dillowc19bfc62017-01-30 19:11:11 -08001148 level_pfn = pfn & level_mask(level);
Alex Williamson3269ee02013-06-15 10:27:19 -06001149 level_pte = phys_to_virt(dma_pte_addr(pte));
1150
1151 if (level > 2)
1152 dma_pte_free_level(domain, level - 1, level_pte,
1153 level_pfn, start_pfn, last_pfn);
1154
1155 /* If range covers entire pagetable, free it */
1156 if (!(start_pfn > level_pfn ||
Alex Williamson08336fd2014-01-21 15:48:18 -08001157 last_pfn < level_pfn + level_size(level) - 1)) {
Alex Williamson3269ee02013-06-15 10:27:19 -06001158 dma_clear_pte(pte);
1159 domain_flush_cache(domain, pte, sizeof(*pte));
1160 free_pgtable_page(level_pte);
1161 }
1162next:
1163 pfn += level_size(level);
1164 } while (!first_pte_in_page(++pte) && pfn <= last_pfn);
1165}
1166
Michael S. Tsirkin3d1a2442016-03-23 20:34:19 +02001167/* clear last level (leaf) ptes and free page table pages. */
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001168static void dma_pte_free_pagetable(struct dmar_domain *domain,
David Woodhoused794dc92009-06-28 00:27:49 +01001169 unsigned long start_pfn,
1170 unsigned long last_pfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001171{
Jiang Liu162d1b12014-07-11 14:19:35 +08001172 BUG_ON(!domain_pfn_supported(domain, start_pfn));
1173 BUG_ON(!domain_pfn_supported(domain, last_pfn));
David Woodhouse59c36282009-09-19 07:36:28 -07001174 BUG_ON(start_pfn > last_pfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001175
Jiang Liud41a4ad2014-07-11 14:19:34 +08001176 dma_pte_clear_range(domain, start_pfn, last_pfn);
1177
David Woodhousef3a0a522009-06-30 03:40:07 +01001178 /* We don't need lock here; nobody else touches the iova range */
Alex Williamson3269ee02013-06-15 10:27:19 -06001179 dma_pte_free_level(domain, agaw_to_level(domain->agaw),
1180 domain->pgd, 0, start_pfn, last_pfn);
David Woodhouse6660c632009-06-27 22:41:00 +01001181
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001182 /* free pgd */
David Woodhoused794dc92009-06-28 00:27:49 +01001183 if (start_pfn == 0 && last_pfn == DOMAIN_MAX_PFN(domain->gaw)) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001184 free_pgtable_page(domain->pgd);
1185 domain->pgd = NULL;
1186 }
1187}
1188
David Woodhouseea8ea462014-03-05 17:09:32 +00001189/* When a page at a given level is being unlinked from its parent, we don't
1190 need to *modify* it at all. All we need to do is make a list of all the
1191 pages which can be freed just as soon as we've flushed the IOTLB and we
1192 know the hardware page-walk will no longer touch them.
1193 The 'pte' argument is the *parent* PTE, pointing to the page that is to
1194 be freed. */
1195static struct page *dma_pte_list_pagetables(struct dmar_domain *domain,
1196 int level, struct dma_pte *pte,
1197 struct page *freelist)
1198{
1199 struct page *pg;
1200
1201 pg = pfn_to_page(dma_pte_addr(pte) >> PAGE_SHIFT);
1202 pg->freelist = freelist;
1203 freelist = pg;
1204
1205 if (level == 1)
1206 return freelist;
1207
Jiang Liuadeb2592014-04-09 10:20:39 +08001208 pte = page_address(pg);
1209 do {
David Woodhouseea8ea462014-03-05 17:09:32 +00001210 if (dma_pte_present(pte) && !dma_pte_superpage(pte))
1211 freelist = dma_pte_list_pagetables(domain, level - 1,
1212 pte, freelist);
Jiang Liuadeb2592014-04-09 10:20:39 +08001213 pte++;
1214 } while (!first_pte_in_page(pte));
David Woodhouseea8ea462014-03-05 17:09:32 +00001215
1216 return freelist;
1217}
1218
1219static struct page *dma_pte_clear_level(struct dmar_domain *domain, int level,
1220 struct dma_pte *pte, unsigned long pfn,
1221 unsigned long start_pfn,
1222 unsigned long last_pfn,
1223 struct page *freelist)
1224{
1225 struct dma_pte *first_pte = NULL, *last_pte = NULL;
1226
1227 pfn = max(start_pfn, pfn);
1228 pte = &pte[pfn_level_offset(pfn, level)];
1229
1230 do {
1231 unsigned long level_pfn;
1232
1233 if (!dma_pte_present(pte))
1234 goto next;
1235
1236 level_pfn = pfn & level_mask(level);
1237
1238 /* If range covers entire pagetable, free it */
1239 if (start_pfn <= level_pfn &&
1240 last_pfn >= level_pfn + level_size(level) - 1) {
1241 /* These suborbinate page tables are going away entirely. Don't
1242 bother to clear them; we're just going to *free* them. */
1243 if (level > 1 && !dma_pte_superpage(pte))
1244 freelist = dma_pte_list_pagetables(domain, level - 1, pte, freelist);
1245
1246 dma_clear_pte(pte);
1247 if (!first_pte)
1248 first_pte = pte;
1249 last_pte = pte;
1250 } else if (level > 1) {
1251 /* Recurse down into a level that isn't *entirely* obsolete */
1252 freelist = dma_pte_clear_level(domain, level - 1,
1253 phys_to_virt(dma_pte_addr(pte)),
1254 level_pfn, start_pfn, last_pfn,
1255 freelist);
1256 }
1257next:
1258 pfn += level_size(level);
1259 } while (!first_pte_in_page(++pte) && pfn <= last_pfn);
1260
1261 if (first_pte)
1262 domain_flush_cache(domain, first_pte,
1263 (void *)++last_pte - (void *)first_pte);
1264
1265 return freelist;
1266}
1267
1268/* We can't just free the pages because the IOMMU may still be walking
1269 the page tables, and may have cached the intermediate levels. The
1270 pages can only be freed after the IOTLB flush has been done. */
Joerg Roedelb6904202015-08-13 11:32:18 +02001271static struct page *domain_unmap(struct dmar_domain *domain,
1272 unsigned long start_pfn,
1273 unsigned long last_pfn)
David Woodhouseea8ea462014-03-05 17:09:32 +00001274{
David Woodhouseea8ea462014-03-05 17:09:32 +00001275 struct page *freelist = NULL;
1276
Jiang Liu162d1b12014-07-11 14:19:35 +08001277 BUG_ON(!domain_pfn_supported(domain, start_pfn));
1278 BUG_ON(!domain_pfn_supported(domain, last_pfn));
David Woodhouseea8ea462014-03-05 17:09:32 +00001279 BUG_ON(start_pfn > last_pfn);
1280
1281 /* we don't need lock here; nobody else touches the iova range */
1282 freelist = dma_pte_clear_level(domain, agaw_to_level(domain->agaw),
1283 domain->pgd, 0, start_pfn, last_pfn, NULL);
1284
1285 /* free pgd */
1286 if (start_pfn == 0 && last_pfn == DOMAIN_MAX_PFN(domain->gaw)) {
1287 struct page *pgd_page = virt_to_page(domain->pgd);
1288 pgd_page->freelist = freelist;
1289 freelist = pgd_page;
1290
1291 domain->pgd = NULL;
1292 }
1293
1294 return freelist;
1295}
1296
Joerg Roedelb6904202015-08-13 11:32:18 +02001297static void dma_free_pagelist(struct page *freelist)
David Woodhouseea8ea462014-03-05 17:09:32 +00001298{
1299 struct page *pg;
1300
1301 while ((pg = freelist)) {
1302 freelist = pg->freelist;
1303 free_pgtable_page(page_address(pg));
1304 }
1305}
1306
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001307/* iommu handling */
1308static int iommu_alloc_root_entry(struct intel_iommu *iommu)
1309{
1310 struct root_entry *root;
1311 unsigned long flags;
1312
Suresh Siddha4c923d42009-10-02 11:01:24 -07001313 root = (struct root_entry *)alloc_pgtable_page(iommu->node);
Jiang Liuffebeb42014-11-09 22:48:02 +08001314 if (!root) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001315 pr_err("Allocating root entry for %s failed\n",
Jiang Liuffebeb42014-11-09 22:48:02 +08001316 iommu->name);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001317 return -ENOMEM;
Jiang Liuffebeb42014-11-09 22:48:02 +08001318 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001319
Fenghua Yu5b6985c2008-10-16 18:02:32 -07001320 __iommu_flush_cache(iommu, root, ROOT_SIZE);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001321
1322 spin_lock_irqsave(&iommu->lock, flags);
1323 iommu->root_entry = root;
1324 spin_unlock_irqrestore(&iommu->lock, flags);
1325
1326 return 0;
1327}
1328
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001329static void iommu_set_root_entry(struct intel_iommu *iommu)
1330{
David Woodhouse03ecc322015-02-13 14:35:21 +00001331 u64 addr;
David Woodhousec416daa2009-05-10 20:30:58 +01001332 u32 sts;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001333 unsigned long flag;
1334
David Woodhouse03ecc322015-02-13 14:35:21 +00001335 addr = virt_to_phys(iommu->root_entry);
David Woodhousec83b2f22015-06-12 10:15:49 +01001336 if (ecs_enabled(iommu))
David Woodhouse03ecc322015-02-13 14:35:21 +00001337 addr |= DMA_RTADDR_RTT;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001338
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001339 raw_spin_lock_irqsave(&iommu->register_lock, flag);
David Woodhouse03ecc322015-02-13 14:35:21 +00001340 dmar_writeq(iommu->reg + DMAR_RTADDR_REG, addr);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001341
David Woodhousec416daa2009-05-10 20:30:58 +01001342 writel(iommu->gcmd | DMA_GCMD_SRTP, iommu->reg + DMAR_GCMD_REG);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001343
1344 /* Make sure hardware complete it */
1345 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001346 readl, (sts & DMA_GSTS_RTPS), sts);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001347
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001348 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001349}
1350
1351static void iommu_flush_write_buffer(struct intel_iommu *iommu)
1352{
1353 u32 val;
1354 unsigned long flag;
1355
David Woodhouse9af88142009-02-13 23:18:03 +00001356 if (!rwbf_quirk && !cap_rwbf(iommu->cap))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001357 return;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001358
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001359 raw_spin_lock_irqsave(&iommu->register_lock, flag);
David Woodhouse462b60f2009-05-10 20:18:18 +01001360 writel(iommu->gcmd | DMA_GCMD_WBF, iommu->reg + DMAR_GCMD_REG);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001361
1362 /* Make sure hardware complete it */
1363 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001364 readl, (!(val & DMA_GSTS_WBFS)), val);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001365
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001366 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001367}
1368
1369/* return value determine if we need a write buffer flush */
David Woodhouse4c25a2c2009-05-10 17:16:06 +01001370static void __iommu_flush_context(struct intel_iommu *iommu,
1371 u16 did, u16 source_id, u8 function_mask,
1372 u64 type)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001373{
1374 u64 val = 0;
1375 unsigned long flag;
1376
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001377 switch (type) {
1378 case DMA_CCMD_GLOBAL_INVL:
1379 val = DMA_CCMD_GLOBAL_INVL;
1380 break;
1381 case DMA_CCMD_DOMAIN_INVL:
1382 val = DMA_CCMD_DOMAIN_INVL|DMA_CCMD_DID(did);
1383 break;
1384 case DMA_CCMD_DEVICE_INVL:
1385 val = DMA_CCMD_DEVICE_INVL|DMA_CCMD_DID(did)
1386 | DMA_CCMD_SID(source_id) | DMA_CCMD_FM(function_mask);
1387 break;
1388 default:
1389 BUG();
1390 }
1391 val |= DMA_CCMD_ICC;
1392
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001393 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001394 dmar_writeq(iommu->reg + DMAR_CCMD_REG, val);
1395
1396 /* Make sure hardware complete it */
1397 IOMMU_WAIT_OP(iommu, DMAR_CCMD_REG,
1398 dmar_readq, (!(val & DMA_CCMD_ICC)), val);
1399
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001400 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001401}
1402
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001403/* return value determine if we need a write buffer flush */
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01001404static void __iommu_flush_iotlb(struct intel_iommu *iommu, u16 did,
1405 u64 addr, unsigned int size_order, u64 type)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001406{
1407 int tlb_offset = ecap_iotlb_offset(iommu->ecap);
1408 u64 val = 0, val_iva = 0;
1409 unsigned long flag;
1410
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001411 switch (type) {
1412 case DMA_TLB_GLOBAL_FLUSH:
1413 /* global flush doesn't need set IVA_REG */
1414 val = DMA_TLB_GLOBAL_FLUSH|DMA_TLB_IVT;
1415 break;
1416 case DMA_TLB_DSI_FLUSH:
1417 val = DMA_TLB_DSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
1418 break;
1419 case DMA_TLB_PSI_FLUSH:
1420 val = DMA_TLB_PSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
David Woodhouseea8ea462014-03-05 17:09:32 +00001421 /* IH bit is passed in as part of address */
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001422 val_iva = size_order | addr;
1423 break;
1424 default:
1425 BUG();
1426 }
1427 /* Note: set drain read/write */
1428#if 0
1429 /*
1430 * This is probably to be super secure.. Looks like we can
1431 * ignore it without any impact.
1432 */
1433 if (cap_read_drain(iommu->cap))
1434 val |= DMA_TLB_READ_DRAIN;
1435#endif
1436 if (cap_write_drain(iommu->cap))
1437 val |= DMA_TLB_WRITE_DRAIN;
1438
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001439 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001440 /* Note: Only uses first TLB reg currently */
1441 if (val_iva)
1442 dmar_writeq(iommu->reg + tlb_offset, val_iva);
1443 dmar_writeq(iommu->reg + tlb_offset + 8, val);
1444
1445 /* Make sure hardware complete it */
1446 IOMMU_WAIT_OP(iommu, tlb_offset + 8,
1447 dmar_readq, (!(val & DMA_TLB_IVT)), val);
1448
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001449 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001450
1451 /* check IOTLB invalidation granularity */
1452 if (DMA_TLB_IAIG(val) == 0)
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001453 pr_err("Flush IOTLB failed\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001454 if (DMA_TLB_IAIG(val) != DMA_TLB_IIRG(type))
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001455 pr_debug("TLB flush request %Lx, actual %Lx\n",
Fenghua Yu5b6985c2008-10-16 18:02:32 -07001456 (unsigned long long)DMA_TLB_IIRG(type),
1457 (unsigned long long)DMA_TLB_IAIG(val));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001458}
1459
David Woodhouse64ae8922014-03-09 12:52:30 -07001460static struct device_domain_info *
1461iommu_support_dev_iotlb (struct dmar_domain *domain, struct intel_iommu *iommu,
1462 u8 bus, u8 devfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001463{
Yu Zhao93a23a72009-05-18 13:51:37 +08001464 struct device_domain_info *info;
Yu Zhao93a23a72009-05-18 13:51:37 +08001465
Joerg Roedel55d94042015-07-22 16:50:40 +02001466 assert_spin_locked(&device_domain_lock);
1467
Yu Zhao93a23a72009-05-18 13:51:37 +08001468 if (!iommu->qi)
1469 return NULL;
1470
Yu Zhao93a23a72009-05-18 13:51:37 +08001471 list_for_each_entry(info, &domain->devices, link)
Jiang Liuc3b497c2014-07-11 14:19:25 +08001472 if (info->iommu == iommu && info->bus == bus &&
1473 info->devfn == devfn) {
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001474 if (info->ats_supported && info->dev)
1475 return info;
Yu Zhao93a23a72009-05-18 13:51:37 +08001476 break;
1477 }
Yu Zhao93a23a72009-05-18 13:51:37 +08001478
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001479 return NULL;
Yu Zhao93a23a72009-05-18 13:51:37 +08001480}
1481
Omer Peleg0824c592016-04-20 19:03:35 +03001482static void domain_update_iotlb(struct dmar_domain *domain)
1483{
1484 struct device_domain_info *info;
1485 bool has_iotlb_device = false;
1486
1487 assert_spin_locked(&device_domain_lock);
1488
1489 list_for_each_entry(info, &domain->devices, link) {
1490 struct pci_dev *pdev;
1491
1492 if (!info->dev || !dev_is_pci(info->dev))
1493 continue;
1494
1495 pdev = to_pci_dev(info->dev);
1496 if (pdev->ats_enabled) {
1497 has_iotlb_device = true;
1498 break;
1499 }
1500 }
1501
1502 domain->has_iotlb_device = has_iotlb_device;
1503}
1504
Yu Zhao93a23a72009-05-18 13:51:37 +08001505static void iommu_enable_dev_iotlb(struct device_domain_info *info)
1506{
Bjorn Helgaasfb0cc3a2015-07-20 09:10:36 -05001507 struct pci_dev *pdev;
1508
Omer Peleg0824c592016-04-20 19:03:35 +03001509 assert_spin_locked(&device_domain_lock);
1510
David Woodhouse0bcb3e22014-03-06 17:12:03 +00001511 if (!info || !dev_is_pci(info->dev))
Yu Zhao93a23a72009-05-18 13:51:37 +08001512 return;
1513
Bjorn Helgaasfb0cc3a2015-07-20 09:10:36 -05001514 pdev = to_pci_dev(info->dev);
Jacob Panb68377c2018-06-07 09:57:00 -07001515 /* For IOMMU that supports device IOTLB throttling (DIT), we assign
1516 * PFSID to the invalidation desc of a VF such that IOMMU HW can gauge
1517 * queue depth at PF level. If DIT is not set, PFSID will be treated as
1518 * reserved, which should be set to 0.
1519 */
1520 if (!ecap_dit(info->iommu->ecap))
1521 info->pfsid = 0;
1522 else {
1523 struct pci_dev *pf_pdev;
1524
1525 /* pdev will be returned if device is not a vf */
1526 pf_pdev = pci_physfn(pdev);
1527 info->pfsid = PCI_DEVID(pf_pdev->bus->number, pf_pdev->devfn);
1528 }
Bjorn Helgaasfb0cc3a2015-07-20 09:10:36 -05001529
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001530#ifdef CONFIG_INTEL_IOMMU_SVM
1531 /* The PCIe spec, in its wisdom, declares that the behaviour of
1532 the device if you enable PASID support after ATS support is
1533 undefined. So always enable PASID support on devices which
1534 have it, even if we can't yet know if we're ever going to
1535 use it. */
1536 if (info->pasid_supported && !pci_enable_pasid(pdev, info->pasid_supported & ~1))
1537 info->pasid_enabled = 1;
1538
1539 if (info->pri_supported && !pci_reset_pri(pdev) && !pci_enable_pri(pdev, 32))
1540 info->pri_enabled = 1;
1541#endif
1542 if (info->ats_supported && !pci_enable_ats(pdev, VTD_PAGE_SHIFT)) {
1543 info->ats_enabled = 1;
Omer Peleg0824c592016-04-20 19:03:35 +03001544 domain_update_iotlb(info->domain);
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001545 info->ats_qdep = pci_ats_queue_depth(pdev);
1546 }
Yu Zhao93a23a72009-05-18 13:51:37 +08001547}
1548
1549static void iommu_disable_dev_iotlb(struct device_domain_info *info)
1550{
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001551 struct pci_dev *pdev;
1552
Omer Peleg0824c592016-04-20 19:03:35 +03001553 assert_spin_locked(&device_domain_lock);
1554
Jeremy McNicollda972fb2016-01-14 21:33:06 -08001555 if (!dev_is_pci(info->dev))
Yu Zhao93a23a72009-05-18 13:51:37 +08001556 return;
1557
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001558 pdev = to_pci_dev(info->dev);
1559
1560 if (info->ats_enabled) {
1561 pci_disable_ats(pdev);
1562 info->ats_enabled = 0;
Omer Peleg0824c592016-04-20 19:03:35 +03001563 domain_update_iotlb(info->domain);
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001564 }
1565#ifdef CONFIG_INTEL_IOMMU_SVM
1566 if (info->pri_enabled) {
1567 pci_disable_pri(pdev);
1568 info->pri_enabled = 0;
1569 }
1570 if (info->pasid_enabled) {
1571 pci_disable_pasid(pdev);
1572 info->pasid_enabled = 0;
1573 }
1574#endif
Yu Zhao93a23a72009-05-18 13:51:37 +08001575}
1576
1577static void iommu_flush_dev_iotlb(struct dmar_domain *domain,
1578 u64 addr, unsigned mask)
1579{
1580 u16 sid, qdep;
1581 unsigned long flags;
1582 struct device_domain_info *info;
1583
Omer Peleg0824c592016-04-20 19:03:35 +03001584 if (!domain->has_iotlb_device)
1585 return;
1586
Yu Zhao93a23a72009-05-18 13:51:37 +08001587 spin_lock_irqsave(&device_domain_lock, flags);
1588 list_for_each_entry(info, &domain->devices, link) {
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001589 if (!info->ats_enabled)
Yu Zhao93a23a72009-05-18 13:51:37 +08001590 continue;
1591
1592 sid = info->bus << 8 | info->devfn;
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001593 qdep = info->ats_qdep;
Jacob Panb68377c2018-06-07 09:57:00 -07001594 qi_flush_dev_iotlb(info->iommu, sid, info->pfsid,
1595 qdep, addr, mask);
Yu Zhao93a23a72009-05-18 13:51:37 +08001596 }
1597 spin_unlock_irqrestore(&device_domain_lock, flags);
1598}
1599
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02001600static void iommu_flush_iotlb_psi(struct intel_iommu *iommu,
1601 struct dmar_domain *domain,
1602 unsigned long pfn, unsigned int pages,
1603 int ih, int map)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001604{
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001605 unsigned int mask = ilog2(__roundup_pow_of_two(pages));
David Woodhouse03d6a242009-06-28 15:33:46 +01001606 uint64_t addr = (uint64_t)pfn << VTD_PAGE_SHIFT;
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02001607 u16 did = domain->iommu_did[iommu->seq_id];
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001608
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001609 BUG_ON(pages == 0);
1610
David Woodhouseea8ea462014-03-05 17:09:32 +00001611 if (ih)
1612 ih = 1 << 6;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001613 /*
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001614 * Fallback to domain selective flush if no PSI support or the size is
1615 * too big.
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001616 * PSI requires page size to be 2 ^ x, and the base address is naturally
1617 * aligned to the size
1618 */
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001619 if (!cap_pgsel_inv(iommu->cap) || mask > cap_max_amask_val(iommu->cap))
1620 iommu->flush.flush_iotlb(iommu, did, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01001621 DMA_TLB_DSI_FLUSH);
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001622 else
David Woodhouseea8ea462014-03-05 17:09:32 +00001623 iommu->flush.flush_iotlb(iommu, did, addr | ih, mask,
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001624 DMA_TLB_PSI_FLUSH);
Yu Zhaobf92df32009-06-29 11:31:45 +08001625
1626 /*
Nadav Amit82653632010-04-01 13:24:40 +03001627 * In caching mode, changes of pages from non-present to present require
1628 * flush. However, device IOTLB doesn't need to be flushed in this case.
Yu Zhaobf92df32009-06-29 11:31:45 +08001629 */
Nadav Amit82653632010-04-01 13:24:40 +03001630 if (!cap_caching_mode(iommu->cap) || !map)
Peter Xub5c2e602018-01-10 13:51:37 +08001631 iommu_flush_dev_iotlb(domain, addr, mask);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001632}
1633
mark grossf8bab732008-02-08 04:18:38 -08001634static void iommu_disable_protect_mem_regions(struct intel_iommu *iommu)
1635{
1636 u32 pmen;
1637 unsigned long flags;
1638
Lu Baolu41f08cc2019-03-20 09:58:33 +08001639 if (!cap_plmr(iommu->cap) && !cap_phmr(iommu->cap))
1640 return;
1641
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001642 raw_spin_lock_irqsave(&iommu->register_lock, flags);
mark grossf8bab732008-02-08 04:18:38 -08001643 pmen = readl(iommu->reg + DMAR_PMEN_REG);
1644 pmen &= ~DMA_PMEN_EPM;
1645 writel(pmen, iommu->reg + DMAR_PMEN_REG);
1646
1647 /* wait for the protected region status bit to clear */
1648 IOMMU_WAIT_OP(iommu, DMAR_PMEN_REG,
1649 readl, !(pmen & DMA_PMEN_PRS), pmen);
1650
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001651 raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
mark grossf8bab732008-02-08 04:18:38 -08001652}
1653
Jiang Liu2a41cce2014-07-11 14:19:33 +08001654static void iommu_enable_translation(struct intel_iommu *iommu)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001655{
1656 u32 sts;
1657 unsigned long flags;
1658
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001659 raw_spin_lock_irqsave(&iommu->register_lock, flags);
David Woodhousec416daa2009-05-10 20:30:58 +01001660 iommu->gcmd |= DMA_GCMD_TE;
1661 writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001662
1663 /* Make sure hardware complete it */
1664 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001665 readl, (sts & DMA_GSTS_TES), sts);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001666
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001667 raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001668}
1669
Jiang Liu2a41cce2014-07-11 14:19:33 +08001670static void iommu_disable_translation(struct intel_iommu *iommu)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001671{
1672 u32 sts;
1673 unsigned long flag;
1674
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001675 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001676 iommu->gcmd &= ~DMA_GCMD_TE;
1677 writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
1678
1679 /* Make sure hardware complete it */
1680 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001681 readl, (!(sts & DMA_GSTS_TES)), sts);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001682
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001683 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001684}
1685
Keshavamurthy, Anil S3460a6d2007-10-21 16:41:54 -07001686
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001687static int iommu_init_domains(struct intel_iommu *iommu)
1688{
Joerg Roedel8bf47812015-07-21 10:41:21 +02001689 u32 ndomains, nlongs;
1690 size_t size;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001691
1692 ndomains = cap_ndoms(iommu->cap);
Joerg Roedel8bf47812015-07-21 10:41:21 +02001693 pr_debug("%s: Number of Domains supported <%d>\n",
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001694 iommu->name, ndomains);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001695 nlongs = BITS_TO_LONGS(ndomains);
1696
Donald Dutile94a91b52009-08-20 16:51:34 -04001697 spin_lock_init(&iommu->lock);
1698
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001699 iommu->domain_ids = kcalloc(nlongs, sizeof(unsigned long), GFP_KERNEL);
1700 if (!iommu->domain_ids) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001701 pr_err("%s: Allocating domain id array failed\n",
1702 iommu->name);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001703 return -ENOMEM;
1704 }
Joerg Roedel8bf47812015-07-21 10:41:21 +02001705
Wei Yang86f004c2016-05-21 02:41:51 +00001706 size = (ALIGN(ndomains, 256) >> 8) * sizeof(struct dmar_domain **);
Joerg Roedel8bf47812015-07-21 10:41:21 +02001707 iommu->domains = kzalloc(size, GFP_KERNEL);
1708
1709 if (iommu->domains) {
1710 size = 256 * sizeof(struct dmar_domain *);
1711 iommu->domains[0] = kzalloc(size, GFP_KERNEL);
1712 }
1713
1714 if (!iommu->domains || !iommu->domains[0]) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001715 pr_err("%s: Allocating domain array failed\n",
1716 iommu->name);
Jiang Liu852bdb02014-01-06 14:18:11 +08001717 kfree(iommu->domain_ids);
Joerg Roedel8bf47812015-07-21 10:41:21 +02001718 kfree(iommu->domains);
Jiang Liu852bdb02014-01-06 14:18:11 +08001719 iommu->domain_ids = NULL;
Joerg Roedel8bf47812015-07-21 10:41:21 +02001720 iommu->domains = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001721 return -ENOMEM;
1722 }
1723
Joerg Roedel8bf47812015-07-21 10:41:21 +02001724
1725
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001726 /*
Joerg Roedelc0e8a6c2015-07-21 09:39:46 +02001727 * If Caching mode is set, then invalid translations are tagged
1728 * with domain-id 0, hence we need to pre-allocate it. We also
1729 * use domain-id 0 as a marker for non-allocated domain-id, so
1730 * make sure it is not used for a real domain.
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001731 */
Joerg Roedelc0e8a6c2015-07-21 09:39:46 +02001732 set_bit(0, iommu->domain_ids);
1733
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001734 return 0;
1735}
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001736
Jiang Liuffebeb42014-11-09 22:48:02 +08001737static void disable_dmar_iommu(struct intel_iommu *iommu)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001738{
Joerg Roedel29a27712015-07-21 17:17:12 +02001739 struct device_domain_info *info, *tmp;
Joerg Roedel55d94042015-07-22 16:50:40 +02001740 unsigned long flags;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001741
Joerg Roedel29a27712015-07-21 17:17:12 +02001742 if (!iommu->domains || !iommu->domain_ids)
1743 return;
Jiang Liua4eaa862014-02-19 14:07:30 +08001744
Joerg Roedelbea64032016-11-08 15:08:26 +01001745again:
Joerg Roedel55d94042015-07-22 16:50:40 +02001746 spin_lock_irqsave(&device_domain_lock, flags);
Joerg Roedel29a27712015-07-21 17:17:12 +02001747 list_for_each_entry_safe(info, tmp, &device_domain_list, global) {
1748 struct dmar_domain *domain;
1749
1750 if (info->iommu != iommu)
1751 continue;
1752
1753 if (!info->dev || !info->domain)
1754 continue;
1755
1756 domain = info->domain;
1757
Joerg Roedelbea64032016-11-08 15:08:26 +01001758 __dmar_remove_one_dev_info(info);
Joerg Roedel29a27712015-07-21 17:17:12 +02001759
Joerg Roedelbea64032016-11-08 15:08:26 +01001760 if (!domain_type_is_vm_or_si(domain)) {
1761 /*
1762 * The domain_exit() function can't be called under
1763 * device_domain_lock, as it takes this lock itself.
1764 * So release the lock here and re-run the loop
1765 * afterwards.
1766 */
1767 spin_unlock_irqrestore(&device_domain_lock, flags);
Joerg Roedel29a27712015-07-21 17:17:12 +02001768 domain_exit(domain);
Joerg Roedelbea64032016-11-08 15:08:26 +01001769 goto again;
1770 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001771 }
Joerg Roedel55d94042015-07-22 16:50:40 +02001772 spin_unlock_irqrestore(&device_domain_lock, flags);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001773
1774 if (iommu->gcmd & DMA_GCMD_TE)
1775 iommu_disable_translation(iommu);
Jiang Liuffebeb42014-11-09 22:48:02 +08001776}
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001777
Jiang Liuffebeb42014-11-09 22:48:02 +08001778static void free_dmar_iommu(struct intel_iommu *iommu)
1779{
1780 if ((iommu->domains) && (iommu->domain_ids)) {
Wei Yang86f004c2016-05-21 02:41:51 +00001781 int elems = ALIGN(cap_ndoms(iommu->cap), 256) >> 8;
Joerg Roedel8bf47812015-07-21 10:41:21 +02001782 int i;
1783
1784 for (i = 0; i < elems; i++)
1785 kfree(iommu->domains[i]);
Jiang Liuffebeb42014-11-09 22:48:02 +08001786 kfree(iommu->domains);
1787 kfree(iommu->domain_ids);
1788 iommu->domains = NULL;
1789 iommu->domain_ids = NULL;
1790 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001791
Weidong Hand9630fe2008-12-08 11:06:32 +08001792 g_iommus[iommu->seq_id] = NULL;
1793
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001794 /* free context mapping */
1795 free_context_table(iommu);
David Woodhouse8a94ade2015-03-24 14:54:56 +00001796
1797#ifdef CONFIG_INTEL_IOMMU_SVM
David Woodhousea222a7f2015-10-07 23:35:18 +01001798 if (pasid_enabled(iommu)) {
1799 if (ecap_prs(iommu->ecap))
1800 intel_svm_finish_prq(iommu);
David Woodhouse8a94ade2015-03-24 14:54:56 +00001801 intel_svm_free_pasid_tables(iommu);
David Woodhousea222a7f2015-10-07 23:35:18 +01001802 }
David Woodhouse8a94ade2015-03-24 14:54:56 +00001803#endif
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001804}
1805
Jiang Liuab8dfe22014-07-11 14:19:27 +08001806static struct dmar_domain *alloc_domain(int flags)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001807{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001808 struct dmar_domain *domain;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001809
1810 domain = alloc_domain_mem();
1811 if (!domain)
1812 return NULL;
1813
Jiang Liuab8dfe22014-07-11 14:19:27 +08001814 memset(domain, 0, sizeof(*domain));
Suresh Siddha4c923d42009-10-02 11:01:24 -07001815 domain->nid = -1;
Jiang Liuab8dfe22014-07-11 14:19:27 +08001816 domain->flags = flags;
Omer Peleg0824c592016-04-20 19:03:35 +03001817 domain->has_iotlb_device = false;
Jiang Liu92d03cc2014-02-19 14:07:28 +08001818 INIT_LIST_HEAD(&domain->devices);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001819
1820 return domain;
1821}
1822
Joerg Roedeld160aca2015-07-22 11:52:53 +02001823/* Must be called with iommu->lock */
1824static int domain_attach_iommu(struct dmar_domain *domain,
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001825 struct intel_iommu *iommu)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001826{
Jiang Liu44bde612014-07-11 14:19:29 +08001827 unsigned long ndomains;
Joerg Roedel55d94042015-07-22 16:50:40 +02001828 int num;
Jiang Liu44bde612014-07-11 14:19:29 +08001829
Joerg Roedel55d94042015-07-22 16:50:40 +02001830 assert_spin_locked(&device_domain_lock);
Joerg Roedeld160aca2015-07-22 11:52:53 +02001831 assert_spin_locked(&iommu->lock);
Jiang Liu44bde612014-07-11 14:19:29 +08001832
Joerg Roedel29a27712015-07-21 17:17:12 +02001833 domain->iommu_refcnt[iommu->seq_id] += 1;
1834 domain->iommu_count += 1;
1835 if (domain->iommu_refcnt[iommu->seq_id] == 1) {
Jiang Liufb170fb2014-07-11 14:19:28 +08001836 ndomains = cap_ndoms(iommu->cap);
Joerg Roedeld160aca2015-07-22 11:52:53 +02001837 num = find_first_zero_bit(iommu->domain_ids, ndomains);
1838
1839 if (num >= ndomains) {
1840 pr_err("%s: No free domain ids\n", iommu->name);
1841 domain->iommu_refcnt[iommu->seq_id] -= 1;
1842 domain->iommu_count -= 1;
Joerg Roedel55d94042015-07-22 16:50:40 +02001843 return -ENOSPC;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001844 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001845
Joerg Roedeld160aca2015-07-22 11:52:53 +02001846 set_bit(num, iommu->domain_ids);
1847 set_iommu_domain(iommu, num, domain);
Jiang Liufb170fb2014-07-11 14:19:28 +08001848
Joerg Roedeld160aca2015-07-22 11:52:53 +02001849 domain->iommu_did[iommu->seq_id] = num;
1850 domain->nid = iommu->node;
1851
Jiang Liufb170fb2014-07-11 14:19:28 +08001852 domain_update_iommu_cap(domain);
1853 }
Joerg Roedeld160aca2015-07-22 11:52:53 +02001854
Joerg Roedel55d94042015-07-22 16:50:40 +02001855 return 0;
Jiang Liufb170fb2014-07-11 14:19:28 +08001856}
1857
1858static int domain_detach_iommu(struct dmar_domain *domain,
1859 struct intel_iommu *iommu)
1860{
Joerg Roedeld160aca2015-07-22 11:52:53 +02001861 int num, count = INT_MAX;
Jiang Liufb170fb2014-07-11 14:19:28 +08001862
Joerg Roedel55d94042015-07-22 16:50:40 +02001863 assert_spin_locked(&device_domain_lock);
Joerg Roedeld160aca2015-07-22 11:52:53 +02001864 assert_spin_locked(&iommu->lock);
Jiang Liufb170fb2014-07-11 14:19:28 +08001865
Joerg Roedel29a27712015-07-21 17:17:12 +02001866 domain->iommu_refcnt[iommu->seq_id] -= 1;
1867 count = --domain->iommu_count;
1868 if (domain->iommu_refcnt[iommu->seq_id] == 0) {
Joerg Roedeld160aca2015-07-22 11:52:53 +02001869 num = domain->iommu_did[iommu->seq_id];
1870 clear_bit(num, iommu->domain_ids);
1871 set_iommu_domain(iommu, num, NULL);
1872
Jiang Liufb170fb2014-07-11 14:19:28 +08001873 domain_update_iommu_cap(domain);
Joerg Roedelc0e8a6c2015-07-21 09:39:46 +02001874 domain->iommu_did[iommu->seq_id] = 0;
Jiang Liufb170fb2014-07-11 14:19:28 +08001875 }
Jiang Liufb170fb2014-07-11 14:19:28 +08001876
1877 return count;
1878}
1879
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001880static struct iova_domain reserved_iova_list;
Mark Gross8a443df2008-03-04 14:59:31 -08001881static struct lock_class_key reserved_rbtree_key;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001882
Joseph Cihula51a63e62011-03-21 11:04:24 -07001883static int dmar_init_reserved_ranges(void)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001884{
1885 struct pci_dev *pdev = NULL;
1886 struct iova *iova;
1887 int i;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001888
Robin Murphy0fb5fe82015-01-12 17:51:16 +00001889 init_iova_domain(&reserved_iova_list, VTD_PAGE_SIZE, IOVA_START_PFN,
1890 DMA_32BIT_PFN);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001891
Mark Gross8a443df2008-03-04 14:59:31 -08001892 lockdep_set_class(&reserved_iova_list.iova_rbtree_lock,
1893 &reserved_rbtree_key);
1894
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001895 /* IOAPIC ranges shouldn't be accessed by DMA */
1896 iova = reserve_iova(&reserved_iova_list, IOVA_PFN(IOAPIC_RANGE_START),
1897 IOVA_PFN(IOAPIC_RANGE_END));
Joseph Cihula51a63e62011-03-21 11:04:24 -07001898 if (!iova) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001899 pr_err("Reserve IOAPIC range failed\n");
Joseph Cihula51a63e62011-03-21 11:04:24 -07001900 return -ENODEV;
1901 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001902
1903 /* Reserve all PCI MMIO to avoid peer-to-peer access */
1904 for_each_pci_dev(pdev) {
1905 struct resource *r;
1906
1907 for (i = 0; i < PCI_NUM_RESOURCES; i++) {
1908 r = &pdev->resource[i];
1909 if (!r->flags || !(r->flags & IORESOURCE_MEM))
1910 continue;
David Woodhouse1a4a4552009-06-28 16:00:42 +01001911 iova = reserve_iova(&reserved_iova_list,
1912 IOVA_PFN(r->start),
1913 IOVA_PFN(r->end));
Joseph Cihula51a63e62011-03-21 11:04:24 -07001914 if (!iova) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001915 pr_err("Reserve iova failed\n");
Joseph Cihula51a63e62011-03-21 11:04:24 -07001916 return -ENODEV;
1917 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001918 }
1919 }
Joseph Cihula51a63e62011-03-21 11:04:24 -07001920 return 0;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001921}
1922
1923static void domain_reserve_special_ranges(struct dmar_domain *domain)
1924{
1925 copy_reserved_iova(&reserved_iova_list, &domain->iovad);
1926}
1927
1928static inline int guestwidth_to_adjustwidth(int gaw)
1929{
1930 int agaw;
1931 int r = (gaw - 12) % 9;
1932
1933 if (r == 0)
1934 agaw = gaw;
1935 else
1936 agaw = gaw + 9 - r;
1937 if (agaw > 64)
1938 agaw = 64;
1939 return agaw;
1940}
1941
Joerg Roedeldc534b22015-07-22 12:44:02 +02001942static int domain_init(struct dmar_domain *domain, struct intel_iommu *iommu,
1943 int guest_width)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001944{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001945 int adjust_width, agaw;
1946 unsigned long sagaw;
1947
Robin Murphy0fb5fe82015-01-12 17:51:16 +00001948 init_iova_domain(&domain->iovad, VTD_PAGE_SIZE, IOVA_START_PFN,
1949 DMA_32BIT_PFN);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001950 domain_reserve_special_ranges(domain);
1951
1952 /* calculate AGAW */
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001953 if (guest_width > cap_mgaw(iommu->cap))
1954 guest_width = cap_mgaw(iommu->cap);
1955 domain->gaw = guest_width;
1956 adjust_width = guestwidth_to_adjustwidth(guest_width);
1957 agaw = width_to_agaw(adjust_width);
1958 sagaw = cap_sagaw(iommu->cap);
1959 if (!test_bit(agaw, &sagaw)) {
1960 /* hardware doesn't support it, choose a bigger one */
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001961 pr_debug("Hardware doesn't support agaw %d\n", agaw);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001962 agaw = find_next_bit(&sagaw, 5, agaw);
1963 if (agaw >= 5)
1964 return -ENODEV;
1965 }
1966 domain->agaw = agaw;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001967
Weidong Han8e6040972008-12-08 15:49:06 +08001968 if (ecap_coherent(iommu->ecap))
1969 domain->iommu_coherency = 1;
1970 else
1971 domain->iommu_coherency = 0;
1972
Sheng Yang58c610b2009-03-18 15:33:05 +08001973 if (ecap_sc_support(iommu->ecap))
1974 domain->iommu_snooping = 1;
1975 else
1976 domain->iommu_snooping = 0;
1977
David Woodhouse214e39a2014-03-19 10:38:49 +00001978 if (intel_iommu_superpage)
1979 domain->iommu_superpage = fls(cap_super_page_val(iommu->cap));
1980 else
1981 domain->iommu_superpage = 0;
1982
Suresh Siddha4c923d42009-10-02 11:01:24 -07001983 domain->nid = iommu->node;
Weidong Hanc7151a82008-12-08 22:51:37 +08001984
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001985 /* always allocate the top pgd */
Suresh Siddha4c923d42009-10-02 11:01:24 -07001986 domain->pgd = (struct dma_pte *)alloc_pgtable_page(domain->nid);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001987 if (!domain->pgd)
1988 return -ENOMEM;
Fenghua Yu5b6985c2008-10-16 18:02:32 -07001989 __iommu_flush_cache(iommu, domain->pgd, PAGE_SIZE);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001990 return 0;
1991}
1992
1993static void domain_exit(struct dmar_domain *domain)
1994{
David Woodhouseea8ea462014-03-05 17:09:32 +00001995 struct page *freelist = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001996
1997 /* Domain 0 is reserved, so dont process it */
1998 if (!domain)
1999 return;
2000
Alex Williamson7b668352011-05-24 12:02:41 +01002001 /* Flush any lazy unmaps that may reference this domain */
Omer Pelegaa473242016-04-20 11:33:02 +03002002 if (!intel_iommu_strict) {
2003 int cpu;
2004
2005 for_each_possible_cpu(cpu)
2006 flush_unmaps_timeout(cpu);
2007 }
Alex Williamson7b668352011-05-24 12:02:41 +01002008
Joerg Roedeld160aca2015-07-22 11:52:53 +02002009 /* Remove associated devices and clear attached or cached domains */
2010 rcu_read_lock();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002011 domain_remove_dev_info(domain);
Joerg Roedeld160aca2015-07-22 11:52:53 +02002012 rcu_read_unlock();
Jiang Liu92d03cc2014-02-19 14:07:28 +08002013
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002014 /* destroy iovas */
2015 put_iova_domain(&domain->iovad);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002016
David Woodhouseea8ea462014-03-05 17:09:32 +00002017 freelist = domain_unmap(domain, 0, DOMAIN_MAX_PFN(domain->gaw));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002018
David Woodhouseea8ea462014-03-05 17:09:32 +00002019 dma_free_pagelist(freelist);
2020
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002021 free_domain_mem(domain);
2022}
2023
David Woodhouse64ae8922014-03-09 12:52:30 -07002024static int domain_context_mapping_one(struct dmar_domain *domain,
2025 struct intel_iommu *iommu,
Joerg Roedel28ccce02015-07-21 14:45:31 +02002026 u8 bus, u8 devfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002027{
Joerg Roedelc6c2ceb2015-07-22 13:11:53 +02002028 u16 did = domain->iommu_did[iommu->seq_id];
Joerg Roedel28ccce02015-07-21 14:45:31 +02002029 int translation = CONTEXT_TT_MULTI_LEVEL;
2030 struct device_domain_info *info = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002031 struct context_entry *context;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002032 unsigned long flags;
Weidong Hanea6606b2008-12-08 23:08:15 +08002033 struct dma_pte *pgd;
Joerg Roedel55d94042015-07-22 16:50:40 +02002034 int ret, agaw;
Joerg Roedel28ccce02015-07-21 14:45:31 +02002035
Joerg Roedelc6c2ceb2015-07-22 13:11:53 +02002036 WARN_ON(did == 0);
2037
Joerg Roedel28ccce02015-07-21 14:45:31 +02002038 if (hw_pass_through && domain_type_is_si(domain))
2039 translation = CONTEXT_TT_PASS_THROUGH;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002040
2041 pr_debug("Set context mapping for %02x:%02x.%d\n",
2042 bus, PCI_SLOT(devfn), PCI_FUNC(devfn));
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002043
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002044 BUG_ON(!domain->pgd);
Weidong Han5331fe62008-12-08 23:00:00 +08002045
Joerg Roedel55d94042015-07-22 16:50:40 +02002046 spin_lock_irqsave(&device_domain_lock, flags);
2047 spin_lock(&iommu->lock);
2048
2049 ret = -ENOMEM;
David Woodhouse03ecc322015-02-13 14:35:21 +00002050 context = iommu_context_addr(iommu, bus, devfn, 1);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002051 if (!context)
Joerg Roedel55d94042015-07-22 16:50:40 +02002052 goto out_unlock;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002053
Joerg Roedel55d94042015-07-22 16:50:40 +02002054 ret = 0;
2055 if (context_present(context))
2056 goto out_unlock;
Joerg Roedelcf484d02015-06-12 12:21:46 +02002057
Xunlei Pangafd7e2b2016-12-05 20:09:07 +08002058 /*
2059 * For kdump cases, old valid entries may be cached due to the
2060 * in-flight DMA and copied pgtable, but there is no unmapping
2061 * behaviour for them, thus we need an explicit cache flush for
2062 * the newly-mapped device. For kdump, at this point, the device
2063 * is supposed to finish reset at its driver probe stage, so no
2064 * in-flight DMA will exist, and we don't need to worry anymore
2065 * hereafter.
2066 */
2067 if (context_copied(context)) {
2068 u16 did_old = context_domain_id(context);
2069
KarimAllah Ahmed21f29502017-05-05 11:39:59 -07002070 if (did_old >= 0 && did_old < cap_ndoms(iommu->cap)) {
Xunlei Pangafd7e2b2016-12-05 20:09:07 +08002071 iommu->flush.flush_context(iommu, did_old,
2072 (((u16)bus) << 8) | devfn,
2073 DMA_CCMD_MASK_NOBIT,
2074 DMA_CCMD_DEVICE_INVL);
KarimAllah Ahmed21f29502017-05-05 11:39:59 -07002075 iommu->flush.flush_iotlb(iommu, did_old, 0, 0,
2076 DMA_TLB_DSI_FLUSH);
2077 }
Xunlei Pangafd7e2b2016-12-05 20:09:07 +08002078 }
2079
Weidong Hanea6606b2008-12-08 23:08:15 +08002080 pgd = domain->pgd;
2081
Joerg Roedelde24e552015-07-21 14:53:04 +02002082 context_clear_entry(context);
Joerg Roedelc6c2ceb2015-07-22 13:11:53 +02002083 context_set_domain_id(context, did);
Weidong Hanea6606b2008-12-08 23:08:15 +08002084
Joerg Roedelde24e552015-07-21 14:53:04 +02002085 /*
2086 * Skip top levels of page tables for iommu which has less agaw
2087 * than default. Unnecessary for PT mode.
2088 */
Yu Zhao93a23a72009-05-18 13:51:37 +08002089 if (translation != CONTEXT_TT_PASS_THROUGH) {
Sohil Mehtada4b7ae2018-11-21 15:29:33 -08002090 for (agaw = domain->agaw; agaw > iommu->agaw; agaw--) {
Joerg Roedel55d94042015-07-22 16:50:40 +02002091 ret = -ENOMEM;
Joerg Roedelde24e552015-07-21 14:53:04 +02002092 pgd = phys_to_virt(dma_pte_addr(pgd));
Joerg Roedel55d94042015-07-22 16:50:40 +02002093 if (!dma_pte_present(pgd))
2094 goto out_unlock;
Joerg Roedelde24e552015-07-21 14:53:04 +02002095 }
2096
David Woodhouse64ae8922014-03-09 12:52:30 -07002097 info = iommu_support_dev_iotlb(domain, iommu, bus, devfn);
David Woodhouseb16d0cb2015-10-12 14:17:37 +01002098 if (info && info->ats_supported)
2099 translation = CONTEXT_TT_DEV_IOTLB;
2100 else
2101 translation = CONTEXT_TT_MULTI_LEVEL;
Joerg Roedelde24e552015-07-21 14:53:04 +02002102
Yu Zhao93a23a72009-05-18 13:51:37 +08002103 context_set_address_root(context, virt_to_phys(pgd));
Sohil Mehtada4b7ae2018-11-21 15:29:33 -08002104 context_set_address_width(context, agaw);
Joerg Roedelde24e552015-07-21 14:53:04 +02002105 } else {
2106 /*
2107 * In pass through mode, AW must be programmed to
2108 * indicate the largest AGAW value supported by
2109 * hardware. And ASR is ignored by hardware.
2110 */
2111 context_set_address_width(context, iommu->msagaw);
Yu Zhao93a23a72009-05-18 13:51:37 +08002112 }
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002113
2114 context_set_translation_type(context, translation);
Mark McLoughlinc07e7d22008-11-21 16:54:46 +00002115 context_set_fault_enable(context);
2116 context_set_present(context);
Weidong Han5331fe62008-12-08 23:00:00 +08002117 domain_flush_cache(domain, context, sizeof(*context));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002118
David Woodhouse4c25a2c2009-05-10 17:16:06 +01002119 /*
2120 * It's a non-present to present mapping. If hardware doesn't cache
2121 * non-present entry we only need to flush the write-buffer. If the
2122 * _does_ cache non-present entries, then it does so in the special
2123 * domain #0, which we have to flush:
2124 */
2125 if (cap_caching_mode(iommu->cap)) {
2126 iommu->flush.flush_context(iommu, 0,
2127 (((u16)bus) << 8) | devfn,
2128 DMA_CCMD_MASK_NOBIT,
2129 DMA_CCMD_DEVICE_INVL);
Joerg Roedelc6c2ceb2015-07-22 13:11:53 +02002130 iommu->flush.flush_iotlb(iommu, did, 0, 0, DMA_TLB_DSI_FLUSH);
David Woodhouse4c25a2c2009-05-10 17:16:06 +01002131 } else {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002132 iommu_flush_write_buffer(iommu);
David Woodhouse4c25a2c2009-05-10 17:16:06 +01002133 }
Yu Zhao93a23a72009-05-18 13:51:37 +08002134 iommu_enable_dev_iotlb(info);
Weidong Hanc7151a82008-12-08 22:51:37 +08002135
Joerg Roedel55d94042015-07-22 16:50:40 +02002136 ret = 0;
2137
2138out_unlock:
2139 spin_unlock(&iommu->lock);
2140 spin_unlock_irqrestore(&device_domain_lock, flags);
Jiang Liufb170fb2014-07-11 14:19:28 +08002141
Wei Yang5c365d12016-07-13 13:53:21 +00002142 return ret;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002143}
2144
Alex Williamson579305f2014-07-03 09:51:43 -06002145struct domain_context_mapping_data {
2146 struct dmar_domain *domain;
2147 struct intel_iommu *iommu;
Alex Williamson579305f2014-07-03 09:51:43 -06002148};
2149
2150static int domain_context_mapping_cb(struct pci_dev *pdev,
2151 u16 alias, void *opaque)
2152{
2153 struct domain_context_mapping_data *data = opaque;
2154
2155 return domain_context_mapping_one(data->domain, data->iommu,
Joerg Roedel28ccce02015-07-21 14:45:31 +02002156 PCI_BUS_NUM(alias), alias & 0xff);
Alex Williamson579305f2014-07-03 09:51:43 -06002157}
2158
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002159static int
Joerg Roedel28ccce02015-07-21 14:45:31 +02002160domain_context_mapping(struct dmar_domain *domain, struct device *dev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002161{
David Woodhouse64ae8922014-03-09 12:52:30 -07002162 struct intel_iommu *iommu;
David Woodhouse156baca2014-03-09 14:00:57 -07002163 u8 bus, devfn;
Alex Williamson579305f2014-07-03 09:51:43 -06002164 struct domain_context_mapping_data data;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002165
David Woodhousee1f167f2014-03-09 15:24:46 -07002166 iommu = device_to_iommu(dev, &bus, &devfn);
David Woodhouse64ae8922014-03-09 12:52:30 -07002167 if (!iommu)
2168 return -ENODEV;
2169
Alex Williamson579305f2014-07-03 09:51:43 -06002170 if (!dev_is_pci(dev))
Joerg Roedel28ccce02015-07-21 14:45:31 +02002171 return domain_context_mapping_one(domain, iommu, bus, devfn);
Alex Williamson579305f2014-07-03 09:51:43 -06002172
2173 data.domain = domain;
2174 data.iommu = iommu;
Alex Williamson579305f2014-07-03 09:51:43 -06002175
2176 return pci_for_each_dma_alias(to_pci_dev(dev),
2177 &domain_context_mapping_cb, &data);
2178}
2179
2180static int domain_context_mapped_cb(struct pci_dev *pdev,
2181 u16 alias, void *opaque)
2182{
2183 struct intel_iommu *iommu = opaque;
2184
2185 return !device_context_mapped(iommu, PCI_BUS_NUM(alias), alias & 0xff);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002186}
2187
David Woodhousee1f167f2014-03-09 15:24:46 -07002188static int domain_context_mapped(struct device *dev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002189{
Weidong Han5331fe62008-12-08 23:00:00 +08002190 struct intel_iommu *iommu;
David Woodhouse156baca2014-03-09 14:00:57 -07002191 u8 bus, devfn;
Weidong Han5331fe62008-12-08 23:00:00 +08002192
David Woodhousee1f167f2014-03-09 15:24:46 -07002193 iommu = device_to_iommu(dev, &bus, &devfn);
Weidong Han5331fe62008-12-08 23:00:00 +08002194 if (!iommu)
2195 return -ENODEV;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002196
Alex Williamson579305f2014-07-03 09:51:43 -06002197 if (!dev_is_pci(dev))
2198 return device_context_mapped(iommu, bus, devfn);
David Woodhousee1f167f2014-03-09 15:24:46 -07002199
Alex Williamson579305f2014-07-03 09:51:43 -06002200 return !pci_for_each_dma_alias(to_pci_dev(dev),
2201 domain_context_mapped_cb, iommu);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002202}
2203
Fenghua Yuf5329592009-08-04 15:09:37 -07002204/* Returns a number of VTD pages, but aligned to MM page size */
2205static inline unsigned long aligned_nrpages(unsigned long host_addr,
2206 size_t size)
2207{
2208 host_addr &= ~PAGE_MASK;
2209 return PAGE_ALIGN(host_addr + size) >> VTD_PAGE_SHIFT;
2210}
2211
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002212/* Return largest possible superpage level for a given mapping */
2213static inline int hardware_largepage_caps(struct dmar_domain *domain,
2214 unsigned long iov_pfn,
2215 unsigned long phy_pfn,
2216 unsigned long pages)
2217{
2218 int support, level = 1;
2219 unsigned long pfnmerge;
2220
2221 support = domain->iommu_superpage;
2222
2223 /* To use a large page, the virtual *and* physical addresses
2224 must be aligned to 2MiB/1GiB/etc. Lower bits set in either
2225 of them will mean we have to use smaller pages. So just
2226 merge them and check both at once. */
2227 pfnmerge = iov_pfn | phy_pfn;
2228
2229 while (support && !(pfnmerge & ~VTD_STRIDE_MASK)) {
2230 pages >>= VTD_STRIDE_SHIFT;
2231 if (!pages)
2232 break;
2233 pfnmerge >>= VTD_STRIDE_SHIFT;
2234 level++;
2235 support--;
2236 }
2237 return level;
2238}
2239
David Woodhouse9051aa02009-06-29 12:30:54 +01002240static int __domain_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
2241 struct scatterlist *sg, unsigned long phys_pfn,
2242 unsigned long nr_pages, int prot)
David Woodhousee1605492009-06-29 11:17:38 +01002243{
2244 struct dma_pte *first_pte = NULL, *pte = NULL;
David Woodhouse9051aa02009-06-29 12:30:54 +01002245 phys_addr_t uninitialized_var(pteval);
Jiang Liucc4f14a2014-11-26 09:42:10 +08002246 unsigned long sg_res = 0;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002247 unsigned int largepage_lvl = 0;
2248 unsigned long lvl_pages = 0;
David Woodhousee1605492009-06-29 11:17:38 +01002249
Jiang Liu162d1b12014-07-11 14:19:35 +08002250 BUG_ON(!domain_pfn_supported(domain, iov_pfn + nr_pages - 1));
David Woodhousee1605492009-06-29 11:17:38 +01002251
2252 if ((prot & (DMA_PTE_READ|DMA_PTE_WRITE)) == 0)
2253 return -EINVAL;
2254
2255 prot &= DMA_PTE_READ | DMA_PTE_WRITE | DMA_PTE_SNP;
2256
Jiang Liucc4f14a2014-11-26 09:42:10 +08002257 if (!sg) {
2258 sg_res = nr_pages;
David Woodhouse9051aa02009-06-29 12:30:54 +01002259 pteval = ((phys_addr_t)phys_pfn << VTD_PAGE_SHIFT) | prot;
2260 }
2261
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002262 while (nr_pages > 0) {
David Woodhousec85994e2009-07-01 19:21:24 +01002263 uint64_t tmp;
2264
David Woodhousee1605492009-06-29 11:17:38 +01002265 if (!sg_res) {
Robin Murphye17f2b52017-09-28 15:14:01 +01002266 unsigned int pgoff = sg->offset & ~PAGE_MASK;
2267
Fenghua Yuf5329592009-08-04 15:09:37 -07002268 sg_res = aligned_nrpages(sg->offset, sg->length);
Robin Murphye17f2b52017-09-28 15:14:01 +01002269 sg->dma_address = ((dma_addr_t)iov_pfn << VTD_PAGE_SHIFT) + pgoff;
David Woodhousee1605492009-06-29 11:17:38 +01002270 sg->dma_length = sg->length;
Robin Murphye17f2b52017-09-28 15:14:01 +01002271 pteval = (sg_phys(sg) - pgoff) | prot;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002272 phys_pfn = pteval >> VTD_PAGE_SHIFT;
David Woodhousee1605492009-06-29 11:17:38 +01002273 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002274
David Woodhousee1605492009-06-29 11:17:38 +01002275 if (!pte) {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002276 largepage_lvl = hardware_largepage_caps(domain, iov_pfn, phys_pfn, sg_res);
2277
David Woodhouse5cf0a762014-03-19 16:07:49 +00002278 first_pte = pte = pfn_to_dma_pte(domain, iov_pfn, &largepage_lvl);
David Woodhousee1605492009-06-29 11:17:38 +01002279 if (!pte)
2280 return -ENOMEM;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002281 /* It is large page*/
Woodhouse, David6491d4d2012-12-19 13:25:35 +00002282 if (largepage_lvl > 1) {
Christian Zanderba2374f2015-06-10 09:41:45 -07002283 unsigned long nr_superpages, end_pfn;
2284
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002285 pteval |= DMA_PTE_LARGE_PAGE;
Jiang Liud41a4ad2014-07-11 14:19:34 +08002286 lvl_pages = lvl_to_nr_pages(largepage_lvl);
Christian Zanderba2374f2015-06-10 09:41:45 -07002287
2288 nr_superpages = sg_res / lvl_pages;
2289 end_pfn = iov_pfn + nr_superpages * lvl_pages - 1;
2290
Jiang Liud41a4ad2014-07-11 14:19:34 +08002291 /*
2292 * Ensure that old small page tables are
Christian Zanderba2374f2015-06-10 09:41:45 -07002293 * removed to make room for superpage(s).
Jiang Liud41a4ad2014-07-11 14:19:34 +08002294 */
Christian Zanderba2374f2015-06-10 09:41:45 -07002295 dma_pte_free_pagetable(domain, iov_pfn, end_pfn);
Woodhouse, David6491d4d2012-12-19 13:25:35 +00002296 } else {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002297 pteval &= ~(uint64_t)DMA_PTE_LARGE_PAGE;
Woodhouse, David6491d4d2012-12-19 13:25:35 +00002298 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002299
David Woodhousee1605492009-06-29 11:17:38 +01002300 }
2301 /* We don't need lock here, nobody else
2302 * touches the iova range
2303 */
David Woodhouse7766a3f2009-07-01 20:27:03 +01002304 tmp = cmpxchg64_local(&pte->val, 0ULL, pteval);
David Woodhousec85994e2009-07-01 19:21:24 +01002305 if (tmp) {
David Woodhouse1bf20f02009-06-29 22:06:43 +01002306 static int dumps = 5;
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002307 pr_crit("ERROR: DMA PTE for vPFN 0x%lx already set (to %llx not %llx)\n",
2308 iov_pfn, tmp, (unsigned long long)pteval);
David Woodhouse1bf20f02009-06-29 22:06:43 +01002309 if (dumps) {
2310 dumps--;
2311 debug_dma_dump_mappings(NULL);
2312 }
2313 WARN_ON(1);
2314 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002315
2316 lvl_pages = lvl_to_nr_pages(largepage_lvl);
2317
2318 BUG_ON(nr_pages < lvl_pages);
2319 BUG_ON(sg_res < lvl_pages);
2320
2321 nr_pages -= lvl_pages;
2322 iov_pfn += lvl_pages;
2323 phys_pfn += lvl_pages;
2324 pteval += lvl_pages * VTD_PAGE_SIZE;
2325 sg_res -= lvl_pages;
2326
2327 /* If the next PTE would be the first in a new page, then we
2328 need to flush the cache on the entries we've just written.
2329 And then we'll need to recalculate 'pte', so clear it and
2330 let it get set again in the if (!pte) block above.
2331
2332 If we're done (!nr_pages) we need to flush the cache too.
2333
2334 Also if we've been setting superpages, we may need to
2335 recalculate 'pte' and switch back to smaller pages for the
2336 end of the mapping, if the trailing size is not enough to
2337 use another superpage (i.e. sg_res < lvl_pages). */
David Woodhousee1605492009-06-29 11:17:38 +01002338 pte++;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002339 if (!nr_pages || first_pte_in_page(pte) ||
2340 (largepage_lvl > 1 && sg_res < lvl_pages)) {
David Woodhousee1605492009-06-29 11:17:38 +01002341 domain_flush_cache(domain, first_pte,
2342 (void *)pte - (void *)first_pte);
2343 pte = NULL;
2344 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002345
2346 if (!sg_res && nr_pages)
David Woodhousee1605492009-06-29 11:17:38 +01002347 sg = sg_next(sg);
2348 }
2349 return 0;
2350}
2351
David Woodhouse9051aa02009-06-29 12:30:54 +01002352static inline int domain_sg_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
2353 struct scatterlist *sg, unsigned long nr_pages,
2354 int prot)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002355{
David Woodhouse9051aa02009-06-29 12:30:54 +01002356 return __domain_mapping(domain, iov_pfn, sg, 0, nr_pages, prot);
2357}
Fenghua Yu5b6985c2008-10-16 18:02:32 -07002358
David Woodhouse9051aa02009-06-29 12:30:54 +01002359static inline int domain_pfn_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
2360 unsigned long phys_pfn, unsigned long nr_pages,
2361 int prot)
2362{
2363 return __domain_mapping(domain, iov_pfn, NULL, phys_pfn, nr_pages, prot);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002364}
2365
Joerg Roedel2452d9d2015-07-23 16:20:14 +02002366static void domain_context_clear_one(struct intel_iommu *iommu, u8 bus, u8 devfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002367{
Weidong Hanc7151a82008-12-08 22:51:37 +08002368 if (!iommu)
2369 return;
Weidong Han8c11e792008-12-08 15:29:22 +08002370
2371 clear_context_table(iommu, bus, devfn);
2372 iommu->flush.flush_context(iommu, 0, 0, 0,
David Woodhouse4c25a2c2009-05-10 17:16:06 +01002373 DMA_CCMD_GLOBAL_INVL);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01002374 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002375}
2376
David Woodhouse109b9b02012-05-25 17:43:02 +01002377static inline void unlink_domain_info(struct device_domain_info *info)
2378{
2379 assert_spin_locked(&device_domain_lock);
2380 list_del(&info->link);
2381 list_del(&info->global);
2382 if (info->dev)
David Woodhouse0bcb3e22014-03-06 17:12:03 +00002383 info->dev->archdata.iommu = NULL;
David Woodhouse109b9b02012-05-25 17:43:02 +01002384}
2385
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002386static void domain_remove_dev_info(struct dmar_domain *domain)
2387{
Yijing Wang3a74ca02014-05-20 20:37:47 +08002388 struct device_domain_info *info, *tmp;
Jiang Liufb170fb2014-07-11 14:19:28 +08002389 unsigned long flags;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002390
2391 spin_lock_irqsave(&device_domain_lock, flags);
Joerg Roedel76f45fe2015-07-21 18:25:11 +02002392 list_for_each_entry_safe(info, tmp, &domain->devices, link)
Joerg Roedel127c7612015-07-23 17:44:46 +02002393 __dmar_remove_one_dev_info(info);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002394 spin_unlock_irqrestore(&device_domain_lock, flags);
2395}
2396
2397/*
2398 * find_domain
David Woodhouse1525a292014-03-06 16:19:30 +00002399 * Note: we use struct device->archdata.iommu stores the info
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002400 */
David Woodhouse1525a292014-03-06 16:19:30 +00002401static struct dmar_domain *find_domain(struct device *dev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002402{
2403 struct device_domain_info *info;
2404
2405 /* No lock here, assumes no domain exit in normal case */
David Woodhouse1525a292014-03-06 16:19:30 +00002406 info = dev->archdata.iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002407 if (info)
2408 return info->domain;
2409 return NULL;
2410}
2411
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002412static inline struct device_domain_info *
Jiang Liu745f2582014-02-19 14:07:26 +08002413dmar_search_domain_by_dev_info(int segment, int bus, int devfn)
2414{
2415 struct device_domain_info *info;
2416
2417 list_for_each_entry(info, &device_domain_list, global)
David Woodhouse41e80dca2014-03-09 13:55:54 -07002418 if (info->iommu->segment == segment && info->bus == bus &&
Jiang Liu745f2582014-02-19 14:07:26 +08002419 info->devfn == devfn)
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002420 return info;
Jiang Liu745f2582014-02-19 14:07:26 +08002421
2422 return NULL;
2423}
2424
Joerg Roedel5db31562015-07-22 12:40:43 +02002425static struct dmar_domain *dmar_insert_one_dev_info(struct intel_iommu *iommu,
2426 int bus, int devfn,
2427 struct device *dev,
2428 struct dmar_domain *domain)
Jiang Liu745f2582014-02-19 14:07:26 +08002429{
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002430 struct dmar_domain *found = NULL;
Jiang Liu745f2582014-02-19 14:07:26 +08002431 struct device_domain_info *info;
2432 unsigned long flags;
Joerg Roedeld160aca2015-07-22 11:52:53 +02002433 int ret;
Jiang Liu745f2582014-02-19 14:07:26 +08002434
2435 info = alloc_devinfo_mem();
2436 if (!info)
David Woodhouseb718cd32014-03-09 13:11:33 -07002437 return NULL;
Jiang Liu745f2582014-02-19 14:07:26 +08002438
Jiang Liu745f2582014-02-19 14:07:26 +08002439 info->bus = bus;
2440 info->devfn = devfn;
David Woodhouseb16d0cb2015-10-12 14:17:37 +01002441 info->ats_supported = info->pasid_supported = info->pri_supported = 0;
2442 info->ats_enabled = info->pasid_enabled = info->pri_enabled = 0;
2443 info->ats_qdep = 0;
Jiang Liu745f2582014-02-19 14:07:26 +08002444 info->dev = dev;
2445 info->domain = domain;
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002446 info->iommu = iommu;
Jiang Liu745f2582014-02-19 14:07:26 +08002447
David Woodhouseb16d0cb2015-10-12 14:17:37 +01002448 if (dev && dev_is_pci(dev)) {
2449 struct pci_dev *pdev = to_pci_dev(info->dev);
2450
2451 if (ecap_dev_iotlb_support(iommu->ecap) &&
2452 pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ATS) &&
2453 dmar_find_matched_atsr_unit(pdev))
2454 info->ats_supported = 1;
2455
2456 if (ecs_enabled(iommu)) {
2457 if (pasid_enabled(iommu)) {
2458 int features = pci_pasid_features(pdev);
2459 if (features >= 0)
2460 info->pasid_supported = features | 1;
2461 }
2462
2463 if (info->ats_supported && ecap_prs(iommu->ecap) &&
2464 pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI))
2465 info->pri_supported = 1;
2466 }
2467 }
2468
Jiang Liu745f2582014-02-19 14:07:26 +08002469 spin_lock_irqsave(&device_domain_lock, flags);
2470 if (dev)
David Woodhouse0bcb3e22014-03-06 17:12:03 +00002471 found = find_domain(dev);
Joerg Roedelf303e502015-07-23 18:37:13 +02002472
2473 if (!found) {
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002474 struct device_domain_info *info2;
David Woodhouse41e80dca2014-03-09 13:55:54 -07002475 info2 = dmar_search_domain_by_dev_info(iommu->segment, bus, devfn);
Joerg Roedelf303e502015-07-23 18:37:13 +02002476 if (info2) {
2477 found = info2->domain;
2478 info2->dev = dev;
2479 }
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002480 }
Joerg Roedelf303e502015-07-23 18:37:13 +02002481
Jiang Liu745f2582014-02-19 14:07:26 +08002482 if (found) {
2483 spin_unlock_irqrestore(&device_domain_lock, flags);
2484 free_devinfo_mem(info);
David Woodhouseb718cd32014-03-09 13:11:33 -07002485 /* Caller must free the original domain */
2486 return found;
Jiang Liu745f2582014-02-19 14:07:26 +08002487 }
2488
Joerg Roedeld160aca2015-07-22 11:52:53 +02002489 spin_lock(&iommu->lock);
2490 ret = domain_attach_iommu(domain, iommu);
2491 spin_unlock(&iommu->lock);
2492
2493 if (ret) {
Joerg Roedelc6c2ceb2015-07-22 13:11:53 +02002494 spin_unlock_irqrestore(&device_domain_lock, flags);
Sudip Mukherjee499f3aa2015-09-18 16:27:07 +05302495 free_devinfo_mem(info);
Joerg Roedelc6c2ceb2015-07-22 13:11:53 +02002496 return NULL;
2497 }
Joerg Roedelc6c2ceb2015-07-22 13:11:53 +02002498
David Woodhouseb718cd32014-03-09 13:11:33 -07002499 list_add(&info->link, &domain->devices);
2500 list_add(&info->global, &device_domain_list);
2501 if (dev)
2502 dev->archdata.iommu = info;
2503 spin_unlock_irqrestore(&device_domain_lock, flags);
2504
Joerg Roedelcc4e2572015-07-22 10:04:36 +02002505 if (dev && domain_context_mapping(domain, dev)) {
2506 pr_err("Domain context map for %s failed\n", dev_name(dev));
Joerg Roedele6de0f82015-07-22 16:30:36 +02002507 dmar_remove_one_dev_info(domain, dev);
Joerg Roedelcc4e2572015-07-22 10:04:36 +02002508 return NULL;
2509 }
2510
David Woodhouseb718cd32014-03-09 13:11:33 -07002511 return domain;
Jiang Liu745f2582014-02-19 14:07:26 +08002512}
2513
Alex Williamson579305f2014-07-03 09:51:43 -06002514static int get_last_alias(struct pci_dev *pdev, u16 alias, void *opaque)
2515{
2516 *(u16 *)opaque = alias;
2517 return 0;
2518}
2519
Joerg Roedel76208352016-08-25 14:25:12 +02002520static struct dmar_domain *find_or_alloc_domain(struct device *dev, int gaw)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002521{
Joerg Roedelcc4e2572015-07-22 10:04:36 +02002522 struct device_domain_info *info = NULL;
Joerg Roedel76208352016-08-25 14:25:12 +02002523 struct dmar_domain *domain = NULL;
Alex Williamson579305f2014-07-03 09:51:43 -06002524 struct intel_iommu *iommu;
Joerg Roedel08a7f452015-07-23 18:09:11 +02002525 u16 req_id, dma_alias;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002526 unsigned long flags;
Yijing Wangaa4d0662014-05-26 20:14:06 +08002527 u8 bus, devfn;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002528
David Woodhouse146922e2014-03-09 15:44:17 -07002529 iommu = device_to_iommu(dev, &bus, &devfn);
2530 if (!iommu)
Alex Williamson579305f2014-07-03 09:51:43 -06002531 return NULL;
2532
Joerg Roedel08a7f452015-07-23 18:09:11 +02002533 req_id = ((u16)bus << 8) | devfn;
2534
Alex Williamson579305f2014-07-03 09:51:43 -06002535 if (dev_is_pci(dev)) {
2536 struct pci_dev *pdev = to_pci_dev(dev);
2537
2538 pci_for_each_dma_alias(pdev, get_last_alias, &dma_alias);
2539
2540 spin_lock_irqsave(&device_domain_lock, flags);
2541 info = dmar_search_domain_by_dev_info(pci_domain_nr(pdev->bus),
2542 PCI_BUS_NUM(dma_alias),
2543 dma_alias & 0xff);
2544 if (info) {
2545 iommu = info->iommu;
2546 domain = info->domain;
2547 }
2548 spin_unlock_irqrestore(&device_domain_lock, flags);
2549
Joerg Roedel76208352016-08-25 14:25:12 +02002550 /* DMA alias already has a domain, use it */
Alex Williamson579305f2014-07-03 09:51:43 -06002551 if (info)
Joerg Roedel76208352016-08-25 14:25:12 +02002552 goto out;
Alex Williamson579305f2014-07-03 09:51:43 -06002553 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002554
David Woodhouse146922e2014-03-09 15:44:17 -07002555 /* Allocate and initialize new domain for the device */
Jiang Liuab8dfe22014-07-11 14:19:27 +08002556 domain = alloc_domain(0);
Jiang Liu745f2582014-02-19 14:07:26 +08002557 if (!domain)
Alex Williamson579305f2014-07-03 09:51:43 -06002558 return NULL;
Joerg Roedeldc534b22015-07-22 12:44:02 +02002559 if (domain_init(domain, iommu, gaw)) {
Alex Williamson579305f2014-07-03 09:51:43 -06002560 domain_exit(domain);
2561 return NULL;
2562 }
2563
Joerg Roedel76208352016-08-25 14:25:12 +02002564out:
Alex Williamson579305f2014-07-03 09:51:43 -06002565
Joerg Roedel76208352016-08-25 14:25:12 +02002566 return domain;
2567}
2568
2569static struct dmar_domain *set_domain_for_dev(struct device *dev,
2570 struct dmar_domain *domain)
2571{
2572 struct intel_iommu *iommu;
2573 struct dmar_domain *tmp;
2574 u16 req_id, dma_alias;
2575 u8 bus, devfn;
2576
2577 iommu = device_to_iommu(dev, &bus, &devfn);
2578 if (!iommu)
2579 return NULL;
2580
2581 req_id = ((u16)bus << 8) | devfn;
2582
2583 if (dev_is_pci(dev)) {
2584 struct pci_dev *pdev = to_pci_dev(dev);
2585
2586 pci_for_each_dma_alias(pdev, get_last_alias, &dma_alias);
2587
2588 /* register PCI DMA alias device */
2589 if (req_id != dma_alias) {
2590 tmp = dmar_insert_one_dev_info(iommu, PCI_BUS_NUM(dma_alias),
2591 dma_alias & 0xff, NULL, domain);
2592
2593 if (!tmp || tmp != domain)
2594 return tmp;
Alex Williamson579305f2014-07-03 09:51:43 -06002595 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002596 }
2597
Joerg Roedel5db31562015-07-22 12:40:43 +02002598 tmp = dmar_insert_one_dev_info(iommu, bus, devfn, dev, domain);
Joerg Roedel76208352016-08-25 14:25:12 +02002599 if (!tmp || tmp != domain)
2600 return tmp;
Alex Williamson579305f2014-07-03 09:51:43 -06002601
Joerg Roedel76208352016-08-25 14:25:12 +02002602 return domain;
2603}
2604
2605static struct dmar_domain *get_domain_for_dev(struct device *dev, int gaw)
2606{
2607 struct dmar_domain *domain, *tmp;
2608
2609 domain = find_domain(dev);
2610 if (domain)
2611 goto out;
2612
2613 domain = find_or_alloc_domain(dev, gaw);
2614 if (!domain)
2615 goto out;
2616
2617 tmp = set_domain_for_dev(dev, domain);
2618 if (!tmp || domain != tmp) {
Alex Williamson579305f2014-07-03 09:51:43 -06002619 domain_exit(domain);
2620 domain = tmp;
2621 }
David Woodhouseb718cd32014-03-09 13:11:33 -07002622
Joerg Roedel76208352016-08-25 14:25:12 +02002623out:
2624
David Woodhouseb718cd32014-03-09 13:11:33 -07002625 return domain;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002626}
2627
David Woodhouseb2132032009-06-26 18:50:28 +01002628static int iommu_domain_identity_map(struct dmar_domain *domain,
2629 unsigned long long start,
2630 unsigned long long end)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002631{
David Woodhousec5395d52009-06-28 16:35:56 +01002632 unsigned long first_vpfn = start >> VTD_PAGE_SHIFT;
2633 unsigned long last_vpfn = end >> VTD_PAGE_SHIFT;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002634
David Woodhousec5395d52009-06-28 16:35:56 +01002635 if (!reserve_iova(&domain->iovad, dma_to_mm_pfn(first_vpfn),
2636 dma_to_mm_pfn(last_vpfn))) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002637 pr_err("Reserving iova failed\n");
David Woodhouseb2132032009-06-26 18:50:28 +01002638 return -ENOMEM;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002639 }
2640
Joerg Roedelaf1089c2015-07-21 15:45:19 +02002641 pr_debug("Mapping reserved region %llx-%llx\n", start, end);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002642 /*
2643 * RMRR range might have overlap with physical memory range,
2644 * clear it first
2645 */
David Woodhousec5395d52009-06-28 16:35:56 +01002646 dma_pte_clear_range(domain, first_vpfn, last_vpfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002647
David Woodhousec5395d52009-06-28 16:35:56 +01002648 return domain_pfn_mapping(domain, first_vpfn, first_vpfn,
2649 last_vpfn - first_vpfn + 1,
David Woodhouse61df7442009-06-28 11:55:58 +01002650 DMA_PTE_READ|DMA_PTE_WRITE);
David Woodhouseb2132032009-06-26 18:50:28 +01002651}
2652
Joerg Roedeld66ce542015-09-23 19:00:10 +02002653static int domain_prepare_identity_map(struct device *dev,
2654 struct dmar_domain *domain,
2655 unsigned long long start,
2656 unsigned long long end)
David Woodhouseb2132032009-06-26 18:50:28 +01002657{
David Woodhouse19943b02009-08-04 16:19:20 +01002658 /* For _hardware_ passthrough, don't bother. But for software
2659 passthrough, we do it anyway -- it may indicate a memory
2660 range which is reserved in E820, so which didn't get set
2661 up to start with in si_domain */
2662 if (domain == si_domain && hw_pass_through) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002663 pr_warn("Ignoring identity map for HW passthrough device %s [0x%Lx - 0x%Lx]\n",
2664 dev_name(dev), start, end);
David Woodhouse19943b02009-08-04 16:19:20 +01002665 return 0;
2666 }
2667
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002668 pr_info("Setting identity map for device %s [0x%Lx - 0x%Lx]\n",
2669 dev_name(dev), start, end);
2670
David Woodhouse5595b522009-12-02 09:21:55 +00002671 if (end < start) {
2672 WARN(1, "Your BIOS is broken; RMRR ends before it starts!\n"
2673 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
2674 dmi_get_system_info(DMI_BIOS_VENDOR),
2675 dmi_get_system_info(DMI_BIOS_VERSION),
2676 dmi_get_system_info(DMI_PRODUCT_VERSION));
Joerg Roedeld66ce542015-09-23 19:00:10 +02002677 return -EIO;
David Woodhouse5595b522009-12-02 09:21:55 +00002678 }
2679
David Woodhouse2ff729f2009-08-26 14:25:41 +01002680 if (end >> agaw_to_width(domain->agaw)) {
2681 WARN(1, "Your BIOS is broken; RMRR exceeds permitted address width (%d bits)\n"
2682 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
2683 agaw_to_width(domain->agaw),
2684 dmi_get_system_info(DMI_BIOS_VENDOR),
2685 dmi_get_system_info(DMI_BIOS_VERSION),
2686 dmi_get_system_info(DMI_PRODUCT_VERSION));
Joerg Roedeld66ce542015-09-23 19:00:10 +02002687 return -EIO;
David Woodhouse2ff729f2009-08-26 14:25:41 +01002688 }
David Woodhouse19943b02009-08-04 16:19:20 +01002689
Joerg Roedeld66ce542015-09-23 19:00:10 +02002690 return iommu_domain_identity_map(domain, start, end);
2691}
2692
2693static int iommu_prepare_identity_map(struct device *dev,
2694 unsigned long long start,
2695 unsigned long long end)
2696{
2697 struct dmar_domain *domain;
2698 int ret;
2699
2700 domain = get_domain_for_dev(dev, DEFAULT_DOMAIN_ADDRESS_WIDTH);
2701 if (!domain)
2702 return -ENOMEM;
2703
2704 ret = domain_prepare_identity_map(dev, domain, start, end);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002705 if (ret)
Joerg Roedeld66ce542015-09-23 19:00:10 +02002706 domain_exit(domain);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002707
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002708 return ret;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002709}
2710
2711static inline int iommu_prepare_rmrr_dev(struct dmar_rmrr_unit *rmrr,
David Woodhouse0b9d9752014-03-09 15:48:15 -07002712 struct device *dev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002713{
David Woodhouse0b9d9752014-03-09 15:48:15 -07002714 if (dev->archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002715 return 0;
David Woodhouse0b9d9752014-03-09 15:48:15 -07002716 return iommu_prepare_identity_map(dev, rmrr->base_address,
2717 rmrr->end_address);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002718}
2719
Suresh Siddhad3f13812011-08-23 17:05:25 -07002720#ifdef CONFIG_INTEL_IOMMU_FLOPPY_WA
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002721static inline void iommu_prepare_isa(void)
2722{
2723 struct pci_dev *pdev;
2724 int ret;
2725
2726 pdev = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
2727 if (!pdev)
2728 return;
2729
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002730 pr_info("Prepare 0-16MiB unity mapping for LPC\n");
David Woodhouse0b9d9752014-03-09 15:48:15 -07002731 ret = iommu_prepare_identity_map(&pdev->dev, 0, 16*1024*1024 - 1);
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002732
2733 if (ret)
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002734 pr_err("Failed to create 0-16MiB identity map - floppy might not work\n");
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002735
Yijing Wang9b27e822014-05-20 20:37:52 +08002736 pci_dev_put(pdev);
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002737}
2738#else
2739static inline void iommu_prepare_isa(void)
2740{
2741 return;
2742}
Suresh Siddhad3f13812011-08-23 17:05:25 -07002743#endif /* !CONFIG_INTEL_IOMMU_FLPY_WA */
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002744
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002745static int md_domain_init(struct dmar_domain *domain, int guest_width);
David Woodhousec7ab48d2009-06-26 19:10:36 +01002746
Matt Kraai071e1372009-08-23 22:30:22 -07002747static int __init si_domain_init(int hw)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002748{
David Woodhousec7ab48d2009-06-26 19:10:36 +01002749 int nid, ret = 0;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002750
Jiang Liuab8dfe22014-07-11 14:19:27 +08002751 si_domain = alloc_domain(DOMAIN_FLAG_STATIC_IDENTITY);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002752 if (!si_domain)
2753 return -EFAULT;
2754
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002755 if (md_domain_init(si_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
2756 domain_exit(si_domain);
2757 return -EFAULT;
2758 }
2759
Joerg Roedel0dc79712015-07-21 15:40:06 +02002760 pr_debug("Identity mapping domain allocated\n");
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002761
David Woodhouse19943b02009-08-04 16:19:20 +01002762 if (hw)
2763 return 0;
2764
David Woodhousec7ab48d2009-06-26 19:10:36 +01002765 for_each_online_node(nid) {
Tejun Heod4bbf7e2011-11-28 09:46:22 -08002766 unsigned long start_pfn, end_pfn;
2767 int i;
2768
2769 for_each_mem_pfn_range(i, nid, &start_pfn, &end_pfn, NULL) {
2770 ret = iommu_domain_identity_map(si_domain,
2771 PFN_PHYS(start_pfn), PFN_PHYS(end_pfn));
2772 if (ret)
2773 return ret;
2774 }
David Woodhousec7ab48d2009-06-26 19:10:36 +01002775 }
2776
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002777 return 0;
2778}
2779
David Woodhouse9b226622014-03-09 14:03:28 -07002780static int identity_mapping(struct device *dev)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002781{
2782 struct device_domain_info *info;
2783
2784 if (likely(!iommu_identity_mapping))
2785 return 0;
2786
David Woodhouse9b226622014-03-09 14:03:28 -07002787 info = dev->archdata.iommu;
Mike Traviscb452a42011-05-28 13:15:03 -05002788 if (info && info != DUMMY_DEVICE_DOMAIN_INFO)
2789 return (info->domain == si_domain);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002790
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002791 return 0;
2792}
2793
Joerg Roedel28ccce02015-07-21 14:45:31 +02002794static int domain_add_dev_info(struct dmar_domain *domain, struct device *dev)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002795{
David Woodhouse0ac72662014-03-09 13:19:22 -07002796 struct dmar_domain *ndomain;
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002797 struct intel_iommu *iommu;
David Woodhouse156baca2014-03-09 14:00:57 -07002798 u8 bus, devfn;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002799
David Woodhouse5913c9b2014-03-09 16:27:31 -07002800 iommu = device_to_iommu(dev, &bus, &devfn);
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002801 if (!iommu)
2802 return -ENODEV;
2803
Joerg Roedel5db31562015-07-22 12:40:43 +02002804 ndomain = dmar_insert_one_dev_info(iommu, bus, devfn, dev, domain);
David Woodhouse0ac72662014-03-09 13:19:22 -07002805 if (ndomain != domain)
2806 return -EBUSY;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002807
2808 return 0;
2809}
2810
David Woodhouse0b9d9752014-03-09 15:48:15 -07002811static bool device_has_rmrr(struct device *dev)
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002812{
2813 struct dmar_rmrr_unit *rmrr;
David Woodhouse832bd852014-03-07 15:08:36 +00002814 struct device *tmp;
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002815 int i;
2816
Jiang Liu0e242612014-02-19 14:07:34 +08002817 rcu_read_lock();
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002818 for_each_rmrr_units(rmrr) {
Jiang Liub683b232014-02-19 14:07:32 +08002819 /*
2820 * Return TRUE if this RMRR contains the device that
2821 * is passed in.
2822 */
2823 for_each_active_dev_scope(rmrr->devices,
2824 rmrr->devices_cnt, i, tmp)
David Woodhouse0b9d9752014-03-09 15:48:15 -07002825 if (tmp == dev) {
Jiang Liu0e242612014-02-19 14:07:34 +08002826 rcu_read_unlock();
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002827 return true;
Jiang Liub683b232014-02-19 14:07:32 +08002828 }
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002829 }
Jiang Liu0e242612014-02-19 14:07:34 +08002830 rcu_read_unlock();
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002831 return false;
2832}
2833
Alex Williamsonc875d2c2014-07-03 09:57:02 -06002834/*
2835 * There are a couple cases where we need to restrict the functionality of
2836 * devices associated with RMRRs. The first is when evaluating a device for
2837 * identity mapping because problems exist when devices are moved in and out
2838 * of domains and their respective RMRR information is lost. This means that
2839 * a device with associated RMRRs will never be in a "passthrough" domain.
2840 * The second is use of the device through the IOMMU API. This interface
2841 * expects to have full control of the IOVA space for the device. We cannot
2842 * satisfy both the requirement that RMRR access is maintained and have an
2843 * unencumbered IOVA space. We also have no ability to quiesce the device's
2844 * use of the RMRR space or even inform the IOMMU API user of the restriction.
2845 * We therefore prevent devices associated with an RMRR from participating in
2846 * the IOMMU API, which eliminates them from device assignment.
2847 *
2848 * In both cases we assume that PCI USB devices with RMRRs have them largely
2849 * for historical reasons and that the RMRR space is not actively used post
2850 * boot. This exclusion may change if vendors begin to abuse it.
David Woodhouse18436af2015-03-25 15:05:47 +00002851 *
2852 * The same exception is made for graphics devices, with the requirement that
2853 * any use of the RMRR regions will be torn down before assigning the device
2854 * to a guest.
Alex Williamsonc875d2c2014-07-03 09:57:02 -06002855 */
2856static bool device_is_rmrr_locked(struct device *dev)
2857{
2858 if (!device_has_rmrr(dev))
2859 return false;
2860
2861 if (dev_is_pci(dev)) {
2862 struct pci_dev *pdev = to_pci_dev(dev);
2863
David Woodhouse18436af2015-03-25 15:05:47 +00002864 if (IS_USB_DEVICE(pdev) || IS_GFX_DEVICE(pdev))
Alex Williamsonc875d2c2014-07-03 09:57:02 -06002865 return false;
2866 }
2867
2868 return true;
2869}
2870
David Woodhouse3bdb2592014-03-09 16:03:08 -07002871static int iommu_should_identity_map(struct device *dev, int startup)
David Woodhouse6941af22009-07-04 18:24:27 +01002872{
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002873
David Woodhouse3bdb2592014-03-09 16:03:08 -07002874 if (dev_is_pci(dev)) {
2875 struct pci_dev *pdev = to_pci_dev(dev);
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002876
Alex Williamsonc875d2c2014-07-03 09:57:02 -06002877 if (device_is_rmrr_locked(dev))
David Woodhouse3bdb2592014-03-09 16:03:08 -07002878 return 0;
David Woodhousee0fc7e02009-09-30 09:12:17 -07002879
David Woodhouse3bdb2592014-03-09 16:03:08 -07002880 if ((iommu_identity_mapping & IDENTMAP_AZALIA) && IS_AZALIA(pdev))
2881 return 1;
David Woodhousee0fc7e02009-09-30 09:12:17 -07002882
David Woodhouse3bdb2592014-03-09 16:03:08 -07002883 if ((iommu_identity_mapping & IDENTMAP_GFX) && IS_GFX_DEVICE(pdev))
2884 return 1;
2885
2886 if (!(iommu_identity_mapping & IDENTMAP_ALL))
2887 return 0;
2888
2889 /*
2890 * We want to start off with all devices in the 1:1 domain, and
2891 * take them out later if we find they can't access all of memory.
2892 *
2893 * However, we can't do this for PCI devices behind bridges,
2894 * because all PCI devices behind the same bridge will end up
2895 * with the same source-id on their transactions.
2896 *
2897 * Practically speaking, we can't change things around for these
2898 * devices at run-time, because we can't be sure there'll be no
2899 * DMA transactions in flight for any of their siblings.
2900 *
2901 * So PCI devices (unless they're on the root bus) as well as
2902 * their parent PCI-PCI or PCIe-PCI bridges must be left _out_ of
2903 * the 1:1 domain, just in _case_ one of their siblings turns out
2904 * not to be able to map all of memory.
2905 */
2906 if (!pci_is_pcie(pdev)) {
2907 if (!pci_is_root_bus(pdev->bus))
2908 return 0;
2909 if (pdev->class >> 8 == PCI_CLASS_BRIDGE_PCI)
2910 return 0;
2911 } else if (pci_pcie_type(pdev) == PCI_EXP_TYPE_PCI_BRIDGE)
2912 return 0;
2913 } else {
2914 if (device_has_rmrr(dev))
2915 return 0;
2916 }
David Woodhouse6941af22009-07-04 18:24:27 +01002917
David Woodhouse3dfc8132009-07-04 19:11:08 +01002918 /*
David Woodhouse3dfc8132009-07-04 19:11:08 +01002919 * At boot time, we don't yet know if devices will be 64-bit capable.
David Woodhouse3bdb2592014-03-09 16:03:08 -07002920 * Assume that they will — if they turn out not to be, then we can
David Woodhouse3dfc8132009-07-04 19:11:08 +01002921 * take them out of the 1:1 domain later.
2922 */
Chris Wright8fcc5372011-05-28 13:15:02 -05002923 if (!startup) {
2924 /*
2925 * If the device's dma_mask is less than the system's memory
2926 * size then this is not a candidate for identity mapping.
2927 */
David Woodhouse3bdb2592014-03-09 16:03:08 -07002928 u64 dma_mask = *dev->dma_mask;
Chris Wright8fcc5372011-05-28 13:15:02 -05002929
David Woodhouse3bdb2592014-03-09 16:03:08 -07002930 if (dev->coherent_dma_mask &&
2931 dev->coherent_dma_mask < dma_mask)
2932 dma_mask = dev->coherent_dma_mask;
Chris Wright8fcc5372011-05-28 13:15:02 -05002933
David Woodhouse3bdb2592014-03-09 16:03:08 -07002934 return dma_mask >= dma_get_required_mask(dev);
Chris Wright8fcc5372011-05-28 13:15:02 -05002935 }
David Woodhouse6941af22009-07-04 18:24:27 +01002936
2937 return 1;
2938}
2939
David Woodhousecf04eee2014-03-21 16:49:04 +00002940static int __init dev_prepare_static_identity_mapping(struct device *dev, int hw)
2941{
2942 int ret;
2943
2944 if (!iommu_should_identity_map(dev, 1))
2945 return 0;
2946
Joerg Roedel28ccce02015-07-21 14:45:31 +02002947 ret = domain_add_dev_info(si_domain, dev);
David Woodhousecf04eee2014-03-21 16:49:04 +00002948 if (!ret)
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002949 pr_info("%s identity mapping for device %s\n",
2950 hw ? "Hardware" : "Software", dev_name(dev));
David Woodhousecf04eee2014-03-21 16:49:04 +00002951 else if (ret == -ENODEV)
2952 /* device not associated with an iommu */
2953 ret = 0;
2954
2955 return ret;
2956}
2957
2958
Matt Kraai071e1372009-08-23 22:30:22 -07002959static int __init iommu_prepare_static_identity_mapping(int hw)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002960{
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002961 struct pci_dev *pdev = NULL;
David Woodhousecf04eee2014-03-21 16:49:04 +00002962 struct dmar_drhd_unit *drhd;
2963 struct intel_iommu *iommu;
2964 struct device *dev;
2965 int i;
2966 int ret = 0;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002967
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002968 for_each_pci_dev(pdev) {
David Woodhousecf04eee2014-03-21 16:49:04 +00002969 ret = dev_prepare_static_identity_mapping(&pdev->dev, hw);
2970 if (ret)
2971 return ret;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002972 }
2973
David Woodhousecf04eee2014-03-21 16:49:04 +00002974 for_each_active_iommu(iommu, drhd)
2975 for_each_active_dev_scope(drhd->devices, drhd->devices_cnt, i, dev) {
2976 struct acpi_device_physical_node *pn;
2977 struct acpi_device *adev;
2978
2979 if (dev->bus != &acpi_bus_type)
2980 continue;
Joerg Roedel86080cc2015-06-12 12:27:16 +02002981
David Woodhousecf04eee2014-03-21 16:49:04 +00002982 adev= to_acpi_device(dev);
2983 mutex_lock(&adev->physical_node_lock);
2984 list_for_each_entry(pn, &adev->physical_node_list, node) {
2985 ret = dev_prepare_static_identity_mapping(pn->dev, hw);
2986 if (ret)
2987 break;
2988 }
2989 mutex_unlock(&adev->physical_node_lock);
2990 if (ret)
2991 return ret;
2992 }
2993
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002994 return 0;
2995}
2996
Jiang Liuffebeb42014-11-09 22:48:02 +08002997static void intel_iommu_init_qi(struct intel_iommu *iommu)
2998{
2999 /*
3000 * Start from the sane iommu hardware state.
3001 * If the queued invalidation is already initialized by us
3002 * (for example, while enabling interrupt-remapping) then
3003 * we got the things already rolling from a sane state.
3004 */
3005 if (!iommu->qi) {
3006 /*
3007 * Clear any previous faults.
3008 */
3009 dmar_fault(-1, iommu);
3010 /*
3011 * Disable queued invalidation if supported and already enabled
3012 * before OS handover.
3013 */
3014 dmar_disable_qi(iommu);
3015 }
3016
3017 if (dmar_enable_qi(iommu)) {
3018 /*
3019 * Queued Invalidate not enabled, use Register Based Invalidate
3020 */
3021 iommu->flush.flush_context = __iommu_flush_context;
3022 iommu->flush.flush_iotlb = __iommu_flush_iotlb;
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003023 pr_info("%s: Using Register based invalidation\n",
Jiang Liuffebeb42014-11-09 22:48:02 +08003024 iommu->name);
3025 } else {
3026 iommu->flush.flush_context = qi_flush_context;
3027 iommu->flush.flush_iotlb = qi_flush_iotlb;
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003028 pr_info("%s: Using Queued invalidation\n", iommu->name);
Jiang Liuffebeb42014-11-09 22:48:02 +08003029 }
3030}
3031
Joerg Roedel091d42e2015-06-12 11:56:10 +02003032static int copy_context_table(struct intel_iommu *iommu,
Dan Williamsdfddb962015-10-09 18:16:46 -04003033 struct root_entry *old_re,
Joerg Roedel091d42e2015-06-12 11:56:10 +02003034 struct context_entry **tbl,
3035 int bus, bool ext)
3036{
Joerg Roedeldbcd8612015-06-12 12:02:09 +02003037 int tbl_idx, pos = 0, idx, devfn, ret = 0, did;
Joerg Roedel543c8dc2015-08-13 11:56:59 +02003038 struct context_entry *new_ce = NULL, ce;
Dan Williamsdfddb962015-10-09 18:16:46 -04003039 struct context_entry *old_ce = NULL;
Joerg Roedel543c8dc2015-08-13 11:56:59 +02003040 struct root_entry re;
Joerg Roedel091d42e2015-06-12 11:56:10 +02003041 phys_addr_t old_ce_phys;
3042
3043 tbl_idx = ext ? bus * 2 : bus;
Dan Williamsdfddb962015-10-09 18:16:46 -04003044 memcpy(&re, old_re, sizeof(re));
Joerg Roedel091d42e2015-06-12 11:56:10 +02003045
3046 for (devfn = 0; devfn < 256; devfn++) {
3047 /* First calculate the correct index */
3048 idx = (ext ? devfn * 2 : devfn) % 256;
3049
3050 if (idx == 0) {
3051 /* First save what we may have and clean up */
3052 if (new_ce) {
3053 tbl[tbl_idx] = new_ce;
3054 __iommu_flush_cache(iommu, new_ce,
3055 VTD_PAGE_SIZE);
3056 pos = 1;
3057 }
3058
3059 if (old_ce)
Pan Bian782d0b82018-11-21 17:53:47 +08003060 memunmap(old_ce);
Joerg Roedel091d42e2015-06-12 11:56:10 +02003061
3062 ret = 0;
3063 if (devfn < 0x80)
Joerg Roedel543c8dc2015-08-13 11:56:59 +02003064 old_ce_phys = root_entry_lctp(&re);
Joerg Roedel091d42e2015-06-12 11:56:10 +02003065 else
Joerg Roedel543c8dc2015-08-13 11:56:59 +02003066 old_ce_phys = root_entry_uctp(&re);
Joerg Roedel091d42e2015-06-12 11:56:10 +02003067
3068 if (!old_ce_phys) {
3069 if (ext && devfn == 0) {
3070 /* No LCTP, try UCTP */
3071 devfn = 0x7f;
3072 continue;
3073 } else {
3074 goto out;
3075 }
3076 }
3077
3078 ret = -ENOMEM;
Dan Williamsdfddb962015-10-09 18:16:46 -04003079 old_ce = memremap(old_ce_phys, PAGE_SIZE,
3080 MEMREMAP_WB);
Joerg Roedel091d42e2015-06-12 11:56:10 +02003081 if (!old_ce)
3082 goto out;
3083
3084 new_ce = alloc_pgtable_page(iommu->node);
3085 if (!new_ce)
3086 goto out_unmap;
3087
3088 ret = 0;
3089 }
3090
3091 /* Now copy the context entry */
Dan Williamsdfddb962015-10-09 18:16:46 -04003092 memcpy(&ce, old_ce + idx, sizeof(ce));
Joerg Roedel091d42e2015-06-12 11:56:10 +02003093
Joerg Roedelcf484d02015-06-12 12:21:46 +02003094 if (!__context_present(&ce))
Joerg Roedel091d42e2015-06-12 11:56:10 +02003095 continue;
3096
Joerg Roedeldbcd8612015-06-12 12:02:09 +02003097 did = context_domain_id(&ce);
3098 if (did >= 0 && did < cap_ndoms(iommu->cap))
3099 set_bit(did, iommu->domain_ids);
3100
Joerg Roedelcf484d02015-06-12 12:21:46 +02003101 /*
3102 * We need a marker for copied context entries. This
3103 * marker needs to work for the old format as well as
3104 * for extended context entries.
3105 *
3106 * Bit 67 of the context entry is used. In the old
3107 * format this bit is available to software, in the
3108 * extended format it is the PGE bit, but PGE is ignored
3109 * by HW if PASIDs are disabled (and thus still
3110 * available).
3111 *
3112 * So disable PASIDs first and then mark the entry
3113 * copied. This means that we don't copy PASID
3114 * translations from the old kernel, but this is fine as
3115 * faults there are not fatal.
3116 */
3117 context_clear_pasid_enable(&ce);
3118 context_set_copied(&ce);
3119
Joerg Roedel091d42e2015-06-12 11:56:10 +02003120 new_ce[idx] = ce;
3121 }
3122
3123 tbl[tbl_idx + pos] = new_ce;
3124
3125 __iommu_flush_cache(iommu, new_ce, VTD_PAGE_SIZE);
3126
3127out_unmap:
Dan Williamsdfddb962015-10-09 18:16:46 -04003128 memunmap(old_ce);
Joerg Roedel091d42e2015-06-12 11:56:10 +02003129
3130out:
3131 return ret;
3132}
3133
3134static int copy_translation_tables(struct intel_iommu *iommu)
3135{
3136 struct context_entry **ctxt_tbls;
Dan Williamsdfddb962015-10-09 18:16:46 -04003137 struct root_entry *old_rt;
Joerg Roedel091d42e2015-06-12 11:56:10 +02003138 phys_addr_t old_rt_phys;
3139 int ctxt_table_entries;
3140 unsigned long flags;
3141 u64 rtaddr_reg;
3142 int bus, ret;
Joerg Roedelc3361f22015-06-12 12:39:25 +02003143 bool new_ext, ext;
Joerg Roedel091d42e2015-06-12 11:56:10 +02003144
3145 rtaddr_reg = dmar_readq(iommu->reg + DMAR_RTADDR_REG);
3146 ext = !!(rtaddr_reg & DMA_RTADDR_RTT);
Joerg Roedelc3361f22015-06-12 12:39:25 +02003147 new_ext = !!ecap_ecs(iommu->ecap);
3148
3149 /*
3150 * The RTT bit can only be changed when translation is disabled,
3151 * but disabling translation means to open a window for data
3152 * corruption. So bail out and don't copy anything if we would
3153 * have to change the bit.
3154 */
3155 if (new_ext != ext)
3156 return -EINVAL;
Joerg Roedel091d42e2015-06-12 11:56:10 +02003157
3158 old_rt_phys = rtaddr_reg & VTD_PAGE_MASK;
3159 if (!old_rt_phys)
3160 return -EINVAL;
3161
Dan Williamsdfddb962015-10-09 18:16:46 -04003162 old_rt = memremap(old_rt_phys, PAGE_SIZE, MEMREMAP_WB);
Joerg Roedel091d42e2015-06-12 11:56:10 +02003163 if (!old_rt)
3164 return -ENOMEM;
3165
3166 /* This is too big for the stack - allocate it from slab */
3167 ctxt_table_entries = ext ? 512 : 256;
3168 ret = -ENOMEM;
3169 ctxt_tbls = kzalloc(ctxt_table_entries * sizeof(void *), GFP_KERNEL);
3170 if (!ctxt_tbls)
3171 goto out_unmap;
3172
3173 for (bus = 0; bus < 256; bus++) {
3174 ret = copy_context_table(iommu, &old_rt[bus],
3175 ctxt_tbls, bus, ext);
3176 if (ret) {
3177 pr_err("%s: Failed to copy context table for bus %d\n",
3178 iommu->name, bus);
3179 continue;
3180 }
3181 }
3182
3183 spin_lock_irqsave(&iommu->lock, flags);
3184
3185 /* Context tables are copied, now write them to the root_entry table */
3186 for (bus = 0; bus < 256; bus++) {
3187 int idx = ext ? bus * 2 : bus;
3188 u64 val;
3189
3190 if (ctxt_tbls[idx]) {
3191 val = virt_to_phys(ctxt_tbls[idx]) | 1;
3192 iommu->root_entry[bus].lo = val;
3193 }
3194
3195 if (!ext || !ctxt_tbls[idx + 1])
3196 continue;
3197
3198 val = virt_to_phys(ctxt_tbls[idx + 1]) | 1;
3199 iommu->root_entry[bus].hi = val;
3200 }
3201
3202 spin_unlock_irqrestore(&iommu->lock, flags);
3203
3204 kfree(ctxt_tbls);
3205
3206 __iommu_flush_cache(iommu, iommu->root_entry, PAGE_SIZE);
3207
3208 ret = 0;
3209
3210out_unmap:
Dan Williamsdfddb962015-10-09 18:16:46 -04003211 memunmap(old_rt);
Joerg Roedel091d42e2015-06-12 11:56:10 +02003212
3213 return ret;
3214}
3215
Joseph Cihulab7792602011-05-03 00:08:37 -07003216static int __init init_dmars(void)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003217{
3218 struct dmar_drhd_unit *drhd;
3219 struct dmar_rmrr_unit *rmrr;
Joerg Roedela87f4912015-06-12 12:32:54 +02003220 bool copied_tables = false;
David Woodhouse832bd852014-03-07 15:08:36 +00003221 struct device *dev;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003222 struct intel_iommu *iommu;
Omer Pelegaa473242016-04-20 11:33:02 +03003223 int i, ret, cpu;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003224
3225 /*
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003226 * for each drhd
3227 * allocate root
3228 * initialize and program root entry to not present
3229 * endfor
3230 */
3231 for_each_drhd_unit(drhd) {
mark gross5e0d2a62008-03-04 15:22:08 -08003232 /*
3233 * lock not needed as this is only incremented in the single
3234 * threaded kernel __init code path all other access are read
3235 * only
3236 */
Jiang Liu78d8e702014-11-09 22:47:57 +08003237 if (g_num_of_iommus < DMAR_UNITS_SUPPORTED) {
Mike Travis1b198bb2012-03-05 15:05:16 -08003238 g_num_of_iommus++;
3239 continue;
3240 }
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003241 pr_err_once("Exceeded %d IOMMUs\n", DMAR_UNITS_SUPPORTED);
mark gross5e0d2a62008-03-04 15:22:08 -08003242 }
3243
Jiang Liuffebeb42014-11-09 22:48:02 +08003244 /* Preallocate enough resources for IOMMU hot-addition */
3245 if (g_num_of_iommus < DMAR_UNITS_SUPPORTED)
3246 g_num_of_iommus = DMAR_UNITS_SUPPORTED;
3247
Weidong Hand9630fe2008-12-08 11:06:32 +08003248 g_iommus = kcalloc(g_num_of_iommus, sizeof(struct intel_iommu *),
3249 GFP_KERNEL);
3250 if (!g_iommus) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003251 pr_err("Allocating global iommu array failed\n");
Weidong Hand9630fe2008-12-08 11:06:32 +08003252 ret = -ENOMEM;
3253 goto error;
3254 }
3255
Omer Pelegaa473242016-04-20 11:33:02 +03003256 for_each_possible_cpu(cpu) {
3257 struct deferred_flush_data *dfd = per_cpu_ptr(&deferred_flush,
3258 cpu);
3259
3260 dfd->tables = kzalloc(g_num_of_iommus *
3261 sizeof(struct deferred_flush_table),
3262 GFP_KERNEL);
3263 if (!dfd->tables) {
3264 ret = -ENOMEM;
3265 goto free_g_iommus;
3266 }
3267
3268 spin_lock_init(&dfd->lock);
3269 setup_timer(&dfd->timer, flush_unmaps_timeout, cpu);
mark gross5e0d2a62008-03-04 15:22:08 -08003270 }
3271
Jiang Liu7c919772014-01-06 14:18:18 +08003272 for_each_active_iommu(iommu, drhd) {
Weidong Hand9630fe2008-12-08 11:06:32 +08003273 g_iommus[iommu->seq_id] = iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003274
Joerg Roedelb63d80d2015-06-12 09:14:34 +02003275 intel_iommu_init_qi(iommu);
3276
Suresh Siddhae61d98d2008-07-10 11:16:35 -07003277 ret = iommu_init_domains(iommu);
3278 if (ret)
Jiang Liu989d51f2014-02-19 14:07:21 +08003279 goto free_iommu;
Suresh Siddhae61d98d2008-07-10 11:16:35 -07003280
Joerg Roedel4158c2e2015-06-12 10:14:02 +02003281 init_translation_status(iommu);
3282
Joerg Roedel091d42e2015-06-12 11:56:10 +02003283 if (translation_pre_enabled(iommu) && !is_kdump_kernel()) {
3284 iommu_disable_translation(iommu);
3285 clear_translation_pre_enabled(iommu);
3286 pr_warn("Translation was enabled for %s but we are not in kdump mode\n",
3287 iommu->name);
3288 }
Joerg Roedel4158c2e2015-06-12 10:14:02 +02003289
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003290 /*
3291 * TBD:
3292 * we could share the same root & context tables
Lucas De Marchi25985ed2011-03-30 22:57:33 -03003293 * among all IOMMU's. Need to Split it later.
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003294 */
3295 ret = iommu_alloc_root_entry(iommu);
Jiang Liuffebeb42014-11-09 22:48:02 +08003296 if (ret)
Jiang Liu989d51f2014-02-19 14:07:21 +08003297 goto free_iommu;
Joerg Roedel5f0a7f72015-06-12 09:18:53 +02003298
Joerg Roedel091d42e2015-06-12 11:56:10 +02003299 if (translation_pre_enabled(iommu)) {
3300 pr_info("Translation already enabled - trying to copy translation structures\n");
3301
3302 ret = copy_translation_tables(iommu);
3303 if (ret) {
3304 /*
3305 * We found the IOMMU with translation
3306 * enabled - but failed to copy over the
3307 * old root-entry table. Try to proceed
3308 * by disabling translation now and
3309 * allocating a clean root-entry table.
3310 * This might cause DMAR faults, but
3311 * probably the dump will still succeed.
3312 */
3313 pr_err("Failed to copy translation tables from previous kernel for %s\n",
3314 iommu->name);
3315 iommu_disable_translation(iommu);
3316 clear_translation_pre_enabled(iommu);
3317 } else {
3318 pr_info("Copied translation tables from previous kernel for %s\n",
3319 iommu->name);
Joerg Roedela87f4912015-06-12 12:32:54 +02003320 copied_tables = true;
Joerg Roedel091d42e2015-06-12 11:56:10 +02003321 }
3322 }
3323
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003324 if (!ecap_pass_through(iommu->ecap))
David Woodhouse19943b02009-08-04 16:19:20 +01003325 hw_pass_through = 0;
David Woodhouse8a94ade2015-03-24 14:54:56 +00003326#ifdef CONFIG_INTEL_IOMMU_SVM
3327 if (pasid_enabled(iommu))
3328 intel_svm_alloc_pasid_tables(iommu);
3329#endif
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003330 }
3331
Joerg Roedela4c34ff2016-06-17 11:29:48 +02003332 /*
3333 * Now that qi is enabled on all iommus, set the root entry and flush
3334 * caches. This is required on some Intel X58 chipsets, otherwise the
3335 * flush_context function will loop forever and the boot hangs.
3336 */
3337 for_each_active_iommu(iommu, drhd) {
3338 iommu_flush_write_buffer(iommu);
3339 iommu_set_root_entry(iommu);
3340 iommu->flush.flush_context(iommu, 0, 0, 0, DMA_CCMD_GLOBAL_INVL);
3341 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
3342 }
3343
David Woodhouse19943b02009-08-04 16:19:20 +01003344 if (iommu_pass_through)
David Woodhousee0fc7e02009-09-30 09:12:17 -07003345 iommu_identity_mapping |= IDENTMAP_ALL;
3346
Suresh Siddhad3f13812011-08-23 17:05:25 -07003347#ifdef CONFIG_INTEL_IOMMU_BROKEN_GFX_WA
Lu Baolu30616bd2019-05-02 09:34:26 +08003348 dmar_map_gfx = 0;
David Woodhouse19943b02009-08-04 16:19:20 +01003349#endif
David Woodhousee0fc7e02009-09-30 09:12:17 -07003350
Lu Baolu30616bd2019-05-02 09:34:26 +08003351 if (!dmar_map_gfx)
3352 iommu_identity_mapping |= IDENTMAP_GFX;
3353
Ashok Raj24427cd2017-01-30 09:39:53 -08003354 check_tylersburg_isoch();
3355
Joerg Roedel86080cc2015-06-12 12:27:16 +02003356 if (iommu_identity_mapping) {
3357 ret = si_domain_init(hw_pass_through);
3358 if (ret)
3359 goto free_iommu;
3360 }
3361
David Woodhousee0fc7e02009-09-30 09:12:17 -07003362
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003363 /*
Joerg Roedela87f4912015-06-12 12:32:54 +02003364 * If we copied translations from a previous kernel in the kdump
3365 * case, we can not assign the devices to domains now, as that
3366 * would eliminate the old mappings. So skip this part and defer
3367 * the assignment to device driver initialization time.
3368 */
3369 if (copied_tables)
3370 goto domains_done;
3371
3372 /*
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003373 * If pass through is not set or not enabled, setup context entries for
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003374 * identity mappings for rmrr, gfx, and isa and may fall back to static
3375 * identity mapping if iommu_identity_mapping is set.
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003376 */
David Woodhouse19943b02009-08-04 16:19:20 +01003377 if (iommu_identity_mapping) {
3378 ret = iommu_prepare_static_identity_mapping(hw_pass_through);
3379 if (ret) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003380 pr_crit("Failed to setup IOMMU pass-through\n");
Jiang Liu989d51f2014-02-19 14:07:21 +08003381 goto free_iommu;
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003382 }
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003383 }
David Woodhouse19943b02009-08-04 16:19:20 +01003384 /*
3385 * For each rmrr
3386 * for each dev attached to rmrr
3387 * do
3388 * locate drhd for dev, alloc domain for dev
3389 * allocate free domain
3390 * allocate page table entries for rmrr
3391 * if context not allocated for bus
3392 * allocate and init context
3393 * set present in root table for this bus
3394 * init context with domain, translation etc
3395 * endfor
3396 * endfor
3397 */
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003398 pr_info("Setting RMRR:\n");
David Woodhouse19943b02009-08-04 16:19:20 +01003399 for_each_rmrr_units(rmrr) {
Jiang Liub683b232014-02-19 14:07:32 +08003400 /* some BIOS lists non-exist devices in DMAR table. */
3401 for_each_active_dev_scope(rmrr->devices, rmrr->devices_cnt,
David Woodhouse832bd852014-03-07 15:08:36 +00003402 i, dev) {
David Woodhouse0b9d9752014-03-09 15:48:15 -07003403 ret = iommu_prepare_rmrr_dev(rmrr, dev);
David Woodhouse19943b02009-08-04 16:19:20 +01003404 if (ret)
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003405 pr_err("Mapping reserved region failed\n");
David Woodhouse19943b02009-08-04 16:19:20 +01003406 }
3407 }
3408
3409 iommu_prepare_isa();
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07003410
Joerg Roedela87f4912015-06-12 12:32:54 +02003411domains_done:
3412
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003413 /*
3414 * for each drhd
3415 * enable fault log
3416 * global invalidate context cache
3417 * global invalidate iotlb
3418 * enable translation
3419 */
Jiang Liu7c919772014-01-06 14:18:18 +08003420 for_each_iommu(iommu, drhd) {
Joseph Cihula51a63e62011-03-21 11:04:24 -07003421 if (drhd->ignored) {
3422 /*
3423 * we always have to disable PMRs or DMA may fail on
3424 * this device
3425 */
3426 if (force_on)
Jiang Liu7c919772014-01-06 14:18:18 +08003427 iommu_disable_protect_mem_regions(iommu);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003428 continue;
Joseph Cihula51a63e62011-03-21 11:04:24 -07003429 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003430
3431 iommu_flush_write_buffer(iommu);
3432
David Woodhousea222a7f2015-10-07 23:35:18 +01003433#ifdef CONFIG_INTEL_IOMMU_SVM
3434 if (pasid_enabled(iommu) && ecap_prs(iommu->ecap)) {
3435 ret = intel_svm_enable_prq(iommu);
3436 if (ret)
3437 goto free_iommu;
3438 }
3439#endif
Keshavamurthy, Anil S3460a6d2007-10-21 16:41:54 -07003440 ret = dmar_set_interrupt(iommu);
3441 if (ret)
Jiang Liu989d51f2014-02-19 14:07:21 +08003442 goto free_iommu;
Keshavamurthy, Anil S3460a6d2007-10-21 16:41:54 -07003443
Joerg Roedel8939ddf2015-06-12 14:40:01 +02003444 if (!translation_pre_enabled(iommu))
3445 iommu_enable_translation(iommu);
3446
David Woodhouseb94996c2009-09-19 15:28:12 -07003447 iommu_disable_protect_mem_regions(iommu);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003448 }
3449
3450 return 0;
Jiang Liu989d51f2014-02-19 14:07:21 +08003451
3452free_iommu:
Jiang Liuffebeb42014-11-09 22:48:02 +08003453 for_each_active_iommu(iommu, drhd) {
3454 disable_dmar_iommu(iommu);
Jiang Liua868e6b2014-01-06 14:18:20 +08003455 free_dmar_iommu(iommu);
Jiang Liuffebeb42014-11-09 22:48:02 +08003456 }
Jiang Liu989d51f2014-02-19 14:07:21 +08003457free_g_iommus:
Omer Pelegaa473242016-04-20 11:33:02 +03003458 for_each_possible_cpu(cpu)
3459 kfree(per_cpu_ptr(&deferred_flush, cpu)->tables);
Weidong Hand9630fe2008-12-08 11:06:32 +08003460 kfree(g_iommus);
Jiang Liu989d51f2014-02-19 14:07:21 +08003461error:
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003462 return ret;
3463}
3464
David Woodhouse5a5e02a2009-07-04 09:35:44 +01003465/* This takes a number of _MM_ pages, not VTD pages */
Omer Peleg2aac6302016-04-20 11:33:57 +03003466static unsigned long intel_alloc_iova(struct device *dev,
David Woodhouse875764d2009-06-28 21:20:51 +01003467 struct dmar_domain *domain,
3468 unsigned long nrpages, uint64_t dma_mask)
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003469{
Omer Peleg22e2f9f2016-04-20 11:34:11 +03003470 unsigned long iova_pfn = 0;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003471
David Woodhouse875764d2009-06-28 21:20:51 +01003472 /* Restrict dma_mask to the width that the iommu can handle */
3473 dma_mask = min_t(uint64_t, DOMAIN_MAX_ADDR(domain->gaw), dma_mask);
Robin Murphy8f6429c2015-07-16 19:40:12 +01003474 /* Ensure we reserve the whole size-aligned region */
3475 nrpages = __roundup_pow_of_two(nrpages);
David Woodhouse875764d2009-06-28 21:20:51 +01003476
3477 if (!dmar_forcedac && dma_mask > DMA_BIT_MASK(32)) {
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003478 /*
3479 * First try to allocate an io virtual address in
Yang Hongyang284901a2009-04-06 19:01:15 -07003480 * DMA_BIT_MASK(32) and if that fails then try allocating
Joe Perches36098012007-12-17 11:40:11 -08003481 * from higher range
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003482 */
Omer Peleg22e2f9f2016-04-20 11:34:11 +03003483 iova_pfn = alloc_iova_fast(&domain->iovad, nrpages,
3484 IOVA_PFN(DMA_BIT_MASK(32)));
3485 if (iova_pfn)
3486 return iova_pfn;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003487 }
Omer Peleg22e2f9f2016-04-20 11:34:11 +03003488 iova_pfn = alloc_iova_fast(&domain->iovad, nrpages, IOVA_PFN(dma_mask));
3489 if (unlikely(!iova_pfn)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003490 pr_err("Allocating %ld-page iova for %s failed",
David Woodhouse207e3592014-03-09 16:12:32 -07003491 nrpages, dev_name(dev));
Omer Peleg2aac6302016-04-20 11:33:57 +03003492 return 0;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003493 }
3494
Omer Peleg22e2f9f2016-04-20 11:34:11 +03003495 return iova_pfn;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003496}
3497
David Woodhoused4b709f2014-03-09 16:07:40 -07003498static struct dmar_domain *__get_valid_domain_for_dev(struct device *dev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003499{
Joerg Roedel1c5ebba2016-08-25 13:52:51 +02003500 struct dmar_domain *domain, *tmp;
Joerg Roedelb1ce5b72015-09-23 19:16:01 +02003501 struct dmar_rmrr_unit *rmrr;
Joerg Roedelb1ce5b72015-09-23 19:16:01 +02003502 struct device *i_dev;
3503 int i, ret;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003504
Joerg Roedel1c5ebba2016-08-25 13:52:51 +02003505 domain = find_domain(dev);
3506 if (domain)
3507 goto out;
3508
3509 domain = find_or_alloc_domain(dev, DEFAULT_DOMAIN_ADDRESS_WIDTH);
3510 if (!domain)
3511 goto out;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003512
Joerg Roedelb1ce5b72015-09-23 19:16:01 +02003513 /* We have a new domain - setup possible RMRRs for the device */
3514 rcu_read_lock();
3515 for_each_rmrr_units(rmrr) {
3516 for_each_active_dev_scope(rmrr->devices, rmrr->devices_cnt,
3517 i, i_dev) {
3518 if (i_dev != dev)
3519 continue;
3520
3521 ret = domain_prepare_identity_map(dev, domain,
3522 rmrr->base_address,
3523 rmrr->end_address);
3524 if (ret)
3525 dev_err(dev, "Mapping reserved region failed\n");
3526 }
3527 }
3528 rcu_read_unlock();
3529
Joerg Roedel1c5ebba2016-08-25 13:52:51 +02003530 tmp = set_domain_for_dev(dev, domain);
3531 if (!tmp || domain != tmp) {
3532 domain_exit(domain);
3533 domain = tmp;
3534 }
3535
3536out:
3537
3538 if (!domain)
3539 pr_err("Allocating domain for %s failed\n", dev_name(dev));
3540
3541
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003542 return domain;
3543}
3544
David Woodhoused4b709f2014-03-09 16:07:40 -07003545static inline struct dmar_domain *get_valid_domain_for_dev(struct device *dev)
David Woodhouse147202a2009-07-07 19:43:20 +01003546{
3547 struct device_domain_info *info;
3548
3549 /* No lock here, assumes no domain exit in normal case */
David Woodhoused4b709f2014-03-09 16:07:40 -07003550 info = dev->archdata.iommu;
David Woodhouse147202a2009-07-07 19:43:20 +01003551 if (likely(info))
3552 return info->domain;
3553
3554 return __get_valid_domain_for_dev(dev);
3555}
3556
David Woodhouseecb509e2014-03-09 16:29:55 -07003557/* Check if the dev needs to go through non-identity map and unmap process.*/
David Woodhouse73676832009-07-04 14:08:36 +01003558static int iommu_no_mapping(struct device *dev)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003559{
3560 int found;
3561
David Woodhouse3d891942014-03-06 15:59:26 +00003562 if (iommu_dummy(dev))
David Woodhouse1e4c64c2009-07-04 10:40:38 +01003563 return 1;
3564
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003565 if (!iommu_identity_mapping)
David Woodhouse1e4c64c2009-07-04 10:40:38 +01003566 return 0;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003567
David Woodhouse9b226622014-03-09 14:03:28 -07003568 found = identity_mapping(dev);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003569 if (found) {
David Woodhouseecb509e2014-03-09 16:29:55 -07003570 if (iommu_should_identity_map(dev, 0))
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003571 return 1;
3572 else {
3573 /*
3574 * 32 bit DMA is removed from si_domain and fall back
3575 * to non-identity mapping.
3576 */
Joerg Roedele6de0f82015-07-22 16:30:36 +02003577 dmar_remove_one_dev_info(si_domain, dev);
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003578 pr_info("32bit %s uses non-identity mapping\n",
3579 dev_name(dev));
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003580 return 0;
3581 }
3582 } else {
3583 /*
3584 * In case of a detached 64 bit DMA device from vm, the device
3585 * is put into si_domain for identity mapping.
3586 */
David Woodhouseecb509e2014-03-09 16:29:55 -07003587 if (iommu_should_identity_map(dev, 0)) {
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003588 int ret;
Joerg Roedel28ccce02015-07-21 14:45:31 +02003589 ret = domain_add_dev_info(si_domain, dev);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003590 if (!ret) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003591 pr_info("64bit %s uses identity mapping\n",
3592 dev_name(dev));
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003593 return 1;
3594 }
3595 }
3596 }
3597
David Woodhouse1e4c64c2009-07-04 10:40:38 +01003598 return 0;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003599}
3600
David Woodhouse5040a912014-03-09 16:14:00 -07003601static dma_addr_t __intel_map_single(struct device *dev, phys_addr_t paddr,
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09003602 size_t size, int dir, u64 dma_mask)
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003603{
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003604 struct dmar_domain *domain;
Fenghua Yu5b6985c2008-10-16 18:02:32 -07003605 phys_addr_t start_paddr;
Omer Peleg2aac6302016-04-20 11:33:57 +03003606 unsigned long iova_pfn;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003607 int prot = 0;
Ingo Molnar6865f0d2008-04-22 11:09:04 +02003608 int ret;
Weidong Han8c11e792008-12-08 15:29:22 +08003609 struct intel_iommu *iommu;
Fenghua Yu33041ec2009-08-04 15:10:59 -07003610 unsigned long paddr_pfn = paddr >> PAGE_SHIFT;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003611
3612 BUG_ON(dir == DMA_NONE);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003613
David Woodhouse5040a912014-03-09 16:14:00 -07003614 if (iommu_no_mapping(dev))
Ingo Molnar6865f0d2008-04-22 11:09:04 +02003615 return paddr;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003616
David Woodhouse5040a912014-03-09 16:14:00 -07003617 domain = get_valid_domain_for_dev(dev);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003618 if (!domain)
3619 return 0;
3620
Weidong Han8c11e792008-12-08 15:29:22 +08003621 iommu = domain_get_iommu(domain);
David Woodhouse88cb6a72009-06-28 15:03:06 +01003622 size = aligned_nrpages(paddr, size);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003623
Omer Peleg2aac6302016-04-20 11:33:57 +03003624 iova_pfn = intel_alloc_iova(dev, domain, dma_to_mm_pfn(size), dma_mask);
3625 if (!iova_pfn)
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003626 goto error;
3627
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003628 /*
3629 * Check if DMAR supports zero-length reads on write only
3630 * mappings..
3631 */
3632 if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
Weidong Han8c11e792008-12-08 15:29:22 +08003633 !cap_zlr(iommu->cap))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003634 prot |= DMA_PTE_READ;
3635 if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
3636 prot |= DMA_PTE_WRITE;
3637 /*
Ingo Molnar6865f0d2008-04-22 11:09:04 +02003638 * paddr - (paddr + size) might be partial page, we should map the whole
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003639 * page. Note: if two part of one page are separately mapped, we
Ingo Molnar6865f0d2008-04-22 11:09:04 +02003640 * might have two guest_addr mapping to the same host paddr, but this
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003641 * is not a big problem
3642 */
Omer Peleg2aac6302016-04-20 11:33:57 +03003643 ret = domain_pfn_mapping(domain, mm_to_dma_pfn(iova_pfn),
Fenghua Yu33041ec2009-08-04 15:10:59 -07003644 mm_to_dma_pfn(paddr_pfn), size, prot);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003645 if (ret)
3646 goto error;
3647
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003648 /* it's a non-present to present mapping. Only flush if caching mode */
3649 if (cap_caching_mode(iommu->cap))
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02003650 iommu_flush_iotlb_psi(iommu, domain,
Omer Peleg2aac6302016-04-20 11:33:57 +03003651 mm_to_dma_pfn(iova_pfn),
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02003652 size, 0, 1);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003653 else
Weidong Han8c11e792008-12-08 15:29:22 +08003654 iommu_flush_write_buffer(iommu);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003655
Omer Peleg2aac6302016-04-20 11:33:57 +03003656 start_paddr = (phys_addr_t)iova_pfn << PAGE_SHIFT;
David Woodhouse03d6a242009-06-28 15:33:46 +01003657 start_paddr += paddr & ~PAGE_MASK;
3658 return start_paddr;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003659
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003660error:
Omer Peleg2aac6302016-04-20 11:33:57 +03003661 if (iova_pfn)
Omer Peleg22e2f9f2016-04-20 11:34:11 +03003662 free_iova_fast(&domain->iovad, iova_pfn, dma_to_mm_pfn(size));
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003663 pr_err("Device %s request: %zx@%llx dir %d --- failed\n",
David Woodhouse5040a912014-03-09 16:14:00 -07003664 dev_name(dev), size, (unsigned long long)paddr, dir);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003665 return 0;
3666}
3667
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09003668static dma_addr_t intel_map_page(struct device *dev, struct page *page,
3669 unsigned long offset, size_t size,
3670 enum dma_data_direction dir,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07003671 unsigned long attrs)
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09003672{
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09003673 return __intel_map_single(dev, page_to_phys(page) + offset, size,
David Woodhouse46333e32014-03-10 20:01:21 -07003674 dir, *dev->dma_mask);
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09003675}
3676
Omer Pelegaa473242016-04-20 11:33:02 +03003677static void flush_unmaps(struct deferred_flush_data *flush_data)
mark gross5e0d2a62008-03-04 15:22:08 -08003678{
mark gross80b20dd2008-04-18 13:53:58 -07003679 int i, j;
mark gross5e0d2a62008-03-04 15:22:08 -08003680
Omer Pelegaa473242016-04-20 11:33:02 +03003681 flush_data->timer_on = 0;
mark gross5e0d2a62008-03-04 15:22:08 -08003682
3683 /* just flush them all */
3684 for (i = 0; i < g_num_of_iommus; i++) {
Weidong Hana2bb8452008-12-08 11:24:12 +08003685 struct intel_iommu *iommu = g_iommus[i];
Omer Pelegaa473242016-04-20 11:33:02 +03003686 struct deferred_flush_table *flush_table =
3687 &flush_data->tables[i];
Weidong Hana2bb8452008-12-08 11:24:12 +08003688 if (!iommu)
3689 continue;
Suresh Siddhac42d9f32008-07-10 11:16:36 -07003690
Omer Pelegaa473242016-04-20 11:33:02 +03003691 if (!flush_table->next)
Yu Zhao9dd2fe82009-05-18 13:51:36 +08003692 continue;
3693
Nadav Amit78d5f0f2010-04-08 23:00:41 +03003694 /* In caching mode, global flushes turn emulation expensive */
3695 if (!cap_caching_mode(iommu->cap))
3696 iommu->flush.flush_iotlb(iommu, 0, 0, 0,
Yu Zhao93a23a72009-05-18 13:51:37 +08003697 DMA_TLB_GLOBAL_FLUSH);
Omer Pelegaa473242016-04-20 11:33:02 +03003698 for (j = 0; j < flush_table->next; j++) {
Yu Zhao93a23a72009-05-18 13:51:37 +08003699 unsigned long mask;
Omer Peleg314f1dc2016-04-20 11:32:45 +03003700 struct deferred_flush_entry *entry =
Omer Pelegaa473242016-04-20 11:33:02 +03003701 &flush_table->entries[j];
Omer Peleg2aac6302016-04-20 11:33:57 +03003702 unsigned long iova_pfn = entry->iova_pfn;
Omer Peleg769530e2016-04-20 11:33:25 +03003703 unsigned long nrpages = entry->nrpages;
Omer Peleg314f1dc2016-04-20 11:32:45 +03003704 struct dmar_domain *domain = entry->domain;
3705 struct page *freelist = entry->freelist;
Yu Zhao93a23a72009-05-18 13:51:37 +08003706
Nadav Amit78d5f0f2010-04-08 23:00:41 +03003707 /* On real hardware multiple invalidations are expensive */
3708 if (cap_caching_mode(iommu->cap))
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02003709 iommu_flush_iotlb_psi(iommu, domain,
Omer Peleg2aac6302016-04-20 11:33:57 +03003710 mm_to_dma_pfn(iova_pfn),
Omer Peleg769530e2016-04-20 11:33:25 +03003711 nrpages, !freelist, 0);
Nadav Amit78d5f0f2010-04-08 23:00:41 +03003712 else {
Omer Peleg769530e2016-04-20 11:33:25 +03003713 mask = ilog2(nrpages);
Omer Peleg314f1dc2016-04-20 11:32:45 +03003714 iommu_flush_dev_iotlb(domain,
Omer Peleg2aac6302016-04-20 11:33:57 +03003715 (uint64_t)iova_pfn << PAGE_SHIFT, mask);
Nadav Amit78d5f0f2010-04-08 23:00:41 +03003716 }
Omer Peleg22e2f9f2016-04-20 11:34:11 +03003717 free_iova_fast(&domain->iovad, iova_pfn, nrpages);
Omer Peleg314f1dc2016-04-20 11:32:45 +03003718 if (freelist)
3719 dma_free_pagelist(freelist);
mark gross80b20dd2008-04-18 13:53:58 -07003720 }
Omer Pelegaa473242016-04-20 11:33:02 +03003721 flush_table->next = 0;
mark gross5e0d2a62008-03-04 15:22:08 -08003722 }
3723
Omer Pelegaa473242016-04-20 11:33:02 +03003724 flush_data->size = 0;
mark gross5e0d2a62008-03-04 15:22:08 -08003725}
3726
Omer Pelegaa473242016-04-20 11:33:02 +03003727static void flush_unmaps_timeout(unsigned long cpuid)
mark gross5e0d2a62008-03-04 15:22:08 -08003728{
Omer Pelegaa473242016-04-20 11:33:02 +03003729 struct deferred_flush_data *flush_data = per_cpu_ptr(&deferred_flush, cpuid);
mark gross80b20dd2008-04-18 13:53:58 -07003730 unsigned long flags;
3731
Omer Pelegaa473242016-04-20 11:33:02 +03003732 spin_lock_irqsave(&flush_data->lock, flags);
3733 flush_unmaps(flush_data);
3734 spin_unlock_irqrestore(&flush_data->lock, flags);
mark gross5e0d2a62008-03-04 15:22:08 -08003735}
3736
Omer Peleg2aac6302016-04-20 11:33:57 +03003737static void add_unmap(struct dmar_domain *dom, unsigned long iova_pfn,
Omer Peleg769530e2016-04-20 11:33:25 +03003738 unsigned long nrpages, struct page *freelist)
mark gross5e0d2a62008-03-04 15:22:08 -08003739{
3740 unsigned long flags;
Omer Peleg314f1dc2016-04-20 11:32:45 +03003741 int entry_id, iommu_id;
Weidong Han8c11e792008-12-08 15:29:22 +08003742 struct intel_iommu *iommu;
Omer Peleg314f1dc2016-04-20 11:32:45 +03003743 struct deferred_flush_entry *entry;
Omer Pelegaa473242016-04-20 11:33:02 +03003744 struct deferred_flush_data *flush_data;
3745 unsigned int cpuid;
mark gross5e0d2a62008-03-04 15:22:08 -08003746
Omer Pelegaa473242016-04-20 11:33:02 +03003747 cpuid = get_cpu();
3748 flush_data = per_cpu_ptr(&deferred_flush, cpuid);
3749
3750 /* Flush all CPUs' entries to avoid deferring too much. If
3751 * this becomes a bottleneck, can just flush us, and rely on
3752 * flush timer for the rest.
3753 */
3754 if (flush_data->size == HIGH_WATER_MARK) {
3755 int cpu;
3756
3757 for_each_online_cpu(cpu)
3758 flush_unmaps_timeout(cpu);
3759 }
3760
3761 spin_lock_irqsave(&flush_data->lock, flags);
mark gross80b20dd2008-04-18 13:53:58 -07003762
Weidong Han8c11e792008-12-08 15:29:22 +08003763 iommu = domain_get_iommu(dom);
3764 iommu_id = iommu->seq_id;
Suresh Siddhac42d9f32008-07-10 11:16:36 -07003765
Omer Pelegaa473242016-04-20 11:33:02 +03003766 entry_id = flush_data->tables[iommu_id].next;
3767 ++(flush_data->tables[iommu_id].next);
mark gross5e0d2a62008-03-04 15:22:08 -08003768
Omer Pelegaa473242016-04-20 11:33:02 +03003769 entry = &flush_data->tables[iommu_id].entries[entry_id];
Omer Peleg314f1dc2016-04-20 11:32:45 +03003770 entry->domain = dom;
Omer Peleg2aac6302016-04-20 11:33:57 +03003771 entry->iova_pfn = iova_pfn;
Omer Peleg769530e2016-04-20 11:33:25 +03003772 entry->nrpages = nrpages;
Omer Peleg314f1dc2016-04-20 11:32:45 +03003773 entry->freelist = freelist;
mark gross5e0d2a62008-03-04 15:22:08 -08003774
Omer Pelegaa473242016-04-20 11:33:02 +03003775 if (!flush_data->timer_on) {
3776 mod_timer(&flush_data->timer, jiffies + msecs_to_jiffies(10));
3777 flush_data->timer_on = 1;
mark gross5e0d2a62008-03-04 15:22:08 -08003778 }
Omer Pelegaa473242016-04-20 11:33:02 +03003779 flush_data->size++;
3780 spin_unlock_irqrestore(&flush_data->lock, flags);
3781
3782 put_cpu();
mark gross5e0d2a62008-03-04 15:22:08 -08003783}
3784
Omer Peleg769530e2016-04-20 11:33:25 +03003785static void intel_unmap(struct device *dev, dma_addr_t dev_addr, size_t size)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003786{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003787 struct dmar_domain *domain;
David Woodhoused794dc92009-06-28 00:27:49 +01003788 unsigned long start_pfn, last_pfn;
Omer Peleg769530e2016-04-20 11:33:25 +03003789 unsigned long nrpages;
Omer Peleg2aac6302016-04-20 11:33:57 +03003790 unsigned long iova_pfn;
Weidong Han8c11e792008-12-08 15:29:22 +08003791 struct intel_iommu *iommu;
David Woodhouseea8ea462014-03-05 17:09:32 +00003792 struct page *freelist;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003793
David Woodhouse73676832009-07-04 14:08:36 +01003794 if (iommu_no_mapping(dev))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003795 return;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003796
David Woodhouse1525a292014-03-06 16:19:30 +00003797 domain = find_domain(dev);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003798 BUG_ON(!domain);
3799
Weidong Han8c11e792008-12-08 15:29:22 +08003800 iommu = domain_get_iommu(domain);
3801
Omer Peleg2aac6302016-04-20 11:33:57 +03003802 iova_pfn = IOVA_PFN(dev_addr);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003803
Omer Peleg769530e2016-04-20 11:33:25 +03003804 nrpages = aligned_nrpages(dev_addr, size);
Omer Peleg2aac6302016-04-20 11:33:57 +03003805 start_pfn = mm_to_dma_pfn(iova_pfn);
Omer Peleg769530e2016-04-20 11:33:25 +03003806 last_pfn = start_pfn + nrpages - 1;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003807
David Woodhoused794dc92009-06-28 00:27:49 +01003808 pr_debug("Device %s unmapping: pfn %lx-%lx\n",
David Woodhouse207e3592014-03-09 16:12:32 -07003809 dev_name(dev), start_pfn, last_pfn);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003810
David Woodhouseea8ea462014-03-05 17:09:32 +00003811 freelist = domain_unmap(domain, start_pfn, last_pfn);
David Woodhoused794dc92009-06-28 00:27:49 +01003812
mark gross5e0d2a62008-03-04 15:22:08 -08003813 if (intel_iommu_strict) {
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02003814 iommu_flush_iotlb_psi(iommu, domain, start_pfn,
Omer Peleg769530e2016-04-20 11:33:25 +03003815 nrpages, !freelist, 0);
mark gross5e0d2a62008-03-04 15:22:08 -08003816 /* free iova */
Omer Peleg22e2f9f2016-04-20 11:34:11 +03003817 free_iova_fast(&domain->iovad, iova_pfn, dma_to_mm_pfn(nrpages));
David Woodhouseea8ea462014-03-05 17:09:32 +00003818 dma_free_pagelist(freelist);
mark gross5e0d2a62008-03-04 15:22:08 -08003819 } else {
Omer Peleg2aac6302016-04-20 11:33:57 +03003820 add_unmap(domain, iova_pfn, nrpages, freelist);
mark gross5e0d2a62008-03-04 15:22:08 -08003821 /*
3822 * queue up the release of the unmap to save the 1/6th of the
3823 * cpu used up by the iotlb flush operation...
3824 */
mark gross5e0d2a62008-03-04 15:22:08 -08003825 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003826}
3827
Jiang Liud41a4ad2014-07-11 14:19:34 +08003828static void intel_unmap_page(struct device *dev, dma_addr_t dev_addr,
3829 size_t size, enum dma_data_direction dir,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07003830 unsigned long attrs)
Jiang Liud41a4ad2014-07-11 14:19:34 +08003831{
Omer Peleg769530e2016-04-20 11:33:25 +03003832 intel_unmap(dev, dev_addr, size);
Jiang Liud41a4ad2014-07-11 14:19:34 +08003833}
3834
David Woodhouse5040a912014-03-09 16:14:00 -07003835static void *intel_alloc_coherent(struct device *dev, size_t size,
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02003836 dma_addr_t *dma_handle, gfp_t flags,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07003837 unsigned long attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003838{
Akinobu Mita36746432014-06-04 16:06:51 -07003839 struct page *page = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003840 int order;
3841
Fenghua Yu5b6985c2008-10-16 18:02:32 -07003842 size = PAGE_ALIGN(size);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003843 order = get_order(size);
Alex Williamsone8bb9102009-11-04 15:59:34 -07003844
David Woodhouse5040a912014-03-09 16:14:00 -07003845 if (!iommu_no_mapping(dev))
Alex Williamsone8bb9102009-11-04 15:59:34 -07003846 flags &= ~(GFP_DMA | GFP_DMA32);
David Woodhouse5040a912014-03-09 16:14:00 -07003847 else if (dev->coherent_dma_mask < dma_get_required_mask(dev)) {
3848 if (dev->coherent_dma_mask < DMA_BIT_MASK(32))
Alex Williamsone8bb9102009-11-04 15:59:34 -07003849 flags |= GFP_DMA;
3850 else
3851 flags |= GFP_DMA32;
3852 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003853
Mel Gormand0164ad2015-11-06 16:28:21 -08003854 if (gfpflags_allow_blocking(flags)) {
Akinobu Mita36746432014-06-04 16:06:51 -07003855 unsigned int count = size >> PAGE_SHIFT;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003856
Akinobu Mita36746432014-06-04 16:06:51 -07003857 page = dma_alloc_from_contiguous(dev, count, order);
3858 if (page && iommu_no_mapping(dev) &&
3859 page_to_phys(page) + size > dev->coherent_dma_mask) {
3860 dma_release_from_contiguous(dev, page, count);
3861 page = NULL;
3862 }
3863 }
3864
3865 if (!page)
3866 page = alloc_pages(flags, order);
3867 if (!page)
3868 return NULL;
3869 memset(page_address(page), 0, size);
3870
3871 *dma_handle = __intel_map_single(dev, page_to_phys(page), size,
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09003872 DMA_BIDIRECTIONAL,
David Woodhouse5040a912014-03-09 16:14:00 -07003873 dev->coherent_dma_mask);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003874 if (*dma_handle)
Akinobu Mita36746432014-06-04 16:06:51 -07003875 return page_address(page);
3876 if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
3877 __free_pages(page, order);
3878
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003879 return NULL;
3880}
3881
David Woodhouse5040a912014-03-09 16:14:00 -07003882static void intel_free_coherent(struct device *dev, size_t size, void *vaddr,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07003883 dma_addr_t dma_handle, unsigned long attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003884{
3885 int order;
Akinobu Mita36746432014-06-04 16:06:51 -07003886 struct page *page = virt_to_page(vaddr);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003887
Fenghua Yu5b6985c2008-10-16 18:02:32 -07003888 size = PAGE_ALIGN(size);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003889 order = get_order(size);
3890
Omer Peleg769530e2016-04-20 11:33:25 +03003891 intel_unmap(dev, dma_handle, size);
Akinobu Mita36746432014-06-04 16:06:51 -07003892 if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
3893 __free_pages(page, order);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003894}
3895
David Woodhouse5040a912014-03-09 16:14:00 -07003896static void intel_unmap_sg(struct device *dev, struct scatterlist *sglist,
FUJITA Tomonorid7ab5c42009-01-28 21:53:18 +09003897 int nelems, enum dma_data_direction dir,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07003898 unsigned long attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003899{
Omer Peleg769530e2016-04-20 11:33:25 +03003900 dma_addr_t startaddr = sg_dma_address(sglist) & PAGE_MASK;
3901 unsigned long nrpages = 0;
3902 struct scatterlist *sg;
3903 int i;
3904
3905 for_each_sg(sglist, sg, nelems, i) {
3906 nrpages += aligned_nrpages(sg_dma_address(sg), sg_dma_len(sg));
3907 }
3908
3909 intel_unmap(dev, startaddr, nrpages << VTD_PAGE_SHIFT);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003910}
3911
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003912static int intel_nontranslate_map_sg(struct device *hddev,
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003913 struct scatterlist *sglist, int nelems, int dir)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003914{
3915 int i;
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003916 struct scatterlist *sg;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003917
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003918 for_each_sg(sglist, sg, nelems, i) {
FUJITA Tomonori12d4d402007-10-23 09:32:25 +02003919 BUG_ON(!sg_page(sg));
Robin Murphye17f2b52017-09-28 15:14:01 +01003920 sg->dma_address = sg_phys(sg);
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003921 sg->dma_length = sg->length;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003922 }
3923 return nelems;
3924}
3925
David Woodhouse5040a912014-03-09 16:14:00 -07003926static int intel_map_sg(struct device *dev, struct scatterlist *sglist, int nelems,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07003927 enum dma_data_direction dir, unsigned long attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003928{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003929 int i;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003930 struct dmar_domain *domain;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003931 size_t size = 0;
3932 int prot = 0;
Omer Peleg2aac6302016-04-20 11:33:57 +03003933 unsigned long iova_pfn;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003934 int ret;
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003935 struct scatterlist *sg;
David Woodhouseb536d242009-06-28 14:49:31 +01003936 unsigned long start_vpfn;
Weidong Han8c11e792008-12-08 15:29:22 +08003937 struct intel_iommu *iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003938
3939 BUG_ON(dir == DMA_NONE);
David Woodhouse5040a912014-03-09 16:14:00 -07003940 if (iommu_no_mapping(dev))
3941 return intel_nontranslate_map_sg(dev, sglist, nelems, dir);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003942
David Woodhouse5040a912014-03-09 16:14:00 -07003943 domain = get_valid_domain_for_dev(dev);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003944 if (!domain)
3945 return 0;
3946
Weidong Han8c11e792008-12-08 15:29:22 +08003947 iommu = domain_get_iommu(domain);
3948
David Woodhouseb536d242009-06-28 14:49:31 +01003949 for_each_sg(sglist, sg, nelems, i)
David Woodhouse88cb6a72009-06-28 15:03:06 +01003950 size += aligned_nrpages(sg->offset, sg->length);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003951
Omer Peleg2aac6302016-04-20 11:33:57 +03003952 iova_pfn = intel_alloc_iova(dev, domain, dma_to_mm_pfn(size),
David Woodhouse5040a912014-03-09 16:14:00 -07003953 *dev->dma_mask);
Omer Peleg2aac6302016-04-20 11:33:57 +03003954 if (!iova_pfn) {
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003955 sglist->dma_length = 0;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003956 return 0;
3957 }
3958
3959 /*
3960 * Check if DMAR supports zero-length reads on write only
3961 * mappings..
3962 */
3963 if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
Weidong Han8c11e792008-12-08 15:29:22 +08003964 !cap_zlr(iommu->cap))
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003965 prot |= DMA_PTE_READ;
3966 if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
3967 prot |= DMA_PTE_WRITE;
3968
Omer Peleg2aac6302016-04-20 11:33:57 +03003969 start_vpfn = mm_to_dma_pfn(iova_pfn);
David Woodhousee1605492009-06-29 11:17:38 +01003970
Fenghua Yuf5329592009-08-04 15:09:37 -07003971 ret = domain_sg_mapping(domain, start_vpfn, sglist, size, prot);
David Woodhousee1605492009-06-29 11:17:38 +01003972 if (unlikely(ret)) {
David Woodhousee1605492009-06-29 11:17:38 +01003973 dma_pte_free_pagetable(domain, start_vpfn,
3974 start_vpfn + size - 1);
Omer Peleg22e2f9f2016-04-20 11:34:11 +03003975 free_iova_fast(&domain->iovad, iova_pfn, dma_to_mm_pfn(size));
David Woodhousee1605492009-06-29 11:17:38 +01003976 return 0;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003977 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003978
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003979 /* it's a non-present to present mapping. Only flush if caching mode */
3980 if (cap_caching_mode(iommu->cap))
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02003981 iommu_flush_iotlb_psi(iommu, domain, start_vpfn, size, 0, 1);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003982 else
Weidong Han8c11e792008-12-08 15:29:22 +08003983 iommu_flush_write_buffer(iommu);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003984
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003985 return nelems;
3986}
3987
FUJITA Tomonoridfb805e2009-01-28 21:53:17 +09003988static int intel_mapping_error(struct device *dev, dma_addr_t dma_addr)
3989{
3990 return !dma_addr;
3991}
3992
FUJITA Tomonori160c1d82009-01-05 23:59:02 +09003993struct dma_map_ops intel_dma_ops = {
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02003994 .alloc = intel_alloc_coherent,
3995 .free = intel_free_coherent,
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003996 .map_sg = intel_map_sg,
3997 .unmap_sg = intel_unmap_sg,
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09003998 .map_page = intel_map_page,
3999 .unmap_page = intel_unmap_page,
FUJITA Tomonoridfb805e2009-01-28 21:53:17 +09004000 .mapping_error = intel_mapping_error,
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004001};
4002
4003static inline int iommu_domain_cache_init(void)
4004{
4005 int ret = 0;
4006
4007 iommu_domain_cache = kmem_cache_create("iommu_domain",
4008 sizeof(struct dmar_domain),
4009 0,
4010 SLAB_HWCACHE_ALIGN,
4011
4012 NULL);
4013 if (!iommu_domain_cache) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004014 pr_err("Couldn't create iommu_domain cache\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004015 ret = -ENOMEM;
4016 }
4017
4018 return ret;
4019}
4020
4021static inline int iommu_devinfo_cache_init(void)
4022{
4023 int ret = 0;
4024
4025 iommu_devinfo_cache = kmem_cache_create("iommu_devinfo",
4026 sizeof(struct device_domain_info),
4027 0,
4028 SLAB_HWCACHE_ALIGN,
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004029 NULL);
4030 if (!iommu_devinfo_cache) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004031 pr_err("Couldn't create devinfo cache\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004032 ret = -ENOMEM;
4033 }
4034
4035 return ret;
4036}
4037
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004038static int __init iommu_init_mempool(void)
4039{
4040 int ret;
Sakari Ailusae1ff3d2015-07-13 14:31:28 +03004041 ret = iova_cache_get();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004042 if (ret)
4043 return ret;
4044
4045 ret = iommu_domain_cache_init();
4046 if (ret)
4047 goto domain_error;
4048
4049 ret = iommu_devinfo_cache_init();
4050 if (!ret)
4051 return ret;
4052
4053 kmem_cache_destroy(iommu_domain_cache);
4054domain_error:
Sakari Ailusae1ff3d2015-07-13 14:31:28 +03004055 iova_cache_put();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004056
4057 return -ENOMEM;
4058}
4059
4060static void __init iommu_exit_mempool(void)
4061{
4062 kmem_cache_destroy(iommu_devinfo_cache);
4063 kmem_cache_destroy(iommu_domain_cache);
Sakari Ailusae1ff3d2015-07-13 14:31:28 +03004064 iova_cache_put();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004065}
4066
Dan Williams556ab452010-07-23 15:47:56 -07004067static void quirk_ioat_snb_local_iommu(struct pci_dev *pdev)
4068{
4069 struct dmar_drhd_unit *drhd;
4070 u32 vtbar;
4071 int rc;
4072
4073 /* We know that this device on this chipset has its own IOMMU.
4074 * If we find it under a different IOMMU, then the BIOS is lying
4075 * to us. Hope that the IOMMU for this device is actually
4076 * disabled, and it needs no translation...
4077 */
4078 rc = pci_bus_read_config_dword(pdev->bus, PCI_DEVFN(0, 0), 0xb0, &vtbar);
4079 if (rc) {
4080 /* "can't" happen */
4081 dev_info(&pdev->dev, "failed to run vt-d quirk\n");
4082 return;
4083 }
4084 vtbar &= 0xffff0000;
4085
4086 /* we know that the this iommu should be at offset 0xa000 from vtbar */
4087 drhd = dmar_find_matched_drhd_unit(pdev);
Hans de Goede412c17e2020-03-09 19:25:10 +01004088 if (!drhd || drhd->reg_base_addr - vtbar != 0xa000) {
4089 pr_warn_once(FW_BUG "BIOS assigned incorrect VT-d unit for Intel(R) QuickData Technology device\n");
4090 add_taint(TAINT_FIRMWARE_WORKAROUND, LOCKDEP_STILL_OK);
Dan Williams556ab452010-07-23 15:47:56 -07004091 pdev->dev.archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
Hans de Goede412c17e2020-03-09 19:25:10 +01004092 }
Dan Williams556ab452010-07-23 15:47:56 -07004093}
4094DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IOAT_SNB, quirk_ioat_snb_local_iommu);
4095
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004096static void __init init_no_remapping_devices(void)
4097{
4098 struct dmar_drhd_unit *drhd;
David Woodhouse832bd852014-03-07 15:08:36 +00004099 struct device *dev;
Jiang Liub683b232014-02-19 14:07:32 +08004100 int i;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004101
4102 for_each_drhd_unit(drhd) {
4103 if (!drhd->include_all) {
Jiang Liub683b232014-02-19 14:07:32 +08004104 for_each_active_dev_scope(drhd->devices,
4105 drhd->devices_cnt, i, dev)
4106 break;
David Woodhouse832bd852014-03-07 15:08:36 +00004107 /* ignore DMAR unit if no devices exist */
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004108 if (i == drhd->devices_cnt)
4109 drhd->ignored = 1;
4110 }
4111 }
4112
Jiang Liu7c919772014-01-06 14:18:18 +08004113 for_each_active_drhd_unit(drhd) {
Jiang Liu7c919772014-01-06 14:18:18 +08004114 if (drhd->include_all)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004115 continue;
4116
Jiang Liub683b232014-02-19 14:07:32 +08004117 for_each_active_dev_scope(drhd->devices,
4118 drhd->devices_cnt, i, dev)
David Woodhouse832bd852014-03-07 15:08:36 +00004119 if (!dev_is_pci(dev) || !IS_GFX_DEVICE(to_pci_dev(dev)))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004120 break;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004121 if (i < drhd->devices_cnt)
4122 continue;
4123
David Woodhousec0771df2011-10-14 20:59:46 +01004124 /* This IOMMU has *only* gfx devices. Either bypass it or
4125 set the gfx_mapped flag, as appropriate */
Lu Baoluea091c82019-05-02 09:34:25 +08004126 if (!dmar_map_gfx) {
David Woodhousec0771df2011-10-14 20:59:46 +01004127 drhd->ignored = 1;
Jiang Liub683b232014-02-19 14:07:32 +08004128 for_each_active_dev_scope(drhd->devices,
4129 drhd->devices_cnt, i, dev)
David Woodhouse832bd852014-03-07 15:08:36 +00004130 dev->archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004131 }
4132 }
4133}
4134
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004135#ifdef CONFIG_SUSPEND
4136static int init_iommu_hw(void)
4137{
4138 struct dmar_drhd_unit *drhd;
4139 struct intel_iommu *iommu = NULL;
4140
4141 for_each_active_iommu(iommu, drhd)
4142 if (iommu->qi)
4143 dmar_reenable_qi(iommu);
4144
Joseph Cihulab7792602011-05-03 00:08:37 -07004145 for_each_iommu(iommu, drhd) {
4146 if (drhd->ignored) {
4147 /*
4148 * we always have to disable PMRs or DMA may fail on
4149 * this device
4150 */
4151 if (force_on)
4152 iommu_disable_protect_mem_regions(iommu);
4153 continue;
4154 }
4155
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004156 iommu_flush_write_buffer(iommu);
4157
4158 iommu_set_root_entry(iommu);
4159
4160 iommu->flush.flush_context(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01004161 DMA_CCMD_GLOBAL_INVL);
Jiang Liu2a41cce2014-07-11 14:19:33 +08004162 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
4163 iommu_enable_translation(iommu);
David Woodhouseb94996c2009-09-19 15:28:12 -07004164 iommu_disable_protect_mem_regions(iommu);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004165 }
4166
4167 return 0;
4168}
4169
4170static void iommu_flush_all(void)
4171{
4172 struct dmar_drhd_unit *drhd;
4173 struct intel_iommu *iommu;
4174
4175 for_each_active_iommu(iommu, drhd) {
4176 iommu->flush.flush_context(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01004177 DMA_CCMD_GLOBAL_INVL);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004178 iommu->flush.flush_iotlb(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01004179 DMA_TLB_GLOBAL_FLUSH);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004180 }
4181}
4182
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01004183static int iommu_suspend(void)
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004184{
4185 struct dmar_drhd_unit *drhd;
4186 struct intel_iommu *iommu = NULL;
4187 unsigned long flag;
4188
4189 for_each_active_iommu(iommu, drhd) {
4190 iommu->iommu_state = kzalloc(sizeof(u32) * MAX_SR_DMAR_REGS,
4191 GFP_ATOMIC);
4192 if (!iommu->iommu_state)
4193 goto nomem;
4194 }
4195
4196 iommu_flush_all();
4197
4198 for_each_active_iommu(iommu, drhd) {
4199 iommu_disable_translation(iommu);
4200
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02004201 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004202
4203 iommu->iommu_state[SR_DMAR_FECTL_REG] =
4204 readl(iommu->reg + DMAR_FECTL_REG);
4205 iommu->iommu_state[SR_DMAR_FEDATA_REG] =
4206 readl(iommu->reg + DMAR_FEDATA_REG);
4207 iommu->iommu_state[SR_DMAR_FEADDR_REG] =
4208 readl(iommu->reg + DMAR_FEADDR_REG);
4209 iommu->iommu_state[SR_DMAR_FEUADDR_REG] =
4210 readl(iommu->reg + DMAR_FEUADDR_REG);
4211
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02004212 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004213 }
4214 return 0;
4215
4216nomem:
4217 for_each_active_iommu(iommu, drhd)
4218 kfree(iommu->iommu_state);
4219
4220 return -ENOMEM;
4221}
4222
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01004223static void iommu_resume(void)
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004224{
4225 struct dmar_drhd_unit *drhd;
4226 struct intel_iommu *iommu = NULL;
4227 unsigned long flag;
4228
4229 if (init_iommu_hw()) {
Joseph Cihulab7792602011-05-03 00:08:37 -07004230 if (force_on)
4231 panic("tboot: IOMMU setup failed, DMAR can not resume!\n");
4232 else
4233 WARN(1, "IOMMU setup failed, DMAR can not resume!\n");
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01004234 return;
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004235 }
4236
4237 for_each_active_iommu(iommu, drhd) {
4238
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02004239 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004240
4241 writel(iommu->iommu_state[SR_DMAR_FECTL_REG],
4242 iommu->reg + DMAR_FECTL_REG);
4243 writel(iommu->iommu_state[SR_DMAR_FEDATA_REG],
4244 iommu->reg + DMAR_FEDATA_REG);
4245 writel(iommu->iommu_state[SR_DMAR_FEADDR_REG],
4246 iommu->reg + DMAR_FEADDR_REG);
4247 writel(iommu->iommu_state[SR_DMAR_FEUADDR_REG],
4248 iommu->reg + DMAR_FEUADDR_REG);
4249
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02004250 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004251 }
4252
4253 for_each_active_iommu(iommu, drhd)
4254 kfree(iommu->iommu_state);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004255}
4256
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01004257static struct syscore_ops iommu_syscore_ops = {
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004258 .resume = iommu_resume,
4259 .suspend = iommu_suspend,
4260};
4261
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01004262static void __init init_iommu_pm_ops(void)
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004263{
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01004264 register_syscore_ops(&iommu_syscore_ops);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004265}
4266
4267#else
Rafael J. Wysocki99592ba2011-06-07 21:32:31 +02004268static inline void init_iommu_pm_ops(void) {}
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004269#endif /* CONFIG_PM */
4270
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004271
Jiang Liuc2a0b532014-11-09 22:47:56 +08004272int __init dmar_parse_one_rmrr(struct acpi_dmar_header *header, void *arg)
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004273{
4274 struct acpi_dmar_reserved_memory *rmrr;
4275 struct dmar_rmrr_unit *rmrru;
4276
4277 rmrru = kzalloc(sizeof(*rmrru), GFP_KERNEL);
4278 if (!rmrru)
4279 return -ENOMEM;
4280
4281 rmrru->hdr = header;
4282 rmrr = (struct acpi_dmar_reserved_memory *)header;
4283 rmrru->base_address = rmrr->base_address;
4284 rmrru->end_address = rmrr->end_address;
Jiang Liu2e455282014-02-19 14:07:36 +08004285 rmrru->devices = dmar_alloc_dev_scope((void *)(rmrr + 1),
4286 ((void *)rmrr) + rmrr->header.length,
4287 &rmrru->devices_cnt);
4288 if (rmrru->devices_cnt && rmrru->devices == NULL) {
4289 kfree(rmrru);
4290 return -ENOMEM;
4291 }
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004292
Jiang Liu2e455282014-02-19 14:07:36 +08004293 list_add(&rmrru->list, &dmar_rmrr_units);
4294
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004295 return 0;
4296}
4297
Jiang Liu6b197242014-11-09 22:47:58 +08004298static struct dmar_atsr_unit *dmar_find_atsr(struct acpi_dmar_atsr *atsr)
4299{
4300 struct dmar_atsr_unit *atsru;
4301 struct acpi_dmar_atsr *tmp;
4302
4303 list_for_each_entry_rcu(atsru, &dmar_atsr_units, list) {
4304 tmp = (struct acpi_dmar_atsr *)atsru->hdr;
4305 if (atsr->segment != tmp->segment)
4306 continue;
4307 if (atsr->header.length != tmp->header.length)
4308 continue;
4309 if (memcmp(atsr, tmp, atsr->header.length) == 0)
4310 return atsru;
4311 }
4312
4313 return NULL;
4314}
4315
4316int dmar_parse_one_atsr(struct acpi_dmar_header *hdr, void *arg)
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004317{
4318 struct acpi_dmar_atsr *atsr;
4319 struct dmar_atsr_unit *atsru;
4320
Jiang Liu6b197242014-11-09 22:47:58 +08004321 if (system_state != SYSTEM_BOOTING && !intel_iommu_enabled)
4322 return 0;
4323
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004324 atsr = container_of(hdr, struct acpi_dmar_atsr, header);
Jiang Liu6b197242014-11-09 22:47:58 +08004325 atsru = dmar_find_atsr(atsr);
4326 if (atsru)
4327 return 0;
4328
4329 atsru = kzalloc(sizeof(*atsru) + hdr->length, GFP_KERNEL);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004330 if (!atsru)
4331 return -ENOMEM;
4332
Jiang Liu6b197242014-11-09 22:47:58 +08004333 /*
4334 * If memory is allocated from slab by ACPI _DSM method, we need to
4335 * copy the memory content because the memory buffer will be freed
4336 * on return.
4337 */
4338 atsru->hdr = (void *)(atsru + 1);
4339 memcpy(atsru->hdr, hdr, hdr->length);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004340 atsru->include_all = atsr->flags & 0x1;
Jiang Liu2e455282014-02-19 14:07:36 +08004341 if (!atsru->include_all) {
4342 atsru->devices = dmar_alloc_dev_scope((void *)(atsr + 1),
4343 (void *)atsr + atsr->header.length,
4344 &atsru->devices_cnt);
4345 if (atsru->devices_cnt && atsru->devices == NULL) {
4346 kfree(atsru);
4347 return -ENOMEM;
4348 }
4349 }
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004350
Jiang Liu0e242612014-02-19 14:07:34 +08004351 list_add_rcu(&atsru->list, &dmar_atsr_units);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004352
4353 return 0;
4354}
4355
Jiang Liu9bdc5312014-01-06 14:18:27 +08004356static void intel_iommu_free_atsr(struct dmar_atsr_unit *atsru)
4357{
4358 dmar_free_dev_scope(&atsru->devices, &atsru->devices_cnt);
4359 kfree(atsru);
4360}
4361
Jiang Liu6b197242014-11-09 22:47:58 +08004362int dmar_release_one_atsr(struct acpi_dmar_header *hdr, void *arg)
4363{
4364 struct acpi_dmar_atsr *atsr;
4365 struct dmar_atsr_unit *atsru;
4366
4367 atsr = container_of(hdr, struct acpi_dmar_atsr, header);
4368 atsru = dmar_find_atsr(atsr);
4369 if (atsru) {
4370 list_del_rcu(&atsru->list);
4371 synchronize_rcu();
4372 intel_iommu_free_atsr(atsru);
4373 }
4374
4375 return 0;
4376}
4377
4378int dmar_check_one_atsr(struct acpi_dmar_header *hdr, void *arg)
4379{
4380 int i;
4381 struct device *dev;
4382 struct acpi_dmar_atsr *atsr;
4383 struct dmar_atsr_unit *atsru;
4384
4385 atsr = container_of(hdr, struct acpi_dmar_atsr, header);
4386 atsru = dmar_find_atsr(atsr);
4387 if (!atsru)
4388 return 0;
4389
Linus Torvalds194dc872016-07-27 20:03:31 -07004390 if (!atsru->include_all && atsru->devices && atsru->devices_cnt) {
Jiang Liu6b197242014-11-09 22:47:58 +08004391 for_each_active_dev_scope(atsru->devices, atsru->devices_cnt,
4392 i, dev)
4393 return -EBUSY;
Linus Torvalds194dc872016-07-27 20:03:31 -07004394 }
Jiang Liu6b197242014-11-09 22:47:58 +08004395
4396 return 0;
4397}
4398
Jiang Liuffebeb42014-11-09 22:48:02 +08004399static int intel_iommu_add(struct dmar_drhd_unit *dmaru)
4400{
4401 int sp, ret = 0;
4402 struct intel_iommu *iommu = dmaru->iommu;
4403
4404 if (g_iommus[iommu->seq_id])
4405 return 0;
4406
4407 if (hw_pass_through && !ecap_pass_through(iommu->ecap)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004408 pr_warn("%s: Doesn't support hardware pass through.\n",
Jiang Liuffebeb42014-11-09 22:48:02 +08004409 iommu->name);
4410 return -ENXIO;
4411 }
4412 if (!ecap_sc_support(iommu->ecap) &&
4413 domain_update_iommu_snooping(iommu)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004414 pr_warn("%s: Doesn't support snooping.\n",
Jiang Liuffebeb42014-11-09 22:48:02 +08004415 iommu->name);
4416 return -ENXIO;
4417 }
4418 sp = domain_update_iommu_superpage(iommu) - 1;
4419 if (sp >= 0 && !(cap_super_page_val(iommu->cap) & (1 << sp))) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004420 pr_warn("%s: Doesn't support large page.\n",
Jiang Liuffebeb42014-11-09 22:48:02 +08004421 iommu->name);
4422 return -ENXIO;
4423 }
4424
4425 /*
4426 * Disable translation if already enabled prior to OS handover.
4427 */
4428 if (iommu->gcmd & DMA_GCMD_TE)
4429 iommu_disable_translation(iommu);
4430
4431 g_iommus[iommu->seq_id] = iommu;
4432 ret = iommu_init_domains(iommu);
4433 if (ret == 0)
4434 ret = iommu_alloc_root_entry(iommu);
4435 if (ret)
4436 goto out;
4437
David Woodhouse8a94ade2015-03-24 14:54:56 +00004438#ifdef CONFIG_INTEL_IOMMU_SVM
4439 if (pasid_enabled(iommu))
4440 intel_svm_alloc_pasid_tables(iommu);
4441#endif
4442
Jiang Liuffebeb42014-11-09 22:48:02 +08004443 if (dmaru->ignored) {
4444 /*
4445 * we always have to disable PMRs or DMA may fail on this device
4446 */
4447 if (force_on)
4448 iommu_disable_protect_mem_regions(iommu);
4449 return 0;
4450 }
4451
4452 intel_iommu_init_qi(iommu);
4453 iommu_flush_write_buffer(iommu);
David Woodhousea222a7f2015-10-07 23:35:18 +01004454
4455#ifdef CONFIG_INTEL_IOMMU_SVM
4456 if (pasid_enabled(iommu) && ecap_prs(iommu->ecap)) {
4457 ret = intel_svm_enable_prq(iommu);
4458 if (ret)
4459 goto disable_iommu;
4460 }
4461#endif
Jiang Liuffebeb42014-11-09 22:48:02 +08004462 ret = dmar_set_interrupt(iommu);
4463 if (ret)
4464 goto disable_iommu;
4465
4466 iommu_set_root_entry(iommu);
4467 iommu->flush.flush_context(iommu, 0, 0, 0, DMA_CCMD_GLOBAL_INVL);
4468 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
4469 iommu_enable_translation(iommu);
4470
Jiang Liuffebeb42014-11-09 22:48:02 +08004471 iommu_disable_protect_mem_regions(iommu);
4472 return 0;
4473
4474disable_iommu:
4475 disable_dmar_iommu(iommu);
4476out:
4477 free_dmar_iommu(iommu);
4478 return ret;
4479}
4480
Jiang Liu6b197242014-11-09 22:47:58 +08004481int dmar_iommu_hotplug(struct dmar_drhd_unit *dmaru, bool insert)
4482{
Jiang Liuffebeb42014-11-09 22:48:02 +08004483 int ret = 0;
4484 struct intel_iommu *iommu = dmaru->iommu;
4485
4486 if (!intel_iommu_enabled)
4487 return 0;
4488 if (iommu == NULL)
4489 return -EINVAL;
4490
4491 if (insert) {
4492 ret = intel_iommu_add(dmaru);
4493 } else {
4494 disable_dmar_iommu(iommu);
4495 free_dmar_iommu(iommu);
4496 }
4497
4498 return ret;
Jiang Liu6b197242014-11-09 22:47:58 +08004499}
4500
Jiang Liu9bdc5312014-01-06 14:18:27 +08004501static void intel_iommu_free_dmars(void)
4502{
4503 struct dmar_rmrr_unit *rmrru, *rmrr_n;
4504 struct dmar_atsr_unit *atsru, *atsr_n;
4505
4506 list_for_each_entry_safe(rmrru, rmrr_n, &dmar_rmrr_units, list) {
4507 list_del(&rmrru->list);
4508 dmar_free_dev_scope(&rmrru->devices, &rmrru->devices_cnt);
4509 kfree(rmrru);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004510 }
4511
Jiang Liu9bdc5312014-01-06 14:18:27 +08004512 list_for_each_entry_safe(atsru, atsr_n, &dmar_atsr_units, list) {
4513 list_del(&atsru->list);
4514 intel_iommu_free_atsr(atsru);
4515 }
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004516}
4517
4518int dmar_find_matched_atsr_unit(struct pci_dev *dev)
4519{
Jiang Liub683b232014-02-19 14:07:32 +08004520 int i, ret = 1;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004521 struct pci_bus *bus;
David Woodhouse832bd852014-03-07 15:08:36 +00004522 struct pci_dev *bridge = NULL;
4523 struct device *tmp;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004524 struct acpi_dmar_atsr *atsr;
4525 struct dmar_atsr_unit *atsru;
4526
4527 dev = pci_physfn(dev);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004528 for (bus = dev->bus; bus; bus = bus->parent) {
Jiang Liub5f82dd2014-02-19 14:07:31 +08004529 bridge = bus->self;
David Woodhoused14053b2015-10-15 09:28:06 +01004530 /* If it's an integrated device, allow ATS */
4531 if (!bridge)
4532 return 1;
4533 /* Connected via non-PCIe: no ATS */
4534 if (!pci_is_pcie(bridge) ||
Yijing Wang62f87c02012-07-24 17:20:03 +08004535 pci_pcie_type(bridge) == PCI_EXP_TYPE_PCI_BRIDGE)
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004536 return 0;
David Woodhoused14053b2015-10-15 09:28:06 +01004537 /* If we found the root port, look it up in the ATSR */
Jiang Liub5f82dd2014-02-19 14:07:31 +08004538 if (pci_pcie_type(bridge) == PCI_EXP_TYPE_ROOT_PORT)
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004539 break;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004540 }
4541
Jiang Liu0e242612014-02-19 14:07:34 +08004542 rcu_read_lock();
Jiang Liub5f82dd2014-02-19 14:07:31 +08004543 list_for_each_entry_rcu(atsru, &dmar_atsr_units, list) {
4544 atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
4545 if (atsr->segment != pci_domain_nr(dev->bus))
4546 continue;
4547
Jiang Liub683b232014-02-19 14:07:32 +08004548 for_each_dev_scope(atsru->devices, atsru->devices_cnt, i, tmp)
David Woodhouse832bd852014-03-07 15:08:36 +00004549 if (tmp == &bridge->dev)
Jiang Liub683b232014-02-19 14:07:32 +08004550 goto out;
Jiang Liub5f82dd2014-02-19 14:07:31 +08004551
4552 if (atsru->include_all)
Jiang Liub683b232014-02-19 14:07:32 +08004553 goto out;
Jiang Liub5f82dd2014-02-19 14:07:31 +08004554 }
Jiang Liub683b232014-02-19 14:07:32 +08004555 ret = 0;
4556out:
Jiang Liu0e242612014-02-19 14:07:34 +08004557 rcu_read_unlock();
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004558
Jiang Liub683b232014-02-19 14:07:32 +08004559 return ret;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004560}
4561
Jiang Liu59ce0512014-02-19 14:07:35 +08004562int dmar_iommu_notify_scope_dev(struct dmar_pci_notify_info *info)
4563{
4564 int ret = 0;
4565 struct dmar_rmrr_unit *rmrru;
4566 struct dmar_atsr_unit *atsru;
4567 struct acpi_dmar_atsr *atsr;
4568 struct acpi_dmar_reserved_memory *rmrr;
4569
4570 if (!intel_iommu_enabled && system_state != SYSTEM_BOOTING)
4571 return 0;
4572
4573 list_for_each_entry(rmrru, &dmar_rmrr_units, list) {
4574 rmrr = container_of(rmrru->hdr,
4575 struct acpi_dmar_reserved_memory, header);
4576 if (info->event == BUS_NOTIFY_ADD_DEVICE) {
4577 ret = dmar_insert_dev_scope(info, (void *)(rmrr + 1),
4578 ((void *)rmrr) + rmrr->header.length,
4579 rmrr->segment, rmrru->devices,
4580 rmrru->devices_cnt);
Jiang Liu27e24952014-06-20 15:08:06 +08004581 if(ret < 0)
Jiang Liu59ce0512014-02-19 14:07:35 +08004582 return ret;
Joerg Roedele6a8c9b2016-02-29 23:49:47 +01004583 } else if (info->event == BUS_NOTIFY_REMOVED_DEVICE) {
Jiang Liu27e24952014-06-20 15:08:06 +08004584 dmar_remove_dev_scope(info, rmrr->segment,
4585 rmrru->devices, rmrru->devices_cnt);
Jiang Liu59ce0512014-02-19 14:07:35 +08004586 }
4587 }
4588
4589 list_for_each_entry(atsru, &dmar_atsr_units, list) {
4590 if (atsru->include_all)
4591 continue;
4592
4593 atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
4594 if (info->event == BUS_NOTIFY_ADD_DEVICE) {
4595 ret = dmar_insert_dev_scope(info, (void *)(atsr + 1),
4596 (void *)atsr + atsr->header.length,
4597 atsr->segment, atsru->devices,
4598 atsru->devices_cnt);
4599 if (ret > 0)
4600 break;
4601 else if(ret < 0)
4602 return ret;
Joerg Roedele6a8c9b2016-02-29 23:49:47 +01004603 } else if (info->event == BUS_NOTIFY_REMOVED_DEVICE) {
Jiang Liu59ce0512014-02-19 14:07:35 +08004604 if (dmar_remove_dev_scope(info, atsr->segment,
4605 atsru->devices, atsru->devices_cnt))
4606 break;
4607 }
4608 }
4609
4610 return 0;
4611}
4612
Fenghua Yu99dcade2009-11-11 07:23:06 -08004613/*
4614 * Here we only respond to action of unbound device from driver.
4615 *
4616 * Added device is not attached to its DMAR domain here yet. That will happen
4617 * when mapping the device to iova.
4618 */
4619static int device_notifier(struct notifier_block *nb,
4620 unsigned long action, void *data)
4621{
4622 struct device *dev = data;
Fenghua Yu99dcade2009-11-11 07:23:06 -08004623 struct dmar_domain *domain;
4624
David Woodhouse3d891942014-03-06 15:59:26 +00004625 if (iommu_dummy(dev))
David Woodhouse44cd6132009-12-02 10:18:30 +00004626 return 0;
4627
Joerg Roedel1196c2f2014-09-30 13:02:03 +02004628 if (action != BUS_NOTIFY_REMOVED_DEVICE)
Jiang Liu7e7dfab2014-02-19 14:07:23 +08004629 return 0;
4630
David Woodhouse1525a292014-03-06 16:19:30 +00004631 domain = find_domain(dev);
Fenghua Yu99dcade2009-11-11 07:23:06 -08004632 if (!domain)
4633 return 0;
4634
Joerg Roedele6de0f82015-07-22 16:30:36 +02004635 dmar_remove_one_dev_info(domain, dev);
Jiang Liuab8dfe22014-07-11 14:19:27 +08004636 if (!domain_type_is_vm_or_si(domain) && list_empty(&domain->devices))
Jiang Liu7e7dfab2014-02-19 14:07:23 +08004637 domain_exit(domain);
Alex Williamsona97590e2011-03-04 14:52:16 -07004638
Fenghua Yu99dcade2009-11-11 07:23:06 -08004639 return 0;
4640}
4641
4642static struct notifier_block device_nb = {
4643 .notifier_call = device_notifier,
4644};
4645
Jiang Liu75f05562014-02-19 14:07:37 +08004646static int intel_iommu_memory_notifier(struct notifier_block *nb,
4647 unsigned long val, void *v)
4648{
4649 struct memory_notify *mhp = v;
4650 unsigned long long start, end;
4651 unsigned long start_vpfn, last_vpfn;
4652
4653 switch (val) {
4654 case MEM_GOING_ONLINE:
4655 start = mhp->start_pfn << PAGE_SHIFT;
4656 end = ((mhp->start_pfn + mhp->nr_pages) << PAGE_SHIFT) - 1;
4657 if (iommu_domain_identity_map(si_domain, start, end)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004658 pr_warn("Failed to build identity map for [%llx-%llx]\n",
Jiang Liu75f05562014-02-19 14:07:37 +08004659 start, end);
4660 return NOTIFY_BAD;
4661 }
4662 break;
4663
4664 case MEM_OFFLINE:
4665 case MEM_CANCEL_ONLINE:
4666 start_vpfn = mm_to_dma_pfn(mhp->start_pfn);
4667 last_vpfn = mm_to_dma_pfn(mhp->start_pfn + mhp->nr_pages - 1);
4668 while (start_vpfn <= last_vpfn) {
4669 struct iova *iova;
4670 struct dmar_drhd_unit *drhd;
4671 struct intel_iommu *iommu;
David Woodhouseea8ea462014-03-05 17:09:32 +00004672 struct page *freelist;
Jiang Liu75f05562014-02-19 14:07:37 +08004673
4674 iova = find_iova(&si_domain->iovad, start_vpfn);
4675 if (iova == NULL) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004676 pr_debug("Failed get IOVA for PFN %lx\n",
Jiang Liu75f05562014-02-19 14:07:37 +08004677 start_vpfn);
4678 break;
4679 }
4680
4681 iova = split_and_remove_iova(&si_domain->iovad, iova,
4682 start_vpfn, last_vpfn);
4683 if (iova == NULL) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004684 pr_warn("Failed to split IOVA PFN [%lx-%lx]\n",
Jiang Liu75f05562014-02-19 14:07:37 +08004685 start_vpfn, last_vpfn);
4686 return NOTIFY_BAD;
4687 }
4688
David Woodhouseea8ea462014-03-05 17:09:32 +00004689 freelist = domain_unmap(si_domain, iova->pfn_lo,
4690 iova->pfn_hi);
4691
Jiang Liu75f05562014-02-19 14:07:37 +08004692 rcu_read_lock();
4693 for_each_active_iommu(iommu, drhd)
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02004694 iommu_flush_iotlb_psi(iommu, si_domain,
Jiang Liua156ef92014-07-11 14:19:36 +08004695 iova->pfn_lo, iova_size(iova),
David Woodhouseea8ea462014-03-05 17:09:32 +00004696 !freelist, 0);
Jiang Liu75f05562014-02-19 14:07:37 +08004697 rcu_read_unlock();
David Woodhouseea8ea462014-03-05 17:09:32 +00004698 dma_free_pagelist(freelist);
Jiang Liu75f05562014-02-19 14:07:37 +08004699
4700 start_vpfn = iova->pfn_hi + 1;
4701 free_iova_mem(iova);
4702 }
4703 break;
4704 }
4705
4706 return NOTIFY_OK;
4707}
4708
4709static struct notifier_block intel_iommu_memory_nb = {
4710 .notifier_call = intel_iommu_memory_notifier,
4711 .priority = 0
4712};
4713
Omer Peleg22e2f9f2016-04-20 11:34:11 +03004714static void free_all_cpu_cached_iovas(unsigned int cpu)
4715{
4716 int i;
4717
4718 for (i = 0; i < g_num_of_iommus; i++) {
4719 struct intel_iommu *iommu = g_iommus[i];
4720 struct dmar_domain *domain;
Aaron Campbell0caa7612016-07-02 21:23:24 -03004721 int did;
Omer Peleg22e2f9f2016-04-20 11:34:11 +03004722
4723 if (!iommu)
4724 continue;
4725
Jan Niehusmann3bd4f912016-06-06 14:20:11 +02004726 for (did = 0; did < cap_ndoms(iommu->cap); did++) {
Aaron Campbell0caa7612016-07-02 21:23:24 -03004727 domain = get_iommu_domain(iommu, (u16)did);
Omer Peleg22e2f9f2016-04-20 11:34:11 +03004728
4729 if (!domain)
4730 continue;
4731 free_cpu_cached_iovas(cpu, &domain->iovad);
4732 }
4733 }
4734}
4735
Omer Pelegaa473242016-04-20 11:33:02 +03004736static int intel_iommu_cpu_notifier(struct notifier_block *nfb,
4737 unsigned long action, void *v)
4738{
4739 unsigned int cpu = (unsigned long)v;
4740
4741 switch (action) {
4742 case CPU_DEAD:
4743 case CPU_DEAD_FROZEN:
Omer Peleg22e2f9f2016-04-20 11:34:11 +03004744 free_all_cpu_cached_iovas(cpu);
Omer Pelegaa473242016-04-20 11:33:02 +03004745 flush_unmaps_timeout(cpu);
4746 break;
4747 }
4748 return NOTIFY_OK;
4749}
4750
4751static struct notifier_block intel_iommu_cpu_nb = {
4752 .notifier_call = intel_iommu_cpu_notifier,
4753};
Alex Williamsona5459cf2014-06-12 16:12:31 -06004754
4755static ssize_t intel_iommu_show_version(struct device *dev,
4756 struct device_attribute *attr,
4757 char *buf)
4758{
4759 struct intel_iommu *iommu = dev_get_drvdata(dev);
4760 u32 ver = readl(iommu->reg + DMAR_VER_REG);
4761 return sprintf(buf, "%d:%d\n",
4762 DMAR_VER_MAJOR(ver), DMAR_VER_MINOR(ver));
4763}
4764static DEVICE_ATTR(version, S_IRUGO, intel_iommu_show_version, NULL);
4765
4766static ssize_t intel_iommu_show_address(struct device *dev,
4767 struct device_attribute *attr,
4768 char *buf)
4769{
4770 struct intel_iommu *iommu = dev_get_drvdata(dev);
4771 return sprintf(buf, "%llx\n", iommu->reg_phys);
4772}
4773static DEVICE_ATTR(address, S_IRUGO, intel_iommu_show_address, NULL);
4774
4775static ssize_t intel_iommu_show_cap(struct device *dev,
4776 struct device_attribute *attr,
4777 char *buf)
4778{
4779 struct intel_iommu *iommu = dev_get_drvdata(dev);
4780 return sprintf(buf, "%llx\n", iommu->cap);
4781}
4782static DEVICE_ATTR(cap, S_IRUGO, intel_iommu_show_cap, NULL);
4783
4784static ssize_t intel_iommu_show_ecap(struct device *dev,
4785 struct device_attribute *attr,
4786 char *buf)
4787{
4788 struct intel_iommu *iommu = dev_get_drvdata(dev);
4789 return sprintf(buf, "%llx\n", iommu->ecap);
4790}
4791static DEVICE_ATTR(ecap, S_IRUGO, intel_iommu_show_ecap, NULL);
4792
Alex Williamson2238c082015-07-14 15:24:53 -06004793static ssize_t intel_iommu_show_ndoms(struct device *dev,
4794 struct device_attribute *attr,
4795 char *buf)
4796{
4797 struct intel_iommu *iommu = dev_get_drvdata(dev);
4798 return sprintf(buf, "%ld\n", cap_ndoms(iommu->cap));
4799}
4800static DEVICE_ATTR(domains_supported, S_IRUGO, intel_iommu_show_ndoms, NULL);
4801
4802static ssize_t intel_iommu_show_ndoms_used(struct device *dev,
4803 struct device_attribute *attr,
4804 char *buf)
4805{
4806 struct intel_iommu *iommu = dev_get_drvdata(dev);
4807 return sprintf(buf, "%d\n", bitmap_weight(iommu->domain_ids,
4808 cap_ndoms(iommu->cap)));
4809}
4810static DEVICE_ATTR(domains_used, S_IRUGO, intel_iommu_show_ndoms_used, NULL);
4811
Alex Williamsona5459cf2014-06-12 16:12:31 -06004812static struct attribute *intel_iommu_attrs[] = {
4813 &dev_attr_version.attr,
4814 &dev_attr_address.attr,
4815 &dev_attr_cap.attr,
4816 &dev_attr_ecap.attr,
Alex Williamson2238c082015-07-14 15:24:53 -06004817 &dev_attr_domains_supported.attr,
4818 &dev_attr_domains_used.attr,
Alex Williamsona5459cf2014-06-12 16:12:31 -06004819 NULL,
4820};
4821
4822static struct attribute_group intel_iommu_group = {
4823 .name = "intel-iommu",
4824 .attrs = intel_iommu_attrs,
4825};
4826
4827const struct attribute_group *intel_iommu_groups[] = {
4828 &intel_iommu_group,
4829 NULL,
4830};
4831
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004832int __init intel_iommu_init(void)
4833{
Jiang Liu9bdc5312014-01-06 14:18:27 +08004834 int ret = -ENODEV;
Takao Indoh3a93c842013-04-23 17:35:03 +09004835 struct dmar_drhd_unit *drhd;
Jiang Liu7c919772014-01-06 14:18:18 +08004836 struct intel_iommu *iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004837
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07004838 /* VT-d is required for a TXT/tboot launch, so enforce that */
4839 force_on = tboot_force_iommu();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004840
Jiang Liu3a5670e2014-02-19 14:07:33 +08004841 if (iommu_init_mempool()) {
4842 if (force_on)
4843 panic("tboot: Failed to initialize iommu memory\n");
4844 return -ENOMEM;
4845 }
4846
4847 down_write(&dmar_global_lock);
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07004848 if (dmar_table_init()) {
4849 if (force_on)
4850 panic("tboot: Failed to initialize DMAR table\n");
Jiang Liu9bdc5312014-01-06 14:18:27 +08004851 goto out_free_dmar;
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07004852 }
4853
Suresh Siddhac2c72862011-08-23 17:05:19 -07004854 if (dmar_dev_scope_init() < 0) {
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07004855 if (force_on)
4856 panic("tboot: Failed to initialize DMAR device scope\n");
Jiang Liu9bdc5312014-01-06 14:18:27 +08004857 goto out_free_dmar;
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07004858 }
Suresh Siddha1886e8a2008-07-10 11:16:37 -07004859
FUJITA Tomonori75f1cdf2009-11-10 19:46:20 +09004860 if (no_iommu || dmar_disabled)
Jiang Liu9bdc5312014-01-06 14:18:27 +08004861 goto out_free_dmar;
Suresh Siddha2ae21012008-07-10 11:16:43 -07004862
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004863 if (list_empty(&dmar_rmrr_units))
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004864 pr_info("No RMRR found\n");
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004865
4866 if (list_empty(&dmar_atsr_units))
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004867 pr_info("No ATSR found\n");
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004868
Joseph Cihula51a63e62011-03-21 11:04:24 -07004869 if (dmar_init_reserved_ranges()) {
4870 if (force_on)
4871 panic("tboot: Failed to reserve iommu ranges\n");
Jiang Liu3a5670e2014-02-19 14:07:33 +08004872 goto out_free_reserved_range;
Joseph Cihula51a63e62011-03-21 11:04:24 -07004873 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004874
Lu Baoluea091c82019-05-02 09:34:25 +08004875 if (dmar_map_gfx)
4876 intel_iommu_gfx_mapped = 1;
4877
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004878 init_no_remapping_devices();
4879
Joseph Cihulab7792602011-05-03 00:08:37 -07004880 ret = init_dmars();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004881 if (ret) {
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07004882 if (force_on)
4883 panic("tboot: Failed to initialize DMARs\n");
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004884 pr_err("Initialization failed\n");
Jiang Liu9bdc5312014-01-06 14:18:27 +08004885 goto out_free_reserved_range;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004886 }
Jiang Liu3a5670e2014-02-19 14:07:33 +08004887 up_write(&dmar_global_lock);
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004888 pr_info("Intel(R) Virtualization Technology for Directed I/O\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004889
FUJITA Tomonori75f1cdf2009-11-10 19:46:20 +09004890#ifdef CONFIG_SWIOTLB
4891 swiotlb = 0;
4892#endif
David Woodhouse19943b02009-08-04 16:19:20 +01004893 dma_ops = &intel_dma_ops;
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07004894
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01004895 init_iommu_pm_ops();
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01004896
Alex Williamsona5459cf2014-06-12 16:12:31 -06004897 for_each_active_iommu(iommu, drhd)
4898 iommu->iommu_dev = iommu_device_create(NULL, iommu,
4899 intel_iommu_groups,
Kees Cook2439d4a2015-07-24 16:27:57 -07004900 "%s", iommu->name);
Alex Williamsona5459cf2014-06-12 16:12:31 -06004901
Joerg Roedel4236d97d2011-09-06 17:56:07 +02004902 bus_set_iommu(&pci_bus_type, &intel_iommu_ops);
Fenghua Yu99dcade2009-11-11 07:23:06 -08004903 bus_register_notifier(&pci_bus_type, &device_nb);
Jiang Liu75f05562014-02-19 14:07:37 +08004904 if (si_domain && !hw_pass_through)
4905 register_memory_notifier(&intel_iommu_memory_nb);
Omer Pelegaa473242016-04-20 11:33:02 +03004906 register_hotcpu_notifier(&intel_iommu_cpu_nb);
Fenghua Yu99dcade2009-11-11 07:23:06 -08004907
Eugeni Dodonov8bc1f852011-11-23 16:42:14 -02004908 intel_iommu_enabled = 1;
4909
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004910 return 0;
Jiang Liu9bdc5312014-01-06 14:18:27 +08004911
4912out_free_reserved_range:
4913 put_iova_domain(&reserved_iova_list);
Jiang Liu9bdc5312014-01-06 14:18:27 +08004914out_free_dmar:
4915 intel_iommu_free_dmars();
Jiang Liu3a5670e2014-02-19 14:07:33 +08004916 up_write(&dmar_global_lock);
4917 iommu_exit_mempool();
Jiang Liu9bdc5312014-01-06 14:18:27 +08004918 return ret;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004919}
Keshavamurthy, Anil Se8204822007-10-21 16:41:55 -07004920
Joerg Roedel2452d9d2015-07-23 16:20:14 +02004921static int domain_context_clear_one_cb(struct pci_dev *pdev, u16 alias, void *opaque)
Alex Williamson579305f2014-07-03 09:51:43 -06004922{
4923 struct intel_iommu *iommu = opaque;
4924
Joerg Roedel2452d9d2015-07-23 16:20:14 +02004925 domain_context_clear_one(iommu, PCI_BUS_NUM(alias), alias & 0xff);
Alex Williamson579305f2014-07-03 09:51:43 -06004926 return 0;
4927}
4928
4929/*
4930 * NB - intel-iommu lacks any sort of reference counting for the users of
4931 * dependent devices. If multiple endpoints have intersecting dependent
4932 * devices, unbinding the driver from any one of them will possibly leave
4933 * the others unable to operate.
4934 */
Joerg Roedel2452d9d2015-07-23 16:20:14 +02004935static void domain_context_clear(struct intel_iommu *iommu, struct device *dev)
Han, Weidong3199aa62009-02-26 17:31:12 +08004936{
David Woodhouse0bcb3e22014-03-06 17:12:03 +00004937 if (!iommu || !dev || !dev_is_pci(dev))
Han, Weidong3199aa62009-02-26 17:31:12 +08004938 return;
4939
Joerg Roedel2452d9d2015-07-23 16:20:14 +02004940 pci_for_each_dma_alias(to_pci_dev(dev), &domain_context_clear_one_cb, iommu);
Han, Weidong3199aa62009-02-26 17:31:12 +08004941}
4942
Joerg Roedel127c7612015-07-23 17:44:46 +02004943static void __dmar_remove_one_dev_info(struct device_domain_info *info)
Weidong Hanc7151a82008-12-08 22:51:37 +08004944{
Weidong Hanc7151a82008-12-08 22:51:37 +08004945 struct intel_iommu *iommu;
4946 unsigned long flags;
Weidong Hanc7151a82008-12-08 22:51:37 +08004947
Joerg Roedel55d94042015-07-22 16:50:40 +02004948 assert_spin_locked(&device_domain_lock);
4949
Joerg Roedelb608ac32015-07-21 18:19:08 +02004950 if (WARN_ON(!info))
Weidong Hanc7151a82008-12-08 22:51:37 +08004951 return;
4952
Joerg Roedel127c7612015-07-23 17:44:46 +02004953 iommu = info->iommu;
4954
4955 if (info->dev) {
4956 iommu_disable_dev_iotlb(info);
4957 domain_context_clear(iommu, info->dev);
4958 }
4959
Joerg Roedelb608ac32015-07-21 18:19:08 +02004960 unlink_domain_info(info);
Roland Dreier3e7abe22011-07-20 06:22:21 -07004961
Joerg Roedeld160aca2015-07-22 11:52:53 +02004962 spin_lock_irqsave(&iommu->lock, flags);
Joerg Roedel127c7612015-07-23 17:44:46 +02004963 domain_detach_iommu(info->domain, iommu);
Joerg Roedeld160aca2015-07-22 11:52:53 +02004964 spin_unlock_irqrestore(&iommu->lock, flags);
Joerg Roedel127c7612015-07-23 17:44:46 +02004965
4966 free_devinfo_mem(info);
Weidong Hanc7151a82008-12-08 22:51:37 +08004967}
4968
Joerg Roedel55d94042015-07-22 16:50:40 +02004969static void dmar_remove_one_dev_info(struct dmar_domain *domain,
4970 struct device *dev)
4971{
Joerg Roedel127c7612015-07-23 17:44:46 +02004972 struct device_domain_info *info;
Joerg Roedel55d94042015-07-22 16:50:40 +02004973 unsigned long flags;
4974
Weidong Hanc7151a82008-12-08 22:51:37 +08004975 spin_lock_irqsave(&device_domain_lock, flags);
Joerg Roedel127c7612015-07-23 17:44:46 +02004976 info = dev->archdata.iommu;
4977 __dmar_remove_one_dev_info(info);
Weidong Han5e98c4b2008-12-08 23:03:27 +08004978 spin_unlock_irqrestore(&device_domain_lock, flags);
Weidong Han5e98c4b2008-12-08 23:03:27 +08004979}
4980
4981static int md_domain_init(struct dmar_domain *domain, int guest_width)
4982{
4983 int adjust_width;
4984
Robin Murphy0fb5fe82015-01-12 17:51:16 +00004985 init_iova_domain(&domain->iovad, VTD_PAGE_SIZE, IOVA_START_PFN,
4986 DMA_32BIT_PFN);
Weidong Han5e98c4b2008-12-08 23:03:27 +08004987 domain_reserve_special_ranges(domain);
4988
4989 /* calculate AGAW */
4990 domain->gaw = guest_width;
4991 adjust_width = guestwidth_to_adjustwidth(guest_width);
4992 domain->agaw = width_to_agaw(adjust_width);
4993
Weidong Han5e98c4b2008-12-08 23:03:27 +08004994 domain->iommu_coherency = 0;
Sheng Yangc5b15252009-08-06 13:31:56 +08004995 domain->iommu_snooping = 0;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01004996 domain->iommu_superpage = 0;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004997 domain->max_addr = 0;
Weidong Han5e98c4b2008-12-08 23:03:27 +08004998
4999 /* always allocate the top pgd */
Suresh Siddha4c923d42009-10-02 11:01:24 -07005000 domain->pgd = (struct dma_pte *)alloc_pgtable_page(domain->nid);
Weidong Han5e98c4b2008-12-08 23:03:27 +08005001 if (!domain->pgd)
5002 return -ENOMEM;
5003 domain_flush_cache(domain, domain->pgd, PAGE_SIZE);
5004 return 0;
5005}
5006
Joerg Roedel00a77de2015-03-26 13:43:08 +01005007static struct iommu_domain *intel_iommu_domain_alloc(unsigned type)
Kay, Allen M38717942008-09-09 18:37:29 +03005008{
Joerg Roedel5d450802008-12-03 14:52:32 +01005009 struct dmar_domain *dmar_domain;
Joerg Roedel00a77de2015-03-26 13:43:08 +01005010 struct iommu_domain *domain;
5011
5012 if (type != IOMMU_DOMAIN_UNMANAGED)
5013 return NULL;
Kay, Allen M38717942008-09-09 18:37:29 +03005014
Jiang Liuab8dfe22014-07-11 14:19:27 +08005015 dmar_domain = alloc_domain(DOMAIN_FLAG_VIRTUAL_MACHINE);
Joerg Roedel5d450802008-12-03 14:52:32 +01005016 if (!dmar_domain) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02005017 pr_err("Can't allocate dmar_domain\n");
Joerg Roedel00a77de2015-03-26 13:43:08 +01005018 return NULL;
Kay, Allen M38717942008-09-09 18:37:29 +03005019 }
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07005020 if (md_domain_init(dmar_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02005021 pr_err("Domain initialization failed\n");
Jiang Liu92d03cc2014-02-19 14:07:28 +08005022 domain_exit(dmar_domain);
Joerg Roedel00a77de2015-03-26 13:43:08 +01005023 return NULL;
Kay, Allen M38717942008-09-09 18:37:29 +03005024 }
Allen Kay8140a952011-10-14 12:32:17 -07005025 domain_update_iommu_cap(dmar_domain);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005026
Joerg Roedel00a77de2015-03-26 13:43:08 +01005027 domain = &dmar_domain->domain;
Joerg Roedel8a0e7152012-01-26 19:40:54 +01005028 domain->geometry.aperture_start = 0;
5029 domain->geometry.aperture_end = __DOMAIN_MAX_ADDR(dmar_domain->gaw);
5030 domain->geometry.force_aperture = true;
5031
Joerg Roedel00a77de2015-03-26 13:43:08 +01005032 return domain;
Kay, Allen M38717942008-09-09 18:37:29 +03005033}
Kay, Allen M38717942008-09-09 18:37:29 +03005034
Joerg Roedel00a77de2015-03-26 13:43:08 +01005035static void intel_iommu_domain_free(struct iommu_domain *domain)
Kay, Allen M38717942008-09-09 18:37:29 +03005036{
Joerg Roedel00a77de2015-03-26 13:43:08 +01005037 domain_exit(to_dmar_domain(domain));
Kay, Allen M38717942008-09-09 18:37:29 +03005038}
Kay, Allen M38717942008-09-09 18:37:29 +03005039
Joerg Roedel4c5478c2008-12-03 14:58:24 +01005040static int intel_iommu_attach_device(struct iommu_domain *domain,
5041 struct device *dev)
Kay, Allen M38717942008-09-09 18:37:29 +03005042{
Joerg Roedel00a77de2015-03-26 13:43:08 +01005043 struct dmar_domain *dmar_domain = to_dmar_domain(domain);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005044 struct intel_iommu *iommu;
5045 int addr_width;
David Woodhouse156baca2014-03-09 14:00:57 -07005046 u8 bus, devfn;
Kay, Allen M38717942008-09-09 18:37:29 +03005047
Alex Williamsonc875d2c2014-07-03 09:57:02 -06005048 if (device_is_rmrr_locked(dev)) {
5049 dev_warn(dev, "Device is ineligible for IOMMU domain attach due to platform RMRR requirement. Contact your platform vendor.\n");
5050 return -EPERM;
5051 }
5052
David Woodhouse7207d8f2014-03-09 16:31:06 -07005053 /* normally dev is not mapped */
5054 if (unlikely(domain_context_mapped(dev))) {
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005055 struct dmar_domain *old_domain;
5056
David Woodhouse1525a292014-03-06 16:19:30 +00005057 old_domain = find_domain(dev);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005058 if (old_domain) {
Joerg Roedeld160aca2015-07-22 11:52:53 +02005059 rcu_read_lock();
Joerg Roedelde7e8882015-07-22 11:58:07 +02005060 dmar_remove_one_dev_info(old_domain, dev);
Joerg Roedeld160aca2015-07-22 11:52:53 +02005061 rcu_read_unlock();
Joerg Roedel62c22162014-12-09 12:56:45 +01005062
5063 if (!domain_type_is_vm_or_si(old_domain) &&
5064 list_empty(&old_domain->devices))
5065 domain_exit(old_domain);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005066 }
5067 }
5068
David Woodhouse156baca2014-03-09 14:00:57 -07005069 iommu = device_to_iommu(dev, &bus, &devfn);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005070 if (!iommu)
5071 return -ENODEV;
5072
5073 /* check if this iommu agaw is sufficient for max mapped address */
5074 addr_width = agaw_to_width(iommu->agaw);
Tom Lyona99c47a2010-05-17 08:20:45 +01005075 if (addr_width > cap_mgaw(iommu->cap))
5076 addr_width = cap_mgaw(iommu->cap);
5077
5078 if (dmar_domain->max_addr > (1LL << addr_width)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02005079 pr_err("%s: iommu width (%d) is not "
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005080 "sufficient for the mapped address (%llx)\n",
Tom Lyona99c47a2010-05-17 08:20:45 +01005081 __func__, addr_width, dmar_domain->max_addr);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005082 return -EFAULT;
5083 }
Tom Lyona99c47a2010-05-17 08:20:45 +01005084 dmar_domain->gaw = addr_width;
5085
5086 /*
5087 * Knock out extra levels of page tables if necessary
5088 */
5089 while (iommu->agaw < dmar_domain->agaw) {
5090 struct dma_pte *pte;
5091
5092 pte = dmar_domain->pgd;
5093 if (dma_pte_present(pte)) {
Sheng Yang25cbff12010-06-12 19:21:42 +08005094 dmar_domain->pgd = (struct dma_pte *)
5095 phys_to_virt(dma_pte_addr(pte));
Jan Kiszka7a661012010-11-02 08:05:51 +01005096 free_pgtable_page(pte);
Tom Lyona99c47a2010-05-17 08:20:45 +01005097 }
5098 dmar_domain->agaw--;
5099 }
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005100
Joerg Roedel28ccce02015-07-21 14:45:31 +02005101 return domain_add_dev_info(dmar_domain, dev);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005102}
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005103
Joerg Roedel4c5478c2008-12-03 14:58:24 +01005104static void intel_iommu_detach_device(struct iommu_domain *domain,
5105 struct device *dev)
Kay, Allen M38717942008-09-09 18:37:29 +03005106{
Joerg Roedele6de0f82015-07-22 16:30:36 +02005107 dmar_remove_one_dev_info(to_dmar_domain(domain), dev);
Kay, Allen M38717942008-09-09 18:37:29 +03005108}
Kay, Allen M38717942008-09-09 18:37:29 +03005109
Joerg Roedelb146a1c9f2010-01-20 17:17:37 +01005110static int intel_iommu_map(struct iommu_domain *domain,
5111 unsigned long iova, phys_addr_t hpa,
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02005112 size_t size, int iommu_prot)
Kay, Allen M38717942008-09-09 18:37:29 +03005113{
Joerg Roedel00a77de2015-03-26 13:43:08 +01005114 struct dmar_domain *dmar_domain = to_dmar_domain(domain);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005115 u64 max_addr;
Joerg Roedeldde57a22008-12-03 15:04:09 +01005116 int prot = 0;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005117 int ret;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005118
Joerg Roedeldde57a22008-12-03 15:04:09 +01005119 if (iommu_prot & IOMMU_READ)
5120 prot |= DMA_PTE_READ;
5121 if (iommu_prot & IOMMU_WRITE)
5122 prot |= DMA_PTE_WRITE;
Sheng Yang9cf066972009-03-18 15:33:07 +08005123 if ((iommu_prot & IOMMU_CACHE) && dmar_domain->iommu_snooping)
5124 prot |= DMA_PTE_SNP;
Joerg Roedeldde57a22008-12-03 15:04:09 +01005125
David Woodhouse163cc522009-06-28 00:51:17 +01005126 max_addr = iova + size;
Joerg Roedeldde57a22008-12-03 15:04:09 +01005127 if (dmar_domain->max_addr < max_addr) {
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005128 u64 end;
5129
5130 /* check if minimum agaw is sufficient for mapped address */
Tom Lyon8954da12010-05-17 08:19:52 +01005131 end = __DOMAIN_MAX_ADDR(dmar_domain->gaw) + 1;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005132 if (end < max_addr) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02005133 pr_err("%s: iommu width (%d) is not "
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005134 "sufficient for the mapped address (%llx)\n",
Tom Lyon8954da12010-05-17 08:19:52 +01005135 __func__, dmar_domain->gaw, max_addr);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005136 return -EFAULT;
5137 }
Joerg Roedeldde57a22008-12-03 15:04:09 +01005138 dmar_domain->max_addr = max_addr;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005139 }
David Woodhousead051222009-06-28 14:22:28 +01005140 /* Round up size to next multiple of PAGE_SIZE, if it and
5141 the low bits of hpa would take us onto the next page */
David Woodhouse88cb6a72009-06-28 15:03:06 +01005142 size = aligned_nrpages(hpa, size);
David Woodhousead051222009-06-28 14:22:28 +01005143 ret = domain_pfn_mapping(dmar_domain, iova >> VTD_PAGE_SHIFT,
5144 hpa >> VTD_PAGE_SHIFT, size, prot);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005145 return ret;
Kay, Allen M38717942008-09-09 18:37:29 +03005146}
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005147
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02005148static size_t intel_iommu_unmap(struct iommu_domain *domain,
David Woodhouseea8ea462014-03-05 17:09:32 +00005149 unsigned long iova, size_t size)
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005150{
Joerg Roedel00a77de2015-03-26 13:43:08 +01005151 struct dmar_domain *dmar_domain = to_dmar_domain(domain);
David Woodhouseea8ea462014-03-05 17:09:32 +00005152 struct page *freelist = NULL;
5153 struct intel_iommu *iommu;
5154 unsigned long start_pfn, last_pfn;
5155 unsigned int npages;
Joerg Roedel42e8c182015-07-21 15:50:02 +02005156 int iommu_id, level = 0;
Sheng Yang4b99d352009-07-08 11:52:52 +01005157
David Woodhouse5cf0a762014-03-19 16:07:49 +00005158 /* Cope with horrid API which requires us to unmap more than the
5159 size argument if it happens to be a large-page mapping. */
Joerg Roedeldc02e462015-08-13 11:15:13 +02005160 BUG_ON(!pfn_to_dma_pte(dmar_domain, iova >> VTD_PAGE_SHIFT, &level));
David Woodhouse5cf0a762014-03-19 16:07:49 +00005161
5162 if (size < VTD_PAGE_SIZE << level_to_offset_bits(level))
5163 size = VTD_PAGE_SIZE << level_to_offset_bits(level);
5164
David Woodhouseea8ea462014-03-05 17:09:32 +00005165 start_pfn = iova >> VTD_PAGE_SHIFT;
5166 last_pfn = (iova + size - 1) >> VTD_PAGE_SHIFT;
5167
5168 freelist = domain_unmap(dmar_domain, start_pfn, last_pfn);
5169
5170 npages = last_pfn - start_pfn + 1;
5171
Joerg Roedel29a27712015-07-21 17:17:12 +02005172 for_each_domain_iommu(iommu_id, dmar_domain) {
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02005173 iommu = g_iommus[iommu_id];
David Woodhouseea8ea462014-03-05 17:09:32 +00005174
Joerg Roedel42e8c182015-07-21 15:50:02 +02005175 iommu_flush_iotlb_psi(g_iommus[iommu_id], dmar_domain,
5176 start_pfn, npages, !freelist, 0);
David Woodhouseea8ea462014-03-05 17:09:32 +00005177 }
5178
5179 dma_free_pagelist(freelist);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005180
David Woodhouse163cc522009-06-28 00:51:17 +01005181 if (dmar_domain->max_addr == iova + size)
5182 dmar_domain->max_addr = iova;
Joerg Roedelb146a1c9f2010-01-20 17:17:37 +01005183
David Woodhouse5cf0a762014-03-19 16:07:49 +00005184 return size;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005185}
Kay, Allen M38717942008-09-09 18:37:29 +03005186
Joerg Roedeld14d6572008-12-03 15:06:57 +01005187static phys_addr_t intel_iommu_iova_to_phys(struct iommu_domain *domain,
Varun Sethibb5547ac2013-03-29 01:23:58 +05305188 dma_addr_t iova)
Kay, Allen M38717942008-09-09 18:37:29 +03005189{
Joerg Roedel00a77de2015-03-26 13:43:08 +01005190 struct dmar_domain *dmar_domain = to_dmar_domain(domain);
Kay, Allen M38717942008-09-09 18:37:29 +03005191 struct dma_pte *pte;
David Woodhouse5cf0a762014-03-19 16:07:49 +00005192 int level = 0;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005193 u64 phys = 0;
Kay, Allen M38717942008-09-09 18:37:29 +03005194
David Woodhouse5cf0a762014-03-19 16:07:49 +00005195 pte = pfn_to_dma_pte(dmar_domain, iova >> VTD_PAGE_SHIFT, &level);
Yonghyun Hwang045bf092020-02-26 12:30:06 -08005196 if (pte && dma_pte_present(pte))
5197 phys = dma_pte_addr(pte) +
5198 (iova & (BIT_MASK(level_to_offset_bits(level) +
5199 VTD_PAGE_SHIFT) - 1));
Kay, Allen M38717942008-09-09 18:37:29 +03005200
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005201 return phys;
Kay, Allen M38717942008-09-09 18:37:29 +03005202}
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01005203
Joerg Roedel5d587b82014-09-05 10:50:45 +02005204static bool intel_iommu_capable(enum iommu_cap cap)
Sheng Yangdbb9fd82009-03-18 15:33:06 +08005205{
Sheng Yangdbb9fd82009-03-18 15:33:06 +08005206 if (cap == IOMMU_CAP_CACHE_COHERENCY)
Joerg Roedel5d587b82014-09-05 10:50:45 +02005207 return domain_update_iommu_snooping(NULL) == 1;
Tom Lyon323f99c2010-07-02 16:56:14 -04005208 if (cap == IOMMU_CAP_INTR_REMAP)
Joerg Roedel5d587b82014-09-05 10:50:45 +02005209 return irq_remapping_enabled == 1;
Sheng Yangdbb9fd82009-03-18 15:33:06 +08005210
Joerg Roedel5d587b82014-09-05 10:50:45 +02005211 return false;
Sheng Yangdbb9fd82009-03-18 15:33:06 +08005212}
5213
Alex Williamsonabdfdde2012-05-30 14:19:19 -06005214static int intel_iommu_add_device(struct device *dev)
Alex Williamson70ae6f02011-10-21 15:56:11 -04005215{
Alex Williamsona5459cf2014-06-12 16:12:31 -06005216 struct intel_iommu *iommu;
Alex Williamsonabdfdde2012-05-30 14:19:19 -06005217 struct iommu_group *group;
David Woodhouse156baca2014-03-09 14:00:57 -07005218 u8 bus, devfn;
Alex Williamson70ae6f02011-10-21 15:56:11 -04005219
Alex Williamsona5459cf2014-06-12 16:12:31 -06005220 iommu = device_to_iommu(dev, &bus, &devfn);
5221 if (!iommu)
Alex Williamson70ae6f02011-10-21 15:56:11 -04005222 return -ENODEV;
5223
Alex Williamsona5459cf2014-06-12 16:12:31 -06005224 iommu_device_link(iommu->iommu_dev, dev);
Alex Williamsonabdfdde2012-05-30 14:19:19 -06005225
Alex Williamsone17f9ff2014-07-03 09:51:37 -06005226 group = iommu_group_get_for_dev(dev);
Alex Williamson783f1572012-05-30 14:19:43 -06005227
Alex Williamsone17f9ff2014-07-03 09:51:37 -06005228 if (IS_ERR(group))
5229 return PTR_ERR(group);
Alex Williamson70ae6f02011-10-21 15:56:11 -04005230
Alex Williamsonabdfdde2012-05-30 14:19:19 -06005231 iommu_group_put(group);
Alex Williamsone17f9ff2014-07-03 09:51:37 -06005232 return 0;
Alex Williamsonabdfdde2012-05-30 14:19:19 -06005233}
5234
5235static void intel_iommu_remove_device(struct device *dev)
5236{
Alex Williamsona5459cf2014-06-12 16:12:31 -06005237 struct intel_iommu *iommu;
5238 u8 bus, devfn;
5239
5240 iommu = device_to_iommu(dev, &bus, &devfn);
5241 if (!iommu)
5242 return;
5243
Alex Williamsonabdfdde2012-05-30 14:19:19 -06005244 iommu_group_remove_device(dev);
Alex Williamsona5459cf2014-06-12 16:12:31 -06005245
5246 iommu_device_unlink(iommu->iommu_dev, dev);
Alex Williamson70ae6f02011-10-21 15:56:11 -04005247}
5248
David Woodhouse2f26e0a2015-09-09 11:40:47 +01005249#ifdef CONFIG_INTEL_IOMMU_SVM
Jacob Panef414592016-12-06 10:14:23 -08005250#define MAX_NR_PASID_BITS (20)
5251static inline unsigned long intel_iommu_get_pts(struct intel_iommu *iommu)
5252{
5253 /*
5254 * Convert ecap_pss to extend context entry pts encoding, also
5255 * respect the soft pasid_max value set by the iommu.
5256 * - number of PASID bits = ecap_pss + 1
5257 * - number of PASID table entries = 2^(pts + 5)
5258 * Therefore, pts = ecap_pss - 4
5259 * e.g. KBL ecap_pss = 0x13, PASID has 20 bits, pts = 15
5260 */
5261 if (ecap_pss(iommu->ecap) < 5)
5262 return 0;
5263
5264 /* pasid_max is encoded as actual number of entries not the bits */
5265 return find_first_bit((unsigned long *)&iommu->pasid_max,
5266 MAX_NR_PASID_BITS) - 5;
5267}
5268
David Woodhouse2f26e0a2015-09-09 11:40:47 +01005269int intel_iommu_enable_pasid(struct intel_iommu *iommu, struct intel_svm_dev *sdev)
5270{
5271 struct device_domain_info *info;
5272 struct context_entry *context;
5273 struct dmar_domain *domain;
5274 unsigned long flags;
5275 u64 ctx_lo;
5276 int ret;
5277
5278 domain = get_valid_domain_for_dev(sdev->dev);
5279 if (!domain)
5280 return -EINVAL;
5281
5282 spin_lock_irqsave(&device_domain_lock, flags);
5283 spin_lock(&iommu->lock);
5284
5285 ret = -EINVAL;
5286 info = sdev->dev->archdata.iommu;
5287 if (!info || !info->pasid_supported)
5288 goto out;
5289
5290 context = iommu_context_addr(iommu, info->bus, info->devfn, 0);
5291 if (WARN_ON(!context))
5292 goto out;
5293
5294 ctx_lo = context[0].lo;
5295
5296 sdev->did = domain->iommu_did[iommu->seq_id];
5297 sdev->sid = PCI_DEVID(info->bus, info->devfn);
5298
5299 if (!(ctx_lo & CONTEXT_PASIDE)) {
5300 context[1].hi = (u64)virt_to_phys(iommu->pasid_state_table);
Jacob Panef414592016-12-06 10:14:23 -08005301 context[1].lo = (u64)virt_to_phys(iommu->pasid_table) |
5302 intel_iommu_get_pts(iommu);
5303
David Woodhouse2f26e0a2015-09-09 11:40:47 +01005304 wmb();
5305 /* CONTEXT_TT_MULTI_LEVEL and CONTEXT_TT_DEV_IOTLB are both
5306 * extended to permit requests-with-PASID if the PASIDE bit
5307 * is set. which makes sense. For CONTEXT_TT_PASS_THROUGH,
5308 * however, the PASIDE bit is ignored and requests-with-PASID
5309 * are unconditionally blocked. Which makes less sense.
5310 * So convert from CONTEXT_TT_PASS_THROUGH to one of the new
5311 * "guest mode" translation types depending on whether ATS
5312 * is available or not. Annoyingly, we can't use the new
5313 * modes *unless* PASIDE is set. */
5314 if ((ctx_lo & CONTEXT_TT_MASK) == (CONTEXT_TT_PASS_THROUGH << 2)) {
5315 ctx_lo &= ~CONTEXT_TT_MASK;
5316 if (info->ats_supported)
5317 ctx_lo |= CONTEXT_TT_PT_PASID_DEV_IOTLB << 2;
5318 else
5319 ctx_lo |= CONTEXT_TT_PT_PASID << 2;
5320 }
5321 ctx_lo |= CONTEXT_PASIDE;
David Woodhouse907fea32015-10-13 14:11:13 +01005322 if (iommu->pasid_state_table)
5323 ctx_lo |= CONTEXT_DINVE;
David Woodhousea222a7f2015-10-07 23:35:18 +01005324 if (info->pri_supported)
5325 ctx_lo |= CONTEXT_PRS;
David Woodhouse2f26e0a2015-09-09 11:40:47 +01005326 context[0].lo = ctx_lo;
5327 wmb();
5328 iommu->flush.flush_context(iommu, sdev->did, sdev->sid,
5329 DMA_CCMD_MASK_NOBIT,
5330 DMA_CCMD_DEVICE_INVL);
5331 }
5332
5333 /* Enable PASID support in the device, if it wasn't already */
5334 if (!info->pasid_enabled)
5335 iommu_enable_dev_iotlb(info);
5336
5337 if (info->ats_enabled) {
5338 sdev->dev_iotlb = 1;
5339 sdev->qdep = info->ats_qdep;
5340 if (sdev->qdep >= QI_DEV_EIOTLB_MAX_INVS)
5341 sdev->qdep = 0;
5342 }
5343 ret = 0;
5344
5345 out:
5346 spin_unlock(&iommu->lock);
5347 spin_unlock_irqrestore(&device_domain_lock, flags);
5348
5349 return ret;
5350}
5351
5352struct intel_iommu *intel_svm_device_to_iommu(struct device *dev)
5353{
5354 struct intel_iommu *iommu;
5355 u8 bus, devfn;
5356
5357 if (iommu_dummy(dev)) {
5358 dev_warn(dev,
5359 "No IOMMU translation for device; cannot enable SVM\n");
5360 return NULL;
5361 }
5362
5363 iommu = device_to_iommu(dev, &bus, &devfn);
5364 if ((!iommu)) {
Sudeep Duttb9997e32015-10-18 20:54:37 -07005365 dev_err(dev, "No IOMMU for device; cannot enable SVM\n");
David Woodhouse2f26e0a2015-09-09 11:40:47 +01005366 return NULL;
5367 }
5368
5369 if (!iommu->pasid_table) {
Sudeep Duttb9997e32015-10-18 20:54:37 -07005370 dev_err(dev, "PASID not enabled on IOMMU; cannot enable SVM\n");
David Woodhouse2f26e0a2015-09-09 11:40:47 +01005371 return NULL;
5372 }
5373
5374 return iommu;
5375}
5376#endif /* CONFIG_INTEL_IOMMU_SVM */
5377
Thierry Redingb22f6432014-06-27 09:03:12 +02005378static const struct iommu_ops intel_iommu_ops = {
Joerg Roedel5d587b82014-09-05 10:50:45 +02005379 .capable = intel_iommu_capable,
Joerg Roedel00a77de2015-03-26 13:43:08 +01005380 .domain_alloc = intel_iommu_domain_alloc,
5381 .domain_free = intel_iommu_domain_free,
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01005382 .attach_dev = intel_iommu_attach_device,
5383 .detach_dev = intel_iommu_detach_device,
Joerg Roedelb146a1c9f2010-01-20 17:17:37 +01005384 .map = intel_iommu_map,
5385 .unmap = intel_iommu_unmap,
Olav Haugan315786e2014-10-25 09:55:16 -07005386 .map_sg = default_iommu_map_sg,
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01005387 .iova_to_phys = intel_iommu_iova_to_phys,
Alex Williamsonabdfdde2012-05-30 14:19:19 -06005388 .add_device = intel_iommu_add_device,
5389 .remove_device = intel_iommu_remove_device,
Joerg Roedela960fad2015-10-21 23:51:39 +02005390 .device_group = pci_device_group,
Ohad Ben-Cohen6d1c56a2011-11-10 11:32:30 +02005391 .pgsize_bitmap = INTEL_IOMMU_PGSIZES,
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01005392};
David Woodhouse9af88142009-02-13 23:18:03 +00005393
Daniel Vetter94526182013-01-20 23:50:13 +01005394static void quirk_iommu_g4x_gfx(struct pci_dev *dev)
5395{
5396 /* G4x/GM45 integrated gfx dmar support is totally busted. */
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02005397 pr_info("Disabling IOMMU for graphics on this chipset\n");
Daniel Vetter94526182013-01-20 23:50:13 +01005398 dmar_map_gfx = 0;
5399}
5400
5401DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2a40, quirk_iommu_g4x_gfx);
5402DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e00, quirk_iommu_g4x_gfx);
5403DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e10, quirk_iommu_g4x_gfx);
5404DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e20, quirk_iommu_g4x_gfx);
5405DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e30, quirk_iommu_g4x_gfx);
5406DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e40, quirk_iommu_g4x_gfx);
5407DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e90, quirk_iommu_g4x_gfx);
5408
Greg Kroah-Hartmand34d6512012-12-21 15:05:21 -08005409static void quirk_iommu_rwbf(struct pci_dev *dev)
David Woodhouse9af88142009-02-13 23:18:03 +00005410{
5411 /*
5412 * Mobile 4 Series Chipset neglects to set RWBF capability,
Daniel Vetter210561f2013-01-21 19:48:59 +01005413 * but needs it. Same seems to hold for the desktop versions.
David Woodhouse9af88142009-02-13 23:18:03 +00005414 */
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02005415 pr_info("Forcing write-buffer flush capability\n");
David Woodhouse9af88142009-02-13 23:18:03 +00005416 rwbf_quirk = 1;
5417}
5418
5419DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2a40, quirk_iommu_rwbf);
Daniel Vetter210561f2013-01-21 19:48:59 +01005420DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e00, quirk_iommu_rwbf);
5421DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e10, quirk_iommu_rwbf);
5422DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e20, quirk_iommu_rwbf);
5423DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e30, quirk_iommu_rwbf);
5424DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e40, quirk_iommu_rwbf);
5425DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e90, quirk_iommu_rwbf);
David Woodhousee0fc7e02009-09-30 09:12:17 -07005426
Adam Jacksoneecfd572010-08-25 21:17:34 +01005427#define GGC 0x52
5428#define GGC_MEMORY_SIZE_MASK (0xf << 8)
5429#define GGC_MEMORY_SIZE_NONE (0x0 << 8)
5430#define GGC_MEMORY_SIZE_1M (0x1 << 8)
5431#define GGC_MEMORY_SIZE_2M (0x3 << 8)
5432#define GGC_MEMORY_VT_ENABLED (0x8 << 8)
5433#define GGC_MEMORY_SIZE_2M_VT (0x9 << 8)
5434#define GGC_MEMORY_SIZE_3M_VT (0xa << 8)
5435#define GGC_MEMORY_SIZE_4M_VT (0xb << 8)
5436
Greg Kroah-Hartmand34d6512012-12-21 15:05:21 -08005437static void quirk_calpella_no_shadow_gtt(struct pci_dev *dev)
David Woodhouse9eecabc2010-09-21 22:28:23 +01005438{
5439 unsigned short ggc;
5440
Adam Jacksoneecfd572010-08-25 21:17:34 +01005441 if (pci_read_config_word(dev, GGC, &ggc))
David Woodhouse9eecabc2010-09-21 22:28:23 +01005442 return;
5443
Adam Jacksoneecfd572010-08-25 21:17:34 +01005444 if (!(ggc & GGC_MEMORY_VT_ENABLED)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02005445 pr_info("BIOS has allocated no shadow GTT; disabling IOMMU for graphics\n");
David Woodhouse9eecabc2010-09-21 22:28:23 +01005446 dmar_map_gfx = 0;
David Woodhouse6fbcfb32011-09-25 19:11:14 -07005447 } else if (dmar_map_gfx) {
5448 /* we have to ensure the gfx device is idle before we flush */
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02005449 pr_info("Disabling batched IOTLB flush on Ironlake\n");
David Woodhouse6fbcfb32011-09-25 19:11:14 -07005450 intel_iommu_strict = 1;
5451 }
David Woodhouse9eecabc2010-09-21 22:28:23 +01005452}
5453DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0040, quirk_calpella_no_shadow_gtt);
5454DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0044, quirk_calpella_no_shadow_gtt);
5455DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0062, quirk_calpella_no_shadow_gtt);
5456DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x006a, quirk_calpella_no_shadow_gtt);
5457
David Woodhousee0fc7e02009-09-30 09:12:17 -07005458/* On Tylersburg chipsets, some BIOSes have been known to enable the
5459 ISOCH DMAR unit for the Azalia sound device, but not give it any
5460 TLB entries, which causes it to deadlock. Check for that. We do
5461 this in a function called from init_dmars(), instead of in a PCI
5462 quirk, because we don't want to print the obnoxious "BIOS broken"
5463 message if VT-d is actually disabled.
5464*/
5465static void __init check_tylersburg_isoch(void)
5466{
5467 struct pci_dev *pdev;
5468 uint32_t vtisochctrl;
5469
5470 /* If there's no Azalia in the system anyway, forget it. */
5471 pdev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x3a3e, NULL);
5472 if (!pdev)
5473 return;
5474 pci_dev_put(pdev);
5475
5476 /* System Management Registers. Might be hidden, in which case
5477 we can't do the sanity check. But that's OK, because the
5478 known-broken BIOSes _don't_ actually hide it, so far. */
5479 pdev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x342e, NULL);
5480 if (!pdev)
5481 return;
5482
5483 if (pci_read_config_dword(pdev, 0x188, &vtisochctrl)) {
5484 pci_dev_put(pdev);
5485 return;
5486 }
5487
5488 pci_dev_put(pdev);
5489
5490 /* If Azalia DMA is routed to the non-isoch DMAR unit, fine. */
5491 if (vtisochctrl & 1)
5492 return;
5493
5494 /* Drop all bits other than the number of TLB entries */
5495 vtisochctrl &= 0x1c;
5496
5497 /* If we have the recommended number of TLB entries (16), fine. */
5498 if (vtisochctrl == 0x10)
5499 return;
5500
5501 /* Zero TLB entries? You get to ride the short bus to school. */
5502 if (!vtisochctrl) {
5503 WARN(1, "Your BIOS is broken; DMA routed to ISOCH DMAR unit but no TLB space.\n"
5504 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
5505 dmi_get_system_info(DMI_BIOS_VENDOR),
5506 dmi_get_system_info(DMI_BIOS_VERSION),
5507 dmi_get_system_info(DMI_PRODUCT_VERSION));
5508 iommu_identity_mapping |= IDENTMAP_AZALIA;
5509 return;
5510 }
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02005511
5512 pr_warn("Recommended TLB entries for ISOCH unit is 16; your BIOS set %d\n",
David Woodhousee0fc7e02009-09-30 09:12:17 -07005513 vtisochctrl);
5514}