blob: d9d54113be10e8cbc52c90417318e7b0f30f3df2 [file] [log] [blame]
Jesse Barnes585fb112008-07-29 11:54:06 -07001/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020028typedef struct {
29 uint32_t reg;
30} i915_reg_t;
31
32#define _MMIO(r) ((const i915_reg_t){ .reg = (r) })
33
34#define INVALID_MMIO_REG _MMIO(0)
35
36static inline uint32_t i915_mmio_reg_offset(i915_reg_t reg)
37{
38 return reg.reg;
39}
40
41static inline bool i915_mmio_reg_equal(i915_reg_t a, i915_reg_t b)
42{
43 return i915_mmio_reg_offset(a) == i915_mmio_reg_offset(b);
44}
45
46static inline bool i915_mmio_reg_valid(i915_reg_t reg)
47{
48 return !i915_mmio_reg_equal(reg, INVALID_MMIO_REG);
49}
50
Jani Nikulace646452017-01-27 17:57:06 +020051#define _PICK(__index, ...) (((const u32 []){ __VA_ARGS__ })[__index])
52
Chris Wilson5eddb702010-09-11 13:48:45 +010053#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020054#define _MMIO_PIPE(pipe, a, b) _MMIO(_PIPE(pipe, a, b))
Damien Lespiau70d21f02013-07-03 21:06:04 +010055#define _PLANE(plane, a, b) _PIPE(plane, a, b)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020056#define _MMIO_PLANE(plane, a, b) _MMIO_PIPE(plane, a, b)
57#define _TRANS(tran, a, b) ((a) + (tran)*((b)-(a)))
58#define _MMIO_TRANS(tran, a, b) _MMIO(_TRANS(tran, a, b))
Eugeni Dodonov2b139522012-03-29 12:32:22 -030059#define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020060#define _MMIO_PORT(port, a, b) _MMIO(_PORT(port, a, b))
Rodrigo Vivia1986f42017-06-05 15:12:02 -070061#define _MMIO_PIPE3(pipe, a, b, c) _MMIO(_PICK(pipe, a, b, c))
62#define _MMIO_PORT3(pipe, a, b, c) _MMIO(_PICK(pipe, a, b, c))
Rodrigo Vivia927c922017-06-09 15:26:04 -070063#define _PLL(pll, a, b) ((a) + (pll)*((b)-(a)))
64#define _MMIO_PLL(pll, a, b) _MMIO(_PLL(pll, a, b))
Rodrigo Vivi4557c602017-06-09 15:26:05 -070065#define _MMIO_PORT6(port, a, b, c, d, e, f) _MMIO(_PICK(port, a, b, c, d, e, f))
66#define _MMIO_PORT6_LN(port, ln, a0, a1, b, c, d, e, f) \
67 _MMIO(_PICK(port, a0, b, c, d, e, f) + (ln * (a1 - a0)))
Jani Nikulace646452017-01-27 17:57:06 +020068#define _PHY3(phy, ...) _PICK(phy, __VA_ARGS__)
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +020069#define _MMIO_PHY3(phy, a, b, c) _MMIO(_PHY3(phy, a, b, c))
Eugeni Dodonov2b139522012-03-29 12:32:22 -030070
Damien Lespiau98533252014-12-08 17:33:51 +000071#define _MASKED_FIELD(mask, value) ({ \
72 if (__builtin_constant_p(mask)) \
73 BUILD_BUG_ON_MSG(((mask) & 0xffff0000), "Incorrect mask"); \
74 if (__builtin_constant_p(value)) \
75 BUILD_BUG_ON_MSG((value) & 0xffff0000, "Incorrect value"); \
76 if (__builtin_constant_p(mask) && __builtin_constant_p(value)) \
77 BUILD_BUG_ON_MSG((value) & ~(mask), \
78 "Incorrect value for mask"); \
79 (mask) << 16 | (value); })
80#define _MASKED_BIT_ENABLE(a) ({ typeof(a) _a = (a); _MASKED_FIELD(_a, _a); })
81#define _MASKED_BIT_DISABLE(a) (_MASKED_FIELD((a), 0))
82
Michal Wajdeczko237ae7c2017-03-01 20:26:15 +000083/* Engine ID */
Damien Lespiau98533252014-12-08 17:33:51 +000084
Michal Wajdeczko237ae7c2017-03-01 20:26:15 +000085#define RCS_HW 0
86#define VCS_HW 1
87#define BCS_HW 2
88#define VECS_HW 3
89#define VCS2_HW 4
Daniel Vetter6b26c862012-04-24 14:04:12 +020090
Daniele Ceraolo Spurio09081802017-04-10 07:34:29 -070091/* Engine class */
92
93#define RENDER_CLASS 0
94#define VIDEO_DECODE_CLASS 1
95#define VIDEO_ENHANCEMENT_CLASS 2
96#define COPY_ENGINE_CLASS 3
97#define OTHER_CLASS 4
98
Jesse Barnes585fb112008-07-29 11:54:06 -070099/* PCI config space */
100
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300101#define MCHBAR_I915 0x44
102#define MCHBAR_I965 0x48
103#define MCHBAR_SIZE (4 * 4096)
104
105#define DEVEN 0x54
106#define DEVEN_MCHBAR_EN (1 << 28)
107
Joonas Lahtinen40006c42016-10-12 10:18:54 +0300108/* BSM in include/drm/i915_drm.h */
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300109
Ville Syrjälä1b1d2712015-05-22 11:22:31 +0300110#define HPLLCC 0xc0 /* 85x only */
111#define GC_CLOCK_CONTROL_MASK (0x7 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700112#define GC_CLOCK_133_200 (0 << 0)
113#define GC_CLOCK_100_200 (1 << 0)
114#define GC_CLOCK_100_133 (2 << 0)
Ville Syrjälä1b1d2712015-05-22 11:22:31 +0300115#define GC_CLOCK_133_266 (3 << 0)
116#define GC_CLOCK_133_200_2 (4 << 0)
117#define GC_CLOCK_133_266_2 (5 << 0)
118#define GC_CLOCK_166_266 (6 << 0)
119#define GC_CLOCK_166_250 (7 << 0)
120
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300121#define I915_GDRST 0xc0 /* PCI config register */
122#define GRDOM_FULL (0 << 2)
123#define GRDOM_RENDER (1 << 2)
124#define GRDOM_MEDIA (3 << 2)
125#define GRDOM_MASK (3 << 2)
126#define GRDOM_RESET_STATUS (1 << 1)
127#define GRDOM_RESET_ENABLE (1 << 0)
128
Ville Syrjälä8fdded82016-12-07 19:28:12 +0200129/* BSpec only has register offset, PCI device and bit found empirically */
130#define I830_CLOCK_GATE 0xc8 /* device 0 */
131#define I830_L2_CACHE_CLOCK_GATE_DISABLE (1 << 2)
132
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300133#define GCDGMBUS 0xcc
134
Jesse Barnesf97108d2010-01-29 11:27:07 -0800135#define GCFGC2 0xda
Jesse Barnes585fb112008-07-29 11:54:06 -0700136#define GCFGC 0xf0 /* 915+ only */
137#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
138#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
Arthur Heymans62480172017-02-01 00:50:26 +0100139#define GC_DISPLAY_CLOCK_333_320_MHZ (4 << 4)
Daniel Vetter257a7ff2013-07-26 08:35:42 +0200140#define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
141#define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
142#define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
143#define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
144#define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
145#define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -0700146#define GC_DISPLAY_CLOCK_MASK (7 << 4)
Jesse Barnes652c3932009-08-17 13:31:43 -0700147#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
148#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
149#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
150#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
151#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
152#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
153#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
154#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
155#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
156#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
157#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
158#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
159#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
160#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
161#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
162#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
163#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
164#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
165#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
Daniel Vetter7f1bdbc2014-01-16 16:42:54 +0100166
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300167#define ASLE 0xe4
168#define ASLS 0xfc
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -0700169
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300170#define SWSCI 0xe8
171#define SWSCI_SCISEL (1 << 15)
172#define SWSCI_GSSCIE (1 << 0)
173
174#define LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
175
Jesse Barnes585fb112008-07-29 11:54:06 -0700176
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200177#define ILK_GDSR _MMIO(MCHBAR_MIRROR_BASE + 0x2ca4)
Ville Syrjäläb3a3f032014-05-19 19:23:24 +0300178#define ILK_GRDOM_FULL (0<<1)
179#define ILK_GRDOM_RENDER (1<<1)
180#define ILK_GRDOM_MEDIA (3<<1)
181#define ILK_GRDOM_MASK (3<<1)
182#define ILK_GRDOM_RESET_ENABLE (1<<0)
183
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200184#define GEN6_MBCUNIT_SNPCR _MMIO(0x900c) /* for LLC config */
Jesse Barnes07b7ddd2011-08-03 11:28:44 -0700185#define GEN6_MBC_SNPCR_SHIFT 21
186#define GEN6_MBC_SNPCR_MASK (3<<21)
187#define GEN6_MBC_SNPCR_MAX (0<<21)
188#define GEN6_MBC_SNPCR_MED (1<<21)
189#define GEN6_MBC_SNPCR_LOW (2<<21)
190#define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
191
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200192#define VLV_G3DCTL _MMIO(0x9024)
193#define VLV_GSCKGCTL _MMIO(0x9028)
Imre Deak9e72b462014-05-05 15:13:55 +0300194
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200195#define GEN6_MBCTL _MMIO(0x0907c)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100196#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
197#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
198#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
199#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
200#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
201
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200202#define GEN6_GDRST _MMIO(0x941c)
Eric Anholtcff458c2010-11-18 09:31:14 +0800203#define GEN6_GRDOM_FULL (1 << 0)
204#define GEN6_GRDOM_RENDER (1 << 1)
205#define GEN6_GRDOM_MEDIA (1 << 2)
206#define GEN6_GRDOM_BLT (1 << 3)
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +0200207#define GEN6_GRDOM_VECS (1 << 4)
Arun Siluvery6b332fa2016-04-04 18:50:56 +0100208#define GEN9_GRDOM_GUC (1 << 5)
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +0200209#define GEN8_GRDOM_MEDIA2 (1 << 7)
Eric Anholtcff458c2010-11-18 09:31:14 +0800210
Dave Gordonbbdc070a2016-07-20 18:16:05 +0100211#define RING_PP_DIR_BASE(engine) _MMIO((engine)->mmio_base+0x228)
212#define RING_PP_DIR_BASE_READ(engine) _MMIO((engine)->mmio_base+0x518)
213#define RING_PP_DIR_DCLV(engine) _MMIO((engine)->mmio_base+0x220)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100214#define PP_DIR_DCLV_2G 0xffffffff
215
Dave Gordonbbdc070a2016-07-20 18:16:05 +0100216#define GEN8_RING_PDP_UDW(engine, n) _MMIO((engine)->mmio_base+0x270 + (n) * 8 + 4)
217#define GEN8_RING_PDP_LDW(engine, n) _MMIO((engine)->mmio_base+0x270 + (n) * 8)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800218
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200219#define GEN8_R_PWR_CLK_STATE _MMIO(0x20C8)
Jeff McGee0cea6502015-02-13 10:27:56 -0600220#define GEN8_RPCS_ENABLE (1 << 31)
221#define GEN8_RPCS_S_CNT_ENABLE (1 << 18)
222#define GEN8_RPCS_S_CNT_SHIFT 15
223#define GEN8_RPCS_S_CNT_MASK (0x7 << GEN8_RPCS_S_CNT_SHIFT)
224#define GEN8_RPCS_SS_CNT_ENABLE (1 << 11)
225#define GEN8_RPCS_SS_CNT_SHIFT 8
226#define GEN8_RPCS_SS_CNT_MASK (0x7 << GEN8_RPCS_SS_CNT_SHIFT)
227#define GEN8_RPCS_EU_MAX_SHIFT 4
228#define GEN8_RPCS_EU_MAX_MASK (0xf << GEN8_RPCS_EU_MAX_SHIFT)
229#define GEN8_RPCS_EU_MIN_SHIFT 0
230#define GEN8_RPCS_EU_MIN_MASK (0xf << GEN8_RPCS_EU_MIN_SHIFT)
231
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200232#define GAM_ECOCHK _MMIO(0x4090)
Damien Lespiau81e231a2015-02-09 19:33:19 +0000233#define BDW_DISABLE_HDC_INVALIDATION (1<<25)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100234#define ECOCHK_SNB_BIT (1<<10)
Nick Hoath6381b552015-07-14 14:41:15 +0100235#define ECOCHK_DIS_TLB (1<<8)
Ben Widawskye3dff582013-03-20 14:49:14 -0700236#define HSW_ECOCHK_ARB_PRIO_SOL (1<<6)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100237#define ECOCHK_PPGTT_CACHE64B (0x3<<3)
238#define ECOCHK_PPGTT_CACHE4B (0x0<<3)
Ville Syrjäläa6f429a2013-04-04 15:13:42 +0300239#define ECOCHK_PPGTT_GFDT_IVB (0x1<<4)
240#define ECOCHK_PPGTT_LLC_IVB (0x1<<3)
241#define ECOCHK_PPGTT_UC_HSW (0x1<<3)
242#define ECOCHK_PPGTT_WT_HSW (0x2<<3)
243#define ECOCHK_PPGTT_WB_HSW (0x3<<3)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100244
Mika Kuoppalab033bb62016-06-07 17:19:04 +0300245#define GEN8_CONFIG0 _MMIO(0xD00)
246#define GEN9_DEFAULT_FIXES (1 << 3 | 1 << 2 | 1 << 1)
247
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200248#define GAC_ECO_BITS _MMIO(0x14090)
Ville Syrjälä3b9d7882013-04-04 15:13:40 +0300249#define ECOBITS_SNB_BIT (1<<13)
Daniel Vetter48ecfa12012-04-11 20:42:40 +0200250#define ECOBITS_PPGTT_CACHE64B (3<<8)
251#define ECOBITS_PPGTT_CACHE4B (0<<8)
252
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200253#define GAB_CTL _MMIO(0x24000)
Daniel Vetterbe901a52012-04-11 20:42:39 +0200254#define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
255
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200256#define GEN6_STOLEN_RESERVED _MMIO(0x1082C0)
Paulo Zanoni3774eb52015-08-10 14:57:32 -0300257#define GEN6_STOLEN_RESERVED_ADDR_MASK (0xFFF << 20)
258#define GEN7_STOLEN_RESERVED_ADDR_MASK (0x3FFF << 18)
259#define GEN6_STOLEN_RESERVED_SIZE_MASK (3 << 4)
260#define GEN6_STOLEN_RESERVED_1M (0 << 4)
261#define GEN6_STOLEN_RESERVED_512K (1 << 4)
262#define GEN6_STOLEN_RESERVED_256K (2 << 4)
263#define GEN6_STOLEN_RESERVED_128K (3 << 4)
264#define GEN7_STOLEN_RESERVED_SIZE_MASK (1 << 5)
265#define GEN7_STOLEN_RESERVED_1M (0 << 5)
266#define GEN7_STOLEN_RESERVED_256K (1 << 5)
267#define GEN8_STOLEN_RESERVED_SIZE_MASK (3 << 7)
268#define GEN8_STOLEN_RESERVED_1M (0 << 7)
269#define GEN8_STOLEN_RESERVED_2M (1 << 7)
270#define GEN8_STOLEN_RESERVED_4M (2 << 7)
271#define GEN8_STOLEN_RESERVED_8M (3 << 7)
Daniel Vetter40bae732014-09-11 13:28:08 +0200272
Jesse Barnes585fb112008-07-29 11:54:06 -0700273/* VGA stuff */
274
275#define VGA_ST01_MDA 0x3ba
276#define VGA_ST01_CGA 0x3da
277
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200278#define _VGA_MSR_WRITE _MMIO(0x3c2)
Jesse Barnes585fb112008-07-29 11:54:06 -0700279#define VGA_MSR_WRITE 0x3c2
280#define VGA_MSR_READ 0x3cc
281#define VGA_MSR_MEM_EN (1<<1)
282#define VGA_MSR_CGA_MODE (1<<0)
283
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300284#define VGA_SR_INDEX 0x3c4
Daniel Vetterf930ddd2012-11-21 15:55:21 +0100285#define SR01 1
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300286#define VGA_SR_DATA 0x3c5
Jesse Barnes585fb112008-07-29 11:54:06 -0700287
288#define VGA_AR_INDEX 0x3c0
289#define VGA_AR_VID_EN (1<<5)
290#define VGA_AR_DATA_WRITE 0x3c0
291#define VGA_AR_DATA_READ 0x3c1
292
293#define VGA_GR_INDEX 0x3ce
294#define VGA_GR_DATA 0x3cf
295/* GR05 */
296#define VGA_GR_MEM_READ_MODE_SHIFT 3
297#define VGA_GR_MEM_READ_MODE_PLANE 1
298/* GR06 */
299#define VGA_GR_MEM_MODE_MASK 0xc
300#define VGA_GR_MEM_MODE_SHIFT 2
301#define VGA_GR_MEM_A0000_AFFFF 0
302#define VGA_GR_MEM_A0000_BFFFF 1
303#define VGA_GR_MEM_B0000_B7FFF 2
304#define VGA_GR_MEM_B0000_BFFFF 3
305
306#define VGA_DACMASK 0x3c6
307#define VGA_DACRX 0x3c7
308#define VGA_DACWX 0x3c8
309#define VGA_DACDATA 0x3c9
310
311#define VGA_CR_INDEX_MDA 0x3b4
312#define VGA_CR_DATA_MDA 0x3b5
313#define VGA_CR_INDEX_CGA 0x3d4
314#define VGA_CR_DATA_CGA 0x3d5
315
316/*
Brad Volkin351e3db2014-02-18 10:15:46 -0800317 * Instruction field definitions used by the command parser
318 */
319#define INSTR_CLIENT_SHIFT 29
Brad Volkin351e3db2014-02-18 10:15:46 -0800320#define INSTR_MI_CLIENT 0x0
321#define INSTR_BC_CLIENT 0x2
322#define INSTR_RC_CLIENT 0x3
323#define INSTR_SUBCLIENT_SHIFT 27
324#define INSTR_SUBCLIENT_MASK 0x18000000
325#define INSTR_MEDIA_SUBCLIENT 0x2
Michael H. Nguyen86ef6302014-11-21 09:35:36 -0800326#define INSTR_26_TO_24_MASK 0x7000000
327#define INSTR_26_TO_24_SHIFT 24
Brad Volkin351e3db2014-02-18 10:15:46 -0800328
329/*
Jesse Barnes585fb112008-07-29 11:54:06 -0700330 * Memory interface instructions used by the kernel
331 */
332#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
Brad Volkind4d48032014-02-18 10:15:54 -0800333/* Many MI commands use bit 22 of the header dword for GGTT vs PPGTT */
334#define MI_GLOBAL_GTT (1<<22)
Jesse Barnes585fb112008-07-29 11:54:06 -0700335
336#define MI_NOOP MI_INSTR(0, 0)
337#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
338#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200339#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -0700340#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
341#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
342#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
343#define MI_FLUSH MI_INSTR(0x04, 0)
344#define MI_READ_FLUSH (1 << 0)
345#define MI_EXE_FLUSH (1 << 1)
346#define MI_NO_WRITE_FLUSH (1 << 2)
347#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
348#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
Zou Nan hai1cafd342010-06-25 13:40:24 +0800349#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
Ben Widawsky0e792842013-12-16 20:50:37 -0800350#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
351#define MI_ARB_ON_OFF MI_INSTR(0x08, 0)
352#define MI_ARB_ENABLE (1<<0)
353#define MI_ARB_DISABLE (0<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700354#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
Jesse Barnes88271da2011-01-05 12:01:24 -0800355#define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
356#define MI_SUSPEND_FLUSH_EN (1<<0)
Michael H. Nguyen86ef6302014-11-21 09:35:36 -0800357#define MI_SET_APPID MI_INSTR(0x0e, 0)
Akshay Joshi0206e352011-08-16 15:34:10 -0400358#define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200359#define MI_OVERLAY_CONTINUE (0x0<<21)
360#define MI_OVERLAY_ON (0x1<<21)
361#define MI_OVERLAY_OFF (0x2<<21)
Jesse Barnes585fb112008-07-29 11:54:06 -0700362#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500363#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700364#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500365#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
Daniel Vettercb05d8d2012-05-23 14:02:00 +0200366/* IVB has funny definitions for which plane to flip. */
367#define MI_DISPLAY_FLIP_IVB_PLANE_A (0 << 19)
368#define MI_DISPLAY_FLIP_IVB_PLANE_B (1 << 19)
369#define MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19)
370#define MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19)
371#define MI_DISPLAY_FLIP_IVB_PLANE_C (4 << 19)
372#define MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19)
Damien Lespiau830c81d2014-11-13 17:51:46 +0000373/* SKL ones */
374#define MI_DISPLAY_FLIP_SKL_PLANE_1_A (0 << 8)
375#define MI_DISPLAY_FLIP_SKL_PLANE_1_B (1 << 8)
376#define MI_DISPLAY_FLIP_SKL_PLANE_1_C (2 << 8)
377#define MI_DISPLAY_FLIP_SKL_PLANE_2_A (4 << 8)
378#define MI_DISPLAY_FLIP_SKL_PLANE_2_B (5 << 8)
379#define MI_DISPLAY_FLIP_SKL_PLANE_2_C (6 << 8)
380#define MI_DISPLAY_FLIP_SKL_PLANE_3_A (7 << 8)
381#define MI_DISPLAY_FLIP_SKL_PLANE_3_B (8 << 8)
382#define MI_DISPLAY_FLIP_SKL_PLANE_3_C (9 << 8)
Ben Widawsky3e789982014-06-30 09:53:37 -0700383#define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6, gen7 */
Ben Widawsky0e792842013-12-16 20:50:37 -0800384#define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
385#define MI_SEMAPHORE_UPDATE (1<<21)
386#define MI_SEMAPHORE_COMPARE (1<<20)
387#define MI_SEMAPHORE_REGISTER (1<<18)
388#define MI_SEMAPHORE_SYNC_VR (0<<16) /* RCS wait for VCS (RVSYNC) */
389#define MI_SEMAPHORE_SYNC_VER (1<<16) /* RCS wait for VECS (RVESYNC) */
390#define MI_SEMAPHORE_SYNC_BR (2<<16) /* RCS wait for BCS (RBSYNC) */
391#define MI_SEMAPHORE_SYNC_BV (0<<16) /* VCS wait for BCS (VBSYNC) */
392#define MI_SEMAPHORE_SYNC_VEV (1<<16) /* VCS wait for VECS (VVESYNC) */
393#define MI_SEMAPHORE_SYNC_RV (2<<16) /* VCS wait for RCS (VRSYNC) */
394#define MI_SEMAPHORE_SYNC_RB (0<<16) /* BCS wait for RCS (BRSYNC) */
395#define MI_SEMAPHORE_SYNC_VEB (1<<16) /* BCS wait for VECS (BVESYNC) */
396#define MI_SEMAPHORE_SYNC_VB (2<<16) /* BCS wait for VCS (BVSYNC) */
397#define MI_SEMAPHORE_SYNC_BVE (0<<16) /* VECS wait for BCS (VEBSYNC) */
398#define MI_SEMAPHORE_SYNC_VVE (1<<16) /* VECS wait for VCS (VEVSYNC) */
399#define MI_SEMAPHORE_SYNC_RVE (2<<16) /* VECS wait for RCS (VERSYNC) */
Daniel Vettera028c4b2014-03-15 00:08:56 +0100400#define MI_SEMAPHORE_SYNC_INVALID (3<<16)
401#define MI_SEMAPHORE_SYNC_MASK (3<<16)
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800402#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
403#define MI_MM_SPACE_GTT (1<<8)
404#define MI_MM_SPACE_PHYSICAL (0<<8)
405#define MI_SAVE_EXT_STATE_EN (1<<3)
406#define MI_RESTORE_EXT_STATE_EN (1<<2)
Jesse Barnes88271da2011-01-05 12:01:24 -0800407#define MI_FORCE_RESTORE (1<<1)
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800408#define MI_RESTORE_INHIBIT (1<<0)
Abdiel Janulgue4c436d552015-06-16 13:39:41 +0300409#define HSW_MI_RS_SAVE_STATE_EN (1<<3)
410#define HSW_MI_RS_RESTORE_STATE_EN (1<<2)
Ben Widawsky3e789982014-06-30 09:53:37 -0700411#define MI_SEMAPHORE_SIGNAL MI_INSTR(0x1b, 0) /* GEN8+ */
412#define MI_SEMAPHORE_TARGET(engine) ((engine)<<15)
Ben Widawsky5ee426c2014-06-30 09:53:38 -0700413#define MI_SEMAPHORE_WAIT MI_INSTR(0x1c, 2) /* GEN8+ */
414#define MI_SEMAPHORE_POLL (1<<15)
415#define MI_SEMAPHORE_SAD_GTE_SDD (1<<12)
Jesse Barnes585fb112008-07-29 11:54:06 -0700416#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
Ville Syrjälä8edfbb82014-11-14 18:16:56 +0200417#define MI_STORE_DWORD_IMM_GEN4 MI_INSTR(0x20, 2)
418#define MI_MEM_VIRTUAL (1 << 22) /* 945,g33,965 */
419#define MI_USE_GGTT (1 << 22) /* g4x+ */
Jesse Barnes585fb112008-07-29 11:54:06 -0700420#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
421#define MI_STORE_DWORD_INDEX_SHIFT 2
Daniel Vetterc6642782010-11-12 13:46:18 +0000422/* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
423 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
424 * simply ignores the register load under certain conditions.
425 * - One can actually load arbitrary many arbitrary registers: Simply issue x
426 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
427 */
Damien Lespiau7ec55f42014-04-07 20:24:32 +0100428#define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*(x)-1)
Oscar Mateo8670d6f2014-07-24 17:04:17 +0100429#define MI_LRI_FORCE_POSTED (1<<12)
Arun Siluveryf1afe242015-08-04 16:22:20 +0100430#define MI_STORE_REGISTER_MEM MI_INSTR(0x24, 1)
431#define MI_STORE_REGISTER_MEM_GEN8 MI_INSTR(0x24, 2)
Ben Widawsky0e792842013-12-16 20:50:37 -0800432#define MI_SRM_LRM_GLOBAL_GTT (1<<22)
Chris Wilson71a77e02011-02-02 12:13:49 +0000433#define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
Jesse Barnes9a289772012-10-26 09:42:42 -0700434#define MI_FLUSH_DW_STORE_INDEX (1<<21)
435#define MI_INVALIDATE_TLB (1<<18)
436#define MI_FLUSH_DW_OP_STOREDW (1<<14)
Brad Volkind4d48032014-02-18 10:15:54 -0800437#define MI_FLUSH_DW_OP_MASK (3<<14)
Brad Volkinb18b3962014-02-18 10:15:53 -0800438#define MI_FLUSH_DW_NOTIFY (1<<8)
Jesse Barnes9a289772012-10-26 09:42:42 -0700439#define MI_INVALIDATE_BSD (1<<7)
440#define MI_FLUSH_DW_USE_GTT (1<<2)
441#define MI_FLUSH_DW_USE_PPGTT (0<<2)
Arun Siluveryf1afe242015-08-04 16:22:20 +0100442#define MI_LOAD_REGISTER_MEM MI_INSTR(0x29, 1)
443#define MI_LOAD_REGISTER_MEM_GEN8 MI_INSTR(0x29, 2)
Jesse Barnes585fb112008-07-29 11:54:06 -0700444#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100445#define MI_BATCH_NON_SECURE (1)
446/* for snb/ivb/vlv this also means "batch in ppgtt" when ppgtt is enabled. */
Ben Widawsky0e792842013-12-16 20:50:37 -0800447#define MI_BATCH_NON_SECURE_I965 (1<<8)
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100448#define MI_BATCH_PPGTT_HSW (1<<8)
Ben Widawsky0e792842013-12-16 20:50:37 -0800449#define MI_BATCH_NON_SECURE_HSW (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -0700450#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
Chris Wilson65f56872012-04-17 16:38:12 +0100451#define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */
Ben Widawsky1c7a0622013-11-02 21:07:12 -0700452#define MI_BATCH_BUFFER_START_GEN8 MI_INSTR(0x31, 1)
Abdiel Janulgue919032e2015-06-16 13:39:40 +0300453#define MI_BATCH_RESOURCE_STREAMER (1<<10)
Ben Widawsky0e792842013-12-16 20:50:37 -0800454
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200455#define MI_PREDICATE_SRC0 _MMIO(0x2400)
456#define MI_PREDICATE_SRC0_UDW _MMIO(0x2400 + 4)
457#define MI_PREDICATE_SRC1 _MMIO(0x2408)
458#define MI_PREDICATE_SRC1_UDW _MMIO(0x2408 + 4)
Rodrigo Vivi94353732013-08-28 16:45:46 -0300459
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200460#define MI_PREDICATE_RESULT_2 _MMIO(0x2214)
Rodrigo Vivi94353732013-08-28 16:45:46 -0300461#define LOWER_SLICE_ENABLED (1<<0)
462#define LOWER_SLICE_DISABLED (0<<0)
463
Jesse Barnes585fb112008-07-29 11:54:06 -0700464/*
465 * 3D instructions used by the kernel
466 */
467#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
468
arun.siluvery@linux.intel.com33e141e2016-06-03 06:34:33 +0100469#define GEN9_MEDIA_POOL_STATE ((0x3 << 29) | (0x2 << 27) | (0x5 << 16) | 4)
470#define GEN9_MEDIA_POOL_ENABLE (1 << 31)
Jesse Barnes585fb112008-07-29 11:54:06 -0700471#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
472#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
473#define SC_UPDATE_SCISSOR (0x1<<1)
474#define SC_ENABLE_MASK (0x1<<0)
475#define SC_ENABLE (0x1<<0)
476#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
477#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
478#define SCI_YMIN_MASK (0xffff<<16)
479#define SCI_XMIN_MASK (0xffff<<0)
480#define SCI_YMAX_MASK (0xffff<<16)
481#define SCI_XMAX_MASK (0xffff<<0)
482#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
483#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
484#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
485#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
486#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
487#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
488#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
489#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
490#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
Chris Wilsonc4d69da2014-09-08 14:25:41 +0100491
492#define COLOR_BLT_CMD (2<<29 | 0x40<<22 | (5-2))
493#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
Jesse Barnes585fb112008-07-29 11:54:06 -0700494#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
495#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
Chris Wilsonc4d69da2014-09-08 14:25:41 +0100496#define BLT_WRITE_A (2<<20)
497#define BLT_WRITE_RGB (1<<20)
498#define BLT_WRITE_RGBA (BLT_WRITE_RGB | BLT_WRITE_A)
Jesse Barnes585fb112008-07-29 11:54:06 -0700499#define BLT_DEPTH_8 (0<<24)
500#define BLT_DEPTH_16_565 (1<<24)
501#define BLT_DEPTH_16_1555 (2<<24)
502#define BLT_DEPTH_32 (3<<24)
Chris Wilsonc4d69da2014-09-08 14:25:41 +0100503#define BLT_ROP_SRC_COPY (0xcc<<16)
504#define BLT_ROP_COLOR_COPY (0xf0<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -0700505#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
506#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
507#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
508#define ASYNC_FLIP (1<<22)
509#define DISPLAY_PLANE_A (0<<20)
510#define DISPLAY_PLANE_B (1<<20)
Ville Syrjälä68d97532015-09-18 20:03:39 +0300511#define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|((len)-2))
Arun Siluvery0160f052015-06-23 15:46:57 +0100512#define PIPE_CONTROL_FLUSH_L3 (1<<27)
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200513#define PIPE_CONTROL_GLOBAL_GTT_IVB (1<<24) /* gen7+ */
Brad Volkinf0a346b2014-02-18 10:15:52 -0800514#define PIPE_CONTROL_MMIO_WRITE (1<<23)
Brad Volkin114d4f72014-02-18 10:15:55 -0800515#define PIPE_CONTROL_STORE_DATA_INDEX (1<<21)
Jesse Barnes8d315282011-10-16 10:23:31 +0200516#define PIPE_CONTROL_CS_STALL (1<<20)
Ben Widawskycc0f6392012-06-04 14:42:49 -0700517#define PIPE_CONTROL_TLB_INVALIDATE (1<<18)
Chris Wilson148b83d2014-12-16 08:44:31 +0000518#define PIPE_CONTROL_MEDIA_STATE_CLEAR (1<<16)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200519#define PIPE_CONTROL_QW_WRITE (1<<14)
Brad Volkind4d48032014-02-18 10:15:54 -0800520#define PIPE_CONTROL_POST_SYNC_OP_MASK (3<<14)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200521#define PIPE_CONTROL_DEPTH_STALL (1<<13)
522#define PIPE_CONTROL_WRITE_FLUSH (1<<12)
Jesse Barnes8d315282011-10-16 10:23:31 +0200523#define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200524#define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
525#define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
526#define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
527#define PIPE_CONTROL_NOTIFY (1<<8)
Ben Widawsky3e789982014-06-30 09:53:37 -0700528#define PIPE_CONTROL_FLUSH_ENABLE (1<<7) /* gen7+ */
Arun Siluveryc82435b2015-06-19 18:37:13 +0100529#define PIPE_CONTROL_DC_FLUSH_ENABLE (1<<5)
Jesse Barnes8d315282011-10-16 10:23:31 +0200530#define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
531#define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
532#define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200533#define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
Jesse Barnes8d315282011-10-16 10:23:31 +0200534#define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
Jesse Barnese552eb72010-04-21 11:39:23 -0700535#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
Jesse Barnes585fb112008-07-29 11:54:06 -0700536
Brad Volkin3a6fa982014-02-18 10:15:47 -0800537/*
538 * Commands used only by the command parser
539 */
540#define MI_SET_PREDICATE MI_INSTR(0x01, 0)
541#define MI_ARB_CHECK MI_INSTR(0x05, 0)
542#define MI_RS_CONTROL MI_INSTR(0x06, 0)
543#define MI_URB_ATOMIC_ALLOC MI_INSTR(0x09, 0)
544#define MI_PREDICATE MI_INSTR(0x0C, 0)
545#define MI_RS_CONTEXT MI_INSTR(0x0F, 0)
546#define MI_TOPOLOGY_FILTER MI_INSTR(0x0D, 0)
Brad Volkin9c640d12014-02-18 10:15:48 -0800547#define MI_LOAD_SCAN_LINES_EXCL MI_INSTR(0x13, 0)
Brad Volkin3a6fa982014-02-18 10:15:47 -0800548#define MI_URB_CLEAR MI_INSTR(0x19, 0)
549#define MI_UPDATE_GTT MI_INSTR(0x23, 0)
550#define MI_CLFLUSH MI_INSTR(0x27, 0)
Brad Volkind4d48032014-02-18 10:15:54 -0800551#define MI_REPORT_PERF_COUNT MI_INSTR(0x28, 0)
552#define MI_REPORT_PERF_COUNT_GGTT (1<<0)
Brad Volkin3a6fa982014-02-18 10:15:47 -0800553#define MI_LOAD_REGISTER_REG MI_INSTR(0x2A, 0)
554#define MI_RS_STORE_DATA_IMM MI_INSTR(0x2B, 0)
555#define MI_LOAD_URB_MEM MI_INSTR(0x2C, 0)
556#define MI_STORE_URB_MEM MI_INSTR(0x2D, 0)
557#define MI_CONDITIONAL_BATCH_BUFFER_END MI_INSTR(0x36, 0)
558
559#define PIPELINE_SELECT ((0x3<<29)|(0x1<<27)|(0x1<<24)|(0x4<<16))
560#define GFX_OP_3DSTATE_VF_STATISTICS ((0x3<<29)|(0x1<<27)|(0x0<<24)|(0xB<<16))
Brad Volkinf0a346b2014-02-18 10:15:52 -0800561#define MEDIA_VFE_STATE ((0x3<<29)|(0x2<<27)|(0x0<<24)|(0x0<<16))
562#define MEDIA_VFE_STATE_MMIO_ACCESS_MASK (0x18)
Brad Volkin3a6fa982014-02-18 10:15:47 -0800563#define GPGPU_OBJECT ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x4<<16))
564#define GPGPU_WALKER ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x5<<16))
565#define GFX_OP_3DSTATE_DX9_CONSTANTF_VS \
566 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x39<<16))
567#define GFX_OP_3DSTATE_DX9_CONSTANTF_PS \
568 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x3A<<16))
569#define GFX_OP_3DSTATE_SO_DECL_LIST \
570 ((0x3<<29)|(0x3<<27)|(0x1<<24)|(0x17<<16))
571
572#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_VS \
573 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x43<<16))
574#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_GS \
575 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x44<<16))
576#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_HS \
577 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x45<<16))
578#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_DS \
579 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x46<<16))
580#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_PS \
581 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x47<<16))
582
583#define MFX_WAIT ((0x3<<29)|(0x1<<27)|(0x0<<16))
584
585#define COLOR_BLT ((0x2<<29)|(0x40<<22))
586#define SRC_COPY_BLT ((0x2<<29)|(0x43<<22))
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100587
588/*
Brad Volkin5947de92014-02-18 10:15:50 -0800589 * Registers used only by the command parser
590 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200591#define BCS_SWCTRL _MMIO(0x22200)
Brad Volkin5947de92014-02-18 10:15:50 -0800592
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200593#define GPGPU_THREADS_DISPATCHED _MMIO(0x2290)
594#define GPGPU_THREADS_DISPATCHED_UDW _MMIO(0x2290 + 4)
595#define HS_INVOCATION_COUNT _MMIO(0x2300)
596#define HS_INVOCATION_COUNT_UDW _MMIO(0x2300 + 4)
597#define DS_INVOCATION_COUNT _MMIO(0x2308)
598#define DS_INVOCATION_COUNT_UDW _MMIO(0x2308 + 4)
599#define IA_VERTICES_COUNT _MMIO(0x2310)
600#define IA_VERTICES_COUNT_UDW _MMIO(0x2310 + 4)
601#define IA_PRIMITIVES_COUNT _MMIO(0x2318)
602#define IA_PRIMITIVES_COUNT_UDW _MMIO(0x2318 + 4)
603#define VS_INVOCATION_COUNT _MMIO(0x2320)
604#define VS_INVOCATION_COUNT_UDW _MMIO(0x2320 + 4)
605#define GS_INVOCATION_COUNT _MMIO(0x2328)
606#define GS_INVOCATION_COUNT_UDW _MMIO(0x2328 + 4)
607#define GS_PRIMITIVES_COUNT _MMIO(0x2330)
608#define GS_PRIMITIVES_COUNT_UDW _MMIO(0x2330 + 4)
609#define CL_INVOCATION_COUNT _MMIO(0x2338)
610#define CL_INVOCATION_COUNT_UDW _MMIO(0x2338 + 4)
611#define CL_PRIMITIVES_COUNT _MMIO(0x2340)
612#define CL_PRIMITIVES_COUNT_UDW _MMIO(0x2340 + 4)
613#define PS_INVOCATION_COUNT _MMIO(0x2348)
614#define PS_INVOCATION_COUNT_UDW _MMIO(0x2348 + 4)
615#define PS_DEPTH_COUNT _MMIO(0x2350)
616#define PS_DEPTH_COUNT_UDW _MMIO(0x2350 + 4)
Brad Volkin5947de92014-02-18 10:15:50 -0800617
618/* There are the 4 64-bit counter registers, one for each stream output */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200619#define GEN7_SO_NUM_PRIMS_WRITTEN(n) _MMIO(0x5200 + (n) * 8)
620#define GEN7_SO_NUM_PRIMS_WRITTEN_UDW(n) _MMIO(0x5200 + (n) * 8 + 4)
Brad Volkin5947de92014-02-18 10:15:50 -0800621
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200622#define GEN7_SO_PRIM_STORAGE_NEEDED(n) _MMIO(0x5240 + (n) * 8)
623#define GEN7_SO_PRIM_STORAGE_NEEDED_UDW(n) _MMIO(0x5240 + (n) * 8 + 4)
Brad Volkin113a0472014-04-08 14:18:58 -0700624
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200625#define GEN7_3DPRIM_END_OFFSET _MMIO(0x2420)
626#define GEN7_3DPRIM_START_VERTEX _MMIO(0x2430)
627#define GEN7_3DPRIM_VERTEX_COUNT _MMIO(0x2434)
628#define GEN7_3DPRIM_INSTANCE_COUNT _MMIO(0x2438)
629#define GEN7_3DPRIM_START_INSTANCE _MMIO(0x243C)
630#define GEN7_3DPRIM_BASE_VERTEX _MMIO(0x2440)
Brad Volkin113a0472014-04-08 14:18:58 -0700631
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200632#define GEN7_GPGPU_DISPATCHDIMX _MMIO(0x2500)
633#define GEN7_GPGPU_DISPATCHDIMY _MMIO(0x2504)
634#define GEN7_GPGPU_DISPATCHDIMZ _MMIO(0x2508)
Jordan Justen7b9748c2015-10-01 23:09:58 -0700635
Jordan Justen1b850662016-03-06 23:30:29 -0800636/* There are the 16 64-bit CS General Purpose Registers */
637#define HSW_CS_GPR(n) _MMIO(0x2600 + (n) * 8)
638#define HSW_CS_GPR_UDW(n) _MMIO(0x2600 + (n) * 8 + 4)
639
Robert Bragga9417952016-11-07 19:49:48 +0000640#define GEN7_OACONTROL _MMIO(0x2360)
Robert Braggd7965152016-11-07 19:49:52 +0000641#define GEN7_OACONTROL_CTX_MASK 0xFFFFF000
642#define GEN7_OACONTROL_TIMER_PERIOD_MASK 0x3F
643#define GEN7_OACONTROL_TIMER_PERIOD_SHIFT 6
644#define GEN7_OACONTROL_TIMER_ENABLE (1<<5)
645#define GEN7_OACONTROL_FORMAT_A13 (0<<2)
646#define GEN7_OACONTROL_FORMAT_A29 (1<<2)
647#define GEN7_OACONTROL_FORMAT_A13_B8_C8 (2<<2)
648#define GEN7_OACONTROL_FORMAT_A29_B8_C8 (3<<2)
649#define GEN7_OACONTROL_FORMAT_B4_C8 (4<<2)
650#define GEN7_OACONTROL_FORMAT_A45_B8_C8 (5<<2)
651#define GEN7_OACONTROL_FORMAT_B4_C8_A16 (6<<2)
652#define GEN7_OACONTROL_FORMAT_C4_B8 (7<<2)
653#define GEN7_OACONTROL_FORMAT_SHIFT 2
654#define GEN7_OACONTROL_PER_CTX_ENABLE (1<<1)
655#define GEN7_OACONTROL_ENABLE (1<<0)
656
657#define GEN8_OACTXID _MMIO(0x2364)
658
659#define GEN8_OACONTROL _MMIO(0x2B00)
660#define GEN8_OA_REPORT_FORMAT_A12 (0<<2)
661#define GEN8_OA_REPORT_FORMAT_A12_B8_C8 (2<<2)
662#define GEN8_OA_REPORT_FORMAT_A36_B8_C8 (5<<2)
663#define GEN8_OA_REPORT_FORMAT_C4_B8 (7<<2)
664#define GEN8_OA_REPORT_FORMAT_SHIFT 2
665#define GEN8_OA_SPECIFIC_CONTEXT_ENABLE (1<<1)
666#define GEN8_OA_COUNTER_ENABLE (1<<0)
667
668#define GEN8_OACTXCONTROL _MMIO(0x2360)
669#define GEN8_OA_TIMER_PERIOD_MASK 0x3F
670#define GEN8_OA_TIMER_PERIOD_SHIFT 2
671#define GEN8_OA_TIMER_ENABLE (1<<1)
672#define GEN8_OA_COUNTER_RESUME (1<<0)
673
674#define GEN7_OABUFFER _MMIO(0x23B0) /* R/W */
675#define GEN7_OABUFFER_OVERRUN_DISABLE (1<<3)
676#define GEN7_OABUFFER_EDGE_TRIGGER (1<<2)
677#define GEN7_OABUFFER_STOP_RESUME_ENABLE (1<<1)
678#define GEN7_OABUFFER_RESUME (1<<0)
679
680#define GEN8_OABUFFER _MMIO(0x2b14)
681
682#define GEN7_OASTATUS1 _MMIO(0x2364)
683#define GEN7_OASTATUS1_TAIL_MASK 0xffffffc0
684#define GEN7_OASTATUS1_COUNTER_OVERFLOW (1<<2)
685#define GEN7_OASTATUS1_OABUFFER_OVERFLOW (1<<1)
686#define GEN7_OASTATUS1_REPORT_LOST (1<<0)
687
688#define GEN7_OASTATUS2 _MMIO(0x2368)
689#define GEN7_OASTATUS2_HEAD_MASK 0xffffffc0
690
691#define GEN8_OASTATUS _MMIO(0x2b08)
692#define GEN8_OASTATUS_OVERRUN_STATUS (1<<3)
693#define GEN8_OASTATUS_COUNTER_OVERFLOW (1<<2)
694#define GEN8_OASTATUS_OABUFFER_OVERFLOW (1<<1)
695#define GEN8_OASTATUS_REPORT_LOST (1<<0)
696
697#define GEN8_OAHEADPTR _MMIO(0x2B0C)
698#define GEN8_OATAILPTR _MMIO(0x2B10)
699
700#define OABUFFER_SIZE_128K (0<<3)
701#define OABUFFER_SIZE_256K (1<<3)
702#define OABUFFER_SIZE_512K (2<<3)
703#define OABUFFER_SIZE_1M (3<<3)
704#define OABUFFER_SIZE_2M (4<<3)
705#define OABUFFER_SIZE_4M (5<<3)
706#define OABUFFER_SIZE_8M (6<<3)
707#define OABUFFER_SIZE_16M (7<<3)
708
709#define OA_MEM_SELECT_GGTT (1<<0)
710
711#define EU_PERF_CNTL0 _MMIO(0xe458)
712
713#define GDT_CHICKEN_BITS _MMIO(0x9840)
714#define GT_NOA_ENABLE 0x00000080
715
716/*
717 * OA Boolean state
718 */
719
720#define OAREPORTTRIG1 _MMIO(0x2740)
721#define OAREPORTTRIG1_THRESHOLD_MASK 0xffff
722#define OAREPORTTRIG1_EDGE_LEVEL_TRIGER_SELECT_MASK 0xffff0000 /* 0=level */
723
724#define OAREPORTTRIG2 _MMIO(0x2744)
725#define OAREPORTTRIG2_INVERT_A_0 (1<<0)
726#define OAREPORTTRIG2_INVERT_A_1 (1<<1)
727#define OAREPORTTRIG2_INVERT_A_2 (1<<2)
728#define OAREPORTTRIG2_INVERT_A_3 (1<<3)
729#define OAREPORTTRIG2_INVERT_A_4 (1<<4)
730#define OAREPORTTRIG2_INVERT_A_5 (1<<5)
731#define OAREPORTTRIG2_INVERT_A_6 (1<<6)
732#define OAREPORTTRIG2_INVERT_A_7 (1<<7)
733#define OAREPORTTRIG2_INVERT_A_8 (1<<8)
734#define OAREPORTTRIG2_INVERT_A_9 (1<<9)
735#define OAREPORTTRIG2_INVERT_A_10 (1<<10)
736#define OAREPORTTRIG2_INVERT_A_11 (1<<11)
737#define OAREPORTTRIG2_INVERT_A_12 (1<<12)
738#define OAREPORTTRIG2_INVERT_A_13 (1<<13)
739#define OAREPORTTRIG2_INVERT_A_14 (1<<14)
740#define OAREPORTTRIG2_INVERT_A_15 (1<<15)
741#define OAREPORTTRIG2_INVERT_B_0 (1<<16)
742#define OAREPORTTRIG2_INVERT_B_1 (1<<17)
743#define OAREPORTTRIG2_INVERT_B_2 (1<<18)
744#define OAREPORTTRIG2_INVERT_B_3 (1<<19)
745#define OAREPORTTRIG2_INVERT_C_0 (1<<20)
746#define OAREPORTTRIG2_INVERT_C_1 (1<<21)
747#define OAREPORTTRIG2_INVERT_D_0 (1<<22)
748#define OAREPORTTRIG2_THRESHOLD_ENABLE (1<<23)
749#define OAREPORTTRIG2_REPORT_TRIGGER_ENABLE (1<<31)
750
751#define OAREPORTTRIG3 _MMIO(0x2748)
752#define OAREPORTTRIG3_NOA_SELECT_MASK 0xf
753#define OAREPORTTRIG3_NOA_SELECT_8_SHIFT 0
754#define OAREPORTTRIG3_NOA_SELECT_9_SHIFT 4
755#define OAREPORTTRIG3_NOA_SELECT_10_SHIFT 8
756#define OAREPORTTRIG3_NOA_SELECT_11_SHIFT 12
757#define OAREPORTTRIG3_NOA_SELECT_12_SHIFT 16
758#define OAREPORTTRIG3_NOA_SELECT_13_SHIFT 20
759#define OAREPORTTRIG3_NOA_SELECT_14_SHIFT 24
760#define OAREPORTTRIG3_NOA_SELECT_15_SHIFT 28
761
762#define OAREPORTTRIG4 _MMIO(0x274c)
763#define OAREPORTTRIG4_NOA_SELECT_MASK 0xf
764#define OAREPORTTRIG4_NOA_SELECT_0_SHIFT 0
765#define OAREPORTTRIG4_NOA_SELECT_1_SHIFT 4
766#define OAREPORTTRIG4_NOA_SELECT_2_SHIFT 8
767#define OAREPORTTRIG4_NOA_SELECT_3_SHIFT 12
768#define OAREPORTTRIG4_NOA_SELECT_4_SHIFT 16
769#define OAREPORTTRIG4_NOA_SELECT_5_SHIFT 20
770#define OAREPORTTRIG4_NOA_SELECT_6_SHIFT 24
771#define OAREPORTTRIG4_NOA_SELECT_7_SHIFT 28
772
773#define OAREPORTTRIG5 _MMIO(0x2750)
774#define OAREPORTTRIG5_THRESHOLD_MASK 0xffff
775#define OAREPORTTRIG5_EDGE_LEVEL_TRIGER_SELECT_MASK 0xffff0000 /* 0=level */
776
777#define OAREPORTTRIG6 _MMIO(0x2754)
778#define OAREPORTTRIG6_INVERT_A_0 (1<<0)
779#define OAREPORTTRIG6_INVERT_A_1 (1<<1)
780#define OAREPORTTRIG6_INVERT_A_2 (1<<2)
781#define OAREPORTTRIG6_INVERT_A_3 (1<<3)
782#define OAREPORTTRIG6_INVERT_A_4 (1<<4)
783#define OAREPORTTRIG6_INVERT_A_5 (1<<5)
784#define OAREPORTTRIG6_INVERT_A_6 (1<<6)
785#define OAREPORTTRIG6_INVERT_A_7 (1<<7)
786#define OAREPORTTRIG6_INVERT_A_8 (1<<8)
787#define OAREPORTTRIG6_INVERT_A_9 (1<<9)
788#define OAREPORTTRIG6_INVERT_A_10 (1<<10)
789#define OAREPORTTRIG6_INVERT_A_11 (1<<11)
790#define OAREPORTTRIG6_INVERT_A_12 (1<<12)
791#define OAREPORTTRIG6_INVERT_A_13 (1<<13)
792#define OAREPORTTRIG6_INVERT_A_14 (1<<14)
793#define OAREPORTTRIG6_INVERT_A_15 (1<<15)
794#define OAREPORTTRIG6_INVERT_B_0 (1<<16)
795#define OAREPORTTRIG6_INVERT_B_1 (1<<17)
796#define OAREPORTTRIG6_INVERT_B_2 (1<<18)
797#define OAREPORTTRIG6_INVERT_B_3 (1<<19)
798#define OAREPORTTRIG6_INVERT_C_0 (1<<20)
799#define OAREPORTTRIG6_INVERT_C_1 (1<<21)
800#define OAREPORTTRIG6_INVERT_D_0 (1<<22)
801#define OAREPORTTRIG6_THRESHOLD_ENABLE (1<<23)
802#define OAREPORTTRIG6_REPORT_TRIGGER_ENABLE (1<<31)
803
804#define OAREPORTTRIG7 _MMIO(0x2758)
805#define OAREPORTTRIG7_NOA_SELECT_MASK 0xf
806#define OAREPORTTRIG7_NOA_SELECT_8_SHIFT 0
807#define OAREPORTTRIG7_NOA_SELECT_9_SHIFT 4
808#define OAREPORTTRIG7_NOA_SELECT_10_SHIFT 8
809#define OAREPORTTRIG7_NOA_SELECT_11_SHIFT 12
810#define OAREPORTTRIG7_NOA_SELECT_12_SHIFT 16
811#define OAREPORTTRIG7_NOA_SELECT_13_SHIFT 20
812#define OAREPORTTRIG7_NOA_SELECT_14_SHIFT 24
813#define OAREPORTTRIG7_NOA_SELECT_15_SHIFT 28
814
815#define OAREPORTTRIG8 _MMIO(0x275c)
816#define OAREPORTTRIG8_NOA_SELECT_MASK 0xf
817#define OAREPORTTRIG8_NOA_SELECT_0_SHIFT 0
818#define OAREPORTTRIG8_NOA_SELECT_1_SHIFT 4
819#define OAREPORTTRIG8_NOA_SELECT_2_SHIFT 8
820#define OAREPORTTRIG8_NOA_SELECT_3_SHIFT 12
821#define OAREPORTTRIG8_NOA_SELECT_4_SHIFT 16
822#define OAREPORTTRIG8_NOA_SELECT_5_SHIFT 20
823#define OAREPORTTRIG8_NOA_SELECT_6_SHIFT 24
824#define OAREPORTTRIG8_NOA_SELECT_7_SHIFT 28
825
826#define OASTARTTRIG1 _MMIO(0x2710)
827#define OASTARTTRIG1_THRESHOLD_COUNT_MASK_MBZ 0xffff0000
828#define OASTARTTRIG1_THRESHOLD_MASK 0xffff
829
830#define OASTARTTRIG2 _MMIO(0x2714)
831#define OASTARTTRIG2_INVERT_A_0 (1<<0)
832#define OASTARTTRIG2_INVERT_A_1 (1<<1)
833#define OASTARTTRIG2_INVERT_A_2 (1<<2)
834#define OASTARTTRIG2_INVERT_A_3 (1<<3)
835#define OASTARTTRIG2_INVERT_A_4 (1<<4)
836#define OASTARTTRIG2_INVERT_A_5 (1<<5)
837#define OASTARTTRIG2_INVERT_A_6 (1<<6)
838#define OASTARTTRIG2_INVERT_A_7 (1<<7)
839#define OASTARTTRIG2_INVERT_A_8 (1<<8)
840#define OASTARTTRIG2_INVERT_A_9 (1<<9)
841#define OASTARTTRIG2_INVERT_A_10 (1<<10)
842#define OASTARTTRIG2_INVERT_A_11 (1<<11)
843#define OASTARTTRIG2_INVERT_A_12 (1<<12)
844#define OASTARTTRIG2_INVERT_A_13 (1<<13)
845#define OASTARTTRIG2_INVERT_A_14 (1<<14)
846#define OASTARTTRIG2_INVERT_A_15 (1<<15)
847#define OASTARTTRIG2_INVERT_B_0 (1<<16)
848#define OASTARTTRIG2_INVERT_B_1 (1<<17)
849#define OASTARTTRIG2_INVERT_B_2 (1<<18)
850#define OASTARTTRIG2_INVERT_B_3 (1<<19)
851#define OASTARTTRIG2_INVERT_C_0 (1<<20)
852#define OASTARTTRIG2_INVERT_C_1 (1<<21)
853#define OASTARTTRIG2_INVERT_D_0 (1<<22)
854#define OASTARTTRIG2_THRESHOLD_ENABLE (1<<23)
855#define OASTARTTRIG2_START_TRIG_FLAG_MBZ (1<<24)
856#define OASTARTTRIG2_EVENT_SELECT_0 (1<<28)
857#define OASTARTTRIG2_EVENT_SELECT_1 (1<<29)
858#define OASTARTTRIG2_EVENT_SELECT_2 (1<<30)
859#define OASTARTTRIG2_EVENT_SELECT_3 (1<<31)
860
861#define OASTARTTRIG3 _MMIO(0x2718)
862#define OASTARTTRIG3_NOA_SELECT_MASK 0xf
863#define OASTARTTRIG3_NOA_SELECT_8_SHIFT 0
864#define OASTARTTRIG3_NOA_SELECT_9_SHIFT 4
865#define OASTARTTRIG3_NOA_SELECT_10_SHIFT 8
866#define OASTARTTRIG3_NOA_SELECT_11_SHIFT 12
867#define OASTARTTRIG3_NOA_SELECT_12_SHIFT 16
868#define OASTARTTRIG3_NOA_SELECT_13_SHIFT 20
869#define OASTARTTRIG3_NOA_SELECT_14_SHIFT 24
870#define OASTARTTRIG3_NOA_SELECT_15_SHIFT 28
871
872#define OASTARTTRIG4 _MMIO(0x271c)
873#define OASTARTTRIG4_NOA_SELECT_MASK 0xf
874#define OASTARTTRIG4_NOA_SELECT_0_SHIFT 0
875#define OASTARTTRIG4_NOA_SELECT_1_SHIFT 4
876#define OASTARTTRIG4_NOA_SELECT_2_SHIFT 8
877#define OASTARTTRIG4_NOA_SELECT_3_SHIFT 12
878#define OASTARTTRIG4_NOA_SELECT_4_SHIFT 16
879#define OASTARTTRIG4_NOA_SELECT_5_SHIFT 20
880#define OASTARTTRIG4_NOA_SELECT_6_SHIFT 24
881#define OASTARTTRIG4_NOA_SELECT_7_SHIFT 28
882
883#define OASTARTTRIG5 _MMIO(0x2720)
884#define OASTARTTRIG5_THRESHOLD_COUNT_MASK_MBZ 0xffff0000
885#define OASTARTTRIG5_THRESHOLD_MASK 0xffff
886
887#define OASTARTTRIG6 _MMIO(0x2724)
888#define OASTARTTRIG6_INVERT_A_0 (1<<0)
889#define OASTARTTRIG6_INVERT_A_1 (1<<1)
890#define OASTARTTRIG6_INVERT_A_2 (1<<2)
891#define OASTARTTRIG6_INVERT_A_3 (1<<3)
892#define OASTARTTRIG6_INVERT_A_4 (1<<4)
893#define OASTARTTRIG6_INVERT_A_5 (1<<5)
894#define OASTARTTRIG6_INVERT_A_6 (1<<6)
895#define OASTARTTRIG6_INVERT_A_7 (1<<7)
896#define OASTARTTRIG6_INVERT_A_8 (1<<8)
897#define OASTARTTRIG6_INVERT_A_9 (1<<9)
898#define OASTARTTRIG6_INVERT_A_10 (1<<10)
899#define OASTARTTRIG6_INVERT_A_11 (1<<11)
900#define OASTARTTRIG6_INVERT_A_12 (1<<12)
901#define OASTARTTRIG6_INVERT_A_13 (1<<13)
902#define OASTARTTRIG6_INVERT_A_14 (1<<14)
903#define OASTARTTRIG6_INVERT_A_15 (1<<15)
904#define OASTARTTRIG6_INVERT_B_0 (1<<16)
905#define OASTARTTRIG6_INVERT_B_1 (1<<17)
906#define OASTARTTRIG6_INVERT_B_2 (1<<18)
907#define OASTARTTRIG6_INVERT_B_3 (1<<19)
908#define OASTARTTRIG6_INVERT_C_0 (1<<20)
909#define OASTARTTRIG6_INVERT_C_1 (1<<21)
910#define OASTARTTRIG6_INVERT_D_0 (1<<22)
911#define OASTARTTRIG6_THRESHOLD_ENABLE (1<<23)
912#define OASTARTTRIG6_START_TRIG_FLAG_MBZ (1<<24)
913#define OASTARTTRIG6_EVENT_SELECT_4 (1<<28)
914#define OASTARTTRIG6_EVENT_SELECT_5 (1<<29)
915#define OASTARTTRIG6_EVENT_SELECT_6 (1<<30)
916#define OASTARTTRIG6_EVENT_SELECT_7 (1<<31)
917
918#define OASTARTTRIG7 _MMIO(0x2728)
919#define OASTARTTRIG7_NOA_SELECT_MASK 0xf
920#define OASTARTTRIG7_NOA_SELECT_8_SHIFT 0
921#define OASTARTTRIG7_NOA_SELECT_9_SHIFT 4
922#define OASTARTTRIG7_NOA_SELECT_10_SHIFT 8
923#define OASTARTTRIG7_NOA_SELECT_11_SHIFT 12
924#define OASTARTTRIG7_NOA_SELECT_12_SHIFT 16
925#define OASTARTTRIG7_NOA_SELECT_13_SHIFT 20
926#define OASTARTTRIG7_NOA_SELECT_14_SHIFT 24
927#define OASTARTTRIG7_NOA_SELECT_15_SHIFT 28
928
929#define OASTARTTRIG8 _MMIO(0x272c)
930#define OASTARTTRIG8_NOA_SELECT_MASK 0xf
931#define OASTARTTRIG8_NOA_SELECT_0_SHIFT 0
932#define OASTARTTRIG8_NOA_SELECT_1_SHIFT 4
933#define OASTARTTRIG8_NOA_SELECT_2_SHIFT 8
934#define OASTARTTRIG8_NOA_SELECT_3_SHIFT 12
935#define OASTARTTRIG8_NOA_SELECT_4_SHIFT 16
936#define OASTARTTRIG8_NOA_SELECT_5_SHIFT 20
937#define OASTARTTRIG8_NOA_SELECT_6_SHIFT 24
938#define OASTARTTRIG8_NOA_SELECT_7_SHIFT 28
939
940/* CECX_0 */
941#define OACEC_COMPARE_LESS_OR_EQUAL 6
942#define OACEC_COMPARE_NOT_EQUAL 5
943#define OACEC_COMPARE_LESS_THAN 4
944#define OACEC_COMPARE_GREATER_OR_EQUAL 3
945#define OACEC_COMPARE_EQUAL 2
946#define OACEC_COMPARE_GREATER_THAN 1
947#define OACEC_COMPARE_ANY_EQUAL 0
948
949#define OACEC_COMPARE_VALUE_MASK 0xffff
950#define OACEC_COMPARE_VALUE_SHIFT 3
951
952#define OACEC_SELECT_NOA (0<<19)
953#define OACEC_SELECT_PREV (1<<19)
954#define OACEC_SELECT_BOOLEAN (2<<19)
955
956/* CECX_1 */
957#define OACEC_MASK_MASK 0xffff
958#define OACEC_CONSIDERATIONS_MASK 0xffff
959#define OACEC_CONSIDERATIONS_SHIFT 16
960
961#define OACEC0_0 _MMIO(0x2770)
962#define OACEC0_1 _MMIO(0x2774)
963#define OACEC1_0 _MMIO(0x2778)
964#define OACEC1_1 _MMIO(0x277c)
965#define OACEC2_0 _MMIO(0x2780)
966#define OACEC2_1 _MMIO(0x2784)
967#define OACEC3_0 _MMIO(0x2788)
968#define OACEC3_1 _MMIO(0x278c)
969#define OACEC4_0 _MMIO(0x2790)
970#define OACEC4_1 _MMIO(0x2794)
971#define OACEC5_0 _MMIO(0x2798)
972#define OACEC5_1 _MMIO(0x279c)
973#define OACEC6_0 _MMIO(0x27a0)
974#define OACEC6_1 _MMIO(0x27a4)
975#define OACEC7_0 _MMIO(0x27a8)
976#define OACEC7_1 _MMIO(0x27ac)
977
Kenneth Graunke180b8132014-03-25 22:52:03 -0700978
Brad Volkin220375a2014-02-18 10:15:51 -0800979#define _GEN7_PIPEA_DE_LOAD_SL 0x70068
980#define _GEN7_PIPEB_DE_LOAD_SL 0x71068
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200981#define GEN7_PIPE_DE_LOAD_SL(pipe) _MMIO_PIPE(pipe, _GEN7_PIPEA_DE_LOAD_SL, _GEN7_PIPEB_DE_LOAD_SL)
Brad Volkin220375a2014-02-18 10:15:51 -0800982
Brad Volkin5947de92014-02-18 10:15:50 -0800983/*
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100984 * Reset registers
985 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200986#define DEBUG_RESET_I830 _MMIO(0x6070)
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100987#define DEBUG_RESET_FULL (1<<7)
988#define DEBUG_RESET_RENDER (1<<8)
989#define DEBUG_RESET_DISPLAY (1<<9)
990
Jesse Barnes57f350b2012-03-28 13:39:25 -0700991/*
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300992 * IOSF sideband
993 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200994#define VLV_IOSF_DOORBELL_REQ _MMIO(VLV_DISPLAY_BASE + 0x2100)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300995#define IOSF_DEVFN_SHIFT 24
996#define IOSF_OPCODE_SHIFT 16
997#define IOSF_PORT_SHIFT 8
998#define IOSF_BYTE_ENABLES_SHIFT 4
999#define IOSF_BAR_SHIFT 1
1000#define IOSF_SB_BUSY (1<<0)
Jani Nikula4688d452016-02-04 12:50:53 +02001001#define IOSF_PORT_BUNIT 0x03
1002#define IOSF_PORT_PUNIT 0x04
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001003#define IOSF_PORT_NC 0x11
1004#define IOSF_PORT_DPIO 0x12
Jani Nikulae9f882a2013-08-27 15:12:14 +03001005#define IOSF_PORT_GPIO_NC 0x13
1006#define IOSF_PORT_CCK 0x14
Jani Nikula4688d452016-02-04 12:50:53 +02001007#define IOSF_PORT_DPIO_2 0x1a
1008#define IOSF_PORT_FLISDSI 0x1b
Deepak Mdfb19ed2016-02-04 18:55:15 +02001009#define IOSF_PORT_GPIO_SC 0x48
1010#define IOSF_PORT_GPIO_SUS 0xa8
Jani Nikula4688d452016-02-04 12:50:53 +02001011#define IOSF_PORT_CCU 0xa9
Jani Nikula7071af92016-03-18 13:11:15 +02001012#define CHV_IOSF_PORT_GPIO_N 0x13
1013#define CHV_IOSF_PORT_GPIO_SE 0x48
1014#define CHV_IOSF_PORT_GPIO_E 0xa8
1015#define CHV_IOSF_PORT_GPIO_SW 0xb2
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001016#define VLV_IOSF_DATA _MMIO(VLV_DISPLAY_BASE + 0x2104)
1017#define VLV_IOSF_ADDR _MMIO(VLV_DISPLAY_BASE + 0x2108)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001018
Jesse Barnes30a970c2013-11-04 13:48:12 -08001019/* See configdb bunit SB addr map */
1020#define BUNIT_REG_BISOC 0x11
1021
Jesse Barnes30a970c2013-11-04 13:48:12 -08001022#define PUNIT_REG_DSPFREQ 0x36
Ville Syrjälä383c5a62014-06-28 02:03:57 +03001023#define DSPFREQSTAT_SHIFT_CHV 24
1024#define DSPFREQSTAT_MASK_CHV (0x1f << DSPFREQSTAT_SHIFT_CHV)
1025#define DSPFREQGUAR_SHIFT_CHV 8
1026#define DSPFREQGUAR_MASK_CHV (0x1f << DSPFREQGUAR_SHIFT_CHV)
Jesse Barnes30a970c2013-11-04 13:48:12 -08001027#define DSPFREQSTAT_SHIFT 30
1028#define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT)
1029#define DSPFREQGUAR_SHIFT 14
1030#define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT)
Ville Syrjäläcfb41412015-03-05 21:19:51 +02001031#define DSP_MAXFIFO_PM5_STATUS (1 << 22) /* chv */
1032#define DSP_AUTO_CDCLK_GATE_DISABLE (1 << 7) /* chv */
1033#define DSP_MAXFIFO_PM5_ENABLE (1 << 6) /* chv */
Ville Syrjälä26972b02014-06-28 02:04:11 +03001034#define _DP_SSC(val, pipe) ((val) << (2 * (pipe)))
1035#define DP_SSC_MASK(pipe) _DP_SSC(0x3, (pipe))
1036#define DP_SSC_PWR_ON(pipe) _DP_SSC(0x0, (pipe))
1037#define DP_SSC_CLK_GATE(pipe) _DP_SSC(0x1, (pipe))
1038#define DP_SSC_RESET(pipe) _DP_SSC(0x2, (pipe))
1039#define DP_SSC_PWR_GATE(pipe) _DP_SSC(0x3, (pipe))
1040#define _DP_SSS(val, pipe) ((val) << (2 * (pipe) + 16))
1041#define DP_SSS_MASK(pipe) _DP_SSS(0x3, (pipe))
1042#define DP_SSS_PWR_ON(pipe) _DP_SSS(0x0, (pipe))
1043#define DP_SSS_CLK_GATE(pipe) _DP_SSS(0x1, (pipe))
1044#define DP_SSS_RESET(pipe) _DP_SSS(0x2, (pipe))
1045#define DP_SSS_PWR_GATE(pipe) _DP_SSS(0x3, (pipe))
Imre Deaka30180a2014-03-04 19:23:02 +02001046
1047/* See the PUNIT HAS v0.8 for the below bits */
1048enum punit_power_well {
Patrik Jakobssoncd02ac52015-11-16 15:01:05 +01001049 /* These numbers are fixed and must match the position of the pw bits */
Imre Deaka30180a2014-03-04 19:23:02 +02001050 PUNIT_POWER_WELL_RENDER = 0,
1051 PUNIT_POWER_WELL_MEDIA = 1,
1052 PUNIT_POWER_WELL_DISP2D = 3,
1053 PUNIT_POWER_WELL_DPIO_CMN_BC = 5,
1054 PUNIT_POWER_WELL_DPIO_TX_B_LANES_01 = 6,
1055 PUNIT_POWER_WELL_DPIO_TX_B_LANES_23 = 7,
1056 PUNIT_POWER_WELL_DPIO_TX_C_LANES_01 = 8,
1057 PUNIT_POWER_WELL_DPIO_TX_C_LANES_23 = 9,
1058 PUNIT_POWER_WELL_DPIO_RX0 = 10,
1059 PUNIT_POWER_WELL_DPIO_RX1 = 11,
Ville Syrjälä5d6f7ea2014-06-28 02:04:08 +03001060 PUNIT_POWER_WELL_DPIO_CMN_D = 12,
Imre Deaka30180a2014-03-04 19:23:02 +02001061
Patrik Jakobssoncd02ac52015-11-16 15:01:05 +01001062 /* Not actual bit groups. Used as IDs for lookup_power_well() */
Imre Deak56fcfd62015-11-04 19:24:10 +02001063 PUNIT_POWER_WELL_ALWAYS_ON,
Imre Deaka30180a2014-03-04 19:23:02 +02001064};
1065
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00001066enum skl_disp_power_wells {
Patrik Jakobssoncd02ac52015-11-16 15:01:05 +01001067 /* These numbers are fixed and must match the position of the pw bits */
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00001068 SKL_DISP_PW_MISC_IO,
1069 SKL_DISP_PW_DDI_A_E,
Ander Conselvan de Oliveira0d039262016-12-02 10:23:50 +02001070 GLK_DISP_PW_DDI_A = SKL_DISP_PW_DDI_A_E,
Ville Syrjälä8bcd3dd2017-06-06 13:30:39 -07001071 CNL_DISP_PW_DDI_A = SKL_DISP_PW_DDI_A_E,
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00001072 SKL_DISP_PW_DDI_B,
1073 SKL_DISP_PW_DDI_C,
1074 SKL_DISP_PW_DDI_D,
Ander Conselvan de Oliveira0d039262016-12-02 10:23:50 +02001075
1076 GLK_DISP_PW_AUX_A = 8,
1077 GLK_DISP_PW_AUX_B,
1078 GLK_DISP_PW_AUX_C,
Ville Syrjälä8bcd3dd2017-06-06 13:30:39 -07001079 CNL_DISP_PW_AUX_A = GLK_DISP_PW_AUX_A,
1080 CNL_DISP_PW_AUX_B = GLK_DISP_PW_AUX_B,
1081 CNL_DISP_PW_AUX_C = GLK_DISP_PW_AUX_C,
1082 CNL_DISP_PW_AUX_D,
Ander Conselvan de Oliveira0d039262016-12-02 10:23:50 +02001083
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00001084 SKL_DISP_PW_1 = 14,
1085 SKL_DISP_PW_2,
Imre Deak56fcfd62015-11-04 19:24:10 +02001086
Patrik Jakobssoncd02ac52015-11-16 15:01:05 +01001087 /* Not actual bit groups. Used as IDs for lookup_power_well() */
Imre Deak56fcfd62015-11-04 19:24:10 +02001088 SKL_DISP_PW_ALWAYS_ON,
Patrik Jakobsson9f836f92015-11-16 16:20:01 +01001089 SKL_DISP_PW_DC_OFF,
Imre Deak9c8d0b82016-06-13 16:44:34 +03001090
1091 BXT_DPIO_CMN_A,
1092 BXT_DPIO_CMN_BC,
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +02001093 GLK_DPIO_CMN_C,
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00001094};
1095
1096#define SKL_POWER_WELL_STATE(pw) (1 << ((pw) * 2))
1097#define SKL_POWER_WELL_REQ(pw) (1 << (((pw) * 2) + 1))
1098
Chon Ming Lee02f4c9e2013-10-03 23:16:17 +08001099#define PUNIT_REG_PWRGT_CTRL 0x60
1100#define PUNIT_REG_PWRGT_STATUS 0x61
Imre Deaka30180a2014-03-04 19:23:02 +02001101#define PUNIT_PWRGT_MASK(power_well) (3 << ((power_well) * 2))
1102#define PUNIT_PWRGT_PWR_ON(power_well) (0 << ((power_well) * 2))
1103#define PUNIT_PWRGT_CLK_GATE(power_well) (1 << ((power_well) * 2))
1104#define PUNIT_PWRGT_RESET(power_well) (2 << ((power_well) * 2))
1105#define PUNIT_PWRGT_PWR_GATE(power_well) (3 << ((power_well) * 2))
Chon Ming Lee02f4c9e2013-10-03 23:16:17 +08001106
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001107#define PUNIT_REG_GPU_LFM 0xd3
1108#define PUNIT_REG_GPU_FREQ_REQ 0xd4
1109#define PUNIT_REG_GPU_FREQ_STS 0xd8
Ville Syrjäläc8e96272014-11-07 21:33:44 +02001110#define GPLLENABLE (1<<4)
Ville Syrjäläe8474402013-06-26 17:43:24 +03001111#define GENFREQSTATUS (1<<0)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001112#define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
Deepak S31685c22014-07-03 17:33:01 -04001113#define PUNIT_REG_CZ_TIMESTAMP 0xce
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001114
1115#define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
1116#define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
1117
Deepak S095acd52015-01-17 11:05:59 +05301118#define FB_GFX_FMAX_AT_VMAX_FUSE 0x136
1119#define FB_GFX_FREQ_FUSE_MASK 0xff
1120#define FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT 24
1121#define FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT 16
1122#define FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT 8
1123
1124#define FB_GFX_FMIN_AT_VMIN_FUSE 0x137
1125#define FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT 8
1126
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +02001127#define PUNIT_REG_DDR_SETUP2 0x139
1128#define FORCE_DDR_FREQ_REQ_ACK (1 << 8)
1129#define FORCE_DDR_LOW_FREQ (1 << 1)
1130#define FORCE_DDR_HIGH_FREQ (1 << 0)
1131
Deepak S2b6b3a02014-05-27 15:59:30 +05301132#define PUNIT_GPU_STATUS_REG 0xdb
1133#define PUNIT_GPU_STATUS_MAX_FREQ_SHIFT 16
1134#define PUNIT_GPU_STATUS_MAX_FREQ_MASK 0xff
1135#define PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT 8
1136#define PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK 0xff
1137
1138#define PUNIT_GPU_DUTYCYCLE_REG 0xdf
1139#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT 8
1140#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK 0xff
1141
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001142#define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
1143#define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
1144#define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
1145#define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
1146#define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
1147#define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
1148#define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
1149#define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
1150#define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
1151#define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
1152
Deepak S3ef62342015-04-29 08:36:24 +05301153#define VLV_TURBO_SOC_OVERRIDE 0x04
1154#define VLV_OVERRIDE_EN 1
1155#define VLV_SOC_TDP_EN (1 << 1)
1156#define VLV_BIAS_CPU_125_SOC_875 (6 << 2)
1157#define CHV_BIAS_CPU_50_SOC_50 (3 << 2)
1158
ymohanmabe4fc042013-08-27 23:40:56 +03001159/* vlv2 north clock has */
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08001160#define CCK_FUSE_REG 0x8
1161#define CCK_FUSE_HPLL_FREQ_MASK 0x3
ymohanmabe4fc042013-08-27 23:40:56 +03001162#define CCK_REG_DSI_PLL_FUSE 0x44
1163#define CCK_REG_DSI_PLL_CONTROL 0x48
1164#define DSI_PLL_VCO_EN (1 << 31)
1165#define DSI_PLL_LDO_GATE (1 << 30)
1166#define DSI_PLL_P1_POST_DIV_SHIFT 17
1167#define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
1168#define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
1169#define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
1170#define DSI_PLL_MUX_MASK (3 << 9)
1171#define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
1172#define DSI_PLL_MUX_DSI0_CCK (1 << 10)
1173#define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
1174#define DSI_PLL_MUX_DSI1_CCK (1 << 9)
1175#define DSI_PLL_CLK_GATE_MASK (0xf << 5)
1176#define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
1177#define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
1178#define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
1179#define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
1180#define DSI_PLL_LOCK (1 << 0)
1181#define CCK_REG_DSI_PLL_DIVIDER 0x4c
1182#define DSI_PLL_LFSR (1 << 31)
1183#define DSI_PLL_FRACTION_EN (1 << 30)
1184#define DSI_PLL_FRAC_COUNTER_SHIFT 27
1185#define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
1186#define DSI_PLL_USYNC_CNT_SHIFT 18
1187#define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
1188#define DSI_PLL_N1_DIV_SHIFT 16
1189#define DSI_PLL_N1_DIV_MASK (3 << 16)
1190#define DSI_PLL_M1_DIV_SHIFT 0
1191#define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03001192#define CCK_CZ_CLOCK_CONTROL 0x62
Ville Syrjäläc30fec62016-03-04 21:43:02 +02001193#define CCK_GPLL_CLOCK_CONTROL 0x67
Jesse Barnes30a970c2013-11-04 13:48:12 -08001194#define CCK_DISPLAY_CLOCK_CONTROL 0x6b
Ville Syrjälä35d38d12016-03-02 17:22:16 +02001195#define CCK_DISPLAY_REF_CLOCK_CONTROL 0x6c
Vandana Kannan87d5d252015-09-24 23:29:17 +03001196#define CCK_TRUNK_FORCE_ON (1 << 17)
1197#define CCK_TRUNK_FORCE_OFF (1 << 16)
1198#define CCK_FREQUENCY_STATUS (0x1f << 8)
1199#define CCK_FREQUENCY_STATUS_SHIFT 8
1200#define CCK_FREQUENCY_VALUES (0x1f << 0)
ymohanmabe4fc042013-08-27 23:40:56 +03001201
Ander Conselvan de Oliveiraf38861b2016-10-06 19:22:18 +03001202/* DPIO registers */
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001203#define DPIO_DEVFN 0
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001204
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001205#define DPIO_CTL _MMIO(VLV_DISPLAY_BASE + 0x2110)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001206#define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
1207#define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
1208#define DPIO_SFR_BYPASS (1<<1)
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001209#define DPIO_CMNRST (1<<0)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001210
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001211#define DPIO_PHY(pipe) ((pipe) >> 1)
1212#define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy])
1213
Daniel Vetter598fac62013-04-18 22:01:46 +02001214/*
1215 * Per pipe/PLL DPIO regs
1216 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001217#define _VLV_PLL_DW3_CH0 0x800c
Jesse Barnes57f350b2012-03-28 13:39:25 -07001218#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
Daniel Vetter598fac62013-04-18 22:01:46 +02001219#define DPIO_POST_DIV_DAC 0
1220#define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
1221#define DPIO_POST_DIV_LVDS1 2
1222#define DPIO_POST_DIV_LVDS2 3
Jesse Barnes57f350b2012-03-28 13:39:25 -07001223#define DPIO_K_SHIFT (24) /* 4 bits */
1224#define DPIO_P1_SHIFT (21) /* 3 bits */
1225#define DPIO_P2_SHIFT (16) /* 5 bits */
1226#define DPIO_N_SHIFT (12) /* 4 bits */
1227#define DPIO_ENABLE_CALIBRATION (1<<11)
1228#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
1229#define DPIO_M2DIV_MASK 0xff
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001230#define _VLV_PLL_DW3_CH1 0x802c
1231#define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001232
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001233#define _VLV_PLL_DW5_CH0 0x8014
Jesse Barnes57f350b2012-03-28 13:39:25 -07001234#define DPIO_REFSEL_OVERRIDE 27
1235#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
1236#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
1237#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
Vijay Purushothamanb56747a2012-09-27 19:13:03 +05301238#define DPIO_PLL_REFCLK_SEL_MASK 3
Jesse Barnes57f350b2012-03-28 13:39:25 -07001239#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
1240#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001241#define _VLV_PLL_DW5_CH1 0x8034
1242#define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001243
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001244#define _VLV_PLL_DW7_CH0 0x801c
1245#define _VLV_PLL_DW7_CH1 0x803c
1246#define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001247
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001248#define _VLV_PLL_DW8_CH0 0x8040
1249#define _VLV_PLL_DW8_CH1 0x8060
1250#define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001251
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001252#define VLV_PLL_DW9_BCAST 0xc044
1253#define _VLV_PLL_DW9_CH0 0x8044
1254#define _VLV_PLL_DW9_CH1 0x8064
1255#define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001256
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001257#define _VLV_PLL_DW10_CH0 0x8048
1258#define _VLV_PLL_DW10_CH1 0x8068
1259#define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001260
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001261#define _VLV_PLL_DW11_CH0 0x804c
1262#define _VLV_PLL_DW11_CH1 0x806c
1263#define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001264
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001265/* Spec for ref block start counts at DW10 */
1266#define VLV_REF_DW13 0x80ac
Daniel Vetter598fac62013-04-18 22:01:46 +02001267
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001268#define VLV_CMN_DW0 0x8100
Chris Wilsondc96e9b2010-10-01 12:05:06 +01001269
Daniel Vetter598fac62013-04-18 22:01:46 +02001270/*
1271 * Per DDI channel DPIO regs
1272 */
1273
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001274#define _VLV_PCS_DW0_CH0 0x8200
1275#define _VLV_PCS_DW0_CH1 0x8400
Daniel Vetter598fac62013-04-18 22:01:46 +02001276#define DPIO_PCS_TX_LANE2_RESET (1<<16)
1277#define DPIO_PCS_TX_LANE1_RESET (1<<7)
Ville Syrjälä570e2a72014-08-18 14:42:46 +03001278#define DPIO_LEFT_TXFIFO_RST_MASTER2 (1<<4)
1279#define DPIO_RIGHT_TXFIFO_RST_MASTER2 (1<<3)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001280#define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001281
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03001282#define _VLV_PCS01_DW0_CH0 0x200
1283#define _VLV_PCS23_DW0_CH0 0x400
1284#define _VLV_PCS01_DW0_CH1 0x2600
1285#define _VLV_PCS23_DW0_CH1 0x2800
1286#define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1)
1287#define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1)
1288
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001289#define _VLV_PCS_DW1_CH0 0x8204
1290#define _VLV_PCS_DW1_CH1 0x8404
Ville Syrjäläd2152b22014-04-28 14:15:24 +03001291#define CHV_PCS_REQ_SOFTRESET_EN (1<<23)
Daniel Vetter598fac62013-04-18 22:01:46 +02001292#define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1<<22)
1293#define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1<<21)
1294#define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
1295#define DPIO_PCS_CLK_SOFT_RESET (1<<5)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001296#define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001297
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03001298#define _VLV_PCS01_DW1_CH0 0x204
1299#define _VLV_PCS23_DW1_CH0 0x404
1300#define _VLV_PCS01_DW1_CH1 0x2604
1301#define _VLV_PCS23_DW1_CH1 0x2804
1302#define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1)
1303#define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1)
1304
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001305#define _VLV_PCS_DW8_CH0 0x8220
1306#define _VLV_PCS_DW8_CH1 0x8420
Ville Syrjälä9197c882014-04-09 13:29:05 +03001307#define CHV_PCS_USEDCLKCHANNEL_OVRRIDE (1 << 20)
1308#define CHV_PCS_USEDCLKCHANNEL (1 << 21)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001309#define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001310
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001311#define _VLV_PCS01_DW8_CH0 0x0220
1312#define _VLV_PCS23_DW8_CH0 0x0420
1313#define _VLV_PCS01_DW8_CH1 0x2620
1314#define _VLV_PCS23_DW8_CH1 0x2820
1315#define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
1316#define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001317
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001318#define _VLV_PCS_DW9_CH0 0x8224
1319#define _VLV_PCS_DW9_CH1 0x8424
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03001320#define DPIO_PCS_TX2MARGIN_MASK (0x7<<13)
1321#define DPIO_PCS_TX2MARGIN_000 (0<<13)
1322#define DPIO_PCS_TX2MARGIN_101 (1<<13)
1323#define DPIO_PCS_TX1MARGIN_MASK (0x7<<10)
1324#define DPIO_PCS_TX1MARGIN_000 (0<<10)
1325#define DPIO_PCS_TX1MARGIN_101 (1<<10)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001326#define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001327
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03001328#define _VLV_PCS01_DW9_CH0 0x224
1329#define _VLV_PCS23_DW9_CH0 0x424
1330#define _VLV_PCS01_DW9_CH1 0x2624
1331#define _VLV_PCS23_DW9_CH1 0x2824
1332#define VLV_PCS01_DW9(ch) _PORT(ch, _VLV_PCS01_DW9_CH0, _VLV_PCS01_DW9_CH1)
1333#define VLV_PCS23_DW9(ch) _PORT(ch, _VLV_PCS23_DW9_CH0, _VLV_PCS23_DW9_CH1)
1334
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001335#define _CHV_PCS_DW10_CH0 0x8228
1336#define _CHV_PCS_DW10_CH1 0x8428
1337#define DPIO_PCS_SWING_CALC_TX0_TX2 (1<<30)
1338#define DPIO_PCS_SWING_CALC_TX1_TX3 (1<<31)
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03001339#define DPIO_PCS_TX2DEEMP_MASK (0xf<<24)
1340#define DPIO_PCS_TX2DEEMP_9P5 (0<<24)
1341#define DPIO_PCS_TX2DEEMP_6P0 (2<<24)
1342#define DPIO_PCS_TX1DEEMP_MASK (0xf<<16)
1343#define DPIO_PCS_TX1DEEMP_9P5 (0<<16)
1344#define DPIO_PCS_TX1DEEMP_6P0 (2<<16)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001345#define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1)
1346
Ville Syrjälä1966e592014-04-09 13:29:04 +03001347#define _VLV_PCS01_DW10_CH0 0x0228
1348#define _VLV_PCS23_DW10_CH0 0x0428
1349#define _VLV_PCS01_DW10_CH1 0x2628
1350#define _VLV_PCS23_DW10_CH1 0x2828
1351#define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1)
1352#define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1)
1353
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001354#define _VLV_PCS_DW11_CH0 0x822c
1355#define _VLV_PCS_DW11_CH1 0x842c
Ville Syrjälä2e523e92015-04-10 18:21:27 +03001356#define DPIO_TX2_STAGGER_MASK(x) ((x)<<24)
Ville Syrjälä570e2a72014-08-18 14:42:46 +03001357#define DPIO_LANEDESKEW_STRAP_OVRD (1<<3)
1358#define DPIO_LEFT_TXFIFO_RST_MASTER (1<<1)
1359#define DPIO_RIGHT_TXFIFO_RST_MASTER (1<<0)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001360#define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001361
Ville Syrjälä570e2a72014-08-18 14:42:46 +03001362#define _VLV_PCS01_DW11_CH0 0x022c
1363#define _VLV_PCS23_DW11_CH0 0x042c
1364#define _VLV_PCS01_DW11_CH1 0x262c
1365#define _VLV_PCS23_DW11_CH1 0x282c
Ville Syrjälä142d2ec2014-10-16 20:52:32 +03001366#define VLV_PCS01_DW11(ch) _PORT(ch, _VLV_PCS01_DW11_CH0, _VLV_PCS01_DW11_CH1)
1367#define VLV_PCS23_DW11(ch) _PORT(ch, _VLV_PCS23_DW11_CH0, _VLV_PCS23_DW11_CH1)
Ville Syrjälä570e2a72014-08-18 14:42:46 +03001368
Ville Syrjälä2e523e92015-04-10 18:21:27 +03001369#define _VLV_PCS01_DW12_CH0 0x0230
1370#define _VLV_PCS23_DW12_CH0 0x0430
1371#define _VLV_PCS01_DW12_CH1 0x2630
1372#define _VLV_PCS23_DW12_CH1 0x2830
1373#define VLV_PCS01_DW12(ch) _PORT(ch, _VLV_PCS01_DW12_CH0, _VLV_PCS01_DW12_CH1)
1374#define VLV_PCS23_DW12(ch) _PORT(ch, _VLV_PCS23_DW12_CH0, _VLV_PCS23_DW12_CH1)
1375
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001376#define _VLV_PCS_DW12_CH0 0x8230
1377#define _VLV_PCS_DW12_CH1 0x8430
Ville Syrjälä2e523e92015-04-10 18:21:27 +03001378#define DPIO_TX2_STAGGER_MULT(x) ((x)<<20)
1379#define DPIO_TX1_STAGGER_MULT(x) ((x)<<16)
1380#define DPIO_TX1_STAGGER_MASK(x) ((x)<<8)
1381#define DPIO_LANESTAGGER_STRAP_OVRD (1<<6)
1382#define DPIO_LANESTAGGER_STRAP(x) ((x)<<0)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001383#define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001384
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001385#define _VLV_PCS_DW14_CH0 0x8238
1386#define _VLV_PCS_DW14_CH1 0x8438
1387#define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001388
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001389#define _VLV_PCS_DW23_CH0 0x825c
1390#define _VLV_PCS_DW23_CH1 0x845c
1391#define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001392
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001393#define _VLV_TX_DW2_CH0 0x8288
1394#define _VLV_TX_DW2_CH1 0x8488
Ville Syrjälä1fb44502014-06-28 02:04:03 +03001395#define DPIO_SWING_MARGIN000_SHIFT 16
1396#define DPIO_SWING_MARGIN000_MASK (0xff << DPIO_SWING_MARGIN000_SHIFT)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001397#define DPIO_UNIQ_TRANS_SCALE_SHIFT 8
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001398#define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001399
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001400#define _VLV_TX_DW3_CH0 0x828c
1401#define _VLV_TX_DW3_CH1 0x848c
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001402/* The following bit for CHV phy */
1403#define DPIO_TX_UNIQ_TRANS_SCALE_EN (1<<27)
Ville Syrjälä1fb44502014-06-28 02:04:03 +03001404#define DPIO_SWING_MARGIN101_SHIFT 16
1405#define DPIO_SWING_MARGIN101_MASK (0xff << DPIO_SWING_MARGIN101_SHIFT)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001406#define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
1407
1408#define _VLV_TX_DW4_CH0 0x8290
1409#define _VLV_TX_DW4_CH1 0x8490
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001410#define DPIO_SWING_DEEMPH9P5_SHIFT 24
1411#define DPIO_SWING_DEEMPH9P5_MASK (0xff << DPIO_SWING_DEEMPH9P5_SHIFT)
Ville Syrjälä1fb44502014-06-28 02:04:03 +03001412#define DPIO_SWING_DEEMPH6P0_SHIFT 16
1413#define DPIO_SWING_DEEMPH6P0_MASK (0xff << DPIO_SWING_DEEMPH6P0_SHIFT)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001414#define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
1415
1416#define _VLV_TX3_DW4_CH0 0x690
1417#define _VLV_TX3_DW4_CH1 0x2a90
1418#define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
1419
1420#define _VLV_TX_DW5_CH0 0x8294
1421#define _VLV_TX_DW5_CH1 0x8494
Daniel Vetter598fac62013-04-18 22:01:46 +02001422#define DPIO_TX_OCALINIT_EN (1<<31)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001423#define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001424
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001425#define _VLV_TX_DW11_CH0 0x82ac
1426#define _VLV_TX_DW11_CH1 0x84ac
1427#define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001428
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001429#define _VLV_TX_DW14_CH0 0x82b8
1430#define _VLV_TX_DW14_CH1 0x84b8
1431#define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
Vijay Purushothamanb56747a2012-09-27 19:13:03 +05301432
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001433/* CHV dpPhy registers */
1434#define _CHV_PLL_DW0_CH0 0x8000
1435#define _CHV_PLL_DW0_CH1 0x8180
1436#define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1)
1437
1438#define _CHV_PLL_DW1_CH0 0x8004
1439#define _CHV_PLL_DW1_CH1 0x8184
1440#define DPIO_CHV_N_DIV_SHIFT 8
1441#define DPIO_CHV_M1_DIV_BY_2 (0 << 0)
1442#define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1)
1443
1444#define _CHV_PLL_DW2_CH0 0x8008
1445#define _CHV_PLL_DW2_CH1 0x8188
1446#define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1)
1447
1448#define _CHV_PLL_DW3_CH0 0x800c
1449#define _CHV_PLL_DW3_CH1 0x818c
1450#define DPIO_CHV_FRAC_DIV_EN (1 << 16)
1451#define DPIO_CHV_FIRST_MOD (0 << 8)
1452#define DPIO_CHV_SECOND_MOD (1 << 8)
1453#define DPIO_CHV_FEEDFWD_GAIN_SHIFT 0
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05301454#define DPIO_CHV_FEEDFWD_GAIN_MASK (0xF << 0)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001455#define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1)
1456
1457#define _CHV_PLL_DW6_CH0 0x8018
1458#define _CHV_PLL_DW6_CH1 0x8198
1459#define DPIO_CHV_GAIN_CTRL_SHIFT 16
1460#define DPIO_CHV_INT_COEFF_SHIFT 8
1461#define DPIO_CHV_PROP_COEFF_SHIFT 0
1462#define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1)
1463
Vijay Purushothamand3eee4b2015-02-16 15:07:58 +05301464#define _CHV_PLL_DW8_CH0 0x8020
1465#define _CHV_PLL_DW8_CH1 0x81A0
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05301466#define DPIO_CHV_TDC_TARGET_CNT_SHIFT 0
1467#define DPIO_CHV_TDC_TARGET_CNT_MASK (0x3FF << 0)
Vijay Purushothamand3eee4b2015-02-16 15:07:58 +05301468#define CHV_PLL_DW8(ch) _PIPE(ch, _CHV_PLL_DW8_CH0, _CHV_PLL_DW8_CH1)
1469
1470#define _CHV_PLL_DW9_CH0 0x8024
1471#define _CHV_PLL_DW9_CH1 0x81A4
1472#define DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT 1 /* 3 bits */
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05301473#define DPIO_CHV_INT_LOCK_THRESHOLD_MASK (7 << 1)
Vijay Purushothamand3eee4b2015-02-16 15:07:58 +05301474#define DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE 1 /* 1: coarse & 0 : fine */
1475#define CHV_PLL_DW9(ch) _PIPE(ch, _CHV_PLL_DW9_CH0, _CHV_PLL_DW9_CH1)
1476
Ville Syrjälä6669e392015-07-08 23:46:00 +03001477#define _CHV_CMN_DW0_CH0 0x8100
1478#define DPIO_ALLDL_POWERDOWN_SHIFT_CH0 19
1479#define DPIO_ANYDL_POWERDOWN_SHIFT_CH0 18
1480#define DPIO_ALLDL_POWERDOWN (1 << 1)
1481#define DPIO_ANYDL_POWERDOWN (1 << 0)
1482
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03001483#define _CHV_CMN_DW5_CH0 0x8114
1484#define CHV_BUFRIGHTENA1_DISABLE (0 << 20)
1485#define CHV_BUFRIGHTENA1_NORMAL (1 << 20)
1486#define CHV_BUFRIGHTENA1_FORCE (3 << 20)
1487#define CHV_BUFRIGHTENA1_MASK (3 << 20)
1488#define CHV_BUFLEFTENA1_DISABLE (0 << 22)
1489#define CHV_BUFLEFTENA1_NORMAL (1 << 22)
1490#define CHV_BUFLEFTENA1_FORCE (3 << 22)
1491#define CHV_BUFLEFTENA1_MASK (3 << 22)
1492
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001493#define _CHV_CMN_DW13_CH0 0x8134
1494#define _CHV_CMN_DW0_CH1 0x8080
1495#define DPIO_CHV_S1_DIV_SHIFT 21
1496#define DPIO_CHV_P1_DIV_SHIFT 13 /* 3 bits */
1497#define DPIO_CHV_P2_DIV_SHIFT 8 /* 5 bits */
1498#define DPIO_CHV_K_DIV_SHIFT 4
1499#define DPIO_PLL_FREQLOCK (1 << 1)
1500#define DPIO_PLL_LOCK (1 << 0)
1501#define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1)
1502
1503#define _CHV_CMN_DW14_CH0 0x8138
1504#define _CHV_CMN_DW1_CH1 0x8084
1505#define DPIO_AFC_RECAL (1 << 14)
1506#define DPIO_DCLKP_EN (1 << 13)
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03001507#define CHV_BUFLEFTENA2_DISABLE (0 << 17) /* CL2 DW1 only */
1508#define CHV_BUFLEFTENA2_NORMAL (1 << 17) /* CL2 DW1 only */
1509#define CHV_BUFLEFTENA2_FORCE (3 << 17) /* CL2 DW1 only */
1510#define CHV_BUFLEFTENA2_MASK (3 << 17) /* CL2 DW1 only */
1511#define CHV_BUFRIGHTENA2_DISABLE (0 << 19) /* CL2 DW1 only */
1512#define CHV_BUFRIGHTENA2_NORMAL (1 << 19) /* CL2 DW1 only */
1513#define CHV_BUFRIGHTENA2_FORCE (3 << 19) /* CL2 DW1 only */
1514#define CHV_BUFRIGHTENA2_MASK (3 << 19) /* CL2 DW1 only */
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001515#define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1)
1516
Ville Syrjälä9197c882014-04-09 13:29:05 +03001517#define _CHV_CMN_DW19_CH0 0x814c
1518#define _CHV_CMN_DW6_CH1 0x8098
Ville Syrjälä6669e392015-07-08 23:46:00 +03001519#define DPIO_ALLDL_POWERDOWN_SHIFT_CH1 30 /* CL2 DW6 only */
1520#define DPIO_ANYDL_POWERDOWN_SHIFT_CH1 29 /* CL2 DW6 only */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001521#define DPIO_DYNPWRDOWNEN_CH1 (1 << 28) /* CL2 DW6 only */
Ville Syrjälä9197c882014-04-09 13:29:05 +03001522#define CHV_CMN_USEDCLKCHANNEL (1 << 13)
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001523
Ville Syrjälä9197c882014-04-09 13:29:05 +03001524#define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1)
1525
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001526#define CHV_CMN_DW28 0x8170
1527#define DPIO_CL1POWERDOWNEN (1 << 23)
1528#define DPIO_DYNPWRDOWNEN_CH0 (1 << 22)
Ville Syrjäläee279212015-07-08 23:45:57 +03001529#define DPIO_SUS_CLK_CONFIG_ON (0 << 0)
1530#define DPIO_SUS_CLK_CONFIG_CLKREQ (1 << 0)
1531#define DPIO_SUS_CLK_CONFIG_GATE (2 << 0)
1532#define DPIO_SUS_CLK_CONFIG_GATE_CLKREQ (3 << 0)
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001533
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001534#define CHV_CMN_DW30 0x8178
Ville Syrjälä3e288782015-07-08 23:45:58 +03001535#define DPIO_CL2_LDOFUSE_PWRENB (1 << 6)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001536#define DPIO_LRC_BYPASS (1 << 3)
1537
1538#define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \
1539 (lane) * 0x200 + (offset))
1540
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03001541#define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80)
1542#define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84)
1543#define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88)
1544#define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c)
1545#define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90)
1546#define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94)
1547#define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98)
1548#define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c)
1549#define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0)
1550#define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4)
1551#define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001552#define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac)
1553#define DPIO_FRC_LATENCY_SHFIT 8
1554#define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8)
1555#define DPIO_UPAR_SHIFT 30
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301556
1557/* BXT PHY registers */
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001558#define _BXT_PHY0_BASE 0x6C000
1559#define _BXT_PHY1_BASE 0x162000
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +02001560#define _BXT_PHY2_BASE 0x163000
1561#define BXT_PHY_BASE(phy) _PHY3((phy), _BXT_PHY0_BASE, \
1562 _BXT_PHY1_BASE, \
1563 _BXT_PHY2_BASE)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001564
1565#define _BXT_PHY(phy, reg) \
1566 _MMIO(BXT_PHY_BASE(phy) - _BXT_PHY0_BASE + (reg))
1567
1568#define _BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \
1569 (BXT_PHY_BASE(phy) + _PIPE((ch), (reg_ch0) - _BXT_PHY0_BASE, \
1570 (reg_ch1) - _BXT_PHY0_BASE))
1571#define _MMIO_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \
1572 _MMIO(_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1))
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301573
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001574#define BXT_P_CR_GT_DISP_PWRON _MMIO(0x138090)
Uma Shankar1881a422017-01-25 19:43:23 +05301575#define MIPIO_RST_CTRL (1 << 2)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301576
Imre Deake93da0a2016-06-13 16:44:37 +03001577#define _BXT_PHY_CTL_DDI_A 0x64C00
1578#define _BXT_PHY_CTL_DDI_B 0x64C10
1579#define _BXT_PHY_CTL_DDI_C 0x64C20
1580#define BXT_PHY_CMNLANE_POWERDOWN_ACK (1 << 10)
1581#define BXT_PHY_LANE_POWERDOWN_ACK (1 << 9)
1582#define BXT_PHY_LANE_ENABLED (1 << 8)
1583#define BXT_PHY_CTL(port) _MMIO_PORT(port, _BXT_PHY_CTL_DDI_A, \
1584 _BXT_PHY_CTL_DDI_B)
1585
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301586#define _PHY_CTL_FAMILY_EDP 0x64C80
1587#define _PHY_CTL_FAMILY_DDI 0x64C90
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +02001588#define _PHY_CTL_FAMILY_DDI_C 0x64CA0
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301589#define COMMON_RESET_DIS (1 << 31)
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +02001590#define BXT_PHY_CTL_FAMILY(phy) _MMIO_PHY3((phy), _PHY_CTL_FAMILY_DDI, \
1591 _PHY_CTL_FAMILY_EDP, \
1592 _PHY_CTL_FAMILY_DDI_C)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301593
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301594/* BXT PHY PLL registers */
1595#define _PORT_PLL_A 0x46074
1596#define _PORT_PLL_B 0x46078
1597#define _PORT_PLL_C 0x4607c
1598#define PORT_PLL_ENABLE (1 << 31)
1599#define PORT_PLL_LOCK (1 << 30)
1600#define PORT_PLL_REF_SEL (1 << 27)
Madhav Chauhanf7044dd2016-12-02 10:23:53 +02001601#define PORT_PLL_POWER_ENABLE (1 << 26)
1602#define PORT_PLL_POWER_STATE (1 << 25)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001603#define BXT_PORT_PLL_ENABLE(port) _MMIO_PORT(port, _PORT_PLL_A, _PORT_PLL_B)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301604
1605#define _PORT_PLL_EBB_0_A 0x162034
1606#define _PORT_PLL_EBB_0_B 0x6C034
1607#define _PORT_PLL_EBB_0_C 0x6C340
Imre Deakaa610dc2015-06-22 23:35:52 +03001608#define PORT_PLL_P1_SHIFT 13
1609#define PORT_PLL_P1_MASK (0x07 << PORT_PLL_P1_SHIFT)
1610#define PORT_PLL_P1(x) ((x) << PORT_PLL_P1_SHIFT)
1611#define PORT_PLL_P2_SHIFT 8
1612#define PORT_PLL_P2_MASK (0x1f << PORT_PLL_P2_SHIFT)
1613#define PORT_PLL_P2(x) ((x) << PORT_PLL_P2_SHIFT)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001614#define BXT_PORT_PLL_EBB_0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1615 _PORT_PLL_EBB_0_B, \
1616 _PORT_PLL_EBB_0_C)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301617
1618#define _PORT_PLL_EBB_4_A 0x162038
1619#define _PORT_PLL_EBB_4_B 0x6C038
1620#define _PORT_PLL_EBB_4_C 0x6C344
1621#define PORT_PLL_10BIT_CLK_ENABLE (1 << 13)
1622#define PORT_PLL_RECALIBRATE (1 << 14)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001623#define BXT_PORT_PLL_EBB_4(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1624 _PORT_PLL_EBB_4_B, \
1625 _PORT_PLL_EBB_4_C)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301626
1627#define _PORT_PLL_0_A 0x162100
1628#define _PORT_PLL_0_B 0x6C100
1629#define _PORT_PLL_0_C 0x6C380
1630/* PORT_PLL_0_A */
1631#define PORT_PLL_M2_MASK 0xFF
1632/* PORT_PLL_1_A */
Imre Deakaa610dc2015-06-22 23:35:52 +03001633#define PORT_PLL_N_SHIFT 8
1634#define PORT_PLL_N_MASK (0x0F << PORT_PLL_N_SHIFT)
1635#define PORT_PLL_N(x) ((x) << PORT_PLL_N_SHIFT)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301636/* PORT_PLL_2_A */
1637#define PORT_PLL_M2_FRAC_MASK 0x3FFFFF
1638/* PORT_PLL_3_A */
1639#define PORT_PLL_M2_FRAC_ENABLE (1 << 16)
1640/* PORT_PLL_6_A */
1641#define PORT_PLL_PROP_COEFF_MASK 0xF
1642#define PORT_PLL_INT_COEFF_MASK (0x1F << 8)
1643#define PORT_PLL_INT_COEFF(x) ((x) << 8)
1644#define PORT_PLL_GAIN_CTL_MASK (0x07 << 16)
1645#define PORT_PLL_GAIN_CTL(x) ((x) << 16)
1646/* PORT_PLL_8_A */
1647#define PORT_PLL_TARGET_CNT_MASK 0x3FF
Vandana Kannanb6dc71f2015-05-13 12:18:52 +05301648/* PORT_PLL_9_A */
Imre Deak05712c12015-06-18 17:25:54 +03001649#define PORT_PLL_LOCK_THRESHOLD_SHIFT 1
1650#define PORT_PLL_LOCK_THRESHOLD_MASK (0x7 << PORT_PLL_LOCK_THRESHOLD_SHIFT)
Vandana Kannanb6dc71f2015-05-13 12:18:52 +05301651/* PORT_PLL_10_A */
1652#define PORT_PLL_DCO_AMP_OVR_EN_H (1<<27)
Vandana Kannane6292552015-07-01 17:02:57 +05301653#define PORT_PLL_DCO_AMP_DEFAULT 15
Vandana Kannanb6dc71f2015-05-13 12:18:52 +05301654#define PORT_PLL_DCO_AMP_MASK 0x3c00
Ville Syrjälä68d97532015-09-18 20:03:39 +03001655#define PORT_PLL_DCO_AMP(x) ((x)<<10)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001656#define _PORT_PLL_BASE(phy, ch) _BXT_PHY_CH(phy, ch, \
1657 _PORT_PLL_0_B, \
1658 _PORT_PLL_0_C)
1659#define BXT_PORT_PLL(phy, ch, idx) _MMIO(_PORT_PLL_BASE(phy, ch) + \
1660 (idx) * 4)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301661
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301662/* BXT PHY common lane registers */
1663#define _PORT_CL1CM_DW0_A 0x162000
1664#define _PORT_CL1CM_DW0_BC 0x6C000
1665#define PHY_POWER_GOOD (1 << 16)
Vandana Kannanb61e7992016-03-31 23:15:54 +05301666#define PHY_RESERVED (1 << 7)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001667#define BXT_PORT_CL1CM_DW0(phy) _BXT_PHY((phy), _PORT_CL1CM_DW0_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301668
Ville Syrjäläd8d4a512017-06-09 15:26:00 -07001669#define CNL_PORT_CL1CM_DW5 _MMIO(0x162014)
1670#define CL_POWER_DOWN_ENABLE (1 << 4)
1671
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301672#define _PORT_CL1CM_DW9_A 0x162024
1673#define _PORT_CL1CM_DW9_BC 0x6C024
1674#define IREF0RC_OFFSET_SHIFT 8
1675#define IREF0RC_OFFSET_MASK (0xFF << IREF0RC_OFFSET_SHIFT)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001676#define BXT_PORT_CL1CM_DW9(phy) _BXT_PHY((phy), _PORT_CL1CM_DW9_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301677
1678#define _PORT_CL1CM_DW10_A 0x162028
1679#define _PORT_CL1CM_DW10_BC 0x6C028
1680#define IREF1RC_OFFSET_SHIFT 8
1681#define IREF1RC_OFFSET_MASK (0xFF << IREF1RC_OFFSET_SHIFT)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001682#define BXT_PORT_CL1CM_DW10(phy) _BXT_PHY((phy), _PORT_CL1CM_DW10_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301683
1684#define _PORT_CL1CM_DW28_A 0x162070
1685#define _PORT_CL1CM_DW28_BC 0x6C070
1686#define OCL1_POWER_DOWN_EN (1 << 23)
1687#define DW28_OLDO_DYN_PWR_DOWN_EN (1 << 22)
1688#define SUS_CLK_CONFIG 0x3
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001689#define BXT_PORT_CL1CM_DW28(phy) _BXT_PHY((phy), _PORT_CL1CM_DW28_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301690
1691#define _PORT_CL1CM_DW30_A 0x162078
1692#define _PORT_CL1CM_DW30_BC 0x6C078
1693#define OCL2_LDOFUSE_PWR_DIS (1 << 6)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001694#define BXT_PORT_CL1CM_DW30(phy) _BXT_PHY((phy), _PORT_CL1CM_DW30_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301695
Rodrigo Vivi04416102017-06-09 15:26:06 -07001696#define _CNL_PORT_PCS_DW1_GRP_AE 0x162304
1697#define _CNL_PORT_PCS_DW1_GRP_B 0x162384
1698#define _CNL_PORT_PCS_DW1_GRP_C 0x162B04
1699#define _CNL_PORT_PCS_DW1_GRP_D 0x162B84
1700#define _CNL_PORT_PCS_DW1_GRP_F 0x162A04
1701#define _CNL_PORT_PCS_DW1_LN0_AE 0x162404
1702#define _CNL_PORT_PCS_DW1_LN0_B 0x162604
1703#define _CNL_PORT_PCS_DW1_LN0_C 0x162C04
1704#define _CNL_PORT_PCS_DW1_LN0_D 0x162E04
1705#define _CNL_PORT_PCS_DW1_LN0_F 0x162804
1706#define CNL_PORT_PCS_DW1_GRP(port) _MMIO_PORT6(port, \
1707 _CNL_PORT_PCS_DW1_GRP_AE, \
1708 _CNL_PORT_PCS_DW1_GRP_B, \
1709 _CNL_PORT_PCS_DW1_GRP_C, \
1710 _CNL_PORT_PCS_DW1_GRP_D, \
1711 _CNL_PORT_PCS_DW1_GRP_AE, \
1712 _CNL_PORT_PCS_DW1_GRP_F)
1713#define CNL_PORT_PCS_DW1_LN0(port) _MMIO_PORT6(port, \
1714 _CNL_PORT_PCS_DW1_LN0_AE, \
1715 _CNL_PORT_PCS_DW1_LN0_B, \
1716 _CNL_PORT_PCS_DW1_LN0_C, \
1717 _CNL_PORT_PCS_DW1_LN0_D, \
1718 _CNL_PORT_PCS_DW1_LN0_AE, \
1719 _CNL_PORT_PCS_DW1_LN0_F)
1720#define COMMON_KEEPER_EN (1 << 26)
1721
1722#define _CNL_PORT_TX_DW2_GRP_AE 0x162348
1723#define _CNL_PORT_TX_DW2_GRP_B 0x1623C8
1724#define _CNL_PORT_TX_DW2_GRP_C 0x162B48
1725#define _CNL_PORT_TX_DW2_GRP_D 0x162BC8
1726#define _CNL_PORT_TX_DW2_GRP_F 0x162A48
1727#define _CNL_PORT_TX_DW2_LN0_AE 0x162448
1728#define _CNL_PORT_TX_DW2_LN0_B 0x162648
1729#define _CNL_PORT_TX_DW2_LN0_C 0x162C48
1730#define _CNL_PORT_TX_DW2_LN0_D 0x162E48
1731#define _CNL_PORT_TX_DW2_LN0_F 0x162A48
1732#define CNL_PORT_TX_DW2_GRP(port) _MMIO_PORT6(port, \
1733 _CNL_PORT_TX_DW2_GRP_AE, \
1734 _CNL_PORT_TX_DW2_GRP_B, \
1735 _CNL_PORT_TX_DW2_GRP_C, \
1736 _CNL_PORT_TX_DW2_GRP_D, \
1737 _CNL_PORT_TX_DW2_GRP_AE, \
1738 _CNL_PORT_TX_DW2_GRP_F)
1739#define CNL_PORT_TX_DW2_LN0(port) _MMIO_PORT6(port, \
1740 _CNL_PORT_TX_DW2_LN0_AE, \
1741 _CNL_PORT_TX_DW2_LN0_B, \
1742 _CNL_PORT_TX_DW2_LN0_C, \
1743 _CNL_PORT_TX_DW2_LN0_D, \
1744 _CNL_PORT_TX_DW2_LN0_AE, \
1745 _CNL_PORT_TX_DW2_LN0_F)
1746#define SWING_SEL_UPPER(x) ((x >> 3) << 15)
1747#define SWING_SEL_LOWER(x) ((x & 0x7) << 11)
1748#define RCOMP_SCALAR(x) ((x) << 0)
1749
1750#define _CNL_PORT_TX_DW4_GRP_AE 0x162350
1751#define _CNL_PORT_TX_DW4_GRP_B 0x1623D0
1752#define _CNL_PORT_TX_DW4_GRP_C 0x162B50
1753#define _CNL_PORT_TX_DW4_GRP_D 0x162BD0
1754#define _CNL_PORT_TX_DW4_GRP_F 0x162A50
1755#define _CNL_PORT_TX_DW4_LN0_AE 0x162450
1756#define _CNL_PORT_TX_DW4_LN1_AE 0x1624D0
1757#define _CNL_PORT_TX_DW4_LN0_B 0x162650
1758#define _CNL_PORT_TX_DW4_LN0_C 0x162C50
1759#define _CNL_PORT_TX_DW4_LN0_D 0x162E50
1760#define _CNL_PORT_TX_DW4_LN0_F 0x162850
1761#define CNL_PORT_TX_DW4_GRP(port) _MMIO_PORT6(port, \
1762 _CNL_PORT_TX_DW4_GRP_AE, \
1763 _CNL_PORT_TX_DW4_GRP_B, \
1764 _CNL_PORT_TX_DW4_GRP_C, \
1765 _CNL_PORT_TX_DW4_GRP_D, \
1766 _CNL_PORT_TX_DW4_GRP_AE, \
1767 _CNL_PORT_TX_DW4_GRP_F)
1768#define CNL_PORT_TX_DW4_LN(port, ln) _MMIO_PORT6_LN(port, ln, \
1769 _CNL_PORT_TX_DW4_LN0_AE, \
1770 _CNL_PORT_TX_DW4_LN1_AE, \
1771 _CNL_PORT_TX_DW4_LN0_B, \
1772 _CNL_PORT_TX_DW4_LN0_C, \
1773 _CNL_PORT_TX_DW4_LN0_D, \
1774 _CNL_PORT_TX_DW4_LN0_AE, \
1775 _CNL_PORT_TX_DW4_LN0_F)
1776#define LOADGEN_SELECT (1 << 31)
1777#define POST_CURSOR_1(x) ((x) << 12)
1778#define POST_CURSOR_2(x) ((x) << 6)
1779#define CURSOR_COEFF(x) ((x) << 0)
1780
1781#define _CNL_PORT_TX_DW5_GRP_AE 0x162354
1782#define _CNL_PORT_TX_DW5_GRP_B 0x1623D4
1783#define _CNL_PORT_TX_DW5_GRP_C 0x162B54
1784#define _CNL_PORT_TX_DW5_GRP_D 0x162BD4
1785#define _CNL_PORT_TX_DW5_GRP_F 0x162A54
1786#define _CNL_PORT_TX_DW5_LN0_AE 0x162454
1787#define _CNL_PORT_TX_DW5_LN0_B 0x162654
1788#define _CNL_PORT_TX_DW5_LN0_C 0x162C54
1789#define _CNL_PORT_TX_DW5_LN0_D 0x162ED4
1790#define _CNL_PORT_TX_DW5_LN0_F 0x162854
1791#define CNL_PORT_TX_DW5_GRP(port) _MMIO_PORT6(port, \
1792 _CNL_PORT_TX_DW5_GRP_AE, \
1793 _CNL_PORT_TX_DW5_GRP_B, \
1794 _CNL_PORT_TX_DW5_GRP_C, \
1795 _CNL_PORT_TX_DW5_GRP_D, \
1796 _CNL_PORT_TX_DW5_GRP_AE, \
1797 _CNL_PORT_TX_DW5_GRP_F)
1798#define CNL_PORT_TX_DW5_LN0(port) _MMIO_PORT6(port, \
1799 _CNL_PORT_TX_DW5_LN0_AE, \
1800 _CNL_PORT_TX_DW5_LN0_B, \
1801 _CNL_PORT_TX_DW5_LN0_C, \
1802 _CNL_PORT_TX_DW5_LN0_D, \
1803 _CNL_PORT_TX_DW5_LN0_AE, \
1804 _CNL_PORT_TX_DW5_LN0_F)
1805#define TX_TRAINING_EN (1 << 31)
1806#define TAP3_DISABLE (1 << 29)
1807#define SCALING_MODE_SEL(x) ((x) << 18)
1808#define RTERM_SELECT(x) ((x) << 3)
1809
1810#define _CNL_PORT_TX_DW7_GRP_AE 0x16235C
1811#define _CNL_PORT_TX_DW7_GRP_B 0x1623DC
1812#define _CNL_PORT_TX_DW7_GRP_C 0x162B5C
1813#define _CNL_PORT_TX_DW7_GRP_D 0x162BDC
1814#define _CNL_PORT_TX_DW7_GRP_F 0x162A5C
1815#define _CNL_PORT_TX_DW7_LN0_AE 0x16245C
1816#define _CNL_PORT_TX_DW7_LN0_B 0x16265C
1817#define _CNL_PORT_TX_DW7_LN0_C 0x162C5C
1818#define _CNL_PORT_TX_DW7_LN0_D 0x162EDC
1819#define _CNL_PORT_TX_DW7_LN0_F 0x16285C
1820#define CNL_PORT_TX_DW7_GRP(port) _MMIO_PORT6(port, \
1821 _CNL_PORT_TX_DW7_GRP_AE, \
1822 _CNL_PORT_TX_DW7_GRP_B, \
1823 _CNL_PORT_TX_DW7_GRP_C, \
1824 _CNL_PORT_TX_DW7_GRP_D, \
1825 _CNL_PORT_TX_DW7_GRP_AE, \
1826 _CNL_PORT_TX_DW7_GRP_F)
1827#define CNL_PORT_TX_DW7_LN0(port) _MMIO_PORT6(port, \
1828 _CNL_PORT_TX_DW7_LN0_AE, \
1829 _CNL_PORT_TX_DW7_LN0_B, \
1830 _CNL_PORT_TX_DW7_LN0_C, \
1831 _CNL_PORT_TX_DW7_LN0_D, \
1832 _CNL_PORT_TX_DW7_LN0_AE, \
1833 _CNL_PORT_TX_DW7_LN0_F)
1834#define N_SCALAR(x) ((x) << 24)
1835
Ander Conselvan de Oliveira842d4162016-10-06 19:22:20 +03001836/* The spec defines this only for BXT PHY0, but lets assume that this
1837 * would exist for PHY1 too if it had a second channel.
1838 */
1839#define _PORT_CL2CM_DW6_A 0x162358
1840#define _PORT_CL2CM_DW6_BC 0x6C358
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001841#define BXT_PORT_CL2CM_DW6(phy) _BXT_PHY((phy), _PORT_CL2CM_DW6_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301842#define DW6_OLDO_DYN_PWR_DOWN_EN (1 << 28)
1843
Ville Syrjäläd8d4a512017-06-09 15:26:00 -07001844#define CNL_PORT_COMP_DW0 _MMIO(0x162100)
1845#define COMP_INIT (1 << 31)
1846#define CNL_PORT_COMP_DW1 _MMIO(0x162104)
1847#define CNL_PORT_COMP_DW3 _MMIO(0x16210c)
1848#define PROCESS_INFO_DOT_0 (0 << 26)
1849#define PROCESS_INFO_DOT_1 (1 << 26)
1850#define PROCESS_INFO_DOT_4 (2 << 26)
1851#define PROCESS_INFO_MASK (7 << 26)
1852#define PROCESS_INFO_SHIFT 26
1853#define VOLTAGE_INFO_0_85V (0 << 24)
1854#define VOLTAGE_INFO_0_95V (1 << 24)
1855#define VOLTAGE_INFO_1_05V (2 << 24)
1856#define VOLTAGE_INFO_MASK (3 << 24)
1857#define VOLTAGE_INFO_SHIFT 24
1858#define CNL_PORT_COMP_DW9 _MMIO(0x162124)
1859#define CNL_PORT_COMP_DW10 _MMIO(0x162128)
1860
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301861/* BXT PHY Ref registers */
1862#define _PORT_REF_DW3_A 0x16218C
1863#define _PORT_REF_DW3_BC 0x6C18C
1864#define GRC_DONE (1 << 22)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001865#define BXT_PORT_REF_DW3(phy) _BXT_PHY((phy), _PORT_REF_DW3_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301866
1867#define _PORT_REF_DW6_A 0x162198
1868#define _PORT_REF_DW6_BC 0x6C198
Imre Deakd1e082f2016-04-01 16:02:33 +03001869#define GRC_CODE_SHIFT 24
1870#define GRC_CODE_MASK (0xFF << GRC_CODE_SHIFT)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301871#define GRC_CODE_FAST_SHIFT 16
Imre Deakd1e082f2016-04-01 16:02:33 +03001872#define GRC_CODE_FAST_MASK (0xFF << GRC_CODE_FAST_SHIFT)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301873#define GRC_CODE_SLOW_SHIFT 8
1874#define GRC_CODE_SLOW_MASK (0xFF << GRC_CODE_SLOW_SHIFT)
1875#define GRC_CODE_NOM_MASK 0xFF
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001876#define BXT_PORT_REF_DW6(phy) _BXT_PHY((phy), _PORT_REF_DW6_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301877
1878#define _PORT_REF_DW8_A 0x1621A0
1879#define _PORT_REF_DW8_BC 0x6C1A0
1880#define GRC_DIS (1 << 15)
1881#define GRC_RDY_OVRD (1 << 1)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001882#define BXT_PORT_REF_DW8(phy) _BXT_PHY((phy), _PORT_REF_DW8_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301883
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301884/* BXT PHY PCS registers */
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301885#define _PORT_PCS_DW10_LN01_A 0x162428
1886#define _PORT_PCS_DW10_LN01_B 0x6C428
1887#define _PORT_PCS_DW10_LN01_C 0x6C828
1888#define _PORT_PCS_DW10_GRP_A 0x162C28
1889#define _PORT_PCS_DW10_GRP_B 0x6CC28
1890#define _PORT_PCS_DW10_GRP_C 0x6CE28
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001891#define BXT_PORT_PCS_DW10_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1892 _PORT_PCS_DW10_LN01_B, \
1893 _PORT_PCS_DW10_LN01_C)
1894#define BXT_PORT_PCS_DW10_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1895 _PORT_PCS_DW10_GRP_B, \
1896 _PORT_PCS_DW10_GRP_C)
1897
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301898#define TX2_SWING_CALC_INIT (1 << 31)
1899#define TX1_SWING_CALC_INIT (1 << 30)
1900
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301901#define _PORT_PCS_DW12_LN01_A 0x162430
1902#define _PORT_PCS_DW12_LN01_B 0x6C430
1903#define _PORT_PCS_DW12_LN01_C 0x6C830
1904#define _PORT_PCS_DW12_LN23_A 0x162630
1905#define _PORT_PCS_DW12_LN23_B 0x6C630
1906#define _PORT_PCS_DW12_LN23_C 0x6CA30
1907#define _PORT_PCS_DW12_GRP_A 0x162c30
1908#define _PORT_PCS_DW12_GRP_B 0x6CC30
1909#define _PORT_PCS_DW12_GRP_C 0x6CE30
1910#define LANESTAGGER_STRAP_OVRD (1 << 6)
1911#define LANE_STAGGER_MASK 0x1F
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001912#define BXT_PORT_PCS_DW12_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1913 _PORT_PCS_DW12_LN01_B, \
1914 _PORT_PCS_DW12_LN01_C)
1915#define BXT_PORT_PCS_DW12_LN23(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1916 _PORT_PCS_DW12_LN23_B, \
1917 _PORT_PCS_DW12_LN23_C)
1918#define BXT_PORT_PCS_DW12_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1919 _PORT_PCS_DW12_GRP_B, \
1920 _PORT_PCS_DW12_GRP_C)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301921
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301922/* BXT PHY TX registers */
1923#define _BXT_LANE_OFFSET(lane) (((lane) >> 1) * 0x200 + \
1924 ((lane) & 1) * 0x80)
1925
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301926#define _PORT_TX_DW2_LN0_A 0x162508
1927#define _PORT_TX_DW2_LN0_B 0x6C508
1928#define _PORT_TX_DW2_LN0_C 0x6C908
1929#define _PORT_TX_DW2_GRP_A 0x162D08
1930#define _PORT_TX_DW2_GRP_B 0x6CD08
1931#define _PORT_TX_DW2_GRP_C 0x6CF08
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001932#define BXT_PORT_TX_DW2_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1933 _PORT_TX_DW2_LN0_B, \
1934 _PORT_TX_DW2_LN0_C)
1935#define BXT_PORT_TX_DW2_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1936 _PORT_TX_DW2_GRP_B, \
1937 _PORT_TX_DW2_GRP_C)
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301938#define MARGIN_000_SHIFT 16
1939#define MARGIN_000 (0xFF << MARGIN_000_SHIFT)
1940#define UNIQ_TRANS_SCALE_SHIFT 8
1941#define UNIQ_TRANS_SCALE (0xFF << UNIQ_TRANS_SCALE_SHIFT)
1942
1943#define _PORT_TX_DW3_LN0_A 0x16250C
1944#define _PORT_TX_DW3_LN0_B 0x6C50C
1945#define _PORT_TX_DW3_LN0_C 0x6C90C
1946#define _PORT_TX_DW3_GRP_A 0x162D0C
1947#define _PORT_TX_DW3_GRP_B 0x6CD0C
1948#define _PORT_TX_DW3_GRP_C 0x6CF0C
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001949#define BXT_PORT_TX_DW3_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1950 _PORT_TX_DW3_LN0_B, \
1951 _PORT_TX_DW3_LN0_C)
1952#define BXT_PORT_TX_DW3_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1953 _PORT_TX_DW3_GRP_B, \
1954 _PORT_TX_DW3_GRP_C)
Sonika Jindal9c58a042015-09-24 10:22:54 +05301955#define SCALE_DCOMP_METHOD (1 << 26)
1956#define UNIQUE_TRANGE_EN_METHOD (1 << 27)
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301957
1958#define _PORT_TX_DW4_LN0_A 0x162510
1959#define _PORT_TX_DW4_LN0_B 0x6C510
1960#define _PORT_TX_DW4_LN0_C 0x6C910
1961#define _PORT_TX_DW4_GRP_A 0x162D10
1962#define _PORT_TX_DW4_GRP_B 0x6CD10
1963#define _PORT_TX_DW4_GRP_C 0x6CF10
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001964#define BXT_PORT_TX_DW4_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1965 _PORT_TX_DW4_LN0_B, \
1966 _PORT_TX_DW4_LN0_C)
1967#define BXT_PORT_TX_DW4_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1968 _PORT_TX_DW4_GRP_B, \
1969 _PORT_TX_DW4_GRP_C)
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301970#define DEEMPH_SHIFT 24
1971#define DE_EMPHASIS (0xFF << DEEMPH_SHIFT)
1972
Ander Conselvan de Oliveira51b3ee32016-12-02 10:23:52 +02001973#define _PORT_TX_DW5_LN0_A 0x162514
1974#define _PORT_TX_DW5_LN0_B 0x6C514
1975#define _PORT_TX_DW5_LN0_C 0x6C914
1976#define _PORT_TX_DW5_GRP_A 0x162D14
1977#define _PORT_TX_DW5_GRP_B 0x6CD14
1978#define _PORT_TX_DW5_GRP_C 0x6CF14
1979#define BXT_PORT_TX_DW5_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1980 _PORT_TX_DW5_LN0_B, \
1981 _PORT_TX_DW5_LN0_C)
1982#define BXT_PORT_TX_DW5_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1983 _PORT_TX_DW5_GRP_B, \
1984 _PORT_TX_DW5_GRP_C)
1985#define DCC_DELAY_RANGE_1 (1 << 9)
1986#define DCC_DELAY_RANGE_2 (1 << 8)
1987
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301988#define _PORT_TX_DW14_LN0_A 0x162538
1989#define _PORT_TX_DW14_LN0_B 0x6C538
1990#define _PORT_TX_DW14_LN0_C 0x6C938
1991#define LATENCY_OPTIM_SHIFT 30
1992#define LATENCY_OPTIM (1 << LATENCY_OPTIM_SHIFT)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001993#define BXT_PORT_TX_DW14_LN(phy, ch, lane) \
1994 _MMIO(_BXT_PHY_CH(phy, ch, _PORT_TX_DW14_LN0_B, \
1995 _PORT_TX_DW14_LN0_C) + \
1996 _BXT_LANE_OFFSET(lane))
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301997
David Weinehallf8896f52015-06-25 11:11:03 +03001998/* UAIMI scratch pad register 1 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001999#define UAIMI_SPR1 _MMIO(0x4F074)
David Weinehallf8896f52015-06-25 11:11:03 +03002000/* SKL VccIO mask */
2001#define SKL_VCCIO_MASK 0x1
2002/* SKL balance leg register */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002003#define DISPIO_CR_TX_BMU_CR0 _MMIO(0x6C00C)
David Weinehallf8896f52015-06-25 11:11:03 +03002004/* I_boost values */
2005#define BALANCE_LEG_SHIFT(port) (8+3*(port))
2006#define BALANCE_LEG_MASK(port) (7<<(8+3*(port)))
2007/* Balance leg disable bits */
2008#define BALANCE_LEG_DISABLE_SHIFT 23
Ville Syrjäläa7d8dbc2016-07-12 15:59:28 +03002009#define BALANCE_LEG_DISABLE(port) (1 << (23 + (port)))
David Weinehallf8896f52015-06-25 11:11:03 +03002010
Jesse Barnes585fb112008-07-29 11:54:06 -07002011/*
Jesse Barnesde151cf2008-11-12 10:03:55 -08002012 * Fence registers
Ville Syrjäläeecf6132015-09-21 18:05:14 +03002013 * [0-7] @ 0x2000 gen2,gen3
2014 * [8-15] @ 0x3000 945,g33,pnv
2015 *
2016 * [0-15] @ 0x3000 gen4,gen5
2017 *
2018 * [0-15] @ 0x100000 gen6,vlv,chv
2019 * [0-31] @ 0x100000 gen7+
Jesse Barnesde151cf2008-11-12 10:03:55 -08002020 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002021#define FENCE_REG(i) _MMIO(0x2000 + (((i) & 8) << 9) + ((i) & 7) * 4)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002022#define I830_FENCE_START_MASK 0x07f80000
2023#define I830_FENCE_TILING_Y_SHIFT 12
Jesse Barnes0f973f22009-01-26 17:10:45 -08002024#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002025#define I830_FENCE_PITCH_SHIFT 4
2026#define I830_FENCE_REG_VALID (1<<0)
Daniel Vetterc36a2a62010-04-17 15:12:03 +02002027#define I915_FENCE_MAX_PITCH_VAL 4
Eric Anholte76a16d2009-05-26 17:44:56 -07002028#define I830_FENCE_MAX_PITCH_VAL 6
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002029#define I830_FENCE_MAX_SIZE_VAL (1<<8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002030
2031#define I915_FENCE_START_MASK 0x0ff00000
Jesse Barnes0f973f22009-01-26 17:10:45 -08002032#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002033
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002034#define FENCE_REG_965_LO(i) _MMIO(0x03000 + (i) * 8)
2035#define FENCE_REG_965_HI(i) _MMIO(0x03000 + (i) * 8 + 4)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002036#define I965_FENCE_PITCH_SHIFT 2
2037#define I965_FENCE_TILING_Y_SHIFT 1
2038#define I965_FENCE_REG_VALID (1<<0)
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002039#define I965_FENCE_MAX_PITCH_VAL 0x0400
Jesse Barnesde151cf2008-11-12 10:03:55 -08002040
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002041#define FENCE_REG_GEN6_LO(i) _MMIO(0x100000 + (i) * 8)
2042#define FENCE_REG_GEN6_HI(i) _MMIO(0x100000 + (i) * 8 + 4)
Ville Syrjäläeecf6132015-09-21 18:05:14 +03002043#define GEN6_FENCE_PITCH_SHIFT 32
Ville Syrjälä3a062472013-04-09 11:45:05 +03002044#define GEN7_FENCE_MAX_PITCH_VAL 0x0800
Eric Anholt4e901fd2009-10-26 16:44:17 -07002045
Deepak S2b6b3a02014-05-27 15:59:30 +05302046
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002047/* control register for cpu gtt access */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002048#define TILECTL _MMIO(0x101000)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002049#define TILECTL_SWZCTL (1 << 0)
Robert Beckette3a29052015-03-11 10:28:25 +02002050#define TILECTL_TLBPF (1 << 1)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002051#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
2052#define TILECTL_BACKSNOOP_DIS (1 << 3)
2053
Jesse Barnesde151cf2008-11-12 10:03:55 -08002054/*
Jesse Barnes585fb112008-07-29 11:54:06 -07002055 * Instruction and interrupt control regs
2056 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002057#define PGTBL_CTL _MMIO(0x02020)
Ville Syrjäläf1e1c212014-06-05 20:02:59 +03002058#define PGTBL_ADDRESS_LO_MASK 0xfffff000 /* bits [31:12] */
2059#define PGTBL_ADDRESS_HI_MASK 0x000000f0 /* bits [35:32] (gen4) */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002060#define PGTBL_ER _MMIO(0x02024)
2061#define PRB0_BASE (0x2030-0x30)
2062#define PRB1_BASE (0x2040-0x30) /* 830,gen3 */
2063#define PRB2_BASE (0x2050-0x30) /* gen3 */
2064#define SRB0_BASE (0x2100-0x30) /* gen2 */
2065#define SRB1_BASE (0x2110-0x30) /* gen2 */
2066#define SRB2_BASE (0x2120-0x30) /* 830 */
2067#define SRB3_BASE (0x2130-0x30) /* 830 */
Daniel Vetter333e9fe2010-08-02 16:24:01 +02002068#define RENDER_RING_BASE 0x02000
2069#define BSD_RING_BASE 0x04000
2070#define GEN6_BSD_RING_BASE 0x12000
Zhao Yakui845f74a2014-04-17 10:37:37 +08002071#define GEN8_BSD2_RING_BASE 0x1c000
Ben Widawsky1950de12013-05-28 19:22:20 -07002072#define VEBOX_RING_BASE 0x1a000
Chris Wilson549f7362010-10-19 11:19:32 +01002073#define BLT_RING_BASE 0x22000
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002074#define RING_TAIL(base) _MMIO((base)+0x30)
2075#define RING_HEAD(base) _MMIO((base)+0x34)
2076#define RING_START(base) _MMIO((base)+0x38)
2077#define RING_CTL(base) _MMIO((base)+0x3c)
Chris Wilson62ae14b2016-10-04 21:11:25 +01002078#define RING_CTL_SIZE(size) ((size) - PAGE_SIZE) /* in bytes -> pages */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002079#define RING_SYNC_0(base) _MMIO((base)+0x40)
2080#define RING_SYNC_1(base) _MMIO((base)+0x44)
2081#define RING_SYNC_2(base) _MMIO((base)+0x48)
Ben Widawsky1950de12013-05-28 19:22:20 -07002082#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
2083#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
2084#define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
2085#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
2086#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
2087#define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
2088#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
2089#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
2090#define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
2091#define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
2092#define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
2093#define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002094#define GEN6_NOSYNC INVALID_MMIO_REG
2095#define RING_PSMI_CTL(base) _MMIO((base)+0x50)
2096#define RING_MAX_IDLE(base) _MMIO((base)+0x54)
2097#define RING_HWS_PGA(base) _MMIO((base)+0x80)
2098#define RING_HWS_PGA_GEN6(base) _MMIO((base)+0x2080)
2099#define RING_RESET_CTL(base) _MMIO((base)+0xd0)
Mika Kuoppala7fd2d262015-06-18 12:51:40 +03002100#define RESET_CTL_REQUEST_RESET (1 << 0)
2101#define RESET_CTL_READY_TO_RESET (1 << 1)
Imre Deak9e72b462014-05-05 15:13:55 +03002102
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002103#define HSW_GTT_CACHE_EN _MMIO(0x4024)
Ville Syrjälä6d50b062015-05-19 20:32:57 +03002104#define GTT_CACHE_EN_ALL 0xF0007FFF
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002105#define GEN7_WR_WATERMARK _MMIO(0x4028)
2106#define GEN7_GFX_PRIO_CTRL _MMIO(0x402C)
2107#define ARB_MODE _MMIO(0x4030)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002108#define ARB_MODE_SWIZZLE_SNB (1<<4)
2109#define ARB_MODE_SWIZZLE_IVB (1<<5)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002110#define GEN7_GFX_PEND_TLB0 _MMIO(0x4034)
2111#define GEN7_GFX_PEND_TLB1 _MMIO(0x4038)
Imre Deak9e72b462014-05-05 15:13:55 +03002112/* L3, CVS, ZTLB, RCC, CASC LRA min, max values */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002113#define GEN7_LRA_LIMITS(i) _MMIO(0x403C + (i) * 4)
Imre Deak9e72b462014-05-05 15:13:55 +03002114#define GEN7_LRA_LIMITS_REG_NUM 13
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002115#define GEN7_MEDIA_MAX_REQ_COUNT _MMIO(0x4070)
2116#define GEN7_GFX_MAX_REQ_COUNT _MMIO(0x4074)
Imre Deak9e72b462014-05-05 15:13:55 +03002117
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002118#define GAMTARBMODE _MMIO(0x04a08)
Ben Widawsky4afe8d32013-11-02 21:07:55 -07002119#define ARB_MODE_BWGTLB_DISABLE (1<<9)
Ben Widawsky31a53362013-11-02 21:07:04 -07002120#define ARB_MODE_SWIZZLE_BDW (1<<1)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002121#define RENDER_HWS_PGA_GEN7 _MMIO(0x04080)
Chris Wilson5ac97932016-07-27 19:11:17 +01002122#define RING_FAULT_REG(engine) _MMIO(0x4094 + 0x100*(engine)->hw_id)
Ben Widawsky828c7902013-10-16 09:21:30 -07002123#define RING_FAULT_GTTSEL_MASK (1<<11)
Ville Syrjälä68d97532015-09-18 20:03:39 +03002124#define RING_FAULT_SRCID(x) (((x) >> 3) & 0xff)
2125#define RING_FAULT_FAULT_TYPE(x) (((x) >> 1) & 0x3)
Ben Widawsky828c7902013-10-16 09:21:30 -07002126#define RING_FAULT_VALID (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002127#define DONE_REG _MMIO(0x40b0)
2128#define GEN8_PRIVATE_PAT_LO _MMIO(0x40e0)
2129#define GEN8_PRIVATE_PAT_HI _MMIO(0x40e0 + 4)
2130#define BSD_HWS_PGA_GEN7 _MMIO(0x04180)
2131#define BLT_HWS_PGA_GEN7 _MMIO(0x04280)
2132#define VEBOX_HWS_PGA_GEN7 _MMIO(0x04380)
2133#define RING_ACTHD(base) _MMIO((base)+0x74)
2134#define RING_ACTHD_UDW(base) _MMIO((base)+0x5c)
2135#define RING_NOPID(base) _MMIO((base)+0x94)
2136#define RING_IMR(base) _MMIO((base)+0xa8)
2137#define RING_HWSTAM(base) _MMIO((base)+0x98)
2138#define RING_TIMESTAMP(base) _MMIO((base)+0x358)
2139#define RING_TIMESTAMP_UDW(base) _MMIO((base)+0x358 + 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07002140#define TAIL_ADDR 0x001FFFF8
2141#define HEAD_WRAP_COUNT 0xFFE00000
2142#define HEAD_WRAP_ONE 0x00200000
2143#define HEAD_ADDR 0x001FFFFC
2144#define RING_NR_PAGES 0x001FF000
2145#define RING_REPORT_MASK 0x00000006
2146#define RING_REPORT_64K 0x00000002
2147#define RING_REPORT_128K 0x00000004
2148#define RING_NO_REPORT 0x00000000
2149#define RING_VALID_MASK 0x00000001
2150#define RING_VALID 0x00000001
2151#define RING_INVALID 0x00000000
Chris Wilson4b60e5c2010-08-08 11:53:53 +01002152#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
2153#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002154#define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
Imre Deak9e72b462014-05-05 15:13:55 +03002155
Arun Siluvery33136b02016-01-21 21:43:47 +00002156#define RING_FORCE_TO_NONPRIV(base, i) _MMIO(((base)+0x4D0) + (i)*4)
2157#define RING_MAX_NONPRIV_SLOTS 12
2158
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002159#define GEN7_TLB_RD_ADDR _MMIO(0x4700)
Imre Deak9e72b462014-05-05 15:13:55 +03002160
Mika Kuoppala4ba9c1f2016-07-20 14:26:12 +03002161#define GEN9_GAMT_ECO_REG_RW_IA _MMIO(0x4ab0)
2162#define GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS (1<<18)
2163
Mika Kuoppalac0b730d2016-06-07 17:19:06 +03002164#define GAMT_CHKN_BIT_REG _MMIO(0x4ab8)
2165#define GAMT_CHKN_DISABLE_DYNAMIC_CREDIT_SHARING (1<<28)
2166
Chris Wilson8168bd42010-11-11 17:54:52 +00002167#if 0
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002168#define PRB0_TAIL _MMIO(0x2030)
2169#define PRB0_HEAD _MMIO(0x2034)
2170#define PRB0_START _MMIO(0x2038)
2171#define PRB0_CTL _MMIO(0x203c)
2172#define PRB1_TAIL _MMIO(0x2040) /* 915+ only */
2173#define PRB1_HEAD _MMIO(0x2044) /* 915+ only */
2174#define PRB1_START _MMIO(0x2048) /* 915+ only */
2175#define PRB1_CTL _MMIO(0x204c) /* 915+ only */
Chris Wilson8168bd42010-11-11 17:54:52 +00002176#endif
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002177#define IPEIR_I965 _MMIO(0x2064)
2178#define IPEHR_I965 _MMIO(0x2068)
2179#define GEN7_SC_INSTDONE _MMIO(0x7100)
2180#define GEN7_SAMPLER_INSTDONE _MMIO(0xe160)
2181#define GEN7_ROW_INSTDONE _MMIO(0xe164)
Ben Widawskyf9e61372016-09-20 16:54:33 +03002182#define GEN8_MCR_SELECTOR _MMIO(0xfdc)
2183#define GEN8_MCR_SLICE(slice) (((slice) & 3) << 26)
2184#define GEN8_MCR_SLICE_MASK GEN8_MCR_SLICE(3)
2185#define GEN8_MCR_SUBSLICE(subslice) (((subslice) & 3) << 24)
2186#define GEN8_MCR_SUBSLICE_MASK GEN8_MCR_SUBSLICE(3)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002187#define RING_IPEIR(base) _MMIO((base)+0x64)
2188#define RING_IPEHR(base) _MMIO((base)+0x68)
Imre Deakf1d54342015-09-30 23:00:42 +03002189/*
2190 * On GEN4, only the render ring INSTDONE exists and has a different
2191 * layout than the GEN7+ version.
Imre Deakbd93a502015-09-30 23:00:43 +03002192 * The GEN2 counterpart of this register is GEN2_INSTDONE.
Imre Deakf1d54342015-09-30 23:00:42 +03002193 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002194#define RING_INSTDONE(base) _MMIO((base)+0x6c)
2195#define RING_INSTPS(base) _MMIO((base)+0x70)
2196#define RING_DMA_FADD(base) _MMIO((base)+0x78)
2197#define RING_DMA_FADD_UDW(base) _MMIO((base)+0x60) /* gen8+ */
2198#define RING_INSTPM(base) _MMIO((base)+0xc0)
2199#define RING_MI_MODE(base) _MMIO((base)+0x9c)
2200#define INSTPS _MMIO(0x2070) /* 965+ only */
2201#define GEN4_INSTDONE1 _MMIO(0x207c) /* 965+ only, aka INSTDONE_2 on SNB */
2202#define ACTHD_I965 _MMIO(0x2074)
2203#define HWS_PGA _MMIO(0x2080)
Jesse Barnes585fb112008-07-29 11:54:06 -07002204#define HWS_ADDRESS_MASK 0xfffff000
2205#define HWS_START_ADDRESS_SHIFT 4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002206#define PWRCTXA _MMIO(0x2088) /* 965GM+ only */
Jesse Barnes97f5ab62009-10-08 10:16:48 -07002207#define PWRCTX_EN (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002208#define IPEIR _MMIO(0x2088)
2209#define IPEHR _MMIO(0x208c)
2210#define GEN2_INSTDONE _MMIO(0x2090)
2211#define NOPID _MMIO(0x2094)
2212#define HWSTAM _MMIO(0x2098)
2213#define DMA_FADD_I8XX _MMIO(0x20d0)
2214#define RING_BBSTATE(base) _MMIO((base)+0x110)
Ville Syrjälä35dc3f92015-11-04 23:20:10 +02002215#define RING_BB_PPGTT (1 << 5)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002216#define RING_SBBADDR(base) _MMIO((base)+0x114) /* hsw+ */
2217#define RING_SBBSTATE(base) _MMIO((base)+0x118) /* hsw+ */
2218#define RING_SBBADDR_UDW(base) _MMIO((base)+0x11c) /* gen8+ */
2219#define RING_BBADDR(base) _MMIO((base)+0x140)
2220#define RING_BBADDR_UDW(base) _MMIO((base)+0x168) /* gen8+ */
2221#define RING_BB_PER_CTX_PTR(base) _MMIO((base)+0x1c0) /* gen8+ */
2222#define RING_INDIRECT_CTX(base) _MMIO((base)+0x1c4) /* gen8+ */
2223#define RING_INDIRECT_CTX_OFFSET(base) _MMIO((base)+0x1c8) /* gen8+ */
2224#define RING_CTX_TIMESTAMP(base) _MMIO((base)+0x3a8) /* gen8+ */
Eric Anholt71cf39b2010-03-08 23:41:55 -08002225
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002226#define ERROR_GEN6 _MMIO(0x40a0)
2227#define GEN7_ERR_INT _MMIO(0x44040)
Paulo Zanonide032bf2013-04-12 17:57:58 -03002228#define ERR_INT_POISON (1<<31)
Paulo Zanoni86642812013-04-12 17:57:57 -03002229#define ERR_INT_MMIO_UNCLAIMED (1<<13)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002230#define ERR_INT_PIPE_CRC_DONE_C (1<<8)
Paulo Zanoni86642812013-04-12 17:57:57 -03002231#define ERR_INT_FIFO_UNDERRUN_C (1<<6)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002232#define ERR_INT_PIPE_CRC_DONE_B (1<<5)
Paulo Zanoni86642812013-04-12 17:57:57 -03002233#define ERR_INT_FIFO_UNDERRUN_B (1<<3)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002234#define ERR_INT_PIPE_CRC_DONE_A (1<<2)
Ville Syrjälä68d97532015-09-18 20:03:39 +03002235#define ERR_INT_PIPE_CRC_DONE(pipe) (1<<(2 + (pipe)*3))
Paulo Zanoni86642812013-04-12 17:57:57 -03002236#define ERR_INT_FIFO_UNDERRUN_A (1<<0)
Ville Syrjälä68d97532015-09-18 20:03:39 +03002237#define ERR_INT_FIFO_UNDERRUN(pipe) (1<<((pipe)*3))
Chris Wilsonf4068392010-10-27 20:36:41 +01002238
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002239#define GEN8_FAULT_TLB_DATA0 _MMIO(0x4b10)
2240#define GEN8_FAULT_TLB_DATA1 _MMIO(0x4b14)
Mika Kuoppala6c826f32015-03-24 14:54:19 +02002241
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002242#define FPGA_DBG _MMIO(0x42300)
Paulo Zanoni3f1e1092013-02-18 19:00:21 -03002243#define FPGA_DBG_RM_NOCLAIM (1<<31)
2244
Mika Kuoppala8ac3e1b2015-12-15 19:45:42 +02002245#define CLAIM_ER _MMIO(VLV_DISPLAY_BASE + 0x2028)
2246#define CLAIM_ER_CLR (1 << 31)
2247#define CLAIM_ER_OVERFLOW (1 << 16)
2248#define CLAIM_ER_CTR_MASK 0xffff
2249
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002250#define DERRMR _MMIO(0x44050)
Ben Widawsky4e0bbc32013-11-02 21:07:07 -07002251/* Note that HBLANK events are reserved on bdw+ */
Chris Wilsonffe74d72013-08-26 20:58:12 +01002252#define DERRMR_PIPEA_SCANLINE (1<<0)
2253#define DERRMR_PIPEA_PRI_FLIP_DONE (1<<1)
2254#define DERRMR_PIPEA_SPR_FLIP_DONE (1<<2)
2255#define DERRMR_PIPEA_VBLANK (1<<3)
2256#define DERRMR_PIPEA_HBLANK (1<<5)
2257#define DERRMR_PIPEB_SCANLINE (1<<8)
2258#define DERRMR_PIPEB_PRI_FLIP_DONE (1<<9)
2259#define DERRMR_PIPEB_SPR_FLIP_DONE (1<<10)
2260#define DERRMR_PIPEB_VBLANK (1<<11)
2261#define DERRMR_PIPEB_HBLANK (1<<13)
2262/* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
2263#define DERRMR_PIPEC_SCANLINE (1<<14)
2264#define DERRMR_PIPEC_PRI_FLIP_DONE (1<<15)
2265#define DERRMR_PIPEC_SPR_FLIP_DONE (1<<20)
2266#define DERRMR_PIPEC_VBLANK (1<<21)
2267#define DERRMR_PIPEC_HBLANK (1<<22)
2268
Chris Wilson0f3b6842013-01-15 12:05:55 +00002269
Eric Anholtde6e2ea2010-11-06 14:53:32 -07002270/* GM45+ chicken bits -- debug workaround bits that may be required
2271 * for various sorts of correct behavior. The top 16 bits of each are
2272 * the enables for writing to the corresponding low bit.
2273 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002274#define _3D_CHICKEN _MMIO(0x2084)
Daniel Vetter42839082012-12-14 23:38:28 +01002275#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002276#define _3D_CHICKEN2 _MMIO(0x208c)
Eric Anholtde6e2ea2010-11-06 14:53:32 -07002277/* Disables pipelining of read flushes past the SF-WIZ interface.
2278 * Required on all Ironlake steppings according to the B-Spec, but the
2279 * particular danger of not doing so is not specified.
2280 */
2281# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002282#define _3D_CHICKEN3 _MMIO(0x2090)
Jesse Barnes87f80202012-10-02 17:43:41 -05002283#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
Kenneth Graunke26b6e442012-10-07 08:51:07 -07002284#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02002285#define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x)<<1) /* gen8+ */
2286#define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */
Eric Anholtde6e2ea2010-11-06 14:53:32 -07002287
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002288#define MI_MODE _MMIO(0x209c)
Eric Anholt71cf39b2010-03-08 23:41:55 -08002289# define VS_TIMER_DISPATCH (1 << 6)
Eric Anholtfc74d8e2012-01-19 10:50:06 -08002290# define MI_FLUSH_ENABLE (1 << 12)
Chris Wilson1c8c38c2013-01-20 16:11:20 +00002291# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
Naresh Kumar Kachhie9fea572014-03-12 16:39:41 +05302292# define MODE_IDLE (1 << 9)
Chris Wilson9991ae72014-04-02 16:36:07 +01002293# define STOP_RING (1 << 8)
Eric Anholt71cf39b2010-03-08 23:41:55 -08002294
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002295#define GEN6_GT_MODE _MMIO(0x20d0)
2296#define GEN7_GT_MODE _MMIO(0x7008)
Ville Syrjälä8d85d272014-02-04 21:59:15 +02002297#define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7))
2298#define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0)
2299#define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1)
2300#define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0)
Damien Lespiau98533252014-12-08 17:33:51 +00002301#define GEN6_WIZ_HASHING_MASK GEN6_WIZ_HASHING(1, 1)
Daniel Vetter6547fbd2012-12-14 23:38:29 +01002302#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
Ville Syrjälä68d97532015-09-18 20:03:39 +03002303#define GEN9_IZ_HASHING_MASK(slice) (0x3 << ((slice) * 2))
2304#define GEN9_IZ_HASHING(slice, val) ((val) << ((slice) * 2))
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07002305
Tim Gorea8ab5ed2016-06-13 12:15:01 +01002306/* chicken reg for WaConextSwitchWithConcurrentTLBInvalidate */
2307#define GEN9_CSFE_CHICKEN1_RCS _MMIO(0x20D4)
2308#define GEN9_PREEMPT_GPGPU_SYNC_SWITCH_DISABLE (1 << 2)
2309
Tim Goreb1e429f2016-03-21 14:37:29 +00002310/* WaClearTdlStateAckDirtyBits */
2311#define GEN8_STATE_ACK _MMIO(0x20F0)
2312#define GEN9_STATE_ACK_SLICE1 _MMIO(0x20F8)
2313#define GEN9_STATE_ACK_SLICE2 _MMIO(0x2100)
2314#define GEN9_STATE_ACK_TDL0 (1 << 12)
2315#define GEN9_STATE_ACK_TDL1 (1 << 13)
2316#define GEN9_STATE_ACK_TDL2 (1 << 14)
2317#define GEN9_STATE_ACK_TDL3 (1 << 15)
2318#define GEN9_SUBSLICE_TDL_ACK_BITS \
2319 (GEN9_STATE_ACK_TDL3 | GEN9_STATE_ACK_TDL2 | \
2320 GEN9_STATE_ACK_TDL1 | GEN9_STATE_ACK_TDL0)
2321
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002322#define GFX_MODE _MMIO(0x2520)
2323#define GFX_MODE_GEN7 _MMIO(0x229c)
Dave Gordonbbdc070a2016-07-20 18:16:05 +01002324#define RING_MODE_GEN7(engine) _MMIO((engine)->mmio_base+0x29c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002325#define GFX_RUN_LIST_ENABLE (1<<15)
Dave Gordon4df001d2015-08-12 15:43:42 +01002326#define GFX_INTERRUPT_STEERING (1<<14)
Chris Wilsonaa83e302014-03-21 17:18:54 +00002327#define GFX_TLB_INVALIDATE_EXPLICIT (1<<13)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002328#define GFX_SURFACE_FAULT_ENABLE (1<<12)
2329#define GFX_REPLAY_MODE (1<<11)
2330#define GFX_PSMI_GRANULARITY (1<<10)
2331#define GFX_PPGTT_ENABLE (1<<9)
Michel Thierry2dba3232015-07-30 11:06:23 +01002332#define GEN8_GFX_PPGTT_48B (1<<7)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002333
Dave Gordon4df001d2015-08-12 15:43:42 +01002334#define GFX_FORWARD_VBLANK_MASK (3<<5)
2335#define GFX_FORWARD_VBLANK_NEVER (0<<5)
2336#define GFX_FORWARD_VBLANK_ALWAYS (1<<5)
2337#define GFX_FORWARD_VBLANK_COND (2<<5)
2338
Daniel Vettera7e806d2012-07-11 16:27:55 +02002339#define VLV_DISPLAY_BASE 0x180000
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05302340#define VLV_MIPI_BASE VLV_DISPLAY_BASE
Shashank Sharmac6c794a2016-03-22 12:01:50 +02002341#define BXT_MIPI_BASE 0x60000
Daniel Vettera7e806d2012-07-11 16:27:55 +02002342
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002343#define VLV_GU_CTL0 _MMIO(VLV_DISPLAY_BASE + 0x2030)
2344#define VLV_GU_CTL1 _MMIO(VLV_DISPLAY_BASE + 0x2034)
2345#define SCPD0 _MMIO(0x209c) /* 915+ only */
2346#define IER _MMIO(0x20a0)
2347#define IIR _MMIO(0x20a4)
2348#define IMR _MMIO(0x20a8)
2349#define ISR _MMIO(0x20ac)
2350#define VLV_GUNIT_CLOCK_GATE _MMIO(VLV_DISPLAY_BASE + 0x2060)
Ville Syrjäläe4443e42014-04-09 13:28:41 +03002351#define GINT_DIS (1<<22)
Jesse Barnes2d809572012-10-25 12:15:44 -07002352#define GCFG_DIS (1<<8)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002353#define VLV_GUNIT_CLOCK_GATE2 _MMIO(VLV_DISPLAY_BASE + 0x2064)
2354#define VLV_IIR_RW _MMIO(VLV_DISPLAY_BASE + 0x2084)
2355#define VLV_IER _MMIO(VLV_DISPLAY_BASE + 0x20a0)
2356#define VLV_IIR _MMIO(VLV_DISPLAY_BASE + 0x20a4)
2357#define VLV_IMR _MMIO(VLV_DISPLAY_BASE + 0x20a8)
2358#define VLV_ISR _MMIO(VLV_DISPLAY_BASE + 0x20ac)
2359#define VLV_PCBR _MMIO(VLV_DISPLAY_BASE + 0x2120)
Deepak S38807742014-05-23 21:00:15 +05302360#define VLV_PCBR_ADDR_SHIFT 12
2361
Ville Syrjälä90a72f82013-02-19 23:16:44 +02002362#define DISPLAY_PLANE_FLIP_PENDING(plane) (1<<(11-(plane))) /* A and B only */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002363#define EIR _MMIO(0x20b0)
2364#define EMR _MMIO(0x20b4)
2365#define ESR _MMIO(0x20b8)
Jesse Barnes63eeaf32009-06-18 16:56:52 -07002366#define GM45_ERROR_PAGE_TABLE (1<<5)
2367#define GM45_ERROR_MEM_PRIV (1<<4)
2368#define I915_ERROR_PAGE_TABLE (1<<4)
2369#define GM45_ERROR_CP_PRIV (1<<3)
2370#define I915_ERROR_MEMORY_REFRESH (1<<1)
2371#define I915_ERROR_INSTRUCTION (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002372#define INSTPM _MMIO(0x20c0)
Li Pengee980b82010-01-27 19:01:11 +08002373#define INSTPM_SELF_EN (1<<12) /* 915GM only */
Ville Syrjälä32992542014-02-25 15:13:39 +02002374#define INSTPM_AGPBUSY_INT_EN (1<<11) /* gen3: when disabled, pending interrupts
Chris Wilson8692d00e2011-02-05 10:08:21 +00002375 will not assert AGPBUSY# and will only
2376 be delivered when out of C3. */
Ben Widawsky84f9f932011-12-12 19:21:58 -08002377#define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
Chris Wilson884020b2013-08-06 19:01:14 +01002378#define INSTPM_TLB_INVALIDATE (1<<9)
2379#define INSTPM_SYNC_FLUSH (1<<5)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002380#define ACTHD _MMIO(0x20c8)
2381#define MEM_MODE _MMIO(0x20cc)
Ville Syrjälä10383922014-08-15 01:21:54 +03002382#define MEM_DISPLAY_B_TRICKLE_FEED_DISABLE (1<<3) /* 830 only */
2383#define MEM_DISPLAY_A_TRICKLE_FEED_DISABLE (1<<2) /* 830/845 only */
2384#define MEM_DISPLAY_TRICKLE_FEED_DISABLE (1<<2) /* 85x only */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002385#define FW_BLC _MMIO(0x20d8)
2386#define FW_BLC2 _MMIO(0x20dc)
2387#define FW_BLC_SELF _MMIO(0x20e0) /* 915+ only */
Li Pengee980b82010-01-27 19:01:11 +08002388#define FW_BLC_SELF_EN_MASK (1<<31)
2389#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
2390#define FW_BLC_SELF_EN (1<<15) /* 945 only */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002391#define MM_BURST_LENGTH 0x00700000
2392#define MM_FIFO_WATERMARK 0x0001F000
2393#define LM_BURST_LENGTH 0x00000700
2394#define LM_FIFO_WATERMARK 0x0000001F
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002395#define MI_ARB_STATE _MMIO(0x20e4) /* 915+ only */
Keith Packard45503de2010-07-19 21:12:35 -07002396
2397/* Make render/texture TLB fetches lower priorty than associated data
2398 * fetches. This is not turned on by default
2399 */
2400#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
2401
2402/* Isoch request wait on GTT enable (Display A/B/C streams).
2403 * Make isoch requests stall on the TLB update. May cause
2404 * display underruns (test mode only)
2405 */
2406#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
2407
2408/* Block grant count for isoch requests when block count is
2409 * set to a finite value.
2410 */
2411#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
2412#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
2413#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
2414#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
2415#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
2416
2417/* Enable render writes to complete in C2/C3/C4 power states.
2418 * If this isn't enabled, render writes are prevented in low
2419 * power states. That seems bad to me.
2420 */
2421#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
2422
2423/* This acknowledges an async flip immediately instead
2424 * of waiting for 2TLB fetches.
2425 */
2426#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
2427
2428/* Enables non-sequential data reads through arbiter
2429 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002430#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
Keith Packard45503de2010-07-19 21:12:35 -07002431
2432/* Disable FSB snooping of cacheable write cycles from binner/render
2433 * command stream
2434 */
2435#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
2436
2437/* Arbiter time slice for non-isoch streams */
2438#define MI_ARB_TIME_SLICE_MASK (7 << 5)
2439#define MI_ARB_TIME_SLICE_1 (0 << 5)
2440#define MI_ARB_TIME_SLICE_2 (1 << 5)
2441#define MI_ARB_TIME_SLICE_4 (2 << 5)
2442#define MI_ARB_TIME_SLICE_6 (3 << 5)
2443#define MI_ARB_TIME_SLICE_8 (4 << 5)
2444#define MI_ARB_TIME_SLICE_10 (5 << 5)
2445#define MI_ARB_TIME_SLICE_14 (6 << 5)
2446#define MI_ARB_TIME_SLICE_16 (7 << 5)
2447
2448/* Low priority grace period page size */
2449#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
2450#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
2451
2452/* Disable display A/B trickle feed */
2453#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
2454
2455/* Set display plane priority */
2456#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
2457#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
2458
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002459#define MI_STATE _MMIO(0x20e4) /* gen2 only */
Ville Syrjälä54e472a2014-02-25 15:13:40 +02002460#define MI_AGPBUSY_INT_EN (1 << 1) /* 85x only */
2461#define MI_AGPBUSY_830_MODE (1 << 0) /* 85x only */
2462
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002463#define CACHE_MODE_0 _MMIO(0x2120) /* 915+ only */
Daniel Vetter4358a372012-10-18 11:49:51 +02002464#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8)
Jesse Barnes585fb112008-07-29 11:54:06 -07002465#define CM0_IZ_OPT_DISABLE (1<<6)
2466#define CM0_ZR_OPT_DISABLE (1<<5)
Daniel Vetter009be662012-04-11 20:42:42 +02002467#define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
Jesse Barnes585fb112008-07-29 11:54:06 -07002468#define CM0_DEPTH_EVICT_DISABLE (1<<4)
2469#define CM0_COLOR_EVICT_DISABLE (1<<3)
2470#define CM0_DEPTH_WRITE_DISABLE (1<<1)
2471#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002472#define GFX_FLSH_CNTL _MMIO(0x2170) /* 915+ only */
2473#define GFX_FLSH_CNTL_GEN6 _MMIO(0x101008)
Ben Widawsky0f9b91c2012-11-04 09:21:30 -08002474#define GFX_FLSH_CNTL_EN (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002475#define ECOSKPD _MMIO(0x21d0)
Jesse Barnes1afe3e92010-03-26 10:35:20 -07002476#define ECO_GATING_CX_ONLY (1<<3)
2477#define ECO_FLIP_DONE (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -07002478
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002479#define CACHE_MODE_0_GEN7 _MMIO(0x7000) /* IVB+ */
Akash Goel4e046322014-04-04 17:14:38 +05302480#define RC_OP_FLUSH_ENABLE (1<<0)
Chia-I Wufe27c602014-01-28 13:29:33 +08002481#define HIZ_RAW_STALL_OPT_DISABLE (1<<2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002482#define CACHE_MODE_1 _MMIO(0x7004) /* IVB+ */
Damien Lespiau5d708682014-03-26 18:41:51 +00002483#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
2484#define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1<<6)
Damien Lespiau9370cd92015-02-09 19:33:17 +00002485#define GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE (1<<1)
Jesse Barnesfb046852012-03-28 13:39:26 -07002486
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002487#define GEN6_BLITTER_ECOSKPD _MMIO(0x221d0)
Jesse Barnes4efe0702011-01-18 11:25:41 -08002488#define GEN6_BLITTER_LOCK_SHIFT 16
2489#define GEN6_BLITTER_FBC_NOTIFY (1<<3)
2490
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002491#define GEN6_RC_SLEEP_PSMI_CONTROL _MMIO(0x2050)
Chris Wilson2c550182014-12-16 10:02:27 +00002492#define GEN6_PSMI_SLEEP_MSG_DISABLE (1 << 0)
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02002493#define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12)
Ville Syrjäläe4443e42014-04-09 13:28:41 +03002494#define GEN8_FF_DOP_CLOCK_GATE_DISABLE (1<<10)
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02002495
Deepak S693d11c2015-01-16 20:42:16 +05302496/* Fuse readout registers for GT */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002497#define CHV_FUSE_GT _MMIO(VLV_DISPLAY_BASE + 0x2168)
Jeff McGeec93043a2015-02-27 12:12:28 -08002498#define CHV_FGT_DISABLE_SS0 (1 << 10)
2499#define CHV_FGT_DISABLE_SS1 (1 << 11)
Deepak S693d11c2015-01-16 20:42:16 +05302500#define CHV_FGT_EU_DIS_SS0_R0_SHIFT 16
2501#define CHV_FGT_EU_DIS_SS0_R0_MASK (0xf << CHV_FGT_EU_DIS_SS0_R0_SHIFT)
2502#define CHV_FGT_EU_DIS_SS0_R1_SHIFT 20
2503#define CHV_FGT_EU_DIS_SS0_R1_MASK (0xf << CHV_FGT_EU_DIS_SS0_R1_SHIFT)
2504#define CHV_FGT_EU_DIS_SS1_R0_SHIFT 24
2505#define CHV_FGT_EU_DIS_SS1_R0_MASK (0xf << CHV_FGT_EU_DIS_SS1_R0_SHIFT)
2506#define CHV_FGT_EU_DIS_SS1_R1_SHIFT 28
2507#define CHV_FGT_EU_DIS_SS1_R1_MASK (0xf << CHV_FGT_EU_DIS_SS1_R1_SHIFT)
2508
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002509#define GEN8_FUSE2 _MMIO(0x9120)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02002510#define GEN8_F2_SS_DIS_SHIFT 21
2511#define GEN8_F2_SS_DIS_MASK (0x7 << GEN8_F2_SS_DIS_SHIFT)
Jeff McGee38732182015-02-13 10:27:54 -06002512#define GEN8_F2_S_ENA_SHIFT 25
2513#define GEN8_F2_S_ENA_MASK (0x7 << GEN8_F2_S_ENA_SHIFT)
2514
2515#define GEN9_F2_SS_DIS_SHIFT 20
2516#define GEN9_F2_SS_DIS_MASK (0xf << GEN9_F2_SS_DIS_SHIFT)
2517
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002518#define GEN8_EU_DISABLE0 _MMIO(0x9134)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02002519#define GEN8_EU_DIS0_S0_MASK 0xffffff
2520#define GEN8_EU_DIS0_S1_SHIFT 24
2521#define GEN8_EU_DIS0_S1_MASK (0xff << GEN8_EU_DIS0_S1_SHIFT)
2522
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002523#define GEN8_EU_DISABLE1 _MMIO(0x9138)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02002524#define GEN8_EU_DIS1_S1_MASK 0xffff
2525#define GEN8_EU_DIS1_S2_SHIFT 16
2526#define GEN8_EU_DIS1_S2_MASK (0xffff << GEN8_EU_DIS1_S2_SHIFT)
2527
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002528#define GEN8_EU_DISABLE2 _MMIO(0x913c)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02002529#define GEN8_EU_DIS2_S2_MASK 0xff
2530
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002531#define GEN9_EU_DISABLE(slice) _MMIO(0x9134 + (slice)*0x4)
Jeff McGee38732182015-02-13 10:27:54 -06002532
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002533#define GEN6_BSD_SLEEP_PSMI_CONTROL _MMIO(0x12050)
Chris Wilson12f55812012-07-05 17:14:01 +01002534#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
2535#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
2536#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
2537#define GEN6_BSD_GO_INDICATOR (1 << 4)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002538
Ben Widawskycc609d52013-05-28 19:22:29 -07002539/* On modern GEN architectures interrupt control consists of two sets
2540 * of registers. The first set pertains to the ring generating the
2541 * interrupt. The second control is for the functional block generating the
2542 * interrupt. These are PM, GT, DE, etc.
2543 *
2544 * Luckily *knocks on wood* all the ring interrupt bits match up with the
2545 * GT interrupt bits, so we don't need to duplicate the defines.
2546 *
2547 * These defines should cover us well from SNB->HSW with minor exceptions
2548 * it can also work on ILK.
2549 */
2550#define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
2551#define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
2552#define GT_BLT_USER_INTERRUPT (1 << 22)
2553#define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
2554#define GT_BSD_USER_INTERRUPT (1 << 12)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07002555#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
Oscar Mateo73d477f2014-07-24 17:04:31 +01002556#define GT_CONTEXT_SWITCH_INTERRUPT (1 << 8)
Ben Widawskycc609d52013-05-28 19:22:29 -07002557#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
2558#define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
2559#define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
2560#define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
2561#define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
2562#define GT_RENDER_USER_INTERRUPT (1 << 0)
2563
Ben Widawsky12638c52013-05-28 19:22:31 -07002564#define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
2565#define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
2566
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01002567#define GT_PARITY_ERROR(dev_priv) \
Ben Widawsky35a85ac2013-09-19 11:13:41 -07002568 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01002569 (IS_HASWELL(dev_priv) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
Ben Widawsky35a85ac2013-09-19 11:13:41 -07002570
Ben Widawskycc609d52013-05-28 19:22:29 -07002571/* These are all the "old" interrupts */
2572#define ILK_BSD_USER_INTERRUPT (1<<5)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002573
2574#define I915_PM_INTERRUPT (1<<31)
2575#define I915_ISP_INTERRUPT (1<<22)
2576#define I915_LPE_PIPE_B_INTERRUPT (1<<21)
2577#define I915_LPE_PIPE_A_INTERRUPT (1<<20)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02002578#define I915_MIPIC_INTERRUPT (1<<19)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002579#define I915_MIPIA_INTERRUPT (1<<18)
Ben Widawskycc609d52013-05-28 19:22:29 -07002580#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
2581#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002582#define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1<<16)
2583#define I915_MASTER_ERROR_INTERRUPT (1<<15)
Ben Widawskycc609d52013-05-28 19:22:29 -07002584#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002585#define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1<<14)
Ben Widawskycc609d52013-05-28 19:22:29 -07002586#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002587#define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1<<13)
Ben Widawskycc609d52013-05-28 19:22:29 -07002588#define I915_HWB_OOM_INTERRUPT (1<<13)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002589#define I915_LPE_PIPE_C_INTERRUPT (1<<12)
Ben Widawskycc609d52013-05-28 19:22:29 -07002590#define I915_SYNC_STATUS_INTERRUPT (1<<12)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002591#define I915_MISC_INTERRUPT (1<<11)
Ben Widawskycc609d52013-05-28 19:22:29 -07002592#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002593#define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1<<10)
Ben Widawskycc609d52013-05-28 19:22:29 -07002594#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002595#define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1<<9)
Ben Widawskycc609d52013-05-28 19:22:29 -07002596#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002597#define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1<<8)
Ben Widawskycc609d52013-05-28 19:22:29 -07002598#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
2599#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
2600#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
2601#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
2602#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002603#define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1<<3)
2604#define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1<<2)
Ben Widawskycc609d52013-05-28 19:22:29 -07002605#define I915_DEBUG_INTERRUPT (1<<2)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002606#define I915_WINVALID_INTERRUPT (1<<1)
Ben Widawskycc609d52013-05-28 19:22:29 -07002607#define I915_USER_INTERRUPT (1<<1)
2608#define I915_ASLE_INTERRUPT (1<<0)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002609#define I915_BSD_USER_INTERRUPT (1<<25)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002610
Jerome Anandeef57322017-01-25 04:27:49 +05302611#define I915_HDMI_LPE_AUDIO_BASE (VLV_DISPLAY_BASE + 0x65000)
2612#define I915_HDMI_LPE_AUDIO_SIZE 0x1000
2613
Pierre-Louis Bossartd5d8c3a2017-01-31 14:16:49 -06002614/* DisplayPort Audio w/ LPE */
Takashi Iwai9db13e52017-02-02 11:03:48 +01002615#define VLV_AUD_CHICKEN_BIT_REG _MMIO(VLV_DISPLAY_BASE + 0x62F38)
2616#define VLV_CHICKEN_BIT_DBG_ENABLE (1 << 0)
2617
Pierre-Louis Bossartd5d8c3a2017-01-31 14:16:49 -06002618#define _VLV_AUD_PORT_EN_B_DBG (VLV_DISPLAY_BASE + 0x62F20)
2619#define _VLV_AUD_PORT_EN_C_DBG (VLV_DISPLAY_BASE + 0x62F30)
2620#define _VLV_AUD_PORT_EN_D_DBG (VLV_DISPLAY_BASE + 0x62F34)
2621#define VLV_AUD_PORT_EN_DBG(port) _MMIO_PORT3((port) - PORT_B, \
2622 _VLV_AUD_PORT_EN_B_DBG, \
2623 _VLV_AUD_PORT_EN_C_DBG, \
2624 _VLV_AUD_PORT_EN_D_DBG)
2625#define VLV_AMP_MUTE (1 << 1)
2626
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002627#define GEN6_BSD_RNCID _MMIO(0x12198)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002628
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002629#define GEN7_FF_THREAD_MODE _MMIO(0x20a0)
Ben Widawskya1e969e2012-04-14 18:41:32 -07002630#define GEN7_FF_SCHED_MASK 0x0077070
Ben Widawskyab57fff2013-12-12 15:28:04 -08002631#define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
Ben Widawskya1e969e2012-04-14 18:41:32 -07002632#define GEN7_FF_TS_SCHED_HS1 (0x5<<16)
2633#define GEN7_FF_TS_SCHED_HS0 (0x3<<16)
2634#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16)
2635#define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */
Ben Widawsky41c0b3a2013-01-26 11:52:00 -08002636#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
Ben Widawskya1e969e2012-04-14 18:41:32 -07002637#define GEN7_FF_VS_SCHED_HS1 (0x5<<12)
2638#define GEN7_FF_VS_SCHED_HS0 (0x3<<12)
2639#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */
2640#define GEN7_FF_VS_SCHED_HW (0x0<<12)
2641#define GEN7_FF_DS_SCHED_HS1 (0x5<<4)
2642#define GEN7_FF_DS_SCHED_HS0 (0x3<<4)
2643#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */
2644#define GEN7_FF_DS_SCHED_HW (0x0<<4)
2645
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002646/*
Jesse Barnes585fb112008-07-29 11:54:06 -07002647 * Framebuffer compression (915+ only)
2648 */
2649
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002650#define FBC_CFB_BASE _MMIO(0x3200) /* 4k page aligned */
2651#define FBC_LL_BASE _MMIO(0x3204) /* 4k page aligned */
2652#define FBC_CONTROL _MMIO(0x3208)
Jesse Barnes585fb112008-07-29 11:54:06 -07002653#define FBC_CTL_EN (1<<31)
2654#define FBC_CTL_PERIODIC (1<<30)
2655#define FBC_CTL_INTERVAL_SHIFT (16)
2656#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
Priit Laes49677902010-03-02 11:37:00 +02002657#define FBC_CTL_C3_IDLE (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -07002658#define FBC_CTL_STRIDE_SHIFT (5)
Ville Syrjälä82f34492013-11-28 17:29:55 +02002659#define FBC_CTL_FENCENO_SHIFT (0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002660#define FBC_COMMAND _MMIO(0x320c)
Jesse Barnes585fb112008-07-29 11:54:06 -07002661#define FBC_CMD_COMPRESS (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002662#define FBC_STATUS _MMIO(0x3210)
Jesse Barnes585fb112008-07-29 11:54:06 -07002663#define FBC_STAT_COMPRESSING (1<<31)
2664#define FBC_STAT_COMPRESSED (1<<30)
2665#define FBC_STAT_MODIFIED (1<<29)
Ville Syrjälä82f34492013-11-28 17:29:55 +02002666#define FBC_STAT_CURRENT_LINE_SHIFT (0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002667#define FBC_CONTROL2 _MMIO(0x3214)
Jesse Barnes585fb112008-07-29 11:54:06 -07002668#define FBC_CTL_FENCE_DBL (0<<4)
2669#define FBC_CTL_IDLE_IMM (0<<2)
2670#define FBC_CTL_IDLE_FULL (1<<2)
2671#define FBC_CTL_IDLE_LINE (2<<2)
2672#define FBC_CTL_IDLE_DEBUG (3<<2)
2673#define FBC_CTL_CPU_FENCE (1<<1)
Ville Syrjälä7f2cf222014-01-23 16:49:11 +02002674#define FBC_CTL_PLANE(plane) ((plane)<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002675#define FBC_FENCE_OFF _MMIO(0x3218) /* BSpec typo has 321Bh */
2676#define FBC_TAG(i) _MMIO(0x3300 + (i) * 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07002677
2678#define FBC_LL_SIZE (1536)
2679
Mika Kuoppala44fff992016-06-07 17:19:09 +03002680#define FBC_LLC_READ_CTRL _MMIO(0x9044)
2681#define FBC_LLC_FULLY_OPEN (1<<30)
2682
Jesse Barnes74dff282009-09-14 15:39:40 -07002683/* Framebuffer compression for GM45+ */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002684#define DPFC_CB_BASE _MMIO(0x3200)
2685#define DPFC_CONTROL _MMIO(0x3208)
Jesse Barnes74dff282009-09-14 15:39:40 -07002686#define DPFC_CTL_EN (1<<31)
Ville Syrjälä7f2cf222014-01-23 16:49:11 +02002687#define DPFC_CTL_PLANE(plane) ((plane)<<30)
2688#define IVB_DPFC_CTL_PLANE(plane) ((plane)<<29)
Jesse Barnes74dff282009-09-14 15:39:40 -07002689#define DPFC_CTL_FENCE_EN (1<<29)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03002690#define IVB_DPFC_CTL_FENCE_EN (1<<28)
Chris Wilson9ce9d062011-07-08 12:22:40 +01002691#define DPFC_CTL_PERSISTENT_MODE (1<<25)
Jesse Barnes74dff282009-09-14 15:39:40 -07002692#define DPFC_SR_EN (1<<10)
2693#define DPFC_CTL_LIMIT_1X (0<<6)
2694#define DPFC_CTL_LIMIT_2X (1<<6)
2695#define DPFC_CTL_LIMIT_4X (2<<6)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002696#define DPFC_RECOMP_CTL _MMIO(0x320c)
Jesse Barnes74dff282009-09-14 15:39:40 -07002697#define DPFC_RECOMP_STALL_EN (1<<27)
2698#define DPFC_RECOMP_STALL_WM_SHIFT (16)
2699#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
2700#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
2701#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002702#define DPFC_STATUS _MMIO(0x3210)
Jesse Barnes74dff282009-09-14 15:39:40 -07002703#define DPFC_INVAL_SEG_SHIFT (16)
2704#define DPFC_INVAL_SEG_MASK (0x07ff0000)
2705#define DPFC_COMP_SEG_SHIFT (0)
Ville Syrjälä3fd5d1e2017-06-06 15:43:18 +03002706#define DPFC_COMP_SEG_MASK (0x000007ff)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002707#define DPFC_STATUS2 _MMIO(0x3214)
2708#define DPFC_FENCE_YOFF _MMIO(0x3218)
2709#define DPFC_CHICKEN _MMIO(0x3224)
Jesse Barnes74dff282009-09-14 15:39:40 -07002710#define DPFC_HT_MODIFY (1<<31)
2711
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002712/* Framebuffer compression for Ironlake */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002713#define ILK_DPFC_CB_BASE _MMIO(0x43200)
2714#define ILK_DPFC_CONTROL _MMIO(0x43208)
Rodrigo Vivida46f932014-08-01 02:04:45 -07002715#define FBC_CTL_FALSE_COLOR (1<<10)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002716/* The bit 28-8 is reserved */
2717#define DPFC_RESERVED (0x1FFFFF00)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002718#define ILK_DPFC_RECOMP_CTL _MMIO(0x4320c)
2719#define ILK_DPFC_STATUS _MMIO(0x43210)
Ville Syrjälä3fd5d1e2017-06-06 15:43:18 +03002720#define ILK_DPFC_COMP_SEG_MASK 0x7ff
2721#define IVB_FBC_STATUS2 _MMIO(0x43214)
2722#define IVB_FBC_COMP_SEG_MASK 0x7ff
2723#define BDW_FBC_COMP_SEG_MASK 0xfff
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002724#define ILK_DPFC_FENCE_YOFF _MMIO(0x43218)
2725#define ILK_DPFC_CHICKEN _MMIO(0x43224)
Mika Kuoppalad1b4eef2016-06-07 17:19:19 +03002726#define ILK_DPFC_DISABLE_DUMMY0 (1<<8)
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03002727#define ILK_DPFC_NUKE_ON_ANY_MODIFICATION (1<<23)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002728#define ILK_FBC_RT_BASE _MMIO(0x2128)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002729#define ILK_FBC_RT_VALID (1<<0)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03002730#define SNB_FBC_FRONT_BUFFER (1<<1)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002731
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002732#define ILK_DISPLAY_CHICKEN1 _MMIO(0x42000)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002733#define ILK_FBCQ_DIS (1<<22)
Akshay Joshi0206e352011-08-16 15:34:10 -04002734#define ILK_PABSTRETCH_DIS (1<<21)
Yuanhan Liu13982612010-12-15 15:42:31 +08002735
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002736
Jesse Barnes585fb112008-07-29 11:54:06 -07002737/*
Yuanhan Liu9c04f012010-12-15 15:42:32 +08002738 * Framebuffer compression for Sandybridge
2739 *
2740 * The following two registers are of type GTTMMADR
2741 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002742#define SNB_DPFC_CTL_SA _MMIO(0x100100)
Yuanhan Liu9c04f012010-12-15 15:42:32 +08002743#define SNB_CPU_FENCE_ENABLE (1<<29)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002744#define DPFC_CPU_FENCE_OFFSET _MMIO(0x100104)
Yuanhan Liu9c04f012010-12-15 15:42:32 +08002745
Rodrigo Viviabe959c2013-05-06 19:37:33 -03002746/* Framebuffer compression for Ivybridge */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002747#define IVB_FBC_RT_BASE _MMIO(0x7020)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03002748
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002749#define IPS_CTL _MMIO(0x43408)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03002750#define IPS_ENABLE (1 << 31)
Yuanhan Liu9c04f012010-12-15 15:42:32 +08002751
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002752#define MSG_FBC_REND_STATE _MMIO(0x50380)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002753#define FBC_REND_NUKE (1<<2)
2754#define FBC_REND_CACHE_CLEAN (1<<1)
2755
Yuanhan Liu9c04f012010-12-15 15:42:32 +08002756/*
Jesse Barnes585fb112008-07-29 11:54:06 -07002757 * GPIO regs
2758 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002759#define GPIOA _MMIO(0x5010)
2760#define GPIOB _MMIO(0x5014)
2761#define GPIOC _MMIO(0x5018)
2762#define GPIOD _MMIO(0x501c)
2763#define GPIOE _MMIO(0x5020)
2764#define GPIOF _MMIO(0x5024)
2765#define GPIOG _MMIO(0x5028)
2766#define GPIOH _MMIO(0x502c)
Jesse Barnes585fb112008-07-29 11:54:06 -07002767# define GPIO_CLOCK_DIR_MASK (1 << 0)
2768# define GPIO_CLOCK_DIR_IN (0 << 1)
2769# define GPIO_CLOCK_DIR_OUT (1 << 1)
2770# define GPIO_CLOCK_VAL_MASK (1 << 2)
2771# define GPIO_CLOCK_VAL_OUT (1 << 3)
2772# define GPIO_CLOCK_VAL_IN (1 << 4)
2773# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
2774# define GPIO_DATA_DIR_MASK (1 << 8)
2775# define GPIO_DATA_DIR_IN (0 << 9)
2776# define GPIO_DATA_DIR_OUT (1 << 9)
2777# define GPIO_DATA_VAL_MASK (1 << 10)
2778# define GPIO_DATA_VAL_OUT (1 << 11)
2779# define GPIO_DATA_VAL_IN (1 << 12)
2780# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
2781
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002782#define GMBUS0 _MMIO(dev_priv->gpio_mmio_base + 0x5100) /* clock/port select */
Chris Wilsonf899fc62010-07-20 15:44:45 -07002783#define GMBUS_RATE_100KHZ (0<<8)
2784#define GMBUS_RATE_50KHZ (1<<8)
2785#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
2786#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
2787#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
Jani Nikula988c7012015-03-27 00:20:19 +02002788#define GMBUS_PIN_DISABLED 0
2789#define GMBUS_PIN_SSC 1
2790#define GMBUS_PIN_VGADDC 2
2791#define GMBUS_PIN_PANEL 3
2792#define GMBUS_PIN_DPD_CHV 3 /* HDMID_CHV */
2793#define GMBUS_PIN_DPC 4 /* HDMIC */
2794#define GMBUS_PIN_DPB 5 /* SDVO, HDMIB */
2795#define GMBUS_PIN_DPD 6 /* HDMID */
2796#define GMBUS_PIN_RESERVED 7 /* 7 reserved */
Rodrigo Vivi3d023522017-06-02 13:06:43 -07002797#define GMBUS_PIN_1_BXT 1 /* BXT+ (atom) and CNP+ (big core) */
Jani Nikula4c272832015-04-01 10:58:05 +03002798#define GMBUS_PIN_2_BXT 2
2799#define GMBUS_PIN_3_BXT 3
Rodrigo Vivi3d023522017-06-02 13:06:43 -07002800#define GMBUS_PIN_4_CNP 4
Jani Nikula5ea6e5e2015-04-01 10:55:04 +03002801#define GMBUS_NUM_PINS 7 /* including 0 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002802#define GMBUS1 _MMIO(dev_priv->gpio_mmio_base + 0x5104) /* command/status */
Chris Wilsonf899fc62010-07-20 15:44:45 -07002803#define GMBUS_SW_CLR_INT (1<<31)
2804#define GMBUS_SW_RDY (1<<30)
2805#define GMBUS_ENT (1<<29) /* enable timeout */
2806#define GMBUS_CYCLE_NONE (0<<25)
2807#define GMBUS_CYCLE_WAIT (1<<25)
2808#define GMBUS_CYCLE_INDEX (2<<25)
2809#define GMBUS_CYCLE_STOP (4<<25)
2810#define GMBUS_BYTE_COUNT_SHIFT 16
Dmitry Torokhov9535c472015-04-21 09:49:11 -07002811#define GMBUS_BYTE_COUNT_MAX 256U
Chris Wilsonf899fc62010-07-20 15:44:45 -07002812#define GMBUS_SLAVE_INDEX_SHIFT 8
2813#define GMBUS_SLAVE_ADDR_SHIFT 1
2814#define GMBUS_SLAVE_READ (1<<0)
2815#define GMBUS_SLAVE_WRITE (0<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002816#define GMBUS2 _MMIO(dev_priv->gpio_mmio_base + 0x5108) /* status */
Chris Wilsonf899fc62010-07-20 15:44:45 -07002817#define GMBUS_INUSE (1<<15)
2818#define GMBUS_HW_WAIT_PHASE (1<<14)
2819#define GMBUS_STALL_TIMEOUT (1<<13)
2820#define GMBUS_INT (1<<12)
2821#define GMBUS_HW_RDY (1<<11)
2822#define GMBUS_SATOER (1<<10)
2823#define GMBUS_ACTIVE (1<<9)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002824#define GMBUS3 _MMIO(dev_priv->gpio_mmio_base + 0x510c) /* data buffer bytes 3-0 */
2825#define GMBUS4 _MMIO(dev_priv->gpio_mmio_base + 0x5110) /* interrupt mask (Pineview+) */
Chris Wilsonf899fc62010-07-20 15:44:45 -07002826#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
2827#define GMBUS_NAK_EN (1<<3)
2828#define GMBUS_IDLE_EN (1<<2)
2829#define GMBUS_HW_WAIT_EN (1<<1)
2830#define GMBUS_HW_RDY_EN (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002831#define GMBUS5 _MMIO(dev_priv->gpio_mmio_base + 0x5120) /* byte index */
Chris Wilsonf899fc62010-07-20 15:44:45 -07002832#define GMBUS_2BYTE_INDEX_EN (1<<31)
Eric Anholtf0217c42009-12-01 11:56:30 -08002833
Jesse Barnes585fb112008-07-29 11:54:06 -07002834/*
2835 * Clock control & power management
2836 */
Ville Syrjälä2d401b12014-04-09 13:29:08 +03002837#define _DPLL_A (dev_priv->info.display_mmio_offset + 0x6014)
2838#define _DPLL_B (dev_priv->info.display_mmio_offset + 0x6018)
2839#define _CHV_DPLL_C (dev_priv->info.display_mmio_offset + 0x6030)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002840#define DPLL(pipe) _MMIO_PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C)
Jesse Barnes585fb112008-07-29 11:54:06 -07002841
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002842#define VGA0 _MMIO(0x6000)
2843#define VGA1 _MMIO(0x6004)
2844#define VGA_PD _MMIO(0x6010)
Jesse Barnes585fb112008-07-29 11:54:06 -07002845#define VGA0_PD_P2_DIV_4 (1 << 7)
2846#define VGA0_PD_P1_DIV_2 (1 << 5)
2847#define VGA0_PD_P1_SHIFT 0
2848#define VGA0_PD_P1_MASK (0x1f << 0)
2849#define VGA1_PD_P2_DIV_4 (1 << 15)
2850#define VGA1_PD_P1_DIV_2 (1 << 13)
2851#define VGA1_PD_P1_SHIFT 8
2852#define VGA1_PD_P1_MASK (0x1f << 8)
Jesse Barnes585fb112008-07-29 11:54:06 -07002853#define DPLL_VCO_ENABLE (1 << 31)
Daniel Vetter4a33e482013-07-06 12:52:05 +02002854#define DPLL_SDVO_HIGH_SPEED (1 << 30)
2855#define DPLL_DVO_2X_MODE (1 << 30)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07002856#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07002857#define DPLL_SYNCLOCK_ENABLE (1 << 29)
Ville Syrjälä60bfe442015-06-29 15:25:49 +03002858#define DPLL_REF_CLK_ENABLE_VLV (1 << 29)
Jesse Barnes585fb112008-07-29 11:54:06 -07002859#define DPLL_VGA_MODE_DIS (1 << 28)
2860#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
2861#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
2862#define DPLL_MODE_MASK (3 << 26)
2863#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
2864#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
2865#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
2866#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
2867#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
2868#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002869#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07002870#define DPLL_LOCK_VLV (1<<15)
Daniel Vetter598fac62013-04-18 22:01:46 +02002871#define DPLL_INTEGRATED_CRI_CLK_VLV (1<<14)
Ville Syrjälä60bfe442015-06-29 15:25:49 +03002872#define DPLL_INTEGRATED_REF_CLK_VLV (1<<13)
2873#define DPLL_SSC_REF_CLK_CHV (1<<13)
Daniel Vetter598fac62013-04-18 22:01:46 +02002874#define DPLL_PORTC_READY_MASK (0xf << 4)
2875#define DPLL_PORTB_READY_MASK (0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07002876
Jesse Barnes585fb112008-07-29 11:54:06 -07002877#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03002878
2879/* Additional CHV pll/phy registers */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002880#define DPIO_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x6240)
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03002881#define DPLL_PORTD_READY_MASK (0xf)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002882#define DISPLAY_PHY_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x60100)
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002883#define PHY_CH_POWER_DOWN_OVRD_EN(phy, ch) (1 << (2*(phy)+(ch)+27))
Ville Syrjäläbc284542015-05-26 20:22:38 +03002884#define PHY_LDO_DELAY_0NS 0x0
2885#define PHY_LDO_DELAY_200NS 0x1
2886#define PHY_LDO_DELAY_600NS 0x2
2887#define PHY_LDO_SEQ_DELAY(delay, phy) ((delay) << (2*(phy)+23))
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002888#define PHY_CH_POWER_DOWN_OVRD(mask, phy, ch) ((mask) << (8*(phy)+4*(ch)+11))
Ville Syrjälä70722462015-04-10 18:21:28 +03002889#define PHY_CH_SU_PSR 0x1
2890#define PHY_CH_DEEP_PSR 0x7
2891#define PHY_CH_POWER_MODE(mode, phy, ch) ((mode) << (6*(phy)+3*(ch)+2))
2892#define PHY_COM_LANE_RESET_DEASSERT(phy) (1 << (phy))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002893#define DISPLAY_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x60104)
Ville Syrjäläefd814b2014-06-27 19:52:13 +03002894#define PHY_POWERGOOD(phy) (((phy) == DPIO_PHY0) ? (1<<31) : (1<<30))
Ville Syrjälä30142272015-07-08 23:46:01 +03002895#define PHY_STATUS_CMN_LDO(phy, ch) (1 << (6-(6*(phy)+3*(ch))))
2896#define PHY_STATUS_SPLINE_LDO(phy, ch, spline) (1 << (8-(6*(phy)+3*(ch)+(spline))))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03002897
Jesse Barnes585fb112008-07-29 11:54:06 -07002898/*
2899 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
2900 * this field (only one bit may be set).
2901 */
2902#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
2903#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002904#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
Jesse Barnes585fb112008-07-29 11:54:06 -07002905/* i830, required in DVO non-gang */
2906#define PLL_P2_DIVIDE_BY_4 (1 << 23)
2907#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
2908#define PLL_REF_INPUT_DREFCLK (0 << 13)
2909#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
2910#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
2911#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
2912#define PLL_REF_INPUT_MASK (3 << 13)
2913#define PLL_LOAD_PULSE_PHASE_SHIFT 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002914/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08002915# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
2916# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
2917# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
2918# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
2919# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
2920
Jesse Barnes585fb112008-07-29 11:54:06 -07002921/*
2922 * Parallel to Serial Load Pulse phase selection.
2923 * Selects the phase for the 10X DPLL clock for the PCIe
2924 * digital display port. The range is 4 to 13; 10 or more
2925 * is just a flip delay. The default is 6
2926 */
2927#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
2928#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
2929/*
2930 * SDVO multiplier for 945G/GM. Not used on 965.
2931 */
2932#define SDVO_MULTIPLIER_MASK 0x000000ff
2933#define SDVO_MULTIPLIER_SHIFT_HIRES 4
2934#define SDVO_MULTIPLIER_SHIFT_VGA 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002935
Ville Syrjälä2d401b12014-04-09 13:29:08 +03002936#define _DPLL_A_MD (dev_priv->info.display_mmio_offset + 0x601c)
2937#define _DPLL_B_MD (dev_priv->info.display_mmio_offset + 0x6020)
2938#define _CHV_DPLL_C_MD (dev_priv->info.display_mmio_offset + 0x603c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002939#define DPLL_MD(pipe) _MMIO_PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002940
Jesse Barnes585fb112008-07-29 11:54:06 -07002941/*
2942 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
2943 *
2944 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
2945 */
2946#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
2947#define DPLL_MD_UDI_DIVIDER_SHIFT 24
2948/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
2949#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
2950#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
2951/*
2952 * SDVO/UDI pixel multiplier.
2953 *
2954 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
2955 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
2956 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
2957 * dummy bytes in the datastream at an increased clock rate, with both sides of
2958 * the link knowing how many bytes are fill.
2959 *
2960 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
2961 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
2962 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
2963 * through an SDVO command.
2964 *
2965 * This register field has values of multiplication factor minus 1, with
2966 * a maximum multiplier of 5 for SDVO.
2967 */
2968#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
2969#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
2970/*
2971 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
2972 * This best be set to the default value (3) or the CRT won't work. No,
2973 * I don't entirely understand what this does...
2974 */
2975#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
2976#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07002977
Ville Syrjälä19ab4ed2016-04-27 17:43:22 +03002978#define RAWCLK_FREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6024)
2979
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002980#define _FPA0 0x6040
2981#define _FPA1 0x6044
2982#define _FPB0 0x6048
2983#define _FPB1 0x604c
2984#define FP0(pipe) _MMIO_PIPE(pipe, _FPA0, _FPB0)
2985#define FP1(pipe) _MMIO_PIPE(pipe, _FPA1, _FPB1)
Jesse Barnes585fb112008-07-29 11:54:06 -07002986#define FP_N_DIV_MASK 0x003f0000
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002987#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
Jesse Barnes585fb112008-07-29 11:54:06 -07002988#define FP_N_DIV_SHIFT 16
2989#define FP_M1_DIV_MASK 0x00003f00
2990#define FP_M1_DIV_SHIFT 8
2991#define FP_M2_DIV_MASK 0x0000003f
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002992#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
Jesse Barnes585fb112008-07-29 11:54:06 -07002993#define FP_M2_DIV_SHIFT 0
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002994#define DPLL_TEST _MMIO(0x606c)
Jesse Barnes585fb112008-07-29 11:54:06 -07002995#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
2996#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
2997#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
2998#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
2999#define DPLLB_TEST_N_BYPASS (1 << 19)
3000#define DPLLB_TEST_M_BYPASS (1 << 18)
3001#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
3002#define DPLLA_TEST_N_BYPASS (1 << 3)
3003#define DPLLA_TEST_M_BYPASS (1 << 2)
3004#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003005#define D_STATE _MMIO(0x6104)
Chris Wilsondc96e9b2010-10-01 12:05:06 +01003006#define DSTATE_GFX_RESET_I830 (1<<6)
Jesse Barnes652c3932009-08-17 13:31:43 -07003007#define DSTATE_PLL_D3_OFF (1<<3)
3008#define DSTATE_GFX_CLOCK_GATING (1<<1)
3009#define DSTATE_DOT_CLOCK_GATING (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003010#define DSPCLK_GATE_D _MMIO(dev_priv->info.display_mmio_offset + 0x6200)
Jesse Barnes652c3932009-08-17 13:31:43 -07003011# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
3012# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
3013# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
3014# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
3015# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
3016# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
3017# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
3018# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
3019# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
3020# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
3021# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
3022# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
3023# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
3024# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
3025# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
3026# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
3027# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
3028# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
3029# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
3030# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
3031# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
3032# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
3033# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
3034# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
3035# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
3036# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
3037# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
3038# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003039/*
Jesse Barnes652c3932009-08-17 13:31:43 -07003040 * This bit must be set on the 830 to prevent hangs when turning off the
3041 * overlay scaler.
3042 */
3043# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
3044# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
3045# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
3046# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
3047# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
3048
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003049#define RENCLK_GATE_D1 _MMIO(0x6204)
Jesse Barnes652c3932009-08-17 13:31:43 -07003050# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
3051# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
3052# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
3053# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
3054# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
3055# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
3056# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
3057# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
3058# define MAG_CLOCK_GATE_DISABLE (1 << 5)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003059/* This bit must be unset on 855,865 */
Jesse Barnes652c3932009-08-17 13:31:43 -07003060# define MECI_CLOCK_GATE_DISABLE (1 << 4)
3061# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
3062# define MEC_CLOCK_GATE_DISABLE (1 << 2)
3063# define MECO_CLOCK_GATE_DISABLE (1 << 1)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003064/* This bit must be set on 855,865. */
Jesse Barnes652c3932009-08-17 13:31:43 -07003065# define SV_CLOCK_GATE_DISABLE (1 << 0)
3066# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
3067# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
3068# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
3069# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
3070# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
3071# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
3072# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
3073# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
3074# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
3075# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
3076# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
3077# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
3078# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
3079# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
3080# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
3081# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
3082# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
3083
3084# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003085/* This bit must always be set on 965G/965GM */
Jesse Barnes652c3932009-08-17 13:31:43 -07003086# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
3087# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
3088# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
3089# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
3090# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
3091# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003092/* This bit must always be set on 965G */
Jesse Barnes652c3932009-08-17 13:31:43 -07003093# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
3094# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
3095# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
3096# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
3097# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
3098# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
3099# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
3100# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
3101# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
3102# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
3103# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
3104# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
3105# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
3106# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
3107# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
3108# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
3109# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
3110# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
3111# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
3112
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003113#define RENCLK_GATE_D2 _MMIO(0x6208)
Jesse Barnes652c3932009-08-17 13:31:43 -07003114#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
3115#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
3116#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
Ville Syrjäläfa4f53c2014-05-19 19:23:27 +03003117
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003118#define VDECCLK_GATE_D _MMIO(0x620C) /* g4x only */
Ville Syrjäläfa4f53c2014-05-19 19:23:27 +03003119#define VCP_UNIT_CLOCK_GATE_DISABLE (1 << 4)
3120
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003121#define RAMCLK_GATE_D _MMIO(0x6210) /* CRL only */
3122#define DEUC _MMIO(0x6214) /* CRL only */
Jesse Barnes585fb112008-07-29 11:54:06 -07003123
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003124#define FW_BLC_SELF_VLV _MMIO(VLV_DISPLAY_BASE + 0x6500)
Jesse Barnesceb04242012-03-28 13:39:22 -07003125#define FW_CSPWRDWNEN (1<<15)
3126
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003127#define MI_ARB_VLV _MMIO(VLV_DISPLAY_BASE + 0x6504)
Ville Syrjäläe0d8d592013-06-12 22:11:18 +03003128
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003129#define CZCLK_CDCLK_FREQ_RATIO _MMIO(VLV_DISPLAY_BASE + 0x6508)
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08003130#define CDCLK_FREQ_SHIFT 4
3131#define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
3132#define CZCLK_FREQ_MASK 0xf
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02003133
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003134#define GCI_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x650C)
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02003135#define PFI_CREDIT_63 (9 << 28) /* chv only */
3136#define PFI_CREDIT_31 (8 << 28) /* chv only */
3137#define PFI_CREDIT(x) (((x) - 8) << 28) /* 8-15 */
3138#define PFI_CREDIT_RESEND (1 << 27)
3139#define VGA_FAST_MODE_DISABLE (1 << 14)
3140
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003141#define GMBUSFREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6510)
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08003142
Jesse Barnes585fb112008-07-29 11:54:06 -07003143/*
3144 * Palette regs
3145 */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003146#define PALETTE_A_OFFSET 0xa000
3147#define PALETTE_B_OFFSET 0xa800
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03003148#define CHV_PALETTE_C_OFFSET 0xc000
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003149#define PALETTE(pipe, i) _MMIO(dev_priv->info.palette_offsets[pipe] + \
3150 dev_priv->info.display_mmio_offset + (i) * 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07003151
Eric Anholt673a3942008-07-30 12:06:12 -07003152/* MCH MMIO space */
3153
3154/*
3155 * MCHBAR mirror.
3156 *
3157 * This mirrors the MCHBAR MMIO space whose location is determined by
3158 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
3159 * every way. It is not accessible from the CP register read instructions.
3160 *
Paulo Zanoni515b2392013-09-10 19:36:37 -03003161 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
3162 * just read.
Eric Anholt673a3942008-07-30 12:06:12 -07003163 */
3164#define MCHBAR_MIRROR_BASE 0x10000
3165
Yuanhan Liu13982612010-12-15 15:42:31 +08003166#define MCHBAR_MIRROR_BASE_SNB 0x140000
3167
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003168#define CTG_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x34)
3169#define ELK_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x48)
Ville Syrjälä7d316ae2015-09-16 21:28:50 +03003170#define G4X_STOLEN_RESERVED_ADDR1_MASK (0xFFFF << 16)
3171#define G4X_STOLEN_RESERVED_ADDR2_MASK (0xFFF << 4)
3172
Chris Wilson3ebecd02013-04-12 19:10:13 +01003173/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003174#define DCLK _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5e04)
Chris Wilson3ebecd02013-04-12 19:10:13 +01003175
Ville Syrjälä646b4262014-04-25 20:14:30 +03003176/* 915-945 and GM965 MCH register controlling DRAM channel access */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003177#define DCC _MMIO(MCHBAR_MIRROR_BASE + 0x200)
Eric Anholt673a3942008-07-30 12:06:12 -07003178#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
3179#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
3180#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
3181#define DCC_ADDRESSING_MODE_MASK (3 << 0)
3182#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
Eric Anholta7f014f2008-11-25 14:02:05 -08003183#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003184#define DCC2 _MMIO(MCHBAR_MIRROR_BASE + 0x204)
Daniel Vetter656bfa32014-11-20 09:26:30 +01003185#define DCC2_MODIFIED_ENHANCED_DISABLE (1 << 20)
Eric Anholt673a3942008-07-30 12:06:12 -07003186
Ville Syrjälä646b4262014-04-25 20:14:30 +03003187/* Pineview MCH register contains DDR3 setting */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003188#define CSHRDDR3CTL _MMIO(MCHBAR_MIRROR_BASE + 0x1a8)
Li Peng95534262010-05-18 18:58:44 +08003189#define CSHRDDR3CTL_DDR3 (1 << 2)
3190
Ville Syrjälä646b4262014-04-25 20:14:30 +03003191/* 965 MCH register controlling DRAM channel configuration */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003192#define C0DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x206)
3193#define C1DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x606)
Eric Anholt673a3942008-07-30 12:06:12 -07003194
Ville Syrjälä646b4262014-04-25 20:14:30 +03003195/* snb MCH registers for reading the DRAM channel configuration */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003196#define MAD_DIMM_C0 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5004)
3197#define MAD_DIMM_C1 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5008)
3198#define MAD_DIMM_C2 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x500C)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003199#define MAD_DIMM_ECC_MASK (0x3 << 24)
3200#define MAD_DIMM_ECC_OFF (0x0 << 24)
3201#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
3202#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
3203#define MAD_DIMM_ECC_ON (0x3 << 24)
3204#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
3205#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
3206#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
3207#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
3208#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
3209#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
3210#define MAD_DIMM_A_SELECT (0x1 << 16)
3211/* DIMM sizes are in multiples of 256mb. */
3212#define MAD_DIMM_B_SIZE_SHIFT 8
3213#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
3214#define MAD_DIMM_A_SIZE_SHIFT 0
3215#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
3216
Ville Syrjälä646b4262014-04-25 20:14:30 +03003217/* snb MCH registers for priority tuning */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003218#define MCH_SSKPD _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5d10)
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01003219#define MCH_SSKPD_WM0_MASK 0x3f
3220#define MCH_SSKPD_WM0_VAL 0xc
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003221
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003222#define MCH_SECP_NRG_STTS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x592c)
Jesse Barnesec013e72013-08-20 10:29:23 +01003223
Keith Packardb11248d2009-06-11 22:28:56 -07003224/* Clocking configuration register */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003225#define CLKCFG _MMIO(MCHBAR_MIRROR_BASE + 0xc00)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003226#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
Keith Packardb11248d2009-06-11 22:28:56 -07003227#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
3228#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
3229#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
3230#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
Ville Syrjälä6f381232017-05-04 21:15:30 +03003231#define CLKCFG_FSB_1067_ALT (0 << 0) /* hrawclk 266 */
Keith Packardb11248d2009-06-11 22:28:56 -07003232#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
Ville Syrjälä6f381232017-05-04 21:15:30 +03003233/*
3234 * Note that on at least on ELK the below value is reported for both
3235 * 333 and 400 MHz BIOS FSB setting, but given that the gmch datasheet
3236 * lists only 200/266/333 MHz FSB as supported let's decode it as 333 MHz.
3237 */
3238#define CLKCFG_FSB_1333_ALT (4 << 0) /* hrawclk 333 */
Keith Packardb11248d2009-06-11 22:28:56 -07003239#define CLKCFG_FSB_MASK (7 << 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003240#define CLKCFG_MEM_533 (1 << 4)
3241#define CLKCFG_MEM_667 (2 << 4)
3242#define CLKCFG_MEM_800 (3 << 4)
3243#define CLKCFG_MEM_MASK (7 << 4)
3244
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003245#define HPLLVCO _MMIO(MCHBAR_MIRROR_BASE + 0xc38)
3246#define HPLLVCO_MOBILE _MMIO(MCHBAR_MIRROR_BASE + 0xc0f)
Ville Syrjälä34edce22015-05-22 11:22:33 +03003247
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003248#define TSC1 _MMIO(0x11001)
Jesse Barnesea056c12010-09-10 10:02:13 -07003249#define TSE (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003250#define TR1 _MMIO(0x11006)
3251#define TSFS _MMIO(0x11020)
Jesse Barnes7648fa92010-05-20 14:28:11 -07003252#define TSFS_SLOPE_MASK 0x0000ff00
3253#define TSFS_SLOPE_SHIFT 8
3254#define TSFS_INTR_MASK 0x000000ff
3255
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003256#define CRSTANDVID _MMIO(0x11100)
3257#define PXVFREQ(fstart) _MMIO(0x11110 + (fstart) * 4) /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003258#define PXVFREQ_PX_MASK 0x7f000000
3259#define PXVFREQ_PX_SHIFT 24
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003260#define VIDFREQ_BASE _MMIO(0x11110)
3261#define VIDFREQ1 _MMIO(0x11110) /* VIDFREQ1-4 (0x1111c) (Cantiga) */
3262#define VIDFREQ2 _MMIO(0x11114)
3263#define VIDFREQ3 _MMIO(0x11118)
3264#define VIDFREQ4 _MMIO(0x1111c)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003265#define VIDFREQ_P0_MASK 0x1f000000
3266#define VIDFREQ_P0_SHIFT 24
3267#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
3268#define VIDFREQ_P0_CSCLK_SHIFT 20
3269#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
3270#define VIDFREQ_P0_CRCLK_SHIFT 16
3271#define VIDFREQ_P1_MASK 0x00001f00
3272#define VIDFREQ_P1_SHIFT 8
3273#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
3274#define VIDFREQ_P1_CSCLK_SHIFT 4
3275#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003276#define INTTOEXT_BASE_ILK _MMIO(0x11300)
3277#define INTTOEXT_BASE _MMIO(0x11120) /* INTTOEXT1-8 (0x1113c) */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003278#define INTTOEXT_MAP3_SHIFT 24
3279#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
3280#define INTTOEXT_MAP2_SHIFT 16
3281#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
3282#define INTTOEXT_MAP1_SHIFT 8
3283#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
3284#define INTTOEXT_MAP0_SHIFT 0
3285#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003286#define MEMSWCTL _MMIO(0x11170) /* Ironlake only */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003287#define MEMCTL_CMD_MASK 0xe000
3288#define MEMCTL_CMD_SHIFT 13
3289#define MEMCTL_CMD_RCLK_OFF 0
3290#define MEMCTL_CMD_RCLK_ON 1
3291#define MEMCTL_CMD_CHFREQ 2
3292#define MEMCTL_CMD_CHVID 3
3293#define MEMCTL_CMD_VMMOFF 4
3294#define MEMCTL_CMD_VMMON 5
3295#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
3296 when command complete */
3297#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
3298#define MEMCTL_FREQ_SHIFT 8
3299#define MEMCTL_SFCAVM (1<<7)
3300#define MEMCTL_TGT_VID_MASK 0x007f
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003301#define MEMIHYST _MMIO(0x1117c)
3302#define MEMINTREN _MMIO(0x11180) /* 16 bits */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003303#define MEMINT_RSEXIT_EN (1<<8)
3304#define MEMINT_CX_SUPR_EN (1<<7)
3305#define MEMINT_CONT_BUSY_EN (1<<6)
3306#define MEMINT_AVG_BUSY_EN (1<<5)
3307#define MEMINT_EVAL_CHG_EN (1<<4)
3308#define MEMINT_MON_IDLE_EN (1<<3)
3309#define MEMINT_UP_EVAL_EN (1<<2)
3310#define MEMINT_DOWN_EVAL_EN (1<<1)
3311#define MEMINT_SW_CMD_EN (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003312#define MEMINTRSTR _MMIO(0x11182) /* 16 bits */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003313#define MEM_RSEXIT_MASK 0xc000
3314#define MEM_RSEXIT_SHIFT 14
3315#define MEM_CONT_BUSY_MASK 0x3000
3316#define MEM_CONT_BUSY_SHIFT 12
3317#define MEM_AVG_BUSY_MASK 0x0c00
3318#define MEM_AVG_BUSY_SHIFT 10
3319#define MEM_EVAL_CHG_MASK 0x0300
3320#define MEM_EVAL_BUSY_SHIFT 8
3321#define MEM_MON_IDLE_MASK 0x00c0
3322#define MEM_MON_IDLE_SHIFT 6
3323#define MEM_UP_EVAL_MASK 0x0030
3324#define MEM_UP_EVAL_SHIFT 4
3325#define MEM_DOWN_EVAL_MASK 0x000c
3326#define MEM_DOWN_EVAL_SHIFT 2
3327#define MEM_SW_CMD_MASK 0x0003
3328#define MEM_INT_STEER_GFX 0
3329#define MEM_INT_STEER_CMR 1
3330#define MEM_INT_STEER_SMI 2
3331#define MEM_INT_STEER_SCI 3
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003332#define MEMINTRSTS _MMIO(0x11184)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003333#define MEMINT_RSEXIT (1<<7)
3334#define MEMINT_CONT_BUSY (1<<6)
3335#define MEMINT_AVG_BUSY (1<<5)
3336#define MEMINT_EVAL_CHG (1<<4)
3337#define MEMINT_MON_IDLE (1<<3)
3338#define MEMINT_UP_EVAL (1<<2)
3339#define MEMINT_DOWN_EVAL (1<<1)
3340#define MEMINT_SW_CMD (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003341#define MEMMODECTL _MMIO(0x11190)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003342#define MEMMODE_BOOST_EN (1<<31)
3343#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
3344#define MEMMODE_BOOST_FREQ_SHIFT 24
3345#define MEMMODE_IDLE_MODE_MASK 0x00030000
3346#define MEMMODE_IDLE_MODE_SHIFT 16
3347#define MEMMODE_IDLE_MODE_EVAL 0
3348#define MEMMODE_IDLE_MODE_CONT 1
3349#define MEMMODE_HWIDLE_EN (1<<15)
3350#define MEMMODE_SWMODE_EN (1<<14)
3351#define MEMMODE_RCLK_GATE (1<<13)
3352#define MEMMODE_HW_UPDATE (1<<12)
3353#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
3354#define MEMMODE_FSTART_SHIFT 8
3355#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
3356#define MEMMODE_FMAX_SHIFT 4
3357#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003358#define RCBMAXAVG _MMIO(0x1119c)
3359#define MEMSWCTL2 _MMIO(0x1119e) /* Cantiga only */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003360#define SWMEMCMD_RENDER_OFF (0 << 13)
3361#define SWMEMCMD_RENDER_ON (1 << 13)
3362#define SWMEMCMD_SWFREQ (2 << 13)
3363#define SWMEMCMD_TARVID (3 << 13)
3364#define SWMEMCMD_VRM_OFF (4 << 13)
3365#define SWMEMCMD_VRM_ON (5 << 13)
3366#define CMDSTS (1<<12)
3367#define SFCAVM (1<<11)
3368#define SWFREQ_MASK 0x0380 /* P0-7 */
3369#define SWFREQ_SHIFT 7
3370#define TARVID_MASK 0x001f
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003371#define MEMSTAT_CTG _MMIO(0x111a0)
3372#define RCBMINAVG _MMIO(0x111a0)
3373#define RCUPEI _MMIO(0x111b0)
3374#define RCDNEI _MMIO(0x111b4)
3375#define RSTDBYCTL _MMIO(0x111b8)
Jesse Barnes88271da2011-01-05 12:01:24 -08003376#define RS1EN (1<<31)
3377#define RS2EN (1<<30)
3378#define RS3EN (1<<29)
3379#define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
3380#define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
3381#define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
3382#define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
3383#define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
3384#define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
3385#define RSX_STATUS_MASK (7<<20)
3386#define RSX_STATUS_ON (0<<20)
3387#define RSX_STATUS_RC1 (1<<20)
3388#define RSX_STATUS_RC1E (2<<20)
3389#define RSX_STATUS_RS1 (3<<20)
3390#define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
3391#define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
3392#define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
3393#define RSX_STATUS_RSVD2 (7<<20)
3394#define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
3395#define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
3396#define JRSC (1<<17) /* rsx coupled to cpu c-state */
3397#define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
3398#define RS1CONTSAV_MASK (3<<14)
3399#define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
3400#define RS1CONTSAV_RSVD (1<<14)
3401#define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
3402#define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
3403#define NORMSLEXLAT_MASK (3<<12)
3404#define SLOW_RS123 (0<<12)
3405#define SLOW_RS23 (1<<12)
3406#define SLOW_RS3 (2<<12)
3407#define NORMAL_RS123 (3<<12)
3408#define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
3409#define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
3410#define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
3411#define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
3412#define RS_CSTATE_MASK (3<<4)
3413#define RS_CSTATE_C367_RS1 (0<<4)
3414#define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
3415#define RS_CSTATE_RSVD (2<<4)
3416#define RS_CSTATE_C367_RS2 (3<<4)
3417#define REDSAVES (1<<3) /* no context save if was idle during rs0 */
3418#define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003419#define VIDCTL _MMIO(0x111c0)
3420#define VIDSTS _MMIO(0x111c8)
3421#define VIDSTART _MMIO(0x111cc) /* 8 bits */
3422#define MEMSTAT_ILK _MMIO(0x111f8)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003423#define MEMSTAT_VID_MASK 0x7f00
3424#define MEMSTAT_VID_SHIFT 8
3425#define MEMSTAT_PSTATE_MASK 0x00f8
3426#define MEMSTAT_PSTATE_SHIFT 3
3427#define MEMSTAT_MON_ACTV (1<<2)
3428#define MEMSTAT_SRC_CTL_MASK 0x0003
3429#define MEMSTAT_SRC_CTL_CORE 0
3430#define MEMSTAT_SRC_CTL_TRB 1
3431#define MEMSTAT_SRC_CTL_THM 2
3432#define MEMSTAT_SRC_CTL_STDBY 3
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003433#define RCPREVBSYTUPAVG _MMIO(0x113b8)
3434#define RCPREVBSYTDNAVG _MMIO(0x113bc)
3435#define PMMISC _MMIO(0x11214)
Jesse Barnesea056c12010-09-10 10:02:13 -07003436#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003437#define SDEW _MMIO(0x1124c)
3438#define CSIEW0 _MMIO(0x11250)
3439#define CSIEW1 _MMIO(0x11254)
3440#define CSIEW2 _MMIO(0x11258)
3441#define PEW(i) _MMIO(0x1125c + (i) * 4) /* 5 registers */
3442#define DEW(i) _MMIO(0x11270 + (i) * 4) /* 3 registers */
3443#define MCHAFE _MMIO(0x112c0)
3444#define CSIEC _MMIO(0x112e0)
3445#define DMIEC _MMIO(0x112e4)
3446#define DDREC _MMIO(0x112e8)
3447#define PEG0EC _MMIO(0x112ec)
3448#define PEG1EC _MMIO(0x112f0)
3449#define GFXEC _MMIO(0x112f4)
3450#define RPPREVBSYTUPAVG _MMIO(0x113b8)
3451#define RPPREVBSYTDNAVG _MMIO(0x113bc)
3452#define ECR _MMIO(0x11600)
Jesse Barnes7648fa92010-05-20 14:28:11 -07003453#define ECR_GPFE (1<<31)
3454#define ECR_IMONE (1<<30)
3455#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003456#define OGW0 _MMIO(0x11608)
3457#define OGW1 _MMIO(0x1160c)
3458#define EG0 _MMIO(0x11610)
3459#define EG1 _MMIO(0x11614)
3460#define EG2 _MMIO(0x11618)
3461#define EG3 _MMIO(0x1161c)
3462#define EG4 _MMIO(0x11620)
3463#define EG5 _MMIO(0x11624)
3464#define EG6 _MMIO(0x11628)
3465#define EG7 _MMIO(0x1162c)
3466#define PXW(i) _MMIO(0x11664 + (i) * 4) /* 4 registers */
3467#define PXWL(i) _MMIO(0x11680 + (i) * 8) /* 8 registers */
3468#define LCFUSE02 _MMIO(0x116c0)
Jesse Barnes7648fa92010-05-20 14:28:11 -07003469#define LCFUSE_HIV_MASK 0x000000ff
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003470#define CSIPLL0 _MMIO(0x12c10)
3471#define DDRMPLL1 _MMIO(0X12c20)
3472#define PEG_BAND_GAP_DATA _MMIO(0x14d68)
Eric Anholt7d573822009-01-02 13:33:00 -08003473
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003474#define GEN6_GT_THREAD_STATUS_REG _MMIO(0x13805c)
Chris Wilsonc4de7b02012-07-02 11:51:03 -03003475#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
Chris Wilsonc4de7b02012-07-02 11:51:03 -03003476
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003477#define GEN6_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5948)
3478#define BXT_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x7070)
3479#define GEN6_RP_STATE_LIMITS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5994)
3480#define GEN6_RP_STATE_CAP _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5998)
3481#define BXT_RP_STATE_CAP _MMIO(0x138170)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08003482
Ville Syrjälä8a292d02016-04-20 16:43:56 +03003483/*
3484 * Make these a multiple of magic 25 to avoid SNB (eg. Dell XPS
3485 * 8300) freezing up around GPU hangs. Looks as if even
3486 * scheduling/timer interrupts start misbehaving if the RPS
3487 * EI/thresholds are "bad", leading to a very sluggish or even
3488 * frozen machine.
3489 */
3490#define INTERVAL_1_28_US(us) roundup(((us) * 100) >> 7, 25)
Akash Goelde43ae92015-03-06 11:07:14 +05303491#define INTERVAL_1_33_US(us) (((us) * 3) >> 2)
Akash Goel26148bd2015-09-18 23:39:51 +05303492#define INTERVAL_0_833_US(us) (((us) * 6) / 5)
Akash Goelde43ae92015-03-06 11:07:14 +05303493#define GT_INTERVAL_FROM_US(dev_priv, us) (IS_GEN9(dev_priv) ? \
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02003494 (IS_GEN9_LP(dev_priv) ? \
Akash Goel26148bd2015-09-18 23:39:51 +05303495 INTERVAL_0_833_US(us) : \
3496 INTERVAL_1_33_US(us)) : \
Akash Goelde43ae92015-03-06 11:07:14 +05303497 INTERVAL_1_28_US(us))
3498
Akash Goel52530cb2016-04-23 00:05:44 +05303499#define INTERVAL_1_28_TO_US(interval) (((interval) << 7) / 100)
3500#define INTERVAL_1_33_TO_US(interval) (((interval) << 2) / 3)
3501#define INTERVAL_0_833_TO_US(interval) (((interval) * 5) / 6)
3502#define GT_PM_INTERVAL_TO_US(dev_priv, interval) (IS_GEN9(dev_priv) ? \
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02003503 (IS_GEN9_LP(dev_priv) ? \
Akash Goel52530cb2016-04-23 00:05:44 +05303504 INTERVAL_0_833_TO_US(interval) : \
3505 INTERVAL_1_33_TO_US(interval)) : \
3506 INTERVAL_1_28_TO_US(interval))
3507
Jesse Barnes585fb112008-07-29 11:54:06 -07003508/*
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08003509 * Logical Context regs
3510 */
Chris Wilsonec62ed32017-02-07 15:24:37 +00003511#define CCID _MMIO(0x2180)
3512#define CCID_EN BIT(0)
3513#define CCID_EXTENDED_STATE_RESTORE BIT(2)
3514#define CCID_EXTENDED_STATE_SAVE BIT(3)
Ville Syrjäläe8016052013-08-22 19:23:13 +03003515/*
3516 * Notes on SNB/IVB/VLV context size:
3517 * - Power context is saved elsewhere (LLC or stolen)
3518 * - Ring/execlist context is saved on SNB, not on IVB
3519 * - Extended context size already includes render context size
3520 * - We always need to follow the extended context size.
3521 * SNB BSpec has comments indicating that we should use the
3522 * render context size instead if execlists are disabled, but
3523 * based on empirical testing that's just nonsense.
3524 * - Pipelined/VF state is saved on SNB/IVB respectively
3525 * - GT1 size just indicates how much of render context
3526 * doesn't need saving on GT1
3527 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003528#define CXT_SIZE _MMIO(0x21a0)
Ville Syrjälä68d97532015-09-18 20:03:39 +03003529#define GEN6_CXT_POWER_SIZE(cxt_reg) (((cxt_reg) >> 24) & 0x3f)
3530#define GEN6_CXT_RING_SIZE(cxt_reg) (((cxt_reg) >> 18) & 0x3f)
3531#define GEN6_CXT_RENDER_SIZE(cxt_reg) (((cxt_reg) >> 12) & 0x3f)
3532#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) (((cxt_reg) >> 6) & 0x3f)
3533#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) (((cxt_reg) >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03003534#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
Ben Widawskyfe1cc682012-06-04 14:42:41 -07003535 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
3536 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003537#define GEN7_CXT_SIZE _MMIO(0x21a8)
Ville Syrjälä68d97532015-09-18 20:03:39 +03003538#define GEN7_CXT_POWER_SIZE(ctx_reg) (((ctx_reg) >> 25) & 0x7f)
3539#define GEN7_CXT_RING_SIZE(ctx_reg) (((ctx_reg) >> 22) & 0x7)
3540#define GEN7_CXT_RENDER_SIZE(ctx_reg) (((ctx_reg) >> 16) & 0x3f)
3541#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) (((ctx_reg) >> 9) & 0x7f)
3542#define GEN7_CXT_GT1_SIZE(ctx_reg) (((ctx_reg) >> 6) & 0x7)
3543#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) (((ctx_reg) >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03003544#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
Ben Widawsky4f91dd62012-07-18 10:10:09 -07003545 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
Ben Widawsky88976442013-11-02 21:07:05 -07003546
Zhi Wangc01fc532016-06-16 08:07:02 -04003547enum {
3548 INTEL_ADVANCED_CONTEXT = 0,
3549 INTEL_LEGACY_32B_CONTEXT,
3550 INTEL_ADVANCED_AD_CONTEXT,
3551 INTEL_LEGACY_64B_CONTEXT
3552};
3553
Mika Kuoppala2355cf02017-01-27 15:03:09 +02003554enum {
3555 FAULT_AND_HANG = 0,
3556 FAULT_AND_HALT, /* Debug only */
3557 FAULT_AND_STREAM,
3558 FAULT_AND_CONTINUE /* Unsupported */
3559};
3560
3561#define GEN8_CTX_VALID (1<<0)
3562#define GEN8_CTX_FORCE_PD_RESTORE (1<<1)
3563#define GEN8_CTX_FORCE_RESTORE (1<<2)
3564#define GEN8_CTX_L3LLC_COHERENT (1<<5)
3565#define GEN8_CTX_PRIVILEGE (1<<8)
Zhi Wangc01fc532016-06-16 08:07:02 -04003566#define GEN8_CTX_ADDRESSING_MODE_SHIFT 3
Zhi Wangc01fc532016-06-16 08:07:02 -04003567
Mika Kuoppala2355cf02017-01-27 15:03:09 +02003568#define GEN8_CTX_ID_SHIFT 32
3569#define GEN8_CTX_ID_WIDTH 21
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003570
3571#define CHV_CLK_CTL1 _MMIO(0x101100)
3572#define VLV_CLK_CTL2 _MMIO(0x101104)
3573#define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
3574
3575/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003576 * Overlay regs
3577 */
Imre Deakd965e7a2015-12-01 10:23:52 +02003578
3579#define OVADD _MMIO(0x30000)
3580#define DOVSTA _MMIO(0x30008)
3581#define OC_BUF (0x3<<20)
3582#define OGAMC5 _MMIO(0x30010)
3583#define OGAMC4 _MMIO(0x30014)
3584#define OGAMC3 _MMIO(0x30018)
Jesse Barnes585fb112008-07-29 11:54:06 -07003585#define OGAMC2 _MMIO(0x3001c)
3586#define OGAMC1 _MMIO(0x30020)
3587#define OGAMC0 _MMIO(0x30024)
Shuang He8bf1e9f2013-10-15 18:55:27 +01003588
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003589/*
Shuang He8bf1e9f2013-10-15 18:55:27 +01003590 * GEN9 clock gating regs
Daniel Vetterb4437a42013-10-16 22:55:54 +02003591 */
Shuang He8bf1e9f2013-10-15 18:55:27 +01003592#define GEN9_CLKGATE_DIS_0 _MMIO(0x46530)
3593#define PWM2_GATING_DIS (1 << 14)
3594#define PWM1_GATING_DIS (1 << 13)
Daniel Vetterb4437a42013-10-16 22:55:54 +02003595
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02003596/*
3597 * Display engine regs
3598 */
3599
3600/* Pipe A CRC regs */
3601#define _PIPE_CRC_CTL_A 0x60050
Daniel Vetterb4437a42013-10-16 22:55:54 +02003602#define PIPE_CRC_ENABLE (1 << 31)
3603/* ivb+ source selection */
3604#define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
3605#define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
3606#define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
3607/* ilk+ source selection */
3608#define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
3609#define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
3610#define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
3611/* embedded DP port on the north display block, reserved on ivb */
3612#define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
3613#define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
3614/* vlv source selection */
3615#define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
3616#define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
3617#define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
3618/* with DP port the pipe source is invalid */
3619#define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
3620#define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
Daniel Vetter52f843f2013-10-21 17:26:38 +02003621#define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
Daniel Vetterb4437a42013-10-16 22:55:54 +02003622/* gen3+ source selection */
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02003623#define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
3624#define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
3625#define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
3626/* with DP/TV port the pipe source is invalid */
3627#define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
3628#define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003629#define PIPE_CRC_SOURCE_TV_POST (5 << 28)
3630#define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
3631#define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
3632/* gen2 doesn't have source selection bits */
3633#define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
Shuang He8bf1e9f2013-10-15 18:55:27 +01003634
3635#define _PIPE_CRC_RES_1_A_IVB 0x60064
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02003636#define _PIPE_CRC_RES_2_A_IVB 0x60068
3637#define _PIPE_CRC_RES_3_A_IVB 0x6006c
3638#define _PIPE_CRC_RES_4_A_IVB 0x60070
3639#define _PIPE_CRC_RES_5_A_IVB 0x60074
3640
Shuang He8bf1e9f2013-10-15 18:55:27 +01003641#define _PIPE_CRC_RES_RED_A 0x60060
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003642#define _PIPE_CRC_RES_GREEN_A 0x60064
3643#define _PIPE_CRC_RES_BLUE_A 0x60068
3644#define _PIPE_CRC_RES_RES1_A_I915 0x6006c
3645#define _PIPE_CRC_RES_RES2_A_G4X 0x60080
3646
3647/* Pipe B CRC regs */
Shuang He8bf1e9f2013-10-15 18:55:27 +01003648#define _PIPE_CRC_RES_1_B_IVB 0x61064
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003649#define _PIPE_CRC_RES_2_B_IVB 0x61068
3650#define _PIPE_CRC_RES_3_B_IVB 0x6106c
3651#define _PIPE_CRC_RES_4_B_IVB 0x61070
3652#define _PIPE_CRC_RES_5_B_IVB 0x61074
3653
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02003654#define PIPE_CRC_CTL(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_CTL_A)
Jesse Barnes585fb112008-07-29 11:54:06 -07003655#define PIPE_CRC_RES_1_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_1_A_IVB)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003656#define PIPE_CRC_RES_2_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_2_A_IVB)
3657#define PIPE_CRC_RES_3_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_3_A_IVB)
3658#define PIPE_CRC_RES_4_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_4_A_IVB)
3659#define PIPE_CRC_RES_5_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_5_A_IVB)
3660
3661#define PIPE_CRC_RES_RED(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RED_A)
3662#define PIPE_CRC_RES_GREEN(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_GREEN_A)
3663#define PIPE_CRC_RES_BLUE(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_BLUE_A)
3664#define PIPE_CRC_RES_RES1_I915(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES1_A_I915)
Clint Taylorebb69c92014-09-30 10:30:22 -07003665#define PIPE_CRC_RES_RES2_G4X(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
Jesse Barnes585fb112008-07-29 11:54:06 -07003666
3667/* Pipe A timing regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003668#define _HTOTAL_A 0x60000
3669#define _HBLANK_A 0x60004
3670#define _HSYNC_A 0x60008
3671#define _VTOTAL_A 0x6000c
3672#define _VBLANK_A 0x60010
3673#define _VSYNC_A 0x60014
3674#define _PIPEASRC 0x6001c
3675#define _BCLRPAT_A 0x60020
3676#define _VSYNCSHIFT_A 0x60028
Clint Taylorebb69c92014-09-30 10:30:22 -07003677#define _PIPE_MULT_A 0x6002c
Daniel Vetter0529a0d2012-01-28 14:49:24 +01003678
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003679/* Pipe B timing regs */
3680#define _HTOTAL_B 0x61000
3681#define _HBLANK_B 0x61004
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03003682#define _HSYNC_B 0x61008
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003683#define _VTOTAL_B 0x6100c
3684#define _VBLANK_B 0x61010
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003685#define _VSYNC_B 0x61014
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003686#define _PIPEBSRC 0x6101c
3687#define _BCLRPAT_B 0x61020
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003688#define _VSYNCSHIFT_B 0x61028
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003689#define _PIPE_MULT_B 0x6102c
3690
3691#define TRANSCODER_A_OFFSET 0x60000
3692#define TRANSCODER_B_OFFSET 0x61000
3693#define TRANSCODER_C_OFFSET 0x62000
3694#define CHV_TRANSCODER_C_OFFSET 0x63000
3695#define TRANSCODER_EDP_OFFSET 0x6f000
3696
3697#define _MMIO_TRANS2(pipe, reg) _MMIO(dev_priv->info.trans_offsets[(pipe)] - \
3698 dev_priv->info.trans_offsets[TRANSCODER_A] + (reg) + \
Chris Wilson5eddb702010-09-11 13:48:45 +01003699 dev_priv->info.display_mmio_offset)
Rodrigo Vivic8f7df52014-11-14 08:52:36 -08003700
3701#define HTOTAL(trans) _MMIO_TRANS2(trans, _HTOTAL_A)
3702#define HBLANK(trans) _MMIO_TRANS2(trans, _HBLANK_A)
3703#define HSYNC(trans) _MMIO_TRANS2(trans, _HSYNC_A)
3704#define VTOTAL(trans) _MMIO_TRANS2(trans, _VTOTAL_A)
3705#define VBLANK(trans) _MMIO_TRANS2(trans, _VBLANK_A)
3706#define VSYNC(trans) _MMIO_TRANS2(trans, _VSYNC_A)
3707#define BCLRPAT(trans) _MMIO_TRANS2(trans, _BCLRPAT_A)
3708#define VSYNCSHIFT(trans) _MMIO_TRANS2(trans, _VSYNCSHIFT_A)
3709#define PIPESRC(trans) _MMIO_TRANS2(trans, _PIPEASRC)
3710#define PIPE_MULT(trans) _MMIO_TRANS2(trans, _PIPE_MULT_A)
3711
3712/* VLV eDP PSR registers */
3713#define _PSRCTLA (VLV_DISPLAY_BASE + 0x60090)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003714#define _PSRCTLB (VLV_DISPLAY_BASE + 0x61090)
Rodrigo Vivic8f7df52014-11-14 08:52:36 -08003715#define VLV_EDP_PSR_ENABLE (1<<0)
3716#define VLV_EDP_PSR_RESET (1<<1)
3717#define VLV_EDP_PSR_MODE_MASK (7<<2)
3718#define VLV_EDP_PSR_MODE_HW_TIMER (1<<3)
3719#define VLV_EDP_PSR_MODE_SW_TIMER (1<<2)
3720#define VLV_EDP_PSR_SINGLE_FRAME_UPDATE (1<<7)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003721#define VLV_EDP_PSR_ACTIVE_ENTRY (1<<8)
Rodrigo Vivic8f7df52014-11-14 08:52:36 -08003722#define VLV_EDP_PSR_SRC_TRANSMITTER_STATE (1<<9)
3723#define VLV_EDP_PSR_DBL_FRAME (1<<10)
3724#define VLV_EDP_PSR_FRAME_COUNT_MASK (0xff<<16)
3725#define VLV_EDP_PSR_IDLE_FRAME_SHIFT 16
3726#define VLV_PSRCTL(pipe) _MMIO_PIPE(pipe, _PSRCTLA, _PSRCTLB)
3727
3728#define _VSCSDPA (VLV_DISPLAY_BASE + 0x600a0)
3729#define _VSCSDPB (VLV_DISPLAY_BASE + 0x610a0)
3730#define VLV_EDP_PSR_SDP_FREQ_MASK (3<<30)
3731#define VLV_EDP_PSR_SDP_FREQ_ONCE (1<<31)
3732#define VLV_EDP_PSR_SDP_FREQ_EVFRAME (1<<30)
3733#define VLV_VSCSDP(pipe) _MMIO_PIPE(pipe, _VSCSDPA, _VSCSDPB)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003734
Rodrigo Vivic8f7df52014-11-14 08:52:36 -08003735#define _PSRSTATA (VLV_DISPLAY_BASE + 0x60094)
Ben Widawskyed8546a2013-11-04 22:45:05 -08003736#define _PSRSTATB (VLV_DISPLAY_BASE + 0x61094)
Ville Syrjälä443a3892015-11-11 20:34:15 +02003737#define VLV_EDP_PSR_LAST_STATE_MASK (7<<3)
3738#define VLV_EDP_PSR_CURR_STATE_MASK 7
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003739#define VLV_EDP_PSR_DISABLED (0<<0)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003740#define VLV_EDP_PSR_INACTIVE (1<<0)
Rodrigo Vivi82c56252014-06-12 10:16:42 -07003741#define VLV_EDP_PSR_IN_TRANS_TO_ACTIVE (2<<0)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003742#define VLV_EDP_PSR_ACTIVE_NORFB_UP (3<<0)
3743#define VLV_EDP_PSR_ACTIVE_SF_UPDATE (4<<0)
3744#define VLV_EDP_PSR_EXIT (5<<0)
3745#define VLV_EDP_PSR_IN_TRANS (1<<7)
3746#define VLV_PSRSTAT(pipe) _MMIO_PIPE(pipe, _PSRSTATA, _PSRSTATB)
3747
3748/* HSW+ eDP PSR registers */
3749#define HSW_EDP_PSR_BASE 0x64800
3750#define BDW_EDP_PSR_BASE 0x6f800
3751#define EDP_PSR_CTL _MMIO(dev_priv->psr_mmio_base + 0)
3752#define EDP_PSR_ENABLE (1<<31)
3753#define BDW_PSR_SINGLE_FRAME (1<<30)
3754#define EDP_PSR_LINK_STANDBY (1<<27)
3755#define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3<<25)
3756#define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0<<25)
3757#define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1<<25)
3758#define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2<<25)
3759#define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3<<25)
3760#define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
3761#define EDP_PSR_SKIP_AUX_EXIT (1<<12)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003762#define EDP_PSR_TP1_TP2_SEL (0<<11)
3763#define EDP_PSR_TP1_TP3_SEL (1<<11)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003764#define EDP_PSR_TP2_TP3_TIME_500us (0<<8)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003765#define EDP_PSR_TP2_TP3_TIME_100us (1<<8)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003766#define EDP_PSR_TP2_TP3_TIME_2500us (2<<8)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03003767#define EDP_PSR_TP2_TP3_TIME_0us (3<<8)
3768#define EDP_PSR_TP1_TIME_500us (0<<4)
3769#define EDP_PSR_TP1_TIME_100us (1<<4)
3770#define EDP_PSR_TP1_TIME_2500us (2<<4)
3771#define EDP_PSR_TP1_TIME_0us (3<<4)
3772#define EDP_PSR_IDLE_FRAME_SHIFT 0
3773
3774#define EDP_PSR_AUX_CTL _MMIO(dev_priv->psr_mmio_base + 0x10)
3775#define EDP_PSR_AUX_DATA(i) _MMIO(dev_priv->psr_mmio_base + 0x14 + (i) * 4) /* 5 registers */
3776
3777#define EDP_PSR_STATUS_CTL _MMIO(dev_priv->psr_mmio_base + 0x40)
3778#define EDP_PSR_STATUS_STATE_MASK (7<<29)
3779#define EDP_PSR_STATUS_STATE_IDLE (0<<29)
3780#define EDP_PSR_STATUS_STATE_SRDONACK (1<<29)
3781#define EDP_PSR_STATUS_STATE_SRDENT (2<<29)
3782#define EDP_PSR_STATUS_STATE_BUFOFF (3<<29)
3783#define EDP_PSR_STATUS_STATE_BUFON (4<<29)
3784#define EDP_PSR_STATUS_STATE_AUXACK (5<<29)
3785#define EDP_PSR_STATUS_STATE_SRDOFFACK (6<<29)
3786#define EDP_PSR_STATUS_LINK_MASK (3<<26)
3787#define EDP_PSR_STATUS_LINK_FULL_OFF (0<<26)
3788#define EDP_PSR_STATUS_LINK_FULL_ON (1<<26)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003789#define EDP_PSR_STATUS_LINK_STANDBY (2<<26)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03003790#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003791#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003792#define EDP_PSR_STATUS_COUNT_SHIFT 16
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003793#define EDP_PSR_STATUS_COUNT_MASK 0xf
3794#define EDP_PSR_STATUS_AUX_ERROR (1<<15)
3795#define EDP_PSR_STATUS_AUX_SENDING (1<<12)
3796#define EDP_PSR_STATUS_SENDING_IDLE (1<<9)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003797#define EDP_PSR_STATUS_SENDING_TP2_TP3 (1<<8)
Sonika Jindal474d1ec2015-04-02 11:02:44 +05303798#define EDP_PSR_STATUS_SENDING_TP1 (1<<4)
3799#define EDP_PSR_STATUS_IDLE_MASK 0xf
3800
3801#define EDP_PSR_PERF_CNT _MMIO(dev_priv->psr_mmio_base + 0x44)
3802#define EDP_PSR_PERF_CNT_MASK 0xffffff
3803
3804#define EDP_PSR_DEBUG_CTL _MMIO(dev_priv->psr_mmio_base + 0x60)
Nagaraju, Vathsala64332262017-01-13 06:01:24 +05303805#define EDP_PSR_DEBUG_MASK_MAX_SLEEP (1<<28)
3806#define EDP_PSR_DEBUG_MASK_LPSP (1<<27)
3807#define EDP_PSR_DEBUG_MASK_MEMUP (1<<26)
3808#define EDP_PSR_DEBUG_MASK_HPD (1<<25)
3809#define EDP_PSR_DEBUG_MASK_DISP_REG_WRITE (1<<16)
3810#define EDP_PSR_DEBUG_EXIT_ON_PIXEL_UNDERRUN (1<<15)
Jesse Barnes585fb112008-07-29 11:54:06 -07003811
Sonika Jindal474d1ec2015-04-02 11:02:44 +05303812#define EDP_PSR2_CTL _MMIO(0x6f900)
3813#define EDP_PSR2_ENABLE (1<<31)
3814#define EDP_SU_TRACK_ENABLE (1<<30)
3815#define EDP_MAX_SU_DISABLE_TIME(t) ((t)<<20)
3816#define EDP_MAX_SU_DISABLE_TIME_MASK (0x1f<<20)
3817#define EDP_PSR2_TP2_TIME_500 (0<<8)
3818#define EDP_PSR2_TP2_TIME_100 (1<<8)
3819#define EDP_PSR2_TP2_TIME_2500 (2<<8)
3820#define EDP_PSR2_TP2_TIME_50 (3<<8)
3821#define EDP_PSR2_TP2_TIME_MASK (3<<8)
3822#define EDP_PSR2_FRAME_BEFORE_SU_SHIFT 4
3823#define EDP_PSR2_FRAME_BEFORE_SU_MASK (0xf<<4)
3824#define EDP_PSR2_IDLE_MASK 0xf
Nagaraju, Vathsala64332262017-01-13 06:01:24 +05303825#define EDP_FRAMES_BEFORE_SU_ENTRY (1<<4)
Sonika Jindal474d1ec2015-04-02 11:02:44 +05303826
Nagaraju, Vathsala3fcb0ca2017-01-12 23:30:59 +05303827#define EDP_PSR2_STATUS_CTL _MMIO(0x6f940)
3828#define EDP_PSR2_STATUS_STATE_MASK (0xf<<28)
Nagaraju, Vathsala6ba1f9e2017-01-06 22:02:32 +05303829#define EDP_PSR2_STATUS_STATE_SHIFT 28
Jesse Barnes585fb112008-07-29 11:54:06 -07003830
3831/* VGA port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003832#define ADPA _MMIO(0x61100)
3833#define PCH_ADPA _MMIO(0xe1100)
3834#define VLV_ADPA _MMIO(VLV_DISPLAY_BASE + 0x61100)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02003835
Jesse Barnes585fb112008-07-29 11:54:06 -07003836#define ADPA_DAC_ENABLE (1<<31)
3837#define ADPA_DAC_DISABLE 0
3838#define ADPA_PIPE_SELECT_MASK (1<<30)
3839#define ADPA_PIPE_A_SELECT 0
3840#define ADPA_PIPE_B_SELECT (1<<30)
Keith Packard1519b992011-08-06 10:35:34 -07003841#define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02003842/* CPT uses bits 29:30 for pch transcoder select */
3843#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
3844#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
3845#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
3846#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
3847#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
3848#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
3849#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
3850#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
3851#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
3852#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
3853#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
3854#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
3855#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
3856#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
3857#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
3858#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
3859#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
3860#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
3861#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -07003862#define ADPA_USE_VGA_HVPOLARITY (1<<15)
3863#define ADPA_SETS_HVPOLARITY 0
Patrik Jakobsson60222c02013-03-05 19:09:37 +01003864#define ADPA_VSYNC_CNTL_DISABLE (1<<10)
Jesse Barnes585fb112008-07-29 11:54:06 -07003865#define ADPA_VSYNC_CNTL_ENABLE 0
Patrik Jakobsson60222c02013-03-05 19:09:37 +01003866#define ADPA_HSYNC_CNTL_DISABLE (1<<11)
Jesse Barnes585fb112008-07-29 11:54:06 -07003867#define ADPA_HSYNC_CNTL_ENABLE 0
3868#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
3869#define ADPA_VSYNC_ACTIVE_LOW 0
3870#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
3871#define ADPA_HSYNC_ACTIVE_LOW 0
3872#define ADPA_DPMS_MASK (~(3<<10))
3873#define ADPA_DPMS_ON (0<<10)
3874#define ADPA_DPMS_SUSPEND (1<<10)
3875#define ADPA_DPMS_STANDBY (2<<10)
3876#define ADPA_DPMS_OFF (3<<10)
3877
Chris Wilson939fe4d2010-10-09 10:33:26 +01003878
Jesse Barnes585fb112008-07-29 11:54:06 -07003879/* Hotplug control (945+ only) */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003880#define PORT_HOTPLUG_EN _MMIO(dev_priv->info.display_mmio_offset + 0x61110)
Daniel Vetter26739f12013-02-07 12:42:32 +01003881#define PORTB_HOTPLUG_INT_EN (1 << 29)
3882#define PORTC_HOTPLUG_INT_EN (1 << 28)
3883#define PORTD_HOTPLUG_INT_EN (1 << 27)
Jesse Barnes585fb112008-07-29 11:54:06 -07003884#define SDVOB_HOTPLUG_INT_EN (1 << 26)
3885#define SDVOC_HOTPLUG_INT_EN (1 << 25)
3886#define TV_HOTPLUG_INT_EN (1 << 18)
3887#define CRT_HOTPLUG_INT_EN (1 << 9)
Egbert Eiche5868a32013-02-28 04:17:12 -05003888#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
3889 PORTC_HOTPLUG_INT_EN | \
3890 PORTD_HOTPLUG_INT_EN | \
3891 SDVOC_HOTPLUG_INT_EN | \
3892 SDVOB_HOTPLUG_INT_EN | \
3893 CRT_HOTPLUG_INT_EN)
Jesse Barnes585fb112008-07-29 11:54:06 -07003894#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
Zhao Yakui771cb082009-03-03 18:07:52 +08003895#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
3896/* must use period 64 on GM45 according to docs */
3897#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
3898#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
3899#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
3900#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
3901#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
3902#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
3903#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
3904#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
3905#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
3906#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
3907#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
3908#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07003909
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003910#define PORT_HOTPLUG_STAT _MMIO(dev_priv->info.display_mmio_offset + 0x61114)
Daniel Vetter0ce99f72013-07-26 11:27:49 +02003911/*
Ville Syrjälä0780cd32016-02-10 19:59:05 +02003912 * HDMI/DP bits are g4x+
Daniel Vetter0ce99f72013-07-26 11:27:49 +02003913 *
3914 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
3915 * Please check the detailed lore in the commit message for for experimental
3916 * evidence.
3917 */
Ville Syrjälä0780cd32016-02-10 19:59:05 +02003918/* Bspec says GM45 should match G4X/VLV/CHV, but reality disagrees */
3919#define PORTD_HOTPLUG_LIVE_STATUS_GM45 (1 << 29)
3920#define PORTC_HOTPLUG_LIVE_STATUS_GM45 (1 << 28)
3921#define PORTB_HOTPLUG_LIVE_STATUS_GM45 (1 << 27)
3922/* G4X/VLV/CHV DP/HDMI bits again match Bspec */
3923#define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
Todd Previte232a6ee2014-01-23 00:13:41 -07003924#define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
Ville Syrjälä0780cd32016-02-10 19:59:05 +02003925#define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
Daniel Vetter26739f12013-02-07 12:42:32 +01003926#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
Daniel Vettera211b492014-06-05 09:36:23 +02003927#define PORTD_HOTPLUG_INT_LONG_PULSE (2 << 21)
3928#define PORTD_HOTPLUG_INT_SHORT_PULSE (1 << 21)
Daniel Vetter26739f12013-02-07 12:42:32 +01003929#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
Daniel Vettera211b492014-06-05 09:36:23 +02003930#define PORTC_HOTPLUG_INT_LONG_PULSE (2 << 19)
3931#define PORTC_HOTPLUG_INT_SHORT_PULSE (1 << 19)
Daniel Vetter26739f12013-02-07 12:42:32 +01003932#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
Daniel Vettera211b492014-06-05 09:36:23 +02003933#define PORTB_HOTPLUG_INT_LONG_PULSE (2 << 17)
3934#define PORTB_HOTPLUG_INT_SHORT_PLUSE (1 << 17)
Chris Wilson084b6122012-05-11 18:01:33 +01003935/* CRT/TV common between gen3+ */
Jesse Barnes585fb112008-07-29 11:54:06 -07003936#define CRT_HOTPLUG_INT_STATUS (1 << 11)
3937#define TV_HOTPLUG_INT_STATUS (1 << 10)
3938#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
3939#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
3940#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
3941#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
Daniel Vetter4aeebd72013-10-31 09:53:36 +01003942#define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
3943#define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
3944#define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
Imre Deakbfbdb422014-01-16 19:56:53 +02003945#define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
3946
Chris Wilson084b6122012-05-11 18:01:33 +01003947/* SDVO is different across gen3/4 */
3948#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
3949#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
Daniel Vetter4f7fd702013-06-24 21:33:28 +02003950/*
3951 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
3952 * since reality corrobates that they're the same as on gen3. But keep these
3953 * bits here (and the comment!) to help any other lost wanderers back onto the
3954 * right tracks.
3955 */
Chris Wilson084b6122012-05-11 18:01:33 +01003956#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
3957#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
3958#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
3959#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05003960#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
3961 SDVOB_HOTPLUG_INT_STATUS_G4X | \
3962 SDVOC_HOTPLUG_INT_STATUS_G4X | \
3963 PORTB_HOTPLUG_INT_STATUS | \
3964 PORTC_HOTPLUG_INT_STATUS | \
3965 PORTD_HOTPLUG_INT_STATUS)
3966
Egbert Eiche5868a32013-02-28 04:17:12 -05003967#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
3968 SDVOB_HOTPLUG_INT_STATUS_I915 | \
3969 SDVOC_HOTPLUG_INT_STATUS_I915 | \
3970 PORTB_HOTPLUG_INT_STATUS | \
3971 PORTC_HOTPLUG_INT_STATUS | \
3972 PORTD_HOTPLUG_INT_STATUS)
Jesse Barnes585fb112008-07-29 11:54:06 -07003973
Paulo Zanonic20cd312013-02-19 16:21:45 -03003974/* SDVO and HDMI port control.
3975 * The same register may be used for SDVO or HDMI */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003976#define _GEN3_SDVOB 0x61140
3977#define _GEN3_SDVOC 0x61160
3978#define GEN3_SDVOB _MMIO(_GEN3_SDVOB)
3979#define GEN3_SDVOC _MMIO(_GEN3_SDVOC)
Paulo Zanonic20cd312013-02-19 16:21:45 -03003980#define GEN4_HDMIB GEN3_SDVOB
3981#define GEN4_HDMIC GEN3_SDVOC
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003982#define VLV_HDMIB _MMIO(VLV_DISPLAY_BASE + 0x61140)
3983#define VLV_HDMIC _MMIO(VLV_DISPLAY_BASE + 0x61160)
3984#define CHV_HDMID _MMIO(VLV_DISPLAY_BASE + 0x6116C)
3985#define PCH_SDVOB _MMIO(0xe1140)
Paulo Zanonic20cd312013-02-19 16:21:45 -03003986#define PCH_HDMIB PCH_SDVOB
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003987#define PCH_HDMIC _MMIO(0xe1150)
3988#define PCH_HDMID _MMIO(0xe1160)
Paulo Zanonic20cd312013-02-19 16:21:45 -03003989
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003990#define PORT_DFT_I9XX _MMIO(0x61150)
Daniel Vetter84093602013-11-01 10:50:21 +01003991#define DC_BALANCE_RESET (1 << 25)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003992#define PORT_DFT2_G4X _MMIO(dev_priv->info.display_mmio_offset + 0x61154)
Daniel Vetter84093602013-11-01 10:50:21 +01003993#define DC_BALANCE_RESET_VLV (1 << 31)
Ville Syrjäläeb736672014-12-09 21:28:28 +02003994#define PIPE_SCRAMBLE_RESET_MASK ((1 << 14) | (0x3 << 0))
3995#define PIPE_C_SCRAMBLE_RESET (1 << 14) /* chv */
Daniel Vetter84093602013-11-01 10:50:21 +01003996#define PIPE_B_SCRAMBLE_RESET (1 << 1)
3997#define PIPE_A_SCRAMBLE_RESET (1 << 0)
3998
Paulo Zanonic20cd312013-02-19 16:21:45 -03003999/* Gen 3 SDVO bits: */
4000#define SDVO_ENABLE (1 << 31)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03004001#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
4002#define SDVO_PIPE_SEL_MASK (1 << 30)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004003#define SDVO_PIPE_B_SELECT (1 << 30)
4004#define SDVO_STALL_SELECT (1 << 29)
4005#define SDVO_INTERRUPT_ENABLE (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004006/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004007 * 915G/GM SDVO pixel multiplier.
Jesse Barnes585fb112008-07-29 11:54:06 -07004008 * Programmed value is multiplier - 1, up to 5x.
Jesse Barnes585fb112008-07-29 11:54:06 -07004009 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
4010 */
Paulo Zanonic20cd312013-02-19 16:21:45 -03004011#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
Jesse Barnes585fb112008-07-29 11:54:06 -07004012#define SDVO_PORT_MULTIPLY_SHIFT 23
Paulo Zanonic20cd312013-02-19 16:21:45 -03004013#define SDVO_PHASE_SELECT_MASK (15 << 19)
4014#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
4015#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
4016#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
4017#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
4018#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
4019#define SDVO_DETECTED (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07004020/* Bits to be preserved when writing */
Paulo Zanonic20cd312013-02-19 16:21:45 -03004021#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
4022 SDVO_INTERRUPT_ENABLE)
4023#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
4024
4025/* Gen 4 SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03004026#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
Ville Syrjälä18442d02013-09-13 16:00:08 +03004027#define SDVO_COLOR_FORMAT_MASK (7 << 26)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004028#define SDVO_ENCODING_SDVO (0 << 10)
4029#define SDVO_ENCODING_HDMI (2 << 10)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03004030#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
4031#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03004032#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03004033#define SDVO_AUDIO_ENABLE (1 << 6)
4034/* VSYNC/HSYNC bits new with 965, default is to be set */
4035#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
4036#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
4037
4038/* Gen 5 (IBX) SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03004039#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03004040#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
4041
4042/* Gen 6 (CPT) SDVO/HDMI bits: */
Paulo Zanonidc0fa712013-02-19 16:21:46 -03004043#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
4044#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004045
Chon Ming Lee44f37d12014-04-09 13:28:21 +03004046/* CHV SDVO/HDMI bits: */
4047#define SDVO_PIPE_SEL_CHV(pipe) ((pipe) << 24)
4048#define SDVO_PIPE_SEL_MASK_CHV (3 << 24)
4049
Jesse Barnes585fb112008-07-29 11:54:06 -07004050
4051/* DVO port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004052#define _DVOA 0x61120
4053#define DVOA _MMIO(_DVOA)
4054#define _DVOB 0x61140
4055#define DVOB _MMIO(_DVOB)
4056#define _DVOC 0x61160
4057#define DVOC _MMIO(_DVOC)
Jesse Barnes585fb112008-07-29 11:54:06 -07004058#define DVO_ENABLE (1 << 31)
4059#define DVO_PIPE_B_SELECT (1 << 30)
4060#define DVO_PIPE_STALL_UNUSED (0 << 28)
4061#define DVO_PIPE_STALL (1 << 28)
4062#define DVO_PIPE_STALL_TV (2 << 28)
4063#define DVO_PIPE_STALL_MASK (3 << 28)
4064#define DVO_USE_VGA_SYNC (1 << 15)
4065#define DVO_DATA_ORDER_I740 (0 << 14)
4066#define DVO_DATA_ORDER_FP (1 << 14)
4067#define DVO_VSYNC_DISABLE (1 << 11)
4068#define DVO_HSYNC_DISABLE (1 << 10)
4069#define DVO_VSYNC_TRISTATE (1 << 9)
4070#define DVO_HSYNC_TRISTATE (1 << 8)
4071#define DVO_BORDER_ENABLE (1 << 7)
4072#define DVO_DATA_ORDER_GBRG (1 << 6)
4073#define DVO_DATA_ORDER_RGGB (0 << 6)
4074#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
4075#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
4076#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
4077#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
4078#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
4079#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
4080#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
4081#define DVO_PRESERVE_MASK (0x7<<24)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004082#define DVOA_SRCDIM _MMIO(0x61124)
4083#define DVOB_SRCDIM _MMIO(0x61144)
4084#define DVOC_SRCDIM _MMIO(0x61164)
Jesse Barnes585fb112008-07-29 11:54:06 -07004085#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
4086#define DVO_SRCDIM_VERTICAL_SHIFT 0
4087
4088/* LVDS port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004089#define LVDS _MMIO(0x61180)
Jesse Barnes585fb112008-07-29 11:54:06 -07004090/*
4091 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
4092 * the DPLL semantics change when the LVDS is assigned to that pipe.
4093 */
4094#define LVDS_PORT_EN (1 << 31)
4095/* Selects pipe B for LVDS data. Must be set on pre-965. */
4096#define LVDS_PIPEB_SELECT (1 << 30)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08004097#define LVDS_PIPE_MASK (1 << 30)
Keith Packard1519b992011-08-06 10:35:34 -07004098#define LVDS_PIPE(pipe) ((pipe) << 30)
Zhao Yakui898822c2010-01-04 16:29:30 +08004099/* LVDS dithering flag on 965/g4x platform */
4100#define LVDS_ENABLE_DITHER (1 << 25)
Bryan Freedaa9b5002011-01-12 13:43:19 -08004101/* LVDS sync polarity flags. Set to invert (i.e. negative) */
4102#define LVDS_VSYNC_POLARITY (1 << 21)
4103#define LVDS_HSYNC_POLARITY (1 << 20)
4104
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08004105/* Enable border for unscaled (or aspect-scaled) display */
4106#define LVDS_BORDER_ENABLE (1 << 15)
Jesse Barnes585fb112008-07-29 11:54:06 -07004107/*
4108 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
4109 * pixel.
4110 */
4111#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
4112#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
4113#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
4114/*
4115 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
4116 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
4117 * on.
4118 */
4119#define LVDS_A3_POWER_MASK (3 << 6)
4120#define LVDS_A3_POWER_DOWN (0 << 6)
4121#define LVDS_A3_POWER_UP (3 << 6)
4122/*
4123 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
4124 * is set.
4125 */
4126#define LVDS_CLKB_POWER_MASK (3 << 4)
4127#define LVDS_CLKB_POWER_DOWN (0 << 4)
4128#define LVDS_CLKB_POWER_UP (3 << 4)
4129/*
4130 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
4131 * setting for whether we are in dual-channel mode. The B3 pair will
4132 * additionally only be powered up when LVDS_A3_POWER_UP is set.
4133 */
4134#define LVDS_B0B3_POWER_MASK (3 << 2)
4135#define LVDS_B0B3_POWER_DOWN (0 << 2)
4136#define LVDS_B0B3_POWER_UP (3 << 2)
4137
David Härdeman3c17fe42010-09-24 21:44:32 +02004138/* Video Data Island Packet control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004139#define VIDEO_DIP_DATA _MMIO(0x61178)
Yannick Guerrinifd0753c2015-02-28 17:20:41 +01004140/* Read the description of VIDEO_DIP_DATA (before Haswell) or VIDEO_DIP_ECC
Paulo Zanoniadf00b22012-09-25 13:23:34 -03004141 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
4142 * of the infoframe structure specified by CEA-861. */
4143#define VIDEO_DIP_DATA_SIZE 32
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004144#define VIDEO_DIP_VSC_DATA_SIZE 36
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004145#define VIDEO_DIP_CTL _MMIO(0x61170)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03004146/* Pre HSW: */
David Härdeman3c17fe42010-09-24 21:44:32 +02004147#define VIDEO_DIP_ENABLE (1 << 31)
Ville Syrjälä822cdc52014-01-23 23:15:34 +02004148#define VIDEO_DIP_PORT(port) ((port) << 29)
Paulo Zanoni3e6e6392012-05-04 17:18:19 -03004149#define VIDEO_DIP_PORT_MASK (3 << 29)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03004150#define VIDEO_DIP_ENABLE_GCP (1 << 25)
David Härdeman3c17fe42010-09-24 21:44:32 +02004151#define VIDEO_DIP_ENABLE_AVI (1 << 21)
4152#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03004153#define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
David Härdeman3c17fe42010-09-24 21:44:32 +02004154#define VIDEO_DIP_ENABLE_SPD (8 << 21)
4155#define VIDEO_DIP_SELECT_AVI (0 << 19)
4156#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
4157#define VIDEO_DIP_SELECT_SPD (3 << 19)
Jesse Barnes45187ac2011-08-03 09:22:55 -07004158#define VIDEO_DIP_SELECT_MASK (3 << 19)
David Härdeman3c17fe42010-09-24 21:44:32 +02004159#define VIDEO_DIP_FREQ_ONCE (0 << 16)
4160#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
4161#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
Paulo Zanoni60c5ea22012-05-04 17:18:22 -03004162#define VIDEO_DIP_FREQ_MASK (3 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03004163/* HSW and later: */
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03004164#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
4165#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03004166#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03004167#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
4168#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03004169#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
David Härdeman3c17fe42010-09-24 21:44:32 +02004170
Jesse Barnes585fb112008-07-29 11:54:06 -07004171/* Panel power sequencing */
Imre Deak44cb7342016-08-10 14:07:29 +03004172#define PPS_BASE 0x61200
4173#define VLV_PPS_BASE (VLV_DISPLAY_BASE + PPS_BASE)
4174#define PCH_PPS_BASE 0xC7200
4175
4176#define _MMIO_PPS(pps_idx, reg) _MMIO(dev_priv->pps_mmio_base - \
4177 PPS_BASE + (reg) + \
4178 (pps_idx) * 0x100)
4179
4180#define _PP_STATUS 0x61200
4181#define PP_STATUS(pps_idx) _MMIO_PPS(pps_idx, _PP_STATUS)
4182#define PP_ON (1 << 31)
Jesse Barnes585fb112008-07-29 11:54:06 -07004183/*
4184 * Indicates that all dependencies of the panel are on:
4185 *
4186 * - PLL enabled
4187 * - pipe enabled
4188 * - LVDS/DVOB/DVOC on
4189 */
Imre Deak44cb7342016-08-10 14:07:29 +03004190#define PP_READY (1 << 30)
4191#define PP_SEQUENCE_NONE (0 << 28)
4192#define PP_SEQUENCE_POWER_UP (1 << 28)
4193#define PP_SEQUENCE_POWER_DOWN (2 << 28)
4194#define PP_SEQUENCE_MASK (3 << 28)
4195#define PP_SEQUENCE_SHIFT 28
4196#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
4197#define PP_SEQUENCE_STATE_MASK 0x0000000f
Keith Packard99ea7122011-11-01 19:57:50 -07004198#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
4199#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
4200#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
4201#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
4202#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
4203#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
4204#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
4205#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
4206#define PP_SEQUENCE_STATE_RESET (0xf << 0)
Imre Deak44cb7342016-08-10 14:07:29 +03004207
4208#define _PP_CONTROL 0x61204
4209#define PP_CONTROL(pps_idx) _MMIO_PPS(pps_idx, _PP_CONTROL)
4210#define PANEL_UNLOCK_REGS (0xabcd << 16)
4211#define PANEL_UNLOCK_MASK (0xffff << 16)
4212#define BXT_POWER_CYCLE_DELAY_MASK 0x1f0
4213#define BXT_POWER_CYCLE_DELAY_SHIFT 4
4214#define EDP_FORCE_VDD (1 << 3)
4215#define EDP_BLC_ENABLE (1 << 2)
4216#define PANEL_POWER_RESET (1 << 1)
4217#define PANEL_POWER_OFF (0 << 0)
4218#define PANEL_POWER_ON (1 << 0)
Imre Deak44cb7342016-08-10 14:07:29 +03004219
4220#define _PP_ON_DELAYS 0x61208
4221#define PP_ON_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_ON_DELAYS)
Imre Deaked6143b82016-08-10 14:07:31 +03004222#define PANEL_PORT_SELECT_SHIFT 30
Imre Deak44cb7342016-08-10 14:07:29 +03004223#define PANEL_PORT_SELECT_MASK (3 << 30)
4224#define PANEL_PORT_SELECT_LVDS (0 << 30)
4225#define PANEL_PORT_SELECT_DPA (1 << 30)
4226#define PANEL_PORT_SELECT_DPC (2 << 30)
4227#define PANEL_PORT_SELECT_DPD (3 << 30)
4228#define PANEL_PORT_SELECT_VLV(port) ((port) << 30)
4229#define PANEL_POWER_UP_DELAY_MASK 0x1fff0000
4230#define PANEL_POWER_UP_DELAY_SHIFT 16
4231#define PANEL_LIGHT_ON_DELAY_MASK 0x1fff
4232#define PANEL_LIGHT_ON_DELAY_SHIFT 0
4233
4234#define _PP_OFF_DELAYS 0x6120C
4235#define PP_OFF_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_OFF_DELAYS)
4236#define PANEL_POWER_DOWN_DELAY_MASK 0x1fff0000
4237#define PANEL_POWER_DOWN_DELAY_SHIFT 16
4238#define PANEL_LIGHT_OFF_DELAY_MASK 0x1fff
4239#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
4240
4241#define _PP_DIVISOR 0x61210
4242#define PP_DIVISOR(pps_idx) _MMIO_PPS(pps_idx, _PP_DIVISOR)
4243#define PP_REFERENCE_DIVIDER_MASK 0xffffff00
4244#define PP_REFERENCE_DIVIDER_SHIFT 8
4245#define PANEL_POWER_CYCLE_DELAY_MASK 0x1f
4246#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
Jesse Barnes585fb112008-07-29 11:54:06 -07004247
4248/* Panel fitting */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004249#define PFIT_CONTROL _MMIO(dev_priv->info.display_mmio_offset + 0x61230)
Jesse Barnes585fb112008-07-29 11:54:06 -07004250#define PFIT_ENABLE (1 << 31)
4251#define PFIT_PIPE_MASK (3 << 29)
4252#define PFIT_PIPE_SHIFT 29
4253#define VERT_INTERP_DISABLE (0 << 10)
4254#define VERT_INTERP_BILINEAR (1 << 10)
4255#define VERT_INTERP_MASK (3 << 10)
4256#define VERT_AUTO_SCALE (1 << 9)
4257#define HORIZ_INTERP_DISABLE (0 << 6)
4258#define HORIZ_INTERP_BILINEAR (1 << 6)
4259#define HORIZ_INTERP_MASK (3 << 6)
4260#define HORIZ_AUTO_SCALE (1 << 5)
4261#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08004262#define PFIT_FILTER_FUZZY (0 << 24)
4263#define PFIT_SCALING_AUTO (0 << 26)
4264#define PFIT_SCALING_PROGRAMMED (1 << 26)
4265#define PFIT_SCALING_PILLAR (2 << 26)
4266#define PFIT_SCALING_LETTER (3 << 26)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004267#define PFIT_PGM_RATIOS _MMIO(dev_priv->info.display_mmio_offset + 0x61234)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08004268/* Pre-965 */
4269#define PFIT_VERT_SCALE_SHIFT 20
4270#define PFIT_VERT_SCALE_MASK 0xfff00000
4271#define PFIT_HORIZ_SCALE_SHIFT 4
4272#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
4273/* 965+ */
4274#define PFIT_VERT_SCALE_SHIFT_965 16
4275#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
4276#define PFIT_HORIZ_SCALE_SHIFT_965 0
4277#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
4278
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004279#define PFIT_AUTO_RATIOS _MMIO(dev_priv->info.display_mmio_offset + 0x61238)
Jesse Barnes585fb112008-07-29 11:54:06 -07004280
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004281#define _VLV_BLC_PWM_CTL2_A (dev_priv->info.display_mmio_offset + 0x61250)
4282#define _VLV_BLC_PWM_CTL2_B (dev_priv->info.display_mmio_offset + 0x61350)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004283#define VLV_BLC_PWM_CTL2(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
4284 _VLV_BLC_PWM_CTL2_B)
Jesse Barnes07bf1392013-10-31 18:55:50 +02004285
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004286#define _VLV_BLC_PWM_CTL_A (dev_priv->info.display_mmio_offset + 0x61254)
4287#define _VLV_BLC_PWM_CTL_B (dev_priv->info.display_mmio_offset + 0x61354)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004288#define VLV_BLC_PWM_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
4289 _VLV_BLC_PWM_CTL_B)
Jesse Barnes07bf1392013-10-31 18:55:50 +02004290
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004291#define _VLV_BLC_HIST_CTL_A (dev_priv->info.display_mmio_offset + 0x61260)
4292#define _VLV_BLC_HIST_CTL_B (dev_priv->info.display_mmio_offset + 0x61360)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004293#define VLV_BLC_HIST_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
4294 _VLV_BLC_HIST_CTL_B)
Jesse Barnes07bf1392013-10-31 18:55:50 +02004295
Jesse Barnes585fb112008-07-29 11:54:06 -07004296/* Backlight control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004297#define BLC_PWM_CTL2 _MMIO(dev_priv->info.display_mmio_offset + 0x61250) /* 965+ only */
Daniel Vetter7cf41602012-06-05 10:07:09 +02004298#define BLM_PWM_ENABLE (1 << 31)
4299#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
4300#define BLM_PIPE_SELECT (1 << 29)
4301#define BLM_PIPE_SELECT_IVB (3 << 29)
4302#define BLM_PIPE_A (0 << 29)
4303#define BLM_PIPE_B (1 << 29)
4304#define BLM_PIPE_C (2 << 29) /* ivb + */
Jani Nikula35ffda42013-04-25 16:49:25 +03004305#define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
4306#define BLM_TRANSCODER_B BLM_PIPE_B
4307#define BLM_TRANSCODER_C BLM_PIPE_C
4308#define BLM_TRANSCODER_EDP (3 << 29)
Daniel Vetter7cf41602012-06-05 10:07:09 +02004309#define BLM_PIPE(pipe) ((pipe) << 29)
4310#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
4311#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
4312#define BLM_PHASE_IN_ENABLE (1 << 25)
4313#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
4314#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
4315#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
4316#define BLM_PHASE_IN_COUNT_SHIFT (8)
4317#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
4318#define BLM_PHASE_IN_INCR_SHIFT (0)
4319#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004320#define BLC_PWM_CTL _MMIO(dev_priv->info.display_mmio_offset + 0x61254)
Takashi Iwaiba3820a2011-03-10 14:02:12 +01004321/*
4322 * This is the most significant 15 bits of the number of backlight cycles in a
4323 * complete cycle of the modulated backlight control.
4324 *
4325 * The actual value is this field multiplied by two.
4326 */
Daniel Vetter7cf41602012-06-05 10:07:09 +02004327#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
4328#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
4329#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
Jesse Barnes585fb112008-07-29 11:54:06 -07004330/*
4331 * This is the number of cycles out of the backlight modulation cycle for which
4332 * the backlight is on.
4333 *
4334 * This field must be no greater than the number of cycles in the complete
4335 * backlight modulation cycle.
4336 */
4337#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
4338#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
Daniel Vetter534b5a52012-06-05 10:07:08 +02004339#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
4340#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
Jesse Barnes585fb112008-07-29 11:54:06 -07004341
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004342#define BLC_HIST_CTL _MMIO(dev_priv->info.display_mmio_offset + 0x61260)
Jani Nikula2059ac32015-06-26 14:18:56 +03004343#define BLM_HISTOGRAM_ENABLE (1 << 31)
Jesse Barnes0eb96d62009-10-14 12:33:41 -07004344
Daniel Vetter7cf41602012-06-05 10:07:09 +02004345/* New registers for PCH-split platforms. Safe where new bits show up, the
4346 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004347#define BLC_PWM_CPU_CTL2 _MMIO(0x48250)
4348#define BLC_PWM_CPU_CTL _MMIO(0x48254)
Daniel Vetter7cf41602012-06-05 10:07:09 +02004349
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004350#define HSW_BLC_PWM2_CTL _MMIO(0x48350)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03004351
Daniel Vetter7cf41602012-06-05 10:07:09 +02004352/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
4353 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004354#define BLC_PWM_PCH_CTL1 _MMIO(0xc8250)
Daniel Vetter4b4147c2012-07-11 00:31:06 +02004355#define BLM_PCH_PWM_ENABLE (1 << 31)
Daniel Vetter7cf41602012-06-05 10:07:09 +02004356#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
4357#define BLM_PCH_POLARITY (1 << 29)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004358#define BLC_PWM_PCH_CTL2 _MMIO(0xc8254)
Daniel Vetter7cf41602012-06-05 10:07:09 +02004359
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004360#define UTIL_PIN_CTL _MMIO(0x48400)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03004361#define UTIL_PIN_ENABLE (1 << 31)
4362
Sunil Kamath022e4e52015-09-30 22:34:57 +05304363#define UTIL_PIN_PIPE(x) ((x) << 29)
4364#define UTIL_PIN_PIPE_MASK (3 << 29)
4365#define UTIL_PIN_MODE_PWM (1 << 24)
4366#define UTIL_PIN_MODE_MASK (0xf << 24)
4367#define UTIL_PIN_POLARITY (1 << 22)
4368
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304369/* BXT backlight register definition. */
Sunil Kamath022e4e52015-09-30 22:34:57 +05304370#define _BXT_BLC_PWM_CTL1 0xC8250
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304371#define BXT_BLC_PWM_ENABLE (1 << 31)
4372#define BXT_BLC_PWM_POLARITY (1 << 29)
Sunil Kamath022e4e52015-09-30 22:34:57 +05304373#define _BXT_BLC_PWM_FREQ1 0xC8254
4374#define _BXT_BLC_PWM_DUTY1 0xC8258
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304375
Sunil Kamath022e4e52015-09-30 22:34:57 +05304376#define _BXT_BLC_PWM_CTL2 0xC8350
4377#define _BXT_BLC_PWM_FREQ2 0xC8354
4378#define _BXT_BLC_PWM_DUTY2 0xC8358
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304379
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004380#define BXT_BLC_PWM_CTL(controller) _MMIO_PIPE(controller, \
Sunil Kamath022e4e52015-09-30 22:34:57 +05304381 _BXT_BLC_PWM_CTL1, _BXT_BLC_PWM_CTL2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004382#define BXT_BLC_PWM_FREQ(controller) _MMIO_PIPE(controller, \
Sunil Kamath022e4e52015-09-30 22:34:57 +05304383 _BXT_BLC_PWM_FREQ1, _BXT_BLC_PWM_FREQ2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004384#define BXT_BLC_PWM_DUTY(controller) _MMIO_PIPE(controller, \
Sunil Kamath022e4e52015-09-30 22:34:57 +05304385 _BXT_BLC_PWM_DUTY1, _BXT_BLC_PWM_DUTY2)
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304386
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004387#define PCH_GTC_CTL _MMIO(0xe7000)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03004388#define PCH_GTC_ENABLE (1 << 31)
4389
Jesse Barnes585fb112008-07-29 11:54:06 -07004390/* TV port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004391#define TV_CTL _MMIO(0x68000)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004392/* Enables the TV encoder */
Jesse Barnes585fb112008-07-29 11:54:06 -07004393# define TV_ENC_ENABLE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004394/* Sources the TV encoder input from pipe B instead of A. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004395# define TV_ENC_PIPEB_SELECT (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004396/* Outputs composite video (DAC A only) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004397# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004398/* Outputs SVideo video (DAC B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004399# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004400/* Outputs Component video (DAC A/B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004401# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004402/* Outputs Composite and SVideo (DAC A/B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004403# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
4404# define TV_TRILEVEL_SYNC (1 << 21)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004405/* Enables slow sync generation (945GM only) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004406# define TV_SLOW_SYNC (1 << 20)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004407/* Selects 4x oversampling for 480i and 576p */
Jesse Barnes585fb112008-07-29 11:54:06 -07004408# define TV_OVERSAMPLE_4X (0 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004409/* Selects 2x oversampling for 720p and 1080i */
Jesse Barnes585fb112008-07-29 11:54:06 -07004410# define TV_OVERSAMPLE_2X (1 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004411/* Selects no oversampling for 1080p */
Jesse Barnes585fb112008-07-29 11:54:06 -07004412# define TV_OVERSAMPLE_NONE (2 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004413/* Selects 8x oversampling */
Jesse Barnes585fb112008-07-29 11:54:06 -07004414# define TV_OVERSAMPLE_8X (3 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004415/* Selects progressive mode rather than interlaced */
Jesse Barnes585fb112008-07-29 11:54:06 -07004416# define TV_PROGRESSIVE (1 << 17)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004417/* Sets the colorburst to PAL mode. Required for non-M PAL modes. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004418# define TV_PAL_BURST (1 << 16)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004419/* Field for setting delay of Y compared to C */
Jesse Barnes585fb112008-07-29 11:54:06 -07004420# define TV_YC_SKEW_MASK (7 << 12)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004421/* Enables a fix for 480p/576p standard definition modes on the 915GM only */
Jesse Barnes585fb112008-07-29 11:54:06 -07004422# define TV_ENC_SDP_FIX (1 << 11)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004423/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004424 * Enables a fix for the 915GM only.
4425 *
4426 * Not sure what it does.
4427 */
4428# define TV_ENC_C0_FIX (1 << 10)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004429/* Bits that must be preserved by software */
Zhenyu Wangd2d9f232009-03-04 19:36:02 +08004430# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07004431# define TV_FUSE_STATE_MASK (3 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004432/* Read-only state that reports all features enabled */
Jesse Barnes585fb112008-07-29 11:54:06 -07004433# define TV_FUSE_STATE_ENABLED (0 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004434/* Read-only state that reports that Macrovision is disabled in hardware*/
Jesse Barnes585fb112008-07-29 11:54:06 -07004435# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004436/* Read-only state that reports that TV-out is disabled in hardware. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004437# define TV_FUSE_STATE_DISABLED (2 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004438/* Normal operation */
Jesse Barnes585fb112008-07-29 11:54:06 -07004439# define TV_TEST_MODE_NORMAL (0 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004440/* Encoder test pattern 1 - combo pattern */
Jesse Barnes585fb112008-07-29 11:54:06 -07004441# define TV_TEST_MODE_PATTERN_1 (1 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004442/* Encoder test pattern 2 - full screen vertical 75% color bars */
Jesse Barnes585fb112008-07-29 11:54:06 -07004443# define TV_TEST_MODE_PATTERN_2 (2 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004444/* Encoder test pattern 3 - full screen horizontal 75% color bars */
Jesse Barnes585fb112008-07-29 11:54:06 -07004445# define TV_TEST_MODE_PATTERN_3 (3 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004446/* Encoder test pattern 4 - random noise */
Jesse Barnes585fb112008-07-29 11:54:06 -07004447# define TV_TEST_MODE_PATTERN_4 (4 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004448/* Encoder test pattern 5 - linear color ramps */
Jesse Barnes585fb112008-07-29 11:54:06 -07004449# define TV_TEST_MODE_PATTERN_5 (5 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004450/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004451 * This test mode forces the DACs to 50% of full output.
4452 *
4453 * This is used for load detection in combination with TVDAC_SENSE_MASK
4454 */
4455# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
4456# define TV_TEST_MODE_MASK (7 << 0)
4457
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004458#define TV_DAC _MMIO(0x68004)
Chris Wilsonb8ed2a42010-09-05 00:43:42 +01004459# define TV_DAC_SAVE 0x00ffff00
Ville Syrjälä646b4262014-04-25 20:14:30 +03004460/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004461 * Reports that DAC state change logic has reported change (RO).
4462 *
4463 * This gets cleared when TV_DAC_STATE_EN is cleared
4464*/
4465# define TVDAC_STATE_CHG (1 << 31)
4466# define TVDAC_SENSE_MASK (7 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004467/* Reports that DAC A voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07004468# define TVDAC_A_SENSE (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004469/* Reports that DAC B voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07004470# define TVDAC_B_SENSE (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004471/* Reports that DAC C voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07004472# define TVDAC_C_SENSE (1 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004473/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004474 * Enables DAC state detection logic, for load-based TV detection.
4475 *
4476 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
4477 * to off, for load detection to work.
4478 */
4479# define TVDAC_STATE_CHG_EN (1 << 27)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004480/* Sets the DAC A sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07004481# define TVDAC_A_SENSE_CTL (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004482/* Sets the DAC B sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07004483# define TVDAC_B_SENSE_CTL (1 << 25)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004484/* Sets the DAC C sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07004485# define TVDAC_C_SENSE_CTL (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004486/* Overrides the ENC_ENABLE and DAC voltage levels */
Jesse Barnes585fb112008-07-29 11:54:06 -07004487# define DAC_CTL_OVERRIDE (1 << 7)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004488/* Sets the slew rate. Must be preserved in software */
Jesse Barnes585fb112008-07-29 11:54:06 -07004489# define ENC_TVDAC_SLEW_FAST (1 << 6)
4490# define DAC_A_1_3_V (0 << 4)
4491# define DAC_A_1_1_V (1 << 4)
4492# define DAC_A_0_7_V (2 << 4)
Ma Lingcb66c692009-05-31 16:58:32 +08004493# define DAC_A_MASK (3 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07004494# define DAC_B_1_3_V (0 << 2)
4495# define DAC_B_1_1_V (1 << 2)
4496# define DAC_B_0_7_V (2 << 2)
Ma Lingcb66c692009-05-31 16:58:32 +08004497# define DAC_B_MASK (3 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07004498# define DAC_C_1_3_V (0 << 0)
4499# define DAC_C_1_1_V (1 << 0)
4500# define DAC_C_0_7_V (2 << 0)
Ma Lingcb66c692009-05-31 16:58:32 +08004501# define DAC_C_MASK (3 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07004502
Ville Syrjälä646b4262014-04-25 20:14:30 +03004503/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004504 * CSC coefficients are stored in a floating point format with 9 bits of
4505 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
4506 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
4507 * -1 (0x3) being the only legal negative value.
4508 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004509#define TV_CSC_Y _MMIO(0x68010)
Jesse Barnes585fb112008-07-29 11:54:06 -07004510# define TV_RY_MASK 0x07ff0000
4511# define TV_RY_SHIFT 16
4512# define TV_GY_MASK 0x00000fff
4513# define TV_GY_SHIFT 0
4514
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004515#define TV_CSC_Y2 _MMIO(0x68014)
Jesse Barnes585fb112008-07-29 11:54:06 -07004516# define TV_BY_MASK 0x07ff0000
4517# define TV_BY_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004518/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004519 * Y attenuation for component video.
4520 *
4521 * Stored in 1.9 fixed point.
4522 */
4523# define TV_AY_MASK 0x000003ff
4524# define TV_AY_SHIFT 0
4525
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004526#define TV_CSC_U _MMIO(0x68018)
Jesse Barnes585fb112008-07-29 11:54:06 -07004527# define TV_RU_MASK 0x07ff0000
4528# define TV_RU_SHIFT 16
4529# define TV_GU_MASK 0x000007ff
4530# define TV_GU_SHIFT 0
4531
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004532#define TV_CSC_U2 _MMIO(0x6801c)
Jesse Barnes585fb112008-07-29 11:54:06 -07004533# define TV_BU_MASK 0x07ff0000
4534# define TV_BU_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004535/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004536 * U attenuation for component video.
4537 *
4538 * Stored in 1.9 fixed point.
4539 */
4540# define TV_AU_MASK 0x000003ff
4541# define TV_AU_SHIFT 0
4542
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004543#define TV_CSC_V _MMIO(0x68020)
Jesse Barnes585fb112008-07-29 11:54:06 -07004544# define TV_RV_MASK 0x0fff0000
4545# define TV_RV_SHIFT 16
4546# define TV_GV_MASK 0x000007ff
4547# define TV_GV_SHIFT 0
4548
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004549#define TV_CSC_V2 _MMIO(0x68024)
Jesse Barnes585fb112008-07-29 11:54:06 -07004550# define TV_BV_MASK 0x07ff0000
4551# define TV_BV_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004552/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004553 * V attenuation for component video.
4554 *
4555 * Stored in 1.9 fixed point.
4556 */
4557# define TV_AV_MASK 0x000007ff
4558# define TV_AV_SHIFT 0
4559
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004560#define TV_CLR_KNOBS _MMIO(0x68028)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004561/* 2s-complement brightness adjustment */
Jesse Barnes585fb112008-07-29 11:54:06 -07004562# define TV_BRIGHTNESS_MASK 0xff000000
4563# define TV_BRIGHTNESS_SHIFT 24
Ville Syrjälä646b4262014-04-25 20:14:30 +03004564/* Contrast adjustment, as a 2.6 unsigned floating point number */
Jesse Barnes585fb112008-07-29 11:54:06 -07004565# define TV_CONTRAST_MASK 0x00ff0000
4566# define TV_CONTRAST_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004567/* Saturation adjustment, as a 2.6 unsigned floating point number */
Jesse Barnes585fb112008-07-29 11:54:06 -07004568# define TV_SATURATION_MASK 0x0000ff00
4569# define TV_SATURATION_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03004570/* Hue adjustment, as an integer phase angle in degrees */
Jesse Barnes585fb112008-07-29 11:54:06 -07004571# define TV_HUE_MASK 0x000000ff
4572# define TV_HUE_SHIFT 0
4573
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004574#define TV_CLR_LEVEL _MMIO(0x6802c)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004575/* Controls the DAC level for black */
Jesse Barnes585fb112008-07-29 11:54:06 -07004576# define TV_BLACK_LEVEL_MASK 0x01ff0000
4577# define TV_BLACK_LEVEL_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004578/* Controls the DAC level for blanking */
Jesse Barnes585fb112008-07-29 11:54:06 -07004579# define TV_BLANK_LEVEL_MASK 0x000001ff
4580# define TV_BLANK_LEVEL_SHIFT 0
4581
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004582#define TV_H_CTL_1 _MMIO(0x68030)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004583/* Number of pixels in the hsync. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004584# define TV_HSYNC_END_MASK 0x1fff0000
4585# define TV_HSYNC_END_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004586/* Total number of pixels minus one in the line (display and blanking). */
Jesse Barnes585fb112008-07-29 11:54:06 -07004587# define TV_HTOTAL_MASK 0x00001fff
4588# define TV_HTOTAL_SHIFT 0
4589
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004590#define TV_H_CTL_2 _MMIO(0x68034)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004591/* Enables the colorburst (needed for non-component color) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004592# define TV_BURST_ENA (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004593/* Offset of the colorburst from the start of hsync, in pixels minus one. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004594# define TV_HBURST_START_SHIFT 16
4595# define TV_HBURST_START_MASK 0x1fff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03004596/* Length of the colorburst */
Jesse Barnes585fb112008-07-29 11:54:06 -07004597# define TV_HBURST_LEN_SHIFT 0
4598# define TV_HBURST_LEN_MASK 0x0001fff
4599
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004600#define TV_H_CTL_3 _MMIO(0x68038)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004601/* End of hblank, measured in pixels minus one from start of hsync */
Jesse Barnes585fb112008-07-29 11:54:06 -07004602# define TV_HBLANK_END_SHIFT 16
4603# define TV_HBLANK_END_MASK 0x1fff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03004604/* Start of hblank, measured in pixels minus one from start of hsync */
Jesse Barnes585fb112008-07-29 11:54:06 -07004605# define TV_HBLANK_START_SHIFT 0
4606# define TV_HBLANK_START_MASK 0x0001fff
4607
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004608#define TV_V_CTL_1 _MMIO(0x6803c)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004609/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07004610# define TV_NBR_END_SHIFT 16
4611# define TV_NBR_END_MASK 0x07ff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03004612/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07004613# define TV_VI_END_F1_SHIFT 8
4614# define TV_VI_END_F1_MASK 0x00003f00
Ville Syrjälä646b4262014-04-25 20:14:30 +03004615/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07004616# define TV_VI_END_F2_SHIFT 0
4617# define TV_VI_END_F2_MASK 0x0000003f
4618
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004619#define TV_V_CTL_2 _MMIO(0x68040)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004620/* Length of vsync, in half lines */
Jesse Barnes585fb112008-07-29 11:54:06 -07004621# define TV_VSYNC_LEN_MASK 0x07ff0000
4622# define TV_VSYNC_LEN_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004623/* Offset of the start of vsync in field 1, measured in one less than the
Jesse Barnes585fb112008-07-29 11:54:06 -07004624 * number of half lines.
4625 */
4626# define TV_VSYNC_START_F1_MASK 0x00007f00
4627# define TV_VSYNC_START_F1_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03004628/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004629 * Offset of the start of vsync in field 2, measured in one less than the
4630 * number of half lines.
4631 */
4632# define TV_VSYNC_START_F2_MASK 0x0000007f
4633# define TV_VSYNC_START_F2_SHIFT 0
4634
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004635#define TV_V_CTL_3 _MMIO(0x68044)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004636/* Enables generation of the equalization signal */
Jesse Barnes585fb112008-07-29 11:54:06 -07004637# define TV_EQUAL_ENA (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004638/* Length of vsync, in half lines */
Jesse Barnes585fb112008-07-29 11:54:06 -07004639# define TV_VEQ_LEN_MASK 0x007f0000
4640# define TV_VEQ_LEN_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004641/* Offset of the start of equalization in field 1, measured in one less than
Jesse Barnes585fb112008-07-29 11:54:06 -07004642 * the number of half lines.
4643 */
4644# define TV_VEQ_START_F1_MASK 0x0007f00
4645# define TV_VEQ_START_F1_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03004646/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004647 * Offset of the start of equalization in field 2, measured in one less than
4648 * the number of half lines.
4649 */
4650# define TV_VEQ_START_F2_MASK 0x000007f
4651# define TV_VEQ_START_F2_SHIFT 0
4652
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004653#define TV_V_CTL_4 _MMIO(0x68048)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004654/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004655 * Offset to start of vertical colorburst, measured in one less than the
4656 * number of lines from vertical start.
4657 */
4658# define TV_VBURST_START_F1_MASK 0x003f0000
4659# define TV_VBURST_START_F1_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004660/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004661 * Offset to the end of vertical colorburst, measured in one less than the
4662 * number of lines from the start of NBR.
4663 */
4664# define TV_VBURST_END_F1_MASK 0x000000ff
4665# define TV_VBURST_END_F1_SHIFT 0
4666
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004667#define TV_V_CTL_5 _MMIO(0x6804c)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004668/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004669 * Offset to start of vertical colorburst, measured in one less than the
4670 * number of lines from vertical start.
4671 */
4672# define TV_VBURST_START_F2_MASK 0x003f0000
4673# define TV_VBURST_START_F2_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004674/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004675 * Offset to the end of vertical colorburst, measured in one less than the
4676 * number of lines from the start of NBR.
4677 */
4678# define TV_VBURST_END_F2_MASK 0x000000ff
4679# define TV_VBURST_END_F2_SHIFT 0
4680
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004681#define TV_V_CTL_6 _MMIO(0x68050)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004682/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004683 * Offset to start of vertical colorburst, measured in one less than the
4684 * number of lines from vertical start.
4685 */
4686# define TV_VBURST_START_F3_MASK 0x003f0000
4687# define TV_VBURST_START_F3_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004688/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004689 * Offset to the end of vertical colorburst, measured in one less than the
4690 * number of lines from the start of NBR.
4691 */
4692# define TV_VBURST_END_F3_MASK 0x000000ff
4693# define TV_VBURST_END_F3_SHIFT 0
4694
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004695#define TV_V_CTL_7 _MMIO(0x68054)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004696/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004697 * Offset to start of vertical colorburst, measured in one less than the
4698 * number of lines from vertical start.
4699 */
4700# define TV_VBURST_START_F4_MASK 0x003f0000
4701# define TV_VBURST_START_F4_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004702/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004703 * Offset to the end of vertical colorburst, measured in one less than the
4704 * number of lines from the start of NBR.
4705 */
4706# define TV_VBURST_END_F4_MASK 0x000000ff
4707# define TV_VBURST_END_F4_SHIFT 0
4708
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004709#define TV_SC_CTL_1 _MMIO(0x68060)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004710/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004711# define TV_SC_DDA1_EN (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004712/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004713# define TV_SC_DDA2_EN (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004714/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004715# define TV_SC_DDA3_EN (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004716/* Sets the subcarrier DDA to reset frequency every other field */
Jesse Barnes585fb112008-07-29 11:54:06 -07004717# define TV_SC_RESET_EVERY_2 (0 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004718/* Sets the subcarrier DDA to reset frequency every fourth field */
Jesse Barnes585fb112008-07-29 11:54:06 -07004719# define TV_SC_RESET_EVERY_4 (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004720/* Sets the subcarrier DDA to reset frequency every eighth field */
Jesse Barnes585fb112008-07-29 11:54:06 -07004721# define TV_SC_RESET_EVERY_8 (2 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004722/* Sets the subcarrier DDA to never reset the frequency */
Jesse Barnes585fb112008-07-29 11:54:06 -07004723# define TV_SC_RESET_NEVER (3 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004724/* Sets the peak amplitude of the colorburst.*/
Jesse Barnes585fb112008-07-29 11:54:06 -07004725# define TV_BURST_LEVEL_MASK 0x00ff0000
4726# define TV_BURST_LEVEL_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004727/* Sets the increment of the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004728# define TV_SCDDA1_INC_MASK 0x00000fff
4729# define TV_SCDDA1_INC_SHIFT 0
4730
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004731#define TV_SC_CTL_2 _MMIO(0x68064)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004732/* Sets the rollover for the second subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004733# define TV_SCDDA2_SIZE_MASK 0x7fff0000
4734# define TV_SCDDA2_SIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004735/* Sets the increent of the second subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004736# define TV_SCDDA2_INC_MASK 0x00007fff
4737# define TV_SCDDA2_INC_SHIFT 0
4738
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004739#define TV_SC_CTL_3 _MMIO(0x68068)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004740/* Sets the rollover for the third subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004741# define TV_SCDDA3_SIZE_MASK 0x7fff0000
4742# define TV_SCDDA3_SIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004743/* Sets the increent of the third subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004744# define TV_SCDDA3_INC_MASK 0x00007fff
4745# define TV_SCDDA3_INC_SHIFT 0
4746
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004747#define TV_WIN_POS _MMIO(0x68070)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004748/* X coordinate of the display from the start of horizontal active */
Jesse Barnes585fb112008-07-29 11:54:06 -07004749# define TV_XPOS_MASK 0x1fff0000
4750# define TV_XPOS_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004751/* Y coordinate of the display from the start of vertical active (NBR) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004752# define TV_YPOS_MASK 0x00000fff
4753# define TV_YPOS_SHIFT 0
4754
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004755#define TV_WIN_SIZE _MMIO(0x68074)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004756/* Horizontal size of the display window, measured in pixels*/
Jesse Barnes585fb112008-07-29 11:54:06 -07004757# define TV_XSIZE_MASK 0x1fff0000
4758# define TV_XSIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004759/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004760 * Vertical size of the display window, measured in pixels.
4761 *
4762 * Must be even for interlaced modes.
4763 */
4764# define TV_YSIZE_MASK 0x00000fff
4765# define TV_YSIZE_SHIFT 0
4766
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004767#define TV_FILTER_CTL_1 _MMIO(0x68080)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004768/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004769 * Enables automatic scaling calculation.
4770 *
4771 * If set, the rest of the registers are ignored, and the calculated values can
4772 * be read back from the register.
4773 */
4774# define TV_AUTO_SCALE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004775/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004776 * Disables the vertical filter.
4777 *
4778 * This is required on modes more than 1024 pixels wide */
4779# define TV_V_FILTER_BYPASS (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004780/* Enables adaptive vertical filtering */
Jesse Barnes585fb112008-07-29 11:54:06 -07004781# define TV_VADAPT (1 << 28)
4782# define TV_VADAPT_MODE_MASK (3 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004783/* Selects the least adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07004784# define TV_VADAPT_MODE_LEAST (0 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004785/* Selects the moderately adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07004786# define TV_VADAPT_MODE_MODERATE (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004787/* Selects the most adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07004788# define TV_VADAPT_MODE_MOST (3 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004789/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004790 * Sets the horizontal scaling factor.
4791 *
4792 * This should be the fractional part of the horizontal scaling factor divided
4793 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
4794 *
4795 * (src width - 1) / ((oversample * dest width) - 1)
4796 */
4797# define TV_HSCALE_FRAC_MASK 0x00003fff
4798# define TV_HSCALE_FRAC_SHIFT 0
4799
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004800#define TV_FILTER_CTL_2 _MMIO(0x68084)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004801/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004802 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
4803 *
4804 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
4805 */
4806# define TV_VSCALE_INT_MASK 0x00038000
4807# define TV_VSCALE_INT_SHIFT 15
Ville Syrjälä646b4262014-04-25 20:14:30 +03004808/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004809 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
4810 *
4811 * \sa TV_VSCALE_INT_MASK
4812 */
4813# define TV_VSCALE_FRAC_MASK 0x00007fff
4814# define TV_VSCALE_FRAC_SHIFT 0
4815
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004816#define TV_FILTER_CTL_3 _MMIO(0x68088)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004817/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004818 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
4819 *
4820 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
4821 *
4822 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
4823 */
4824# define TV_VSCALE_IP_INT_MASK 0x00038000
4825# define TV_VSCALE_IP_INT_SHIFT 15
Ville Syrjälä646b4262014-04-25 20:14:30 +03004826/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004827 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
4828 *
4829 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
4830 *
4831 * \sa TV_VSCALE_IP_INT_MASK
4832 */
4833# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
4834# define TV_VSCALE_IP_FRAC_SHIFT 0
4835
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004836#define TV_CC_CONTROL _MMIO(0x68090)
Jesse Barnes585fb112008-07-29 11:54:06 -07004837# define TV_CC_ENABLE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004838/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004839 * Specifies which field to send the CC data in.
4840 *
4841 * CC data is usually sent in field 0.
4842 */
4843# define TV_CC_FID_MASK (1 << 27)
4844# define TV_CC_FID_SHIFT 27
Ville Syrjälä646b4262014-04-25 20:14:30 +03004845/* Sets the horizontal position of the CC data. Usually 135. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004846# define TV_CC_HOFF_MASK 0x03ff0000
4847# define TV_CC_HOFF_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004848/* Sets the vertical position of the CC data. Usually 21 */
Jesse Barnes585fb112008-07-29 11:54:06 -07004849# define TV_CC_LINE_MASK 0x0000003f
4850# define TV_CC_LINE_SHIFT 0
4851
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004852#define TV_CC_DATA _MMIO(0x68094)
Jesse Barnes585fb112008-07-29 11:54:06 -07004853# define TV_CC_RDY (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004854/* Second word of CC data to be transmitted. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004855# define TV_CC_DATA_2_MASK 0x007f0000
4856# define TV_CC_DATA_2_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004857/* First word of CC data to be transmitted. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004858# define TV_CC_DATA_1_MASK 0x0000007f
4859# define TV_CC_DATA_1_SHIFT 0
4860
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004861#define TV_H_LUMA(i) _MMIO(0x68100 + (i) * 4) /* 60 registers */
4862#define TV_H_CHROMA(i) _MMIO(0x68200 + (i) * 4) /* 60 registers */
4863#define TV_V_LUMA(i) _MMIO(0x68300 + (i) * 4) /* 43 registers */
4864#define TV_V_CHROMA(i) _MMIO(0x68400 + (i) * 4) /* 43 registers */
Jesse Barnes585fb112008-07-29 11:54:06 -07004865
Keith Packard040d87f2009-05-30 20:42:33 -07004866/* Display Port */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004867#define DP_A _MMIO(0x64000) /* eDP */
4868#define DP_B _MMIO(0x64100)
4869#define DP_C _MMIO(0x64200)
4870#define DP_D _MMIO(0x64300)
Keith Packard040d87f2009-05-30 20:42:33 -07004871
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004872#define VLV_DP_B _MMIO(VLV_DISPLAY_BASE + 0x64100)
4873#define VLV_DP_C _MMIO(VLV_DISPLAY_BASE + 0x64200)
4874#define CHV_DP_D _MMIO(VLV_DISPLAY_BASE + 0x64300)
Ville Syrjäläe66eb812015-09-18 20:03:34 +03004875
Keith Packard040d87f2009-05-30 20:42:33 -07004876#define DP_PORT_EN (1 << 31)
4877#define DP_PIPEB_SELECT (1 << 30)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08004878#define DP_PIPE_MASK (1 << 30)
Chon Ming Lee44f37d12014-04-09 13:28:21 +03004879#define DP_PIPE_SELECT_CHV(pipe) ((pipe) << 16)
4880#define DP_PIPE_MASK_CHV (3 << 16)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08004881
Keith Packard040d87f2009-05-30 20:42:33 -07004882/* Link training mode - select a suitable mode for each stage */
4883#define DP_LINK_TRAIN_PAT_1 (0 << 28)
4884#define DP_LINK_TRAIN_PAT_2 (1 << 28)
4885#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
4886#define DP_LINK_TRAIN_OFF (3 << 28)
4887#define DP_LINK_TRAIN_MASK (3 << 28)
4888#define DP_LINK_TRAIN_SHIFT 28
Ville Syrjäläaad3d142014-06-28 02:04:25 +03004889#define DP_LINK_TRAIN_PAT_3_CHV (1 << 14)
4890#define DP_LINK_TRAIN_MASK_CHV ((3 << 28)|(1<<14))
Keith Packard040d87f2009-05-30 20:42:33 -07004891
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004892/* CPT Link training mode */
4893#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
4894#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
4895#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
4896#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
4897#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
4898#define DP_LINK_TRAIN_SHIFT_CPT 8
4899
Keith Packard040d87f2009-05-30 20:42:33 -07004900/* Signal voltages. These are mostly controlled by the other end */
4901#define DP_VOLTAGE_0_4 (0 << 25)
4902#define DP_VOLTAGE_0_6 (1 << 25)
4903#define DP_VOLTAGE_0_8 (2 << 25)
4904#define DP_VOLTAGE_1_2 (3 << 25)
4905#define DP_VOLTAGE_MASK (7 << 25)
4906#define DP_VOLTAGE_SHIFT 25
4907
4908/* Signal pre-emphasis levels, like voltages, the other end tells us what
4909 * they want
4910 */
4911#define DP_PRE_EMPHASIS_0 (0 << 22)
4912#define DP_PRE_EMPHASIS_3_5 (1 << 22)
4913#define DP_PRE_EMPHASIS_6 (2 << 22)
4914#define DP_PRE_EMPHASIS_9_5 (3 << 22)
4915#define DP_PRE_EMPHASIS_MASK (7 << 22)
4916#define DP_PRE_EMPHASIS_SHIFT 22
4917
4918/* How many wires to use. I guess 3 was too hard */
Daniel Vetter17aa6be2013-04-30 14:01:40 +02004919#define DP_PORT_WIDTH(width) (((width) - 1) << 19)
Keith Packard040d87f2009-05-30 20:42:33 -07004920#define DP_PORT_WIDTH_MASK (7 << 19)
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03004921#define DP_PORT_WIDTH_SHIFT 19
Keith Packard040d87f2009-05-30 20:42:33 -07004922
4923/* Mystic DPCD version 1.1 special mode */
4924#define DP_ENHANCED_FRAMING (1 << 18)
4925
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004926/* eDP */
4927#define DP_PLL_FREQ_270MHZ (0 << 16)
Ville Syrjäläb377e0d2015-10-29 21:25:59 +02004928#define DP_PLL_FREQ_162MHZ (1 << 16)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004929#define DP_PLL_FREQ_MASK (3 << 16)
4930
Ville Syrjälä646b4262014-04-25 20:14:30 +03004931/* locked once port is enabled */
Keith Packard040d87f2009-05-30 20:42:33 -07004932#define DP_PORT_REVERSAL (1 << 15)
4933
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004934/* eDP */
4935#define DP_PLL_ENABLE (1 << 14)
4936
Ville Syrjälä646b4262014-04-25 20:14:30 +03004937/* sends the clock on lane 15 of the PEG for debug */
Keith Packard040d87f2009-05-30 20:42:33 -07004938#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
4939
4940#define DP_SCRAMBLING_DISABLE (1 << 12)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004941#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
Keith Packard040d87f2009-05-30 20:42:33 -07004942
Ville Syrjälä646b4262014-04-25 20:14:30 +03004943/* limit RGB values to avoid confusing TVs */
Keith Packard040d87f2009-05-30 20:42:33 -07004944#define DP_COLOR_RANGE_16_235 (1 << 8)
4945
Ville Syrjälä646b4262014-04-25 20:14:30 +03004946/* Turn on the audio link */
Keith Packard040d87f2009-05-30 20:42:33 -07004947#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
4948
Ville Syrjälä646b4262014-04-25 20:14:30 +03004949/* vs and hs sync polarity */
Keith Packard040d87f2009-05-30 20:42:33 -07004950#define DP_SYNC_VS_HIGH (1 << 4)
4951#define DP_SYNC_HS_HIGH (1 << 3)
4952
Ville Syrjälä646b4262014-04-25 20:14:30 +03004953/* A fantasy */
Keith Packard040d87f2009-05-30 20:42:33 -07004954#define DP_DETECTED (1 << 2)
4955
Ville Syrjälä646b4262014-04-25 20:14:30 +03004956/* The aux channel provides a way to talk to the
Keith Packard040d87f2009-05-30 20:42:33 -07004957 * signal sink for DDC etc. Max packet size supported
4958 * is 20 bytes in each direction, hence the 5 fixed
4959 * data registers
4960 */
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02004961#define _DPA_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64010)
4962#define _DPA_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64014)
4963#define _DPA_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64018)
4964#define _DPA_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6401c)
4965#define _DPA_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64020)
4966#define _DPA_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64024)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004967
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02004968#define _DPB_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64110)
4969#define _DPB_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64114)
4970#define _DPB_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64118)
4971#define _DPB_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6411c)
4972#define _DPB_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64120)
4973#define _DPB_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64124)
Keith Packard040d87f2009-05-30 20:42:33 -07004974
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02004975#define _DPC_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64210)
4976#define _DPC_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64214)
4977#define _DPC_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64218)
4978#define _DPC_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6421c)
4979#define _DPC_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64220)
4980#define _DPC_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64224)
Keith Packard040d87f2009-05-30 20:42:33 -07004981
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02004982#define _DPD_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64310)
4983#define _DPD_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64314)
4984#define _DPD_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64318)
4985#define _DPD_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6431c)
4986#define _DPD_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64320)
4987#define _DPD_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64324)
Ville Syrjälä750a9512015-11-11 20:34:12 +02004988
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004989#define DP_AUX_CH_CTL(port) _MMIO_PORT(port, _DPA_AUX_CH_CTL, _DPB_AUX_CH_CTL)
4990#define DP_AUX_CH_DATA(port, i) _MMIO(_PORT(port, _DPA_AUX_CH_DATA1, _DPB_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
Keith Packard040d87f2009-05-30 20:42:33 -07004991
4992#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
4993#define DP_AUX_CH_CTL_DONE (1 << 30)
4994#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
4995#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
4996#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
4997#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
4998#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
4999#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
5000#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
5001#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
5002#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
5003#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
5004#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
5005#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
5006#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
5007#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
5008#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
5009#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
5010#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
5011#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
5012#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
Sonika Jindale3d99842015-01-22 14:30:54 +05305013#define DP_AUX_CH_CTL_PSR_DATA_AUX_REG_SKL (1 << 14)
5014#define DP_AUX_CH_CTL_FS_DATA_AUX_REG_SKL (1 << 13)
5015#define DP_AUX_CH_CTL_GTC_DATA_AUX_REG_SKL (1 << 12)
Ville Syrjälä395b2912015-09-18 20:03:40 +03005016#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL_MASK (0x1f << 5)
Sonika Jindale3d99842015-01-22 14:30:54 +05305017#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(c) (((c) - 1) << 5)
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00005018#define DP_AUX_CH_CTL_SYNC_PULSE_SKL(c) ((c) - 1)
Keith Packard040d87f2009-05-30 20:42:33 -07005019
5020/*
5021 * Computing GMCH M and N values for the Display Port link
5022 *
5023 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
5024 *
5025 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
5026 *
5027 * The GMCH value is used internally
5028 *
5029 * bytes_per_pixel is the number of bytes coming out of the plane,
5030 * which is after the LUTs, so we want the bytes for our color format.
5031 * For our current usage, this is always 3, one byte for R, G and B.
5032 */
Daniel Vettere3b95f12013-05-03 11:49:49 +02005033#define _PIPEA_DATA_M_G4X 0x70050
5034#define _PIPEB_DATA_M_G4X 0x71050
Keith Packard040d87f2009-05-30 20:42:33 -07005035
5036/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005037#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
Daniel Vetter72419202013-04-04 13:28:53 +02005038#define TU_SIZE_SHIFT 25
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005039#define TU_SIZE_MASK (0x3f << 25)
Keith Packard040d87f2009-05-30 20:42:33 -07005040
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005041#define DATA_LINK_M_N_MASK (0xffffff)
5042#define DATA_LINK_N_MAX (0x800000)
Keith Packard040d87f2009-05-30 20:42:33 -07005043
Daniel Vettere3b95f12013-05-03 11:49:49 +02005044#define _PIPEA_DATA_N_G4X 0x70054
5045#define _PIPEB_DATA_N_G4X 0x71054
Keith Packard040d87f2009-05-30 20:42:33 -07005046#define PIPE_GMCH_DATA_N_MASK (0xffffff)
5047
5048/*
5049 * Computing Link M and N values for the Display Port link
5050 *
5051 * Link M / N = pixel_clock / ls_clk
5052 *
5053 * (the DP spec calls pixel_clock the 'strm_clk')
5054 *
5055 * The Link value is transmitted in the Main Stream
5056 * Attributes and VB-ID.
5057 */
5058
Daniel Vettere3b95f12013-05-03 11:49:49 +02005059#define _PIPEA_LINK_M_G4X 0x70060
5060#define _PIPEB_LINK_M_G4X 0x71060
Keith Packard040d87f2009-05-30 20:42:33 -07005061#define PIPEA_DP_LINK_M_MASK (0xffffff)
5062
Daniel Vettere3b95f12013-05-03 11:49:49 +02005063#define _PIPEA_LINK_N_G4X 0x70064
5064#define _PIPEB_LINK_N_G4X 0x71064
Keith Packard040d87f2009-05-30 20:42:33 -07005065#define PIPEA_DP_LINK_N_MASK (0xffffff)
5066
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005067#define PIPE_DATA_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
5068#define PIPE_DATA_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
5069#define PIPE_LINK_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
5070#define PIPE_LINK_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005071
Jesse Barnes585fb112008-07-29 11:54:06 -07005072/* Display & cursor control */
5073
5074/* Pipe A */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005075#define _PIPEADSL 0x70000
Paulo Zanoni837ba002012-05-04 17:18:14 -03005076#define DSL_LINEMASK_GEN2 0x00000fff
5077#define DSL_LINEMASK_GEN3 0x00001fff
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005078#define _PIPEACONF 0x70008
Chris Wilson5eddb702010-09-11 13:48:45 +01005079#define PIPECONF_ENABLE (1<<31)
5080#define PIPECONF_DISABLE 0
5081#define PIPECONF_DOUBLE_WIDE (1<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07005082#define I965_PIPECONF_ACTIVE (1<<30)
Jani Nikulab6ec10b2013-08-27 15:12:15 +03005083#define PIPECONF_DSI_PLL_LOCKED (1<<29) /* vlv & pipe A only */
Chris Wilsonf47166d2012-03-22 15:00:50 +00005084#define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
Chris Wilson5eddb702010-09-11 13:48:45 +01005085#define PIPECONF_SINGLE_WIDE 0
5086#define PIPECONF_PIPE_UNLOCKED 0
5087#define PIPECONF_PIPE_LOCKED (1<<25)
5088#define PIPECONF_PALETTE 0
5089#define PIPECONF_GAMMA (1<<24)
Jesse Barnes585fb112008-07-29 11:54:06 -07005090#define PIPECONF_FORCE_BORDER (1<<25)
Christian Schmidt59df7b12011-12-19 20:03:33 +01005091#define PIPECONF_INTERLACE_MASK (7 << 21)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005092#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
Daniel Vetterd442ae12012-01-28 14:49:19 +01005093/* Note that pre-gen3 does not support interlaced display directly. Panel
5094 * fitting must be disabled on pre-ilk for interlaced. */
5095#define PIPECONF_PROGRESSIVE (0 << 21)
5096#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
5097#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
5098#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
5099#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
5100/* Ironlake and later have a complete new set of values for interlaced. PFIT
5101 * means panel fitter required, PF means progressive fetch, DBL means power
5102 * saving pixel doubling. */
5103#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
5104#define PIPECONF_INTERLACED_ILK (3 << 21)
5105#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
5106#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005107#define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305108#define PIPECONF_EDP_RR_MODE_SWITCH (1 << 20)
Jesse Barnes652c3932009-08-17 13:31:43 -07005109#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305110#define PIPECONF_EDP_RR_MODE_SWITCH_VLV (1 << 14)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02005111#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005112#define PIPECONF_BPC_MASK (0x7 << 5)
5113#define PIPECONF_8BPC (0<<5)
5114#define PIPECONF_10BPC (1<<5)
5115#define PIPECONF_6BPC (2<<5)
5116#define PIPECONF_12BPC (3<<5)
Jesse Barnes4f0d1af2010-09-07 14:48:05 -07005117#define PIPECONF_DITHER_EN (1<<4)
5118#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
5119#define PIPECONF_DITHER_TYPE_SP (0<<2)
5120#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
5121#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
5122#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005123#define _PIPEASTAT 0x70024
Jesse Barnes585fb112008-07-29 11:54:06 -07005124#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
Imre Deak579a9b02014-02-04 21:35:48 +02005125#define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07005126#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
5127#define PIPE_CRC_DONE_ENABLE (1UL<<28)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03005128#define PERF_COUNTER2_INTERRUPT_EN (1UL<<27)
Jesse Barnes585fb112008-07-29 11:54:06 -07005129#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005130#define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07005131#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
5132#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
5133#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
5134#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
Ville Syrjäläc70af1e2013-01-16 19:59:03 +02005135#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<22)
Jesse Barnes585fb112008-07-29 11:54:06 -07005136#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
5137#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
5138#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
Imre Deak10c59c52014-02-10 18:42:48 +02005139#define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL<<19)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03005140#define PERF_COUNTER_INTERRUPT_EN (1UL<<19)
Jesse Barnes585fb112008-07-29 11:54:06 -07005141#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
5142#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03005143#define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL<<17)
Jesse Barnes585fb112008-07-29 11:54:06 -07005144#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005145#define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -07005146#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
Imre Deak579a9b02014-02-04 21:35:48 +02005147#define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL<<15)
5148#define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL<<14)
Jesse Barnes585fb112008-07-29 11:54:06 -07005149#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
5150#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03005151#define PERF_COUNTER2_INTERRUPT_STATUS (1UL<<11)
Jesse Barnes585fb112008-07-29 11:54:06 -07005152#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
Imre Deak579a9b02014-02-04 21:35:48 +02005153#define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL<<10)
Jesse Barnes585fb112008-07-29 11:54:06 -07005154#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
5155#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
5156#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
5157#define PIPE_DPST_EVENT_STATUS (1UL<<7)
Imre Deak10c59c52014-02-10 18:42:48 +02005158#define PIPE_A_PSR_STATUS_VLV (1UL<<6)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03005159#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
Jesse Barnes585fb112008-07-29 11:54:06 -07005160#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
5161#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
Imre Deak10c59c52014-02-10 18:42:48 +02005162#define PIPE_B_PSR_STATUS_VLV (1UL<<3)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03005163#define PERF_COUNTER_INTERRUPT_STATUS (1UL<<3)
Jesse Barnes585fb112008-07-29 11:54:06 -07005164#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
5165#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03005166#define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL<<1)
Jesse Barnes585fb112008-07-29 11:54:06 -07005167#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03005168#define PIPE_HBLANK_INT_STATUS (1UL<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -07005169#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
5170
Imre Deak755e9012014-02-10 18:42:47 +02005171#define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
5172#define PIPESTAT_INT_STATUS_MASK 0x0000ffff
5173
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03005174#define PIPE_A_OFFSET 0x70000
5175#define PIPE_B_OFFSET 0x71000
5176#define PIPE_C_OFFSET 0x72000
5177#define CHV_PIPE_C_OFFSET 0x74000
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005178/*
5179 * There's actually no pipe EDP. Some pipe registers have
5180 * simply shifted from the pipe to the transcoder, while
5181 * keeping their original offset. Thus we need PIPE_EDP_OFFSET
5182 * to access such registers in transcoder EDP.
5183 */
5184#define PIPE_EDP_OFFSET 0x7f000
5185
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005186#define _MMIO_PIPE2(pipe, reg) _MMIO(dev_priv->info.pipe_offsets[pipe] - \
Damien Lespiau5c969aa2014-02-07 19:12:48 +00005187 dev_priv->info.pipe_offsets[PIPE_A] + (reg) + \
5188 dev_priv->info.display_mmio_offset)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005189
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005190#define PIPECONF(pipe) _MMIO_PIPE2(pipe, _PIPEACONF)
5191#define PIPEDSL(pipe) _MMIO_PIPE2(pipe, _PIPEADSL)
5192#define PIPEFRAME(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEHIGH)
5193#define PIPEFRAMEPIXEL(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEPIXEL)
5194#define PIPESTAT(pipe) _MMIO_PIPE2(pipe, _PIPEASTAT)
Chris Wilson5eddb702010-09-11 13:48:45 +01005195
Paulo Zanoni756f85c2013-11-02 21:07:38 -07005196#define _PIPE_MISC_A 0x70030
5197#define _PIPE_MISC_B 0x71030
5198#define PIPEMISC_DITHER_BPC_MASK (7<<5)
5199#define PIPEMISC_DITHER_8_BPC (0<<5)
5200#define PIPEMISC_DITHER_10_BPC (1<<5)
5201#define PIPEMISC_DITHER_6_BPC (2<<5)
5202#define PIPEMISC_DITHER_12_BPC (3<<5)
5203#define PIPEMISC_DITHER_ENABLE (1<<4)
5204#define PIPEMISC_DITHER_TYPE_MASK (3<<2)
5205#define PIPEMISC_DITHER_TYPE_SP (0<<2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005206#define PIPEMISC(pipe) _MMIO_PIPE2(pipe, _PIPE_MISC_A)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07005207
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005208#define VLV_DPFLIPSTAT _MMIO(VLV_DISPLAY_BASE + 0x70028)
Jesse Barnes79831172012-06-20 10:53:12 -07005209#define PIPEB_LINE_COMPARE_INT_EN (1<<29)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005210#define PIPEB_HLINE_INT_EN (1<<28)
5211#define PIPEB_VBLANK_INT_EN (1<<27)
Imre Deak579a9b02014-02-04 21:35:48 +02005212#define SPRITED_FLIP_DONE_INT_EN (1<<26)
5213#define SPRITEC_FLIP_DONE_INT_EN (1<<25)
5214#define PLANEB_FLIP_DONE_INT_EN (1<<24)
Ville Syrjäläf3c67fd2014-04-09 13:28:05 +03005215#define PIPE_PSR_INT_EN (1<<22)
Jesse Barnes79831172012-06-20 10:53:12 -07005216#define PIPEA_LINE_COMPARE_INT_EN (1<<21)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005217#define PIPEA_HLINE_INT_EN (1<<20)
5218#define PIPEA_VBLANK_INT_EN (1<<19)
Imre Deak579a9b02014-02-04 21:35:48 +02005219#define SPRITEB_FLIP_DONE_INT_EN (1<<18)
5220#define SPRITEA_FLIP_DONE_INT_EN (1<<17)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005221#define PLANEA_FLIPDONE_INT_EN (1<<16)
Ville Syrjäläf3c67fd2014-04-09 13:28:05 +03005222#define PIPEC_LINE_COMPARE_INT_EN (1<<13)
5223#define PIPEC_HLINE_INT_EN (1<<12)
5224#define PIPEC_VBLANK_INT_EN (1<<11)
5225#define SPRITEF_FLIPDONE_INT_EN (1<<10)
5226#define SPRITEE_FLIPDONE_INT_EN (1<<9)
5227#define PLANEC_FLIPDONE_INT_EN (1<<8)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005228
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005229#define DPINVGTT _MMIO(VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03005230#define SPRITEF_INVALID_GTT_INT_EN (1<<27)
5231#define SPRITEE_INVALID_GTT_INT_EN (1<<26)
5232#define PLANEC_INVALID_GTT_INT_EN (1<<25)
5233#define CURSORC_INVALID_GTT_INT_EN (1<<24)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005234#define CURSORB_INVALID_GTT_INT_EN (1<<23)
5235#define CURSORA_INVALID_GTT_INT_EN (1<<22)
5236#define SPRITED_INVALID_GTT_INT_EN (1<<21)
5237#define SPRITEC_INVALID_GTT_INT_EN (1<<20)
5238#define PLANEB_INVALID_GTT_INT_EN (1<<19)
5239#define SPRITEB_INVALID_GTT_INT_EN (1<<18)
5240#define SPRITEA_INVALID_GTT_INT_EN (1<<17)
5241#define PLANEA_INVALID_GTT_INT_EN (1<<16)
5242#define DPINVGTT_EN_MASK 0xff0000
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03005243#define DPINVGTT_EN_MASK_CHV 0xfff0000
5244#define SPRITEF_INVALID_GTT_STATUS (1<<11)
5245#define SPRITEE_INVALID_GTT_STATUS (1<<10)
5246#define PLANEC_INVALID_GTT_STATUS (1<<9)
5247#define CURSORC_INVALID_GTT_STATUS (1<<8)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005248#define CURSORB_INVALID_GTT_STATUS (1<<7)
5249#define CURSORA_INVALID_GTT_STATUS (1<<6)
5250#define SPRITED_INVALID_GTT_STATUS (1<<5)
5251#define SPRITEC_INVALID_GTT_STATUS (1<<4)
5252#define PLANEB_INVALID_GTT_STATUS (1<<3)
5253#define SPRITEB_INVALID_GTT_STATUS (1<<2)
5254#define SPRITEA_INVALID_GTT_STATUS (1<<1)
5255#define PLANEA_INVALID_GTT_STATUS (1<<0)
5256#define DPINVGTT_STATUS_MASK 0xff
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03005257#define DPINVGTT_STATUS_MASK_CHV 0xfff
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005258
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005259#define DSPARB _MMIO(dev_priv->info.display_mmio_offset + 0x70030)
Jesse Barnes585fb112008-07-29 11:54:06 -07005260#define DSPARB_CSTART_MASK (0x7f << 7)
5261#define DSPARB_CSTART_SHIFT 7
5262#define DSPARB_BSTART_MASK (0x7f)
5263#define DSPARB_BSTART_SHIFT 0
Shaohua Li7662c8b2009-06-26 11:23:55 +08005264#define DSPARB_BEND_SHIFT 9 /* on 855 */
5265#define DSPARB_AEND_SHIFT 0
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03005266#define DSPARB_SPRITEA_SHIFT_VLV 0
5267#define DSPARB_SPRITEA_MASK_VLV (0xff << 0)
5268#define DSPARB_SPRITEB_SHIFT_VLV 8
5269#define DSPARB_SPRITEB_MASK_VLV (0xff << 8)
5270#define DSPARB_SPRITEC_SHIFT_VLV 16
5271#define DSPARB_SPRITEC_MASK_VLV (0xff << 16)
5272#define DSPARB_SPRITED_SHIFT_VLV 24
5273#define DSPARB_SPRITED_MASK_VLV (0xff << 24)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005274#define DSPARB2 _MMIO(VLV_DISPLAY_BASE + 0x70060) /* vlv/chv */
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03005275#define DSPARB_SPRITEA_HI_SHIFT_VLV 0
5276#define DSPARB_SPRITEA_HI_MASK_VLV (0x1 << 0)
5277#define DSPARB_SPRITEB_HI_SHIFT_VLV 4
5278#define DSPARB_SPRITEB_HI_MASK_VLV (0x1 << 4)
5279#define DSPARB_SPRITEC_HI_SHIFT_VLV 8
5280#define DSPARB_SPRITEC_HI_MASK_VLV (0x1 << 8)
5281#define DSPARB_SPRITED_HI_SHIFT_VLV 12
5282#define DSPARB_SPRITED_HI_MASK_VLV (0x1 << 12)
5283#define DSPARB_SPRITEE_HI_SHIFT_VLV 16
5284#define DSPARB_SPRITEE_HI_MASK_VLV (0x1 << 16)
5285#define DSPARB_SPRITEF_HI_SHIFT_VLV 20
5286#define DSPARB_SPRITEF_HI_MASK_VLV (0x1 << 20)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005287#define DSPARB3 _MMIO(VLV_DISPLAY_BASE + 0x7006c) /* chv */
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03005288#define DSPARB_SPRITEE_SHIFT_VLV 0
5289#define DSPARB_SPRITEE_MASK_VLV (0xff << 0)
5290#define DSPARB_SPRITEF_SHIFT_VLV 8
5291#define DSPARB_SPRITEF_MASK_VLV (0xff << 8)
Ville Syrjäläb5004722015-03-05 21:19:47 +02005292
Ville Syrjälä0a560672014-06-11 16:51:18 +03005293/* pnv/gen4/g4x/vlv/chv */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005294#define DSPFW1 _MMIO(dev_priv->info.display_mmio_offset + 0x70034)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005295#define DSPFW_SR_SHIFT 23
5296#define DSPFW_SR_MASK (0x1ff<<23)
5297#define DSPFW_CURSORB_SHIFT 16
5298#define DSPFW_CURSORB_MASK (0x3f<<16)
5299#define DSPFW_PLANEB_SHIFT 8
5300#define DSPFW_PLANEB_MASK (0x7f<<8)
5301#define DSPFW_PLANEB_MASK_VLV (0xff<<8) /* vlv/chv */
5302#define DSPFW_PLANEA_SHIFT 0
5303#define DSPFW_PLANEA_MASK (0x7f<<0)
5304#define DSPFW_PLANEA_MASK_VLV (0xff<<0) /* vlv/chv */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005305#define DSPFW2 _MMIO(dev_priv->info.display_mmio_offset + 0x70038)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005306#define DSPFW_FBC_SR_EN (1<<31) /* g4x */
5307#define DSPFW_FBC_SR_SHIFT 28
5308#define DSPFW_FBC_SR_MASK (0x7<<28) /* g4x */
5309#define DSPFW_FBC_HPLL_SR_SHIFT 24
5310#define DSPFW_FBC_HPLL_SR_MASK (0xf<<24) /* g4x */
5311#define DSPFW_SPRITEB_SHIFT (16)
5312#define DSPFW_SPRITEB_MASK (0x7f<<16) /* g4x */
5313#define DSPFW_SPRITEB_MASK_VLV (0xff<<16) /* vlv/chv */
5314#define DSPFW_CURSORA_SHIFT 8
5315#define DSPFW_CURSORA_MASK (0x3f<<8)
Ville Syrjäläf4998962015-03-10 17:02:21 +02005316#define DSPFW_PLANEC_OLD_SHIFT 0
5317#define DSPFW_PLANEC_OLD_MASK (0x7f<<0) /* pre-gen4 sprite C */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005318#define DSPFW_SPRITEA_SHIFT 0
5319#define DSPFW_SPRITEA_MASK (0x7f<<0) /* g4x */
5320#define DSPFW_SPRITEA_MASK_VLV (0xff<<0) /* vlv/chv */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005321#define DSPFW3 _MMIO(dev_priv->info.display_mmio_offset + 0x7003c)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005322#define DSPFW_HPLL_SR_EN (1<<31)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005323#define PINEVIEW_SELF_REFRESH_EN (1<<30)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005324#define DSPFW_CURSOR_SR_SHIFT 24
Zhao Yakuid4294342010-03-22 22:45:36 +08005325#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
5326#define DSPFW_HPLL_CURSOR_SHIFT 16
5327#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005328#define DSPFW_HPLL_SR_SHIFT 0
5329#define DSPFW_HPLL_SR_MASK (0x1ff<<0)
5330
5331/* vlv/chv */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005332#define DSPFW4 _MMIO(VLV_DISPLAY_BASE + 0x70070)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005333#define DSPFW_SPRITEB_WM1_SHIFT 16
5334#define DSPFW_SPRITEB_WM1_MASK (0xff<<16)
5335#define DSPFW_CURSORA_WM1_SHIFT 8
5336#define DSPFW_CURSORA_WM1_MASK (0x3f<<8)
5337#define DSPFW_SPRITEA_WM1_SHIFT 0
5338#define DSPFW_SPRITEA_WM1_MASK (0xff<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005339#define DSPFW5 _MMIO(VLV_DISPLAY_BASE + 0x70074)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005340#define DSPFW_PLANEB_WM1_SHIFT 24
5341#define DSPFW_PLANEB_WM1_MASK (0xff<<24)
5342#define DSPFW_PLANEA_WM1_SHIFT 16
5343#define DSPFW_PLANEA_WM1_MASK (0xff<<16)
5344#define DSPFW_CURSORB_WM1_SHIFT 8
5345#define DSPFW_CURSORB_WM1_MASK (0x3f<<8)
5346#define DSPFW_CURSOR_SR_WM1_SHIFT 0
5347#define DSPFW_CURSOR_SR_WM1_MASK (0x3f<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005348#define DSPFW6 _MMIO(VLV_DISPLAY_BASE + 0x70078)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005349#define DSPFW_SR_WM1_SHIFT 0
5350#define DSPFW_SR_WM1_MASK (0x1ff<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005351#define DSPFW7 _MMIO(VLV_DISPLAY_BASE + 0x7007c)
5352#define DSPFW7_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b4) /* wtf #1? */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005353#define DSPFW_SPRITED_WM1_SHIFT 24
5354#define DSPFW_SPRITED_WM1_MASK (0xff<<24)
5355#define DSPFW_SPRITED_SHIFT 16
Ville Syrjälä15665972015-03-10 16:16:28 +02005356#define DSPFW_SPRITED_MASK_VLV (0xff<<16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005357#define DSPFW_SPRITEC_WM1_SHIFT 8
5358#define DSPFW_SPRITEC_WM1_MASK (0xff<<8)
5359#define DSPFW_SPRITEC_SHIFT 0
Ville Syrjälä15665972015-03-10 16:16:28 +02005360#define DSPFW_SPRITEC_MASK_VLV (0xff<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005361#define DSPFW8_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005362#define DSPFW_SPRITEF_WM1_SHIFT 24
5363#define DSPFW_SPRITEF_WM1_MASK (0xff<<24)
5364#define DSPFW_SPRITEF_SHIFT 16
Ville Syrjälä15665972015-03-10 16:16:28 +02005365#define DSPFW_SPRITEF_MASK_VLV (0xff<<16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005366#define DSPFW_SPRITEE_WM1_SHIFT 8
5367#define DSPFW_SPRITEE_WM1_MASK (0xff<<8)
5368#define DSPFW_SPRITEE_SHIFT 0
Ville Syrjälä15665972015-03-10 16:16:28 +02005369#define DSPFW_SPRITEE_MASK_VLV (0xff<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005370#define DSPFW9_CHV _MMIO(VLV_DISPLAY_BASE + 0x7007c) /* wtf #2? */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005371#define DSPFW_PLANEC_WM1_SHIFT 24
5372#define DSPFW_PLANEC_WM1_MASK (0xff<<24)
5373#define DSPFW_PLANEC_SHIFT 16
Ville Syrjälä15665972015-03-10 16:16:28 +02005374#define DSPFW_PLANEC_MASK_VLV (0xff<<16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005375#define DSPFW_CURSORC_WM1_SHIFT 8
5376#define DSPFW_CURSORC_WM1_MASK (0x3f<<16)
5377#define DSPFW_CURSORC_SHIFT 0
5378#define DSPFW_CURSORC_MASK (0x3f<<0)
5379
5380/* vlv/chv high order bits */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005381#define DSPHOWM _MMIO(VLV_DISPLAY_BASE + 0x70064)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005382#define DSPFW_SR_HI_SHIFT 24
Ville Syrjäläae801522015-03-05 21:19:49 +02005383#define DSPFW_SR_HI_MASK (3<<24) /* 2 bits for chv, 1 for vlv */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005384#define DSPFW_SPRITEF_HI_SHIFT 23
5385#define DSPFW_SPRITEF_HI_MASK (1<<23)
5386#define DSPFW_SPRITEE_HI_SHIFT 22
5387#define DSPFW_SPRITEE_HI_MASK (1<<22)
5388#define DSPFW_PLANEC_HI_SHIFT 21
5389#define DSPFW_PLANEC_HI_MASK (1<<21)
5390#define DSPFW_SPRITED_HI_SHIFT 20
5391#define DSPFW_SPRITED_HI_MASK (1<<20)
5392#define DSPFW_SPRITEC_HI_SHIFT 16
5393#define DSPFW_SPRITEC_HI_MASK (1<<16)
5394#define DSPFW_PLANEB_HI_SHIFT 12
5395#define DSPFW_PLANEB_HI_MASK (1<<12)
5396#define DSPFW_SPRITEB_HI_SHIFT 8
5397#define DSPFW_SPRITEB_HI_MASK (1<<8)
5398#define DSPFW_SPRITEA_HI_SHIFT 4
5399#define DSPFW_SPRITEA_HI_MASK (1<<4)
5400#define DSPFW_PLANEA_HI_SHIFT 0
5401#define DSPFW_PLANEA_HI_MASK (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005402#define DSPHOWM1 _MMIO(VLV_DISPLAY_BASE + 0x70068)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005403#define DSPFW_SR_WM1_HI_SHIFT 24
Ville Syrjäläae801522015-03-05 21:19:49 +02005404#define DSPFW_SR_WM1_HI_MASK (3<<24) /* 2 bits for chv, 1 for vlv */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005405#define DSPFW_SPRITEF_WM1_HI_SHIFT 23
5406#define DSPFW_SPRITEF_WM1_HI_MASK (1<<23)
5407#define DSPFW_SPRITEE_WM1_HI_SHIFT 22
5408#define DSPFW_SPRITEE_WM1_HI_MASK (1<<22)
5409#define DSPFW_PLANEC_WM1_HI_SHIFT 21
5410#define DSPFW_PLANEC_WM1_HI_MASK (1<<21)
5411#define DSPFW_SPRITED_WM1_HI_SHIFT 20
5412#define DSPFW_SPRITED_WM1_HI_MASK (1<<20)
5413#define DSPFW_SPRITEC_WM1_HI_SHIFT 16
5414#define DSPFW_SPRITEC_WM1_HI_MASK (1<<16)
5415#define DSPFW_PLANEB_WM1_HI_SHIFT 12
5416#define DSPFW_PLANEB_WM1_HI_MASK (1<<12)
5417#define DSPFW_SPRITEB_WM1_HI_SHIFT 8
5418#define DSPFW_SPRITEB_WM1_HI_MASK (1<<8)
5419#define DSPFW_SPRITEA_WM1_HI_SHIFT 4
5420#define DSPFW_SPRITEA_WM1_HI_MASK (1<<4)
5421#define DSPFW_PLANEA_WM1_HI_SHIFT 0
5422#define DSPFW_PLANEA_WM1_HI_MASK (1<<0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08005423
Gajanan Bhat12a3c052012-03-28 13:39:30 -07005424/* drain latency register values*/
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005425#define VLV_DDL(pipe) _MMIO(VLV_DISPLAY_BASE + 0x70050 + 4 * (pipe))
Ville Syrjälä1abc4dc2014-06-26 17:02:37 +03005426#define DDL_CURSOR_SHIFT 24
Gajanan Bhat01e184c2014-08-07 17:03:30 +05305427#define DDL_SPRITE_SHIFT(sprite) (8+8*(sprite))
Ville Syrjälä1abc4dc2014-06-26 17:02:37 +03005428#define DDL_PLANE_SHIFT 0
Ville Syrjälä341c5262015-03-05 21:19:44 +02005429#define DDL_PRECISION_HIGH (1<<7)
5430#define DDL_PRECISION_LOW (0<<7)
Gajanan Bhat0948c262014-08-07 01:58:24 +05305431#define DRAIN_LATENCY_MASK 0x7f
Gajanan Bhat12a3c052012-03-28 13:39:30 -07005432
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005433#define CBR1_VLV _MMIO(VLV_DISPLAY_BASE + 0x70400)
Ville Syrjäläc6beb132015-03-05 21:19:48 +02005434#define CBR_PND_DEADLINE_DISABLE (1<<31)
Jani Nikulaaa17cdb2015-09-04 16:55:14 +03005435#define CBR_PWM_CLOCK_MUX_SELECT (1<<30)
Ville Syrjäläc6beb132015-03-05 21:19:48 +02005436
Ville Syrjäläc2317752016-03-15 16:39:56 +02005437#define CBR4_VLV _MMIO(VLV_DISPLAY_BASE + 0x70450)
5438#define CBR_DPLLBMD_PIPE_C (1<<29)
5439#define CBR_DPLLBMD_PIPE_B (1<<18)
5440
Shaohua Li7662c8b2009-06-26 11:23:55 +08005441/* FIFO watermark sizes etc */
Jesse Barnes0e442c62009-10-19 10:09:33 +09005442#define G4X_FIFO_LINE_SIZE 64
Shaohua Li7662c8b2009-06-26 11:23:55 +08005443#define I915_FIFO_LINE_SIZE 64
5444#define I830_FIFO_LINE_SIZE 32
Jesse Barnes0e442c62009-10-19 10:09:33 +09005445
Jesse Barnesceb04242012-03-28 13:39:22 -07005446#define VALLEYVIEW_FIFO_SIZE 255
Jesse Barnes0e442c62009-10-19 10:09:33 +09005447#define G4X_FIFO_SIZE 127
Zhao Yakui1b07e042010-06-12 14:32:24 +08005448#define I965_FIFO_SIZE 512
5449#define I945_FIFO_SIZE 127
Shaohua Li7662c8b2009-06-26 11:23:55 +08005450#define I915_FIFO_SIZE 95
Jesse Barnesdff33cf2009-07-14 10:15:56 -07005451#define I855GM_FIFO_SIZE 127 /* In cachelines */
Shaohua Li7662c8b2009-06-26 11:23:55 +08005452#define I830_FIFO_SIZE 95
Jesse Barnes0e442c62009-10-19 10:09:33 +09005453
Jesse Barnesceb04242012-03-28 13:39:22 -07005454#define VALLEYVIEW_MAX_WM 0xff
Jesse Barnes0e442c62009-10-19 10:09:33 +09005455#define G4X_MAX_WM 0x3f
Shaohua Li7662c8b2009-06-26 11:23:55 +08005456#define I915_MAX_WM 0x3f
5457
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005458#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
5459#define PINEVIEW_FIFO_LINE_SIZE 64
5460#define PINEVIEW_MAX_WM 0x1ff
5461#define PINEVIEW_DFT_WM 0x3f
5462#define PINEVIEW_DFT_HPLLOFF_WM 0
5463#define PINEVIEW_GUARD_WM 10
5464#define PINEVIEW_CURSOR_FIFO 64
5465#define PINEVIEW_CURSOR_MAX_WM 0x3f
5466#define PINEVIEW_CURSOR_DFT_WM 0
5467#define PINEVIEW_CURSOR_GUARD_WM 5
Shaohua Li7662c8b2009-06-26 11:23:55 +08005468
Jesse Barnesceb04242012-03-28 13:39:22 -07005469#define VALLEYVIEW_CURSOR_MAX_WM 64
Zhao Yakui4fe5e612010-06-12 14:32:25 +08005470#define I965_CURSOR_FIFO 64
5471#define I965_CURSOR_MAX_WM 32
5472#define I965_CURSOR_DFT_WM 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005473
Pradeep Bhatfae12672014-11-04 17:06:39 +00005474/* Watermark register definitions for SKL */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02005475#define _CUR_WM_A_0 0x70140
5476#define _CUR_WM_B_0 0x71140
5477#define _PLANE_WM_1_A_0 0x70240
5478#define _PLANE_WM_1_B_0 0x71240
5479#define _PLANE_WM_2_A_0 0x70340
5480#define _PLANE_WM_2_B_0 0x71340
5481#define _PLANE_WM_TRANS_1_A_0 0x70268
5482#define _PLANE_WM_TRANS_1_B_0 0x71268
5483#define _PLANE_WM_TRANS_2_A_0 0x70368
5484#define _PLANE_WM_TRANS_2_B_0 0x71368
5485#define _CUR_WM_TRANS_A_0 0x70168
5486#define _CUR_WM_TRANS_B_0 0x71168
Pradeep Bhatfae12672014-11-04 17:06:39 +00005487#define PLANE_WM_EN (1 << 31)
5488#define PLANE_WM_LINES_SHIFT 14
5489#define PLANE_WM_LINES_MASK 0x1f
5490#define PLANE_WM_BLOCKS_MASK 0x3ff
5491
Ville Syrjälä086f8e82015-11-04 23:20:01 +02005492#define _CUR_WM_0(pipe) _PIPE(pipe, _CUR_WM_A_0, _CUR_WM_B_0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005493#define CUR_WM(pipe, level) _MMIO(_CUR_WM_0(pipe) + ((4) * (level)))
5494#define CUR_WM_TRANS(pipe) _MMIO_PIPE(pipe, _CUR_WM_TRANS_A_0, _CUR_WM_TRANS_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00005495
Ville Syrjälä086f8e82015-11-04 23:20:01 +02005496#define _PLANE_WM_1(pipe) _PIPE(pipe, _PLANE_WM_1_A_0, _PLANE_WM_1_B_0)
5497#define _PLANE_WM_2(pipe) _PIPE(pipe, _PLANE_WM_2_A_0, _PLANE_WM_2_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00005498#define _PLANE_WM_BASE(pipe, plane) \
5499 _PLANE(plane, _PLANE_WM_1(pipe), _PLANE_WM_2(pipe))
5500#define PLANE_WM(pipe, plane, level) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005501 _MMIO(_PLANE_WM_BASE(pipe, plane) + ((4) * (level)))
Pradeep Bhatfae12672014-11-04 17:06:39 +00005502#define _PLANE_WM_TRANS_1(pipe) \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02005503 _PIPE(pipe, _PLANE_WM_TRANS_1_A_0, _PLANE_WM_TRANS_1_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00005504#define _PLANE_WM_TRANS_2(pipe) \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02005505 _PIPE(pipe, _PLANE_WM_TRANS_2_A_0, _PLANE_WM_TRANS_2_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00005506#define PLANE_WM_TRANS(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005507 _MMIO(_PLANE(plane, _PLANE_WM_TRANS_1(pipe), _PLANE_WM_TRANS_2(pipe)))
Pradeep Bhatfae12672014-11-04 17:06:39 +00005508
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005509/* define the Watermark register on Ironlake */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005510#define WM0_PIPEA_ILK _MMIO(0x45100)
Ville Syrjälä1996d622013-10-09 19:18:07 +03005511#define WM0_PIPE_PLANE_MASK (0xffff<<16)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005512#define WM0_PIPE_PLANE_SHIFT 16
Ville Syrjälä1996d622013-10-09 19:18:07 +03005513#define WM0_PIPE_SPRITE_MASK (0xff<<8)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005514#define WM0_PIPE_SPRITE_SHIFT 8
Ville Syrjälä1996d622013-10-09 19:18:07 +03005515#define WM0_PIPE_CURSOR_MASK (0xff)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005516
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005517#define WM0_PIPEB_ILK _MMIO(0x45104)
5518#define WM0_PIPEC_IVB _MMIO(0x45200)
5519#define WM1_LP_ILK _MMIO(0x45108)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005520#define WM1_LP_SR_EN (1<<31)
5521#define WM1_LP_LATENCY_SHIFT 24
5522#define WM1_LP_LATENCY_MASK (0x7f<<24)
Chris Wilson4ed765f2010-09-11 10:46:47 +01005523#define WM1_LP_FBC_MASK (0xf<<20)
5524#define WM1_LP_FBC_SHIFT 20
Ville Syrjälä416f4722013-11-02 21:07:46 -07005525#define WM1_LP_FBC_SHIFT_BDW 19
Ville Syrjälä1996d622013-10-09 19:18:07 +03005526#define WM1_LP_SR_MASK (0x7ff<<8)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005527#define WM1_LP_SR_SHIFT 8
Ville Syrjälä1996d622013-10-09 19:18:07 +03005528#define WM1_LP_CURSOR_MASK (0xff)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005529#define WM2_LP_ILK _MMIO(0x4510c)
Jesse Barnesdd8849c2010-09-09 11:58:02 -07005530#define WM2_LP_EN (1<<31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005531#define WM3_LP_ILK _MMIO(0x45110)
Jesse Barnesdd8849c2010-09-09 11:58:02 -07005532#define WM3_LP_EN (1<<31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005533#define WM1S_LP_ILK _MMIO(0x45120)
5534#define WM2S_LP_IVB _MMIO(0x45124)
5535#define WM3S_LP_IVB _MMIO(0x45128)
Jesse Barnesdd8849c2010-09-09 11:58:02 -07005536#define WM1S_LP_EN (1<<31)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005537
Paulo Zanonicca32e92013-05-31 11:45:06 -03005538#define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
5539 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
5540 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
5541
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005542/* Memory latency timer register */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005543#define MLTR_ILK _MMIO(0x11222)
Jesse Barnesb79d4992010-12-21 13:10:23 -08005544#define MLTR_WM1_SHIFT 0
5545#define MLTR_WM2_SHIFT 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005546/* the unit of memory self-refresh latency time is 0.5us */
5547#define ILK_SRLT_MASK 0x3f
5548
Yuanhan Liu13982612010-12-15 15:42:31 +08005549
5550/* the address where we get all kinds of latency value */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005551#define SSKPD _MMIO(0x5d10)
Yuanhan Liu13982612010-12-15 15:42:31 +08005552#define SSKPD_WM_MASK 0x3f
5553#define SSKPD_WM0_SHIFT 0
5554#define SSKPD_WM1_SHIFT 8
5555#define SSKPD_WM2_SHIFT 16
5556#define SSKPD_WM3_SHIFT 24
5557
Jesse Barnes585fb112008-07-29 11:54:06 -07005558/*
5559 * The two pipe frame counter registers are not synchronized, so
5560 * reading a stable value is somewhat tricky. The following code
5561 * should work:
5562 *
5563 * do {
5564 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
5565 * PIPE_FRAME_HIGH_SHIFT;
5566 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
5567 * PIPE_FRAME_LOW_SHIFT);
5568 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
5569 * PIPE_FRAME_HIGH_SHIFT);
5570 * } while (high1 != high2);
5571 * frame = (high1 << 8) | low1;
5572 */
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03005573#define _PIPEAFRAMEHIGH 0x70040
Jesse Barnes585fb112008-07-29 11:54:06 -07005574#define PIPE_FRAME_HIGH_MASK 0x0000ffff
5575#define PIPE_FRAME_HIGH_SHIFT 0
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03005576#define _PIPEAFRAMEPIXEL 0x70044
Jesse Barnes585fb112008-07-29 11:54:06 -07005577#define PIPE_FRAME_LOW_MASK 0xff000000
5578#define PIPE_FRAME_LOW_SHIFT 24
5579#define PIPE_PIXEL_MASK 0x00ffffff
5580#define PIPE_PIXEL_SHIFT 0
Jesse Barnes9880b7a2009-02-06 10:22:41 -08005581/* GM45+ just has to be different */
Ville Syrjäläfd8f5072015-09-18 20:03:42 +03005582#define _PIPEA_FRMCOUNT_G4X 0x70040
5583#define _PIPEA_FLIPCOUNT_G4X 0x70044
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005584#define PIPE_FRMCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FRMCOUNT_G4X)
5585#define PIPE_FLIPCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FLIPCOUNT_G4X)
Jesse Barnes585fb112008-07-29 11:54:06 -07005586
5587/* Cursor A & B regs */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03005588#define _CURACNTR 0x70080
Jesse Barnes14b603912009-05-20 16:47:08 -04005589/* Old style CUR*CNTR flags (desktop 8xx) */
5590#define CURSOR_ENABLE 0x80000000
5591#define CURSOR_GAMMA_ENABLE 0x40000000
Ville Syrjälädc41c152014-08-13 11:57:05 +03005592#define CURSOR_STRIDE_SHIFT 28
5593#define CURSOR_STRIDE(x) ((ffs(x)-9) << CURSOR_STRIDE_SHIFT) /* 256,512,1k,2k */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005594#define CURSOR_PIPE_CSC_ENABLE (1<<24)
Jesse Barnes14b603912009-05-20 16:47:08 -04005595#define CURSOR_FORMAT_SHIFT 24
5596#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
5597#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
5598#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
5599#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
5600#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
5601#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
5602/* New style CUR*CNTR flags */
5603#define CURSOR_MODE 0x27
Jesse Barnes585fb112008-07-29 11:54:06 -07005604#define CURSOR_MODE_DISABLE 0x00
Sagar Kamble4726e0b2014-03-10 17:06:23 +05305605#define CURSOR_MODE_128_32B_AX 0x02
5606#define CURSOR_MODE_256_32B_AX 0x03
Jesse Barnes585fb112008-07-29 11:54:06 -07005607#define CURSOR_MODE_64_32B_AX 0x07
Sagar Kamble4726e0b2014-03-10 17:06:23 +05305608#define CURSOR_MODE_128_ARGB_AX ((1 << 5) | CURSOR_MODE_128_32B_AX)
5609#define CURSOR_MODE_256_ARGB_AX ((1 << 5) | CURSOR_MODE_256_32B_AX)
Jesse Barnes585fb112008-07-29 11:54:06 -07005610#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
Ville Syrjäläd509e282017-03-27 21:55:32 +03005611#define MCURSOR_PIPE_SELECT(pipe) ((pipe) << 28)
Jesse Barnes585fb112008-07-29 11:54:06 -07005612#define MCURSOR_GAMMA_ENABLE (1 << 26)
Ville Syrjälä4398ad42014-10-23 07:41:34 -07005613#define CURSOR_ROTATE_180 (1<<15)
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03005614#define CURSOR_TRICKLE_FEED_DISABLE (1 << 14)
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03005615#define _CURABASE 0x70084
5616#define _CURAPOS 0x70088
Jesse Barnes585fb112008-07-29 11:54:06 -07005617#define CURSOR_POS_MASK 0x007FF
5618#define CURSOR_POS_SIGN 0x8000
5619#define CURSOR_X_SHIFT 0
5620#define CURSOR_Y_SHIFT 16
Ville Syrjälä024faac2017-03-27 21:55:42 +03005621#define CURSIZE _MMIO(0x700a0) /* 845/865 */
5622#define _CUR_FBC_CTL_A 0x700a0 /* ivb+ */
5623#define CUR_FBC_CTL_EN (1 << 31)
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03005624#define _CURBCNTR 0x700c0
5625#define _CURBBASE 0x700c4
5626#define _CURBPOS 0x700c8
Jesse Barnes585fb112008-07-29 11:54:06 -07005627
Jesse Barnes65a21cd2011-10-12 11:10:21 -07005628#define _CURBCNTR_IVB 0x71080
5629#define _CURBBASE_IVB 0x71084
5630#define _CURBPOS_IVB 0x71088
5631
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005632#define _CURSOR2(pipe, reg) _MMIO(dev_priv->info.cursor_offsets[(pipe)] - \
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03005633 dev_priv->info.cursor_offsets[PIPE_A] + (reg) + \
5634 dev_priv->info.display_mmio_offset)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00005635
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03005636#define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR)
5637#define CURBASE(pipe) _CURSOR2(pipe, _CURABASE)
5638#define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS)
Ville Syrjälä024faac2017-03-27 21:55:42 +03005639#define CUR_FBC_CTL(pipe) _CURSOR2(pipe, _CUR_FBC_CTL_A)
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03005640
5641#define CURSOR_A_OFFSET 0x70080
5642#define CURSOR_B_OFFSET 0x700c0
5643#define CHV_CURSOR_C_OFFSET 0x700e0
5644#define IVB_CURSOR_B_OFFSET 0x71080
5645#define IVB_CURSOR_C_OFFSET 0x72080
Jesse Barnes65a21cd2011-10-12 11:10:21 -07005646
Jesse Barnes585fb112008-07-29 11:54:06 -07005647/* Display A control */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005648#define _DSPACNTR 0x70180
Jesse Barnes585fb112008-07-29 11:54:06 -07005649#define DISPLAY_PLANE_ENABLE (1<<31)
5650#define DISPLAY_PLANE_DISABLE 0
5651#define DISPPLANE_GAMMA_ENABLE (1<<30)
5652#define DISPPLANE_GAMMA_DISABLE 0
5653#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
Ville Syrjälä57779d02012-10-31 17:50:14 +02005654#define DISPPLANE_YUV422 (0x0<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07005655#define DISPPLANE_8BPP (0x2<<26)
Ville Syrjälä57779d02012-10-31 17:50:14 +02005656#define DISPPLANE_BGRA555 (0x3<<26)
5657#define DISPPLANE_BGRX555 (0x4<<26)
5658#define DISPPLANE_BGRX565 (0x5<<26)
5659#define DISPPLANE_BGRX888 (0x6<<26)
5660#define DISPPLANE_BGRA888 (0x7<<26)
5661#define DISPPLANE_RGBX101010 (0x8<<26)
5662#define DISPPLANE_RGBA101010 (0x9<<26)
5663#define DISPPLANE_BGRX101010 (0xa<<26)
5664#define DISPPLANE_RGBX161616 (0xc<<26)
5665#define DISPPLANE_RGBX888 (0xe<<26)
5666#define DISPPLANE_RGBA888 (0xf<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07005667#define DISPPLANE_STEREO_ENABLE (1<<25)
5668#define DISPPLANE_STEREO_DISABLE 0
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005669#define DISPPLANE_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb24e7172011-01-04 15:09:30 -08005670#define DISPPLANE_SEL_PIPE_SHIFT 24
5671#define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
Ville Syrjäläd509e282017-03-27 21:55:32 +03005672#define DISPPLANE_SEL_PIPE(pipe) ((pipe)<<DISPPLANE_SEL_PIPE_SHIFT)
Jesse Barnes585fb112008-07-29 11:54:06 -07005673#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
5674#define DISPPLANE_SRC_KEY_DISABLE 0
5675#define DISPPLANE_LINE_DOUBLE (1<<20)
5676#define DISPPLANE_NO_LINE_DOUBLE 0
5677#define DISPPLANE_STEREO_POLARITY_FIRST 0
5678#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005679#define DISPPLANE_ALPHA_PREMULTIPLY (1<<16) /* CHV pipe B */
5680#define DISPPLANE_ROTATE_180 (1<<15)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005681#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
Jesse Barnesf5448472009-04-14 14:17:47 -07005682#define DISPPLANE_TILED (1<<10)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005683#define DISPPLANE_MIRROR (1<<8) /* CHV pipe B */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005684#define _DSPAADDR 0x70184
5685#define _DSPASTRIDE 0x70188
5686#define _DSPAPOS 0x7018C /* reserved */
5687#define _DSPASIZE 0x70190
5688#define _DSPASURF 0x7019C /* 965+ only */
5689#define _DSPATILEOFF 0x701A4 /* 965+ only */
5690#define _DSPAOFFSET 0x701A4 /* HSW */
5691#define _DSPASURFLIVE 0x701AC
Jesse Barnes585fb112008-07-29 11:54:06 -07005692
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005693#define DSPCNTR(plane) _MMIO_PIPE2(plane, _DSPACNTR)
5694#define DSPADDR(plane) _MMIO_PIPE2(plane, _DSPAADDR)
5695#define DSPSTRIDE(plane) _MMIO_PIPE2(plane, _DSPASTRIDE)
5696#define DSPPOS(plane) _MMIO_PIPE2(plane, _DSPAPOS)
5697#define DSPSIZE(plane) _MMIO_PIPE2(plane, _DSPASIZE)
5698#define DSPSURF(plane) _MMIO_PIPE2(plane, _DSPASURF)
5699#define DSPTILEOFF(plane) _MMIO_PIPE2(plane, _DSPATILEOFF)
5700#define DSPLINOFF(plane) DSPADDR(plane)
5701#define DSPOFFSET(plane) _MMIO_PIPE2(plane, _DSPAOFFSET)
5702#define DSPSURFLIVE(plane) _MMIO_PIPE2(plane, _DSPASURFLIVE)
Chris Wilson5eddb702010-09-11 13:48:45 +01005703
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005704/* CHV pipe B blender and primary plane */
5705#define _CHV_BLEND_A 0x60a00
5706#define CHV_BLEND_LEGACY (0<<30)
5707#define CHV_BLEND_ANDROID (1<<30)
5708#define CHV_BLEND_MPO (2<<30)
5709#define CHV_BLEND_MASK (3<<30)
5710#define _CHV_CANVAS_A 0x60a04
5711#define _PRIMPOS_A 0x60a08
5712#define _PRIMSIZE_A 0x60a0c
5713#define _PRIMCNSTALPHA_A 0x60a10
5714#define PRIM_CONST_ALPHA_ENABLE (1<<31)
5715
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005716#define CHV_BLEND(pipe) _MMIO_TRANS2(pipe, _CHV_BLEND_A)
5717#define CHV_CANVAS(pipe) _MMIO_TRANS2(pipe, _CHV_CANVAS_A)
5718#define PRIMPOS(plane) _MMIO_TRANS2(plane, _PRIMPOS_A)
5719#define PRIMSIZE(plane) _MMIO_TRANS2(plane, _PRIMSIZE_A)
5720#define PRIMCNSTALPHA(plane) _MMIO_TRANS2(plane, _PRIMCNSTALPHA_A)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005721
Armin Reese446f2542012-03-30 16:20:16 -07005722/* Display/Sprite base address macros */
5723#define DISP_BASEADDR_MASK (0xfffff000)
5724#define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK)
5725#define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK)
Armin Reese446f2542012-03-30 16:20:16 -07005726
Ville Syrjälä85fa7922015-09-18 20:03:43 +03005727/*
5728 * VBIOS flags
5729 * gen2:
5730 * [00:06] alm,mgm
5731 * [10:16] all
5732 * [30:32] alm,mgm
5733 * gen3+:
5734 * [00:0f] all
5735 * [10:1f] all
5736 * [30:32] all
5737 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005738#define SWF0(i) _MMIO(dev_priv->info.display_mmio_offset + 0x70410 + (i) * 4)
5739#define SWF1(i) _MMIO(dev_priv->info.display_mmio_offset + 0x71410 + (i) * 4)
5740#define SWF3(i) _MMIO(dev_priv->info.display_mmio_offset + 0x72414 + (i) * 4)
5741#define SWF_ILK(i) _MMIO(0x4F000 + (i) * 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07005742
5743/* Pipe B */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00005744#define _PIPEBDSL (dev_priv->info.display_mmio_offset + 0x71000)
5745#define _PIPEBCONF (dev_priv->info.display_mmio_offset + 0x71008)
5746#define _PIPEBSTAT (dev_priv->info.display_mmio_offset + 0x71024)
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03005747#define _PIPEBFRAMEHIGH 0x71040
5748#define _PIPEBFRAMEPIXEL 0x71044
Ville Syrjäläfd8f5072015-09-18 20:03:42 +03005749#define _PIPEB_FRMCOUNT_G4X (dev_priv->info.display_mmio_offset + 0x71040)
5750#define _PIPEB_FLIPCOUNT_G4X (dev_priv->info.display_mmio_offset + 0x71044)
Jesse Barnes9880b7a2009-02-06 10:22:41 -08005751
Jesse Barnes585fb112008-07-29 11:54:06 -07005752
5753/* Display B control */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00005754#define _DSPBCNTR (dev_priv->info.display_mmio_offset + 0x71180)
Jesse Barnes585fb112008-07-29 11:54:06 -07005755#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
5756#define DISPPLANE_ALPHA_TRANS_DISABLE 0
5757#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
5758#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00005759#define _DSPBADDR (dev_priv->info.display_mmio_offset + 0x71184)
5760#define _DSPBSTRIDE (dev_priv->info.display_mmio_offset + 0x71188)
5761#define _DSPBPOS (dev_priv->info.display_mmio_offset + 0x7118C)
5762#define _DSPBSIZE (dev_priv->info.display_mmio_offset + 0x71190)
5763#define _DSPBSURF (dev_priv->info.display_mmio_offset + 0x7119C)
5764#define _DSPBTILEOFF (dev_priv->info.display_mmio_offset + 0x711A4)
5765#define _DSPBOFFSET (dev_priv->info.display_mmio_offset + 0x711A4)
5766#define _DSPBSURFLIVE (dev_priv->info.display_mmio_offset + 0x711AC)
Jesse Barnes585fb112008-07-29 11:54:06 -07005767
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005768/* Sprite A control */
5769#define _DVSACNTR 0x72180
5770#define DVS_ENABLE (1<<31)
5771#define DVS_GAMMA_ENABLE (1<<30)
5772#define DVS_PIXFORMAT_MASK (3<<25)
5773#define DVS_FORMAT_YUV422 (0<<25)
5774#define DVS_FORMAT_RGBX101010 (1<<25)
5775#define DVS_FORMAT_RGBX888 (2<<25)
5776#define DVS_FORMAT_RGBX161616 (3<<25)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005777#define DVS_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005778#define DVS_SOURCE_KEY (1<<22)
Jesse Barnesab2f9df2012-02-27 12:40:10 -08005779#define DVS_RGB_ORDER_XBGR (1<<20)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005780#define DVS_YUV_BYTE_ORDER_MASK (3<<16)
5781#define DVS_YUV_ORDER_YUYV (0<<16)
5782#define DVS_YUV_ORDER_UYVY (1<<16)
5783#define DVS_YUV_ORDER_YVYU (2<<16)
5784#define DVS_YUV_ORDER_VYUY (3<<16)
Ville Syrjälä76eebda2014-08-05 11:26:52 +05305785#define DVS_ROTATE_180 (1<<15)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005786#define DVS_DEST_KEY (1<<2)
5787#define DVS_TRICKLE_FEED_DISABLE (1<<14)
5788#define DVS_TILED (1<<10)
5789#define _DVSALINOFF 0x72184
5790#define _DVSASTRIDE 0x72188
5791#define _DVSAPOS 0x7218c
5792#define _DVSASIZE 0x72190
5793#define _DVSAKEYVAL 0x72194
5794#define _DVSAKEYMSK 0x72198
5795#define _DVSASURF 0x7219c
5796#define _DVSAKEYMAXVAL 0x721a0
5797#define _DVSATILEOFF 0x721a4
5798#define _DVSASURFLIVE 0x721ac
5799#define _DVSASCALE 0x72204
5800#define DVS_SCALE_ENABLE (1<<31)
5801#define DVS_FILTER_MASK (3<<29)
5802#define DVS_FILTER_MEDIUM (0<<29)
5803#define DVS_FILTER_ENHANCING (1<<29)
5804#define DVS_FILTER_SOFTENING (2<<29)
5805#define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
5806#define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
5807#define _DVSAGAMC 0x72300
5808
5809#define _DVSBCNTR 0x73180
5810#define _DVSBLINOFF 0x73184
5811#define _DVSBSTRIDE 0x73188
5812#define _DVSBPOS 0x7318c
5813#define _DVSBSIZE 0x73190
5814#define _DVSBKEYVAL 0x73194
5815#define _DVSBKEYMSK 0x73198
5816#define _DVSBSURF 0x7319c
5817#define _DVSBKEYMAXVAL 0x731a0
5818#define _DVSBTILEOFF 0x731a4
5819#define _DVSBSURFLIVE 0x731ac
5820#define _DVSBSCALE 0x73204
5821#define _DVSBGAMC 0x73300
5822
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005823#define DVSCNTR(pipe) _MMIO_PIPE(pipe, _DVSACNTR, _DVSBCNTR)
5824#define DVSLINOFF(pipe) _MMIO_PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
5825#define DVSSTRIDE(pipe) _MMIO_PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
5826#define DVSPOS(pipe) _MMIO_PIPE(pipe, _DVSAPOS, _DVSBPOS)
5827#define DVSSURF(pipe) _MMIO_PIPE(pipe, _DVSASURF, _DVSBSURF)
5828#define DVSKEYMAX(pipe) _MMIO_PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
5829#define DVSSIZE(pipe) _MMIO_PIPE(pipe, _DVSASIZE, _DVSBSIZE)
5830#define DVSSCALE(pipe) _MMIO_PIPE(pipe, _DVSASCALE, _DVSBSCALE)
5831#define DVSTILEOFF(pipe) _MMIO_PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
5832#define DVSKEYVAL(pipe) _MMIO_PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
5833#define DVSKEYMSK(pipe) _MMIO_PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
5834#define DVSSURFLIVE(pipe) _MMIO_PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005835
5836#define _SPRA_CTL 0x70280
5837#define SPRITE_ENABLE (1<<31)
5838#define SPRITE_GAMMA_ENABLE (1<<30)
5839#define SPRITE_PIXFORMAT_MASK (7<<25)
5840#define SPRITE_FORMAT_YUV422 (0<<25)
5841#define SPRITE_FORMAT_RGBX101010 (1<<25)
5842#define SPRITE_FORMAT_RGBX888 (2<<25)
5843#define SPRITE_FORMAT_RGBX161616 (3<<25)
5844#define SPRITE_FORMAT_YUV444 (4<<25)
5845#define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005846#define SPRITE_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005847#define SPRITE_SOURCE_KEY (1<<22)
5848#define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
5849#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
5850#define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
5851#define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
5852#define SPRITE_YUV_ORDER_YUYV (0<<16)
5853#define SPRITE_YUV_ORDER_UYVY (1<<16)
5854#define SPRITE_YUV_ORDER_YVYU (2<<16)
5855#define SPRITE_YUV_ORDER_VYUY (3<<16)
Ville Syrjälä76eebda2014-08-05 11:26:52 +05305856#define SPRITE_ROTATE_180 (1<<15)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005857#define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
5858#define SPRITE_INT_GAMMA_ENABLE (1<<13)
5859#define SPRITE_TILED (1<<10)
5860#define SPRITE_DEST_KEY (1<<2)
5861#define _SPRA_LINOFF 0x70284
5862#define _SPRA_STRIDE 0x70288
5863#define _SPRA_POS 0x7028c
5864#define _SPRA_SIZE 0x70290
5865#define _SPRA_KEYVAL 0x70294
5866#define _SPRA_KEYMSK 0x70298
5867#define _SPRA_SURF 0x7029c
5868#define _SPRA_KEYMAX 0x702a0
5869#define _SPRA_TILEOFF 0x702a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01005870#define _SPRA_OFFSET 0x702a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02005871#define _SPRA_SURFLIVE 0x702ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005872#define _SPRA_SCALE 0x70304
5873#define SPRITE_SCALE_ENABLE (1<<31)
5874#define SPRITE_FILTER_MASK (3<<29)
5875#define SPRITE_FILTER_MEDIUM (0<<29)
5876#define SPRITE_FILTER_ENHANCING (1<<29)
5877#define SPRITE_FILTER_SOFTENING (2<<29)
5878#define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
5879#define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
5880#define _SPRA_GAMC 0x70400
5881
5882#define _SPRB_CTL 0x71280
5883#define _SPRB_LINOFF 0x71284
5884#define _SPRB_STRIDE 0x71288
5885#define _SPRB_POS 0x7128c
5886#define _SPRB_SIZE 0x71290
5887#define _SPRB_KEYVAL 0x71294
5888#define _SPRB_KEYMSK 0x71298
5889#define _SPRB_SURF 0x7129c
5890#define _SPRB_KEYMAX 0x712a0
5891#define _SPRB_TILEOFF 0x712a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01005892#define _SPRB_OFFSET 0x712a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02005893#define _SPRB_SURFLIVE 0x712ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005894#define _SPRB_SCALE 0x71304
5895#define _SPRB_GAMC 0x71400
5896
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005897#define SPRCTL(pipe) _MMIO_PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
5898#define SPRLINOFF(pipe) _MMIO_PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
5899#define SPRSTRIDE(pipe) _MMIO_PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
5900#define SPRPOS(pipe) _MMIO_PIPE(pipe, _SPRA_POS, _SPRB_POS)
5901#define SPRSIZE(pipe) _MMIO_PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
5902#define SPRKEYVAL(pipe) _MMIO_PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
5903#define SPRKEYMSK(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
5904#define SPRSURF(pipe) _MMIO_PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
5905#define SPRKEYMAX(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
5906#define SPRTILEOFF(pipe) _MMIO_PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
5907#define SPROFFSET(pipe) _MMIO_PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
5908#define SPRSCALE(pipe) _MMIO_PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
5909#define SPRGAMC(pipe) _MMIO_PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
5910#define SPRSURFLIVE(pipe) _MMIO_PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005911
Ville Syrjälä921c3b62013-06-25 14:16:35 +03005912#define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07005913#define SP_ENABLE (1<<31)
Ville Syrjälä4ea67bc2013-11-18 18:32:38 -08005914#define SP_GAMMA_ENABLE (1<<30)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07005915#define SP_PIXFORMAT_MASK (0xf<<26)
5916#define SP_FORMAT_YUV422 (0<<26)
5917#define SP_FORMAT_BGR565 (5<<26)
5918#define SP_FORMAT_BGRX8888 (6<<26)
5919#define SP_FORMAT_BGRA8888 (7<<26)
5920#define SP_FORMAT_RGBX1010102 (8<<26)
5921#define SP_FORMAT_RGBA1010102 (9<<26)
5922#define SP_FORMAT_RGBX8888 (0xe<<26)
5923#define SP_FORMAT_RGBA8888 (0xf<<26)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005924#define SP_ALPHA_PREMULTIPLY (1<<23) /* CHV pipe B */
Jesse Barnes7f1f3852013-04-02 11:22:20 -07005925#define SP_SOURCE_KEY (1<<22)
5926#define SP_YUV_BYTE_ORDER_MASK (3<<16)
5927#define SP_YUV_ORDER_YUYV (0<<16)
5928#define SP_YUV_ORDER_UYVY (1<<16)
5929#define SP_YUV_ORDER_YVYU (2<<16)
5930#define SP_YUV_ORDER_VYUY (3<<16)
Ville Syrjälä76eebda2014-08-05 11:26:52 +05305931#define SP_ROTATE_180 (1<<15)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07005932#define SP_TILED (1<<10)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005933#define SP_MIRROR (1<<8) /* CHV pipe B */
Ville Syrjälä921c3b62013-06-25 14:16:35 +03005934#define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
5935#define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
5936#define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
5937#define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
5938#define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
5939#define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
5940#define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
5941#define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
5942#define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
5943#define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005944#define SP_CONST_ALPHA_ENABLE (1<<31)
Ville Syrjälä921c3b62013-06-25 14:16:35 +03005945#define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07005946
Ville Syrjälä921c3b62013-06-25 14:16:35 +03005947#define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
5948#define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
5949#define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
5950#define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
5951#define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
5952#define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
5953#define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
5954#define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
5955#define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
5956#define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
5957#define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
5958#define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07005959
Ville Syrjälä83c04a62016-11-22 18:02:00 +02005960#define _MMIO_VLV_SPR(pipe, plane_id, reg_a, reg_b) \
5961 _MMIO_PIPE((pipe) * 2 + (plane_id) - PLANE_SPRITE0, (reg_a), (reg_b))
5962
5963#define SPCNTR(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACNTR, _SPBCNTR)
5964#define SPLINOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPALINOFF, _SPBLINOFF)
5965#define SPSTRIDE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASTRIDE, _SPBSTRIDE)
5966#define SPPOS(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAPOS, _SPBPOS)
5967#define SPSIZE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASIZE, _SPBSIZE)
5968#define SPKEYMINVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMINVAL, _SPBKEYMINVAL)
5969#define SPKEYMSK(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMSK, _SPBKEYMSK)
5970#define SPSURF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASURF, _SPBSURF)
5971#define SPKEYMAXVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMAXVAL, _SPBKEYMAXVAL)
5972#define SPTILEOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPATILEOFF, _SPBTILEOFF)
5973#define SPCONSTALPHA(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACONSTALPHA, _SPBCONSTALPHA)
5974#define SPGAMC(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAGAMC, _SPBGAMC)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07005975
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03005976/*
5977 * CHV pipe B sprite CSC
5978 *
5979 * |cr| |c0 c1 c2| |cr + cr_ioff| |cr_ooff|
5980 * |yg| = |c3 c4 c5| x |yg + yg_ioff| + |yg_ooff|
5981 * |cb| |c6 c7 c8| |cb + cr_ioff| |cb_ooff|
5982 */
Ville Syrjälä83c04a62016-11-22 18:02:00 +02005983#define _MMIO_CHV_SPCSC(plane_id, reg) \
5984 _MMIO(VLV_DISPLAY_BASE + ((plane_id) - PLANE_SPRITE0) * 0x1000 + (reg))
5985
5986#define SPCSCYGOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d900)
5987#define SPCSCCBOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d904)
5988#define SPCSCCROFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d908)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03005989#define SPCSC_OOFF(x) (((x) & 0x7ff) << 16) /* s11 */
5990#define SPCSC_IOFF(x) (((x) & 0x7ff) << 0) /* s11 */
5991
Ville Syrjälä83c04a62016-11-22 18:02:00 +02005992#define SPCSCC01(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d90c)
5993#define SPCSCC23(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d910)
5994#define SPCSCC45(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d914)
5995#define SPCSCC67(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d918)
5996#define SPCSCC8(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d91c)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03005997#define SPCSC_C1(x) (((x) & 0x7fff) << 16) /* s3.12 */
5998#define SPCSC_C0(x) (((x) & 0x7fff) << 0) /* s3.12 */
5999
Ville Syrjälä83c04a62016-11-22 18:02:00 +02006000#define SPCSCYGICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d920)
6001#define SPCSCCBICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d924)
6002#define SPCSCCRICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d928)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03006003#define SPCSC_IMAX(x) (((x) & 0x7ff) << 16) /* s11 */
6004#define SPCSC_IMIN(x) (((x) & 0x7ff) << 0) /* s11 */
6005
Ville Syrjälä83c04a62016-11-22 18:02:00 +02006006#define SPCSCYGOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d92c)
6007#define SPCSCCBOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d930)
6008#define SPCSCCROCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d934)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03006009#define SPCSC_OMAX(x) ((x) << 16) /* u10 */
6010#define SPCSC_OMIN(x) ((x) << 0) /* u10 */
6011
Damien Lespiau70d21f02013-07-03 21:06:04 +01006012/* Skylake plane registers */
6013
6014#define _PLANE_CTL_1_A 0x70180
6015#define _PLANE_CTL_2_A 0x70280
6016#define _PLANE_CTL_3_A 0x70380
6017#define PLANE_CTL_ENABLE (1 << 31)
6018#define PLANE_CTL_PIPE_GAMMA_ENABLE (1 << 30)
6019#define PLANE_CTL_FORMAT_MASK (0xf << 24)
6020#define PLANE_CTL_FORMAT_YUV422 ( 0 << 24)
6021#define PLANE_CTL_FORMAT_NV12 ( 1 << 24)
6022#define PLANE_CTL_FORMAT_XRGB_2101010 ( 2 << 24)
6023#define PLANE_CTL_FORMAT_XRGB_8888 ( 4 << 24)
6024#define PLANE_CTL_FORMAT_XRGB_16161616F ( 6 << 24)
6025#define PLANE_CTL_FORMAT_AYUV ( 8 << 24)
6026#define PLANE_CTL_FORMAT_INDEXED ( 12 << 24)
6027#define PLANE_CTL_FORMAT_RGB_565 ( 14 << 24)
6028#define PLANE_CTL_PIPE_CSC_ENABLE (1 << 23)
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006029#define PLANE_CTL_KEY_ENABLE_MASK (0x3 << 21)
6030#define PLANE_CTL_KEY_ENABLE_SOURCE ( 1 << 21)
6031#define PLANE_CTL_KEY_ENABLE_DESTINATION ( 2 << 21)
Damien Lespiau70d21f02013-07-03 21:06:04 +01006032#define PLANE_CTL_ORDER_BGRX (0 << 20)
6033#define PLANE_CTL_ORDER_RGBX (1 << 20)
6034#define PLANE_CTL_YUV422_ORDER_MASK (0x3 << 16)
6035#define PLANE_CTL_YUV422_YUYV ( 0 << 16)
6036#define PLANE_CTL_YUV422_UYVY ( 1 << 16)
6037#define PLANE_CTL_YUV422_YVYU ( 2 << 16)
6038#define PLANE_CTL_YUV422_VYUY ( 3 << 16)
6039#define PLANE_CTL_DECOMPRESSION_ENABLE (1 << 15)
6040#define PLANE_CTL_TRICKLE_FEED_DISABLE (1 << 14)
6041#define PLANE_CTL_PLANE_GAMMA_DISABLE (1 << 13)
6042#define PLANE_CTL_TILED_MASK (0x7 << 10)
6043#define PLANE_CTL_TILED_LINEAR ( 0 << 10)
6044#define PLANE_CTL_TILED_X ( 1 << 10)
6045#define PLANE_CTL_TILED_Y ( 4 << 10)
6046#define PLANE_CTL_TILED_YF ( 5 << 10)
6047#define PLANE_CTL_ALPHA_MASK (0x3 << 4)
6048#define PLANE_CTL_ALPHA_DISABLE ( 0 << 4)
6049#define PLANE_CTL_ALPHA_SW_PREMULTIPLY ( 2 << 4)
6050#define PLANE_CTL_ALPHA_HW_PREMULTIPLY ( 3 << 4)
Sonika Jindal1447dde2014-10-04 10:53:31 +01006051#define PLANE_CTL_ROTATE_MASK 0x3
6052#define PLANE_CTL_ROTATE_0 0x0
Sonika Jindal3b7a5112015-04-10 14:37:29 +05306053#define PLANE_CTL_ROTATE_90 0x1
Sonika Jindal1447dde2014-10-04 10:53:31 +01006054#define PLANE_CTL_ROTATE_180 0x2
Sonika Jindal3b7a5112015-04-10 14:37:29 +05306055#define PLANE_CTL_ROTATE_270 0x3
Damien Lespiau70d21f02013-07-03 21:06:04 +01006056#define _PLANE_STRIDE_1_A 0x70188
6057#define _PLANE_STRIDE_2_A 0x70288
6058#define _PLANE_STRIDE_3_A 0x70388
6059#define _PLANE_POS_1_A 0x7018c
6060#define _PLANE_POS_2_A 0x7028c
6061#define _PLANE_POS_3_A 0x7038c
6062#define _PLANE_SIZE_1_A 0x70190
6063#define _PLANE_SIZE_2_A 0x70290
6064#define _PLANE_SIZE_3_A 0x70390
6065#define _PLANE_SURF_1_A 0x7019c
6066#define _PLANE_SURF_2_A 0x7029c
6067#define _PLANE_SURF_3_A 0x7039c
6068#define _PLANE_OFFSET_1_A 0x701a4
6069#define _PLANE_OFFSET_2_A 0x702a4
6070#define _PLANE_OFFSET_3_A 0x703a4
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006071#define _PLANE_KEYVAL_1_A 0x70194
6072#define _PLANE_KEYVAL_2_A 0x70294
6073#define _PLANE_KEYMSK_1_A 0x70198
6074#define _PLANE_KEYMSK_2_A 0x70298
6075#define _PLANE_KEYMAX_1_A 0x701a0
6076#define _PLANE_KEYMAX_2_A 0x702a0
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02006077#define _PLANE_COLOR_CTL_1_A 0x701CC /* GLK+ */
6078#define _PLANE_COLOR_CTL_2_A 0x702CC /* GLK+ */
6079#define _PLANE_COLOR_CTL_3_A 0x703CC /* GLK+ */
6080#define PLANE_COLOR_PIPE_GAMMA_ENABLE (1 << 30)
6081#define PLANE_COLOR_PIPE_CSC_ENABLE (1 << 23)
6082#define PLANE_COLOR_PLANE_GAMMA_DISABLE (1 << 13)
Damien Lespiau8211bd52014-11-04 17:06:44 +00006083#define _PLANE_BUF_CFG_1_A 0x7027c
6084#define _PLANE_BUF_CFG_2_A 0x7037c
Chandra Konduru2cd601c2015-04-27 15:47:37 -07006085#define _PLANE_NV12_BUF_CFG_1_A 0x70278
6086#define _PLANE_NV12_BUF_CFG_2_A 0x70378
Damien Lespiau70d21f02013-07-03 21:06:04 +01006087
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02006088
Damien Lespiau70d21f02013-07-03 21:06:04 +01006089#define _PLANE_CTL_1_B 0x71180
6090#define _PLANE_CTL_2_B 0x71280
6091#define _PLANE_CTL_3_B 0x71380
6092#define _PLANE_CTL_1(pipe) _PIPE(pipe, _PLANE_CTL_1_A, _PLANE_CTL_1_B)
6093#define _PLANE_CTL_2(pipe) _PIPE(pipe, _PLANE_CTL_2_A, _PLANE_CTL_2_B)
6094#define _PLANE_CTL_3(pipe) _PIPE(pipe, _PLANE_CTL_3_A, _PLANE_CTL_3_B)
6095#define PLANE_CTL(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006096 _MMIO_PLANE(plane, _PLANE_CTL_1(pipe), _PLANE_CTL_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006097
6098#define _PLANE_STRIDE_1_B 0x71188
6099#define _PLANE_STRIDE_2_B 0x71288
6100#define _PLANE_STRIDE_3_B 0x71388
6101#define _PLANE_STRIDE_1(pipe) \
6102 _PIPE(pipe, _PLANE_STRIDE_1_A, _PLANE_STRIDE_1_B)
6103#define _PLANE_STRIDE_2(pipe) \
6104 _PIPE(pipe, _PLANE_STRIDE_2_A, _PLANE_STRIDE_2_B)
6105#define _PLANE_STRIDE_3(pipe) \
6106 _PIPE(pipe, _PLANE_STRIDE_3_A, _PLANE_STRIDE_3_B)
6107#define PLANE_STRIDE(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006108 _MMIO_PLANE(plane, _PLANE_STRIDE_1(pipe), _PLANE_STRIDE_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006109
6110#define _PLANE_POS_1_B 0x7118c
6111#define _PLANE_POS_2_B 0x7128c
6112#define _PLANE_POS_3_B 0x7138c
6113#define _PLANE_POS_1(pipe) _PIPE(pipe, _PLANE_POS_1_A, _PLANE_POS_1_B)
6114#define _PLANE_POS_2(pipe) _PIPE(pipe, _PLANE_POS_2_A, _PLANE_POS_2_B)
6115#define _PLANE_POS_3(pipe) _PIPE(pipe, _PLANE_POS_3_A, _PLANE_POS_3_B)
6116#define PLANE_POS(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006117 _MMIO_PLANE(plane, _PLANE_POS_1(pipe), _PLANE_POS_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006118
6119#define _PLANE_SIZE_1_B 0x71190
6120#define _PLANE_SIZE_2_B 0x71290
6121#define _PLANE_SIZE_3_B 0x71390
6122#define _PLANE_SIZE_1(pipe) _PIPE(pipe, _PLANE_SIZE_1_A, _PLANE_SIZE_1_B)
6123#define _PLANE_SIZE_2(pipe) _PIPE(pipe, _PLANE_SIZE_2_A, _PLANE_SIZE_2_B)
6124#define _PLANE_SIZE_3(pipe) _PIPE(pipe, _PLANE_SIZE_3_A, _PLANE_SIZE_3_B)
6125#define PLANE_SIZE(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006126 _MMIO_PLANE(plane, _PLANE_SIZE_1(pipe), _PLANE_SIZE_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006127
6128#define _PLANE_SURF_1_B 0x7119c
6129#define _PLANE_SURF_2_B 0x7129c
6130#define _PLANE_SURF_3_B 0x7139c
6131#define _PLANE_SURF_1(pipe) _PIPE(pipe, _PLANE_SURF_1_A, _PLANE_SURF_1_B)
6132#define _PLANE_SURF_2(pipe) _PIPE(pipe, _PLANE_SURF_2_A, _PLANE_SURF_2_B)
6133#define _PLANE_SURF_3(pipe) _PIPE(pipe, _PLANE_SURF_3_A, _PLANE_SURF_3_B)
6134#define PLANE_SURF(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006135 _MMIO_PLANE(plane, _PLANE_SURF_1(pipe), _PLANE_SURF_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006136
6137#define _PLANE_OFFSET_1_B 0x711a4
6138#define _PLANE_OFFSET_2_B 0x712a4
6139#define _PLANE_OFFSET_1(pipe) _PIPE(pipe, _PLANE_OFFSET_1_A, _PLANE_OFFSET_1_B)
6140#define _PLANE_OFFSET_2(pipe) _PIPE(pipe, _PLANE_OFFSET_2_A, _PLANE_OFFSET_2_B)
6141#define PLANE_OFFSET(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006142 _MMIO_PLANE(plane, _PLANE_OFFSET_1(pipe), _PLANE_OFFSET_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006143
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006144#define _PLANE_KEYVAL_1_B 0x71194
6145#define _PLANE_KEYVAL_2_B 0x71294
6146#define _PLANE_KEYVAL_1(pipe) _PIPE(pipe, _PLANE_KEYVAL_1_A, _PLANE_KEYVAL_1_B)
6147#define _PLANE_KEYVAL_2(pipe) _PIPE(pipe, _PLANE_KEYVAL_2_A, _PLANE_KEYVAL_2_B)
6148#define PLANE_KEYVAL(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006149 _MMIO_PLANE(plane, _PLANE_KEYVAL_1(pipe), _PLANE_KEYVAL_2(pipe))
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006150
6151#define _PLANE_KEYMSK_1_B 0x71198
6152#define _PLANE_KEYMSK_2_B 0x71298
6153#define _PLANE_KEYMSK_1(pipe) _PIPE(pipe, _PLANE_KEYMSK_1_A, _PLANE_KEYMSK_1_B)
6154#define _PLANE_KEYMSK_2(pipe) _PIPE(pipe, _PLANE_KEYMSK_2_A, _PLANE_KEYMSK_2_B)
6155#define PLANE_KEYMSK(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006156 _MMIO_PLANE(plane, _PLANE_KEYMSK_1(pipe), _PLANE_KEYMSK_2(pipe))
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006157
6158#define _PLANE_KEYMAX_1_B 0x711a0
6159#define _PLANE_KEYMAX_2_B 0x712a0
6160#define _PLANE_KEYMAX_1(pipe) _PIPE(pipe, _PLANE_KEYMAX_1_A, _PLANE_KEYMAX_1_B)
6161#define _PLANE_KEYMAX_2(pipe) _PIPE(pipe, _PLANE_KEYMAX_2_A, _PLANE_KEYMAX_2_B)
6162#define PLANE_KEYMAX(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006163 _MMIO_PLANE(plane, _PLANE_KEYMAX_1(pipe), _PLANE_KEYMAX_2(pipe))
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006164
Damien Lespiau8211bd52014-11-04 17:06:44 +00006165#define _PLANE_BUF_CFG_1_B 0x7127c
6166#define _PLANE_BUF_CFG_2_B 0x7137c
6167#define _PLANE_BUF_CFG_1(pipe) \
6168 _PIPE(pipe, _PLANE_BUF_CFG_1_A, _PLANE_BUF_CFG_1_B)
6169#define _PLANE_BUF_CFG_2(pipe) \
6170 _PIPE(pipe, _PLANE_BUF_CFG_2_A, _PLANE_BUF_CFG_2_B)
6171#define PLANE_BUF_CFG(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006172 _MMIO_PLANE(plane, _PLANE_BUF_CFG_1(pipe), _PLANE_BUF_CFG_2(pipe))
Damien Lespiau8211bd52014-11-04 17:06:44 +00006173
Chandra Konduru2cd601c2015-04-27 15:47:37 -07006174#define _PLANE_NV12_BUF_CFG_1_B 0x71278
6175#define _PLANE_NV12_BUF_CFG_2_B 0x71378
6176#define _PLANE_NV12_BUF_CFG_1(pipe) \
6177 _PIPE(pipe, _PLANE_NV12_BUF_CFG_1_A, _PLANE_NV12_BUF_CFG_1_B)
6178#define _PLANE_NV12_BUF_CFG_2(pipe) \
6179 _PIPE(pipe, _PLANE_NV12_BUF_CFG_2_A, _PLANE_NV12_BUF_CFG_2_B)
6180#define PLANE_NV12_BUF_CFG(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006181 _MMIO_PLANE(plane, _PLANE_NV12_BUF_CFG_1(pipe), _PLANE_NV12_BUF_CFG_2(pipe))
Chandra Konduru2cd601c2015-04-27 15:47:37 -07006182
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02006183#define _PLANE_COLOR_CTL_1_B 0x711CC
6184#define _PLANE_COLOR_CTL_2_B 0x712CC
6185#define _PLANE_COLOR_CTL_3_B 0x713CC
6186#define _PLANE_COLOR_CTL_1(pipe) \
6187 _PIPE(pipe, _PLANE_COLOR_CTL_1_A, _PLANE_COLOR_CTL_1_B)
6188#define _PLANE_COLOR_CTL_2(pipe) \
6189 _PIPE(pipe, _PLANE_COLOR_CTL_2_A, _PLANE_COLOR_CTL_2_B)
6190#define PLANE_COLOR_CTL(pipe, plane) \
6191 _MMIO_PLANE(plane, _PLANE_COLOR_CTL_1(pipe), _PLANE_COLOR_CTL_2(pipe))
6192
6193#/* SKL new cursor registers */
Damien Lespiau8211bd52014-11-04 17:06:44 +00006194#define _CUR_BUF_CFG_A 0x7017c
6195#define _CUR_BUF_CFG_B 0x7117c
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006196#define CUR_BUF_CFG(pipe) _MMIO_PIPE(pipe, _CUR_BUF_CFG_A, _CUR_BUF_CFG_B)
Damien Lespiau8211bd52014-11-04 17:06:44 +00006197
Jesse Barnes585fb112008-07-29 11:54:06 -07006198/* VBIOS regs */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006199#define VGACNTRL _MMIO(0x71400)
Jesse Barnes585fb112008-07-29 11:54:06 -07006200# define VGA_DISP_DISABLE (1 << 31)
6201# define VGA_2X_MODE (1 << 30)
6202# define VGA_PIPE_B_SELECT (1 << 29)
6203
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006204#define VLV_VGACNTRL _MMIO(VLV_DISPLAY_BASE + 0x71400)
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02006205
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006206/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08006207
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006208#define CPU_VGACNTRL _MMIO(0x41000)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006209
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006210#define DIGITAL_PORT_HOTPLUG_CNTRL _MMIO(0x44030)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03006211#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
6212#define DIGITAL_PORTA_PULSE_DURATION_2ms (0 << 2) /* pre-HSW */
6213#define DIGITAL_PORTA_PULSE_DURATION_4_5ms (1 << 2) /* pre-HSW */
6214#define DIGITAL_PORTA_PULSE_DURATION_6ms (2 << 2) /* pre-HSW */
6215#define DIGITAL_PORTA_PULSE_DURATION_100ms (3 << 2) /* pre-HSW */
6216#define DIGITAL_PORTA_PULSE_DURATION_MASK (3 << 2) /* pre-HSW */
6217#define DIGITAL_PORTA_HOTPLUG_STATUS_MASK (3 << 0)
6218#define DIGITAL_PORTA_HOTPLUG_NO_DETECT (0 << 0)
6219#define DIGITAL_PORTA_HOTPLUG_SHORT_DETECT (1 << 0)
6220#define DIGITAL_PORTA_HOTPLUG_LONG_DETECT (2 << 0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006221
6222/* refresh rate hardware control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006223#define RR_HW_CTL _MMIO(0x45300)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006224#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
6225#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
6226
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006227#define FDI_PLL_BIOS_0 _MMIO(0x46000)
Chris Wilson021357a2010-09-07 20:54:59 +01006228#define FDI_PLL_FB_CLOCK_MASK 0xff
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006229#define FDI_PLL_BIOS_1 _MMIO(0x46004)
6230#define FDI_PLL_BIOS_2 _MMIO(0x46008)
6231#define DISPLAY_PORT_PLL_BIOS_0 _MMIO(0x4600c)
6232#define DISPLAY_PORT_PLL_BIOS_1 _MMIO(0x46010)
6233#define DISPLAY_PORT_PLL_BIOS_2 _MMIO(0x46014)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006234
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006235#define PCH_3DCGDIS0 _MMIO(0x46020)
Eric Anholt8956c8b2010-03-18 13:21:14 -07006236# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
6237# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
6238
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006239#define PCH_3DCGDIS1 _MMIO(0x46024)
Eric Anholt06f37752010-12-14 10:06:46 -08006240# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
6241
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006242#define FDI_PLL_FREQ_CTL _MMIO(0x46030)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006243#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
6244#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
6245#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
6246
6247
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006248#define _PIPEA_DATA_M1 0x60030
Chris Wilson5eddb702010-09-11 13:48:45 +01006249#define PIPE_DATA_M1_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006250#define _PIPEA_DATA_N1 0x60034
Chris Wilson5eddb702010-09-11 13:48:45 +01006251#define PIPE_DATA_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08006252
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006253#define _PIPEA_DATA_M2 0x60038
Chris Wilson5eddb702010-09-11 13:48:45 +01006254#define PIPE_DATA_M2_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006255#define _PIPEA_DATA_N2 0x6003c
Chris Wilson5eddb702010-09-11 13:48:45 +01006256#define PIPE_DATA_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08006257
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006258#define _PIPEA_LINK_M1 0x60040
Chris Wilson5eddb702010-09-11 13:48:45 +01006259#define PIPE_LINK_M1_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006260#define _PIPEA_LINK_N1 0x60044
Chris Wilson5eddb702010-09-11 13:48:45 +01006261#define PIPE_LINK_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08006262
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006263#define _PIPEA_LINK_M2 0x60048
Chris Wilson5eddb702010-09-11 13:48:45 +01006264#define PIPE_LINK_M2_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006265#define _PIPEA_LINK_N2 0x6004c
Chris Wilson5eddb702010-09-11 13:48:45 +01006266#define PIPE_LINK_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08006267
6268/* PIPEB timing regs are same start from 0x61000 */
6269
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006270#define _PIPEB_DATA_M1 0x61030
6271#define _PIPEB_DATA_N1 0x61034
6272#define _PIPEB_DATA_M2 0x61038
6273#define _PIPEB_DATA_N2 0x6103c
6274#define _PIPEB_LINK_M1 0x61040
6275#define _PIPEB_LINK_N1 0x61044
6276#define _PIPEB_LINK_M2 0x61048
6277#define _PIPEB_LINK_N2 0x6104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08006278
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006279#define PIPE_DATA_M1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M1)
6280#define PIPE_DATA_N1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N1)
6281#define PIPE_DATA_M2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M2)
6282#define PIPE_DATA_N2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N2)
6283#define PIPE_LINK_M1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M1)
6284#define PIPE_LINK_N1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N1)
6285#define PIPE_LINK_M2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M2)
6286#define PIPE_LINK_N2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006287
6288/* CPU panel fitter */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006289/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
6290#define _PFA_CTL_1 0x68080
6291#define _PFB_CTL_1 0x68880
Zhenyu Wangb9055052009-06-05 15:38:38 +08006292#define PF_ENABLE (1<<31)
Paulo Zanoni13888d72012-11-20 13:27:41 -02006293#define PF_PIPE_SEL_MASK_IVB (3<<29)
6294#define PF_PIPE_SEL_IVB(pipe) ((pipe)<<29)
Zhenyu Wangb1f60b72009-10-19 15:43:49 +08006295#define PF_FILTER_MASK (3<<23)
6296#define PF_FILTER_PROGRAMMED (0<<23)
6297#define PF_FILTER_MED_3x3 (1<<23)
6298#define PF_FILTER_EDGE_ENHANCE (2<<23)
6299#define PF_FILTER_EDGE_SOFTEN (3<<23)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006300#define _PFA_WIN_SZ 0x68074
6301#define _PFB_WIN_SZ 0x68874
6302#define _PFA_WIN_POS 0x68070
6303#define _PFB_WIN_POS 0x68870
6304#define _PFA_VSCALE 0x68084
6305#define _PFB_VSCALE 0x68884
6306#define _PFA_HSCALE 0x68090
6307#define _PFB_HSCALE 0x68890
6308
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006309#define PF_CTL(pipe) _MMIO_PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
6310#define PF_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
6311#define PF_WIN_POS(pipe) _MMIO_PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
6312#define PF_VSCALE(pipe) _MMIO_PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
6313#define PF_HSCALE(pipe) _MMIO_PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006314
Jesse Barnesbd2e2442014-11-13 17:51:47 +00006315#define _PSA_CTL 0x68180
6316#define _PSB_CTL 0x68980
6317#define PS_ENABLE (1<<31)
6318#define _PSA_WIN_SZ 0x68174
6319#define _PSB_WIN_SZ 0x68974
6320#define _PSA_WIN_POS 0x68170
6321#define _PSB_WIN_POS 0x68970
6322
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006323#define PS_CTL(pipe) _MMIO_PIPE(pipe, _PSA_CTL, _PSB_CTL)
6324#define PS_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PSA_WIN_SZ, _PSB_WIN_SZ)
6325#define PS_WIN_POS(pipe) _MMIO_PIPE(pipe, _PSA_WIN_POS, _PSB_WIN_POS)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00006326
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006327/*
6328 * Skylake scalers
6329 */
6330#define _PS_1A_CTRL 0x68180
6331#define _PS_2A_CTRL 0x68280
6332#define _PS_1B_CTRL 0x68980
6333#define _PS_2B_CTRL 0x68A80
6334#define _PS_1C_CTRL 0x69180
6335#define PS_SCALER_EN (1 << 31)
6336#define PS_SCALER_MODE_MASK (3 << 28)
6337#define PS_SCALER_MODE_DYN (0 << 28)
6338#define PS_SCALER_MODE_HQ (1 << 28)
6339#define PS_PLANE_SEL_MASK (7 << 25)
Ville Syrjälä68d97532015-09-18 20:03:39 +03006340#define PS_PLANE_SEL(plane) (((plane) + 1) << 25)
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006341#define PS_FILTER_MASK (3 << 23)
6342#define PS_FILTER_MEDIUM (0 << 23)
6343#define PS_FILTER_EDGE_ENHANCE (2 << 23)
6344#define PS_FILTER_BILINEAR (3 << 23)
6345#define PS_VERT3TAP (1 << 21)
6346#define PS_VERT_INT_INVERT_FIELD1 (0 << 20)
6347#define PS_VERT_INT_INVERT_FIELD0 (1 << 20)
6348#define PS_PWRUP_PROGRESS (1 << 17)
6349#define PS_V_FILTER_BYPASS (1 << 8)
6350#define PS_VADAPT_EN (1 << 7)
6351#define PS_VADAPT_MODE_MASK (3 << 5)
6352#define PS_VADAPT_MODE_LEAST_ADAPT (0 << 5)
6353#define PS_VADAPT_MODE_MOD_ADAPT (1 << 5)
6354#define PS_VADAPT_MODE_MOST_ADAPT (3 << 5)
6355
6356#define _PS_PWR_GATE_1A 0x68160
6357#define _PS_PWR_GATE_2A 0x68260
6358#define _PS_PWR_GATE_1B 0x68960
6359#define _PS_PWR_GATE_2B 0x68A60
6360#define _PS_PWR_GATE_1C 0x69160
6361#define PS_PWR_GATE_DIS_OVERRIDE (1 << 31)
6362#define PS_PWR_GATE_SETTLING_TIME_32 (0 << 3)
6363#define PS_PWR_GATE_SETTLING_TIME_64 (1 << 3)
6364#define PS_PWR_GATE_SETTLING_TIME_96 (2 << 3)
6365#define PS_PWR_GATE_SETTLING_TIME_128 (3 << 3)
6366#define PS_PWR_GATE_SLPEN_8 0
6367#define PS_PWR_GATE_SLPEN_16 1
6368#define PS_PWR_GATE_SLPEN_24 2
6369#define PS_PWR_GATE_SLPEN_32 3
6370
6371#define _PS_WIN_POS_1A 0x68170
6372#define _PS_WIN_POS_2A 0x68270
6373#define _PS_WIN_POS_1B 0x68970
6374#define _PS_WIN_POS_2B 0x68A70
6375#define _PS_WIN_POS_1C 0x69170
6376
6377#define _PS_WIN_SZ_1A 0x68174
6378#define _PS_WIN_SZ_2A 0x68274
6379#define _PS_WIN_SZ_1B 0x68974
6380#define _PS_WIN_SZ_2B 0x68A74
6381#define _PS_WIN_SZ_1C 0x69174
6382
6383#define _PS_VSCALE_1A 0x68184
6384#define _PS_VSCALE_2A 0x68284
6385#define _PS_VSCALE_1B 0x68984
6386#define _PS_VSCALE_2B 0x68A84
6387#define _PS_VSCALE_1C 0x69184
6388
6389#define _PS_HSCALE_1A 0x68190
6390#define _PS_HSCALE_2A 0x68290
6391#define _PS_HSCALE_1B 0x68990
6392#define _PS_HSCALE_2B 0x68A90
6393#define _PS_HSCALE_1C 0x69190
6394
6395#define _PS_VPHASE_1A 0x68188
6396#define _PS_VPHASE_2A 0x68288
6397#define _PS_VPHASE_1B 0x68988
6398#define _PS_VPHASE_2B 0x68A88
6399#define _PS_VPHASE_1C 0x69188
6400
6401#define _PS_HPHASE_1A 0x68194
6402#define _PS_HPHASE_2A 0x68294
6403#define _PS_HPHASE_1B 0x68994
6404#define _PS_HPHASE_2B 0x68A94
6405#define _PS_HPHASE_1C 0x69194
6406
6407#define _PS_ECC_STAT_1A 0x681D0
6408#define _PS_ECC_STAT_2A 0x682D0
6409#define _PS_ECC_STAT_1B 0x689D0
6410#define _PS_ECC_STAT_2B 0x68AD0
6411#define _PS_ECC_STAT_1C 0x691D0
6412
6413#define _ID(id, a, b) ((a) + (id)*((b)-(a)))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006414#define SKL_PS_CTRL(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006415 _ID(id, _PS_1A_CTRL, _PS_2A_CTRL), \
6416 _ID(id, _PS_1B_CTRL, _PS_2B_CTRL))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006417#define SKL_PS_PWR_GATE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006418 _ID(id, _PS_PWR_GATE_1A, _PS_PWR_GATE_2A), \
6419 _ID(id, _PS_PWR_GATE_1B, _PS_PWR_GATE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006420#define SKL_PS_WIN_POS(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006421 _ID(id, _PS_WIN_POS_1A, _PS_WIN_POS_2A), \
6422 _ID(id, _PS_WIN_POS_1B, _PS_WIN_POS_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006423#define SKL_PS_WIN_SZ(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006424 _ID(id, _PS_WIN_SZ_1A, _PS_WIN_SZ_2A), \
6425 _ID(id, _PS_WIN_SZ_1B, _PS_WIN_SZ_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006426#define SKL_PS_VSCALE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006427 _ID(id, _PS_VSCALE_1A, _PS_VSCALE_2A), \
6428 _ID(id, _PS_VSCALE_1B, _PS_VSCALE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006429#define SKL_PS_HSCALE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006430 _ID(id, _PS_HSCALE_1A, _PS_HSCALE_2A), \
6431 _ID(id, _PS_HSCALE_1B, _PS_HSCALE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006432#define SKL_PS_VPHASE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006433 _ID(id, _PS_VPHASE_1A, _PS_VPHASE_2A), \
6434 _ID(id, _PS_VPHASE_1B, _PS_VPHASE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006435#define SKL_PS_HPHASE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006436 _ID(id, _PS_HPHASE_1A, _PS_HPHASE_2A), \
6437 _ID(id, _PS_HPHASE_1B, _PS_HPHASE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006438#define SKL_PS_ECC_STAT(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006439 _ID(id, _PS_ECC_STAT_1A, _PS_ECC_STAT_2A), \
Ville Syrjälä9bca5d02015-11-04 23:20:16 +02006440 _ID(id, _PS_ECC_STAT_1B, _PS_ECC_STAT_2B))
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006441
Zhenyu Wangb9055052009-06-05 15:38:38 +08006442/* legacy palette */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006443#define _LGC_PALETTE_A 0x4a000
6444#define _LGC_PALETTE_B 0x4a800
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006445#define LGC_PALETTE(pipe, i) _MMIO(_PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B) + (i) * 4)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006446
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006447#define _GAMMA_MODE_A 0x4a480
6448#define _GAMMA_MODE_B 0x4ac80
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006449#define GAMMA_MODE(pipe) _MMIO_PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006450#define GAMMA_MODE_MODE_MASK (3 << 0)
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006451#define GAMMA_MODE_MODE_8BIT (0 << 0)
6452#define GAMMA_MODE_MODE_10BIT (1 << 0)
6453#define GAMMA_MODE_MODE_12BIT (2 << 0)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006454#define GAMMA_MODE_MODE_SPLIT (3 << 0)
6455
Damien Lespiau83372062015-10-30 17:53:32 +02006456/* DMC/CSR */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006457#define CSR_PROGRAM(i) _MMIO(0x80000 + (i) * 4)
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02006458#define CSR_SSP_BASE_ADDR_GEN9 0x00002FC0
6459#define CSR_HTP_ADDR_SKL 0x00500034
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006460#define CSR_SSP_BASE _MMIO(0x8F074)
6461#define CSR_HTP_SKL _MMIO(0x8F004)
6462#define CSR_LAST_WRITE _MMIO(0x8F034)
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02006463#define CSR_LAST_WRITE_VALUE 0xc003b400
6464/* MMIO address range for CSR program (0x80000 - 0x82FFF) */
6465#define CSR_MMIO_START_RANGE 0x80000
6466#define CSR_MMIO_END_RANGE 0x8FFFF
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006467#define SKL_CSR_DC3_DC5_COUNT _MMIO(0x80030)
6468#define SKL_CSR_DC5_DC6_COUNT _MMIO(0x8002C)
6469#define BXT_CSR_DC3_DC5_COUNT _MMIO(0x80038)
Damien Lespiau83372062015-10-30 17:53:32 +02006470
Zhenyu Wangb9055052009-06-05 15:38:38 +08006471/* interrupts */
6472#define DE_MASTER_IRQ_CONTROL (1 << 31)
6473#define DE_SPRITEB_FLIP_DONE (1 << 29)
6474#define DE_SPRITEA_FLIP_DONE (1 << 28)
6475#define DE_PLANEB_FLIP_DONE (1 << 27)
6476#define DE_PLANEA_FLIP_DONE (1 << 26)
Daniel Vetter40da17c22013-10-21 18:04:36 +02006477#define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08006478#define DE_PCU_EVENT (1 << 25)
6479#define DE_GTT_FAULT (1 << 24)
6480#define DE_POISON (1 << 23)
6481#define DE_PERFORM_COUNTER (1 << 22)
6482#define DE_PCH_EVENT (1 << 21)
6483#define DE_AUX_CHANNEL_A (1 << 20)
6484#define DE_DP_A_HOTPLUG (1 << 19)
6485#define DE_GSE (1 << 18)
6486#define DE_PIPEB_VBLANK (1 << 15)
6487#define DE_PIPEB_EVEN_FIELD (1 << 14)
6488#define DE_PIPEB_ODD_FIELD (1 << 13)
6489#define DE_PIPEB_LINE_COMPARE (1 << 12)
6490#define DE_PIPEB_VSYNC (1 << 11)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02006491#define DE_PIPEB_CRC_DONE (1 << 10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006492#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
6493#define DE_PIPEA_VBLANK (1 << 7)
Daniel Vetter40da17c22013-10-21 18:04:36 +02006494#define DE_PIPE_VBLANK(pipe) (1 << (7 + 8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08006495#define DE_PIPEA_EVEN_FIELD (1 << 6)
6496#define DE_PIPEA_ODD_FIELD (1 << 5)
6497#define DE_PIPEA_LINE_COMPARE (1 << 4)
6498#define DE_PIPEA_VSYNC (1 << 3)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02006499#define DE_PIPEA_CRC_DONE (1 << 2)
Daniel Vetter40da17c22013-10-21 18:04:36 +02006500#define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08006501#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
Daniel Vetter40da17c22013-10-21 18:04:36 +02006502#define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08006503
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07006504/* More Ivybridge lolz */
Paulo Zanoni86642812013-04-12 17:57:57 -03006505#define DE_ERR_INT_IVB (1<<30)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07006506#define DE_GSE_IVB (1<<29)
6507#define DE_PCH_EVENT_IVB (1<<28)
6508#define DE_DP_A_HOTPLUG_IVB (1<<27)
6509#define DE_AUX_CHANNEL_A_IVB (1<<26)
Chris Wilsonb615b572012-05-02 09:52:12 +01006510#define DE_SPRITEC_FLIP_DONE_IVB (1<<14)
6511#define DE_PLANEC_FLIP_DONE_IVB (1<<13)
6512#define DE_PIPEC_VBLANK_IVB (1<<10)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07006513#define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07006514#define DE_PLANEB_FLIP_DONE_IVB (1<<8)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07006515#define DE_PIPEB_VBLANK_IVB (1<<5)
Chris Wilsonb615b572012-05-02 09:52:12 +01006516#define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
6517#define DE_PLANEA_FLIP_DONE_IVB (1<<3)
Daniel Vetter40da17c22013-10-21 18:04:36 +02006518#define DE_PLANE_FLIP_DONE_IVB(plane) (1<< (3 + 5*(plane)))
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07006519#define DE_PIPEA_VBLANK_IVB (1<<0)
Ville Syrjälä68d97532015-09-18 20:03:39 +03006520#define DE_PIPE_VBLANK_IVB(pipe) (1 << ((pipe) * 5))
Paulo Zanonib5184212013-07-12 20:00:08 -03006521
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006522#define VLV_MASTER_IER _MMIO(0x4400c) /* Gunit master IER */
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07006523#define MASTER_INTERRUPT_ENABLE (1<<31)
6524
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006525#define DEISR _MMIO(0x44000)
6526#define DEIMR _MMIO(0x44004)
6527#define DEIIR _MMIO(0x44008)
6528#define DEIER _MMIO(0x4400c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006529
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006530#define GTISR _MMIO(0x44010)
6531#define GTIMR _MMIO(0x44014)
6532#define GTIIR _MMIO(0x44018)
6533#define GTIER _MMIO(0x4401c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006534
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006535#define GEN8_MASTER_IRQ _MMIO(0x44200)
Ben Widawskyabd58f02013-11-02 21:07:09 -07006536#define GEN8_MASTER_IRQ_CONTROL (1<<31)
6537#define GEN8_PCU_IRQ (1<<30)
6538#define GEN8_DE_PCH_IRQ (1<<23)
6539#define GEN8_DE_MISC_IRQ (1<<22)
6540#define GEN8_DE_PORT_IRQ (1<<20)
6541#define GEN8_DE_PIPE_C_IRQ (1<<18)
6542#define GEN8_DE_PIPE_B_IRQ (1<<17)
6543#define GEN8_DE_PIPE_A_IRQ (1<<16)
Ville Syrjälä68d97532015-09-18 20:03:39 +03006544#define GEN8_DE_PIPE_IRQ(pipe) (1<<(16+(pipe)))
Ben Widawskyabd58f02013-11-02 21:07:09 -07006545#define GEN8_GT_VECS_IRQ (1<<6)
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05306546#define GEN8_GT_GUC_IRQ (1<<5)
Ben Widawsky09610212014-05-15 20:58:08 +03006547#define GEN8_GT_PM_IRQ (1<<4)
Ben Widawskyabd58f02013-11-02 21:07:09 -07006548#define GEN8_GT_VCS2_IRQ (1<<3)
6549#define GEN8_GT_VCS1_IRQ (1<<2)
6550#define GEN8_GT_BCS_IRQ (1<<1)
6551#define GEN8_GT_RCS_IRQ (1<<0)
Ben Widawskyabd58f02013-11-02 21:07:09 -07006552
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006553#define GEN8_GT_ISR(which) _MMIO(0x44300 + (0x10 * (which)))
6554#define GEN8_GT_IMR(which) _MMIO(0x44304 + (0x10 * (which)))
6555#define GEN8_GT_IIR(which) _MMIO(0x44308 + (0x10 * (which)))
6556#define GEN8_GT_IER(which) _MMIO(0x4430c + (0x10 * (which)))
Ben Widawskyabd58f02013-11-02 21:07:09 -07006557
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05306558#define GEN9_GUC_TO_HOST_INT_EVENT (1<<31)
6559#define GEN9_GUC_EXEC_ERROR_EVENT (1<<30)
6560#define GEN9_GUC_DISPLAY_EVENT (1<<29)
6561#define GEN9_GUC_SEMA_SIGNAL_EVENT (1<<28)
6562#define GEN9_GUC_IOMMU_MSG_EVENT (1<<27)
6563#define GEN9_GUC_DB_RING_EVENT (1<<26)
6564#define GEN9_GUC_DMA_DONE_EVENT (1<<25)
6565#define GEN9_GUC_FATAL_ERROR_EVENT (1<<24)
6566#define GEN9_GUC_NOTIFICATION_EVENT (1<<23)
6567
Ben Widawskyabd58f02013-11-02 21:07:09 -07006568#define GEN8_RCS_IRQ_SHIFT 0
Dave Gordon4df001d2015-08-12 15:43:42 +01006569#define GEN8_BCS_IRQ_SHIFT 16
Ben Widawskyabd58f02013-11-02 21:07:09 -07006570#define GEN8_VCS1_IRQ_SHIFT 0
Dave Gordon4df001d2015-08-12 15:43:42 +01006571#define GEN8_VCS2_IRQ_SHIFT 16
Ben Widawskyabd58f02013-11-02 21:07:09 -07006572#define GEN8_VECS_IRQ_SHIFT 0
Dave Gordon4df001d2015-08-12 15:43:42 +01006573#define GEN8_WD_IRQ_SHIFT 16
Ben Widawskyabd58f02013-11-02 21:07:09 -07006574
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006575#define GEN8_DE_PIPE_ISR(pipe) _MMIO(0x44400 + (0x10 * (pipe)))
6576#define GEN8_DE_PIPE_IMR(pipe) _MMIO(0x44404 + (0x10 * (pipe)))
6577#define GEN8_DE_PIPE_IIR(pipe) _MMIO(0x44408 + (0x10 * (pipe)))
6578#define GEN8_DE_PIPE_IER(pipe) _MMIO(0x4440c + (0x10 * (pipe)))
Daniel Vetter38d83c962013-11-07 11:05:46 +01006579#define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
Ben Widawskyabd58f02013-11-02 21:07:09 -07006580#define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
6581#define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
6582#define GEN8_PIPE_CURSOR_FAULT (1 << 10)
6583#define GEN8_PIPE_SPRITE_FAULT (1 << 9)
6584#define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
6585#define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
Damien Lespiaud0e1f1c2014-04-08 01:22:44 +01006586#define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4)
Ben Widawskyabd58f02013-11-02 21:07:09 -07006587#define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
6588#define GEN8_PIPE_VSYNC (1 << 1)
6589#define GEN8_PIPE_VBLANK (1 << 0)
Damien Lespiau770de832014-03-20 20:45:01 +00006590#define GEN9_PIPE_CURSOR_FAULT (1 << 11)
Damien Lespiaub21249c2015-03-17 11:39:33 +02006591#define GEN9_PIPE_PLANE4_FAULT (1 << 10)
Damien Lespiau770de832014-03-20 20:45:01 +00006592#define GEN9_PIPE_PLANE3_FAULT (1 << 9)
6593#define GEN9_PIPE_PLANE2_FAULT (1 << 8)
6594#define GEN9_PIPE_PLANE1_FAULT (1 << 7)
Damien Lespiaub21249c2015-03-17 11:39:33 +02006595#define GEN9_PIPE_PLANE4_FLIP_DONE (1 << 6)
Damien Lespiau770de832014-03-20 20:45:01 +00006596#define GEN9_PIPE_PLANE3_FLIP_DONE (1 << 5)
6597#define GEN9_PIPE_PLANE2_FLIP_DONE (1 << 4)
6598#define GEN9_PIPE_PLANE1_FLIP_DONE (1 << 3)
Ville Syrjälä68d97532015-09-18 20:03:39 +03006599#define GEN9_PIPE_PLANE_FLIP_DONE(p) (1 << (3 + (p)))
Daniel Vetter30100f22013-11-07 14:49:24 +01006600#define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
6601 (GEN8_PIPE_CURSOR_FAULT | \
6602 GEN8_PIPE_SPRITE_FAULT | \
6603 GEN8_PIPE_PRIMARY_FAULT)
Damien Lespiau770de832014-03-20 20:45:01 +00006604#define GEN9_DE_PIPE_IRQ_FAULT_ERRORS \
6605 (GEN9_PIPE_CURSOR_FAULT | \
Damien Lespiaub21249c2015-03-17 11:39:33 +02006606 GEN9_PIPE_PLANE4_FAULT | \
Damien Lespiau770de832014-03-20 20:45:01 +00006607 GEN9_PIPE_PLANE3_FAULT | \
6608 GEN9_PIPE_PLANE2_FAULT | \
6609 GEN9_PIPE_PLANE1_FAULT)
Ben Widawskyabd58f02013-11-02 21:07:09 -07006610
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006611#define GEN8_DE_PORT_ISR _MMIO(0x44440)
6612#define GEN8_DE_PORT_IMR _MMIO(0x44444)
6613#define GEN8_DE_PORT_IIR _MMIO(0x44448)
6614#define GEN8_DE_PORT_IER _MMIO(0x4444c)
Jesse Barnes88e04702014-11-13 17:51:48 +00006615#define GEN9_AUX_CHANNEL_D (1 << 27)
6616#define GEN9_AUX_CHANNEL_C (1 << 26)
6617#define GEN9_AUX_CHANNEL_B (1 << 25)
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02006618#define BXT_DE_PORT_HP_DDIC (1 << 5)
6619#define BXT_DE_PORT_HP_DDIB (1 << 4)
6620#define BXT_DE_PORT_HP_DDIA (1 << 3)
6621#define BXT_DE_PORT_HOTPLUG_MASK (BXT_DE_PORT_HP_DDIA | \
6622 BXT_DE_PORT_HP_DDIB | \
6623 BXT_DE_PORT_HP_DDIC)
6624#define GEN8_PORT_DP_A_HOTPLUG (1 << 3)
Shashank Sharma9e637432014-08-22 17:40:43 +05306625#define BXT_DE_PORT_GMBUS (1 << 1)
Daniel Vetter6d766f02013-11-07 14:49:55 +01006626#define GEN8_AUX_CHANNEL_A (1 << 0)
Ben Widawskyabd58f02013-11-02 21:07:09 -07006627
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006628#define GEN8_DE_MISC_ISR _MMIO(0x44460)
6629#define GEN8_DE_MISC_IMR _MMIO(0x44464)
6630#define GEN8_DE_MISC_IIR _MMIO(0x44468)
6631#define GEN8_DE_MISC_IER _MMIO(0x4446c)
Ben Widawskyabd58f02013-11-02 21:07:09 -07006632#define GEN8_DE_MISC_GSE (1 << 27)
6633
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006634#define GEN8_PCU_ISR _MMIO(0x444e0)
6635#define GEN8_PCU_IMR _MMIO(0x444e4)
6636#define GEN8_PCU_IIR _MMIO(0x444e8)
6637#define GEN8_PCU_IER _MMIO(0x444ec)
Ben Widawskyabd58f02013-11-02 21:07:09 -07006638
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006639#define ILK_DISPLAY_CHICKEN2 _MMIO(0x42004)
Eric Anholt67e92af2010-11-06 14:53:33 -07006640/* Required on all Ironlake and Sandybridge according to the B-Spec. */
6641#define ILK_ELPIN_409_SELECT (1 << 25)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006642#define ILK_DPARB_GATE (1<<22)
6643#define ILK_VSDPFD_FULL (1<<21)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006644#define FUSE_STRAP _MMIO(0x42014)
Damien Lespiaue3589902014-02-07 19:12:50 +00006645#define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31)
6646#define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30)
6647#define ILK_DISPLAY_DEBUG_DISABLE (1 << 29)
Gabriel Feceoru8c448ca2016-01-22 13:28:45 +02006648#define IVB_PIPE_C_DISABLE (1 << 28)
Damien Lespiaue3589902014-02-07 19:12:50 +00006649#define ILK_HDCP_DISABLE (1 << 25)
6650#define ILK_eDP_A_DISABLE (1 << 24)
6651#define HSW_CDCLK_LIMIT (1 << 24)
6652#define ILK_DESKTOP (1 << 23)
Yuanhan Liu13982612010-12-15 15:42:31 +08006653
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006654#define ILK_DSPCLK_GATE_D _MMIO(0x42020)
Damien Lespiau231e54f2012-10-19 17:55:41 +01006655#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
6656#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
6657#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
6658#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
6659#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006660
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006661#define IVB_CHICKEN3 _MMIO(0x4200c)
Eric Anholt116ac8d2011-12-21 10:31:09 -08006662# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
6663# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
6664
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006665#define CHICKEN_PAR1_1 _MMIO(0x42080)
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07006666#define DPA_MASK_VBLANK_SRD (1 << 15)
Paulo Zanoni90a88642013-05-03 17:23:45 -03006667#define FORCE_ARB_IDLE_PLANES (1 << 14)
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02006668#define SKL_EDP_PSR_FIX_RDWRAP (1 << 3)
Paulo Zanoni90a88642013-05-03 17:23:45 -03006669
Mika Kuoppala17e0adf2016-06-07 17:19:02 +03006670#define CHICKEN_PAR2_1 _MMIO(0x42090)
6671#define KVM_CONFIG_CHANGE_NOTIFICATION_SELECT (1 << 14)
6672
Ander Conselvan de Oliveiraf4f4b592017-02-22 08:34:29 +02006673#define CHICKEN_MISC_2 _MMIO(0x42084)
6674#define GLK_CL0_PWR_DOWN (1 << 10)
6675#define GLK_CL1_PWR_DOWN (1 << 11)
6676#define GLK_CL2_PWR_DOWN (1 << 12)
6677
Ville Syrjäläd8d4a512017-06-09 15:26:00 -07006678#define CHICKEN_MISC_2 _MMIO(0x42084)
6679#define COMP_PWR_DOWN (1 << 23)
6680
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07006681#define _CHICKEN_PIPESL_1_A 0x420b0
6682#define _CHICKEN_PIPESL_1_B 0x420b4
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02006683#define HSW_FBCQ_DIS (1 << 22)
6684#define BDW_DPRS_MASK_VBLANK_SRD (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006685#define CHICKEN_PIPESL_1(pipe) _MMIO_PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07006686
Nagaraju, Vathsalad86f0482017-01-13 00:31:31 +05306687#define CHICKEN_TRANS_A 0x420c0
6688#define CHICKEN_TRANS_B 0x420c4
6689#define CHICKEN_TRANS(trans) _MMIO_TRANS(trans, CHICKEN_TRANS_A, CHICKEN_TRANS_B)
6690#define PSR2_VSC_ENABLE_PROG_HEADER (1<<12)
6691#define PSR2_ADD_VERTICAL_LINE_COUNT (1<<15)
6692
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006693#define DISP_ARB_CTL _MMIO(0x45000)
Mika Kuoppala303d4ea2016-06-07 17:19:17 +03006694#define DISP_FBC_MEMORY_WAKE (1<<31)
Zhenyu Wang553bd142009-09-02 10:57:52 +08006695#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006696#define DISP_FBC_WM_DIS (1<<15)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006697#define DISP_ARB_CTL2 _MMIO(0x45004)
Ville Syrjäläac9545f2013-12-05 15:51:28 +02006698#define DISP_DATA_PARTITION_5_6 (1<<6)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006699#define DBUF_CTL _MMIO(0x45008)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306700#define DBUF_POWER_REQUEST (1<<31)
6701#define DBUF_POWER_STATE (1<<30)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006702#define GEN7_MSG_CTL _MMIO(0x45010)
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07006703#define WAIT_FOR_PCH_RESET_ACK (1<<1)
6704#define WAIT_FOR_PCH_FLR_ACK (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006705#define HSW_NDE_RSTWRN_OPT _MMIO(0x46408)
Daniel Vetter6ba844b2014-01-22 23:39:30 +01006706#define RESET_PCH_HANDSHAKE_ENABLE (1<<4)
Zhenyu Wang553bd142009-09-02 10:57:52 +08006707
Mika Kuoppala590e8ff2016-06-07 17:19:13 +03006708#define GEN8_CHICKEN_DCPR_1 _MMIO(0x46430)
6709#define MASK_WAKEMEM (1<<13)
6710
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006711#define SKL_DFSM _MMIO(0x51000)
Damien Lespiaua9419e82015-06-04 18:21:30 +01006712#define SKL_DFSM_CDCLK_LIMIT_MASK (3 << 23)
6713#define SKL_DFSM_CDCLK_LIMIT_675 (0 << 23)
6714#define SKL_DFSM_CDCLK_LIMIT_540 (1 << 23)
6715#define SKL_DFSM_CDCLK_LIMIT_450 (2 << 23)
6716#define SKL_DFSM_CDCLK_LIMIT_337_5 (3 << 23)
Patrik Jakobssonbf4f2fb2016-01-20 15:31:20 +01006717#define SKL_DFSM_PIPE_A_DISABLE (1 << 30)
6718#define SKL_DFSM_PIPE_B_DISABLE (1 << 21)
6719#define SKL_DFSM_PIPE_C_DISABLE (1 << 28)
Damien Lespiaua9419e82015-06-04 18:21:30 +01006720
Ville Syrjälä945f2672017-06-09 15:25:58 -07006721#define SKL_DSSM _MMIO(0x51004)
6722#define CNL_DSSM_CDCLK_PLL_REFCLK_24MHz (1 << 31)
6723
Arun Siluverya78536e2016-01-21 21:43:53 +00006724#define GEN7_FF_SLICE_CS_CHICKEN1 _MMIO(0x20e0)
6725#define GEN9_FFSC_PERCTX_PREEMPT_CTRL (1<<14)
6726
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006727#define FF_SLICE_CS_CHICKEN2 _MMIO(0x20e4)
Damien Lespiau2caa3b22015-02-09 19:33:20 +00006728#define GEN9_TSG_BARRIER_ACK_DISABLE (1<<8)
arun.siluvery@linux.intel.com780f0ae2016-06-03 11:16:10 +01006729#define GEN9_POOLED_EU_LOAD_BALANCING_FIX_DISABLE (1<<10)
Damien Lespiau2caa3b22015-02-09 19:33:20 +00006730
Arun Siluvery2c8580e2016-01-21 21:43:50 +00006731#define GEN9_CS_DEBUG_MODE1 _MMIO(0x20ec)
arun.siluvery@linux.intel.com6bb628552016-06-06 09:52:49 +01006732#define GEN9_CTX_PREEMPT_REG _MMIO(0x2248)
Arun Siluverye0f3fa02016-01-21 21:43:48 +00006733#define GEN8_CS_CHICKEN1 _MMIO(0x2580)
6734
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08006735/* GEN7 chicken */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006736#define GEN7_COMMON_SLICE_CHICKEN1 _MMIO(0x7010)
Kenneth Graunked71de142012-02-08 12:53:52 -08006737# define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
Damien Lespiau183c6da2015-02-09 19:33:11 +00006738# define GEN9_RHWO_OPTIMIZATION_DISABLE (1<<14)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006739#define COMMON_SLICE_CHICKEN2 _MMIO(0x7014)
Mika Kuoppala873e8172016-07-20 14:26:13 +03006740# define GEN9_DISABLE_GATHER_AT_SET_SHADER_COMMON_SLICE (1<<12)
Mika Kuoppalaad2bdb42016-06-07 17:19:07 +03006741# define GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION (1<<8)
Ben Widawskya75f3622013-11-02 21:07:59 -07006742# define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1<<0)
Kenneth Graunked71de142012-02-08 12:53:52 -08006743
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006744#define HIZ_CHICKEN _MMIO(0x7018)
Damien Lespiaud0bbbc4f2015-02-09 19:33:16 +00006745# define CHV_HZ_8X8_MODE_IN_1X (1<<15)
6746# define BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE (1<<3)
Kenneth Graunked60de812015-01-10 18:02:22 -08006747
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006748#define GEN9_SLICE_COMMON_ECO_CHICKEN0 _MMIO(0x7308)
Damien Lespiau183c6da2015-02-09 19:33:11 +00006749#define DISABLE_PIXEL_MASK_CAMMING (1<<14)
6750
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006751#define GEN7_L3SQCREG1 _MMIO(0xB010)
Ville Syrjälä031994e2014-01-22 21:32:46 +02006752#define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000
6753
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006754#define GEN8_L3SQCREG1 _MMIO(0xB100)
Imre Deak450174f2016-05-03 15:54:21 +03006755/*
6756 * Note that on CHV the following has an off-by-one error wrt. to BSpec.
6757 * Using the formula in BSpec leads to a hang, while the formula here works
6758 * fine and matches the formulas for all other platforms. A BSpec change
6759 * request has been filed to clarify this.
6760 */
Imre Deak36579cb2016-05-03 15:54:20 +03006761#define L3_GENERAL_PRIO_CREDITS(x) (((x) >> 1) << 19)
6762#define L3_HIGH_PRIO_CREDITS(x) (((x) >> 1) << 14)
Rodrigo Vivi51ce4db2015-03-31 16:03:21 -07006763
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006764#define GEN7_L3CNTLREG1 _MMIO(0xB01C)
Chris Wilson1af84522014-02-14 22:34:43 +00006765#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C
Jesse Barnesd0cf5ea2012-10-25 12:15:41 -07006766#define GEN7_L3AGDIS (1<<19)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006767#define GEN7_L3CNTLREG2 _MMIO(0xB020)
6768#define GEN7_L3CNTLREG3 _MMIO(0xB024)
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08006769
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006770#define GEN7_L3_CHICKEN_MODE_REGISTER _MMIO(0xB030)
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08006771#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
6772
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006773#define GEN7_L3SQCREG4 _MMIO(0xb034)
Jesse Barnes61939d92012-10-02 17:43:38 -05006774#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1<<27)
6775
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006776#define GEN8_L3SQCREG4 _MMIO(0xb118)
Damien Lespiau8bc0ccf2015-02-09 19:33:18 +00006777#define GEN8_LQSC_RO_PERF_DIS (1<<27)
Arun Siluveryc82435b2015-06-19 18:37:13 +01006778#define GEN8_LQSC_FLUSH_COHERENT_LINES (1<<21)
Damien Lespiau8bc0ccf2015-02-09 19:33:18 +00006779
Ben Widawsky63801f22013-12-12 17:26:03 -08006780/* GEN8 chicken */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006781#define HDC_CHICKEN0 _MMIO(0x7300)
Imre Deak2a0ee942015-05-19 17:05:41 +03006782#define HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE (1<<15)
Rodrigo Vivida096542014-09-19 20:16:27 -04006783#define HDC_FENCE_DEST_SLM_DISABLE (1<<14)
Damien Lespiau35cb6f32015-02-10 10:31:00 +00006784#define HDC_DONOT_FETCH_MEM_WHEN_MASKED (1<<11)
6785#define HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT (1<<5)
6786#define HDC_FORCE_NON_COHERENT (1<<4)
Damien Lespiau65ca7512015-02-09 19:33:22 +00006787#define HDC_BARRIER_PERFORMANCE_DISABLE (1<<10)
Ben Widawsky63801f22013-12-12 17:26:03 -08006788
Arun Siluvery3669ab62016-01-21 21:43:49 +00006789#define GEN8_HDC_CHICKEN1 _MMIO(0x7304)
6790
Ben Widawsky38a39a72015-03-11 10:54:53 +02006791/* GEN9 chicken */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006792#define SLICE_ECO_CHICKEN0 _MMIO(0x7308)
Ben Widawsky38a39a72015-03-11 10:54:53 +02006793#define PIXEL_MASK_CAMMING_DISABLE (1 << 14)
6794
Eugeni Dodonovdb099c82012-02-08 12:53:51 -08006795/* WaCatErrorRejectionIssue */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006796#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG _MMIO(0x9030)
Eugeni Dodonovdb099c82012-02-08 12:53:51 -08006797#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
6798
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006799#define HSW_SCRATCH1 _MMIO(0xb038)
Francisco Jerezf3fc4882013-10-02 15:53:16 -07006800#define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1<<27)
6801
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006802#define BDW_SCRATCH1 _MMIO(0xb11c)
Damien Lespiau77719d22015-02-09 19:33:13 +00006803#define GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE (1<<2)
6804
Zhenyu Wangb9055052009-06-05 15:38:38 +08006805/* PCH */
6806
Adam Jackson23e81d62012-06-06 15:45:44 -04006807/* south display engine interrupt: IBX */
Jesse Barnes776ad802011-01-04 15:09:39 -08006808#define SDE_AUDIO_POWER_D (1 << 27)
6809#define SDE_AUDIO_POWER_C (1 << 26)
6810#define SDE_AUDIO_POWER_B (1 << 25)
6811#define SDE_AUDIO_POWER_SHIFT (25)
6812#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
6813#define SDE_GMBUS (1 << 24)
6814#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
6815#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
6816#define SDE_AUDIO_HDCP_MASK (3 << 22)
6817#define SDE_AUDIO_TRANSB (1 << 21)
6818#define SDE_AUDIO_TRANSA (1 << 20)
6819#define SDE_AUDIO_TRANS_MASK (3 << 20)
6820#define SDE_POISON (1 << 19)
6821/* 18 reserved */
6822#define SDE_FDI_RXB (1 << 17)
6823#define SDE_FDI_RXA (1 << 16)
6824#define SDE_FDI_MASK (3 << 16)
6825#define SDE_AUXD (1 << 15)
6826#define SDE_AUXC (1 << 14)
6827#define SDE_AUXB (1 << 13)
6828#define SDE_AUX_MASK (7 << 13)
6829/* 12 reserved */
Zhenyu Wangb9055052009-06-05 15:38:38 +08006830#define SDE_CRT_HOTPLUG (1 << 11)
6831#define SDE_PORTD_HOTPLUG (1 << 10)
6832#define SDE_PORTC_HOTPLUG (1 << 9)
6833#define SDE_PORTB_HOTPLUG (1 << 8)
6834#define SDE_SDVOB_HOTPLUG (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05006835#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
6836 SDE_SDVOB_HOTPLUG | \
6837 SDE_PORTB_HOTPLUG | \
6838 SDE_PORTC_HOTPLUG | \
6839 SDE_PORTD_HOTPLUG)
Jesse Barnes776ad802011-01-04 15:09:39 -08006840#define SDE_TRANSB_CRC_DONE (1 << 5)
6841#define SDE_TRANSB_CRC_ERR (1 << 4)
6842#define SDE_TRANSB_FIFO_UNDER (1 << 3)
6843#define SDE_TRANSA_CRC_DONE (1 << 2)
6844#define SDE_TRANSA_CRC_ERR (1 << 1)
6845#define SDE_TRANSA_FIFO_UNDER (1 << 0)
6846#define SDE_TRANS_MASK (0x3f)
Adam Jackson23e81d62012-06-06 15:45:44 -04006847
6848/* south display engine interrupt: CPT/PPT */
6849#define SDE_AUDIO_POWER_D_CPT (1 << 31)
6850#define SDE_AUDIO_POWER_C_CPT (1 << 30)
6851#define SDE_AUDIO_POWER_B_CPT (1 << 29)
6852#define SDE_AUDIO_POWER_SHIFT_CPT 29
6853#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
6854#define SDE_AUXD_CPT (1 << 27)
6855#define SDE_AUXC_CPT (1 << 26)
6856#define SDE_AUXB_CPT (1 << 25)
6857#define SDE_AUX_MASK_CPT (7 << 25)
Xiong Zhang26951ca2015-08-17 15:55:50 +08006858#define SDE_PORTE_HOTPLUG_SPT (1 << 25)
Ville Syrjälä74c0b392015-08-27 23:56:07 +03006859#define SDE_PORTA_HOTPLUG_SPT (1 << 24)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006860#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
6861#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
6862#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
Adam Jackson23e81d62012-06-06 15:45:44 -04006863#define SDE_CRT_HOTPLUG_CPT (1 << 19)
Daniel Vetter73c352a2013-03-26 22:38:43 +01006864#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01006865#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
Daniel Vetter73c352a2013-03-26 22:38:43 +01006866 SDE_SDVOB_HOTPLUG_CPT | \
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01006867 SDE_PORTD_HOTPLUG_CPT | \
6868 SDE_PORTC_HOTPLUG_CPT | \
6869 SDE_PORTB_HOTPLUG_CPT)
Xiong Zhang26951ca2015-08-17 15:55:50 +08006870#define SDE_HOTPLUG_MASK_SPT (SDE_PORTE_HOTPLUG_SPT | \
6871 SDE_PORTD_HOTPLUG_CPT | \
6872 SDE_PORTC_HOTPLUG_CPT | \
Ville Syrjälä74c0b392015-08-27 23:56:07 +03006873 SDE_PORTB_HOTPLUG_CPT | \
6874 SDE_PORTA_HOTPLUG_SPT)
Adam Jackson23e81d62012-06-06 15:45:44 -04006875#define SDE_GMBUS_CPT (1 << 17)
Paulo Zanoni86642812013-04-12 17:57:57 -03006876#define SDE_ERROR_CPT (1 << 16)
Adam Jackson23e81d62012-06-06 15:45:44 -04006877#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
6878#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
6879#define SDE_FDI_RXC_CPT (1 << 8)
6880#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
6881#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
6882#define SDE_FDI_RXB_CPT (1 << 4)
6883#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
6884#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
6885#define SDE_FDI_RXA_CPT (1 << 0)
6886#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
6887 SDE_AUDIO_CP_REQ_B_CPT | \
6888 SDE_AUDIO_CP_REQ_A_CPT)
6889#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
6890 SDE_AUDIO_CP_CHG_B_CPT | \
6891 SDE_AUDIO_CP_CHG_A_CPT)
6892#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
6893 SDE_FDI_RXB_CPT | \
6894 SDE_FDI_RXA_CPT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006895
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006896#define SDEISR _MMIO(0xc4000)
6897#define SDEIMR _MMIO(0xc4004)
6898#define SDEIIR _MMIO(0xc4008)
6899#define SDEIER _MMIO(0xc400c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006900
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006901#define SERR_INT _MMIO(0xc4040)
Paulo Zanonide032bf2013-04-12 17:57:58 -03006902#define SERR_INT_POISON (1<<31)
Paulo Zanoni86642812013-04-12 17:57:57 -03006903#define SERR_INT_TRANS_C_FIFO_UNDERRUN (1<<6)
6904#define SERR_INT_TRANS_B_FIFO_UNDERRUN (1<<3)
6905#define SERR_INT_TRANS_A_FIFO_UNDERRUN (1<<0)
Ville Syrjälä68d97532015-09-18 20:03:39 +03006906#define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1<<((pipe)*3))
Paulo Zanoni86642812013-04-12 17:57:57 -03006907
Zhenyu Wangb9055052009-06-05 15:38:38 +08006908/* digital port hotplug */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006909#define PCH_PORT_HOTPLUG _MMIO(0xc4030) /* SHOTPLUG_CTL */
Ville Syrjälä195baa02015-08-27 23:56:00 +03006910#define PORTA_HOTPLUG_ENABLE (1 << 28) /* LPT:LP+ & BXT */
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05306911#define BXT_DDIA_HPD_INVERT (1 << 27)
Ville Syrjälä195baa02015-08-27 23:56:00 +03006912#define PORTA_HOTPLUG_STATUS_MASK (3 << 24) /* SPT+ & BXT */
6913#define PORTA_HOTPLUG_NO_DETECT (0 << 24) /* SPT+ & BXT */
6914#define PORTA_HOTPLUG_SHORT_DETECT (1 << 24) /* SPT+ & BXT */
6915#define PORTA_HOTPLUG_LONG_DETECT (2 << 24) /* SPT+ & BXT */
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03006916#define PORTD_HOTPLUG_ENABLE (1 << 20)
6917#define PORTD_PULSE_DURATION_2ms (0 << 18) /* pre-LPT */
6918#define PORTD_PULSE_DURATION_4_5ms (1 << 18) /* pre-LPT */
6919#define PORTD_PULSE_DURATION_6ms (2 << 18) /* pre-LPT */
6920#define PORTD_PULSE_DURATION_100ms (3 << 18) /* pre-LPT */
6921#define PORTD_PULSE_DURATION_MASK (3 << 18) /* pre-LPT */
6922#define PORTD_HOTPLUG_STATUS_MASK (3 << 16)
Damien Lespiaub6965192012-12-13 16:08:59 +00006923#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
6924#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
6925#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03006926#define PORTC_HOTPLUG_ENABLE (1 << 12)
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05306927#define BXT_DDIC_HPD_INVERT (1 << 11)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03006928#define PORTC_PULSE_DURATION_2ms (0 << 10) /* pre-LPT */
6929#define PORTC_PULSE_DURATION_4_5ms (1 << 10) /* pre-LPT */
6930#define PORTC_PULSE_DURATION_6ms (2 << 10) /* pre-LPT */
6931#define PORTC_PULSE_DURATION_100ms (3 << 10) /* pre-LPT */
6932#define PORTC_PULSE_DURATION_MASK (3 << 10) /* pre-LPT */
6933#define PORTC_HOTPLUG_STATUS_MASK (3 << 8)
Damien Lespiaub6965192012-12-13 16:08:59 +00006934#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
6935#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
6936#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03006937#define PORTB_HOTPLUG_ENABLE (1 << 4)
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05306938#define BXT_DDIB_HPD_INVERT (1 << 3)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03006939#define PORTB_PULSE_DURATION_2ms (0 << 2) /* pre-LPT */
6940#define PORTB_PULSE_DURATION_4_5ms (1 << 2) /* pre-LPT */
6941#define PORTB_PULSE_DURATION_6ms (2 << 2) /* pre-LPT */
6942#define PORTB_PULSE_DURATION_100ms (3 << 2) /* pre-LPT */
6943#define PORTB_PULSE_DURATION_MASK (3 << 2) /* pre-LPT */
6944#define PORTB_HOTPLUG_STATUS_MASK (3 << 0)
Damien Lespiaub6965192012-12-13 16:08:59 +00006945#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
6946#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
6947#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05306948#define BXT_DDI_HPD_INVERT_MASK (BXT_DDIA_HPD_INVERT | \
6949 BXT_DDIB_HPD_INVERT | \
6950 BXT_DDIC_HPD_INVERT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006951
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006952#define PCH_PORT_HOTPLUG2 _MMIO(0xc403C) /* SHOTPLUG_CTL2 SPT+ */
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03006953#define PORTE_HOTPLUG_ENABLE (1 << 4)
6954#define PORTE_HOTPLUG_STATUS_MASK (3 << 0)
Xiong Zhang26951ca2015-08-17 15:55:50 +08006955#define PORTE_HOTPLUG_NO_DETECT (0 << 0)
6956#define PORTE_HOTPLUG_SHORT_DETECT (1 << 0)
6957#define PORTE_HOTPLUG_LONG_DETECT (2 << 0)
6958
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006959#define PCH_GPIOA _MMIO(0xc5010)
6960#define PCH_GPIOB _MMIO(0xc5014)
6961#define PCH_GPIOC _MMIO(0xc5018)
6962#define PCH_GPIOD _MMIO(0xc501c)
6963#define PCH_GPIOE _MMIO(0xc5020)
6964#define PCH_GPIOF _MMIO(0xc5024)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006965
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006966#define PCH_GMBUS0 _MMIO(0xc5100)
6967#define PCH_GMBUS1 _MMIO(0xc5104)
6968#define PCH_GMBUS2 _MMIO(0xc5108)
6969#define PCH_GMBUS3 _MMIO(0xc510c)
6970#define PCH_GMBUS4 _MMIO(0xc5110)
6971#define PCH_GMBUS5 _MMIO(0xc5120)
Eric Anholtf0217c42009-12-01 11:56:30 -08006972
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006973#define _PCH_DPLL_A 0xc6014
6974#define _PCH_DPLL_B 0xc6018
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006975#define PCH_DPLL(pll) _MMIO(pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006976
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006977#define _PCH_FPA0 0xc6040
Chris Wilsonc1858122010-12-03 21:35:48 +00006978#define FP_CB_TUNE (0x3<<22)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006979#define _PCH_FPA1 0xc6044
6980#define _PCH_FPB0 0xc6048
6981#define _PCH_FPB1 0xc604c
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006982#define PCH_FP0(pll) _MMIO(pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
6983#define PCH_FP1(pll) _MMIO(pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006984
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006985#define PCH_DPLL_TEST _MMIO(0xc606c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006986
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006987#define PCH_DREF_CONTROL _MMIO(0xC6200)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006988#define DREF_CONTROL_MASK 0x7fc3
6989#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
6990#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
6991#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
6992#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
6993#define DREF_SSC_SOURCE_DISABLE (0<<11)
6994#define DREF_SSC_SOURCE_ENABLE (2<<11)
Zhenyu Wangc038e512009-10-19 15:43:48 +08006995#define DREF_SSC_SOURCE_MASK (3<<11)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006996#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
6997#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
6998#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
Zhenyu Wangc038e512009-10-19 15:43:48 +08006999#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007000#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
7001#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
Jesse Barnes92f25842011-01-04 15:09:34 -08007002#define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007003#define DREF_SSC4_DOWNSPREAD (0<<6)
7004#define DREF_SSC4_CENTERSPREAD (1<<6)
7005#define DREF_SSC1_DISABLE (0<<1)
7006#define DREF_SSC1_ENABLE (1<<1)
7007#define DREF_SSC4_DISABLE (0)
7008#define DREF_SSC4_ENABLE (1)
7009
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007010#define PCH_RAWCLK_FREQ _MMIO(0xc6204)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007011#define FDL_TP1_TIMER_SHIFT 12
7012#define FDL_TP1_TIMER_MASK (3<<12)
7013#define FDL_TP2_TIMER_SHIFT 10
7014#define FDL_TP2_TIMER_MASK (3<<10)
7015#define RAWCLK_FREQ_MASK 0x3ff
Rodrigo Vivi9d81a992017-06-02 13:06:41 -07007016#define CNP_RAWCLK_DIV_MASK (0x3ff << 16)
7017#define CNP_RAWCLK_DIV(div) ((div) << 16)
7018#define CNP_RAWCLK_FRAC_MASK (0xf << 26)
7019#define CNP_RAWCLK_FRAC(frac) ((frac) << 26)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007020
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007021#define PCH_DPLL_TMR_CFG _MMIO(0xc6208)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007022
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007023#define PCH_SSC4_PARMS _MMIO(0xc6210)
7024#define PCH_SSC4_AUX_PARMS _MMIO(0xc6214)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007025
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007026#define PCH_DPLL_SEL _MMIO(0xc7000)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007027#define TRANS_DPLLB_SEL(pipe) (1 << ((pipe) * 4))
Daniel Vetter11887392013-06-05 13:34:09 +02007028#define TRANS_DPLLA_SEL(pipe) 0
Ville Syrjälä68d97532015-09-18 20:03:39 +03007029#define TRANS_DPLL_ENABLE(pipe) (1 << ((pipe) * 4 + 3))
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007030
Zhenyu Wangb9055052009-06-05 15:38:38 +08007031/* transcoder */
7032
Daniel Vetter275f01b22013-05-03 11:49:47 +02007033#define _PCH_TRANS_HTOTAL_A 0xe0000
7034#define TRANS_HTOTAL_SHIFT 16
7035#define TRANS_HACTIVE_SHIFT 0
7036#define _PCH_TRANS_HBLANK_A 0xe0004
7037#define TRANS_HBLANK_END_SHIFT 16
7038#define TRANS_HBLANK_START_SHIFT 0
7039#define _PCH_TRANS_HSYNC_A 0xe0008
7040#define TRANS_HSYNC_END_SHIFT 16
7041#define TRANS_HSYNC_START_SHIFT 0
7042#define _PCH_TRANS_VTOTAL_A 0xe000c
7043#define TRANS_VTOTAL_SHIFT 16
7044#define TRANS_VACTIVE_SHIFT 0
7045#define _PCH_TRANS_VBLANK_A 0xe0010
7046#define TRANS_VBLANK_END_SHIFT 16
7047#define TRANS_VBLANK_START_SHIFT 0
7048#define _PCH_TRANS_VSYNC_A 0xe0014
7049#define TRANS_VSYNC_END_SHIFT 16
7050#define TRANS_VSYNC_START_SHIFT 0
7051#define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
Zhenyu Wangb9055052009-06-05 15:38:38 +08007052
Daniel Vettere3b95f12013-05-03 11:49:49 +02007053#define _PCH_TRANSA_DATA_M1 0xe0030
7054#define _PCH_TRANSA_DATA_N1 0xe0034
7055#define _PCH_TRANSA_DATA_M2 0xe0038
7056#define _PCH_TRANSA_DATA_N2 0xe003c
7057#define _PCH_TRANSA_LINK_M1 0xe0040
7058#define _PCH_TRANSA_LINK_N1 0xe0044
7059#define _PCH_TRANSA_LINK_M2 0xe0048
7060#define _PCH_TRANSA_LINK_N2 0xe004c
Zhenyu Wangb9055052009-06-05 15:38:38 +08007061
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03007062/* Per-transcoder DIP controls (PCH) */
Jesse Barnesb055c8f2011-07-08 11:31:57 -07007063#define _VIDEO_DIP_CTL_A 0xe0200
7064#define _VIDEO_DIP_DATA_A 0xe0208
7065#define _VIDEO_DIP_GCP_A 0xe0210
Ville Syrjälä6d674152015-05-05 17:06:20 +03007066#define GCP_COLOR_INDICATION (1 << 2)
7067#define GCP_DEFAULT_PHASE_ENABLE (1 << 1)
7068#define GCP_AV_MUTE (1 << 0)
Jesse Barnesb055c8f2011-07-08 11:31:57 -07007069
7070#define _VIDEO_DIP_CTL_B 0xe1200
7071#define _VIDEO_DIP_DATA_B 0xe1208
7072#define _VIDEO_DIP_GCP_B 0xe1210
7073
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007074#define TVIDEO_DIP_CTL(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
7075#define TVIDEO_DIP_DATA(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
7076#define TVIDEO_DIP_GCP(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
Jesse Barnesb055c8f2011-07-08 11:31:57 -07007077
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03007078/* Per-transcoder DIP controls (VLV) */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007079#define _VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
7080#define _VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
7081#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07007082
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007083#define _VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
7084#define _VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
7085#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07007086
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007087#define _CHV_VIDEO_DIP_CTL_C (VLV_DISPLAY_BASE + 0x611f0)
7088#define _CHV_VIDEO_DIP_DATA_C (VLV_DISPLAY_BASE + 0x611f4)
7089#define _CHV_VIDEO_DIP_GDCP_PAYLOAD_C (VLV_DISPLAY_BASE + 0x611f8)
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03007090
Shobhit Kumar90b107c2012-03-28 13:39:32 -07007091#define VLV_TVIDEO_DIP_CTL(pipe) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007092 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_CTL_A, \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007093 _VLV_VIDEO_DIP_CTL_B, _CHV_VIDEO_DIP_CTL_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07007094#define VLV_TVIDEO_DIP_DATA(pipe) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007095 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_DATA_A, \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007096 _VLV_VIDEO_DIP_DATA_B, _CHV_VIDEO_DIP_DATA_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07007097#define VLV_TVIDEO_DIP_GCP(pipe) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007098 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007099 _VLV_VIDEO_DIP_GDCP_PAYLOAD_B, _CHV_VIDEO_DIP_GDCP_PAYLOAD_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07007100
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03007101/* Haswell DIP controls */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007102
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007103#define _HSW_VIDEO_DIP_CTL_A 0x60200
7104#define _HSW_VIDEO_DIP_AVI_DATA_A 0x60220
7105#define _HSW_VIDEO_DIP_VS_DATA_A 0x60260
7106#define _HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
7107#define _HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
7108#define _HSW_VIDEO_DIP_VSC_DATA_A 0x60320
7109#define _HSW_VIDEO_DIP_AVI_ECC_A 0x60240
7110#define _HSW_VIDEO_DIP_VS_ECC_A 0x60280
7111#define _HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
7112#define _HSW_VIDEO_DIP_GMP_ECC_A 0x60300
7113#define _HSW_VIDEO_DIP_VSC_ECC_A 0x60344
7114#define _HSW_VIDEO_DIP_GCP_A 0x60210
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03007115
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007116#define _HSW_VIDEO_DIP_CTL_B 0x61200
7117#define _HSW_VIDEO_DIP_AVI_DATA_B 0x61220
7118#define _HSW_VIDEO_DIP_VS_DATA_B 0x61260
7119#define _HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
7120#define _HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
7121#define _HSW_VIDEO_DIP_VSC_DATA_B 0x61320
7122#define _HSW_VIDEO_DIP_BVI_ECC_B 0x61240
7123#define _HSW_VIDEO_DIP_VS_ECC_B 0x61280
7124#define _HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
7125#define _HSW_VIDEO_DIP_GMP_ECC_B 0x61300
7126#define _HSW_VIDEO_DIP_VSC_ECC_B 0x61344
7127#define _HSW_VIDEO_DIP_GCP_B 0x61210
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03007128
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007129#define HSW_TVIDEO_DIP_CTL(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_CTL_A)
7130#define HSW_TVIDEO_DIP_AVI_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_AVI_DATA_A + (i) * 4)
7131#define HSW_TVIDEO_DIP_VS_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VS_DATA_A + (i) * 4)
7132#define HSW_TVIDEO_DIP_SPD_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_SPD_DATA_A + (i) * 4)
7133#define HSW_TVIDEO_DIP_GCP(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_GCP_A)
7134#define HSW_TVIDEO_DIP_VSC_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VSC_DATA_A + (i) * 4)
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03007135
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007136#define _HSW_STEREO_3D_CTL_A 0x70020
7137#define S3D_ENABLE (1<<31)
7138#define _HSW_STEREO_3D_CTL_B 0x71020
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03007139
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007140#define HSW_STEREO_3D_CTL(trans) _MMIO_PIPE2(trans, _HSW_STEREO_3D_CTL_A)
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03007141
Daniel Vetter275f01b22013-05-03 11:49:47 +02007142#define _PCH_TRANS_HTOTAL_B 0xe1000
7143#define _PCH_TRANS_HBLANK_B 0xe1004
7144#define _PCH_TRANS_HSYNC_B 0xe1008
7145#define _PCH_TRANS_VTOTAL_B 0xe100c
7146#define _PCH_TRANS_VBLANK_B 0xe1010
7147#define _PCH_TRANS_VSYNC_B 0xe1014
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007148#define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
Zhenyu Wangb9055052009-06-05 15:38:38 +08007149
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007150#define PCH_TRANS_HTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
7151#define PCH_TRANS_HBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
7152#define PCH_TRANS_HSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
7153#define PCH_TRANS_VTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
7154#define PCH_TRANS_VBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
7155#define PCH_TRANS_VSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
7156#define PCH_TRANS_VSYNCSHIFT(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, _PCH_TRANS_VSYNCSHIFT_B)
Chris Wilson5eddb702010-09-11 13:48:45 +01007157
Daniel Vettere3b95f12013-05-03 11:49:49 +02007158#define _PCH_TRANSB_DATA_M1 0xe1030
7159#define _PCH_TRANSB_DATA_N1 0xe1034
7160#define _PCH_TRANSB_DATA_M2 0xe1038
7161#define _PCH_TRANSB_DATA_N2 0xe103c
7162#define _PCH_TRANSB_LINK_M1 0xe1040
7163#define _PCH_TRANSB_LINK_N1 0xe1044
7164#define _PCH_TRANSB_LINK_M2 0xe1048
7165#define _PCH_TRANSB_LINK_N2 0xe104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08007166
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007167#define PCH_TRANS_DATA_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
7168#define PCH_TRANS_DATA_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
7169#define PCH_TRANS_DATA_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
7170#define PCH_TRANS_DATA_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
7171#define PCH_TRANS_LINK_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
7172#define PCH_TRANS_LINK_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
7173#define PCH_TRANS_LINK_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
7174#define PCH_TRANS_LINK_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007175
Daniel Vetterab9412b2013-05-03 11:49:46 +02007176#define _PCH_TRANSACONF 0xf0008
7177#define _PCH_TRANSBCONF 0xf1008
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007178#define PCH_TRANSCONF(pipe) _MMIO_PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
7179#define LPT_TRANSCONF PCH_TRANSCONF(PIPE_A) /* lpt has only one transcoder */
Zhenyu Wangb9055052009-06-05 15:38:38 +08007180#define TRANS_DISABLE (0<<31)
7181#define TRANS_ENABLE (1<<31)
7182#define TRANS_STATE_MASK (1<<30)
7183#define TRANS_STATE_DISABLE (0<<30)
7184#define TRANS_STATE_ENABLE (1<<30)
7185#define TRANS_FSYNC_DELAY_HB1 (0<<27)
7186#define TRANS_FSYNC_DELAY_HB2 (1<<27)
7187#define TRANS_FSYNC_DELAY_HB3 (2<<27)
7188#define TRANS_FSYNC_DELAY_HB4 (3<<27)
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02007189#define TRANS_INTERLACE_MASK (7<<21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007190#define TRANS_PROGRESSIVE (0<<21)
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02007191#define TRANS_INTERLACED (3<<21)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02007192#define TRANS_LEGACY_INTERLACED_ILK (2<<21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007193#define TRANS_8BPC (0<<5)
7194#define TRANS_10BPC (1<<5)
7195#define TRANS_6BPC (2<<5)
7196#define TRANS_12BPC (3<<5)
7197
Daniel Vetterce401412012-10-31 22:52:30 +01007198#define _TRANSA_CHICKEN1 0xf0060
7199#define _TRANSB_CHICKEN1 0xf1060
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007200#define TRANS_CHICKEN1(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
Ville Syrjäläd1b15892015-05-05 17:06:19 +03007201#define TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE (1<<10)
Daniel Vetterce401412012-10-31 22:52:30 +01007202#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1<<4)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07007203#define _TRANSA_CHICKEN2 0xf0064
7204#define _TRANSB_CHICKEN2 0xf1064
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007205#define TRANS_CHICKEN2(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03007206#define TRANS_CHICKEN2_TIMING_OVERRIDE (1<<31)
7207#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1<<29)
7208#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3<<27)
7209#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1<<26)
7210#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1<<25)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07007211
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007212#define SOUTH_CHICKEN1 _MMIO(0xc2000)
Jesse Barnes291427f2011-07-29 12:42:37 -07007213#define FDIA_PHASE_SYNC_SHIFT_OVR 19
7214#define FDIA_PHASE_SYNC_SHIFT_EN 18
Daniel Vetter01a415f2012-10-27 15:58:40 +02007215#define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
7216#define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
7217#define FDI_BC_BIFURCATION_SELECT (1 << 12)
Jani Nikulaaa17cdb2015-09-04 16:55:14 +03007218#define SPT_PWM_GRANULARITY (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007219#define SOUTH_CHICKEN2 _MMIO(0xc2004)
Paulo Zanonidde86e22012-12-01 12:04:25 -02007220#define FDI_MPHY_IOSFSB_RESET_STATUS (1<<13)
7221#define FDI_MPHY_IOSFSB_RESET_CTL (1<<12)
Jani Nikulaaa17cdb2015-09-04 16:55:14 +03007222#define LPT_PWM_GRANULARITY (1<<5)
Paulo Zanonidde86e22012-12-01 12:04:25 -02007223#define DPLS_EDP_PPS_FIX_DIS (1<<0)
Jesse Barnes645c62a2011-05-11 09:49:31 -07007224
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007225#define _FDI_RXA_CHICKEN 0xc200c
7226#define _FDI_RXB_CHICKEN 0xc2010
Jesse Barnes6f06ce12011-01-04 15:09:38 -08007227#define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
7228#define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007229#define FDI_RX_CHICKEN(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007230
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007231#define SOUTH_DSPCLK_GATE_D _MMIO(0xc2020)
Jesse Barnescd664072013-10-02 10:34:19 -07007232#define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1<<30)
Jesse Barnes382b0932010-10-07 16:01:25 -07007233#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
Jesse Barnescd664072013-10-02 10:34:19 -07007234#define PCH_CPUNIT_CLOCK_GATE_DISABLE (1<<14)
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007235#define PCH_LP_PARTITION_LEVEL_DISABLE (1<<12)
Jesse Barnes382b0932010-10-07 16:01:25 -07007236
Zhenyu Wangb9055052009-06-05 15:38:38 +08007237/* CPU: FDI_TX */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007238#define _FDI_TXA_CTL 0x60100
7239#define _FDI_TXB_CTL 0x61100
7240#define FDI_TX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007241#define FDI_TX_DISABLE (0<<31)
7242#define FDI_TX_ENABLE (1<<31)
7243#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
7244#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
7245#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
7246#define FDI_LINK_TRAIN_NONE (3<<28)
7247#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
7248#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
7249#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
7250#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
7251#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
7252#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
7253#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
7254#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007255/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
7256 SNB has different settings. */
7257/* SNB A-stepping */
7258#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
7259#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
7260#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
7261#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
7262/* SNB B-stepping */
7263#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
7264#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
7265#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
7266#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
7267#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007268#define FDI_DP_PORT_WIDTH_SHIFT 19
7269#define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
7270#define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007271#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007272/* Ironlake: hardwired to 1 */
Zhenyu Wangb9055052009-06-05 15:38:38 +08007273#define FDI_TX_PLL_ENABLE (1<<14)
Jesse Barnes357555c2011-04-28 15:09:55 -07007274
7275/* Ivybridge has different bits for lolz */
7276#define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
7277#define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
7278#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
7279#define FDI_LINK_TRAIN_NONE_IVB (3<<8)
7280
Zhenyu Wangb9055052009-06-05 15:38:38 +08007281/* both Tx and Rx */
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07007282#define FDI_COMPOSITE_SYNC (1<<11)
Jesse Barnes357555c2011-04-28 15:09:55 -07007283#define FDI_LINK_TRAIN_AUTO (1<<10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007284#define FDI_SCRAMBLING_ENABLE (0<<7)
7285#define FDI_SCRAMBLING_DISABLE (1<<7)
7286
7287/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007288#define _FDI_RXA_CTL 0xf000c
7289#define _FDI_RXB_CTL 0xf100c
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007290#define FDI_RX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007291#define FDI_RX_ENABLE (1<<31)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007292/* train, dp width same as FDI_TX */
Jesse Barnes357555c2011-04-28 15:09:55 -07007293#define FDI_FS_ERRC_ENABLE (1<<27)
7294#define FDI_FE_ERRC_ENABLE (1<<26)
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02007295#define FDI_RX_POLARITY_REVERSED_LPT (1<<16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007296#define FDI_8BPC (0<<16)
7297#define FDI_10BPC (1<<16)
7298#define FDI_6BPC (2<<16)
7299#define FDI_12BPC (3<<16)
Damien Lespiau3e683202012-12-11 18:48:29 +00007300#define FDI_RX_LINK_REVERSAL_OVERRIDE (1<<15)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007301#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
7302#define FDI_RX_PLL_ENABLE (1<<13)
7303#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
7304#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
7305#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
7306#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
7307#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
Chris Wilson5eddb702010-09-11 13:48:45 +01007308#define FDI_PCDCLK (1<<4)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007309/* CPT */
7310#define FDI_AUTO_TRAINING (1<<10)
7311#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
7312#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
7313#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
7314#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
7315#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007316
Paulo Zanoni04945642012-11-01 21:00:59 -02007317#define _FDI_RXA_MISC 0xf0010
7318#define _FDI_RXB_MISC 0xf1010
7319#define FDI_RX_PWRDN_LANE1_MASK (3<<26)
7320#define FDI_RX_PWRDN_LANE1_VAL(x) ((x)<<26)
7321#define FDI_RX_PWRDN_LANE0_MASK (3<<24)
7322#define FDI_RX_PWRDN_LANE0_VAL(x) ((x)<<24)
7323#define FDI_RX_TP1_TO_TP2_48 (2<<20)
7324#define FDI_RX_TP1_TO_TP2_64 (3<<20)
7325#define FDI_RX_FDI_DELAY_90 (0x90<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007326#define FDI_RX_MISC(pipe) _MMIO_PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
Paulo Zanoni04945642012-11-01 21:00:59 -02007327
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007328#define _FDI_RXA_TUSIZE1 0xf0030
7329#define _FDI_RXA_TUSIZE2 0xf0038
7330#define _FDI_RXB_TUSIZE1 0xf1030
7331#define _FDI_RXB_TUSIZE2 0xf1038
7332#define FDI_RX_TUSIZE1(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
7333#define FDI_RX_TUSIZE2(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007334
7335/* FDI_RX interrupt register format */
7336#define FDI_RX_INTER_LANE_ALIGN (1<<10)
7337#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
7338#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
7339#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
7340#define FDI_RX_FS_CODE_ERR (1<<6)
7341#define FDI_RX_FE_CODE_ERR (1<<5)
7342#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
7343#define FDI_RX_HDCP_LINK_FAIL (1<<3)
7344#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
7345#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
7346#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
7347
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007348#define _FDI_RXA_IIR 0xf0014
7349#define _FDI_RXA_IMR 0xf0018
7350#define _FDI_RXB_IIR 0xf1014
7351#define _FDI_RXB_IMR 0xf1018
7352#define FDI_RX_IIR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
7353#define FDI_RX_IMR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007354
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007355#define FDI_PLL_CTL_1 _MMIO(0xfe000)
7356#define FDI_PLL_CTL_2 _MMIO(0xfe004)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007357
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007358#define PCH_LVDS _MMIO(0xe1180)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007359#define LVDS_DETECTED (1 << 1)
7360
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007361#define _PCH_DP_B 0xe4100
7362#define PCH_DP_B _MMIO(_PCH_DP_B)
Ville Syrjälä750a9512015-11-11 20:34:12 +02007363#define _PCH_DPB_AUX_CH_CTL 0xe4110
7364#define _PCH_DPB_AUX_CH_DATA1 0xe4114
7365#define _PCH_DPB_AUX_CH_DATA2 0xe4118
7366#define _PCH_DPB_AUX_CH_DATA3 0xe411c
7367#define _PCH_DPB_AUX_CH_DATA4 0xe4120
7368#define _PCH_DPB_AUX_CH_DATA5 0xe4124
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08007369
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007370#define _PCH_DP_C 0xe4200
7371#define PCH_DP_C _MMIO(_PCH_DP_C)
Ville Syrjälä750a9512015-11-11 20:34:12 +02007372#define _PCH_DPC_AUX_CH_CTL 0xe4210
7373#define _PCH_DPC_AUX_CH_DATA1 0xe4214
7374#define _PCH_DPC_AUX_CH_DATA2 0xe4218
7375#define _PCH_DPC_AUX_CH_DATA3 0xe421c
7376#define _PCH_DPC_AUX_CH_DATA4 0xe4220
7377#define _PCH_DPC_AUX_CH_DATA5 0xe4224
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08007378
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007379#define _PCH_DP_D 0xe4300
7380#define PCH_DP_D _MMIO(_PCH_DP_D)
Ville Syrjälä750a9512015-11-11 20:34:12 +02007381#define _PCH_DPD_AUX_CH_CTL 0xe4310
7382#define _PCH_DPD_AUX_CH_DATA1 0xe4314
7383#define _PCH_DPD_AUX_CH_DATA2 0xe4318
7384#define _PCH_DPD_AUX_CH_DATA3 0xe431c
7385#define _PCH_DPD_AUX_CH_DATA4 0xe4320
7386#define _PCH_DPD_AUX_CH_DATA5 0xe4324
7387
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007388#define PCH_DP_AUX_CH_CTL(port) _MMIO_PORT((port) - PORT_B, _PCH_DPB_AUX_CH_CTL, _PCH_DPC_AUX_CH_CTL)
7389#define PCH_DP_AUX_CH_DATA(port, i) _MMIO(_PORT((port) - PORT_B, _PCH_DPB_AUX_CH_DATA1, _PCH_DPC_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08007390
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007391/* CPT */
7392#define PORT_TRANS_A_SEL_CPT 0
7393#define PORT_TRANS_B_SEL_CPT (1<<29)
7394#define PORT_TRANS_C_SEL_CPT (2<<29)
7395#define PORT_TRANS_SEL_MASK (3<<29)
Keith Packard1519b992011-08-06 10:35:34 -07007396#define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
Daniel Vetter19d8fe12012-07-02 13:26:27 +02007397#define PORT_TO_PIPE(val) (((val) & (1<<30)) >> 30)
7398#define PORT_TO_PIPE_CPT(val) (((val) & PORT_TRANS_SEL_MASK) >> 29)
Ville Syrjälä71485e02014-04-09 13:28:55 +03007399#define SDVO_PORT_TO_PIPE_CHV(val) (((val) & (3<<24)) >> 24)
7400#define DP_PORT_TO_PIPE_CHV(val) (((val) & (3<<16)) >> 16)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007401
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007402#define _TRANS_DP_CTL_A 0xe0300
7403#define _TRANS_DP_CTL_B 0xe1300
7404#define _TRANS_DP_CTL_C 0xe2300
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007405#define TRANS_DP_CTL(pipe) _MMIO_PIPE(pipe, _TRANS_DP_CTL_A, _TRANS_DP_CTL_B)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007406#define TRANS_DP_OUTPUT_ENABLE (1<<31)
7407#define TRANS_DP_PORT_SEL_B (0<<29)
7408#define TRANS_DP_PORT_SEL_C (1<<29)
7409#define TRANS_DP_PORT_SEL_D (2<<29)
Eric Anholtcb3543c2011-02-02 12:08:07 -08007410#define TRANS_DP_PORT_SEL_NONE (3<<29)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007411#define TRANS_DP_PORT_SEL_MASK (3<<29)
Ville Syrjäläadc289d2015-05-05 17:17:30 +03007412#define TRANS_DP_PIPE_TO_PORT(val) ((((val) & TRANS_DP_PORT_SEL_MASK) >> 29) + PORT_B)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007413#define TRANS_DP_AUDIO_ONLY (1<<26)
7414#define TRANS_DP_ENH_FRAMING (1<<18)
7415#define TRANS_DP_8BPC (0<<9)
7416#define TRANS_DP_10BPC (1<<9)
7417#define TRANS_DP_6BPC (2<<9)
7418#define TRANS_DP_12BPC (3<<9)
Eric Anholt220cad32010-11-18 09:32:58 +08007419#define TRANS_DP_BPC_MASK (3<<9)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007420#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
7421#define TRANS_DP_VSYNC_ACTIVE_LOW 0
7422#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
7423#define TRANS_DP_HSYNC_ACTIVE_LOW 0
Chris Wilson94113ce2010-08-04 11:25:21 +01007424#define TRANS_DP_SYNC_MASK (3<<3)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007425
7426/* SNB eDP training params */
7427/* SNB A-stepping */
7428#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
7429#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
7430#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
7431#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
7432/* SNB B-stepping */
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08007433#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
7434#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
7435#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
7436#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
7437#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007438#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
7439
Keith Packard1a2eb462011-11-16 16:26:07 -08007440/* IVB */
7441#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
7442#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
7443#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
7444#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
7445#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
7446#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
Imre Deak77fa4cb2013-08-23 23:50:23 +03007447#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e <<22)
Keith Packard1a2eb462011-11-16 16:26:07 -08007448
7449/* legacy values */
7450#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
7451#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
7452#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
7453#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
7454#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
7455
7456#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
7457
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007458#define VLV_PMWGICZ _MMIO(0x1300a4)
Imre Deak9e72b462014-05-05 15:13:55 +03007459
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05307460#define RC6_LOCATION _MMIO(0xD40)
7461#define RC6_CTX_IN_DRAM (1 << 0)
7462#define RC6_CTX_BASE _MMIO(0xD48)
7463#define RC6_CTX_BASE_MASK 0xFFFFFFF0
7464#define PWRCTX_MAXCNT_RCSUNIT _MMIO(0x2054)
7465#define PWRCTX_MAXCNT_VCSUNIT0 _MMIO(0x12054)
7466#define PWRCTX_MAXCNT_BCSUNIT _MMIO(0x22054)
7467#define PWRCTX_MAXCNT_VECSUNIT _MMIO(0x1A054)
7468#define PWRCTX_MAXCNT_VCSUNIT1 _MMIO(0x1C054)
7469#define IDLE_TIME_MASK 0xFFFFF
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007470#define FORCEWAKE _MMIO(0xA18C)
7471#define FORCEWAKE_VLV _MMIO(0x1300b0)
7472#define FORCEWAKE_ACK_VLV _MMIO(0x1300b4)
7473#define FORCEWAKE_MEDIA_VLV _MMIO(0x1300b8)
7474#define FORCEWAKE_ACK_MEDIA_VLV _MMIO(0x1300bc)
7475#define FORCEWAKE_ACK_HSW _MMIO(0x130044)
7476#define FORCEWAKE_ACK _MMIO(0x130090)
7477#define VLV_GTLC_WAKE_CTRL _MMIO(0x130090)
Imre Deak981a5ae2014-04-14 20:24:22 +03007478#define VLV_GTLC_RENDER_CTX_EXISTS (1 << 25)
7479#define VLV_GTLC_MEDIA_CTX_EXISTS (1 << 24)
7480#define VLV_GTLC_ALLOWWAKEREQ (1 << 0)
7481
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007482#define VLV_GTLC_PW_STATUS _MMIO(0x130094)
Imre Deak981a5ae2014-04-14 20:24:22 +03007483#define VLV_GTLC_ALLOWWAKEACK (1 << 0)
7484#define VLV_GTLC_ALLOWWAKEERR (1 << 1)
7485#define VLV_GTLC_PW_MEDIA_STATUS_MASK (1 << 5)
7486#define VLV_GTLC_PW_RENDER_STATUS_MASK (1 << 7)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007487#define FORCEWAKE_MT _MMIO(0xa188) /* multi-threaded */
7488#define FORCEWAKE_MEDIA_GEN9 _MMIO(0xa270)
7489#define FORCEWAKE_RENDER_GEN9 _MMIO(0xa278)
7490#define FORCEWAKE_BLITTER_GEN9 _MMIO(0xa188)
7491#define FORCEWAKE_ACK_MEDIA_GEN9 _MMIO(0x0D88)
7492#define FORCEWAKE_ACK_RENDER_GEN9 _MMIO(0x0D84)
7493#define FORCEWAKE_ACK_BLITTER_GEN9 _MMIO(0x130044)
Chris Wilsonc5836c22012-10-17 12:09:55 +01007494#define FORCEWAKE_KERNEL 0x1
7495#define FORCEWAKE_USER 0x2
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007496#define FORCEWAKE_MT_ACK _MMIO(0x130040)
7497#define ECOBUS _MMIO(0xa180)
Keith Packard8d715f02011-11-18 20:39:01 -08007498#define FORCEWAKE_MT_ENABLE (1<<5)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007499#define VLV_SPAREG2H _MMIO(0xA194)
Akash Goelf2dd7572016-06-27 20:10:01 +05307500#define GEN9_PWRGT_DOMAIN_STATUS _MMIO(0xA2A0)
7501#define GEN9_PWRGT_MEDIA_STATUS_MASK (1 << 0)
7502#define GEN9_PWRGT_RENDER_STATUS_MASK (1 << 1)
Chris Wilson8fd26852010-12-08 18:40:43 +00007503
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007504#define GTFIFODBG _MMIO(0x120000)
Ville Syrjälä297b32e2016-04-13 21:09:30 +03007505#define GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV (0x1f << 20)
7506#define GT_FIFO_FREE_ENTRIES_CHV (0x7f << 13)
Ville Syrjälä90f256b2013-11-14 01:59:59 +02007507#define GT_FIFO_SBDROPERR (1<<6)
7508#define GT_FIFO_BLOBDROPERR (1<<5)
7509#define GT_FIFO_SB_READ_ABORTERR (1<<4)
7510#define GT_FIFO_DROPERR (1<<3)
Ben Widawskydd202c62012-02-09 10:15:18 +01007511#define GT_FIFO_OVFERR (1<<2)
7512#define GT_FIFO_IAWRERR (1<<1)
7513#define GT_FIFO_IARDERR (1<<0)
7514
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007515#define GTFIFOCTL _MMIO(0x120008)
Ville Syrjälä46520e22013-11-14 02:00:00 +02007516#define GT_FIFO_FREE_ENTRIES_MASK 0x7f
Chris Wilson957367202011-05-12 22:17:09 +01007517#define GT_FIFO_NUM_RESERVED_ENTRIES 20
Deepak Sa04f90a2015-04-16 08:51:28 +05307518#define GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL (1 << 12)
7519#define GT_FIFO_CTL_RC6_POLICY_STALL (1 << 11)
Chris Wilson91355832011-03-04 19:22:40 +00007520
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007521#define HSW_IDICR _MMIO(0x9008)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07007522#define IDIHASHMSK(x) (((x) & 0x3f) << 16)
Mika Kuoppala3accaf72016-04-13 17:26:43 +03007523#define HSW_EDRAM_CAP _MMIO(0x120010)
Damien Lespiau2db59d52015-02-03 14:25:14 +00007524#define EDRAM_ENABLED 0x1
Mika Kuoppalac02e85a2016-04-13 17:26:44 +03007525#define EDRAM_NUM_BANKS(cap) (((cap) >> 1) & 0xf)
7526#define EDRAM_WAYS_IDX(cap) (((cap) >> 5) & 0x7)
7527#define EDRAM_SETS_IDX(cap) (((cap) >> 8) & 0x3)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07007528
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007529#define GEN6_UCGCTL1 _MMIO(0x9400)
Mika Kuoppala8aeb7f62016-06-07 17:19:05 +03007530# define GEN6_GAMUNIT_CLOCK_GATE_DISABLE (1 << 22)
Ville Syrjäläe4443e42014-04-09 13:28:41 +03007531# define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE (1 << 16)
Daniel Vetter80e829f2012-03-31 11:21:57 +02007532# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
Daniel Vetterde4a8bd2012-04-11 20:42:38 +02007533# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
Daniel Vetter80e829f2012-03-31 11:21:57 +02007534
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007535#define GEN6_UCGCTL2 _MMIO(0x9404)
Damien Lespiauf9fc42f2015-02-26 18:20:39 +00007536# define GEN6_VFUNIT_CLOCK_GATE_DISABLE (1 << 31)
Jesse Barnes0f846f82012-06-14 11:04:47 -07007537# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
Jesse Barnes6edaa7f2012-06-14 11:04:49 -07007538# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
Eugeni Dodonoveae66b52012-02-08 12:53:49 -08007539# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
Eric Anholt406478d2011-11-07 16:07:04 -08007540# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
Eric Anholt9ca1d102011-11-07 16:07:05 -08007541# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
Eric Anholt406478d2011-11-07 16:07:04 -08007542
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007543#define GEN6_UCGCTL3 _MMIO(0x9408)
Robert Braggd7965152016-11-07 19:49:52 +00007544# define GEN6_OACSUNIT_CLOCK_GATE_DISABLE (1 << 20)
Imre Deak9e72b462014-05-05 15:13:55 +03007545
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007546#define GEN7_UCGCTL4 _MMIO(0x940c)
Jesse Barnese3f33d42012-06-14 11:04:50 -07007547#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25)
Mika Kuoppalaeee8efb2016-06-07 17:18:53 +03007548#define GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE (1<<14)
Jesse Barnese3f33d42012-06-14 11:04:50 -07007549
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007550#define GEN6_RCGCTL1 _MMIO(0x9410)
7551#define GEN6_RCGCTL2 _MMIO(0x9414)
7552#define GEN6_RSTCTL _MMIO(0x9420)
Imre Deak9e72b462014-05-05 15:13:55 +03007553
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007554#define GEN8_UCGCTL6 _MMIO(0x9430)
Damien Lespiau9253c2e2015-02-09 19:33:10 +00007555#define GEN8_GAPSUNIT_CLOCK_GATE_DISABLE (1<<24)
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02007556#define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1<<14)
Ben Widawsky868434c2015-03-11 10:49:32 +02007557#define GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ (1<<28)
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02007558
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007559#define GEN6_GFXPAUSE _MMIO(0xA000)
7560#define GEN6_RPNSWREQ _MMIO(0xA008)
Chris Wilson8fd26852010-12-08 18:40:43 +00007561#define GEN6_TURBO_DISABLE (1<<31)
7562#define GEN6_FREQUENCY(x) ((x)<<25)
Rodrigo Vivi92bd1bf2013-03-25 17:55:49 -03007563#define HSW_FREQUENCY(x) ((x)<<24)
Akash Goelde43ae92015-03-06 11:07:14 +05307564#define GEN9_FREQUENCY(x) ((x)<<23)
Chris Wilson8fd26852010-12-08 18:40:43 +00007565#define GEN6_OFFSET(x) ((x)<<19)
7566#define GEN6_AGGRESSIVE_TURBO (0<<15)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007567#define GEN6_RC_VIDEO_FREQ _MMIO(0xA00C)
7568#define GEN6_RC_CONTROL _MMIO(0xA090)
Chris Wilson8fd26852010-12-08 18:40:43 +00007569#define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
7570#define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
7571#define GEN6_RC_CTL_RC6_ENABLE (1<<18)
7572#define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
7573#define GEN6_RC_CTL_RC7_ENABLE (1<<22)
Jesse Barnes6b88f292013-11-15 09:32:12 -08007574#define VLV_RC_CTL_CTX_RST_PARALLEL (1<<24)
Jesse Barnes0a073b82013-04-17 15:54:58 -07007575#define GEN7_RC_CTL_TO_MODE (1<<28)
Chris Wilson8fd26852010-12-08 18:40:43 +00007576#define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
7577#define GEN6_RC_CTL_HW_ENABLE (1<<31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007578#define GEN6_RP_DOWN_TIMEOUT _MMIO(0xA010)
7579#define GEN6_RP_INTERRUPT_LIMITS _MMIO(0xA014)
7580#define GEN6_RPSTAT1 _MMIO(0xA01C)
Jesse Barnesccab5c82011-01-18 15:49:25 -08007581#define GEN6_CAGF_SHIFT 8
Ben Widawskyf82855d2013-01-29 12:00:15 -08007582#define HSW_CAGF_SHIFT 7
Akash Goelde43ae92015-03-06 11:07:14 +05307583#define GEN9_CAGF_SHIFT 23
Jesse Barnesccab5c82011-01-18 15:49:25 -08007584#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
Ben Widawskyf82855d2013-01-29 12:00:15 -08007585#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
Akash Goelde43ae92015-03-06 11:07:14 +05307586#define GEN9_CAGF_MASK (0x1ff << GEN9_CAGF_SHIFT)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007587#define GEN6_RP_CONTROL _MMIO(0xA024)
Chris Wilson8fd26852010-12-08 18:40:43 +00007588#define GEN6_RP_MEDIA_TURBO (1<<11)
Ben Widawsky6ed55ee2011-12-12 19:21:59 -08007589#define GEN6_RP_MEDIA_MODE_MASK (3<<9)
7590#define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
7591#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
7592#define GEN6_RP_MEDIA_HW_MODE (1<<9)
7593#define GEN6_RP_MEDIA_SW_MODE (0<<9)
Chris Wilson8fd26852010-12-08 18:40:43 +00007594#define GEN6_RP_MEDIA_IS_GFX (1<<8)
7595#define GEN6_RP_ENABLE (1<<7)
Jesse Barnesccab5c82011-01-18 15:49:25 -08007596#define GEN6_RP_UP_IDLE_MIN (0x1<<3)
7597#define GEN6_RP_UP_BUSY_AVG (0x2<<3)
7598#define GEN6_RP_UP_BUSY_CONT (0x4<<3)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01007599#define GEN6_RP_DOWN_IDLE_AVG (0x2<<0)
Jesse Barnesccab5c82011-01-18 15:49:25 -08007600#define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007601#define GEN6_RP_UP_THRESHOLD _MMIO(0xA02C)
7602#define GEN6_RP_DOWN_THRESHOLD _MMIO(0xA030)
7603#define GEN6_RP_CUR_UP_EI _MMIO(0xA050)
Chris Wilson7466c292016-08-15 09:49:33 +01007604#define GEN6_RP_EI_MASK 0xffffff
7605#define GEN6_CURICONT_MASK GEN6_RP_EI_MASK
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007606#define GEN6_RP_CUR_UP _MMIO(0xA054)
Chris Wilson7466c292016-08-15 09:49:33 +01007607#define GEN6_CURBSYTAVG_MASK GEN6_RP_EI_MASK
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007608#define GEN6_RP_PREV_UP _MMIO(0xA058)
7609#define GEN6_RP_CUR_DOWN_EI _MMIO(0xA05C)
Chris Wilson7466c292016-08-15 09:49:33 +01007610#define GEN6_CURIAVG_MASK GEN6_RP_EI_MASK
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007611#define GEN6_RP_CUR_DOWN _MMIO(0xA060)
7612#define GEN6_RP_PREV_DOWN _MMIO(0xA064)
7613#define GEN6_RP_UP_EI _MMIO(0xA068)
7614#define GEN6_RP_DOWN_EI _MMIO(0xA06C)
7615#define GEN6_RP_IDLE_HYSTERSIS _MMIO(0xA070)
7616#define GEN6_RPDEUHWTC _MMIO(0xA080)
7617#define GEN6_RPDEUC _MMIO(0xA084)
7618#define GEN6_RPDEUCSW _MMIO(0xA088)
7619#define GEN6_RC_STATE _MMIO(0xA094)
Imre Deakfc619842016-06-29 19:13:55 +03007620#define RC_SW_TARGET_STATE_SHIFT 16
7621#define RC_SW_TARGET_STATE_MASK (7 << RC_SW_TARGET_STATE_SHIFT)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007622#define GEN6_RC1_WAKE_RATE_LIMIT _MMIO(0xA098)
7623#define GEN6_RC6_WAKE_RATE_LIMIT _MMIO(0xA09C)
7624#define GEN6_RC6pp_WAKE_RATE_LIMIT _MMIO(0xA0A0)
7625#define GEN6_RC_EVALUATION_INTERVAL _MMIO(0xA0A8)
7626#define GEN6_RC_IDLE_HYSTERSIS _MMIO(0xA0AC)
7627#define GEN6_RC_SLEEP _MMIO(0xA0B0)
7628#define GEN6_RCUBMABDTMR _MMIO(0xA0B0)
7629#define GEN6_RC1e_THRESHOLD _MMIO(0xA0B4)
7630#define GEN6_RC6_THRESHOLD _MMIO(0xA0B8)
7631#define GEN6_RC6p_THRESHOLD _MMIO(0xA0BC)
7632#define VLV_RCEDATA _MMIO(0xA0BC)
7633#define GEN6_RC6pp_THRESHOLD _MMIO(0xA0C0)
7634#define GEN6_PMINTRMSK _MMIO(0xA168)
Chris Wilson655d49e2017-03-12 13:27:45 +00007635#define GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC (1<<31)
Sagar Arun Kamble9735b042017-03-07 10:22:35 +05307636#define ARAT_EXPIRED_INTRMSK (1<<9)
Imre Deakfc619842016-06-29 19:13:55 +03007637#define GEN8_MISC_CTRL0 _MMIO(0xA180)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007638#define VLV_PWRDWNUPCTL _MMIO(0xA294)
7639#define GEN9_MEDIA_PG_IDLE_HYSTERESIS _MMIO(0xA0C4)
7640#define GEN9_RENDER_PG_IDLE_HYSTERESIS _MMIO(0xA0C8)
7641#define GEN9_PG_ENABLE _MMIO(0xA210)
Sagar Kamblea4104c52015-04-10 14:11:29 +05307642#define GEN9_RENDER_PG_ENABLE (1<<0)
7643#define GEN9_MEDIA_PG_ENABLE (1<<1)
Imre Deakfc619842016-06-29 19:13:55 +03007644#define GEN8_PUSHBUS_CONTROL _MMIO(0xA248)
7645#define GEN8_PUSHBUS_ENABLE _MMIO(0xA250)
7646#define GEN8_PUSHBUS_SHIFT _MMIO(0xA25C)
Chris Wilson8fd26852010-12-08 18:40:43 +00007647
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007648#define VLV_CHICKEN_3 _MMIO(VLV_DISPLAY_BASE + 0x7040C)
Gaurav K Singha9da9bc2014-12-05 14:13:41 +05307649#define PIXEL_OVERLAP_CNT_MASK (3 << 30)
7650#define PIXEL_OVERLAP_CNT_SHIFT 30
7651
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007652#define GEN6_PMISR _MMIO(0x44020)
7653#define GEN6_PMIMR _MMIO(0x44024) /* rps_lock */
7654#define GEN6_PMIIR _MMIO(0x44028)
7655#define GEN6_PMIER _MMIO(0x4402C)
Chris Wilson8fd26852010-12-08 18:40:43 +00007656#define GEN6_PM_MBOX_EVENT (1<<25)
7657#define GEN6_PM_THERMAL_EVENT (1<<24)
7658#define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
7659#define GEN6_PM_RP_UP_THRESHOLD (1<<5)
7660#define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
7661#define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
7662#define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
Ben Widawsky48484052013-05-28 19:22:27 -07007663#define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
Ben Widawsky4912d042011-04-25 11:25:20 -07007664 GEN6_PM_RP_DOWN_THRESHOLD | \
7665 GEN6_PM_RP_DOWN_TIMEOUT)
Chris Wilson8fd26852010-12-08 18:40:43 +00007666
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007667#define GEN7_GT_SCRATCH(i) _MMIO(0x4F100 + (i) * 4)
Imre Deak9e72b462014-05-05 15:13:55 +03007668#define GEN7_GT_SCRATCH_REG_NUM 8
7669
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007670#define VLV_GTLC_SURVIVABILITY_REG _MMIO(0x130098)
Deepak S76c3552f2014-01-30 23:08:16 +05307671#define VLV_GFX_CLK_STATUS_BIT (1<<3)
7672#define VLV_GFX_CLK_FORCE_ON_BIT (1<<2)
7673
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007674#define GEN6_GT_GFX_RC6_LOCKED _MMIO(0x138104)
7675#define VLV_COUNTER_CONTROL _MMIO(0x138104)
Jesse Barnes49798eb2013-09-26 17:55:57 -07007676#define VLV_COUNT_RANGE_HIGH (1<<15)
Deepak S31685c22014-07-03 17:33:01 -04007677#define VLV_MEDIA_RC0_COUNT_EN (1<<5)
7678#define VLV_RENDER_RC0_COUNT_EN (1<<4)
Jesse Barnes49798eb2013-09-26 17:55:57 -07007679#define VLV_MEDIA_RC6_COUNT_EN (1<<1)
7680#define VLV_RENDER_RC6_COUNT_EN (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007681#define GEN6_GT_GFX_RC6 _MMIO(0x138108)
7682#define VLV_GT_RENDER_RC6 _MMIO(0x138108)
7683#define VLV_GT_MEDIA_RC6 _MMIO(0x13810C)
Imre Deak9cc19be2014-04-14 20:24:24 +03007684
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007685#define GEN6_GT_GFX_RC6p _MMIO(0x13810C)
7686#define GEN6_GT_GFX_RC6pp _MMIO(0x138110)
7687#define VLV_RENDER_C0_COUNT _MMIO(0x138118)
7688#define VLV_MEDIA_C0_COUNT _MMIO(0x13811C)
Ben Widawskycce66a22012-03-27 18:59:38 -07007689
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007690#define GEN6_PCODE_MAILBOX _MMIO(0x138124)
Chris Wilson8fd26852010-12-08 18:40:43 +00007691#define GEN6_PCODE_READY (1<<31)
Lyude87660502016-08-17 15:55:53 -04007692#define GEN6_PCODE_ERROR_MASK 0xFF
7693#define GEN6_PCODE_SUCCESS 0x0
7694#define GEN6_PCODE_ILLEGAL_CMD 0x1
7695#define GEN6_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x2
7696#define GEN6_PCODE_TIMEOUT 0x3
7697#define GEN6_PCODE_UNIMPLEMENTED_CMD 0xFF
7698#define GEN7_PCODE_TIMEOUT 0x2
7699#define GEN7_PCODE_ILLEGAL_DATA 0x3
7700#define GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x10
Ben Widawsky31643d52012-09-26 10:34:01 -07007701#define GEN6_PCODE_WRITE_RC6VIDS 0x4
7702#define GEN6_PCODE_READ_RC6VIDS 0x5
Damien Lespiau9043ae02015-04-30 16:39:18 +01007703#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
7704#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03007705#define BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ 0x18
Damien Lespiau57520bc2015-04-30 16:39:19 +01007706#define GEN9_PCODE_READ_MEM_LATENCY 0x6
7707#define GEN9_MEM_LATENCY_LEVEL_MASK 0xFF
7708#define GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT 8
7709#define GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT 16
7710#define GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT 24
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01007711#define SKL_PCODE_CDCLK_CONTROL 0x7
7712#define SKL_CDCLK_PREPARE_FOR_CHANGE 0x3
7713#define SKL_CDCLK_READY_FOR_CHANGE 0x1
Damien Lespiau9043ae02015-04-30 16:39:18 +01007714#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
7715#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
7716#define GEN6_READ_OC_PARAMS 0xc
Paulo Zanoni515b2392013-09-10 19:36:37 -03007717#define GEN6_PCODE_READ_D_COMP 0x10
7718#define GEN6_PCODE_WRITE_D_COMP 0x11
Vandana Kannanf8437dd12014-11-24 13:37:39 +05307719#define HSW_PCODE_DE_WRITE_FREQ_REQ 0x17
Ben Widawsky2a114cc2013-11-02 21:07:47 -07007720#define DISPLAY_IPS_CONTROL 0x19
Tom O'Rourke93ee2922014-11-19 14:21:52 -08007721#define HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL 0x1A
Lyude656d1b82016-08-17 15:55:54 -04007722#define GEN9_PCODE_SAGV_CONTROL 0x21
7723#define GEN9_SAGV_DISABLE 0x0
7724#define GEN9_SAGV_IS_DISABLED 0x1
7725#define GEN9_SAGV_ENABLE 0x3
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007726#define GEN6_PCODE_DATA _MMIO(0x138128)
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07007727#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
Chris Wilson3ebecd02013-04-12 19:10:13 +01007728#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007729#define GEN6_PCODE_DATA1 _MMIO(0x13812C)
Chris Wilson8fd26852010-12-08 18:40:43 +00007730
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007731#define GEN6_GT_CORE_STATUS _MMIO(0x138060)
Ben Widawsky4d855292011-12-12 19:34:16 -08007732#define GEN6_CORE_CPD_STATE_MASK (7<<4)
7733#define GEN6_RCn_MASK 7
7734#define GEN6_RC0 0
7735#define GEN6_RC3 2
7736#define GEN6_RC6 3
7737#define GEN6_RC7 4
7738
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007739#define GEN8_GT_SLICE_INFO _MMIO(0x138064)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02007740#define GEN8_LSLICESTAT_MASK 0x7
7741
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007742#define CHV_POWER_SS0_SIG1 _MMIO(0xa720)
7743#define CHV_POWER_SS1_SIG1 _MMIO(0xa728)
Jeff McGee5575f032015-02-27 10:22:32 -08007744#define CHV_SS_PG_ENABLE (1<<1)
7745#define CHV_EU08_PG_ENABLE (1<<9)
7746#define CHV_EU19_PG_ENABLE (1<<17)
7747#define CHV_EU210_PG_ENABLE (1<<25)
7748
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007749#define CHV_POWER_SS0_SIG2 _MMIO(0xa724)
7750#define CHV_POWER_SS1_SIG2 _MMIO(0xa72c)
Jeff McGee5575f032015-02-27 10:22:32 -08007751#define CHV_EU311_PG_ENABLE (1<<1)
7752
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007753#define GEN9_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + (slice)*0x4)
Jeff McGee7f992ab2015-02-13 10:27:55 -06007754#define GEN9_PGCTL_SLICE_ACK (1 << 0)
Jeff McGee1c046bc2015-04-03 18:13:18 -07007755#define GEN9_PGCTL_SS_ACK(subslice) (1 << (2 + (subslice)*2))
Jeff McGee7f992ab2015-02-13 10:27:55 -06007756
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007757#define GEN9_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + (slice)*0x8)
7758#define GEN9_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + (slice)*0x8)
Jeff McGee7f992ab2015-02-13 10:27:55 -06007759#define GEN9_PGCTL_SSA_EU08_ACK (1 << 0)
7760#define GEN9_PGCTL_SSA_EU19_ACK (1 << 2)
7761#define GEN9_PGCTL_SSA_EU210_ACK (1 << 4)
7762#define GEN9_PGCTL_SSA_EU311_ACK (1 << 6)
7763#define GEN9_PGCTL_SSB_EU08_ACK (1 << 8)
7764#define GEN9_PGCTL_SSB_EU19_ACK (1 << 10)
7765#define GEN9_PGCTL_SSB_EU210_ACK (1 << 12)
7766#define GEN9_PGCTL_SSB_EU311_ACK (1 << 14)
7767
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007768#define GEN7_MISCCPCTL _MMIO(0x9424)
Alex Dai33a732f2015-08-12 15:43:36 +01007769#define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0)
7770#define GEN8_DOP_CLOCK_GATE_CFCLK_ENABLE (1<<2)
7771#define GEN8_DOP_CLOCK_GATE_GUC_ENABLE (1<<4)
Arun Siluvery5b88aba2015-09-08 10:31:49 +01007772#define GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE (1<<6)
Ben Widawskye3689192012-05-25 16:56:22 -07007773
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007774#define GEN8_GARBCNTL _MMIO(0xB004)
Arun Siluvery245d9662015-08-03 20:24:56 +01007775#define GEN9_GAPS_TSV_CREDIT_DISABLE (1<<7)
7776
Ben Widawskye3689192012-05-25 16:56:22 -07007777/* IVYBRIDGE DPF */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007778#define GEN7_L3CDERRST1(slice) _MMIO(0xB008 + (slice) * 0x200) /* L3CD Error Status 1 */
Ben Widawskye3689192012-05-25 16:56:22 -07007779#define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14)
7780#define GEN7_PARITY_ERROR_VALID (1<<13)
7781#define GEN7_L3CDERRST1_BANK_MASK (3<<11)
7782#define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8)
7783#define GEN7_PARITY_ERROR_ROW(reg) \
7784 ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
7785#define GEN7_PARITY_ERROR_BANK(reg) \
7786 ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
7787#define GEN7_PARITY_ERROR_SUBBANK(reg) \
7788 ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
7789#define GEN7_L3CDERRST1_ENABLE (1<<7)
7790
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007791#define GEN7_L3LOG(slice, i) _MMIO(0xB070 + (slice) * 0x200 + (i) * 4)
Ben Widawskyb9524a12012-05-25 16:56:24 -07007792#define GEN7_L3LOG_SIZE 0x80
7793
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007794#define GEN7_HALF_SLICE_CHICKEN1 _MMIO(0xe100) /* IVB GT1 + VLV */
7795#define GEN7_HALF_SLICE_CHICKEN1_GT2 _MMIO(0xf100)
Jesse Barnes12f33822012-10-25 12:15:45 -07007796#define GEN7_MAX_PS_THREAD_DEP (8<<12)
Ben Widawsky4c2e7a52013-11-02 21:08:00 -07007797#define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1<<10)
Nick Hoath983b4b92015-04-10 13:12:25 +01007798#define GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE (1<<4)
Jesse Barnes12f33822012-10-25 12:15:45 -07007799#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1<<3)
7800
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007801#define GEN9_HALF_SLICE_CHICKEN5 _MMIO(0xe188)
Damien Lespiau3ca5da42014-03-26 18:18:01 +00007802#define GEN9_DG_MIRROR_FIX_ENABLE (1<<5)
Damien Lespiaue2db7072015-02-09 19:33:21 +00007803#define GEN9_CCS_TLB_PREFETCH_ENABLE (1<<3)
Damien Lespiau3ca5da42014-03-26 18:18:01 +00007804
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007805#define GEN8_ROW_CHICKEN _MMIO(0xe4f0)
Tim Gore950b2aa2016-03-16 16:13:46 +00007806#define FLOW_CONTROL_ENABLE (1<<15)
Kenneth Graunkec8966e12014-02-26 23:59:30 -08007807#define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1<<8)
Kenneth Graunke1411e6a2014-02-26 23:59:31 -08007808#define STALL_DOP_GATING_DISABLE (1<<5)
Kenneth Graunkec8966e12014-02-26 23:59:30 -08007809
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007810#define GEN7_ROW_CHICKEN2 _MMIO(0xe4f4)
7811#define GEN7_ROW_CHICKEN2_GT2 _MMIO(0xf4f4)
Jesse Barnes8ab43972012-10-25 12:15:42 -07007812#define DOP_CLOCK_GATING_DISABLE (1<<0)
7813
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007814#define HSW_ROW_CHICKEN3 _MMIO(0xe49c)
Francisco Jerezf3fc4882013-10-02 15:53:16 -07007815#define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
7816
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007817#define HALF_SLICE_CHICKEN2 _MMIO(0xe180)
Robert Beckett6b6d5622015-09-08 10:31:52 +01007818#define GEN8_ST_PO_DISABLE (1<<13)
7819
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007820#define HALF_SLICE_CHICKEN3 _MMIO(0xe184)
Kenneth Graunke94411592014-12-31 16:23:00 -08007821#define HSW_SAMPLE_C_PERFORMANCE (1<<9)
Ben Widawskyfd392b62013-11-04 22:52:39 -08007822#define GEN8_CENTROID_PIXEL_OPT_DIS (1<<8)
Nick Hoath84241712015-02-05 10:47:20 +00007823#define GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC (1<<5)
Ben Widawskybf663472013-11-02 21:07:57 -07007824#define GEN8_SAMPLER_POWER_BYPASS_DIS (1<<1)
Ben Widawskyfd392b62013-11-04 22:52:39 -08007825
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007826#define GEN9_HALF_SLICE_CHICKEN7 _MMIO(0xe194)
Nick Hoathcac23df2015-02-05 10:47:22 +00007827#define GEN9_ENABLE_YV12_BUGFIX (1<<4)
Tim Gorebfd8ad42016-04-19 15:45:52 +01007828#define GEN9_ENABLE_GPGPU_PREEMPTION (1<<2)
Nick Hoathcac23df2015-02-05 10:47:22 +00007829
Jani Nikulac46f1112014-10-27 16:26:52 +02007830/* Audio */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007831#define G4X_AUD_VID_DID _MMIO(dev_priv->info.display_mmio_offset + 0x62020)
Jani Nikulac46f1112014-10-27 16:26:52 +02007832#define INTEL_AUDIO_DEVCL 0x808629FB
7833#define INTEL_AUDIO_DEVBLC 0x80862801
7834#define INTEL_AUDIO_DEVCTG 0x80862802
Wu Fengguange0dac652011-09-05 14:25:34 +08007835
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007836#define G4X_AUD_CNTL_ST _MMIO(0x620B4)
Jani Nikulac46f1112014-10-27 16:26:52 +02007837#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
7838#define G4X_ELDV_DEVCTG (1 << 14)
7839#define G4X_ELD_ADDR_MASK (0xf << 5)
7840#define G4X_ELD_ACK (1 << 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007841#define G4X_HDMIW_HDMIEDID _MMIO(0x6210C)
Wu Fengguange0dac652011-09-05 14:25:34 +08007842
Jani Nikulac46f1112014-10-27 16:26:52 +02007843#define _IBX_HDMIW_HDMIEDID_A 0xE2050
7844#define _IBX_HDMIW_HDMIEDID_B 0xE2150
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007845#define IBX_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _IBX_HDMIW_HDMIEDID_A, \
7846 _IBX_HDMIW_HDMIEDID_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02007847#define _IBX_AUD_CNTL_ST_A 0xE20B4
7848#define _IBX_AUD_CNTL_ST_B 0xE21B4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007849#define IBX_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CNTL_ST_A, \
7850 _IBX_AUD_CNTL_ST_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02007851#define IBX_ELD_BUFFER_SIZE_MASK (0x1f << 10)
7852#define IBX_ELD_ADDRESS_MASK (0x1f << 5)
7853#define IBX_ELD_ACK (1 << 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007854#define IBX_AUD_CNTL_ST2 _MMIO(0xE20C0)
Jani Nikula82910ac2014-10-27 16:26:59 +02007855#define IBX_CP_READY(port) ((1 << 1) << (((port) - 1) * 4))
7856#define IBX_ELD_VALID(port) ((1 << 0) << (((port) - 1) * 4))
Wu Fengguange0dac652011-09-05 14:25:34 +08007857
Jani Nikulac46f1112014-10-27 16:26:52 +02007858#define _CPT_HDMIW_HDMIEDID_A 0xE5050
7859#define _CPT_HDMIW_HDMIEDID_B 0xE5150
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007860#define CPT_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _CPT_HDMIW_HDMIEDID_A, _CPT_HDMIW_HDMIEDID_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02007861#define _CPT_AUD_CNTL_ST_A 0xE50B4
7862#define _CPT_AUD_CNTL_ST_B 0xE51B4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007863#define CPT_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CNTL_ST_A, _CPT_AUD_CNTL_ST_B)
7864#define CPT_AUD_CNTRL_ST2 _MMIO(0xE50C0)
Wu Fengguange0dac652011-09-05 14:25:34 +08007865
Jani Nikulac46f1112014-10-27 16:26:52 +02007866#define _VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050)
7867#define _VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007868#define VLV_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _VLV_HDMIW_HDMIEDID_A, _VLV_HDMIW_HDMIEDID_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02007869#define _VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4)
7870#define _VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007871#define VLV_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CNTL_ST_A, _VLV_AUD_CNTL_ST_B)
7872#define VLV_AUD_CNTL_ST2 _MMIO(VLV_DISPLAY_BASE + 0x620C0)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007873
Eric Anholtae662d32012-01-03 09:23:29 -08007874/* These are the 4 32-bit write offset registers for each stream
7875 * output buffer. It determines the offset from the
7876 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
7877 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007878#define GEN7_SO_WRITE_OFFSET(n) _MMIO(0x5280 + (n) * 4)
Eric Anholtae662d32012-01-03 09:23:29 -08007879
Jani Nikulac46f1112014-10-27 16:26:52 +02007880#define _IBX_AUD_CONFIG_A 0xe2000
7881#define _IBX_AUD_CONFIG_B 0xe2100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007882#define IBX_AUD_CFG(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CONFIG_A, _IBX_AUD_CONFIG_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02007883#define _CPT_AUD_CONFIG_A 0xe5000
7884#define _CPT_AUD_CONFIG_B 0xe5100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007885#define CPT_AUD_CFG(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CONFIG_A, _CPT_AUD_CONFIG_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02007886#define _VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000)
7887#define _VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007888#define VLV_AUD_CFG(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CONFIG_A, _VLV_AUD_CONFIG_B)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007889
Wu Fengguangb6daa022012-01-06 14:41:31 -06007890#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
7891#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
7892#define AUD_CONFIG_UPPER_N_SHIFT 20
Jani Nikulac46f1112014-10-27 16:26:52 +02007893#define AUD_CONFIG_UPPER_N_MASK (0xff << 20)
Wu Fengguangb6daa022012-01-06 14:41:31 -06007894#define AUD_CONFIG_LOWER_N_SHIFT 4
Jani Nikulac46f1112014-10-27 16:26:52 +02007895#define AUD_CONFIG_LOWER_N_MASK (0xfff << 4)
Jani Nikula25613892016-10-10 18:04:06 +03007896#define AUD_CONFIG_N_MASK (AUD_CONFIG_UPPER_N_MASK | AUD_CONFIG_LOWER_N_MASK)
7897#define AUD_CONFIG_N(n) \
7898 (((((n) >> 12) & 0xff) << AUD_CONFIG_UPPER_N_SHIFT) | \
7899 (((n) & 0xfff) << AUD_CONFIG_LOWER_N_SHIFT))
Wu Fengguangb6daa022012-01-06 14:41:31 -06007900#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
Jani Nikula1a915102013-10-16 12:34:48 +03007901#define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
7902#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
7903#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
7904#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
7905#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
7906#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
7907#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
7908#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
7909#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
7910#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
7911#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
Wu Fengguangb6daa022012-01-06 14:41:31 -06007912#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
7913
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08007914/* HSW Audio */
Jani Nikulac46f1112014-10-27 16:26:52 +02007915#define _HSW_AUD_CONFIG_A 0x65000
7916#define _HSW_AUD_CONFIG_B 0x65100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007917#define HSW_AUD_CFG(pipe) _MMIO_PIPE(pipe, _HSW_AUD_CONFIG_A, _HSW_AUD_CONFIG_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08007918
Jani Nikulac46f1112014-10-27 16:26:52 +02007919#define _HSW_AUD_MISC_CTRL_A 0x65010
7920#define _HSW_AUD_MISC_CTRL_B 0x65110
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007921#define HSW_AUD_MISC_CTRL(pipe) _MMIO_PIPE(pipe, _HSW_AUD_MISC_CTRL_A, _HSW_AUD_MISC_CTRL_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08007922
Libin Yang6014ac12016-10-25 17:54:18 +03007923#define _HSW_AUD_M_CTS_ENABLE_A 0x65028
7924#define _HSW_AUD_M_CTS_ENABLE_B 0x65128
7925#define HSW_AUD_M_CTS_ENABLE(pipe) _MMIO_PIPE(pipe, _HSW_AUD_M_CTS_ENABLE_A, _HSW_AUD_M_CTS_ENABLE_B)
7926#define AUD_M_CTS_M_VALUE_INDEX (1 << 21)
7927#define AUD_M_CTS_M_PROG_ENABLE (1 << 20)
7928#define AUD_CONFIG_M_MASK 0xfffff
7929
Jani Nikulac46f1112014-10-27 16:26:52 +02007930#define _HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4
7931#define _HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007932#define HSW_AUD_DIP_ELD_CTRL(pipe) _MMIO_PIPE(pipe, _HSW_AUD_DIP_ELD_CTRL_ST_A, _HSW_AUD_DIP_ELD_CTRL_ST_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08007933
7934/* Audio Digital Converter */
Jani Nikulac46f1112014-10-27 16:26:52 +02007935#define _HSW_AUD_DIG_CNVT_1 0x65080
7936#define _HSW_AUD_DIG_CNVT_2 0x65180
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007937#define AUD_DIG_CNVT(pipe) _MMIO_PIPE(pipe, _HSW_AUD_DIG_CNVT_1, _HSW_AUD_DIG_CNVT_2)
Jani Nikulac46f1112014-10-27 16:26:52 +02007938#define DIP_PORT_SEL_MASK 0x3
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08007939
Jani Nikulac46f1112014-10-27 16:26:52 +02007940#define _HSW_AUD_EDID_DATA_A 0x65050
7941#define _HSW_AUD_EDID_DATA_B 0x65150
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007942#define HSW_AUD_EDID_DATA(pipe) _MMIO_PIPE(pipe, _HSW_AUD_EDID_DATA_A, _HSW_AUD_EDID_DATA_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08007943
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007944#define HSW_AUD_PIPE_CONV_CFG _MMIO(0x6507c)
7945#define HSW_AUD_PIN_ELD_CP_VLD _MMIO(0x650c0)
Jani Nikula82910ac2014-10-27 16:26:59 +02007946#define AUDIO_INACTIVE(trans) ((1 << 3) << ((trans) * 4))
7947#define AUDIO_OUTPUT_ENABLE(trans) ((1 << 2) << ((trans) * 4))
7948#define AUDIO_CP_READY(trans) ((1 << 1) << ((trans) * 4))
7949#define AUDIO_ELD_VALID(trans) ((1 << 0) << ((trans) * 4))
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08007950
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007951#define HSW_AUD_CHICKENBIT _MMIO(0x65f10)
Lu, Han632f3ab2015-05-05 09:05:47 +08007952#define SKL_AUD_CODEC_WAKE_SIGNAL (1 << 15)
7953
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03007954/* HSW Power Wells */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007955#define HSW_PWR_WELL_BIOS _MMIO(0x45400) /* CTL1 */
7956#define HSW_PWR_WELL_DRIVER _MMIO(0x45404) /* CTL2 */
7957#define HSW_PWR_WELL_KVMR _MMIO(0x45408) /* CTL3 */
7958#define HSW_PWR_WELL_DEBUG _MMIO(0x4540C) /* CTL4 */
Paulo Zanoni6aedd1f2013-08-02 16:22:25 -03007959#define HSW_PWR_WELL_ENABLE_REQUEST (1<<31)
7960#define HSW_PWR_WELL_STATE_ENABLED (1<<30)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007961#define HSW_PWR_WELL_CTL5 _MMIO(0x45410)
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03007962#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
7963#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007964#define HSW_PWR_WELL_FORCE_ON (1<<19)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007965#define HSW_PWR_WELL_CTL6 _MMIO(0x45414)
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03007966
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00007967/* SKL Fuse Status */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007968#define SKL_FUSE_STATUS _MMIO(0x42000)
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00007969#define SKL_FUSE_DOWNLOAD_STATUS (1<<31)
7970#define SKL_FUSE_PG0_DIST_STATUS (1<<27)
7971#define SKL_FUSE_PG1_DIST_STATUS (1<<26)
7972#define SKL_FUSE_PG2_DIST_STATUS (1<<25)
7973
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03007974/* Per-pipe DDI Function Control */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007975#define _TRANS_DDI_FUNC_CTL_A 0x60400
7976#define _TRANS_DDI_FUNC_CTL_B 0x61400
7977#define _TRANS_DDI_FUNC_CTL_C 0x62400
7978#define _TRANS_DDI_FUNC_CTL_EDP 0x6F400
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007979#define TRANS_DDI_FUNC_CTL(tran) _MMIO_TRANS2(tran, _TRANS_DDI_FUNC_CTL_A)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02007980
Paulo Zanoniad80a812012-10-24 16:06:19 -02007981#define TRANS_DDI_FUNC_ENABLE (1<<31)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03007982/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
Paulo Zanoniad80a812012-10-24 16:06:19 -02007983#define TRANS_DDI_PORT_MASK (7<<28)
Daniel Vetter26804af2014-06-25 22:01:55 +03007984#define TRANS_DDI_PORT_SHIFT 28
Paulo Zanoniad80a812012-10-24 16:06:19 -02007985#define TRANS_DDI_SELECT_PORT(x) ((x)<<28)
7986#define TRANS_DDI_PORT_NONE (0<<28)
7987#define TRANS_DDI_MODE_SELECT_MASK (7<<24)
7988#define TRANS_DDI_MODE_SELECT_HDMI (0<<24)
7989#define TRANS_DDI_MODE_SELECT_DVI (1<<24)
7990#define TRANS_DDI_MODE_SELECT_DP_SST (2<<24)
7991#define TRANS_DDI_MODE_SELECT_DP_MST (3<<24)
7992#define TRANS_DDI_MODE_SELECT_FDI (4<<24)
7993#define TRANS_DDI_BPC_MASK (7<<20)
7994#define TRANS_DDI_BPC_8 (0<<20)
7995#define TRANS_DDI_BPC_10 (1<<20)
7996#define TRANS_DDI_BPC_6 (2<<20)
7997#define TRANS_DDI_BPC_12 (3<<20)
7998#define TRANS_DDI_PVSYNC (1<<17)
7999#define TRANS_DDI_PHSYNC (1<<16)
8000#define TRANS_DDI_EDP_INPUT_MASK (7<<12)
8001#define TRANS_DDI_EDP_INPUT_A_ON (0<<12)
8002#define TRANS_DDI_EDP_INPUT_A_ONOFF (4<<12)
8003#define TRANS_DDI_EDP_INPUT_B_ONOFF (5<<12)
8004#define TRANS_DDI_EDP_INPUT_C_ONOFF (6<<12)
Dave Airlie01b887c2014-05-02 11:17:41 +10008005#define TRANS_DDI_DP_VC_PAYLOAD_ALLOC (1<<8)
Shashank Sharma15953632017-03-13 16:54:03 +05308006#define TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE (1<<7)
8007#define TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ (1<<6)
Paulo Zanoniad80a812012-10-24 16:06:19 -02008008#define TRANS_DDI_BFI_ENABLE (1<<4)
Shashank Sharma15953632017-03-13 16:54:03 +05308009#define TRANS_DDI_HIGH_TMDS_CHAR_RATE (1<<4)
8010#define TRANS_DDI_HDMI_SCRAMBLING (1<<0)
8011#define TRANS_DDI_HDMI_SCRAMBLING_MASK (TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE \
8012 | TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ \
8013 | TRANS_DDI_HDMI_SCRAMBLING)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03008014
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03008015/* DisplayPort Transport Control */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008016#define _DP_TP_CTL_A 0x64040
8017#define _DP_TP_CTL_B 0x64140
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008018#define DP_TP_CTL(port) _MMIO_PORT(port, _DP_TP_CTL_A, _DP_TP_CTL_B)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008019#define DP_TP_CTL_ENABLE (1<<31)
8020#define DP_TP_CTL_MODE_SST (0<<27)
8021#define DP_TP_CTL_MODE_MST (1<<27)
Dave Airlie01b887c2014-05-02 11:17:41 +10008022#define DP_TP_CTL_FORCE_ACT (1<<25)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03008023#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008024#define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03008025#define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
8026#define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
8027#define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03008028#define DP_TP_CTL_LINK_TRAIN_PAT3 (4<<8)
8029#define DP_TP_CTL_LINK_TRAIN_IDLE (2<<8)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008030#define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03008031#define DP_TP_CTL_SCRAMBLE_DISABLE (1<<7)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03008032
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03008033/* DisplayPort Transport Status */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008034#define _DP_TP_STATUS_A 0x64044
8035#define _DP_TP_STATUS_B 0x64144
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008036#define DP_TP_STATUS(port) _MMIO_PORT(port, _DP_TP_STATUS_A, _DP_TP_STATUS_B)
Dave Airlie01b887c2014-05-02 11:17:41 +10008037#define DP_TP_STATUS_IDLE_DONE (1<<25)
8038#define DP_TP_STATUS_ACT_SENT (1<<24)
8039#define DP_TP_STATUS_MODE_STATUS_MST (1<<23)
8040#define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
8041#define DP_TP_STATUS_PAYLOAD_MAPPING_VC2 (3 << 8)
8042#define DP_TP_STATUS_PAYLOAD_MAPPING_VC1 (3 << 4)
8043#define DP_TP_STATUS_PAYLOAD_MAPPING_VC0 (3 << 0)
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03008044
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03008045/* DDI Buffer Control */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008046#define _DDI_BUF_CTL_A 0x64000
8047#define _DDI_BUF_CTL_B 0x64100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008048#define DDI_BUF_CTL(port) _MMIO_PORT(port, _DDI_BUF_CTL_A, _DDI_BUF_CTL_B)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008049#define DDI_BUF_CTL_ENABLE (1<<31)
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05308050#define DDI_BUF_TRANS_SELECT(n) ((n) << 24)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008051#define DDI_BUF_EMP_MASK (0xf<<24)
Damien Lespiau876a8cd2012-12-11 18:48:30 +00008052#define DDI_BUF_PORT_REVERSAL (1<<16)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008053#define DDI_BUF_IS_IDLE (1<<7)
Paulo Zanoni79935fc2012-11-20 13:27:40 -02008054#define DDI_A_4_LANES (1<<4)
Daniel Vetter17aa6be2013-04-30 14:01:40 +02008055#define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03008056#define DDI_PORT_WIDTH_MASK (7 << 1)
8057#define DDI_PORT_WIDTH_SHIFT 1
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03008058#define DDI_INIT_DISPLAY_DETECTED (1<<0)
8059
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03008060/* DDI Buffer Translations */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008061#define _DDI_BUF_TRANS_A 0x64E00
8062#define _DDI_BUF_TRANS_B 0x64E60
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008063#define DDI_BUF_TRANS_LO(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8)
Ville Syrjäläc110ae62016-07-12 15:59:29 +03008064#define DDI_BUF_BALANCE_LEG_ENABLE (1 << 31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008065#define DDI_BUF_TRANS_HI(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8 + 4)
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03008066
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03008067/* Sideband Interface (SBI) is programmed indirectly, via
8068 * SBI_ADDR, which contains the register offset; and SBI_DATA,
8069 * which contains the payload */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008070#define SBI_ADDR _MMIO(0xC6000)
8071#define SBI_DATA _MMIO(0xC6004)
8072#define SBI_CTL_STAT _MMIO(0xC6008)
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02008073#define SBI_CTL_DEST_ICLK (0x0<<16)
8074#define SBI_CTL_DEST_MPHY (0x1<<16)
8075#define SBI_CTL_OP_IORD (0x2<<8)
8076#define SBI_CTL_OP_IOWR (0x3<<8)
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03008077#define SBI_CTL_OP_CRRD (0x6<<8)
8078#define SBI_CTL_OP_CRWR (0x7<<8)
8079#define SBI_RESPONSE_FAIL (0x1<<1)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008080#define SBI_RESPONSE_SUCCESS (0x0<<1)
8081#define SBI_BUSY (0x1<<0)
8082#define SBI_READY (0x0<<0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03008083
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03008084/* SBI offsets */
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008085#define SBI_SSCDIVINTPHASE 0x0200
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008086#define SBI_SSCDIVINTPHASE6 0x0600
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02008087#define SBI_SSCDIVINTPHASE_DIVSEL_SHIFT 1
8088#define SBI_SSCDIVINTPHASE_DIVSEL_MASK (0x7f<<1)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03008089#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02008090#define SBI_SSCDIVINTPHASE_INCVAL_SHIFT 8
8091#define SBI_SSCDIVINTPHASE_INCVAL_MASK (0x7f<<8)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03008092#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008093#define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03008094#define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008095#define SBI_SSCDITHPHASE 0x0204
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008096#define SBI_SSCCTL 0x020c
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03008097#define SBI_SSCCTL6 0x060C
Paulo Zanonidde86e22012-12-01 12:04:25 -02008098#define SBI_SSCCTL_PATHALT (1<<3)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008099#define SBI_SSCCTL_DISABLE (1<<0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03008100#define SBI_SSCAUXDIV6 0x0610
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02008101#define SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT 4
8102#define SBI_SSCAUXDIV_FINALDIV2SEL_MASK (1<<4)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03008103#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008104#define SBI_DBUFF0 0x2a00
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008105#define SBI_GEN0 0x1f00
8106#define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1<<0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03008107
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03008108/* LPT PIXCLK_GATE */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008109#define PIXCLK_GATE _MMIO(0xC6020)
Paulo Zanoni745ca3b2012-08-08 14:15:32 -03008110#define PIXCLK_GATE_UNGATE (1<<0)
8111#define PIXCLK_GATE_GATE (0<<0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03008112
Eugeni Dodonove93ea062012-03-29 12:32:32 -03008113/* SPLL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008114#define SPLL_CTL _MMIO(0x46020)
Eugeni Dodonove93ea062012-03-29 12:32:32 -03008115#define SPLL_PLL_ENABLE (1<<31)
Damien Lespiau39bc66c2012-10-11 15:24:04 +01008116#define SPLL_PLL_SSC (1<<28)
8117#define SPLL_PLL_NON_SSC (2<<28)
Jesse Barnes11578552014-01-21 12:42:10 -08008118#define SPLL_PLL_LCPLL (3<<28)
8119#define SPLL_PLL_REF_MASK (3<<28)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008120#define SPLL_PLL_FREQ_810MHz (0<<26)
8121#define SPLL_PLL_FREQ_1350MHz (1<<26)
Jesse Barnes11578552014-01-21 12:42:10 -08008122#define SPLL_PLL_FREQ_2700MHz (2<<26)
8123#define SPLL_PLL_FREQ_MASK (3<<26)
Eugeni Dodonove93ea062012-03-29 12:32:32 -03008124
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03008125/* WRPLL */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008126#define _WRPLL_CTL1 0x46040
8127#define _WRPLL_CTL2 0x46060
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008128#define WRPLL_CTL(pll) _MMIO_PIPE(pll, _WRPLL_CTL1, _WRPLL_CTL2)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008129#define WRPLL_PLL_ENABLE (1<<31)
Daniel Vetter114fe482014-06-25 22:01:48 +03008130#define WRPLL_PLL_SSC (1<<28)
8131#define WRPLL_PLL_NON_SSC (2<<28)
8132#define WRPLL_PLL_LCPLL (3<<28)
8133#define WRPLL_PLL_REF_MASK (3<<28)
Eugeni Dodonovef4d0842012-04-13 17:08:38 -03008134/* WRPLL divider programming */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008135#define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0)
Jesse Barnes11578552014-01-21 12:42:10 -08008136#define WRPLL_DIVIDER_REF_MASK (0xff)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008137#define WRPLL_DIVIDER_POST(x) ((x)<<8)
Jesse Barnes11578552014-01-21 12:42:10 -08008138#define WRPLL_DIVIDER_POST_MASK (0x3f<<8)
8139#define WRPLL_DIVIDER_POST_SHIFT 8
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008140#define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16)
Jesse Barnes11578552014-01-21 12:42:10 -08008141#define WRPLL_DIVIDER_FB_SHIFT 16
8142#define WRPLL_DIVIDER_FB_MASK (0xff<<16)
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03008143
Eugeni Dodonovfec91812012-03-29 12:32:33 -03008144/* Port clock selection */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008145#define _PORT_CLK_SEL_A 0x46100
8146#define _PORT_CLK_SEL_B 0x46104
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008147#define PORT_CLK_SEL(port) _MMIO_PORT(port, _PORT_CLK_SEL_A, _PORT_CLK_SEL_B)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03008148#define PORT_CLK_SEL_LCPLL_2700 (0<<29)
8149#define PORT_CLK_SEL_LCPLL_1350 (1<<29)
8150#define PORT_CLK_SEL_LCPLL_810 (2<<29)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008151#define PORT_CLK_SEL_SPLL (3<<29)
Daniel Vetter716c2e52014-06-25 22:02:02 +03008152#define PORT_CLK_SEL_WRPLL(pll) (((pll)+4)<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03008153#define PORT_CLK_SEL_WRPLL1 (4<<29)
8154#define PORT_CLK_SEL_WRPLL2 (5<<29)
Paulo Zanoni6441ab52012-10-05 12:05:58 -03008155#define PORT_CLK_SEL_NONE (7<<29)
Jesse Barnes11578552014-01-21 12:42:10 -08008156#define PORT_CLK_SEL_MASK (7<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03008157
Paulo Zanonibb523fc2012-10-23 18:29:56 -02008158/* Transcoder clock selection */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008159#define _TRANS_CLK_SEL_A 0x46140
8160#define _TRANS_CLK_SEL_B 0x46144
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008161#define TRANS_CLK_SEL(tran) _MMIO_TRANS(tran, _TRANS_CLK_SEL_A, _TRANS_CLK_SEL_B)
Paulo Zanonibb523fc2012-10-23 18:29:56 -02008162/* For each transcoder, we need to select the corresponding port clock */
8163#define TRANS_CLK_SEL_DISABLED (0x0<<29)
Ville Syrjälä68d97532015-09-18 20:03:39 +03008164#define TRANS_CLK_SEL_PORT(x) (((x)+1)<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03008165
Ville Syrjälä7f1052a2016-04-26 19:46:32 +03008166#define CDCLK_FREQ _MMIO(0x46200)
8167
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008168#define _TRANSA_MSA_MISC 0x60410
8169#define _TRANSB_MSA_MISC 0x61410
8170#define _TRANSC_MSA_MISC 0x62410
8171#define _TRANS_EDP_MSA_MISC 0x6f410
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008172#define TRANS_MSA_MISC(tran) _MMIO_TRANS2(tran, _TRANSA_MSA_MISC)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02008173
Paulo Zanonic9809792012-10-23 18:30:00 -02008174#define TRANS_MSA_SYNC_CLK (1<<0)
8175#define TRANS_MSA_6_BPC (0<<5)
8176#define TRANS_MSA_8_BPC (1<<5)
8177#define TRANS_MSA_10_BPC (2<<5)
8178#define TRANS_MSA_12_BPC (3<<5)
8179#define TRANS_MSA_16_BPC (4<<5)
Paulo Zanonidae84792012-10-15 15:51:30 -03008180
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03008181/* LCPLL Control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008182#define LCPLL_CTL _MMIO(0x130040)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03008183#define LCPLL_PLL_DISABLE (1<<31)
8184#define LCPLL_PLL_LOCK (1<<30)
Paulo Zanoni79f689a2012-10-05 12:05:52 -03008185#define LCPLL_CLK_FREQ_MASK (3<<26)
8186#define LCPLL_CLK_FREQ_450 (0<<26)
Paulo Zanonie39bf982013-11-02 21:07:36 -07008187#define LCPLL_CLK_FREQ_54O_BDW (1<<26)
8188#define LCPLL_CLK_FREQ_337_5_BDW (2<<26)
8189#define LCPLL_CLK_FREQ_675_BDW (3<<26)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008190#define LCPLL_CD_CLOCK_DISABLE (1<<25)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03008191#define LCPLL_ROOT_CD_CLOCK_DISABLE (1<<24)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03008192#define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008193#define LCPLL_POWER_DOWN_ALLOW (1<<22)
Paulo Zanoni79f689a2012-10-05 12:05:52 -03008194#define LCPLL_CD_SOURCE_FCLK (1<<21)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008195#define LCPLL_CD_SOURCE_FCLK_DONE (1<<19)
8196
Satheeshakrishna M326ac392014-11-13 14:55:13 +00008197/*
8198 * SKL Clocks
8199 */
8200
8201/* CDCLK_CTL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008202#define CDCLK_CTL _MMIO(0x46000)
Satheeshakrishna M326ac392014-11-13 14:55:13 +00008203#define CDCLK_FREQ_SEL_MASK (3<<26)
8204#define CDCLK_FREQ_450_432 (0<<26)
8205#define CDCLK_FREQ_540 (1<<26)
8206#define CDCLK_FREQ_337_308 (2<<26)
8207#define CDCLK_FREQ_675_617 (3<<26)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05308208#define BXT_CDCLK_CD2X_DIV_SEL_MASK (3<<22)
8209#define BXT_CDCLK_CD2X_DIV_SEL_1 (0<<22)
8210#define BXT_CDCLK_CD2X_DIV_SEL_1_5 (1<<22)
8211#define BXT_CDCLK_CD2X_DIV_SEL_2 (2<<22)
8212#define BXT_CDCLK_CD2X_DIV_SEL_4 (3<<22)
Ville Syrjälä7fe62752016-05-11 22:44:51 +03008213#define BXT_CDCLK_CD2X_PIPE(pipe) ((pipe)<<20)
8214#define BXT_CDCLK_CD2X_PIPE_NONE BXT_CDCLK_CD2X_PIPE(3)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05308215#define BXT_CDCLK_SSA_PRECHARGE_ENABLE (1<<16)
Ville Syrjälä7fe62752016-05-11 22:44:51 +03008216#define CDCLK_FREQ_DECIMAL_MASK (0x7ff)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05308217
Satheeshakrishna M326ac392014-11-13 14:55:13 +00008218/* LCPLL_CTL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008219#define LCPLL1_CTL _MMIO(0x46010)
8220#define LCPLL2_CTL _MMIO(0x46014)
Satheeshakrishna M326ac392014-11-13 14:55:13 +00008221#define LCPLL_PLL_ENABLE (1<<31)
8222
8223/* DPLL control1 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008224#define DPLL_CTRL1 _MMIO(0x6C058)
Satheeshakrishna M326ac392014-11-13 14:55:13 +00008225#define DPLL_CTRL1_HDMI_MODE(id) (1<<((id)*6+5))
8226#define DPLL_CTRL1_SSC(id) (1<<((id)*6+4))
Damien Lespiau71cd8422015-04-30 16:39:17 +01008227#define DPLL_CTRL1_LINK_RATE_MASK(id) (7<<((id)*6+1))
8228#define DPLL_CTRL1_LINK_RATE_SHIFT(id) ((id)*6+1)
8229#define DPLL_CTRL1_LINK_RATE(linkrate, id) ((linkrate)<<((id)*6+1))
Satheeshakrishna M326ac392014-11-13 14:55:13 +00008230#define DPLL_CTRL1_OVERRIDE(id) (1<<((id)*6))
Damien Lespiau71cd8422015-04-30 16:39:17 +01008231#define DPLL_CTRL1_LINK_RATE_2700 0
8232#define DPLL_CTRL1_LINK_RATE_1350 1
8233#define DPLL_CTRL1_LINK_RATE_810 2
8234#define DPLL_CTRL1_LINK_RATE_1620 3
8235#define DPLL_CTRL1_LINK_RATE_1080 4
8236#define DPLL_CTRL1_LINK_RATE_2160 5
Satheeshakrishna M326ac392014-11-13 14:55:13 +00008237
8238/* DPLL control2 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008239#define DPLL_CTRL2 _MMIO(0x6C05C)
Ville Syrjälä68d97532015-09-18 20:03:39 +03008240#define DPLL_CTRL2_DDI_CLK_OFF(port) (1<<((port)+15))
Satheeshakrishna M326ac392014-11-13 14:55:13 +00008241#define DPLL_CTRL2_DDI_CLK_SEL_MASK(port) (3<<((port)*3+1))
Satheeshakrishna M540e7322014-11-13 14:55:16 +00008242#define DPLL_CTRL2_DDI_CLK_SEL_SHIFT(port) ((port)*3+1)
Ville Syrjälä68d97532015-09-18 20:03:39 +03008243#define DPLL_CTRL2_DDI_CLK_SEL(clk, port) ((clk)<<((port)*3+1))
Satheeshakrishna M326ac392014-11-13 14:55:13 +00008244#define DPLL_CTRL2_DDI_SEL_OVERRIDE(port) (1<<((port)*3))
8245
8246/* DPLL Status */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008247#define DPLL_STATUS _MMIO(0x6C060)
Satheeshakrishna M326ac392014-11-13 14:55:13 +00008248#define DPLL_LOCK(id) (1<<((id)*8))
8249
8250/* DPLL cfg */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008251#define _DPLL1_CFGCR1 0x6C040
8252#define _DPLL2_CFGCR1 0x6C048
8253#define _DPLL3_CFGCR1 0x6C050
Satheeshakrishna M326ac392014-11-13 14:55:13 +00008254#define DPLL_CFGCR1_FREQ_ENABLE (1<<31)
8255#define DPLL_CFGCR1_DCO_FRACTION_MASK (0x7fff<<9)
Ville Syrjälä68d97532015-09-18 20:03:39 +03008256#define DPLL_CFGCR1_DCO_FRACTION(x) ((x)<<9)
Satheeshakrishna M326ac392014-11-13 14:55:13 +00008257#define DPLL_CFGCR1_DCO_INTEGER_MASK (0x1ff)
8258
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008259#define _DPLL1_CFGCR2 0x6C044
8260#define _DPLL2_CFGCR2 0x6C04C
8261#define _DPLL3_CFGCR2 0x6C054
Satheeshakrishna M326ac392014-11-13 14:55:13 +00008262#define DPLL_CFGCR2_QDIV_RATIO_MASK (0xff<<8)
Ville Syrjälä68d97532015-09-18 20:03:39 +03008263#define DPLL_CFGCR2_QDIV_RATIO(x) ((x)<<8)
8264#define DPLL_CFGCR2_QDIV_MODE(x) ((x)<<7)
Satheeshakrishna M326ac392014-11-13 14:55:13 +00008265#define DPLL_CFGCR2_KDIV_MASK (3<<5)
Ville Syrjälä68d97532015-09-18 20:03:39 +03008266#define DPLL_CFGCR2_KDIV(x) ((x)<<5)
Satheeshakrishna M326ac392014-11-13 14:55:13 +00008267#define DPLL_CFGCR2_KDIV_5 (0<<5)
8268#define DPLL_CFGCR2_KDIV_2 (1<<5)
8269#define DPLL_CFGCR2_KDIV_3 (2<<5)
8270#define DPLL_CFGCR2_KDIV_1 (3<<5)
8271#define DPLL_CFGCR2_PDIV_MASK (7<<2)
Ville Syrjälä68d97532015-09-18 20:03:39 +03008272#define DPLL_CFGCR2_PDIV(x) ((x)<<2)
Satheeshakrishna M326ac392014-11-13 14:55:13 +00008273#define DPLL_CFGCR2_PDIV_1 (0<<2)
8274#define DPLL_CFGCR2_PDIV_2 (1<<2)
8275#define DPLL_CFGCR2_PDIV_3 (2<<2)
8276#define DPLL_CFGCR2_PDIV_7 (4<<2)
8277#define DPLL_CFGCR2_CENTRAL_FREQ_MASK (3)
8278
Lyudeda3b8912016-02-04 10:43:21 -05008279#define DPLL_CFGCR1(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR1, _DPLL2_CFGCR1)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008280#define DPLL_CFGCR2(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR2, _DPLL2_CFGCR2)
Satheeshakrishna M540e7322014-11-13 14:55:16 +00008281
Rodrigo Vivi555e38d2017-06-09 15:26:02 -07008282/*
8283 * CNL Clocks
8284 */
8285#define DPCLKA_CFGCR0 _MMIO(0x6C200)
8286#define DPCLKA_CFGCR0_DDI_CLK_OFF(port) (1 << ((port)+10))
8287#define DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(port) (3 << ((port)*2))
8288#define DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port) ((port)*2)
8289#define DPCLKA_CFGCR0_DDI_CLK_SEL(pll, port) ((pll) << ((port)*2))
8290
Rodrigo Vivia927c922017-06-09 15:26:04 -07008291/* CNL PLL */
8292#define DPLL0_ENABLE 0x46010
8293#define DPLL1_ENABLE 0x46014
8294#define PLL_ENABLE (1 << 31)
8295#define PLL_LOCK (1 << 30)
8296#define PLL_POWER_ENABLE (1 << 27)
8297#define PLL_POWER_STATE (1 << 26)
8298#define CNL_DPLL_ENABLE(pll) _MMIO_PLL(pll, DPLL0_ENABLE, DPLL1_ENABLE)
8299
8300#define _CNL_DPLL0_CFGCR0 0x6C000
8301#define _CNL_DPLL1_CFGCR0 0x6C080
8302#define DPLL_CFGCR0_HDMI_MODE (1 << 30)
8303#define DPLL_CFGCR0_SSC_ENABLE (1 << 29)
8304#define DPLL_CFGCR0_LINK_RATE_MASK (0xf << 25)
8305#define DPLL_CFGCR0_LINK_RATE_2700 (0 << 25)
8306#define DPLL_CFGCR0_LINK_RATE_1350 (1 << 25)
8307#define DPLL_CFGCR0_LINK_RATE_810 (2 << 25)
8308#define DPLL_CFGCR0_LINK_RATE_1620 (3 << 25)
8309#define DPLL_CFGCR0_LINK_RATE_1080 (4 << 25)
8310#define DPLL_CFGCR0_LINK_RATE_2160 (5 << 25)
8311#define DPLL_CFGCR0_LINK_RATE_3240 (6 << 25)
8312#define DPLL_CFGCR0_LINK_RATE_4050 (7 << 25)
8313#define DPLL_CFGCR0_DCO_FRACTION_MASK (0x7fff << 10)
8314#define DPLL_CFGCR0_DCO_FRACTION(x) ((x) << 10)
8315#define DPLL_CFGCR0_DCO_INTEGER_MASK (0x3ff)
8316#define CNL_DPLL_CFGCR0(pll) _MMIO_PLL(pll, _CNL_DPLL0_CFGCR0, _CNL_DPLL1_CFGCR0)
8317
8318#define _CNL_DPLL0_CFGCR1 0x6C004
8319#define _CNL_DPLL1_CFGCR1 0x6C084
8320#define DPLL_CFGCR1_QDIV_RATIO_MASK (0xff << 10)
8321#define DPLL_CFGCR1_QDIV_RATIO(x) ((x) << 10)
8322#define DPLL_CFGCR1_QDIV_MODE(x) ((x) << 9)
8323#define DPLL_CFGCR1_KDIV_MASK (7 << 6)
8324#define DPLL_CFGCR1_KDIV(x) ((x) << 6)
8325#define DPLL_CFGCR1_KDIV_1 (1 << 6)
8326#define DPLL_CFGCR1_KDIV_2 (2 << 6)
8327#define DPLL_CFGCR1_KDIV_4 (4 << 6)
8328#define DPLL_CFGCR1_PDIV_MASK (0xf << 2)
8329#define DPLL_CFGCR1_PDIV(x) ((x) << 2)
8330#define DPLL_CFGCR1_PDIV_2 (1 << 2)
8331#define DPLL_CFGCR1_PDIV_3 (2 << 2)
8332#define DPLL_CFGCR1_PDIV_5 (4 << 2)
8333#define DPLL_CFGCR1_PDIV_7 (8 << 2)
8334#define DPLL_CFGCR1_CENTRAL_FREQ (3 << 0)
8335#define CNL_DPLL_CFGCR1(pll) _MMIO_PLL(pll, _CNL_DPLL0_CFGCR1, _CNL_DPLL1_CFGCR1)
8336
Vandana Kannanf8437dd12014-11-24 13:37:39 +05308337/* BXT display engine PLL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008338#define BXT_DE_PLL_CTL _MMIO(0x6d000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05308339#define BXT_DE_PLL_RATIO(x) (x) /* {60,65,100} * 19.2MHz */
8340#define BXT_DE_PLL_RATIO_MASK 0xff
8341
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008342#define BXT_DE_PLL_ENABLE _MMIO(0x46070)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05308343#define BXT_DE_PLL_PLL_ENABLE (1 << 31)
8344#define BXT_DE_PLL_LOCK (1 << 30)
Ville Syrjälä945f2672017-06-09 15:25:58 -07008345#define CNL_CDCLK_PLL_RATIO(x) (x)
8346#define CNL_CDCLK_PLL_RATIO_MASK 0xff
Vandana Kannanf8437dd12014-11-24 13:37:39 +05308347
A.Sunil Kamath664326f2014-11-24 13:37:44 +05308348/* GEN9 DC */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008349#define DC_STATE_EN _MMIO(0x45504)
Imre Deak13ae3a02015-11-04 19:24:16 +02008350#define DC_STATE_DISABLE 0
A.Sunil Kamath664326f2014-11-24 13:37:44 +05308351#define DC_STATE_EN_UPTO_DC5 (1<<0)
8352#define DC_STATE_EN_DC9 (1<<3)
A.Sunil Kamath6b457d32015-04-16 14:22:09 +05308353#define DC_STATE_EN_UPTO_DC6 (2<<0)
8354#define DC_STATE_EN_UPTO_DC5_DC6_MASK 0x3
8355
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008356#define DC_STATE_DEBUG _MMIO(0x45520)
Mika Kuoppala5b076882016-02-19 12:26:04 +02008357#define DC_STATE_DEBUG_MASK_CORES (1<<0)
A.Sunil Kamath6b457d32015-04-16 14:22:09 +05308358#define DC_STATE_DEBUG_MASK_MEMORY_UP (1<<1)
8359
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008360/* Please see hsw_read_dcomp() and hsw_write_dcomp() before using this register,
8361 * since on HSW we can't write to it using I915_WRITE. */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008362#define D_COMP_HSW _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
8363#define D_COMP_BDW _MMIO(0x138144)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008364#define D_COMP_RCOMP_IN_PROGRESS (1<<9)
8365#define D_COMP_COMP_FORCE (1<<8)
8366#define D_COMP_COMP_DISABLE (1<<0)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03008367
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03008368/* Pipe WM_LINETIME - watermark line time */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008369#define _PIPE_WM_LINETIME_A 0x45270
8370#define _PIPE_WM_LINETIME_B 0x45274
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008371#define PIPE_WM_LINETIME(pipe) _MMIO_PIPE(pipe, _PIPE_WM_LINETIME_A, _PIPE_WM_LINETIME_B)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008372#define PIPE_WM_LINETIME_MASK (0x1ff)
8373#define PIPE_WM_LINETIME_TIME(x) ((x))
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03008374#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008375#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03008376
8377/* SFUSE_STRAP */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008378#define SFUSE_STRAP _MMIO(0xc2014)
Damien Lespiau658ac4c2014-02-10 17:19:45 +00008379#define SFUSE_STRAP_FUSE_LOCK (1<<13)
Rodrigo Vivi9d81a992017-06-02 13:06:41 -07008380#define SFUSE_STRAP_RAW_FREQUENCY (1<<8)
Damien Lespiau658ac4c2014-02-10 17:19:45 +00008381#define SFUSE_STRAP_DISPLAY_DISABLED (1<<7)
Ville Syrjälä65e472e2015-12-01 23:28:55 +02008382#define SFUSE_STRAP_CRT_DISABLED (1<<6)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03008383#define SFUSE_STRAP_DDIB_DETECTED (1<<2)
8384#define SFUSE_STRAP_DDIC_DETECTED (1<<1)
8385#define SFUSE_STRAP_DDID_DETECTED (1<<0)
8386
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008387#define WM_MISC _MMIO(0x45260)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03008388#define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
8389
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008390#define WM_DBG _MMIO(0x45280)
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03008391#define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0)
8392#define WM_DBG_DISALLOW_MAXFIFO (1<<1)
8393#define WM_DBG_DISALLOW_SPRITE (1<<2)
8394
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008395/* pipe CSC */
8396#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
8397#define _PIPE_A_CSC_COEFF_BY 0x49014
8398#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
8399#define _PIPE_A_CSC_COEFF_BU 0x4901c
8400#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
8401#define _PIPE_A_CSC_COEFF_BV 0x49024
8402#define _PIPE_A_CSC_MODE 0x49028
Ville Syrjälä29a397b2013-04-19 12:23:02 +03008403#define CSC_BLACK_SCREEN_OFFSET (1 << 2)
8404#define CSC_POSITION_BEFORE_GAMMA (1 << 1)
8405#define CSC_MODE_YUV_TO_RGB (1 << 0)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008406#define _PIPE_A_CSC_PREOFF_HI 0x49030
8407#define _PIPE_A_CSC_PREOFF_ME 0x49034
8408#define _PIPE_A_CSC_PREOFF_LO 0x49038
8409#define _PIPE_A_CSC_POSTOFF_HI 0x49040
8410#define _PIPE_A_CSC_POSTOFF_ME 0x49044
8411#define _PIPE_A_CSC_POSTOFF_LO 0x49048
8412
8413#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
8414#define _PIPE_B_CSC_COEFF_BY 0x49114
8415#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
8416#define _PIPE_B_CSC_COEFF_BU 0x4911c
8417#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
8418#define _PIPE_B_CSC_COEFF_BV 0x49124
8419#define _PIPE_B_CSC_MODE 0x49128
8420#define _PIPE_B_CSC_PREOFF_HI 0x49130
8421#define _PIPE_B_CSC_PREOFF_ME 0x49134
8422#define _PIPE_B_CSC_PREOFF_LO 0x49138
8423#define _PIPE_B_CSC_POSTOFF_HI 0x49140
8424#define _PIPE_B_CSC_POSTOFF_ME 0x49144
8425#define _PIPE_B_CSC_POSTOFF_LO 0x49148
8426
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008427#define PIPE_CSC_COEFF_RY_GY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
8428#define PIPE_CSC_COEFF_BY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
8429#define PIPE_CSC_COEFF_RU_GU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
8430#define PIPE_CSC_COEFF_BU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
8431#define PIPE_CSC_COEFF_RV_GV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
8432#define PIPE_CSC_COEFF_BV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
8433#define PIPE_CSC_MODE(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
8434#define PIPE_CSC_PREOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
8435#define PIPE_CSC_PREOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
8436#define PIPE_CSC_PREOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
8437#define PIPE_CSC_POSTOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
8438#define PIPE_CSC_POSTOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
8439#define PIPE_CSC_POSTOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008440
Lionel Landwerlin82cf4352016-03-16 10:57:16 +00008441/* pipe degamma/gamma LUTs on IVB+ */
8442#define _PAL_PREC_INDEX_A 0x4A400
8443#define _PAL_PREC_INDEX_B 0x4AC00
8444#define _PAL_PREC_INDEX_C 0x4B400
8445#define PAL_PREC_10_12_BIT (0 << 31)
8446#define PAL_PREC_SPLIT_MODE (1 << 31)
8447#define PAL_PREC_AUTO_INCREMENT (1 << 15)
Ander Conselvan de Oliveira2fcb2062017-01-26 13:24:23 +02008448#define PAL_PREC_INDEX_VALUE_MASK (0x3ff << 0)
Lionel Landwerlin82cf4352016-03-16 10:57:16 +00008449#define _PAL_PREC_DATA_A 0x4A404
8450#define _PAL_PREC_DATA_B 0x4AC04
8451#define _PAL_PREC_DATA_C 0x4B404
8452#define _PAL_PREC_GC_MAX_A 0x4A410
8453#define _PAL_PREC_GC_MAX_B 0x4AC10
8454#define _PAL_PREC_GC_MAX_C 0x4B410
8455#define _PAL_PREC_EXT_GC_MAX_A 0x4A420
8456#define _PAL_PREC_EXT_GC_MAX_B 0x4AC20
8457#define _PAL_PREC_EXT_GC_MAX_C 0x4B420
Ander Conselvan de Oliveira9751baf2017-01-27 11:02:30 +02008458#define _PAL_PREC_EXT2_GC_MAX_A 0x4A430
8459#define _PAL_PREC_EXT2_GC_MAX_B 0x4AC30
8460#define _PAL_PREC_EXT2_GC_MAX_C 0x4B430
Lionel Landwerlin82cf4352016-03-16 10:57:16 +00008461
8462#define PREC_PAL_INDEX(pipe) _MMIO_PIPE(pipe, _PAL_PREC_INDEX_A, _PAL_PREC_INDEX_B)
8463#define PREC_PAL_DATA(pipe) _MMIO_PIPE(pipe, _PAL_PREC_DATA_A, _PAL_PREC_DATA_B)
8464#define PREC_PAL_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_GC_MAX_A, _PAL_PREC_GC_MAX_B) + (i) * 4)
8465#define PREC_PAL_EXT_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_EXT_GC_MAX_A, _PAL_PREC_EXT_GC_MAX_B) + (i) * 4)
8466
Ander Conselvan de Oliveira9751baf2017-01-27 11:02:30 +02008467#define _PRE_CSC_GAMC_INDEX_A 0x4A484
8468#define _PRE_CSC_GAMC_INDEX_B 0x4AC84
8469#define _PRE_CSC_GAMC_INDEX_C 0x4B484
8470#define PRE_CSC_GAMC_AUTO_INCREMENT (1 << 10)
8471#define _PRE_CSC_GAMC_DATA_A 0x4A488
8472#define _PRE_CSC_GAMC_DATA_B 0x4AC88
8473#define _PRE_CSC_GAMC_DATA_C 0x4B488
8474
8475#define PRE_CSC_GAMC_INDEX(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_INDEX_A, _PRE_CSC_GAMC_INDEX_B)
8476#define PRE_CSC_GAMC_DATA(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_DATA_A, _PRE_CSC_GAMC_DATA_B)
8477
Lionel Landwerlin29dc3732016-03-16 10:57:17 +00008478/* pipe CSC & degamma/gamma LUTs on CHV */
8479#define _CGM_PIPE_A_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x67900)
8480#define _CGM_PIPE_A_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x67904)
8481#define _CGM_PIPE_A_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x67908)
8482#define _CGM_PIPE_A_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6790C)
8483#define _CGM_PIPE_A_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x67910)
8484#define _CGM_PIPE_A_DEGAMMA (VLV_DISPLAY_BASE + 0x66000)
8485#define _CGM_PIPE_A_GAMMA (VLV_DISPLAY_BASE + 0x67000)
8486#define _CGM_PIPE_A_MODE (VLV_DISPLAY_BASE + 0x67A00)
8487#define CGM_PIPE_MODE_GAMMA (1 << 2)
8488#define CGM_PIPE_MODE_CSC (1 << 1)
8489#define CGM_PIPE_MODE_DEGAMMA (1 << 0)
8490
8491#define _CGM_PIPE_B_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x69900)
8492#define _CGM_PIPE_B_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x69904)
8493#define _CGM_PIPE_B_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x69908)
8494#define _CGM_PIPE_B_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6990C)
8495#define _CGM_PIPE_B_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x69910)
8496#define _CGM_PIPE_B_DEGAMMA (VLV_DISPLAY_BASE + 0x68000)
8497#define _CGM_PIPE_B_GAMMA (VLV_DISPLAY_BASE + 0x69000)
8498#define _CGM_PIPE_B_MODE (VLV_DISPLAY_BASE + 0x69A00)
8499
8500#define CGM_PIPE_CSC_COEFF01(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF01, _CGM_PIPE_B_CSC_COEFF01)
8501#define CGM_PIPE_CSC_COEFF23(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF23, _CGM_PIPE_B_CSC_COEFF23)
8502#define CGM_PIPE_CSC_COEFF45(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF45, _CGM_PIPE_B_CSC_COEFF45)
8503#define CGM_PIPE_CSC_COEFF67(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF67, _CGM_PIPE_B_CSC_COEFF67)
8504#define CGM_PIPE_CSC_COEFF8(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF8, _CGM_PIPE_B_CSC_COEFF8)
8505#define CGM_PIPE_DEGAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_DEGAMMA, _CGM_PIPE_B_DEGAMMA) + (i) * 8 + (w) * 4)
8506#define CGM_PIPE_GAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_GAMMA, _CGM_PIPE_B_GAMMA) + (i) * 8 + (w) * 4)
8507#define CGM_PIPE_MODE(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_MODE, _CGM_PIPE_B_MODE)
8508
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008509/* MIPI DSI registers */
8510
Hans de Goede0ad4dc82017-05-18 13:06:44 +02008511#define _MIPI_PORT(port, a, c) (((port) == PORT_A) ? a : c) /* ports A and C only */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008512#define _MMIO_MIPI(port, a, c) _MMIO(_MIPI_PORT(port, a, c))
Jani Nikula3230bf12013-08-27 15:12:16 +03008513
Deepak Mbcc65702017-02-17 18:13:34 +05308514#define MIPIO_TXESC_CLK_DIV1 _MMIO(0x160004)
8515#define GLK_TX_ESC_CLK_DIV1_MASK 0x3FF
8516#define MIPIO_TXESC_CLK_DIV2 _MMIO(0x160008)
8517#define GLK_TX_ESC_CLK_DIV2_MASK 0x3FF
8518
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05308519/* BXT MIPI clock controls */
8520#define BXT_MAX_VAR_OUTPUT_KHZ 39500
8521
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008522#define BXT_MIPI_CLOCK_CTL _MMIO(0x46090)
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05308523#define BXT_MIPI1_DIV_SHIFT 26
8524#define BXT_MIPI2_DIV_SHIFT 10
8525#define BXT_MIPI_DIV_SHIFT(port) \
8526 _MIPI_PORT(port, BXT_MIPI1_DIV_SHIFT, \
8527 BXT_MIPI2_DIV_SHIFT)
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05308528
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05308529/* TX control divider to select actual TX clock output from (8x/var) */
Deepak M782d25c2016-02-15 22:43:57 +05308530#define BXT_MIPI1_TX_ESCLK_SHIFT 26
8531#define BXT_MIPI2_TX_ESCLK_SHIFT 10
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05308532#define BXT_MIPI_TX_ESCLK_SHIFT(port) \
8533 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_SHIFT, \
8534 BXT_MIPI2_TX_ESCLK_SHIFT)
Deepak M782d25c2016-02-15 22:43:57 +05308535#define BXT_MIPI1_TX_ESCLK_FIXDIV_MASK (0x3F << 26)
8536#define BXT_MIPI2_TX_ESCLK_FIXDIV_MASK (0x3F << 10)
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05308537#define BXT_MIPI_TX_ESCLK_FIXDIV_MASK(port) \
8538 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_FIXDIV_MASK, \
Deepak M782d25c2016-02-15 22:43:57 +05308539 BXT_MIPI2_TX_ESCLK_FIXDIV_MASK)
8540#define BXT_MIPI_TX_ESCLK_DIVIDER(port, val) \
8541 ((val & 0x3F) << BXT_MIPI_TX_ESCLK_SHIFT(port))
8542/* RX upper control divider to select actual RX clock output from 8x */
8543#define BXT_MIPI1_RX_ESCLK_UPPER_SHIFT 21
8544#define BXT_MIPI2_RX_ESCLK_UPPER_SHIFT 5
8545#define BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port) \
8546 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_SHIFT, \
8547 BXT_MIPI2_RX_ESCLK_UPPER_SHIFT)
8548#define BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 21)
8549#define BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 5)
8550#define BXT_MIPI_RX_ESCLK_UPPER_FIXDIV_MASK(port) \
8551 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK, \
8552 BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK)
8553#define BXT_MIPI_RX_ESCLK_UPPER_DIVIDER(port, val) \
8554 ((val & 3) << BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port))
8555/* 8/3X divider to select the actual 8/3X clock output from 8x */
8556#define BXT_MIPI1_8X_BY3_SHIFT 19
8557#define BXT_MIPI2_8X_BY3_SHIFT 3
8558#define BXT_MIPI_8X_BY3_SHIFT(port) \
8559 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_SHIFT, \
8560 BXT_MIPI2_8X_BY3_SHIFT)
8561#define BXT_MIPI1_8X_BY3_DIVIDER_MASK (3 << 19)
8562#define BXT_MIPI2_8X_BY3_DIVIDER_MASK (3 << 3)
8563#define BXT_MIPI_8X_BY3_DIVIDER_MASK(port) \
8564 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_DIVIDER_MASK, \
8565 BXT_MIPI2_8X_BY3_DIVIDER_MASK)
8566#define BXT_MIPI_8X_BY3_DIVIDER(port, val) \
8567 ((val & 3) << BXT_MIPI_8X_BY3_SHIFT(port))
8568/* RX lower control divider to select actual RX clock output from 8x */
8569#define BXT_MIPI1_RX_ESCLK_LOWER_SHIFT 16
8570#define BXT_MIPI2_RX_ESCLK_LOWER_SHIFT 0
8571#define BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port) \
8572 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_SHIFT, \
8573 BXT_MIPI2_RX_ESCLK_LOWER_SHIFT)
8574#define BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 16)
8575#define BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 0)
8576#define BXT_MIPI_RX_ESCLK_LOWER_FIXDIV_MASK(port) \
8577 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK, \
8578 BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK)
8579#define BXT_MIPI_RX_ESCLK_LOWER_DIVIDER(port, val) \
8580 ((val & 3) << BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port))
8581
8582#define RX_DIVIDER_BIT_1_2 0x3
8583#define RX_DIVIDER_BIT_3_4 0xC
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05308584
Shashank Sharmad2e08c02015-09-01 19:41:40 +05308585/* BXT MIPI mode configure */
8586#define _BXT_MIPIA_TRANS_HACTIVE 0x6B0F8
8587#define _BXT_MIPIC_TRANS_HACTIVE 0x6B8F8
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008588#define BXT_MIPI_TRANS_HACTIVE(tc) _MMIO_MIPI(tc, \
Shashank Sharmad2e08c02015-09-01 19:41:40 +05308589 _BXT_MIPIA_TRANS_HACTIVE, _BXT_MIPIC_TRANS_HACTIVE)
8590
8591#define _BXT_MIPIA_TRANS_VACTIVE 0x6B0FC
8592#define _BXT_MIPIC_TRANS_VACTIVE 0x6B8FC
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008593#define BXT_MIPI_TRANS_VACTIVE(tc) _MMIO_MIPI(tc, \
Shashank Sharmad2e08c02015-09-01 19:41:40 +05308594 _BXT_MIPIA_TRANS_VACTIVE, _BXT_MIPIC_TRANS_VACTIVE)
8595
8596#define _BXT_MIPIA_TRANS_VTOTAL 0x6B100
8597#define _BXT_MIPIC_TRANS_VTOTAL 0x6B900
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008598#define BXT_MIPI_TRANS_VTOTAL(tc) _MMIO_MIPI(tc, \
Shashank Sharmad2e08c02015-09-01 19:41:40 +05308599 _BXT_MIPIA_TRANS_VTOTAL, _BXT_MIPIC_TRANS_VTOTAL)
8600
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008601#define BXT_DSI_PLL_CTL _MMIO(0x161000)
Shashank Sharmacfe01a52015-09-01 19:41:38 +05308602#define BXT_DSI_PLL_PVD_RATIO_SHIFT 16
8603#define BXT_DSI_PLL_PVD_RATIO_MASK (3 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
8604#define BXT_DSI_PLL_PVD_RATIO_1 (1 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
Deepak Mf340c2f2017-02-17 18:13:32 +05308605#define BXT_DSIC_16X_BY1 (0 << 10)
Shashank Sharmacfe01a52015-09-01 19:41:38 +05308606#define BXT_DSIC_16X_BY2 (1 << 10)
8607#define BXT_DSIC_16X_BY3 (2 << 10)
8608#define BXT_DSIC_16X_BY4 (3 << 10)
Imre Deakdb18b6a2016-03-24 12:41:40 +02008609#define BXT_DSIC_16X_MASK (3 << 10)
Deepak Mf340c2f2017-02-17 18:13:32 +05308610#define BXT_DSIA_16X_BY1 (0 << 8)
Shashank Sharmacfe01a52015-09-01 19:41:38 +05308611#define BXT_DSIA_16X_BY2 (1 << 8)
8612#define BXT_DSIA_16X_BY3 (2 << 8)
8613#define BXT_DSIA_16X_BY4 (3 << 8)
Imre Deakdb18b6a2016-03-24 12:41:40 +02008614#define BXT_DSIA_16X_MASK (3 << 8)
Shashank Sharmacfe01a52015-09-01 19:41:38 +05308615#define BXT_DSI_FREQ_SEL_SHIFT 8
8616#define BXT_DSI_FREQ_SEL_MASK (0xF << BXT_DSI_FREQ_SEL_SHIFT)
8617
8618#define BXT_DSI_PLL_RATIO_MAX 0x7D
8619#define BXT_DSI_PLL_RATIO_MIN 0x22
Deepak Mf340c2f2017-02-17 18:13:32 +05308620#define GLK_DSI_PLL_RATIO_MAX 0x6F
8621#define GLK_DSI_PLL_RATIO_MIN 0x22
Shashank Sharmacfe01a52015-09-01 19:41:38 +05308622#define BXT_DSI_PLL_RATIO_MASK 0xFF
Deepak M61ad9922015-12-04 19:47:38 +05308623#define BXT_REF_CLOCK_KHZ 19200
Shashank Sharmacfe01a52015-09-01 19:41:38 +05308624
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008625#define BXT_DSI_PLL_ENABLE _MMIO(0x46080)
Shashank Sharmacfe01a52015-09-01 19:41:38 +05308626#define BXT_DSI_PLL_DO_ENABLE (1 << 31)
8627#define BXT_DSI_PLL_LOCKED (1 << 30)
8628
Jani Nikula3230bf12013-08-27 15:12:16 +03008629#define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008630#define _MIPIC_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008631#define MIPI_PORT_CTRL(port) _MMIO_MIPI(port, _MIPIA_PORT_CTRL, _MIPIC_PORT_CTRL)
Shashank Sharma37ab0812015-09-01 19:41:42 +05308632
8633 /* BXT port control */
8634#define _BXT_MIPIA_PORT_CTRL 0x6B0C0
8635#define _BXT_MIPIC_PORT_CTRL 0x6B8C0
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008636#define BXT_MIPI_PORT_CTRL(tc) _MMIO_MIPI(tc, _BXT_MIPIA_PORT_CTRL, _BXT_MIPIC_PORT_CTRL)
Shashank Sharma37ab0812015-09-01 19:41:42 +05308637
Uma Shankar1881a422017-01-25 19:43:23 +05308638#define BXT_P_DSI_REGULATOR_CFG _MMIO(0x160020)
8639#define STAP_SELECT (1 << 0)
8640
8641#define BXT_P_DSI_REGULATOR_TX_CTRL _MMIO(0x160054)
8642#define HS_IO_CTRL_SELECT (1 << 0)
8643
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008644#define DPI_ENABLE (1 << 31) /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +03008645#define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
8646#define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
Gaurav K Singh369602d2014-12-05 14:09:28 +05308647#define DUAL_LINK_MODE_SHIFT 26
Jani Nikula3230bf12013-08-27 15:12:16 +03008648#define DUAL_LINK_MODE_MASK (1 << 26)
8649#define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
8650#define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008651#define DITHERING_ENABLE (1 << 25) /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +03008652#define FLOPPED_HSTX (1 << 23)
8653#define DE_INVERT (1 << 19) /* XXX */
8654#define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
8655#define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
8656#define AFE_LATCHOUT (1 << 17)
8657#define LP_OUTPUT_HOLD (1 << 16)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008658#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
8659#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
8660#define MIPIC_MIPI4DPHY_DELAY_COUNT_SHIFT 11
8661#define MIPIC_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
Jani Nikula3230bf12013-08-27 15:12:16 +03008662#define CSB_SHIFT 9
8663#define CSB_MASK (3 << 9)
8664#define CSB_20MHZ (0 << 9)
8665#define CSB_10MHZ (1 << 9)
8666#define CSB_40MHZ (2 << 9)
8667#define BANDGAP_MASK (1 << 8)
8668#define BANDGAP_PNW_CIRCUIT (0 << 8)
8669#define BANDGAP_LNC_CIRCUIT (1 << 8)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008670#define MIPIC_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
8671#define MIPIC_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
8672#define TEARING_EFFECT_DELAY (1 << 4) /* A + C */
8673#define TEARING_EFFECT_SHIFT 2 /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +03008674#define TEARING_EFFECT_MASK (3 << 2)
8675#define TEARING_EFFECT_OFF (0 << 2)
8676#define TEARING_EFFECT_DSI (1 << 2)
8677#define TEARING_EFFECT_GPIO (2 << 2)
8678#define LANE_CONFIGURATION_SHIFT 0
8679#define LANE_CONFIGURATION_MASK (3 << 0)
8680#define LANE_CONFIGURATION_4LANE (0 << 0)
8681#define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
8682#define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
8683
8684#define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008685#define _MIPIC_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008686#define MIPI_TEARING_CTRL(port) _MMIO_MIPI(port, _MIPIA_TEARING_CTRL, _MIPIC_TEARING_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03008687#define TEARING_EFFECT_DELAY_SHIFT 0
8688#define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
8689
8690/* XXX: all bits reserved */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308691#define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
Jani Nikula3230bf12013-08-27 15:12:16 +03008692
8693/* MIPI DSI Controller and D-PHY registers */
8694
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308695#define _MIPIA_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb000)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008696#define _MIPIC_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb800)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008697#define MIPI_DEVICE_READY(port) _MMIO_MIPI(port, _MIPIA_DEVICE_READY, _MIPIC_DEVICE_READY)
Jani Nikula3230bf12013-08-27 15:12:16 +03008698#define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
8699#define ULPS_STATE_MASK (3 << 1)
8700#define ULPS_STATE_ENTER (2 << 1)
8701#define ULPS_STATE_EXIT (1 << 1)
8702#define ULPS_STATE_NORMAL_OPERATION (0 << 1)
8703#define DEVICE_READY (1 << 0)
8704
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308705#define _MIPIA_INTR_STAT (dev_priv->mipi_mmio_base + 0xb004)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008706#define _MIPIC_INTR_STAT (dev_priv->mipi_mmio_base + 0xb804)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008707#define MIPI_INTR_STAT(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT, _MIPIC_INTR_STAT)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308708#define _MIPIA_INTR_EN (dev_priv->mipi_mmio_base + 0xb008)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008709#define _MIPIC_INTR_EN (dev_priv->mipi_mmio_base + 0xb808)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008710#define MIPI_INTR_EN(port) _MMIO_MIPI(port, _MIPIA_INTR_EN, _MIPIC_INTR_EN)
Jani Nikula3230bf12013-08-27 15:12:16 +03008711#define TEARING_EFFECT (1 << 31)
8712#define SPL_PKT_SENT_INTERRUPT (1 << 30)
8713#define GEN_READ_DATA_AVAIL (1 << 29)
8714#define LP_GENERIC_WR_FIFO_FULL (1 << 28)
8715#define HS_GENERIC_WR_FIFO_FULL (1 << 27)
8716#define RX_PROT_VIOLATION (1 << 26)
8717#define RX_INVALID_TX_LENGTH (1 << 25)
8718#define ACK_WITH_NO_ERROR (1 << 24)
8719#define TURN_AROUND_ACK_TIMEOUT (1 << 23)
8720#define LP_RX_TIMEOUT (1 << 22)
8721#define HS_TX_TIMEOUT (1 << 21)
8722#define DPI_FIFO_UNDERRUN (1 << 20)
8723#define LOW_CONTENTION (1 << 19)
8724#define HIGH_CONTENTION (1 << 18)
8725#define TXDSI_VC_ID_INVALID (1 << 17)
8726#define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
8727#define TXCHECKSUM_ERROR (1 << 15)
8728#define TXECC_MULTIBIT_ERROR (1 << 14)
8729#define TXECC_SINGLE_BIT_ERROR (1 << 13)
8730#define TXFALSE_CONTROL_ERROR (1 << 12)
8731#define RXDSI_VC_ID_INVALID (1 << 11)
8732#define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
8733#define RXCHECKSUM_ERROR (1 << 9)
8734#define RXECC_MULTIBIT_ERROR (1 << 8)
8735#define RXECC_SINGLE_BIT_ERROR (1 << 7)
8736#define RXFALSE_CONTROL_ERROR (1 << 6)
8737#define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
8738#define RX_LP_TX_SYNC_ERROR (1 << 4)
8739#define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
8740#define RXEOT_SYNC_ERROR (1 << 2)
8741#define RXSOT_SYNC_ERROR (1 << 1)
8742#define RXSOT_ERROR (1 << 0)
8743
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308744#define _MIPIA_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb00c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008745#define _MIPIC_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb80c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008746#define MIPI_DSI_FUNC_PRG(port) _MMIO_MIPI(port, _MIPIA_DSI_FUNC_PRG, _MIPIC_DSI_FUNC_PRG)
Jani Nikula3230bf12013-08-27 15:12:16 +03008747#define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
8748#define CMD_MODE_NOT_SUPPORTED (0 << 13)
8749#define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
8750#define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
8751#define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
8752#define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
8753#define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
8754#define VID_MODE_FORMAT_MASK (0xf << 7)
8755#define VID_MODE_NOT_SUPPORTED (0 << 7)
8756#define VID_MODE_FORMAT_RGB565 (1 << 7)
Jani Nikula42c151e2016-03-16 12:21:39 +02008757#define VID_MODE_FORMAT_RGB666_PACKED (2 << 7)
8758#define VID_MODE_FORMAT_RGB666 (3 << 7)
Jani Nikula3230bf12013-08-27 15:12:16 +03008759#define VID_MODE_FORMAT_RGB888 (4 << 7)
8760#define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
8761#define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
8762#define VID_MODE_CHANNEL_NUMBER_SHIFT 3
8763#define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
8764#define DATA_LANES_PRG_REG_SHIFT 0
8765#define DATA_LANES_PRG_REG_MASK (7 << 0)
8766
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308767#define _MIPIA_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb010)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008768#define _MIPIC_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb810)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008769#define MIPI_HS_TX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_HS_TX_TIMEOUT, _MIPIC_HS_TX_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008770#define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
8771
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308772#define _MIPIA_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb014)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008773#define _MIPIC_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb814)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008774#define MIPI_LP_RX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_LP_RX_TIMEOUT, _MIPIC_LP_RX_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008775#define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
8776
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308777#define _MIPIA_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb018)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008778#define _MIPIC_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb818)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008779#define MIPI_TURN_AROUND_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_TURN_AROUND_TIMEOUT, _MIPIC_TURN_AROUND_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008780#define TURN_AROUND_TIMEOUT_MASK 0x3f
8781
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308782#define _MIPIA_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb01c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008783#define _MIPIC_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb81c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008784#define MIPI_DEVICE_RESET_TIMER(port) _MMIO_MIPI(port, _MIPIA_DEVICE_RESET_TIMER, _MIPIC_DEVICE_RESET_TIMER)
Jani Nikula3230bf12013-08-27 15:12:16 +03008785#define DEVICE_RESET_TIMER_MASK 0xffff
8786
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308787#define _MIPIA_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb020)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008788#define _MIPIC_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb820)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008789#define MIPI_DPI_RESOLUTION(port) _MMIO_MIPI(port, _MIPIA_DPI_RESOLUTION, _MIPIC_DPI_RESOLUTION)
Jani Nikula3230bf12013-08-27 15:12:16 +03008790#define VERTICAL_ADDRESS_SHIFT 16
8791#define VERTICAL_ADDRESS_MASK (0xffff << 16)
8792#define HORIZONTAL_ADDRESS_SHIFT 0
8793#define HORIZONTAL_ADDRESS_MASK 0xffff
8794
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308795#define _MIPIA_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb024)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008796#define _MIPIC_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb824)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008797#define MIPI_DBI_FIFO_THROTTLE(port) _MMIO_MIPI(port, _MIPIA_DBI_FIFO_THROTTLE, _MIPIC_DBI_FIFO_THROTTLE)
Jani Nikula3230bf12013-08-27 15:12:16 +03008798#define DBI_FIFO_EMPTY_HALF (0 << 0)
8799#define DBI_FIFO_EMPTY_QUARTER (1 << 0)
8800#define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
8801
8802/* regs below are bits 15:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308803#define _MIPIA_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb028)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008804#define _MIPIC_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb828)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008805#define MIPI_HSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_HSYNC_PADDING_COUNT, _MIPIC_HSYNC_PADDING_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008806
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308807#define _MIPIA_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb02c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008808#define _MIPIC_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb82c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008809#define MIPI_HBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HBP_COUNT, _MIPIC_HBP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008810
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308811#define _MIPIA_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb030)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008812#define _MIPIC_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb830)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008813#define MIPI_HFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HFP_COUNT, _MIPIC_HFP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008814
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308815#define _MIPIA_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb034)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008816#define _MIPIC_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb834)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008817#define MIPI_HACTIVE_AREA_COUNT(port) _MMIO_MIPI(port, _MIPIA_HACTIVE_AREA_COUNT, _MIPIC_HACTIVE_AREA_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008818
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308819#define _MIPIA_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb038)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008820#define _MIPIC_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb838)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008821#define MIPI_VSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_VSYNC_PADDING_COUNT, _MIPIC_VSYNC_PADDING_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008822
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308823#define _MIPIA_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb03c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008824#define _MIPIC_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb83c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008825#define MIPI_VBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VBP_COUNT, _MIPIC_VBP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008826
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308827#define _MIPIA_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb040)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008828#define _MIPIC_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb840)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008829#define MIPI_VFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VFP_COUNT, _MIPIC_VFP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008830
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308831#define _MIPIA_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb044)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008832#define _MIPIC_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb844)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008833#define MIPI_HIGH_LOW_SWITCH_COUNT(port) _MMIO_MIPI(port, _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIC_HIGH_LOW_SWITCH_COUNT)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308834
Jani Nikula3230bf12013-08-27 15:12:16 +03008835/* regs above are bits 15:0 */
8836
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308837#define _MIPIA_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb048)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008838#define _MIPIC_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb848)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008839#define MIPI_DPI_CONTROL(port) _MMIO_MIPI(port, _MIPIA_DPI_CONTROL, _MIPIC_DPI_CONTROL)
Jani Nikula3230bf12013-08-27 15:12:16 +03008840#define DPI_LP_MODE (1 << 6)
8841#define BACKLIGHT_OFF (1 << 5)
8842#define BACKLIGHT_ON (1 << 4)
8843#define COLOR_MODE_OFF (1 << 3)
8844#define COLOR_MODE_ON (1 << 2)
8845#define TURN_ON (1 << 1)
8846#define SHUTDOWN (1 << 0)
8847
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308848#define _MIPIA_DPI_DATA (dev_priv->mipi_mmio_base + 0xb04c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008849#define _MIPIC_DPI_DATA (dev_priv->mipi_mmio_base + 0xb84c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008850#define MIPI_DPI_DATA(port) _MMIO_MIPI(port, _MIPIA_DPI_DATA, _MIPIC_DPI_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +03008851#define COMMAND_BYTE_SHIFT 0
8852#define COMMAND_BYTE_MASK (0x3f << 0)
8853
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308854#define _MIPIA_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb050)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008855#define _MIPIC_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb850)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008856#define MIPI_INIT_COUNT(port) _MMIO_MIPI(port, _MIPIA_INIT_COUNT, _MIPIC_INIT_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008857#define MASTER_INIT_TIMER_SHIFT 0
8858#define MASTER_INIT_TIMER_MASK (0xffff << 0)
8859
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308860#define _MIPIA_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb054)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008861#define _MIPIC_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb854)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008862#define MIPI_MAX_RETURN_PKT_SIZE(port) _MMIO_MIPI(port, \
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008863 _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIC_MAX_RETURN_PKT_SIZE)
Jani Nikula3230bf12013-08-27 15:12:16 +03008864#define MAX_RETURN_PKT_SIZE_SHIFT 0
8865#define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
8866
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308867#define _MIPIA_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb058)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008868#define _MIPIC_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb858)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008869#define MIPI_VIDEO_MODE_FORMAT(port) _MMIO_MIPI(port, _MIPIA_VIDEO_MODE_FORMAT, _MIPIC_VIDEO_MODE_FORMAT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008870#define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
8871#define DISABLE_VIDEO_BTA (1 << 3)
8872#define IP_TG_CONFIG (1 << 2)
8873#define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
8874#define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
8875#define VIDEO_MODE_BURST (3 << 0)
8876
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308877#define _MIPIA_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb05c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008878#define _MIPIC_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb85c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008879#define MIPI_EOT_DISABLE(port) _MMIO_MIPI(port, _MIPIA_EOT_DISABLE, _MIPIC_EOT_DISABLE)
Jani Nikulaf90e8c32016-06-03 17:57:05 +03008880#define BXT_DEFEATURE_DPI_FIFO_CTR (1 << 9)
8881#define BXT_DPHY_DEFEATURE_EN (1 << 8)
Jani Nikula3230bf12013-08-27 15:12:16 +03008882#define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
8883#define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
8884#define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
8885#define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
8886#define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
8887#define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
8888#define CLOCKSTOP (1 << 1)
8889#define EOT_DISABLE (1 << 0)
8890
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308891#define _MIPIA_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb060)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008892#define _MIPIC_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb860)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008893#define MIPI_LP_BYTECLK(port) _MMIO_MIPI(port, _MIPIA_LP_BYTECLK, _MIPIC_LP_BYTECLK)
Jani Nikula3230bf12013-08-27 15:12:16 +03008894#define LP_BYTECLK_SHIFT 0
8895#define LP_BYTECLK_MASK (0xffff << 0)
8896
Deepak Mb426f982017-02-17 18:13:30 +05308897#define _MIPIA_TLPX_TIME_COUNT (dev_priv->mipi_mmio_base + 0xb0a4)
8898#define _MIPIC_TLPX_TIME_COUNT (dev_priv->mipi_mmio_base + 0xb8a4)
8899#define MIPI_TLPX_TIME_COUNT(port) _MMIO_MIPI(port, _MIPIA_TLPX_TIME_COUNT, _MIPIC_TLPX_TIME_COUNT)
8900
8901#define _MIPIA_CLK_LANE_TIMING (dev_priv->mipi_mmio_base + 0xb098)
8902#define _MIPIC_CLK_LANE_TIMING (dev_priv->mipi_mmio_base + 0xb898)
8903#define MIPI_CLK_LANE_TIMING(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_TIMING, _MIPIC_CLK_LANE_TIMING)
8904
Jani Nikula3230bf12013-08-27 15:12:16 +03008905/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308906#define _MIPIA_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb064)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008907#define _MIPIC_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb864)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008908#define MIPI_LP_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_DATA, _MIPIC_LP_GEN_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +03008909
8910/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308911#define _MIPIA_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb068)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008912#define _MIPIC_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb868)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008913#define MIPI_HS_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_DATA, _MIPIC_HS_GEN_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +03008914
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308915#define _MIPIA_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb06c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008916#define _MIPIC_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb86c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008917#define MIPI_LP_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_CTRL, _MIPIC_LP_GEN_CTRL)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308918#define _MIPIA_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb070)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008919#define _MIPIC_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb870)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008920#define MIPI_HS_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_CTRL, _MIPIC_HS_GEN_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03008921#define LONG_PACKET_WORD_COUNT_SHIFT 8
8922#define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
8923#define SHORT_PACKET_PARAM_SHIFT 8
8924#define SHORT_PACKET_PARAM_MASK (0xffff << 8)
8925#define VIRTUAL_CHANNEL_SHIFT 6
8926#define VIRTUAL_CHANNEL_MASK (3 << 6)
8927#define DATA_TYPE_SHIFT 0
Ville Syrjälä395b2912015-09-18 20:03:40 +03008928#define DATA_TYPE_MASK (0x3f << 0)
Jani Nikula3230bf12013-08-27 15:12:16 +03008929/* data type values, see include/video/mipi_display.h */
8930
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308931#define _MIPIA_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb074)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008932#define _MIPIC_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb874)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008933#define MIPI_GEN_FIFO_STAT(port) _MMIO_MIPI(port, _MIPIA_GEN_FIFO_STAT, _MIPIC_GEN_FIFO_STAT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008934#define DPI_FIFO_EMPTY (1 << 28)
8935#define DBI_FIFO_EMPTY (1 << 27)
8936#define LP_CTRL_FIFO_EMPTY (1 << 26)
8937#define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
8938#define LP_CTRL_FIFO_FULL (1 << 24)
8939#define HS_CTRL_FIFO_EMPTY (1 << 18)
8940#define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
8941#define HS_CTRL_FIFO_FULL (1 << 16)
8942#define LP_DATA_FIFO_EMPTY (1 << 10)
8943#define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
8944#define LP_DATA_FIFO_FULL (1 << 8)
8945#define HS_DATA_FIFO_EMPTY (1 << 2)
8946#define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
8947#define HS_DATA_FIFO_FULL (1 << 0)
8948
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308949#define _MIPIA_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb078)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008950#define _MIPIC_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb878)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008951#define MIPI_HS_LP_DBI_ENABLE(port) _MMIO_MIPI(port, _MIPIA_HS_LS_DBI_ENABLE, _MIPIC_HS_LS_DBI_ENABLE)
Jani Nikula3230bf12013-08-27 15:12:16 +03008952#define DBI_HS_LP_MODE_MASK (1 << 0)
8953#define DBI_LP_MODE (1 << 0)
8954#define DBI_HS_MODE (0 << 0)
8955
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308956#define _MIPIA_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb080)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008957#define _MIPIC_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb880)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008958#define MIPI_DPHY_PARAM(port) _MMIO_MIPI(port, _MIPIA_DPHY_PARAM, _MIPIC_DPHY_PARAM)
Jani Nikula3230bf12013-08-27 15:12:16 +03008959#define EXIT_ZERO_COUNT_SHIFT 24
8960#define EXIT_ZERO_COUNT_MASK (0x3f << 24)
8961#define TRAIL_COUNT_SHIFT 16
8962#define TRAIL_COUNT_MASK (0x1f << 16)
8963#define CLK_ZERO_COUNT_SHIFT 8
8964#define CLK_ZERO_COUNT_MASK (0xff << 8)
8965#define PREPARE_COUNT_SHIFT 0
8966#define PREPARE_COUNT_MASK (0x3f << 0)
8967
8968/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308969#define _MIPIA_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb084)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008970#define _MIPIC_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb884)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008971#define MIPI_DBI_BW_CTRL(port) _MMIO_MIPI(port, _MIPIA_DBI_BW_CTRL, _MIPIC_DBI_BW_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03008972
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008973#define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb088)
8974#define _MIPIC_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb888)
8975#define MIPI_CLK_LANE_SWITCH_TIME_CNT(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIC_CLK_LANE_SWITCH_TIME_CNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008976#define LP_HS_SSW_CNT_SHIFT 16
8977#define LP_HS_SSW_CNT_MASK (0xffff << 16)
8978#define HS_LP_PWR_SW_CNT_SHIFT 0
8979#define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
8980
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308981#define _MIPIA_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb08c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008982#define _MIPIC_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb88c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008983#define MIPI_STOP_STATE_STALL(port) _MMIO_MIPI(port, _MIPIA_STOP_STATE_STALL, _MIPIC_STOP_STATE_STALL)
Jani Nikula3230bf12013-08-27 15:12:16 +03008984#define STOP_STATE_STALL_COUNTER_SHIFT 0
8985#define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
8986
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308987#define _MIPIA_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb090)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008988#define _MIPIC_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb890)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008989#define MIPI_INTR_STAT_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT_REG_1, _MIPIC_INTR_STAT_REG_1)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308990#define _MIPIA_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb094)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008991#define _MIPIC_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb894)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008992#define MIPI_INTR_EN_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_EN_REG_1, _MIPIC_INTR_EN_REG_1)
Jani Nikula3230bf12013-08-27 15:12:16 +03008993#define RX_CONTENTION_DETECTED (1 << 0)
8994
8995/* XXX: only pipe A ?!? */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308996#define MIPIA_DBI_TYPEC_CTRL (dev_priv->mipi_mmio_base + 0xb100)
Jani Nikula3230bf12013-08-27 15:12:16 +03008997#define DBI_TYPEC_ENABLE (1 << 31)
8998#define DBI_TYPEC_WIP (1 << 30)
8999#define DBI_TYPEC_OPTION_SHIFT 28
9000#define DBI_TYPEC_OPTION_MASK (3 << 28)
9001#define DBI_TYPEC_FREQ_SHIFT 24
9002#define DBI_TYPEC_FREQ_MASK (0xf << 24)
9003#define DBI_TYPEC_OVERRIDE (1 << 8)
9004#define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
9005#define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
9006
9007
9008/* MIPI adapter registers */
9009
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309010#define _MIPIA_CTRL (dev_priv->mipi_mmio_base + 0xb104)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009011#define _MIPIC_CTRL (dev_priv->mipi_mmio_base + 0xb904)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009012#define MIPI_CTRL(port) _MMIO_MIPI(port, _MIPIA_CTRL, _MIPIC_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03009013#define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
9014#define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
9015#define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
9016#define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
9017#define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
9018#define READ_REQUEST_PRIORITY_SHIFT 3
9019#define READ_REQUEST_PRIORITY_MASK (3 << 3)
9020#define READ_REQUEST_PRIORITY_LOW (0 << 3)
9021#define READ_REQUEST_PRIORITY_HIGH (3 << 3)
9022#define RGB_FLIP_TO_BGR (1 << 2)
9023
Jani Nikula6b93e9c2016-03-15 21:51:12 +02009024#define BXT_PIPE_SELECT_SHIFT 7
Shashank Sharmad2e08c02015-09-01 19:41:40 +05309025#define BXT_PIPE_SELECT_MASK (7 << 7)
Deepak M56c48972015-12-09 20:14:04 +05309026#define BXT_PIPE_SELECT(pipe) ((pipe) << 7)
Deepak M093d6802016-12-15 14:31:32 +05309027#define GLK_PHY_STATUS_PORT_READY (1 << 31) /* RO */
9028#define GLK_ULPS_NOT_ACTIVE (1 << 30) /* RO */
9029#define GLK_MIPIIO_RESET_RELEASED (1 << 28)
9030#define GLK_CLOCK_LANE_STOP_STATE (1 << 27) /* RO */
9031#define GLK_DATA_LANE_STOP_STATE (1 << 26) /* RO */
9032#define GLK_LP_WAKE (1 << 22)
9033#define GLK_LP11_LOW_PWR_MODE (1 << 21)
9034#define GLK_LP00_LOW_PWR_MODE (1 << 20)
9035#define GLK_FIREWALL_ENABLE (1 << 16)
9036#define BXT_PIXEL_OVERLAP_CNT_MASK (0xf << 10)
9037#define BXT_PIXEL_OVERLAP_CNT_SHIFT 10
9038#define BXT_DSC_ENABLE (1 << 3)
9039#define BXT_RGB_FLIP (1 << 2)
9040#define GLK_MIPIIO_PORT_POWERED (1 << 1) /* RO */
9041#define GLK_MIPIIO_ENABLE (1 << 0)
Shashank Sharmad2e08c02015-09-01 19:41:40 +05309042
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309043#define _MIPIA_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb108)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009044#define _MIPIC_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb908)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009045#define MIPI_DATA_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_DATA_ADDRESS, _MIPIC_DATA_ADDRESS)
Jani Nikula3230bf12013-08-27 15:12:16 +03009046#define DATA_MEM_ADDRESS_SHIFT 5
9047#define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
9048#define DATA_VALID (1 << 0)
9049
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309050#define _MIPIA_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb10c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009051#define _MIPIC_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb90c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009052#define MIPI_DATA_LENGTH(port) _MMIO_MIPI(port, _MIPIA_DATA_LENGTH, _MIPIC_DATA_LENGTH)
Jani Nikula3230bf12013-08-27 15:12:16 +03009053#define DATA_LENGTH_SHIFT 0
9054#define DATA_LENGTH_MASK (0xfffff << 0)
9055
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309056#define _MIPIA_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb110)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009057#define _MIPIC_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb910)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009058#define MIPI_COMMAND_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_COMMAND_ADDRESS, _MIPIC_COMMAND_ADDRESS)
Jani Nikula3230bf12013-08-27 15:12:16 +03009059#define COMMAND_MEM_ADDRESS_SHIFT 5
9060#define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
9061#define AUTO_PWG_ENABLE (1 << 2)
9062#define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
9063#define COMMAND_VALID (1 << 0)
9064
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309065#define _MIPIA_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb114)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009066#define _MIPIC_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb914)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009067#define MIPI_COMMAND_LENGTH(port) _MMIO_MIPI(port, _MIPIA_COMMAND_LENGTH, _MIPIC_COMMAND_LENGTH)
Jani Nikula3230bf12013-08-27 15:12:16 +03009068#define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
9069#define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
9070
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309071#define _MIPIA_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb118)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009072#define _MIPIC_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb918)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009073#define MIPI_READ_DATA_RETURN(port, n) _MMIO(_MIPI(port, _MIPIA_READ_DATA_RETURN0, _MIPIC_READ_DATA_RETURN0) + 4 * (n)) /* n: 0...7 */
Jani Nikula3230bf12013-08-27 15:12:16 +03009074
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309075#define _MIPIA_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb138)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009076#define _MIPIC_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb938)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009077#define MIPI_READ_DATA_VALID(port) _MMIO_MIPI(port, _MIPIA_READ_DATA_VALID, _MIPIC_READ_DATA_VALID)
Jani Nikula3230bf12013-08-27 15:12:16 +03009078#define READ_DATA_VALID(n) (1 << (n))
9079
Antti Koskipaaa57c7742014-02-04 14:22:24 +02009080/* For UMS only (deprecated): */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00009081#define _PALETTE_A (dev_priv->info.display_mmio_offset + 0xa000)
9082#define _PALETTE_B (dev_priv->info.display_mmio_offset + 0xa800)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02009083
Peter Antoine3bbaba02015-07-10 20:13:11 +03009084/* MOCS (Memory Object Control State) registers */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009085#define GEN9_LNCFCMOCS(i) _MMIO(0xb020 + (i) * 4) /* L3 Cache Control */
Peter Antoine3bbaba02015-07-10 20:13:11 +03009086
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009087#define GEN9_GFX_MOCS(i) _MMIO(0xc800 + (i) * 4) /* Graphics MOCS registers */
9088#define GEN9_MFX0_MOCS(i) _MMIO(0xc900 + (i) * 4) /* Media 0 MOCS registers */
9089#define GEN9_MFX1_MOCS(i) _MMIO(0xca00 + (i) * 4) /* Media 1 MOCS registers */
9090#define GEN9_VEBOX_MOCS(i) _MMIO(0xcb00 + (i) * 4) /* Video MOCS registers */
9091#define GEN9_BLT_MOCS(i) _MMIO(0xcc00 + (i) * 4) /* Blitter MOCS registers */
Peter Antoine3bbaba02015-07-10 20:13:11 +03009092
Tim Gored5165eb2016-02-04 11:49:34 +00009093/* gamt regs */
9094#define GEN8_L3_LRA_1_GPGPU _MMIO(0x4dd4)
9095#define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW 0x67F1427F /* max/min for LRA1/2 */
9096#define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV 0x5FF101FF /* max/min for LRA1/2 */
9097#define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL 0x67F1427F /* " " */
9098#define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT 0x5FF101FF /* " " */
9099
Jesse Barnes585fb112008-07-29 11:54:06 -07009100#endif /* _I915_REG_H_ */