blob: b37e3fbf60cc22838fc5494a242fe5e2d86fdc59 [file] [log] [blame]
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001/*
2 * linux/drivers/video/omap2/dss/dispc.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * Some code and ideas taken from drivers/video/omap/ driver
8 * by Imre Deak.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published by
12 * the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#define DSS_SUBSYS_NAME "DISPC"
24
25#include <linux/kernel.h>
26#include <linux/dma-mapping.h>
27#include <linux/vmalloc.h>
Paul Gortmakera8a35932011-07-10 13:20:26 -040028#include <linux/export.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020029#include <linux/clk.h>
30#include <linux/io.h>
31#include <linux/jiffies.h>
32#include <linux/seq_file.h>
33#include <linux/delay.h>
34#include <linux/workqueue.h>
Tomi Valkeinenab83b142010-06-09 15:31:01 +030035#include <linux/hardirq.h>
Tomi Valkeinen24e62892011-05-23 11:51:18 +030036#include <linux/platform_device.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030037#include <linux/pm_runtime.h>
Tomi Valkeinen33366d02012-09-28 13:54:35 +030038#include <linux/sizes.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020039
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030040#include <video/omapdss.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020041
42#include "dss.h"
Archit Tanejaa0acb552010-09-15 19:20:00 +053043#include "dss_features.h"
Archit Taneja9b372c22011-05-06 11:45:49 +053044#include "dispc.h"
Tomi Valkeinen80c39712009-11-12 11:41:42 +020045
46/* DISPC */
Sumit Semwal8613b002010-12-02 11:27:09 +000047#define DISPC_SZ_REGS SZ_4K
Tomi Valkeinen80c39712009-11-12 11:41:42 +020048
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +030049enum omap_burst_size {
50 BURST_SIZE_X2 = 0,
51 BURST_SIZE_X4 = 1,
52 BURST_SIZE_X8 = 2,
53};
54
Tomi Valkeinen80c39712009-11-12 11:41:42 +020055#define REG_GET(idx, start, end) \
56 FLD_GET(dispc_read_reg(idx), start, end)
57
58#define REG_FLD_MOD(idx, val, start, end) \
59 dispc_write_reg(idx, FLD_MOD(dispc_read_reg(idx), val, start, end))
60
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +053061struct dispc_features {
62 u8 sw_start;
63 u8 fp_start;
64 u8 bp_start;
65 u16 sw_max;
66 u16 vp_max;
67 u16 hp_max;
Archit Taneja33b89922012-11-14 13:50:15 +053068 u8 mgr_width_start;
69 u8 mgr_height_start;
70 u16 mgr_width_max;
71 u16 mgr_height_max;
Archit Tanejaca5ca692013-03-26 19:15:22 +053072 unsigned long max_lcd_pclk;
73 unsigned long max_tv_pclk;
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +030074 int (*calc_scaling) (unsigned long pclk, unsigned long lclk,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +053075 const struct omap_video_timings *mgr_timings,
76 u16 width, u16 height, u16 out_width, u16 out_height,
77 enum omap_color_mode color_mode, bool *five_taps,
78 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +053079 u16 pos_x, unsigned long *core_clk, bool mem_to_mem);
Tomi Valkeinen8702ee52012-10-19 15:36:11 +030080 unsigned long (*calc_core_clk) (unsigned long pclk,
Archit Taneja8ba85302012-09-26 17:00:37 +053081 u16 width, u16 height, u16 out_width, u16 out_height,
82 bool mem_to_mem);
Tomi Valkeinen42a69612012-08-22 16:56:57 +030083 u8 num_fifos;
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +030084
85 /* swap GFX & WB fifos */
86 bool gfx_fifo_workaround:1;
Tomi Valkeinencffa9472012-11-08 10:01:33 +020087
88 /* no DISPC_IRQ_FRAMEDONETV on this SoC */
89 bool no_framedone_tv:1;
Archit Tanejad0df9a22013-03-26 19:15:25 +053090
91 /* revert to the OMAP4 mechanism of DISPC Smart Standby operation */
92 bool mstandby_workaround:1;
Archit Taneja8bc65552013-12-17 16:40:21 +053093
94 bool set_max_preload:1;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +053095};
96
Tomi Valkeinen42a69612012-08-22 16:56:57 +030097#define DISPC_MAX_NR_FIFOS 5
98
Tomi Valkeinen80c39712009-11-12 11:41:42 +020099static struct {
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +0000100 struct platform_device *pdev;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200101 void __iomem *base;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300102
archit tanejaaffe3602011-02-23 08:41:03 +0000103 int irq;
Tomi Valkeinen0925afc2014-04-11 13:49:55 +0300104 irq_handler_t user_handler;
105 void *user_data;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200106
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +0200107 unsigned long core_clk_rate;
Tomi Valkeinen5391e872013-05-16 10:44:13 +0300108 unsigned long tv_pclk_rate;
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +0200109
Tomi Valkeinen42a69612012-08-22 16:56:57 +0300110 u32 fifo_size[DISPC_MAX_NR_FIFOS];
111 /* maps which plane is using a fifo. fifo-id -> plane-id */
112 int fifo_assignment[DISPC_MAX_NR_FIFOS];
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200113
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300114 bool ctx_valid;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200115 u32 ctx[DISPC_SZ_REGS / sizeof(u32)];
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200116
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +0530117 const struct dispc_features *feat;
Tomi Valkeinen0925afc2014-04-11 13:49:55 +0300118
119 bool is_enabled;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200120} dispc;
121
Amber Jain0d66cbb2011-05-19 19:47:54 +0530122enum omap_color_component {
123 /* used for all color formats for OMAP3 and earlier
124 * and for RGB and Y color component on OMAP4
125 */
126 DISPC_COLOR_COMPONENT_RGB_Y = 1 << 0,
127 /* used for UV component for
128 * OMAP_DSS_COLOR_YUV2, OMAP_DSS_COLOR_UYVY, OMAP_DSS_COLOR_NV12
129 * color formats on OMAP4
130 */
131 DISPC_COLOR_COMPONENT_UV = 1 << 1,
132};
133
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530134enum mgr_reg_fields {
135 DISPC_MGR_FLD_ENABLE,
136 DISPC_MGR_FLD_STNTFT,
137 DISPC_MGR_FLD_GO,
138 DISPC_MGR_FLD_TFTDATALINES,
139 DISPC_MGR_FLD_STALLMODE,
140 DISPC_MGR_FLD_TCKENABLE,
141 DISPC_MGR_FLD_TCKSELECTION,
142 DISPC_MGR_FLD_CPR,
143 DISPC_MGR_FLD_FIFOHANDCHECK,
144 /* used to maintain a count of the above fields */
145 DISPC_MGR_FLD_NUM,
146};
147
148static const struct {
149 const char *name;
150 u32 vsync_irq;
151 u32 framedone_irq;
152 u32 sync_lost_irq;
153 struct reg_field reg_desc[DISPC_MGR_FLD_NUM];
154} mgr_desc[] = {
155 [OMAP_DSS_CHANNEL_LCD] = {
156 .name = "LCD",
157 .vsync_irq = DISPC_IRQ_VSYNC,
158 .framedone_irq = DISPC_IRQ_FRAMEDONE,
159 .sync_lost_irq = DISPC_IRQ_SYNC_LOST,
160 .reg_desc = {
161 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL, 0, 0 },
162 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL, 3, 3 },
163 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL, 5, 5 },
164 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL, 9, 8 },
165 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL, 11, 11 },
166 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG, 10, 10 },
167 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG, 11, 11 },
168 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG, 15, 15 },
169 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG, 16, 16 },
170 },
171 },
172 [OMAP_DSS_CHANNEL_DIGIT] = {
173 .name = "DIGIT",
174 .vsync_irq = DISPC_IRQ_EVSYNC_ODD | DISPC_IRQ_EVSYNC_EVEN,
Tomi Valkeinencffa9472012-11-08 10:01:33 +0200175 .framedone_irq = DISPC_IRQ_FRAMEDONETV,
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530176 .sync_lost_irq = DISPC_IRQ_SYNC_LOST_DIGIT,
177 .reg_desc = {
178 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL, 1, 1 },
179 [DISPC_MGR_FLD_STNTFT] = { },
180 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL, 6, 6 },
181 [DISPC_MGR_FLD_TFTDATALINES] = { },
182 [DISPC_MGR_FLD_STALLMODE] = { },
183 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG, 12, 12 },
184 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG, 13, 13 },
185 [DISPC_MGR_FLD_CPR] = { },
186 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG, 16, 16 },
187 },
188 },
189 [OMAP_DSS_CHANNEL_LCD2] = {
190 .name = "LCD2",
191 .vsync_irq = DISPC_IRQ_VSYNC2,
192 .framedone_irq = DISPC_IRQ_FRAMEDONE2,
193 .sync_lost_irq = DISPC_IRQ_SYNC_LOST2,
194 .reg_desc = {
195 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL2, 0, 0 },
196 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL2, 3, 3 },
197 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL2, 5, 5 },
198 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL2, 9, 8 },
199 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL2, 11, 11 },
200 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG2, 10, 10 },
201 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG2, 11, 11 },
202 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG2, 15, 15 },
203 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG2, 16, 16 },
204 },
205 },
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530206 [OMAP_DSS_CHANNEL_LCD3] = {
207 .name = "LCD3",
208 .vsync_irq = DISPC_IRQ_VSYNC3,
209 .framedone_irq = DISPC_IRQ_FRAMEDONE3,
210 .sync_lost_irq = DISPC_IRQ_SYNC_LOST3,
211 .reg_desc = {
212 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL3, 0, 0 },
213 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL3, 3, 3 },
214 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL3, 5, 5 },
215 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL3, 9, 8 },
216 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL3, 11, 11 },
217 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG3, 10, 10 },
218 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG3, 11, 11 },
219 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG3, 15, 15 },
220 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG3, 16, 16 },
221 },
222 },
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530223};
224
Archit Taneja6e5264b2012-09-11 12:04:47 +0530225struct color_conv_coef {
226 int ry, rcr, rcb, gy, gcr, gcb, by, bcr, bcb;
227 int full_range;
228};
229
Archit Taneja3e8a6ff2012-09-26 16:58:52 +0530230static unsigned long dispc_plane_pclk_rate(enum omap_plane plane);
231static unsigned long dispc_plane_lclk_rate(enum omap_plane plane);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200232
Archit Taneja55978cc2011-05-06 11:45:51 +0530233static inline void dispc_write_reg(const u16 idx, u32 val)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200234{
Archit Taneja55978cc2011-05-06 11:45:51 +0530235 __raw_writel(val, dispc.base + idx);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200236}
237
Archit Taneja55978cc2011-05-06 11:45:51 +0530238static inline u32 dispc_read_reg(const u16 idx)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200239{
Archit Taneja55978cc2011-05-06 11:45:51 +0530240 return __raw_readl(dispc.base + idx);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200241}
242
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530243static u32 mgr_fld_read(enum omap_channel channel, enum mgr_reg_fields regfld)
244{
245 const struct reg_field rfld = mgr_desc[channel].reg_desc[regfld];
246 return REG_GET(rfld.reg, rfld.high, rfld.low);
247}
248
249static void mgr_fld_write(enum omap_channel channel,
250 enum mgr_reg_fields regfld, int val) {
251 const struct reg_field rfld = mgr_desc[channel].reg_desc[regfld];
252 REG_FLD_MOD(rfld.reg, val, rfld.high, rfld.low);
253}
254
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200255#define SR(reg) \
Archit Taneja55978cc2011-05-06 11:45:51 +0530256 dispc.ctx[DISPC_##reg / sizeof(u32)] = dispc_read_reg(DISPC_##reg)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200257#define RR(reg) \
Archit Taneja55978cc2011-05-06 11:45:51 +0530258 dispc_write_reg(DISPC_##reg, dispc.ctx[DISPC_##reg / sizeof(u32)])
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200259
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300260static void dispc_save_context(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200261{
Archit Tanejac6104b82011-08-05 19:06:02 +0530262 int i, j;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200263
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300264 DSSDBG("dispc_save_context\n");
265
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200266 SR(IRQENABLE);
267 SR(CONTROL);
268 SR(CONFIG);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200269 SR(LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +0530270 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
271 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300272 SR(GLOBAL_ALPHA);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000273 if (dss_has_feature(FEAT_MGR_LCD2)) {
274 SR(CONTROL2);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000275 SR(CONFIG2);
276 }
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530277 if (dss_has_feature(FEAT_MGR_LCD3)) {
278 SR(CONTROL3);
279 SR(CONFIG3);
280 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200281
Archit Tanejac6104b82011-08-05 19:06:02 +0530282 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
283 SR(DEFAULT_COLOR(i));
284 SR(TRANS_COLOR(i));
285 SR(SIZE_MGR(i));
286 if (i == OMAP_DSS_CHANNEL_DIGIT)
287 continue;
288 SR(TIMING_H(i));
289 SR(TIMING_V(i));
290 SR(POL_FREQ(i));
291 SR(DIVISORo(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200292
Archit Tanejac6104b82011-08-05 19:06:02 +0530293 SR(DATA_CYCLE1(i));
294 SR(DATA_CYCLE2(i));
295 SR(DATA_CYCLE3(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200296
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300297 if (dss_has_feature(FEAT_CPR)) {
Archit Tanejac6104b82011-08-05 19:06:02 +0530298 SR(CPR_COEF_R(i));
299 SR(CPR_COEF_G(i));
300 SR(CPR_COEF_B(i));
301 }
302 }
303
304 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
305 SR(OVL_BA0(i));
306 SR(OVL_BA1(i));
307 SR(OVL_POSITION(i));
308 SR(OVL_SIZE(i));
309 SR(OVL_ATTRIBUTES(i));
310 SR(OVL_FIFO_THRESHOLD(i));
311 SR(OVL_ROW_INC(i));
312 SR(OVL_PIXEL_INC(i));
313 if (dss_has_feature(FEAT_PRELOAD))
314 SR(OVL_PRELOAD(i));
315 if (i == OMAP_DSS_GFX) {
316 SR(OVL_WINDOW_SKIP(i));
317 SR(OVL_TABLE_BA(i));
318 continue;
319 }
320 SR(OVL_FIR(i));
321 SR(OVL_PICTURE_SIZE(i));
322 SR(OVL_ACCU0(i));
323 SR(OVL_ACCU1(i));
324
325 for (j = 0; j < 8; j++)
326 SR(OVL_FIR_COEF_H(i, j));
327
328 for (j = 0; j < 8; j++)
329 SR(OVL_FIR_COEF_HV(i, j));
330
331 for (j = 0; j < 5; j++)
332 SR(OVL_CONV_COEF(i, j));
333
334 if (dss_has_feature(FEAT_FIR_COEF_V)) {
335 for (j = 0; j < 8; j++)
336 SR(OVL_FIR_COEF_V(i, j));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300337 }
Sumit Semwal2a205f32010-12-02 11:27:12 +0000338
Archit Tanejac6104b82011-08-05 19:06:02 +0530339 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
340 SR(OVL_BA0_UV(i));
341 SR(OVL_BA1_UV(i));
342 SR(OVL_FIR2(i));
343 SR(OVL_ACCU2_0(i));
344 SR(OVL_ACCU2_1(i));
345
346 for (j = 0; j < 8; j++)
347 SR(OVL_FIR_COEF_H2(i, j));
348
349 for (j = 0; j < 8; j++)
350 SR(OVL_FIR_COEF_HV2(i, j));
351
352 for (j = 0; j < 8; j++)
353 SR(OVL_FIR_COEF_V2(i, j));
354 }
355 if (dss_has_feature(FEAT_ATTR2))
356 SR(OVL_ATTRIBUTES2(i));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000357 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200358
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -0600359 if (dss_has_feature(FEAT_CORE_CLK_DIV))
360 SR(DIVISOR);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300361
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300362 dispc.ctx_valid = true;
363
Tomi Valkeinen9229b512014-02-14 09:37:09 +0200364 DSSDBG("context saved\n");
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200365}
366
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300367static void dispc_restore_context(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200368{
Tomi Valkeinen9229b512014-02-14 09:37:09 +0200369 int i, j;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300370
371 DSSDBG("dispc_restore_context\n");
372
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300373 if (!dispc.ctx_valid)
374 return;
375
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200376 /*RR(IRQENABLE);*/
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200377 /*RR(CONTROL);*/
378 RR(CONFIG);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200379 RR(LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +0530380 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
381 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300382 RR(GLOBAL_ALPHA);
Archit Tanejac6104b82011-08-05 19:06:02 +0530383 if (dss_has_feature(FEAT_MGR_LCD2))
Sumit Semwal2a205f32010-12-02 11:27:12 +0000384 RR(CONFIG2);
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530385 if (dss_has_feature(FEAT_MGR_LCD3))
386 RR(CONFIG3);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200387
Archit Tanejac6104b82011-08-05 19:06:02 +0530388 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
389 RR(DEFAULT_COLOR(i));
390 RR(TRANS_COLOR(i));
391 RR(SIZE_MGR(i));
392 if (i == OMAP_DSS_CHANNEL_DIGIT)
393 continue;
394 RR(TIMING_H(i));
395 RR(TIMING_V(i));
396 RR(POL_FREQ(i));
397 RR(DIVISORo(i));
Archit Taneja9b372c22011-05-06 11:45:49 +0530398
Archit Tanejac6104b82011-08-05 19:06:02 +0530399 RR(DATA_CYCLE1(i));
400 RR(DATA_CYCLE2(i));
401 RR(DATA_CYCLE3(i));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000402
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300403 if (dss_has_feature(FEAT_CPR)) {
Archit Tanejac6104b82011-08-05 19:06:02 +0530404 RR(CPR_COEF_R(i));
405 RR(CPR_COEF_G(i));
406 RR(CPR_COEF_B(i));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300407 }
Sumit Semwal2a205f32010-12-02 11:27:12 +0000408 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200409
Archit Tanejac6104b82011-08-05 19:06:02 +0530410 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
411 RR(OVL_BA0(i));
412 RR(OVL_BA1(i));
413 RR(OVL_POSITION(i));
414 RR(OVL_SIZE(i));
415 RR(OVL_ATTRIBUTES(i));
416 RR(OVL_FIFO_THRESHOLD(i));
417 RR(OVL_ROW_INC(i));
418 RR(OVL_PIXEL_INC(i));
419 if (dss_has_feature(FEAT_PRELOAD))
420 RR(OVL_PRELOAD(i));
421 if (i == OMAP_DSS_GFX) {
422 RR(OVL_WINDOW_SKIP(i));
423 RR(OVL_TABLE_BA(i));
424 continue;
425 }
426 RR(OVL_FIR(i));
427 RR(OVL_PICTURE_SIZE(i));
428 RR(OVL_ACCU0(i));
429 RR(OVL_ACCU1(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200430
Archit Tanejac6104b82011-08-05 19:06:02 +0530431 for (j = 0; j < 8; j++)
432 RR(OVL_FIR_COEF_H(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200433
Archit Tanejac6104b82011-08-05 19:06:02 +0530434 for (j = 0; j < 8; j++)
435 RR(OVL_FIR_COEF_HV(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200436
Archit Tanejac6104b82011-08-05 19:06:02 +0530437 for (j = 0; j < 5; j++)
438 RR(OVL_CONV_COEF(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200439
Archit Tanejac6104b82011-08-05 19:06:02 +0530440 if (dss_has_feature(FEAT_FIR_COEF_V)) {
441 for (j = 0; j < 8; j++)
442 RR(OVL_FIR_COEF_V(i, j));
443 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200444
Archit Tanejac6104b82011-08-05 19:06:02 +0530445 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
446 RR(OVL_BA0_UV(i));
447 RR(OVL_BA1_UV(i));
448 RR(OVL_FIR2(i));
449 RR(OVL_ACCU2_0(i));
450 RR(OVL_ACCU2_1(i));
451
452 for (j = 0; j < 8; j++)
453 RR(OVL_FIR_COEF_H2(i, j));
454
455 for (j = 0; j < 8; j++)
456 RR(OVL_FIR_COEF_HV2(i, j));
457
458 for (j = 0; j < 8; j++)
459 RR(OVL_FIR_COEF_V2(i, j));
460 }
461 if (dss_has_feature(FEAT_ATTR2))
462 RR(OVL_ATTRIBUTES2(i));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300463 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200464
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -0600465 if (dss_has_feature(FEAT_CORE_CLK_DIV))
466 RR(DIVISOR);
467
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200468 /* enable last, because LCD & DIGIT enable are here */
469 RR(CONTROL);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000470 if (dss_has_feature(FEAT_MGR_LCD2))
471 RR(CONTROL2);
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530472 if (dss_has_feature(FEAT_MGR_LCD3))
473 RR(CONTROL3);
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200474 /* clear spurious SYNC_LOST_DIGIT interrupts */
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +0300475 dispc_clear_irqstatus(DISPC_IRQ_SYNC_LOST_DIGIT);
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200476
477 /*
478 * enable last so IRQs won't trigger before
479 * the context is fully restored
480 */
481 RR(IRQENABLE);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300482
483 DSSDBG("context restored\n");
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200484}
485
486#undef SR
487#undef RR
488
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300489int dispc_runtime_get(void)
490{
491 int r;
492
493 DSSDBG("dispc_runtime_get\n");
494
495 r = pm_runtime_get_sync(&dispc.pdev->dev);
496 WARN_ON(r < 0);
497 return r < 0 ? r : 0;
498}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200499EXPORT_SYMBOL(dispc_runtime_get);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300500
501void dispc_runtime_put(void)
502{
503 int r;
504
505 DSSDBG("dispc_runtime_put\n");
506
Tomi Valkeinen0eaf9f52012-01-23 13:23:08 +0200507 r = pm_runtime_put_sync(&dispc.pdev->dev);
Tomi Valkeinen5be3aeb2012-06-27 16:37:18 +0300508 WARN_ON(r < 0 && r != -ENOSYS);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300509}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200510EXPORT_SYMBOL(dispc_runtime_put);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300511
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200512u32 dispc_mgr_get_vsync_irq(enum omap_channel channel)
513{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530514 return mgr_desc[channel].vsync_irq;
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200515}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200516EXPORT_SYMBOL(dispc_mgr_get_vsync_irq);
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200517
Tomi Valkeinen7d1365c2011-11-18 15:39:52 +0200518u32 dispc_mgr_get_framedone_irq(enum omap_channel channel)
519{
Tomi Valkeinencffa9472012-11-08 10:01:33 +0200520 if (channel == OMAP_DSS_CHANNEL_DIGIT && dispc.feat->no_framedone_tv)
521 return 0;
522
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530523 return mgr_desc[channel].framedone_irq;
Tomi Valkeinen7d1365c2011-11-18 15:39:52 +0200524}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200525EXPORT_SYMBOL(dispc_mgr_get_framedone_irq);
Tomi Valkeinen7d1365c2011-11-18 15:39:52 +0200526
Tomi Valkeinencb699202012-10-17 10:38:52 +0300527u32 dispc_mgr_get_sync_lost_irq(enum omap_channel channel)
528{
529 return mgr_desc[channel].sync_lost_irq;
530}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200531EXPORT_SYMBOL(dispc_mgr_get_sync_lost_irq);
Tomi Valkeinencb699202012-10-17 10:38:52 +0300532
Archit Taneja0b23e5b2012-09-22 12:39:33 +0530533u32 dispc_wb_get_framedone_irq(void)
534{
535 return DISPC_IRQ_FRAMEDONEWB;
536}
537
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300538bool dispc_mgr_go_busy(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200539{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530540 return mgr_fld_read(channel, DISPC_MGR_FLD_GO) == 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200541}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200542EXPORT_SYMBOL(dispc_mgr_go_busy);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200543
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300544void dispc_mgr_go(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200545{
Tomi Valkeinen3c91ee82012-10-19 15:06:07 +0300546 WARN_ON(dispc_mgr_is_enabled(channel) == false);
547 WARN_ON(dispc_mgr_go_busy(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200548
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530549 DSSDBG("GO %s\n", mgr_desc[channel].name);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200550
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530551 mgr_fld_write(channel, DISPC_MGR_FLD_GO, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200552}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200553EXPORT_SYMBOL(dispc_mgr_go);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200554
Archit Taneja0b23e5b2012-09-22 12:39:33 +0530555bool dispc_wb_go_busy(void)
556{
557 return REG_GET(DISPC_CONTROL2, 6, 6) == 1;
558}
559
560void dispc_wb_go(void)
561{
562 enum omap_plane plane = OMAP_DSS_WB;
563 bool enable, go;
564
565 enable = REG_GET(DISPC_OVL_ATTRIBUTES(plane), 0, 0) == 1;
566
567 if (!enable)
568 return;
569
570 go = REG_GET(DISPC_CONTROL2, 6, 6) == 1;
571 if (go) {
572 DSSERR("GO bit not down for WB\n");
573 return;
574 }
575
576 REG_FLD_MOD(DISPC_CONTROL2, 1, 6, 6);
577}
578
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300579static void dispc_ovl_write_firh_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200580{
Archit Taneja9b372c22011-05-06 11:45:49 +0530581 dispc_write_reg(DISPC_OVL_FIR_COEF_H(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200582}
583
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300584static void dispc_ovl_write_firhv_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200585{
Archit Taneja9b372c22011-05-06 11:45:49 +0530586 dispc_write_reg(DISPC_OVL_FIR_COEF_HV(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200587}
588
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300589static void dispc_ovl_write_firv_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200590{
Archit Taneja9b372c22011-05-06 11:45:49 +0530591 dispc_write_reg(DISPC_OVL_FIR_COEF_V(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200592}
593
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300594static void dispc_ovl_write_firh2_reg(enum omap_plane plane, int reg, u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530595{
596 BUG_ON(plane == OMAP_DSS_GFX);
597
598 dispc_write_reg(DISPC_OVL_FIR_COEF_H2(plane, reg), value);
599}
600
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300601static void dispc_ovl_write_firhv2_reg(enum omap_plane plane, int reg,
602 u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530603{
604 BUG_ON(plane == OMAP_DSS_GFX);
605
606 dispc_write_reg(DISPC_OVL_FIR_COEF_HV2(plane, reg), value);
607}
608
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300609static void dispc_ovl_write_firv2_reg(enum omap_plane plane, int reg, u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530610{
611 BUG_ON(plane == OMAP_DSS_GFX);
612
613 dispc_write_reg(DISPC_OVL_FIR_COEF_V2(plane, reg), value);
614}
615
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530616static void dispc_ovl_set_scale_coef(enum omap_plane plane, int fir_hinc,
617 int fir_vinc, int five_taps,
618 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200619{
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530620 const struct dispc_coef *h_coef, *v_coef;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200621 int i;
622
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530623 h_coef = dispc_ovl_get_scale_coef(fir_hinc, true);
624 v_coef = dispc_ovl_get_scale_coef(fir_vinc, five_taps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200625
626 for (i = 0; i < 8; i++) {
627 u32 h, hv;
628
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530629 h = FLD_VAL(h_coef[i].hc0_vc00, 7, 0)
630 | FLD_VAL(h_coef[i].hc1_vc0, 15, 8)
631 | FLD_VAL(h_coef[i].hc2_vc1, 23, 16)
632 | FLD_VAL(h_coef[i].hc3_vc2, 31, 24);
633 hv = FLD_VAL(h_coef[i].hc4_vc22, 7, 0)
634 | FLD_VAL(v_coef[i].hc1_vc0, 15, 8)
635 | FLD_VAL(v_coef[i].hc2_vc1, 23, 16)
636 | FLD_VAL(v_coef[i].hc3_vc2, 31, 24);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200637
Amber Jain0d66cbb2011-05-19 19:47:54 +0530638 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300639 dispc_ovl_write_firh_reg(plane, i, h);
640 dispc_ovl_write_firhv_reg(plane, i, hv);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530641 } else {
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300642 dispc_ovl_write_firh2_reg(plane, i, h);
643 dispc_ovl_write_firhv2_reg(plane, i, hv);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530644 }
645
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200646 }
647
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200648 if (five_taps) {
649 for (i = 0; i < 8; i++) {
650 u32 v;
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530651 v = FLD_VAL(v_coef[i].hc0_vc00, 7, 0)
652 | FLD_VAL(v_coef[i].hc4_vc22, 15, 8);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530653 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y)
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300654 dispc_ovl_write_firv_reg(plane, i, v);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530655 else
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300656 dispc_ovl_write_firv2_reg(plane, i, v);
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200657 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200658 }
659}
660
Archit Taneja6e5264b2012-09-11 12:04:47 +0530661
662static void dispc_ovl_write_color_conv_coef(enum omap_plane plane,
663 const struct color_conv_coef *ct)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200664{
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200665#define CVAL(x, y) (FLD_VAL(x, 26, 16) | FLD_VAL(y, 10, 0))
666
Archit Taneja6e5264b2012-09-11 12:04:47 +0530667 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 0), CVAL(ct->rcr, ct->ry));
668 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 1), CVAL(ct->gy, ct->rcb));
669 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 2), CVAL(ct->gcb, ct->gcr));
670 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 3), CVAL(ct->bcr, ct->by));
671 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 4), CVAL(0, ct->bcb));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200672
Archit Taneja6e5264b2012-09-11 12:04:47 +0530673 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), ct->full_range, 11, 11);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200674
675#undef CVAL
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200676}
677
Archit Taneja6e5264b2012-09-11 12:04:47 +0530678static void dispc_setup_color_conv_coef(void)
679{
680 int i;
681 int num_ovl = dss_feat_get_num_ovls();
682 int num_wb = dss_feat_get_num_wbs();
683 const struct color_conv_coef ctbl_bt601_5_ovl = {
684 298, 409, 0, 298, -208, -100, 298, 0, 517, 0,
685 };
686 const struct color_conv_coef ctbl_bt601_5_wb = {
687 66, 112, -38, 129, -94, -74, 25, -18, 112, 0,
688 };
689
690 for (i = 1; i < num_ovl; i++)
691 dispc_ovl_write_color_conv_coef(i, &ctbl_bt601_5_ovl);
692
693 for (; i < num_wb; i++)
694 dispc_ovl_write_color_conv_coef(i, &ctbl_bt601_5_wb);
695}
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200696
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300697static void dispc_ovl_set_ba0(enum omap_plane plane, u32 paddr)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200698{
Archit Taneja9b372c22011-05-06 11:45:49 +0530699 dispc_write_reg(DISPC_OVL_BA0(plane), paddr);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200700}
701
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300702static void dispc_ovl_set_ba1(enum omap_plane plane, u32 paddr)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200703{
Archit Taneja9b372c22011-05-06 11:45:49 +0530704 dispc_write_reg(DISPC_OVL_BA1(plane), paddr);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200705}
706
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300707static void dispc_ovl_set_ba0_uv(enum omap_plane plane, u32 paddr)
Amber Jainab5ca072011-05-19 19:47:53 +0530708{
709 dispc_write_reg(DISPC_OVL_BA0_UV(plane), paddr);
710}
711
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300712static void dispc_ovl_set_ba1_uv(enum omap_plane plane, u32 paddr)
Amber Jainab5ca072011-05-19 19:47:53 +0530713{
714 dispc_write_reg(DISPC_OVL_BA1_UV(plane), paddr);
715}
716
Archit Tanejad79db852012-09-22 12:30:17 +0530717static void dispc_ovl_set_pos(enum omap_plane plane,
718 enum omap_overlay_caps caps, int x, int y)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200719{
Archit Tanejad79db852012-09-22 12:30:17 +0530720 u32 val;
721
722 if ((caps & OMAP_DSS_OVL_CAP_POS) == 0)
723 return;
724
725 val = FLD_VAL(y, 26, 16) | FLD_VAL(x, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530726
727 dispc_write_reg(DISPC_OVL_POSITION(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200728}
729
Archit Taneja78b687f2012-09-21 14:51:49 +0530730static void dispc_ovl_set_input_size(enum omap_plane plane, int width,
731 int height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200732{
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200733 u32 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530734
Archit Taneja36d87d92012-07-28 22:59:03 +0530735 if (plane == OMAP_DSS_GFX || plane == OMAP_DSS_WB)
Archit Taneja9b372c22011-05-06 11:45:49 +0530736 dispc_write_reg(DISPC_OVL_SIZE(plane), val);
737 else
738 dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200739}
740
Archit Taneja78b687f2012-09-21 14:51:49 +0530741static void dispc_ovl_set_output_size(enum omap_plane plane, int width,
742 int height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200743{
744 u32 val;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200745
746 BUG_ON(plane == OMAP_DSS_GFX);
747
748 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530749
Archit Taneja36d87d92012-07-28 22:59:03 +0530750 if (plane == OMAP_DSS_WB)
751 dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
752 else
753 dispc_write_reg(DISPC_OVL_SIZE(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200754}
755
Archit Taneja5b54ed32012-09-26 16:55:27 +0530756static void dispc_ovl_set_zorder(enum omap_plane plane,
757 enum omap_overlay_caps caps, u8 zorder)
Archit Taneja54128702011-09-08 11:29:17 +0530758{
Archit Taneja5b54ed32012-09-26 16:55:27 +0530759 if ((caps & OMAP_DSS_OVL_CAP_ZORDER) == 0)
Archit Taneja54128702011-09-08 11:29:17 +0530760 return;
761
762 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), zorder, 27, 26);
763}
764
765static void dispc_ovl_enable_zorder_planes(void)
766{
767 int i;
768
769 if (!dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
770 return;
771
772 for (i = 0; i < dss_feat_get_num_ovls(); i++)
773 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(i), 1, 25, 25);
774}
775
Archit Taneja5b54ed32012-09-26 16:55:27 +0530776static void dispc_ovl_set_pre_mult_alpha(enum omap_plane plane,
777 enum omap_overlay_caps caps, bool enable)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100778{
Archit Taneja5b54ed32012-09-26 16:55:27 +0530779 if ((caps & OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA) == 0)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100780 return;
781
Archit Taneja9b372c22011-05-06 11:45:49 +0530782 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 28, 28);
Rajkumar Nfd28a392010-11-04 12:28:42 +0100783}
784
Archit Taneja5b54ed32012-09-26 16:55:27 +0530785static void dispc_ovl_setup_global_alpha(enum omap_plane plane,
786 enum omap_overlay_caps caps, u8 global_alpha)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200787{
Archit Tanejab8c095b2011-09-13 18:20:33 +0530788 static const unsigned shifts[] = { 0, 8, 16, 24, };
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300789 int shift;
790
Archit Taneja5b54ed32012-09-26 16:55:27 +0530791 if ((caps & OMAP_DSS_OVL_CAP_GLOBAL_ALPHA) == 0)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100792 return;
Archit Tanejaa0acb552010-09-15 19:20:00 +0530793
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300794 shift = shifts[plane];
795 REG_FLD_MOD(DISPC_GLOBAL_ALPHA, global_alpha, shift + 7, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200796}
797
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300798static void dispc_ovl_set_pix_inc(enum omap_plane plane, s32 inc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200799{
Archit Taneja9b372c22011-05-06 11:45:49 +0530800 dispc_write_reg(DISPC_OVL_PIXEL_INC(plane), inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200801}
802
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300803static void dispc_ovl_set_row_inc(enum omap_plane plane, s32 inc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200804{
Archit Taneja9b372c22011-05-06 11:45:49 +0530805 dispc_write_reg(DISPC_OVL_ROW_INC(plane), inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200806}
807
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300808static void dispc_ovl_set_color_mode(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200809 enum omap_color_mode color_mode)
810{
811 u32 m = 0;
Amber Jainf20e4222011-05-19 19:47:50 +0530812 if (plane != OMAP_DSS_GFX) {
813 switch (color_mode) {
814 case OMAP_DSS_COLOR_NV12:
815 m = 0x0; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530816 case OMAP_DSS_COLOR_RGBX16:
Amber Jainf20e4222011-05-19 19:47:50 +0530817 m = 0x1; break;
818 case OMAP_DSS_COLOR_RGBA16:
819 m = 0x2; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530820 case OMAP_DSS_COLOR_RGB12U:
Amber Jainf20e4222011-05-19 19:47:50 +0530821 m = 0x4; break;
822 case OMAP_DSS_COLOR_ARGB16:
823 m = 0x5; break;
824 case OMAP_DSS_COLOR_RGB16:
825 m = 0x6; break;
826 case OMAP_DSS_COLOR_ARGB16_1555:
827 m = 0x7; break;
828 case OMAP_DSS_COLOR_RGB24U:
829 m = 0x8; break;
830 case OMAP_DSS_COLOR_RGB24P:
831 m = 0x9; break;
832 case OMAP_DSS_COLOR_YUV2:
833 m = 0xa; break;
834 case OMAP_DSS_COLOR_UYVY:
835 m = 0xb; break;
836 case OMAP_DSS_COLOR_ARGB32:
837 m = 0xc; break;
838 case OMAP_DSS_COLOR_RGBA32:
839 m = 0xd; break;
840 case OMAP_DSS_COLOR_RGBX32:
841 m = 0xe; break;
842 case OMAP_DSS_COLOR_XRGB16_1555:
843 m = 0xf; break;
844 default:
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300845 BUG(); return;
Amber Jainf20e4222011-05-19 19:47:50 +0530846 }
847 } else {
848 switch (color_mode) {
849 case OMAP_DSS_COLOR_CLUT1:
850 m = 0x0; break;
851 case OMAP_DSS_COLOR_CLUT2:
852 m = 0x1; break;
853 case OMAP_DSS_COLOR_CLUT4:
854 m = 0x2; break;
855 case OMAP_DSS_COLOR_CLUT8:
856 m = 0x3; break;
857 case OMAP_DSS_COLOR_RGB12U:
858 m = 0x4; break;
859 case OMAP_DSS_COLOR_ARGB16:
860 m = 0x5; break;
861 case OMAP_DSS_COLOR_RGB16:
862 m = 0x6; break;
863 case OMAP_DSS_COLOR_ARGB16_1555:
864 m = 0x7; break;
865 case OMAP_DSS_COLOR_RGB24U:
866 m = 0x8; break;
867 case OMAP_DSS_COLOR_RGB24P:
868 m = 0x9; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530869 case OMAP_DSS_COLOR_RGBX16:
Amber Jainf20e4222011-05-19 19:47:50 +0530870 m = 0xa; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530871 case OMAP_DSS_COLOR_RGBA16:
Amber Jainf20e4222011-05-19 19:47:50 +0530872 m = 0xb; break;
873 case OMAP_DSS_COLOR_ARGB32:
874 m = 0xc; break;
875 case OMAP_DSS_COLOR_RGBA32:
876 m = 0xd; break;
877 case OMAP_DSS_COLOR_RGBX32:
878 m = 0xe; break;
879 case OMAP_DSS_COLOR_XRGB16_1555:
880 m = 0xf; break;
881 default:
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300882 BUG(); return;
Amber Jainf20e4222011-05-19 19:47:50 +0530883 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200884 }
885
Archit Taneja9b372c22011-05-06 11:45:49 +0530886 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), m, 4, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200887}
888
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +0530889static void dispc_ovl_configure_burst_type(enum omap_plane plane,
890 enum omap_dss_rotation_type rotation_type)
891{
892 if (dss_has_feature(FEAT_BURST_2D) == 0)
893 return;
894
895 if (rotation_type == OMAP_DSS_ROT_TILER)
896 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 1, 29, 29);
897 else
898 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 0, 29, 29);
899}
900
Tomi Valkeinenf4279842011-10-28 15:26:26 +0300901void dispc_ovl_set_channel_out(enum omap_plane plane, enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200902{
903 int shift;
904 u32 val;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000905 int chan = 0, chan2 = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200906
907 switch (plane) {
908 case OMAP_DSS_GFX:
909 shift = 8;
910 break;
911 case OMAP_DSS_VIDEO1:
912 case OMAP_DSS_VIDEO2:
Archit Tanejab8c095b2011-09-13 18:20:33 +0530913 case OMAP_DSS_VIDEO3:
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200914 shift = 16;
915 break;
916 default:
917 BUG();
918 return;
919 }
920
Archit Taneja9b372c22011-05-06 11:45:49 +0530921 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000922 if (dss_has_feature(FEAT_MGR_LCD2)) {
923 switch (channel) {
924 case OMAP_DSS_CHANNEL_LCD:
925 chan = 0;
926 chan2 = 0;
927 break;
928 case OMAP_DSS_CHANNEL_DIGIT:
929 chan = 1;
930 chan2 = 0;
931 break;
932 case OMAP_DSS_CHANNEL_LCD2:
933 chan = 0;
934 chan2 = 1;
935 break;
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530936 case OMAP_DSS_CHANNEL_LCD3:
937 if (dss_has_feature(FEAT_MGR_LCD3)) {
938 chan = 0;
939 chan2 = 2;
940 } else {
941 BUG();
942 return;
943 }
944 break;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000945 default:
946 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300947 return;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000948 }
949
950 val = FLD_MOD(val, chan, shift, shift);
951 val = FLD_MOD(val, chan2, 31, 30);
952 } else {
953 val = FLD_MOD(val, channel, shift, shift);
954 }
Archit Taneja9b372c22011-05-06 11:45:49 +0530955 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200956}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200957EXPORT_SYMBOL(dispc_ovl_set_channel_out);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200958
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +0200959static enum omap_channel dispc_ovl_get_channel_out(enum omap_plane plane)
960{
961 int shift;
962 u32 val;
963 enum omap_channel channel;
964
965 switch (plane) {
966 case OMAP_DSS_GFX:
967 shift = 8;
968 break;
969 case OMAP_DSS_VIDEO1:
970 case OMAP_DSS_VIDEO2:
971 case OMAP_DSS_VIDEO3:
972 shift = 16;
973 break;
974 default:
975 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300976 return 0;
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +0200977 }
978
979 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
980
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530981 if (dss_has_feature(FEAT_MGR_LCD3)) {
982 if (FLD_GET(val, 31, 30) == 0)
983 channel = FLD_GET(val, shift, shift);
984 else if (FLD_GET(val, 31, 30) == 1)
985 channel = OMAP_DSS_CHANNEL_LCD2;
986 else
987 channel = OMAP_DSS_CHANNEL_LCD3;
988 } else if (dss_has_feature(FEAT_MGR_LCD2)) {
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +0200989 if (FLD_GET(val, 31, 30) == 0)
990 channel = FLD_GET(val, shift, shift);
991 else
992 channel = OMAP_DSS_CHANNEL_LCD2;
993 } else {
994 channel = FLD_GET(val, shift, shift);
995 }
996
997 return channel;
998}
999
Archit Tanejad9ac7732012-09-22 12:38:19 +05301000void dispc_wb_set_channel_in(enum dss_writeback_channel channel)
1001{
1002 enum omap_plane plane = OMAP_DSS_WB;
1003
1004 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), channel, 18, 16);
1005}
1006
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001007static void dispc_ovl_set_burst_size(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001008 enum omap_burst_size burst_size)
1009{
Archit Taneja8bbe09e2012-09-10 17:31:39 +05301010 static const unsigned shifts[] = { 6, 14, 14, 14, 14, };
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001011 int shift;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001012
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03001013 shift = shifts[plane];
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001014 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), burst_size, shift + 1, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001015}
1016
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001017static void dispc_configure_burst_sizes(void)
1018{
1019 int i;
1020 const int burst_size = BURST_SIZE_X8;
1021
1022 /* Configure burst size always to maximum size */
Tomi Valkeinen392faa02012-10-15 15:37:22 +03001023 for (i = 0; i < dss_feat_get_num_ovls(); ++i)
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001024 dispc_ovl_set_burst_size(i, burst_size);
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001025}
1026
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001027static u32 dispc_ovl_get_burst_size(enum omap_plane plane)
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001028{
1029 unsigned unit = dss_feat_get_burst_size_unit();
1030 /* burst multiplier is always x8 (see dispc_configure_burst_sizes()) */
1031 return unit * 8;
1032}
1033
Mythri P Kd3862612011-03-11 18:02:49 +05301034void dispc_enable_gamma_table(bool enable)
1035{
1036 /*
1037 * This is partially implemented to support only disabling of
1038 * the gamma table.
1039 */
1040 if (enable) {
1041 DSSWARN("Gamma table enabling for TV not yet supported");
1042 return;
1043 }
1044
1045 REG_FLD_MOD(DISPC_CONFIG, enable, 9, 9);
1046}
1047
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02001048static void dispc_mgr_enable_cpr(enum omap_channel channel, bool enable)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001049{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05301050 if (channel == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001051 return;
1052
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05301053 mgr_fld_write(channel, DISPC_MGR_FLD_CPR, enable);
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001054}
1055
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02001056static void dispc_mgr_set_cpr_coef(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +02001057 const struct omap_dss_cpr_coefs *coefs)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001058{
1059 u32 coef_r, coef_g, coef_b;
1060
Archit Tanejadd88b7a2012-06-29 14:41:30 +05301061 if (!dss_mgr_is_lcd(channel))
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001062 return;
1063
1064 coef_r = FLD_VAL(coefs->rr, 31, 22) | FLD_VAL(coefs->rg, 20, 11) |
1065 FLD_VAL(coefs->rb, 9, 0);
1066 coef_g = FLD_VAL(coefs->gr, 31, 22) | FLD_VAL(coefs->gg, 20, 11) |
1067 FLD_VAL(coefs->gb, 9, 0);
1068 coef_b = FLD_VAL(coefs->br, 31, 22) | FLD_VAL(coefs->bg, 20, 11) |
1069 FLD_VAL(coefs->bb, 9, 0);
1070
1071 dispc_write_reg(DISPC_CPR_COEF_R(channel), coef_r);
1072 dispc_write_reg(DISPC_CPR_COEF_G(channel), coef_g);
1073 dispc_write_reg(DISPC_CPR_COEF_B(channel), coef_b);
1074}
1075
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001076static void dispc_ovl_set_vid_color_conv(enum omap_plane plane, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001077{
1078 u32 val;
1079
1080 BUG_ON(plane == OMAP_DSS_GFX);
1081
Archit Taneja9b372c22011-05-06 11:45:49 +05301082 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001083 val = FLD_MOD(val, enable, 9, 9);
Archit Taneja9b372c22011-05-06 11:45:49 +05301084 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001085}
1086
Archit Tanejad79db852012-09-22 12:30:17 +05301087static void dispc_ovl_enable_replication(enum omap_plane plane,
1088 enum omap_overlay_caps caps, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001089{
Archit Tanejab8c095b2011-09-13 18:20:33 +05301090 static const unsigned shifts[] = { 5, 10, 10, 10 };
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03001091 int shift;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001092
Archit Tanejad79db852012-09-22 12:30:17 +05301093 if ((caps & OMAP_DSS_OVL_CAP_REPLICATION) == 0)
1094 return;
1095
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03001096 shift = shifts[plane];
1097 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable, shift, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001098}
1099
Archit Taneja8f366162012-04-16 12:53:44 +05301100static void dispc_mgr_set_size(enum omap_channel channel, u16 width,
Archit Tanejae5c09e02012-04-16 12:53:42 +05301101 u16 height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001102{
1103 u32 val;
Archit Taneja8f366162012-04-16 12:53:44 +05301104
Archit Taneja33b89922012-11-14 13:50:15 +05301105 val = FLD_VAL(height - 1, dispc.feat->mgr_height_start, 16) |
1106 FLD_VAL(width - 1, dispc.feat->mgr_width_start, 0);
1107
Archit Taneja702d1442011-05-06 11:45:50 +05301108 dispc_write_reg(DISPC_SIZE_MGR(channel), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001109}
1110
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001111static void dispc_init_fifos(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001112{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001113 u32 size;
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001114 int fifo;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301115 u8 start, end;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001116 u32 unit;
1117
1118 unit = dss_feat_get_buffer_size_unit();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001119
Archit Tanejaa0acb552010-09-15 19:20:00 +05301120 dss_feat_get_reg_field(FEAT_REG_FIFOSIZE, &start, &end);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001121
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001122 for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
1123 size = REG_GET(DISPC_OVL_FIFO_SIZE_STATUS(fifo), start, end);
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001124 size *= unit;
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001125 dispc.fifo_size[fifo] = size;
1126
1127 /*
1128 * By default fifos are mapped directly to overlays, fifo 0 to
1129 * ovl 0, fifo 1 to ovl 1, etc.
1130 */
1131 dispc.fifo_assignment[fifo] = fifo;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001132 }
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +03001133
1134 /*
1135 * The GFX fifo on OMAP4 is smaller than the other fifos. The small fifo
1136 * causes problems with certain use cases, like using the tiler in 2D
1137 * mode. The below hack swaps the fifos of GFX and WB planes, thus
1138 * giving GFX plane a larger fifo. WB but should work fine with a
1139 * smaller fifo.
1140 */
1141 if (dispc.feat->gfx_fifo_workaround) {
1142 u32 v;
1143
1144 v = dispc_read_reg(DISPC_GLOBAL_BUFFER);
1145
1146 v = FLD_MOD(v, 4, 2, 0); /* GFX BUF top to WB */
1147 v = FLD_MOD(v, 4, 5, 3); /* GFX BUF bottom to WB */
1148 v = FLD_MOD(v, 0, 26, 24); /* WB BUF top to GFX */
1149 v = FLD_MOD(v, 0, 29, 27); /* WB BUF bottom to GFX */
1150
1151 dispc_write_reg(DISPC_GLOBAL_BUFFER, v);
1152
1153 dispc.fifo_assignment[OMAP_DSS_GFX] = OMAP_DSS_WB;
1154 dispc.fifo_assignment[OMAP_DSS_WB] = OMAP_DSS_GFX;
1155 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001156}
1157
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001158static u32 dispc_ovl_get_fifo_size(enum omap_plane plane)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001159{
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001160 int fifo;
1161 u32 size = 0;
1162
1163 for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
1164 if (dispc.fifo_assignment[fifo] == plane)
1165 size += dispc.fifo_size[fifo];
1166 }
1167
1168 return size;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001169}
1170
Tomi Valkeinen6f04e1b2011-10-31 08:58:52 +02001171void dispc_ovl_set_fifo_threshold(enum omap_plane plane, u32 low, u32 high)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001172{
Archit Tanejaa0acb552010-09-15 19:20:00 +05301173 u8 hi_start, hi_end, lo_start, lo_end;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001174 u32 unit;
1175
1176 unit = dss_feat_get_buffer_size_unit();
1177
1178 WARN_ON(low % unit != 0);
1179 WARN_ON(high % unit != 0);
1180
1181 low /= unit;
1182 high /= unit;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301183
Archit Taneja9b372c22011-05-06 11:45:49 +05301184 dss_feat_get_reg_field(FEAT_REG_FIFOHIGHTHRESHOLD, &hi_start, &hi_end);
1185 dss_feat_get_reg_field(FEAT_REG_FIFOLOWTHRESHOLD, &lo_start, &lo_end);
1186
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001187 DSSDBG("fifo(%d) threshold (bytes), old %u/%u, new %u/%u\n",
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001188 plane,
Archit Taneja9b372c22011-05-06 11:45:49 +05301189 REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001190 lo_start, lo_end) * unit,
Archit Taneja9b372c22011-05-06 11:45:49 +05301191 REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001192 hi_start, hi_end) * unit,
1193 low * unit, high * unit);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001194
Archit Taneja9b372c22011-05-06 11:45:49 +05301195 dispc_write_reg(DISPC_OVL_FIFO_THRESHOLD(plane),
Archit Tanejaa0acb552010-09-15 19:20:00 +05301196 FLD_VAL(high, hi_start, hi_end) |
1197 FLD_VAL(low, lo_start, lo_end));
Archit Taneja8bc65552013-12-17 16:40:21 +05301198
1199 /*
1200 * configure the preload to the pipeline's high threhold, if HT it's too
1201 * large for the preload field, set the threshold to the maximum value
1202 * that can be held by the preload register
1203 */
1204 if (dss_has_feature(FEAT_PRELOAD) && dispc.feat->set_max_preload &&
1205 plane != OMAP_DSS_WB)
1206 dispc_write_reg(DISPC_OVL_PRELOAD(plane), min(high, 0xfffu));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001207}
Tomi Valkeinen8ee5c842013-11-08 10:07:20 +02001208EXPORT_SYMBOL(dispc_ovl_set_fifo_threshold);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001209
1210void dispc_enable_fifomerge(bool enable)
1211{
Tomi Valkeinene6b0f882012-01-13 13:24:04 +02001212 if (!dss_has_feature(FEAT_FIFO_MERGE)) {
1213 WARN_ON(enable);
1214 return;
1215 }
1216
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001217 DSSDBG("FIFO merge %s\n", enable ? "enabled" : "disabled");
1218 REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 14, 14);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001219}
1220
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001221void dispc_ovl_compute_fifo_thresholds(enum omap_plane plane,
Tomi Valkeinen3568f2a2012-05-15 15:31:01 +03001222 u32 *fifo_low, u32 *fifo_high, bool use_fifomerge,
1223 bool manual_update)
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001224{
1225 /*
1226 * All sizes are in bytes. Both the buffer and burst are made of
1227 * buffer_units, and the fifo thresholds must be buffer_unit aligned.
1228 */
1229
1230 unsigned buf_unit = dss_feat_get_buffer_size_unit();
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001231 unsigned ovl_fifo_size, total_fifo_size, burst_size;
1232 int i;
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001233
1234 burst_size = dispc_ovl_get_burst_size(plane);
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001235 ovl_fifo_size = dispc_ovl_get_fifo_size(plane);
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001236
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001237 if (use_fifomerge) {
1238 total_fifo_size = 0;
Tomi Valkeinen392faa02012-10-15 15:37:22 +03001239 for (i = 0; i < dss_feat_get_num_ovls(); ++i)
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001240 total_fifo_size += dispc_ovl_get_fifo_size(i);
1241 } else {
1242 total_fifo_size = ovl_fifo_size;
1243 }
1244
1245 /*
1246 * We use the same low threshold for both fifomerge and non-fifomerge
1247 * cases, but for fifomerge we calculate the high threshold using the
1248 * combined fifo size
1249 */
1250
Tomi Valkeinen3568f2a2012-05-15 15:31:01 +03001251 if (manual_update && dss_has_feature(FEAT_OMAP3_DSI_FIFO_BUG)) {
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001252 *fifo_low = ovl_fifo_size - burst_size * 2;
1253 *fifo_high = total_fifo_size - burst_size;
Archit Taneja8bbe09e2012-09-10 17:31:39 +05301254 } else if (plane == OMAP_DSS_WB) {
1255 /*
1256 * Most optimal configuration for writeback is to push out data
1257 * to the interconnect the moment writeback pushes enough pixels
1258 * in the FIFO to form a burst
1259 */
1260 *fifo_low = 0;
1261 *fifo_high = burst_size;
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001262 } else {
1263 *fifo_low = ovl_fifo_size - burst_size;
1264 *fifo_high = total_fifo_size - buf_unit;
1265 }
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001266}
Tomi Valkeinen8ee5c842013-11-08 10:07:20 +02001267EXPORT_SYMBOL(dispc_ovl_compute_fifo_thresholds);
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001268
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001269static void dispc_ovl_set_fir(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301270 int hinc, int vinc,
1271 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001272{
1273 u32 val;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001274
Amber Jain0d66cbb2011-05-19 19:47:54 +05301275 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
1276 u8 hinc_start, hinc_end, vinc_start, vinc_end;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301277
Amber Jain0d66cbb2011-05-19 19:47:54 +05301278 dss_feat_get_reg_field(FEAT_REG_FIRHINC,
1279 &hinc_start, &hinc_end);
1280 dss_feat_get_reg_field(FEAT_REG_FIRVINC,
1281 &vinc_start, &vinc_end);
1282 val = FLD_VAL(vinc, vinc_start, vinc_end) |
1283 FLD_VAL(hinc, hinc_start, hinc_end);
Archit Tanejaa0acb552010-09-15 19:20:00 +05301284
Amber Jain0d66cbb2011-05-19 19:47:54 +05301285 dispc_write_reg(DISPC_OVL_FIR(plane), val);
1286 } else {
1287 val = FLD_VAL(vinc, 28, 16) | FLD_VAL(hinc, 12, 0);
1288 dispc_write_reg(DISPC_OVL_FIR2(plane), val);
1289 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001290}
1291
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001292static void dispc_ovl_set_vid_accu0(enum omap_plane plane, int haccu, int vaccu)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001293{
1294 u32 val;
Archit Taneja87a74842011-03-02 11:19:50 +05301295 u8 hor_start, hor_end, vert_start, vert_end;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001296
Archit Taneja87a74842011-03-02 11:19:50 +05301297 dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
1298 dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
1299
1300 val = FLD_VAL(vaccu, vert_start, vert_end) |
1301 FLD_VAL(haccu, hor_start, hor_end);
1302
Archit Taneja9b372c22011-05-06 11:45:49 +05301303 dispc_write_reg(DISPC_OVL_ACCU0(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001304}
1305
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001306static void dispc_ovl_set_vid_accu1(enum omap_plane plane, int haccu, int vaccu)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001307{
1308 u32 val;
Archit Taneja87a74842011-03-02 11:19:50 +05301309 u8 hor_start, hor_end, vert_start, vert_end;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001310
Archit Taneja87a74842011-03-02 11:19:50 +05301311 dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
1312 dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
1313
1314 val = FLD_VAL(vaccu, vert_start, vert_end) |
1315 FLD_VAL(haccu, hor_start, hor_end);
1316
Archit Taneja9b372c22011-05-06 11:45:49 +05301317 dispc_write_reg(DISPC_OVL_ACCU1(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001318}
1319
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001320static void dispc_ovl_set_vid_accu2_0(enum omap_plane plane, int haccu,
1321 int vaccu)
Amber Jainab5ca072011-05-19 19:47:53 +05301322{
1323 u32 val;
1324
1325 val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
1326 dispc_write_reg(DISPC_OVL_ACCU2_0(plane), val);
1327}
1328
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001329static void dispc_ovl_set_vid_accu2_1(enum omap_plane plane, int haccu,
1330 int vaccu)
Amber Jainab5ca072011-05-19 19:47:53 +05301331{
1332 u32 val;
1333
1334 val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
1335 dispc_write_reg(DISPC_OVL_ACCU2_1(plane), val);
1336}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001337
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001338static void dispc_ovl_set_scale_param(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001339 u16 orig_width, u16 orig_height,
1340 u16 out_width, u16 out_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301341 bool five_taps, u8 rotation,
1342 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001343{
Amber Jain0d66cbb2011-05-19 19:47:54 +05301344 int fir_hinc, fir_vinc;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001345
Amber Jained14a3c2011-05-19 19:47:51 +05301346 fir_hinc = 1024 * orig_width / out_width;
1347 fir_vinc = 1024 * orig_height / out_height;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001348
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +05301349 dispc_ovl_set_scale_coef(plane, fir_hinc, fir_vinc, five_taps,
1350 color_comp);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001351 dispc_ovl_set_fir(plane, fir_hinc, fir_vinc, color_comp);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301352}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001353
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301354static void dispc_ovl_set_accu_uv(enum omap_plane plane,
1355 u16 orig_width, u16 orig_height, u16 out_width, u16 out_height,
1356 bool ilace, enum omap_color_mode color_mode, u8 rotation)
1357{
1358 int h_accu2_0, h_accu2_1;
1359 int v_accu2_0, v_accu2_1;
1360 int chroma_hinc, chroma_vinc;
1361 int idx;
1362
1363 struct accu {
1364 s8 h0_m, h0_n;
1365 s8 h1_m, h1_n;
1366 s8 v0_m, v0_n;
1367 s8 v1_m, v1_n;
1368 };
1369
1370 const struct accu *accu_table;
1371 const struct accu *accu_val;
1372
1373 static const struct accu accu_nv12[4] = {
1374 { 0, 1, 0, 1 , -1, 2, 0, 1 },
1375 { 1, 2, -3, 4 , 0, 1, 0, 1 },
1376 { -1, 1, 0, 1 , -1, 2, 0, 1 },
1377 { -1, 2, -1, 2 , -1, 1, 0, 1 },
1378 };
1379
1380 static const struct accu accu_nv12_ilace[4] = {
1381 { 0, 1, 0, 1 , -3, 4, -1, 4 },
1382 { -1, 4, -3, 4 , 0, 1, 0, 1 },
1383 { -1, 1, 0, 1 , -1, 4, -3, 4 },
1384 { -3, 4, -3, 4 , -1, 1, 0, 1 },
1385 };
1386
1387 static const struct accu accu_yuv[4] = {
1388 { 0, 1, 0, 1, 0, 1, 0, 1 },
1389 { 0, 1, 0, 1, 0, 1, 0, 1 },
1390 { -1, 1, 0, 1, 0, 1, 0, 1 },
1391 { 0, 1, 0, 1, -1, 1, 0, 1 },
1392 };
1393
1394 switch (rotation) {
1395 case OMAP_DSS_ROT_0:
1396 idx = 0;
1397 break;
1398 case OMAP_DSS_ROT_90:
1399 idx = 1;
1400 break;
1401 case OMAP_DSS_ROT_180:
1402 idx = 2;
1403 break;
1404 case OMAP_DSS_ROT_270:
1405 idx = 3;
1406 break;
1407 default:
1408 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001409 return;
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301410 }
1411
1412 switch (color_mode) {
1413 case OMAP_DSS_COLOR_NV12:
1414 if (ilace)
1415 accu_table = accu_nv12_ilace;
1416 else
1417 accu_table = accu_nv12;
1418 break;
1419 case OMAP_DSS_COLOR_YUV2:
1420 case OMAP_DSS_COLOR_UYVY:
1421 accu_table = accu_yuv;
1422 break;
1423 default:
1424 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001425 return;
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301426 }
1427
1428 accu_val = &accu_table[idx];
1429
1430 chroma_hinc = 1024 * orig_width / out_width;
1431 chroma_vinc = 1024 * orig_height / out_height;
1432
1433 h_accu2_0 = (accu_val->h0_m * chroma_hinc / accu_val->h0_n) % 1024;
1434 h_accu2_1 = (accu_val->h1_m * chroma_hinc / accu_val->h1_n) % 1024;
1435 v_accu2_0 = (accu_val->v0_m * chroma_vinc / accu_val->v0_n) % 1024;
1436 v_accu2_1 = (accu_val->v1_m * chroma_vinc / accu_val->v1_n) % 1024;
1437
1438 dispc_ovl_set_vid_accu2_0(plane, h_accu2_0, v_accu2_0);
1439 dispc_ovl_set_vid_accu2_1(plane, h_accu2_1, v_accu2_1);
1440}
1441
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001442static void dispc_ovl_set_scaling_common(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301443 u16 orig_width, u16 orig_height,
1444 u16 out_width, u16 out_height,
1445 bool ilace, bool five_taps,
1446 bool fieldmode, enum omap_color_mode color_mode,
1447 u8 rotation)
1448{
1449 int accu0 = 0;
1450 int accu1 = 0;
1451 u32 l;
1452
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001453 dispc_ovl_set_scale_param(plane, orig_width, orig_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301454 out_width, out_height, five_taps,
1455 rotation, DISPC_COLOR_COMPONENT_RGB_Y);
Archit Taneja9b372c22011-05-06 11:45:49 +05301456 l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001457
Archit Taneja87a74842011-03-02 11:19:50 +05301458 /* RESIZEENABLE and VERTICALTAPS */
1459 l &= ~((0x3 << 5) | (0x1 << 21));
Amber Jained14a3c2011-05-19 19:47:51 +05301460 l |= (orig_width != out_width) ? (1 << 5) : 0;
1461 l |= (orig_height != out_height) ? (1 << 6) : 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001462 l |= five_taps ? (1 << 21) : 0;
Archit Taneja87a74842011-03-02 11:19:50 +05301463
1464 /* VRESIZECONF and HRESIZECONF */
1465 if (dss_has_feature(FEAT_RESIZECONF)) {
1466 l &= ~(0x3 << 7);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301467 l |= (orig_width <= out_width) ? 0 : (1 << 7);
1468 l |= (orig_height <= out_height) ? 0 : (1 << 8);
Archit Taneja87a74842011-03-02 11:19:50 +05301469 }
1470
1471 /* LINEBUFFERSPLIT */
1472 if (dss_has_feature(FEAT_LINEBUFFERSPLIT)) {
1473 l &= ~(0x1 << 22);
1474 l |= five_taps ? (1 << 22) : 0;
1475 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001476
Archit Taneja9b372c22011-05-06 11:45:49 +05301477 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001478
1479 /*
1480 * field 0 = even field = bottom field
1481 * field 1 = odd field = top field
1482 */
1483 if (ilace && !fieldmode) {
1484 accu1 = 0;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301485 accu0 = ((1024 * orig_height / out_height) / 2) & 0x3ff;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001486 if (accu0 >= 1024/2) {
1487 accu1 = 1024/2;
1488 accu0 -= accu1;
1489 }
1490 }
1491
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001492 dispc_ovl_set_vid_accu0(plane, 0, accu0);
1493 dispc_ovl_set_vid_accu1(plane, 0, accu1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001494}
1495
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001496static void dispc_ovl_set_scaling_uv(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301497 u16 orig_width, u16 orig_height,
1498 u16 out_width, u16 out_height,
1499 bool ilace, bool five_taps,
1500 bool fieldmode, enum omap_color_mode color_mode,
1501 u8 rotation)
1502{
1503 int scale_x = out_width != orig_width;
1504 int scale_y = out_height != orig_height;
Archit Tanejaf92afae2012-08-24 11:11:14 +05301505 bool chroma_upscale = plane != OMAP_DSS_WB ? true : false;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301506
1507 if (!dss_has_feature(FEAT_HANDLE_UV_SEPARATE))
1508 return;
1509 if ((color_mode != OMAP_DSS_COLOR_YUV2 &&
1510 color_mode != OMAP_DSS_COLOR_UYVY &&
1511 color_mode != OMAP_DSS_COLOR_NV12)) {
1512 /* reset chroma resampling for RGB formats */
Archit Taneja2a5561b2012-07-16 16:37:45 +05301513 if (plane != OMAP_DSS_WB)
1514 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), 0, 8, 8);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301515 return;
1516 }
Tomi Valkeinen36377352012-05-15 15:54:15 +03001517
1518 dispc_ovl_set_accu_uv(plane, orig_width, orig_height, out_width,
1519 out_height, ilace, color_mode, rotation);
1520
Amber Jain0d66cbb2011-05-19 19:47:54 +05301521 switch (color_mode) {
1522 case OMAP_DSS_COLOR_NV12:
Archit Taneja20fbb502012-08-22 17:04:48 +05301523 if (chroma_upscale) {
1524 /* UV is subsampled by 2 horizontally and vertically */
1525 orig_height >>= 1;
1526 orig_width >>= 1;
1527 } else {
1528 /* UV is downsampled by 2 horizontally and vertically */
1529 orig_height <<= 1;
1530 orig_width <<= 1;
1531 }
1532
Amber Jain0d66cbb2011-05-19 19:47:54 +05301533 break;
1534 case OMAP_DSS_COLOR_YUV2:
1535 case OMAP_DSS_COLOR_UYVY:
Archit Taneja20fbb502012-08-22 17:04:48 +05301536 /* For YUV422 with 90/270 rotation, we don't upsample chroma */
Amber Jain0d66cbb2011-05-19 19:47:54 +05301537 if (rotation == OMAP_DSS_ROT_0 ||
Archit Taneja20fbb502012-08-22 17:04:48 +05301538 rotation == OMAP_DSS_ROT_180) {
1539 if (chroma_upscale)
1540 /* UV is subsampled by 2 horizontally */
1541 orig_width >>= 1;
1542 else
1543 /* UV is downsampled by 2 horizontally */
1544 orig_width <<= 1;
1545 }
1546
Amber Jain0d66cbb2011-05-19 19:47:54 +05301547 /* must use FIR for YUV422 if rotated */
1548 if (rotation != OMAP_DSS_ROT_0)
1549 scale_x = scale_y = true;
Archit Taneja20fbb502012-08-22 17:04:48 +05301550
Amber Jain0d66cbb2011-05-19 19:47:54 +05301551 break;
1552 default:
1553 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001554 return;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301555 }
1556
1557 if (out_width != orig_width)
1558 scale_x = true;
1559 if (out_height != orig_height)
1560 scale_y = true;
1561
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001562 dispc_ovl_set_scale_param(plane, orig_width, orig_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301563 out_width, out_height, five_taps,
1564 rotation, DISPC_COLOR_COMPONENT_UV);
1565
Archit Taneja2a5561b2012-07-16 16:37:45 +05301566 if (plane != OMAP_DSS_WB)
1567 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane),
1568 (scale_x || scale_y) ? 1 : 0, 8, 8);
1569
Amber Jain0d66cbb2011-05-19 19:47:54 +05301570 /* set H scaling */
1571 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_x ? 1 : 0, 5, 5);
1572 /* set V scaling */
1573 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_y ? 1 : 0, 6, 6);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301574}
1575
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001576static void dispc_ovl_set_scaling(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301577 u16 orig_width, u16 orig_height,
1578 u16 out_width, u16 out_height,
1579 bool ilace, bool five_taps,
1580 bool fieldmode, enum omap_color_mode color_mode,
1581 u8 rotation)
1582{
1583 BUG_ON(plane == OMAP_DSS_GFX);
1584
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001585 dispc_ovl_set_scaling_common(plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301586 orig_width, orig_height,
1587 out_width, out_height,
1588 ilace, five_taps,
1589 fieldmode, color_mode,
1590 rotation);
1591
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001592 dispc_ovl_set_scaling_uv(plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301593 orig_width, orig_height,
1594 out_width, out_height,
1595 ilace, five_taps,
1596 fieldmode, color_mode,
1597 rotation);
1598}
1599
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001600static void dispc_ovl_set_rotation_attrs(enum omap_plane plane, u8 rotation,
Archit Tanejac35eeb22013-03-26 19:15:24 +05301601 enum omap_dss_rotation_type rotation_type,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001602 bool mirroring, enum omap_color_mode color_mode)
1603{
Archit Taneja87a74842011-03-02 11:19:50 +05301604 bool row_repeat = false;
1605 int vidrot = 0;
1606
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001607 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1608 color_mode == OMAP_DSS_COLOR_UYVY) {
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001609
1610 if (mirroring) {
1611 switch (rotation) {
1612 case OMAP_DSS_ROT_0:
1613 vidrot = 2;
1614 break;
1615 case OMAP_DSS_ROT_90:
1616 vidrot = 1;
1617 break;
1618 case OMAP_DSS_ROT_180:
1619 vidrot = 0;
1620 break;
1621 case OMAP_DSS_ROT_270:
1622 vidrot = 3;
1623 break;
1624 }
1625 } else {
1626 switch (rotation) {
1627 case OMAP_DSS_ROT_0:
1628 vidrot = 0;
1629 break;
1630 case OMAP_DSS_ROT_90:
1631 vidrot = 1;
1632 break;
1633 case OMAP_DSS_ROT_180:
1634 vidrot = 2;
1635 break;
1636 case OMAP_DSS_ROT_270:
1637 vidrot = 3;
1638 break;
1639 }
1640 }
1641
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001642 if (rotation == OMAP_DSS_ROT_90 || rotation == OMAP_DSS_ROT_270)
Archit Taneja87a74842011-03-02 11:19:50 +05301643 row_repeat = true;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001644 else
Archit Taneja87a74842011-03-02 11:19:50 +05301645 row_repeat = false;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001646 }
Archit Taneja87a74842011-03-02 11:19:50 +05301647
Archit Taneja9b372c22011-05-06 11:45:49 +05301648 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), vidrot, 13, 12);
Archit Taneja87a74842011-03-02 11:19:50 +05301649 if (dss_has_feature(FEAT_ROWREPEATENABLE))
Archit Taneja9b372c22011-05-06 11:45:49 +05301650 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane),
1651 row_repeat ? 1 : 0, 18, 18);
Archit Tanejac35eeb22013-03-26 19:15:24 +05301652
1653 if (color_mode == OMAP_DSS_COLOR_NV12) {
1654 bool doublestride = (rotation_type == OMAP_DSS_ROT_TILER) &&
1655 (rotation == OMAP_DSS_ROT_0 ||
1656 rotation == OMAP_DSS_ROT_180);
1657 /* DOUBLESTRIDE */
1658 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), doublestride, 22, 22);
1659 }
1660
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001661}
1662
1663static int color_mode_to_bpp(enum omap_color_mode color_mode)
1664{
1665 switch (color_mode) {
1666 case OMAP_DSS_COLOR_CLUT1:
1667 return 1;
1668 case OMAP_DSS_COLOR_CLUT2:
1669 return 2;
1670 case OMAP_DSS_COLOR_CLUT4:
1671 return 4;
1672 case OMAP_DSS_COLOR_CLUT8:
Amber Jainf20e4222011-05-19 19:47:50 +05301673 case OMAP_DSS_COLOR_NV12:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001674 return 8;
1675 case OMAP_DSS_COLOR_RGB12U:
1676 case OMAP_DSS_COLOR_RGB16:
1677 case OMAP_DSS_COLOR_ARGB16:
1678 case OMAP_DSS_COLOR_YUV2:
1679 case OMAP_DSS_COLOR_UYVY:
Amber Jainf20e4222011-05-19 19:47:50 +05301680 case OMAP_DSS_COLOR_RGBA16:
1681 case OMAP_DSS_COLOR_RGBX16:
1682 case OMAP_DSS_COLOR_ARGB16_1555:
1683 case OMAP_DSS_COLOR_XRGB16_1555:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001684 return 16;
1685 case OMAP_DSS_COLOR_RGB24P:
1686 return 24;
1687 case OMAP_DSS_COLOR_RGB24U:
1688 case OMAP_DSS_COLOR_ARGB32:
1689 case OMAP_DSS_COLOR_RGBA32:
1690 case OMAP_DSS_COLOR_RGBX32:
1691 return 32;
1692 default:
1693 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001694 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001695 }
1696}
1697
1698static s32 pixinc(int pixels, u8 ps)
1699{
1700 if (pixels == 1)
1701 return 1;
1702 else if (pixels > 1)
1703 return 1 + (pixels - 1) * ps;
1704 else if (pixels < 0)
1705 return 1 - (-pixels + 1) * ps;
1706 else
1707 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001708 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001709}
1710
1711static void calc_vrfb_rotation_offset(u8 rotation, bool mirror,
1712 u16 screen_width,
1713 u16 width, u16 height,
1714 enum omap_color_mode color_mode, bool fieldmode,
1715 unsigned int field_offset,
1716 unsigned *offset0, unsigned *offset1,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301717 s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001718{
1719 u8 ps;
1720
1721 /* FIXME CLUT formats */
1722 switch (color_mode) {
1723 case OMAP_DSS_COLOR_CLUT1:
1724 case OMAP_DSS_COLOR_CLUT2:
1725 case OMAP_DSS_COLOR_CLUT4:
1726 case OMAP_DSS_COLOR_CLUT8:
1727 BUG();
1728 return;
1729 case OMAP_DSS_COLOR_YUV2:
1730 case OMAP_DSS_COLOR_UYVY:
1731 ps = 4;
1732 break;
1733 default:
1734 ps = color_mode_to_bpp(color_mode) / 8;
1735 break;
1736 }
1737
1738 DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
1739 width, height);
1740
1741 /*
1742 * field 0 = even field = bottom field
1743 * field 1 = odd field = top field
1744 */
1745 switch (rotation + mirror * 4) {
1746 case OMAP_DSS_ROT_0:
1747 case OMAP_DSS_ROT_180:
1748 /*
1749 * If the pixel format is YUV or UYVY divide the width
1750 * of the image by 2 for 0 and 180 degree rotation.
1751 */
1752 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1753 color_mode == OMAP_DSS_COLOR_UYVY)
1754 width = width >> 1;
1755 case OMAP_DSS_ROT_90:
1756 case OMAP_DSS_ROT_270:
1757 *offset1 = 0;
1758 if (field_offset)
1759 *offset0 = field_offset * screen_width * ps;
1760 else
1761 *offset0 = 0;
1762
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301763 *row_inc = pixinc(1 +
1764 (y_predecim * screen_width - x_predecim * width) +
1765 (fieldmode ? screen_width : 0), ps);
1766 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001767 break;
1768
1769 case OMAP_DSS_ROT_0 + 4:
1770 case OMAP_DSS_ROT_180 + 4:
1771 /* If the pixel format is YUV or UYVY divide the width
1772 * of the image by 2 for 0 degree and 180 degree
1773 */
1774 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1775 color_mode == OMAP_DSS_COLOR_UYVY)
1776 width = width >> 1;
1777 case OMAP_DSS_ROT_90 + 4:
1778 case OMAP_DSS_ROT_270 + 4:
1779 *offset1 = 0;
1780 if (field_offset)
1781 *offset0 = field_offset * screen_width * ps;
1782 else
1783 *offset0 = 0;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301784 *row_inc = pixinc(1 -
1785 (y_predecim * screen_width + x_predecim * width) -
1786 (fieldmode ? screen_width : 0), ps);
1787 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001788 break;
1789
1790 default:
1791 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001792 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001793 }
1794}
1795
1796static void calc_dma_rotation_offset(u8 rotation, bool mirror,
1797 u16 screen_width,
1798 u16 width, u16 height,
1799 enum omap_color_mode color_mode, bool fieldmode,
1800 unsigned int field_offset,
1801 unsigned *offset0, unsigned *offset1,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301802 s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001803{
1804 u8 ps;
1805 u16 fbw, fbh;
1806
1807 /* FIXME CLUT formats */
1808 switch (color_mode) {
1809 case OMAP_DSS_COLOR_CLUT1:
1810 case OMAP_DSS_COLOR_CLUT2:
1811 case OMAP_DSS_COLOR_CLUT4:
1812 case OMAP_DSS_COLOR_CLUT8:
1813 BUG();
1814 return;
1815 default:
1816 ps = color_mode_to_bpp(color_mode) / 8;
1817 break;
1818 }
1819
1820 DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
1821 width, height);
1822
1823 /* width & height are overlay sizes, convert to fb sizes */
1824
1825 if (rotation == OMAP_DSS_ROT_0 || rotation == OMAP_DSS_ROT_180) {
1826 fbw = width;
1827 fbh = height;
1828 } else {
1829 fbw = height;
1830 fbh = width;
1831 }
1832
1833 /*
1834 * field 0 = even field = bottom field
1835 * field 1 = odd field = top field
1836 */
1837 switch (rotation + mirror * 4) {
1838 case OMAP_DSS_ROT_0:
1839 *offset1 = 0;
1840 if (field_offset)
1841 *offset0 = *offset1 + field_offset * screen_width * ps;
1842 else
1843 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301844 *row_inc = pixinc(1 +
1845 (y_predecim * screen_width - fbw * x_predecim) +
1846 (fieldmode ? screen_width : 0), ps);
1847 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1848 color_mode == OMAP_DSS_COLOR_UYVY)
1849 *pix_inc = pixinc(x_predecim, 2 * ps);
1850 else
1851 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001852 break;
1853 case OMAP_DSS_ROT_90:
1854 *offset1 = screen_width * (fbh - 1) * ps;
1855 if (field_offset)
1856 *offset0 = *offset1 + field_offset * ps;
1857 else
1858 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301859 *row_inc = pixinc(screen_width * (fbh * x_predecim - 1) +
1860 y_predecim + (fieldmode ? 1 : 0), ps);
1861 *pix_inc = pixinc(-x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001862 break;
1863 case OMAP_DSS_ROT_180:
1864 *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
1865 if (field_offset)
1866 *offset0 = *offset1 - field_offset * screen_width * ps;
1867 else
1868 *offset0 = *offset1;
1869 *row_inc = pixinc(-1 -
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301870 (y_predecim * screen_width - fbw * x_predecim) -
1871 (fieldmode ? screen_width : 0), ps);
1872 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1873 color_mode == OMAP_DSS_COLOR_UYVY)
1874 *pix_inc = pixinc(-x_predecim, 2 * ps);
1875 else
1876 *pix_inc = pixinc(-x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001877 break;
1878 case OMAP_DSS_ROT_270:
1879 *offset1 = (fbw - 1) * ps;
1880 if (field_offset)
1881 *offset0 = *offset1 - field_offset * ps;
1882 else
1883 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301884 *row_inc = pixinc(-screen_width * (fbh * x_predecim - 1) -
1885 y_predecim - (fieldmode ? 1 : 0), ps);
1886 *pix_inc = pixinc(x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001887 break;
1888
1889 /* mirroring */
1890 case OMAP_DSS_ROT_0 + 4:
1891 *offset1 = (fbw - 1) * ps;
1892 if (field_offset)
1893 *offset0 = *offset1 + field_offset * screen_width * ps;
1894 else
1895 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301896 *row_inc = pixinc(y_predecim * screen_width * 2 - 1 +
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001897 (fieldmode ? screen_width : 0),
1898 ps);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301899 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1900 color_mode == OMAP_DSS_COLOR_UYVY)
1901 *pix_inc = pixinc(-x_predecim, 2 * ps);
1902 else
1903 *pix_inc = pixinc(-x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001904 break;
1905
1906 case OMAP_DSS_ROT_90 + 4:
1907 *offset1 = 0;
1908 if (field_offset)
1909 *offset0 = *offset1 + field_offset * ps;
1910 else
1911 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301912 *row_inc = pixinc(-screen_width * (fbh * x_predecim - 1) +
1913 y_predecim + (fieldmode ? 1 : 0),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001914 ps);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301915 *pix_inc = pixinc(x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001916 break;
1917
1918 case OMAP_DSS_ROT_180 + 4:
1919 *offset1 = screen_width * (fbh - 1) * ps;
1920 if (field_offset)
1921 *offset0 = *offset1 - field_offset * screen_width * ps;
1922 else
1923 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301924 *row_inc = pixinc(1 - y_predecim * screen_width * 2 -
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001925 (fieldmode ? screen_width : 0),
1926 ps);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301927 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1928 color_mode == OMAP_DSS_COLOR_UYVY)
1929 *pix_inc = pixinc(x_predecim, 2 * ps);
1930 else
1931 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001932 break;
1933
1934 case OMAP_DSS_ROT_270 + 4:
1935 *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
1936 if (field_offset)
1937 *offset0 = *offset1 - field_offset * ps;
1938 else
1939 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301940 *row_inc = pixinc(screen_width * (fbh * x_predecim - 1) -
1941 y_predecim - (fieldmode ? 1 : 0),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001942 ps);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301943 *pix_inc = pixinc(-x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001944 break;
1945
1946 default:
1947 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001948 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001949 }
1950}
1951
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05301952static void calc_tiler_rotation_offset(u16 screen_width, u16 width,
1953 enum omap_color_mode color_mode, bool fieldmode,
1954 unsigned int field_offset, unsigned *offset0, unsigned *offset1,
1955 s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
1956{
1957 u8 ps;
1958
1959 switch (color_mode) {
1960 case OMAP_DSS_COLOR_CLUT1:
1961 case OMAP_DSS_COLOR_CLUT2:
1962 case OMAP_DSS_COLOR_CLUT4:
1963 case OMAP_DSS_COLOR_CLUT8:
1964 BUG();
1965 return;
1966 default:
1967 ps = color_mode_to_bpp(color_mode) / 8;
1968 break;
1969 }
1970
1971 DSSDBG("scrw %d, width %d\n", screen_width, width);
1972
1973 /*
1974 * field 0 = even field = bottom field
1975 * field 1 = odd field = top field
1976 */
1977 *offset1 = 0;
1978 if (field_offset)
1979 *offset0 = *offset1 + field_offset * screen_width * ps;
1980 else
1981 *offset0 = *offset1;
1982 *row_inc = pixinc(1 + (y_predecim * screen_width - width * x_predecim) +
1983 (fieldmode ? screen_width : 0), ps);
1984 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1985 color_mode == OMAP_DSS_COLOR_UYVY)
1986 *pix_inc = pixinc(x_predecim, 2 * ps);
1987 else
1988 *pix_inc = pixinc(x_predecim, ps);
1989}
1990
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05301991/*
1992 * This function is used to avoid synclosts in OMAP3, because of some
1993 * undocumented horizontal position and timing related limitations.
1994 */
Tomi Valkeinen465ec132012-10-19 15:40:24 +03001995static int check_horiz_timing_omap3(unsigned long pclk, unsigned long lclk,
Archit Taneja81ab95b2012-05-08 15:53:20 +05301996 const struct omap_video_timings *t, u16 pos_x,
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02001997 u16 width, u16 height, u16 out_width, u16 out_height,
1998 bool five_taps)
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05301999{
Tomi Valkeinen230edc02012-11-05 14:40:19 +02002000 const int ds = DIV_ROUND_UP(height, out_height);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302001 unsigned long nonactive;
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302002 static const u8 limits[3] = { 8, 10, 20 };
2003 u64 val, blank;
2004 int i;
2005
Archit Taneja81ab95b2012-05-08 15:53:20 +05302006 nonactive = t->x_res + t->hfp + t->hsw + t->hbp - out_width;
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302007
2008 i = 0;
2009 if (out_height < height)
2010 i++;
2011 if (out_width < width)
2012 i++;
Archit Taneja81ab95b2012-05-08 15:53:20 +05302013 blank = div_u64((u64)(t->hbp + t->hsw + t->hfp) * lclk, pclk);
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302014 DSSDBG("blanking period + ppl = %llu (limit = %u)\n", blank, limits[i]);
2015 if (blank <= limits[i])
2016 return -EINVAL;
2017
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02002018 /* FIXME add checks for 3-tap filter once the limitations are known */
2019 if (!five_taps)
2020 return 0;
2021
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302022 /*
2023 * Pixel data should be prepared before visible display point starts.
2024 * So, atleast DS-2 lines must have already been fetched by DISPC
2025 * during nonactive - pos_x period.
2026 */
2027 val = div_u64((u64)(nonactive - pos_x) * lclk, pclk);
2028 DSSDBG("(nonactive - pos_x) * pcd = %llu max(0, DS - 2) * width = %d\n",
Tomi Valkeinen230edc02012-11-05 14:40:19 +02002029 val, max(0, ds - 2) * width);
2030 if (val < max(0, ds - 2) * width)
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302031 return -EINVAL;
2032
2033 /*
2034 * All lines need to be refilled during the nonactive period of which
2035 * only one line can be loaded during the active period. So, atleast
2036 * DS - 1 lines should be loaded during nonactive period.
2037 */
2038 val = div_u64((u64)nonactive * lclk, pclk);
2039 DSSDBG("nonactive * pcd = %llu, max(0, DS - 1) * width = %d\n",
Tomi Valkeinen230edc02012-11-05 14:40:19 +02002040 val, max(0, ds - 1) * width);
2041 if (val < max(0, ds - 1) * width)
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302042 return -EINVAL;
2043
2044 return 0;
2045}
2046
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002047static unsigned long calc_core_clk_five_taps(unsigned long pclk,
Archit Taneja81ab95b2012-05-08 15:53:20 +05302048 const struct omap_video_timings *mgr_timings, u16 width,
2049 u16 height, u16 out_width, u16 out_height,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002050 enum omap_color_mode color_mode)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002051{
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302052 u32 core_clk = 0;
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302053 u64 tmp;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002054
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302055 if (height <= out_height && width <= out_width)
2056 return (unsigned long) pclk;
2057
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002058 if (height > out_height) {
Archit Taneja81ab95b2012-05-08 15:53:20 +05302059 unsigned int ppl = mgr_timings->x_res;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002060
2061 tmp = pclk * height * out_width;
2062 do_div(tmp, 2 * out_height * ppl);
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302063 core_clk = tmp;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002064
Ville Syrjälä2d9c5592010-01-08 11:56:41 +02002065 if (height > 2 * out_height) {
2066 if (ppl == out_width)
2067 return 0;
2068
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002069 tmp = pclk * (height - 2 * out_height) * out_width;
2070 do_div(tmp, 2 * out_height * (ppl - out_width));
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302071 core_clk = max_t(u32, core_clk, tmp);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002072 }
2073 }
2074
2075 if (width > out_width) {
2076 tmp = pclk * width;
2077 do_div(tmp, out_width);
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302078 core_clk = max_t(u32, core_clk, tmp);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002079
2080 if (color_mode == OMAP_DSS_COLOR_RGB24U)
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302081 core_clk <<= 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002082 }
2083
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302084 return core_clk;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002085}
2086
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002087static unsigned long calc_core_clk_24xx(unsigned long pclk, u16 width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302088 u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302089{
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302090 if (height > out_height && width > out_width)
2091 return pclk * 4;
2092 else
2093 return pclk * 2;
2094}
2095
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002096static unsigned long calc_core_clk_34xx(unsigned long pclk, u16 width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302097 u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002098{
2099 unsigned int hf, vf;
2100
2101 /*
2102 * FIXME how to determine the 'A' factor
2103 * for the no downscaling case ?
2104 */
2105
2106 if (width > 3 * out_width)
2107 hf = 4;
2108 else if (width > 2 * out_width)
2109 hf = 3;
2110 else if (width > out_width)
2111 hf = 2;
2112 else
2113 hf = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002114 if (height > out_height)
2115 vf = 2;
2116 else
2117 vf = 1;
2118
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302119 return pclk * vf * hf;
2120}
2121
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002122static unsigned long calc_core_clk_44xx(unsigned long pclk, u16 width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302123 u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302124{
Archit Taneja8ba85302012-09-26 17:00:37 +05302125 /*
2126 * If the overlay/writeback is in mem to mem mode, there are no
2127 * downscaling limitations with respect to pixel clock, return 1 as
2128 * required core clock to represent that we have sufficient enough
2129 * core clock to do maximum downscaling
2130 */
2131 if (mem_to_mem)
2132 return 1;
2133
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302134 if (width > out_width)
2135 return DIV_ROUND_UP(pclk, out_width) * width;
2136 else
2137 return pclk;
2138}
2139
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +03002140static int dispc_ovl_calc_scaling_24xx(unsigned long pclk, unsigned long lclk,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302141 const struct omap_video_timings *mgr_timings,
2142 u16 width, u16 height, u16 out_width, u16 out_height,
2143 enum omap_color_mode color_mode, bool *five_taps,
2144 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +05302145 u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302146{
2147 int error;
2148 u16 in_width, in_height;
2149 int min_factor = min(*decim_x, *decim_y);
2150 const int maxsinglelinewidth =
2151 dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302152
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302153 *five_taps = false;
2154
2155 do {
Tomi Valkeineneec77da2014-01-27 11:29:53 +02002156 in_height = height / *decim_y;
2157 in_width = width / *decim_x;
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002158 *core_clk = dispc.feat->calc_core_clk(pclk, in_width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302159 in_height, out_width, out_height, mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302160 error = (in_width > maxsinglelinewidth || !*core_clk ||
2161 *core_clk > dispc_core_clk_rate());
2162 if (error) {
2163 if (*decim_x == *decim_y) {
2164 *decim_x = min_factor;
2165 ++*decim_y;
2166 } else {
2167 swap(*decim_x, *decim_y);
2168 if (*decim_x < *decim_y)
2169 ++*decim_x;
2170 }
2171 }
2172 } while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);
2173
2174 if (in_width > maxsinglelinewidth) {
2175 DSSERR("Cannot scale max input width exceeded");
2176 return -EINVAL;
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302177 }
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302178 return 0;
2179}
2180
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +03002181static int dispc_ovl_calc_scaling_34xx(unsigned long pclk, unsigned long lclk,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302182 const struct omap_video_timings *mgr_timings,
2183 u16 width, u16 height, u16 out_width, u16 out_height,
2184 enum omap_color_mode color_mode, bool *five_taps,
2185 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +05302186 u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302187{
2188 int error;
2189 u16 in_width, in_height;
2190 int min_factor = min(*decim_x, *decim_y);
2191 const int maxsinglelinewidth =
2192 dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
2193
2194 do {
Tomi Valkeineneec77da2014-01-27 11:29:53 +02002195 in_height = height / *decim_y;
2196 in_width = width / *decim_x;
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02002197 *five_taps = in_height > out_height;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302198
2199 if (in_width > maxsinglelinewidth)
2200 if (in_height > out_height &&
2201 in_height < out_height * 2)
2202 *five_taps = false;
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02002203again:
2204 if (*five_taps)
2205 *core_clk = calc_core_clk_five_taps(pclk, mgr_timings,
2206 in_width, in_height, out_width,
2207 out_height, color_mode);
2208 else
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002209 *core_clk = dispc.feat->calc_core_clk(pclk, in_width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302210 in_height, out_width, out_height,
2211 mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302212
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02002213 error = check_horiz_timing_omap3(pclk, lclk, mgr_timings,
2214 pos_x, in_width, in_height, out_width,
2215 out_height, *five_taps);
2216 if (error && *five_taps) {
2217 *five_taps = false;
2218 goto again;
2219 }
2220
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302221 error = (error || in_width > maxsinglelinewidth * 2 ||
2222 (in_width > maxsinglelinewidth && *five_taps) ||
2223 !*core_clk || *core_clk > dispc_core_clk_rate());
2224 if (error) {
2225 if (*decim_x == *decim_y) {
2226 *decim_x = min_factor;
2227 ++*decim_y;
2228 } else {
2229 swap(*decim_x, *decim_y);
2230 if (*decim_x < *decim_y)
2231 ++*decim_x;
2232 }
2233 }
2234 } while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);
2235
Tomi Valkeinen465ec132012-10-19 15:40:24 +03002236 if (check_horiz_timing_omap3(pclk, lclk, mgr_timings, pos_x, width,
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02002237 height, out_width, out_height, *five_taps)) {
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302238 DSSERR("horizontal timing too tight\n");
2239 return -EINVAL;
2240 }
2241
2242 if (in_width > (maxsinglelinewidth * 2)) {
2243 DSSERR("Cannot setup scaling");
2244 DSSERR("width exceeds maximum width possible");
2245 return -EINVAL;
2246 }
2247
2248 if (in_width > maxsinglelinewidth && *five_taps) {
2249 DSSERR("cannot setup scaling with five taps");
2250 return -EINVAL;
2251 }
2252 return 0;
2253}
2254
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +03002255static int dispc_ovl_calc_scaling_44xx(unsigned long pclk, unsigned long lclk,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302256 const struct omap_video_timings *mgr_timings,
2257 u16 width, u16 height, u16 out_width, u16 out_height,
2258 enum omap_color_mode color_mode, bool *five_taps,
2259 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +05302260 u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302261{
2262 u16 in_width, in_width_max;
2263 int decim_x_min = *decim_x;
Tomi Valkeineneec77da2014-01-27 11:29:53 +02002264 u16 in_height = height / *decim_y;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302265 const int maxsinglelinewidth =
2266 dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
Archit Taneja8ba85302012-09-26 17:00:37 +05302267 const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302268
Archit Taneja5d501082012-11-07 11:45:02 +05302269 if (mem_to_mem) {
2270 in_width_max = out_width * maxdownscale;
2271 } else {
Archit Taneja8ba85302012-09-26 17:00:37 +05302272 in_width_max = dispc_core_clk_rate() /
2273 DIV_ROUND_UP(pclk, out_width);
Archit Taneja5d501082012-11-07 11:45:02 +05302274 }
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302275
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302276 *decim_x = DIV_ROUND_UP(width, in_width_max);
2277
2278 *decim_x = *decim_x > decim_x_min ? *decim_x : decim_x_min;
2279 if (*decim_x > *x_predecim)
2280 return -EINVAL;
2281
2282 do {
Tomi Valkeineneec77da2014-01-27 11:29:53 +02002283 in_width = width / *decim_x;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302284 } while (*decim_x <= *x_predecim &&
2285 in_width > maxsinglelinewidth && ++*decim_x);
2286
2287 if (in_width > maxsinglelinewidth) {
2288 DSSERR("Cannot scale width exceeds max line width");
2289 return -EINVAL;
2290 }
2291
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002292 *core_clk = dispc.feat->calc_core_clk(pclk, in_width, in_height,
Archit Taneja8ba85302012-09-26 17:00:37 +05302293 out_width, out_height, mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302294 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002295}
2296
Tomi Valkeinen74e16452012-10-19 15:46:30 +03002297static int dispc_ovl_calc_scaling(unsigned long pclk, unsigned long lclk,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302298 enum omap_overlay_caps caps,
Archit Taneja81ab95b2012-05-08 15:53:20 +05302299 const struct omap_video_timings *mgr_timings,
2300 u16 width, u16 height, u16 out_width, u16 out_height,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302301 enum omap_color_mode color_mode, bool *five_taps,
Chandrabhanu Mahapatrad557a9c2012-09-24 12:08:27 +05302302 int *x_predecim, int *y_predecim, u16 pos_x,
Archit Taneja8ba85302012-09-26 17:00:37 +05302303 enum omap_dss_rotation_type rotation_type, bool mem_to_mem)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302304{
Archit Taneja0373cac2011-09-08 13:25:17 +05302305 const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302306 const int max_decim_limit = 16;
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302307 unsigned long core_clk = 0;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302308 int decim_x, decim_y, ret;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302309
Tomi Valkeinenf95cb5e2011-11-01 10:50:45 +02002310 if (width == out_width && height == out_height)
2311 return 0;
2312
Archit Taneja5b54ed32012-09-26 16:55:27 +05302313 if ((caps & OMAP_DSS_OVL_CAP_SCALE) == 0)
Tomi Valkeinenf95cb5e2011-11-01 10:50:45 +02002314 return -EINVAL;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302315
Tomi Valkeinen74e16452012-10-19 15:46:30 +03002316 if (mem_to_mem) {
Archit Taneja1c031442012-11-07 11:45:03 +05302317 *x_predecim = *y_predecim = 1;
2318 } else {
2319 *x_predecim = max_decim_limit;
2320 *y_predecim = (rotation_type == OMAP_DSS_ROT_TILER &&
2321 dss_has_feature(FEAT_BURST_2D)) ?
2322 2 : max_decim_limit;
2323 }
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302324
2325 if (color_mode == OMAP_DSS_COLOR_CLUT1 ||
2326 color_mode == OMAP_DSS_COLOR_CLUT2 ||
2327 color_mode == OMAP_DSS_COLOR_CLUT4 ||
2328 color_mode == OMAP_DSS_COLOR_CLUT8) {
2329 *x_predecim = 1;
2330 *y_predecim = 1;
2331 *five_taps = false;
2332 return 0;
2333 }
2334
2335 decim_x = DIV_ROUND_UP(DIV_ROUND_UP(width, out_width), maxdownscale);
2336 decim_y = DIV_ROUND_UP(DIV_ROUND_UP(height, out_height), maxdownscale);
2337
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302338 if (decim_x > *x_predecim || out_width > width * 8)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302339 return -EINVAL;
2340
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302341 if (decim_y > *y_predecim || out_height > height * 8)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302342 return -EINVAL;
2343
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +03002344 ret = dispc.feat->calc_scaling(pclk, lclk, mgr_timings, width, height,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302345 out_width, out_height, color_mode, five_taps,
Archit Taneja8ba85302012-09-26 17:00:37 +05302346 x_predecim, y_predecim, &decim_x, &decim_y, pos_x, &core_clk,
2347 mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302348 if (ret)
2349 return ret;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302350
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302351 DSSDBG("required core clk rate = %lu Hz\n", core_clk);
2352 DSSDBG("current core clk rate = %lu Hz\n", dispc_core_clk_rate());
Archit Taneja79ad75f2011-09-08 13:15:11 +05302353
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302354 if (!core_clk || core_clk > dispc_core_clk_rate()) {
Archit Taneja79ad75f2011-09-08 13:15:11 +05302355 DSSERR("failed to set up scaling, "
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302356 "required core clk rate = %lu Hz, "
2357 "current core clk rate = %lu Hz\n",
2358 core_clk, dispc_core_clk_rate());
Archit Taneja79ad75f2011-09-08 13:15:11 +05302359 return -EINVAL;
2360 }
2361
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302362 *x_predecim = decim_x;
2363 *y_predecim = decim_y;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302364 return 0;
2365}
2366
Tomi Valkeinenf9b719b2012-10-19 15:57:11 +03002367int dispc_ovl_check(enum omap_plane plane, enum omap_channel channel,
2368 const struct omap_overlay_info *oi,
2369 const struct omap_video_timings *timings,
2370 int *x_predecim, int *y_predecim)
2371{
2372 enum omap_overlay_caps caps = dss_feat_get_overlay_caps(plane);
2373 bool five_taps = true;
Peter Senna Tschudin62a83182013-09-22 20:44:11 +02002374 bool fieldmode = false;
Tomi Valkeinenf9b719b2012-10-19 15:57:11 +03002375 u16 in_height = oi->height;
2376 u16 in_width = oi->width;
2377 bool ilace = timings->interlace;
2378 u16 out_width, out_height;
2379 int pos_x = oi->pos_x;
2380 unsigned long pclk = dispc_mgr_pclk_rate(channel);
2381 unsigned long lclk = dispc_mgr_lclk_rate(channel);
2382
2383 out_width = oi->out_width == 0 ? oi->width : oi->out_width;
2384 out_height = oi->out_height == 0 ? oi->height : oi->out_height;
2385
2386 if (ilace && oi->height == out_height)
Peter Senna Tschudin62a83182013-09-22 20:44:11 +02002387 fieldmode = true;
Tomi Valkeinenf9b719b2012-10-19 15:57:11 +03002388
2389 if (ilace) {
2390 if (fieldmode)
2391 in_height /= 2;
2392 out_height /= 2;
2393
2394 DSSDBG("adjusting for ilace: height %d, out_height %d\n",
2395 in_height, out_height);
2396 }
2397
2398 if (!dss_feat_color_mode_supported(plane, oi->color_mode))
2399 return -EINVAL;
2400
2401 return dispc_ovl_calc_scaling(pclk, lclk, caps, timings, in_width,
2402 in_height, out_width, out_height, oi->color_mode,
2403 &five_taps, x_predecim, y_predecim, pos_x,
2404 oi->rotation_type, false);
2405}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002406EXPORT_SYMBOL(dispc_ovl_check);
Tomi Valkeinenf9b719b2012-10-19 15:57:11 +03002407
Archit Taneja84a880f2012-09-26 16:57:37 +05302408static int dispc_ovl_setup_common(enum omap_plane plane,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302409 enum omap_overlay_caps caps, u32 paddr, u32 p_uv_addr,
2410 u16 screen_width, int pos_x, int pos_y, u16 width, u16 height,
2411 u16 out_width, u16 out_height, enum omap_color_mode color_mode,
2412 u8 rotation, bool mirror, u8 zorder, u8 pre_mult_alpha,
2413 u8 global_alpha, enum omap_dss_rotation_type rotation_type,
Archit Taneja8ba85302012-09-26 17:00:37 +05302414 bool replication, const struct omap_video_timings *mgr_timings,
2415 bool mem_to_mem)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002416{
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302417 bool five_taps = true;
Peter Senna Tschudin62a83182013-09-22 20:44:11 +02002418 bool fieldmode = false;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302419 int r, cconv = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002420 unsigned offset0, offset1;
2421 s32 row_inc;
2422 s32 pix_inc;
Archit Taneja6be0d732012-11-07 11:45:04 +05302423 u16 frame_width, frame_height;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002424 unsigned int field_offset = 0;
Archit Taneja84a880f2012-09-26 16:57:37 +05302425 u16 in_height = height;
2426 u16 in_width = width;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302427 int x_predecim = 1, y_predecim = 1;
Archit Taneja8050cbe2012-06-06 16:25:52 +05302428 bool ilace = mgr_timings->interlace;
Tomi Valkeinen74e16452012-10-19 15:46:30 +03002429 unsigned long pclk = dispc_plane_pclk_rate(plane);
2430 unsigned long lclk = dispc_plane_lclk_rate(plane);
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02002431
Archit Taneja84a880f2012-09-26 16:57:37 +05302432 if (paddr == 0)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002433 return -EINVAL;
2434
Archit Taneja84a880f2012-09-26 16:57:37 +05302435 out_width = out_width == 0 ? width : out_width;
2436 out_height = out_height == 0 ? height : out_height;
Tomi Valkeinencf073662011-11-03 16:08:27 +02002437
Archit Taneja84a880f2012-09-26 16:57:37 +05302438 if (ilace && height == out_height)
Peter Senna Tschudin62a83182013-09-22 20:44:11 +02002439 fieldmode = true;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002440
2441 if (ilace) {
2442 if (fieldmode)
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302443 in_height /= 2;
Archit Taneja8eeb7012012-08-22 12:33:49 +05302444 pos_y /= 2;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302445 out_height /= 2;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002446
2447 DSSDBG("adjusting for ilace: height %d, pos_y %d, "
Archit Taneja84a880f2012-09-26 16:57:37 +05302448 "out_height %d\n", in_height, pos_y,
2449 out_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002450 }
2451
Archit Taneja84a880f2012-09-26 16:57:37 +05302452 if (!dss_feat_color_mode_supported(plane, color_mode))
Archit Taneja8dad2ab2010-11-25 17:58:10 +05302453 return -EINVAL;
2454
Tomi Valkeinen74e16452012-10-19 15:46:30 +03002455 r = dispc_ovl_calc_scaling(pclk, lclk, caps, mgr_timings, in_width,
Archit Taneja84a880f2012-09-26 16:57:37 +05302456 in_height, out_width, out_height, color_mode,
2457 &five_taps, &x_predecim, &y_predecim, pos_x,
Archit Taneja8ba85302012-09-26 17:00:37 +05302458 rotation_type, mem_to_mem);
Archit Taneja79ad75f2011-09-08 13:15:11 +05302459 if (r)
2460 return r;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002461
Tomi Valkeineneec77da2014-01-27 11:29:53 +02002462 in_width = in_width / x_predecim;
2463 in_height = in_height / y_predecim;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302464
Archit Taneja84a880f2012-09-26 16:57:37 +05302465 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
2466 color_mode == OMAP_DSS_COLOR_UYVY ||
2467 color_mode == OMAP_DSS_COLOR_NV12)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302468 cconv = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002469
2470 if (ilace && !fieldmode) {
2471 /*
2472 * when downscaling the bottom field may have to start several
2473 * source lines below the top field. Unfortunately ACCUI
2474 * registers will only hold the fractional part of the offset
2475 * so the integer part must be added to the base address of the
2476 * bottom field.
2477 */
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302478 if (!in_height || in_height == out_height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002479 field_offset = 0;
2480 else
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302481 field_offset = in_height / out_height / 2;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002482 }
2483
2484 /* Fields are independent but interleaved in memory. */
2485 if (fieldmode)
2486 field_offset = 1;
2487
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002488 offset0 = 0;
2489 offset1 = 0;
2490 row_inc = 0;
2491 pix_inc = 0;
2492
Archit Taneja6be0d732012-11-07 11:45:04 +05302493 if (plane == OMAP_DSS_WB) {
2494 frame_width = out_width;
2495 frame_height = out_height;
2496 } else {
2497 frame_width = in_width;
2498 frame_height = height;
2499 }
2500
Archit Taneja84a880f2012-09-26 16:57:37 +05302501 if (rotation_type == OMAP_DSS_ROT_TILER)
Archit Taneja6be0d732012-11-07 11:45:04 +05302502 calc_tiler_rotation_offset(screen_width, frame_width,
Archit Taneja84a880f2012-09-26 16:57:37 +05302503 color_mode, fieldmode, field_offset,
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05302504 &offset0, &offset1, &row_inc, &pix_inc,
2505 x_predecim, y_predecim);
Archit Taneja84a880f2012-09-26 16:57:37 +05302506 else if (rotation_type == OMAP_DSS_ROT_DMA)
Archit Taneja6be0d732012-11-07 11:45:04 +05302507 calc_dma_rotation_offset(rotation, mirror, screen_width,
2508 frame_width, frame_height,
Archit Taneja84a880f2012-09-26 16:57:37 +05302509 color_mode, fieldmode, field_offset,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302510 &offset0, &offset1, &row_inc, &pix_inc,
2511 x_predecim, y_predecim);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002512 else
Archit Taneja84a880f2012-09-26 16:57:37 +05302513 calc_vrfb_rotation_offset(rotation, mirror,
Archit Taneja6be0d732012-11-07 11:45:04 +05302514 screen_width, frame_width, frame_height,
Archit Taneja84a880f2012-09-26 16:57:37 +05302515 color_mode, fieldmode, field_offset,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302516 &offset0, &offset1, &row_inc, &pix_inc,
2517 x_predecim, y_predecim);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002518
2519 DSSDBG("offset0 %u, offset1 %u, row_inc %d, pix_inc %d\n",
2520 offset0, offset1, row_inc, pix_inc);
2521
Archit Taneja84a880f2012-09-26 16:57:37 +05302522 dispc_ovl_set_color_mode(plane, color_mode);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002523
Archit Taneja84a880f2012-09-26 16:57:37 +05302524 dispc_ovl_configure_burst_type(plane, rotation_type);
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05302525
Archit Taneja84a880f2012-09-26 16:57:37 +05302526 dispc_ovl_set_ba0(plane, paddr + offset0);
2527 dispc_ovl_set_ba1(plane, paddr + offset1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002528
Archit Taneja84a880f2012-09-26 16:57:37 +05302529 if (OMAP_DSS_COLOR_NV12 == color_mode) {
2530 dispc_ovl_set_ba0_uv(plane, p_uv_addr + offset0);
2531 dispc_ovl_set_ba1_uv(plane, p_uv_addr + offset1);
Amber Jain0d66cbb2011-05-19 19:47:54 +05302532 }
2533
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03002534 dispc_ovl_set_row_inc(plane, row_inc);
2535 dispc_ovl_set_pix_inc(plane, pix_inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002536
Archit Taneja84a880f2012-09-26 16:57:37 +05302537 DSSDBG("%d,%d %dx%d -> %dx%d\n", pos_x, pos_y, in_width,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302538 in_height, out_width, out_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002539
Archit Taneja84a880f2012-09-26 16:57:37 +05302540 dispc_ovl_set_pos(plane, caps, pos_x, pos_y);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002541
Archit Taneja78b687f2012-09-21 14:51:49 +05302542 dispc_ovl_set_input_size(plane, in_width, in_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002543
Archit Taneja5b54ed32012-09-26 16:55:27 +05302544 if (caps & OMAP_DSS_OVL_CAP_SCALE) {
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302545 dispc_ovl_set_scaling(plane, in_width, in_height, out_width,
2546 out_height, ilace, five_taps, fieldmode,
Archit Taneja84a880f2012-09-26 16:57:37 +05302547 color_mode, rotation);
Archit Taneja78b687f2012-09-21 14:51:49 +05302548 dispc_ovl_set_output_size(plane, out_width, out_height);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03002549 dispc_ovl_set_vid_color_conv(plane, cconv);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002550 }
2551
Archit Tanejac35eeb22013-03-26 19:15:24 +05302552 dispc_ovl_set_rotation_attrs(plane, rotation, rotation_type, mirror,
2553 color_mode);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002554
Archit Taneja84a880f2012-09-26 16:57:37 +05302555 dispc_ovl_set_zorder(plane, caps, zorder);
2556 dispc_ovl_set_pre_mult_alpha(plane, caps, pre_mult_alpha);
2557 dispc_ovl_setup_global_alpha(plane, caps, global_alpha);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002558
Archit Tanejad79db852012-09-22 12:30:17 +05302559 dispc_ovl_enable_replication(plane, caps, replication);
Archit Tanejac3d925292011-09-14 11:52:54 +05302560
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002561 return 0;
2562}
2563
Archit Taneja84a880f2012-09-26 16:57:37 +05302564int dispc_ovl_setup(enum omap_plane plane, const struct omap_overlay_info *oi,
Archit Taneja8ba85302012-09-26 17:00:37 +05302565 bool replication, const struct omap_video_timings *mgr_timings,
2566 bool mem_to_mem)
Archit Taneja84a880f2012-09-26 16:57:37 +05302567{
2568 int r;
Tomi Valkeinen16bf20c2012-10-15 15:33:22 +03002569 enum omap_overlay_caps caps = dss_feat_get_overlay_caps(plane);
Archit Taneja84a880f2012-09-26 16:57:37 +05302570 enum omap_channel channel;
2571
2572 channel = dispc_ovl_get_channel_out(plane);
2573
2574 DSSDBG("dispc_ovl_setup %d, pa %x, pa_uv %x, sw %d, %d,%d, %dx%d -> "
2575 "%dx%d, cmode %x, rot %d, mir %d, chan %d repl %d\n",
2576 plane, oi->paddr, oi->p_uv_addr, oi->screen_width, oi->pos_x,
2577 oi->pos_y, oi->width, oi->height, oi->out_width, oi->out_height,
2578 oi->color_mode, oi->rotation, oi->mirror, channel, replication);
2579
Tomi Valkeinen16bf20c2012-10-15 15:33:22 +03002580 r = dispc_ovl_setup_common(plane, caps, oi->paddr, oi->p_uv_addr,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302581 oi->screen_width, oi->pos_x, oi->pos_y, oi->width, oi->height,
2582 oi->out_width, oi->out_height, oi->color_mode, oi->rotation,
2583 oi->mirror, oi->zorder, oi->pre_mult_alpha, oi->global_alpha,
Archit Taneja8ba85302012-09-26 17:00:37 +05302584 oi->rotation_type, replication, mgr_timings, mem_to_mem);
Archit Taneja84a880f2012-09-26 16:57:37 +05302585
2586 return r;
2587}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002588EXPORT_SYMBOL(dispc_ovl_setup);
Archit Taneja84a880f2012-09-26 16:57:37 +05302589
Archit Taneja749feff2012-08-31 12:32:52 +05302590int dispc_wb_setup(const struct omap_dss_writeback_info *wi,
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302591 bool mem_to_mem, const struct omap_video_timings *mgr_timings)
Archit Taneja749feff2012-08-31 12:32:52 +05302592{
2593 int r;
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302594 u32 l;
Archit Taneja749feff2012-08-31 12:32:52 +05302595 enum omap_plane plane = OMAP_DSS_WB;
2596 const int pos_x = 0, pos_y = 0;
2597 const u8 zorder = 0, global_alpha = 0;
2598 const bool replication = false;
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302599 bool truncation;
Archit Taneja749feff2012-08-31 12:32:52 +05302600 int in_width = mgr_timings->x_res;
2601 int in_height = mgr_timings->y_res;
2602 enum omap_overlay_caps caps =
2603 OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA;
2604
2605 DSSDBG("dispc_wb_setup, pa %x, pa_uv %x, %d,%d -> %dx%d, cmode %x, "
2606 "rot %d, mir %d\n", wi->paddr, wi->p_uv_addr, in_width,
2607 in_height, wi->width, wi->height, wi->color_mode, wi->rotation,
2608 wi->mirror);
2609
2610 r = dispc_ovl_setup_common(plane, caps, wi->paddr, wi->p_uv_addr,
2611 wi->buf_width, pos_x, pos_y, in_width, in_height, wi->width,
2612 wi->height, wi->color_mode, wi->rotation, wi->mirror, zorder,
2613 wi->pre_mult_alpha, global_alpha, wi->rotation_type,
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302614 replication, mgr_timings, mem_to_mem);
2615
2616 switch (wi->color_mode) {
2617 case OMAP_DSS_COLOR_RGB16:
2618 case OMAP_DSS_COLOR_RGB24P:
2619 case OMAP_DSS_COLOR_ARGB16:
2620 case OMAP_DSS_COLOR_RGBA16:
2621 case OMAP_DSS_COLOR_RGB12U:
2622 case OMAP_DSS_COLOR_ARGB16_1555:
2623 case OMAP_DSS_COLOR_XRGB16_1555:
2624 case OMAP_DSS_COLOR_RGBX16:
2625 truncation = true;
2626 break;
2627 default:
2628 truncation = false;
2629 break;
2630 }
2631
2632 /* setup extra DISPC_WB_ATTRIBUTES */
2633 l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
2634 l = FLD_MOD(l, truncation, 10, 10); /* TRUNCATIONENABLE */
2635 l = FLD_MOD(l, mem_to_mem, 19, 19); /* WRITEBACKMODE */
2636 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
Archit Taneja749feff2012-08-31 12:32:52 +05302637
2638 return r;
2639}
2640
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03002641int dispc_ovl_enable(enum omap_plane plane, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002642{
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03002643 DSSDBG("dispc_enable_plane %d, %d\n", plane, enable);
2644
Archit Taneja9b372c22011-05-06 11:45:49 +05302645 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 0, 0);
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03002646
2647 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002648}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002649EXPORT_SYMBOL(dispc_ovl_enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002650
Tomi Valkeinen04bd8ac2012-10-10 14:13:15 +03002651bool dispc_ovl_enabled(enum omap_plane plane)
2652{
2653 return REG_GET(DISPC_OVL_ATTRIBUTES(plane), 0, 0);
2654}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002655EXPORT_SYMBOL(dispc_ovl_enabled);
Tomi Valkeinen04bd8ac2012-10-10 14:13:15 +03002656
Tomi Valkeinenf1a813d2012-10-19 14:16:06 +03002657void dispc_mgr_enable(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002658{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302659 mgr_fld_write(channel, DISPC_MGR_FLD_ENABLE, enable);
2660 /* flush posted write */
2661 mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002662}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002663EXPORT_SYMBOL(dispc_mgr_enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002664
Tomi Valkeinen65398512012-10-10 11:44:17 +03002665bool dispc_mgr_is_enabled(enum omap_channel channel)
2666{
2667 return !!mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
2668}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002669EXPORT_SYMBOL(dispc_mgr_is_enabled);
Tomi Valkeinen65398512012-10-10 11:44:17 +03002670
Archit Taneja0b23e5b2012-09-22 12:39:33 +05302671void dispc_wb_enable(bool enable)
2672{
Tomi Valkeinen916188a2012-10-10 14:13:26 +03002673 dispc_ovl_enable(OMAP_DSS_WB, enable);
Archit Taneja0b23e5b2012-09-22 12:39:33 +05302674}
2675
2676bool dispc_wb_is_enabled(void)
2677{
Tomi Valkeinen916188a2012-10-10 14:13:26 +03002678 return dispc_ovl_enabled(OMAP_DSS_WB);
Archit Taneja0b23e5b2012-09-22 12:39:33 +05302679}
2680
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002681static void dispc_lcd_enable_signal_polarity(bool act_high)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002682{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002683 if (!dss_has_feature(FEAT_LCDENABLEPOL))
2684 return;
2685
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002686 REG_FLD_MOD(DISPC_CONTROL, act_high ? 1 : 0, 29, 29);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002687}
2688
2689void dispc_lcd_enable_signal(bool enable)
2690{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002691 if (!dss_has_feature(FEAT_LCDENABLESIGNAL))
2692 return;
2693
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002694 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 28, 28);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002695}
2696
2697void dispc_pck_free_enable(bool enable)
2698{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002699 if (!dss_has_feature(FEAT_PCKFREEENABLE))
2700 return;
2701
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002702 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 27, 27);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002703}
2704
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002705static void dispc_mgr_enable_fifohandcheck(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002706{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302707 mgr_fld_write(channel, DISPC_MGR_FLD_FIFOHANDCHECK, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002708}
2709
2710
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002711static void dispc_mgr_set_lcd_type_tft(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002712{
Archit Tanejad21f43b2012-06-21 09:45:11 +05302713 mgr_fld_write(channel, DISPC_MGR_FLD_STNTFT, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002714}
2715
2716void dispc_set_loadmode(enum omap_dss_load_mode mode)
2717{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002718 REG_FLD_MOD(DISPC_CONFIG, mode, 2, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002719}
2720
2721
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002722static void dispc_mgr_set_default_color(enum omap_channel channel, u32 color)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002723{
Sumit Semwal8613b002010-12-02 11:27:09 +00002724 dispc_write_reg(DISPC_DEFAULT_COLOR(channel), color);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002725}
2726
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002727static void dispc_mgr_set_trans_key(enum omap_channel ch,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002728 enum omap_dss_trans_key_type type,
2729 u32 trans_key)
2730{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302731 mgr_fld_write(ch, DISPC_MGR_FLD_TCKSELECTION, type);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002732
Sumit Semwal8613b002010-12-02 11:27:09 +00002733 dispc_write_reg(DISPC_TRANS_COLOR(ch), trans_key);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002734}
2735
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002736static void dispc_mgr_enable_trans_key(enum omap_channel ch, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002737{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302738 mgr_fld_write(ch, DISPC_MGR_FLD_TCKENABLE, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002739}
Archit Taneja11354dd2011-09-26 11:47:29 +05302740
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002741static void dispc_mgr_enable_alpha_fixed_zorder(enum omap_channel ch,
2742 bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002743{
Archit Taneja11354dd2011-09-26 11:47:29 +05302744 if (!dss_has_feature(FEAT_ALPHA_FIXED_ZORDER))
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002745 return;
2746
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002747 if (ch == OMAP_DSS_CHANNEL_LCD)
2748 REG_FLD_MOD(DISPC_CONFIG, enable, 18, 18);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002749 else if (ch == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002750 REG_FLD_MOD(DISPC_CONFIG, enable, 19, 19);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002751}
Archit Taneja11354dd2011-09-26 11:47:29 +05302752
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002753void dispc_mgr_setup(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +02002754 const struct omap_overlay_manager_info *info)
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002755{
2756 dispc_mgr_set_default_color(channel, info->default_color);
2757 dispc_mgr_set_trans_key(channel, info->trans_key_type, info->trans_key);
2758 dispc_mgr_enable_trans_key(channel, info->trans_enabled);
2759 dispc_mgr_enable_alpha_fixed_zorder(channel,
2760 info->partial_alpha_enabled);
2761 if (dss_has_feature(FEAT_CPR)) {
2762 dispc_mgr_enable_cpr(channel, info->cpr_enable);
2763 dispc_mgr_set_cpr_coef(channel, &info->cpr_coefs);
2764 }
2765}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002766EXPORT_SYMBOL(dispc_mgr_setup);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002767
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002768static void dispc_mgr_set_tft_data_lines(enum omap_channel channel, u8 data_lines)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002769{
2770 int code;
2771
2772 switch (data_lines) {
2773 case 12:
2774 code = 0;
2775 break;
2776 case 16:
2777 code = 1;
2778 break;
2779 case 18:
2780 code = 2;
2781 break;
2782 case 24:
2783 code = 3;
2784 break;
2785 default:
2786 BUG();
2787 return;
2788 }
2789
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302790 mgr_fld_write(channel, DISPC_MGR_FLD_TFTDATALINES, code);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002791}
2792
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002793static void dispc_mgr_set_io_pad_mode(enum dss_io_pad_mode mode)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002794{
2795 u32 l;
Archit Taneja569969d2011-08-22 17:41:57 +05302796 int gpout0, gpout1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002797
2798 switch (mode) {
Archit Taneja569969d2011-08-22 17:41:57 +05302799 case DSS_IO_PAD_MODE_RESET:
2800 gpout0 = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002801 gpout1 = 0;
2802 break;
Archit Taneja569969d2011-08-22 17:41:57 +05302803 case DSS_IO_PAD_MODE_RFBI:
2804 gpout0 = 1;
2805 gpout1 = 0;
2806 break;
2807 case DSS_IO_PAD_MODE_BYPASS:
2808 gpout0 = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002809 gpout1 = 1;
2810 break;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002811 default:
2812 BUG();
2813 return;
2814 }
2815
Archit Taneja569969d2011-08-22 17:41:57 +05302816 l = dispc_read_reg(DISPC_CONTROL);
2817 l = FLD_MOD(l, gpout0, 15, 15);
2818 l = FLD_MOD(l, gpout1, 16, 16);
2819 dispc_write_reg(DISPC_CONTROL, l);
2820}
2821
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002822static void dispc_mgr_enable_stallmode(enum omap_channel channel, bool enable)
Archit Taneja569969d2011-08-22 17:41:57 +05302823{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302824 mgr_fld_write(channel, DISPC_MGR_FLD_STALLMODE, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002825}
2826
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002827void dispc_mgr_set_lcd_config(enum omap_channel channel,
2828 const struct dss_lcd_mgr_config *config)
2829{
2830 dispc_mgr_set_io_pad_mode(config->io_pad_mode);
2831
2832 dispc_mgr_enable_stallmode(channel, config->stallmode);
2833 dispc_mgr_enable_fifohandcheck(channel, config->fifohandcheck);
2834
2835 dispc_mgr_set_clock_div(channel, &config->clock_info);
2836
2837 dispc_mgr_set_tft_data_lines(channel, config->video_port_width);
2838
2839 dispc_lcd_enable_signal_polarity(config->lcden_sig_polarity);
2840
2841 dispc_mgr_set_lcd_type_tft(channel);
2842}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002843EXPORT_SYMBOL(dispc_mgr_set_lcd_config);
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002844
Archit Taneja8f366162012-04-16 12:53:44 +05302845static bool _dispc_mgr_size_ok(u16 width, u16 height)
2846{
Archit Taneja33b89922012-11-14 13:50:15 +05302847 return width <= dispc.feat->mgr_width_max &&
2848 height <= dispc.feat->mgr_height_max;
Archit Taneja8f366162012-04-16 12:53:44 +05302849}
2850
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002851static bool _dispc_lcd_timings_ok(int hsw, int hfp, int hbp,
2852 int vsw, int vfp, int vbp)
2853{
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302854 if (hsw < 1 || hsw > dispc.feat->sw_max ||
2855 hfp < 1 || hfp > dispc.feat->hp_max ||
2856 hbp < 1 || hbp > dispc.feat->hp_max ||
2857 vsw < 1 || vsw > dispc.feat->sw_max ||
2858 vfp < 0 || vfp > dispc.feat->vp_max ||
2859 vbp < 0 || vbp > dispc.feat->vp_max)
2860 return false;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002861 return true;
2862}
2863
Archit Tanejaca5ca692013-03-26 19:15:22 +05302864static bool _dispc_mgr_pclk_ok(enum omap_channel channel,
2865 unsigned long pclk)
2866{
2867 if (dss_mgr_is_lcd(channel))
2868 return pclk <= dispc.feat->max_lcd_pclk ? true : false;
2869 else
2870 return pclk <= dispc.feat->max_tv_pclk ? true : false;
2871}
2872
Archit Taneja8f366162012-04-16 12:53:44 +05302873bool dispc_mgr_timings_ok(enum omap_channel channel,
Archit Tanejab917fa32012-04-27 01:07:28 +05302874 const struct omap_video_timings *timings)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002875{
Archit Taneja8f366162012-04-16 12:53:44 +05302876 bool timings_ok;
2877
2878 timings_ok = _dispc_mgr_size_ok(timings->x_res, timings->y_res);
2879
Tomi Valkeinend8d789412013-04-10 14:12:14 +03002880 timings_ok &= _dispc_mgr_pclk_ok(channel, timings->pixelclock);
Archit Tanejaca5ca692013-03-26 19:15:22 +05302881
2882 if (dss_mgr_is_lcd(channel)) {
2883 timings_ok &= _dispc_lcd_timings_ok(timings->hsw, timings->hfp,
2884 timings->hbp, timings->vsw, timings->vfp,
2885 timings->vbp);
2886 }
Archit Taneja8f366162012-04-16 12:53:44 +05302887
2888 return timings_ok;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002889}
2890
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002891static void _dispc_mgr_set_lcd_timings(enum omap_channel channel, int hsw,
Archit Taneja655e2942012-06-21 10:37:43 +05302892 int hfp, int hbp, int vsw, int vfp, int vbp,
2893 enum omap_dss_signal_level vsync_level,
2894 enum omap_dss_signal_level hsync_level,
2895 enum omap_dss_signal_edge data_pclk_edge,
2896 enum omap_dss_signal_level de_level,
2897 enum omap_dss_signal_edge sync_pclk_edge)
2898
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002899{
Archit Taneja655e2942012-06-21 10:37:43 +05302900 u32 timing_h, timing_v, l;
2901 bool onoff, rf, ipc;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002902
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302903 timing_h = FLD_VAL(hsw-1, dispc.feat->sw_start, 0) |
2904 FLD_VAL(hfp-1, dispc.feat->fp_start, 8) |
2905 FLD_VAL(hbp-1, dispc.feat->bp_start, 20);
2906 timing_v = FLD_VAL(vsw-1, dispc.feat->sw_start, 0) |
2907 FLD_VAL(vfp, dispc.feat->fp_start, 8) |
2908 FLD_VAL(vbp, dispc.feat->bp_start, 20);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002909
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002910 dispc_write_reg(DISPC_TIMING_H(channel), timing_h);
2911 dispc_write_reg(DISPC_TIMING_V(channel), timing_v);
Archit Taneja655e2942012-06-21 10:37:43 +05302912
2913 switch (data_pclk_edge) {
2914 case OMAPDSS_DRIVE_SIG_RISING_EDGE:
2915 ipc = false;
2916 break;
2917 case OMAPDSS_DRIVE_SIG_FALLING_EDGE:
2918 ipc = true;
2919 break;
2920 case OMAPDSS_DRIVE_SIG_OPPOSITE_EDGES:
2921 default:
2922 BUG();
2923 }
2924
2925 switch (sync_pclk_edge) {
2926 case OMAPDSS_DRIVE_SIG_OPPOSITE_EDGES:
2927 onoff = false;
2928 rf = false;
2929 break;
2930 case OMAPDSS_DRIVE_SIG_FALLING_EDGE:
2931 onoff = true;
2932 rf = false;
2933 break;
2934 case OMAPDSS_DRIVE_SIG_RISING_EDGE:
2935 onoff = true;
2936 rf = true;
2937 break;
2938 default:
2939 BUG();
Joe Perchescf6ac4ce2013-10-08 16:23:24 -07002940 }
Archit Taneja655e2942012-06-21 10:37:43 +05302941
2942 l = dispc_read_reg(DISPC_POL_FREQ(channel));
2943 l |= FLD_VAL(onoff, 17, 17);
2944 l |= FLD_VAL(rf, 16, 16);
2945 l |= FLD_VAL(de_level, 15, 15);
2946 l |= FLD_VAL(ipc, 14, 14);
2947 l |= FLD_VAL(hsync_level, 13, 13);
2948 l |= FLD_VAL(vsync_level, 12, 12);
2949 dispc_write_reg(DISPC_POL_FREQ(channel), l);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002950}
2951
2952/* change name to mode? */
Archit Tanejac51d9212012-04-16 12:53:43 +05302953void dispc_mgr_set_timings(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +02002954 const struct omap_video_timings *timings)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002955{
2956 unsigned xtot, ytot;
2957 unsigned long ht, vt;
Archit Taneja2aefad42012-05-18 14:36:54 +05302958 struct omap_video_timings t = *timings;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002959
Archit Taneja2aefad42012-05-18 14:36:54 +05302960 DSSDBG("channel %d xres %u yres %u\n", channel, t.x_res, t.y_res);
Archit Tanejac51d9212012-04-16 12:53:43 +05302961
Archit Taneja2aefad42012-05-18 14:36:54 +05302962 if (!dispc_mgr_timings_ok(channel, &t)) {
Archit Taneja8f366162012-04-16 12:53:44 +05302963 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002964 return;
2965 }
Archit Tanejac51d9212012-04-16 12:53:43 +05302966
Archit Tanejadd88b7a2012-06-29 14:41:30 +05302967 if (dss_mgr_is_lcd(channel)) {
Archit Taneja2aefad42012-05-18 14:36:54 +05302968 _dispc_mgr_set_lcd_timings(channel, t.hsw, t.hfp, t.hbp, t.vsw,
Archit Taneja655e2942012-06-21 10:37:43 +05302969 t.vfp, t.vbp, t.vsync_level, t.hsync_level,
2970 t.data_pclk_edge, t.de_level, t.sync_pclk_edge);
Archit Tanejac51d9212012-04-16 12:53:43 +05302971
Archit Taneja2aefad42012-05-18 14:36:54 +05302972 xtot = t.x_res + t.hfp + t.hsw + t.hbp;
2973 ytot = t.y_res + t.vfp + t.vsw + t.vbp;
Archit Tanejac51d9212012-04-16 12:53:43 +05302974
Tomi Valkeinend8d789412013-04-10 14:12:14 +03002975 ht = timings->pixelclock / xtot;
2976 vt = timings->pixelclock / xtot / ytot;
Archit Tanejac51d9212012-04-16 12:53:43 +05302977
Tomi Valkeinend8d789412013-04-10 14:12:14 +03002978 DSSDBG("pck %u\n", timings->pixelclock);
Archit Tanejac51d9212012-04-16 12:53:43 +05302979 DSSDBG("hsw %d hfp %d hbp %d vsw %d vfp %d vbp %d\n",
Archit Taneja2aefad42012-05-18 14:36:54 +05302980 t.hsw, t.hfp, t.hbp, t.vsw, t.vfp, t.vbp);
Archit Taneja655e2942012-06-21 10:37:43 +05302981 DSSDBG("vsync_level %d hsync_level %d data_pclk_edge %d de_level %d sync_pclk_edge %d\n",
2982 t.vsync_level, t.hsync_level, t.data_pclk_edge,
2983 t.de_level, t.sync_pclk_edge);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002984
Archit Tanejac51d9212012-04-16 12:53:43 +05302985 DSSDBG("hsync %luHz, vsync %luHz\n", ht, vt);
Archit Taneja2aefad42012-05-18 14:36:54 +05302986 } else {
Archit Taneja23c8f882012-06-28 11:15:51 +05302987 if (t.interlace == true)
Archit Taneja2aefad42012-05-18 14:36:54 +05302988 t.y_res /= 2;
Archit Tanejac51d9212012-04-16 12:53:43 +05302989 }
Archit Taneja8f366162012-04-16 12:53:44 +05302990
Archit Taneja2aefad42012-05-18 14:36:54 +05302991 dispc_mgr_set_size(channel, t.x_res, t.y_res);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002992}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002993EXPORT_SYMBOL(dispc_mgr_set_timings);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002994
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002995static void dispc_mgr_set_lcd_divisor(enum omap_channel channel, u16 lck_div,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002996 u16 pck_div)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002997{
2998 BUG_ON(lck_div < 1);
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03002999 BUG_ON(pck_div < 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003000
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06003001 dispc_write_reg(DISPC_DIVISORo(channel),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003002 FLD_VAL(lck_div, 23, 16) | FLD_VAL(pck_div, 7, 0));
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +02003003
3004 if (dss_has_feature(FEAT_CORE_CLK_DIV) == false &&
3005 channel == OMAP_DSS_CHANNEL_LCD)
3006 dispc.core_clk_rate = dispc_fclk_rate() / lck_div;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003007}
3008
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003009static void dispc_mgr_get_lcd_divisor(enum omap_channel channel, int *lck_div,
Sumit Semwal2a205f32010-12-02 11:27:12 +00003010 int *pck_div)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003011{
3012 u32 l;
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06003013 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003014 *lck_div = FLD_GET(l, 23, 16);
3015 *pck_div = FLD_GET(l, 7, 0);
3016}
3017
3018unsigned long dispc_fclk_rate(void)
3019{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303020 struct platform_device *dsidev;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003021 unsigned long r = 0;
3022
Taneja, Archit66534e82011-03-08 05:50:34 -06003023 switch (dss_get_dispc_clk_source()) {
Archit Taneja89a35e52011-04-12 13:52:23 +05303024 case OMAP_DSS_CLK_SRC_FCK:
Tomi Valkeinen5aaee692012-12-12 10:37:03 +02003025 r = dss_get_dispc_clk_rate();
Taneja, Archit66534e82011-03-08 05:50:34 -06003026 break;
Archit Taneja89a35e52011-04-12 13:52:23 +05303027 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303028 dsidev = dsi_get_dsidev_from_id(0);
3029 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
Taneja, Archit66534e82011-03-08 05:50:34 -06003030 break;
Archit Taneja5a8b5722011-05-12 17:26:29 +05303031 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
3032 dsidev = dsi_get_dsidev_from_id(1);
3033 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
3034 break;
Taneja, Archit66534e82011-03-08 05:50:34 -06003035 default:
3036 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03003037 return 0;
Taneja, Archit66534e82011-03-08 05:50:34 -06003038 }
3039
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003040 return r;
3041}
3042
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003043unsigned long dispc_mgr_lclk_rate(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003044{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303045 struct platform_device *dsidev;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003046 int lcd;
3047 unsigned long r;
3048 u32 l;
3049
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003050 if (dss_mgr_is_lcd(channel)) {
3051 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003052
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003053 lcd = FLD_GET(l, 23, 16);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003054
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003055 switch (dss_get_lcd_clk_source(channel)) {
3056 case OMAP_DSS_CLK_SRC_FCK:
Tomi Valkeinen5aaee692012-12-12 10:37:03 +02003057 r = dss_get_dispc_clk_rate();
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003058 break;
3059 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
3060 dsidev = dsi_get_dsidev_from_id(0);
3061 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
3062 break;
3063 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
3064 dsidev = dsi_get_dsidev_from_id(1);
3065 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
3066 break;
3067 default:
3068 BUG();
3069 return 0;
3070 }
3071
3072 return r / lcd;
3073 } else {
3074 return dispc_fclk_rate();
Taneja, Architea751592011-03-08 05:50:35 -06003075 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003076}
3077
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003078unsigned long dispc_mgr_pclk_rate(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003079{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003080 unsigned long r;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003081
Archit Tanejadd88b7a2012-06-29 14:41:30 +05303082 if (dss_mgr_is_lcd(channel)) {
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303083 int pcd;
3084 u32 l;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003085
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303086 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003087
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303088 pcd = FLD_GET(l, 7, 0);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003089
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303090 r = dispc_mgr_lclk_rate(channel);
3091
3092 return r / pcd;
3093 } else {
Tomi Valkeinen5391e872013-05-16 10:44:13 +03003094 return dispc.tv_pclk_rate;
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303095 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003096}
3097
Tomi Valkeinen5391e872013-05-16 10:44:13 +03003098void dispc_set_tv_pclk(unsigned long pclk)
3099{
3100 dispc.tv_pclk_rate = pclk;
3101}
3102
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05303103unsigned long dispc_core_clk_rate(void)
3104{
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +02003105 return dispc.core_clk_rate;
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05303106}
3107
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303108static unsigned long dispc_plane_pclk_rate(enum omap_plane plane)
3109{
Tomi Valkeinen251886d2012-11-15 13:20:02 +02003110 enum omap_channel channel;
3111
3112 if (plane == OMAP_DSS_WB)
3113 return 0;
3114
3115 channel = dispc_ovl_get_channel_out(plane);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303116
3117 return dispc_mgr_pclk_rate(channel);
3118}
3119
3120static unsigned long dispc_plane_lclk_rate(enum omap_plane plane)
3121{
Tomi Valkeinen251886d2012-11-15 13:20:02 +02003122 enum omap_channel channel;
3123
3124 if (plane == OMAP_DSS_WB)
3125 return 0;
3126
3127 channel = dispc_ovl_get_channel_out(plane);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303128
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003129 return dispc_mgr_lclk_rate(channel);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303130}
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003131
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303132static void dispc_dump_clocks_channel(struct seq_file *s, enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003133{
3134 int lcd, pcd;
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303135 enum omap_dss_clk_source lcd_clk_src;
3136
3137 seq_printf(s, "- %s -\n", mgr_desc[channel].name);
3138
3139 lcd_clk_src = dss_get_lcd_clk_source(channel);
3140
3141 seq_printf(s, "%s clk source = %s (%s)\n", mgr_desc[channel].name,
3142 dss_get_generic_clk_source_name(lcd_clk_src),
3143 dss_feat_get_clk_source_name(lcd_clk_src));
3144
3145 dispc_mgr_get_lcd_divisor(channel, &lcd, &pcd);
3146
3147 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
3148 dispc_mgr_lclk_rate(channel), lcd);
3149 seq_printf(s, "pck\t\t%-16lupck div\t%u\n",
3150 dispc_mgr_pclk_rate(channel), pcd);
3151}
3152
3153void dispc_dump_clocks(struct seq_file *s)
3154{
3155 int lcd;
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003156 u32 l;
Archit Taneja89a35e52011-04-12 13:52:23 +05303157 enum omap_dss_clk_source dispc_clk_src = dss_get_dispc_clk_source();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003158
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003159 if (dispc_runtime_get())
3160 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003161
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003162 seq_printf(s, "- DISPC -\n");
3163
Archit Taneja067a57e2011-03-02 11:57:25 +05303164 seq_printf(s, "dispc fclk source = %s (%s)\n",
3165 dss_get_generic_clk_source_name(dispc_clk_src),
3166 dss_feat_get_clk_source_name(dispc_clk_src));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003167
3168 seq_printf(s, "fck\t\t%-16lu\n", dispc_fclk_rate());
Sumit Semwal2a205f32010-12-02 11:27:12 +00003169
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003170 if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
3171 seq_printf(s, "- DISPC-CORE-CLK -\n");
3172 l = dispc_read_reg(DISPC_DIVISOR);
3173 lcd = FLD_GET(l, 23, 16);
3174
3175 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
3176 (dispc_fclk_rate()/lcd), lcd);
3177 }
Sumit Semwal2a205f32010-12-02 11:27:12 +00003178
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303179 dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD);
Taneja, Architea751592011-03-08 05:50:35 -06003180
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303181 if (dss_has_feature(FEAT_MGR_LCD2))
3182 dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD2);
3183 if (dss_has_feature(FEAT_MGR_LCD3))
3184 dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD3);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003185
3186 dispc_runtime_put();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003187}
3188
Tomi Valkeinene40402c2012-03-02 18:01:07 +02003189static void dispc_dump_regs(struct seq_file *s)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003190{
Archit Taneja4dd2da12011-08-05 19:06:01 +05303191 int i, j;
3192 const char *mgr_names[] = {
3193 [OMAP_DSS_CHANNEL_LCD] = "LCD",
3194 [OMAP_DSS_CHANNEL_DIGIT] = "TV",
3195 [OMAP_DSS_CHANNEL_LCD2] = "LCD2",
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303196 [OMAP_DSS_CHANNEL_LCD3] = "LCD3",
Archit Taneja4dd2da12011-08-05 19:06:01 +05303197 };
3198 const char *ovl_names[] = {
3199 [OMAP_DSS_GFX] = "GFX",
3200 [OMAP_DSS_VIDEO1] = "VID1",
3201 [OMAP_DSS_VIDEO2] = "VID2",
Archit Tanejab8c095b2011-09-13 18:20:33 +05303202 [OMAP_DSS_VIDEO3] = "VID3",
Archit Taneja4dd2da12011-08-05 19:06:01 +05303203 };
3204 const char **p_names;
3205
Archit Taneja9b372c22011-05-06 11:45:49 +05303206#define DUMPREG(r) seq_printf(s, "%-50s %08x\n", #r, dispc_read_reg(r))
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003207
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003208 if (dispc_runtime_get())
3209 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003210
Archit Taneja5010be82011-08-05 19:06:00 +05303211 /* DISPC common registers */
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003212 DUMPREG(DISPC_REVISION);
3213 DUMPREG(DISPC_SYSCONFIG);
3214 DUMPREG(DISPC_SYSSTATUS);
3215 DUMPREG(DISPC_IRQSTATUS);
3216 DUMPREG(DISPC_IRQENABLE);
3217 DUMPREG(DISPC_CONTROL);
3218 DUMPREG(DISPC_CONFIG);
3219 DUMPREG(DISPC_CAPABLE);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003220 DUMPREG(DISPC_LINE_STATUS);
3221 DUMPREG(DISPC_LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +05303222 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
3223 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003224 DUMPREG(DISPC_GLOBAL_ALPHA);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003225 if (dss_has_feature(FEAT_MGR_LCD2)) {
3226 DUMPREG(DISPC_CONTROL2);
3227 DUMPREG(DISPC_CONFIG2);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003228 }
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303229 if (dss_has_feature(FEAT_MGR_LCD3)) {
3230 DUMPREG(DISPC_CONTROL3);
3231 DUMPREG(DISPC_CONFIG3);
3232 }
Tomi Valkeinen29fceee2013-11-14 11:38:25 +02003233 if (dss_has_feature(FEAT_MFLAG))
3234 DUMPREG(DISPC_GLOBAL_MFLAG_ATTRIBUTE);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003235
Archit Taneja5010be82011-08-05 19:06:00 +05303236#undef DUMPREG
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003237
Archit Taneja5010be82011-08-05 19:06:00 +05303238#define DISPC_REG(i, name) name(i)
Archit Taneja4dd2da12011-08-05 19:06:01 +05303239#define DUMPREG(i, r) seq_printf(s, "%s(%s)%*s %08x\n", #r, p_names[i], \
Tomi Valkeinen311d5ce2012-09-28 13:58:14 +03003240 (int)(48 - strlen(#r) - strlen(p_names[i])), " ", \
Archit Taneja5010be82011-08-05 19:06:00 +05303241 dispc_read_reg(DISPC_REG(i, r)))
3242
Archit Taneja4dd2da12011-08-05 19:06:01 +05303243 p_names = mgr_names;
Archit Taneja5010be82011-08-05 19:06:00 +05303244
Archit Taneja4dd2da12011-08-05 19:06:01 +05303245 /* DISPC channel specific registers */
3246 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
3247 DUMPREG(i, DISPC_DEFAULT_COLOR);
3248 DUMPREG(i, DISPC_TRANS_COLOR);
3249 DUMPREG(i, DISPC_SIZE_MGR);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003250
Archit Taneja4dd2da12011-08-05 19:06:01 +05303251 if (i == OMAP_DSS_CHANNEL_DIGIT)
3252 continue;
Archit Taneja5010be82011-08-05 19:06:00 +05303253
Archit Taneja4dd2da12011-08-05 19:06:01 +05303254 DUMPREG(i, DISPC_DEFAULT_COLOR);
3255 DUMPREG(i, DISPC_TRANS_COLOR);
3256 DUMPREG(i, DISPC_TIMING_H);
3257 DUMPREG(i, DISPC_TIMING_V);
3258 DUMPREG(i, DISPC_POL_FREQ);
3259 DUMPREG(i, DISPC_DIVISORo);
3260 DUMPREG(i, DISPC_SIZE_MGR);
Archit Taneja5010be82011-08-05 19:06:00 +05303261
Archit Taneja4dd2da12011-08-05 19:06:01 +05303262 DUMPREG(i, DISPC_DATA_CYCLE1);
3263 DUMPREG(i, DISPC_DATA_CYCLE2);
3264 DUMPREG(i, DISPC_DATA_CYCLE3);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003265
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003266 if (dss_has_feature(FEAT_CPR)) {
Archit Taneja4dd2da12011-08-05 19:06:01 +05303267 DUMPREG(i, DISPC_CPR_COEF_R);
3268 DUMPREG(i, DISPC_CPR_COEF_G);
3269 DUMPREG(i, DISPC_CPR_COEF_B);
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003270 }
Sumit Semwal2a205f32010-12-02 11:27:12 +00003271 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003272
Archit Taneja4dd2da12011-08-05 19:06:01 +05303273 p_names = ovl_names;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003274
Archit Taneja4dd2da12011-08-05 19:06:01 +05303275 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
3276 DUMPREG(i, DISPC_OVL_BA0);
3277 DUMPREG(i, DISPC_OVL_BA1);
3278 DUMPREG(i, DISPC_OVL_POSITION);
3279 DUMPREG(i, DISPC_OVL_SIZE);
3280 DUMPREG(i, DISPC_OVL_ATTRIBUTES);
3281 DUMPREG(i, DISPC_OVL_FIFO_THRESHOLD);
3282 DUMPREG(i, DISPC_OVL_FIFO_SIZE_STATUS);
3283 DUMPREG(i, DISPC_OVL_ROW_INC);
3284 DUMPREG(i, DISPC_OVL_PIXEL_INC);
3285 if (dss_has_feature(FEAT_PRELOAD))
3286 DUMPREG(i, DISPC_OVL_PRELOAD);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003287
Archit Taneja4dd2da12011-08-05 19:06:01 +05303288 if (i == OMAP_DSS_GFX) {
3289 DUMPREG(i, DISPC_OVL_WINDOW_SKIP);
3290 DUMPREG(i, DISPC_OVL_TABLE_BA);
3291 continue;
3292 }
3293
3294 DUMPREG(i, DISPC_OVL_FIR);
3295 DUMPREG(i, DISPC_OVL_PICTURE_SIZE);
3296 DUMPREG(i, DISPC_OVL_ACCU0);
3297 DUMPREG(i, DISPC_OVL_ACCU1);
3298 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
3299 DUMPREG(i, DISPC_OVL_BA0_UV);
3300 DUMPREG(i, DISPC_OVL_BA1_UV);
3301 DUMPREG(i, DISPC_OVL_FIR2);
3302 DUMPREG(i, DISPC_OVL_ACCU2_0);
3303 DUMPREG(i, DISPC_OVL_ACCU2_1);
3304 }
3305 if (dss_has_feature(FEAT_ATTR2))
3306 DUMPREG(i, DISPC_OVL_ATTRIBUTES2);
3307 if (dss_has_feature(FEAT_PRELOAD))
3308 DUMPREG(i, DISPC_OVL_PRELOAD);
Tomi Valkeinen29fceee2013-11-14 11:38:25 +02003309 if (dss_has_feature(FEAT_MFLAG))
3310 DUMPREG(i, DISPC_OVL_MFLAG_THRESHOLD);
Archit Taneja5010be82011-08-05 19:06:00 +05303311 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003312
Archit Taneja5010be82011-08-05 19:06:00 +05303313#undef DISPC_REG
3314#undef DUMPREG
3315
3316#define DISPC_REG(plane, name, i) name(plane, i)
3317#define DUMPREG(plane, name, i) \
Archit Taneja4dd2da12011-08-05 19:06:01 +05303318 seq_printf(s, "%s_%d(%s)%*s %08x\n", #name, i, p_names[plane], \
Tomi Valkeinen311d5ce2012-09-28 13:58:14 +03003319 (int)(46 - strlen(#name) - strlen(p_names[plane])), " ", \
Archit Taneja5010be82011-08-05 19:06:00 +05303320 dispc_read_reg(DISPC_REG(plane, name, i)))
3321
Archit Taneja4dd2da12011-08-05 19:06:01 +05303322 /* Video pipeline coefficient registers */
Archit Taneja5010be82011-08-05 19:06:00 +05303323
Archit Taneja4dd2da12011-08-05 19:06:01 +05303324 /* start from OMAP_DSS_VIDEO1 */
3325 for (i = 1; i < dss_feat_get_num_ovls(); i++) {
3326 for (j = 0; j < 8; j++)
3327 DUMPREG(i, DISPC_OVL_FIR_COEF_H, j);
Archit Taneja5010be82011-08-05 19:06:00 +05303328
Archit Taneja4dd2da12011-08-05 19:06:01 +05303329 for (j = 0; j < 8; j++)
3330 DUMPREG(i, DISPC_OVL_FIR_COEF_HV, j);
Archit Taneja5010be82011-08-05 19:06:00 +05303331
Archit Taneja4dd2da12011-08-05 19:06:01 +05303332 for (j = 0; j < 5; j++)
3333 DUMPREG(i, DISPC_OVL_CONV_COEF, j);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003334
Archit Taneja4dd2da12011-08-05 19:06:01 +05303335 if (dss_has_feature(FEAT_FIR_COEF_V)) {
3336 for (j = 0; j < 8; j++)
3337 DUMPREG(i, DISPC_OVL_FIR_COEF_V, j);
3338 }
Amber Jainab5ca072011-05-19 19:47:53 +05303339
Archit Taneja4dd2da12011-08-05 19:06:01 +05303340 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
3341 for (j = 0; j < 8; j++)
3342 DUMPREG(i, DISPC_OVL_FIR_COEF_H2, j);
Amber Jainab5ca072011-05-19 19:47:53 +05303343
Archit Taneja4dd2da12011-08-05 19:06:01 +05303344 for (j = 0; j < 8; j++)
3345 DUMPREG(i, DISPC_OVL_FIR_COEF_HV2, j);
Amber Jainab5ca072011-05-19 19:47:53 +05303346
Archit Taneja4dd2da12011-08-05 19:06:01 +05303347 for (j = 0; j < 8; j++)
3348 DUMPREG(i, DISPC_OVL_FIR_COEF_V2, j);
3349 }
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003350 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003351
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003352 dispc_runtime_put();
Archit Taneja5010be82011-08-05 19:06:00 +05303353
3354#undef DISPC_REG
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003355#undef DUMPREG
3356}
3357
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003358/* calculate clock rates using dividers in cinfo */
3359int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
3360 struct dispc_clock_info *cinfo)
3361{
3362 if (cinfo->lck_div > 255 || cinfo->lck_div == 0)
3363 return -EINVAL;
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003364 if (cinfo->pck_div < 1 || cinfo->pck_div > 255)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003365 return -EINVAL;
3366
3367 cinfo->lck = dispc_fclk_rate / cinfo->lck_div;
3368 cinfo->pck = cinfo->lck / cinfo->pck_div;
3369
3370 return 0;
3371}
3372
Tomi Valkeinen7c284e62013-03-05 16:32:08 +02003373bool dispc_div_calc(unsigned long dispc,
3374 unsigned long pck_min, unsigned long pck_max,
3375 dispc_div_calc_func func, void *data)
3376{
3377 int lckd, lckd_start, lckd_stop;
3378 int pckd, pckd_start, pckd_stop;
3379 unsigned long pck, lck;
3380 unsigned long lck_max;
3381 unsigned long pckd_hw_min, pckd_hw_max;
3382 unsigned min_fck_per_pck;
3383 unsigned long fck;
3384
3385#ifdef CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK
3386 min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
3387#else
3388 min_fck_per_pck = 0;
3389#endif
3390
3391 pckd_hw_min = dss_feat_get_param_min(FEAT_PARAM_DSS_PCD);
3392 pckd_hw_max = dss_feat_get_param_max(FEAT_PARAM_DSS_PCD);
3393
3394 lck_max = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
3395
3396 pck_min = pck_min ? pck_min : 1;
3397 pck_max = pck_max ? pck_max : ULONG_MAX;
3398
3399 lckd_start = max(DIV_ROUND_UP(dispc, lck_max), 1ul);
3400 lckd_stop = min(dispc / pck_min, 255ul);
3401
3402 for (lckd = lckd_start; lckd <= lckd_stop; ++lckd) {
3403 lck = dispc / lckd;
3404
3405 pckd_start = max(DIV_ROUND_UP(lck, pck_max), pckd_hw_min);
3406 pckd_stop = min(lck / pck_min, pckd_hw_max);
3407
3408 for (pckd = pckd_start; pckd <= pckd_stop; ++pckd) {
3409 pck = lck / pckd;
3410
3411 /*
3412 * For OMAP2/3 the DISPC fclk is the same as LCD's logic
3413 * clock, which means we're configuring DISPC fclk here
3414 * also. Thus we need to use the calculated lck. For
3415 * OMAP4+ the DISPC fclk is a separate clock.
3416 */
3417 if (dss_has_feature(FEAT_CORE_CLK_DIV))
3418 fck = dispc_core_clk_rate();
3419 else
3420 fck = lck;
3421
3422 if (fck < pck * min_fck_per_pck)
3423 continue;
3424
3425 if (func(lckd, pckd, lck, pck, data))
3426 return true;
3427 }
3428 }
3429
3430 return false;
3431}
3432
Archit Tanejaf0d08f82012-06-29 14:00:54 +05303433void dispc_mgr_set_clock_div(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +02003434 const struct dispc_clock_info *cinfo)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003435{
3436 DSSDBG("lck = %lu (%u)\n", cinfo->lck, cinfo->lck_div);
3437 DSSDBG("pck = %lu (%u)\n", cinfo->pck, cinfo->pck_div);
3438
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003439 dispc_mgr_set_lcd_divisor(channel, cinfo->lck_div, cinfo->pck_div);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003440}
3441
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003442int dispc_mgr_get_clock_div(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00003443 struct dispc_clock_info *cinfo)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003444{
3445 unsigned long fck;
3446
3447 fck = dispc_fclk_rate();
3448
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06003449 cinfo->lck_div = REG_GET(DISPC_DIVISORo(channel), 23, 16);
3450 cinfo->pck_div = REG_GET(DISPC_DIVISORo(channel), 7, 0);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003451
3452 cinfo->lck = fck / cinfo->lck_div;
3453 cinfo->pck = cinfo->lck / cinfo->pck_div;
3454
3455 return 0;
3456}
3457
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003458u32 dispc_read_irqstatus(void)
3459{
3460 return dispc_read_reg(DISPC_IRQSTATUS);
3461}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003462EXPORT_SYMBOL(dispc_read_irqstatus);
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003463
3464void dispc_clear_irqstatus(u32 mask)
3465{
3466 dispc_write_reg(DISPC_IRQSTATUS, mask);
3467}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003468EXPORT_SYMBOL(dispc_clear_irqstatus);
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003469
3470u32 dispc_read_irqenable(void)
3471{
3472 return dispc_read_reg(DISPC_IRQENABLE);
3473}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003474EXPORT_SYMBOL(dispc_read_irqenable);
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003475
3476void dispc_write_irqenable(u32 mask)
3477{
3478 u32 old_mask = dispc_read_reg(DISPC_IRQENABLE);
3479
3480 /* clear the irqstatus for newly enabled irqs */
3481 dispc_clear_irqstatus((mask ^ old_mask) & mask);
3482
3483 dispc_write_reg(DISPC_IRQENABLE, mask);
3484}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003485EXPORT_SYMBOL(dispc_write_irqenable);
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003486
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003487void dispc_enable_sidle(void)
3488{
3489 REG_FLD_MOD(DISPC_SYSCONFIG, 2, 4, 3); /* SIDLEMODE: smart idle */
3490}
3491
3492void dispc_disable_sidle(void)
3493{
3494 REG_FLD_MOD(DISPC_SYSCONFIG, 1, 4, 3); /* SIDLEMODE: no idle */
3495}
3496
3497static void _omap_dispc_initial_config(void)
3498{
3499 u32 l;
3500
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003501 /* Exclusively enable DISPC_CORE_CLK and set divider to 1 */
3502 if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
3503 l = dispc_read_reg(DISPC_DIVISOR);
3504 /* Use DISPC_DIVISOR.LCD, instead of DISPC_DIVISOR1.LCD */
3505 l = FLD_MOD(l, 1, 0, 0);
3506 l = FLD_MOD(l, 1, 23, 16);
3507 dispc_write_reg(DISPC_DIVISOR, l);
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +02003508
3509 dispc.core_clk_rate = dispc_fclk_rate();
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003510 }
3511
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003512 /* FUNCGATED */
Archit Taneja6ced40b2010-12-02 11:27:13 +00003513 if (dss_has_feature(FEAT_FUNCGATED))
3514 REG_FLD_MOD(DISPC_CONFIG, 1, 9, 9);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003515
Archit Taneja6e5264b2012-09-11 12:04:47 +05303516 dispc_setup_color_conv_coef();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003517
3518 dispc_set_loadmode(OMAP_DSS_LOAD_FRAME_ONLY);
3519
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003520 dispc_init_fifos();
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03003521
3522 dispc_configure_burst_sizes();
Archit Taneja54128702011-09-08 11:29:17 +05303523
3524 dispc_ovl_enable_zorder_planes();
Archit Tanejad0df9a22013-03-26 19:15:25 +05303525
3526 if (dispc.feat->mstandby_workaround)
3527 REG_FLD_MOD(DISPC_MSTANDBY_CTRL, 1, 0, 0);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003528}
3529
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303530static const struct dispc_features omap24xx_dispc_feats __initconst = {
3531 .sw_start = 5,
3532 .fp_start = 15,
3533 .bp_start = 27,
3534 .sw_max = 64,
3535 .vp_max = 255,
3536 .hp_max = 256,
Archit Taneja33b89922012-11-14 13:50:15 +05303537 .mgr_width_start = 10,
3538 .mgr_height_start = 26,
3539 .mgr_width_max = 2048,
3540 .mgr_height_max = 2048,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303541 .max_lcd_pclk = 66500000,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303542 .calc_scaling = dispc_ovl_calc_scaling_24xx,
3543 .calc_core_clk = calc_core_clk_24xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003544 .num_fifos = 3,
Tomi Valkeinencffa9472012-11-08 10:01:33 +02003545 .no_framedone_tv = true,
Archit Taneja8bc65552013-12-17 16:40:21 +05303546 .set_max_preload = false,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303547};
3548
3549static const struct dispc_features omap34xx_rev1_0_dispc_feats __initconst = {
3550 .sw_start = 5,
3551 .fp_start = 15,
3552 .bp_start = 27,
3553 .sw_max = 64,
3554 .vp_max = 255,
3555 .hp_max = 256,
Archit Taneja33b89922012-11-14 13:50:15 +05303556 .mgr_width_start = 10,
3557 .mgr_height_start = 26,
3558 .mgr_width_max = 2048,
3559 .mgr_height_max = 2048,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303560 .max_lcd_pclk = 173000000,
3561 .max_tv_pclk = 59000000,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303562 .calc_scaling = dispc_ovl_calc_scaling_34xx,
3563 .calc_core_clk = calc_core_clk_34xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003564 .num_fifos = 3,
Tomi Valkeinencffa9472012-11-08 10:01:33 +02003565 .no_framedone_tv = true,
Archit Taneja8bc65552013-12-17 16:40:21 +05303566 .set_max_preload = false,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303567};
3568
3569static const struct dispc_features omap34xx_rev3_0_dispc_feats __initconst = {
3570 .sw_start = 7,
3571 .fp_start = 19,
3572 .bp_start = 31,
3573 .sw_max = 256,
3574 .vp_max = 4095,
3575 .hp_max = 4096,
Archit Taneja33b89922012-11-14 13:50:15 +05303576 .mgr_width_start = 10,
3577 .mgr_height_start = 26,
3578 .mgr_width_max = 2048,
3579 .mgr_height_max = 2048,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303580 .max_lcd_pclk = 173000000,
3581 .max_tv_pclk = 59000000,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303582 .calc_scaling = dispc_ovl_calc_scaling_34xx,
3583 .calc_core_clk = calc_core_clk_34xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003584 .num_fifos = 3,
Tomi Valkeinencffa9472012-11-08 10:01:33 +02003585 .no_framedone_tv = true,
Archit Taneja8bc65552013-12-17 16:40:21 +05303586 .set_max_preload = false,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303587};
3588
3589static const struct dispc_features omap44xx_dispc_feats __initconst = {
3590 .sw_start = 7,
3591 .fp_start = 19,
3592 .bp_start = 31,
3593 .sw_max = 256,
3594 .vp_max = 4095,
3595 .hp_max = 4096,
Archit Taneja33b89922012-11-14 13:50:15 +05303596 .mgr_width_start = 10,
3597 .mgr_height_start = 26,
3598 .mgr_width_max = 2048,
3599 .mgr_height_max = 2048,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303600 .max_lcd_pclk = 170000000,
3601 .max_tv_pclk = 185625000,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303602 .calc_scaling = dispc_ovl_calc_scaling_44xx,
3603 .calc_core_clk = calc_core_clk_44xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003604 .num_fifos = 5,
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +03003605 .gfx_fifo_workaround = true,
Archit Taneja8bc65552013-12-17 16:40:21 +05303606 .set_max_preload = true,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303607};
3608
Archit Taneja264236f2012-11-14 13:50:16 +05303609static const struct dispc_features omap54xx_dispc_feats __initconst = {
3610 .sw_start = 7,
3611 .fp_start = 19,
3612 .bp_start = 31,
3613 .sw_max = 256,
3614 .vp_max = 4095,
3615 .hp_max = 4096,
3616 .mgr_width_start = 11,
3617 .mgr_height_start = 27,
3618 .mgr_width_max = 4096,
3619 .mgr_height_max = 4096,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303620 .max_lcd_pclk = 170000000,
3621 .max_tv_pclk = 186000000,
Archit Taneja264236f2012-11-14 13:50:16 +05303622 .calc_scaling = dispc_ovl_calc_scaling_44xx,
3623 .calc_core_clk = calc_core_clk_44xx,
3624 .num_fifos = 5,
3625 .gfx_fifo_workaround = true,
Archit Tanejad0df9a22013-03-26 19:15:25 +05303626 .mstandby_workaround = true,
Archit Taneja8bc65552013-12-17 16:40:21 +05303627 .set_max_preload = true,
Archit Taneja264236f2012-11-14 13:50:16 +05303628};
3629
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003630static int __init dispc_init_features(struct platform_device *pdev)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303631{
3632 const struct dispc_features *src;
3633 struct dispc_features *dst;
3634
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003635 dst = devm_kzalloc(&pdev->dev, sizeof(*dst), GFP_KERNEL);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303636 if (!dst) {
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003637 dev_err(&pdev->dev, "Failed to allocate DISPC Features\n");
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303638 return -ENOMEM;
3639 }
3640
Tomi Valkeinenb2c7d542012-10-18 13:46:29 +03003641 switch (omapdss_get_version()) {
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003642 case OMAPDSS_VER_OMAP24xx:
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303643 src = &omap24xx_dispc_feats;
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003644 break;
3645
3646 case OMAPDSS_VER_OMAP34xx_ES1:
3647 src = &omap34xx_rev1_0_dispc_feats;
3648 break;
3649
3650 case OMAPDSS_VER_OMAP34xx_ES3:
3651 case OMAPDSS_VER_OMAP3630:
3652 case OMAPDSS_VER_AM35xx:
3653 src = &omap34xx_rev3_0_dispc_feats;
3654 break;
3655
3656 case OMAPDSS_VER_OMAP4430_ES1:
3657 case OMAPDSS_VER_OMAP4430_ES2:
3658 case OMAPDSS_VER_OMAP4:
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303659 src = &omap44xx_dispc_feats;
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003660 break;
3661
3662 case OMAPDSS_VER_OMAP5:
Archit Taneja264236f2012-11-14 13:50:16 +05303663 src = &omap54xx_dispc_feats;
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003664 break;
3665
3666 default:
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303667 return -ENODEV;
3668 }
3669
3670 memcpy(dst, src, sizeof(*dst));
3671 dispc.feat = dst;
3672
3673 return 0;
3674}
3675
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03003676static irqreturn_t dispc_irq_handler(int irq, void *arg)
3677{
3678 if (!dispc.is_enabled)
3679 return IRQ_NONE;
3680
3681 return dispc.user_handler(irq, dispc.user_data);
3682}
3683
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03003684int dispc_request_irq(irq_handler_t handler, void *dev_id)
3685{
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03003686 int r;
3687
3688 if (dispc.user_handler != NULL)
3689 return -EBUSY;
3690
3691 dispc.user_handler = handler;
3692 dispc.user_data = dev_id;
3693
3694 /* ensure the dispc_irq_handler sees the values above */
3695 smp_wmb();
3696
3697 r = devm_request_irq(&dispc.pdev->dev, dispc.irq, dispc_irq_handler,
3698 IRQF_SHARED, "OMAP DISPC", &dispc);
3699 if (r) {
3700 dispc.user_handler = NULL;
3701 dispc.user_data = NULL;
3702 }
3703
3704 return r;
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03003705}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003706EXPORT_SYMBOL(dispc_request_irq);
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03003707
3708void dispc_free_irq(void *dev_id)
3709{
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03003710 devm_free_irq(&dispc.pdev->dev, dispc.irq, &dispc);
3711
3712 dispc.user_handler = NULL;
3713 dispc.user_data = NULL;
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03003714}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003715EXPORT_SYMBOL(dispc_free_irq);
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03003716
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003717/* DISPC HW IP initialisation */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02003718static int __init omap_dispchw_probe(struct platform_device *pdev)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003719{
3720 u32 rev;
archit tanejaaffe3602011-02-23 08:41:03 +00003721 int r = 0;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003722 struct resource *dispc_mem;
3723
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003724 dispc.pdev = pdev;
3725
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003726 r = dispc_init_features(dispc.pdev);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303727 if (r)
3728 return r;
3729
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003730 dispc_mem = platform_get_resource(dispc.pdev, IORESOURCE_MEM, 0);
3731 if (!dispc_mem) {
3732 DSSERR("can't get IORESOURCE_MEM DISPC\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003733 return -EINVAL;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003734 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003735
Julia Lawall6e2a14d2012-01-24 14:00:45 +01003736 dispc.base = devm_ioremap(&pdev->dev, dispc_mem->start,
3737 resource_size(dispc_mem));
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003738 if (!dispc.base) {
3739 DSSERR("can't ioremap DISPC\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003740 return -ENOMEM;
archit tanejaaffe3602011-02-23 08:41:03 +00003741 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003742
archit tanejaaffe3602011-02-23 08:41:03 +00003743 dispc.irq = platform_get_irq(dispc.pdev, 0);
3744 if (dispc.irq < 0) {
3745 DSSERR("platform_get_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003746 return -ENODEV;
archit tanejaaffe3602011-02-23 08:41:03 +00003747 }
3748
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003749 pm_runtime_enable(&pdev->dev);
3750
3751 r = dispc_runtime_get();
3752 if (r)
3753 goto err_runtime_get;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003754
3755 _omap_dispc_initial_config();
3756
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003757 rev = dispc_read_reg(DISPC_REVISION);
Sumit Semwala06b62f2011-01-24 06:22:03 +00003758 dev_dbg(&pdev->dev, "OMAP DISPC rev %d.%d\n",
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003759 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
3760
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003761 dispc_runtime_put();
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003762
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +03003763 dss_init_overlay_managers();
3764
Tomi Valkeinene40402c2012-03-02 18:01:07 +02003765 dss_debugfs_create_file("dispc", dispc_dump_regs);
3766
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003767 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003768
3769err_runtime_get:
3770 pm_runtime_disable(&pdev->dev);
archit tanejaaffe3602011-02-23 08:41:03 +00003771 return r;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003772}
3773
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02003774static int __exit omap_dispchw_remove(struct platform_device *pdev)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003775{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003776 pm_runtime_disable(&pdev->dev);
3777
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +03003778 dss_uninit_overlay_managers();
3779
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003780 return 0;
3781}
3782
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003783static int dispc_runtime_suspend(struct device *dev)
3784{
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03003785 dispc.is_enabled = false;
3786 /* ensure the dispc_irq_handler sees the is_enabled value */
3787 smp_wmb();
3788 /* wait for current handler to finish before turning the DISPC off */
3789 synchronize_irq(dispc.irq);
3790
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003791 dispc_save_context();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003792
3793 return 0;
3794}
3795
3796static int dispc_runtime_resume(struct device *dev)
3797{
Tomi Valkeinen9229b512014-02-14 09:37:09 +02003798 /*
3799 * The reset value for load mode is 0 (OMAP_DSS_LOAD_CLUT_AND_FRAME)
3800 * but we always initialize it to 2 (OMAP_DSS_LOAD_FRAME_ONLY) in
3801 * _omap_dispc_initial_config(). We can thus use it to detect if
3802 * we have lost register context.
3803 */
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03003804 if (REG_GET(DISPC_CONFIG, 2, 1) != OMAP_DSS_LOAD_FRAME_ONLY) {
3805 _omap_dispc_initial_config();
Tomi Valkeinen9229b512014-02-14 09:37:09 +02003806
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03003807 dispc_restore_context();
3808 }
Tomi Valkeinenbe07dcd72013-11-21 16:01:40 +02003809
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03003810 dispc.is_enabled = true;
3811 /* ensure the dispc_irq_handler sees the is_enabled value */
3812 smp_wmb();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003813
3814 return 0;
3815}
3816
3817static const struct dev_pm_ops dispc_pm_ops = {
3818 .runtime_suspend = dispc_runtime_suspend,
3819 .runtime_resume = dispc_runtime_resume,
3820};
3821
Tomi Valkeinend7977f82013-12-17 11:54:02 +02003822static const struct of_device_id dispc_of_match[] = {
3823 { .compatible = "ti,omap2-dispc", },
3824 { .compatible = "ti,omap3-dispc", },
3825 { .compatible = "ti,omap4-dispc", },
3826 {},
3827};
3828
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003829static struct platform_driver omap_dispchw_driver = {
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02003830 .remove = __exit_p(omap_dispchw_remove),
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003831 .driver = {
3832 .name = "omapdss_dispc",
3833 .owner = THIS_MODULE,
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003834 .pm = &dispc_pm_ops,
Tomi Valkeinend7977f82013-12-17 11:54:02 +02003835 .of_match_table = dispc_of_match,
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003836 },
3837};
3838
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02003839int __init dispc_init_platform_driver(void)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003840{
Tomi Valkeinen11436e12012-03-07 12:53:18 +02003841 return platform_driver_probe(&omap_dispchw_driver, omap_dispchw_probe);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003842}
3843
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02003844void __exit dispc_uninit_platform_driver(void)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003845{
Tomi Valkeinen04c742c2012-02-23 15:32:37 +02003846 platform_driver_unregister(&omap_dispchw_driver);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003847}