blob: c034413a1584100481d2c0fb3d895801a9c6c5ae [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080042#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043
Daniel Vetter3dec0092010-08-20 21:40:52 +020044static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010045static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080046
Jesse Barnesf1f644d2013-06-27 00:39:25 +030047static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
48 struct intel_crtc_config *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030049static void ironlake_pch_clock_get(struct intel_crtc *crtc,
50 struct intel_crtc_config *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030051
Damien Lespiaue7457a92013-08-08 22:28:59 +010052static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
53 int x, int y, struct drm_framebuffer *old_fb);
54
55
Jesse Barnes79e53942008-11-07 14:24:08 -080056typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040057 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080058} intel_range_t;
59
60typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040061 int dot_limit;
62 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080063} intel_p2_t;
64
Ma Lingd4906092009-03-18 20:13:27 +080065typedef struct intel_limit intel_limit_t;
66struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040067 intel_range_t dot, vco, n, m, m1, m2, p, p1;
68 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +080069};
Jesse Barnes79e53942008-11-07 14:24:08 -080070
Daniel Vetterd2acd212012-10-20 20:57:43 +020071int
72intel_pch_rawclk(struct drm_device *dev)
73{
74 struct drm_i915_private *dev_priv = dev->dev_private;
75
76 WARN_ON(!HAS_PCH_SPLIT(dev));
77
78 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
79}
80
Chris Wilson021357a2010-09-07 20:54:59 +010081static inline u32 /* units of 100MHz */
82intel_fdi_link_freq(struct drm_device *dev)
83{
Chris Wilson8b99e682010-10-13 09:59:17 +010084 if (IS_GEN5(dev)) {
85 struct drm_i915_private *dev_priv = dev->dev_private;
86 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
87 } else
88 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +010089}
90
Daniel Vetter5d536e22013-07-06 12:52:06 +020091static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -040092 .dot = { .min = 25000, .max = 350000 },
93 .vco = { .min = 930000, .max = 1400000 },
94 .n = { .min = 3, .max = 16 },
95 .m = { .min = 96, .max = 140 },
96 .m1 = { .min = 18, .max = 26 },
97 .m2 = { .min = 6, .max = 16 },
98 .p = { .min = 4, .max = 128 },
99 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700100 .p2 = { .dot_limit = 165000,
101 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700102};
103
Daniel Vetter5d536e22013-07-06 12:52:06 +0200104static const intel_limit_t intel_limits_i8xx_dvo = {
105 .dot = { .min = 25000, .max = 350000 },
106 .vco = { .min = 930000, .max = 1400000 },
107 .n = { .min = 3, .max = 16 },
108 .m = { .min = 96, .max = 140 },
109 .m1 = { .min = 18, .max = 26 },
110 .m2 = { .min = 6, .max = 16 },
111 .p = { .min = 4, .max = 128 },
112 .p1 = { .min = 2, .max = 33 },
113 .p2 = { .dot_limit = 165000,
114 .p2_slow = 4, .p2_fast = 4 },
115};
116
Keith Packarde4b36692009-06-05 19:22:17 -0700117static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400118 .dot = { .min = 25000, .max = 350000 },
119 .vco = { .min = 930000, .max = 1400000 },
120 .n = { .min = 3, .max = 16 },
121 .m = { .min = 96, .max = 140 },
122 .m1 = { .min = 18, .max = 26 },
123 .m2 = { .min = 6, .max = 16 },
124 .p = { .min = 4, .max = 128 },
125 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700126 .p2 = { .dot_limit = 165000,
127 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700128};
Eric Anholt273e27c2011-03-30 13:01:10 -0700129
Keith Packarde4b36692009-06-05 19:22:17 -0700130static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400131 .dot = { .min = 20000, .max = 400000 },
132 .vco = { .min = 1400000, .max = 2800000 },
133 .n = { .min = 1, .max = 6 },
134 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100135 .m1 = { .min = 8, .max = 18 },
136 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400137 .p = { .min = 5, .max = 80 },
138 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700139 .p2 = { .dot_limit = 200000,
140 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700141};
142
143static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400144 .dot = { .min = 20000, .max = 400000 },
145 .vco = { .min = 1400000, .max = 2800000 },
146 .n = { .min = 1, .max = 6 },
147 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100148 .m1 = { .min = 8, .max = 18 },
149 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400150 .p = { .min = 7, .max = 98 },
151 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700152 .p2 = { .dot_limit = 112000,
153 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700154};
155
Eric Anholt273e27c2011-03-30 13:01:10 -0700156
Keith Packarde4b36692009-06-05 19:22:17 -0700157static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700158 .dot = { .min = 25000, .max = 270000 },
159 .vco = { .min = 1750000, .max = 3500000},
160 .n = { .min = 1, .max = 4 },
161 .m = { .min = 104, .max = 138 },
162 .m1 = { .min = 17, .max = 23 },
163 .m2 = { .min = 5, .max = 11 },
164 .p = { .min = 10, .max = 30 },
165 .p1 = { .min = 1, .max = 3},
166 .p2 = { .dot_limit = 270000,
167 .p2_slow = 10,
168 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800169 },
Keith Packarde4b36692009-06-05 19:22:17 -0700170};
171
172static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700173 .dot = { .min = 22000, .max = 400000 },
174 .vco = { .min = 1750000, .max = 3500000},
175 .n = { .min = 1, .max = 4 },
176 .m = { .min = 104, .max = 138 },
177 .m1 = { .min = 16, .max = 23 },
178 .m2 = { .min = 5, .max = 11 },
179 .p = { .min = 5, .max = 80 },
180 .p1 = { .min = 1, .max = 8},
181 .p2 = { .dot_limit = 165000,
182 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700183};
184
185static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700186 .dot = { .min = 20000, .max = 115000 },
187 .vco = { .min = 1750000, .max = 3500000 },
188 .n = { .min = 1, .max = 3 },
189 .m = { .min = 104, .max = 138 },
190 .m1 = { .min = 17, .max = 23 },
191 .m2 = { .min = 5, .max = 11 },
192 .p = { .min = 28, .max = 112 },
193 .p1 = { .min = 2, .max = 8 },
194 .p2 = { .dot_limit = 0,
195 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800196 },
Keith Packarde4b36692009-06-05 19:22:17 -0700197};
198
199static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700200 .dot = { .min = 80000, .max = 224000 },
201 .vco = { .min = 1750000, .max = 3500000 },
202 .n = { .min = 1, .max = 3 },
203 .m = { .min = 104, .max = 138 },
204 .m1 = { .min = 17, .max = 23 },
205 .m2 = { .min = 5, .max = 11 },
206 .p = { .min = 14, .max = 42 },
207 .p1 = { .min = 2, .max = 6 },
208 .p2 = { .dot_limit = 0,
209 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800210 },
Keith Packarde4b36692009-06-05 19:22:17 -0700211};
212
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500213static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400214 .dot = { .min = 20000, .max = 400000},
215 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700216 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400217 .n = { .min = 3, .max = 6 },
218 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700219 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400220 .m1 = { .min = 0, .max = 0 },
221 .m2 = { .min = 0, .max = 254 },
222 .p = { .min = 5, .max = 80 },
223 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700224 .p2 = { .dot_limit = 200000,
225 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700226};
227
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500228static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400229 .dot = { .min = 20000, .max = 400000 },
230 .vco = { .min = 1700000, .max = 3500000 },
231 .n = { .min = 3, .max = 6 },
232 .m = { .min = 2, .max = 256 },
233 .m1 = { .min = 0, .max = 0 },
234 .m2 = { .min = 0, .max = 254 },
235 .p = { .min = 7, .max = 112 },
236 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700237 .p2 = { .dot_limit = 112000,
238 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700239};
240
Eric Anholt273e27c2011-03-30 13:01:10 -0700241/* Ironlake / Sandybridge
242 *
243 * We calculate clock using (register_value + 2) for N/M1/M2, so here
244 * the range value for them is (actual_value - 2).
245 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800246static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700247 .dot = { .min = 25000, .max = 350000 },
248 .vco = { .min = 1760000, .max = 3510000 },
249 .n = { .min = 1, .max = 5 },
250 .m = { .min = 79, .max = 127 },
251 .m1 = { .min = 12, .max = 22 },
252 .m2 = { .min = 5, .max = 9 },
253 .p = { .min = 5, .max = 80 },
254 .p1 = { .min = 1, .max = 8 },
255 .p2 = { .dot_limit = 225000,
256 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700257};
258
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800259static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700260 .dot = { .min = 25000, .max = 350000 },
261 .vco = { .min = 1760000, .max = 3510000 },
262 .n = { .min = 1, .max = 3 },
263 .m = { .min = 79, .max = 118 },
264 .m1 = { .min = 12, .max = 22 },
265 .m2 = { .min = 5, .max = 9 },
266 .p = { .min = 28, .max = 112 },
267 .p1 = { .min = 2, .max = 8 },
268 .p2 = { .dot_limit = 225000,
269 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800270};
271
272static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700273 .dot = { .min = 25000, .max = 350000 },
274 .vco = { .min = 1760000, .max = 3510000 },
275 .n = { .min = 1, .max = 3 },
276 .m = { .min = 79, .max = 127 },
277 .m1 = { .min = 12, .max = 22 },
278 .m2 = { .min = 5, .max = 9 },
279 .p = { .min = 14, .max = 56 },
280 .p1 = { .min = 2, .max = 8 },
281 .p2 = { .dot_limit = 225000,
282 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800283};
284
Eric Anholt273e27c2011-03-30 13:01:10 -0700285/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800286static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700287 .dot = { .min = 25000, .max = 350000 },
288 .vco = { .min = 1760000, .max = 3510000 },
289 .n = { .min = 1, .max = 2 },
290 .m = { .min = 79, .max = 126 },
291 .m1 = { .min = 12, .max = 22 },
292 .m2 = { .min = 5, .max = 9 },
293 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400294 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700295 .p2 = { .dot_limit = 225000,
296 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800297};
298
299static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700300 .dot = { .min = 25000, .max = 350000 },
301 .vco = { .min = 1760000, .max = 3510000 },
302 .n = { .min = 1, .max = 3 },
303 .m = { .min = 79, .max = 126 },
304 .m1 = { .min = 12, .max = 22 },
305 .m2 = { .min = 5, .max = 9 },
306 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400307 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700308 .p2 = { .dot_limit = 225000,
309 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800310};
311
Ville Syrjälädc730512013-09-24 21:26:30 +0300312static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300313 /*
314 * These are the data rate limits (measured in fast clocks)
315 * since those are the strictest limits we have. The fast
316 * clock and actual rate limits are more relaxed, so checking
317 * them would make no difference.
318 */
319 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200320 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700321 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700322 .m1 = { .min = 2, .max = 3 },
323 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300324 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300325 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700326};
327
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300328static void vlv_clock(int refclk, intel_clock_t *clock)
329{
330 clock->m = clock->m1 * clock->m2;
331 clock->p = clock->p1 * clock->p2;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300332 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
333 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300334}
335
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300336/**
337 * Returns whether any output on the specified pipe is of the specified type
338 */
339static bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
340{
341 struct drm_device *dev = crtc->dev;
342 struct intel_encoder *encoder;
343
344 for_each_encoder_on_crtc(dev, crtc, encoder)
345 if (encoder->type == type)
346 return true;
347
348 return false;
349}
350
Chris Wilson1b894b52010-12-14 20:04:54 +0000351static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
352 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800353{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800354 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800355 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800356
357 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100358 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000359 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800360 limit = &intel_limits_ironlake_dual_lvds_100m;
361 else
362 limit = &intel_limits_ironlake_dual_lvds;
363 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000364 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800365 limit = &intel_limits_ironlake_single_lvds_100m;
366 else
367 limit = &intel_limits_ironlake_single_lvds;
368 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200369 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800370 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800371
372 return limit;
373}
374
Ma Ling044c7c42009-03-18 20:13:23 +0800375static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
376{
377 struct drm_device *dev = crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800378 const intel_limit_t *limit;
379
380 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100381 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700382 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800383 else
Keith Packarde4b36692009-06-05 19:22:17 -0700384 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800385 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
386 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700387 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800388 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700389 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800390 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700391 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800392
393 return limit;
394}
395
Chris Wilson1b894b52010-12-14 20:04:54 +0000396static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800397{
398 struct drm_device *dev = crtc->dev;
399 const intel_limit_t *limit;
400
Eric Anholtbad720f2009-10-22 16:11:14 -0700401 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000402 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800403 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800404 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500405 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800406 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500407 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800408 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500409 limit = &intel_limits_pineview_sdvo;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700410 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300411 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100412 } else if (!IS_GEN2(dev)) {
413 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
414 limit = &intel_limits_i9xx_lvds;
415 else
416 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800417 } else {
418 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700419 limit = &intel_limits_i8xx_lvds;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200420 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700421 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200422 else
423 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800424 }
425 return limit;
426}
427
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500428/* m1 is reserved as 0 in Pineview, n is a ring counter */
429static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800430{
Shaohua Li21778322009-02-23 15:19:16 +0800431 clock->m = clock->m2 + 2;
432 clock->p = clock->p1 * clock->p2;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300433 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
434 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Shaohua Li21778322009-02-23 15:19:16 +0800435}
436
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200437static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
438{
439 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
440}
441
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200442static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800443{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200444 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800445 clock->p = clock->p1 * clock->p2;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300446 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
447 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Jesse Barnes79e53942008-11-07 14:24:08 -0800448}
449
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800450#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800451/**
452 * Returns whether the given set of divisors are valid for a given refclk with
453 * the given connectors.
454 */
455
Chris Wilson1b894b52010-12-14 20:04:54 +0000456static bool intel_PLL_is_valid(struct drm_device *dev,
457 const intel_limit_t *limit,
458 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800459{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300460 if (clock->n < limit->n.min || limit->n.max < clock->n)
461 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800462 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400463 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800464 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400465 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800466 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400467 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300468
469 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
470 if (clock->m1 <= clock->m2)
471 INTELPllInvalid("m1 <= m2\n");
472
473 if (!IS_VALLEYVIEW(dev)) {
474 if (clock->p < limit->p.min || limit->p.max < clock->p)
475 INTELPllInvalid("p out of range\n");
476 if (clock->m < limit->m.min || limit->m.max < clock->m)
477 INTELPllInvalid("m out of range\n");
478 }
479
Jesse Barnes79e53942008-11-07 14:24:08 -0800480 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400481 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800482 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
483 * connector, etc., rather than just a single range.
484 */
485 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400486 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800487
488 return true;
489}
490
Ma Lingd4906092009-03-18 20:13:27 +0800491static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200492i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800493 int target, int refclk, intel_clock_t *match_clock,
494 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800495{
496 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800497 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800498 int err = target;
499
Daniel Vettera210b022012-11-26 17:22:08 +0100500 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800501 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100502 * For LVDS just rely on its current settings for dual-channel.
503 * We haven't figured out how to reliably set up different
504 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800505 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100506 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800507 clock.p2 = limit->p2.p2_fast;
508 else
509 clock.p2 = limit->p2.p2_slow;
510 } else {
511 if (target < limit->p2.dot_limit)
512 clock.p2 = limit->p2.p2_slow;
513 else
514 clock.p2 = limit->p2.p2_fast;
515 }
516
Akshay Joshi0206e352011-08-16 15:34:10 -0400517 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800518
Zhao Yakui42158662009-11-20 11:24:18 +0800519 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
520 clock.m1++) {
521 for (clock.m2 = limit->m2.min;
522 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200523 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800524 break;
525 for (clock.n = limit->n.min;
526 clock.n <= limit->n.max; clock.n++) {
527 for (clock.p1 = limit->p1.min;
528 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800529 int this_err;
530
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200531 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000532 if (!intel_PLL_is_valid(dev, limit,
533 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800534 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800535 if (match_clock &&
536 clock.p != match_clock->p)
537 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800538
539 this_err = abs(clock.dot - target);
540 if (this_err < err) {
541 *best_clock = clock;
542 err = this_err;
543 }
544 }
545 }
546 }
547 }
548
549 return (err != target);
550}
551
Ma Lingd4906092009-03-18 20:13:27 +0800552static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200553pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
554 int target, int refclk, intel_clock_t *match_clock,
555 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200556{
557 struct drm_device *dev = crtc->dev;
558 intel_clock_t clock;
559 int err = target;
560
561 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
562 /*
563 * For LVDS just rely on its current settings for dual-channel.
564 * We haven't figured out how to reliably set up different
565 * single/dual channel state, if we even can.
566 */
567 if (intel_is_dual_link_lvds(dev))
568 clock.p2 = limit->p2.p2_fast;
569 else
570 clock.p2 = limit->p2.p2_slow;
571 } else {
572 if (target < limit->p2.dot_limit)
573 clock.p2 = limit->p2.p2_slow;
574 else
575 clock.p2 = limit->p2.p2_fast;
576 }
577
578 memset(best_clock, 0, sizeof(*best_clock));
579
580 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
581 clock.m1++) {
582 for (clock.m2 = limit->m2.min;
583 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200584 for (clock.n = limit->n.min;
585 clock.n <= limit->n.max; clock.n++) {
586 for (clock.p1 = limit->p1.min;
587 clock.p1 <= limit->p1.max; clock.p1++) {
588 int this_err;
589
590 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800591 if (!intel_PLL_is_valid(dev, limit,
592 &clock))
593 continue;
594 if (match_clock &&
595 clock.p != match_clock->p)
596 continue;
597
598 this_err = abs(clock.dot - target);
599 if (this_err < err) {
600 *best_clock = clock;
601 err = this_err;
602 }
603 }
604 }
605 }
606 }
607
608 return (err != target);
609}
610
Ma Lingd4906092009-03-18 20:13:27 +0800611static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200612g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
613 int target, int refclk, intel_clock_t *match_clock,
614 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800615{
616 struct drm_device *dev = crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800617 intel_clock_t clock;
618 int max_n;
619 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400620 /* approximately equals target * 0.00585 */
621 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800622 found = false;
623
624 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100625 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800626 clock.p2 = limit->p2.p2_fast;
627 else
628 clock.p2 = limit->p2.p2_slow;
629 } else {
630 if (target < limit->p2.dot_limit)
631 clock.p2 = limit->p2.p2_slow;
632 else
633 clock.p2 = limit->p2.p2_fast;
634 }
635
636 memset(best_clock, 0, sizeof(*best_clock));
637 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200638 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800639 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200640 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800641 for (clock.m1 = limit->m1.max;
642 clock.m1 >= limit->m1.min; clock.m1--) {
643 for (clock.m2 = limit->m2.max;
644 clock.m2 >= limit->m2.min; clock.m2--) {
645 for (clock.p1 = limit->p1.max;
646 clock.p1 >= limit->p1.min; clock.p1--) {
647 int this_err;
648
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200649 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000650 if (!intel_PLL_is_valid(dev, limit,
651 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800652 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000653
654 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800655 if (this_err < err_most) {
656 *best_clock = clock;
657 err_most = this_err;
658 max_n = clock.n;
659 found = true;
660 }
661 }
662 }
663 }
664 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800665 return found;
666}
Ma Lingd4906092009-03-18 20:13:27 +0800667
Zhenyu Wang2c072452009-06-05 15:38:42 +0800668static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200669vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
670 int target, int refclk, intel_clock_t *match_clock,
671 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700672{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300673 struct drm_device *dev = crtc->dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300674 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300675 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300676 /* min update 19.2 MHz */
677 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300678 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700679
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300680 target *= 5; /* fast clock */
681
682 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700683
684 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300685 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300686 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300687 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300688 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300689 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700690 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300691 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300692 unsigned int ppm, diff;
693
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300694 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
695 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300696
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300697 vlv_clock(refclk, &clock);
698
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300699 if (!intel_PLL_is_valid(dev, limit,
700 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300701 continue;
702
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300703 diff = abs(clock.dot - target);
704 ppm = div_u64(1000000ULL * diff, target);
705
706 if (ppm < 100 && clock.p > best_clock->p) {
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300707 bestppm = 0;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300708 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300709 found = true;
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300710 }
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300711
Ville Syrjäläc6861222013-09-24 21:26:21 +0300712 if (bestppm >= 10 && ppm < bestppm - 10) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300713 bestppm = ppm;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300714 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300715 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700716 }
717 }
718 }
719 }
720 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700721
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300722 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700723}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700724
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300725bool intel_crtc_active(struct drm_crtc *crtc)
726{
727 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
728
729 /* Be paranoid as we can arrive here with only partial
730 * state retrieved from the hardware during setup.
731 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100732 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300733 * as Haswell has gained clock readout/fastboot support.
734 *
735 * We can ditch the crtc->fb check as soon as we can
736 * properly reconstruct framebuffers.
737 */
738 return intel_crtc->active && crtc->fb &&
Damien Lespiau241bfc32013-09-25 16:45:37 +0100739 intel_crtc->config.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300740}
741
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200742enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
743 enum pipe pipe)
744{
745 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
746 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
747
Daniel Vetter3b117c82013-04-17 20:15:07 +0200748 return intel_crtc->config.cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200749}
750
Paulo Zanonia928d532012-05-04 17:18:15 -0300751static void ironlake_wait_for_vblank(struct drm_device *dev, int pipe)
752{
753 struct drm_i915_private *dev_priv = dev->dev_private;
754 u32 frame, frame_reg = PIPEFRAME(pipe);
755
756 frame = I915_READ(frame_reg);
757
758 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
759 DRM_DEBUG_KMS("vblank wait timed out\n");
760}
761
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700762/**
763 * intel_wait_for_vblank - wait for vblank on a given pipe
764 * @dev: drm device
765 * @pipe: pipe to wait for
766 *
767 * Wait for vblank to occur on a given pipe. Needed for various bits of
768 * mode setting code.
769 */
770void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800771{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700772 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800773 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700774
Paulo Zanonia928d532012-05-04 17:18:15 -0300775 if (INTEL_INFO(dev)->gen >= 5) {
776 ironlake_wait_for_vblank(dev, pipe);
777 return;
778 }
779
Chris Wilson300387c2010-09-05 20:25:43 +0100780 /* Clear existing vblank status. Note this will clear any other
781 * sticky status fields as well.
782 *
783 * This races with i915_driver_irq_handler() with the result
784 * that either function could miss a vblank event. Here it is not
785 * fatal, as we will either wait upon the next vblank interrupt or
786 * timeout. Generally speaking intel_wait_for_vblank() is only
787 * called during modeset at which time the GPU should be idle and
788 * should *not* be performing page flips and thus not waiting on
789 * vblanks...
790 * Currently, the result of us stealing a vblank from the irq
791 * handler is that a single frame will be skipped during swapbuffers.
792 */
793 I915_WRITE(pipestat_reg,
794 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
795
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700796 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100797 if (wait_for(I915_READ(pipestat_reg) &
798 PIPE_VBLANK_INTERRUPT_STATUS,
799 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700800 DRM_DEBUG_KMS("vblank wait timed out\n");
801}
802
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300803static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
804{
805 struct drm_i915_private *dev_priv = dev->dev_private;
806 u32 reg = PIPEDSL(pipe);
807 u32 line1, line2;
808 u32 line_mask;
809
810 if (IS_GEN2(dev))
811 line_mask = DSL_LINEMASK_GEN2;
812 else
813 line_mask = DSL_LINEMASK_GEN3;
814
815 line1 = I915_READ(reg) & line_mask;
816 mdelay(5);
817 line2 = I915_READ(reg) & line_mask;
818
819 return line1 == line2;
820}
821
Keith Packardab7ad7f2010-10-03 00:33:06 -0700822/*
823 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700824 * @dev: drm device
825 * @pipe: pipe to wait for
826 *
827 * After disabling a pipe, we can't wait for vblank in the usual way,
828 * spinning on the vblank interrupt status bit, since we won't actually
829 * see an interrupt when the pipe is disabled.
830 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700831 * On Gen4 and above:
832 * wait for the pipe register state bit to turn off
833 *
834 * Otherwise:
835 * wait for the display line value to settle (it usually
836 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100837 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700838 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100839void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700840{
841 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200842 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
843 pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700844
Keith Packardab7ad7f2010-10-03 00:33:06 -0700845 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200846 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700847
Keith Packardab7ad7f2010-10-03 00:33:06 -0700848 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100849 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
850 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200851 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700852 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -0700853 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300854 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200855 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700856 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800857}
858
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000859/*
860 * ibx_digital_port_connected - is the specified port connected?
861 * @dev_priv: i915 private structure
862 * @port: the port to test
863 *
864 * Returns true if @port is connected, false otherwise.
865 */
866bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
867 struct intel_digital_port *port)
868{
869 u32 bit;
870
Damien Lespiauc36346e2012-12-13 16:09:03 +0000871 if (HAS_PCH_IBX(dev_priv->dev)) {
872 switch(port->port) {
873 case PORT_B:
874 bit = SDE_PORTB_HOTPLUG;
875 break;
876 case PORT_C:
877 bit = SDE_PORTC_HOTPLUG;
878 break;
879 case PORT_D:
880 bit = SDE_PORTD_HOTPLUG;
881 break;
882 default:
883 return true;
884 }
885 } else {
886 switch(port->port) {
887 case PORT_B:
888 bit = SDE_PORTB_HOTPLUG_CPT;
889 break;
890 case PORT_C:
891 bit = SDE_PORTC_HOTPLUG_CPT;
892 break;
893 case PORT_D:
894 bit = SDE_PORTD_HOTPLUG_CPT;
895 break;
896 default:
897 return true;
898 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000899 }
900
901 return I915_READ(SDEISR) & bit;
902}
903
Jesse Barnesb24e7172011-01-04 15:09:30 -0800904static const char *state_string(bool enabled)
905{
906 return enabled ? "on" : "off";
907}
908
909/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +0200910void assert_pll(struct drm_i915_private *dev_priv,
911 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -0800912{
913 int reg;
914 u32 val;
915 bool cur_state;
916
917 reg = DPLL(pipe);
918 val = I915_READ(reg);
919 cur_state = !!(val & DPLL_VCO_ENABLE);
920 WARN(cur_state != state,
921 "PLL state assertion failure (expected %s, current %s)\n",
922 state_string(state), state_string(cur_state));
923}
Jesse Barnesb24e7172011-01-04 15:09:30 -0800924
Jani Nikula23538ef2013-08-27 15:12:22 +0300925/* XXX: the dsi pll is shared between MIPI DSI ports */
926static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
927{
928 u32 val;
929 bool cur_state;
930
931 mutex_lock(&dev_priv->dpio_lock);
932 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
933 mutex_unlock(&dev_priv->dpio_lock);
934
935 cur_state = val & DSI_PLL_VCO_EN;
936 WARN(cur_state != state,
937 "DSI PLL state assertion failure (expected %s, current %s)\n",
938 state_string(state), state_string(cur_state));
939}
940#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
941#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
942
Daniel Vetter55607e82013-06-16 21:42:39 +0200943struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +0200944intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -0800945{
Daniel Vettere2b78262013-06-07 23:10:03 +0200946 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
947
Daniel Vettera43f6e02013-06-07 23:10:32 +0200948 if (crtc->config.shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +0200949 return NULL;
950
Daniel Vettera43f6e02013-06-07 23:10:32 +0200951 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +0200952}
953
Jesse Barnesb24e7172011-01-04 15:09:30 -0800954/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +0200955void assert_shared_dpll(struct drm_i915_private *dev_priv,
956 struct intel_shared_dpll *pll,
957 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -0800958{
Jesse Barnes040484a2011-01-03 12:14:26 -0800959 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +0200960 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -0800961
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -0300962 if (HAS_PCH_LPT(dev_priv->dev)) {
963 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
964 return;
965 }
966
Chris Wilson92b27b02012-05-20 18:10:50 +0100967 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +0200968 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100969 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100970
Daniel Vetter53589012013-06-05 13:34:16 +0200971 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Chris Wilson92b27b02012-05-20 18:10:50 +0100972 WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +0200973 "%s assertion failure (expected %s, current %s)\n",
974 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -0800975}
Jesse Barnes040484a2011-01-03 12:14:26 -0800976
977static void assert_fdi_tx(struct drm_i915_private *dev_priv,
978 enum pipe pipe, bool state)
979{
980 int reg;
981 u32 val;
982 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -0200983 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
984 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -0800985
Paulo Zanoniaffa9352012-11-23 15:30:39 -0200986 if (HAS_DDI(dev_priv->dev)) {
987 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -0200988 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -0300989 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -0200990 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -0300991 } else {
992 reg = FDI_TX_CTL(pipe);
993 val = I915_READ(reg);
994 cur_state = !!(val & FDI_TX_ENABLE);
995 }
Jesse Barnes040484a2011-01-03 12:14:26 -0800996 WARN(cur_state != state,
997 "FDI TX state assertion failure (expected %s, current %s)\n",
998 state_string(state), state_string(cur_state));
999}
1000#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1001#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1002
1003static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1004 enum pipe pipe, bool state)
1005{
1006 int reg;
1007 u32 val;
1008 bool cur_state;
1009
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001010 reg = FDI_RX_CTL(pipe);
1011 val = I915_READ(reg);
1012 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -08001013 WARN(cur_state != state,
1014 "FDI RX state assertion failure (expected %s, current %s)\n",
1015 state_string(state), state_string(cur_state));
1016}
1017#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1018#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1019
1020static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1021 enum pipe pipe)
1022{
1023 int reg;
1024 u32 val;
1025
1026 /* ILK FDI PLL is always enabled */
1027 if (dev_priv->info->gen == 5)
1028 return;
1029
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001030 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001031 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001032 return;
1033
Jesse Barnes040484a2011-01-03 12:14:26 -08001034 reg = FDI_TX_CTL(pipe);
1035 val = I915_READ(reg);
1036 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1037}
1038
Daniel Vetter55607e82013-06-16 21:42:39 +02001039void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1040 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001041{
1042 int reg;
1043 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001044 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001045
1046 reg = FDI_RX_CTL(pipe);
1047 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001048 cur_state = !!(val & FDI_RX_PLL_ENABLE);
1049 WARN(cur_state != state,
1050 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1051 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001052}
1053
Jesse Barnesea0760c2011-01-04 15:09:32 -08001054static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1055 enum pipe pipe)
1056{
1057 int pp_reg, lvds_reg;
1058 u32 val;
1059 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001060 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001061
1062 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1063 pp_reg = PCH_PP_CONTROL;
1064 lvds_reg = PCH_LVDS;
1065 } else {
1066 pp_reg = PP_CONTROL;
1067 lvds_reg = LVDS;
1068 }
1069
1070 val = I915_READ(pp_reg);
1071 if (!(val & PANEL_POWER_ON) ||
1072 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1073 locked = false;
1074
1075 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1076 panel_pipe = PIPE_B;
1077
1078 WARN(panel_pipe == pipe && locked,
1079 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001080 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001081}
1082
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001083static void assert_cursor(struct drm_i915_private *dev_priv,
1084 enum pipe pipe, bool state)
1085{
1086 struct drm_device *dev = dev_priv->dev;
1087 bool cur_state;
1088
1089 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
1090 cur_state = I915_READ(CURCNTR_IVB(pipe)) & CURSOR_MODE;
1091 else if (IS_845G(dev) || IS_I865G(dev))
1092 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
1093 else
1094 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
1095
1096 WARN(cur_state != state,
1097 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1098 pipe_name(pipe), state_string(state), state_string(cur_state));
1099}
1100#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1101#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1102
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001103void assert_pipe(struct drm_i915_private *dev_priv,
1104 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001105{
1106 int reg;
1107 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001108 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001109 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1110 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001111
Daniel Vetter8e636782012-01-22 01:36:48 +01001112 /* if we need the pipe A quirk it must be always on */
1113 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1114 state = true;
1115
Paulo Zanonib97186f2013-05-03 12:15:36 -03001116 if (!intel_display_power_enabled(dev_priv->dev,
1117 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001118 cur_state = false;
1119 } else {
1120 reg = PIPECONF(cpu_transcoder);
1121 val = I915_READ(reg);
1122 cur_state = !!(val & PIPECONF_ENABLE);
1123 }
1124
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001125 WARN(cur_state != state,
1126 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001127 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001128}
1129
Chris Wilson931872f2012-01-16 23:01:13 +00001130static void assert_plane(struct drm_i915_private *dev_priv,
1131 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001132{
1133 int reg;
1134 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001135 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001136
1137 reg = DSPCNTR(plane);
1138 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001139 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1140 WARN(cur_state != state,
1141 "plane %c assertion failure (expected %s, current %s)\n",
1142 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001143}
1144
Chris Wilson931872f2012-01-16 23:01:13 +00001145#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1146#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1147
Jesse Barnesb24e7172011-01-04 15:09:30 -08001148static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1149 enum pipe pipe)
1150{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001151 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001152 int reg, i;
1153 u32 val;
1154 int cur_pipe;
1155
Ville Syrjälä653e1022013-06-04 13:49:05 +03001156 /* Primary planes are fixed to pipes on gen4+ */
1157 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001158 reg = DSPCNTR(pipe);
1159 val = I915_READ(reg);
1160 WARN((val & DISPLAY_PLANE_ENABLE),
1161 "plane %c assertion failure, should be disabled but not\n",
1162 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001163 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001164 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001165
Jesse Barnesb24e7172011-01-04 15:09:30 -08001166 /* Need to check both planes against the pipe */
Damien Lespiau08e2a7d2013-07-11 20:10:54 +01001167 for_each_pipe(i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001168 reg = DSPCNTR(i);
1169 val = I915_READ(reg);
1170 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1171 DISPPLANE_SEL_PIPE_SHIFT;
1172 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001173 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1174 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001175 }
1176}
1177
Jesse Barnes19332d72013-03-28 09:55:38 -07001178static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1179 enum pipe pipe)
1180{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001181 struct drm_device *dev = dev_priv->dev;
Jesse Barnes19332d72013-03-28 09:55:38 -07001182 int reg, i;
1183 u32 val;
1184
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001185 if (IS_VALLEYVIEW(dev)) {
1186 for (i = 0; i < dev_priv->num_plane; i++) {
1187 reg = SPCNTR(pipe, i);
1188 val = I915_READ(reg);
1189 WARN((val & SP_ENABLE),
1190 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1191 sprite_name(pipe, i), pipe_name(pipe));
1192 }
1193 } else if (INTEL_INFO(dev)->gen >= 7) {
1194 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001195 val = I915_READ(reg);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001196 WARN((val & SPRITE_ENABLE),
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001197 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001198 plane_name(pipe), pipe_name(pipe));
1199 } else if (INTEL_INFO(dev)->gen >= 5) {
1200 reg = DVSCNTR(pipe);
1201 val = I915_READ(reg);
1202 WARN((val & DVS_ENABLE),
1203 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1204 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001205 }
1206}
1207
Jesse Barnes92f25842011-01-04 15:09:34 -08001208static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
1209{
1210 u32 val;
1211 bool enabled;
1212
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001213 if (HAS_PCH_LPT(dev_priv->dev)) {
1214 DRM_DEBUG_DRIVER("LPT does not has PCH refclk, skipping check\n");
1215 return;
1216 }
1217
Jesse Barnes92f25842011-01-04 15:09:34 -08001218 val = I915_READ(PCH_DREF_CONTROL);
1219 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1220 DREF_SUPERSPREAD_SOURCE_MASK));
1221 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1222}
1223
Daniel Vetterab9412b2013-05-03 11:49:46 +02001224static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1225 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001226{
1227 int reg;
1228 u32 val;
1229 bool enabled;
1230
Daniel Vetterab9412b2013-05-03 11:49:46 +02001231 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001232 val = I915_READ(reg);
1233 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001234 WARN(enabled,
1235 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1236 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001237}
1238
Keith Packard4e634382011-08-06 10:39:45 -07001239static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1240 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001241{
1242 if ((val & DP_PORT_EN) == 0)
1243 return false;
1244
1245 if (HAS_PCH_CPT(dev_priv->dev)) {
1246 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1247 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1248 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1249 return false;
1250 } else {
1251 if ((val & DP_PIPE_MASK) != (pipe << 30))
1252 return false;
1253 }
1254 return true;
1255}
1256
Keith Packard1519b992011-08-06 10:35:34 -07001257static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1258 enum pipe pipe, u32 val)
1259{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001260 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001261 return false;
1262
1263 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001264 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001265 return false;
1266 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001267 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001268 return false;
1269 }
1270 return true;
1271}
1272
1273static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1274 enum pipe pipe, u32 val)
1275{
1276 if ((val & LVDS_PORT_EN) == 0)
1277 return false;
1278
1279 if (HAS_PCH_CPT(dev_priv->dev)) {
1280 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1281 return false;
1282 } else {
1283 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1284 return false;
1285 }
1286 return true;
1287}
1288
1289static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1290 enum pipe pipe, u32 val)
1291{
1292 if ((val & ADPA_DAC_ENABLE) == 0)
1293 return false;
1294 if (HAS_PCH_CPT(dev_priv->dev)) {
1295 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1296 return false;
1297 } else {
1298 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1299 return false;
1300 }
1301 return true;
1302}
1303
Jesse Barnes291906f2011-02-02 12:28:03 -08001304static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001305 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001306{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001307 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001308 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001309 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001310 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001311
Daniel Vetter75c5da22012-09-10 21:58:29 +02001312 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1313 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001314 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001315}
1316
1317static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1318 enum pipe pipe, int reg)
1319{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001320 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001321 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001322 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001323 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001324
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001325 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001326 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001327 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001328}
1329
1330static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1331 enum pipe pipe)
1332{
1333 int reg;
1334 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001335
Keith Packardf0575e92011-07-25 22:12:43 -07001336 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1337 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1338 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001339
1340 reg = PCH_ADPA;
1341 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001342 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001343 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001344 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001345
1346 reg = PCH_LVDS;
1347 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001348 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001349 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001350 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001351
Paulo Zanonie2debe92013-02-18 19:00:27 -03001352 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1353 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1354 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001355}
1356
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001357static void intel_init_dpio(struct drm_device *dev)
1358{
1359 struct drm_i915_private *dev_priv = dev->dev_private;
1360
1361 if (!IS_VALLEYVIEW(dev))
1362 return;
1363
1364 /*
1365 * From VLV2A0_DP_eDP_DPIO_driver_vbios_notes_10.docx -
1366 * 6. De-assert cmn_reset/side_reset. Same as VLV X0.
1367 * a. GUnit 0x2110 bit[0] set to 1 (def 0)
1368 * b. The other bits such as sfr settings / modesel may all be set
1369 * to 0.
1370 *
1371 * This should only be done on init and resume from S3 with both
1372 * PLLs disabled, or we risk losing DPIO and PLL synchronization.
1373 */
1374 I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) | DPIO_CMNRST);
1375}
1376
Daniel Vetter426115c2013-07-11 22:13:42 +02001377static void vlv_enable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001378{
Daniel Vetter426115c2013-07-11 22:13:42 +02001379 struct drm_device *dev = crtc->base.dev;
1380 struct drm_i915_private *dev_priv = dev->dev_private;
1381 int reg = DPLL(crtc->pipe);
1382 u32 dpll = crtc->config.dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001383
Daniel Vetter426115c2013-07-11 22:13:42 +02001384 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001385
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001386 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001387 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1388
1389 /* PLL is protected by panel, make sure we can write it */
1390 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001391 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001392
Daniel Vetter426115c2013-07-11 22:13:42 +02001393 I915_WRITE(reg, dpll);
1394 POSTING_READ(reg);
1395 udelay(150);
1396
1397 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1398 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1399
1400 I915_WRITE(DPLL_MD(crtc->pipe), crtc->config.dpll_hw_state.dpll_md);
1401 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001402
1403 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001404 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001405 POSTING_READ(reg);
1406 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001407 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001408 POSTING_READ(reg);
1409 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001410 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001411 POSTING_READ(reg);
1412 udelay(150); /* wait for warmup */
1413}
1414
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001415static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001416{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001417 struct drm_device *dev = crtc->base.dev;
1418 struct drm_i915_private *dev_priv = dev->dev_private;
1419 int reg = DPLL(crtc->pipe);
1420 u32 dpll = crtc->config.dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001421
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001422 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001423
1424 /* No really, not for ILK+ */
1425 BUG_ON(dev_priv->info->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001426
1427 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001428 if (IS_MOBILE(dev) && !IS_I830(dev))
1429 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001430
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001431 I915_WRITE(reg, dpll);
1432
1433 /* Wait for the clocks to stabilize. */
1434 POSTING_READ(reg);
1435 udelay(150);
1436
1437 if (INTEL_INFO(dev)->gen >= 4) {
1438 I915_WRITE(DPLL_MD(crtc->pipe),
1439 crtc->config.dpll_hw_state.dpll_md);
1440 } else {
1441 /* The pixel multiplier can only be updated once the
1442 * DPLL is enabled and the clocks are stable.
1443 *
1444 * So write it again.
1445 */
1446 I915_WRITE(reg, dpll);
1447 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001448
1449 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001450 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001451 POSTING_READ(reg);
1452 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001453 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001454 POSTING_READ(reg);
1455 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001456 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001457 POSTING_READ(reg);
1458 udelay(150); /* wait for warmup */
1459}
1460
1461/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001462 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001463 * @dev_priv: i915 private structure
1464 * @pipe: pipe PLL to disable
1465 *
1466 * Disable the PLL for @pipe, making sure the pipe is off first.
1467 *
1468 * Note! This is for pre-ILK only.
1469 */
Daniel Vetter50b44a42013-06-05 13:34:33 +02001470static void i9xx_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001471{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001472 /* Don't disable pipe A or pipe A PLLs if needed */
1473 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1474 return;
1475
1476 /* Make sure the pipe isn't still relying on us */
1477 assert_pipe_disabled(dev_priv, pipe);
1478
Daniel Vetter50b44a42013-06-05 13:34:33 +02001479 I915_WRITE(DPLL(pipe), 0);
1480 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001481}
1482
Jesse Barnesf6071162013-10-01 10:41:38 -07001483static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1484{
1485 u32 val = 0;
1486
1487 /* Make sure the pipe isn't still relying on us */
1488 assert_pipe_disabled(dev_priv, pipe);
1489
1490 /* Leave integrated clock source enabled */
1491 if (pipe == PIPE_B)
1492 val = DPLL_INTEGRATED_CRI_CLK_VLV;
1493 I915_WRITE(DPLL(pipe), val);
1494 POSTING_READ(DPLL(pipe));
1495}
1496
Jesse Barnes89b667f2013-04-18 14:51:36 -07001497void vlv_wait_port_ready(struct drm_i915_private *dev_priv, int port)
1498{
1499 u32 port_mask;
1500
1501 if (!port)
1502 port_mask = DPLL_PORTB_READY_MASK;
1503 else
1504 port_mask = DPLL_PORTC_READY_MASK;
1505
1506 if (wait_for((I915_READ(DPLL(0)) & port_mask) == 0, 1000))
1507 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
1508 'B' + port, I915_READ(DPLL(0)));
1509}
1510
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001511/**
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001512 * ironlake_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001513 * @dev_priv: i915 private structure
1514 * @pipe: pipe PLL to enable
1515 *
1516 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1517 * drives the transcoder clock.
1518 */
Daniel Vettere2b78262013-06-07 23:10:03 +02001519static void ironlake_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001520{
Daniel Vettere2b78262013-06-07 23:10:03 +02001521 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1522 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001523
Chris Wilson48da64a2012-05-13 20:16:12 +01001524 /* PCH PLLs only available on ILK, SNB and IVB */
Jesse Barnes92f25842011-01-04 15:09:34 -08001525 BUG_ON(dev_priv->info->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001526 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001527 return;
1528
1529 if (WARN_ON(pll->refcount == 0))
1530 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001531
Daniel Vetter46edb022013-06-05 13:34:12 +02001532 DRM_DEBUG_KMS("enable %s (active %d, on? %d)for crtc %d\n",
1533 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001534 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001535
Daniel Vettercdbd2312013-06-05 13:34:03 +02001536 if (pll->active++) {
1537 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001538 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001539 return;
1540 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001541 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001542
Daniel Vetter46edb022013-06-05 13:34:12 +02001543 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001544 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001545 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001546}
1547
Daniel Vettere2b78262013-06-07 23:10:03 +02001548static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001549{
Daniel Vettere2b78262013-06-07 23:10:03 +02001550 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1551 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001552
Jesse Barnes92f25842011-01-04 15:09:34 -08001553 /* PCH only available on ILK+ */
1554 BUG_ON(dev_priv->info->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001555 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001556 return;
1557
Chris Wilson48da64a2012-05-13 20:16:12 +01001558 if (WARN_ON(pll->refcount == 0))
1559 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001560
Daniel Vetter46edb022013-06-05 13:34:12 +02001561 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1562 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001563 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001564
Chris Wilson48da64a2012-05-13 20:16:12 +01001565 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001566 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001567 return;
1568 }
1569
Daniel Vettere9d69442013-06-05 13:34:15 +02001570 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001571 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001572 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001573 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001574
Daniel Vetter46edb022013-06-05 13:34:12 +02001575 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001576 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001577 pll->on = false;
Jesse Barnes92f25842011-01-04 15:09:34 -08001578}
1579
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001580static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1581 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001582{
Daniel Vetter23670b322012-11-01 09:15:30 +01001583 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001584 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001585 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001586 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001587
1588 /* PCH only available on ILK+ */
1589 BUG_ON(dev_priv->info->gen < 5);
1590
1591 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001592 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001593 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001594
1595 /* FDI must be feeding us bits for PCH ports */
1596 assert_fdi_tx_enabled(dev_priv, pipe);
1597 assert_fdi_rx_enabled(dev_priv, pipe);
1598
Daniel Vetter23670b322012-11-01 09:15:30 +01001599 if (HAS_PCH_CPT(dev)) {
1600 /* Workaround: Set the timing override bit before enabling the
1601 * pch transcoder. */
1602 reg = TRANS_CHICKEN2(pipe);
1603 val = I915_READ(reg);
1604 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1605 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001606 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001607
Daniel Vetterab9412b2013-05-03 11:49:46 +02001608 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001609 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001610 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001611
1612 if (HAS_PCH_IBX(dev_priv->dev)) {
1613 /*
1614 * make the BPC in transcoder be consistent with
1615 * that in pipeconf reg.
1616 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001617 val &= ~PIPECONF_BPC_MASK;
1618 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001619 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001620
1621 val &= ~TRANS_INTERLACE_MASK;
1622 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001623 if (HAS_PCH_IBX(dev_priv->dev) &&
1624 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1625 val |= TRANS_LEGACY_INTERLACED_ILK;
1626 else
1627 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001628 else
1629 val |= TRANS_PROGRESSIVE;
1630
Jesse Barnes040484a2011-01-03 12:14:26 -08001631 I915_WRITE(reg, val | TRANS_ENABLE);
1632 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001633 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001634}
1635
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001636static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001637 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001638{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001639 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001640
1641 /* PCH only available on ILK+ */
1642 BUG_ON(dev_priv->info->gen < 5);
1643
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001644 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001645 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001646 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001647
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001648 /* Workaround: set timing override bit. */
1649 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001650 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001651 I915_WRITE(_TRANSA_CHICKEN2, val);
1652
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001653 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001654 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001655
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001656 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1657 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001658 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001659 else
1660 val |= TRANS_PROGRESSIVE;
1661
Daniel Vetterab9412b2013-05-03 11:49:46 +02001662 I915_WRITE(LPT_TRANSCONF, val);
1663 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001664 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001665}
1666
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001667static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1668 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001669{
Daniel Vetter23670b322012-11-01 09:15:30 +01001670 struct drm_device *dev = dev_priv->dev;
1671 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001672
1673 /* FDI relies on the transcoder */
1674 assert_fdi_tx_disabled(dev_priv, pipe);
1675 assert_fdi_rx_disabled(dev_priv, pipe);
1676
Jesse Barnes291906f2011-02-02 12:28:03 -08001677 /* Ports must be off as well */
1678 assert_pch_ports_disabled(dev_priv, pipe);
1679
Daniel Vetterab9412b2013-05-03 11:49:46 +02001680 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001681 val = I915_READ(reg);
1682 val &= ~TRANS_ENABLE;
1683 I915_WRITE(reg, val);
1684 /* wait for PCH transcoder off, transcoder state */
1685 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001686 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001687
1688 if (!HAS_PCH_IBX(dev)) {
1689 /* Workaround: Clear the timing override chicken bit again. */
1690 reg = TRANS_CHICKEN2(pipe);
1691 val = I915_READ(reg);
1692 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1693 I915_WRITE(reg, val);
1694 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001695}
1696
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001697static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001698{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001699 u32 val;
1700
Daniel Vetterab9412b2013-05-03 11:49:46 +02001701 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001702 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001703 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001704 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001705 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001706 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001707
1708 /* Workaround: clear timing override bit. */
1709 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001710 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001711 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001712}
1713
1714/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001715 * intel_enable_pipe - enable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001716 * @dev_priv: i915 private structure
1717 * @pipe: pipe to enable
Jesse Barnes040484a2011-01-03 12:14:26 -08001718 * @pch_port: on ILK+, is this pipe driving a PCH port or not
Jesse Barnesb24e7172011-01-04 15:09:30 -08001719 *
1720 * Enable @pipe, making sure that various hardware specific requirements
1721 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
1722 *
1723 * @pipe should be %PIPE_A or %PIPE_B.
1724 *
1725 * Will wait until the pipe is actually running (i.e. first vblank) before
1726 * returning.
1727 */
Jesse Barnes040484a2011-01-03 12:14:26 -08001728static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
Jani Nikula23538ef2013-08-27 15:12:22 +03001729 bool pch_port, bool dsi)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001730{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001731 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1732 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001733 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001734 int reg;
1735 u32 val;
1736
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001737 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001738 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001739 assert_sprites_disabled(dev_priv, pipe);
1740
Paulo Zanoni681e5812012-12-06 11:12:38 -02001741 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001742 pch_transcoder = TRANSCODER_A;
1743 else
1744 pch_transcoder = pipe;
1745
Jesse Barnesb24e7172011-01-04 15:09:30 -08001746 /*
1747 * A pipe without a PLL won't actually be able to drive bits from
1748 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1749 * need the check.
1750 */
1751 if (!HAS_PCH_SPLIT(dev_priv->dev))
Jani Nikula23538ef2013-08-27 15:12:22 +03001752 if (dsi)
1753 assert_dsi_pll_enabled(dev_priv);
1754 else
1755 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001756 else {
1757 if (pch_port) {
1758 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001759 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001760 assert_fdi_tx_pll_enabled(dev_priv,
1761 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001762 }
1763 /* FIXME: assert CPU port conditions for SNB+ */
1764 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001765
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001766 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001767 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001768 if (val & PIPECONF_ENABLE)
1769 return;
1770
1771 I915_WRITE(reg, val | PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001772 intel_wait_for_vblank(dev_priv->dev, pipe);
1773}
1774
1775/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001776 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001777 * @dev_priv: i915 private structure
1778 * @pipe: pipe to disable
1779 *
1780 * Disable @pipe, making sure that various hardware specific requirements
1781 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1782 *
1783 * @pipe should be %PIPE_A or %PIPE_B.
1784 *
1785 * Will wait until the pipe has shut down before returning.
1786 */
1787static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1788 enum pipe pipe)
1789{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001790 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1791 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001792 int reg;
1793 u32 val;
1794
1795 /*
1796 * Make sure planes won't keep trying to pump pixels to us,
1797 * or we might hang the display.
1798 */
1799 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001800 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001801 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001802
1803 /* Don't disable pipe A or pipe A PLLs if needed */
1804 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1805 return;
1806
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001807 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001808 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001809 if ((val & PIPECONF_ENABLE) == 0)
1810 return;
1811
1812 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001813 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1814}
1815
Keith Packardd74362c2011-07-28 14:47:14 -07001816/*
1817 * Plane regs are double buffered, going from enabled->disabled needs a
1818 * trigger in order to latch. The display address reg provides this.
1819 */
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001820void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
1821 enum plane plane)
Keith Packardd74362c2011-07-28 14:47:14 -07001822{
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001823 u32 reg = dev_priv->info->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
1824
1825 I915_WRITE(reg, I915_READ(reg));
1826 POSTING_READ(reg);
Keith Packardd74362c2011-07-28 14:47:14 -07001827}
1828
Jesse Barnesb24e7172011-01-04 15:09:30 -08001829/**
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03001830 * intel_enable_primary_plane - enable the primary plane on a given pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001831 * @dev_priv: i915 private structure
1832 * @plane: plane to enable
1833 * @pipe: pipe being fed
1834 *
1835 * Enable @plane on @pipe, making sure that @pipe is running first.
1836 */
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03001837static void intel_enable_primary_plane(struct drm_i915_private *dev_priv,
1838 enum plane plane, enum pipe pipe)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001839{
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001840 struct intel_crtc *intel_crtc =
1841 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001842 int reg;
1843 u32 val;
1844
1845 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1846 assert_pipe_enabled(dev_priv, pipe);
1847
Ville Syrjälä4c445e02013-10-09 17:24:58 +03001848 WARN(intel_crtc->primary_enabled, "Primary plane already enabled\n");
Ville Syrjälä0037f712013-10-01 18:02:20 +03001849
Ville Syrjälä4c445e02013-10-09 17:24:58 +03001850 intel_crtc->primary_enabled = true;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001851
Jesse Barnesb24e7172011-01-04 15:09:30 -08001852 reg = DSPCNTR(plane);
1853 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001854 if (val & DISPLAY_PLANE_ENABLE)
1855 return;
1856
1857 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001858 intel_flush_primary_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001859 intel_wait_for_vblank(dev_priv->dev, pipe);
1860}
1861
Jesse Barnesb24e7172011-01-04 15:09:30 -08001862/**
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03001863 * intel_disable_primary_plane - disable the primary plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08001864 * @dev_priv: i915 private structure
1865 * @plane: plane to disable
1866 * @pipe: pipe consuming the data
1867 *
1868 * Disable @plane; should be an independent operation.
1869 */
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03001870static void intel_disable_primary_plane(struct drm_i915_private *dev_priv,
1871 enum plane plane, enum pipe pipe)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001872{
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001873 struct intel_crtc *intel_crtc =
1874 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001875 int reg;
1876 u32 val;
1877
Ville Syrjälä4c445e02013-10-09 17:24:58 +03001878 WARN(!intel_crtc->primary_enabled, "Primary plane already disabled\n");
Ville Syrjälä0037f712013-10-01 18:02:20 +03001879
Ville Syrjälä4c445e02013-10-09 17:24:58 +03001880 intel_crtc->primary_enabled = false;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001881
Jesse Barnesb24e7172011-01-04 15:09:30 -08001882 reg = DSPCNTR(plane);
1883 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001884 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1885 return;
1886
1887 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001888 intel_flush_primary_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001889 intel_wait_for_vblank(dev_priv->dev, pipe);
1890}
1891
Chris Wilson693db182013-03-05 14:52:39 +00001892static bool need_vtd_wa(struct drm_device *dev)
1893{
1894#ifdef CONFIG_INTEL_IOMMU
1895 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
1896 return true;
1897#endif
1898 return false;
1899}
1900
Chris Wilson127bd2a2010-07-23 23:32:05 +01001901int
Chris Wilson48b956c2010-09-14 12:50:34 +01001902intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001903 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00001904 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001905{
Chris Wilsonce453d82011-02-21 14:43:56 +00001906 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001907 u32 alignment;
1908 int ret;
1909
Chris Wilson05394f32010-11-08 19:18:58 +00001910 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001911 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001912 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1913 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001914 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01001915 alignment = 4 * 1024;
1916 else
1917 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001918 break;
1919 case I915_TILING_X:
1920 /* pin() will align the object as required by fence */
1921 alignment = 0;
1922 break;
1923 case I915_TILING_Y:
Daniel Vetter80075d42013-10-09 21:23:52 +02001924 WARN(1, "Y tiled bo slipped through, driver bug!\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001925 return -EINVAL;
1926 default:
1927 BUG();
1928 }
1929
Chris Wilson693db182013-03-05 14:52:39 +00001930 /* Note that the w/a also requires 64 PTE of padding following the
1931 * bo. We currently fill all unused PTE with the shadow page and so
1932 * we should always have valid PTE following the scanout preventing
1933 * the VT-d warning.
1934 */
1935 if (need_vtd_wa(dev) && alignment < 256 * 1024)
1936 alignment = 256 * 1024;
1937
Chris Wilsonce453d82011-02-21 14:43:56 +00001938 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001939 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01001940 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00001941 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001942
1943 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1944 * fence, whereas 965+ only requires a fence if using
1945 * framebuffer compression. For simplicity, we always install
1946 * a fence as the cost is not that onerous.
1947 */
Chris Wilson06d98132012-04-17 15:31:24 +01001948 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001949 if (ret)
1950 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01001951
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001952 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001953
Chris Wilsonce453d82011-02-21 14:43:56 +00001954 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001955 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01001956
1957err_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01001958 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00001959err_interruptible:
1960 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01001961 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001962}
1963
Chris Wilson1690e1e2011-12-14 13:57:08 +01001964void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
1965{
1966 i915_gem_object_unpin_fence(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01001967 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01001968}
1969
Daniel Vetterc2c75132012-07-05 12:17:30 +02001970/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
1971 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00001972unsigned long intel_gen4_compute_page_offset(int *x, int *y,
1973 unsigned int tiling_mode,
1974 unsigned int cpp,
1975 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02001976{
Chris Wilsonbc752862013-02-21 20:04:31 +00001977 if (tiling_mode != I915_TILING_NONE) {
1978 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02001979
Chris Wilsonbc752862013-02-21 20:04:31 +00001980 tile_rows = *y / 8;
1981 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02001982
Chris Wilsonbc752862013-02-21 20:04:31 +00001983 tiles = *x / (512/cpp);
1984 *x %= 512/cpp;
1985
1986 return tile_rows * pitch * 8 + tiles * 4096;
1987 } else {
1988 unsigned int offset;
1989
1990 offset = *y * pitch + *x * cpp;
1991 *y = 0;
1992 *x = (offset & 4095) / cpp;
1993 return offset & -4096;
1994 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02001995}
1996
Jesse Barnes17638cd2011-06-24 12:19:23 -07001997static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
1998 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07001999{
2000 struct drm_device *dev = crtc->dev;
2001 struct drm_i915_private *dev_priv = dev->dev_private;
2002 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2003 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00002004 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002005 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002006 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002007 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01002008 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07002009
2010 switch (plane) {
2011 case 0:
2012 case 1:
2013 break;
2014 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002015 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes81255562010-08-02 12:07:50 -07002016 return -EINVAL;
2017 }
2018
2019 intel_fb = to_intel_framebuffer(fb);
2020 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002021
Chris Wilson5eddb702010-09-11 13:48:45 +01002022 reg = DSPCNTR(plane);
2023 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002024 /* Mask out pixel format bits in case we change it */
2025 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002026 switch (fb->pixel_format) {
2027 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002028 dspcntr |= DISPPLANE_8BPP;
2029 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002030 case DRM_FORMAT_XRGB1555:
2031 case DRM_FORMAT_ARGB1555:
2032 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002033 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002034 case DRM_FORMAT_RGB565:
2035 dspcntr |= DISPPLANE_BGRX565;
2036 break;
2037 case DRM_FORMAT_XRGB8888:
2038 case DRM_FORMAT_ARGB8888:
2039 dspcntr |= DISPPLANE_BGRX888;
2040 break;
2041 case DRM_FORMAT_XBGR8888:
2042 case DRM_FORMAT_ABGR8888:
2043 dspcntr |= DISPPLANE_RGBX888;
2044 break;
2045 case DRM_FORMAT_XRGB2101010:
2046 case DRM_FORMAT_ARGB2101010:
2047 dspcntr |= DISPPLANE_BGRX101010;
2048 break;
2049 case DRM_FORMAT_XBGR2101010:
2050 case DRM_FORMAT_ABGR2101010:
2051 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002052 break;
2053 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002054 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002055 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002056
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002057 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00002058 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07002059 dspcntr |= DISPPLANE_TILED;
2060 else
2061 dspcntr &= ~DISPPLANE_TILED;
2062 }
2063
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002064 if (IS_G4X(dev))
2065 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2066
Chris Wilson5eddb702010-09-11 13:48:45 +01002067 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07002068
Daniel Vettere506a0c2012-07-05 12:17:29 +02002069 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07002070
Daniel Vetterc2c75132012-07-05 12:17:30 +02002071 if (INTEL_INFO(dev)->gen >= 4) {
2072 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002073 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2074 fb->bits_per_pixel / 8,
2075 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002076 linear_offset -= intel_crtc->dspaddr_offset;
2077 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002078 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002079 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002080
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002081 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2082 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2083 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002084 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002085 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetterc2c75132012-07-05 12:17:30 +02002086 I915_MODIFY_DISPBASE(DSPSURF(plane),
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002087 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002088 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002089 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002090 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002091 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002092 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002093
Jesse Barnes17638cd2011-06-24 12:19:23 -07002094 return 0;
2095}
2096
2097static int ironlake_update_plane(struct drm_crtc *crtc,
2098 struct drm_framebuffer *fb, int x, int y)
2099{
2100 struct drm_device *dev = crtc->dev;
2101 struct drm_i915_private *dev_priv = dev->dev_private;
2102 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2103 struct intel_framebuffer *intel_fb;
2104 struct drm_i915_gem_object *obj;
2105 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002106 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002107 u32 dspcntr;
2108 u32 reg;
2109
2110 switch (plane) {
2111 case 0:
2112 case 1:
Jesse Barnes27f82272011-09-02 12:54:37 -07002113 case 2:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002114 break;
2115 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002116 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes17638cd2011-06-24 12:19:23 -07002117 return -EINVAL;
2118 }
2119
2120 intel_fb = to_intel_framebuffer(fb);
2121 obj = intel_fb->obj;
2122
2123 reg = DSPCNTR(plane);
2124 dspcntr = I915_READ(reg);
2125 /* Mask out pixel format bits in case we change it */
2126 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002127 switch (fb->pixel_format) {
2128 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002129 dspcntr |= DISPPLANE_8BPP;
2130 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002131 case DRM_FORMAT_RGB565:
2132 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002133 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002134 case DRM_FORMAT_XRGB8888:
2135 case DRM_FORMAT_ARGB8888:
2136 dspcntr |= DISPPLANE_BGRX888;
2137 break;
2138 case DRM_FORMAT_XBGR8888:
2139 case DRM_FORMAT_ABGR8888:
2140 dspcntr |= DISPPLANE_RGBX888;
2141 break;
2142 case DRM_FORMAT_XRGB2101010:
2143 case DRM_FORMAT_ARGB2101010:
2144 dspcntr |= DISPPLANE_BGRX101010;
2145 break;
2146 case DRM_FORMAT_XBGR2101010:
2147 case DRM_FORMAT_ABGR2101010:
2148 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002149 break;
2150 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002151 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002152 }
2153
2154 if (obj->tiling_mode != I915_TILING_NONE)
2155 dspcntr |= DISPPLANE_TILED;
2156 else
2157 dspcntr &= ~DISPPLANE_TILED;
2158
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002159 if (IS_HASWELL(dev))
2160 dspcntr &= ~DISPPLANE_TRICKLE_FEED_DISABLE;
2161 else
2162 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002163
2164 I915_WRITE(reg, dspcntr);
2165
Daniel Vettere506a0c2012-07-05 12:17:29 +02002166 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002167 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002168 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2169 fb->bits_per_pixel / 8,
2170 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002171 linear_offset -= intel_crtc->dspaddr_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002172
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002173 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2174 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2175 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002176 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002177 I915_MODIFY_DISPBASE(DSPSURF(plane),
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002178 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002179 if (IS_HASWELL(dev)) {
2180 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2181 } else {
2182 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2183 I915_WRITE(DSPLINOFF(plane), linear_offset);
2184 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002185 POSTING_READ(reg);
2186
2187 return 0;
2188}
2189
2190/* Assume fb object is pinned & idle & fenced and just update base pointers */
2191static int
2192intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2193 int x, int y, enum mode_set_atomic state)
2194{
2195 struct drm_device *dev = crtc->dev;
2196 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002197
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002198 if (dev_priv->display.disable_fbc)
2199 dev_priv->display.disable_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002200 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002201
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002202 return dev_priv->display.update_plane(crtc, fb, x, y);
Jesse Barnes81255562010-08-02 12:07:50 -07002203}
2204
Ville Syrjälä96a02912013-02-18 19:08:49 +02002205void intel_display_handle_reset(struct drm_device *dev)
2206{
2207 struct drm_i915_private *dev_priv = dev->dev_private;
2208 struct drm_crtc *crtc;
2209
2210 /*
2211 * Flips in the rings have been nuked by the reset,
2212 * so complete all pending flips so that user space
2213 * will get its events and not get stuck.
2214 *
2215 * Also update the base address of all primary
2216 * planes to the the last fb to make sure we're
2217 * showing the correct fb after a reset.
2218 *
2219 * Need to make two loops over the crtcs so that we
2220 * don't try to grab a crtc mutex before the
2221 * pending_flip_queue really got woken up.
2222 */
2223
2224 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2225 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2226 enum plane plane = intel_crtc->plane;
2227
2228 intel_prepare_page_flip(dev, plane);
2229 intel_finish_page_flip_plane(dev, plane);
2230 }
2231
2232 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2233 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2234
2235 mutex_lock(&crtc->mutex);
2236 if (intel_crtc->active)
2237 dev_priv->display.update_plane(crtc, crtc->fb,
2238 crtc->x, crtc->y);
2239 mutex_unlock(&crtc->mutex);
2240 }
2241}
2242
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002243static int
Chris Wilson14667a42012-04-03 17:58:35 +01002244intel_finish_fb(struct drm_framebuffer *old_fb)
2245{
2246 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2247 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2248 bool was_interruptible = dev_priv->mm.interruptible;
2249 int ret;
2250
Chris Wilson14667a42012-04-03 17:58:35 +01002251 /* Big Hammer, we also need to ensure that any pending
2252 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2253 * current scanout is retired before unpinning the old
2254 * framebuffer.
2255 *
2256 * This should only fail upon a hung GPU, in which case we
2257 * can safely continue.
2258 */
2259 dev_priv->mm.interruptible = false;
2260 ret = i915_gem_object_finish_gpu(obj);
2261 dev_priv->mm.interruptible = was_interruptible;
2262
2263 return ret;
2264}
2265
Ville Syrjälä198598d2012-10-31 17:50:24 +02002266static void intel_crtc_update_sarea_pos(struct drm_crtc *crtc, int x, int y)
2267{
2268 struct drm_device *dev = crtc->dev;
2269 struct drm_i915_master_private *master_priv;
2270 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2271
2272 if (!dev->primary->master)
2273 return;
2274
2275 master_priv = dev->primary->master->driver_priv;
2276 if (!master_priv->sarea_priv)
2277 return;
2278
2279 switch (intel_crtc->pipe) {
2280 case 0:
2281 master_priv->sarea_priv->pipeA_x = x;
2282 master_priv->sarea_priv->pipeA_y = y;
2283 break;
2284 case 1:
2285 master_priv->sarea_priv->pipeB_x = x;
2286 master_priv->sarea_priv->pipeB_y = y;
2287 break;
2288 default:
2289 break;
2290 }
2291}
2292
Chris Wilson14667a42012-04-03 17:58:35 +01002293static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002294intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002295 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002296{
2297 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002298 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002299 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter94352cf2012-07-05 22:51:56 +02002300 struct drm_framebuffer *old_fb;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002301 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002302
2303 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002304 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002305 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002306 return 0;
2307 }
2308
Ben Widawsky7eb552a2013-03-13 14:05:41 -07002309 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002310 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2311 plane_name(intel_crtc->plane),
2312 INTEL_INFO(dev)->num_pipes);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002313 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002314 }
2315
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002316 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002317 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002318 to_intel_framebuffer(fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002319 NULL);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002320 if (ret != 0) {
2321 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002322 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002323 return ret;
2324 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002325
Damien Lespiaubb2043d2013-09-30 14:21:49 +01002326 /*
2327 * Update pipe size and adjust fitter if needed: the reason for this is
2328 * that in compute_mode_changes we check the native mode (not the pfit
2329 * mode) to see if we can flip rather than do a full mode set. In the
2330 * fastboot case, we'll flip, but if we don't update the pipesrc and
2331 * pfit state, we'll end up with a big fb scanned out into the wrong
2332 * sized surface.
2333 *
2334 * To fix this properly, we need to hoist the checks up into
2335 * compute_mode_changes (or above), check the actual pfit state and
2336 * whether the platform allows pfit disable with pipe active, and only
2337 * then update the pipesrc and pfit state, even on the flip path.
2338 */
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002339 if (i915_fastboot) {
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002340 const struct drm_display_mode *adjusted_mode =
2341 &intel_crtc->config.adjusted_mode;
2342
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002343 I915_WRITE(PIPESRC(intel_crtc->pipe),
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002344 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
2345 (adjusted_mode->crtc_vdisplay - 1));
Chris Wilsonfd4daa92013-08-27 17:04:17 +01002346 if (!intel_crtc->config.pch_pfit.enabled &&
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002347 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2348 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
2349 I915_WRITE(PF_CTL(intel_crtc->pipe), 0);
2350 I915_WRITE(PF_WIN_POS(intel_crtc->pipe), 0);
2351 I915_WRITE(PF_WIN_SZ(intel_crtc->pipe), 0);
2352 }
2353 }
2354
Daniel Vetter94352cf2012-07-05 22:51:56 +02002355 ret = dev_priv->display.update_plane(crtc, fb, x, y);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002356 if (ret) {
Daniel Vetter94352cf2012-07-05 22:51:56 +02002357 intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002358 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002359 DRM_ERROR("failed to update base address\n");
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002360 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002361 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002362
Daniel Vetter94352cf2012-07-05 22:51:56 +02002363 old_fb = crtc->fb;
2364 crtc->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002365 crtc->x = x;
2366 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002367
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002368 if (old_fb) {
Daniel Vetterd7697ee2013-06-02 17:23:01 +02002369 if (intel_crtc->active && old_fb != fb)
2370 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002371 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002372 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002373
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002374 intel_update_fbc(dev);
Rodrigo Vivi49065572013-07-11 18:45:05 -03002375 intel_edp_psr_update(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002376 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002377
Ville Syrjälä198598d2012-10-31 17:50:24 +02002378 intel_crtc_update_sarea_pos(crtc, x, y);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002379
2380 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002381}
2382
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002383static void intel_fdi_normal_train(struct drm_crtc *crtc)
2384{
2385 struct drm_device *dev = crtc->dev;
2386 struct drm_i915_private *dev_priv = dev->dev_private;
2387 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2388 int pipe = intel_crtc->pipe;
2389 u32 reg, temp;
2390
2391 /* enable normal train */
2392 reg = FDI_TX_CTL(pipe);
2393 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002394 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002395 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2396 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002397 } else {
2398 temp &= ~FDI_LINK_TRAIN_NONE;
2399 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002400 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002401 I915_WRITE(reg, temp);
2402
2403 reg = FDI_RX_CTL(pipe);
2404 temp = I915_READ(reg);
2405 if (HAS_PCH_CPT(dev)) {
2406 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2407 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2408 } else {
2409 temp &= ~FDI_LINK_TRAIN_NONE;
2410 temp |= FDI_LINK_TRAIN_NONE;
2411 }
2412 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2413
2414 /* wait one idle pattern time */
2415 POSTING_READ(reg);
2416 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002417
2418 /* IVB wants error correction enabled */
2419 if (IS_IVYBRIDGE(dev))
2420 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2421 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002422}
2423
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002424static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
Daniel Vetter1e833f42013-02-19 22:31:57 +01002425{
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002426 return crtc->base.enabled && crtc->active &&
2427 crtc->config.has_pch_encoder;
Daniel Vetter1e833f42013-02-19 22:31:57 +01002428}
2429
Daniel Vetter01a415f2012-10-27 15:58:40 +02002430static void ivb_modeset_global_resources(struct drm_device *dev)
2431{
2432 struct drm_i915_private *dev_priv = dev->dev_private;
2433 struct intel_crtc *pipe_B_crtc =
2434 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2435 struct intel_crtc *pipe_C_crtc =
2436 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2437 uint32_t temp;
2438
Daniel Vetter1e833f42013-02-19 22:31:57 +01002439 /*
2440 * When everything is off disable fdi C so that we could enable fdi B
2441 * with all lanes. Note that we don't care about enabled pipes without
2442 * an enabled pch encoder.
2443 */
2444 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2445 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02002446 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2447 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2448
2449 temp = I915_READ(SOUTH_CHICKEN1);
2450 temp &= ~FDI_BC_BIFURCATION_SELECT;
2451 DRM_DEBUG_KMS("disabling fdi C rx\n");
2452 I915_WRITE(SOUTH_CHICKEN1, temp);
2453 }
2454}
2455
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002456/* The FDI link training functions for ILK/Ibexpeak. */
2457static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2458{
2459 struct drm_device *dev = crtc->dev;
2460 struct drm_i915_private *dev_priv = dev->dev_private;
2461 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2462 int pipe = intel_crtc->pipe;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002463 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002464 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002465
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002466 /* FDI needs bits from pipe & plane first */
2467 assert_pipe_enabled(dev_priv, pipe);
2468 assert_plane_enabled(dev_priv, plane);
2469
Adam Jacksone1a44742010-06-25 15:32:14 -04002470 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2471 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002472 reg = FDI_RX_IMR(pipe);
2473 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002474 temp &= ~FDI_RX_SYMBOL_LOCK;
2475 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002476 I915_WRITE(reg, temp);
2477 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002478 udelay(150);
2479
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002480 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002481 reg = FDI_TX_CTL(pipe);
2482 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002483 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2484 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002485 temp &= ~FDI_LINK_TRAIN_NONE;
2486 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002487 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002488
Chris Wilson5eddb702010-09-11 13:48:45 +01002489 reg = FDI_RX_CTL(pipe);
2490 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002491 temp &= ~FDI_LINK_TRAIN_NONE;
2492 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002493 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2494
2495 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002496 udelay(150);
2497
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002498 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01002499 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2500 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2501 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002502
Chris Wilson5eddb702010-09-11 13:48:45 +01002503 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002504 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002505 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002506 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2507
2508 if ((temp & FDI_RX_BIT_LOCK)) {
2509 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002510 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002511 break;
2512 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002513 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002514 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002515 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002516
2517 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002518 reg = FDI_TX_CTL(pipe);
2519 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002520 temp &= ~FDI_LINK_TRAIN_NONE;
2521 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002522 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002523
Chris Wilson5eddb702010-09-11 13:48:45 +01002524 reg = FDI_RX_CTL(pipe);
2525 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002526 temp &= ~FDI_LINK_TRAIN_NONE;
2527 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002528 I915_WRITE(reg, temp);
2529
2530 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002531 udelay(150);
2532
Chris Wilson5eddb702010-09-11 13:48:45 +01002533 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002534 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002535 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002536 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2537
2538 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002539 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002540 DRM_DEBUG_KMS("FDI train 2 done.\n");
2541 break;
2542 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002543 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002544 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002545 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002546
2547 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002548
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002549}
2550
Akshay Joshi0206e352011-08-16 15:34:10 -04002551static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002552 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2553 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2554 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2555 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2556};
2557
2558/* The FDI link training functions for SNB/Cougarpoint. */
2559static void gen6_fdi_link_train(struct drm_crtc *crtc)
2560{
2561 struct drm_device *dev = crtc->dev;
2562 struct drm_i915_private *dev_priv = dev->dev_private;
2563 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2564 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002565 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002566
Adam Jacksone1a44742010-06-25 15:32:14 -04002567 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2568 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002569 reg = FDI_RX_IMR(pipe);
2570 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002571 temp &= ~FDI_RX_SYMBOL_LOCK;
2572 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002573 I915_WRITE(reg, temp);
2574
2575 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002576 udelay(150);
2577
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002578 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002579 reg = FDI_TX_CTL(pipe);
2580 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002581 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2582 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002583 temp &= ~FDI_LINK_TRAIN_NONE;
2584 temp |= FDI_LINK_TRAIN_PATTERN_1;
2585 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2586 /* SNB-B */
2587 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002588 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002589
Daniel Vetterd74cf322012-10-26 10:58:13 +02002590 I915_WRITE(FDI_RX_MISC(pipe),
2591 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2592
Chris Wilson5eddb702010-09-11 13:48:45 +01002593 reg = FDI_RX_CTL(pipe);
2594 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002595 if (HAS_PCH_CPT(dev)) {
2596 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2597 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2598 } else {
2599 temp &= ~FDI_LINK_TRAIN_NONE;
2600 temp |= FDI_LINK_TRAIN_PATTERN_1;
2601 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002602 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2603
2604 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002605 udelay(150);
2606
Akshay Joshi0206e352011-08-16 15:34:10 -04002607 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002608 reg = FDI_TX_CTL(pipe);
2609 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002610 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2611 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002612 I915_WRITE(reg, temp);
2613
2614 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002615 udelay(500);
2616
Sean Paulfa37d392012-03-02 12:53:39 -05002617 for (retry = 0; retry < 5; retry++) {
2618 reg = FDI_RX_IIR(pipe);
2619 temp = I915_READ(reg);
2620 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2621 if (temp & FDI_RX_BIT_LOCK) {
2622 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2623 DRM_DEBUG_KMS("FDI train 1 done.\n");
2624 break;
2625 }
2626 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002627 }
Sean Paulfa37d392012-03-02 12:53:39 -05002628 if (retry < 5)
2629 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002630 }
2631 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002632 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002633
2634 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002635 reg = FDI_TX_CTL(pipe);
2636 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002637 temp &= ~FDI_LINK_TRAIN_NONE;
2638 temp |= FDI_LINK_TRAIN_PATTERN_2;
2639 if (IS_GEN6(dev)) {
2640 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2641 /* SNB-B */
2642 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2643 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002644 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002645
Chris Wilson5eddb702010-09-11 13:48:45 +01002646 reg = FDI_RX_CTL(pipe);
2647 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002648 if (HAS_PCH_CPT(dev)) {
2649 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2650 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2651 } else {
2652 temp &= ~FDI_LINK_TRAIN_NONE;
2653 temp |= FDI_LINK_TRAIN_PATTERN_2;
2654 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002655 I915_WRITE(reg, temp);
2656
2657 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002658 udelay(150);
2659
Akshay Joshi0206e352011-08-16 15:34:10 -04002660 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002661 reg = FDI_TX_CTL(pipe);
2662 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002663 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2664 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002665 I915_WRITE(reg, temp);
2666
2667 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002668 udelay(500);
2669
Sean Paulfa37d392012-03-02 12:53:39 -05002670 for (retry = 0; retry < 5; retry++) {
2671 reg = FDI_RX_IIR(pipe);
2672 temp = I915_READ(reg);
2673 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2674 if (temp & FDI_RX_SYMBOL_LOCK) {
2675 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2676 DRM_DEBUG_KMS("FDI train 2 done.\n");
2677 break;
2678 }
2679 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002680 }
Sean Paulfa37d392012-03-02 12:53:39 -05002681 if (retry < 5)
2682 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002683 }
2684 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002685 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002686
2687 DRM_DEBUG_KMS("FDI train done.\n");
2688}
2689
Jesse Barnes357555c2011-04-28 15:09:55 -07002690/* Manual link training for Ivy Bridge A0 parts */
2691static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2692{
2693 struct drm_device *dev = crtc->dev;
2694 struct drm_i915_private *dev_priv = dev->dev_private;
2695 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2696 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07002697 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07002698
2699 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2700 for train result */
2701 reg = FDI_RX_IMR(pipe);
2702 temp = I915_READ(reg);
2703 temp &= ~FDI_RX_SYMBOL_LOCK;
2704 temp &= ~FDI_RX_BIT_LOCK;
2705 I915_WRITE(reg, temp);
2706
2707 POSTING_READ(reg);
2708 udelay(150);
2709
Daniel Vetter01a415f2012-10-27 15:58:40 +02002710 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
2711 I915_READ(FDI_RX_IIR(pipe)));
2712
Jesse Barnes139ccd32013-08-19 11:04:55 -07002713 /* Try each vswing and preemphasis setting twice before moving on */
2714 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
2715 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07002716 reg = FDI_TX_CTL(pipe);
2717 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07002718 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2719 temp &= ~FDI_TX_ENABLE;
2720 I915_WRITE(reg, temp);
2721
2722 reg = FDI_RX_CTL(pipe);
2723 temp = I915_READ(reg);
2724 temp &= ~FDI_LINK_TRAIN_AUTO;
2725 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2726 temp &= ~FDI_RX_ENABLE;
2727 I915_WRITE(reg, temp);
2728
2729 /* enable CPU FDI TX and PCH FDI RX */
2730 reg = FDI_TX_CTL(pipe);
2731 temp = I915_READ(reg);
2732 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2733 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
2734 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07002735 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07002736 temp |= snb_b_fdi_train_param[j/2];
2737 temp |= FDI_COMPOSITE_SYNC;
2738 I915_WRITE(reg, temp | FDI_TX_ENABLE);
2739
2740 I915_WRITE(FDI_RX_MISC(pipe),
2741 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2742
2743 reg = FDI_RX_CTL(pipe);
2744 temp = I915_READ(reg);
2745 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2746 temp |= FDI_COMPOSITE_SYNC;
2747 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2748
2749 POSTING_READ(reg);
2750 udelay(1); /* should be 0.5us */
2751
2752 for (i = 0; i < 4; i++) {
2753 reg = FDI_RX_IIR(pipe);
2754 temp = I915_READ(reg);
2755 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2756
2757 if (temp & FDI_RX_BIT_LOCK ||
2758 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2759 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2760 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
2761 i);
2762 break;
2763 }
2764 udelay(1); /* should be 0.5us */
2765 }
2766 if (i == 4) {
2767 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
2768 continue;
2769 }
2770
2771 /* Train 2 */
2772 reg = FDI_TX_CTL(pipe);
2773 temp = I915_READ(reg);
2774 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2775 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2776 I915_WRITE(reg, temp);
2777
2778 reg = FDI_RX_CTL(pipe);
2779 temp = I915_READ(reg);
2780 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2781 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07002782 I915_WRITE(reg, temp);
2783
2784 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07002785 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07002786
Jesse Barnes139ccd32013-08-19 11:04:55 -07002787 for (i = 0; i < 4; i++) {
2788 reg = FDI_RX_IIR(pipe);
2789 temp = I915_READ(reg);
2790 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07002791
Jesse Barnes139ccd32013-08-19 11:04:55 -07002792 if (temp & FDI_RX_SYMBOL_LOCK ||
2793 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
2794 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2795 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
2796 i);
2797 goto train_done;
2798 }
2799 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07002800 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07002801 if (i == 4)
2802 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07002803 }
Jesse Barnes357555c2011-04-28 15:09:55 -07002804
Jesse Barnes139ccd32013-08-19 11:04:55 -07002805train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07002806 DRM_DEBUG_KMS("FDI train done.\n");
2807}
2808
Daniel Vetter88cefb62012-08-12 19:27:14 +02002809static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07002810{
Daniel Vetter88cefb62012-08-12 19:27:14 +02002811 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002812 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002813 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002814 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002815
Jesse Barnesc64e3112010-09-10 11:27:03 -07002816
Jesse Barnes0e23b992010-09-10 11:10:00 -07002817 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002818 reg = FDI_RX_CTL(pipe);
2819 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002820 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
2821 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002822 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01002823 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2824
2825 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002826 udelay(200);
2827
2828 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002829 temp = I915_READ(reg);
2830 I915_WRITE(reg, temp | FDI_PCDCLK);
2831
2832 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002833 udelay(200);
2834
Paulo Zanoni20749732012-11-23 15:30:38 -02002835 /* Enable CPU FDI TX PLL, always on for Ironlake */
2836 reg = FDI_TX_CTL(pipe);
2837 temp = I915_READ(reg);
2838 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
2839 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01002840
Paulo Zanoni20749732012-11-23 15:30:38 -02002841 POSTING_READ(reg);
2842 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002843 }
2844}
2845
Daniel Vetter88cefb62012-08-12 19:27:14 +02002846static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
2847{
2848 struct drm_device *dev = intel_crtc->base.dev;
2849 struct drm_i915_private *dev_priv = dev->dev_private;
2850 int pipe = intel_crtc->pipe;
2851 u32 reg, temp;
2852
2853 /* Switch from PCDclk to Rawclk */
2854 reg = FDI_RX_CTL(pipe);
2855 temp = I915_READ(reg);
2856 I915_WRITE(reg, temp & ~FDI_PCDCLK);
2857
2858 /* Disable CPU FDI TX PLL */
2859 reg = FDI_TX_CTL(pipe);
2860 temp = I915_READ(reg);
2861 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2862
2863 POSTING_READ(reg);
2864 udelay(100);
2865
2866 reg = FDI_RX_CTL(pipe);
2867 temp = I915_READ(reg);
2868 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
2869
2870 /* Wait for the clocks to turn off. */
2871 POSTING_READ(reg);
2872 udelay(100);
2873}
2874
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002875static void ironlake_fdi_disable(struct drm_crtc *crtc)
2876{
2877 struct drm_device *dev = crtc->dev;
2878 struct drm_i915_private *dev_priv = dev->dev_private;
2879 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2880 int pipe = intel_crtc->pipe;
2881 u32 reg, temp;
2882
2883 /* disable CPU FDI tx and PCH FDI rx */
2884 reg = FDI_TX_CTL(pipe);
2885 temp = I915_READ(reg);
2886 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2887 POSTING_READ(reg);
2888
2889 reg = FDI_RX_CTL(pipe);
2890 temp = I915_READ(reg);
2891 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002892 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002893 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2894
2895 POSTING_READ(reg);
2896 udelay(100);
2897
2898 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002899 if (HAS_PCH_IBX(dev)) {
2900 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002901 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002902
2903 /* still set train pattern 1 */
2904 reg = FDI_TX_CTL(pipe);
2905 temp = I915_READ(reg);
2906 temp &= ~FDI_LINK_TRAIN_NONE;
2907 temp |= FDI_LINK_TRAIN_PATTERN_1;
2908 I915_WRITE(reg, temp);
2909
2910 reg = FDI_RX_CTL(pipe);
2911 temp = I915_READ(reg);
2912 if (HAS_PCH_CPT(dev)) {
2913 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2914 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2915 } else {
2916 temp &= ~FDI_LINK_TRAIN_NONE;
2917 temp |= FDI_LINK_TRAIN_PATTERN_1;
2918 }
2919 /* BPC in FDI rx is consistent with that in PIPECONF */
2920 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002921 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002922 I915_WRITE(reg, temp);
2923
2924 POSTING_READ(reg);
2925 udelay(100);
2926}
2927
Chris Wilson5bb61642012-09-27 21:25:58 +01002928static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2929{
2930 struct drm_device *dev = crtc->dev;
2931 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä10d83732013-01-29 18:13:34 +02002932 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5bb61642012-09-27 21:25:58 +01002933 unsigned long flags;
2934 bool pending;
2935
Ville Syrjälä10d83732013-01-29 18:13:34 +02002936 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2937 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
Chris Wilson5bb61642012-09-27 21:25:58 +01002938 return false;
2939
2940 spin_lock_irqsave(&dev->event_lock, flags);
2941 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2942 spin_unlock_irqrestore(&dev->event_lock, flags);
2943
2944 return pending;
2945}
2946
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002947static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
2948{
Chris Wilson0f911282012-04-17 10:05:38 +01002949 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01002950 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002951
2952 if (crtc->fb == NULL)
2953 return;
2954
Daniel Vetter2c10d572012-12-20 21:24:07 +01002955 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
2956
Chris Wilson5bb61642012-09-27 21:25:58 +01002957 wait_event(dev_priv->pending_flip_queue,
2958 !intel_crtc_has_pending_flip(crtc));
2959
Chris Wilson0f911282012-04-17 10:05:38 +01002960 mutex_lock(&dev->struct_mutex);
2961 intel_finish_fb(crtc->fb);
2962 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002963}
2964
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002965/* Program iCLKIP clock to the desired frequency */
2966static void lpt_program_iclkip(struct drm_crtc *crtc)
2967{
2968 struct drm_device *dev = crtc->dev;
2969 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau241bfc32013-09-25 16:45:37 +01002970 int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002971 u32 divsel, phaseinc, auxdiv, phasedir = 0;
2972 u32 temp;
2973
Daniel Vetter09153002012-12-12 14:06:44 +01002974 mutex_lock(&dev_priv->dpio_lock);
2975
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002976 /* It is necessary to ungate the pixclk gate prior to programming
2977 * the divisors, and gate it back when it is done.
2978 */
2979 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
2980
2981 /* Disable SSCCTL */
2982 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002983 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
2984 SBI_SSCCTL_DISABLE,
2985 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002986
2987 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03002988 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002989 auxdiv = 1;
2990 divsel = 0x41;
2991 phaseinc = 0x20;
2992 } else {
2993 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01002994 * but the adjusted_mode->crtc_clock in in KHz. To get the
2995 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002996 * convert the virtual clock precision to KHz here for higher
2997 * precision.
2998 */
2999 u32 iclk_virtual_root_freq = 172800 * 1000;
3000 u32 iclk_pi_range = 64;
3001 u32 desired_divisor, msb_divisor_value, pi_value;
3002
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003003 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003004 msb_divisor_value = desired_divisor / iclk_pi_range;
3005 pi_value = desired_divisor % iclk_pi_range;
3006
3007 auxdiv = 0;
3008 divsel = msb_divisor_value - 2;
3009 phaseinc = pi_value;
3010 }
3011
3012 /* This should not happen with any sane values */
3013 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3014 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3015 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3016 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3017
3018 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003019 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003020 auxdiv,
3021 divsel,
3022 phasedir,
3023 phaseinc);
3024
3025 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003026 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003027 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3028 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3029 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3030 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3031 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3032 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003033 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003034
3035 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003036 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003037 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3038 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003039 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003040
3041 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003042 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003043 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003044 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003045
3046 /* Wait for initialization time */
3047 udelay(24);
3048
3049 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01003050
3051 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003052}
3053
Daniel Vetter275f01b22013-05-03 11:49:47 +02003054static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3055 enum pipe pch_transcoder)
3056{
3057 struct drm_device *dev = crtc->base.dev;
3058 struct drm_i915_private *dev_priv = dev->dev_private;
3059 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
3060
3061 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3062 I915_READ(HTOTAL(cpu_transcoder)));
3063 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3064 I915_READ(HBLANK(cpu_transcoder)));
3065 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3066 I915_READ(HSYNC(cpu_transcoder)));
3067
3068 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3069 I915_READ(VTOTAL(cpu_transcoder)));
3070 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3071 I915_READ(VBLANK(cpu_transcoder)));
3072 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3073 I915_READ(VSYNC(cpu_transcoder)));
3074 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3075 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3076}
3077
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003078static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
3079{
3080 struct drm_i915_private *dev_priv = dev->dev_private;
3081 uint32_t temp;
3082
3083 temp = I915_READ(SOUTH_CHICKEN1);
3084 if (temp & FDI_BC_BIFURCATION_SELECT)
3085 return;
3086
3087 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3088 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3089
3090 temp |= FDI_BC_BIFURCATION_SELECT;
3091 DRM_DEBUG_KMS("enabling fdi C rx\n");
3092 I915_WRITE(SOUTH_CHICKEN1, temp);
3093 POSTING_READ(SOUTH_CHICKEN1);
3094}
3095
3096static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3097{
3098 struct drm_device *dev = intel_crtc->base.dev;
3099 struct drm_i915_private *dev_priv = dev->dev_private;
3100
3101 switch (intel_crtc->pipe) {
3102 case PIPE_A:
3103 break;
3104 case PIPE_B:
3105 if (intel_crtc->config.fdi_lanes > 2)
3106 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
3107 else
3108 cpt_enable_fdi_bc_bifurcation(dev);
3109
3110 break;
3111 case PIPE_C:
3112 cpt_enable_fdi_bc_bifurcation(dev);
3113
3114 break;
3115 default:
3116 BUG();
3117 }
3118}
3119
Jesse Barnesf67a5592011-01-05 10:31:48 -08003120/*
3121 * Enable PCH resources required for PCH ports:
3122 * - PCH PLLs
3123 * - FDI training & RX/TX
3124 * - update transcoder timings
3125 * - DP transcoding bits
3126 * - transcoder
3127 */
3128static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003129{
3130 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003131 struct drm_i915_private *dev_priv = dev->dev_private;
3132 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3133 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003134 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003135
Daniel Vetterab9412b2013-05-03 11:49:46 +02003136 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01003137
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003138 if (IS_IVYBRIDGE(dev))
3139 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3140
Daniel Vettercd986ab2012-10-26 10:58:12 +02003141 /* Write the TU size bits before fdi link training, so that error
3142 * detection works. */
3143 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3144 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3145
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003146 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003147 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003148
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003149 /* We need to program the right clock selection before writing the pixel
3150 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003151 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003152 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003153
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003154 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003155 temp |= TRANS_DPLL_ENABLE(pipe);
3156 sel = TRANS_DPLLB_SEL(pipe);
Daniel Vettera43f6e02013-06-07 23:10:32 +02003157 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003158 temp |= sel;
3159 else
3160 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003161 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003162 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003163
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003164 /* XXX: pch pll's can be enabled any time before we enable the PCH
3165 * transcoder, and we actually should do this to not upset any PCH
3166 * transcoder that already use the clock when we share it.
3167 *
3168 * Note that enable_shared_dpll tries to do the right thing, but
3169 * get_shared_dpll unconditionally resets the pll - we need that to have
3170 * the right LVDS enable sequence. */
3171 ironlake_enable_shared_dpll(intel_crtc);
3172
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003173 /* set transcoder timing, panel must allow it */
3174 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02003175 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003176
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003177 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003178
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003179 /* For PCH DP, enable TRANS_DP_CTL */
3180 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07003181 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3182 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003183 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003184 reg = TRANS_DP_CTL(pipe);
3185 temp = I915_READ(reg);
3186 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003187 TRANS_DP_SYNC_MASK |
3188 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003189 temp |= (TRANS_DP_OUTPUT_ENABLE |
3190 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003191 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003192
3193 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003194 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003195 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003196 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003197
3198 switch (intel_trans_dp_port_sel(crtc)) {
3199 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003200 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003201 break;
3202 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003203 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003204 break;
3205 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003206 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003207 break;
3208 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003209 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003210 }
3211
Chris Wilson5eddb702010-09-11 13:48:45 +01003212 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003213 }
3214
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003215 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003216}
3217
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003218static void lpt_pch_enable(struct drm_crtc *crtc)
3219{
3220 struct drm_device *dev = crtc->dev;
3221 struct drm_i915_private *dev_priv = dev->dev_private;
3222 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02003223 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003224
Daniel Vetterab9412b2013-05-03 11:49:46 +02003225 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003226
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003227 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003228
Paulo Zanoni0540e482012-10-31 18:12:40 -02003229 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003230 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003231
Paulo Zanoni937bb612012-10-31 18:12:47 -02003232 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003233}
3234
Daniel Vettere2b78262013-06-07 23:10:03 +02003235static void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003236{
Daniel Vettere2b78262013-06-07 23:10:03 +02003237 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003238
3239 if (pll == NULL)
3240 return;
3241
3242 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003243 WARN(1, "bad %s refcount\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003244 return;
3245 }
3246
Daniel Vetterf4a091c2013-06-10 17:28:22 +02003247 if (--pll->refcount == 0) {
3248 WARN_ON(pll->on);
3249 WARN_ON(pll->active);
3250 }
3251
Daniel Vettera43f6e02013-06-07 23:10:32 +02003252 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003253}
3254
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003255static struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003256{
Daniel Vettere2b78262013-06-07 23:10:03 +02003257 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3258 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3259 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003260
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003261 if (pll) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003262 DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
3263 crtc->base.base.id, pll->name);
Daniel Vettere2b78262013-06-07 23:10:03 +02003264 intel_put_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003265 }
3266
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003267 if (HAS_PCH_IBX(dev_priv->dev)) {
3268 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02003269 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003270 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003271
Daniel Vetter46edb022013-06-05 13:34:12 +02003272 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3273 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003274
3275 goto found;
3276 }
3277
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003278 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3279 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003280
3281 /* Only want to check enabled timings first */
3282 if (pll->refcount == 0)
3283 continue;
3284
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003285 if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
3286 sizeof(pll->hw_state)) == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003287 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
Daniel Vettere2b78262013-06-07 23:10:03 +02003288 crtc->base.base.id,
Daniel Vetter46edb022013-06-05 13:34:12 +02003289 pll->name, pll->refcount, pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003290
3291 goto found;
3292 }
3293 }
3294
3295 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003296 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3297 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003298 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003299 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3300 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003301 goto found;
3302 }
3303 }
3304
3305 return NULL;
3306
3307found:
Daniel Vettera43f6e02013-06-07 23:10:32 +02003308 crtc->config.shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02003309 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3310 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02003311
Daniel Vettercdbd2312013-06-05 13:34:03 +02003312 if (pll->active == 0) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02003313 memcpy(&pll->hw_state, &crtc->config.dpll_hw_state,
3314 sizeof(pll->hw_state));
3315
Daniel Vetter46edb022013-06-05 13:34:12 +02003316 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
Daniel Vettercdbd2312013-06-05 13:34:03 +02003317 WARN_ON(pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02003318 assert_shared_dpll_disabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003319
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02003320 pll->mode_set(dev_priv, pll);
Daniel Vettercdbd2312013-06-05 13:34:03 +02003321 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003322 pll->refcount++;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003323
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003324 return pll;
3325}
3326
Daniel Vettera1520312013-05-03 11:49:50 +02003327static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07003328{
3329 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003330 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003331 u32 temp;
3332
3333 temp = I915_READ(dslreg);
3334 udelay(500);
3335 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07003336 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003337 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07003338 }
3339}
3340
Jesse Barnesb074cec2013-04-25 12:55:02 -07003341static void ironlake_pfit_enable(struct intel_crtc *crtc)
3342{
3343 struct drm_device *dev = crtc->base.dev;
3344 struct drm_i915_private *dev_priv = dev->dev_private;
3345 int pipe = crtc->pipe;
3346
Chris Wilsonfd4daa92013-08-27 17:04:17 +01003347 if (crtc->config.pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07003348 /* Force use of hard-coded filter coefficients
3349 * as some pre-programmed values are broken,
3350 * e.g. x201.
3351 */
3352 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3353 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3354 PF_PIPE_SEL_IVB(pipe));
3355 else
3356 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3357 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3358 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08003359 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003360}
3361
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003362static void intel_enable_planes(struct drm_crtc *crtc)
3363{
3364 struct drm_device *dev = crtc->dev;
3365 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3366 struct intel_plane *intel_plane;
3367
3368 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3369 if (intel_plane->pipe == pipe)
3370 intel_plane_restore(&intel_plane->base);
3371}
3372
3373static void intel_disable_planes(struct drm_crtc *crtc)
3374{
3375 struct drm_device *dev = crtc->dev;
3376 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3377 struct intel_plane *intel_plane;
3378
3379 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3380 if (intel_plane->pipe == pipe)
3381 intel_plane_disable(&intel_plane->base);
3382}
3383
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003384void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003385{
3386 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3387
3388 if (!crtc->config.ips_enabled)
3389 return;
3390
3391 /* We can only enable IPS after we enable a plane and wait for a vblank.
3392 * We guarantee that the plane is enabled by calling intel_enable_ips
3393 * only after intel_enable_plane. And intel_enable_plane already waits
3394 * for a vblank, so all we need to do here is to enable the IPS bit. */
3395 assert_plane_enabled(dev_priv, crtc->plane);
3396 I915_WRITE(IPS_CTL, IPS_ENABLE);
Paulo Zanoni5ade2c22013-09-19 17:03:06 -03003397
3398 /* The bit only becomes 1 in the next vblank, so this wait here is
3399 * essentially intel_wait_for_vblank. If we don't have this and don't
3400 * wait for vblanks until the end of crtc_enable, then the HW state
3401 * readout code will complain that the expected IPS_CTL value is not the
3402 * one we read. */
3403 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
3404 DRM_ERROR("Timed out waiting for IPS enable\n");
Paulo Zanonid77e4532013-09-24 13:52:55 -03003405}
3406
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003407void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003408{
3409 struct drm_device *dev = crtc->base.dev;
3410 struct drm_i915_private *dev_priv = dev->dev_private;
3411
3412 if (!crtc->config.ips_enabled)
3413 return;
3414
3415 assert_plane_enabled(dev_priv, crtc->plane);
3416 I915_WRITE(IPS_CTL, 0);
3417 POSTING_READ(IPS_CTL);
3418
3419 /* We need to wait for a vblank before we can disable the plane. */
3420 intel_wait_for_vblank(dev, crtc->pipe);
3421}
3422
3423/** Loads the palette/gamma unit for the CRTC with the prepared values */
3424static void intel_crtc_load_lut(struct drm_crtc *crtc)
3425{
3426 struct drm_device *dev = crtc->dev;
3427 struct drm_i915_private *dev_priv = dev->dev_private;
3428 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3429 enum pipe pipe = intel_crtc->pipe;
3430 int palreg = PALETTE(pipe);
3431 int i;
3432 bool reenable_ips = false;
3433
3434 /* The clocks have to be on to load the palette. */
3435 if (!crtc->enabled || !intel_crtc->active)
3436 return;
3437
3438 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
3439 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
3440 assert_dsi_pll_enabled(dev_priv);
3441 else
3442 assert_pll_enabled(dev_priv, pipe);
3443 }
3444
3445 /* use legacy palette for Ironlake */
3446 if (HAS_PCH_SPLIT(dev))
3447 palreg = LGC_PALETTE(pipe);
3448
3449 /* Workaround : Do not read or write the pipe palette/gamma data while
3450 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
3451 */
3452 if (intel_crtc->config.ips_enabled &&
3453 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
3454 GAMMA_MODE_MODE_SPLIT)) {
3455 hsw_disable_ips(intel_crtc);
3456 reenable_ips = true;
3457 }
3458
3459 for (i = 0; i < 256; i++) {
3460 I915_WRITE(palreg + 4 * i,
3461 (intel_crtc->lut_r[i] << 16) |
3462 (intel_crtc->lut_g[i] << 8) |
3463 intel_crtc->lut_b[i]);
3464 }
3465
3466 if (reenable_ips)
3467 hsw_enable_ips(intel_crtc);
3468}
3469
Jesse Barnesf67a5592011-01-05 10:31:48 -08003470static void ironlake_crtc_enable(struct drm_crtc *crtc)
3471{
3472 struct drm_device *dev = crtc->dev;
3473 struct drm_i915_private *dev_priv = dev->dev_private;
3474 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003475 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003476 int pipe = intel_crtc->pipe;
3477 int plane = intel_crtc->plane;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003478
Daniel Vetter08a48462012-07-02 11:43:47 +02003479 WARN_ON(!crtc->enabled);
3480
Jesse Barnesf67a5592011-01-05 10:31:48 -08003481 if (intel_crtc->active)
3482 return;
3483
3484 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003485
3486 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3487 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3488
Daniel Vetterf6736a12013-06-05 13:34:30 +02003489 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02003490 if (encoder->pre_enable)
3491 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003492
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003493 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02003494 /* Note: FDI PLL enabling _must_ be done before we enable the
3495 * cpu pipes, hence this is separate from all the other fdi/pch
3496 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02003497 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02003498 } else {
3499 assert_fdi_tx_disabled(dev_priv, pipe);
3500 assert_fdi_rx_disabled(dev_priv, pipe);
3501 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003502
Jesse Barnesb074cec2013-04-25 12:55:02 -07003503 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003504
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02003505 /*
3506 * On ILK+ LUT must be loaded before the pipe is running but with
3507 * clocks enabled
3508 */
3509 intel_crtc_load_lut(crtc);
3510
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003511 intel_update_watermarks(crtc);
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003512 intel_enable_pipe(dev_priv, pipe,
Jani Nikula23538ef2013-08-27 15:12:22 +03003513 intel_crtc->config.has_pch_encoder, false);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03003514 intel_enable_primary_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003515 intel_enable_planes(crtc);
Ville Syrjälä5c38d482013-06-04 13:49:00 +03003516 intel_crtc_update_cursor(crtc, true);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003517
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003518 if (intel_crtc->config.has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08003519 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003520
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003521 mutex_lock(&dev->struct_mutex);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003522 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003523 mutex_unlock(&dev->struct_mutex);
3524
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003525 for_each_encoder_on_crtc(dev, crtc, encoder)
3526 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02003527
3528 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02003529 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02003530
3531 /*
3532 * There seems to be a race in PCH platform hw (at least on some
3533 * outputs) where an enabled pipe still completes any pageflip right
3534 * away (as if the pipe is off) instead of waiting for vblank. As soon
3535 * as the first vblank happend, everything works as expected. Hence just
3536 * wait for one vblank before returning to avoid strange things
3537 * happening.
3538 */
3539 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003540}
3541
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003542/* IPS only exists on ULT machines and is tied to pipe A. */
3543static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
3544{
Damien Lespiauf5adf942013-06-24 18:29:34 +01003545 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003546}
3547
Ville Syrjälädda9a662013-09-19 17:00:37 -03003548static void haswell_crtc_enable_planes(struct drm_crtc *crtc)
3549{
3550 struct drm_device *dev = crtc->dev;
3551 struct drm_i915_private *dev_priv = dev->dev_private;
3552 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3553 int pipe = intel_crtc->pipe;
3554 int plane = intel_crtc->plane;
3555
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03003556 intel_enable_primary_plane(dev_priv, plane, pipe);
Ville Syrjälädda9a662013-09-19 17:00:37 -03003557 intel_enable_planes(crtc);
3558 intel_crtc_update_cursor(crtc, true);
3559
3560 hsw_enable_ips(intel_crtc);
3561
3562 mutex_lock(&dev->struct_mutex);
3563 intel_update_fbc(dev);
3564 mutex_unlock(&dev->struct_mutex);
3565}
3566
3567static void haswell_crtc_disable_planes(struct drm_crtc *crtc)
3568{
3569 struct drm_device *dev = crtc->dev;
3570 struct drm_i915_private *dev_priv = dev->dev_private;
3571 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3572 int pipe = intel_crtc->pipe;
3573 int plane = intel_crtc->plane;
3574
3575 intel_crtc_wait_for_pending_flips(crtc);
3576 drm_vblank_off(dev, pipe);
3577
3578 /* FBC must be disabled before disabling the plane on HSW. */
3579 if (dev_priv->fbc.plane == plane)
3580 intel_disable_fbc(dev);
3581
3582 hsw_disable_ips(intel_crtc);
3583
3584 intel_crtc_update_cursor(crtc, false);
3585 intel_disable_planes(crtc);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03003586 intel_disable_primary_plane(dev_priv, plane, pipe);
Ville Syrjälädda9a662013-09-19 17:00:37 -03003587}
3588
Paulo Zanonie4916942013-09-20 16:21:19 -03003589/*
3590 * This implements the workaround described in the "notes" section of the mode
3591 * set sequence documentation. When going from no pipes or single pipe to
3592 * multiple pipes, and planes are enabled after the pipe, we need to wait at
3593 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
3594 */
3595static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
3596{
3597 struct drm_device *dev = crtc->base.dev;
3598 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
3599
3600 /* We want to get the other_active_crtc only if there's only 1 other
3601 * active crtc. */
3602 list_for_each_entry(crtc_it, &dev->mode_config.crtc_list, base.head) {
3603 if (!crtc_it->active || crtc_it == crtc)
3604 continue;
3605
3606 if (other_active_crtc)
3607 return;
3608
3609 other_active_crtc = crtc_it;
3610 }
3611 if (!other_active_crtc)
3612 return;
3613
3614 intel_wait_for_vblank(dev, other_active_crtc->pipe);
3615 intel_wait_for_vblank(dev, other_active_crtc->pipe);
3616}
3617
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003618static void haswell_crtc_enable(struct drm_crtc *crtc)
3619{
3620 struct drm_device *dev = crtc->dev;
3621 struct drm_i915_private *dev_priv = dev->dev_private;
3622 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3623 struct intel_encoder *encoder;
3624 int pipe = intel_crtc->pipe;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003625
3626 WARN_ON(!crtc->enabled);
3627
3628 if (intel_crtc->active)
3629 return;
3630
3631 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003632
3633 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3634 if (intel_crtc->config.has_pch_encoder)
3635 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
3636
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003637 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni04945642012-11-01 21:00:59 -02003638 dev_priv->display.fdi_link_train(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003639
3640 for_each_encoder_on_crtc(dev, crtc, encoder)
3641 if (encoder->pre_enable)
3642 encoder->pre_enable(encoder);
3643
Paulo Zanoni1f544382012-10-24 11:32:00 -02003644 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003645
Jesse Barnesb074cec2013-04-25 12:55:02 -07003646 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003647
3648 /*
3649 * On ILK+ LUT must be loaded before the pipe is running but with
3650 * clocks enabled
3651 */
3652 intel_crtc_load_lut(crtc);
3653
Paulo Zanoni1f544382012-10-24 11:32:00 -02003654 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00003655 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003656
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003657 intel_update_watermarks(crtc);
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003658 intel_enable_pipe(dev_priv, pipe,
Jani Nikula23538ef2013-08-27 15:12:22 +03003659 intel_crtc->config.has_pch_encoder, false);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003660
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003661 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003662 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003663
Jani Nikula8807e552013-08-30 19:40:32 +03003664 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003665 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03003666 intel_opregion_notify_encoder(encoder, true);
3667 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003668
Paulo Zanonie4916942013-09-20 16:21:19 -03003669 /* If we change the relative order between pipe/planes enabling, we need
3670 * to change the workaround. */
3671 haswell_mode_set_planes_workaround(intel_crtc);
Ville Syrjälädda9a662013-09-19 17:00:37 -03003672 haswell_crtc_enable_planes(crtc);
3673
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003674 /*
3675 * There seems to be a race in PCH platform hw (at least on some
3676 * outputs) where an enabled pipe still completes any pageflip right
3677 * away (as if the pipe is off) instead of waiting for vblank. As soon
3678 * as the first vblank happend, everything works as expected. Hence just
3679 * wait for one vblank before returning to avoid strange things
3680 * happening.
3681 */
3682 intel_wait_for_vblank(dev, intel_crtc->pipe);
3683}
3684
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003685static void ironlake_pfit_disable(struct intel_crtc *crtc)
3686{
3687 struct drm_device *dev = crtc->base.dev;
3688 struct drm_i915_private *dev_priv = dev->dev_private;
3689 int pipe = crtc->pipe;
3690
3691 /* To avoid upsetting the power well on haswell only disable the pfit if
3692 * it's in use. The hw state code will make sure we get this right. */
Chris Wilsonfd4daa92013-08-27 17:04:17 +01003693 if (crtc->config.pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003694 I915_WRITE(PF_CTL(pipe), 0);
3695 I915_WRITE(PF_WIN_POS(pipe), 0);
3696 I915_WRITE(PF_WIN_SZ(pipe), 0);
3697 }
3698}
3699
Jesse Barnes6be4a602010-09-10 10:26:01 -07003700static void ironlake_crtc_disable(struct drm_crtc *crtc)
3701{
3702 struct drm_device *dev = crtc->dev;
3703 struct drm_i915_private *dev_priv = dev->dev_private;
3704 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003705 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003706 int pipe = intel_crtc->pipe;
3707 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01003708 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003709
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003710
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003711 if (!intel_crtc->active)
3712 return;
3713
Daniel Vetterea9d7582012-07-10 10:42:52 +02003714 for_each_encoder_on_crtc(dev, crtc, encoder)
3715 encoder->disable(encoder);
3716
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003717 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003718 drm_vblank_off(dev, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003719
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07003720 if (dev_priv->fbc.plane == plane)
Chris Wilson973d04f2011-07-08 12:22:37 +01003721 intel_disable_fbc(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003722
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003723 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003724 intel_disable_planes(crtc);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03003725 intel_disable_primary_plane(dev_priv, plane, pipe);
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003726
Daniel Vetterd925c592013-06-05 13:34:04 +02003727 if (intel_crtc->config.has_pch_encoder)
3728 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
3729
Jesse Barnesb24e7172011-01-04 15:09:30 -08003730 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003731
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003732 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003733
Daniel Vetterbf49ec82012-09-06 22:15:40 +02003734 for_each_encoder_on_crtc(dev, crtc, encoder)
3735 if (encoder->post_disable)
3736 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003737
Daniel Vetterd925c592013-06-05 13:34:04 +02003738 if (intel_crtc->config.has_pch_encoder) {
3739 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003740
Daniel Vetterd925c592013-06-05 13:34:04 +02003741 ironlake_disable_pch_transcoder(dev_priv, pipe);
3742 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003743
Daniel Vetterd925c592013-06-05 13:34:04 +02003744 if (HAS_PCH_CPT(dev)) {
3745 /* disable TRANS_DP_CTL */
3746 reg = TRANS_DP_CTL(pipe);
3747 temp = I915_READ(reg);
3748 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
3749 TRANS_DP_PORT_SEL_MASK);
3750 temp |= TRANS_DP_PORT_SEL_NONE;
3751 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003752
Daniel Vetterd925c592013-06-05 13:34:04 +02003753 /* disable DPLL_SEL */
3754 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003755 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02003756 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003757 }
Daniel Vetterd925c592013-06-05 13:34:04 +02003758
3759 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003760 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02003761
3762 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003763 }
3764
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003765 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003766 intel_update_watermarks(crtc);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003767
3768 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01003769 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003770 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003771}
3772
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003773static void haswell_crtc_disable(struct drm_crtc *crtc)
3774{
3775 struct drm_device *dev = crtc->dev;
3776 struct drm_i915_private *dev_priv = dev->dev_private;
3777 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3778 struct intel_encoder *encoder;
3779 int pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02003780 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003781
3782 if (!intel_crtc->active)
3783 return;
3784
Ville Syrjälädda9a662013-09-19 17:00:37 -03003785 haswell_crtc_disable_planes(crtc);
3786
Jani Nikula8807e552013-08-30 19:40:32 +03003787 for_each_encoder_on_crtc(dev, crtc, encoder) {
3788 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003789 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03003790 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003791
Paulo Zanoni86642812013-04-12 17:57:57 -03003792 if (intel_crtc->config.has_pch_encoder)
3793 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003794 intel_disable_pipe(dev_priv, pipe);
3795
Paulo Zanoniad80a812012-10-24 16:06:19 -02003796 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003797
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003798 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003799
Paulo Zanoni1f544382012-10-24 11:32:00 -02003800 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003801
3802 for_each_encoder_on_crtc(dev, crtc, encoder)
3803 if (encoder->post_disable)
3804 encoder->post_disable(encoder);
3805
Daniel Vetter88adfff2013-03-28 10:42:01 +01003806 if (intel_crtc->config.has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02003807 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni86642812013-04-12 17:57:57 -03003808 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02003809 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02003810 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003811
3812 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003813 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003814
3815 mutex_lock(&dev->struct_mutex);
3816 intel_update_fbc(dev);
3817 mutex_unlock(&dev->struct_mutex);
3818}
3819
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003820static void ironlake_crtc_off(struct drm_crtc *crtc)
3821{
3822 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003823 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003824}
3825
Paulo Zanoni6441ab52012-10-05 12:05:58 -03003826static void haswell_crtc_off(struct drm_crtc *crtc)
3827{
3828 intel_ddi_put_crtc_pll(crtc);
3829}
3830
Daniel Vetter02e792f2009-09-15 22:57:34 +02003831static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3832{
Daniel Vetter02e792f2009-09-15 22:57:34 +02003833 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01003834 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00003835 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02003836
Chris Wilson23f09ce2010-08-12 13:53:37 +01003837 mutex_lock(&dev->struct_mutex);
Chris Wilsonce453d82011-02-21 14:43:56 +00003838 dev_priv->mm.interruptible = false;
3839 (void) intel_overlay_switch_off(intel_crtc->overlay);
3840 dev_priv->mm.interruptible = true;
Chris Wilson23f09ce2010-08-12 13:53:37 +01003841 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02003842 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02003843
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01003844 /* Let userspace switch the overlay on again. In most cases userspace
3845 * has to recompute where to put it anyway.
3846 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02003847}
3848
Egbert Eich61bc95c2013-03-04 09:24:38 -05003849/**
3850 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
3851 * cursor plane briefly if not already running after enabling the display
3852 * plane.
3853 * This workaround avoids occasional blank screens when self refresh is
3854 * enabled.
3855 */
3856static void
3857g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
3858{
3859 u32 cntl = I915_READ(CURCNTR(pipe));
3860
3861 if ((cntl & CURSOR_MODE) == 0) {
3862 u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
3863
3864 I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
3865 I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
3866 intel_wait_for_vblank(dev_priv->dev, pipe);
3867 I915_WRITE(CURCNTR(pipe), cntl);
3868 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
3869 I915_WRITE(FW_BLC_SELF, fw_bcl_self);
3870 }
3871}
3872
Jesse Barnes2dd24552013-04-25 12:55:01 -07003873static void i9xx_pfit_enable(struct intel_crtc *crtc)
3874{
3875 struct drm_device *dev = crtc->base.dev;
3876 struct drm_i915_private *dev_priv = dev->dev_private;
3877 struct intel_crtc_config *pipe_config = &crtc->config;
3878
Daniel Vetter328d8e82013-05-08 10:36:31 +02003879 if (!crtc->config.gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07003880 return;
3881
Daniel Vetterc0b03412013-05-28 12:05:54 +02003882 /*
3883 * The panel fitter should only be adjusted whilst the pipe is disabled,
3884 * according to register description and PRM.
3885 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07003886 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
3887 assert_pipe_disabled(dev_priv, crtc->pipe);
3888
Jesse Barnesb074cec2013-04-25 12:55:02 -07003889 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
3890 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02003891
3892 /* Border color in case we don't scale up to the full screen. Black by
3893 * default, change to something else for debugging. */
3894 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07003895}
3896
Jesse Barnes30a970c2013-11-04 13:48:12 -08003897static int valleyview_get_vco(struct drm_i915_private *dev_priv)
3898{
3899 int vco;
3900
3901 switch (dev_priv->mem_freq) {
3902 default:
3903 case 800:
3904 vco = 800;
3905 break;
3906 case 1066:
3907 vco = 1600;
3908 break;
3909 case 1333:
3910 vco = 2000;
3911 break;
3912 }
3913
3914 return vco;
3915}
3916
3917/* Adjust CDclk dividers to allow high res or save power if possible */
3918static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
3919{
3920 struct drm_i915_private *dev_priv = dev->dev_private;
3921 u32 val, cmd;
3922
3923 if (cdclk >= 320) /* jump to highest voltage for 400MHz too */
3924 cmd = 2;
3925 else if (cdclk == 266)
3926 cmd = 1;
3927 else
3928 cmd = 0;
3929
3930 mutex_lock(&dev_priv->rps.hw_lock);
3931 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
3932 val &= ~DSPFREQGUAR_MASK;
3933 val |= (cmd << DSPFREQGUAR_SHIFT);
3934 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
3935 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
3936 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
3937 50)) {
3938 DRM_ERROR("timed out waiting for CDclk change\n");
3939 }
3940 mutex_unlock(&dev_priv->rps.hw_lock);
3941
3942 if (cdclk == 400) {
3943 u32 divider, vco;
3944
3945 vco = valleyview_get_vco(dev_priv);
3946 divider = ((vco << 1) / cdclk) - 1;
3947
3948 mutex_lock(&dev_priv->dpio_lock);
3949 /* adjust cdclk divider */
3950 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
3951 val &= ~0xf;
3952 val |= divider;
3953 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
3954 mutex_unlock(&dev_priv->dpio_lock);
3955 }
3956
3957 mutex_lock(&dev_priv->dpio_lock);
3958 /* adjust self-refresh exit latency value */
3959 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
3960 val &= ~0x7f;
3961
3962 /*
3963 * For high bandwidth configs, we set a higher latency in the bunit
3964 * so that the core display fetch happens in time to avoid underruns.
3965 */
3966 if (cdclk == 400)
3967 val |= 4500 / 250; /* 4.5 usec */
3968 else
3969 val |= 3000 / 250; /* 3.0 usec */
3970 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
3971 mutex_unlock(&dev_priv->dpio_lock);
3972
3973 /* Since we changed the CDclk, we need to update the GMBUSFREQ too */
3974 intel_i2c_reset(dev);
3975}
3976
3977static int valleyview_cur_cdclk(struct drm_i915_private *dev_priv)
3978{
3979 int cur_cdclk, vco;
3980 int divider;
3981
3982 vco = valleyview_get_vco(dev_priv);
3983
3984 mutex_lock(&dev_priv->dpio_lock);
3985 divider = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
3986 mutex_unlock(&dev_priv->dpio_lock);
3987
3988 divider &= 0xf;
3989
3990 cur_cdclk = (vco << 1) / (divider + 1);
3991
3992 return cur_cdclk;
3993}
3994
3995static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
3996 int max_pixclk)
3997{
3998 int cur_cdclk;
3999
4000 cur_cdclk = valleyview_cur_cdclk(dev_priv);
4001
4002 /*
4003 * Really only a few cases to deal with, as only 4 CDclks are supported:
4004 * 200MHz
4005 * 267MHz
4006 * 320MHz
4007 * 400MHz
4008 * So we check to see whether we're above 90% of the lower bin and
4009 * adjust if needed.
4010 */
4011 if (max_pixclk > 288000) {
4012 return 400;
4013 } else if (max_pixclk > 240000) {
4014 return 320;
4015 } else
4016 return 266;
4017 /* Looks like the 200MHz CDclk freq doesn't work on some configs */
4018}
4019
4020static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv,
4021 unsigned modeset_pipes,
4022 struct intel_crtc_config *pipe_config)
4023{
4024 struct drm_device *dev = dev_priv->dev;
4025 struct intel_crtc *intel_crtc;
4026 int max_pixclk = 0;
4027
4028 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
4029 base.head) {
4030 if (modeset_pipes & (1 << intel_crtc->pipe))
4031 max_pixclk = max(max_pixclk,
4032 pipe_config->adjusted_mode.crtc_clock);
4033 else if (intel_crtc->base.enabled)
4034 max_pixclk = max(max_pixclk,
4035 intel_crtc->config.adjusted_mode.crtc_clock);
4036 }
4037
4038 return max_pixclk;
4039}
4040
4041static void valleyview_modeset_global_pipes(struct drm_device *dev,
4042 unsigned *prepare_pipes,
4043 unsigned modeset_pipes,
4044 struct intel_crtc_config *pipe_config)
4045{
4046 struct drm_i915_private *dev_priv = dev->dev_private;
4047 struct intel_crtc *intel_crtc;
4048 int max_pixclk = intel_mode_max_pixclk(dev_priv, modeset_pipes,
4049 pipe_config);
4050 int cur_cdclk = valleyview_cur_cdclk(dev_priv);
4051
4052 if (valleyview_calc_cdclk(dev_priv, max_pixclk) == cur_cdclk)
4053 return;
4054
4055 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
4056 base.head)
4057 if (intel_crtc->base.enabled)
4058 *prepare_pipes |= (1 << intel_crtc->pipe);
4059}
4060
4061static void valleyview_modeset_global_resources(struct drm_device *dev)
4062{
4063 struct drm_i915_private *dev_priv = dev->dev_private;
4064 int max_pixclk = intel_mode_max_pixclk(dev_priv, 0, NULL);
4065 int cur_cdclk = valleyview_cur_cdclk(dev_priv);
4066 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
4067
4068 if (req_cdclk != cur_cdclk)
4069 valleyview_set_cdclk(dev, req_cdclk);
4070}
4071
Jesse Barnes89b667f2013-04-18 14:51:36 -07004072static void valleyview_crtc_enable(struct drm_crtc *crtc)
4073{
4074 struct drm_device *dev = crtc->dev;
4075 struct drm_i915_private *dev_priv = dev->dev_private;
4076 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4077 struct intel_encoder *encoder;
4078 int pipe = intel_crtc->pipe;
4079 int plane = intel_crtc->plane;
Jani Nikula23538ef2013-08-27 15:12:22 +03004080 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004081
4082 WARN_ON(!crtc->enabled);
4083
4084 if (intel_crtc->active)
4085 return;
4086
4087 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004088
Jesse Barnes89b667f2013-04-18 14:51:36 -07004089 for_each_encoder_on_crtc(dev, crtc, encoder)
4090 if (encoder->pre_pll_enable)
4091 encoder->pre_pll_enable(encoder);
4092
Jani Nikula23538ef2013-08-27 15:12:22 +03004093 is_dsi = intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI);
4094
Jani Nikulae9fd1c02013-08-27 15:12:23 +03004095 if (!is_dsi)
4096 vlv_enable_pll(intel_crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004097
4098 for_each_encoder_on_crtc(dev, crtc, encoder)
4099 if (encoder->pre_enable)
4100 encoder->pre_enable(encoder);
4101
Jesse Barnes2dd24552013-04-25 12:55:01 -07004102 i9xx_pfit_enable(intel_crtc);
4103
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004104 intel_crtc_load_lut(crtc);
4105
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004106 intel_update_watermarks(crtc);
Jani Nikula23538ef2013-08-27 15:12:22 +03004107 intel_enable_pipe(dev_priv, pipe, false, is_dsi);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03004108 intel_enable_primary_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004109 intel_enable_planes(crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004110 intel_crtc_update_cursor(crtc, true);
4111
Ville Syrjäläf440eb12013-06-04 13:49:01 +03004112 intel_update_fbc(dev);
Jani Nikula50049452013-07-30 12:20:32 +03004113
4114 for_each_encoder_on_crtc(dev, crtc, encoder)
4115 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004116}
4117
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004118static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004119{
4120 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08004121 struct drm_i915_private *dev_priv = dev->dev_private;
4122 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004123 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08004124 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07004125 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08004126
Daniel Vetter08a48462012-07-02 11:43:47 +02004127 WARN_ON(!crtc->enabled);
4128
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004129 if (intel_crtc->active)
4130 return;
4131
4132 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01004133
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02004134 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02004135 if (encoder->pre_enable)
4136 encoder->pre_enable(encoder);
4137
Daniel Vetterf6736a12013-06-05 13:34:30 +02004138 i9xx_enable_pll(intel_crtc);
4139
Jesse Barnes2dd24552013-04-25 12:55:01 -07004140 i9xx_pfit_enable(intel_crtc);
4141
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004142 intel_crtc_load_lut(crtc);
4143
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004144 intel_update_watermarks(crtc);
Jani Nikula23538ef2013-08-27 15:12:22 +03004145 intel_enable_pipe(dev_priv, pipe, false, false);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03004146 intel_enable_primary_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004147 intel_enable_planes(crtc);
Ville Syrjälä22e407d2013-06-07 18:52:24 +03004148 /* The fixup needs to happen before cursor is enabled */
Egbert Eich61bc95c2013-03-04 09:24:38 -05004149 if (IS_G4X(dev))
4150 g4x_fixup_plane(dev_priv, pipe);
Ville Syrjälä22e407d2013-06-07 18:52:24 +03004151 intel_crtc_update_cursor(crtc, true);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004152
4153 /* Give the overlay scaler a chance to enable if it's on this pipe */
4154 intel_crtc_dpms_overlay(intel_crtc, true);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004155
Ville Syrjäläf440eb12013-06-04 13:49:01 +03004156 intel_update_fbc(dev);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004157
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004158 for_each_encoder_on_crtc(dev, crtc, encoder)
4159 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004160}
4161
Daniel Vetter87476d62013-04-11 16:29:06 +02004162static void i9xx_pfit_disable(struct intel_crtc *crtc)
4163{
4164 struct drm_device *dev = crtc->base.dev;
4165 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02004166
4167 if (!crtc->config.gmch_pfit.control)
4168 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02004169
4170 assert_pipe_disabled(dev_priv, crtc->pipe);
4171
Daniel Vetter328d8e82013-05-08 10:36:31 +02004172 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
4173 I915_READ(PFIT_CONTROL));
4174 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02004175}
4176
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004177static void i9xx_crtc_disable(struct drm_crtc *crtc)
4178{
4179 struct drm_device *dev = crtc->dev;
4180 struct drm_i915_private *dev_priv = dev->dev_private;
4181 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004182 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004183 int pipe = intel_crtc->pipe;
4184 int plane = intel_crtc->plane;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004185
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004186 if (!intel_crtc->active)
4187 return;
4188
Daniel Vetterea9d7582012-07-10 10:42:52 +02004189 for_each_encoder_on_crtc(dev, crtc, encoder)
4190 encoder->disable(encoder);
4191
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004192 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004193 intel_crtc_wait_for_pending_flips(crtc);
4194 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004195
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07004196 if (dev_priv->fbc.plane == plane)
Chris Wilson973d04f2011-07-08 12:22:37 +01004197 intel_disable_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004198
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03004199 intel_crtc_dpms_overlay(intel_crtc, false);
4200 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004201 intel_disable_planes(crtc);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03004202 intel_disable_primary_plane(dev_priv, plane, pipe);
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03004203
Jesse Barnesb24e7172011-01-04 15:09:30 -08004204 intel_disable_pipe(dev_priv, pipe);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02004205
Daniel Vetter87476d62013-04-11 16:29:06 +02004206 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02004207
Jesse Barnes89b667f2013-04-18 14:51:36 -07004208 for_each_encoder_on_crtc(dev, crtc, encoder)
4209 if (encoder->post_disable)
4210 encoder->post_disable(encoder);
4211
Jesse Barnesf6071162013-10-01 10:41:38 -07004212 if (IS_VALLEYVIEW(dev) && !intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
4213 vlv_disable_pll(dev_priv, pipe);
4214 else if (!IS_VALLEYVIEW(dev))
Jani Nikulae9fd1c02013-08-27 15:12:23 +03004215 i9xx_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004216
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004217 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004218 intel_update_watermarks(crtc);
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004219
Chris Wilson6b383a72010-09-13 13:54:26 +01004220 intel_update_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004221}
4222
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004223static void i9xx_crtc_off(struct drm_crtc *crtc)
4224{
4225}
4226
Daniel Vetter976f8a22012-07-08 22:34:21 +02004227static void intel_crtc_update_sarea(struct drm_crtc *crtc,
4228 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004229{
4230 struct drm_device *dev = crtc->dev;
4231 struct drm_i915_master_private *master_priv;
4232 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4233 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08004234
4235 if (!dev->primary->master)
4236 return;
4237
4238 master_priv = dev->primary->master->driver_priv;
4239 if (!master_priv->sarea_priv)
4240 return;
4241
Jesse Barnes79e53942008-11-07 14:24:08 -08004242 switch (pipe) {
4243 case 0:
4244 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
4245 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
4246 break;
4247 case 1:
4248 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
4249 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
4250 break;
4251 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004252 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08004253 break;
4254 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004255}
4256
Daniel Vetter976f8a22012-07-08 22:34:21 +02004257/**
4258 * Sets the power management mode of the pipe and plane.
4259 */
4260void intel_crtc_update_dpms(struct drm_crtc *crtc)
Chris Wilsoncdd59982010-09-08 16:30:16 +01004261{
Chris Wilsoncdd59982010-09-08 16:30:16 +01004262 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004263 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004264 struct intel_encoder *intel_encoder;
4265 bool enable = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01004266
Daniel Vetter976f8a22012-07-08 22:34:21 +02004267 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4268 enable |= intel_encoder->connectors_active;
4269
4270 if (enable)
4271 dev_priv->display.crtc_enable(crtc);
4272 else
4273 dev_priv->display.crtc_disable(crtc);
4274
4275 intel_crtc_update_sarea(crtc, enable);
4276}
4277
Daniel Vetter976f8a22012-07-08 22:34:21 +02004278static void intel_crtc_disable(struct drm_crtc *crtc)
4279{
4280 struct drm_device *dev = crtc->dev;
4281 struct drm_connector *connector;
4282 struct drm_i915_private *dev_priv = dev->dev_private;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08004283 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter976f8a22012-07-08 22:34:21 +02004284
4285 /* crtc should still be enabled when we disable it. */
4286 WARN_ON(!crtc->enabled);
4287
4288 dev_priv->display.crtc_disable(crtc);
Paulo Zanonic77bf562013-05-03 12:15:40 -03004289 intel_crtc->eld_vld = false;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004290 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004291 dev_priv->display.off(crtc);
4292
Chris Wilson931872f2012-01-16 23:01:13 +00004293 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03004294 assert_cursor_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
Chris Wilson931872f2012-01-16 23:01:13 +00004295 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01004296
4297 if (crtc->fb) {
4298 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01004299 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilsoncdd59982010-09-08 16:30:16 +01004300 mutex_unlock(&dev->struct_mutex);
Daniel Vetter976f8a22012-07-08 22:34:21 +02004301 crtc->fb = NULL;
4302 }
4303
4304 /* Update computed state. */
4305 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4306 if (!connector->encoder || !connector->encoder->crtc)
4307 continue;
4308
4309 if (connector->encoder->crtc != crtc)
4310 continue;
4311
4312 connector->dpms = DRM_MODE_DPMS_OFF;
4313 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01004314 }
4315}
4316
Chris Wilsonea5b2132010-08-04 13:50:23 +01004317void intel_encoder_destroy(struct drm_encoder *encoder)
4318{
Chris Wilson4ef69c72010-09-09 15:14:28 +01004319 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01004320
Chris Wilsonea5b2132010-08-04 13:50:23 +01004321 drm_encoder_cleanup(encoder);
4322 kfree(intel_encoder);
4323}
4324
Damien Lespiau92373292013-08-08 22:28:57 +01004325/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004326 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
4327 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01004328static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004329{
4330 if (mode == DRM_MODE_DPMS_ON) {
4331 encoder->connectors_active = true;
4332
Daniel Vetterb2cabb02012-07-01 22:42:24 +02004333 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004334 } else {
4335 encoder->connectors_active = false;
4336
Daniel Vetterb2cabb02012-07-01 22:42:24 +02004337 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004338 }
4339}
4340
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004341/* Cross check the actual hw state with our own modeset state tracking (and it's
4342 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02004343static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004344{
4345 if (connector->get_hw_state(connector)) {
4346 struct intel_encoder *encoder = connector->encoder;
4347 struct drm_crtc *crtc;
4348 bool encoder_enabled;
4349 enum pipe pipe;
4350
4351 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4352 connector->base.base.id,
4353 drm_get_connector_name(&connector->base));
4354
4355 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
4356 "wrong connector dpms state\n");
4357 WARN(connector->base.encoder != &encoder->base,
4358 "active connector not linked to encoder\n");
4359 WARN(!encoder->connectors_active,
4360 "encoder->connectors_active not set\n");
4361
4362 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
4363 WARN(!encoder_enabled, "encoder not enabled\n");
4364 if (WARN_ON(!encoder->base.crtc))
4365 return;
4366
4367 crtc = encoder->base.crtc;
4368
4369 WARN(!crtc->enabled, "crtc not enabled\n");
4370 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
4371 WARN(pipe != to_intel_crtc(crtc)->pipe,
4372 "encoder active on the wrong pipe\n");
4373 }
4374}
4375
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004376/* Even simpler default implementation, if there's really no special case to
4377 * consider. */
4378void intel_connector_dpms(struct drm_connector *connector, int mode)
4379{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004380 /* All the simple cases only support two dpms states. */
4381 if (mode != DRM_MODE_DPMS_ON)
4382 mode = DRM_MODE_DPMS_OFF;
4383
4384 if (mode == connector->dpms)
4385 return;
4386
4387 connector->dpms = mode;
4388
4389 /* Only need to change hw state when actually enabled */
Chris Wilsonc9976dcf2013-09-29 19:15:07 +01004390 if (connector->encoder)
4391 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004392
Daniel Vetterb9805142012-08-31 17:37:33 +02004393 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004394}
4395
Daniel Vetterf0947c32012-07-02 13:10:34 +02004396/* Simple connector->get_hw_state implementation for encoders that support only
4397 * one connector and no cloning and hence the encoder state determines the state
4398 * of the connector. */
4399bool intel_connector_get_hw_state(struct intel_connector *connector)
4400{
Daniel Vetter24929352012-07-02 20:28:59 +02004401 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02004402 struct intel_encoder *encoder = connector->encoder;
4403
4404 return encoder->get_hw_state(encoder, &pipe);
4405}
4406
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004407static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
4408 struct intel_crtc_config *pipe_config)
4409{
4410 struct drm_i915_private *dev_priv = dev->dev_private;
4411 struct intel_crtc *pipe_B_crtc =
4412 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
4413
4414 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
4415 pipe_name(pipe), pipe_config->fdi_lanes);
4416 if (pipe_config->fdi_lanes > 4) {
4417 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
4418 pipe_name(pipe), pipe_config->fdi_lanes);
4419 return false;
4420 }
4421
4422 if (IS_HASWELL(dev)) {
4423 if (pipe_config->fdi_lanes > 2) {
4424 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
4425 pipe_config->fdi_lanes);
4426 return false;
4427 } else {
4428 return true;
4429 }
4430 }
4431
4432 if (INTEL_INFO(dev)->num_pipes == 2)
4433 return true;
4434
4435 /* Ivybridge 3 pipe is really complicated */
4436 switch (pipe) {
4437 case PIPE_A:
4438 return true;
4439 case PIPE_B:
4440 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
4441 pipe_config->fdi_lanes > 2) {
4442 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4443 pipe_name(pipe), pipe_config->fdi_lanes);
4444 return false;
4445 }
4446 return true;
4447 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01004448 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004449 pipe_B_crtc->config.fdi_lanes <= 2) {
4450 if (pipe_config->fdi_lanes > 2) {
4451 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4452 pipe_name(pipe), pipe_config->fdi_lanes);
4453 return false;
4454 }
4455 } else {
4456 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
4457 return false;
4458 }
4459 return true;
4460 default:
4461 BUG();
4462 }
4463}
4464
Daniel Vettere29c22c2013-02-21 00:00:16 +01004465#define RETRY 1
4466static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
4467 struct intel_crtc_config *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02004468{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004469 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004470 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02004471 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01004472 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004473
Daniel Vettere29c22c2013-02-21 00:00:16 +01004474retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02004475 /* FDI is a binary signal running at ~2.7GHz, encoding
4476 * each output octet as 10 bits. The actual frequency
4477 * is stored as a divider into a 100MHz clock, and the
4478 * mode pixel clock is stored in units of 1KHz.
4479 * Hence the bw of each lane in terms of the mode signal
4480 * is:
4481 */
4482 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
4483
Damien Lespiau241bfc32013-09-25 16:45:37 +01004484 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004485
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004486 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004487 pipe_config->pipe_bpp);
4488
4489 pipe_config->fdi_lanes = lane;
4490
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004491 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004492 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004493
Daniel Vettere29c22c2013-02-21 00:00:16 +01004494 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
4495 intel_crtc->pipe, pipe_config);
4496 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
4497 pipe_config->pipe_bpp -= 2*3;
4498 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
4499 pipe_config->pipe_bpp);
4500 needs_recompute = true;
4501 pipe_config->bw_constrained = true;
4502
4503 goto retry;
4504 }
4505
4506 if (needs_recompute)
4507 return RETRY;
4508
4509 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004510}
4511
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004512static void hsw_compute_ips_config(struct intel_crtc *crtc,
4513 struct intel_crtc_config *pipe_config)
4514{
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03004515 pipe_config->ips_enabled = i915_enable_ips &&
4516 hsw_crtc_supports_ips(crtc) &&
Jesse Barnesb6dfdc92013-07-25 10:06:50 -07004517 pipe_config->pipe_bpp <= 24;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004518}
4519
Daniel Vettera43f6e02013-06-07 23:10:32 +02004520static int intel_crtc_compute_config(struct intel_crtc *crtc,
Daniel Vettere29c22c2013-02-21 00:00:16 +01004521 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08004522{
Daniel Vettera43f6e02013-06-07 23:10:32 +02004523 struct drm_device *dev = crtc->base.dev;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004524 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01004525
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004526 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004527 if (INTEL_INFO(dev)->gen < 4) {
4528 struct drm_i915_private *dev_priv = dev->dev_private;
4529 int clock_limit =
4530 dev_priv->display.get_display_clock_speed(dev);
4531
4532 /*
4533 * Enable pixel doubling when the dot clock
4534 * is > 90% of the (display) core speed.
4535 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03004536 * GDG double wide on either pipe,
4537 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004538 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03004539 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01004540 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004541 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004542 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004543 }
4544
Damien Lespiau241bfc32013-09-25 16:45:37 +01004545 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004546 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004547 }
Chris Wilson89749352010-09-12 18:25:19 +01004548
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03004549 /*
4550 * Pipe horizontal size must be even in:
4551 * - DVO ganged mode
4552 * - LVDS dual channel mode
4553 * - Double wide pipe
4554 */
4555 if ((intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
4556 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
4557 pipe_config->pipe_src_w &= ~1;
4558
Damien Lespiau8693a822013-05-03 18:48:11 +01004559 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
4560 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03004561 */
4562 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
4563 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004564 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03004565
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004566 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004567 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004568 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004569 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
4570 * for lvds. */
4571 pipe_config->pipe_bpp = 8*3;
4572 }
4573
Damien Lespiauf5adf942013-06-24 18:29:34 +01004574 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02004575 hsw_compute_ips_config(crtc, pipe_config);
4576
4577 /* XXX: PCH clock sharing is done in ->mode_set, so make sure the old
4578 * clock survives for now. */
4579 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
4580 pipe_config->shared_dpll = crtc->config.shared_dpll;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004581
Daniel Vetter877d48d2013-04-19 11:24:43 +02004582 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02004583 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02004584
Daniel Vettere29c22c2013-02-21 00:00:16 +01004585 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08004586}
4587
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07004588static int valleyview_get_display_clock_speed(struct drm_device *dev)
4589{
4590 return 400000; /* FIXME */
4591}
4592
Jesse Barnese70236a2009-09-21 10:42:27 -07004593static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08004594{
Jesse Barnese70236a2009-09-21 10:42:27 -07004595 return 400000;
4596}
Jesse Barnes79e53942008-11-07 14:24:08 -08004597
Jesse Barnese70236a2009-09-21 10:42:27 -07004598static int i915_get_display_clock_speed(struct drm_device *dev)
4599{
4600 return 333000;
4601}
Jesse Barnes79e53942008-11-07 14:24:08 -08004602
Jesse Barnese70236a2009-09-21 10:42:27 -07004603static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
4604{
4605 return 200000;
4606}
Jesse Barnes79e53942008-11-07 14:24:08 -08004607
Daniel Vetter257a7ff2013-07-26 08:35:42 +02004608static int pnv_get_display_clock_speed(struct drm_device *dev)
4609{
4610 u16 gcfgc = 0;
4611
4612 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4613
4614 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4615 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
4616 return 267000;
4617 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
4618 return 333000;
4619 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
4620 return 444000;
4621 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
4622 return 200000;
4623 default:
4624 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
4625 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
4626 return 133000;
4627 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
4628 return 167000;
4629 }
4630}
4631
Jesse Barnese70236a2009-09-21 10:42:27 -07004632static int i915gm_get_display_clock_speed(struct drm_device *dev)
4633{
4634 u16 gcfgc = 0;
4635
4636 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4637
4638 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08004639 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07004640 else {
4641 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4642 case GC_DISPLAY_CLOCK_333_MHZ:
4643 return 333000;
4644 default:
4645 case GC_DISPLAY_CLOCK_190_200_MHZ:
4646 return 190000;
4647 }
4648 }
4649}
Jesse Barnes79e53942008-11-07 14:24:08 -08004650
Jesse Barnese70236a2009-09-21 10:42:27 -07004651static int i865_get_display_clock_speed(struct drm_device *dev)
4652{
4653 return 266000;
4654}
4655
4656static int i855_get_display_clock_speed(struct drm_device *dev)
4657{
4658 u16 hpllcc = 0;
4659 /* Assume that the hardware is in the high speed state. This
4660 * should be the default.
4661 */
4662 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
4663 case GC_CLOCK_133_200:
4664 case GC_CLOCK_100_200:
4665 return 200000;
4666 case GC_CLOCK_166_250:
4667 return 250000;
4668 case GC_CLOCK_100_133:
4669 return 133000;
4670 }
4671
4672 /* Shouldn't happen */
4673 return 0;
4674}
4675
4676static int i830_get_display_clock_speed(struct drm_device *dev)
4677{
4678 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08004679}
4680
Zhenyu Wang2c072452009-06-05 15:38:42 +08004681static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004682intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004683{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004684 while (*num > DATA_LINK_M_N_MASK ||
4685 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004686 *num >>= 1;
4687 *den >>= 1;
4688 }
4689}
4690
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004691static void compute_m_n(unsigned int m, unsigned int n,
4692 uint32_t *ret_m, uint32_t *ret_n)
4693{
4694 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
4695 *ret_m = div_u64((uint64_t) m * *ret_n, n);
4696 intel_reduce_m_n_ratio(ret_m, ret_n);
4697}
4698
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004699void
4700intel_link_compute_m_n(int bits_per_pixel, int nlanes,
4701 int pixel_clock, int link_clock,
4702 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004703{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004704 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004705
4706 compute_m_n(bits_per_pixel * pixel_clock,
4707 link_clock * nlanes * 8,
4708 &m_n->gmch_m, &m_n->gmch_n);
4709
4710 compute_m_n(pixel_clock, link_clock,
4711 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004712}
4713
Chris Wilsona7615032011-01-12 17:04:08 +00004714static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4715{
Keith Packard72bbe58c2011-09-26 16:09:45 -07004716 if (i915_panel_use_ssc >= 0)
4717 return i915_panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004718 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07004719 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00004720}
4721
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004722static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
4723{
4724 struct drm_device *dev = crtc->dev;
4725 struct drm_i915_private *dev_priv = dev->dev_private;
4726 int refclk;
4727
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004728 if (IS_VALLEYVIEW(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02004729 refclk = 100000;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004730 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004731 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004732 refclk = dev_priv->vbt.lvds_ssc_freq * 1000;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004733 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
4734 refclk / 1000);
4735 } else if (!IS_GEN2(dev)) {
4736 refclk = 96000;
4737 } else {
4738 refclk = 48000;
4739 }
4740
4741 return refclk;
4742}
4743
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004744static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004745{
Daniel Vetter7df00d72013-05-21 21:54:55 +02004746 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004747}
Daniel Vetterf47709a2013-03-28 10:42:02 +01004748
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004749static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
4750{
4751 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004752}
4753
Daniel Vetterf47709a2013-03-28 10:42:02 +01004754static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Jesse Barnesa7516a02011-12-15 12:30:37 -08004755 intel_clock_t *reduced_clock)
4756{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004757 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004758 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004759 int pipe = crtc->pipe;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004760 u32 fp, fp2 = 0;
4761
4762 if (IS_PINEVIEW(dev)) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004763 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004764 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004765 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004766 } else {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004767 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004768 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004769 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004770 }
4771
4772 I915_WRITE(FP0(pipe), fp);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004773 crtc->config.dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004774
Daniel Vetterf47709a2013-03-28 10:42:02 +01004775 crtc->lowfreq_avail = false;
4776 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Jesse Barnesa7516a02011-12-15 12:30:37 -08004777 reduced_clock && i915_powersave) {
4778 I915_WRITE(FP1(pipe), fp2);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004779 crtc->config.dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004780 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004781 } else {
4782 I915_WRITE(FP1(pipe), fp);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004783 crtc->config.dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004784 }
4785}
4786
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004787static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
4788 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07004789{
4790 u32 reg_val;
4791
4792 /*
4793 * PLLB opamp always calibrates to max value of 0x3f, force enable it
4794 * and set it to a reasonable value instead.
4795 */
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004796 reg_val = vlv_dpio_read(dev_priv, pipe, DPIO_IREF(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004797 reg_val &= 0xffffff00;
4798 reg_val |= 0x00000030;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004799 vlv_dpio_write(dev_priv, pipe, DPIO_IREF(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004800
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004801 reg_val = vlv_dpio_read(dev_priv, pipe, DPIO_CALIBRATION);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004802 reg_val &= 0x8cffffff;
4803 reg_val = 0x8c000000;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004804 vlv_dpio_write(dev_priv, pipe, DPIO_CALIBRATION, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004805
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004806 reg_val = vlv_dpio_read(dev_priv, pipe, DPIO_IREF(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004807 reg_val &= 0xffffff00;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004808 vlv_dpio_write(dev_priv, pipe, DPIO_IREF(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004809
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004810 reg_val = vlv_dpio_read(dev_priv, pipe, DPIO_CALIBRATION);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004811 reg_val &= 0x00ffffff;
4812 reg_val |= 0xb0000000;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004813 vlv_dpio_write(dev_priv, pipe, DPIO_CALIBRATION, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004814}
4815
Daniel Vetterb5518422013-05-03 11:49:48 +02004816static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
4817 struct intel_link_m_n *m_n)
4818{
4819 struct drm_device *dev = crtc->base.dev;
4820 struct drm_i915_private *dev_priv = dev->dev_private;
4821 int pipe = crtc->pipe;
4822
Daniel Vettere3b95f12013-05-03 11:49:49 +02004823 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
4824 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
4825 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
4826 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02004827}
4828
4829static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
4830 struct intel_link_m_n *m_n)
4831{
4832 struct drm_device *dev = crtc->base.dev;
4833 struct drm_i915_private *dev_priv = dev->dev_private;
4834 int pipe = crtc->pipe;
4835 enum transcoder transcoder = crtc->config.cpu_transcoder;
4836
4837 if (INTEL_INFO(dev)->gen >= 5) {
4838 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
4839 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
4840 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
4841 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
4842 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02004843 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
4844 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
4845 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
4846 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02004847 }
4848}
4849
Daniel Vetter03afc4a2013-04-02 23:42:31 +02004850static void intel_dp_set_m_n(struct intel_crtc *crtc)
4851{
4852 if (crtc->config.has_pch_encoder)
4853 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4854 else
4855 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4856}
4857
Daniel Vetterf47709a2013-03-28 10:42:02 +01004858static void vlv_update_pll(struct intel_crtc *crtc)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004859{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004860 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004861 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004862 int pipe = crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004863 u32 dpll, mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004864 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetter198a037f2013-04-19 11:14:37 +02004865 u32 coreclk, reg_val, dpll_md;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004866
Daniel Vetter09153002012-12-12 14:06:44 +01004867 mutex_lock(&dev_priv->dpio_lock);
4868
Daniel Vetterf47709a2013-03-28 10:42:02 +01004869 bestn = crtc->config.dpll.n;
4870 bestm1 = crtc->config.dpll.m1;
4871 bestm2 = crtc->config.dpll.m2;
4872 bestp1 = crtc->config.dpll.p1;
4873 bestp2 = crtc->config.dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004874
Jesse Barnes89b667f2013-04-18 14:51:36 -07004875 /* See eDP HDMI DPIO driver vbios notes doc */
4876
4877 /* PLL B needs special handling */
4878 if (pipe)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004879 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004880
4881 /* Set up Tx target for periodic Rcomp update */
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004882 vlv_dpio_write(dev_priv, pipe, DPIO_IREF_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004883
4884 /* Disable target IRef on PLL */
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004885 reg_val = vlv_dpio_read(dev_priv, pipe, DPIO_IREF_CTL(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004886 reg_val &= 0x00ffffff;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004887 vlv_dpio_write(dev_priv, pipe, DPIO_IREF_CTL(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004888
4889 /* Disable fast lock */
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004890 vlv_dpio_write(dev_priv, pipe, DPIO_FASTCLK_DISABLE, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004891
4892 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004893 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
4894 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
4895 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004896 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07004897
4898 /*
4899 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
4900 * but we don't support that).
4901 * Note: don't use the DAC post divider as it seems unstable.
4902 */
4903 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004904 vlv_dpio_write(dev_priv, pipe, DPIO_DIV(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004905
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004906 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004907 vlv_dpio_write(dev_priv, pipe, DPIO_DIV(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004908
Jesse Barnes89b667f2013-04-18 14:51:36 -07004909 /* Set HBR and RBR LPF coefficients */
Daniel Vetterff9a6752013-06-01 17:16:21 +02004910 if (crtc->config.port_clock == 162000 ||
Ville Syrjälä99750bd2013-06-14 14:02:52 +03004911 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
Jesse Barnes89b667f2013-04-18 14:51:36 -07004912 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004913 vlv_dpio_write(dev_priv, pipe, DPIO_LPF_COEFF(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03004914 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004915 else
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004916 vlv_dpio_write(dev_priv, pipe, DPIO_LPF_COEFF(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004917 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004918
Jesse Barnes89b667f2013-04-18 14:51:36 -07004919 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
4920 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
4921 /* Use SSC source */
4922 if (!pipe)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004923 vlv_dpio_write(dev_priv, pipe, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004924 0x0df40000);
4925 else
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004926 vlv_dpio_write(dev_priv, pipe, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004927 0x0df70000);
4928 } else { /* HDMI or VGA */
4929 /* Use bend source */
4930 if (!pipe)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004931 vlv_dpio_write(dev_priv, pipe, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004932 0x0df70000);
4933 else
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004934 vlv_dpio_write(dev_priv, pipe, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004935 0x0df40000);
4936 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004937
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004938 coreclk = vlv_dpio_read(dev_priv, pipe, DPIO_CORE_CLK(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004939 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
4940 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
4941 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
4942 coreclk |= 0x01000000;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004943 vlv_dpio_write(dev_priv, pipe, DPIO_CORE_CLK(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004944
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004945 vlv_dpio_write(dev_priv, pipe, DPIO_PLL_CML(pipe), 0x87871000);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004946
Jesse Barnes89b667f2013-04-18 14:51:36 -07004947 /* Enable DPIO clock input */
4948 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
4949 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07004950 /* We should never disable this, set it here for state tracking */
4951 if (pipe == PIPE_B)
Jesse Barnes89b667f2013-04-18 14:51:36 -07004952 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004953 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004954 crtc->config.dpll_hw_state.dpll = dpll;
4955
Daniel Vetteref1b4602013-06-01 17:17:04 +02004956 dpll_md = (crtc->config.pixel_multiplier - 1)
4957 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004958 crtc->config.dpll_hw_state.dpll_md = dpll_md;
4959
Daniel Vetterf47709a2013-03-28 10:42:02 +01004960 if (crtc->config.has_dp_encoder)
4961 intel_dp_set_m_n(crtc);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304962
Daniel Vetter09153002012-12-12 14:06:44 +01004963 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004964}
4965
Daniel Vetterf47709a2013-03-28 10:42:02 +01004966static void i9xx_update_pll(struct intel_crtc *crtc,
4967 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004968 int num_connectors)
4969{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004970 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004971 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004972 u32 dpll;
4973 bool is_sdvo;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004974 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004975
Daniel Vetterf47709a2013-03-28 10:42:02 +01004976 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304977
Daniel Vetterf47709a2013-03-28 10:42:02 +01004978 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
4979 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004980
4981 dpll = DPLL_VGA_MODE_DIS;
4982
Daniel Vetterf47709a2013-03-28 10:42:02 +01004983 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004984 dpll |= DPLLB_MODE_LVDS;
4985 else
4986 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01004987
Daniel Vetteref1b4602013-06-01 17:17:04 +02004988 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Daniel Vetter198a037f2013-04-19 11:14:37 +02004989 dpll |= (crtc->config.pixel_multiplier - 1)
4990 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004991 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02004992
4993 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02004994 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02004995
Daniel Vetterf47709a2013-03-28 10:42:02 +01004996 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
Daniel Vetter4a33e482013-07-06 12:52:05 +02004997 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004998
4999 /* compute bitmask from p1 value */
5000 if (IS_PINEVIEW(dev))
5001 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
5002 else {
5003 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5004 if (IS_G4X(dev) && reduced_clock)
5005 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5006 }
5007 switch (clock->p2) {
5008 case 5:
5009 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5010 break;
5011 case 7:
5012 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5013 break;
5014 case 10:
5015 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5016 break;
5017 case 14:
5018 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5019 break;
5020 }
5021 if (INTEL_INFO(dev)->gen >= 4)
5022 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
5023
Daniel Vetter09ede542013-04-30 14:01:45 +02005024 if (crtc->config.sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005025 dpll |= PLL_REF_INPUT_TVCLKINBC;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005026 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005027 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5028 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5029 else
5030 dpll |= PLL_REF_INPUT_DREFCLK;
5031
5032 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005033 crtc->config.dpll_hw_state.dpll = dpll;
5034
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005035 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetteref1b4602013-06-01 17:17:04 +02005036 u32 dpll_md = (crtc->config.pixel_multiplier - 1)
5037 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005038 crtc->config.dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005039 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02005040
5041 if (crtc->config.has_dp_encoder)
5042 intel_dp_set_m_n(crtc);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005043}
5044
Daniel Vetterf47709a2013-03-28 10:42:02 +01005045static void i8xx_update_pll(struct intel_crtc *crtc,
Daniel Vetterf47709a2013-03-28 10:42:02 +01005046 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005047 int num_connectors)
5048{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005049 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005050 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005051 u32 dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005052 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005053
Daniel Vetterf47709a2013-03-28 10:42:02 +01005054 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305055
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005056 dpll = DPLL_VGA_MODE_DIS;
5057
Daniel Vetterf47709a2013-03-28 10:42:02 +01005058 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005059 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5060 } else {
5061 if (clock->p1 == 2)
5062 dpll |= PLL_P1_DIVIDE_BY_TWO;
5063 else
5064 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5065 if (clock->p2 == 4)
5066 dpll |= PLL_P2_DIVIDE_BY_4;
5067 }
5068
Daniel Vetter4a33e482013-07-06 12:52:05 +02005069 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO))
5070 dpll |= DPLL_DVO_2X_MODE;
5071
Daniel Vetterf47709a2013-03-28 10:42:02 +01005072 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005073 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5074 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5075 else
5076 dpll |= PLL_REF_INPUT_DREFCLK;
5077
5078 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005079 crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005080}
5081
Daniel Vetter8a654f32013-06-01 17:16:22 +02005082static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005083{
5084 struct drm_device *dev = intel_crtc->base.dev;
5085 struct drm_i915_private *dev_priv = dev->dev_private;
5086 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02005087 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02005088 struct drm_display_mode *adjusted_mode =
5089 &intel_crtc->config.adjusted_mode;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005090 uint32_t vsyncshift, crtc_vtotal, crtc_vblank_end;
5091
5092 /* We need to be careful not to changed the adjusted mode, for otherwise
5093 * the hw state checker will get angry at the mismatch. */
5094 crtc_vtotal = adjusted_mode->crtc_vtotal;
5095 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005096
5097 if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
5098 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005099 crtc_vtotal -= 1;
5100 crtc_vblank_end -= 1;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005101 vsyncshift = adjusted_mode->crtc_hsync_start
5102 - adjusted_mode->crtc_htotal / 2;
5103 } else {
5104 vsyncshift = 0;
5105 }
5106
5107 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005108 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005109
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005110 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005111 (adjusted_mode->crtc_hdisplay - 1) |
5112 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005113 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005114 (adjusted_mode->crtc_hblank_start - 1) |
5115 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005116 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005117 (adjusted_mode->crtc_hsync_start - 1) |
5118 ((adjusted_mode->crtc_hsync_end - 1) << 16));
5119
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005120 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005121 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005122 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005123 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005124 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005125 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005126 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005127 (adjusted_mode->crtc_vsync_start - 1) |
5128 ((adjusted_mode->crtc_vsync_end - 1) << 16));
5129
Paulo Zanonib5e508d2012-10-24 11:34:43 -02005130 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
5131 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
5132 * documented on the DDI_FUNC_CTL register description, EDP Input Select
5133 * bits. */
5134 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
5135 (pipe == PIPE_B || pipe == PIPE_C))
5136 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
5137
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005138 /* pipesrc controls the size that is scaled from, which should
5139 * always be the user's requested size.
5140 */
5141 I915_WRITE(PIPESRC(pipe),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005142 ((intel_crtc->config.pipe_src_w - 1) << 16) |
5143 (intel_crtc->config.pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005144}
5145
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005146static void intel_get_pipe_timings(struct intel_crtc *crtc,
5147 struct intel_crtc_config *pipe_config)
5148{
5149 struct drm_device *dev = crtc->base.dev;
5150 struct drm_i915_private *dev_priv = dev->dev_private;
5151 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
5152 uint32_t tmp;
5153
5154 tmp = I915_READ(HTOTAL(cpu_transcoder));
5155 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
5156 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
5157 tmp = I915_READ(HBLANK(cpu_transcoder));
5158 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
5159 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
5160 tmp = I915_READ(HSYNC(cpu_transcoder));
5161 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
5162 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
5163
5164 tmp = I915_READ(VTOTAL(cpu_transcoder));
5165 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
5166 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
5167 tmp = I915_READ(VBLANK(cpu_transcoder));
5168 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
5169 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
5170 tmp = I915_READ(VSYNC(cpu_transcoder));
5171 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
5172 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
5173
5174 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
5175 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
5176 pipe_config->adjusted_mode.crtc_vtotal += 1;
5177 pipe_config->adjusted_mode.crtc_vblank_end += 1;
5178 }
5179
5180 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005181 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
5182 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
5183
5184 pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h;
5185 pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005186}
5187
Jesse Barnesbabea612013-06-26 18:57:38 +03005188static void intel_crtc_mode_from_pipe_config(struct intel_crtc *intel_crtc,
5189 struct intel_crtc_config *pipe_config)
5190{
5191 struct drm_crtc *crtc = &intel_crtc->base;
5192
5193 crtc->mode.hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
5194 crtc->mode.htotal = pipe_config->adjusted_mode.crtc_htotal;
5195 crtc->mode.hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
5196 crtc->mode.hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
5197
5198 crtc->mode.vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
5199 crtc->mode.vtotal = pipe_config->adjusted_mode.crtc_vtotal;
5200 crtc->mode.vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
5201 crtc->mode.vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
5202
5203 crtc->mode.flags = pipe_config->adjusted_mode.flags;
5204
Damien Lespiau241bfc32013-09-25 16:45:37 +01005205 crtc->mode.clock = pipe_config->adjusted_mode.crtc_clock;
Jesse Barnesbabea612013-06-26 18:57:38 +03005206 crtc->mode.flags |= pipe_config->adjusted_mode.flags;
5207}
5208
Daniel Vetter84b046f2013-02-19 18:48:54 +01005209static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
5210{
5211 struct drm_device *dev = intel_crtc->base.dev;
5212 struct drm_i915_private *dev_priv = dev->dev_private;
5213 uint32_t pipeconf;
5214
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02005215 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005216
Daniel Vetter67c72a12013-09-24 11:46:14 +02005217 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
5218 I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE)
5219 pipeconf |= PIPECONF_ENABLE;
5220
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005221 if (intel_crtc->config.double_wide)
5222 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005223
Daniel Vetterff9ce462013-04-24 14:57:17 +02005224 /* only g4x and later have fancy bpc/dither controls */
5225 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02005226 /* Bspec claims that we can't use dithering for 30bpp pipes. */
5227 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
5228 pipeconf |= PIPECONF_DITHER_EN |
5229 PIPECONF_DITHER_TYPE_SP;
5230
5231 switch (intel_crtc->config.pipe_bpp) {
5232 case 18:
5233 pipeconf |= PIPECONF_6BPC;
5234 break;
5235 case 24:
5236 pipeconf |= PIPECONF_8BPC;
5237 break;
5238 case 30:
5239 pipeconf |= PIPECONF_10BPC;
5240 break;
5241 default:
5242 /* Case prevented by intel_choose_pipe_bpp_dither. */
5243 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01005244 }
5245 }
5246
5247 if (HAS_PIPE_CXSR(dev)) {
5248 if (intel_crtc->lowfreq_avail) {
5249 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
5250 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
5251 } else {
5252 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01005253 }
5254 }
5255
Daniel Vetter84b046f2013-02-19 18:48:54 +01005256 if (!IS_GEN2(dev) &&
5257 intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
5258 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
5259 else
5260 pipeconf |= PIPECONF_PROGRESSIVE;
5261
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02005262 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
5263 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03005264
Daniel Vetter84b046f2013-02-19 18:48:54 +01005265 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
5266 POSTING_READ(PIPECONF(intel_crtc->pipe));
5267}
5268
Eric Anholtf564048e2011-03-30 13:01:02 -07005269static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07005270 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005271 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005272{
5273 struct drm_device *dev = crtc->dev;
5274 struct drm_i915_private *dev_priv = dev->dev_private;
5275 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5276 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07005277 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07005278 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07005279 intel_clock_t clock, reduced_clock;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005280 u32 dspcntr;
Daniel Vettera16af722013-04-30 14:01:44 +02005281 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005282 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01005283 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08005284 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00005285 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005286
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02005287 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01005288 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005289 case INTEL_OUTPUT_LVDS:
5290 is_lvds = true;
5291 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005292 case INTEL_OUTPUT_DSI:
5293 is_dsi = true;
5294 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005295 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005296
Eric Anholtc751ce42010-03-25 11:48:48 -07005297 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08005298 }
5299
Jani Nikulaf2335332013-09-13 11:03:09 +03005300 if (is_dsi)
5301 goto skip_dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08005302
Jani Nikulaf2335332013-09-13 11:03:09 +03005303 if (!intel_crtc->config.clock_set) {
5304 refclk = i9xx_get_refclk(crtc, num_connectors);
5305
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005306 /*
5307 * Returns a set of divisors for the desired target clock with
5308 * the given refclk, or FALSE. The returned values represent
5309 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
5310 * 2) / p1 / p2.
5311 */
5312 limit = intel_limit(crtc, refclk);
5313 ok = dev_priv->display.find_dpll(limit, crtc,
5314 intel_crtc->config.port_clock,
5315 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03005316 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005317 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5318 return -EINVAL;
5319 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005320
Jani Nikulaf2335332013-09-13 11:03:09 +03005321 if (is_lvds && dev_priv->lvds_downclock_avail) {
5322 /*
5323 * Ensure we match the reduced clock's P to the target
5324 * clock. If the clocks don't match, we can't switch
5325 * the display clock by using the FP0/FP1. In such case
5326 * we will disable the LVDS downclock feature.
5327 */
5328 has_reduced_clock =
5329 dev_priv->display.find_dpll(limit, crtc,
5330 dev_priv->lvds_downclock,
5331 refclk, &clock,
5332 &reduced_clock);
5333 }
5334 /* Compat-code for transition, will disappear. */
Daniel Vetterf47709a2013-03-28 10:42:02 +01005335 intel_crtc->config.dpll.n = clock.n;
5336 intel_crtc->config.dpll.m1 = clock.m1;
5337 intel_crtc->config.dpll.m2 = clock.m2;
5338 intel_crtc->config.dpll.p1 = clock.p1;
5339 intel_crtc->config.dpll.p2 = clock.p2;
5340 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005341
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005342 if (IS_GEN2(dev)) {
Daniel Vetter8a654f32013-06-01 17:16:22 +02005343 i8xx_update_pll(intel_crtc,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305344 has_reduced_clock ? &reduced_clock : NULL,
5345 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005346 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaf2335332013-09-13 11:03:09 +03005347 vlv_update_pll(intel_crtc);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005348 } else {
Daniel Vetterf47709a2013-03-28 10:42:02 +01005349 i9xx_update_pll(intel_crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005350 has_reduced_clock ? &reduced_clock : NULL,
Jesse Barnes89b667f2013-04-18 14:51:36 -07005351 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005352 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005353
Jani Nikulaf2335332013-09-13 11:03:09 +03005354skip_dpll:
Eric Anholtf564048e2011-03-30 13:01:02 -07005355 /* Set up the display plane register */
5356 dspcntr = DISPPLANE_GAMMA_ENABLE;
5357
Jesse Barnesda6ecc52013-03-08 10:46:00 -08005358 if (!IS_VALLEYVIEW(dev)) {
5359 if (pipe == 0)
5360 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
5361 else
5362 dspcntr |= DISPPLANE_SEL_PIPE_B;
5363 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005364
Daniel Vetter8a654f32013-06-01 17:16:22 +02005365 intel_set_pipe_timings(intel_crtc);
Eric Anholtf564048e2011-03-30 13:01:02 -07005366
5367 /* pipesrc and dspsize control the size that is scaled from,
5368 * which should always be the user's requested size.
5369 */
Eric Anholt929c77f2011-03-30 13:01:04 -07005370 I915_WRITE(DSPSIZE(plane),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005371 ((intel_crtc->config.pipe_src_h - 1) << 16) |
5372 (intel_crtc->config.pipe_src_w - 1));
Eric Anholt929c77f2011-03-30 13:01:04 -07005373 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf564048e2011-03-30 13:01:02 -07005374
Daniel Vetter84b046f2013-02-19 18:48:54 +01005375 i9xx_set_pipeconf(intel_crtc);
5376
Eric Anholtf564048e2011-03-30 13:01:02 -07005377 I915_WRITE(DSPCNTR(plane), dspcntr);
5378 POSTING_READ(DSPCNTR(plane));
5379
Daniel Vetter94352cf2012-07-05 22:51:56 +02005380 ret = intel_pipe_set_base(crtc, x, y, fb);
Eric Anholtf564048e2011-03-30 13:01:02 -07005381
Eric Anholtf564048e2011-03-30 13:01:02 -07005382 return ret;
5383}
5384
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005385static void i9xx_get_pfit_config(struct intel_crtc *crtc,
5386 struct intel_crtc_config *pipe_config)
5387{
5388 struct drm_device *dev = crtc->base.dev;
5389 struct drm_i915_private *dev_priv = dev->dev_private;
5390 uint32_t tmp;
5391
5392 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02005393 if (!(tmp & PFIT_ENABLE))
5394 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005395
Daniel Vetter06922822013-07-11 13:35:40 +02005396 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005397 if (INTEL_INFO(dev)->gen < 4) {
5398 if (crtc->pipe != PIPE_B)
5399 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005400 } else {
5401 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
5402 return;
5403 }
5404
Daniel Vetter06922822013-07-11 13:35:40 +02005405 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005406 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
5407 if (INTEL_INFO(dev)->gen < 5)
5408 pipe_config->gmch_pfit.lvds_border_bits =
5409 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
5410}
5411
Jesse Barnesacbec812013-09-20 11:29:32 -07005412static void vlv_crtc_clock_get(struct intel_crtc *crtc,
5413 struct intel_crtc_config *pipe_config)
5414{
5415 struct drm_device *dev = crtc->base.dev;
5416 struct drm_i915_private *dev_priv = dev->dev_private;
5417 int pipe = pipe_config->cpu_transcoder;
5418 intel_clock_t clock;
5419 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07005420 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07005421
5422 mutex_lock(&dev_priv->dpio_lock);
5423 mdiv = vlv_dpio_read(dev_priv, pipe, DPIO_DIV(pipe));
5424 mutex_unlock(&dev_priv->dpio_lock);
5425
5426 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
5427 clock.m2 = mdiv & DPIO_M2DIV_MASK;
5428 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
5429 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
5430 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
5431
Ville Syrjäläf6466282013-10-14 14:50:31 +03005432 vlv_clock(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07005433
Ville Syrjäläf6466282013-10-14 14:50:31 +03005434 /* clock.dot is the fast clock */
5435 pipe_config->port_clock = clock.dot / 5;
Jesse Barnesacbec812013-09-20 11:29:32 -07005436}
5437
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005438static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
5439 struct intel_crtc_config *pipe_config)
5440{
5441 struct drm_device *dev = crtc->base.dev;
5442 struct drm_i915_private *dev_priv = dev->dev_private;
5443 uint32_t tmp;
5444
Daniel Vettere143a212013-07-04 12:01:15 +02005445 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02005446 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02005447
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005448 tmp = I915_READ(PIPECONF(crtc->pipe));
5449 if (!(tmp & PIPECONF_ENABLE))
5450 return false;
5451
Ville Syrjälä42571ae2013-09-06 23:29:00 +03005452 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
5453 switch (tmp & PIPECONF_BPC_MASK) {
5454 case PIPECONF_6BPC:
5455 pipe_config->pipe_bpp = 18;
5456 break;
5457 case PIPECONF_8BPC:
5458 pipe_config->pipe_bpp = 24;
5459 break;
5460 case PIPECONF_10BPC:
5461 pipe_config->pipe_bpp = 30;
5462 break;
5463 default:
5464 break;
5465 }
5466 }
5467
Ville Syrjälä282740f2013-09-04 18:30:03 +03005468 if (INTEL_INFO(dev)->gen < 4)
5469 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
5470
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005471 intel_get_pipe_timings(crtc, pipe_config);
5472
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005473 i9xx_get_pfit_config(crtc, pipe_config);
5474
Daniel Vetter6c49f242013-06-06 12:45:25 +02005475 if (INTEL_INFO(dev)->gen >= 4) {
5476 tmp = I915_READ(DPLL_MD(crtc->pipe));
5477 pipe_config->pixel_multiplier =
5478 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
5479 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005480 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02005481 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
5482 tmp = I915_READ(DPLL(crtc->pipe));
5483 pipe_config->pixel_multiplier =
5484 ((tmp & SDVO_MULTIPLIER_MASK)
5485 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
5486 } else {
5487 /* Note that on i915G/GM the pixel multiplier is in the sdvo
5488 * port and will be fixed up in the encoder->get_config
5489 * function. */
5490 pipe_config->pixel_multiplier = 1;
5491 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005492 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
5493 if (!IS_VALLEYVIEW(dev)) {
5494 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
5495 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03005496 } else {
5497 /* Mask out read-only status bits. */
5498 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
5499 DPLL_PORTC_READY_MASK |
5500 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005501 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02005502
Jesse Barnesacbec812013-09-20 11:29:32 -07005503 if (IS_VALLEYVIEW(dev))
5504 vlv_crtc_clock_get(crtc, pipe_config);
5505 else
5506 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03005507
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005508 return true;
5509}
5510
Paulo Zanonidde86e22012-12-01 12:04:25 -02005511static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07005512{
5513 struct drm_i915_private *dev_priv = dev->dev_private;
5514 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005515 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005516 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005517 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005518 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005519 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07005520 bool has_ck505 = false;
5521 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005522
5523 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07005524 list_for_each_entry(encoder, &mode_config->encoder_list,
5525 base.head) {
5526 switch (encoder->type) {
5527 case INTEL_OUTPUT_LVDS:
5528 has_panel = true;
5529 has_lvds = true;
5530 break;
5531 case INTEL_OUTPUT_EDP:
5532 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03005533 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07005534 has_cpu_edp = true;
5535 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005536 }
5537 }
5538
Keith Packard99eb6a02011-09-26 14:29:12 -07005539 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005540 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07005541 can_ssc = has_ck505;
5542 } else {
5543 has_ck505 = false;
5544 can_ssc = true;
5545 }
5546
Imre Deak2de69052013-05-08 13:14:04 +03005547 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
5548 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005549
5550 /* Ironlake: try to setup display ref clock before DPLL
5551 * enabling. This is only under driver's control after
5552 * PCH B stepping, previous chipset stepping should be
5553 * ignoring this setting.
5554 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005555 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005556
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005557 /* As we must carefully and slowly disable/enable each source in turn,
5558 * compute the final state we want first and check if we need to
5559 * make any changes at all.
5560 */
5561 final = val;
5562 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07005563 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005564 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07005565 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005566 final |= DREF_NONSPREAD_SOURCE_ENABLE;
5567
5568 final &= ~DREF_SSC_SOURCE_MASK;
5569 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5570 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005571
Keith Packard199e5d72011-09-22 12:01:57 -07005572 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005573 final |= DREF_SSC_SOURCE_ENABLE;
5574
5575 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5576 final |= DREF_SSC1_ENABLE;
5577
5578 if (has_cpu_edp) {
5579 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5580 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
5581 else
5582 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
5583 } else
5584 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5585 } else {
5586 final |= DREF_SSC_SOURCE_DISABLE;
5587 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5588 }
5589
5590 if (final == val)
5591 return;
5592
5593 /* Always enable nonspread source */
5594 val &= ~DREF_NONSPREAD_SOURCE_MASK;
5595
5596 if (has_ck505)
5597 val |= DREF_NONSPREAD_CK505_ENABLE;
5598 else
5599 val |= DREF_NONSPREAD_SOURCE_ENABLE;
5600
5601 if (has_panel) {
5602 val &= ~DREF_SSC_SOURCE_MASK;
5603 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005604
Keith Packard199e5d72011-09-22 12:01:57 -07005605 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07005606 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005607 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005608 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02005609 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005610 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005611
5612 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005613 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005614 POSTING_READ(PCH_DREF_CONTROL);
5615 udelay(200);
5616
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005617 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005618
5619 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07005620 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07005621 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005622 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005623 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005624 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07005625 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005626 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005627 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005628 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005629
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005630 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005631 POSTING_READ(PCH_DREF_CONTROL);
5632 udelay(200);
5633 } else {
5634 DRM_DEBUG_KMS("Disabling SSC entirely\n");
5635
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005636 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07005637
5638 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005639 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005640
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005641 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005642 POSTING_READ(PCH_DREF_CONTROL);
5643 udelay(200);
5644
5645 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005646 val &= ~DREF_SSC_SOURCE_MASK;
5647 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005648
5649 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005650 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005651
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005652 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005653 POSTING_READ(PCH_DREF_CONTROL);
5654 udelay(200);
5655 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005656
5657 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005658}
5659
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005660static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02005661{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005662 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02005663
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005664 tmp = I915_READ(SOUTH_CHICKEN2);
5665 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
5666 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005667
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005668 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
5669 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
5670 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02005671
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005672 tmp = I915_READ(SOUTH_CHICKEN2);
5673 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
5674 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005675
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005676 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
5677 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
5678 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005679}
5680
5681/* WaMPhyProgramming:hsw */
5682static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
5683{
5684 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02005685
5686 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
5687 tmp &= ~(0xFF << 24);
5688 tmp |= (0x12 << 24);
5689 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
5690
Paulo Zanonidde86e22012-12-01 12:04:25 -02005691 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
5692 tmp |= (1 << 11);
5693 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
5694
5695 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
5696 tmp |= (1 << 11);
5697 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
5698
Paulo Zanonidde86e22012-12-01 12:04:25 -02005699 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
5700 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5701 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
5702
5703 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
5704 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5705 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
5706
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005707 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
5708 tmp &= ~(7 << 13);
5709 tmp |= (5 << 13);
5710 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005711
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005712 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
5713 tmp &= ~(7 << 13);
5714 tmp |= (5 << 13);
5715 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005716
5717 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
5718 tmp &= ~0xFF;
5719 tmp |= 0x1C;
5720 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
5721
5722 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
5723 tmp &= ~0xFF;
5724 tmp |= 0x1C;
5725 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
5726
5727 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
5728 tmp &= ~(0xFF << 16);
5729 tmp |= (0x1C << 16);
5730 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
5731
5732 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
5733 tmp &= ~(0xFF << 16);
5734 tmp |= (0x1C << 16);
5735 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
5736
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005737 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
5738 tmp |= (1 << 27);
5739 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005740
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005741 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
5742 tmp |= (1 << 27);
5743 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005744
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005745 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
5746 tmp &= ~(0xF << 28);
5747 tmp |= (4 << 28);
5748 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005749
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005750 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
5751 tmp &= ~(0xF << 28);
5752 tmp |= (4 << 28);
5753 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005754}
5755
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005756/* Implements 3 different sequences from BSpec chapter "Display iCLK
5757 * Programming" based on the parameters passed:
5758 * - Sequence to enable CLKOUT_DP
5759 * - Sequence to enable CLKOUT_DP without spread
5760 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
5761 */
5762static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
5763 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005764{
5765 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005766 uint32_t reg, tmp;
5767
5768 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
5769 with_spread = true;
5770 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
5771 with_fdi, "LP PCH doesn't have FDI\n"))
5772 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005773
5774 mutex_lock(&dev_priv->dpio_lock);
5775
5776 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5777 tmp &= ~SBI_SSCCTL_DISABLE;
5778 tmp |= SBI_SSCCTL_PATHALT;
5779 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5780
5781 udelay(24);
5782
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005783 if (with_spread) {
5784 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5785 tmp &= ~SBI_SSCCTL_PATHALT;
5786 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005787
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005788 if (with_fdi) {
5789 lpt_reset_fdi_mphy(dev_priv);
5790 lpt_program_fdi_mphy(dev_priv);
5791 }
5792 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02005793
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005794 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
5795 SBI_GEN0 : SBI_DBUFF0;
5796 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
5797 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
5798 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01005799
5800 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005801}
5802
Paulo Zanoni47701c32013-07-23 11:19:25 -03005803/* Sequence to disable CLKOUT_DP */
5804static void lpt_disable_clkout_dp(struct drm_device *dev)
5805{
5806 struct drm_i915_private *dev_priv = dev->dev_private;
5807 uint32_t reg, tmp;
5808
5809 mutex_lock(&dev_priv->dpio_lock);
5810
5811 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
5812 SBI_GEN0 : SBI_DBUFF0;
5813 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
5814 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
5815 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
5816
5817 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5818 if (!(tmp & SBI_SSCCTL_DISABLE)) {
5819 if (!(tmp & SBI_SSCCTL_PATHALT)) {
5820 tmp |= SBI_SSCCTL_PATHALT;
5821 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5822 udelay(32);
5823 }
5824 tmp |= SBI_SSCCTL_DISABLE;
5825 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5826 }
5827
5828 mutex_unlock(&dev_priv->dpio_lock);
5829}
5830
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03005831static void lpt_init_pch_refclk(struct drm_device *dev)
5832{
5833 struct drm_mode_config *mode_config = &dev->mode_config;
5834 struct intel_encoder *encoder;
5835 bool has_vga = false;
5836
5837 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
5838 switch (encoder->type) {
5839 case INTEL_OUTPUT_ANALOG:
5840 has_vga = true;
5841 break;
5842 }
5843 }
5844
Paulo Zanoni47701c32013-07-23 11:19:25 -03005845 if (has_vga)
5846 lpt_enable_clkout_dp(dev, true, true);
5847 else
5848 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03005849}
5850
Paulo Zanonidde86e22012-12-01 12:04:25 -02005851/*
5852 * Initialize reference clocks when the driver loads
5853 */
5854void intel_init_pch_refclk(struct drm_device *dev)
5855{
5856 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
5857 ironlake_init_pch_refclk(dev);
5858 else if (HAS_PCH_LPT(dev))
5859 lpt_init_pch_refclk(dev);
5860}
5861
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005862static int ironlake_get_refclk(struct drm_crtc *crtc)
5863{
5864 struct drm_device *dev = crtc->dev;
5865 struct drm_i915_private *dev_priv = dev->dev_private;
5866 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005867 int num_connectors = 0;
5868 bool is_lvds = false;
5869
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02005870 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005871 switch (encoder->type) {
5872 case INTEL_OUTPUT_LVDS:
5873 is_lvds = true;
5874 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005875 }
5876 num_connectors++;
5877 }
5878
5879 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
5880 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005881 dev_priv->vbt.lvds_ssc_freq);
5882 return dev_priv->vbt.lvds_ssc_freq * 1000;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005883 }
5884
5885 return 120000;
5886}
5887
Daniel Vetter6ff93602013-04-19 11:24:36 +02005888static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03005889{
5890 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5891 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5892 int pipe = intel_crtc->pipe;
5893 uint32_t val;
5894
Daniel Vetter78114072013-06-13 00:54:57 +02005895 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03005896
Daniel Vetter965e0c42013-03-27 00:44:57 +01005897 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03005898 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005899 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005900 break;
5901 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005902 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005903 break;
5904 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005905 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005906 break;
5907 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005908 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005909 break;
5910 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03005911 /* Case prevented by intel_choose_pipe_bpp_dither. */
5912 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03005913 }
5914
Daniel Vetterd8b32242013-04-25 17:54:44 +02005915 if (intel_crtc->config.dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03005916 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5917
Daniel Vetter6ff93602013-04-19 11:24:36 +02005918 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03005919 val |= PIPECONF_INTERLACED_ILK;
5920 else
5921 val |= PIPECONF_PROGRESSIVE;
5922
Daniel Vetter50f3b012013-03-27 00:44:56 +01005923 if (intel_crtc->config.limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02005924 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02005925
Paulo Zanonic8203562012-09-12 10:06:29 -03005926 I915_WRITE(PIPECONF(pipe), val);
5927 POSTING_READ(PIPECONF(pipe));
5928}
5929
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005930/*
5931 * Set up the pipe CSC unit.
5932 *
5933 * Currently only full range RGB to limited range RGB conversion
5934 * is supported, but eventually this should handle various
5935 * RGB<->YCbCr scenarios as well.
5936 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01005937static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005938{
5939 struct drm_device *dev = crtc->dev;
5940 struct drm_i915_private *dev_priv = dev->dev_private;
5941 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5942 int pipe = intel_crtc->pipe;
5943 uint16_t coeff = 0x7800; /* 1.0 */
5944
5945 /*
5946 * TODO: Check what kind of values actually come out of the pipe
5947 * with these coeff/postoff values and adjust to get the best
5948 * accuracy. Perhaps we even need to take the bpc value into
5949 * consideration.
5950 */
5951
Daniel Vetter50f3b012013-03-27 00:44:56 +01005952 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005953 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
5954
5955 /*
5956 * GY/GU and RY/RU should be the other way around according
5957 * to BSpec, but reality doesn't agree. Just set them up in
5958 * a way that results in the correct picture.
5959 */
5960 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
5961 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
5962
5963 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
5964 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
5965
5966 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
5967 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
5968
5969 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
5970 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
5971 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
5972
5973 if (INTEL_INFO(dev)->gen > 6) {
5974 uint16_t postoff = 0;
5975
Daniel Vetter50f3b012013-03-27 00:44:56 +01005976 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005977 postoff = (16 * (1 << 13) / 255) & 0x1fff;
5978
5979 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
5980 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
5981 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
5982
5983 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
5984 } else {
5985 uint32_t mode = CSC_MODE_YUV_TO_RGB;
5986
Daniel Vetter50f3b012013-03-27 00:44:56 +01005987 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005988 mode |= CSC_BLACK_SCREEN_OFFSET;
5989
5990 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
5991 }
5992}
5993
Daniel Vetter6ff93602013-04-19 11:24:36 +02005994static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005995{
5996 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5997 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02005998 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005999 uint32_t val;
6000
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006001 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006002
Daniel Vetterd8b32242013-04-25 17:54:44 +02006003 if (intel_crtc->config.dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006004 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6005
Daniel Vetter6ff93602013-04-19 11:24:36 +02006006 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006007 val |= PIPECONF_INTERLACED_ILK;
6008 else
6009 val |= PIPECONF_PROGRESSIVE;
6010
Paulo Zanoni702e7a52012-10-23 18:29:59 -02006011 I915_WRITE(PIPECONF(cpu_transcoder), val);
6012 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006013
6014 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
6015 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006016}
6017
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006018static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006019 intel_clock_t *clock,
6020 bool *has_reduced_clock,
6021 intel_clock_t *reduced_clock)
6022{
6023 struct drm_device *dev = crtc->dev;
6024 struct drm_i915_private *dev_priv = dev->dev_private;
6025 struct intel_encoder *intel_encoder;
6026 int refclk;
6027 const intel_limit_t *limit;
Daniel Vettera16af722013-04-30 14:01:44 +02006028 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006029
6030 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6031 switch (intel_encoder->type) {
6032 case INTEL_OUTPUT_LVDS:
6033 is_lvds = true;
6034 break;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006035 }
6036 }
6037
6038 refclk = ironlake_get_refclk(crtc);
6039
6040 /*
6041 * Returns a set of divisors for the desired target clock with the given
6042 * refclk, or FALSE. The returned values represent the clock equation:
6043 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
6044 */
6045 limit = intel_limit(crtc, refclk);
Daniel Vetterff9a6752013-06-01 17:16:21 +02006046 ret = dev_priv->display.find_dpll(limit, crtc,
6047 to_intel_crtc(crtc)->config.port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02006048 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006049 if (!ret)
6050 return false;
6051
6052 if (is_lvds && dev_priv->lvds_downclock_avail) {
6053 /*
6054 * Ensure we match the reduced clock's P to the target clock.
6055 * If the clocks don't match, we can't switch the display clock
6056 * by using the FP0/FP1. In such case we will disable the LVDS
6057 * downclock feature.
6058 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02006059 *has_reduced_clock =
6060 dev_priv->display.find_dpll(limit, crtc,
6061 dev_priv->lvds_downclock,
6062 refclk, clock,
6063 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006064 }
6065
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006066 return true;
6067}
6068
Paulo Zanonid4b19312012-11-29 11:29:32 -02006069int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
6070{
6071 /*
6072 * Account for spread spectrum to avoid
6073 * oversubscribing the link. Max center spread
6074 * is 2.5%; use 5% for safety's sake.
6075 */
6076 u32 bps = target_clock * bpp * 21 / 20;
6077 return bps / (link_bw * 8) + 1;
6078}
6079
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006080static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02006081{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006082 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03006083}
6084
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006085static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006086 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02006087 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006088{
6089 struct drm_crtc *crtc = &intel_crtc->base;
6090 struct drm_device *dev = crtc->dev;
6091 struct drm_i915_private *dev_priv = dev->dev_private;
6092 struct intel_encoder *intel_encoder;
6093 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006094 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02006095 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006096
6097 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6098 switch (intel_encoder->type) {
6099 case INTEL_OUTPUT_LVDS:
6100 is_lvds = true;
6101 break;
6102 case INTEL_OUTPUT_SDVO:
6103 case INTEL_OUTPUT_HDMI:
6104 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006105 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006106 }
6107
6108 num_connectors++;
6109 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006110
Chris Wilsonc1858122010-12-03 21:35:48 +00006111 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07006112 factor = 21;
6113 if (is_lvds) {
6114 if ((intel_panel_use_ssc(dev_priv) &&
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006115 dev_priv->vbt.lvds_ssc_freq == 100) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02006116 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07006117 factor = 25;
Daniel Vetter09ede542013-04-30 14:01:45 +02006118 } else if (intel_crtc->config.sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07006119 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00006120
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006121 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02006122 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00006123
Daniel Vetter9a7c7892013-04-04 22:20:34 +02006124 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
6125 *fp2 |= FP_CB_TUNE;
6126
Chris Wilson5eddb702010-09-11 13:48:45 +01006127 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006128
Eric Anholta07d6782011-03-30 13:01:08 -07006129 if (is_lvds)
6130 dpll |= DPLLB_MODE_LVDS;
6131 else
6132 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006133
Daniel Vetteref1b4602013-06-01 17:17:04 +02006134 dpll |= (intel_crtc->config.pixel_multiplier - 1)
6135 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006136
6137 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006138 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter9566e9a2013-04-19 11:14:36 +02006139 if (intel_crtc->config.has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006140 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08006141
Eric Anholta07d6782011-03-30 13:01:08 -07006142 /* compute bitmask from p1 value */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006143 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07006144 /* also FPA1 */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006145 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07006146
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006147 switch (intel_crtc->config.dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07006148 case 5:
6149 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6150 break;
6151 case 7:
6152 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6153 break;
6154 case 10:
6155 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6156 break;
6157 case 14:
6158 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6159 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006160 }
6161
Daniel Vetterb4c09f32013-04-30 14:01:42 +02006162 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05006163 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08006164 else
6165 dpll |= PLL_REF_INPUT_DREFCLK;
6166
Daniel Vetter959e16d2013-06-05 13:34:21 +02006167 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006168}
6169
Jesse Barnes79e53942008-11-07 14:24:08 -08006170static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
Jesse Barnes79e53942008-11-07 14:24:08 -08006171 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02006172 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08006173{
6174 struct drm_device *dev = crtc->dev;
6175 struct drm_i915_private *dev_priv = dev->dev_private;
6176 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6177 int pipe = intel_crtc->pipe;
6178 int plane = intel_crtc->plane;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006179 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006180 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006181 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03006182 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01006183 bool is_lvds = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03006184 struct intel_encoder *encoder;
Daniel Vettere2b78262013-06-07 23:10:03 +02006185 struct intel_shared_dpll *pll;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006186 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006187
6188 for_each_encoder_on_crtc(dev, crtc, encoder) {
6189 switch (encoder->type) {
6190 case INTEL_OUTPUT_LVDS:
6191 is_lvds = true;
6192 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006193 }
6194
6195 num_connectors++;
6196 }
6197
Paulo Zanoni5dc52982012-10-05 12:05:56 -03006198 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
6199 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
6200
Daniel Vetterff9a6752013-06-01 17:16:21 +02006201 ok = ironlake_compute_clocks(crtc, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006202 &has_reduced_clock, &reduced_clock);
Daniel Vetteree9300b2013-06-03 22:40:22 +02006203 if (!ok && !intel_crtc->config.clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006204 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6205 return -EINVAL;
6206 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01006207 /* Compat-code for transition, will disappear. */
6208 if (!intel_crtc->config.clock_set) {
6209 intel_crtc->config.dpll.n = clock.n;
6210 intel_crtc->config.dpll.m1 = clock.m1;
6211 intel_crtc->config.dpll.m2 = clock.m2;
6212 intel_crtc->config.dpll.p1 = clock.p1;
6213 intel_crtc->config.dpll.p2 = clock.p2;
6214 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006215
Paulo Zanoni5dc52982012-10-05 12:05:56 -03006216 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Daniel Vetter8b470472013-03-28 10:41:59 +01006217 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006218 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006219 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006220 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006221
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006222 dpll = ironlake_compute_dpll(intel_crtc,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006223 &fp, &reduced_clock,
6224 has_reduced_clock ? &fp2 : NULL);
6225
Daniel Vetter959e16d2013-06-05 13:34:21 +02006226 intel_crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02006227 intel_crtc->config.dpll_hw_state.fp0 = fp;
6228 if (has_reduced_clock)
6229 intel_crtc->config.dpll_hw_state.fp1 = fp2;
6230 else
6231 intel_crtc->config.dpll_hw_state.fp1 = fp;
6232
Daniel Vetterb89a1d32013-06-05 13:34:24 +02006233 pll = intel_get_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006234 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03006235 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
6236 pipe_name(pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07006237 return -EINVAL;
6238 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006239 } else
Daniel Vettere72f9fb2013-06-05 13:34:06 +02006240 intel_put_shared_dpll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006241
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006242 if (intel_crtc->config.has_dp_encoder)
6243 intel_dp_set_m_n(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006244
Daniel Vetterbcd644e2013-06-05 13:34:22 +02006245 if (is_lvds && has_reduced_clock && i915_powersave)
6246 intel_crtc->lowfreq_avail = true;
6247 else
6248 intel_crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02006249
Daniel Vetter8a654f32013-06-01 17:16:22 +02006250 intel_set_pipe_timings(intel_crtc);
Krzysztof Halasa734b4152010-05-25 18:41:46 +02006251
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01006252 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01006253 intel_cpu_transcoder_set_m_n(intel_crtc,
6254 &intel_crtc->config.fdi_m_n);
6255 }
Chris Wilson5eddb702010-09-11 13:48:45 +01006256
Daniel Vetter6ff93602013-04-19 11:24:36 +02006257 ironlake_set_pipeconf(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006258
Paulo Zanonia1f9e772012-09-12 10:06:32 -03006259 /* Set up the display plane register */
6260 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08006261 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08006262
Daniel Vetter94352cf2012-07-05 22:51:56 +02006263 ret = intel_pipe_set_base(crtc, x, y, fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08006264
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006265 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006266}
6267
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006268static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
6269 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02006270{
6271 struct drm_device *dev = crtc->base.dev;
6272 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006273 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02006274
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006275 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
6276 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
6277 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
6278 & ~TU_SIZE_MASK;
6279 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
6280 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
6281 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6282}
6283
6284static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
6285 enum transcoder transcoder,
6286 struct intel_link_m_n *m_n)
6287{
6288 struct drm_device *dev = crtc->base.dev;
6289 struct drm_i915_private *dev_priv = dev->dev_private;
6290 enum pipe pipe = crtc->pipe;
6291
6292 if (INTEL_INFO(dev)->gen >= 5) {
6293 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
6294 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
6295 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
6296 & ~TU_SIZE_MASK;
6297 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
6298 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
6299 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6300 } else {
6301 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
6302 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
6303 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
6304 & ~TU_SIZE_MASK;
6305 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
6306 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
6307 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6308 }
6309}
6310
6311void intel_dp_get_m_n(struct intel_crtc *crtc,
6312 struct intel_crtc_config *pipe_config)
6313{
6314 if (crtc->config.has_pch_encoder)
6315 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
6316 else
6317 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6318 &pipe_config->dp_m_n);
6319}
6320
Daniel Vetter72419202013-04-04 13:28:53 +02006321static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
6322 struct intel_crtc_config *pipe_config)
6323{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006324 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6325 &pipe_config->fdi_m_n);
Daniel Vetter72419202013-04-04 13:28:53 +02006326}
6327
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006328static void ironlake_get_pfit_config(struct intel_crtc *crtc,
6329 struct intel_crtc_config *pipe_config)
6330{
6331 struct drm_device *dev = crtc->base.dev;
6332 struct drm_i915_private *dev_priv = dev->dev_private;
6333 uint32_t tmp;
6334
6335 tmp = I915_READ(PF_CTL(crtc->pipe));
6336
6337 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01006338 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006339 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
6340 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02006341
6342 /* We currently do not free assignements of panel fitters on
6343 * ivb/hsw (since we don't use the higher upscaling modes which
6344 * differentiates them) so just WARN about this case for now. */
6345 if (IS_GEN7(dev)) {
6346 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
6347 PF_PIPE_SEL_IVB(crtc->pipe));
6348 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006349 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006350}
6351
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006352static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
6353 struct intel_crtc_config *pipe_config)
6354{
6355 struct drm_device *dev = crtc->base.dev;
6356 struct drm_i915_private *dev_priv = dev->dev_private;
6357 uint32_t tmp;
6358
Daniel Vettere143a212013-07-04 12:01:15 +02006359 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006360 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02006361
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006362 tmp = I915_READ(PIPECONF(crtc->pipe));
6363 if (!(tmp & PIPECONF_ENABLE))
6364 return false;
6365
Ville Syrjälä42571ae2013-09-06 23:29:00 +03006366 switch (tmp & PIPECONF_BPC_MASK) {
6367 case PIPECONF_6BPC:
6368 pipe_config->pipe_bpp = 18;
6369 break;
6370 case PIPECONF_8BPC:
6371 pipe_config->pipe_bpp = 24;
6372 break;
6373 case PIPECONF_10BPC:
6374 pipe_config->pipe_bpp = 30;
6375 break;
6376 case PIPECONF_12BPC:
6377 pipe_config->pipe_bpp = 36;
6378 break;
6379 default:
6380 break;
6381 }
6382
Daniel Vetterab9412b2013-05-03 11:49:46 +02006383 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02006384 struct intel_shared_dpll *pll;
6385
Daniel Vetter88adfff2013-03-28 10:42:01 +01006386 pipe_config->has_pch_encoder = true;
6387
Daniel Vetter627eb5a2013-04-29 19:33:42 +02006388 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
6389 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
6390 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02006391
6392 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02006393
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006394 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02006395 pipe_config->shared_dpll =
6396 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006397 } else {
6398 tmp = I915_READ(PCH_DPLL_SEL);
6399 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
6400 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
6401 else
6402 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
6403 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02006404
6405 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
6406
6407 WARN_ON(!pll->get_hw_state(dev_priv, pll,
6408 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02006409
6410 tmp = pipe_config->dpll_hw_state.dpll;
6411 pipe_config->pixel_multiplier =
6412 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
6413 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03006414
6415 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02006416 } else {
6417 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02006418 }
6419
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006420 intel_get_pipe_timings(crtc, pipe_config);
6421
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006422 ironlake_get_pfit_config(crtc, pipe_config);
6423
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006424 return true;
6425}
6426
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006427static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
6428{
6429 struct drm_device *dev = dev_priv->dev;
6430 struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
6431 struct intel_crtc *crtc;
6432 unsigned long irqflags;
Paulo Zanonibd633a72013-08-19 13:18:08 -03006433 uint32_t val;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006434
6435 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
6436 WARN(crtc->base.enabled, "CRTC for pipe %c enabled\n",
6437 pipe_name(crtc->pipe));
6438
6439 WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
6440 WARN(plls->spll_refcount, "SPLL enabled\n");
6441 WARN(plls->wrpll1_refcount, "WRPLL1 enabled\n");
6442 WARN(plls->wrpll2_refcount, "WRPLL2 enabled\n");
6443 WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
6444 WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
6445 "CPU PWM1 enabled\n");
6446 WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
6447 "CPU PWM2 enabled\n");
6448 WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
6449 "PCH PWM1 enabled\n");
6450 WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
6451 "Utility pin enabled\n");
6452 WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
6453
6454 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
6455 val = I915_READ(DEIMR);
6456 WARN((val & ~DE_PCH_EVENT_IVB) != val,
6457 "Unexpected DEIMR bits enabled: 0x%x\n", val);
6458 val = I915_READ(SDEIMR);
Paulo Zanonibd633a72013-08-19 13:18:08 -03006459 WARN((val | SDE_HOTPLUG_MASK_CPT) != 0xffffffff,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006460 "Unexpected SDEIMR bits enabled: 0x%x\n", val);
6461 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
6462}
6463
6464/*
6465 * This function implements pieces of two sequences from BSpec:
6466 * - Sequence for display software to disable LCPLL
6467 * - Sequence for display software to allow package C8+
6468 * The steps implemented here are just the steps that actually touch the LCPLL
6469 * register. Callers should take care of disabling all the display engine
6470 * functions, doing the mode unset, fixing interrupts, etc.
6471 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03006472static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
6473 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006474{
6475 uint32_t val;
6476
6477 assert_can_disable_lcpll(dev_priv);
6478
6479 val = I915_READ(LCPLL_CTL);
6480
6481 if (switch_to_fclk) {
6482 val |= LCPLL_CD_SOURCE_FCLK;
6483 I915_WRITE(LCPLL_CTL, val);
6484
6485 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
6486 LCPLL_CD_SOURCE_FCLK_DONE, 1))
6487 DRM_ERROR("Switching to FCLK failed\n");
6488
6489 val = I915_READ(LCPLL_CTL);
6490 }
6491
6492 val |= LCPLL_PLL_DISABLE;
6493 I915_WRITE(LCPLL_CTL, val);
6494 POSTING_READ(LCPLL_CTL);
6495
6496 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
6497 DRM_ERROR("LCPLL still locked\n");
6498
6499 val = I915_READ(D_COMP);
6500 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni515b2392013-09-10 19:36:37 -03006501 mutex_lock(&dev_priv->rps.hw_lock);
6502 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP, val))
6503 DRM_ERROR("Failed to disable D_COMP\n");
6504 mutex_unlock(&dev_priv->rps.hw_lock);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006505 POSTING_READ(D_COMP);
6506 ndelay(100);
6507
6508 if (wait_for((I915_READ(D_COMP) & D_COMP_RCOMP_IN_PROGRESS) == 0, 1))
6509 DRM_ERROR("D_COMP RCOMP still in progress\n");
6510
6511 if (allow_power_down) {
6512 val = I915_READ(LCPLL_CTL);
6513 val |= LCPLL_POWER_DOWN_ALLOW;
6514 I915_WRITE(LCPLL_CTL, val);
6515 POSTING_READ(LCPLL_CTL);
6516 }
6517}
6518
6519/*
6520 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
6521 * source.
6522 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03006523static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006524{
6525 uint32_t val;
6526
6527 val = I915_READ(LCPLL_CTL);
6528
6529 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
6530 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
6531 return;
6532
Paulo Zanoni215733f2013-08-19 13:18:07 -03006533 /* Make sure we're not on PC8 state before disabling PC8, otherwise
6534 * we'll hang the machine! */
6535 dev_priv->uncore.funcs.force_wake_get(dev_priv);
6536
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006537 if (val & LCPLL_POWER_DOWN_ALLOW) {
6538 val &= ~LCPLL_POWER_DOWN_ALLOW;
6539 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02006540 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006541 }
6542
6543 val = I915_READ(D_COMP);
6544 val |= D_COMP_COMP_FORCE;
6545 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni515b2392013-09-10 19:36:37 -03006546 mutex_lock(&dev_priv->rps.hw_lock);
6547 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP, val))
6548 DRM_ERROR("Failed to enable D_COMP\n");
6549 mutex_unlock(&dev_priv->rps.hw_lock);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02006550 POSTING_READ(D_COMP);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006551
6552 val = I915_READ(LCPLL_CTL);
6553 val &= ~LCPLL_PLL_DISABLE;
6554 I915_WRITE(LCPLL_CTL, val);
6555
6556 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
6557 DRM_ERROR("LCPLL not locked yet\n");
6558
6559 if (val & LCPLL_CD_SOURCE_FCLK) {
6560 val = I915_READ(LCPLL_CTL);
6561 val &= ~LCPLL_CD_SOURCE_FCLK;
6562 I915_WRITE(LCPLL_CTL, val);
6563
6564 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
6565 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
6566 DRM_ERROR("Switching back to LCPLL failed\n");
6567 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03006568
6569 dev_priv->uncore.funcs.force_wake_put(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006570}
6571
Paulo Zanonic67a4702013-08-19 13:18:09 -03006572void hsw_enable_pc8_work(struct work_struct *__work)
6573{
6574 struct drm_i915_private *dev_priv =
6575 container_of(to_delayed_work(__work), struct drm_i915_private,
6576 pc8.enable_work);
6577 struct drm_device *dev = dev_priv->dev;
6578 uint32_t val;
6579
6580 if (dev_priv->pc8.enabled)
6581 return;
6582
6583 DRM_DEBUG_KMS("Enabling package C8+\n");
6584
6585 dev_priv->pc8.enabled = true;
6586
6587 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
6588 val = I915_READ(SOUTH_DSPCLK_GATE_D);
6589 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
6590 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
6591 }
6592
6593 lpt_disable_clkout_dp(dev);
6594 hsw_pc8_disable_interrupts(dev);
6595 hsw_disable_lcpll(dev_priv, true, true);
6596}
6597
6598static void __hsw_enable_package_c8(struct drm_i915_private *dev_priv)
6599{
6600 WARN_ON(!mutex_is_locked(&dev_priv->pc8.lock));
6601 WARN(dev_priv->pc8.disable_count < 1,
6602 "pc8.disable_count: %d\n", dev_priv->pc8.disable_count);
6603
6604 dev_priv->pc8.disable_count--;
6605 if (dev_priv->pc8.disable_count != 0)
6606 return;
6607
6608 schedule_delayed_work(&dev_priv->pc8.enable_work,
Paulo Zanoni90058742013-08-19 13:18:11 -03006609 msecs_to_jiffies(i915_pc8_timeout));
Paulo Zanonic67a4702013-08-19 13:18:09 -03006610}
6611
6612static void __hsw_disable_package_c8(struct drm_i915_private *dev_priv)
6613{
6614 struct drm_device *dev = dev_priv->dev;
6615 uint32_t val;
6616
6617 WARN_ON(!mutex_is_locked(&dev_priv->pc8.lock));
6618 WARN(dev_priv->pc8.disable_count < 0,
6619 "pc8.disable_count: %d\n", dev_priv->pc8.disable_count);
6620
6621 dev_priv->pc8.disable_count++;
6622 if (dev_priv->pc8.disable_count != 1)
6623 return;
6624
6625 cancel_delayed_work_sync(&dev_priv->pc8.enable_work);
6626 if (!dev_priv->pc8.enabled)
6627 return;
6628
6629 DRM_DEBUG_KMS("Disabling package C8+\n");
6630
6631 hsw_restore_lcpll(dev_priv);
6632 hsw_pc8_restore_interrupts(dev);
6633 lpt_init_pch_refclk(dev);
6634
6635 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
6636 val = I915_READ(SOUTH_DSPCLK_GATE_D);
6637 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
6638 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
6639 }
6640
6641 intel_prepare_ddi(dev);
6642 i915_gem_init_swizzling(dev);
6643 mutex_lock(&dev_priv->rps.hw_lock);
6644 gen6_update_ring_freq(dev);
6645 mutex_unlock(&dev_priv->rps.hw_lock);
6646 dev_priv->pc8.enabled = false;
6647}
6648
6649void hsw_enable_package_c8(struct drm_i915_private *dev_priv)
6650{
6651 mutex_lock(&dev_priv->pc8.lock);
6652 __hsw_enable_package_c8(dev_priv);
6653 mutex_unlock(&dev_priv->pc8.lock);
6654}
6655
6656void hsw_disable_package_c8(struct drm_i915_private *dev_priv)
6657{
6658 mutex_lock(&dev_priv->pc8.lock);
6659 __hsw_disable_package_c8(dev_priv);
6660 mutex_unlock(&dev_priv->pc8.lock);
6661}
6662
6663static bool hsw_can_enable_package_c8(struct drm_i915_private *dev_priv)
6664{
6665 struct drm_device *dev = dev_priv->dev;
6666 struct intel_crtc *crtc;
6667 uint32_t val;
6668
6669 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
6670 if (crtc->base.enabled)
6671 return false;
6672
6673 /* This case is still possible since we have the i915.disable_power_well
6674 * parameter and also the KVMr or something else might be requesting the
6675 * power well. */
6676 val = I915_READ(HSW_PWR_WELL_DRIVER);
6677 if (val != 0) {
6678 DRM_DEBUG_KMS("Not enabling PC8: power well on\n");
6679 return false;
6680 }
6681
6682 return true;
6683}
6684
6685/* Since we're called from modeset_global_resources there's no way to
6686 * symmetrically increase and decrease the refcount, so we use
6687 * dev_priv->pc8.requirements_met to track whether we already have the refcount
6688 * or not.
6689 */
6690static void hsw_update_package_c8(struct drm_device *dev)
6691{
6692 struct drm_i915_private *dev_priv = dev->dev_private;
6693 bool allow;
6694
6695 if (!i915_enable_pc8)
6696 return;
6697
6698 mutex_lock(&dev_priv->pc8.lock);
6699
6700 allow = hsw_can_enable_package_c8(dev_priv);
6701
6702 if (allow == dev_priv->pc8.requirements_met)
6703 goto done;
6704
6705 dev_priv->pc8.requirements_met = allow;
6706
6707 if (allow)
6708 __hsw_enable_package_c8(dev_priv);
6709 else
6710 __hsw_disable_package_c8(dev_priv);
6711
6712done:
6713 mutex_unlock(&dev_priv->pc8.lock);
6714}
6715
6716static void hsw_package_c8_gpu_idle(struct drm_i915_private *dev_priv)
6717{
6718 if (!dev_priv->pc8.gpu_idle) {
6719 dev_priv->pc8.gpu_idle = true;
6720 hsw_enable_package_c8(dev_priv);
6721 }
6722}
6723
6724static void hsw_package_c8_gpu_busy(struct drm_i915_private *dev_priv)
6725{
6726 if (dev_priv->pc8.gpu_idle) {
6727 dev_priv->pc8.gpu_idle = false;
6728 hsw_disable_package_c8(dev_priv);
6729 }
Daniel Vetter94352cf2012-07-05 22:51:56 +02006730}
Eric Anholtf564048e2011-03-30 13:01:02 -07006731
Imre Deak6efdf352013-10-16 17:25:52 +03006732#define for_each_power_domain(domain, mask) \
6733 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
6734 if ((1 << (domain)) & (mask))
6735
6736static unsigned long get_pipe_power_domains(struct drm_device *dev,
6737 enum pipe pipe, bool pfit_enabled)
6738{
6739 unsigned long mask;
6740 enum transcoder transcoder;
6741
6742 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
6743
6744 mask = BIT(POWER_DOMAIN_PIPE(pipe));
6745 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
6746 if (pfit_enabled)
6747 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
6748
6749 return mask;
6750}
6751
Imre Deakbaa70702013-10-25 17:36:48 +03006752void intel_display_set_init_power(struct drm_device *dev, bool enable)
6753{
6754 struct drm_i915_private *dev_priv = dev->dev_private;
6755
6756 if (dev_priv->power_domains.init_power_on == enable)
6757 return;
6758
6759 if (enable)
6760 intel_display_power_get(dev, POWER_DOMAIN_INIT);
6761 else
6762 intel_display_power_put(dev, POWER_DOMAIN_INIT);
6763
6764 dev_priv->power_domains.init_power_on = enable;
6765}
6766
Imre Deak4f074122013-10-16 17:25:51 +03006767static void modeset_update_power_wells(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08006768{
Imre Deak6efdf352013-10-16 17:25:52 +03006769 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
Jesse Barnes79e53942008-11-07 14:24:08 -08006770 struct intel_crtc *crtc;
6771
Imre Deak6efdf352013-10-16 17:25:52 +03006772 /*
6773 * First get all needed power domains, then put all unneeded, to avoid
6774 * any unnecessary toggling of the power wells.
6775 */
Jesse Barnes79e53942008-11-07 14:24:08 -08006776 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
Imre Deak6efdf352013-10-16 17:25:52 +03006777 enum intel_display_power_domain domain;
6778
Jesse Barnes79e53942008-11-07 14:24:08 -08006779 if (!crtc->base.enabled)
6780 continue;
6781
Imre Deak6efdf352013-10-16 17:25:52 +03006782 pipe_domains[crtc->pipe] = get_pipe_power_domains(dev,
6783 crtc->pipe,
6784 crtc->config.pch_pfit.enabled);
6785
6786 for_each_power_domain(domain, pipe_domains[crtc->pipe])
6787 intel_display_power_get(dev, domain);
Jesse Barnes79e53942008-11-07 14:24:08 -08006788 }
6789
Imre Deak6efdf352013-10-16 17:25:52 +03006790 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
6791 enum intel_display_power_domain domain;
6792
6793 for_each_power_domain(domain, crtc->enabled_power_domains)
6794 intel_display_power_put(dev, domain);
6795
6796 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
6797 }
Imre Deakbaa70702013-10-25 17:36:48 +03006798
6799 intel_display_set_init_power(dev, false);
Imre Deak4f074122013-10-16 17:25:51 +03006800}
Paulo Zanonic67a4702013-08-19 13:18:09 -03006801
Imre Deak4f074122013-10-16 17:25:51 +03006802static void haswell_modeset_global_resources(struct drm_device *dev)
6803{
6804 modeset_update_power_wells(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03006805 hsw_update_package_c8(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006806}
6807
6808static int haswell_crtc_mode_set(struct drm_crtc *crtc,
6809 int x, int y,
6810 struct drm_framebuffer *fb)
6811{
6812 struct drm_device *dev = crtc->dev;
6813 struct drm_i915_private *dev_priv = dev->dev_private;
6814 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6815 int plane = intel_crtc->plane;
6816 int ret;
6817
6818 if (!intel_ddi_pll_mode_set(crtc))
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006819 return -EINVAL;
Eric Anholtbad720f2009-10-22 16:11:14 -07006820
Chris Wilson560b85b2010-08-07 11:01:38 +01006821 if (intel_crtc->config.has_dp_encoder)
6822 intel_dp_set_m_n(intel_crtc);
6823
6824 intel_crtc->lowfreq_avail = false;
6825
6826 intel_set_pipe_timings(intel_crtc);
6827
6828 if (intel_crtc->config.has_pch_encoder) {
6829 intel_cpu_transcoder_set_m_n(intel_crtc,
6830 &intel_crtc->config.fdi_m_n);
6831 }
6832
6833 haswell_set_pipeconf(crtc);
6834
6835 intel_set_pipe_csc(crtc);
6836
6837 /* Set up the display plane register */
6838 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
6839 POSTING_READ(DSPCNTR(plane));
6840
6841 ret = intel_pipe_set_base(crtc, x, y, fb);
6842
Chris Wilson560b85b2010-08-07 11:01:38 +01006843 return ret;
6844}
6845
6846static bool haswell_get_pipe_config(struct intel_crtc *crtc,
6847 struct intel_crtc_config *pipe_config)
6848{
6849 struct drm_device *dev = crtc->base.dev;
6850 struct drm_i915_private *dev_priv = dev->dev_private;
6851 enum intel_display_power_domain pfit_domain;
6852 uint32_t tmp;
6853
6854 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
6855 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
6856
6857 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
6858 if (tmp & TRANS_DDI_FUNC_ENABLE) {
6859 enum pipe trans_edp_pipe;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006860 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
Chris Wilson6b383a72010-09-13 13:54:26 +01006861 default:
6862 WARN(1, "unknown pipe linked to edp transcoder\n");
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006863 case TRANS_DDI_EDP_INPUT_A_ONOFF:
6864 case TRANS_DDI_EDP_INPUT_A_ON:
6865 trans_edp_pipe = PIPE_A;
6866 break;
6867 case TRANS_DDI_EDP_INPUT_B_ONOFF:
6868 trans_edp_pipe = PIPE_B;
6869 break;
Chris Wilson560b85b2010-08-07 11:01:38 +01006870 case TRANS_DDI_EDP_INPUT_C_ONOFF:
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006871 trans_edp_pipe = PIPE_C;
6872 break;
6873 }
6874
Chris Wilson6b383a72010-09-13 13:54:26 +01006875 if (trans_edp_pipe == crtc->pipe)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006876 pipe_config->cpu_transcoder = TRANSCODER_EDP;
6877 }
6878
6879 if (!intel_display_power_enabled(dev,
6880 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
6881 return false;
6882
6883 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
6884 if (!(tmp & PIPECONF_ENABLE))
6885 return false;
6886
6887 /*
6888 * Haswell has only FDI/PCH transcoder A. It is which is connected to
6889 * DDI E. So just check whether this pipe is wired to DDI E and whether
6890 * the PCH transcoder is on.
6891 */
6892 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
6893 if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
6894 I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
6895 pipe_config->has_pch_encoder = true;
6896
6897 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
6898 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
6899 FDI_DP_PORT_WIDTH_SHIFT) + 1;
6900
6901 ironlake_get_fdi_m_n_config(crtc, pipe_config);
6902 }
6903
Chris Wilson560b85b2010-08-07 11:01:38 +01006904 intel_get_pipe_timings(crtc, pipe_config);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006905
6906 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
6907 if (intel_display_power_enabled(dev, pfit_domain))
Chris Wilson560b85b2010-08-07 11:01:38 +01006908 ironlake_get_pfit_config(crtc, pipe_config);
6909
6910 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
6911 (I915_READ(IPS_CTL) & IPS_ENABLE);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006912
6913 pipe_config->pixel_multiplier = 1;
6914
6915 return true;
6916}
Jesse Barnes79e53942008-11-07 14:24:08 -08006917
Chris Wilson05394f32010-11-08 19:18:58 +00006918static int intel_crtc_mode_set(struct drm_crtc *crtc,
Jesse Barnes79e53942008-11-07 14:24:08 -08006919 int x, int y,
6920 struct drm_framebuffer *fb)
Eric Anholtf564048e2011-03-30 13:01:02 -07006921{
Daniel Vetter9256aa12012-10-31 19:26:13 +01006922 struct drm_device *dev = crtc->dev;
6923 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtf564048e2011-03-30 13:01:02 -07006924 struct intel_encoder *encoder;
Eric Anholt0b701d22011-03-30 13:01:03 -07006925 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01006926 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Eric Anholt0b701d22011-03-30 13:01:03 -07006927 int pipe = intel_crtc->pipe;
Eric Anholtf564048e2011-03-30 13:01:02 -07006928 int ret;
6929
Eric Anholt0b701d22011-03-30 13:01:03 -07006930 drm_vblank_pre_modeset(dev, pipe);
6931
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01006932 ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);
6933
Jesse Barnes79e53942008-11-07 14:24:08 -08006934 drm_vblank_post_modeset(dev, pipe);
6935
Daniel Vetter9256aa12012-10-31 19:26:13 +01006936 if (ret != 0)
6937 return ret;
6938
6939 for_each_encoder_on_crtc(dev, crtc, encoder) {
6940 DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
6941 encoder->base.base.id,
6942 drm_get_encoder_name(&encoder->base),
6943 mode->base.id, mode->name);
Daniel Vetter36f2d1f2013-07-21 21:37:08 +02006944 encoder->mode_set(encoder);
Daniel Vetter9256aa12012-10-31 19:26:13 +01006945 }
6946
6947 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006948}
6949
Jani Nikula1a915102013-10-16 12:34:48 +03006950static struct {
6951 int clock;
6952 u32 config;
6953} hdmi_audio_clock[] = {
6954 { DIV_ROUND_UP(25200 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 },
6955 { 25200, AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 }, /* default per bspec */
6956 { 27000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 },
6957 { 27000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 },
6958 { 54000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 },
6959 { 54000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 },
6960 { DIV_ROUND_UP(74250 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 },
6961 { 74250, AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 },
6962 { DIV_ROUND_UP(148500 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 },
6963 { 148500, AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 },
6964};
6965
6966/* get AUD_CONFIG_PIXEL_CLOCK_HDMI_* value for mode */
6967static u32 audio_config_hdmi_pixel_clock(struct drm_display_mode *mode)
6968{
6969 int i;
6970
6971 for (i = 0; i < ARRAY_SIZE(hdmi_audio_clock); i++) {
6972 if (mode->clock == hdmi_audio_clock[i].clock)
6973 break;
6974 }
6975
6976 if (i == ARRAY_SIZE(hdmi_audio_clock)) {
6977 DRM_DEBUG_KMS("HDMI audio pixel clock setting for %d not found, falling back to defaults\n", mode->clock);
6978 i = 1;
6979 }
6980
6981 DRM_DEBUG_KMS("Configuring HDMI audio for pixel clock %d (0x%08x)\n",
6982 hdmi_audio_clock[i].clock,
6983 hdmi_audio_clock[i].config);
6984
6985 return hdmi_audio_clock[i].config;
6986}
6987
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006988static bool intel_eld_uptodate(struct drm_connector *connector,
6989 int reg_eldv, uint32_t bits_eldv,
6990 int reg_elda, uint32_t bits_elda,
6991 int reg_edid)
6992{
6993 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6994 uint8_t *eld = connector->eld;
6995 uint32_t i;
6996
6997 i = I915_READ(reg_eldv);
6998 i &= bits_eldv;
6999
7000 if (!eld[0])
7001 return !i;
7002
7003 if (!i)
7004 return false;
7005
7006 i = I915_READ(reg_elda);
7007 i &= ~bits_elda;
7008 I915_WRITE(reg_elda, i);
7009
7010 for (i = 0; i < eld[2]; i++)
7011 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
7012 return false;
7013
7014 return true;
7015}
7016
Wu Fengguange0dac652011-09-05 14:25:34 +08007017static void g4x_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007018 struct drm_crtc *crtc,
7019 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08007020{
7021 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7022 uint8_t *eld = connector->eld;
7023 uint32_t eldv;
7024 uint32_t len;
7025 uint32_t i;
7026
7027 i = I915_READ(G4X_AUD_VID_DID);
7028
7029 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
7030 eldv = G4X_ELDV_DEVCL_DEVBLC;
7031 else
7032 eldv = G4X_ELDV_DEVCTG;
7033
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007034 if (intel_eld_uptodate(connector,
7035 G4X_AUD_CNTL_ST, eldv,
7036 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
7037 G4X_HDMIW_HDMIEDID))
7038 return;
7039
Wu Fengguange0dac652011-09-05 14:25:34 +08007040 i = I915_READ(G4X_AUD_CNTL_ST);
7041 i &= ~(eldv | G4X_ELD_ADDR);
7042 len = (i >> 9) & 0x1f; /* ELD buffer size */
7043 I915_WRITE(G4X_AUD_CNTL_ST, i);
7044
7045 if (!eld[0])
7046 return;
7047
7048 len = min_t(uint8_t, eld[2], len);
7049 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7050 for (i = 0; i < len; i++)
7051 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
7052
7053 i = I915_READ(G4X_AUD_CNTL_ST);
7054 i |= eldv;
7055 I915_WRITE(G4X_AUD_CNTL_ST, i);
7056}
7057
Wang Xingchao83358c852012-08-16 22:43:37 +08007058static void haswell_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007059 struct drm_crtc *crtc,
7060 struct drm_display_mode *mode)
Wang Xingchao83358c852012-08-16 22:43:37 +08007061{
7062 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7063 uint8_t *eld = connector->eld;
7064 struct drm_device *dev = crtc->dev;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08007065 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Wang Xingchao83358c852012-08-16 22:43:37 +08007066 uint32_t eldv;
7067 uint32_t i;
7068 int len;
7069 int pipe = to_intel_crtc(crtc)->pipe;
7070 int tmp;
7071
7072 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
7073 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
7074 int aud_config = HSW_AUD_CFG(pipe);
7075 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
7076
7077
7078 DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");
7079
7080 /* Audio output enable */
7081 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
7082 tmp = I915_READ(aud_cntrl_st2);
7083 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
7084 I915_WRITE(aud_cntrl_st2, tmp);
7085
7086 /* Wait for 1 vertical blank */
7087 intel_wait_for_vblank(dev, pipe);
7088
7089 /* Set ELD valid state */
7090 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007091 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007092 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
7093 I915_WRITE(aud_cntrl_st2, tmp);
7094 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007095 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007096
7097 /* Enable HDMI mode */
7098 tmp = I915_READ(aud_config);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007099 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007100 /* clear N_programing_enable and N_value_index */
7101 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
7102 I915_WRITE(aud_config, tmp);
7103
7104 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
7105
7106 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08007107 intel_crtc->eld_vld = true;
Wang Xingchao83358c852012-08-16 22:43:37 +08007108
7109 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7110 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7111 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
7112 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03007113 } else {
7114 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7115 }
Wang Xingchao83358c852012-08-16 22:43:37 +08007116
7117 if (intel_eld_uptodate(connector,
7118 aud_cntrl_st2, eldv,
7119 aud_cntl_st, IBX_ELD_ADDRESS,
7120 hdmiw_hdmiedid))
7121 return;
7122
7123 i = I915_READ(aud_cntrl_st2);
7124 i &= ~eldv;
7125 I915_WRITE(aud_cntrl_st2, i);
7126
7127 if (!eld[0])
7128 return;
7129
7130 i = I915_READ(aud_cntl_st);
7131 i &= ~IBX_ELD_ADDRESS;
7132 I915_WRITE(aud_cntl_st, i);
7133 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
7134 DRM_DEBUG_DRIVER("port num:%d\n", i);
7135
7136 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7137 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7138 for (i = 0; i < len; i++)
7139 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7140
7141 i = I915_READ(aud_cntrl_st2);
7142 i |= eldv;
7143 I915_WRITE(aud_cntrl_st2, i);
7144
7145}
7146
Wu Fengguange0dac652011-09-05 14:25:34 +08007147static void ironlake_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007148 struct drm_crtc *crtc,
7149 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08007150{
7151 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7152 uint8_t *eld = connector->eld;
7153 uint32_t eldv;
7154 uint32_t i;
7155 int len;
7156 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06007157 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08007158 int aud_cntl_st;
7159 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08007160 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08007161
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08007162 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08007163 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
7164 aud_config = IBX_AUD_CFG(pipe);
7165 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007166 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08007167 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08007168 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
7169 aud_config = CPT_AUD_CFG(pipe);
7170 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007171 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08007172 }
7173
Wang Xingchao9b138a82012-08-09 16:52:18 +08007174 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08007175
7176 i = I915_READ(aud_cntl_st);
Wang Xingchao9b138a82012-08-09 16:52:18 +08007177 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
Wu Fengguange0dac652011-09-05 14:25:34 +08007178 if (!i) {
7179 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
7180 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007181 eldv = IBX_ELD_VALIDB;
7182 eldv |= IBX_ELD_VALIDB << 4;
7183 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08007184 } else {
Ville Syrjälä2582a852013-04-17 17:48:47 +03007185 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007186 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08007187 }
7188
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007189 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7190 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7191 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06007192 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03007193 } else {
7194 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7195 }
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007196
7197 if (intel_eld_uptodate(connector,
7198 aud_cntrl_st2, eldv,
7199 aud_cntl_st, IBX_ELD_ADDRESS,
7200 hdmiw_hdmiedid))
7201 return;
7202
Wu Fengguange0dac652011-09-05 14:25:34 +08007203 i = I915_READ(aud_cntrl_st2);
7204 i &= ~eldv;
7205 I915_WRITE(aud_cntrl_st2, i);
7206
7207 if (!eld[0])
7208 return;
7209
Wu Fengguange0dac652011-09-05 14:25:34 +08007210 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007211 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08007212 I915_WRITE(aud_cntl_st, i);
7213
7214 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7215 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7216 for (i = 0; i < len; i++)
7217 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7218
7219 i = I915_READ(aud_cntrl_st2);
7220 i |= eldv;
7221 I915_WRITE(aud_cntrl_st2, i);
7222}
7223
7224void intel_write_eld(struct drm_encoder *encoder,
7225 struct drm_display_mode *mode)
7226{
7227 struct drm_crtc *crtc = encoder->crtc;
7228 struct drm_connector *connector;
7229 struct drm_device *dev = encoder->dev;
7230 struct drm_i915_private *dev_priv = dev->dev_private;
7231
7232 connector = drm_select_eld(encoder, mode);
7233 if (!connector)
7234 return;
7235
7236 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7237 connector->base.id,
7238 drm_get_connector_name(connector),
7239 connector->encoder->base.id,
7240 drm_get_encoder_name(connector->encoder));
7241
7242 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
7243
7244 if (dev_priv->display.write_eld)
Jani Nikula34427052013-10-16 12:34:47 +03007245 dev_priv->display.write_eld(connector, crtc, mode);
Wu Fengguange0dac652011-09-05 14:25:34 +08007246}
7247
Jesse Barnes79e53942008-11-07 14:24:08 -08007248static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
7249{
7250 struct drm_device *dev = crtc->dev;
7251 struct drm_i915_private *dev_priv = dev->dev_private;
7252 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7253 bool visible = base != 0;
7254 u32 cntl;
7255
7256 if (intel_crtc->cursor_visible == visible)
7257 return;
7258
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007259 cntl = I915_READ(_CURACNTR);
Jesse Barnes79e53942008-11-07 14:24:08 -08007260 if (visible) {
7261 /* On these chipsets we can only modify the base whilst
7262 * the cursor is disabled.
7263 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007264 I915_WRITE(_CURABASE, base);
Jesse Barnes79e53942008-11-07 14:24:08 -08007265
7266 cntl &= ~(CURSOR_FORMAT_MASK);
7267 /* XXX width must be 64, stride 256 => 0x00 << 28 */
7268 cntl |= CURSOR_ENABLE |
7269 CURSOR_GAMMA_ENABLE |
7270 CURSOR_FORMAT_ARGB;
7271 } else
7272 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007273 I915_WRITE(_CURACNTR, cntl);
Jesse Barnes79e53942008-11-07 14:24:08 -08007274
7275 intel_crtc->cursor_visible = visible;
7276}
7277
7278static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
7279{
7280 struct drm_device *dev = crtc->dev;
7281 struct drm_i915_private *dev_priv = dev->dev_private;
7282 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7283 int pipe = intel_crtc->pipe;
7284 bool visible = base != 0;
7285
7286 if (intel_crtc->cursor_visible != visible) {
Jesse Barnes548f2452011-02-17 10:40:53 -08007287 uint32_t cntl = I915_READ(CURCNTR(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08007288 if (base) {
7289 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
7290 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
7291 cntl |= pipe << 28; /* Connect to correct pipe */
7292 } else {
7293 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
7294 cntl |= CURSOR_MODE_DISABLE;
7295 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007296 I915_WRITE(CURCNTR(pipe), cntl);
Jesse Barnes79e53942008-11-07 14:24:08 -08007297
7298 intel_crtc->cursor_visible = visible;
7299 }
7300 /* and commit changes on next vblank */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007301 I915_WRITE(CURBASE(pipe), base);
Jesse Barnes79e53942008-11-07 14:24:08 -08007302}
7303
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007304static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
7305{
7306 struct drm_device *dev = crtc->dev;
7307 struct drm_i915_private *dev_priv = dev->dev_private;
7308 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7309 int pipe = intel_crtc->pipe;
7310 bool visible = base != 0;
7311
7312 if (intel_crtc->cursor_visible != visible) {
7313 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
7314 if (base) {
7315 cntl &= ~CURSOR_MODE;
7316 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
7317 } else {
7318 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
7319 cntl |= CURSOR_MODE_DISABLE;
7320 }
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03007321 if (IS_HASWELL(dev)) {
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007322 cntl |= CURSOR_PIPE_CSC_ENABLE;
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03007323 cntl &= ~CURSOR_TRICKLE_FEED_DISABLE;
7324 }
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007325 I915_WRITE(CURCNTR_IVB(pipe), cntl);
7326
7327 intel_crtc->cursor_visible = visible;
7328 }
7329 /* and commit changes on next vblank */
7330 I915_WRITE(CURBASE_IVB(pipe), base);
7331}
7332
Jesse Barnes79e53942008-11-07 14:24:08 -08007333/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
7334static void intel_crtc_update_cursor(struct drm_crtc *crtc,
7335 bool on)
7336{
7337 struct drm_device *dev = crtc->dev;
7338 struct drm_i915_private *dev_priv = dev->dev_private;
7339 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7340 int pipe = intel_crtc->pipe;
7341 int x = intel_crtc->cursor_x;
7342 int y = intel_crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007343 u32 base = 0, pos = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007344 bool visible;
7345
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007346 if (on)
Jesse Barnes79e53942008-11-07 14:24:08 -08007347 base = intel_crtc->cursor_addr;
Jesse Barnes79e53942008-11-07 14:24:08 -08007348
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007349 if (x >= intel_crtc->config.pipe_src_w)
7350 base = 0;
7351
7352 if (y >= intel_crtc->config.pipe_src_h)
Jesse Barnes79e53942008-11-07 14:24:08 -08007353 base = 0;
7354
7355 if (x < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03007356 if (x + intel_crtc->cursor_width <= 0)
Jesse Barnes79e53942008-11-07 14:24:08 -08007357 base = 0;
7358
7359 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
7360 x = -x;
7361 }
7362 pos |= x << CURSOR_X_SHIFT;
7363
7364 if (y < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03007365 if (y + intel_crtc->cursor_height <= 0)
Jesse Barnes79e53942008-11-07 14:24:08 -08007366 base = 0;
7367
7368 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
7369 y = -y;
7370 }
7371 pos |= y << CURSOR_Y_SHIFT;
7372
7373 visible = base != 0;
7374 if (!visible && !intel_crtc->cursor_visible)
7375 return;
7376
Eugeni Dodonov0cd83aa2012-04-13 17:08:48 -03007377 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007378 I915_WRITE(CURPOS_IVB(pipe), pos);
7379 ivb_update_cursor(crtc, base);
7380 } else {
7381 I915_WRITE(CURPOS(pipe), pos);
7382 if (IS_845G(dev) || IS_I865G(dev))
7383 i845_update_cursor(crtc, base);
7384 else
7385 i9xx_update_cursor(crtc, base);
7386 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007387}
7388
7389static int intel_crtc_cursor_set(struct drm_crtc *crtc,
7390 struct drm_file *file,
7391 uint32_t handle,
7392 uint32_t width, uint32_t height)
7393{
7394 struct drm_device *dev = crtc->dev;
7395 struct drm_i915_private *dev_priv = dev->dev_private;
7396 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00007397 struct drm_i915_gem_object *obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007398 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007399 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08007400
Jesse Barnes79e53942008-11-07 14:24:08 -08007401 /* if we want to turn off the cursor ignore width and height */
7402 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08007403 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007404 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00007405 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10007406 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007407 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08007408 }
7409
7410 /* Currently we only support 64x64 cursors */
7411 if (width != 64 || height != 64) {
7412 DRM_ERROR("we currently only support 64x64 cursors\n");
7413 return -EINVAL;
7414 }
7415
Chris Wilson05394f32010-11-08 19:18:58 +00007416 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00007417 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08007418 return -ENOENT;
7419
Chris Wilson05394f32010-11-08 19:18:58 +00007420 if (obj->base.size < width * height * 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007421 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10007422 ret = -ENOMEM;
7423 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08007424 }
7425
Dave Airlie71acb5e2008-12-30 20:31:46 +10007426 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007427 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05007428 if (!dev_priv->info->cursor_needs_physical) {
Chris Wilson693db182013-03-05 14:52:39 +00007429 unsigned alignment;
7430
Chris Wilsond9e86c02010-11-10 16:40:20 +00007431 if (obj->tiling_mode) {
7432 DRM_ERROR("cursor cannot be tiled\n");
7433 ret = -EINVAL;
7434 goto fail_locked;
7435 }
7436
Chris Wilson693db182013-03-05 14:52:39 +00007437 /* Note that the w/a also requires 2 PTE of padding following
7438 * the bo. We currently fill all unused PTE with the shadow
7439 * page and so we should always have valid PTE following the
7440 * cursor preventing the VT-d warning.
7441 */
7442 alignment = 0;
7443 if (need_vtd_wa(dev))
7444 alignment = 64*1024;
7445
7446 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01007447 if (ret) {
7448 DRM_ERROR("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01007449 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01007450 }
7451
Chris Wilsond9e86c02010-11-10 16:40:20 +00007452 ret = i915_gem_object_put_fence(obj);
7453 if (ret) {
Chris Wilson2da3b9b2011-04-14 09:41:17 +01007454 DRM_ERROR("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00007455 goto fail_unpin;
7456 }
7457
Ben Widawskyf343c5f2013-07-05 14:41:04 -07007458 addr = i915_gem_obj_ggtt_offset(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10007459 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01007460 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00007461 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01007462 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
7463 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10007464 if (ret) {
7465 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007466 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10007467 }
Chris Wilson05394f32010-11-08 19:18:58 +00007468 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007469 }
7470
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007471 if (IS_GEN2(dev))
Jesse Barnes14b603912009-05-20 16:47:08 -04007472 I915_WRITE(CURSIZE, (height << 12) | width);
7473
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007474 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007475 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05007476 if (dev_priv->info->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00007477 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10007478 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
7479 } else
Chris Wilsoncc98b412013-08-09 12:25:09 +01007480 i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00007481 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007482 }
Jesse Barnes80824002009-09-10 15:28:06 -07007483
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007484 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007485
7486 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00007487 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007488 intel_crtc->cursor_width = width;
7489 intel_crtc->cursor_height = height;
7490
Ville Syrjäläf2f5f7712013-09-17 18:33:44 +03007491 if (intel_crtc->active)
7492 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007493
Jesse Barnes79e53942008-11-07 14:24:08 -08007494 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01007495fail_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01007496 i915_gem_object_unpin_from_display_plane(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007497fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10007498 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00007499fail:
Chris Wilson05394f32010-11-08 19:18:58 +00007500 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10007501 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08007502}
7503
7504static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
7505{
Jesse Barnes79e53942008-11-07 14:24:08 -08007506 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007507
Ville Syrjälä92e76c82013-10-21 19:01:58 +03007508 intel_crtc->cursor_x = clamp_t(int, x, SHRT_MIN, SHRT_MAX);
7509 intel_crtc->cursor_y = clamp_t(int, y, SHRT_MIN, SHRT_MAX);
Jesse Barnes652c3932009-08-17 13:31:43 -07007510
Ville Syrjäläf2f5f7712013-09-17 18:33:44 +03007511 if (intel_crtc->active)
7512 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Jesse Barnes79e53942008-11-07 14:24:08 -08007513
7514 return 0;
7515}
7516
Jesse Barnes79e53942008-11-07 14:24:08 -08007517static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01007518 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08007519{
James Simmons72034252010-08-03 01:33:19 +01007520 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08007521 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007522
James Simmons72034252010-08-03 01:33:19 +01007523 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007524 intel_crtc->lut_r[i] = red[i] >> 8;
7525 intel_crtc->lut_g[i] = green[i] >> 8;
7526 intel_crtc->lut_b[i] = blue[i] >> 8;
7527 }
7528
7529 intel_crtc_load_lut(crtc);
7530}
7531
Jesse Barnes79e53942008-11-07 14:24:08 -08007532/* VESA 640x480x72Hz mode to set on the pipe */
7533static struct drm_display_mode load_detect_mode = {
7534 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
7535 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
7536};
7537
Chris Wilsond2dff872011-04-19 08:36:26 +01007538static struct drm_framebuffer *
7539intel_framebuffer_create(struct drm_device *dev,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007540 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilsond2dff872011-04-19 08:36:26 +01007541 struct drm_i915_gem_object *obj)
7542{
7543 struct intel_framebuffer *intel_fb;
7544 int ret;
7545
7546 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
7547 if (!intel_fb) {
7548 drm_gem_object_unreference_unlocked(&obj->base);
7549 return ERR_PTR(-ENOMEM);
7550 }
7551
Daniel Vetterdd4916c2013-10-09 21:23:51 +02007552 ret = i915_mutex_lock_interruptible(dev);
7553 if (ret)
7554 goto err;
7555
Chris Wilsond2dff872011-04-19 08:36:26 +01007556 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02007557 mutex_unlock(&dev->struct_mutex);
7558 if (ret)
7559 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01007560
7561 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02007562err:
7563 drm_gem_object_unreference_unlocked(&obj->base);
7564 kfree(intel_fb);
7565
7566 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01007567}
7568
7569static u32
7570intel_framebuffer_pitch_for_width(int width, int bpp)
7571{
7572 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
7573 return ALIGN(pitch, 64);
7574}
7575
7576static u32
7577intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
7578{
7579 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
7580 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
7581}
7582
7583static struct drm_framebuffer *
7584intel_framebuffer_create_for_mode(struct drm_device *dev,
7585 struct drm_display_mode *mode,
7586 int depth, int bpp)
7587{
7588 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00007589 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01007590
7591 obj = i915_gem_alloc_object(dev,
7592 intel_framebuffer_size_for_mode(mode, bpp));
7593 if (obj == NULL)
7594 return ERR_PTR(-ENOMEM);
7595
7596 mode_cmd.width = mode->hdisplay;
7597 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007598 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
7599 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00007600 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01007601
7602 return intel_framebuffer_create(dev, &mode_cmd, obj);
7603}
7604
7605static struct drm_framebuffer *
7606mode_fits_in_fbdev(struct drm_device *dev,
7607 struct drm_display_mode *mode)
7608{
Daniel Vetter4520f532013-10-09 09:18:51 +02007609#ifdef CONFIG_DRM_I915_FBDEV
Chris Wilsond2dff872011-04-19 08:36:26 +01007610 struct drm_i915_private *dev_priv = dev->dev_private;
7611 struct drm_i915_gem_object *obj;
7612 struct drm_framebuffer *fb;
7613
7614 if (dev_priv->fbdev == NULL)
7615 return NULL;
7616
7617 obj = dev_priv->fbdev->ifb.obj;
7618 if (obj == NULL)
7619 return NULL;
7620
7621 fb = &dev_priv->fbdev->ifb.base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007622 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
7623 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01007624 return NULL;
7625
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007626 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01007627 return NULL;
7628
7629 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02007630#else
7631 return NULL;
7632#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01007633}
7634
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007635bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01007636 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01007637 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08007638{
7639 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007640 struct intel_encoder *intel_encoder =
7641 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08007642 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01007643 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08007644 struct drm_crtc *crtc = NULL;
7645 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02007646 struct drm_framebuffer *fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08007647 int i = -1;
7648
Chris Wilsond2dff872011-04-19 08:36:26 +01007649 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7650 connector->base.id, drm_get_connector_name(connector),
7651 encoder->base.id, drm_get_encoder_name(encoder));
7652
Jesse Barnes79e53942008-11-07 14:24:08 -08007653 /*
7654 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01007655 *
Jesse Barnes79e53942008-11-07 14:24:08 -08007656 * - if the connector already has an assigned crtc, use it (but make
7657 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01007658 *
Jesse Barnes79e53942008-11-07 14:24:08 -08007659 * - try to find the first unused crtc that can drive this connector,
7660 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08007661 */
7662
7663 /* See if we already have a CRTC for this connector */
7664 if (encoder->crtc) {
7665 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01007666
Daniel Vetter7b240562012-12-12 00:35:33 +01007667 mutex_lock(&crtc->mutex);
7668
Daniel Vetter24218aa2012-08-12 19:27:11 +02007669 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01007670 old->load_detect_temp = false;
7671
7672 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02007673 if (connector->dpms != DRM_MODE_DPMS_ON)
7674 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01007675
Chris Wilson71731882011-04-19 23:10:58 +01007676 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08007677 }
7678
7679 /* Find an unused one (if possible) */
7680 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
7681 i++;
7682 if (!(encoder->possible_crtcs & (1 << i)))
7683 continue;
7684 if (!possible_crtc->enabled) {
7685 crtc = possible_crtc;
7686 break;
7687 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007688 }
7689
7690 /*
7691 * If we didn't find an unused CRTC, don't use any.
7692 */
7693 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01007694 DRM_DEBUG_KMS("no pipe available for load-detect\n");
7695 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08007696 }
7697
Daniel Vetter7b240562012-12-12 00:35:33 +01007698 mutex_lock(&crtc->mutex);
Daniel Vetterfc303102012-07-09 10:40:58 +02007699 intel_encoder->new_crtc = to_intel_crtc(crtc);
7700 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08007701
7702 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter24218aa2012-08-12 19:27:11 +02007703 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01007704 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01007705 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08007706
Chris Wilson64927112011-04-20 07:25:26 +01007707 if (!mode)
7708 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08007709
Chris Wilsond2dff872011-04-19 08:36:26 +01007710 /* We need a framebuffer large enough to accommodate all accesses
7711 * that the plane may generate whilst we perform load detection.
7712 * We can not rely on the fbcon either being present (we get called
7713 * during its initialisation to detect all boot displays, or it may
7714 * not even exist) or that it is large enough to satisfy the
7715 * requested mode.
7716 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02007717 fb = mode_fits_in_fbdev(dev, mode);
7718 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01007719 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02007720 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
7721 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01007722 } else
7723 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02007724 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01007725 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Daniel Vetter7b240562012-12-12 00:35:33 +01007726 mutex_unlock(&crtc->mutex);
Chris Wilson0e8b3d32012-11-05 22:25:08 +00007727 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08007728 }
Chris Wilsond2dff872011-04-19 08:36:26 +01007729
Chris Wilsonc0c36b942012-12-19 16:08:43 +00007730 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01007731 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01007732 if (old->release_fb)
7733 old->release_fb->funcs->destroy(old->release_fb);
Daniel Vetter7b240562012-12-12 00:35:33 +01007734 mutex_unlock(&crtc->mutex);
Chris Wilson0e8b3d32012-11-05 22:25:08 +00007735 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08007736 }
Chris Wilson71731882011-04-19 23:10:58 +01007737
Jesse Barnes79e53942008-11-07 14:24:08 -08007738 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007739 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01007740 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08007741}
7742
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007743void intel_release_load_detect_pipe(struct drm_connector *connector,
Chris Wilson8261b192011-04-19 23:18:09 +01007744 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08007745{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007746 struct intel_encoder *intel_encoder =
7747 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01007748 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01007749 struct drm_crtc *crtc = encoder->crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -08007750
Chris Wilsond2dff872011-04-19 08:36:26 +01007751 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7752 connector->base.id, drm_get_connector_name(connector),
7753 encoder->base.id, drm_get_encoder_name(encoder));
7754
Chris Wilson8261b192011-04-19 23:18:09 +01007755 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02007756 to_intel_connector(connector)->new_encoder = NULL;
7757 intel_encoder->new_crtc = NULL;
7758 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01007759
Daniel Vetter36206362012-12-10 20:42:17 +01007760 if (old->release_fb) {
7761 drm_framebuffer_unregister_private(old->release_fb);
7762 drm_framebuffer_unreference(old->release_fb);
7763 }
Chris Wilsond2dff872011-04-19 08:36:26 +01007764
Daniel Vetter67c96402013-01-23 16:25:09 +00007765 mutex_unlock(&crtc->mutex);
Chris Wilson0622a532011-04-21 09:32:11 +01007766 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08007767 }
7768
Eric Anholtc751ce42010-03-25 11:48:48 -07007769 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02007770 if (old->dpms_mode != DRM_MODE_DPMS_ON)
7771 connector->funcs->dpms(connector, old->dpms_mode);
Daniel Vetter7b240562012-12-12 00:35:33 +01007772
7773 mutex_unlock(&crtc->mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08007774}
7775
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03007776static int i9xx_pll_refclk(struct drm_device *dev,
7777 const struct intel_crtc_config *pipe_config)
7778{
7779 struct drm_i915_private *dev_priv = dev->dev_private;
7780 u32 dpll = pipe_config->dpll_hw_state.dpll;
7781
7782 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
7783 return dev_priv->vbt.lvds_ssc_freq * 1000;
7784 else if (HAS_PCH_SPLIT(dev))
7785 return 120000;
7786 else if (!IS_GEN2(dev))
7787 return 96000;
7788 else
7789 return 48000;
7790}
7791
Jesse Barnes79e53942008-11-07 14:24:08 -08007792/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007793static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
7794 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08007795{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007796 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007797 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007798 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03007799 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08007800 u32 fp;
7801 intel_clock_t clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03007802 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08007803
7804 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03007805 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007806 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03007807 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08007808
7809 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007810 if (IS_PINEVIEW(dev)) {
7811 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
7812 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08007813 } else {
7814 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
7815 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
7816 }
7817
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007818 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007819 if (IS_PINEVIEW(dev))
7820 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
7821 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08007822 else
7823 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08007824 DPLL_FPA01_P1_POST_DIV_SHIFT);
7825
7826 switch (dpll & DPLL_MODE_MASK) {
7827 case DPLLB_MODE_DAC_SERIAL:
7828 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
7829 5 : 10;
7830 break;
7831 case DPLLB_MODE_LVDS:
7832 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
7833 7 : 14;
7834 break;
7835 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08007836 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08007837 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007838 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08007839 }
7840
Daniel Vetterac58c3f2013-06-01 17:16:17 +02007841 if (IS_PINEVIEW(dev))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03007842 pineview_clock(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +02007843 else
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03007844 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08007845 } else {
7846 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
7847
7848 if (is_lvds) {
7849 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
7850 DPLL_FPA01_P1_POST_DIV_SHIFT);
7851 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -08007852 } else {
7853 if (dpll & PLL_P1_DIVIDE_BY_TWO)
7854 clock.p1 = 2;
7855 else {
7856 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
7857 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
7858 }
7859 if (dpll & PLL_P2_DIVIDE_BY_4)
7860 clock.p2 = 4;
7861 else
7862 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08007863 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03007864
7865 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08007866 }
7867
Ville Syrjälä18442d02013-09-13 16:00:08 +03007868 /*
7869 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +01007870 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +03007871 * encoder's get_config() function.
7872 */
7873 pipe_config->port_clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007874}
7875
Ville Syrjälä6878da02013-09-13 15:59:11 +03007876int intel_dotclock_calculate(int link_freq,
7877 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007878{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007879 /*
7880 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +03007881 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007882 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +03007883 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007884 *
7885 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +03007886 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08007887 */
7888
Ville Syrjälä6878da02013-09-13 15:59:11 +03007889 if (!m_n->link_n)
7890 return 0;
7891
7892 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
7893}
7894
Ville Syrjälä18442d02013-09-13 16:00:08 +03007895static void ironlake_pch_clock_get(struct intel_crtc *crtc,
7896 struct intel_crtc_config *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +03007897{
7898 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +03007899
7900 /* read out port_clock from the DPLL */
7901 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +03007902
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007903 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +03007904 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +01007905 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +03007906 * agree once we know their relationship in the encoder's
7907 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007908 */
Damien Lespiau241bfc32013-09-25 16:45:37 +01007909 pipe_config->adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +03007910 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
7911 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -08007912}
7913
7914/** Returns the currently programmed mode of the given pipe. */
7915struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
7916 struct drm_crtc *crtc)
7917{
Jesse Barnes548f2452011-02-17 10:40:53 -08007918 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08007919 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02007920 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08007921 struct drm_display_mode *mode;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007922 struct intel_crtc_config pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007923 int htot = I915_READ(HTOTAL(cpu_transcoder));
7924 int hsync = I915_READ(HSYNC(cpu_transcoder));
7925 int vtot = I915_READ(VTOTAL(cpu_transcoder));
7926 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +03007927 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08007928
7929 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
7930 if (!mode)
7931 return NULL;
7932
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007933 /*
7934 * Construct a pipe_config sufficient for getting the clock info
7935 * back out of crtc_clock_get.
7936 *
7937 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
7938 * to use a real value here instead.
7939 */
Ville Syrjälä293623f2013-09-13 16:18:46 +03007940 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007941 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +03007942 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
7943 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
7944 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007945 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
7946
Ville Syrjälä773ae032013-09-23 17:48:20 +03007947 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -08007948 mode->hdisplay = (htot & 0xffff) + 1;
7949 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
7950 mode->hsync_start = (hsync & 0xffff) + 1;
7951 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
7952 mode->vdisplay = (vtot & 0xffff) + 1;
7953 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
7954 mode->vsync_start = (vsync & 0xffff) + 1;
7955 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
7956
7957 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08007958
7959 return mode;
7960}
7961
Daniel Vetter3dec0092010-08-20 21:40:52 +02007962static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07007963{
7964 struct drm_device *dev = crtc->dev;
7965 drm_i915_private_t *dev_priv = dev->dev_private;
7966 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7967 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007968 int dpll_reg = DPLL(pipe);
7969 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07007970
Eric Anholtbad720f2009-10-22 16:11:14 -07007971 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07007972 return;
7973
7974 if (!dev_priv->lvds_downclock_avail)
7975 return;
7976
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007977 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07007978 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08007979 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007980
Sean Paul8ac5a6d2012-02-13 13:14:51 -05007981 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007982
7983 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
7984 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007985 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007986
Jesse Barnes652c3932009-08-17 13:31:43 -07007987 dpll = I915_READ(dpll_reg);
7988 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08007989 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007990 }
Jesse Barnes652c3932009-08-17 13:31:43 -07007991}
7992
7993static void intel_decrease_pllclock(struct drm_crtc *crtc)
7994{
7995 struct drm_device *dev = crtc->dev;
7996 drm_i915_private_t *dev_priv = dev->dev_private;
7997 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07007998
Eric Anholtbad720f2009-10-22 16:11:14 -07007999 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07008000 return;
8001
8002 if (!dev_priv->lvds_downclock_avail)
8003 return;
8004
8005 /*
8006 * Since this is called by a timer, we should never get here in
8007 * the manual case.
8008 */
8009 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01008010 int pipe = intel_crtc->pipe;
8011 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02008012 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01008013
Zhao Yakui44d98a62009-10-09 11:39:40 +08008014 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008015
Sean Paul8ac5a6d2012-02-13 13:14:51 -05008016 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008017
Chris Wilson074b5e12012-05-02 12:07:06 +01008018 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07008019 dpll |= DISPLAY_RATE_SELECT_FPA1;
8020 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008021 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008022 dpll = I915_READ(dpll_reg);
8023 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08008024 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008025 }
8026
8027}
8028
Chris Wilsonf047e392012-07-21 12:31:41 +01008029void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07008030{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008031 struct drm_i915_private *dev_priv = dev->dev_private;
8032
8033 hsw_package_c8_gpu_busy(dev_priv);
8034 i915_update_gfx_val(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +01008035}
8036
8037void intel_mark_idle(struct drm_device *dev)
8038{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008039 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +00008040 struct drm_crtc *crtc;
8041
Paulo Zanonic67a4702013-08-19 13:18:09 -03008042 hsw_package_c8_gpu_idle(dev_priv);
8043
Chris Wilson725a5b52013-01-08 11:02:57 +00008044 if (!i915_powersave)
8045 return;
8046
8047 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
8048 if (!crtc->fb)
8049 continue;
8050
8051 intel_decrease_pllclock(crtc);
8052 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01008053
8054 if (dev_priv->info->gen >= 6)
8055 gen6_rps_idle(dev->dev_private);
Chris Wilsonf047e392012-07-21 12:31:41 +01008056}
8057
Chris Wilsonc65355b2013-06-06 16:53:41 -03008058void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
8059 struct intel_ring_buffer *ring)
Chris Wilsonf047e392012-07-21 12:31:41 +01008060{
8061 struct drm_device *dev = obj->base.dev;
Jesse Barnes652c3932009-08-17 13:31:43 -07008062 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -07008063
8064 if (!i915_powersave)
8065 return;
8066
Jesse Barnes652c3932009-08-17 13:31:43 -07008067 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Jesse Barnes652c3932009-08-17 13:31:43 -07008068 if (!crtc->fb)
8069 continue;
8070
Chris Wilsonc65355b2013-06-06 16:53:41 -03008071 if (to_intel_framebuffer(crtc->fb)->obj != obj)
8072 continue;
8073
8074 intel_increase_pllclock(crtc);
8075 if (ring && intel_fbc_enabled(dev))
8076 ring->fbc_dirty = true;
Jesse Barnes652c3932009-08-17 13:31:43 -07008077 }
Jesse Barnes652c3932009-08-17 13:31:43 -07008078}
8079
Jesse Barnes79e53942008-11-07 14:24:08 -08008080static void intel_crtc_destroy(struct drm_crtc *crtc)
8081{
8082 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02008083 struct drm_device *dev = crtc->dev;
8084 struct intel_unpin_work *work;
8085 unsigned long flags;
8086
8087 spin_lock_irqsave(&dev->event_lock, flags);
8088 work = intel_crtc->unpin_work;
8089 intel_crtc->unpin_work = NULL;
8090 spin_unlock_irqrestore(&dev->event_lock, flags);
8091
8092 if (work) {
8093 cancel_work_sync(&work->work);
8094 kfree(work);
8095 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008096
Mika Kuoppala40ccc722013-04-23 17:27:08 +03008097 intel_crtc_cursor_set(crtc, NULL, 0, 0, 0);
8098
Jesse Barnes79e53942008-11-07 14:24:08 -08008099 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02008100
Jesse Barnes79e53942008-11-07 14:24:08 -08008101 kfree(intel_crtc);
8102}
8103
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008104static void intel_unpin_work_fn(struct work_struct *__work)
8105{
8106 struct intel_unpin_work *work =
8107 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008108 struct drm_device *dev = work->crtc->dev;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008109
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008110 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01008111 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00008112 drm_gem_object_unreference(&work->pending_flip_obj->base);
8113 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00008114
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008115 intel_update_fbc(dev);
8116 mutex_unlock(&dev->struct_mutex);
8117
8118 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
8119 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
8120
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008121 kfree(work);
8122}
8123
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008124static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01008125 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008126{
8127 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008128 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8129 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008130 unsigned long flags;
8131
8132 /* Ignore early vblank irqs */
8133 if (intel_crtc == NULL)
8134 return;
8135
8136 spin_lock_irqsave(&dev->event_lock, flags);
8137 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00008138
8139 /* Ensure we don't miss a work->pending update ... */
8140 smp_rmb();
8141
8142 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008143 spin_unlock_irqrestore(&dev->event_lock, flags);
8144 return;
8145 }
8146
Chris Wilsone7d841c2012-12-03 11:36:30 +00008147 /* and that the unpin work is consistent wrt ->pending. */
8148 smp_rmb();
8149
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008150 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008151
Rob Clark45a066e2012-10-08 14:50:40 -05008152 if (work->event)
8153 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008154
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01008155 drm_vblank_put(dev, intel_crtc->pipe);
8156
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008157 spin_unlock_irqrestore(&dev->event_lock, flags);
8158
Daniel Vetter2c10d572012-12-20 21:24:07 +01008159 wake_up_all(&dev_priv->pending_flip_queue);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008160
8161 queue_work(dev_priv->wq, &work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07008162
8163 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008164}
8165
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008166void intel_finish_page_flip(struct drm_device *dev, int pipe)
8167{
8168 drm_i915_private_t *dev_priv = dev->dev_private;
8169 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
8170
Mario Kleiner49b14a52010-12-09 07:00:07 +01008171 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008172}
8173
8174void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
8175{
8176 drm_i915_private_t *dev_priv = dev->dev_private;
8177 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
8178
Mario Kleiner49b14a52010-12-09 07:00:07 +01008179 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008180}
8181
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008182void intel_prepare_page_flip(struct drm_device *dev, int plane)
8183{
8184 drm_i915_private_t *dev_priv = dev->dev_private;
8185 struct intel_crtc *intel_crtc =
8186 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
8187 unsigned long flags;
8188
Chris Wilsone7d841c2012-12-03 11:36:30 +00008189 /* NB: An MMIO update of the plane base pointer will also
8190 * generate a page-flip completion irq, i.e. every modeset
8191 * is also accompanied by a spurious intel_prepare_page_flip().
8192 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008193 spin_lock_irqsave(&dev->event_lock, flags);
Chris Wilsone7d841c2012-12-03 11:36:30 +00008194 if (intel_crtc->unpin_work)
8195 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008196 spin_unlock_irqrestore(&dev->event_lock, flags);
8197}
8198
Chris Wilsone7d841c2012-12-03 11:36:30 +00008199inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
8200{
8201 /* Ensure that the work item is consistent when activating it ... */
8202 smp_wmb();
8203 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
8204 /* and that it is marked active as soon as the irq could fire. */
8205 smp_wmb();
8206}
8207
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008208static int intel_gen2_queue_flip(struct drm_device *dev,
8209 struct drm_crtc *crtc,
8210 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008211 struct drm_i915_gem_object *obj,
8212 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008213{
8214 struct drm_i915_private *dev_priv = dev->dev_private;
8215 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008216 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008217 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008218 int ret;
8219
Daniel Vetter6d90c952012-04-26 23:28:05 +02008220 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008221 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008222 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008223
Daniel Vetter6d90c952012-04-26 23:28:05 +02008224 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008225 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008226 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008227
8228 /* Can't queue multiple flips, so wait for the previous
8229 * one to finish before executing the next.
8230 */
8231 if (intel_crtc->plane)
8232 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
8233 else
8234 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008235 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
8236 intel_ring_emit(ring, MI_NOOP);
8237 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8238 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8239 intel_ring_emit(ring, fb->pitches[0]);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008240 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02008241 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00008242
8243 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008244 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008245 return 0;
8246
8247err_unpin:
8248 intel_unpin_fb_obj(obj);
8249err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008250 return ret;
8251}
8252
8253static int intel_gen3_queue_flip(struct drm_device *dev,
8254 struct drm_crtc *crtc,
8255 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008256 struct drm_i915_gem_object *obj,
8257 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008258{
8259 struct drm_i915_private *dev_priv = dev->dev_private;
8260 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008261 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008262 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008263 int ret;
8264
Daniel Vetter6d90c952012-04-26 23:28:05 +02008265 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008266 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008267 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008268
Daniel Vetter6d90c952012-04-26 23:28:05 +02008269 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008270 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008271 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008272
8273 if (intel_crtc->plane)
8274 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
8275 else
8276 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008277 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
8278 intel_ring_emit(ring, MI_NOOP);
8279 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
8280 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8281 intel_ring_emit(ring, fb->pitches[0]);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008282 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02008283 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008284
Chris Wilsone7d841c2012-12-03 11:36:30 +00008285 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008286 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008287 return 0;
8288
8289err_unpin:
8290 intel_unpin_fb_obj(obj);
8291err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008292 return ret;
8293}
8294
8295static int intel_gen4_queue_flip(struct drm_device *dev,
8296 struct drm_crtc *crtc,
8297 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008298 struct drm_i915_gem_object *obj,
8299 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008300{
8301 struct drm_i915_private *dev_priv = dev->dev_private;
8302 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8303 uint32_t pf, pipesrc;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008304 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008305 int ret;
8306
Daniel Vetter6d90c952012-04-26 23:28:05 +02008307 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008308 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008309 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008310
Daniel Vetter6d90c952012-04-26 23:28:05 +02008311 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008312 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008313 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008314
8315 /* i965+ uses the linear or tiled offsets from the
8316 * Display Registers (which do not change across a page-flip)
8317 * so we need only reprogram the base address.
8318 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02008319 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8320 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8321 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02008322 intel_ring_emit(ring,
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008323 (i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset) |
Daniel Vetterc2c75132012-07-05 12:17:30 +02008324 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008325
8326 /* XXX Enabling the panel-fitter across page-flip is so far
8327 * untested on non-native modes, so ignore it for now.
8328 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
8329 */
8330 pf = 0;
8331 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008332 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00008333
8334 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008335 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008336 return 0;
8337
8338err_unpin:
8339 intel_unpin_fb_obj(obj);
8340err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008341 return ret;
8342}
8343
8344static int intel_gen6_queue_flip(struct drm_device *dev,
8345 struct drm_crtc *crtc,
8346 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008347 struct drm_i915_gem_object *obj,
8348 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008349{
8350 struct drm_i915_private *dev_priv = dev->dev_private;
8351 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02008352 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008353 uint32_t pf, pipesrc;
8354 int ret;
8355
Daniel Vetter6d90c952012-04-26 23:28:05 +02008356 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008357 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008358 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008359
Daniel Vetter6d90c952012-04-26 23:28:05 +02008360 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008361 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008362 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008363
Daniel Vetter6d90c952012-04-26 23:28:05 +02008364 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8365 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8366 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008367 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008368
Chris Wilson99d9acd2012-04-17 20:37:00 +01008369 /* Contrary to the suggestions in the documentation,
8370 * "Enable Panel Fitter" does not seem to be required when page
8371 * flipping with a non-native mode, and worse causes a normal
8372 * modeset to fail.
8373 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
8374 */
8375 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008376 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008377 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00008378
8379 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008380 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008381 return 0;
8382
8383err_unpin:
8384 intel_unpin_fb_obj(obj);
8385err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008386 return ret;
8387}
8388
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008389static int intel_gen7_queue_flip(struct drm_device *dev,
8390 struct drm_crtc *crtc,
8391 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008392 struct drm_i915_gem_object *obj,
8393 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008394{
8395 struct drm_i915_private *dev_priv = dev->dev_private;
8396 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilsonffe74d72013-08-26 20:58:12 +01008397 struct intel_ring_buffer *ring;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008398 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +01008399 int len, ret;
8400
8401 ring = obj->ring;
Chris Wilson1c5fd082013-09-04 10:54:30 +01008402 if (IS_VALLEYVIEW(dev) || ring == NULL || ring->id != RCS)
Chris Wilsonffe74d72013-08-26 20:58:12 +01008403 ring = &dev_priv->ring[BCS];
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008404
8405 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8406 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008407 goto err;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008408
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008409 switch(intel_crtc->plane) {
8410 case PLANE_A:
8411 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
8412 break;
8413 case PLANE_B:
8414 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
8415 break;
8416 case PLANE_C:
8417 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
8418 break;
8419 default:
8420 WARN_ONCE(1, "unknown plane in flip command\n");
8421 ret = -ENODEV;
Eugeni Dodonovab3951e2012-06-18 19:03:38 -03008422 goto err_unpin;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008423 }
8424
Chris Wilsonffe74d72013-08-26 20:58:12 +01008425 len = 4;
8426 if (ring->id == RCS)
8427 len += 6;
8428
8429 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008430 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008431 goto err_unpin;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008432
Chris Wilsonffe74d72013-08-26 20:58:12 +01008433 /* Unmask the flip-done completion message. Note that the bspec says that
8434 * we should do this for both the BCS and RCS, and that we must not unmask
8435 * more than one flip event at any time (or ensure that one flip message
8436 * can be sent by waiting for flip-done prior to queueing new flips).
8437 * Experimentation says that BCS works despite DERRMR masking all
8438 * flip-done completion events and that unmasking all planes at once
8439 * for the RCS also doesn't appear to drop events. Setting the DERRMR
8440 * to zero does lead to lockups within MI_DISPLAY_FLIP.
8441 */
8442 if (ring->id == RCS) {
8443 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
8444 intel_ring_emit(ring, DERRMR);
8445 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
8446 DERRMR_PIPEB_PRI_FLIP_DONE |
8447 DERRMR_PIPEC_PRI_FLIP_DONE));
8448 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1));
8449 intel_ring_emit(ring, DERRMR);
8450 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
8451 }
8452
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008453 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008454 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008455 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008456 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00008457
8458 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008459 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008460 return 0;
8461
8462err_unpin:
8463 intel_unpin_fb_obj(obj);
8464err:
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008465 return ret;
8466}
8467
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008468static int intel_default_queue_flip(struct drm_device *dev,
8469 struct drm_crtc *crtc,
8470 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008471 struct drm_i915_gem_object *obj,
8472 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008473{
8474 return -ENODEV;
8475}
8476
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008477static int intel_crtc_page_flip(struct drm_crtc *crtc,
8478 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008479 struct drm_pending_vblank_event *event,
8480 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008481{
8482 struct drm_device *dev = crtc->dev;
8483 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02008484 struct drm_framebuffer *old_fb = crtc->fb;
8485 struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008486 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8487 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008488 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01008489 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008490
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03008491 /* Can't change pixel format via MI display flips. */
8492 if (fb->pixel_format != crtc->fb->pixel_format)
8493 return -EINVAL;
8494
8495 /*
8496 * TILEOFF/LINOFF registers can't be changed via MI display flips.
8497 * Note that pitch changes could also affect these register.
8498 */
8499 if (INTEL_INFO(dev)->gen > 3 &&
8500 (fb->offsets[0] != crtc->fb->offsets[0] ||
8501 fb->pitches[0] != crtc->fb->pitches[0]))
8502 return -EINVAL;
8503
Daniel Vetterb14c5672013-09-19 12:18:32 +02008504 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008505 if (work == NULL)
8506 return -ENOMEM;
8507
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008508 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008509 work->crtc = crtc;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02008510 work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008511 INIT_WORK(&work->work, intel_unpin_work_fn);
8512
Jesse Barnes7317c75e62011-08-29 09:45:28 -07008513 ret = drm_vblank_get(dev, intel_crtc->pipe);
8514 if (ret)
8515 goto free_work;
8516
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008517 /* We borrow the event spin lock for protecting unpin_work */
8518 spin_lock_irqsave(&dev->event_lock, flags);
8519 if (intel_crtc->unpin_work) {
8520 spin_unlock_irqrestore(&dev->event_lock, flags);
8521 kfree(work);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07008522 drm_vblank_put(dev, intel_crtc->pipe);
Chris Wilson468f0b42010-05-27 13:18:13 +01008523
8524 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008525 return -EBUSY;
8526 }
8527 intel_crtc->unpin_work = work;
8528 spin_unlock_irqrestore(&dev->event_lock, flags);
8529
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008530 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
8531 flush_workqueue(dev_priv->wq);
8532
Chris Wilson79158102012-05-23 11:13:58 +01008533 ret = i915_mutex_lock_interruptible(dev);
8534 if (ret)
8535 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008536
Jesse Barnes75dfca82010-02-10 15:09:44 -08008537 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00008538 drm_gem_object_reference(&work->old_fb_obj->base);
8539 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008540
8541 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01008542
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008543 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008544
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01008545 work->enable_stall_check = true;
8546
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008547 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02008548 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008549
Keith Packarded8d1972013-07-22 18:49:58 -07008550 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, page_flip_flags);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008551 if (ret)
8552 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008553
Chris Wilson7782de32011-07-08 12:22:41 +01008554 intel_disable_fbc(dev);
Chris Wilsonc65355b2013-06-06 16:53:41 -03008555 intel_mark_fb_busy(obj, NULL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008556 mutex_unlock(&dev->struct_mutex);
8557
Jesse Barnese5510fa2010-07-01 16:48:37 -07008558 trace_i915_flip_request(intel_crtc->plane, obj);
8559
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008560 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01008561
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008562cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008563 atomic_dec(&intel_crtc->unpin_work_count);
Ville Syrjälä4a35f832013-02-22 16:53:38 +02008564 crtc->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00008565 drm_gem_object_unreference(&work->old_fb_obj->base);
8566 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01008567 mutex_unlock(&dev->struct_mutex);
8568
Chris Wilson79158102012-05-23 11:13:58 +01008569cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +01008570 spin_lock_irqsave(&dev->event_lock, flags);
8571 intel_crtc->unpin_work = NULL;
8572 spin_unlock_irqrestore(&dev->event_lock, flags);
8573
Jesse Barnes7317c75e62011-08-29 09:45:28 -07008574 drm_vblank_put(dev, intel_crtc->pipe);
8575free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01008576 kfree(work);
8577
8578 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008579}
8580
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008581static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008582 .mode_set_base_atomic = intel_pipe_set_base_atomic,
8583 .load_lut = intel_crtc_load_lut,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008584};
8585
Daniel Vetter50f56112012-07-02 09:35:43 +02008586static bool intel_encoder_crtc_ok(struct drm_encoder *encoder,
8587 struct drm_crtc *crtc)
8588{
8589 struct drm_device *dev;
8590 struct drm_crtc *tmp;
8591 int crtc_mask = 1;
8592
8593 WARN(!crtc, "checking null crtc?\n");
8594
8595 dev = crtc->dev;
8596
8597 list_for_each_entry(tmp, &dev->mode_config.crtc_list, head) {
8598 if (tmp == crtc)
8599 break;
8600 crtc_mask <<= 1;
8601 }
8602
8603 if (encoder->possible_crtcs & crtc_mask)
8604 return true;
8605 return false;
8606}
8607
Daniel Vetter9a935852012-07-05 22:34:27 +02008608/**
8609 * intel_modeset_update_staged_output_state
8610 *
8611 * Updates the staged output configuration state, e.g. after we've read out the
8612 * current hw state.
8613 */
8614static void intel_modeset_update_staged_output_state(struct drm_device *dev)
8615{
8616 struct intel_encoder *encoder;
8617 struct intel_connector *connector;
8618
8619 list_for_each_entry(connector, &dev->mode_config.connector_list,
8620 base.head) {
8621 connector->new_encoder =
8622 to_intel_encoder(connector->base.encoder);
8623 }
8624
8625 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8626 base.head) {
8627 encoder->new_crtc =
8628 to_intel_crtc(encoder->base.crtc);
8629 }
8630}
8631
8632/**
8633 * intel_modeset_commit_output_state
8634 *
8635 * This function copies the stage display pipe configuration to the real one.
8636 */
8637static void intel_modeset_commit_output_state(struct drm_device *dev)
8638{
8639 struct intel_encoder *encoder;
8640 struct intel_connector *connector;
8641
8642 list_for_each_entry(connector, &dev->mode_config.connector_list,
8643 base.head) {
8644 connector->base.encoder = &connector->new_encoder->base;
8645 }
8646
8647 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8648 base.head) {
8649 encoder->base.crtc = &encoder->new_crtc->base;
8650 }
8651}
8652
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008653static void
8654connected_sink_compute_bpp(struct intel_connector * connector,
8655 struct intel_crtc_config *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008656{
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008657 int bpp = pipe_config->pipe_bpp;
8658
8659 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
8660 connector->base.base.id,
8661 drm_get_connector_name(&connector->base));
8662
8663 /* Don't use an invalid EDID bpc value */
8664 if (connector->base.display_info.bpc &&
8665 connector->base.display_info.bpc * 3 < bpp) {
8666 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
8667 bpp, connector->base.display_info.bpc*3);
8668 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
8669 }
8670
8671 /* Clamp bpp to 8 on screens without EDID 1.4 */
8672 if (connector->base.display_info.bpc == 0 && bpp > 24) {
8673 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
8674 bpp);
8675 pipe_config->pipe_bpp = 24;
8676 }
8677}
8678
8679static int
8680compute_baseline_pipe_bpp(struct intel_crtc *crtc,
8681 struct drm_framebuffer *fb,
8682 struct intel_crtc_config *pipe_config)
8683{
8684 struct drm_device *dev = crtc->base.dev;
8685 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008686 int bpp;
8687
Daniel Vetterd42264b2013-03-28 16:38:08 +01008688 switch (fb->pixel_format) {
8689 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008690 bpp = 8*3; /* since we go through a colormap */
8691 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01008692 case DRM_FORMAT_XRGB1555:
8693 case DRM_FORMAT_ARGB1555:
8694 /* checked in intel_framebuffer_init already */
8695 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
8696 return -EINVAL;
8697 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008698 bpp = 6*3; /* min is 18bpp */
8699 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01008700 case DRM_FORMAT_XBGR8888:
8701 case DRM_FORMAT_ABGR8888:
8702 /* checked in intel_framebuffer_init already */
8703 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
8704 return -EINVAL;
8705 case DRM_FORMAT_XRGB8888:
8706 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008707 bpp = 8*3;
8708 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01008709 case DRM_FORMAT_XRGB2101010:
8710 case DRM_FORMAT_ARGB2101010:
8711 case DRM_FORMAT_XBGR2101010:
8712 case DRM_FORMAT_ABGR2101010:
8713 /* checked in intel_framebuffer_init already */
8714 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +01008715 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008716 bpp = 10*3;
8717 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +01008718 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008719 default:
8720 DRM_DEBUG_KMS("unsupported depth\n");
8721 return -EINVAL;
8722 }
8723
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008724 pipe_config->pipe_bpp = bpp;
8725
8726 /* Clamp display bpp to EDID value */
8727 list_for_each_entry(connector, &dev->mode_config.connector_list,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008728 base.head) {
Daniel Vetter1b829e02013-06-02 13:26:24 +02008729 if (!connector->new_encoder ||
8730 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008731 continue;
8732
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008733 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008734 }
8735
8736 return bpp;
8737}
8738
Daniel Vetter644db712013-09-19 14:53:58 +02008739static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
8740{
8741 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
8742 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +01008743 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +02008744 mode->crtc_hdisplay, mode->crtc_hsync_start,
8745 mode->crtc_hsync_end, mode->crtc_htotal,
8746 mode->crtc_vdisplay, mode->crtc_vsync_start,
8747 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
8748}
8749
Daniel Vetterc0b03412013-05-28 12:05:54 +02008750static void intel_dump_pipe_config(struct intel_crtc *crtc,
8751 struct intel_crtc_config *pipe_config,
8752 const char *context)
8753{
8754 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
8755 context, pipe_name(crtc->pipe));
8756
8757 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
8758 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
8759 pipe_config->pipe_bpp, pipe_config->dither);
8760 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
8761 pipe_config->has_pch_encoder,
8762 pipe_config->fdi_lanes,
8763 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
8764 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
8765 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008766 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
8767 pipe_config->has_dp_encoder,
8768 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
8769 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
8770 pipe_config->dp_m_n.tu);
Daniel Vetterc0b03412013-05-28 12:05:54 +02008771 DRM_DEBUG_KMS("requested mode:\n");
8772 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
8773 DRM_DEBUG_KMS("adjusted mode:\n");
8774 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
Daniel Vetter644db712013-09-19 14:53:58 +02008775 intel_dump_crtc_timings(&pipe_config->adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +03008776 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +03008777 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
8778 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Daniel Vetterc0b03412013-05-28 12:05:54 +02008779 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
8780 pipe_config->gmch_pfit.control,
8781 pipe_config->gmch_pfit.pgm_ratios,
8782 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +01008783 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +02008784 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +01008785 pipe_config->pch_pfit.size,
8786 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -03008787 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03008788 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Daniel Vetterc0b03412013-05-28 12:05:54 +02008789}
8790
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02008791static bool check_encoder_cloning(struct drm_crtc *crtc)
8792{
8793 int num_encoders = 0;
8794 bool uncloneable_encoders = false;
8795 struct intel_encoder *encoder;
8796
8797 list_for_each_entry(encoder, &crtc->dev->mode_config.encoder_list,
8798 base.head) {
8799 if (&encoder->new_crtc->base != crtc)
8800 continue;
8801
8802 num_encoders++;
8803 if (!encoder->cloneable)
8804 uncloneable_encoders = true;
8805 }
8806
8807 return !(num_encoders > 1 && uncloneable_encoders);
8808}
8809
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008810static struct intel_crtc_config *
8811intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008812 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008813 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +02008814{
8815 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +02008816 struct intel_encoder *encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008817 struct intel_crtc_config *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +01008818 int plane_bpp, ret = -EINVAL;
8819 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +02008820
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02008821 if (!check_encoder_cloning(crtc)) {
8822 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
8823 return ERR_PTR(-EINVAL);
8824 }
8825
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008826 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
8827 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +02008828 return ERR_PTR(-ENOMEM);
8829
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008830 drm_mode_copy(&pipe_config->adjusted_mode, mode);
8831 drm_mode_copy(&pipe_config->requested_mode, mode);
Ville Syrjälä37327ab2013-09-04 18:25:28 +03008832
Daniel Vettere143a212013-07-04 12:01:15 +02008833 pipe_config->cpu_transcoder =
8834 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008835 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008836
Imre Deak2960bc92013-07-30 13:36:32 +03008837 /*
8838 * Sanitize sync polarity flags based on requested ones. If neither
8839 * positive or negative polarity is requested, treat this as meaning
8840 * negative polarity.
8841 */
8842 if (!(pipe_config->adjusted_mode.flags &
8843 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
8844 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
8845
8846 if (!(pipe_config->adjusted_mode.flags &
8847 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
8848 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
8849
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008850 /* Compute a starting value for pipe_config->pipe_bpp taking the source
8851 * plane pixel format and any sink constraints into account. Returns the
8852 * source plane bpp so that dithering can be selected on mismatches
8853 * after encoders and crtc also have had their say. */
8854 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
8855 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008856 if (plane_bpp < 0)
8857 goto fail;
8858
Ville Syrjäläe41a56b2013-10-01 22:52:14 +03008859 /*
8860 * Determine the real pipe dimensions. Note that stereo modes can
8861 * increase the actual pipe size due to the frame doubling and
8862 * insertion of additional space for blanks between the frame. This
8863 * is stored in the crtc timings. We use the requested mode to do this
8864 * computation to clearly distinguish it from the adjusted mode, which
8865 * can be changed by the connectors in the below retry loop.
8866 */
8867 drm_mode_set_crtcinfo(&pipe_config->requested_mode, CRTC_STEREO_DOUBLE);
8868 pipe_config->pipe_src_w = pipe_config->requested_mode.crtc_hdisplay;
8869 pipe_config->pipe_src_h = pipe_config->requested_mode.crtc_vdisplay;
8870
Daniel Vettere29c22c2013-02-21 00:00:16 +01008871encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +02008872 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +02008873 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +02008874 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +02008875
Daniel Vetter135c81b2013-07-21 21:37:09 +02008876 /* Fill in default crtc timings, allow encoders to overwrite them. */
Damien Lespiau6ce70f52013-09-25 16:45:38 +01008877 drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +02008878
Daniel Vetter7758a112012-07-08 19:40:39 +02008879 /* Pass our mode to the connectors and the CRTC to give them a chance to
8880 * adjust it according to limitations or connector properties, and also
8881 * a chance to reject the mode entirely.
8882 */
8883 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8884 base.head) {
8885
8886 if (&encoder->new_crtc->base != crtc)
8887 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +01008888
Daniel Vetterefea6e82013-07-21 21:36:59 +02008889 if (!(encoder->compute_config(encoder, pipe_config))) {
8890 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +02008891 goto fail;
8892 }
8893 }
8894
Daniel Vetterff9a6752013-06-01 17:16:21 +02008895 /* Set default port clock if not overwritten by the encoder. Needs to be
8896 * done afterwards in case the encoder adjusts the mode. */
8897 if (!pipe_config->port_clock)
Damien Lespiau241bfc32013-09-25 16:45:37 +01008898 pipe_config->port_clock = pipe_config->adjusted_mode.crtc_clock
8899 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +02008900
Daniel Vettera43f6e02013-06-07 23:10:32 +02008901 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01008902 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +02008903 DRM_DEBUG_KMS("CRTC fixup failed\n");
8904 goto fail;
8905 }
Daniel Vettere29c22c2013-02-21 00:00:16 +01008906
8907 if (ret == RETRY) {
8908 if (WARN(!retry, "loop in pipe configuration computation\n")) {
8909 ret = -EINVAL;
8910 goto fail;
8911 }
8912
8913 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
8914 retry = false;
8915 goto encoder_retry;
8916 }
8917
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008918 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
8919 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
8920 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
8921
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008922 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +02008923fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008924 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01008925 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +02008926}
8927
Daniel Vettere2e1ed42012-07-08 21:14:38 +02008928/* Computes which crtcs are affected and sets the relevant bits in the mask. For
8929 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
8930static void
8931intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
8932 unsigned *prepare_pipes, unsigned *disable_pipes)
8933{
8934 struct intel_crtc *intel_crtc;
8935 struct drm_device *dev = crtc->dev;
8936 struct intel_encoder *encoder;
8937 struct intel_connector *connector;
8938 struct drm_crtc *tmp_crtc;
8939
8940 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
8941
8942 /* Check which crtcs have changed outputs connected to them, these need
8943 * to be part of the prepare_pipes mask. We don't (yet) support global
8944 * modeset across multiple crtcs, so modeset_pipes will only have one
8945 * bit set at most. */
8946 list_for_each_entry(connector, &dev->mode_config.connector_list,
8947 base.head) {
8948 if (connector->base.encoder == &connector->new_encoder->base)
8949 continue;
8950
8951 if (connector->base.encoder) {
8952 tmp_crtc = connector->base.encoder->crtc;
8953
8954 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
8955 }
8956
8957 if (connector->new_encoder)
8958 *prepare_pipes |=
8959 1 << connector->new_encoder->new_crtc->pipe;
8960 }
8961
8962 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8963 base.head) {
8964 if (encoder->base.crtc == &encoder->new_crtc->base)
8965 continue;
8966
8967 if (encoder->base.crtc) {
8968 tmp_crtc = encoder->base.crtc;
8969
8970 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
8971 }
8972
8973 if (encoder->new_crtc)
8974 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
8975 }
8976
8977 /* Check for any pipes that will be fully disabled ... */
8978 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
8979 base.head) {
8980 bool used = false;
8981
8982 /* Don't try to disable disabled crtcs. */
8983 if (!intel_crtc->base.enabled)
8984 continue;
8985
8986 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8987 base.head) {
8988 if (encoder->new_crtc == intel_crtc)
8989 used = true;
8990 }
8991
8992 if (!used)
8993 *disable_pipes |= 1 << intel_crtc->pipe;
8994 }
8995
8996
8997 /* set_mode is also used to update properties on life display pipes. */
8998 intel_crtc = to_intel_crtc(crtc);
8999 if (crtc->enabled)
9000 *prepare_pipes |= 1 << intel_crtc->pipe;
9001
Daniel Vetterb6c51642013-04-12 18:48:43 +02009002 /*
9003 * For simplicity do a full modeset on any pipe where the output routing
9004 * changed. We could be more clever, but that would require us to be
9005 * more careful with calling the relevant encoder->mode_set functions.
9006 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009007 if (*prepare_pipes)
9008 *modeset_pipes = *prepare_pipes;
9009
9010 /* ... and mask these out. */
9011 *modeset_pipes &= ~(*disable_pipes);
9012 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +02009013
9014 /*
9015 * HACK: We don't (yet) fully support global modesets. intel_set_config
9016 * obies this rule, but the modeset restore mode of
9017 * intel_modeset_setup_hw_state does not.
9018 */
9019 *modeset_pipes &= 1 << intel_crtc->pipe;
9020 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +02009021
9022 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
9023 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009024}
9025
Daniel Vetterea9d7582012-07-10 10:42:52 +02009026static bool intel_crtc_in_use(struct drm_crtc *crtc)
9027{
9028 struct drm_encoder *encoder;
9029 struct drm_device *dev = crtc->dev;
9030
9031 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
9032 if (encoder->crtc == crtc)
9033 return true;
9034
9035 return false;
9036}
9037
9038static void
9039intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
9040{
9041 struct intel_encoder *intel_encoder;
9042 struct intel_crtc *intel_crtc;
9043 struct drm_connector *connector;
9044
9045 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
9046 base.head) {
9047 if (!intel_encoder->base.crtc)
9048 continue;
9049
9050 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
9051
9052 if (prepare_pipes & (1 << intel_crtc->pipe))
9053 intel_encoder->connectors_active = false;
9054 }
9055
9056 intel_modeset_commit_output_state(dev);
9057
9058 /* Update computed state. */
9059 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
9060 base.head) {
9061 intel_crtc->base.enabled = intel_crtc_in_use(&intel_crtc->base);
9062 }
9063
9064 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
9065 if (!connector->encoder || !connector->encoder->crtc)
9066 continue;
9067
9068 intel_crtc = to_intel_crtc(connector->encoder->crtc);
9069
9070 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +02009071 struct drm_property *dpms_property =
9072 dev->mode_config.dpms_property;
9073
Daniel Vetterea9d7582012-07-10 10:42:52 +02009074 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -05009075 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +02009076 dpms_property,
9077 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +02009078
9079 intel_encoder = to_intel_encoder(connector->encoder);
9080 intel_encoder->connectors_active = true;
9081 }
9082 }
9083
9084}
9085
Ville Syrjälä3bd26262013-09-06 23:29:02 +03009086static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009087{
Ville Syrjälä3bd26262013-09-06 23:29:02 +03009088 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009089
9090 if (clock1 == clock2)
9091 return true;
9092
9093 if (!clock1 || !clock2)
9094 return false;
9095
9096 diff = abs(clock1 - clock2);
9097
9098 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
9099 return true;
9100
9101 return false;
9102}
9103
Daniel Vetter25c5b262012-07-08 22:08:04 +02009104#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
9105 list_for_each_entry((intel_crtc), \
9106 &(dev)->mode_config.crtc_list, \
9107 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +02009108 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +02009109
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009110static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009111intel_pipe_config_compare(struct drm_device *dev,
9112 struct intel_crtc_config *current_config,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009113 struct intel_crtc_config *pipe_config)
9114{
Daniel Vetter66e985c2013-06-05 13:34:20 +02009115#define PIPE_CONF_CHECK_X(name) \
9116 if (current_config->name != pipe_config->name) { \
9117 DRM_ERROR("mismatch in " #name " " \
9118 "(expected 0x%08x, found 0x%08x)\n", \
9119 current_config->name, \
9120 pipe_config->name); \
9121 return false; \
9122 }
9123
Daniel Vetter08a24032013-04-19 11:25:34 +02009124#define PIPE_CONF_CHECK_I(name) \
9125 if (current_config->name != pipe_config->name) { \
9126 DRM_ERROR("mismatch in " #name " " \
9127 "(expected %i, found %i)\n", \
9128 current_config->name, \
9129 pipe_config->name); \
9130 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +01009131 }
9132
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009133#define PIPE_CONF_CHECK_FLAGS(name, mask) \
9134 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -07009135 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009136 "(expected %i, found %i)\n", \
9137 current_config->name & (mask), \
9138 pipe_config->name & (mask)); \
9139 return false; \
9140 }
9141
Ville Syrjälä5e550652013-09-06 23:29:07 +03009142#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
9143 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
9144 DRM_ERROR("mismatch in " #name " " \
9145 "(expected %i, found %i)\n", \
9146 current_config->name, \
9147 pipe_config->name); \
9148 return false; \
9149 }
9150
Daniel Vetterbb760062013-06-06 14:55:52 +02009151#define PIPE_CONF_QUIRK(quirk) \
9152 ((current_config->quirks | pipe_config->quirks) & (quirk))
9153
Daniel Vettereccb1402013-05-22 00:50:22 +02009154 PIPE_CONF_CHECK_I(cpu_transcoder);
9155
Daniel Vetter08a24032013-04-19 11:25:34 +02009156 PIPE_CONF_CHECK_I(has_pch_encoder);
9157 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +02009158 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
9159 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
9160 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
9161 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
9162 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +02009163
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009164 PIPE_CONF_CHECK_I(has_dp_encoder);
9165 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
9166 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
9167 PIPE_CONF_CHECK_I(dp_m_n.link_m);
9168 PIPE_CONF_CHECK_I(dp_m_n.link_n);
9169 PIPE_CONF_CHECK_I(dp_m_n.tu);
9170
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009171 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
9172 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
9173 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
9174 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
9175 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
9176 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
9177
9178 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
9179 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
9180 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
9181 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
9182 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
9183 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
9184
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009185 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009186
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009187 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9188 DRM_MODE_FLAG_INTERLACE);
9189
Daniel Vetterbb760062013-06-06 14:55:52 +02009190 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
9191 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9192 DRM_MODE_FLAG_PHSYNC);
9193 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9194 DRM_MODE_FLAG_NHSYNC);
9195 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9196 DRM_MODE_FLAG_PVSYNC);
9197 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9198 DRM_MODE_FLAG_NVSYNC);
9199 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07009200
Ville Syrjälä37327ab2013-09-04 18:25:28 +03009201 PIPE_CONF_CHECK_I(pipe_src_w);
9202 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009203
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009204 PIPE_CONF_CHECK_I(gmch_pfit.control);
9205 /* pfit ratios are autocomputed by the hw on gen4+ */
9206 if (INTEL_INFO(dev)->gen < 4)
9207 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
9208 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009209 PIPE_CONF_CHECK_I(pch_pfit.enabled);
9210 if (current_config->pch_pfit.enabled) {
9211 PIPE_CONF_CHECK_I(pch_pfit.pos);
9212 PIPE_CONF_CHECK_I(pch_pfit.size);
9213 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009214
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009215 PIPE_CONF_CHECK_I(ips_enabled);
9216
Ville Syrjälä282740f2013-09-04 18:30:03 +03009217 PIPE_CONF_CHECK_I(double_wide);
9218
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009219 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009220 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02009221 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009222 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
9223 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009224
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009225 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
9226 PIPE_CONF_CHECK_I(pipe_bpp);
9227
Ville Syrjäläd71b8d42013-09-06 23:29:08 +03009228 if (!IS_HASWELL(dev)) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01009229 PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.crtc_clock);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +03009230 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
9231 }
Ville Syrjälä5e550652013-09-06 23:29:07 +03009232
Daniel Vetter66e985c2013-06-05 13:34:20 +02009233#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +02009234#undef PIPE_CONF_CHECK_I
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009235#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +03009236#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +02009237#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009238
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009239 return true;
9240}
9241
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009242static void
9243check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009244{
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009245 struct intel_connector *connector;
9246
9247 list_for_each_entry(connector, &dev->mode_config.connector_list,
9248 base.head) {
9249 /* This also checks the encoder/connector hw state with the
9250 * ->get_hw_state callbacks. */
9251 intel_connector_check_state(connector);
9252
9253 WARN(&connector->new_encoder->base != connector->base.encoder,
9254 "connector's staged encoder doesn't match current encoder\n");
9255 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009256}
9257
9258static void
9259check_encoder_state(struct drm_device *dev)
9260{
9261 struct intel_encoder *encoder;
9262 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009263
9264 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9265 base.head) {
9266 bool enabled = false;
9267 bool active = false;
9268 enum pipe pipe, tracked_pipe;
9269
9270 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
9271 encoder->base.base.id,
9272 drm_get_encoder_name(&encoder->base));
9273
9274 WARN(&encoder->new_crtc->base != encoder->base.crtc,
9275 "encoder's stage crtc doesn't match current crtc\n");
9276 WARN(encoder->connectors_active && !encoder->base.crtc,
9277 "encoder's active_connectors set, but no crtc\n");
9278
9279 list_for_each_entry(connector, &dev->mode_config.connector_list,
9280 base.head) {
9281 if (connector->base.encoder != &encoder->base)
9282 continue;
9283 enabled = true;
9284 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
9285 active = true;
9286 }
9287 WARN(!!encoder->base.crtc != enabled,
9288 "encoder's enabled state mismatch "
9289 "(expected %i, found %i)\n",
9290 !!encoder->base.crtc, enabled);
9291 WARN(active && !encoder->base.crtc,
9292 "active encoder with no crtc\n");
9293
9294 WARN(encoder->connectors_active != active,
9295 "encoder's computed active state doesn't match tracked active state "
9296 "(expected %i, found %i)\n", active, encoder->connectors_active);
9297
9298 active = encoder->get_hw_state(encoder, &pipe);
9299 WARN(active != encoder->connectors_active,
9300 "encoder's hw state doesn't match sw tracking "
9301 "(expected %i, found %i)\n",
9302 encoder->connectors_active, active);
9303
9304 if (!encoder->base.crtc)
9305 continue;
9306
9307 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
9308 WARN(active && pipe != tracked_pipe,
9309 "active encoder's pipe doesn't match"
9310 "(expected %i, found %i)\n",
9311 tracked_pipe, pipe);
9312
9313 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009314}
9315
9316static void
9317check_crtc_state(struct drm_device *dev)
9318{
9319 drm_i915_private_t *dev_priv = dev->dev_private;
9320 struct intel_crtc *crtc;
9321 struct intel_encoder *encoder;
9322 struct intel_crtc_config pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009323
9324 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9325 base.head) {
9326 bool enabled = false;
9327 bool active = false;
9328
Jesse Barnes045ac3b2013-05-14 17:08:26 -07009329 memset(&pipe_config, 0, sizeof(pipe_config));
9330
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009331 DRM_DEBUG_KMS("[CRTC:%d]\n",
9332 crtc->base.base.id);
9333
9334 WARN(crtc->active && !crtc->base.enabled,
9335 "active crtc, but not enabled in sw tracking\n");
9336
9337 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9338 base.head) {
9339 if (encoder->base.crtc != &crtc->base)
9340 continue;
9341 enabled = true;
9342 if (encoder->connectors_active)
9343 active = true;
9344 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009345
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009346 WARN(active != crtc->active,
9347 "crtc's computed active state doesn't match tracked active state "
9348 "(expected %i, found %i)\n", active, crtc->active);
9349 WARN(enabled != crtc->base.enabled,
9350 "crtc's computed enabled state doesn't match tracked enabled state "
9351 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
9352
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009353 active = dev_priv->display.get_pipe_config(crtc,
9354 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +02009355
9356 /* hw state is inconsistent with the pipe A quirk */
9357 if (crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
9358 active = crtc->active;
9359
Daniel Vetter6c49f242013-06-06 12:45:25 +02009360 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9361 base.head) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +03009362 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +02009363 if (encoder->base.crtc != &crtc->base)
9364 continue;
Ville Syrjälä3eaba512013-08-05 17:57:48 +03009365 if (encoder->get_config &&
9366 encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +02009367 encoder->get_config(encoder, &pipe_config);
9368 }
9369
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009370 WARN(crtc->active != active,
9371 "crtc active state doesn't match with hw state "
9372 "(expected %i, found %i)\n", crtc->active, active);
9373
Daniel Vetterc0b03412013-05-28 12:05:54 +02009374 if (active &&
9375 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
9376 WARN(1, "pipe state doesn't match!\n");
9377 intel_dump_pipe_config(crtc, &pipe_config,
9378 "[hw state]");
9379 intel_dump_pipe_config(crtc, &crtc->config,
9380 "[sw state]");
9381 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009382 }
9383}
9384
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009385static void
9386check_shared_dpll_state(struct drm_device *dev)
9387{
9388 drm_i915_private_t *dev_priv = dev->dev_private;
9389 struct intel_crtc *crtc;
9390 struct intel_dpll_hw_state dpll_hw_state;
9391 int i;
Daniel Vetter53589012013-06-05 13:34:16 +02009392
9393 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
9394 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
9395 int enabled_crtcs = 0, active_crtcs = 0;
9396 bool active;
9397
9398 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
9399
9400 DRM_DEBUG_KMS("%s\n", pll->name);
9401
9402 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
9403
9404 WARN(pll->active > pll->refcount,
9405 "more active pll users than references: %i vs %i\n",
9406 pll->active, pll->refcount);
9407 WARN(pll->active && !pll->on,
9408 "pll in active use but not on in sw tracking\n");
Daniel Vetter35c95372013-07-17 06:55:04 +02009409 WARN(pll->on && !pll->active,
9410 "pll in on but not on in use in sw tracking\n");
Daniel Vetter53589012013-06-05 13:34:16 +02009411 WARN(pll->on != active,
9412 "pll on state mismatch (expected %i, found %i)\n",
9413 pll->on, active);
9414
9415 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9416 base.head) {
9417 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
9418 enabled_crtcs++;
9419 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
9420 active_crtcs++;
9421 }
9422 WARN(pll->active != active_crtcs,
9423 "pll active crtcs mismatch (expected %i, found %i)\n",
9424 pll->active, active_crtcs);
9425 WARN(pll->refcount != enabled_crtcs,
9426 "pll enabled crtcs mismatch (expected %i, found %i)\n",
9427 pll->refcount, enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009428
9429 WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
9430 sizeof(dpll_hw_state)),
9431 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +02009432 }
Daniel Vettera6778b32012-07-02 09:56:42 +02009433}
9434
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009435void
9436intel_modeset_check_state(struct drm_device *dev)
9437{
9438 check_connector_state(dev);
9439 check_encoder_state(dev);
9440 check_crtc_state(dev);
9441 check_shared_dpll_state(dev);
9442}
9443
Ville Syrjälä18442d02013-09-13 16:00:08 +03009444void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
9445 int dotclock)
9446{
9447 /*
9448 * FDI already provided one idea for the dotclock.
9449 * Yell if the encoder disagrees.
9450 */
Damien Lespiau241bfc32013-09-25 16:45:37 +01009451 WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +03009452 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +01009453 pipe_config->adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +03009454}
9455
Daniel Vetterf30da182013-04-11 20:22:50 +02009456static int __intel_set_mode(struct drm_crtc *crtc,
9457 struct drm_display_mode *mode,
9458 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +02009459{
9460 struct drm_device *dev = crtc->dev;
Daniel Vetterdbf2b54e2012-07-02 11:18:29 +02009461 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009462 struct drm_display_mode *saved_mode, *saved_hwmode;
9463 struct intel_crtc_config *pipe_config = NULL;
Daniel Vetter25c5b262012-07-08 22:08:04 +02009464 struct intel_crtc *intel_crtc;
9465 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009466 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +02009467
Daniel Vettera1e22652013-09-21 00:35:38 +02009468 saved_mode = kcalloc(2, sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009469 if (!saved_mode)
9470 return -ENOMEM;
Tim Gardner3ac18232012-12-07 07:54:26 -07009471 saved_hwmode = saved_mode + 1;
Daniel Vettera6778b32012-07-02 09:56:42 +02009472
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009473 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +02009474 &prepare_pipes, &disable_pipes);
9475
Tim Gardner3ac18232012-12-07 07:54:26 -07009476 *saved_hwmode = crtc->hwmode;
9477 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02009478
Daniel Vetter25c5b262012-07-08 22:08:04 +02009479 /* Hack: Because we don't (yet) support global modeset on multiple
9480 * crtcs, we don't keep track of the new mode for more than one crtc.
9481 * Hence simply check whether any bit is set in modeset_pipes in all the
9482 * pieces of code that are not yet converted to deal with mutliple crtcs
9483 * changing their mode at the same time. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02009484 if (modeset_pipes) {
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009485 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009486 if (IS_ERR(pipe_config)) {
9487 ret = PTR_ERR(pipe_config);
9488 pipe_config = NULL;
9489
Tim Gardner3ac18232012-12-07 07:54:26 -07009490 goto out;
Daniel Vetter25c5b262012-07-08 22:08:04 +02009491 }
Daniel Vetterc0b03412013-05-28 12:05:54 +02009492 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
9493 "[modeset]");
Daniel Vettera6778b32012-07-02 09:56:42 +02009494 }
9495
Jesse Barnes30a970c2013-11-04 13:48:12 -08009496 /*
9497 * See if the config requires any additional preparation, e.g.
9498 * to adjust global state with pipes off. We need to do this
9499 * here so we can get the modeset_pipe updated config for the new
9500 * mode set on this crtc. For other crtcs we need to use the
9501 * adjusted_mode bits in the crtc directly.
9502 */
9503 if (IS_VALLEYVIEW(dev))
9504 valleyview_modeset_global_pipes(dev, &prepare_pipes,
9505 modeset_pipes, pipe_config);
9506
Daniel Vetter460da9162013-03-27 00:44:51 +01009507 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
9508 intel_crtc_disable(&intel_crtc->base);
9509
Daniel Vetterea9d7582012-07-10 10:42:52 +02009510 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
9511 if (intel_crtc->base.enabled)
9512 dev_priv->display.crtc_disable(&intel_crtc->base);
9513 }
Daniel Vettera6778b32012-07-02 09:56:42 +02009514
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02009515 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
9516 * to set it here already despite that we pass it down the callchain.
9517 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009518 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +02009519 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009520 /* mode_set/enable/disable functions rely on a correct pipe
9521 * config. */
9522 to_intel_crtc(crtc)->config = *pipe_config;
9523 }
Daniel Vetter7758a112012-07-08 19:40:39 +02009524
Daniel Vetterea9d7582012-07-10 10:42:52 +02009525 /* Only after disabling all output pipelines that will be changed can we
9526 * update the the output configuration. */
9527 intel_modeset_update_state(dev, prepare_pipes);
9528
Daniel Vetter47fab732012-10-26 10:58:18 +02009529 if (dev_priv->display.modeset_global_resources)
9530 dev_priv->display.modeset_global_resources(dev);
9531
Daniel Vettera6778b32012-07-02 09:56:42 +02009532 /* Set up the DPLL and any encoders state that needs to adjust or depend
9533 * on the DPLL.
9534 */
Daniel Vetter25c5b262012-07-08 22:08:04 +02009535 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009536 ret = intel_crtc_mode_set(&intel_crtc->base,
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009537 x, y, fb);
9538 if (ret)
9539 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +02009540 }
9541
9542 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02009543 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
9544 dev_priv->display.crtc_enable(&intel_crtc->base);
Daniel Vettera6778b32012-07-02 09:56:42 +02009545
Daniel Vetter25c5b262012-07-08 22:08:04 +02009546 if (modeset_pipes) {
9547 /* Store real post-adjustment hardware mode. */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009548 crtc->hwmode = pipe_config->adjusted_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02009549
Daniel Vetter25c5b262012-07-08 22:08:04 +02009550 /* Calculate and store various constants which
9551 * are later needed by vblank and swap-completion
9552 * timestamping. They are derived from true hwmode.
9553 */
9554 drm_calc_timestamping_constants(crtc);
9555 }
Daniel Vettera6778b32012-07-02 09:56:42 +02009556
9557 /* FIXME: add subpixel order */
9558done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009559 if (ret && crtc->enabled) {
Tim Gardner3ac18232012-12-07 07:54:26 -07009560 crtc->hwmode = *saved_hwmode;
9561 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02009562 }
9563
Tim Gardner3ac18232012-12-07 07:54:26 -07009564out:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009565 kfree(pipe_config);
Tim Gardner3ac18232012-12-07 07:54:26 -07009566 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +02009567 return ret;
9568}
9569
Damien Lespiaue7457a92013-08-08 22:28:59 +01009570static int intel_set_mode(struct drm_crtc *crtc,
9571 struct drm_display_mode *mode,
9572 int x, int y, struct drm_framebuffer *fb)
Daniel Vetterf30da182013-04-11 20:22:50 +02009573{
9574 int ret;
9575
9576 ret = __intel_set_mode(crtc, mode, x, y, fb);
9577
9578 if (ret == 0)
9579 intel_modeset_check_state(crtc->dev);
9580
9581 return ret;
9582}
9583
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009584void intel_crtc_restore_mode(struct drm_crtc *crtc)
9585{
9586 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->fb);
9587}
9588
Daniel Vetter25c5b262012-07-08 22:08:04 +02009589#undef for_each_intel_crtc_masked
9590
Daniel Vetterd9e55602012-07-04 22:16:09 +02009591static void intel_set_config_free(struct intel_set_config *config)
9592{
9593 if (!config)
9594 return;
9595
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009596 kfree(config->save_connector_encoders);
9597 kfree(config->save_encoder_crtcs);
Daniel Vetterd9e55602012-07-04 22:16:09 +02009598 kfree(config);
9599}
9600
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009601static int intel_set_config_save_state(struct drm_device *dev,
9602 struct intel_set_config *config)
9603{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009604 struct drm_encoder *encoder;
9605 struct drm_connector *connector;
9606 int count;
9607
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009608 config->save_encoder_crtcs =
9609 kcalloc(dev->mode_config.num_encoder,
9610 sizeof(struct drm_crtc *), GFP_KERNEL);
9611 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009612 return -ENOMEM;
9613
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009614 config->save_connector_encoders =
9615 kcalloc(dev->mode_config.num_connector,
9616 sizeof(struct drm_encoder *), GFP_KERNEL);
9617 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009618 return -ENOMEM;
9619
9620 /* Copy data. Note that driver private data is not affected.
9621 * Should anything bad happen only the expected state is
9622 * restored, not the drivers personal bookkeeping.
9623 */
9624 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009625 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009626 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009627 }
9628
9629 count = 0;
9630 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009631 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009632 }
9633
9634 return 0;
9635}
9636
9637static void intel_set_config_restore_state(struct drm_device *dev,
9638 struct intel_set_config *config)
9639{
Daniel Vetter9a935852012-07-05 22:34:27 +02009640 struct intel_encoder *encoder;
9641 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009642 int count;
9643
9644 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02009645 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
9646 encoder->new_crtc =
9647 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009648 }
9649
9650 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02009651 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
9652 connector->new_encoder =
9653 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009654 }
9655}
9656
Imre Deake3de42b2013-05-03 19:44:07 +02009657static bool
Chris Wilson2e57f472013-07-17 12:14:40 +01009658is_crtc_connector_off(struct drm_mode_set *set)
Imre Deake3de42b2013-05-03 19:44:07 +02009659{
9660 int i;
9661
Chris Wilson2e57f472013-07-17 12:14:40 +01009662 if (set->num_connectors == 0)
9663 return false;
9664
9665 if (WARN_ON(set->connectors == NULL))
9666 return false;
9667
9668 for (i = 0; i < set->num_connectors; i++)
9669 if (set->connectors[i]->encoder &&
9670 set->connectors[i]->encoder->crtc == set->crtc &&
9671 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
Imre Deake3de42b2013-05-03 19:44:07 +02009672 return true;
9673
9674 return false;
9675}
9676
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009677static void
9678intel_set_config_compute_mode_changes(struct drm_mode_set *set,
9679 struct intel_set_config *config)
9680{
9681
9682 /* We should be able to check here if the fb has the same properties
9683 * and then just flip_or_move it */
Chris Wilson2e57f472013-07-17 12:14:40 +01009684 if (is_crtc_connector_off(set)) {
9685 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +02009686 } else if (set->crtc->fb != set->fb) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009687 /* If we have no fb then treat it as a full mode set */
9688 if (set->crtc->fb == NULL) {
Jesse Barnes319d9822013-06-26 01:38:19 +03009689 struct intel_crtc *intel_crtc =
9690 to_intel_crtc(set->crtc);
9691
9692 if (intel_crtc->active && i915_fastboot) {
9693 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
9694 config->fb_changed = true;
9695 } else {
9696 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
9697 config->mode_changed = true;
9698 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009699 } else if (set->fb == NULL) {
9700 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +01009701 } else if (set->fb->pixel_format !=
9702 set->crtc->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009703 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +02009704 } else {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009705 config->fb_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +02009706 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009707 }
9708
Daniel Vetter835c5872012-07-10 18:11:08 +02009709 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009710 config->fb_changed = true;
9711
9712 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
9713 DRM_DEBUG_KMS("modes are different, full mode set\n");
9714 drm_mode_debug_printmodeline(&set->crtc->mode);
9715 drm_mode_debug_printmodeline(set->mode);
9716 config->mode_changed = true;
9717 }
Chris Wilsona1d95702013-08-13 18:48:47 +01009718
9719 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
9720 set->crtc->base.id, config->mode_changed, config->fb_changed);
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009721}
9722
Daniel Vetter2e431052012-07-04 22:42:15 +02009723static int
Daniel Vetter9a935852012-07-05 22:34:27 +02009724intel_modeset_stage_output_state(struct drm_device *dev,
9725 struct drm_mode_set *set,
9726 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +02009727{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009728 struct drm_crtc *new_crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009729 struct intel_connector *connector;
9730 struct intel_encoder *encoder;
Paulo Zanonif3f08572013-08-12 14:56:53 -03009731 int ro;
Daniel Vetter50f56112012-07-02 09:35:43 +02009732
Damien Lespiau9abdda72013-02-13 13:29:23 +00009733 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +02009734 * of connectors. For paranoia, double-check this. */
9735 WARN_ON(!set->fb && (set->num_connectors != 0));
9736 WARN_ON(set->fb && (set->num_connectors == 0));
9737
Daniel Vetter9a935852012-07-05 22:34:27 +02009738 list_for_each_entry(connector, &dev->mode_config.connector_list,
9739 base.head) {
9740 /* Otherwise traverse passed in connector list and get encoders
9741 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +02009742 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02009743 if (set->connectors[ro] == &connector->base) {
9744 connector->new_encoder = connector->encoder;
Daniel Vetter50f56112012-07-02 09:35:43 +02009745 break;
9746 }
9747 }
9748
Daniel Vetter9a935852012-07-05 22:34:27 +02009749 /* If we disable the crtc, disable all its connectors. Also, if
9750 * the connector is on the changing crtc but not on the new
9751 * connector list, disable it. */
9752 if ((!set->fb || ro == set->num_connectors) &&
9753 connector->base.encoder &&
9754 connector->base.encoder->crtc == set->crtc) {
9755 connector->new_encoder = NULL;
9756
9757 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
9758 connector->base.base.id,
9759 drm_get_connector_name(&connector->base));
9760 }
9761
9762
9763 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +02009764 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009765 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02009766 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009767 }
9768 /* connector->new_encoder is now updated for all connectors. */
9769
9770 /* Update crtc of enabled connectors. */
Daniel Vetter9a935852012-07-05 22:34:27 +02009771 list_for_each_entry(connector, &dev->mode_config.connector_list,
9772 base.head) {
9773 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +02009774 continue;
9775
Daniel Vetter9a935852012-07-05 22:34:27 +02009776 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +02009777
9778 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02009779 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +02009780 new_crtc = set->crtc;
9781 }
9782
9783 /* Make sure the new CRTC will work with the encoder */
Daniel Vetter9a935852012-07-05 22:34:27 +02009784 if (!intel_encoder_crtc_ok(&connector->new_encoder->base,
9785 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009786 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +02009787 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009788 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
9789
9790 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
9791 connector->base.base.id,
9792 drm_get_connector_name(&connector->base),
9793 new_crtc->base.id);
9794 }
9795
9796 /* Check for any encoders that needs to be disabled. */
9797 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9798 base.head) {
9799 list_for_each_entry(connector,
9800 &dev->mode_config.connector_list,
9801 base.head) {
9802 if (connector->new_encoder == encoder) {
9803 WARN_ON(!connector->new_encoder->new_crtc);
9804
9805 goto next_encoder;
9806 }
9807 }
9808 encoder->new_crtc = NULL;
9809next_encoder:
9810 /* Only now check for crtc changes so we don't miss encoders
9811 * that will be disabled. */
9812 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +02009813 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009814 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02009815 }
9816 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009817 /* Now we've also updated encoder->new_crtc for all encoders. */
Daniel Vetter50f56112012-07-02 09:35:43 +02009818
Daniel Vetter2e431052012-07-04 22:42:15 +02009819 return 0;
9820}
9821
9822static int intel_crtc_set_config(struct drm_mode_set *set)
9823{
9824 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +02009825 struct drm_mode_set save_set;
9826 struct intel_set_config *config;
9827 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +02009828
Daniel Vetter8d3e3752012-07-05 16:09:09 +02009829 BUG_ON(!set);
9830 BUG_ON(!set->crtc);
9831 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +02009832
Daniel Vetter7e53f3a2013-01-21 10:52:17 +01009833 /* Enforce sane interface api - has been abused by the fb helper. */
9834 BUG_ON(!set->mode && set->fb);
9835 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +02009836
Daniel Vetter2e431052012-07-04 22:42:15 +02009837 if (set->fb) {
9838 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
9839 set->crtc->base.id, set->fb->base.id,
9840 (int)set->num_connectors, set->x, set->y);
9841 } else {
9842 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +02009843 }
9844
9845 dev = set->crtc->dev;
9846
9847 ret = -ENOMEM;
9848 config = kzalloc(sizeof(*config), GFP_KERNEL);
9849 if (!config)
9850 goto out_config;
9851
9852 ret = intel_set_config_save_state(dev, config);
9853 if (ret)
9854 goto out_config;
9855
9856 save_set.crtc = set->crtc;
9857 save_set.mode = &set->crtc->mode;
9858 save_set.x = set->crtc->x;
9859 save_set.y = set->crtc->y;
9860 save_set.fb = set->crtc->fb;
9861
9862 /* Compute whether we need a full modeset, only an fb base update or no
9863 * change at all. In the future we might also check whether only the
9864 * mode changed, e.g. for LVDS where we only change the panel fitter in
9865 * such cases. */
9866 intel_set_config_compute_mode_changes(set, config);
9867
Daniel Vetter9a935852012-07-05 22:34:27 +02009868 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +02009869 if (ret)
9870 goto fail;
9871
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009872 if (config->mode_changed) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009873 ret = intel_set_mode(set->crtc, set->mode,
9874 set->x, set->y, set->fb);
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009875 } else if (config->fb_changed) {
Ville Syrjälä4878cae2013-02-18 19:08:48 +02009876 intel_crtc_wait_for_pending_flips(set->crtc);
9877
Daniel Vetter4f660f42012-07-02 09:47:37 +02009878 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +02009879 set->x, set->y, set->fb);
Daniel Vetter50f56112012-07-02 09:35:43 +02009880 }
9881
Chris Wilson2d05eae2013-05-03 17:36:25 +01009882 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +02009883 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
9884 set->crtc->base.id, ret);
Daniel Vetter50f56112012-07-02 09:35:43 +02009885fail:
Chris Wilson2d05eae2013-05-03 17:36:25 +01009886 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +02009887
Chris Wilson2d05eae2013-05-03 17:36:25 +01009888 /* Try to restore the config */
9889 if (config->mode_changed &&
9890 intel_set_mode(save_set.crtc, save_set.mode,
9891 save_set.x, save_set.y, save_set.fb))
9892 DRM_ERROR("failed to restore config after modeset failure\n");
9893 }
Daniel Vetter50f56112012-07-02 09:35:43 +02009894
Daniel Vetterd9e55602012-07-04 22:16:09 +02009895out_config:
9896 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +02009897 return ret;
9898}
9899
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009900static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009901 .cursor_set = intel_crtc_cursor_set,
9902 .cursor_move = intel_crtc_cursor_move,
9903 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +02009904 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009905 .destroy = intel_crtc_destroy,
9906 .page_flip = intel_crtc_page_flip,
9907};
9908
Paulo Zanoni79f689a2012-10-05 12:05:52 -03009909static void intel_cpu_pll_init(struct drm_device *dev)
9910{
Paulo Zanoniaffa9352012-11-23 15:30:39 -02009911 if (HAS_DDI(dev))
Paulo Zanoni79f689a2012-10-05 12:05:52 -03009912 intel_ddi_pll_init(dev);
9913}
9914
Daniel Vetter53589012013-06-05 13:34:16 +02009915static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
9916 struct intel_shared_dpll *pll,
9917 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009918{
Daniel Vetter53589012013-06-05 13:34:16 +02009919 uint32_t val;
9920
9921 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +02009922 hw_state->dpll = val;
9923 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
9924 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +02009925
9926 return val & DPLL_VCO_ENABLE;
9927}
9928
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02009929static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
9930 struct intel_shared_dpll *pll)
9931{
9932 I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
9933 I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
9934}
9935
Daniel Vettere7b903d2013-06-05 13:34:14 +02009936static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
9937 struct intel_shared_dpll *pll)
9938{
Daniel Vettere7b903d2013-06-05 13:34:14 +02009939 /* PCH refclock must be enabled first */
9940 assert_pch_refclk_enabled(dev_priv);
9941
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02009942 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
9943
9944 /* Wait for the clocks to stabilize. */
9945 POSTING_READ(PCH_DPLL(pll->id));
9946 udelay(150);
9947
9948 /* The pixel multiplier can only be updated once the
9949 * DPLL is enabled and the clocks are stable.
9950 *
9951 * So write it again.
9952 */
9953 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
9954 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +02009955 udelay(200);
9956}
9957
9958static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
9959 struct intel_shared_dpll *pll)
9960{
9961 struct drm_device *dev = dev_priv->dev;
9962 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +02009963
9964 /* Make sure no transcoder isn't still depending on us. */
9965 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
9966 if (intel_crtc_to_shared_dpll(crtc) == pll)
9967 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
9968 }
9969
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02009970 I915_WRITE(PCH_DPLL(pll->id), 0);
9971 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +02009972 udelay(200);
9973}
9974
Daniel Vetter46edb022013-06-05 13:34:12 +02009975static char *ibx_pch_dpll_names[] = {
9976 "PCH DPLL A",
9977 "PCH DPLL B",
9978};
9979
Daniel Vetter7c74ade2013-06-05 13:34:11 +02009980static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009981{
Daniel Vettere7b903d2013-06-05 13:34:14 +02009982 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009983 int i;
9984
Daniel Vetter7c74ade2013-06-05 13:34:11 +02009985 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009986
Daniel Vettere72f9fb2013-06-05 13:34:06 +02009987 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +02009988 dev_priv->shared_dplls[i].id = i;
9989 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02009990 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +02009991 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
9992 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +02009993 dev_priv->shared_dplls[i].get_hw_state =
9994 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009995 }
9996}
9997
Daniel Vetter7c74ade2013-06-05 13:34:11 +02009998static void intel_shared_dpll_init(struct drm_device *dev)
9999{
Daniel Vettere7b903d2013-06-05 13:34:14 +020010000 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010001
10002 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
10003 ibx_pch_dpll_init(dev);
10004 else
10005 dev_priv->num_shared_dpll = 0;
10006
10007 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
10008 DRM_DEBUG_KMS("%i shared PLLs initialized\n",
10009 dev_priv->num_shared_dpll);
10010}
10011
Hannes Ederb358d0a2008-12-18 21:18:47 +010010012static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080010013{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080010014 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080010015 struct intel_crtc *intel_crtc;
10016 int i;
10017
Daniel Vetter955382f2013-09-19 14:05:45 +020010018 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080010019 if (intel_crtc == NULL)
10020 return;
10021
10022 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
10023
10024 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080010025 for (i = 0; i < 256; i++) {
10026 intel_crtc->lut_r[i] = i;
10027 intel_crtc->lut_g[i] = i;
10028 intel_crtc->lut_b[i] = i;
10029 }
10030
Jesse Barnes80824002009-09-10 15:28:06 -070010031 /* Swap pipes & planes for FBC on pre-965 */
10032 intel_crtc->pipe = pipe;
10033 intel_crtc->plane = pipe;
Chris Wilsone2e767a2010-09-13 16:53:12 +010010034 if (IS_MOBILE(dev) && IS_GEN3(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +080010035 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010010036 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070010037 }
10038
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080010039 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
10040 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
10041 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
10042 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
10043
Jesse Barnes79e53942008-11-07 14:24:08 -080010044 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -080010045}
10046
Carl Worth08d7b3d2009-04-29 14:43:54 -070010047int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000010048 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070010049{
Carl Worth08d7b3d2009-04-29 14:43:54 -070010050 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +020010051 struct drm_mode_object *drmmode_obj;
10052 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010053
Daniel Vetter1cff8f62012-04-24 09:55:08 +020010054 if (!drm_core_check_feature(dev, DRIVER_MODESET))
10055 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010056
Daniel Vetterc05422d2009-08-11 16:05:30 +020010057 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
10058 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -070010059
Daniel Vetterc05422d2009-08-11 16:05:30 +020010060 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070010061 DRM_ERROR("no such CRTC id\n");
10062 return -EINVAL;
10063 }
10064
Daniel Vetterc05422d2009-08-11 16:05:30 +020010065 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
10066 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010067
Daniel Vetterc05422d2009-08-11 16:05:30 +020010068 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010069}
10070
Daniel Vetter66a92782012-07-12 20:08:18 +020010071static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080010072{
Daniel Vetter66a92782012-07-12 20:08:18 +020010073 struct drm_device *dev = encoder->base.dev;
10074 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010075 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010076 int entry = 0;
10077
Daniel Vetter66a92782012-07-12 20:08:18 +020010078 list_for_each_entry(source_encoder,
10079 &dev->mode_config.encoder_list, base.head) {
10080
10081 if (encoder == source_encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080010082 index_mask |= (1 << entry);
Daniel Vetter66a92782012-07-12 20:08:18 +020010083
10084 /* Intel hw has only one MUX where enocoders could be cloned. */
10085 if (encoder->cloneable && source_encoder->cloneable)
10086 index_mask |= (1 << entry);
10087
Jesse Barnes79e53942008-11-07 14:24:08 -080010088 entry++;
10089 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010010090
Jesse Barnes79e53942008-11-07 14:24:08 -080010091 return index_mask;
10092}
10093
Chris Wilson4d302442010-12-14 19:21:29 +000010094static bool has_edp_a(struct drm_device *dev)
10095{
10096 struct drm_i915_private *dev_priv = dev->dev_private;
10097
10098 if (!IS_MOBILE(dev))
10099 return false;
10100
10101 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
10102 return false;
10103
10104 if (IS_GEN5(dev) &&
10105 (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
10106 return false;
10107
10108 return true;
10109}
10110
Jesse Barnes79e53942008-11-07 14:24:08 -080010111static void intel_setup_outputs(struct drm_device *dev)
10112{
Eric Anholt725e30a2009-01-22 13:01:02 -080010113 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010010114 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010115 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010116
Daniel Vetterc9093352013-06-06 22:22:47 +020010117 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080010118
Paulo Zanonic40c0f52013-04-12 18:16:53 -030010119 if (!IS_ULT(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020010120 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010121
Paulo Zanoniaffa9352012-11-23 15:30:39 -020010122 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030010123 int found;
10124
10125 /* Haswell uses DDI functions to detect digital outputs */
10126 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
10127 /* DDI A only supports eDP */
10128 if (found)
10129 intel_ddi_init(dev, PORT_A);
10130
10131 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
10132 * register */
10133 found = I915_READ(SFUSE_STRAP);
10134
10135 if (found & SFUSE_STRAP_DDIB_DETECTED)
10136 intel_ddi_init(dev, PORT_B);
10137 if (found & SFUSE_STRAP_DDIC_DETECTED)
10138 intel_ddi_init(dev, PORT_C);
10139 if (found & SFUSE_STRAP_DDID_DETECTED)
10140 intel_ddi_init(dev, PORT_D);
10141 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010142 int found;
Daniel Vetter270b3042012-10-27 15:52:05 +020010143 dpd_is_edp = intel_dpd_is_edp(dev);
10144
10145 if (has_edp_a(dev))
10146 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010147
Paulo Zanonidc0fa712013-02-19 16:21:46 -030010148 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080010149 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010010150 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010151 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030010152 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080010153 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010154 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010155 }
10156
Paulo Zanonidc0fa712013-02-19 16:21:46 -030010157 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030010158 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010159
Paulo Zanonidc0fa712013-02-19 16:21:46 -030010160 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030010161 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010162
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080010163 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010164 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080010165
Daniel Vetter270b3042012-10-27 15:52:05 +020010166 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010167 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070010168 } else if (IS_VALLEYVIEW(dev)) {
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030010169 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
10170 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
10171 PORT_B);
10172 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
10173 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
10174 }
10175
Jesse Barnes6f6005a2013-08-09 09:34:35 -070010176 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED) {
10177 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
10178 PORT_C);
10179 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
10180 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C,
10181 PORT_C);
10182 }
Gajanan Bhat19c03922012-09-27 19:13:07 +053010183
Jani Nikula3cfca972013-08-27 15:12:26 +030010184 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +080010185 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080010186 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080010187
Paulo Zanonie2debe92013-02-18 19:00:27 -030010188 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010189 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030010190 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010191 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
10192 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030010193 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010194 }
Ma Ling27185ae2009-08-24 13:50:23 +080010195
Imre Deake7281ea2013-05-08 13:14:08 +030010196 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010197 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080010198 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040010199
10200 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040010201
Paulo Zanonie2debe92013-02-18 19:00:27 -030010202 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010203 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030010204 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010205 }
Ma Ling27185ae2009-08-24 13:50:23 +080010206
Paulo Zanonie2debe92013-02-18 19:00:27 -030010207 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080010208
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010209 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
10210 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030010211 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010212 }
Imre Deake7281ea2013-05-08 13:14:08 +030010213 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010214 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080010215 }
Ma Ling27185ae2009-08-24 13:50:23 +080010216
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010217 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030010218 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010219 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070010220 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080010221 intel_dvo_init(dev);
10222
Zhenyu Wang103a1962009-11-27 11:44:36 +080010223 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080010224 intel_tv_init(dev);
10225
Chris Wilson4ef69c72010-09-09 15:14:28 +010010226 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10227 encoder->base.possible_crtcs = encoder->crtc_mask;
10228 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020010229 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080010230 }
Chris Wilson47356eb2011-01-11 17:06:04 +000010231
Paulo Zanonidde86e22012-12-01 12:04:25 -020010232 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020010233
10234 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080010235}
10236
Chris Wilsonddfe1562013-08-06 17:43:07 +010010237void intel_framebuffer_fini(struct intel_framebuffer *fb)
10238{
10239 drm_framebuffer_cleanup(&fb->base);
Daniel Vetter80075d42013-10-09 21:23:52 +020010240 WARN_ON(!fb->obj->framebuffer_references--);
Chris Wilsonddfe1562013-08-06 17:43:07 +010010241 drm_gem_object_unreference_unlocked(&fb->obj->base);
10242}
10243
Jesse Barnes79e53942008-11-07 14:24:08 -080010244static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
10245{
10246 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080010247
Chris Wilsonddfe1562013-08-06 17:43:07 +010010248 intel_framebuffer_fini(intel_fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080010249 kfree(intel_fb);
10250}
10251
10252static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000010253 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080010254 unsigned int *handle)
10255{
10256 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000010257 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080010258
Chris Wilson05394f32010-11-08 19:18:58 +000010259 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080010260}
10261
10262static const struct drm_framebuffer_funcs intel_fb_funcs = {
10263 .destroy = intel_user_framebuffer_destroy,
10264 .create_handle = intel_user_framebuffer_create_handle,
10265};
10266
Dave Airlie38651672010-03-30 05:34:13 +000010267int intel_framebuffer_init(struct drm_device *dev,
10268 struct intel_framebuffer *intel_fb,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010269 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilson05394f32010-11-08 19:18:58 +000010270 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080010271{
Daniel Vetter53155c02013-10-09 21:55:33 +020010272 int aligned_height, tile_height;
Chris Wilsona35cdaa2013-06-25 17:26:45 +010010273 int pitch_limit;
Jesse Barnes79e53942008-11-07 14:24:08 -080010274 int ret;
10275
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010276 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
10277
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010278 if (obj->tiling_mode == I915_TILING_Y) {
10279 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +010010280 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010281 }
Chris Wilson57cd6502010-08-08 12:34:44 +010010282
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010283 if (mode_cmd->pitches[0] & 63) {
10284 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
10285 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010010286 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010287 }
Chris Wilson57cd6502010-08-08 12:34:44 +010010288
Chris Wilsona35cdaa2013-06-25 17:26:45 +010010289 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
10290 pitch_limit = 32*1024;
10291 } else if (INTEL_INFO(dev)->gen >= 4) {
10292 if (obj->tiling_mode)
10293 pitch_limit = 16*1024;
10294 else
10295 pitch_limit = 32*1024;
10296 } else if (INTEL_INFO(dev)->gen >= 3) {
10297 if (obj->tiling_mode)
10298 pitch_limit = 8*1024;
10299 else
10300 pitch_limit = 16*1024;
10301 } else
10302 /* XXX DSPC is limited to 4k tiled */
10303 pitch_limit = 8*1024;
10304
10305 if (mode_cmd->pitches[0] > pitch_limit) {
10306 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
10307 obj->tiling_mode ? "tiled" : "linear",
10308 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010309 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010310 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010311
10312 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010313 mode_cmd->pitches[0] != obj->stride) {
10314 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
10315 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010316 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010317 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010318
Ville Syrjälä57779d02012-10-31 17:50:14 +020010319 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010320 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020010321 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020010322 case DRM_FORMAT_RGB565:
10323 case DRM_FORMAT_XRGB8888:
10324 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020010325 break;
10326 case DRM_FORMAT_XRGB1555:
10327 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010328 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010329 DRM_DEBUG("unsupported pixel format: %s\n",
10330 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020010331 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010332 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020010333 break;
10334 case DRM_FORMAT_XBGR8888:
10335 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020010336 case DRM_FORMAT_XRGB2101010:
10337 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020010338 case DRM_FORMAT_XBGR2101010:
10339 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010340 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010341 DRM_DEBUG("unsupported pixel format: %s\n",
10342 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020010343 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010344 }
Jesse Barnesb5626742011-06-24 12:19:27 -070010345 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020010346 case DRM_FORMAT_YUYV:
10347 case DRM_FORMAT_UYVY:
10348 case DRM_FORMAT_YVYU:
10349 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010350 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010351 DRM_DEBUG("unsupported pixel format: %s\n",
10352 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020010353 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010354 }
Chris Wilson57cd6502010-08-08 12:34:44 +010010355 break;
10356 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010357 DRM_DEBUG("unsupported pixel format: %s\n",
10358 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010010359 return -EINVAL;
10360 }
10361
Ville Syrjälä90f9a332012-10-31 17:50:19 +020010362 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
10363 if (mode_cmd->offsets[0] != 0)
10364 return -EINVAL;
10365
Daniel Vetter53155c02013-10-09 21:55:33 +020010366 tile_height = IS_GEN2(dev) ? 16 : 8;
10367 aligned_height = ALIGN(mode_cmd->height,
10368 obj->tiling_mode ? tile_height : 1);
10369 /* FIXME drm helper for size checks (especially planar formats)? */
10370 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
10371 return -EINVAL;
10372
Daniel Vetterc7d73f62012-12-13 23:38:38 +010010373 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
10374 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020010375 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010010376
Jesse Barnes79e53942008-11-07 14:24:08 -080010377 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
10378 if (ret) {
10379 DRM_ERROR("framebuffer init failed %d\n", ret);
10380 return ret;
10381 }
10382
Jesse Barnes79e53942008-11-07 14:24:08 -080010383 return 0;
10384}
10385
Jesse Barnes79e53942008-11-07 14:24:08 -080010386static struct drm_framebuffer *
10387intel_user_framebuffer_create(struct drm_device *dev,
10388 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010389 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080010390{
Chris Wilson05394f32010-11-08 19:18:58 +000010391 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080010392
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010393 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
10394 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000010395 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010010396 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080010397
Chris Wilsond2dff872011-04-19 08:36:26 +010010398 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080010399}
10400
Daniel Vetter4520f532013-10-09 09:18:51 +020010401#ifndef CONFIG_DRM_I915_FBDEV
Daniel Vetter0632fef2013-10-08 17:44:49 +020010402static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020010403{
10404}
10405#endif
10406
Jesse Barnes79e53942008-11-07 14:24:08 -080010407static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080010408 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020010409 .output_poll_changed = intel_fbdev_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -080010410};
10411
Jesse Barnese70236a2009-09-21 10:42:27 -070010412/* Set up chip specific display functions */
10413static void intel_init_display(struct drm_device *dev)
10414{
10415 struct drm_i915_private *dev_priv = dev->dev_private;
10416
Daniel Vetteree9300b2013-06-03 22:40:22 +020010417 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
10418 dev_priv->display.find_dpll = g4x_find_best_dpll;
10419 else if (IS_VALLEYVIEW(dev))
10420 dev_priv->display.find_dpll = vlv_find_best_dpll;
10421 else if (IS_PINEVIEW(dev))
10422 dev_priv->display.find_dpll = pnv_find_best_dpll;
10423 else
10424 dev_priv->display.find_dpll = i9xx_find_best_dpll;
10425
Paulo Zanoniaffa9352012-11-23 15:30:39 -020010426 if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010427 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030010428 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020010429 dev_priv->display.crtc_enable = haswell_crtc_enable;
10430 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni6441ab52012-10-05 12:05:58 -030010431 dev_priv->display.off = haswell_crtc_off;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030010432 dev_priv->display.update_plane = ironlake_update_plane;
10433 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010434 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070010435 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020010436 dev_priv->display.crtc_enable = ironlake_crtc_enable;
10437 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010438 dev_priv->display.off = ironlake_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -070010439 dev_priv->display.update_plane = ironlake_update_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070010440 } else if (IS_VALLEYVIEW(dev)) {
10441 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
10442 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
10443 dev_priv->display.crtc_enable = valleyview_crtc_enable;
10444 dev_priv->display.crtc_disable = i9xx_crtc_disable;
10445 dev_priv->display.off = i9xx_crtc_off;
10446 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070010447 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010448 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070010449 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020010450 dev_priv->display.crtc_enable = i9xx_crtc_enable;
10451 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010452 dev_priv->display.off = i9xx_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -070010453 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070010454 }
Jesse Barnese70236a2009-09-21 10:42:27 -070010455
Jesse Barnese70236a2009-09-21 10:42:27 -070010456 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070010457 if (IS_VALLEYVIEW(dev))
10458 dev_priv->display.get_display_clock_speed =
10459 valleyview_get_display_clock_speed;
10460 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -070010461 dev_priv->display.get_display_clock_speed =
10462 i945_get_display_clock_speed;
10463 else if (IS_I915G(dev))
10464 dev_priv->display.get_display_clock_speed =
10465 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020010466 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070010467 dev_priv->display.get_display_clock_speed =
10468 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020010469 else if (IS_PINEVIEW(dev))
10470 dev_priv->display.get_display_clock_speed =
10471 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070010472 else if (IS_I915GM(dev))
10473 dev_priv->display.get_display_clock_speed =
10474 i915gm_get_display_clock_speed;
10475 else if (IS_I865G(dev))
10476 dev_priv->display.get_display_clock_speed =
10477 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020010478 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070010479 dev_priv->display.get_display_clock_speed =
10480 i855_get_display_clock_speed;
10481 else /* 852, 830 */
10482 dev_priv->display.get_display_clock_speed =
10483 i830_get_display_clock_speed;
10484
Zhenyu Wang7f8a8562010-04-01 13:07:53 +080010485 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +010010486 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070010487 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080010488 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +080010489 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070010490 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080010491 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnes357555c2011-04-28 15:09:55 -070010492 } else if (IS_IVYBRIDGE(dev)) {
10493 /* FIXME: detect B0+ stepping and use auto training */
10494 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080010495 dev_priv->display.write_eld = ironlake_write_eld;
Daniel Vetter01a415f2012-10-27 15:58:40 +020010496 dev_priv->display.modeset_global_resources =
10497 ivb_modeset_global_resources;
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -030010498 } else if (IS_HASWELL(dev)) {
10499 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Wang Xingchao83358c852012-08-16 22:43:37 +080010500 dev_priv->display.write_eld = haswell_write_eld;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -020010501 dev_priv->display.modeset_global_resources =
10502 haswell_modeset_global_resources;
Paulo Zanonia0e63c22012-12-06 11:12:39 -020010503 }
Jesse Barnes6067aae2011-04-28 15:04:31 -070010504 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +080010505 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnes30a970c2013-11-04 13:48:12 -080010506 } else if (IS_VALLEYVIEW(dev)) {
10507 dev_priv->display.modeset_global_resources =
10508 valleyview_modeset_global_resources;
Jesse Barnese70236a2009-09-21 10:42:27 -070010509 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010510
10511 /* Default just returns -ENODEV to indicate unsupported */
10512 dev_priv->display.queue_flip = intel_default_queue_flip;
10513
10514 switch (INTEL_INFO(dev)->gen) {
10515 case 2:
10516 dev_priv->display.queue_flip = intel_gen2_queue_flip;
10517 break;
10518
10519 case 3:
10520 dev_priv->display.queue_flip = intel_gen3_queue_flip;
10521 break;
10522
10523 case 4:
10524 case 5:
10525 dev_priv->display.queue_flip = intel_gen4_queue_flip;
10526 break;
10527
10528 case 6:
10529 dev_priv->display.queue_flip = intel_gen6_queue_flip;
10530 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010531 case 7:
10532 dev_priv->display.queue_flip = intel_gen7_queue_flip;
10533 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010534 }
Jesse Barnese70236a2009-09-21 10:42:27 -070010535}
10536
Jesse Barnesb690e962010-07-19 13:53:12 -070010537/*
10538 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
10539 * resume, or other times. This quirk makes sure that's the case for
10540 * affected systems.
10541 */
Akshay Joshi0206e352011-08-16 15:34:10 -040010542static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070010543{
10544 struct drm_i915_private *dev_priv = dev->dev_private;
10545
10546 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020010547 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070010548}
10549
Keith Packard435793d2011-07-12 14:56:22 -070010550/*
10551 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
10552 */
10553static void quirk_ssc_force_disable(struct drm_device *dev)
10554{
10555 struct drm_i915_private *dev_priv = dev->dev_private;
10556 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020010557 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070010558}
10559
Carsten Emde4dca20e2012-03-15 15:56:26 +010010560/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010010561 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
10562 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010010563 */
10564static void quirk_invert_brightness(struct drm_device *dev)
10565{
10566 struct drm_i915_private *dev_priv = dev->dev_private;
10567 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020010568 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070010569}
10570
Kamal Mostafae85843b2013-07-19 15:02:01 -070010571/*
10572 * Some machines (Dell XPS13) suffer broken backlight controls if
10573 * BLM_PCH_PWM_ENABLE is set.
10574 */
10575static void quirk_no_pcm_pwm_enable(struct drm_device *dev)
10576{
10577 struct drm_i915_private *dev_priv = dev->dev_private;
10578 dev_priv->quirks |= QUIRK_NO_PCH_PWM_ENABLE;
10579 DRM_INFO("applying no-PCH_PWM_ENABLE quirk\n");
10580}
10581
Jesse Barnesb690e962010-07-19 13:53:12 -070010582struct intel_quirk {
10583 int device;
10584 int subsystem_vendor;
10585 int subsystem_device;
10586 void (*hook)(struct drm_device *dev);
10587};
10588
Egbert Eich5f85f172012-10-14 15:46:38 +020010589/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
10590struct intel_dmi_quirk {
10591 void (*hook)(struct drm_device *dev);
10592 const struct dmi_system_id (*dmi_id_list)[];
10593};
10594
10595static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
10596{
10597 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
10598 return 1;
10599}
10600
10601static const struct intel_dmi_quirk intel_dmi_quirks[] = {
10602 {
10603 .dmi_id_list = &(const struct dmi_system_id[]) {
10604 {
10605 .callback = intel_dmi_reverse_brightness,
10606 .ident = "NCR Corporation",
10607 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
10608 DMI_MATCH(DMI_PRODUCT_NAME, ""),
10609 },
10610 },
10611 { } /* terminating entry */
10612 },
10613 .hook = quirk_invert_brightness,
10614 },
10615};
10616
Ben Widawskyc43b5632012-04-16 14:07:40 -070010617static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070010618 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -040010619 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -070010620
Jesse Barnesb690e962010-07-19 13:53:12 -070010621 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
10622 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
10623
Jesse Barnesb690e962010-07-19 13:53:12 -070010624 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
10625 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
10626
Chris Wilsona4945f92013-10-08 11:16:59 +010010627 /* 830 needs to leave pipe A & dpll A up */
Daniel Vetterdcdaed62012-08-12 21:19:34 +020010628 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -070010629
10630 /* Lenovo U160 cannot use SSC on LVDS */
10631 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020010632
10633 /* Sony Vaio Y cannot use SSC on LVDS */
10634 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010010635
Jani Nikulaee1452d2013-09-20 15:05:30 +030010636 /*
10637 * All GM45 Acer (and its brands eMachines and Packard Bell) laptops
10638 * seem to use inverted backlight PWM.
10639 */
10640 { 0x2a42, 0x1025, PCI_ANY_ID, quirk_invert_brightness },
Kamal Mostafae85843b2013-07-19 15:02:01 -070010641
10642 /* Dell XPS13 HD Sandy Bridge */
10643 { 0x0116, 0x1028, 0x052e, quirk_no_pcm_pwm_enable },
10644 /* Dell XPS13 HD and XPS13 FHD Ivy Bridge */
10645 { 0x0166, 0x1028, 0x058b, quirk_no_pcm_pwm_enable },
Jesse Barnesb690e962010-07-19 13:53:12 -070010646};
10647
10648static void intel_init_quirks(struct drm_device *dev)
10649{
10650 struct pci_dev *d = dev->pdev;
10651 int i;
10652
10653 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
10654 struct intel_quirk *q = &intel_quirks[i];
10655
10656 if (d->device == q->device &&
10657 (d->subsystem_vendor == q->subsystem_vendor ||
10658 q->subsystem_vendor == PCI_ANY_ID) &&
10659 (d->subsystem_device == q->subsystem_device ||
10660 q->subsystem_device == PCI_ANY_ID))
10661 q->hook(dev);
10662 }
Egbert Eich5f85f172012-10-14 15:46:38 +020010663 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
10664 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
10665 intel_dmi_quirks[i].hook(dev);
10666 }
Jesse Barnesb690e962010-07-19 13:53:12 -070010667}
10668
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010669/* Disable the VGA plane that we never use */
10670static void i915_disable_vga(struct drm_device *dev)
10671{
10672 struct drm_i915_private *dev_priv = dev->dev_private;
10673 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020010674 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010675
10676 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070010677 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010678 sr1 = inb(VGA_SR_DATA);
10679 outb(sr1 | 1<<5, VGA_SR_DATA);
10680 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
10681 udelay(300);
10682
10683 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
10684 POSTING_READ(vga_reg);
10685}
10686
Daniel Vetterf8175862012-04-10 15:50:11 +020010687void intel_modeset_init_hw(struct drm_device *dev)
10688{
Jesse Barnesf6071162013-10-01 10:41:38 -070010689 struct drm_i915_private *dev_priv = dev->dev_private;
10690
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030010691 intel_prepare_ddi(dev);
10692
Daniel Vetterf8175862012-04-10 15:50:11 +020010693 intel_init_clock_gating(dev);
10694
Jesse Barnesf6071162013-10-01 10:41:38 -070010695 /* Enable the CRI clock source so we can get at the display */
10696 if (IS_VALLEYVIEW(dev))
10697 I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) |
10698 DPLL_INTEGRATED_CRI_CLK_VLV);
10699
Jesse Barnes40e9cf62013-10-03 11:35:46 -070010700 intel_init_dpio(dev);
10701
Daniel Vetter79f5b2c2012-06-24 16:42:33 +020010702 mutex_lock(&dev->struct_mutex);
Daniel Vetter8090c6b2012-06-24 16:42:32 +020010703 intel_enable_gt_powersave(dev);
Daniel Vetter79f5b2c2012-06-24 16:42:33 +020010704 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf8175862012-04-10 15:50:11 +020010705}
10706
Imre Deak7d708ee2013-04-17 14:04:50 +030010707void intel_modeset_suspend_hw(struct drm_device *dev)
10708{
10709 intel_suspend_hw(dev);
10710}
10711
Jesse Barnes79e53942008-11-07 14:24:08 -080010712void intel_modeset_init(struct drm_device *dev)
10713{
Jesse Barnes652c3932009-08-17 13:31:43 -070010714 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7f1f3852013-04-02 11:22:20 -070010715 int i, j, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080010716
10717 drm_mode_config_init(dev);
10718
10719 dev->mode_config.min_width = 0;
10720 dev->mode_config.min_height = 0;
10721
Dave Airlie019d96c2011-09-29 16:20:42 +010010722 dev->mode_config.preferred_depth = 24;
10723 dev->mode_config.prefer_shadow = 1;
10724
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020010725 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080010726
Jesse Barnesb690e962010-07-19 13:53:12 -070010727 intel_init_quirks(dev);
10728
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030010729 intel_init_pm(dev);
10730
Ben Widawskye3c74752013-04-05 13:12:39 -070010731 if (INTEL_INFO(dev)->num_pipes == 0)
10732 return;
10733
Jesse Barnese70236a2009-09-21 10:42:27 -070010734 intel_init_display(dev);
10735
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010736 if (IS_GEN2(dev)) {
10737 dev->mode_config.max_width = 2048;
10738 dev->mode_config.max_height = 2048;
10739 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070010740 dev->mode_config.max_width = 4096;
10741 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080010742 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010743 dev->mode_config.max_width = 8192;
10744 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080010745 }
Ben Widawsky5d4545a2013-01-17 12:45:15 -080010746 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080010747
Zhao Yakui28c97732009-10-09 11:39:41 +080010748 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070010749 INTEL_INFO(dev)->num_pipes,
10750 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080010751
Damien Lespiau08e2a7d2013-07-11 20:10:54 +010010752 for_each_pipe(i) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010753 intel_crtc_init(dev, i);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070010754 for (j = 0; j < dev_priv->num_plane; j++) {
10755 ret = intel_plane_init(dev, i, j);
10756 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030010757 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
10758 pipe_name(i), sprite_name(i, j), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070010759 }
Jesse Barnes79e53942008-11-07 14:24:08 -080010760 }
10761
Paulo Zanoni79f689a2012-10-05 12:05:52 -030010762 intel_cpu_pll_init(dev);
Daniel Vettere72f9fb2013-06-05 13:34:06 +020010763 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010764
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010765 /* Just disable it once at startup */
10766 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080010767 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000010768
10769 /* Just in case the BIOS is doing something questionable. */
10770 intel_disable_fbc(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010010771}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080010772
Daniel Vetter24929352012-07-02 20:28:59 +020010773static void
10774intel_connector_break_all_links(struct intel_connector *connector)
10775{
10776 connector->base.dpms = DRM_MODE_DPMS_OFF;
10777 connector->base.encoder = NULL;
10778 connector->encoder->connectors_active = false;
10779 connector->encoder->base.crtc = NULL;
10780}
10781
Daniel Vetter7fad7982012-07-04 17:51:47 +020010782static void intel_enable_pipe_a(struct drm_device *dev)
10783{
10784 struct intel_connector *connector;
10785 struct drm_connector *crt = NULL;
10786 struct intel_load_detect_pipe load_detect_temp;
10787
10788 /* We can't just switch on the pipe A, we need to set things up with a
10789 * proper mode and output configuration. As a gross hack, enable pipe A
10790 * by enabling the load detect pipe once. */
10791 list_for_each_entry(connector,
10792 &dev->mode_config.connector_list,
10793 base.head) {
10794 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
10795 crt = &connector->base;
10796 break;
10797 }
10798 }
10799
10800 if (!crt)
10801 return;
10802
10803 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
10804 intel_release_load_detect_pipe(crt, &load_detect_temp);
10805
10806
10807}
10808
Daniel Vetterfa555832012-10-10 23:14:00 +020010809static bool
10810intel_check_plane_mapping(struct intel_crtc *crtc)
10811{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070010812 struct drm_device *dev = crtc->base.dev;
10813 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020010814 u32 reg, val;
10815
Ben Widawsky7eb552a2013-03-13 14:05:41 -070010816 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020010817 return true;
10818
10819 reg = DSPCNTR(!crtc->plane);
10820 val = I915_READ(reg);
10821
10822 if ((val & DISPLAY_PLANE_ENABLE) &&
10823 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
10824 return false;
10825
10826 return true;
10827}
10828
Daniel Vetter24929352012-07-02 20:28:59 +020010829static void intel_sanitize_crtc(struct intel_crtc *crtc)
10830{
10831 struct drm_device *dev = crtc->base.dev;
10832 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020010833 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020010834
Daniel Vetter24929352012-07-02 20:28:59 +020010835 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter3b117c82013-04-17 20:15:07 +020010836 reg = PIPECONF(crtc->config.cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020010837 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
10838
10839 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020010840 * disable the crtc (and hence change the state) if it is wrong. Note
10841 * that gen4+ has a fixed plane -> pipe mapping. */
10842 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020010843 struct intel_connector *connector;
10844 bool plane;
10845
Daniel Vetter24929352012-07-02 20:28:59 +020010846 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
10847 crtc->base.base.id);
10848
10849 /* Pipe has the wrong plane attached and the plane is active.
10850 * Temporarily change the plane mapping and disable everything
10851 * ... */
10852 plane = crtc->plane;
10853 crtc->plane = !plane;
10854 dev_priv->display.crtc_disable(&crtc->base);
10855 crtc->plane = plane;
10856
10857 /* ... and break all links. */
10858 list_for_each_entry(connector, &dev->mode_config.connector_list,
10859 base.head) {
10860 if (connector->encoder->base.crtc != &crtc->base)
10861 continue;
10862
10863 intel_connector_break_all_links(connector);
10864 }
10865
10866 WARN_ON(crtc->active);
10867 crtc->base.enabled = false;
10868 }
Daniel Vetter24929352012-07-02 20:28:59 +020010869
Daniel Vetter7fad7982012-07-04 17:51:47 +020010870 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
10871 crtc->pipe == PIPE_A && !crtc->active) {
10872 /* BIOS forgot to enable pipe A, this mostly happens after
10873 * resume. Force-enable the pipe to fix this, the update_dpms
10874 * call below we restore the pipe to the right state, but leave
10875 * the required bits on. */
10876 intel_enable_pipe_a(dev);
10877 }
10878
Daniel Vetter24929352012-07-02 20:28:59 +020010879 /* Adjust the state of the output pipe according to whether we
10880 * have active connectors/encoders. */
10881 intel_crtc_update_dpms(&crtc->base);
10882
10883 if (crtc->active != crtc->base.enabled) {
10884 struct intel_encoder *encoder;
10885
10886 /* This can happen either due to bugs in the get_hw_state
10887 * functions or because the pipe is force-enabled due to the
10888 * pipe A quirk. */
10889 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
10890 crtc->base.base.id,
10891 crtc->base.enabled ? "enabled" : "disabled",
10892 crtc->active ? "enabled" : "disabled");
10893
10894 crtc->base.enabled = crtc->active;
10895
10896 /* Because we only establish the connector -> encoder ->
10897 * crtc links if something is active, this means the
10898 * crtc is now deactivated. Break the links. connector
10899 * -> encoder links are only establish when things are
10900 * actually up, hence no need to break them. */
10901 WARN_ON(crtc->active);
10902
10903 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
10904 WARN_ON(encoder->connectors_active);
10905 encoder->base.crtc = NULL;
10906 }
10907 }
10908}
10909
10910static void intel_sanitize_encoder(struct intel_encoder *encoder)
10911{
10912 struct intel_connector *connector;
10913 struct drm_device *dev = encoder->base.dev;
10914
10915 /* We need to check both for a crtc link (meaning that the
10916 * encoder is active and trying to read from a pipe) and the
10917 * pipe itself being active. */
10918 bool has_active_crtc = encoder->base.crtc &&
10919 to_intel_crtc(encoder->base.crtc)->active;
10920
10921 if (encoder->connectors_active && !has_active_crtc) {
10922 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
10923 encoder->base.base.id,
10924 drm_get_encoder_name(&encoder->base));
10925
10926 /* Connector is active, but has no active pipe. This is
10927 * fallout from our resume register restoring. Disable
10928 * the encoder manually again. */
10929 if (encoder->base.crtc) {
10930 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
10931 encoder->base.base.id,
10932 drm_get_encoder_name(&encoder->base));
10933 encoder->disable(encoder);
10934 }
10935
10936 /* Inconsistent output/port/pipe state happens presumably due to
10937 * a bug in one of the get_hw_state functions. Or someplace else
10938 * in our code, like the register restore mess on resume. Clamp
10939 * things to off as a safer default. */
10940 list_for_each_entry(connector,
10941 &dev->mode_config.connector_list,
10942 base.head) {
10943 if (connector->encoder != encoder)
10944 continue;
10945
10946 intel_connector_break_all_links(connector);
10947 }
10948 }
10949 /* Enabled encoders without active connectors will be fixed in
10950 * the crtc fixup. */
10951}
10952
Daniel Vetter44cec742013-01-25 17:53:21 +010010953void i915_redisable_vga(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010010954{
10955 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020010956 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010010957
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030010958 /* This function can be called both from intel_modeset_setup_hw_state or
10959 * at a very early point in our resume sequence, where the power well
10960 * structures are not yet restored. Since this function is at a very
10961 * paranoid "someone might have enabled VGA while we were not looking"
10962 * level, just check if the power well is enabled instead of trying to
10963 * follow the "don't touch the power well if we don't need it" policy
10964 * the rest of the driver uses. */
10965 if (HAS_POWER_WELL(dev) &&
Paulo Zanoni6aedd1f2013-08-02 16:22:25 -030010966 (I915_READ(HSW_PWR_WELL_DRIVER) & HSW_PWR_WELL_STATE_ENABLED) == 0)
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030010967 return;
10968
Ville Syrjäläe1553fa2013-10-04 20:32:25 +030010969 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010010970 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
Ville Syrjälä209d5212013-01-25 21:44:48 +020010971 i915_disable_vga(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010010972 }
10973}
10974
Daniel Vetter30e984d2013-06-05 13:34:17 +020010975static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020010976{
10977 struct drm_i915_private *dev_priv = dev->dev_private;
10978 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020010979 struct intel_crtc *crtc;
10980 struct intel_encoder *encoder;
10981 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020010982 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020010983
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010984 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
10985 base.head) {
Daniel Vetter88adfff2013-03-28 10:42:01 +010010986 memset(&crtc->config, 0, sizeof(crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020010987
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010988 crtc->active = dev_priv->display.get_pipe_config(crtc,
10989 &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020010990
10991 crtc->base.enabled = crtc->active;
Ville Syrjälä4c445e02013-10-09 17:24:58 +030010992 crtc->primary_enabled = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020010993
10994 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
10995 crtc->base.base.id,
10996 crtc->active ? "enabled" : "disabled");
10997 }
10998
Daniel Vetter53589012013-06-05 13:34:16 +020010999 /* FIXME: Smash this into the new shared dpll infrastructure. */
Paulo Zanoniaffa9352012-11-23 15:30:39 -020011000 if (HAS_DDI(dev))
Paulo Zanoni6441ab52012-10-05 12:05:58 -030011001 intel_ddi_setup_hw_pll_state(dev);
11002
Daniel Vetter53589012013-06-05 13:34:16 +020011003 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
11004 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
11005
11006 pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
11007 pll->active = 0;
11008 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11009 base.head) {
11010 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
11011 pll->active++;
11012 }
11013 pll->refcount = pll->active;
11014
Daniel Vetter35c95372013-07-17 06:55:04 +020011015 DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n",
11016 pll->name, pll->refcount, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020011017 }
11018
Daniel Vetter24929352012-07-02 20:28:59 +020011019 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
11020 base.head) {
11021 pipe = 0;
11022
11023 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070011024 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
11025 encoder->base.crtc = &crtc->base;
Jesse Barnes510d5f22013-07-01 15:50:17 -070011026 if (encoder->get_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -070011027 encoder->get_config(encoder, &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020011028 } else {
11029 encoder->base.crtc = NULL;
11030 }
11031
11032 encoder->connectors_active = false;
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010011033 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020011034 encoder->base.base.id,
11035 drm_get_encoder_name(&encoder->base),
11036 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010011037 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020011038 }
11039
11040 list_for_each_entry(connector, &dev->mode_config.connector_list,
11041 base.head) {
11042 if (connector->get_hw_state(connector)) {
11043 connector->base.dpms = DRM_MODE_DPMS_ON;
11044 connector->encoder->connectors_active = true;
11045 connector->base.encoder = &connector->encoder->base;
11046 } else {
11047 connector->base.dpms = DRM_MODE_DPMS_OFF;
11048 connector->base.encoder = NULL;
11049 }
11050 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
11051 connector->base.base.id,
11052 drm_get_connector_name(&connector->base),
11053 connector->base.encoder ? "enabled" : "disabled");
11054 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020011055}
11056
11057/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
11058 * and i915 state tracking structures. */
11059void intel_modeset_setup_hw_state(struct drm_device *dev,
11060 bool force_restore)
11061{
11062 struct drm_i915_private *dev_priv = dev->dev_private;
11063 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020011064 struct intel_crtc *crtc;
11065 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020011066 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020011067
11068 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020011069
Jesse Barnesbabea612013-06-26 18:57:38 +030011070 /*
11071 * Now that we have the config, copy it to each CRTC struct
11072 * Note that this could go away if we move to using crtc_config
11073 * checking everywhere.
11074 */
11075 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11076 base.head) {
11077 if (crtc->active && i915_fastboot) {
11078 intel_crtc_mode_from_pipe_config(crtc, &crtc->config);
11079
11080 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
11081 crtc->base.base.id);
11082 drm_mode_debug_printmodeline(&crtc->base.mode);
11083 }
11084 }
11085
Daniel Vetter24929352012-07-02 20:28:59 +020011086 /* HW state is read out, now we need to sanitize this mess. */
11087 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
11088 base.head) {
11089 intel_sanitize_encoder(encoder);
11090 }
11091
11092 for_each_pipe(pipe) {
11093 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
11094 intel_sanitize_crtc(crtc);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011095 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020011096 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011097
Daniel Vetter35c95372013-07-17 06:55:04 +020011098 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
11099 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
11100
11101 if (!pll->on || pll->active)
11102 continue;
11103
11104 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
11105
11106 pll->disable(dev_priv, pll);
11107 pll->on = false;
11108 }
11109
Ville Syrjälä243e6a42013-10-14 14:55:24 +030011110 if (IS_HASWELL(dev))
11111 ilk_wm_get_hw_state(dev);
11112
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010011113 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030011114 i915_redisable_vga(dev);
11115
Daniel Vetterf30da182013-04-11 20:22:50 +020011116 /*
11117 * We need to use raw interfaces for restoring state to avoid
11118 * checking (bogus) intermediate states.
11119 */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010011120 for_each_pipe(pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070011121 struct drm_crtc *crtc =
11122 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020011123
11124 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
11125 crtc->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010011126 }
11127 } else {
11128 intel_modeset_update_staged_output_state(dev);
11129 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011130
11131 intel_modeset_check_state(dev);
Daniel Vetter2e938892012-10-11 20:08:24 +020011132
11133 drm_mode_config_reset(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010011134}
11135
11136void intel_modeset_gem_init(struct drm_device *dev)
11137{
Chris Wilson1833b132012-05-09 11:56:28 +010011138 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020011139
11140 intel_setup_overlay(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020011141
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010011142 intel_modeset_setup_hw_state(dev, false);
Jesse Barnes79e53942008-11-07 14:24:08 -080011143}
11144
11145void intel_modeset_cleanup(struct drm_device *dev)
11146{
Jesse Barnes652c3932009-08-17 13:31:43 -070011147 struct drm_i915_private *dev_priv = dev->dev_private;
11148 struct drm_crtc *crtc;
Paulo Zanonid9255d52013-09-26 20:05:59 -030011149 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070011150
Daniel Vetterfd0c0642013-04-24 11:13:35 +020011151 /*
11152 * Interrupts and polling as the first thing to avoid creating havoc.
11153 * Too much stuff here (turning of rps, connectors, ...) would
11154 * experience fancy races otherwise.
11155 */
11156 drm_irq_uninstall(dev);
11157 cancel_work_sync(&dev_priv->hotplug_work);
11158 /*
11159 * Due to the hpd irq storm handling the hotplug work can re-arm the
11160 * poll handlers. Hence disable polling after hpd handling is shut down.
11161 */
Keith Packardf87ea762010-10-03 19:36:26 -070011162 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020011163
Jesse Barnes652c3932009-08-17 13:31:43 -070011164 mutex_lock(&dev->struct_mutex);
11165
Jesse Barnes723bfd72010-10-07 16:01:13 -070011166 intel_unregister_dsm_handler();
11167
Jesse Barnes652c3932009-08-17 13:31:43 -070011168 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
11169 /* Skip inactive CRTCs */
11170 if (!crtc->fb)
11171 continue;
11172
Daniel Vetter3dec0092010-08-20 21:40:52 +020011173 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -070011174 }
11175
Chris Wilson973d04f2011-07-08 12:22:37 +010011176 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070011177
Daniel Vetter8090c6b2012-06-24 16:42:32 +020011178 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +000011179
Daniel Vetter930ebb42012-06-29 23:32:16 +020011180 ironlake_teardown_rc6(dev);
11181
Kristian Høgsberg69341a52009-11-11 12:19:17 -050011182 mutex_unlock(&dev->struct_mutex);
11183
Chris Wilson1630fe72011-07-08 12:22:42 +010011184 /* flush any delayed tasks or pending work */
11185 flush_scheduled_work();
11186
Jani Nikuladc652f92013-04-12 15:18:38 +030011187 /* destroy backlight, if any, before the connectors */
11188 intel_panel_destroy_backlight(dev);
11189
Paulo Zanonid9255d52013-09-26 20:05:59 -030011190 /* destroy the sysfs files before encoders/connectors */
11191 list_for_each_entry(connector, &dev->mode_config.connector_list, head)
11192 drm_sysfs_connector_remove(connector);
11193
Jesse Barnes79e53942008-11-07 14:24:08 -080011194 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010011195
11196 intel_cleanup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080011197}
11198
Dave Airlie28d52042009-09-21 14:33:58 +100011199/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080011200 * Return which encoder is currently attached for connector.
11201 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010011202struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080011203{
Chris Wilsondf0e9242010-09-09 16:20:55 +010011204 return &intel_attached_encoder(connector)->base;
11205}
Jesse Barnes79e53942008-11-07 14:24:08 -080011206
Chris Wilsondf0e9242010-09-09 16:20:55 +010011207void intel_connector_attach_encoder(struct intel_connector *connector,
11208 struct intel_encoder *encoder)
11209{
11210 connector->encoder = encoder;
11211 drm_mode_connector_attach_encoder(&connector->base,
11212 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080011213}
Dave Airlie28d52042009-09-21 14:33:58 +100011214
11215/*
11216 * set vga decode state - true == enable VGA decode
11217 */
11218int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
11219{
11220 struct drm_i915_private *dev_priv = dev->dev_private;
11221 u16 gmch_ctrl;
11222
11223 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
11224 if (state)
11225 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
11226 else
11227 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
11228 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
11229 return 0;
11230}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011231
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011232struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030011233
11234 u32 power_well_driver;
11235
Chris Wilson63b66e52013-08-08 15:12:06 +020011236 int num_transcoders;
11237
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011238 struct intel_cursor_error_state {
11239 u32 control;
11240 u32 position;
11241 u32 base;
11242 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010011243 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011244
11245 struct intel_pipe_error_state {
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011246 u32 source;
Damien Lespiau52331302012-08-15 19:23:25 +010011247 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011248
11249 struct intel_plane_error_state {
11250 u32 control;
11251 u32 stride;
11252 u32 size;
11253 u32 pos;
11254 u32 addr;
11255 u32 surface;
11256 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010011257 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020011258
11259 struct intel_transcoder_error_state {
11260 enum transcoder cpu_transcoder;
11261
11262 u32 conf;
11263
11264 u32 htotal;
11265 u32 hblank;
11266 u32 hsync;
11267 u32 vtotal;
11268 u32 vblank;
11269 u32 vsync;
11270 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011271};
11272
11273struct intel_display_error_state *
11274intel_display_capture_error_state(struct drm_device *dev)
11275{
Akshay Joshi0206e352011-08-16 15:34:10 -040011276 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011277 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020011278 int transcoders[] = {
11279 TRANSCODER_A,
11280 TRANSCODER_B,
11281 TRANSCODER_C,
11282 TRANSCODER_EDP,
11283 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011284 int i;
11285
Chris Wilson63b66e52013-08-08 15:12:06 +020011286 if (INTEL_INFO(dev)->num_pipes == 0)
11287 return NULL;
11288
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020011289 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011290 if (error == NULL)
11291 return NULL;
11292
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030011293 if (HAS_POWER_WELL(dev))
11294 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
11295
Damien Lespiau52331302012-08-15 19:23:25 +010011296 for_each_pipe(i) {
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020011297 if (!intel_display_power_enabled(dev, POWER_DOMAIN_PIPE(i)))
11298 continue;
11299
Paulo Zanonia18c4c32013-03-06 20:03:12 -030011300 if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
11301 error->cursor[i].control = I915_READ(CURCNTR(i));
11302 error->cursor[i].position = I915_READ(CURPOS(i));
11303 error->cursor[i].base = I915_READ(CURBASE(i));
11304 } else {
11305 error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
11306 error->cursor[i].position = I915_READ(CURPOS_IVB(i));
11307 error->cursor[i].base = I915_READ(CURBASE_IVB(i));
11308 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011309
11310 error->plane[i].control = I915_READ(DSPCNTR(i));
11311 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030011312 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030011313 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030011314 error->plane[i].pos = I915_READ(DSPPOS(i));
11315 }
Paulo Zanonica291362013-03-06 20:03:14 -030011316 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
11317 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011318 if (INTEL_INFO(dev)->gen >= 4) {
11319 error->plane[i].surface = I915_READ(DSPSURF(i));
11320 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
11321 }
11322
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011323 error->pipe[i].source = I915_READ(PIPESRC(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020011324 }
11325
11326 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
11327 if (HAS_DDI(dev_priv->dev))
11328 error->num_transcoders++; /* Account for eDP. */
11329
11330 for (i = 0; i < error->num_transcoders; i++) {
11331 enum transcoder cpu_transcoder = transcoders[i];
11332
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020011333 if (!intel_display_power_enabled(dev,
11334 POWER_DOMAIN_TRANSCODER(cpu_transcoder)))
11335 continue;
11336
Chris Wilson63b66e52013-08-08 15:12:06 +020011337 error->transcoder[i].cpu_transcoder = cpu_transcoder;
11338
11339 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
11340 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
11341 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
11342 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
11343 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
11344 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
11345 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011346 }
11347
11348 return error;
11349}
11350
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011351#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
11352
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011353void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011354intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011355 struct drm_device *dev,
11356 struct intel_display_error_state *error)
11357{
11358 int i;
11359
Chris Wilson63b66e52013-08-08 15:12:06 +020011360 if (!error)
11361 return;
11362
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011363 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030011364 if (HAS_POWER_WELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011365 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030011366 error->power_well_driver);
Damien Lespiau52331302012-08-15 19:23:25 +010011367 for_each_pipe(i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011368 err_printf(m, "Pipe [%d]:\n", i);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011369 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011370
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011371 err_printf(m, "Plane [%d]:\n", i);
11372 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
11373 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030011374 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011375 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
11376 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030011377 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030011378 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011379 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011380 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011381 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
11382 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011383 }
11384
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011385 err_printf(m, "Cursor [%d]:\n", i);
11386 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
11387 err_printf(m, " POS: %08x\n", error->cursor[i].position);
11388 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011389 }
Chris Wilson63b66e52013-08-08 15:12:06 +020011390
11391 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010011392 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020011393 transcoder_name(error->transcoder[i].cpu_transcoder));
11394 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
11395 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
11396 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
11397 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
11398 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
11399 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
11400 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
11401 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011402}