blob: a4ee62335e755669f8f171283122c63d35a99a7c [file] [log] [blame]
Ben Widawsky254f9652012-06-04 14:42:42 -07001/*
2 * Copyright © 2011-2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Ben Widawsky <ben@bwidawsk.net>
25 *
26 */
27
28/*
29 * This file implements HW context support. On gen5+ a HW context consists of an
30 * opaque GPU object which is referenced at times of context saves and restores.
31 * With RC6 enabled, the context is also referenced as the GPU enters and exists
32 * from RC6 (GPU has it's own internal power context, except on gen5). Though
33 * something like a context does exist for the media ring, the code only
34 * supports contexts for the render ring.
35 *
36 * In software, there is a distinction between contexts created by the user,
37 * and the default HW context. The default HW context is used by GPU clients
38 * that do not request setup of their own hardware context. The default
39 * context's state is never restored to help prevent programming errors. This
40 * would happen if a client ran and piggy-backed off another clients GPU state.
41 * The default context only exists to give the GPU some offset to load as the
42 * current to invoke a save of the context we actually care about. In fact, the
43 * code could likely be constructed, albeit in a more complicated fashion, to
44 * never use the default context, though that limits the driver's ability to
45 * swap out, and/or destroy other contexts.
46 *
47 * All other contexts are created as a request by the GPU client. These contexts
48 * store GPU state, and thus allow GPU clients to not re-emit state (and
49 * potentially query certain state) at any time. The kernel driver makes
50 * certain that the appropriate commands are inserted.
51 *
52 * The context life cycle is semi-complicated in that context BOs may live
53 * longer than the context itself because of the way the hardware, and object
54 * tracking works. Below is a very crude representation of the state machine
55 * describing the context life.
56 * refcount pincount active
57 * S0: initial state 0 0 0
58 * S1: context created 1 0 0
59 * S2: context is currently running 2 1 X
60 * S3: GPU referenced, but not current 2 0 1
61 * S4: context is current, but destroyed 1 1 0
62 * S5: like S3, but destroyed 1 0 1
63 *
64 * The most common (but not all) transitions:
65 * S0->S1: client creates a context
66 * S1->S2: client submits execbuf with context
67 * S2->S3: other clients submits execbuf with context
68 * S3->S1: context object was retired
69 * S3->S2: clients submits another execbuf
70 * S2->S4: context destroy called with current context
71 * S3->S5->S0: destroy path
72 * S4->S5->S0: destroy path on current context
73 *
74 * There are two confusing terms used above:
75 * The "current context" means the context which is currently running on the
Damien Lespiau508842a2013-08-30 14:40:26 +010076 * GPU. The GPU has loaded its state already and has stored away the gtt
Ben Widawsky254f9652012-06-04 14:42:42 -070077 * offset of the BO. The GPU is not actively referencing the data at this
78 * offset, but it will on the next context switch. The only way to avoid this
79 * is to do a GPU reset.
80 *
81 * An "active context' is one which was previously the "current context" and is
82 * on the active list waiting for the next context switch to occur. Until this
83 * happens, the object must remain at the same gtt offset. It is therefore
84 * possible to destroy a context, but it is still active.
85 *
86 */
87
David Howells760285e2012-10-02 18:01:07 +010088#include <drm/drmP.h>
89#include <drm/i915_drm.h>
Ben Widawsky254f9652012-06-04 14:42:42 -070090#include "i915_drv.h"
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +000091#include "i915_trace.h"
Ben Widawsky254f9652012-06-04 14:42:42 -070092
Chris Wilsonb2e862d2016-04-28 09:56:41 +010093#define ALL_L3_SLICES(dev) (1 << NUM_L3_SLICES(dev)) - 1
94
Ben Widawsky40521052012-06-04 14:42:43 -070095/* This is a HW constraint. The value below is the largest known requirement
96 * I've seen in a spec to date, and that was a workaround for a non-shipping
97 * part. It should be safe to decrease this, but it's more future proof as is.
98 */
Ben Widawskyb731d332013-12-06 14:10:59 -080099#define GEN6_CONTEXT_ALIGN (64<<10)
100#define GEN7_CONTEXT_ALIGN 4096
Ben Widawsky40521052012-06-04 14:42:43 -0700101
Chris Wilsonc0336662016-05-06 15:40:21 +0100102static size_t get_context_alignment(struct drm_i915_private *dev_priv)
Ben Widawskyb731d332013-12-06 14:10:59 -0800103{
Chris Wilsonc0336662016-05-06 15:40:21 +0100104 if (IS_GEN6(dev_priv))
Ben Widawskyb731d332013-12-06 14:10:59 -0800105 return GEN6_CONTEXT_ALIGN;
106
107 return GEN7_CONTEXT_ALIGN;
108}
109
Chris Wilsonc0336662016-05-06 15:40:21 +0100110static int get_context_size(struct drm_i915_private *dev_priv)
Ben Widawsky254f9652012-06-04 14:42:42 -0700111{
Ben Widawsky254f9652012-06-04 14:42:42 -0700112 int ret;
113 u32 reg;
114
Chris Wilsonc0336662016-05-06 15:40:21 +0100115 switch (INTEL_GEN(dev_priv)) {
Ben Widawsky254f9652012-06-04 14:42:42 -0700116 case 6:
117 reg = I915_READ(CXT_SIZE);
118 ret = GEN6_CXT_TOTAL_SIZE(reg) * 64;
119 break;
120 case 7:
Ben Widawsky4f91dd62012-07-18 10:10:09 -0700121 reg = I915_READ(GEN7_CXT_SIZE);
Chris Wilsonc0336662016-05-06 15:40:21 +0100122 if (IS_HASWELL(dev_priv))
Ben Widawskya0de80a2013-06-25 21:53:40 -0700123 ret = HSW_CXT_TOTAL_SIZE;
Ben Widawsky2e4291e2012-07-24 20:47:30 -0700124 else
125 ret = GEN7_CXT_TOTAL_SIZE(reg) * 64;
Ben Widawsky254f9652012-06-04 14:42:42 -0700126 break;
Ben Widawsky88976442013-11-02 21:07:05 -0700127 case 8:
128 ret = GEN8_CXT_TOTAL_SIZE;
129 break;
Ben Widawsky254f9652012-06-04 14:42:42 -0700130 default:
131 BUG();
132 }
133
134 return ret;
135}
136
Chris Wilsone2efd132016-05-24 14:53:34 +0100137static void i915_gem_context_clean(struct i915_gem_context *ctx)
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +0100138{
139 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
140 struct i915_vma *vma, *next;
141
Tvrtko Ursulin61fb5882015-10-08 15:37:00 +0100142 if (!ppgtt)
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +0100143 return;
144
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +0100145 list_for_each_entry_safe(vma, next, &ppgtt->base.inactive_list,
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000146 vm_link) {
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +0100147 if (WARN_ON(__i915_vma_unbind_no_wait(vma)))
148 break;
149 }
150}
151
Mika Kuoppaladce32712013-04-30 13:30:33 +0300152void i915_gem_context_free(struct kref *ctx_ref)
Ben Widawsky40521052012-06-04 14:42:43 -0700153{
Chris Wilsone2efd132016-05-24 14:53:34 +0100154 struct i915_gem_context *ctx = container_of(ctx_ref, typeof(*ctx), ref);
Chris Wilsonbca44d82016-05-24 14:53:41 +0100155 int i;
Ben Widawsky40521052012-06-04 14:42:43 -0700156
Chris Wilson91c8a322016-07-05 10:40:23 +0100157 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +0000158 trace_i915_context_free(ctx);
Chris Wilson50e046b2016-08-04 07:52:46 +0100159 GEM_BUG_ON(!ctx->closed);
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +0000160
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +0100161 /*
162 * This context is going away and we need to remove all VMAs still
163 * around. This is to handle imported shared objects for which
164 * destructor did not run when their handles were closed.
165 */
166 i915_gem_context_clean(ctx);
167
Daniel Vetterae6c4802014-08-06 15:04:53 +0200168 i915_ppgtt_put(ctx->ppgtt);
169
Chris Wilsonbca44d82016-05-24 14:53:41 +0100170 for (i = 0; i < I915_NUM_ENGINES; i++) {
171 struct intel_context *ce = &ctx->engine[i];
172
173 if (!ce->state)
174 continue;
175
176 WARN_ON(ce->pin_count);
Chris Wilsondca33ec2016-08-02 22:50:20 +0100177 if (ce->ring)
Chris Wilson7e37f882016-08-02 22:50:21 +0100178 intel_ring_free(ce->ring);
Chris Wilsonbca44d82016-05-24 14:53:41 +0100179
Chris Wilsonf8c417c2016-07-20 13:31:53 +0100180 i915_gem_object_put(ce->state);
Chris Wilsonbca44d82016-05-24 14:53:41 +0100181 }
182
Ben Widawskyc7c48df2013-12-06 14:11:15 -0800183 list_del(&ctx->link);
Chris Wilson5d1808e2016-04-28 09:56:51 +0100184
185 ida_simple_remove(&ctx->i915->context_hw_ida, ctx->hw_id);
Ben Widawsky40521052012-06-04 14:42:43 -0700186 kfree(ctx);
187}
188
Oscar Mateo8c8579172014-07-24 17:04:14 +0100189struct drm_i915_gem_object *
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100190i915_gem_alloc_context_obj(struct drm_device *dev, size_t size)
191{
192 struct drm_i915_gem_object *obj;
193 int ret;
194
Chris Wilson499f2692016-05-24 14:53:35 +0100195 lockdep_assert_held(&dev->struct_mutex);
196
Dave Gordond37cd8a2016-04-22 19:14:32 +0100197 obj = i915_gem_object_create(dev, size);
Chris Wilsonfe3db792016-04-25 13:32:13 +0100198 if (IS_ERR(obj))
199 return obj;
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100200
201 /*
202 * Try to make the context utilize L3 as well as LLC.
203 *
204 * On VLV we don't have L3 controls in the PTEs so we
205 * shouldn't touch the cache level, especially as that
206 * would make the object snooped which might have a
207 * negative performance impact.
Wayne Boyer4d3e9042015-12-08 09:38:52 -0800208 *
209 * Snooping is required on non-llc platforms in execlist
210 * mode, but since all GGTT accesses use PAT entry 0 we
211 * get snooping anyway regardless of cache_level.
212 *
213 * This is only applicable for Ivy Bridge devices since
214 * later platforms don't have L3 control bits in the PTE.
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100215 */
Wayne Boyer4d3e9042015-12-08 09:38:52 -0800216 if (IS_IVYBRIDGE(dev)) {
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100217 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_L3_LLC);
218 /* Failure shouldn't ever happen this early */
219 if (WARN_ON(ret)) {
Chris Wilsonf8c417c2016-07-20 13:31:53 +0100220 i915_gem_object_put(obj);
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100221 return ERR_PTR(ret);
222 }
223 }
224
225 return obj;
226}
227
Chris Wilson50e046b2016-08-04 07:52:46 +0100228static void i915_ppgtt_close(struct i915_address_space *vm)
229{
230 struct list_head *phases[] = {
231 &vm->active_list,
232 &vm->inactive_list,
233 &vm->unbound_list,
234 NULL,
235 }, **phase;
236
237 GEM_BUG_ON(vm->closed);
238 vm->closed = true;
239
240 for (phase = phases; *phase; phase++) {
241 struct i915_vma *vma, *vn;
242
243 list_for_each_entry_safe(vma, vn, *phase, vm_link)
244 if (!vma->closed)
245 i915_vma_close(vma);
246 }
247}
248
249static void context_close(struct i915_gem_context *ctx)
250{
251 GEM_BUG_ON(ctx->closed);
252 ctx->closed = true;
253 if (ctx->ppgtt)
254 i915_ppgtt_close(&ctx->ppgtt->base);
255 ctx->file_priv = ERR_PTR(-EBADF);
256 i915_gem_context_put(ctx);
257}
258
Chris Wilson5d1808e2016-04-28 09:56:51 +0100259static int assign_hw_id(struct drm_i915_private *dev_priv, unsigned *out)
260{
261 int ret;
262
263 ret = ida_simple_get(&dev_priv->context_hw_ida,
264 0, MAX_CONTEXT_HW_ID, GFP_KERNEL);
265 if (ret < 0) {
266 /* Contexts are only released when no longer active.
267 * Flush any pending retires to hopefully release some
268 * stale contexts and try again.
269 */
Chris Wilsonc0336662016-05-06 15:40:21 +0100270 i915_gem_retire_requests(dev_priv);
Chris Wilson5d1808e2016-04-28 09:56:51 +0100271 ret = ida_simple_get(&dev_priv->context_hw_ida,
272 0, MAX_CONTEXT_HW_ID, GFP_KERNEL);
273 if (ret < 0)
274 return ret;
275 }
276
277 *out = ret;
278 return 0;
279}
280
Chris Wilsone2efd132016-05-24 14:53:34 +0100281static struct i915_gem_context *
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800282__create_hw_context(struct drm_device *dev,
Daniel Vetteree960be2014-08-06 15:04:45 +0200283 struct drm_i915_file_private *file_priv)
Ben Widawsky40521052012-06-04 14:42:43 -0700284{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100285 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsone2efd132016-05-24 14:53:34 +0100286 struct i915_gem_context *ctx;
Tejun Heoc8c470a2013-02-27 17:04:10 -0800287 int ret;
Ben Widawsky40521052012-06-04 14:42:43 -0700288
Ben Widawskyf94982b2012-11-10 10:56:04 -0800289 ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
Ben Widawsky146937e2012-06-29 10:30:39 -0700290 if (ctx == NULL)
291 return ERR_PTR(-ENOMEM);
Ben Widawsky40521052012-06-04 14:42:43 -0700292
Chris Wilson5d1808e2016-04-28 09:56:51 +0100293 ret = assign_hw_id(dev_priv, &ctx->hw_id);
294 if (ret) {
295 kfree(ctx);
296 return ERR_PTR(ret);
297 }
298
Mika Kuoppaladce32712013-04-30 13:30:33 +0300299 kref_init(&ctx->ref);
Ben Widawskya33afea2013-09-17 21:12:45 -0700300 list_add_tail(&ctx->link, &dev_priv->context_list);
Chris Wilson9ea4fee2015-05-05 09:17:29 +0100301 ctx->i915 = dev_priv;
Ben Widawsky40521052012-06-04 14:42:43 -0700302
Chris Wilson0cb26a82016-06-24 14:55:53 +0100303 ctx->ggtt_alignment = get_context_alignment(dev_priv);
304
Chris Wilson691e6412014-04-09 09:07:36 +0100305 if (dev_priv->hw_context_size) {
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100306 struct drm_i915_gem_object *obj =
307 i915_gem_alloc_context_obj(dev, dev_priv->hw_context_size);
308 if (IS_ERR(obj)) {
309 ret = PTR_ERR(obj);
Chris Wilson691e6412014-04-09 09:07:36 +0100310 goto err_out;
311 }
Chris Wilsonbca44d82016-05-24 14:53:41 +0100312 ctx->engine[RCS].state = obj;
Chris Wilson691e6412014-04-09 09:07:36 +0100313 }
314
315 /* Default context will never have a file_priv */
316 if (file_priv != NULL) {
317 ret = idr_alloc(&file_priv->context_idr, ctx,
Oscar Mateo821d66d2014-07-03 16:28:00 +0100318 DEFAULT_CONTEXT_HANDLE, 0, GFP_KERNEL);
Chris Wilson691e6412014-04-09 09:07:36 +0100319 if (ret < 0)
320 goto err_out;
321 } else
Oscar Mateo821d66d2014-07-03 16:28:00 +0100322 ret = DEFAULT_CONTEXT_HANDLE;
Mika Kuoppaladce32712013-04-30 13:30:33 +0300323
324 ctx->file_priv = file_priv;
Oscar Mateo821d66d2014-07-03 16:28:00 +0100325 ctx->user_handle = ret;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700326 /* NB: Mark all slices as needing a remap so that when the context first
327 * loads it will restore whatever remap state already exists. If there
328 * is no remap info, it will be a NOP. */
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100329 ctx->remap_slice = ALL_L3_SLICES(dev_priv);
Ben Widawsky40521052012-06-04 14:42:43 -0700330
Chris Wilson676fa572014-12-24 08:13:39 -0800331 ctx->hang_stats.ban_period_seconds = DRM_I915_CTX_BAN_PERIOD;
Zhi Wangbcd794c2016-06-16 08:07:01 -0400332 ctx->ring_size = 4 * PAGE_SIZE;
Zhi Wangc01fc532016-06-16 08:07:02 -0400333 ctx->desc_template = GEN8_CTX_ADDRESSING_MODE(dev_priv) <<
334 GEN8_CTX_ADDRESSING_MODE_SHIFT;
Zhi Wang3c7ba632016-06-16 08:07:03 -0400335 ATOMIC_INIT_NOTIFIER_HEAD(&ctx->status_notifier);
Chris Wilson676fa572014-12-24 08:13:39 -0800336
Ben Widawsky146937e2012-06-29 10:30:39 -0700337 return ctx;
Ben Widawsky40521052012-06-04 14:42:43 -0700338
339err_out:
Chris Wilson50e046b2016-08-04 07:52:46 +0100340 context_close(ctx);
Ben Widawsky146937e2012-06-29 10:30:39 -0700341 return ERR_PTR(ret);
Ben Widawsky40521052012-06-04 14:42:43 -0700342}
343
Ben Widawsky254f9652012-06-04 14:42:42 -0700344/**
345 * The default context needs to exist per ring that uses contexts. It stores the
346 * context state of the GPU for applications that don't utilize HW contexts, as
347 * well as an idle case.
348 */
Chris Wilsone2efd132016-05-24 14:53:34 +0100349static struct i915_gem_context *
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800350i915_gem_create_context(struct drm_device *dev,
Daniel Vetterd624d862014-08-06 15:04:54 +0200351 struct drm_i915_file_private *file_priv)
Ben Widawsky254f9652012-06-04 14:42:42 -0700352{
Chris Wilsone2efd132016-05-24 14:53:34 +0100353 struct i915_gem_context *ctx;
Ben Widawsky40521052012-06-04 14:42:43 -0700354
Chris Wilson499f2692016-05-24 14:53:35 +0100355 lockdep_assert_held(&dev->struct_mutex);
Ben Widawsky40521052012-06-04 14:42:43 -0700356
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800357 ctx = __create_hw_context(dev, file_priv);
Ben Widawsky146937e2012-06-29 10:30:39 -0700358 if (IS_ERR(ctx))
Ben Widawskya45d0f62013-12-06 14:11:05 -0800359 return ctx;
Ben Widawsky40521052012-06-04 14:42:43 -0700360
Daniel Vetterd624d862014-08-06 15:04:54 +0200361 if (USES_FULL_PPGTT(dev)) {
Chris Wilson2bfa9962016-08-04 07:52:25 +0100362 struct i915_hw_ppgtt *ppgtt =
363 i915_ppgtt_create(to_i915(dev), file_priv);
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800364
Chris Wilsonc6aab912016-05-24 14:53:38 +0100365 if (IS_ERR(ppgtt)) {
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800366 DRM_DEBUG_DRIVER("PPGTT setup failed (%ld)\n",
367 PTR_ERR(ppgtt));
Chris Wilsonc6aab912016-05-24 14:53:38 +0100368 idr_remove(&file_priv->context_idr, ctx->user_handle);
Chris Wilson50e046b2016-08-04 07:52:46 +0100369 context_close(ctx);
Chris Wilsonc6aab912016-05-24 14:53:38 +0100370 return ERR_CAST(ppgtt);
Daniel Vetterae6c4802014-08-06 15:04:53 +0200371 }
372
373 ctx->ppgtt = ppgtt;
374 }
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800375
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +0000376 trace_i915_context_create(ctx);
377
Ben Widawskya45d0f62013-12-06 14:11:05 -0800378 return ctx;
Ben Widawsky254f9652012-06-04 14:42:42 -0700379}
380
Zhi Wangc8c35792016-06-16 08:07:05 -0400381/**
382 * i915_gem_context_create_gvt - create a GVT GEM context
383 * @dev: drm device *
384 *
385 * This function is used to create a GVT specific GEM context.
386 *
387 * Returns:
388 * pointer to i915_gem_context on success, error pointer if failed
389 *
390 */
391struct i915_gem_context *
392i915_gem_context_create_gvt(struct drm_device *dev)
393{
394 struct i915_gem_context *ctx;
395 int ret;
396
397 if (!IS_ENABLED(CONFIG_DRM_I915_GVT))
398 return ERR_PTR(-ENODEV);
399
400 ret = i915_mutex_lock_interruptible(dev);
401 if (ret)
402 return ERR_PTR(ret);
403
404 ctx = i915_gem_create_context(dev, NULL);
405 if (IS_ERR(ctx))
406 goto out;
407
408 ctx->execlists_force_single_submission = true;
409 ctx->ring_size = 512 * PAGE_SIZE; /* Max ring buffer size */
410out:
411 mutex_unlock(&dev->struct_mutex);
412 return ctx;
413}
414
Chris Wilsone2efd132016-05-24 14:53:34 +0100415static void i915_gem_context_unpin(struct i915_gem_context *ctx,
Tvrtko Ursulina0b4a6a2016-01-28 10:29:56 +0000416 struct intel_engine_cs *engine)
417{
Tvrtko Ursulinf4e2dec2016-01-28 10:29:57 +0000418 if (i915.enable_execlists) {
419 intel_lr_context_unpin(ctx, engine);
420 } else {
Chris Wilsonbca44d82016-05-24 14:53:41 +0100421 struct intel_context *ce = &ctx->engine[engine->id];
422
423 if (ce->state)
424 i915_gem_object_ggtt_unpin(ce->state);
425
Chris Wilson9a6feaf2016-07-20 13:31:50 +0100426 i915_gem_context_put(ctx);
Tvrtko Ursulinf4e2dec2016-01-28 10:29:57 +0000427 }
Tvrtko Ursulina0b4a6a2016-01-28 10:29:56 +0000428}
429
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800430void i915_gem_context_reset(struct drm_device *dev)
431{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100432 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800433
Chris Wilson499f2692016-05-24 14:53:35 +0100434 lockdep_assert_held(&dev->struct_mutex);
435
Thomas Daniel3e5b6f02015-02-16 16:12:53 +0000436 if (i915.enable_execlists) {
Chris Wilsone2efd132016-05-24 14:53:34 +0100437 struct i915_gem_context *ctx;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +0000438
Tvrtko Ursulina0b4a6a2016-01-28 10:29:56 +0000439 list_for_each_entry(ctx, &dev_priv->context_list, link)
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100440 intel_lr_context_reset(dev_priv, ctx);
Thomas Daniel3e5b6f02015-02-16 16:12:53 +0000441 }
Thomas Danielecdb5fd2014-08-20 16:29:24 +0100442
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100443 i915_gem_context_lost(dev_priv);
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800444}
445
Ben Widawsky8245be32013-11-06 13:56:29 -0200446int i915_gem_context_init(struct drm_device *dev)
Ben Widawsky254f9652012-06-04 14:42:42 -0700447{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100448 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsone2efd132016-05-24 14:53:34 +0100449 struct i915_gem_context *ctx;
Ben Widawsky254f9652012-06-04 14:42:42 -0700450
Ben Widawsky2fa48d82013-12-06 14:11:04 -0800451 /* Init should only be called once per module load. Eventually the
452 * restriction on the context_disabled check can be loosened. */
Dave Gordoned54c1a2016-01-19 19:02:54 +0000453 if (WARN_ON(dev_priv->kernel_context))
Ben Widawsky8245be32013-11-06 13:56:29 -0200454 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700455
Chris Wilsonc0336662016-05-06 15:40:21 +0100456 if (intel_vgpu_active(dev_priv) &&
457 HAS_LOGICAL_RING_CONTEXTS(dev_priv)) {
Zhiyuan Lva0bd6c32015-08-28 15:41:16 +0800458 if (!i915.enable_execlists) {
459 DRM_INFO("Only EXECLIST mode is supported in vgpu.\n");
460 return -EINVAL;
461 }
462 }
463
Chris Wilson5d1808e2016-04-28 09:56:51 +0100464 /* Using the simple ida interface, the max is limited by sizeof(int) */
465 BUILD_BUG_ON(MAX_CONTEXT_HW_ID > INT_MAX);
466 ida_init(&dev_priv->context_hw_ida);
467
Oscar Mateoede7d422014-07-24 17:04:12 +0100468 if (i915.enable_execlists) {
469 /* NB: intentionally left blank. We will allocate our own
470 * backing objects as we need them, thank you very much */
471 dev_priv->hw_context_size = 0;
Chris Wilsonc0336662016-05-06 15:40:21 +0100472 } else if (HAS_HW_CONTEXTS(dev_priv)) {
473 dev_priv->hw_context_size =
474 round_up(get_context_size(dev_priv), 4096);
Chris Wilson691e6412014-04-09 09:07:36 +0100475 if (dev_priv->hw_context_size > (1<<20)) {
476 DRM_DEBUG_DRIVER("Disabling HW Contexts; invalid size %d\n",
477 dev_priv->hw_context_size);
478 dev_priv->hw_context_size = 0;
479 }
Ben Widawsky254f9652012-06-04 14:42:42 -0700480 }
481
Daniel Vetterd624d862014-08-06 15:04:54 +0200482 ctx = i915_gem_create_context(dev, NULL);
Chris Wilson691e6412014-04-09 09:07:36 +0100483 if (IS_ERR(ctx)) {
484 DRM_ERROR("Failed to create default global context (error %ld)\n",
485 PTR_ERR(ctx));
486 return PTR_ERR(ctx);
Ben Widawsky254f9652012-06-04 14:42:42 -0700487 }
488
Dave Gordoned54c1a2016-01-19 19:02:54 +0000489 dev_priv->kernel_context = ctx;
Oscar Mateoede7d422014-07-24 17:04:12 +0100490
491 DRM_DEBUG_DRIVER("%s context support initialized\n",
492 i915.enable_execlists ? "LR" :
493 dev_priv->hw_context_size ? "HW" : "fake");
Ben Widawsky8245be32013-11-06 13:56:29 -0200494 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700495}
496
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100497void i915_gem_context_lost(struct drm_i915_private *dev_priv)
498{
499 struct intel_engine_cs *engine;
500
Chris Wilson91c8a322016-07-05 10:40:23 +0100501 lockdep_assert_held(&dev_priv->drm.struct_mutex);
Chris Wilson499f2692016-05-24 14:53:35 +0100502
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100503 for_each_engine(engine, dev_priv) {
Chris Wilsonbca44d82016-05-24 14:53:41 +0100504 if (engine->last_context) {
505 i915_gem_context_unpin(engine->last_context, engine);
506 engine->last_context = NULL;
507 }
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100508 }
509
Chris Wilsonc7c3c072016-06-24 14:55:54 +0100510 /* Force the GPU state to be restored on enabling */
511 if (!i915.enable_execlists) {
Chris Wilsona168b2d2016-06-24 14:55:55 +0100512 struct i915_gem_context *ctx;
513
514 list_for_each_entry(ctx, &dev_priv->context_list, link) {
515 if (!i915_gem_context_is_default(ctx))
516 continue;
517
518 for_each_engine(engine, dev_priv)
519 ctx->engine[engine->id].initialised = false;
520
521 ctx->remap_slice = ALL_L3_SLICES(dev_priv);
522 }
523
Chris Wilsonc7c3c072016-06-24 14:55:54 +0100524 for_each_engine(engine, dev_priv) {
525 struct intel_context *kce =
526 &dev_priv->kernel_context->engine[engine->id];
527
528 kce->initialised = true;
529 }
530 }
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100531}
532
Ben Widawsky254f9652012-06-04 14:42:42 -0700533void i915_gem_context_fini(struct drm_device *dev)
534{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100535 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsone2efd132016-05-24 14:53:34 +0100536 struct i915_gem_context *dctx = dev_priv->kernel_context;
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100537
Chris Wilson499f2692016-05-24 14:53:35 +0100538 lockdep_assert_held(&dev->struct_mutex);
539
Chris Wilson50e046b2016-08-04 07:52:46 +0100540 context_close(dctx);
Dave Gordoned54c1a2016-01-19 19:02:54 +0000541 dev_priv->kernel_context = NULL;
Chris Wilson5d1808e2016-04-28 09:56:51 +0100542
543 ida_destroy(&dev_priv->context_hw_ida);
Ben Widawsky254f9652012-06-04 14:42:42 -0700544}
545
Ben Widawsky40521052012-06-04 14:42:43 -0700546static int context_idr_cleanup(int id, void *p, void *data)
547{
Chris Wilsone2efd132016-05-24 14:53:34 +0100548 struct i915_gem_context *ctx = p;
Ben Widawsky40521052012-06-04 14:42:43 -0700549
Chris Wilson50e046b2016-08-04 07:52:46 +0100550 context_close(ctx);
Ben Widawsky40521052012-06-04 14:42:43 -0700551 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700552}
553
Ben Widawskye422b882013-12-06 14:10:58 -0800554int i915_gem_context_open(struct drm_device *dev, struct drm_file *file)
555{
556 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsone2efd132016-05-24 14:53:34 +0100557 struct i915_gem_context *ctx;
Ben Widawskye422b882013-12-06 14:10:58 -0800558
559 idr_init(&file_priv->context_idr);
560
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800561 mutex_lock(&dev->struct_mutex);
Daniel Vetterd624d862014-08-06 15:04:54 +0200562 ctx = i915_gem_create_context(dev, file_priv);
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800563 mutex_unlock(&dev->struct_mutex);
564
Oscar Mateof83d6512014-05-22 14:13:38 +0100565 if (IS_ERR(ctx)) {
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800566 idr_destroy(&file_priv->context_idr);
Oscar Mateof83d6512014-05-22 14:13:38 +0100567 return PTR_ERR(ctx);
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800568 }
569
Ben Widawskye422b882013-12-06 14:10:58 -0800570 return 0;
571}
572
Ben Widawsky254f9652012-06-04 14:42:42 -0700573void i915_gem_context_close(struct drm_device *dev, struct drm_file *file)
574{
Ben Widawsky40521052012-06-04 14:42:43 -0700575 struct drm_i915_file_private *file_priv = file->driver_priv;
Ben Widawsky254f9652012-06-04 14:42:42 -0700576
Chris Wilson499f2692016-05-24 14:53:35 +0100577 lockdep_assert_held(&dev->struct_mutex);
578
Daniel Vetter73c273e2012-06-19 20:27:39 +0200579 idr_for_each(&file_priv->context_idr, context_idr_cleanup, NULL);
Ben Widawsky40521052012-06-04 14:42:43 -0700580 idr_destroy(&file_priv->context_idr);
Ben Widawsky40521052012-06-04 14:42:43 -0700581}
582
Ben Widawskye0556842012-06-04 14:42:46 -0700583static inline int
John Harrison1d719cd2015-05-29 17:43:52 +0100584mi_set_context(struct drm_i915_gem_request *req, u32 hw_flags)
Ben Widawskye0556842012-06-04 14:42:46 -0700585{
Chris Wilsonc0336662016-05-06 15:40:21 +0100586 struct drm_i915_private *dev_priv = req->i915;
Chris Wilson7e37f882016-08-02 22:50:21 +0100587 struct intel_ring *ring = req->ring;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000588 struct intel_engine_cs *engine = req->engine;
Ben Widawskye80f14b2014-08-18 10:35:28 -0700589 u32 flags = hw_flags | MI_MM_SPACE_GTT;
Chris Wilson2c550182014-12-16 10:02:27 +0000590 const int num_rings =
591 /* Use an extended w/a on ivb+ if signalling from other rings */
Chris Wilson39df9192016-07-20 13:31:57 +0100592 i915.semaphores ?
Chris Wilsonc0336662016-05-06 15:40:21 +0100593 hweight32(INTEL_INFO(dev_priv)->ring_mask) - 1 :
Chris Wilson2c550182014-12-16 10:02:27 +0000594 0;
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000595 int len, ret;
Ben Widawskye0556842012-06-04 14:42:46 -0700596
Ben Widawsky12b02862012-06-04 14:42:50 -0700597 /* w/a: If Flush TLB Invalidation Mode is enabled, driver must do a TLB
598 * invalidation prior to MI_SET_CONTEXT. On GEN6 we don't set the value
599 * explicitly, so we rely on the value at ring init, stored in
600 * itlb_before_ctx_switch.
601 */
Chris Wilsonc0336662016-05-06 15:40:21 +0100602 if (IS_GEN6(dev_priv)) {
Chris Wilson7c9cf4e2016-08-02 22:50:25 +0100603 ret = engine->emit_flush(req, EMIT_INVALIDATE);
Ben Widawsky12b02862012-06-04 14:42:50 -0700604 if (ret)
605 return ret;
606 }
607
Ben Widawskye80f14b2014-08-18 10:35:28 -0700608 /* These flags are for resource streamer on HSW+ */
Chris Wilsonc0336662016-05-06 15:40:21 +0100609 if (IS_HASWELL(dev_priv) || INTEL_GEN(dev_priv) >= 8)
Abdiel Janulgue4c436d552015-06-16 13:39:41 +0300610 flags |= (HSW_MI_RS_SAVE_STATE_EN | HSW_MI_RS_RESTORE_STATE_EN);
Chris Wilsonc0336662016-05-06 15:40:21 +0100611 else if (INTEL_GEN(dev_priv) < 8)
Ben Widawskye80f14b2014-08-18 10:35:28 -0700612 flags |= (MI_SAVE_EXT_STATE_EN | MI_RESTORE_EXT_STATE_EN);
613
Chris Wilson2c550182014-12-16 10:02:27 +0000614
615 len = 4;
Chris Wilsonc0336662016-05-06 15:40:21 +0100616 if (INTEL_GEN(dev_priv) >= 7)
Chris Wilsone9135c42016-04-13 17:35:10 +0100617 len += 2 + (num_rings ? 4*num_rings + 6 : 0);
Chris Wilson2c550182014-12-16 10:02:27 +0000618
John Harrison5fb9de12015-05-29 17:44:07 +0100619 ret = intel_ring_begin(req, len);
Ben Widawskye0556842012-06-04 14:42:46 -0700620 if (ret)
621 return ret;
622
Ville Syrjäläb3f797a2014-04-28 14:31:09 +0300623 /* WaProgramMiArbOnOffAroundMiSetContext:ivb,vlv,hsw,bdw,chv */
Chris Wilsonc0336662016-05-06 15:40:21 +0100624 if (INTEL_GEN(dev_priv) >= 7) {
Chris Wilsonb5321f32016-08-02 22:50:18 +0100625 intel_ring_emit(ring, MI_ARB_ON_OFF | MI_ARB_DISABLE);
Chris Wilson2c550182014-12-16 10:02:27 +0000626 if (num_rings) {
627 struct intel_engine_cs *signaller;
628
Chris Wilsonb5321f32016-08-02 22:50:18 +0100629 intel_ring_emit(ring,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000630 MI_LOAD_REGISTER_IMM(num_rings));
Chris Wilsonc0336662016-05-06 15:40:21 +0100631 for_each_engine(signaller, dev_priv) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000632 if (signaller == engine)
Chris Wilson2c550182014-12-16 10:02:27 +0000633 continue;
634
Chris Wilsonb5321f32016-08-02 22:50:18 +0100635 intel_ring_emit_reg(ring,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000636 RING_PSMI_CTL(signaller->mmio_base));
Chris Wilsonb5321f32016-08-02 22:50:18 +0100637 intel_ring_emit(ring,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000638 _MASKED_BIT_ENABLE(GEN6_PSMI_SLEEP_MSG_DISABLE));
Chris Wilson2c550182014-12-16 10:02:27 +0000639 }
640 }
641 }
Ben Widawskye37ec392012-06-04 14:42:48 -0700642
Chris Wilsonb5321f32016-08-02 22:50:18 +0100643 intel_ring_emit(ring, MI_NOOP);
644 intel_ring_emit(ring, MI_SET_CONTEXT);
645 intel_ring_emit(ring,
Chris Wilsonbca44d82016-05-24 14:53:41 +0100646 i915_gem_obj_ggtt_offset(req->ctx->engine[RCS].state) |
Ben Widawskye80f14b2014-08-18 10:35:28 -0700647 flags);
Ville Syrjälä2b7e8082014-01-22 21:32:43 +0200648 /*
649 * w/a: MI_SET_CONTEXT must always be followed by MI_NOOP
650 * WaMiSetContext_Hang:snb,ivb,vlv
651 */
Chris Wilsonb5321f32016-08-02 22:50:18 +0100652 intel_ring_emit(ring, MI_NOOP);
Ben Widawskye0556842012-06-04 14:42:46 -0700653
Chris Wilsonc0336662016-05-06 15:40:21 +0100654 if (INTEL_GEN(dev_priv) >= 7) {
Chris Wilson2c550182014-12-16 10:02:27 +0000655 if (num_rings) {
656 struct intel_engine_cs *signaller;
Chris Wilsone9135c42016-04-13 17:35:10 +0100657 i915_reg_t last_reg = {}; /* keep gcc quiet */
Chris Wilson2c550182014-12-16 10:02:27 +0000658
Chris Wilsonb5321f32016-08-02 22:50:18 +0100659 intel_ring_emit(ring,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000660 MI_LOAD_REGISTER_IMM(num_rings));
Chris Wilsonc0336662016-05-06 15:40:21 +0100661 for_each_engine(signaller, dev_priv) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000662 if (signaller == engine)
Chris Wilson2c550182014-12-16 10:02:27 +0000663 continue;
664
Chris Wilsone9135c42016-04-13 17:35:10 +0100665 last_reg = RING_PSMI_CTL(signaller->mmio_base);
Chris Wilsonb5321f32016-08-02 22:50:18 +0100666 intel_ring_emit_reg(ring, last_reg);
667 intel_ring_emit(ring,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000668 _MASKED_BIT_DISABLE(GEN6_PSMI_SLEEP_MSG_DISABLE));
Chris Wilson2c550182014-12-16 10:02:27 +0000669 }
Chris Wilsone9135c42016-04-13 17:35:10 +0100670
671 /* Insert a delay before the next switch! */
Chris Wilsonb5321f32016-08-02 22:50:18 +0100672 intel_ring_emit(ring,
Chris Wilsone9135c42016-04-13 17:35:10 +0100673 MI_STORE_REGISTER_MEM |
674 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonb5321f32016-08-02 22:50:18 +0100675 intel_ring_emit_reg(ring, last_reg);
676 intel_ring_emit(ring, engine->scratch.gtt_offset);
677 intel_ring_emit(ring, MI_NOOP);
Chris Wilson2c550182014-12-16 10:02:27 +0000678 }
Chris Wilsonb5321f32016-08-02 22:50:18 +0100679 intel_ring_emit(ring, MI_ARB_ON_OFF | MI_ARB_ENABLE);
Chris Wilson2c550182014-12-16 10:02:27 +0000680 }
Ben Widawskye37ec392012-06-04 14:42:48 -0700681
Chris Wilsonb5321f32016-08-02 22:50:18 +0100682 intel_ring_advance(ring);
Ben Widawskye0556842012-06-04 14:42:46 -0700683
684 return ret;
685}
686
Chris Wilsond200cda2016-04-28 09:56:44 +0100687static int remap_l3(struct drm_i915_gem_request *req, int slice)
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100688{
Chris Wilsonff55b5e2016-04-28 09:56:43 +0100689 u32 *remap_info = req->i915->l3_parity.remap_info[slice];
Chris Wilson7e37f882016-08-02 22:50:21 +0100690 struct intel_ring *ring = req->ring;
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100691 int i, ret;
692
Chris Wilsonff55b5e2016-04-28 09:56:43 +0100693 if (!remap_info)
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100694 return 0;
695
Chris Wilsonff55b5e2016-04-28 09:56:43 +0100696 ret = intel_ring_begin(req, GEN7_L3LOG_SIZE/4 * 2 + 2);
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100697 if (ret)
698 return ret;
699
700 /*
701 * Note: We do not worry about the concurrent register cacheline hang
702 * here because no other code should access these registers other than
703 * at initialization time.
704 */
Chris Wilsonb5321f32016-08-02 22:50:18 +0100705 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(GEN7_L3LOG_SIZE/4));
Chris Wilsonff55b5e2016-04-28 09:56:43 +0100706 for (i = 0; i < GEN7_L3LOG_SIZE/4; i++) {
Chris Wilsonb5321f32016-08-02 22:50:18 +0100707 intel_ring_emit_reg(ring, GEN7_L3LOG(slice, i));
708 intel_ring_emit(ring, remap_info[i]);
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100709 }
Chris Wilsonb5321f32016-08-02 22:50:18 +0100710 intel_ring_emit(ring, MI_NOOP);
711 intel_ring_advance(ring);
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100712
Chris Wilsonff55b5e2016-04-28 09:56:43 +0100713 return 0;
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100714}
715
Chris Wilsonf9326be2016-04-28 09:56:45 +0100716static inline bool skip_rcs_switch(struct i915_hw_ppgtt *ppgtt,
717 struct intel_engine_cs *engine,
Chris Wilsone2efd132016-05-24 14:53:34 +0100718 struct i915_gem_context *to)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000719{
Ben Widawsky563222a2015-03-19 12:53:28 +0000720 if (to->remap_slice)
721 return false;
722
Chris Wilsonbca44d82016-05-24 14:53:41 +0100723 if (!to->engine[RCS].initialised)
Chris Wilsonfcb51062016-04-13 17:35:14 +0100724 return false;
Ben Widawsky317b4e92015-03-16 16:00:55 +0000725
Chris Wilsonf9326be2016-04-28 09:56:45 +0100726 if (ppgtt && (intel_engine_flag(engine) & ppgtt->pd_dirty_rings))
Chris Wilsonfcb51062016-04-13 17:35:14 +0100727 return false;
728
729 return to == engine->last_context;
Ben Widawsky317b4e92015-03-16 16:00:55 +0000730}
731
732static bool
Chris Wilsonf9326be2016-04-28 09:56:45 +0100733needs_pd_load_pre(struct i915_hw_ppgtt *ppgtt,
734 struct intel_engine_cs *engine,
Chris Wilsone2efd132016-05-24 14:53:34 +0100735 struct i915_gem_context *to)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000736{
Chris Wilsonf9326be2016-04-28 09:56:45 +0100737 if (!ppgtt)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000738 return false;
739
Chris Wilsonf9326be2016-04-28 09:56:45 +0100740 /* Always load the ppgtt on first use */
741 if (!engine->last_context)
742 return true;
743
744 /* Same context without new entries, skip */
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100745 if (engine->last_context == to &&
Chris Wilsonf9326be2016-04-28 09:56:45 +0100746 !(intel_engine_flag(engine) & ppgtt->pd_dirty_rings))
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100747 return false;
748
749 if (engine->id != RCS)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000750 return true;
751
Chris Wilsonc0336662016-05-06 15:40:21 +0100752 if (INTEL_GEN(engine->i915) < 8)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000753 return true;
754
755 return false;
756}
757
758static bool
Chris Wilsonf9326be2016-04-28 09:56:45 +0100759needs_pd_load_post(struct i915_hw_ppgtt *ppgtt,
Chris Wilsone2efd132016-05-24 14:53:34 +0100760 struct i915_gem_context *to,
Chris Wilsonf9326be2016-04-28 09:56:45 +0100761 u32 hw_flags)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000762{
Chris Wilsonf9326be2016-04-28 09:56:45 +0100763 if (!ppgtt)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000764 return false;
765
Chris Wilsonfcb51062016-04-13 17:35:14 +0100766 if (!IS_GEN8(to->i915))
Ben Widawsky317b4e92015-03-16 16:00:55 +0000767 return false;
768
Ben Widawsky6702cf12015-03-16 16:00:58 +0000769 if (hw_flags & MI_RESTORE_INHIBIT)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000770 return true;
771
772 return false;
773}
774
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100775static int do_rcs_switch(struct drm_i915_gem_request *req)
Ben Widawskye0556842012-06-04 14:42:46 -0700776{
Chris Wilsone2efd132016-05-24 14:53:34 +0100777 struct i915_gem_context *to = req->ctx;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000778 struct intel_engine_cs *engine = req->engine;
Chris Wilsonf9326be2016-04-28 09:56:45 +0100779 struct i915_hw_ppgtt *ppgtt = to->ppgtt ?: req->i915->mm.aliasing_ppgtt;
Chris Wilsone2efd132016-05-24 14:53:34 +0100780 struct i915_gem_context *from;
Chris Wilsonfcb51062016-04-13 17:35:14 +0100781 u32 hw_flags;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700782 int ret, i;
Ben Widawskye0556842012-06-04 14:42:46 -0700783
Chris Wilsonf9326be2016-04-28 09:56:45 +0100784 if (skip_rcs_switch(ppgtt, engine, to))
Chris Wilson9a3b5302012-07-15 12:34:24 +0100785 return 0;
786
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800787 /* Trying to pin first makes error handling easier. */
Chris Wilsonbca44d82016-05-24 14:53:41 +0100788 ret = i915_gem_obj_ggtt_pin(to->engine[RCS].state,
Chris Wilson0cb26a82016-06-24 14:55:53 +0100789 to->ggtt_alignment,
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100790 0);
791 if (ret)
792 return ret;
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800793
Daniel Vetteracc240d2013-12-05 15:42:34 +0100794 /*
795 * Pin can switch back to the default context if we end up calling into
796 * evict_everything - as a last ditch gtt defrag effort that also
797 * switches to the default context. Hence we need to reload from here.
Chris Wilsonfcb51062016-04-13 17:35:14 +0100798 *
799 * XXX: Doing so is painfully broken!
Daniel Vetteracc240d2013-12-05 15:42:34 +0100800 */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000801 from = engine->last_context;
Daniel Vetteracc240d2013-12-05 15:42:34 +0100802
803 /*
804 * Clear this page out of any CPU caches for coherent swap-in/out. Note
Chris Wilsond3373a22012-07-15 12:34:22 +0100805 * that thanks to write = false in this call and us not setting any gpu
806 * write domains when putting a context object onto the active list
807 * (when switching away from it), this won't block.
Daniel Vetteracc240d2013-12-05 15:42:34 +0100808 *
809 * XXX: We need a real interface to do this instead of trickery.
810 */
Chris Wilsonbca44d82016-05-24 14:53:41 +0100811 ret = i915_gem_object_set_to_gtt_domain(to->engine[RCS].state, false);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800812 if (ret)
813 goto unpin_out;
Chris Wilsond3373a22012-07-15 12:34:22 +0100814
Chris Wilsonf9326be2016-04-28 09:56:45 +0100815 if (needs_pd_load_pre(ppgtt, engine, to)) {
Chris Wilsonfcb51062016-04-13 17:35:14 +0100816 /* Older GENs and non render rings still want the load first,
817 * "PP_DCLV followed by PP_DIR_BASE register through Load
818 * Register Immediate commands in Ring Buffer before submitting
819 * a context."*/
820 trace_switch_mm(engine, to);
Chris Wilsonf9326be2016-04-28 09:56:45 +0100821 ret = ppgtt->switch_mm(ppgtt, req);
Chris Wilsonfcb51062016-04-13 17:35:14 +0100822 if (ret)
823 goto unpin_out;
824 }
825
Chris Wilsonbca44d82016-05-24 14:53:41 +0100826 if (!to->engine[RCS].initialised || i915_gem_context_is_default(to))
Ben Widawsky6702cf12015-03-16 16:00:58 +0000827 /* NB: If we inhibit the restore, the context is not allowed to
828 * die because future work may end up depending on valid address
829 * space. This means we must enforce that a page table load
830 * occur when this occurs. */
Chris Wilsonfcb51062016-04-13 17:35:14 +0100831 hw_flags = MI_RESTORE_INHIBIT;
Chris Wilsonf9326be2016-04-28 09:56:45 +0100832 else if (ppgtt && intel_engine_flag(engine) & ppgtt->pd_dirty_rings)
Chris Wilsonfcb51062016-04-13 17:35:14 +0100833 hw_flags = MI_FORCE_RESTORE;
834 else
835 hw_flags = 0;
Ben Widawskye0556842012-06-04 14:42:46 -0700836
Chris Wilsonfcb51062016-04-13 17:35:14 +0100837 if (to != from || (hw_flags & MI_FORCE_RESTORE)) {
838 ret = mi_set_context(req, hw_flags);
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700839 if (ret)
Chris Wilsonfcb51062016-04-13 17:35:14 +0100840 goto unpin_out;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700841 }
842
Ben Widawskye0556842012-06-04 14:42:46 -0700843 /* The backing object for the context is done after switching to the
844 * *next* context. Therefore we cannot retire the previous context until
845 * the next context has already started running. In fact, the below code
846 * is a bit suboptimal because the retiring can occur simply after the
847 * MI_SET_CONTEXT instead of when the next seqno has completed.
848 */
Chris Wilson112522f2013-05-02 16:48:07 +0300849 if (from != NULL) {
Chris Wilson5cf3d282016-08-04 07:52:43 +0100850 struct drm_i915_gem_object *obj = from->engine[RCS].state;
851
Ben Widawskye0556842012-06-04 14:42:46 -0700852 /* As long as MI_SET_CONTEXT is serializing, ie. it flushes the
853 * whole damn pipeline, we don't need to explicitly mark the
854 * object dirty. The only exception is that the context must be
855 * correct in case the object gets swapped out. Ideally we'd be
856 * able to defer doing this until we know the object would be
857 * swapped, but there is no way to do that yet.
858 */
Chris Wilson5cf3d282016-08-04 07:52:43 +0100859 obj->base.read_domains = I915_GEM_DOMAIN_INSTRUCTION;
860 i915_vma_move_to_active(i915_gem_obj_to_ggtt(obj), req, 0);
Chris Wilsonb259b312012-07-15 12:34:23 +0100861
Chris Wilsonc0321e22013-08-26 19:50:53 -0300862 /* obj is kept alive until the next request by its active ref */
Chris Wilson5cf3d282016-08-04 07:52:43 +0100863 i915_gem_object_ggtt_unpin(obj);
Chris Wilson9a6feaf2016-07-20 13:31:50 +0100864 i915_gem_context_put(from);
Ben Widawskye0556842012-06-04 14:42:46 -0700865 }
Chris Wilson9a6feaf2016-07-20 13:31:50 +0100866 engine->last_context = i915_gem_context_get(to);
Ben Widawskye0556842012-06-04 14:42:46 -0700867
Chris Wilsonfcb51062016-04-13 17:35:14 +0100868 /* GEN8 does *not* require an explicit reload if the PDPs have been
869 * setup, and we do not wish to move them.
870 */
Chris Wilsonf9326be2016-04-28 09:56:45 +0100871 if (needs_pd_load_post(ppgtt, to, hw_flags)) {
Chris Wilsonfcb51062016-04-13 17:35:14 +0100872 trace_switch_mm(engine, to);
Chris Wilsonf9326be2016-04-28 09:56:45 +0100873 ret = ppgtt->switch_mm(ppgtt, req);
Chris Wilsonfcb51062016-04-13 17:35:14 +0100874 /* The hardware context switch is emitted, but we haven't
875 * actually changed the state - so it's probably safe to bail
876 * here. Still, let the user know something dangerous has
877 * happened.
878 */
879 if (ret)
880 return ret;
881 }
882
Chris Wilsonf9326be2016-04-28 09:56:45 +0100883 if (ppgtt)
884 ppgtt->pd_dirty_rings &= ~intel_engine_flag(engine);
Chris Wilsonfcb51062016-04-13 17:35:14 +0100885
886 for (i = 0; i < MAX_L3_SLICES; i++) {
887 if (!(to->remap_slice & (1<<i)))
888 continue;
889
Chris Wilsond200cda2016-04-28 09:56:44 +0100890 ret = remap_l3(req, i);
Chris Wilsonfcb51062016-04-13 17:35:14 +0100891 if (ret)
892 return ret;
893
894 to->remap_slice &= ~(1<<i);
895 }
896
Chris Wilsonbca44d82016-05-24 14:53:41 +0100897 if (!to->engine[RCS].initialised) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000898 if (engine->init_context) {
899 ret = engine->init_context(req);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100900 if (ret)
Chris Wilsonfcb51062016-04-13 17:35:14 +0100901 return ret;
Arun Siluvery86d7f232014-08-26 14:44:50 +0100902 }
Chris Wilsonbca44d82016-05-24 14:53:41 +0100903 to->engine[RCS].initialised = true;
Mika Kuoppala46470fc92014-05-21 19:01:06 +0300904 }
905
Ben Widawskye0556842012-06-04 14:42:46 -0700906 return 0;
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800907
908unpin_out:
Chris Wilsonbca44d82016-05-24 14:53:41 +0100909 i915_gem_object_ggtt_unpin(to->engine[RCS].state);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800910 return ret;
Ben Widawskye0556842012-06-04 14:42:46 -0700911}
912
913/**
914 * i915_switch_context() - perform a GPU context switch.
John Harrisonba01cc92015-05-29 17:43:41 +0100915 * @req: request for which we'll execute the context switch
Ben Widawskye0556842012-06-04 14:42:46 -0700916 *
917 * The context life cycle is simple. The context refcount is incremented and
918 * decremented by 1 and create and destroy. If the context is in use by the GPU,
Thomas Danielecdb5fd2014-08-20 16:29:24 +0100919 * it will have a refcount > 1. This allows us to destroy the context abstract
Ben Widawskye0556842012-06-04 14:42:46 -0700920 * object while letting the normal object tracking destroy the backing BO.
Thomas Danielecdb5fd2014-08-20 16:29:24 +0100921 *
922 * This function should not be used in execlists mode. Instead the context is
923 * switched by writing to the ELSP and requests keep a reference to their
924 * context.
Ben Widawskye0556842012-06-04 14:42:46 -0700925 */
John Harrisonba01cc92015-05-29 17:43:41 +0100926int i915_switch_context(struct drm_i915_gem_request *req)
Ben Widawskye0556842012-06-04 14:42:46 -0700927{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000928 struct intel_engine_cs *engine = req->engine;
Ben Widawskye0556842012-06-04 14:42:46 -0700929
Chris Wilson91c8a322016-07-05 10:40:23 +0100930 lockdep_assert_held(&req->i915->drm.struct_mutex);
Chris Wilson5b043f42016-08-02 22:50:38 +0100931 if (i915.enable_execlists)
932 return 0;
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800933
Chris Wilsonbca44d82016-05-24 14:53:41 +0100934 if (!req->ctx->engine[engine->id].state) {
Chris Wilsone2efd132016-05-24 14:53:34 +0100935 struct i915_gem_context *to = req->ctx;
Chris Wilsonf9326be2016-04-28 09:56:45 +0100936 struct i915_hw_ppgtt *ppgtt =
937 to->ppgtt ?: req->i915->mm.aliasing_ppgtt;
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100938
Chris Wilsonf9326be2016-04-28 09:56:45 +0100939 if (needs_pd_load_pre(ppgtt, engine, to)) {
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100940 int ret;
941
942 trace_switch_mm(engine, to);
Chris Wilsonf9326be2016-04-28 09:56:45 +0100943 ret = ppgtt->switch_mm(ppgtt, req);
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100944 if (ret)
945 return ret;
946
Chris Wilsonf9326be2016-04-28 09:56:45 +0100947 ppgtt->pd_dirty_rings &= ~intel_engine_flag(engine);
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100948 }
949
950 if (to != engine->last_context) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000951 if (engine->last_context)
Chris Wilson9a6feaf2016-07-20 13:31:50 +0100952 i915_gem_context_put(engine->last_context);
953 engine->last_context = i915_gem_context_get(to);
Chris Wilson691e6412014-04-09 09:07:36 +0100954 }
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100955
Ben Widawskyc4829722013-12-06 14:11:20 -0800956 return 0;
Mika Kuoppalaa95f6a02014-03-14 16:22:10 +0200957 }
Ben Widawskyc4829722013-12-06 14:11:20 -0800958
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100959 return do_rcs_switch(req);
Ben Widawskye0556842012-06-04 14:42:46 -0700960}
Ben Widawsky84624812012-06-04 14:42:54 -0700961
Chris Wilson945657b2016-07-15 14:56:19 +0100962int i915_gem_switch_to_kernel_context(struct drm_i915_private *dev_priv)
963{
964 struct intel_engine_cs *engine;
965
966 for_each_engine(engine, dev_priv) {
967 struct drm_i915_gem_request *req;
968 int ret;
969
970 if (engine->last_context == NULL)
971 continue;
972
973 if (engine->last_context == dev_priv->kernel_context)
974 continue;
975
976 req = i915_gem_request_alloc(engine, dev_priv->kernel_context);
977 if (IS_ERR(req))
978 return PTR_ERR(req);
979
Chris Wilson5b043f42016-08-02 22:50:38 +0100980 ret = i915_switch_context(req);
Chris Wilson945657b2016-07-15 14:56:19 +0100981 i915_add_request_no_flush(req);
982 if (ret)
983 return ret;
984 }
985
986 return 0;
987}
988
Oscar Mateoec3e9962014-07-24 17:04:18 +0100989static bool contexts_enabled(struct drm_device *dev)
Chris Wilson691e6412014-04-09 09:07:36 +0100990{
Oscar Mateoec3e9962014-07-24 17:04:18 +0100991 return i915.enable_execlists || to_i915(dev)->hw_context_size;
Chris Wilson691e6412014-04-09 09:07:36 +0100992}
993
Ben Widawsky84624812012-06-04 14:42:54 -0700994int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
995 struct drm_file *file)
996{
Ben Widawsky84624812012-06-04 14:42:54 -0700997 struct drm_i915_gem_context_create *args = data;
998 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsone2efd132016-05-24 14:53:34 +0100999 struct i915_gem_context *ctx;
Ben Widawsky84624812012-06-04 14:42:54 -07001000 int ret;
1001
Oscar Mateoec3e9962014-07-24 17:04:18 +01001002 if (!contexts_enabled(dev))
Daniel Vetter5fa8be62012-06-19 17:16:01 +02001003 return -ENODEV;
1004
Chris Wilsonb31e5132016-02-05 16:45:59 +00001005 if (args->pad != 0)
1006 return -EINVAL;
1007
Ben Widawsky84624812012-06-04 14:42:54 -07001008 ret = i915_mutex_lock_interruptible(dev);
1009 if (ret)
1010 return ret;
1011
Daniel Vetterd624d862014-08-06 15:04:54 +02001012 ctx = i915_gem_create_context(dev, file_priv);
Ben Widawsky84624812012-06-04 14:42:54 -07001013 mutex_unlock(&dev->struct_mutex);
Dan Carpenterbe636382012-07-17 09:44:49 +03001014 if (IS_ERR(ctx))
1015 return PTR_ERR(ctx);
Ben Widawsky84624812012-06-04 14:42:54 -07001016
Oscar Mateo821d66d2014-07-03 16:28:00 +01001017 args->ctx_id = ctx->user_handle;
Ben Widawsky84624812012-06-04 14:42:54 -07001018 DRM_DEBUG_DRIVER("HW context %d created\n", args->ctx_id);
1019
Dan Carpenterbe636382012-07-17 09:44:49 +03001020 return 0;
Ben Widawsky84624812012-06-04 14:42:54 -07001021}
1022
1023int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
1024 struct drm_file *file)
1025{
1026 struct drm_i915_gem_context_destroy *args = data;
1027 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsone2efd132016-05-24 14:53:34 +01001028 struct i915_gem_context *ctx;
Ben Widawsky84624812012-06-04 14:42:54 -07001029 int ret;
1030
Chris Wilsonb31e5132016-02-05 16:45:59 +00001031 if (args->pad != 0)
1032 return -EINVAL;
1033
Oscar Mateo821d66d2014-07-03 16:28:00 +01001034 if (args->ctx_id == DEFAULT_CONTEXT_HANDLE)
Ben Widawskyc2cf2412013-12-24 16:02:54 -08001035 return -ENOENT;
Ben Widawsky0eea67e2013-12-06 14:11:19 -08001036
Ben Widawsky84624812012-06-04 14:42:54 -07001037 ret = i915_mutex_lock_interruptible(dev);
1038 if (ret)
1039 return ret;
1040
Chris Wilsonca585b52016-05-24 14:53:36 +01001041 ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
Ben Widawsky72ad5c42014-01-02 19:50:27 -10001042 if (IS_ERR(ctx)) {
Ben Widawsky84624812012-06-04 14:42:54 -07001043 mutex_unlock(&dev->struct_mutex);
Ben Widawsky72ad5c42014-01-02 19:50:27 -10001044 return PTR_ERR(ctx);
Ben Widawsky84624812012-06-04 14:42:54 -07001045 }
1046
Chris Wilsond28b99a2016-05-24 14:53:39 +01001047 idr_remove(&file_priv->context_idr, ctx->user_handle);
Chris Wilson50e046b2016-08-04 07:52:46 +01001048 context_close(ctx);
Ben Widawsky84624812012-06-04 14:42:54 -07001049 mutex_unlock(&dev->struct_mutex);
1050
1051 DRM_DEBUG_DRIVER("HW context %d destroyed\n", args->ctx_id);
1052 return 0;
1053}
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001054
1055int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
1056 struct drm_file *file)
1057{
1058 struct drm_i915_file_private *file_priv = file->driver_priv;
1059 struct drm_i915_gem_context_param *args = data;
Chris Wilsone2efd132016-05-24 14:53:34 +01001060 struct i915_gem_context *ctx;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001061 int ret;
1062
1063 ret = i915_mutex_lock_interruptible(dev);
1064 if (ret)
1065 return ret;
1066
Chris Wilsonca585b52016-05-24 14:53:36 +01001067 ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001068 if (IS_ERR(ctx)) {
1069 mutex_unlock(&dev->struct_mutex);
1070 return PTR_ERR(ctx);
1071 }
1072
1073 args->size = 0;
1074 switch (args->param) {
1075 case I915_CONTEXT_PARAM_BAN_PERIOD:
1076 args->value = ctx->hang_stats.ban_period_seconds;
1077 break;
David Weinehallb1b38272015-05-20 17:00:13 +03001078 case I915_CONTEXT_PARAM_NO_ZEROMAP:
1079 args->value = ctx->flags & CONTEXT_NO_ZEROMAP;
1080 break;
Chris Wilsonfa8848f2015-10-14 14:17:11 +01001081 case I915_CONTEXT_PARAM_GTT_SIZE:
1082 if (ctx->ppgtt)
1083 args->value = ctx->ppgtt->base.total;
1084 else if (to_i915(dev)->mm.aliasing_ppgtt)
1085 args->value = to_i915(dev)->mm.aliasing_ppgtt->base.total;
1086 else
Joonas Lahtinen62106b42016-03-18 10:42:57 +02001087 args->value = to_i915(dev)->ggtt.base.total;
Chris Wilsonfa8848f2015-10-14 14:17:11 +01001088 break;
Chris Wilsonbc3d6742016-07-04 08:08:39 +01001089 case I915_CONTEXT_PARAM_NO_ERROR_CAPTURE:
1090 args->value = !!(ctx->flags & CONTEXT_NO_ERROR_CAPTURE);
1091 break;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001092 default:
1093 ret = -EINVAL;
1094 break;
1095 }
1096 mutex_unlock(&dev->struct_mutex);
1097
1098 return ret;
1099}
1100
1101int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
1102 struct drm_file *file)
1103{
1104 struct drm_i915_file_private *file_priv = file->driver_priv;
1105 struct drm_i915_gem_context_param *args = data;
Chris Wilsone2efd132016-05-24 14:53:34 +01001106 struct i915_gem_context *ctx;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001107 int ret;
1108
1109 ret = i915_mutex_lock_interruptible(dev);
1110 if (ret)
1111 return ret;
1112
Chris Wilsonca585b52016-05-24 14:53:36 +01001113 ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001114 if (IS_ERR(ctx)) {
1115 mutex_unlock(&dev->struct_mutex);
1116 return PTR_ERR(ctx);
1117 }
1118
1119 switch (args->param) {
1120 case I915_CONTEXT_PARAM_BAN_PERIOD:
1121 if (args->size)
1122 ret = -EINVAL;
1123 else if (args->value < ctx->hang_stats.ban_period_seconds &&
1124 !capable(CAP_SYS_ADMIN))
1125 ret = -EPERM;
1126 else
1127 ctx->hang_stats.ban_period_seconds = args->value;
1128 break;
David Weinehallb1b38272015-05-20 17:00:13 +03001129 case I915_CONTEXT_PARAM_NO_ZEROMAP:
1130 if (args->size) {
1131 ret = -EINVAL;
1132 } else {
1133 ctx->flags &= ~CONTEXT_NO_ZEROMAP;
1134 ctx->flags |= args->value ? CONTEXT_NO_ZEROMAP : 0;
1135 }
1136 break;
Chris Wilsonbc3d6742016-07-04 08:08:39 +01001137 case I915_CONTEXT_PARAM_NO_ERROR_CAPTURE:
1138 if (args->size) {
1139 ret = -EINVAL;
1140 } else {
1141 if (args->value)
1142 ctx->flags |= CONTEXT_NO_ERROR_CAPTURE;
1143 else
1144 ctx->flags &= ~CONTEXT_NO_ERROR_CAPTURE;
1145 }
1146 break;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001147 default:
1148 ret = -EINVAL;
1149 break;
1150 }
1151 mutex_unlock(&dev->struct_mutex);
1152
1153 return ret;
1154}
Chris Wilsond5387042016-05-13 11:57:19 +01001155
1156int i915_gem_context_reset_stats_ioctl(struct drm_device *dev,
1157 void *data, struct drm_file *file)
1158{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001159 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsond5387042016-05-13 11:57:19 +01001160 struct drm_i915_reset_stats *args = data;
1161 struct i915_ctx_hang_stats *hs;
Chris Wilsone2efd132016-05-24 14:53:34 +01001162 struct i915_gem_context *ctx;
Chris Wilsond5387042016-05-13 11:57:19 +01001163 int ret;
1164
1165 if (args->flags || args->pad)
1166 return -EINVAL;
1167
1168 if (args->ctx_id == DEFAULT_CONTEXT_HANDLE && !capable(CAP_SYS_ADMIN))
1169 return -EPERM;
1170
Chris Wilsonbdb04612016-05-13 11:57:20 +01001171 ret = i915_mutex_lock_interruptible(dev);
Chris Wilsond5387042016-05-13 11:57:19 +01001172 if (ret)
1173 return ret;
1174
Chris Wilsonca585b52016-05-24 14:53:36 +01001175 ctx = i915_gem_context_lookup(file->driver_priv, args->ctx_id);
Chris Wilsond5387042016-05-13 11:57:19 +01001176 if (IS_ERR(ctx)) {
1177 mutex_unlock(&dev->struct_mutex);
1178 return PTR_ERR(ctx);
1179 }
1180 hs = &ctx->hang_stats;
1181
1182 if (capable(CAP_SYS_ADMIN))
1183 args->reset_count = i915_reset_count(&dev_priv->gpu_error);
1184 else
1185 args->reset_count = 0;
1186
1187 args->batch_active = hs->batch_active;
1188 args->batch_pending = hs->batch_pending;
1189
1190 mutex_unlock(&dev->struct_mutex);
1191
1192 return 0;
1193}