blob: d7a7cc8b6fa4e30d31b8b3421dc261db4373230f [file] [log] [blame]
Ben Widawsky254f9652012-06-04 14:42:42 -07001/*
2 * Copyright © 2011-2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Ben Widawsky <ben@bwidawsk.net>
25 *
26 */
27
28/*
29 * This file implements HW context support. On gen5+ a HW context consists of an
30 * opaque GPU object which is referenced at times of context saves and restores.
31 * With RC6 enabled, the context is also referenced as the GPU enters and exists
32 * from RC6 (GPU has it's own internal power context, except on gen5). Though
33 * something like a context does exist for the media ring, the code only
34 * supports contexts for the render ring.
35 *
36 * In software, there is a distinction between contexts created by the user,
37 * and the default HW context. The default HW context is used by GPU clients
38 * that do not request setup of their own hardware context. The default
39 * context's state is never restored to help prevent programming errors. This
40 * would happen if a client ran and piggy-backed off another clients GPU state.
41 * The default context only exists to give the GPU some offset to load as the
42 * current to invoke a save of the context we actually care about. In fact, the
43 * code could likely be constructed, albeit in a more complicated fashion, to
44 * never use the default context, though that limits the driver's ability to
45 * swap out, and/or destroy other contexts.
46 *
47 * All other contexts are created as a request by the GPU client. These contexts
48 * store GPU state, and thus allow GPU clients to not re-emit state (and
49 * potentially query certain state) at any time. The kernel driver makes
50 * certain that the appropriate commands are inserted.
51 *
52 * The context life cycle is semi-complicated in that context BOs may live
53 * longer than the context itself because of the way the hardware, and object
54 * tracking works. Below is a very crude representation of the state machine
55 * describing the context life.
56 * refcount pincount active
57 * S0: initial state 0 0 0
58 * S1: context created 1 0 0
59 * S2: context is currently running 2 1 X
60 * S3: GPU referenced, but not current 2 0 1
61 * S4: context is current, but destroyed 1 1 0
62 * S5: like S3, but destroyed 1 0 1
63 *
64 * The most common (but not all) transitions:
65 * S0->S1: client creates a context
66 * S1->S2: client submits execbuf with context
67 * S2->S3: other clients submits execbuf with context
68 * S3->S1: context object was retired
69 * S3->S2: clients submits another execbuf
70 * S2->S4: context destroy called with current context
71 * S3->S5->S0: destroy path
72 * S4->S5->S0: destroy path on current context
73 *
74 * There are two confusing terms used above:
75 * The "current context" means the context which is currently running on the
Damien Lespiau508842a2013-08-30 14:40:26 +010076 * GPU. The GPU has loaded its state already and has stored away the gtt
Ben Widawsky254f9652012-06-04 14:42:42 -070077 * offset of the BO. The GPU is not actively referencing the data at this
78 * offset, but it will on the next context switch. The only way to avoid this
79 * is to do a GPU reset.
80 *
81 * An "active context' is one which was previously the "current context" and is
82 * on the active list waiting for the next context switch to occur. Until this
83 * happens, the object must remain at the same gtt offset. It is therefore
84 * possible to destroy a context, but it is still active.
85 *
86 */
87
David Howells760285e2012-10-02 18:01:07 +010088#include <drm/drmP.h>
89#include <drm/i915_drm.h>
Ben Widawsky254f9652012-06-04 14:42:42 -070090#include "i915_drv.h"
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +000091#include "i915_trace.h"
Ben Widawsky254f9652012-06-04 14:42:42 -070092
Chris Wilsonb2e862d2016-04-28 09:56:41 +010093#define ALL_L3_SLICES(dev) (1 << NUM_L3_SLICES(dev)) - 1
94
Ben Widawsky40521052012-06-04 14:42:43 -070095/* This is a HW constraint. The value below is the largest known requirement
96 * I've seen in a spec to date, and that was a workaround for a non-shipping
97 * part. It should be safe to decrease this, but it's more future proof as is.
98 */
Ben Widawskyb731d332013-12-06 14:10:59 -080099#define GEN6_CONTEXT_ALIGN (64<<10)
100#define GEN7_CONTEXT_ALIGN 4096
Ben Widawsky40521052012-06-04 14:42:43 -0700101
Chris Wilsonc0336662016-05-06 15:40:21 +0100102static size_t get_context_alignment(struct drm_i915_private *dev_priv)
Ben Widawskyb731d332013-12-06 14:10:59 -0800103{
Chris Wilsonc0336662016-05-06 15:40:21 +0100104 if (IS_GEN6(dev_priv))
Ben Widawskyb731d332013-12-06 14:10:59 -0800105 return GEN6_CONTEXT_ALIGN;
106
107 return GEN7_CONTEXT_ALIGN;
108}
109
Chris Wilsonc0336662016-05-06 15:40:21 +0100110static int get_context_size(struct drm_i915_private *dev_priv)
Ben Widawsky254f9652012-06-04 14:42:42 -0700111{
Ben Widawsky254f9652012-06-04 14:42:42 -0700112 int ret;
113 u32 reg;
114
Chris Wilsonc0336662016-05-06 15:40:21 +0100115 switch (INTEL_GEN(dev_priv)) {
Ben Widawsky254f9652012-06-04 14:42:42 -0700116 case 6:
117 reg = I915_READ(CXT_SIZE);
118 ret = GEN6_CXT_TOTAL_SIZE(reg) * 64;
119 break;
120 case 7:
Ben Widawsky4f91dd62012-07-18 10:10:09 -0700121 reg = I915_READ(GEN7_CXT_SIZE);
Chris Wilsonc0336662016-05-06 15:40:21 +0100122 if (IS_HASWELL(dev_priv))
Ben Widawskya0de80a2013-06-25 21:53:40 -0700123 ret = HSW_CXT_TOTAL_SIZE;
Ben Widawsky2e4291e2012-07-24 20:47:30 -0700124 else
125 ret = GEN7_CXT_TOTAL_SIZE(reg) * 64;
Ben Widawsky254f9652012-06-04 14:42:42 -0700126 break;
Ben Widawsky88976442013-11-02 21:07:05 -0700127 case 8:
128 ret = GEN8_CXT_TOTAL_SIZE;
129 break;
Ben Widawsky254f9652012-06-04 14:42:42 -0700130 default:
131 BUG();
132 }
133
134 return ret;
135}
136
Chris Wilsone2efd132016-05-24 14:53:34 +0100137static void i915_gem_context_clean(struct i915_gem_context *ctx)
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +0100138{
139 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
140 struct i915_vma *vma, *next;
141
Tvrtko Ursulin61fb5882015-10-08 15:37:00 +0100142 if (!ppgtt)
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +0100143 return;
144
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +0100145 list_for_each_entry_safe(vma, next, &ppgtt->base.inactive_list,
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000146 vm_link) {
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +0100147 if (WARN_ON(__i915_vma_unbind_no_wait(vma)))
148 break;
149 }
150}
151
Mika Kuoppaladce32712013-04-30 13:30:33 +0300152void i915_gem_context_free(struct kref *ctx_ref)
Ben Widawsky40521052012-06-04 14:42:43 -0700153{
Chris Wilsone2efd132016-05-24 14:53:34 +0100154 struct i915_gem_context *ctx = container_of(ctx_ref, typeof(*ctx), ref);
Chris Wilsonbca44d82016-05-24 14:53:41 +0100155 int i;
Ben Widawsky40521052012-06-04 14:42:43 -0700156
Chris Wilson91c8a322016-07-05 10:40:23 +0100157 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +0000158 trace_i915_context_free(ctx);
159
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +0100160 /*
161 * This context is going away and we need to remove all VMAs still
162 * around. This is to handle imported shared objects for which
163 * destructor did not run when their handles were closed.
164 */
165 i915_gem_context_clean(ctx);
166
Daniel Vetterae6c4802014-08-06 15:04:53 +0200167 i915_ppgtt_put(ctx->ppgtt);
168
Chris Wilsonbca44d82016-05-24 14:53:41 +0100169 for (i = 0; i < I915_NUM_ENGINES; i++) {
170 struct intel_context *ce = &ctx->engine[i];
171
172 if (!ce->state)
173 continue;
174
175 WARN_ON(ce->pin_count);
Chris Wilsondca33ec2016-08-02 22:50:20 +0100176 if (ce->ring)
Chris Wilson7e37f882016-08-02 22:50:21 +0100177 intel_ring_free(ce->ring);
Chris Wilsonbca44d82016-05-24 14:53:41 +0100178
Chris Wilsonf8c417c2016-07-20 13:31:53 +0100179 i915_gem_object_put(ce->state);
Chris Wilsonbca44d82016-05-24 14:53:41 +0100180 }
181
Ben Widawskyc7c48df2013-12-06 14:11:15 -0800182 list_del(&ctx->link);
Chris Wilson5d1808e2016-04-28 09:56:51 +0100183
184 ida_simple_remove(&ctx->i915->context_hw_ida, ctx->hw_id);
Ben Widawsky40521052012-06-04 14:42:43 -0700185 kfree(ctx);
186}
187
Oscar Mateo8c8579172014-07-24 17:04:14 +0100188struct drm_i915_gem_object *
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100189i915_gem_alloc_context_obj(struct drm_device *dev, size_t size)
190{
191 struct drm_i915_gem_object *obj;
192 int ret;
193
Chris Wilson499f2692016-05-24 14:53:35 +0100194 lockdep_assert_held(&dev->struct_mutex);
195
Dave Gordond37cd8a2016-04-22 19:14:32 +0100196 obj = i915_gem_object_create(dev, size);
Chris Wilsonfe3db792016-04-25 13:32:13 +0100197 if (IS_ERR(obj))
198 return obj;
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100199
200 /*
201 * Try to make the context utilize L3 as well as LLC.
202 *
203 * On VLV we don't have L3 controls in the PTEs so we
204 * shouldn't touch the cache level, especially as that
205 * would make the object snooped which might have a
206 * negative performance impact.
Wayne Boyer4d3e9042015-12-08 09:38:52 -0800207 *
208 * Snooping is required on non-llc platforms in execlist
209 * mode, but since all GGTT accesses use PAT entry 0 we
210 * get snooping anyway regardless of cache_level.
211 *
212 * This is only applicable for Ivy Bridge devices since
213 * later platforms don't have L3 control bits in the PTE.
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100214 */
Wayne Boyer4d3e9042015-12-08 09:38:52 -0800215 if (IS_IVYBRIDGE(dev)) {
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100216 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_L3_LLC);
217 /* Failure shouldn't ever happen this early */
218 if (WARN_ON(ret)) {
Chris Wilsonf8c417c2016-07-20 13:31:53 +0100219 i915_gem_object_put(obj);
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100220 return ERR_PTR(ret);
221 }
222 }
223
224 return obj;
225}
226
Chris Wilson5d1808e2016-04-28 09:56:51 +0100227static int assign_hw_id(struct drm_i915_private *dev_priv, unsigned *out)
228{
229 int ret;
230
231 ret = ida_simple_get(&dev_priv->context_hw_ida,
232 0, MAX_CONTEXT_HW_ID, GFP_KERNEL);
233 if (ret < 0) {
234 /* Contexts are only released when no longer active.
235 * Flush any pending retires to hopefully release some
236 * stale contexts and try again.
237 */
Chris Wilsonc0336662016-05-06 15:40:21 +0100238 i915_gem_retire_requests(dev_priv);
Chris Wilson5d1808e2016-04-28 09:56:51 +0100239 ret = ida_simple_get(&dev_priv->context_hw_ida,
240 0, MAX_CONTEXT_HW_ID, GFP_KERNEL);
241 if (ret < 0)
242 return ret;
243 }
244
245 *out = ret;
246 return 0;
247}
248
Chris Wilsone2efd132016-05-24 14:53:34 +0100249static struct i915_gem_context *
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800250__create_hw_context(struct drm_device *dev,
Daniel Vetteree960be2014-08-06 15:04:45 +0200251 struct drm_i915_file_private *file_priv)
Ben Widawsky40521052012-06-04 14:42:43 -0700252{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100253 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsone2efd132016-05-24 14:53:34 +0100254 struct i915_gem_context *ctx;
Tejun Heoc8c470a2013-02-27 17:04:10 -0800255 int ret;
Ben Widawsky40521052012-06-04 14:42:43 -0700256
Ben Widawskyf94982b2012-11-10 10:56:04 -0800257 ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
Ben Widawsky146937e2012-06-29 10:30:39 -0700258 if (ctx == NULL)
259 return ERR_PTR(-ENOMEM);
Ben Widawsky40521052012-06-04 14:42:43 -0700260
Chris Wilson5d1808e2016-04-28 09:56:51 +0100261 ret = assign_hw_id(dev_priv, &ctx->hw_id);
262 if (ret) {
263 kfree(ctx);
264 return ERR_PTR(ret);
265 }
266
Mika Kuoppaladce32712013-04-30 13:30:33 +0300267 kref_init(&ctx->ref);
Ben Widawskya33afea2013-09-17 21:12:45 -0700268 list_add_tail(&ctx->link, &dev_priv->context_list);
Chris Wilson9ea4fee2015-05-05 09:17:29 +0100269 ctx->i915 = dev_priv;
Ben Widawsky40521052012-06-04 14:42:43 -0700270
Chris Wilson0cb26a82016-06-24 14:55:53 +0100271 ctx->ggtt_alignment = get_context_alignment(dev_priv);
272
Chris Wilson691e6412014-04-09 09:07:36 +0100273 if (dev_priv->hw_context_size) {
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100274 struct drm_i915_gem_object *obj =
275 i915_gem_alloc_context_obj(dev, dev_priv->hw_context_size);
276 if (IS_ERR(obj)) {
277 ret = PTR_ERR(obj);
Chris Wilson691e6412014-04-09 09:07:36 +0100278 goto err_out;
279 }
Chris Wilsonbca44d82016-05-24 14:53:41 +0100280 ctx->engine[RCS].state = obj;
Chris Wilson691e6412014-04-09 09:07:36 +0100281 }
282
283 /* Default context will never have a file_priv */
284 if (file_priv != NULL) {
285 ret = idr_alloc(&file_priv->context_idr, ctx,
Oscar Mateo821d66d2014-07-03 16:28:00 +0100286 DEFAULT_CONTEXT_HANDLE, 0, GFP_KERNEL);
Chris Wilson691e6412014-04-09 09:07:36 +0100287 if (ret < 0)
288 goto err_out;
289 } else
Oscar Mateo821d66d2014-07-03 16:28:00 +0100290 ret = DEFAULT_CONTEXT_HANDLE;
Mika Kuoppaladce32712013-04-30 13:30:33 +0300291
292 ctx->file_priv = file_priv;
Oscar Mateo821d66d2014-07-03 16:28:00 +0100293 ctx->user_handle = ret;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700294 /* NB: Mark all slices as needing a remap so that when the context first
295 * loads it will restore whatever remap state already exists. If there
296 * is no remap info, it will be a NOP. */
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100297 ctx->remap_slice = ALL_L3_SLICES(dev_priv);
Ben Widawsky40521052012-06-04 14:42:43 -0700298
Chris Wilson676fa572014-12-24 08:13:39 -0800299 ctx->hang_stats.ban_period_seconds = DRM_I915_CTX_BAN_PERIOD;
Zhi Wangbcd794c2016-06-16 08:07:01 -0400300 ctx->ring_size = 4 * PAGE_SIZE;
Zhi Wangc01fc532016-06-16 08:07:02 -0400301 ctx->desc_template = GEN8_CTX_ADDRESSING_MODE(dev_priv) <<
302 GEN8_CTX_ADDRESSING_MODE_SHIFT;
Zhi Wang3c7ba632016-06-16 08:07:03 -0400303 ATOMIC_INIT_NOTIFIER_HEAD(&ctx->status_notifier);
Chris Wilson676fa572014-12-24 08:13:39 -0800304
Ben Widawsky146937e2012-06-29 10:30:39 -0700305 return ctx;
Ben Widawsky40521052012-06-04 14:42:43 -0700306
307err_out:
Chris Wilson9a6feaf2016-07-20 13:31:50 +0100308 i915_gem_context_put(ctx);
Ben Widawsky146937e2012-06-29 10:30:39 -0700309 return ERR_PTR(ret);
Ben Widawsky40521052012-06-04 14:42:43 -0700310}
311
Ben Widawsky254f9652012-06-04 14:42:42 -0700312/**
313 * The default context needs to exist per ring that uses contexts. It stores the
314 * context state of the GPU for applications that don't utilize HW contexts, as
315 * well as an idle case.
316 */
Chris Wilsone2efd132016-05-24 14:53:34 +0100317static struct i915_gem_context *
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800318i915_gem_create_context(struct drm_device *dev,
Daniel Vetterd624d862014-08-06 15:04:54 +0200319 struct drm_i915_file_private *file_priv)
Ben Widawsky254f9652012-06-04 14:42:42 -0700320{
Chris Wilsone2efd132016-05-24 14:53:34 +0100321 struct i915_gem_context *ctx;
Ben Widawsky40521052012-06-04 14:42:43 -0700322
Chris Wilson499f2692016-05-24 14:53:35 +0100323 lockdep_assert_held(&dev->struct_mutex);
Ben Widawsky40521052012-06-04 14:42:43 -0700324
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800325 ctx = __create_hw_context(dev, file_priv);
Ben Widawsky146937e2012-06-29 10:30:39 -0700326 if (IS_ERR(ctx))
Ben Widawskya45d0f62013-12-06 14:11:05 -0800327 return ctx;
Ben Widawsky40521052012-06-04 14:42:43 -0700328
Daniel Vetterd624d862014-08-06 15:04:54 +0200329 if (USES_FULL_PPGTT(dev)) {
Daniel Vetter4d884702014-08-06 15:04:47 +0200330 struct i915_hw_ppgtt *ppgtt = i915_ppgtt_create(dev, file_priv);
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800331
Chris Wilsonc6aab912016-05-24 14:53:38 +0100332 if (IS_ERR(ppgtt)) {
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800333 DRM_DEBUG_DRIVER("PPGTT setup failed (%ld)\n",
334 PTR_ERR(ppgtt));
Chris Wilsonc6aab912016-05-24 14:53:38 +0100335 idr_remove(&file_priv->context_idr, ctx->user_handle);
Chris Wilson9a6feaf2016-07-20 13:31:50 +0100336 i915_gem_context_put(ctx);
Chris Wilsonc6aab912016-05-24 14:53:38 +0100337 return ERR_CAST(ppgtt);
Daniel Vetterae6c4802014-08-06 15:04:53 +0200338 }
339
340 ctx->ppgtt = ppgtt;
341 }
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800342
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +0000343 trace_i915_context_create(ctx);
344
Ben Widawskya45d0f62013-12-06 14:11:05 -0800345 return ctx;
Ben Widawsky254f9652012-06-04 14:42:42 -0700346}
347
Zhi Wangc8c35792016-06-16 08:07:05 -0400348/**
349 * i915_gem_context_create_gvt - create a GVT GEM context
350 * @dev: drm device *
351 *
352 * This function is used to create a GVT specific GEM context.
353 *
354 * Returns:
355 * pointer to i915_gem_context on success, error pointer if failed
356 *
357 */
358struct i915_gem_context *
359i915_gem_context_create_gvt(struct drm_device *dev)
360{
361 struct i915_gem_context *ctx;
362 int ret;
363
364 if (!IS_ENABLED(CONFIG_DRM_I915_GVT))
365 return ERR_PTR(-ENODEV);
366
367 ret = i915_mutex_lock_interruptible(dev);
368 if (ret)
369 return ERR_PTR(ret);
370
371 ctx = i915_gem_create_context(dev, NULL);
372 if (IS_ERR(ctx))
373 goto out;
374
375 ctx->execlists_force_single_submission = true;
376 ctx->ring_size = 512 * PAGE_SIZE; /* Max ring buffer size */
377out:
378 mutex_unlock(&dev->struct_mutex);
379 return ctx;
380}
381
Chris Wilsone2efd132016-05-24 14:53:34 +0100382static void i915_gem_context_unpin(struct i915_gem_context *ctx,
Tvrtko Ursulina0b4a6a2016-01-28 10:29:56 +0000383 struct intel_engine_cs *engine)
384{
Tvrtko Ursulinf4e2dec2016-01-28 10:29:57 +0000385 if (i915.enable_execlists) {
386 intel_lr_context_unpin(ctx, engine);
387 } else {
Chris Wilsonbca44d82016-05-24 14:53:41 +0100388 struct intel_context *ce = &ctx->engine[engine->id];
389
390 if (ce->state)
391 i915_gem_object_ggtt_unpin(ce->state);
392
Chris Wilson9a6feaf2016-07-20 13:31:50 +0100393 i915_gem_context_put(ctx);
Tvrtko Ursulinf4e2dec2016-01-28 10:29:57 +0000394 }
Tvrtko Ursulina0b4a6a2016-01-28 10:29:56 +0000395}
396
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800397void i915_gem_context_reset(struct drm_device *dev)
398{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100399 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800400
Chris Wilson499f2692016-05-24 14:53:35 +0100401 lockdep_assert_held(&dev->struct_mutex);
402
Thomas Daniel3e5b6f02015-02-16 16:12:53 +0000403 if (i915.enable_execlists) {
Chris Wilsone2efd132016-05-24 14:53:34 +0100404 struct i915_gem_context *ctx;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +0000405
Tvrtko Ursulina0b4a6a2016-01-28 10:29:56 +0000406 list_for_each_entry(ctx, &dev_priv->context_list, link)
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100407 intel_lr_context_reset(dev_priv, ctx);
Thomas Daniel3e5b6f02015-02-16 16:12:53 +0000408 }
Thomas Danielecdb5fd2014-08-20 16:29:24 +0100409
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100410 i915_gem_context_lost(dev_priv);
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800411}
412
Ben Widawsky8245be32013-11-06 13:56:29 -0200413int i915_gem_context_init(struct drm_device *dev)
Ben Widawsky254f9652012-06-04 14:42:42 -0700414{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100415 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsone2efd132016-05-24 14:53:34 +0100416 struct i915_gem_context *ctx;
Ben Widawsky254f9652012-06-04 14:42:42 -0700417
Ben Widawsky2fa48d82013-12-06 14:11:04 -0800418 /* Init should only be called once per module load. Eventually the
419 * restriction on the context_disabled check can be loosened. */
Dave Gordoned54c1a2016-01-19 19:02:54 +0000420 if (WARN_ON(dev_priv->kernel_context))
Ben Widawsky8245be32013-11-06 13:56:29 -0200421 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700422
Chris Wilsonc0336662016-05-06 15:40:21 +0100423 if (intel_vgpu_active(dev_priv) &&
424 HAS_LOGICAL_RING_CONTEXTS(dev_priv)) {
Zhiyuan Lva0bd6c32015-08-28 15:41:16 +0800425 if (!i915.enable_execlists) {
426 DRM_INFO("Only EXECLIST mode is supported in vgpu.\n");
427 return -EINVAL;
428 }
429 }
430
Chris Wilson5d1808e2016-04-28 09:56:51 +0100431 /* Using the simple ida interface, the max is limited by sizeof(int) */
432 BUILD_BUG_ON(MAX_CONTEXT_HW_ID > INT_MAX);
433 ida_init(&dev_priv->context_hw_ida);
434
Oscar Mateoede7d422014-07-24 17:04:12 +0100435 if (i915.enable_execlists) {
436 /* NB: intentionally left blank. We will allocate our own
437 * backing objects as we need them, thank you very much */
438 dev_priv->hw_context_size = 0;
Chris Wilsonc0336662016-05-06 15:40:21 +0100439 } else if (HAS_HW_CONTEXTS(dev_priv)) {
440 dev_priv->hw_context_size =
441 round_up(get_context_size(dev_priv), 4096);
Chris Wilson691e6412014-04-09 09:07:36 +0100442 if (dev_priv->hw_context_size > (1<<20)) {
443 DRM_DEBUG_DRIVER("Disabling HW Contexts; invalid size %d\n",
444 dev_priv->hw_context_size);
445 dev_priv->hw_context_size = 0;
446 }
Ben Widawsky254f9652012-06-04 14:42:42 -0700447 }
448
Daniel Vetterd624d862014-08-06 15:04:54 +0200449 ctx = i915_gem_create_context(dev, NULL);
Chris Wilson691e6412014-04-09 09:07:36 +0100450 if (IS_ERR(ctx)) {
451 DRM_ERROR("Failed to create default global context (error %ld)\n",
452 PTR_ERR(ctx));
453 return PTR_ERR(ctx);
Ben Widawsky254f9652012-06-04 14:42:42 -0700454 }
455
Dave Gordoned54c1a2016-01-19 19:02:54 +0000456 dev_priv->kernel_context = ctx;
Oscar Mateoede7d422014-07-24 17:04:12 +0100457
458 DRM_DEBUG_DRIVER("%s context support initialized\n",
459 i915.enable_execlists ? "LR" :
460 dev_priv->hw_context_size ? "HW" : "fake");
Ben Widawsky8245be32013-11-06 13:56:29 -0200461 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700462}
463
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100464void i915_gem_context_lost(struct drm_i915_private *dev_priv)
465{
466 struct intel_engine_cs *engine;
467
Chris Wilson91c8a322016-07-05 10:40:23 +0100468 lockdep_assert_held(&dev_priv->drm.struct_mutex);
Chris Wilson499f2692016-05-24 14:53:35 +0100469
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100470 for_each_engine(engine, dev_priv) {
Chris Wilsonbca44d82016-05-24 14:53:41 +0100471 if (engine->last_context) {
472 i915_gem_context_unpin(engine->last_context, engine);
473 engine->last_context = NULL;
474 }
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100475 }
476
Chris Wilsonc7c3c072016-06-24 14:55:54 +0100477 /* Force the GPU state to be restored on enabling */
478 if (!i915.enable_execlists) {
Chris Wilsona168b2d2016-06-24 14:55:55 +0100479 struct i915_gem_context *ctx;
480
481 list_for_each_entry(ctx, &dev_priv->context_list, link) {
482 if (!i915_gem_context_is_default(ctx))
483 continue;
484
485 for_each_engine(engine, dev_priv)
486 ctx->engine[engine->id].initialised = false;
487
488 ctx->remap_slice = ALL_L3_SLICES(dev_priv);
489 }
490
Chris Wilsonc7c3c072016-06-24 14:55:54 +0100491 for_each_engine(engine, dev_priv) {
492 struct intel_context *kce =
493 &dev_priv->kernel_context->engine[engine->id];
494
495 kce->initialised = true;
496 }
497 }
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100498}
499
Ben Widawsky254f9652012-06-04 14:42:42 -0700500void i915_gem_context_fini(struct drm_device *dev)
501{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100502 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsone2efd132016-05-24 14:53:34 +0100503 struct i915_gem_context *dctx = dev_priv->kernel_context;
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100504
Chris Wilson499f2692016-05-24 14:53:35 +0100505 lockdep_assert_held(&dev->struct_mutex);
506
Chris Wilson9a6feaf2016-07-20 13:31:50 +0100507 i915_gem_context_put(dctx);
Dave Gordoned54c1a2016-01-19 19:02:54 +0000508 dev_priv->kernel_context = NULL;
Chris Wilson5d1808e2016-04-28 09:56:51 +0100509
510 ida_destroy(&dev_priv->context_hw_ida);
Ben Widawsky254f9652012-06-04 14:42:42 -0700511}
512
Ben Widawsky40521052012-06-04 14:42:43 -0700513static int context_idr_cleanup(int id, void *p, void *data)
514{
Chris Wilsone2efd132016-05-24 14:53:34 +0100515 struct i915_gem_context *ctx = p;
Ben Widawsky40521052012-06-04 14:42:43 -0700516
Chris Wilsond28b99a2016-05-24 14:53:39 +0100517 ctx->file_priv = ERR_PTR(-EBADF);
Chris Wilson9a6feaf2016-07-20 13:31:50 +0100518 i915_gem_context_put(ctx);
Ben Widawsky40521052012-06-04 14:42:43 -0700519 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700520}
521
Ben Widawskye422b882013-12-06 14:10:58 -0800522int i915_gem_context_open(struct drm_device *dev, struct drm_file *file)
523{
524 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsone2efd132016-05-24 14:53:34 +0100525 struct i915_gem_context *ctx;
Ben Widawskye422b882013-12-06 14:10:58 -0800526
527 idr_init(&file_priv->context_idr);
528
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800529 mutex_lock(&dev->struct_mutex);
Daniel Vetterd624d862014-08-06 15:04:54 +0200530 ctx = i915_gem_create_context(dev, file_priv);
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800531 mutex_unlock(&dev->struct_mutex);
532
Oscar Mateof83d6512014-05-22 14:13:38 +0100533 if (IS_ERR(ctx)) {
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800534 idr_destroy(&file_priv->context_idr);
Oscar Mateof83d6512014-05-22 14:13:38 +0100535 return PTR_ERR(ctx);
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800536 }
537
Ben Widawskye422b882013-12-06 14:10:58 -0800538 return 0;
539}
540
Ben Widawsky254f9652012-06-04 14:42:42 -0700541void i915_gem_context_close(struct drm_device *dev, struct drm_file *file)
542{
Ben Widawsky40521052012-06-04 14:42:43 -0700543 struct drm_i915_file_private *file_priv = file->driver_priv;
Ben Widawsky254f9652012-06-04 14:42:42 -0700544
Chris Wilson499f2692016-05-24 14:53:35 +0100545 lockdep_assert_held(&dev->struct_mutex);
546
Daniel Vetter73c273e2012-06-19 20:27:39 +0200547 idr_for_each(&file_priv->context_idr, context_idr_cleanup, NULL);
Ben Widawsky40521052012-06-04 14:42:43 -0700548 idr_destroy(&file_priv->context_idr);
Ben Widawsky40521052012-06-04 14:42:43 -0700549}
550
Ben Widawskye0556842012-06-04 14:42:46 -0700551static inline int
John Harrison1d719cd2015-05-29 17:43:52 +0100552mi_set_context(struct drm_i915_gem_request *req, u32 hw_flags)
Ben Widawskye0556842012-06-04 14:42:46 -0700553{
Chris Wilsonc0336662016-05-06 15:40:21 +0100554 struct drm_i915_private *dev_priv = req->i915;
Chris Wilson7e37f882016-08-02 22:50:21 +0100555 struct intel_ring *ring = req->ring;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000556 struct intel_engine_cs *engine = req->engine;
Ben Widawskye80f14b2014-08-18 10:35:28 -0700557 u32 flags = hw_flags | MI_MM_SPACE_GTT;
Chris Wilson2c550182014-12-16 10:02:27 +0000558 const int num_rings =
559 /* Use an extended w/a on ivb+ if signalling from other rings */
Chris Wilson39df9192016-07-20 13:31:57 +0100560 i915.semaphores ?
Chris Wilsonc0336662016-05-06 15:40:21 +0100561 hweight32(INTEL_INFO(dev_priv)->ring_mask) - 1 :
Chris Wilson2c550182014-12-16 10:02:27 +0000562 0;
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000563 int len, ret;
Ben Widawskye0556842012-06-04 14:42:46 -0700564
Ben Widawsky12b02862012-06-04 14:42:50 -0700565 /* w/a: If Flush TLB Invalidation Mode is enabled, driver must do a TLB
566 * invalidation prior to MI_SET_CONTEXT. On GEN6 we don't set the value
567 * explicitly, so we rely on the value at ring init, stored in
568 * itlb_before_ctx_switch.
569 */
Chris Wilsonc0336662016-05-06 15:40:21 +0100570 if (IS_GEN6(dev_priv)) {
Chris Wilson7c9cf4e2016-08-02 22:50:25 +0100571 ret = engine->emit_flush(req, EMIT_INVALIDATE);
Ben Widawsky12b02862012-06-04 14:42:50 -0700572 if (ret)
573 return ret;
574 }
575
Ben Widawskye80f14b2014-08-18 10:35:28 -0700576 /* These flags are for resource streamer on HSW+ */
Chris Wilsonc0336662016-05-06 15:40:21 +0100577 if (IS_HASWELL(dev_priv) || INTEL_GEN(dev_priv) >= 8)
Abdiel Janulgue4c436d552015-06-16 13:39:41 +0300578 flags |= (HSW_MI_RS_SAVE_STATE_EN | HSW_MI_RS_RESTORE_STATE_EN);
Chris Wilsonc0336662016-05-06 15:40:21 +0100579 else if (INTEL_GEN(dev_priv) < 8)
Ben Widawskye80f14b2014-08-18 10:35:28 -0700580 flags |= (MI_SAVE_EXT_STATE_EN | MI_RESTORE_EXT_STATE_EN);
581
Chris Wilson2c550182014-12-16 10:02:27 +0000582
583 len = 4;
Chris Wilsonc0336662016-05-06 15:40:21 +0100584 if (INTEL_GEN(dev_priv) >= 7)
Chris Wilsone9135c42016-04-13 17:35:10 +0100585 len += 2 + (num_rings ? 4*num_rings + 6 : 0);
Chris Wilson2c550182014-12-16 10:02:27 +0000586
John Harrison5fb9de12015-05-29 17:44:07 +0100587 ret = intel_ring_begin(req, len);
Ben Widawskye0556842012-06-04 14:42:46 -0700588 if (ret)
589 return ret;
590
Ville Syrjäläb3f797a2014-04-28 14:31:09 +0300591 /* WaProgramMiArbOnOffAroundMiSetContext:ivb,vlv,hsw,bdw,chv */
Chris Wilsonc0336662016-05-06 15:40:21 +0100592 if (INTEL_GEN(dev_priv) >= 7) {
Chris Wilsonb5321f32016-08-02 22:50:18 +0100593 intel_ring_emit(ring, MI_ARB_ON_OFF | MI_ARB_DISABLE);
Chris Wilson2c550182014-12-16 10:02:27 +0000594 if (num_rings) {
595 struct intel_engine_cs *signaller;
596
Chris Wilsonb5321f32016-08-02 22:50:18 +0100597 intel_ring_emit(ring,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000598 MI_LOAD_REGISTER_IMM(num_rings));
Chris Wilsonc0336662016-05-06 15:40:21 +0100599 for_each_engine(signaller, dev_priv) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000600 if (signaller == engine)
Chris Wilson2c550182014-12-16 10:02:27 +0000601 continue;
602
Chris Wilsonb5321f32016-08-02 22:50:18 +0100603 intel_ring_emit_reg(ring,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000604 RING_PSMI_CTL(signaller->mmio_base));
Chris Wilsonb5321f32016-08-02 22:50:18 +0100605 intel_ring_emit(ring,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000606 _MASKED_BIT_ENABLE(GEN6_PSMI_SLEEP_MSG_DISABLE));
Chris Wilson2c550182014-12-16 10:02:27 +0000607 }
608 }
609 }
Ben Widawskye37ec392012-06-04 14:42:48 -0700610
Chris Wilsonb5321f32016-08-02 22:50:18 +0100611 intel_ring_emit(ring, MI_NOOP);
612 intel_ring_emit(ring, MI_SET_CONTEXT);
613 intel_ring_emit(ring,
Chris Wilsonbca44d82016-05-24 14:53:41 +0100614 i915_gem_obj_ggtt_offset(req->ctx->engine[RCS].state) |
Ben Widawskye80f14b2014-08-18 10:35:28 -0700615 flags);
Ville Syrjälä2b7e8082014-01-22 21:32:43 +0200616 /*
617 * w/a: MI_SET_CONTEXT must always be followed by MI_NOOP
618 * WaMiSetContext_Hang:snb,ivb,vlv
619 */
Chris Wilsonb5321f32016-08-02 22:50:18 +0100620 intel_ring_emit(ring, MI_NOOP);
Ben Widawskye0556842012-06-04 14:42:46 -0700621
Chris Wilsonc0336662016-05-06 15:40:21 +0100622 if (INTEL_GEN(dev_priv) >= 7) {
Chris Wilson2c550182014-12-16 10:02:27 +0000623 if (num_rings) {
624 struct intel_engine_cs *signaller;
Chris Wilsone9135c42016-04-13 17:35:10 +0100625 i915_reg_t last_reg = {}; /* keep gcc quiet */
Chris Wilson2c550182014-12-16 10:02:27 +0000626
Chris Wilsonb5321f32016-08-02 22:50:18 +0100627 intel_ring_emit(ring,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000628 MI_LOAD_REGISTER_IMM(num_rings));
Chris Wilsonc0336662016-05-06 15:40:21 +0100629 for_each_engine(signaller, dev_priv) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000630 if (signaller == engine)
Chris Wilson2c550182014-12-16 10:02:27 +0000631 continue;
632
Chris Wilsone9135c42016-04-13 17:35:10 +0100633 last_reg = RING_PSMI_CTL(signaller->mmio_base);
Chris Wilsonb5321f32016-08-02 22:50:18 +0100634 intel_ring_emit_reg(ring, last_reg);
635 intel_ring_emit(ring,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000636 _MASKED_BIT_DISABLE(GEN6_PSMI_SLEEP_MSG_DISABLE));
Chris Wilson2c550182014-12-16 10:02:27 +0000637 }
Chris Wilsone9135c42016-04-13 17:35:10 +0100638
639 /* Insert a delay before the next switch! */
Chris Wilsonb5321f32016-08-02 22:50:18 +0100640 intel_ring_emit(ring,
Chris Wilsone9135c42016-04-13 17:35:10 +0100641 MI_STORE_REGISTER_MEM |
642 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonb5321f32016-08-02 22:50:18 +0100643 intel_ring_emit_reg(ring, last_reg);
644 intel_ring_emit(ring, engine->scratch.gtt_offset);
645 intel_ring_emit(ring, MI_NOOP);
Chris Wilson2c550182014-12-16 10:02:27 +0000646 }
Chris Wilsonb5321f32016-08-02 22:50:18 +0100647 intel_ring_emit(ring, MI_ARB_ON_OFF | MI_ARB_ENABLE);
Chris Wilson2c550182014-12-16 10:02:27 +0000648 }
Ben Widawskye37ec392012-06-04 14:42:48 -0700649
Chris Wilsonb5321f32016-08-02 22:50:18 +0100650 intel_ring_advance(ring);
Ben Widawskye0556842012-06-04 14:42:46 -0700651
652 return ret;
653}
654
Chris Wilsond200cda2016-04-28 09:56:44 +0100655static int remap_l3(struct drm_i915_gem_request *req, int slice)
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100656{
Chris Wilsonff55b5e2016-04-28 09:56:43 +0100657 u32 *remap_info = req->i915->l3_parity.remap_info[slice];
Chris Wilson7e37f882016-08-02 22:50:21 +0100658 struct intel_ring *ring = req->ring;
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100659 int i, ret;
660
Chris Wilsonff55b5e2016-04-28 09:56:43 +0100661 if (!remap_info)
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100662 return 0;
663
Chris Wilsonff55b5e2016-04-28 09:56:43 +0100664 ret = intel_ring_begin(req, GEN7_L3LOG_SIZE/4 * 2 + 2);
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100665 if (ret)
666 return ret;
667
668 /*
669 * Note: We do not worry about the concurrent register cacheline hang
670 * here because no other code should access these registers other than
671 * at initialization time.
672 */
Chris Wilsonb5321f32016-08-02 22:50:18 +0100673 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(GEN7_L3LOG_SIZE/4));
Chris Wilsonff55b5e2016-04-28 09:56:43 +0100674 for (i = 0; i < GEN7_L3LOG_SIZE/4; i++) {
Chris Wilsonb5321f32016-08-02 22:50:18 +0100675 intel_ring_emit_reg(ring, GEN7_L3LOG(slice, i));
676 intel_ring_emit(ring, remap_info[i]);
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100677 }
Chris Wilsonb5321f32016-08-02 22:50:18 +0100678 intel_ring_emit(ring, MI_NOOP);
679 intel_ring_advance(ring);
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100680
Chris Wilsonff55b5e2016-04-28 09:56:43 +0100681 return 0;
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100682}
683
Chris Wilsonf9326be2016-04-28 09:56:45 +0100684static inline bool skip_rcs_switch(struct i915_hw_ppgtt *ppgtt,
685 struct intel_engine_cs *engine,
Chris Wilsone2efd132016-05-24 14:53:34 +0100686 struct i915_gem_context *to)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000687{
Ben Widawsky563222a2015-03-19 12:53:28 +0000688 if (to->remap_slice)
689 return false;
690
Chris Wilsonbca44d82016-05-24 14:53:41 +0100691 if (!to->engine[RCS].initialised)
Chris Wilsonfcb51062016-04-13 17:35:14 +0100692 return false;
Ben Widawsky317b4e92015-03-16 16:00:55 +0000693
Chris Wilsonf9326be2016-04-28 09:56:45 +0100694 if (ppgtt && (intel_engine_flag(engine) & ppgtt->pd_dirty_rings))
Chris Wilsonfcb51062016-04-13 17:35:14 +0100695 return false;
696
697 return to == engine->last_context;
Ben Widawsky317b4e92015-03-16 16:00:55 +0000698}
699
700static bool
Chris Wilsonf9326be2016-04-28 09:56:45 +0100701needs_pd_load_pre(struct i915_hw_ppgtt *ppgtt,
702 struct intel_engine_cs *engine,
Chris Wilsone2efd132016-05-24 14:53:34 +0100703 struct i915_gem_context *to)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000704{
Chris Wilsonf9326be2016-04-28 09:56:45 +0100705 if (!ppgtt)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000706 return false;
707
Chris Wilsonf9326be2016-04-28 09:56:45 +0100708 /* Always load the ppgtt on first use */
709 if (!engine->last_context)
710 return true;
711
712 /* Same context without new entries, skip */
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100713 if (engine->last_context == to &&
Chris Wilsonf9326be2016-04-28 09:56:45 +0100714 !(intel_engine_flag(engine) & ppgtt->pd_dirty_rings))
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100715 return false;
716
717 if (engine->id != RCS)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000718 return true;
719
Chris Wilsonc0336662016-05-06 15:40:21 +0100720 if (INTEL_GEN(engine->i915) < 8)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000721 return true;
722
723 return false;
724}
725
726static bool
Chris Wilsonf9326be2016-04-28 09:56:45 +0100727needs_pd_load_post(struct i915_hw_ppgtt *ppgtt,
Chris Wilsone2efd132016-05-24 14:53:34 +0100728 struct i915_gem_context *to,
Chris Wilsonf9326be2016-04-28 09:56:45 +0100729 u32 hw_flags)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000730{
Chris Wilsonf9326be2016-04-28 09:56:45 +0100731 if (!ppgtt)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000732 return false;
733
Chris Wilsonfcb51062016-04-13 17:35:14 +0100734 if (!IS_GEN8(to->i915))
Ben Widawsky317b4e92015-03-16 16:00:55 +0000735 return false;
736
Ben Widawsky6702cf12015-03-16 16:00:58 +0000737 if (hw_flags & MI_RESTORE_INHIBIT)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000738 return true;
739
740 return false;
741}
742
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100743static int do_rcs_switch(struct drm_i915_gem_request *req)
Ben Widawskye0556842012-06-04 14:42:46 -0700744{
Chris Wilsone2efd132016-05-24 14:53:34 +0100745 struct i915_gem_context *to = req->ctx;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000746 struct intel_engine_cs *engine = req->engine;
Chris Wilsonf9326be2016-04-28 09:56:45 +0100747 struct i915_hw_ppgtt *ppgtt = to->ppgtt ?: req->i915->mm.aliasing_ppgtt;
Chris Wilsone2efd132016-05-24 14:53:34 +0100748 struct i915_gem_context *from;
Chris Wilsonfcb51062016-04-13 17:35:14 +0100749 u32 hw_flags;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700750 int ret, i;
Ben Widawskye0556842012-06-04 14:42:46 -0700751
Chris Wilsonf9326be2016-04-28 09:56:45 +0100752 if (skip_rcs_switch(ppgtt, engine, to))
Chris Wilson9a3b5302012-07-15 12:34:24 +0100753 return 0;
754
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800755 /* Trying to pin first makes error handling easier. */
Chris Wilsonbca44d82016-05-24 14:53:41 +0100756 ret = i915_gem_obj_ggtt_pin(to->engine[RCS].state,
Chris Wilson0cb26a82016-06-24 14:55:53 +0100757 to->ggtt_alignment,
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100758 0);
759 if (ret)
760 return ret;
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800761
Daniel Vetteracc240d2013-12-05 15:42:34 +0100762 /*
763 * Pin can switch back to the default context if we end up calling into
764 * evict_everything - as a last ditch gtt defrag effort that also
765 * switches to the default context. Hence we need to reload from here.
Chris Wilsonfcb51062016-04-13 17:35:14 +0100766 *
767 * XXX: Doing so is painfully broken!
Daniel Vetteracc240d2013-12-05 15:42:34 +0100768 */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000769 from = engine->last_context;
Daniel Vetteracc240d2013-12-05 15:42:34 +0100770
771 /*
772 * Clear this page out of any CPU caches for coherent swap-in/out. Note
Chris Wilsond3373a22012-07-15 12:34:22 +0100773 * that thanks to write = false in this call and us not setting any gpu
774 * write domains when putting a context object onto the active list
775 * (when switching away from it), this won't block.
Daniel Vetteracc240d2013-12-05 15:42:34 +0100776 *
777 * XXX: We need a real interface to do this instead of trickery.
778 */
Chris Wilsonbca44d82016-05-24 14:53:41 +0100779 ret = i915_gem_object_set_to_gtt_domain(to->engine[RCS].state, false);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800780 if (ret)
781 goto unpin_out;
Chris Wilsond3373a22012-07-15 12:34:22 +0100782
Chris Wilsonf9326be2016-04-28 09:56:45 +0100783 if (needs_pd_load_pre(ppgtt, engine, to)) {
Chris Wilsonfcb51062016-04-13 17:35:14 +0100784 /* Older GENs and non render rings still want the load first,
785 * "PP_DCLV followed by PP_DIR_BASE register through Load
786 * Register Immediate commands in Ring Buffer before submitting
787 * a context."*/
788 trace_switch_mm(engine, to);
Chris Wilsonf9326be2016-04-28 09:56:45 +0100789 ret = ppgtt->switch_mm(ppgtt, req);
Chris Wilsonfcb51062016-04-13 17:35:14 +0100790 if (ret)
791 goto unpin_out;
792 }
793
Chris Wilsonbca44d82016-05-24 14:53:41 +0100794 if (!to->engine[RCS].initialised || i915_gem_context_is_default(to))
Ben Widawsky6702cf12015-03-16 16:00:58 +0000795 /* NB: If we inhibit the restore, the context is not allowed to
796 * die because future work may end up depending on valid address
797 * space. This means we must enforce that a page table load
798 * occur when this occurs. */
Chris Wilsonfcb51062016-04-13 17:35:14 +0100799 hw_flags = MI_RESTORE_INHIBIT;
Chris Wilsonf9326be2016-04-28 09:56:45 +0100800 else if (ppgtt && intel_engine_flag(engine) & ppgtt->pd_dirty_rings)
Chris Wilsonfcb51062016-04-13 17:35:14 +0100801 hw_flags = MI_FORCE_RESTORE;
802 else
803 hw_flags = 0;
Ben Widawskye0556842012-06-04 14:42:46 -0700804
Chris Wilsonfcb51062016-04-13 17:35:14 +0100805 if (to != from || (hw_flags & MI_FORCE_RESTORE)) {
806 ret = mi_set_context(req, hw_flags);
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700807 if (ret)
Chris Wilsonfcb51062016-04-13 17:35:14 +0100808 goto unpin_out;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700809 }
810
Ben Widawskye0556842012-06-04 14:42:46 -0700811 /* The backing object for the context is done after switching to the
812 * *next* context. Therefore we cannot retire the previous context until
813 * the next context has already started running. In fact, the below code
814 * is a bit suboptimal because the retiring can occur simply after the
815 * MI_SET_CONTEXT instead of when the next seqno has completed.
816 */
Chris Wilson112522f2013-05-02 16:48:07 +0300817 if (from != NULL) {
Chris Wilsonbca44d82016-05-24 14:53:41 +0100818 from->engine[RCS].state->base.read_domains = I915_GEM_DOMAIN_INSTRUCTION;
819 i915_vma_move_to_active(i915_gem_obj_to_ggtt(from->engine[RCS].state), req);
Ben Widawskye0556842012-06-04 14:42:46 -0700820 /* As long as MI_SET_CONTEXT is serializing, ie. it flushes the
821 * whole damn pipeline, we don't need to explicitly mark the
822 * object dirty. The only exception is that the context must be
823 * correct in case the object gets swapped out. Ideally we'd be
824 * able to defer doing this until we know the object would be
825 * swapped, but there is no way to do that yet.
826 */
Chris Wilsonbca44d82016-05-24 14:53:41 +0100827 from->engine[RCS].state->dirty = 1;
Chris Wilsonb259b312012-07-15 12:34:23 +0100828
Chris Wilsonc0321e22013-08-26 19:50:53 -0300829 /* obj is kept alive until the next request by its active ref */
Chris Wilsonbca44d82016-05-24 14:53:41 +0100830 i915_gem_object_ggtt_unpin(from->engine[RCS].state);
Chris Wilson9a6feaf2016-07-20 13:31:50 +0100831 i915_gem_context_put(from);
Ben Widawskye0556842012-06-04 14:42:46 -0700832 }
Chris Wilson9a6feaf2016-07-20 13:31:50 +0100833 engine->last_context = i915_gem_context_get(to);
Ben Widawskye0556842012-06-04 14:42:46 -0700834
Chris Wilsonfcb51062016-04-13 17:35:14 +0100835 /* GEN8 does *not* require an explicit reload if the PDPs have been
836 * setup, and we do not wish to move them.
837 */
Chris Wilsonf9326be2016-04-28 09:56:45 +0100838 if (needs_pd_load_post(ppgtt, to, hw_flags)) {
Chris Wilsonfcb51062016-04-13 17:35:14 +0100839 trace_switch_mm(engine, to);
Chris Wilsonf9326be2016-04-28 09:56:45 +0100840 ret = ppgtt->switch_mm(ppgtt, req);
Chris Wilsonfcb51062016-04-13 17:35:14 +0100841 /* The hardware context switch is emitted, but we haven't
842 * actually changed the state - so it's probably safe to bail
843 * here. Still, let the user know something dangerous has
844 * happened.
845 */
846 if (ret)
847 return ret;
848 }
849
Chris Wilsonf9326be2016-04-28 09:56:45 +0100850 if (ppgtt)
851 ppgtt->pd_dirty_rings &= ~intel_engine_flag(engine);
Chris Wilsonfcb51062016-04-13 17:35:14 +0100852
853 for (i = 0; i < MAX_L3_SLICES; i++) {
854 if (!(to->remap_slice & (1<<i)))
855 continue;
856
Chris Wilsond200cda2016-04-28 09:56:44 +0100857 ret = remap_l3(req, i);
Chris Wilsonfcb51062016-04-13 17:35:14 +0100858 if (ret)
859 return ret;
860
861 to->remap_slice &= ~(1<<i);
862 }
863
Chris Wilsonbca44d82016-05-24 14:53:41 +0100864 if (!to->engine[RCS].initialised) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000865 if (engine->init_context) {
866 ret = engine->init_context(req);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100867 if (ret)
Chris Wilsonfcb51062016-04-13 17:35:14 +0100868 return ret;
Arun Siluvery86d7f232014-08-26 14:44:50 +0100869 }
Chris Wilsonbca44d82016-05-24 14:53:41 +0100870 to->engine[RCS].initialised = true;
Mika Kuoppala46470fc92014-05-21 19:01:06 +0300871 }
872
Ben Widawskye0556842012-06-04 14:42:46 -0700873 return 0;
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800874
875unpin_out:
Chris Wilsonbca44d82016-05-24 14:53:41 +0100876 i915_gem_object_ggtt_unpin(to->engine[RCS].state);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800877 return ret;
Ben Widawskye0556842012-06-04 14:42:46 -0700878}
879
880/**
881 * i915_switch_context() - perform a GPU context switch.
John Harrisonba01cc92015-05-29 17:43:41 +0100882 * @req: request for which we'll execute the context switch
Ben Widawskye0556842012-06-04 14:42:46 -0700883 *
884 * The context life cycle is simple. The context refcount is incremented and
885 * decremented by 1 and create and destroy. If the context is in use by the GPU,
Thomas Danielecdb5fd2014-08-20 16:29:24 +0100886 * it will have a refcount > 1. This allows us to destroy the context abstract
Ben Widawskye0556842012-06-04 14:42:46 -0700887 * object while letting the normal object tracking destroy the backing BO.
Thomas Danielecdb5fd2014-08-20 16:29:24 +0100888 *
889 * This function should not be used in execlists mode. Instead the context is
890 * switched by writing to the ELSP and requests keep a reference to their
891 * context.
Ben Widawskye0556842012-06-04 14:42:46 -0700892 */
John Harrisonba01cc92015-05-29 17:43:41 +0100893int i915_switch_context(struct drm_i915_gem_request *req)
Ben Widawskye0556842012-06-04 14:42:46 -0700894{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000895 struct intel_engine_cs *engine = req->engine;
Ben Widawskye0556842012-06-04 14:42:46 -0700896
Chris Wilson91c8a322016-07-05 10:40:23 +0100897 lockdep_assert_held(&req->i915->drm.struct_mutex);
Chris Wilson5b043f42016-08-02 22:50:38 +0100898 if (i915.enable_execlists)
899 return 0;
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800900
Chris Wilsonbca44d82016-05-24 14:53:41 +0100901 if (!req->ctx->engine[engine->id].state) {
Chris Wilsone2efd132016-05-24 14:53:34 +0100902 struct i915_gem_context *to = req->ctx;
Chris Wilsonf9326be2016-04-28 09:56:45 +0100903 struct i915_hw_ppgtt *ppgtt =
904 to->ppgtt ?: req->i915->mm.aliasing_ppgtt;
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100905
Chris Wilsonf9326be2016-04-28 09:56:45 +0100906 if (needs_pd_load_pre(ppgtt, engine, to)) {
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100907 int ret;
908
909 trace_switch_mm(engine, to);
Chris Wilsonf9326be2016-04-28 09:56:45 +0100910 ret = ppgtt->switch_mm(ppgtt, req);
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100911 if (ret)
912 return ret;
913
Chris Wilsonf9326be2016-04-28 09:56:45 +0100914 ppgtt->pd_dirty_rings &= ~intel_engine_flag(engine);
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100915 }
916
917 if (to != engine->last_context) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000918 if (engine->last_context)
Chris Wilson9a6feaf2016-07-20 13:31:50 +0100919 i915_gem_context_put(engine->last_context);
920 engine->last_context = i915_gem_context_get(to);
Chris Wilson691e6412014-04-09 09:07:36 +0100921 }
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100922
Ben Widawskyc4829722013-12-06 14:11:20 -0800923 return 0;
Mika Kuoppalaa95f6a02014-03-14 16:22:10 +0200924 }
Ben Widawskyc4829722013-12-06 14:11:20 -0800925
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100926 return do_rcs_switch(req);
Ben Widawskye0556842012-06-04 14:42:46 -0700927}
Ben Widawsky84624812012-06-04 14:42:54 -0700928
Chris Wilson945657b2016-07-15 14:56:19 +0100929int i915_gem_switch_to_kernel_context(struct drm_i915_private *dev_priv)
930{
931 struct intel_engine_cs *engine;
932
933 for_each_engine(engine, dev_priv) {
934 struct drm_i915_gem_request *req;
935 int ret;
936
937 if (engine->last_context == NULL)
938 continue;
939
940 if (engine->last_context == dev_priv->kernel_context)
941 continue;
942
943 req = i915_gem_request_alloc(engine, dev_priv->kernel_context);
944 if (IS_ERR(req))
945 return PTR_ERR(req);
946
Chris Wilson5b043f42016-08-02 22:50:38 +0100947 ret = i915_switch_context(req);
Chris Wilson945657b2016-07-15 14:56:19 +0100948 i915_add_request_no_flush(req);
949 if (ret)
950 return ret;
951 }
952
953 return 0;
954}
955
Oscar Mateoec3e9962014-07-24 17:04:18 +0100956static bool contexts_enabled(struct drm_device *dev)
Chris Wilson691e6412014-04-09 09:07:36 +0100957{
Oscar Mateoec3e9962014-07-24 17:04:18 +0100958 return i915.enable_execlists || to_i915(dev)->hw_context_size;
Chris Wilson691e6412014-04-09 09:07:36 +0100959}
960
Ben Widawsky84624812012-06-04 14:42:54 -0700961int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
962 struct drm_file *file)
963{
Ben Widawsky84624812012-06-04 14:42:54 -0700964 struct drm_i915_gem_context_create *args = data;
965 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsone2efd132016-05-24 14:53:34 +0100966 struct i915_gem_context *ctx;
Ben Widawsky84624812012-06-04 14:42:54 -0700967 int ret;
968
Oscar Mateoec3e9962014-07-24 17:04:18 +0100969 if (!contexts_enabled(dev))
Daniel Vetter5fa8be62012-06-19 17:16:01 +0200970 return -ENODEV;
971
Chris Wilsonb31e5132016-02-05 16:45:59 +0000972 if (args->pad != 0)
973 return -EINVAL;
974
Ben Widawsky84624812012-06-04 14:42:54 -0700975 ret = i915_mutex_lock_interruptible(dev);
976 if (ret)
977 return ret;
978
Daniel Vetterd624d862014-08-06 15:04:54 +0200979 ctx = i915_gem_create_context(dev, file_priv);
Ben Widawsky84624812012-06-04 14:42:54 -0700980 mutex_unlock(&dev->struct_mutex);
Dan Carpenterbe636382012-07-17 09:44:49 +0300981 if (IS_ERR(ctx))
982 return PTR_ERR(ctx);
Ben Widawsky84624812012-06-04 14:42:54 -0700983
Oscar Mateo821d66d2014-07-03 16:28:00 +0100984 args->ctx_id = ctx->user_handle;
Ben Widawsky84624812012-06-04 14:42:54 -0700985 DRM_DEBUG_DRIVER("HW context %d created\n", args->ctx_id);
986
Dan Carpenterbe636382012-07-17 09:44:49 +0300987 return 0;
Ben Widawsky84624812012-06-04 14:42:54 -0700988}
989
990int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
991 struct drm_file *file)
992{
993 struct drm_i915_gem_context_destroy *args = data;
994 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsone2efd132016-05-24 14:53:34 +0100995 struct i915_gem_context *ctx;
Ben Widawsky84624812012-06-04 14:42:54 -0700996 int ret;
997
Chris Wilsonb31e5132016-02-05 16:45:59 +0000998 if (args->pad != 0)
999 return -EINVAL;
1000
Oscar Mateo821d66d2014-07-03 16:28:00 +01001001 if (args->ctx_id == DEFAULT_CONTEXT_HANDLE)
Ben Widawskyc2cf2412013-12-24 16:02:54 -08001002 return -ENOENT;
Ben Widawsky0eea67e2013-12-06 14:11:19 -08001003
Ben Widawsky84624812012-06-04 14:42:54 -07001004 ret = i915_mutex_lock_interruptible(dev);
1005 if (ret)
1006 return ret;
1007
Chris Wilsonca585b52016-05-24 14:53:36 +01001008 ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
Ben Widawsky72ad5c42014-01-02 19:50:27 -10001009 if (IS_ERR(ctx)) {
Ben Widawsky84624812012-06-04 14:42:54 -07001010 mutex_unlock(&dev->struct_mutex);
Ben Widawsky72ad5c42014-01-02 19:50:27 -10001011 return PTR_ERR(ctx);
Ben Widawsky84624812012-06-04 14:42:54 -07001012 }
1013
Chris Wilsond28b99a2016-05-24 14:53:39 +01001014 idr_remove(&file_priv->context_idr, ctx->user_handle);
Chris Wilson9a6feaf2016-07-20 13:31:50 +01001015 i915_gem_context_put(ctx);
Ben Widawsky84624812012-06-04 14:42:54 -07001016 mutex_unlock(&dev->struct_mutex);
1017
1018 DRM_DEBUG_DRIVER("HW context %d destroyed\n", args->ctx_id);
1019 return 0;
1020}
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001021
1022int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
1023 struct drm_file *file)
1024{
1025 struct drm_i915_file_private *file_priv = file->driver_priv;
1026 struct drm_i915_gem_context_param *args = data;
Chris Wilsone2efd132016-05-24 14:53:34 +01001027 struct i915_gem_context *ctx;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001028 int ret;
1029
1030 ret = i915_mutex_lock_interruptible(dev);
1031 if (ret)
1032 return ret;
1033
Chris Wilsonca585b52016-05-24 14:53:36 +01001034 ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001035 if (IS_ERR(ctx)) {
1036 mutex_unlock(&dev->struct_mutex);
1037 return PTR_ERR(ctx);
1038 }
1039
1040 args->size = 0;
1041 switch (args->param) {
1042 case I915_CONTEXT_PARAM_BAN_PERIOD:
1043 args->value = ctx->hang_stats.ban_period_seconds;
1044 break;
David Weinehallb1b38272015-05-20 17:00:13 +03001045 case I915_CONTEXT_PARAM_NO_ZEROMAP:
1046 args->value = ctx->flags & CONTEXT_NO_ZEROMAP;
1047 break;
Chris Wilsonfa8848f2015-10-14 14:17:11 +01001048 case I915_CONTEXT_PARAM_GTT_SIZE:
1049 if (ctx->ppgtt)
1050 args->value = ctx->ppgtt->base.total;
1051 else if (to_i915(dev)->mm.aliasing_ppgtt)
1052 args->value = to_i915(dev)->mm.aliasing_ppgtt->base.total;
1053 else
Joonas Lahtinen62106b42016-03-18 10:42:57 +02001054 args->value = to_i915(dev)->ggtt.base.total;
Chris Wilsonfa8848f2015-10-14 14:17:11 +01001055 break;
Chris Wilsonbc3d6742016-07-04 08:08:39 +01001056 case I915_CONTEXT_PARAM_NO_ERROR_CAPTURE:
1057 args->value = !!(ctx->flags & CONTEXT_NO_ERROR_CAPTURE);
1058 break;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001059 default:
1060 ret = -EINVAL;
1061 break;
1062 }
1063 mutex_unlock(&dev->struct_mutex);
1064
1065 return ret;
1066}
1067
1068int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
1069 struct drm_file *file)
1070{
1071 struct drm_i915_file_private *file_priv = file->driver_priv;
1072 struct drm_i915_gem_context_param *args = data;
Chris Wilsone2efd132016-05-24 14:53:34 +01001073 struct i915_gem_context *ctx;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001074 int ret;
1075
1076 ret = i915_mutex_lock_interruptible(dev);
1077 if (ret)
1078 return ret;
1079
Chris Wilsonca585b52016-05-24 14:53:36 +01001080 ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001081 if (IS_ERR(ctx)) {
1082 mutex_unlock(&dev->struct_mutex);
1083 return PTR_ERR(ctx);
1084 }
1085
1086 switch (args->param) {
1087 case I915_CONTEXT_PARAM_BAN_PERIOD:
1088 if (args->size)
1089 ret = -EINVAL;
1090 else if (args->value < ctx->hang_stats.ban_period_seconds &&
1091 !capable(CAP_SYS_ADMIN))
1092 ret = -EPERM;
1093 else
1094 ctx->hang_stats.ban_period_seconds = args->value;
1095 break;
David Weinehallb1b38272015-05-20 17:00:13 +03001096 case I915_CONTEXT_PARAM_NO_ZEROMAP:
1097 if (args->size) {
1098 ret = -EINVAL;
1099 } else {
1100 ctx->flags &= ~CONTEXT_NO_ZEROMAP;
1101 ctx->flags |= args->value ? CONTEXT_NO_ZEROMAP : 0;
1102 }
1103 break;
Chris Wilsonbc3d6742016-07-04 08:08:39 +01001104 case I915_CONTEXT_PARAM_NO_ERROR_CAPTURE:
1105 if (args->size) {
1106 ret = -EINVAL;
1107 } else {
1108 if (args->value)
1109 ctx->flags |= CONTEXT_NO_ERROR_CAPTURE;
1110 else
1111 ctx->flags &= ~CONTEXT_NO_ERROR_CAPTURE;
1112 }
1113 break;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001114 default:
1115 ret = -EINVAL;
1116 break;
1117 }
1118 mutex_unlock(&dev->struct_mutex);
1119
1120 return ret;
1121}
Chris Wilsond5387042016-05-13 11:57:19 +01001122
1123int i915_gem_context_reset_stats_ioctl(struct drm_device *dev,
1124 void *data, struct drm_file *file)
1125{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001126 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsond5387042016-05-13 11:57:19 +01001127 struct drm_i915_reset_stats *args = data;
1128 struct i915_ctx_hang_stats *hs;
Chris Wilsone2efd132016-05-24 14:53:34 +01001129 struct i915_gem_context *ctx;
Chris Wilsond5387042016-05-13 11:57:19 +01001130 int ret;
1131
1132 if (args->flags || args->pad)
1133 return -EINVAL;
1134
1135 if (args->ctx_id == DEFAULT_CONTEXT_HANDLE && !capable(CAP_SYS_ADMIN))
1136 return -EPERM;
1137
Chris Wilsonbdb04612016-05-13 11:57:20 +01001138 ret = i915_mutex_lock_interruptible(dev);
Chris Wilsond5387042016-05-13 11:57:19 +01001139 if (ret)
1140 return ret;
1141
Chris Wilsonca585b52016-05-24 14:53:36 +01001142 ctx = i915_gem_context_lookup(file->driver_priv, args->ctx_id);
Chris Wilsond5387042016-05-13 11:57:19 +01001143 if (IS_ERR(ctx)) {
1144 mutex_unlock(&dev->struct_mutex);
1145 return PTR_ERR(ctx);
1146 }
1147 hs = &ctx->hang_stats;
1148
1149 if (capable(CAP_SYS_ADMIN))
1150 args->reset_count = i915_reset_count(&dev_priv->gpu_error);
1151 else
1152 args->reset_count = 0;
1153
1154 args->batch_active = hs->batch_active;
1155 args->batch_pending = hs->batch_pending;
1156
1157 mutex_unlock(&dev->struct_mutex);
1158
1159 return 0;
1160}