blob: 6959897c789e0569d8ea328e54bb41c994b0f72c [file] [log] [blame]
Jeff Kirsherae06c702018-03-22 10:08:48 -07001// SPDX-License-Identifier: GPL-2.0
Jeff Kirsher51dce242018-04-26 08:08:09 -07002/* Copyright(c) 2013 - 2018 Intel Corporation. */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003
Mitch Williams1c112a62014-04-04 04:43:06 +00004#include <linux/prefetch.h>
Mitch Williamsa132af22015-01-24 09:58:35 +00005#include <net/busy_poll.h>
Björn Töpel0c8493d2017-05-24 07:55:34 +02006#include <linux/bpf_trace.h>
Jesper Dangaard Brouer87128822018-01-03 11:25:23 +01007#include <net/xdp.h>
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00008#include "i40e.h"
Scott Petersoned0980c2017-04-13 04:45:44 -04009#include "i40e_trace.h"
Jesse Brandeburg206812b2014-02-12 01:45:33 +000010#include "i40e_prototype.h"
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000011
12static inline __le64 build_ctob(u32 td_cmd, u32 td_offset, unsigned int size,
13 u32 td_tag)
14{
15 return cpu_to_le64(I40E_TX_DESC_DTYPE_DATA |
16 ((u64)td_cmd << I40E_TXD_QW1_CMD_SHIFT) |
17 ((u64)td_offset << I40E_TXD_QW1_OFFSET_SHIFT) |
18 ((u64)size << I40E_TXD_QW1_TX_BUF_SZ_SHIFT) |
19 ((u64)td_tag << I40E_TXD_QW1_L2TAG1_SHIFT));
20}
21
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +000022#define I40E_TXD_CMD (I40E_TX_DESC_CMD_EOP | I40E_TX_DESC_CMD_RS)
Alexander Duyck5e02f282016-09-12 14:18:41 -070023/**
24 * i40e_fdir - Generate a Flow Director descriptor based on fdata
25 * @tx_ring: Tx ring to send buffer on
26 * @fdata: Flow director filter data
27 * @add: Indicate if we are adding a rule or deleting one
28 *
29 **/
30static void i40e_fdir(struct i40e_ring *tx_ring,
31 struct i40e_fdir_filter *fdata, bool add)
32{
33 struct i40e_filter_program_desc *fdir_desc;
34 struct i40e_pf *pf = tx_ring->vsi->back;
35 u32 flex_ptype, dtype_cmd;
36 u16 i;
37
38 /* grab the next descriptor */
39 i = tx_ring->next_to_use;
40 fdir_desc = I40E_TX_FDIRDESC(tx_ring, i);
41
42 i++;
43 tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
44
45 flex_ptype = I40E_TXD_FLTR_QW0_QINDEX_MASK &
46 (fdata->q_index << I40E_TXD_FLTR_QW0_QINDEX_SHIFT);
47
48 flex_ptype |= I40E_TXD_FLTR_QW0_FLEXOFF_MASK &
49 (fdata->flex_off << I40E_TXD_FLTR_QW0_FLEXOFF_SHIFT);
50
51 flex_ptype |= I40E_TXD_FLTR_QW0_PCTYPE_MASK &
52 (fdata->pctype << I40E_TXD_FLTR_QW0_PCTYPE_SHIFT);
53
Jacob Keller0e588de2017-02-06 14:38:50 -080054 flex_ptype |= I40E_TXD_FLTR_QW0_PCTYPE_MASK &
55 (fdata->flex_offset << I40E_TXD_FLTR_QW0_FLEXOFF_SHIFT);
56
Alexander Duyck5e02f282016-09-12 14:18:41 -070057 /* Use LAN VSI Id if not programmed by user */
58 flex_ptype |= I40E_TXD_FLTR_QW0_DEST_VSI_MASK &
59 ((u32)(fdata->dest_vsi ? : pf->vsi[pf->lan_vsi]->id) <<
60 I40E_TXD_FLTR_QW0_DEST_VSI_SHIFT);
61
62 dtype_cmd = I40E_TX_DESC_DTYPE_FILTER_PROG;
63
64 dtype_cmd |= add ?
65 I40E_FILTER_PROGRAM_DESC_PCMD_ADD_UPDATE <<
66 I40E_TXD_FLTR_QW1_PCMD_SHIFT :
67 I40E_FILTER_PROGRAM_DESC_PCMD_REMOVE <<
68 I40E_TXD_FLTR_QW1_PCMD_SHIFT;
69
70 dtype_cmd |= I40E_TXD_FLTR_QW1_DEST_MASK &
71 (fdata->dest_ctl << I40E_TXD_FLTR_QW1_DEST_SHIFT);
72
73 dtype_cmd |= I40E_TXD_FLTR_QW1_FD_STATUS_MASK &
74 (fdata->fd_status << I40E_TXD_FLTR_QW1_FD_STATUS_SHIFT);
75
76 if (fdata->cnt_index) {
77 dtype_cmd |= I40E_TXD_FLTR_QW1_CNT_ENA_MASK;
78 dtype_cmd |= I40E_TXD_FLTR_QW1_CNTINDEX_MASK &
79 ((u32)fdata->cnt_index <<
80 I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT);
81 }
82
83 fdir_desc->qindex_flex_ptype_vsi = cpu_to_le32(flex_ptype);
84 fdir_desc->rsvd = cpu_to_le32(0);
85 fdir_desc->dtype_cmd_cntindex = cpu_to_le32(dtype_cmd);
86 fdir_desc->fd_id = cpu_to_le32(fdata->fd_id);
87}
88
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +000089#define I40E_FD_CLEAN_DELAY 10
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000090/**
91 * i40e_program_fdir_filter - Program a Flow Director filter
Joseph Gasparakis17a73f62014-02-12 01:45:30 +000092 * @fdir_data: Packet data that will be filter parameters
93 * @raw_packet: the pre-allocated packet buffer for FDir
Jeff Kirsherb40c82e62015-02-27 09:18:34 +000094 * @pf: The PF pointer
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000095 * @add: True for add/update, False for remove
96 **/
Alexander Duyck1eb846a2016-09-12 14:18:42 -070097static int i40e_program_fdir_filter(struct i40e_fdir_filter *fdir_data,
98 u8 *raw_packet, struct i40e_pf *pf,
99 bool add)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000100{
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000101 struct i40e_tx_buffer *tx_buf, *first;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000102 struct i40e_tx_desc *tx_desc;
103 struct i40e_ring *tx_ring;
104 struct i40e_vsi *vsi;
105 struct device *dev;
106 dma_addr_t dma;
107 u32 td_cmd = 0;
108 u16 i;
109
110 /* find existing FDIR VSI */
Alexander Duyck4b816442016-10-11 15:26:53 -0700111 vsi = i40e_find_vsi_by_type(pf, I40E_VSI_FDIR);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000112 if (!vsi)
113 return -ENOENT;
114
Alexander Duyck9f65e152013-09-28 06:00:58 +0000115 tx_ring = vsi->tx_rings[0];
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000116 dev = tx_ring->dev;
117
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000118 /* we need two descriptors to add/del a filter and we can wait */
Alexander Duycked245402016-09-14 16:24:32 -0700119 for (i = I40E_FD_CLEAN_DELAY; I40E_DESC_UNUSED(tx_ring) < 2; i--) {
120 if (!i)
121 return -EAGAIN;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000122 msleep_interruptible(1);
Alexander Duycked245402016-09-14 16:24:32 -0700123 }
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000124
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000125 dma = dma_map_single(dev, raw_packet,
126 I40E_FDIR_MAX_RAW_PACKET_SIZE, DMA_TO_DEVICE);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000127 if (dma_mapping_error(dev, dma))
128 goto dma_fail;
129
130 /* grab the next descriptor */
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000131 i = tx_ring->next_to_use;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000132 first = &tx_ring->tx_bi[i];
Alexander Duyck5e02f282016-09-12 14:18:41 -0700133 i40e_fdir(tx_ring, fdir_data, add);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000134
135 /* Now program a dummy descriptor */
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000136 i = tx_ring->next_to_use;
137 tx_desc = I40E_TX_DESC(tx_ring, i);
Anjali Singhai Jain298deef2013-11-28 06:39:33 +0000138 tx_buf = &tx_ring->tx_bi[i];
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000139
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000140 tx_ring->next_to_use = ((i + 1) < tx_ring->count) ? i + 1 : 0;
141
142 memset(tx_buf, 0, sizeof(struct i40e_tx_buffer));
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000143
Anjali Singhai Jain298deef2013-11-28 06:39:33 +0000144 /* record length, and DMA address */
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000145 dma_unmap_len_set(tx_buf, len, I40E_FDIR_MAX_RAW_PACKET_SIZE);
Anjali Singhai Jain298deef2013-11-28 06:39:33 +0000146 dma_unmap_addr_set(tx_buf, dma, dma);
147
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000148 tx_desc->buffer_addr = cpu_to_le64(dma);
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000149 td_cmd = I40E_TXD_CMD | I40E_TX_DESC_CMD_DUMMY;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000150
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000151 tx_buf->tx_flags = I40E_TX_FLAGS_FD_SB;
152 tx_buf->raw_buf = (void *)raw_packet;
153
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000154 tx_desc->cmd_type_offset_bsz =
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000155 build_ctob(td_cmd, 0, I40E_FDIR_MAX_RAW_PACKET_SIZE, 0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000156
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000157 /* Force memory writes to complete before letting h/w
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000158 * know there are new descriptors to fetch.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000159 */
160 wmb();
161
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000162 /* Mark the data descriptor to be watched */
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000163 first->next_to_watch = tx_desc;
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000164
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000165 writel(tx_ring->next_to_use, tx_ring->tail);
166 return 0;
167
168dma_fail:
169 return -1;
170}
171
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000172#define IP_HEADER_OFFSET 14
173#define I40E_UDPIP_DUMMY_PACKET_LEN 42
174/**
175 * i40e_add_del_fdir_udpv4 - Add/Remove UDPv4 filters
176 * @vsi: pointer to the targeted VSI
177 * @fd_data: the flow director data required for the FDir descriptor
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000178 * @add: true adds a filter, false removes it
179 *
180 * Returns 0 if the filters were successfully added or removed
181 **/
182static int i40e_add_del_fdir_udpv4(struct i40e_vsi *vsi,
183 struct i40e_fdir_filter *fd_data,
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000184 bool add)
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000185{
186 struct i40e_pf *pf = vsi->back;
187 struct udphdr *udp;
188 struct iphdr *ip;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000189 u8 *raw_packet;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000190 int ret;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000191 static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
192 0x45, 0, 0, 0x1c, 0, 0, 0x40, 0, 0x40, 0x11, 0, 0, 0, 0, 0, 0,
193 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0};
194
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000195 raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
196 if (!raw_packet)
197 return -ENOMEM;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000198 memcpy(raw_packet, packet, I40E_UDPIP_DUMMY_PACKET_LEN);
199
200 ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);
201 udp = (struct udphdr *)(raw_packet + IP_HEADER_OFFSET
202 + sizeof(struct iphdr));
203
Jacob Keller8ce43dc2017-02-06 14:38:39 -0800204 ip->daddr = fd_data->dst_ip;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000205 udp->dest = fd_data->dst_port;
Jacob Keller8ce43dc2017-02-06 14:38:39 -0800206 ip->saddr = fd_data->src_ip;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000207 udp->source = fd_data->src_port;
208
Jacob Keller0e588de2017-02-06 14:38:50 -0800209 if (fd_data->flex_filter) {
210 u8 *payload = raw_packet + I40E_UDPIP_DUMMY_PACKET_LEN;
211 __be16 pattern = fd_data->flex_word;
212 u16 off = fd_data->flex_offset;
213
214 *((__force __be16 *)(payload + off)) = pattern;
215 }
216
Kevin Scottb2d36c02014-04-09 05:58:59 +0000217 fd_data->pctype = I40E_FILTER_PCTYPE_NONF_IPV4_UDP;
218 ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);
219 if (ret) {
220 dev_info(&pf->pdev->dev,
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000221 "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n",
222 fd_data->pctype, fd_data->fd_id, ret);
Jacob Kellere5187ee2017-02-06 14:38:41 -0800223 /* Free the packet buffer since it wasn't added to the ring */
224 kfree(raw_packet);
225 return -EOPNOTSUPP;
Anjali Singhai Jain4205d372015-02-27 09:15:27 +0000226 } else if (I40E_DEBUG_FD & pf->hw.debug_mask) {
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000227 if (add)
228 dev_info(&pf->pdev->dev,
229 "Filter OK for PCTYPE %d loc = %d\n",
230 fd_data->pctype, fd_data->fd_id);
231 else
232 dev_info(&pf->pdev->dev,
233 "Filter deleted for PCTYPE %d loc = %d\n",
234 fd_data->pctype, fd_data->fd_id);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000235 }
Kiran Patila42e7a32015-11-06 15:26:03 -0800236
Jacob Keller097dbf52017-02-06 14:38:46 -0800237 if (add)
238 pf->fd_udp4_filter_cnt++;
239 else
240 pf->fd_udp4_filter_cnt--;
241
Jacob Kellere5187ee2017-02-06 14:38:41 -0800242 return 0;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000243}
244
245#define I40E_TCPIP_DUMMY_PACKET_LEN 54
246/**
247 * i40e_add_del_fdir_tcpv4 - Add/Remove TCPv4 filters
248 * @vsi: pointer to the targeted VSI
249 * @fd_data: the flow director data required for the FDir descriptor
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000250 * @add: true adds a filter, false removes it
251 *
252 * Returns 0 if the filters were successfully added or removed
253 **/
254static int i40e_add_del_fdir_tcpv4(struct i40e_vsi *vsi,
255 struct i40e_fdir_filter *fd_data,
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000256 bool add)
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000257{
258 struct i40e_pf *pf = vsi->back;
259 struct tcphdr *tcp;
260 struct iphdr *ip;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000261 u8 *raw_packet;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000262 int ret;
263 /* Dummy packet */
264 static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
265 0x45, 0, 0, 0x28, 0, 0, 0x40, 0, 0x40, 0x6, 0, 0, 0, 0, 0, 0,
266 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x80, 0x11,
267 0x0, 0x72, 0, 0, 0, 0};
268
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000269 raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
270 if (!raw_packet)
271 return -ENOMEM;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000272 memcpy(raw_packet, packet, I40E_TCPIP_DUMMY_PACKET_LEN);
273
274 ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);
275 tcp = (struct tcphdr *)(raw_packet + IP_HEADER_OFFSET
276 + sizeof(struct iphdr));
277
Jacob Keller8ce43dc2017-02-06 14:38:39 -0800278 ip->daddr = fd_data->dst_ip;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000279 tcp->dest = fd_data->dst_port;
Jacob Keller8ce43dc2017-02-06 14:38:39 -0800280 ip->saddr = fd_data->src_ip;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000281 tcp->source = fd_data->src_port;
282
Jacob Keller0e588de2017-02-06 14:38:50 -0800283 if (fd_data->flex_filter) {
284 u8 *payload = raw_packet + I40E_TCPIP_DUMMY_PACKET_LEN;
285 __be16 pattern = fd_data->flex_word;
286 u16 off = fd_data->flex_offset;
287
288 *((__force __be16 *)(payload + off)) = pattern;
289 }
290
Kevin Scottb2d36c02014-04-09 05:58:59 +0000291 fd_data->pctype = I40E_FILTER_PCTYPE_NONF_IPV4_TCP;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000292 ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000293 if (ret) {
294 dev_info(&pf->pdev->dev,
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000295 "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n",
296 fd_data->pctype, fd_data->fd_id, ret);
Jacob Kellere5187ee2017-02-06 14:38:41 -0800297 /* Free the packet buffer since it wasn't added to the ring */
298 kfree(raw_packet);
299 return -EOPNOTSUPP;
Anjali Singhai Jain4205d372015-02-27 09:15:27 +0000300 } else if (I40E_DEBUG_FD & pf->hw.debug_mask) {
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000301 if (add)
302 dev_info(&pf->pdev->dev, "Filter OK for PCTYPE %d loc = %d)\n",
303 fd_data->pctype, fd_data->fd_id);
304 else
305 dev_info(&pf->pdev->dev,
306 "Filter deleted for PCTYPE %d loc = %d\n",
307 fd_data->pctype, fd_data->fd_id);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000308 }
309
Jacob Keller377cc242017-02-06 14:38:42 -0800310 if (add) {
Jacob Keller097dbf52017-02-06 14:38:46 -0800311 pf->fd_tcp4_filter_cnt++;
Jacob Keller377cc242017-02-06 14:38:42 -0800312 if ((pf->flags & I40E_FLAG_FD_ATR_ENABLED) &&
313 I40E_DEBUG_FD & pf->hw.debug_mask)
314 dev_info(&pf->pdev->dev, "Forcing ATR off, sideband rules for TCP/IPv4 flow being applied\n");
Jacob Keller134201a2018-03-16 01:26:32 -0700315 set_bit(__I40E_FD_ATR_AUTO_DISABLED, pf->state);
Jacob Keller377cc242017-02-06 14:38:42 -0800316 } else {
Jacob Keller097dbf52017-02-06 14:38:46 -0800317 pf->fd_tcp4_filter_cnt--;
Jacob Keller377cc242017-02-06 14:38:42 -0800318 }
319
Jacob Kellere5187ee2017-02-06 14:38:41 -0800320 return 0;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000321}
322
Jacob Kellerf223c872017-02-06 14:38:51 -0800323#define I40E_SCTPIP_DUMMY_PACKET_LEN 46
324/**
325 * i40e_add_del_fdir_sctpv4 - Add/Remove SCTPv4 Flow Director filters for
326 * a specific flow spec
327 * @vsi: pointer to the targeted VSI
328 * @fd_data: the flow director data required for the FDir descriptor
329 * @add: true adds a filter, false removes it
330 *
331 * Returns 0 if the filters were successfully added or removed
332 **/
333static int i40e_add_del_fdir_sctpv4(struct i40e_vsi *vsi,
334 struct i40e_fdir_filter *fd_data,
335 bool add)
336{
337 struct i40e_pf *pf = vsi->back;
338 struct sctphdr *sctp;
339 struct iphdr *ip;
340 u8 *raw_packet;
341 int ret;
342 /* Dummy packet */
343 static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
344 0x45, 0, 0, 0x20, 0, 0, 0x40, 0, 0x40, 0x84, 0, 0, 0, 0, 0, 0,
345 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0};
346
347 raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
348 if (!raw_packet)
349 return -ENOMEM;
350 memcpy(raw_packet, packet, I40E_SCTPIP_DUMMY_PACKET_LEN);
351
352 ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);
353 sctp = (struct sctphdr *)(raw_packet + IP_HEADER_OFFSET
354 + sizeof(struct iphdr));
355
356 ip->daddr = fd_data->dst_ip;
357 sctp->dest = fd_data->dst_port;
358 ip->saddr = fd_data->src_ip;
359 sctp->source = fd_data->src_port;
360
361 if (fd_data->flex_filter) {
362 u8 *payload = raw_packet + I40E_SCTPIP_DUMMY_PACKET_LEN;
363 __be16 pattern = fd_data->flex_word;
364 u16 off = fd_data->flex_offset;
365
366 *((__force __be16 *)(payload + off)) = pattern;
367 }
368
369 fd_data->pctype = I40E_FILTER_PCTYPE_NONF_IPV4_SCTP;
370 ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);
371 if (ret) {
372 dev_info(&pf->pdev->dev,
373 "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n",
374 fd_data->pctype, fd_data->fd_id, ret);
375 /* Free the packet buffer since it wasn't added to the ring */
376 kfree(raw_packet);
377 return -EOPNOTSUPP;
378 } else if (I40E_DEBUG_FD & pf->hw.debug_mask) {
379 if (add)
380 dev_info(&pf->pdev->dev,
381 "Filter OK for PCTYPE %d loc = %d\n",
382 fd_data->pctype, fd_data->fd_id);
383 else
384 dev_info(&pf->pdev->dev,
385 "Filter deleted for PCTYPE %d loc = %d\n",
386 fd_data->pctype, fd_data->fd_id);
387 }
388
389 if (add)
390 pf->fd_sctp4_filter_cnt++;
391 else
392 pf->fd_sctp4_filter_cnt--;
393
394 return 0;
395}
396
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000397#define I40E_IP_DUMMY_PACKET_LEN 34
398/**
399 * i40e_add_del_fdir_ipv4 - Add/Remove IPv4 Flow Director filters for
400 * a specific flow spec
401 * @vsi: pointer to the targeted VSI
402 * @fd_data: the flow director data required for the FDir descriptor
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000403 * @add: true adds a filter, false removes it
404 *
405 * Returns 0 if the filters were successfully added or removed
406 **/
407static int i40e_add_del_fdir_ipv4(struct i40e_vsi *vsi,
408 struct i40e_fdir_filter *fd_data,
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000409 bool add)
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000410{
411 struct i40e_pf *pf = vsi->back;
412 struct iphdr *ip;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000413 u8 *raw_packet;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000414 int ret;
415 int i;
416 static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
417 0x45, 0, 0, 0x14, 0, 0, 0x40, 0, 0x40, 0x10, 0, 0, 0, 0, 0, 0,
418 0, 0, 0, 0};
419
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000420 for (i = I40E_FILTER_PCTYPE_NONF_IPV4_OTHER;
421 i <= I40E_FILTER_PCTYPE_FRAG_IPV4; i++) {
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000422 raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
423 if (!raw_packet)
424 return -ENOMEM;
425 memcpy(raw_packet, packet, I40E_IP_DUMMY_PACKET_LEN);
426 ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);
427
Jacob Keller8ce43dc2017-02-06 14:38:39 -0800428 ip->saddr = fd_data->src_ip;
429 ip->daddr = fd_data->dst_ip;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000430 ip->protocol = 0;
431
Jacob Keller0e588de2017-02-06 14:38:50 -0800432 if (fd_data->flex_filter) {
433 u8 *payload = raw_packet + I40E_IP_DUMMY_PACKET_LEN;
434 __be16 pattern = fd_data->flex_word;
435 u16 off = fd_data->flex_offset;
436
437 *((__force __be16 *)(payload + off)) = pattern;
438 }
439
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000440 fd_data->pctype = i;
441 ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000442 if (ret) {
443 dev_info(&pf->pdev->dev,
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000444 "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n",
445 fd_data->pctype, fd_data->fd_id, ret);
Jacob Kellere5187ee2017-02-06 14:38:41 -0800446 /* The packet buffer wasn't added to the ring so we
447 * need to free it now.
448 */
449 kfree(raw_packet);
450 return -EOPNOTSUPP;
Anjali Singhai Jain4205d372015-02-27 09:15:27 +0000451 } else if (I40E_DEBUG_FD & pf->hw.debug_mask) {
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000452 if (add)
453 dev_info(&pf->pdev->dev,
454 "Filter OK for PCTYPE %d loc = %d\n",
455 fd_data->pctype, fd_data->fd_id);
456 else
457 dev_info(&pf->pdev->dev,
458 "Filter deleted for PCTYPE %d loc = %d\n",
459 fd_data->pctype, fd_data->fd_id);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000460 }
461 }
462
Jacob Keller097dbf52017-02-06 14:38:46 -0800463 if (add)
464 pf->fd_ip4_filter_cnt++;
465 else
466 pf->fd_ip4_filter_cnt--;
467
Jacob Kellere5187ee2017-02-06 14:38:41 -0800468 return 0;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000469}
470
471/**
472 * i40e_add_del_fdir - Build raw packets to add/del fdir filter
473 * @vsi: pointer to the targeted VSI
474 * @cmd: command to get or set RX flow classification rules
475 * @add: true adds a filter, false removes it
476 *
477 **/
478int i40e_add_del_fdir(struct i40e_vsi *vsi,
479 struct i40e_fdir_filter *input, bool add)
480{
481 struct i40e_pf *pf = vsi->back;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000482 int ret;
483
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000484 switch (input->flow_type & ~FLOW_EXT) {
485 case TCP_V4_FLOW:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000486 ret = i40e_add_del_fdir_tcpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000487 break;
488 case UDP_V4_FLOW:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000489 ret = i40e_add_del_fdir_udpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000490 break;
Jacob Kellerf223c872017-02-06 14:38:51 -0800491 case SCTP_V4_FLOW:
492 ret = i40e_add_del_fdir_sctpv4(vsi, input, add);
493 break;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000494 case IP_USER_FLOW:
495 switch (input->ip4_proto) {
496 case IPPROTO_TCP:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000497 ret = i40e_add_del_fdir_tcpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000498 break;
499 case IPPROTO_UDP:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000500 ret = i40e_add_del_fdir_udpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000501 break;
Jacob Kellerf223c872017-02-06 14:38:51 -0800502 case IPPROTO_SCTP:
503 ret = i40e_add_del_fdir_sctpv4(vsi, input, add);
504 break;
Alexander Duycke1da71c2016-09-14 16:24:35 -0700505 case IPPROTO_IP:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000506 ret = i40e_add_del_fdir_ipv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000507 break;
Alexander Duycke1da71c2016-09-14 16:24:35 -0700508 default:
509 /* We cannot support masking based on protocol */
Jacob Kellera346fb82017-04-05 07:50:53 -0400510 dev_info(&pf->pdev->dev, "Unsupported IPv4 protocol 0x%02x\n",
511 input->ip4_proto);
512 return -EINVAL;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000513 }
514 break;
515 default:
Jacob Kellera346fb82017-04-05 07:50:53 -0400516 dev_info(&pf->pdev->dev, "Unsupported flow type 0x%02x\n",
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000517 input->flow_type);
Jacob Kellera346fb82017-04-05 07:50:53 -0400518 return -EINVAL;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000519 }
520
Jacob Kellera158aea2017-02-09 23:44:27 -0800521 /* The buffer allocated here will be normally be freed by
522 * i40e_clean_fdir_tx_irq() as it reclaims resources after transmit
523 * completion. In the event of an error adding the buffer to the FDIR
524 * ring, it will immediately be freed. It may also be freed by
525 * i40e_clean_tx_ring() when closing the VSI.
526 */
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000527 return ret;
528}
529
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000530/**
531 * i40e_fd_handle_status - check the Programming Status for FD
532 * @rx_ring: the Rx ring for this descriptor
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000533 * @rx_desc: the Rx descriptor for programming Status, not a packet descriptor.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000534 * @prog_id: the id originally used for programming
535 *
536 * This is used to verify if the FD programming or invalidation
537 * requested by SW to the HW is successful or not and take actions accordingly.
538 **/
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000539static void i40e_fd_handle_status(struct i40e_ring *rx_ring,
540 union i40e_rx_desc *rx_desc, u8 prog_id)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000541{
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000542 struct i40e_pf *pf = rx_ring->vsi->back;
543 struct pci_dev *pdev = pf->pdev;
544 u32 fcnt_prog, fcnt_avail;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000545 u32 error;
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000546 u64 qw;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000547
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000548 qw = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000549 error = (qw & I40E_RX_PROG_STATUS_DESC_QW1_ERROR_MASK) >>
550 I40E_RX_PROG_STATUS_DESC_QW1_ERROR_SHIFT;
551
Jesse Brandeburg41a1d042015-06-04 16:24:02 -0400552 if (error == BIT(I40E_RX_PROG_STATUS_DESC_FD_TBL_FULL_SHIFT)) {
Carolyn Wyborny3487b6c2015-08-27 11:42:38 -0400553 pf->fd_inv = le32_to_cpu(rx_desc->wb.qword0.hi_dword.fd_id);
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000554 if ((rx_desc->wb.qword0.hi_dword.fd_id != 0) ||
555 (I40E_DEBUG_FD & pf->hw.debug_mask))
556 dev_warn(&pdev->dev, "ntuple filter loc = %d, could not be added\n",
Carolyn Wyborny3487b6c2015-08-27 11:42:38 -0400557 pf->fd_inv);
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000558
Anjali Singhai Jain04294e32015-02-27 09:15:28 +0000559 /* Check if the programming error is for ATR.
560 * If so, auto disable ATR and set a state for
561 * flush in progress. Next time we come here if flush is in
562 * progress do nothing, once flush is complete the state will
563 * be cleared.
564 */
Jacob Keller0da36b92017-04-19 09:25:55 -0400565 if (test_bit(__I40E_FD_FLUSH_REQUESTED, pf->state))
Anjali Singhai Jain04294e32015-02-27 09:15:28 +0000566 return;
567
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000568 pf->fd_add_err++;
569 /* store the current atr filter count */
570 pf->fd_atr_cnt = i40e_get_current_atr_cnt(pf);
571
Anjali Singhai Jain04294e32015-02-27 09:15:28 +0000572 if ((rx_desc->wb.qword0.hi_dword.fd_id == 0) &&
Jacob Keller134201a2018-03-16 01:26:32 -0700573 test_bit(__I40E_FD_SB_AUTO_DISABLED, pf->state)) {
574 /* These set_bit() calls aren't atomic with the
575 * test_bit() here, but worse case we potentially
576 * disable ATR and queue a flush right after SB
577 * support is re-enabled. That shouldn't cause an
578 * issue in practice
579 */
580 set_bit(__I40E_FD_ATR_AUTO_DISABLED, pf->state);
Jacob Keller0da36b92017-04-19 09:25:55 -0400581 set_bit(__I40E_FD_FLUSH_REQUESTED, pf->state);
Anjali Singhai Jain04294e32015-02-27 09:15:28 +0000582 }
583
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000584 /* filter programming failed most likely due to table full */
Anjali Singhai Jain04294e32015-02-27 09:15:28 +0000585 fcnt_prog = i40e_get_global_fd_count(pf);
Anjali Singhai Jain12957382014-06-04 04:22:47 +0000586 fcnt_avail = pf->fdir_pf_filter_count;
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000587 /* If ATR is running fcnt_prog can quickly change,
588 * if we are very close to full, it makes sense to disable
589 * FD ATR/SB and then re-enable it when there is room.
590 */
591 if (fcnt_prog >= (fcnt_avail - I40E_FDIR_BUFFER_FULL_MARGIN)) {
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000592 if ((pf->flags & I40E_FLAG_FD_SB_ENABLED) &&
Jacob Keller134201a2018-03-16 01:26:32 -0700593 !test_and_set_bit(__I40E_FD_SB_AUTO_DISABLED,
594 pf->state))
Anjali Singhai Jain2e4875e2015-04-16 20:06:06 -0400595 if (I40E_DEBUG_FD & pf->hw.debug_mask)
596 dev_warn(&pdev->dev, "FD filter space full, new ntuple rules will not be added\n");
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000597 }
Jesse Brandeburg41a1d042015-06-04 16:24:02 -0400598 } else if (error == BIT(I40E_RX_PROG_STATUS_DESC_NO_FD_ENTRY_SHIFT)) {
Anjali Singhai Jain13c28842014-03-06 09:00:04 +0000599 if (I40E_DEBUG_FD & pf->hw.debug_mask)
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000600 dev_info(&pdev->dev, "ntuple filter fd_id = %d, could not be removed\n",
Anjali Singhai Jain13c28842014-03-06 09:00:04 +0000601 rx_desc->wb.qword0.hi_dword.fd_id);
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000602 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000603}
604
605/**
Alexander Duycka5e9c572013-09-28 06:00:27 +0000606 * i40e_unmap_and_free_tx_resource - Release a Tx buffer
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000607 * @ring: the ring that owns the buffer
608 * @tx_buffer: the buffer to free
609 **/
Alexander Duycka5e9c572013-09-28 06:00:27 +0000610static void i40e_unmap_and_free_tx_resource(struct i40e_ring *ring,
611 struct i40e_tx_buffer *tx_buffer)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000612{
Alexander Duycka5e9c572013-09-28 06:00:27 +0000613 if (tx_buffer->skb) {
Alexander Duyck64bfd682016-09-12 14:18:39 -0700614 if (tx_buffer->tx_flags & I40E_TX_FLAGS_FD_SB)
615 kfree(tx_buffer->raw_buf);
Björn Töpel74608d12017-05-24 07:55:35 +0200616 else if (ring_is_xdp(ring))
Jesper Dangaard Brouer03993092018-04-17 16:46:32 +0200617 xdp_return_frame(tx_buffer->xdpf);
Alexander Duyck64bfd682016-09-12 14:18:39 -0700618 else
619 dev_kfree_skb_any(tx_buffer->skb);
Alexander Duycka5e9c572013-09-28 06:00:27 +0000620 if (dma_unmap_len(tx_buffer, len))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000621 dma_unmap_single(ring->dev,
Alexander Duyck35a1e2a2013-09-28 06:00:17 +0000622 dma_unmap_addr(tx_buffer, dma),
623 dma_unmap_len(tx_buffer, len),
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000624 DMA_TO_DEVICE);
Alexander Duycka5e9c572013-09-28 06:00:27 +0000625 } else if (dma_unmap_len(tx_buffer, len)) {
626 dma_unmap_page(ring->dev,
627 dma_unmap_addr(tx_buffer, dma),
628 dma_unmap_len(tx_buffer, len),
629 DMA_TO_DEVICE);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000630 }
Kiran Patila42e7a32015-11-06 15:26:03 -0800631
Alexander Duycka5e9c572013-09-28 06:00:27 +0000632 tx_buffer->next_to_watch = NULL;
633 tx_buffer->skb = NULL;
Alexander Duyck35a1e2a2013-09-28 06:00:17 +0000634 dma_unmap_len_set(tx_buffer, len, 0);
Alexander Duycka5e9c572013-09-28 06:00:27 +0000635 /* tx_buffer must be completely set up in the transmit path */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000636}
637
638/**
639 * i40e_clean_tx_ring - Free any empty Tx buffers
640 * @tx_ring: ring to be cleaned
641 **/
642void i40e_clean_tx_ring(struct i40e_ring *tx_ring)
643{
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000644 unsigned long bi_size;
645 u16 i;
646
647 /* ring already cleared, nothing to do */
648 if (!tx_ring->tx_bi)
649 return;
650
651 /* Free all the Tx ring sk_buffs */
Alexander Duycka5e9c572013-09-28 06:00:27 +0000652 for (i = 0; i < tx_ring->count; i++)
653 i40e_unmap_and_free_tx_resource(tx_ring, &tx_ring->tx_bi[i]);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000654
655 bi_size = sizeof(struct i40e_tx_buffer) * tx_ring->count;
656 memset(tx_ring->tx_bi, 0, bi_size);
657
658 /* Zero out the descriptor ring */
659 memset(tx_ring->desc, 0, tx_ring->size);
660
661 tx_ring->next_to_use = 0;
662 tx_ring->next_to_clean = 0;
Alexander Duyck7070ce02013-09-28 06:00:37 +0000663
664 if (!tx_ring->netdev)
665 return;
666
667 /* cleanup Tx queue statistics */
Alexander Duycke486bdf2016-09-12 14:18:40 -0700668 netdev_tx_reset_queue(txring_txq(tx_ring));
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000669}
670
671/**
672 * i40e_free_tx_resources - Free Tx resources per queue
673 * @tx_ring: Tx descriptor ring for a specific queue
674 *
675 * Free all transmit software resources
676 **/
677void i40e_free_tx_resources(struct i40e_ring *tx_ring)
678{
679 i40e_clean_tx_ring(tx_ring);
680 kfree(tx_ring->tx_bi);
681 tx_ring->tx_bi = NULL;
682
683 if (tx_ring->desc) {
684 dma_free_coherent(tx_ring->dev, tx_ring->size,
685 tx_ring->desc, tx_ring->dma);
686 tx_ring->desc = NULL;
687 }
688}
689
Jesse Brandeburga68de582015-02-24 05:26:03 +0000690/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000691 * i40e_get_tx_pending - how many tx descriptors not processed
692 * @tx_ring: the ring of descriptors
Alan Brady04d410512018-02-12 09:16:59 -0500693 * @in_sw: use SW variables
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000694 *
695 * Since there is no access to the ring head register
696 * in XL710, we need to use our local copies
697 **/
Alan Brady04d410512018-02-12 09:16:59 -0500698u32 i40e_get_tx_pending(struct i40e_ring *ring, bool in_sw)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000699{
Jesse Brandeburga68de582015-02-24 05:26:03 +0000700 u32 head, tail;
701
Alan Brady04d410512018-02-12 09:16:59 -0500702 if (!in_sw) {
703 head = i40e_get_head(ring);
704 tail = readl(ring->tail);
705 } else {
706 head = ring->next_to_clean;
707 tail = ring->next_to_use;
708 }
Jesse Brandeburga68de582015-02-24 05:26:03 +0000709
710 if (head != tail)
711 return (head < tail) ?
712 tail - head : (tail + ring->count - head);
713
714 return 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000715}
716
Sudheer Mogilappagari07d44192017-12-18 05:17:25 -0500717/**
718 * i40e_detect_recover_hung - Function to detect and recover hung_queues
719 * @vsi: pointer to vsi struct with tx queues
720 *
721 * VSI has netdev and netdev has TX queues. This function is to check each of
722 * those TX queues if they are hung, trigger recovery by issuing SW interrupt.
723 **/
724void i40e_detect_recover_hung(struct i40e_vsi *vsi)
725{
726 struct i40e_ring *tx_ring = NULL;
727 struct net_device *netdev;
728 unsigned int i;
729 int packets;
730
731 if (!vsi)
732 return;
733
734 if (test_bit(__I40E_VSI_DOWN, vsi->state))
735 return;
736
737 netdev = vsi->netdev;
738 if (!netdev)
739 return;
740
741 if (!netif_carrier_ok(netdev))
742 return;
743
744 for (i = 0; i < vsi->num_queue_pairs; i++) {
745 tx_ring = vsi->tx_rings[i];
746 if (tx_ring && tx_ring->desc) {
747 /* If packet counter has not changed the queue is
748 * likely stalled, so force an interrupt for this
749 * queue.
750 *
751 * prev_pkt_ctr would be negative if there was no
752 * pending work.
753 */
754 packets = tx_ring->stats.packets & INT_MAX;
755 if (tx_ring->tx_stats.prev_pkt_ctr == packets) {
756 i40e_force_wb(vsi, tx_ring->q_vector);
757 continue;
758 }
759
760 /* Memory barrier between read of packet count and call
761 * to i40e_get_tx_pending()
762 */
763 smp_rmb();
764 tx_ring->tx_stats.prev_pkt_ctr =
Alan Brady04d410512018-02-12 09:16:59 -0500765 i40e_get_tx_pending(tx_ring, true) ? packets : -1;
Sudheer Mogilappagari07d44192017-12-18 05:17:25 -0500766 }
767 }
768}
769
Alexander Duyck1dc8b532016-10-11 15:26:54 -0700770#define WB_STRIDE 4
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000771
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000772/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000773 * i40e_clean_tx_irq - Reclaim resources after transmit completes
Alexander Duycka619afe2016-03-07 09:30:03 -0800774 * @vsi: the VSI we care about
775 * @tx_ring: Tx ring to clean
776 * @napi_budget: Used to determine if we are in netpoll
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000777 *
778 * Returns true if there's any budget left (e.g. the clean is finished)
779 **/
Alexander Duycka619afe2016-03-07 09:30:03 -0800780static bool i40e_clean_tx_irq(struct i40e_vsi *vsi,
781 struct i40e_ring *tx_ring, int napi_budget)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000782{
783 u16 i = tx_ring->next_to_clean;
784 struct i40e_tx_buffer *tx_buf;
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000785 struct i40e_tx_desc *tx_head;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000786 struct i40e_tx_desc *tx_desc;
Alexander Duycka619afe2016-03-07 09:30:03 -0800787 unsigned int total_bytes = 0, total_packets = 0;
788 unsigned int budget = vsi->work_limit;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000789
790 tx_buf = &tx_ring->tx_bi[i];
791 tx_desc = I40E_TX_DESC(tx_ring, i);
Alexander Duycka5e9c572013-09-28 06:00:27 +0000792 i -= tx_ring->count;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000793
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000794 tx_head = I40E_TX_DESC(tx_ring, i40e_get_head(tx_ring));
795
Alexander Duycka5e9c572013-09-28 06:00:27 +0000796 do {
797 struct i40e_tx_desc *eop_desc = tx_buf->next_to_watch;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000798
799 /* if next_to_watch is not set then there is no work pending */
800 if (!eop_desc)
801 break;
802
Alexander Duycka5e9c572013-09-28 06:00:27 +0000803 /* prevent any other reads prior to eop_desc */
Brian King52c69122017-11-17 11:05:44 -0600804 smp_rmb();
Alexander Duycka5e9c572013-09-28 06:00:27 +0000805
Scott Petersoned0980c2017-04-13 04:45:44 -0400806 i40e_trace(clean_tx_irq, tx_ring, tx_desc, tx_buf);
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000807 /* we have caught up to head, no work left to do */
808 if (tx_head == tx_desc)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000809 break;
810
Alexander Duyckc304fda2013-09-28 06:00:12 +0000811 /* clear next_to_watch to prevent false hangs */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000812 tx_buf->next_to_watch = NULL;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000813
Alexander Duycka5e9c572013-09-28 06:00:27 +0000814 /* update the statistics for this packet */
815 total_bytes += tx_buf->bytecount;
816 total_packets += tx_buf->gso_segs;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000817
Björn Töpel74608d12017-05-24 07:55:35 +0200818 /* free the skb/XDP data */
819 if (ring_is_xdp(tx_ring))
Jesper Dangaard Brouer03993092018-04-17 16:46:32 +0200820 xdp_return_frame(tx_buf->xdpf);
Björn Töpel74608d12017-05-24 07:55:35 +0200821 else
822 napi_consume_skb(tx_buf->skb, napi_budget);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000823
Alexander Duycka5e9c572013-09-28 06:00:27 +0000824 /* unmap skb header data */
825 dma_unmap_single(tx_ring->dev,
826 dma_unmap_addr(tx_buf, dma),
827 dma_unmap_len(tx_buf, len),
828 DMA_TO_DEVICE);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000829
Alexander Duycka5e9c572013-09-28 06:00:27 +0000830 /* clear tx_buffer data */
831 tx_buf->skb = NULL;
832 dma_unmap_len_set(tx_buf, len, 0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000833
Alexander Duycka5e9c572013-09-28 06:00:27 +0000834 /* unmap remaining buffers */
835 while (tx_desc != eop_desc) {
Scott Petersoned0980c2017-04-13 04:45:44 -0400836 i40e_trace(clean_tx_irq_unmap,
837 tx_ring, tx_desc, tx_buf);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000838
839 tx_buf++;
840 tx_desc++;
841 i++;
Alexander Duycka5e9c572013-09-28 06:00:27 +0000842 if (unlikely(!i)) {
843 i -= tx_ring->count;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000844 tx_buf = tx_ring->tx_bi;
845 tx_desc = I40E_TX_DESC(tx_ring, 0);
846 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000847
Alexander Duycka5e9c572013-09-28 06:00:27 +0000848 /* unmap any remaining paged data */
849 if (dma_unmap_len(tx_buf, len)) {
850 dma_unmap_page(tx_ring->dev,
851 dma_unmap_addr(tx_buf, dma),
852 dma_unmap_len(tx_buf, len),
853 DMA_TO_DEVICE);
854 dma_unmap_len_set(tx_buf, len, 0);
855 }
856 }
857
858 /* move us one more past the eop_desc for start of next pkt */
859 tx_buf++;
860 tx_desc++;
861 i++;
862 if (unlikely(!i)) {
863 i -= tx_ring->count;
864 tx_buf = tx_ring->tx_bi;
865 tx_desc = I40E_TX_DESC(tx_ring, 0);
866 }
867
Jesse Brandeburg016890b2015-02-27 09:15:31 +0000868 prefetch(tx_desc);
869
Alexander Duycka5e9c572013-09-28 06:00:27 +0000870 /* update budget accounting */
871 budget--;
872 } while (likely(budget));
873
874 i += tx_ring->count;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000875 tx_ring->next_to_clean = i;
Alexander Duyck980e9b12013-09-28 06:01:03 +0000876 u64_stats_update_begin(&tx_ring->syncp);
Alexander Duycka114d0a2013-09-28 06:00:43 +0000877 tx_ring->stats.bytes += total_bytes;
878 tx_ring->stats.packets += total_packets;
Alexander Duyck980e9b12013-09-28 06:01:03 +0000879 u64_stats_update_end(&tx_ring->syncp);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000880 tx_ring->q_vector->tx.total_bytes += total_bytes;
881 tx_ring->q_vector->tx.total_packets += total_packets;
Alexander Duycka5e9c572013-09-28 06:00:27 +0000882
Anjali Singhai58044742015-09-25 18:26:13 -0700883 if (tx_ring->flags & I40E_TXR_FLAGS_WB_ON_ITR) {
Anjali Singhai58044742015-09-25 18:26:13 -0700884 /* check to see if there are < 4 descriptors
885 * waiting to be written back, then kick the hardware to force
886 * them to be written back in case we stay in NAPI.
887 * In this mode on X722 we do not enable Interrupt.
888 */
Alan Brady04d410512018-02-12 09:16:59 -0500889 unsigned int j = i40e_get_tx_pending(tx_ring, false);
Anjali Singhai58044742015-09-25 18:26:13 -0700890
891 if (budget &&
Alexander Duyck1dc8b532016-10-11 15:26:54 -0700892 ((j / WB_STRIDE) == 0) && (j > 0) &&
Jacob Keller0da36b92017-04-19 09:25:55 -0400893 !test_bit(__I40E_VSI_DOWN, vsi->state) &&
Anjali Singhai58044742015-09-25 18:26:13 -0700894 (I40E_DESC_UNUSED(tx_ring) != tx_ring->count))
895 tx_ring->arm_wb = true;
896 }
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000897
Björn Töpel74608d12017-05-24 07:55:35 +0200898 if (ring_is_xdp(tx_ring))
899 return !!budget;
900
Alexander Duycke486bdf2016-09-12 14:18:40 -0700901 /* notify netdev of completed buffers */
902 netdev_tx_completed_queue(txring_txq(tx_ring),
Alexander Duyck7070ce02013-09-28 06:00:37 +0000903 total_packets, total_bytes);
904
Jesse Brandeburgb85c94b2017-06-20 15:16:59 -0700905#define TX_WAKE_THRESHOLD ((s16)(DESC_NEEDED * 2))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000906 if (unlikely(total_packets && netif_carrier_ok(tx_ring->netdev) &&
907 (I40E_DESC_UNUSED(tx_ring) >= TX_WAKE_THRESHOLD))) {
908 /* Make sure that anybody stopping the queue after this
909 * sees the new next_to_clean.
910 */
911 smp_mb();
912 if (__netif_subqueue_stopped(tx_ring->netdev,
913 tx_ring->queue_index) &&
Jacob Keller0da36b92017-04-19 09:25:55 -0400914 !test_bit(__I40E_VSI_DOWN, vsi->state)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000915 netif_wake_subqueue(tx_ring->netdev,
916 tx_ring->queue_index);
917 ++tx_ring->tx_stats.restart_queue;
918 }
919 }
920
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000921 return !!budget;
922}
923
924/**
Anjali Singhai Jainecc6a232016-01-13 16:51:43 -0800925 * i40e_enable_wb_on_itr - Arm hardware to do a wb, interrupts are not enabled
926 * @vsi: the VSI we care about
927 * @q_vector: the vector on which to enable writeback
928 *
929 **/
930static void i40e_enable_wb_on_itr(struct i40e_vsi *vsi,
931 struct i40e_q_vector *q_vector)
932{
933 u16 flags = q_vector->tx.ring[0].flags;
934 u32 val;
935
936 if (!(flags & I40E_TXR_FLAGS_WB_ON_ITR))
937 return;
938
939 if (q_vector->arm_wb_state)
940 return;
941
942 if (vsi->back->flags & I40E_FLAG_MSIX_ENABLED) {
943 val = I40E_PFINT_DYN_CTLN_WB_ON_ITR_MASK |
944 I40E_PFINT_DYN_CTLN_ITR_INDX_MASK; /* set noitr */
945
946 wr32(&vsi->back->hw,
Alexander Duycka3f9fb52017-12-29 08:48:53 -0500947 I40E_PFINT_DYN_CTLN(q_vector->reg_idx),
Anjali Singhai Jainecc6a232016-01-13 16:51:43 -0800948 val);
949 } else {
950 val = I40E_PFINT_DYN_CTL0_WB_ON_ITR_MASK |
951 I40E_PFINT_DYN_CTL0_ITR_INDX_MASK; /* set noitr */
952
953 wr32(&vsi->back->hw, I40E_PFINT_DYN_CTL0, val);
954 }
955 q_vector->arm_wb_state = true;
956}
957
958/**
959 * i40e_force_wb - Issue SW Interrupt so HW does a wb
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000960 * @vsi: the VSI we care about
961 * @q_vector: the vector on which to force writeback
962 *
963 **/
Kiran Patilb03a8c12015-09-24 18:13:15 -0400964void i40e_force_wb(struct i40e_vsi *vsi, struct i40e_q_vector *q_vector)
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000965{
Anjali Singhai Jainecc6a232016-01-13 16:51:43 -0800966 if (vsi->back->flags & I40E_FLAG_MSIX_ENABLED) {
Anjali Singhai Jain8e0764b2015-06-05 12:20:30 -0400967 u32 val = I40E_PFINT_DYN_CTLN_INTENA_MASK |
968 I40E_PFINT_DYN_CTLN_ITR_INDX_MASK | /* set noitr */
969 I40E_PFINT_DYN_CTLN_SWINT_TRIG_MASK |
970 I40E_PFINT_DYN_CTLN_SW_ITR_INDX_ENA_MASK;
971 /* allow 00 to be written to the index */
972
973 wr32(&vsi->back->hw,
Alexander Duycka3f9fb52017-12-29 08:48:53 -0500974 I40E_PFINT_DYN_CTLN(q_vector->reg_idx), val);
Anjali Singhai Jain8e0764b2015-06-05 12:20:30 -0400975 } else {
976 u32 val = I40E_PFINT_DYN_CTL0_INTENA_MASK |
977 I40E_PFINT_DYN_CTL0_ITR_INDX_MASK | /* set noitr */
978 I40E_PFINT_DYN_CTL0_SWINT_TRIG_MASK |
979 I40E_PFINT_DYN_CTL0_SW_ITR_INDX_ENA_MASK;
980 /* allow 00 to be written to the index */
981
982 wr32(&vsi->back->hw, I40E_PFINT_DYN_CTL0, val);
983 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000984}
985
Alexander Duycka0073a42017-12-29 08:52:19 -0500986static inline bool i40e_container_is_rx(struct i40e_q_vector *q_vector,
987 struct i40e_ring_container *rc)
988{
989 return &q_vector->rx == rc;
990}
991
992static inline unsigned int i40e_itr_divisor(struct i40e_q_vector *q_vector)
993{
994 unsigned int divisor;
995
996 switch (q_vector->vsi->back->hw.phy.link_info.link_speed) {
997 case I40E_LINK_SPEED_40GB:
998 divisor = I40E_ITR_ADAPTIVE_MIN_INC * 1024;
999 break;
1000 case I40E_LINK_SPEED_25GB:
1001 case I40E_LINK_SPEED_20GB:
1002 divisor = I40E_ITR_ADAPTIVE_MIN_INC * 512;
1003 break;
1004 default:
1005 case I40E_LINK_SPEED_10GB:
1006 divisor = I40E_ITR_ADAPTIVE_MIN_INC * 256;
1007 break;
1008 case I40E_LINK_SPEED_1GB:
1009 case I40E_LINK_SPEED_100MB:
1010 divisor = I40E_ITR_ADAPTIVE_MIN_INC * 32;
1011 break;
1012 }
1013
1014 return divisor;
1015}
1016
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001017/**
Alexander Duycka0073a42017-12-29 08:52:19 -05001018 * i40e_update_itr - update the dynamic ITR value based on statistics
1019 * @q_vector: structure containing interrupt and ring information
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001020 * @rc: structure containing ring performance data
1021 *
Alexander Duycka0073a42017-12-29 08:52:19 -05001022 * Stores a new ITR value based on packets and byte
1023 * counts during the last interrupt. The advantage of per interrupt
1024 * computation is faster updates and more accurate ITR for the current
1025 * traffic pattern. Constants in this function were computed
1026 * based on theoretical maximum wire speed and thresholds were set based
1027 * on testing data as well as attempting to minimize response time
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001028 * while increasing bulk throughput.
1029 **/
Alexander Duycka0073a42017-12-29 08:52:19 -05001030static void i40e_update_itr(struct i40e_q_vector *q_vector,
1031 struct i40e_ring_container *rc)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001032{
Alexander Duycka0073a42017-12-29 08:52:19 -05001033 unsigned int avg_wire_size, packets, bytes, itr;
1034 unsigned long next_update = jiffies;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001035
Alexander Duycka0073a42017-12-29 08:52:19 -05001036 /* If we don't have any rings just leave ourselves set for maximum
1037 * possible latency so we take ourselves out of the equation.
1038 */
Alexander Duyck71dc3712017-12-29 08:49:53 -05001039 if (!rc->ring || !ITR_IS_DYNAMIC(rc->ring->itr_setting))
Alexander Duycka0073a42017-12-29 08:52:19 -05001040 return;
Alexander Duyck71dc3712017-12-29 08:49:53 -05001041
Alexander Duycka0073a42017-12-29 08:52:19 -05001042 /* For Rx we want to push the delay up and default to low latency.
1043 * for Tx we want to pull the delay down and default to high latency.
Jacob Keller742c9872017-07-14 09:10:13 -04001044 */
Alexander Duycka0073a42017-12-29 08:52:19 -05001045 itr = i40e_container_is_rx(q_vector, rc) ?
1046 I40E_ITR_ADAPTIVE_MIN_USECS | I40E_ITR_ADAPTIVE_LATENCY :
1047 I40E_ITR_ADAPTIVE_MAX_USECS | I40E_ITR_ADAPTIVE_LATENCY;
1048
1049 /* If we didn't update within up to 1 - 2 jiffies we can assume
1050 * that either packets are coming in so slow there hasn't been
1051 * any work, or that there is so much work that NAPI is dealing
1052 * with interrupt moderation and we don't need to do anything.
1053 */
1054 if (time_after(next_update, rc->next_update))
1055 goto clear_counts;
1056
1057 /* If itr_countdown is set it means we programmed an ITR within
1058 * the last 4 interrupt cycles. This has a side effect of us
1059 * potentially firing an early interrupt. In order to work around
1060 * this we need to throw out any data received for a few
1061 * interrupts following the update.
1062 */
1063 if (q_vector->itr_countdown) {
1064 itr = rc->target_itr;
1065 goto clear_counts;
Jacob Keller742c9872017-07-14 09:10:13 -04001066 }
1067
Alexander Duycka0073a42017-12-29 08:52:19 -05001068 packets = rc->total_packets;
1069 bytes = rc->total_bytes;
1070
1071 if (i40e_container_is_rx(q_vector, rc)) {
1072 /* If Rx there are 1 to 4 packets and bytes are less than
1073 * 9000 assume insufficient data to use bulk rate limiting
1074 * approach unless Tx is already in bulk rate limiting. We
1075 * are likely latency driven.
1076 */
1077 if (packets && packets < 4 && bytes < 9000 &&
1078 (q_vector->tx.target_itr & I40E_ITR_ADAPTIVE_LATENCY)) {
1079 itr = I40E_ITR_ADAPTIVE_LATENCY;
1080 goto adjust_by_size;
1081 }
1082 } else if (packets < 4) {
1083 /* If we have Tx and Rx ITR maxed and Tx ITR is running in
1084 * bulk mode and we are receiving 4 or fewer packets just
1085 * reset the ITR_ADAPTIVE_LATENCY bit for latency mode so
1086 * that the Rx can relax.
1087 */
1088 if (rc->target_itr == I40E_ITR_ADAPTIVE_MAX_USECS &&
1089 (q_vector->rx.target_itr & I40E_ITR_MASK) ==
1090 I40E_ITR_ADAPTIVE_MAX_USECS)
1091 goto clear_counts;
1092 } else if (packets > 32) {
1093 /* If we have processed over 32 packets in a single interrupt
1094 * for Tx assume we need to switch over to "bulk" mode.
1095 */
1096 rc->target_itr &= ~I40E_ITR_ADAPTIVE_LATENCY;
1097 }
1098
1099 /* We have no packets to actually measure against. This means
1100 * either one of the other queues on this vector is active or
1101 * we are a Tx queue doing TSO with too high of an interrupt rate.
Jesse Brandeburg51cc6d92015-09-28 14:16:52 -04001102 *
Alexander Duycka0073a42017-12-29 08:52:19 -05001103 * Between 4 and 56 we can assume that our current interrupt delay
1104 * is only slightly too low. As such we should increase it by a small
1105 * fixed amount.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001106 */
Alexander Duycka0073a42017-12-29 08:52:19 -05001107 if (packets < 56) {
1108 itr = rc->target_itr + I40E_ITR_ADAPTIVE_MIN_INC;
1109 if ((itr & I40E_ITR_MASK) > I40E_ITR_ADAPTIVE_MAX_USECS) {
1110 itr &= I40E_ITR_ADAPTIVE_LATENCY;
1111 itr += I40E_ITR_ADAPTIVE_MAX_USECS;
1112 }
1113 goto clear_counts;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001114 }
Jesse Brandeburgc56625d2015-09-28 14:16:53 -04001115
Alexander Duycka0073a42017-12-29 08:52:19 -05001116 if (packets <= 256) {
1117 itr = min(q_vector->tx.current_itr, q_vector->rx.current_itr);
1118 itr &= I40E_ITR_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001119
Alexander Duycka0073a42017-12-29 08:52:19 -05001120 /* Between 56 and 112 is our "goldilocks" zone where we are
1121 * working out "just right". Just report that our current
1122 * ITR is good for us.
1123 */
1124 if (packets <= 112)
1125 goto clear_counts;
1126
1127 /* If packet count is 128 or greater we are likely looking
1128 * at a slight overrun of the delay we want. Try halving
1129 * our delay to see if that will cut the number of packets
1130 * in half per interrupt.
1131 */
1132 itr /= 2;
1133 itr &= I40E_ITR_MASK;
1134 if (itr < I40E_ITR_ADAPTIVE_MIN_USECS)
1135 itr = I40E_ITR_ADAPTIVE_MIN_USECS;
1136
1137 goto clear_counts;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001138 }
1139
Alexander Duycka0073a42017-12-29 08:52:19 -05001140 /* The paths below assume we are dealing with a bulk ITR since
1141 * number of packets is greater than 256. We are just going to have
1142 * to compute a value and try to bring the count under control,
1143 * though for smaller packet sizes there isn't much we can do as
1144 * NAPI polling will likely be kicking in sooner rather than later.
1145 */
1146 itr = I40E_ITR_ADAPTIVE_BULK;
1147
1148adjust_by_size:
1149 /* If packet counts are 256 or greater we can assume we have a gross
1150 * overestimation of what the rate should be. Instead of trying to fine
1151 * tune it just use the formula below to try and dial in an exact value
1152 * give the current packet size of the frame.
1153 */
1154 avg_wire_size = bytes / packets;
1155
1156 /* The following is a crude approximation of:
1157 * wmem_default / (size + overhead) = desired_pkts_per_int
1158 * rate / bits_per_byte / (size + ethernet overhead) = pkt_rate
1159 * (desired_pkt_rate / pkt_rate) * usecs_per_sec = ITR value
1160 *
1161 * Assuming wmem_default is 212992 and overhead is 640 bytes per
1162 * packet, (256 skb, 64 headroom, 320 shared info), we can reduce the
1163 * formula down to
1164 *
1165 * (170 * (size + 24)) / (size + 640) = ITR
1166 *
1167 * We first do some math on the packet size and then finally bitshift
1168 * by 8 after rounding up. We also have to account for PCIe link speed
1169 * difference as ITR scales based on this.
1170 */
1171 if (avg_wire_size <= 60) {
1172 /* Start at 250k ints/sec */
1173 avg_wire_size = 4096;
1174 } else if (avg_wire_size <= 380) {
1175 /* 250K ints/sec to 60K ints/sec */
1176 avg_wire_size *= 40;
1177 avg_wire_size += 1696;
1178 } else if (avg_wire_size <= 1084) {
1179 /* 60K ints/sec to 36K ints/sec */
1180 avg_wire_size *= 15;
1181 avg_wire_size += 11452;
1182 } else if (avg_wire_size <= 1980) {
1183 /* 36K ints/sec to 30K ints/sec */
1184 avg_wire_size *= 5;
1185 avg_wire_size += 22420;
1186 } else {
1187 /* plateau at a limit of 30K ints/sec */
1188 avg_wire_size = 32256;
1189 }
1190
1191 /* If we are in low latency mode halve our delay which doubles the
1192 * rate to somewhere between 100K to 16K ints/sec
1193 */
1194 if (itr & I40E_ITR_ADAPTIVE_LATENCY)
1195 avg_wire_size /= 2;
1196
1197 /* Resultant value is 256 times larger than it needs to be. This
1198 * gives us room to adjust the value as needed to either increase
1199 * or decrease the value based on link speeds of 10G, 2.5G, 1G, etc.
1200 *
1201 * Use addition as we have already recorded the new latency flag
1202 * for the ITR value.
1203 */
1204 itr += DIV_ROUND_UP(avg_wire_size, i40e_itr_divisor(q_vector)) *
1205 I40E_ITR_ADAPTIVE_MIN_INC;
1206
1207 if ((itr & I40E_ITR_MASK) > I40E_ITR_ADAPTIVE_MAX_USECS) {
1208 itr &= I40E_ITR_ADAPTIVE_LATENCY;
1209 itr += I40E_ITR_ADAPTIVE_MAX_USECS;
1210 }
1211
1212clear_counts:
1213 /* write back value */
1214 rc->target_itr = itr;
1215
1216 /* next update should occur within next jiffy */
1217 rc->next_update = next_update + 1;
1218
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001219 rc->total_bytes = 0;
1220 rc->total_packets = 0;
1221}
1222
1223/**
Alexander Duyck2b9478f2017-10-04 08:44:43 -07001224 * i40e_reuse_rx_page - page flip buffer and store it back on the ring
1225 * @rx_ring: rx descriptor ring to store buffers on
1226 * @old_buff: donor buffer to have page reused
1227 *
1228 * Synchronizes page for reuse by the adapter
1229 **/
1230static void i40e_reuse_rx_page(struct i40e_ring *rx_ring,
1231 struct i40e_rx_buffer *old_buff)
1232{
1233 struct i40e_rx_buffer *new_buff;
1234 u16 nta = rx_ring->next_to_alloc;
1235
1236 new_buff = &rx_ring->rx_bi[nta];
1237
1238 /* update, and store next to alloc */
1239 nta++;
1240 rx_ring->next_to_alloc = (nta < rx_ring->count) ? nta : 0;
1241
1242 /* transfer page from old buffer to new buffer */
1243 new_buff->dma = old_buff->dma;
1244 new_buff->page = old_buff->page;
1245 new_buff->page_offset = old_buff->page_offset;
1246 new_buff->pagecnt_bias = old_buff->pagecnt_bias;
1247}
1248
1249/**
Alexander Duyck0e626ff2017-04-10 05:18:43 -04001250 * i40e_rx_is_programming_status - check for programming status descriptor
1251 * @qw: qword representing status_error_len in CPU ordering
1252 *
1253 * The value of in the descriptor length field indicate if this
1254 * is a programming status descriptor for flow director or FCoE
1255 * by the value of I40E_RX_PROG_STATUS_DESC_LENGTH, otherwise
1256 * it is a packet descriptor.
1257 **/
1258static inline bool i40e_rx_is_programming_status(u64 qw)
1259{
1260 /* The Rx filter programming status and SPH bit occupy the same
1261 * spot in the descriptor. Since we don't support packet split we
1262 * can just reuse the bit as an indication that this is a
1263 * programming status descriptor.
1264 */
1265 return qw & I40E_RXD_QW1_LENGTH_SPH_MASK;
1266}
1267
1268/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001269 * i40e_clean_programming_status - clean the programming status descriptor
1270 * @rx_ring: the rx ring that has this descriptor
1271 * @rx_desc: the rx descriptor written back by HW
Alexander Duyck0e626ff2017-04-10 05:18:43 -04001272 * @qw: qword representing status_error_len in CPU ordering
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001273 *
1274 * Flow director should handle FD_FILTER_STATUS to check its filter programming
1275 * status being successful or not and take actions accordingly. FCoE should
1276 * handle its context/filter programming/invalidation status and take actions.
1277 *
1278 **/
1279static void i40e_clean_programming_status(struct i40e_ring *rx_ring,
Alexander Duyck0e626ff2017-04-10 05:18:43 -04001280 union i40e_rx_desc *rx_desc,
1281 u64 qw)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001282{
Alexander Duyck2b9478f2017-10-04 08:44:43 -07001283 struct i40e_rx_buffer *rx_buffer;
1284 u32 ntc = rx_ring->next_to_clean;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001285 u8 id;
1286
Alexander Duyck0e626ff2017-04-10 05:18:43 -04001287 /* fetch, update, and store next to clean */
Alexander Duyck2b9478f2017-10-04 08:44:43 -07001288 rx_buffer = &rx_ring->rx_bi[ntc++];
Alexander Duyck0e626ff2017-04-10 05:18:43 -04001289 ntc = (ntc < rx_ring->count) ? ntc : 0;
1290 rx_ring->next_to_clean = ntc;
1291
1292 prefetch(I40E_RX_DESC(rx_ring, ntc));
1293
Alexander Duyck2b9478f2017-10-04 08:44:43 -07001294 /* place unused page back on the ring */
1295 i40e_reuse_rx_page(rx_ring, rx_buffer);
1296 rx_ring->rx_stats.page_reuse_count++;
1297
1298 /* clear contents of buffer_info */
1299 rx_buffer->page = NULL;
1300
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001301 id = (qw & I40E_RX_PROG_STATUS_DESC_QW1_PROGID_MASK) >>
1302 I40E_RX_PROG_STATUS_DESC_QW1_PROGID_SHIFT;
1303
1304 if (id == I40E_RX_PROG_STATUS_DESC_FD_FILTER_STATUS)
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +00001305 i40e_fd_handle_status(rx_ring, rx_desc, id);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001306}
1307
1308/**
1309 * i40e_setup_tx_descriptors - Allocate the Tx descriptors
1310 * @tx_ring: the tx ring to set up
1311 *
1312 * Return 0 on success, negative on error
1313 **/
1314int i40e_setup_tx_descriptors(struct i40e_ring *tx_ring)
1315{
1316 struct device *dev = tx_ring->dev;
1317 int bi_size;
1318
1319 if (!dev)
1320 return -ENOMEM;
1321
Jesse Brandeburge908f812015-07-23 16:54:42 -04001322 /* warn if we are about to overwrite the pointer */
1323 WARN_ON(tx_ring->tx_bi);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001324 bi_size = sizeof(struct i40e_tx_buffer) * tx_ring->count;
1325 tx_ring->tx_bi = kzalloc(bi_size, GFP_KERNEL);
1326 if (!tx_ring->tx_bi)
1327 goto err;
1328
Florian Fainelli7d6d0672017-08-01 12:11:07 -07001329 u64_stats_init(&tx_ring->syncp);
1330
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001331 /* round up to nearest 4K */
1332 tx_ring->size = tx_ring->count * sizeof(struct i40e_tx_desc);
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +00001333 /* add u32 for head writeback, align after this takes care of
1334 * guaranteeing this is at least one cache line in size
1335 */
1336 tx_ring->size += sizeof(u32);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001337 tx_ring->size = ALIGN(tx_ring->size, 4096);
1338 tx_ring->desc = dma_alloc_coherent(dev, tx_ring->size,
1339 &tx_ring->dma, GFP_KERNEL);
1340 if (!tx_ring->desc) {
1341 dev_info(dev, "Unable to allocate memory for the Tx descriptor ring, size=%d\n",
1342 tx_ring->size);
1343 goto err;
1344 }
1345
1346 tx_ring->next_to_use = 0;
1347 tx_ring->next_to_clean = 0;
Sudheer Mogilappagari07d44192017-12-18 05:17:25 -05001348 tx_ring->tx_stats.prev_pkt_ctr = -1;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001349 return 0;
1350
1351err:
1352 kfree(tx_ring->tx_bi);
1353 tx_ring->tx_bi = NULL;
1354 return -ENOMEM;
1355}
1356
1357/**
1358 * i40e_clean_rx_ring - Free Rx buffers
1359 * @rx_ring: ring to be cleaned
1360 **/
1361void i40e_clean_rx_ring(struct i40e_ring *rx_ring)
1362{
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001363 unsigned long bi_size;
1364 u16 i;
1365
1366 /* ring already cleared, nothing to do */
1367 if (!rx_ring->rx_bi)
1368 return;
1369
Scott Petersone72e5652017-02-09 23:40:25 -08001370 if (rx_ring->skb) {
1371 dev_kfree_skb(rx_ring->skb);
1372 rx_ring->skb = NULL;
1373 }
1374
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001375 /* Free all the Rx ring sk_buffs */
1376 for (i = 0; i < rx_ring->count; i++) {
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001377 struct i40e_rx_buffer *rx_bi = &rx_ring->rx_bi[i];
1378
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001379 if (!rx_bi->page)
1380 continue;
1381
Alexander Duyck59605bc2017-01-30 12:29:35 -08001382 /* Invalidate cache lines that may have been written to by
1383 * device so that we avoid corrupting memory.
1384 */
1385 dma_sync_single_range_for_cpu(rx_ring->dev,
1386 rx_bi->dma,
1387 rx_bi->page_offset,
Alexander Duyck98efd692017-04-05 07:51:01 -04001388 rx_ring->rx_buf_len,
Alexander Duyck59605bc2017-01-30 12:29:35 -08001389 DMA_FROM_DEVICE);
1390
1391 /* free resources associated with mapping */
1392 dma_unmap_page_attrs(rx_ring->dev, rx_bi->dma,
Alexander Duyck98efd692017-04-05 07:51:01 -04001393 i40e_rx_pg_size(rx_ring),
Alexander Duyck59605bc2017-01-30 12:29:35 -08001394 DMA_FROM_DEVICE,
1395 I40E_RX_DMA_ATTR);
Alexander Duyck98efd692017-04-05 07:51:01 -04001396
Alexander Duyck17936682017-02-21 15:55:39 -08001397 __page_frag_cache_drain(rx_bi->page, rx_bi->pagecnt_bias);
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001398
1399 rx_bi->page = NULL;
1400 rx_bi->page_offset = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001401 }
1402
1403 bi_size = sizeof(struct i40e_rx_buffer) * rx_ring->count;
1404 memset(rx_ring->rx_bi, 0, bi_size);
1405
1406 /* Zero out the descriptor ring */
1407 memset(rx_ring->desc, 0, rx_ring->size);
1408
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001409 rx_ring->next_to_alloc = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001410 rx_ring->next_to_clean = 0;
1411 rx_ring->next_to_use = 0;
1412}
1413
1414/**
1415 * i40e_free_rx_resources - Free Rx resources
1416 * @rx_ring: ring to clean the resources from
1417 *
1418 * Free all receive software resources
1419 **/
1420void i40e_free_rx_resources(struct i40e_ring *rx_ring)
1421{
1422 i40e_clean_rx_ring(rx_ring);
Jesper Dangaard Brouer87128822018-01-03 11:25:23 +01001423 if (rx_ring->vsi->type == I40E_VSI_MAIN)
1424 xdp_rxq_info_unreg(&rx_ring->xdp_rxq);
Björn Töpel0c8493d2017-05-24 07:55:34 +02001425 rx_ring->xdp_prog = NULL;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001426 kfree(rx_ring->rx_bi);
1427 rx_ring->rx_bi = NULL;
1428
1429 if (rx_ring->desc) {
1430 dma_free_coherent(rx_ring->dev, rx_ring->size,
1431 rx_ring->desc, rx_ring->dma);
1432 rx_ring->desc = NULL;
1433 }
1434}
1435
1436/**
1437 * i40e_setup_rx_descriptors - Allocate Rx descriptors
1438 * @rx_ring: Rx descriptor ring (for a specific queue) to setup
1439 *
1440 * Returns 0 on success, negative on failure
1441 **/
1442int i40e_setup_rx_descriptors(struct i40e_ring *rx_ring)
1443{
1444 struct device *dev = rx_ring->dev;
Jesper Dangaard Brouer87128822018-01-03 11:25:23 +01001445 int err = -ENOMEM;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001446 int bi_size;
1447
Jesse Brandeburge908f812015-07-23 16:54:42 -04001448 /* warn if we are about to overwrite the pointer */
1449 WARN_ON(rx_ring->rx_bi);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001450 bi_size = sizeof(struct i40e_rx_buffer) * rx_ring->count;
1451 rx_ring->rx_bi = kzalloc(bi_size, GFP_KERNEL);
1452 if (!rx_ring->rx_bi)
1453 goto err;
1454
Carolyn Wybornyf217d6c2015-02-09 17:42:31 -08001455 u64_stats_init(&rx_ring->syncp);
Carolyn Wyborny638702b2015-01-24 09:58:32 +00001456
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001457 /* Round up to nearest 4K */
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001458 rx_ring->size = rx_ring->count * sizeof(union i40e_32byte_rx_desc);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001459 rx_ring->size = ALIGN(rx_ring->size, 4096);
1460 rx_ring->desc = dma_alloc_coherent(dev, rx_ring->size,
1461 &rx_ring->dma, GFP_KERNEL);
1462
1463 if (!rx_ring->desc) {
1464 dev_info(dev, "Unable to allocate memory for the Rx descriptor ring, size=%d\n",
1465 rx_ring->size);
1466 goto err;
1467 }
1468
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001469 rx_ring->next_to_alloc = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001470 rx_ring->next_to_clean = 0;
1471 rx_ring->next_to_use = 0;
1472
Jesper Dangaard Brouer87128822018-01-03 11:25:23 +01001473 /* XDP RX-queue info only needed for RX rings exposed to XDP */
1474 if (rx_ring->vsi->type == I40E_VSI_MAIN) {
1475 err = xdp_rxq_info_reg(&rx_ring->xdp_rxq, rx_ring->netdev,
1476 rx_ring->queue_index);
1477 if (err < 0)
1478 goto err;
1479 }
1480
Björn Töpel0c8493d2017-05-24 07:55:34 +02001481 rx_ring->xdp_prog = rx_ring->vsi->xdp_prog;
1482
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001483 return 0;
1484err:
1485 kfree(rx_ring->rx_bi);
1486 rx_ring->rx_bi = NULL;
Jesper Dangaard Brouer87128822018-01-03 11:25:23 +01001487 return err;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001488}
1489
1490/**
1491 * i40e_release_rx_desc - Store the new tail and head values
1492 * @rx_ring: ring to bump
1493 * @val: new head index
1494 **/
1495static inline void i40e_release_rx_desc(struct i40e_ring *rx_ring, u32 val)
1496{
1497 rx_ring->next_to_use = val;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001498
1499 /* update next to alloc since we have filled the ring */
1500 rx_ring->next_to_alloc = val;
1501
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001502 /* Force memory writes to complete before letting h/w
1503 * know there are new descriptors to fetch. (Only
1504 * applicable for weak-ordered memory model archs,
1505 * such as IA-64).
1506 */
1507 wmb();
1508 writel(val, rx_ring->tail);
1509}
1510
1511/**
Alexander Duyckca9ec082017-04-05 07:51:02 -04001512 * i40e_rx_offset - Return expected offset into page to access data
1513 * @rx_ring: Ring we are requesting offset of
1514 *
1515 * Returns the offset value for ring into the data buffer.
1516 */
1517static inline unsigned int i40e_rx_offset(struct i40e_ring *rx_ring)
1518{
1519 return ring_uses_build_skb(rx_ring) ? I40E_SKB_PAD : 0;
1520}
1521
1522/**
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001523 * i40e_alloc_mapped_page - recycle or make a new page
1524 * @rx_ring: ring to use
1525 * @bi: rx_buffer struct to modify
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001526 *
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001527 * Returns true if the page was successfully allocated or
1528 * reused.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001529 **/
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001530static bool i40e_alloc_mapped_page(struct i40e_ring *rx_ring,
1531 struct i40e_rx_buffer *bi)
Mitch Williamsa132af22015-01-24 09:58:35 +00001532{
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001533 struct page *page = bi->page;
1534 dma_addr_t dma;
Mitch Williamsa132af22015-01-24 09:58:35 +00001535
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001536 /* since we are recycling buffers we should seldom need to alloc */
1537 if (likely(page)) {
1538 rx_ring->rx_stats.page_reuse_count++;
1539 return true;
Mitch Williamsa132af22015-01-24 09:58:35 +00001540 }
1541
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001542 /* alloc new page for storage */
Alexander Duyck98efd692017-04-05 07:51:01 -04001543 page = dev_alloc_pages(i40e_rx_pg_order(rx_ring));
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001544 if (unlikely(!page)) {
1545 rx_ring->rx_stats.alloc_page_failed++;
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001546 return false;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001547 }
1548
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001549 /* map page for use */
Alexander Duyck59605bc2017-01-30 12:29:35 -08001550 dma = dma_map_page_attrs(rx_ring->dev, page, 0,
Alexander Duyck98efd692017-04-05 07:51:01 -04001551 i40e_rx_pg_size(rx_ring),
Alexander Duyck59605bc2017-01-30 12:29:35 -08001552 DMA_FROM_DEVICE,
1553 I40E_RX_DMA_ATTR);
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001554
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001555 /* if mapping failed free memory back to system since
1556 * there isn't much point in holding memory we can't use
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001557 */
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001558 if (dma_mapping_error(rx_ring->dev, dma)) {
Alexander Duyck98efd692017-04-05 07:51:01 -04001559 __free_pages(page, i40e_rx_pg_order(rx_ring));
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001560 rx_ring->rx_stats.alloc_page_failed++;
1561 return false;
1562 }
1563
1564 bi->dma = dma;
1565 bi->page = page;
Alexander Duyckca9ec082017-04-05 07:51:02 -04001566 bi->page_offset = i40e_rx_offset(rx_ring);
Björn Töpel8ce29c62018-03-22 16:14:33 +01001567 page_ref_add(page, USHRT_MAX - 1);
1568 bi->pagecnt_bias = USHRT_MAX;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001569
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001570 return true;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001571}
1572
1573/**
1574 * i40e_receive_skb - Send a completed packet up the stack
1575 * @rx_ring: rx ring in play
1576 * @skb: packet to send up
1577 * @vlan_tag: vlan tag for packet
1578 **/
1579static void i40e_receive_skb(struct i40e_ring *rx_ring,
1580 struct sk_buff *skb, u16 vlan_tag)
1581{
1582 struct i40e_q_vector *q_vector = rx_ring->q_vector;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001583
Jesse Brandeburga149f2c2016-04-12 08:30:49 -07001584 if ((rx_ring->netdev->features & NETIF_F_HW_VLAN_CTAG_RX) &&
1585 (vlan_tag & VLAN_VID_MASK))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001586 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlan_tag);
1587
Alexander Duyck8b650352015-09-24 09:04:32 -07001588 napi_gro_receive(&q_vector->napi, skb);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001589}
1590
1591/**
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001592 * i40e_alloc_rx_buffers - Replace used receive buffers
1593 * @rx_ring: ring to place buffers on
1594 * @cleaned_count: number of buffers to replace
1595 *
1596 * Returns false if all allocations were successful, true if any fail
1597 **/
1598bool i40e_alloc_rx_buffers(struct i40e_ring *rx_ring, u16 cleaned_count)
1599{
1600 u16 ntu = rx_ring->next_to_use;
1601 union i40e_rx_desc *rx_desc;
1602 struct i40e_rx_buffer *bi;
1603
1604 /* do nothing if no valid netdev defined */
1605 if (!rx_ring->netdev || !cleaned_count)
1606 return false;
1607
1608 rx_desc = I40E_RX_DESC(rx_ring, ntu);
1609 bi = &rx_ring->rx_bi[ntu];
1610
1611 do {
1612 if (!i40e_alloc_mapped_page(rx_ring, bi))
1613 goto no_buffers;
1614
Alexander Duyck59605bc2017-01-30 12:29:35 -08001615 /* sync the buffer for use by the device */
1616 dma_sync_single_range_for_device(rx_ring->dev, bi->dma,
1617 bi->page_offset,
Alexander Duyck98efd692017-04-05 07:51:01 -04001618 rx_ring->rx_buf_len,
Alexander Duyck59605bc2017-01-30 12:29:35 -08001619 DMA_FROM_DEVICE);
1620
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001621 /* Refresh the desc even if buffer_addrs didn't change
1622 * because each write-back erases this info.
1623 */
1624 rx_desc->read.pkt_addr = cpu_to_le64(bi->dma + bi->page_offset);
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001625
1626 rx_desc++;
1627 bi++;
1628 ntu++;
1629 if (unlikely(ntu == rx_ring->count)) {
1630 rx_desc = I40E_RX_DESC(rx_ring, 0);
1631 bi = rx_ring->rx_bi;
1632 ntu = 0;
1633 }
1634
1635 /* clear the status bits for the next_to_use descriptor */
1636 rx_desc->wb.qword1.status_error_len = 0;
1637
1638 cleaned_count--;
1639 } while (cleaned_count);
1640
1641 if (rx_ring->next_to_use != ntu)
1642 i40e_release_rx_desc(rx_ring, ntu);
1643
1644 return false;
1645
1646no_buffers:
1647 if (rx_ring->next_to_use != ntu)
1648 i40e_release_rx_desc(rx_ring, ntu);
1649
1650 /* make sure to come back via polling to try again after
1651 * allocation failure
1652 */
1653 return true;
1654}
1655
1656/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001657 * i40e_rx_checksum - Indicate in skb if hw indicated a good cksum
1658 * @vsi: the VSI we care about
1659 * @skb: skb currently being received and modified
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001660 * @rx_desc: the receive descriptor
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001661 **/
1662static inline void i40e_rx_checksum(struct i40e_vsi *vsi,
1663 struct sk_buff *skb,
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001664 union i40e_rx_desc *rx_desc)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001665{
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001666 struct i40e_rx_ptype_decoded decoded;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001667 u32 rx_error, rx_status;
Alexander Duyck858296c82016-06-14 15:45:42 -07001668 bool ipv4, ipv6;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001669 u8 ptype;
1670 u64 qword;
1671
1672 qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
1673 ptype = (qword & I40E_RXD_QW1_PTYPE_MASK) >> I40E_RXD_QW1_PTYPE_SHIFT;
1674 rx_error = (qword & I40E_RXD_QW1_ERROR_MASK) >>
1675 I40E_RXD_QW1_ERROR_SHIFT;
1676 rx_status = (qword & I40E_RXD_QW1_STATUS_MASK) >>
1677 I40E_RXD_QW1_STATUS_SHIFT;
1678 decoded = decode_rx_desc_ptype(ptype);
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001679
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001680 skb->ip_summed = CHECKSUM_NONE;
1681
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001682 skb_checksum_none_assert(skb);
1683
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001684 /* Rx csum enabled and ip headers found? */
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001685 if (!(vsi->netdev->features & NETIF_F_RXCSUM))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001686 return;
1687
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001688 /* did the hardware decode the packet and checksum? */
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001689 if (!(rx_status & BIT(I40E_RX_DESC_STATUS_L3L4P_SHIFT)))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001690 return;
1691
1692 /* both known and outer_ip must be set for the below code to work */
1693 if (!(decoded.known && decoded.outer_ip))
1694 return;
1695
Alexander Duyckfad57332016-01-24 21:17:22 -08001696 ipv4 = (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP) &&
1697 (decoded.outer_ip_ver == I40E_RX_PTYPE_OUTER_IPV4);
1698 ipv6 = (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP) &&
1699 (decoded.outer_ip_ver == I40E_RX_PTYPE_OUTER_IPV6);
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001700
1701 if (ipv4 &&
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001702 (rx_error & (BIT(I40E_RX_DESC_ERROR_IPE_SHIFT) |
1703 BIT(I40E_RX_DESC_ERROR_EIPE_SHIFT))))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001704 goto checksum_fail;
1705
Jesse Brandeburgddf1d0d2014-02-13 03:48:39 -08001706 /* likely incorrect csum if alternate IP extension headers found */
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001707 if (ipv6 &&
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001708 rx_status & BIT(I40E_RX_DESC_STATUS_IPV6EXADD_SHIFT))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001709 /* don't increment checksum err here, non-fatal err */
Shannon Nelson8ee75a82013-12-21 05:44:46 +00001710 return;
1711
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001712 /* there was some L4 error, count error and punt packet to the stack */
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001713 if (rx_error & BIT(I40E_RX_DESC_ERROR_L4E_SHIFT))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001714 goto checksum_fail;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001715
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001716 /* handle packets that were not able to be checksummed due
1717 * to arrival speed, in this case the stack can compute
1718 * the csum.
1719 */
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001720 if (rx_error & BIT(I40E_RX_DESC_ERROR_PPRS_SHIFT))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001721 return;
1722
Alexander Duyck858296c82016-06-14 15:45:42 -07001723 /* If there is an outer header present that might contain a checksum
1724 * we need to bump the checksum level by 1 to reflect the fact that
1725 * we are indicating we validated the inner checksum.
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001726 */
Alexander Duyck858296c82016-06-14 15:45:42 -07001727 if (decoded.tunnel_type >= I40E_RX_PTYPE_TUNNEL_IP_GRENAT)
1728 skb->csum_level = 1;
Alexander Duyckfad57332016-01-24 21:17:22 -08001729
Alexander Duyck858296c82016-06-14 15:45:42 -07001730 /* Only report checksum unnecessary for TCP, UDP, or SCTP */
1731 switch (decoded.inner_prot) {
1732 case I40E_RX_PTYPE_INNER_PROT_TCP:
1733 case I40E_RX_PTYPE_INNER_PROT_UDP:
1734 case I40E_RX_PTYPE_INNER_PROT_SCTP:
1735 skb->ip_summed = CHECKSUM_UNNECESSARY;
1736 /* fall though */
1737 default:
1738 break;
1739 }
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001740
1741 return;
1742
1743checksum_fail:
1744 vsi->back->hw_csum_rx_error++;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001745}
1746
1747/**
Anjali Singhai Jain857942f2015-12-09 15:50:21 -08001748 * i40e_ptype_to_htype - get a hash type
Jesse Brandeburg206812b2014-02-12 01:45:33 +00001749 * @ptype: the ptype value from the descriptor
1750 *
1751 * Returns a hash type to be used by skb_set_hash
1752 **/
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001753static inline int i40e_ptype_to_htype(u8 ptype)
Jesse Brandeburg206812b2014-02-12 01:45:33 +00001754{
1755 struct i40e_rx_ptype_decoded decoded = decode_rx_desc_ptype(ptype);
1756
1757 if (!decoded.known)
1758 return PKT_HASH_TYPE_NONE;
1759
1760 if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
1761 decoded.payload_layer == I40E_RX_PTYPE_PAYLOAD_LAYER_PAY4)
1762 return PKT_HASH_TYPE_L4;
1763 else if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
1764 decoded.payload_layer == I40E_RX_PTYPE_PAYLOAD_LAYER_PAY3)
1765 return PKT_HASH_TYPE_L3;
1766 else
1767 return PKT_HASH_TYPE_L2;
1768}
1769
1770/**
Anjali Singhai Jain857942f2015-12-09 15:50:21 -08001771 * i40e_rx_hash - set the hash value in the skb
1772 * @ring: descriptor ring
1773 * @rx_desc: specific descriptor
1774 **/
1775static inline void i40e_rx_hash(struct i40e_ring *ring,
1776 union i40e_rx_desc *rx_desc,
1777 struct sk_buff *skb,
1778 u8 rx_ptype)
1779{
1780 u32 hash;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001781 const __le64 rss_mask =
Anjali Singhai Jain857942f2015-12-09 15:50:21 -08001782 cpu_to_le64((u64)I40E_RX_DESC_FLTSTAT_RSS_HASH <<
1783 I40E_RX_DESC_STATUS_FLTSTAT_SHIFT);
1784
Mitch Williamsa876c3b2016-05-03 15:13:18 -07001785 if (!(ring->netdev->features & NETIF_F_RXHASH))
Anjali Singhai Jain857942f2015-12-09 15:50:21 -08001786 return;
1787
1788 if ((rx_desc->wb.qword1.status_error_len & rss_mask) == rss_mask) {
1789 hash = le32_to_cpu(rx_desc->wb.qword0.hi_dword.rss);
1790 skb_set_hash(skb, hash, i40e_ptype_to_htype(rx_ptype));
1791 }
1792}
1793
1794/**
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001795 * i40e_process_skb_fields - Populate skb header fields from Rx descriptor
1796 * @rx_ring: rx descriptor ring packet is being transacted on
1797 * @rx_desc: pointer to the EOP Rx descriptor
1798 * @skb: pointer to current skb being populated
1799 * @rx_ptype: the packet type decoded by hardware
Mitch Williamsa132af22015-01-24 09:58:35 +00001800 *
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001801 * This function checks the ring, descriptor, and packet information in
1802 * order to populate the hash, checksum, VLAN, protocol, and
1803 * other fields within the skb.
Mitch Williamsa132af22015-01-24 09:58:35 +00001804 **/
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001805static inline
1806void i40e_process_skb_fields(struct i40e_ring *rx_ring,
1807 union i40e_rx_desc *rx_desc, struct sk_buff *skb,
1808 u8 rx_ptype)
1809{
1810 u64 qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
1811 u32 rx_status = (qword & I40E_RXD_QW1_STATUS_MASK) >>
1812 I40E_RXD_QW1_STATUS_SHIFT;
Jacob Keller144ed172016-10-05 09:30:42 -07001813 u32 tsynvalid = rx_status & I40E_RXD_QW1_STATUS_TSYNVALID_MASK;
1814 u32 tsyn = (rx_status & I40E_RXD_QW1_STATUS_TSYNINDX_MASK) >>
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001815 I40E_RXD_QW1_STATUS_TSYNINDX_SHIFT;
1816
Jacob Keller12490502016-10-05 09:30:44 -07001817 if (unlikely(tsynvalid))
Jacob Keller144ed172016-10-05 09:30:42 -07001818 i40e_ptp_rx_hwtstamp(rx_ring->vsi->back, skb, tsyn);
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001819
1820 i40e_rx_hash(rx_ring, rx_desc, skb, rx_ptype);
1821
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001822 i40e_rx_checksum(rx_ring->vsi, skb, rx_desc);
1823
1824 skb_record_rx_queue(skb, rx_ring->queue_index);
Alexander Duycka5b268e2017-02-21 15:55:46 -08001825
1826 /* modifies the skb - consumes the enet header */
1827 skb->protocol = eth_type_trans(skb, rx_ring->netdev);
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001828}
1829
1830/**
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001831 * i40e_cleanup_headers - Correct empty headers
1832 * @rx_ring: rx descriptor ring packet is being transacted on
1833 * @skb: pointer to current skb being fixed
Björn Töpel0c8493d2017-05-24 07:55:34 +02001834 * @rx_desc: pointer to the EOP Rx descriptor
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001835 *
1836 * Also address the case where we are pulling data in on pages only
1837 * and as such no data is present in the skb header.
1838 *
1839 * In addition if skb is not at least 60 bytes we need to pad it so that
1840 * it is large enough to qualify as a valid Ethernet frame.
1841 *
1842 * Returns true if an error was encountered and skb was freed.
1843 **/
Björn Töpel0c8493d2017-05-24 07:55:34 +02001844static bool i40e_cleanup_headers(struct i40e_ring *rx_ring, struct sk_buff *skb,
1845 union i40e_rx_desc *rx_desc)
1846
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001847{
Björn Töpel0c8493d2017-05-24 07:55:34 +02001848 /* XDP packets use error pointer so abort at this point */
1849 if (IS_ERR(skb))
1850 return true;
1851
1852 /* ERR_MASK will only have valid bits if EOP set, and
1853 * what we are doing here is actually checking
1854 * I40E_RX_DESC_ERROR_RXE_SHIFT, since it is the zeroth bit in
1855 * the error field
1856 */
1857 if (unlikely(i40e_test_staterr(rx_desc,
1858 BIT(I40E_RXD_QW1_ERROR_SHIFT)))) {
1859 dev_kfree_skb_any(skb);
1860 return true;
1861 }
1862
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001863 /* if eth_skb_pad returns an error the skb was freed */
1864 if (eth_skb_pad(skb))
1865 return true;
1866
1867 return false;
1868}
1869
1870/**
Scott Peterson9b37c932017-02-09 23:43:30 -08001871 * i40e_page_is_reusable - check if any reuse is possible
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001872 * @page: page struct to check
Scott Peterson9b37c932017-02-09 23:43:30 -08001873 *
1874 * A page is not reusable if it was allocated under low memory
1875 * conditions, or it's not in the same NUMA node as this CPU.
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001876 */
Scott Peterson9b37c932017-02-09 23:43:30 -08001877static inline bool i40e_page_is_reusable(struct page *page)
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001878{
Scott Peterson9b37c932017-02-09 23:43:30 -08001879 return (page_to_nid(page) == numa_mem_id()) &&
1880 !page_is_pfmemalloc(page);
1881}
1882
1883/**
1884 * i40e_can_reuse_rx_page - Determine if this page can be reused by
1885 * the adapter for another receive
1886 *
1887 * @rx_buffer: buffer containing the page
Scott Peterson9b37c932017-02-09 23:43:30 -08001888 *
1889 * If page is reusable, rx_buffer->page_offset is adjusted to point to
1890 * an unused region in the page.
1891 *
1892 * For small pages, @truesize will be a constant value, half the size
1893 * of the memory at page. We'll attempt to alternate between high and
1894 * low halves of the page, with one half ready for use by the hardware
1895 * and the other half being consumed by the stack. We use the page
1896 * ref count to determine whether the stack has finished consuming the
1897 * portion of this page that was passed up with a previous packet. If
1898 * the page ref count is >1, we'll assume the "other" half page is
1899 * still busy, and this page cannot be reused.
1900 *
1901 * For larger pages, @truesize will be the actual space used by the
1902 * received packet (adjusted upward to an even multiple of the cache
1903 * line size). This will advance through the page by the amount
1904 * actually consumed by the received packets while there is still
1905 * space for a buffer. Each region of larger pages will be used at
1906 * most once, after which the page will not be reused.
1907 *
1908 * In either case, if the page is reusable its refcount is increased.
1909 **/
Alexander Duycka0cfc312017-03-14 10:15:24 -07001910static bool i40e_can_reuse_rx_page(struct i40e_rx_buffer *rx_buffer)
Scott Peterson9b37c932017-02-09 23:43:30 -08001911{
Alexander Duycka0cfc312017-03-14 10:15:24 -07001912 unsigned int pagecnt_bias = rx_buffer->pagecnt_bias;
1913 struct page *page = rx_buffer->page;
Scott Peterson9b37c932017-02-09 23:43:30 -08001914
1915 /* Is any reuse possible? */
1916 if (unlikely(!i40e_page_is_reusable(page)))
1917 return false;
1918
1919#if (PAGE_SIZE < 8192)
1920 /* if we are only owner of page we can reuse it */
Alexander Duycka0cfc312017-03-14 10:15:24 -07001921 if (unlikely((page_count(page) - pagecnt_bias) > 1))
Scott Peterson9b37c932017-02-09 23:43:30 -08001922 return false;
Scott Peterson9b37c932017-02-09 23:43:30 -08001923#else
Alexander Duyck98efd692017-04-05 07:51:01 -04001924#define I40E_LAST_OFFSET \
1925 (SKB_WITH_OVERHEAD(PAGE_SIZE) - I40E_RXBUFFER_2048)
1926 if (rx_buffer->page_offset > I40E_LAST_OFFSET)
Scott Peterson9b37c932017-02-09 23:43:30 -08001927 return false;
1928#endif
1929
Alexander Duyck17936682017-02-21 15:55:39 -08001930 /* If we have drained the page fragment pool we need to update
1931 * the pagecnt_bias and page count so that we fully restock the
1932 * number of references the driver holds.
1933 */
Björn Töpel8ce29c62018-03-22 16:14:33 +01001934 if (unlikely(pagecnt_bias == 1)) {
1935 page_ref_add(page, USHRT_MAX - 1);
Alexander Duyck17936682017-02-21 15:55:39 -08001936 rx_buffer->pagecnt_bias = USHRT_MAX;
1937 }
Alexander Duycka0cfc312017-03-14 10:15:24 -07001938
Scott Peterson9b37c932017-02-09 23:43:30 -08001939 return true;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001940}
1941
1942/**
1943 * i40e_add_rx_frag - Add contents of Rx buffer to sk_buff
1944 * @rx_ring: rx descriptor ring to transact packets on
1945 * @rx_buffer: buffer containing page to add
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001946 * @skb: sk_buff to place the data into
Alexander Duycka0cfc312017-03-14 10:15:24 -07001947 * @size: packet length from rx_desc
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001948 *
1949 * This function will add the data contained in rx_buffer->page to the skb.
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001950 * It will just attach the page as a frag to the skb.
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001951 *
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001952 * The function will then update the page offset.
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001953 **/
Alexander Duycka0cfc312017-03-14 10:15:24 -07001954static void i40e_add_rx_frag(struct i40e_ring *rx_ring,
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001955 struct i40e_rx_buffer *rx_buffer,
Alexander Duycka0cfc312017-03-14 10:15:24 -07001956 struct sk_buff *skb,
1957 unsigned int size)
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001958{
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001959#if (PAGE_SIZE < 8192)
Alexander Duyck98efd692017-04-05 07:51:01 -04001960 unsigned int truesize = i40e_rx_pg_size(rx_ring) / 2;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001961#else
Alexander Duyckca9ec082017-04-05 07:51:02 -04001962 unsigned int truesize = SKB_DATA_ALIGN(size + i40e_rx_offset(rx_ring));
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001963#endif
Scott Peterson9b37c932017-02-09 23:43:30 -08001964
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001965 skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags, rx_buffer->page,
1966 rx_buffer->page_offset, size, truesize);
Scott Peterson9b37c932017-02-09 23:43:30 -08001967
Alexander Duycka0cfc312017-03-14 10:15:24 -07001968 /* page is being used so we must update the page offset */
1969#if (PAGE_SIZE < 8192)
1970 rx_buffer->page_offset ^= truesize;
1971#else
1972 rx_buffer->page_offset += truesize;
1973#endif
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001974}
1975
1976/**
Alexander Duyck9a064122017-03-14 10:15:23 -07001977 * i40e_get_rx_buffer - Fetch Rx buffer and synchronize data for use
1978 * @rx_ring: rx descriptor ring to transact packets on
1979 * @size: size of buffer to add to skb
1980 *
1981 * This function will pull an Rx buffer from the ring and synchronize it
1982 * for use by the CPU.
1983 */
1984static struct i40e_rx_buffer *i40e_get_rx_buffer(struct i40e_ring *rx_ring,
1985 const unsigned int size)
1986{
1987 struct i40e_rx_buffer *rx_buffer;
1988
1989 rx_buffer = &rx_ring->rx_bi[rx_ring->next_to_clean];
1990 prefetchw(rx_buffer->page);
1991
1992 /* we are reusing so sync this buffer for CPU use */
1993 dma_sync_single_range_for_cpu(rx_ring->dev,
1994 rx_buffer->dma,
1995 rx_buffer->page_offset,
1996 size,
1997 DMA_FROM_DEVICE);
1998
Alexander Duycka0cfc312017-03-14 10:15:24 -07001999 /* We have pulled a buffer for use, so decrement pagecnt_bias */
2000 rx_buffer->pagecnt_bias--;
2001
Alexander Duyck9a064122017-03-14 10:15:23 -07002002 return rx_buffer;
2003}
2004
2005/**
Alexander Duyckfa2343e2017-03-14 10:15:25 -07002006 * i40e_construct_skb - Allocate skb and populate it
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002007 * @rx_ring: rx descriptor ring to transact packets on
Alexander Duyck9a064122017-03-14 10:15:23 -07002008 * @rx_buffer: rx buffer to pull data from
Björn Töpel0c8493d2017-05-24 07:55:34 +02002009 * @xdp: xdp_buff pointing to the data
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002010 *
Alexander Duyckfa2343e2017-03-14 10:15:25 -07002011 * This function allocates an skb. It then populates it with the page
2012 * data from the current receive descriptor, taking care to set up the
2013 * skb correctly.
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002014 */
Alexander Duyckfa2343e2017-03-14 10:15:25 -07002015static struct sk_buff *i40e_construct_skb(struct i40e_ring *rx_ring,
2016 struct i40e_rx_buffer *rx_buffer,
Björn Töpel0c8493d2017-05-24 07:55:34 +02002017 struct xdp_buff *xdp)
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002018{
Björn Töpel0c8493d2017-05-24 07:55:34 +02002019 unsigned int size = xdp->data_end - xdp->data;
Alexander Duyckfa2343e2017-03-14 10:15:25 -07002020#if (PAGE_SIZE < 8192)
Alexander Duyck98efd692017-04-05 07:51:01 -04002021 unsigned int truesize = i40e_rx_pg_size(rx_ring) / 2;
Alexander Duyckfa2343e2017-03-14 10:15:25 -07002022#else
2023 unsigned int truesize = SKB_DATA_ALIGN(size);
2024#endif
2025 unsigned int headlen;
2026 struct sk_buff *skb;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002027
Alexander Duyckfa2343e2017-03-14 10:15:25 -07002028 /* prefetch first cache line of first page */
Björn Töpel0c8493d2017-05-24 07:55:34 +02002029 prefetch(xdp->data);
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002030#if L1_CACHE_BYTES < 128
Björn Töpel0c8493d2017-05-24 07:55:34 +02002031 prefetch(xdp->data + L1_CACHE_BYTES);
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002032#endif
2033
Alexander Duyckfa2343e2017-03-14 10:15:25 -07002034 /* allocate a skb to store the frags */
2035 skb = __napi_alloc_skb(&rx_ring->q_vector->napi,
2036 I40E_RX_HDR_SIZE,
2037 GFP_ATOMIC | __GFP_NOWARN);
2038 if (unlikely(!skb))
2039 return NULL;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002040
Alexander Duyckfa2343e2017-03-14 10:15:25 -07002041 /* Determine available headroom for copy */
2042 headlen = size;
2043 if (headlen > I40E_RX_HDR_SIZE)
Björn Töpel0c8493d2017-05-24 07:55:34 +02002044 headlen = eth_get_headlen(xdp->data, I40E_RX_HDR_SIZE);
Alexander Duyckfa2343e2017-03-14 10:15:25 -07002045
2046 /* align pull length to size of long to optimize memcpy performance */
Björn Töpel0c8493d2017-05-24 07:55:34 +02002047 memcpy(__skb_put(skb, headlen), xdp->data,
2048 ALIGN(headlen, sizeof(long)));
Alexander Duyckfa2343e2017-03-14 10:15:25 -07002049
2050 /* update all of the pointers */
2051 size -= headlen;
2052 if (size) {
2053 skb_add_rx_frag(skb, 0, rx_buffer->page,
2054 rx_buffer->page_offset + headlen,
2055 size, truesize);
2056
2057 /* buffer is used by skb, update page_offset */
2058#if (PAGE_SIZE < 8192)
2059 rx_buffer->page_offset ^= truesize;
2060#else
2061 rx_buffer->page_offset += truesize;
2062#endif
2063 } else {
2064 /* buffer is unused, reset bias back to rx_buffer */
2065 rx_buffer->pagecnt_bias++;
2066 }
Alexander Duycka0cfc312017-03-14 10:15:24 -07002067
2068 return skb;
2069}
2070
2071/**
Alexander Duyckf8b45b72017-04-05 07:51:03 -04002072 * i40e_build_skb - Build skb around an existing buffer
2073 * @rx_ring: Rx descriptor ring to transact packets on
2074 * @rx_buffer: Rx buffer to pull data from
Björn Töpel0c8493d2017-05-24 07:55:34 +02002075 * @xdp: xdp_buff pointing to the data
Alexander Duyckf8b45b72017-04-05 07:51:03 -04002076 *
2077 * This function builds an skb around an existing Rx buffer, taking care
2078 * to set up the skb correctly and avoid any memcpy overhead.
2079 */
2080static struct sk_buff *i40e_build_skb(struct i40e_ring *rx_ring,
2081 struct i40e_rx_buffer *rx_buffer,
Björn Töpel0c8493d2017-05-24 07:55:34 +02002082 struct xdp_buff *xdp)
Alexander Duyckf8b45b72017-04-05 07:51:03 -04002083{
Björn Töpel0c8493d2017-05-24 07:55:34 +02002084 unsigned int size = xdp->data_end - xdp->data;
Alexander Duyckf8b45b72017-04-05 07:51:03 -04002085#if (PAGE_SIZE < 8192)
2086 unsigned int truesize = i40e_rx_pg_size(rx_ring) / 2;
2087#else
Björn Töpel2aae9182017-05-15 06:52:00 +02002088 unsigned int truesize = SKB_DATA_ALIGN(sizeof(struct skb_shared_info)) +
2089 SKB_DATA_ALIGN(I40E_SKB_PAD + size);
Alexander Duyckf8b45b72017-04-05 07:51:03 -04002090#endif
2091 struct sk_buff *skb;
2092
2093 /* prefetch first cache line of first page */
Björn Töpel0c8493d2017-05-24 07:55:34 +02002094 prefetch(xdp->data);
Alexander Duyckf8b45b72017-04-05 07:51:03 -04002095#if L1_CACHE_BYTES < 128
Björn Töpel0c8493d2017-05-24 07:55:34 +02002096 prefetch(xdp->data + L1_CACHE_BYTES);
Alexander Duyckf8b45b72017-04-05 07:51:03 -04002097#endif
2098 /* build an skb around the page buffer */
Björn Töpel0c8493d2017-05-24 07:55:34 +02002099 skb = build_skb(xdp->data_hard_start, truesize);
Alexander Duyckf8b45b72017-04-05 07:51:03 -04002100 if (unlikely(!skb))
2101 return NULL;
2102
2103 /* update pointers within the skb to store the data */
2104 skb_reserve(skb, I40E_SKB_PAD);
2105 __skb_put(skb, size);
2106
2107 /* buffer is used by skb, update page_offset */
2108#if (PAGE_SIZE < 8192)
2109 rx_buffer->page_offset ^= truesize;
2110#else
2111 rx_buffer->page_offset += truesize;
2112#endif
2113
2114 return skb;
2115}
2116
2117/**
Alexander Duycka0cfc312017-03-14 10:15:24 -07002118 * i40e_put_rx_buffer - Clean up used buffer and either recycle or free
2119 * @rx_ring: rx descriptor ring to transact packets on
2120 * @rx_buffer: rx buffer to pull data from
2121 *
2122 * This function will clean up the contents of the rx_buffer. It will
Alan Brady11a350c2017-12-29 08:48:33 -05002123 * either recycle the buffer or unmap it and free the associated resources.
Alexander Duycka0cfc312017-03-14 10:15:24 -07002124 */
2125static void i40e_put_rx_buffer(struct i40e_ring *rx_ring,
2126 struct i40e_rx_buffer *rx_buffer)
2127{
2128 if (i40e_can_reuse_rx_page(rx_buffer)) {
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002129 /* hand second half of page back to the ring */
2130 i40e_reuse_rx_page(rx_ring, rx_buffer);
2131 rx_ring->rx_stats.page_reuse_count++;
2132 } else {
2133 /* we are not reusing the buffer so unmap it */
Alexander Duyck98efd692017-04-05 07:51:01 -04002134 dma_unmap_page_attrs(rx_ring->dev, rx_buffer->dma,
2135 i40e_rx_pg_size(rx_ring),
Alexander Duyck59605bc2017-01-30 12:29:35 -08002136 DMA_FROM_DEVICE, I40E_RX_DMA_ATTR);
Alexander Duyck17936682017-02-21 15:55:39 -08002137 __page_frag_cache_drain(rx_buffer->page,
2138 rx_buffer->pagecnt_bias);
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002139 }
2140
2141 /* clear contents of buffer_info */
2142 rx_buffer->page = NULL;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002143}
2144
2145/**
2146 * i40e_is_non_eop - process handling of non-EOP buffers
2147 * @rx_ring: Rx ring being processed
2148 * @rx_desc: Rx descriptor for current buffer
2149 * @skb: Current socket buffer containing buffer in progress
2150 *
2151 * This function updates next to clean. If the buffer is an EOP buffer
2152 * this function exits returning false, otherwise it will place the
2153 * sk_buff in the next buffer to be chained and return true indicating
2154 * that this is in fact a non-EOP buffer.
2155 **/
2156static bool i40e_is_non_eop(struct i40e_ring *rx_ring,
2157 union i40e_rx_desc *rx_desc,
2158 struct sk_buff *skb)
2159{
2160 u32 ntc = rx_ring->next_to_clean + 1;
2161
2162 /* fetch, update, and store next to clean */
2163 ntc = (ntc < rx_ring->count) ? ntc : 0;
2164 rx_ring->next_to_clean = ntc;
2165
2166 prefetch(I40E_RX_DESC(rx_ring, ntc));
2167
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002168 /* if we are the last buffer then there is nothing else to do */
2169#define I40E_RXD_EOF BIT(I40E_RX_DESC_STATUS_EOF_SHIFT)
2170 if (likely(i40e_test_staterr(rx_desc, I40E_RXD_EOF)))
2171 return false;
2172
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002173 rx_ring->rx_stats.non_eop_descs++;
2174
2175 return true;
2176}
2177
Björn Töpel0c8493d2017-05-24 07:55:34 +02002178#define I40E_XDP_PASS 0
2179#define I40E_XDP_CONSUMED 1
Björn Töpel74608d12017-05-24 07:55:35 +02002180#define I40E_XDP_TX 2
2181
Jesper Dangaard Brouer44fa2db2018-04-17 16:46:37 +02002182static int i40e_xmit_xdp_ring(struct xdp_frame *xdpf,
Björn Töpel74608d12017-05-24 07:55:35 +02002183 struct i40e_ring *xdp_ring);
Björn Töpel0c8493d2017-05-24 07:55:34 +02002184
Jesper Dangaard Brouer44fa2db2018-04-17 16:46:37 +02002185static int i40e_xmit_xdp_tx_ring(struct xdp_buff *xdp,
2186 struct i40e_ring *xdp_ring)
2187{
2188 struct xdp_frame *xdpf = convert_to_xdp_frame(xdp);
2189
2190 if (unlikely(!xdpf))
2191 return I40E_XDP_CONSUMED;
2192
2193 return i40e_xmit_xdp_ring(xdpf, xdp_ring);
2194}
2195
Björn Töpel0c8493d2017-05-24 07:55:34 +02002196/**
2197 * i40e_run_xdp - run an XDP program
2198 * @rx_ring: Rx ring being processed
2199 * @xdp: XDP buffer containing the frame
2200 **/
2201static struct sk_buff *i40e_run_xdp(struct i40e_ring *rx_ring,
2202 struct xdp_buff *xdp)
2203{
Björn Töpeld9314c472018-03-22 16:14:34 +01002204 int err, result = I40E_XDP_PASS;
Björn Töpel74608d12017-05-24 07:55:35 +02002205 struct i40e_ring *xdp_ring;
Björn Töpel0c8493d2017-05-24 07:55:34 +02002206 struct bpf_prog *xdp_prog;
2207 u32 act;
2208
2209 rcu_read_lock();
2210 xdp_prog = READ_ONCE(rx_ring->xdp_prog);
2211
2212 if (!xdp_prog)
2213 goto xdp_out;
2214
Jesper Dangaard Brouerb411ef12018-04-17 16:46:02 +02002215 prefetchw(xdp->data_hard_start); /* xdp_frame write */
2216
Björn Töpel0c8493d2017-05-24 07:55:34 +02002217 act = bpf_prog_run_xdp(xdp_prog, xdp);
2218 switch (act) {
2219 case XDP_PASS:
2220 break;
Björn Töpel74608d12017-05-24 07:55:35 +02002221 case XDP_TX:
2222 xdp_ring = rx_ring->vsi->xdp_rings[rx_ring->queue_index];
Jesper Dangaard Brouer44fa2db2018-04-17 16:46:37 +02002223 result = i40e_xmit_xdp_tx_ring(xdp, xdp_ring);
Björn Töpel74608d12017-05-24 07:55:35 +02002224 break;
Björn Töpeld9314c472018-03-22 16:14:34 +01002225 case XDP_REDIRECT:
2226 err = xdp_do_redirect(rx_ring->netdev, xdp, xdp_prog);
2227 result = !err ? I40E_XDP_TX : I40E_XDP_CONSUMED;
2228 break;
Björn Töpel0c8493d2017-05-24 07:55:34 +02002229 default:
2230 bpf_warn_invalid_xdp_action(act);
Björn Töpel0c8493d2017-05-24 07:55:34 +02002231 case XDP_ABORTED:
2232 trace_xdp_exception(rx_ring->netdev, xdp_prog, act);
2233 /* fallthrough -- handle aborts by dropping packet */
2234 case XDP_DROP:
2235 result = I40E_XDP_CONSUMED;
2236 break;
2237 }
2238xdp_out:
2239 rcu_read_unlock();
2240 return ERR_PTR(-result);
2241}
2242
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002243/**
Björn Töpel74608d12017-05-24 07:55:35 +02002244 * i40e_rx_buffer_flip - adjusted rx_buffer to point to an unused region
2245 * @rx_ring: Rx ring
2246 * @rx_buffer: Rx buffer to adjust
2247 * @size: Size of adjustment
2248 **/
2249static void i40e_rx_buffer_flip(struct i40e_ring *rx_ring,
2250 struct i40e_rx_buffer *rx_buffer,
2251 unsigned int size)
2252{
2253#if (PAGE_SIZE < 8192)
2254 unsigned int truesize = i40e_rx_pg_size(rx_ring) / 2;
2255
2256 rx_buffer->page_offset ^= truesize;
2257#else
2258 unsigned int truesize = SKB_DATA_ALIGN(i40e_rx_offset(rx_ring) + size);
2259
2260 rx_buffer->page_offset += truesize;
2261#endif
2262}
2263
Björn Töpeld9314c472018-03-22 16:14:34 +01002264static inline void i40e_xdp_ring_update_tail(struct i40e_ring *xdp_ring)
2265{
2266 /* Force memory writes to complete before letting h/w
2267 * know there are new descriptors to fetch.
2268 */
2269 wmb();
2270 writel_relaxed(xdp_ring->next_to_use, xdp_ring->tail);
2271}
2272
Björn Töpel74608d12017-05-24 07:55:35 +02002273/**
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002274 * i40e_clean_rx_irq - Clean completed descriptors from Rx ring - bounce buf
2275 * @rx_ring: rx descriptor ring to transact packets on
2276 * @budget: Total limit on number of packets to process
2277 *
2278 * This function provides a "bounce buffer" approach to Rx interrupt
2279 * processing. The advantage to this is that on systems that have
2280 * expensive overhead for IOMMU access this provides a means of avoiding
2281 * it by maintaining the mapping of the page to the system.
2282 *
2283 * Returns amount of work completed
2284 **/
2285static int i40e_clean_rx_irq(struct i40e_ring *rx_ring, int budget)
Mitch Williamsa132af22015-01-24 09:58:35 +00002286{
2287 unsigned int total_rx_bytes = 0, total_rx_packets = 0;
Scott Petersone72e5652017-02-09 23:40:25 -08002288 struct sk_buff *skb = rx_ring->skb;
Mitch Williamsa132af22015-01-24 09:58:35 +00002289 u16 cleaned_count = I40E_DESC_UNUSED(rx_ring);
Björn Töpel74608d12017-05-24 07:55:35 +02002290 bool failure = false, xdp_xmit = false;
Jesper Dangaard Brouer87128822018-01-03 11:25:23 +01002291 struct xdp_buff xdp;
2292
2293 xdp.rxq = &rx_ring->xdp_rxq;
Mitch Williamsa132af22015-01-24 09:58:35 +00002294
Jesse Brandeburgb85c94b2017-06-20 15:16:59 -07002295 while (likely(total_rx_packets < (unsigned int)budget)) {
Alexander Duyck9a064122017-03-14 10:15:23 -07002296 struct i40e_rx_buffer *rx_buffer;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002297 union i40e_rx_desc *rx_desc;
Alexander Duyckd57c0e02017-03-14 10:15:22 -07002298 unsigned int size;
Mitch Williamsa132af22015-01-24 09:58:35 +00002299 u16 vlan_tag;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002300 u8 rx_ptype;
2301 u64 qword;
2302
Mitch Williamsa132af22015-01-24 09:58:35 +00002303 /* return some buffers to hardware, one at a time is too slow */
2304 if (cleaned_count >= I40E_RX_BUFFER_WRITE) {
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08002305 failure = failure ||
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002306 i40e_alloc_rx_buffers(rx_ring, cleaned_count);
Mitch Williamsa132af22015-01-24 09:58:35 +00002307 cleaned_count = 0;
2308 }
2309
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002310 rx_desc = I40E_RX_DESC(rx_ring, rx_ring->next_to_clean);
2311
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002312 /* status_error_len will always be zero for unused descriptors
2313 * because it's cleared in cleanup, and overlaps with hdr_addr
2314 * which is always zero because packet split isn't used, if the
Alexander Duyckd57c0e02017-03-14 10:15:22 -07002315 * hardware wrote DD then the length will be non-zero
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002316 */
Alexander Duyckd57c0e02017-03-14 10:15:22 -07002317 qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002318
Mitch Williamsa132af22015-01-24 09:58:35 +00002319 /* This memory barrier is needed to keep us from reading
Alexander Duyckd57c0e02017-03-14 10:15:22 -07002320 * any other fields out of the rx_desc until we have
2321 * verified the descriptor has been written back.
Mitch Williamsa132af22015-01-24 09:58:35 +00002322 */
Alexander Duyck67317162015-04-08 18:49:43 -07002323 dma_rmb();
Mitch Williamsa132af22015-01-24 09:58:35 +00002324
Alexander Duyck0e626ff2017-04-10 05:18:43 -04002325 if (unlikely(i40e_rx_is_programming_status(qword))) {
2326 i40e_clean_programming_status(rx_ring, rx_desc, qword);
Alexander Duyck62b4c662017-10-21 18:12:29 -07002327 cleaned_count++;
Alexander Duyck0e626ff2017-04-10 05:18:43 -04002328 continue;
2329 }
2330 size = (qword & I40E_RXD_QW1_LENGTH_PBUF_MASK) >>
2331 I40E_RXD_QW1_LENGTH_PBUF_SHIFT;
2332 if (!size)
2333 break;
2334
Scott Petersoned0980c2017-04-13 04:45:44 -04002335 i40e_trace(clean_rx_irq, rx_ring, rx_desc, skb);
Alexander Duyck9a064122017-03-14 10:15:23 -07002336 rx_buffer = i40e_get_rx_buffer(rx_ring, size);
2337
Alexander Duyckfa2343e2017-03-14 10:15:25 -07002338 /* retrieve a buffer from the ring */
Björn Töpel0c8493d2017-05-24 07:55:34 +02002339 if (!skb) {
2340 xdp.data = page_address(rx_buffer->page) +
2341 rx_buffer->page_offset;
Daniel Borkmannde8f3a82017-09-25 02:25:51 +02002342 xdp_set_data_meta_invalid(&xdp);
Björn Töpel0c8493d2017-05-24 07:55:34 +02002343 xdp.data_hard_start = xdp.data -
2344 i40e_rx_offset(rx_ring);
2345 xdp.data_end = xdp.data + size;
2346
2347 skb = i40e_run_xdp(rx_ring, &xdp);
2348 }
2349
2350 if (IS_ERR(skb)) {
Björn Töpel74608d12017-05-24 07:55:35 +02002351 if (PTR_ERR(skb) == -I40E_XDP_TX) {
2352 xdp_xmit = true;
2353 i40e_rx_buffer_flip(rx_ring, rx_buffer, size);
2354 } else {
2355 rx_buffer->pagecnt_bias++;
2356 }
Björn Töpel0c8493d2017-05-24 07:55:34 +02002357 total_rx_bytes += size;
2358 total_rx_packets++;
Björn Töpel0c8493d2017-05-24 07:55:34 +02002359 } else if (skb) {
Alexander Duyckfa2343e2017-03-14 10:15:25 -07002360 i40e_add_rx_frag(rx_ring, rx_buffer, skb, size);
Björn Töpel0c8493d2017-05-24 07:55:34 +02002361 } else if (ring_uses_build_skb(rx_ring)) {
2362 skb = i40e_build_skb(rx_ring, rx_buffer, &xdp);
2363 } else {
2364 skb = i40e_construct_skb(rx_ring, rx_buffer, &xdp);
2365 }
Alexander Duyckfa2343e2017-03-14 10:15:25 -07002366
2367 /* exit if we failed to retrieve a buffer */
2368 if (!skb) {
2369 rx_ring->rx_stats.alloc_buff_failed++;
2370 rx_buffer->pagecnt_bias++;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002371 break;
Alexander Duyckfa2343e2017-03-14 10:15:25 -07002372 }
Mitch Williamsa132af22015-01-24 09:58:35 +00002373
Alexander Duycka0cfc312017-03-14 10:15:24 -07002374 i40e_put_rx_buffer(rx_ring, rx_buffer);
Mitch Williamsa132af22015-01-24 09:58:35 +00002375 cleaned_count++;
2376
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002377 if (i40e_is_non_eop(rx_ring, rx_desc, skb))
Mitch Williamsa132af22015-01-24 09:58:35 +00002378 continue;
Mitch Williamsa132af22015-01-24 09:58:35 +00002379
Björn Töpel0c8493d2017-05-24 07:55:34 +02002380 if (i40e_cleanup_headers(rx_ring, skb, rx_desc)) {
Scott Petersone72e5652017-02-09 23:40:25 -08002381 skb = NULL;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002382 continue;
Scott Petersone72e5652017-02-09 23:40:25 -08002383 }
Mitch Williamsa132af22015-01-24 09:58:35 +00002384
2385 /* probably a little skewed due to removing CRC */
2386 total_rx_bytes += skb->len;
Mitch Williamsa132af22015-01-24 09:58:35 +00002387
Alexander Duyck99dad8b2016-09-27 11:28:50 -07002388 qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
2389 rx_ptype = (qword & I40E_RXD_QW1_PTYPE_MASK) >>
2390 I40E_RXD_QW1_PTYPE_SHIFT;
2391
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002392 /* populate checksum, VLAN, and protocol */
2393 i40e_process_skb_fields(rx_ring, rx_desc, skb, rx_ptype);
Mitch Williamsa132af22015-01-24 09:58:35 +00002394
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002395 vlan_tag = (qword & BIT(I40E_RX_DESC_STATUS_L2TAG1P_SHIFT)) ?
2396 le16_to_cpu(rx_desc->wb.qword0.lo_dword.l2tag1) : 0;
2397
Scott Petersoned0980c2017-04-13 04:45:44 -04002398 i40e_trace(clean_rx_irq_rx, rx_ring, rx_desc, skb);
Mitch Williamsa132af22015-01-24 09:58:35 +00002399 i40e_receive_skb(rx_ring, skb, vlan_tag);
Scott Petersone72e5652017-02-09 23:40:25 -08002400 skb = NULL;
Mitch Williamsa132af22015-01-24 09:58:35 +00002401
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002402 /* update budget accounting */
2403 total_rx_packets++;
2404 }
Mitch Williamsa132af22015-01-24 09:58:35 +00002405
Björn Töpel74608d12017-05-24 07:55:35 +02002406 if (xdp_xmit) {
Björn Töpeld9314c472018-03-22 16:14:34 +01002407 struct i40e_ring *xdp_ring =
2408 rx_ring->vsi->xdp_rings[rx_ring->queue_index];
Björn Töpel74608d12017-05-24 07:55:35 +02002409
Björn Töpeld9314c472018-03-22 16:14:34 +01002410 i40e_xdp_ring_update_tail(xdp_ring);
2411 xdp_do_flush_map();
Björn Töpel74608d12017-05-24 07:55:35 +02002412 }
2413
Scott Petersone72e5652017-02-09 23:40:25 -08002414 rx_ring->skb = skb;
2415
Mitch Williamsa132af22015-01-24 09:58:35 +00002416 u64_stats_update_begin(&rx_ring->syncp);
2417 rx_ring->stats.packets += total_rx_packets;
2418 rx_ring->stats.bytes += total_rx_bytes;
2419 u64_stats_update_end(&rx_ring->syncp);
2420 rx_ring->q_vector->rx.total_packets += total_rx_packets;
2421 rx_ring->q_vector->rx.total_bytes += total_rx_bytes;
2422
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002423 /* guarantee a trip back through this routine if there was a failure */
Jesse Brandeburgb85c94b2017-06-20 15:16:59 -07002424 return failure ? budget : (int)total_rx_packets;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002425}
2426
Alexander Duyck92418fb2017-12-29 08:51:08 -05002427static inline u32 i40e_buildreg_itr(const int type, u16 itr)
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04002428{
2429 u32 val;
2430
Alexander Duyck4ff17922017-12-29 08:50:55 -05002431 /* We don't bother with setting the CLEARPBA bit as the data sheet
2432 * points out doing so is "meaningless since it was already
2433 * auto-cleared". The auto-clearing happens when the interrupt is
2434 * asserted.
2435 *
2436 * Hardware errata 28 for also indicates that writing to a
2437 * xxINT_DYN_CTLx CSR with INTENA_MSK (bit 31) set to 0 will clear
2438 * an event in the PBA anyway so we need to rely on the automask
2439 * to hold pending events for us until the interrupt is re-enabled
Alexander Duyck92418fb2017-12-29 08:51:08 -05002440 *
2441 * The itr value is reported in microseconds, and the register
2442 * value is recorded in 2 microsecond units. For this reason we
2443 * only need to shift by the interval shift - 1 instead of the
2444 * full value.
Alexander Duyck4ff17922017-12-29 08:50:55 -05002445 */
Alexander Duyck92418fb2017-12-29 08:51:08 -05002446 itr &= I40E_ITR_MASK;
2447
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04002448 val = I40E_PFINT_DYN_CTLN_INTENA_MASK |
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04002449 (type << I40E_PFINT_DYN_CTLN_ITR_INDX_SHIFT) |
Alexander Duyck92418fb2017-12-29 08:51:08 -05002450 (itr << (I40E_PFINT_DYN_CTLN_INTERVAL_SHIFT - 1));
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04002451
2452 return val;
2453}
2454
2455/* a small macro to shorten up some long lines */
2456#define INTREG I40E_PFINT_DYN_CTLN
2457
Alexander Duycka0073a42017-12-29 08:52:19 -05002458/* The act of updating the ITR will cause it to immediately trigger. In order
2459 * to prevent this from throwing off adaptive update statistics we defer the
2460 * update so that it can only happen so often. So after either Tx or Rx are
2461 * updated we make the adaptive scheme wait until either the ITR completely
2462 * expires via the next_update expiration or we have been through at least
2463 * 3 interrupts.
2464 */
2465#define ITR_COUNTDOWN_START 3
2466
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002467/**
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04002468 * i40e_update_enable_itr - Update itr and re-enable MSIX interrupt
2469 * @vsi: the VSI we care about
2470 * @q_vector: q_vector for which itr is being updated and interrupt enabled
2471 *
2472 **/
2473static inline void i40e_update_enable_itr(struct i40e_vsi *vsi,
2474 struct i40e_q_vector *q_vector)
2475{
2476 struct i40e_hw *hw = &vsi->back->hw;
Alexander Duyck556fdfd2017-12-29 08:51:25 -05002477 u32 intval;
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04002478
Jacob Keller9254c0e2017-07-14 09:10:09 -04002479 /* If we don't have MSIX, then we only need to re-enable icr0 */
2480 if (!(vsi->back->flags & I40E_FLAG_MSIX_ENABLED)) {
Jacob Kellerdbadbbe2017-09-07 08:05:49 -04002481 i40e_irq_dynamic_enable_icr0(vsi->back);
Jacob Keller9254c0e2017-07-14 09:10:09 -04002482 return;
2483 }
2484
Alexander Duycka0073a42017-12-29 08:52:19 -05002485 /* These will do nothing if dynamic updates are not enabled */
2486 i40e_update_itr(q_vector, &q_vector->tx);
2487 i40e_update_itr(q_vector, &q_vector->rx);
Jesse Brandeburgee2319c2015-09-28 14:16:54 -04002488
Alexander Duycka0073a42017-12-29 08:52:19 -05002489 /* This block of logic allows us to get away with only updating
2490 * one ITR value with each interrupt. The idea is to perform a
2491 * pseudo-lazy update with the following criteria.
2492 *
2493 * 1. Rx is given higher priority than Tx if both are in same state
2494 * 2. If we must reduce an ITR that is given highest priority.
2495 * 3. We then give priority to increasing ITR based on amount.
2496 */
2497 if (q_vector->rx.target_itr < q_vector->rx.current_itr) {
2498 /* Rx ITR needs to be reduced, this is highest priority */
Alexander Duyck556fdfd2017-12-29 08:51:25 -05002499 intval = i40e_buildreg_itr(I40E_RX_ITR,
2500 q_vector->rx.target_itr);
2501 q_vector->rx.current_itr = q_vector->rx.target_itr;
Alexander Duycka0073a42017-12-29 08:52:19 -05002502 q_vector->itr_countdown = ITR_COUNTDOWN_START;
2503 } else if ((q_vector->tx.target_itr < q_vector->tx.current_itr) ||
2504 ((q_vector->rx.target_itr - q_vector->rx.current_itr) <
2505 (q_vector->tx.target_itr - q_vector->tx.current_itr))) {
2506 /* Tx ITR needs to be reduced, this is second priority
2507 * Tx ITR needs to be increased more than Rx, fourth priority
2508 */
Alexander Duyck556fdfd2017-12-29 08:51:25 -05002509 intval = i40e_buildreg_itr(I40E_TX_ITR,
2510 q_vector->tx.target_itr);
2511 q_vector->tx.current_itr = q_vector->tx.target_itr;
Alexander Duycka0073a42017-12-29 08:52:19 -05002512 q_vector->itr_countdown = ITR_COUNTDOWN_START;
2513 } else if (q_vector->rx.current_itr != q_vector->rx.target_itr) {
2514 /* Rx ITR needs to be increased, third priority */
2515 intval = i40e_buildreg_itr(I40E_RX_ITR,
2516 q_vector->rx.target_itr);
2517 q_vector->rx.current_itr = q_vector->rx.target_itr;
2518 q_vector->itr_countdown = ITR_COUNTDOWN_START;
Alexander Duyck556fdfd2017-12-29 08:51:25 -05002519 } else {
Alexander Duycka0073a42017-12-29 08:52:19 -05002520 /* No ITR update, lowest priority */
Alexander Duyck556fdfd2017-12-29 08:51:25 -05002521 intval = i40e_buildreg_itr(I40E_ITR_NONE, 0);
Alexander Duycka0073a42017-12-29 08:52:19 -05002522 if (q_vector->itr_countdown)
2523 q_vector->itr_countdown--;
Alexander Duyck556fdfd2017-12-29 08:51:25 -05002524 }
2525
Jacob Keller0da36b92017-04-19 09:25:55 -04002526 if (!test_bit(__I40E_VSI_DOWN, vsi->state))
Alexander Duyck556fdfd2017-12-29 08:51:25 -05002527 wr32(hw, INTREG(q_vector->reg_idx), intval);
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04002528}
2529
2530/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002531 * i40e_napi_poll - NAPI polling Rx/Tx cleanup routine
2532 * @napi: napi struct with our devices info in it
2533 * @budget: amount of work driver is allowed to do this pass, in packets
2534 *
2535 * This function will clean all queues associated with a q_vector.
2536 *
2537 * Returns the amount of work done
2538 **/
2539int i40e_napi_poll(struct napi_struct *napi, int budget)
2540{
2541 struct i40e_q_vector *q_vector =
2542 container_of(napi, struct i40e_q_vector, napi);
2543 struct i40e_vsi *vsi = q_vector->vsi;
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00002544 struct i40e_ring *ring;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002545 bool clean_complete = true;
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00002546 bool arm_wb = false;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002547 int budget_per_ring;
Jesse Brandeburg32b3e082015-09-24 16:35:47 -07002548 int work_done = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002549
Jacob Keller0da36b92017-04-19 09:25:55 -04002550 if (test_bit(__I40E_VSI_DOWN, vsi->state)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002551 napi_complete(napi);
2552 return 0;
2553 }
2554
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00002555 /* Since the actual Tx work is minimal, we can give the Tx a larger
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002556 * budget and be more aggressive about cleaning up the Tx descriptors.
2557 */
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00002558 i40e_for_each_ring(ring, q_vector->tx) {
Alexander Duycka619afe2016-03-07 09:30:03 -08002559 if (!i40e_clean_tx_irq(vsi, ring, budget)) {
Alexander Duyckf2edaaa2016-03-07 09:29:57 -08002560 clean_complete = false;
2561 continue;
2562 }
2563 arm_wb |= ring->arm_wb;
Jesse Brandeburg0deda862015-07-23 16:54:34 -04002564 ring->arm_wb = false;
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00002565 }
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00002566
Alexander Duyckc67cace2015-09-24 09:04:26 -07002567 /* Handle case where we are called by netpoll with a budget of 0 */
2568 if (budget <= 0)
2569 goto tx_only;
2570
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00002571 /* We attempt to distribute budget to each Rx queue fairly, but don't
2572 * allow the budget to go below 1 because that would exit polling early.
2573 */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002574 budget_per_ring = max(budget/q_vector->num_ringpairs, 1);
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00002575
Mitch Williamsa132af22015-01-24 09:58:35 +00002576 i40e_for_each_ring(ring, q_vector->rx) {
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002577 int cleaned = i40e_clean_rx_irq(ring, budget_per_ring);
Jesse Brandeburg32b3e082015-09-24 16:35:47 -07002578
2579 work_done += cleaned;
Alexander Duyckf2edaaa2016-03-07 09:29:57 -08002580 /* if we clean as many as budgeted, we must not be done */
2581 if (cleaned >= budget_per_ring)
2582 clean_complete = false;
Mitch Williamsa132af22015-01-24 09:58:35 +00002583 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002584
2585 /* If work not completed, return budget and polling will return */
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00002586 if (!clean_complete) {
Alan Brady96db7762016-09-14 16:24:38 -07002587 int cpu_id = smp_processor_id();
2588
2589 /* It is possible that the interrupt affinity has changed but,
2590 * if the cpu is pegged at 100%, polling will never exit while
2591 * traffic continues and the interrupt will be stuck on this
2592 * cpu. We check to make sure affinity is correct before we
2593 * continue to poll, otherwise we must stop polling so the
2594 * interrupt can move to the correct cpu.
2595 */
Jacob Keller6d977722017-07-14 09:10:11 -04002596 if (!cpumask_test_cpu(cpu_id, &q_vector->affinity_mask)) {
2597 /* Tell napi that we are done polling */
2598 napi_complete_done(napi, work_done);
2599
2600 /* Force an interrupt */
2601 i40e_force_wb(vsi, q_vector);
2602
2603 /* Return budget-1 so that polling stops */
2604 return budget - 1;
Anjali Singhai Jain164c9f52015-10-21 19:47:08 -04002605 }
Jacob Keller6d977722017-07-14 09:10:11 -04002606tx_only:
2607 if (arm_wb) {
2608 q_vector->tx.ring[0].tx_stats.tx_force_wb++;
2609 i40e_enable_wb_on_itr(vsi, q_vector);
2610 }
2611 return budget;
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00002612 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002613
Anjali Singhai Jain8e0764b2015-06-05 12:20:30 -04002614 if (vsi->back->flags & I40E_TXR_FLAGS_WB_ON_ITR)
2615 q_vector->arm_wb_state = false;
2616
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002617 /* Work is done so exit the polling mode and re-enable the interrupt */
Jesse Brandeburg32b3e082015-09-24 16:35:47 -07002618 napi_complete_done(napi, work_done);
Alan Brady96db7762016-09-14 16:24:38 -07002619
Jacob Keller6d977722017-07-14 09:10:11 -04002620 i40e_update_enable_itr(vsi, q_vector);
Alan Brady96db7762016-09-14 16:24:38 -07002621
Alexander Duyck6beb84a2016-11-08 13:05:16 -08002622 return min(work_done, budget - 1);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002623}
2624
2625/**
2626 * i40e_atr - Add a Flow Director ATR filter
2627 * @tx_ring: ring to add programming descriptor to
2628 * @skb: send buffer
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002629 * @tx_flags: send tx flags
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002630 **/
2631static void i40e_atr(struct i40e_ring *tx_ring, struct sk_buff *skb,
Alexander Duyck6b037cd2016-01-24 21:17:36 -08002632 u32 tx_flags)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002633{
2634 struct i40e_filter_program_desc *fdir_desc;
2635 struct i40e_pf *pf = tx_ring->vsi->back;
2636 union {
2637 unsigned char *network;
2638 struct iphdr *ipv4;
2639 struct ipv6hdr *ipv6;
2640 } hdr;
2641 struct tcphdr *th;
2642 unsigned int hlen;
2643 u32 flex_ptype, dtype_cmd;
Alexander Duyckffcc55c2016-01-25 19:32:54 -08002644 int l4_proto;
Alexander Duyckfc4ac672013-09-28 06:00:22 +00002645 u16 i;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002646
2647 /* make sure ATR is enabled */
Jesse Brandeburg60ea5f82014-01-17 15:36:34 -08002648 if (!(pf->flags & I40E_FLAG_FD_ATR_ENABLED))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002649 return;
2650
Jacob Keller134201a2018-03-16 01:26:32 -07002651 if (test_bit(__I40E_FD_ATR_AUTO_DISABLED, pf->state))
Anjali Singhai Jain04294e32015-02-27 09:15:28 +00002652 return;
2653
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002654 /* if sampling is disabled do nothing */
2655 if (!tx_ring->atr_sample_rate)
2656 return;
2657
Alexander Duyck6b037cd2016-01-24 21:17:36 -08002658 /* Currently only IPv4/IPv6 with TCP is supported */
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002659 if (!(tx_flags & (I40E_TX_FLAGS_IPV4 | I40E_TX_FLAGS_IPV6)))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002660 return;
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002661
Alexander Duyckffcc55c2016-01-25 19:32:54 -08002662 /* snag network header to get L4 type and address */
2663 hdr.network = (tx_flags & I40E_TX_FLAGS_UDP_TUNNEL) ?
2664 skb_inner_network_header(skb) : skb_network_header(skb);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002665
Alexander Duyck6b037cd2016-01-24 21:17:36 -08002666 /* Note: tx_flags gets modified to reflect inner protocols in
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002667 * tx_enable_csum function if encap is enabled.
2668 */
Alexander Duyckffcc55c2016-01-25 19:32:54 -08002669 if (tx_flags & I40E_TX_FLAGS_IPV4) {
2670 /* access ihl as u8 to avoid unaligned access on ia64 */
2671 hlen = (hdr.network[0] & 0x0F) << 2;
2672 l4_proto = hdr.ipv4->protocol;
2673 } else {
Jesse Brandeburg601a2e72017-06-20 15:16:58 -07002674 /* find the start of the innermost ipv6 header */
2675 unsigned int inner_hlen = hdr.network - skb->data;
2676 unsigned int h_offset = inner_hlen;
2677
2678 /* this function updates h_offset to the end of the header */
2679 l4_proto =
2680 ipv6_find_hdr(skb, &h_offset, IPPROTO_TCP, NULL, NULL);
2681 /* hlen will contain our best estimate of the tcp header */
2682 hlen = h_offset - inner_hlen;
Alexander Duyckffcc55c2016-01-25 19:32:54 -08002683 }
2684
Alexander Duyck6b037cd2016-01-24 21:17:36 -08002685 if (l4_proto != IPPROTO_TCP)
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002686 return;
2687
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002688 th = (struct tcphdr *)(hdr.network + hlen);
2689
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +00002690 /* Due to lack of space, no more new filters can be programmed */
Jacob Keller134201a2018-03-16 01:26:32 -07002691 if (th->syn && test_bit(__I40E_FD_ATR_AUTO_DISABLED, pf->state))
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +00002692 return;
Jacob Keller6964e532017-06-12 15:38:36 -07002693 if (pf->flags & I40E_FLAG_HW_ATR_EVICT_ENABLED) {
Anjali Singhai Jain52eb95e2015-06-05 12:20:33 -04002694 /* HW ATR eviction will take care of removing filters on FIN
2695 * and RST packets.
2696 */
2697 if (th->fin || th->rst)
2698 return;
2699 }
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +00002700
2701 tx_ring->atr_count++;
2702
Anjali Singhai Jaince806782014-03-06 08:59:54 +00002703 /* sample on all syn/fin/rst packets or once every atr sample rate */
2704 if (!th->fin &&
2705 !th->syn &&
2706 !th->rst &&
2707 (tx_ring->atr_count < tx_ring->atr_sample_rate))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002708 return;
2709
2710 tx_ring->atr_count = 0;
2711
2712 /* grab the next descriptor */
Alexander Duyckfc4ac672013-09-28 06:00:22 +00002713 i = tx_ring->next_to_use;
2714 fdir_desc = I40E_TX_FDIRDESC(tx_ring, i);
2715
2716 i++;
2717 tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002718
2719 flex_ptype = (tx_ring->queue_index << I40E_TXD_FLTR_QW0_QINDEX_SHIFT) &
2720 I40E_TXD_FLTR_QW0_QINDEX_MASK;
Alexander Duyck6b037cd2016-01-24 21:17:36 -08002721 flex_ptype |= (tx_flags & I40E_TX_FLAGS_IPV4) ?
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002722 (I40E_FILTER_PCTYPE_NONF_IPV4_TCP <<
2723 I40E_TXD_FLTR_QW0_PCTYPE_SHIFT) :
2724 (I40E_FILTER_PCTYPE_NONF_IPV6_TCP <<
2725 I40E_TXD_FLTR_QW0_PCTYPE_SHIFT);
2726
2727 flex_ptype |= tx_ring->vsi->id << I40E_TXD_FLTR_QW0_DEST_VSI_SHIFT;
2728
2729 dtype_cmd = I40E_TX_DESC_DTYPE_FILTER_PROG;
2730
Anjali Singhai Jaince806782014-03-06 08:59:54 +00002731 dtype_cmd |= (th->fin || th->rst) ?
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002732 (I40E_FILTER_PROGRAM_DESC_PCMD_REMOVE <<
2733 I40E_TXD_FLTR_QW1_PCMD_SHIFT) :
2734 (I40E_FILTER_PROGRAM_DESC_PCMD_ADD_UPDATE <<
2735 I40E_TXD_FLTR_QW1_PCMD_SHIFT);
2736
2737 dtype_cmd |= I40E_FILTER_PROGRAM_DESC_DEST_DIRECT_PACKET_QINDEX <<
2738 I40E_TXD_FLTR_QW1_DEST_SHIFT;
2739
2740 dtype_cmd |= I40E_FILTER_PROGRAM_DESC_FD_STATUS_FD_ID <<
2741 I40E_TXD_FLTR_QW1_FD_STATUS_SHIFT;
2742
Anjali Singhai Jain433c47d2014-05-22 06:32:17 +00002743 dtype_cmd |= I40E_TXD_FLTR_QW1_CNT_ENA_MASK;
Singhai, Anjali6a899022015-12-14 12:21:18 -08002744 if (!(tx_flags & I40E_TX_FLAGS_UDP_TUNNEL))
Anjali Singhai Jain60ccd452015-04-16 20:06:01 -04002745 dtype_cmd |=
2746 ((u32)I40E_FD_ATR_STAT_IDX(pf->hw.pf_id) <<
2747 I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT) &
2748 I40E_TXD_FLTR_QW1_CNTINDEX_MASK;
2749 else
2750 dtype_cmd |=
2751 ((u32)I40E_FD_ATR_TUNNEL_STAT_IDX(pf->hw.pf_id) <<
2752 I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT) &
2753 I40E_TXD_FLTR_QW1_CNTINDEX_MASK;
Anjali Singhai Jain433c47d2014-05-22 06:32:17 +00002754
Jacob Keller6964e532017-06-12 15:38:36 -07002755 if (pf->flags & I40E_FLAG_HW_ATR_EVICT_ENABLED)
Anjali Singhai Jain52eb95e2015-06-05 12:20:33 -04002756 dtype_cmd |= I40E_TXD_FLTR_QW1_ATR_MASK;
2757
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002758 fdir_desc->qindex_flex_ptype_vsi = cpu_to_le32(flex_ptype);
Jesse Brandeburg99753ea2014-06-04 04:22:49 +00002759 fdir_desc->rsvd = cpu_to_le32(0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002760 fdir_desc->dtype_cmd_cntindex = cpu_to_le32(dtype_cmd);
Jesse Brandeburg99753ea2014-06-04 04:22:49 +00002761 fdir_desc->fd_id = cpu_to_le32(0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002762}
2763
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002764/**
2765 * i40e_tx_prepare_vlan_flags - prepare generic TX VLAN tagging flags for HW
2766 * @skb: send buffer
2767 * @tx_ring: ring to send buffer on
2768 * @flags: the tx flags to be set
2769 *
2770 * Checks the skb and set up correspondingly several generic transmit flags
2771 * related to VLAN tagging for the HW, such as VLAN, DCB, etc.
2772 *
2773 * Returns error code indicate the frame should be dropped upon error and the
2774 * otherwise returns 0 to indicate the flags has been set properly.
2775 **/
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002776static inline int i40e_tx_prepare_vlan_flags(struct sk_buff *skb,
2777 struct i40e_ring *tx_ring,
2778 u32 *flags)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002779{
2780 __be16 protocol = skb->protocol;
2781 u32 tx_flags = 0;
2782
Greg Rose31eaacc2015-03-31 00:45:03 -07002783 if (protocol == htons(ETH_P_8021Q) &&
2784 !(tx_ring->netdev->features & NETIF_F_HW_VLAN_CTAG_TX)) {
2785 /* When HW VLAN acceleration is turned off by the user the
2786 * stack sets the protocol to 8021q so that the driver
2787 * can take any steps required to support the SW only
2788 * VLAN handling. In our case the driver doesn't need
2789 * to take any further steps so just set the protocol
2790 * to the encapsulated ethertype.
2791 */
2792 skb->protocol = vlan_get_protocol(skb);
2793 goto out;
2794 }
2795
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002796 /* if we have a HW VLAN tag being added, default to the HW one */
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01002797 if (skb_vlan_tag_present(skb)) {
2798 tx_flags |= skb_vlan_tag_get(skb) << I40E_TX_FLAGS_VLAN_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002799 tx_flags |= I40E_TX_FLAGS_HW_VLAN;
2800 /* else if it is a SW VLAN, check the next protocol and store the tag */
Jesse Brandeburg0e2fe46c2013-11-28 06:39:29 +00002801 } else if (protocol == htons(ETH_P_8021Q)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002802 struct vlan_hdr *vhdr, _vhdr;
Jesse Brandeburg6995b362015-08-28 17:55:54 -04002803
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002804 vhdr = skb_header_pointer(skb, ETH_HLEN, sizeof(_vhdr), &_vhdr);
2805 if (!vhdr)
2806 return -EINVAL;
2807
2808 protocol = vhdr->h_vlan_encapsulated_proto;
2809 tx_flags |= ntohs(vhdr->h_vlan_TCI) << I40E_TX_FLAGS_VLAN_SHIFT;
2810 tx_flags |= I40E_TX_FLAGS_SW_VLAN;
2811 }
2812
Neerav Parikhd40d00b2015-02-24 06:58:40 +00002813 if (!(tx_ring->vsi->back->flags & I40E_FLAG_DCB_ENABLED))
2814 goto out;
2815
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002816 /* Insert 802.1p priority into VLAN header */
Vasu Dev38e00432014-08-01 13:27:03 -07002817 if ((tx_flags & (I40E_TX_FLAGS_HW_VLAN | I40E_TX_FLAGS_SW_VLAN)) ||
2818 (skb->priority != TC_PRIO_CONTROL)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002819 tx_flags &= ~I40E_TX_FLAGS_VLAN_PRIO_MASK;
2820 tx_flags |= (skb->priority & 0x7) <<
2821 I40E_TX_FLAGS_VLAN_PRIO_SHIFT;
2822 if (tx_flags & I40E_TX_FLAGS_SW_VLAN) {
2823 struct vlan_ethhdr *vhdr;
Francois Romieudd225bc2014-03-30 03:14:48 +00002824 int rc;
2825
2826 rc = skb_cow_head(skb, 0);
2827 if (rc < 0)
2828 return rc;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002829 vhdr = (struct vlan_ethhdr *)skb->data;
2830 vhdr->h_vlan_TCI = htons(tx_flags >>
2831 I40E_TX_FLAGS_VLAN_SHIFT);
2832 } else {
2833 tx_flags |= I40E_TX_FLAGS_HW_VLAN;
2834 }
2835 }
Neerav Parikhd40d00b2015-02-24 06:58:40 +00002836
2837out:
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002838 *flags = tx_flags;
2839 return 0;
2840}
2841
2842/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002843 * i40e_tso - set up the tso context descriptor
Alexander Duyck52ea3e82016-11-28 16:05:59 -08002844 * @first: pointer to first Tx buffer for xmit
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002845 * @hdr_len: ptr to the size of the packet header
Shannon Nelson9c883bd2015-10-21 19:47:02 -04002846 * @cd_type_cmd_tso_mss: Quad Word 1
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002847 *
2848 * Returns 0 if no TSO can happen, 1 if tso is going, or error
2849 **/
Alexander Duyck52ea3e82016-11-28 16:05:59 -08002850static int i40e_tso(struct i40e_tx_buffer *first, u8 *hdr_len,
2851 u64 *cd_type_cmd_tso_mss)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002852{
Alexander Duyck52ea3e82016-11-28 16:05:59 -08002853 struct sk_buff *skb = first->skb;
Alexander Duyck03f9d6a2016-01-24 21:16:20 -08002854 u64 cd_cmd, cd_tso_len, cd_mss;
Alexander Duyckc7770192016-01-24 21:16:35 -08002855 union {
2856 struct iphdr *v4;
2857 struct ipv6hdr *v6;
2858 unsigned char *hdr;
2859 } ip;
Alexander Duyckc49a7bc2016-01-24 21:16:28 -08002860 union {
2861 struct tcphdr *tcp;
Alexander Duyck54532052016-01-24 21:17:29 -08002862 struct udphdr *udp;
Alexander Duyckc49a7bc2016-01-24 21:16:28 -08002863 unsigned char *hdr;
2864 } l4;
2865 u32 paylen, l4_offset;
Alexander Duyck52ea3e82016-11-28 16:05:59 -08002866 u16 gso_segs, gso_size;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002867 int err;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002868
Shannon Nelsone9f65632016-01-04 10:33:04 -08002869 if (skb->ip_summed != CHECKSUM_PARTIAL)
2870 return 0;
2871
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002872 if (!skb_is_gso(skb))
2873 return 0;
2874
Francois Romieudd225bc2014-03-30 03:14:48 +00002875 err = skb_cow_head(skb, 0);
2876 if (err < 0)
2877 return err;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002878
Alexander Duyckc7770192016-01-24 21:16:35 -08002879 ip.hdr = skb_network_header(skb);
2880 l4.hdr = skb_transport_header(skb);
Anjali Singhaidf230752014-12-19 02:58:16 +00002881
Alexander Duyckc7770192016-01-24 21:16:35 -08002882 /* initialize outer IP header fields */
2883 if (ip.v4->version == 4) {
2884 ip.v4->tot_len = 0;
2885 ip.v4->check = 0;
Alexander Duyckc49a7bc2016-01-24 21:16:28 -08002886 } else {
Alexander Duyckc7770192016-01-24 21:16:35 -08002887 ip.v6->payload_len = 0;
2888 }
2889
Alexander Duyck577389a2016-04-02 00:06:56 -07002890 if (skb_shinfo(skb)->gso_type & (SKB_GSO_GRE |
Alexander Duyck1c7b4a22016-04-14 17:19:25 -04002891 SKB_GSO_GRE_CSUM |
Tom Herbert7e133182016-05-18 09:06:10 -07002892 SKB_GSO_IPXIP4 |
Alexander Duyckbf2d1df2016-05-18 10:44:53 -07002893 SKB_GSO_IPXIP6 |
Alexander Duyck577389a2016-04-02 00:06:56 -07002894 SKB_GSO_UDP_TUNNEL |
Alexander Duyck54532052016-01-24 21:17:29 -08002895 SKB_GSO_UDP_TUNNEL_CSUM)) {
Alexander Duyck1c7b4a22016-04-14 17:19:25 -04002896 if (!(skb_shinfo(skb)->gso_type & SKB_GSO_PARTIAL) &&
2897 (skb_shinfo(skb)->gso_type & SKB_GSO_UDP_TUNNEL_CSUM)) {
2898 l4.udp->len = 0;
2899
Alexander Duyck54532052016-01-24 21:17:29 -08002900 /* determine offset of outer transport header */
2901 l4_offset = l4.hdr - skb->data;
2902
2903 /* remove payload length from outer checksum */
Alexander Duyck24d41e52016-03-18 16:06:47 -07002904 paylen = skb->len - l4_offset;
Jacob Kellerb9c015d2016-12-12 15:44:17 -08002905 csum_replace_by_diff(&l4.udp->check,
2906 (__force __wsum)htonl(paylen));
Alexander Duyck54532052016-01-24 21:17:29 -08002907 }
2908
Alexander Duyckc7770192016-01-24 21:16:35 -08002909 /* reset pointers to inner headers */
2910 ip.hdr = skb_inner_network_header(skb);
2911 l4.hdr = skb_inner_transport_header(skb);
2912
2913 /* initialize inner IP header fields */
2914 if (ip.v4->version == 4) {
2915 ip.v4->tot_len = 0;
2916 ip.v4->check = 0;
2917 } else {
2918 ip.v6->payload_len = 0;
2919 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002920 }
2921
Alexander Duyckc49a7bc2016-01-24 21:16:28 -08002922 /* determine offset of inner transport header */
2923 l4_offset = l4.hdr - skb->data;
2924
2925 /* remove payload length from inner checksum */
Alexander Duyck24d41e52016-03-18 16:06:47 -07002926 paylen = skb->len - l4_offset;
Jacob Kellerb9c015d2016-12-12 15:44:17 -08002927 csum_replace_by_diff(&l4.tcp->check, (__force __wsum)htonl(paylen));
Alexander Duyckc49a7bc2016-01-24 21:16:28 -08002928
2929 /* compute length of segmentation header */
2930 *hdr_len = (l4.tcp->doff * 4) + l4_offset;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002931
Alexander Duyck52ea3e82016-11-28 16:05:59 -08002932 /* pull values out of skb_shinfo */
2933 gso_size = skb_shinfo(skb)->gso_size;
2934 gso_segs = skb_shinfo(skb)->gso_segs;
2935
2936 /* update GSO size and bytecount with header size */
2937 first->gso_segs = gso_segs;
2938 first->bytecount += (first->gso_segs - 1) * *hdr_len;
2939
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002940 /* find the field values */
2941 cd_cmd = I40E_TX_CTX_DESC_TSO;
2942 cd_tso_len = skb->len - *hdr_len;
Alexander Duyck52ea3e82016-11-28 16:05:59 -08002943 cd_mss = gso_size;
Alexander Duyck03f9d6a2016-01-24 21:16:20 -08002944 *cd_type_cmd_tso_mss |= (cd_cmd << I40E_TXD_CTX_QW1_CMD_SHIFT) |
2945 (cd_tso_len << I40E_TXD_CTX_QW1_TSO_LEN_SHIFT) |
2946 (cd_mss << I40E_TXD_CTX_QW1_MSS_SHIFT);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002947 return 1;
2948}
2949
2950/**
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002951 * i40e_tsyn - set up the tsyn context descriptor
2952 * @tx_ring: ptr to the ring to send
2953 * @skb: ptr to the skb we're sending
2954 * @tx_flags: the collected send information
Shannon Nelson9c883bd2015-10-21 19:47:02 -04002955 * @cd_type_cmd_tso_mss: Quad Word 1
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002956 *
2957 * Returns 0 if no Tx timestamp can happen and 1 if the timestamp will happen
2958 **/
2959static int i40e_tsyn(struct i40e_ring *tx_ring, struct sk_buff *skb,
2960 u32 tx_flags, u64 *cd_type_cmd_tso_mss)
2961{
2962 struct i40e_pf *pf;
2963
2964 if (likely(!(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP)))
2965 return 0;
2966
2967 /* Tx timestamps cannot be sampled when doing TSO */
2968 if (tx_flags & I40E_TX_FLAGS_TSO)
2969 return 0;
2970
2971 /* only timestamp the outbound packet if the user has requested it and
2972 * we are not already transmitting a packet to be timestamped
2973 */
2974 pf = i40e_netdev_to_pf(tx_ring->netdev);
Jacob Keller22b47772014-12-14 01:55:09 +00002975 if (!(pf->flags & I40E_FLAG_PTP))
2976 return 0;
2977
Jakub Kicinski9ce34f02014-03-15 14:55:42 +00002978 if (pf->ptp_tx &&
Jacob Keller0da36b92017-04-19 09:25:55 -04002979 !test_and_set_bit_lock(__I40E_PTP_TX_IN_PROGRESS, pf->state)) {
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002980 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
Jacob Keller0bc07062017-05-03 10:29:02 -07002981 pf->ptp_tx_start = jiffies;
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002982 pf->ptp_tx_skb = skb_get(skb);
2983 } else {
Jacob Keller2955fac2017-05-03 10:28:58 -07002984 pf->tx_hwtstamp_skipped++;
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002985 return 0;
2986 }
2987
2988 *cd_type_cmd_tso_mss |= (u64)I40E_TX_CTX_DESC_TSYN <<
2989 I40E_TXD_CTX_QW1_CMD_SHIFT;
2990
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002991 return 1;
2992}
2993
2994/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002995 * i40e_tx_enable_csum - Enable Tx checksum offloads
2996 * @skb: send buffer
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002997 * @tx_flags: pointer to Tx flags currently set
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002998 * @td_cmd: Tx descriptor command bits to set
2999 * @td_offset: Tx descriptor header offsets to set
Jean Sacren554f4542015-10-13 01:06:28 -06003000 * @tx_ring: Tx descriptor ring
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003001 * @cd_tunneling: ptr to context desc bits
3002 **/
Alexander Duyck529f1f62016-01-24 21:17:10 -08003003static int i40e_tx_enable_csum(struct sk_buff *skb, u32 *tx_flags,
3004 u32 *td_cmd, u32 *td_offset,
3005 struct i40e_ring *tx_ring,
3006 u32 *cd_tunneling)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003007{
Alexander Duyckb96b78f2016-01-24 21:16:42 -08003008 union {
3009 struct iphdr *v4;
3010 struct ipv6hdr *v6;
3011 unsigned char *hdr;
3012 } ip;
3013 union {
3014 struct tcphdr *tcp;
3015 struct udphdr *udp;
3016 unsigned char *hdr;
3017 } l4;
Alexander Duycka3fd9d82016-01-24 21:16:54 -08003018 unsigned char *exthdr;
Jesse Brandeburgd1bd7432016-04-01 03:56:04 -07003019 u32 offset, cmd = 0;
Alexander Duycka3fd9d82016-01-24 21:16:54 -08003020 __be16 frag_off;
Alexander Duyckb96b78f2016-01-24 21:16:42 -08003021 u8 l4_proto = 0;
3022
Alexander Duyck529f1f62016-01-24 21:17:10 -08003023 if (skb->ip_summed != CHECKSUM_PARTIAL)
3024 return 0;
3025
Alexander Duyckb96b78f2016-01-24 21:16:42 -08003026 ip.hdr = skb_network_header(skb);
3027 l4.hdr = skb_transport_header(skb);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003028
Alexander Duyck475b4202016-01-24 21:17:01 -08003029 /* compute outer L2 header size */
3030 offset = ((ip.hdr - skb->data) / 2) << I40E_TX_DESC_LENGTH_MACLEN_SHIFT;
3031
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003032 if (skb->encapsulation) {
Jesse Brandeburgd1bd7432016-04-01 03:56:04 -07003033 u32 tunnel = 0;
Alexander Duycka0064722016-01-24 21:16:48 -08003034 /* define outer network header type */
3035 if (*tx_flags & I40E_TX_FLAGS_IPV4) {
Alexander Duyck475b4202016-01-24 21:17:01 -08003036 tunnel |= (*tx_flags & I40E_TX_FLAGS_TSO) ?
3037 I40E_TX_CTX_EXT_IP_IPV4 :
3038 I40E_TX_CTX_EXT_IP_IPV4_NO_CSUM;
3039
Alexander Duycka0064722016-01-24 21:16:48 -08003040 l4_proto = ip.v4->protocol;
3041 } else if (*tx_flags & I40E_TX_FLAGS_IPV6) {
Alexander Duyck475b4202016-01-24 21:17:01 -08003042 tunnel |= I40E_TX_CTX_EXT_IP_IPV6;
Alexander Duycka3fd9d82016-01-24 21:16:54 -08003043
3044 exthdr = ip.hdr + sizeof(*ip.v6);
Alexander Duycka0064722016-01-24 21:16:48 -08003045 l4_proto = ip.v6->nexthdr;
Alexander Duycka3fd9d82016-01-24 21:16:54 -08003046 if (l4.hdr != exthdr)
3047 ipv6_skip_exthdr(skb, exthdr - skb->data,
3048 &l4_proto, &frag_off);
Alexander Duycka0064722016-01-24 21:16:48 -08003049 }
3050
3051 /* define outer transport */
3052 switch (l4_proto) {
Anjali Singhai Jain45991202015-02-27 09:15:29 +00003053 case IPPROTO_UDP:
Alexander Duyck475b4202016-01-24 21:17:01 -08003054 tunnel |= I40E_TXD_CTX_UDP_TUNNELING;
Singhai, Anjali6a899022015-12-14 12:21:18 -08003055 *tx_flags |= I40E_TX_FLAGS_UDP_TUNNEL;
Anjali Singhai Jain45991202015-02-27 09:15:29 +00003056 break;
Shannon Nelsonc1d17912015-09-25 19:26:04 +00003057 case IPPROTO_GRE:
Alexander Duyck475b4202016-01-24 21:17:01 -08003058 tunnel |= I40E_TXD_CTX_GRE_TUNNELING;
Alexander Duycka0064722016-01-24 21:16:48 -08003059 *tx_flags |= I40E_TX_FLAGS_UDP_TUNNEL;
Shannon Nelsonc1d17912015-09-25 19:26:04 +00003060 break;
Alexander Duyck577389a2016-04-02 00:06:56 -07003061 case IPPROTO_IPIP:
3062 case IPPROTO_IPV6:
3063 *tx_flags |= I40E_TX_FLAGS_UDP_TUNNEL;
3064 l4.hdr = skb_inner_network_header(skb);
3065 break;
Anjali Singhai Jain45991202015-02-27 09:15:29 +00003066 default:
Alexander Duyck529f1f62016-01-24 21:17:10 -08003067 if (*tx_flags & I40E_TX_FLAGS_TSO)
3068 return -1;
3069
3070 skb_checksum_help(skb);
3071 return 0;
Anjali Singhai Jain45991202015-02-27 09:15:29 +00003072 }
Alexander Duyckb96b78f2016-01-24 21:16:42 -08003073
Alexander Duyck577389a2016-04-02 00:06:56 -07003074 /* compute outer L3 header size */
3075 tunnel |= ((l4.hdr - ip.hdr) / 4) <<
3076 I40E_TXD_CTX_QW0_EXT_IPLEN_SHIFT;
3077
3078 /* switch IP header pointer from outer to inner header */
3079 ip.hdr = skb_inner_network_header(skb);
3080
Alexander Duyck475b4202016-01-24 21:17:01 -08003081 /* compute tunnel header size */
3082 tunnel |= ((ip.hdr - l4.hdr) / 2) <<
3083 I40E_TXD_CTX_QW0_NATLEN_SHIFT;
3084
Alexander Duyck54532052016-01-24 21:17:29 -08003085 /* indicate if we need to offload outer UDP header */
3086 if ((*tx_flags & I40E_TX_FLAGS_TSO) &&
Alexander Duyck1c7b4a22016-04-14 17:19:25 -04003087 !(skb_shinfo(skb)->gso_type & SKB_GSO_PARTIAL) &&
Alexander Duyck54532052016-01-24 21:17:29 -08003088 (skb_shinfo(skb)->gso_type & SKB_GSO_UDP_TUNNEL_CSUM))
3089 tunnel |= I40E_TXD_CTX_QW0_L4T_CS_MASK;
3090
Alexander Duyck475b4202016-01-24 21:17:01 -08003091 /* record tunnel offload values */
3092 *cd_tunneling |= tunnel;
3093
Alexander Duyckb96b78f2016-01-24 21:16:42 -08003094 /* switch L4 header pointer from outer to inner */
Alexander Duyckb96b78f2016-01-24 21:16:42 -08003095 l4.hdr = skb_inner_transport_header(skb);
Alexander Duycka0064722016-01-24 21:16:48 -08003096 l4_proto = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003097
Alexander Duycka0064722016-01-24 21:16:48 -08003098 /* reset type as we transition from outer to inner headers */
3099 *tx_flags &= ~(I40E_TX_FLAGS_IPV4 | I40E_TX_FLAGS_IPV6);
3100 if (ip.v4->version == 4)
3101 *tx_flags |= I40E_TX_FLAGS_IPV4;
3102 if (ip.v6->version == 6)
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04003103 *tx_flags |= I40E_TX_FLAGS_IPV6;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003104 }
3105
3106 /* Enable IP checksum offloads */
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04003107 if (*tx_flags & I40E_TX_FLAGS_IPV4) {
Alexander Duyckb96b78f2016-01-24 21:16:42 -08003108 l4_proto = ip.v4->protocol;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003109 /* the stack computes the IP header already, the only time we
3110 * need the hardware to recompute it is in the case of TSO.
3111 */
Alexander Duyck475b4202016-01-24 21:17:01 -08003112 cmd |= (*tx_flags & I40E_TX_FLAGS_TSO) ?
3113 I40E_TX_DESC_CMD_IIPT_IPV4_CSUM :
3114 I40E_TX_DESC_CMD_IIPT_IPV4;
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04003115 } else if (*tx_flags & I40E_TX_FLAGS_IPV6) {
Alexander Duyck475b4202016-01-24 21:17:01 -08003116 cmd |= I40E_TX_DESC_CMD_IIPT_IPV6;
Alexander Duycka3fd9d82016-01-24 21:16:54 -08003117
3118 exthdr = ip.hdr + sizeof(*ip.v6);
3119 l4_proto = ip.v6->nexthdr;
3120 if (l4.hdr != exthdr)
3121 ipv6_skip_exthdr(skb, exthdr - skb->data,
3122 &l4_proto, &frag_off);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003123 }
Alexander Duyckb96b78f2016-01-24 21:16:42 -08003124
Alexander Duyck475b4202016-01-24 21:17:01 -08003125 /* compute inner L3 header size */
3126 offset |= ((l4.hdr - ip.hdr) / 4) << I40E_TX_DESC_LENGTH_IPLEN_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003127
3128 /* Enable L4 checksum offloads */
Alexander Duyckb96b78f2016-01-24 21:16:42 -08003129 switch (l4_proto) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003130 case IPPROTO_TCP:
3131 /* enable checksum offloads */
Alexander Duyck475b4202016-01-24 21:17:01 -08003132 cmd |= I40E_TX_DESC_CMD_L4T_EOFT_TCP;
3133 offset |= l4.tcp->doff << I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003134 break;
3135 case IPPROTO_SCTP:
3136 /* enable SCTP checksum offload */
Alexander Duyck475b4202016-01-24 21:17:01 -08003137 cmd |= I40E_TX_DESC_CMD_L4T_EOFT_SCTP;
3138 offset |= (sizeof(struct sctphdr) >> 2) <<
3139 I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003140 break;
3141 case IPPROTO_UDP:
3142 /* enable UDP checksum offload */
Alexander Duyck475b4202016-01-24 21:17:01 -08003143 cmd |= I40E_TX_DESC_CMD_L4T_EOFT_UDP;
3144 offset |= (sizeof(struct udphdr) >> 2) <<
3145 I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003146 break;
3147 default:
Alexander Duyck529f1f62016-01-24 21:17:10 -08003148 if (*tx_flags & I40E_TX_FLAGS_TSO)
3149 return -1;
3150 skb_checksum_help(skb);
3151 return 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003152 }
Alexander Duyck475b4202016-01-24 21:17:01 -08003153
3154 *td_cmd |= cmd;
3155 *td_offset |= offset;
Alexander Duyck529f1f62016-01-24 21:17:10 -08003156
3157 return 1;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003158}
3159
3160/**
3161 * i40e_create_tx_ctx Build the Tx context descriptor
3162 * @tx_ring: ring to create the descriptor on
3163 * @cd_type_cmd_tso_mss: Quad Word 1
3164 * @cd_tunneling: Quad Word 0 - bits 0-31
3165 * @cd_l2tag2: Quad Word 0 - bits 32-63
3166 **/
3167static void i40e_create_tx_ctx(struct i40e_ring *tx_ring,
3168 const u64 cd_type_cmd_tso_mss,
3169 const u32 cd_tunneling, const u32 cd_l2tag2)
3170{
3171 struct i40e_tx_context_desc *context_desc;
Alexander Duyckfc4ac672013-09-28 06:00:22 +00003172 int i = tx_ring->next_to_use;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003173
Jesse Brandeburgff40dd52014-02-14 02:14:41 +00003174 if ((cd_type_cmd_tso_mss == I40E_TX_DESC_DTYPE_CONTEXT) &&
3175 !cd_tunneling && !cd_l2tag2)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003176 return;
3177
3178 /* grab the next descriptor */
Alexander Duyckfc4ac672013-09-28 06:00:22 +00003179 context_desc = I40E_TX_CTXTDESC(tx_ring, i);
3180
3181 i++;
3182 tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003183
3184 /* cpu_to_le32 and assign to struct fields */
3185 context_desc->tunneling_params = cpu_to_le32(cd_tunneling);
3186 context_desc->l2tag2 = cpu_to_le16(cd_l2tag2);
Jesse Brandeburg3efbbb22014-06-04 20:41:54 +00003187 context_desc->rsvd = cpu_to_le16(0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003188 context_desc->type_cmd_tso_mss = cpu_to_le64(cd_type_cmd_tso_mss);
3189}
3190
3191/**
Eric Dumazet4567dc12014-10-07 13:30:23 -07003192 * __i40e_maybe_stop_tx - 2nd level check for tx stop conditions
3193 * @tx_ring: the ring to be checked
3194 * @size: the size buffer we want to assure is available
3195 *
3196 * Returns -EBUSY if a stop is needed, else 0
3197 **/
Alexander Duyck4ec441d2016-02-17 11:02:43 -08003198int __i40e_maybe_stop_tx(struct i40e_ring *tx_ring, int size)
Eric Dumazet4567dc12014-10-07 13:30:23 -07003199{
3200 netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
3201 /* Memory barrier before checking head and tail */
3202 smp_mb();
3203
3204 /* Check again in a case another CPU has just made room available. */
3205 if (likely(I40E_DESC_UNUSED(tx_ring) < size))
3206 return -EBUSY;
3207
3208 /* A reprieve! - use start_queue because it doesn't call schedule */
3209 netif_start_subqueue(tx_ring->netdev, tx_ring->queue_index);
3210 ++tx_ring->tx_stats.restart_queue;
3211 return 0;
3212}
3213
3214/**
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07003215 * __i40e_chk_linearize - Check if there are more than 8 buffers per packet
Anjali Singhai71da6192015-02-21 06:42:35 +00003216 * @skb: send buffer
Anjali Singhai71da6192015-02-21 06:42:35 +00003217 *
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07003218 * Note: Our HW can't DMA more than 8 buffers to build a packet on the wire
3219 * and so we need to figure out the cases where we need to linearize the skb.
3220 *
3221 * For TSO we need to count the TSO header and segment payload separately.
3222 * As such we need to check cases where we have 7 fragments or more as we
3223 * can potentially require 9 DMA transactions, 1 for the TSO header, 1 for
3224 * the segment payload in the first descriptor, and another 7 for the
3225 * fragments.
Anjali Singhai71da6192015-02-21 06:42:35 +00003226 **/
Alexander Duyck2d374902016-02-17 11:02:50 -08003227bool __i40e_chk_linearize(struct sk_buff *skb)
Anjali Singhai71da6192015-02-21 06:42:35 +00003228{
Alexander Duyck2d374902016-02-17 11:02:50 -08003229 const struct skb_frag_struct *frag, *stale;
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07003230 int nr_frags, sum;
Anjali Singhai71da6192015-02-21 06:42:35 +00003231
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07003232 /* no need to check if number of frags is less than 7 */
Alexander Duyck2d374902016-02-17 11:02:50 -08003233 nr_frags = skb_shinfo(skb)->nr_frags;
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07003234 if (nr_frags < (I40E_MAX_BUFFER_TXD - 1))
Alexander Duyck2d374902016-02-17 11:02:50 -08003235 return false;
Anjali Singhai71da6192015-02-21 06:42:35 +00003236
Alexander Duyck2d374902016-02-17 11:02:50 -08003237 /* We need to walk through the list and validate that each group
Alexander Duyck841493a2016-09-06 18:05:04 -07003238 * of 6 fragments totals at least gso_size.
Alexander Duyck2d374902016-02-17 11:02:50 -08003239 */
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07003240 nr_frags -= I40E_MAX_BUFFER_TXD - 2;
Alexander Duyck2d374902016-02-17 11:02:50 -08003241 frag = &skb_shinfo(skb)->frags[0];
3242
3243 /* Initialize size to the negative value of gso_size minus 1. We
3244 * use this as the worst case scenerio in which the frag ahead
3245 * of us only provides one byte which is why we are limited to 6
3246 * descriptors for a single transmit as the header and previous
3247 * fragment are already consuming 2 descriptors.
3248 */
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07003249 sum = 1 - skb_shinfo(skb)->gso_size;
Alexander Duyck2d374902016-02-17 11:02:50 -08003250
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07003251 /* Add size of frags 0 through 4 to create our initial sum */
3252 sum += skb_frag_size(frag++);
3253 sum += skb_frag_size(frag++);
3254 sum += skb_frag_size(frag++);
3255 sum += skb_frag_size(frag++);
3256 sum += skb_frag_size(frag++);
Alexander Duyck2d374902016-02-17 11:02:50 -08003257
3258 /* Walk through fragments adding latest fragment, testing it, and
3259 * then removing stale fragments from the sum.
3260 */
Alexander Duyck248de222017-12-08 10:55:04 -08003261 for (stale = &skb_shinfo(skb)->frags[0];; stale++) {
3262 int stale_size = skb_frag_size(stale);
3263
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07003264 sum += skb_frag_size(frag++);
Alexander Duyck2d374902016-02-17 11:02:50 -08003265
Alexander Duyck248de222017-12-08 10:55:04 -08003266 /* The stale fragment may present us with a smaller
3267 * descriptor than the actual fragment size. To account
3268 * for that we need to remove all the data on the front and
3269 * figure out what the remainder would be in the last
3270 * descriptor associated with the fragment.
3271 */
3272 if (stale_size > I40E_MAX_DATA_PER_TXD) {
3273 int align_pad = -(stale->page_offset) &
3274 (I40E_MAX_READ_REQ_SIZE - 1);
3275
3276 sum -= align_pad;
3277 stale_size -= align_pad;
3278
3279 do {
3280 sum -= I40E_MAX_DATA_PER_TXD_ALIGNED;
3281 stale_size -= I40E_MAX_DATA_PER_TXD_ALIGNED;
3282 } while (stale_size > I40E_MAX_DATA_PER_TXD);
3283 }
3284
Alexander Duyck2d374902016-02-17 11:02:50 -08003285 /* if sum is negative we failed to make sufficient progress */
3286 if (sum < 0)
3287 return true;
3288
Alexander Duyck841493a2016-09-06 18:05:04 -07003289 if (!nr_frags--)
Alexander Duyck2d374902016-02-17 11:02:50 -08003290 break;
3291
Alexander Duyck248de222017-12-08 10:55:04 -08003292 sum -= stale_size;
Anjali Singhai71da6192015-02-21 06:42:35 +00003293 }
3294
Alexander Duyck2d374902016-02-17 11:02:50 -08003295 return false;
Anjali Singhai71da6192015-02-21 06:42:35 +00003296}
3297
3298/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003299 * i40e_tx_map - Build the Tx descriptor
3300 * @tx_ring: ring to send buffer on
3301 * @skb: send buffer
3302 * @first: first buffer info buffer to use
3303 * @tx_flags: collected send information
3304 * @hdr_len: size of the packet header
3305 * @td_cmd: the command field in the descriptor
3306 * @td_offset: offset for checksum or crc
Jacob Keller69077572017-05-03 10:28:54 -07003307 *
3308 * Returns 0 on success, -1 on failure to DMA
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003309 **/
Jacob Keller69077572017-05-03 10:28:54 -07003310static inline int i40e_tx_map(struct i40e_ring *tx_ring, struct sk_buff *skb,
3311 struct i40e_tx_buffer *first, u32 tx_flags,
3312 const u8 hdr_len, u32 td_cmd, u32 td_offset)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003313{
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003314 unsigned int data_len = skb->data_len;
3315 unsigned int size = skb_headlen(skb);
Alexander Duycka5e9c572013-09-28 06:00:27 +00003316 struct skb_frag_struct *frag;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003317 struct i40e_tx_buffer *tx_bi;
3318 struct i40e_tx_desc *tx_desc;
Alexander Duycka5e9c572013-09-28 06:00:27 +00003319 u16 i = tx_ring->next_to_use;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003320 u32 td_tag = 0;
3321 dma_addr_t dma;
Alexander Duyck1dc8b532016-10-11 15:26:54 -07003322 u16 desc_count = 1;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003323
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003324 if (tx_flags & I40E_TX_FLAGS_HW_VLAN) {
3325 td_cmd |= I40E_TX_DESC_CMD_IL2TAG1;
3326 td_tag = (tx_flags & I40E_TX_FLAGS_VLAN_MASK) >>
3327 I40E_TX_FLAGS_VLAN_SHIFT;
3328 }
3329
Alexander Duycka5e9c572013-09-28 06:00:27 +00003330 first->tx_flags = tx_flags;
3331
3332 dma = dma_map_single(tx_ring->dev, skb->data, size, DMA_TO_DEVICE);
3333
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003334 tx_desc = I40E_TX_DESC(tx_ring, i);
Alexander Duycka5e9c572013-09-28 06:00:27 +00003335 tx_bi = first;
3336
3337 for (frag = &skb_shinfo(skb)->frags[0];; frag++) {
Alexander Duyck5c4654d2016-02-19 12:17:08 -08003338 unsigned int max_data = I40E_MAX_DATA_PER_TXD_ALIGNED;
3339
Alexander Duycka5e9c572013-09-28 06:00:27 +00003340 if (dma_mapping_error(tx_ring->dev, dma))
3341 goto dma_error;
3342
3343 /* record length, and DMA address */
3344 dma_unmap_len_set(tx_bi, len, size);
3345 dma_unmap_addr_set(tx_bi, dma, dma);
3346
Alexander Duyck5c4654d2016-02-19 12:17:08 -08003347 /* align size to end of page */
3348 max_data += -dma & (I40E_MAX_READ_REQ_SIZE - 1);
Alexander Duycka5e9c572013-09-28 06:00:27 +00003349 tx_desc->buffer_addr = cpu_to_le64(dma);
3350
3351 while (unlikely(size > I40E_MAX_DATA_PER_TXD)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003352 tx_desc->cmd_type_offset_bsz =
3353 build_ctob(td_cmd, td_offset,
Alexander Duyck5c4654d2016-02-19 12:17:08 -08003354 max_data, td_tag);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003355
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003356 tx_desc++;
3357 i++;
Anjali Singhai58044742015-09-25 18:26:13 -07003358 desc_count++;
3359
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003360 if (i == tx_ring->count) {
3361 tx_desc = I40E_TX_DESC(tx_ring, 0);
3362 i = 0;
3363 }
Alexander Duycka5e9c572013-09-28 06:00:27 +00003364
Alexander Duyck5c4654d2016-02-19 12:17:08 -08003365 dma += max_data;
3366 size -= max_data;
Alexander Duycka5e9c572013-09-28 06:00:27 +00003367
Alexander Duyck5c4654d2016-02-19 12:17:08 -08003368 max_data = I40E_MAX_DATA_PER_TXD_ALIGNED;
Alexander Duycka5e9c572013-09-28 06:00:27 +00003369 tx_desc->buffer_addr = cpu_to_le64(dma);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003370 }
3371
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003372 if (likely(!data_len))
3373 break;
3374
Alexander Duycka5e9c572013-09-28 06:00:27 +00003375 tx_desc->cmd_type_offset_bsz = build_ctob(td_cmd, td_offset,
3376 size, td_tag);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003377
3378 tx_desc++;
3379 i++;
Anjali Singhai58044742015-09-25 18:26:13 -07003380 desc_count++;
3381
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003382 if (i == tx_ring->count) {
3383 tx_desc = I40E_TX_DESC(tx_ring, 0);
3384 i = 0;
3385 }
3386
Alexander Duycka5e9c572013-09-28 06:00:27 +00003387 size = skb_frag_size(frag);
3388 data_len -= size;
3389
3390 dma = skb_frag_dma_map(tx_ring->dev, frag, 0, size,
3391 DMA_TO_DEVICE);
3392
3393 tx_bi = &tx_ring->tx_bi[i];
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003394 }
3395
Alexander Duyck1dc8b532016-10-11 15:26:54 -07003396 netdev_tx_sent_queue(txring_txq(tx_ring), first->bytecount);
Alexander Duycka5e9c572013-09-28 06:00:27 +00003397
3398 i++;
3399 if (i == tx_ring->count)
3400 i = 0;
3401
3402 tx_ring->next_to_use = i;
3403
Eric Dumazet4567dc12014-10-07 13:30:23 -07003404 i40e_maybe_stop_tx(tx_ring, DESC_NEEDED);
Anjali Singhai58044742015-09-25 18:26:13 -07003405
Alexander Duyck1dc8b532016-10-11 15:26:54 -07003406 /* write last descriptor with EOP bit */
3407 td_cmd |= I40E_TX_DESC_CMD_EOP;
3408
Jacob Kellera5340d92017-08-29 05:32:42 -04003409 /* We OR these values together to check both against 4 (WB_STRIDE)
3410 * below. This is safe since we don't re-use desc_count afterwards.
Alexander Duyck1dc8b532016-10-11 15:26:54 -07003411 */
3412 desc_count |= ++tx_ring->packet_stride;
3413
Jacob Kellera5340d92017-08-29 05:32:42 -04003414 if (desc_count >= WB_STRIDE) {
Alexander Duyck1dc8b532016-10-11 15:26:54 -07003415 /* write last descriptor with RS bit set */
3416 td_cmd |= I40E_TX_DESC_CMD_RS;
Anjali Singhai58044742015-09-25 18:26:13 -07003417 tx_ring->packet_stride = 0;
Anjali Singhai58044742015-09-25 18:26:13 -07003418 }
Anjali Singhai58044742015-09-25 18:26:13 -07003419
3420 tx_desc->cmd_type_offset_bsz =
Alexander Duyck1dc8b532016-10-11 15:26:54 -07003421 build_ctob(td_cmd, td_offset, size, td_tag);
3422
3423 /* Force memory writes to complete before letting h/w know there
3424 * are new descriptors to fetch.
3425 *
3426 * We also use this memory barrier to make certain all of the
3427 * status bits have been updated before next_to_watch is written.
3428 */
3429 wmb();
3430
3431 /* set next_to_watch value indicating a packet is present */
3432 first->next_to_watch = tx_desc;
Anjali Singhai58044742015-09-25 18:26:13 -07003433
Alexander Duycka5e9c572013-09-28 06:00:27 +00003434 /* notify HW of packet */
Jacob Kellera5340d92017-08-29 05:32:42 -04003435 if (netif_xmit_stopped(txring_txq(tx_ring)) || !skb->xmit_more) {
Anjali Singhai58044742015-09-25 18:26:13 -07003436 writel(i, tx_ring->tail);
Alexander Duyck1dc8b532016-10-11 15:26:54 -07003437
3438 /* we need this if more than one processor can write to our tail
3439 * at a time, it synchronizes IO on IA64/Altix systems
3440 */
3441 mmiowb();
Anjali Singhai58044742015-09-25 18:26:13 -07003442 }
Alexander Duyck1dc8b532016-10-11 15:26:54 -07003443
Jacob Keller69077572017-05-03 10:28:54 -07003444 return 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003445
3446dma_error:
Alexander Duycka5e9c572013-09-28 06:00:27 +00003447 dev_info(tx_ring->dev, "TX DMA map failed\n");
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003448
3449 /* clear dma mappings for failed tx_bi map */
3450 for (;;) {
3451 tx_bi = &tx_ring->tx_bi[i];
Alexander Duycka5e9c572013-09-28 06:00:27 +00003452 i40e_unmap_and_free_tx_resource(tx_ring, tx_bi);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003453 if (tx_bi == first)
3454 break;
3455 if (i == 0)
3456 i = tx_ring->count;
3457 i--;
3458 }
3459
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003460 tx_ring->next_to_use = i;
Jacob Keller69077572017-05-03 10:28:54 -07003461
3462 return -1;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003463}
3464
3465/**
Björn Töpel74608d12017-05-24 07:55:35 +02003466 * i40e_xmit_xdp_ring - transmits an XDP buffer to an XDP Tx ring
3467 * @xdp: data to transmit
3468 * @xdp_ring: XDP Tx ring
3469 **/
Jesper Dangaard Brouer44fa2db2018-04-17 16:46:37 +02003470static int i40e_xmit_xdp_ring(struct xdp_frame *xdpf,
Björn Töpel74608d12017-05-24 07:55:35 +02003471 struct i40e_ring *xdp_ring)
3472{
Björn Töpel74608d12017-05-24 07:55:35 +02003473 u16 i = xdp_ring->next_to_use;
3474 struct i40e_tx_buffer *tx_bi;
3475 struct i40e_tx_desc *tx_desc;
Jesper Dangaard Brouer44fa2db2018-04-17 16:46:37 +02003476 u32 size = xdpf->len;
Björn Töpel74608d12017-05-24 07:55:35 +02003477 dma_addr_t dma;
3478
3479 if (!unlikely(I40E_DESC_UNUSED(xdp_ring))) {
3480 xdp_ring->tx_stats.tx_busy++;
3481 return I40E_XDP_CONSUMED;
3482 }
3483
Jesper Dangaard Brouerb411ef12018-04-17 16:46:02 +02003484 dma = dma_map_single(xdp_ring->dev, xdpf->data, size, DMA_TO_DEVICE);
Björn Töpel74608d12017-05-24 07:55:35 +02003485 if (dma_mapping_error(xdp_ring->dev, dma))
3486 return I40E_XDP_CONSUMED;
3487
3488 tx_bi = &xdp_ring->tx_bi[i];
3489 tx_bi->bytecount = size;
3490 tx_bi->gso_segs = 1;
Jesper Dangaard Brouerb411ef12018-04-17 16:46:02 +02003491 tx_bi->xdpf = xdpf;
Björn Töpel74608d12017-05-24 07:55:35 +02003492
3493 /* record length, and DMA address */
3494 dma_unmap_len_set(tx_bi, len, size);
3495 dma_unmap_addr_set(tx_bi, dma, dma);
3496
3497 tx_desc = I40E_TX_DESC(xdp_ring, i);
3498 tx_desc->buffer_addr = cpu_to_le64(dma);
3499 tx_desc->cmd_type_offset_bsz = build_ctob(I40E_TX_DESC_CMD_ICRC
3500 | I40E_TXD_CMD,
3501 0, size, 0);
3502
3503 /* Make certain all of the status bits have been updated
3504 * before next_to_watch is written.
3505 */
3506 smp_wmb();
3507
3508 i++;
3509 if (i == xdp_ring->count)
3510 i = 0;
3511
3512 tx_bi->next_to_watch = tx_desc;
3513 xdp_ring->next_to_use = i;
3514
3515 return I40E_XDP_TX;
3516}
3517
3518/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003519 * i40e_xmit_frame_ring - Sends buffer on Tx ring
3520 * @skb: send buffer
3521 * @tx_ring: ring to send buffer on
3522 *
3523 * Returns NETDEV_TX_OK if sent, else an error code
3524 **/
3525static netdev_tx_t i40e_xmit_frame_ring(struct sk_buff *skb,
3526 struct i40e_ring *tx_ring)
3527{
3528 u64 cd_type_cmd_tso_mss = I40E_TX_DESC_DTYPE_CONTEXT;
3529 u32 cd_tunneling = 0, cd_l2tag2 = 0;
3530 struct i40e_tx_buffer *first;
3531 u32 td_offset = 0;
3532 u32 tx_flags = 0;
3533 __be16 protocol;
3534 u32 td_cmd = 0;
3535 u8 hdr_len = 0;
Alexander Duyck4ec441d2016-02-17 11:02:43 -08003536 int tso, count;
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00003537 int tsyn;
Jesse Brandeburg6995b362015-08-28 17:55:54 -04003538
Jesse Brandeburgb74118f2015-10-26 19:44:30 -04003539 /* prefetch the data, we'll need it later */
3540 prefetch(skb->data);
3541
Scott Petersoned0980c2017-04-13 04:45:44 -04003542 i40e_trace(xmit_frame_ring, skb, tx_ring);
3543
Alexander Duyck4ec441d2016-02-17 11:02:43 -08003544 count = i40e_xmit_descriptor_count(skb);
Alexander Duyck2d374902016-02-17 11:02:50 -08003545 if (i40e_chk_linearize(skb, count)) {
Alexander Duyck52ea3e82016-11-28 16:05:59 -08003546 if (__skb_linearize(skb)) {
3547 dev_kfree_skb_any(skb);
3548 return NETDEV_TX_OK;
3549 }
Alexander Duyck5c4654d2016-02-19 12:17:08 -08003550 count = i40e_txd_use_count(skb->len);
Alexander Duyck2d374902016-02-17 11:02:50 -08003551 tx_ring->tx_stats.tx_linearize++;
3552 }
Alexander Duyck4ec441d2016-02-17 11:02:43 -08003553
3554 /* need: 1 descriptor per page * PAGE_SIZE/I40E_MAX_DATA_PER_TXD,
3555 * + 1 desc for skb_head_len/I40E_MAX_DATA_PER_TXD,
3556 * + 4 desc gap to avoid the cache line where head is,
3557 * + 1 desc for context descriptor,
3558 * otherwise try next time
3559 */
3560 if (i40e_maybe_stop_tx(tx_ring, count + 4 + 1)) {
3561 tx_ring->tx_stats.tx_busy++;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003562 return NETDEV_TX_BUSY;
Alexander Duyck4ec441d2016-02-17 11:02:43 -08003563 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003564
Alexander Duyck52ea3e82016-11-28 16:05:59 -08003565 /* record the location of the first descriptor for this packet */
3566 first = &tx_ring->tx_bi[tx_ring->next_to_use];
3567 first->skb = skb;
3568 first->bytecount = skb->len;
3569 first->gso_segs = 1;
3570
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003571 /* prepare the xmit flags */
3572 if (i40e_tx_prepare_vlan_flags(skb, tx_ring, &tx_flags))
3573 goto out_drop;
3574
3575 /* obtain protocol of skb */
Vlad Yasevich3d34dd02014-08-25 10:34:52 -04003576 protocol = vlan_get_protocol(skb);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003577
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003578 /* setup IPv4/IPv6 offloads */
Jesse Brandeburg0e2fe46c2013-11-28 06:39:29 +00003579 if (protocol == htons(ETH_P_IP))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003580 tx_flags |= I40E_TX_FLAGS_IPV4;
Jesse Brandeburg0e2fe46c2013-11-28 06:39:29 +00003581 else if (protocol == htons(ETH_P_IPV6))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003582 tx_flags |= I40E_TX_FLAGS_IPV6;
3583
Alexander Duyck52ea3e82016-11-28 16:05:59 -08003584 tso = i40e_tso(first, &hdr_len, &cd_type_cmd_tso_mss);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003585
3586 if (tso < 0)
3587 goto out_drop;
3588 else if (tso)
3589 tx_flags |= I40E_TX_FLAGS_TSO;
3590
Alexander Duyck3bc67972016-02-17 11:02:56 -08003591 /* Always offload the checksum, since it's in the data descriptor */
3592 tso = i40e_tx_enable_csum(skb, &tx_flags, &td_cmd, &td_offset,
3593 tx_ring, &cd_tunneling);
3594 if (tso < 0)
3595 goto out_drop;
3596
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00003597 tsyn = i40e_tsyn(tx_ring, skb, tx_flags, &cd_type_cmd_tso_mss);
3598
3599 if (tsyn)
3600 tx_flags |= I40E_TX_FLAGS_TSYN;
3601
Jakub Kicinski259afec2014-03-15 14:55:37 +00003602 skb_tx_timestamp(skb);
3603
Alexander Duyckb1941302013-09-28 06:00:32 +00003604 /* always enable CRC insertion offload */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003605 td_cmd |= I40E_TX_DESC_CMD_ICRC;
3606
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003607 i40e_create_tx_ctx(tx_ring, cd_type_cmd_tso_mss,
3608 cd_tunneling, cd_l2tag2);
3609
3610 /* Add Flow Director ATR if it's enabled.
3611 *
3612 * NOTE: this must always be directly before the data descriptor.
3613 */
Alexander Duyck6b037cd2016-01-24 21:17:36 -08003614 i40e_atr(tx_ring, skb, tx_flags);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003615
Jacob Keller69077572017-05-03 10:28:54 -07003616 if (i40e_tx_map(tx_ring, skb, first, tx_flags, hdr_len,
3617 td_cmd, td_offset))
3618 goto cleanup_tx_tstamp;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003619
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003620 return NETDEV_TX_OK;
3621
3622out_drop:
Scott Petersoned0980c2017-04-13 04:45:44 -04003623 i40e_trace(xmit_frame_ring_drop, first->skb, tx_ring);
Alexander Duyck52ea3e82016-11-28 16:05:59 -08003624 dev_kfree_skb_any(first->skb);
3625 first->skb = NULL;
Jacob Keller69077572017-05-03 10:28:54 -07003626cleanup_tx_tstamp:
3627 if (unlikely(tx_flags & I40E_TX_FLAGS_TSYN)) {
3628 struct i40e_pf *pf = i40e_netdev_to_pf(tx_ring->netdev);
3629
3630 dev_kfree_skb_any(pf->ptp_tx_skb);
3631 pf->ptp_tx_skb = NULL;
3632 clear_bit_unlock(__I40E_PTP_TX_IN_PROGRESS, pf->state);
3633 }
3634
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003635 return NETDEV_TX_OK;
3636}
3637
3638/**
3639 * i40e_lan_xmit_frame - Selects the correct VSI and Tx queue to send buffer
3640 * @skb: send buffer
3641 * @netdev: network interface device structure
3642 *
3643 * Returns NETDEV_TX_OK if sent, else an error code
3644 **/
3645netdev_tx_t i40e_lan_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
3646{
3647 struct i40e_netdev_priv *np = netdev_priv(netdev);
3648 struct i40e_vsi *vsi = np->vsi;
Alexander Duyck9f65e152013-09-28 06:00:58 +00003649 struct i40e_ring *tx_ring = vsi->tx_rings[skb->queue_mapping];
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003650
3651 /* hardware can't handle really short frames, hardware padding works
3652 * beyond this point
3653 */
Alexander Duycka94d9e22014-12-03 08:17:39 -08003654 if (skb_put_padto(skb, I40E_MIN_TX_LEN))
3655 return NETDEV_TX_OK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003656
3657 return i40e_xmit_frame_ring(skb, tx_ring);
3658}
Björn Töpeld9314c472018-03-22 16:14:34 +01003659
3660/**
3661 * i40e_xdp_xmit - Implements ndo_xdp_xmit
3662 * @dev: netdev
3663 * @xdp: XDP buffer
3664 *
3665 * Returns Zero if sent, else an error code
3666 **/
Jesper Dangaard Brouer44fa2db2018-04-17 16:46:37 +02003667int i40e_xdp_xmit(struct net_device *dev, struct xdp_frame *xdpf)
Björn Töpeld9314c472018-03-22 16:14:34 +01003668{
3669 struct i40e_netdev_priv *np = netdev_priv(dev);
3670 unsigned int queue_index = smp_processor_id();
3671 struct i40e_vsi *vsi = np->vsi;
3672 int err;
3673
3674 if (test_bit(__I40E_VSI_DOWN, vsi->state))
3675 return -ENETDOWN;
3676
3677 if (!i40e_enabled_xdp_vsi(vsi) || queue_index >= vsi->num_queue_pairs)
3678 return -ENXIO;
3679
Jesper Dangaard Brouer44fa2db2018-04-17 16:46:37 +02003680 err = i40e_xmit_xdp_ring(xdpf, vsi->xdp_rings[queue_index]);
Björn Töpeld9314c472018-03-22 16:14:34 +01003681 if (err != I40E_XDP_TX)
3682 return -ENOSPC;
3683
3684 return 0;
3685}
3686
3687/**
3688 * i40e_xdp_flush - Implements ndo_xdp_flush
3689 * @dev: netdev
3690 **/
3691void i40e_xdp_flush(struct net_device *dev)
3692{
3693 struct i40e_netdev_priv *np = netdev_priv(dev);
3694 unsigned int queue_index = smp_processor_id();
3695 struct i40e_vsi *vsi = np->vsi;
3696
3697 if (test_bit(__I40E_VSI_DOWN, vsi->state))
3698 return;
3699
3700 if (!i40e_enabled_xdp_vsi(vsi) || queue_index >= vsi->num_queue_pairs)
3701 return;
3702
3703 i40e_xdp_ring_update_tail(vsi->xdp_rings[queue_index]);
3704}