blob: 56674df31275103ed9278a9b93fc3ef1039d0c74 [file] [log] [blame]
Ben Gamari20172632009-02-17 20:08:50 -05001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Keith Packard <keithp@keithp.com>
26 *
27 */
28
Chris Wilsonf3cd4742009-10-13 22:20:20 +010029#include <linux/debugfs.h>
Chris Wilson6d2b88852013-08-07 18:30:54 +010030#include <linux/list_sort.h>
Simon Farnsworth4e5359c2010-09-01 17:47:52 +010031#include "intel_drv.h"
Ben Gamari20172632009-02-17 20:08:50 -050032
David Weinehall36cdd012016-08-22 13:59:31 +030033static inline struct drm_i915_private *node_to_i915(struct drm_info_node *node)
34{
35 return to_i915(node->minor->dev);
36}
37
Chris Wilson418e3cd2017-02-06 21:36:08 +000038static __always_inline void seq_print_param(struct seq_file *m,
39 const char *name,
40 const char *type,
41 const void *x)
42{
43 if (!__builtin_strcmp(type, "bool"))
44 seq_printf(m, "i915.%s=%s\n", name, yesno(*(const bool *)x));
45 else if (!__builtin_strcmp(type, "int"))
46 seq_printf(m, "i915.%s=%d\n", name, *(const int *)x);
47 else if (!__builtin_strcmp(type, "unsigned int"))
48 seq_printf(m, "i915.%s=%u\n", name, *(const unsigned int *)x);
Chris Wilson1d6aa7a2017-02-21 16:26:19 +000049 else if (!__builtin_strcmp(type, "char *"))
50 seq_printf(m, "i915.%s=%s\n", name, *(const char **)x);
Chris Wilson418e3cd2017-02-06 21:36:08 +000051 else
52 BUILD_BUG();
53}
54
Chris Wilson70d39fe2010-08-25 16:03:34 +010055static int i915_capabilities(struct seq_file *m, void *data)
56{
David Weinehall36cdd012016-08-22 13:59:31 +030057 struct drm_i915_private *dev_priv = node_to_i915(m->private);
58 const struct intel_device_info *info = INTEL_INFO(dev_priv);
Chris Wilson70d39fe2010-08-25 16:03:34 +010059
David Weinehall36cdd012016-08-22 13:59:31 +030060 seq_printf(m, "gen: %d\n", INTEL_GEN(dev_priv));
Jani Nikula2e0d26f2016-12-01 14:49:55 +020061 seq_printf(m, "platform: %s\n", intel_platform_name(info->platform));
David Weinehall36cdd012016-08-22 13:59:31 +030062 seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev_priv));
Chris Wilson418e3cd2017-02-06 21:36:08 +000063
Damien Lespiau79fc46d2013-04-23 16:37:17 +010064#define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
Joonas Lahtinen604db652016-10-05 13:50:16 +030065 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG);
Damien Lespiau79fc46d2013-04-23 16:37:17 +010066#undef PRINT_FLAG
Chris Wilson70d39fe2010-08-25 16:03:34 +010067
Chris Wilson418e3cd2017-02-06 21:36:08 +000068 kernel_param_lock(THIS_MODULE);
69#define PRINT_PARAM(T, x) seq_print_param(m, #x, #T, &i915.x);
70 I915_PARAMS_FOR_EACH(PRINT_PARAM);
71#undef PRINT_PARAM
72 kernel_param_unlock(THIS_MODULE);
73
Chris Wilson70d39fe2010-08-25 16:03:34 +010074 return 0;
75}
Ben Gamari433e12f2009-02-17 20:08:51 -050076
Imre Deaka7363de2016-05-12 16:18:52 +030077static char get_active_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +000078{
Chris Wilson573adb32016-08-04 16:32:39 +010079 return i915_gem_object_is_active(obj) ? '*' : ' ';
Chris Wilsona6172a82009-02-11 14:26:38 +000080}
81
Imre Deaka7363de2016-05-12 16:18:52 +030082static char get_pin_flag(struct drm_i915_gem_object *obj)
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +010083{
84 return obj->pin_display ? 'p' : ' ';
85}
86
Imre Deaka7363de2016-05-12 16:18:52 +030087static char get_tiling_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +000088{
Chris Wilson3e510a82016-08-05 10:14:23 +010089 switch (i915_gem_object_get_tiling(obj)) {
Akshay Joshi0206e352011-08-16 15:34:10 -040090 default:
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +010091 case I915_TILING_NONE: return ' ';
92 case I915_TILING_X: return 'X';
93 case I915_TILING_Y: return 'Y';
Akshay Joshi0206e352011-08-16 15:34:10 -040094 }
Chris Wilsona6172a82009-02-11 14:26:38 +000095}
96
Imre Deaka7363de2016-05-12 16:18:52 +030097static char get_global_flag(struct drm_i915_gem_object *obj)
Ben Widawsky1d693bc2013-07-31 17:00:00 -070098{
Chris Wilson275f0392016-10-24 13:42:14 +010099 return !list_empty(&obj->userfault_link) ? 'g' : ' ';
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100100}
101
Imre Deaka7363de2016-05-12 16:18:52 +0300102static char get_pin_mapped_flag(struct drm_i915_gem_object *obj)
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100103{
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100104 return obj->mm.mapping ? 'M' : ' ';
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700105}
106
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100107static u64 i915_gem_obj_total_ggtt_size(struct drm_i915_gem_object *obj)
108{
109 u64 size = 0;
110 struct i915_vma *vma;
111
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000112 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilson3272db52016-08-04 16:32:32 +0100113 if (i915_vma_is_ggtt(vma) && drm_mm_node_allocated(&vma->node))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100114 size += vma->node.size;
115 }
116
117 return size;
118}
119
Chris Wilson37811fc2010-08-25 22:45:57 +0100120static void
121describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
122{
Chris Wilsonb4716182015-04-27 13:41:17 +0100123 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000124 struct intel_engine_cs *engine;
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700125 struct i915_vma *vma;
Chris Wilsonfaf5bf02016-08-04 16:32:37 +0100126 unsigned int frontbuffer_bits;
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800127 int pin_count = 0;
128
Chris Wilson188c1ab2016-04-03 14:14:20 +0100129 lockdep_assert_held(&obj->base.dev->struct_mutex);
130
Chris Wilsond07f0e52016-10-28 13:58:44 +0100131 seq_printf(m, "%pK: %c%c%c%c%c %8zdKiB %02x %02x %s%s%s",
Chris Wilson37811fc2010-08-25 22:45:57 +0100132 &obj->base,
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100133 get_active_flag(obj),
Chris Wilson37811fc2010-08-25 22:45:57 +0100134 get_pin_flag(obj),
135 get_tiling_flag(obj),
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700136 get_global_flag(obj),
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100137 get_pin_mapped_flag(obj),
Eric Anholta05a5862011-12-20 08:54:15 -0800138 obj->base.size / 1024,
Chris Wilson37811fc2010-08-25 22:45:57 +0100139 obj->base.read_domains,
Chris Wilsond07f0e52016-10-28 13:58:44 +0100140 obj->base.write_domain,
David Weinehall36cdd012016-08-22 13:59:31 +0300141 i915_cache_level_str(dev_priv, obj->cache_level),
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100142 obj->mm.dirty ? " dirty" : "",
143 obj->mm.madv == I915_MADV_DONTNEED ? " purgeable" : "");
Chris Wilson37811fc2010-08-25 22:45:57 +0100144 if (obj->base.name)
145 seq_printf(m, " (name: %d)", obj->base.name);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000146 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilson20dfbde2016-08-04 16:32:30 +0100147 if (i915_vma_is_pinned(vma))
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800148 pin_count++;
Dan Carpenterba0635ff2015-02-25 16:17:48 +0300149 }
150 seq_printf(m, " (pinned x %d)", pin_count);
Chris Wilsoncc98b412013-08-09 12:25:09 +0100151 if (obj->pin_display)
152 seq_printf(m, " (display)");
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000153 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilson15717de2016-08-04 07:52:26 +0100154 if (!drm_mm_node_allocated(&vma->node))
155 continue;
156
Tvrtko Ursulin8d2fdc32015-05-27 10:52:32 +0100157 seq_printf(m, " (%sgtt offset: %08llx, size: %08llx",
Chris Wilson3272db52016-08-04 16:32:32 +0100158 i915_vma_is_ggtt(vma) ? "g" : "pp",
Tvrtko Ursulin8d2fdc32015-05-27 10:52:32 +0100159 vma->node.start, vma->node.size);
Chris Wilson21976852017-01-12 11:21:08 +0000160 if (i915_vma_is_ggtt(vma)) {
161 switch (vma->ggtt_view.type) {
162 case I915_GGTT_VIEW_NORMAL:
163 seq_puts(m, ", normal");
164 break;
165
166 case I915_GGTT_VIEW_PARTIAL:
167 seq_printf(m, ", partial [%08llx+%x]",
Chris Wilson8bab11932017-01-14 00:28:25 +0000168 vma->ggtt_view.partial.offset << PAGE_SHIFT,
169 vma->ggtt_view.partial.size << PAGE_SHIFT);
Chris Wilson21976852017-01-12 11:21:08 +0000170 break;
171
172 case I915_GGTT_VIEW_ROTATED:
173 seq_printf(m, ", rotated [(%ux%u, stride=%u, offset=%u), (%ux%u, stride=%u, offset=%u)]",
Chris Wilson8bab11932017-01-14 00:28:25 +0000174 vma->ggtt_view.rotated.plane[0].width,
175 vma->ggtt_view.rotated.plane[0].height,
176 vma->ggtt_view.rotated.plane[0].stride,
177 vma->ggtt_view.rotated.plane[0].offset,
178 vma->ggtt_view.rotated.plane[1].width,
179 vma->ggtt_view.rotated.plane[1].height,
180 vma->ggtt_view.rotated.plane[1].stride,
181 vma->ggtt_view.rotated.plane[1].offset);
Chris Wilson21976852017-01-12 11:21:08 +0000182 break;
183
184 default:
185 MISSING_CASE(vma->ggtt_view.type);
186 break;
187 }
188 }
Chris Wilson49ef5292016-08-18 17:17:00 +0100189 if (vma->fence)
190 seq_printf(m, " , fence: %d%s",
191 vma->fence->id,
192 i915_gem_active_isset(&vma->last_fence) ? "*" : "");
Chris Wilson596c5922016-02-26 11:03:20 +0000193 seq_puts(m, ")");
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700194 }
Chris Wilsonc1ad11f2012-11-15 11:32:21 +0000195 if (obj->stolen)
Thierry Reding440fd522015-01-23 09:05:06 +0100196 seq_printf(m, " (stolen: %08llx)", obj->stolen->start);
Chris Wilson27c01aa2016-08-04 07:52:30 +0100197
Chris Wilsond07f0e52016-10-28 13:58:44 +0100198 engine = i915_gem_object_last_write_engine(obj);
Chris Wilson27c01aa2016-08-04 07:52:30 +0100199 if (engine)
200 seq_printf(m, " (%s)", engine->name);
201
Chris Wilsonfaf5bf02016-08-04 16:32:37 +0100202 frontbuffer_bits = atomic_read(&obj->frontbuffer_bits);
203 if (frontbuffer_bits)
204 seq_printf(m, " (frontbuffer: 0x%03x)", frontbuffer_bits);
Chris Wilson37811fc2010-08-25 22:45:57 +0100205}
206
Chris Wilson6d2b88852013-08-07 18:30:54 +0100207static int obj_rank_by_stolen(void *priv,
208 struct list_head *A, struct list_head *B)
209{
210 struct drm_i915_gem_object *a =
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200211 container_of(A, struct drm_i915_gem_object, obj_exec_link);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100212 struct drm_i915_gem_object *b =
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200213 container_of(B, struct drm_i915_gem_object, obj_exec_link);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100214
Rasmus Villemoes2d05fa12015-09-28 23:08:50 +0200215 if (a->stolen->start < b->stolen->start)
216 return -1;
217 if (a->stolen->start > b->stolen->start)
218 return 1;
219 return 0;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100220}
221
222static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
223{
David Weinehall36cdd012016-08-22 13:59:31 +0300224 struct drm_i915_private *dev_priv = node_to_i915(m->private);
225 struct drm_device *dev = &dev_priv->drm;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100226 struct drm_i915_gem_object *obj;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300227 u64 total_obj_size, total_gtt_size;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100228 LIST_HEAD(stolen);
229 int count, ret;
230
231 ret = mutex_lock_interruptible(&dev->struct_mutex);
232 if (ret)
233 return ret;
234
235 total_obj_size = total_gtt_size = count = 0;
Joonas Lahtinen56cea322016-11-02 12:16:04 +0200236 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_link) {
Chris Wilson6d2b88852013-08-07 18:30:54 +0100237 if (obj->stolen == NULL)
238 continue;
239
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200240 list_add(&obj->obj_exec_link, &stolen);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100241
242 total_obj_size += obj->base.size;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100243 total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100244 count++;
245 }
Joonas Lahtinen56cea322016-11-02 12:16:04 +0200246 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_link) {
Chris Wilson6d2b88852013-08-07 18:30:54 +0100247 if (obj->stolen == NULL)
248 continue;
249
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200250 list_add(&obj->obj_exec_link, &stolen);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100251
252 total_obj_size += obj->base.size;
253 count++;
254 }
255 list_sort(NULL, &stolen, obj_rank_by_stolen);
256 seq_puts(m, "Stolen:\n");
257 while (!list_empty(&stolen)) {
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200258 obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100259 seq_puts(m, " ");
260 describe_obj(m, obj);
261 seq_putc(m, '\n');
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200262 list_del_init(&obj->obj_exec_link);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100263 }
264 mutex_unlock(&dev->struct_mutex);
265
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300266 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
Chris Wilson6d2b88852013-08-07 18:30:54 +0100267 count, total_obj_size, total_gtt_size);
268 return 0;
269}
270
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100271struct file_stats {
Chris Wilson6313c202014-03-19 13:45:45 +0000272 struct drm_i915_file_private *file_priv;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300273 unsigned long count;
274 u64 total, unbound;
275 u64 global, shared;
276 u64 active, inactive;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100277};
278
279static int per_file_stats(int id, void *ptr, void *data)
280{
281 struct drm_i915_gem_object *obj = ptr;
282 struct file_stats *stats = data;
Chris Wilson6313c202014-03-19 13:45:45 +0000283 struct i915_vma *vma;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100284
285 stats->count++;
286 stats->total += obj->base.size;
Chris Wilson15717de2016-08-04 07:52:26 +0100287 if (!obj->bind_count)
288 stats->unbound += obj->base.size;
Chris Wilsonc67a17e2014-03-19 13:45:46 +0000289 if (obj->base.name || obj->base.dma_buf)
290 stats->shared += obj->base.size;
291
Chris Wilson894eeec2016-08-04 07:52:20 +0100292 list_for_each_entry(vma, &obj->vma_list, obj_link) {
293 if (!drm_mm_node_allocated(&vma->node))
294 continue;
Chris Wilson6313c202014-03-19 13:45:45 +0000295
Chris Wilson3272db52016-08-04 16:32:32 +0100296 if (i915_vma_is_ggtt(vma)) {
Chris Wilson894eeec2016-08-04 07:52:20 +0100297 stats->global += vma->node.size;
298 } else {
299 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vma->vm);
Chris Wilson6313c202014-03-19 13:45:45 +0000300
Chris Wilson2bfa9962016-08-04 07:52:25 +0100301 if (ppgtt->base.file != stats->file_priv)
Chris Wilson6313c202014-03-19 13:45:45 +0000302 continue;
Chris Wilson6313c202014-03-19 13:45:45 +0000303 }
Chris Wilson894eeec2016-08-04 07:52:20 +0100304
Chris Wilsonb0decaf2016-08-04 07:52:44 +0100305 if (i915_vma_is_active(vma))
Chris Wilson894eeec2016-08-04 07:52:20 +0100306 stats->active += vma->node.size;
307 else
308 stats->inactive += vma->node.size;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100309 }
310
311 return 0;
312}
313
Chris Wilsonb0da1b72015-04-07 16:20:40 +0100314#define print_file_stats(m, name, stats) do { \
315 if (stats.count) \
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300316 seq_printf(m, "%s: %lu objects, %llu bytes (%llu active, %llu inactive, %llu global, %llu shared, %llu unbound)\n", \
Chris Wilsonb0da1b72015-04-07 16:20:40 +0100317 name, \
318 stats.count, \
319 stats.total, \
320 stats.active, \
321 stats.inactive, \
322 stats.global, \
323 stats.shared, \
324 stats.unbound); \
325} while (0)
Brad Volkin493018d2014-12-11 12:13:08 -0800326
327static void print_batch_pool_stats(struct seq_file *m,
328 struct drm_i915_private *dev_priv)
329{
330 struct drm_i915_gem_object *obj;
331 struct file_stats stats;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000332 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +0530333 enum intel_engine_id id;
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000334 int j;
Brad Volkin493018d2014-12-11 12:13:08 -0800335
336 memset(&stats, 0, sizeof(stats));
337
Akash Goel3b3f1652016-10-13 22:44:48 +0530338 for_each_engine(engine, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000339 for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
Chris Wilson8d9d5742015-04-07 16:20:38 +0100340 list_for_each_entry(obj,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000341 &engine->batch_pool.cache_list[j],
Chris Wilson8d9d5742015-04-07 16:20:38 +0100342 batch_pool_link)
343 per_file_stats(0, obj, &stats);
344 }
Chris Wilson06fbca72015-04-07 16:20:36 +0100345 }
Brad Volkin493018d2014-12-11 12:13:08 -0800346
Chris Wilsonb0da1b72015-04-07 16:20:40 +0100347 print_file_stats(m, "[k]batch pool", stats);
Brad Volkin493018d2014-12-11 12:13:08 -0800348}
349
Chris Wilson15da9562016-05-24 14:53:43 +0100350static int per_file_ctx_stats(int id, void *ptr, void *data)
351{
352 struct i915_gem_context *ctx = ptr;
353 int n;
354
355 for (n = 0; n < ARRAY_SIZE(ctx->engine); n++) {
356 if (ctx->engine[n].state)
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100357 per_file_stats(0, ctx->engine[n].state->obj, data);
Chris Wilsondca33ec2016-08-02 22:50:20 +0100358 if (ctx->engine[n].ring)
Chris Wilson57e88532016-08-15 10:48:57 +0100359 per_file_stats(0, ctx->engine[n].ring->vma->obj, data);
Chris Wilson15da9562016-05-24 14:53:43 +0100360 }
361
362 return 0;
363}
364
365static void print_context_stats(struct seq_file *m,
366 struct drm_i915_private *dev_priv)
367{
David Weinehall36cdd012016-08-22 13:59:31 +0300368 struct drm_device *dev = &dev_priv->drm;
Chris Wilson15da9562016-05-24 14:53:43 +0100369 struct file_stats stats;
370 struct drm_file *file;
371
372 memset(&stats, 0, sizeof(stats));
373
David Weinehall36cdd012016-08-22 13:59:31 +0300374 mutex_lock(&dev->struct_mutex);
Chris Wilson15da9562016-05-24 14:53:43 +0100375 if (dev_priv->kernel_context)
376 per_file_ctx_stats(0, dev_priv->kernel_context, &stats);
377
David Weinehall36cdd012016-08-22 13:59:31 +0300378 list_for_each_entry(file, &dev->filelist, lhead) {
Chris Wilson15da9562016-05-24 14:53:43 +0100379 struct drm_i915_file_private *fpriv = file->driver_priv;
380 idr_for_each(&fpriv->context_idr, per_file_ctx_stats, &stats);
381 }
David Weinehall36cdd012016-08-22 13:59:31 +0300382 mutex_unlock(&dev->struct_mutex);
Chris Wilson15da9562016-05-24 14:53:43 +0100383
384 print_file_stats(m, "[k]contexts", stats);
385}
386
David Weinehall36cdd012016-08-22 13:59:31 +0300387static int i915_gem_object_info(struct seq_file *m, void *data)
Chris Wilson73aa8082010-09-30 11:46:12 +0100388{
David Weinehall36cdd012016-08-22 13:59:31 +0300389 struct drm_i915_private *dev_priv = node_to_i915(m->private);
390 struct drm_device *dev = &dev_priv->drm;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300391 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100392 u32 count, mapped_count, purgeable_count, dpy_count;
393 u64 size, mapped_size, purgeable_size, dpy_size;
Chris Wilson6299f992010-11-24 12:23:44 +0000394 struct drm_i915_gem_object *obj;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100395 struct drm_file *file;
Chris Wilson73aa8082010-09-30 11:46:12 +0100396 int ret;
397
398 ret = mutex_lock_interruptible(&dev->struct_mutex);
399 if (ret)
400 return ret;
401
Chris Wilson3ef7f222016-10-18 13:02:48 +0100402 seq_printf(m, "%u objects, %llu bytes\n",
Chris Wilson6299f992010-11-24 12:23:44 +0000403 dev_priv->mm.object_count,
404 dev_priv->mm.object_memory);
405
Chris Wilson1544c422016-08-15 13:18:16 +0100406 size = count = 0;
407 mapped_size = mapped_count = 0;
408 purgeable_size = purgeable_count = 0;
Joonas Lahtinen56cea322016-11-02 12:16:04 +0200409 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_link) {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100410 size += obj->base.size;
411 ++count;
Chris Wilson6c085a72012-08-20 11:40:46 +0200412
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100413 if (obj->mm.madv == I915_MADV_DONTNEED) {
Chris Wilsonb7abb712012-08-20 11:33:30 +0200414 purgeable_size += obj->base.size;
415 ++purgeable_count;
416 }
Chris Wilson2bd160a2016-08-15 10:48:45 +0100417
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100418 if (obj->mm.mapping) {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100419 mapped_count++;
420 mapped_size += obj->base.size;
Tvrtko Ursulinbe19b102016-04-15 11:34:53 +0100421 }
Chris Wilson6299f992010-11-24 12:23:44 +0000422 }
Chris Wilson2bd160a2016-08-15 10:48:45 +0100423 seq_printf(m, "%u unbound objects, %llu bytes\n", count, size);
424
425 size = count = dpy_size = dpy_count = 0;
Joonas Lahtinen56cea322016-11-02 12:16:04 +0200426 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_link) {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100427 size += obj->base.size;
428 ++count;
429
430 if (obj->pin_display) {
431 dpy_size += obj->base.size;
432 ++dpy_count;
433 }
434
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100435 if (obj->mm.madv == I915_MADV_DONTNEED) {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100436 purgeable_size += obj->base.size;
437 ++purgeable_count;
438 }
439
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100440 if (obj->mm.mapping) {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100441 mapped_count++;
442 mapped_size += obj->base.size;
443 }
444 }
445 seq_printf(m, "%u bound objects, %llu bytes\n",
446 count, size);
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300447 seq_printf(m, "%u purgeable objects, %llu bytes\n",
Chris Wilsonb7abb712012-08-20 11:33:30 +0200448 purgeable_count, purgeable_size);
Chris Wilson2bd160a2016-08-15 10:48:45 +0100449 seq_printf(m, "%u mapped objects, %llu bytes\n",
450 mapped_count, mapped_size);
451 seq_printf(m, "%u display objects (pinned), %llu bytes\n",
452 dpy_count, dpy_size);
Chris Wilson6299f992010-11-24 12:23:44 +0000453
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300454 seq_printf(m, "%llu [%llu] gtt total\n",
Chris Wilson381b9432017-02-15 08:43:54 +0000455 ggtt->base.total, ggtt->mappable_end);
Chris Wilson73aa8082010-09-30 11:46:12 +0100456
Damien Lespiau267f0c92013-06-24 22:59:48 +0100457 seq_putc(m, '\n');
Brad Volkin493018d2014-12-11 12:13:08 -0800458 print_batch_pool_stats(m, dev_priv);
Daniel Vetter1d2ac402016-04-26 19:29:41 +0200459 mutex_unlock(&dev->struct_mutex);
460
461 mutex_lock(&dev->filelist_mutex);
Chris Wilson15da9562016-05-24 14:53:43 +0100462 print_context_stats(m, dev_priv);
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100463 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
464 struct file_stats stats;
Chris Wilsonc84455b2016-08-15 10:49:08 +0100465 struct drm_i915_file_private *file_priv = file->driver_priv;
466 struct drm_i915_gem_request *request;
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900467 struct task_struct *task;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100468
469 memset(&stats, 0, sizeof(stats));
Chris Wilson6313c202014-03-19 13:45:45 +0000470 stats.file_priv = file->driver_priv;
Chris Wilson5b5ffff2014-06-17 09:56:24 +0100471 spin_lock(&file->table_lock);
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100472 idr_for_each(&file->object_idr, per_file_stats, &stats);
Chris Wilson5b5ffff2014-06-17 09:56:24 +0100473 spin_unlock(&file->table_lock);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900474 /*
475 * Although we have a valid reference on file->pid, that does
476 * not guarantee that the task_struct who called get_pid() is
477 * still alive (e.g. get_pid(current) => fork() => exit()).
478 * Therefore, we need to protect this ->comm access using RCU.
479 */
Chris Wilsonc84455b2016-08-15 10:49:08 +0100480 mutex_lock(&dev->struct_mutex);
481 request = list_first_entry_or_null(&file_priv->mm.request_list,
482 struct drm_i915_gem_request,
Chris Wilsonc8659ef2017-03-02 12:25:25 +0000483 client_link);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900484 rcu_read_lock();
Chris Wilsonc84455b2016-08-15 10:49:08 +0100485 task = pid_task(request && request->ctx->pid ?
486 request->ctx->pid : file->pid,
487 PIDTYPE_PID);
Brad Volkin493018d2014-12-11 12:13:08 -0800488 print_file_stats(m, task ? task->comm : "<unknown>", stats);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900489 rcu_read_unlock();
Chris Wilsonc84455b2016-08-15 10:49:08 +0100490 mutex_unlock(&dev->struct_mutex);
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100491 }
Daniel Vetter1d2ac402016-04-26 19:29:41 +0200492 mutex_unlock(&dev->filelist_mutex);
Chris Wilson73aa8082010-09-30 11:46:12 +0100493
494 return 0;
495}
496
Damien Lespiauaee56cf2013-06-24 22:59:49 +0100497static int i915_gem_gtt_info(struct seq_file *m, void *data)
Chris Wilson08c18322011-01-10 00:00:24 +0000498{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100499 struct drm_info_node *node = m->private;
David Weinehall36cdd012016-08-22 13:59:31 +0300500 struct drm_i915_private *dev_priv = node_to_i915(node);
501 struct drm_device *dev = &dev_priv->drm;
Chris Wilson5f4b0912016-08-19 12:56:25 +0100502 bool show_pin_display_only = !!node->info_ent->data;
Chris Wilson08c18322011-01-10 00:00:24 +0000503 struct drm_i915_gem_object *obj;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300504 u64 total_obj_size, total_gtt_size;
Chris Wilson08c18322011-01-10 00:00:24 +0000505 int count, ret;
506
507 ret = mutex_lock_interruptible(&dev->struct_mutex);
508 if (ret)
509 return ret;
510
511 total_obj_size = total_gtt_size = count = 0;
Joonas Lahtinen56cea322016-11-02 12:16:04 +0200512 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_link) {
Chris Wilson6da84822016-08-15 10:48:44 +0100513 if (show_pin_display_only && !obj->pin_display)
Chris Wilson1b502472012-04-24 15:47:30 +0100514 continue;
515
Damien Lespiau267f0c92013-06-24 22:59:48 +0100516 seq_puts(m, " ");
Chris Wilson08c18322011-01-10 00:00:24 +0000517 describe_obj(m, obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +0100518 seq_putc(m, '\n');
Chris Wilson08c18322011-01-10 00:00:24 +0000519 total_obj_size += obj->base.size;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100520 total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
Chris Wilson08c18322011-01-10 00:00:24 +0000521 count++;
522 }
523
524 mutex_unlock(&dev->struct_mutex);
525
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300526 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
Chris Wilson08c18322011-01-10 00:00:24 +0000527 count, total_obj_size, total_gtt_size);
528
529 return 0;
530}
531
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100532static int i915_gem_pageflip_info(struct seq_file *m, void *data)
533{
David Weinehall36cdd012016-08-22 13:59:31 +0300534 struct drm_i915_private *dev_priv = node_to_i915(m->private);
535 struct drm_device *dev = &dev_priv->drm;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100536 struct intel_crtc *crtc;
Daniel Vetter8a270eb2014-06-17 22:34:37 +0200537 int ret;
538
539 ret = mutex_lock_interruptible(&dev->struct_mutex);
540 if (ret)
541 return ret;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100542
Damien Lespiaud3fcc802014-05-13 23:32:22 +0100543 for_each_intel_crtc(dev, crtc) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800544 const char pipe = pipe_name(crtc->pipe);
545 const char plane = plane_name(crtc->plane);
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +0200546 struct intel_flip_work *work;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100547
Daniel Vetter5e2d7af2014-09-15 14:55:22 +0200548 spin_lock_irq(&dev->event_lock);
Daniel Vetter5a21b662016-05-24 17:13:53 +0200549 work = crtc->flip_work;
550 if (work == NULL) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800551 seq_printf(m, "No flip due on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100552 pipe, plane);
553 } else {
Daniel Vetter5a21b662016-05-24 17:13:53 +0200554 u32 pending;
555 u32 addr;
556
557 pending = atomic_read(&work->pending);
558 if (pending) {
559 seq_printf(m, "Flip ioctl preparing on pipe %c (plane %c)\n",
560 pipe, plane);
561 } else {
562 seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
563 pipe, plane);
564 }
565 if (work->flip_queued_req) {
Joonas Lahtinen24327f82016-11-08 09:11:48 +0200566 struct intel_engine_cs *engine = work->flip_queued_req->engine;
Daniel Vetter5a21b662016-05-24 17:13:53 +0200567
Chris Wilson312c3c42016-11-24 14:47:50 +0000568 seq_printf(m, "Flip queued on %s at seqno %x, last submitted seqno %x [current breadcrumb %x], completed? %d\n",
Daniel Vetter5a21b662016-05-24 17:13:53 +0200569 engine->name,
Joonas Lahtinen24327f82016-11-08 09:11:48 +0200570 work->flip_queued_req->global_seqno,
Chris Wilson312c3c42016-11-24 14:47:50 +0000571 intel_engine_last_submit(engine),
Chris Wilson1b7744e2016-07-01 17:23:17 +0100572 intel_engine_get_seqno(engine),
Chris Wilsonf69a02c2016-07-01 17:23:16 +0100573 i915_gem_request_completed(work->flip_queued_req));
Daniel Vetter5a21b662016-05-24 17:13:53 +0200574 } else
575 seq_printf(m, "Flip not associated with any ring\n");
576 seq_printf(m, "Flip queued on frame %d, (was ready on frame %d), now %d\n",
577 work->flip_queued_vblank,
578 work->flip_ready_vblank,
579 intel_crtc_get_vblank_counter(crtc));
580 seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
581
David Weinehall36cdd012016-08-22 13:59:31 +0300582 if (INTEL_GEN(dev_priv) >= 4)
Daniel Vetter5a21b662016-05-24 17:13:53 +0200583 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(crtc->plane)));
584 else
585 addr = I915_READ(DSPADDR(crtc->plane));
586 seq_printf(m, "Current scanout address 0x%08x\n", addr);
587
588 if (work->pending_flip_obj) {
589 seq_printf(m, "New framebuffer address 0x%08lx\n", (long)work->gtt_offset);
590 seq_printf(m, "MMIO update completed? %d\n", addr == work->gtt_offset);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100591 }
592 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +0200593 spin_unlock_irq(&dev->event_lock);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100594 }
595
Daniel Vetter8a270eb2014-06-17 22:34:37 +0200596 mutex_unlock(&dev->struct_mutex);
597
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100598 return 0;
599}
600
Brad Volkin493018d2014-12-11 12:13:08 -0800601static int i915_gem_batch_pool_info(struct seq_file *m, void *data)
602{
David Weinehall36cdd012016-08-22 13:59:31 +0300603 struct drm_i915_private *dev_priv = node_to_i915(m->private);
604 struct drm_device *dev = &dev_priv->drm;
Brad Volkin493018d2014-12-11 12:13:08 -0800605 struct drm_i915_gem_object *obj;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000606 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +0530607 enum intel_engine_id id;
Chris Wilson8d9d5742015-04-07 16:20:38 +0100608 int total = 0;
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000609 int ret, j;
Brad Volkin493018d2014-12-11 12:13:08 -0800610
611 ret = mutex_lock_interruptible(&dev->struct_mutex);
612 if (ret)
613 return ret;
614
Akash Goel3b3f1652016-10-13 22:44:48 +0530615 for_each_engine(engine, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000616 for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
Chris Wilson8d9d5742015-04-07 16:20:38 +0100617 int count;
618
619 count = 0;
620 list_for_each_entry(obj,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000621 &engine->batch_pool.cache_list[j],
Chris Wilson8d9d5742015-04-07 16:20:38 +0100622 batch_pool_link)
623 count++;
624 seq_printf(m, "%s cache[%d]: %d objects\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000625 engine->name, j, count);
Chris Wilson8d9d5742015-04-07 16:20:38 +0100626
627 list_for_each_entry(obj,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000628 &engine->batch_pool.cache_list[j],
Chris Wilson8d9d5742015-04-07 16:20:38 +0100629 batch_pool_link) {
630 seq_puts(m, " ");
631 describe_obj(m, obj);
632 seq_putc(m, '\n');
633 }
634
635 total += count;
Chris Wilson06fbca72015-04-07 16:20:36 +0100636 }
Brad Volkin493018d2014-12-11 12:13:08 -0800637 }
638
Chris Wilson8d9d5742015-04-07 16:20:38 +0100639 seq_printf(m, "total: %d\n", total);
Brad Volkin493018d2014-12-11 12:13:08 -0800640
641 mutex_unlock(&dev->struct_mutex);
642
643 return 0;
644}
645
Chris Wilson1b365952016-10-04 21:11:31 +0100646static void print_request(struct seq_file *m,
647 struct drm_i915_gem_request *rq,
648 const char *prefix)
649{
Chris Wilson20311bd2016-11-14 20:41:03 +0000650 seq_printf(m, "%s%x [%x:%x] prio=%d @ %dms: %s\n", prefix,
Chris Wilson65e47602016-10-28 13:58:49 +0100651 rq->global_seqno, rq->ctx->hw_id, rq->fence.seqno,
Chris Wilson20311bd2016-11-14 20:41:03 +0000652 rq->priotree.priority,
Chris Wilson1b365952016-10-04 21:11:31 +0100653 jiffies_to_msecs(jiffies - rq->emitted_jiffies),
Chris Wilson562f5d42016-10-28 13:58:54 +0100654 rq->timeline->common->name);
Chris Wilson1b365952016-10-04 21:11:31 +0100655}
656
Ben Gamari20172632009-02-17 20:08:50 -0500657static int i915_gem_request_info(struct seq_file *m, void *data)
658{
David Weinehall36cdd012016-08-22 13:59:31 +0300659 struct drm_i915_private *dev_priv = node_to_i915(m->private);
660 struct drm_device *dev = &dev_priv->drm;
Daniel Vettereed29a52015-05-21 14:21:25 +0200661 struct drm_i915_gem_request *req;
Akash Goel3b3f1652016-10-13 22:44:48 +0530662 struct intel_engine_cs *engine;
663 enum intel_engine_id id;
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000664 int ret, any;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100665
666 ret = mutex_lock_interruptible(&dev->struct_mutex);
667 if (ret)
668 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500669
Chris Wilson2d1070b2015-04-01 10:36:56 +0100670 any = 0;
Akash Goel3b3f1652016-10-13 22:44:48 +0530671 for_each_engine(engine, dev_priv, id) {
Chris Wilson2d1070b2015-04-01 10:36:56 +0100672 int count;
673
674 count = 0;
Chris Wilson73cb9702016-10-28 13:58:46 +0100675 list_for_each_entry(req, &engine->timeline->requests, link)
Chris Wilson2d1070b2015-04-01 10:36:56 +0100676 count++;
677 if (count == 0)
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100678 continue;
679
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000680 seq_printf(m, "%s requests: %d\n", engine->name, count);
Chris Wilson73cb9702016-10-28 13:58:46 +0100681 list_for_each_entry(req, &engine->timeline->requests, link)
Chris Wilson1b365952016-10-04 21:11:31 +0100682 print_request(m, req, " ");
Chris Wilson2d1070b2015-04-01 10:36:56 +0100683
684 any++;
Ben Gamari20172632009-02-17 20:08:50 -0500685 }
Chris Wilsonde227ef2010-07-03 07:58:38 +0100686 mutex_unlock(&dev->struct_mutex);
687
Chris Wilson2d1070b2015-04-01 10:36:56 +0100688 if (any == 0)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100689 seq_puts(m, "No requests\n");
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100690
Ben Gamari20172632009-02-17 20:08:50 -0500691 return 0;
692}
693
Chris Wilsonb2223492010-10-27 15:27:33 +0100694static void i915_ring_seqno_info(struct seq_file *m,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000695 struct intel_engine_cs *engine)
Chris Wilsonb2223492010-10-27 15:27:33 +0100696{
Chris Wilson688e6c72016-07-01 17:23:15 +0100697 struct intel_breadcrumbs *b = &engine->breadcrumbs;
698 struct rb_node *rb;
699
Chris Wilson12471ba2016-04-09 10:57:55 +0100700 seq_printf(m, "Current sequence (%s): %x\n",
Chris Wilson1b7744e2016-07-01 17:23:17 +0100701 engine->name, intel_engine_get_seqno(engine));
Chris Wilson688e6c72016-07-01 17:23:15 +0100702
Chris Wilson61d3dc72017-03-03 19:08:24 +0000703 spin_lock_irq(&b->rb_lock);
Chris Wilson688e6c72016-07-01 17:23:15 +0100704 for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
Geliang Tangf802cf72016-12-19 22:43:49 +0800705 struct intel_wait *w = rb_entry(rb, typeof(*w), node);
Chris Wilson688e6c72016-07-01 17:23:15 +0100706
707 seq_printf(m, "Waiting (%s): %s [%d] on %x\n",
708 engine->name, w->tsk->comm, w->tsk->pid, w->seqno);
709 }
Chris Wilson61d3dc72017-03-03 19:08:24 +0000710 spin_unlock_irq(&b->rb_lock);
Chris Wilsonb2223492010-10-27 15:27:33 +0100711}
712
Ben Gamari20172632009-02-17 20:08:50 -0500713static int i915_gem_seqno_info(struct seq_file *m, void *data)
714{
David Weinehall36cdd012016-08-22 13:59:31 +0300715 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000716 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +0530717 enum intel_engine_id id;
Ben Gamari20172632009-02-17 20:08:50 -0500718
Akash Goel3b3f1652016-10-13 22:44:48 +0530719 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000720 i915_ring_seqno_info(m, engine);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100721
Ben Gamari20172632009-02-17 20:08:50 -0500722 return 0;
723}
724
725
726static int i915_interrupt_info(struct seq_file *m, void *data)
727{
David Weinehall36cdd012016-08-22 13:59:31 +0300728 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000729 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +0530730 enum intel_engine_id id;
Chris Wilson4bb05042016-09-03 07:53:43 +0100731 int i, pipe;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100732
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200733 intel_runtime_pm_get(dev_priv);
Ben Gamari20172632009-02-17 20:08:50 -0500734
David Weinehall36cdd012016-08-22 13:59:31 +0300735 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300736 seq_printf(m, "Master Interrupt Control:\t%08x\n",
737 I915_READ(GEN8_MASTER_IRQ));
738
739 seq_printf(m, "Display IER:\t%08x\n",
740 I915_READ(VLV_IER));
741 seq_printf(m, "Display IIR:\t%08x\n",
742 I915_READ(VLV_IIR));
743 seq_printf(m, "Display IIR_RW:\t%08x\n",
744 I915_READ(VLV_IIR_RW));
745 seq_printf(m, "Display IMR:\t%08x\n",
746 I915_READ(VLV_IMR));
Chris Wilson9c870d02016-10-24 13:42:15 +0100747 for_each_pipe(dev_priv, pipe) {
748 enum intel_display_power_domain power_domain;
749
750 power_domain = POWER_DOMAIN_PIPE(pipe);
751 if (!intel_display_power_get_if_enabled(dev_priv,
752 power_domain)) {
753 seq_printf(m, "Pipe %c power disabled\n",
754 pipe_name(pipe));
755 continue;
756 }
757
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300758 seq_printf(m, "Pipe %c stat:\t%08x\n",
759 pipe_name(pipe),
760 I915_READ(PIPESTAT(pipe)));
761
Chris Wilson9c870d02016-10-24 13:42:15 +0100762 intel_display_power_put(dev_priv, power_domain);
763 }
764
765 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300766 seq_printf(m, "Port hotplug:\t%08x\n",
767 I915_READ(PORT_HOTPLUG_EN));
768 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
769 I915_READ(VLV_DPFLIPSTAT));
770 seq_printf(m, "DPINVGTT:\t%08x\n",
771 I915_READ(DPINVGTT));
Chris Wilson9c870d02016-10-24 13:42:15 +0100772 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300773
774 for (i = 0; i < 4; i++) {
775 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
776 i, I915_READ(GEN8_GT_IMR(i)));
777 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
778 i, I915_READ(GEN8_GT_IIR(i)));
779 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
780 i, I915_READ(GEN8_GT_IER(i)));
781 }
782
783 seq_printf(m, "PCU interrupt mask:\t%08x\n",
784 I915_READ(GEN8_PCU_IMR));
785 seq_printf(m, "PCU interrupt identity:\t%08x\n",
786 I915_READ(GEN8_PCU_IIR));
787 seq_printf(m, "PCU interrupt enable:\t%08x\n",
788 I915_READ(GEN8_PCU_IER));
David Weinehall36cdd012016-08-22 13:59:31 +0300789 } else if (INTEL_GEN(dev_priv) >= 8) {
Ben Widawskya123f152013-11-02 21:07:10 -0700790 seq_printf(m, "Master Interrupt Control:\t%08x\n",
791 I915_READ(GEN8_MASTER_IRQ));
792
793 for (i = 0; i < 4; i++) {
794 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
795 i, I915_READ(GEN8_GT_IMR(i)));
796 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
797 i, I915_READ(GEN8_GT_IIR(i)));
798 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
799 i, I915_READ(GEN8_GT_IER(i)));
800 }
801
Damien Lespiau055e3932014-08-18 13:49:10 +0100802 for_each_pipe(dev_priv, pipe) {
Imre Deake1296492016-02-12 18:55:17 +0200803 enum intel_display_power_domain power_domain;
804
805 power_domain = POWER_DOMAIN_PIPE(pipe);
806 if (!intel_display_power_get_if_enabled(dev_priv,
807 power_domain)) {
Paulo Zanoni22c59962014-08-08 17:45:32 -0300808 seq_printf(m, "Pipe %c power disabled\n",
809 pipe_name(pipe));
810 continue;
811 }
Ben Widawskya123f152013-11-02 21:07:10 -0700812 seq_printf(m, "Pipe %c IMR:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000813 pipe_name(pipe),
814 I915_READ(GEN8_DE_PIPE_IMR(pipe)));
Ben Widawskya123f152013-11-02 21:07:10 -0700815 seq_printf(m, "Pipe %c IIR:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000816 pipe_name(pipe),
817 I915_READ(GEN8_DE_PIPE_IIR(pipe)));
Ben Widawskya123f152013-11-02 21:07:10 -0700818 seq_printf(m, "Pipe %c IER:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000819 pipe_name(pipe),
820 I915_READ(GEN8_DE_PIPE_IER(pipe)));
Imre Deake1296492016-02-12 18:55:17 +0200821
822 intel_display_power_put(dev_priv, power_domain);
Ben Widawskya123f152013-11-02 21:07:10 -0700823 }
824
825 seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
826 I915_READ(GEN8_DE_PORT_IMR));
827 seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
828 I915_READ(GEN8_DE_PORT_IIR));
829 seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
830 I915_READ(GEN8_DE_PORT_IER));
831
832 seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
833 I915_READ(GEN8_DE_MISC_IMR));
834 seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
835 I915_READ(GEN8_DE_MISC_IIR));
836 seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
837 I915_READ(GEN8_DE_MISC_IER));
838
839 seq_printf(m, "PCU interrupt mask:\t%08x\n",
840 I915_READ(GEN8_PCU_IMR));
841 seq_printf(m, "PCU interrupt identity:\t%08x\n",
842 I915_READ(GEN8_PCU_IIR));
843 seq_printf(m, "PCU interrupt enable:\t%08x\n",
844 I915_READ(GEN8_PCU_IER));
David Weinehall36cdd012016-08-22 13:59:31 +0300845 } else if (IS_VALLEYVIEW(dev_priv)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700846 seq_printf(m, "Display IER:\t%08x\n",
847 I915_READ(VLV_IER));
848 seq_printf(m, "Display IIR:\t%08x\n",
849 I915_READ(VLV_IIR));
850 seq_printf(m, "Display IIR_RW:\t%08x\n",
851 I915_READ(VLV_IIR_RW));
852 seq_printf(m, "Display IMR:\t%08x\n",
853 I915_READ(VLV_IMR));
Chris Wilson4f4631a2017-02-10 13:36:32 +0000854 for_each_pipe(dev_priv, pipe) {
855 enum intel_display_power_domain power_domain;
856
857 power_domain = POWER_DOMAIN_PIPE(pipe);
858 if (!intel_display_power_get_if_enabled(dev_priv,
859 power_domain)) {
860 seq_printf(m, "Pipe %c power disabled\n",
861 pipe_name(pipe));
862 continue;
863 }
864
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700865 seq_printf(m, "Pipe %c stat:\t%08x\n",
866 pipe_name(pipe),
867 I915_READ(PIPESTAT(pipe)));
Chris Wilson4f4631a2017-02-10 13:36:32 +0000868 intel_display_power_put(dev_priv, power_domain);
869 }
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700870
871 seq_printf(m, "Master IER:\t%08x\n",
872 I915_READ(VLV_MASTER_IER));
873
874 seq_printf(m, "Render IER:\t%08x\n",
875 I915_READ(GTIER));
876 seq_printf(m, "Render IIR:\t%08x\n",
877 I915_READ(GTIIR));
878 seq_printf(m, "Render IMR:\t%08x\n",
879 I915_READ(GTIMR));
880
881 seq_printf(m, "PM IER:\t\t%08x\n",
882 I915_READ(GEN6_PMIER));
883 seq_printf(m, "PM IIR:\t\t%08x\n",
884 I915_READ(GEN6_PMIIR));
885 seq_printf(m, "PM IMR:\t\t%08x\n",
886 I915_READ(GEN6_PMIMR));
887
888 seq_printf(m, "Port hotplug:\t%08x\n",
889 I915_READ(PORT_HOTPLUG_EN));
890 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
891 I915_READ(VLV_DPFLIPSTAT));
892 seq_printf(m, "DPINVGTT:\t%08x\n",
893 I915_READ(DPINVGTT));
894
David Weinehall36cdd012016-08-22 13:59:31 +0300895 } else if (!HAS_PCH_SPLIT(dev_priv)) {
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800896 seq_printf(m, "Interrupt enable: %08x\n",
897 I915_READ(IER));
898 seq_printf(m, "Interrupt identity: %08x\n",
899 I915_READ(IIR));
900 seq_printf(m, "Interrupt mask: %08x\n",
901 I915_READ(IMR));
Damien Lespiau055e3932014-08-18 13:49:10 +0100902 for_each_pipe(dev_priv, pipe)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800903 seq_printf(m, "Pipe %c stat: %08x\n",
904 pipe_name(pipe),
905 I915_READ(PIPESTAT(pipe)));
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800906 } else {
907 seq_printf(m, "North Display Interrupt enable: %08x\n",
908 I915_READ(DEIER));
909 seq_printf(m, "North Display Interrupt identity: %08x\n",
910 I915_READ(DEIIR));
911 seq_printf(m, "North Display Interrupt mask: %08x\n",
912 I915_READ(DEIMR));
913 seq_printf(m, "South Display Interrupt enable: %08x\n",
914 I915_READ(SDEIER));
915 seq_printf(m, "South Display Interrupt identity: %08x\n",
916 I915_READ(SDEIIR));
917 seq_printf(m, "South Display Interrupt mask: %08x\n",
918 I915_READ(SDEIMR));
919 seq_printf(m, "Graphics Interrupt enable: %08x\n",
920 I915_READ(GTIER));
921 seq_printf(m, "Graphics Interrupt identity: %08x\n",
922 I915_READ(GTIIR));
923 seq_printf(m, "Graphics Interrupt mask: %08x\n",
924 I915_READ(GTIMR));
925 }
Akash Goel3b3f1652016-10-13 22:44:48 +0530926 for_each_engine(engine, dev_priv, id) {
David Weinehall36cdd012016-08-22 13:59:31 +0300927 if (INTEL_GEN(dev_priv) >= 6) {
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100928 seq_printf(m,
929 "Graphics Interrupt mask (%s): %08x\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000930 engine->name, I915_READ_IMR(engine));
Chris Wilson9862e602011-01-04 22:22:17 +0000931 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000932 i915_ring_seqno_info(m, engine);
Chris Wilson9862e602011-01-04 22:22:17 +0000933 }
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200934 intel_runtime_pm_put(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100935
Ben Gamari20172632009-02-17 20:08:50 -0500936 return 0;
937}
938
Chris Wilsona6172a82009-02-11 14:26:38 +0000939static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
940{
David Weinehall36cdd012016-08-22 13:59:31 +0300941 struct drm_i915_private *dev_priv = node_to_i915(m->private);
942 struct drm_device *dev = &dev_priv->drm;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100943 int i, ret;
944
945 ret = mutex_lock_interruptible(&dev->struct_mutex);
946 if (ret)
947 return ret;
Chris Wilsona6172a82009-02-11 14:26:38 +0000948
Chris Wilsona6172a82009-02-11 14:26:38 +0000949 seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
950 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson49ef5292016-08-18 17:17:00 +0100951 struct i915_vma *vma = dev_priv->fence_regs[i].vma;
Chris Wilsona6172a82009-02-11 14:26:38 +0000952
Chris Wilson6c085a72012-08-20 11:40:46 +0200953 seq_printf(m, "Fence %d, pin count = %d, object = ",
954 i, dev_priv->fence_regs[i].pin_count);
Chris Wilson49ef5292016-08-18 17:17:00 +0100955 if (!vma)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100956 seq_puts(m, "unused");
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100957 else
Chris Wilson49ef5292016-08-18 17:17:00 +0100958 describe_obj(m, vma->obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +0100959 seq_putc(m, '\n');
Chris Wilsona6172a82009-02-11 14:26:38 +0000960 }
961
Chris Wilson05394f32010-11-08 19:18:58 +0000962 mutex_unlock(&dev->struct_mutex);
Chris Wilsona6172a82009-02-11 14:26:38 +0000963 return 0;
964}
965
Chris Wilson98a2f412016-10-12 10:05:18 +0100966#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
Chris Wilson5a4c6f12017-02-14 16:46:11 +0000967static ssize_t gpu_state_read(struct file *file, char __user *ubuf,
968 size_t count, loff_t *pos)
969{
970 struct i915_gpu_state *error = file->private_data;
971 struct drm_i915_error_state_buf str;
972 ssize_t ret;
973 loff_t tmp;
974
975 if (!error)
976 return 0;
977
978 ret = i915_error_state_buf_init(&str, error->i915, count, *pos);
979 if (ret)
980 return ret;
981
982 ret = i915_error_state_to_str(&str, error);
983 if (ret)
984 goto out;
985
986 tmp = 0;
987 ret = simple_read_from_buffer(ubuf, count, &tmp, str.buf, str.bytes);
988 if (ret < 0)
989 goto out;
990
991 *pos = str.start + ret;
992out:
993 i915_error_state_buf_release(&str);
994 return ret;
995}
996
997static int gpu_state_release(struct inode *inode, struct file *file)
998{
999 i915_gpu_state_put(file->private_data);
1000 return 0;
1001}
1002
1003static int i915_gpu_info_open(struct inode *inode, struct file *file)
1004{
1005 struct i915_gpu_state *gpu;
1006
1007 gpu = i915_capture_gpu_state(inode->i_private);
1008 if (!gpu)
1009 return -ENOMEM;
1010
1011 file->private_data = gpu;
1012 return 0;
1013}
1014
1015static const struct file_operations i915_gpu_info_fops = {
1016 .owner = THIS_MODULE,
1017 .open = i915_gpu_info_open,
1018 .read = gpu_state_read,
1019 .llseek = default_llseek,
1020 .release = gpu_state_release,
1021};
Chris Wilson98a2f412016-10-12 10:05:18 +01001022
Daniel Vetterd5442302012-04-27 15:17:40 +02001023static ssize_t
1024i915_error_state_write(struct file *filp,
1025 const char __user *ubuf,
1026 size_t cnt,
1027 loff_t *ppos)
1028{
Chris Wilson5a4c6f12017-02-14 16:46:11 +00001029 struct i915_gpu_state *error = filp->private_data;
1030
1031 if (!error)
1032 return 0;
Daniel Vetterd5442302012-04-27 15:17:40 +02001033
1034 DRM_DEBUG_DRIVER("Resetting error state\n");
Chris Wilson5a4c6f12017-02-14 16:46:11 +00001035 i915_reset_error_state(error->i915);
Daniel Vetterd5442302012-04-27 15:17:40 +02001036
1037 return cnt;
1038}
1039
1040static int i915_error_state_open(struct inode *inode, struct file *file)
1041{
Chris Wilson5a4c6f12017-02-14 16:46:11 +00001042 file->private_data = i915_first_error_state(inode->i_private);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001043 return 0;
Daniel Vetterd5442302012-04-27 15:17:40 +02001044}
1045
Daniel Vetterd5442302012-04-27 15:17:40 +02001046static const struct file_operations i915_error_state_fops = {
1047 .owner = THIS_MODULE,
1048 .open = i915_error_state_open,
Chris Wilson5a4c6f12017-02-14 16:46:11 +00001049 .read = gpu_state_read,
Daniel Vetterd5442302012-04-27 15:17:40 +02001050 .write = i915_error_state_write,
1051 .llseek = default_llseek,
Chris Wilson5a4c6f12017-02-14 16:46:11 +00001052 .release = gpu_state_release,
Daniel Vetterd5442302012-04-27 15:17:40 +02001053};
Chris Wilson98a2f412016-10-12 10:05:18 +01001054#endif
1055
Kees Cook647416f2013-03-10 14:10:06 -07001056static int
Kees Cook647416f2013-03-10 14:10:06 -07001057i915_next_seqno_set(void *data, u64 val)
Mika Kuoppala40633212012-12-04 15:12:00 +02001058{
David Weinehall36cdd012016-08-22 13:59:31 +03001059 struct drm_i915_private *dev_priv = data;
1060 struct drm_device *dev = &dev_priv->drm;
Mika Kuoppala40633212012-12-04 15:12:00 +02001061 int ret;
1062
Mika Kuoppala40633212012-12-04 15:12:00 +02001063 ret = mutex_lock_interruptible(&dev->struct_mutex);
1064 if (ret)
1065 return ret;
1066
Chris Wilson73cb9702016-10-28 13:58:46 +01001067 ret = i915_gem_set_global_seqno(dev, val);
Mika Kuoppala40633212012-12-04 15:12:00 +02001068 mutex_unlock(&dev->struct_mutex);
1069
Kees Cook647416f2013-03-10 14:10:06 -07001070 return ret;
Mika Kuoppala40633212012-12-04 15:12:00 +02001071}
1072
Kees Cook647416f2013-03-10 14:10:06 -07001073DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
Chris Wilson9b6586a2017-02-23 07:44:08 +00001074 NULL, i915_next_seqno_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03001075 "0x%llx\n");
Mika Kuoppala40633212012-12-04 15:12:00 +02001076
Deepak Sadb4bd12014-03-31 11:30:02 +05301077static int i915_frequency_info(struct seq_file *m, void *unused)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001078{
David Weinehall36cdd012016-08-22 13:59:31 +03001079 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001080 int ret = 0;
1081
1082 intel_runtime_pm_get(dev_priv);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001083
David Weinehall36cdd012016-08-22 13:59:31 +03001084 if (IS_GEN5(dev_priv)) {
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001085 u16 rgvswctl = I915_READ16(MEMSWCTL);
1086 u16 rgvstat = I915_READ16(MEMSTAT_ILK);
1087
1088 seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
1089 seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
1090 seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
1091 MEMSTAT_VID_SHIFT);
1092 seq_printf(m, "Current P-state: %d\n",
1093 (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
David Weinehall36cdd012016-08-22 13:59:31 +03001094 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Wayne Boyer666a4532015-12-09 12:29:35 -08001095 u32 freq_sts;
1096
1097 mutex_lock(&dev_priv->rps.hw_lock);
1098 freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
1099 seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
1100 seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
1101
1102 seq_printf(m, "actual GPU freq: %d MHz\n",
1103 intel_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));
1104
1105 seq_printf(m, "current GPU freq: %d MHz\n",
1106 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
1107
1108 seq_printf(m, "max GPU freq: %d MHz\n",
1109 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1110
1111 seq_printf(m, "min GPU freq: %d MHz\n",
1112 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
1113
1114 seq_printf(m, "idle GPU freq: %d MHz\n",
1115 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
1116
1117 seq_printf(m,
1118 "efficient (RPe) frequency: %d MHz\n",
1119 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
1120 mutex_unlock(&dev_priv->rps.hw_lock);
David Weinehall36cdd012016-08-22 13:59:31 +03001121 } else if (INTEL_GEN(dev_priv) >= 6) {
Bob Paauwe35040562015-06-25 14:54:07 -07001122 u32 rp_state_limits;
1123 u32 gt_perf_status;
1124 u32 rp_state_cap;
Chris Wilson0d8f9492014-03-27 09:06:14 +00001125 u32 rpmodectl, rpinclimit, rpdeclimit;
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001126 u32 rpstat, cagf, reqf;
Jesse Barnesccab5c82011-01-18 15:49:25 -08001127 u32 rpupei, rpcurup, rpprevup;
1128 u32 rpdownei, rpcurdown, rpprevdown;
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001129 u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001130 int max_freq;
1131
Bob Paauwe35040562015-06-25 14:54:07 -07001132 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001133 if (IS_GEN9_LP(dev_priv)) {
Bob Paauwe35040562015-06-25 14:54:07 -07001134 rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
1135 gt_perf_status = I915_READ(BXT_GT_PERF_STATUS);
1136 } else {
1137 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
1138 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
1139 }
1140
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001141 /* RPSTAT1 is in the GT power well */
Mika Kuoppala59bad942015-01-16 11:34:40 +02001142 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001143
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001144 reqf = I915_READ(GEN6_RPNSWREQ);
David Weinehall36cdd012016-08-22 13:59:31 +03001145 if (IS_GEN9(dev_priv))
Akash Goel60260a52015-03-06 11:07:21 +05301146 reqf >>= 23;
1147 else {
1148 reqf &= ~GEN6_TURBO_DISABLE;
David Weinehall36cdd012016-08-22 13:59:31 +03001149 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Akash Goel60260a52015-03-06 11:07:21 +05301150 reqf >>= 24;
1151 else
1152 reqf >>= 25;
1153 }
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001154 reqf = intel_gpu_freq(dev_priv, reqf);
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001155
Chris Wilson0d8f9492014-03-27 09:06:14 +00001156 rpmodectl = I915_READ(GEN6_RP_CONTROL);
1157 rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
1158 rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);
1159
Jesse Barnesccab5c82011-01-18 15:49:25 -08001160 rpstat = I915_READ(GEN6_RPSTAT1);
Akash Goeld6cda9c2016-04-23 00:05:46 +05301161 rpupei = I915_READ(GEN6_RP_CUR_UP_EI) & GEN6_CURICONT_MASK;
1162 rpcurup = I915_READ(GEN6_RP_CUR_UP) & GEN6_CURBSYTAVG_MASK;
1163 rpprevup = I915_READ(GEN6_RP_PREV_UP) & GEN6_CURBSYTAVG_MASK;
1164 rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI) & GEN6_CURIAVG_MASK;
1165 rpcurdown = I915_READ(GEN6_RP_CUR_DOWN) & GEN6_CURBSYTAVG_MASK;
1166 rpprevdown = I915_READ(GEN6_RP_PREV_DOWN) & GEN6_CURBSYTAVG_MASK;
David Weinehall36cdd012016-08-22 13:59:31 +03001167 if (IS_GEN9(dev_priv))
Akash Goel60260a52015-03-06 11:07:21 +05301168 cagf = (rpstat & GEN9_CAGF_MASK) >> GEN9_CAGF_SHIFT;
David Weinehall36cdd012016-08-22 13:59:31 +03001169 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ben Widawskyf82855d2013-01-29 12:00:15 -08001170 cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
1171 else
1172 cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001173 cagf = intel_gpu_freq(dev_priv, cagf);
Jesse Barnesccab5c82011-01-18 15:49:25 -08001174
Mika Kuoppala59bad942015-01-16 11:34:40 +02001175 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001176
David Weinehall36cdd012016-08-22 13:59:31 +03001177 if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv)) {
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001178 pm_ier = I915_READ(GEN6_PMIER);
1179 pm_imr = I915_READ(GEN6_PMIMR);
1180 pm_isr = I915_READ(GEN6_PMISR);
1181 pm_iir = I915_READ(GEN6_PMIIR);
1182 pm_mask = I915_READ(GEN6_PMINTRMSK);
1183 } else {
1184 pm_ier = I915_READ(GEN8_GT_IER(2));
1185 pm_imr = I915_READ(GEN8_GT_IMR(2));
1186 pm_isr = I915_READ(GEN8_GT_ISR(2));
1187 pm_iir = I915_READ(GEN8_GT_IIR(2));
1188 pm_mask = I915_READ(GEN6_PMINTRMSK);
1189 }
Chris Wilson0d8f9492014-03-27 09:06:14 +00001190 seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001191 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask);
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +05301192 seq_printf(m, "pm_intr_keep: 0x%08x\n", dev_priv->rps.pm_intr_keep);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001193 seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001194 seq_printf(m, "Render p-state ratio: %d\n",
David Weinehall36cdd012016-08-22 13:59:31 +03001195 (gt_perf_status & (IS_GEN9(dev_priv) ? 0x1ff00 : 0xff00)) >> 8);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001196 seq_printf(m, "Render p-state VID: %d\n",
1197 gt_perf_status & 0xff);
1198 seq_printf(m, "Render p-state limit: %d\n",
1199 rp_state_limits & 0xff);
Chris Wilson0d8f9492014-03-27 09:06:14 +00001200 seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
1201 seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
1202 seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
1203 seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001204 seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
Ben Widawskyf82855d2013-01-29 12:00:15 -08001205 seq_printf(m, "CAGF: %dMHz\n", cagf);
Akash Goeld6cda9c2016-04-23 00:05:46 +05301206 seq_printf(m, "RP CUR UP EI: %d (%dus)\n",
1207 rpupei, GT_PM_INTERVAL_TO_US(dev_priv, rpupei));
1208 seq_printf(m, "RP CUR UP: %d (%dus)\n",
1209 rpcurup, GT_PM_INTERVAL_TO_US(dev_priv, rpcurup));
1210 seq_printf(m, "RP PREV UP: %d (%dus)\n",
1211 rpprevup, GT_PM_INTERVAL_TO_US(dev_priv, rpprevup));
Chris Wilsond86ed342015-04-27 13:41:19 +01001212 seq_printf(m, "Up threshold: %d%%\n",
1213 dev_priv->rps.up_threshold);
1214
Akash Goeld6cda9c2016-04-23 00:05:46 +05301215 seq_printf(m, "RP CUR DOWN EI: %d (%dus)\n",
1216 rpdownei, GT_PM_INTERVAL_TO_US(dev_priv, rpdownei));
1217 seq_printf(m, "RP CUR DOWN: %d (%dus)\n",
1218 rpcurdown, GT_PM_INTERVAL_TO_US(dev_priv, rpcurdown));
1219 seq_printf(m, "RP PREV DOWN: %d (%dus)\n",
1220 rpprevdown, GT_PM_INTERVAL_TO_US(dev_priv, rpprevdown));
Chris Wilsond86ed342015-04-27 13:41:19 +01001221 seq_printf(m, "Down threshold: %d%%\n",
1222 dev_priv->rps.down_threshold);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001223
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001224 max_freq = (IS_GEN9_LP(dev_priv) ? rp_state_cap >> 0 :
Bob Paauwe35040562015-06-25 14:54:07 -07001225 rp_state_cap >> 16) & 0xff;
Rodrigo Vivib976dc52017-01-23 10:32:37 -08001226 max_freq *= (IS_GEN9_BC(dev_priv) ? GEN9_FREQ_SCALER : 1);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001227 seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001228 intel_gpu_freq(dev_priv, max_freq));
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001229
1230 max_freq = (rp_state_cap & 0xff00) >> 8;
Rodrigo Vivib976dc52017-01-23 10:32:37 -08001231 max_freq *= (IS_GEN9_BC(dev_priv) ? GEN9_FREQ_SCALER : 1);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001232 seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001233 intel_gpu_freq(dev_priv, max_freq));
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001234
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001235 max_freq = (IS_GEN9_LP(dev_priv) ? rp_state_cap >> 16 :
Bob Paauwe35040562015-06-25 14:54:07 -07001236 rp_state_cap >> 0) & 0xff;
Rodrigo Vivib976dc52017-01-23 10:32:37 -08001237 max_freq *= (IS_GEN9_BC(dev_priv) ? GEN9_FREQ_SCALER : 1);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001238 seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001239 intel_gpu_freq(dev_priv, max_freq));
Ben Widawsky31c77382013-04-05 14:29:22 -07001240 seq_printf(m, "Max overclocked frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001241 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
Chris Wilsonaed242f2015-03-18 09:48:21 +00001242
Chris Wilsond86ed342015-04-27 13:41:19 +01001243 seq_printf(m, "Current freq: %d MHz\n",
1244 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
1245 seq_printf(m, "Actual freq: %d MHz\n", cagf);
Chris Wilsonaed242f2015-03-18 09:48:21 +00001246 seq_printf(m, "Idle freq: %d MHz\n",
1247 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
Chris Wilsond86ed342015-04-27 13:41:19 +01001248 seq_printf(m, "Min freq: %d MHz\n",
1249 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
Chris Wilson29ecd78d2016-07-13 09:10:35 +01001250 seq_printf(m, "Boost freq: %d MHz\n",
1251 intel_gpu_freq(dev_priv, dev_priv->rps.boost_freq));
Chris Wilsond86ed342015-04-27 13:41:19 +01001252 seq_printf(m, "Max freq: %d MHz\n",
1253 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1254 seq_printf(m,
1255 "efficient (RPe) frequency: %d MHz\n",
1256 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001257 } else {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001258 seq_puts(m, "no P-state info available\n");
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001259 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08001260
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001261 seq_printf(m, "Current CD clock frequency: %d kHz\n", dev_priv->cdclk.hw.cdclk);
Mika Kahola1170f282015-09-25 14:00:32 +03001262 seq_printf(m, "Max CD clock frequency: %d kHz\n", dev_priv->max_cdclk_freq);
1263 seq_printf(m, "Max pixel clock frequency: %d kHz\n", dev_priv->max_dotclk_freq);
1264
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001265 intel_runtime_pm_put(dev_priv);
1266 return ret;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001267}
1268
Ben Widawskyd6369512016-09-20 16:54:32 +03001269static void i915_instdone_info(struct drm_i915_private *dev_priv,
1270 struct seq_file *m,
1271 struct intel_instdone *instdone)
1272{
Ben Widawskyf9e61372016-09-20 16:54:33 +03001273 int slice;
1274 int subslice;
1275
Ben Widawskyd6369512016-09-20 16:54:32 +03001276 seq_printf(m, "\t\tINSTDONE: 0x%08x\n",
1277 instdone->instdone);
1278
1279 if (INTEL_GEN(dev_priv) <= 3)
1280 return;
1281
1282 seq_printf(m, "\t\tSC_INSTDONE: 0x%08x\n",
1283 instdone->slice_common);
1284
1285 if (INTEL_GEN(dev_priv) <= 6)
1286 return;
1287
Ben Widawskyf9e61372016-09-20 16:54:33 +03001288 for_each_instdone_slice_subslice(dev_priv, slice, subslice)
1289 seq_printf(m, "\t\tSAMPLER_INSTDONE[%d][%d]: 0x%08x\n",
1290 slice, subslice, instdone->sampler[slice][subslice]);
1291
1292 for_each_instdone_slice_subslice(dev_priv, slice, subslice)
1293 seq_printf(m, "\t\tROW_INSTDONE[%d][%d]: 0x%08x\n",
1294 slice, subslice, instdone->row[slice][subslice]);
Ben Widawskyd6369512016-09-20 16:54:32 +03001295}
1296
Chris Wilsonf6544492015-01-26 18:03:04 +02001297static int i915_hangcheck_info(struct seq_file *m, void *unused)
1298{
David Weinehall36cdd012016-08-22 13:59:31 +03001299 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001300 struct intel_engine_cs *engine;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001301 u64 acthd[I915_NUM_ENGINES];
1302 u32 seqno[I915_NUM_ENGINES];
Ben Widawskyd6369512016-09-20 16:54:32 +03001303 struct intel_instdone instdone;
Dave Gordonc3232b12016-03-23 18:19:53 +00001304 enum intel_engine_id id;
Chris Wilsonf6544492015-01-26 18:03:04 +02001305
Chris Wilson8af29b02016-09-09 14:11:47 +01001306 if (test_bit(I915_WEDGED, &dev_priv->gpu_error.flags))
1307 seq_printf(m, "Wedged\n");
1308 if (test_bit(I915_RESET_IN_PROGRESS, &dev_priv->gpu_error.flags))
1309 seq_printf(m, "Reset in progress\n");
1310 if (waitqueue_active(&dev_priv->gpu_error.wait_queue))
1311 seq_printf(m, "Waiter holding struct mutex\n");
1312 if (waitqueue_active(&dev_priv->gpu_error.reset_queue))
1313 seq_printf(m, "struct_mutex blocked for reset\n");
1314
Chris Wilsonf6544492015-01-26 18:03:04 +02001315 if (!i915.enable_hangcheck) {
1316 seq_printf(m, "Hangcheck disabled\n");
1317 return 0;
1318 }
1319
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001320 intel_runtime_pm_get(dev_priv);
1321
Akash Goel3b3f1652016-10-13 22:44:48 +05301322 for_each_engine(engine, dev_priv, id) {
Chris Wilson7e37f882016-08-02 22:50:21 +01001323 acthd[id] = intel_engine_get_active_head(engine);
Chris Wilson1b7744e2016-07-01 17:23:17 +01001324 seqno[id] = intel_engine_get_seqno(engine);
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001325 }
1326
Akash Goel3b3f1652016-10-13 22:44:48 +05301327 intel_engine_get_instdone(dev_priv->engine[RCS], &instdone);
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001328
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001329 intel_runtime_pm_put(dev_priv);
1330
Chris Wilson8352aea2017-03-03 09:00:56 +00001331 if (timer_pending(&dev_priv->gpu_error.hangcheck_work.timer))
1332 seq_printf(m, "Hangcheck active, timer fires in %dms\n",
Chris Wilsonf6544492015-01-26 18:03:04 +02001333 jiffies_to_msecs(dev_priv->gpu_error.hangcheck_work.timer.expires -
1334 jiffies));
Chris Wilson8352aea2017-03-03 09:00:56 +00001335 else if (delayed_work_pending(&dev_priv->gpu_error.hangcheck_work))
1336 seq_puts(m, "Hangcheck active, work pending\n");
1337 else
1338 seq_puts(m, "Hangcheck inactive\n");
Chris Wilsonf6544492015-01-26 18:03:04 +02001339
Chris Wilsonf73b5672017-03-02 15:03:56 +00001340 seq_printf(m, "GT active? %s\n", yesno(dev_priv->gt.awake));
1341
Akash Goel3b3f1652016-10-13 22:44:48 +05301342 for_each_engine(engine, dev_priv, id) {
Chris Wilson33f53712016-10-04 21:11:32 +01001343 struct intel_breadcrumbs *b = &engine->breadcrumbs;
1344 struct rb_node *rb;
1345
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001346 seq_printf(m, "%s:\n", engine->name);
Chris Wilsonf73b5672017-03-02 15:03:56 +00001347 seq_printf(m, "\tseqno = %x [current %x, last %x], inflight %d\n",
Chris Wilsoncb399ea2016-11-01 10:03:16 +00001348 engine->hangcheck.seqno, seqno[id],
Chris Wilsonf73b5672017-03-02 15:03:56 +00001349 intel_engine_last_submit(engine),
1350 engine->timeline->inflight_seqnos);
Mika Kuoppala3fe3b032016-11-18 15:09:04 +02001351 seq_printf(m, "\twaiters? %s, fake irq active? %s, stalled? %s\n",
Chris Wilson83348ba2016-08-09 17:47:51 +01001352 yesno(intel_engine_has_waiter(engine)),
1353 yesno(test_bit(engine->id,
Mika Kuoppala3fe3b032016-11-18 15:09:04 +02001354 &dev_priv->gpu_error.missed_irq_rings)),
1355 yesno(engine->hangcheck.stalled));
1356
Chris Wilson61d3dc72017-03-03 19:08:24 +00001357 spin_lock_irq(&b->rb_lock);
Chris Wilson33f53712016-10-04 21:11:32 +01001358 for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
Geliang Tangf802cf72016-12-19 22:43:49 +08001359 struct intel_wait *w = rb_entry(rb, typeof(*w), node);
Chris Wilson33f53712016-10-04 21:11:32 +01001360
1361 seq_printf(m, "\t%s [%d] waiting for %x\n",
1362 w->tsk->comm, w->tsk->pid, w->seqno);
1363 }
Chris Wilson61d3dc72017-03-03 19:08:24 +00001364 spin_unlock_irq(&b->rb_lock);
Chris Wilson33f53712016-10-04 21:11:32 +01001365
Chris Wilsonf6544492015-01-26 18:03:04 +02001366 seq_printf(m, "\tACTHD = 0x%08llx [current 0x%08llx]\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001367 (long long)engine->hangcheck.acthd,
Dave Gordonc3232b12016-03-23 18:19:53 +00001368 (long long)acthd[id]);
Mika Kuoppala3fe3b032016-11-18 15:09:04 +02001369 seq_printf(m, "\taction = %s(%d) %d ms ago\n",
1370 hangcheck_action_to_str(engine->hangcheck.action),
1371 engine->hangcheck.action,
1372 jiffies_to_msecs(jiffies -
1373 engine->hangcheck.action_timestamp));
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001374
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001375 if (engine->id == RCS) {
Ben Widawskyd6369512016-09-20 16:54:32 +03001376 seq_puts(m, "\tinstdone read =\n");
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001377
Ben Widawskyd6369512016-09-20 16:54:32 +03001378 i915_instdone_info(dev_priv, m, &instdone);
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001379
Ben Widawskyd6369512016-09-20 16:54:32 +03001380 seq_puts(m, "\tinstdone accu =\n");
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001381
Ben Widawskyd6369512016-09-20 16:54:32 +03001382 i915_instdone_info(dev_priv, m,
1383 &engine->hangcheck.instdone);
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001384 }
Chris Wilsonf6544492015-01-26 18:03:04 +02001385 }
1386
1387 return 0;
1388}
1389
Ben Widawsky4d855292011-12-12 19:34:16 -08001390static int ironlake_drpc_info(struct seq_file *m)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001391{
David Weinehall36cdd012016-08-22 13:59:31 +03001392 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Ben Widawsky616fdb52011-10-05 11:44:54 -07001393 u32 rgvmodectl, rstdbyctl;
1394 u16 crstandvid;
Ben Widawsky616fdb52011-10-05 11:44:54 -07001395
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001396 intel_runtime_pm_get(dev_priv);
Ben Widawsky616fdb52011-10-05 11:44:54 -07001397
1398 rgvmodectl = I915_READ(MEMMODECTL);
1399 rstdbyctl = I915_READ(RSTDBYCTL);
1400 crstandvid = I915_READ16(CRSTANDVID);
1401
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001402 intel_runtime_pm_put(dev_priv);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001403
Jani Nikula742f4912015-09-03 11:16:09 +03001404 seq_printf(m, "HD boost: %s\n", yesno(rgvmodectl & MEMMODE_BOOST_EN));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001405 seq_printf(m, "Boost freq: %d\n",
1406 (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
1407 MEMMODE_BOOST_FREQ_SHIFT);
1408 seq_printf(m, "HW control enabled: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001409 yesno(rgvmodectl & MEMMODE_HWIDLE_EN));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001410 seq_printf(m, "SW control enabled: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001411 yesno(rgvmodectl & MEMMODE_SWMODE_EN));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001412 seq_printf(m, "Gated voltage change: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001413 yesno(rgvmodectl & MEMMODE_RCLK_GATE));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001414 seq_printf(m, "Starting frequency: P%d\n",
1415 (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001416 seq_printf(m, "Max P-state: P%d\n",
Jesse Barnesf97108d2010-01-29 11:27:07 -08001417 (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001418 seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
1419 seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
1420 seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
1421 seq_printf(m, "Render standby enabled: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001422 yesno(!(rstdbyctl & RCX_SW_EXIT)));
Damien Lespiau267f0c92013-06-24 22:59:48 +01001423 seq_puts(m, "Current RS state: ");
Jesse Barnes88271da2011-01-05 12:01:24 -08001424 switch (rstdbyctl & RSX_STATUS_MASK) {
1425 case RSX_STATUS_ON:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001426 seq_puts(m, "on\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001427 break;
1428 case RSX_STATUS_RC1:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001429 seq_puts(m, "RC1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001430 break;
1431 case RSX_STATUS_RC1E:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001432 seq_puts(m, "RC1E\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001433 break;
1434 case RSX_STATUS_RS1:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001435 seq_puts(m, "RS1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001436 break;
1437 case RSX_STATUS_RS2:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001438 seq_puts(m, "RS2 (RC6)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001439 break;
1440 case RSX_STATUS_RS3:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001441 seq_puts(m, "RC3 (RC6+)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001442 break;
1443 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001444 seq_puts(m, "unknown\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001445 break;
1446 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08001447
1448 return 0;
1449}
1450
Mika Kuoppalaf65367b2015-01-16 11:34:42 +02001451static int i915_forcewake_domains(struct seq_file *m, void *data)
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001452{
David Weinehall36cdd012016-08-22 13:59:31 +03001453 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001454 struct intel_uncore_forcewake_domain *fw_domain;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001455
1456 spin_lock_irq(&dev_priv->uncore.lock);
Tvrtko Ursulin33c582c2016-04-07 17:04:33 +01001457 for_each_fw_domain(fw_domain, dev_priv) {
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001458 seq_printf(m, "%s.wake_count = %u\n",
Tvrtko Ursulin33c582c2016-04-07 17:04:33 +01001459 intel_uncore_forcewake_domain_to_str(fw_domain->id),
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001460 fw_domain->wake_count);
1461 }
1462 spin_unlock_irq(&dev_priv->uncore.lock);
1463
1464 return 0;
1465}
1466
Deepak S669ab5a2014-01-10 15:18:26 +05301467static int vlv_drpc_info(struct seq_file *m)
1468{
David Weinehall36cdd012016-08-22 13:59:31 +03001469 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001470 u32 rpmodectl1, rcctl1, pw_status;
Deepak S669ab5a2014-01-10 15:18:26 +05301471
Imre Deakd46c0512014-04-14 20:24:27 +03001472 intel_runtime_pm_get(dev_priv);
1473
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001474 pw_status = I915_READ(VLV_GTLC_PW_STATUS);
Deepak S669ab5a2014-01-10 15:18:26 +05301475 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1476 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1477
Imre Deakd46c0512014-04-14 20:24:27 +03001478 intel_runtime_pm_put(dev_priv);
1479
Deepak S669ab5a2014-01-10 15:18:26 +05301480 seq_printf(m, "Video Turbo Mode: %s\n",
1481 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1482 seq_printf(m, "Turbo enabled: %s\n",
1483 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1484 seq_printf(m, "HW control enabled: %s\n",
1485 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1486 seq_printf(m, "SW control enabled: %s\n",
1487 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1488 GEN6_RP_MEDIA_SW_MODE));
1489 seq_printf(m, "RC6 Enabled: %s\n",
1490 yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
1491 GEN6_RC_CTL_EI_MODE(1))));
1492 seq_printf(m, "Render Power Well: %s\n",
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001493 (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
Deepak S669ab5a2014-01-10 15:18:26 +05301494 seq_printf(m, "Media Power Well: %s\n",
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001495 (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
Deepak S669ab5a2014-01-10 15:18:26 +05301496
Imre Deak9cc19be2014-04-14 20:24:24 +03001497 seq_printf(m, "Render RC6 residency since boot: %u\n",
1498 I915_READ(VLV_GT_RENDER_RC6));
1499 seq_printf(m, "Media RC6 residency since boot: %u\n",
1500 I915_READ(VLV_GT_MEDIA_RC6));
1501
Mika Kuoppalaf65367b2015-01-16 11:34:42 +02001502 return i915_forcewake_domains(m, NULL);
Deepak S669ab5a2014-01-10 15:18:26 +05301503}
1504
Ben Widawsky4d855292011-12-12 19:34:16 -08001505static int gen6_drpc_info(struct seq_file *m)
1506{
David Weinehall36cdd012016-08-22 13:59:31 +03001507 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1508 struct drm_device *dev = &dev_priv->drm;
Ben Widawskyecd8fae2012-09-26 10:34:02 -07001509 u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
Akash Goelf2dd7572016-06-27 20:10:01 +05301510 u32 gen9_powergate_enable = 0, gen9_powergate_status = 0;
Daniel Vetter93b525d2012-01-25 13:52:43 +01001511 unsigned forcewake_count;
Damien Lespiauaee56cf2013-06-24 22:59:49 +01001512 int count = 0, ret;
Ben Widawsky4d855292011-12-12 19:34:16 -08001513
1514 ret = mutex_lock_interruptible(&dev->struct_mutex);
1515 if (ret)
1516 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001517 intel_runtime_pm_get(dev_priv);
Ben Widawsky4d855292011-12-12 19:34:16 -08001518
Chris Wilson907b28c2013-07-19 20:36:52 +01001519 spin_lock_irq(&dev_priv->uncore.lock);
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001520 forcewake_count = dev_priv->uncore.fw_domain[FW_DOMAIN_ID_RENDER].wake_count;
Chris Wilson907b28c2013-07-19 20:36:52 +01001521 spin_unlock_irq(&dev_priv->uncore.lock);
Daniel Vetter93b525d2012-01-25 13:52:43 +01001522
1523 if (forcewake_count) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001524 seq_puts(m, "RC information inaccurate because somebody "
1525 "holds a forcewake reference \n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001526 } else {
1527 /* NB: we cannot use forcewake, else we read the wrong values */
1528 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
1529 udelay(10);
1530 seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
1531 }
1532
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03001533 gt_core_status = I915_READ_FW(GEN6_GT_CORE_STATUS);
Chris Wilsoned71f1b2013-07-19 20:36:56 +01001534 trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
Ben Widawsky4d855292011-12-12 19:34:16 -08001535
1536 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1537 rcctl1 = I915_READ(GEN6_RC_CONTROL);
David Weinehall36cdd012016-08-22 13:59:31 +03001538 if (INTEL_GEN(dev_priv) >= 9) {
Akash Goelf2dd7572016-06-27 20:10:01 +05301539 gen9_powergate_enable = I915_READ(GEN9_PG_ENABLE);
1540 gen9_powergate_status = I915_READ(GEN9_PWRGT_DOMAIN_STATUS);
1541 }
Ben Widawsky4d855292011-12-12 19:34:16 -08001542 mutex_unlock(&dev->struct_mutex);
Ben Widawsky44cbd332012-11-06 14:36:36 +00001543 mutex_lock(&dev_priv->rps.hw_lock);
1544 sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
1545 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky4d855292011-12-12 19:34:16 -08001546
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001547 intel_runtime_pm_put(dev_priv);
1548
Ben Widawsky4d855292011-12-12 19:34:16 -08001549 seq_printf(m, "Video Turbo Mode: %s\n",
1550 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1551 seq_printf(m, "HW control enabled: %s\n",
1552 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1553 seq_printf(m, "SW control enabled: %s\n",
1554 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1555 GEN6_RP_MEDIA_SW_MODE));
Eric Anholtfff24e22012-01-23 16:14:05 -08001556 seq_printf(m, "RC1e Enabled: %s\n",
Ben Widawsky4d855292011-12-12 19:34:16 -08001557 yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
1558 seq_printf(m, "RC6 Enabled: %s\n",
1559 yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
David Weinehall36cdd012016-08-22 13:59:31 +03001560 if (INTEL_GEN(dev_priv) >= 9) {
Akash Goelf2dd7572016-06-27 20:10:01 +05301561 seq_printf(m, "Render Well Gating Enabled: %s\n",
1562 yesno(gen9_powergate_enable & GEN9_RENDER_PG_ENABLE));
1563 seq_printf(m, "Media Well Gating Enabled: %s\n",
1564 yesno(gen9_powergate_enable & GEN9_MEDIA_PG_ENABLE));
1565 }
Ben Widawsky4d855292011-12-12 19:34:16 -08001566 seq_printf(m, "Deep RC6 Enabled: %s\n",
1567 yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
1568 seq_printf(m, "Deepest RC6 Enabled: %s\n",
1569 yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
Damien Lespiau267f0c92013-06-24 22:59:48 +01001570 seq_puts(m, "Current RC state: ");
Ben Widawsky4d855292011-12-12 19:34:16 -08001571 switch (gt_core_status & GEN6_RCn_MASK) {
1572 case GEN6_RC0:
1573 if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
Damien Lespiau267f0c92013-06-24 22:59:48 +01001574 seq_puts(m, "Core Power Down\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001575 else
Damien Lespiau267f0c92013-06-24 22:59:48 +01001576 seq_puts(m, "on\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001577 break;
1578 case GEN6_RC3:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001579 seq_puts(m, "RC3\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001580 break;
1581 case GEN6_RC6:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001582 seq_puts(m, "RC6\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001583 break;
1584 case GEN6_RC7:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001585 seq_puts(m, "RC7\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001586 break;
1587 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001588 seq_puts(m, "Unknown\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001589 break;
1590 }
1591
1592 seq_printf(m, "Core Power Down: %s\n",
1593 yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
David Weinehall36cdd012016-08-22 13:59:31 +03001594 if (INTEL_GEN(dev_priv) >= 9) {
Akash Goelf2dd7572016-06-27 20:10:01 +05301595 seq_printf(m, "Render Power Well: %s\n",
1596 (gen9_powergate_status &
1597 GEN9_PWRGT_RENDER_STATUS_MASK) ? "Up" : "Down");
1598 seq_printf(m, "Media Power Well: %s\n",
1599 (gen9_powergate_status &
1600 GEN9_PWRGT_MEDIA_STATUS_MASK) ? "Up" : "Down");
1601 }
Ben Widawskycce66a22012-03-27 18:59:38 -07001602
1603 /* Not exactly sure what this is */
1604 seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
1605 I915_READ(GEN6_GT_GFX_RC6_LOCKED));
1606 seq_printf(m, "RC6 residency since boot: %u\n",
1607 I915_READ(GEN6_GT_GFX_RC6));
1608 seq_printf(m, "RC6+ residency since boot: %u\n",
1609 I915_READ(GEN6_GT_GFX_RC6p));
1610 seq_printf(m, "RC6++ residency since boot: %u\n",
1611 I915_READ(GEN6_GT_GFX_RC6pp));
1612
Ben Widawskyecd8fae2012-09-26 10:34:02 -07001613 seq_printf(m, "RC6 voltage: %dmV\n",
1614 GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
1615 seq_printf(m, "RC6+ voltage: %dmV\n",
1616 GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
1617 seq_printf(m, "RC6++ voltage: %dmV\n",
1618 GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
Akash Goelf2dd7572016-06-27 20:10:01 +05301619 return i915_forcewake_domains(m, NULL);
Ben Widawsky4d855292011-12-12 19:34:16 -08001620}
1621
1622static int i915_drpc_info(struct seq_file *m, void *unused)
1623{
David Weinehall36cdd012016-08-22 13:59:31 +03001624 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Ben Widawsky4d855292011-12-12 19:34:16 -08001625
David Weinehall36cdd012016-08-22 13:59:31 +03001626 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Deepak S669ab5a2014-01-10 15:18:26 +05301627 return vlv_drpc_info(m);
David Weinehall36cdd012016-08-22 13:59:31 +03001628 else if (INTEL_GEN(dev_priv) >= 6)
Ben Widawsky4d855292011-12-12 19:34:16 -08001629 return gen6_drpc_info(m);
1630 else
1631 return ironlake_drpc_info(m);
1632}
1633
Daniel Vetter9a851782015-06-18 10:30:22 +02001634static int i915_frontbuffer_tracking(struct seq_file *m, void *unused)
1635{
David Weinehall36cdd012016-08-22 13:59:31 +03001636 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Daniel Vetter9a851782015-06-18 10:30:22 +02001637
1638 seq_printf(m, "FB tracking busy bits: 0x%08x\n",
1639 dev_priv->fb_tracking.busy_bits);
1640
1641 seq_printf(m, "FB tracking flip bits: 0x%08x\n",
1642 dev_priv->fb_tracking.flip_bits);
1643
1644 return 0;
1645}
1646
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001647static int i915_fbc_status(struct seq_file *m, void *unused)
1648{
David Weinehall36cdd012016-08-22 13:59:31 +03001649 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001650
David Weinehall36cdd012016-08-22 13:59:31 +03001651 if (!HAS_FBC(dev_priv)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001652 seq_puts(m, "FBC unsupported on this chipset\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001653 return 0;
1654 }
1655
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001656 intel_runtime_pm_get(dev_priv);
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001657 mutex_lock(&dev_priv->fbc.lock);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001658
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03001659 if (intel_fbc_is_active(dev_priv))
Damien Lespiau267f0c92013-06-24 22:59:48 +01001660 seq_puts(m, "FBC enabled\n");
Paulo Zanoni2e8144a2015-06-12 14:36:20 -03001661 else
1662 seq_printf(m, "FBC disabled: %s\n",
Paulo Zanonibf6189c2015-10-27 14:50:03 -02001663 dev_priv->fbc.no_fbc_reason);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001664
Paulo Zanoni0fc6a9d2016-10-21 13:55:46 -02001665 if (intel_fbc_is_active(dev_priv) && INTEL_GEN(dev_priv) >= 7) {
1666 uint32_t mask = INTEL_GEN(dev_priv) >= 8 ?
1667 BDW_FBC_COMPRESSION_MASK :
1668 IVB_FBC_COMPRESSION_MASK;
Paulo Zanoni31b9df12015-06-12 14:36:18 -03001669 seq_printf(m, "Compressing: %s\n",
Paulo Zanoni0fc6a9d2016-10-21 13:55:46 -02001670 yesno(I915_READ(FBC_STATUS2) & mask));
1671 }
Paulo Zanoni31b9df12015-06-12 14:36:18 -03001672
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001673 mutex_unlock(&dev_priv->fbc.lock);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001674 intel_runtime_pm_put(dev_priv);
1675
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001676 return 0;
1677}
1678
Rodrigo Vivida46f932014-08-01 02:04:45 -07001679static int i915_fbc_fc_get(void *data, u64 *val)
1680{
David Weinehall36cdd012016-08-22 13:59:31 +03001681 struct drm_i915_private *dev_priv = data;
Rodrigo Vivida46f932014-08-01 02:04:45 -07001682
David Weinehall36cdd012016-08-22 13:59:31 +03001683 if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
Rodrigo Vivida46f932014-08-01 02:04:45 -07001684 return -ENODEV;
1685
Rodrigo Vivida46f932014-08-01 02:04:45 -07001686 *val = dev_priv->fbc.false_color;
Rodrigo Vivida46f932014-08-01 02:04:45 -07001687
1688 return 0;
1689}
1690
1691static int i915_fbc_fc_set(void *data, u64 val)
1692{
David Weinehall36cdd012016-08-22 13:59:31 +03001693 struct drm_i915_private *dev_priv = data;
Rodrigo Vivida46f932014-08-01 02:04:45 -07001694 u32 reg;
1695
David Weinehall36cdd012016-08-22 13:59:31 +03001696 if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
Rodrigo Vivida46f932014-08-01 02:04:45 -07001697 return -ENODEV;
1698
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001699 mutex_lock(&dev_priv->fbc.lock);
Rodrigo Vivida46f932014-08-01 02:04:45 -07001700
1701 reg = I915_READ(ILK_DPFC_CONTROL);
1702 dev_priv->fbc.false_color = val;
1703
1704 I915_WRITE(ILK_DPFC_CONTROL, val ?
1705 (reg | FBC_CTL_FALSE_COLOR) :
1706 (reg & ~FBC_CTL_FALSE_COLOR));
1707
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001708 mutex_unlock(&dev_priv->fbc.lock);
Rodrigo Vivida46f932014-08-01 02:04:45 -07001709 return 0;
1710}
1711
1712DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_fc_fops,
1713 i915_fbc_fc_get, i915_fbc_fc_set,
1714 "%llu\n");
1715
Paulo Zanoni92d44622013-05-31 16:33:24 -03001716static int i915_ips_status(struct seq_file *m, void *unused)
1717{
David Weinehall36cdd012016-08-22 13:59:31 +03001718 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Paulo Zanoni92d44622013-05-31 16:33:24 -03001719
David Weinehall36cdd012016-08-22 13:59:31 +03001720 if (!HAS_IPS(dev_priv)) {
Paulo Zanoni92d44622013-05-31 16:33:24 -03001721 seq_puts(m, "not supported\n");
1722 return 0;
1723 }
1724
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001725 intel_runtime_pm_get(dev_priv);
1726
Rodrigo Vivi0eaa53f2014-06-30 04:45:01 -07001727 seq_printf(m, "Enabled by kernel parameter: %s\n",
1728 yesno(i915.enable_ips));
1729
David Weinehall36cdd012016-08-22 13:59:31 +03001730 if (INTEL_GEN(dev_priv) >= 8) {
Rodrigo Vivi0eaa53f2014-06-30 04:45:01 -07001731 seq_puts(m, "Currently: unknown\n");
1732 } else {
1733 if (I915_READ(IPS_CTL) & IPS_ENABLE)
1734 seq_puts(m, "Currently: enabled\n");
1735 else
1736 seq_puts(m, "Currently: disabled\n");
1737 }
Paulo Zanoni92d44622013-05-31 16:33:24 -03001738
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001739 intel_runtime_pm_put(dev_priv);
1740
Paulo Zanoni92d44622013-05-31 16:33:24 -03001741 return 0;
1742}
1743
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001744static int i915_sr_status(struct seq_file *m, void *unused)
1745{
David Weinehall36cdd012016-08-22 13:59:31 +03001746 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001747 bool sr_enabled = false;
1748
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001749 intel_runtime_pm_get(dev_priv);
Chris Wilson9c870d02016-10-24 13:42:15 +01001750 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001751
Chris Wilson7342a722017-03-09 14:20:49 +00001752 if (INTEL_GEN(dev_priv) >= 9)
1753 /* no global SR status; inspect per-plane WM */;
1754 else if (HAS_PCH_SPLIT(dev_priv))
Chris Wilson5ba2aaa2010-08-19 18:04:08 +01001755 sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
Jani Nikulac0f86832016-12-07 12:13:04 +02001756 else if (IS_I965GM(dev_priv) || IS_G4X(dev_priv) ||
David Weinehall36cdd012016-08-22 13:59:31 +03001757 IS_I945G(dev_priv) || IS_I945GM(dev_priv))
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001758 sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
David Weinehall36cdd012016-08-22 13:59:31 +03001759 else if (IS_I915GM(dev_priv))
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001760 sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
David Weinehall36cdd012016-08-22 13:59:31 +03001761 else if (IS_PINEVIEW(dev_priv))
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001762 sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
David Weinehall36cdd012016-08-22 13:59:31 +03001763 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ander Conselvan de Oliveira77b64552015-06-02 14:17:47 +03001764 sr_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001765
Chris Wilson9c870d02016-10-24 13:42:15 +01001766 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001767 intel_runtime_pm_put(dev_priv);
1768
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +00001769 seq_printf(m, "self-refresh: %s\n", enableddisabled(sr_enabled));
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001770
1771 return 0;
1772}
1773
Jesse Barnes7648fa92010-05-20 14:28:11 -07001774static int i915_emon_status(struct seq_file *m, void *unused)
1775{
David Weinehall36cdd012016-08-22 13:59:31 +03001776 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1777 struct drm_device *dev = &dev_priv->drm;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001778 unsigned long temp, chipset, gfx;
Chris Wilsonde227ef2010-07-03 07:58:38 +01001779 int ret;
1780
David Weinehall36cdd012016-08-22 13:59:31 +03001781 if (!IS_GEN5(dev_priv))
Chris Wilson582be6b2012-04-30 19:35:02 +01001782 return -ENODEV;
1783
Chris Wilsonde227ef2010-07-03 07:58:38 +01001784 ret = mutex_lock_interruptible(&dev->struct_mutex);
1785 if (ret)
1786 return ret;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001787
1788 temp = i915_mch_val(dev_priv);
1789 chipset = i915_chipset_val(dev_priv);
1790 gfx = i915_gfx_val(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +01001791 mutex_unlock(&dev->struct_mutex);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001792
1793 seq_printf(m, "GMCH temp: %ld\n", temp);
1794 seq_printf(m, "Chipset power: %ld\n", chipset);
1795 seq_printf(m, "GFX power: %ld\n", gfx);
1796 seq_printf(m, "Total power: %ld\n", chipset + gfx);
1797
1798 return 0;
1799}
1800
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001801static int i915_ring_freq_table(struct seq_file *m, void *unused)
1802{
David Weinehall36cdd012016-08-22 13:59:31 +03001803 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001804 int ret = 0;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001805 int gpu_freq, ia_freq;
Akash Goelf936ec32015-06-29 14:50:22 +05301806 unsigned int max_gpu_freq, min_gpu_freq;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001807
Carlos Santa26310342016-08-17 12:30:41 -07001808 if (!HAS_LLC(dev_priv)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001809 seq_puts(m, "unsupported on this chipset\n");
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001810 return 0;
1811 }
1812
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001813 intel_runtime_pm_get(dev_priv);
1814
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001815 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001816 if (ret)
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001817 goto out;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001818
Rodrigo Vivib976dc52017-01-23 10:32:37 -08001819 if (IS_GEN9_BC(dev_priv)) {
Akash Goelf936ec32015-06-29 14:50:22 +05301820 /* Convert GT frequency to 50 HZ units */
1821 min_gpu_freq =
1822 dev_priv->rps.min_freq_softlimit / GEN9_FREQ_SCALER;
1823 max_gpu_freq =
1824 dev_priv->rps.max_freq_softlimit / GEN9_FREQ_SCALER;
1825 } else {
1826 min_gpu_freq = dev_priv->rps.min_freq_softlimit;
1827 max_gpu_freq = dev_priv->rps.max_freq_softlimit;
1828 }
1829
Damien Lespiau267f0c92013-06-24 22:59:48 +01001830 seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001831
Akash Goelf936ec32015-06-29 14:50:22 +05301832 for (gpu_freq = min_gpu_freq; gpu_freq <= max_gpu_freq; gpu_freq++) {
Ben Widawsky42c05262012-09-26 10:34:00 -07001833 ia_freq = gpu_freq;
1834 sandybridge_pcode_read(dev_priv,
1835 GEN6_PCODE_READ_MIN_FREQ_TABLE,
1836 &ia_freq);
Chris Wilson3ebecd02013-04-12 19:10:13 +01001837 seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
Akash Goelf936ec32015-06-29 14:50:22 +05301838 intel_gpu_freq(dev_priv, (gpu_freq *
Rodrigo Vivib976dc52017-01-23 10:32:37 -08001839 (IS_GEN9_BC(dev_priv) ?
1840 GEN9_FREQ_SCALER : 1))),
Chris Wilson3ebecd02013-04-12 19:10:13 +01001841 ((ia_freq >> 0) & 0xff) * 100,
1842 ((ia_freq >> 8) & 0xff) * 100);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001843 }
1844
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001845 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001846
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001847out:
1848 intel_runtime_pm_put(dev_priv);
1849 return ret;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001850}
1851
Chris Wilson44834a62010-08-19 16:09:23 +01001852static int i915_opregion(struct seq_file *m, void *unused)
1853{
David Weinehall36cdd012016-08-22 13:59:31 +03001854 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1855 struct drm_device *dev = &dev_priv->drm;
Chris Wilson44834a62010-08-19 16:09:23 +01001856 struct intel_opregion *opregion = &dev_priv->opregion;
1857 int ret;
1858
1859 ret = mutex_lock_interruptible(&dev->struct_mutex);
1860 if (ret)
Daniel Vetter0d38f002012-04-21 22:49:10 +02001861 goto out;
Chris Wilson44834a62010-08-19 16:09:23 +01001862
Jani Nikula2455a8e2015-12-14 12:50:53 +02001863 if (opregion->header)
1864 seq_write(m, opregion->header, OPREGION_SIZE);
Chris Wilson44834a62010-08-19 16:09:23 +01001865
1866 mutex_unlock(&dev->struct_mutex);
1867
Daniel Vetter0d38f002012-04-21 22:49:10 +02001868out:
Chris Wilson44834a62010-08-19 16:09:23 +01001869 return 0;
1870}
1871
Jani Nikulaada8f952015-12-15 13:17:12 +02001872static int i915_vbt(struct seq_file *m, void *unused)
1873{
David Weinehall36cdd012016-08-22 13:59:31 +03001874 struct intel_opregion *opregion = &node_to_i915(m->private)->opregion;
Jani Nikulaada8f952015-12-15 13:17:12 +02001875
1876 if (opregion->vbt)
1877 seq_write(m, opregion->vbt, opregion->vbt_size);
1878
1879 return 0;
1880}
1881
Chris Wilson37811fc2010-08-25 22:45:57 +01001882static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
1883{
David Weinehall36cdd012016-08-22 13:59:31 +03001884 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1885 struct drm_device *dev = &dev_priv->drm;
Namrta Salonieb13b8402015-11-27 13:43:11 +05301886 struct intel_framebuffer *fbdev_fb = NULL;
Daniel Vetter3a58ee12015-07-10 19:02:51 +02001887 struct drm_framebuffer *drm_fb;
Chris Wilson188c1ab2016-04-03 14:14:20 +01001888 int ret;
1889
1890 ret = mutex_lock_interruptible(&dev->struct_mutex);
1891 if (ret)
1892 return ret;
Chris Wilson37811fc2010-08-25 22:45:57 +01001893
Daniel Vetter06957262015-08-10 13:34:08 +02001894#ifdef CONFIG_DRM_FBDEV_EMULATION
David Weinehall36cdd012016-08-22 13:59:31 +03001895 if (dev_priv->fbdev) {
1896 fbdev_fb = to_intel_framebuffer(dev_priv->fbdev->helper.fb);
Chris Wilson37811fc2010-08-25 22:45:57 +01001897
Chris Wilson25bcce92016-07-02 15:36:00 +01001898 seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
1899 fbdev_fb->base.width,
1900 fbdev_fb->base.height,
Ville Syrjäläb00c6002016-12-14 23:31:35 +02001901 fbdev_fb->base.format->depth,
Ville Syrjälä272725c2016-12-14 23:32:20 +02001902 fbdev_fb->base.format->cpp[0] * 8,
Ville Syrjäläbae781b2016-11-16 13:33:16 +02001903 fbdev_fb->base.modifier,
Chris Wilson25bcce92016-07-02 15:36:00 +01001904 drm_framebuffer_read_refcount(&fbdev_fb->base));
1905 describe_obj(m, fbdev_fb->obj);
1906 seq_putc(m, '\n');
1907 }
Daniel Vetter4520f532013-10-09 09:18:51 +02001908#endif
Chris Wilson37811fc2010-08-25 22:45:57 +01001909
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001910 mutex_lock(&dev->mode_config.fb_lock);
Daniel Vetter3a58ee12015-07-10 19:02:51 +02001911 drm_for_each_fb(drm_fb, dev) {
Namrta Salonieb13b8402015-11-27 13:43:11 +05301912 struct intel_framebuffer *fb = to_intel_framebuffer(drm_fb);
1913 if (fb == fbdev_fb)
Chris Wilson37811fc2010-08-25 22:45:57 +01001914 continue;
1915
Tvrtko Ursulinc1ca506d2015-02-10 17:16:07 +00001916 seq_printf(m, "user size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
Chris Wilson37811fc2010-08-25 22:45:57 +01001917 fb->base.width,
1918 fb->base.height,
Ville Syrjäläb00c6002016-12-14 23:31:35 +02001919 fb->base.format->depth,
Ville Syrjälä272725c2016-12-14 23:32:20 +02001920 fb->base.format->cpp[0] * 8,
Ville Syrjäläbae781b2016-11-16 13:33:16 +02001921 fb->base.modifier,
Dave Airlie747a5982016-04-15 15:10:35 +10001922 drm_framebuffer_read_refcount(&fb->base));
Chris Wilson05394f32010-11-08 19:18:58 +00001923 describe_obj(m, fb->obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001924 seq_putc(m, '\n');
Chris Wilson37811fc2010-08-25 22:45:57 +01001925 }
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001926 mutex_unlock(&dev->mode_config.fb_lock);
Chris Wilson188c1ab2016-04-03 14:14:20 +01001927 mutex_unlock(&dev->struct_mutex);
Chris Wilson37811fc2010-08-25 22:45:57 +01001928
1929 return 0;
1930}
1931
Chris Wilson7e37f882016-08-02 22:50:21 +01001932static void describe_ctx_ring(struct seq_file *m, struct intel_ring *ring)
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001933{
1934 seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u, last head: %d)",
Chris Wilson7e37f882016-08-02 22:50:21 +01001935 ring->space, ring->head, ring->tail,
1936 ring->last_retired_head);
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001937}
1938
Ben Widawskye76d3632011-03-19 18:14:29 -07001939static int i915_context_status(struct seq_file *m, void *unused)
1940{
David Weinehall36cdd012016-08-22 13:59:31 +03001941 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1942 struct drm_device *dev = &dev_priv->drm;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001943 struct intel_engine_cs *engine;
Chris Wilsone2efd132016-05-24 14:53:34 +01001944 struct i915_gem_context *ctx;
Akash Goel3b3f1652016-10-13 22:44:48 +05301945 enum intel_engine_id id;
Dave Gordonc3232b12016-03-23 18:19:53 +00001946 int ret;
Ben Widawskye76d3632011-03-19 18:14:29 -07001947
Daniel Vetterf3d28872014-05-29 23:23:08 +02001948 ret = mutex_lock_interruptible(&dev->struct_mutex);
Ben Widawskye76d3632011-03-19 18:14:29 -07001949 if (ret)
1950 return ret;
1951
Ben Widawskya33afea2013-09-17 21:12:45 -07001952 list_for_each_entry(ctx, &dev_priv->context_list, link) {
Chris Wilson5d1808e2016-04-28 09:56:51 +01001953 seq_printf(m, "HW context %u ", ctx->hw_id);
Chris Wilsonc84455b2016-08-15 10:49:08 +01001954 if (ctx->pid) {
Chris Wilsond28b99a2016-05-24 14:53:39 +01001955 struct task_struct *task;
1956
Chris Wilsonc84455b2016-08-15 10:49:08 +01001957 task = get_pid_task(ctx->pid, PIDTYPE_PID);
Chris Wilsond28b99a2016-05-24 14:53:39 +01001958 if (task) {
1959 seq_printf(m, "(%s [%d]) ",
1960 task->comm, task->pid);
1961 put_task_struct(task);
1962 }
Chris Wilsonc84455b2016-08-15 10:49:08 +01001963 } else if (IS_ERR(ctx->file_priv)) {
1964 seq_puts(m, "(deleted) ");
Chris Wilsond28b99a2016-05-24 14:53:39 +01001965 } else {
1966 seq_puts(m, "(kernel) ");
1967 }
1968
Chris Wilsonbca44d82016-05-24 14:53:41 +01001969 seq_putc(m, ctx->remap_slice ? 'R' : 'r');
1970 seq_putc(m, '\n');
Ben Widawskya33afea2013-09-17 21:12:45 -07001971
Akash Goel3b3f1652016-10-13 22:44:48 +05301972 for_each_engine(engine, dev_priv, id) {
Chris Wilsonbca44d82016-05-24 14:53:41 +01001973 struct intel_context *ce = &ctx->engine[engine->id];
1974
1975 seq_printf(m, "%s: ", engine->name);
1976 seq_putc(m, ce->initialised ? 'I' : 'i');
1977 if (ce->state)
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001978 describe_obj(m, ce->state->obj);
Chris Wilsondca33ec2016-08-02 22:50:20 +01001979 if (ce->ring)
Chris Wilson7e37f882016-08-02 22:50:21 +01001980 describe_ctx_ring(m, ce->ring);
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001981 seq_putc(m, '\n');
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001982 }
1983
Ben Widawskya33afea2013-09-17 21:12:45 -07001984 seq_putc(m, '\n');
Ben Widawskya168c292013-02-14 15:05:12 -08001985 }
1986
Daniel Vetterf3d28872014-05-29 23:23:08 +02001987 mutex_unlock(&dev->struct_mutex);
Ben Widawskye76d3632011-03-19 18:14:29 -07001988
1989 return 0;
1990}
1991
Thomas Daniel064ca1d2014-12-02 13:21:18 +00001992static void i915_dump_lrc_obj(struct seq_file *m,
Chris Wilsone2efd132016-05-24 14:53:34 +01001993 struct i915_gem_context *ctx,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001994 struct intel_engine_cs *engine)
Thomas Daniel064ca1d2014-12-02 13:21:18 +00001995{
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001996 struct i915_vma *vma = ctx->engine[engine->id].state;
Thomas Daniel064ca1d2014-12-02 13:21:18 +00001997 struct page *page;
Thomas Daniel064ca1d2014-12-02 13:21:18 +00001998 int j;
Thomas Daniel064ca1d2014-12-02 13:21:18 +00001999
Chris Wilson7069b142016-04-28 09:56:52 +01002000 seq_printf(m, "CONTEXT: %s %u\n", engine->name, ctx->hw_id);
2001
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002002 if (!vma) {
2003 seq_puts(m, "\tFake context\n");
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002004 return;
2005 }
2006
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002007 if (vma->flags & I915_VMA_GLOBAL_BIND)
2008 seq_printf(m, "\tBound in GGTT at 0x%08x\n",
Chris Wilsonbde13eb2016-08-15 10:49:07 +01002009 i915_ggtt_offset(vma));
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002010
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002011 if (i915_gem_object_pin_pages(vma->obj)) {
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002012 seq_puts(m, "\tFailed to get pages for context object\n\n");
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002013 return;
2014 }
2015
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002016 page = i915_gem_object_get_page(vma->obj, LRC_STATE_PN);
2017 if (page) {
2018 u32 *reg_state = kmap_atomic(page);
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002019
2020 for (j = 0; j < 0x600 / sizeof(u32) / 4; j += 4) {
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002021 seq_printf(m,
2022 "\t[0x%04x] 0x%08x 0x%08x 0x%08x 0x%08x\n",
2023 j * 4,
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002024 reg_state[j], reg_state[j + 1],
2025 reg_state[j + 2], reg_state[j + 3]);
2026 }
2027 kunmap_atomic(reg_state);
2028 }
2029
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002030 i915_gem_object_unpin_pages(vma->obj);
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002031 seq_putc(m, '\n');
2032}
2033
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01002034static int i915_dump_lrc(struct seq_file *m, void *unused)
2035{
David Weinehall36cdd012016-08-22 13:59:31 +03002036 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2037 struct drm_device *dev = &dev_priv->drm;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002038 struct intel_engine_cs *engine;
Chris Wilsone2efd132016-05-24 14:53:34 +01002039 struct i915_gem_context *ctx;
Akash Goel3b3f1652016-10-13 22:44:48 +05302040 enum intel_engine_id id;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002041 int ret;
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01002042
2043 if (!i915.enable_execlists) {
2044 seq_printf(m, "Logical Ring Contexts are disabled\n");
2045 return 0;
2046 }
2047
2048 ret = mutex_lock_interruptible(&dev->struct_mutex);
2049 if (ret)
2050 return ret;
2051
Dave Gordone28e4042016-01-19 19:02:55 +00002052 list_for_each_entry(ctx, &dev_priv->context_list, link)
Akash Goel3b3f1652016-10-13 22:44:48 +05302053 for_each_engine(engine, dev_priv, id)
Chris Wilson24f1d3c2016-04-28 09:56:53 +01002054 i915_dump_lrc_obj(m, ctx, engine);
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01002055
2056 mutex_unlock(&dev->struct_mutex);
2057
2058 return 0;
2059}
2060
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002061static const char *swizzle_string(unsigned swizzle)
2062{
Damien Lespiauaee56cf2013-06-24 22:59:49 +01002063 switch (swizzle) {
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002064 case I915_BIT_6_SWIZZLE_NONE:
2065 return "none";
2066 case I915_BIT_6_SWIZZLE_9:
2067 return "bit9";
2068 case I915_BIT_6_SWIZZLE_9_10:
2069 return "bit9/bit10";
2070 case I915_BIT_6_SWIZZLE_9_11:
2071 return "bit9/bit11";
2072 case I915_BIT_6_SWIZZLE_9_10_11:
2073 return "bit9/bit10/bit11";
2074 case I915_BIT_6_SWIZZLE_9_17:
2075 return "bit9/bit17";
2076 case I915_BIT_6_SWIZZLE_9_10_17:
2077 return "bit9/bit10/bit17";
2078 case I915_BIT_6_SWIZZLE_UNKNOWN:
Masanari Iida8a168ca2012-12-29 02:00:09 +09002079 return "unknown";
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002080 }
2081
2082 return "bug";
2083}
2084
2085static int i915_swizzle_info(struct seq_file *m, void *data)
2086{
David Weinehall36cdd012016-08-22 13:59:31 +03002087 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002088
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002089 intel_runtime_pm_get(dev_priv);
Daniel Vetter22bcfc62012-08-09 15:07:02 +02002090
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002091 seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
2092 swizzle_string(dev_priv->mm.bit_6_swizzle_x));
2093 seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
2094 swizzle_string(dev_priv->mm.bit_6_swizzle_y));
2095
David Weinehall36cdd012016-08-22 13:59:31 +03002096 if (IS_GEN3(dev_priv) || IS_GEN4(dev_priv)) {
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002097 seq_printf(m, "DDC = 0x%08x\n",
2098 I915_READ(DCC));
Daniel Vetter656bfa32014-11-20 09:26:30 +01002099 seq_printf(m, "DDC2 = 0x%08x\n",
2100 I915_READ(DCC2));
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002101 seq_printf(m, "C0DRB3 = 0x%04x\n",
2102 I915_READ16(C0DRB3));
2103 seq_printf(m, "C1DRB3 = 0x%04x\n",
2104 I915_READ16(C1DRB3));
David Weinehall36cdd012016-08-22 13:59:31 +03002105 } else if (INTEL_GEN(dev_priv) >= 6) {
Daniel Vetter3fa7d232012-01-31 16:47:56 +01002106 seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
2107 I915_READ(MAD_DIMM_C0));
2108 seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
2109 I915_READ(MAD_DIMM_C1));
2110 seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
2111 I915_READ(MAD_DIMM_C2));
2112 seq_printf(m, "TILECTL = 0x%08x\n",
2113 I915_READ(TILECTL));
David Weinehall36cdd012016-08-22 13:59:31 +03002114 if (INTEL_GEN(dev_priv) >= 8)
Ben Widawsky9d3203e2013-11-02 21:07:14 -07002115 seq_printf(m, "GAMTARBMODE = 0x%08x\n",
2116 I915_READ(GAMTARBMODE));
2117 else
2118 seq_printf(m, "ARB_MODE = 0x%08x\n",
2119 I915_READ(ARB_MODE));
Daniel Vetter3fa7d232012-01-31 16:47:56 +01002120 seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
2121 I915_READ(DISP_ARB_CTL));
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002122 }
Daniel Vetter656bfa32014-11-20 09:26:30 +01002123
2124 if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2125 seq_puts(m, "L-shaped memory detected\n");
2126
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002127 intel_runtime_pm_put(dev_priv);
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002128
2129 return 0;
2130}
2131
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002132static int per_file_ctx(int id, void *ptr, void *data)
2133{
Chris Wilsone2efd132016-05-24 14:53:34 +01002134 struct i915_gem_context *ctx = ptr;
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002135 struct seq_file *m = data;
Daniel Vetterae6c4802014-08-06 15:04:53 +02002136 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
2137
2138 if (!ppgtt) {
2139 seq_printf(m, " no ppgtt for context %d\n",
2140 ctx->user_handle);
2141 return 0;
2142 }
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002143
Oscar Mateof83d6512014-05-22 14:13:38 +01002144 if (i915_gem_context_is_default(ctx))
2145 seq_puts(m, " default context:\n");
2146 else
Oscar Mateo821d66d2014-07-03 16:28:00 +01002147 seq_printf(m, " context %d:\n", ctx->user_handle);
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002148 ppgtt->debug_dump(ppgtt, m);
2149
2150 return 0;
2151}
2152
David Weinehall36cdd012016-08-22 13:59:31 +03002153static void gen8_ppgtt_info(struct seq_file *m,
2154 struct drm_i915_private *dev_priv)
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002155{
Ben Widawsky77df6772013-11-02 21:07:30 -07002156 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
Akash Goel3b3f1652016-10-13 22:44:48 +05302157 struct intel_engine_cs *engine;
2158 enum intel_engine_id id;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002159 int i;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002160
Ben Widawsky77df6772013-11-02 21:07:30 -07002161 if (!ppgtt)
2162 return;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002163
Akash Goel3b3f1652016-10-13 22:44:48 +05302164 for_each_engine(engine, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002165 seq_printf(m, "%s\n", engine->name);
Ben Widawsky77df6772013-11-02 21:07:30 -07002166 for (i = 0; i < 4; i++) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002167 u64 pdp = I915_READ(GEN8_RING_PDP_UDW(engine, i));
Ben Widawsky77df6772013-11-02 21:07:30 -07002168 pdp <<= 32;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002169 pdp |= I915_READ(GEN8_RING_PDP_LDW(engine, i));
Ville Syrjäläa2a5b152014-03-31 18:17:16 +03002170 seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
Ben Widawsky77df6772013-11-02 21:07:30 -07002171 }
2172 }
2173}
2174
David Weinehall36cdd012016-08-22 13:59:31 +03002175static void gen6_ppgtt_info(struct seq_file *m,
2176 struct drm_i915_private *dev_priv)
Ben Widawsky77df6772013-11-02 21:07:30 -07002177{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002178 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05302179 enum intel_engine_id id;
Ben Widawsky77df6772013-11-02 21:07:30 -07002180
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01002181 if (IS_GEN6(dev_priv))
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002182 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
2183
Akash Goel3b3f1652016-10-13 22:44:48 +05302184 for_each_engine(engine, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002185 seq_printf(m, "%s\n", engine->name);
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01002186 if (IS_GEN7(dev_priv))
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002187 seq_printf(m, "GFX_MODE: 0x%08x\n",
2188 I915_READ(RING_MODE_GEN7(engine)));
2189 seq_printf(m, "PP_DIR_BASE: 0x%08x\n",
2190 I915_READ(RING_PP_DIR_BASE(engine)));
2191 seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n",
2192 I915_READ(RING_PP_DIR_BASE_READ(engine)));
2193 seq_printf(m, "PP_DIR_DCLV: 0x%08x\n",
2194 I915_READ(RING_PP_DIR_DCLV(engine)));
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002195 }
2196 if (dev_priv->mm.aliasing_ppgtt) {
2197 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2198
Damien Lespiau267f0c92013-06-24 22:59:48 +01002199 seq_puts(m, "aliasing PPGTT:\n");
Mika Kuoppala44159dd2015-06-25 18:35:07 +03002200 seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd.base.ggtt_offset);
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002201
Ben Widawsky87d60b62013-12-06 14:11:29 -08002202 ppgtt->debug_dump(ppgtt, m);
Daniel Vetterae6c4802014-08-06 15:04:53 +02002203 }
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002204
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002205 seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
Ben Widawsky77df6772013-11-02 21:07:30 -07002206}
2207
2208static int i915_ppgtt_info(struct seq_file *m, void *data)
2209{
David Weinehall36cdd012016-08-22 13:59:31 +03002210 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2211 struct drm_device *dev = &dev_priv->drm;
Michel Thierryea91e402015-07-29 17:23:57 +01002212 struct drm_file *file;
Chris Wilson637ee292016-08-22 14:28:20 +01002213 int ret;
Ben Widawsky77df6772013-11-02 21:07:30 -07002214
Chris Wilson637ee292016-08-22 14:28:20 +01002215 mutex_lock(&dev->filelist_mutex);
2216 ret = mutex_lock_interruptible(&dev->struct_mutex);
Ben Widawsky77df6772013-11-02 21:07:30 -07002217 if (ret)
Chris Wilson637ee292016-08-22 14:28:20 +01002218 goto out_unlock;
2219
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002220 intel_runtime_pm_get(dev_priv);
Ben Widawsky77df6772013-11-02 21:07:30 -07002221
David Weinehall36cdd012016-08-22 13:59:31 +03002222 if (INTEL_GEN(dev_priv) >= 8)
2223 gen8_ppgtt_info(m, dev_priv);
2224 else if (INTEL_GEN(dev_priv) >= 6)
2225 gen6_ppgtt_info(m, dev_priv);
Ben Widawsky77df6772013-11-02 21:07:30 -07002226
Michel Thierryea91e402015-07-29 17:23:57 +01002227 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2228 struct drm_i915_file_private *file_priv = file->driver_priv;
Geliang Tang7cb5dff2015-09-25 03:58:11 -07002229 struct task_struct *task;
Michel Thierryea91e402015-07-29 17:23:57 +01002230
Geliang Tang7cb5dff2015-09-25 03:58:11 -07002231 task = get_pid_task(file->pid, PIDTYPE_PID);
Dan Carpenter06812762015-10-02 18:14:22 +03002232 if (!task) {
2233 ret = -ESRCH;
Chris Wilson637ee292016-08-22 14:28:20 +01002234 goto out_rpm;
Dan Carpenter06812762015-10-02 18:14:22 +03002235 }
Geliang Tang7cb5dff2015-09-25 03:58:11 -07002236 seq_printf(m, "\nproc: %s\n", task->comm);
2237 put_task_struct(task);
Michel Thierryea91e402015-07-29 17:23:57 +01002238 idr_for_each(&file_priv->context_idr, per_file_ctx,
2239 (void *)(unsigned long)m);
2240 }
2241
Chris Wilson637ee292016-08-22 14:28:20 +01002242out_rpm:
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002243 intel_runtime_pm_put(dev_priv);
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002244 mutex_unlock(&dev->struct_mutex);
Chris Wilson637ee292016-08-22 14:28:20 +01002245out_unlock:
2246 mutex_unlock(&dev->filelist_mutex);
Dan Carpenter06812762015-10-02 18:14:22 +03002247 return ret;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002248}
2249
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002250static int count_irq_waiters(struct drm_i915_private *i915)
2251{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002252 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05302253 enum intel_engine_id id;
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002254 int count = 0;
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002255
Akash Goel3b3f1652016-10-13 22:44:48 +05302256 for_each_engine(engine, i915, id)
Chris Wilson688e6c72016-07-01 17:23:15 +01002257 count += intel_engine_has_waiter(engine);
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002258
2259 return count;
2260}
2261
Chris Wilson7466c292016-08-15 09:49:33 +01002262static const char *rps_power_to_str(unsigned int power)
2263{
2264 static const char * const strings[] = {
2265 [LOW_POWER] = "low power",
2266 [BETWEEN] = "mixed",
2267 [HIGH_POWER] = "high power",
2268 };
2269
2270 if (power >= ARRAY_SIZE(strings) || !strings[power])
2271 return "unknown";
2272
2273 return strings[power];
2274}
2275
Chris Wilson1854d5c2015-04-07 16:20:32 +01002276static int i915_rps_boost_info(struct seq_file *m, void *data)
2277{
David Weinehall36cdd012016-08-22 13:59:31 +03002278 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2279 struct drm_device *dev = &dev_priv->drm;
Chris Wilson1854d5c2015-04-07 16:20:32 +01002280 struct drm_file *file;
Chris Wilson1854d5c2015-04-07 16:20:32 +01002281
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002282 seq_printf(m, "RPS enabled? %d\n", dev_priv->rps.enabled);
Chris Wilson28176ef2016-10-28 13:58:56 +01002283 seq_printf(m, "GPU busy? %s [%d requests]\n",
2284 yesno(dev_priv->gt.awake), dev_priv->gt.active_requests);
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002285 seq_printf(m, "CPU waiting? %d\n", count_irq_waiters(dev_priv));
Chris Wilson7466c292016-08-15 09:49:33 +01002286 seq_printf(m, "Frequency requested %d\n",
2287 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
2288 seq_printf(m, " min hard:%d, soft:%d; max soft:%d, hard:%d\n",
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002289 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
2290 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit),
2291 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit),
2292 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
Chris Wilson7466c292016-08-15 09:49:33 +01002293 seq_printf(m, " idle:%d, efficient:%d, boost:%d\n",
2294 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq),
2295 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
2296 intel_gpu_freq(dev_priv, dev_priv->rps.boost_freq));
Daniel Vetter1d2ac402016-04-26 19:29:41 +02002297
2298 mutex_lock(&dev->filelist_mutex);
Chris Wilson8d3afd72015-05-21 21:01:47 +01002299 spin_lock(&dev_priv->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01002300 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2301 struct drm_i915_file_private *file_priv = file->driver_priv;
2302 struct task_struct *task;
2303
2304 rcu_read_lock();
2305 task = pid_task(file->pid, PIDTYPE_PID);
2306 seq_printf(m, "%s [%d]: %d boosts%s\n",
2307 task ? task->comm : "<unknown>",
2308 task ? task->pid : -1,
Chris Wilson2e1b8732015-04-27 13:41:22 +01002309 file_priv->rps.boosts,
2310 list_empty(&file_priv->rps.link) ? "" : ", active");
Chris Wilson1854d5c2015-04-07 16:20:32 +01002311 rcu_read_unlock();
2312 }
Chris Wilson197be2a2016-07-20 09:21:13 +01002313 seq_printf(m, "Kernel (anonymous) boosts: %d\n", dev_priv->rps.boosts);
Chris Wilson8d3afd72015-05-21 21:01:47 +01002314 spin_unlock(&dev_priv->rps.client_lock);
Daniel Vetter1d2ac402016-04-26 19:29:41 +02002315 mutex_unlock(&dev->filelist_mutex);
Chris Wilson1854d5c2015-04-07 16:20:32 +01002316
Chris Wilson7466c292016-08-15 09:49:33 +01002317 if (INTEL_GEN(dev_priv) >= 6 &&
2318 dev_priv->rps.enabled &&
Chris Wilson28176ef2016-10-28 13:58:56 +01002319 dev_priv->gt.active_requests) {
Chris Wilson7466c292016-08-15 09:49:33 +01002320 u32 rpup, rpupei;
2321 u32 rpdown, rpdownei;
2322
2323 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
2324 rpup = I915_READ_FW(GEN6_RP_CUR_UP) & GEN6_RP_EI_MASK;
2325 rpupei = I915_READ_FW(GEN6_RP_CUR_UP_EI) & GEN6_RP_EI_MASK;
2326 rpdown = I915_READ_FW(GEN6_RP_CUR_DOWN) & GEN6_RP_EI_MASK;
2327 rpdownei = I915_READ_FW(GEN6_RP_CUR_DOWN_EI) & GEN6_RP_EI_MASK;
2328 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
2329
2330 seq_printf(m, "\nRPS Autotuning (current \"%s\" window):\n",
2331 rps_power_to_str(dev_priv->rps.power));
2332 seq_printf(m, " Avg. up: %d%% [above threshold? %d%%]\n",
Chris Wilson23f4a282017-02-18 11:27:08 +00002333 rpup && rpupei ? 100 * rpup / rpupei : 0,
Chris Wilson7466c292016-08-15 09:49:33 +01002334 dev_priv->rps.up_threshold);
2335 seq_printf(m, " Avg. down: %d%% [below threshold? %d%%]\n",
Chris Wilson23f4a282017-02-18 11:27:08 +00002336 rpdown && rpdownei ? 100 * rpdown / rpdownei : 0,
Chris Wilson7466c292016-08-15 09:49:33 +01002337 dev_priv->rps.down_threshold);
2338 } else {
2339 seq_puts(m, "\nRPS Autotuning inactive\n");
2340 }
2341
Chris Wilson8d3afd72015-05-21 21:01:47 +01002342 return 0;
Chris Wilson1854d5c2015-04-07 16:20:32 +01002343}
2344
Ben Widawsky63573eb2013-07-04 11:02:07 -07002345static int i915_llc(struct seq_file *m, void *data)
2346{
David Weinehall36cdd012016-08-22 13:59:31 +03002347 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Mika Kuoppala3accaf72016-04-13 17:26:43 +03002348 const bool edram = INTEL_GEN(dev_priv) > 8;
Ben Widawsky63573eb2013-07-04 11:02:07 -07002349
David Weinehall36cdd012016-08-22 13:59:31 +03002350 seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev_priv)));
Mika Kuoppala3accaf72016-04-13 17:26:43 +03002351 seq_printf(m, "%s: %lluMB\n", edram ? "eDRAM" : "eLLC",
2352 intel_uncore_edram_size(dev_priv)/1024/1024);
Ben Widawsky63573eb2013-07-04 11:02:07 -07002353
2354 return 0;
2355}
2356
Anusha Srivatsa0509ead2017-01-18 08:05:56 -08002357static int i915_huc_load_status_info(struct seq_file *m, void *data)
2358{
2359 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2360 struct intel_uc_fw *huc_fw = &dev_priv->huc.fw;
2361
2362 if (!HAS_HUC_UCODE(dev_priv))
2363 return 0;
2364
2365 seq_puts(m, "HuC firmware status:\n");
2366 seq_printf(m, "\tpath: %s\n", huc_fw->path);
2367 seq_printf(m, "\tfetch: %s\n",
2368 intel_uc_fw_status_repr(huc_fw->fetch_status));
2369 seq_printf(m, "\tload: %s\n",
2370 intel_uc_fw_status_repr(huc_fw->load_status));
2371 seq_printf(m, "\tversion wanted: %d.%d\n",
2372 huc_fw->major_ver_wanted, huc_fw->minor_ver_wanted);
2373 seq_printf(m, "\tversion found: %d.%d\n",
2374 huc_fw->major_ver_found, huc_fw->minor_ver_found);
2375 seq_printf(m, "\theader: offset is %d; size = %d\n",
2376 huc_fw->header_offset, huc_fw->header_size);
2377 seq_printf(m, "\tuCode: offset is %d; size = %d\n",
2378 huc_fw->ucode_offset, huc_fw->ucode_size);
2379 seq_printf(m, "\tRSA: offset is %d; size = %d\n",
2380 huc_fw->rsa_offset, huc_fw->rsa_size);
2381
sagar.a.kamble@intel.com3582ad12017-02-03 13:58:33 +05302382 intel_runtime_pm_get(dev_priv);
Anusha Srivatsa0509ead2017-01-18 08:05:56 -08002383 seq_printf(m, "\nHuC status 0x%08x:\n", I915_READ(HUC_STATUS2));
sagar.a.kamble@intel.com3582ad12017-02-03 13:58:33 +05302384 intel_runtime_pm_put(dev_priv);
Anusha Srivatsa0509ead2017-01-18 08:05:56 -08002385
2386 return 0;
2387}
2388
Alex Daifdf5d352015-08-12 15:43:37 +01002389static int i915_guc_load_status_info(struct seq_file *m, void *data)
2390{
David Weinehall36cdd012016-08-22 13:59:31 +03002391 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Anusha Srivatsadb0a0912017-01-13 17:17:04 -08002392 struct intel_uc_fw *guc_fw = &dev_priv->guc.fw;
Alex Daifdf5d352015-08-12 15:43:37 +01002393 u32 tmp, i;
2394
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002395 if (!HAS_GUC_UCODE(dev_priv))
Alex Daifdf5d352015-08-12 15:43:37 +01002396 return 0;
2397
2398 seq_printf(m, "GuC firmware status:\n");
2399 seq_printf(m, "\tpath: %s\n",
Anusha Srivatsadb0a0912017-01-13 17:17:04 -08002400 guc_fw->path);
Alex Daifdf5d352015-08-12 15:43:37 +01002401 seq_printf(m, "\tfetch: %s\n",
Anusha Srivatsadb0a0912017-01-13 17:17:04 -08002402 intel_uc_fw_status_repr(guc_fw->fetch_status));
Alex Daifdf5d352015-08-12 15:43:37 +01002403 seq_printf(m, "\tload: %s\n",
Anusha Srivatsadb0a0912017-01-13 17:17:04 -08002404 intel_uc_fw_status_repr(guc_fw->load_status));
Alex Daifdf5d352015-08-12 15:43:37 +01002405 seq_printf(m, "\tversion wanted: %d.%d\n",
Anusha Srivatsadb0a0912017-01-13 17:17:04 -08002406 guc_fw->major_ver_wanted, guc_fw->minor_ver_wanted);
Alex Daifdf5d352015-08-12 15:43:37 +01002407 seq_printf(m, "\tversion found: %d.%d\n",
Anusha Srivatsadb0a0912017-01-13 17:17:04 -08002408 guc_fw->major_ver_found, guc_fw->minor_ver_found);
Alex Daifeda33e2015-10-19 16:10:54 -07002409 seq_printf(m, "\theader: offset is %d; size = %d\n",
2410 guc_fw->header_offset, guc_fw->header_size);
2411 seq_printf(m, "\tuCode: offset is %d; size = %d\n",
2412 guc_fw->ucode_offset, guc_fw->ucode_size);
2413 seq_printf(m, "\tRSA: offset is %d; size = %d\n",
2414 guc_fw->rsa_offset, guc_fw->rsa_size);
Alex Daifdf5d352015-08-12 15:43:37 +01002415
sagar.a.kamble@intel.com3582ad12017-02-03 13:58:33 +05302416 intel_runtime_pm_get(dev_priv);
2417
Alex Daifdf5d352015-08-12 15:43:37 +01002418 tmp = I915_READ(GUC_STATUS);
2419
2420 seq_printf(m, "\nGuC status 0x%08x:\n", tmp);
2421 seq_printf(m, "\tBootrom status = 0x%x\n",
2422 (tmp & GS_BOOTROM_MASK) >> GS_BOOTROM_SHIFT);
2423 seq_printf(m, "\tuKernel status = 0x%x\n",
2424 (tmp & GS_UKERNEL_MASK) >> GS_UKERNEL_SHIFT);
2425 seq_printf(m, "\tMIA Core status = 0x%x\n",
2426 (tmp & GS_MIA_MASK) >> GS_MIA_SHIFT);
2427 seq_puts(m, "\nScratch registers:\n");
2428 for (i = 0; i < 16; i++)
2429 seq_printf(m, "\t%2d: \t0x%x\n", i, I915_READ(SOFT_SCRATCH(i)));
2430
sagar.a.kamble@intel.com3582ad12017-02-03 13:58:33 +05302431 intel_runtime_pm_put(dev_priv);
2432
Alex Daifdf5d352015-08-12 15:43:37 +01002433 return 0;
2434}
2435
Akash Goel5aa1ee42016-10-12 21:54:36 +05302436static void i915_guc_log_info(struct seq_file *m,
2437 struct drm_i915_private *dev_priv)
2438{
2439 struct intel_guc *guc = &dev_priv->guc;
2440
2441 seq_puts(m, "\nGuC logging stats:\n");
2442
2443 seq_printf(m, "\tISR: flush count %10u, overflow count %10u\n",
2444 guc->log.flush_count[GUC_ISR_LOG_BUFFER],
2445 guc->log.total_overflow_count[GUC_ISR_LOG_BUFFER]);
2446
2447 seq_printf(m, "\tDPC: flush count %10u, overflow count %10u\n",
2448 guc->log.flush_count[GUC_DPC_LOG_BUFFER],
2449 guc->log.total_overflow_count[GUC_DPC_LOG_BUFFER]);
2450
2451 seq_printf(m, "\tCRASH: flush count %10u, overflow count %10u\n",
2452 guc->log.flush_count[GUC_CRASH_DUMP_LOG_BUFFER],
2453 guc->log.total_overflow_count[GUC_CRASH_DUMP_LOG_BUFFER]);
2454
2455 seq_printf(m, "\tTotal flush interrupt count: %u\n",
2456 guc->log.flush_interrupt_count);
2457
2458 seq_printf(m, "\tCapture miss count: %u\n",
2459 guc->log.capture_miss_count);
2460}
2461
Dave Gordon8b417c22015-08-12 15:43:44 +01002462static void i915_guc_client_info(struct seq_file *m,
2463 struct drm_i915_private *dev_priv,
2464 struct i915_guc_client *client)
2465{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002466 struct intel_engine_cs *engine;
Dave Gordonc18468c2016-08-09 15:19:22 +01002467 enum intel_engine_id id;
Dave Gordon8b417c22015-08-12 15:43:44 +01002468 uint64_t tot = 0;
Dave Gordon8b417c22015-08-12 15:43:44 +01002469
2470 seq_printf(m, "\tPriority %d, GuC ctx index: %u, PD offset 0x%x\n",
2471 client->priority, client->ctx_index, client->proc_desc_offset);
2472 seq_printf(m, "\tDoorbell id %d, offset: 0x%x, cookie 0x%x\n",
Chris Wilson357248b2016-11-29 12:10:21 +00002473 client->doorbell_id, client->doorbell_offset, client->doorbell_cookie);
Dave Gordon8b417c22015-08-12 15:43:44 +01002474 seq_printf(m, "\tWQ size %d, offset: 0x%x, tail %d\n",
2475 client->wq_size, client->wq_offset, client->wq_tail);
2476
Dave Gordon551aaec2016-05-13 15:36:33 +01002477 seq_printf(m, "\tWork queue full: %u\n", client->no_wq_space);
Dave Gordon8b417c22015-08-12 15:43:44 +01002478 seq_printf(m, "\tFailed doorbell: %u\n", client->b_fail);
2479 seq_printf(m, "\tLast submission result: %d\n", client->retcode);
2480
Akash Goel3b3f1652016-10-13 22:44:48 +05302481 for_each_engine(engine, dev_priv, id) {
Dave Gordonc18468c2016-08-09 15:19:22 +01002482 u64 submissions = client->submissions[id];
2483 tot += submissions;
Dave Gordon8b417c22015-08-12 15:43:44 +01002484 seq_printf(m, "\tSubmissions: %llu %s\n",
Dave Gordonc18468c2016-08-09 15:19:22 +01002485 submissions, engine->name);
Dave Gordon8b417c22015-08-12 15:43:44 +01002486 }
2487 seq_printf(m, "\tTotal: %llu\n", tot);
2488}
2489
2490static int i915_guc_info(struct seq_file *m, void *data)
2491{
David Weinehall36cdd012016-08-22 13:59:31 +03002492 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Chris Wilson334636c2016-11-29 12:10:20 +00002493 const struct intel_guc *guc = &dev_priv->guc;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002494 struct intel_engine_cs *engine;
Dave Gordonc18468c2016-08-09 15:19:22 +01002495 enum intel_engine_id id;
Chris Wilson334636c2016-11-29 12:10:20 +00002496 u64 total;
Dave Gordon8b417c22015-08-12 15:43:44 +01002497
Chris Wilson334636c2016-11-29 12:10:20 +00002498 if (!guc->execbuf_client) {
2499 seq_printf(m, "GuC submission %s\n",
2500 HAS_GUC_SCHED(dev_priv) ?
2501 "disabled" :
2502 "not supported");
Dave Gordon8b417c22015-08-12 15:43:44 +01002503 return 0;
Chris Wilson334636c2016-11-29 12:10:20 +00002504 }
Dave Gordon8b417c22015-08-12 15:43:44 +01002505
Dave Gordon9636f6d2016-06-13 17:57:28 +01002506 seq_printf(m, "Doorbell map:\n");
Chris Wilson334636c2016-11-29 12:10:20 +00002507 seq_printf(m, "\t%*pb\n", GUC_MAX_DOORBELLS, guc->doorbell_bitmap);
2508 seq_printf(m, "Doorbell next cacheline: 0x%x\n\n", guc->db_cacheline);
Dave Gordon9636f6d2016-06-13 17:57:28 +01002509
Chris Wilson334636c2016-11-29 12:10:20 +00002510 seq_printf(m, "GuC total action count: %llu\n", guc->action_count);
2511 seq_printf(m, "GuC action failure count: %u\n", guc->action_fail);
2512 seq_printf(m, "GuC last action command: 0x%x\n", guc->action_cmd);
2513 seq_printf(m, "GuC last action status: 0x%x\n", guc->action_status);
2514 seq_printf(m, "GuC last action error code: %d\n", guc->action_err);
Dave Gordon8b417c22015-08-12 15:43:44 +01002515
Chris Wilson334636c2016-11-29 12:10:20 +00002516 total = 0;
Dave Gordon8b417c22015-08-12 15:43:44 +01002517 seq_printf(m, "\nGuC submissions:\n");
Akash Goel3b3f1652016-10-13 22:44:48 +05302518 for_each_engine(engine, dev_priv, id) {
Chris Wilson334636c2016-11-29 12:10:20 +00002519 u64 submissions = guc->submissions[id];
Dave Gordonc18468c2016-08-09 15:19:22 +01002520 total += submissions;
Alex Dai397097b2016-01-23 11:58:14 -08002521 seq_printf(m, "\t%-24s: %10llu, last seqno 0x%08x\n",
Chris Wilson334636c2016-11-29 12:10:20 +00002522 engine->name, submissions, guc->last_seqno[id]);
Dave Gordon8b417c22015-08-12 15:43:44 +01002523 }
2524 seq_printf(m, "\t%s: %llu\n", "Total", total);
2525
Chris Wilson334636c2016-11-29 12:10:20 +00002526 seq_printf(m, "\nGuC execbuf client @ %p:\n", guc->execbuf_client);
2527 i915_guc_client_info(m, dev_priv, guc->execbuf_client);
Dave Gordon8b417c22015-08-12 15:43:44 +01002528
Akash Goel5aa1ee42016-10-12 21:54:36 +05302529 i915_guc_log_info(m, dev_priv);
2530
Dave Gordon8b417c22015-08-12 15:43:44 +01002531 /* Add more as required ... */
2532
2533 return 0;
2534}
2535
Alex Dai4c7e77f2015-08-12 15:43:40 +01002536static int i915_guc_log_dump(struct seq_file *m, void *data)
2537{
David Weinehall36cdd012016-08-22 13:59:31 +03002538 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Chris Wilson8b797af2016-08-15 10:48:51 +01002539 struct drm_i915_gem_object *obj;
Alex Dai4c7e77f2015-08-12 15:43:40 +01002540 int i = 0, pg;
2541
Akash Goeld6b40b42016-10-12 21:54:29 +05302542 if (!dev_priv->guc.log.vma)
Alex Dai4c7e77f2015-08-12 15:43:40 +01002543 return 0;
2544
Akash Goeld6b40b42016-10-12 21:54:29 +05302545 obj = dev_priv->guc.log.vma->obj;
Chris Wilson8b797af2016-08-15 10:48:51 +01002546 for (pg = 0; pg < obj->base.size / PAGE_SIZE; pg++) {
2547 u32 *log = kmap_atomic(i915_gem_object_get_page(obj, pg));
Alex Dai4c7e77f2015-08-12 15:43:40 +01002548
2549 for (i = 0; i < PAGE_SIZE / sizeof(u32); i += 4)
2550 seq_printf(m, "0x%08x 0x%08x 0x%08x 0x%08x\n",
2551 *(log + i), *(log + i + 1),
2552 *(log + i + 2), *(log + i + 3));
2553
2554 kunmap_atomic(log);
2555 }
2556
2557 seq_putc(m, '\n');
2558
2559 return 0;
2560}
2561
Sagar Arun Kamble685534e2016-10-12 21:54:41 +05302562static int i915_guc_log_control_get(void *data, u64 *val)
2563{
2564 struct drm_device *dev = data;
2565 struct drm_i915_private *dev_priv = to_i915(dev);
2566
2567 if (!dev_priv->guc.log.vma)
2568 return -EINVAL;
2569
2570 *val = i915.guc_log_level;
2571
2572 return 0;
2573}
2574
2575static int i915_guc_log_control_set(void *data, u64 val)
2576{
2577 struct drm_device *dev = data;
2578 struct drm_i915_private *dev_priv = to_i915(dev);
2579 int ret;
2580
2581 if (!dev_priv->guc.log.vma)
2582 return -EINVAL;
2583
2584 ret = mutex_lock_interruptible(&dev->struct_mutex);
2585 if (ret)
2586 return ret;
2587
2588 intel_runtime_pm_get(dev_priv);
2589 ret = i915_guc_log_control(dev_priv, val);
2590 intel_runtime_pm_put(dev_priv);
2591
2592 mutex_unlock(&dev->struct_mutex);
2593 return ret;
2594}
2595
2596DEFINE_SIMPLE_ATTRIBUTE(i915_guc_log_control_fops,
2597 i915_guc_log_control_get, i915_guc_log_control_set,
2598 "%lld\n");
2599
Chris Wilsonb86bef202017-01-16 13:06:21 +00002600static const char *psr2_live_status(u32 val)
2601{
2602 static const char * const live_status[] = {
2603 "IDLE",
2604 "CAPTURE",
2605 "CAPTURE_FS",
2606 "SLEEP",
2607 "BUFON_FW",
2608 "ML_UP",
2609 "SU_STANDBY",
2610 "FAST_SLEEP",
2611 "DEEP_SLEEP",
2612 "BUF_ON",
2613 "TG_ON"
2614 };
2615
2616 val = (val & EDP_PSR2_STATUS_STATE_MASK) >> EDP_PSR2_STATUS_STATE_SHIFT;
2617 if (val < ARRAY_SIZE(live_status))
2618 return live_status[val];
2619
2620 return "unknown";
2621}
2622
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002623static int i915_edp_psr_status(struct seq_file *m, void *data)
2624{
David Weinehall36cdd012016-08-22 13:59:31 +03002625 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Rodrigo Vivia031d702013-10-03 16:15:06 -03002626 u32 psrperf = 0;
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002627 u32 stat[3];
2628 enum pipe pipe;
Rodrigo Vivia031d702013-10-03 16:15:06 -03002629 bool enabled = false;
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002630
David Weinehall36cdd012016-08-22 13:59:31 +03002631 if (!HAS_PSR(dev_priv)) {
Damien Lespiau3553a8e2015-03-09 14:17:58 +00002632 seq_puts(m, "PSR not supported\n");
2633 return 0;
2634 }
2635
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002636 intel_runtime_pm_get(dev_priv);
2637
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002638 mutex_lock(&dev_priv->psr.lock);
Rodrigo Vivia031d702013-10-03 16:15:06 -03002639 seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
2640 seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
Daniel Vetter2807cf62014-07-11 10:30:11 -07002641 seq_printf(m, "Enabled: %s\n", yesno((bool)dev_priv->psr.enabled));
Rodrigo Vivi5755c782014-06-12 10:16:45 -07002642 seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002643 seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
2644 dev_priv->psr.busy_frontbuffer_bits);
2645 seq_printf(m, "Re-enable work scheduled: %s\n",
2646 yesno(work_busy(&dev_priv->psr.work.work)));
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002647
Nagaraju, Vathsala7e3eb592016-12-09 23:42:09 +05302648 if (HAS_DDI(dev_priv)) {
2649 if (dev_priv->psr.psr2_support)
2650 enabled = I915_READ(EDP_PSR2_CTL) & EDP_PSR2_ENABLE;
2651 else
2652 enabled = I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE;
2653 } else {
Damien Lespiau3553a8e2015-03-09 14:17:58 +00002654 for_each_pipe(dev_priv, pipe) {
Chris Wilson9c870d02016-10-24 13:42:15 +01002655 enum transcoder cpu_transcoder =
2656 intel_pipe_to_cpu_transcoder(dev_priv, pipe);
2657 enum intel_display_power_domain power_domain;
2658
2659 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
2660 if (!intel_display_power_get_if_enabled(dev_priv,
2661 power_domain))
2662 continue;
2663
Damien Lespiau3553a8e2015-03-09 14:17:58 +00002664 stat[pipe] = I915_READ(VLV_PSRSTAT(pipe)) &
2665 VLV_EDP_PSR_CURR_STATE_MASK;
2666 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2667 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2668 enabled = true;
Chris Wilson9c870d02016-10-24 13:42:15 +01002669
2670 intel_display_power_put(dev_priv, power_domain);
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002671 }
2672 }
Rodrigo Vivi60e5ffe2016-02-01 12:02:07 -08002673
2674 seq_printf(m, "Main link in standby mode: %s\n",
2675 yesno(dev_priv->psr.link_standby));
2676
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002677 seq_printf(m, "HW Enabled & Active bit: %s", yesno(enabled));
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002678
David Weinehall36cdd012016-08-22 13:59:31 +03002679 if (!HAS_DDI(dev_priv))
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002680 for_each_pipe(dev_priv, pipe) {
2681 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2682 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2683 seq_printf(m, " pipe %c", pipe_name(pipe));
2684 }
2685 seq_puts(m, "\n");
2686
Rodrigo Vivi05eec3c2015-11-23 14:16:40 -08002687 /*
2688 * VLV/CHV PSR has no kind of performance counter
2689 * SKL+ Perf counter is reset to 0 everytime DC state is entered
2690 */
David Weinehall36cdd012016-08-22 13:59:31 +03002691 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjälä443a3892015-11-11 20:34:15 +02002692 psrperf = I915_READ(EDP_PSR_PERF_CNT) &
Rodrigo Vivia031d702013-10-03 16:15:06 -03002693 EDP_PSR_PERF_CNT_MASK;
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002694
2695 seq_printf(m, "Performance_Counter: %u\n", psrperf);
2696 }
Nagaraju, Vathsala6ba1f9e2017-01-06 22:02:32 +05302697 if (dev_priv->psr.psr2_support) {
Chris Wilsonb86bef202017-01-16 13:06:21 +00002698 u32 psr2 = I915_READ(EDP_PSR2_STATUS_CTL);
Nagaraju, Vathsala6ba1f9e2017-01-06 22:02:32 +05302699
Chris Wilsonb86bef202017-01-16 13:06:21 +00002700 seq_printf(m, "EDP_PSR2_STATUS_CTL: %x [%s]\n",
2701 psr2, psr2_live_status(psr2));
Nagaraju, Vathsala6ba1f9e2017-01-06 22:02:32 +05302702 }
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002703 mutex_unlock(&dev_priv->psr.lock);
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002704
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002705 intel_runtime_pm_put(dev_priv);
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002706 return 0;
2707}
2708
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002709static int i915_sink_crc(struct seq_file *m, void *data)
2710{
David Weinehall36cdd012016-08-22 13:59:31 +03002711 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2712 struct drm_device *dev = &dev_priv->drm;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002713 struct intel_connector *connector;
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01002714 struct drm_connector_list_iter conn_iter;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002715 struct intel_dp *intel_dp = NULL;
2716 int ret;
2717 u8 crc[6];
2718
2719 drm_modeset_lock_all(dev);
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01002720 drm_connector_list_iter_begin(dev, &conn_iter);
2721 for_each_intel_connector_iter(connector, &conn_iter) {
Maarten Lankhorst26c17cf2016-06-20 15:57:38 +02002722 struct drm_crtc *crtc;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002723
Maarten Lankhorst26c17cf2016-06-20 15:57:38 +02002724 if (!connector->base.state->best_encoder)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002725 continue;
2726
Maarten Lankhorst26c17cf2016-06-20 15:57:38 +02002727 crtc = connector->base.state->crtc;
2728 if (!crtc->state->active)
Paulo Zanonib6ae3c72014-02-13 17:51:33 -02002729 continue;
2730
Maarten Lankhorst26c17cf2016-06-20 15:57:38 +02002731 if (connector->base.connector_type != DRM_MODE_CONNECTOR_eDP)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002732 continue;
2733
Maarten Lankhorst26c17cf2016-06-20 15:57:38 +02002734 intel_dp = enc_to_intel_dp(connector->base.state->best_encoder);
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002735
2736 ret = intel_dp_sink_crc(intel_dp, crc);
2737 if (ret)
2738 goto out;
2739
2740 seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
2741 crc[0], crc[1], crc[2],
2742 crc[3], crc[4], crc[5]);
2743 goto out;
2744 }
2745 ret = -ENODEV;
2746out:
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01002747 drm_connector_list_iter_end(&conn_iter);
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002748 drm_modeset_unlock_all(dev);
2749 return ret;
2750}
2751
Jesse Barnesec013e72013-08-20 10:29:23 +01002752static int i915_energy_uJ(struct seq_file *m, void *data)
2753{
David Weinehall36cdd012016-08-22 13:59:31 +03002754 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Jesse Barnesec013e72013-08-20 10:29:23 +01002755 u64 power;
2756 u32 units;
2757
David Weinehall36cdd012016-08-22 13:59:31 +03002758 if (INTEL_GEN(dev_priv) < 6)
Jesse Barnesec013e72013-08-20 10:29:23 +01002759 return -ENODEV;
2760
Paulo Zanoni36623ef2014-02-21 13:52:23 -03002761 intel_runtime_pm_get(dev_priv);
2762
Jesse Barnesec013e72013-08-20 10:29:23 +01002763 rdmsrl(MSR_RAPL_POWER_UNIT, power);
2764 power = (power & 0x1f00) >> 8;
2765 units = 1000000 / (1 << power); /* convert to uJ */
2766 power = I915_READ(MCH_SECP_NRG_STTS);
2767 power *= units;
2768
Paulo Zanoni36623ef2014-02-21 13:52:23 -03002769 intel_runtime_pm_put(dev_priv);
2770
Jesse Barnesec013e72013-08-20 10:29:23 +01002771 seq_printf(m, "%llu", (long long unsigned)power);
Paulo Zanoni371db662013-08-19 13:18:10 -03002772
2773 return 0;
2774}
2775
Damien Lespiau6455c872015-06-04 18:23:57 +01002776static int i915_runtime_pm_status(struct seq_file *m, void *unused)
Paulo Zanoni371db662013-08-19 13:18:10 -03002777{
David Weinehall36cdd012016-08-22 13:59:31 +03002778 struct drm_i915_private *dev_priv = node_to_i915(m->private);
David Weinehall52a05c32016-08-22 13:32:44 +03002779 struct pci_dev *pdev = dev_priv->drm.pdev;
Paulo Zanoni371db662013-08-19 13:18:10 -03002780
Chris Wilsona156e642016-04-03 14:14:21 +01002781 if (!HAS_RUNTIME_PM(dev_priv))
2782 seq_puts(m, "Runtime power management not supported\n");
Paulo Zanoni371db662013-08-19 13:18:10 -03002783
Chris Wilson67d97da2016-07-04 08:08:31 +01002784 seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->gt.awake));
Paulo Zanoni371db662013-08-19 13:18:10 -03002785 seq_printf(m, "IRQs disabled: %s\n",
Jesse Barnes9df7575f2014-06-20 09:29:20 -07002786 yesno(!intel_irqs_enabled(dev_priv)));
Chris Wilson0d804182015-06-15 12:52:28 +01002787#ifdef CONFIG_PM
Damien Lespiaua6aaec82015-06-04 18:23:58 +01002788 seq_printf(m, "Usage count: %d\n",
David Weinehall36cdd012016-08-22 13:59:31 +03002789 atomic_read(&dev_priv->drm.dev->power.usage_count));
Chris Wilson0d804182015-06-15 12:52:28 +01002790#else
2791 seq_printf(m, "Device Power Management (CONFIG_PM) disabled\n");
2792#endif
Chris Wilsona156e642016-04-03 14:14:21 +01002793 seq_printf(m, "PCI device power state: %s [%d]\n",
David Weinehall52a05c32016-08-22 13:32:44 +03002794 pci_power_name(pdev->current_state),
2795 pdev->current_state);
Paulo Zanoni371db662013-08-19 13:18:10 -03002796
Jesse Barnesec013e72013-08-20 10:29:23 +01002797 return 0;
2798}
2799
Imre Deak1da51582013-11-25 17:15:35 +02002800static int i915_power_domain_info(struct seq_file *m, void *unused)
2801{
David Weinehall36cdd012016-08-22 13:59:31 +03002802 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Imre Deak1da51582013-11-25 17:15:35 +02002803 struct i915_power_domains *power_domains = &dev_priv->power_domains;
2804 int i;
2805
2806 mutex_lock(&power_domains->lock);
2807
2808 seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
2809 for (i = 0; i < power_domains->power_well_count; i++) {
2810 struct i915_power_well *power_well;
2811 enum intel_display_power_domain power_domain;
2812
2813 power_well = &power_domains->power_wells[i];
2814 seq_printf(m, "%-25s %d\n", power_well->name,
2815 power_well->count);
2816
Joonas Lahtinen8385c2e2017-02-08 15:12:10 +02002817 for_each_power_domain(power_domain, power_well->domains)
Imre Deak1da51582013-11-25 17:15:35 +02002818 seq_printf(m, " %-23s %d\n",
Daniel Stone9895ad02015-11-20 15:55:33 +00002819 intel_display_power_domain_str(power_domain),
Imre Deak1da51582013-11-25 17:15:35 +02002820 power_domains->domain_use_count[power_domain]);
Imre Deak1da51582013-11-25 17:15:35 +02002821 }
2822
2823 mutex_unlock(&power_domains->lock);
2824
2825 return 0;
2826}
2827
Damien Lespiaub7cec662015-10-27 14:47:01 +02002828static int i915_dmc_info(struct seq_file *m, void *unused)
2829{
David Weinehall36cdd012016-08-22 13:59:31 +03002830 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Damien Lespiaub7cec662015-10-27 14:47:01 +02002831 struct intel_csr *csr;
2832
David Weinehall36cdd012016-08-22 13:59:31 +03002833 if (!HAS_CSR(dev_priv)) {
Damien Lespiaub7cec662015-10-27 14:47:01 +02002834 seq_puts(m, "not supported\n");
2835 return 0;
2836 }
2837
2838 csr = &dev_priv->csr;
2839
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02002840 intel_runtime_pm_get(dev_priv);
2841
Damien Lespiaub7cec662015-10-27 14:47:01 +02002842 seq_printf(m, "fw loaded: %s\n", yesno(csr->dmc_payload != NULL));
2843 seq_printf(m, "path: %s\n", csr->fw_path);
2844
2845 if (!csr->dmc_payload)
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02002846 goto out;
Damien Lespiaub7cec662015-10-27 14:47:01 +02002847
2848 seq_printf(m, "version: %d.%d\n", CSR_VERSION_MAJOR(csr->version),
2849 CSR_VERSION_MINOR(csr->version));
2850
David Weinehall36cdd012016-08-22 13:59:31 +03002851 if (IS_SKYLAKE(dev_priv) && csr->version >= CSR_VERSION(1, 6)) {
Damien Lespiau83372062015-10-30 17:53:32 +02002852 seq_printf(m, "DC3 -> DC5 count: %d\n",
2853 I915_READ(SKL_CSR_DC3_DC5_COUNT));
2854 seq_printf(m, "DC5 -> DC6 count: %d\n",
2855 I915_READ(SKL_CSR_DC5_DC6_COUNT));
David Weinehall36cdd012016-08-22 13:59:31 +03002856 } else if (IS_BROXTON(dev_priv) && csr->version >= CSR_VERSION(1, 4)) {
Mika Kuoppala16e11b92015-10-27 14:47:03 +02002857 seq_printf(m, "DC3 -> DC5 count: %d\n",
2858 I915_READ(BXT_CSR_DC3_DC5_COUNT));
Damien Lespiau83372062015-10-30 17:53:32 +02002859 }
2860
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02002861out:
2862 seq_printf(m, "program base: 0x%08x\n", I915_READ(CSR_PROGRAM(0)));
2863 seq_printf(m, "ssp base: 0x%08x\n", I915_READ(CSR_SSP_BASE));
2864 seq_printf(m, "htp: 0x%08x\n", I915_READ(CSR_HTP_SKL));
2865
Damien Lespiau83372062015-10-30 17:53:32 +02002866 intel_runtime_pm_put(dev_priv);
2867
Damien Lespiaub7cec662015-10-27 14:47:01 +02002868 return 0;
2869}
2870
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002871static void intel_seq_print_mode(struct seq_file *m, int tabs,
2872 struct drm_display_mode *mode)
2873{
2874 int i;
2875
2876 for (i = 0; i < tabs; i++)
2877 seq_putc(m, '\t');
2878
2879 seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
2880 mode->base.id, mode->name,
2881 mode->vrefresh, mode->clock,
2882 mode->hdisplay, mode->hsync_start,
2883 mode->hsync_end, mode->htotal,
2884 mode->vdisplay, mode->vsync_start,
2885 mode->vsync_end, mode->vtotal,
2886 mode->type, mode->flags);
2887}
2888
2889static void intel_encoder_info(struct seq_file *m,
2890 struct intel_crtc *intel_crtc,
2891 struct intel_encoder *intel_encoder)
2892{
David Weinehall36cdd012016-08-22 13:59:31 +03002893 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2894 struct drm_device *dev = &dev_priv->drm;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002895 struct drm_crtc *crtc = &intel_crtc->base;
2896 struct intel_connector *intel_connector;
2897 struct drm_encoder *encoder;
2898
2899 encoder = &intel_encoder->base;
2900 seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
Jani Nikula8e329a032014-06-03 14:56:21 +03002901 encoder->base.id, encoder->name);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002902 for_each_connector_on_encoder(dev, encoder, intel_connector) {
2903 struct drm_connector *connector = &intel_connector->base;
2904 seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
2905 connector->base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03002906 connector->name,
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002907 drm_get_connector_status_name(connector->status));
2908 if (connector->status == connector_status_connected) {
2909 struct drm_display_mode *mode = &crtc->mode;
2910 seq_printf(m, ", mode:\n");
2911 intel_seq_print_mode(m, 2, mode);
2912 } else {
2913 seq_putc(m, '\n');
2914 }
2915 }
2916}
2917
2918static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
2919{
David Weinehall36cdd012016-08-22 13:59:31 +03002920 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2921 struct drm_device *dev = &dev_priv->drm;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002922 struct drm_crtc *crtc = &intel_crtc->base;
2923 struct intel_encoder *intel_encoder;
Maarten Lankhorst23a48d52015-09-10 16:07:57 +02002924 struct drm_plane_state *plane_state = crtc->primary->state;
2925 struct drm_framebuffer *fb = plane_state->fb;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002926
Maarten Lankhorst23a48d52015-09-10 16:07:57 +02002927 if (fb)
Matt Roper5aa8a932014-06-16 10:12:55 -07002928 seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
Maarten Lankhorst23a48d52015-09-10 16:07:57 +02002929 fb->base.id, plane_state->src_x >> 16,
2930 plane_state->src_y >> 16, fb->width, fb->height);
Matt Roper5aa8a932014-06-16 10:12:55 -07002931 else
2932 seq_puts(m, "\tprimary plane disabled\n");
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002933 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
2934 intel_encoder_info(m, intel_crtc, intel_encoder);
2935}
2936
2937static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
2938{
2939 struct drm_display_mode *mode = panel->fixed_mode;
2940
2941 seq_printf(m, "\tfixed mode:\n");
2942 intel_seq_print_mode(m, 2, mode);
2943}
2944
2945static void intel_dp_info(struct seq_file *m,
2946 struct intel_connector *intel_connector)
2947{
2948 struct intel_encoder *intel_encoder = intel_connector->encoder;
2949 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
2950
2951 seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
Jani Nikula742f4912015-09-03 11:16:09 +03002952 seq_printf(m, "\taudio support: %s\n", yesno(intel_dp->has_audio));
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02002953 if (intel_connector->base.connector_type == DRM_MODE_CONNECTOR_eDP)
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002954 intel_panel_info(m, &intel_connector->panel);
Mika Kahola80209e52016-09-09 14:10:57 +03002955
2956 drm_dp_downstream_debug(m, intel_dp->dpcd, intel_dp->downstream_ports,
2957 &intel_dp->aux);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002958}
2959
Libin Yang9a148a92016-11-28 20:07:05 +08002960static void intel_dp_mst_info(struct seq_file *m,
2961 struct intel_connector *intel_connector)
2962{
2963 struct intel_encoder *intel_encoder = intel_connector->encoder;
2964 struct intel_dp_mst_encoder *intel_mst =
2965 enc_to_mst(&intel_encoder->base);
2966 struct intel_digital_port *intel_dig_port = intel_mst->primary;
2967 struct intel_dp *intel_dp = &intel_dig_port->dp;
2968 bool has_audio = drm_dp_mst_port_has_audio(&intel_dp->mst_mgr,
2969 intel_connector->port);
2970
2971 seq_printf(m, "\taudio support: %s\n", yesno(has_audio));
2972}
2973
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002974static void intel_hdmi_info(struct seq_file *m,
2975 struct intel_connector *intel_connector)
2976{
2977 struct intel_encoder *intel_encoder = intel_connector->encoder;
2978 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);
2979
Jani Nikula742f4912015-09-03 11:16:09 +03002980 seq_printf(m, "\taudio support: %s\n", yesno(intel_hdmi->has_audio));
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002981}
2982
2983static void intel_lvds_info(struct seq_file *m,
2984 struct intel_connector *intel_connector)
2985{
2986 intel_panel_info(m, &intel_connector->panel);
2987}
2988
2989static void intel_connector_info(struct seq_file *m,
2990 struct drm_connector *connector)
2991{
2992 struct intel_connector *intel_connector = to_intel_connector(connector);
2993 struct intel_encoder *intel_encoder = intel_connector->encoder;
Jesse Barnesf103fc72014-02-20 12:39:57 -08002994 struct drm_display_mode *mode;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002995
2996 seq_printf(m, "connector %d: type %s, status: %s\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03002997 connector->base.id, connector->name,
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002998 drm_get_connector_status_name(connector->status));
2999 if (connector->status == connector_status_connected) {
3000 seq_printf(m, "\tname: %s\n", connector->display_info.name);
3001 seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
3002 connector->display_info.width_mm,
3003 connector->display_info.height_mm);
3004 seq_printf(m, "\tsubpixel order: %s\n",
3005 drm_get_subpixel_order_name(connector->display_info.subpixel_order));
3006 seq_printf(m, "\tCEA rev: %d\n",
3007 connector->display_info.cea_rev);
3008 }
Maarten Lankhorstee648a72016-06-21 12:00:38 +02003009
3010 if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
3011 return;
3012
3013 switch (connector->connector_type) {
3014 case DRM_MODE_CONNECTOR_DisplayPort:
3015 case DRM_MODE_CONNECTOR_eDP:
Libin Yang9a148a92016-11-28 20:07:05 +08003016 if (intel_encoder->type == INTEL_OUTPUT_DP_MST)
3017 intel_dp_mst_info(m, intel_connector);
3018 else
3019 intel_dp_info(m, intel_connector);
Maarten Lankhorstee648a72016-06-21 12:00:38 +02003020 break;
3021 case DRM_MODE_CONNECTOR_LVDS:
3022 if (intel_encoder->type == INTEL_OUTPUT_LVDS)
Dave Airlie36cd7442014-05-02 13:44:18 +10003023 intel_lvds_info(m, intel_connector);
Maarten Lankhorstee648a72016-06-21 12:00:38 +02003024 break;
3025 case DRM_MODE_CONNECTOR_HDMIA:
3026 if (intel_encoder->type == INTEL_OUTPUT_HDMI ||
3027 intel_encoder->type == INTEL_OUTPUT_UNKNOWN)
3028 intel_hdmi_info(m, intel_connector);
3029 break;
3030 default:
3031 break;
Dave Airlie36cd7442014-05-02 13:44:18 +10003032 }
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003033
Jesse Barnesf103fc72014-02-20 12:39:57 -08003034 seq_printf(m, "\tmodes:\n");
3035 list_for_each_entry(mode, &connector->modes, head)
3036 intel_seq_print_mode(m, 2, mode);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003037}
3038
David Weinehall36cdd012016-08-22 13:59:31 +03003039static bool cursor_active(struct drm_i915_private *dev_priv, int pipe)
Chris Wilson065f2ec2014-03-12 09:13:13 +00003040{
Chris Wilson065f2ec2014-03-12 09:13:13 +00003041 u32 state;
3042
Jani Nikula2a307c22016-11-30 17:43:04 +02003043 if (IS_I845G(dev_priv) || IS_I865G(dev_priv))
Ville Syrjälä0b87c242015-09-22 19:47:51 +03003044 state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
Chris Wilson065f2ec2014-03-12 09:13:13 +00003045 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03003046 state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Chris Wilson065f2ec2014-03-12 09:13:13 +00003047
3048 return state;
3049}
3050
David Weinehall36cdd012016-08-22 13:59:31 +03003051static bool cursor_position(struct drm_i915_private *dev_priv,
3052 int pipe, int *x, int *y)
Chris Wilson065f2ec2014-03-12 09:13:13 +00003053{
Chris Wilson065f2ec2014-03-12 09:13:13 +00003054 u32 pos;
3055
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03003056 pos = I915_READ(CURPOS(pipe));
Chris Wilson065f2ec2014-03-12 09:13:13 +00003057
3058 *x = (pos >> CURSOR_X_SHIFT) & CURSOR_POS_MASK;
3059 if (pos & (CURSOR_POS_SIGN << CURSOR_X_SHIFT))
3060 *x = -*x;
3061
3062 *y = (pos >> CURSOR_Y_SHIFT) & CURSOR_POS_MASK;
3063 if (pos & (CURSOR_POS_SIGN << CURSOR_Y_SHIFT))
3064 *y = -*y;
3065
David Weinehall36cdd012016-08-22 13:59:31 +03003066 return cursor_active(dev_priv, pipe);
Chris Wilson065f2ec2014-03-12 09:13:13 +00003067}
3068
Robert Fekete3abc4e02015-10-27 16:58:32 +01003069static const char *plane_type(enum drm_plane_type type)
3070{
3071 switch (type) {
3072 case DRM_PLANE_TYPE_OVERLAY:
3073 return "OVL";
3074 case DRM_PLANE_TYPE_PRIMARY:
3075 return "PRI";
3076 case DRM_PLANE_TYPE_CURSOR:
3077 return "CUR";
3078 /*
3079 * Deliberately omitting default: to generate compiler warnings
3080 * when a new drm_plane_type gets added.
3081 */
3082 }
3083
3084 return "unknown";
3085}
3086
3087static const char *plane_rotation(unsigned int rotation)
3088{
3089 static char buf[48];
3090 /*
3091 * According to doc only one DRM_ROTATE_ is allowed but this
3092 * will print them all to visualize if the values are misused
3093 */
3094 snprintf(buf, sizeof(buf),
3095 "%s%s%s%s%s%s(0x%08x)",
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003096 (rotation & DRM_ROTATE_0) ? "0 " : "",
3097 (rotation & DRM_ROTATE_90) ? "90 " : "",
3098 (rotation & DRM_ROTATE_180) ? "180 " : "",
3099 (rotation & DRM_ROTATE_270) ? "270 " : "",
3100 (rotation & DRM_REFLECT_X) ? "FLIPX " : "",
3101 (rotation & DRM_REFLECT_Y) ? "FLIPY " : "",
Robert Fekete3abc4e02015-10-27 16:58:32 +01003102 rotation);
3103
3104 return buf;
3105}
3106
3107static void intel_plane_info(struct seq_file *m, struct intel_crtc *intel_crtc)
3108{
David Weinehall36cdd012016-08-22 13:59:31 +03003109 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3110 struct drm_device *dev = &dev_priv->drm;
Robert Fekete3abc4e02015-10-27 16:58:32 +01003111 struct intel_plane *intel_plane;
3112
3113 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
3114 struct drm_plane_state *state;
3115 struct drm_plane *plane = &intel_plane->base;
Eric Engestromb3c11ac2016-11-12 01:12:56 +00003116 struct drm_format_name_buf format_name;
Robert Fekete3abc4e02015-10-27 16:58:32 +01003117
3118 if (!plane->state) {
3119 seq_puts(m, "plane->state is NULL!\n");
3120 continue;
3121 }
3122
3123 state = plane->state;
3124
Eric Engestrom90844f02016-08-15 01:02:38 +01003125 if (state->fb) {
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003126 drm_get_format_name(state->fb->format->format,
3127 &format_name);
Eric Engestrom90844f02016-08-15 01:02:38 +01003128 } else {
Eric Engestromb3c11ac2016-11-12 01:12:56 +00003129 sprintf(format_name.str, "N/A");
Eric Engestrom90844f02016-08-15 01:02:38 +01003130 }
3131
Robert Fekete3abc4e02015-10-27 16:58:32 +01003132 seq_printf(m, "\t--Plane id %d: type=%s, crtc_pos=%4dx%4d, crtc_size=%4dx%4d, src_pos=%d.%04ux%d.%04u, src_size=%d.%04ux%d.%04u, format=%s, rotation=%s\n",
3133 plane->base.id,
3134 plane_type(intel_plane->base.type),
3135 state->crtc_x, state->crtc_y,
3136 state->crtc_w, state->crtc_h,
3137 (state->src_x >> 16),
3138 ((state->src_x & 0xffff) * 15625) >> 10,
3139 (state->src_y >> 16),
3140 ((state->src_y & 0xffff) * 15625) >> 10,
3141 (state->src_w >> 16),
3142 ((state->src_w & 0xffff) * 15625) >> 10,
3143 (state->src_h >> 16),
3144 ((state->src_h & 0xffff) * 15625) >> 10,
Eric Engestromb3c11ac2016-11-12 01:12:56 +00003145 format_name.str,
Robert Fekete3abc4e02015-10-27 16:58:32 +01003146 plane_rotation(state->rotation));
3147 }
3148}
3149
3150static void intel_scaler_info(struct seq_file *m, struct intel_crtc *intel_crtc)
3151{
3152 struct intel_crtc_state *pipe_config;
3153 int num_scalers = intel_crtc->num_scalers;
3154 int i;
3155
3156 pipe_config = to_intel_crtc_state(intel_crtc->base.state);
3157
3158 /* Not all platformas have a scaler */
3159 if (num_scalers) {
3160 seq_printf(m, "\tnum_scalers=%d, scaler_users=%x scaler_id=%d",
3161 num_scalers,
3162 pipe_config->scaler_state.scaler_users,
3163 pipe_config->scaler_state.scaler_id);
3164
A.Sunil Kamath58415912016-11-20 23:20:26 +05303165 for (i = 0; i < num_scalers; i++) {
Robert Fekete3abc4e02015-10-27 16:58:32 +01003166 struct intel_scaler *sc =
3167 &pipe_config->scaler_state.scalers[i];
3168
3169 seq_printf(m, ", scalers[%d]: use=%s, mode=%x",
3170 i, yesno(sc->in_use), sc->mode);
3171 }
3172 seq_puts(m, "\n");
3173 } else {
3174 seq_puts(m, "\tNo scalers available on this platform\n");
3175 }
3176}
3177
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003178static int i915_display_info(struct seq_file *m, void *unused)
3179{
David Weinehall36cdd012016-08-22 13:59:31 +03003180 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3181 struct drm_device *dev = &dev_priv->drm;
Chris Wilson065f2ec2014-03-12 09:13:13 +00003182 struct intel_crtc *crtc;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003183 struct drm_connector *connector;
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003184 struct drm_connector_list_iter conn_iter;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003185
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03003186 intel_runtime_pm_get(dev_priv);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003187 seq_printf(m, "CRTC info\n");
3188 seq_printf(m, "---------\n");
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003189 for_each_intel_crtc(dev, crtc) {
Chris Wilson065f2ec2014-03-12 09:13:13 +00003190 bool active;
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003191 struct intel_crtc_state *pipe_config;
Chris Wilson065f2ec2014-03-12 09:13:13 +00003192 int x, y;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003193
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003194 drm_modeset_lock(&crtc->base.mutex, NULL);
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003195 pipe_config = to_intel_crtc_state(crtc->base.state);
3196
Robert Fekete3abc4e02015-10-27 16:58:32 +01003197 seq_printf(m, "CRTC %d: pipe: %c, active=%s, (size=%dx%d), dither=%s, bpp=%d\n",
Chris Wilson065f2ec2014-03-12 09:13:13 +00003198 crtc->base.base.id, pipe_name(crtc->pipe),
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003199 yesno(pipe_config->base.active),
Robert Fekete3abc4e02015-10-27 16:58:32 +01003200 pipe_config->pipe_src_w, pipe_config->pipe_src_h,
3201 yesno(pipe_config->dither), pipe_config->pipe_bpp);
3202
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003203 if (pipe_config->base.active) {
Chris Wilson065f2ec2014-03-12 09:13:13 +00003204 intel_crtc_info(m, crtc);
3205
David Weinehall36cdd012016-08-22 13:59:31 +03003206 active = cursor_position(dev_priv, crtc->pipe, &x, &y);
Chris Wilson57127ef2014-07-04 08:20:11 +01003207 seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x, active? %s\n",
Chris Wilson4b0e3332014-05-30 16:35:26 +03003208 yesno(crtc->cursor_base),
Matt Roper3dd512f2015-02-27 10:12:00 -08003209 x, y, crtc->base.cursor->state->crtc_w,
3210 crtc->base.cursor->state->crtc_h,
Chris Wilson57127ef2014-07-04 08:20:11 +01003211 crtc->cursor_addr, yesno(active));
Robert Fekete3abc4e02015-10-27 16:58:32 +01003212 intel_scaler_info(m, crtc);
3213 intel_plane_info(m, crtc);
Paulo Zanonia23dc652014-04-01 14:55:11 -03003214 }
Daniel Vettercace8412014-05-22 17:56:31 +02003215
3216 seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
3217 yesno(!crtc->cpu_fifo_underrun_disabled),
3218 yesno(!crtc->pch_fifo_underrun_disabled));
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003219 drm_modeset_unlock(&crtc->base.mutex);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003220 }
3221
3222 seq_printf(m, "\n");
3223 seq_printf(m, "Connector info\n");
3224 seq_printf(m, "--------------\n");
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003225 mutex_lock(&dev->mode_config.mutex);
3226 drm_connector_list_iter_begin(dev, &conn_iter);
3227 drm_for_each_connector_iter(connector, &conn_iter)
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003228 intel_connector_info(m, connector);
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003229 drm_connector_list_iter_end(&conn_iter);
3230 mutex_unlock(&dev->mode_config.mutex);
3231
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03003232 intel_runtime_pm_put(dev_priv);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003233
3234 return 0;
3235}
3236
Chris Wilson1b365952016-10-04 21:11:31 +01003237static int i915_engine_info(struct seq_file *m, void *unused)
3238{
3239 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3240 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05303241 enum intel_engine_id id;
Chris Wilson1b365952016-10-04 21:11:31 +01003242
Chris Wilson9c870d02016-10-24 13:42:15 +01003243 intel_runtime_pm_get(dev_priv);
3244
Chris Wilsonf73b5672017-03-02 15:03:56 +00003245 seq_printf(m, "GT awake? %s\n",
3246 yesno(dev_priv->gt.awake));
3247 seq_printf(m, "Global active requests: %d\n",
3248 dev_priv->gt.active_requests);
3249
Akash Goel3b3f1652016-10-13 22:44:48 +05303250 for_each_engine(engine, dev_priv, id) {
Chris Wilson1b365952016-10-04 21:11:31 +01003251 struct intel_breadcrumbs *b = &engine->breadcrumbs;
3252 struct drm_i915_gem_request *rq;
3253 struct rb_node *rb;
3254 u64 addr;
3255
3256 seq_printf(m, "%s\n", engine->name);
Chris Wilsonf73b5672017-03-02 15:03:56 +00003257 seq_printf(m, "\tcurrent seqno %x, last %x, hangcheck %x [%d ms], inflight %d\n",
Chris Wilson1b365952016-10-04 21:11:31 +01003258 intel_engine_get_seqno(engine),
Chris Wilsoncb399ea2016-11-01 10:03:16 +00003259 intel_engine_last_submit(engine),
Chris Wilson1b365952016-10-04 21:11:31 +01003260 engine->hangcheck.seqno,
Chris Wilsonf73b5672017-03-02 15:03:56 +00003261 jiffies_to_msecs(jiffies - engine->hangcheck.action_timestamp),
3262 engine->timeline->inflight_seqnos);
Chris Wilson1b365952016-10-04 21:11:31 +01003263
3264 rcu_read_lock();
3265
3266 seq_printf(m, "\tRequests:\n");
3267
Chris Wilson73cb9702016-10-28 13:58:46 +01003268 rq = list_first_entry(&engine->timeline->requests,
3269 struct drm_i915_gem_request, link);
3270 if (&rq->link != &engine->timeline->requests)
Chris Wilson1b365952016-10-04 21:11:31 +01003271 print_request(m, rq, "\t\tfirst ");
3272
Chris Wilson73cb9702016-10-28 13:58:46 +01003273 rq = list_last_entry(&engine->timeline->requests,
3274 struct drm_i915_gem_request, link);
3275 if (&rq->link != &engine->timeline->requests)
Chris Wilson1b365952016-10-04 21:11:31 +01003276 print_request(m, rq, "\t\tlast ");
3277
3278 rq = i915_gem_find_active_request(engine);
3279 if (rq) {
3280 print_request(m, rq, "\t\tactive ");
3281 seq_printf(m,
3282 "\t\t[head %04x, postfix %04x, tail %04x, batch 0x%08x_%08x]\n",
3283 rq->head, rq->postfix, rq->tail,
3284 rq->batch ? upper_32_bits(rq->batch->node.start) : ~0u,
3285 rq->batch ? lower_32_bits(rq->batch->node.start) : ~0u);
3286 }
3287
3288 seq_printf(m, "\tRING_START: 0x%08x [0x%08x]\n",
3289 I915_READ(RING_START(engine->mmio_base)),
3290 rq ? i915_ggtt_offset(rq->ring->vma) : 0);
3291 seq_printf(m, "\tRING_HEAD: 0x%08x [0x%08x]\n",
3292 I915_READ(RING_HEAD(engine->mmio_base)) & HEAD_ADDR,
3293 rq ? rq->ring->head : 0);
3294 seq_printf(m, "\tRING_TAIL: 0x%08x [0x%08x]\n",
3295 I915_READ(RING_TAIL(engine->mmio_base)) & TAIL_ADDR,
3296 rq ? rq->ring->tail : 0);
3297 seq_printf(m, "\tRING_CTL: 0x%08x [%s]\n",
3298 I915_READ(RING_CTL(engine->mmio_base)),
3299 I915_READ(RING_CTL(engine->mmio_base)) & (RING_WAIT | RING_WAIT_SEMAPHORE) ? "waiting" : "");
3300
3301 rcu_read_unlock();
3302
3303 addr = intel_engine_get_active_head(engine);
3304 seq_printf(m, "\tACTHD: 0x%08x_%08x\n",
3305 upper_32_bits(addr), lower_32_bits(addr));
3306 addr = intel_engine_get_last_batch_head(engine);
3307 seq_printf(m, "\tBBADDR: 0x%08x_%08x\n",
3308 upper_32_bits(addr), lower_32_bits(addr));
3309
3310 if (i915.enable_execlists) {
3311 u32 ptr, read, write;
Chris Wilson20311bd2016-11-14 20:41:03 +00003312 struct rb_node *rb;
Chris Wilson1b365952016-10-04 21:11:31 +01003313
3314 seq_printf(m, "\tExeclist status: 0x%08x %08x\n",
3315 I915_READ(RING_EXECLIST_STATUS_LO(engine)),
3316 I915_READ(RING_EXECLIST_STATUS_HI(engine)));
3317
3318 ptr = I915_READ(RING_CONTEXT_STATUS_PTR(engine));
3319 read = GEN8_CSB_READ_PTR(ptr);
3320 write = GEN8_CSB_WRITE_PTR(ptr);
3321 seq_printf(m, "\tExeclist CSB read %d, write %d\n",
3322 read, write);
3323 if (read >= GEN8_CSB_ENTRIES)
3324 read = 0;
3325 if (write >= GEN8_CSB_ENTRIES)
3326 write = 0;
3327 if (read > write)
3328 write += GEN8_CSB_ENTRIES;
3329 while (read < write) {
3330 unsigned int idx = ++read % GEN8_CSB_ENTRIES;
3331
3332 seq_printf(m, "\tExeclist CSB[%d]: 0x%08x, context: %d\n",
3333 idx,
3334 I915_READ(RING_CONTEXT_STATUS_BUF_LO(engine, idx)),
3335 I915_READ(RING_CONTEXT_STATUS_BUF_HI(engine, idx)));
3336 }
3337
3338 rcu_read_lock();
3339 rq = READ_ONCE(engine->execlist_port[0].request);
Chris Wilson816ee792017-01-24 11:00:03 +00003340 if (rq) {
3341 seq_printf(m, "\t\tELSP[0] count=%d, ",
3342 engine->execlist_port[0].count);
3343 print_request(m, rq, "rq: ");
3344 } else {
Chris Wilson1b365952016-10-04 21:11:31 +01003345 seq_printf(m, "\t\tELSP[0] idle\n");
Chris Wilson816ee792017-01-24 11:00:03 +00003346 }
Chris Wilson1b365952016-10-04 21:11:31 +01003347 rq = READ_ONCE(engine->execlist_port[1].request);
Chris Wilson816ee792017-01-24 11:00:03 +00003348 if (rq) {
3349 seq_printf(m, "\t\tELSP[1] count=%d, ",
3350 engine->execlist_port[1].count);
3351 print_request(m, rq, "rq: ");
3352 } else {
Chris Wilson1b365952016-10-04 21:11:31 +01003353 seq_printf(m, "\t\tELSP[1] idle\n");
Chris Wilson816ee792017-01-24 11:00:03 +00003354 }
Chris Wilson1b365952016-10-04 21:11:31 +01003355 rcu_read_unlock();
Chris Wilsonc8247c02016-10-27 01:03:43 +01003356
Chris Wilson663f71e2016-11-14 20:41:00 +00003357 spin_lock_irq(&engine->timeline->lock);
Chris Wilson20311bd2016-11-14 20:41:03 +00003358 for (rb = engine->execlist_first; rb; rb = rb_next(rb)) {
3359 rq = rb_entry(rb, typeof(*rq), priotree.node);
Chris Wilsonc8247c02016-10-27 01:03:43 +01003360 print_request(m, rq, "\t\tQ ");
3361 }
Chris Wilson663f71e2016-11-14 20:41:00 +00003362 spin_unlock_irq(&engine->timeline->lock);
Chris Wilson1b365952016-10-04 21:11:31 +01003363 } else if (INTEL_GEN(dev_priv) > 6) {
3364 seq_printf(m, "\tPP_DIR_BASE: 0x%08x\n",
3365 I915_READ(RING_PP_DIR_BASE(engine)));
3366 seq_printf(m, "\tPP_DIR_BASE_READ: 0x%08x\n",
3367 I915_READ(RING_PP_DIR_BASE_READ(engine)));
3368 seq_printf(m, "\tPP_DIR_DCLV: 0x%08x\n",
3369 I915_READ(RING_PP_DIR_DCLV(engine)));
3370 }
3371
Chris Wilson61d3dc72017-03-03 19:08:24 +00003372 spin_lock_irq(&b->rb_lock);
Chris Wilson1b365952016-10-04 21:11:31 +01003373 for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
Geliang Tangf802cf72016-12-19 22:43:49 +08003374 struct intel_wait *w = rb_entry(rb, typeof(*w), node);
Chris Wilson1b365952016-10-04 21:11:31 +01003375
3376 seq_printf(m, "\t%s [%d] waiting for %x\n",
3377 w->tsk->comm, w->tsk->pid, w->seqno);
3378 }
Chris Wilson61d3dc72017-03-03 19:08:24 +00003379 spin_unlock_irq(&b->rb_lock);
Chris Wilson1b365952016-10-04 21:11:31 +01003380
3381 seq_puts(m, "\n");
3382 }
3383
Chris Wilson9c870d02016-10-24 13:42:15 +01003384 intel_runtime_pm_put(dev_priv);
3385
Chris Wilson1b365952016-10-04 21:11:31 +01003386 return 0;
3387}
3388
Ben Widawskye04934c2014-06-30 09:53:42 -07003389static int i915_semaphore_status(struct seq_file *m, void *unused)
3390{
David Weinehall36cdd012016-08-22 13:59:31 +03003391 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3392 struct drm_device *dev = &dev_priv->drm;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003393 struct intel_engine_cs *engine;
David Weinehall36cdd012016-08-22 13:59:31 +03003394 int num_rings = INTEL_INFO(dev_priv)->num_rings;
Dave Gordonc3232b12016-03-23 18:19:53 +00003395 enum intel_engine_id id;
3396 int j, ret;
Ben Widawskye04934c2014-06-30 09:53:42 -07003397
Chris Wilson39df9192016-07-20 13:31:57 +01003398 if (!i915.semaphores) {
Ben Widawskye04934c2014-06-30 09:53:42 -07003399 seq_puts(m, "Semaphores are disabled\n");
3400 return 0;
3401 }
3402
3403 ret = mutex_lock_interruptible(&dev->struct_mutex);
3404 if (ret)
3405 return ret;
Paulo Zanoni03872062014-07-09 14:31:57 -03003406 intel_runtime_pm_get(dev_priv);
Ben Widawskye04934c2014-06-30 09:53:42 -07003407
David Weinehall36cdd012016-08-22 13:59:31 +03003408 if (IS_BROADWELL(dev_priv)) {
Ben Widawskye04934c2014-06-30 09:53:42 -07003409 struct page *page;
3410 uint64_t *seqno;
3411
Chris Wilson51d545d2016-08-15 10:49:02 +01003412 page = i915_gem_object_get_page(dev_priv->semaphore->obj, 0);
Ben Widawskye04934c2014-06-30 09:53:42 -07003413
3414 seqno = (uint64_t *)kmap_atomic(page);
Akash Goel3b3f1652016-10-13 22:44:48 +05303415 for_each_engine(engine, dev_priv, id) {
Ben Widawskye04934c2014-06-30 09:53:42 -07003416 uint64_t offset;
3417
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003418 seq_printf(m, "%s\n", engine->name);
Ben Widawskye04934c2014-06-30 09:53:42 -07003419
3420 seq_puts(m, " Last signal:");
3421 for (j = 0; j < num_rings; j++) {
Dave Gordonc3232b12016-03-23 18:19:53 +00003422 offset = id * I915_NUM_ENGINES + j;
Ben Widawskye04934c2014-06-30 09:53:42 -07003423 seq_printf(m, "0x%08llx (0x%02llx) ",
3424 seqno[offset], offset * 8);
3425 }
3426 seq_putc(m, '\n');
3427
3428 seq_puts(m, " Last wait: ");
3429 for (j = 0; j < num_rings; j++) {
Dave Gordonc3232b12016-03-23 18:19:53 +00003430 offset = id + (j * I915_NUM_ENGINES);
Ben Widawskye04934c2014-06-30 09:53:42 -07003431 seq_printf(m, "0x%08llx (0x%02llx) ",
3432 seqno[offset], offset * 8);
3433 }
3434 seq_putc(m, '\n');
3435
3436 }
3437 kunmap_atomic(seqno);
3438 } else {
3439 seq_puts(m, " Last signal:");
Akash Goel3b3f1652016-10-13 22:44:48 +05303440 for_each_engine(engine, dev_priv, id)
Ben Widawskye04934c2014-06-30 09:53:42 -07003441 for (j = 0; j < num_rings; j++)
3442 seq_printf(m, "0x%08x\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003443 I915_READ(engine->semaphore.mbox.signal[j]));
Ben Widawskye04934c2014-06-30 09:53:42 -07003444 seq_putc(m, '\n');
3445 }
3446
Paulo Zanoni03872062014-07-09 14:31:57 -03003447 intel_runtime_pm_put(dev_priv);
Ben Widawskye04934c2014-06-30 09:53:42 -07003448 mutex_unlock(&dev->struct_mutex);
3449 return 0;
3450}
3451
Daniel Vetter728e29d2014-06-25 22:01:53 +03003452static int i915_shared_dplls_info(struct seq_file *m, void *unused)
3453{
David Weinehall36cdd012016-08-22 13:59:31 +03003454 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3455 struct drm_device *dev = &dev_priv->drm;
Daniel Vetter728e29d2014-06-25 22:01:53 +03003456 int i;
3457
3458 drm_modeset_lock_all(dev);
3459 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3460 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
3461
3462 seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->name, pll->id);
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +01003463 seq_printf(m, " crtc_mask: 0x%08x, active: 0x%x, on: %s\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +02003464 pll->state.crtc_mask, pll->active_mask, yesno(pll->on));
Daniel Vetter728e29d2014-06-25 22:01:53 +03003465 seq_printf(m, " tracked hardware state:\n");
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +02003466 seq_printf(m, " dpll: 0x%08x\n", pll->state.hw_state.dpll);
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02003467 seq_printf(m, " dpll_md: 0x%08x\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +02003468 pll->state.hw_state.dpll_md);
3469 seq_printf(m, " fp0: 0x%08x\n", pll->state.hw_state.fp0);
3470 seq_printf(m, " fp1: 0x%08x\n", pll->state.hw_state.fp1);
3471 seq_printf(m, " wrpll: 0x%08x\n", pll->state.hw_state.wrpll);
Daniel Vetter728e29d2014-06-25 22:01:53 +03003472 }
3473 drm_modeset_unlock_all(dev);
3474
3475 return 0;
3476}
3477
Damien Lespiau1ed1ef92014-08-30 16:50:59 +01003478static int i915_wa_registers(struct seq_file *m, void *unused)
Arun Siluvery888b5992014-08-26 14:44:51 +01003479{
3480 int i;
3481 int ret;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003482 struct intel_engine_cs *engine;
David Weinehall36cdd012016-08-22 13:59:31 +03003483 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3484 struct drm_device *dev = &dev_priv->drm;
Arun Siluvery33136b02016-01-21 21:43:47 +00003485 struct i915_workarounds *workarounds = &dev_priv->workarounds;
Dave Gordonc3232b12016-03-23 18:19:53 +00003486 enum intel_engine_id id;
Arun Siluvery888b5992014-08-26 14:44:51 +01003487
Arun Siluvery888b5992014-08-26 14:44:51 +01003488 ret = mutex_lock_interruptible(&dev->struct_mutex);
3489 if (ret)
3490 return ret;
3491
3492 intel_runtime_pm_get(dev_priv);
3493
Arun Siluvery33136b02016-01-21 21:43:47 +00003494 seq_printf(m, "Workarounds applied: %d\n", workarounds->count);
Akash Goel3b3f1652016-10-13 22:44:48 +05303495 for_each_engine(engine, dev_priv, id)
Arun Siluvery33136b02016-01-21 21:43:47 +00003496 seq_printf(m, "HW whitelist count for %s: %d\n",
Dave Gordonc3232b12016-03-23 18:19:53 +00003497 engine->name, workarounds->hw_whitelist_count[id]);
Arun Siluvery33136b02016-01-21 21:43:47 +00003498 for (i = 0; i < workarounds->count; ++i) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003499 i915_reg_t addr;
3500 u32 mask, value, read;
Mika Kuoppala2fa60f62014-10-07 17:21:27 +03003501 bool ok;
Arun Siluvery888b5992014-08-26 14:44:51 +01003502
Arun Siluvery33136b02016-01-21 21:43:47 +00003503 addr = workarounds->reg[i].addr;
3504 mask = workarounds->reg[i].mask;
3505 value = workarounds->reg[i].value;
Mika Kuoppala2fa60f62014-10-07 17:21:27 +03003506 read = I915_READ(addr);
3507 ok = (value & mask) == (read & mask);
3508 seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X, read: 0x%08x, status: %s\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003509 i915_mmio_reg_offset(addr), value, mask, read, ok ? "OK" : "FAIL");
Arun Siluvery888b5992014-08-26 14:44:51 +01003510 }
3511
3512 intel_runtime_pm_put(dev_priv);
3513 mutex_unlock(&dev->struct_mutex);
3514
3515 return 0;
3516}
3517
Damien Lespiauc5511e42014-11-04 17:06:51 +00003518static int i915_ddb_info(struct seq_file *m, void *unused)
3519{
David Weinehall36cdd012016-08-22 13:59:31 +03003520 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3521 struct drm_device *dev = &dev_priv->drm;
Damien Lespiauc5511e42014-11-04 17:06:51 +00003522 struct skl_ddb_allocation *ddb;
3523 struct skl_ddb_entry *entry;
3524 enum pipe pipe;
3525 int plane;
3526
David Weinehall36cdd012016-08-22 13:59:31 +03003527 if (INTEL_GEN(dev_priv) < 9)
Damien Lespiau2fcffe12014-12-03 17:33:24 +00003528 return 0;
3529
Damien Lespiauc5511e42014-11-04 17:06:51 +00003530 drm_modeset_lock_all(dev);
3531
3532 ddb = &dev_priv->wm.skl_hw.ddb;
3533
3534 seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");
3535
3536 for_each_pipe(dev_priv, pipe) {
3537 seq_printf(m, "Pipe %c\n", pipe_name(pipe));
3538
Matt Roper8b364b42016-10-26 15:51:28 -07003539 for_each_universal_plane(dev_priv, pipe, plane) {
Damien Lespiauc5511e42014-11-04 17:06:51 +00003540 entry = &ddb->plane[pipe][plane];
3541 seq_printf(m, " Plane%-8d%8u%8u%8u\n", plane + 1,
3542 entry->start, entry->end,
3543 skl_ddb_entry_size(entry));
3544 }
3545
Matt Roper4969d332015-09-24 15:53:10 -07003546 entry = &ddb->plane[pipe][PLANE_CURSOR];
Damien Lespiauc5511e42014-11-04 17:06:51 +00003547 seq_printf(m, " %-13s%8u%8u%8u\n", "Cursor", entry->start,
3548 entry->end, skl_ddb_entry_size(entry));
3549 }
3550
3551 drm_modeset_unlock_all(dev);
3552
3553 return 0;
3554}
3555
Vandana Kannana54746e2015-03-03 20:53:10 +05303556static void drrs_status_per_crtc(struct seq_file *m,
David Weinehall36cdd012016-08-22 13:59:31 +03003557 struct drm_device *dev,
3558 struct intel_crtc *intel_crtc)
Vandana Kannana54746e2015-03-03 20:53:10 +05303559{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003560 struct drm_i915_private *dev_priv = to_i915(dev);
Vandana Kannana54746e2015-03-03 20:53:10 +05303561 struct i915_drrs *drrs = &dev_priv->drrs;
3562 int vrefresh = 0;
Maarten Lankhorst26875fe2016-06-20 15:57:36 +02003563 struct drm_connector *connector;
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003564 struct drm_connector_list_iter conn_iter;
Vandana Kannana54746e2015-03-03 20:53:10 +05303565
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003566 drm_connector_list_iter_begin(dev, &conn_iter);
3567 drm_for_each_connector_iter(connector, &conn_iter) {
Maarten Lankhorst26875fe2016-06-20 15:57:36 +02003568 if (connector->state->crtc != &intel_crtc->base)
3569 continue;
3570
3571 seq_printf(m, "%s:\n", connector->name);
Vandana Kannana54746e2015-03-03 20:53:10 +05303572 }
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003573 drm_connector_list_iter_end(&conn_iter);
Vandana Kannana54746e2015-03-03 20:53:10 +05303574
3575 if (dev_priv->vbt.drrs_type == STATIC_DRRS_SUPPORT)
3576 seq_puts(m, "\tVBT: DRRS_type: Static");
3577 else if (dev_priv->vbt.drrs_type == SEAMLESS_DRRS_SUPPORT)
3578 seq_puts(m, "\tVBT: DRRS_type: Seamless");
3579 else if (dev_priv->vbt.drrs_type == DRRS_NOT_SUPPORTED)
3580 seq_puts(m, "\tVBT: DRRS_type: None");
3581 else
3582 seq_puts(m, "\tVBT: DRRS_type: FIXME: Unrecognized Value");
3583
3584 seq_puts(m, "\n\n");
3585
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003586 if (to_intel_crtc_state(intel_crtc->base.state)->has_drrs) {
Vandana Kannana54746e2015-03-03 20:53:10 +05303587 struct intel_panel *panel;
3588
3589 mutex_lock(&drrs->mutex);
3590 /* DRRS Supported */
3591 seq_puts(m, "\tDRRS Supported: Yes\n");
3592
3593 /* disable_drrs() will make drrs->dp NULL */
3594 if (!drrs->dp) {
3595 seq_puts(m, "Idleness DRRS: Disabled");
3596 mutex_unlock(&drrs->mutex);
3597 return;
3598 }
3599
3600 panel = &drrs->dp->attached_connector->panel;
3601 seq_printf(m, "\t\tBusy_frontbuffer_bits: 0x%X",
3602 drrs->busy_frontbuffer_bits);
3603
3604 seq_puts(m, "\n\t\t");
3605 if (drrs->refresh_rate_type == DRRS_HIGH_RR) {
3606 seq_puts(m, "DRRS_State: DRRS_HIGH_RR\n");
3607 vrefresh = panel->fixed_mode->vrefresh;
3608 } else if (drrs->refresh_rate_type == DRRS_LOW_RR) {
3609 seq_puts(m, "DRRS_State: DRRS_LOW_RR\n");
3610 vrefresh = panel->downclock_mode->vrefresh;
3611 } else {
3612 seq_printf(m, "DRRS_State: Unknown(%d)\n",
3613 drrs->refresh_rate_type);
3614 mutex_unlock(&drrs->mutex);
3615 return;
3616 }
3617 seq_printf(m, "\t\tVrefresh: %d", vrefresh);
3618
3619 seq_puts(m, "\n\t\t");
3620 mutex_unlock(&drrs->mutex);
3621 } else {
3622 /* DRRS not supported. Print the VBT parameter*/
3623 seq_puts(m, "\tDRRS Supported : No");
3624 }
3625 seq_puts(m, "\n");
3626}
3627
3628static int i915_drrs_status(struct seq_file *m, void *unused)
3629{
David Weinehall36cdd012016-08-22 13:59:31 +03003630 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3631 struct drm_device *dev = &dev_priv->drm;
Vandana Kannana54746e2015-03-03 20:53:10 +05303632 struct intel_crtc *intel_crtc;
3633 int active_crtc_cnt = 0;
3634
Maarten Lankhorst26875fe2016-06-20 15:57:36 +02003635 drm_modeset_lock_all(dev);
Vandana Kannana54746e2015-03-03 20:53:10 +05303636 for_each_intel_crtc(dev, intel_crtc) {
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003637 if (intel_crtc->base.state->active) {
Vandana Kannana54746e2015-03-03 20:53:10 +05303638 active_crtc_cnt++;
3639 seq_printf(m, "\nCRTC %d: ", active_crtc_cnt);
3640
3641 drrs_status_per_crtc(m, dev, intel_crtc);
3642 }
Vandana Kannana54746e2015-03-03 20:53:10 +05303643 }
Maarten Lankhorst26875fe2016-06-20 15:57:36 +02003644 drm_modeset_unlock_all(dev);
Vandana Kannana54746e2015-03-03 20:53:10 +05303645
3646 if (!active_crtc_cnt)
3647 seq_puts(m, "No active crtc found\n");
3648
3649 return 0;
3650}
3651
Dave Airlie11bed952014-05-12 15:22:27 +10003652static int i915_dp_mst_info(struct seq_file *m, void *unused)
3653{
David Weinehall36cdd012016-08-22 13:59:31 +03003654 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3655 struct drm_device *dev = &dev_priv->drm;
Dave Airlie11bed952014-05-12 15:22:27 +10003656 struct intel_encoder *intel_encoder;
3657 struct intel_digital_port *intel_dig_port;
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02003658 struct drm_connector *connector;
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003659 struct drm_connector_list_iter conn_iter;
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02003660
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003661 drm_connector_list_iter_begin(dev, &conn_iter);
3662 drm_for_each_connector_iter(connector, &conn_iter) {
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02003663 if (connector->connector_type != DRM_MODE_CONNECTOR_DisplayPort)
Dave Airlie11bed952014-05-12 15:22:27 +10003664 continue;
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02003665
3666 intel_encoder = intel_attached_encoder(connector);
3667 if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
3668 continue;
3669
3670 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlie11bed952014-05-12 15:22:27 +10003671 if (!intel_dig_port->dp.can_mst)
3672 continue;
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02003673
Jim Bride40ae80c2016-04-14 10:18:37 -07003674 seq_printf(m, "MST Source Port %c\n",
3675 port_name(intel_dig_port->port));
Dave Airlie11bed952014-05-12 15:22:27 +10003676 drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
3677 }
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003678 drm_connector_list_iter_end(&conn_iter);
3679
Dave Airlie11bed952014-05-12 15:22:27 +10003680 return 0;
3681}
3682
Todd Previteeb3394fa2015-04-18 00:04:19 -07003683static ssize_t i915_displayport_test_active_write(struct file *file,
David Weinehall36cdd012016-08-22 13:59:31 +03003684 const char __user *ubuf,
3685 size_t len, loff_t *offp)
Todd Previteeb3394fa2015-04-18 00:04:19 -07003686{
3687 char *input_buffer;
3688 int status = 0;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003689 struct drm_device *dev;
3690 struct drm_connector *connector;
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003691 struct drm_connector_list_iter conn_iter;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003692 struct intel_dp *intel_dp;
3693 int val = 0;
3694
Sudip Mukherjee9aaffa32015-07-21 17:36:45 +05303695 dev = ((struct seq_file *)file->private_data)->private;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003696
Todd Previteeb3394fa2015-04-18 00:04:19 -07003697 if (len == 0)
3698 return 0;
3699
3700 input_buffer = kmalloc(len + 1, GFP_KERNEL);
3701 if (!input_buffer)
3702 return -ENOMEM;
3703
3704 if (copy_from_user(input_buffer, ubuf, len)) {
3705 status = -EFAULT;
3706 goto out;
3707 }
3708
3709 input_buffer[len] = '\0';
3710 DRM_DEBUG_DRIVER("Copied %d bytes from user\n", (unsigned int)len);
3711
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003712 drm_connector_list_iter_begin(dev, &conn_iter);
3713 drm_for_each_connector_iter(connector, &conn_iter) {
Todd Previteeb3394fa2015-04-18 00:04:19 -07003714 if (connector->connector_type !=
3715 DRM_MODE_CONNECTOR_DisplayPort)
3716 continue;
3717
Sudip Mukherjeeb8bb08e2015-07-21 17:36:46 +05303718 if (connector->status == connector_status_connected &&
Todd Previteeb3394fa2015-04-18 00:04:19 -07003719 connector->encoder != NULL) {
3720 intel_dp = enc_to_intel_dp(connector->encoder);
3721 status = kstrtoint(input_buffer, 10, &val);
3722 if (status < 0)
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003723 break;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003724 DRM_DEBUG_DRIVER("Got %d for test active\n", val);
3725 /* To prevent erroneous activation of the compliance
3726 * testing code, only accept an actual value of 1 here
3727 */
3728 if (val == 1)
Manasi Navarec1617ab2016-12-09 16:22:50 -08003729 intel_dp->compliance.test_active = 1;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003730 else
Manasi Navarec1617ab2016-12-09 16:22:50 -08003731 intel_dp->compliance.test_active = 0;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003732 }
3733 }
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003734 drm_connector_list_iter_end(&conn_iter);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003735out:
3736 kfree(input_buffer);
3737 if (status < 0)
3738 return status;
3739
3740 *offp += len;
3741 return len;
3742}
3743
3744static int i915_displayport_test_active_show(struct seq_file *m, void *data)
3745{
3746 struct drm_device *dev = m->private;
3747 struct drm_connector *connector;
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003748 struct drm_connector_list_iter conn_iter;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003749 struct intel_dp *intel_dp;
3750
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003751 drm_connector_list_iter_begin(dev, &conn_iter);
3752 drm_for_each_connector_iter(connector, &conn_iter) {
Todd Previteeb3394fa2015-04-18 00:04:19 -07003753 if (connector->connector_type !=
3754 DRM_MODE_CONNECTOR_DisplayPort)
3755 continue;
3756
3757 if (connector->status == connector_status_connected &&
3758 connector->encoder != NULL) {
3759 intel_dp = enc_to_intel_dp(connector->encoder);
Manasi Navarec1617ab2016-12-09 16:22:50 -08003760 if (intel_dp->compliance.test_active)
Todd Previteeb3394fa2015-04-18 00:04:19 -07003761 seq_puts(m, "1");
3762 else
3763 seq_puts(m, "0");
3764 } else
3765 seq_puts(m, "0");
3766 }
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003767 drm_connector_list_iter_end(&conn_iter);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003768
3769 return 0;
3770}
3771
3772static int i915_displayport_test_active_open(struct inode *inode,
David Weinehall36cdd012016-08-22 13:59:31 +03003773 struct file *file)
Todd Previteeb3394fa2015-04-18 00:04:19 -07003774{
David Weinehall36cdd012016-08-22 13:59:31 +03003775 struct drm_i915_private *dev_priv = inode->i_private;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003776
David Weinehall36cdd012016-08-22 13:59:31 +03003777 return single_open(file, i915_displayport_test_active_show,
3778 &dev_priv->drm);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003779}
3780
3781static const struct file_operations i915_displayport_test_active_fops = {
3782 .owner = THIS_MODULE,
3783 .open = i915_displayport_test_active_open,
3784 .read = seq_read,
3785 .llseek = seq_lseek,
3786 .release = single_release,
3787 .write = i915_displayport_test_active_write
3788};
3789
3790static int i915_displayport_test_data_show(struct seq_file *m, void *data)
3791{
3792 struct drm_device *dev = m->private;
3793 struct drm_connector *connector;
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003794 struct drm_connector_list_iter conn_iter;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003795 struct intel_dp *intel_dp;
3796
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003797 drm_connector_list_iter_begin(dev, &conn_iter);
3798 drm_for_each_connector_iter(connector, &conn_iter) {
Todd Previteeb3394fa2015-04-18 00:04:19 -07003799 if (connector->connector_type !=
3800 DRM_MODE_CONNECTOR_DisplayPort)
3801 continue;
3802
3803 if (connector->status == connector_status_connected &&
3804 connector->encoder != NULL) {
3805 intel_dp = enc_to_intel_dp(connector->encoder);
Manasi Navareb48a5ba2017-01-20 19:09:28 -08003806 if (intel_dp->compliance.test_type ==
3807 DP_TEST_LINK_EDID_READ)
3808 seq_printf(m, "%lx",
3809 intel_dp->compliance.test_data.edid);
Manasi Navare611032b2017-01-24 08:21:49 -08003810 else if (intel_dp->compliance.test_type ==
3811 DP_TEST_LINK_VIDEO_PATTERN) {
3812 seq_printf(m, "hdisplay: %d\n",
3813 intel_dp->compliance.test_data.hdisplay);
3814 seq_printf(m, "vdisplay: %d\n",
3815 intel_dp->compliance.test_data.vdisplay);
3816 seq_printf(m, "bpc: %u\n",
3817 intel_dp->compliance.test_data.bpc);
3818 }
Todd Previteeb3394fa2015-04-18 00:04:19 -07003819 } else
3820 seq_puts(m, "0");
3821 }
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003822 drm_connector_list_iter_end(&conn_iter);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003823
3824 return 0;
3825}
3826static int i915_displayport_test_data_open(struct inode *inode,
David Weinehall36cdd012016-08-22 13:59:31 +03003827 struct file *file)
Todd Previteeb3394fa2015-04-18 00:04:19 -07003828{
David Weinehall36cdd012016-08-22 13:59:31 +03003829 struct drm_i915_private *dev_priv = inode->i_private;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003830
David Weinehall36cdd012016-08-22 13:59:31 +03003831 return single_open(file, i915_displayport_test_data_show,
3832 &dev_priv->drm);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003833}
3834
3835static const struct file_operations i915_displayport_test_data_fops = {
3836 .owner = THIS_MODULE,
3837 .open = i915_displayport_test_data_open,
3838 .read = seq_read,
3839 .llseek = seq_lseek,
3840 .release = single_release
3841};
3842
3843static int i915_displayport_test_type_show(struct seq_file *m, void *data)
3844{
3845 struct drm_device *dev = m->private;
3846 struct drm_connector *connector;
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003847 struct drm_connector_list_iter conn_iter;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003848 struct intel_dp *intel_dp;
3849
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003850 drm_connector_list_iter_begin(dev, &conn_iter);
3851 drm_for_each_connector_iter(connector, &conn_iter) {
Todd Previteeb3394fa2015-04-18 00:04:19 -07003852 if (connector->connector_type !=
3853 DRM_MODE_CONNECTOR_DisplayPort)
3854 continue;
3855
3856 if (connector->status == connector_status_connected &&
3857 connector->encoder != NULL) {
3858 intel_dp = enc_to_intel_dp(connector->encoder);
Manasi Navarec1617ab2016-12-09 16:22:50 -08003859 seq_printf(m, "%02lx", intel_dp->compliance.test_type);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003860 } else
3861 seq_puts(m, "0");
3862 }
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003863 drm_connector_list_iter_end(&conn_iter);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003864
3865 return 0;
3866}
3867
3868static int i915_displayport_test_type_open(struct inode *inode,
3869 struct file *file)
3870{
David Weinehall36cdd012016-08-22 13:59:31 +03003871 struct drm_i915_private *dev_priv = inode->i_private;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003872
David Weinehall36cdd012016-08-22 13:59:31 +03003873 return single_open(file, i915_displayport_test_type_show,
3874 &dev_priv->drm);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003875}
3876
3877static const struct file_operations i915_displayport_test_type_fops = {
3878 .owner = THIS_MODULE,
3879 .open = i915_displayport_test_type_open,
3880 .read = seq_read,
3881 .llseek = seq_lseek,
3882 .release = single_release
3883};
3884
Damien Lespiau97e94b22014-11-04 17:06:50 +00003885static void wm_latency_show(struct seq_file *m, const uint16_t wm[8])
Ville Syrjälä369a1342014-01-22 14:36:08 +02003886{
David Weinehall36cdd012016-08-22 13:59:31 +03003887 struct drm_i915_private *dev_priv = m->private;
3888 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003889 int level;
Ville Syrjäläde38b952015-06-24 22:00:09 +03003890 int num_levels;
3891
David Weinehall36cdd012016-08-22 13:59:31 +03003892 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläde38b952015-06-24 22:00:09 +03003893 num_levels = 3;
David Weinehall36cdd012016-08-22 13:59:31 +03003894 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjäläde38b952015-06-24 22:00:09 +03003895 num_levels = 1;
3896 else
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003897 num_levels = ilk_wm_max_level(dev_priv) + 1;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003898
3899 drm_modeset_lock_all(dev);
3900
3901 for (level = 0; level < num_levels; level++) {
3902 unsigned int latency = wm[level];
3903
Damien Lespiau97e94b22014-11-04 17:06:50 +00003904 /*
3905 * - WM1+ latency values in 0.5us units
Ville Syrjäläde38b952015-06-24 22:00:09 +03003906 * - latencies are in us on gen9/vlv/chv
Damien Lespiau97e94b22014-11-04 17:06:50 +00003907 */
David Weinehall36cdd012016-08-22 13:59:31 +03003908 if (INTEL_GEN(dev_priv) >= 9 || IS_VALLEYVIEW(dev_priv) ||
3909 IS_CHERRYVIEW(dev_priv))
Damien Lespiau97e94b22014-11-04 17:06:50 +00003910 latency *= 10;
3911 else if (level > 0)
Ville Syrjälä369a1342014-01-22 14:36:08 +02003912 latency *= 5;
3913
3914 seq_printf(m, "WM%d %u (%u.%u usec)\n",
Damien Lespiau97e94b22014-11-04 17:06:50 +00003915 level, wm[level], latency / 10, latency % 10);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003916 }
3917
3918 drm_modeset_unlock_all(dev);
3919}
3920
3921static int pri_wm_latency_show(struct seq_file *m, void *data)
3922{
David Weinehall36cdd012016-08-22 13:59:31 +03003923 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003924 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003925
David Weinehall36cdd012016-08-22 13:59:31 +03003926 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00003927 latencies = dev_priv->wm.skl_latency;
3928 else
David Weinehall36cdd012016-08-22 13:59:31 +03003929 latencies = dev_priv->wm.pri_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003930
3931 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003932
3933 return 0;
3934}
3935
3936static int spr_wm_latency_show(struct seq_file *m, void *data)
3937{
David Weinehall36cdd012016-08-22 13:59:31 +03003938 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003939 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003940
David Weinehall36cdd012016-08-22 13:59:31 +03003941 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00003942 latencies = dev_priv->wm.skl_latency;
3943 else
David Weinehall36cdd012016-08-22 13:59:31 +03003944 latencies = dev_priv->wm.spr_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003945
3946 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003947
3948 return 0;
3949}
3950
3951static int cur_wm_latency_show(struct seq_file *m, void *data)
3952{
David Weinehall36cdd012016-08-22 13:59:31 +03003953 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003954 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003955
David Weinehall36cdd012016-08-22 13:59:31 +03003956 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00003957 latencies = dev_priv->wm.skl_latency;
3958 else
David Weinehall36cdd012016-08-22 13:59:31 +03003959 latencies = dev_priv->wm.cur_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003960
3961 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003962
3963 return 0;
3964}
3965
3966static int pri_wm_latency_open(struct inode *inode, struct file *file)
3967{
David Weinehall36cdd012016-08-22 13:59:31 +03003968 struct drm_i915_private *dev_priv = inode->i_private;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003969
David Weinehall36cdd012016-08-22 13:59:31 +03003970 if (INTEL_GEN(dev_priv) < 5)
Ville Syrjälä369a1342014-01-22 14:36:08 +02003971 return -ENODEV;
3972
David Weinehall36cdd012016-08-22 13:59:31 +03003973 return single_open(file, pri_wm_latency_show, dev_priv);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003974}
3975
3976static int spr_wm_latency_open(struct inode *inode, struct file *file)
3977{
David Weinehall36cdd012016-08-22 13:59:31 +03003978 struct drm_i915_private *dev_priv = inode->i_private;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003979
David Weinehall36cdd012016-08-22 13:59:31 +03003980 if (HAS_GMCH_DISPLAY(dev_priv))
Ville Syrjälä369a1342014-01-22 14:36:08 +02003981 return -ENODEV;
3982
David Weinehall36cdd012016-08-22 13:59:31 +03003983 return single_open(file, spr_wm_latency_show, dev_priv);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003984}
3985
3986static int cur_wm_latency_open(struct inode *inode, struct file *file)
3987{
David Weinehall36cdd012016-08-22 13:59:31 +03003988 struct drm_i915_private *dev_priv = inode->i_private;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003989
David Weinehall36cdd012016-08-22 13:59:31 +03003990 if (HAS_GMCH_DISPLAY(dev_priv))
Ville Syrjälä369a1342014-01-22 14:36:08 +02003991 return -ENODEV;
3992
David Weinehall36cdd012016-08-22 13:59:31 +03003993 return single_open(file, cur_wm_latency_show, dev_priv);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003994}
3995
3996static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
Damien Lespiau97e94b22014-11-04 17:06:50 +00003997 size_t len, loff_t *offp, uint16_t wm[8])
Ville Syrjälä369a1342014-01-22 14:36:08 +02003998{
3999 struct seq_file *m = file->private_data;
David Weinehall36cdd012016-08-22 13:59:31 +03004000 struct drm_i915_private *dev_priv = m->private;
4001 struct drm_device *dev = &dev_priv->drm;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004002 uint16_t new[8] = { 0 };
Ville Syrjäläde38b952015-06-24 22:00:09 +03004003 int num_levels;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004004 int level;
4005 int ret;
4006 char tmp[32];
4007
David Weinehall36cdd012016-08-22 13:59:31 +03004008 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläde38b952015-06-24 22:00:09 +03004009 num_levels = 3;
David Weinehall36cdd012016-08-22 13:59:31 +03004010 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjäläde38b952015-06-24 22:00:09 +03004011 num_levels = 1;
4012 else
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004013 num_levels = ilk_wm_max_level(dev_priv) + 1;
Ville Syrjäläde38b952015-06-24 22:00:09 +03004014
Ville Syrjälä369a1342014-01-22 14:36:08 +02004015 if (len >= sizeof(tmp))
4016 return -EINVAL;
4017
4018 if (copy_from_user(tmp, ubuf, len))
4019 return -EFAULT;
4020
4021 tmp[len] = '\0';
4022
Damien Lespiau97e94b22014-11-04 17:06:50 +00004023 ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
4024 &new[0], &new[1], &new[2], &new[3],
4025 &new[4], &new[5], &new[6], &new[7]);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004026 if (ret != num_levels)
4027 return -EINVAL;
4028
4029 drm_modeset_lock_all(dev);
4030
4031 for (level = 0; level < num_levels; level++)
4032 wm[level] = new[level];
4033
4034 drm_modeset_unlock_all(dev);
4035
4036 return len;
4037}
4038
4039
4040static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
4041 size_t len, loff_t *offp)
4042{
4043 struct seq_file *m = file->private_data;
David Weinehall36cdd012016-08-22 13:59:31 +03004044 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004045 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004046
David Weinehall36cdd012016-08-22 13:59:31 +03004047 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00004048 latencies = dev_priv->wm.skl_latency;
4049 else
David Weinehall36cdd012016-08-22 13:59:31 +03004050 latencies = dev_priv->wm.pri_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004051
4052 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004053}
4054
4055static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
4056 size_t len, loff_t *offp)
4057{
4058 struct seq_file *m = file->private_data;
David Weinehall36cdd012016-08-22 13:59:31 +03004059 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004060 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004061
David Weinehall36cdd012016-08-22 13:59:31 +03004062 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00004063 latencies = dev_priv->wm.skl_latency;
4064 else
David Weinehall36cdd012016-08-22 13:59:31 +03004065 latencies = dev_priv->wm.spr_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004066
4067 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004068}
4069
4070static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
4071 size_t len, loff_t *offp)
4072{
4073 struct seq_file *m = file->private_data;
David Weinehall36cdd012016-08-22 13:59:31 +03004074 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004075 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004076
David Weinehall36cdd012016-08-22 13:59:31 +03004077 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00004078 latencies = dev_priv->wm.skl_latency;
4079 else
David Weinehall36cdd012016-08-22 13:59:31 +03004080 latencies = dev_priv->wm.cur_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004081
4082 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004083}
4084
4085static const struct file_operations i915_pri_wm_latency_fops = {
4086 .owner = THIS_MODULE,
4087 .open = pri_wm_latency_open,
4088 .read = seq_read,
4089 .llseek = seq_lseek,
4090 .release = single_release,
4091 .write = pri_wm_latency_write
4092};
4093
4094static const struct file_operations i915_spr_wm_latency_fops = {
4095 .owner = THIS_MODULE,
4096 .open = spr_wm_latency_open,
4097 .read = seq_read,
4098 .llseek = seq_lseek,
4099 .release = single_release,
4100 .write = spr_wm_latency_write
4101};
4102
4103static const struct file_operations i915_cur_wm_latency_fops = {
4104 .owner = THIS_MODULE,
4105 .open = cur_wm_latency_open,
4106 .read = seq_read,
4107 .llseek = seq_lseek,
4108 .release = single_release,
4109 .write = cur_wm_latency_write
4110};
4111
Kees Cook647416f2013-03-10 14:10:06 -07004112static int
4113i915_wedged_get(void *data, u64 *val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004114{
David Weinehall36cdd012016-08-22 13:59:31 +03004115 struct drm_i915_private *dev_priv = data;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004116
Chris Wilsond98c52c2016-04-13 17:35:05 +01004117 *val = i915_terminally_wedged(&dev_priv->gpu_error);
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004118
Kees Cook647416f2013-03-10 14:10:06 -07004119 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004120}
4121
Kees Cook647416f2013-03-10 14:10:06 -07004122static int
4123i915_wedged_set(void *data, u64 val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004124{
David Weinehall36cdd012016-08-22 13:59:31 +03004125 struct drm_i915_private *dev_priv = data;
Imre Deakd46c0512014-04-14 20:24:27 +03004126
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02004127 /*
4128 * There is no safeguard against this debugfs entry colliding
4129 * with the hangcheck calling same i915_handle_error() in
4130 * parallel, causing an explosion. For now we assume that the
4131 * test harness is responsible enough not to inject gpu hangs
4132 * while it is writing to 'i915_wedged'
4133 */
4134
Chris Wilsond98c52c2016-04-13 17:35:05 +01004135 if (i915_reset_in_progress(&dev_priv->gpu_error))
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02004136 return -EAGAIN;
4137
Chris Wilsonc0336662016-05-06 15:40:21 +01004138 i915_handle_error(dev_priv, val,
Mika Kuoppala58174462014-02-25 17:11:26 +02004139 "Manually setting wedged to %llu", val);
Imre Deakd46c0512014-04-14 20:24:27 +03004140
Kees Cook647416f2013-03-10 14:10:06 -07004141 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004142}
4143
Kees Cook647416f2013-03-10 14:10:06 -07004144DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
4145 i915_wedged_get, i915_wedged_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03004146 "%llu\n");
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004147
Kees Cook647416f2013-03-10 14:10:06 -07004148static int
Chris Wilson64486ae2017-03-07 15:59:08 +00004149fault_irq_set(struct drm_i915_private *i915,
4150 unsigned long *irq,
4151 unsigned long val)
4152{
4153 int err;
4154
4155 err = mutex_lock_interruptible(&i915->drm.struct_mutex);
4156 if (err)
4157 return err;
4158
4159 err = i915_gem_wait_for_idle(i915,
4160 I915_WAIT_LOCKED |
4161 I915_WAIT_INTERRUPTIBLE);
4162 if (err)
4163 goto err_unlock;
4164
4165 /* Retire to kick idle work */
4166 i915_gem_retire_requests(i915);
4167 GEM_BUG_ON(i915->gt.active_requests);
4168
4169 *irq = val;
4170 mutex_unlock(&i915->drm.struct_mutex);
4171
4172 /* Flush idle worker to disarm irq */
4173 while (flush_delayed_work(&i915->gt.idle_work))
4174 ;
4175
4176 return 0;
4177
4178err_unlock:
4179 mutex_unlock(&i915->drm.struct_mutex);
4180 return err;
4181}
4182
4183static int
Chris Wilson094f9a52013-09-25 17:34:55 +01004184i915_ring_missed_irq_get(void *data, u64 *val)
4185{
David Weinehall36cdd012016-08-22 13:59:31 +03004186 struct drm_i915_private *dev_priv = data;
Chris Wilson094f9a52013-09-25 17:34:55 +01004187
4188 *val = dev_priv->gpu_error.missed_irq_rings;
4189 return 0;
4190}
4191
4192static int
4193i915_ring_missed_irq_set(void *data, u64 val)
4194{
Chris Wilson64486ae2017-03-07 15:59:08 +00004195 struct drm_i915_private *i915 = data;
Chris Wilson094f9a52013-09-25 17:34:55 +01004196
Chris Wilson64486ae2017-03-07 15:59:08 +00004197 return fault_irq_set(i915, &i915->gpu_error.missed_irq_rings, val);
Chris Wilson094f9a52013-09-25 17:34:55 +01004198}
4199
4200DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
4201 i915_ring_missed_irq_get, i915_ring_missed_irq_set,
4202 "0x%08llx\n");
4203
4204static int
4205i915_ring_test_irq_get(void *data, u64 *val)
4206{
David Weinehall36cdd012016-08-22 13:59:31 +03004207 struct drm_i915_private *dev_priv = data;
Chris Wilson094f9a52013-09-25 17:34:55 +01004208
4209 *val = dev_priv->gpu_error.test_irq_rings;
4210
4211 return 0;
4212}
4213
4214static int
4215i915_ring_test_irq_set(void *data, u64 val)
4216{
Chris Wilson64486ae2017-03-07 15:59:08 +00004217 struct drm_i915_private *i915 = data;
Chris Wilson094f9a52013-09-25 17:34:55 +01004218
Chris Wilson64486ae2017-03-07 15:59:08 +00004219 val &= INTEL_INFO(i915)->ring_mask;
Chris Wilson094f9a52013-09-25 17:34:55 +01004220 DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);
Chris Wilson094f9a52013-09-25 17:34:55 +01004221
Chris Wilson64486ae2017-03-07 15:59:08 +00004222 return fault_irq_set(i915, &i915->gpu_error.test_irq_rings, val);
Chris Wilson094f9a52013-09-25 17:34:55 +01004223}
4224
4225DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
4226 i915_ring_test_irq_get, i915_ring_test_irq_set,
4227 "0x%08llx\n");
4228
Chris Wilsondd624af2013-01-15 12:39:35 +00004229#define DROP_UNBOUND 0x1
4230#define DROP_BOUND 0x2
4231#define DROP_RETIRE 0x4
4232#define DROP_ACTIVE 0x8
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004233#define DROP_FREED 0x10
Chris Wilson8eadc192017-03-08 14:46:22 +00004234#define DROP_SHRINK_ALL 0x20
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004235#define DROP_ALL (DROP_UNBOUND | \
4236 DROP_BOUND | \
4237 DROP_RETIRE | \
4238 DROP_ACTIVE | \
Chris Wilson8eadc192017-03-08 14:46:22 +00004239 DROP_FREED | \
4240 DROP_SHRINK_ALL)
Kees Cook647416f2013-03-10 14:10:06 -07004241static int
4242i915_drop_caches_get(void *data, u64 *val)
Chris Wilsondd624af2013-01-15 12:39:35 +00004243{
Kees Cook647416f2013-03-10 14:10:06 -07004244 *val = DROP_ALL;
Chris Wilsondd624af2013-01-15 12:39:35 +00004245
Kees Cook647416f2013-03-10 14:10:06 -07004246 return 0;
Chris Wilsondd624af2013-01-15 12:39:35 +00004247}
4248
Kees Cook647416f2013-03-10 14:10:06 -07004249static int
4250i915_drop_caches_set(void *data, u64 val)
Chris Wilsondd624af2013-01-15 12:39:35 +00004251{
David Weinehall36cdd012016-08-22 13:59:31 +03004252 struct drm_i915_private *dev_priv = data;
4253 struct drm_device *dev = &dev_priv->drm;
Kees Cook647416f2013-03-10 14:10:06 -07004254 int ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00004255
Ben Widawsky2f9fe5f2013-11-25 09:54:37 -08004256 DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
Chris Wilsondd624af2013-01-15 12:39:35 +00004257
4258 /* No need to check and wait for gpu resets, only libdrm auto-restarts
4259 * on ioctls on -EAGAIN. */
4260 ret = mutex_lock_interruptible(&dev->struct_mutex);
4261 if (ret)
4262 return ret;
4263
4264 if (val & DROP_ACTIVE) {
Chris Wilson22dd3bb2016-09-09 14:11:50 +01004265 ret = i915_gem_wait_for_idle(dev_priv,
4266 I915_WAIT_INTERRUPTIBLE |
4267 I915_WAIT_LOCKED);
Chris Wilsondd624af2013-01-15 12:39:35 +00004268 if (ret)
4269 goto unlock;
4270 }
4271
4272 if (val & (DROP_RETIRE | DROP_ACTIVE))
Chris Wilsonc0336662016-05-06 15:40:21 +01004273 i915_gem_retire_requests(dev_priv);
Chris Wilsondd624af2013-01-15 12:39:35 +00004274
Chris Wilson21ab4e72014-09-09 11:16:08 +01004275 if (val & DROP_BOUND)
4276 i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_BOUND);
Chris Wilson4ad72b72014-09-03 19:23:37 +01004277
Chris Wilson21ab4e72014-09-09 11:16:08 +01004278 if (val & DROP_UNBOUND)
4279 i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_UNBOUND);
Chris Wilsondd624af2013-01-15 12:39:35 +00004280
Chris Wilson8eadc192017-03-08 14:46:22 +00004281 if (val & DROP_SHRINK_ALL)
4282 i915_gem_shrink_all(dev_priv);
4283
Chris Wilsondd624af2013-01-15 12:39:35 +00004284unlock:
4285 mutex_unlock(&dev->struct_mutex);
4286
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004287 if (val & DROP_FREED) {
4288 synchronize_rcu();
Chris Wilsonbdeb9782016-12-23 14:57:56 +00004289 i915_gem_drain_freed_objects(dev_priv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004290 }
4291
Kees Cook647416f2013-03-10 14:10:06 -07004292 return ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00004293}
4294
Kees Cook647416f2013-03-10 14:10:06 -07004295DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
4296 i915_drop_caches_get, i915_drop_caches_set,
4297 "0x%08llx\n");
Chris Wilsondd624af2013-01-15 12:39:35 +00004298
Kees Cook647416f2013-03-10 14:10:06 -07004299static int
4300i915_max_freq_get(void *data, u64 *val)
Jesse Barnes358733e2011-07-27 11:53:01 -07004301{
David Weinehall36cdd012016-08-22 13:59:31 +03004302 struct drm_i915_private *dev_priv = data;
Daniel Vetter004777c2012-08-09 15:07:01 +02004303
David Weinehall36cdd012016-08-22 13:59:31 +03004304 if (INTEL_GEN(dev_priv) < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004305 return -ENODEV;
4306
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02004307 *val = intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
Kees Cook647416f2013-03-10 14:10:06 -07004308 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07004309}
4310
Kees Cook647416f2013-03-10 14:10:06 -07004311static int
4312i915_max_freq_set(void *data, u64 val)
Jesse Barnes358733e2011-07-27 11:53:01 -07004313{
David Weinehall36cdd012016-08-22 13:59:31 +03004314 struct drm_i915_private *dev_priv = data;
Akash Goelbc4d91f2015-02-26 16:09:47 +05304315 u32 hw_max, hw_min;
Kees Cook647416f2013-03-10 14:10:06 -07004316 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02004317
David Weinehall36cdd012016-08-22 13:59:31 +03004318 if (INTEL_GEN(dev_priv) < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004319 return -ENODEV;
Jesse Barnes358733e2011-07-27 11:53:01 -07004320
Kees Cook647416f2013-03-10 14:10:06 -07004321 DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
Jesse Barnes358733e2011-07-27 11:53:01 -07004322
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004323 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02004324 if (ret)
4325 return ret;
4326
Jesse Barnes358733e2011-07-27 11:53:01 -07004327 /*
4328 * Turbo will still be enabled, but won't go above the set value.
4329 */
Akash Goelbc4d91f2015-02-26 16:09:47 +05304330 val = intel_freq_opcode(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004331
Akash Goelbc4d91f2015-02-26 16:09:47 +05304332 hw_max = dev_priv->rps.max_freq;
4333 hw_min = dev_priv->rps.min_freq;
Jesse Barnes0a073b82013-04-17 15:54:58 -07004334
Ben Widawskyb39fb292014-03-19 18:31:11 -07004335 if (val < hw_min || val > hw_max || val < dev_priv->rps.min_freq_softlimit) {
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004336 mutex_unlock(&dev_priv->rps.hw_lock);
4337 return -EINVAL;
4338 }
4339
Ben Widawskyb39fb292014-03-19 18:31:11 -07004340 dev_priv->rps.max_freq_softlimit = val;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004341
Chris Wilson9fcee2f2017-01-26 10:19:19 +00004342 if (intel_set_rps(dev_priv, val))
4343 DRM_DEBUG_DRIVER("failed to update RPS to new softlimit\n");
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004344
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004345 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes358733e2011-07-27 11:53:01 -07004346
Kees Cook647416f2013-03-10 14:10:06 -07004347 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07004348}
4349
Kees Cook647416f2013-03-10 14:10:06 -07004350DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
4351 i915_max_freq_get, i915_max_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03004352 "%llu\n");
Jesse Barnes358733e2011-07-27 11:53:01 -07004353
Kees Cook647416f2013-03-10 14:10:06 -07004354static int
4355i915_min_freq_get(void *data, u64 *val)
Jesse Barnes1523c312012-05-25 12:34:54 -07004356{
David Weinehall36cdd012016-08-22 13:59:31 +03004357 struct drm_i915_private *dev_priv = data;
Daniel Vetter004777c2012-08-09 15:07:01 +02004358
Chris Wilson62e1baa2016-07-13 09:10:36 +01004359 if (INTEL_GEN(dev_priv) < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004360 return -ENODEV;
4361
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02004362 *val = intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
Kees Cook647416f2013-03-10 14:10:06 -07004363 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07004364}
4365
Kees Cook647416f2013-03-10 14:10:06 -07004366static int
4367i915_min_freq_set(void *data, u64 val)
Jesse Barnes1523c312012-05-25 12:34:54 -07004368{
David Weinehall36cdd012016-08-22 13:59:31 +03004369 struct drm_i915_private *dev_priv = data;
Akash Goelbc4d91f2015-02-26 16:09:47 +05304370 u32 hw_max, hw_min;
Kees Cook647416f2013-03-10 14:10:06 -07004371 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02004372
Chris Wilson62e1baa2016-07-13 09:10:36 +01004373 if (INTEL_GEN(dev_priv) < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004374 return -ENODEV;
Jesse Barnes1523c312012-05-25 12:34:54 -07004375
Kees Cook647416f2013-03-10 14:10:06 -07004376 DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
Jesse Barnes1523c312012-05-25 12:34:54 -07004377
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004378 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02004379 if (ret)
4380 return ret;
4381
Jesse Barnes1523c312012-05-25 12:34:54 -07004382 /*
4383 * Turbo will still be enabled, but won't go below the set value.
4384 */
Akash Goelbc4d91f2015-02-26 16:09:47 +05304385 val = intel_freq_opcode(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004386
Akash Goelbc4d91f2015-02-26 16:09:47 +05304387 hw_max = dev_priv->rps.max_freq;
4388 hw_min = dev_priv->rps.min_freq;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004389
David Weinehall36cdd012016-08-22 13:59:31 +03004390 if (val < hw_min ||
4391 val > hw_max || val > dev_priv->rps.max_freq_softlimit) {
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004392 mutex_unlock(&dev_priv->rps.hw_lock);
4393 return -EINVAL;
4394 }
4395
Ben Widawskyb39fb292014-03-19 18:31:11 -07004396 dev_priv->rps.min_freq_softlimit = val;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004397
Chris Wilson9fcee2f2017-01-26 10:19:19 +00004398 if (intel_set_rps(dev_priv, val))
4399 DRM_DEBUG_DRIVER("failed to update RPS to new softlimit\n");
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004400
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004401 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes1523c312012-05-25 12:34:54 -07004402
Kees Cook647416f2013-03-10 14:10:06 -07004403 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07004404}
4405
Kees Cook647416f2013-03-10 14:10:06 -07004406DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
4407 i915_min_freq_get, i915_min_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03004408 "%llu\n");
Jesse Barnes1523c312012-05-25 12:34:54 -07004409
Kees Cook647416f2013-03-10 14:10:06 -07004410static int
4411i915_cache_sharing_get(void *data, u64 *val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004412{
David Weinehall36cdd012016-08-22 13:59:31 +03004413 struct drm_i915_private *dev_priv = data;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004414 u32 snpcr;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004415
David Weinehall36cdd012016-08-22 13:59:31 +03004416 if (!(IS_GEN6(dev_priv) || IS_GEN7(dev_priv)))
Daniel Vetter004777c2012-08-09 15:07:01 +02004417 return -ENODEV;
4418
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004419 intel_runtime_pm_get(dev_priv);
Daniel Vetter22bcfc62012-08-09 15:07:02 +02004420
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004421 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004422
4423 intel_runtime_pm_put(dev_priv);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004424
Kees Cook647416f2013-03-10 14:10:06 -07004425 *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004426
Kees Cook647416f2013-03-10 14:10:06 -07004427 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004428}
4429
Kees Cook647416f2013-03-10 14:10:06 -07004430static int
4431i915_cache_sharing_set(void *data, u64 val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004432{
David Weinehall36cdd012016-08-22 13:59:31 +03004433 struct drm_i915_private *dev_priv = data;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004434 u32 snpcr;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004435
David Weinehall36cdd012016-08-22 13:59:31 +03004436 if (!(IS_GEN6(dev_priv) || IS_GEN7(dev_priv)))
Daniel Vetter004777c2012-08-09 15:07:01 +02004437 return -ENODEV;
4438
Kees Cook647416f2013-03-10 14:10:06 -07004439 if (val > 3)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004440 return -EINVAL;
4441
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004442 intel_runtime_pm_get(dev_priv);
Kees Cook647416f2013-03-10 14:10:06 -07004443 DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004444
4445 /* Update the cache sharing policy here as well */
4446 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
4447 snpcr &= ~GEN6_MBC_SNPCR_MASK;
4448 snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
4449 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
4450
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004451 intel_runtime_pm_put(dev_priv);
Kees Cook647416f2013-03-10 14:10:06 -07004452 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004453}
4454
Kees Cook647416f2013-03-10 14:10:06 -07004455DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
4456 i915_cache_sharing_get, i915_cache_sharing_set,
4457 "%llu\n");
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004458
David Weinehall36cdd012016-08-22 13:59:31 +03004459static void cherryview_sseu_device_status(struct drm_i915_private *dev_priv,
Imre Deak915490d2016-08-31 19:13:01 +03004460 struct sseu_dev_info *sseu)
Jeff McGee5d395252015-04-03 18:13:17 -07004461{
Ville Syrjälä0a0b4572015-08-21 20:45:27 +03004462 int ss_max = 2;
Jeff McGee5d395252015-04-03 18:13:17 -07004463 int ss;
4464 u32 sig1[ss_max], sig2[ss_max];
4465
4466 sig1[0] = I915_READ(CHV_POWER_SS0_SIG1);
4467 sig1[1] = I915_READ(CHV_POWER_SS1_SIG1);
4468 sig2[0] = I915_READ(CHV_POWER_SS0_SIG2);
4469 sig2[1] = I915_READ(CHV_POWER_SS1_SIG2);
4470
4471 for (ss = 0; ss < ss_max; ss++) {
4472 unsigned int eu_cnt;
4473
4474 if (sig1[ss] & CHV_SS_PG_ENABLE)
4475 /* skip disabled subslice */
4476 continue;
4477
Imre Deakf08a0c92016-08-31 19:13:04 +03004478 sseu->slice_mask = BIT(0);
Imre Deak57ec1712016-08-31 19:13:05 +03004479 sseu->subslice_mask |= BIT(ss);
Jeff McGee5d395252015-04-03 18:13:17 -07004480 eu_cnt = ((sig1[ss] & CHV_EU08_PG_ENABLE) ? 0 : 2) +
4481 ((sig1[ss] & CHV_EU19_PG_ENABLE) ? 0 : 2) +
4482 ((sig1[ss] & CHV_EU210_PG_ENABLE) ? 0 : 2) +
4483 ((sig2[ss] & CHV_EU311_PG_ENABLE) ? 0 : 2);
Imre Deak915490d2016-08-31 19:13:01 +03004484 sseu->eu_total += eu_cnt;
4485 sseu->eu_per_subslice = max_t(unsigned int,
4486 sseu->eu_per_subslice, eu_cnt);
Jeff McGee5d395252015-04-03 18:13:17 -07004487 }
Jeff McGee5d395252015-04-03 18:13:17 -07004488}
4489
David Weinehall36cdd012016-08-22 13:59:31 +03004490static void gen9_sseu_device_status(struct drm_i915_private *dev_priv,
Imre Deak915490d2016-08-31 19:13:01 +03004491 struct sseu_dev_info *sseu)
Jeff McGee5d395252015-04-03 18:13:17 -07004492{
Jeff McGee1c046bc2015-04-03 18:13:18 -07004493 int s_max = 3, ss_max = 4;
Jeff McGee5d395252015-04-03 18:13:17 -07004494 int s, ss;
4495 u32 s_reg[s_max], eu_reg[2*s_max], eu_mask[2];
4496
Jeff McGee1c046bc2015-04-03 18:13:18 -07004497 /* BXT has a single slice and at most 3 subslices. */
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02004498 if (IS_GEN9_LP(dev_priv)) {
Jeff McGee1c046bc2015-04-03 18:13:18 -07004499 s_max = 1;
4500 ss_max = 3;
4501 }
4502
4503 for (s = 0; s < s_max; s++) {
4504 s_reg[s] = I915_READ(GEN9_SLICE_PGCTL_ACK(s));
4505 eu_reg[2*s] = I915_READ(GEN9_SS01_EU_PGCTL_ACK(s));
4506 eu_reg[2*s + 1] = I915_READ(GEN9_SS23_EU_PGCTL_ACK(s));
4507 }
4508
Jeff McGee5d395252015-04-03 18:13:17 -07004509 eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
4510 GEN9_PGCTL_SSA_EU19_ACK |
4511 GEN9_PGCTL_SSA_EU210_ACK |
4512 GEN9_PGCTL_SSA_EU311_ACK;
4513 eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
4514 GEN9_PGCTL_SSB_EU19_ACK |
4515 GEN9_PGCTL_SSB_EU210_ACK |
4516 GEN9_PGCTL_SSB_EU311_ACK;
4517
4518 for (s = 0; s < s_max; s++) {
4519 if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
4520 /* skip disabled slice */
4521 continue;
4522
Imre Deakf08a0c92016-08-31 19:13:04 +03004523 sseu->slice_mask |= BIT(s);
Jeff McGee1c046bc2015-04-03 18:13:18 -07004524
Rodrigo Vivib976dc52017-01-23 10:32:37 -08004525 if (IS_GEN9_BC(dev_priv))
Imre Deak57ec1712016-08-31 19:13:05 +03004526 sseu->subslice_mask =
4527 INTEL_INFO(dev_priv)->sseu.subslice_mask;
Jeff McGee1c046bc2015-04-03 18:13:18 -07004528
Jeff McGee5d395252015-04-03 18:13:17 -07004529 for (ss = 0; ss < ss_max; ss++) {
4530 unsigned int eu_cnt;
4531
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02004532 if (IS_GEN9_LP(dev_priv)) {
Imre Deak57ec1712016-08-31 19:13:05 +03004533 if (!(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
4534 /* skip disabled subslice */
4535 continue;
Jeff McGee1c046bc2015-04-03 18:13:18 -07004536
Imre Deak57ec1712016-08-31 19:13:05 +03004537 sseu->subslice_mask |= BIT(ss);
4538 }
Jeff McGee1c046bc2015-04-03 18:13:18 -07004539
Jeff McGee5d395252015-04-03 18:13:17 -07004540 eu_cnt = 2 * hweight32(eu_reg[2*s + ss/2] &
4541 eu_mask[ss%2]);
Imre Deak915490d2016-08-31 19:13:01 +03004542 sseu->eu_total += eu_cnt;
4543 sseu->eu_per_subslice = max_t(unsigned int,
4544 sseu->eu_per_subslice,
4545 eu_cnt);
Jeff McGee5d395252015-04-03 18:13:17 -07004546 }
4547 }
4548}
4549
David Weinehall36cdd012016-08-22 13:59:31 +03004550static void broadwell_sseu_device_status(struct drm_i915_private *dev_priv,
Imre Deak915490d2016-08-31 19:13:01 +03004551 struct sseu_dev_info *sseu)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02004552{
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02004553 u32 slice_info = I915_READ(GEN8_GT_SLICE_INFO);
David Weinehall36cdd012016-08-22 13:59:31 +03004554 int s;
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02004555
Imre Deakf08a0c92016-08-31 19:13:04 +03004556 sseu->slice_mask = slice_info & GEN8_LSLICESTAT_MASK;
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02004557
Imre Deakf08a0c92016-08-31 19:13:04 +03004558 if (sseu->slice_mask) {
Imre Deak57ec1712016-08-31 19:13:05 +03004559 sseu->subslice_mask = INTEL_INFO(dev_priv)->sseu.subslice_mask;
Imre Deak43b67992016-08-31 19:13:02 +03004560 sseu->eu_per_subslice =
4561 INTEL_INFO(dev_priv)->sseu.eu_per_subslice;
Imre Deak57ec1712016-08-31 19:13:05 +03004562 sseu->eu_total = sseu->eu_per_subslice *
4563 sseu_subslice_total(sseu);
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02004564
4565 /* subtract fused off EU(s) from enabled slice(s) */
Imre Deak795b38b2016-08-31 19:13:07 +03004566 for (s = 0; s < fls(sseu->slice_mask); s++) {
Imre Deak43b67992016-08-31 19:13:02 +03004567 u8 subslice_7eu =
4568 INTEL_INFO(dev_priv)->sseu.subslice_7eu[s];
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02004569
Imre Deak915490d2016-08-31 19:13:01 +03004570 sseu->eu_total -= hweight8(subslice_7eu);
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02004571 }
4572 }
4573}
4574
Imre Deak615d8902016-08-31 19:13:03 +03004575static void i915_print_sseu_info(struct seq_file *m, bool is_available_info,
4576 const struct sseu_dev_info *sseu)
4577{
4578 struct drm_i915_private *dev_priv = node_to_i915(m->private);
4579 const char *type = is_available_info ? "Available" : "Enabled";
4580
Imre Deakc67ba532016-08-31 19:13:06 +03004581 seq_printf(m, " %s Slice Mask: %04x\n", type,
4582 sseu->slice_mask);
Imre Deak615d8902016-08-31 19:13:03 +03004583 seq_printf(m, " %s Slice Total: %u\n", type,
Imre Deakf08a0c92016-08-31 19:13:04 +03004584 hweight8(sseu->slice_mask));
Imre Deak615d8902016-08-31 19:13:03 +03004585 seq_printf(m, " %s Subslice Total: %u\n", type,
Imre Deak57ec1712016-08-31 19:13:05 +03004586 sseu_subslice_total(sseu));
Imre Deakc67ba532016-08-31 19:13:06 +03004587 seq_printf(m, " %s Subslice Mask: %04x\n", type,
4588 sseu->subslice_mask);
Imre Deak615d8902016-08-31 19:13:03 +03004589 seq_printf(m, " %s Subslice Per Slice: %u\n", type,
Imre Deak57ec1712016-08-31 19:13:05 +03004590 hweight8(sseu->subslice_mask));
Imre Deak615d8902016-08-31 19:13:03 +03004591 seq_printf(m, " %s EU Total: %u\n", type,
4592 sseu->eu_total);
4593 seq_printf(m, " %s EU Per Subslice: %u\n", type,
4594 sseu->eu_per_subslice);
4595
4596 if (!is_available_info)
4597 return;
4598
4599 seq_printf(m, " Has Pooled EU: %s\n", yesno(HAS_POOLED_EU(dev_priv)));
4600 if (HAS_POOLED_EU(dev_priv))
4601 seq_printf(m, " Min EU in pool: %u\n", sseu->min_eu_in_pool);
4602
4603 seq_printf(m, " Has Slice Power Gating: %s\n",
4604 yesno(sseu->has_slice_pg));
4605 seq_printf(m, " Has Subslice Power Gating: %s\n",
4606 yesno(sseu->has_subslice_pg));
4607 seq_printf(m, " Has EU Power Gating: %s\n",
4608 yesno(sseu->has_eu_pg));
4609}
4610
Jeff McGee38732182015-02-13 10:27:54 -06004611static int i915_sseu_status(struct seq_file *m, void *unused)
4612{
David Weinehall36cdd012016-08-22 13:59:31 +03004613 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Imre Deak915490d2016-08-31 19:13:01 +03004614 struct sseu_dev_info sseu;
Jeff McGee38732182015-02-13 10:27:54 -06004615
David Weinehall36cdd012016-08-22 13:59:31 +03004616 if (INTEL_GEN(dev_priv) < 8)
Jeff McGee38732182015-02-13 10:27:54 -06004617 return -ENODEV;
4618
4619 seq_puts(m, "SSEU Device Info\n");
Imre Deak615d8902016-08-31 19:13:03 +03004620 i915_print_sseu_info(m, true, &INTEL_INFO(dev_priv)->sseu);
Jeff McGee38732182015-02-13 10:27:54 -06004621
Jeff McGee7f992ab2015-02-13 10:27:55 -06004622 seq_puts(m, "SSEU Device Status\n");
Imre Deak915490d2016-08-31 19:13:01 +03004623 memset(&sseu, 0, sizeof(sseu));
David Weinehall238010e2016-08-01 17:33:27 +03004624
4625 intel_runtime_pm_get(dev_priv);
4626
David Weinehall36cdd012016-08-22 13:59:31 +03004627 if (IS_CHERRYVIEW(dev_priv)) {
Imre Deak915490d2016-08-31 19:13:01 +03004628 cherryview_sseu_device_status(dev_priv, &sseu);
David Weinehall36cdd012016-08-22 13:59:31 +03004629 } else if (IS_BROADWELL(dev_priv)) {
Imre Deak915490d2016-08-31 19:13:01 +03004630 broadwell_sseu_device_status(dev_priv, &sseu);
David Weinehall36cdd012016-08-22 13:59:31 +03004631 } else if (INTEL_GEN(dev_priv) >= 9) {
Imre Deak915490d2016-08-31 19:13:01 +03004632 gen9_sseu_device_status(dev_priv, &sseu);
Jeff McGee7f992ab2015-02-13 10:27:55 -06004633 }
David Weinehall238010e2016-08-01 17:33:27 +03004634
4635 intel_runtime_pm_put(dev_priv);
4636
Imre Deak615d8902016-08-31 19:13:03 +03004637 i915_print_sseu_info(m, false, &sseu);
Jeff McGee7f992ab2015-02-13 10:27:55 -06004638
Jeff McGee38732182015-02-13 10:27:54 -06004639 return 0;
4640}
4641
Ben Widawsky6d794d42011-04-25 11:25:56 -07004642static int i915_forcewake_open(struct inode *inode, struct file *file)
4643{
David Weinehall36cdd012016-08-22 13:59:31 +03004644 struct drm_i915_private *dev_priv = inode->i_private;
Ben Widawsky6d794d42011-04-25 11:25:56 -07004645
David Weinehall36cdd012016-08-22 13:59:31 +03004646 if (INTEL_GEN(dev_priv) < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07004647 return 0;
4648
Chris Wilson6daccb02015-01-16 11:34:35 +02004649 intel_runtime_pm_get(dev_priv);
Mika Kuoppala59bad942015-01-16 11:34:40 +02004650 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6d794d42011-04-25 11:25:56 -07004651
4652 return 0;
4653}
4654
Ben Widawskyc43b5632012-04-16 14:07:40 -07004655static int i915_forcewake_release(struct inode *inode, struct file *file)
Ben Widawsky6d794d42011-04-25 11:25:56 -07004656{
David Weinehall36cdd012016-08-22 13:59:31 +03004657 struct drm_i915_private *dev_priv = inode->i_private;
Ben Widawsky6d794d42011-04-25 11:25:56 -07004658
David Weinehall36cdd012016-08-22 13:59:31 +03004659 if (INTEL_GEN(dev_priv) < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07004660 return 0;
4661
Mika Kuoppala59bad942015-01-16 11:34:40 +02004662 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Chris Wilson6daccb02015-01-16 11:34:35 +02004663 intel_runtime_pm_put(dev_priv);
Ben Widawsky6d794d42011-04-25 11:25:56 -07004664
4665 return 0;
4666}
4667
4668static const struct file_operations i915_forcewake_fops = {
4669 .owner = THIS_MODULE,
4670 .open = i915_forcewake_open,
4671 .release = i915_forcewake_release,
4672};
4673
Lyude317eaa92017-02-03 21:18:25 -05004674static int i915_hpd_storm_ctl_show(struct seq_file *m, void *data)
4675{
4676 struct drm_i915_private *dev_priv = m->private;
4677 struct i915_hotplug *hotplug = &dev_priv->hotplug;
4678
4679 seq_printf(m, "Threshold: %d\n", hotplug->hpd_storm_threshold);
4680 seq_printf(m, "Detected: %s\n",
4681 yesno(delayed_work_pending(&hotplug->reenable_work)));
4682
4683 return 0;
4684}
4685
4686static ssize_t i915_hpd_storm_ctl_write(struct file *file,
4687 const char __user *ubuf, size_t len,
4688 loff_t *offp)
4689{
4690 struct seq_file *m = file->private_data;
4691 struct drm_i915_private *dev_priv = m->private;
4692 struct i915_hotplug *hotplug = &dev_priv->hotplug;
4693 unsigned int new_threshold;
4694 int i;
4695 char *newline;
4696 char tmp[16];
4697
4698 if (len >= sizeof(tmp))
4699 return -EINVAL;
4700
4701 if (copy_from_user(tmp, ubuf, len))
4702 return -EFAULT;
4703
4704 tmp[len] = '\0';
4705
4706 /* Strip newline, if any */
4707 newline = strchr(tmp, '\n');
4708 if (newline)
4709 *newline = '\0';
4710
4711 if (strcmp(tmp, "reset") == 0)
4712 new_threshold = HPD_STORM_DEFAULT_THRESHOLD;
4713 else if (kstrtouint(tmp, 10, &new_threshold) != 0)
4714 return -EINVAL;
4715
4716 if (new_threshold > 0)
4717 DRM_DEBUG_KMS("Setting HPD storm detection threshold to %d\n",
4718 new_threshold);
4719 else
4720 DRM_DEBUG_KMS("Disabling HPD storm detection\n");
4721
4722 spin_lock_irq(&dev_priv->irq_lock);
4723 hotplug->hpd_storm_threshold = new_threshold;
4724 /* Reset the HPD storm stats so we don't accidentally trigger a storm */
4725 for_each_hpd_pin(i)
4726 hotplug->stats[i].count = 0;
4727 spin_unlock_irq(&dev_priv->irq_lock);
4728
4729 /* Re-enable hpd immediately if we were in an irq storm */
4730 flush_delayed_work(&dev_priv->hotplug.reenable_work);
4731
4732 return len;
4733}
4734
4735static int i915_hpd_storm_ctl_open(struct inode *inode, struct file *file)
4736{
4737 return single_open(file, i915_hpd_storm_ctl_show, inode->i_private);
4738}
4739
4740static const struct file_operations i915_hpd_storm_ctl_fops = {
4741 .owner = THIS_MODULE,
4742 .open = i915_hpd_storm_ctl_open,
4743 .read = seq_read,
4744 .llseek = seq_lseek,
4745 .release = single_release,
4746 .write = i915_hpd_storm_ctl_write
4747};
4748
Lespiau, Damien06c5bf82013-10-17 19:09:56 +01004749static const struct drm_info_list i915_debugfs_list[] = {
Chris Wilson311bd682011-01-13 19:06:50 +00004750 {"i915_capabilities", i915_capabilities, 0},
Chris Wilson73aa8082010-09-30 11:46:12 +01004751 {"i915_gem_objects", i915_gem_object_info, 0},
Chris Wilson08c18322011-01-10 00:00:24 +00004752 {"i915_gem_gtt", i915_gem_gtt_info, 0},
Chris Wilson6da84822016-08-15 10:48:44 +01004753 {"i915_gem_pin_display", i915_gem_gtt_info, 0, (void *)1},
Chris Wilson6d2b88852013-08-07 18:30:54 +01004754 {"i915_gem_stolen", i915_gem_stolen_list_info },
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01004755 {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05004756 {"i915_gem_request", i915_gem_request_info, 0},
4757 {"i915_gem_seqno", i915_gem_seqno_info, 0},
Chris Wilsona6172a82009-02-11 14:26:38 +00004758 {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05004759 {"i915_gem_interrupt", i915_interrupt_info, 0},
Brad Volkin493018d2014-12-11 12:13:08 -08004760 {"i915_gem_batch_pool", i915_gem_batch_pool_info, 0},
Dave Gordon8b417c22015-08-12 15:43:44 +01004761 {"i915_guc_info", i915_guc_info, 0},
Alex Daifdf5d352015-08-12 15:43:37 +01004762 {"i915_guc_load_status", i915_guc_load_status_info, 0},
Alex Dai4c7e77f2015-08-12 15:43:40 +01004763 {"i915_guc_log_dump", i915_guc_log_dump, 0},
Anusha Srivatsa0509ead2017-01-18 08:05:56 -08004764 {"i915_huc_load_status", i915_huc_load_status_info, 0},
Deepak Sadb4bd12014-03-31 11:30:02 +05304765 {"i915_frequency_info", i915_frequency_info, 0},
Chris Wilsonf6544492015-01-26 18:03:04 +02004766 {"i915_hangcheck_info", i915_hangcheck_info, 0},
Jesse Barnesf97108d2010-01-29 11:27:07 -08004767 {"i915_drpc_info", i915_drpc_info, 0},
Jesse Barnes7648fa92010-05-20 14:28:11 -07004768 {"i915_emon_status", i915_emon_status, 0},
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07004769 {"i915_ring_freq_table", i915_ring_freq_table, 0},
Daniel Vetter9a851782015-06-18 10:30:22 +02004770 {"i915_frontbuffer_tracking", i915_frontbuffer_tracking, 0},
Jesse Barnesb5e50c32010-02-05 12:42:41 -08004771 {"i915_fbc_status", i915_fbc_status, 0},
Paulo Zanoni92d44622013-05-31 16:33:24 -03004772 {"i915_ips_status", i915_ips_status, 0},
Jesse Barnes4a9bef32010-02-05 12:47:35 -08004773 {"i915_sr_status", i915_sr_status, 0},
Chris Wilson44834a62010-08-19 16:09:23 +01004774 {"i915_opregion", i915_opregion, 0},
Jani Nikulaada8f952015-12-15 13:17:12 +02004775 {"i915_vbt", i915_vbt, 0},
Chris Wilson37811fc2010-08-25 22:45:57 +01004776 {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
Ben Widawskye76d3632011-03-19 18:14:29 -07004777 {"i915_context_status", i915_context_status, 0},
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01004778 {"i915_dump_lrc", i915_dump_lrc, 0},
Mika Kuoppalaf65367b2015-01-16 11:34:42 +02004779 {"i915_forcewake_domains", i915_forcewake_domains, 0},
Daniel Vetterea16a3c2011-12-14 13:57:16 +01004780 {"i915_swizzle_info", i915_swizzle_info, 0},
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01004781 {"i915_ppgtt_info", i915_ppgtt_info, 0},
Ben Widawsky63573eb2013-07-04 11:02:07 -07004782 {"i915_llc", i915_llc, 0},
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03004783 {"i915_edp_psr_status", i915_edp_psr_status, 0},
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004784 {"i915_sink_crc_eDP1", i915_sink_crc, 0},
Jesse Barnesec013e72013-08-20 10:29:23 +01004785 {"i915_energy_uJ", i915_energy_uJ, 0},
Damien Lespiau6455c872015-06-04 18:23:57 +01004786 {"i915_runtime_pm_status", i915_runtime_pm_status, 0},
Imre Deak1da51582013-11-25 17:15:35 +02004787 {"i915_power_domain_info", i915_power_domain_info, 0},
Damien Lespiaub7cec662015-10-27 14:47:01 +02004788 {"i915_dmc_info", i915_dmc_info, 0},
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08004789 {"i915_display_info", i915_display_info, 0},
Chris Wilson1b365952016-10-04 21:11:31 +01004790 {"i915_engine_info", i915_engine_info, 0},
Ben Widawskye04934c2014-06-30 09:53:42 -07004791 {"i915_semaphore_status", i915_semaphore_status, 0},
Daniel Vetter728e29d2014-06-25 22:01:53 +03004792 {"i915_shared_dplls_info", i915_shared_dplls_info, 0},
Dave Airlie11bed952014-05-12 15:22:27 +10004793 {"i915_dp_mst_info", i915_dp_mst_info, 0},
Damien Lespiau1ed1ef92014-08-30 16:50:59 +01004794 {"i915_wa_registers", i915_wa_registers, 0},
Damien Lespiauc5511e42014-11-04 17:06:51 +00004795 {"i915_ddb_info", i915_ddb_info, 0},
Jeff McGee38732182015-02-13 10:27:54 -06004796 {"i915_sseu_status", i915_sseu_status, 0},
Vandana Kannana54746e2015-03-03 20:53:10 +05304797 {"i915_drrs_status", i915_drrs_status, 0},
Chris Wilson1854d5c2015-04-07 16:20:32 +01004798 {"i915_rps_boost_info", i915_rps_boost_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05004799};
Ben Gamari27c202a2009-07-01 22:26:52 -04004800#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
Ben Gamari20172632009-02-17 20:08:50 -05004801
Lespiau, Damien06c5bf82013-10-17 19:09:56 +01004802static const struct i915_debugfs_files {
Daniel Vetter34b96742013-07-04 20:49:44 +02004803 const char *name;
4804 const struct file_operations *fops;
4805} i915_debugfs_files[] = {
4806 {"i915_wedged", &i915_wedged_fops},
4807 {"i915_max_freq", &i915_max_freq_fops},
4808 {"i915_min_freq", &i915_min_freq_fops},
4809 {"i915_cache_sharing", &i915_cache_sharing_fops},
Chris Wilson094f9a52013-09-25 17:34:55 +01004810 {"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
4811 {"i915_ring_test_irq", &i915_ring_test_irq_fops},
Daniel Vetter34b96742013-07-04 20:49:44 +02004812 {"i915_gem_drop_caches", &i915_drop_caches_fops},
Chris Wilson98a2f412016-10-12 10:05:18 +01004813#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
Daniel Vetter34b96742013-07-04 20:49:44 +02004814 {"i915_error_state", &i915_error_state_fops},
Chris Wilson5a4c6f12017-02-14 16:46:11 +00004815 {"i915_gpu_info", &i915_gpu_info_fops},
Chris Wilson98a2f412016-10-12 10:05:18 +01004816#endif
Daniel Vetter34b96742013-07-04 20:49:44 +02004817 {"i915_next_seqno", &i915_next_seqno_fops},
Damien Lespiaubd9db022013-10-15 18:55:36 +01004818 {"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
Ville Syrjälä369a1342014-01-22 14:36:08 +02004819 {"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
4820 {"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
4821 {"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
Rodrigo Vivida46f932014-08-01 02:04:45 -07004822 {"i915_fbc_false_color", &i915_fbc_fc_fops},
Todd Previteeb3394fa2015-04-18 00:04:19 -07004823 {"i915_dp_test_data", &i915_displayport_test_data_fops},
4824 {"i915_dp_test_type", &i915_displayport_test_type_fops},
Sagar Arun Kamble685534e2016-10-12 21:54:41 +05304825 {"i915_dp_test_active", &i915_displayport_test_active_fops},
Lyude317eaa92017-02-03 21:18:25 -05004826 {"i915_guc_log_control", &i915_guc_log_control_fops},
4827 {"i915_hpd_storm_ctl", &i915_hpd_storm_ctl_fops}
Daniel Vetter34b96742013-07-04 20:49:44 +02004828};
4829
Chris Wilson1dac8912016-06-24 14:00:17 +01004830int i915_debugfs_register(struct drm_i915_private *dev_priv)
Ben Gamari20172632009-02-17 20:08:50 -05004831{
Chris Wilson91c8a322016-07-05 10:40:23 +01004832 struct drm_minor *minor = dev_priv->drm.primary;
Noralf Trønnesb05eeb02017-01-26 23:56:21 +01004833 struct dentry *ent;
Daniel Vetter34b96742013-07-04 20:49:44 +02004834 int ret, i;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004835
Noralf Trønnesb05eeb02017-01-26 23:56:21 +01004836 ent = debugfs_create_file("i915_forcewake_user", S_IRUSR,
4837 minor->debugfs_root, to_i915(minor->dev),
4838 &i915_forcewake_fops);
4839 if (!ent)
4840 return -ENOMEM;
Daniel Vetter6a9c3082011-12-14 13:57:11 +01004841
Tomeu Vizoso731035f2016-12-12 13:29:48 +01004842 ret = intel_pipe_crc_create(minor);
4843 if (ret)
4844 return ret;
Damien Lespiau07144422013-10-15 18:55:40 +01004845
Daniel Vetter34b96742013-07-04 20:49:44 +02004846 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
Noralf Trønnesb05eeb02017-01-26 23:56:21 +01004847 ent = debugfs_create_file(i915_debugfs_files[i].name,
4848 S_IRUGO | S_IWUSR,
4849 minor->debugfs_root,
4850 to_i915(minor->dev),
Daniel Vetter34b96742013-07-04 20:49:44 +02004851 i915_debugfs_files[i].fops);
Noralf Trønnesb05eeb02017-01-26 23:56:21 +01004852 if (!ent)
4853 return -ENOMEM;
Daniel Vetter34b96742013-07-04 20:49:44 +02004854 }
Mika Kuoppala40633212012-12-04 15:12:00 +02004855
Ben Gamari27c202a2009-07-01 22:26:52 -04004856 return drm_debugfs_create_files(i915_debugfs_list,
4857 I915_DEBUGFS_ENTRIES,
Ben Gamari20172632009-02-17 20:08:50 -05004858 minor->debugfs_root, minor);
4859}
4860
Jani Nikulaaa7471d2015-04-01 11:15:21 +03004861struct dpcd_block {
4862 /* DPCD dump start address. */
4863 unsigned int offset;
4864 /* DPCD dump end address, inclusive. If unset, .size will be used. */
4865 unsigned int end;
4866 /* DPCD dump size. Used if .end is unset. If unset, defaults to 1. */
4867 size_t size;
4868 /* Only valid for eDP. */
4869 bool edp;
4870};
4871
4872static const struct dpcd_block i915_dpcd_debug[] = {
4873 { .offset = DP_DPCD_REV, .size = DP_RECEIVER_CAP_SIZE },
4874 { .offset = DP_PSR_SUPPORT, .end = DP_PSR_CAPS },
4875 { .offset = DP_DOWNSTREAM_PORT_0, .size = 16 },
4876 { .offset = DP_LINK_BW_SET, .end = DP_EDP_CONFIGURATION_SET },
4877 { .offset = DP_SINK_COUNT, .end = DP_ADJUST_REQUEST_LANE2_3 },
4878 { .offset = DP_SET_POWER },
4879 { .offset = DP_EDP_DPCD_REV },
4880 { .offset = DP_EDP_GENERAL_CAP_1, .end = DP_EDP_GENERAL_CAP_3 },
4881 { .offset = DP_EDP_DISPLAY_CONTROL_REGISTER, .end = DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB },
4882 { .offset = DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET, .end = DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET },
4883};
4884
4885static int i915_dpcd_show(struct seq_file *m, void *data)
4886{
4887 struct drm_connector *connector = m->private;
4888 struct intel_dp *intel_dp =
4889 enc_to_intel_dp(&intel_attached_encoder(connector)->base);
4890 uint8_t buf[16];
4891 ssize_t err;
4892 int i;
4893
Mika Kuoppala5c1a8872015-05-15 13:09:21 +03004894 if (connector->status != connector_status_connected)
4895 return -ENODEV;
4896
Jani Nikulaaa7471d2015-04-01 11:15:21 +03004897 for (i = 0; i < ARRAY_SIZE(i915_dpcd_debug); i++) {
4898 const struct dpcd_block *b = &i915_dpcd_debug[i];
4899 size_t size = b->end ? b->end - b->offset + 1 : (b->size ?: 1);
4900
4901 if (b->edp &&
4902 connector->connector_type != DRM_MODE_CONNECTOR_eDP)
4903 continue;
4904
4905 /* low tech for now */
4906 if (WARN_ON(size > sizeof(buf)))
4907 continue;
4908
4909 err = drm_dp_dpcd_read(&intel_dp->aux, b->offset, buf, size);
4910 if (err <= 0) {
4911 DRM_ERROR("dpcd read (%zu bytes at %u) failed (%zd)\n",
4912 size, b->offset, err);
4913 continue;
4914 }
4915
4916 seq_printf(m, "%04x: %*ph\n", b->offset, (int) size, buf);
kbuild test robotb3f9d7d2015-04-16 18:34:06 +08004917 }
Jani Nikulaaa7471d2015-04-01 11:15:21 +03004918
4919 return 0;
4920}
4921
4922static int i915_dpcd_open(struct inode *inode, struct file *file)
4923{
4924 return single_open(file, i915_dpcd_show, inode->i_private);
4925}
4926
4927static const struct file_operations i915_dpcd_fops = {
4928 .owner = THIS_MODULE,
4929 .open = i915_dpcd_open,
4930 .read = seq_read,
4931 .llseek = seq_lseek,
4932 .release = single_release,
4933};
4934
David Weinehallecbd6782016-08-23 12:23:56 +03004935static int i915_panel_show(struct seq_file *m, void *data)
4936{
4937 struct drm_connector *connector = m->private;
4938 struct intel_dp *intel_dp =
4939 enc_to_intel_dp(&intel_attached_encoder(connector)->base);
4940
4941 if (connector->status != connector_status_connected)
4942 return -ENODEV;
4943
4944 seq_printf(m, "Panel power up delay: %d\n",
4945 intel_dp->panel_power_up_delay);
4946 seq_printf(m, "Panel power down delay: %d\n",
4947 intel_dp->panel_power_down_delay);
4948 seq_printf(m, "Backlight on delay: %d\n",
4949 intel_dp->backlight_on_delay);
4950 seq_printf(m, "Backlight off delay: %d\n",
4951 intel_dp->backlight_off_delay);
4952
4953 return 0;
4954}
4955
4956static int i915_panel_open(struct inode *inode, struct file *file)
4957{
4958 return single_open(file, i915_panel_show, inode->i_private);
4959}
4960
4961static const struct file_operations i915_panel_fops = {
4962 .owner = THIS_MODULE,
4963 .open = i915_panel_open,
4964 .read = seq_read,
4965 .llseek = seq_lseek,
4966 .release = single_release,
4967};
4968
Jani Nikulaaa7471d2015-04-01 11:15:21 +03004969/**
4970 * i915_debugfs_connector_add - add i915 specific connector debugfs files
4971 * @connector: pointer to a registered drm_connector
4972 *
4973 * Cleanup will be done by drm_connector_unregister() through a call to
4974 * drm_debugfs_connector_remove().
4975 *
4976 * Returns 0 on success, negative error codes on error.
4977 */
4978int i915_debugfs_connector_add(struct drm_connector *connector)
4979{
4980 struct dentry *root = connector->debugfs_entry;
4981
4982 /* The connector must have been registered beforehands. */
4983 if (!root)
4984 return -ENODEV;
4985
4986 if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
4987 connector->connector_type == DRM_MODE_CONNECTOR_eDP)
David Weinehallecbd6782016-08-23 12:23:56 +03004988 debugfs_create_file("i915_dpcd", S_IRUGO, root,
4989 connector, &i915_dpcd_fops);
4990
4991 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
4992 debugfs_create_file("i915_panel_timings", S_IRUGO, root,
4993 connector, &i915_panel_fops);
Jani Nikulaaa7471d2015-04-01 11:15:21 +03004994
4995 return 0;
4996}