blob: 478f19d2f3d8c67de2f7ae529de1c6b1466c82be [file] [log] [blame]
Ben Gamari20172632009-02-17 20:08:50 -05001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Keith Packard <keithp@keithp.com>
26 *
27 */
28
Chris Wilsonf3cd4742009-10-13 22:20:20 +010029#include <linux/debugfs.h>
Chris Wilson6d2b88852013-08-07 18:30:54 +010030#include <linux/list_sort.h>
Simon Farnsworth4e5359c2010-09-01 17:47:52 +010031#include "intel_drv.h"
Ben Gamari20172632009-02-17 20:08:50 -050032
David Weinehall36cdd012016-08-22 13:59:31 +030033static inline struct drm_i915_private *node_to_i915(struct drm_info_node *node)
34{
35 return to_i915(node->minor->dev);
36}
37
Damien Lespiau497666d2013-10-15 18:55:39 +010038/* As the drm_debugfs_init() routines are called before dev->dev_private is
39 * allocated we need to hook into the minor for release. */
40static int
41drm_add_fake_info_node(struct drm_minor *minor,
42 struct dentry *ent,
43 const void *key)
44{
45 struct drm_info_node *node;
46
47 node = kmalloc(sizeof(*node), GFP_KERNEL);
48 if (node == NULL) {
49 debugfs_remove(ent);
50 return -ENOMEM;
51 }
52
53 node->minor = minor;
54 node->dent = ent;
David Weinehall36cdd012016-08-22 13:59:31 +030055 node->info_ent = (void *)key;
Damien Lespiau497666d2013-10-15 18:55:39 +010056
57 mutex_lock(&minor->debugfs_lock);
58 list_add(&node->list, &minor->debugfs_list);
59 mutex_unlock(&minor->debugfs_lock);
60
61 return 0;
62}
63
Chris Wilson418e3cd2017-02-06 21:36:08 +000064static __always_inline void seq_print_param(struct seq_file *m,
65 const char *name,
66 const char *type,
67 const void *x)
68{
69 if (!__builtin_strcmp(type, "bool"))
70 seq_printf(m, "i915.%s=%s\n", name, yesno(*(const bool *)x));
71 else if (!__builtin_strcmp(type, "int"))
72 seq_printf(m, "i915.%s=%d\n", name, *(const int *)x);
73 else if (!__builtin_strcmp(type, "unsigned int"))
74 seq_printf(m, "i915.%s=%u\n", name, *(const unsigned int *)x);
Chris Wilson1d6aa7a2017-02-21 16:26:19 +000075 else if (!__builtin_strcmp(type, "char *"))
76 seq_printf(m, "i915.%s=%s\n", name, *(const char **)x);
Chris Wilson418e3cd2017-02-06 21:36:08 +000077 else
78 BUILD_BUG();
79}
80
Chris Wilson70d39fe2010-08-25 16:03:34 +010081static int i915_capabilities(struct seq_file *m, void *data)
82{
David Weinehall36cdd012016-08-22 13:59:31 +030083 struct drm_i915_private *dev_priv = node_to_i915(m->private);
84 const struct intel_device_info *info = INTEL_INFO(dev_priv);
Chris Wilson70d39fe2010-08-25 16:03:34 +010085
David Weinehall36cdd012016-08-22 13:59:31 +030086 seq_printf(m, "gen: %d\n", INTEL_GEN(dev_priv));
Jani Nikula2e0d26f2016-12-01 14:49:55 +020087 seq_printf(m, "platform: %s\n", intel_platform_name(info->platform));
David Weinehall36cdd012016-08-22 13:59:31 +030088 seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev_priv));
Chris Wilson418e3cd2017-02-06 21:36:08 +000089
Damien Lespiau79fc46d2013-04-23 16:37:17 +010090#define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
Joonas Lahtinen604db652016-10-05 13:50:16 +030091 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG);
Damien Lespiau79fc46d2013-04-23 16:37:17 +010092#undef PRINT_FLAG
Chris Wilson70d39fe2010-08-25 16:03:34 +010093
Chris Wilson418e3cd2017-02-06 21:36:08 +000094 kernel_param_lock(THIS_MODULE);
95#define PRINT_PARAM(T, x) seq_print_param(m, #x, #T, &i915.x);
96 I915_PARAMS_FOR_EACH(PRINT_PARAM);
97#undef PRINT_PARAM
98 kernel_param_unlock(THIS_MODULE);
99
Chris Wilson70d39fe2010-08-25 16:03:34 +0100100 return 0;
101}
Ben Gamari433e12f2009-02-17 20:08:51 -0500102
Imre Deaka7363de2016-05-12 16:18:52 +0300103static char get_active_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +0000104{
Chris Wilson573adb32016-08-04 16:32:39 +0100105 return i915_gem_object_is_active(obj) ? '*' : ' ';
Chris Wilsona6172a82009-02-11 14:26:38 +0000106}
107
Imre Deaka7363de2016-05-12 16:18:52 +0300108static char get_pin_flag(struct drm_i915_gem_object *obj)
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100109{
110 return obj->pin_display ? 'p' : ' ';
111}
112
Imre Deaka7363de2016-05-12 16:18:52 +0300113static char get_tiling_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +0000114{
Chris Wilson3e510a82016-08-05 10:14:23 +0100115 switch (i915_gem_object_get_tiling(obj)) {
Akshay Joshi0206e352011-08-16 15:34:10 -0400116 default:
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100117 case I915_TILING_NONE: return ' ';
118 case I915_TILING_X: return 'X';
119 case I915_TILING_Y: return 'Y';
Akshay Joshi0206e352011-08-16 15:34:10 -0400120 }
Chris Wilsona6172a82009-02-11 14:26:38 +0000121}
122
Imre Deaka7363de2016-05-12 16:18:52 +0300123static char get_global_flag(struct drm_i915_gem_object *obj)
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700124{
Chris Wilson275f0392016-10-24 13:42:14 +0100125 return !list_empty(&obj->userfault_link) ? 'g' : ' ';
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100126}
127
Imre Deaka7363de2016-05-12 16:18:52 +0300128static char get_pin_mapped_flag(struct drm_i915_gem_object *obj)
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100129{
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100130 return obj->mm.mapping ? 'M' : ' ';
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700131}
132
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100133static u64 i915_gem_obj_total_ggtt_size(struct drm_i915_gem_object *obj)
134{
135 u64 size = 0;
136 struct i915_vma *vma;
137
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000138 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilson3272db52016-08-04 16:32:32 +0100139 if (i915_vma_is_ggtt(vma) && drm_mm_node_allocated(&vma->node))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100140 size += vma->node.size;
141 }
142
143 return size;
144}
145
Chris Wilson37811fc2010-08-25 22:45:57 +0100146static void
147describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
148{
Chris Wilsonb4716182015-04-27 13:41:17 +0100149 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000150 struct intel_engine_cs *engine;
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700151 struct i915_vma *vma;
Chris Wilsonfaf5bf02016-08-04 16:32:37 +0100152 unsigned int frontbuffer_bits;
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800153 int pin_count = 0;
154
Chris Wilson188c1ab2016-04-03 14:14:20 +0100155 lockdep_assert_held(&obj->base.dev->struct_mutex);
156
Chris Wilsond07f0e52016-10-28 13:58:44 +0100157 seq_printf(m, "%pK: %c%c%c%c%c %8zdKiB %02x %02x %s%s%s",
Chris Wilson37811fc2010-08-25 22:45:57 +0100158 &obj->base,
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100159 get_active_flag(obj),
Chris Wilson37811fc2010-08-25 22:45:57 +0100160 get_pin_flag(obj),
161 get_tiling_flag(obj),
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700162 get_global_flag(obj),
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100163 get_pin_mapped_flag(obj),
Eric Anholta05a5862011-12-20 08:54:15 -0800164 obj->base.size / 1024,
Chris Wilson37811fc2010-08-25 22:45:57 +0100165 obj->base.read_domains,
Chris Wilsond07f0e52016-10-28 13:58:44 +0100166 obj->base.write_domain,
David Weinehall36cdd012016-08-22 13:59:31 +0300167 i915_cache_level_str(dev_priv, obj->cache_level),
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100168 obj->mm.dirty ? " dirty" : "",
169 obj->mm.madv == I915_MADV_DONTNEED ? " purgeable" : "");
Chris Wilson37811fc2010-08-25 22:45:57 +0100170 if (obj->base.name)
171 seq_printf(m, " (name: %d)", obj->base.name);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000172 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilson20dfbde2016-08-04 16:32:30 +0100173 if (i915_vma_is_pinned(vma))
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800174 pin_count++;
Dan Carpenterba0635ff2015-02-25 16:17:48 +0300175 }
176 seq_printf(m, " (pinned x %d)", pin_count);
Chris Wilsoncc98b412013-08-09 12:25:09 +0100177 if (obj->pin_display)
178 seq_printf(m, " (display)");
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000179 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilson15717de2016-08-04 07:52:26 +0100180 if (!drm_mm_node_allocated(&vma->node))
181 continue;
182
Tvrtko Ursulin8d2fdc32015-05-27 10:52:32 +0100183 seq_printf(m, " (%sgtt offset: %08llx, size: %08llx",
Chris Wilson3272db52016-08-04 16:32:32 +0100184 i915_vma_is_ggtt(vma) ? "g" : "pp",
Tvrtko Ursulin8d2fdc32015-05-27 10:52:32 +0100185 vma->node.start, vma->node.size);
Chris Wilson21976852017-01-12 11:21:08 +0000186 if (i915_vma_is_ggtt(vma)) {
187 switch (vma->ggtt_view.type) {
188 case I915_GGTT_VIEW_NORMAL:
189 seq_puts(m, ", normal");
190 break;
191
192 case I915_GGTT_VIEW_PARTIAL:
193 seq_printf(m, ", partial [%08llx+%x]",
Chris Wilson8bab11932017-01-14 00:28:25 +0000194 vma->ggtt_view.partial.offset << PAGE_SHIFT,
195 vma->ggtt_view.partial.size << PAGE_SHIFT);
Chris Wilson21976852017-01-12 11:21:08 +0000196 break;
197
198 case I915_GGTT_VIEW_ROTATED:
199 seq_printf(m, ", rotated [(%ux%u, stride=%u, offset=%u), (%ux%u, stride=%u, offset=%u)]",
Chris Wilson8bab11932017-01-14 00:28:25 +0000200 vma->ggtt_view.rotated.plane[0].width,
201 vma->ggtt_view.rotated.plane[0].height,
202 vma->ggtt_view.rotated.plane[0].stride,
203 vma->ggtt_view.rotated.plane[0].offset,
204 vma->ggtt_view.rotated.plane[1].width,
205 vma->ggtt_view.rotated.plane[1].height,
206 vma->ggtt_view.rotated.plane[1].stride,
207 vma->ggtt_view.rotated.plane[1].offset);
Chris Wilson21976852017-01-12 11:21:08 +0000208 break;
209
210 default:
211 MISSING_CASE(vma->ggtt_view.type);
212 break;
213 }
214 }
Chris Wilson49ef5292016-08-18 17:17:00 +0100215 if (vma->fence)
216 seq_printf(m, " , fence: %d%s",
217 vma->fence->id,
218 i915_gem_active_isset(&vma->last_fence) ? "*" : "");
Chris Wilson596c5922016-02-26 11:03:20 +0000219 seq_puts(m, ")");
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700220 }
Chris Wilsonc1ad11f2012-11-15 11:32:21 +0000221 if (obj->stolen)
Thierry Reding440fd522015-01-23 09:05:06 +0100222 seq_printf(m, " (stolen: %08llx)", obj->stolen->start);
Chris Wilson27c01aa2016-08-04 07:52:30 +0100223
Chris Wilsond07f0e52016-10-28 13:58:44 +0100224 engine = i915_gem_object_last_write_engine(obj);
Chris Wilson27c01aa2016-08-04 07:52:30 +0100225 if (engine)
226 seq_printf(m, " (%s)", engine->name);
227
Chris Wilsonfaf5bf02016-08-04 16:32:37 +0100228 frontbuffer_bits = atomic_read(&obj->frontbuffer_bits);
229 if (frontbuffer_bits)
230 seq_printf(m, " (frontbuffer: 0x%03x)", frontbuffer_bits);
Chris Wilson37811fc2010-08-25 22:45:57 +0100231}
232
Chris Wilson6d2b88852013-08-07 18:30:54 +0100233static int obj_rank_by_stolen(void *priv,
234 struct list_head *A, struct list_head *B)
235{
236 struct drm_i915_gem_object *a =
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200237 container_of(A, struct drm_i915_gem_object, obj_exec_link);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100238 struct drm_i915_gem_object *b =
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200239 container_of(B, struct drm_i915_gem_object, obj_exec_link);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100240
Rasmus Villemoes2d05fa12015-09-28 23:08:50 +0200241 if (a->stolen->start < b->stolen->start)
242 return -1;
243 if (a->stolen->start > b->stolen->start)
244 return 1;
245 return 0;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100246}
247
248static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
249{
David Weinehall36cdd012016-08-22 13:59:31 +0300250 struct drm_i915_private *dev_priv = node_to_i915(m->private);
251 struct drm_device *dev = &dev_priv->drm;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100252 struct drm_i915_gem_object *obj;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300253 u64 total_obj_size, total_gtt_size;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100254 LIST_HEAD(stolen);
255 int count, ret;
256
257 ret = mutex_lock_interruptible(&dev->struct_mutex);
258 if (ret)
259 return ret;
260
261 total_obj_size = total_gtt_size = count = 0;
Joonas Lahtinen56cea322016-11-02 12:16:04 +0200262 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_link) {
Chris Wilson6d2b88852013-08-07 18:30:54 +0100263 if (obj->stolen == NULL)
264 continue;
265
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200266 list_add(&obj->obj_exec_link, &stolen);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100267
268 total_obj_size += obj->base.size;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100269 total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100270 count++;
271 }
Joonas Lahtinen56cea322016-11-02 12:16:04 +0200272 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_link) {
Chris Wilson6d2b88852013-08-07 18:30:54 +0100273 if (obj->stolen == NULL)
274 continue;
275
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200276 list_add(&obj->obj_exec_link, &stolen);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100277
278 total_obj_size += obj->base.size;
279 count++;
280 }
281 list_sort(NULL, &stolen, obj_rank_by_stolen);
282 seq_puts(m, "Stolen:\n");
283 while (!list_empty(&stolen)) {
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200284 obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100285 seq_puts(m, " ");
286 describe_obj(m, obj);
287 seq_putc(m, '\n');
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200288 list_del_init(&obj->obj_exec_link);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100289 }
290 mutex_unlock(&dev->struct_mutex);
291
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300292 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
Chris Wilson6d2b88852013-08-07 18:30:54 +0100293 count, total_obj_size, total_gtt_size);
294 return 0;
295}
296
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100297struct file_stats {
Chris Wilson6313c202014-03-19 13:45:45 +0000298 struct drm_i915_file_private *file_priv;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300299 unsigned long count;
300 u64 total, unbound;
301 u64 global, shared;
302 u64 active, inactive;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100303};
304
305static int per_file_stats(int id, void *ptr, void *data)
306{
307 struct drm_i915_gem_object *obj = ptr;
308 struct file_stats *stats = data;
Chris Wilson6313c202014-03-19 13:45:45 +0000309 struct i915_vma *vma;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100310
311 stats->count++;
312 stats->total += obj->base.size;
Chris Wilson15717de2016-08-04 07:52:26 +0100313 if (!obj->bind_count)
314 stats->unbound += obj->base.size;
Chris Wilsonc67a17e2014-03-19 13:45:46 +0000315 if (obj->base.name || obj->base.dma_buf)
316 stats->shared += obj->base.size;
317
Chris Wilson894eeec2016-08-04 07:52:20 +0100318 list_for_each_entry(vma, &obj->vma_list, obj_link) {
319 if (!drm_mm_node_allocated(&vma->node))
320 continue;
Chris Wilson6313c202014-03-19 13:45:45 +0000321
Chris Wilson3272db52016-08-04 16:32:32 +0100322 if (i915_vma_is_ggtt(vma)) {
Chris Wilson894eeec2016-08-04 07:52:20 +0100323 stats->global += vma->node.size;
324 } else {
325 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vma->vm);
Chris Wilson6313c202014-03-19 13:45:45 +0000326
Chris Wilson2bfa9962016-08-04 07:52:25 +0100327 if (ppgtt->base.file != stats->file_priv)
Chris Wilson6313c202014-03-19 13:45:45 +0000328 continue;
Chris Wilson6313c202014-03-19 13:45:45 +0000329 }
Chris Wilson894eeec2016-08-04 07:52:20 +0100330
Chris Wilsonb0decaf2016-08-04 07:52:44 +0100331 if (i915_vma_is_active(vma))
Chris Wilson894eeec2016-08-04 07:52:20 +0100332 stats->active += vma->node.size;
333 else
334 stats->inactive += vma->node.size;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100335 }
336
337 return 0;
338}
339
Chris Wilsonb0da1b72015-04-07 16:20:40 +0100340#define print_file_stats(m, name, stats) do { \
341 if (stats.count) \
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300342 seq_printf(m, "%s: %lu objects, %llu bytes (%llu active, %llu inactive, %llu global, %llu shared, %llu unbound)\n", \
Chris Wilsonb0da1b72015-04-07 16:20:40 +0100343 name, \
344 stats.count, \
345 stats.total, \
346 stats.active, \
347 stats.inactive, \
348 stats.global, \
349 stats.shared, \
350 stats.unbound); \
351} while (0)
Brad Volkin493018d2014-12-11 12:13:08 -0800352
353static void print_batch_pool_stats(struct seq_file *m,
354 struct drm_i915_private *dev_priv)
355{
356 struct drm_i915_gem_object *obj;
357 struct file_stats stats;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000358 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +0530359 enum intel_engine_id id;
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000360 int j;
Brad Volkin493018d2014-12-11 12:13:08 -0800361
362 memset(&stats, 0, sizeof(stats));
363
Akash Goel3b3f1652016-10-13 22:44:48 +0530364 for_each_engine(engine, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000365 for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
Chris Wilson8d9d5742015-04-07 16:20:38 +0100366 list_for_each_entry(obj,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000367 &engine->batch_pool.cache_list[j],
Chris Wilson8d9d5742015-04-07 16:20:38 +0100368 batch_pool_link)
369 per_file_stats(0, obj, &stats);
370 }
Chris Wilson06fbca72015-04-07 16:20:36 +0100371 }
Brad Volkin493018d2014-12-11 12:13:08 -0800372
Chris Wilsonb0da1b72015-04-07 16:20:40 +0100373 print_file_stats(m, "[k]batch pool", stats);
Brad Volkin493018d2014-12-11 12:13:08 -0800374}
375
Chris Wilson15da9562016-05-24 14:53:43 +0100376static int per_file_ctx_stats(int id, void *ptr, void *data)
377{
378 struct i915_gem_context *ctx = ptr;
379 int n;
380
381 for (n = 0; n < ARRAY_SIZE(ctx->engine); n++) {
382 if (ctx->engine[n].state)
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100383 per_file_stats(0, ctx->engine[n].state->obj, data);
Chris Wilsondca33ec2016-08-02 22:50:20 +0100384 if (ctx->engine[n].ring)
Chris Wilson57e88532016-08-15 10:48:57 +0100385 per_file_stats(0, ctx->engine[n].ring->vma->obj, data);
Chris Wilson15da9562016-05-24 14:53:43 +0100386 }
387
388 return 0;
389}
390
391static void print_context_stats(struct seq_file *m,
392 struct drm_i915_private *dev_priv)
393{
David Weinehall36cdd012016-08-22 13:59:31 +0300394 struct drm_device *dev = &dev_priv->drm;
Chris Wilson15da9562016-05-24 14:53:43 +0100395 struct file_stats stats;
396 struct drm_file *file;
397
398 memset(&stats, 0, sizeof(stats));
399
David Weinehall36cdd012016-08-22 13:59:31 +0300400 mutex_lock(&dev->struct_mutex);
Chris Wilson15da9562016-05-24 14:53:43 +0100401 if (dev_priv->kernel_context)
402 per_file_ctx_stats(0, dev_priv->kernel_context, &stats);
403
David Weinehall36cdd012016-08-22 13:59:31 +0300404 list_for_each_entry(file, &dev->filelist, lhead) {
Chris Wilson15da9562016-05-24 14:53:43 +0100405 struct drm_i915_file_private *fpriv = file->driver_priv;
406 idr_for_each(&fpriv->context_idr, per_file_ctx_stats, &stats);
407 }
David Weinehall36cdd012016-08-22 13:59:31 +0300408 mutex_unlock(&dev->struct_mutex);
Chris Wilson15da9562016-05-24 14:53:43 +0100409
410 print_file_stats(m, "[k]contexts", stats);
411}
412
David Weinehall36cdd012016-08-22 13:59:31 +0300413static int i915_gem_object_info(struct seq_file *m, void *data)
Chris Wilson73aa8082010-09-30 11:46:12 +0100414{
David Weinehall36cdd012016-08-22 13:59:31 +0300415 struct drm_i915_private *dev_priv = node_to_i915(m->private);
416 struct drm_device *dev = &dev_priv->drm;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300417 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100418 u32 count, mapped_count, purgeable_count, dpy_count;
419 u64 size, mapped_size, purgeable_size, dpy_size;
Chris Wilson6299f992010-11-24 12:23:44 +0000420 struct drm_i915_gem_object *obj;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100421 struct drm_file *file;
Chris Wilson73aa8082010-09-30 11:46:12 +0100422 int ret;
423
424 ret = mutex_lock_interruptible(&dev->struct_mutex);
425 if (ret)
426 return ret;
427
Chris Wilson3ef7f222016-10-18 13:02:48 +0100428 seq_printf(m, "%u objects, %llu bytes\n",
Chris Wilson6299f992010-11-24 12:23:44 +0000429 dev_priv->mm.object_count,
430 dev_priv->mm.object_memory);
431
Chris Wilson1544c422016-08-15 13:18:16 +0100432 size = count = 0;
433 mapped_size = mapped_count = 0;
434 purgeable_size = purgeable_count = 0;
Joonas Lahtinen56cea322016-11-02 12:16:04 +0200435 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_link) {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100436 size += obj->base.size;
437 ++count;
Chris Wilson6c085a72012-08-20 11:40:46 +0200438
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100439 if (obj->mm.madv == I915_MADV_DONTNEED) {
Chris Wilsonb7abb712012-08-20 11:33:30 +0200440 purgeable_size += obj->base.size;
441 ++purgeable_count;
442 }
Chris Wilson2bd160a2016-08-15 10:48:45 +0100443
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100444 if (obj->mm.mapping) {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100445 mapped_count++;
446 mapped_size += obj->base.size;
Tvrtko Ursulinbe19b102016-04-15 11:34:53 +0100447 }
Chris Wilson6299f992010-11-24 12:23:44 +0000448 }
Chris Wilson2bd160a2016-08-15 10:48:45 +0100449 seq_printf(m, "%u unbound objects, %llu bytes\n", count, size);
450
451 size = count = dpy_size = dpy_count = 0;
Joonas Lahtinen56cea322016-11-02 12:16:04 +0200452 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_link) {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100453 size += obj->base.size;
454 ++count;
455
456 if (obj->pin_display) {
457 dpy_size += obj->base.size;
458 ++dpy_count;
459 }
460
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100461 if (obj->mm.madv == I915_MADV_DONTNEED) {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100462 purgeable_size += obj->base.size;
463 ++purgeable_count;
464 }
465
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100466 if (obj->mm.mapping) {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100467 mapped_count++;
468 mapped_size += obj->base.size;
469 }
470 }
471 seq_printf(m, "%u bound objects, %llu bytes\n",
472 count, size);
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300473 seq_printf(m, "%u purgeable objects, %llu bytes\n",
Chris Wilsonb7abb712012-08-20 11:33:30 +0200474 purgeable_count, purgeable_size);
Chris Wilson2bd160a2016-08-15 10:48:45 +0100475 seq_printf(m, "%u mapped objects, %llu bytes\n",
476 mapped_count, mapped_size);
477 seq_printf(m, "%u display objects (pinned), %llu bytes\n",
478 dpy_count, dpy_size);
Chris Wilson6299f992010-11-24 12:23:44 +0000479
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300480 seq_printf(m, "%llu [%llu] gtt total\n",
Chris Wilson381b9432017-02-15 08:43:54 +0000481 ggtt->base.total, ggtt->mappable_end);
Chris Wilson73aa8082010-09-30 11:46:12 +0100482
Damien Lespiau267f0c92013-06-24 22:59:48 +0100483 seq_putc(m, '\n');
Brad Volkin493018d2014-12-11 12:13:08 -0800484 print_batch_pool_stats(m, dev_priv);
Daniel Vetter1d2ac402016-04-26 19:29:41 +0200485 mutex_unlock(&dev->struct_mutex);
486
487 mutex_lock(&dev->filelist_mutex);
Chris Wilson15da9562016-05-24 14:53:43 +0100488 print_context_stats(m, dev_priv);
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100489 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
490 struct file_stats stats;
Chris Wilsonc84455b2016-08-15 10:49:08 +0100491 struct drm_i915_file_private *file_priv = file->driver_priv;
492 struct drm_i915_gem_request *request;
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900493 struct task_struct *task;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100494
495 memset(&stats, 0, sizeof(stats));
Chris Wilson6313c202014-03-19 13:45:45 +0000496 stats.file_priv = file->driver_priv;
Chris Wilson5b5ffff2014-06-17 09:56:24 +0100497 spin_lock(&file->table_lock);
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100498 idr_for_each(&file->object_idr, per_file_stats, &stats);
Chris Wilson5b5ffff2014-06-17 09:56:24 +0100499 spin_unlock(&file->table_lock);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900500 /*
501 * Although we have a valid reference on file->pid, that does
502 * not guarantee that the task_struct who called get_pid() is
503 * still alive (e.g. get_pid(current) => fork() => exit()).
504 * Therefore, we need to protect this ->comm access using RCU.
505 */
Chris Wilsonc84455b2016-08-15 10:49:08 +0100506 mutex_lock(&dev->struct_mutex);
507 request = list_first_entry_or_null(&file_priv->mm.request_list,
508 struct drm_i915_gem_request,
Chris Wilsonc8659ef2017-03-02 12:25:25 +0000509 client_link);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900510 rcu_read_lock();
Chris Wilsonc84455b2016-08-15 10:49:08 +0100511 task = pid_task(request && request->ctx->pid ?
512 request->ctx->pid : file->pid,
513 PIDTYPE_PID);
Brad Volkin493018d2014-12-11 12:13:08 -0800514 print_file_stats(m, task ? task->comm : "<unknown>", stats);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900515 rcu_read_unlock();
Chris Wilsonc84455b2016-08-15 10:49:08 +0100516 mutex_unlock(&dev->struct_mutex);
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100517 }
Daniel Vetter1d2ac402016-04-26 19:29:41 +0200518 mutex_unlock(&dev->filelist_mutex);
Chris Wilson73aa8082010-09-30 11:46:12 +0100519
520 return 0;
521}
522
Damien Lespiauaee56cf2013-06-24 22:59:49 +0100523static int i915_gem_gtt_info(struct seq_file *m, void *data)
Chris Wilson08c18322011-01-10 00:00:24 +0000524{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100525 struct drm_info_node *node = m->private;
David Weinehall36cdd012016-08-22 13:59:31 +0300526 struct drm_i915_private *dev_priv = node_to_i915(node);
527 struct drm_device *dev = &dev_priv->drm;
Chris Wilson5f4b0912016-08-19 12:56:25 +0100528 bool show_pin_display_only = !!node->info_ent->data;
Chris Wilson08c18322011-01-10 00:00:24 +0000529 struct drm_i915_gem_object *obj;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300530 u64 total_obj_size, total_gtt_size;
Chris Wilson08c18322011-01-10 00:00:24 +0000531 int count, ret;
532
533 ret = mutex_lock_interruptible(&dev->struct_mutex);
534 if (ret)
535 return ret;
536
537 total_obj_size = total_gtt_size = count = 0;
Joonas Lahtinen56cea322016-11-02 12:16:04 +0200538 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_link) {
Chris Wilson6da84822016-08-15 10:48:44 +0100539 if (show_pin_display_only && !obj->pin_display)
Chris Wilson1b502472012-04-24 15:47:30 +0100540 continue;
541
Damien Lespiau267f0c92013-06-24 22:59:48 +0100542 seq_puts(m, " ");
Chris Wilson08c18322011-01-10 00:00:24 +0000543 describe_obj(m, obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +0100544 seq_putc(m, '\n');
Chris Wilson08c18322011-01-10 00:00:24 +0000545 total_obj_size += obj->base.size;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100546 total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
Chris Wilson08c18322011-01-10 00:00:24 +0000547 count++;
548 }
549
550 mutex_unlock(&dev->struct_mutex);
551
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300552 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
Chris Wilson08c18322011-01-10 00:00:24 +0000553 count, total_obj_size, total_gtt_size);
554
555 return 0;
556}
557
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100558static int i915_gem_pageflip_info(struct seq_file *m, void *data)
559{
David Weinehall36cdd012016-08-22 13:59:31 +0300560 struct drm_i915_private *dev_priv = node_to_i915(m->private);
561 struct drm_device *dev = &dev_priv->drm;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100562 struct intel_crtc *crtc;
Daniel Vetter8a270eb2014-06-17 22:34:37 +0200563 int ret;
564
565 ret = mutex_lock_interruptible(&dev->struct_mutex);
566 if (ret)
567 return ret;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100568
Damien Lespiaud3fcc802014-05-13 23:32:22 +0100569 for_each_intel_crtc(dev, crtc) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800570 const char pipe = pipe_name(crtc->pipe);
571 const char plane = plane_name(crtc->plane);
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +0200572 struct intel_flip_work *work;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100573
Daniel Vetter5e2d7af2014-09-15 14:55:22 +0200574 spin_lock_irq(&dev->event_lock);
Daniel Vetter5a21b662016-05-24 17:13:53 +0200575 work = crtc->flip_work;
576 if (work == NULL) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800577 seq_printf(m, "No flip due on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100578 pipe, plane);
579 } else {
Daniel Vetter5a21b662016-05-24 17:13:53 +0200580 u32 pending;
581 u32 addr;
582
583 pending = atomic_read(&work->pending);
584 if (pending) {
585 seq_printf(m, "Flip ioctl preparing on pipe %c (plane %c)\n",
586 pipe, plane);
587 } else {
588 seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
589 pipe, plane);
590 }
591 if (work->flip_queued_req) {
Joonas Lahtinen24327f82016-11-08 09:11:48 +0200592 struct intel_engine_cs *engine = work->flip_queued_req->engine;
Daniel Vetter5a21b662016-05-24 17:13:53 +0200593
Chris Wilson312c3c42016-11-24 14:47:50 +0000594 seq_printf(m, "Flip queued on %s at seqno %x, last submitted seqno %x [current breadcrumb %x], completed? %d\n",
Daniel Vetter5a21b662016-05-24 17:13:53 +0200595 engine->name,
Joonas Lahtinen24327f82016-11-08 09:11:48 +0200596 work->flip_queued_req->global_seqno,
Chris Wilson312c3c42016-11-24 14:47:50 +0000597 intel_engine_last_submit(engine),
Chris Wilson1b7744e2016-07-01 17:23:17 +0100598 intel_engine_get_seqno(engine),
Chris Wilsonf69a02c2016-07-01 17:23:16 +0100599 i915_gem_request_completed(work->flip_queued_req));
Daniel Vetter5a21b662016-05-24 17:13:53 +0200600 } else
601 seq_printf(m, "Flip not associated with any ring\n");
602 seq_printf(m, "Flip queued on frame %d, (was ready on frame %d), now %d\n",
603 work->flip_queued_vblank,
604 work->flip_ready_vblank,
605 intel_crtc_get_vblank_counter(crtc));
606 seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
607
David Weinehall36cdd012016-08-22 13:59:31 +0300608 if (INTEL_GEN(dev_priv) >= 4)
Daniel Vetter5a21b662016-05-24 17:13:53 +0200609 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(crtc->plane)));
610 else
611 addr = I915_READ(DSPADDR(crtc->plane));
612 seq_printf(m, "Current scanout address 0x%08x\n", addr);
613
614 if (work->pending_flip_obj) {
615 seq_printf(m, "New framebuffer address 0x%08lx\n", (long)work->gtt_offset);
616 seq_printf(m, "MMIO update completed? %d\n", addr == work->gtt_offset);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100617 }
618 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +0200619 spin_unlock_irq(&dev->event_lock);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100620 }
621
Daniel Vetter8a270eb2014-06-17 22:34:37 +0200622 mutex_unlock(&dev->struct_mutex);
623
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100624 return 0;
625}
626
Brad Volkin493018d2014-12-11 12:13:08 -0800627static int i915_gem_batch_pool_info(struct seq_file *m, void *data)
628{
David Weinehall36cdd012016-08-22 13:59:31 +0300629 struct drm_i915_private *dev_priv = node_to_i915(m->private);
630 struct drm_device *dev = &dev_priv->drm;
Brad Volkin493018d2014-12-11 12:13:08 -0800631 struct drm_i915_gem_object *obj;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000632 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +0530633 enum intel_engine_id id;
Chris Wilson8d9d5742015-04-07 16:20:38 +0100634 int total = 0;
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000635 int ret, j;
Brad Volkin493018d2014-12-11 12:13:08 -0800636
637 ret = mutex_lock_interruptible(&dev->struct_mutex);
638 if (ret)
639 return ret;
640
Akash Goel3b3f1652016-10-13 22:44:48 +0530641 for_each_engine(engine, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000642 for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
Chris Wilson8d9d5742015-04-07 16:20:38 +0100643 int count;
644
645 count = 0;
646 list_for_each_entry(obj,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000647 &engine->batch_pool.cache_list[j],
Chris Wilson8d9d5742015-04-07 16:20:38 +0100648 batch_pool_link)
649 count++;
650 seq_printf(m, "%s cache[%d]: %d objects\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000651 engine->name, j, count);
Chris Wilson8d9d5742015-04-07 16:20:38 +0100652
653 list_for_each_entry(obj,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000654 &engine->batch_pool.cache_list[j],
Chris Wilson8d9d5742015-04-07 16:20:38 +0100655 batch_pool_link) {
656 seq_puts(m, " ");
657 describe_obj(m, obj);
658 seq_putc(m, '\n');
659 }
660
661 total += count;
Chris Wilson06fbca72015-04-07 16:20:36 +0100662 }
Brad Volkin493018d2014-12-11 12:13:08 -0800663 }
664
Chris Wilson8d9d5742015-04-07 16:20:38 +0100665 seq_printf(m, "total: %d\n", total);
Brad Volkin493018d2014-12-11 12:13:08 -0800666
667 mutex_unlock(&dev->struct_mutex);
668
669 return 0;
670}
671
Chris Wilson1b365952016-10-04 21:11:31 +0100672static void print_request(struct seq_file *m,
673 struct drm_i915_gem_request *rq,
674 const char *prefix)
675{
Chris Wilson20311bd2016-11-14 20:41:03 +0000676 seq_printf(m, "%s%x [%x:%x] prio=%d @ %dms: %s\n", prefix,
Chris Wilson65e47602016-10-28 13:58:49 +0100677 rq->global_seqno, rq->ctx->hw_id, rq->fence.seqno,
Chris Wilson20311bd2016-11-14 20:41:03 +0000678 rq->priotree.priority,
Chris Wilson1b365952016-10-04 21:11:31 +0100679 jiffies_to_msecs(jiffies - rq->emitted_jiffies),
Chris Wilson562f5d42016-10-28 13:58:54 +0100680 rq->timeline->common->name);
Chris Wilson1b365952016-10-04 21:11:31 +0100681}
682
Ben Gamari20172632009-02-17 20:08:50 -0500683static int i915_gem_request_info(struct seq_file *m, void *data)
684{
David Weinehall36cdd012016-08-22 13:59:31 +0300685 struct drm_i915_private *dev_priv = node_to_i915(m->private);
686 struct drm_device *dev = &dev_priv->drm;
Daniel Vettereed29a52015-05-21 14:21:25 +0200687 struct drm_i915_gem_request *req;
Akash Goel3b3f1652016-10-13 22:44:48 +0530688 struct intel_engine_cs *engine;
689 enum intel_engine_id id;
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000690 int ret, any;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100691
692 ret = mutex_lock_interruptible(&dev->struct_mutex);
693 if (ret)
694 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500695
Chris Wilson2d1070b2015-04-01 10:36:56 +0100696 any = 0;
Akash Goel3b3f1652016-10-13 22:44:48 +0530697 for_each_engine(engine, dev_priv, id) {
Chris Wilson2d1070b2015-04-01 10:36:56 +0100698 int count;
699
700 count = 0;
Chris Wilson73cb9702016-10-28 13:58:46 +0100701 list_for_each_entry(req, &engine->timeline->requests, link)
Chris Wilson2d1070b2015-04-01 10:36:56 +0100702 count++;
703 if (count == 0)
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100704 continue;
705
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000706 seq_printf(m, "%s requests: %d\n", engine->name, count);
Chris Wilson73cb9702016-10-28 13:58:46 +0100707 list_for_each_entry(req, &engine->timeline->requests, link)
Chris Wilson1b365952016-10-04 21:11:31 +0100708 print_request(m, req, " ");
Chris Wilson2d1070b2015-04-01 10:36:56 +0100709
710 any++;
Ben Gamari20172632009-02-17 20:08:50 -0500711 }
Chris Wilsonde227ef2010-07-03 07:58:38 +0100712 mutex_unlock(&dev->struct_mutex);
713
Chris Wilson2d1070b2015-04-01 10:36:56 +0100714 if (any == 0)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100715 seq_puts(m, "No requests\n");
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100716
Ben Gamari20172632009-02-17 20:08:50 -0500717 return 0;
718}
719
Chris Wilsonb2223492010-10-27 15:27:33 +0100720static void i915_ring_seqno_info(struct seq_file *m,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000721 struct intel_engine_cs *engine)
Chris Wilsonb2223492010-10-27 15:27:33 +0100722{
Chris Wilson688e6c72016-07-01 17:23:15 +0100723 struct intel_breadcrumbs *b = &engine->breadcrumbs;
724 struct rb_node *rb;
725
Chris Wilson12471ba2016-04-09 10:57:55 +0100726 seq_printf(m, "Current sequence (%s): %x\n",
Chris Wilson1b7744e2016-07-01 17:23:17 +0100727 engine->name, intel_engine_get_seqno(engine));
Chris Wilson688e6c72016-07-01 17:23:15 +0100728
Chris Wilson61d3dc72017-03-03 19:08:24 +0000729 spin_lock_irq(&b->rb_lock);
Chris Wilson688e6c72016-07-01 17:23:15 +0100730 for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
Geliang Tangf802cf72016-12-19 22:43:49 +0800731 struct intel_wait *w = rb_entry(rb, typeof(*w), node);
Chris Wilson688e6c72016-07-01 17:23:15 +0100732
733 seq_printf(m, "Waiting (%s): %s [%d] on %x\n",
734 engine->name, w->tsk->comm, w->tsk->pid, w->seqno);
735 }
Chris Wilson61d3dc72017-03-03 19:08:24 +0000736 spin_unlock_irq(&b->rb_lock);
Chris Wilsonb2223492010-10-27 15:27:33 +0100737}
738
Ben Gamari20172632009-02-17 20:08:50 -0500739static int i915_gem_seqno_info(struct seq_file *m, void *data)
740{
David Weinehall36cdd012016-08-22 13:59:31 +0300741 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000742 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +0530743 enum intel_engine_id id;
Ben Gamari20172632009-02-17 20:08:50 -0500744
Akash Goel3b3f1652016-10-13 22:44:48 +0530745 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000746 i915_ring_seqno_info(m, engine);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100747
Ben Gamari20172632009-02-17 20:08:50 -0500748 return 0;
749}
750
751
752static int i915_interrupt_info(struct seq_file *m, void *data)
753{
David Weinehall36cdd012016-08-22 13:59:31 +0300754 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000755 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +0530756 enum intel_engine_id id;
Chris Wilson4bb05042016-09-03 07:53:43 +0100757 int i, pipe;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100758
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200759 intel_runtime_pm_get(dev_priv);
Ben Gamari20172632009-02-17 20:08:50 -0500760
David Weinehall36cdd012016-08-22 13:59:31 +0300761 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300762 seq_printf(m, "Master Interrupt Control:\t%08x\n",
763 I915_READ(GEN8_MASTER_IRQ));
764
765 seq_printf(m, "Display IER:\t%08x\n",
766 I915_READ(VLV_IER));
767 seq_printf(m, "Display IIR:\t%08x\n",
768 I915_READ(VLV_IIR));
769 seq_printf(m, "Display IIR_RW:\t%08x\n",
770 I915_READ(VLV_IIR_RW));
771 seq_printf(m, "Display IMR:\t%08x\n",
772 I915_READ(VLV_IMR));
Chris Wilson9c870d02016-10-24 13:42:15 +0100773 for_each_pipe(dev_priv, pipe) {
774 enum intel_display_power_domain power_domain;
775
776 power_domain = POWER_DOMAIN_PIPE(pipe);
777 if (!intel_display_power_get_if_enabled(dev_priv,
778 power_domain)) {
779 seq_printf(m, "Pipe %c power disabled\n",
780 pipe_name(pipe));
781 continue;
782 }
783
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300784 seq_printf(m, "Pipe %c stat:\t%08x\n",
785 pipe_name(pipe),
786 I915_READ(PIPESTAT(pipe)));
787
Chris Wilson9c870d02016-10-24 13:42:15 +0100788 intel_display_power_put(dev_priv, power_domain);
789 }
790
791 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300792 seq_printf(m, "Port hotplug:\t%08x\n",
793 I915_READ(PORT_HOTPLUG_EN));
794 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
795 I915_READ(VLV_DPFLIPSTAT));
796 seq_printf(m, "DPINVGTT:\t%08x\n",
797 I915_READ(DPINVGTT));
Chris Wilson9c870d02016-10-24 13:42:15 +0100798 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300799
800 for (i = 0; i < 4; i++) {
801 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
802 i, I915_READ(GEN8_GT_IMR(i)));
803 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
804 i, I915_READ(GEN8_GT_IIR(i)));
805 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
806 i, I915_READ(GEN8_GT_IER(i)));
807 }
808
809 seq_printf(m, "PCU interrupt mask:\t%08x\n",
810 I915_READ(GEN8_PCU_IMR));
811 seq_printf(m, "PCU interrupt identity:\t%08x\n",
812 I915_READ(GEN8_PCU_IIR));
813 seq_printf(m, "PCU interrupt enable:\t%08x\n",
814 I915_READ(GEN8_PCU_IER));
David Weinehall36cdd012016-08-22 13:59:31 +0300815 } else if (INTEL_GEN(dev_priv) >= 8) {
Ben Widawskya123f152013-11-02 21:07:10 -0700816 seq_printf(m, "Master Interrupt Control:\t%08x\n",
817 I915_READ(GEN8_MASTER_IRQ));
818
819 for (i = 0; i < 4; i++) {
820 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
821 i, I915_READ(GEN8_GT_IMR(i)));
822 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
823 i, I915_READ(GEN8_GT_IIR(i)));
824 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
825 i, I915_READ(GEN8_GT_IER(i)));
826 }
827
Damien Lespiau055e3932014-08-18 13:49:10 +0100828 for_each_pipe(dev_priv, pipe) {
Imre Deake1296492016-02-12 18:55:17 +0200829 enum intel_display_power_domain power_domain;
830
831 power_domain = POWER_DOMAIN_PIPE(pipe);
832 if (!intel_display_power_get_if_enabled(dev_priv,
833 power_domain)) {
Paulo Zanoni22c59962014-08-08 17:45:32 -0300834 seq_printf(m, "Pipe %c power disabled\n",
835 pipe_name(pipe));
836 continue;
837 }
Ben Widawskya123f152013-11-02 21:07:10 -0700838 seq_printf(m, "Pipe %c IMR:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000839 pipe_name(pipe),
840 I915_READ(GEN8_DE_PIPE_IMR(pipe)));
Ben Widawskya123f152013-11-02 21:07:10 -0700841 seq_printf(m, "Pipe %c IIR:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000842 pipe_name(pipe),
843 I915_READ(GEN8_DE_PIPE_IIR(pipe)));
Ben Widawskya123f152013-11-02 21:07:10 -0700844 seq_printf(m, "Pipe %c IER:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000845 pipe_name(pipe),
846 I915_READ(GEN8_DE_PIPE_IER(pipe)));
Imre Deake1296492016-02-12 18:55:17 +0200847
848 intel_display_power_put(dev_priv, power_domain);
Ben Widawskya123f152013-11-02 21:07:10 -0700849 }
850
851 seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
852 I915_READ(GEN8_DE_PORT_IMR));
853 seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
854 I915_READ(GEN8_DE_PORT_IIR));
855 seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
856 I915_READ(GEN8_DE_PORT_IER));
857
858 seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
859 I915_READ(GEN8_DE_MISC_IMR));
860 seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
861 I915_READ(GEN8_DE_MISC_IIR));
862 seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
863 I915_READ(GEN8_DE_MISC_IER));
864
865 seq_printf(m, "PCU interrupt mask:\t%08x\n",
866 I915_READ(GEN8_PCU_IMR));
867 seq_printf(m, "PCU interrupt identity:\t%08x\n",
868 I915_READ(GEN8_PCU_IIR));
869 seq_printf(m, "PCU interrupt enable:\t%08x\n",
870 I915_READ(GEN8_PCU_IER));
David Weinehall36cdd012016-08-22 13:59:31 +0300871 } else if (IS_VALLEYVIEW(dev_priv)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700872 seq_printf(m, "Display IER:\t%08x\n",
873 I915_READ(VLV_IER));
874 seq_printf(m, "Display IIR:\t%08x\n",
875 I915_READ(VLV_IIR));
876 seq_printf(m, "Display IIR_RW:\t%08x\n",
877 I915_READ(VLV_IIR_RW));
878 seq_printf(m, "Display IMR:\t%08x\n",
879 I915_READ(VLV_IMR));
Chris Wilson4f4631a2017-02-10 13:36:32 +0000880 for_each_pipe(dev_priv, pipe) {
881 enum intel_display_power_domain power_domain;
882
883 power_domain = POWER_DOMAIN_PIPE(pipe);
884 if (!intel_display_power_get_if_enabled(dev_priv,
885 power_domain)) {
886 seq_printf(m, "Pipe %c power disabled\n",
887 pipe_name(pipe));
888 continue;
889 }
890
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700891 seq_printf(m, "Pipe %c stat:\t%08x\n",
892 pipe_name(pipe),
893 I915_READ(PIPESTAT(pipe)));
Chris Wilson4f4631a2017-02-10 13:36:32 +0000894 intel_display_power_put(dev_priv, power_domain);
895 }
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700896
897 seq_printf(m, "Master IER:\t%08x\n",
898 I915_READ(VLV_MASTER_IER));
899
900 seq_printf(m, "Render IER:\t%08x\n",
901 I915_READ(GTIER));
902 seq_printf(m, "Render IIR:\t%08x\n",
903 I915_READ(GTIIR));
904 seq_printf(m, "Render IMR:\t%08x\n",
905 I915_READ(GTIMR));
906
907 seq_printf(m, "PM IER:\t\t%08x\n",
908 I915_READ(GEN6_PMIER));
909 seq_printf(m, "PM IIR:\t\t%08x\n",
910 I915_READ(GEN6_PMIIR));
911 seq_printf(m, "PM IMR:\t\t%08x\n",
912 I915_READ(GEN6_PMIMR));
913
914 seq_printf(m, "Port hotplug:\t%08x\n",
915 I915_READ(PORT_HOTPLUG_EN));
916 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
917 I915_READ(VLV_DPFLIPSTAT));
918 seq_printf(m, "DPINVGTT:\t%08x\n",
919 I915_READ(DPINVGTT));
920
David Weinehall36cdd012016-08-22 13:59:31 +0300921 } else if (!HAS_PCH_SPLIT(dev_priv)) {
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800922 seq_printf(m, "Interrupt enable: %08x\n",
923 I915_READ(IER));
924 seq_printf(m, "Interrupt identity: %08x\n",
925 I915_READ(IIR));
926 seq_printf(m, "Interrupt mask: %08x\n",
927 I915_READ(IMR));
Damien Lespiau055e3932014-08-18 13:49:10 +0100928 for_each_pipe(dev_priv, pipe)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800929 seq_printf(m, "Pipe %c stat: %08x\n",
930 pipe_name(pipe),
931 I915_READ(PIPESTAT(pipe)));
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800932 } else {
933 seq_printf(m, "North Display Interrupt enable: %08x\n",
934 I915_READ(DEIER));
935 seq_printf(m, "North Display Interrupt identity: %08x\n",
936 I915_READ(DEIIR));
937 seq_printf(m, "North Display Interrupt mask: %08x\n",
938 I915_READ(DEIMR));
939 seq_printf(m, "South Display Interrupt enable: %08x\n",
940 I915_READ(SDEIER));
941 seq_printf(m, "South Display Interrupt identity: %08x\n",
942 I915_READ(SDEIIR));
943 seq_printf(m, "South Display Interrupt mask: %08x\n",
944 I915_READ(SDEIMR));
945 seq_printf(m, "Graphics Interrupt enable: %08x\n",
946 I915_READ(GTIER));
947 seq_printf(m, "Graphics Interrupt identity: %08x\n",
948 I915_READ(GTIIR));
949 seq_printf(m, "Graphics Interrupt mask: %08x\n",
950 I915_READ(GTIMR));
951 }
Akash Goel3b3f1652016-10-13 22:44:48 +0530952 for_each_engine(engine, dev_priv, id) {
David Weinehall36cdd012016-08-22 13:59:31 +0300953 if (INTEL_GEN(dev_priv) >= 6) {
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100954 seq_printf(m,
955 "Graphics Interrupt mask (%s): %08x\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000956 engine->name, I915_READ_IMR(engine));
Chris Wilson9862e602011-01-04 22:22:17 +0000957 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000958 i915_ring_seqno_info(m, engine);
Chris Wilson9862e602011-01-04 22:22:17 +0000959 }
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200960 intel_runtime_pm_put(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100961
Ben Gamari20172632009-02-17 20:08:50 -0500962 return 0;
963}
964
Chris Wilsona6172a82009-02-11 14:26:38 +0000965static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
966{
David Weinehall36cdd012016-08-22 13:59:31 +0300967 struct drm_i915_private *dev_priv = node_to_i915(m->private);
968 struct drm_device *dev = &dev_priv->drm;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100969 int i, ret;
970
971 ret = mutex_lock_interruptible(&dev->struct_mutex);
972 if (ret)
973 return ret;
Chris Wilsona6172a82009-02-11 14:26:38 +0000974
Chris Wilsona6172a82009-02-11 14:26:38 +0000975 seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
976 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson49ef5292016-08-18 17:17:00 +0100977 struct i915_vma *vma = dev_priv->fence_regs[i].vma;
Chris Wilsona6172a82009-02-11 14:26:38 +0000978
Chris Wilson6c085a72012-08-20 11:40:46 +0200979 seq_printf(m, "Fence %d, pin count = %d, object = ",
980 i, dev_priv->fence_regs[i].pin_count);
Chris Wilson49ef5292016-08-18 17:17:00 +0100981 if (!vma)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100982 seq_puts(m, "unused");
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100983 else
Chris Wilson49ef5292016-08-18 17:17:00 +0100984 describe_obj(m, vma->obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +0100985 seq_putc(m, '\n');
Chris Wilsona6172a82009-02-11 14:26:38 +0000986 }
987
Chris Wilson05394f32010-11-08 19:18:58 +0000988 mutex_unlock(&dev->struct_mutex);
Chris Wilsona6172a82009-02-11 14:26:38 +0000989 return 0;
990}
991
Chris Wilson98a2f412016-10-12 10:05:18 +0100992#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
Chris Wilson5a4c6f12017-02-14 16:46:11 +0000993static ssize_t gpu_state_read(struct file *file, char __user *ubuf,
994 size_t count, loff_t *pos)
995{
996 struct i915_gpu_state *error = file->private_data;
997 struct drm_i915_error_state_buf str;
998 ssize_t ret;
999 loff_t tmp;
1000
1001 if (!error)
1002 return 0;
1003
1004 ret = i915_error_state_buf_init(&str, error->i915, count, *pos);
1005 if (ret)
1006 return ret;
1007
1008 ret = i915_error_state_to_str(&str, error);
1009 if (ret)
1010 goto out;
1011
1012 tmp = 0;
1013 ret = simple_read_from_buffer(ubuf, count, &tmp, str.buf, str.bytes);
1014 if (ret < 0)
1015 goto out;
1016
1017 *pos = str.start + ret;
1018out:
1019 i915_error_state_buf_release(&str);
1020 return ret;
1021}
1022
1023static int gpu_state_release(struct inode *inode, struct file *file)
1024{
1025 i915_gpu_state_put(file->private_data);
1026 return 0;
1027}
1028
1029static int i915_gpu_info_open(struct inode *inode, struct file *file)
1030{
1031 struct i915_gpu_state *gpu;
1032
1033 gpu = i915_capture_gpu_state(inode->i_private);
1034 if (!gpu)
1035 return -ENOMEM;
1036
1037 file->private_data = gpu;
1038 return 0;
1039}
1040
1041static const struct file_operations i915_gpu_info_fops = {
1042 .owner = THIS_MODULE,
1043 .open = i915_gpu_info_open,
1044 .read = gpu_state_read,
1045 .llseek = default_llseek,
1046 .release = gpu_state_release,
1047};
Chris Wilson98a2f412016-10-12 10:05:18 +01001048
Daniel Vetterd5442302012-04-27 15:17:40 +02001049static ssize_t
1050i915_error_state_write(struct file *filp,
1051 const char __user *ubuf,
1052 size_t cnt,
1053 loff_t *ppos)
1054{
Chris Wilson5a4c6f12017-02-14 16:46:11 +00001055 struct i915_gpu_state *error = filp->private_data;
1056
1057 if (!error)
1058 return 0;
Daniel Vetterd5442302012-04-27 15:17:40 +02001059
1060 DRM_DEBUG_DRIVER("Resetting error state\n");
Chris Wilson5a4c6f12017-02-14 16:46:11 +00001061 i915_reset_error_state(error->i915);
Daniel Vetterd5442302012-04-27 15:17:40 +02001062
1063 return cnt;
1064}
1065
1066static int i915_error_state_open(struct inode *inode, struct file *file)
1067{
Chris Wilson5a4c6f12017-02-14 16:46:11 +00001068 file->private_data = i915_first_error_state(inode->i_private);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001069 return 0;
Daniel Vetterd5442302012-04-27 15:17:40 +02001070}
1071
Daniel Vetterd5442302012-04-27 15:17:40 +02001072static const struct file_operations i915_error_state_fops = {
1073 .owner = THIS_MODULE,
1074 .open = i915_error_state_open,
Chris Wilson5a4c6f12017-02-14 16:46:11 +00001075 .read = gpu_state_read,
Daniel Vetterd5442302012-04-27 15:17:40 +02001076 .write = i915_error_state_write,
1077 .llseek = default_llseek,
Chris Wilson5a4c6f12017-02-14 16:46:11 +00001078 .release = gpu_state_release,
Daniel Vetterd5442302012-04-27 15:17:40 +02001079};
Chris Wilson98a2f412016-10-12 10:05:18 +01001080#endif
1081
Kees Cook647416f2013-03-10 14:10:06 -07001082static int
Kees Cook647416f2013-03-10 14:10:06 -07001083i915_next_seqno_set(void *data, u64 val)
Mika Kuoppala40633212012-12-04 15:12:00 +02001084{
David Weinehall36cdd012016-08-22 13:59:31 +03001085 struct drm_i915_private *dev_priv = data;
1086 struct drm_device *dev = &dev_priv->drm;
Mika Kuoppala40633212012-12-04 15:12:00 +02001087 int ret;
1088
Mika Kuoppala40633212012-12-04 15:12:00 +02001089 ret = mutex_lock_interruptible(&dev->struct_mutex);
1090 if (ret)
1091 return ret;
1092
Chris Wilson73cb9702016-10-28 13:58:46 +01001093 ret = i915_gem_set_global_seqno(dev, val);
Mika Kuoppala40633212012-12-04 15:12:00 +02001094 mutex_unlock(&dev->struct_mutex);
1095
Kees Cook647416f2013-03-10 14:10:06 -07001096 return ret;
Mika Kuoppala40633212012-12-04 15:12:00 +02001097}
1098
Kees Cook647416f2013-03-10 14:10:06 -07001099DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
Chris Wilson9b6586a2017-02-23 07:44:08 +00001100 NULL, i915_next_seqno_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03001101 "0x%llx\n");
Mika Kuoppala40633212012-12-04 15:12:00 +02001102
Deepak Sadb4bd12014-03-31 11:30:02 +05301103static int i915_frequency_info(struct seq_file *m, void *unused)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001104{
David Weinehall36cdd012016-08-22 13:59:31 +03001105 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001106 int ret = 0;
1107
1108 intel_runtime_pm_get(dev_priv);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001109
David Weinehall36cdd012016-08-22 13:59:31 +03001110 if (IS_GEN5(dev_priv)) {
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001111 u16 rgvswctl = I915_READ16(MEMSWCTL);
1112 u16 rgvstat = I915_READ16(MEMSTAT_ILK);
1113
1114 seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
1115 seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
1116 seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
1117 MEMSTAT_VID_SHIFT);
1118 seq_printf(m, "Current P-state: %d\n",
1119 (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
David Weinehall36cdd012016-08-22 13:59:31 +03001120 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Wayne Boyer666a4532015-12-09 12:29:35 -08001121 u32 freq_sts;
1122
1123 mutex_lock(&dev_priv->rps.hw_lock);
1124 freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
1125 seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
1126 seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
1127
1128 seq_printf(m, "actual GPU freq: %d MHz\n",
1129 intel_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));
1130
1131 seq_printf(m, "current GPU freq: %d MHz\n",
1132 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
1133
1134 seq_printf(m, "max GPU freq: %d MHz\n",
1135 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1136
1137 seq_printf(m, "min GPU freq: %d MHz\n",
1138 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
1139
1140 seq_printf(m, "idle GPU freq: %d MHz\n",
1141 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
1142
1143 seq_printf(m,
1144 "efficient (RPe) frequency: %d MHz\n",
1145 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
1146 mutex_unlock(&dev_priv->rps.hw_lock);
David Weinehall36cdd012016-08-22 13:59:31 +03001147 } else if (INTEL_GEN(dev_priv) >= 6) {
Bob Paauwe35040562015-06-25 14:54:07 -07001148 u32 rp_state_limits;
1149 u32 gt_perf_status;
1150 u32 rp_state_cap;
Chris Wilson0d8f9492014-03-27 09:06:14 +00001151 u32 rpmodectl, rpinclimit, rpdeclimit;
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001152 u32 rpstat, cagf, reqf;
Jesse Barnesccab5c82011-01-18 15:49:25 -08001153 u32 rpupei, rpcurup, rpprevup;
1154 u32 rpdownei, rpcurdown, rpprevdown;
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001155 u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001156 int max_freq;
1157
Bob Paauwe35040562015-06-25 14:54:07 -07001158 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001159 if (IS_GEN9_LP(dev_priv)) {
Bob Paauwe35040562015-06-25 14:54:07 -07001160 rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
1161 gt_perf_status = I915_READ(BXT_GT_PERF_STATUS);
1162 } else {
1163 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
1164 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
1165 }
1166
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001167 /* RPSTAT1 is in the GT power well */
Mika Kuoppala59bad942015-01-16 11:34:40 +02001168 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001169
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001170 reqf = I915_READ(GEN6_RPNSWREQ);
David Weinehall36cdd012016-08-22 13:59:31 +03001171 if (IS_GEN9(dev_priv))
Akash Goel60260a52015-03-06 11:07:21 +05301172 reqf >>= 23;
1173 else {
1174 reqf &= ~GEN6_TURBO_DISABLE;
David Weinehall36cdd012016-08-22 13:59:31 +03001175 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Akash Goel60260a52015-03-06 11:07:21 +05301176 reqf >>= 24;
1177 else
1178 reqf >>= 25;
1179 }
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001180 reqf = intel_gpu_freq(dev_priv, reqf);
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001181
Chris Wilson0d8f9492014-03-27 09:06:14 +00001182 rpmodectl = I915_READ(GEN6_RP_CONTROL);
1183 rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
1184 rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);
1185
Jesse Barnesccab5c82011-01-18 15:49:25 -08001186 rpstat = I915_READ(GEN6_RPSTAT1);
Akash Goeld6cda9c2016-04-23 00:05:46 +05301187 rpupei = I915_READ(GEN6_RP_CUR_UP_EI) & GEN6_CURICONT_MASK;
1188 rpcurup = I915_READ(GEN6_RP_CUR_UP) & GEN6_CURBSYTAVG_MASK;
1189 rpprevup = I915_READ(GEN6_RP_PREV_UP) & GEN6_CURBSYTAVG_MASK;
1190 rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI) & GEN6_CURIAVG_MASK;
1191 rpcurdown = I915_READ(GEN6_RP_CUR_DOWN) & GEN6_CURBSYTAVG_MASK;
1192 rpprevdown = I915_READ(GEN6_RP_PREV_DOWN) & GEN6_CURBSYTAVG_MASK;
David Weinehall36cdd012016-08-22 13:59:31 +03001193 if (IS_GEN9(dev_priv))
Akash Goel60260a52015-03-06 11:07:21 +05301194 cagf = (rpstat & GEN9_CAGF_MASK) >> GEN9_CAGF_SHIFT;
David Weinehall36cdd012016-08-22 13:59:31 +03001195 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ben Widawskyf82855d2013-01-29 12:00:15 -08001196 cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
1197 else
1198 cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001199 cagf = intel_gpu_freq(dev_priv, cagf);
Jesse Barnesccab5c82011-01-18 15:49:25 -08001200
Mika Kuoppala59bad942015-01-16 11:34:40 +02001201 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001202
David Weinehall36cdd012016-08-22 13:59:31 +03001203 if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv)) {
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001204 pm_ier = I915_READ(GEN6_PMIER);
1205 pm_imr = I915_READ(GEN6_PMIMR);
1206 pm_isr = I915_READ(GEN6_PMISR);
1207 pm_iir = I915_READ(GEN6_PMIIR);
1208 pm_mask = I915_READ(GEN6_PMINTRMSK);
1209 } else {
1210 pm_ier = I915_READ(GEN8_GT_IER(2));
1211 pm_imr = I915_READ(GEN8_GT_IMR(2));
1212 pm_isr = I915_READ(GEN8_GT_ISR(2));
1213 pm_iir = I915_READ(GEN8_GT_IIR(2));
1214 pm_mask = I915_READ(GEN6_PMINTRMSK);
1215 }
Chris Wilson0d8f9492014-03-27 09:06:14 +00001216 seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001217 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask);
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +05301218 seq_printf(m, "pm_intr_keep: 0x%08x\n", dev_priv->rps.pm_intr_keep);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001219 seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001220 seq_printf(m, "Render p-state ratio: %d\n",
David Weinehall36cdd012016-08-22 13:59:31 +03001221 (gt_perf_status & (IS_GEN9(dev_priv) ? 0x1ff00 : 0xff00)) >> 8);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001222 seq_printf(m, "Render p-state VID: %d\n",
1223 gt_perf_status & 0xff);
1224 seq_printf(m, "Render p-state limit: %d\n",
1225 rp_state_limits & 0xff);
Chris Wilson0d8f9492014-03-27 09:06:14 +00001226 seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
1227 seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
1228 seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
1229 seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001230 seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
Ben Widawskyf82855d2013-01-29 12:00:15 -08001231 seq_printf(m, "CAGF: %dMHz\n", cagf);
Akash Goeld6cda9c2016-04-23 00:05:46 +05301232 seq_printf(m, "RP CUR UP EI: %d (%dus)\n",
1233 rpupei, GT_PM_INTERVAL_TO_US(dev_priv, rpupei));
1234 seq_printf(m, "RP CUR UP: %d (%dus)\n",
1235 rpcurup, GT_PM_INTERVAL_TO_US(dev_priv, rpcurup));
1236 seq_printf(m, "RP PREV UP: %d (%dus)\n",
1237 rpprevup, GT_PM_INTERVAL_TO_US(dev_priv, rpprevup));
Chris Wilsond86ed342015-04-27 13:41:19 +01001238 seq_printf(m, "Up threshold: %d%%\n",
1239 dev_priv->rps.up_threshold);
1240
Akash Goeld6cda9c2016-04-23 00:05:46 +05301241 seq_printf(m, "RP CUR DOWN EI: %d (%dus)\n",
1242 rpdownei, GT_PM_INTERVAL_TO_US(dev_priv, rpdownei));
1243 seq_printf(m, "RP CUR DOWN: %d (%dus)\n",
1244 rpcurdown, GT_PM_INTERVAL_TO_US(dev_priv, rpcurdown));
1245 seq_printf(m, "RP PREV DOWN: %d (%dus)\n",
1246 rpprevdown, GT_PM_INTERVAL_TO_US(dev_priv, rpprevdown));
Chris Wilsond86ed342015-04-27 13:41:19 +01001247 seq_printf(m, "Down threshold: %d%%\n",
1248 dev_priv->rps.down_threshold);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001249
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001250 max_freq = (IS_GEN9_LP(dev_priv) ? rp_state_cap >> 0 :
Bob Paauwe35040562015-06-25 14:54:07 -07001251 rp_state_cap >> 16) & 0xff;
Rodrigo Vivib976dc52017-01-23 10:32:37 -08001252 max_freq *= (IS_GEN9_BC(dev_priv) ? GEN9_FREQ_SCALER : 1);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001253 seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001254 intel_gpu_freq(dev_priv, max_freq));
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001255
1256 max_freq = (rp_state_cap & 0xff00) >> 8;
Rodrigo Vivib976dc52017-01-23 10:32:37 -08001257 max_freq *= (IS_GEN9_BC(dev_priv) ? GEN9_FREQ_SCALER : 1);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001258 seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001259 intel_gpu_freq(dev_priv, max_freq));
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001260
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001261 max_freq = (IS_GEN9_LP(dev_priv) ? rp_state_cap >> 16 :
Bob Paauwe35040562015-06-25 14:54:07 -07001262 rp_state_cap >> 0) & 0xff;
Rodrigo Vivib976dc52017-01-23 10:32:37 -08001263 max_freq *= (IS_GEN9_BC(dev_priv) ? GEN9_FREQ_SCALER : 1);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001264 seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001265 intel_gpu_freq(dev_priv, max_freq));
Ben Widawsky31c77382013-04-05 14:29:22 -07001266 seq_printf(m, "Max overclocked frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001267 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
Chris Wilsonaed242f2015-03-18 09:48:21 +00001268
Chris Wilsond86ed342015-04-27 13:41:19 +01001269 seq_printf(m, "Current freq: %d MHz\n",
1270 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
1271 seq_printf(m, "Actual freq: %d MHz\n", cagf);
Chris Wilsonaed242f2015-03-18 09:48:21 +00001272 seq_printf(m, "Idle freq: %d MHz\n",
1273 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
Chris Wilsond86ed342015-04-27 13:41:19 +01001274 seq_printf(m, "Min freq: %d MHz\n",
1275 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
Chris Wilson29ecd78d2016-07-13 09:10:35 +01001276 seq_printf(m, "Boost freq: %d MHz\n",
1277 intel_gpu_freq(dev_priv, dev_priv->rps.boost_freq));
Chris Wilsond86ed342015-04-27 13:41:19 +01001278 seq_printf(m, "Max freq: %d MHz\n",
1279 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1280 seq_printf(m,
1281 "efficient (RPe) frequency: %d MHz\n",
1282 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001283 } else {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001284 seq_puts(m, "no P-state info available\n");
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001285 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08001286
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001287 seq_printf(m, "Current CD clock frequency: %d kHz\n", dev_priv->cdclk.hw.cdclk);
Mika Kahola1170f282015-09-25 14:00:32 +03001288 seq_printf(m, "Max CD clock frequency: %d kHz\n", dev_priv->max_cdclk_freq);
1289 seq_printf(m, "Max pixel clock frequency: %d kHz\n", dev_priv->max_dotclk_freq);
1290
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001291 intel_runtime_pm_put(dev_priv);
1292 return ret;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001293}
1294
Ben Widawskyd6369512016-09-20 16:54:32 +03001295static void i915_instdone_info(struct drm_i915_private *dev_priv,
1296 struct seq_file *m,
1297 struct intel_instdone *instdone)
1298{
Ben Widawskyf9e61372016-09-20 16:54:33 +03001299 int slice;
1300 int subslice;
1301
Ben Widawskyd6369512016-09-20 16:54:32 +03001302 seq_printf(m, "\t\tINSTDONE: 0x%08x\n",
1303 instdone->instdone);
1304
1305 if (INTEL_GEN(dev_priv) <= 3)
1306 return;
1307
1308 seq_printf(m, "\t\tSC_INSTDONE: 0x%08x\n",
1309 instdone->slice_common);
1310
1311 if (INTEL_GEN(dev_priv) <= 6)
1312 return;
1313
Ben Widawskyf9e61372016-09-20 16:54:33 +03001314 for_each_instdone_slice_subslice(dev_priv, slice, subslice)
1315 seq_printf(m, "\t\tSAMPLER_INSTDONE[%d][%d]: 0x%08x\n",
1316 slice, subslice, instdone->sampler[slice][subslice]);
1317
1318 for_each_instdone_slice_subslice(dev_priv, slice, subslice)
1319 seq_printf(m, "\t\tROW_INSTDONE[%d][%d]: 0x%08x\n",
1320 slice, subslice, instdone->row[slice][subslice]);
Ben Widawskyd6369512016-09-20 16:54:32 +03001321}
1322
Chris Wilsonf6544492015-01-26 18:03:04 +02001323static int i915_hangcheck_info(struct seq_file *m, void *unused)
1324{
David Weinehall36cdd012016-08-22 13:59:31 +03001325 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001326 struct intel_engine_cs *engine;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001327 u64 acthd[I915_NUM_ENGINES];
1328 u32 seqno[I915_NUM_ENGINES];
Ben Widawskyd6369512016-09-20 16:54:32 +03001329 struct intel_instdone instdone;
Dave Gordonc3232b12016-03-23 18:19:53 +00001330 enum intel_engine_id id;
Chris Wilsonf6544492015-01-26 18:03:04 +02001331
Chris Wilson8af29b02016-09-09 14:11:47 +01001332 if (test_bit(I915_WEDGED, &dev_priv->gpu_error.flags))
1333 seq_printf(m, "Wedged\n");
1334 if (test_bit(I915_RESET_IN_PROGRESS, &dev_priv->gpu_error.flags))
1335 seq_printf(m, "Reset in progress\n");
1336 if (waitqueue_active(&dev_priv->gpu_error.wait_queue))
1337 seq_printf(m, "Waiter holding struct mutex\n");
1338 if (waitqueue_active(&dev_priv->gpu_error.reset_queue))
1339 seq_printf(m, "struct_mutex blocked for reset\n");
1340
Chris Wilsonf6544492015-01-26 18:03:04 +02001341 if (!i915.enable_hangcheck) {
1342 seq_printf(m, "Hangcheck disabled\n");
1343 return 0;
1344 }
1345
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001346 intel_runtime_pm_get(dev_priv);
1347
Akash Goel3b3f1652016-10-13 22:44:48 +05301348 for_each_engine(engine, dev_priv, id) {
Chris Wilson7e37f882016-08-02 22:50:21 +01001349 acthd[id] = intel_engine_get_active_head(engine);
Chris Wilson1b7744e2016-07-01 17:23:17 +01001350 seqno[id] = intel_engine_get_seqno(engine);
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001351 }
1352
Akash Goel3b3f1652016-10-13 22:44:48 +05301353 intel_engine_get_instdone(dev_priv->engine[RCS], &instdone);
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001354
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001355 intel_runtime_pm_put(dev_priv);
1356
Chris Wilson8352aea2017-03-03 09:00:56 +00001357 if (timer_pending(&dev_priv->gpu_error.hangcheck_work.timer))
1358 seq_printf(m, "Hangcheck active, timer fires in %dms\n",
Chris Wilsonf6544492015-01-26 18:03:04 +02001359 jiffies_to_msecs(dev_priv->gpu_error.hangcheck_work.timer.expires -
1360 jiffies));
Chris Wilson8352aea2017-03-03 09:00:56 +00001361 else if (delayed_work_pending(&dev_priv->gpu_error.hangcheck_work))
1362 seq_puts(m, "Hangcheck active, work pending\n");
1363 else
1364 seq_puts(m, "Hangcheck inactive\n");
Chris Wilsonf6544492015-01-26 18:03:04 +02001365
Chris Wilsonf73b5672017-03-02 15:03:56 +00001366 seq_printf(m, "GT active? %s\n", yesno(dev_priv->gt.awake));
1367
Akash Goel3b3f1652016-10-13 22:44:48 +05301368 for_each_engine(engine, dev_priv, id) {
Chris Wilson33f53712016-10-04 21:11:32 +01001369 struct intel_breadcrumbs *b = &engine->breadcrumbs;
1370 struct rb_node *rb;
1371
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001372 seq_printf(m, "%s:\n", engine->name);
Chris Wilsonf73b5672017-03-02 15:03:56 +00001373 seq_printf(m, "\tseqno = %x [current %x, last %x], inflight %d\n",
Chris Wilsoncb399ea2016-11-01 10:03:16 +00001374 engine->hangcheck.seqno, seqno[id],
Chris Wilsonf73b5672017-03-02 15:03:56 +00001375 intel_engine_last_submit(engine),
1376 engine->timeline->inflight_seqnos);
Mika Kuoppala3fe3b032016-11-18 15:09:04 +02001377 seq_printf(m, "\twaiters? %s, fake irq active? %s, stalled? %s\n",
Chris Wilson83348ba2016-08-09 17:47:51 +01001378 yesno(intel_engine_has_waiter(engine)),
1379 yesno(test_bit(engine->id,
Mika Kuoppala3fe3b032016-11-18 15:09:04 +02001380 &dev_priv->gpu_error.missed_irq_rings)),
1381 yesno(engine->hangcheck.stalled));
1382
Chris Wilson61d3dc72017-03-03 19:08:24 +00001383 spin_lock_irq(&b->rb_lock);
Chris Wilson33f53712016-10-04 21:11:32 +01001384 for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
Geliang Tangf802cf72016-12-19 22:43:49 +08001385 struct intel_wait *w = rb_entry(rb, typeof(*w), node);
Chris Wilson33f53712016-10-04 21:11:32 +01001386
1387 seq_printf(m, "\t%s [%d] waiting for %x\n",
1388 w->tsk->comm, w->tsk->pid, w->seqno);
1389 }
Chris Wilson61d3dc72017-03-03 19:08:24 +00001390 spin_unlock_irq(&b->rb_lock);
Chris Wilson33f53712016-10-04 21:11:32 +01001391
Chris Wilsonf6544492015-01-26 18:03:04 +02001392 seq_printf(m, "\tACTHD = 0x%08llx [current 0x%08llx]\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001393 (long long)engine->hangcheck.acthd,
Dave Gordonc3232b12016-03-23 18:19:53 +00001394 (long long)acthd[id]);
Mika Kuoppala3fe3b032016-11-18 15:09:04 +02001395 seq_printf(m, "\taction = %s(%d) %d ms ago\n",
1396 hangcheck_action_to_str(engine->hangcheck.action),
1397 engine->hangcheck.action,
1398 jiffies_to_msecs(jiffies -
1399 engine->hangcheck.action_timestamp));
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001400
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001401 if (engine->id == RCS) {
Ben Widawskyd6369512016-09-20 16:54:32 +03001402 seq_puts(m, "\tinstdone read =\n");
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001403
Ben Widawskyd6369512016-09-20 16:54:32 +03001404 i915_instdone_info(dev_priv, m, &instdone);
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001405
Ben Widawskyd6369512016-09-20 16:54:32 +03001406 seq_puts(m, "\tinstdone accu =\n");
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001407
Ben Widawskyd6369512016-09-20 16:54:32 +03001408 i915_instdone_info(dev_priv, m,
1409 &engine->hangcheck.instdone);
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001410 }
Chris Wilsonf6544492015-01-26 18:03:04 +02001411 }
1412
1413 return 0;
1414}
1415
Ben Widawsky4d855292011-12-12 19:34:16 -08001416static int ironlake_drpc_info(struct seq_file *m)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001417{
David Weinehall36cdd012016-08-22 13:59:31 +03001418 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Ben Widawsky616fdb52011-10-05 11:44:54 -07001419 u32 rgvmodectl, rstdbyctl;
1420 u16 crstandvid;
Ben Widawsky616fdb52011-10-05 11:44:54 -07001421
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001422 intel_runtime_pm_get(dev_priv);
Ben Widawsky616fdb52011-10-05 11:44:54 -07001423
1424 rgvmodectl = I915_READ(MEMMODECTL);
1425 rstdbyctl = I915_READ(RSTDBYCTL);
1426 crstandvid = I915_READ16(CRSTANDVID);
1427
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001428 intel_runtime_pm_put(dev_priv);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001429
Jani Nikula742f4912015-09-03 11:16:09 +03001430 seq_printf(m, "HD boost: %s\n", yesno(rgvmodectl & MEMMODE_BOOST_EN));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001431 seq_printf(m, "Boost freq: %d\n",
1432 (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
1433 MEMMODE_BOOST_FREQ_SHIFT);
1434 seq_printf(m, "HW control enabled: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001435 yesno(rgvmodectl & MEMMODE_HWIDLE_EN));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001436 seq_printf(m, "SW control enabled: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001437 yesno(rgvmodectl & MEMMODE_SWMODE_EN));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001438 seq_printf(m, "Gated voltage change: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001439 yesno(rgvmodectl & MEMMODE_RCLK_GATE));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001440 seq_printf(m, "Starting frequency: P%d\n",
1441 (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001442 seq_printf(m, "Max P-state: P%d\n",
Jesse Barnesf97108d2010-01-29 11:27:07 -08001443 (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001444 seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
1445 seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
1446 seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
1447 seq_printf(m, "Render standby enabled: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001448 yesno(!(rstdbyctl & RCX_SW_EXIT)));
Damien Lespiau267f0c92013-06-24 22:59:48 +01001449 seq_puts(m, "Current RS state: ");
Jesse Barnes88271da2011-01-05 12:01:24 -08001450 switch (rstdbyctl & RSX_STATUS_MASK) {
1451 case RSX_STATUS_ON:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001452 seq_puts(m, "on\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001453 break;
1454 case RSX_STATUS_RC1:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001455 seq_puts(m, "RC1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001456 break;
1457 case RSX_STATUS_RC1E:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001458 seq_puts(m, "RC1E\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001459 break;
1460 case RSX_STATUS_RS1:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001461 seq_puts(m, "RS1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001462 break;
1463 case RSX_STATUS_RS2:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001464 seq_puts(m, "RS2 (RC6)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001465 break;
1466 case RSX_STATUS_RS3:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001467 seq_puts(m, "RC3 (RC6+)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001468 break;
1469 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001470 seq_puts(m, "unknown\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001471 break;
1472 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08001473
1474 return 0;
1475}
1476
Mika Kuoppalaf65367b2015-01-16 11:34:42 +02001477static int i915_forcewake_domains(struct seq_file *m, void *data)
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001478{
David Weinehall36cdd012016-08-22 13:59:31 +03001479 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001480 struct intel_uncore_forcewake_domain *fw_domain;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001481
1482 spin_lock_irq(&dev_priv->uncore.lock);
Tvrtko Ursulin33c582c2016-04-07 17:04:33 +01001483 for_each_fw_domain(fw_domain, dev_priv) {
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001484 seq_printf(m, "%s.wake_count = %u\n",
Tvrtko Ursulin33c582c2016-04-07 17:04:33 +01001485 intel_uncore_forcewake_domain_to_str(fw_domain->id),
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001486 fw_domain->wake_count);
1487 }
1488 spin_unlock_irq(&dev_priv->uncore.lock);
1489
1490 return 0;
1491}
1492
Deepak S669ab5a2014-01-10 15:18:26 +05301493static int vlv_drpc_info(struct seq_file *m)
1494{
David Weinehall36cdd012016-08-22 13:59:31 +03001495 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001496 u32 rpmodectl1, rcctl1, pw_status;
Deepak S669ab5a2014-01-10 15:18:26 +05301497
Imre Deakd46c0512014-04-14 20:24:27 +03001498 intel_runtime_pm_get(dev_priv);
1499
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001500 pw_status = I915_READ(VLV_GTLC_PW_STATUS);
Deepak S669ab5a2014-01-10 15:18:26 +05301501 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1502 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1503
Imre Deakd46c0512014-04-14 20:24:27 +03001504 intel_runtime_pm_put(dev_priv);
1505
Deepak S669ab5a2014-01-10 15:18:26 +05301506 seq_printf(m, "Video Turbo Mode: %s\n",
1507 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1508 seq_printf(m, "Turbo enabled: %s\n",
1509 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1510 seq_printf(m, "HW control enabled: %s\n",
1511 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1512 seq_printf(m, "SW control enabled: %s\n",
1513 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1514 GEN6_RP_MEDIA_SW_MODE));
1515 seq_printf(m, "RC6 Enabled: %s\n",
1516 yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
1517 GEN6_RC_CTL_EI_MODE(1))));
1518 seq_printf(m, "Render Power Well: %s\n",
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001519 (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
Deepak S669ab5a2014-01-10 15:18:26 +05301520 seq_printf(m, "Media Power Well: %s\n",
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001521 (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
Deepak S669ab5a2014-01-10 15:18:26 +05301522
Imre Deak9cc19be2014-04-14 20:24:24 +03001523 seq_printf(m, "Render RC6 residency since boot: %u\n",
1524 I915_READ(VLV_GT_RENDER_RC6));
1525 seq_printf(m, "Media RC6 residency since boot: %u\n",
1526 I915_READ(VLV_GT_MEDIA_RC6));
1527
Mika Kuoppalaf65367b2015-01-16 11:34:42 +02001528 return i915_forcewake_domains(m, NULL);
Deepak S669ab5a2014-01-10 15:18:26 +05301529}
1530
Ben Widawsky4d855292011-12-12 19:34:16 -08001531static int gen6_drpc_info(struct seq_file *m)
1532{
David Weinehall36cdd012016-08-22 13:59:31 +03001533 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1534 struct drm_device *dev = &dev_priv->drm;
Ben Widawskyecd8fae2012-09-26 10:34:02 -07001535 u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
Akash Goelf2dd7572016-06-27 20:10:01 +05301536 u32 gen9_powergate_enable = 0, gen9_powergate_status = 0;
Daniel Vetter93b525d2012-01-25 13:52:43 +01001537 unsigned forcewake_count;
Damien Lespiauaee56cf2013-06-24 22:59:49 +01001538 int count = 0, ret;
Ben Widawsky4d855292011-12-12 19:34:16 -08001539
1540 ret = mutex_lock_interruptible(&dev->struct_mutex);
1541 if (ret)
1542 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001543 intel_runtime_pm_get(dev_priv);
Ben Widawsky4d855292011-12-12 19:34:16 -08001544
Chris Wilson907b28c2013-07-19 20:36:52 +01001545 spin_lock_irq(&dev_priv->uncore.lock);
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001546 forcewake_count = dev_priv->uncore.fw_domain[FW_DOMAIN_ID_RENDER].wake_count;
Chris Wilson907b28c2013-07-19 20:36:52 +01001547 spin_unlock_irq(&dev_priv->uncore.lock);
Daniel Vetter93b525d2012-01-25 13:52:43 +01001548
1549 if (forcewake_count) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001550 seq_puts(m, "RC information inaccurate because somebody "
1551 "holds a forcewake reference \n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001552 } else {
1553 /* NB: we cannot use forcewake, else we read the wrong values */
1554 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
1555 udelay(10);
1556 seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
1557 }
1558
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03001559 gt_core_status = I915_READ_FW(GEN6_GT_CORE_STATUS);
Chris Wilsoned71f1b2013-07-19 20:36:56 +01001560 trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
Ben Widawsky4d855292011-12-12 19:34:16 -08001561
1562 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1563 rcctl1 = I915_READ(GEN6_RC_CONTROL);
David Weinehall36cdd012016-08-22 13:59:31 +03001564 if (INTEL_GEN(dev_priv) >= 9) {
Akash Goelf2dd7572016-06-27 20:10:01 +05301565 gen9_powergate_enable = I915_READ(GEN9_PG_ENABLE);
1566 gen9_powergate_status = I915_READ(GEN9_PWRGT_DOMAIN_STATUS);
1567 }
Ben Widawsky4d855292011-12-12 19:34:16 -08001568 mutex_unlock(&dev->struct_mutex);
Ben Widawsky44cbd332012-11-06 14:36:36 +00001569 mutex_lock(&dev_priv->rps.hw_lock);
1570 sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
1571 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky4d855292011-12-12 19:34:16 -08001572
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001573 intel_runtime_pm_put(dev_priv);
1574
Ben Widawsky4d855292011-12-12 19:34:16 -08001575 seq_printf(m, "Video Turbo Mode: %s\n",
1576 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1577 seq_printf(m, "HW control enabled: %s\n",
1578 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1579 seq_printf(m, "SW control enabled: %s\n",
1580 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1581 GEN6_RP_MEDIA_SW_MODE));
Eric Anholtfff24e22012-01-23 16:14:05 -08001582 seq_printf(m, "RC1e Enabled: %s\n",
Ben Widawsky4d855292011-12-12 19:34:16 -08001583 yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
1584 seq_printf(m, "RC6 Enabled: %s\n",
1585 yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
David Weinehall36cdd012016-08-22 13:59:31 +03001586 if (INTEL_GEN(dev_priv) >= 9) {
Akash Goelf2dd7572016-06-27 20:10:01 +05301587 seq_printf(m, "Render Well Gating Enabled: %s\n",
1588 yesno(gen9_powergate_enable & GEN9_RENDER_PG_ENABLE));
1589 seq_printf(m, "Media Well Gating Enabled: %s\n",
1590 yesno(gen9_powergate_enable & GEN9_MEDIA_PG_ENABLE));
1591 }
Ben Widawsky4d855292011-12-12 19:34:16 -08001592 seq_printf(m, "Deep RC6 Enabled: %s\n",
1593 yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
1594 seq_printf(m, "Deepest RC6 Enabled: %s\n",
1595 yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
Damien Lespiau267f0c92013-06-24 22:59:48 +01001596 seq_puts(m, "Current RC state: ");
Ben Widawsky4d855292011-12-12 19:34:16 -08001597 switch (gt_core_status & GEN6_RCn_MASK) {
1598 case GEN6_RC0:
1599 if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
Damien Lespiau267f0c92013-06-24 22:59:48 +01001600 seq_puts(m, "Core Power Down\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001601 else
Damien Lespiau267f0c92013-06-24 22:59:48 +01001602 seq_puts(m, "on\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001603 break;
1604 case GEN6_RC3:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001605 seq_puts(m, "RC3\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001606 break;
1607 case GEN6_RC6:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001608 seq_puts(m, "RC6\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001609 break;
1610 case GEN6_RC7:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001611 seq_puts(m, "RC7\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001612 break;
1613 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001614 seq_puts(m, "Unknown\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001615 break;
1616 }
1617
1618 seq_printf(m, "Core Power Down: %s\n",
1619 yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
David Weinehall36cdd012016-08-22 13:59:31 +03001620 if (INTEL_GEN(dev_priv) >= 9) {
Akash Goelf2dd7572016-06-27 20:10:01 +05301621 seq_printf(m, "Render Power Well: %s\n",
1622 (gen9_powergate_status &
1623 GEN9_PWRGT_RENDER_STATUS_MASK) ? "Up" : "Down");
1624 seq_printf(m, "Media Power Well: %s\n",
1625 (gen9_powergate_status &
1626 GEN9_PWRGT_MEDIA_STATUS_MASK) ? "Up" : "Down");
1627 }
Ben Widawskycce66a22012-03-27 18:59:38 -07001628
1629 /* Not exactly sure what this is */
1630 seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
1631 I915_READ(GEN6_GT_GFX_RC6_LOCKED));
1632 seq_printf(m, "RC6 residency since boot: %u\n",
1633 I915_READ(GEN6_GT_GFX_RC6));
1634 seq_printf(m, "RC6+ residency since boot: %u\n",
1635 I915_READ(GEN6_GT_GFX_RC6p));
1636 seq_printf(m, "RC6++ residency since boot: %u\n",
1637 I915_READ(GEN6_GT_GFX_RC6pp));
1638
Ben Widawskyecd8fae2012-09-26 10:34:02 -07001639 seq_printf(m, "RC6 voltage: %dmV\n",
1640 GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
1641 seq_printf(m, "RC6+ voltage: %dmV\n",
1642 GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
1643 seq_printf(m, "RC6++ voltage: %dmV\n",
1644 GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
Akash Goelf2dd7572016-06-27 20:10:01 +05301645 return i915_forcewake_domains(m, NULL);
Ben Widawsky4d855292011-12-12 19:34:16 -08001646}
1647
1648static int i915_drpc_info(struct seq_file *m, void *unused)
1649{
David Weinehall36cdd012016-08-22 13:59:31 +03001650 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Ben Widawsky4d855292011-12-12 19:34:16 -08001651
David Weinehall36cdd012016-08-22 13:59:31 +03001652 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Deepak S669ab5a2014-01-10 15:18:26 +05301653 return vlv_drpc_info(m);
David Weinehall36cdd012016-08-22 13:59:31 +03001654 else if (INTEL_GEN(dev_priv) >= 6)
Ben Widawsky4d855292011-12-12 19:34:16 -08001655 return gen6_drpc_info(m);
1656 else
1657 return ironlake_drpc_info(m);
1658}
1659
Daniel Vetter9a851782015-06-18 10:30:22 +02001660static int i915_frontbuffer_tracking(struct seq_file *m, void *unused)
1661{
David Weinehall36cdd012016-08-22 13:59:31 +03001662 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Daniel Vetter9a851782015-06-18 10:30:22 +02001663
1664 seq_printf(m, "FB tracking busy bits: 0x%08x\n",
1665 dev_priv->fb_tracking.busy_bits);
1666
1667 seq_printf(m, "FB tracking flip bits: 0x%08x\n",
1668 dev_priv->fb_tracking.flip_bits);
1669
1670 return 0;
1671}
1672
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001673static int i915_fbc_status(struct seq_file *m, void *unused)
1674{
David Weinehall36cdd012016-08-22 13:59:31 +03001675 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001676
David Weinehall36cdd012016-08-22 13:59:31 +03001677 if (!HAS_FBC(dev_priv)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001678 seq_puts(m, "FBC unsupported on this chipset\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001679 return 0;
1680 }
1681
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001682 intel_runtime_pm_get(dev_priv);
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001683 mutex_lock(&dev_priv->fbc.lock);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001684
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03001685 if (intel_fbc_is_active(dev_priv))
Damien Lespiau267f0c92013-06-24 22:59:48 +01001686 seq_puts(m, "FBC enabled\n");
Paulo Zanoni2e8144a2015-06-12 14:36:20 -03001687 else
1688 seq_printf(m, "FBC disabled: %s\n",
Paulo Zanonibf6189c2015-10-27 14:50:03 -02001689 dev_priv->fbc.no_fbc_reason);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001690
Paulo Zanoni0fc6a9d2016-10-21 13:55:46 -02001691 if (intel_fbc_is_active(dev_priv) && INTEL_GEN(dev_priv) >= 7) {
1692 uint32_t mask = INTEL_GEN(dev_priv) >= 8 ?
1693 BDW_FBC_COMPRESSION_MASK :
1694 IVB_FBC_COMPRESSION_MASK;
Paulo Zanoni31b9df12015-06-12 14:36:18 -03001695 seq_printf(m, "Compressing: %s\n",
Paulo Zanoni0fc6a9d2016-10-21 13:55:46 -02001696 yesno(I915_READ(FBC_STATUS2) & mask));
1697 }
Paulo Zanoni31b9df12015-06-12 14:36:18 -03001698
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001699 mutex_unlock(&dev_priv->fbc.lock);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001700 intel_runtime_pm_put(dev_priv);
1701
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001702 return 0;
1703}
1704
Rodrigo Vivida46f932014-08-01 02:04:45 -07001705static int i915_fbc_fc_get(void *data, u64 *val)
1706{
David Weinehall36cdd012016-08-22 13:59:31 +03001707 struct drm_i915_private *dev_priv = data;
Rodrigo Vivida46f932014-08-01 02:04:45 -07001708
David Weinehall36cdd012016-08-22 13:59:31 +03001709 if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
Rodrigo Vivida46f932014-08-01 02:04:45 -07001710 return -ENODEV;
1711
Rodrigo Vivida46f932014-08-01 02:04:45 -07001712 *val = dev_priv->fbc.false_color;
Rodrigo Vivida46f932014-08-01 02:04:45 -07001713
1714 return 0;
1715}
1716
1717static int i915_fbc_fc_set(void *data, u64 val)
1718{
David Weinehall36cdd012016-08-22 13:59:31 +03001719 struct drm_i915_private *dev_priv = data;
Rodrigo Vivida46f932014-08-01 02:04:45 -07001720 u32 reg;
1721
David Weinehall36cdd012016-08-22 13:59:31 +03001722 if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
Rodrigo Vivida46f932014-08-01 02:04:45 -07001723 return -ENODEV;
1724
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001725 mutex_lock(&dev_priv->fbc.lock);
Rodrigo Vivida46f932014-08-01 02:04:45 -07001726
1727 reg = I915_READ(ILK_DPFC_CONTROL);
1728 dev_priv->fbc.false_color = val;
1729
1730 I915_WRITE(ILK_DPFC_CONTROL, val ?
1731 (reg | FBC_CTL_FALSE_COLOR) :
1732 (reg & ~FBC_CTL_FALSE_COLOR));
1733
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001734 mutex_unlock(&dev_priv->fbc.lock);
Rodrigo Vivida46f932014-08-01 02:04:45 -07001735 return 0;
1736}
1737
1738DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_fc_fops,
1739 i915_fbc_fc_get, i915_fbc_fc_set,
1740 "%llu\n");
1741
Paulo Zanoni92d44622013-05-31 16:33:24 -03001742static int i915_ips_status(struct seq_file *m, void *unused)
1743{
David Weinehall36cdd012016-08-22 13:59:31 +03001744 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Paulo Zanoni92d44622013-05-31 16:33:24 -03001745
David Weinehall36cdd012016-08-22 13:59:31 +03001746 if (!HAS_IPS(dev_priv)) {
Paulo Zanoni92d44622013-05-31 16:33:24 -03001747 seq_puts(m, "not supported\n");
1748 return 0;
1749 }
1750
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001751 intel_runtime_pm_get(dev_priv);
1752
Rodrigo Vivi0eaa53f2014-06-30 04:45:01 -07001753 seq_printf(m, "Enabled by kernel parameter: %s\n",
1754 yesno(i915.enable_ips));
1755
David Weinehall36cdd012016-08-22 13:59:31 +03001756 if (INTEL_GEN(dev_priv) >= 8) {
Rodrigo Vivi0eaa53f2014-06-30 04:45:01 -07001757 seq_puts(m, "Currently: unknown\n");
1758 } else {
1759 if (I915_READ(IPS_CTL) & IPS_ENABLE)
1760 seq_puts(m, "Currently: enabled\n");
1761 else
1762 seq_puts(m, "Currently: disabled\n");
1763 }
Paulo Zanoni92d44622013-05-31 16:33:24 -03001764
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001765 intel_runtime_pm_put(dev_priv);
1766
Paulo Zanoni92d44622013-05-31 16:33:24 -03001767 return 0;
1768}
1769
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001770static int i915_sr_status(struct seq_file *m, void *unused)
1771{
David Weinehall36cdd012016-08-22 13:59:31 +03001772 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001773 bool sr_enabled = false;
1774
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001775 intel_runtime_pm_get(dev_priv);
Chris Wilson9c870d02016-10-24 13:42:15 +01001776 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001777
David Weinehall36cdd012016-08-22 13:59:31 +03001778 if (HAS_PCH_SPLIT(dev_priv))
Chris Wilson5ba2aaa2010-08-19 18:04:08 +01001779 sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
Jani Nikulac0f86832016-12-07 12:13:04 +02001780 else if (IS_I965GM(dev_priv) || IS_G4X(dev_priv) ||
David Weinehall36cdd012016-08-22 13:59:31 +03001781 IS_I945G(dev_priv) || IS_I945GM(dev_priv))
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001782 sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
David Weinehall36cdd012016-08-22 13:59:31 +03001783 else if (IS_I915GM(dev_priv))
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001784 sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
David Weinehall36cdd012016-08-22 13:59:31 +03001785 else if (IS_PINEVIEW(dev_priv))
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001786 sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
David Weinehall36cdd012016-08-22 13:59:31 +03001787 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ander Conselvan de Oliveira77b64552015-06-02 14:17:47 +03001788 sr_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001789
Chris Wilson9c870d02016-10-24 13:42:15 +01001790 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001791 intel_runtime_pm_put(dev_priv);
1792
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +00001793 seq_printf(m, "self-refresh: %s\n", enableddisabled(sr_enabled));
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001794
1795 return 0;
1796}
1797
Jesse Barnes7648fa92010-05-20 14:28:11 -07001798static int i915_emon_status(struct seq_file *m, void *unused)
1799{
David Weinehall36cdd012016-08-22 13:59:31 +03001800 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1801 struct drm_device *dev = &dev_priv->drm;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001802 unsigned long temp, chipset, gfx;
Chris Wilsonde227ef2010-07-03 07:58:38 +01001803 int ret;
1804
David Weinehall36cdd012016-08-22 13:59:31 +03001805 if (!IS_GEN5(dev_priv))
Chris Wilson582be6b2012-04-30 19:35:02 +01001806 return -ENODEV;
1807
Chris Wilsonde227ef2010-07-03 07:58:38 +01001808 ret = mutex_lock_interruptible(&dev->struct_mutex);
1809 if (ret)
1810 return ret;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001811
1812 temp = i915_mch_val(dev_priv);
1813 chipset = i915_chipset_val(dev_priv);
1814 gfx = i915_gfx_val(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +01001815 mutex_unlock(&dev->struct_mutex);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001816
1817 seq_printf(m, "GMCH temp: %ld\n", temp);
1818 seq_printf(m, "Chipset power: %ld\n", chipset);
1819 seq_printf(m, "GFX power: %ld\n", gfx);
1820 seq_printf(m, "Total power: %ld\n", chipset + gfx);
1821
1822 return 0;
1823}
1824
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001825static int i915_ring_freq_table(struct seq_file *m, void *unused)
1826{
David Weinehall36cdd012016-08-22 13:59:31 +03001827 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001828 int ret = 0;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001829 int gpu_freq, ia_freq;
Akash Goelf936ec32015-06-29 14:50:22 +05301830 unsigned int max_gpu_freq, min_gpu_freq;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001831
Carlos Santa26310342016-08-17 12:30:41 -07001832 if (!HAS_LLC(dev_priv)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001833 seq_puts(m, "unsupported on this chipset\n");
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001834 return 0;
1835 }
1836
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001837 intel_runtime_pm_get(dev_priv);
1838
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001839 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001840 if (ret)
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001841 goto out;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001842
Rodrigo Vivib976dc52017-01-23 10:32:37 -08001843 if (IS_GEN9_BC(dev_priv)) {
Akash Goelf936ec32015-06-29 14:50:22 +05301844 /* Convert GT frequency to 50 HZ units */
1845 min_gpu_freq =
1846 dev_priv->rps.min_freq_softlimit / GEN9_FREQ_SCALER;
1847 max_gpu_freq =
1848 dev_priv->rps.max_freq_softlimit / GEN9_FREQ_SCALER;
1849 } else {
1850 min_gpu_freq = dev_priv->rps.min_freq_softlimit;
1851 max_gpu_freq = dev_priv->rps.max_freq_softlimit;
1852 }
1853
Damien Lespiau267f0c92013-06-24 22:59:48 +01001854 seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001855
Akash Goelf936ec32015-06-29 14:50:22 +05301856 for (gpu_freq = min_gpu_freq; gpu_freq <= max_gpu_freq; gpu_freq++) {
Ben Widawsky42c05262012-09-26 10:34:00 -07001857 ia_freq = gpu_freq;
1858 sandybridge_pcode_read(dev_priv,
1859 GEN6_PCODE_READ_MIN_FREQ_TABLE,
1860 &ia_freq);
Chris Wilson3ebecd02013-04-12 19:10:13 +01001861 seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
Akash Goelf936ec32015-06-29 14:50:22 +05301862 intel_gpu_freq(dev_priv, (gpu_freq *
Rodrigo Vivib976dc52017-01-23 10:32:37 -08001863 (IS_GEN9_BC(dev_priv) ?
1864 GEN9_FREQ_SCALER : 1))),
Chris Wilson3ebecd02013-04-12 19:10:13 +01001865 ((ia_freq >> 0) & 0xff) * 100,
1866 ((ia_freq >> 8) & 0xff) * 100);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001867 }
1868
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001869 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001870
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001871out:
1872 intel_runtime_pm_put(dev_priv);
1873 return ret;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001874}
1875
Chris Wilson44834a62010-08-19 16:09:23 +01001876static int i915_opregion(struct seq_file *m, void *unused)
1877{
David Weinehall36cdd012016-08-22 13:59:31 +03001878 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1879 struct drm_device *dev = &dev_priv->drm;
Chris Wilson44834a62010-08-19 16:09:23 +01001880 struct intel_opregion *opregion = &dev_priv->opregion;
1881 int ret;
1882
1883 ret = mutex_lock_interruptible(&dev->struct_mutex);
1884 if (ret)
Daniel Vetter0d38f002012-04-21 22:49:10 +02001885 goto out;
Chris Wilson44834a62010-08-19 16:09:23 +01001886
Jani Nikula2455a8e2015-12-14 12:50:53 +02001887 if (opregion->header)
1888 seq_write(m, opregion->header, OPREGION_SIZE);
Chris Wilson44834a62010-08-19 16:09:23 +01001889
1890 mutex_unlock(&dev->struct_mutex);
1891
Daniel Vetter0d38f002012-04-21 22:49:10 +02001892out:
Chris Wilson44834a62010-08-19 16:09:23 +01001893 return 0;
1894}
1895
Jani Nikulaada8f952015-12-15 13:17:12 +02001896static int i915_vbt(struct seq_file *m, void *unused)
1897{
David Weinehall36cdd012016-08-22 13:59:31 +03001898 struct intel_opregion *opregion = &node_to_i915(m->private)->opregion;
Jani Nikulaada8f952015-12-15 13:17:12 +02001899
1900 if (opregion->vbt)
1901 seq_write(m, opregion->vbt, opregion->vbt_size);
1902
1903 return 0;
1904}
1905
Chris Wilson37811fc2010-08-25 22:45:57 +01001906static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
1907{
David Weinehall36cdd012016-08-22 13:59:31 +03001908 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1909 struct drm_device *dev = &dev_priv->drm;
Namrta Salonieb13b8402015-11-27 13:43:11 +05301910 struct intel_framebuffer *fbdev_fb = NULL;
Daniel Vetter3a58ee12015-07-10 19:02:51 +02001911 struct drm_framebuffer *drm_fb;
Chris Wilson188c1ab2016-04-03 14:14:20 +01001912 int ret;
1913
1914 ret = mutex_lock_interruptible(&dev->struct_mutex);
1915 if (ret)
1916 return ret;
Chris Wilson37811fc2010-08-25 22:45:57 +01001917
Daniel Vetter06957262015-08-10 13:34:08 +02001918#ifdef CONFIG_DRM_FBDEV_EMULATION
David Weinehall36cdd012016-08-22 13:59:31 +03001919 if (dev_priv->fbdev) {
1920 fbdev_fb = to_intel_framebuffer(dev_priv->fbdev->helper.fb);
Chris Wilson37811fc2010-08-25 22:45:57 +01001921
Chris Wilson25bcce92016-07-02 15:36:00 +01001922 seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
1923 fbdev_fb->base.width,
1924 fbdev_fb->base.height,
Ville Syrjäläb00c6002016-12-14 23:31:35 +02001925 fbdev_fb->base.format->depth,
Ville Syrjälä272725c2016-12-14 23:32:20 +02001926 fbdev_fb->base.format->cpp[0] * 8,
Ville Syrjäläbae781b2016-11-16 13:33:16 +02001927 fbdev_fb->base.modifier,
Chris Wilson25bcce92016-07-02 15:36:00 +01001928 drm_framebuffer_read_refcount(&fbdev_fb->base));
1929 describe_obj(m, fbdev_fb->obj);
1930 seq_putc(m, '\n');
1931 }
Daniel Vetter4520f532013-10-09 09:18:51 +02001932#endif
Chris Wilson37811fc2010-08-25 22:45:57 +01001933
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001934 mutex_lock(&dev->mode_config.fb_lock);
Daniel Vetter3a58ee12015-07-10 19:02:51 +02001935 drm_for_each_fb(drm_fb, dev) {
Namrta Salonieb13b8402015-11-27 13:43:11 +05301936 struct intel_framebuffer *fb = to_intel_framebuffer(drm_fb);
1937 if (fb == fbdev_fb)
Chris Wilson37811fc2010-08-25 22:45:57 +01001938 continue;
1939
Tvrtko Ursulinc1ca506d2015-02-10 17:16:07 +00001940 seq_printf(m, "user size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
Chris Wilson37811fc2010-08-25 22:45:57 +01001941 fb->base.width,
1942 fb->base.height,
Ville Syrjäläb00c6002016-12-14 23:31:35 +02001943 fb->base.format->depth,
Ville Syrjälä272725c2016-12-14 23:32:20 +02001944 fb->base.format->cpp[0] * 8,
Ville Syrjäläbae781b2016-11-16 13:33:16 +02001945 fb->base.modifier,
Dave Airlie747a5982016-04-15 15:10:35 +10001946 drm_framebuffer_read_refcount(&fb->base));
Chris Wilson05394f32010-11-08 19:18:58 +00001947 describe_obj(m, fb->obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001948 seq_putc(m, '\n');
Chris Wilson37811fc2010-08-25 22:45:57 +01001949 }
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001950 mutex_unlock(&dev->mode_config.fb_lock);
Chris Wilson188c1ab2016-04-03 14:14:20 +01001951 mutex_unlock(&dev->struct_mutex);
Chris Wilson37811fc2010-08-25 22:45:57 +01001952
1953 return 0;
1954}
1955
Chris Wilson7e37f882016-08-02 22:50:21 +01001956static void describe_ctx_ring(struct seq_file *m, struct intel_ring *ring)
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001957{
1958 seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u, last head: %d)",
Chris Wilson7e37f882016-08-02 22:50:21 +01001959 ring->space, ring->head, ring->tail,
1960 ring->last_retired_head);
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001961}
1962
Ben Widawskye76d3632011-03-19 18:14:29 -07001963static int i915_context_status(struct seq_file *m, void *unused)
1964{
David Weinehall36cdd012016-08-22 13:59:31 +03001965 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1966 struct drm_device *dev = &dev_priv->drm;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001967 struct intel_engine_cs *engine;
Chris Wilsone2efd132016-05-24 14:53:34 +01001968 struct i915_gem_context *ctx;
Akash Goel3b3f1652016-10-13 22:44:48 +05301969 enum intel_engine_id id;
Dave Gordonc3232b12016-03-23 18:19:53 +00001970 int ret;
Ben Widawskye76d3632011-03-19 18:14:29 -07001971
Daniel Vetterf3d28872014-05-29 23:23:08 +02001972 ret = mutex_lock_interruptible(&dev->struct_mutex);
Ben Widawskye76d3632011-03-19 18:14:29 -07001973 if (ret)
1974 return ret;
1975
Ben Widawskya33afea2013-09-17 21:12:45 -07001976 list_for_each_entry(ctx, &dev_priv->context_list, link) {
Chris Wilson5d1808e2016-04-28 09:56:51 +01001977 seq_printf(m, "HW context %u ", ctx->hw_id);
Chris Wilsonc84455b2016-08-15 10:49:08 +01001978 if (ctx->pid) {
Chris Wilsond28b99a2016-05-24 14:53:39 +01001979 struct task_struct *task;
1980
Chris Wilsonc84455b2016-08-15 10:49:08 +01001981 task = get_pid_task(ctx->pid, PIDTYPE_PID);
Chris Wilsond28b99a2016-05-24 14:53:39 +01001982 if (task) {
1983 seq_printf(m, "(%s [%d]) ",
1984 task->comm, task->pid);
1985 put_task_struct(task);
1986 }
Chris Wilsonc84455b2016-08-15 10:49:08 +01001987 } else if (IS_ERR(ctx->file_priv)) {
1988 seq_puts(m, "(deleted) ");
Chris Wilsond28b99a2016-05-24 14:53:39 +01001989 } else {
1990 seq_puts(m, "(kernel) ");
1991 }
1992
Chris Wilsonbca44d82016-05-24 14:53:41 +01001993 seq_putc(m, ctx->remap_slice ? 'R' : 'r');
1994 seq_putc(m, '\n');
Ben Widawskya33afea2013-09-17 21:12:45 -07001995
Akash Goel3b3f1652016-10-13 22:44:48 +05301996 for_each_engine(engine, dev_priv, id) {
Chris Wilsonbca44d82016-05-24 14:53:41 +01001997 struct intel_context *ce = &ctx->engine[engine->id];
1998
1999 seq_printf(m, "%s: ", engine->name);
2000 seq_putc(m, ce->initialised ? 'I' : 'i');
2001 if (ce->state)
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002002 describe_obj(m, ce->state->obj);
Chris Wilsondca33ec2016-08-02 22:50:20 +01002003 if (ce->ring)
Chris Wilson7e37f882016-08-02 22:50:21 +01002004 describe_ctx_ring(m, ce->ring);
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01002005 seq_putc(m, '\n');
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01002006 }
2007
Ben Widawskya33afea2013-09-17 21:12:45 -07002008 seq_putc(m, '\n');
Ben Widawskya168c292013-02-14 15:05:12 -08002009 }
2010
Daniel Vetterf3d28872014-05-29 23:23:08 +02002011 mutex_unlock(&dev->struct_mutex);
Ben Widawskye76d3632011-03-19 18:14:29 -07002012
2013 return 0;
2014}
2015
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002016static void i915_dump_lrc_obj(struct seq_file *m,
Chris Wilsone2efd132016-05-24 14:53:34 +01002017 struct i915_gem_context *ctx,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002018 struct intel_engine_cs *engine)
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002019{
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002020 struct i915_vma *vma = ctx->engine[engine->id].state;
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002021 struct page *page;
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002022 int j;
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002023
Chris Wilson7069b142016-04-28 09:56:52 +01002024 seq_printf(m, "CONTEXT: %s %u\n", engine->name, ctx->hw_id);
2025
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002026 if (!vma) {
2027 seq_puts(m, "\tFake context\n");
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002028 return;
2029 }
2030
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002031 if (vma->flags & I915_VMA_GLOBAL_BIND)
2032 seq_printf(m, "\tBound in GGTT at 0x%08x\n",
Chris Wilsonbde13eb2016-08-15 10:49:07 +01002033 i915_ggtt_offset(vma));
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002034
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002035 if (i915_gem_object_pin_pages(vma->obj)) {
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002036 seq_puts(m, "\tFailed to get pages for context object\n\n");
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002037 return;
2038 }
2039
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002040 page = i915_gem_object_get_page(vma->obj, LRC_STATE_PN);
2041 if (page) {
2042 u32 *reg_state = kmap_atomic(page);
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002043
2044 for (j = 0; j < 0x600 / sizeof(u32) / 4; j += 4) {
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002045 seq_printf(m,
2046 "\t[0x%04x] 0x%08x 0x%08x 0x%08x 0x%08x\n",
2047 j * 4,
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002048 reg_state[j], reg_state[j + 1],
2049 reg_state[j + 2], reg_state[j + 3]);
2050 }
2051 kunmap_atomic(reg_state);
2052 }
2053
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002054 i915_gem_object_unpin_pages(vma->obj);
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002055 seq_putc(m, '\n');
2056}
2057
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01002058static int i915_dump_lrc(struct seq_file *m, void *unused)
2059{
David Weinehall36cdd012016-08-22 13:59:31 +03002060 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2061 struct drm_device *dev = &dev_priv->drm;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002062 struct intel_engine_cs *engine;
Chris Wilsone2efd132016-05-24 14:53:34 +01002063 struct i915_gem_context *ctx;
Akash Goel3b3f1652016-10-13 22:44:48 +05302064 enum intel_engine_id id;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002065 int ret;
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01002066
2067 if (!i915.enable_execlists) {
2068 seq_printf(m, "Logical Ring Contexts are disabled\n");
2069 return 0;
2070 }
2071
2072 ret = mutex_lock_interruptible(&dev->struct_mutex);
2073 if (ret)
2074 return ret;
2075
Dave Gordone28e4042016-01-19 19:02:55 +00002076 list_for_each_entry(ctx, &dev_priv->context_list, link)
Akash Goel3b3f1652016-10-13 22:44:48 +05302077 for_each_engine(engine, dev_priv, id)
Chris Wilson24f1d3c2016-04-28 09:56:53 +01002078 i915_dump_lrc_obj(m, ctx, engine);
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01002079
2080 mutex_unlock(&dev->struct_mutex);
2081
2082 return 0;
2083}
2084
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002085static const char *swizzle_string(unsigned swizzle)
2086{
Damien Lespiauaee56cf2013-06-24 22:59:49 +01002087 switch (swizzle) {
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002088 case I915_BIT_6_SWIZZLE_NONE:
2089 return "none";
2090 case I915_BIT_6_SWIZZLE_9:
2091 return "bit9";
2092 case I915_BIT_6_SWIZZLE_9_10:
2093 return "bit9/bit10";
2094 case I915_BIT_6_SWIZZLE_9_11:
2095 return "bit9/bit11";
2096 case I915_BIT_6_SWIZZLE_9_10_11:
2097 return "bit9/bit10/bit11";
2098 case I915_BIT_6_SWIZZLE_9_17:
2099 return "bit9/bit17";
2100 case I915_BIT_6_SWIZZLE_9_10_17:
2101 return "bit9/bit10/bit17";
2102 case I915_BIT_6_SWIZZLE_UNKNOWN:
Masanari Iida8a168ca2012-12-29 02:00:09 +09002103 return "unknown";
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002104 }
2105
2106 return "bug";
2107}
2108
2109static int i915_swizzle_info(struct seq_file *m, void *data)
2110{
David Weinehall36cdd012016-08-22 13:59:31 +03002111 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002112
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002113 intel_runtime_pm_get(dev_priv);
Daniel Vetter22bcfc62012-08-09 15:07:02 +02002114
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002115 seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
2116 swizzle_string(dev_priv->mm.bit_6_swizzle_x));
2117 seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
2118 swizzle_string(dev_priv->mm.bit_6_swizzle_y));
2119
David Weinehall36cdd012016-08-22 13:59:31 +03002120 if (IS_GEN3(dev_priv) || IS_GEN4(dev_priv)) {
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002121 seq_printf(m, "DDC = 0x%08x\n",
2122 I915_READ(DCC));
Daniel Vetter656bfa32014-11-20 09:26:30 +01002123 seq_printf(m, "DDC2 = 0x%08x\n",
2124 I915_READ(DCC2));
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002125 seq_printf(m, "C0DRB3 = 0x%04x\n",
2126 I915_READ16(C0DRB3));
2127 seq_printf(m, "C1DRB3 = 0x%04x\n",
2128 I915_READ16(C1DRB3));
David Weinehall36cdd012016-08-22 13:59:31 +03002129 } else if (INTEL_GEN(dev_priv) >= 6) {
Daniel Vetter3fa7d232012-01-31 16:47:56 +01002130 seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
2131 I915_READ(MAD_DIMM_C0));
2132 seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
2133 I915_READ(MAD_DIMM_C1));
2134 seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
2135 I915_READ(MAD_DIMM_C2));
2136 seq_printf(m, "TILECTL = 0x%08x\n",
2137 I915_READ(TILECTL));
David Weinehall36cdd012016-08-22 13:59:31 +03002138 if (INTEL_GEN(dev_priv) >= 8)
Ben Widawsky9d3203e2013-11-02 21:07:14 -07002139 seq_printf(m, "GAMTARBMODE = 0x%08x\n",
2140 I915_READ(GAMTARBMODE));
2141 else
2142 seq_printf(m, "ARB_MODE = 0x%08x\n",
2143 I915_READ(ARB_MODE));
Daniel Vetter3fa7d232012-01-31 16:47:56 +01002144 seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
2145 I915_READ(DISP_ARB_CTL));
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002146 }
Daniel Vetter656bfa32014-11-20 09:26:30 +01002147
2148 if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2149 seq_puts(m, "L-shaped memory detected\n");
2150
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002151 intel_runtime_pm_put(dev_priv);
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002152
2153 return 0;
2154}
2155
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002156static int per_file_ctx(int id, void *ptr, void *data)
2157{
Chris Wilsone2efd132016-05-24 14:53:34 +01002158 struct i915_gem_context *ctx = ptr;
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002159 struct seq_file *m = data;
Daniel Vetterae6c4802014-08-06 15:04:53 +02002160 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
2161
2162 if (!ppgtt) {
2163 seq_printf(m, " no ppgtt for context %d\n",
2164 ctx->user_handle);
2165 return 0;
2166 }
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002167
Oscar Mateof83d6512014-05-22 14:13:38 +01002168 if (i915_gem_context_is_default(ctx))
2169 seq_puts(m, " default context:\n");
2170 else
Oscar Mateo821d66d2014-07-03 16:28:00 +01002171 seq_printf(m, " context %d:\n", ctx->user_handle);
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002172 ppgtt->debug_dump(ppgtt, m);
2173
2174 return 0;
2175}
2176
David Weinehall36cdd012016-08-22 13:59:31 +03002177static void gen8_ppgtt_info(struct seq_file *m,
2178 struct drm_i915_private *dev_priv)
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002179{
Ben Widawsky77df6772013-11-02 21:07:30 -07002180 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
Akash Goel3b3f1652016-10-13 22:44:48 +05302181 struct intel_engine_cs *engine;
2182 enum intel_engine_id id;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002183 int i;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002184
Ben Widawsky77df6772013-11-02 21:07:30 -07002185 if (!ppgtt)
2186 return;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002187
Akash Goel3b3f1652016-10-13 22:44:48 +05302188 for_each_engine(engine, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002189 seq_printf(m, "%s\n", engine->name);
Ben Widawsky77df6772013-11-02 21:07:30 -07002190 for (i = 0; i < 4; i++) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002191 u64 pdp = I915_READ(GEN8_RING_PDP_UDW(engine, i));
Ben Widawsky77df6772013-11-02 21:07:30 -07002192 pdp <<= 32;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002193 pdp |= I915_READ(GEN8_RING_PDP_LDW(engine, i));
Ville Syrjäläa2a5b152014-03-31 18:17:16 +03002194 seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
Ben Widawsky77df6772013-11-02 21:07:30 -07002195 }
2196 }
2197}
2198
David Weinehall36cdd012016-08-22 13:59:31 +03002199static void gen6_ppgtt_info(struct seq_file *m,
2200 struct drm_i915_private *dev_priv)
Ben Widawsky77df6772013-11-02 21:07:30 -07002201{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002202 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05302203 enum intel_engine_id id;
Ben Widawsky77df6772013-11-02 21:07:30 -07002204
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01002205 if (IS_GEN6(dev_priv))
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002206 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
2207
Akash Goel3b3f1652016-10-13 22:44:48 +05302208 for_each_engine(engine, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002209 seq_printf(m, "%s\n", engine->name);
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01002210 if (IS_GEN7(dev_priv))
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002211 seq_printf(m, "GFX_MODE: 0x%08x\n",
2212 I915_READ(RING_MODE_GEN7(engine)));
2213 seq_printf(m, "PP_DIR_BASE: 0x%08x\n",
2214 I915_READ(RING_PP_DIR_BASE(engine)));
2215 seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n",
2216 I915_READ(RING_PP_DIR_BASE_READ(engine)));
2217 seq_printf(m, "PP_DIR_DCLV: 0x%08x\n",
2218 I915_READ(RING_PP_DIR_DCLV(engine)));
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002219 }
2220 if (dev_priv->mm.aliasing_ppgtt) {
2221 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2222
Damien Lespiau267f0c92013-06-24 22:59:48 +01002223 seq_puts(m, "aliasing PPGTT:\n");
Mika Kuoppala44159dd2015-06-25 18:35:07 +03002224 seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd.base.ggtt_offset);
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002225
Ben Widawsky87d60b62013-12-06 14:11:29 -08002226 ppgtt->debug_dump(ppgtt, m);
Daniel Vetterae6c4802014-08-06 15:04:53 +02002227 }
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002228
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002229 seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
Ben Widawsky77df6772013-11-02 21:07:30 -07002230}
2231
2232static int i915_ppgtt_info(struct seq_file *m, void *data)
2233{
David Weinehall36cdd012016-08-22 13:59:31 +03002234 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2235 struct drm_device *dev = &dev_priv->drm;
Michel Thierryea91e402015-07-29 17:23:57 +01002236 struct drm_file *file;
Chris Wilson637ee292016-08-22 14:28:20 +01002237 int ret;
Ben Widawsky77df6772013-11-02 21:07:30 -07002238
Chris Wilson637ee292016-08-22 14:28:20 +01002239 mutex_lock(&dev->filelist_mutex);
2240 ret = mutex_lock_interruptible(&dev->struct_mutex);
Ben Widawsky77df6772013-11-02 21:07:30 -07002241 if (ret)
Chris Wilson637ee292016-08-22 14:28:20 +01002242 goto out_unlock;
2243
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002244 intel_runtime_pm_get(dev_priv);
Ben Widawsky77df6772013-11-02 21:07:30 -07002245
David Weinehall36cdd012016-08-22 13:59:31 +03002246 if (INTEL_GEN(dev_priv) >= 8)
2247 gen8_ppgtt_info(m, dev_priv);
2248 else if (INTEL_GEN(dev_priv) >= 6)
2249 gen6_ppgtt_info(m, dev_priv);
Ben Widawsky77df6772013-11-02 21:07:30 -07002250
Michel Thierryea91e402015-07-29 17:23:57 +01002251 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2252 struct drm_i915_file_private *file_priv = file->driver_priv;
Geliang Tang7cb5dff2015-09-25 03:58:11 -07002253 struct task_struct *task;
Michel Thierryea91e402015-07-29 17:23:57 +01002254
Geliang Tang7cb5dff2015-09-25 03:58:11 -07002255 task = get_pid_task(file->pid, PIDTYPE_PID);
Dan Carpenter06812762015-10-02 18:14:22 +03002256 if (!task) {
2257 ret = -ESRCH;
Chris Wilson637ee292016-08-22 14:28:20 +01002258 goto out_rpm;
Dan Carpenter06812762015-10-02 18:14:22 +03002259 }
Geliang Tang7cb5dff2015-09-25 03:58:11 -07002260 seq_printf(m, "\nproc: %s\n", task->comm);
2261 put_task_struct(task);
Michel Thierryea91e402015-07-29 17:23:57 +01002262 idr_for_each(&file_priv->context_idr, per_file_ctx,
2263 (void *)(unsigned long)m);
2264 }
2265
Chris Wilson637ee292016-08-22 14:28:20 +01002266out_rpm:
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002267 intel_runtime_pm_put(dev_priv);
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002268 mutex_unlock(&dev->struct_mutex);
Chris Wilson637ee292016-08-22 14:28:20 +01002269out_unlock:
2270 mutex_unlock(&dev->filelist_mutex);
Dan Carpenter06812762015-10-02 18:14:22 +03002271 return ret;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002272}
2273
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002274static int count_irq_waiters(struct drm_i915_private *i915)
2275{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002276 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05302277 enum intel_engine_id id;
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002278 int count = 0;
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002279
Akash Goel3b3f1652016-10-13 22:44:48 +05302280 for_each_engine(engine, i915, id)
Chris Wilson688e6c72016-07-01 17:23:15 +01002281 count += intel_engine_has_waiter(engine);
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002282
2283 return count;
2284}
2285
Chris Wilson7466c292016-08-15 09:49:33 +01002286static const char *rps_power_to_str(unsigned int power)
2287{
2288 static const char * const strings[] = {
2289 [LOW_POWER] = "low power",
2290 [BETWEEN] = "mixed",
2291 [HIGH_POWER] = "high power",
2292 };
2293
2294 if (power >= ARRAY_SIZE(strings) || !strings[power])
2295 return "unknown";
2296
2297 return strings[power];
2298}
2299
Chris Wilson1854d5c2015-04-07 16:20:32 +01002300static int i915_rps_boost_info(struct seq_file *m, void *data)
2301{
David Weinehall36cdd012016-08-22 13:59:31 +03002302 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2303 struct drm_device *dev = &dev_priv->drm;
Chris Wilson1854d5c2015-04-07 16:20:32 +01002304 struct drm_file *file;
Chris Wilson1854d5c2015-04-07 16:20:32 +01002305
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002306 seq_printf(m, "RPS enabled? %d\n", dev_priv->rps.enabled);
Chris Wilson28176ef2016-10-28 13:58:56 +01002307 seq_printf(m, "GPU busy? %s [%d requests]\n",
2308 yesno(dev_priv->gt.awake), dev_priv->gt.active_requests);
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002309 seq_printf(m, "CPU waiting? %d\n", count_irq_waiters(dev_priv));
Chris Wilson7466c292016-08-15 09:49:33 +01002310 seq_printf(m, "Frequency requested %d\n",
2311 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
2312 seq_printf(m, " min hard:%d, soft:%d; max soft:%d, hard:%d\n",
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002313 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
2314 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit),
2315 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit),
2316 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
Chris Wilson7466c292016-08-15 09:49:33 +01002317 seq_printf(m, " idle:%d, efficient:%d, boost:%d\n",
2318 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq),
2319 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
2320 intel_gpu_freq(dev_priv, dev_priv->rps.boost_freq));
Daniel Vetter1d2ac402016-04-26 19:29:41 +02002321
2322 mutex_lock(&dev->filelist_mutex);
Chris Wilson8d3afd72015-05-21 21:01:47 +01002323 spin_lock(&dev_priv->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01002324 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2325 struct drm_i915_file_private *file_priv = file->driver_priv;
2326 struct task_struct *task;
2327
2328 rcu_read_lock();
2329 task = pid_task(file->pid, PIDTYPE_PID);
2330 seq_printf(m, "%s [%d]: %d boosts%s\n",
2331 task ? task->comm : "<unknown>",
2332 task ? task->pid : -1,
Chris Wilson2e1b8732015-04-27 13:41:22 +01002333 file_priv->rps.boosts,
2334 list_empty(&file_priv->rps.link) ? "" : ", active");
Chris Wilson1854d5c2015-04-07 16:20:32 +01002335 rcu_read_unlock();
2336 }
Chris Wilson197be2a2016-07-20 09:21:13 +01002337 seq_printf(m, "Kernel (anonymous) boosts: %d\n", dev_priv->rps.boosts);
Chris Wilson8d3afd72015-05-21 21:01:47 +01002338 spin_unlock(&dev_priv->rps.client_lock);
Daniel Vetter1d2ac402016-04-26 19:29:41 +02002339 mutex_unlock(&dev->filelist_mutex);
Chris Wilson1854d5c2015-04-07 16:20:32 +01002340
Chris Wilson7466c292016-08-15 09:49:33 +01002341 if (INTEL_GEN(dev_priv) >= 6 &&
2342 dev_priv->rps.enabled &&
Chris Wilson28176ef2016-10-28 13:58:56 +01002343 dev_priv->gt.active_requests) {
Chris Wilson7466c292016-08-15 09:49:33 +01002344 u32 rpup, rpupei;
2345 u32 rpdown, rpdownei;
2346
2347 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
2348 rpup = I915_READ_FW(GEN6_RP_CUR_UP) & GEN6_RP_EI_MASK;
2349 rpupei = I915_READ_FW(GEN6_RP_CUR_UP_EI) & GEN6_RP_EI_MASK;
2350 rpdown = I915_READ_FW(GEN6_RP_CUR_DOWN) & GEN6_RP_EI_MASK;
2351 rpdownei = I915_READ_FW(GEN6_RP_CUR_DOWN_EI) & GEN6_RP_EI_MASK;
2352 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
2353
2354 seq_printf(m, "\nRPS Autotuning (current \"%s\" window):\n",
2355 rps_power_to_str(dev_priv->rps.power));
2356 seq_printf(m, " Avg. up: %d%% [above threshold? %d%%]\n",
Chris Wilson23f4a282017-02-18 11:27:08 +00002357 rpup && rpupei ? 100 * rpup / rpupei : 0,
Chris Wilson7466c292016-08-15 09:49:33 +01002358 dev_priv->rps.up_threshold);
2359 seq_printf(m, " Avg. down: %d%% [below threshold? %d%%]\n",
Chris Wilson23f4a282017-02-18 11:27:08 +00002360 rpdown && rpdownei ? 100 * rpdown / rpdownei : 0,
Chris Wilson7466c292016-08-15 09:49:33 +01002361 dev_priv->rps.down_threshold);
2362 } else {
2363 seq_puts(m, "\nRPS Autotuning inactive\n");
2364 }
2365
Chris Wilson8d3afd72015-05-21 21:01:47 +01002366 return 0;
Chris Wilson1854d5c2015-04-07 16:20:32 +01002367}
2368
Ben Widawsky63573eb2013-07-04 11:02:07 -07002369static int i915_llc(struct seq_file *m, void *data)
2370{
David Weinehall36cdd012016-08-22 13:59:31 +03002371 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Mika Kuoppala3accaf72016-04-13 17:26:43 +03002372 const bool edram = INTEL_GEN(dev_priv) > 8;
Ben Widawsky63573eb2013-07-04 11:02:07 -07002373
David Weinehall36cdd012016-08-22 13:59:31 +03002374 seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev_priv)));
Mika Kuoppala3accaf72016-04-13 17:26:43 +03002375 seq_printf(m, "%s: %lluMB\n", edram ? "eDRAM" : "eLLC",
2376 intel_uncore_edram_size(dev_priv)/1024/1024);
Ben Widawsky63573eb2013-07-04 11:02:07 -07002377
2378 return 0;
2379}
2380
Anusha Srivatsa0509ead2017-01-18 08:05:56 -08002381static int i915_huc_load_status_info(struct seq_file *m, void *data)
2382{
2383 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2384 struct intel_uc_fw *huc_fw = &dev_priv->huc.fw;
2385
2386 if (!HAS_HUC_UCODE(dev_priv))
2387 return 0;
2388
2389 seq_puts(m, "HuC firmware status:\n");
2390 seq_printf(m, "\tpath: %s\n", huc_fw->path);
2391 seq_printf(m, "\tfetch: %s\n",
2392 intel_uc_fw_status_repr(huc_fw->fetch_status));
2393 seq_printf(m, "\tload: %s\n",
2394 intel_uc_fw_status_repr(huc_fw->load_status));
2395 seq_printf(m, "\tversion wanted: %d.%d\n",
2396 huc_fw->major_ver_wanted, huc_fw->minor_ver_wanted);
2397 seq_printf(m, "\tversion found: %d.%d\n",
2398 huc_fw->major_ver_found, huc_fw->minor_ver_found);
2399 seq_printf(m, "\theader: offset is %d; size = %d\n",
2400 huc_fw->header_offset, huc_fw->header_size);
2401 seq_printf(m, "\tuCode: offset is %d; size = %d\n",
2402 huc_fw->ucode_offset, huc_fw->ucode_size);
2403 seq_printf(m, "\tRSA: offset is %d; size = %d\n",
2404 huc_fw->rsa_offset, huc_fw->rsa_size);
2405
sagar.a.kamble@intel.com3582ad12017-02-03 13:58:33 +05302406 intel_runtime_pm_get(dev_priv);
Anusha Srivatsa0509ead2017-01-18 08:05:56 -08002407 seq_printf(m, "\nHuC status 0x%08x:\n", I915_READ(HUC_STATUS2));
sagar.a.kamble@intel.com3582ad12017-02-03 13:58:33 +05302408 intel_runtime_pm_put(dev_priv);
Anusha Srivatsa0509ead2017-01-18 08:05:56 -08002409
2410 return 0;
2411}
2412
Alex Daifdf5d352015-08-12 15:43:37 +01002413static int i915_guc_load_status_info(struct seq_file *m, void *data)
2414{
David Weinehall36cdd012016-08-22 13:59:31 +03002415 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Anusha Srivatsadb0a0912017-01-13 17:17:04 -08002416 struct intel_uc_fw *guc_fw = &dev_priv->guc.fw;
Alex Daifdf5d352015-08-12 15:43:37 +01002417 u32 tmp, i;
2418
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002419 if (!HAS_GUC_UCODE(dev_priv))
Alex Daifdf5d352015-08-12 15:43:37 +01002420 return 0;
2421
2422 seq_printf(m, "GuC firmware status:\n");
2423 seq_printf(m, "\tpath: %s\n",
Anusha Srivatsadb0a0912017-01-13 17:17:04 -08002424 guc_fw->path);
Alex Daifdf5d352015-08-12 15:43:37 +01002425 seq_printf(m, "\tfetch: %s\n",
Anusha Srivatsadb0a0912017-01-13 17:17:04 -08002426 intel_uc_fw_status_repr(guc_fw->fetch_status));
Alex Daifdf5d352015-08-12 15:43:37 +01002427 seq_printf(m, "\tload: %s\n",
Anusha Srivatsadb0a0912017-01-13 17:17:04 -08002428 intel_uc_fw_status_repr(guc_fw->load_status));
Alex Daifdf5d352015-08-12 15:43:37 +01002429 seq_printf(m, "\tversion wanted: %d.%d\n",
Anusha Srivatsadb0a0912017-01-13 17:17:04 -08002430 guc_fw->major_ver_wanted, guc_fw->minor_ver_wanted);
Alex Daifdf5d352015-08-12 15:43:37 +01002431 seq_printf(m, "\tversion found: %d.%d\n",
Anusha Srivatsadb0a0912017-01-13 17:17:04 -08002432 guc_fw->major_ver_found, guc_fw->minor_ver_found);
Alex Daifeda33e2015-10-19 16:10:54 -07002433 seq_printf(m, "\theader: offset is %d; size = %d\n",
2434 guc_fw->header_offset, guc_fw->header_size);
2435 seq_printf(m, "\tuCode: offset is %d; size = %d\n",
2436 guc_fw->ucode_offset, guc_fw->ucode_size);
2437 seq_printf(m, "\tRSA: offset is %d; size = %d\n",
2438 guc_fw->rsa_offset, guc_fw->rsa_size);
Alex Daifdf5d352015-08-12 15:43:37 +01002439
sagar.a.kamble@intel.com3582ad12017-02-03 13:58:33 +05302440 intel_runtime_pm_get(dev_priv);
2441
Alex Daifdf5d352015-08-12 15:43:37 +01002442 tmp = I915_READ(GUC_STATUS);
2443
2444 seq_printf(m, "\nGuC status 0x%08x:\n", tmp);
2445 seq_printf(m, "\tBootrom status = 0x%x\n",
2446 (tmp & GS_BOOTROM_MASK) >> GS_BOOTROM_SHIFT);
2447 seq_printf(m, "\tuKernel status = 0x%x\n",
2448 (tmp & GS_UKERNEL_MASK) >> GS_UKERNEL_SHIFT);
2449 seq_printf(m, "\tMIA Core status = 0x%x\n",
2450 (tmp & GS_MIA_MASK) >> GS_MIA_SHIFT);
2451 seq_puts(m, "\nScratch registers:\n");
2452 for (i = 0; i < 16; i++)
2453 seq_printf(m, "\t%2d: \t0x%x\n", i, I915_READ(SOFT_SCRATCH(i)));
2454
sagar.a.kamble@intel.com3582ad12017-02-03 13:58:33 +05302455 intel_runtime_pm_put(dev_priv);
2456
Alex Daifdf5d352015-08-12 15:43:37 +01002457 return 0;
2458}
2459
Akash Goel5aa1ee42016-10-12 21:54:36 +05302460static void i915_guc_log_info(struct seq_file *m,
2461 struct drm_i915_private *dev_priv)
2462{
2463 struct intel_guc *guc = &dev_priv->guc;
2464
2465 seq_puts(m, "\nGuC logging stats:\n");
2466
2467 seq_printf(m, "\tISR: flush count %10u, overflow count %10u\n",
2468 guc->log.flush_count[GUC_ISR_LOG_BUFFER],
2469 guc->log.total_overflow_count[GUC_ISR_LOG_BUFFER]);
2470
2471 seq_printf(m, "\tDPC: flush count %10u, overflow count %10u\n",
2472 guc->log.flush_count[GUC_DPC_LOG_BUFFER],
2473 guc->log.total_overflow_count[GUC_DPC_LOG_BUFFER]);
2474
2475 seq_printf(m, "\tCRASH: flush count %10u, overflow count %10u\n",
2476 guc->log.flush_count[GUC_CRASH_DUMP_LOG_BUFFER],
2477 guc->log.total_overflow_count[GUC_CRASH_DUMP_LOG_BUFFER]);
2478
2479 seq_printf(m, "\tTotal flush interrupt count: %u\n",
2480 guc->log.flush_interrupt_count);
2481
2482 seq_printf(m, "\tCapture miss count: %u\n",
2483 guc->log.capture_miss_count);
2484}
2485
Dave Gordon8b417c22015-08-12 15:43:44 +01002486static void i915_guc_client_info(struct seq_file *m,
2487 struct drm_i915_private *dev_priv,
2488 struct i915_guc_client *client)
2489{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002490 struct intel_engine_cs *engine;
Dave Gordonc18468c2016-08-09 15:19:22 +01002491 enum intel_engine_id id;
Dave Gordon8b417c22015-08-12 15:43:44 +01002492 uint64_t tot = 0;
Dave Gordon8b417c22015-08-12 15:43:44 +01002493
2494 seq_printf(m, "\tPriority %d, GuC ctx index: %u, PD offset 0x%x\n",
2495 client->priority, client->ctx_index, client->proc_desc_offset);
2496 seq_printf(m, "\tDoorbell id %d, offset: 0x%x, cookie 0x%x\n",
Chris Wilson357248b2016-11-29 12:10:21 +00002497 client->doorbell_id, client->doorbell_offset, client->doorbell_cookie);
Dave Gordon8b417c22015-08-12 15:43:44 +01002498 seq_printf(m, "\tWQ size %d, offset: 0x%x, tail %d\n",
2499 client->wq_size, client->wq_offset, client->wq_tail);
2500
Dave Gordon551aaec2016-05-13 15:36:33 +01002501 seq_printf(m, "\tWork queue full: %u\n", client->no_wq_space);
Dave Gordon8b417c22015-08-12 15:43:44 +01002502 seq_printf(m, "\tFailed doorbell: %u\n", client->b_fail);
2503 seq_printf(m, "\tLast submission result: %d\n", client->retcode);
2504
Akash Goel3b3f1652016-10-13 22:44:48 +05302505 for_each_engine(engine, dev_priv, id) {
Dave Gordonc18468c2016-08-09 15:19:22 +01002506 u64 submissions = client->submissions[id];
2507 tot += submissions;
Dave Gordon8b417c22015-08-12 15:43:44 +01002508 seq_printf(m, "\tSubmissions: %llu %s\n",
Dave Gordonc18468c2016-08-09 15:19:22 +01002509 submissions, engine->name);
Dave Gordon8b417c22015-08-12 15:43:44 +01002510 }
2511 seq_printf(m, "\tTotal: %llu\n", tot);
2512}
2513
2514static int i915_guc_info(struct seq_file *m, void *data)
2515{
David Weinehall36cdd012016-08-22 13:59:31 +03002516 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Chris Wilson334636c2016-11-29 12:10:20 +00002517 const struct intel_guc *guc = &dev_priv->guc;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002518 struct intel_engine_cs *engine;
Dave Gordonc18468c2016-08-09 15:19:22 +01002519 enum intel_engine_id id;
Chris Wilson334636c2016-11-29 12:10:20 +00002520 u64 total;
Dave Gordon8b417c22015-08-12 15:43:44 +01002521
Chris Wilson334636c2016-11-29 12:10:20 +00002522 if (!guc->execbuf_client) {
2523 seq_printf(m, "GuC submission %s\n",
2524 HAS_GUC_SCHED(dev_priv) ?
2525 "disabled" :
2526 "not supported");
Dave Gordon8b417c22015-08-12 15:43:44 +01002527 return 0;
Chris Wilson334636c2016-11-29 12:10:20 +00002528 }
Dave Gordon8b417c22015-08-12 15:43:44 +01002529
Dave Gordon9636f6d2016-06-13 17:57:28 +01002530 seq_printf(m, "Doorbell map:\n");
Chris Wilson334636c2016-11-29 12:10:20 +00002531 seq_printf(m, "\t%*pb\n", GUC_MAX_DOORBELLS, guc->doorbell_bitmap);
2532 seq_printf(m, "Doorbell next cacheline: 0x%x\n\n", guc->db_cacheline);
Dave Gordon9636f6d2016-06-13 17:57:28 +01002533
Chris Wilson334636c2016-11-29 12:10:20 +00002534 seq_printf(m, "GuC total action count: %llu\n", guc->action_count);
2535 seq_printf(m, "GuC action failure count: %u\n", guc->action_fail);
2536 seq_printf(m, "GuC last action command: 0x%x\n", guc->action_cmd);
2537 seq_printf(m, "GuC last action status: 0x%x\n", guc->action_status);
2538 seq_printf(m, "GuC last action error code: %d\n", guc->action_err);
Dave Gordon8b417c22015-08-12 15:43:44 +01002539
Chris Wilson334636c2016-11-29 12:10:20 +00002540 total = 0;
Dave Gordon8b417c22015-08-12 15:43:44 +01002541 seq_printf(m, "\nGuC submissions:\n");
Akash Goel3b3f1652016-10-13 22:44:48 +05302542 for_each_engine(engine, dev_priv, id) {
Chris Wilson334636c2016-11-29 12:10:20 +00002543 u64 submissions = guc->submissions[id];
Dave Gordonc18468c2016-08-09 15:19:22 +01002544 total += submissions;
Alex Dai397097b2016-01-23 11:58:14 -08002545 seq_printf(m, "\t%-24s: %10llu, last seqno 0x%08x\n",
Chris Wilson334636c2016-11-29 12:10:20 +00002546 engine->name, submissions, guc->last_seqno[id]);
Dave Gordon8b417c22015-08-12 15:43:44 +01002547 }
2548 seq_printf(m, "\t%s: %llu\n", "Total", total);
2549
Chris Wilson334636c2016-11-29 12:10:20 +00002550 seq_printf(m, "\nGuC execbuf client @ %p:\n", guc->execbuf_client);
2551 i915_guc_client_info(m, dev_priv, guc->execbuf_client);
Dave Gordon8b417c22015-08-12 15:43:44 +01002552
Akash Goel5aa1ee42016-10-12 21:54:36 +05302553 i915_guc_log_info(m, dev_priv);
2554
Dave Gordon8b417c22015-08-12 15:43:44 +01002555 /* Add more as required ... */
2556
2557 return 0;
2558}
2559
Alex Dai4c7e77f2015-08-12 15:43:40 +01002560static int i915_guc_log_dump(struct seq_file *m, void *data)
2561{
David Weinehall36cdd012016-08-22 13:59:31 +03002562 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Chris Wilson8b797af2016-08-15 10:48:51 +01002563 struct drm_i915_gem_object *obj;
Alex Dai4c7e77f2015-08-12 15:43:40 +01002564 int i = 0, pg;
2565
Akash Goeld6b40b42016-10-12 21:54:29 +05302566 if (!dev_priv->guc.log.vma)
Alex Dai4c7e77f2015-08-12 15:43:40 +01002567 return 0;
2568
Akash Goeld6b40b42016-10-12 21:54:29 +05302569 obj = dev_priv->guc.log.vma->obj;
Chris Wilson8b797af2016-08-15 10:48:51 +01002570 for (pg = 0; pg < obj->base.size / PAGE_SIZE; pg++) {
2571 u32 *log = kmap_atomic(i915_gem_object_get_page(obj, pg));
Alex Dai4c7e77f2015-08-12 15:43:40 +01002572
2573 for (i = 0; i < PAGE_SIZE / sizeof(u32); i += 4)
2574 seq_printf(m, "0x%08x 0x%08x 0x%08x 0x%08x\n",
2575 *(log + i), *(log + i + 1),
2576 *(log + i + 2), *(log + i + 3));
2577
2578 kunmap_atomic(log);
2579 }
2580
2581 seq_putc(m, '\n');
2582
2583 return 0;
2584}
2585
Sagar Arun Kamble685534e2016-10-12 21:54:41 +05302586static int i915_guc_log_control_get(void *data, u64 *val)
2587{
2588 struct drm_device *dev = data;
2589 struct drm_i915_private *dev_priv = to_i915(dev);
2590
2591 if (!dev_priv->guc.log.vma)
2592 return -EINVAL;
2593
2594 *val = i915.guc_log_level;
2595
2596 return 0;
2597}
2598
2599static int i915_guc_log_control_set(void *data, u64 val)
2600{
2601 struct drm_device *dev = data;
2602 struct drm_i915_private *dev_priv = to_i915(dev);
2603 int ret;
2604
2605 if (!dev_priv->guc.log.vma)
2606 return -EINVAL;
2607
2608 ret = mutex_lock_interruptible(&dev->struct_mutex);
2609 if (ret)
2610 return ret;
2611
2612 intel_runtime_pm_get(dev_priv);
2613 ret = i915_guc_log_control(dev_priv, val);
2614 intel_runtime_pm_put(dev_priv);
2615
2616 mutex_unlock(&dev->struct_mutex);
2617 return ret;
2618}
2619
2620DEFINE_SIMPLE_ATTRIBUTE(i915_guc_log_control_fops,
2621 i915_guc_log_control_get, i915_guc_log_control_set,
2622 "%lld\n");
2623
Chris Wilsonb86bef202017-01-16 13:06:21 +00002624static const char *psr2_live_status(u32 val)
2625{
2626 static const char * const live_status[] = {
2627 "IDLE",
2628 "CAPTURE",
2629 "CAPTURE_FS",
2630 "SLEEP",
2631 "BUFON_FW",
2632 "ML_UP",
2633 "SU_STANDBY",
2634 "FAST_SLEEP",
2635 "DEEP_SLEEP",
2636 "BUF_ON",
2637 "TG_ON"
2638 };
2639
2640 val = (val & EDP_PSR2_STATUS_STATE_MASK) >> EDP_PSR2_STATUS_STATE_SHIFT;
2641 if (val < ARRAY_SIZE(live_status))
2642 return live_status[val];
2643
2644 return "unknown";
2645}
2646
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002647static int i915_edp_psr_status(struct seq_file *m, void *data)
2648{
David Weinehall36cdd012016-08-22 13:59:31 +03002649 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Rodrigo Vivia031d702013-10-03 16:15:06 -03002650 u32 psrperf = 0;
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002651 u32 stat[3];
2652 enum pipe pipe;
Rodrigo Vivia031d702013-10-03 16:15:06 -03002653 bool enabled = false;
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002654
David Weinehall36cdd012016-08-22 13:59:31 +03002655 if (!HAS_PSR(dev_priv)) {
Damien Lespiau3553a8e2015-03-09 14:17:58 +00002656 seq_puts(m, "PSR not supported\n");
2657 return 0;
2658 }
2659
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002660 intel_runtime_pm_get(dev_priv);
2661
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002662 mutex_lock(&dev_priv->psr.lock);
Rodrigo Vivia031d702013-10-03 16:15:06 -03002663 seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
2664 seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
Daniel Vetter2807cf62014-07-11 10:30:11 -07002665 seq_printf(m, "Enabled: %s\n", yesno((bool)dev_priv->psr.enabled));
Rodrigo Vivi5755c782014-06-12 10:16:45 -07002666 seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002667 seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
2668 dev_priv->psr.busy_frontbuffer_bits);
2669 seq_printf(m, "Re-enable work scheduled: %s\n",
2670 yesno(work_busy(&dev_priv->psr.work.work)));
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002671
Nagaraju, Vathsala7e3eb592016-12-09 23:42:09 +05302672 if (HAS_DDI(dev_priv)) {
2673 if (dev_priv->psr.psr2_support)
2674 enabled = I915_READ(EDP_PSR2_CTL) & EDP_PSR2_ENABLE;
2675 else
2676 enabled = I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE;
2677 } else {
Damien Lespiau3553a8e2015-03-09 14:17:58 +00002678 for_each_pipe(dev_priv, pipe) {
Chris Wilson9c870d02016-10-24 13:42:15 +01002679 enum transcoder cpu_transcoder =
2680 intel_pipe_to_cpu_transcoder(dev_priv, pipe);
2681 enum intel_display_power_domain power_domain;
2682
2683 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
2684 if (!intel_display_power_get_if_enabled(dev_priv,
2685 power_domain))
2686 continue;
2687
Damien Lespiau3553a8e2015-03-09 14:17:58 +00002688 stat[pipe] = I915_READ(VLV_PSRSTAT(pipe)) &
2689 VLV_EDP_PSR_CURR_STATE_MASK;
2690 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2691 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2692 enabled = true;
Chris Wilson9c870d02016-10-24 13:42:15 +01002693
2694 intel_display_power_put(dev_priv, power_domain);
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002695 }
2696 }
Rodrigo Vivi60e5ffe2016-02-01 12:02:07 -08002697
2698 seq_printf(m, "Main link in standby mode: %s\n",
2699 yesno(dev_priv->psr.link_standby));
2700
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002701 seq_printf(m, "HW Enabled & Active bit: %s", yesno(enabled));
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002702
David Weinehall36cdd012016-08-22 13:59:31 +03002703 if (!HAS_DDI(dev_priv))
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002704 for_each_pipe(dev_priv, pipe) {
2705 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2706 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2707 seq_printf(m, " pipe %c", pipe_name(pipe));
2708 }
2709 seq_puts(m, "\n");
2710
Rodrigo Vivi05eec3c2015-11-23 14:16:40 -08002711 /*
2712 * VLV/CHV PSR has no kind of performance counter
2713 * SKL+ Perf counter is reset to 0 everytime DC state is entered
2714 */
David Weinehall36cdd012016-08-22 13:59:31 +03002715 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjälä443a3892015-11-11 20:34:15 +02002716 psrperf = I915_READ(EDP_PSR_PERF_CNT) &
Rodrigo Vivia031d702013-10-03 16:15:06 -03002717 EDP_PSR_PERF_CNT_MASK;
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002718
2719 seq_printf(m, "Performance_Counter: %u\n", psrperf);
2720 }
Nagaraju, Vathsala6ba1f9e2017-01-06 22:02:32 +05302721 if (dev_priv->psr.psr2_support) {
Chris Wilsonb86bef202017-01-16 13:06:21 +00002722 u32 psr2 = I915_READ(EDP_PSR2_STATUS_CTL);
Nagaraju, Vathsala6ba1f9e2017-01-06 22:02:32 +05302723
Chris Wilsonb86bef202017-01-16 13:06:21 +00002724 seq_printf(m, "EDP_PSR2_STATUS_CTL: %x [%s]\n",
2725 psr2, psr2_live_status(psr2));
Nagaraju, Vathsala6ba1f9e2017-01-06 22:02:32 +05302726 }
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002727 mutex_unlock(&dev_priv->psr.lock);
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002728
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002729 intel_runtime_pm_put(dev_priv);
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002730 return 0;
2731}
2732
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002733static int i915_sink_crc(struct seq_file *m, void *data)
2734{
David Weinehall36cdd012016-08-22 13:59:31 +03002735 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2736 struct drm_device *dev = &dev_priv->drm;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002737 struct intel_connector *connector;
2738 struct intel_dp *intel_dp = NULL;
2739 int ret;
2740 u8 crc[6];
2741
2742 drm_modeset_lock_all(dev);
Rodrigo Viviaca5e362015-03-13 16:13:59 -07002743 for_each_intel_connector(dev, connector) {
Maarten Lankhorst26c17cf2016-06-20 15:57:38 +02002744 struct drm_crtc *crtc;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002745
Maarten Lankhorst26c17cf2016-06-20 15:57:38 +02002746 if (!connector->base.state->best_encoder)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002747 continue;
2748
Maarten Lankhorst26c17cf2016-06-20 15:57:38 +02002749 crtc = connector->base.state->crtc;
2750 if (!crtc->state->active)
Paulo Zanonib6ae3c72014-02-13 17:51:33 -02002751 continue;
2752
Maarten Lankhorst26c17cf2016-06-20 15:57:38 +02002753 if (connector->base.connector_type != DRM_MODE_CONNECTOR_eDP)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002754 continue;
2755
Maarten Lankhorst26c17cf2016-06-20 15:57:38 +02002756 intel_dp = enc_to_intel_dp(connector->base.state->best_encoder);
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002757
2758 ret = intel_dp_sink_crc(intel_dp, crc);
2759 if (ret)
2760 goto out;
2761
2762 seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
2763 crc[0], crc[1], crc[2],
2764 crc[3], crc[4], crc[5]);
2765 goto out;
2766 }
2767 ret = -ENODEV;
2768out:
2769 drm_modeset_unlock_all(dev);
2770 return ret;
2771}
2772
Jesse Barnesec013e72013-08-20 10:29:23 +01002773static int i915_energy_uJ(struct seq_file *m, void *data)
2774{
David Weinehall36cdd012016-08-22 13:59:31 +03002775 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Jesse Barnesec013e72013-08-20 10:29:23 +01002776 u64 power;
2777 u32 units;
2778
David Weinehall36cdd012016-08-22 13:59:31 +03002779 if (INTEL_GEN(dev_priv) < 6)
Jesse Barnesec013e72013-08-20 10:29:23 +01002780 return -ENODEV;
2781
Paulo Zanoni36623ef2014-02-21 13:52:23 -03002782 intel_runtime_pm_get(dev_priv);
2783
Jesse Barnesec013e72013-08-20 10:29:23 +01002784 rdmsrl(MSR_RAPL_POWER_UNIT, power);
2785 power = (power & 0x1f00) >> 8;
2786 units = 1000000 / (1 << power); /* convert to uJ */
2787 power = I915_READ(MCH_SECP_NRG_STTS);
2788 power *= units;
2789
Paulo Zanoni36623ef2014-02-21 13:52:23 -03002790 intel_runtime_pm_put(dev_priv);
2791
Jesse Barnesec013e72013-08-20 10:29:23 +01002792 seq_printf(m, "%llu", (long long unsigned)power);
Paulo Zanoni371db662013-08-19 13:18:10 -03002793
2794 return 0;
2795}
2796
Damien Lespiau6455c872015-06-04 18:23:57 +01002797static int i915_runtime_pm_status(struct seq_file *m, void *unused)
Paulo Zanoni371db662013-08-19 13:18:10 -03002798{
David Weinehall36cdd012016-08-22 13:59:31 +03002799 struct drm_i915_private *dev_priv = node_to_i915(m->private);
David Weinehall52a05c32016-08-22 13:32:44 +03002800 struct pci_dev *pdev = dev_priv->drm.pdev;
Paulo Zanoni371db662013-08-19 13:18:10 -03002801
Chris Wilsona156e642016-04-03 14:14:21 +01002802 if (!HAS_RUNTIME_PM(dev_priv))
2803 seq_puts(m, "Runtime power management not supported\n");
Paulo Zanoni371db662013-08-19 13:18:10 -03002804
Chris Wilson67d97da2016-07-04 08:08:31 +01002805 seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->gt.awake));
Paulo Zanoni371db662013-08-19 13:18:10 -03002806 seq_printf(m, "IRQs disabled: %s\n",
Jesse Barnes9df7575f2014-06-20 09:29:20 -07002807 yesno(!intel_irqs_enabled(dev_priv)));
Chris Wilson0d804182015-06-15 12:52:28 +01002808#ifdef CONFIG_PM
Damien Lespiaua6aaec82015-06-04 18:23:58 +01002809 seq_printf(m, "Usage count: %d\n",
David Weinehall36cdd012016-08-22 13:59:31 +03002810 atomic_read(&dev_priv->drm.dev->power.usage_count));
Chris Wilson0d804182015-06-15 12:52:28 +01002811#else
2812 seq_printf(m, "Device Power Management (CONFIG_PM) disabled\n");
2813#endif
Chris Wilsona156e642016-04-03 14:14:21 +01002814 seq_printf(m, "PCI device power state: %s [%d]\n",
David Weinehall52a05c32016-08-22 13:32:44 +03002815 pci_power_name(pdev->current_state),
2816 pdev->current_state);
Paulo Zanoni371db662013-08-19 13:18:10 -03002817
Jesse Barnesec013e72013-08-20 10:29:23 +01002818 return 0;
2819}
2820
Imre Deak1da51582013-11-25 17:15:35 +02002821static int i915_power_domain_info(struct seq_file *m, void *unused)
2822{
David Weinehall36cdd012016-08-22 13:59:31 +03002823 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Imre Deak1da51582013-11-25 17:15:35 +02002824 struct i915_power_domains *power_domains = &dev_priv->power_domains;
2825 int i;
2826
2827 mutex_lock(&power_domains->lock);
2828
2829 seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
2830 for (i = 0; i < power_domains->power_well_count; i++) {
2831 struct i915_power_well *power_well;
2832 enum intel_display_power_domain power_domain;
2833
2834 power_well = &power_domains->power_wells[i];
2835 seq_printf(m, "%-25s %d\n", power_well->name,
2836 power_well->count);
2837
Joonas Lahtinen8385c2e2017-02-08 15:12:10 +02002838 for_each_power_domain(power_domain, power_well->domains)
Imre Deak1da51582013-11-25 17:15:35 +02002839 seq_printf(m, " %-23s %d\n",
Daniel Stone9895ad02015-11-20 15:55:33 +00002840 intel_display_power_domain_str(power_domain),
Imre Deak1da51582013-11-25 17:15:35 +02002841 power_domains->domain_use_count[power_domain]);
Imre Deak1da51582013-11-25 17:15:35 +02002842 }
2843
2844 mutex_unlock(&power_domains->lock);
2845
2846 return 0;
2847}
2848
Damien Lespiaub7cec662015-10-27 14:47:01 +02002849static int i915_dmc_info(struct seq_file *m, void *unused)
2850{
David Weinehall36cdd012016-08-22 13:59:31 +03002851 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Damien Lespiaub7cec662015-10-27 14:47:01 +02002852 struct intel_csr *csr;
2853
David Weinehall36cdd012016-08-22 13:59:31 +03002854 if (!HAS_CSR(dev_priv)) {
Damien Lespiaub7cec662015-10-27 14:47:01 +02002855 seq_puts(m, "not supported\n");
2856 return 0;
2857 }
2858
2859 csr = &dev_priv->csr;
2860
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02002861 intel_runtime_pm_get(dev_priv);
2862
Damien Lespiaub7cec662015-10-27 14:47:01 +02002863 seq_printf(m, "fw loaded: %s\n", yesno(csr->dmc_payload != NULL));
2864 seq_printf(m, "path: %s\n", csr->fw_path);
2865
2866 if (!csr->dmc_payload)
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02002867 goto out;
Damien Lespiaub7cec662015-10-27 14:47:01 +02002868
2869 seq_printf(m, "version: %d.%d\n", CSR_VERSION_MAJOR(csr->version),
2870 CSR_VERSION_MINOR(csr->version));
2871
David Weinehall36cdd012016-08-22 13:59:31 +03002872 if (IS_SKYLAKE(dev_priv) && csr->version >= CSR_VERSION(1, 6)) {
Damien Lespiau83372062015-10-30 17:53:32 +02002873 seq_printf(m, "DC3 -> DC5 count: %d\n",
2874 I915_READ(SKL_CSR_DC3_DC5_COUNT));
2875 seq_printf(m, "DC5 -> DC6 count: %d\n",
2876 I915_READ(SKL_CSR_DC5_DC6_COUNT));
David Weinehall36cdd012016-08-22 13:59:31 +03002877 } else if (IS_BROXTON(dev_priv) && csr->version >= CSR_VERSION(1, 4)) {
Mika Kuoppala16e11b92015-10-27 14:47:03 +02002878 seq_printf(m, "DC3 -> DC5 count: %d\n",
2879 I915_READ(BXT_CSR_DC3_DC5_COUNT));
Damien Lespiau83372062015-10-30 17:53:32 +02002880 }
2881
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02002882out:
2883 seq_printf(m, "program base: 0x%08x\n", I915_READ(CSR_PROGRAM(0)));
2884 seq_printf(m, "ssp base: 0x%08x\n", I915_READ(CSR_SSP_BASE));
2885 seq_printf(m, "htp: 0x%08x\n", I915_READ(CSR_HTP_SKL));
2886
Damien Lespiau83372062015-10-30 17:53:32 +02002887 intel_runtime_pm_put(dev_priv);
2888
Damien Lespiaub7cec662015-10-27 14:47:01 +02002889 return 0;
2890}
2891
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002892static void intel_seq_print_mode(struct seq_file *m, int tabs,
2893 struct drm_display_mode *mode)
2894{
2895 int i;
2896
2897 for (i = 0; i < tabs; i++)
2898 seq_putc(m, '\t');
2899
2900 seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
2901 mode->base.id, mode->name,
2902 mode->vrefresh, mode->clock,
2903 mode->hdisplay, mode->hsync_start,
2904 mode->hsync_end, mode->htotal,
2905 mode->vdisplay, mode->vsync_start,
2906 mode->vsync_end, mode->vtotal,
2907 mode->type, mode->flags);
2908}
2909
2910static void intel_encoder_info(struct seq_file *m,
2911 struct intel_crtc *intel_crtc,
2912 struct intel_encoder *intel_encoder)
2913{
David Weinehall36cdd012016-08-22 13:59:31 +03002914 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2915 struct drm_device *dev = &dev_priv->drm;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002916 struct drm_crtc *crtc = &intel_crtc->base;
2917 struct intel_connector *intel_connector;
2918 struct drm_encoder *encoder;
2919
2920 encoder = &intel_encoder->base;
2921 seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
Jani Nikula8e329a032014-06-03 14:56:21 +03002922 encoder->base.id, encoder->name);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002923 for_each_connector_on_encoder(dev, encoder, intel_connector) {
2924 struct drm_connector *connector = &intel_connector->base;
2925 seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
2926 connector->base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03002927 connector->name,
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002928 drm_get_connector_status_name(connector->status));
2929 if (connector->status == connector_status_connected) {
2930 struct drm_display_mode *mode = &crtc->mode;
2931 seq_printf(m, ", mode:\n");
2932 intel_seq_print_mode(m, 2, mode);
2933 } else {
2934 seq_putc(m, '\n');
2935 }
2936 }
2937}
2938
2939static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
2940{
David Weinehall36cdd012016-08-22 13:59:31 +03002941 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2942 struct drm_device *dev = &dev_priv->drm;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002943 struct drm_crtc *crtc = &intel_crtc->base;
2944 struct intel_encoder *intel_encoder;
Maarten Lankhorst23a48d52015-09-10 16:07:57 +02002945 struct drm_plane_state *plane_state = crtc->primary->state;
2946 struct drm_framebuffer *fb = plane_state->fb;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002947
Maarten Lankhorst23a48d52015-09-10 16:07:57 +02002948 if (fb)
Matt Roper5aa8a932014-06-16 10:12:55 -07002949 seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
Maarten Lankhorst23a48d52015-09-10 16:07:57 +02002950 fb->base.id, plane_state->src_x >> 16,
2951 plane_state->src_y >> 16, fb->width, fb->height);
Matt Roper5aa8a932014-06-16 10:12:55 -07002952 else
2953 seq_puts(m, "\tprimary plane disabled\n");
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002954 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
2955 intel_encoder_info(m, intel_crtc, intel_encoder);
2956}
2957
2958static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
2959{
2960 struct drm_display_mode *mode = panel->fixed_mode;
2961
2962 seq_printf(m, "\tfixed mode:\n");
2963 intel_seq_print_mode(m, 2, mode);
2964}
2965
2966static void intel_dp_info(struct seq_file *m,
2967 struct intel_connector *intel_connector)
2968{
2969 struct intel_encoder *intel_encoder = intel_connector->encoder;
2970 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
2971
2972 seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
Jani Nikula742f4912015-09-03 11:16:09 +03002973 seq_printf(m, "\taudio support: %s\n", yesno(intel_dp->has_audio));
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02002974 if (intel_connector->base.connector_type == DRM_MODE_CONNECTOR_eDP)
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002975 intel_panel_info(m, &intel_connector->panel);
Mika Kahola80209e52016-09-09 14:10:57 +03002976
2977 drm_dp_downstream_debug(m, intel_dp->dpcd, intel_dp->downstream_ports,
2978 &intel_dp->aux);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002979}
2980
Libin Yang9a148a92016-11-28 20:07:05 +08002981static void intel_dp_mst_info(struct seq_file *m,
2982 struct intel_connector *intel_connector)
2983{
2984 struct intel_encoder *intel_encoder = intel_connector->encoder;
2985 struct intel_dp_mst_encoder *intel_mst =
2986 enc_to_mst(&intel_encoder->base);
2987 struct intel_digital_port *intel_dig_port = intel_mst->primary;
2988 struct intel_dp *intel_dp = &intel_dig_port->dp;
2989 bool has_audio = drm_dp_mst_port_has_audio(&intel_dp->mst_mgr,
2990 intel_connector->port);
2991
2992 seq_printf(m, "\taudio support: %s\n", yesno(has_audio));
2993}
2994
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002995static void intel_hdmi_info(struct seq_file *m,
2996 struct intel_connector *intel_connector)
2997{
2998 struct intel_encoder *intel_encoder = intel_connector->encoder;
2999 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);
3000
Jani Nikula742f4912015-09-03 11:16:09 +03003001 seq_printf(m, "\taudio support: %s\n", yesno(intel_hdmi->has_audio));
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003002}
3003
3004static void intel_lvds_info(struct seq_file *m,
3005 struct intel_connector *intel_connector)
3006{
3007 intel_panel_info(m, &intel_connector->panel);
3008}
3009
3010static void intel_connector_info(struct seq_file *m,
3011 struct drm_connector *connector)
3012{
3013 struct intel_connector *intel_connector = to_intel_connector(connector);
3014 struct intel_encoder *intel_encoder = intel_connector->encoder;
Jesse Barnesf103fc72014-02-20 12:39:57 -08003015 struct drm_display_mode *mode;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003016
3017 seq_printf(m, "connector %d: type %s, status: %s\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03003018 connector->base.id, connector->name,
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003019 drm_get_connector_status_name(connector->status));
3020 if (connector->status == connector_status_connected) {
3021 seq_printf(m, "\tname: %s\n", connector->display_info.name);
3022 seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
3023 connector->display_info.width_mm,
3024 connector->display_info.height_mm);
3025 seq_printf(m, "\tsubpixel order: %s\n",
3026 drm_get_subpixel_order_name(connector->display_info.subpixel_order));
3027 seq_printf(m, "\tCEA rev: %d\n",
3028 connector->display_info.cea_rev);
3029 }
Maarten Lankhorstee648a72016-06-21 12:00:38 +02003030
3031 if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
3032 return;
3033
3034 switch (connector->connector_type) {
3035 case DRM_MODE_CONNECTOR_DisplayPort:
3036 case DRM_MODE_CONNECTOR_eDP:
Libin Yang9a148a92016-11-28 20:07:05 +08003037 if (intel_encoder->type == INTEL_OUTPUT_DP_MST)
3038 intel_dp_mst_info(m, intel_connector);
3039 else
3040 intel_dp_info(m, intel_connector);
Maarten Lankhorstee648a72016-06-21 12:00:38 +02003041 break;
3042 case DRM_MODE_CONNECTOR_LVDS:
3043 if (intel_encoder->type == INTEL_OUTPUT_LVDS)
Dave Airlie36cd7442014-05-02 13:44:18 +10003044 intel_lvds_info(m, intel_connector);
Maarten Lankhorstee648a72016-06-21 12:00:38 +02003045 break;
3046 case DRM_MODE_CONNECTOR_HDMIA:
3047 if (intel_encoder->type == INTEL_OUTPUT_HDMI ||
3048 intel_encoder->type == INTEL_OUTPUT_UNKNOWN)
3049 intel_hdmi_info(m, intel_connector);
3050 break;
3051 default:
3052 break;
Dave Airlie36cd7442014-05-02 13:44:18 +10003053 }
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003054
Jesse Barnesf103fc72014-02-20 12:39:57 -08003055 seq_printf(m, "\tmodes:\n");
3056 list_for_each_entry(mode, &connector->modes, head)
3057 intel_seq_print_mode(m, 2, mode);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003058}
3059
David Weinehall36cdd012016-08-22 13:59:31 +03003060static bool cursor_active(struct drm_i915_private *dev_priv, int pipe)
Chris Wilson065f2ec2014-03-12 09:13:13 +00003061{
Chris Wilson065f2ec2014-03-12 09:13:13 +00003062 u32 state;
3063
Jani Nikula2a307c22016-11-30 17:43:04 +02003064 if (IS_I845G(dev_priv) || IS_I865G(dev_priv))
Ville Syrjälä0b87c242015-09-22 19:47:51 +03003065 state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
Chris Wilson065f2ec2014-03-12 09:13:13 +00003066 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03003067 state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Chris Wilson065f2ec2014-03-12 09:13:13 +00003068
3069 return state;
3070}
3071
David Weinehall36cdd012016-08-22 13:59:31 +03003072static bool cursor_position(struct drm_i915_private *dev_priv,
3073 int pipe, int *x, int *y)
Chris Wilson065f2ec2014-03-12 09:13:13 +00003074{
Chris Wilson065f2ec2014-03-12 09:13:13 +00003075 u32 pos;
3076
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03003077 pos = I915_READ(CURPOS(pipe));
Chris Wilson065f2ec2014-03-12 09:13:13 +00003078
3079 *x = (pos >> CURSOR_X_SHIFT) & CURSOR_POS_MASK;
3080 if (pos & (CURSOR_POS_SIGN << CURSOR_X_SHIFT))
3081 *x = -*x;
3082
3083 *y = (pos >> CURSOR_Y_SHIFT) & CURSOR_POS_MASK;
3084 if (pos & (CURSOR_POS_SIGN << CURSOR_Y_SHIFT))
3085 *y = -*y;
3086
David Weinehall36cdd012016-08-22 13:59:31 +03003087 return cursor_active(dev_priv, pipe);
Chris Wilson065f2ec2014-03-12 09:13:13 +00003088}
3089
Robert Fekete3abc4e02015-10-27 16:58:32 +01003090static const char *plane_type(enum drm_plane_type type)
3091{
3092 switch (type) {
3093 case DRM_PLANE_TYPE_OVERLAY:
3094 return "OVL";
3095 case DRM_PLANE_TYPE_PRIMARY:
3096 return "PRI";
3097 case DRM_PLANE_TYPE_CURSOR:
3098 return "CUR";
3099 /*
3100 * Deliberately omitting default: to generate compiler warnings
3101 * when a new drm_plane_type gets added.
3102 */
3103 }
3104
3105 return "unknown";
3106}
3107
3108static const char *plane_rotation(unsigned int rotation)
3109{
3110 static char buf[48];
3111 /*
3112 * According to doc only one DRM_ROTATE_ is allowed but this
3113 * will print them all to visualize if the values are misused
3114 */
3115 snprintf(buf, sizeof(buf),
3116 "%s%s%s%s%s%s(0x%08x)",
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003117 (rotation & DRM_ROTATE_0) ? "0 " : "",
3118 (rotation & DRM_ROTATE_90) ? "90 " : "",
3119 (rotation & DRM_ROTATE_180) ? "180 " : "",
3120 (rotation & DRM_ROTATE_270) ? "270 " : "",
3121 (rotation & DRM_REFLECT_X) ? "FLIPX " : "",
3122 (rotation & DRM_REFLECT_Y) ? "FLIPY " : "",
Robert Fekete3abc4e02015-10-27 16:58:32 +01003123 rotation);
3124
3125 return buf;
3126}
3127
3128static void intel_plane_info(struct seq_file *m, struct intel_crtc *intel_crtc)
3129{
David Weinehall36cdd012016-08-22 13:59:31 +03003130 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3131 struct drm_device *dev = &dev_priv->drm;
Robert Fekete3abc4e02015-10-27 16:58:32 +01003132 struct intel_plane *intel_plane;
3133
3134 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
3135 struct drm_plane_state *state;
3136 struct drm_plane *plane = &intel_plane->base;
Eric Engestromb3c11ac2016-11-12 01:12:56 +00003137 struct drm_format_name_buf format_name;
Robert Fekete3abc4e02015-10-27 16:58:32 +01003138
3139 if (!plane->state) {
3140 seq_puts(m, "plane->state is NULL!\n");
3141 continue;
3142 }
3143
3144 state = plane->state;
3145
Eric Engestrom90844f02016-08-15 01:02:38 +01003146 if (state->fb) {
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003147 drm_get_format_name(state->fb->format->format,
3148 &format_name);
Eric Engestrom90844f02016-08-15 01:02:38 +01003149 } else {
Eric Engestromb3c11ac2016-11-12 01:12:56 +00003150 sprintf(format_name.str, "N/A");
Eric Engestrom90844f02016-08-15 01:02:38 +01003151 }
3152
Robert Fekete3abc4e02015-10-27 16:58:32 +01003153 seq_printf(m, "\t--Plane id %d: type=%s, crtc_pos=%4dx%4d, crtc_size=%4dx%4d, src_pos=%d.%04ux%d.%04u, src_size=%d.%04ux%d.%04u, format=%s, rotation=%s\n",
3154 plane->base.id,
3155 plane_type(intel_plane->base.type),
3156 state->crtc_x, state->crtc_y,
3157 state->crtc_w, state->crtc_h,
3158 (state->src_x >> 16),
3159 ((state->src_x & 0xffff) * 15625) >> 10,
3160 (state->src_y >> 16),
3161 ((state->src_y & 0xffff) * 15625) >> 10,
3162 (state->src_w >> 16),
3163 ((state->src_w & 0xffff) * 15625) >> 10,
3164 (state->src_h >> 16),
3165 ((state->src_h & 0xffff) * 15625) >> 10,
Eric Engestromb3c11ac2016-11-12 01:12:56 +00003166 format_name.str,
Robert Fekete3abc4e02015-10-27 16:58:32 +01003167 plane_rotation(state->rotation));
3168 }
3169}
3170
3171static void intel_scaler_info(struct seq_file *m, struct intel_crtc *intel_crtc)
3172{
3173 struct intel_crtc_state *pipe_config;
3174 int num_scalers = intel_crtc->num_scalers;
3175 int i;
3176
3177 pipe_config = to_intel_crtc_state(intel_crtc->base.state);
3178
3179 /* Not all platformas have a scaler */
3180 if (num_scalers) {
3181 seq_printf(m, "\tnum_scalers=%d, scaler_users=%x scaler_id=%d",
3182 num_scalers,
3183 pipe_config->scaler_state.scaler_users,
3184 pipe_config->scaler_state.scaler_id);
3185
A.Sunil Kamath58415912016-11-20 23:20:26 +05303186 for (i = 0; i < num_scalers; i++) {
Robert Fekete3abc4e02015-10-27 16:58:32 +01003187 struct intel_scaler *sc =
3188 &pipe_config->scaler_state.scalers[i];
3189
3190 seq_printf(m, ", scalers[%d]: use=%s, mode=%x",
3191 i, yesno(sc->in_use), sc->mode);
3192 }
3193 seq_puts(m, "\n");
3194 } else {
3195 seq_puts(m, "\tNo scalers available on this platform\n");
3196 }
3197}
3198
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003199static int i915_display_info(struct seq_file *m, void *unused)
3200{
David Weinehall36cdd012016-08-22 13:59:31 +03003201 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3202 struct drm_device *dev = &dev_priv->drm;
Chris Wilson065f2ec2014-03-12 09:13:13 +00003203 struct intel_crtc *crtc;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003204 struct drm_connector *connector;
3205
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03003206 intel_runtime_pm_get(dev_priv);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003207 drm_modeset_lock_all(dev);
3208 seq_printf(m, "CRTC info\n");
3209 seq_printf(m, "---------\n");
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003210 for_each_intel_crtc(dev, crtc) {
Chris Wilson065f2ec2014-03-12 09:13:13 +00003211 bool active;
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003212 struct intel_crtc_state *pipe_config;
Chris Wilson065f2ec2014-03-12 09:13:13 +00003213 int x, y;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003214
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003215 pipe_config = to_intel_crtc_state(crtc->base.state);
3216
Robert Fekete3abc4e02015-10-27 16:58:32 +01003217 seq_printf(m, "CRTC %d: pipe: %c, active=%s, (size=%dx%d), dither=%s, bpp=%d\n",
Chris Wilson065f2ec2014-03-12 09:13:13 +00003218 crtc->base.base.id, pipe_name(crtc->pipe),
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003219 yesno(pipe_config->base.active),
Robert Fekete3abc4e02015-10-27 16:58:32 +01003220 pipe_config->pipe_src_w, pipe_config->pipe_src_h,
3221 yesno(pipe_config->dither), pipe_config->pipe_bpp);
3222
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003223 if (pipe_config->base.active) {
Chris Wilson065f2ec2014-03-12 09:13:13 +00003224 intel_crtc_info(m, crtc);
3225
David Weinehall36cdd012016-08-22 13:59:31 +03003226 active = cursor_position(dev_priv, crtc->pipe, &x, &y);
Chris Wilson57127ef2014-07-04 08:20:11 +01003227 seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x, active? %s\n",
Chris Wilson4b0e3332014-05-30 16:35:26 +03003228 yesno(crtc->cursor_base),
Matt Roper3dd512f2015-02-27 10:12:00 -08003229 x, y, crtc->base.cursor->state->crtc_w,
3230 crtc->base.cursor->state->crtc_h,
Chris Wilson57127ef2014-07-04 08:20:11 +01003231 crtc->cursor_addr, yesno(active));
Robert Fekete3abc4e02015-10-27 16:58:32 +01003232 intel_scaler_info(m, crtc);
3233 intel_plane_info(m, crtc);
Paulo Zanonia23dc652014-04-01 14:55:11 -03003234 }
Daniel Vettercace8412014-05-22 17:56:31 +02003235
3236 seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
3237 yesno(!crtc->cpu_fifo_underrun_disabled),
3238 yesno(!crtc->pch_fifo_underrun_disabled));
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003239 }
3240
3241 seq_printf(m, "\n");
3242 seq_printf(m, "Connector info\n");
3243 seq_printf(m, "--------------\n");
3244 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
3245 intel_connector_info(m, connector);
3246 }
3247 drm_modeset_unlock_all(dev);
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03003248 intel_runtime_pm_put(dev_priv);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003249
3250 return 0;
3251}
3252
Chris Wilson1b365952016-10-04 21:11:31 +01003253static int i915_engine_info(struct seq_file *m, void *unused)
3254{
3255 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3256 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05303257 enum intel_engine_id id;
Chris Wilson1b365952016-10-04 21:11:31 +01003258
Chris Wilson9c870d02016-10-24 13:42:15 +01003259 intel_runtime_pm_get(dev_priv);
3260
Chris Wilsonf73b5672017-03-02 15:03:56 +00003261 seq_printf(m, "GT awake? %s\n",
3262 yesno(dev_priv->gt.awake));
3263 seq_printf(m, "Global active requests: %d\n",
3264 dev_priv->gt.active_requests);
3265
Akash Goel3b3f1652016-10-13 22:44:48 +05303266 for_each_engine(engine, dev_priv, id) {
Chris Wilson1b365952016-10-04 21:11:31 +01003267 struct intel_breadcrumbs *b = &engine->breadcrumbs;
3268 struct drm_i915_gem_request *rq;
3269 struct rb_node *rb;
3270 u64 addr;
3271
3272 seq_printf(m, "%s\n", engine->name);
Chris Wilsonf73b5672017-03-02 15:03:56 +00003273 seq_printf(m, "\tcurrent seqno %x, last %x, hangcheck %x [%d ms], inflight %d\n",
Chris Wilson1b365952016-10-04 21:11:31 +01003274 intel_engine_get_seqno(engine),
Chris Wilsoncb399ea2016-11-01 10:03:16 +00003275 intel_engine_last_submit(engine),
Chris Wilson1b365952016-10-04 21:11:31 +01003276 engine->hangcheck.seqno,
Chris Wilsonf73b5672017-03-02 15:03:56 +00003277 jiffies_to_msecs(jiffies - engine->hangcheck.action_timestamp),
3278 engine->timeline->inflight_seqnos);
Chris Wilson1b365952016-10-04 21:11:31 +01003279
3280 rcu_read_lock();
3281
3282 seq_printf(m, "\tRequests:\n");
3283
Chris Wilson73cb9702016-10-28 13:58:46 +01003284 rq = list_first_entry(&engine->timeline->requests,
3285 struct drm_i915_gem_request, link);
3286 if (&rq->link != &engine->timeline->requests)
Chris Wilson1b365952016-10-04 21:11:31 +01003287 print_request(m, rq, "\t\tfirst ");
3288
Chris Wilson73cb9702016-10-28 13:58:46 +01003289 rq = list_last_entry(&engine->timeline->requests,
3290 struct drm_i915_gem_request, link);
3291 if (&rq->link != &engine->timeline->requests)
Chris Wilson1b365952016-10-04 21:11:31 +01003292 print_request(m, rq, "\t\tlast ");
3293
3294 rq = i915_gem_find_active_request(engine);
3295 if (rq) {
3296 print_request(m, rq, "\t\tactive ");
3297 seq_printf(m,
3298 "\t\t[head %04x, postfix %04x, tail %04x, batch 0x%08x_%08x]\n",
3299 rq->head, rq->postfix, rq->tail,
3300 rq->batch ? upper_32_bits(rq->batch->node.start) : ~0u,
3301 rq->batch ? lower_32_bits(rq->batch->node.start) : ~0u);
3302 }
3303
3304 seq_printf(m, "\tRING_START: 0x%08x [0x%08x]\n",
3305 I915_READ(RING_START(engine->mmio_base)),
3306 rq ? i915_ggtt_offset(rq->ring->vma) : 0);
3307 seq_printf(m, "\tRING_HEAD: 0x%08x [0x%08x]\n",
3308 I915_READ(RING_HEAD(engine->mmio_base)) & HEAD_ADDR,
3309 rq ? rq->ring->head : 0);
3310 seq_printf(m, "\tRING_TAIL: 0x%08x [0x%08x]\n",
3311 I915_READ(RING_TAIL(engine->mmio_base)) & TAIL_ADDR,
3312 rq ? rq->ring->tail : 0);
3313 seq_printf(m, "\tRING_CTL: 0x%08x [%s]\n",
3314 I915_READ(RING_CTL(engine->mmio_base)),
3315 I915_READ(RING_CTL(engine->mmio_base)) & (RING_WAIT | RING_WAIT_SEMAPHORE) ? "waiting" : "");
3316
3317 rcu_read_unlock();
3318
3319 addr = intel_engine_get_active_head(engine);
3320 seq_printf(m, "\tACTHD: 0x%08x_%08x\n",
3321 upper_32_bits(addr), lower_32_bits(addr));
3322 addr = intel_engine_get_last_batch_head(engine);
3323 seq_printf(m, "\tBBADDR: 0x%08x_%08x\n",
3324 upper_32_bits(addr), lower_32_bits(addr));
3325
3326 if (i915.enable_execlists) {
3327 u32 ptr, read, write;
Chris Wilson20311bd2016-11-14 20:41:03 +00003328 struct rb_node *rb;
Chris Wilson1b365952016-10-04 21:11:31 +01003329
3330 seq_printf(m, "\tExeclist status: 0x%08x %08x\n",
3331 I915_READ(RING_EXECLIST_STATUS_LO(engine)),
3332 I915_READ(RING_EXECLIST_STATUS_HI(engine)));
3333
3334 ptr = I915_READ(RING_CONTEXT_STATUS_PTR(engine));
3335 read = GEN8_CSB_READ_PTR(ptr);
3336 write = GEN8_CSB_WRITE_PTR(ptr);
3337 seq_printf(m, "\tExeclist CSB read %d, write %d\n",
3338 read, write);
3339 if (read >= GEN8_CSB_ENTRIES)
3340 read = 0;
3341 if (write >= GEN8_CSB_ENTRIES)
3342 write = 0;
3343 if (read > write)
3344 write += GEN8_CSB_ENTRIES;
3345 while (read < write) {
3346 unsigned int idx = ++read % GEN8_CSB_ENTRIES;
3347
3348 seq_printf(m, "\tExeclist CSB[%d]: 0x%08x, context: %d\n",
3349 idx,
3350 I915_READ(RING_CONTEXT_STATUS_BUF_LO(engine, idx)),
3351 I915_READ(RING_CONTEXT_STATUS_BUF_HI(engine, idx)));
3352 }
3353
3354 rcu_read_lock();
3355 rq = READ_ONCE(engine->execlist_port[0].request);
Chris Wilson816ee792017-01-24 11:00:03 +00003356 if (rq) {
3357 seq_printf(m, "\t\tELSP[0] count=%d, ",
3358 engine->execlist_port[0].count);
3359 print_request(m, rq, "rq: ");
3360 } else {
Chris Wilson1b365952016-10-04 21:11:31 +01003361 seq_printf(m, "\t\tELSP[0] idle\n");
Chris Wilson816ee792017-01-24 11:00:03 +00003362 }
Chris Wilson1b365952016-10-04 21:11:31 +01003363 rq = READ_ONCE(engine->execlist_port[1].request);
Chris Wilson816ee792017-01-24 11:00:03 +00003364 if (rq) {
3365 seq_printf(m, "\t\tELSP[1] count=%d, ",
3366 engine->execlist_port[1].count);
3367 print_request(m, rq, "rq: ");
3368 } else {
Chris Wilson1b365952016-10-04 21:11:31 +01003369 seq_printf(m, "\t\tELSP[1] idle\n");
Chris Wilson816ee792017-01-24 11:00:03 +00003370 }
Chris Wilson1b365952016-10-04 21:11:31 +01003371 rcu_read_unlock();
Chris Wilsonc8247c02016-10-27 01:03:43 +01003372
Chris Wilson663f71e2016-11-14 20:41:00 +00003373 spin_lock_irq(&engine->timeline->lock);
Chris Wilson20311bd2016-11-14 20:41:03 +00003374 for (rb = engine->execlist_first; rb; rb = rb_next(rb)) {
3375 rq = rb_entry(rb, typeof(*rq), priotree.node);
Chris Wilsonc8247c02016-10-27 01:03:43 +01003376 print_request(m, rq, "\t\tQ ");
3377 }
Chris Wilson663f71e2016-11-14 20:41:00 +00003378 spin_unlock_irq(&engine->timeline->lock);
Chris Wilson1b365952016-10-04 21:11:31 +01003379 } else if (INTEL_GEN(dev_priv) > 6) {
3380 seq_printf(m, "\tPP_DIR_BASE: 0x%08x\n",
3381 I915_READ(RING_PP_DIR_BASE(engine)));
3382 seq_printf(m, "\tPP_DIR_BASE_READ: 0x%08x\n",
3383 I915_READ(RING_PP_DIR_BASE_READ(engine)));
3384 seq_printf(m, "\tPP_DIR_DCLV: 0x%08x\n",
3385 I915_READ(RING_PP_DIR_DCLV(engine)));
3386 }
3387
Chris Wilson61d3dc72017-03-03 19:08:24 +00003388 spin_lock_irq(&b->rb_lock);
Chris Wilson1b365952016-10-04 21:11:31 +01003389 for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
Geliang Tangf802cf72016-12-19 22:43:49 +08003390 struct intel_wait *w = rb_entry(rb, typeof(*w), node);
Chris Wilson1b365952016-10-04 21:11:31 +01003391
3392 seq_printf(m, "\t%s [%d] waiting for %x\n",
3393 w->tsk->comm, w->tsk->pid, w->seqno);
3394 }
Chris Wilson61d3dc72017-03-03 19:08:24 +00003395 spin_unlock_irq(&b->rb_lock);
Chris Wilson1b365952016-10-04 21:11:31 +01003396
3397 seq_puts(m, "\n");
3398 }
3399
Chris Wilson9c870d02016-10-24 13:42:15 +01003400 intel_runtime_pm_put(dev_priv);
3401
Chris Wilson1b365952016-10-04 21:11:31 +01003402 return 0;
3403}
3404
Ben Widawskye04934c2014-06-30 09:53:42 -07003405static int i915_semaphore_status(struct seq_file *m, void *unused)
3406{
David Weinehall36cdd012016-08-22 13:59:31 +03003407 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3408 struct drm_device *dev = &dev_priv->drm;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003409 struct intel_engine_cs *engine;
David Weinehall36cdd012016-08-22 13:59:31 +03003410 int num_rings = INTEL_INFO(dev_priv)->num_rings;
Dave Gordonc3232b12016-03-23 18:19:53 +00003411 enum intel_engine_id id;
3412 int j, ret;
Ben Widawskye04934c2014-06-30 09:53:42 -07003413
Chris Wilson39df9192016-07-20 13:31:57 +01003414 if (!i915.semaphores) {
Ben Widawskye04934c2014-06-30 09:53:42 -07003415 seq_puts(m, "Semaphores are disabled\n");
3416 return 0;
3417 }
3418
3419 ret = mutex_lock_interruptible(&dev->struct_mutex);
3420 if (ret)
3421 return ret;
Paulo Zanoni03872062014-07-09 14:31:57 -03003422 intel_runtime_pm_get(dev_priv);
Ben Widawskye04934c2014-06-30 09:53:42 -07003423
David Weinehall36cdd012016-08-22 13:59:31 +03003424 if (IS_BROADWELL(dev_priv)) {
Ben Widawskye04934c2014-06-30 09:53:42 -07003425 struct page *page;
3426 uint64_t *seqno;
3427
Chris Wilson51d545d2016-08-15 10:49:02 +01003428 page = i915_gem_object_get_page(dev_priv->semaphore->obj, 0);
Ben Widawskye04934c2014-06-30 09:53:42 -07003429
3430 seqno = (uint64_t *)kmap_atomic(page);
Akash Goel3b3f1652016-10-13 22:44:48 +05303431 for_each_engine(engine, dev_priv, id) {
Ben Widawskye04934c2014-06-30 09:53:42 -07003432 uint64_t offset;
3433
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003434 seq_printf(m, "%s\n", engine->name);
Ben Widawskye04934c2014-06-30 09:53:42 -07003435
3436 seq_puts(m, " Last signal:");
3437 for (j = 0; j < num_rings; j++) {
Dave Gordonc3232b12016-03-23 18:19:53 +00003438 offset = id * I915_NUM_ENGINES + j;
Ben Widawskye04934c2014-06-30 09:53:42 -07003439 seq_printf(m, "0x%08llx (0x%02llx) ",
3440 seqno[offset], offset * 8);
3441 }
3442 seq_putc(m, '\n');
3443
3444 seq_puts(m, " Last wait: ");
3445 for (j = 0; j < num_rings; j++) {
Dave Gordonc3232b12016-03-23 18:19:53 +00003446 offset = id + (j * I915_NUM_ENGINES);
Ben Widawskye04934c2014-06-30 09:53:42 -07003447 seq_printf(m, "0x%08llx (0x%02llx) ",
3448 seqno[offset], offset * 8);
3449 }
3450 seq_putc(m, '\n');
3451
3452 }
3453 kunmap_atomic(seqno);
3454 } else {
3455 seq_puts(m, " Last signal:");
Akash Goel3b3f1652016-10-13 22:44:48 +05303456 for_each_engine(engine, dev_priv, id)
Ben Widawskye04934c2014-06-30 09:53:42 -07003457 for (j = 0; j < num_rings; j++)
3458 seq_printf(m, "0x%08x\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003459 I915_READ(engine->semaphore.mbox.signal[j]));
Ben Widawskye04934c2014-06-30 09:53:42 -07003460 seq_putc(m, '\n');
3461 }
3462
Paulo Zanoni03872062014-07-09 14:31:57 -03003463 intel_runtime_pm_put(dev_priv);
Ben Widawskye04934c2014-06-30 09:53:42 -07003464 mutex_unlock(&dev->struct_mutex);
3465 return 0;
3466}
3467
Daniel Vetter728e29d2014-06-25 22:01:53 +03003468static int i915_shared_dplls_info(struct seq_file *m, void *unused)
3469{
David Weinehall36cdd012016-08-22 13:59:31 +03003470 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3471 struct drm_device *dev = &dev_priv->drm;
Daniel Vetter728e29d2014-06-25 22:01:53 +03003472 int i;
3473
3474 drm_modeset_lock_all(dev);
3475 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3476 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
3477
3478 seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->name, pll->id);
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +01003479 seq_printf(m, " crtc_mask: 0x%08x, active: 0x%x, on: %s\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +02003480 pll->state.crtc_mask, pll->active_mask, yesno(pll->on));
Daniel Vetter728e29d2014-06-25 22:01:53 +03003481 seq_printf(m, " tracked hardware state:\n");
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +02003482 seq_printf(m, " dpll: 0x%08x\n", pll->state.hw_state.dpll);
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02003483 seq_printf(m, " dpll_md: 0x%08x\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +02003484 pll->state.hw_state.dpll_md);
3485 seq_printf(m, " fp0: 0x%08x\n", pll->state.hw_state.fp0);
3486 seq_printf(m, " fp1: 0x%08x\n", pll->state.hw_state.fp1);
3487 seq_printf(m, " wrpll: 0x%08x\n", pll->state.hw_state.wrpll);
Daniel Vetter728e29d2014-06-25 22:01:53 +03003488 }
3489 drm_modeset_unlock_all(dev);
3490
3491 return 0;
3492}
3493
Damien Lespiau1ed1ef92014-08-30 16:50:59 +01003494static int i915_wa_registers(struct seq_file *m, void *unused)
Arun Siluvery888b5992014-08-26 14:44:51 +01003495{
3496 int i;
3497 int ret;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003498 struct intel_engine_cs *engine;
David Weinehall36cdd012016-08-22 13:59:31 +03003499 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3500 struct drm_device *dev = &dev_priv->drm;
Arun Siluvery33136b02016-01-21 21:43:47 +00003501 struct i915_workarounds *workarounds = &dev_priv->workarounds;
Dave Gordonc3232b12016-03-23 18:19:53 +00003502 enum intel_engine_id id;
Arun Siluvery888b5992014-08-26 14:44:51 +01003503
Arun Siluvery888b5992014-08-26 14:44:51 +01003504 ret = mutex_lock_interruptible(&dev->struct_mutex);
3505 if (ret)
3506 return ret;
3507
3508 intel_runtime_pm_get(dev_priv);
3509
Arun Siluvery33136b02016-01-21 21:43:47 +00003510 seq_printf(m, "Workarounds applied: %d\n", workarounds->count);
Akash Goel3b3f1652016-10-13 22:44:48 +05303511 for_each_engine(engine, dev_priv, id)
Arun Siluvery33136b02016-01-21 21:43:47 +00003512 seq_printf(m, "HW whitelist count for %s: %d\n",
Dave Gordonc3232b12016-03-23 18:19:53 +00003513 engine->name, workarounds->hw_whitelist_count[id]);
Arun Siluvery33136b02016-01-21 21:43:47 +00003514 for (i = 0; i < workarounds->count; ++i) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003515 i915_reg_t addr;
3516 u32 mask, value, read;
Mika Kuoppala2fa60f62014-10-07 17:21:27 +03003517 bool ok;
Arun Siluvery888b5992014-08-26 14:44:51 +01003518
Arun Siluvery33136b02016-01-21 21:43:47 +00003519 addr = workarounds->reg[i].addr;
3520 mask = workarounds->reg[i].mask;
3521 value = workarounds->reg[i].value;
Mika Kuoppala2fa60f62014-10-07 17:21:27 +03003522 read = I915_READ(addr);
3523 ok = (value & mask) == (read & mask);
3524 seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X, read: 0x%08x, status: %s\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003525 i915_mmio_reg_offset(addr), value, mask, read, ok ? "OK" : "FAIL");
Arun Siluvery888b5992014-08-26 14:44:51 +01003526 }
3527
3528 intel_runtime_pm_put(dev_priv);
3529 mutex_unlock(&dev->struct_mutex);
3530
3531 return 0;
3532}
3533
Damien Lespiauc5511e42014-11-04 17:06:51 +00003534static int i915_ddb_info(struct seq_file *m, void *unused)
3535{
David Weinehall36cdd012016-08-22 13:59:31 +03003536 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3537 struct drm_device *dev = &dev_priv->drm;
Damien Lespiauc5511e42014-11-04 17:06:51 +00003538 struct skl_ddb_allocation *ddb;
3539 struct skl_ddb_entry *entry;
3540 enum pipe pipe;
3541 int plane;
3542
David Weinehall36cdd012016-08-22 13:59:31 +03003543 if (INTEL_GEN(dev_priv) < 9)
Damien Lespiau2fcffe12014-12-03 17:33:24 +00003544 return 0;
3545
Damien Lespiauc5511e42014-11-04 17:06:51 +00003546 drm_modeset_lock_all(dev);
3547
3548 ddb = &dev_priv->wm.skl_hw.ddb;
3549
3550 seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");
3551
3552 for_each_pipe(dev_priv, pipe) {
3553 seq_printf(m, "Pipe %c\n", pipe_name(pipe));
3554
Matt Roper8b364b42016-10-26 15:51:28 -07003555 for_each_universal_plane(dev_priv, pipe, plane) {
Damien Lespiauc5511e42014-11-04 17:06:51 +00003556 entry = &ddb->plane[pipe][plane];
3557 seq_printf(m, " Plane%-8d%8u%8u%8u\n", plane + 1,
3558 entry->start, entry->end,
3559 skl_ddb_entry_size(entry));
3560 }
3561
Matt Roper4969d332015-09-24 15:53:10 -07003562 entry = &ddb->plane[pipe][PLANE_CURSOR];
Damien Lespiauc5511e42014-11-04 17:06:51 +00003563 seq_printf(m, " %-13s%8u%8u%8u\n", "Cursor", entry->start,
3564 entry->end, skl_ddb_entry_size(entry));
3565 }
3566
3567 drm_modeset_unlock_all(dev);
3568
3569 return 0;
3570}
3571
Vandana Kannana54746e2015-03-03 20:53:10 +05303572static void drrs_status_per_crtc(struct seq_file *m,
David Weinehall36cdd012016-08-22 13:59:31 +03003573 struct drm_device *dev,
3574 struct intel_crtc *intel_crtc)
Vandana Kannana54746e2015-03-03 20:53:10 +05303575{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003576 struct drm_i915_private *dev_priv = to_i915(dev);
Vandana Kannana54746e2015-03-03 20:53:10 +05303577 struct i915_drrs *drrs = &dev_priv->drrs;
3578 int vrefresh = 0;
Maarten Lankhorst26875fe2016-06-20 15:57:36 +02003579 struct drm_connector *connector;
Vandana Kannana54746e2015-03-03 20:53:10 +05303580
Maarten Lankhorst26875fe2016-06-20 15:57:36 +02003581 drm_for_each_connector(connector, dev) {
3582 if (connector->state->crtc != &intel_crtc->base)
3583 continue;
3584
3585 seq_printf(m, "%s:\n", connector->name);
Vandana Kannana54746e2015-03-03 20:53:10 +05303586 }
3587
3588 if (dev_priv->vbt.drrs_type == STATIC_DRRS_SUPPORT)
3589 seq_puts(m, "\tVBT: DRRS_type: Static");
3590 else if (dev_priv->vbt.drrs_type == SEAMLESS_DRRS_SUPPORT)
3591 seq_puts(m, "\tVBT: DRRS_type: Seamless");
3592 else if (dev_priv->vbt.drrs_type == DRRS_NOT_SUPPORTED)
3593 seq_puts(m, "\tVBT: DRRS_type: None");
3594 else
3595 seq_puts(m, "\tVBT: DRRS_type: FIXME: Unrecognized Value");
3596
3597 seq_puts(m, "\n\n");
3598
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003599 if (to_intel_crtc_state(intel_crtc->base.state)->has_drrs) {
Vandana Kannana54746e2015-03-03 20:53:10 +05303600 struct intel_panel *panel;
3601
3602 mutex_lock(&drrs->mutex);
3603 /* DRRS Supported */
3604 seq_puts(m, "\tDRRS Supported: Yes\n");
3605
3606 /* disable_drrs() will make drrs->dp NULL */
3607 if (!drrs->dp) {
3608 seq_puts(m, "Idleness DRRS: Disabled");
3609 mutex_unlock(&drrs->mutex);
3610 return;
3611 }
3612
3613 panel = &drrs->dp->attached_connector->panel;
3614 seq_printf(m, "\t\tBusy_frontbuffer_bits: 0x%X",
3615 drrs->busy_frontbuffer_bits);
3616
3617 seq_puts(m, "\n\t\t");
3618 if (drrs->refresh_rate_type == DRRS_HIGH_RR) {
3619 seq_puts(m, "DRRS_State: DRRS_HIGH_RR\n");
3620 vrefresh = panel->fixed_mode->vrefresh;
3621 } else if (drrs->refresh_rate_type == DRRS_LOW_RR) {
3622 seq_puts(m, "DRRS_State: DRRS_LOW_RR\n");
3623 vrefresh = panel->downclock_mode->vrefresh;
3624 } else {
3625 seq_printf(m, "DRRS_State: Unknown(%d)\n",
3626 drrs->refresh_rate_type);
3627 mutex_unlock(&drrs->mutex);
3628 return;
3629 }
3630 seq_printf(m, "\t\tVrefresh: %d", vrefresh);
3631
3632 seq_puts(m, "\n\t\t");
3633 mutex_unlock(&drrs->mutex);
3634 } else {
3635 /* DRRS not supported. Print the VBT parameter*/
3636 seq_puts(m, "\tDRRS Supported : No");
3637 }
3638 seq_puts(m, "\n");
3639}
3640
3641static int i915_drrs_status(struct seq_file *m, void *unused)
3642{
David Weinehall36cdd012016-08-22 13:59:31 +03003643 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3644 struct drm_device *dev = &dev_priv->drm;
Vandana Kannana54746e2015-03-03 20:53:10 +05303645 struct intel_crtc *intel_crtc;
3646 int active_crtc_cnt = 0;
3647
Maarten Lankhorst26875fe2016-06-20 15:57:36 +02003648 drm_modeset_lock_all(dev);
Vandana Kannana54746e2015-03-03 20:53:10 +05303649 for_each_intel_crtc(dev, intel_crtc) {
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003650 if (intel_crtc->base.state->active) {
Vandana Kannana54746e2015-03-03 20:53:10 +05303651 active_crtc_cnt++;
3652 seq_printf(m, "\nCRTC %d: ", active_crtc_cnt);
3653
3654 drrs_status_per_crtc(m, dev, intel_crtc);
3655 }
Vandana Kannana54746e2015-03-03 20:53:10 +05303656 }
Maarten Lankhorst26875fe2016-06-20 15:57:36 +02003657 drm_modeset_unlock_all(dev);
Vandana Kannana54746e2015-03-03 20:53:10 +05303658
3659 if (!active_crtc_cnt)
3660 seq_puts(m, "No active crtc found\n");
3661
3662 return 0;
3663}
3664
Dave Airlie11bed952014-05-12 15:22:27 +10003665static int i915_dp_mst_info(struct seq_file *m, void *unused)
3666{
David Weinehall36cdd012016-08-22 13:59:31 +03003667 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3668 struct drm_device *dev = &dev_priv->drm;
Dave Airlie11bed952014-05-12 15:22:27 +10003669 struct intel_encoder *intel_encoder;
3670 struct intel_digital_port *intel_dig_port;
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02003671 struct drm_connector *connector;
3672
Dave Airlie11bed952014-05-12 15:22:27 +10003673 drm_modeset_lock_all(dev);
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02003674 drm_for_each_connector(connector, dev) {
3675 if (connector->connector_type != DRM_MODE_CONNECTOR_DisplayPort)
Dave Airlie11bed952014-05-12 15:22:27 +10003676 continue;
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02003677
3678 intel_encoder = intel_attached_encoder(connector);
3679 if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
3680 continue;
3681
3682 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlie11bed952014-05-12 15:22:27 +10003683 if (!intel_dig_port->dp.can_mst)
3684 continue;
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02003685
Jim Bride40ae80c2016-04-14 10:18:37 -07003686 seq_printf(m, "MST Source Port %c\n",
3687 port_name(intel_dig_port->port));
Dave Airlie11bed952014-05-12 15:22:27 +10003688 drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
3689 }
3690 drm_modeset_unlock_all(dev);
3691 return 0;
3692}
3693
Todd Previteeb3394fa2015-04-18 00:04:19 -07003694static ssize_t i915_displayport_test_active_write(struct file *file,
David Weinehall36cdd012016-08-22 13:59:31 +03003695 const char __user *ubuf,
3696 size_t len, loff_t *offp)
Todd Previteeb3394fa2015-04-18 00:04:19 -07003697{
3698 char *input_buffer;
3699 int status = 0;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003700 struct drm_device *dev;
3701 struct drm_connector *connector;
3702 struct list_head *connector_list;
3703 struct intel_dp *intel_dp;
3704 int val = 0;
3705
Sudip Mukherjee9aaffa32015-07-21 17:36:45 +05303706 dev = ((struct seq_file *)file->private_data)->private;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003707
Todd Previteeb3394fa2015-04-18 00:04:19 -07003708 connector_list = &dev->mode_config.connector_list;
3709
3710 if (len == 0)
3711 return 0;
3712
3713 input_buffer = kmalloc(len + 1, GFP_KERNEL);
3714 if (!input_buffer)
3715 return -ENOMEM;
3716
3717 if (copy_from_user(input_buffer, ubuf, len)) {
3718 status = -EFAULT;
3719 goto out;
3720 }
3721
3722 input_buffer[len] = '\0';
3723 DRM_DEBUG_DRIVER("Copied %d bytes from user\n", (unsigned int)len);
3724
3725 list_for_each_entry(connector, connector_list, head) {
Todd Previteeb3394fa2015-04-18 00:04:19 -07003726 if (connector->connector_type !=
3727 DRM_MODE_CONNECTOR_DisplayPort)
3728 continue;
3729
Sudip Mukherjeeb8bb08e2015-07-21 17:36:46 +05303730 if (connector->status == connector_status_connected &&
Todd Previteeb3394fa2015-04-18 00:04:19 -07003731 connector->encoder != NULL) {
3732 intel_dp = enc_to_intel_dp(connector->encoder);
3733 status = kstrtoint(input_buffer, 10, &val);
3734 if (status < 0)
3735 goto out;
3736 DRM_DEBUG_DRIVER("Got %d for test active\n", val);
3737 /* To prevent erroneous activation of the compliance
3738 * testing code, only accept an actual value of 1 here
3739 */
3740 if (val == 1)
Manasi Navarec1617ab2016-12-09 16:22:50 -08003741 intel_dp->compliance.test_active = 1;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003742 else
Manasi Navarec1617ab2016-12-09 16:22:50 -08003743 intel_dp->compliance.test_active = 0;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003744 }
3745 }
3746out:
3747 kfree(input_buffer);
3748 if (status < 0)
3749 return status;
3750
3751 *offp += len;
3752 return len;
3753}
3754
3755static int i915_displayport_test_active_show(struct seq_file *m, void *data)
3756{
3757 struct drm_device *dev = m->private;
3758 struct drm_connector *connector;
3759 struct list_head *connector_list = &dev->mode_config.connector_list;
3760 struct intel_dp *intel_dp;
3761
Todd Previteeb3394fa2015-04-18 00:04:19 -07003762 list_for_each_entry(connector, connector_list, head) {
Todd Previteeb3394fa2015-04-18 00:04:19 -07003763 if (connector->connector_type !=
3764 DRM_MODE_CONNECTOR_DisplayPort)
3765 continue;
3766
3767 if (connector->status == connector_status_connected &&
3768 connector->encoder != NULL) {
3769 intel_dp = enc_to_intel_dp(connector->encoder);
Manasi Navarec1617ab2016-12-09 16:22:50 -08003770 if (intel_dp->compliance.test_active)
Todd Previteeb3394fa2015-04-18 00:04:19 -07003771 seq_puts(m, "1");
3772 else
3773 seq_puts(m, "0");
3774 } else
3775 seq_puts(m, "0");
3776 }
3777
3778 return 0;
3779}
3780
3781static int i915_displayport_test_active_open(struct inode *inode,
David Weinehall36cdd012016-08-22 13:59:31 +03003782 struct file *file)
Todd Previteeb3394fa2015-04-18 00:04:19 -07003783{
David Weinehall36cdd012016-08-22 13:59:31 +03003784 struct drm_i915_private *dev_priv = inode->i_private;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003785
David Weinehall36cdd012016-08-22 13:59:31 +03003786 return single_open(file, i915_displayport_test_active_show,
3787 &dev_priv->drm);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003788}
3789
3790static const struct file_operations i915_displayport_test_active_fops = {
3791 .owner = THIS_MODULE,
3792 .open = i915_displayport_test_active_open,
3793 .read = seq_read,
3794 .llseek = seq_lseek,
3795 .release = single_release,
3796 .write = i915_displayport_test_active_write
3797};
3798
3799static int i915_displayport_test_data_show(struct seq_file *m, void *data)
3800{
3801 struct drm_device *dev = m->private;
3802 struct drm_connector *connector;
3803 struct list_head *connector_list = &dev->mode_config.connector_list;
3804 struct intel_dp *intel_dp;
3805
Todd Previteeb3394fa2015-04-18 00:04:19 -07003806 list_for_each_entry(connector, connector_list, head) {
Todd Previteeb3394fa2015-04-18 00:04:19 -07003807 if (connector->connector_type !=
3808 DRM_MODE_CONNECTOR_DisplayPort)
3809 continue;
3810
3811 if (connector->status == connector_status_connected &&
3812 connector->encoder != NULL) {
3813 intel_dp = enc_to_intel_dp(connector->encoder);
Manasi Navareb48a5ba2017-01-20 19:09:28 -08003814 if (intel_dp->compliance.test_type ==
3815 DP_TEST_LINK_EDID_READ)
3816 seq_printf(m, "%lx",
3817 intel_dp->compliance.test_data.edid);
Manasi Navare611032b2017-01-24 08:21:49 -08003818 else if (intel_dp->compliance.test_type ==
3819 DP_TEST_LINK_VIDEO_PATTERN) {
3820 seq_printf(m, "hdisplay: %d\n",
3821 intel_dp->compliance.test_data.hdisplay);
3822 seq_printf(m, "vdisplay: %d\n",
3823 intel_dp->compliance.test_data.vdisplay);
3824 seq_printf(m, "bpc: %u\n",
3825 intel_dp->compliance.test_data.bpc);
3826 }
Todd Previteeb3394fa2015-04-18 00:04:19 -07003827 } else
3828 seq_puts(m, "0");
3829 }
3830
3831 return 0;
3832}
3833static int i915_displayport_test_data_open(struct inode *inode,
David Weinehall36cdd012016-08-22 13:59:31 +03003834 struct file *file)
Todd Previteeb3394fa2015-04-18 00:04:19 -07003835{
David Weinehall36cdd012016-08-22 13:59:31 +03003836 struct drm_i915_private *dev_priv = inode->i_private;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003837
David Weinehall36cdd012016-08-22 13:59:31 +03003838 return single_open(file, i915_displayport_test_data_show,
3839 &dev_priv->drm);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003840}
3841
3842static const struct file_operations i915_displayport_test_data_fops = {
3843 .owner = THIS_MODULE,
3844 .open = i915_displayport_test_data_open,
3845 .read = seq_read,
3846 .llseek = seq_lseek,
3847 .release = single_release
3848};
3849
3850static int i915_displayport_test_type_show(struct seq_file *m, void *data)
3851{
3852 struct drm_device *dev = m->private;
3853 struct drm_connector *connector;
3854 struct list_head *connector_list = &dev->mode_config.connector_list;
3855 struct intel_dp *intel_dp;
3856
Todd Previteeb3394fa2015-04-18 00:04:19 -07003857 list_for_each_entry(connector, connector_list, head) {
Todd Previteeb3394fa2015-04-18 00:04:19 -07003858 if (connector->connector_type !=
3859 DRM_MODE_CONNECTOR_DisplayPort)
3860 continue;
3861
3862 if (connector->status == connector_status_connected &&
3863 connector->encoder != NULL) {
3864 intel_dp = enc_to_intel_dp(connector->encoder);
Manasi Navarec1617ab2016-12-09 16:22:50 -08003865 seq_printf(m, "%02lx", intel_dp->compliance.test_type);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003866 } else
3867 seq_puts(m, "0");
3868 }
3869
3870 return 0;
3871}
3872
3873static int i915_displayport_test_type_open(struct inode *inode,
3874 struct file *file)
3875{
David Weinehall36cdd012016-08-22 13:59:31 +03003876 struct drm_i915_private *dev_priv = inode->i_private;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003877
David Weinehall36cdd012016-08-22 13:59:31 +03003878 return single_open(file, i915_displayport_test_type_show,
3879 &dev_priv->drm);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003880}
3881
3882static const struct file_operations i915_displayport_test_type_fops = {
3883 .owner = THIS_MODULE,
3884 .open = i915_displayport_test_type_open,
3885 .read = seq_read,
3886 .llseek = seq_lseek,
3887 .release = single_release
3888};
3889
Damien Lespiau97e94b22014-11-04 17:06:50 +00003890static void wm_latency_show(struct seq_file *m, const uint16_t wm[8])
Ville Syrjälä369a1342014-01-22 14:36:08 +02003891{
David Weinehall36cdd012016-08-22 13:59:31 +03003892 struct drm_i915_private *dev_priv = m->private;
3893 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003894 int level;
Ville Syrjäläde38b952015-06-24 22:00:09 +03003895 int num_levels;
3896
David Weinehall36cdd012016-08-22 13:59:31 +03003897 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläde38b952015-06-24 22:00:09 +03003898 num_levels = 3;
David Weinehall36cdd012016-08-22 13:59:31 +03003899 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjäläde38b952015-06-24 22:00:09 +03003900 num_levels = 1;
3901 else
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003902 num_levels = ilk_wm_max_level(dev_priv) + 1;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003903
3904 drm_modeset_lock_all(dev);
3905
3906 for (level = 0; level < num_levels; level++) {
3907 unsigned int latency = wm[level];
3908
Damien Lespiau97e94b22014-11-04 17:06:50 +00003909 /*
3910 * - WM1+ latency values in 0.5us units
Ville Syrjäläde38b952015-06-24 22:00:09 +03003911 * - latencies are in us on gen9/vlv/chv
Damien Lespiau97e94b22014-11-04 17:06:50 +00003912 */
David Weinehall36cdd012016-08-22 13:59:31 +03003913 if (INTEL_GEN(dev_priv) >= 9 || IS_VALLEYVIEW(dev_priv) ||
3914 IS_CHERRYVIEW(dev_priv))
Damien Lespiau97e94b22014-11-04 17:06:50 +00003915 latency *= 10;
3916 else if (level > 0)
Ville Syrjälä369a1342014-01-22 14:36:08 +02003917 latency *= 5;
3918
3919 seq_printf(m, "WM%d %u (%u.%u usec)\n",
Damien Lespiau97e94b22014-11-04 17:06:50 +00003920 level, wm[level], latency / 10, latency % 10);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003921 }
3922
3923 drm_modeset_unlock_all(dev);
3924}
3925
3926static int pri_wm_latency_show(struct seq_file *m, void *data)
3927{
David Weinehall36cdd012016-08-22 13:59:31 +03003928 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003929 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003930
David Weinehall36cdd012016-08-22 13:59:31 +03003931 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00003932 latencies = dev_priv->wm.skl_latency;
3933 else
David Weinehall36cdd012016-08-22 13:59:31 +03003934 latencies = dev_priv->wm.pri_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003935
3936 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003937
3938 return 0;
3939}
3940
3941static int spr_wm_latency_show(struct seq_file *m, void *data)
3942{
David Weinehall36cdd012016-08-22 13:59:31 +03003943 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003944 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003945
David Weinehall36cdd012016-08-22 13:59:31 +03003946 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00003947 latencies = dev_priv->wm.skl_latency;
3948 else
David Weinehall36cdd012016-08-22 13:59:31 +03003949 latencies = dev_priv->wm.spr_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003950
3951 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003952
3953 return 0;
3954}
3955
3956static int cur_wm_latency_show(struct seq_file *m, void *data)
3957{
David Weinehall36cdd012016-08-22 13:59:31 +03003958 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003959 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003960
David Weinehall36cdd012016-08-22 13:59:31 +03003961 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00003962 latencies = dev_priv->wm.skl_latency;
3963 else
David Weinehall36cdd012016-08-22 13:59:31 +03003964 latencies = dev_priv->wm.cur_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003965
3966 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003967
3968 return 0;
3969}
3970
3971static int pri_wm_latency_open(struct inode *inode, struct file *file)
3972{
David Weinehall36cdd012016-08-22 13:59:31 +03003973 struct drm_i915_private *dev_priv = inode->i_private;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003974
David Weinehall36cdd012016-08-22 13:59:31 +03003975 if (INTEL_GEN(dev_priv) < 5)
Ville Syrjälä369a1342014-01-22 14:36:08 +02003976 return -ENODEV;
3977
David Weinehall36cdd012016-08-22 13:59:31 +03003978 return single_open(file, pri_wm_latency_show, dev_priv);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003979}
3980
3981static int spr_wm_latency_open(struct inode *inode, struct file *file)
3982{
David Weinehall36cdd012016-08-22 13:59:31 +03003983 struct drm_i915_private *dev_priv = inode->i_private;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003984
David Weinehall36cdd012016-08-22 13:59:31 +03003985 if (HAS_GMCH_DISPLAY(dev_priv))
Ville Syrjälä369a1342014-01-22 14:36:08 +02003986 return -ENODEV;
3987
David Weinehall36cdd012016-08-22 13:59:31 +03003988 return single_open(file, spr_wm_latency_show, dev_priv);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003989}
3990
3991static int cur_wm_latency_open(struct inode *inode, struct file *file)
3992{
David Weinehall36cdd012016-08-22 13:59:31 +03003993 struct drm_i915_private *dev_priv = inode->i_private;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003994
David Weinehall36cdd012016-08-22 13:59:31 +03003995 if (HAS_GMCH_DISPLAY(dev_priv))
Ville Syrjälä369a1342014-01-22 14:36:08 +02003996 return -ENODEV;
3997
David Weinehall36cdd012016-08-22 13:59:31 +03003998 return single_open(file, cur_wm_latency_show, dev_priv);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003999}
4000
4001static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
Damien Lespiau97e94b22014-11-04 17:06:50 +00004002 size_t len, loff_t *offp, uint16_t wm[8])
Ville Syrjälä369a1342014-01-22 14:36:08 +02004003{
4004 struct seq_file *m = file->private_data;
David Weinehall36cdd012016-08-22 13:59:31 +03004005 struct drm_i915_private *dev_priv = m->private;
4006 struct drm_device *dev = &dev_priv->drm;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004007 uint16_t new[8] = { 0 };
Ville Syrjäläde38b952015-06-24 22:00:09 +03004008 int num_levels;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004009 int level;
4010 int ret;
4011 char tmp[32];
4012
David Weinehall36cdd012016-08-22 13:59:31 +03004013 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläde38b952015-06-24 22:00:09 +03004014 num_levels = 3;
David Weinehall36cdd012016-08-22 13:59:31 +03004015 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjäläde38b952015-06-24 22:00:09 +03004016 num_levels = 1;
4017 else
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004018 num_levels = ilk_wm_max_level(dev_priv) + 1;
Ville Syrjäläde38b952015-06-24 22:00:09 +03004019
Ville Syrjälä369a1342014-01-22 14:36:08 +02004020 if (len >= sizeof(tmp))
4021 return -EINVAL;
4022
4023 if (copy_from_user(tmp, ubuf, len))
4024 return -EFAULT;
4025
4026 tmp[len] = '\0';
4027
Damien Lespiau97e94b22014-11-04 17:06:50 +00004028 ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
4029 &new[0], &new[1], &new[2], &new[3],
4030 &new[4], &new[5], &new[6], &new[7]);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004031 if (ret != num_levels)
4032 return -EINVAL;
4033
4034 drm_modeset_lock_all(dev);
4035
4036 for (level = 0; level < num_levels; level++)
4037 wm[level] = new[level];
4038
4039 drm_modeset_unlock_all(dev);
4040
4041 return len;
4042}
4043
4044
4045static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
4046 size_t len, loff_t *offp)
4047{
4048 struct seq_file *m = file->private_data;
David Weinehall36cdd012016-08-22 13:59:31 +03004049 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004050 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004051
David Weinehall36cdd012016-08-22 13:59:31 +03004052 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00004053 latencies = dev_priv->wm.skl_latency;
4054 else
David Weinehall36cdd012016-08-22 13:59:31 +03004055 latencies = dev_priv->wm.pri_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004056
4057 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004058}
4059
4060static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
4061 size_t len, loff_t *offp)
4062{
4063 struct seq_file *m = file->private_data;
David Weinehall36cdd012016-08-22 13:59:31 +03004064 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004065 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004066
David Weinehall36cdd012016-08-22 13:59:31 +03004067 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00004068 latencies = dev_priv->wm.skl_latency;
4069 else
David Weinehall36cdd012016-08-22 13:59:31 +03004070 latencies = dev_priv->wm.spr_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004071
4072 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004073}
4074
4075static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
4076 size_t len, loff_t *offp)
4077{
4078 struct seq_file *m = file->private_data;
David Weinehall36cdd012016-08-22 13:59:31 +03004079 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004080 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004081
David Weinehall36cdd012016-08-22 13:59:31 +03004082 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00004083 latencies = dev_priv->wm.skl_latency;
4084 else
David Weinehall36cdd012016-08-22 13:59:31 +03004085 latencies = dev_priv->wm.cur_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004086
4087 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004088}
4089
4090static const struct file_operations i915_pri_wm_latency_fops = {
4091 .owner = THIS_MODULE,
4092 .open = pri_wm_latency_open,
4093 .read = seq_read,
4094 .llseek = seq_lseek,
4095 .release = single_release,
4096 .write = pri_wm_latency_write
4097};
4098
4099static const struct file_operations i915_spr_wm_latency_fops = {
4100 .owner = THIS_MODULE,
4101 .open = spr_wm_latency_open,
4102 .read = seq_read,
4103 .llseek = seq_lseek,
4104 .release = single_release,
4105 .write = spr_wm_latency_write
4106};
4107
4108static const struct file_operations i915_cur_wm_latency_fops = {
4109 .owner = THIS_MODULE,
4110 .open = cur_wm_latency_open,
4111 .read = seq_read,
4112 .llseek = seq_lseek,
4113 .release = single_release,
4114 .write = cur_wm_latency_write
4115};
4116
Kees Cook647416f2013-03-10 14:10:06 -07004117static int
4118i915_wedged_get(void *data, u64 *val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004119{
David Weinehall36cdd012016-08-22 13:59:31 +03004120 struct drm_i915_private *dev_priv = data;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004121
Chris Wilsond98c52c2016-04-13 17:35:05 +01004122 *val = i915_terminally_wedged(&dev_priv->gpu_error);
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004123
Kees Cook647416f2013-03-10 14:10:06 -07004124 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004125}
4126
Kees Cook647416f2013-03-10 14:10:06 -07004127static int
4128i915_wedged_set(void *data, u64 val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004129{
David Weinehall36cdd012016-08-22 13:59:31 +03004130 struct drm_i915_private *dev_priv = data;
Imre Deakd46c0512014-04-14 20:24:27 +03004131
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02004132 /*
4133 * There is no safeguard against this debugfs entry colliding
4134 * with the hangcheck calling same i915_handle_error() in
4135 * parallel, causing an explosion. For now we assume that the
4136 * test harness is responsible enough not to inject gpu hangs
4137 * while it is writing to 'i915_wedged'
4138 */
4139
Chris Wilsond98c52c2016-04-13 17:35:05 +01004140 if (i915_reset_in_progress(&dev_priv->gpu_error))
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02004141 return -EAGAIN;
4142
Chris Wilsonc0336662016-05-06 15:40:21 +01004143 i915_handle_error(dev_priv, val,
Mika Kuoppala58174462014-02-25 17:11:26 +02004144 "Manually setting wedged to %llu", val);
Imre Deakd46c0512014-04-14 20:24:27 +03004145
Kees Cook647416f2013-03-10 14:10:06 -07004146 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004147}
4148
Kees Cook647416f2013-03-10 14:10:06 -07004149DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
4150 i915_wedged_get, i915_wedged_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03004151 "%llu\n");
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004152
Kees Cook647416f2013-03-10 14:10:06 -07004153static int
Chris Wilson094f9a52013-09-25 17:34:55 +01004154i915_ring_missed_irq_get(void *data, u64 *val)
4155{
David Weinehall36cdd012016-08-22 13:59:31 +03004156 struct drm_i915_private *dev_priv = data;
Chris Wilson094f9a52013-09-25 17:34:55 +01004157
4158 *val = dev_priv->gpu_error.missed_irq_rings;
4159 return 0;
4160}
4161
4162static int
4163i915_ring_missed_irq_set(void *data, u64 val)
4164{
David Weinehall36cdd012016-08-22 13:59:31 +03004165 struct drm_i915_private *dev_priv = data;
4166 struct drm_device *dev = &dev_priv->drm;
Chris Wilson094f9a52013-09-25 17:34:55 +01004167 int ret;
4168
4169 /* Lock against concurrent debugfs callers */
4170 ret = mutex_lock_interruptible(&dev->struct_mutex);
4171 if (ret)
4172 return ret;
4173 dev_priv->gpu_error.missed_irq_rings = val;
4174 mutex_unlock(&dev->struct_mutex);
4175
4176 return 0;
4177}
4178
4179DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
4180 i915_ring_missed_irq_get, i915_ring_missed_irq_set,
4181 "0x%08llx\n");
4182
4183static int
4184i915_ring_test_irq_get(void *data, u64 *val)
4185{
David Weinehall36cdd012016-08-22 13:59:31 +03004186 struct drm_i915_private *dev_priv = data;
Chris Wilson094f9a52013-09-25 17:34:55 +01004187
4188 *val = dev_priv->gpu_error.test_irq_rings;
4189
4190 return 0;
4191}
4192
4193static int
4194i915_ring_test_irq_set(void *data, u64 val)
4195{
David Weinehall36cdd012016-08-22 13:59:31 +03004196 struct drm_i915_private *dev_priv = data;
Chris Wilson094f9a52013-09-25 17:34:55 +01004197
Chris Wilson3a122c22016-06-17 14:35:05 +01004198 val &= INTEL_INFO(dev_priv)->ring_mask;
Chris Wilson094f9a52013-09-25 17:34:55 +01004199 DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);
Chris Wilson094f9a52013-09-25 17:34:55 +01004200 dev_priv->gpu_error.test_irq_rings = val;
Chris Wilson094f9a52013-09-25 17:34:55 +01004201
4202 return 0;
4203}
4204
4205DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
4206 i915_ring_test_irq_get, i915_ring_test_irq_set,
4207 "0x%08llx\n");
4208
Chris Wilsondd624af2013-01-15 12:39:35 +00004209#define DROP_UNBOUND 0x1
4210#define DROP_BOUND 0x2
4211#define DROP_RETIRE 0x4
4212#define DROP_ACTIVE 0x8
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004213#define DROP_FREED 0x10
4214#define DROP_ALL (DROP_UNBOUND | \
4215 DROP_BOUND | \
4216 DROP_RETIRE | \
4217 DROP_ACTIVE | \
4218 DROP_FREED)
Kees Cook647416f2013-03-10 14:10:06 -07004219static int
4220i915_drop_caches_get(void *data, u64 *val)
Chris Wilsondd624af2013-01-15 12:39:35 +00004221{
Kees Cook647416f2013-03-10 14:10:06 -07004222 *val = DROP_ALL;
Chris Wilsondd624af2013-01-15 12:39:35 +00004223
Kees Cook647416f2013-03-10 14:10:06 -07004224 return 0;
Chris Wilsondd624af2013-01-15 12:39:35 +00004225}
4226
Kees Cook647416f2013-03-10 14:10:06 -07004227static int
4228i915_drop_caches_set(void *data, u64 val)
Chris Wilsondd624af2013-01-15 12:39:35 +00004229{
David Weinehall36cdd012016-08-22 13:59:31 +03004230 struct drm_i915_private *dev_priv = data;
4231 struct drm_device *dev = &dev_priv->drm;
Kees Cook647416f2013-03-10 14:10:06 -07004232 int ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00004233
Ben Widawsky2f9fe5f2013-11-25 09:54:37 -08004234 DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
Chris Wilsondd624af2013-01-15 12:39:35 +00004235
4236 /* No need to check and wait for gpu resets, only libdrm auto-restarts
4237 * on ioctls on -EAGAIN. */
4238 ret = mutex_lock_interruptible(&dev->struct_mutex);
4239 if (ret)
4240 return ret;
4241
4242 if (val & DROP_ACTIVE) {
Chris Wilson22dd3bb2016-09-09 14:11:50 +01004243 ret = i915_gem_wait_for_idle(dev_priv,
4244 I915_WAIT_INTERRUPTIBLE |
4245 I915_WAIT_LOCKED);
Chris Wilsondd624af2013-01-15 12:39:35 +00004246 if (ret)
4247 goto unlock;
4248 }
4249
4250 if (val & (DROP_RETIRE | DROP_ACTIVE))
Chris Wilsonc0336662016-05-06 15:40:21 +01004251 i915_gem_retire_requests(dev_priv);
Chris Wilsondd624af2013-01-15 12:39:35 +00004252
Chris Wilson21ab4e72014-09-09 11:16:08 +01004253 if (val & DROP_BOUND)
4254 i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_BOUND);
Chris Wilson4ad72b72014-09-03 19:23:37 +01004255
Chris Wilson21ab4e72014-09-09 11:16:08 +01004256 if (val & DROP_UNBOUND)
4257 i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_UNBOUND);
Chris Wilsondd624af2013-01-15 12:39:35 +00004258
4259unlock:
4260 mutex_unlock(&dev->struct_mutex);
4261
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004262 if (val & DROP_FREED) {
4263 synchronize_rcu();
Chris Wilsonbdeb9782016-12-23 14:57:56 +00004264 i915_gem_drain_freed_objects(dev_priv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004265 }
4266
Kees Cook647416f2013-03-10 14:10:06 -07004267 return ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00004268}
4269
Kees Cook647416f2013-03-10 14:10:06 -07004270DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
4271 i915_drop_caches_get, i915_drop_caches_set,
4272 "0x%08llx\n");
Chris Wilsondd624af2013-01-15 12:39:35 +00004273
Kees Cook647416f2013-03-10 14:10:06 -07004274static int
4275i915_max_freq_get(void *data, u64 *val)
Jesse Barnes358733e2011-07-27 11:53:01 -07004276{
David Weinehall36cdd012016-08-22 13:59:31 +03004277 struct drm_i915_private *dev_priv = data;
Daniel Vetter004777c2012-08-09 15:07:01 +02004278
David Weinehall36cdd012016-08-22 13:59:31 +03004279 if (INTEL_GEN(dev_priv) < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004280 return -ENODEV;
4281
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02004282 *val = intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
Kees Cook647416f2013-03-10 14:10:06 -07004283 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07004284}
4285
Kees Cook647416f2013-03-10 14:10:06 -07004286static int
4287i915_max_freq_set(void *data, u64 val)
Jesse Barnes358733e2011-07-27 11:53:01 -07004288{
David Weinehall36cdd012016-08-22 13:59:31 +03004289 struct drm_i915_private *dev_priv = data;
Akash Goelbc4d91f2015-02-26 16:09:47 +05304290 u32 hw_max, hw_min;
Kees Cook647416f2013-03-10 14:10:06 -07004291 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02004292
David Weinehall36cdd012016-08-22 13:59:31 +03004293 if (INTEL_GEN(dev_priv) < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004294 return -ENODEV;
Jesse Barnes358733e2011-07-27 11:53:01 -07004295
Kees Cook647416f2013-03-10 14:10:06 -07004296 DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
Jesse Barnes358733e2011-07-27 11:53:01 -07004297
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004298 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02004299 if (ret)
4300 return ret;
4301
Jesse Barnes358733e2011-07-27 11:53:01 -07004302 /*
4303 * Turbo will still be enabled, but won't go above the set value.
4304 */
Akash Goelbc4d91f2015-02-26 16:09:47 +05304305 val = intel_freq_opcode(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004306
Akash Goelbc4d91f2015-02-26 16:09:47 +05304307 hw_max = dev_priv->rps.max_freq;
4308 hw_min = dev_priv->rps.min_freq;
Jesse Barnes0a073b82013-04-17 15:54:58 -07004309
Ben Widawskyb39fb292014-03-19 18:31:11 -07004310 if (val < hw_min || val > hw_max || val < dev_priv->rps.min_freq_softlimit) {
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004311 mutex_unlock(&dev_priv->rps.hw_lock);
4312 return -EINVAL;
4313 }
4314
Ben Widawskyb39fb292014-03-19 18:31:11 -07004315 dev_priv->rps.max_freq_softlimit = val;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004316
Chris Wilson9fcee2f2017-01-26 10:19:19 +00004317 if (intel_set_rps(dev_priv, val))
4318 DRM_DEBUG_DRIVER("failed to update RPS to new softlimit\n");
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004319
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004320 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes358733e2011-07-27 11:53:01 -07004321
Kees Cook647416f2013-03-10 14:10:06 -07004322 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07004323}
4324
Kees Cook647416f2013-03-10 14:10:06 -07004325DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
4326 i915_max_freq_get, i915_max_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03004327 "%llu\n");
Jesse Barnes358733e2011-07-27 11:53:01 -07004328
Kees Cook647416f2013-03-10 14:10:06 -07004329static int
4330i915_min_freq_get(void *data, u64 *val)
Jesse Barnes1523c312012-05-25 12:34:54 -07004331{
David Weinehall36cdd012016-08-22 13:59:31 +03004332 struct drm_i915_private *dev_priv = data;
Daniel Vetter004777c2012-08-09 15:07:01 +02004333
Chris Wilson62e1baa2016-07-13 09:10:36 +01004334 if (INTEL_GEN(dev_priv) < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004335 return -ENODEV;
4336
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02004337 *val = intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
Kees Cook647416f2013-03-10 14:10:06 -07004338 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07004339}
4340
Kees Cook647416f2013-03-10 14:10:06 -07004341static int
4342i915_min_freq_set(void *data, u64 val)
Jesse Barnes1523c312012-05-25 12:34:54 -07004343{
David Weinehall36cdd012016-08-22 13:59:31 +03004344 struct drm_i915_private *dev_priv = data;
Akash Goelbc4d91f2015-02-26 16:09:47 +05304345 u32 hw_max, hw_min;
Kees Cook647416f2013-03-10 14:10:06 -07004346 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02004347
Chris Wilson62e1baa2016-07-13 09:10:36 +01004348 if (INTEL_GEN(dev_priv) < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004349 return -ENODEV;
Jesse Barnes1523c312012-05-25 12:34:54 -07004350
Kees Cook647416f2013-03-10 14:10:06 -07004351 DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
Jesse Barnes1523c312012-05-25 12:34:54 -07004352
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004353 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02004354 if (ret)
4355 return ret;
4356
Jesse Barnes1523c312012-05-25 12:34:54 -07004357 /*
4358 * Turbo will still be enabled, but won't go below the set value.
4359 */
Akash Goelbc4d91f2015-02-26 16:09:47 +05304360 val = intel_freq_opcode(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004361
Akash Goelbc4d91f2015-02-26 16:09:47 +05304362 hw_max = dev_priv->rps.max_freq;
4363 hw_min = dev_priv->rps.min_freq;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004364
David Weinehall36cdd012016-08-22 13:59:31 +03004365 if (val < hw_min ||
4366 val > hw_max || val > dev_priv->rps.max_freq_softlimit) {
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004367 mutex_unlock(&dev_priv->rps.hw_lock);
4368 return -EINVAL;
4369 }
4370
Ben Widawskyb39fb292014-03-19 18:31:11 -07004371 dev_priv->rps.min_freq_softlimit = val;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004372
Chris Wilson9fcee2f2017-01-26 10:19:19 +00004373 if (intel_set_rps(dev_priv, val))
4374 DRM_DEBUG_DRIVER("failed to update RPS to new softlimit\n");
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004375
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004376 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes1523c312012-05-25 12:34:54 -07004377
Kees Cook647416f2013-03-10 14:10:06 -07004378 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07004379}
4380
Kees Cook647416f2013-03-10 14:10:06 -07004381DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
4382 i915_min_freq_get, i915_min_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03004383 "%llu\n");
Jesse Barnes1523c312012-05-25 12:34:54 -07004384
Kees Cook647416f2013-03-10 14:10:06 -07004385static int
4386i915_cache_sharing_get(void *data, u64 *val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004387{
David Weinehall36cdd012016-08-22 13:59:31 +03004388 struct drm_i915_private *dev_priv = data;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004389 u32 snpcr;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004390
David Weinehall36cdd012016-08-22 13:59:31 +03004391 if (!(IS_GEN6(dev_priv) || IS_GEN7(dev_priv)))
Daniel Vetter004777c2012-08-09 15:07:01 +02004392 return -ENODEV;
4393
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004394 intel_runtime_pm_get(dev_priv);
Daniel Vetter22bcfc62012-08-09 15:07:02 +02004395
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004396 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004397
4398 intel_runtime_pm_put(dev_priv);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004399
Kees Cook647416f2013-03-10 14:10:06 -07004400 *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004401
Kees Cook647416f2013-03-10 14:10:06 -07004402 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004403}
4404
Kees Cook647416f2013-03-10 14:10:06 -07004405static int
4406i915_cache_sharing_set(void *data, u64 val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004407{
David Weinehall36cdd012016-08-22 13:59:31 +03004408 struct drm_i915_private *dev_priv = data;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004409 u32 snpcr;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004410
David Weinehall36cdd012016-08-22 13:59:31 +03004411 if (!(IS_GEN6(dev_priv) || IS_GEN7(dev_priv)))
Daniel Vetter004777c2012-08-09 15:07:01 +02004412 return -ENODEV;
4413
Kees Cook647416f2013-03-10 14:10:06 -07004414 if (val > 3)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004415 return -EINVAL;
4416
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004417 intel_runtime_pm_get(dev_priv);
Kees Cook647416f2013-03-10 14:10:06 -07004418 DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004419
4420 /* Update the cache sharing policy here as well */
4421 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
4422 snpcr &= ~GEN6_MBC_SNPCR_MASK;
4423 snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
4424 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
4425
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004426 intel_runtime_pm_put(dev_priv);
Kees Cook647416f2013-03-10 14:10:06 -07004427 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004428}
4429
Kees Cook647416f2013-03-10 14:10:06 -07004430DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
4431 i915_cache_sharing_get, i915_cache_sharing_set,
4432 "%llu\n");
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004433
David Weinehall36cdd012016-08-22 13:59:31 +03004434static void cherryview_sseu_device_status(struct drm_i915_private *dev_priv,
Imre Deak915490d2016-08-31 19:13:01 +03004435 struct sseu_dev_info *sseu)
Jeff McGee5d395252015-04-03 18:13:17 -07004436{
Ville Syrjälä0a0b4572015-08-21 20:45:27 +03004437 int ss_max = 2;
Jeff McGee5d395252015-04-03 18:13:17 -07004438 int ss;
4439 u32 sig1[ss_max], sig2[ss_max];
4440
4441 sig1[0] = I915_READ(CHV_POWER_SS0_SIG1);
4442 sig1[1] = I915_READ(CHV_POWER_SS1_SIG1);
4443 sig2[0] = I915_READ(CHV_POWER_SS0_SIG2);
4444 sig2[1] = I915_READ(CHV_POWER_SS1_SIG2);
4445
4446 for (ss = 0; ss < ss_max; ss++) {
4447 unsigned int eu_cnt;
4448
4449 if (sig1[ss] & CHV_SS_PG_ENABLE)
4450 /* skip disabled subslice */
4451 continue;
4452
Imre Deakf08a0c92016-08-31 19:13:04 +03004453 sseu->slice_mask = BIT(0);
Imre Deak57ec1712016-08-31 19:13:05 +03004454 sseu->subslice_mask |= BIT(ss);
Jeff McGee5d395252015-04-03 18:13:17 -07004455 eu_cnt = ((sig1[ss] & CHV_EU08_PG_ENABLE) ? 0 : 2) +
4456 ((sig1[ss] & CHV_EU19_PG_ENABLE) ? 0 : 2) +
4457 ((sig1[ss] & CHV_EU210_PG_ENABLE) ? 0 : 2) +
4458 ((sig2[ss] & CHV_EU311_PG_ENABLE) ? 0 : 2);
Imre Deak915490d2016-08-31 19:13:01 +03004459 sseu->eu_total += eu_cnt;
4460 sseu->eu_per_subslice = max_t(unsigned int,
4461 sseu->eu_per_subslice, eu_cnt);
Jeff McGee5d395252015-04-03 18:13:17 -07004462 }
Jeff McGee5d395252015-04-03 18:13:17 -07004463}
4464
David Weinehall36cdd012016-08-22 13:59:31 +03004465static void gen9_sseu_device_status(struct drm_i915_private *dev_priv,
Imre Deak915490d2016-08-31 19:13:01 +03004466 struct sseu_dev_info *sseu)
Jeff McGee5d395252015-04-03 18:13:17 -07004467{
Jeff McGee1c046bc2015-04-03 18:13:18 -07004468 int s_max = 3, ss_max = 4;
Jeff McGee5d395252015-04-03 18:13:17 -07004469 int s, ss;
4470 u32 s_reg[s_max], eu_reg[2*s_max], eu_mask[2];
4471
Jeff McGee1c046bc2015-04-03 18:13:18 -07004472 /* BXT has a single slice and at most 3 subslices. */
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02004473 if (IS_GEN9_LP(dev_priv)) {
Jeff McGee1c046bc2015-04-03 18:13:18 -07004474 s_max = 1;
4475 ss_max = 3;
4476 }
4477
4478 for (s = 0; s < s_max; s++) {
4479 s_reg[s] = I915_READ(GEN9_SLICE_PGCTL_ACK(s));
4480 eu_reg[2*s] = I915_READ(GEN9_SS01_EU_PGCTL_ACK(s));
4481 eu_reg[2*s + 1] = I915_READ(GEN9_SS23_EU_PGCTL_ACK(s));
4482 }
4483
Jeff McGee5d395252015-04-03 18:13:17 -07004484 eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
4485 GEN9_PGCTL_SSA_EU19_ACK |
4486 GEN9_PGCTL_SSA_EU210_ACK |
4487 GEN9_PGCTL_SSA_EU311_ACK;
4488 eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
4489 GEN9_PGCTL_SSB_EU19_ACK |
4490 GEN9_PGCTL_SSB_EU210_ACK |
4491 GEN9_PGCTL_SSB_EU311_ACK;
4492
4493 for (s = 0; s < s_max; s++) {
4494 if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
4495 /* skip disabled slice */
4496 continue;
4497
Imre Deakf08a0c92016-08-31 19:13:04 +03004498 sseu->slice_mask |= BIT(s);
Jeff McGee1c046bc2015-04-03 18:13:18 -07004499
Rodrigo Vivib976dc52017-01-23 10:32:37 -08004500 if (IS_GEN9_BC(dev_priv))
Imre Deak57ec1712016-08-31 19:13:05 +03004501 sseu->subslice_mask =
4502 INTEL_INFO(dev_priv)->sseu.subslice_mask;
Jeff McGee1c046bc2015-04-03 18:13:18 -07004503
Jeff McGee5d395252015-04-03 18:13:17 -07004504 for (ss = 0; ss < ss_max; ss++) {
4505 unsigned int eu_cnt;
4506
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02004507 if (IS_GEN9_LP(dev_priv)) {
Imre Deak57ec1712016-08-31 19:13:05 +03004508 if (!(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
4509 /* skip disabled subslice */
4510 continue;
Jeff McGee1c046bc2015-04-03 18:13:18 -07004511
Imre Deak57ec1712016-08-31 19:13:05 +03004512 sseu->subslice_mask |= BIT(ss);
4513 }
Jeff McGee1c046bc2015-04-03 18:13:18 -07004514
Jeff McGee5d395252015-04-03 18:13:17 -07004515 eu_cnt = 2 * hweight32(eu_reg[2*s + ss/2] &
4516 eu_mask[ss%2]);
Imre Deak915490d2016-08-31 19:13:01 +03004517 sseu->eu_total += eu_cnt;
4518 sseu->eu_per_subslice = max_t(unsigned int,
4519 sseu->eu_per_subslice,
4520 eu_cnt);
Jeff McGee5d395252015-04-03 18:13:17 -07004521 }
4522 }
4523}
4524
David Weinehall36cdd012016-08-22 13:59:31 +03004525static void broadwell_sseu_device_status(struct drm_i915_private *dev_priv,
Imre Deak915490d2016-08-31 19:13:01 +03004526 struct sseu_dev_info *sseu)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02004527{
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02004528 u32 slice_info = I915_READ(GEN8_GT_SLICE_INFO);
David Weinehall36cdd012016-08-22 13:59:31 +03004529 int s;
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02004530
Imre Deakf08a0c92016-08-31 19:13:04 +03004531 sseu->slice_mask = slice_info & GEN8_LSLICESTAT_MASK;
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02004532
Imre Deakf08a0c92016-08-31 19:13:04 +03004533 if (sseu->slice_mask) {
Imre Deak57ec1712016-08-31 19:13:05 +03004534 sseu->subslice_mask = INTEL_INFO(dev_priv)->sseu.subslice_mask;
Imre Deak43b67992016-08-31 19:13:02 +03004535 sseu->eu_per_subslice =
4536 INTEL_INFO(dev_priv)->sseu.eu_per_subslice;
Imre Deak57ec1712016-08-31 19:13:05 +03004537 sseu->eu_total = sseu->eu_per_subslice *
4538 sseu_subslice_total(sseu);
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02004539
4540 /* subtract fused off EU(s) from enabled slice(s) */
Imre Deak795b38b2016-08-31 19:13:07 +03004541 for (s = 0; s < fls(sseu->slice_mask); s++) {
Imre Deak43b67992016-08-31 19:13:02 +03004542 u8 subslice_7eu =
4543 INTEL_INFO(dev_priv)->sseu.subslice_7eu[s];
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02004544
Imre Deak915490d2016-08-31 19:13:01 +03004545 sseu->eu_total -= hweight8(subslice_7eu);
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02004546 }
4547 }
4548}
4549
Imre Deak615d8902016-08-31 19:13:03 +03004550static void i915_print_sseu_info(struct seq_file *m, bool is_available_info,
4551 const struct sseu_dev_info *sseu)
4552{
4553 struct drm_i915_private *dev_priv = node_to_i915(m->private);
4554 const char *type = is_available_info ? "Available" : "Enabled";
4555
Imre Deakc67ba532016-08-31 19:13:06 +03004556 seq_printf(m, " %s Slice Mask: %04x\n", type,
4557 sseu->slice_mask);
Imre Deak615d8902016-08-31 19:13:03 +03004558 seq_printf(m, " %s Slice Total: %u\n", type,
Imre Deakf08a0c92016-08-31 19:13:04 +03004559 hweight8(sseu->slice_mask));
Imre Deak615d8902016-08-31 19:13:03 +03004560 seq_printf(m, " %s Subslice Total: %u\n", type,
Imre Deak57ec1712016-08-31 19:13:05 +03004561 sseu_subslice_total(sseu));
Imre Deakc67ba532016-08-31 19:13:06 +03004562 seq_printf(m, " %s Subslice Mask: %04x\n", type,
4563 sseu->subslice_mask);
Imre Deak615d8902016-08-31 19:13:03 +03004564 seq_printf(m, " %s Subslice Per Slice: %u\n", type,
Imre Deak57ec1712016-08-31 19:13:05 +03004565 hweight8(sseu->subslice_mask));
Imre Deak615d8902016-08-31 19:13:03 +03004566 seq_printf(m, " %s EU Total: %u\n", type,
4567 sseu->eu_total);
4568 seq_printf(m, " %s EU Per Subslice: %u\n", type,
4569 sseu->eu_per_subslice);
4570
4571 if (!is_available_info)
4572 return;
4573
4574 seq_printf(m, " Has Pooled EU: %s\n", yesno(HAS_POOLED_EU(dev_priv)));
4575 if (HAS_POOLED_EU(dev_priv))
4576 seq_printf(m, " Min EU in pool: %u\n", sseu->min_eu_in_pool);
4577
4578 seq_printf(m, " Has Slice Power Gating: %s\n",
4579 yesno(sseu->has_slice_pg));
4580 seq_printf(m, " Has Subslice Power Gating: %s\n",
4581 yesno(sseu->has_subslice_pg));
4582 seq_printf(m, " Has EU Power Gating: %s\n",
4583 yesno(sseu->has_eu_pg));
4584}
4585
Jeff McGee38732182015-02-13 10:27:54 -06004586static int i915_sseu_status(struct seq_file *m, void *unused)
4587{
David Weinehall36cdd012016-08-22 13:59:31 +03004588 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Imre Deak915490d2016-08-31 19:13:01 +03004589 struct sseu_dev_info sseu;
Jeff McGee38732182015-02-13 10:27:54 -06004590
David Weinehall36cdd012016-08-22 13:59:31 +03004591 if (INTEL_GEN(dev_priv) < 8)
Jeff McGee38732182015-02-13 10:27:54 -06004592 return -ENODEV;
4593
4594 seq_puts(m, "SSEU Device Info\n");
Imre Deak615d8902016-08-31 19:13:03 +03004595 i915_print_sseu_info(m, true, &INTEL_INFO(dev_priv)->sseu);
Jeff McGee38732182015-02-13 10:27:54 -06004596
Jeff McGee7f992ab2015-02-13 10:27:55 -06004597 seq_puts(m, "SSEU Device Status\n");
Imre Deak915490d2016-08-31 19:13:01 +03004598 memset(&sseu, 0, sizeof(sseu));
David Weinehall238010e2016-08-01 17:33:27 +03004599
4600 intel_runtime_pm_get(dev_priv);
4601
David Weinehall36cdd012016-08-22 13:59:31 +03004602 if (IS_CHERRYVIEW(dev_priv)) {
Imre Deak915490d2016-08-31 19:13:01 +03004603 cherryview_sseu_device_status(dev_priv, &sseu);
David Weinehall36cdd012016-08-22 13:59:31 +03004604 } else if (IS_BROADWELL(dev_priv)) {
Imre Deak915490d2016-08-31 19:13:01 +03004605 broadwell_sseu_device_status(dev_priv, &sseu);
David Weinehall36cdd012016-08-22 13:59:31 +03004606 } else if (INTEL_GEN(dev_priv) >= 9) {
Imre Deak915490d2016-08-31 19:13:01 +03004607 gen9_sseu_device_status(dev_priv, &sseu);
Jeff McGee7f992ab2015-02-13 10:27:55 -06004608 }
David Weinehall238010e2016-08-01 17:33:27 +03004609
4610 intel_runtime_pm_put(dev_priv);
4611
Imre Deak615d8902016-08-31 19:13:03 +03004612 i915_print_sseu_info(m, false, &sseu);
Jeff McGee7f992ab2015-02-13 10:27:55 -06004613
Jeff McGee38732182015-02-13 10:27:54 -06004614 return 0;
4615}
4616
Ben Widawsky6d794d42011-04-25 11:25:56 -07004617static int i915_forcewake_open(struct inode *inode, struct file *file)
4618{
David Weinehall36cdd012016-08-22 13:59:31 +03004619 struct drm_i915_private *dev_priv = inode->i_private;
Ben Widawsky6d794d42011-04-25 11:25:56 -07004620
David Weinehall36cdd012016-08-22 13:59:31 +03004621 if (INTEL_GEN(dev_priv) < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07004622 return 0;
4623
Chris Wilson6daccb02015-01-16 11:34:35 +02004624 intel_runtime_pm_get(dev_priv);
Mika Kuoppala59bad942015-01-16 11:34:40 +02004625 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6d794d42011-04-25 11:25:56 -07004626
4627 return 0;
4628}
4629
Ben Widawskyc43b5632012-04-16 14:07:40 -07004630static int i915_forcewake_release(struct inode *inode, struct file *file)
Ben Widawsky6d794d42011-04-25 11:25:56 -07004631{
David Weinehall36cdd012016-08-22 13:59:31 +03004632 struct drm_i915_private *dev_priv = inode->i_private;
Ben Widawsky6d794d42011-04-25 11:25:56 -07004633
David Weinehall36cdd012016-08-22 13:59:31 +03004634 if (INTEL_GEN(dev_priv) < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07004635 return 0;
4636
Mika Kuoppala59bad942015-01-16 11:34:40 +02004637 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Chris Wilson6daccb02015-01-16 11:34:35 +02004638 intel_runtime_pm_put(dev_priv);
Ben Widawsky6d794d42011-04-25 11:25:56 -07004639
4640 return 0;
4641}
4642
4643static const struct file_operations i915_forcewake_fops = {
4644 .owner = THIS_MODULE,
4645 .open = i915_forcewake_open,
4646 .release = i915_forcewake_release,
4647};
4648
4649static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
4650{
Ben Widawsky6d794d42011-04-25 11:25:56 -07004651 struct dentry *ent;
4652
4653 ent = debugfs_create_file("i915_forcewake_user",
Ben Widawsky8eb57292011-05-11 15:10:58 -07004654 S_IRUSR,
David Weinehall36cdd012016-08-22 13:59:31 +03004655 root, to_i915(minor->dev),
Ben Widawsky6d794d42011-04-25 11:25:56 -07004656 &i915_forcewake_fops);
Wei Yongjunf3c5fe92013-12-16 14:13:25 +08004657 if (!ent)
4658 return -ENOMEM;
Ben Widawsky6d794d42011-04-25 11:25:56 -07004659
Ben Widawsky8eb57292011-05-11 15:10:58 -07004660 return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
Ben Widawsky6d794d42011-04-25 11:25:56 -07004661}
4662
Lyude317eaa92017-02-03 21:18:25 -05004663static int i915_hpd_storm_ctl_show(struct seq_file *m, void *data)
4664{
4665 struct drm_i915_private *dev_priv = m->private;
4666 struct i915_hotplug *hotplug = &dev_priv->hotplug;
4667
4668 seq_printf(m, "Threshold: %d\n", hotplug->hpd_storm_threshold);
4669 seq_printf(m, "Detected: %s\n",
4670 yesno(delayed_work_pending(&hotplug->reenable_work)));
4671
4672 return 0;
4673}
4674
4675static ssize_t i915_hpd_storm_ctl_write(struct file *file,
4676 const char __user *ubuf, size_t len,
4677 loff_t *offp)
4678{
4679 struct seq_file *m = file->private_data;
4680 struct drm_i915_private *dev_priv = m->private;
4681 struct i915_hotplug *hotplug = &dev_priv->hotplug;
4682 unsigned int new_threshold;
4683 int i;
4684 char *newline;
4685 char tmp[16];
4686
4687 if (len >= sizeof(tmp))
4688 return -EINVAL;
4689
4690 if (copy_from_user(tmp, ubuf, len))
4691 return -EFAULT;
4692
4693 tmp[len] = '\0';
4694
4695 /* Strip newline, if any */
4696 newline = strchr(tmp, '\n');
4697 if (newline)
4698 *newline = '\0';
4699
4700 if (strcmp(tmp, "reset") == 0)
4701 new_threshold = HPD_STORM_DEFAULT_THRESHOLD;
4702 else if (kstrtouint(tmp, 10, &new_threshold) != 0)
4703 return -EINVAL;
4704
4705 if (new_threshold > 0)
4706 DRM_DEBUG_KMS("Setting HPD storm detection threshold to %d\n",
4707 new_threshold);
4708 else
4709 DRM_DEBUG_KMS("Disabling HPD storm detection\n");
4710
4711 spin_lock_irq(&dev_priv->irq_lock);
4712 hotplug->hpd_storm_threshold = new_threshold;
4713 /* Reset the HPD storm stats so we don't accidentally trigger a storm */
4714 for_each_hpd_pin(i)
4715 hotplug->stats[i].count = 0;
4716 spin_unlock_irq(&dev_priv->irq_lock);
4717
4718 /* Re-enable hpd immediately if we were in an irq storm */
4719 flush_delayed_work(&dev_priv->hotplug.reenable_work);
4720
4721 return len;
4722}
4723
4724static int i915_hpd_storm_ctl_open(struct inode *inode, struct file *file)
4725{
4726 return single_open(file, i915_hpd_storm_ctl_show, inode->i_private);
4727}
4728
4729static const struct file_operations i915_hpd_storm_ctl_fops = {
4730 .owner = THIS_MODULE,
4731 .open = i915_hpd_storm_ctl_open,
4732 .read = seq_read,
4733 .llseek = seq_lseek,
4734 .release = single_release,
4735 .write = i915_hpd_storm_ctl_write
4736};
4737
Daniel Vetter6a9c3082011-12-14 13:57:11 +01004738static int i915_debugfs_create(struct dentry *root,
4739 struct drm_minor *minor,
4740 const char *name,
4741 const struct file_operations *fops)
Jesse Barnes358733e2011-07-27 11:53:01 -07004742{
Jesse Barnes358733e2011-07-27 11:53:01 -07004743 struct dentry *ent;
4744
Daniel Vetter6a9c3082011-12-14 13:57:11 +01004745 ent = debugfs_create_file(name,
Jesse Barnes358733e2011-07-27 11:53:01 -07004746 S_IRUGO | S_IWUSR,
David Weinehall36cdd012016-08-22 13:59:31 +03004747 root, to_i915(minor->dev),
Daniel Vetter6a9c3082011-12-14 13:57:11 +01004748 fops);
Wei Yongjunf3c5fe92013-12-16 14:13:25 +08004749 if (!ent)
4750 return -ENOMEM;
Jesse Barnes358733e2011-07-27 11:53:01 -07004751
Daniel Vetter6a9c3082011-12-14 13:57:11 +01004752 return drm_add_fake_info_node(minor, ent, fops);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004753}
4754
Lespiau, Damien06c5bf82013-10-17 19:09:56 +01004755static const struct drm_info_list i915_debugfs_list[] = {
Chris Wilson311bd682011-01-13 19:06:50 +00004756 {"i915_capabilities", i915_capabilities, 0},
Chris Wilson73aa8082010-09-30 11:46:12 +01004757 {"i915_gem_objects", i915_gem_object_info, 0},
Chris Wilson08c18322011-01-10 00:00:24 +00004758 {"i915_gem_gtt", i915_gem_gtt_info, 0},
Chris Wilson6da84822016-08-15 10:48:44 +01004759 {"i915_gem_pin_display", i915_gem_gtt_info, 0, (void *)1},
Chris Wilson6d2b88852013-08-07 18:30:54 +01004760 {"i915_gem_stolen", i915_gem_stolen_list_info },
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01004761 {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05004762 {"i915_gem_request", i915_gem_request_info, 0},
4763 {"i915_gem_seqno", i915_gem_seqno_info, 0},
Chris Wilsona6172a82009-02-11 14:26:38 +00004764 {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05004765 {"i915_gem_interrupt", i915_interrupt_info, 0},
Brad Volkin493018d2014-12-11 12:13:08 -08004766 {"i915_gem_batch_pool", i915_gem_batch_pool_info, 0},
Dave Gordon8b417c22015-08-12 15:43:44 +01004767 {"i915_guc_info", i915_guc_info, 0},
Alex Daifdf5d352015-08-12 15:43:37 +01004768 {"i915_guc_load_status", i915_guc_load_status_info, 0},
Alex Dai4c7e77f2015-08-12 15:43:40 +01004769 {"i915_guc_log_dump", i915_guc_log_dump, 0},
Anusha Srivatsa0509ead2017-01-18 08:05:56 -08004770 {"i915_huc_load_status", i915_huc_load_status_info, 0},
Deepak Sadb4bd12014-03-31 11:30:02 +05304771 {"i915_frequency_info", i915_frequency_info, 0},
Chris Wilsonf6544492015-01-26 18:03:04 +02004772 {"i915_hangcheck_info", i915_hangcheck_info, 0},
Jesse Barnesf97108d2010-01-29 11:27:07 -08004773 {"i915_drpc_info", i915_drpc_info, 0},
Jesse Barnes7648fa92010-05-20 14:28:11 -07004774 {"i915_emon_status", i915_emon_status, 0},
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07004775 {"i915_ring_freq_table", i915_ring_freq_table, 0},
Daniel Vetter9a851782015-06-18 10:30:22 +02004776 {"i915_frontbuffer_tracking", i915_frontbuffer_tracking, 0},
Jesse Barnesb5e50c32010-02-05 12:42:41 -08004777 {"i915_fbc_status", i915_fbc_status, 0},
Paulo Zanoni92d44622013-05-31 16:33:24 -03004778 {"i915_ips_status", i915_ips_status, 0},
Jesse Barnes4a9bef32010-02-05 12:47:35 -08004779 {"i915_sr_status", i915_sr_status, 0},
Chris Wilson44834a62010-08-19 16:09:23 +01004780 {"i915_opregion", i915_opregion, 0},
Jani Nikulaada8f952015-12-15 13:17:12 +02004781 {"i915_vbt", i915_vbt, 0},
Chris Wilson37811fc2010-08-25 22:45:57 +01004782 {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
Ben Widawskye76d3632011-03-19 18:14:29 -07004783 {"i915_context_status", i915_context_status, 0},
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01004784 {"i915_dump_lrc", i915_dump_lrc, 0},
Mika Kuoppalaf65367b2015-01-16 11:34:42 +02004785 {"i915_forcewake_domains", i915_forcewake_domains, 0},
Daniel Vetterea16a3c2011-12-14 13:57:16 +01004786 {"i915_swizzle_info", i915_swizzle_info, 0},
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01004787 {"i915_ppgtt_info", i915_ppgtt_info, 0},
Ben Widawsky63573eb2013-07-04 11:02:07 -07004788 {"i915_llc", i915_llc, 0},
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03004789 {"i915_edp_psr_status", i915_edp_psr_status, 0},
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004790 {"i915_sink_crc_eDP1", i915_sink_crc, 0},
Jesse Barnesec013e72013-08-20 10:29:23 +01004791 {"i915_energy_uJ", i915_energy_uJ, 0},
Damien Lespiau6455c872015-06-04 18:23:57 +01004792 {"i915_runtime_pm_status", i915_runtime_pm_status, 0},
Imre Deak1da51582013-11-25 17:15:35 +02004793 {"i915_power_domain_info", i915_power_domain_info, 0},
Damien Lespiaub7cec662015-10-27 14:47:01 +02004794 {"i915_dmc_info", i915_dmc_info, 0},
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08004795 {"i915_display_info", i915_display_info, 0},
Chris Wilson1b365952016-10-04 21:11:31 +01004796 {"i915_engine_info", i915_engine_info, 0},
Ben Widawskye04934c2014-06-30 09:53:42 -07004797 {"i915_semaphore_status", i915_semaphore_status, 0},
Daniel Vetter728e29d2014-06-25 22:01:53 +03004798 {"i915_shared_dplls_info", i915_shared_dplls_info, 0},
Dave Airlie11bed952014-05-12 15:22:27 +10004799 {"i915_dp_mst_info", i915_dp_mst_info, 0},
Damien Lespiau1ed1ef92014-08-30 16:50:59 +01004800 {"i915_wa_registers", i915_wa_registers, 0},
Damien Lespiauc5511e42014-11-04 17:06:51 +00004801 {"i915_ddb_info", i915_ddb_info, 0},
Jeff McGee38732182015-02-13 10:27:54 -06004802 {"i915_sseu_status", i915_sseu_status, 0},
Vandana Kannana54746e2015-03-03 20:53:10 +05304803 {"i915_drrs_status", i915_drrs_status, 0},
Chris Wilson1854d5c2015-04-07 16:20:32 +01004804 {"i915_rps_boost_info", i915_rps_boost_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05004805};
Ben Gamari27c202a2009-07-01 22:26:52 -04004806#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
Ben Gamari20172632009-02-17 20:08:50 -05004807
Lespiau, Damien06c5bf82013-10-17 19:09:56 +01004808static const struct i915_debugfs_files {
Daniel Vetter34b96742013-07-04 20:49:44 +02004809 const char *name;
4810 const struct file_operations *fops;
4811} i915_debugfs_files[] = {
4812 {"i915_wedged", &i915_wedged_fops},
4813 {"i915_max_freq", &i915_max_freq_fops},
4814 {"i915_min_freq", &i915_min_freq_fops},
4815 {"i915_cache_sharing", &i915_cache_sharing_fops},
Chris Wilson094f9a52013-09-25 17:34:55 +01004816 {"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
4817 {"i915_ring_test_irq", &i915_ring_test_irq_fops},
Daniel Vetter34b96742013-07-04 20:49:44 +02004818 {"i915_gem_drop_caches", &i915_drop_caches_fops},
Chris Wilson98a2f412016-10-12 10:05:18 +01004819#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
Daniel Vetter34b96742013-07-04 20:49:44 +02004820 {"i915_error_state", &i915_error_state_fops},
Chris Wilson5a4c6f12017-02-14 16:46:11 +00004821 {"i915_gpu_info", &i915_gpu_info_fops},
Chris Wilson98a2f412016-10-12 10:05:18 +01004822#endif
Daniel Vetter34b96742013-07-04 20:49:44 +02004823 {"i915_next_seqno", &i915_next_seqno_fops},
Damien Lespiaubd9db022013-10-15 18:55:36 +01004824 {"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
Ville Syrjälä369a1342014-01-22 14:36:08 +02004825 {"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
4826 {"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
4827 {"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
Rodrigo Vivida46f932014-08-01 02:04:45 -07004828 {"i915_fbc_false_color", &i915_fbc_fc_fops},
Todd Previteeb3394fa2015-04-18 00:04:19 -07004829 {"i915_dp_test_data", &i915_displayport_test_data_fops},
4830 {"i915_dp_test_type", &i915_displayport_test_type_fops},
Sagar Arun Kamble685534e2016-10-12 21:54:41 +05304831 {"i915_dp_test_active", &i915_displayport_test_active_fops},
Lyude317eaa92017-02-03 21:18:25 -05004832 {"i915_guc_log_control", &i915_guc_log_control_fops},
4833 {"i915_hpd_storm_ctl", &i915_hpd_storm_ctl_fops}
Daniel Vetter34b96742013-07-04 20:49:44 +02004834};
4835
Chris Wilson1dac8912016-06-24 14:00:17 +01004836int i915_debugfs_register(struct drm_i915_private *dev_priv)
Ben Gamari20172632009-02-17 20:08:50 -05004837{
Chris Wilson91c8a322016-07-05 10:40:23 +01004838 struct drm_minor *minor = dev_priv->drm.primary;
Daniel Vetter34b96742013-07-04 20:49:44 +02004839 int ret, i;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004840
Ben Widawsky6d794d42011-04-25 11:25:56 -07004841 ret = i915_forcewake_create(minor->debugfs_root, minor);
4842 if (ret)
4843 return ret;
Daniel Vetter6a9c3082011-12-14 13:57:11 +01004844
Tomeu Vizoso731035f2016-12-12 13:29:48 +01004845 ret = intel_pipe_crc_create(minor);
4846 if (ret)
4847 return ret;
Damien Lespiau07144422013-10-15 18:55:40 +01004848
Daniel Vetter34b96742013-07-04 20:49:44 +02004849 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
4850 ret = i915_debugfs_create(minor->debugfs_root, minor,
4851 i915_debugfs_files[i].name,
4852 i915_debugfs_files[i].fops);
4853 if (ret)
4854 return ret;
4855 }
Mika Kuoppala40633212012-12-04 15:12:00 +02004856
Ben Gamari27c202a2009-07-01 22:26:52 -04004857 return drm_debugfs_create_files(i915_debugfs_list,
4858 I915_DEBUGFS_ENTRIES,
Ben Gamari20172632009-02-17 20:08:50 -05004859 minor->debugfs_root, minor);
4860}
4861
Chris Wilson1dac8912016-06-24 14:00:17 +01004862void i915_debugfs_unregister(struct drm_i915_private *dev_priv)
Ben Gamari20172632009-02-17 20:08:50 -05004863{
Chris Wilson91c8a322016-07-05 10:40:23 +01004864 struct drm_minor *minor = dev_priv->drm.primary;
Daniel Vetter34b96742013-07-04 20:49:44 +02004865 int i;
4866
Ben Gamari27c202a2009-07-01 22:26:52 -04004867 drm_debugfs_remove_files(i915_debugfs_list,
4868 I915_DEBUGFS_ENTRIES, minor);
Damien Lespiau07144422013-10-15 18:55:40 +01004869
David Weinehall36cdd012016-08-22 13:59:31 +03004870 drm_debugfs_remove_files((struct drm_info_list *)&i915_forcewake_fops,
Ben Widawsky6d794d42011-04-25 11:25:56 -07004871 1, minor);
Damien Lespiau07144422013-10-15 18:55:40 +01004872
Tomeu Vizoso731035f2016-12-12 13:29:48 +01004873 intel_pipe_crc_cleanup(minor);
Damien Lespiau07144422013-10-15 18:55:40 +01004874
Daniel Vetter34b96742013-07-04 20:49:44 +02004875 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
4876 struct drm_info_list *info_list =
David Weinehall36cdd012016-08-22 13:59:31 +03004877 (struct drm_info_list *)i915_debugfs_files[i].fops;
Daniel Vetter34b96742013-07-04 20:49:44 +02004878
4879 drm_debugfs_remove_files(info_list, 1, minor);
4880 }
Ben Gamari20172632009-02-17 20:08:50 -05004881}
Jani Nikulaaa7471d2015-04-01 11:15:21 +03004882
4883struct dpcd_block {
4884 /* DPCD dump start address. */
4885 unsigned int offset;
4886 /* DPCD dump end address, inclusive. If unset, .size will be used. */
4887 unsigned int end;
4888 /* DPCD dump size. Used if .end is unset. If unset, defaults to 1. */
4889 size_t size;
4890 /* Only valid for eDP. */
4891 bool edp;
4892};
4893
4894static const struct dpcd_block i915_dpcd_debug[] = {
4895 { .offset = DP_DPCD_REV, .size = DP_RECEIVER_CAP_SIZE },
4896 { .offset = DP_PSR_SUPPORT, .end = DP_PSR_CAPS },
4897 { .offset = DP_DOWNSTREAM_PORT_0, .size = 16 },
4898 { .offset = DP_LINK_BW_SET, .end = DP_EDP_CONFIGURATION_SET },
4899 { .offset = DP_SINK_COUNT, .end = DP_ADJUST_REQUEST_LANE2_3 },
4900 { .offset = DP_SET_POWER },
4901 { .offset = DP_EDP_DPCD_REV },
4902 { .offset = DP_EDP_GENERAL_CAP_1, .end = DP_EDP_GENERAL_CAP_3 },
4903 { .offset = DP_EDP_DISPLAY_CONTROL_REGISTER, .end = DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB },
4904 { .offset = DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET, .end = DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET },
4905};
4906
4907static int i915_dpcd_show(struct seq_file *m, void *data)
4908{
4909 struct drm_connector *connector = m->private;
4910 struct intel_dp *intel_dp =
4911 enc_to_intel_dp(&intel_attached_encoder(connector)->base);
4912 uint8_t buf[16];
4913 ssize_t err;
4914 int i;
4915
Mika Kuoppala5c1a8872015-05-15 13:09:21 +03004916 if (connector->status != connector_status_connected)
4917 return -ENODEV;
4918
Jani Nikulaaa7471d2015-04-01 11:15:21 +03004919 for (i = 0; i < ARRAY_SIZE(i915_dpcd_debug); i++) {
4920 const struct dpcd_block *b = &i915_dpcd_debug[i];
4921 size_t size = b->end ? b->end - b->offset + 1 : (b->size ?: 1);
4922
4923 if (b->edp &&
4924 connector->connector_type != DRM_MODE_CONNECTOR_eDP)
4925 continue;
4926
4927 /* low tech for now */
4928 if (WARN_ON(size > sizeof(buf)))
4929 continue;
4930
4931 err = drm_dp_dpcd_read(&intel_dp->aux, b->offset, buf, size);
4932 if (err <= 0) {
4933 DRM_ERROR("dpcd read (%zu bytes at %u) failed (%zd)\n",
4934 size, b->offset, err);
4935 continue;
4936 }
4937
4938 seq_printf(m, "%04x: %*ph\n", b->offset, (int) size, buf);
kbuild test robotb3f9d7d2015-04-16 18:34:06 +08004939 }
Jani Nikulaaa7471d2015-04-01 11:15:21 +03004940
4941 return 0;
4942}
4943
4944static int i915_dpcd_open(struct inode *inode, struct file *file)
4945{
4946 return single_open(file, i915_dpcd_show, inode->i_private);
4947}
4948
4949static const struct file_operations i915_dpcd_fops = {
4950 .owner = THIS_MODULE,
4951 .open = i915_dpcd_open,
4952 .read = seq_read,
4953 .llseek = seq_lseek,
4954 .release = single_release,
4955};
4956
David Weinehallecbd6782016-08-23 12:23:56 +03004957static int i915_panel_show(struct seq_file *m, void *data)
4958{
4959 struct drm_connector *connector = m->private;
4960 struct intel_dp *intel_dp =
4961 enc_to_intel_dp(&intel_attached_encoder(connector)->base);
4962
4963 if (connector->status != connector_status_connected)
4964 return -ENODEV;
4965
4966 seq_printf(m, "Panel power up delay: %d\n",
4967 intel_dp->panel_power_up_delay);
4968 seq_printf(m, "Panel power down delay: %d\n",
4969 intel_dp->panel_power_down_delay);
4970 seq_printf(m, "Backlight on delay: %d\n",
4971 intel_dp->backlight_on_delay);
4972 seq_printf(m, "Backlight off delay: %d\n",
4973 intel_dp->backlight_off_delay);
4974
4975 return 0;
4976}
4977
4978static int i915_panel_open(struct inode *inode, struct file *file)
4979{
4980 return single_open(file, i915_panel_show, inode->i_private);
4981}
4982
4983static const struct file_operations i915_panel_fops = {
4984 .owner = THIS_MODULE,
4985 .open = i915_panel_open,
4986 .read = seq_read,
4987 .llseek = seq_lseek,
4988 .release = single_release,
4989};
4990
Jani Nikulaaa7471d2015-04-01 11:15:21 +03004991/**
4992 * i915_debugfs_connector_add - add i915 specific connector debugfs files
4993 * @connector: pointer to a registered drm_connector
4994 *
4995 * Cleanup will be done by drm_connector_unregister() through a call to
4996 * drm_debugfs_connector_remove().
4997 *
4998 * Returns 0 on success, negative error codes on error.
4999 */
5000int i915_debugfs_connector_add(struct drm_connector *connector)
5001{
5002 struct dentry *root = connector->debugfs_entry;
5003
5004 /* The connector must have been registered beforehands. */
5005 if (!root)
5006 return -ENODEV;
5007
5008 if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
5009 connector->connector_type == DRM_MODE_CONNECTOR_eDP)
David Weinehallecbd6782016-08-23 12:23:56 +03005010 debugfs_create_file("i915_dpcd", S_IRUGO, root,
5011 connector, &i915_dpcd_fops);
5012
5013 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
5014 debugfs_create_file("i915_panel_timings", S_IRUGO, root,
5015 connector, &i915_panel_fops);
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005016
5017 return 0;
5018}