blob: 76870f0ffa7a2b4574de5f57a1053ad8b0c60704 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080042#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043
Daniel Vetter3dec0092010-08-20 21:40:52 +020044static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010045static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080046
Jesse Barnesf1f644d2013-06-27 00:39:25 +030047static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
48 struct intel_crtc_config *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030049static void ironlake_pch_clock_get(struct intel_crtc *crtc,
50 struct intel_crtc_config *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030051
Damien Lespiaue7457a92013-08-08 22:28:59 +010052static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
53 int x, int y, struct drm_framebuffer *old_fb);
54
55
Jesse Barnes79e53942008-11-07 14:24:08 -080056typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040057 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080058} intel_range_t;
59
60typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040061 int dot_limit;
62 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080063} intel_p2_t;
64
Ma Lingd4906092009-03-18 20:13:27 +080065typedef struct intel_limit intel_limit_t;
66struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040067 intel_range_t dot, vco, n, m, m1, m2, p, p1;
68 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +080069};
Jesse Barnes79e53942008-11-07 14:24:08 -080070
Daniel Vetterd2acd212012-10-20 20:57:43 +020071int
72intel_pch_rawclk(struct drm_device *dev)
73{
74 struct drm_i915_private *dev_priv = dev->dev_private;
75
76 WARN_ON(!HAS_PCH_SPLIT(dev));
77
78 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
79}
80
Chris Wilson021357a2010-09-07 20:54:59 +010081static inline u32 /* units of 100MHz */
82intel_fdi_link_freq(struct drm_device *dev)
83{
Chris Wilson8b99e682010-10-13 09:59:17 +010084 if (IS_GEN5(dev)) {
85 struct drm_i915_private *dev_priv = dev->dev_private;
86 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
87 } else
88 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +010089}
90
Daniel Vetter5d536e22013-07-06 12:52:06 +020091static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -040092 .dot = { .min = 25000, .max = 350000 },
93 .vco = { .min = 930000, .max = 1400000 },
94 .n = { .min = 3, .max = 16 },
95 .m = { .min = 96, .max = 140 },
96 .m1 = { .min = 18, .max = 26 },
97 .m2 = { .min = 6, .max = 16 },
98 .p = { .min = 4, .max = 128 },
99 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700100 .p2 = { .dot_limit = 165000,
101 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700102};
103
Daniel Vetter5d536e22013-07-06 12:52:06 +0200104static const intel_limit_t intel_limits_i8xx_dvo = {
105 .dot = { .min = 25000, .max = 350000 },
106 .vco = { .min = 930000, .max = 1400000 },
107 .n = { .min = 3, .max = 16 },
108 .m = { .min = 96, .max = 140 },
109 .m1 = { .min = 18, .max = 26 },
110 .m2 = { .min = 6, .max = 16 },
111 .p = { .min = 4, .max = 128 },
112 .p1 = { .min = 2, .max = 33 },
113 .p2 = { .dot_limit = 165000,
114 .p2_slow = 4, .p2_fast = 4 },
115};
116
Keith Packarde4b36692009-06-05 19:22:17 -0700117static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400118 .dot = { .min = 25000, .max = 350000 },
119 .vco = { .min = 930000, .max = 1400000 },
120 .n = { .min = 3, .max = 16 },
121 .m = { .min = 96, .max = 140 },
122 .m1 = { .min = 18, .max = 26 },
123 .m2 = { .min = 6, .max = 16 },
124 .p = { .min = 4, .max = 128 },
125 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700126 .p2 = { .dot_limit = 165000,
127 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700128};
Eric Anholt273e27c2011-03-30 13:01:10 -0700129
Keith Packarde4b36692009-06-05 19:22:17 -0700130static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400131 .dot = { .min = 20000, .max = 400000 },
132 .vco = { .min = 1400000, .max = 2800000 },
133 .n = { .min = 1, .max = 6 },
134 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100135 .m1 = { .min = 8, .max = 18 },
136 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400137 .p = { .min = 5, .max = 80 },
138 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700139 .p2 = { .dot_limit = 200000,
140 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700141};
142
143static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400144 .dot = { .min = 20000, .max = 400000 },
145 .vco = { .min = 1400000, .max = 2800000 },
146 .n = { .min = 1, .max = 6 },
147 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100148 .m1 = { .min = 8, .max = 18 },
149 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400150 .p = { .min = 7, .max = 98 },
151 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700152 .p2 = { .dot_limit = 112000,
153 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700154};
155
Eric Anholt273e27c2011-03-30 13:01:10 -0700156
Keith Packarde4b36692009-06-05 19:22:17 -0700157static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700158 .dot = { .min = 25000, .max = 270000 },
159 .vco = { .min = 1750000, .max = 3500000},
160 .n = { .min = 1, .max = 4 },
161 .m = { .min = 104, .max = 138 },
162 .m1 = { .min = 17, .max = 23 },
163 .m2 = { .min = 5, .max = 11 },
164 .p = { .min = 10, .max = 30 },
165 .p1 = { .min = 1, .max = 3},
166 .p2 = { .dot_limit = 270000,
167 .p2_slow = 10,
168 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800169 },
Keith Packarde4b36692009-06-05 19:22:17 -0700170};
171
172static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700173 .dot = { .min = 22000, .max = 400000 },
174 .vco = { .min = 1750000, .max = 3500000},
175 .n = { .min = 1, .max = 4 },
176 .m = { .min = 104, .max = 138 },
177 .m1 = { .min = 16, .max = 23 },
178 .m2 = { .min = 5, .max = 11 },
179 .p = { .min = 5, .max = 80 },
180 .p1 = { .min = 1, .max = 8},
181 .p2 = { .dot_limit = 165000,
182 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700183};
184
185static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700186 .dot = { .min = 20000, .max = 115000 },
187 .vco = { .min = 1750000, .max = 3500000 },
188 .n = { .min = 1, .max = 3 },
189 .m = { .min = 104, .max = 138 },
190 .m1 = { .min = 17, .max = 23 },
191 .m2 = { .min = 5, .max = 11 },
192 .p = { .min = 28, .max = 112 },
193 .p1 = { .min = 2, .max = 8 },
194 .p2 = { .dot_limit = 0,
195 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800196 },
Keith Packarde4b36692009-06-05 19:22:17 -0700197};
198
199static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700200 .dot = { .min = 80000, .max = 224000 },
201 .vco = { .min = 1750000, .max = 3500000 },
202 .n = { .min = 1, .max = 3 },
203 .m = { .min = 104, .max = 138 },
204 .m1 = { .min = 17, .max = 23 },
205 .m2 = { .min = 5, .max = 11 },
206 .p = { .min = 14, .max = 42 },
207 .p1 = { .min = 2, .max = 6 },
208 .p2 = { .dot_limit = 0,
209 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800210 },
Keith Packarde4b36692009-06-05 19:22:17 -0700211};
212
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500213static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400214 .dot = { .min = 20000, .max = 400000},
215 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700216 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400217 .n = { .min = 3, .max = 6 },
218 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700219 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400220 .m1 = { .min = 0, .max = 0 },
221 .m2 = { .min = 0, .max = 254 },
222 .p = { .min = 5, .max = 80 },
223 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700224 .p2 = { .dot_limit = 200000,
225 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700226};
227
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500228static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400229 .dot = { .min = 20000, .max = 400000 },
230 .vco = { .min = 1700000, .max = 3500000 },
231 .n = { .min = 3, .max = 6 },
232 .m = { .min = 2, .max = 256 },
233 .m1 = { .min = 0, .max = 0 },
234 .m2 = { .min = 0, .max = 254 },
235 .p = { .min = 7, .max = 112 },
236 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700237 .p2 = { .dot_limit = 112000,
238 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700239};
240
Eric Anholt273e27c2011-03-30 13:01:10 -0700241/* Ironlake / Sandybridge
242 *
243 * We calculate clock using (register_value + 2) for N/M1/M2, so here
244 * the range value for them is (actual_value - 2).
245 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800246static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700247 .dot = { .min = 25000, .max = 350000 },
248 .vco = { .min = 1760000, .max = 3510000 },
249 .n = { .min = 1, .max = 5 },
250 .m = { .min = 79, .max = 127 },
251 .m1 = { .min = 12, .max = 22 },
252 .m2 = { .min = 5, .max = 9 },
253 .p = { .min = 5, .max = 80 },
254 .p1 = { .min = 1, .max = 8 },
255 .p2 = { .dot_limit = 225000,
256 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700257};
258
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800259static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700260 .dot = { .min = 25000, .max = 350000 },
261 .vco = { .min = 1760000, .max = 3510000 },
262 .n = { .min = 1, .max = 3 },
263 .m = { .min = 79, .max = 118 },
264 .m1 = { .min = 12, .max = 22 },
265 .m2 = { .min = 5, .max = 9 },
266 .p = { .min = 28, .max = 112 },
267 .p1 = { .min = 2, .max = 8 },
268 .p2 = { .dot_limit = 225000,
269 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800270};
271
272static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700273 .dot = { .min = 25000, .max = 350000 },
274 .vco = { .min = 1760000, .max = 3510000 },
275 .n = { .min = 1, .max = 3 },
276 .m = { .min = 79, .max = 127 },
277 .m1 = { .min = 12, .max = 22 },
278 .m2 = { .min = 5, .max = 9 },
279 .p = { .min = 14, .max = 56 },
280 .p1 = { .min = 2, .max = 8 },
281 .p2 = { .dot_limit = 225000,
282 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800283};
284
Eric Anholt273e27c2011-03-30 13:01:10 -0700285/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800286static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700287 .dot = { .min = 25000, .max = 350000 },
288 .vco = { .min = 1760000, .max = 3510000 },
289 .n = { .min = 1, .max = 2 },
290 .m = { .min = 79, .max = 126 },
291 .m1 = { .min = 12, .max = 22 },
292 .m2 = { .min = 5, .max = 9 },
293 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400294 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700295 .p2 = { .dot_limit = 225000,
296 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800297};
298
299static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700300 .dot = { .min = 25000, .max = 350000 },
301 .vco = { .min = 1760000, .max = 3510000 },
302 .n = { .min = 1, .max = 3 },
303 .m = { .min = 79, .max = 126 },
304 .m1 = { .min = 12, .max = 22 },
305 .m2 = { .min = 5, .max = 9 },
306 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400307 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700308 .p2 = { .dot_limit = 225000,
309 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800310};
311
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700312static const intel_limit_t intel_limits_vlv_dac = {
313 .dot = { .min = 25000, .max = 270000 },
314 .vco = { .min = 4000000, .max = 6000000 },
315 .n = { .min = 1, .max = 7 },
316 .m = { .min = 22, .max = 450 }, /* guess */
317 .m1 = { .min = 2, .max = 3 },
318 .m2 = { .min = 11, .max = 156 },
319 .p = { .min = 10, .max = 30 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200320 .p1 = { .min = 1, .max = 3 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700321 .p2 = { .dot_limit = 270000,
322 .p2_slow = 2, .p2_fast = 20 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700323};
324
325static const intel_limit_t intel_limits_vlv_hdmi = {
Daniel Vetter75e53982013-04-18 21:10:43 +0200326 .dot = { .min = 25000, .max = 270000 },
327 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700328 .n = { .min = 1, .max = 7 },
329 .m = { .min = 60, .max = 300 }, /* guess */
330 .m1 = { .min = 2, .max = 3 },
331 .m2 = { .min = 11, .max = 156 },
332 .p = { .min = 10, .max = 30 },
333 .p1 = { .min = 2, .max = 3 },
334 .p2 = { .dot_limit = 270000,
335 .p2_slow = 2, .p2_fast = 20 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700336};
337
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300338/**
339 * Returns whether any output on the specified pipe is of the specified type
340 */
341static bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
342{
343 struct drm_device *dev = crtc->dev;
344 struct intel_encoder *encoder;
345
346 for_each_encoder_on_crtc(dev, crtc, encoder)
347 if (encoder->type == type)
348 return true;
349
350 return false;
351}
352
Chris Wilson1b894b52010-12-14 20:04:54 +0000353static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
354 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800355{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800356 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800357 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800358
359 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100360 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000361 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800362 limit = &intel_limits_ironlake_dual_lvds_100m;
363 else
364 limit = &intel_limits_ironlake_dual_lvds;
365 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000366 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800367 limit = &intel_limits_ironlake_single_lvds_100m;
368 else
369 limit = &intel_limits_ironlake_single_lvds;
370 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200371 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800372 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800373
374 return limit;
375}
376
Ma Ling044c7c42009-03-18 20:13:23 +0800377static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
378{
379 struct drm_device *dev = crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800380 const intel_limit_t *limit;
381
382 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100383 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700384 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800385 else
Keith Packarde4b36692009-06-05 19:22:17 -0700386 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800387 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
388 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700389 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800390 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700391 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800392 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700393 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800394
395 return limit;
396}
397
Chris Wilson1b894b52010-12-14 20:04:54 +0000398static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800399{
400 struct drm_device *dev = crtc->dev;
401 const intel_limit_t *limit;
402
Eric Anholtbad720f2009-10-22 16:11:14 -0700403 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000404 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800405 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800406 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500407 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800408 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500409 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800410 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500411 limit = &intel_limits_pineview_sdvo;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700412 } else if (IS_VALLEYVIEW(dev)) {
413 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG))
414 limit = &intel_limits_vlv_dac;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700415 else
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +0800416 limit = &intel_limits_vlv_hdmi;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100417 } else if (!IS_GEN2(dev)) {
418 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
419 limit = &intel_limits_i9xx_lvds;
420 else
421 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800422 } else {
423 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700424 limit = &intel_limits_i8xx_lvds;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200425 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700426 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200427 else
428 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800429 }
430 return limit;
431}
432
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500433/* m1 is reserved as 0 in Pineview, n is a ring counter */
434static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800435{
Shaohua Li21778322009-02-23 15:19:16 +0800436 clock->m = clock->m2 + 2;
437 clock->p = clock->p1 * clock->p2;
438 clock->vco = refclk * clock->m / clock->n;
439 clock->dot = clock->vco / clock->p;
440}
441
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200442static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
443{
444 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
445}
446
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200447static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800448{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200449 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800450 clock->p = clock->p1 * clock->p2;
451 clock->vco = refclk * clock->m / (clock->n + 2);
452 clock->dot = clock->vco / clock->p;
453}
454
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800455#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800456/**
457 * Returns whether the given set of divisors are valid for a given refclk with
458 * the given connectors.
459 */
460
Chris Wilson1b894b52010-12-14 20:04:54 +0000461static bool intel_PLL_is_valid(struct drm_device *dev,
462 const intel_limit_t *limit,
463 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800464{
Jesse Barnes79e53942008-11-07 14:24:08 -0800465 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400466 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800467 if (clock->p < limit->p.min || limit->p.max < clock->p)
Akshay Joshi0206e352011-08-16 15:34:10 -0400468 INTELPllInvalid("p out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800469 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400470 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800471 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400472 INTELPllInvalid("m1 out of range\n");
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500473 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
Akshay Joshi0206e352011-08-16 15:34:10 -0400474 INTELPllInvalid("m1 <= m2\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800475 if (clock->m < limit->m.min || limit->m.max < clock->m)
Akshay Joshi0206e352011-08-16 15:34:10 -0400476 INTELPllInvalid("m out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800477 if (clock->n < limit->n.min || limit->n.max < clock->n)
Akshay Joshi0206e352011-08-16 15:34:10 -0400478 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800479 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400480 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800481 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
482 * connector, etc., rather than just a single range.
483 */
484 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400485 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800486
487 return true;
488}
489
Ma Lingd4906092009-03-18 20:13:27 +0800490static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200491i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800492 int target, int refclk, intel_clock_t *match_clock,
493 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800494{
495 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800496 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800497 int err = target;
498
Daniel Vettera210b022012-11-26 17:22:08 +0100499 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800500 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100501 * For LVDS just rely on its current settings for dual-channel.
502 * We haven't figured out how to reliably set up different
503 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800504 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100505 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800506 clock.p2 = limit->p2.p2_fast;
507 else
508 clock.p2 = limit->p2.p2_slow;
509 } else {
510 if (target < limit->p2.dot_limit)
511 clock.p2 = limit->p2.p2_slow;
512 else
513 clock.p2 = limit->p2.p2_fast;
514 }
515
Akshay Joshi0206e352011-08-16 15:34:10 -0400516 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800517
Zhao Yakui42158662009-11-20 11:24:18 +0800518 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
519 clock.m1++) {
520 for (clock.m2 = limit->m2.min;
521 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200522 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800523 break;
524 for (clock.n = limit->n.min;
525 clock.n <= limit->n.max; clock.n++) {
526 for (clock.p1 = limit->p1.min;
527 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800528 int this_err;
529
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200530 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000531 if (!intel_PLL_is_valid(dev, limit,
532 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800533 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800534 if (match_clock &&
535 clock.p != match_clock->p)
536 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800537
538 this_err = abs(clock.dot - target);
539 if (this_err < err) {
540 *best_clock = clock;
541 err = this_err;
542 }
543 }
544 }
545 }
546 }
547
548 return (err != target);
549}
550
Ma Lingd4906092009-03-18 20:13:27 +0800551static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200552pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
553 int target, int refclk, intel_clock_t *match_clock,
554 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200555{
556 struct drm_device *dev = crtc->dev;
557 intel_clock_t clock;
558 int err = target;
559
560 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
561 /*
562 * For LVDS just rely on its current settings for dual-channel.
563 * We haven't figured out how to reliably set up different
564 * single/dual channel state, if we even can.
565 */
566 if (intel_is_dual_link_lvds(dev))
567 clock.p2 = limit->p2.p2_fast;
568 else
569 clock.p2 = limit->p2.p2_slow;
570 } else {
571 if (target < limit->p2.dot_limit)
572 clock.p2 = limit->p2.p2_slow;
573 else
574 clock.p2 = limit->p2.p2_fast;
575 }
576
577 memset(best_clock, 0, sizeof(*best_clock));
578
579 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
580 clock.m1++) {
581 for (clock.m2 = limit->m2.min;
582 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200583 for (clock.n = limit->n.min;
584 clock.n <= limit->n.max; clock.n++) {
585 for (clock.p1 = limit->p1.min;
586 clock.p1 <= limit->p1.max; clock.p1++) {
587 int this_err;
588
589 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800590 if (!intel_PLL_is_valid(dev, limit,
591 &clock))
592 continue;
593 if (match_clock &&
594 clock.p != match_clock->p)
595 continue;
596
597 this_err = abs(clock.dot - target);
598 if (this_err < err) {
599 *best_clock = clock;
600 err = this_err;
601 }
602 }
603 }
604 }
605 }
606
607 return (err != target);
608}
609
Ma Lingd4906092009-03-18 20:13:27 +0800610static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200611g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
612 int target, int refclk, intel_clock_t *match_clock,
613 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800614{
615 struct drm_device *dev = crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800616 intel_clock_t clock;
617 int max_n;
618 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400619 /* approximately equals target * 0.00585 */
620 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800621 found = false;
622
623 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100624 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800625 clock.p2 = limit->p2.p2_fast;
626 else
627 clock.p2 = limit->p2.p2_slow;
628 } else {
629 if (target < limit->p2.dot_limit)
630 clock.p2 = limit->p2.p2_slow;
631 else
632 clock.p2 = limit->p2.p2_fast;
633 }
634
635 memset(best_clock, 0, sizeof(*best_clock));
636 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200637 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800638 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200639 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800640 for (clock.m1 = limit->m1.max;
641 clock.m1 >= limit->m1.min; clock.m1--) {
642 for (clock.m2 = limit->m2.max;
643 clock.m2 >= limit->m2.min; clock.m2--) {
644 for (clock.p1 = limit->p1.max;
645 clock.p1 >= limit->p1.min; clock.p1--) {
646 int this_err;
647
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200648 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000649 if (!intel_PLL_is_valid(dev, limit,
650 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800651 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000652
653 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800654 if (this_err < err_most) {
655 *best_clock = clock;
656 err_most = this_err;
657 max_n = clock.n;
658 found = true;
659 }
660 }
661 }
662 }
663 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800664 return found;
665}
Ma Lingd4906092009-03-18 20:13:27 +0800666
Zhenyu Wang2c072452009-06-05 15:38:42 +0800667static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200668vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
669 int target, int refclk, intel_clock_t *match_clock,
670 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700671{
672 u32 p1, p2, m1, m2, vco, bestn, bestm1, bestm2, bestp1, bestp2;
673 u32 m, n, fastclk;
Paulo Zanonif3f08572013-08-12 14:56:53 -0300674 u32 updrate, minupdate, p;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700675 unsigned long bestppm, ppm, absppm;
676 int dotclk, flag;
677
Alan Coxaf447bd2012-07-25 13:49:18 +0100678 flag = 0;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700679 dotclk = target * 1000;
680 bestppm = 1000000;
681 ppm = absppm = 0;
682 fastclk = dotclk / (2*100);
683 updrate = 0;
684 minupdate = 19200;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700685 n = p = p1 = p2 = m = m1 = m2 = vco = bestn = 0;
686 bestm1 = bestm2 = bestp1 = bestp2 = 0;
687
688 /* based on hardware requirement, prefer smaller n to precision */
689 for (n = limit->n.min; n <= ((refclk) / minupdate); n++) {
690 updrate = refclk / n;
691 for (p1 = limit->p1.max; p1 > limit->p1.min; p1--) {
692 for (p2 = limit->p2.p2_fast+1; p2 > 0; p2--) {
693 if (p2 > 10)
694 p2 = p2 - 1;
695 p = p1 * p2;
696 /* based on hardware requirement, prefer bigger m1,m2 values */
697 for (m1 = limit->m1.min; m1 <= limit->m1.max; m1++) {
Ville Syrjälä5de56df2013-09-24 21:26:19 +0300698 m2 = DIV_ROUND_CLOSEST(fastclk * p * n, refclk * m1);
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700699 m = m1 * m2;
700 vco = updrate * m;
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300701
702 if (vco < limit->vco.min || vco >= limit->vco.max)
703 continue;
704
705 ppm = 1000000 * ((vco / p) - fastclk) / fastclk;
706 absppm = (ppm > 0) ? ppm : (-ppm);
707 if (absppm < 100 && ((p1 * p2) > (bestp1 * bestp2))) {
708 bestppm = 0;
709 flag = 1;
710 }
711 if (absppm < bestppm - 10) {
712 bestppm = absppm;
713 flag = 1;
714 }
715 if (flag) {
716 bestn = n;
717 bestm1 = m1;
718 bestm2 = m2;
719 bestp1 = p1;
720 bestp2 = p2;
721 flag = 0;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700722 }
723 }
724 }
725 }
726 }
727 best_clock->n = bestn;
728 best_clock->m1 = bestm1;
729 best_clock->m2 = bestm2;
730 best_clock->p1 = bestp1;
731 best_clock->p2 = bestp2;
732
733 return true;
734}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700735
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300736bool intel_crtc_active(struct drm_crtc *crtc)
737{
738 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
739
740 /* Be paranoid as we can arrive here with only partial
741 * state retrieved from the hardware during setup.
742 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100743 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300744 * as Haswell has gained clock readout/fastboot support.
745 *
746 * We can ditch the crtc->fb check as soon as we can
747 * properly reconstruct framebuffers.
748 */
749 return intel_crtc->active && crtc->fb &&
Damien Lespiau241bfc32013-09-25 16:45:37 +0100750 intel_crtc->config.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300751}
752
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200753enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
754 enum pipe pipe)
755{
756 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
757 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
758
Daniel Vetter3b117c82013-04-17 20:15:07 +0200759 return intel_crtc->config.cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200760}
761
Paulo Zanonia928d532012-05-04 17:18:15 -0300762static void ironlake_wait_for_vblank(struct drm_device *dev, int pipe)
763{
764 struct drm_i915_private *dev_priv = dev->dev_private;
765 u32 frame, frame_reg = PIPEFRAME(pipe);
766
767 frame = I915_READ(frame_reg);
768
769 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
770 DRM_DEBUG_KMS("vblank wait timed out\n");
771}
772
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700773/**
774 * intel_wait_for_vblank - wait for vblank on a given pipe
775 * @dev: drm device
776 * @pipe: pipe to wait for
777 *
778 * Wait for vblank to occur on a given pipe. Needed for various bits of
779 * mode setting code.
780 */
781void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800782{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700783 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800784 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700785
Paulo Zanonia928d532012-05-04 17:18:15 -0300786 if (INTEL_INFO(dev)->gen >= 5) {
787 ironlake_wait_for_vblank(dev, pipe);
788 return;
789 }
790
Chris Wilson300387c2010-09-05 20:25:43 +0100791 /* Clear existing vblank status. Note this will clear any other
792 * sticky status fields as well.
793 *
794 * This races with i915_driver_irq_handler() with the result
795 * that either function could miss a vblank event. Here it is not
796 * fatal, as we will either wait upon the next vblank interrupt or
797 * timeout. Generally speaking intel_wait_for_vblank() is only
798 * called during modeset at which time the GPU should be idle and
799 * should *not* be performing page flips and thus not waiting on
800 * vblanks...
801 * Currently, the result of us stealing a vblank from the irq
802 * handler is that a single frame will be skipped during swapbuffers.
803 */
804 I915_WRITE(pipestat_reg,
805 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
806
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700807 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100808 if (wait_for(I915_READ(pipestat_reg) &
809 PIPE_VBLANK_INTERRUPT_STATUS,
810 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700811 DRM_DEBUG_KMS("vblank wait timed out\n");
812}
813
Keith Packardab7ad7f2010-10-03 00:33:06 -0700814/*
815 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700816 * @dev: drm device
817 * @pipe: pipe to wait for
818 *
819 * After disabling a pipe, we can't wait for vblank in the usual way,
820 * spinning on the vblank interrupt status bit, since we won't actually
821 * see an interrupt when the pipe is disabled.
822 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700823 * On Gen4 and above:
824 * wait for the pipe register state bit to turn off
825 *
826 * Otherwise:
827 * wait for the display line value to settle (it usually
828 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100829 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700830 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100831void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700832{
833 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200834 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
835 pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700836
Keith Packardab7ad7f2010-10-03 00:33:06 -0700837 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200838 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700839
Keith Packardab7ad7f2010-10-03 00:33:06 -0700840 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100841 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
842 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200843 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700844 } else {
Paulo Zanoni837ba002012-05-04 17:18:14 -0300845 u32 last_line, line_mask;
Chris Wilson58e10eb2010-10-03 10:56:11 +0100846 int reg = PIPEDSL(pipe);
Keith Packardab7ad7f2010-10-03 00:33:06 -0700847 unsigned long timeout = jiffies + msecs_to_jiffies(100);
848
Paulo Zanoni837ba002012-05-04 17:18:14 -0300849 if (IS_GEN2(dev))
850 line_mask = DSL_LINEMASK_GEN2;
851 else
852 line_mask = DSL_LINEMASK_GEN3;
853
Keith Packardab7ad7f2010-10-03 00:33:06 -0700854 /* Wait for the display line to settle */
855 do {
Paulo Zanoni837ba002012-05-04 17:18:14 -0300856 last_line = I915_READ(reg) & line_mask;
Keith Packardab7ad7f2010-10-03 00:33:06 -0700857 mdelay(5);
Paulo Zanoni837ba002012-05-04 17:18:14 -0300858 } while (((I915_READ(reg) & line_mask) != last_line) &&
Keith Packardab7ad7f2010-10-03 00:33:06 -0700859 time_after(timeout, jiffies));
860 if (time_after(jiffies, timeout))
Daniel Vetter284637d2012-07-09 09:51:57 +0200861 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700862 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800863}
864
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000865/*
866 * ibx_digital_port_connected - is the specified port connected?
867 * @dev_priv: i915 private structure
868 * @port: the port to test
869 *
870 * Returns true if @port is connected, false otherwise.
871 */
872bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
873 struct intel_digital_port *port)
874{
875 u32 bit;
876
Damien Lespiauc36346e2012-12-13 16:09:03 +0000877 if (HAS_PCH_IBX(dev_priv->dev)) {
878 switch(port->port) {
879 case PORT_B:
880 bit = SDE_PORTB_HOTPLUG;
881 break;
882 case PORT_C:
883 bit = SDE_PORTC_HOTPLUG;
884 break;
885 case PORT_D:
886 bit = SDE_PORTD_HOTPLUG;
887 break;
888 default:
889 return true;
890 }
891 } else {
892 switch(port->port) {
893 case PORT_B:
894 bit = SDE_PORTB_HOTPLUG_CPT;
895 break;
896 case PORT_C:
897 bit = SDE_PORTC_HOTPLUG_CPT;
898 break;
899 case PORT_D:
900 bit = SDE_PORTD_HOTPLUG_CPT;
901 break;
902 default:
903 return true;
904 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000905 }
906
907 return I915_READ(SDEISR) & bit;
908}
909
Jesse Barnesb24e7172011-01-04 15:09:30 -0800910static const char *state_string(bool enabled)
911{
912 return enabled ? "on" : "off";
913}
914
915/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +0200916void assert_pll(struct drm_i915_private *dev_priv,
917 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -0800918{
919 int reg;
920 u32 val;
921 bool cur_state;
922
923 reg = DPLL(pipe);
924 val = I915_READ(reg);
925 cur_state = !!(val & DPLL_VCO_ENABLE);
926 WARN(cur_state != state,
927 "PLL state assertion failure (expected %s, current %s)\n",
928 state_string(state), state_string(cur_state));
929}
Jesse Barnesb24e7172011-01-04 15:09:30 -0800930
Jani Nikula23538ef2013-08-27 15:12:22 +0300931/* XXX: the dsi pll is shared between MIPI DSI ports */
932static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
933{
934 u32 val;
935 bool cur_state;
936
937 mutex_lock(&dev_priv->dpio_lock);
938 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
939 mutex_unlock(&dev_priv->dpio_lock);
940
941 cur_state = val & DSI_PLL_VCO_EN;
942 WARN(cur_state != state,
943 "DSI PLL state assertion failure (expected %s, current %s)\n",
944 state_string(state), state_string(cur_state));
945}
946#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
947#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
948
Daniel Vetter55607e82013-06-16 21:42:39 +0200949struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +0200950intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -0800951{
Daniel Vettere2b78262013-06-07 23:10:03 +0200952 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
953
Daniel Vettera43f6e02013-06-07 23:10:32 +0200954 if (crtc->config.shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +0200955 return NULL;
956
Daniel Vettera43f6e02013-06-07 23:10:32 +0200957 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +0200958}
959
Jesse Barnesb24e7172011-01-04 15:09:30 -0800960/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +0200961void assert_shared_dpll(struct drm_i915_private *dev_priv,
962 struct intel_shared_dpll *pll,
963 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -0800964{
Jesse Barnes040484a2011-01-03 12:14:26 -0800965 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +0200966 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -0800967
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -0300968 if (HAS_PCH_LPT(dev_priv->dev)) {
969 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
970 return;
971 }
972
Chris Wilson92b27b02012-05-20 18:10:50 +0100973 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +0200974 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100975 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100976
Daniel Vetter53589012013-06-05 13:34:16 +0200977 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Chris Wilson92b27b02012-05-20 18:10:50 +0100978 WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +0200979 "%s assertion failure (expected %s, current %s)\n",
980 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -0800981}
Jesse Barnes040484a2011-01-03 12:14:26 -0800982
983static void assert_fdi_tx(struct drm_i915_private *dev_priv,
984 enum pipe pipe, bool state)
985{
986 int reg;
987 u32 val;
988 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -0200989 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
990 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -0800991
Paulo Zanoniaffa9352012-11-23 15:30:39 -0200992 if (HAS_DDI(dev_priv->dev)) {
993 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -0200994 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -0300995 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -0200996 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -0300997 } else {
998 reg = FDI_TX_CTL(pipe);
999 val = I915_READ(reg);
1000 cur_state = !!(val & FDI_TX_ENABLE);
1001 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001002 WARN(cur_state != state,
1003 "FDI TX state assertion failure (expected %s, current %s)\n",
1004 state_string(state), state_string(cur_state));
1005}
1006#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1007#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1008
1009static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1010 enum pipe pipe, bool state)
1011{
1012 int reg;
1013 u32 val;
1014 bool cur_state;
1015
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001016 reg = FDI_RX_CTL(pipe);
1017 val = I915_READ(reg);
1018 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -08001019 WARN(cur_state != state,
1020 "FDI RX state assertion failure (expected %s, current %s)\n",
1021 state_string(state), state_string(cur_state));
1022}
1023#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1024#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1025
1026static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1027 enum pipe pipe)
1028{
1029 int reg;
1030 u32 val;
1031
1032 /* ILK FDI PLL is always enabled */
1033 if (dev_priv->info->gen == 5)
1034 return;
1035
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001036 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001037 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001038 return;
1039
Jesse Barnes040484a2011-01-03 12:14:26 -08001040 reg = FDI_TX_CTL(pipe);
1041 val = I915_READ(reg);
1042 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1043}
1044
Daniel Vetter55607e82013-06-16 21:42:39 +02001045void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1046 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001047{
1048 int reg;
1049 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001050 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001051
1052 reg = FDI_RX_CTL(pipe);
1053 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001054 cur_state = !!(val & FDI_RX_PLL_ENABLE);
1055 WARN(cur_state != state,
1056 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1057 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001058}
1059
Jesse Barnesea0760c2011-01-04 15:09:32 -08001060static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1061 enum pipe pipe)
1062{
1063 int pp_reg, lvds_reg;
1064 u32 val;
1065 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001066 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001067
1068 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1069 pp_reg = PCH_PP_CONTROL;
1070 lvds_reg = PCH_LVDS;
1071 } else {
1072 pp_reg = PP_CONTROL;
1073 lvds_reg = LVDS;
1074 }
1075
1076 val = I915_READ(pp_reg);
1077 if (!(val & PANEL_POWER_ON) ||
1078 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1079 locked = false;
1080
1081 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1082 panel_pipe = PIPE_B;
1083
1084 WARN(panel_pipe == pipe && locked,
1085 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001086 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001087}
1088
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001089static void assert_cursor(struct drm_i915_private *dev_priv,
1090 enum pipe pipe, bool state)
1091{
1092 struct drm_device *dev = dev_priv->dev;
1093 bool cur_state;
1094
1095 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
1096 cur_state = I915_READ(CURCNTR_IVB(pipe)) & CURSOR_MODE;
1097 else if (IS_845G(dev) || IS_I865G(dev))
1098 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
1099 else
1100 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
1101
1102 WARN(cur_state != state,
1103 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1104 pipe_name(pipe), state_string(state), state_string(cur_state));
1105}
1106#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1107#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1108
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001109void assert_pipe(struct drm_i915_private *dev_priv,
1110 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001111{
1112 int reg;
1113 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001114 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001115 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1116 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001117
Daniel Vetter8e636782012-01-22 01:36:48 +01001118 /* if we need the pipe A quirk it must be always on */
1119 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1120 state = true;
1121
Paulo Zanonib97186f2013-05-03 12:15:36 -03001122 if (!intel_display_power_enabled(dev_priv->dev,
1123 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001124 cur_state = false;
1125 } else {
1126 reg = PIPECONF(cpu_transcoder);
1127 val = I915_READ(reg);
1128 cur_state = !!(val & PIPECONF_ENABLE);
1129 }
1130
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001131 WARN(cur_state != state,
1132 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001133 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001134}
1135
Chris Wilson931872f2012-01-16 23:01:13 +00001136static void assert_plane(struct drm_i915_private *dev_priv,
1137 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001138{
1139 int reg;
1140 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001141 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001142
1143 reg = DSPCNTR(plane);
1144 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001145 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1146 WARN(cur_state != state,
1147 "plane %c assertion failure (expected %s, current %s)\n",
1148 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001149}
1150
Chris Wilson931872f2012-01-16 23:01:13 +00001151#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1152#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1153
Jesse Barnesb24e7172011-01-04 15:09:30 -08001154static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1155 enum pipe pipe)
1156{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001157 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001158 int reg, i;
1159 u32 val;
1160 int cur_pipe;
1161
Ville Syrjälä653e1022013-06-04 13:49:05 +03001162 /* Primary planes are fixed to pipes on gen4+ */
1163 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001164 reg = DSPCNTR(pipe);
1165 val = I915_READ(reg);
1166 WARN((val & DISPLAY_PLANE_ENABLE),
1167 "plane %c assertion failure, should be disabled but not\n",
1168 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001169 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001170 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001171
Jesse Barnesb24e7172011-01-04 15:09:30 -08001172 /* Need to check both planes against the pipe */
Damien Lespiau08e2a7d2013-07-11 20:10:54 +01001173 for_each_pipe(i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001174 reg = DSPCNTR(i);
1175 val = I915_READ(reg);
1176 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1177 DISPPLANE_SEL_PIPE_SHIFT;
1178 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001179 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1180 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001181 }
1182}
1183
Jesse Barnes19332d72013-03-28 09:55:38 -07001184static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1185 enum pipe pipe)
1186{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001187 struct drm_device *dev = dev_priv->dev;
Jesse Barnes19332d72013-03-28 09:55:38 -07001188 int reg, i;
1189 u32 val;
1190
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001191 if (IS_VALLEYVIEW(dev)) {
1192 for (i = 0; i < dev_priv->num_plane; i++) {
1193 reg = SPCNTR(pipe, i);
1194 val = I915_READ(reg);
1195 WARN((val & SP_ENABLE),
1196 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1197 sprite_name(pipe, i), pipe_name(pipe));
1198 }
1199 } else if (INTEL_INFO(dev)->gen >= 7) {
1200 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001201 val = I915_READ(reg);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001202 WARN((val & SPRITE_ENABLE),
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001203 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001204 plane_name(pipe), pipe_name(pipe));
1205 } else if (INTEL_INFO(dev)->gen >= 5) {
1206 reg = DVSCNTR(pipe);
1207 val = I915_READ(reg);
1208 WARN((val & DVS_ENABLE),
1209 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1210 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001211 }
1212}
1213
Jesse Barnes92f25842011-01-04 15:09:34 -08001214static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
1215{
1216 u32 val;
1217 bool enabled;
1218
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001219 if (HAS_PCH_LPT(dev_priv->dev)) {
1220 DRM_DEBUG_DRIVER("LPT does not has PCH refclk, skipping check\n");
1221 return;
1222 }
1223
Jesse Barnes92f25842011-01-04 15:09:34 -08001224 val = I915_READ(PCH_DREF_CONTROL);
1225 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1226 DREF_SUPERSPREAD_SOURCE_MASK));
1227 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1228}
1229
Daniel Vetterab9412b2013-05-03 11:49:46 +02001230static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1231 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001232{
1233 int reg;
1234 u32 val;
1235 bool enabled;
1236
Daniel Vetterab9412b2013-05-03 11:49:46 +02001237 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001238 val = I915_READ(reg);
1239 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001240 WARN(enabled,
1241 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1242 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001243}
1244
Keith Packard4e634382011-08-06 10:39:45 -07001245static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1246 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001247{
1248 if ((val & DP_PORT_EN) == 0)
1249 return false;
1250
1251 if (HAS_PCH_CPT(dev_priv->dev)) {
1252 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1253 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1254 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1255 return false;
1256 } else {
1257 if ((val & DP_PIPE_MASK) != (pipe << 30))
1258 return false;
1259 }
1260 return true;
1261}
1262
Keith Packard1519b992011-08-06 10:35:34 -07001263static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1264 enum pipe pipe, u32 val)
1265{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001266 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001267 return false;
1268
1269 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001270 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001271 return false;
1272 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001273 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001274 return false;
1275 }
1276 return true;
1277}
1278
1279static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1280 enum pipe pipe, u32 val)
1281{
1282 if ((val & LVDS_PORT_EN) == 0)
1283 return false;
1284
1285 if (HAS_PCH_CPT(dev_priv->dev)) {
1286 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1287 return false;
1288 } else {
1289 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1290 return false;
1291 }
1292 return true;
1293}
1294
1295static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1296 enum pipe pipe, u32 val)
1297{
1298 if ((val & ADPA_DAC_ENABLE) == 0)
1299 return false;
1300 if (HAS_PCH_CPT(dev_priv->dev)) {
1301 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1302 return false;
1303 } else {
1304 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1305 return false;
1306 }
1307 return true;
1308}
1309
Jesse Barnes291906f2011-02-02 12:28:03 -08001310static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001311 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001312{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001313 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001314 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001315 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001316 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001317
Daniel Vetter75c5da22012-09-10 21:58:29 +02001318 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1319 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001320 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001321}
1322
1323static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1324 enum pipe pipe, int reg)
1325{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001326 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001327 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001328 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001329 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001330
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001331 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001332 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001333 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001334}
1335
1336static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1337 enum pipe pipe)
1338{
1339 int reg;
1340 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001341
Keith Packardf0575e92011-07-25 22:12:43 -07001342 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1343 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1344 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001345
1346 reg = PCH_ADPA;
1347 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001348 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001349 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001350 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001351
1352 reg = PCH_LVDS;
1353 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001354 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001355 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001356 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001357
Paulo Zanonie2debe92013-02-18 19:00:27 -03001358 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1359 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1360 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001361}
1362
Daniel Vetter426115c2013-07-11 22:13:42 +02001363static void vlv_enable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001364{
Daniel Vetter426115c2013-07-11 22:13:42 +02001365 struct drm_device *dev = crtc->base.dev;
1366 struct drm_i915_private *dev_priv = dev->dev_private;
1367 int reg = DPLL(crtc->pipe);
1368 u32 dpll = crtc->config.dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001369
Daniel Vetter426115c2013-07-11 22:13:42 +02001370 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001371
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001372 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001373 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1374
1375 /* PLL is protected by panel, make sure we can write it */
1376 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001377 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001378
Daniel Vetter426115c2013-07-11 22:13:42 +02001379 I915_WRITE(reg, dpll);
1380 POSTING_READ(reg);
1381 udelay(150);
1382
1383 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1384 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1385
1386 I915_WRITE(DPLL_MD(crtc->pipe), crtc->config.dpll_hw_state.dpll_md);
1387 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001388
1389 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001390 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001391 POSTING_READ(reg);
1392 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001393 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001394 POSTING_READ(reg);
1395 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001396 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001397 POSTING_READ(reg);
1398 udelay(150); /* wait for warmup */
1399}
1400
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001401static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001402{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001403 struct drm_device *dev = crtc->base.dev;
1404 struct drm_i915_private *dev_priv = dev->dev_private;
1405 int reg = DPLL(crtc->pipe);
1406 u32 dpll = crtc->config.dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001407
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001408 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001409
1410 /* No really, not for ILK+ */
1411 BUG_ON(dev_priv->info->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001412
1413 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001414 if (IS_MOBILE(dev) && !IS_I830(dev))
1415 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001416
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001417 I915_WRITE(reg, dpll);
1418
1419 /* Wait for the clocks to stabilize. */
1420 POSTING_READ(reg);
1421 udelay(150);
1422
1423 if (INTEL_INFO(dev)->gen >= 4) {
1424 I915_WRITE(DPLL_MD(crtc->pipe),
1425 crtc->config.dpll_hw_state.dpll_md);
1426 } else {
1427 /* The pixel multiplier can only be updated once the
1428 * DPLL is enabled and the clocks are stable.
1429 *
1430 * So write it again.
1431 */
1432 I915_WRITE(reg, dpll);
1433 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001434
1435 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001436 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001437 POSTING_READ(reg);
1438 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001439 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001440 POSTING_READ(reg);
1441 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001442 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001443 POSTING_READ(reg);
1444 udelay(150); /* wait for warmup */
1445}
1446
1447/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001448 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001449 * @dev_priv: i915 private structure
1450 * @pipe: pipe PLL to disable
1451 *
1452 * Disable the PLL for @pipe, making sure the pipe is off first.
1453 *
1454 * Note! This is for pre-ILK only.
1455 */
Daniel Vetter50b44a42013-06-05 13:34:33 +02001456static void i9xx_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001457{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001458 /* Don't disable pipe A or pipe A PLLs if needed */
1459 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1460 return;
1461
1462 /* Make sure the pipe isn't still relying on us */
1463 assert_pipe_disabled(dev_priv, pipe);
1464
Daniel Vetter50b44a42013-06-05 13:34:33 +02001465 I915_WRITE(DPLL(pipe), 0);
1466 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001467}
1468
Jesse Barnes89b667f2013-04-18 14:51:36 -07001469void vlv_wait_port_ready(struct drm_i915_private *dev_priv, int port)
1470{
1471 u32 port_mask;
1472
1473 if (!port)
1474 port_mask = DPLL_PORTB_READY_MASK;
1475 else
1476 port_mask = DPLL_PORTC_READY_MASK;
1477
1478 if (wait_for((I915_READ(DPLL(0)) & port_mask) == 0, 1000))
1479 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
1480 'B' + port, I915_READ(DPLL(0)));
1481}
1482
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001483/**
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001484 * ironlake_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001485 * @dev_priv: i915 private structure
1486 * @pipe: pipe PLL to enable
1487 *
1488 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1489 * drives the transcoder clock.
1490 */
Daniel Vettere2b78262013-06-07 23:10:03 +02001491static void ironlake_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001492{
Daniel Vettere2b78262013-06-07 23:10:03 +02001493 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1494 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001495
Chris Wilson48da64a2012-05-13 20:16:12 +01001496 /* PCH PLLs only available on ILK, SNB and IVB */
Jesse Barnes92f25842011-01-04 15:09:34 -08001497 BUG_ON(dev_priv->info->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001498 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001499 return;
1500
1501 if (WARN_ON(pll->refcount == 0))
1502 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001503
Daniel Vetter46edb022013-06-05 13:34:12 +02001504 DRM_DEBUG_KMS("enable %s (active %d, on? %d)for crtc %d\n",
1505 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001506 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001507
Daniel Vettercdbd2312013-06-05 13:34:03 +02001508 if (pll->active++) {
1509 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001510 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001511 return;
1512 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001513 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001514
Daniel Vetter46edb022013-06-05 13:34:12 +02001515 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001516 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001517 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001518}
1519
Daniel Vettere2b78262013-06-07 23:10:03 +02001520static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001521{
Daniel Vettere2b78262013-06-07 23:10:03 +02001522 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1523 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001524
Jesse Barnes92f25842011-01-04 15:09:34 -08001525 /* PCH only available on ILK+ */
1526 BUG_ON(dev_priv->info->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001527 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001528 return;
1529
Chris Wilson48da64a2012-05-13 20:16:12 +01001530 if (WARN_ON(pll->refcount == 0))
1531 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001532
Daniel Vetter46edb022013-06-05 13:34:12 +02001533 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1534 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001535 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001536
Chris Wilson48da64a2012-05-13 20:16:12 +01001537 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001538 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001539 return;
1540 }
1541
Daniel Vettere9d69442013-06-05 13:34:15 +02001542 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001543 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001544 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001545 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001546
Daniel Vetter46edb022013-06-05 13:34:12 +02001547 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001548 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001549 pll->on = false;
Jesse Barnes92f25842011-01-04 15:09:34 -08001550}
1551
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001552static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1553 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001554{
Daniel Vetter23670b322012-11-01 09:15:30 +01001555 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001556 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001557 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001558 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001559
1560 /* PCH only available on ILK+ */
1561 BUG_ON(dev_priv->info->gen < 5);
1562
1563 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001564 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001565 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001566
1567 /* FDI must be feeding us bits for PCH ports */
1568 assert_fdi_tx_enabled(dev_priv, pipe);
1569 assert_fdi_rx_enabled(dev_priv, pipe);
1570
Daniel Vetter23670b322012-11-01 09:15:30 +01001571 if (HAS_PCH_CPT(dev)) {
1572 /* Workaround: Set the timing override bit before enabling the
1573 * pch transcoder. */
1574 reg = TRANS_CHICKEN2(pipe);
1575 val = I915_READ(reg);
1576 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1577 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001578 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001579
Daniel Vetterab9412b2013-05-03 11:49:46 +02001580 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001581 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001582 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001583
1584 if (HAS_PCH_IBX(dev_priv->dev)) {
1585 /*
1586 * make the BPC in transcoder be consistent with
1587 * that in pipeconf reg.
1588 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001589 val &= ~PIPECONF_BPC_MASK;
1590 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001591 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001592
1593 val &= ~TRANS_INTERLACE_MASK;
1594 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001595 if (HAS_PCH_IBX(dev_priv->dev) &&
1596 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1597 val |= TRANS_LEGACY_INTERLACED_ILK;
1598 else
1599 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001600 else
1601 val |= TRANS_PROGRESSIVE;
1602
Jesse Barnes040484a2011-01-03 12:14:26 -08001603 I915_WRITE(reg, val | TRANS_ENABLE);
1604 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001605 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001606}
1607
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001608static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001609 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001610{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001611 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001612
1613 /* PCH only available on ILK+ */
1614 BUG_ON(dev_priv->info->gen < 5);
1615
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001616 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001617 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001618 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001619
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001620 /* Workaround: set timing override bit. */
1621 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001622 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001623 I915_WRITE(_TRANSA_CHICKEN2, val);
1624
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001625 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001626 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001627
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001628 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1629 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001630 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001631 else
1632 val |= TRANS_PROGRESSIVE;
1633
Daniel Vetterab9412b2013-05-03 11:49:46 +02001634 I915_WRITE(LPT_TRANSCONF, val);
1635 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001636 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001637}
1638
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001639static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1640 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001641{
Daniel Vetter23670b322012-11-01 09:15:30 +01001642 struct drm_device *dev = dev_priv->dev;
1643 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001644
1645 /* FDI relies on the transcoder */
1646 assert_fdi_tx_disabled(dev_priv, pipe);
1647 assert_fdi_rx_disabled(dev_priv, pipe);
1648
Jesse Barnes291906f2011-02-02 12:28:03 -08001649 /* Ports must be off as well */
1650 assert_pch_ports_disabled(dev_priv, pipe);
1651
Daniel Vetterab9412b2013-05-03 11:49:46 +02001652 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001653 val = I915_READ(reg);
1654 val &= ~TRANS_ENABLE;
1655 I915_WRITE(reg, val);
1656 /* wait for PCH transcoder off, transcoder state */
1657 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001658 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001659
1660 if (!HAS_PCH_IBX(dev)) {
1661 /* Workaround: Clear the timing override chicken bit again. */
1662 reg = TRANS_CHICKEN2(pipe);
1663 val = I915_READ(reg);
1664 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1665 I915_WRITE(reg, val);
1666 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001667}
1668
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001669static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001670{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001671 u32 val;
1672
Daniel Vetterab9412b2013-05-03 11:49:46 +02001673 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001674 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001675 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001676 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001677 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001678 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001679
1680 /* Workaround: clear timing override bit. */
1681 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001682 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001683 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001684}
1685
1686/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001687 * intel_enable_pipe - enable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001688 * @dev_priv: i915 private structure
1689 * @pipe: pipe to enable
Jesse Barnes040484a2011-01-03 12:14:26 -08001690 * @pch_port: on ILK+, is this pipe driving a PCH port or not
Jesse Barnesb24e7172011-01-04 15:09:30 -08001691 *
1692 * Enable @pipe, making sure that various hardware specific requirements
1693 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
1694 *
1695 * @pipe should be %PIPE_A or %PIPE_B.
1696 *
1697 * Will wait until the pipe is actually running (i.e. first vblank) before
1698 * returning.
1699 */
Jesse Barnes040484a2011-01-03 12:14:26 -08001700static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
Jani Nikula23538ef2013-08-27 15:12:22 +03001701 bool pch_port, bool dsi)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001702{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001703 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1704 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001705 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001706 int reg;
1707 u32 val;
1708
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001709 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001710 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001711 assert_sprites_disabled(dev_priv, pipe);
1712
Paulo Zanoni681e5812012-12-06 11:12:38 -02001713 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001714 pch_transcoder = TRANSCODER_A;
1715 else
1716 pch_transcoder = pipe;
1717
Jesse Barnesb24e7172011-01-04 15:09:30 -08001718 /*
1719 * A pipe without a PLL won't actually be able to drive bits from
1720 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1721 * need the check.
1722 */
1723 if (!HAS_PCH_SPLIT(dev_priv->dev))
Jani Nikula23538ef2013-08-27 15:12:22 +03001724 if (dsi)
1725 assert_dsi_pll_enabled(dev_priv);
1726 else
1727 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001728 else {
1729 if (pch_port) {
1730 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001731 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001732 assert_fdi_tx_pll_enabled(dev_priv,
1733 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001734 }
1735 /* FIXME: assert CPU port conditions for SNB+ */
1736 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001737
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001738 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001739 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001740 if (val & PIPECONF_ENABLE)
1741 return;
1742
1743 I915_WRITE(reg, val | PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001744 intel_wait_for_vblank(dev_priv->dev, pipe);
1745}
1746
1747/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001748 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001749 * @dev_priv: i915 private structure
1750 * @pipe: pipe to disable
1751 *
1752 * Disable @pipe, making sure that various hardware specific requirements
1753 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1754 *
1755 * @pipe should be %PIPE_A or %PIPE_B.
1756 *
1757 * Will wait until the pipe has shut down before returning.
1758 */
1759static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1760 enum pipe pipe)
1761{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001762 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1763 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001764 int reg;
1765 u32 val;
1766
1767 /*
1768 * Make sure planes won't keep trying to pump pixels to us,
1769 * or we might hang the display.
1770 */
1771 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001772 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001773 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001774
1775 /* Don't disable pipe A or pipe A PLLs if needed */
1776 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1777 return;
1778
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001779 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001780 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001781 if ((val & PIPECONF_ENABLE) == 0)
1782 return;
1783
1784 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001785 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1786}
1787
Keith Packardd74362c2011-07-28 14:47:14 -07001788/*
1789 * Plane regs are double buffered, going from enabled->disabled needs a
1790 * trigger in order to latch. The display address reg provides this.
1791 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03001792void intel_flush_display_plane(struct drm_i915_private *dev_priv,
Keith Packardd74362c2011-07-28 14:47:14 -07001793 enum plane plane)
1794{
Damien Lespiau14f86142012-10-29 15:24:49 +00001795 if (dev_priv->info->gen >= 4)
1796 I915_WRITE(DSPSURF(plane), I915_READ(DSPSURF(plane)));
1797 else
1798 I915_WRITE(DSPADDR(plane), I915_READ(DSPADDR(plane)));
Keith Packardd74362c2011-07-28 14:47:14 -07001799}
1800
Jesse Barnesb24e7172011-01-04 15:09:30 -08001801/**
1802 * intel_enable_plane - enable a display plane on a given pipe
1803 * @dev_priv: i915 private structure
1804 * @plane: plane to enable
1805 * @pipe: pipe being fed
1806 *
1807 * Enable @plane on @pipe, making sure that @pipe is running first.
1808 */
1809static void intel_enable_plane(struct drm_i915_private *dev_priv,
1810 enum plane plane, enum pipe pipe)
1811{
1812 int reg;
1813 u32 val;
1814
1815 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1816 assert_pipe_enabled(dev_priv, pipe);
1817
1818 reg = DSPCNTR(plane);
1819 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001820 if (val & DISPLAY_PLANE_ENABLE)
1821 return;
1822
1823 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Keith Packardd74362c2011-07-28 14:47:14 -07001824 intel_flush_display_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001825 intel_wait_for_vblank(dev_priv->dev, pipe);
1826}
1827
Jesse Barnesb24e7172011-01-04 15:09:30 -08001828/**
1829 * intel_disable_plane - disable a display plane
1830 * @dev_priv: i915 private structure
1831 * @plane: plane to disable
1832 * @pipe: pipe consuming the data
1833 *
1834 * Disable @plane; should be an independent operation.
1835 */
1836static void intel_disable_plane(struct drm_i915_private *dev_priv,
1837 enum plane plane, enum pipe pipe)
1838{
1839 int reg;
1840 u32 val;
1841
1842 reg = DSPCNTR(plane);
1843 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001844 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1845 return;
1846
1847 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001848 intel_flush_display_plane(dev_priv, plane);
1849 intel_wait_for_vblank(dev_priv->dev, pipe);
1850}
1851
Chris Wilson693db182013-03-05 14:52:39 +00001852static bool need_vtd_wa(struct drm_device *dev)
1853{
1854#ifdef CONFIG_INTEL_IOMMU
1855 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
1856 return true;
1857#endif
1858 return false;
1859}
1860
Chris Wilson127bd2a2010-07-23 23:32:05 +01001861int
Chris Wilson48b956c2010-09-14 12:50:34 +01001862intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001863 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00001864 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001865{
Chris Wilsonce453d82011-02-21 14:43:56 +00001866 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001867 u32 alignment;
1868 int ret;
1869
Chris Wilson05394f32010-11-08 19:18:58 +00001870 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001871 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001872 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1873 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001874 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01001875 alignment = 4 * 1024;
1876 else
1877 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001878 break;
1879 case I915_TILING_X:
1880 /* pin() will align the object as required by fence */
1881 alignment = 0;
1882 break;
1883 case I915_TILING_Y:
Daniel Vetter8bb6e952013-04-06 23:54:56 +02001884 /* Despite that we check this in framebuffer_init userspace can
1885 * screw us over and change the tiling after the fact. Only
1886 * pinned buffers can't change their tiling. */
1887 DRM_DEBUG_DRIVER("Y tiled not allowed for scan out buffers\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001888 return -EINVAL;
1889 default:
1890 BUG();
1891 }
1892
Chris Wilson693db182013-03-05 14:52:39 +00001893 /* Note that the w/a also requires 64 PTE of padding following the
1894 * bo. We currently fill all unused PTE with the shadow page and so
1895 * we should always have valid PTE following the scanout preventing
1896 * the VT-d warning.
1897 */
1898 if (need_vtd_wa(dev) && alignment < 256 * 1024)
1899 alignment = 256 * 1024;
1900
Chris Wilsonce453d82011-02-21 14:43:56 +00001901 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001902 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01001903 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00001904 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001905
1906 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1907 * fence, whereas 965+ only requires a fence if using
1908 * framebuffer compression. For simplicity, we always install
1909 * a fence as the cost is not that onerous.
1910 */
Chris Wilson06d98132012-04-17 15:31:24 +01001911 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001912 if (ret)
1913 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01001914
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001915 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001916
Chris Wilsonce453d82011-02-21 14:43:56 +00001917 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001918 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01001919
1920err_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01001921 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00001922err_interruptible:
1923 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01001924 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001925}
1926
Chris Wilson1690e1e2011-12-14 13:57:08 +01001927void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
1928{
1929 i915_gem_object_unpin_fence(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01001930 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01001931}
1932
Daniel Vetterc2c75132012-07-05 12:17:30 +02001933/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
1934 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00001935unsigned long intel_gen4_compute_page_offset(int *x, int *y,
1936 unsigned int tiling_mode,
1937 unsigned int cpp,
1938 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02001939{
Chris Wilsonbc752862013-02-21 20:04:31 +00001940 if (tiling_mode != I915_TILING_NONE) {
1941 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02001942
Chris Wilsonbc752862013-02-21 20:04:31 +00001943 tile_rows = *y / 8;
1944 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02001945
Chris Wilsonbc752862013-02-21 20:04:31 +00001946 tiles = *x / (512/cpp);
1947 *x %= 512/cpp;
1948
1949 return tile_rows * pitch * 8 + tiles * 4096;
1950 } else {
1951 unsigned int offset;
1952
1953 offset = *y * pitch + *x * cpp;
1954 *y = 0;
1955 *x = (offset & 4095) / cpp;
1956 return offset & -4096;
1957 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02001958}
1959
Jesse Barnes17638cd2011-06-24 12:19:23 -07001960static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
1961 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07001962{
1963 struct drm_device *dev = crtc->dev;
1964 struct drm_i915_private *dev_priv = dev->dev_private;
1965 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1966 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00001967 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07001968 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02001969 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07001970 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01001971 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07001972
1973 switch (plane) {
1974 case 0:
1975 case 1:
1976 break;
1977 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03001978 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes81255562010-08-02 12:07:50 -07001979 return -EINVAL;
1980 }
1981
1982 intel_fb = to_intel_framebuffer(fb);
1983 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07001984
Chris Wilson5eddb702010-09-11 13:48:45 +01001985 reg = DSPCNTR(plane);
1986 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07001987 /* Mask out pixel format bits in case we change it */
1988 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02001989 switch (fb->pixel_format) {
1990 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07001991 dspcntr |= DISPPLANE_8BPP;
1992 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02001993 case DRM_FORMAT_XRGB1555:
1994 case DRM_FORMAT_ARGB1555:
1995 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07001996 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02001997 case DRM_FORMAT_RGB565:
1998 dspcntr |= DISPPLANE_BGRX565;
1999 break;
2000 case DRM_FORMAT_XRGB8888:
2001 case DRM_FORMAT_ARGB8888:
2002 dspcntr |= DISPPLANE_BGRX888;
2003 break;
2004 case DRM_FORMAT_XBGR8888:
2005 case DRM_FORMAT_ABGR8888:
2006 dspcntr |= DISPPLANE_RGBX888;
2007 break;
2008 case DRM_FORMAT_XRGB2101010:
2009 case DRM_FORMAT_ARGB2101010:
2010 dspcntr |= DISPPLANE_BGRX101010;
2011 break;
2012 case DRM_FORMAT_XBGR2101010:
2013 case DRM_FORMAT_ABGR2101010:
2014 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002015 break;
2016 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002017 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002018 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002019
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002020 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00002021 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07002022 dspcntr |= DISPPLANE_TILED;
2023 else
2024 dspcntr &= ~DISPPLANE_TILED;
2025 }
2026
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002027 if (IS_G4X(dev))
2028 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2029
Chris Wilson5eddb702010-09-11 13:48:45 +01002030 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07002031
Daniel Vettere506a0c2012-07-05 12:17:29 +02002032 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07002033
Daniel Vetterc2c75132012-07-05 12:17:30 +02002034 if (INTEL_INFO(dev)->gen >= 4) {
2035 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002036 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2037 fb->bits_per_pixel / 8,
2038 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002039 linear_offset -= intel_crtc->dspaddr_offset;
2040 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002041 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002042 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002043
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002044 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2045 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2046 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002047 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002048 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetterc2c75132012-07-05 12:17:30 +02002049 I915_MODIFY_DISPBASE(DSPSURF(plane),
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002050 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002051 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002052 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002053 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002054 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002055 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002056
Jesse Barnes17638cd2011-06-24 12:19:23 -07002057 return 0;
2058}
2059
2060static int ironlake_update_plane(struct drm_crtc *crtc,
2061 struct drm_framebuffer *fb, int x, int y)
2062{
2063 struct drm_device *dev = crtc->dev;
2064 struct drm_i915_private *dev_priv = dev->dev_private;
2065 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2066 struct intel_framebuffer *intel_fb;
2067 struct drm_i915_gem_object *obj;
2068 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002069 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002070 u32 dspcntr;
2071 u32 reg;
2072
2073 switch (plane) {
2074 case 0:
2075 case 1:
Jesse Barnes27f82272011-09-02 12:54:37 -07002076 case 2:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002077 break;
2078 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002079 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes17638cd2011-06-24 12:19:23 -07002080 return -EINVAL;
2081 }
2082
2083 intel_fb = to_intel_framebuffer(fb);
2084 obj = intel_fb->obj;
2085
2086 reg = DSPCNTR(plane);
2087 dspcntr = I915_READ(reg);
2088 /* Mask out pixel format bits in case we change it */
2089 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002090 switch (fb->pixel_format) {
2091 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002092 dspcntr |= DISPPLANE_8BPP;
2093 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002094 case DRM_FORMAT_RGB565:
2095 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002096 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002097 case DRM_FORMAT_XRGB8888:
2098 case DRM_FORMAT_ARGB8888:
2099 dspcntr |= DISPPLANE_BGRX888;
2100 break;
2101 case DRM_FORMAT_XBGR8888:
2102 case DRM_FORMAT_ABGR8888:
2103 dspcntr |= DISPPLANE_RGBX888;
2104 break;
2105 case DRM_FORMAT_XRGB2101010:
2106 case DRM_FORMAT_ARGB2101010:
2107 dspcntr |= DISPPLANE_BGRX101010;
2108 break;
2109 case DRM_FORMAT_XBGR2101010:
2110 case DRM_FORMAT_ABGR2101010:
2111 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002112 break;
2113 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002114 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002115 }
2116
2117 if (obj->tiling_mode != I915_TILING_NONE)
2118 dspcntr |= DISPPLANE_TILED;
2119 else
2120 dspcntr &= ~DISPPLANE_TILED;
2121
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002122 if (IS_HASWELL(dev))
2123 dspcntr &= ~DISPPLANE_TRICKLE_FEED_DISABLE;
2124 else
2125 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002126
2127 I915_WRITE(reg, dspcntr);
2128
Daniel Vettere506a0c2012-07-05 12:17:29 +02002129 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002130 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002131 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2132 fb->bits_per_pixel / 8,
2133 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002134 linear_offset -= intel_crtc->dspaddr_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002135
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002136 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2137 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2138 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002139 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002140 I915_MODIFY_DISPBASE(DSPSURF(plane),
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002141 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002142 if (IS_HASWELL(dev)) {
2143 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2144 } else {
2145 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2146 I915_WRITE(DSPLINOFF(plane), linear_offset);
2147 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002148 POSTING_READ(reg);
2149
2150 return 0;
2151}
2152
2153/* Assume fb object is pinned & idle & fenced and just update base pointers */
2154static int
2155intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2156 int x, int y, enum mode_set_atomic state)
2157{
2158 struct drm_device *dev = crtc->dev;
2159 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002160
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002161 if (dev_priv->display.disable_fbc)
2162 dev_priv->display.disable_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002163 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002164
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002165 return dev_priv->display.update_plane(crtc, fb, x, y);
Jesse Barnes81255562010-08-02 12:07:50 -07002166}
2167
Ville Syrjälä96a02912013-02-18 19:08:49 +02002168void intel_display_handle_reset(struct drm_device *dev)
2169{
2170 struct drm_i915_private *dev_priv = dev->dev_private;
2171 struct drm_crtc *crtc;
2172
2173 /*
2174 * Flips in the rings have been nuked by the reset,
2175 * so complete all pending flips so that user space
2176 * will get its events and not get stuck.
2177 *
2178 * Also update the base address of all primary
2179 * planes to the the last fb to make sure we're
2180 * showing the correct fb after a reset.
2181 *
2182 * Need to make two loops over the crtcs so that we
2183 * don't try to grab a crtc mutex before the
2184 * pending_flip_queue really got woken up.
2185 */
2186
2187 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2188 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2189 enum plane plane = intel_crtc->plane;
2190
2191 intel_prepare_page_flip(dev, plane);
2192 intel_finish_page_flip_plane(dev, plane);
2193 }
2194
2195 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2196 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2197
2198 mutex_lock(&crtc->mutex);
2199 if (intel_crtc->active)
2200 dev_priv->display.update_plane(crtc, crtc->fb,
2201 crtc->x, crtc->y);
2202 mutex_unlock(&crtc->mutex);
2203 }
2204}
2205
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002206static int
Chris Wilson14667a42012-04-03 17:58:35 +01002207intel_finish_fb(struct drm_framebuffer *old_fb)
2208{
2209 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2210 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2211 bool was_interruptible = dev_priv->mm.interruptible;
2212 int ret;
2213
Chris Wilson14667a42012-04-03 17:58:35 +01002214 /* Big Hammer, we also need to ensure that any pending
2215 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2216 * current scanout is retired before unpinning the old
2217 * framebuffer.
2218 *
2219 * This should only fail upon a hung GPU, in which case we
2220 * can safely continue.
2221 */
2222 dev_priv->mm.interruptible = false;
2223 ret = i915_gem_object_finish_gpu(obj);
2224 dev_priv->mm.interruptible = was_interruptible;
2225
2226 return ret;
2227}
2228
Ville Syrjälä198598d2012-10-31 17:50:24 +02002229static void intel_crtc_update_sarea_pos(struct drm_crtc *crtc, int x, int y)
2230{
2231 struct drm_device *dev = crtc->dev;
2232 struct drm_i915_master_private *master_priv;
2233 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2234
2235 if (!dev->primary->master)
2236 return;
2237
2238 master_priv = dev->primary->master->driver_priv;
2239 if (!master_priv->sarea_priv)
2240 return;
2241
2242 switch (intel_crtc->pipe) {
2243 case 0:
2244 master_priv->sarea_priv->pipeA_x = x;
2245 master_priv->sarea_priv->pipeA_y = y;
2246 break;
2247 case 1:
2248 master_priv->sarea_priv->pipeB_x = x;
2249 master_priv->sarea_priv->pipeB_y = y;
2250 break;
2251 default:
2252 break;
2253 }
2254}
2255
Chris Wilson14667a42012-04-03 17:58:35 +01002256static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002257intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002258 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002259{
2260 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002261 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002262 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter94352cf2012-07-05 22:51:56 +02002263 struct drm_framebuffer *old_fb;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002264 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002265
2266 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002267 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002268 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002269 return 0;
2270 }
2271
Ben Widawsky7eb552a2013-03-13 14:05:41 -07002272 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002273 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2274 plane_name(intel_crtc->plane),
2275 INTEL_INFO(dev)->num_pipes);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002276 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002277 }
2278
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002279 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002280 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002281 to_intel_framebuffer(fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002282 NULL);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002283 if (ret != 0) {
2284 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002285 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002286 return ret;
2287 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002288
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002289 /* Update pipe size and adjust fitter if needed */
2290 if (i915_fastboot) {
2291 I915_WRITE(PIPESRC(intel_crtc->pipe),
2292 ((crtc->mode.hdisplay - 1) << 16) |
2293 (crtc->mode.vdisplay - 1));
Chris Wilsonfd4daa92013-08-27 17:04:17 +01002294 if (!intel_crtc->config.pch_pfit.enabled &&
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002295 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2296 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
2297 I915_WRITE(PF_CTL(intel_crtc->pipe), 0);
2298 I915_WRITE(PF_WIN_POS(intel_crtc->pipe), 0);
2299 I915_WRITE(PF_WIN_SZ(intel_crtc->pipe), 0);
2300 }
2301 }
2302
Daniel Vetter94352cf2012-07-05 22:51:56 +02002303 ret = dev_priv->display.update_plane(crtc, fb, x, y);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002304 if (ret) {
Daniel Vetter94352cf2012-07-05 22:51:56 +02002305 intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002306 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002307 DRM_ERROR("failed to update base address\n");
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002308 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002309 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002310
Daniel Vetter94352cf2012-07-05 22:51:56 +02002311 old_fb = crtc->fb;
2312 crtc->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002313 crtc->x = x;
2314 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002315
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002316 if (old_fb) {
Daniel Vetterd7697ee2013-06-02 17:23:01 +02002317 if (intel_crtc->active && old_fb != fb)
2318 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002319 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002320 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002321
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002322 intel_update_fbc(dev);
Rodrigo Vivi49065572013-07-11 18:45:05 -03002323 intel_edp_psr_update(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002324 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002325
Ville Syrjälä198598d2012-10-31 17:50:24 +02002326 intel_crtc_update_sarea_pos(crtc, x, y);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002327
2328 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002329}
2330
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002331static void intel_fdi_normal_train(struct drm_crtc *crtc)
2332{
2333 struct drm_device *dev = crtc->dev;
2334 struct drm_i915_private *dev_priv = dev->dev_private;
2335 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2336 int pipe = intel_crtc->pipe;
2337 u32 reg, temp;
2338
2339 /* enable normal train */
2340 reg = FDI_TX_CTL(pipe);
2341 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002342 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002343 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2344 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002345 } else {
2346 temp &= ~FDI_LINK_TRAIN_NONE;
2347 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002348 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002349 I915_WRITE(reg, temp);
2350
2351 reg = FDI_RX_CTL(pipe);
2352 temp = I915_READ(reg);
2353 if (HAS_PCH_CPT(dev)) {
2354 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2355 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2356 } else {
2357 temp &= ~FDI_LINK_TRAIN_NONE;
2358 temp |= FDI_LINK_TRAIN_NONE;
2359 }
2360 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2361
2362 /* wait one idle pattern time */
2363 POSTING_READ(reg);
2364 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002365
2366 /* IVB wants error correction enabled */
2367 if (IS_IVYBRIDGE(dev))
2368 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2369 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002370}
2371
Daniel Vetter1e833f42013-02-19 22:31:57 +01002372static bool pipe_has_enabled_pch(struct intel_crtc *intel_crtc)
2373{
2374 return intel_crtc->base.enabled && intel_crtc->config.has_pch_encoder;
2375}
2376
Daniel Vetter01a415f2012-10-27 15:58:40 +02002377static void ivb_modeset_global_resources(struct drm_device *dev)
2378{
2379 struct drm_i915_private *dev_priv = dev->dev_private;
2380 struct intel_crtc *pipe_B_crtc =
2381 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2382 struct intel_crtc *pipe_C_crtc =
2383 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2384 uint32_t temp;
2385
Daniel Vetter1e833f42013-02-19 22:31:57 +01002386 /*
2387 * When everything is off disable fdi C so that we could enable fdi B
2388 * with all lanes. Note that we don't care about enabled pipes without
2389 * an enabled pch encoder.
2390 */
2391 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2392 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02002393 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2394 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2395
2396 temp = I915_READ(SOUTH_CHICKEN1);
2397 temp &= ~FDI_BC_BIFURCATION_SELECT;
2398 DRM_DEBUG_KMS("disabling fdi C rx\n");
2399 I915_WRITE(SOUTH_CHICKEN1, temp);
2400 }
2401}
2402
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002403/* The FDI link training functions for ILK/Ibexpeak. */
2404static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2405{
2406 struct drm_device *dev = crtc->dev;
2407 struct drm_i915_private *dev_priv = dev->dev_private;
2408 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2409 int pipe = intel_crtc->pipe;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002410 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002411 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002412
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002413 /* FDI needs bits from pipe & plane first */
2414 assert_pipe_enabled(dev_priv, pipe);
2415 assert_plane_enabled(dev_priv, plane);
2416
Adam Jacksone1a44742010-06-25 15:32:14 -04002417 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2418 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002419 reg = FDI_RX_IMR(pipe);
2420 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002421 temp &= ~FDI_RX_SYMBOL_LOCK;
2422 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002423 I915_WRITE(reg, temp);
2424 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002425 udelay(150);
2426
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002427 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002428 reg = FDI_TX_CTL(pipe);
2429 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002430 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2431 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002432 temp &= ~FDI_LINK_TRAIN_NONE;
2433 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002434 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002435
Chris Wilson5eddb702010-09-11 13:48:45 +01002436 reg = FDI_RX_CTL(pipe);
2437 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002438 temp &= ~FDI_LINK_TRAIN_NONE;
2439 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002440 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2441
2442 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002443 udelay(150);
2444
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002445 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01002446 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2447 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2448 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002449
Chris Wilson5eddb702010-09-11 13:48:45 +01002450 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002451 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002452 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002453 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2454
2455 if ((temp & FDI_RX_BIT_LOCK)) {
2456 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002457 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002458 break;
2459 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002460 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002461 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002462 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002463
2464 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002465 reg = FDI_TX_CTL(pipe);
2466 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002467 temp &= ~FDI_LINK_TRAIN_NONE;
2468 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002469 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002470
Chris Wilson5eddb702010-09-11 13:48:45 +01002471 reg = FDI_RX_CTL(pipe);
2472 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002473 temp &= ~FDI_LINK_TRAIN_NONE;
2474 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002475 I915_WRITE(reg, temp);
2476
2477 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002478 udelay(150);
2479
Chris Wilson5eddb702010-09-11 13:48:45 +01002480 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002481 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002482 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002483 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2484
2485 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002486 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002487 DRM_DEBUG_KMS("FDI train 2 done.\n");
2488 break;
2489 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002490 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002491 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002492 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002493
2494 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002495
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002496}
2497
Akshay Joshi0206e352011-08-16 15:34:10 -04002498static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002499 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2500 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2501 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2502 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2503};
2504
2505/* The FDI link training functions for SNB/Cougarpoint. */
2506static void gen6_fdi_link_train(struct drm_crtc *crtc)
2507{
2508 struct drm_device *dev = crtc->dev;
2509 struct drm_i915_private *dev_priv = dev->dev_private;
2510 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2511 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002512 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002513
Adam Jacksone1a44742010-06-25 15:32:14 -04002514 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2515 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002516 reg = FDI_RX_IMR(pipe);
2517 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002518 temp &= ~FDI_RX_SYMBOL_LOCK;
2519 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002520 I915_WRITE(reg, temp);
2521
2522 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002523 udelay(150);
2524
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002525 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002526 reg = FDI_TX_CTL(pipe);
2527 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002528 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2529 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002530 temp &= ~FDI_LINK_TRAIN_NONE;
2531 temp |= FDI_LINK_TRAIN_PATTERN_1;
2532 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2533 /* SNB-B */
2534 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002535 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002536
Daniel Vetterd74cf322012-10-26 10:58:13 +02002537 I915_WRITE(FDI_RX_MISC(pipe),
2538 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2539
Chris Wilson5eddb702010-09-11 13:48:45 +01002540 reg = FDI_RX_CTL(pipe);
2541 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002542 if (HAS_PCH_CPT(dev)) {
2543 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2544 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2545 } else {
2546 temp &= ~FDI_LINK_TRAIN_NONE;
2547 temp |= FDI_LINK_TRAIN_PATTERN_1;
2548 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002549 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2550
2551 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002552 udelay(150);
2553
Akshay Joshi0206e352011-08-16 15:34:10 -04002554 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002555 reg = FDI_TX_CTL(pipe);
2556 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002557 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2558 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002559 I915_WRITE(reg, temp);
2560
2561 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002562 udelay(500);
2563
Sean Paulfa37d392012-03-02 12:53:39 -05002564 for (retry = 0; retry < 5; retry++) {
2565 reg = FDI_RX_IIR(pipe);
2566 temp = I915_READ(reg);
2567 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2568 if (temp & FDI_RX_BIT_LOCK) {
2569 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2570 DRM_DEBUG_KMS("FDI train 1 done.\n");
2571 break;
2572 }
2573 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002574 }
Sean Paulfa37d392012-03-02 12:53:39 -05002575 if (retry < 5)
2576 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002577 }
2578 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002579 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002580
2581 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002582 reg = FDI_TX_CTL(pipe);
2583 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002584 temp &= ~FDI_LINK_TRAIN_NONE;
2585 temp |= FDI_LINK_TRAIN_PATTERN_2;
2586 if (IS_GEN6(dev)) {
2587 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2588 /* SNB-B */
2589 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2590 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002591 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002592
Chris Wilson5eddb702010-09-11 13:48:45 +01002593 reg = FDI_RX_CTL(pipe);
2594 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002595 if (HAS_PCH_CPT(dev)) {
2596 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2597 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2598 } else {
2599 temp &= ~FDI_LINK_TRAIN_NONE;
2600 temp |= FDI_LINK_TRAIN_PATTERN_2;
2601 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002602 I915_WRITE(reg, temp);
2603
2604 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002605 udelay(150);
2606
Akshay Joshi0206e352011-08-16 15:34:10 -04002607 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002608 reg = FDI_TX_CTL(pipe);
2609 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002610 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2611 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002612 I915_WRITE(reg, temp);
2613
2614 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002615 udelay(500);
2616
Sean Paulfa37d392012-03-02 12:53:39 -05002617 for (retry = 0; retry < 5; retry++) {
2618 reg = FDI_RX_IIR(pipe);
2619 temp = I915_READ(reg);
2620 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2621 if (temp & FDI_RX_SYMBOL_LOCK) {
2622 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2623 DRM_DEBUG_KMS("FDI train 2 done.\n");
2624 break;
2625 }
2626 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002627 }
Sean Paulfa37d392012-03-02 12:53:39 -05002628 if (retry < 5)
2629 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002630 }
2631 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002632 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002633
2634 DRM_DEBUG_KMS("FDI train done.\n");
2635}
2636
Jesse Barnes357555c2011-04-28 15:09:55 -07002637/* Manual link training for Ivy Bridge A0 parts */
2638static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2639{
2640 struct drm_device *dev = crtc->dev;
2641 struct drm_i915_private *dev_priv = dev->dev_private;
2642 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2643 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07002644 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07002645
2646 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2647 for train result */
2648 reg = FDI_RX_IMR(pipe);
2649 temp = I915_READ(reg);
2650 temp &= ~FDI_RX_SYMBOL_LOCK;
2651 temp &= ~FDI_RX_BIT_LOCK;
2652 I915_WRITE(reg, temp);
2653
2654 POSTING_READ(reg);
2655 udelay(150);
2656
Daniel Vetter01a415f2012-10-27 15:58:40 +02002657 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
2658 I915_READ(FDI_RX_IIR(pipe)));
2659
Jesse Barnes139ccd32013-08-19 11:04:55 -07002660 /* Try each vswing and preemphasis setting twice before moving on */
2661 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
2662 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07002663 reg = FDI_TX_CTL(pipe);
2664 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07002665 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2666 temp &= ~FDI_TX_ENABLE;
2667 I915_WRITE(reg, temp);
2668
2669 reg = FDI_RX_CTL(pipe);
2670 temp = I915_READ(reg);
2671 temp &= ~FDI_LINK_TRAIN_AUTO;
2672 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2673 temp &= ~FDI_RX_ENABLE;
2674 I915_WRITE(reg, temp);
2675
2676 /* enable CPU FDI TX and PCH FDI RX */
2677 reg = FDI_TX_CTL(pipe);
2678 temp = I915_READ(reg);
2679 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2680 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
2681 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07002682 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07002683 temp |= snb_b_fdi_train_param[j/2];
2684 temp |= FDI_COMPOSITE_SYNC;
2685 I915_WRITE(reg, temp | FDI_TX_ENABLE);
2686
2687 I915_WRITE(FDI_RX_MISC(pipe),
2688 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2689
2690 reg = FDI_RX_CTL(pipe);
2691 temp = I915_READ(reg);
2692 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2693 temp |= FDI_COMPOSITE_SYNC;
2694 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2695
2696 POSTING_READ(reg);
2697 udelay(1); /* should be 0.5us */
2698
2699 for (i = 0; i < 4; i++) {
2700 reg = FDI_RX_IIR(pipe);
2701 temp = I915_READ(reg);
2702 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2703
2704 if (temp & FDI_RX_BIT_LOCK ||
2705 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2706 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2707 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
2708 i);
2709 break;
2710 }
2711 udelay(1); /* should be 0.5us */
2712 }
2713 if (i == 4) {
2714 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
2715 continue;
2716 }
2717
2718 /* Train 2 */
2719 reg = FDI_TX_CTL(pipe);
2720 temp = I915_READ(reg);
2721 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2722 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2723 I915_WRITE(reg, temp);
2724
2725 reg = FDI_RX_CTL(pipe);
2726 temp = I915_READ(reg);
2727 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2728 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07002729 I915_WRITE(reg, temp);
2730
2731 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07002732 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07002733
Jesse Barnes139ccd32013-08-19 11:04:55 -07002734 for (i = 0; i < 4; i++) {
2735 reg = FDI_RX_IIR(pipe);
2736 temp = I915_READ(reg);
2737 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07002738
Jesse Barnes139ccd32013-08-19 11:04:55 -07002739 if (temp & FDI_RX_SYMBOL_LOCK ||
2740 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
2741 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2742 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
2743 i);
2744 goto train_done;
2745 }
2746 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07002747 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07002748 if (i == 4)
2749 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07002750 }
Jesse Barnes357555c2011-04-28 15:09:55 -07002751
Jesse Barnes139ccd32013-08-19 11:04:55 -07002752train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07002753 DRM_DEBUG_KMS("FDI train done.\n");
2754}
2755
Daniel Vetter88cefb62012-08-12 19:27:14 +02002756static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07002757{
Daniel Vetter88cefb62012-08-12 19:27:14 +02002758 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002759 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002760 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002761 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002762
Jesse Barnesc64e3112010-09-10 11:27:03 -07002763
Jesse Barnes0e23b992010-09-10 11:10:00 -07002764 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002765 reg = FDI_RX_CTL(pipe);
2766 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002767 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
2768 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002769 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01002770 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2771
2772 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002773 udelay(200);
2774
2775 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002776 temp = I915_READ(reg);
2777 I915_WRITE(reg, temp | FDI_PCDCLK);
2778
2779 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002780 udelay(200);
2781
Paulo Zanoni20749732012-11-23 15:30:38 -02002782 /* Enable CPU FDI TX PLL, always on for Ironlake */
2783 reg = FDI_TX_CTL(pipe);
2784 temp = I915_READ(reg);
2785 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
2786 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01002787
Paulo Zanoni20749732012-11-23 15:30:38 -02002788 POSTING_READ(reg);
2789 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002790 }
2791}
2792
Daniel Vetter88cefb62012-08-12 19:27:14 +02002793static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
2794{
2795 struct drm_device *dev = intel_crtc->base.dev;
2796 struct drm_i915_private *dev_priv = dev->dev_private;
2797 int pipe = intel_crtc->pipe;
2798 u32 reg, temp;
2799
2800 /* Switch from PCDclk to Rawclk */
2801 reg = FDI_RX_CTL(pipe);
2802 temp = I915_READ(reg);
2803 I915_WRITE(reg, temp & ~FDI_PCDCLK);
2804
2805 /* Disable CPU FDI TX PLL */
2806 reg = FDI_TX_CTL(pipe);
2807 temp = I915_READ(reg);
2808 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2809
2810 POSTING_READ(reg);
2811 udelay(100);
2812
2813 reg = FDI_RX_CTL(pipe);
2814 temp = I915_READ(reg);
2815 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
2816
2817 /* Wait for the clocks to turn off. */
2818 POSTING_READ(reg);
2819 udelay(100);
2820}
2821
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002822static void ironlake_fdi_disable(struct drm_crtc *crtc)
2823{
2824 struct drm_device *dev = crtc->dev;
2825 struct drm_i915_private *dev_priv = dev->dev_private;
2826 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2827 int pipe = intel_crtc->pipe;
2828 u32 reg, temp;
2829
2830 /* disable CPU FDI tx and PCH FDI rx */
2831 reg = FDI_TX_CTL(pipe);
2832 temp = I915_READ(reg);
2833 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2834 POSTING_READ(reg);
2835
2836 reg = FDI_RX_CTL(pipe);
2837 temp = I915_READ(reg);
2838 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002839 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002840 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2841
2842 POSTING_READ(reg);
2843 udelay(100);
2844
2845 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002846 if (HAS_PCH_IBX(dev)) {
2847 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002848 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002849
2850 /* still set train pattern 1 */
2851 reg = FDI_TX_CTL(pipe);
2852 temp = I915_READ(reg);
2853 temp &= ~FDI_LINK_TRAIN_NONE;
2854 temp |= FDI_LINK_TRAIN_PATTERN_1;
2855 I915_WRITE(reg, temp);
2856
2857 reg = FDI_RX_CTL(pipe);
2858 temp = I915_READ(reg);
2859 if (HAS_PCH_CPT(dev)) {
2860 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2861 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2862 } else {
2863 temp &= ~FDI_LINK_TRAIN_NONE;
2864 temp |= FDI_LINK_TRAIN_PATTERN_1;
2865 }
2866 /* BPC in FDI rx is consistent with that in PIPECONF */
2867 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002868 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002869 I915_WRITE(reg, temp);
2870
2871 POSTING_READ(reg);
2872 udelay(100);
2873}
2874
Chris Wilson5bb61642012-09-27 21:25:58 +01002875static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2876{
2877 struct drm_device *dev = crtc->dev;
2878 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä10d83732013-01-29 18:13:34 +02002879 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5bb61642012-09-27 21:25:58 +01002880 unsigned long flags;
2881 bool pending;
2882
Ville Syrjälä10d83732013-01-29 18:13:34 +02002883 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2884 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
Chris Wilson5bb61642012-09-27 21:25:58 +01002885 return false;
2886
2887 spin_lock_irqsave(&dev->event_lock, flags);
2888 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2889 spin_unlock_irqrestore(&dev->event_lock, flags);
2890
2891 return pending;
2892}
2893
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002894static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
2895{
Chris Wilson0f911282012-04-17 10:05:38 +01002896 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01002897 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002898
2899 if (crtc->fb == NULL)
2900 return;
2901
Daniel Vetter2c10d572012-12-20 21:24:07 +01002902 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
2903
Chris Wilson5bb61642012-09-27 21:25:58 +01002904 wait_event(dev_priv->pending_flip_queue,
2905 !intel_crtc_has_pending_flip(crtc));
2906
Chris Wilson0f911282012-04-17 10:05:38 +01002907 mutex_lock(&dev->struct_mutex);
2908 intel_finish_fb(crtc->fb);
2909 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002910}
2911
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002912/* Program iCLKIP clock to the desired frequency */
2913static void lpt_program_iclkip(struct drm_crtc *crtc)
2914{
2915 struct drm_device *dev = crtc->dev;
2916 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau241bfc32013-09-25 16:45:37 +01002917 int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002918 u32 divsel, phaseinc, auxdiv, phasedir = 0;
2919 u32 temp;
2920
Daniel Vetter09153002012-12-12 14:06:44 +01002921 mutex_lock(&dev_priv->dpio_lock);
2922
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002923 /* It is necessary to ungate the pixclk gate prior to programming
2924 * the divisors, and gate it back when it is done.
2925 */
2926 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
2927
2928 /* Disable SSCCTL */
2929 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002930 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
2931 SBI_SSCCTL_DISABLE,
2932 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002933
2934 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03002935 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002936 auxdiv = 1;
2937 divsel = 0x41;
2938 phaseinc = 0x20;
2939 } else {
2940 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01002941 * but the adjusted_mode->crtc_clock in in KHz. To get the
2942 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002943 * convert the virtual clock precision to KHz here for higher
2944 * precision.
2945 */
2946 u32 iclk_virtual_root_freq = 172800 * 1000;
2947 u32 iclk_pi_range = 64;
2948 u32 desired_divisor, msb_divisor_value, pi_value;
2949
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03002950 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002951 msb_divisor_value = desired_divisor / iclk_pi_range;
2952 pi_value = desired_divisor % iclk_pi_range;
2953
2954 auxdiv = 0;
2955 divsel = msb_divisor_value - 2;
2956 phaseinc = pi_value;
2957 }
2958
2959 /* This should not happen with any sane values */
2960 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
2961 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
2962 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
2963 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
2964
2965 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03002966 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002967 auxdiv,
2968 divsel,
2969 phasedir,
2970 phaseinc);
2971
2972 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002973 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002974 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
2975 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
2976 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
2977 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
2978 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
2979 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002980 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002981
2982 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002983 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002984 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
2985 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002986 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002987
2988 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002989 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002990 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002991 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002992
2993 /* Wait for initialization time */
2994 udelay(24);
2995
2996 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01002997
2998 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002999}
3000
Daniel Vetter275f01b22013-05-03 11:49:47 +02003001static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3002 enum pipe pch_transcoder)
3003{
3004 struct drm_device *dev = crtc->base.dev;
3005 struct drm_i915_private *dev_priv = dev->dev_private;
3006 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
3007
3008 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3009 I915_READ(HTOTAL(cpu_transcoder)));
3010 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3011 I915_READ(HBLANK(cpu_transcoder)));
3012 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3013 I915_READ(HSYNC(cpu_transcoder)));
3014
3015 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3016 I915_READ(VTOTAL(cpu_transcoder)));
3017 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3018 I915_READ(VBLANK(cpu_transcoder)));
3019 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3020 I915_READ(VSYNC(cpu_transcoder)));
3021 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3022 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3023}
3024
Jesse Barnesf67a5592011-01-05 10:31:48 -08003025/*
3026 * Enable PCH resources required for PCH ports:
3027 * - PCH PLLs
3028 * - FDI training & RX/TX
3029 * - update transcoder timings
3030 * - DP transcoding bits
3031 * - transcoder
3032 */
3033static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003034{
3035 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003036 struct drm_i915_private *dev_priv = dev->dev_private;
3037 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3038 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003039 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003040
Daniel Vetterab9412b2013-05-03 11:49:46 +02003041 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01003042
Daniel Vettercd986ab2012-10-26 10:58:12 +02003043 /* Write the TU size bits before fdi link training, so that error
3044 * detection works. */
3045 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3046 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3047
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003048 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003049 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003050
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003051 /* We need to program the right clock selection before writing the pixel
3052 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003053 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003054 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003055
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003056 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003057 temp |= TRANS_DPLL_ENABLE(pipe);
3058 sel = TRANS_DPLLB_SEL(pipe);
Daniel Vettera43f6e02013-06-07 23:10:32 +02003059 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003060 temp |= sel;
3061 else
3062 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003063 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003064 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003065
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003066 /* XXX: pch pll's can be enabled any time before we enable the PCH
3067 * transcoder, and we actually should do this to not upset any PCH
3068 * transcoder that already use the clock when we share it.
3069 *
3070 * Note that enable_shared_dpll tries to do the right thing, but
3071 * get_shared_dpll unconditionally resets the pll - we need that to have
3072 * the right LVDS enable sequence. */
3073 ironlake_enable_shared_dpll(intel_crtc);
3074
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003075 /* set transcoder timing, panel must allow it */
3076 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02003077 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003078
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003079 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003080
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003081 /* For PCH DP, enable TRANS_DP_CTL */
3082 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07003083 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3084 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003085 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003086 reg = TRANS_DP_CTL(pipe);
3087 temp = I915_READ(reg);
3088 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003089 TRANS_DP_SYNC_MASK |
3090 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003091 temp |= (TRANS_DP_OUTPUT_ENABLE |
3092 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003093 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003094
3095 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003096 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003097 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003098 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003099
3100 switch (intel_trans_dp_port_sel(crtc)) {
3101 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003102 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003103 break;
3104 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003105 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003106 break;
3107 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003108 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003109 break;
3110 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003111 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003112 }
3113
Chris Wilson5eddb702010-09-11 13:48:45 +01003114 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003115 }
3116
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003117 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003118}
3119
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003120static void lpt_pch_enable(struct drm_crtc *crtc)
3121{
3122 struct drm_device *dev = crtc->dev;
3123 struct drm_i915_private *dev_priv = dev->dev_private;
3124 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02003125 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003126
Daniel Vetterab9412b2013-05-03 11:49:46 +02003127 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003128
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003129 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003130
Paulo Zanoni0540e482012-10-31 18:12:40 -02003131 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003132 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003133
Paulo Zanoni937bb612012-10-31 18:12:47 -02003134 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003135}
3136
Daniel Vettere2b78262013-06-07 23:10:03 +02003137static void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003138{
Daniel Vettere2b78262013-06-07 23:10:03 +02003139 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003140
3141 if (pll == NULL)
3142 return;
3143
3144 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003145 WARN(1, "bad %s refcount\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003146 return;
3147 }
3148
Daniel Vetterf4a091c2013-06-10 17:28:22 +02003149 if (--pll->refcount == 0) {
3150 WARN_ON(pll->on);
3151 WARN_ON(pll->active);
3152 }
3153
Daniel Vettera43f6e02013-06-07 23:10:32 +02003154 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003155}
3156
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003157static struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003158{
Daniel Vettere2b78262013-06-07 23:10:03 +02003159 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3160 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3161 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003162
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003163 if (pll) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003164 DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
3165 crtc->base.base.id, pll->name);
Daniel Vettere2b78262013-06-07 23:10:03 +02003166 intel_put_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003167 }
3168
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003169 if (HAS_PCH_IBX(dev_priv->dev)) {
3170 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02003171 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003172 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003173
Daniel Vetter46edb022013-06-05 13:34:12 +02003174 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3175 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003176
3177 goto found;
3178 }
3179
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003180 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3181 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003182
3183 /* Only want to check enabled timings first */
3184 if (pll->refcount == 0)
3185 continue;
3186
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003187 if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
3188 sizeof(pll->hw_state)) == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003189 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
Daniel Vettere2b78262013-06-07 23:10:03 +02003190 crtc->base.base.id,
Daniel Vetter46edb022013-06-05 13:34:12 +02003191 pll->name, pll->refcount, pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003192
3193 goto found;
3194 }
3195 }
3196
3197 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003198 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3199 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003200 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003201 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3202 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003203 goto found;
3204 }
3205 }
3206
3207 return NULL;
3208
3209found:
Daniel Vettera43f6e02013-06-07 23:10:32 +02003210 crtc->config.shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02003211 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3212 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02003213
Daniel Vettercdbd2312013-06-05 13:34:03 +02003214 if (pll->active == 0) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02003215 memcpy(&pll->hw_state, &crtc->config.dpll_hw_state,
3216 sizeof(pll->hw_state));
3217
Daniel Vetter46edb022013-06-05 13:34:12 +02003218 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
Daniel Vettercdbd2312013-06-05 13:34:03 +02003219 WARN_ON(pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02003220 assert_shared_dpll_disabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003221
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02003222 pll->mode_set(dev_priv, pll);
Daniel Vettercdbd2312013-06-05 13:34:03 +02003223 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003224 pll->refcount++;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003225
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003226 return pll;
3227}
3228
Daniel Vettera1520312013-05-03 11:49:50 +02003229static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07003230{
3231 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003232 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003233 u32 temp;
3234
3235 temp = I915_READ(dslreg);
3236 udelay(500);
3237 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07003238 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003239 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07003240 }
3241}
3242
Jesse Barnesb074cec2013-04-25 12:55:02 -07003243static void ironlake_pfit_enable(struct intel_crtc *crtc)
3244{
3245 struct drm_device *dev = crtc->base.dev;
3246 struct drm_i915_private *dev_priv = dev->dev_private;
3247 int pipe = crtc->pipe;
3248
Chris Wilsonfd4daa92013-08-27 17:04:17 +01003249 if (crtc->config.pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07003250 /* Force use of hard-coded filter coefficients
3251 * as some pre-programmed values are broken,
3252 * e.g. x201.
3253 */
3254 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3255 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3256 PF_PIPE_SEL_IVB(pipe));
3257 else
3258 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3259 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3260 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08003261 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003262}
3263
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003264static void intel_enable_planes(struct drm_crtc *crtc)
3265{
3266 struct drm_device *dev = crtc->dev;
3267 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3268 struct intel_plane *intel_plane;
3269
3270 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3271 if (intel_plane->pipe == pipe)
3272 intel_plane_restore(&intel_plane->base);
3273}
3274
3275static void intel_disable_planes(struct drm_crtc *crtc)
3276{
3277 struct drm_device *dev = crtc->dev;
3278 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3279 struct intel_plane *intel_plane;
3280
3281 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3282 if (intel_plane->pipe == pipe)
3283 intel_plane_disable(&intel_plane->base);
3284}
3285
Paulo Zanonid77e4532013-09-24 13:52:55 -03003286static void hsw_enable_ips(struct intel_crtc *crtc)
3287{
3288 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3289
3290 if (!crtc->config.ips_enabled)
3291 return;
3292
3293 /* We can only enable IPS after we enable a plane and wait for a vblank.
3294 * We guarantee that the plane is enabled by calling intel_enable_ips
3295 * only after intel_enable_plane. And intel_enable_plane already waits
3296 * for a vblank, so all we need to do here is to enable the IPS bit. */
3297 assert_plane_enabled(dev_priv, crtc->plane);
3298 I915_WRITE(IPS_CTL, IPS_ENABLE);
3299}
3300
3301static void hsw_disable_ips(struct intel_crtc *crtc)
3302{
3303 struct drm_device *dev = crtc->base.dev;
3304 struct drm_i915_private *dev_priv = dev->dev_private;
3305
3306 if (!crtc->config.ips_enabled)
3307 return;
3308
3309 assert_plane_enabled(dev_priv, crtc->plane);
3310 I915_WRITE(IPS_CTL, 0);
3311 POSTING_READ(IPS_CTL);
3312
3313 /* We need to wait for a vblank before we can disable the plane. */
3314 intel_wait_for_vblank(dev, crtc->pipe);
3315}
3316
3317/** Loads the palette/gamma unit for the CRTC with the prepared values */
3318static void intel_crtc_load_lut(struct drm_crtc *crtc)
3319{
3320 struct drm_device *dev = crtc->dev;
3321 struct drm_i915_private *dev_priv = dev->dev_private;
3322 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3323 enum pipe pipe = intel_crtc->pipe;
3324 int palreg = PALETTE(pipe);
3325 int i;
3326 bool reenable_ips = false;
3327
3328 /* The clocks have to be on to load the palette. */
3329 if (!crtc->enabled || !intel_crtc->active)
3330 return;
3331
3332 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
3333 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
3334 assert_dsi_pll_enabled(dev_priv);
3335 else
3336 assert_pll_enabled(dev_priv, pipe);
3337 }
3338
3339 /* use legacy palette for Ironlake */
3340 if (HAS_PCH_SPLIT(dev))
3341 palreg = LGC_PALETTE(pipe);
3342
3343 /* Workaround : Do not read or write the pipe palette/gamma data while
3344 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
3345 */
3346 if (intel_crtc->config.ips_enabled &&
3347 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
3348 GAMMA_MODE_MODE_SPLIT)) {
3349 hsw_disable_ips(intel_crtc);
3350 reenable_ips = true;
3351 }
3352
3353 for (i = 0; i < 256; i++) {
3354 I915_WRITE(palreg + 4 * i,
3355 (intel_crtc->lut_r[i] << 16) |
3356 (intel_crtc->lut_g[i] << 8) |
3357 intel_crtc->lut_b[i]);
3358 }
3359
3360 if (reenable_ips)
3361 hsw_enable_ips(intel_crtc);
3362}
3363
Jesse Barnesf67a5592011-01-05 10:31:48 -08003364static void ironlake_crtc_enable(struct drm_crtc *crtc)
3365{
3366 struct drm_device *dev = crtc->dev;
3367 struct drm_i915_private *dev_priv = dev->dev_private;
3368 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003369 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003370 int pipe = intel_crtc->pipe;
3371 int plane = intel_crtc->plane;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003372
Daniel Vetter08a48462012-07-02 11:43:47 +02003373 WARN_ON(!crtc->enabled);
3374
Jesse Barnesf67a5592011-01-05 10:31:48 -08003375 if (intel_crtc->active)
3376 return;
3377
3378 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003379
3380 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3381 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3382
Daniel Vetterf6736a12013-06-05 13:34:30 +02003383 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02003384 if (encoder->pre_enable)
3385 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003386
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003387 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02003388 /* Note: FDI PLL enabling _must_ be done before we enable the
3389 * cpu pipes, hence this is separate from all the other fdi/pch
3390 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02003391 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02003392 } else {
3393 assert_fdi_tx_disabled(dev_priv, pipe);
3394 assert_fdi_rx_disabled(dev_priv, pipe);
3395 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003396
Jesse Barnesb074cec2013-04-25 12:55:02 -07003397 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003398
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02003399 /*
3400 * On ILK+ LUT must be loaded before the pipe is running but with
3401 * clocks enabled
3402 */
3403 intel_crtc_load_lut(crtc);
3404
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003405 intel_update_watermarks(crtc);
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003406 intel_enable_pipe(dev_priv, pipe,
Jani Nikula23538ef2013-08-27 15:12:22 +03003407 intel_crtc->config.has_pch_encoder, false);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003408 intel_enable_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003409 intel_enable_planes(crtc);
Ville Syrjälä5c38d482013-06-04 13:49:00 +03003410 intel_crtc_update_cursor(crtc, true);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003411
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003412 if (intel_crtc->config.has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08003413 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003414
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003415 mutex_lock(&dev->struct_mutex);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003416 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003417 mutex_unlock(&dev->struct_mutex);
3418
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003419 for_each_encoder_on_crtc(dev, crtc, encoder)
3420 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02003421
3422 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02003423 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02003424
3425 /*
3426 * There seems to be a race in PCH platform hw (at least on some
3427 * outputs) where an enabled pipe still completes any pageflip right
3428 * away (as if the pipe is off) instead of waiting for vblank. As soon
3429 * as the first vblank happend, everything works as expected. Hence just
3430 * wait for one vblank before returning to avoid strange things
3431 * happening.
3432 */
3433 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003434}
3435
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003436/* IPS only exists on ULT machines and is tied to pipe A. */
3437static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
3438{
Damien Lespiauf5adf942013-06-24 18:29:34 +01003439 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003440}
3441
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003442static void haswell_crtc_enable(struct drm_crtc *crtc)
3443{
3444 struct drm_device *dev = crtc->dev;
3445 struct drm_i915_private *dev_priv = dev->dev_private;
3446 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3447 struct intel_encoder *encoder;
3448 int pipe = intel_crtc->pipe;
3449 int plane = intel_crtc->plane;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003450
3451 WARN_ON(!crtc->enabled);
3452
3453 if (intel_crtc->active)
3454 return;
3455
3456 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003457
3458 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3459 if (intel_crtc->config.has_pch_encoder)
3460 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
3461
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003462 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni04945642012-11-01 21:00:59 -02003463 dev_priv->display.fdi_link_train(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003464
3465 for_each_encoder_on_crtc(dev, crtc, encoder)
3466 if (encoder->pre_enable)
3467 encoder->pre_enable(encoder);
3468
Paulo Zanoni1f544382012-10-24 11:32:00 -02003469 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003470
Jesse Barnesb074cec2013-04-25 12:55:02 -07003471 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003472
3473 /*
3474 * On ILK+ LUT must be loaded before the pipe is running but with
3475 * clocks enabled
3476 */
3477 intel_crtc_load_lut(crtc);
3478
Paulo Zanoni1f544382012-10-24 11:32:00 -02003479 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00003480 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003481
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003482 intel_update_watermarks(crtc);
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003483 intel_enable_pipe(dev_priv, pipe,
Jani Nikula23538ef2013-08-27 15:12:22 +03003484 intel_crtc->config.has_pch_encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003485 intel_enable_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003486 intel_enable_planes(crtc);
Ville Syrjälä5c38d482013-06-04 13:49:00 +03003487 intel_crtc_update_cursor(crtc, true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003488
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003489 hsw_enable_ips(intel_crtc);
3490
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003491 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003492 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003493
3494 mutex_lock(&dev->struct_mutex);
3495 intel_update_fbc(dev);
3496 mutex_unlock(&dev->struct_mutex);
3497
Jani Nikula8807e552013-08-30 19:40:32 +03003498 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003499 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03003500 intel_opregion_notify_encoder(encoder, true);
3501 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003502
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003503 /*
3504 * There seems to be a race in PCH platform hw (at least on some
3505 * outputs) where an enabled pipe still completes any pageflip right
3506 * away (as if the pipe is off) instead of waiting for vblank. As soon
3507 * as the first vblank happend, everything works as expected. Hence just
3508 * wait for one vblank before returning to avoid strange things
3509 * happening.
3510 */
3511 intel_wait_for_vblank(dev, intel_crtc->pipe);
3512}
3513
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003514static void ironlake_pfit_disable(struct intel_crtc *crtc)
3515{
3516 struct drm_device *dev = crtc->base.dev;
3517 struct drm_i915_private *dev_priv = dev->dev_private;
3518 int pipe = crtc->pipe;
3519
3520 /* To avoid upsetting the power well on haswell only disable the pfit if
3521 * it's in use. The hw state code will make sure we get this right. */
Chris Wilsonfd4daa92013-08-27 17:04:17 +01003522 if (crtc->config.pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003523 I915_WRITE(PF_CTL(pipe), 0);
3524 I915_WRITE(PF_WIN_POS(pipe), 0);
3525 I915_WRITE(PF_WIN_SZ(pipe), 0);
3526 }
3527}
3528
Jesse Barnes6be4a602010-09-10 10:26:01 -07003529static void ironlake_crtc_disable(struct drm_crtc *crtc)
3530{
3531 struct drm_device *dev = crtc->dev;
3532 struct drm_i915_private *dev_priv = dev->dev_private;
3533 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003534 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003535 int pipe = intel_crtc->pipe;
3536 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01003537 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003538
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003539
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003540 if (!intel_crtc->active)
3541 return;
3542
Daniel Vetterea9d7582012-07-10 10:42:52 +02003543 for_each_encoder_on_crtc(dev, crtc, encoder)
3544 encoder->disable(encoder);
3545
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003546 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003547 drm_vblank_off(dev, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003548
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07003549 if (dev_priv->fbc.plane == plane)
Chris Wilson973d04f2011-07-08 12:22:37 +01003550 intel_disable_fbc(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003551
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003552 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003553 intel_disable_planes(crtc);
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003554 intel_disable_plane(dev_priv, plane, pipe);
3555
Daniel Vetterd925c592013-06-05 13:34:04 +02003556 if (intel_crtc->config.has_pch_encoder)
3557 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
3558
Jesse Barnesb24e7172011-01-04 15:09:30 -08003559 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003560
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003561 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003562
Daniel Vetterbf49ec82012-09-06 22:15:40 +02003563 for_each_encoder_on_crtc(dev, crtc, encoder)
3564 if (encoder->post_disable)
3565 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003566
Daniel Vetterd925c592013-06-05 13:34:04 +02003567 if (intel_crtc->config.has_pch_encoder) {
3568 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003569
Daniel Vetterd925c592013-06-05 13:34:04 +02003570 ironlake_disable_pch_transcoder(dev_priv, pipe);
3571 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003572
Daniel Vetterd925c592013-06-05 13:34:04 +02003573 if (HAS_PCH_CPT(dev)) {
3574 /* disable TRANS_DP_CTL */
3575 reg = TRANS_DP_CTL(pipe);
3576 temp = I915_READ(reg);
3577 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
3578 TRANS_DP_PORT_SEL_MASK);
3579 temp |= TRANS_DP_PORT_SEL_NONE;
3580 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003581
Daniel Vetterd925c592013-06-05 13:34:04 +02003582 /* disable DPLL_SEL */
3583 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003584 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02003585 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003586 }
Daniel Vetterd925c592013-06-05 13:34:04 +02003587
3588 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003589 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02003590
3591 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003592 }
3593
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003594 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003595 intel_update_watermarks(crtc);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003596
3597 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01003598 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003599 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003600}
3601
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003602static void haswell_crtc_disable(struct drm_crtc *crtc)
3603{
3604 struct drm_device *dev = crtc->dev;
3605 struct drm_i915_private *dev_priv = dev->dev_private;
3606 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3607 struct intel_encoder *encoder;
3608 int pipe = intel_crtc->pipe;
3609 int plane = intel_crtc->plane;
Daniel Vetter3b117c82013-04-17 20:15:07 +02003610 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003611
3612 if (!intel_crtc->active)
3613 return;
3614
Jani Nikula8807e552013-08-30 19:40:32 +03003615 for_each_encoder_on_crtc(dev, crtc, encoder) {
3616 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003617 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03003618 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003619
3620 intel_crtc_wait_for_pending_flips(crtc);
3621 drm_vblank_off(dev, pipe);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003622
Rodrigo Vivi891348b2013-05-06 19:37:36 -03003623 /* FBC must be disabled before disabling the plane on HSW. */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07003624 if (dev_priv->fbc.plane == plane)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003625 intel_disable_fbc(dev);
3626
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003627 hsw_disable_ips(intel_crtc);
3628
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003629 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003630 intel_disable_planes(crtc);
Rodrigo Vivi891348b2013-05-06 19:37:36 -03003631 intel_disable_plane(dev_priv, plane, pipe);
3632
Paulo Zanoni86642812013-04-12 17:57:57 -03003633 if (intel_crtc->config.has_pch_encoder)
3634 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003635 intel_disable_pipe(dev_priv, pipe);
3636
Paulo Zanoniad80a812012-10-24 16:06:19 -02003637 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003638
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003639 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003640
Paulo Zanoni1f544382012-10-24 11:32:00 -02003641 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003642
3643 for_each_encoder_on_crtc(dev, crtc, encoder)
3644 if (encoder->post_disable)
3645 encoder->post_disable(encoder);
3646
Daniel Vetter88adfff2013-03-28 10:42:01 +01003647 if (intel_crtc->config.has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02003648 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni86642812013-04-12 17:57:57 -03003649 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02003650 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02003651 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003652
3653 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003654 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003655
3656 mutex_lock(&dev->struct_mutex);
3657 intel_update_fbc(dev);
3658 mutex_unlock(&dev->struct_mutex);
3659}
3660
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003661static void ironlake_crtc_off(struct drm_crtc *crtc)
3662{
3663 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003664 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003665}
3666
Paulo Zanoni6441ab52012-10-05 12:05:58 -03003667static void haswell_crtc_off(struct drm_crtc *crtc)
3668{
3669 intel_ddi_put_crtc_pll(crtc);
3670}
3671
Daniel Vetter02e792f2009-09-15 22:57:34 +02003672static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3673{
Daniel Vetter02e792f2009-09-15 22:57:34 +02003674 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01003675 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00003676 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02003677
Chris Wilson23f09ce2010-08-12 13:53:37 +01003678 mutex_lock(&dev->struct_mutex);
Chris Wilsonce453d82011-02-21 14:43:56 +00003679 dev_priv->mm.interruptible = false;
3680 (void) intel_overlay_switch_off(intel_crtc->overlay);
3681 dev_priv->mm.interruptible = true;
Chris Wilson23f09ce2010-08-12 13:53:37 +01003682 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02003683 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02003684
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01003685 /* Let userspace switch the overlay on again. In most cases userspace
3686 * has to recompute where to put it anyway.
3687 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02003688}
3689
Egbert Eich61bc95c2013-03-04 09:24:38 -05003690/**
3691 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
3692 * cursor plane briefly if not already running after enabling the display
3693 * plane.
3694 * This workaround avoids occasional blank screens when self refresh is
3695 * enabled.
3696 */
3697static void
3698g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
3699{
3700 u32 cntl = I915_READ(CURCNTR(pipe));
3701
3702 if ((cntl & CURSOR_MODE) == 0) {
3703 u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
3704
3705 I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
3706 I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
3707 intel_wait_for_vblank(dev_priv->dev, pipe);
3708 I915_WRITE(CURCNTR(pipe), cntl);
3709 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
3710 I915_WRITE(FW_BLC_SELF, fw_bcl_self);
3711 }
3712}
3713
Jesse Barnes2dd24552013-04-25 12:55:01 -07003714static void i9xx_pfit_enable(struct intel_crtc *crtc)
3715{
3716 struct drm_device *dev = crtc->base.dev;
3717 struct drm_i915_private *dev_priv = dev->dev_private;
3718 struct intel_crtc_config *pipe_config = &crtc->config;
3719
Daniel Vetter328d8e82013-05-08 10:36:31 +02003720 if (!crtc->config.gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07003721 return;
3722
Daniel Vetterc0b03412013-05-28 12:05:54 +02003723 /*
3724 * The panel fitter should only be adjusted whilst the pipe is disabled,
3725 * according to register description and PRM.
3726 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07003727 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
3728 assert_pipe_disabled(dev_priv, crtc->pipe);
3729
Jesse Barnesb074cec2013-04-25 12:55:02 -07003730 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
3731 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02003732
3733 /* Border color in case we don't scale up to the full screen. Black by
3734 * default, change to something else for debugging. */
3735 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07003736}
3737
Jesse Barnes89b667f2013-04-18 14:51:36 -07003738static void valleyview_crtc_enable(struct drm_crtc *crtc)
3739{
3740 struct drm_device *dev = crtc->dev;
3741 struct drm_i915_private *dev_priv = dev->dev_private;
3742 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3743 struct intel_encoder *encoder;
3744 int pipe = intel_crtc->pipe;
3745 int plane = intel_crtc->plane;
Jani Nikula23538ef2013-08-27 15:12:22 +03003746 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07003747
3748 WARN_ON(!crtc->enabled);
3749
3750 if (intel_crtc->active)
3751 return;
3752
3753 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07003754
Jesse Barnes89b667f2013-04-18 14:51:36 -07003755 for_each_encoder_on_crtc(dev, crtc, encoder)
3756 if (encoder->pre_pll_enable)
3757 encoder->pre_pll_enable(encoder);
3758
Jani Nikula23538ef2013-08-27 15:12:22 +03003759 is_dsi = intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI);
3760
Jani Nikulae9fd1c02013-08-27 15:12:23 +03003761 if (!is_dsi)
3762 vlv_enable_pll(intel_crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07003763
3764 for_each_encoder_on_crtc(dev, crtc, encoder)
3765 if (encoder->pre_enable)
3766 encoder->pre_enable(encoder);
3767
Jesse Barnes2dd24552013-04-25 12:55:01 -07003768 i9xx_pfit_enable(intel_crtc);
3769
Ville Syrjälä63cbb072013-06-04 13:48:59 +03003770 intel_crtc_load_lut(crtc);
3771
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003772 intel_update_watermarks(crtc);
Jani Nikula23538ef2013-08-27 15:12:22 +03003773 intel_enable_pipe(dev_priv, pipe, false, is_dsi);
Jesse Barnes89b667f2013-04-18 14:51:36 -07003774 intel_enable_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003775 intel_enable_planes(crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07003776 intel_crtc_update_cursor(crtc, true);
3777
Ville Syrjäläf440eb12013-06-04 13:49:01 +03003778 intel_update_fbc(dev);
Jani Nikula50049452013-07-30 12:20:32 +03003779
3780 for_each_encoder_on_crtc(dev, crtc, encoder)
3781 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07003782}
3783
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003784static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003785{
3786 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003787 struct drm_i915_private *dev_priv = dev->dev_private;
3788 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003789 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08003790 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07003791 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08003792
Daniel Vetter08a48462012-07-02 11:43:47 +02003793 WARN_ON(!crtc->enabled);
3794
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003795 if (intel_crtc->active)
3796 return;
3797
3798 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01003799
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02003800 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02003801 if (encoder->pre_enable)
3802 encoder->pre_enable(encoder);
3803
Daniel Vetterf6736a12013-06-05 13:34:30 +02003804 i9xx_enable_pll(intel_crtc);
3805
Jesse Barnes2dd24552013-04-25 12:55:01 -07003806 i9xx_pfit_enable(intel_crtc);
3807
Ville Syrjälä63cbb072013-06-04 13:48:59 +03003808 intel_crtc_load_lut(crtc);
3809
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003810 intel_update_watermarks(crtc);
Jani Nikula23538ef2013-08-27 15:12:22 +03003811 intel_enable_pipe(dev_priv, pipe, false, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003812 intel_enable_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003813 intel_enable_planes(crtc);
Ville Syrjälä22e407d2013-06-07 18:52:24 +03003814 /* The fixup needs to happen before cursor is enabled */
Egbert Eich61bc95c2013-03-04 09:24:38 -05003815 if (IS_G4X(dev))
3816 g4x_fixup_plane(dev_priv, pipe);
Ville Syrjälä22e407d2013-06-07 18:52:24 +03003817 intel_crtc_update_cursor(crtc, true);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003818
3819 /* Give the overlay scaler a chance to enable if it's on this pipe */
3820 intel_crtc_dpms_overlay(intel_crtc, true);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003821
Ville Syrjäläf440eb12013-06-04 13:49:01 +03003822 intel_update_fbc(dev);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003823
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003824 for_each_encoder_on_crtc(dev, crtc, encoder)
3825 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003826}
3827
Daniel Vetter87476d62013-04-11 16:29:06 +02003828static void i9xx_pfit_disable(struct intel_crtc *crtc)
3829{
3830 struct drm_device *dev = crtc->base.dev;
3831 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02003832
3833 if (!crtc->config.gmch_pfit.control)
3834 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02003835
3836 assert_pipe_disabled(dev_priv, crtc->pipe);
3837
Daniel Vetter328d8e82013-05-08 10:36:31 +02003838 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
3839 I915_READ(PFIT_CONTROL));
3840 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02003841}
3842
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003843static void i9xx_crtc_disable(struct drm_crtc *crtc)
3844{
3845 struct drm_device *dev = crtc->dev;
3846 struct drm_i915_private *dev_priv = dev->dev_private;
3847 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003848 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003849 int pipe = intel_crtc->pipe;
3850 int plane = intel_crtc->plane;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003851
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003852 if (!intel_crtc->active)
3853 return;
3854
Daniel Vetterea9d7582012-07-10 10:42:52 +02003855 for_each_encoder_on_crtc(dev, crtc, encoder)
3856 encoder->disable(encoder);
3857
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003858 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003859 intel_crtc_wait_for_pending_flips(crtc);
3860 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003861
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07003862 if (dev_priv->fbc.plane == plane)
Chris Wilson973d04f2011-07-08 12:22:37 +01003863 intel_disable_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003864
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003865 intel_crtc_dpms_overlay(intel_crtc, false);
3866 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003867 intel_disable_planes(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003868 intel_disable_plane(dev_priv, plane, pipe);
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003869
Jesse Barnesb24e7172011-01-04 15:09:30 -08003870 intel_disable_pipe(dev_priv, pipe);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02003871
Daniel Vetter87476d62013-04-11 16:29:06 +02003872 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02003873
Jesse Barnes89b667f2013-04-18 14:51:36 -07003874 for_each_encoder_on_crtc(dev, crtc, encoder)
3875 if (encoder->post_disable)
3876 encoder->post_disable(encoder);
3877
Jani Nikulae9fd1c02013-08-27 15:12:23 +03003878 if (!intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
3879 i9xx_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003880
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003881 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003882 intel_update_watermarks(crtc);
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003883
Chris Wilson6b383a72010-09-13 13:54:26 +01003884 intel_update_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003885}
3886
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003887static void i9xx_crtc_off(struct drm_crtc *crtc)
3888{
3889}
3890
Daniel Vetter976f8a22012-07-08 22:34:21 +02003891static void intel_crtc_update_sarea(struct drm_crtc *crtc,
3892 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003893{
3894 struct drm_device *dev = crtc->dev;
3895 struct drm_i915_master_private *master_priv;
3896 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3897 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08003898
3899 if (!dev->primary->master)
3900 return;
3901
3902 master_priv = dev->primary->master->driver_priv;
3903 if (!master_priv->sarea_priv)
3904 return;
3905
Jesse Barnes79e53942008-11-07 14:24:08 -08003906 switch (pipe) {
3907 case 0:
3908 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
3909 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
3910 break;
3911 case 1:
3912 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
3913 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
3914 break;
3915 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003916 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08003917 break;
3918 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003919}
3920
Daniel Vetter976f8a22012-07-08 22:34:21 +02003921/**
3922 * Sets the power management mode of the pipe and plane.
3923 */
3924void intel_crtc_update_dpms(struct drm_crtc *crtc)
Chris Wilsoncdd59982010-09-08 16:30:16 +01003925{
Chris Wilsoncdd59982010-09-08 16:30:16 +01003926 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003927 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter976f8a22012-07-08 22:34:21 +02003928 struct intel_encoder *intel_encoder;
3929 bool enable = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003930
Daniel Vetter976f8a22012-07-08 22:34:21 +02003931 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
3932 enable |= intel_encoder->connectors_active;
3933
3934 if (enable)
3935 dev_priv->display.crtc_enable(crtc);
3936 else
3937 dev_priv->display.crtc_disable(crtc);
3938
3939 intel_crtc_update_sarea(crtc, enable);
3940}
3941
Daniel Vetter976f8a22012-07-08 22:34:21 +02003942static void intel_crtc_disable(struct drm_crtc *crtc)
3943{
3944 struct drm_device *dev = crtc->dev;
3945 struct drm_connector *connector;
3946 struct drm_i915_private *dev_priv = dev->dev_private;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08003947 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter976f8a22012-07-08 22:34:21 +02003948
3949 /* crtc should still be enabled when we disable it. */
3950 WARN_ON(!crtc->enabled);
3951
3952 dev_priv->display.crtc_disable(crtc);
Paulo Zanonic77bf562013-05-03 12:15:40 -03003953 intel_crtc->eld_vld = false;
Daniel Vetter976f8a22012-07-08 22:34:21 +02003954 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003955 dev_priv->display.off(crtc);
3956
Chris Wilson931872f2012-01-16 23:01:13 +00003957 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03003958 assert_cursor_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
Chris Wilson931872f2012-01-16 23:01:13 +00003959 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003960
3961 if (crtc->fb) {
3962 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01003963 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003964 mutex_unlock(&dev->struct_mutex);
Daniel Vetter976f8a22012-07-08 22:34:21 +02003965 crtc->fb = NULL;
3966 }
3967
3968 /* Update computed state. */
3969 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
3970 if (!connector->encoder || !connector->encoder->crtc)
3971 continue;
3972
3973 if (connector->encoder->crtc != crtc)
3974 continue;
3975
3976 connector->dpms = DRM_MODE_DPMS_OFF;
3977 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003978 }
3979}
3980
Chris Wilsonea5b2132010-08-04 13:50:23 +01003981void intel_encoder_destroy(struct drm_encoder *encoder)
3982{
Chris Wilson4ef69c72010-09-09 15:14:28 +01003983 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003984
Chris Wilsonea5b2132010-08-04 13:50:23 +01003985 drm_encoder_cleanup(encoder);
3986 kfree(intel_encoder);
3987}
3988
Damien Lespiau92373292013-08-08 22:28:57 +01003989/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003990 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
3991 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01003992static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003993{
3994 if (mode == DRM_MODE_DPMS_ON) {
3995 encoder->connectors_active = true;
3996
Daniel Vetterb2cabb02012-07-01 22:42:24 +02003997 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003998 } else {
3999 encoder->connectors_active = false;
4000
Daniel Vetterb2cabb02012-07-01 22:42:24 +02004001 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004002 }
4003}
4004
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004005/* Cross check the actual hw state with our own modeset state tracking (and it's
4006 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02004007static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004008{
4009 if (connector->get_hw_state(connector)) {
4010 struct intel_encoder *encoder = connector->encoder;
4011 struct drm_crtc *crtc;
4012 bool encoder_enabled;
4013 enum pipe pipe;
4014
4015 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4016 connector->base.base.id,
4017 drm_get_connector_name(&connector->base));
4018
4019 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
4020 "wrong connector dpms state\n");
4021 WARN(connector->base.encoder != &encoder->base,
4022 "active connector not linked to encoder\n");
4023 WARN(!encoder->connectors_active,
4024 "encoder->connectors_active not set\n");
4025
4026 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
4027 WARN(!encoder_enabled, "encoder not enabled\n");
4028 if (WARN_ON(!encoder->base.crtc))
4029 return;
4030
4031 crtc = encoder->base.crtc;
4032
4033 WARN(!crtc->enabled, "crtc not enabled\n");
4034 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
4035 WARN(pipe != to_intel_crtc(crtc)->pipe,
4036 "encoder active on the wrong pipe\n");
4037 }
4038}
4039
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004040/* Even simpler default implementation, if there's really no special case to
4041 * consider. */
4042void intel_connector_dpms(struct drm_connector *connector, int mode)
4043{
4044 struct intel_encoder *encoder = intel_attached_encoder(connector);
4045
4046 /* All the simple cases only support two dpms states. */
4047 if (mode != DRM_MODE_DPMS_ON)
4048 mode = DRM_MODE_DPMS_OFF;
4049
4050 if (mode == connector->dpms)
4051 return;
4052
4053 connector->dpms = mode;
4054
4055 /* Only need to change hw state when actually enabled */
4056 if (encoder->base.crtc)
4057 intel_encoder_dpms(encoder, mode);
4058 else
Daniel Vetter8af6cf82012-07-10 09:50:11 +02004059 WARN_ON(encoder->connectors_active != false);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004060
Daniel Vetterb9805142012-08-31 17:37:33 +02004061 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004062}
4063
Daniel Vetterf0947c32012-07-02 13:10:34 +02004064/* Simple connector->get_hw_state implementation for encoders that support only
4065 * one connector and no cloning and hence the encoder state determines the state
4066 * of the connector. */
4067bool intel_connector_get_hw_state(struct intel_connector *connector)
4068{
Daniel Vetter24929352012-07-02 20:28:59 +02004069 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02004070 struct intel_encoder *encoder = connector->encoder;
4071
4072 return encoder->get_hw_state(encoder, &pipe);
4073}
4074
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004075static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
4076 struct intel_crtc_config *pipe_config)
4077{
4078 struct drm_i915_private *dev_priv = dev->dev_private;
4079 struct intel_crtc *pipe_B_crtc =
4080 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
4081
4082 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
4083 pipe_name(pipe), pipe_config->fdi_lanes);
4084 if (pipe_config->fdi_lanes > 4) {
4085 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
4086 pipe_name(pipe), pipe_config->fdi_lanes);
4087 return false;
4088 }
4089
4090 if (IS_HASWELL(dev)) {
4091 if (pipe_config->fdi_lanes > 2) {
4092 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
4093 pipe_config->fdi_lanes);
4094 return false;
4095 } else {
4096 return true;
4097 }
4098 }
4099
4100 if (INTEL_INFO(dev)->num_pipes == 2)
4101 return true;
4102
4103 /* Ivybridge 3 pipe is really complicated */
4104 switch (pipe) {
4105 case PIPE_A:
4106 return true;
4107 case PIPE_B:
4108 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
4109 pipe_config->fdi_lanes > 2) {
4110 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4111 pipe_name(pipe), pipe_config->fdi_lanes);
4112 return false;
4113 }
4114 return true;
4115 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01004116 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004117 pipe_B_crtc->config.fdi_lanes <= 2) {
4118 if (pipe_config->fdi_lanes > 2) {
4119 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4120 pipe_name(pipe), pipe_config->fdi_lanes);
4121 return false;
4122 }
4123 } else {
4124 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
4125 return false;
4126 }
4127 return true;
4128 default:
4129 BUG();
4130 }
4131}
4132
Daniel Vettere29c22c2013-02-21 00:00:16 +01004133#define RETRY 1
4134static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
4135 struct intel_crtc_config *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02004136{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004137 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004138 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02004139 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01004140 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004141
Daniel Vettere29c22c2013-02-21 00:00:16 +01004142retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02004143 /* FDI is a binary signal running at ~2.7GHz, encoding
4144 * each output octet as 10 bits. The actual frequency
4145 * is stored as a divider into a 100MHz clock, and the
4146 * mode pixel clock is stored in units of 1KHz.
4147 * Hence the bw of each lane in terms of the mode signal
4148 * is:
4149 */
4150 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
4151
Damien Lespiau241bfc32013-09-25 16:45:37 +01004152 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004153
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004154 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004155 pipe_config->pipe_bpp);
4156
4157 pipe_config->fdi_lanes = lane;
4158
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004159 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004160 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004161
Daniel Vettere29c22c2013-02-21 00:00:16 +01004162 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
4163 intel_crtc->pipe, pipe_config);
4164 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
4165 pipe_config->pipe_bpp -= 2*3;
4166 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
4167 pipe_config->pipe_bpp);
4168 needs_recompute = true;
4169 pipe_config->bw_constrained = true;
4170
4171 goto retry;
4172 }
4173
4174 if (needs_recompute)
4175 return RETRY;
4176
4177 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004178}
4179
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004180static void hsw_compute_ips_config(struct intel_crtc *crtc,
4181 struct intel_crtc_config *pipe_config)
4182{
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03004183 pipe_config->ips_enabled = i915_enable_ips &&
4184 hsw_crtc_supports_ips(crtc) &&
Jesse Barnesb6dfdc92013-07-25 10:06:50 -07004185 pipe_config->pipe_bpp <= 24;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004186}
4187
Daniel Vettera43f6e02013-06-07 23:10:32 +02004188static int intel_crtc_compute_config(struct intel_crtc *crtc,
Daniel Vettere29c22c2013-02-21 00:00:16 +01004189 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08004190{
Daniel Vettera43f6e02013-06-07 23:10:32 +02004191 struct drm_device *dev = crtc->base.dev;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004192 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01004193
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004194 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004195 if (INTEL_INFO(dev)->gen < 4) {
4196 struct drm_i915_private *dev_priv = dev->dev_private;
4197 int clock_limit =
4198 dev_priv->display.get_display_clock_speed(dev);
4199
4200 /*
4201 * Enable pixel doubling when the dot clock
4202 * is > 90% of the (display) core speed.
4203 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03004204 * GDG double wide on either pipe,
4205 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004206 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03004207 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01004208 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004209 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004210 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004211 }
4212
Damien Lespiau241bfc32013-09-25 16:45:37 +01004213 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004214 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004215 }
Chris Wilson89749352010-09-12 18:25:19 +01004216
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03004217 /*
4218 * Pipe horizontal size must be even in:
4219 * - DVO ganged mode
4220 * - LVDS dual channel mode
4221 * - Double wide pipe
4222 */
4223 if ((intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
4224 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
4225 pipe_config->pipe_src_w &= ~1;
4226
Damien Lespiau8693a822013-05-03 18:48:11 +01004227 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
4228 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03004229 */
4230 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
4231 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004232 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03004233
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004234 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004235 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004236 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004237 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
4238 * for lvds. */
4239 pipe_config->pipe_bpp = 8*3;
4240 }
4241
Damien Lespiauf5adf942013-06-24 18:29:34 +01004242 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02004243 hsw_compute_ips_config(crtc, pipe_config);
4244
4245 /* XXX: PCH clock sharing is done in ->mode_set, so make sure the old
4246 * clock survives for now. */
4247 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
4248 pipe_config->shared_dpll = crtc->config.shared_dpll;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004249
Daniel Vetter877d48d2013-04-19 11:24:43 +02004250 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02004251 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02004252
Daniel Vettere29c22c2013-02-21 00:00:16 +01004253 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08004254}
4255
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07004256static int valleyview_get_display_clock_speed(struct drm_device *dev)
4257{
4258 return 400000; /* FIXME */
4259}
4260
Jesse Barnese70236a2009-09-21 10:42:27 -07004261static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08004262{
Jesse Barnese70236a2009-09-21 10:42:27 -07004263 return 400000;
4264}
Jesse Barnes79e53942008-11-07 14:24:08 -08004265
Jesse Barnese70236a2009-09-21 10:42:27 -07004266static int i915_get_display_clock_speed(struct drm_device *dev)
4267{
4268 return 333000;
4269}
Jesse Barnes79e53942008-11-07 14:24:08 -08004270
Jesse Barnese70236a2009-09-21 10:42:27 -07004271static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
4272{
4273 return 200000;
4274}
Jesse Barnes79e53942008-11-07 14:24:08 -08004275
Daniel Vetter257a7ff2013-07-26 08:35:42 +02004276static int pnv_get_display_clock_speed(struct drm_device *dev)
4277{
4278 u16 gcfgc = 0;
4279
4280 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4281
4282 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4283 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
4284 return 267000;
4285 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
4286 return 333000;
4287 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
4288 return 444000;
4289 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
4290 return 200000;
4291 default:
4292 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
4293 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
4294 return 133000;
4295 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
4296 return 167000;
4297 }
4298}
4299
Jesse Barnese70236a2009-09-21 10:42:27 -07004300static int i915gm_get_display_clock_speed(struct drm_device *dev)
4301{
4302 u16 gcfgc = 0;
4303
4304 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4305
4306 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08004307 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07004308 else {
4309 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4310 case GC_DISPLAY_CLOCK_333_MHZ:
4311 return 333000;
4312 default:
4313 case GC_DISPLAY_CLOCK_190_200_MHZ:
4314 return 190000;
4315 }
4316 }
4317}
Jesse Barnes79e53942008-11-07 14:24:08 -08004318
Jesse Barnese70236a2009-09-21 10:42:27 -07004319static int i865_get_display_clock_speed(struct drm_device *dev)
4320{
4321 return 266000;
4322}
4323
4324static int i855_get_display_clock_speed(struct drm_device *dev)
4325{
4326 u16 hpllcc = 0;
4327 /* Assume that the hardware is in the high speed state. This
4328 * should be the default.
4329 */
4330 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
4331 case GC_CLOCK_133_200:
4332 case GC_CLOCK_100_200:
4333 return 200000;
4334 case GC_CLOCK_166_250:
4335 return 250000;
4336 case GC_CLOCK_100_133:
4337 return 133000;
4338 }
4339
4340 /* Shouldn't happen */
4341 return 0;
4342}
4343
4344static int i830_get_display_clock_speed(struct drm_device *dev)
4345{
4346 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08004347}
4348
Zhenyu Wang2c072452009-06-05 15:38:42 +08004349static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004350intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004351{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004352 while (*num > DATA_LINK_M_N_MASK ||
4353 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004354 *num >>= 1;
4355 *den >>= 1;
4356 }
4357}
4358
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004359static void compute_m_n(unsigned int m, unsigned int n,
4360 uint32_t *ret_m, uint32_t *ret_n)
4361{
4362 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
4363 *ret_m = div_u64((uint64_t) m * *ret_n, n);
4364 intel_reduce_m_n_ratio(ret_m, ret_n);
4365}
4366
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004367void
4368intel_link_compute_m_n(int bits_per_pixel, int nlanes,
4369 int pixel_clock, int link_clock,
4370 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004371{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004372 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004373
4374 compute_m_n(bits_per_pixel * pixel_clock,
4375 link_clock * nlanes * 8,
4376 &m_n->gmch_m, &m_n->gmch_n);
4377
4378 compute_m_n(pixel_clock, link_clock,
4379 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004380}
4381
Chris Wilsona7615032011-01-12 17:04:08 +00004382static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4383{
Keith Packard72bbe58c2011-09-26 16:09:45 -07004384 if (i915_panel_use_ssc >= 0)
4385 return i915_panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004386 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07004387 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00004388}
4389
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004390static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
4391{
4392 struct drm_device *dev = crtc->dev;
4393 struct drm_i915_private *dev_priv = dev->dev_private;
4394 int refclk;
4395
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004396 if (IS_VALLEYVIEW(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02004397 refclk = 100000;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004398 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004399 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004400 refclk = dev_priv->vbt.lvds_ssc_freq * 1000;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004401 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
4402 refclk / 1000);
4403 } else if (!IS_GEN2(dev)) {
4404 refclk = 96000;
4405 } else {
4406 refclk = 48000;
4407 }
4408
4409 return refclk;
4410}
4411
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004412static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004413{
Daniel Vetter7df00d72013-05-21 21:54:55 +02004414 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004415}
Daniel Vetterf47709a2013-03-28 10:42:02 +01004416
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004417static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
4418{
4419 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004420}
4421
Daniel Vetterf47709a2013-03-28 10:42:02 +01004422static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Jesse Barnesa7516a02011-12-15 12:30:37 -08004423 intel_clock_t *reduced_clock)
4424{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004425 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004426 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004427 int pipe = crtc->pipe;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004428 u32 fp, fp2 = 0;
4429
4430 if (IS_PINEVIEW(dev)) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004431 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004432 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004433 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004434 } else {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004435 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004436 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004437 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004438 }
4439
4440 I915_WRITE(FP0(pipe), fp);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004441 crtc->config.dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004442
Daniel Vetterf47709a2013-03-28 10:42:02 +01004443 crtc->lowfreq_avail = false;
4444 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Jesse Barnesa7516a02011-12-15 12:30:37 -08004445 reduced_clock && i915_powersave) {
4446 I915_WRITE(FP1(pipe), fp2);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004447 crtc->config.dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004448 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004449 } else {
4450 I915_WRITE(FP1(pipe), fp);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004451 crtc->config.dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004452 }
4453}
4454
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004455static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
4456 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07004457{
4458 u32 reg_val;
4459
4460 /*
4461 * PLLB opamp always calibrates to max value of 0x3f, force enable it
4462 * and set it to a reasonable value instead.
4463 */
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004464 reg_val = vlv_dpio_read(dev_priv, pipe, DPIO_IREF(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004465 reg_val &= 0xffffff00;
4466 reg_val |= 0x00000030;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004467 vlv_dpio_write(dev_priv, pipe, DPIO_IREF(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004468
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004469 reg_val = vlv_dpio_read(dev_priv, pipe, DPIO_CALIBRATION);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004470 reg_val &= 0x8cffffff;
4471 reg_val = 0x8c000000;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004472 vlv_dpio_write(dev_priv, pipe, DPIO_CALIBRATION, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004473
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004474 reg_val = vlv_dpio_read(dev_priv, pipe, DPIO_IREF(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004475 reg_val &= 0xffffff00;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004476 vlv_dpio_write(dev_priv, pipe, DPIO_IREF(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004477
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004478 reg_val = vlv_dpio_read(dev_priv, pipe, DPIO_CALIBRATION);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004479 reg_val &= 0x00ffffff;
4480 reg_val |= 0xb0000000;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004481 vlv_dpio_write(dev_priv, pipe, DPIO_CALIBRATION, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004482}
4483
Daniel Vetterb5518422013-05-03 11:49:48 +02004484static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
4485 struct intel_link_m_n *m_n)
4486{
4487 struct drm_device *dev = crtc->base.dev;
4488 struct drm_i915_private *dev_priv = dev->dev_private;
4489 int pipe = crtc->pipe;
4490
Daniel Vettere3b95f12013-05-03 11:49:49 +02004491 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
4492 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
4493 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
4494 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02004495}
4496
4497static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
4498 struct intel_link_m_n *m_n)
4499{
4500 struct drm_device *dev = crtc->base.dev;
4501 struct drm_i915_private *dev_priv = dev->dev_private;
4502 int pipe = crtc->pipe;
4503 enum transcoder transcoder = crtc->config.cpu_transcoder;
4504
4505 if (INTEL_INFO(dev)->gen >= 5) {
4506 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
4507 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
4508 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
4509 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
4510 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02004511 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
4512 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
4513 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
4514 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02004515 }
4516}
4517
Daniel Vetter03afc4a2013-04-02 23:42:31 +02004518static void intel_dp_set_m_n(struct intel_crtc *crtc)
4519{
4520 if (crtc->config.has_pch_encoder)
4521 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4522 else
4523 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4524}
4525
Daniel Vetterf47709a2013-03-28 10:42:02 +01004526static void vlv_update_pll(struct intel_crtc *crtc)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004527{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004528 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004529 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004530 int pipe = crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004531 u32 dpll, mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004532 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetter198a037f2013-04-19 11:14:37 +02004533 u32 coreclk, reg_val, dpll_md;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004534
Daniel Vetter09153002012-12-12 14:06:44 +01004535 mutex_lock(&dev_priv->dpio_lock);
4536
Daniel Vetterf47709a2013-03-28 10:42:02 +01004537 bestn = crtc->config.dpll.n;
4538 bestm1 = crtc->config.dpll.m1;
4539 bestm2 = crtc->config.dpll.m2;
4540 bestp1 = crtc->config.dpll.p1;
4541 bestp2 = crtc->config.dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004542
Jesse Barnes89b667f2013-04-18 14:51:36 -07004543 /* See eDP HDMI DPIO driver vbios notes doc */
4544
4545 /* PLL B needs special handling */
4546 if (pipe)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004547 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004548
4549 /* Set up Tx target for periodic Rcomp update */
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004550 vlv_dpio_write(dev_priv, pipe, DPIO_IREF_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004551
4552 /* Disable target IRef on PLL */
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004553 reg_val = vlv_dpio_read(dev_priv, pipe, DPIO_IREF_CTL(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004554 reg_val &= 0x00ffffff;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004555 vlv_dpio_write(dev_priv, pipe, DPIO_IREF_CTL(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004556
4557 /* Disable fast lock */
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004558 vlv_dpio_write(dev_priv, pipe, DPIO_FASTCLK_DISABLE, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004559
4560 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004561 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
4562 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
4563 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004564 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07004565
4566 /*
4567 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
4568 * but we don't support that).
4569 * Note: don't use the DAC post divider as it seems unstable.
4570 */
4571 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004572 vlv_dpio_write(dev_priv, pipe, DPIO_DIV(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004573
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004574 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004575 vlv_dpio_write(dev_priv, pipe, DPIO_DIV(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004576
Jesse Barnes89b667f2013-04-18 14:51:36 -07004577 /* Set HBR and RBR LPF coefficients */
Daniel Vetterff9a6752013-06-01 17:16:21 +02004578 if (crtc->config.port_clock == 162000 ||
Ville Syrjälä99750bd2013-06-14 14:02:52 +03004579 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
Jesse Barnes89b667f2013-04-18 14:51:36 -07004580 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004581 vlv_dpio_write(dev_priv, pipe, DPIO_LPF_COEFF(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03004582 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004583 else
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004584 vlv_dpio_write(dev_priv, pipe, DPIO_LPF_COEFF(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004585 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004586
Jesse Barnes89b667f2013-04-18 14:51:36 -07004587 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
4588 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
4589 /* Use SSC source */
4590 if (!pipe)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004591 vlv_dpio_write(dev_priv, pipe, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004592 0x0df40000);
4593 else
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004594 vlv_dpio_write(dev_priv, pipe, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004595 0x0df70000);
4596 } else { /* HDMI or VGA */
4597 /* Use bend source */
4598 if (!pipe)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004599 vlv_dpio_write(dev_priv, pipe, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004600 0x0df70000);
4601 else
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004602 vlv_dpio_write(dev_priv, pipe, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004603 0x0df40000);
4604 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004605
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004606 coreclk = vlv_dpio_read(dev_priv, pipe, DPIO_CORE_CLK(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004607 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
4608 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
4609 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
4610 coreclk |= 0x01000000;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004611 vlv_dpio_write(dev_priv, pipe, DPIO_CORE_CLK(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004612
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004613 vlv_dpio_write(dev_priv, pipe, DPIO_PLL_CML(pipe), 0x87871000);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004614
Jesse Barnes89b667f2013-04-18 14:51:36 -07004615 /* Enable DPIO clock input */
4616 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
4617 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
4618 if (pipe)
4619 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004620
4621 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004622 crtc->config.dpll_hw_state.dpll = dpll;
4623
Daniel Vetteref1b4602013-06-01 17:17:04 +02004624 dpll_md = (crtc->config.pixel_multiplier - 1)
4625 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004626 crtc->config.dpll_hw_state.dpll_md = dpll_md;
4627
Daniel Vetterf47709a2013-03-28 10:42:02 +01004628 if (crtc->config.has_dp_encoder)
4629 intel_dp_set_m_n(crtc);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304630
Daniel Vetter09153002012-12-12 14:06:44 +01004631 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004632}
4633
Daniel Vetterf47709a2013-03-28 10:42:02 +01004634static void i9xx_update_pll(struct intel_crtc *crtc,
4635 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004636 int num_connectors)
4637{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004638 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004639 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004640 u32 dpll;
4641 bool is_sdvo;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004642 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004643
Daniel Vetterf47709a2013-03-28 10:42:02 +01004644 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304645
Daniel Vetterf47709a2013-03-28 10:42:02 +01004646 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
4647 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004648
4649 dpll = DPLL_VGA_MODE_DIS;
4650
Daniel Vetterf47709a2013-03-28 10:42:02 +01004651 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004652 dpll |= DPLLB_MODE_LVDS;
4653 else
4654 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01004655
Daniel Vetteref1b4602013-06-01 17:17:04 +02004656 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Daniel Vetter198a037f2013-04-19 11:14:37 +02004657 dpll |= (crtc->config.pixel_multiplier - 1)
4658 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004659 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02004660
4661 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02004662 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02004663
Daniel Vetterf47709a2013-03-28 10:42:02 +01004664 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
Daniel Vetter4a33e482013-07-06 12:52:05 +02004665 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004666
4667 /* compute bitmask from p1 value */
4668 if (IS_PINEVIEW(dev))
4669 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
4670 else {
4671 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4672 if (IS_G4X(dev) && reduced_clock)
4673 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
4674 }
4675 switch (clock->p2) {
4676 case 5:
4677 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
4678 break;
4679 case 7:
4680 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
4681 break;
4682 case 10:
4683 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
4684 break;
4685 case 14:
4686 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
4687 break;
4688 }
4689 if (INTEL_INFO(dev)->gen >= 4)
4690 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
4691
Daniel Vetter09ede542013-04-30 14:01:45 +02004692 if (crtc->config.sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004693 dpll |= PLL_REF_INPUT_TVCLKINBC;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004694 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004695 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4696 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4697 else
4698 dpll |= PLL_REF_INPUT_DREFCLK;
4699
4700 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004701 crtc->config.dpll_hw_state.dpll = dpll;
4702
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004703 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetteref1b4602013-06-01 17:17:04 +02004704 u32 dpll_md = (crtc->config.pixel_multiplier - 1)
4705 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004706 crtc->config.dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004707 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02004708
4709 if (crtc->config.has_dp_encoder)
4710 intel_dp_set_m_n(crtc);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004711}
4712
Daniel Vetterf47709a2013-03-28 10:42:02 +01004713static void i8xx_update_pll(struct intel_crtc *crtc,
Daniel Vetterf47709a2013-03-28 10:42:02 +01004714 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004715 int num_connectors)
4716{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004717 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004718 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004719 u32 dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004720 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004721
Daniel Vetterf47709a2013-03-28 10:42:02 +01004722 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304723
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004724 dpll = DPLL_VGA_MODE_DIS;
4725
Daniel Vetterf47709a2013-03-28 10:42:02 +01004726 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004727 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4728 } else {
4729 if (clock->p1 == 2)
4730 dpll |= PLL_P1_DIVIDE_BY_TWO;
4731 else
4732 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4733 if (clock->p2 == 4)
4734 dpll |= PLL_P2_DIVIDE_BY_4;
4735 }
4736
Daniel Vetter4a33e482013-07-06 12:52:05 +02004737 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO))
4738 dpll |= DPLL_DVO_2X_MODE;
4739
Daniel Vetterf47709a2013-03-28 10:42:02 +01004740 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004741 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4742 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4743 else
4744 dpll |= PLL_REF_INPUT_DREFCLK;
4745
4746 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004747 crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004748}
4749
Daniel Vetter8a654f32013-06-01 17:16:22 +02004750static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004751{
4752 struct drm_device *dev = intel_crtc->base.dev;
4753 struct drm_i915_private *dev_priv = dev->dev_private;
4754 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02004755 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02004756 struct drm_display_mode *adjusted_mode =
4757 &intel_crtc->config.adjusted_mode;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004758 uint32_t vsyncshift, crtc_vtotal, crtc_vblank_end;
4759
4760 /* We need to be careful not to changed the adjusted mode, for otherwise
4761 * the hw state checker will get angry at the mismatch. */
4762 crtc_vtotal = adjusted_mode->crtc_vtotal;
4763 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004764
4765 if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4766 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004767 crtc_vtotal -= 1;
4768 crtc_vblank_end -= 1;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004769 vsyncshift = adjusted_mode->crtc_hsync_start
4770 - adjusted_mode->crtc_htotal / 2;
4771 } else {
4772 vsyncshift = 0;
4773 }
4774
4775 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004776 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004777
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004778 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004779 (adjusted_mode->crtc_hdisplay - 1) |
4780 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004781 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004782 (adjusted_mode->crtc_hblank_start - 1) |
4783 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004784 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004785 (adjusted_mode->crtc_hsync_start - 1) |
4786 ((adjusted_mode->crtc_hsync_end - 1) << 16));
4787
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004788 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004789 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004790 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004791 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004792 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004793 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004794 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004795 (adjusted_mode->crtc_vsync_start - 1) |
4796 ((adjusted_mode->crtc_vsync_end - 1) << 16));
4797
Paulo Zanonib5e508d2012-10-24 11:34:43 -02004798 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
4799 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
4800 * documented on the DDI_FUNC_CTL register description, EDP Input Select
4801 * bits. */
4802 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
4803 (pipe == PIPE_B || pipe == PIPE_C))
4804 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
4805
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004806 /* pipesrc controls the size that is scaled from, which should
4807 * always be the user's requested size.
4808 */
4809 I915_WRITE(PIPESRC(pipe),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03004810 ((intel_crtc->config.pipe_src_w - 1) << 16) |
4811 (intel_crtc->config.pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004812}
4813
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02004814static void intel_get_pipe_timings(struct intel_crtc *crtc,
4815 struct intel_crtc_config *pipe_config)
4816{
4817 struct drm_device *dev = crtc->base.dev;
4818 struct drm_i915_private *dev_priv = dev->dev_private;
4819 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
4820 uint32_t tmp;
4821
4822 tmp = I915_READ(HTOTAL(cpu_transcoder));
4823 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
4824 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
4825 tmp = I915_READ(HBLANK(cpu_transcoder));
4826 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
4827 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
4828 tmp = I915_READ(HSYNC(cpu_transcoder));
4829 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
4830 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
4831
4832 tmp = I915_READ(VTOTAL(cpu_transcoder));
4833 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
4834 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
4835 tmp = I915_READ(VBLANK(cpu_transcoder));
4836 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
4837 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
4838 tmp = I915_READ(VSYNC(cpu_transcoder));
4839 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
4840 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
4841
4842 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
4843 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
4844 pipe_config->adjusted_mode.crtc_vtotal += 1;
4845 pipe_config->adjusted_mode.crtc_vblank_end += 1;
4846 }
4847
4848 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03004849 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
4850 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
4851
4852 pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h;
4853 pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02004854}
4855
Jesse Barnesbabea612013-06-26 18:57:38 +03004856static void intel_crtc_mode_from_pipe_config(struct intel_crtc *intel_crtc,
4857 struct intel_crtc_config *pipe_config)
4858{
4859 struct drm_crtc *crtc = &intel_crtc->base;
4860
4861 crtc->mode.hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
4862 crtc->mode.htotal = pipe_config->adjusted_mode.crtc_htotal;
4863 crtc->mode.hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
4864 crtc->mode.hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
4865
4866 crtc->mode.vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
4867 crtc->mode.vtotal = pipe_config->adjusted_mode.crtc_vtotal;
4868 crtc->mode.vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
4869 crtc->mode.vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
4870
4871 crtc->mode.flags = pipe_config->adjusted_mode.flags;
4872
Damien Lespiau241bfc32013-09-25 16:45:37 +01004873 crtc->mode.clock = pipe_config->adjusted_mode.crtc_clock;
Jesse Barnesbabea612013-06-26 18:57:38 +03004874 crtc->mode.flags |= pipe_config->adjusted_mode.flags;
4875}
4876
Daniel Vetter84b046f2013-02-19 18:48:54 +01004877static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
4878{
4879 struct drm_device *dev = intel_crtc->base.dev;
4880 struct drm_i915_private *dev_priv = dev->dev_private;
4881 uint32_t pipeconf;
4882
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02004883 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01004884
Daniel Vetter67c72a12013-09-24 11:46:14 +02004885 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
4886 I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE)
4887 pipeconf |= PIPECONF_ENABLE;
4888
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004889 if (intel_crtc->config.double_wide)
4890 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01004891
Daniel Vetterff9ce462013-04-24 14:57:17 +02004892 /* only g4x and later have fancy bpc/dither controls */
4893 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02004894 /* Bspec claims that we can't use dithering for 30bpp pipes. */
4895 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
4896 pipeconf |= PIPECONF_DITHER_EN |
4897 PIPECONF_DITHER_TYPE_SP;
4898
4899 switch (intel_crtc->config.pipe_bpp) {
4900 case 18:
4901 pipeconf |= PIPECONF_6BPC;
4902 break;
4903 case 24:
4904 pipeconf |= PIPECONF_8BPC;
4905 break;
4906 case 30:
4907 pipeconf |= PIPECONF_10BPC;
4908 break;
4909 default:
4910 /* Case prevented by intel_choose_pipe_bpp_dither. */
4911 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01004912 }
4913 }
4914
4915 if (HAS_PIPE_CXSR(dev)) {
4916 if (intel_crtc->lowfreq_avail) {
4917 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
4918 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
4919 } else {
4920 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01004921 }
4922 }
4923
Daniel Vetter84b046f2013-02-19 18:48:54 +01004924 if (!IS_GEN2(dev) &&
4925 intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
4926 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
4927 else
4928 pipeconf |= PIPECONF_PROGRESSIVE;
4929
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02004930 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
4931 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03004932
Daniel Vetter84b046f2013-02-19 18:48:54 +01004933 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
4934 POSTING_READ(PIPECONF(intel_crtc->pipe));
4935}
4936
Eric Anholtf564048e2011-03-30 13:01:02 -07004937static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07004938 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02004939 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08004940{
4941 struct drm_device *dev = crtc->dev;
4942 struct drm_i915_private *dev_priv = dev->dev_private;
4943 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4944 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07004945 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07004946 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07004947 intel_clock_t clock, reduced_clock;
Daniel Vetter84b046f2013-02-19 18:48:54 +01004948 u32 dspcntr;
Daniel Vettera16af722013-04-30 14:01:44 +02004949 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03004950 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01004951 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08004952 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004953 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004954
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02004955 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004956 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004957 case INTEL_OUTPUT_LVDS:
4958 is_lvds = true;
4959 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03004960 case INTEL_OUTPUT_DSI:
4961 is_dsi = true;
4962 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004963 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004964
Eric Anholtc751ce42010-03-25 11:48:48 -07004965 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08004966 }
4967
Jani Nikulaf2335332013-09-13 11:03:09 +03004968 if (is_dsi)
4969 goto skip_dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08004970
Jani Nikulaf2335332013-09-13 11:03:09 +03004971 if (!intel_crtc->config.clock_set) {
4972 refclk = i9xx_get_refclk(crtc, num_connectors);
4973
Jani Nikulae9fd1c02013-08-27 15:12:23 +03004974 /*
4975 * Returns a set of divisors for the desired target clock with
4976 * the given refclk, or FALSE. The returned values represent
4977 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
4978 * 2) / p1 / p2.
4979 */
4980 limit = intel_limit(crtc, refclk);
4981 ok = dev_priv->display.find_dpll(limit, crtc,
4982 intel_crtc->config.port_clock,
4983 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03004984 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03004985 DRM_ERROR("Couldn't find PLL settings for mode!\n");
4986 return -EINVAL;
4987 }
Eric Anholtf564048e2011-03-30 13:01:02 -07004988
Jani Nikulaf2335332013-09-13 11:03:09 +03004989 if (is_lvds && dev_priv->lvds_downclock_avail) {
4990 /*
4991 * Ensure we match the reduced clock's P to the target
4992 * clock. If the clocks don't match, we can't switch
4993 * the display clock by using the FP0/FP1. In such case
4994 * we will disable the LVDS downclock feature.
4995 */
4996 has_reduced_clock =
4997 dev_priv->display.find_dpll(limit, crtc,
4998 dev_priv->lvds_downclock,
4999 refclk, &clock,
5000 &reduced_clock);
5001 }
5002 /* Compat-code for transition, will disappear. */
Daniel Vetterf47709a2013-03-28 10:42:02 +01005003 intel_crtc->config.dpll.n = clock.n;
5004 intel_crtc->config.dpll.m1 = clock.m1;
5005 intel_crtc->config.dpll.m2 = clock.m2;
5006 intel_crtc->config.dpll.p1 = clock.p1;
5007 intel_crtc->config.dpll.p2 = clock.p2;
5008 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005009
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005010 if (IS_GEN2(dev)) {
Daniel Vetter8a654f32013-06-01 17:16:22 +02005011 i8xx_update_pll(intel_crtc,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305012 has_reduced_clock ? &reduced_clock : NULL,
5013 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005014 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaf2335332013-09-13 11:03:09 +03005015 vlv_update_pll(intel_crtc);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005016 } else {
Daniel Vetterf47709a2013-03-28 10:42:02 +01005017 i9xx_update_pll(intel_crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005018 has_reduced_clock ? &reduced_clock : NULL,
Jesse Barnes89b667f2013-04-18 14:51:36 -07005019 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005020 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005021
Jani Nikulaf2335332013-09-13 11:03:09 +03005022skip_dpll:
Eric Anholtf564048e2011-03-30 13:01:02 -07005023 /* Set up the display plane register */
5024 dspcntr = DISPPLANE_GAMMA_ENABLE;
5025
Jesse Barnesda6ecc52013-03-08 10:46:00 -08005026 if (!IS_VALLEYVIEW(dev)) {
5027 if (pipe == 0)
5028 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
5029 else
5030 dspcntr |= DISPPLANE_SEL_PIPE_B;
5031 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005032
Daniel Vetter8a654f32013-06-01 17:16:22 +02005033 intel_set_pipe_timings(intel_crtc);
Eric Anholtf564048e2011-03-30 13:01:02 -07005034
5035 /* pipesrc and dspsize control the size that is scaled from,
5036 * which should always be the user's requested size.
5037 */
Eric Anholt929c77f2011-03-30 13:01:04 -07005038 I915_WRITE(DSPSIZE(plane),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005039 ((intel_crtc->config.pipe_src_h - 1) << 16) |
5040 (intel_crtc->config.pipe_src_w - 1));
Eric Anholt929c77f2011-03-30 13:01:04 -07005041 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf564048e2011-03-30 13:01:02 -07005042
Daniel Vetter84b046f2013-02-19 18:48:54 +01005043 i9xx_set_pipeconf(intel_crtc);
5044
Eric Anholtf564048e2011-03-30 13:01:02 -07005045 I915_WRITE(DSPCNTR(plane), dspcntr);
5046 POSTING_READ(DSPCNTR(plane));
5047
Daniel Vetter94352cf2012-07-05 22:51:56 +02005048 ret = intel_pipe_set_base(crtc, x, y, fb);
Eric Anholtf564048e2011-03-30 13:01:02 -07005049
Eric Anholtf564048e2011-03-30 13:01:02 -07005050 return ret;
5051}
5052
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005053static void i9xx_get_pfit_config(struct intel_crtc *crtc,
5054 struct intel_crtc_config *pipe_config)
5055{
5056 struct drm_device *dev = crtc->base.dev;
5057 struct drm_i915_private *dev_priv = dev->dev_private;
5058 uint32_t tmp;
5059
5060 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02005061 if (!(tmp & PFIT_ENABLE))
5062 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005063
Daniel Vetter06922822013-07-11 13:35:40 +02005064 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005065 if (INTEL_INFO(dev)->gen < 4) {
5066 if (crtc->pipe != PIPE_B)
5067 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005068 } else {
5069 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
5070 return;
5071 }
5072
Daniel Vetter06922822013-07-11 13:35:40 +02005073 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005074 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
5075 if (INTEL_INFO(dev)->gen < 5)
5076 pipe_config->gmch_pfit.lvds_border_bits =
5077 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
5078}
5079
Jesse Barnesacbec812013-09-20 11:29:32 -07005080static void vlv_crtc_clock_get(struct intel_crtc *crtc,
5081 struct intel_crtc_config *pipe_config)
5082{
5083 struct drm_device *dev = crtc->base.dev;
5084 struct drm_i915_private *dev_priv = dev->dev_private;
5085 int pipe = pipe_config->cpu_transcoder;
5086 intel_clock_t clock;
5087 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07005088 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07005089
5090 mutex_lock(&dev_priv->dpio_lock);
5091 mdiv = vlv_dpio_read(dev_priv, pipe, DPIO_DIV(pipe));
5092 mutex_unlock(&dev_priv->dpio_lock);
5093
5094 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
5095 clock.m2 = mdiv & DPIO_M2DIV_MASK;
5096 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
5097 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
5098 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
5099
Chris Wilson662c6ec2013-09-25 14:24:01 -07005100 clock.vco = refclk * clock.m1 * clock.m2 / clock.n;
5101 clock.dot = 2 * clock.vco / (clock.p1 * clock.p2);
Jesse Barnesacbec812013-09-20 11:29:32 -07005102
5103 pipe_config->port_clock = clock.dot / 10;
5104}
5105
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005106static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
5107 struct intel_crtc_config *pipe_config)
5108{
5109 struct drm_device *dev = crtc->base.dev;
5110 struct drm_i915_private *dev_priv = dev->dev_private;
5111 uint32_t tmp;
5112
Daniel Vettere143a212013-07-04 12:01:15 +02005113 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02005114 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02005115
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005116 tmp = I915_READ(PIPECONF(crtc->pipe));
5117 if (!(tmp & PIPECONF_ENABLE))
5118 return false;
5119
Ville Syrjälä42571ae2013-09-06 23:29:00 +03005120 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
5121 switch (tmp & PIPECONF_BPC_MASK) {
5122 case PIPECONF_6BPC:
5123 pipe_config->pipe_bpp = 18;
5124 break;
5125 case PIPECONF_8BPC:
5126 pipe_config->pipe_bpp = 24;
5127 break;
5128 case PIPECONF_10BPC:
5129 pipe_config->pipe_bpp = 30;
5130 break;
5131 default:
5132 break;
5133 }
5134 }
5135
Ville Syrjälä282740f2013-09-04 18:30:03 +03005136 if (INTEL_INFO(dev)->gen < 4)
5137 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
5138
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005139 intel_get_pipe_timings(crtc, pipe_config);
5140
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005141 i9xx_get_pfit_config(crtc, pipe_config);
5142
Daniel Vetter6c49f242013-06-06 12:45:25 +02005143 if (INTEL_INFO(dev)->gen >= 4) {
5144 tmp = I915_READ(DPLL_MD(crtc->pipe));
5145 pipe_config->pixel_multiplier =
5146 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
5147 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005148 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02005149 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
5150 tmp = I915_READ(DPLL(crtc->pipe));
5151 pipe_config->pixel_multiplier =
5152 ((tmp & SDVO_MULTIPLIER_MASK)
5153 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
5154 } else {
5155 /* Note that on i915G/GM the pixel multiplier is in the sdvo
5156 * port and will be fixed up in the encoder->get_config
5157 * function. */
5158 pipe_config->pixel_multiplier = 1;
5159 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005160 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
5161 if (!IS_VALLEYVIEW(dev)) {
5162 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
5163 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03005164 } else {
5165 /* Mask out read-only status bits. */
5166 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
5167 DPLL_PORTC_READY_MASK |
5168 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005169 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02005170
Jesse Barnesacbec812013-09-20 11:29:32 -07005171 if (IS_VALLEYVIEW(dev))
5172 vlv_crtc_clock_get(crtc, pipe_config);
5173 else
5174 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03005175
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005176 return true;
5177}
5178
Paulo Zanonidde86e22012-12-01 12:04:25 -02005179static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07005180{
5181 struct drm_i915_private *dev_priv = dev->dev_private;
5182 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005183 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005184 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005185 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005186 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005187 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07005188 bool has_ck505 = false;
5189 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005190
5191 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07005192 list_for_each_entry(encoder, &mode_config->encoder_list,
5193 base.head) {
5194 switch (encoder->type) {
5195 case INTEL_OUTPUT_LVDS:
5196 has_panel = true;
5197 has_lvds = true;
5198 break;
5199 case INTEL_OUTPUT_EDP:
5200 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03005201 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07005202 has_cpu_edp = true;
5203 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005204 }
5205 }
5206
Keith Packard99eb6a02011-09-26 14:29:12 -07005207 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005208 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07005209 can_ssc = has_ck505;
5210 } else {
5211 has_ck505 = false;
5212 can_ssc = true;
5213 }
5214
Imre Deak2de69052013-05-08 13:14:04 +03005215 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
5216 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005217
5218 /* Ironlake: try to setup display ref clock before DPLL
5219 * enabling. This is only under driver's control after
5220 * PCH B stepping, previous chipset stepping should be
5221 * ignoring this setting.
5222 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005223 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005224
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005225 /* As we must carefully and slowly disable/enable each source in turn,
5226 * compute the final state we want first and check if we need to
5227 * make any changes at all.
5228 */
5229 final = val;
5230 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07005231 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005232 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07005233 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005234 final |= DREF_NONSPREAD_SOURCE_ENABLE;
5235
5236 final &= ~DREF_SSC_SOURCE_MASK;
5237 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5238 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005239
Keith Packard199e5d72011-09-22 12:01:57 -07005240 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005241 final |= DREF_SSC_SOURCE_ENABLE;
5242
5243 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5244 final |= DREF_SSC1_ENABLE;
5245
5246 if (has_cpu_edp) {
5247 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5248 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
5249 else
5250 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
5251 } else
5252 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5253 } else {
5254 final |= DREF_SSC_SOURCE_DISABLE;
5255 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5256 }
5257
5258 if (final == val)
5259 return;
5260
5261 /* Always enable nonspread source */
5262 val &= ~DREF_NONSPREAD_SOURCE_MASK;
5263
5264 if (has_ck505)
5265 val |= DREF_NONSPREAD_CK505_ENABLE;
5266 else
5267 val |= DREF_NONSPREAD_SOURCE_ENABLE;
5268
5269 if (has_panel) {
5270 val &= ~DREF_SSC_SOURCE_MASK;
5271 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005272
Keith Packard199e5d72011-09-22 12:01:57 -07005273 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07005274 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005275 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005276 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02005277 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005278 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005279
5280 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005281 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005282 POSTING_READ(PCH_DREF_CONTROL);
5283 udelay(200);
5284
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005285 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005286
5287 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07005288 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07005289 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005290 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005291 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005292 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07005293 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005294 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005295 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005296 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005297
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005298 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005299 POSTING_READ(PCH_DREF_CONTROL);
5300 udelay(200);
5301 } else {
5302 DRM_DEBUG_KMS("Disabling SSC entirely\n");
5303
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005304 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07005305
5306 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005307 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005308
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005309 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005310 POSTING_READ(PCH_DREF_CONTROL);
5311 udelay(200);
5312
5313 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005314 val &= ~DREF_SSC_SOURCE_MASK;
5315 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005316
5317 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005318 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005319
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005320 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005321 POSTING_READ(PCH_DREF_CONTROL);
5322 udelay(200);
5323 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005324
5325 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005326}
5327
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005328static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02005329{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005330 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02005331
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005332 tmp = I915_READ(SOUTH_CHICKEN2);
5333 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
5334 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005335
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005336 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
5337 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
5338 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02005339
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005340 tmp = I915_READ(SOUTH_CHICKEN2);
5341 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
5342 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005343
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005344 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
5345 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
5346 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005347}
5348
5349/* WaMPhyProgramming:hsw */
5350static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
5351{
5352 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02005353
5354 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
5355 tmp &= ~(0xFF << 24);
5356 tmp |= (0x12 << 24);
5357 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
5358
Paulo Zanonidde86e22012-12-01 12:04:25 -02005359 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
5360 tmp |= (1 << 11);
5361 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
5362
5363 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
5364 tmp |= (1 << 11);
5365 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
5366
Paulo Zanonidde86e22012-12-01 12:04:25 -02005367 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
5368 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5369 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
5370
5371 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
5372 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5373 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
5374
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005375 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
5376 tmp &= ~(7 << 13);
5377 tmp |= (5 << 13);
5378 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005379
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005380 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
5381 tmp &= ~(7 << 13);
5382 tmp |= (5 << 13);
5383 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005384
5385 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
5386 tmp &= ~0xFF;
5387 tmp |= 0x1C;
5388 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
5389
5390 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
5391 tmp &= ~0xFF;
5392 tmp |= 0x1C;
5393 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
5394
5395 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
5396 tmp &= ~(0xFF << 16);
5397 tmp |= (0x1C << 16);
5398 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
5399
5400 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
5401 tmp &= ~(0xFF << 16);
5402 tmp |= (0x1C << 16);
5403 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
5404
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005405 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
5406 tmp |= (1 << 27);
5407 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005408
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005409 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
5410 tmp |= (1 << 27);
5411 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005412
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005413 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
5414 tmp &= ~(0xF << 28);
5415 tmp |= (4 << 28);
5416 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005417
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005418 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
5419 tmp &= ~(0xF << 28);
5420 tmp |= (4 << 28);
5421 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005422}
5423
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005424/* Implements 3 different sequences from BSpec chapter "Display iCLK
5425 * Programming" based on the parameters passed:
5426 * - Sequence to enable CLKOUT_DP
5427 * - Sequence to enable CLKOUT_DP without spread
5428 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
5429 */
5430static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
5431 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005432{
5433 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005434 uint32_t reg, tmp;
5435
5436 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
5437 with_spread = true;
5438 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
5439 with_fdi, "LP PCH doesn't have FDI\n"))
5440 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005441
5442 mutex_lock(&dev_priv->dpio_lock);
5443
5444 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5445 tmp &= ~SBI_SSCCTL_DISABLE;
5446 tmp |= SBI_SSCCTL_PATHALT;
5447 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5448
5449 udelay(24);
5450
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005451 if (with_spread) {
5452 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5453 tmp &= ~SBI_SSCCTL_PATHALT;
5454 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005455
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005456 if (with_fdi) {
5457 lpt_reset_fdi_mphy(dev_priv);
5458 lpt_program_fdi_mphy(dev_priv);
5459 }
5460 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02005461
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005462 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
5463 SBI_GEN0 : SBI_DBUFF0;
5464 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
5465 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
5466 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01005467
5468 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005469}
5470
Paulo Zanoni47701c32013-07-23 11:19:25 -03005471/* Sequence to disable CLKOUT_DP */
5472static void lpt_disable_clkout_dp(struct drm_device *dev)
5473{
5474 struct drm_i915_private *dev_priv = dev->dev_private;
5475 uint32_t reg, tmp;
5476
5477 mutex_lock(&dev_priv->dpio_lock);
5478
5479 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
5480 SBI_GEN0 : SBI_DBUFF0;
5481 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
5482 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
5483 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
5484
5485 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5486 if (!(tmp & SBI_SSCCTL_DISABLE)) {
5487 if (!(tmp & SBI_SSCCTL_PATHALT)) {
5488 tmp |= SBI_SSCCTL_PATHALT;
5489 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5490 udelay(32);
5491 }
5492 tmp |= SBI_SSCCTL_DISABLE;
5493 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5494 }
5495
5496 mutex_unlock(&dev_priv->dpio_lock);
5497}
5498
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03005499static void lpt_init_pch_refclk(struct drm_device *dev)
5500{
5501 struct drm_mode_config *mode_config = &dev->mode_config;
5502 struct intel_encoder *encoder;
5503 bool has_vga = false;
5504
5505 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
5506 switch (encoder->type) {
5507 case INTEL_OUTPUT_ANALOG:
5508 has_vga = true;
5509 break;
5510 }
5511 }
5512
Paulo Zanoni47701c32013-07-23 11:19:25 -03005513 if (has_vga)
5514 lpt_enable_clkout_dp(dev, true, true);
5515 else
5516 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03005517}
5518
Paulo Zanonidde86e22012-12-01 12:04:25 -02005519/*
5520 * Initialize reference clocks when the driver loads
5521 */
5522void intel_init_pch_refclk(struct drm_device *dev)
5523{
5524 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
5525 ironlake_init_pch_refclk(dev);
5526 else if (HAS_PCH_LPT(dev))
5527 lpt_init_pch_refclk(dev);
5528}
5529
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005530static int ironlake_get_refclk(struct drm_crtc *crtc)
5531{
5532 struct drm_device *dev = crtc->dev;
5533 struct drm_i915_private *dev_priv = dev->dev_private;
5534 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005535 int num_connectors = 0;
5536 bool is_lvds = false;
5537
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02005538 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005539 switch (encoder->type) {
5540 case INTEL_OUTPUT_LVDS:
5541 is_lvds = true;
5542 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005543 }
5544 num_connectors++;
5545 }
5546
5547 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
5548 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005549 dev_priv->vbt.lvds_ssc_freq);
5550 return dev_priv->vbt.lvds_ssc_freq * 1000;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005551 }
5552
5553 return 120000;
5554}
5555
Daniel Vetter6ff93602013-04-19 11:24:36 +02005556static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03005557{
5558 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5559 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5560 int pipe = intel_crtc->pipe;
5561 uint32_t val;
5562
Daniel Vetter78114072013-06-13 00:54:57 +02005563 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03005564
Daniel Vetter965e0c42013-03-27 00:44:57 +01005565 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03005566 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005567 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005568 break;
5569 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005570 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005571 break;
5572 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005573 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005574 break;
5575 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005576 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005577 break;
5578 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03005579 /* Case prevented by intel_choose_pipe_bpp_dither. */
5580 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03005581 }
5582
Daniel Vetterd8b32242013-04-25 17:54:44 +02005583 if (intel_crtc->config.dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03005584 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5585
Daniel Vetter6ff93602013-04-19 11:24:36 +02005586 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03005587 val |= PIPECONF_INTERLACED_ILK;
5588 else
5589 val |= PIPECONF_PROGRESSIVE;
5590
Daniel Vetter50f3b012013-03-27 00:44:56 +01005591 if (intel_crtc->config.limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02005592 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02005593
Paulo Zanonic8203562012-09-12 10:06:29 -03005594 I915_WRITE(PIPECONF(pipe), val);
5595 POSTING_READ(PIPECONF(pipe));
5596}
5597
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005598/*
5599 * Set up the pipe CSC unit.
5600 *
5601 * Currently only full range RGB to limited range RGB conversion
5602 * is supported, but eventually this should handle various
5603 * RGB<->YCbCr scenarios as well.
5604 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01005605static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005606{
5607 struct drm_device *dev = crtc->dev;
5608 struct drm_i915_private *dev_priv = dev->dev_private;
5609 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5610 int pipe = intel_crtc->pipe;
5611 uint16_t coeff = 0x7800; /* 1.0 */
5612
5613 /*
5614 * TODO: Check what kind of values actually come out of the pipe
5615 * with these coeff/postoff values and adjust to get the best
5616 * accuracy. Perhaps we even need to take the bpc value into
5617 * consideration.
5618 */
5619
Daniel Vetter50f3b012013-03-27 00:44:56 +01005620 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005621 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
5622
5623 /*
5624 * GY/GU and RY/RU should be the other way around according
5625 * to BSpec, but reality doesn't agree. Just set them up in
5626 * a way that results in the correct picture.
5627 */
5628 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
5629 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
5630
5631 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
5632 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
5633
5634 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
5635 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
5636
5637 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
5638 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
5639 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
5640
5641 if (INTEL_INFO(dev)->gen > 6) {
5642 uint16_t postoff = 0;
5643
Daniel Vetter50f3b012013-03-27 00:44:56 +01005644 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005645 postoff = (16 * (1 << 13) / 255) & 0x1fff;
5646
5647 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
5648 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
5649 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
5650
5651 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
5652 } else {
5653 uint32_t mode = CSC_MODE_YUV_TO_RGB;
5654
Daniel Vetter50f3b012013-03-27 00:44:56 +01005655 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005656 mode |= CSC_BLACK_SCREEN_OFFSET;
5657
5658 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
5659 }
5660}
5661
Daniel Vetter6ff93602013-04-19 11:24:36 +02005662static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005663{
5664 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5665 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02005666 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005667 uint32_t val;
5668
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02005669 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005670
Daniel Vetterd8b32242013-04-25 17:54:44 +02005671 if (intel_crtc->config.dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005672 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5673
Daniel Vetter6ff93602013-04-19 11:24:36 +02005674 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005675 val |= PIPECONF_INTERLACED_ILK;
5676 else
5677 val |= PIPECONF_PROGRESSIVE;
5678
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005679 I915_WRITE(PIPECONF(cpu_transcoder), val);
5680 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02005681
5682 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
5683 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005684}
5685
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005686static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005687 intel_clock_t *clock,
5688 bool *has_reduced_clock,
5689 intel_clock_t *reduced_clock)
5690{
5691 struct drm_device *dev = crtc->dev;
5692 struct drm_i915_private *dev_priv = dev->dev_private;
5693 struct intel_encoder *intel_encoder;
5694 int refclk;
5695 const intel_limit_t *limit;
Daniel Vettera16af722013-04-30 14:01:44 +02005696 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005697
5698 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5699 switch (intel_encoder->type) {
5700 case INTEL_OUTPUT_LVDS:
5701 is_lvds = true;
5702 break;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005703 }
5704 }
5705
5706 refclk = ironlake_get_refclk(crtc);
5707
5708 /*
5709 * Returns a set of divisors for the desired target clock with the given
5710 * refclk, or FALSE. The returned values represent the clock equation:
5711 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
5712 */
5713 limit = intel_limit(crtc, refclk);
Daniel Vetterff9a6752013-06-01 17:16:21 +02005714 ret = dev_priv->display.find_dpll(limit, crtc,
5715 to_intel_crtc(crtc)->config.port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02005716 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005717 if (!ret)
5718 return false;
5719
5720 if (is_lvds && dev_priv->lvds_downclock_avail) {
5721 /*
5722 * Ensure we match the reduced clock's P to the target clock.
5723 * If the clocks don't match, we can't switch the display clock
5724 * by using the FP0/FP1. In such case we will disable the LVDS
5725 * downclock feature.
5726 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02005727 *has_reduced_clock =
5728 dev_priv->display.find_dpll(limit, crtc,
5729 dev_priv->lvds_downclock,
5730 refclk, clock,
5731 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005732 }
5733
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005734 return true;
5735}
5736
Daniel Vetter01a415f2012-10-27 15:58:40 +02005737static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
5738{
5739 struct drm_i915_private *dev_priv = dev->dev_private;
5740 uint32_t temp;
5741
5742 temp = I915_READ(SOUTH_CHICKEN1);
5743 if (temp & FDI_BC_BIFURCATION_SELECT)
5744 return;
5745
5746 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
5747 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
5748
5749 temp |= FDI_BC_BIFURCATION_SELECT;
5750 DRM_DEBUG_KMS("enabling fdi C rx\n");
5751 I915_WRITE(SOUTH_CHICKEN1, temp);
5752 POSTING_READ(SOUTH_CHICKEN1);
5753}
5754
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005755static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
Daniel Vetter01a415f2012-10-27 15:58:40 +02005756{
5757 struct drm_device *dev = intel_crtc->base.dev;
5758 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005759
5760 switch (intel_crtc->pipe) {
5761 case PIPE_A:
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005762 break;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005763 case PIPE_B:
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005764 if (intel_crtc->config.fdi_lanes > 2)
Daniel Vetter01a415f2012-10-27 15:58:40 +02005765 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
5766 else
5767 cpt_enable_fdi_bc_bifurcation(dev);
5768
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005769 break;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005770 case PIPE_C:
Daniel Vetter01a415f2012-10-27 15:58:40 +02005771 cpt_enable_fdi_bc_bifurcation(dev);
5772
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005773 break;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005774 default:
5775 BUG();
5776 }
5777}
5778
Paulo Zanonid4b19312012-11-29 11:29:32 -02005779int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
5780{
5781 /*
5782 * Account for spread spectrum to avoid
5783 * oversubscribing the link. Max center spread
5784 * is 2.5%; use 5% for safety's sake.
5785 */
5786 u32 bps = target_clock * bpp * 21 / 20;
5787 return bps / (link_bw * 8) + 1;
5788}
5789
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005790static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02005791{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005792 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005793}
5794
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005795static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005796 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02005797 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005798{
5799 struct drm_crtc *crtc = &intel_crtc->base;
5800 struct drm_device *dev = crtc->dev;
5801 struct drm_i915_private *dev_priv = dev->dev_private;
5802 struct intel_encoder *intel_encoder;
5803 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005804 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02005805 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005806
5807 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5808 switch (intel_encoder->type) {
5809 case INTEL_OUTPUT_LVDS:
5810 is_lvds = true;
5811 break;
5812 case INTEL_OUTPUT_SDVO:
5813 case INTEL_OUTPUT_HDMI:
5814 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005815 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005816 }
5817
5818 num_connectors++;
5819 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005820
Chris Wilsonc1858122010-12-03 21:35:48 +00005821 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07005822 factor = 21;
5823 if (is_lvds) {
5824 if ((intel_panel_use_ssc(dev_priv) &&
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005825 dev_priv->vbt.lvds_ssc_freq == 100) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02005826 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07005827 factor = 25;
Daniel Vetter09ede542013-04-30 14:01:45 +02005828 } else if (intel_crtc->config.sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07005829 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00005830
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005831 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02005832 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00005833
Daniel Vetter9a7c7892013-04-04 22:20:34 +02005834 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
5835 *fp2 |= FP_CB_TUNE;
5836
Chris Wilson5eddb702010-09-11 13:48:45 +01005837 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005838
Eric Anholta07d6782011-03-30 13:01:08 -07005839 if (is_lvds)
5840 dpll |= DPLLB_MODE_LVDS;
5841 else
5842 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005843
Daniel Vetteref1b4602013-06-01 17:17:04 +02005844 dpll |= (intel_crtc->config.pixel_multiplier - 1)
5845 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005846
5847 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02005848 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter9566e9a2013-04-19 11:14:36 +02005849 if (intel_crtc->config.has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02005850 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08005851
Eric Anholta07d6782011-03-30 13:01:08 -07005852 /* compute bitmask from p1 value */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005853 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07005854 /* also FPA1 */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005855 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07005856
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005857 switch (intel_crtc->config.dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07005858 case 5:
5859 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5860 break;
5861 case 7:
5862 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5863 break;
5864 case 10:
5865 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5866 break;
5867 case 14:
5868 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5869 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005870 }
5871
Daniel Vetterb4c09f32013-04-30 14:01:42 +02005872 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005873 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08005874 else
5875 dpll |= PLL_REF_INPUT_DREFCLK;
5876
Daniel Vetter959e16d2013-06-05 13:34:21 +02005877 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005878}
5879
Jesse Barnes79e53942008-11-07 14:24:08 -08005880static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
Jesse Barnes79e53942008-11-07 14:24:08 -08005881 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005882 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005883{
5884 struct drm_device *dev = crtc->dev;
5885 struct drm_i915_private *dev_priv = dev->dev_private;
5886 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5887 int pipe = intel_crtc->pipe;
5888 int plane = intel_crtc->plane;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005889 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005890 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005891 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03005892 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01005893 bool is_lvds = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005894 struct intel_encoder *encoder;
Daniel Vettere2b78262013-06-07 23:10:03 +02005895 struct intel_shared_dpll *pll;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005896 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005897
5898 for_each_encoder_on_crtc(dev, crtc, encoder) {
5899 switch (encoder->type) {
5900 case INTEL_OUTPUT_LVDS:
5901 is_lvds = true;
5902 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005903 }
5904
5905 num_connectors++;
5906 }
5907
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005908 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
5909 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
5910
Daniel Vetterff9a6752013-06-01 17:16:21 +02005911 ok = ironlake_compute_clocks(crtc, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005912 &has_reduced_clock, &reduced_clock);
Daniel Vetteree9300b2013-06-03 22:40:22 +02005913 if (!ok && !intel_crtc->config.clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005914 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5915 return -EINVAL;
5916 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01005917 /* Compat-code for transition, will disappear. */
5918 if (!intel_crtc->config.clock_set) {
5919 intel_crtc->config.dpll.n = clock.n;
5920 intel_crtc->config.dpll.m1 = clock.m1;
5921 intel_crtc->config.dpll.m2 = clock.m2;
5922 intel_crtc->config.dpll.p1 = clock.p1;
5923 intel_crtc->config.dpll.p2 = clock.p2;
5924 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005925
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005926 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Daniel Vetter8b470472013-03-28 10:41:59 +01005927 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005928 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005929 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005930 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005931
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005932 dpll = ironlake_compute_dpll(intel_crtc,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005933 &fp, &reduced_clock,
5934 has_reduced_clock ? &fp2 : NULL);
5935
Daniel Vetter959e16d2013-06-05 13:34:21 +02005936 intel_crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02005937 intel_crtc->config.dpll_hw_state.fp0 = fp;
5938 if (has_reduced_clock)
5939 intel_crtc->config.dpll_hw_state.fp1 = fp2;
5940 else
5941 intel_crtc->config.dpll_hw_state.fp1 = fp;
5942
Daniel Vetterb89a1d32013-06-05 13:34:24 +02005943 pll = intel_get_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005944 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03005945 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
5946 pipe_name(pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07005947 return -EINVAL;
5948 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005949 } else
Daniel Vettere72f9fb2013-06-05 13:34:06 +02005950 intel_put_shared_dpll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005951
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005952 if (intel_crtc->config.has_dp_encoder)
5953 intel_dp_set_m_n(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005954
Daniel Vetterbcd644e2013-06-05 13:34:22 +02005955 if (is_lvds && has_reduced_clock && i915_powersave)
5956 intel_crtc->lowfreq_avail = true;
5957 else
5958 intel_crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02005959
5960 if (intel_crtc->config.has_pch_encoder) {
5961 pll = intel_crtc_to_shared_dpll(intel_crtc);
5962
Jesse Barnes79e53942008-11-07 14:24:08 -08005963 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005964
Daniel Vetter8a654f32013-06-01 17:16:22 +02005965 intel_set_pipe_timings(intel_crtc);
Krzysztof Halasa734b4152010-05-25 18:41:46 +02005966
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01005967 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01005968 intel_cpu_transcoder_set_m_n(intel_crtc,
5969 &intel_crtc->config.fdi_m_n);
5970 }
Chris Wilson5eddb702010-09-11 13:48:45 +01005971
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005972 if (IS_IVYBRIDGE(dev))
5973 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005974
Daniel Vetter6ff93602013-04-19 11:24:36 +02005975 ironlake_set_pipeconf(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005976
Paulo Zanonia1f9e772012-09-12 10:06:32 -03005977 /* Set up the display plane register */
5978 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08005979 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08005980
Daniel Vetter94352cf2012-07-05 22:51:56 +02005981 ret = intel_pipe_set_base(crtc, x, y, fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08005982
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005983 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005984}
5985
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03005986static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
5987 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02005988{
5989 struct drm_device *dev = crtc->base.dev;
5990 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03005991 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02005992
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03005993 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
5994 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
5995 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
5996 & ~TU_SIZE_MASK;
5997 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
5998 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
5999 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6000}
6001
6002static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
6003 enum transcoder transcoder,
6004 struct intel_link_m_n *m_n)
6005{
6006 struct drm_device *dev = crtc->base.dev;
6007 struct drm_i915_private *dev_priv = dev->dev_private;
6008 enum pipe pipe = crtc->pipe;
6009
6010 if (INTEL_INFO(dev)->gen >= 5) {
6011 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
6012 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
6013 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
6014 & ~TU_SIZE_MASK;
6015 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
6016 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
6017 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6018 } else {
6019 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
6020 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
6021 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
6022 & ~TU_SIZE_MASK;
6023 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
6024 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
6025 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6026 }
6027}
6028
6029void intel_dp_get_m_n(struct intel_crtc *crtc,
6030 struct intel_crtc_config *pipe_config)
6031{
6032 if (crtc->config.has_pch_encoder)
6033 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
6034 else
6035 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6036 &pipe_config->dp_m_n);
6037}
6038
Daniel Vetter72419202013-04-04 13:28:53 +02006039static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
6040 struct intel_crtc_config *pipe_config)
6041{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006042 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6043 &pipe_config->fdi_m_n);
Daniel Vetter72419202013-04-04 13:28:53 +02006044}
6045
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006046static void ironlake_get_pfit_config(struct intel_crtc *crtc,
6047 struct intel_crtc_config *pipe_config)
6048{
6049 struct drm_device *dev = crtc->base.dev;
6050 struct drm_i915_private *dev_priv = dev->dev_private;
6051 uint32_t tmp;
6052
6053 tmp = I915_READ(PF_CTL(crtc->pipe));
6054
6055 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01006056 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006057 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
6058 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02006059
6060 /* We currently do not free assignements of panel fitters on
6061 * ivb/hsw (since we don't use the higher upscaling modes which
6062 * differentiates them) so just WARN about this case for now. */
6063 if (IS_GEN7(dev)) {
6064 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
6065 PF_PIPE_SEL_IVB(crtc->pipe));
6066 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006067 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006068}
6069
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006070static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
6071 struct intel_crtc_config *pipe_config)
6072{
6073 struct drm_device *dev = crtc->base.dev;
6074 struct drm_i915_private *dev_priv = dev->dev_private;
6075 uint32_t tmp;
6076
Daniel Vettere143a212013-07-04 12:01:15 +02006077 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006078 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02006079
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006080 tmp = I915_READ(PIPECONF(crtc->pipe));
6081 if (!(tmp & PIPECONF_ENABLE))
6082 return false;
6083
Ville Syrjälä42571ae2013-09-06 23:29:00 +03006084 switch (tmp & PIPECONF_BPC_MASK) {
6085 case PIPECONF_6BPC:
6086 pipe_config->pipe_bpp = 18;
6087 break;
6088 case PIPECONF_8BPC:
6089 pipe_config->pipe_bpp = 24;
6090 break;
6091 case PIPECONF_10BPC:
6092 pipe_config->pipe_bpp = 30;
6093 break;
6094 case PIPECONF_12BPC:
6095 pipe_config->pipe_bpp = 36;
6096 break;
6097 default:
6098 break;
6099 }
6100
Daniel Vetterab9412b2013-05-03 11:49:46 +02006101 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02006102 struct intel_shared_dpll *pll;
6103
Daniel Vetter88adfff2013-03-28 10:42:01 +01006104 pipe_config->has_pch_encoder = true;
6105
Daniel Vetter627eb5a2013-04-29 19:33:42 +02006106 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
6107 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
6108 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02006109
6110 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02006111
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006112 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02006113 pipe_config->shared_dpll =
6114 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006115 } else {
6116 tmp = I915_READ(PCH_DPLL_SEL);
6117 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
6118 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
6119 else
6120 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
6121 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02006122
6123 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
6124
6125 WARN_ON(!pll->get_hw_state(dev_priv, pll,
6126 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02006127
6128 tmp = pipe_config->dpll_hw_state.dpll;
6129 pipe_config->pixel_multiplier =
6130 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
6131 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03006132
6133 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02006134 } else {
6135 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02006136 }
6137
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006138 intel_get_pipe_timings(crtc, pipe_config);
6139
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006140 ironlake_get_pfit_config(crtc, pipe_config);
6141
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006142 return true;
6143}
6144
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006145static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
6146{
6147 struct drm_device *dev = dev_priv->dev;
6148 struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
6149 struct intel_crtc *crtc;
6150 unsigned long irqflags;
Paulo Zanonibd633a72013-08-19 13:18:08 -03006151 uint32_t val;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006152
6153 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
6154 WARN(crtc->base.enabled, "CRTC for pipe %c enabled\n",
6155 pipe_name(crtc->pipe));
6156
6157 WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
6158 WARN(plls->spll_refcount, "SPLL enabled\n");
6159 WARN(plls->wrpll1_refcount, "WRPLL1 enabled\n");
6160 WARN(plls->wrpll2_refcount, "WRPLL2 enabled\n");
6161 WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
6162 WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
6163 "CPU PWM1 enabled\n");
6164 WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
6165 "CPU PWM2 enabled\n");
6166 WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
6167 "PCH PWM1 enabled\n");
6168 WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
6169 "Utility pin enabled\n");
6170 WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
6171
6172 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
6173 val = I915_READ(DEIMR);
6174 WARN((val & ~DE_PCH_EVENT_IVB) != val,
6175 "Unexpected DEIMR bits enabled: 0x%x\n", val);
6176 val = I915_READ(SDEIMR);
Paulo Zanonibd633a72013-08-19 13:18:08 -03006177 WARN((val | SDE_HOTPLUG_MASK_CPT) != 0xffffffff,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006178 "Unexpected SDEIMR bits enabled: 0x%x\n", val);
6179 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
6180}
6181
6182/*
6183 * This function implements pieces of two sequences from BSpec:
6184 * - Sequence for display software to disable LCPLL
6185 * - Sequence for display software to allow package C8+
6186 * The steps implemented here are just the steps that actually touch the LCPLL
6187 * register. Callers should take care of disabling all the display engine
6188 * functions, doing the mode unset, fixing interrupts, etc.
6189 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03006190static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
6191 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006192{
6193 uint32_t val;
6194
6195 assert_can_disable_lcpll(dev_priv);
6196
6197 val = I915_READ(LCPLL_CTL);
6198
6199 if (switch_to_fclk) {
6200 val |= LCPLL_CD_SOURCE_FCLK;
6201 I915_WRITE(LCPLL_CTL, val);
6202
6203 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
6204 LCPLL_CD_SOURCE_FCLK_DONE, 1))
6205 DRM_ERROR("Switching to FCLK failed\n");
6206
6207 val = I915_READ(LCPLL_CTL);
6208 }
6209
6210 val |= LCPLL_PLL_DISABLE;
6211 I915_WRITE(LCPLL_CTL, val);
6212 POSTING_READ(LCPLL_CTL);
6213
6214 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
6215 DRM_ERROR("LCPLL still locked\n");
6216
6217 val = I915_READ(D_COMP);
6218 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni515b2392013-09-10 19:36:37 -03006219 mutex_lock(&dev_priv->rps.hw_lock);
6220 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP, val))
6221 DRM_ERROR("Failed to disable D_COMP\n");
6222 mutex_unlock(&dev_priv->rps.hw_lock);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006223 POSTING_READ(D_COMP);
6224 ndelay(100);
6225
6226 if (wait_for((I915_READ(D_COMP) & D_COMP_RCOMP_IN_PROGRESS) == 0, 1))
6227 DRM_ERROR("D_COMP RCOMP still in progress\n");
6228
6229 if (allow_power_down) {
6230 val = I915_READ(LCPLL_CTL);
6231 val |= LCPLL_POWER_DOWN_ALLOW;
6232 I915_WRITE(LCPLL_CTL, val);
6233 POSTING_READ(LCPLL_CTL);
6234 }
6235}
6236
6237/*
6238 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
6239 * source.
6240 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03006241static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006242{
6243 uint32_t val;
6244
6245 val = I915_READ(LCPLL_CTL);
6246
6247 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
6248 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
6249 return;
6250
Paulo Zanoni215733f2013-08-19 13:18:07 -03006251 /* Make sure we're not on PC8 state before disabling PC8, otherwise
6252 * we'll hang the machine! */
6253 dev_priv->uncore.funcs.force_wake_get(dev_priv);
6254
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006255 if (val & LCPLL_POWER_DOWN_ALLOW) {
6256 val &= ~LCPLL_POWER_DOWN_ALLOW;
6257 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02006258 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006259 }
6260
6261 val = I915_READ(D_COMP);
6262 val |= D_COMP_COMP_FORCE;
6263 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni515b2392013-09-10 19:36:37 -03006264 mutex_lock(&dev_priv->rps.hw_lock);
6265 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP, val))
6266 DRM_ERROR("Failed to enable D_COMP\n");
6267 mutex_unlock(&dev_priv->rps.hw_lock);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02006268 POSTING_READ(D_COMP);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006269
6270 val = I915_READ(LCPLL_CTL);
6271 val &= ~LCPLL_PLL_DISABLE;
6272 I915_WRITE(LCPLL_CTL, val);
6273
6274 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
6275 DRM_ERROR("LCPLL not locked yet\n");
6276
6277 if (val & LCPLL_CD_SOURCE_FCLK) {
6278 val = I915_READ(LCPLL_CTL);
6279 val &= ~LCPLL_CD_SOURCE_FCLK;
6280 I915_WRITE(LCPLL_CTL, val);
6281
6282 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
6283 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
6284 DRM_ERROR("Switching back to LCPLL failed\n");
6285 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03006286
6287 dev_priv->uncore.funcs.force_wake_put(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006288}
6289
Paulo Zanonic67a4702013-08-19 13:18:09 -03006290void hsw_enable_pc8_work(struct work_struct *__work)
6291{
6292 struct drm_i915_private *dev_priv =
6293 container_of(to_delayed_work(__work), struct drm_i915_private,
6294 pc8.enable_work);
6295 struct drm_device *dev = dev_priv->dev;
6296 uint32_t val;
6297
6298 if (dev_priv->pc8.enabled)
6299 return;
6300
6301 DRM_DEBUG_KMS("Enabling package C8+\n");
6302
6303 dev_priv->pc8.enabled = true;
6304
6305 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
6306 val = I915_READ(SOUTH_DSPCLK_GATE_D);
6307 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
6308 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
6309 }
6310
6311 lpt_disable_clkout_dp(dev);
6312 hsw_pc8_disable_interrupts(dev);
6313 hsw_disable_lcpll(dev_priv, true, true);
6314}
6315
6316static void __hsw_enable_package_c8(struct drm_i915_private *dev_priv)
6317{
6318 WARN_ON(!mutex_is_locked(&dev_priv->pc8.lock));
6319 WARN(dev_priv->pc8.disable_count < 1,
6320 "pc8.disable_count: %d\n", dev_priv->pc8.disable_count);
6321
6322 dev_priv->pc8.disable_count--;
6323 if (dev_priv->pc8.disable_count != 0)
6324 return;
6325
6326 schedule_delayed_work(&dev_priv->pc8.enable_work,
Paulo Zanoni90058742013-08-19 13:18:11 -03006327 msecs_to_jiffies(i915_pc8_timeout));
Paulo Zanonic67a4702013-08-19 13:18:09 -03006328}
6329
6330static void __hsw_disable_package_c8(struct drm_i915_private *dev_priv)
6331{
6332 struct drm_device *dev = dev_priv->dev;
6333 uint32_t val;
6334
6335 WARN_ON(!mutex_is_locked(&dev_priv->pc8.lock));
6336 WARN(dev_priv->pc8.disable_count < 0,
6337 "pc8.disable_count: %d\n", dev_priv->pc8.disable_count);
6338
6339 dev_priv->pc8.disable_count++;
6340 if (dev_priv->pc8.disable_count != 1)
6341 return;
6342
6343 cancel_delayed_work_sync(&dev_priv->pc8.enable_work);
6344 if (!dev_priv->pc8.enabled)
6345 return;
6346
6347 DRM_DEBUG_KMS("Disabling package C8+\n");
6348
6349 hsw_restore_lcpll(dev_priv);
6350 hsw_pc8_restore_interrupts(dev);
6351 lpt_init_pch_refclk(dev);
6352
6353 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
6354 val = I915_READ(SOUTH_DSPCLK_GATE_D);
6355 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
6356 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
6357 }
6358
6359 intel_prepare_ddi(dev);
6360 i915_gem_init_swizzling(dev);
6361 mutex_lock(&dev_priv->rps.hw_lock);
6362 gen6_update_ring_freq(dev);
6363 mutex_unlock(&dev_priv->rps.hw_lock);
6364 dev_priv->pc8.enabled = false;
6365}
6366
6367void hsw_enable_package_c8(struct drm_i915_private *dev_priv)
6368{
6369 mutex_lock(&dev_priv->pc8.lock);
6370 __hsw_enable_package_c8(dev_priv);
6371 mutex_unlock(&dev_priv->pc8.lock);
6372}
6373
6374void hsw_disable_package_c8(struct drm_i915_private *dev_priv)
6375{
6376 mutex_lock(&dev_priv->pc8.lock);
6377 __hsw_disable_package_c8(dev_priv);
6378 mutex_unlock(&dev_priv->pc8.lock);
6379}
6380
6381static bool hsw_can_enable_package_c8(struct drm_i915_private *dev_priv)
6382{
6383 struct drm_device *dev = dev_priv->dev;
6384 struct intel_crtc *crtc;
6385 uint32_t val;
6386
6387 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
6388 if (crtc->base.enabled)
6389 return false;
6390
6391 /* This case is still possible since we have the i915.disable_power_well
6392 * parameter and also the KVMr or something else might be requesting the
6393 * power well. */
6394 val = I915_READ(HSW_PWR_WELL_DRIVER);
6395 if (val != 0) {
6396 DRM_DEBUG_KMS("Not enabling PC8: power well on\n");
6397 return false;
6398 }
6399
6400 return true;
6401}
6402
6403/* Since we're called from modeset_global_resources there's no way to
6404 * symmetrically increase and decrease the refcount, so we use
6405 * dev_priv->pc8.requirements_met to track whether we already have the refcount
6406 * or not.
6407 */
6408static void hsw_update_package_c8(struct drm_device *dev)
6409{
6410 struct drm_i915_private *dev_priv = dev->dev_private;
6411 bool allow;
6412
6413 if (!i915_enable_pc8)
6414 return;
6415
6416 mutex_lock(&dev_priv->pc8.lock);
6417
6418 allow = hsw_can_enable_package_c8(dev_priv);
6419
6420 if (allow == dev_priv->pc8.requirements_met)
6421 goto done;
6422
6423 dev_priv->pc8.requirements_met = allow;
6424
6425 if (allow)
6426 __hsw_enable_package_c8(dev_priv);
6427 else
6428 __hsw_disable_package_c8(dev_priv);
6429
6430done:
6431 mutex_unlock(&dev_priv->pc8.lock);
6432}
6433
6434static void hsw_package_c8_gpu_idle(struct drm_i915_private *dev_priv)
6435{
6436 if (!dev_priv->pc8.gpu_idle) {
6437 dev_priv->pc8.gpu_idle = true;
6438 hsw_enable_package_c8(dev_priv);
6439 }
6440}
6441
6442static void hsw_package_c8_gpu_busy(struct drm_i915_private *dev_priv)
6443{
6444 if (dev_priv->pc8.gpu_idle) {
6445 dev_priv->pc8.gpu_idle = false;
6446 hsw_disable_package_c8(dev_priv);
6447 }
Daniel Vetter94352cf2012-07-05 22:51:56 +02006448}
Eric Anholtf564048e2011-03-30 13:01:02 -07006449
6450static void haswell_modeset_global_resources(struct drm_device *dev)
6451{
Daniel Vetter9256aa12012-10-31 19:26:13 +01006452 bool enable = false;
6453 struct intel_crtc *crtc;
Eric Anholt0b701d22011-03-30 13:01:03 -07006454
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01006455 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
6456 if (!crtc->base.enabled)
6457 continue;
Eric Anholt0b701d22011-03-30 13:01:03 -07006458
Chris Wilsonfd4daa92013-08-27 17:04:17 +01006459 if (crtc->pipe != PIPE_A || crtc->config.pch_pfit.enabled ||
Jesse Barnes79e53942008-11-07 14:24:08 -08006460 crtc->config.cpu_transcoder != TRANSCODER_EDP)
6461 enable = true;
6462 }
6463
6464 intel_set_power_well(dev, enable);
Paulo Zanonic67a4702013-08-19 13:18:09 -03006465
6466 hsw_update_package_c8(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006467}
6468
6469static int haswell_crtc_mode_set(struct drm_crtc *crtc,
6470 int x, int y,
6471 struct drm_framebuffer *fb)
6472{
6473 struct drm_device *dev = crtc->dev;
6474 struct drm_i915_private *dev_priv = dev->dev_private;
6475 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6476 int plane = intel_crtc->plane;
6477 int ret;
6478
6479 if (!intel_ddi_pll_mode_set(crtc))
6480 return -EINVAL;
6481
Chris Wilson560b85b2010-08-07 11:01:38 +01006482 if (intel_crtc->config.has_dp_encoder)
6483 intel_dp_set_m_n(intel_crtc);
6484
6485 intel_crtc->lowfreq_avail = false;
6486
6487 intel_set_pipe_timings(intel_crtc);
6488
6489 if (intel_crtc->config.has_pch_encoder) {
6490 intel_cpu_transcoder_set_m_n(intel_crtc,
6491 &intel_crtc->config.fdi_m_n);
6492 }
6493
6494 haswell_set_pipeconf(crtc);
6495
6496 intel_set_pipe_csc(crtc);
6497
6498 /* Set up the display plane register */
6499 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
6500 POSTING_READ(DSPCNTR(plane));
6501
6502 ret = intel_pipe_set_base(crtc, x, y, fb);
6503
Chris Wilson560b85b2010-08-07 11:01:38 +01006504 return ret;
6505}
6506
6507static bool haswell_get_pipe_config(struct intel_crtc *crtc,
6508 struct intel_crtc_config *pipe_config)
6509{
6510 struct drm_device *dev = crtc->base.dev;
6511 struct drm_i915_private *dev_priv = dev->dev_private;
6512 enum intel_display_power_domain pfit_domain;
6513 uint32_t tmp;
6514
6515 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
6516 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
6517
6518 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
6519 if (tmp & TRANS_DDI_FUNC_ENABLE) {
6520 enum pipe trans_edp_pipe;
6521 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
6522 default:
6523 WARN(1, "unknown pipe linked to edp transcoder\n");
6524 case TRANS_DDI_EDP_INPUT_A_ONOFF:
6525 case TRANS_DDI_EDP_INPUT_A_ON:
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006526 trans_edp_pipe = PIPE_A;
Chris Wilson6b383a72010-09-13 13:54:26 +01006527 break;
6528 case TRANS_DDI_EDP_INPUT_B_ONOFF:
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006529 trans_edp_pipe = PIPE_B;
6530 break;
6531 case TRANS_DDI_EDP_INPUT_C_ONOFF:
6532 trans_edp_pipe = PIPE_C;
6533 break;
6534 }
6535
Chris Wilson560b85b2010-08-07 11:01:38 +01006536 if (trans_edp_pipe == crtc->pipe)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006537 pipe_config->cpu_transcoder = TRANSCODER_EDP;
6538 }
6539
6540 if (!intel_display_power_enabled(dev,
Chris Wilson6b383a72010-09-13 13:54:26 +01006541 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006542 return false;
6543
6544 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
6545 if (!(tmp & PIPECONF_ENABLE))
6546 return false;
6547
6548 /*
6549 * Haswell has only FDI/PCH transcoder A. It is which is connected to
6550 * DDI E. So just check whether this pipe is wired to DDI E and whether
6551 * the PCH transcoder is on.
6552 */
6553 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
6554 if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
6555 I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
6556 pipe_config->has_pch_encoder = true;
6557
6558 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
6559 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
6560 FDI_DP_PORT_WIDTH_SHIFT) + 1;
6561
6562 ironlake_get_fdi_m_n_config(crtc, pipe_config);
6563 }
6564
6565 intel_get_pipe_timings(crtc, pipe_config);
6566
6567 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
6568 if (intel_display_power_enabled(dev, pfit_domain))
6569 ironlake_get_pfit_config(crtc, pipe_config);
Chris Wilson560b85b2010-08-07 11:01:38 +01006570
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006571 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
6572 (I915_READ(IPS_CTL) & IPS_ENABLE);
6573
Chris Wilson560b85b2010-08-07 11:01:38 +01006574 pipe_config->pixel_multiplier = 1;
6575
6576 return true;
6577}
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006578
6579static int intel_crtc_mode_set(struct drm_crtc *crtc,
6580 int x, int y,
6581 struct drm_framebuffer *fb)
6582{
Jesse Barnes79e53942008-11-07 14:24:08 -08006583 struct drm_device *dev = crtc->dev;
Chris Wilson05394f32010-11-08 19:18:58 +00006584 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtf564048e2011-03-30 13:01:02 -07006585 struct intel_encoder *encoder;
6586 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Eric Anholtf564048e2011-03-30 13:01:02 -07006587 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
6588 int pipe = intel_crtc->pipe;
6589 int ret;
6590
Eric Anholt0b701d22011-03-30 13:01:03 -07006591 drm_vblank_pre_modeset(dev, pipe);
6592
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01006593 ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);
6594
Jesse Barnes79e53942008-11-07 14:24:08 -08006595 drm_vblank_post_modeset(dev, pipe);
6596
Daniel Vetter9256aa12012-10-31 19:26:13 +01006597 if (ret != 0)
6598 return ret;
6599
6600 for_each_encoder_on_crtc(dev, crtc, encoder) {
6601 DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
6602 encoder->base.base.id,
6603 drm_get_encoder_name(&encoder->base),
6604 mode->base.id, mode->name);
Daniel Vetter36f2d1f2013-07-21 21:37:08 +02006605 encoder->mode_set(encoder);
Daniel Vetter9256aa12012-10-31 19:26:13 +01006606 }
6607
6608 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006609}
6610
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006611static bool intel_eld_uptodate(struct drm_connector *connector,
6612 int reg_eldv, uint32_t bits_eldv,
6613 int reg_elda, uint32_t bits_elda,
6614 int reg_edid)
6615{
6616 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6617 uint8_t *eld = connector->eld;
6618 uint32_t i;
6619
6620 i = I915_READ(reg_eldv);
6621 i &= bits_eldv;
6622
6623 if (!eld[0])
6624 return !i;
6625
6626 if (!i)
6627 return false;
6628
6629 i = I915_READ(reg_elda);
6630 i &= ~bits_elda;
6631 I915_WRITE(reg_elda, i);
6632
6633 for (i = 0; i < eld[2]; i++)
6634 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
6635 return false;
6636
6637 return true;
6638}
6639
Wu Fengguange0dac652011-09-05 14:25:34 +08006640static void g4x_write_eld(struct drm_connector *connector,
6641 struct drm_crtc *crtc)
6642{
6643 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6644 uint8_t *eld = connector->eld;
6645 uint32_t eldv;
6646 uint32_t len;
6647 uint32_t i;
6648
6649 i = I915_READ(G4X_AUD_VID_DID);
6650
6651 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
6652 eldv = G4X_ELDV_DEVCL_DEVBLC;
6653 else
6654 eldv = G4X_ELDV_DEVCTG;
6655
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006656 if (intel_eld_uptodate(connector,
6657 G4X_AUD_CNTL_ST, eldv,
6658 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
6659 G4X_HDMIW_HDMIEDID))
6660 return;
6661
Wu Fengguange0dac652011-09-05 14:25:34 +08006662 i = I915_READ(G4X_AUD_CNTL_ST);
6663 i &= ~(eldv | G4X_ELD_ADDR);
6664 len = (i >> 9) & 0x1f; /* ELD buffer size */
6665 I915_WRITE(G4X_AUD_CNTL_ST, i);
6666
6667 if (!eld[0])
6668 return;
6669
6670 len = min_t(uint8_t, eld[2], len);
6671 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6672 for (i = 0; i < len; i++)
6673 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
6674
6675 i = I915_READ(G4X_AUD_CNTL_ST);
6676 i |= eldv;
6677 I915_WRITE(G4X_AUD_CNTL_ST, i);
6678}
6679
Wang Xingchao83358c852012-08-16 22:43:37 +08006680static void haswell_write_eld(struct drm_connector *connector,
6681 struct drm_crtc *crtc)
6682{
6683 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6684 uint8_t *eld = connector->eld;
6685 struct drm_device *dev = crtc->dev;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08006686 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Wang Xingchao83358c852012-08-16 22:43:37 +08006687 uint32_t eldv;
6688 uint32_t i;
6689 int len;
6690 int pipe = to_intel_crtc(crtc)->pipe;
6691 int tmp;
6692
6693 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
6694 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
6695 int aud_config = HSW_AUD_CFG(pipe);
6696 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
6697
6698
6699 DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");
6700
6701 /* Audio output enable */
6702 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
6703 tmp = I915_READ(aud_cntrl_st2);
6704 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
6705 I915_WRITE(aud_cntrl_st2, tmp);
6706
6707 /* Wait for 1 vertical blank */
6708 intel_wait_for_vblank(dev, pipe);
6709
6710 /* Set ELD valid state */
6711 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02006712 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08006713 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
6714 I915_WRITE(aud_cntrl_st2, tmp);
6715 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02006716 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08006717
6718 /* Enable HDMI mode */
6719 tmp = I915_READ(aud_config);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02006720 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08006721 /* clear N_programing_enable and N_value_index */
6722 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
6723 I915_WRITE(aud_config, tmp);
6724
6725 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
6726
6727 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08006728 intel_crtc->eld_vld = true;
Wang Xingchao83358c852012-08-16 22:43:37 +08006729
6730 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
6731 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
6732 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
6733 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
6734 } else
6735 I915_WRITE(aud_config, 0);
6736
6737 if (intel_eld_uptodate(connector,
6738 aud_cntrl_st2, eldv,
6739 aud_cntl_st, IBX_ELD_ADDRESS,
6740 hdmiw_hdmiedid))
6741 return;
6742
6743 i = I915_READ(aud_cntrl_st2);
6744 i &= ~eldv;
6745 I915_WRITE(aud_cntrl_st2, i);
6746
6747 if (!eld[0])
6748 return;
6749
6750 i = I915_READ(aud_cntl_st);
6751 i &= ~IBX_ELD_ADDRESS;
6752 I915_WRITE(aud_cntl_st, i);
6753 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
6754 DRM_DEBUG_DRIVER("port num:%d\n", i);
6755
6756 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
6757 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6758 for (i = 0; i < len; i++)
6759 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
6760
6761 i = I915_READ(aud_cntrl_st2);
6762 i |= eldv;
6763 I915_WRITE(aud_cntrl_st2, i);
6764
6765}
6766
Wu Fengguange0dac652011-09-05 14:25:34 +08006767static void ironlake_write_eld(struct drm_connector *connector,
6768 struct drm_crtc *crtc)
6769{
6770 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6771 uint8_t *eld = connector->eld;
6772 uint32_t eldv;
6773 uint32_t i;
6774 int len;
6775 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06006776 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08006777 int aud_cntl_st;
6778 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08006779 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08006780
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08006781 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08006782 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
6783 aud_config = IBX_AUD_CFG(pipe);
6784 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006785 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006786 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08006787 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
6788 aud_config = CPT_AUD_CFG(pipe);
6789 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006790 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006791 }
6792
Wang Xingchao9b138a82012-08-09 16:52:18 +08006793 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08006794
6795 i = I915_READ(aud_cntl_st);
Wang Xingchao9b138a82012-08-09 16:52:18 +08006796 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
Wu Fengguange0dac652011-09-05 14:25:34 +08006797 if (!i) {
6798 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
6799 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006800 eldv = IBX_ELD_VALIDB;
6801 eldv |= IBX_ELD_VALIDB << 4;
6802 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08006803 } else {
Ville Syrjälä2582a852013-04-17 17:48:47 +03006804 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006805 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08006806 }
6807
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006808 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
6809 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
6810 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06006811 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
6812 } else
6813 I915_WRITE(aud_config, 0);
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006814
6815 if (intel_eld_uptodate(connector,
6816 aud_cntrl_st2, eldv,
6817 aud_cntl_st, IBX_ELD_ADDRESS,
6818 hdmiw_hdmiedid))
6819 return;
6820
Wu Fengguange0dac652011-09-05 14:25:34 +08006821 i = I915_READ(aud_cntrl_st2);
6822 i &= ~eldv;
6823 I915_WRITE(aud_cntrl_st2, i);
6824
6825 if (!eld[0])
6826 return;
6827
Wu Fengguange0dac652011-09-05 14:25:34 +08006828 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006829 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08006830 I915_WRITE(aud_cntl_st, i);
6831
6832 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
6833 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6834 for (i = 0; i < len; i++)
6835 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
6836
6837 i = I915_READ(aud_cntrl_st2);
6838 i |= eldv;
6839 I915_WRITE(aud_cntrl_st2, i);
6840}
6841
6842void intel_write_eld(struct drm_encoder *encoder,
6843 struct drm_display_mode *mode)
6844{
6845 struct drm_crtc *crtc = encoder->crtc;
6846 struct drm_connector *connector;
6847 struct drm_device *dev = encoder->dev;
6848 struct drm_i915_private *dev_priv = dev->dev_private;
6849
6850 connector = drm_select_eld(encoder, mode);
6851 if (!connector)
6852 return;
6853
6854 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6855 connector->base.id,
6856 drm_get_connector_name(connector),
6857 connector->encoder->base.id,
6858 drm_get_encoder_name(connector->encoder));
6859
6860 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
6861
6862 if (dev_priv->display.write_eld)
6863 dev_priv->display.write_eld(connector, crtc);
6864}
6865
Jesse Barnes79e53942008-11-07 14:24:08 -08006866static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
6867{
6868 struct drm_device *dev = crtc->dev;
6869 struct drm_i915_private *dev_priv = dev->dev_private;
6870 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6871 bool visible = base != 0;
6872 u32 cntl;
6873
6874 if (intel_crtc->cursor_visible == visible)
6875 return;
6876
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006877 cntl = I915_READ(_CURACNTR);
Jesse Barnes79e53942008-11-07 14:24:08 -08006878 if (visible) {
6879 /* On these chipsets we can only modify the base whilst
6880 * the cursor is disabled.
6881 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006882 I915_WRITE(_CURABASE, base);
Jesse Barnes79e53942008-11-07 14:24:08 -08006883
6884 cntl &= ~(CURSOR_FORMAT_MASK);
6885 /* XXX width must be 64, stride 256 => 0x00 << 28 */
6886 cntl |= CURSOR_ENABLE |
6887 CURSOR_GAMMA_ENABLE |
6888 CURSOR_FORMAT_ARGB;
6889 } else
6890 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006891 I915_WRITE(_CURACNTR, cntl);
Jesse Barnes79e53942008-11-07 14:24:08 -08006892
6893 intel_crtc->cursor_visible = visible;
6894}
6895
6896static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
6897{
6898 struct drm_device *dev = crtc->dev;
6899 struct drm_i915_private *dev_priv = dev->dev_private;
6900 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6901 int pipe = intel_crtc->pipe;
6902 bool visible = base != 0;
6903
6904 if (intel_crtc->cursor_visible != visible) {
Jesse Barnes548f2452011-02-17 10:40:53 -08006905 uint32_t cntl = I915_READ(CURCNTR(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006906 if (base) {
6907 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
6908 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6909 cntl |= pipe << 28; /* Connect to correct pipe */
6910 } else {
6911 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6912 cntl |= CURSOR_MODE_DISABLE;
6913 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006914 I915_WRITE(CURCNTR(pipe), cntl);
Jesse Barnes79e53942008-11-07 14:24:08 -08006915
6916 intel_crtc->cursor_visible = visible;
6917 }
6918 /* and commit changes on next vblank */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006919 I915_WRITE(CURBASE(pipe), base);
Jesse Barnes79e53942008-11-07 14:24:08 -08006920}
6921
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006922static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
6923{
6924 struct drm_device *dev = crtc->dev;
6925 struct drm_i915_private *dev_priv = dev->dev_private;
6926 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6927 int pipe = intel_crtc->pipe;
6928 bool visible = base != 0;
6929
6930 if (intel_crtc->cursor_visible != visible) {
6931 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
6932 if (base) {
6933 cntl &= ~CURSOR_MODE;
6934 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6935 } else {
6936 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6937 cntl |= CURSOR_MODE_DISABLE;
6938 }
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03006939 if (IS_HASWELL(dev)) {
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006940 cntl |= CURSOR_PIPE_CSC_ENABLE;
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03006941 cntl &= ~CURSOR_TRICKLE_FEED_DISABLE;
6942 }
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006943 I915_WRITE(CURCNTR_IVB(pipe), cntl);
6944
6945 intel_crtc->cursor_visible = visible;
6946 }
6947 /* and commit changes on next vblank */
6948 I915_WRITE(CURBASE_IVB(pipe), base);
6949}
6950
Jesse Barnes79e53942008-11-07 14:24:08 -08006951/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
6952static void intel_crtc_update_cursor(struct drm_crtc *crtc,
6953 bool on)
6954{
6955 struct drm_device *dev = crtc->dev;
6956 struct drm_i915_private *dev_priv = dev->dev_private;
6957 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6958 int pipe = intel_crtc->pipe;
6959 int x = intel_crtc->cursor_x;
6960 int y = intel_crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03006961 u32 base = 0, pos = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006962 bool visible;
6963
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03006964 if (on)
Jesse Barnes79e53942008-11-07 14:24:08 -08006965 base = intel_crtc->cursor_addr;
Jesse Barnes79e53942008-11-07 14:24:08 -08006966
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03006967 if (x >= intel_crtc->config.pipe_src_w)
6968 base = 0;
6969
6970 if (y >= intel_crtc->config.pipe_src_h)
Jesse Barnes79e53942008-11-07 14:24:08 -08006971 base = 0;
6972
6973 if (x < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03006974 if (x + intel_crtc->cursor_width <= 0)
Jesse Barnes79e53942008-11-07 14:24:08 -08006975 base = 0;
6976
6977 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
6978 x = -x;
6979 }
6980 pos |= x << CURSOR_X_SHIFT;
6981
6982 if (y < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03006983 if (y + intel_crtc->cursor_height <= 0)
Jesse Barnes79e53942008-11-07 14:24:08 -08006984 base = 0;
6985
6986 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
6987 y = -y;
6988 }
6989 pos |= y << CURSOR_Y_SHIFT;
6990
6991 visible = base != 0;
6992 if (!visible && !intel_crtc->cursor_visible)
6993 return;
6994
Eugeni Dodonov0cd83aa2012-04-13 17:08:48 -03006995 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006996 I915_WRITE(CURPOS_IVB(pipe), pos);
6997 ivb_update_cursor(crtc, base);
6998 } else {
6999 I915_WRITE(CURPOS(pipe), pos);
7000 if (IS_845G(dev) || IS_I865G(dev))
7001 i845_update_cursor(crtc, base);
7002 else
7003 i9xx_update_cursor(crtc, base);
7004 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007005}
7006
7007static int intel_crtc_cursor_set(struct drm_crtc *crtc,
7008 struct drm_file *file,
7009 uint32_t handle,
7010 uint32_t width, uint32_t height)
7011{
7012 struct drm_device *dev = crtc->dev;
7013 struct drm_i915_private *dev_priv = dev->dev_private;
7014 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00007015 struct drm_i915_gem_object *obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007016 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007017 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08007018
Jesse Barnes79e53942008-11-07 14:24:08 -08007019 /* if we want to turn off the cursor ignore width and height */
7020 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08007021 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007022 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00007023 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10007024 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007025 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08007026 }
7027
7028 /* Currently we only support 64x64 cursors */
7029 if (width != 64 || height != 64) {
7030 DRM_ERROR("we currently only support 64x64 cursors\n");
7031 return -EINVAL;
7032 }
7033
Chris Wilson05394f32010-11-08 19:18:58 +00007034 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00007035 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08007036 return -ENOENT;
7037
Chris Wilson05394f32010-11-08 19:18:58 +00007038 if (obj->base.size < width * height * 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007039 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10007040 ret = -ENOMEM;
7041 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08007042 }
7043
Dave Airlie71acb5e2008-12-30 20:31:46 +10007044 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007045 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05007046 if (!dev_priv->info->cursor_needs_physical) {
Chris Wilson693db182013-03-05 14:52:39 +00007047 unsigned alignment;
7048
Chris Wilsond9e86c02010-11-10 16:40:20 +00007049 if (obj->tiling_mode) {
7050 DRM_ERROR("cursor cannot be tiled\n");
7051 ret = -EINVAL;
7052 goto fail_locked;
7053 }
7054
Chris Wilson693db182013-03-05 14:52:39 +00007055 /* Note that the w/a also requires 2 PTE of padding following
7056 * the bo. We currently fill all unused PTE with the shadow
7057 * page and so we should always have valid PTE following the
7058 * cursor preventing the VT-d warning.
7059 */
7060 alignment = 0;
7061 if (need_vtd_wa(dev))
7062 alignment = 64*1024;
7063
7064 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01007065 if (ret) {
7066 DRM_ERROR("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01007067 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01007068 }
7069
Chris Wilsond9e86c02010-11-10 16:40:20 +00007070 ret = i915_gem_object_put_fence(obj);
7071 if (ret) {
Chris Wilson2da3b9b2011-04-14 09:41:17 +01007072 DRM_ERROR("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00007073 goto fail_unpin;
7074 }
7075
Ben Widawskyf343c5f2013-07-05 14:41:04 -07007076 addr = i915_gem_obj_ggtt_offset(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10007077 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01007078 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00007079 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01007080 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
7081 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10007082 if (ret) {
7083 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007084 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10007085 }
Chris Wilson05394f32010-11-08 19:18:58 +00007086 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007087 }
7088
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007089 if (IS_GEN2(dev))
Jesse Barnes14b603912009-05-20 16:47:08 -04007090 I915_WRITE(CURSIZE, (height << 12) | width);
7091
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007092 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007093 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05007094 if (dev_priv->info->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00007095 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10007096 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
7097 } else
Chris Wilsoncc98b412013-08-09 12:25:09 +01007098 i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00007099 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007100 }
Jesse Barnes80824002009-09-10 15:28:06 -07007101
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007102 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007103
7104 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00007105 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007106 intel_crtc->cursor_width = width;
7107 intel_crtc->cursor_height = height;
7108
Ville Syrjäläf2f5f7712013-09-17 18:33:44 +03007109 if (intel_crtc->active)
7110 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007111
Jesse Barnes79e53942008-11-07 14:24:08 -08007112 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01007113fail_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01007114 i915_gem_object_unpin_from_display_plane(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007115fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10007116 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00007117fail:
Chris Wilson05394f32010-11-08 19:18:58 +00007118 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10007119 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08007120}
7121
7122static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
7123{
Jesse Barnes79e53942008-11-07 14:24:08 -08007124 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007125
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007126 intel_crtc->cursor_x = x;
7127 intel_crtc->cursor_y = y;
Jesse Barnes652c3932009-08-17 13:31:43 -07007128
Ville Syrjäläf2f5f7712013-09-17 18:33:44 +03007129 if (intel_crtc->active)
7130 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Jesse Barnes79e53942008-11-07 14:24:08 -08007131
7132 return 0;
7133}
7134
Jesse Barnes79e53942008-11-07 14:24:08 -08007135static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01007136 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08007137{
James Simmons72034252010-08-03 01:33:19 +01007138 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08007139 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007140
James Simmons72034252010-08-03 01:33:19 +01007141 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007142 intel_crtc->lut_r[i] = red[i] >> 8;
7143 intel_crtc->lut_g[i] = green[i] >> 8;
7144 intel_crtc->lut_b[i] = blue[i] >> 8;
7145 }
7146
7147 intel_crtc_load_lut(crtc);
7148}
7149
Jesse Barnes79e53942008-11-07 14:24:08 -08007150/* VESA 640x480x72Hz mode to set on the pipe */
7151static struct drm_display_mode load_detect_mode = {
7152 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
7153 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
7154};
7155
Chris Wilsond2dff872011-04-19 08:36:26 +01007156static struct drm_framebuffer *
7157intel_framebuffer_create(struct drm_device *dev,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007158 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilsond2dff872011-04-19 08:36:26 +01007159 struct drm_i915_gem_object *obj)
7160{
7161 struct intel_framebuffer *intel_fb;
7162 int ret;
7163
7164 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
7165 if (!intel_fb) {
7166 drm_gem_object_unreference_unlocked(&obj->base);
7167 return ERR_PTR(-ENOMEM);
7168 }
7169
7170 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
7171 if (ret) {
7172 drm_gem_object_unreference_unlocked(&obj->base);
7173 kfree(intel_fb);
7174 return ERR_PTR(ret);
7175 }
7176
7177 return &intel_fb->base;
7178}
7179
7180static u32
7181intel_framebuffer_pitch_for_width(int width, int bpp)
7182{
7183 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
7184 return ALIGN(pitch, 64);
7185}
7186
7187static u32
7188intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
7189{
7190 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
7191 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
7192}
7193
7194static struct drm_framebuffer *
7195intel_framebuffer_create_for_mode(struct drm_device *dev,
7196 struct drm_display_mode *mode,
7197 int depth, int bpp)
7198{
7199 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00007200 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01007201
7202 obj = i915_gem_alloc_object(dev,
7203 intel_framebuffer_size_for_mode(mode, bpp));
7204 if (obj == NULL)
7205 return ERR_PTR(-ENOMEM);
7206
7207 mode_cmd.width = mode->hdisplay;
7208 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007209 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
7210 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00007211 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01007212
7213 return intel_framebuffer_create(dev, &mode_cmd, obj);
7214}
7215
7216static struct drm_framebuffer *
7217mode_fits_in_fbdev(struct drm_device *dev,
7218 struct drm_display_mode *mode)
7219{
7220 struct drm_i915_private *dev_priv = dev->dev_private;
7221 struct drm_i915_gem_object *obj;
7222 struct drm_framebuffer *fb;
7223
7224 if (dev_priv->fbdev == NULL)
7225 return NULL;
7226
7227 obj = dev_priv->fbdev->ifb.obj;
7228 if (obj == NULL)
7229 return NULL;
7230
7231 fb = &dev_priv->fbdev->ifb.base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007232 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
7233 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01007234 return NULL;
7235
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007236 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01007237 return NULL;
7238
7239 return fb;
7240}
7241
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007242bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01007243 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01007244 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08007245{
7246 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007247 struct intel_encoder *intel_encoder =
7248 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08007249 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01007250 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08007251 struct drm_crtc *crtc = NULL;
7252 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02007253 struct drm_framebuffer *fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08007254 int i = -1;
7255
Chris Wilsond2dff872011-04-19 08:36:26 +01007256 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7257 connector->base.id, drm_get_connector_name(connector),
7258 encoder->base.id, drm_get_encoder_name(encoder));
7259
Jesse Barnes79e53942008-11-07 14:24:08 -08007260 /*
7261 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01007262 *
Jesse Barnes79e53942008-11-07 14:24:08 -08007263 * - if the connector already has an assigned crtc, use it (but make
7264 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01007265 *
Jesse Barnes79e53942008-11-07 14:24:08 -08007266 * - try to find the first unused crtc that can drive this connector,
7267 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08007268 */
7269
7270 /* See if we already have a CRTC for this connector */
7271 if (encoder->crtc) {
7272 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01007273
Daniel Vetter7b240562012-12-12 00:35:33 +01007274 mutex_lock(&crtc->mutex);
7275
Daniel Vetter24218aa2012-08-12 19:27:11 +02007276 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01007277 old->load_detect_temp = false;
7278
7279 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02007280 if (connector->dpms != DRM_MODE_DPMS_ON)
7281 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01007282
Chris Wilson71731882011-04-19 23:10:58 +01007283 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08007284 }
7285
7286 /* Find an unused one (if possible) */
7287 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
7288 i++;
7289 if (!(encoder->possible_crtcs & (1 << i)))
7290 continue;
7291 if (!possible_crtc->enabled) {
7292 crtc = possible_crtc;
7293 break;
7294 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007295 }
7296
7297 /*
7298 * If we didn't find an unused CRTC, don't use any.
7299 */
7300 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01007301 DRM_DEBUG_KMS("no pipe available for load-detect\n");
7302 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08007303 }
7304
Daniel Vetter7b240562012-12-12 00:35:33 +01007305 mutex_lock(&crtc->mutex);
Daniel Vetterfc303102012-07-09 10:40:58 +02007306 intel_encoder->new_crtc = to_intel_crtc(crtc);
7307 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08007308
7309 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter24218aa2012-08-12 19:27:11 +02007310 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01007311 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01007312 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08007313
Chris Wilson64927112011-04-20 07:25:26 +01007314 if (!mode)
7315 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08007316
Chris Wilsond2dff872011-04-19 08:36:26 +01007317 /* We need a framebuffer large enough to accommodate all accesses
7318 * that the plane may generate whilst we perform load detection.
7319 * We can not rely on the fbcon either being present (we get called
7320 * during its initialisation to detect all boot displays, or it may
7321 * not even exist) or that it is large enough to satisfy the
7322 * requested mode.
7323 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02007324 fb = mode_fits_in_fbdev(dev, mode);
7325 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01007326 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02007327 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
7328 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01007329 } else
7330 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02007331 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01007332 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Daniel Vetter7b240562012-12-12 00:35:33 +01007333 mutex_unlock(&crtc->mutex);
Chris Wilson0e8b3d32012-11-05 22:25:08 +00007334 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08007335 }
Chris Wilsond2dff872011-04-19 08:36:26 +01007336
Chris Wilsonc0c36b942012-12-19 16:08:43 +00007337 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01007338 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01007339 if (old->release_fb)
7340 old->release_fb->funcs->destroy(old->release_fb);
Daniel Vetter7b240562012-12-12 00:35:33 +01007341 mutex_unlock(&crtc->mutex);
Chris Wilson0e8b3d32012-11-05 22:25:08 +00007342 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08007343 }
Chris Wilson71731882011-04-19 23:10:58 +01007344
Jesse Barnes79e53942008-11-07 14:24:08 -08007345 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007346 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01007347 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08007348}
7349
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007350void intel_release_load_detect_pipe(struct drm_connector *connector,
Chris Wilson8261b192011-04-19 23:18:09 +01007351 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08007352{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007353 struct intel_encoder *intel_encoder =
7354 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01007355 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01007356 struct drm_crtc *crtc = encoder->crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -08007357
Chris Wilsond2dff872011-04-19 08:36:26 +01007358 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7359 connector->base.id, drm_get_connector_name(connector),
7360 encoder->base.id, drm_get_encoder_name(encoder));
7361
Chris Wilson8261b192011-04-19 23:18:09 +01007362 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02007363 to_intel_connector(connector)->new_encoder = NULL;
7364 intel_encoder->new_crtc = NULL;
7365 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01007366
Daniel Vetter36206362012-12-10 20:42:17 +01007367 if (old->release_fb) {
7368 drm_framebuffer_unregister_private(old->release_fb);
7369 drm_framebuffer_unreference(old->release_fb);
7370 }
Chris Wilsond2dff872011-04-19 08:36:26 +01007371
Daniel Vetter67c96402013-01-23 16:25:09 +00007372 mutex_unlock(&crtc->mutex);
Chris Wilson0622a532011-04-21 09:32:11 +01007373 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08007374 }
7375
Eric Anholtc751ce42010-03-25 11:48:48 -07007376 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02007377 if (old->dpms_mode != DRM_MODE_DPMS_ON)
7378 connector->funcs->dpms(connector, old->dpms_mode);
Daniel Vetter7b240562012-12-12 00:35:33 +01007379
7380 mutex_unlock(&crtc->mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08007381}
7382
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03007383static int i9xx_pll_refclk(struct drm_device *dev,
7384 const struct intel_crtc_config *pipe_config)
7385{
7386 struct drm_i915_private *dev_priv = dev->dev_private;
7387 u32 dpll = pipe_config->dpll_hw_state.dpll;
7388
7389 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
7390 return dev_priv->vbt.lvds_ssc_freq * 1000;
7391 else if (HAS_PCH_SPLIT(dev))
7392 return 120000;
7393 else if (!IS_GEN2(dev))
7394 return 96000;
7395 else
7396 return 48000;
7397}
7398
Jesse Barnes79e53942008-11-07 14:24:08 -08007399/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007400static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
7401 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08007402{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007403 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007404 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007405 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03007406 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08007407 u32 fp;
7408 intel_clock_t clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03007409 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08007410
7411 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03007412 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007413 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03007414 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08007415
7416 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007417 if (IS_PINEVIEW(dev)) {
7418 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
7419 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08007420 } else {
7421 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
7422 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
7423 }
7424
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007425 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007426 if (IS_PINEVIEW(dev))
7427 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
7428 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08007429 else
7430 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08007431 DPLL_FPA01_P1_POST_DIV_SHIFT);
7432
7433 switch (dpll & DPLL_MODE_MASK) {
7434 case DPLLB_MODE_DAC_SERIAL:
7435 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
7436 5 : 10;
7437 break;
7438 case DPLLB_MODE_LVDS:
7439 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
7440 7 : 14;
7441 break;
7442 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08007443 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08007444 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007445 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08007446 }
7447
Daniel Vetterac58c3f2013-06-01 17:16:17 +02007448 if (IS_PINEVIEW(dev))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03007449 pineview_clock(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +02007450 else
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03007451 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08007452 } else {
7453 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
7454
7455 if (is_lvds) {
7456 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
7457 DPLL_FPA01_P1_POST_DIV_SHIFT);
7458 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -08007459 } else {
7460 if (dpll & PLL_P1_DIVIDE_BY_TWO)
7461 clock.p1 = 2;
7462 else {
7463 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
7464 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
7465 }
7466 if (dpll & PLL_P2_DIVIDE_BY_4)
7467 clock.p2 = 4;
7468 else
7469 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08007470 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03007471
7472 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08007473 }
7474
Ville Syrjälä18442d02013-09-13 16:00:08 +03007475 /*
7476 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +01007477 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +03007478 * encoder's get_config() function.
7479 */
7480 pipe_config->port_clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007481}
7482
Ville Syrjälä6878da02013-09-13 15:59:11 +03007483int intel_dotclock_calculate(int link_freq,
7484 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007485{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007486 /*
7487 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +03007488 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007489 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +03007490 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007491 *
7492 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +03007493 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08007494 */
7495
Ville Syrjälä6878da02013-09-13 15:59:11 +03007496 if (!m_n->link_n)
7497 return 0;
7498
7499 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
7500}
7501
Ville Syrjälä18442d02013-09-13 16:00:08 +03007502static void ironlake_pch_clock_get(struct intel_crtc *crtc,
7503 struct intel_crtc_config *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +03007504{
7505 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +03007506
7507 /* read out port_clock from the DPLL */
7508 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +03007509
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007510 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +03007511 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +01007512 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +03007513 * agree once we know their relationship in the encoder's
7514 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007515 */
Damien Lespiau241bfc32013-09-25 16:45:37 +01007516 pipe_config->adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +03007517 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
7518 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -08007519}
7520
7521/** Returns the currently programmed mode of the given pipe. */
7522struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
7523 struct drm_crtc *crtc)
7524{
Jesse Barnes548f2452011-02-17 10:40:53 -08007525 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08007526 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02007527 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08007528 struct drm_display_mode *mode;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007529 struct intel_crtc_config pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007530 int htot = I915_READ(HTOTAL(cpu_transcoder));
7531 int hsync = I915_READ(HSYNC(cpu_transcoder));
7532 int vtot = I915_READ(VTOTAL(cpu_transcoder));
7533 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +03007534 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08007535
7536 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
7537 if (!mode)
7538 return NULL;
7539
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007540 /*
7541 * Construct a pipe_config sufficient for getting the clock info
7542 * back out of crtc_clock_get.
7543 *
7544 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
7545 * to use a real value here instead.
7546 */
Ville Syrjälä293623f2013-09-13 16:18:46 +03007547 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007548 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +03007549 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
7550 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
7551 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007552 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
7553
Ville Syrjälä773ae032013-09-23 17:48:20 +03007554 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -08007555 mode->hdisplay = (htot & 0xffff) + 1;
7556 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
7557 mode->hsync_start = (hsync & 0xffff) + 1;
7558 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
7559 mode->vdisplay = (vtot & 0xffff) + 1;
7560 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
7561 mode->vsync_start = (vsync & 0xffff) + 1;
7562 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
7563
7564 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08007565
7566 return mode;
7567}
7568
Daniel Vetter3dec0092010-08-20 21:40:52 +02007569static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07007570{
7571 struct drm_device *dev = crtc->dev;
7572 drm_i915_private_t *dev_priv = dev->dev_private;
7573 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7574 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007575 int dpll_reg = DPLL(pipe);
7576 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07007577
Eric Anholtbad720f2009-10-22 16:11:14 -07007578 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07007579 return;
7580
7581 if (!dev_priv->lvds_downclock_avail)
7582 return;
7583
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007584 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07007585 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08007586 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007587
Sean Paul8ac5a6d2012-02-13 13:14:51 -05007588 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007589
7590 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
7591 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007592 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007593
Jesse Barnes652c3932009-08-17 13:31:43 -07007594 dpll = I915_READ(dpll_reg);
7595 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08007596 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007597 }
Jesse Barnes652c3932009-08-17 13:31:43 -07007598}
7599
7600static void intel_decrease_pllclock(struct drm_crtc *crtc)
7601{
7602 struct drm_device *dev = crtc->dev;
7603 drm_i915_private_t *dev_priv = dev->dev_private;
7604 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07007605
Eric Anholtbad720f2009-10-22 16:11:14 -07007606 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07007607 return;
7608
7609 if (!dev_priv->lvds_downclock_avail)
7610 return;
7611
7612 /*
7613 * Since this is called by a timer, we should never get here in
7614 * the manual case.
7615 */
7616 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01007617 int pipe = intel_crtc->pipe;
7618 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02007619 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01007620
Zhao Yakui44d98a62009-10-09 11:39:40 +08007621 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007622
Sean Paul8ac5a6d2012-02-13 13:14:51 -05007623 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007624
Chris Wilson074b5e12012-05-02 12:07:06 +01007625 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07007626 dpll |= DISPLAY_RATE_SELECT_FPA1;
7627 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007628 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007629 dpll = I915_READ(dpll_reg);
7630 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08007631 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007632 }
7633
7634}
7635
Chris Wilsonf047e392012-07-21 12:31:41 +01007636void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07007637{
Paulo Zanonic67a4702013-08-19 13:18:09 -03007638 struct drm_i915_private *dev_priv = dev->dev_private;
7639
7640 hsw_package_c8_gpu_busy(dev_priv);
7641 i915_update_gfx_val(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +01007642}
7643
7644void intel_mark_idle(struct drm_device *dev)
7645{
Paulo Zanonic67a4702013-08-19 13:18:09 -03007646 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +00007647 struct drm_crtc *crtc;
7648
Paulo Zanonic67a4702013-08-19 13:18:09 -03007649 hsw_package_c8_gpu_idle(dev_priv);
7650
Chris Wilson725a5b52013-01-08 11:02:57 +00007651 if (!i915_powersave)
7652 return;
7653
7654 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
7655 if (!crtc->fb)
7656 continue;
7657
7658 intel_decrease_pllclock(crtc);
7659 }
Chris Wilsonf047e392012-07-21 12:31:41 +01007660}
7661
Chris Wilsonc65355b2013-06-06 16:53:41 -03007662void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
7663 struct intel_ring_buffer *ring)
Chris Wilsonf047e392012-07-21 12:31:41 +01007664{
7665 struct drm_device *dev = obj->base.dev;
Jesse Barnes652c3932009-08-17 13:31:43 -07007666 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -07007667
7668 if (!i915_powersave)
7669 return;
7670
Jesse Barnes652c3932009-08-17 13:31:43 -07007671 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Jesse Barnes652c3932009-08-17 13:31:43 -07007672 if (!crtc->fb)
7673 continue;
7674
Chris Wilsonc65355b2013-06-06 16:53:41 -03007675 if (to_intel_framebuffer(crtc->fb)->obj != obj)
7676 continue;
7677
7678 intel_increase_pllclock(crtc);
7679 if (ring && intel_fbc_enabled(dev))
7680 ring->fbc_dirty = true;
Jesse Barnes652c3932009-08-17 13:31:43 -07007681 }
Jesse Barnes652c3932009-08-17 13:31:43 -07007682}
7683
Jesse Barnes79e53942008-11-07 14:24:08 -08007684static void intel_crtc_destroy(struct drm_crtc *crtc)
7685{
7686 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02007687 struct drm_device *dev = crtc->dev;
7688 struct intel_unpin_work *work;
7689 unsigned long flags;
7690
7691 spin_lock_irqsave(&dev->event_lock, flags);
7692 work = intel_crtc->unpin_work;
7693 intel_crtc->unpin_work = NULL;
7694 spin_unlock_irqrestore(&dev->event_lock, flags);
7695
7696 if (work) {
7697 cancel_work_sync(&work->work);
7698 kfree(work);
7699 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007700
Mika Kuoppala40ccc722013-04-23 17:27:08 +03007701 intel_crtc_cursor_set(crtc, NULL, 0, 0, 0);
7702
Jesse Barnes79e53942008-11-07 14:24:08 -08007703 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02007704
Jesse Barnes79e53942008-11-07 14:24:08 -08007705 kfree(intel_crtc);
7706}
7707
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007708static void intel_unpin_work_fn(struct work_struct *__work)
7709{
7710 struct intel_unpin_work *work =
7711 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007712 struct drm_device *dev = work->crtc->dev;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007713
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007714 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01007715 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00007716 drm_gem_object_unreference(&work->pending_flip_obj->base);
7717 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00007718
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007719 intel_update_fbc(dev);
7720 mutex_unlock(&dev->struct_mutex);
7721
7722 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
7723 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
7724
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007725 kfree(work);
7726}
7727
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007728static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01007729 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007730{
7731 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007732 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7733 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007734 unsigned long flags;
7735
7736 /* Ignore early vblank irqs */
7737 if (intel_crtc == NULL)
7738 return;
7739
7740 spin_lock_irqsave(&dev->event_lock, flags);
7741 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00007742
7743 /* Ensure we don't miss a work->pending update ... */
7744 smp_rmb();
7745
7746 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007747 spin_unlock_irqrestore(&dev->event_lock, flags);
7748 return;
7749 }
7750
Chris Wilsone7d841c2012-12-03 11:36:30 +00007751 /* and that the unpin work is consistent wrt ->pending. */
7752 smp_rmb();
7753
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007754 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007755
Rob Clark45a066e2012-10-08 14:50:40 -05007756 if (work->event)
7757 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007758
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01007759 drm_vblank_put(dev, intel_crtc->pipe);
7760
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007761 spin_unlock_irqrestore(&dev->event_lock, flags);
7762
Daniel Vetter2c10d572012-12-20 21:24:07 +01007763 wake_up_all(&dev_priv->pending_flip_queue);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007764
7765 queue_work(dev_priv->wq, &work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07007766
7767 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007768}
7769
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007770void intel_finish_page_flip(struct drm_device *dev, int pipe)
7771{
7772 drm_i915_private_t *dev_priv = dev->dev_private;
7773 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
7774
Mario Kleiner49b14a52010-12-09 07:00:07 +01007775 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007776}
7777
7778void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
7779{
7780 drm_i915_private_t *dev_priv = dev->dev_private;
7781 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
7782
Mario Kleiner49b14a52010-12-09 07:00:07 +01007783 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007784}
7785
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007786void intel_prepare_page_flip(struct drm_device *dev, int plane)
7787{
7788 drm_i915_private_t *dev_priv = dev->dev_private;
7789 struct intel_crtc *intel_crtc =
7790 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
7791 unsigned long flags;
7792
Chris Wilsone7d841c2012-12-03 11:36:30 +00007793 /* NB: An MMIO update of the plane base pointer will also
7794 * generate a page-flip completion irq, i.e. every modeset
7795 * is also accompanied by a spurious intel_prepare_page_flip().
7796 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007797 spin_lock_irqsave(&dev->event_lock, flags);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007798 if (intel_crtc->unpin_work)
7799 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007800 spin_unlock_irqrestore(&dev->event_lock, flags);
7801}
7802
Chris Wilsone7d841c2012-12-03 11:36:30 +00007803inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
7804{
7805 /* Ensure that the work item is consistent when activating it ... */
7806 smp_wmb();
7807 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
7808 /* and that it is marked active as soon as the irq could fire. */
7809 smp_wmb();
7810}
7811
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007812static int intel_gen2_queue_flip(struct drm_device *dev,
7813 struct drm_crtc *crtc,
7814 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07007815 struct drm_i915_gem_object *obj,
7816 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007817{
7818 struct drm_i915_private *dev_priv = dev->dev_private;
7819 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007820 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007821 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007822 int ret;
7823
Daniel Vetter6d90c952012-04-26 23:28:05 +02007824 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007825 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007826 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007827
Daniel Vetter6d90c952012-04-26 23:28:05 +02007828 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007829 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007830 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007831
7832 /* Can't queue multiple flips, so wait for the previous
7833 * one to finish before executing the next.
7834 */
7835 if (intel_crtc->plane)
7836 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7837 else
7838 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007839 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
7840 intel_ring_emit(ring, MI_NOOP);
7841 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7842 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7843 intel_ring_emit(ring, fb->pitches[0]);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07007844 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007845 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00007846
7847 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01007848 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007849 return 0;
7850
7851err_unpin:
7852 intel_unpin_fb_obj(obj);
7853err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007854 return ret;
7855}
7856
7857static int intel_gen3_queue_flip(struct drm_device *dev,
7858 struct drm_crtc *crtc,
7859 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07007860 struct drm_i915_gem_object *obj,
7861 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007862{
7863 struct drm_i915_private *dev_priv = dev->dev_private;
7864 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007865 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007866 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007867 int ret;
7868
Daniel Vetter6d90c952012-04-26 23:28:05 +02007869 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007870 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007871 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007872
Daniel Vetter6d90c952012-04-26 23:28:05 +02007873 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007874 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007875 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007876
7877 if (intel_crtc->plane)
7878 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7879 else
7880 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007881 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
7882 intel_ring_emit(ring, MI_NOOP);
7883 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
7884 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7885 intel_ring_emit(ring, fb->pitches[0]);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07007886 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007887 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007888
Chris Wilsone7d841c2012-12-03 11:36:30 +00007889 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01007890 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007891 return 0;
7892
7893err_unpin:
7894 intel_unpin_fb_obj(obj);
7895err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007896 return ret;
7897}
7898
7899static int intel_gen4_queue_flip(struct drm_device *dev,
7900 struct drm_crtc *crtc,
7901 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07007902 struct drm_i915_gem_object *obj,
7903 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007904{
7905 struct drm_i915_private *dev_priv = dev->dev_private;
7906 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7907 uint32_t pf, pipesrc;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007908 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007909 int ret;
7910
Daniel Vetter6d90c952012-04-26 23:28:05 +02007911 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007912 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007913 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007914
Daniel Vetter6d90c952012-04-26 23:28:05 +02007915 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007916 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007917 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007918
7919 /* i965+ uses the linear or tiled offsets from the
7920 * Display Registers (which do not change across a page-flip)
7921 * so we need only reprogram the base address.
7922 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02007923 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7924 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7925 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02007926 intel_ring_emit(ring,
Ben Widawskyf343c5f2013-07-05 14:41:04 -07007927 (i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset) |
Daniel Vetterc2c75132012-07-05 12:17:30 +02007928 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007929
7930 /* XXX Enabling the panel-fitter across page-flip is so far
7931 * untested on non-native modes, so ignore it for now.
7932 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
7933 */
7934 pf = 0;
7935 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007936 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007937
7938 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01007939 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007940 return 0;
7941
7942err_unpin:
7943 intel_unpin_fb_obj(obj);
7944err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007945 return ret;
7946}
7947
7948static int intel_gen6_queue_flip(struct drm_device *dev,
7949 struct drm_crtc *crtc,
7950 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07007951 struct drm_i915_gem_object *obj,
7952 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007953{
7954 struct drm_i915_private *dev_priv = dev->dev_private;
7955 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007956 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007957 uint32_t pf, pipesrc;
7958 int ret;
7959
Daniel Vetter6d90c952012-04-26 23:28:05 +02007960 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007961 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007962 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007963
Daniel Vetter6d90c952012-04-26 23:28:05 +02007964 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007965 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007966 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007967
Daniel Vetter6d90c952012-04-26 23:28:05 +02007968 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7969 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7970 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07007971 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007972
Chris Wilson99d9acd2012-04-17 20:37:00 +01007973 /* Contrary to the suggestions in the documentation,
7974 * "Enable Panel Fitter" does not seem to be required when page
7975 * flipping with a non-native mode, and worse causes a normal
7976 * modeset to fail.
7977 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
7978 */
7979 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007980 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007981 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007982
7983 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01007984 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007985 return 0;
7986
7987err_unpin:
7988 intel_unpin_fb_obj(obj);
7989err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007990 return ret;
7991}
7992
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007993static int intel_gen7_queue_flip(struct drm_device *dev,
7994 struct drm_crtc *crtc,
7995 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07007996 struct drm_i915_gem_object *obj,
7997 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007998{
7999 struct drm_i915_private *dev_priv = dev->dev_private;
8000 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilsonffe74d72013-08-26 20:58:12 +01008001 struct intel_ring_buffer *ring;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008002 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +01008003 int len, ret;
8004
8005 ring = obj->ring;
Chris Wilson1c5fd082013-09-04 10:54:30 +01008006 if (IS_VALLEYVIEW(dev) || ring == NULL || ring->id != RCS)
Chris Wilsonffe74d72013-08-26 20:58:12 +01008007 ring = &dev_priv->ring[BCS];
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008008
8009 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8010 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008011 goto err;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008012
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008013 switch(intel_crtc->plane) {
8014 case PLANE_A:
8015 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
8016 break;
8017 case PLANE_B:
8018 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
8019 break;
8020 case PLANE_C:
8021 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
8022 break;
8023 default:
8024 WARN_ONCE(1, "unknown plane in flip command\n");
8025 ret = -ENODEV;
Eugeni Dodonovab3951e2012-06-18 19:03:38 -03008026 goto err_unpin;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008027 }
8028
Chris Wilsonffe74d72013-08-26 20:58:12 +01008029 len = 4;
8030 if (ring->id == RCS)
8031 len += 6;
8032
8033 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008034 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008035 goto err_unpin;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008036
Chris Wilsonffe74d72013-08-26 20:58:12 +01008037 /* Unmask the flip-done completion message. Note that the bspec says that
8038 * we should do this for both the BCS and RCS, and that we must not unmask
8039 * more than one flip event at any time (or ensure that one flip message
8040 * can be sent by waiting for flip-done prior to queueing new flips).
8041 * Experimentation says that BCS works despite DERRMR masking all
8042 * flip-done completion events and that unmasking all planes at once
8043 * for the RCS also doesn't appear to drop events. Setting the DERRMR
8044 * to zero does lead to lockups within MI_DISPLAY_FLIP.
8045 */
8046 if (ring->id == RCS) {
8047 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
8048 intel_ring_emit(ring, DERRMR);
8049 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
8050 DERRMR_PIPEB_PRI_FLIP_DONE |
8051 DERRMR_PIPEC_PRI_FLIP_DONE));
8052 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1));
8053 intel_ring_emit(ring, DERRMR);
8054 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
8055 }
8056
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008057 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008058 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008059 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008060 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00008061
8062 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008063 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008064 return 0;
8065
8066err_unpin:
8067 intel_unpin_fb_obj(obj);
8068err:
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008069 return ret;
8070}
8071
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008072static int intel_default_queue_flip(struct drm_device *dev,
8073 struct drm_crtc *crtc,
8074 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008075 struct drm_i915_gem_object *obj,
8076 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008077{
8078 return -ENODEV;
8079}
8080
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008081static int intel_crtc_page_flip(struct drm_crtc *crtc,
8082 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008083 struct drm_pending_vblank_event *event,
8084 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008085{
8086 struct drm_device *dev = crtc->dev;
8087 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02008088 struct drm_framebuffer *old_fb = crtc->fb;
8089 struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008090 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8091 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008092 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01008093 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008094
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03008095 /* Can't change pixel format via MI display flips. */
8096 if (fb->pixel_format != crtc->fb->pixel_format)
8097 return -EINVAL;
8098
8099 /*
8100 * TILEOFF/LINOFF registers can't be changed via MI display flips.
8101 * Note that pitch changes could also affect these register.
8102 */
8103 if (INTEL_INFO(dev)->gen > 3 &&
8104 (fb->offsets[0] != crtc->fb->offsets[0] ||
8105 fb->pitches[0] != crtc->fb->pitches[0]))
8106 return -EINVAL;
8107
Daniel Vetterb14c5672013-09-19 12:18:32 +02008108 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008109 if (work == NULL)
8110 return -ENOMEM;
8111
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008112 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008113 work->crtc = crtc;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02008114 work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008115 INIT_WORK(&work->work, intel_unpin_work_fn);
8116
Jesse Barnes7317c75e62011-08-29 09:45:28 -07008117 ret = drm_vblank_get(dev, intel_crtc->pipe);
8118 if (ret)
8119 goto free_work;
8120
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008121 /* We borrow the event spin lock for protecting unpin_work */
8122 spin_lock_irqsave(&dev->event_lock, flags);
8123 if (intel_crtc->unpin_work) {
8124 spin_unlock_irqrestore(&dev->event_lock, flags);
8125 kfree(work);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07008126 drm_vblank_put(dev, intel_crtc->pipe);
Chris Wilson468f0b42010-05-27 13:18:13 +01008127
8128 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008129 return -EBUSY;
8130 }
8131 intel_crtc->unpin_work = work;
8132 spin_unlock_irqrestore(&dev->event_lock, flags);
8133
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008134 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
8135 flush_workqueue(dev_priv->wq);
8136
Chris Wilson79158102012-05-23 11:13:58 +01008137 ret = i915_mutex_lock_interruptible(dev);
8138 if (ret)
8139 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008140
Jesse Barnes75dfca82010-02-10 15:09:44 -08008141 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00008142 drm_gem_object_reference(&work->old_fb_obj->base);
8143 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008144
8145 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01008146
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008147 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008148
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01008149 work->enable_stall_check = true;
8150
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008151 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02008152 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008153
Keith Packarded8d1972013-07-22 18:49:58 -07008154 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, page_flip_flags);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008155 if (ret)
8156 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008157
Chris Wilson7782de32011-07-08 12:22:41 +01008158 intel_disable_fbc(dev);
Chris Wilsonc65355b2013-06-06 16:53:41 -03008159 intel_mark_fb_busy(obj, NULL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008160 mutex_unlock(&dev->struct_mutex);
8161
Jesse Barnese5510fa2010-07-01 16:48:37 -07008162 trace_i915_flip_request(intel_crtc->plane, obj);
8163
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008164 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01008165
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008166cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008167 atomic_dec(&intel_crtc->unpin_work_count);
Ville Syrjälä4a35f832013-02-22 16:53:38 +02008168 crtc->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00008169 drm_gem_object_unreference(&work->old_fb_obj->base);
8170 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01008171 mutex_unlock(&dev->struct_mutex);
8172
Chris Wilson79158102012-05-23 11:13:58 +01008173cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +01008174 spin_lock_irqsave(&dev->event_lock, flags);
8175 intel_crtc->unpin_work = NULL;
8176 spin_unlock_irqrestore(&dev->event_lock, flags);
8177
Jesse Barnes7317c75e62011-08-29 09:45:28 -07008178 drm_vblank_put(dev, intel_crtc->pipe);
8179free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01008180 kfree(work);
8181
8182 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008183}
8184
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008185static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008186 .mode_set_base_atomic = intel_pipe_set_base_atomic,
8187 .load_lut = intel_crtc_load_lut,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008188};
8189
Daniel Vetter50f56112012-07-02 09:35:43 +02008190static bool intel_encoder_crtc_ok(struct drm_encoder *encoder,
8191 struct drm_crtc *crtc)
8192{
8193 struct drm_device *dev;
8194 struct drm_crtc *tmp;
8195 int crtc_mask = 1;
8196
8197 WARN(!crtc, "checking null crtc?\n");
8198
8199 dev = crtc->dev;
8200
8201 list_for_each_entry(tmp, &dev->mode_config.crtc_list, head) {
8202 if (tmp == crtc)
8203 break;
8204 crtc_mask <<= 1;
8205 }
8206
8207 if (encoder->possible_crtcs & crtc_mask)
8208 return true;
8209 return false;
8210}
8211
Daniel Vetter9a935852012-07-05 22:34:27 +02008212/**
8213 * intel_modeset_update_staged_output_state
8214 *
8215 * Updates the staged output configuration state, e.g. after we've read out the
8216 * current hw state.
8217 */
8218static void intel_modeset_update_staged_output_state(struct drm_device *dev)
8219{
8220 struct intel_encoder *encoder;
8221 struct intel_connector *connector;
8222
8223 list_for_each_entry(connector, &dev->mode_config.connector_list,
8224 base.head) {
8225 connector->new_encoder =
8226 to_intel_encoder(connector->base.encoder);
8227 }
8228
8229 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8230 base.head) {
8231 encoder->new_crtc =
8232 to_intel_crtc(encoder->base.crtc);
8233 }
8234}
8235
8236/**
8237 * intel_modeset_commit_output_state
8238 *
8239 * This function copies the stage display pipe configuration to the real one.
8240 */
8241static void intel_modeset_commit_output_state(struct drm_device *dev)
8242{
8243 struct intel_encoder *encoder;
8244 struct intel_connector *connector;
8245
8246 list_for_each_entry(connector, &dev->mode_config.connector_list,
8247 base.head) {
8248 connector->base.encoder = &connector->new_encoder->base;
8249 }
8250
8251 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8252 base.head) {
8253 encoder->base.crtc = &encoder->new_crtc->base;
8254 }
8255}
8256
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008257static void
8258connected_sink_compute_bpp(struct intel_connector * connector,
8259 struct intel_crtc_config *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008260{
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008261 int bpp = pipe_config->pipe_bpp;
8262
8263 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
8264 connector->base.base.id,
8265 drm_get_connector_name(&connector->base));
8266
8267 /* Don't use an invalid EDID bpc value */
8268 if (connector->base.display_info.bpc &&
8269 connector->base.display_info.bpc * 3 < bpp) {
8270 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
8271 bpp, connector->base.display_info.bpc*3);
8272 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
8273 }
8274
8275 /* Clamp bpp to 8 on screens without EDID 1.4 */
8276 if (connector->base.display_info.bpc == 0 && bpp > 24) {
8277 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
8278 bpp);
8279 pipe_config->pipe_bpp = 24;
8280 }
8281}
8282
8283static int
8284compute_baseline_pipe_bpp(struct intel_crtc *crtc,
8285 struct drm_framebuffer *fb,
8286 struct intel_crtc_config *pipe_config)
8287{
8288 struct drm_device *dev = crtc->base.dev;
8289 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008290 int bpp;
8291
Daniel Vetterd42264b2013-03-28 16:38:08 +01008292 switch (fb->pixel_format) {
8293 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008294 bpp = 8*3; /* since we go through a colormap */
8295 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01008296 case DRM_FORMAT_XRGB1555:
8297 case DRM_FORMAT_ARGB1555:
8298 /* checked in intel_framebuffer_init already */
8299 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
8300 return -EINVAL;
8301 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008302 bpp = 6*3; /* min is 18bpp */
8303 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01008304 case DRM_FORMAT_XBGR8888:
8305 case DRM_FORMAT_ABGR8888:
8306 /* checked in intel_framebuffer_init already */
8307 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
8308 return -EINVAL;
8309 case DRM_FORMAT_XRGB8888:
8310 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008311 bpp = 8*3;
8312 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01008313 case DRM_FORMAT_XRGB2101010:
8314 case DRM_FORMAT_ARGB2101010:
8315 case DRM_FORMAT_XBGR2101010:
8316 case DRM_FORMAT_ABGR2101010:
8317 /* checked in intel_framebuffer_init already */
8318 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +01008319 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008320 bpp = 10*3;
8321 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +01008322 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008323 default:
8324 DRM_DEBUG_KMS("unsupported depth\n");
8325 return -EINVAL;
8326 }
8327
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008328 pipe_config->pipe_bpp = bpp;
8329
8330 /* Clamp display bpp to EDID value */
8331 list_for_each_entry(connector, &dev->mode_config.connector_list,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008332 base.head) {
Daniel Vetter1b829e02013-06-02 13:26:24 +02008333 if (!connector->new_encoder ||
8334 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008335 continue;
8336
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008337 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008338 }
8339
8340 return bpp;
8341}
8342
Daniel Vetter644db712013-09-19 14:53:58 +02008343static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
8344{
8345 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
8346 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +01008347 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +02008348 mode->crtc_hdisplay, mode->crtc_hsync_start,
8349 mode->crtc_hsync_end, mode->crtc_htotal,
8350 mode->crtc_vdisplay, mode->crtc_vsync_start,
8351 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
8352}
8353
Daniel Vetterc0b03412013-05-28 12:05:54 +02008354static void intel_dump_pipe_config(struct intel_crtc *crtc,
8355 struct intel_crtc_config *pipe_config,
8356 const char *context)
8357{
8358 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
8359 context, pipe_name(crtc->pipe));
8360
8361 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
8362 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
8363 pipe_config->pipe_bpp, pipe_config->dither);
8364 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
8365 pipe_config->has_pch_encoder,
8366 pipe_config->fdi_lanes,
8367 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
8368 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
8369 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008370 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
8371 pipe_config->has_dp_encoder,
8372 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
8373 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
8374 pipe_config->dp_m_n.tu);
Daniel Vetterc0b03412013-05-28 12:05:54 +02008375 DRM_DEBUG_KMS("requested mode:\n");
8376 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
8377 DRM_DEBUG_KMS("adjusted mode:\n");
8378 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
Daniel Vetter644db712013-09-19 14:53:58 +02008379 intel_dump_crtc_timings(&pipe_config->adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +03008380 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +03008381 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
8382 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Daniel Vetterc0b03412013-05-28 12:05:54 +02008383 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
8384 pipe_config->gmch_pfit.control,
8385 pipe_config->gmch_pfit.pgm_ratios,
8386 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +01008387 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +02008388 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +01008389 pipe_config->pch_pfit.size,
8390 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -03008391 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03008392 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Daniel Vetterc0b03412013-05-28 12:05:54 +02008393}
8394
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02008395static bool check_encoder_cloning(struct drm_crtc *crtc)
8396{
8397 int num_encoders = 0;
8398 bool uncloneable_encoders = false;
8399 struct intel_encoder *encoder;
8400
8401 list_for_each_entry(encoder, &crtc->dev->mode_config.encoder_list,
8402 base.head) {
8403 if (&encoder->new_crtc->base != crtc)
8404 continue;
8405
8406 num_encoders++;
8407 if (!encoder->cloneable)
8408 uncloneable_encoders = true;
8409 }
8410
8411 return !(num_encoders > 1 && uncloneable_encoders);
8412}
8413
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008414static struct intel_crtc_config *
8415intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008416 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008417 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +02008418{
8419 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +02008420 struct intel_encoder *encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008421 struct intel_crtc_config *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +01008422 int plane_bpp, ret = -EINVAL;
8423 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +02008424
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02008425 if (!check_encoder_cloning(crtc)) {
8426 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
8427 return ERR_PTR(-EINVAL);
8428 }
8429
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008430 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
8431 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +02008432 return ERR_PTR(-ENOMEM);
8433
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008434 drm_mode_copy(&pipe_config->adjusted_mode, mode);
8435 drm_mode_copy(&pipe_config->requested_mode, mode);
Ville Syrjälä37327ab2013-09-04 18:25:28 +03008436
Daniel Vettere143a212013-07-04 12:01:15 +02008437 pipe_config->cpu_transcoder =
8438 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008439 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008440
Imre Deak2960bc92013-07-30 13:36:32 +03008441 /*
8442 * Sanitize sync polarity flags based on requested ones. If neither
8443 * positive or negative polarity is requested, treat this as meaning
8444 * negative polarity.
8445 */
8446 if (!(pipe_config->adjusted_mode.flags &
8447 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
8448 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
8449
8450 if (!(pipe_config->adjusted_mode.flags &
8451 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
8452 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
8453
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008454 /* Compute a starting value for pipe_config->pipe_bpp taking the source
8455 * plane pixel format and any sink constraints into account. Returns the
8456 * source plane bpp so that dithering can be selected on mismatches
8457 * after encoders and crtc also have had their say. */
8458 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
8459 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008460 if (plane_bpp < 0)
8461 goto fail;
8462
Daniel Vettere29c22c2013-02-21 00:00:16 +01008463encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +02008464 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +02008465 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +02008466 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +02008467
Daniel Vetter135c81b2013-07-21 21:37:09 +02008468 /* Fill in default crtc timings, allow encoders to overwrite them. */
Damien Lespiau6ce70f52013-09-25 16:45:38 +01008469 drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +02008470
Damien Lespiau350a10c2013-09-25 16:45:39 +01008471 /* set_crtcinfo() may have adjusted hdisplay/vdisplay */
8472 pipe_config->pipe_src_w = pipe_config->adjusted_mode.crtc_hdisplay;
8473 pipe_config->pipe_src_h = pipe_config->adjusted_mode.crtc_vdisplay;
8474
Daniel Vetter7758a112012-07-08 19:40:39 +02008475 /* Pass our mode to the connectors and the CRTC to give them a chance to
8476 * adjust it according to limitations or connector properties, and also
8477 * a chance to reject the mode entirely.
8478 */
8479 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8480 base.head) {
8481
8482 if (&encoder->new_crtc->base != crtc)
8483 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +01008484
Daniel Vetterefea6e82013-07-21 21:36:59 +02008485 if (!(encoder->compute_config(encoder, pipe_config))) {
8486 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +02008487 goto fail;
8488 }
8489 }
8490
Daniel Vetterff9a6752013-06-01 17:16:21 +02008491 /* Set default port clock if not overwritten by the encoder. Needs to be
8492 * done afterwards in case the encoder adjusts the mode. */
8493 if (!pipe_config->port_clock)
Damien Lespiau241bfc32013-09-25 16:45:37 +01008494 pipe_config->port_clock = pipe_config->adjusted_mode.crtc_clock
8495 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +02008496
Daniel Vettera43f6e02013-06-07 23:10:32 +02008497 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01008498 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +02008499 DRM_DEBUG_KMS("CRTC fixup failed\n");
8500 goto fail;
8501 }
Daniel Vettere29c22c2013-02-21 00:00:16 +01008502
8503 if (ret == RETRY) {
8504 if (WARN(!retry, "loop in pipe configuration computation\n")) {
8505 ret = -EINVAL;
8506 goto fail;
8507 }
8508
8509 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
8510 retry = false;
8511 goto encoder_retry;
8512 }
8513
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008514 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
8515 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
8516 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
8517
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008518 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +02008519fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008520 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01008521 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +02008522}
8523
Daniel Vettere2e1ed42012-07-08 21:14:38 +02008524/* Computes which crtcs are affected and sets the relevant bits in the mask. For
8525 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
8526static void
8527intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
8528 unsigned *prepare_pipes, unsigned *disable_pipes)
8529{
8530 struct intel_crtc *intel_crtc;
8531 struct drm_device *dev = crtc->dev;
8532 struct intel_encoder *encoder;
8533 struct intel_connector *connector;
8534 struct drm_crtc *tmp_crtc;
8535
8536 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
8537
8538 /* Check which crtcs have changed outputs connected to them, these need
8539 * to be part of the prepare_pipes mask. We don't (yet) support global
8540 * modeset across multiple crtcs, so modeset_pipes will only have one
8541 * bit set at most. */
8542 list_for_each_entry(connector, &dev->mode_config.connector_list,
8543 base.head) {
8544 if (connector->base.encoder == &connector->new_encoder->base)
8545 continue;
8546
8547 if (connector->base.encoder) {
8548 tmp_crtc = connector->base.encoder->crtc;
8549
8550 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
8551 }
8552
8553 if (connector->new_encoder)
8554 *prepare_pipes |=
8555 1 << connector->new_encoder->new_crtc->pipe;
8556 }
8557
8558 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8559 base.head) {
8560 if (encoder->base.crtc == &encoder->new_crtc->base)
8561 continue;
8562
8563 if (encoder->base.crtc) {
8564 tmp_crtc = encoder->base.crtc;
8565
8566 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
8567 }
8568
8569 if (encoder->new_crtc)
8570 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
8571 }
8572
8573 /* Check for any pipes that will be fully disabled ... */
8574 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
8575 base.head) {
8576 bool used = false;
8577
8578 /* Don't try to disable disabled crtcs. */
8579 if (!intel_crtc->base.enabled)
8580 continue;
8581
8582 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8583 base.head) {
8584 if (encoder->new_crtc == intel_crtc)
8585 used = true;
8586 }
8587
8588 if (!used)
8589 *disable_pipes |= 1 << intel_crtc->pipe;
8590 }
8591
8592
8593 /* set_mode is also used to update properties on life display pipes. */
8594 intel_crtc = to_intel_crtc(crtc);
8595 if (crtc->enabled)
8596 *prepare_pipes |= 1 << intel_crtc->pipe;
8597
Daniel Vetterb6c51642013-04-12 18:48:43 +02008598 /*
8599 * For simplicity do a full modeset on any pipe where the output routing
8600 * changed. We could be more clever, but that would require us to be
8601 * more careful with calling the relevant encoder->mode_set functions.
8602 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +02008603 if (*prepare_pipes)
8604 *modeset_pipes = *prepare_pipes;
8605
8606 /* ... and mask these out. */
8607 *modeset_pipes &= ~(*disable_pipes);
8608 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +02008609
8610 /*
8611 * HACK: We don't (yet) fully support global modesets. intel_set_config
8612 * obies this rule, but the modeset restore mode of
8613 * intel_modeset_setup_hw_state does not.
8614 */
8615 *modeset_pipes &= 1 << intel_crtc->pipe;
8616 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +02008617
8618 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
8619 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +02008620}
8621
Daniel Vetterea9d7582012-07-10 10:42:52 +02008622static bool intel_crtc_in_use(struct drm_crtc *crtc)
8623{
8624 struct drm_encoder *encoder;
8625 struct drm_device *dev = crtc->dev;
8626
8627 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
8628 if (encoder->crtc == crtc)
8629 return true;
8630
8631 return false;
8632}
8633
8634static void
8635intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
8636{
8637 struct intel_encoder *intel_encoder;
8638 struct intel_crtc *intel_crtc;
8639 struct drm_connector *connector;
8640
8641 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
8642 base.head) {
8643 if (!intel_encoder->base.crtc)
8644 continue;
8645
8646 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
8647
8648 if (prepare_pipes & (1 << intel_crtc->pipe))
8649 intel_encoder->connectors_active = false;
8650 }
8651
8652 intel_modeset_commit_output_state(dev);
8653
8654 /* Update computed state. */
8655 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
8656 base.head) {
8657 intel_crtc->base.enabled = intel_crtc_in_use(&intel_crtc->base);
8658 }
8659
8660 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
8661 if (!connector->encoder || !connector->encoder->crtc)
8662 continue;
8663
8664 intel_crtc = to_intel_crtc(connector->encoder->crtc);
8665
8666 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +02008667 struct drm_property *dpms_property =
8668 dev->mode_config.dpms_property;
8669
Daniel Vetterea9d7582012-07-10 10:42:52 +02008670 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -05008671 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +02008672 dpms_property,
8673 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +02008674
8675 intel_encoder = to_intel_encoder(connector->encoder);
8676 intel_encoder->connectors_active = true;
8677 }
8678 }
8679
8680}
8681
Ville Syrjälä3bd26262013-09-06 23:29:02 +03008682static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008683{
Ville Syrjälä3bd26262013-09-06 23:29:02 +03008684 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008685
8686 if (clock1 == clock2)
8687 return true;
8688
8689 if (!clock1 || !clock2)
8690 return false;
8691
8692 diff = abs(clock1 - clock2);
8693
8694 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
8695 return true;
8696
8697 return false;
8698}
8699
Daniel Vetter25c5b262012-07-08 22:08:04 +02008700#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
8701 list_for_each_entry((intel_crtc), \
8702 &(dev)->mode_config.crtc_list, \
8703 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +02008704 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +02008705
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008706static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008707intel_pipe_config_compare(struct drm_device *dev,
8708 struct intel_crtc_config *current_config,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008709 struct intel_crtc_config *pipe_config)
8710{
Daniel Vetter66e985c2013-06-05 13:34:20 +02008711#define PIPE_CONF_CHECK_X(name) \
8712 if (current_config->name != pipe_config->name) { \
8713 DRM_ERROR("mismatch in " #name " " \
8714 "(expected 0x%08x, found 0x%08x)\n", \
8715 current_config->name, \
8716 pipe_config->name); \
8717 return false; \
8718 }
8719
Daniel Vetter08a24032013-04-19 11:25:34 +02008720#define PIPE_CONF_CHECK_I(name) \
8721 if (current_config->name != pipe_config->name) { \
8722 DRM_ERROR("mismatch in " #name " " \
8723 "(expected %i, found %i)\n", \
8724 current_config->name, \
8725 pipe_config->name); \
8726 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +01008727 }
8728
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008729#define PIPE_CONF_CHECK_FLAGS(name, mask) \
8730 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -07008731 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008732 "(expected %i, found %i)\n", \
8733 current_config->name & (mask), \
8734 pipe_config->name & (mask)); \
8735 return false; \
8736 }
8737
Ville Syrjälä5e550652013-09-06 23:29:07 +03008738#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
8739 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
8740 DRM_ERROR("mismatch in " #name " " \
8741 "(expected %i, found %i)\n", \
8742 current_config->name, \
8743 pipe_config->name); \
8744 return false; \
8745 }
8746
Daniel Vetterbb760062013-06-06 14:55:52 +02008747#define PIPE_CONF_QUIRK(quirk) \
8748 ((current_config->quirks | pipe_config->quirks) & (quirk))
8749
Daniel Vettereccb1402013-05-22 00:50:22 +02008750 PIPE_CONF_CHECK_I(cpu_transcoder);
8751
Daniel Vetter08a24032013-04-19 11:25:34 +02008752 PIPE_CONF_CHECK_I(has_pch_encoder);
8753 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +02008754 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
8755 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
8756 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
8757 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
8758 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +02008759
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008760 PIPE_CONF_CHECK_I(has_dp_encoder);
8761 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
8762 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
8763 PIPE_CONF_CHECK_I(dp_m_n.link_m);
8764 PIPE_CONF_CHECK_I(dp_m_n.link_n);
8765 PIPE_CONF_CHECK_I(dp_m_n.tu);
8766
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008767 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
8768 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
8769 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
8770 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
8771 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
8772 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
8773
8774 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
8775 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
8776 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
8777 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
8778 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
8779 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
8780
Daniel Vetterc93f54c2013-06-27 19:47:19 +02008781 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6c49f242013-06-06 12:45:25 +02008782
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008783 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8784 DRM_MODE_FLAG_INTERLACE);
8785
Daniel Vetterbb760062013-06-06 14:55:52 +02008786 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
8787 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8788 DRM_MODE_FLAG_PHSYNC);
8789 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8790 DRM_MODE_FLAG_NHSYNC);
8791 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8792 DRM_MODE_FLAG_PVSYNC);
8793 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8794 DRM_MODE_FLAG_NVSYNC);
8795 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07008796
Ville Syrjälä37327ab2013-09-04 18:25:28 +03008797 PIPE_CONF_CHECK_I(pipe_src_w);
8798 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008799
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008800 PIPE_CONF_CHECK_I(gmch_pfit.control);
8801 /* pfit ratios are autocomputed by the hw on gen4+ */
8802 if (INTEL_INFO(dev)->gen < 4)
8803 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
8804 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +01008805 PIPE_CONF_CHECK_I(pch_pfit.enabled);
8806 if (current_config->pch_pfit.enabled) {
8807 PIPE_CONF_CHECK_I(pch_pfit.pos);
8808 PIPE_CONF_CHECK_I(pch_pfit.size);
8809 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008810
Paulo Zanoni42db64e2013-05-31 16:33:22 -03008811 PIPE_CONF_CHECK_I(ips_enabled);
8812
Ville Syrjälä282740f2013-09-04 18:30:03 +03008813 PIPE_CONF_CHECK_I(double_wide);
8814
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008815 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +02008816 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008817 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +02008818 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
8819 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008820
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008821 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
8822 PIPE_CONF_CHECK_I(pipe_bpp);
8823
Ville Syrjäläd71b8d42013-09-06 23:29:08 +03008824 if (!IS_HASWELL(dev)) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01008825 PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.crtc_clock);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +03008826 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
8827 }
Ville Syrjälä5e550652013-09-06 23:29:07 +03008828
Daniel Vetter66e985c2013-06-05 13:34:20 +02008829#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +02008830#undef PIPE_CONF_CHECK_I
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008831#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +03008832#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +02008833#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008834
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008835 return true;
8836}
8837
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02008838static void
8839check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008840{
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008841 struct intel_connector *connector;
8842
8843 list_for_each_entry(connector, &dev->mode_config.connector_list,
8844 base.head) {
8845 /* This also checks the encoder/connector hw state with the
8846 * ->get_hw_state callbacks. */
8847 intel_connector_check_state(connector);
8848
8849 WARN(&connector->new_encoder->base != connector->base.encoder,
8850 "connector's staged encoder doesn't match current encoder\n");
8851 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02008852}
8853
8854static void
8855check_encoder_state(struct drm_device *dev)
8856{
8857 struct intel_encoder *encoder;
8858 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008859
8860 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8861 base.head) {
8862 bool enabled = false;
8863 bool active = false;
8864 enum pipe pipe, tracked_pipe;
8865
8866 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
8867 encoder->base.base.id,
8868 drm_get_encoder_name(&encoder->base));
8869
8870 WARN(&encoder->new_crtc->base != encoder->base.crtc,
8871 "encoder's stage crtc doesn't match current crtc\n");
8872 WARN(encoder->connectors_active && !encoder->base.crtc,
8873 "encoder's active_connectors set, but no crtc\n");
8874
8875 list_for_each_entry(connector, &dev->mode_config.connector_list,
8876 base.head) {
8877 if (connector->base.encoder != &encoder->base)
8878 continue;
8879 enabled = true;
8880 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
8881 active = true;
8882 }
8883 WARN(!!encoder->base.crtc != enabled,
8884 "encoder's enabled state mismatch "
8885 "(expected %i, found %i)\n",
8886 !!encoder->base.crtc, enabled);
8887 WARN(active && !encoder->base.crtc,
8888 "active encoder with no crtc\n");
8889
8890 WARN(encoder->connectors_active != active,
8891 "encoder's computed active state doesn't match tracked active state "
8892 "(expected %i, found %i)\n", active, encoder->connectors_active);
8893
8894 active = encoder->get_hw_state(encoder, &pipe);
8895 WARN(active != encoder->connectors_active,
8896 "encoder's hw state doesn't match sw tracking "
8897 "(expected %i, found %i)\n",
8898 encoder->connectors_active, active);
8899
8900 if (!encoder->base.crtc)
8901 continue;
8902
8903 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
8904 WARN(active && pipe != tracked_pipe,
8905 "active encoder's pipe doesn't match"
8906 "(expected %i, found %i)\n",
8907 tracked_pipe, pipe);
8908
8909 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02008910}
8911
8912static void
8913check_crtc_state(struct drm_device *dev)
8914{
8915 drm_i915_private_t *dev_priv = dev->dev_private;
8916 struct intel_crtc *crtc;
8917 struct intel_encoder *encoder;
8918 struct intel_crtc_config pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008919
8920 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
8921 base.head) {
8922 bool enabled = false;
8923 bool active = false;
8924
Jesse Barnes045ac3b2013-05-14 17:08:26 -07008925 memset(&pipe_config, 0, sizeof(pipe_config));
8926
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008927 DRM_DEBUG_KMS("[CRTC:%d]\n",
8928 crtc->base.base.id);
8929
8930 WARN(crtc->active && !crtc->base.enabled,
8931 "active crtc, but not enabled in sw tracking\n");
8932
8933 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8934 base.head) {
8935 if (encoder->base.crtc != &crtc->base)
8936 continue;
8937 enabled = true;
8938 if (encoder->connectors_active)
8939 active = true;
8940 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008941
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008942 WARN(active != crtc->active,
8943 "crtc's computed active state doesn't match tracked active state "
8944 "(expected %i, found %i)\n", active, crtc->active);
8945 WARN(enabled != crtc->base.enabled,
8946 "crtc's computed enabled state doesn't match tracked enabled state "
8947 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
8948
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008949 active = dev_priv->display.get_pipe_config(crtc,
8950 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +02008951
8952 /* hw state is inconsistent with the pipe A quirk */
8953 if (crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
8954 active = crtc->active;
8955
Daniel Vetter6c49f242013-06-06 12:45:25 +02008956 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8957 base.head) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +03008958 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +02008959 if (encoder->base.crtc != &crtc->base)
8960 continue;
Ville Syrjälä3eaba512013-08-05 17:57:48 +03008961 if (encoder->get_config &&
8962 encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +02008963 encoder->get_config(encoder, &pipe_config);
8964 }
8965
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008966 WARN(crtc->active != active,
8967 "crtc active state doesn't match with hw state "
8968 "(expected %i, found %i)\n", crtc->active, active);
8969
Daniel Vetterc0b03412013-05-28 12:05:54 +02008970 if (active &&
8971 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
8972 WARN(1, "pipe state doesn't match!\n");
8973 intel_dump_pipe_config(crtc, &pipe_config,
8974 "[hw state]");
8975 intel_dump_pipe_config(crtc, &crtc->config,
8976 "[sw state]");
8977 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008978 }
8979}
8980
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02008981static void
8982check_shared_dpll_state(struct drm_device *dev)
8983{
8984 drm_i915_private_t *dev_priv = dev->dev_private;
8985 struct intel_crtc *crtc;
8986 struct intel_dpll_hw_state dpll_hw_state;
8987 int i;
Daniel Vetter53589012013-06-05 13:34:16 +02008988
8989 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
8990 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
8991 int enabled_crtcs = 0, active_crtcs = 0;
8992 bool active;
8993
8994 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
8995
8996 DRM_DEBUG_KMS("%s\n", pll->name);
8997
8998 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
8999
9000 WARN(pll->active > pll->refcount,
9001 "more active pll users than references: %i vs %i\n",
9002 pll->active, pll->refcount);
9003 WARN(pll->active && !pll->on,
9004 "pll in active use but not on in sw tracking\n");
Daniel Vetter35c95372013-07-17 06:55:04 +02009005 WARN(pll->on && !pll->active,
9006 "pll in on but not on in use in sw tracking\n");
Daniel Vetter53589012013-06-05 13:34:16 +02009007 WARN(pll->on != active,
9008 "pll on state mismatch (expected %i, found %i)\n",
9009 pll->on, active);
9010
9011 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9012 base.head) {
9013 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
9014 enabled_crtcs++;
9015 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
9016 active_crtcs++;
9017 }
9018 WARN(pll->active != active_crtcs,
9019 "pll active crtcs mismatch (expected %i, found %i)\n",
9020 pll->active, active_crtcs);
9021 WARN(pll->refcount != enabled_crtcs,
9022 "pll enabled crtcs mismatch (expected %i, found %i)\n",
9023 pll->refcount, enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009024
9025 WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
9026 sizeof(dpll_hw_state)),
9027 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +02009028 }
Daniel Vettera6778b32012-07-02 09:56:42 +02009029}
9030
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009031void
9032intel_modeset_check_state(struct drm_device *dev)
9033{
9034 check_connector_state(dev);
9035 check_encoder_state(dev);
9036 check_crtc_state(dev);
9037 check_shared_dpll_state(dev);
9038}
9039
Ville Syrjälä18442d02013-09-13 16:00:08 +03009040void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
9041 int dotclock)
9042{
9043 /*
9044 * FDI already provided one idea for the dotclock.
9045 * Yell if the encoder disagrees.
9046 */
Damien Lespiau241bfc32013-09-25 16:45:37 +01009047 WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +03009048 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +01009049 pipe_config->adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +03009050}
9051
Daniel Vetterf30da182013-04-11 20:22:50 +02009052static int __intel_set_mode(struct drm_crtc *crtc,
9053 struct drm_display_mode *mode,
9054 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +02009055{
9056 struct drm_device *dev = crtc->dev;
Daniel Vetterdbf2b54e2012-07-02 11:18:29 +02009057 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009058 struct drm_display_mode *saved_mode, *saved_hwmode;
9059 struct intel_crtc_config *pipe_config = NULL;
Daniel Vetter25c5b262012-07-08 22:08:04 +02009060 struct intel_crtc *intel_crtc;
9061 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009062 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +02009063
Daniel Vettera1e22652013-09-21 00:35:38 +02009064 saved_mode = kcalloc(2, sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009065 if (!saved_mode)
9066 return -ENOMEM;
Tim Gardner3ac18232012-12-07 07:54:26 -07009067 saved_hwmode = saved_mode + 1;
Daniel Vettera6778b32012-07-02 09:56:42 +02009068
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009069 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +02009070 &prepare_pipes, &disable_pipes);
9071
Tim Gardner3ac18232012-12-07 07:54:26 -07009072 *saved_hwmode = crtc->hwmode;
9073 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02009074
Daniel Vetter25c5b262012-07-08 22:08:04 +02009075 /* Hack: Because we don't (yet) support global modeset on multiple
9076 * crtcs, we don't keep track of the new mode for more than one crtc.
9077 * Hence simply check whether any bit is set in modeset_pipes in all the
9078 * pieces of code that are not yet converted to deal with mutliple crtcs
9079 * changing their mode at the same time. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02009080 if (modeset_pipes) {
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009081 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009082 if (IS_ERR(pipe_config)) {
9083 ret = PTR_ERR(pipe_config);
9084 pipe_config = NULL;
9085
Tim Gardner3ac18232012-12-07 07:54:26 -07009086 goto out;
Daniel Vetter25c5b262012-07-08 22:08:04 +02009087 }
Daniel Vetterc0b03412013-05-28 12:05:54 +02009088 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
9089 "[modeset]");
Daniel Vettera6778b32012-07-02 09:56:42 +02009090 }
9091
Daniel Vetter460da9162013-03-27 00:44:51 +01009092 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
9093 intel_crtc_disable(&intel_crtc->base);
9094
Daniel Vetterea9d7582012-07-10 10:42:52 +02009095 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
9096 if (intel_crtc->base.enabled)
9097 dev_priv->display.crtc_disable(&intel_crtc->base);
9098 }
Daniel Vettera6778b32012-07-02 09:56:42 +02009099
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02009100 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
9101 * to set it here already despite that we pass it down the callchain.
9102 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009103 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +02009104 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009105 /* mode_set/enable/disable functions rely on a correct pipe
9106 * config. */
9107 to_intel_crtc(crtc)->config = *pipe_config;
9108 }
Daniel Vetter7758a112012-07-08 19:40:39 +02009109
Daniel Vetterea9d7582012-07-10 10:42:52 +02009110 /* Only after disabling all output pipelines that will be changed can we
9111 * update the the output configuration. */
9112 intel_modeset_update_state(dev, prepare_pipes);
9113
Daniel Vetter47fab732012-10-26 10:58:18 +02009114 if (dev_priv->display.modeset_global_resources)
9115 dev_priv->display.modeset_global_resources(dev);
9116
Daniel Vettera6778b32012-07-02 09:56:42 +02009117 /* Set up the DPLL and any encoders state that needs to adjust or depend
9118 * on the DPLL.
9119 */
Daniel Vetter25c5b262012-07-08 22:08:04 +02009120 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009121 ret = intel_crtc_mode_set(&intel_crtc->base,
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009122 x, y, fb);
9123 if (ret)
9124 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +02009125 }
9126
9127 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02009128 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
9129 dev_priv->display.crtc_enable(&intel_crtc->base);
Daniel Vettera6778b32012-07-02 09:56:42 +02009130
Daniel Vetter25c5b262012-07-08 22:08:04 +02009131 if (modeset_pipes) {
9132 /* Store real post-adjustment hardware mode. */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009133 crtc->hwmode = pipe_config->adjusted_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02009134
Daniel Vetter25c5b262012-07-08 22:08:04 +02009135 /* Calculate and store various constants which
9136 * are later needed by vblank and swap-completion
9137 * timestamping. They are derived from true hwmode.
9138 */
9139 drm_calc_timestamping_constants(crtc);
9140 }
Daniel Vettera6778b32012-07-02 09:56:42 +02009141
9142 /* FIXME: add subpixel order */
9143done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009144 if (ret && crtc->enabled) {
Tim Gardner3ac18232012-12-07 07:54:26 -07009145 crtc->hwmode = *saved_hwmode;
9146 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02009147 }
9148
Tim Gardner3ac18232012-12-07 07:54:26 -07009149out:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009150 kfree(pipe_config);
Tim Gardner3ac18232012-12-07 07:54:26 -07009151 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +02009152 return ret;
9153}
9154
Damien Lespiaue7457a92013-08-08 22:28:59 +01009155static int intel_set_mode(struct drm_crtc *crtc,
9156 struct drm_display_mode *mode,
9157 int x, int y, struct drm_framebuffer *fb)
Daniel Vetterf30da182013-04-11 20:22:50 +02009158{
9159 int ret;
9160
9161 ret = __intel_set_mode(crtc, mode, x, y, fb);
9162
9163 if (ret == 0)
9164 intel_modeset_check_state(crtc->dev);
9165
9166 return ret;
9167}
9168
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009169void intel_crtc_restore_mode(struct drm_crtc *crtc)
9170{
9171 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->fb);
9172}
9173
Daniel Vetter25c5b262012-07-08 22:08:04 +02009174#undef for_each_intel_crtc_masked
9175
Daniel Vetterd9e55602012-07-04 22:16:09 +02009176static void intel_set_config_free(struct intel_set_config *config)
9177{
9178 if (!config)
9179 return;
9180
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009181 kfree(config->save_connector_encoders);
9182 kfree(config->save_encoder_crtcs);
Daniel Vetterd9e55602012-07-04 22:16:09 +02009183 kfree(config);
9184}
9185
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009186static int intel_set_config_save_state(struct drm_device *dev,
9187 struct intel_set_config *config)
9188{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009189 struct drm_encoder *encoder;
9190 struct drm_connector *connector;
9191 int count;
9192
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009193 config->save_encoder_crtcs =
9194 kcalloc(dev->mode_config.num_encoder,
9195 sizeof(struct drm_crtc *), GFP_KERNEL);
9196 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009197 return -ENOMEM;
9198
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009199 config->save_connector_encoders =
9200 kcalloc(dev->mode_config.num_connector,
9201 sizeof(struct drm_encoder *), GFP_KERNEL);
9202 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009203 return -ENOMEM;
9204
9205 /* Copy data. Note that driver private data is not affected.
9206 * Should anything bad happen only the expected state is
9207 * restored, not the drivers personal bookkeeping.
9208 */
9209 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009210 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009211 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009212 }
9213
9214 count = 0;
9215 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009216 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009217 }
9218
9219 return 0;
9220}
9221
9222static void intel_set_config_restore_state(struct drm_device *dev,
9223 struct intel_set_config *config)
9224{
Daniel Vetter9a935852012-07-05 22:34:27 +02009225 struct intel_encoder *encoder;
9226 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009227 int count;
9228
9229 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02009230 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
9231 encoder->new_crtc =
9232 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009233 }
9234
9235 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02009236 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
9237 connector->new_encoder =
9238 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009239 }
9240}
9241
Imre Deake3de42b2013-05-03 19:44:07 +02009242static bool
Chris Wilson2e57f472013-07-17 12:14:40 +01009243is_crtc_connector_off(struct drm_mode_set *set)
Imre Deake3de42b2013-05-03 19:44:07 +02009244{
9245 int i;
9246
Chris Wilson2e57f472013-07-17 12:14:40 +01009247 if (set->num_connectors == 0)
9248 return false;
9249
9250 if (WARN_ON(set->connectors == NULL))
9251 return false;
9252
9253 for (i = 0; i < set->num_connectors; i++)
9254 if (set->connectors[i]->encoder &&
9255 set->connectors[i]->encoder->crtc == set->crtc &&
9256 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
Imre Deake3de42b2013-05-03 19:44:07 +02009257 return true;
9258
9259 return false;
9260}
9261
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009262static void
9263intel_set_config_compute_mode_changes(struct drm_mode_set *set,
9264 struct intel_set_config *config)
9265{
9266
9267 /* We should be able to check here if the fb has the same properties
9268 * and then just flip_or_move it */
Chris Wilson2e57f472013-07-17 12:14:40 +01009269 if (is_crtc_connector_off(set)) {
9270 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +02009271 } else if (set->crtc->fb != set->fb) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009272 /* If we have no fb then treat it as a full mode set */
9273 if (set->crtc->fb == NULL) {
Jesse Barnes319d9822013-06-26 01:38:19 +03009274 struct intel_crtc *intel_crtc =
9275 to_intel_crtc(set->crtc);
9276
9277 if (intel_crtc->active && i915_fastboot) {
9278 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
9279 config->fb_changed = true;
9280 } else {
9281 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
9282 config->mode_changed = true;
9283 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009284 } else if (set->fb == NULL) {
9285 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +01009286 } else if (set->fb->pixel_format !=
9287 set->crtc->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009288 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +02009289 } else {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009290 config->fb_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +02009291 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009292 }
9293
Daniel Vetter835c5872012-07-10 18:11:08 +02009294 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009295 config->fb_changed = true;
9296
9297 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
9298 DRM_DEBUG_KMS("modes are different, full mode set\n");
9299 drm_mode_debug_printmodeline(&set->crtc->mode);
9300 drm_mode_debug_printmodeline(set->mode);
9301 config->mode_changed = true;
9302 }
Chris Wilsona1d95702013-08-13 18:48:47 +01009303
9304 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
9305 set->crtc->base.id, config->mode_changed, config->fb_changed);
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009306}
9307
Daniel Vetter2e431052012-07-04 22:42:15 +02009308static int
Daniel Vetter9a935852012-07-05 22:34:27 +02009309intel_modeset_stage_output_state(struct drm_device *dev,
9310 struct drm_mode_set *set,
9311 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +02009312{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009313 struct drm_crtc *new_crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009314 struct intel_connector *connector;
9315 struct intel_encoder *encoder;
Paulo Zanonif3f08572013-08-12 14:56:53 -03009316 int ro;
Daniel Vetter50f56112012-07-02 09:35:43 +02009317
Damien Lespiau9abdda72013-02-13 13:29:23 +00009318 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +02009319 * of connectors. For paranoia, double-check this. */
9320 WARN_ON(!set->fb && (set->num_connectors != 0));
9321 WARN_ON(set->fb && (set->num_connectors == 0));
9322
Daniel Vetter9a935852012-07-05 22:34:27 +02009323 list_for_each_entry(connector, &dev->mode_config.connector_list,
9324 base.head) {
9325 /* Otherwise traverse passed in connector list and get encoders
9326 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +02009327 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02009328 if (set->connectors[ro] == &connector->base) {
9329 connector->new_encoder = connector->encoder;
Daniel Vetter50f56112012-07-02 09:35:43 +02009330 break;
9331 }
9332 }
9333
Daniel Vetter9a935852012-07-05 22:34:27 +02009334 /* If we disable the crtc, disable all its connectors. Also, if
9335 * the connector is on the changing crtc but not on the new
9336 * connector list, disable it. */
9337 if ((!set->fb || ro == set->num_connectors) &&
9338 connector->base.encoder &&
9339 connector->base.encoder->crtc == set->crtc) {
9340 connector->new_encoder = NULL;
9341
9342 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
9343 connector->base.base.id,
9344 drm_get_connector_name(&connector->base));
9345 }
9346
9347
9348 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +02009349 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009350 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02009351 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009352 }
9353 /* connector->new_encoder is now updated for all connectors. */
9354
9355 /* Update crtc of enabled connectors. */
Daniel Vetter9a935852012-07-05 22:34:27 +02009356 list_for_each_entry(connector, &dev->mode_config.connector_list,
9357 base.head) {
9358 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +02009359 continue;
9360
Daniel Vetter9a935852012-07-05 22:34:27 +02009361 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +02009362
9363 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02009364 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +02009365 new_crtc = set->crtc;
9366 }
9367
9368 /* Make sure the new CRTC will work with the encoder */
Daniel Vetter9a935852012-07-05 22:34:27 +02009369 if (!intel_encoder_crtc_ok(&connector->new_encoder->base,
9370 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009371 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +02009372 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009373 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
9374
9375 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
9376 connector->base.base.id,
9377 drm_get_connector_name(&connector->base),
9378 new_crtc->base.id);
9379 }
9380
9381 /* Check for any encoders that needs to be disabled. */
9382 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9383 base.head) {
9384 list_for_each_entry(connector,
9385 &dev->mode_config.connector_list,
9386 base.head) {
9387 if (connector->new_encoder == encoder) {
9388 WARN_ON(!connector->new_encoder->new_crtc);
9389
9390 goto next_encoder;
9391 }
9392 }
9393 encoder->new_crtc = NULL;
9394next_encoder:
9395 /* Only now check for crtc changes so we don't miss encoders
9396 * that will be disabled. */
9397 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +02009398 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009399 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02009400 }
9401 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009402 /* Now we've also updated encoder->new_crtc for all encoders. */
Daniel Vetter50f56112012-07-02 09:35:43 +02009403
Daniel Vetter2e431052012-07-04 22:42:15 +02009404 return 0;
9405}
9406
9407static int intel_crtc_set_config(struct drm_mode_set *set)
9408{
9409 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +02009410 struct drm_mode_set save_set;
9411 struct intel_set_config *config;
9412 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +02009413
Daniel Vetter8d3e3752012-07-05 16:09:09 +02009414 BUG_ON(!set);
9415 BUG_ON(!set->crtc);
9416 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +02009417
Daniel Vetter7e53f3a2013-01-21 10:52:17 +01009418 /* Enforce sane interface api - has been abused by the fb helper. */
9419 BUG_ON(!set->mode && set->fb);
9420 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +02009421
Daniel Vetter2e431052012-07-04 22:42:15 +02009422 if (set->fb) {
9423 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
9424 set->crtc->base.id, set->fb->base.id,
9425 (int)set->num_connectors, set->x, set->y);
9426 } else {
9427 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +02009428 }
9429
9430 dev = set->crtc->dev;
9431
9432 ret = -ENOMEM;
9433 config = kzalloc(sizeof(*config), GFP_KERNEL);
9434 if (!config)
9435 goto out_config;
9436
9437 ret = intel_set_config_save_state(dev, config);
9438 if (ret)
9439 goto out_config;
9440
9441 save_set.crtc = set->crtc;
9442 save_set.mode = &set->crtc->mode;
9443 save_set.x = set->crtc->x;
9444 save_set.y = set->crtc->y;
9445 save_set.fb = set->crtc->fb;
9446
9447 /* Compute whether we need a full modeset, only an fb base update or no
9448 * change at all. In the future we might also check whether only the
9449 * mode changed, e.g. for LVDS where we only change the panel fitter in
9450 * such cases. */
9451 intel_set_config_compute_mode_changes(set, config);
9452
Daniel Vetter9a935852012-07-05 22:34:27 +02009453 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +02009454 if (ret)
9455 goto fail;
9456
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009457 if (config->mode_changed) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009458 ret = intel_set_mode(set->crtc, set->mode,
9459 set->x, set->y, set->fb);
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009460 } else if (config->fb_changed) {
Ville Syrjälä4878cae2013-02-18 19:08:48 +02009461 intel_crtc_wait_for_pending_flips(set->crtc);
9462
Daniel Vetter4f660f42012-07-02 09:47:37 +02009463 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +02009464 set->x, set->y, set->fb);
Daniel Vetter50f56112012-07-02 09:35:43 +02009465 }
9466
Chris Wilson2d05eae2013-05-03 17:36:25 +01009467 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +02009468 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
9469 set->crtc->base.id, ret);
Daniel Vetter50f56112012-07-02 09:35:43 +02009470fail:
Chris Wilson2d05eae2013-05-03 17:36:25 +01009471 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +02009472
Chris Wilson2d05eae2013-05-03 17:36:25 +01009473 /* Try to restore the config */
9474 if (config->mode_changed &&
9475 intel_set_mode(save_set.crtc, save_set.mode,
9476 save_set.x, save_set.y, save_set.fb))
9477 DRM_ERROR("failed to restore config after modeset failure\n");
9478 }
Daniel Vetter50f56112012-07-02 09:35:43 +02009479
Daniel Vetterd9e55602012-07-04 22:16:09 +02009480out_config:
9481 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +02009482 return ret;
9483}
9484
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009485static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009486 .cursor_set = intel_crtc_cursor_set,
9487 .cursor_move = intel_crtc_cursor_move,
9488 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +02009489 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009490 .destroy = intel_crtc_destroy,
9491 .page_flip = intel_crtc_page_flip,
9492};
9493
Paulo Zanoni79f689a2012-10-05 12:05:52 -03009494static void intel_cpu_pll_init(struct drm_device *dev)
9495{
Paulo Zanoniaffa9352012-11-23 15:30:39 -02009496 if (HAS_DDI(dev))
Paulo Zanoni79f689a2012-10-05 12:05:52 -03009497 intel_ddi_pll_init(dev);
9498}
9499
Daniel Vetter53589012013-06-05 13:34:16 +02009500static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
9501 struct intel_shared_dpll *pll,
9502 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009503{
Daniel Vetter53589012013-06-05 13:34:16 +02009504 uint32_t val;
9505
9506 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +02009507 hw_state->dpll = val;
9508 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
9509 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +02009510
9511 return val & DPLL_VCO_ENABLE;
9512}
9513
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02009514static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
9515 struct intel_shared_dpll *pll)
9516{
9517 I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
9518 I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
9519}
9520
Daniel Vettere7b903d2013-06-05 13:34:14 +02009521static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
9522 struct intel_shared_dpll *pll)
9523{
Daniel Vettere7b903d2013-06-05 13:34:14 +02009524 /* PCH refclock must be enabled first */
9525 assert_pch_refclk_enabled(dev_priv);
9526
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02009527 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
9528
9529 /* Wait for the clocks to stabilize. */
9530 POSTING_READ(PCH_DPLL(pll->id));
9531 udelay(150);
9532
9533 /* The pixel multiplier can only be updated once the
9534 * DPLL is enabled and the clocks are stable.
9535 *
9536 * So write it again.
9537 */
9538 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
9539 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +02009540 udelay(200);
9541}
9542
9543static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
9544 struct intel_shared_dpll *pll)
9545{
9546 struct drm_device *dev = dev_priv->dev;
9547 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +02009548
9549 /* Make sure no transcoder isn't still depending on us. */
9550 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
9551 if (intel_crtc_to_shared_dpll(crtc) == pll)
9552 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
9553 }
9554
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02009555 I915_WRITE(PCH_DPLL(pll->id), 0);
9556 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +02009557 udelay(200);
9558}
9559
Daniel Vetter46edb022013-06-05 13:34:12 +02009560static char *ibx_pch_dpll_names[] = {
9561 "PCH DPLL A",
9562 "PCH DPLL B",
9563};
9564
Daniel Vetter7c74ade2013-06-05 13:34:11 +02009565static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009566{
Daniel Vettere7b903d2013-06-05 13:34:14 +02009567 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009568 int i;
9569
Daniel Vetter7c74ade2013-06-05 13:34:11 +02009570 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009571
Daniel Vettere72f9fb2013-06-05 13:34:06 +02009572 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +02009573 dev_priv->shared_dplls[i].id = i;
9574 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02009575 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +02009576 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
9577 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +02009578 dev_priv->shared_dplls[i].get_hw_state =
9579 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009580 }
9581}
9582
Daniel Vetter7c74ade2013-06-05 13:34:11 +02009583static void intel_shared_dpll_init(struct drm_device *dev)
9584{
Daniel Vettere7b903d2013-06-05 13:34:14 +02009585 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +02009586
9587 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
9588 ibx_pch_dpll_init(dev);
9589 else
9590 dev_priv->num_shared_dpll = 0;
9591
9592 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
9593 DRM_DEBUG_KMS("%i shared PLLs initialized\n",
9594 dev_priv->num_shared_dpll);
9595}
9596
Hannes Ederb358d0a2008-12-18 21:18:47 +01009597static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08009598{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08009599 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08009600 struct intel_crtc *intel_crtc;
9601 int i;
9602
Daniel Vetter955382f2013-09-19 14:05:45 +02009603 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -08009604 if (intel_crtc == NULL)
9605 return;
9606
9607 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
9608
9609 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -08009610 for (i = 0; i < 256; i++) {
9611 intel_crtc->lut_r[i] = i;
9612 intel_crtc->lut_g[i] = i;
9613 intel_crtc->lut_b[i] = i;
9614 }
9615
Jesse Barnes80824002009-09-10 15:28:06 -07009616 /* Swap pipes & planes for FBC on pre-965 */
9617 intel_crtc->pipe = pipe;
9618 intel_crtc->plane = pipe;
Chris Wilsone2e767a2010-09-13 16:53:12 +01009619 if (IS_MOBILE(dev) && IS_GEN3(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08009620 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +01009621 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07009622 }
9623
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08009624 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
9625 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
9626 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
9627 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
9628
Jesse Barnes79e53942008-11-07 14:24:08 -08009629 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -08009630}
9631
Carl Worth08d7b3d2009-04-29 14:43:54 -07009632int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00009633 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -07009634{
Carl Worth08d7b3d2009-04-29 14:43:54 -07009635 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +02009636 struct drm_mode_object *drmmode_obj;
9637 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -07009638
Daniel Vetter1cff8f62012-04-24 09:55:08 +02009639 if (!drm_core_check_feature(dev, DRIVER_MODESET))
9640 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -07009641
Daniel Vetterc05422d2009-08-11 16:05:30 +02009642 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
9643 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -07009644
Daniel Vetterc05422d2009-08-11 16:05:30 +02009645 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -07009646 DRM_ERROR("no such CRTC id\n");
9647 return -EINVAL;
9648 }
9649
Daniel Vetterc05422d2009-08-11 16:05:30 +02009650 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
9651 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -07009652
Daniel Vetterc05422d2009-08-11 16:05:30 +02009653 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -07009654}
9655
Daniel Vetter66a92782012-07-12 20:08:18 +02009656static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08009657{
Daniel Vetter66a92782012-07-12 20:08:18 +02009658 struct drm_device *dev = encoder->base.dev;
9659 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08009660 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009661 int entry = 0;
9662
Daniel Vetter66a92782012-07-12 20:08:18 +02009663 list_for_each_entry(source_encoder,
9664 &dev->mode_config.encoder_list, base.head) {
9665
9666 if (encoder == source_encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08009667 index_mask |= (1 << entry);
Daniel Vetter66a92782012-07-12 20:08:18 +02009668
9669 /* Intel hw has only one MUX where enocoders could be cloned. */
9670 if (encoder->cloneable && source_encoder->cloneable)
9671 index_mask |= (1 << entry);
9672
Jesse Barnes79e53942008-11-07 14:24:08 -08009673 entry++;
9674 }
Chris Wilson4ef69c72010-09-09 15:14:28 +01009675
Jesse Barnes79e53942008-11-07 14:24:08 -08009676 return index_mask;
9677}
9678
Chris Wilson4d302442010-12-14 19:21:29 +00009679static bool has_edp_a(struct drm_device *dev)
9680{
9681 struct drm_i915_private *dev_priv = dev->dev_private;
9682
9683 if (!IS_MOBILE(dev))
9684 return false;
9685
9686 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
9687 return false;
9688
9689 if (IS_GEN5(dev) &&
9690 (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
9691 return false;
9692
9693 return true;
9694}
9695
Jesse Barnes79e53942008-11-07 14:24:08 -08009696static void intel_setup_outputs(struct drm_device *dev)
9697{
Eric Anholt725e30a2009-01-22 13:01:02 -08009698 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +01009699 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -04009700 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08009701
Daniel Vetterc9093352013-06-06 22:22:47 +02009702 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009703
Paulo Zanonic40c0f52013-04-12 18:16:53 -03009704 if (!IS_ULT(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -02009705 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -04009706
Paulo Zanoniaffa9352012-11-23 15:30:39 -02009707 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -03009708 int found;
9709
9710 /* Haswell uses DDI functions to detect digital outputs */
9711 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
9712 /* DDI A only supports eDP */
9713 if (found)
9714 intel_ddi_init(dev, PORT_A);
9715
9716 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
9717 * register */
9718 found = I915_READ(SFUSE_STRAP);
9719
9720 if (found & SFUSE_STRAP_DDIB_DETECTED)
9721 intel_ddi_init(dev, PORT_B);
9722 if (found & SFUSE_STRAP_DDIC_DETECTED)
9723 intel_ddi_init(dev, PORT_C);
9724 if (found & SFUSE_STRAP_DDID_DETECTED)
9725 intel_ddi_init(dev, PORT_D);
9726 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04009727 int found;
Daniel Vetter270b3042012-10-27 15:52:05 +02009728 dpd_is_edp = intel_dpd_is_edp(dev);
9729
9730 if (has_edp_a(dev))
9731 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -04009732
Paulo Zanonidc0fa712013-02-19 16:21:46 -03009733 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08009734 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +01009735 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08009736 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -03009737 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08009738 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009739 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08009740 }
9741
Paulo Zanonidc0fa712013-02-19 16:21:46 -03009742 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -03009743 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08009744
Paulo Zanonidc0fa712013-02-19 16:21:46 -03009745 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -03009746 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08009747
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08009748 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009749 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08009750
Daniel Vetter270b3042012-10-27 15:52:05 +02009751 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009752 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -07009753 } else if (IS_VALLEYVIEW(dev)) {
Gajanan Bhat19c03922012-09-27 19:13:07 +05309754 /* Check for built-in panel first. Shares lanes with HDMI on SDVOC */
Jesse Barnes6f6005a2013-08-09 09:34:35 -07009755 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED) {
9756 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
9757 PORT_C);
9758 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
9759 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C,
9760 PORT_C);
9761 }
Gajanan Bhat19c03922012-09-27 19:13:07 +05309762
Paulo Zanonidc0fa712013-02-19 16:21:46 -03009763 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
Paulo Zanonie2debe92013-02-18 19:00:27 -03009764 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
9765 PORT_B);
Ville Syrjälä67cfc202013-01-25 21:44:44 +02009766 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
9767 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
Jesse Barnes4a87d652012-06-15 11:55:16 -07009768 }
Jani Nikula3cfca972013-08-27 15:12:26 +03009769
9770 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +08009771 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +08009772 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -08009773
Paulo Zanonie2debe92013-02-18 19:00:27 -03009774 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009775 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03009776 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009777 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
9778 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03009779 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009780 }
Ma Ling27185ae2009-08-24 13:50:23 +08009781
Imre Deake7281ea2013-05-08 13:14:08 +03009782 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009783 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -08009784 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -04009785
9786 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -04009787
Paulo Zanonie2debe92013-02-18 19:00:27 -03009788 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009789 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03009790 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009791 }
Ma Ling27185ae2009-08-24 13:50:23 +08009792
Paulo Zanonie2debe92013-02-18 19:00:27 -03009793 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +08009794
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009795 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
9796 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03009797 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009798 }
Imre Deake7281ea2013-05-08 13:14:08 +03009799 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009800 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -08009801 }
Ma Ling27185ae2009-08-24 13:50:23 +08009802
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009803 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +03009804 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009805 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -07009806 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08009807 intel_dvo_init(dev);
9808
Zhenyu Wang103a1962009-11-27 11:44:36 +08009809 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08009810 intel_tv_init(dev);
9811
Chris Wilson4ef69c72010-09-09 15:14:28 +01009812 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
9813 encoder->base.possible_crtcs = encoder->crtc_mask;
9814 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +02009815 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08009816 }
Chris Wilson47356eb2011-01-11 17:06:04 +00009817
Paulo Zanonidde86e22012-12-01 12:04:25 -02009818 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +02009819
9820 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009821}
9822
Chris Wilsonddfe1562013-08-06 17:43:07 +01009823void intel_framebuffer_fini(struct intel_framebuffer *fb)
9824{
9825 drm_framebuffer_cleanup(&fb->base);
9826 drm_gem_object_unreference_unlocked(&fb->obj->base);
9827}
9828
Jesse Barnes79e53942008-11-07 14:24:08 -08009829static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
9830{
9831 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08009832
Chris Wilsonddfe1562013-08-06 17:43:07 +01009833 intel_framebuffer_fini(intel_fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08009834 kfree(intel_fb);
9835}
9836
9837static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +00009838 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08009839 unsigned int *handle)
9840{
9841 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00009842 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08009843
Chris Wilson05394f32010-11-08 19:18:58 +00009844 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -08009845}
9846
9847static const struct drm_framebuffer_funcs intel_fb_funcs = {
9848 .destroy = intel_user_framebuffer_destroy,
9849 .create_handle = intel_user_framebuffer_create_handle,
9850};
9851
Dave Airlie38651672010-03-30 05:34:13 +00009852int intel_framebuffer_init(struct drm_device *dev,
9853 struct intel_framebuffer *intel_fb,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009854 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilson05394f32010-11-08 19:18:58 +00009855 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08009856{
Chris Wilsona35cdaa2013-06-25 17:26:45 +01009857 int pitch_limit;
Jesse Barnes79e53942008-11-07 14:24:08 -08009858 int ret;
9859
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009860 if (obj->tiling_mode == I915_TILING_Y) {
9861 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +01009862 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009863 }
Chris Wilson57cd6502010-08-08 12:34:44 +01009864
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009865 if (mode_cmd->pitches[0] & 63) {
9866 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
9867 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +01009868 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009869 }
Chris Wilson57cd6502010-08-08 12:34:44 +01009870
Chris Wilsona35cdaa2013-06-25 17:26:45 +01009871 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
9872 pitch_limit = 32*1024;
9873 } else if (INTEL_INFO(dev)->gen >= 4) {
9874 if (obj->tiling_mode)
9875 pitch_limit = 16*1024;
9876 else
9877 pitch_limit = 32*1024;
9878 } else if (INTEL_INFO(dev)->gen >= 3) {
9879 if (obj->tiling_mode)
9880 pitch_limit = 8*1024;
9881 else
9882 pitch_limit = 16*1024;
9883 } else
9884 /* XXX DSPC is limited to 4k tiled */
9885 pitch_limit = 8*1024;
9886
9887 if (mode_cmd->pitches[0] > pitch_limit) {
9888 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
9889 obj->tiling_mode ? "tiled" : "linear",
9890 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02009891 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009892 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02009893
9894 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009895 mode_cmd->pitches[0] != obj->stride) {
9896 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
9897 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02009898 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009899 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02009900
Ville Syrjälä57779d02012-10-31 17:50:14 +02009901 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009902 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +02009903 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +02009904 case DRM_FORMAT_RGB565:
9905 case DRM_FORMAT_XRGB8888:
9906 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02009907 break;
9908 case DRM_FORMAT_XRGB1555:
9909 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009910 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +00009911 DRM_DEBUG("unsupported pixel format: %s\n",
9912 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +02009913 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009914 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02009915 break;
9916 case DRM_FORMAT_XBGR8888:
9917 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +02009918 case DRM_FORMAT_XRGB2101010:
9919 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02009920 case DRM_FORMAT_XBGR2101010:
9921 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009922 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +00009923 DRM_DEBUG("unsupported pixel format: %s\n",
9924 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +02009925 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009926 }
Jesse Barnesb5626742011-06-24 12:19:27 -07009927 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +02009928 case DRM_FORMAT_YUYV:
9929 case DRM_FORMAT_UYVY:
9930 case DRM_FORMAT_YVYU:
9931 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009932 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +00009933 DRM_DEBUG("unsupported pixel format: %s\n",
9934 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +02009935 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009936 }
Chris Wilson57cd6502010-08-08 12:34:44 +01009937 break;
9938 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +00009939 DRM_DEBUG("unsupported pixel format: %s\n",
9940 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +01009941 return -EINVAL;
9942 }
9943
Ville Syrjälä90f9a332012-10-31 17:50:19 +02009944 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
9945 if (mode_cmd->offsets[0] != 0)
9946 return -EINVAL;
9947
Daniel Vetterc7d73f62012-12-13 23:38:38 +01009948 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
9949 intel_fb->obj = obj;
9950
Jesse Barnes79e53942008-11-07 14:24:08 -08009951 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
9952 if (ret) {
9953 DRM_ERROR("framebuffer init failed %d\n", ret);
9954 return ret;
9955 }
9956
Jesse Barnes79e53942008-11-07 14:24:08 -08009957 return 0;
9958}
9959
Jesse Barnes79e53942008-11-07 14:24:08 -08009960static struct drm_framebuffer *
9961intel_user_framebuffer_create(struct drm_device *dev,
9962 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009963 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -08009964{
Chris Wilson05394f32010-11-08 19:18:58 +00009965 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08009966
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009967 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
9968 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +00009969 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01009970 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -08009971
Chris Wilsond2dff872011-04-19 08:36:26 +01009972 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08009973}
9974
Jesse Barnes79e53942008-11-07 14:24:08 -08009975static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08009976 .fb_create = intel_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +00009977 .output_poll_changed = intel_fb_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -08009978};
9979
Jesse Barnese70236a2009-09-21 10:42:27 -07009980/* Set up chip specific display functions */
9981static void intel_init_display(struct drm_device *dev)
9982{
9983 struct drm_i915_private *dev_priv = dev->dev_private;
9984
Daniel Vetteree9300b2013-06-03 22:40:22 +02009985 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
9986 dev_priv->display.find_dpll = g4x_find_best_dpll;
9987 else if (IS_VALLEYVIEW(dev))
9988 dev_priv->display.find_dpll = vlv_find_best_dpll;
9989 else if (IS_PINEVIEW(dev))
9990 dev_priv->display.find_dpll = pnv_find_best_dpll;
9991 else
9992 dev_priv->display.find_dpll = i9xx_find_best_dpll;
9993
Paulo Zanoniaffa9352012-11-23 15:30:39 -02009994 if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009995 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009996 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02009997 dev_priv->display.crtc_enable = haswell_crtc_enable;
9998 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009999 dev_priv->display.off = haswell_crtc_off;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030010000 dev_priv->display.update_plane = ironlake_update_plane;
10001 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010002 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070010003 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020010004 dev_priv->display.crtc_enable = ironlake_crtc_enable;
10005 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010006 dev_priv->display.off = ironlake_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -070010007 dev_priv->display.update_plane = ironlake_update_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070010008 } else if (IS_VALLEYVIEW(dev)) {
10009 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
10010 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
10011 dev_priv->display.crtc_enable = valleyview_crtc_enable;
10012 dev_priv->display.crtc_disable = i9xx_crtc_disable;
10013 dev_priv->display.off = i9xx_crtc_off;
10014 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070010015 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010016 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070010017 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020010018 dev_priv->display.crtc_enable = i9xx_crtc_enable;
10019 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010020 dev_priv->display.off = i9xx_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -070010021 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070010022 }
Jesse Barnese70236a2009-09-21 10:42:27 -070010023
Jesse Barnese70236a2009-09-21 10:42:27 -070010024 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070010025 if (IS_VALLEYVIEW(dev))
10026 dev_priv->display.get_display_clock_speed =
10027 valleyview_get_display_clock_speed;
10028 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -070010029 dev_priv->display.get_display_clock_speed =
10030 i945_get_display_clock_speed;
10031 else if (IS_I915G(dev))
10032 dev_priv->display.get_display_clock_speed =
10033 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020010034 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070010035 dev_priv->display.get_display_clock_speed =
10036 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020010037 else if (IS_PINEVIEW(dev))
10038 dev_priv->display.get_display_clock_speed =
10039 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070010040 else if (IS_I915GM(dev))
10041 dev_priv->display.get_display_clock_speed =
10042 i915gm_get_display_clock_speed;
10043 else if (IS_I865G(dev))
10044 dev_priv->display.get_display_clock_speed =
10045 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020010046 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070010047 dev_priv->display.get_display_clock_speed =
10048 i855_get_display_clock_speed;
10049 else /* 852, 830 */
10050 dev_priv->display.get_display_clock_speed =
10051 i830_get_display_clock_speed;
10052
Zhenyu Wang7f8a8562010-04-01 13:07:53 +080010053 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +010010054 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070010055 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080010056 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +080010057 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070010058 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080010059 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnes357555c2011-04-28 15:09:55 -070010060 } else if (IS_IVYBRIDGE(dev)) {
10061 /* FIXME: detect B0+ stepping and use auto training */
10062 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080010063 dev_priv->display.write_eld = ironlake_write_eld;
Daniel Vetter01a415f2012-10-27 15:58:40 +020010064 dev_priv->display.modeset_global_resources =
10065 ivb_modeset_global_resources;
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -030010066 } else if (IS_HASWELL(dev)) {
10067 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Wang Xingchao83358c852012-08-16 22:43:37 +080010068 dev_priv->display.write_eld = haswell_write_eld;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -020010069 dev_priv->display.modeset_global_resources =
10070 haswell_modeset_global_resources;
Paulo Zanonia0e63c22012-12-06 11:12:39 -020010071 }
Jesse Barnes6067aae2011-04-28 15:04:31 -070010072 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +080010073 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -070010074 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010075
10076 /* Default just returns -ENODEV to indicate unsupported */
10077 dev_priv->display.queue_flip = intel_default_queue_flip;
10078
10079 switch (INTEL_INFO(dev)->gen) {
10080 case 2:
10081 dev_priv->display.queue_flip = intel_gen2_queue_flip;
10082 break;
10083
10084 case 3:
10085 dev_priv->display.queue_flip = intel_gen3_queue_flip;
10086 break;
10087
10088 case 4:
10089 case 5:
10090 dev_priv->display.queue_flip = intel_gen4_queue_flip;
10091 break;
10092
10093 case 6:
10094 dev_priv->display.queue_flip = intel_gen6_queue_flip;
10095 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010096 case 7:
10097 dev_priv->display.queue_flip = intel_gen7_queue_flip;
10098 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010099 }
Jesse Barnese70236a2009-09-21 10:42:27 -070010100}
10101
Jesse Barnesb690e962010-07-19 13:53:12 -070010102/*
10103 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
10104 * resume, or other times. This quirk makes sure that's the case for
10105 * affected systems.
10106 */
Akshay Joshi0206e352011-08-16 15:34:10 -040010107static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070010108{
10109 struct drm_i915_private *dev_priv = dev->dev_private;
10110
10111 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020010112 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070010113}
10114
Keith Packard435793d2011-07-12 14:56:22 -070010115/*
10116 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
10117 */
10118static void quirk_ssc_force_disable(struct drm_device *dev)
10119{
10120 struct drm_i915_private *dev_priv = dev->dev_private;
10121 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020010122 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070010123}
10124
Carsten Emde4dca20e2012-03-15 15:56:26 +010010125/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010010126 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
10127 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010010128 */
10129static void quirk_invert_brightness(struct drm_device *dev)
10130{
10131 struct drm_i915_private *dev_priv = dev->dev_private;
10132 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020010133 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070010134}
10135
Kamal Mostafae85843b2013-07-19 15:02:01 -070010136/*
10137 * Some machines (Dell XPS13) suffer broken backlight controls if
10138 * BLM_PCH_PWM_ENABLE is set.
10139 */
10140static void quirk_no_pcm_pwm_enable(struct drm_device *dev)
10141{
10142 struct drm_i915_private *dev_priv = dev->dev_private;
10143 dev_priv->quirks |= QUIRK_NO_PCH_PWM_ENABLE;
10144 DRM_INFO("applying no-PCH_PWM_ENABLE quirk\n");
10145}
10146
Jesse Barnesb690e962010-07-19 13:53:12 -070010147struct intel_quirk {
10148 int device;
10149 int subsystem_vendor;
10150 int subsystem_device;
10151 void (*hook)(struct drm_device *dev);
10152};
10153
Egbert Eich5f85f172012-10-14 15:46:38 +020010154/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
10155struct intel_dmi_quirk {
10156 void (*hook)(struct drm_device *dev);
10157 const struct dmi_system_id (*dmi_id_list)[];
10158};
10159
10160static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
10161{
10162 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
10163 return 1;
10164}
10165
10166static const struct intel_dmi_quirk intel_dmi_quirks[] = {
10167 {
10168 .dmi_id_list = &(const struct dmi_system_id[]) {
10169 {
10170 .callback = intel_dmi_reverse_brightness,
10171 .ident = "NCR Corporation",
10172 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
10173 DMI_MATCH(DMI_PRODUCT_NAME, ""),
10174 },
10175 },
10176 { } /* terminating entry */
10177 },
10178 .hook = quirk_invert_brightness,
10179 },
10180};
10181
Ben Widawskyc43b5632012-04-16 14:07:40 -070010182static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070010183 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -040010184 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -070010185
Jesse Barnesb690e962010-07-19 13:53:12 -070010186 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
10187 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
10188
Jesse Barnesb690e962010-07-19 13:53:12 -070010189 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
10190 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
10191
Daniel Vetterccd0d362012-10-10 23:13:59 +020010192 /* 830/845 need to leave pipe A & dpll A up */
Jesse Barnesb690e962010-07-19 13:53:12 -070010193 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Daniel Vetterdcdaed62012-08-12 21:19:34 +020010194 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -070010195
10196 /* Lenovo U160 cannot use SSC on LVDS */
10197 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020010198
10199 /* Sony Vaio Y cannot use SSC on LVDS */
10200 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010010201
Jani Nikulaee1452d2013-09-20 15:05:30 +030010202 /*
10203 * All GM45 Acer (and its brands eMachines and Packard Bell) laptops
10204 * seem to use inverted backlight PWM.
10205 */
10206 { 0x2a42, 0x1025, PCI_ANY_ID, quirk_invert_brightness },
Kamal Mostafae85843b2013-07-19 15:02:01 -070010207
10208 /* Dell XPS13 HD Sandy Bridge */
10209 { 0x0116, 0x1028, 0x052e, quirk_no_pcm_pwm_enable },
10210 /* Dell XPS13 HD and XPS13 FHD Ivy Bridge */
10211 { 0x0166, 0x1028, 0x058b, quirk_no_pcm_pwm_enable },
Jesse Barnesb690e962010-07-19 13:53:12 -070010212};
10213
10214static void intel_init_quirks(struct drm_device *dev)
10215{
10216 struct pci_dev *d = dev->pdev;
10217 int i;
10218
10219 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
10220 struct intel_quirk *q = &intel_quirks[i];
10221
10222 if (d->device == q->device &&
10223 (d->subsystem_vendor == q->subsystem_vendor ||
10224 q->subsystem_vendor == PCI_ANY_ID) &&
10225 (d->subsystem_device == q->subsystem_device ||
10226 q->subsystem_device == PCI_ANY_ID))
10227 q->hook(dev);
10228 }
Egbert Eich5f85f172012-10-14 15:46:38 +020010229 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
10230 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
10231 intel_dmi_quirks[i].hook(dev);
10232 }
Jesse Barnesb690e962010-07-19 13:53:12 -070010233}
10234
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010235/* Disable the VGA plane that we never use */
10236static void i915_disable_vga(struct drm_device *dev)
10237{
10238 struct drm_i915_private *dev_priv = dev->dev_private;
10239 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020010240 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010241
10242 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070010243 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010244 sr1 = inb(VGA_SR_DATA);
10245 outb(sr1 | 1<<5, VGA_SR_DATA);
10246 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
10247 udelay(300);
10248
10249 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
10250 POSTING_READ(vga_reg);
10251}
10252
Ville Syrjälä6e1b4fd2013-09-05 20:40:52 +030010253static void i915_enable_vga_mem(struct drm_device *dev)
Alex Williamson81b5c7b2013-08-28 09:39:08 -060010254{
10255 /* Enable VGA memory on Intel HD */
10256 if (HAS_PCH_SPLIT(dev)) {
10257 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
10258 outb(inb(VGA_MSR_READ) | VGA_MSR_MEM_EN, VGA_MSR_WRITE);
10259 vga_set_legacy_decoding(dev->pdev, VGA_RSRC_LEGACY_IO |
10260 VGA_RSRC_LEGACY_MEM |
10261 VGA_RSRC_NORMAL_IO |
10262 VGA_RSRC_NORMAL_MEM);
10263 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
10264 }
10265}
10266
Ville Syrjälä6e1b4fd2013-09-05 20:40:52 +030010267void i915_disable_vga_mem(struct drm_device *dev)
10268{
10269 /* Disable VGA memory on Intel HD */
10270 if (HAS_PCH_SPLIT(dev)) {
10271 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
10272 outb(inb(VGA_MSR_READ) & ~VGA_MSR_MEM_EN, VGA_MSR_WRITE);
10273 vga_set_legacy_decoding(dev->pdev, VGA_RSRC_LEGACY_IO |
10274 VGA_RSRC_NORMAL_IO |
10275 VGA_RSRC_NORMAL_MEM);
10276 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
10277 }
10278}
10279
Daniel Vetterf8175862012-04-10 15:50:11 +020010280void intel_modeset_init_hw(struct drm_device *dev)
10281{
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030010282 intel_prepare_ddi(dev);
10283
Daniel Vetterf8175862012-04-10 15:50:11 +020010284 intel_init_clock_gating(dev);
10285
Daniel Vetter79f5b2c2012-06-24 16:42:33 +020010286 mutex_lock(&dev->struct_mutex);
Daniel Vetter8090c6b2012-06-24 16:42:32 +020010287 intel_enable_gt_powersave(dev);
Daniel Vetter79f5b2c2012-06-24 16:42:33 +020010288 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf8175862012-04-10 15:50:11 +020010289}
10290
Imre Deak7d708ee2013-04-17 14:04:50 +030010291void intel_modeset_suspend_hw(struct drm_device *dev)
10292{
10293 intel_suspend_hw(dev);
10294}
10295
Jesse Barnes79e53942008-11-07 14:24:08 -080010296void intel_modeset_init(struct drm_device *dev)
10297{
Jesse Barnes652c3932009-08-17 13:31:43 -070010298 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7f1f3852013-04-02 11:22:20 -070010299 int i, j, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080010300
10301 drm_mode_config_init(dev);
10302
10303 dev->mode_config.min_width = 0;
10304 dev->mode_config.min_height = 0;
10305
Dave Airlie019d96c2011-09-29 16:20:42 +010010306 dev->mode_config.preferred_depth = 24;
10307 dev->mode_config.prefer_shadow = 1;
10308
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020010309 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080010310
Jesse Barnesb690e962010-07-19 13:53:12 -070010311 intel_init_quirks(dev);
10312
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030010313 intel_init_pm(dev);
10314
Ben Widawskye3c74752013-04-05 13:12:39 -070010315 if (INTEL_INFO(dev)->num_pipes == 0)
10316 return;
10317
Jesse Barnese70236a2009-09-21 10:42:27 -070010318 intel_init_display(dev);
10319
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010320 if (IS_GEN2(dev)) {
10321 dev->mode_config.max_width = 2048;
10322 dev->mode_config.max_height = 2048;
10323 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070010324 dev->mode_config.max_width = 4096;
10325 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080010326 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010327 dev->mode_config.max_width = 8192;
10328 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080010329 }
Ben Widawsky5d4545a2013-01-17 12:45:15 -080010330 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080010331
Zhao Yakui28c97732009-10-09 11:39:41 +080010332 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070010333 INTEL_INFO(dev)->num_pipes,
10334 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080010335
Damien Lespiau08e2a7d2013-07-11 20:10:54 +010010336 for_each_pipe(i) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010337 intel_crtc_init(dev, i);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070010338 for (j = 0; j < dev_priv->num_plane; j++) {
10339 ret = intel_plane_init(dev, i, j);
10340 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030010341 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
10342 pipe_name(i), sprite_name(i, j), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070010343 }
Jesse Barnes79e53942008-11-07 14:24:08 -080010344 }
10345
Paulo Zanoni79f689a2012-10-05 12:05:52 -030010346 intel_cpu_pll_init(dev);
Daniel Vettere72f9fb2013-06-05 13:34:06 +020010347 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010348
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010349 /* Just disable it once at startup */
10350 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080010351 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000010352
10353 /* Just in case the BIOS is doing something questionable. */
10354 intel_disable_fbc(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010010355}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080010356
Daniel Vetter24929352012-07-02 20:28:59 +020010357static void
10358intel_connector_break_all_links(struct intel_connector *connector)
10359{
10360 connector->base.dpms = DRM_MODE_DPMS_OFF;
10361 connector->base.encoder = NULL;
10362 connector->encoder->connectors_active = false;
10363 connector->encoder->base.crtc = NULL;
10364}
10365
Daniel Vetter7fad7982012-07-04 17:51:47 +020010366static void intel_enable_pipe_a(struct drm_device *dev)
10367{
10368 struct intel_connector *connector;
10369 struct drm_connector *crt = NULL;
10370 struct intel_load_detect_pipe load_detect_temp;
10371
10372 /* We can't just switch on the pipe A, we need to set things up with a
10373 * proper mode and output configuration. As a gross hack, enable pipe A
10374 * by enabling the load detect pipe once. */
10375 list_for_each_entry(connector,
10376 &dev->mode_config.connector_list,
10377 base.head) {
10378 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
10379 crt = &connector->base;
10380 break;
10381 }
10382 }
10383
10384 if (!crt)
10385 return;
10386
10387 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
10388 intel_release_load_detect_pipe(crt, &load_detect_temp);
10389
10390
10391}
10392
Daniel Vetterfa555832012-10-10 23:14:00 +020010393static bool
10394intel_check_plane_mapping(struct intel_crtc *crtc)
10395{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070010396 struct drm_device *dev = crtc->base.dev;
10397 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020010398 u32 reg, val;
10399
Ben Widawsky7eb552a2013-03-13 14:05:41 -070010400 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020010401 return true;
10402
10403 reg = DSPCNTR(!crtc->plane);
10404 val = I915_READ(reg);
10405
10406 if ((val & DISPLAY_PLANE_ENABLE) &&
10407 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
10408 return false;
10409
10410 return true;
10411}
10412
Daniel Vetter24929352012-07-02 20:28:59 +020010413static void intel_sanitize_crtc(struct intel_crtc *crtc)
10414{
10415 struct drm_device *dev = crtc->base.dev;
10416 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020010417 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020010418
Daniel Vetter24929352012-07-02 20:28:59 +020010419 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter3b117c82013-04-17 20:15:07 +020010420 reg = PIPECONF(crtc->config.cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020010421 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
10422
10423 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020010424 * disable the crtc (and hence change the state) if it is wrong. Note
10425 * that gen4+ has a fixed plane -> pipe mapping. */
10426 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020010427 struct intel_connector *connector;
10428 bool plane;
10429
Daniel Vetter24929352012-07-02 20:28:59 +020010430 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
10431 crtc->base.base.id);
10432
10433 /* Pipe has the wrong plane attached and the plane is active.
10434 * Temporarily change the plane mapping and disable everything
10435 * ... */
10436 plane = crtc->plane;
10437 crtc->plane = !plane;
10438 dev_priv->display.crtc_disable(&crtc->base);
10439 crtc->plane = plane;
10440
10441 /* ... and break all links. */
10442 list_for_each_entry(connector, &dev->mode_config.connector_list,
10443 base.head) {
10444 if (connector->encoder->base.crtc != &crtc->base)
10445 continue;
10446
10447 intel_connector_break_all_links(connector);
10448 }
10449
10450 WARN_ON(crtc->active);
10451 crtc->base.enabled = false;
10452 }
Daniel Vetter24929352012-07-02 20:28:59 +020010453
Daniel Vetter7fad7982012-07-04 17:51:47 +020010454 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
10455 crtc->pipe == PIPE_A && !crtc->active) {
10456 /* BIOS forgot to enable pipe A, this mostly happens after
10457 * resume. Force-enable the pipe to fix this, the update_dpms
10458 * call below we restore the pipe to the right state, but leave
10459 * the required bits on. */
10460 intel_enable_pipe_a(dev);
10461 }
10462
Daniel Vetter24929352012-07-02 20:28:59 +020010463 /* Adjust the state of the output pipe according to whether we
10464 * have active connectors/encoders. */
10465 intel_crtc_update_dpms(&crtc->base);
10466
10467 if (crtc->active != crtc->base.enabled) {
10468 struct intel_encoder *encoder;
10469
10470 /* This can happen either due to bugs in the get_hw_state
10471 * functions or because the pipe is force-enabled due to the
10472 * pipe A quirk. */
10473 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
10474 crtc->base.base.id,
10475 crtc->base.enabled ? "enabled" : "disabled",
10476 crtc->active ? "enabled" : "disabled");
10477
10478 crtc->base.enabled = crtc->active;
10479
10480 /* Because we only establish the connector -> encoder ->
10481 * crtc links if something is active, this means the
10482 * crtc is now deactivated. Break the links. connector
10483 * -> encoder links are only establish when things are
10484 * actually up, hence no need to break them. */
10485 WARN_ON(crtc->active);
10486
10487 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
10488 WARN_ON(encoder->connectors_active);
10489 encoder->base.crtc = NULL;
10490 }
10491 }
10492}
10493
10494static void intel_sanitize_encoder(struct intel_encoder *encoder)
10495{
10496 struct intel_connector *connector;
10497 struct drm_device *dev = encoder->base.dev;
10498
10499 /* We need to check both for a crtc link (meaning that the
10500 * encoder is active and trying to read from a pipe) and the
10501 * pipe itself being active. */
10502 bool has_active_crtc = encoder->base.crtc &&
10503 to_intel_crtc(encoder->base.crtc)->active;
10504
10505 if (encoder->connectors_active && !has_active_crtc) {
10506 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
10507 encoder->base.base.id,
10508 drm_get_encoder_name(&encoder->base));
10509
10510 /* Connector is active, but has no active pipe. This is
10511 * fallout from our resume register restoring. Disable
10512 * the encoder manually again. */
10513 if (encoder->base.crtc) {
10514 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
10515 encoder->base.base.id,
10516 drm_get_encoder_name(&encoder->base));
10517 encoder->disable(encoder);
10518 }
10519
10520 /* Inconsistent output/port/pipe state happens presumably due to
10521 * a bug in one of the get_hw_state functions. Or someplace else
10522 * in our code, like the register restore mess on resume. Clamp
10523 * things to off as a safer default. */
10524 list_for_each_entry(connector,
10525 &dev->mode_config.connector_list,
10526 base.head) {
10527 if (connector->encoder != encoder)
10528 continue;
10529
10530 intel_connector_break_all_links(connector);
10531 }
10532 }
10533 /* Enabled encoders without active connectors will be fixed in
10534 * the crtc fixup. */
10535}
10536
Daniel Vetter44cec742013-01-25 17:53:21 +010010537void i915_redisable_vga(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010010538{
10539 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020010540 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010010541
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030010542 /* This function can be called both from intel_modeset_setup_hw_state or
10543 * at a very early point in our resume sequence, where the power well
10544 * structures are not yet restored. Since this function is at a very
10545 * paranoid "someone might have enabled VGA while we were not looking"
10546 * level, just check if the power well is enabled instead of trying to
10547 * follow the "don't touch the power well if we don't need it" policy
10548 * the rest of the driver uses. */
10549 if (HAS_POWER_WELL(dev) &&
Paulo Zanoni6aedd1f2013-08-02 16:22:25 -030010550 (I915_READ(HSW_PWR_WELL_DRIVER) & HSW_PWR_WELL_STATE_ENABLED) == 0)
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030010551 return;
10552
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010010553 if (I915_READ(vga_reg) != VGA_DISP_DISABLE) {
10554 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
Ville Syrjälä209d5212013-01-25 21:44:48 +020010555 i915_disable_vga(dev);
Ville Syrjälä6e1b4fd2013-09-05 20:40:52 +030010556 i915_disable_vga_mem(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010010557 }
10558}
10559
Daniel Vetter30e984d2013-06-05 13:34:17 +020010560static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020010561{
10562 struct drm_i915_private *dev_priv = dev->dev_private;
10563 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020010564 struct intel_crtc *crtc;
10565 struct intel_encoder *encoder;
10566 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020010567 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020010568
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010569 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
10570 base.head) {
Daniel Vetter88adfff2013-03-28 10:42:01 +010010571 memset(&crtc->config, 0, sizeof(crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020010572
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010573 crtc->active = dev_priv->display.get_pipe_config(crtc,
10574 &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020010575
10576 crtc->base.enabled = crtc->active;
10577
10578 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
10579 crtc->base.base.id,
10580 crtc->active ? "enabled" : "disabled");
10581 }
10582
Daniel Vetter53589012013-06-05 13:34:16 +020010583 /* FIXME: Smash this into the new shared dpll infrastructure. */
Paulo Zanoniaffa9352012-11-23 15:30:39 -020010584 if (HAS_DDI(dev))
Paulo Zanoni6441ab52012-10-05 12:05:58 -030010585 intel_ddi_setup_hw_pll_state(dev);
10586
Daniel Vetter53589012013-06-05 13:34:16 +020010587 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
10588 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
10589
10590 pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
10591 pll->active = 0;
10592 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
10593 base.head) {
10594 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
10595 pll->active++;
10596 }
10597 pll->refcount = pll->active;
10598
Daniel Vetter35c95372013-07-17 06:55:04 +020010599 DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n",
10600 pll->name, pll->refcount, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020010601 }
10602
Daniel Vetter24929352012-07-02 20:28:59 +020010603 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10604 base.head) {
10605 pipe = 0;
10606
10607 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010608 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
10609 encoder->base.crtc = &crtc->base;
Jesse Barnes510d5f22013-07-01 15:50:17 -070010610 if (encoder->get_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010611 encoder->get_config(encoder, &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020010612 } else {
10613 encoder->base.crtc = NULL;
10614 }
10615
10616 encoder->connectors_active = false;
10617 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe=%i\n",
10618 encoder->base.base.id,
10619 drm_get_encoder_name(&encoder->base),
10620 encoder->base.crtc ? "enabled" : "disabled",
10621 pipe);
10622 }
10623
10624 list_for_each_entry(connector, &dev->mode_config.connector_list,
10625 base.head) {
10626 if (connector->get_hw_state(connector)) {
10627 connector->base.dpms = DRM_MODE_DPMS_ON;
10628 connector->encoder->connectors_active = true;
10629 connector->base.encoder = &connector->encoder->base;
10630 } else {
10631 connector->base.dpms = DRM_MODE_DPMS_OFF;
10632 connector->base.encoder = NULL;
10633 }
10634 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
10635 connector->base.base.id,
10636 drm_get_connector_name(&connector->base),
10637 connector->base.encoder ? "enabled" : "disabled");
10638 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020010639}
10640
10641/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
10642 * and i915 state tracking structures. */
10643void intel_modeset_setup_hw_state(struct drm_device *dev,
10644 bool force_restore)
10645{
10646 struct drm_i915_private *dev_priv = dev->dev_private;
10647 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020010648 struct intel_crtc *crtc;
10649 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020010650 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020010651
10652 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020010653
Jesse Barnesbabea612013-06-26 18:57:38 +030010654 /*
10655 * Now that we have the config, copy it to each CRTC struct
10656 * Note that this could go away if we move to using crtc_config
10657 * checking everywhere.
10658 */
10659 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
10660 base.head) {
10661 if (crtc->active && i915_fastboot) {
10662 intel_crtc_mode_from_pipe_config(crtc, &crtc->config);
10663
10664 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
10665 crtc->base.base.id);
10666 drm_mode_debug_printmodeline(&crtc->base.mode);
10667 }
10668 }
10669
Daniel Vetter24929352012-07-02 20:28:59 +020010670 /* HW state is read out, now we need to sanitize this mess. */
10671 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10672 base.head) {
10673 intel_sanitize_encoder(encoder);
10674 }
10675
10676 for_each_pipe(pipe) {
10677 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
10678 intel_sanitize_crtc(crtc);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010679 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020010680 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010681
Daniel Vetter35c95372013-07-17 06:55:04 +020010682 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
10683 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
10684
10685 if (!pll->on || pll->active)
10686 continue;
10687
10688 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
10689
10690 pll->disable(dev_priv, pll);
10691 pll->on = false;
10692 }
10693
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010010694 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030010695 i915_redisable_vga(dev);
10696
Daniel Vetterf30da182013-04-11 20:22:50 +020010697 /*
10698 * We need to use raw interfaces for restoring state to avoid
10699 * checking (bogus) intermediate states.
10700 */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010010701 for_each_pipe(pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070010702 struct drm_crtc *crtc =
10703 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020010704
10705 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
10706 crtc->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010010707 }
10708 } else {
10709 intel_modeset_update_staged_output_state(dev);
10710 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010711
10712 intel_modeset_check_state(dev);
Daniel Vetter2e938892012-10-11 20:08:24 +020010713
10714 drm_mode_config_reset(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010010715}
10716
10717void intel_modeset_gem_init(struct drm_device *dev)
10718{
Chris Wilson1833b132012-05-09 11:56:28 +010010719 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020010720
10721 intel_setup_overlay(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020010722
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010010723 intel_modeset_setup_hw_state(dev, false);
Jesse Barnes79e53942008-11-07 14:24:08 -080010724}
10725
10726void intel_modeset_cleanup(struct drm_device *dev)
10727{
Jesse Barnes652c3932009-08-17 13:31:43 -070010728 struct drm_i915_private *dev_priv = dev->dev_private;
10729 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -070010730
Daniel Vetterfd0c0642013-04-24 11:13:35 +020010731 /*
10732 * Interrupts and polling as the first thing to avoid creating havoc.
10733 * Too much stuff here (turning of rps, connectors, ...) would
10734 * experience fancy races otherwise.
10735 */
10736 drm_irq_uninstall(dev);
10737 cancel_work_sync(&dev_priv->hotplug_work);
10738 /*
10739 * Due to the hpd irq storm handling the hotplug work can re-arm the
10740 * poll handlers. Hence disable polling after hpd handling is shut down.
10741 */
Keith Packardf87ea762010-10-03 19:36:26 -070010742 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020010743
Jesse Barnes652c3932009-08-17 13:31:43 -070010744 mutex_lock(&dev->struct_mutex);
10745
Jesse Barnes723bfd72010-10-07 16:01:13 -070010746 intel_unregister_dsm_handler();
10747
Jesse Barnes652c3932009-08-17 13:31:43 -070010748 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
10749 /* Skip inactive CRTCs */
10750 if (!crtc->fb)
10751 continue;
10752
Daniel Vetter3dec0092010-08-20 21:40:52 +020010753 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -070010754 }
10755
Chris Wilson973d04f2011-07-08 12:22:37 +010010756 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070010757
Ville Syrjälä6e1b4fd2013-09-05 20:40:52 +030010758 i915_enable_vga_mem(dev);
Alex Williamson81b5c7b2013-08-28 09:39:08 -060010759
Daniel Vetter8090c6b2012-06-24 16:42:32 +020010760 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +000010761
Daniel Vetter930ebb42012-06-29 23:32:16 +020010762 ironlake_teardown_rc6(dev);
10763
Kristian Høgsberg69341a52009-11-11 12:19:17 -050010764 mutex_unlock(&dev->struct_mutex);
10765
Chris Wilson1630fe72011-07-08 12:22:42 +010010766 /* flush any delayed tasks or pending work */
10767 flush_scheduled_work();
10768
Jani Nikuladc652f92013-04-12 15:18:38 +030010769 /* destroy backlight, if any, before the connectors */
10770 intel_panel_destroy_backlight(dev);
10771
Jesse Barnes79e53942008-11-07 14:24:08 -080010772 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010010773
10774 intel_cleanup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080010775}
10776
Dave Airlie28d52042009-09-21 14:33:58 +100010777/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080010778 * Return which encoder is currently attached for connector.
10779 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010010780struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080010781{
Chris Wilsondf0e9242010-09-09 16:20:55 +010010782 return &intel_attached_encoder(connector)->base;
10783}
Jesse Barnes79e53942008-11-07 14:24:08 -080010784
Chris Wilsondf0e9242010-09-09 16:20:55 +010010785void intel_connector_attach_encoder(struct intel_connector *connector,
10786 struct intel_encoder *encoder)
10787{
10788 connector->encoder = encoder;
10789 drm_mode_connector_attach_encoder(&connector->base,
10790 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080010791}
Dave Airlie28d52042009-09-21 14:33:58 +100010792
10793/*
10794 * set vga decode state - true == enable VGA decode
10795 */
10796int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
10797{
10798 struct drm_i915_private *dev_priv = dev->dev_private;
10799 u16 gmch_ctrl;
10800
10801 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
10802 if (state)
10803 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
10804 else
10805 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
10806 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
10807 return 0;
10808}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010809
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010810struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030010811
10812 u32 power_well_driver;
10813
Chris Wilson63b66e52013-08-08 15:12:06 +020010814 int num_transcoders;
10815
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010816 struct intel_cursor_error_state {
10817 u32 control;
10818 u32 position;
10819 u32 base;
10820 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010010821 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010822
10823 struct intel_pipe_error_state {
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010824 u32 source;
Damien Lespiau52331302012-08-15 19:23:25 +010010825 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010826
10827 struct intel_plane_error_state {
10828 u32 control;
10829 u32 stride;
10830 u32 size;
10831 u32 pos;
10832 u32 addr;
10833 u32 surface;
10834 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010010835 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020010836
10837 struct intel_transcoder_error_state {
10838 enum transcoder cpu_transcoder;
10839
10840 u32 conf;
10841
10842 u32 htotal;
10843 u32 hblank;
10844 u32 hsync;
10845 u32 vtotal;
10846 u32 vblank;
10847 u32 vsync;
10848 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010849};
10850
10851struct intel_display_error_state *
10852intel_display_capture_error_state(struct drm_device *dev)
10853{
Akshay Joshi0206e352011-08-16 15:34:10 -040010854 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010855 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020010856 int transcoders[] = {
10857 TRANSCODER_A,
10858 TRANSCODER_B,
10859 TRANSCODER_C,
10860 TRANSCODER_EDP,
10861 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010862 int i;
10863
Chris Wilson63b66e52013-08-08 15:12:06 +020010864 if (INTEL_INFO(dev)->num_pipes == 0)
10865 return NULL;
10866
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010867 error = kmalloc(sizeof(*error), GFP_ATOMIC);
10868 if (error == NULL)
10869 return NULL;
10870
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030010871 if (HAS_POWER_WELL(dev))
10872 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
10873
Damien Lespiau52331302012-08-15 19:23:25 +010010874 for_each_pipe(i) {
Paulo Zanonia18c4c32013-03-06 20:03:12 -030010875 if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
10876 error->cursor[i].control = I915_READ(CURCNTR(i));
10877 error->cursor[i].position = I915_READ(CURPOS(i));
10878 error->cursor[i].base = I915_READ(CURBASE(i));
10879 } else {
10880 error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
10881 error->cursor[i].position = I915_READ(CURPOS_IVB(i));
10882 error->cursor[i].base = I915_READ(CURBASE_IVB(i));
10883 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010884
10885 error->plane[i].control = I915_READ(DSPCNTR(i));
10886 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030010887 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030010888 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030010889 error->plane[i].pos = I915_READ(DSPPOS(i));
10890 }
Paulo Zanonica291362013-03-06 20:03:14 -030010891 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
10892 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010893 if (INTEL_INFO(dev)->gen >= 4) {
10894 error->plane[i].surface = I915_READ(DSPSURF(i));
10895 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
10896 }
10897
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010898 error->pipe[i].source = I915_READ(PIPESRC(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020010899 }
10900
10901 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
10902 if (HAS_DDI(dev_priv->dev))
10903 error->num_transcoders++; /* Account for eDP. */
10904
10905 for (i = 0; i < error->num_transcoders; i++) {
10906 enum transcoder cpu_transcoder = transcoders[i];
10907
10908 error->transcoder[i].cpu_transcoder = cpu_transcoder;
10909
10910 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
10911 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
10912 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
10913 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
10914 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
10915 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
10916 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010917 }
10918
Paulo Zanoni12d217c2013-05-03 12:15:38 -030010919 /* In the code above we read the registers without checking if the power
10920 * well was on, so here we have to clear the FPGA_DBG_RM_NOCLAIM bit to
10921 * prevent the next I915_WRITE from detecting it and printing an error
10922 * message. */
Chris Wilson907b28c2013-07-19 20:36:52 +010010923 intel_uncore_clear_errors(dev);
Paulo Zanoni12d217c2013-05-03 12:15:38 -030010924
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010925 return error;
10926}
10927
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010928#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
10929
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010930void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010931intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010932 struct drm_device *dev,
10933 struct intel_display_error_state *error)
10934{
10935 int i;
10936
Chris Wilson63b66e52013-08-08 15:12:06 +020010937 if (!error)
10938 return;
10939
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010940 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030010941 if (HAS_POWER_WELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010942 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030010943 error->power_well_driver);
Damien Lespiau52331302012-08-15 19:23:25 +010010944 for_each_pipe(i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010945 err_printf(m, "Pipe [%d]:\n", i);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010946 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010947
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010948 err_printf(m, "Plane [%d]:\n", i);
10949 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
10950 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030010951 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010952 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
10953 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030010954 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030010955 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010956 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010957 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010958 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
10959 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010960 }
10961
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010962 err_printf(m, "Cursor [%d]:\n", i);
10963 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
10964 err_printf(m, " POS: %08x\n", error->cursor[i].position);
10965 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010966 }
Chris Wilson63b66e52013-08-08 15:12:06 +020010967
10968 for (i = 0; i < error->num_transcoders; i++) {
10969 err_printf(m, " CPU transcoder: %c\n",
10970 transcoder_name(error->transcoder[i].cpu_transcoder));
10971 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
10972 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
10973 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
10974 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
10975 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
10976 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
10977 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
10978 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010979}