blob: 8be4b145339426b7ea8a47a4788c9dd6be04b238 [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Sujith Manoharan5b681382011-05-17 13:36:18 +05302 * Copyright (c) 2008-2011 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#include <linux/io.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090018#include <linux/slab.h>
Paul Gortmaker9d9779e2011-07-03 15:21:01 -040019#include <linux/module.h>
Felix Fietkau09d8e312013-11-18 20:14:43 +010020#include <linux/time.h>
Felix Fietkauc67ce332013-12-14 18:03:38 +010021#include <linux/bitops.h>
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070022#include <asm/unaligned.h>
23
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -070024#include "hw.h"
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -040025#include "hw-ops.h"
Luis R. Rodriguezb622a722010-04-15 17:39:28 -040026#include "ar9003_mac.h"
Sujith Manoharanf4701b52012-02-22 12:41:18 +053027#include "ar9003_mci.h"
Sujith Manoharan362cd032012-09-16 08:06:36 +053028#include "ar9003_phy.h"
Ben Greear462e58f2012-04-12 10:04:00 -070029#include "ath9k.h"
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070030
Sujithcbe61d82009-02-09 13:27:12 +053031static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070032
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -040033MODULE_AUTHOR("Atheros Communications");
34MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
35MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
36MODULE_LICENSE("Dual BSD/GPL");
37
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020038static void ath9k_hw_set_clockrate(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +053039{
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020040 struct ath_common *common = ath9k_hw_common(ah);
Felix Fietkaue4744ec2013-10-11 23:31:01 +020041 struct ath9k_channel *chan = ah->curchan;
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020042 unsigned int clockrate;
Sujithcbe61d82009-02-09 13:27:12 +053043
Felix Fietkau087b6ff2011-07-09 11:12:49 +070044 /* AR9287 v1.3+ uses async FIFO and runs the MAC at 117 MHz */
45 if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah))
46 clockrate = 117;
Felix Fietkaue4744ec2013-10-11 23:31:01 +020047 else if (!chan) /* should really check for CCK instead */
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020048 clockrate = ATH9K_CLOCK_RATE_CCK;
Felix Fietkaue4744ec2013-10-11 23:31:01 +020049 else if (IS_CHAN_2GHZ(chan))
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020050 clockrate = ATH9K_CLOCK_RATE_2GHZ_OFDM;
51 else if (ah->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK)
52 clockrate = ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM;
Vasanthakumar Thiagarajane5553722010-04-26 15:04:33 -040053 else
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020054 clockrate = ATH9K_CLOCK_RATE_5GHZ_OFDM;
55
Michal Nazarewiczbeae4162013-11-29 18:06:46 +010056 if (chan) {
57 if (IS_CHAN_HT40(chan))
58 clockrate *= 2;
Felix Fietkaue4744ec2013-10-11 23:31:01 +020059 if (IS_CHAN_HALF_RATE(chan))
Felix Fietkau906c7202011-07-09 11:12:48 +070060 clockrate /= 2;
Felix Fietkaue4744ec2013-10-11 23:31:01 +020061 if (IS_CHAN_QUARTER_RATE(chan))
Felix Fietkau906c7202011-07-09 11:12:48 +070062 clockrate /= 4;
63 }
64
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020065 common->clockrate = clockrate;
Sujithf1dc5602008-10-29 10:16:30 +053066}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070067
Sujithcbe61d82009-02-09 13:27:12 +053068static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
Sujithf1dc5602008-10-29 10:16:30 +053069{
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020070 struct ath_common *common = ath9k_hw_common(ah);
Sujithcbe61d82009-02-09 13:27:12 +053071
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020072 return usecs * common->clockrate;
Sujithf1dc5602008-10-29 10:16:30 +053073}
74
Sujith0caa7b12009-02-16 13:23:20 +053075bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070076{
77 int i;
78
Sujith0caa7b12009-02-16 13:23:20 +053079 BUG_ON(timeout < AH_TIME_QUANTUM);
80
81 for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070082 if ((REG_READ(ah, reg) & mask) == val)
83 return true;
84
85 udelay(AH_TIME_QUANTUM);
86 }
Sujith04bd46382008-11-28 22:18:05 +053087
Joe Perchesd2182b62011-12-15 14:55:53 -080088 ath_dbg(ath9k_hw_common(ah), ANY,
Joe Perches226afe62010-12-02 19:12:37 -080089 "timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
90 timeout, reg, REG_READ(ah, reg), mask, val);
Sujithf1dc5602008-10-29 10:16:30 +053091
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070092 return false;
93}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -040094EXPORT_SYMBOL(ath9k_hw_wait);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070095
Felix Fietkau7c5adc82012-04-19 21:18:26 +020096void ath9k_hw_synth_delay(struct ath_hw *ah, struct ath9k_channel *chan,
97 int hw_delay)
98{
Felix Fietkau1a5e6322013-10-11 23:30:54 +020099 hw_delay /= 10;
Felix Fietkau7c5adc82012-04-19 21:18:26 +0200100
101 if (IS_CHAN_HALF_RATE(chan))
102 hw_delay *= 2;
103 else if (IS_CHAN_QUARTER_RATE(chan))
104 hw_delay *= 4;
105
106 udelay(hw_delay + BASE_ACTIVATE_DELAY);
107}
108
Felix Fietkau0166b4b2013-01-20 18:51:55 +0100109void ath9k_hw_write_array(struct ath_hw *ah, const struct ar5416IniArray *array,
Felix Fietkaua9b6b252011-03-23 20:57:27 +0100110 int column, unsigned int *writecnt)
111{
112 int r;
113
114 ENABLE_REGWRITE_BUFFER(ah);
115 for (r = 0; r < array->ia_rows; r++) {
116 REG_WRITE(ah, INI_RA(array, r, 0),
117 INI_RA(array, r, column));
118 DO_DELAY(*writecnt);
119 }
120 REGWRITE_BUFFER_FLUSH(ah);
121}
122
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700123u32 ath9k_hw_reverse_bits(u32 val, u32 n)
124{
125 u32 retval;
126 int i;
127
128 for (i = 0, retval = 0; i < n; i++) {
129 retval = (retval << 1) | (val & 1);
130 val >>= 1;
131 }
132 return retval;
133}
134
Sujithcbe61d82009-02-09 13:27:12 +0530135u16 ath9k_hw_computetxtime(struct ath_hw *ah,
Felix Fietkau545750d2009-11-23 22:21:01 +0100136 u8 phy, int kbps,
Sujithf1dc5602008-10-29 10:16:30 +0530137 u32 frameLen, u16 rateix,
138 bool shortPreamble)
139{
140 u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
Sujithf1dc5602008-10-29 10:16:30 +0530141
142 if (kbps == 0)
143 return 0;
144
Felix Fietkau545750d2009-11-23 22:21:01 +0100145 switch (phy) {
Sujith46d14a52008-11-18 09:08:13 +0530146 case WLAN_RC_PHY_CCK:
Sujithf1dc5602008-10-29 10:16:30 +0530147 phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
Felix Fietkau545750d2009-11-23 22:21:01 +0100148 if (shortPreamble)
Sujithf1dc5602008-10-29 10:16:30 +0530149 phyTime >>= 1;
150 numBits = frameLen << 3;
151 txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
152 break;
Sujith46d14a52008-11-18 09:08:13 +0530153 case WLAN_RC_PHY_OFDM:
Sujith2660b812009-02-09 13:27:26 +0530154 if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530155 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
156 numBits = OFDM_PLCP_BITS + (frameLen << 3);
157 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
158 txTime = OFDM_SIFS_TIME_QUARTER
159 + OFDM_PREAMBLE_TIME_QUARTER
160 + (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
Sujith2660b812009-02-09 13:27:26 +0530161 } else if (ah->curchan &&
162 IS_CHAN_HALF_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530163 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
164 numBits = OFDM_PLCP_BITS + (frameLen << 3);
165 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
166 txTime = OFDM_SIFS_TIME_HALF +
167 OFDM_PREAMBLE_TIME_HALF
168 + (numSymbols * OFDM_SYMBOL_TIME_HALF);
169 } else {
170 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
171 numBits = OFDM_PLCP_BITS + (frameLen << 3);
172 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
173 txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
174 + (numSymbols * OFDM_SYMBOL_TIME);
175 }
176 break;
177 default:
Joe Perches38002762010-12-02 19:12:36 -0800178 ath_err(ath9k_hw_common(ah),
179 "Unknown phy %u (rate ix %u)\n", phy, rateix);
Sujithf1dc5602008-10-29 10:16:30 +0530180 txTime = 0;
181 break;
182 }
183
184 return txTime;
185}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400186EXPORT_SYMBOL(ath9k_hw_computetxtime);
Sujithf1dc5602008-10-29 10:16:30 +0530187
Sujithcbe61d82009-02-09 13:27:12 +0530188void ath9k_hw_get_channel_centers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530189 struct ath9k_channel *chan,
190 struct chan_centers *centers)
191{
192 int8_t extoff;
Sujithf1dc5602008-10-29 10:16:30 +0530193
194 if (!IS_CHAN_HT40(chan)) {
195 centers->ctl_center = centers->ext_center =
196 centers->synth_center = chan->channel;
197 return;
198 }
199
Felix Fietkau88969342013-10-11 23:30:53 +0200200 if (IS_CHAN_HT40PLUS(chan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530201 centers->synth_center =
202 chan->channel + HT40_CHANNEL_CENTER_SHIFT;
203 extoff = 1;
204 } else {
205 centers->synth_center =
206 chan->channel - HT40_CHANNEL_CENTER_SHIFT;
207 extoff = -1;
208 }
209
210 centers->ctl_center =
211 centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
Luis R. Rodriguez64200142009-09-13 22:05:04 -0700212 /* 25 MHz spacing is supported by hw but not on upper layers */
Sujithf1dc5602008-10-29 10:16:30 +0530213 centers->ext_center =
Luis R. Rodriguez64200142009-09-13 22:05:04 -0700214 centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
Sujithf1dc5602008-10-29 10:16:30 +0530215}
216
217/******************/
218/* Chip Revisions */
219/******************/
220
Sujithcbe61d82009-02-09 13:27:12 +0530221static void ath9k_hw_read_revisions(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530222{
223 u32 val;
224
Felix Fietkau09c74f72014-09-27 22:49:43 +0200225 if (ah->get_mac_revision)
226 ah->hw_version.macRev = ah->get_mac_revision();
227
Vasanthakumar Thiagarajanecb1d382011-04-19 19:29:18 +0530228 switch (ah->hw_version.devid) {
229 case AR5416_AR9100_DEVID:
230 ah->hw_version.macVersion = AR_SREV_VERSION_9100;
231 break;
Gabor Juhos37625612011-06-21 11:23:23 +0200232 case AR9300_DEVID_AR9330:
233 ah->hw_version.macVersion = AR_SREV_VERSION_9330;
Felix Fietkau09c74f72014-09-27 22:49:43 +0200234 if (!ah->get_mac_revision) {
Gabor Juhos37625612011-06-21 11:23:23 +0200235 val = REG_READ(ah, AR_SREV);
236 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
237 }
238 return;
Vasanthakumar Thiagarajanecb1d382011-04-19 19:29:18 +0530239 case AR9300_DEVID_AR9340:
240 ah->hw_version.macVersion = AR_SREV_VERSION_9340;
Vasanthakumar Thiagarajanecb1d382011-04-19 19:29:18 +0530241 return;
Gabor Juhos813831d2012-07-03 19:13:17 +0200242 case AR9300_DEVID_QCA955X:
243 ah->hw_version.macVersion = AR_SREV_VERSION_9550;
244 return;
Sujith Manoharane6b1e462013-12-31 08:11:59 +0530245 case AR9300_DEVID_AR953X:
246 ah->hw_version.macVersion = AR_SREV_VERSION_9531;
247 return;
Vasanthakumar Thiagarajanecb1d382011-04-19 19:29:18 +0530248 }
249
Sujithf1dc5602008-10-29 10:16:30 +0530250 val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
251
252 if (val == 0xFF) {
253 val = REG_READ(ah, AR_SREV);
Sujithd535a422009-02-09 13:27:06 +0530254 ah->hw_version.macVersion =
255 (val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
256 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
Mohammed Shafi Shajakhan76ed94b2011-09-30 11:31:28 +0530257
Sujith Manoharan77fac462012-09-11 20:09:18 +0530258 if (AR_SREV_9462(ah) || AR_SREV_9565(ah))
Mohammed Shafi Shajakhan76ed94b2011-09-30 11:31:28 +0530259 ah->is_pciexpress = true;
260 else
261 ah->is_pciexpress = (val &
262 AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
Sujithf1dc5602008-10-29 10:16:30 +0530263 } else {
264 if (!AR_SREV_9100(ah))
Sujithd535a422009-02-09 13:27:06 +0530265 ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
Sujithf1dc5602008-10-29 10:16:30 +0530266
Sujithd535a422009-02-09 13:27:06 +0530267 ah->hw_version.macRev = val & AR_SREV_REVISION;
Sujithf1dc5602008-10-29 10:16:30 +0530268
Sujithd535a422009-02-09 13:27:06 +0530269 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
Sujith2660b812009-02-09 13:27:26 +0530270 ah->is_pciexpress = true;
Sujithf1dc5602008-10-29 10:16:30 +0530271 }
272}
273
Sujithf1dc5602008-10-29 10:16:30 +0530274/************************************/
275/* HW Attach, Detach, Init Routines */
276/************************************/
277
Sujithcbe61d82009-02-09 13:27:12 +0530278static void ath9k_hw_disablepcie(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530279{
Felix Fietkau040b74f2010-12-12 00:51:07 +0100280 if (!AR_SREV_5416(ah))
Sujithf1dc5602008-10-29 10:16:30 +0530281 return;
282
283 REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
284 REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
285 REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
286 REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
287 REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
288 REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
289 REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
290 REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
291 REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
292
293 REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
294}
295
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400296/* This should work for all families including legacy */
Sujithcbe61d82009-02-09 13:27:12 +0530297static bool ath9k_hw_chip_test(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530298{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700299 struct ath_common *common = ath9k_hw_common(ah);
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400300 u32 regAddr[2] = { AR_STA_ID0 };
Sujithf1dc5602008-10-29 10:16:30 +0530301 u32 regHold[2];
Joe Perches07b2fa52010-11-20 18:38:53 -0800302 static const u32 patternData[4] = {
303 0x55555555, 0xaaaaaaaa, 0x66666666, 0x99999999
304 };
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400305 int i, j, loop_max;
Sujithf1dc5602008-10-29 10:16:30 +0530306
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400307 if (!AR_SREV_9300_20_OR_LATER(ah)) {
308 loop_max = 2;
309 regAddr[1] = AR_PHY_BASE + (8 << 2);
310 } else
311 loop_max = 1;
312
313 for (i = 0; i < loop_max; i++) {
Sujithf1dc5602008-10-29 10:16:30 +0530314 u32 addr = regAddr[i];
315 u32 wrData, rdData;
316
317 regHold[i] = REG_READ(ah, addr);
318 for (j = 0; j < 0x100; j++) {
319 wrData = (j << 16) | j;
320 REG_WRITE(ah, addr, wrData);
321 rdData = REG_READ(ah, addr);
322 if (rdData != wrData) {
Joe Perches38002762010-12-02 19:12:36 -0800323 ath_err(common,
324 "address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
325 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530326 return false;
327 }
328 }
329 for (j = 0; j < 4; j++) {
330 wrData = patternData[j];
331 REG_WRITE(ah, addr, wrData);
332 rdData = REG_READ(ah, addr);
333 if (wrData != rdData) {
Joe Perches38002762010-12-02 19:12:36 -0800334 ath_err(common,
335 "address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
336 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530337 return false;
338 }
339 }
340 REG_WRITE(ah, regAddr[i], regHold[i]);
341 }
342 udelay(100);
Sujithcbe61d82009-02-09 13:27:12 +0530343
Sujithf1dc5602008-10-29 10:16:30 +0530344 return true;
345}
346
Luis R. Rodriguezb8b0f372009-08-03 12:24:43 -0700347static void ath9k_hw_init_config(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700348{
Sujith Manoharanf57cf932013-12-28 09:47:12 +0530349 struct ath_common *common = ath9k_hw_common(ah);
350
Felix Fietkau689e7562012-04-12 22:35:56 +0200351 ah->config.dma_beacon_response_time = 1;
352 ah->config.sw_beacon_response_time = 6;
Sujith2660b812009-02-09 13:27:26 +0530353 ah->config.cwm_ignore_extcca = 0;
Sujith2660b812009-02-09 13:27:26 +0530354 ah->config.analog_shiftreg = 1;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700355
Sujith0ce024c2009-12-14 14:57:00 +0530356 ah->config.rx_intr_mitigation = true;
Luis R. Rodriguez61584252009-03-12 18:18:49 -0400357
Sujith Manoharana64e1a42014-01-23 08:20:30 +0530358 if (AR_SREV_9300_20_OR_LATER(ah)) {
359 ah->config.rimt_last = 500;
360 ah->config.rimt_first = 2000;
361 } else {
362 ah->config.rimt_last = 250;
363 ah->config.rimt_first = 700;
364 }
365
Luis R. Rodriguez61584252009-03-12 18:18:49 -0400366 /*
367 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
368 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
369 * This means we use it for all AR5416 devices, and the few
370 * minor PCI AR9280 devices out there.
371 *
372 * Serialization is required because these devices do not handle
373 * well the case of two concurrent reads/writes due to the latency
374 * involved. During one read/write another read/write can be issued
375 * on another CPU while the previous read/write may still be working
376 * on our hardware, if we hit this case the hardware poops in a loop.
377 * We prevent this by serializing reads and writes.
378 *
379 * This issue is not present on PCI-Express devices or pre-AR5416
380 * devices (legacy, 802.11abg).
381 */
382 if (num_possible_cpus() > 1)
David S. Miller2d6a5e92009-03-17 15:01:30 -0700383 ah->config.serialize_regmode = SER_REG_MODE_AUTO;
Sujith Manoharanf57cf932013-12-28 09:47:12 +0530384
385 if (NR_CPUS > 1 && ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
386 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
387 ((AR_SREV_9160(ah) || AR_SREV_9280(ah) || AR_SREV_9287(ah)) &&
388 !ah->is_pciexpress)) {
389 ah->config.serialize_regmode = SER_REG_MODE_ON;
390 } else {
391 ah->config.serialize_regmode = SER_REG_MODE_OFF;
392 }
393 }
394
395 ath_dbg(common, RESET, "serialize_regmode is %d\n",
396 ah->config.serialize_regmode);
397
398 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
399 ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
400 else
401 ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700402}
403
Luis R. Rodriguez50aca252009-08-03 12:24:42 -0700404static void ath9k_hw_init_defaults(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700405{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700406 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
407
408 regulatory->country_code = CTRY_DEFAULT;
409 regulatory->power_limit = MAX_RATE_POWER;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700410
Sujithd535a422009-02-09 13:27:06 +0530411 ah->hw_version.magic = AR5416_MAGIC;
Sujithd535a422009-02-09 13:27:06 +0530412 ah->hw_version.subvendorid = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700413
Sujith Manoharanf57cf932013-12-28 09:47:12 +0530414 ah->sta_id1_defaults = AR_STA_ID1_CRPT_MIC_ENABLE |
415 AR_STA_ID1_MCAST_KSRCH;
Felix Fietkauf1717602011-03-19 13:55:41 +0100416 if (AR_SREV_9100(ah))
417 ah->sta_id1_defaults |= AR_STA_ID1_AR9100_BA_FIX;
Sujith Manoharanf57cf932013-12-28 09:47:12 +0530418
Rajkumar Manoharane3f2acc2011-08-27 11:22:59 +0530419 ah->slottime = ATH9K_SLOT_TIME_9;
Sujith2660b812009-02-09 13:27:26 +0530420 ah->globaltxtimeout = (u32) -1;
Gabor Juhoscbdec972009-07-24 17:27:22 +0200421 ah->power_mode = ATH9K_PM_UNDEFINED;
Felix Fietkau8efa7a82012-03-14 16:40:23 +0100422 ah->htc_reset_init = true;
Sujith Manoharanf57cf932013-12-28 09:47:12 +0530423
424 ah->ani_function = ATH9K_ANI_ALL;
425 if (!AR_SREV_9300_20_OR_LATER(ah))
426 ah->ani_function &= ~ATH9K_ANI_MRC_CCK;
427
428 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
429 ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
430 else
431 ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700432}
433
Sujithcbe61d82009-02-09 13:27:12 +0530434static int ath9k_hw_init_macaddr(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700435{
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700436 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530437 u32 sum;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700438 int i;
Sujithf1dc5602008-10-29 10:16:30 +0530439 u16 eeval;
Joe Perches07b2fa52010-11-20 18:38:53 -0800440 static const u32 EEP_MAC[] = { EEP_MAC_LSW, EEP_MAC_MID, EEP_MAC_MSW };
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700441
Sujithf1dc5602008-10-29 10:16:30 +0530442 sum = 0;
443 for (i = 0; i < 3; i++) {
Luis R. Rodriguez49101672010-04-15 17:39:13 -0400444 eeval = ah->eep_ops->get_eeprom(ah, EEP_MAC[i]);
Sujithf1dc5602008-10-29 10:16:30 +0530445 sum += eeval;
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700446 common->macaddr[2 * i] = eeval >> 8;
447 common->macaddr[2 * i + 1] = eeval & 0xff;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700448 }
Sujithd8baa932009-03-30 15:28:25 +0530449 if (sum == 0 || sum == 0xffff * 3)
Sujithf1dc5602008-10-29 10:16:30 +0530450 return -EADDRNOTAVAIL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700451
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700452 return 0;
453}
454
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700455static int ath9k_hw_post_init(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700456{
Sujith Manoharan6cae913d2011-01-04 13:16:37 +0530457 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700458 int ecode;
459
Sujith Manoharan6cae913d2011-01-04 13:16:37 +0530460 if (common->bus_ops->ath_bus_type != ATH_USB) {
Sujith527d4852010-03-17 14:25:16 +0530461 if (!ath9k_hw_chip_test(ah))
462 return -ENODEV;
463 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700464
Luis R. Rodriguezebd5a142010-04-15 17:39:18 -0400465 if (!AR_SREV_9300_20_OR_LATER(ah)) {
466 ecode = ar9002_hw_rf_claim(ah);
467 if (ecode != 0)
468 return ecode;
469 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700470
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700471 ecode = ath9k_hw_eeprom_init(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700472 if (ecode != 0)
473 return ecode;
Sujith7d01b222009-03-13 08:55:55 +0530474
Joe Perchesd2182b62011-12-15 14:55:53 -0800475 ath_dbg(ath9k_hw_common(ah), CONFIG, "Eeprom VER: %d, REV: %d\n",
Joe Perches226afe62010-12-02 19:12:37 -0800476 ah->eep_ops->get_eeprom_ver(ah),
477 ah->eep_ops->get_eeprom_rev(ah));
Sujith7d01b222009-03-13 08:55:55 +0530478
Sujith Manoharane3233002013-06-03 09:19:26 +0530479 ath9k_hw_ani_init(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530480
Sujith Manoharand3b371c2013-09-03 10:28:55 +0530481 /*
482 * EEPROM needs to be initialized before we do this.
483 * This is required for regulatory compliance.
484 */
Sujith Manoharan0c7c2bb2013-12-06 16:28:50 +0530485 if (AR_SREV_9300_20_OR_LATER(ah)) {
Sujith Manoharand3b371c2013-09-03 10:28:55 +0530486 u16 regdmn = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
487 if ((regdmn & 0xF0) == CTL_FCC) {
Sujith Manoharan0c7c2bb2013-12-06 16:28:50 +0530488 ah->nf_2g.max = AR_PHY_CCA_MAX_GOOD_VAL_9300_FCC_2GHZ;
489 ah->nf_5g.max = AR_PHY_CCA_MAX_GOOD_VAL_9300_FCC_5GHZ;
Sujith Manoharand3b371c2013-09-03 10:28:55 +0530490 }
491 }
492
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700493 return 0;
494}
495
Felix Fietkauc1b976d2012-12-12 13:14:23 +0100496static int ath9k_hw_attach_ops(struct ath_hw *ah)
Luis R. Rodriguezee2bb462009-08-03 12:24:39 -0700497{
Felix Fietkauc1b976d2012-12-12 13:14:23 +0100498 if (!AR_SREV_9300_20_OR_LATER(ah))
499 return ar9002_hw_attach_ops(ah);
500
501 ar9003_hw_attach_ops(ah);
502 return 0;
Luis R. Rodriguezee2bb462009-08-03 12:24:39 -0700503}
504
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400505/* Called for all hardware families */
506static int __ath9k_hw_init(struct ath_hw *ah)
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700507{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700508 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700509 int r = 0;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700510
Senthil Balasubramanianac45c122010-12-22 21:14:20 +0530511 ath9k_hw_read_revisions(ah);
512
Sujith Manoharande825822013-12-28 09:47:11 +0530513 switch (ah->hw_version.macVersion) {
514 case AR_SREV_VERSION_5416_PCI:
515 case AR_SREV_VERSION_5416_PCIE:
516 case AR_SREV_VERSION_9160:
517 case AR_SREV_VERSION_9100:
518 case AR_SREV_VERSION_9280:
519 case AR_SREV_VERSION_9285:
520 case AR_SREV_VERSION_9287:
521 case AR_SREV_VERSION_9271:
522 case AR_SREV_VERSION_9300:
523 case AR_SREV_VERSION_9330:
524 case AR_SREV_VERSION_9485:
525 case AR_SREV_VERSION_9340:
526 case AR_SREV_VERSION_9462:
527 case AR_SREV_VERSION_9550:
528 case AR_SREV_VERSION_9565:
Sujith Manoharane6b1e462013-12-31 08:11:59 +0530529 case AR_SREV_VERSION_9531:
Sujith Manoharande825822013-12-28 09:47:11 +0530530 break;
531 default:
532 ath_err(common,
533 "Mac Chip Rev 0x%02x.%x is not supported by this driver\n",
534 ah->hw_version.macVersion, ah->hw_version.macRev);
535 return -EOPNOTSUPP;
536 }
537
Senthil Balasubramanian0a8d7cb2010-12-22 19:17:18 +0530538 /*
539 * Read back AR_WA into a permanent copy and set bits 14 and 17.
540 * We need to do this to avoid RMW of this register. We cannot
541 * read the reg when chip is asleep.
542 */
Sujith Manoharan27251e02013-08-27 11:34:39 +0530543 if (AR_SREV_9300_20_OR_LATER(ah)) {
544 ah->WARegVal = REG_READ(ah, AR_WA);
545 ah->WARegVal |= (AR_WA_D3_L1_DISABLE |
546 AR_WA_ASPM_TIMER_BASED_DISABLE);
547 }
Senthil Balasubramanian0a8d7cb2010-12-22 19:17:18 +0530548
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700549 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
Joe Perches38002762010-12-02 19:12:36 -0800550 ath_err(common, "Couldn't reset chip\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700551 return -EIO;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700552 }
553
Sujith Manoharana4a29542012-09-10 09:20:03 +0530554 if (AR_SREV_9565(ah)) {
555 ah->WARegVal |= AR_WA_BIT22;
556 REG_WRITE(ah, AR_WA, ah->WARegVal);
557 }
558
Luis R. Rodriguezbab1f622010-04-15 17:38:20 -0400559 ath9k_hw_init_defaults(ah);
560 ath9k_hw_init_config(ah);
561
Felix Fietkauc1b976d2012-12-12 13:14:23 +0100562 r = ath9k_hw_attach_ops(ah);
563 if (r)
564 return r;
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400565
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -0700566 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
Joe Perches38002762010-12-02 19:12:36 -0800567 ath_err(common, "Couldn't wakeup chip\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700568 return -EIO;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700569 }
570
Gabor Juhos2c8e5932011-06-21 11:23:21 +0200571 if (AR_SREV_9271(ah) || AR_SREV_9100(ah) || AR_SREV_9340(ah) ||
Gabor Juhosc95b5842012-07-03 19:13:20 +0200572 AR_SREV_9330(ah) || AR_SREV_9550(ah))
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400573 ah->is_pciexpress = false;
574
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700575 ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700576 ath9k_hw_init_cal_settings(ah);
577
Stanislaw Gruszka69ce6742011-08-05 13:10:34 +0200578 if (!ah->is_pciexpress)
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700579 ath9k_hw_disablepcie(ah);
580
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700581 r = ath9k_hw_post_init(ah);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700582 if (r)
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700583 return r;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700584
585 ath9k_hw_init_mode_gain_regs(ah);
Gabor Juhosa9a29ce2009-11-27 12:01:35 +0100586 r = ath9k_hw_fill_cap_info(ah);
587 if (r)
588 return r;
589
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -0700590 r = ath9k_hw_init_macaddr(ah);
591 if (r) {
Joe Perches38002762010-12-02 19:12:36 -0800592 ath_err(common, "Failed to initialize MAC address\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700593 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700594 }
595
Sujith Manoharan45987022013-12-24 10:44:18 +0530596 ath9k_hw_init_hang_checks(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700597
Luis R. Rodriguez211f5852009-10-06 21:19:07 -0400598 common->state = ATH_HW_INITIALIZED;
599
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -0700600 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700601}
602
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400603int ath9k_hw_init(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530604{
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400605 int ret;
606 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530607
Sujith Manoharan77fac462012-09-11 20:09:18 +0530608 /* These are all the AR5008/AR9001/AR9002/AR9003 hardware family of chipsets */
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400609 switch (ah->hw_version.devid) {
610 case AR5416_DEVID_PCI:
611 case AR5416_DEVID_PCIE:
612 case AR5416_AR9100_DEVID:
613 case AR9160_DEVID_PCI:
614 case AR9280_DEVID_PCI:
615 case AR9280_DEVID_PCIE:
616 case AR9285_DEVID_PCIE:
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -0400617 case AR9287_DEVID_PCI:
618 case AR9287_DEVID_PCIE:
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400619 case AR2427_DEVID_PCIE:
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -0400620 case AR9300_DEVID_PCIE:
Vasanthakumar Thiagarajan3050c912010-12-06 04:27:36 -0800621 case AR9300_DEVID_AR9485_PCIE:
Gabor Juhos999a7a82011-06-21 11:23:52 +0200622 case AR9300_DEVID_AR9330:
Vasanthakumar Thiagarajanbca04682011-04-19 19:29:20 +0530623 case AR9300_DEVID_AR9340:
Gabor Juhos2b943a32012-07-03 19:13:34 +0200624 case AR9300_DEVID_QCA955X:
Luis R. Rodriguez5a63ef02011-08-24 15:36:08 -0700625 case AR9300_DEVID_AR9580:
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +0530626 case AR9300_DEVID_AR9462:
Mohammed Shafi Shajakhand4e59792012-08-02 11:58:50 +0530627 case AR9485_DEVID_AR1111:
Sujith Manoharan77fac462012-09-11 20:09:18 +0530628 case AR9300_DEVID_AR9565:
Sujith Manoharane6b1e462013-12-31 08:11:59 +0530629 case AR9300_DEVID_AR953X:
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400630 break;
631 default:
632 if (common->bus_ops->ath_bus_type == ATH_USB)
633 break;
Joe Perches38002762010-12-02 19:12:36 -0800634 ath_err(common, "Hardware device ID 0x%04x not supported\n",
635 ah->hw_version.devid);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400636 return -EOPNOTSUPP;
637 }
Sujithf1dc5602008-10-29 10:16:30 +0530638
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400639 ret = __ath9k_hw_init(ah);
640 if (ret) {
Joe Perches38002762010-12-02 19:12:36 -0800641 ath_err(common,
642 "Unable to initialize hardware; initialization status: %d\n",
643 ret);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400644 return ret;
645 }
Sujithf1dc5602008-10-29 10:16:30 +0530646
Lorenzo Bianconic774d572014-09-16 02:13:09 +0200647 ath_dynack_init(ah);
648
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400649 return 0;
Sujithf1dc5602008-10-29 10:16:30 +0530650}
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400651EXPORT_SYMBOL(ath9k_hw_init);
Sujithf1dc5602008-10-29 10:16:30 +0530652
Sujithcbe61d82009-02-09 13:27:12 +0530653static void ath9k_hw_init_qos(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530654{
Sujith7d0d0df2010-04-16 11:53:57 +0530655 ENABLE_REGWRITE_BUFFER(ah);
656
Sujithf1dc5602008-10-29 10:16:30 +0530657 REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
658 REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
659
660 REG_WRITE(ah, AR_QOS_NO_ACK,
661 SM(2, AR_QOS_NO_ACK_TWO_BIT) |
662 SM(5, AR_QOS_NO_ACK_BIT_OFF) |
663 SM(0, AR_QOS_NO_ACK_BYTE_OFF));
664
665 REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
666 REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
667 REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
668 REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
669 REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
Sujith7d0d0df2010-04-16 11:53:57 +0530670
671 REGWRITE_BUFFER_FLUSH(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530672}
673
Senthil Balasubramanianb84628e2011-04-22 11:32:12 +0530674u32 ar9003_get_pll_sqsum_dvc(struct ath_hw *ah)
Vivek Natarajanb1415812011-01-27 14:45:07 +0530675{
Mohammed Shafi Shajakhanf18e3c62012-06-18 13:13:30 +0530676 struct ath_common *common = ath9k_hw_common(ah);
677 int i = 0;
678
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100679 REG_CLR_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
680 udelay(100);
681 REG_SET_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
682
Mohammed Shafi Shajakhanf18e3c62012-06-18 13:13:30 +0530683 while ((REG_READ(ah, PLL4) & PLL4_MEAS_DONE) == 0) {
684
Vivek Natarajanb1415812011-01-27 14:45:07 +0530685 udelay(100);
Vivek Natarajanb1415812011-01-27 14:45:07 +0530686
Mohammed Shafi Shajakhanf18e3c62012-06-18 13:13:30 +0530687 if (WARN_ON_ONCE(i >= 100)) {
688 ath_err(common, "PLL4 meaurement not done\n");
689 break;
690 }
691
692 i++;
693 }
694
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100695 return (REG_READ(ah, PLL3) & SQSUM_DVC_MASK) >> 3;
Vivek Natarajanb1415812011-01-27 14:45:07 +0530696}
697EXPORT_SYMBOL(ar9003_get_pll_sqsum_dvc);
698
Sujithcbe61d82009-02-09 13:27:12 +0530699static void ath9k_hw_init_pll(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530700 struct ath9k_channel *chan)
701{
Vasanthakumar Thiagarajand09b17f2010-12-06 04:27:44 -0800702 u32 pll;
703
Felix Fietkau5fb9b1b2014-09-29 20:45:42 +0200704 pll = ath9k_hw_compute_pll_control(ah, chan);
705
Sujith Manoharana4a29542012-09-10 09:20:03 +0530706 if (AR_SREV_9485(ah) || AR_SREV_9565(ah)) {
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530707 /* program BB PLL ki and kd value, ki=0x4, kd=0x40 */
708 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
709 AR_CH0_BB_DPLL2_PLL_PWD, 0x1);
710 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
711 AR_CH0_DPLL2_KD, 0x40);
712 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
713 AR_CH0_DPLL2_KI, 0x4);
Vivek Natarajan22983c32011-01-27 14:45:09 +0530714
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530715 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
716 AR_CH0_BB_DPLL1_REFDIV, 0x5);
717 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
718 AR_CH0_BB_DPLL1_NINI, 0x58);
719 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
720 AR_CH0_BB_DPLL1_NFRAC, 0x0);
721
722 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
723 AR_CH0_BB_DPLL2_OUTDIV, 0x1);
724 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
725 AR_CH0_BB_DPLL2_LOCAL_PLL, 0x1);
726 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
727 AR_CH0_BB_DPLL2_EN_NEGTRIG, 0x1);
728
729 /* program BB PLL phase_shift to 0x6 */
730 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
731 AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x6);
732
733 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
734 AR_CH0_BB_DPLL2_PLL_PWD, 0x0);
Vivek Natarajan75e03512011-03-10 11:05:42 +0530735 udelay(1000);
Gabor Juhosa5415d62011-06-21 11:23:29 +0200736 } else if (AR_SREV_9330(ah)) {
737 u32 ddr_dpll2, pll_control2, kd;
738
739 if (ah->is_clk_25mhz) {
740 ddr_dpll2 = 0x18e82f01;
741 pll_control2 = 0xe04a3d;
742 kd = 0x1d;
743 } else {
744 ddr_dpll2 = 0x19e82f01;
745 pll_control2 = 0x886666;
746 kd = 0x3d;
747 }
748
749 /* program DDR PLL ki and kd value */
750 REG_WRITE(ah, AR_CH0_DDR_DPLL2, ddr_dpll2);
751
752 /* program DDR PLL phase_shift */
753 REG_RMW_FIELD(ah, AR_CH0_DDR_DPLL3,
754 AR_CH0_DPLL3_PHASE_SHIFT, 0x1);
755
Felix Fietkau5fb9b1b2014-09-29 20:45:42 +0200756 REG_WRITE(ah, AR_RTC_PLL_CONTROL,
757 pll | AR_RTC_9300_PLL_BYPASS);
Gabor Juhosa5415d62011-06-21 11:23:29 +0200758 udelay(1000);
759
760 /* program refdiv, nint, frac to RTC register */
761 REG_WRITE(ah, AR_RTC_PLL_CONTROL2, pll_control2);
762
763 /* program BB PLL kd and ki value */
764 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KD, kd);
765 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KI, 0x06);
766
767 /* program BB PLL phase_shift */
768 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
769 AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x1);
Sujith Manoharan2c323052013-12-31 08:12:02 +0530770 } else if (AR_SREV_9340(ah) || AR_SREV_9550(ah) || AR_SREV_9531(ah)) {
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530771 u32 regval, pll2_divint, pll2_divfrac, refdiv;
772
Felix Fietkau5fb9b1b2014-09-29 20:45:42 +0200773 REG_WRITE(ah, AR_RTC_PLL_CONTROL,
774 pll | AR_RTC_9300_SOC_PLL_BYPASS);
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530775 udelay(1000);
776
777 REG_SET_BIT(ah, AR_PHY_PLL_MODE, 0x1 << 16);
778 udelay(100);
779
780 if (ah->is_clk_25mhz) {
Sujith Manoharan2c323052013-12-31 08:12:02 +0530781 if (AR_SREV_9531(ah)) {
782 pll2_divint = 0x1c;
783 pll2_divfrac = 0xa3d2;
784 refdiv = 1;
785 } else {
786 pll2_divint = 0x54;
787 pll2_divfrac = 0x1eb85;
788 refdiv = 3;
789 }
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530790 } else {
Gabor Juhosfc05a312012-07-03 19:13:31 +0200791 if (AR_SREV_9340(ah)) {
792 pll2_divint = 88;
793 pll2_divfrac = 0;
794 refdiv = 5;
795 } else {
796 pll2_divint = 0x11;
Rajkumar Manoharan76ac9ed2014-06-24 22:27:40 +0530797 pll2_divfrac =
798 AR_SREV_9531(ah) ? 0x26665 : 0x26666;
Gabor Juhosfc05a312012-07-03 19:13:31 +0200799 refdiv = 1;
800 }
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530801 }
802
803 regval = REG_READ(ah, AR_PHY_PLL_MODE);
Sujith Manoharan2c323052013-12-31 08:12:02 +0530804 if (AR_SREV_9531(ah))
805 regval |= (0x1 << 22);
806 else
807 regval |= (0x1 << 16);
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530808 REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
809 udelay(100);
810
811 REG_WRITE(ah, AR_PHY_PLL_CONTROL, (refdiv << 27) |
812 (pll2_divint << 18) | pll2_divfrac);
813 udelay(100);
814
815 regval = REG_READ(ah, AR_PHY_PLL_MODE);
Gabor Juhosfc05a312012-07-03 19:13:31 +0200816 if (AR_SREV_9340(ah))
Sujith Manoharan2c323052013-12-31 08:12:02 +0530817 regval = (regval & 0x80071fff) |
818 (0x1 << 30) |
819 (0x1 << 13) |
820 (0x4 << 26) |
821 (0x18 << 19);
822 else if (AR_SREV_9531(ah))
823 regval = (regval & 0x01c00fff) |
824 (0x1 << 31) |
825 (0x2 << 29) |
826 (0xa << 25) |
827 (0x1 << 19) |
828 (0x6 << 12);
Gabor Juhosfc05a312012-07-03 19:13:31 +0200829 else
Sujith Manoharan2c323052013-12-31 08:12:02 +0530830 regval = (regval & 0x80071fff) |
831 (0x3 << 30) |
832 (0x1 << 13) |
833 (0x4 << 26) |
834 (0x60 << 19);
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530835 REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
Sujith Manoharan2c323052013-12-31 08:12:02 +0530836
837 if (AR_SREV_9531(ah))
838 REG_WRITE(ah, AR_PHY_PLL_MODE,
839 REG_READ(ah, AR_PHY_PLL_MODE) & 0xffbfffff);
840 else
841 REG_WRITE(ah, AR_PHY_PLL_MODE,
842 REG_READ(ah, AR_PHY_PLL_MODE) & 0xfffeffff);
843
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530844 udelay(1000);
Vivek Natarajan22983c32011-01-27 14:45:09 +0530845 }
Vasanthakumar Thiagarajand09b17f2010-12-06 04:27:44 -0800846
Sujith Manoharan8565f8b2012-09-10 09:20:29 +0530847 if (AR_SREV_9565(ah))
848 pll |= 0x40000;
Gabor Juhosd03a66c2009-01-14 20:17:09 +0100849 REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
Sujithf1dc5602008-10-29 10:16:30 +0530850
Gabor Juhosfc05a312012-07-03 19:13:31 +0200851 if (AR_SREV_9485(ah) || AR_SREV_9340(ah) || AR_SREV_9330(ah) ||
852 AR_SREV_9550(ah))
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530853 udelay(1000);
854
Luis R. Rodriguezc75724d2009-10-19 02:33:34 -0400855 /* Switch the core clock for ar9271 to 117Mhz */
856 if (AR_SREV_9271(ah)) {
Sujith25e2ab12010-03-17 14:25:22 +0530857 udelay(500);
858 REG_WRITE(ah, 0x50040, 0x304);
Luis R. Rodriguezc75724d2009-10-19 02:33:34 -0400859 }
860
Sujithf1dc5602008-10-29 10:16:30 +0530861 udelay(RTC_PLL_SETTLE_DELAY);
862
863 REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530864
Gabor Juhosfc05a312012-07-03 19:13:31 +0200865 if (AR_SREV_9340(ah) || AR_SREV_9550(ah)) {
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530866 if (ah->is_clk_25mhz) {
867 REG_WRITE(ah, AR_RTC_DERIVED_CLK, 0x17c << 1);
868 REG_WRITE(ah, AR_SLP32_MODE, 0x0010f3d7);
869 REG_WRITE(ah, AR_SLP32_INC, 0x0001e7ae);
870 } else {
871 REG_WRITE(ah, AR_RTC_DERIVED_CLK, 0x261 << 1);
872 REG_WRITE(ah, AR_SLP32_MODE, 0x0010f400);
873 REG_WRITE(ah, AR_SLP32_INC, 0x0001e800);
874 }
875 udelay(100);
876 }
Sujithf1dc5602008-10-29 10:16:30 +0530877}
878
Sujithcbe61d82009-02-09 13:27:12 +0530879static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
Colin McCabed97809d2008-12-01 13:38:55 -0800880 enum nl80211_iftype opmode)
Sujithf1dc5602008-10-29 10:16:30 +0530881{
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530882 u32 sync_default = AR_INTR_SYNC_DEFAULT;
Pavel Roskin152d5302010-03-31 18:05:37 -0400883 u32 imr_reg = AR_IMR_TXERR |
Sujithf1dc5602008-10-29 10:16:30 +0530884 AR_IMR_TXURN |
885 AR_IMR_RXERR |
886 AR_IMR_RXORN |
887 AR_IMR_BCNMISC;
888
Sujith Manoharanc90d4f72014-03-17 15:02:47 +0530889 if (AR_SREV_9340(ah) || AR_SREV_9550(ah) || AR_SREV_9531(ah))
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530890 sync_default &= ~AR_INTR_SYNC_HOST1_FATAL;
891
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400892 if (AR_SREV_9300_20_OR_LATER(ah)) {
893 imr_reg |= AR_IMR_RXOK_HP;
894 if (ah->config.rx_intr_mitigation)
895 imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
896 else
897 imr_reg |= AR_IMR_RXOK_LP;
Sujithf1dc5602008-10-29 10:16:30 +0530898
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400899 } else {
900 if (ah->config.rx_intr_mitigation)
901 imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
902 else
903 imr_reg |= AR_IMR_RXOK;
904 }
905
906 if (ah->config.tx_intr_mitigation)
907 imr_reg |= AR_IMR_TXINTM | AR_IMR_TXMINTR;
908 else
909 imr_reg |= AR_IMR_TXOK;
Sujithf1dc5602008-10-29 10:16:30 +0530910
Sujith7d0d0df2010-04-16 11:53:57 +0530911 ENABLE_REGWRITE_BUFFER(ah);
912
Pavel Roskin152d5302010-03-31 18:05:37 -0400913 REG_WRITE(ah, AR_IMR, imr_reg);
Pavel Roskin74bad5c2010-02-23 18:15:27 -0500914 ah->imrs2_reg |= AR_IMR_S2_GTT;
915 REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
Sujithf1dc5602008-10-29 10:16:30 +0530916
917 if (!AR_SREV_9100(ah)) {
918 REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530919 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, sync_default);
Sujithf1dc5602008-10-29 10:16:30 +0530920 REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
921 }
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400922
Sujith7d0d0df2010-04-16 11:53:57 +0530923 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +0530924
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400925 if (AR_SREV_9300_20_OR_LATER(ah)) {
926 REG_WRITE(ah, AR_INTR_PRIO_ASYNC_ENABLE, 0);
927 REG_WRITE(ah, AR_INTR_PRIO_ASYNC_MASK, 0);
928 REG_WRITE(ah, AR_INTR_PRIO_SYNC_ENABLE, 0);
929 REG_WRITE(ah, AR_INTR_PRIO_SYNC_MASK, 0);
930 }
Sujithf1dc5602008-10-29 10:16:30 +0530931}
932
Felix Fietkaub6ba41b2011-07-09 11:12:50 +0700933static void ath9k_hw_set_sifs_time(struct ath_hw *ah, u32 us)
934{
935 u32 val = ath9k_hw_mac_to_clks(ah, us - 2);
936 val = min(val, (u32) 0xFFFF);
937 REG_WRITE(ah, AR_D_GBL_IFS_SIFS, val);
938}
939
Lorenzo Bianconi8e15e092014-09-16 02:13:07 +0200940void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +0530941{
Felix Fietkau0005baf2010-01-15 02:33:40 +0100942 u32 val = ath9k_hw_mac_to_clks(ah, us);
943 val = min(val, (u32) 0xFFFF);
944 REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
Sujithf1dc5602008-10-29 10:16:30 +0530945}
946
Lorenzo Bianconi8e15e092014-09-16 02:13:07 +0200947void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +0530948{
Felix Fietkau0005baf2010-01-15 02:33:40 +0100949 u32 val = ath9k_hw_mac_to_clks(ah, us);
950 val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
951 REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
952}
953
Lorenzo Bianconi8e15e092014-09-16 02:13:07 +0200954void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
Felix Fietkau0005baf2010-01-15 02:33:40 +0100955{
956 u32 val = ath9k_hw_mac_to_clks(ah, us);
957 val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
958 REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
Sujithf1dc5602008-10-29 10:16:30 +0530959}
960
Sujithcbe61d82009-02-09 13:27:12 +0530961static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
Sujithf1dc5602008-10-29 10:16:30 +0530962{
Sujithf1dc5602008-10-29 10:16:30 +0530963 if (tu > 0xFFFF) {
Joe Perchesd2182b62011-12-15 14:55:53 -0800964 ath_dbg(ath9k_hw_common(ah), XMIT, "bad global tx timeout %u\n",
965 tu);
Sujith2660b812009-02-09 13:27:26 +0530966 ah->globaltxtimeout = (u32) -1;
Sujithf1dc5602008-10-29 10:16:30 +0530967 return false;
968 } else {
969 REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
Sujith2660b812009-02-09 13:27:26 +0530970 ah->globaltxtimeout = tu;
Sujithf1dc5602008-10-29 10:16:30 +0530971 return true;
972 }
973}
974
Felix Fietkau0005baf2010-01-15 02:33:40 +0100975void ath9k_hw_init_global_settings(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530976{
Felix Fietkaub6ba41b2011-07-09 11:12:50 +0700977 struct ath_common *common = ath9k_hw_common(ah);
Felix Fietkaub6ba41b2011-07-09 11:12:50 +0700978 const struct ath9k_channel *chan = ah->curchan;
Felix Fietkaue115b7e2012-04-19 21:18:23 +0200979 int acktimeout, ctstimeout, ack_offset = 0;
Felix Fietkaue239d852010-01-15 02:34:58 +0100980 int slottime;
Felix Fietkau0005baf2010-01-15 02:33:40 +0100981 int sifstime;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +0700982 int rx_lat = 0, tx_lat = 0, eifs = 0;
983 u32 reg;
Felix Fietkau0005baf2010-01-15 02:33:40 +0100984
Joe Perchesd2182b62011-12-15 14:55:53 -0800985 ath_dbg(ath9k_hw_common(ah), RESET, "ah->misc_mode 0x%x\n",
Joe Perches226afe62010-12-02 19:12:37 -0800986 ah->misc_mode);
Sujithf1dc5602008-10-29 10:16:30 +0530987
Felix Fietkaub6ba41b2011-07-09 11:12:50 +0700988 if (!chan)
989 return;
990
Sujith2660b812009-02-09 13:27:26 +0530991 if (ah->misc_mode != 0)
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100992 REG_SET_BIT(ah, AR_PCU_MISC, ah->misc_mode);
Felix Fietkau0005baf2010-01-15 02:33:40 +0100993
Rajkumar Manoharan81a91d52011-08-31 10:47:30 +0530994 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
995 rx_lat = 41;
996 else
997 rx_lat = 37;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +0700998 tx_lat = 54;
999
Felix Fietkaue88e4862012-04-19 21:18:22 +02001000 if (IS_CHAN_5GHZ(chan))
1001 sifstime = 16;
1002 else
1003 sifstime = 10;
1004
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001005 if (IS_CHAN_HALF_RATE(chan)) {
1006 eifs = 175;
1007 rx_lat *= 2;
1008 tx_lat *= 2;
1009 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
1010 tx_lat += 11;
1011
Simon Wunderlich92367fe72013-08-14 08:01:30 +02001012 sifstime = 32;
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001013 ack_offset = 16;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001014 slottime = 13;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001015 } else if (IS_CHAN_QUARTER_RATE(chan)) {
1016 eifs = 340;
Rajkumar Manoharan81a91d52011-08-31 10:47:30 +05301017 rx_lat = (rx_lat * 4) - 1;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001018 tx_lat *= 4;
1019 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
1020 tx_lat += 22;
1021
Simon Wunderlich92367fe72013-08-14 08:01:30 +02001022 sifstime = 64;
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001023 ack_offset = 32;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001024 slottime = 21;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001025 } else {
Rajkumar Manoharana7be0392011-08-27 12:13:21 +05301026 if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah)) {
1027 eifs = AR_D_GBL_IFS_EIFS_ASYNC_FIFO;
1028 reg = AR_USEC_ASYNC_FIFO;
1029 } else {
1030 eifs = REG_READ(ah, AR_D_GBL_IFS_EIFS)/
1031 common->clockrate;
1032 reg = REG_READ(ah, AR_USEC);
1033 }
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001034 rx_lat = MS(reg, AR_USEC_RX_LAT);
1035 tx_lat = MS(reg, AR_USEC_TX_LAT);
1036
1037 slottime = ah->slottime;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001038 }
Felix Fietkau0005baf2010-01-15 02:33:40 +01001039
Felix Fietkaue239d852010-01-15 02:34:58 +01001040 /* As defined by IEEE 802.11-2007 17.3.8.6 */
Mathias Kretschmerf77f8232013-04-22 22:34:41 +02001041 slottime += 3 * ah->coverage_class;
1042 acktimeout = slottime + sifstime + ack_offset;
Felix Fietkauadb50662011-08-28 01:52:10 +02001043 ctstimeout = acktimeout;
Felix Fietkau42c45682010-02-11 18:07:19 +01001044
1045 /*
1046 * Workaround for early ACK timeouts, add an offset to match the
Felix Fietkau55a2bb42012-02-05 21:15:18 +01001047 * initval's 64us ack timeout value. Use 48us for the CTS timeout.
Felix Fietkau42c45682010-02-11 18:07:19 +01001048 * This was initially only meant to work around an issue with delayed
1049 * BA frames in some implementations, but it has been found to fix ACK
1050 * timeout issues in other cases as well.
1051 */
Felix Fietkaue4744ec2013-10-11 23:31:01 +02001052 if (IS_CHAN_2GHZ(chan) &&
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001053 !IS_CHAN_HALF_RATE(chan) && !IS_CHAN_QUARTER_RATE(chan)) {
Felix Fietkau42c45682010-02-11 18:07:19 +01001054 acktimeout += 64 - sifstime - ah->slottime;
Felix Fietkau55a2bb42012-02-05 21:15:18 +01001055 ctstimeout += 48 - sifstime - ah->slottime;
1056 }
1057
Lorenzo Bianconi7aefa8a2014-09-16 02:13:11 +02001058 if (ah->dynack.enabled) {
1059 acktimeout = ah->dynack.ackto;
1060 ctstimeout = acktimeout;
1061 slottime = (acktimeout - 3) / 2;
1062 } else {
1063 ah->dynack.ackto = acktimeout;
1064 }
1065
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001066 ath9k_hw_set_sifs_time(ah, sifstime);
1067 ath9k_hw_setslottime(ah, slottime);
Felix Fietkau0005baf2010-01-15 02:33:40 +01001068 ath9k_hw_set_ack_timeout(ah, acktimeout);
Felix Fietkauadb50662011-08-28 01:52:10 +02001069 ath9k_hw_set_cts_timeout(ah, ctstimeout);
Sujith2660b812009-02-09 13:27:26 +05301070 if (ah->globaltxtimeout != (u32) -1)
1071 ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001072
1073 REG_WRITE(ah, AR_D_GBL_IFS_EIFS, ath9k_hw_mac_to_clks(ah, eifs));
1074 REG_RMW(ah, AR_USEC,
1075 (common->clockrate - 1) |
1076 SM(rx_lat, AR_USEC_RX_LAT) |
1077 SM(tx_lat, AR_USEC_TX_LAT),
1078 AR_USEC_TX_LAT | AR_USEC_RX_LAT | AR_USEC_USEC);
1079
Sujithf1dc5602008-10-29 10:16:30 +05301080}
Felix Fietkau0005baf2010-01-15 02:33:40 +01001081EXPORT_SYMBOL(ath9k_hw_init_global_settings);
Sujithf1dc5602008-10-29 10:16:30 +05301082
Sujith285f2dd2010-01-08 10:36:07 +05301083void ath9k_hw_deinit(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001084{
Luis R. Rodriguez211f5852009-10-06 21:19:07 -04001085 struct ath_common *common = ath9k_hw_common(ah);
1086
Sujith736b3a22010-03-17 14:25:24 +05301087 if (common->state < ATH_HW_INITIALIZED)
Felix Fietkauc1b976d2012-12-12 13:14:23 +01001088 return;
Luis R. Rodriguez211f5852009-10-06 21:19:07 -04001089
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001090 ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001091}
Sujith285f2dd2010-01-08 10:36:07 +05301092EXPORT_SYMBOL(ath9k_hw_deinit);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001093
Sujithf1dc5602008-10-29 10:16:30 +05301094/*******/
1095/* INI */
1096/*******/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001097
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001098u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan)
Bob Copeland3a702e42009-03-30 22:30:29 -04001099{
1100 u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);
1101
Felix Fietkau6b21fd22013-10-11 23:30:56 +02001102 if (IS_CHAN_2GHZ(chan))
Bob Copeland3a702e42009-03-30 22:30:29 -04001103 ctl |= CTL_11G;
1104 else
1105 ctl |= CTL_11A;
1106
1107 return ctl;
1108}
1109
Sujithf1dc5602008-10-29 10:16:30 +05301110/****************************************/
1111/* Reset and Channel Switching Routines */
1112/****************************************/
1113
Sujithcbe61d82009-02-09 13:27:12 +05301114static inline void ath9k_hw_set_dma(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301115{
Felix Fietkau57b32222010-04-15 17:39:22 -04001116 struct ath_common *common = ath9k_hw_common(ah);
Felix Fietkau86c157b2013-05-23 12:20:56 +02001117 int txbuf_size;
Sujithf1dc5602008-10-29 10:16:30 +05301118
Sujith7d0d0df2010-04-16 11:53:57 +05301119 ENABLE_REGWRITE_BUFFER(ah);
1120
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001121 /*
1122 * set AHB_MODE not to do cacheline prefetches
1123 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001124 if (!AR_SREV_9300_20_OR_LATER(ah))
1125 REG_SET_BIT(ah, AR_AHB_MODE, AR_AHB_PREFETCH_RD_EN);
Sujithf1dc5602008-10-29 10:16:30 +05301126
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001127 /*
1128 * let mac dma reads be in 128 byte chunks
1129 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001130 REG_RMW(ah, AR_TXCFG, AR_TXCFG_DMASZ_128B, AR_TXCFG_DMASZ_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05301131
Sujith7d0d0df2010-04-16 11:53:57 +05301132 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301133
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001134 /*
1135 * Restore TX Trigger Level to its pre-reset value.
1136 * The initial value depends on whether aggregation is enabled, and is
1137 * adjusted whenever underruns are detected.
1138 */
Felix Fietkau57b32222010-04-15 17:39:22 -04001139 if (!AR_SREV_9300_20_OR_LATER(ah))
1140 REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
Sujithf1dc5602008-10-29 10:16:30 +05301141
Sujith7d0d0df2010-04-16 11:53:57 +05301142 ENABLE_REGWRITE_BUFFER(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301143
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001144 /*
1145 * let mac dma writes be in 128 byte chunks
1146 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001147 REG_RMW(ah, AR_RXCFG, AR_RXCFG_DMASZ_128B, AR_RXCFG_DMASZ_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05301148
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001149 /*
1150 * Setup receive FIFO threshold to hold off TX activities
1151 */
Sujithf1dc5602008-10-29 10:16:30 +05301152 REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);
1153
Felix Fietkau57b32222010-04-15 17:39:22 -04001154 if (AR_SREV_9300_20_OR_LATER(ah)) {
1155 REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_HP, 0x1);
1156 REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_LP, 0x1);
1157
1158 ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize -
1159 ah->caps.rx_status_len);
1160 }
1161
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001162 /*
1163 * reduce the number of usable entries in PCU TXBUF to avoid
1164 * wrap around issues.
1165 */
Sujithf1dc5602008-10-29 10:16:30 +05301166 if (AR_SREV_9285(ah)) {
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001167 /* For AR9285 the number of Fifos are reduced to half.
1168 * So set the usable tx buf size also to half to
1169 * avoid data/delimiter underruns
1170 */
Felix Fietkau86c157b2013-05-23 12:20:56 +02001171 txbuf_size = AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE;
1172 } else if (AR_SREV_9340_13_OR_LATER(ah)) {
1173 /* Uses fewer entries for AR934x v1.3+ to prevent rx overruns */
1174 txbuf_size = AR_9340_PCU_TXBUF_CTRL_USABLE_SIZE;
1175 } else {
1176 txbuf_size = AR_PCU_TXBUF_CTRL_USABLE_SIZE;
Sujithf1dc5602008-10-29 10:16:30 +05301177 }
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -04001178
Felix Fietkau86c157b2013-05-23 12:20:56 +02001179 if (!AR_SREV_9271(ah))
1180 REG_WRITE(ah, AR_PCU_TXBUF_CTRL, txbuf_size);
1181
Sujith7d0d0df2010-04-16 11:53:57 +05301182 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301183
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -04001184 if (AR_SREV_9300_20_OR_LATER(ah))
1185 ath9k_hw_reset_txstatus_ring(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301186}
1187
Sujithcbe61d82009-02-09 13:27:12 +05301188static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
Sujithf1dc5602008-10-29 10:16:30 +05301189{
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001190 u32 mask = AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC;
1191 u32 set = AR_STA_ID1_KSRCH_MODE;
Sujithf1dc5602008-10-29 10:16:30 +05301192
Sujithf1dc5602008-10-29 10:16:30 +05301193 switch (opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -08001194 case NL80211_IFTYPE_ADHOC:
Felix Fietkau83322eb2014-09-27 22:49:44 +02001195 if (!AR_SREV_9340_13(ah)) {
1196 set |= AR_STA_ID1_ADHOC;
1197 REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1198 break;
1199 }
1200 /* fall through */
Thomas Pedersen2664d662013-05-08 10:16:48 -07001201 case NL80211_IFTYPE_MESH_POINT:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001202 case NL80211_IFTYPE_AP:
1203 set |= AR_STA_ID1_STA_AP;
1204 /* fall through */
Colin McCabed97809d2008-12-01 13:38:55 -08001205 case NL80211_IFTYPE_STATION:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001206 REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
Sujithf1dc5602008-10-29 10:16:30 +05301207 break;
Rajkumar Manoharan5f841b42010-10-27 18:31:15 +05301208 default:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001209 if (!ah->is_monitoring)
1210 set = 0;
Rajkumar Manoharan5f841b42010-10-27 18:31:15 +05301211 break;
Sujithf1dc5602008-10-29 10:16:30 +05301212 }
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001213 REG_RMW(ah, AR_STA_ID1, set, mask);
Sujithf1dc5602008-10-29 10:16:30 +05301214}
1215
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001216void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
1217 u32 *coef_mantissa, u32 *coef_exponent)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001218{
1219 u32 coef_exp, coef_man;
1220
1221 for (coef_exp = 31; coef_exp > 0; coef_exp--)
1222 if ((coef_scaled >> coef_exp) & 0x1)
1223 break;
1224
1225 coef_exp = 14 - (coef_exp - COEF_SCALE_S);
1226
1227 coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));
1228
1229 *coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
1230 *coef_exponent = coef_exp - 16;
1231}
1232
Sujith Manoharand7df7a52013-12-18 09:53:27 +05301233/* AR9330 WAR:
1234 * call external reset function to reset WMAC if:
1235 * - doing a cold reset
1236 * - we have pending frames in the TX queues.
1237 */
1238static bool ath9k_hw_ar9330_reset_war(struct ath_hw *ah, int type)
1239{
1240 int i, npend = 0;
1241
1242 for (i = 0; i < AR_NUM_QCU; i++) {
1243 npend = ath9k_hw_numtxpending(ah, i);
1244 if (npend)
1245 break;
1246 }
1247
1248 if (ah->external_reset &&
1249 (npend || type == ATH9K_RESET_COLD)) {
1250 int reset_err = 0;
1251
1252 ath_dbg(ath9k_hw_common(ah), RESET,
1253 "reset MAC via external reset\n");
1254
1255 reset_err = ah->external_reset();
1256 if (reset_err) {
1257 ath_err(ath9k_hw_common(ah),
1258 "External reset failed, err=%d\n",
1259 reset_err);
1260 return false;
1261 }
1262
1263 REG_WRITE(ah, AR_RTC_RESET, 1);
1264 }
1265
1266 return true;
1267}
1268
Sujithcbe61d82009-02-09 13:27:12 +05301269static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
Sujithf1dc5602008-10-29 10:16:30 +05301270{
1271 u32 rst_flags;
1272 u32 tmpReg;
1273
Sujith70768492009-02-16 13:23:12 +05301274 if (AR_SREV_9100(ah)) {
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001275 REG_RMW_FIELD(ah, AR_RTC_DERIVED_CLK,
1276 AR_RTC_DERIVED_CLK_PERIOD, 1);
Sujith70768492009-02-16 13:23:12 +05301277 (void)REG_READ(ah, AR_RTC_DERIVED_CLK);
1278 }
1279
Sujith7d0d0df2010-04-16 11:53:57 +05301280 ENABLE_REGWRITE_BUFFER(ah);
1281
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001282 if (AR_SREV_9300_20_OR_LATER(ah)) {
1283 REG_WRITE(ah, AR_WA, ah->WARegVal);
1284 udelay(10);
1285 }
1286
Sujithf1dc5602008-10-29 10:16:30 +05301287 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1288 AR_RTC_FORCE_WAKE_ON_INT);
1289
1290 if (AR_SREV_9100(ah)) {
1291 rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
1292 AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
1293 } else {
1294 tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
Felix Fietkaua37a9912013-05-23 12:20:55 +02001295 if (AR_SREV_9340(ah))
1296 tmpReg &= AR9340_INTR_SYNC_LOCAL_TIMEOUT;
1297 else
1298 tmpReg &= AR_INTR_SYNC_LOCAL_TIMEOUT |
1299 AR_INTR_SYNC_RADM_CPL_TIMEOUT;
1300
1301 if (tmpReg) {
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001302 u32 val;
Sujithf1dc5602008-10-29 10:16:30 +05301303 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001304
1305 val = AR_RC_HOSTIF;
1306 if (!AR_SREV_9300_20_OR_LATER(ah))
1307 val |= AR_RC_AHB;
1308 REG_WRITE(ah, AR_RC, val);
1309
1310 } else if (!AR_SREV_9300_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05301311 REG_WRITE(ah, AR_RC, AR_RC_AHB);
Sujithf1dc5602008-10-29 10:16:30 +05301312
1313 rst_flags = AR_RTC_RC_MAC_WARM;
1314 if (type == ATH9K_RESET_COLD)
1315 rst_flags |= AR_RTC_RC_MAC_COLD;
1316 }
1317
Gabor Juhos7d95847c2011-06-21 11:23:51 +02001318 if (AR_SREV_9330(ah)) {
Sujith Manoharand7df7a52013-12-18 09:53:27 +05301319 if (!ath9k_hw_ar9330_reset_war(ah, type))
1320 return false;
Gabor Juhos7d95847c2011-06-21 11:23:51 +02001321 }
1322
Rajkumar Manoharan38634952012-06-11 12:19:32 +05301323 if (ath9k_hw_mci_is_enabled(ah))
Rajkumar Manoharan506847a2012-06-12 20:18:16 +05301324 ar9003_mci_check_gpm_offset(ah);
Rajkumar Manoharan38634952012-06-11 12:19:32 +05301325
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001326 REG_WRITE(ah, AR_RTC_RC, rst_flags);
Sujith7d0d0df2010-04-16 11:53:57 +05301327
1328 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301329
Sujith Manoharan4dc78c432013-12-18 09:53:26 +05301330 if (AR_SREV_9300_20_OR_LATER(ah))
1331 udelay(50);
1332 else if (AR_SREV_9100(ah))
Sujith Manoharan3683a072014-02-04 08:37:52 +05301333 mdelay(10);
Sujith Manoharan4dc78c432013-12-18 09:53:26 +05301334 else
1335 udelay(100);
Sujithf1dc5602008-10-29 10:16:30 +05301336
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001337 REG_WRITE(ah, AR_RTC_RC, 0);
Sujith0caa7b12009-02-16 13:23:20 +05301338 if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001339 ath_dbg(ath9k_hw_common(ah), RESET, "RTC stuck in MAC reset\n");
Sujithf1dc5602008-10-29 10:16:30 +05301340 return false;
1341 }
1342
1343 if (!AR_SREV_9100(ah))
1344 REG_WRITE(ah, AR_RC, 0);
1345
Sujithf1dc5602008-10-29 10:16:30 +05301346 if (AR_SREV_9100(ah))
1347 udelay(50);
1348
1349 return true;
1350}
1351
Sujithcbe61d82009-02-09 13:27:12 +05301352static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301353{
Sujith7d0d0df2010-04-16 11:53:57 +05301354 ENABLE_REGWRITE_BUFFER(ah);
1355
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001356 if (AR_SREV_9300_20_OR_LATER(ah)) {
1357 REG_WRITE(ah, AR_WA, ah->WARegVal);
1358 udelay(10);
1359 }
1360
Sujithf1dc5602008-10-29 10:16:30 +05301361 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1362 AR_RTC_FORCE_WAKE_ON_INT);
1363
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001364 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301365 REG_WRITE(ah, AR_RC, AR_RC_AHB);
1366
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001367 REG_WRITE(ah, AR_RTC_RESET, 0);
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301368
Sujith7d0d0df2010-04-16 11:53:57 +05301369 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301370
Sujith Manoharanafe36532013-12-18 09:53:25 +05301371 udelay(2);
Senthil Balasubramanian84e21692010-04-15 17:38:30 -04001372
1373 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301374 REG_WRITE(ah, AR_RC, 0);
1375
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001376 REG_WRITE(ah, AR_RTC_RESET, 1);
Sujithf1dc5602008-10-29 10:16:30 +05301377
1378 if (!ath9k_hw_wait(ah,
1379 AR_RTC_STATUS,
1380 AR_RTC_STATUS_M,
Sujith0caa7b12009-02-16 13:23:20 +05301381 AR_RTC_STATUS_ON,
1382 AH_WAIT_TIMEOUT)) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001383 ath_dbg(ath9k_hw_common(ah), RESET, "RTC not waking up\n");
Sujithf1dc5602008-10-29 10:16:30 +05301384 return false;
1385 }
1386
Sujithf1dc5602008-10-29 10:16:30 +05301387 return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
1388}
1389
Sujithcbe61d82009-02-09 13:27:12 +05301390static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
Sujithf1dc5602008-10-29 10:16:30 +05301391{
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301392 bool ret = false;
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05301393
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001394 if (AR_SREV_9300_20_OR_LATER(ah)) {
1395 REG_WRITE(ah, AR_WA, ah->WARegVal);
1396 udelay(10);
1397 }
1398
Sujithf1dc5602008-10-29 10:16:30 +05301399 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
1400 AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);
1401
Felix Fietkauceb26a62012-10-03 21:07:51 +02001402 if (!ah->reset_power_on)
1403 type = ATH9K_RESET_POWER_ON;
1404
Sujithf1dc5602008-10-29 10:16:30 +05301405 switch (type) {
1406 case ATH9K_RESET_POWER_ON:
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301407 ret = ath9k_hw_set_reset_power_on(ah);
Sujith Manoharanda8fb122012-11-17 21:20:50 +05301408 if (ret)
Felix Fietkauceb26a62012-10-03 21:07:51 +02001409 ah->reset_power_on = true;
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301410 break;
Sujithf1dc5602008-10-29 10:16:30 +05301411 case ATH9K_RESET_WARM:
1412 case ATH9K_RESET_COLD:
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301413 ret = ath9k_hw_set_reset(ah, type);
1414 break;
Sujithf1dc5602008-10-29 10:16:30 +05301415 default:
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301416 break;
Sujithf1dc5602008-10-29 10:16:30 +05301417 }
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301418
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301419 return ret;
Sujithf1dc5602008-10-29 10:16:30 +05301420}
1421
Sujithcbe61d82009-02-09 13:27:12 +05301422static bool ath9k_hw_chip_reset(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301423 struct ath9k_channel *chan)
1424{
Felix Fietkau9c083af2012-03-03 15:17:02 +01001425 int reset_type = ATH9K_RESET_WARM;
1426
1427 if (AR_SREV_9280(ah)) {
1428 if (ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
1429 reset_type = ATH9K_RESET_POWER_ON;
1430 else
1431 reset_type = ATH9K_RESET_COLD;
Felix Fietkau3412f2f02013-02-25 20:51:07 +01001432 } else if (ah->chip_fullsleep || REG_READ(ah, AR_Q_TXE) ||
1433 (REG_READ(ah, AR_CR) & AR_CR_RXE))
1434 reset_type = ATH9K_RESET_COLD;
Felix Fietkau9c083af2012-03-03 15:17:02 +01001435
1436 if (!ath9k_hw_set_reset_reg(ah, reset_type))
Sujithf1dc5602008-10-29 10:16:30 +05301437 return false;
1438
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001439 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Sujithf1dc5602008-10-29 10:16:30 +05301440 return false;
1441
Sujith2660b812009-02-09 13:27:26 +05301442 ah->chip_fullsleep = false;
Felix Fietkaubfc441a2012-05-24 14:32:22 +02001443
1444 if (AR_SREV_9330(ah))
1445 ar9003_hw_internal_regulator_apply(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301446 ath9k_hw_init_pll(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301447
1448 return true;
1449}
1450
Sujithcbe61d82009-02-09 13:27:12 +05301451static bool ath9k_hw_channel_change(struct ath_hw *ah,
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001452 struct ath9k_channel *chan)
Sujithf1dc5602008-10-29 10:16:30 +05301453{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001454 struct ath_common *common = ath9k_hw_common(ah);
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301455 struct ath9k_hw_capabilities *pCap = &ah->caps;
1456 bool band_switch = false, mode_diff = false;
Sujith Manoharan70e89a72013-07-16 12:03:22 +05301457 u8 ini_reloaded = 0;
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001458 u32 qnum;
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001459 int r;
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301460
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301461 if (pCap->hw_caps & ATH9K_HW_CAP_FCC_BAND_SWITCH) {
Felix Fietkauaf02efb2013-11-18 20:14:44 +01001462 u32 flags_diff = chan->channelFlags ^ ah->curchan->channelFlags;
1463 band_switch = !!(flags_diff & CHANNEL_5GHZ);
1464 mode_diff = !!(flags_diff & ~CHANNEL_HT);
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301465 }
Sujithf1dc5602008-10-29 10:16:30 +05301466
1467 for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
1468 if (ath9k_hw_numtxpending(ah, qnum)) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001469 ath_dbg(common, QUEUE,
Joe Perches226afe62010-12-02 19:12:37 -08001470 "Transmit frames pending on queue %d\n", qnum);
Sujithf1dc5602008-10-29 10:16:30 +05301471 return false;
1472 }
1473 }
1474
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001475 if (!ath9k_hw_rfbus_req(ah)) {
Joe Perches38002762010-12-02 19:12:36 -08001476 ath_err(common, "Could not kill baseband RX\n");
Sujithf1dc5602008-10-29 10:16:30 +05301477 return false;
1478 }
1479
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301480 if (band_switch || mode_diff) {
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301481 ath9k_hw_mark_phy_inactive(ah);
1482 udelay(5);
1483
Sujith Manoharan5f35c0f2013-07-16 12:03:20 +05301484 if (band_switch)
1485 ath9k_hw_init_pll(ah, chan);
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301486
1487 if (ath9k_hw_fast_chan_change(ah, chan, &ini_reloaded)) {
1488 ath_err(common, "Failed to do fast channel change\n");
1489 return false;
1490 }
1491 }
1492
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001493 ath9k_hw_set_channel_regs(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301494
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001495 r = ath9k_hw_rf_set_freq(ah, chan);
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001496 if (r) {
Joe Perches38002762010-12-02 19:12:36 -08001497 ath_err(common, "Failed to set channel\n");
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001498 return false;
Sujithf1dc5602008-10-29 10:16:30 +05301499 }
Felix Fietkaudfdac8a2010-10-08 22:13:51 +02001500 ath9k_hw_set_clockrate(ah);
Gabor Juhos64ea57d2012-04-15 20:38:05 +02001501 ath9k_hw_apply_txpower(ah, chan, false);
Sujithf1dc5602008-10-29 10:16:30 +05301502
Felix Fietkau81c507a2013-10-11 23:30:55 +02001503 ath9k_hw_set_delta_slope(ah, chan);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001504 ath9k_hw_spur_mitigate_freq(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301505
Sujith Manoharan70e89a72013-07-16 12:03:22 +05301506 if (band_switch || ini_reloaded)
1507 ah->eep_ops->set_board_values(ah, chan);
1508
1509 ath9k_hw_init_bb(ah, chan);
1510 ath9k_hw_rfbus_done(ah);
1511
1512 if (band_switch || ini_reloaded) {
Rajkumar Manoharana126ff52011-10-13 11:00:42 +05301513 ah->ah_flags |= AH_FASTCC;
Sujith Manoharan70e89a72013-07-16 12:03:22 +05301514 ath9k_hw_init_cal(ah, chan);
Rajkumar Manoharana126ff52011-10-13 11:00:42 +05301515 ah->ah_flags &= ~AH_FASTCC;
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301516 }
1517
Sujithf1dc5602008-10-29 10:16:30 +05301518 return true;
1519}
1520
Felix Fietkau691680b2011-03-19 13:55:38 +01001521static void ath9k_hw_apply_gpio_override(struct ath_hw *ah)
1522{
1523 u32 gpio_mask = ah->gpio_mask;
1524 int i;
1525
1526 for (i = 0; gpio_mask; i++, gpio_mask >>= 1) {
1527 if (!(gpio_mask & 1))
1528 continue;
1529
1530 ath9k_hw_cfg_output(ah, i, AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
1531 ath9k_hw_set_gpio(ah, i, !!(ah->gpio_val & BIT(i)));
1532 }
1533}
1534
Sujith Manoharan1e516ca2013-09-11 21:30:27 +05301535void ath9k_hw_check_nav(struct ath_hw *ah)
1536{
1537 struct ath_common *common = ath9k_hw_common(ah);
1538 u32 val;
1539
1540 val = REG_READ(ah, AR_NAV);
1541 if (val != 0xdeadbeef && val > 0x7fff) {
1542 ath_dbg(common, BSTUCK, "Abnormal NAV: 0x%x\n", val);
1543 REG_WRITE(ah, AR_NAV, 0);
1544 }
1545}
1546EXPORT_SYMBOL(ath9k_hw_check_nav);
1547
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001548bool ath9k_hw_check_alive(struct ath_hw *ah)
Johannes Berg3b319aa2009-06-13 14:50:26 +05301549{
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001550 int count = 50;
Felix Fietkaud31a36a2014-02-24 22:26:05 +01001551 u32 reg, last_val;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301552
Rajkumar Manoharan01e18912012-03-15 05:34:27 +05301553 if (AR_SREV_9300(ah))
1554 return !ath9k_hw_detect_mac_hang(ah);
1555
Felix Fietkaue17f83e2010-09-22 12:34:53 +02001556 if (AR_SREV_9285_12_OR_LATER(ah))
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001557 return true;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301558
Felix Fietkaud31a36a2014-02-24 22:26:05 +01001559 last_val = REG_READ(ah, AR_OBS_BUS_1);
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001560 do {
1561 reg = REG_READ(ah, AR_OBS_BUS_1);
Felix Fietkaud31a36a2014-02-24 22:26:05 +01001562 if (reg != last_val)
1563 return true;
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001564
Felix Fietkau105ff412014-03-09 09:51:16 +01001565 udelay(1);
Felix Fietkaud31a36a2014-02-24 22:26:05 +01001566 last_val = reg;
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001567 if ((reg & 0x7E7FFFEF) == 0x00702400)
1568 continue;
1569
1570 switch (reg & 0x7E000B00) {
1571 case 0x1E000000:
1572 case 0x52000B00:
1573 case 0x18000B00:
1574 continue;
1575 default:
1576 return true;
1577 }
1578 } while (count-- > 0);
1579
1580 return false;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301581}
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001582EXPORT_SYMBOL(ath9k_hw_check_alive);
Johannes Berg3b319aa2009-06-13 14:50:26 +05301583
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301584static void ath9k_hw_init_mfp(struct ath_hw *ah)
1585{
1586 /* Setup MFP options for CCMP */
1587 if (AR_SREV_9280_20_OR_LATER(ah)) {
1588 /* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
1589 * frames when constructing CCMP AAD. */
1590 REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
1591 0xc7ff);
1592 ah->sw_mgmt_crypto = false;
1593 } else if (AR_SREV_9160_10_OR_LATER(ah)) {
1594 /* Disable hardware crypto for management frames */
1595 REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
1596 AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
1597 REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
1598 AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
1599 ah->sw_mgmt_crypto = true;
1600 } else {
1601 ah->sw_mgmt_crypto = true;
1602 }
1603}
1604
1605static void ath9k_hw_reset_opmode(struct ath_hw *ah,
1606 u32 macStaId1, u32 saveDefAntenna)
1607{
1608 struct ath_common *common = ath9k_hw_common(ah);
1609
1610 ENABLE_REGWRITE_BUFFER(ah);
1611
Felix Fietkauecbbed32013-04-16 12:51:56 +02001612 REG_RMW(ah, AR_STA_ID1, macStaId1
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301613 | AR_STA_ID1_RTS_USE_DEF
Felix Fietkauecbbed32013-04-16 12:51:56 +02001614 | ah->sta_id1_defaults,
1615 ~AR_STA_ID1_SADH_MASK);
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301616 ath_hw_setbssidmask(common);
1617 REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);
1618 ath9k_hw_write_associd(ah);
1619 REG_WRITE(ah, AR_ISR, ~0);
1620 REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);
1621
1622 REGWRITE_BUFFER_FLUSH(ah);
1623
1624 ath9k_hw_set_operating_mode(ah, ah->opmode);
1625}
1626
1627static void ath9k_hw_init_queues(struct ath_hw *ah)
1628{
1629 int i;
1630
1631 ENABLE_REGWRITE_BUFFER(ah);
1632
1633 for (i = 0; i < AR_NUM_DCU; i++)
1634 REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);
1635
1636 REGWRITE_BUFFER_FLUSH(ah);
1637
1638 ah->intr_txqs = 0;
1639 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
1640 ath9k_hw_resettxqueue(ah, i);
1641}
1642
1643/*
1644 * For big endian systems turn on swapping for descriptors
1645 */
1646static void ath9k_hw_init_desc(struct ath_hw *ah)
1647{
1648 struct ath_common *common = ath9k_hw_common(ah);
1649
1650 if (AR_SREV_9100(ah)) {
1651 u32 mask;
1652 mask = REG_READ(ah, AR_CFG);
1653 if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
1654 ath_dbg(common, RESET, "CFG Byte Swap Set 0x%x\n",
1655 mask);
1656 } else {
1657 mask = INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
1658 REG_WRITE(ah, AR_CFG, mask);
1659 ath_dbg(common, RESET, "Setting CFG 0x%x\n",
1660 REG_READ(ah, AR_CFG));
1661 }
1662 } else {
1663 if (common->bus_ops->ath_bus_type == ATH_USB) {
1664 /* Configure AR9271 target WLAN */
1665 if (AR_SREV_9271(ah))
1666 REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
1667 else
1668 REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
1669 }
1670#ifdef __BIG_ENDIAN
1671 else if (AR_SREV_9330(ah) || AR_SREV_9340(ah) ||
Sujith Manoharan2c323052013-12-31 08:12:02 +05301672 AR_SREV_9550(ah) || AR_SREV_9531(ah))
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301673 REG_RMW(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB, 0);
1674 else
1675 REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
1676#endif
1677 }
1678}
1679
Sujith Manoharancaed6572012-03-14 14:40:46 +05301680/*
1681 * Fast channel change:
1682 * (Change synthesizer based on channel freq without resetting chip)
Sujith Manoharancaed6572012-03-14 14:40:46 +05301683 */
1684static int ath9k_hw_do_fastcc(struct ath_hw *ah, struct ath9k_channel *chan)
1685{
1686 struct ath_common *common = ath9k_hw_common(ah);
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301687 struct ath9k_hw_capabilities *pCap = &ah->caps;
Sujith Manoharancaed6572012-03-14 14:40:46 +05301688 int ret;
1689
1690 if (AR_SREV_9280(ah) && common->bus_ops->ath_bus_type == ATH_PCI)
1691 goto fail;
1692
1693 if (ah->chip_fullsleep)
1694 goto fail;
1695
1696 if (!ah->curchan)
1697 goto fail;
1698
1699 if (chan->channel == ah->curchan->channel)
1700 goto fail;
1701
Felix Fietkaufeb7bc92012-04-19 21:18:28 +02001702 if ((ah->curchan->channelFlags | chan->channelFlags) &
1703 (CHANNEL_HALF | CHANNEL_QUARTER))
1704 goto fail;
1705
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301706 /*
Felix Fietkau6b21fd22013-10-11 23:30:56 +02001707 * If cross-band fcc is not supoprted, bail out if channelFlags differ.
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301708 */
Felix Fietkau6b21fd22013-10-11 23:30:56 +02001709 if (!(pCap->hw_caps & ATH9K_HW_CAP_FCC_BAND_SWITCH) &&
Felix Fietkauaf02efb2013-11-18 20:14:44 +01001710 ((chan->channelFlags ^ ah->curchan->channelFlags) & ~CHANNEL_HT))
Felix Fietkau6b21fd22013-10-11 23:30:56 +02001711 goto fail;
Sujith Manoharancaed6572012-03-14 14:40:46 +05301712
1713 if (!ath9k_hw_check_alive(ah))
1714 goto fail;
1715
1716 /*
1717 * For AR9462, make sure that calibration data for
1718 * re-using are present.
1719 */
Sujith Manoharan8a905552012-05-04 13:23:59 +05301720 if (AR_SREV_9462(ah) && (ah->caldata &&
Sujith Manoharan4b9b42b2013-09-11 16:36:31 +05301721 (!test_bit(TXIQCAL_DONE, &ah->caldata->cal_flags) ||
1722 !test_bit(TXCLCAL_DONE, &ah->caldata->cal_flags) ||
1723 !test_bit(RTT_DONE, &ah->caldata->cal_flags))))
Sujith Manoharancaed6572012-03-14 14:40:46 +05301724 goto fail;
1725
1726 ath_dbg(common, RESET, "FastChannelChange for %d -> %d\n",
1727 ah->curchan->channel, chan->channel);
1728
1729 ret = ath9k_hw_channel_change(ah, chan);
1730 if (!ret)
1731 goto fail;
1732
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301733 if (ath9k_hw_mci_is_enabled(ah))
Rajkumar Manoharan1bde95fa2012-06-11 12:19:33 +05301734 ar9003_mci_2g5g_switch(ah, false);
Sujith Manoharancaed6572012-03-14 14:40:46 +05301735
Rajkumar Manoharan88033312012-09-12 18:59:19 +05301736 ath9k_hw_loadnf(ah, ah->curchan);
1737 ath9k_hw_start_nfcal(ah, true);
1738
Sujith Manoharancaed6572012-03-14 14:40:46 +05301739 if (AR_SREV_9271(ah))
1740 ar9002_hw_load_ani_reg(ah, chan);
1741
1742 return 0;
1743fail:
1744 return -EINVAL;
1745}
1746
Felix Fietkau8d7e09d2014-06-11 16:18:01 +05301747u32 ath9k_hw_get_tsf_offset(struct timespec *last, struct timespec *cur)
1748{
1749 struct timespec ts;
1750 s64 usec;
1751
1752 if (!cur) {
1753 getrawmonotonic(&ts);
1754 cur = &ts;
1755 }
1756
1757 usec = cur->tv_sec * 1000000ULL + cur->tv_nsec / 1000;
1758 usec -= last->tv_sec * 1000000ULL + last->tv_nsec / 1000;
1759
1760 return (u32) usec;
1761}
1762EXPORT_SYMBOL(ath9k_hw_get_tsf_offset);
1763
Sujithcbe61d82009-02-09 13:27:12 +05301764int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
Sujith Manoharancaed6572012-03-14 14:40:46 +05301765 struct ath9k_hw_cal_data *caldata, bool fastcc)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001766{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07001767 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001768 u32 saveLedState;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001769 u32 saveDefAntenna;
1770 u32 macStaId1;
Sujith46fe7822009-09-17 09:25:25 +05301771 u64 tsf = 0;
Felix Fietkau09d8e312013-11-18 20:14:43 +01001772 s64 usec = 0;
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301773 int r;
Sujith Manoharancaed6572012-03-14 14:40:46 +05301774 bool start_mci_reset = false;
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301775 bool save_fullsleep = ah->chip_fullsleep;
1776
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301777 if (ath9k_hw_mci_is_enabled(ah)) {
Sujith Manoharan528e5d32012-02-22 12:41:12 +05301778 start_mci_reset = ar9003_mci_start_reset(ah, chan);
1779 if (start_mci_reset)
1780 return 0;
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301781 }
1782
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001783 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001784 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001785
Sujith Manoharancaed6572012-03-14 14:40:46 +05301786 if (ah->curchan && !ah->chip_fullsleep)
1787 ath9k_hw_getnf(ah, ah->curchan);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001788
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001789 ah->caldata = caldata;
Sujith Manoharanfcb9a3d2013-03-04 12:42:52 +05301790 if (caldata && (chan->channel != caldata->channel ||
Felix Fietkau6b21fd22013-10-11 23:30:56 +02001791 chan->channelFlags != caldata->channelFlags)) {
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001792 /* Operating channel changed, reset channel calibration data */
1793 memset(caldata, 0, sizeof(*caldata));
1794 ath9k_init_nfcal_hist_buffer(ah, chan);
Felix Fietkau51dea9b2012-08-27 17:00:07 +02001795 } else if (caldata) {
Sujith Manoharan4b9b42b2013-09-11 16:36:31 +05301796 clear_bit(PAPRD_PACKET_SENT, &caldata->cal_flags);
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001797 }
Lorenzo Bianconi5bc225a2013-10-11 14:09:54 +02001798 ah->noise = ath9k_hw_getchan_noise(ah, chan, chan->noisefloor);
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001799
Sujith Manoharancaed6572012-03-14 14:40:46 +05301800 if (fastcc) {
1801 r = ath9k_hw_do_fastcc(ah, chan);
1802 if (!r)
1803 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001804 }
1805
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301806 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan528e5d32012-02-22 12:41:12 +05301807 ar9003_mci_stop_bt(ah, save_fullsleep);
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301808
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001809 saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
1810 if (saveDefAntenna == 0)
1811 saveDefAntenna = 1;
1812
1813 macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;
1814
Felix Fietkau09d8e312013-11-18 20:14:43 +01001815 /* Save TSF before chip reset, a cold reset clears it */
1816 tsf = ath9k_hw_gettsf64(ah);
Thomas Gleixner6438e0d2014-07-16 21:05:09 +00001817 usec = ktime_to_us(ktime_get_raw());
Sujith46fe7822009-09-17 09:25:25 +05301818
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001819 saveLedState = REG_READ(ah, AR_CFG_LED) &
1820 (AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
1821 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);
1822
1823 ath9k_hw_mark_phy_inactive(ah);
1824
Vasanthakumar Thiagarajan45ef6a02010-12-15 07:30:53 -08001825 ah->paprd_table_write_done = false;
1826
Sujith05020d22010-03-17 14:25:23 +05301827 /* Only required on the first reset */
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001828 if (AR_SREV_9271(ah) && ah->htc_reset_init) {
1829 REG_WRITE(ah,
1830 AR9271_RESET_POWER_DOWN_CONTROL,
1831 AR9271_RADIO_RF_RST);
1832 udelay(50);
1833 }
1834
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001835 if (!ath9k_hw_chip_reset(ah, chan)) {
Joe Perches38002762010-12-02 19:12:36 -08001836 ath_err(common, "Chip reset failed\n");
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001837 return -EINVAL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001838 }
1839
Sujith05020d22010-03-17 14:25:23 +05301840 /* Only required on the first reset */
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001841 if (AR_SREV_9271(ah) && ah->htc_reset_init) {
1842 ah->htc_reset_init = false;
1843 REG_WRITE(ah,
1844 AR9271_RESET_POWER_DOWN_CONTROL,
1845 AR9271_GATE_MAC_CTL);
1846 udelay(50);
1847 }
1848
Sujith46fe7822009-09-17 09:25:25 +05301849 /* Restore TSF */
Thomas Gleixner6438e0d2014-07-16 21:05:09 +00001850 usec = ktime_to_us(ktime_get_raw()) - usec;
Felix Fietkau09d8e312013-11-18 20:14:43 +01001851 ath9k_hw_settsf64(ah, tsf + usec);
Sujith46fe7822009-09-17 09:25:25 +05301852
Felix Fietkau7a370812010-09-22 12:34:52 +02001853 if (AR_SREV_9280_20_OR_LATER(ah))
Vasanthakumar Thiagarajan369391d2009-01-21 19:24:13 +05301854 REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001855
Sujithe9141f72010-06-01 15:14:10 +05301856 if (!AR_SREV_9300_20_OR_LATER(ah))
1857 ar9002_hw_enable_async_fifo(ah);
1858
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001859 r = ath9k_hw_process_ini(ah, chan);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001860 if (r)
1861 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001862
Lorenzo Bianconi935d00c2013-12-12 18:10:16 +01001863 ath9k_hw_set_rfmode(ah, chan);
1864
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301865 if (ath9k_hw_mci_is_enabled(ah))
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301866 ar9003_mci_reset(ah, false, IS_CHAN_2GHZ(chan), save_fullsleep);
1867
Felix Fietkauf860d522010-06-30 02:07:48 +02001868 /*
1869 * Some AR91xx SoC devices frequently fail to accept TSF writes
1870 * right after the chip reset. When that happens, write a new
1871 * value after the initvals have been applied, with an offset
1872 * based on measured time difference
1873 */
1874 if (AR_SREV_9100(ah) && (ath9k_hw_gettsf64(ah) < tsf)) {
1875 tsf += 1500;
1876 ath9k_hw_settsf64(ah, tsf);
1877 }
1878
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301879 ath9k_hw_init_mfp(ah);
Jouni Malinen0ced0e12009-01-08 13:32:13 +02001880
Felix Fietkau81c507a2013-10-11 23:30:55 +02001881 ath9k_hw_set_delta_slope(ah, chan);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001882 ath9k_hw_spur_mitigate_freq(ah, chan);
Sujithd6509152009-03-13 08:56:05 +05301883 ah->eep_ops->set_board_values(ah, chan);
Luis R. Rodrigueza7765822009-10-19 02:33:45 -04001884
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301885 ath9k_hw_reset_opmode(ah, macStaId1, saveDefAntenna);
Sujith Manoharan00e00032011-01-26 21:59:05 +05301886
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001887 r = ath9k_hw_rf_set_freq(ah, chan);
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001888 if (r)
1889 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001890
Felix Fietkaudfdac8a2010-10-08 22:13:51 +02001891 ath9k_hw_set_clockrate(ah);
1892
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301893 ath9k_hw_init_queues(ah);
Sujith2660b812009-02-09 13:27:26 +05301894 ath9k_hw_init_interrupt_masks(ah, ah->opmode);
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -04001895 ath9k_hw_ani_cache_ini_regs(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001896 ath9k_hw_init_qos(ah);
1897
Sujith2660b812009-02-09 13:27:26 +05301898 if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
Felix Fietkau55821322010-12-17 00:57:01 +01001899 ath9k_hw_cfg_gpio_input(ah, ah->rfkill_gpio);
Johannes Berg3b319aa2009-06-13 14:50:26 +05301900
Felix Fietkau0005baf2010-01-15 02:33:40 +01001901 ath9k_hw_init_global_settings(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001902
Felix Fietkaufe2b6af2011-07-09 11:12:51 +07001903 if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah)) {
1904 REG_SET_BIT(ah, AR_MAC_PCU_LOGIC_ANALYZER,
1905 AR_MAC_PCU_LOGIC_ANALYZER_DISBUG20768);
1906 REG_RMW_FIELD(ah, AR_AHB_MODE, AR_AHB_CUSTOM_BURST_EN,
1907 AR_AHB_CUSTOM_BURST_ASYNC_FIFO_VAL);
1908 REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
1909 AR_PCU_MISC_MODE2_ENABLE_AGGWEP);
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05301910 }
1911
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001912 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PRESERVE_SEQNUM);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001913
1914 ath9k_hw_set_dma(ah);
1915
Rajkumar Manoharaned6ebd82012-06-11 12:19:34 +05301916 if (!ath9k_hw_mci_is_enabled(ah))
1917 REG_WRITE(ah, AR_OBS, 8);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001918
Sujith0ce024c2009-12-14 14:57:00 +05301919 if (ah->config.rx_intr_mitigation) {
Sujith Manoharana64e1a42014-01-23 08:20:30 +05301920 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, ah->config.rimt_last);
1921 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, ah->config.rimt_first);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001922 }
1923
Vasanthakumar Thiagarajan7f62a132010-04-15 17:39:19 -04001924 if (ah->config.tx_intr_mitigation) {
1925 REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_LAST, 300);
1926 REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_FIRST, 750);
1927 }
1928
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001929 ath9k_hw_init_bb(ah, chan);
1930
Rajkumar Manoharan77a5a662011-10-13 11:00:37 +05301931 if (caldata) {
Sujith Manoharan4b9b42b2013-09-11 16:36:31 +05301932 clear_bit(TXIQCAL_DONE, &caldata->cal_flags);
1933 clear_bit(TXCLCAL_DONE, &caldata->cal_flags);
Rajkumar Manoharan77a5a662011-10-13 11:00:37 +05301934 }
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001935 if (!ath9k_hw_init_cal(ah, chan))
Joe Perches6badaaf2009-06-28 09:26:32 -07001936 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001937
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301938 if (ath9k_hw_mci_is_enabled(ah) && ar9003_mci_end_reset(ah, chan, caldata))
Sujith Manoharan528e5d32012-02-22 12:41:12 +05301939 return -EIO;
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301940
Sujith7d0d0df2010-04-16 11:53:57 +05301941 ENABLE_REGWRITE_BUFFER(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001942
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001943 ath9k_hw_restore_chainmask(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001944 REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);
1945
Sujith7d0d0df2010-04-16 11:53:57 +05301946 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301947
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301948 ath9k_hw_init_desc(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001949
Sujith Manoharandbccdd12012-02-22 17:55:47 +05301950 if (ath9k_hw_btcoex_is_enabled(ah))
Vasanthakumar Thiagarajan42cc41e2009-08-26 21:08:45 +05301951 ath9k_hw_btcoex_enable(ah);
1952
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301953 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan528e5d32012-02-22 12:41:12 +05301954 ar9003_mci_check_bt(ah);
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301955
Rajkumar Manoharan1fe860e2012-07-01 19:53:51 +05301956 ath9k_hw_loadnf(ah, chan);
1957 ath9k_hw_start_nfcal(ah, true);
1958
Sujith Manoharana7abaf72013-12-24 10:44:21 +05301959 if (AR_SREV_9300_20_OR_LATER(ah))
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -04001960 ar9003_hw_bb_watchdog_config(ah);
Sujith Manoharana7abaf72013-12-24 10:44:21 +05301961
1962 if (ah->config.hw_hang_checks & HW_PHYRESTART_CLC_WAR)
Rajkumar Manoharan51ac8cb2011-05-20 17:52:13 +05301963 ar9003_hw_disable_phy_restart(ah);
Rajkumar Manoharan51ac8cb2011-05-20 17:52:13 +05301964
Felix Fietkau691680b2011-03-19 13:55:38 +01001965 ath9k_hw_apply_gpio_override(ah);
1966
Sujith Manoharan7bdea962013-08-04 14:22:00 +05301967 if (AR_SREV_9565(ah) && common->bt_ant_diversity)
Sujith Manoharan362cd032012-09-16 08:06:36 +05301968 REG_SET_BIT(ah, AR_BTCOEX_WL_LNADIV, AR_BTCOEX_WL_LNADIV_FORCE_ON);
1969
Lorenzo Bianconi4307b0f2014-09-11 23:50:54 +02001970 if (ah->hw->conf.radar_enabled) {
1971 /* set HW specific DFS configuration */
Lorenzo Bianconi7a0a2602014-09-16 16:43:42 +02001972 ah->radar_conf.ext_channel = IS_CHAN_HT40(chan);
Lorenzo Bianconi4307b0f2014-09-11 23:50:54 +02001973 ath9k_hw_set_radar_params(ah);
1974 }
1975
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001976 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001977}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04001978EXPORT_SYMBOL(ath9k_hw_reset);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001979
Sujithf1dc5602008-10-29 10:16:30 +05301980/******************************/
1981/* Power Management (Chipset) */
1982/******************************/
1983
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001984/*
1985 * Notify Power Mgt is disabled in self-generated frames.
1986 * If requested, force chip to sleep.
1987 */
Sujith Manoharan31604cf2012-06-04 16:27:36 +05301988static void ath9k_set_power_sleep(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301989{
1990 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05301991
Sujith Manoharana4a29542012-09-10 09:20:03 +05301992 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05301993 REG_CLR_BIT(ah, AR_TIMER_MODE, 0xff);
1994 REG_CLR_BIT(ah, AR_NDP2_TIMER_MODE, 0xff);
1995 REG_CLR_BIT(ah, AR_SLP32_INC, 0xfffff);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05301996 /* xxx Required for WLAN only case ? */
1997 REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_EN, 0);
1998 udelay(100);
1999 }
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302000
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302001 /*
2002 * Clear the RTC force wake bit to allow the
2003 * mac to go to sleep.
2004 */
2005 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN);
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302006
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302007 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302008 udelay(100);
Sujithf1dc5602008-10-29 10:16:30 +05302009
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302010 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
2011 REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
2012
2013 /* Shutdown chip. Active low */
2014 if (!AR_SREV_5416(ah) && !AR_SREV_9271(ah)) {
2015 REG_CLR_BIT(ah, AR_RTC_RESET, AR_RTC_RESET_EN);
2016 udelay(2);
Sujithf1dc5602008-10-29 10:16:30 +05302017 }
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04002018
2019 /* Clear Bit 14 of AR_WA after putting chip into Full Sleep mode. */
Rafael J. Wysockia7322812011-11-26 23:37:43 +01002020 if (AR_SREV_9300_20_OR_LATER(ah))
2021 REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002022}
2023
Luis R. Rodriguezbbd79af2010-04-15 17:38:16 -04002024/*
2025 * Notify Power Management is enabled in self-generating
2026 * frames. If request, set power mode of chip to
2027 * auto/normal. Duration in units of 128us (1/8 TU).
2028 */
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302029static void ath9k_set_power_network_sleep(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002030{
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302031 struct ath9k_hw_capabilities *pCap = &ah->caps;
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302032
Sujithf1dc5602008-10-29 10:16:30 +05302033 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002034
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302035 if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
2036 /* Set WakeOnInterrupt bit; clear ForceWake bit */
2037 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
2038 AR_RTC_FORCE_WAKE_ON_INT);
2039 } else {
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302040
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302041 /* When chip goes into network sleep, it could be waken
2042 * up by MCI_INT interrupt caused by BT's HW messages
2043 * (LNA_xxx, CONT_xxx) which chould be in a very fast
2044 * rate (~100us). This will cause chip to leave and
2045 * re-enter network sleep mode frequently, which in
2046 * consequence will have WLAN MCI HW to generate lots of
2047 * SYS_WAKING and SYS_SLEEPING messages which will make
2048 * BT CPU to busy to process.
2049 */
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302050 if (ath9k_hw_mci_is_enabled(ah))
2051 REG_CLR_BIT(ah, AR_MCI_INTERRUPT_RX_MSG_EN,
2052 AR_MCI_INTERRUPT_RX_HW_MSG_MASK);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302053 /*
2054 * Clear the RTC force wake bit to allow the
2055 * mac to go to sleep.
2056 */
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302057 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302058
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302059 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302060 udelay(30);
Sujithf1dc5602008-10-29 10:16:30 +05302061 }
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04002062
2063 /* Clear Bit 14 of AR_WA after putting chip into Net Sleep mode. */
2064 if (AR_SREV_9300_20_OR_LATER(ah))
2065 REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
Sujithf1dc5602008-10-29 10:16:30 +05302066}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002067
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302068static bool ath9k_hw_set_power_awake(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302069{
2070 u32 val;
2071 int i;
2072
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04002073 /* Set Bits 14 and 17 of AR_WA before powering on the chip. */
2074 if (AR_SREV_9300_20_OR_LATER(ah)) {
2075 REG_WRITE(ah, AR_WA, ah->WARegVal);
2076 udelay(10);
2077 }
2078
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302079 if ((REG_READ(ah, AR_RTC_STATUS) &
2080 AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
2081 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
Sujithf1dc5602008-10-29 10:16:30 +05302082 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002083 }
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302084 if (!AR_SREV_9300_20_OR_LATER(ah))
2085 ath9k_hw_init_pll(ah, NULL);
2086 }
2087 if (AR_SREV_9100(ah))
2088 REG_SET_BIT(ah, AR_RTC_RESET,
2089 AR_RTC_RESET_EN);
2090
2091 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
2092 AR_RTC_FORCE_WAKE_EN);
Sujith Manoharan04575f22013-12-28 09:47:13 +05302093 if (AR_SREV_9100(ah))
Sujith Manoharan3683a072014-02-04 08:37:52 +05302094 mdelay(10);
Sujith Manoharan04575f22013-12-28 09:47:13 +05302095 else
2096 udelay(50);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302097
2098 for (i = POWER_UP_TIME / 50; i > 0; i--) {
2099 val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
2100 if (val == AR_RTC_STATUS_ON)
2101 break;
2102 udelay(50);
2103 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
2104 AR_RTC_FORCE_WAKE_EN);
2105 }
2106 if (i == 0) {
2107 ath_err(ath9k_hw_common(ah),
2108 "Failed to wakeup in %uus\n",
2109 POWER_UP_TIME / 20);
2110 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002111 }
2112
Rajkumar Manoharancdbe4082012-10-25 17:16:53 +05302113 if (ath9k_hw_mci_is_enabled(ah))
2114 ar9003_mci_set_power_awake(ah);
2115
Sujithf1dc5602008-10-29 10:16:30 +05302116 REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
2117
2118 return true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002119}
2120
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07002121bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
Sujithf1dc5602008-10-29 10:16:30 +05302122{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002123 struct ath_common *common = ath9k_hw_common(ah);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302124 int status = true;
Sujithf1dc5602008-10-29 10:16:30 +05302125 static const char *modes[] = {
2126 "AWAKE",
2127 "FULL-SLEEP",
2128 "NETWORK SLEEP",
2129 "UNDEFINED"
2130 };
Sujithf1dc5602008-10-29 10:16:30 +05302131
Gabor Juhoscbdec972009-07-24 17:27:22 +02002132 if (ah->power_mode == mode)
2133 return status;
2134
Joe Perchesd2182b62011-12-15 14:55:53 -08002135 ath_dbg(common, RESET, "%s -> %s\n",
Joe Perches226afe62010-12-02 19:12:37 -08002136 modes[ah->power_mode], modes[mode]);
Sujithf1dc5602008-10-29 10:16:30 +05302137
2138 switch (mode) {
2139 case ATH9K_PM_AWAKE:
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302140 status = ath9k_hw_set_power_awake(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302141 break;
2142 case ATH9K_PM_FULL_SLEEP:
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05302143 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharand1ca8b82012-02-22 12:41:01 +05302144 ar9003_mci_set_full_sleep(ah);
Mohammed Shafi Shajakhan10109112011-11-30 10:41:24 +05302145
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302146 ath9k_set_power_sleep(ah);
Sujith2660b812009-02-09 13:27:26 +05302147 ah->chip_fullsleep = true;
Sujithf1dc5602008-10-29 10:16:30 +05302148 break;
2149 case ATH9K_PM_NETWORK_SLEEP:
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302150 ath9k_set_power_network_sleep(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302151 break;
2152 default:
Joe Perches38002762010-12-02 19:12:36 -08002153 ath_err(common, "Unknown power mode %u\n", mode);
Sujithf1dc5602008-10-29 10:16:30 +05302154 return false;
2155 }
Sujith2660b812009-02-09 13:27:26 +05302156 ah->power_mode = mode;
Sujithf1dc5602008-10-29 10:16:30 +05302157
Luis R. Rodriguez69f4aab2010-12-07 15:13:23 -08002158 /*
2159 * XXX: If this warning never comes up after a while then
2160 * simply keep the ATH_DBG_WARN_ON_ONCE() but make
2161 * ath9k_hw_setpower() return type void.
2162 */
Sujith Manoharan97dcec52010-12-20 08:02:42 +05302163
2164 if (!(ah->ah_flags & AH_UNPLUGGED))
2165 ATH_DBG_WARN_ON_ONCE(!status);
Luis R. Rodriguez69f4aab2010-12-07 15:13:23 -08002166
Sujithf1dc5602008-10-29 10:16:30 +05302167 return status;
2168}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002169EXPORT_SYMBOL(ath9k_hw_setpower);
Sujithf1dc5602008-10-29 10:16:30 +05302170
Sujithf1dc5602008-10-29 10:16:30 +05302171/*******************/
2172/* Beacon Handling */
2173/*******************/
2174
Sujithcbe61d82009-02-09 13:27:12 +05302175void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002176{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002177 int flags = 0;
2178
Sujith7d0d0df2010-04-16 11:53:57 +05302179 ENABLE_REGWRITE_BUFFER(ah);
2180
Sujith2660b812009-02-09 13:27:26 +05302181 switch (ah->opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -08002182 case NL80211_IFTYPE_ADHOC:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002183 REG_SET_BIT(ah, AR_TXCFG,
2184 AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
Thomas Pedersen2664d662013-05-08 10:16:48 -07002185 case NL80211_IFTYPE_MESH_POINT:
Colin McCabed97809d2008-12-01 13:38:55 -08002186 case NL80211_IFTYPE_AP:
Felix Fietkaudd347f22011-03-22 21:54:17 +01002187 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, next_beacon);
2188 REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, next_beacon -
2189 TU_TO_USEC(ah->config.dma_beacon_response_time));
2190 REG_WRITE(ah, AR_NEXT_SWBA, next_beacon -
2191 TU_TO_USEC(ah->config.sw_beacon_response_time));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002192 flags |=
2193 AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
2194 break;
Colin McCabed97809d2008-12-01 13:38:55 -08002195 default:
Joe Perchesd2182b62011-12-15 14:55:53 -08002196 ath_dbg(ath9k_hw_common(ah), BEACON,
2197 "%s: unsupported opmode: %d\n", __func__, ah->opmode);
Colin McCabed97809d2008-12-01 13:38:55 -08002198 return;
2199 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002200 }
2201
Felix Fietkaudd347f22011-03-22 21:54:17 +01002202 REG_WRITE(ah, AR_BEACON_PERIOD, beacon_period);
2203 REG_WRITE(ah, AR_DMA_BEACON_PERIOD, beacon_period);
2204 REG_WRITE(ah, AR_SWBA_PERIOD, beacon_period);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002205
Sujith7d0d0df2010-04-16 11:53:57 +05302206 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05302207
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002208 REG_SET_BIT(ah, AR_TIMER_MODE, flags);
2209}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002210EXPORT_SYMBOL(ath9k_hw_beaconinit);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002211
Sujithcbe61d82009-02-09 13:27:12 +05302212void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05302213 const struct ath9k_beacon_state *bs)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002214{
2215 u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
Sujith2660b812009-02-09 13:27:26 +05302216 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002217 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002218
Sujith7d0d0df2010-04-16 11:53:57 +05302219 ENABLE_REGWRITE_BUFFER(ah);
2220
Felix Fietkau4ed15762013-12-14 18:03:44 +01002221 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, bs->bs_nexttbtt);
2222 REG_WRITE(ah, AR_BEACON_PERIOD, bs->bs_intval);
2223 REG_WRITE(ah, AR_DMA_BEACON_PERIOD, bs->bs_intval);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002224
Sujith7d0d0df2010-04-16 11:53:57 +05302225 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05302226
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002227 REG_RMW_FIELD(ah, AR_RSSI_THR,
2228 AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);
2229
Rajkumar Manoharanf29f5c02011-05-20 17:52:11 +05302230 beaconintval = bs->bs_intval;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002231
2232 if (bs->bs_sleepduration > beaconintval)
2233 beaconintval = bs->bs_sleepduration;
2234
2235 dtimperiod = bs->bs_dtimperiod;
2236 if (bs->bs_sleepduration > dtimperiod)
2237 dtimperiod = bs->bs_sleepduration;
2238
2239 if (beaconintval == dtimperiod)
2240 nextTbtt = bs->bs_nextdtim;
2241 else
2242 nextTbtt = bs->bs_nexttbtt;
2243
Joe Perchesd2182b62011-12-15 14:55:53 -08002244 ath_dbg(common, BEACON, "next DTIM %d\n", bs->bs_nextdtim);
2245 ath_dbg(common, BEACON, "next beacon %d\n", nextTbtt);
2246 ath_dbg(common, BEACON, "beacon period %d\n", beaconintval);
2247 ath_dbg(common, BEACON, "DTIM period %d\n", dtimperiod);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002248
Sujith7d0d0df2010-04-16 11:53:57 +05302249 ENABLE_REGWRITE_BUFFER(ah);
2250
Felix Fietkau4ed15762013-12-14 18:03:44 +01002251 REG_WRITE(ah, AR_NEXT_DTIM, bs->bs_nextdtim - SLEEP_SLOP);
2252 REG_WRITE(ah, AR_NEXT_TIM, nextTbtt - SLEEP_SLOP);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002253
2254 REG_WRITE(ah, AR_SLEEP1,
2255 SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
2256 | AR_SLEEP1_ASSUME_DTIM);
2257
Sujith60b67f52008-08-07 10:52:38 +05302258 if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002259 beacontimeout = (BEACON_TIMEOUT_VAL << 3);
2260 else
2261 beacontimeout = MIN_BEACON_TIMEOUT_VAL;
2262
2263 REG_WRITE(ah, AR_SLEEP2,
2264 SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
2265
Felix Fietkau4ed15762013-12-14 18:03:44 +01002266 REG_WRITE(ah, AR_TIM_PERIOD, beaconintval);
2267 REG_WRITE(ah, AR_DTIM_PERIOD, dtimperiod);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002268
Sujith7d0d0df2010-04-16 11:53:57 +05302269 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05302270
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002271 REG_SET_BIT(ah, AR_TIMER_MODE,
2272 AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
2273 AR_DTIM_TIMER_EN);
2274
Sujith4af9cf42009-02-12 10:06:47 +05302275 /* TSF Out of Range Threshold */
2276 REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002277}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002278EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002279
Sujithf1dc5602008-10-29 10:16:30 +05302280/*******************/
2281/* HW Capabilities */
2282/*******************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002283
Felix Fietkau60540692011-07-19 08:46:44 +02002284static u8 fixup_chainmask(u8 chip_chainmask, u8 eeprom_chainmask)
2285{
2286 eeprom_chainmask &= chip_chainmask;
2287 if (eeprom_chainmask)
2288 return eeprom_chainmask;
2289 else
2290 return chip_chainmask;
2291}
2292
Zefir Kurtisi9a66af32011-12-14 20:16:33 -08002293/**
2294 * ath9k_hw_dfs_tested - checks if DFS has been tested with used chipset
2295 * @ah: the atheros hardware data structure
2296 *
2297 * We enable DFS support upstream on chipsets which have passed a series
2298 * of tests. The testing requirements are going to be documented. Desired
2299 * test requirements are documented at:
2300 *
2301 * http://wireless.kernel.org/en/users/Drivers/ath9k/dfs
2302 *
2303 * Once a new chipset gets properly tested an individual commit can be used
2304 * to document the testing for DFS for that chipset.
2305 */
2306static bool ath9k_hw_dfs_tested(struct ath_hw *ah)
2307{
2308
2309 switch (ah->hw_version.macVersion) {
Zefir Kurtisi73e49372013-04-03 18:31:31 +02002310 /* for temporary testing DFS with 9280 */
2311 case AR_SREV_VERSION_9280:
Zefir Kurtisi9a66af32011-12-14 20:16:33 -08002312 /* AR9580 will likely be our first target to get testing on */
2313 case AR_SREV_VERSION_9580:
Zefir Kurtisi73e49372013-04-03 18:31:31 +02002314 return true;
Zefir Kurtisi9a66af32011-12-14 20:16:33 -08002315 default:
2316 return false;
2317 }
2318}
2319
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002320int ath9k_hw_fill_cap_info(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002321{
Sujith2660b812009-02-09 13:27:26 +05302322 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002323 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002324 struct ath_common *common = ath9k_hw_common(ah);
Felix Fietkau60540692011-07-19 08:46:44 +02002325 unsigned int chip_chainmask;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002326
Sujith Manoharan0ff2b5c2011-04-20 11:00:34 +05302327 u16 eeval;
Vasanthakumar Thiagarajan47c80de2010-12-06 04:27:43 -08002328 u8 ant_div_ctl1, tx_chainmask, rx_chainmask;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002329
Sujithf74df6f2009-02-09 13:27:24 +05302330 eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002331 regulatory->current_rd = eeval;
Sujithf1dc5602008-10-29 10:16:30 +05302332
Sujith2660b812009-02-09 13:27:26 +05302333 if (ah->opmode != NL80211_IFTYPE_AP &&
Sujithd535a422009-02-09 13:27:06 +05302334 ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002335 if (regulatory->current_rd == 0x64 ||
2336 regulatory->current_rd == 0x65)
2337 regulatory->current_rd += 5;
2338 else if (regulatory->current_rd == 0x41)
2339 regulatory->current_rd = 0x43;
Joe Perchesd2182b62011-12-15 14:55:53 -08002340 ath_dbg(common, REGULATORY, "regdomain mapped to 0x%x\n",
2341 regulatory->current_rd);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002342 }
Sujithdc2222a2008-08-14 13:26:55 +05302343
Sujithf74df6f2009-02-09 13:27:24 +05302344 eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002345 if ((eeval & (AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A)) == 0) {
Joe Perches38002762010-12-02 19:12:36 -08002346 ath_err(common,
2347 "no band has been marked as supported in EEPROM\n");
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002348 return -EINVAL;
2349 }
2350
Felix Fietkaud4659912010-10-14 16:02:39 +02002351 if (eeval & AR5416_OPFLAGS_11A)
2352 pCap->hw_caps |= ATH9K_HW_CAP_5GHZ;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002353
Felix Fietkaud4659912010-10-14 16:02:39 +02002354 if (eeval & AR5416_OPFLAGS_11G)
2355 pCap->hw_caps |= ATH9K_HW_CAP_2GHZ;
Sujithf1dc5602008-10-29 10:16:30 +05302356
Sujith Manoharane41db612012-09-10 09:20:12 +05302357 if (AR_SREV_9485(ah) ||
2358 AR_SREV_9285(ah) ||
2359 AR_SREV_9330(ah) ||
2360 AR_SREV_9565(ah))
Felix Fietkau60540692011-07-19 08:46:44 +02002361 chip_chainmask = 1;
Mohammed Shafi Shajakhanba5736a2011-11-30 21:10:52 +05302362 else if (AR_SREV_9462(ah))
2363 chip_chainmask = 3;
Felix Fietkau60540692011-07-19 08:46:44 +02002364 else if (!AR_SREV_9280_20_OR_LATER(ah))
2365 chip_chainmask = 7;
2366 else if (!AR_SREV_9300_20_OR_LATER(ah) || AR_SREV_9340(ah))
2367 chip_chainmask = 3;
2368 else
2369 chip_chainmask = 7;
2370
Sujithf74df6f2009-02-09 13:27:24 +05302371 pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002372 /*
2373 * For AR9271 we will temporarilly uses the rx chainmax as read from
2374 * the EEPROM.
2375 */
Sujith8147f5d2009-02-20 15:13:23 +05302376 if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002377 !(eeval & AR5416_OPFLAGS_11A) &&
2378 !(AR_SREV_9271(ah)))
2379 /* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
Sujith8147f5d2009-02-20 15:13:23 +05302380 pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
Felix Fietkau598cdd52011-03-19 13:55:42 +01002381 else if (AR_SREV_9100(ah))
2382 pCap->rx_chainmask = 0x7;
Sujith8147f5d2009-02-20 15:13:23 +05302383 else
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002384 /* Use rx_chainmask from EEPROM. */
Sujith8147f5d2009-02-20 15:13:23 +05302385 pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05302386
Felix Fietkau60540692011-07-19 08:46:44 +02002387 pCap->tx_chainmask = fixup_chainmask(chip_chainmask, pCap->tx_chainmask);
2388 pCap->rx_chainmask = fixup_chainmask(chip_chainmask, pCap->rx_chainmask);
Felix Fietkau82b2d332011-09-03 01:40:23 +02002389 ah->txchainmask = pCap->tx_chainmask;
2390 ah->rxchainmask = pCap->rx_chainmask;
Felix Fietkau60540692011-07-19 08:46:44 +02002391
Felix Fietkau7a370812010-09-22 12:34:52 +02002392 ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
Sujithf1dc5602008-10-29 10:16:30 +05302393
Felix Fietkau02d2ebb2010-11-22 15:39:39 +01002394 /* enable key search for every frame in an aggregate */
2395 if (AR_SREV_9300_20_OR_LATER(ah))
2396 ah->misc_mode |= AR_PCU_ALWAYS_PERFORM_KEYSEARCH;
2397
Bruno Randolfce2220d2010-09-17 11:36:25 +09002398 common->crypt_caps |= ATH_CRYPT_CAP_CIPHER_AESCCM;
2399
Felix Fietkau0db156e2011-03-23 20:57:29 +01002400 if (ah->hw_version.devid != AR2427_DEVID_PCIE)
Sujithf1dc5602008-10-29 10:16:30 +05302401 pCap->hw_caps |= ATH9K_HW_CAP_HT;
2402 else
2403 pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
2404
Sujith5b5fa352010-03-17 14:25:15 +05302405 if (AR_SREV_9271(ah))
2406 pCap->num_gpio_pins = AR9271_NUM_GPIO;
Sujith88c1f4f2010-06-30 14:46:31 +05302407 else if (AR_DEVID_7010(ah))
2408 pCap->num_gpio_pins = AR7010_NUM_GPIO;
Mohammed Shafi Shajakhan6321eb02011-09-30 11:31:27 +05302409 else if (AR_SREV_9300_20_OR_LATER(ah))
2410 pCap->num_gpio_pins = AR9300_NUM_GPIO;
2411 else if (AR_SREV_9287_11_OR_LATER(ah))
2412 pCap->num_gpio_pins = AR9287_NUM_GPIO;
Felix Fietkaue17f83e2010-09-22 12:34:53 +02002413 else if (AR_SREV_9285_12_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302414 pCap->num_gpio_pins = AR9285_NUM_GPIO;
Felix Fietkau7a370812010-09-22 12:34:52 +02002415 else if (AR_SREV_9280_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05302416 pCap->num_gpio_pins = AR928X_NUM_GPIO;
2417 else
2418 pCap->num_gpio_pins = AR_NUM_GPIO;
2419
Mohammed Shafi Shajakhan1b2538b2011-12-07 16:51:39 +05302420 if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah))
Sujithf1dc5602008-10-29 10:16:30 +05302421 pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
Mohammed Shafi Shajakhan1b2538b2011-12-07 16:51:39 +05302422 else
Sujithf1dc5602008-10-29 10:16:30 +05302423 pCap->rts_aggr_limit = (8 * 1024);
Sujithf1dc5602008-10-29 10:16:30 +05302424
Johannes Berg74e13062013-07-03 20:55:38 +02002425#ifdef CONFIG_ATH9K_RFKILL
Sujith2660b812009-02-09 13:27:26 +05302426 ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
2427 if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
2428 ah->rfkill_gpio =
2429 MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
2430 ah->rfkill_polarity =
2431 MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
Sujithf1dc5602008-10-29 10:16:30 +05302432
2433 pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
2434 }
2435#endif
Vasanthakumar Thiagarajand5d11542010-05-17 18:57:56 -07002436 if (AR_SREV_9271(ah) || AR_SREV_9300_20_OR_LATER(ah))
Vivek Natarajanbde748a2010-04-05 14:48:05 +05302437 pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
2438 else
2439 pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
Sujithf1dc5602008-10-29 10:16:30 +05302440
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05302441 if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
Sujithf1dc5602008-10-29 10:16:30 +05302442 pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
2443 else
2444 pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
2445
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002446 if (AR_SREV_9300_20_OR_LATER(ah)) {
Vasanthakumar Thiagarajan784ad502010-12-06 04:27:40 -08002447 pCap->hw_caps |= ATH9K_HW_CAP_EDMA | ATH9K_HW_CAP_FASTCLOCK;
Sujith Manoharana4a29542012-09-10 09:20:03 +05302448 if (!AR_SREV_9330(ah) && !AR_SREV_9485(ah) && !AR_SREV_9565(ah))
Vasanthakumar Thiagarajan784ad502010-12-06 04:27:40 -08002449 pCap->hw_caps |= ATH9K_HW_CAP_LDPC;
2450
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002451 pCap->rx_hp_qdepth = ATH9K_HW_RX_HP_QDEPTH;
2452 pCap->rx_lp_qdepth = ATH9K_HW_RX_LP_QDEPTH;
2453 pCap->rx_status_len = sizeof(struct ar9003_rxs);
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -04002454 pCap->tx_desc_len = sizeof(struct ar9003_txc);
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -04002455 pCap->txs_len = sizeof(struct ar9003_txs);
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -04002456 } else {
2457 pCap->tx_desc_len = sizeof(struct ath_desc);
Felix Fietkaua949b172011-07-09 11:12:47 +07002458 if (AR_SREV_9280_20(ah))
Felix Fietkau6b42e8d2010-04-26 15:04:35 -04002459 pCap->hw_caps |= ATH9K_HW_CAP_FASTCLOCK;
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002460 }
Vasanthakumar Thiagarajan1adf02f2010-04-15 17:38:24 -04002461
Vasanthakumar Thiagarajan6c84ce02010-04-15 17:39:16 -04002462 if (AR_SREV_9300_20_OR_LATER(ah))
2463 pCap->hw_caps |= ATH9K_HW_CAP_RAC_SUPPORTED;
2464
Senthil Balasubramanian6ee63f52010-11-10 05:03:16 -08002465 if (AR_SREV_9300_20_OR_LATER(ah))
2466 ah->ent_mode = REG_READ(ah, AR_ENT_OTP);
2467
Felix Fietkaua42acef2010-09-22 12:34:54 +02002468 if (AR_SREV_9287_11_OR_LATER(ah) || AR_SREV_9271(ah))
Vasanthakumar Thiagarajan6473d242010-05-13 18:42:38 -07002469 pCap->hw_caps |= ATH9K_HW_CAP_SGI_20;
2470
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302471 if (AR_SREV_9285(ah)) {
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002472 if (ah->eep_ops->get_eeprom(ah, EEP_MODAL_VER) >= 3) {
2473 ant_div_ctl1 =
2474 ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302475 if ((ant_div_ctl1 & 0x1) && ((ant_div_ctl1 >> 3) & 0x1)) {
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002476 pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302477 ath_info(common, "Enable LNA combining\n");
2478 }
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002479 }
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302480 }
2481
Mohammed Shafi Shajakhanea066d52010-11-23 20:42:27 +05302482 if (AR_SREV_9300_20_OR_LATER(ah)) {
2483 if (ah->eep_ops->get_eeprom(ah, EEP_CHAIN_MASK_REDUCE))
2484 pCap->hw_caps |= ATH9K_HW_CAP_APM;
2485 }
2486
Sujith Manoharan06236e52012-09-16 08:07:12 +05302487 if (AR_SREV_9330(ah) || AR_SREV_9485(ah) || AR_SREV_9565(ah)) {
Mohammed Shafi Shajakhan21d2c632011-05-13 20:29:31 +05302488 ant_div_ctl1 = ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302489 if ((ant_div_ctl1 >> 0x6) == 0x3) {
Mohammed Shafi Shajakhan21d2c632011-05-13 20:29:31 +05302490 pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302491 ath_info(common, "Enable LNA combining\n");
2492 }
Mohammed Shafi Shajakhan21d2c632011-05-13 20:29:31 +05302493 }
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002494
Zefir Kurtisi9a66af32011-12-14 20:16:33 -08002495 if (ath9k_hw_dfs_tested(ah))
2496 pCap->hw_caps |= ATH9K_HW_CAP_DFS;
2497
Vasanthakumar Thiagarajan47c80de2010-12-06 04:27:43 -08002498 tx_chainmask = pCap->tx_chainmask;
2499 rx_chainmask = pCap->rx_chainmask;
2500 while (tx_chainmask || rx_chainmask) {
2501 if (tx_chainmask & BIT(0))
2502 pCap->max_txchains++;
2503 if (rx_chainmask & BIT(0))
2504 pCap->max_rxchains++;
2505
2506 tx_chainmask >>= 1;
2507 rx_chainmask >>= 1;
2508 }
2509
Sujith Manoharana4a29542012-09-10 09:20:03 +05302510 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
Mohammed Shafi Shajakhan3789d592012-03-09 12:01:55 +05302511 if (!(ah->ent_mode & AR_ENT_OTP_49GHZ_DISABLE))
2512 pCap->hw_caps |= ATH9K_HW_CAP_MCI;
2513
Sujith Manoharan2b5e54e2013-06-24 18:18:46 +05302514 if (AR_SREV_9462_20_OR_LATER(ah))
Mohammed Shafi Shajakhan3789d592012-03-09 12:01:55 +05302515 pCap->hw_caps |= ATH9K_HW_CAP_RTT;
Mohammed Shafi Shajakhan3789d592012-03-09 12:01:55 +05302516 }
2517
Sujith Manoharan846e4382013-06-03 09:19:24 +05302518 if (AR_SREV_9462(ah))
2519 pCap->hw_caps |= ATH9K_HW_WOW_DEVICE_CAPABLE;
Mohammed Shafi Shajakhand6878092012-07-10 14:55:17 +05302520
Sujith Manoharan0f21ee82012-12-10 07:22:37 +05302521 if (AR_SREV_9300_20_OR_LATER(ah) &&
2522 ah->eep_ops->get_eeprom(ah, EEP_PAPRD))
2523 pCap->hw_caps |= ATH9K_HW_CAP_PAPRD;
2524
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002525 return 0;
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07002526}
2527
Sujithf1dc5602008-10-29 10:16:30 +05302528/****************************/
2529/* GPIO / RFKILL / Antennae */
2530/****************************/
2531
Sujithcbe61d82009-02-09 13:27:12 +05302532static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05302533 u32 gpio, u32 type)
2534{
2535 int addr;
2536 u32 gpio_shift, tmp;
2537
2538 if (gpio > 11)
2539 addr = AR_GPIO_OUTPUT_MUX3;
2540 else if (gpio > 5)
2541 addr = AR_GPIO_OUTPUT_MUX2;
2542 else
2543 addr = AR_GPIO_OUTPUT_MUX1;
2544
2545 gpio_shift = (gpio % 6) * 5;
2546
2547 if (AR_SREV_9280_20_OR_LATER(ah)
2548 || (addr != AR_GPIO_OUTPUT_MUX1)) {
2549 REG_RMW(ah, addr, (type << gpio_shift),
2550 (0x1f << gpio_shift));
2551 } else {
2552 tmp = REG_READ(ah, addr);
2553 tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
2554 tmp &= ~(0x1f << gpio_shift);
2555 tmp |= (type << gpio_shift);
2556 REG_WRITE(ah, addr, tmp);
2557 }
2558}
2559
Sujithcbe61d82009-02-09 13:27:12 +05302560void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05302561{
2562 u32 gpio_shift;
2563
Luis R. Rodriguez9680e8a2009-09-13 23:28:00 -07002564 BUG_ON(gpio >= ah->caps.num_gpio_pins);
Sujithf1dc5602008-10-29 10:16:30 +05302565
Sujith88c1f4f2010-06-30 14:46:31 +05302566 if (AR_DEVID_7010(ah)) {
2567 gpio_shift = gpio;
2568 REG_RMW(ah, AR7010_GPIO_OE,
2569 (AR7010_GPIO_OE_AS_INPUT << gpio_shift),
2570 (AR7010_GPIO_OE_MASK << gpio_shift));
2571 return;
2572 }
Sujithf1dc5602008-10-29 10:16:30 +05302573
Sujith88c1f4f2010-06-30 14:46:31 +05302574 gpio_shift = gpio << 1;
Sujithf1dc5602008-10-29 10:16:30 +05302575 REG_RMW(ah,
2576 AR_GPIO_OE_OUT,
2577 (AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
2578 (AR_GPIO_OE_OUT_DRV << gpio_shift));
2579}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002580EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
Sujithf1dc5602008-10-29 10:16:30 +05302581
Sujithcbe61d82009-02-09 13:27:12 +05302582u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05302583{
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302584#define MS_REG_READ(x, y) \
2585 (MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))
2586
Sujith2660b812009-02-09 13:27:26 +05302587 if (gpio >= ah->caps.num_gpio_pins)
Sujithf1dc5602008-10-29 10:16:30 +05302588 return 0xffffffff;
2589
Sujith88c1f4f2010-06-30 14:46:31 +05302590 if (AR_DEVID_7010(ah)) {
2591 u32 val;
2592 val = REG_READ(ah, AR7010_GPIO_IN);
2593 return (MS(val, AR7010_GPIO_IN_VAL) & AR_GPIO_BIT(gpio)) == 0;
2594 } else if (AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan93069902010-11-30 23:24:09 -08002595 return (MS(REG_READ(ah, AR_GPIO_IN), AR9300_GPIO_IN_VAL) &
2596 AR_GPIO_BIT(gpio)) != 0;
Felix Fietkau783dfca2010-04-15 17:38:11 -04002597 else if (AR_SREV_9271(ah))
Sujith5b5fa352010-03-17 14:25:15 +05302598 return MS_REG_READ(AR9271, gpio) != 0;
Felix Fietkaua42acef2010-09-22 12:34:54 +02002599 else if (AR_SREV_9287_11_OR_LATER(ah))
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05302600 return MS_REG_READ(AR9287, gpio) != 0;
Felix Fietkaue17f83e2010-09-22 12:34:53 +02002601 else if (AR_SREV_9285_12_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302602 return MS_REG_READ(AR9285, gpio) != 0;
Felix Fietkau7a370812010-09-22 12:34:52 +02002603 else if (AR_SREV_9280_20_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302604 return MS_REG_READ(AR928X, gpio) != 0;
2605 else
2606 return MS_REG_READ(AR, gpio) != 0;
Sujithf1dc5602008-10-29 10:16:30 +05302607}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002608EXPORT_SYMBOL(ath9k_hw_gpio_get);
Sujithf1dc5602008-10-29 10:16:30 +05302609
Sujithcbe61d82009-02-09 13:27:12 +05302610void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
Sujithf1dc5602008-10-29 10:16:30 +05302611 u32 ah_signal_type)
2612{
2613 u32 gpio_shift;
2614
Sujith88c1f4f2010-06-30 14:46:31 +05302615 if (AR_DEVID_7010(ah)) {
2616 gpio_shift = gpio;
2617 REG_RMW(ah, AR7010_GPIO_OE,
2618 (AR7010_GPIO_OE_AS_OUTPUT << gpio_shift),
2619 (AR7010_GPIO_OE_MASK << gpio_shift));
2620 return;
2621 }
2622
Sujithf1dc5602008-10-29 10:16:30 +05302623 ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
Sujithf1dc5602008-10-29 10:16:30 +05302624 gpio_shift = 2 * gpio;
Sujithf1dc5602008-10-29 10:16:30 +05302625 REG_RMW(ah,
2626 AR_GPIO_OE_OUT,
2627 (AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
2628 (AR_GPIO_OE_OUT_DRV << gpio_shift));
2629}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002630EXPORT_SYMBOL(ath9k_hw_cfg_output);
Sujithf1dc5602008-10-29 10:16:30 +05302631
Sujithcbe61d82009-02-09 13:27:12 +05302632void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
Sujithf1dc5602008-10-29 10:16:30 +05302633{
Sujith88c1f4f2010-06-30 14:46:31 +05302634 if (AR_DEVID_7010(ah)) {
2635 val = val ? 0 : 1;
2636 REG_RMW(ah, AR7010_GPIO_OUT, ((val&1) << gpio),
2637 AR_GPIO_BIT(gpio));
2638 return;
2639 }
2640
Sujith5b5fa352010-03-17 14:25:15 +05302641 if (AR_SREV_9271(ah))
2642 val = ~val;
2643
Sujithf1dc5602008-10-29 10:16:30 +05302644 REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
2645 AR_GPIO_BIT(gpio));
2646}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002647EXPORT_SYMBOL(ath9k_hw_set_gpio);
Sujithf1dc5602008-10-29 10:16:30 +05302648
Sujithcbe61d82009-02-09 13:27:12 +05302649void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
Sujithf1dc5602008-10-29 10:16:30 +05302650{
2651 REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
2652}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002653EXPORT_SYMBOL(ath9k_hw_setantenna);
Sujithf1dc5602008-10-29 10:16:30 +05302654
Sujithf1dc5602008-10-29 10:16:30 +05302655/*********************/
2656/* General Operation */
2657/*********************/
2658
Sujithcbe61d82009-02-09 13:27:12 +05302659u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302660{
2661 u32 bits = REG_READ(ah, AR_RX_FILTER);
2662 u32 phybits = REG_READ(ah, AR_PHY_ERR);
2663
2664 if (phybits & AR_PHY_ERR_RADAR)
2665 bits |= ATH9K_RX_FILTER_PHYRADAR;
2666 if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
2667 bits |= ATH9K_RX_FILTER_PHYERR;
2668
2669 return bits;
2670}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002671EXPORT_SYMBOL(ath9k_hw_getrxfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302672
Sujithcbe61d82009-02-09 13:27:12 +05302673void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
Sujithf1dc5602008-10-29 10:16:30 +05302674{
2675 u32 phybits;
2676
Sujith7d0d0df2010-04-16 11:53:57 +05302677 ENABLE_REGWRITE_BUFFER(ah);
2678
Sujith Manoharana4a29542012-09-10 09:20:03 +05302679 if (AR_SREV_9462(ah) || AR_SREV_9565(ah))
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302680 bits |= ATH9K_RX_FILTER_CONTROL_WRAPPER;
2681
Sujith7ea310b2009-09-03 12:08:43 +05302682 REG_WRITE(ah, AR_RX_FILTER, bits);
2683
Sujithf1dc5602008-10-29 10:16:30 +05302684 phybits = 0;
2685 if (bits & ATH9K_RX_FILTER_PHYRADAR)
2686 phybits |= AR_PHY_ERR_RADAR;
2687 if (bits & ATH9K_RX_FILTER_PHYERR)
2688 phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
2689 REG_WRITE(ah, AR_PHY_ERR, phybits);
2690
2691 if (phybits)
Felix Fietkauca7a4de2011-03-23 20:57:26 +01002692 REG_SET_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
Sujithf1dc5602008-10-29 10:16:30 +05302693 else
Felix Fietkauca7a4de2011-03-23 20:57:26 +01002694 REG_CLR_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
Sujith7d0d0df2010-04-16 11:53:57 +05302695
2696 REGWRITE_BUFFER_FLUSH(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302697}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002698EXPORT_SYMBOL(ath9k_hw_setrxfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302699
Sujithcbe61d82009-02-09 13:27:12 +05302700bool ath9k_hw_phy_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302701{
Rajkumar Manoharan99922a42012-06-04 16:28:31 +05302702 if (ath9k_hw_mci_is_enabled(ah))
2703 ar9003_mci_bt_gain_ctrl(ah);
2704
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302705 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
2706 return false;
2707
2708 ath9k_hw_init_pll(ah, NULL);
Felix Fietkau8efa7a82012-03-14 16:40:23 +01002709 ah->htc_reset_init = true;
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302710 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302711}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002712EXPORT_SYMBOL(ath9k_hw_phy_disable);
Sujithf1dc5602008-10-29 10:16:30 +05302713
Sujithcbe61d82009-02-09 13:27:12 +05302714bool ath9k_hw_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302715{
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07002716 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Sujithf1dc5602008-10-29 10:16:30 +05302717 return false;
2718
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302719 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
2720 return false;
2721
2722 ath9k_hw_init_pll(ah, NULL);
2723 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302724}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002725EXPORT_SYMBOL(ath9k_hw_disable);
Sujithf1dc5602008-10-29 10:16:30 +05302726
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002727static int get_antenna_gain(struct ath_hw *ah, struct ath9k_channel *chan)
Sujithf1dc5602008-10-29 10:16:30 +05302728{
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002729 enum eeprom_param gain_param;
Felix Fietkau9c204b42011-07-27 15:01:05 +02002730
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002731 if (IS_CHAN_2GHZ(chan))
2732 gain_param = EEP_ANTENNA_GAIN_2G;
2733 else
2734 gain_param = EEP_ANTENNA_GAIN_5G;
Sujithf1dc5602008-10-29 10:16:30 +05302735
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002736 return ah->eep_ops->get_eeprom(ah, gain_param);
2737}
2738
Gabor Juhos64ea57d2012-04-15 20:38:05 +02002739void ath9k_hw_apply_txpower(struct ath_hw *ah, struct ath9k_channel *chan,
2740 bool test)
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002741{
2742 struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
2743 struct ieee80211_channel *channel;
2744 int chan_pwr, new_pwr, max_gain;
2745 int ant_gain, ant_reduction = 0;
2746
2747 if (!chan)
2748 return;
2749
2750 channel = chan->chan;
2751 chan_pwr = min_t(int, channel->max_power * 2, MAX_RATE_POWER);
2752 new_pwr = min_t(int, chan_pwr, reg->power_limit);
2753 max_gain = chan_pwr - new_pwr + channel->max_antenna_gain * 2;
2754
2755 ant_gain = get_antenna_gain(ah, chan);
2756 if (ant_gain > max_gain)
2757 ant_reduction = ant_gain - max_gain;
Sujithf1dc5602008-10-29 10:16:30 +05302758
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07002759 ah->eep_ops->set_txpower(ah, chan,
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002760 ath9k_regd_get_ctl(reg, chan),
Gabor Juhos64ea57d2012-04-15 20:38:05 +02002761 ant_reduction, new_pwr, test);
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002762}
2763
2764void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test)
2765{
2766 struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
2767 struct ath9k_channel *chan = ah->curchan;
2768 struct ieee80211_channel *channel = chan->chan;
2769
Dan Carpenter48ef5c42011-10-17 10:28:23 +03002770 reg->power_limit = min_t(u32, limit, MAX_RATE_POWER);
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002771 if (test)
2772 channel->max_power = MAX_RATE_POWER / 2;
2773
Gabor Juhos64ea57d2012-04-15 20:38:05 +02002774 ath9k_hw_apply_txpower(ah, chan, test);
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002775
2776 if (test)
2777 channel->max_power = DIV_ROUND_UP(reg->max_power_level, 2);
Sujithf1dc5602008-10-29 10:16:30 +05302778}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002779EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
Sujithf1dc5602008-10-29 10:16:30 +05302780
Sujithcbe61d82009-02-09 13:27:12 +05302781void ath9k_hw_setopmode(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302782{
Sujith2660b812009-02-09 13:27:26 +05302783 ath9k_hw_set_operating_mode(ah, ah->opmode);
Sujithf1dc5602008-10-29 10:16:30 +05302784}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002785EXPORT_SYMBOL(ath9k_hw_setopmode);
Sujithf1dc5602008-10-29 10:16:30 +05302786
Sujithcbe61d82009-02-09 13:27:12 +05302787void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
Sujithf1dc5602008-10-29 10:16:30 +05302788{
2789 REG_WRITE(ah, AR_MCAST_FIL0, filter0);
2790 REG_WRITE(ah, AR_MCAST_FIL1, filter1);
2791}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002792EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302793
Luis R. Rodriguezf2b21432009-09-10 08:50:20 -07002794void ath9k_hw_write_associd(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302795{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07002796 struct ath_common *common = ath9k_hw_common(ah);
2797
2798 REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
2799 REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
2800 ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
Sujithf1dc5602008-10-29 10:16:30 +05302801}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002802EXPORT_SYMBOL(ath9k_hw_write_associd);
Sujithf1dc5602008-10-29 10:16:30 +05302803
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002804#define ATH9K_MAX_TSF_READ 10
2805
Sujithcbe61d82009-02-09 13:27:12 +05302806u64 ath9k_hw_gettsf64(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302807{
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002808 u32 tsf_lower, tsf_upper1, tsf_upper2;
2809 int i;
Sujithf1dc5602008-10-29 10:16:30 +05302810
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002811 tsf_upper1 = REG_READ(ah, AR_TSF_U32);
2812 for (i = 0; i < ATH9K_MAX_TSF_READ; i++) {
2813 tsf_lower = REG_READ(ah, AR_TSF_L32);
2814 tsf_upper2 = REG_READ(ah, AR_TSF_U32);
2815 if (tsf_upper2 == tsf_upper1)
2816 break;
2817 tsf_upper1 = tsf_upper2;
2818 }
Sujithf1dc5602008-10-29 10:16:30 +05302819
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002820 WARN_ON( i == ATH9K_MAX_TSF_READ );
2821
2822 return (((u64)tsf_upper1 << 32) | tsf_lower);
Sujithf1dc5602008-10-29 10:16:30 +05302823}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002824EXPORT_SYMBOL(ath9k_hw_gettsf64);
Sujithf1dc5602008-10-29 10:16:30 +05302825
Sujithcbe61d82009-02-09 13:27:12 +05302826void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002827{
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002828 REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
Alina Friedrichsenb9a16192009-03-02 23:28:38 +01002829 REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002830}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002831EXPORT_SYMBOL(ath9k_hw_settsf64);
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002832
Sujithcbe61d82009-02-09 13:27:12 +05302833void ath9k_hw_reset_tsf(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302834{
Gabor Juhosf9b604f2009-06-21 00:02:15 +02002835 if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
2836 AH_TSF_WRITE_TIMEOUT))
Joe Perchesd2182b62011-12-15 14:55:53 -08002837 ath_dbg(ath9k_hw_common(ah), RESET,
Joe Perches226afe62010-12-02 19:12:37 -08002838 "AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
Gabor Juhosf9b604f2009-06-21 00:02:15 +02002839
Sujithf1dc5602008-10-29 10:16:30 +05302840 REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002841}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002842EXPORT_SYMBOL(ath9k_hw_reset_tsf);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002843
Sujith Manoharan60ca9f82012-07-17 17:15:37 +05302844void ath9k_hw_set_tsfadjust(struct ath_hw *ah, bool set)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002845{
Sujith Manoharan60ca9f82012-07-17 17:15:37 +05302846 if (set)
Sujith2660b812009-02-09 13:27:26 +05302847 ah->misc_mode |= AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002848 else
Sujith2660b812009-02-09 13:27:26 +05302849 ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002850}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002851EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002852
Felix Fietkaue4744ec2013-10-11 23:31:01 +02002853void ath9k_hw_set11nmac2040(struct ath_hw *ah, struct ath9k_channel *chan)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002854{
Sujithf1dc5602008-10-29 10:16:30 +05302855 u32 macmode;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002856
Felix Fietkaue4744ec2013-10-11 23:31:01 +02002857 if (IS_CHAN_HT40(chan) && !ah->config.cwm_ignore_extcca)
Sujithf1dc5602008-10-29 10:16:30 +05302858 macmode = AR_2040_JOINED_RX_CLEAR;
2859 else
2860 macmode = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002861
Sujithf1dc5602008-10-29 10:16:30 +05302862 REG_WRITE(ah, AR_2040_MODE, macmode);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002863}
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302864
2865/* HW Generic timers configuration */
2866
2867static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
2868{
2869 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2870 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2871 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2872 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2873 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2874 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2875 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2876 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2877 {AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
2878 {AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
2879 AR_NDP2_TIMER_MODE, 0x0002},
2880 {AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
2881 AR_NDP2_TIMER_MODE, 0x0004},
2882 {AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
2883 AR_NDP2_TIMER_MODE, 0x0008},
2884 {AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
2885 AR_NDP2_TIMER_MODE, 0x0010},
2886 {AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
2887 AR_NDP2_TIMER_MODE, 0x0020},
2888 {AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
2889 AR_NDP2_TIMER_MODE, 0x0040},
2890 {AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
2891 AR_NDP2_TIMER_MODE, 0x0080}
2892};
2893
2894/* HW generic timer primitives */
2895
Felix Fietkaudd347f22011-03-22 21:54:17 +01002896u32 ath9k_hw_gettsf32(struct ath_hw *ah)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302897{
2898 return REG_READ(ah, AR_TSF_L32);
2899}
Felix Fietkaudd347f22011-03-22 21:54:17 +01002900EXPORT_SYMBOL(ath9k_hw_gettsf32);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302901
2902struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
2903 void (*trigger)(void *),
2904 void (*overflow)(void *),
2905 void *arg,
2906 u8 timer_index)
2907{
2908 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2909 struct ath_gen_timer *timer;
2910
Felix Fietkauc67ce332013-12-14 18:03:38 +01002911 if ((timer_index < AR_FIRST_NDP_TIMER) ||
2912 (timer_index >= ATH_MAX_GEN_TIMER))
2913 return NULL;
2914
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302915 timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);
Joe Perches14f8dc42013-02-07 11:46:27 +00002916 if (timer == NULL)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302917 return NULL;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302918
2919 /* allocate a hardware generic timer slot */
2920 timer_table->timers[timer_index] = timer;
2921 timer->index = timer_index;
2922 timer->trigger = trigger;
2923 timer->overflow = overflow;
2924 timer->arg = arg;
2925
2926 return timer;
2927}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002928EXPORT_SYMBOL(ath_gen_timer_alloc);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302929
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07002930void ath9k_hw_gen_timer_start(struct ath_hw *ah,
2931 struct ath_gen_timer *timer,
Felix Fietkauc67ce332013-12-14 18:03:38 +01002932 u32 timer_next,
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07002933 u32 timer_period)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302934{
2935 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
Felix Fietkauc67ce332013-12-14 18:03:38 +01002936 u32 mask = 0;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302937
Felix Fietkauc67ce332013-12-14 18:03:38 +01002938 timer_table->timer_mask |= BIT(timer->index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302939
2940 /*
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302941 * Program generic timer registers
2942 */
2943 REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
2944 timer_next);
2945 REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
2946 timer_period);
2947 REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
2948 gen_tmr_configuration[timer->index].mode_mask);
2949
Sujith Manoharana4a29542012-09-10 09:20:03 +05302950 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302951 /*
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +05302952 * Starting from AR9462, each generic timer can select which tsf
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302953 * to use. But we still follow the old rule, 0 - 7 use tsf and
2954 * 8 - 15 use tsf2.
2955 */
2956 if ((timer->index < AR_GEN_TIMER_BANK_1_LEN))
2957 REG_CLR_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
2958 (1 << timer->index));
2959 else
2960 REG_SET_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
2961 (1 << timer->index));
2962 }
2963
Felix Fietkauc67ce332013-12-14 18:03:38 +01002964 if (timer->trigger)
2965 mask |= SM(AR_GENTMR_BIT(timer->index),
2966 AR_IMR_S5_GENTIMER_TRIG);
2967 if (timer->overflow)
2968 mask |= SM(AR_GENTMR_BIT(timer->index),
2969 AR_IMR_S5_GENTIMER_THRESH);
2970
2971 REG_SET_BIT(ah, AR_IMR_S5, mask);
2972
2973 if ((ah->imask & ATH9K_INT_GENTIMER) == 0) {
2974 ah->imask |= ATH9K_INT_GENTIMER;
2975 ath9k_hw_set_interrupts(ah);
2976 }
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302977}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002978EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302979
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07002980void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302981{
2982 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2983
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302984 /* Clear generic timer enable bits. */
2985 REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
2986 gen_tmr_configuration[timer->index].mode_mask);
2987
Sujith Manoharanb7f59762012-09-11 10:46:24 +05302988 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
2989 /*
2990 * Need to switch back to TSF if it was using TSF2.
2991 */
2992 if ((timer->index >= AR_GEN_TIMER_BANK_1_LEN)) {
2993 REG_CLR_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
2994 (1 << timer->index));
2995 }
2996 }
2997
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302998 /* Disable both trigger and thresh interrupt masks */
2999 REG_CLR_BIT(ah, AR_IMR_S5,
3000 (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
3001 SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
3002
Felix Fietkauc67ce332013-12-14 18:03:38 +01003003 timer_table->timer_mask &= ~BIT(timer->index);
3004
3005 if (timer_table->timer_mask == 0) {
3006 ah->imask &= ~ATH9K_INT_GENTIMER;
3007 ath9k_hw_set_interrupts(ah);
3008 }
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303009}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003010EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303011
3012void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
3013{
3014 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
3015
3016 /* free the hardware generic timer slot */
3017 timer_table->timers[timer->index] = NULL;
3018 kfree(timer);
3019}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003020EXPORT_SYMBOL(ath_gen_timer_free);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303021
3022/*
3023 * Generic Timer Interrupts handling
3024 */
3025void ath_gen_timer_isr(struct ath_hw *ah)
3026{
3027 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
3028 struct ath_gen_timer *timer;
Felix Fietkauc67ce332013-12-14 18:03:38 +01003029 unsigned long trigger_mask, thresh_mask;
3030 unsigned int index;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303031
3032 /* get hardware generic timer interrupt status */
3033 trigger_mask = ah->intr_gen_timer_trigger;
3034 thresh_mask = ah->intr_gen_timer_thresh;
Felix Fietkauc67ce332013-12-14 18:03:38 +01003035 trigger_mask &= timer_table->timer_mask;
3036 thresh_mask &= timer_table->timer_mask;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303037
Felix Fietkauc67ce332013-12-14 18:03:38 +01003038 for_each_set_bit(index, &thresh_mask, ARRAY_SIZE(timer_table->timers)) {
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303039 timer = timer_table->timers[index];
Felix Fietkauc67ce332013-12-14 18:03:38 +01003040 if (!timer)
3041 continue;
3042 if (!timer->overflow)
3043 continue;
Felix Fietkaua6a172b2013-12-20 16:18:45 +01003044
3045 trigger_mask &= ~BIT(index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303046 timer->overflow(timer->arg);
3047 }
3048
Felix Fietkauc67ce332013-12-14 18:03:38 +01003049 for_each_set_bit(index, &trigger_mask, ARRAY_SIZE(timer_table->timers)) {
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303050 timer = timer_table->timers[index];
Felix Fietkauc67ce332013-12-14 18:03:38 +01003051 if (!timer)
3052 continue;
3053 if (!timer->trigger)
3054 continue;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303055 timer->trigger(timer->arg);
3056 }
3057}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003058EXPORT_SYMBOL(ath_gen_timer_isr);
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003059
Sujith05020d22010-03-17 14:25:23 +05303060/********/
3061/* HTC */
3062/********/
3063
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003064static struct {
3065 u32 version;
3066 const char * name;
3067} ath_mac_bb_names[] = {
3068 /* Devices with external radios */
3069 { AR_SREV_VERSION_5416_PCI, "5416" },
3070 { AR_SREV_VERSION_5416_PCIE, "5418" },
3071 { AR_SREV_VERSION_9100, "9100" },
3072 { AR_SREV_VERSION_9160, "9160" },
3073 /* Single-chip solutions */
3074 { AR_SREV_VERSION_9280, "9280" },
3075 { AR_SREV_VERSION_9285, "9285" },
Luis R. Rodriguez11158472009-10-27 12:59:35 -04003076 { AR_SREV_VERSION_9287, "9287" },
3077 { AR_SREV_VERSION_9271, "9271" },
Luis R. Rodriguezec839032010-04-15 17:39:20 -04003078 { AR_SREV_VERSION_9300, "9300" },
Gabor Juhos2c8e5932011-06-21 11:23:21 +02003079 { AR_SREV_VERSION_9330, "9330" },
Florian Fainelli397e5d52011-08-25 21:33:48 +02003080 { AR_SREV_VERSION_9340, "9340" },
Senthil Balasubramanian8f06ca22011-04-01 17:16:33 +05303081 { AR_SREV_VERSION_9485, "9485" },
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +05303082 { AR_SREV_VERSION_9462, "9462" },
Gabor Juhos485124c2012-07-03 19:13:19 +02003083 { AR_SREV_VERSION_9550, "9550" },
Sujith Manoharan77fac462012-09-11 20:09:18 +05303084 { AR_SREV_VERSION_9565, "9565" },
Sujith Manoharanc08148b2014-03-17 15:02:46 +05303085 { AR_SREV_VERSION_9531, "9531" },
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003086};
3087
3088/* For devices with external radios */
3089static struct {
3090 u16 version;
3091 const char * name;
3092} ath_rf_names[] = {
3093 { 0, "5133" },
3094 { AR_RAD5133_SREV_MAJOR, "5133" },
3095 { AR_RAD5122_SREV_MAJOR, "5122" },
3096 { AR_RAD2133_SREV_MAJOR, "2133" },
3097 { AR_RAD2122_SREV_MAJOR, "2122" }
3098};
3099
3100/*
3101 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
3102 */
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003103static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003104{
3105 int i;
3106
3107 for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
3108 if (ath_mac_bb_names[i].version == mac_bb_version) {
3109 return ath_mac_bb_names[i].name;
3110 }
3111 }
3112
3113 return "????";
3114}
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003115
3116/*
3117 * Return the RF name. "????" is returned if the RF is unknown.
3118 * Used for devices with external radios.
3119 */
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003120static const char *ath9k_hw_rf_name(u16 rf_version)
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003121{
3122 int i;
3123
3124 for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
3125 if (ath_rf_names[i].version == rf_version) {
3126 return ath_rf_names[i].name;
3127 }
3128 }
3129
3130 return "????";
3131}
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003132
3133void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
3134{
3135 int used;
3136
3137 /* chipsets >= AR9280 are single-chip */
Felix Fietkau7a370812010-09-22 12:34:52 +02003138 if (AR_SREV_9280_20_OR_LATER(ah)) {
Zefir Kurtisi5e88ba62013-09-05 14:11:57 +02003139 used = scnprintf(hw_name, len,
3140 "Atheros AR%s Rev:%x",
3141 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
3142 ah->hw_version.macRev);
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003143 }
3144 else {
Zefir Kurtisi5e88ba62013-09-05 14:11:57 +02003145 used = scnprintf(hw_name, len,
3146 "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
3147 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
3148 ah->hw_version.macRev,
3149 ath9k_hw_rf_name((ah->hw_version.analog5GhzRev
3150 & AR_RADIO_SREV_MAJOR)),
3151 ah->hw_version.phyRev);
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003152 }
3153
3154 hw_name[used] = '\0';
3155}
3156EXPORT_SYMBOL(ath9k_hw_name);