blob: 0ebfef9ae07fb69a13738e0c192f592d4a485b1e [file] [log] [blame]
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001/*
2 * linux/drivers/video/omap2/dss/dispc.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * Some code and ideas taken from drivers/video/omap/ driver
8 * by Imre Deak.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published by
12 * the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#define DSS_SUBSYS_NAME "DISPC"
24
25#include <linux/kernel.h>
26#include <linux/dma-mapping.h>
27#include <linux/vmalloc.h>
Paul Gortmakera8a35932011-07-10 13:20:26 -040028#include <linux/export.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020029#include <linux/clk.h>
30#include <linux/io.h>
31#include <linux/jiffies.h>
32#include <linux/seq_file.h>
33#include <linux/delay.h>
34#include <linux/workqueue.h>
Tomi Valkeinenab83b142010-06-09 15:31:01 +030035#include <linux/hardirq.h>
Tomi Valkeinen24e62892011-05-23 11:51:18 +030036#include <linux/platform_device.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030037#include <linux/pm_runtime.h>
Tomi Valkeinen33366d02012-09-28 13:54:35 +030038#include <linux/sizes.h>
Tomi Valkeinen0006fd62014-09-05 19:15:03 +000039#include <linux/mfd/syscon.h>
40#include <linux/regmap.h>
41#include <linux/of.h>
Tomi Valkeinen736e60d2015-06-04 15:22:23 +030042#include <linux/component.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020043
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030044#include <video/omapdss.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020045
46#include "dss.h"
Archit Tanejaa0acb552010-09-15 19:20:00 +053047#include "dss_features.h"
Archit Taneja9b372c22011-05-06 11:45:49 +053048#include "dispc.h"
Tomi Valkeinen80c39712009-11-12 11:41:42 +020049
50/* DISPC */
Sumit Semwal8613b002010-12-02 11:27:09 +000051#define DISPC_SZ_REGS SZ_4K
Tomi Valkeinen80c39712009-11-12 11:41:42 +020052
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +030053enum omap_burst_size {
54 BURST_SIZE_X2 = 0,
55 BURST_SIZE_X4 = 1,
56 BURST_SIZE_X8 = 2,
57};
58
Tomi Valkeinen80c39712009-11-12 11:41:42 +020059#define REG_GET(idx, start, end) \
60 FLD_GET(dispc_read_reg(idx), start, end)
61
62#define REG_FLD_MOD(idx, val, start, end) \
63 dispc_write_reg(idx, FLD_MOD(dispc_read_reg(idx), val, start, end))
64
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +053065struct dispc_features {
66 u8 sw_start;
67 u8 fp_start;
68 u8 bp_start;
69 u16 sw_max;
70 u16 vp_max;
71 u16 hp_max;
Archit Taneja33b89922012-11-14 13:50:15 +053072 u8 mgr_width_start;
73 u8 mgr_height_start;
74 u16 mgr_width_max;
75 u16 mgr_height_max;
Archit Tanejaca5ca692013-03-26 19:15:22 +053076 unsigned long max_lcd_pclk;
77 unsigned long max_tv_pclk;
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +030078 int (*calc_scaling) (unsigned long pclk, unsigned long lclk,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +053079 const struct omap_video_timings *mgr_timings,
80 u16 width, u16 height, u16 out_width, u16 out_height,
81 enum omap_color_mode color_mode, bool *five_taps,
82 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +053083 u16 pos_x, unsigned long *core_clk, bool mem_to_mem);
Tomi Valkeinen8702ee52012-10-19 15:36:11 +030084 unsigned long (*calc_core_clk) (unsigned long pclk,
Archit Taneja8ba85302012-09-26 17:00:37 +053085 u16 width, u16 height, u16 out_width, u16 out_height,
86 bool mem_to_mem);
Tomi Valkeinen42a69612012-08-22 16:56:57 +030087 u8 num_fifos;
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +030088
89 /* swap GFX & WB fifos */
90 bool gfx_fifo_workaround:1;
Tomi Valkeinencffa9472012-11-08 10:01:33 +020091
92 /* no DISPC_IRQ_FRAMEDONETV on this SoC */
93 bool no_framedone_tv:1;
Archit Tanejad0df9a22013-03-26 19:15:25 +053094
95 /* revert to the OMAP4 mechanism of DISPC Smart Standby operation */
96 bool mstandby_workaround:1;
Archit Taneja8bc65552013-12-17 16:40:21 +053097
98 bool set_max_preload:1;
Tomi Valkeinenf2aee312015-04-10 12:48:34 +030099
100 /* PIXEL_INC is not added to the last pixel of a line */
101 bool last_pixel_inc_missing:1;
Tomi Valkeinene5f80912015-10-21 13:08:59 +0300102
103 /* POL_FREQ has ALIGN bit */
104 bool supports_sync_align:1;
Tomi Valkeinen20efbc32015-11-04 17:10:44 +0200105
106 bool has_writeback:1;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +0530107};
108
Tomi Valkeinen42a69612012-08-22 16:56:57 +0300109#define DISPC_MAX_NR_FIFOS 5
110
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200111static struct {
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +0000112 struct platform_device *pdev;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200113 void __iomem *base;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300114
archit tanejaaffe3602011-02-23 08:41:03 +0000115 int irq;
Tomi Valkeinen0925afc2014-04-11 13:49:55 +0300116 irq_handler_t user_handler;
117 void *user_data;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200118
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +0200119 unsigned long core_clk_rate;
Tomi Valkeinen5391e872013-05-16 10:44:13 +0300120 unsigned long tv_pclk_rate;
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +0200121
Tomi Valkeinen42a69612012-08-22 16:56:57 +0300122 u32 fifo_size[DISPC_MAX_NR_FIFOS];
123 /* maps which plane is using a fifo. fifo-id -> plane-id */
124 int fifo_assignment[DISPC_MAX_NR_FIFOS];
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200125
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300126 bool ctx_valid;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200127 u32 ctx[DISPC_SZ_REGS / sizeof(u32)];
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200128
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +0530129 const struct dispc_features *feat;
Tomi Valkeinen0925afc2014-04-11 13:49:55 +0300130
131 bool is_enabled;
Tomi Valkeinen0006fd62014-09-05 19:15:03 +0000132
133 struct regmap *syscon_pol;
134 u32 syscon_pol_offset;
Tomi Valkeinend49cd152014-11-10 12:23:00 +0200135
136 /* DISPC_CONTROL & DISPC_CONFIG lock*/
137 spinlock_t control_lock;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200138} dispc;
139
Amber Jain0d66cbb2011-05-19 19:47:54 +0530140enum omap_color_component {
141 /* used for all color formats for OMAP3 and earlier
142 * and for RGB and Y color component on OMAP4
143 */
144 DISPC_COLOR_COMPONENT_RGB_Y = 1 << 0,
145 /* used for UV component for
146 * OMAP_DSS_COLOR_YUV2, OMAP_DSS_COLOR_UYVY, OMAP_DSS_COLOR_NV12
147 * color formats on OMAP4
148 */
149 DISPC_COLOR_COMPONENT_UV = 1 << 1,
150};
151
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530152enum mgr_reg_fields {
153 DISPC_MGR_FLD_ENABLE,
154 DISPC_MGR_FLD_STNTFT,
155 DISPC_MGR_FLD_GO,
156 DISPC_MGR_FLD_TFTDATALINES,
157 DISPC_MGR_FLD_STALLMODE,
158 DISPC_MGR_FLD_TCKENABLE,
159 DISPC_MGR_FLD_TCKSELECTION,
160 DISPC_MGR_FLD_CPR,
161 DISPC_MGR_FLD_FIFOHANDCHECK,
162 /* used to maintain a count of the above fields */
163 DISPC_MGR_FLD_NUM,
164};
165
Jyri Sarha5c348ba2014-04-11 16:25:06 +0300166struct dispc_reg_field {
167 u16 reg;
168 u8 high;
169 u8 low;
170};
171
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530172static const struct {
173 const char *name;
174 u32 vsync_irq;
175 u32 framedone_irq;
176 u32 sync_lost_irq;
Jyri Sarha5c348ba2014-04-11 16:25:06 +0300177 struct dispc_reg_field reg_desc[DISPC_MGR_FLD_NUM];
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530178} mgr_desc[] = {
179 [OMAP_DSS_CHANNEL_LCD] = {
180 .name = "LCD",
181 .vsync_irq = DISPC_IRQ_VSYNC,
182 .framedone_irq = DISPC_IRQ_FRAMEDONE,
183 .sync_lost_irq = DISPC_IRQ_SYNC_LOST,
184 .reg_desc = {
185 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL, 0, 0 },
186 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL, 3, 3 },
187 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL, 5, 5 },
188 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL, 9, 8 },
189 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL, 11, 11 },
190 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG, 10, 10 },
191 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG, 11, 11 },
192 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG, 15, 15 },
193 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG, 16, 16 },
194 },
195 },
196 [OMAP_DSS_CHANNEL_DIGIT] = {
197 .name = "DIGIT",
198 .vsync_irq = DISPC_IRQ_EVSYNC_ODD | DISPC_IRQ_EVSYNC_EVEN,
Tomi Valkeinencffa9472012-11-08 10:01:33 +0200199 .framedone_irq = DISPC_IRQ_FRAMEDONETV,
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530200 .sync_lost_irq = DISPC_IRQ_SYNC_LOST_DIGIT,
201 .reg_desc = {
202 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL, 1, 1 },
203 [DISPC_MGR_FLD_STNTFT] = { },
204 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL, 6, 6 },
205 [DISPC_MGR_FLD_TFTDATALINES] = { },
206 [DISPC_MGR_FLD_STALLMODE] = { },
207 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG, 12, 12 },
208 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG, 13, 13 },
209 [DISPC_MGR_FLD_CPR] = { },
210 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG, 16, 16 },
211 },
212 },
213 [OMAP_DSS_CHANNEL_LCD2] = {
214 .name = "LCD2",
215 .vsync_irq = DISPC_IRQ_VSYNC2,
216 .framedone_irq = DISPC_IRQ_FRAMEDONE2,
217 .sync_lost_irq = DISPC_IRQ_SYNC_LOST2,
218 .reg_desc = {
219 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL2, 0, 0 },
220 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL2, 3, 3 },
221 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL2, 5, 5 },
222 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL2, 9, 8 },
223 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL2, 11, 11 },
224 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG2, 10, 10 },
225 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG2, 11, 11 },
226 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG2, 15, 15 },
227 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG2, 16, 16 },
228 },
229 },
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530230 [OMAP_DSS_CHANNEL_LCD3] = {
231 .name = "LCD3",
232 .vsync_irq = DISPC_IRQ_VSYNC3,
233 .framedone_irq = DISPC_IRQ_FRAMEDONE3,
234 .sync_lost_irq = DISPC_IRQ_SYNC_LOST3,
235 .reg_desc = {
236 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL3, 0, 0 },
237 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL3, 3, 3 },
238 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL3, 5, 5 },
239 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL3, 9, 8 },
240 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL3, 11, 11 },
241 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG3, 10, 10 },
242 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG3, 11, 11 },
243 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG3, 15, 15 },
244 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG3, 16, 16 },
245 },
246 },
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530247};
248
Archit Taneja6e5264b2012-09-11 12:04:47 +0530249struct color_conv_coef {
250 int ry, rcr, rcb, gy, gcr, gcb, by, bcr, bcb;
251 int full_range;
252};
253
Archit Taneja3e8a6ff2012-09-26 16:58:52 +0530254static unsigned long dispc_plane_pclk_rate(enum omap_plane plane);
255static unsigned long dispc_plane_lclk_rate(enum omap_plane plane);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200256
Archit Taneja55978cc2011-05-06 11:45:51 +0530257static inline void dispc_write_reg(const u16 idx, u32 val)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200258{
Archit Taneja55978cc2011-05-06 11:45:51 +0530259 __raw_writel(val, dispc.base + idx);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200260}
261
Archit Taneja55978cc2011-05-06 11:45:51 +0530262static inline u32 dispc_read_reg(const u16 idx)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200263{
Archit Taneja55978cc2011-05-06 11:45:51 +0530264 return __raw_readl(dispc.base + idx);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200265}
266
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530267static u32 mgr_fld_read(enum omap_channel channel, enum mgr_reg_fields regfld)
268{
Jyri Sarha5c348ba2014-04-11 16:25:06 +0300269 const struct dispc_reg_field rfld = mgr_desc[channel].reg_desc[regfld];
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530270 return REG_GET(rfld.reg, rfld.high, rfld.low);
271}
272
273static void mgr_fld_write(enum omap_channel channel,
274 enum mgr_reg_fields regfld, int val) {
Jyri Sarha5c348ba2014-04-11 16:25:06 +0300275 const struct dispc_reg_field rfld = mgr_desc[channel].reg_desc[regfld];
Tomi Valkeinend49cd152014-11-10 12:23:00 +0200276 const bool need_lock = rfld.reg == DISPC_CONTROL || rfld.reg == DISPC_CONFIG;
277 unsigned long flags;
278
279 if (need_lock)
280 spin_lock_irqsave(&dispc.control_lock, flags);
281
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530282 REG_FLD_MOD(rfld.reg, val, rfld.high, rfld.low);
Tomi Valkeinend49cd152014-11-10 12:23:00 +0200283
284 if (need_lock)
285 spin_unlock_irqrestore(&dispc.control_lock, flags);
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530286}
287
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200288#define SR(reg) \
Archit Taneja55978cc2011-05-06 11:45:51 +0530289 dispc.ctx[DISPC_##reg / sizeof(u32)] = dispc_read_reg(DISPC_##reg)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200290#define RR(reg) \
Archit Taneja55978cc2011-05-06 11:45:51 +0530291 dispc_write_reg(DISPC_##reg, dispc.ctx[DISPC_##reg / sizeof(u32)])
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200292
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300293static void dispc_save_context(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200294{
Archit Tanejac6104b82011-08-05 19:06:02 +0530295 int i, j;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200296
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300297 DSSDBG("dispc_save_context\n");
298
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200299 SR(IRQENABLE);
300 SR(CONTROL);
301 SR(CONFIG);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200302 SR(LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +0530303 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
304 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300305 SR(GLOBAL_ALPHA);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000306 if (dss_has_feature(FEAT_MGR_LCD2)) {
307 SR(CONTROL2);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000308 SR(CONFIG2);
309 }
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530310 if (dss_has_feature(FEAT_MGR_LCD3)) {
311 SR(CONTROL3);
312 SR(CONFIG3);
313 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200314
Archit Tanejac6104b82011-08-05 19:06:02 +0530315 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
316 SR(DEFAULT_COLOR(i));
317 SR(TRANS_COLOR(i));
318 SR(SIZE_MGR(i));
319 if (i == OMAP_DSS_CHANNEL_DIGIT)
320 continue;
321 SR(TIMING_H(i));
322 SR(TIMING_V(i));
323 SR(POL_FREQ(i));
324 SR(DIVISORo(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200325
Archit Tanejac6104b82011-08-05 19:06:02 +0530326 SR(DATA_CYCLE1(i));
327 SR(DATA_CYCLE2(i));
328 SR(DATA_CYCLE3(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200329
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300330 if (dss_has_feature(FEAT_CPR)) {
Archit Tanejac6104b82011-08-05 19:06:02 +0530331 SR(CPR_COEF_R(i));
332 SR(CPR_COEF_G(i));
333 SR(CPR_COEF_B(i));
334 }
335 }
336
337 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
338 SR(OVL_BA0(i));
339 SR(OVL_BA1(i));
340 SR(OVL_POSITION(i));
341 SR(OVL_SIZE(i));
342 SR(OVL_ATTRIBUTES(i));
343 SR(OVL_FIFO_THRESHOLD(i));
344 SR(OVL_ROW_INC(i));
345 SR(OVL_PIXEL_INC(i));
346 if (dss_has_feature(FEAT_PRELOAD))
347 SR(OVL_PRELOAD(i));
348 if (i == OMAP_DSS_GFX) {
349 SR(OVL_WINDOW_SKIP(i));
350 SR(OVL_TABLE_BA(i));
351 continue;
352 }
353 SR(OVL_FIR(i));
354 SR(OVL_PICTURE_SIZE(i));
355 SR(OVL_ACCU0(i));
356 SR(OVL_ACCU1(i));
357
358 for (j = 0; j < 8; j++)
359 SR(OVL_FIR_COEF_H(i, j));
360
361 for (j = 0; j < 8; j++)
362 SR(OVL_FIR_COEF_HV(i, j));
363
364 for (j = 0; j < 5; j++)
365 SR(OVL_CONV_COEF(i, j));
366
367 if (dss_has_feature(FEAT_FIR_COEF_V)) {
368 for (j = 0; j < 8; j++)
369 SR(OVL_FIR_COEF_V(i, j));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300370 }
Sumit Semwal2a205f32010-12-02 11:27:12 +0000371
Archit Tanejac6104b82011-08-05 19:06:02 +0530372 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
373 SR(OVL_BA0_UV(i));
374 SR(OVL_BA1_UV(i));
375 SR(OVL_FIR2(i));
376 SR(OVL_ACCU2_0(i));
377 SR(OVL_ACCU2_1(i));
378
379 for (j = 0; j < 8; j++)
380 SR(OVL_FIR_COEF_H2(i, j));
381
382 for (j = 0; j < 8; j++)
383 SR(OVL_FIR_COEF_HV2(i, j));
384
385 for (j = 0; j < 8; j++)
386 SR(OVL_FIR_COEF_V2(i, j));
387 }
388 if (dss_has_feature(FEAT_ATTR2))
389 SR(OVL_ATTRIBUTES2(i));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000390 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200391
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -0600392 if (dss_has_feature(FEAT_CORE_CLK_DIV))
393 SR(DIVISOR);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300394
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300395 dispc.ctx_valid = true;
396
Tomi Valkeinen9229b512014-02-14 09:37:09 +0200397 DSSDBG("context saved\n");
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200398}
399
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300400static void dispc_restore_context(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200401{
Tomi Valkeinen9229b512014-02-14 09:37:09 +0200402 int i, j;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300403
404 DSSDBG("dispc_restore_context\n");
405
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300406 if (!dispc.ctx_valid)
407 return;
408
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200409 /*RR(IRQENABLE);*/
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200410 /*RR(CONTROL);*/
411 RR(CONFIG);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200412 RR(LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +0530413 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
414 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300415 RR(GLOBAL_ALPHA);
Archit Tanejac6104b82011-08-05 19:06:02 +0530416 if (dss_has_feature(FEAT_MGR_LCD2))
Sumit Semwal2a205f32010-12-02 11:27:12 +0000417 RR(CONFIG2);
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530418 if (dss_has_feature(FEAT_MGR_LCD3))
419 RR(CONFIG3);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200420
Archit Tanejac6104b82011-08-05 19:06:02 +0530421 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
422 RR(DEFAULT_COLOR(i));
423 RR(TRANS_COLOR(i));
424 RR(SIZE_MGR(i));
425 if (i == OMAP_DSS_CHANNEL_DIGIT)
426 continue;
427 RR(TIMING_H(i));
428 RR(TIMING_V(i));
429 RR(POL_FREQ(i));
430 RR(DIVISORo(i));
Archit Taneja9b372c22011-05-06 11:45:49 +0530431
Archit Tanejac6104b82011-08-05 19:06:02 +0530432 RR(DATA_CYCLE1(i));
433 RR(DATA_CYCLE2(i));
434 RR(DATA_CYCLE3(i));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000435
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300436 if (dss_has_feature(FEAT_CPR)) {
Archit Tanejac6104b82011-08-05 19:06:02 +0530437 RR(CPR_COEF_R(i));
438 RR(CPR_COEF_G(i));
439 RR(CPR_COEF_B(i));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300440 }
Sumit Semwal2a205f32010-12-02 11:27:12 +0000441 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200442
Archit Tanejac6104b82011-08-05 19:06:02 +0530443 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
444 RR(OVL_BA0(i));
445 RR(OVL_BA1(i));
446 RR(OVL_POSITION(i));
447 RR(OVL_SIZE(i));
448 RR(OVL_ATTRIBUTES(i));
449 RR(OVL_FIFO_THRESHOLD(i));
450 RR(OVL_ROW_INC(i));
451 RR(OVL_PIXEL_INC(i));
452 if (dss_has_feature(FEAT_PRELOAD))
453 RR(OVL_PRELOAD(i));
454 if (i == OMAP_DSS_GFX) {
455 RR(OVL_WINDOW_SKIP(i));
456 RR(OVL_TABLE_BA(i));
457 continue;
458 }
459 RR(OVL_FIR(i));
460 RR(OVL_PICTURE_SIZE(i));
461 RR(OVL_ACCU0(i));
462 RR(OVL_ACCU1(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200463
Archit Tanejac6104b82011-08-05 19:06:02 +0530464 for (j = 0; j < 8; j++)
465 RR(OVL_FIR_COEF_H(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200466
Archit Tanejac6104b82011-08-05 19:06:02 +0530467 for (j = 0; j < 8; j++)
468 RR(OVL_FIR_COEF_HV(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200469
Archit Tanejac6104b82011-08-05 19:06:02 +0530470 for (j = 0; j < 5; j++)
471 RR(OVL_CONV_COEF(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200472
Archit Tanejac6104b82011-08-05 19:06:02 +0530473 if (dss_has_feature(FEAT_FIR_COEF_V)) {
474 for (j = 0; j < 8; j++)
475 RR(OVL_FIR_COEF_V(i, j));
476 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200477
Archit Tanejac6104b82011-08-05 19:06:02 +0530478 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
479 RR(OVL_BA0_UV(i));
480 RR(OVL_BA1_UV(i));
481 RR(OVL_FIR2(i));
482 RR(OVL_ACCU2_0(i));
483 RR(OVL_ACCU2_1(i));
484
485 for (j = 0; j < 8; j++)
486 RR(OVL_FIR_COEF_H2(i, j));
487
488 for (j = 0; j < 8; j++)
489 RR(OVL_FIR_COEF_HV2(i, j));
490
491 for (j = 0; j < 8; j++)
492 RR(OVL_FIR_COEF_V2(i, j));
493 }
494 if (dss_has_feature(FEAT_ATTR2))
495 RR(OVL_ATTRIBUTES2(i));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300496 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200497
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -0600498 if (dss_has_feature(FEAT_CORE_CLK_DIV))
499 RR(DIVISOR);
500
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200501 /* enable last, because LCD & DIGIT enable are here */
502 RR(CONTROL);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000503 if (dss_has_feature(FEAT_MGR_LCD2))
504 RR(CONTROL2);
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530505 if (dss_has_feature(FEAT_MGR_LCD3))
506 RR(CONTROL3);
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200507 /* clear spurious SYNC_LOST_DIGIT interrupts */
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +0300508 dispc_clear_irqstatus(DISPC_IRQ_SYNC_LOST_DIGIT);
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200509
510 /*
511 * enable last so IRQs won't trigger before
512 * the context is fully restored
513 */
514 RR(IRQENABLE);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300515
516 DSSDBG("context restored\n");
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200517}
518
519#undef SR
520#undef RR
521
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300522int dispc_runtime_get(void)
523{
524 int r;
525
526 DSSDBG("dispc_runtime_get\n");
527
528 r = pm_runtime_get_sync(&dispc.pdev->dev);
529 WARN_ON(r < 0);
530 return r < 0 ? r : 0;
531}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200532EXPORT_SYMBOL(dispc_runtime_get);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300533
534void dispc_runtime_put(void)
535{
536 int r;
537
538 DSSDBG("dispc_runtime_put\n");
539
Tomi Valkeinen0eaf9f52012-01-23 13:23:08 +0200540 r = pm_runtime_put_sync(&dispc.pdev->dev);
Tomi Valkeinen5be3aeb2012-06-27 16:37:18 +0300541 WARN_ON(r < 0 && r != -ENOSYS);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300542}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200543EXPORT_SYMBOL(dispc_runtime_put);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300544
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200545u32 dispc_mgr_get_vsync_irq(enum omap_channel channel)
546{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530547 return mgr_desc[channel].vsync_irq;
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200548}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200549EXPORT_SYMBOL(dispc_mgr_get_vsync_irq);
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200550
Tomi Valkeinen7d1365c2011-11-18 15:39:52 +0200551u32 dispc_mgr_get_framedone_irq(enum omap_channel channel)
552{
Tomi Valkeinencffa9472012-11-08 10:01:33 +0200553 if (channel == OMAP_DSS_CHANNEL_DIGIT && dispc.feat->no_framedone_tv)
554 return 0;
555
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530556 return mgr_desc[channel].framedone_irq;
Tomi Valkeinen7d1365c2011-11-18 15:39:52 +0200557}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200558EXPORT_SYMBOL(dispc_mgr_get_framedone_irq);
Tomi Valkeinen7d1365c2011-11-18 15:39:52 +0200559
Tomi Valkeinencb699202012-10-17 10:38:52 +0300560u32 dispc_mgr_get_sync_lost_irq(enum omap_channel channel)
561{
562 return mgr_desc[channel].sync_lost_irq;
563}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200564EXPORT_SYMBOL(dispc_mgr_get_sync_lost_irq);
Tomi Valkeinencb699202012-10-17 10:38:52 +0300565
Archit Taneja0b23e5b2012-09-22 12:39:33 +0530566u32 dispc_wb_get_framedone_irq(void)
567{
568 return DISPC_IRQ_FRAMEDONEWB;
569}
570
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300571bool dispc_mgr_go_busy(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200572{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530573 return mgr_fld_read(channel, DISPC_MGR_FLD_GO) == 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200574}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200575EXPORT_SYMBOL(dispc_mgr_go_busy);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200576
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300577void dispc_mgr_go(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200578{
Tomi Valkeinen3c91ee82012-10-19 15:06:07 +0300579 WARN_ON(dispc_mgr_is_enabled(channel) == false);
580 WARN_ON(dispc_mgr_go_busy(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200581
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530582 DSSDBG("GO %s\n", mgr_desc[channel].name);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200583
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530584 mgr_fld_write(channel, DISPC_MGR_FLD_GO, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200585}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200586EXPORT_SYMBOL(dispc_mgr_go);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200587
Archit Taneja0b23e5b2012-09-22 12:39:33 +0530588bool dispc_wb_go_busy(void)
589{
590 return REG_GET(DISPC_CONTROL2, 6, 6) == 1;
591}
592
593void dispc_wb_go(void)
594{
595 enum omap_plane plane = OMAP_DSS_WB;
596 bool enable, go;
597
598 enable = REG_GET(DISPC_OVL_ATTRIBUTES(plane), 0, 0) == 1;
599
600 if (!enable)
601 return;
602
603 go = REG_GET(DISPC_CONTROL2, 6, 6) == 1;
604 if (go) {
605 DSSERR("GO bit not down for WB\n");
606 return;
607 }
608
609 REG_FLD_MOD(DISPC_CONTROL2, 1, 6, 6);
610}
611
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300612static void dispc_ovl_write_firh_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200613{
Archit Taneja9b372c22011-05-06 11:45:49 +0530614 dispc_write_reg(DISPC_OVL_FIR_COEF_H(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200615}
616
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300617static void dispc_ovl_write_firhv_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200618{
Archit Taneja9b372c22011-05-06 11:45:49 +0530619 dispc_write_reg(DISPC_OVL_FIR_COEF_HV(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200620}
621
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300622static void dispc_ovl_write_firv_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200623{
Archit Taneja9b372c22011-05-06 11:45:49 +0530624 dispc_write_reg(DISPC_OVL_FIR_COEF_V(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200625}
626
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300627static void dispc_ovl_write_firh2_reg(enum omap_plane plane, int reg, u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530628{
629 BUG_ON(plane == OMAP_DSS_GFX);
630
631 dispc_write_reg(DISPC_OVL_FIR_COEF_H2(plane, reg), value);
632}
633
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300634static void dispc_ovl_write_firhv2_reg(enum omap_plane plane, int reg,
635 u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530636{
637 BUG_ON(plane == OMAP_DSS_GFX);
638
639 dispc_write_reg(DISPC_OVL_FIR_COEF_HV2(plane, reg), value);
640}
641
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300642static void dispc_ovl_write_firv2_reg(enum omap_plane plane, int reg, u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530643{
644 BUG_ON(plane == OMAP_DSS_GFX);
645
646 dispc_write_reg(DISPC_OVL_FIR_COEF_V2(plane, reg), value);
647}
648
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530649static void dispc_ovl_set_scale_coef(enum omap_plane plane, int fir_hinc,
650 int fir_vinc, int five_taps,
651 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200652{
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530653 const struct dispc_coef *h_coef, *v_coef;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200654 int i;
655
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530656 h_coef = dispc_ovl_get_scale_coef(fir_hinc, true);
657 v_coef = dispc_ovl_get_scale_coef(fir_vinc, five_taps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200658
659 for (i = 0; i < 8; i++) {
660 u32 h, hv;
661
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530662 h = FLD_VAL(h_coef[i].hc0_vc00, 7, 0)
663 | FLD_VAL(h_coef[i].hc1_vc0, 15, 8)
664 | FLD_VAL(h_coef[i].hc2_vc1, 23, 16)
665 | FLD_VAL(h_coef[i].hc3_vc2, 31, 24);
666 hv = FLD_VAL(h_coef[i].hc4_vc22, 7, 0)
667 | FLD_VAL(v_coef[i].hc1_vc0, 15, 8)
668 | FLD_VAL(v_coef[i].hc2_vc1, 23, 16)
669 | FLD_VAL(v_coef[i].hc3_vc2, 31, 24);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200670
Amber Jain0d66cbb2011-05-19 19:47:54 +0530671 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300672 dispc_ovl_write_firh_reg(plane, i, h);
673 dispc_ovl_write_firhv_reg(plane, i, hv);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530674 } else {
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300675 dispc_ovl_write_firh2_reg(plane, i, h);
676 dispc_ovl_write_firhv2_reg(plane, i, hv);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530677 }
678
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200679 }
680
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200681 if (five_taps) {
682 for (i = 0; i < 8; i++) {
683 u32 v;
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530684 v = FLD_VAL(v_coef[i].hc0_vc00, 7, 0)
685 | FLD_VAL(v_coef[i].hc4_vc22, 15, 8);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530686 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y)
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300687 dispc_ovl_write_firv_reg(plane, i, v);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530688 else
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300689 dispc_ovl_write_firv2_reg(plane, i, v);
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200690 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200691 }
692}
693
Archit Taneja6e5264b2012-09-11 12:04:47 +0530694
695static void dispc_ovl_write_color_conv_coef(enum omap_plane plane,
696 const struct color_conv_coef *ct)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200697{
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200698#define CVAL(x, y) (FLD_VAL(x, 26, 16) | FLD_VAL(y, 10, 0))
699
Archit Taneja6e5264b2012-09-11 12:04:47 +0530700 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 0), CVAL(ct->rcr, ct->ry));
701 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 1), CVAL(ct->gy, ct->rcb));
702 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 2), CVAL(ct->gcb, ct->gcr));
703 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 3), CVAL(ct->bcr, ct->by));
704 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 4), CVAL(0, ct->bcb));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200705
Archit Taneja6e5264b2012-09-11 12:04:47 +0530706 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), ct->full_range, 11, 11);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200707
708#undef CVAL
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200709}
710
Archit Taneja6e5264b2012-09-11 12:04:47 +0530711static void dispc_setup_color_conv_coef(void)
712{
713 int i;
714 int num_ovl = dss_feat_get_num_ovls();
Archit Taneja6e5264b2012-09-11 12:04:47 +0530715 const struct color_conv_coef ctbl_bt601_5_ovl = {
716 298, 409, 0, 298, -208, -100, 298, 0, 517, 0,
717 };
718 const struct color_conv_coef ctbl_bt601_5_wb = {
719 66, 112, -38, 129, -94, -74, 25, -18, 112, 0,
720 };
721
722 for (i = 1; i < num_ovl; i++)
723 dispc_ovl_write_color_conv_coef(i, &ctbl_bt601_5_ovl);
724
Tomi Valkeinen20efbc32015-11-04 17:10:44 +0200725 if (dispc.feat->has_writeback)
726 dispc_ovl_write_color_conv_coef(OMAP_DSS_WB, &ctbl_bt601_5_wb);
Archit Taneja6e5264b2012-09-11 12:04:47 +0530727}
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200728
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300729static void dispc_ovl_set_ba0(enum omap_plane plane, u32 paddr)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200730{
Archit Taneja9b372c22011-05-06 11:45:49 +0530731 dispc_write_reg(DISPC_OVL_BA0(plane), paddr);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200732}
733
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300734static void dispc_ovl_set_ba1(enum omap_plane plane, u32 paddr)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200735{
Archit Taneja9b372c22011-05-06 11:45:49 +0530736 dispc_write_reg(DISPC_OVL_BA1(plane), paddr);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200737}
738
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300739static void dispc_ovl_set_ba0_uv(enum omap_plane plane, u32 paddr)
Amber Jainab5ca072011-05-19 19:47:53 +0530740{
741 dispc_write_reg(DISPC_OVL_BA0_UV(plane), paddr);
742}
743
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300744static void dispc_ovl_set_ba1_uv(enum omap_plane plane, u32 paddr)
Amber Jainab5ca072011-05-19 19:47:53 +0530745{
746 dispc_write_reg(DISPC_OVL_BA1_UV(plane), paddr);
747}
748
Archit Tanejad79db852012-09-22 12:30:17 +0530749static void dispc_ovl_set_pos(enum omap_plane plane,
750 enum omap_overlay_caps caps, int x, int y)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200751{
Archit Tanejad79db852012-09-22 12:30:17 +0530752 u32 val;
753
754 if ((caps & OMAP_DSS_OVL_CAP_POS) == 0)
755 return;
756
757 val = FLD_VAL(y, 26, 16) | FLD_VAL(x, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530758
759 dispc_write_reg(DISPC_OVL_POSITION(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200760}
761
Archit Taneja78b687f2012-09-21 14:51:49 +0530762static void dispc_ovl_set_input_size(enum omap_plane plane, int width,
763 int height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200764{
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200765 u32 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530766
Archit Taneja36d87d92012-07-28 22:59:03 +0530767 if (plane == OMAP_DSS_GFX || plane == OMAP_DSS_WB)
Archit Taneja9b372c22011-05-06 11:45:49 +0530768 dispc_write_reg(DISPC_OVL_SIZE(plane), val);
769 else
770 dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200771}
772
Archit Taneja78b687f2012-09-21 14:51:49 +0530773static void dispc_ovl_set_output_size(enum omap_plane plane, int width,
774 int height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200775{
776 u32 val;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200777
778 BUG_ON(plane == OMAP_DSS_GFX);
779
780 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530781
Archit Taneja36d87d92012-07-28 22:59:03 +0530782 if (plane == OMAP_DSS_WB)
783 dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
784 else
785 dispc_write_reg(DISPC_OVL_SIZE(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200786}
787
Archit Taneja5b54ed32012-09-26 16:55:27 +0530788static void dispc_ovl_set_zorder(enum omap_plane plane,
789 enum omap_overlay_caps caps, u8 zorder)
Archit Taneja54128702011-09-08 11:29:17 +0530790{
Archit Taneja5b54ed32012-09-26 16:55:27 +0530791 if ((caps & OMAP_DSS_OVL_CAP_ZORDER) == 0)
Archit Taneja54128702011-09-08 11:29:17 +0530792 return;
793
794 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), zorder, 27, 26);
795}
796
797static void dispc_ovl_enable_zorder_planes(void)
798{
799 int i;
800
801 if (!dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
802 return;
803
804 for (i = 0; i < dss_feat_get_num_ovls(); i++)
805 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(i), 1, 25, 25);
806}
807
Archit Taneja5b54ed32012-09-26 16:55:27 +0530808static void dispc_ovl_set_pre_mult_alpha(enum omap_plane plane,
809 enum omap_overlay_caps caps, bool enable)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100810{
Archit Taneja5b54ed32012-09-26 16:55:27 +0530811 if ((caps & OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA) == 0)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100812 return;
813
Archit Taneja9b372c22011-05-06 11:45:49 +0530814 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 28, 28);
Rajkumar Nfd28a392010-11-04 12:28:42 +0100815}
816
Archit Taneja5b54ed32012-09-26 16:55:27 +0530817static void dispc_ovl_setup_global_alpha(enum omap_plane plane,
818 enum omap_overlay_caps caps, u8 global_alpha)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200819{
Archit Tanejab8c095b2011-09-13 18:20:33 +0530820 static const unsigned shifts[] = { 0, 8, 16, 24, };
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300821 int shift;
822
Archit Taneja5b54ed32012-09-26 16:55:27 +0530823 if ((caps & OMAP_DSS_OVL_CAP_GLOBAL_ALPHA) == 0)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100824 return;
Archit Tanejaa0acb552010-09-15 19:20:00 +0530825
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300826 shift = shifts[plane];
827 REG_FLD_MOD(DISPC_GLOBAL_ALPHA, global_alpha, shift + 7, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200828}
829
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300830static void dispc_ovl_set_pix_inc(enum omap_plane plane, s32 inc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200831{
Archit Taneja9b372c22011-05-06 11:45:49 +0530832 dispc_write_reg(DISPC_OVL_PIXEL_INC(plane), inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200833}
834
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300835static void dispc_ovl_set_row_inc(enum omap_plane plane, s32 inc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200836{
Archit Taneja9b372c22011-05-06 11:45:49 +0530837 dispc_write_reg(DISPC_OVL_ROW_INC(plane), inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200838}
839
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300840static void dispc_ovl_set_color_mode(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200841 enum omap_color_mode color_mode)
842{
843 u32 m = 0;
Amber Jainf20e4222011-05-19 19:47:50 +0530844 if (plane != OMAP_DSS_GFX) {
845 switch (color_mode) {
846 case OMAP_DSS_COLOR_NV12:
847 m = 0x0; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530848 case OMAP_DSS_COLOR_RGBX16:
Amber Jainf20e4222011-05-19 19:47:50 +0530849 m = 0x1; break;
850 case OMAP_DSS_COLOR_RGBA16:
851 m = 0x2; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530852 case OMAP_DSS_COLOR_RGB12U:
Amber Jainf20e4222011-05-19 19:47:50 +0530853 m = 0x4; break;
854 case OMAP_DSS_COLOR_ARGB16:
855 m = 0x5; break;
856 case OMAP_DSS_COLOR_RGB16:
857 m = 0x6; break;
858 case OMAP_DSS_COLOR_ARGB16_1555:
859 m = 0x7; break;
860 case OMAP_DSS_COLOR_RGB24U:
861 m = 0x8; break;
862 case OMAP_DSS_COLOR_RGB24P:
863 m = 0x9; break;
864 case OMAP_DSS_COLOR_YUV2:
865 m = 0xa; break;
866 case OMAP_DSS_COLOR_UYVY:
867 m = 0xb; break;
868 case OMAP_DSS_COLOR_ARGB32:
869 m = 0xc; break;
870 case OMAP_DSS_COLOR_RGBA32:
871 m = 0xd; break;
872 case OMAP_DSS_COLOR_RGBX32:
873 m = 0xe; break;
874 case OMAP_DSS_COLOR_XRGB16_1555:
875 m = 0xf; break;
876 default:
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300877 BUG(); return;
Amber Jainf20e4222011-05-19 19:47:50 +0530878 }
879 } else {
880 switch (color_mode) {
881 case OMAP_DSS_COLOR_CLUT1:
882 m = 0x0; break;
883 case OMAP_DSS_COLOR_CLUT2:
884 m = 0x1; break;
885 case OMAP_DSS_COLOR_CLUT4:
886 m = 0x2; break;
887 case OMAP_DSS_COLOR_CLUT8:
888 m = 0x3; break;
889 case OMAP_DSS_COLOR_RGB12U:
890 m = 0x4; break;
891 case OMAP_DSS_COLOR_ARGB16:
892 m = 0x5; break;
893 case OMAP_DSS_COLOR_RGB16:
894 m = 0x6; break;
895 case OMAP_DSS_COLOR_ARGB16_1555:
896 m = 0x7; break;
897 case OMAP_DSS_COLOR_RGB24U:
898 m = 0x8; break;
899 case OMAP_DSS_COLOR_RGB24P:
900 m = 0x9; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530901 case OMAP_DSS_COLOR_RGBX16:
Amber Jainf20e4222011-05-19 19:47:50 +0530902 m = 0xa; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530903 case OMAP_DSS_COLOR_RGBA16:
Amber Jainf20e4222011-05-19 19:47:50 +0530904 m = 0xb; break;
905 case OMAP_DSS_COLOR_ARGB32:
906 m = 0xc; break;
907 case OMAP_DSS_COLOR_RGBA32:
908 m = 0xd; break;
909 case OMAP_DSS_COLOR_RGBX32:
910 m = 0xe; break;
911 case OMAP_DSS_COLOR_XRGB16_1555:
912 m = 0xf; break;
913 default:
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300914 BUG(); return;
Amber Jainf20e4222011-05-19 19:47:50 +0530915 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200916 }
917
Archit Taneja9b372c22011-05-06 11:45:49 +0530918 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), m, 4, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200919}
920
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +0530921static void dispc_ovl_configure_burst_type(enum omap_plane plane,
922 enum omap_dss_rotation_type rotation_type)
923{
924 if (dss_has_feature(FEAT_BURST_2D) == 0)
925 return;
926
927 if (rotation_type == OMAP_DSS_ROT_TILER)
928 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 1, 29, 29);
929 else
930 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 0, 29, 29);
931}
932
Tomi Valkeinenf4279842011-10-28 15:26:26 +0300933void dispc_ovl_set_channel_out(enum omap_plane plane, enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200934{
935 int shift;
936 u32 val;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000937 int chan = 0, chan2 = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200938
939 switch (plane) {
940 case OMAP_DSS_GFX:
941 shift = 8;
942 break;
943 case OMAP_DSS_VIDEO1:
944 case OMAP_DSS_VIDEO2:
Archit Tanejab8c095b2011-09-13 18:20:33 +0530945 case OMAP_DSS_VIDEO3:
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200946 shift = 16;
947 break;
948 default:
949 BUG();
950 return;
951 }
952
Archit Taneja9b372c22011-05-06 11:45:49 +0530953 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000954 if (dss_has_feature(FEAT_MGR_LCD2)) {
955 switch (channel) {
956 case OMAP_DSS_CHANNEL_LCD:
957 chan = 0;
958 chan2 = 0;
959 break;
960 case OMAP_DSS_CHANNEL_DIGIT:
961 chan = 1;
962 chan2 = 0;
963 break;
964 case OMAP_DSS_CHANNEL_LCD2:
965 chan = 0;
966 chan2 = 1;
967 break;
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530968 case OMAP_DSS_CHANNEL_LCD3:
969 if (dss_has_feature(FEAT_MGR_LCD3)) {
970 chan = 0;
971 chan2 = 2;
972 } else {
973 BUG();
974 return;
975 }
976 break;
Tomi Valkeinenc2665c42015-11-04 17:10:47 +0200977 case OMAP_DSS_CHANNEL_WB:
978 chan = 0;
979 chan2 = 3;
980 break;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000981 default:
982 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300983 return;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000984 }
985
986 val = FLD_MOD(val, chan, shift, shift);
987 val = FLD_MOD(val, chan2, 31, 30);
988 } else {
989 val = FLD_MOD(val, channel, shift, shift);
990 }
Archit Taneja9b372c22011-05-06 11:45:49 +0530991 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200992}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200993EXPORT_SYMBOL(dispc_ovl_set_channel_out);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200994
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +0200995static enum omap_channel dispc_ovl_get_channel_out(enum omap_plane plane)
996{
997 int shift;
998 u32 val;
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +0200999
1000 switch (plane) {
1001 case OMAP_DSS_GFX:
1002 shift = 8;
1003 break;
1004 case OMAP_DSS_VIDEO1:
1005 case OMAP_DSS_VIDEO2:
1006 case OMAP_DSS_VIDEO3:
1007 shift = 16;
1008 break;
1009 default:
1010 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001011 return 0;
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02001012 }
1013
1014 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
1015
Tomi Valkeinend7df5ad2015-11-04 17:10:46 +02001016 if (FLD_GET(val, shift, shift) == 1)
1017 return OMAP_DSS_CHANNEL_DIGIT;
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02001018
Tomi Valkeinend7df5ad2015-11-04 17:10:46 +02001019 if (!dss_has_feature(FEAT_MGR_LCD2))
1020 return OMAP_DSS_CHANNEL_LCD;
1021
1022 switch (FLD_GET(val, 31, 30)) {
1023 case 0:
1024 default:
1025 return OMAP_DSS_CHANNEL_LCD;
1026 case 1:
1027 return OMAP_DSS_CHANNEL_LCD2;
1028 case 2:
1029 return OMAP_DSS_CHANNEL_LCD3;
Tomi Valkeinenc2665c42015-11-04 17:10:47 +02001030 case 3:
1031 return OMAP_DSS_CHANNEL_WB;
Tomi Valkeinend7df5ad2015-11-04 17:10:46 +02001032 }
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02001033}
1034
Archit Tanejad9ac7732012-09-22 12:38:19 +05301035void dispc_wb_set_channel_in(enum dss_writeback_channel channel)
1036{
1037 enum omap_plane plane = OMAP_DSS_WB;
1038
1039 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), channel, 18, 16);
1040}
1041
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001042static void dispc_ovl_set_burst_size(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001043 enum omap_burst_size burst_size)
1044{
Archit Taneja8bbe09e2012-09-10 17:31:39 +05301045 static const unsigned shifts[] = { 6, 14, 14, 14, 14, };
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001046 int shift;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001047
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03001048 shift = shifts[plane];
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001049 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), burst_size, shift + 1, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001050}
1051
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001052static void dispc_configure_burst_sizes(void)
1053{
1054 int i;
1055 const int burst_size = BURST_SIZE_X8;
1056
1057 /* Configure burst size always to maximum size */
Tomi Valkeinen392faa02012-10-15 15:37:22 +03001058 for (i = 0; i < dss_feat_get_num_ovls(); ++i)
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001059 dispc_ovl_set_burst_size(i, burst_size);
Tomi Valkeinen5b354af2015-11-04 17:10:48 +02001060 if (dispc.feat->has_writeback)
1061 dispc_ovl_set_burst_size(OMAP_DSS_WB, burst_size);
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001062}
1063
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001064static u32 dispc_ovl_get_burst_size(enum omap_plane plane)
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001065{
1066 unsigned unit = dss_feat_get_burst_size_unit();
1067 /* burst multiplier is always x8 (see dispc_configure_burst_sizes()) */
1068 return unit * 8;
1069}
1070
Mythri P Kd3862612011-03-11 18:02:49 +05301071void dispc_enable_gamma_table(bool enable)
1072{
1073 /*
1074 * This is partially implemented to support only disabling of
1075 * the gamma table.
1076 */
1077 if (enable) {
1078 DSSWARN("Gamma table enabling for TV not yet supported");
1079 return;
1080 }
1081
1082 REG_FLD_MOD(DISPC_CONFIG, enable, 9, 9);
1083}
1084
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02001085static void dispc_mgr_enable_cpr(enum omap_channel channel, bool enable)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001086{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05301087 if (channel == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001088 return;
1089
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05301090 mgr_fld_write(channel, DISPC_MGR_FLD_CPR, enable);
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001091}
1092
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02001093static void dispc_mgr_set_cpr_coef(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +02001094 const struct omap_dss_cpr_coefs *coefs)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001095{
1096 u32 coef_r, coef_g, coef_b;
1097
Archit Tanejadd88b7a2012-06-29 14:41:30 +05301098 if (!dss_mgr_is_lcd(channel))
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001099 return;
1100
1101 coef_r = FLD_VAL(coefs->rr, 31, 22) | FLD_VAL(coefs->rg, 20, 11) |
1102 FLD_VAL(coefs->rb, 9, 0);
1103 coef_g = FLD_VAL(coefs->gr, 31, 22) | FLD_VAL(coefs->gg, 20, 11) |
1104 FLD_VAL(coefs->gb, 9, 0);
1105 coef_b = FLD_VAL(coefs->br, 31, 22) | FLD_VAL(coefs->bg, 20, 11) |
1106 FLD_VAL(coefs->bb, 9, 0);
1107
1108 dispc_write_reg(DISPC_CPR_COEF_R(channel), coef_r);
1109 dispc_write_reg(DISPC_CPR_COEF_G(channel), coef_g);
1110 dispc_write_reg(DISPC_CPR_COEF_B(channel), coef_b);
1111}
1112
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001113static void dispc_ovl_set_vid_color_conv(enum omap_plane plane, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001114{
1115 u32 val;
1116
1117 BUG_ON(plane == OMAP_DSS_GFX);
1118
Archit Taneja9b372c22011-05-06 11:45:49 +05301119 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001120 val = FLD_MOD(val, enable, 9, 9);
Archit Taneja9b372c22011-05-06 11:45:49 +05301121 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001122}
1123
Archit Tanejad79db852012-09-22 12:30:17 +05301124static void dispc_ovl_enable_replication(enum omap_plane plane,
1125 enum omap_overlay_caps caps, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001126{
Archit Tanejab8c095b2011-09-13 18:20:33 +05301127 static const unsigned shifts[] = { 5, 10, 10, 10 };
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03001128 int shift;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001129
Archit Tanejad79db852012-09-22 12:30:17 +05301130 if ((caps & OMAP_DSS_OVL_CAP_REPLICATION) == 0)
1131 return;
1132
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03001133 shift = shifts[plane];
1134 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable, shift, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001135}
1136
Archit Taneja8f366162012-04-16 12:53:44 +05301137static void dispc_mgr_set_size(enum omap_channel channel, u16 width,
Archit Tanejae5c09e02012-04-16 12:53:42 +05301138 u16 height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001139{
1140 u32 val;
Archit Taneja8f366162012-04-16 12:53:44 +05301141
Archit Taneja33b89922012-11-14 13:50:15 +05301142 val = FLD_VAL(height - 1, dispc.feat->mgr_height_start, 16) |
1143 FLD_VAL(width - 1, dispc.feat->mgr_width_start, 0);
1144
Archit Taneja702d1442011-05-06 11:45:50 +05301145 dispc_write_reg(DISPC_SIZE_MGR(channel), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001146}
1147
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001148static void dispc_init_fifos(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001149{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001150 u32 size;
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001151 int fifo;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301152 u8 start, end;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001153 u32 unit;
Tomi Valkeinen47fc4692014-09-29 20:46:17 +00001154 int i;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001155
1156 unit = dss_feat_get_buffer_size_unit();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001157
Archit Tanejaa0acb552010-09-15 19:20:00 +05301158 dss_feat_get_reg_field(FEAT_REG_FIFOSIZE, &start, &end);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001159
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001160 for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
1161 size = REG_GET(DISPC_OVL_FIFO_SIZE_STATUS(fifo), start, end);
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001162 size *= unit;
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001163 dispc.fifo_size[fifo] = size;
1164
1165 /*
1166 * By default fifos are mapped directly to overlays, fifo 0 to
1167 * ovl 0, fifo 1 to ovl 1, etc.
1168 */
1169 dispc.fifo_assignment[fifo] = fifo;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001170 }
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +03001171
1172 /*
1173 * The GFX fifo on OMAP4 is smaller than the other fifos. The small fifo
1174 * causes problems with certain use cases, like using the tiler in 2D
1175 * mode. The below hack swaps the fifos of GFX and WB planes, thus
1176 * giving GFX plane a larger fifo. WB but should work fine with a
1177 * smaller fifo.
1178 */
1179 if (dispc.feat->gfx_fifo_workaround) {
1180 u32 v;
1181
1182 v = dispc_read_reg(DISPC_GLOBAL_BUFFER);
1183
1184 v = FLD_MOD(v, 4, 2, 0); /* GFX BUF top to WB */
1185 v = FLD_MOD(v, 4, 5, 3); /* GFX BUF bottom to WB */
1186 v = FLD_MOD(v, 0, 26, 24); /* WB BUF top to GFX */
1187 v = FLD_MOD(v, 0, 29, 27); /* WB BUF bottom to GFX */
1188
1189 dispc_write_reg(DISPC_GLOBAL_BUFFER, v);
1190
1191 dispc.fifo_assignment[OMAP_DSS_GFX] = OMAP_DSS_WB;
1192 dispc.fifo_assignment[OMAP_DSS_WB] = OMAP_DSS_GFX;
1193 }
Tomi Valkeinen47fc4692014-09-29 20:46:17 +00001194
1195 /*
1196 * Setup default fifo thresholds.
1197 */
1198 for (i = 0; i < dss_feat_get_num_ovls(); ++i) {
1199 u32 low, high;
1200 const bool use_fifomerge = false;
1201 const bool manual_update = false;
1202
1203 dispc_ovl_compute_fifo_thresholds(i, &low, &high,
1204 use_fifomerge, manual_update);
1205
1206 dispc_ovl_set_fifo_threshold(i, low, high);
1207 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001208}
1209
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001210static u32 dispc_ovl_get_fifo_size(enum omap_plane plane)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001211{
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001212 int fifo;
1213 u32 size = 0;
1214
1215 for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
1216 if (dispc.fifo_assignment[fifo] == plane)
1217 size += dispc.fifo_size[fifo];
1218 }
1219
1220 return size;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001221}
1222
Tomi Valkeinen6f04e1b2011-10-31 08:58:52 +02001223void dispc_ovl_set_fifo_threshold(enum omap_plane plane, u32 low, u32 high)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001224{
Archit Tanejaa0acb552010-09-15 19:20:00 +05301225 u8 hi_start, hi_end, lo_start, lo_end;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001226 u32 unit;
1227
1228 unit = dss_feat_get_buffer_size_unit();
1229
1230 WARN_ON(low % unit != 0);
1231 WARN_ON(high % unit != 0);
1232
1233 low /= unit;
1234 high /= unit;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301235
Archit Taneja9b372c22011-05-06 11:45:49 +05301236 dss_feat_get_reg_field(FEAT_REG_FIFOHIGHTHRESHOLD, &hi_start, &hi_end);
1237 dss_feat_get_reg_field(FEAT_REG_FIFOLOWTHRESHOLD, &lo_start, &lo_end);
1238
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001239 DSSDBG("fifo(%d) threshold (bytes), old %u/%u, new %u/%u\n",
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001240 plane,
Archit Taneja9b372c22011-05-06 11:45:49 +05301241 REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001242 lo_start, lo_end) * unit,
Archit Taneja9b372c22011-05-06 11:45:49 +05301243 REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001244 hi_start, hi_end) * unit,
1245 low * unit, high * unit);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001246
Archit Taneja9b372c22011-05-06 11:45:49 +05301247 dispc_write_reg(DISPC_OVL_FIFO_THRESHOLD(plane),
Archit Tanejaa0acb552010-09-15 19:20:00 +05301248 FLD_VAL(high, hi_start, hi_end) |
1249 FLD_VAL(low, lo_start, lo_end));
Archit Taneja8bc65552013-12-17 16:40:21 +05301250
1251 /*
1252 * configure the preload to the pipeline's high threhold, if HT it's too
1253 * large for the preload field, set the threshold to the maximum value
1254 * that can be held by the preload register
1255 */
1256 if (dss_has_feature(FEAT_PRELOAD) && dispc.feat->set_max_preload &&
1257 plane != OMAP_DSS_WB)
1258 dispc_write_reg(DISPC_OVL_PRELOAD(plane), min(high, 0xfffu));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001259}
Tomi Valkeinen8ee5c842013-11-08 10:07:20 +02001260EXPORT_SYMBOL(dispc_ovl_set_fifo_threshold);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001261
1262void dispc_enable_fifomerge(bool enable)
1263{
Tomi Valkeinene6b0f882012-01-13 13:24:04 +02001264 if (!dss_has_feature(FEAT_FIFO_MERGE)) {
1265 WARN_ON(enable);
1266 return;
1267 }
1268
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001269 DSSDBG("FIFO merge %s\n", enable ? "enabled" : "disabled");
1270 REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 14, 14);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001271}
1272
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001273void dispc_ovl_compute_fifo_thresholds(enum omap_plane plane,
Tomi Valkeinen3568f2a2012-05-15 15:31:01 +03001274 u32 *fifo_low, u32 *fifo_high, bool use_fifomerge,
1275 bool manual_update)
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001276{
1277 /*
1278 * All sizes are in bytes. Both the buffer and burst are made of
1279 * buffer_units, and the fifo thresholds must be buffer_unit aligned.
1280 */
1281
1282 unsigned buf_unit = dss_feat_get_buffer_size_unit();
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001283 unsigned ovl_fifo_size, total_fifo_size, burst_size;
1284 int i;
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001285
1286 burst_size = dispc_ovl_get_burst_size(plane);
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001287 ovl_fifo_size = dispc_ovl_get_fifo_size(plane);
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001288
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001289 if (use_fifomerge) {
1290 total_fifo_size = 0;
Tomi Valkeinen392faa02012-10-15 15:37:22 +03001291 for (i = 0; i < dss_feat_get_num_ovls(); ++i)
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001292 total_fifo_size += dispc_ovl_get_fifo_size(i);
1293 } else {
1294 total_fifo_size = ovl_fifo_size;
1295 }
1296
1297 /*
1298 * We use the same low threshold for both fifomerge and non-fifomerge
1299 * cases, but for fifomerge we calculate the high threshold using the
1300 * combined fifo size
1301 */
1302
Tomi Valkeinen3568f2a2012-05-15 15:31:01 +03001303 if (manual_update && dss_has_feature(FEAT_OMAP3_DSI_FIFO_BUG)) {
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001304 *fifo_low = ovl_fifo_size - burst_size * 2;
1305 *fifo_high = total_fifo_size - burst_size;
Archit Taneja8bbe09e2012-09-10 17:31:39 +05301306 } else if (plane == OMAP_DSS_WB) {
1307 /*
1308 * Most optimal configuration for writeback is to push out data
1309 * to the interconnect the moment writeback pushes enough pixels
1310 * in the FIFO to form a burst
1311 */
1312 *fifo_low = 0;
1313 *fifo_high = burst_size;
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001314 } else {
1315 *fifo_low = ovl_fifo_size - burst_size;
1316 *fifo_high = total_fifo_size - buf_unit;
1317 }
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001318}
Tomi Valkeinen8ee5c842013-11-08 10:07:20 +02001319EXPORT_SYMBOL(dispc_ovl_compute_fifo_thresholds);
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001320
Tomi Valkeinenc64aa3a2014-09-29 20:46:18 +00001321static void dispc_ovl_set_mflag(enum omap_plane plane, bool enable)
1322{
1323 int bit;
1324
1325 if (plane == OMAP_DSS_GFX)
1326 bit = 14;
1327 else
1328 bit = 23;
1329
1330 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable, bit, bit);
1331}
1332
1333static void dispc_ovl_set_mflag_threshold(enum omap_plane plane,
1334 int low, int high)
1335{
1336 dispc_write_reg(DISPC_OVL_MFLAG_THRESHOLD(plane),
1337 FLD_VAL(high, 31, 16) | FLD_VAL(low, 15, 0));
1338}
1339
1340static void dispc_init_mflag(void)
1341{
1342 int i;
1343
Tomi Valkeinenfe59e5c2014-11-19 12:50:16 +02001344 /*
1345 * HACK: NV12 color format and MFLAG seem to have problems working
1346 * together: using two displays, and having an NV12 overlay on one of
1347 * the displays will cause underflows/synclosts when MFLAG_CTRL=2.
1348 * Changing MFLAG thresholds and PRELOAD to certain values seem to
1349 * remove the errors, but there doesn't seem to be a clear logic on
1350 * which values work and which not.
1351 *
1352 * As a work-around, set force MFLAG to always on.
1353 */
Tomi Valkeinenc64aa3a2014-09-29 20:46:18 +00001354 dispc_write_reg(DISPC_GLOBAL_MFLAG_ATTRIBUTE,
Tomi Valkeinenfe59e5c2014-11-19 12:50:16 +02001355 (1 << 0) | /* MFLAG_CTRL = force always on */
Tomi Valkeinenc64aa3a2014-09-29 20:46:18 +00001356 (0 << 2)); /* MFLAG_START = disable */
1357
1358 for (i = 0; i < dss_feat_get_num_ovls(); ++i) {
1359 u32 size = dispc_ovl_get_fifo_size(i);
1360 u32 unit = dss_feat_get_buffer_size_unit();
1361 u32 low, high;
1362
1363 dispc_ovl_set_mflag(i, true);
1364
1365 /*
1366 * Simulation team suggests below thesholds:
1367 * HT = fifosize * 5 / 8;
1368 * LT = fifosize * 4 / 8;
1369 */
1370
1371 low = size * 4 / 8 / unit;
1372 high = size * 5 / 8 / unit;
1373
1374 dispc_ovl_set_mflag_threshold(i, low, high);
1375 }
1376}
1377
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001378static void dispc_ovl_set_fir(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301379 int hinc, int vinc,
1380 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001381{
1382 u32 val;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001383
Amber Jain0d66cbb2011-05-19 19:47:54 +05301384 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
1385 u8 hinc_start, hinc_end, vinc_start, vinc_end;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301386
Amber Jain0d66cbb2011-05-19 19:47:54 +05301387 dss_feat_get_reg_field(FEAT_REG_FIRHINC,
1388 &hinc_start, &hinc_end);
1389 dss_feat_get_reg_field(FEAT_REG_FIRVINC,
1390 &vinc_start, &vinc_end);
1391 val = FLD_VAL(vinc, vinc_start, vinc_end) |
1392 FLD_VAL(hinc, hinc_start, hinc_end);
Archit Tanejaa0acb552010-09-15 19:20:00 +05301393
Amber Jain0d66cbb2011-05-19 19:47:54 +05301394 dispc_write_reg(DISPC_OVL_FIR(plane), val);
1395 } else {
1396 val = FLD_VAL(vinc, 28, 16) | FLD_VAL(hinc, 12, 0);
1397 dispc_write_reg(DISPC_OVL_FIR2(plane), val);
1398 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001399}
1400
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001401static void dispc_ovl_set_vid_accu0(enum omap_plane plane, int haccu, int vaccu)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001402{
1403 u32 val;
Archit Taneja87a74842011-03-02 11:19:50 +05301404 u8 hor_start, hor_end, vert_start, vert_end;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001405
Archit Taneja87a74842011-03-02 11:19:50 +05301406 dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
1407 dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
1408
1409 val = FLD_VAL(vaccu, vert_start, vert_end) |
1410 FLD_VAL(haccu, hor_start, hor_end);
1411
Archit Taneja9b372c22011-05-06 11:45:49 +05301412 dispc_write_reg(DISPC_OVL_ACCU0(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001413}
1414
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001415static void dispc_ovl_set_vid_accu1(enum omap_plane plane, int haccu, int vaccu)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001416{
1417 u32 val;
Archit Taneja87a74842011-03-02 11:19:50 +05301418 u8 hor_start, hor_end, vert_start, vert_end;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001419
Archit Taneja87a74842011-03-02 11:19:50 +05301420 dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
1421 dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
1422
1423 val = FLD_VAL(vaccu, vert_start, vert_end) |
1424 FLD_VAL(haccu, hor_start, hor_end);
1425
Archit Taneja9b372c22011-05-06 11:45:49 +05301426 dispc_write_reg(DISPC_OVL_ACCU1(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001427}
1428
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001429static void dispc_ovl_set_vid_accu2_0(enum omap_plane plane, int haccu,
1430 int vaccu)
Amber Jainab5ca072011-05-19 19:47:53 +05301431{
1432 u32 val;
1433
1434 val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
1435 dispc_write_reg(DISPC_OVL_ACCU2_0(plane), val);
1436}
1437
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001438static void dispc_ovl_set_vid_accu2_1(enum omap_plane plane, int haccu,
1439 int vaccu)
Amber Jainab5ca072011-05-19 19:47:53 +05301440{
1441 u32 val;
1442
1443 val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
1444 dispc_write_reg(DISPC_OVL_ACCU2_1(plane), val);
1445}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001446
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001447static void dispc_ovl_set_scale_param(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001448 u16 orig_width, u16 orig_height,
1449 u16 out_width, u16 out_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301450 bool five_taps, u8 rotation,
1451 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001452{
Amber Jain0d66cbb2011-05-19 19:47:54 +05301453 int fir_hinc, fir_vinc;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001454
Amber Jained14a3c2011-05-19 19:47:51 +05301455 fir_hinc = 1024 * orig_width / out_width;
1456 fir_vinc = 1024 * orig_height / out_height;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001457
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +05301458 dispc_ovl_set_scale_coef(plane, fir_hinc, fir_vinc, five_taps,
1459 color_comp);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001460 dispc_ovl_set_fir(plane, fir_hinc, fir_vinc, color_comp);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301461}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001462
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301463static void dispc_ovl_set_accu_uv(enum omap_plane plane,
1464 u16 orig_width, u16 orig_height, u16 out_width, u16 out_height,
1465 bool ilace, enum omap_color_mode color_mode, u8 rotation)
1466{
1467 int h_accu2_0, h_accu2_1;
1468 int v_accu2_0, v_accu2_1;
1469 int chroma_hinc, chroma_vinc;
1470 int idx;
1471
1472 struct accu {
1473 s8 h0_m, h0_n;
1474 s8 h1_m, h1_n;
1475 s8 v0_m, v0_n;
1476 s8 v1_m, v1_n;
1477 };
1478
1479 const struct accu *accu_table;
1480 const struct accu *accu_val;
1481
1482 static const struct accu accu_nv12[4] = {
1483 { 0, 1, 0, 1 , -1, 2, 0, 1 },
1484 { 1, 2, -3, 4 , 0, 1, 0, 1 },
1485 { -1, 1, 0, 1 , -1, 2, 0, 1 },
1486 { -1, 2, -1, 2 , -1, 1, 0, 1 },
1487 };
1488
1489 static const struct accu accu_nv12_ilace[4] = {
1490 { 0, 1, 0, 1 , -3, 4, -1, 4 },
1491 { -1, 4, -3, 4 , 0, 1, 0, 1 },
1492 { -1, 1, 0, 1 , -1, 4, -3, 4 },
1493 { -3, 4, -3, 4 , -1, 1, 0, 1 },
1494 };
1495
1496 static const struct accu accu_yuv[4] = {
1497 { 0, 1, 0, 1, 0, 1, 0, 1 },
1498 { 0, 1, 0, 1, 0, 1, 0, 1 },
1499 { -1, 1, 0, 1, 0, 1, 0, 1 },
1500 { 0, 1, 0, 1, -1, 1, 0, 1 },
1501 };
1502
1503 switch (rotation) {
1504 case OMAP_DSS_ROT_0:
1505 idx = 0;
1506 break;
1507 case OMAP_DSS_ROT_90:
1508 idx = 1;
1509 break;
1510 case OMAP_DSS_ROT_180:
1511 idx = 2;
1512 break;
1513 case OMAP_DSS_ROT_270:
1514 idx = 3;
1515 break;
1516 default:
1517 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001518 return;
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301519 }
1520
1521 switch (color_mode) {
1522 case OMAP_DSS_COLOR_NV12:
1523 if (ilace)
1524 accu_table = accu_nv12_ilace;
1525 else
1526 accu_table = accu_nv12;
1527 break;
1528 case OMAP_DSS_COLOR_YUV2:
1529 case OMAP_DSS_COLOR_UYVY:
1530 accu_table = accu_yuv;
1531 break;
1532 default:
1533 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001534 return;
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301535 }
1536
1537 accu_val = &accu_table[idx];
1538
1539 chroma_hinc = 1024 * orig_width / out_width;
1540 chroma_vinc = 1024 * orig_height / out_height;
1541
1542 h_accu2_0 = (accu_val->h0_m * chroma_hinc / accu_val->h0_n) % 1024;
1543 h_accu2_1 = (accu_val->h1_m * chroma_hinc / accu_val->h1_n) % 1024;
1544 v_accu2_0 = (accu_val->v0_m * chroma_vinc / accu_val->v0_n) % 1024;
1545 v_accu2_1 = (accu_val->v1_m * chroma_vinc / accu_val->v1_n) % 1024;
1546
1547 dispc_ovl_set_vid_accu2_0(plane, h_accu2_0, v_accu2_0);
1548 dispc_ovl_set_vid_accu2_1(plane, h_accu2_1, v_accu2_1);
1549}
1550
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001551static void dispc_ovl_set_scaling_common(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301552 u16 orig_width, u16 orig_height,
1553 u16 out_width, u16 out_height,
1554 bool ilace, bool five_taps,
1555 bool fieldmode, enum omap_color_mode color_mode,
1556 u8 rotation)
1557{
1558 int accu0 = 0;
1559 int accu1 = 0;
1560 u32 l;
1561
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001562 dispc_ovl_set_scale_param(plane, orig_width, orig_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301563 out_width, out_height, five_taps,
1564 rotation, DISPC_COLOR_COMPONENT_RGB_Y);
Archit Taneja9b372c22011-05-06 11:45:49 +05301565 l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001566
Archit Taneja87a74842011-03-02 11:19:50 +05301567 /* RESIZEENABLE and VERTICALTAPS */
1568 l &= ~((0x3 << 5) | (0x1 << 21));
Amber Jained14a3c2011-05-19 19:47:51 +05301569 l |= (orig_width != out_width) ? (1 << 5) : 0;
1570 l |= (orig_height != out_height) ? (1 << 6) : 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001571 l |= five_taps ? (1 << 21) : 0;
Archit Taneja87a74842011-03-02 11:19:50 +05301572
1573 /* VRESIZECONF and HRESIZECONF */
1574 if (dss_has_feature(FEAT_RESIZECONF)) {
1575 l &= ~(0x3 << 7);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301576 l |= (orig_width <= out_width) ? 0 : (1 << 7);
1577 l |= (orig_height <= out_height) ? 0 : (1 << 8);
Archit Taneja87a74842011-03-02 11:19:50 +05301578 }
1579
1580 /* LINEBUFFERSPLIT */
1581 if (dss_has_feature(FEAT_LINEBUFFERSPLIT)) {
1582 l &= ~(0x1 << 22);
1583 l |= five_taps ? (1 << 22) : 0;
1584 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001585
Archit Taneja9b372c22011-05-06 11:45:49 +05301586 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001587
1588 /*
1589 * field 0 = even field = bottom field
1590 * field 1 = odd field = top field
1591 */
1592 if (ilace && !fieldmode) {
1593 accu1 = 0;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301594 accu0 = ((1024 * orig_height / out_height) / 2) & 0x3ff;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001595 if (accu0 >= 1024/2) {
1596 accu1 = 1024/2;
1597 accu0 -= accu1;
1598 }
1599 }
1600
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001601 dispc_ovl_set_vid_accu0(plane, 0, accu0);
1602 dispc_ovl_set_vid_accu1(plane, 0, accu1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001603}
1604
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001605static void dispc_ovl_set_scaling_uv(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301606 u16 orig_width, u16 orig_height,
1607 u16 out_width, u16 out_height,
1608 bool ilace, bool five_taps,
1609 bool fieldmode, enum omap_color_mode color_mode,
1610 u8 rotation)
1611{
1612 int scale_x = out_width != orig_width;
1613 int scale_y = out_height != orig_height;
Archit Tanejaf92afae2012-08-24 11:11:14 +05301614 bool chroma_upscale = plane != OMAP_DSS_WB ? true : false;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301615
1616 if (!dss_has_feature(FEAT_HANDLE_UV_SEPARATE))
1617 return;
1618 if ((color_mode != OMAP_DSS_COLOR_YUV2 &&
1619 color_mode != OMAP_DSS_COLOR_UYVY &&
1620 color_mode != OMAP_DSS_COLOR_NV12)) {
1621 /* reset chroma resampling for RGB formats */
Archit Taneja2a5561b2012-07-16 16:37:45 +05301622 if (plane != OMAP_DSS_WB)
1623 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), 0, 8, 8);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301624 return;
1625 }
Tomi Valkeinen36377352012-05-15 15:54:15 +03001626
1627 dispc_ovl_set_accu_uv(plane, orig_width, orig_height, out_width,
1628 out_height, ilace, color_mode, rotation);
1629
Amber Jain0d66cbb2011-05-19 19:47:54 +05301630 switch (color_mode) {
1631 case OMAP_DSS_COLOR_NV12:
Archit Taneja20fbb502012-08-22 17:04:48 +05301632 if (chroma_upscale) {
1633 /* UV is subsampled by 2 horizontally and vertically */
1634 orig_height >>= 1;
1635 orig_width >>= 1;
1636 } else {
1637 /* UV is downsampled by 2 horizontally and vertically */
1638 orig_height <<= 1;
1639 orig_width <<= 1;
1640 }
1641
Amber Jain0d66cbb2011-05-19 19:47:54 +05301642 break;
1643 case OMAP_DSS_COLOR_YUV2:
1644 case OMAP_DSS_COLOR_UYVY:
Archit Taneja20fbb502012-08-22 17:04:48 +05301645 /* For YUV422 with 90/270 rotation, we don't upsample chroma */
Amber Jain0d66cbb2011-05-19 19:47:54 +05301646 if (rotation == OMAP_DSS_ROT_0 ||
Archit Taneja20fbb502012-08-22 17:04:48 +05301647 rotation == OMAP_DSS_ROT_180) {
1648 if (chroma_upscale)
1649 /* UV is subsampled by 2 horizontally */
1650 orig_width >>= 1;
1651 else
1652 /* UV is downsampled by 2 horizontally */
1653 orig_width <<= 1;
1654 }
1655
Amber Jain0d66cbb2011-05-19 19:47:54 +05301656 /* must use FIR for YUV422 if rotated */
1657 if (rotation != OMAP_DSS_ROT_0)
1658 scale_x = scale_y = true;
Archit Taneja20fbb502012-08-22 17:04:48 +05301659
Amber Jain0d66cbb2011-05-19 19:47:54 +05301660 break;
1661 default:
1662 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001663 return;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301664 }
1665
1666 if (out_width != orig_width)
1667 scale_x = true;
1668 if (out_height != orig_height)
1669 scale_y = true;
1670
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001671 dispc_ovl_set_scale_param(plane, orig_width, orig_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301672 out_width, out_height, five_taps,
1673 rotation, DISPC_COLOR_COMPONENT_UV);
1674
Archit Taneja2a5561b2012-07-16 16:37:45 +05301675 if (plane != OMAP_DSS_WB)
1676 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane),
1677 (scale_x || scale_y) ? 1 : 0, 8, 8);
1678
Amber Jain0d66cbb2011-05-19 19:47:54 +05301679 /* set H scaling */
1680 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_x ? 1 : 0, 5, 5);
1681 /* set V scaling */
1682 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_y ? 1 : 0, 6, 6);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301683}
1684
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001685static void dispc_ovl_set_scaling(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301686 u16 orig_width, u16 orig_height,
1687 u16 out_width, u16 out_height,
1688 bool ilace, bool five_taps,
1689 bool fieldmode, enum omap_color_mode color_mode,
1690 u8 rotation)
1691{
1692 BUG_ON(plane == OMAP_DSS_GFX);
1693
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001694 dispc_ovl_set_scaling_common(plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301695 orig_width, orig_height,
1696 out_width, out_height,
1697 ilace, five_taps,
1698 fieldmode, color_mode,
1699 rotation);
1700
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001701 dispc_ovl_set_scaling_uv(plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301702 orig_width, orig_height,
1703 out_width, out_height,
1704 ilace, five_taps,
1705 fieldmode, color_mode,
1706 rotation);
1707}
1708
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001709static void dispc_ovl_set_rotation_attrs(enum omap_plane plane, u8 rotation,
Archit Tanejac35eeb22013-03-26 19:15:24 +05301710 enum omap_dss_rotation_type rotation_type,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001711 bool mirroring, enum omap_color_mode color_mode)
1712{
Archit Taneja87a74842011-03-02 11:19:50 +05301713 bool row_repeat = false;
1714 int vidrot = 0;
1715
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001716 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1717 color_mode == OMAP_DSS_COLOR_UYVY) {
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001718
1719 if (mirroring) {
1720 switch (rotation) {
1721 case OMAP_DSS_ROT_0:
1722 vidrot = 2;
1723 break;
1724 case OMAP_DSS_ROT_90:
1725 vidrot = 1;
1726 break;
1727 case OMAP_DSS_ROT_180:
1728 vidrot = 0;
1729 break;
1730 case OMAP_DSS_ROT_270:
1731 vidrot = 3;
1732 break;
1733 }
1734 } else {
1735 switch (rotation) {
1736 case OMAP_DSS_ROT_0:
1737 vidrot = 0;
1738 break;
1739 case OMAP_DSS_ROT_90:
1740 vidrot = 1;
1741 break;
1742 case OMAP_DSS_ROT_180:
1743 vidrot = 2;
1744 break;
1745 case OMAP_DSS_ROT_270:
1746 vidrot = 3;
1747 break;
1748 }
1749 }
1750
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001751 if (rotation == OMAP_DSS_ROT_90 || rotation == OMAP_DSS_ROT_270)
Archit Taneja87a74842011-03-02 11:19:50 +05301752 row_repeat = true;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001753 else
Archit Taneja87a74842011-03-02 11:19:50 +05301754 row_repeat = false;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001755 }
Archit Taneja87a74842011-03-02 11:19:50 +05301756
Tomi Valkeinen3397cc62015-04-09 13:51:30 +03001757 /*
1758 * OMAP4/5 Errata i631:
1759 * NV12 in 1D mode must use ROTATION=1. Otherwise DSS will fetch extra
1760 * rows beyond the framebuffer, which may cause OCP error.
1761 */
1762 if (color_mode == OMAP_DSS_COLOR_NV12 &&
1763 rotation_type != OMAP_DSS_ROT_TILER)
1764 vidrot = 1;
1765
Archit Taneja9b372c22011-05-06 11:45:49 +05301766 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), vidrot, 13, 12);
Archit Taneja87a74842011-03-02 11:19:50 +05301767 if (dss_has_feature(FEAT_ROWREPEATENABLE))
Archit Taneja9b372c22011-05-06 11:45:49 +05301768 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane),
1769 row_repeat ? 1 : 0, 18, 18);
Archit Tanejac35eeb22013-03-26 19:15:24 +05301770
1771 if (color_mode == OMAP_DSS_COLOR_NV12) {
1772 bool doublestride = (rotation_type == OMAP_DSS_ROT_TILER) &&
1773 (rotation == OMAP_DSS_ROT_0 ||
1774 rotation == OMAP_DSS_ROT_180);
1775 /* DOUBLESTRIDE */
1776 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), doublestride, 22, 22);
1777 }
1778
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001779}
1780
1781static int color_mode_to_bpp(enum omap_color_mode color_mode)
1782{
1783 switch (color_mode) {
1784 case OMAP_DSS_COLOR_CLUT1:
1785 return 1;
1786 case OMAP_DSS_COLOR_CLUT2:
1787 return 2;
1788 case OMAP_DSS_COLOR_CLUT4:
1789 return 4;
1790 case OMAP_DSS_COLOR_CLUT8:
Amber Jainf20e4222011-05-19 19:47:50 +05301791 case OMAP_DSS_COLOR_NV12:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001792 return 8;
1793 case OMAP_DSS_COLOR_RGB12U:
1794 case OMAP_DSS_COLOR_RGB16:
1795 case OMAP_DSS_COLOR_ARGB16:
1796 case OMAP_DSS_COLOR_YUV2:
1797 case OMAP_DSS_COLOR_UYVY:
Amber Jainf20e4222011-05-19 19:47:50 +05301798 case OMAP_DSS_COLOR_RGBA16:
1799 case OMAP_DSS_COLOR_RGBX16:
1800 case OMAP_DSS_COLOR_ARGB16_1555:
1801 case OMAP_DSS_COLOR_XRGB16_1555:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001802 return 16;
1803 case OMAP_DSS_COLOR_RGB24P:
1804 return 24;
1805 case OMAP_DSS_COLOR_RGB24U:
1806 case OMAP_DSS_COLOR_ARGB32:
1807 case OMAP_DSS_COLOR_RGBA32:
1808 case OMAP_DSS_COLOR_RGBX32:
1809 return 32;
1810 default:
1811 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001812 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001813 }
1814}
1815
1816static s32 pixinc(int pixels, u8 ps)
1817{
1818 if (pixels == 1)
1819 return 1;
1820 else if (pixels > 1)
1821 return 1 + (pixels - 1) * ps;
1822 else if (pixels < 0)
1823 return 1 - (-pixels + 1) * ps;
1824 else
1825 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001826 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001827}
1828
1829static void calc_vrfb_rotation_offset(u8 rotation, bool mirror,
1830 u16 screen_width,
1831 u16 width, u16 height,
1832 enum omap_color_mode color_mode, bool fieldmode,
1833 unsigned int field_offset,
1834 unsigned *offset0, unsigned *offset1,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301835 s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001836{
1837 u8 ps;
1838
1839 /* FIXME CLUT formats */
1840 switch (color_mode) {
1841 case OMAP_DSS_COLOR_CLUT1:
1842 case OMAP_DSS_COLOR_CLUT2:
1843 case OMAP_DSS_COLOR_CLUT4:
1844 case OMAP_DSS_COLOR_CLUT8:
1845 BUG();
1846 return;
1847 case OMAP_DSS_COLOR_YUV2:
1848 case OMAP_DSS_COLOR_UYVY:
1849 ps = 4;
1850 break;
1851 default:
1852 ps = color_mode_to_bpp(color_mode) / 8;
1853 break;
1854 }
1855
1856 DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
1857 width, height);
1858
1859 /*
1860 * field 0 = even field = bottom field
1861 * field 1 = odd field = top field
1862 */
1863 switch (rotation + mirror * 4) {
1864 case OMAP_DSS_ROT_0:
1865 case OMAP_DSS_ROT_180:
1866 /*
1867 * If the pixel format is YUV or UYVY divide the width
1868 * of the image by 2 for 0 and 180 degree rotation.
1869 */
1870 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1871 color_mode == OMAP_DSS_COLOR_UYVY)
1872 width = width >> 1;
1873 case OMAP_DSS_ROT_90:
1874 case OMAP_DSS_ROT_270:
1875 *offset1 = 0;
1876 if (field_offset)
1877 *offset0 = field_offset * screen_width * ps;
1878 else
1879 *offset0 = 0;
1880
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301881 *row_inc = pixinc(1 +
1882 (y_predecim * screen_width - x_predecim * width) +
1883 (fieldmode ? screen_width : 0), ps);
1884 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001885 break;
1886
1887 case OMAP_DSS_ROT_0 + 4:
1888 case OMAP_DSS_ROT_180 + 4:
1889 /* If the pixel format is YUV or UYVY divide the width
1890 * of the image by 2 for 0 degree and 180 degree
1891 */
1892 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1893 color_mode == OMAP_DSS_COLOR_UYVY)
1894 width = width >> 1;
1895 case OMAP_DSS_ROT_90 + 4:
1896 case OMAP_DSS_ROT_270 + 4:
1897 *offset1 = 0;
1898 if (field_offset)
1899 *offset0 = field_offset * screen_width * ps;
1900 else
1901 *offset0 = 0;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301902 *row_inc = pixinc(1 -
1903 (y_predecim * screen_width + x_predecim * width) -
1904 (fieldmode ? screen_width : 0), ps);
1905 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001906 break;
1907
1908 default:
1909 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001910 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001911 }
1912}
1913
1914static void calc_dma_rotation_offset(u8 rotation, bool mirror,
1915 u16 screen_width,
1916 u16 width, u16 height,
1917 enum omap_color_mode color_mode, bool fieldmode,
1918 unsigned int field_offset,
1919 unsigned *offset0, unsigned *offset1,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301920 s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001921{
1922 u8 ps;
1923 u16 fbw, fbh;
1924
1925 /* FIXME CLUT formats */
1926 switch (color_mode) {
1927 case OMAP_DSS_COLOR_CLUT1:
1928 case OMAP_DSS_COLOR_CLUT2:
1929 case OMAP_DSS_COLOR_CLUT4:
1930 case OMAP_DSS_COLOR_CLUT8:
1931 BUG();
1932 return;
1933 default:
1934 ps = color_mode_to_bpp(color_mode) / 8;
1935 break;
1936 }
1937
1938 DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
1939 width, height);
1940
1941 /* width & height are overlay sizes, convert to fb sizes */
1942
1943 if (rotation == OMAP_DSS_ROT_0 || rotation == OMAP_DSS_ROT_180) {
1944 fbw = width;
1945 fbh = height;
1946 } else {
1947 fbw = height;
1948 fbh = width;
1949 }
1950
1951 /*
1952 * field 0 = even field = bottom field
1953 * field 1 = odd field = top field
1954 */
1955 switch (rotation + mirror * 4) {
1956 case OMAP_DSS_ROT_0:
1957 *offset1 = 0;
1958 if (field_offset)
1959 *offset0 = *offset1 + field_offset * screen_width * ps;
1960 else
1961 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301962 *row_inc = pixinc(1 +
1963 (y_predecim * screen_width - fbw * x_predecim) +
1964 (fieldmode ? screen_width : 0), ps);
1965 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1966 color_mode == OMAP_DSS_COLOR_UYVY)
1967 *pix_inc = pixinc(x_predecim, 2 * ps);
1968 else
1969 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001970 break;
1971 case OMAP_DSS_ROT_90:
1972 *offset1 = screen_width * (fbh - 1) * ps;
1973 if (field_offset)
1974 *offset0 = *offset1 + field_offset * ps;
1975 else
1976 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301977 *row_inc = pixinc(screen_width * (fbh * x_predecim - 1) +
1978 y_predecim + (fieldmode ? 1 : 0), ps);
1979 *pix_inc = pixinc(-x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001980 break;
1981 case OMAP_DSS_ROT_180:
1982 *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
1983 if (field_offset)
1984 *offset0 = *offset1 - field_offset * screen_width * ps;
1985 else
1986 *offset0 = *offset1;
1987 *row_inc = pixinc(-1 -
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301988 (y_predecim * screen_width - fbw * x_predecim) -
1989 (fieldmode ? screen_width : 0), ps);
1990 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1991 color_mode == OMAP_DSS_COLOR_UYVY)
1992 *pix_inc = pixinc(-x_predecim, 2 * ps);
1993 else
1994 *pix_inc = pixinc(-x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001995 break;
1996 case OMAP_DSS_ROT_270:
1997 *offset1 = (fbw - 1) * ps;
1998 if (field_offset)
1999 *offset0 = *offset1 - field_offset * ps;
2000 else
2001 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302002 *row_inc = pixinc(-screen_width * (fbh * x_predecim - 1) -
2003 y_predecim - (fieldmode ? 1 : 0), ps);
2004 *pix_inc = pixinc(x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002005 break;
2006
2007 /* mirroring */
2008 case OMAP_DSS_ROT_0 + 4:
2009 *offset1 = (fbw - 1) * ps;
2010 if (field_offset)
2011 *offset0 = *offset1 + field_offset * screen_width * ps;
2012 else
2013 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302014 *row_inc = pixinc(y_predecim * screen_width * 2 - 1 +
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002015 (fieldmode ? screen_width : 0),
2016 ps);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302017 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
2018 color_mode == OMAP_DSS_COLOR_UYVY)
2019 *pix_inc = pixinc(-x_predecim, 2 * ps);
2020 else
2021 *pix_inc = pixinc(-x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002022 break;
2023
2024 case OMAP_DSS_ROT_90 + 4:
2025 *offset1 = 0;
2026 if (field_offset)
2027 *offset0 = *offset1 + field_offset * ps;
2028 else
2029 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302030 *row_inc = pixinc(-screen_width * (fbh * x_predecim - 1) +
2031 y_predecim + (fieldmode ? 1 : 0),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002032 ps);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302033 *pix_inc = pixinc(x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002034 break;
2035
2036 case OMAP_DSS_ROT_180 + 4:
2037 *offset1 = screen_width * (fbh - 1) * ps;
2038 if (field_offset)
2039 *offset0 = *offset1 - field_offset * screen_width * ps;
2040 else
2041 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302042 *row_inc = pixinc(1 - y_predecim * screen_width * 2 -
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002043 (fieldmode ? screen_width : 0),
2044 ps);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302045 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
2046 color_mode == OMAP_DSS_COLOR_UYVY)
2047 *pix_inc = pixinc(x_predecim, 2 * ps);
2048 else
2049 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002050 break;
2051
2052 case OMAP_DSS_ROT_270 + 4:
2053 *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
2054 if (field_offset)
2055 *offset0 = *offset1 - field_offset * ps;
2056 else
2057 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302058 *row_inc = pixinc(screen_width * (fbh * x_predecim - 1) -
2059 y_predecim - (fieldmode ? 1 : 0),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002060 ps);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302061 *pix_inc = pixinc(-x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002062 break;
2063
2064 default:
2065 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002066 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002067 }
2068}
2069
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05302070static void calc_tiler_rotation_offset(u16 screen_width, u16 width,
2071 enum omap_color_mode color_mode, bool fieldmode,
2072 unsigned int field_offset, unsigned *offset0, unsigned *offset1,
2073 s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
2074{
2075 u8 ps;
2076
2077 switch (color_mode) {
2078 case OMAP_DSS_COLOR_CLUT1:
2079 case OMAP_DSS_COLOR_CLUT2:
2080 case OMAP_DSS_COLOR_CLUT4:
2081 case OMAP_DSS_COLOR_CLUT8:
2082 BUG();
2083 return;
2084 default:
2085 ps = color_mode_to_bpp(color_mode) / 8;
2086 break;
2087 }
2088
2089 DSSDBG("scrw %d, width %d\n", screen_width, width);
2090
2091 /*
2092 * field 0 = even field = bottom field
2093 * field 1 = odd field = top field
2094 */
2095 *offset1 = 0;
2096 if (field_offset)
2097 *offset0 = *offset1 + field_offset * screen_width * ps;
2098 else
2099 *offset0 = *offset1;
2100 *row_inc = pixinc(1 + (y_predecim * screen_width - width * x_predecim) +
2101 (fieldmode ? screen_width : 0), ps);
2102 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
2103 color_mode == OMAP_DSS_COLOR_UYVY)
2104 *pix_inc = pixinc(x_predecim, 2 * ps);
2105 else
2106 *pix_inc = pixinc(x_predecim, ps);
2107}
2108
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302109/*
2110 * This function is used to avoid synclosts in OMAP3, because of some
2111 * undocumented horizontal position and timing related limitations.
2112 */
Tomi Valkeinen465ec132012-10-19 15:40:24 +03002113static int check_horiz_timing_omap3(unsigned long pclk, unsigned long lclk,
Archit Taneja81ab95b2012-05-08 15:53:20 +05302114 const struct omap_video_timings *t, u16 pos_x,
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02002115 u16 width, u16 height, u16 out_width, u16 out_height,
2116 bool five_taps)
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302117{
Tomi Valkeinen230edc02012-11-05 14:40:19 +02002118 const int ds = DIV_ROUND_UP(height, out_height);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302119 unsigned long nonactive;
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302120 static const u8 limits[3] = { 8, 10, 20 };
2121 u64 val, blank;
2122 int i;
2123
Archit Taneja81ab95b2012-05-08 15:53:20 +05302124 nonactive = t->x_res + t->hfp + t->hsw + t->hbp - out_width;
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302125
2126 i = 0;
2127 if (out_height < height)
2128 i++;
2129 if (out_width < width)
2130 i++;
Archit Taneja81ab95b2012-05-08 15:53:20 +05302131 blank = div_u64((u64)(t->hbp + t->hsw + t->hfp) * lclk, pclk);
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302132 DSSDBG("blanking period + ppl = %llu (limit = %u)\n", blank, limits[i]);
2133 if (blank <= limits[i])
2134 return -EINVAL;
2135
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02002136 /* FIXME add checks for 3-tap filter once the limitations are known */
2137 if (!five_taps)
2138 return 0;
2139
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302140 /*
2141 * Pixel data should be prepared before visible display point starts.
2142 * So, atleast DS-2 lines must have already been fetched by DISPC
2143 * during nonactive - pos_x period.
2144 */
2145 val = div_u64((u64)(nonactive - pos_x) * lclk, pclk);
2146 DSSDBG("(nonactive - pos_x) * pcd = %llu max(0, DS - 2) * width = %d\n",
Tomi Valkeinen230edc02012-11-05 14:40:19 +02002147 val, max(0, ds - 2) * width);
2148 if (val < max(0, ds - 2) * width)
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302149 return -EINVAL;
2150
2151 /*
2152 * All lines need to be refilled during the nonactive period of which
2153 * only one line can be loaded during the active period. So, atleast
2154 * DS - 1 lines should be loaded during nonactive period.
2155 */
2156 val = div_u64((u64)nonactive * lclk, pclk);
2157 DSSDBG("nonactive * pcd = %llu, max(0, DS - 1) * width = %d\n",
Tomi Valkeinen230edc02012-11-05 14:40:19 +02002158 val, max(0, ds - 1) * width);
2159 if (val < max(0, ds - 1) * width)
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302160 return -EINVAL;
2161
2162 return 0;
2163}
2164
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002165static unsigned long calc_core_clk_five_taps(unsigned long pclk,
Archit Taneja81ab95b2012-05-08 15:53:20 +05302166 const struct omap_video_timings *mgr_timings, u16 width,
2167 u16 height, u16 out_width, u16 out_height,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002168 enum omap_color_mode color_mode)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002169{
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302170 u32 core_clk = 0;
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302171 u64 tmp;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002172
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302173 if (height <= out_height && width <= out_width)
2174 return (unsigned long) pclk;
2175
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002176 if (height > out_height) {
Archit Taneja81ab95b2012-05-08 15:53:20 +05302177 unsigned int ppl = mgr_timings->x_res;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002178
Tomi Valkeinenc5829352015-04-10 12:48:36 +03002179 tmp = (u64)pclk * height * out_width;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002180 do_div(tmp, 2 * out_height * ppl);
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302181 core_clk = tmp;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002182
Ville Syrjälä2d9c5592010-01-08 11:56:41 +02002183 if (height > 2 * out_height) {
2184 if (ppl == out_width)
2185 return 0;
2186
Tomi Valkeinenc5829352015-04-10 12:48:36 +03002187 tmp = (u64)pclk * (height - 2 * out_height) * out_width;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002188 do_div(tmp, 2 * out_height * (ppl - out_width));
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302189 core_clk = max_t(u32, core_clk, tmp);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002190 }
2191 }
2192
2193 if (width > out_width) {
Tomi Valkeinenc5829352015-04-10 12:48:36 +03002194 tmp = (u64)pclk * width;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002195 do_div(tmp, out_width);
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302196 core_clk = max_t(u32, core_clk, tmp);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002197
2198 if (color_mode == OMAP_DSS_COLOR_RGB24U)
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302199 core_clk <<= 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002200 }
2201
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302202 return core_clk;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002203}
2204
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002205static unsigned long calc_core_clk_24xx(unsigned long pclk, u16 width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302206 u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302207{
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302208 if (height > out_height && width > out_width)
2209 return pclk * 4;
2210 else
2211 return pclk * 2;
2212}
2213
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002214static unsigned long calc_core_clk_34xx(unsigned long pclk, u16 width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302215 u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002216{
2217 unsigned int hf, vf;
2218
2219 /*
2220 * FIXME how to determine the 'A' factor
2221 * for the no downscaling case ?
2222 */
2223
2224 if (width > 3 * out_width)
2225 hf = 4;
2226 else if (width > 2 * out_width)
2227 hf = 3;
2228 else if (width > out_width)
2229 hf = 2;
2230 else
2231 hf = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002232 if (height > out_height)
2233 vf = 2;
2234 else
2235 vf = 1;
2236
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302237 return pclk * vf * hf;
2238}
2239
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002240static unsigned long calc_core_clk_44xx(unsigned long pclk, u16 width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302241 u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302242{
Archit Taneja8ba85302012-09-26 17:00:37 +05302243 /*
2244 * If the overlay/writeback is in mem to mem mode, there are no
2245 * downscaling limitations with respect to pixel clock, return 1 as
2246 * required core clock to represent that we have sufficient enough
2247 * core clock to do maximum downscaling
2248 */
2249 if (mem_to_mem)
2250 return 1;
2251
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302252 if (width > out_width)
2253 return DIV_ROUND_UP(pclk, out_width) * width;
2254 else
2255 return pclk;
2256}
2257
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +03002258static int dispc_ovl_calc_scaling_24xx(unsigned long pclk, unsigned long lclk,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302259 const struct omap_video_timings *mgr_timings,
2260 u16 width, u16 height, u16 out_width, u16 out_height,
2261 enum omap_color_mode color_mode, bool *five_taps,
2262 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +05302263 u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302264{
2265 int error;
2266 u16 in_width, in_height;
2267 int min_factor = min(*decim_x, *decim_y);
2268 const int maxsinglelinewidth =
2269 dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302270
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302271 *five_taps = false;
2272
2273 do {
Tomi Valkeineneec77da2014-01-27 11:29:53 +02002274 in_height = height / *decim_y;
2275 in_width = width / *decim_x;
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002276 *core_clk = dispc.feat->calc_core_clk(pclk, in_width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302277 in_height, out_width, out_height, mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302278 error = (in_width > maxsinglelinewidth || !*core_clk ||
2279 *core_clk > dispc_core_clk_rate());
2280 if (error) {
2281 if (*decim_x == *decim_y) {
2282 *decim_x = min_factor;
2283 ++*decim_y;
2284 } else {
2285 swap(*decim_x, *decim_y);
2286 if (*decim_x < *decim_y)
2287 ++*decim_x;
2288 }
2289 }
2290 } while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);
2291
Tomi Valkeinen3ce17b42015-04-10 12:48:37 +03002292 if (error) {
2293 DSSERR("failed to find scaling settings\n");
2294 return -EINVAL;
2295 }
2296
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302297 if (in_width > maxsinglelinewidth) {
2298 DSSERR("Cannot scale max input width exceeded");
2299 return -EINVAL;
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302300 }
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302301 return 0;
2302}
2303
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +03002304static int dispc_ovl_calc_scaling_34xx(unsigned long pclk, unsigned long lclk,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302305 const struct omap_video_timings *mgr_timings,
2306 u16 width, u16 height, u16 out_width, u16 out_height,
2307 enum omap_color_mode color_mode, bool *five_taps,
2308 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +05302309 u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302310{
2311 int error;
2312 u16 in_width, in_height;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302313 const int maxsinglelinewidth =
2314 dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
2315
2316 do {
Tomi Valkeineneec77da2014-01-27 11:29:53 +02002317 in_height = height / *decim_y;
2318 in_width = width / *decim_x;
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02002319 *five_taps = in_height > out_height;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302320
2321 if (in_width > maxsinglelinewidth)
2322 if (in_height > out_height &&
2323 in_height < out_height * 2)
2324 *five_taps = false;
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02002325again:
2326 if (*five_taps)
2327 *core_clk = calc_core_clk_five_taps(pclk, mgr_timings,
2328 in_width, in_height, out_width,
2329 out_height, color_mode);
2330 else
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002331 *core_clk = dispc.feat->calc_core_clk(pclk, in_width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302332 in_height, out_width, out_height,
2333 mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302334
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02002335 error = check_horiz_timing_omap3(pclk, lclk, mgr_timings,
2336 pos_x, in_width, in_height, out_width,
2337 out_height, *five_taps);
2338 if (error && *five_taps) {
2339 *five_taps = false;
2340 goto again;
2341 }
2342
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302343 error = (error || in_width > maxsinglelinewidth * 2 ||
2344 (in_width > maxsinglelinewidth && *five_taps) ||
2345 !*core_clk || *core_clk > dispc_core_clk_rate());
Tomi Valkeinenab6b2582015-03-17 15:31:10 +02002346
2347 if (!error) {
2348 /* verify that we're inside the limits of scaler */
2349 if (in_width / 4 > out_width)
2350 error = 1;
2351
2352 if (*five_taps) {
2353 if (in_height / 4 > out_height)
2354 error = 1;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302355 } else {
Tomi Valkeinenab6b2582015-03-17 15:31:10 +02002356 if (in_height / 2 > out_height)
2357 error = 1;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302358 }
2359 }
Tomi Valkeinenab6b2582015-03-17 15:31:10 +02002360
Tomi Valkeinen7059e3d2015-04-10 12:48:38 +03002361 if (error)
2362 ++*decim_y;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302363 } while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);
2364
Tomi Valkeinen3ce17b42015-04-10 12:48:37 +03002365 if (error) {
2366 DSSERR("failed to find scaling settings\n");
2367 return -EINVAL;
2368 }
2369
Tomi Valkeinenf5a73482015-03-17 15:31:09 +02002370 if (check_horiz_timing_omap3(pclk, lclk, mgr_timings, pos_x, in_width,
2371 in_height, out_width, out_height, *five_taps)) {
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302372 DSSERR("horizontal timing too tight\n");
2373 return -EINVAL;
2374 }
2375
2376 if (in_width > (maxsinglelinewidth * 2)) {
2377 DSSERR("Cannot setup scaling");
2378 DSSERR("width exceeds maximum width possible");
2379 return -EINVAL;
2380 }
2381
2382 if (in_width > maxsinglelinewidth && *five_taps) {
2383 DSSERR("cannot setup scaling with five taps");
2384 return -EINVAL;
2385 }
2386 return 0;
2387}
2388
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +03002389static int dispc_ovl_calc_scaling_44xx(unsigned long pclk, unsigned long lclk,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302390 const struct omap_video_timings *mgr_timings,
2391 u16 width, u16 height, u16 out_width, u16 out_height,
2392 enum omap_color_mode color_mode, bool *five_taps,
2393 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +05302394 u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302395{
2396 u16 in_width, in_width_max;
2397 int decim_x_min = *decim_x;
Tomi Valkeineneec77da2014-01-27 11:29:53 +02002398 u16 in_height = height / *decim_y;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302399 const int maxsinglelinewidth =
2400 dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
Archit Taneja8ba85302012-09-26 17:00:37 +05302401 const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302402
Archit Taneja5d501082012-11-07 11:45:02 +05302403 if (mem_to_mem) {
2404 in_width_max = out_width * maxdownscale;
2405 } else {
Archit Taneja8ba85302012-09-26 17:00:37 +05302406 in_width_max = dispc_core_clk_rate() /
2407 DIV_ROUND_UP(pclk, out_width);
Archit Taneja5d501082012-11-07 11:45:02 +05302408 }
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302409
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302410 *decim_x = DIV_ROUND_UP(width, in_width_max);
2411
2412 *decim_x = *decim_x > decim_x_min ? *decim_x : decim_x_min;
2413 if (*decim_x > *x_predecim)
2414 return -EINVAL;
2415
2416 do {
Tomi Valkeineneec77da2014-01-27 11:29:53 +02002417 in_width = width / *decim_x;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302418 } while (*decim_x <= *x_predecim &&
2419 in_width > maxsinglelinewidth && ++*decim_x);
2420
2421 if (in_width > maxsinglelinewidth) {
2422 DSSERR("Cannot scale width exceeds max line width");
2423 return -EINVAL;
2424 }
2425
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002426 *core_clk = dispc.feat->calc_core_clk(pclk, in_width, in_height,
Archit Taneja8ba85302012-09-26 17:00:37 +05302427 out_width, out_height, mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302428 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002429}
2430
Tomi Valkeinene4c5ae72015-04-10 12:48:39 +03002431#define DIV_FRAC(dividend, divisor) \
2432 ((dividend) * 100 / (divisor) - ((dividend) / (divisor) * 100))
2433
Tomi Valkeinen74e16452012-10-19 15:46:30 +03002434static int dispc_ovl_calc_scaling(unsigned long pclk, unsigned long lclk,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302435 enum omap_overlay_caps caps,
Archit Taneja81ab95b2012-05-08 15:53:20 +05302436 const struct omap_video_timings *mgr_timings,
2437 u16 width, u16 height, u16 out_width, u16 out_height,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302438 enum omap_color_mode color_mode, bool *five_taps,
Chandrabhanu Mahapatrad557a9c2012-09-24 12:08:27 +05302439 int *x_predecim, int *y_predecim, u16 pos_x,
Archit Taneja8ba85302012-09-26 17:00:37 +05302440 enum omap_dss_rotation_type rotation_type, bool mem_to_mem)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302441{
Archit Taneja0373cac2011-09-08 13:25:17 +05302442 const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302443 const int max_decim_limit = 16;
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302444 unsigned long core_clk = 0;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302445 int decim_x, decim_y, ret;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302446
Tomi Valkeinenf95cb5e2011-11-01 10:50:45 +02002447 if (width == out_width && height == out_height)
2448 return 0;
2449
Tomi Valkeinen4e1d3ca2014-10-03 15:14:09 +00002450 if (pclk == 0 || mgr_timings->pixelclock == 0) {
2451 DSSERR("cannot calculate scaling settings: pclk is zero\n");
2452 return -EINVAL;
2453 }
2454
Archit Taneja5b54ed32012-09-26 16:55:27 +05302455 if ((caps & OMAP_DSS_OVL_CAP_SCALE) == 0)
Tomi Valkeinenf95cb5e2011-11-01 10:50:45 +02002456 return -EINVAL;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302457
Tomi Valkeinen74e16452012-10-19 15:46:30 +03002458 if (mem_to_mem) {
Archit Taneja1c031442012-11-07 11:45:03 +05302459 *x_predecim = *y_predecim = 1;
2460 } else {
2461 *x_predecim = max_decim_limit;
2462 *y_predecim = (rotation_type == OMAP_DSS_ROT_TILER &&
2463 dss_has_feature(FEAT_BURST_2D)) ?
2464 2 : max_decim_limit;
2465 }
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302466
2467 if (color_mode == OMAP_DSS_COLOR_CLUT1 ||
2468 color_mode == OMAP_DSS_COLOR_CLUT2 ||
2469 color_mode == OMAP_DSS_COLOR_CLUT4 ||
2470 color_mode == OMAP_DSS_COLOR_CLUT8) {
2471 *x_predecim = 1;
2472 *y_predecim = 1;
2473 *five_taps = false;
2474 return 0;
2475 }
2476
2477 decim_x = DIV_ROUND_UP(DIV_ROUND_UP(width, out_width), maxdownscale);
2478 decim_y = DIV_ROUND_UP(DIV_ROUND_UP(height, out_height), maxdownscale);
2479
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302480 if (decim_x > *x_predecim || out_width > width * 8)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302481 return -EINVAL;
2482
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302483 if (decim_y > *y_predecim || out_height > height * 8)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302484 return -EINVAL;
2485
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +03002486 ret = dispc.feat->calc_scaling(pclk, lclk, mgr_timings, width, height,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302487 out_width, out_height, color_mode, five_taps,
Archit Taneja8ba85302012-09-26 17:00:37 +05302488 x_predecim, y_predecim, &decim_x, &decim_y, pos_x, &core_clk,
2489 mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302490 if (ret)
2491 return ret;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302492
Tomi Valkeinene4c5ae72015-04-10 12:48:39 +03002493 DSSDBG("%dx%d -> %dx%d (%d.%02d x %d.%02d), decim %dx%d %dx%d (%d.%02d x %d.%02d), taps %d, req clk %lu, cur clk %lu\n",
2494 width, height,
2495 out_width, out_height,
2496 out_width / width, DIV_FRAC(out_width, width),
2497 out_height / height, DIV_FRAC(out_height, height),
2498
2499 decim_x, decim_y,
2500 width / decim_x, height / decim_y,
2501 out_width / (width / decim_x), DIV_FRAC(out_width, width / decim_x),
2502 out_height / (height / decim_y), DIV_FRAC(out_height, height / decim_y),
2503
2504 *five_taps ? 5 : 3,
2505 core_clk, dispc_core_clk_rate());
Archit Taneja79ad75f2011-09-08 13:15:11 +05302506
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302507 if (!core_clk || core_clk > dispc_core_clk_rate()) {
Archit Taneja79ad75f2011-09-08 13:15:11 +05302508 DSSERR("failed to set up scaling, "
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302509 "required core clk rate = %lu Hz, "
2510 "current core clk rate = %lu Hz\n",
2511 core_clk, dispc_core_clk_rate());
Archit Taneja79ad75f2011-09-08 13:15:11 +05302512 return -EINVAL;
2513 }
2514
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302515 *x_predecim = decim_x;
2516 *y_predecim = decim_y;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302517 return 0;
2518}
2519
Tomi Valkeinenf9b719b2012-10-19 15:57:11 +03002520int dispc_ovl_check(enum omap_plane plane, enum omap_channel channel,
2521 const struct omap_overlay_info *oi,
2522 const struct omap_video_timings *timings,
2523 int *x_predecim, int *y_predecim)
2524{
2525 enum omap_overlay_caps caps = dss_feat_get_overlay_caps(plane);
2526 bool five_taps = true;
Peter Senna Tschudin62a83182013-09-22 20:44:11 +02002527 bool fieldmode = false;
Tomi Valkeinenf9b719b2012-10-19 15:57:11 +03002528 u16 in_height = oi->height;
2529 u16 in_width = oi->width;
2530 bool ilace = timings->interlace;
2531 u16 out_width, out_height;
2532 int pos_x = oi->pos_x;
2533 unsigned long pclk = dispc_mgr_pclk_rate(channel);
2534 unsigned long lclk = dispc_mgr_lclk_rate(channel);
2535
2536 out_width = oi->out_width == 0 ? oi->width : oi->out_width;
2537 out_height = oi->out_height == 0 ? oi->height : oi->out_height;
2538
2539 if (ilace && oi->height == out_height)
Peter Senna Tschudin62a83182013-09-22 20:44:11 +02002540 fieldmode = true;
Tomi Valkeinenf9b719b2012-10-19 15:57:11 +03002541
2542 if (ilace) {
2543 if (fieldmode)
2544 in_height /= 2;
2545 out_height /= 2;
2546
2547 DSSDBG("adjusting for ilace: height %d, out_height %d\n",
2548 in_height, out_height);
2549 }
2550
2551 if (!dss_feat_color_mode_supported(plane, oi->color_mode))
2552 return -EINVAL;
2553
2554 return dispc_ovl_calc_scaling(pclk, lclk, caps, timings, in_width,
2555 in_height, out_width, out_height, oi->color_mode,
2556 &five_taps, x_predecim, y_predecim, pos_x,
2557 oi->rotation_type, false);
2558}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002559EXPORT_SYMBOL(dispc_ovl_check);
Tomi Valkeinenf9b719b2012-10-19 15:57:11 +03002560
Archit Taneja84a880f2012-09-26 16:57:37 +05302561static int dispc_ovl_setup_common(enum omap_plane plane,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302562 enum omap_overlay_caps caps, u32 paddr, u32 p_uv_addr,
2563 u16 screen_width, int pos_x, int pos_y, u16 width, u16 height,
2564 u16 out_width, u16 out_height, enum omap_color_mode color_mode,
2565 u8 rotation, bool mirror, u8 zorder, u8 pre_mult_alpha,
2566 u8 global_alpha, enum omap_dss_rotation_type rotation_type,
Archit Taneja8ba85302012-09-26 17:00:37 +05302567 bool replication, const struct omap_video_timings *mgr_timings,
2568 bool mem_to_mem)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002569{
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302570 bool five_taps = true;
Peter Senna Tschudin62a83182013-09-22 20:44:11 +02002571 bool fieldmode = false;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302572 int r, cconv = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002573 unsigned offset0, offset1;
2574 s32 row_inc;
2575 s32 pix_inc;
Archit Taneja6be0d732012-11-07 11:45:04 +05302576 u16 frame_width, frame_height;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002577 unsigned int field_offset = 0;
Archit Taneja84a880f2012-09-26 16:57:37 +05302578 u16 in_height = height;
2579 u16 in_width = width;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302580 int x_predecim = 1, y_predecim = 1;
Archit Taneja8050cbe2012-06-06 16:25:52 +05302581 bool ilace = mgr_timings->interlace;
Tomi Valkeinen74e16452012-10-19 15:46:30 +03002582 unsigned long pclk = dispc_plane_pclk_rate(plane);
2583 unsigned long lclk = dispc_plane_lclk_rate(plane);
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02002584
Tomi Valkeinene5666582014-11-28 14:34:15 +02002585 if (paddr == 0 && rotation_type != OMAP_DSS_ROT_TILER)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002586 return -EINVAL;
2587
Tomi Valkeinenc4661b32015-02-27 13:07:58 +02002588 switch (color_mode) {
2589 case OMAP_DSS_COLOR_YUV2:
2590 case OMAP_DSS_COLOR_UYVY:
2591 case OMAP_DSS_COLOR_NV12:
2592 if (in_width & 1) {
2593 DSSERR("input width %d is not even for YUV format\n",
2594 in_width);
2595 return -EINVAL;
2596 }
2597 break;
2598
2599 default:
2600 break;
2601 }
2602
Archit Taneja84a880f2012-09-26 16:57:37 +05302603 out_width = out_width == 0 ? width : out_width;
2604 out_height = out_height == 0 ? height : out_height;
Tomi Valkeinencf073662011-11-03 16:08:27 +02002605
Archit Taneja84a880f2012-09-26 16:57:37 +05302606 if (ilace && height == out_height)
Peter Senna Tschudin62a83182013-09-22 20:44:11 +02002607 fieldmode = true;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002608
2609 if (ilace) {
2610 if (fieldmode)
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302611 in_height /= 2;
Archit Taneja8eeb7012012-08-22 12:33:49 +05302612 pos_y /= 2;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302613 out_height /= 2;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002614
2615 DSSDBG("adjusting for ilace: height %d, pos_y %d, "
Archit Taneja84a880f2012-09-26 16:57:37 +05302616 "out_height %d\n", in_height, pos_y,
2617 out_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002618 }
2619
Archit Taneja84a880f2012-09-26 16:57:37 +05302620 if (!dss_feat_color_mode_supported(plane, color_mode))
Archit Taneja8dad2ab2010-11-25 17:58:10 +05302621 return -EINVAL;
2622
Tomi Valkeinen74e16452012-10-19 15:46:30 +03002623 r = dispc_ovl_calc_scaling(pclk, lclk, caps, mgr_timings, in_width,
Archit Taneja84a880f2012-09-26 16:57:37 +05302624 in_height, out_width, out_height, color_mode,
2625 &five_taps, &x_predecim, &y_predecim, pos_x,
Archit Taneja8ba85302012-09-26 17:00:37 +05302626 rotation_type, mem_to_mem);
Archit Taneja79ad75f2011-09-08 13:15:11 +05302627 if (r)
2628 return r;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002629
Tomi Valkeineneec77da2014-01-27 11:29:53 +02002630 in_width = in_width / x_predecim;
2631 in_height = in_height / y_predecim;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302632
Tomi Valkeinenc4661b32015-02-27 13:07:58 +02002633 if (x_predecim > 1 || y_predecim > 1)
2634 DSSDBG("predecimation %d x %x, new input size %d x %d\n",
2635 x_predecim, y_predecim, in_width, in_height);
2636
2637 switch (color_mode) {
2638 case OMAP_DSS_COLOR_YUV2:
2639 case OMAP_DSS_COLOR_UYVY:
2640 case OMAP_DSS_COLOR_NV12:
2641 if (in_width & 1) {
2642 DSSDBG("predecimated input width is not even for YUV format\n");
2643 DSSDBG("adjusting input width %d -> %d\n",
2644 in_width, in_width & ~1);
2645
2646 in_width &= ~1;
2647 }
2648 break;
2649
2650 default:
2651 break;
2652 }
2653
Archit Taneja84a880f2012-09-26 16:57:37 +05302654 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
2655 color_mode == OMAP_DSS_COLOR_UYVY ||
2656 color_mode == OMAP_DSS_COLOR_NV12)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302657 cconv = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002658
2659 if (ilace && !fieldmode) {
2660 /*
2661 * when downscaling the bottom field may have to start several
2662 * source lines below the top field. Unfortunately ACCUI
2663 * registers will only hold the fractional part of the offset
2664 * so the integer part must be added to the base address of the
2665 * bottom field.
2666 */
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302667 if (!in_height || in_height == out_height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002668 field_offset = 0;
2669 else
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302670 field_offset = in_height / out_height / 2;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002671 }
2672
2673 /* Fields are independent but interleaved in memory. */
2674 if (fieldmode)
2675 field_offset = 1;
2676
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002677 offset0 = 0;
2678 offset1 = 0;
2679 row_inc = 0;
2680 pix_inc = 0;
2681
Archit Taneja6be0d732012-11-07 11:45:04 +05302682 if (plane == OMAP_DSS_WB) {
2683 frame_width = out_width;
2684 frame_height = out_height;
2685 } else {
2686 frame_width = in_width;
2687 frame_height = height;
2688 }
2689
Archit Taneja84a880f2012-09-26 16:57:37 +05302690 if (rotation_type == OMAP_DSS_ROT_TILER)
Archit Taneja6be0d732012-11-07 11:45:04 +05302691 calc_tiler_rotation_offset(screen_width, frame_width,
Archit Taneja84a880f2012-09-26 16:57:37 +05302692 color_mode, fieldmode, field_offset,
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05302693 &offset0, &offset1, &row_inc, &pix_inc,
2694 x_predecim, y_predecim);
Archit Taneja84a880f2012-09-26 16:57:37 +05302695 else if (rotation_type == OMAP_DSS_ROT_DMA)
Archit Taneja6be0d732012-11-07 11:45:04 +05302696 calc_dma_rotation_offset(rotation, mirror, screen_width,
2697 frame_width, frame_height,
Archit Taneja84a880f2012-09-26 16:57:37 +05302698 color_mode, fieldmode, field_offset,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302699 &offset0, &offset1, &row_inc, &pix_inc,
2700 x_predecim, y_predecim);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002701 else
Archit Taneja84a880f2012-09-26 16:57:37 +05302702 calc_vrfb_rotation_offset(rotation, mirror,
Archit Taneja6be0d732012-11-07 11:45:04 +05302703 screen_width, frame_width, frame_height,
Archit Taneja84a880f2012-09-26 16:57:37 +05302704 color_mode, fieldmode, field_offset,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302705 &offset0, &offset1, &row_inc, &pix_inc,
2706 x_predecim, y_predecim);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002707
2708 DSSDBG("offset0 %u, offset1 %u, row_inc %d, pix_inc %d\n",
2709 offset0, offset1, row_inc, pix_inc);
2710
Archit Taneja84a880f2012-09-26 16:57:37 +05302711 dispc_ovl_set_color_mode(plane, color_mode);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002712
Archit Taneja84a880f2012-09-26 16:57:37 +05302713 dispc_ovl_configure_burst_type(plane, rotation_type);
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05302714
Archit Taneja84a880f2012-09-26 16:57:37 +05302715 dispc_ovl_set_ba0(plane, paddr + offset0);
2716 dispc_ovl_set_ba1(plane, paddr + offset1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002717
Archit Taneja84a880f2012-09-26 16:57:37 +05302718 if (OMAP_DSS_COLOR_NV12 == color_mode) {
2719 dispc_ovl_set_ba0_uv(plane, p_uv_addr + offset0);
2720 dispc_ovl_set_ba1_uv(plane, p_uv_addr + offset1);
Amber Jain0d66cbb2011-05-19 19:47:54 +05302721 }
2722
Tomi Valkeinenf2aee312015-04-10 12:48:34 +03002723 if (dispc.feat->last_pixel_inc_missing)
2724 row_inc += pix_inc - 1;
2725
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03002726 dispc_ovl_set_row_inc(plane, row_inc);
2727 dispc_ovl_set_pix_inc(plane, pix_inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002728
Archit Taneja84a880f2012-09-26 16:57:37 +05302729 DSSDBG("%d,%d %dx%d -> %dx%d\n", pos_x, pos_y, in_width,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302730 in_height, out_width, out_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002731
Archit Taneja84a880f2012-09-26 16:57:37 +05302732 dispc_ovl_set_pos(plane, caps, pos_x, pos_y);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002733
Archit Taneja78b687f2012-09-21 14:51:49 +05302734 dispc_ovl_set_input_size(plane, in_width, in_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002735
Archit Taneja5b54ed32012-09-26 16:55:27 +05302736 if (caps & OMAP_DSS_OVL_CAP_SCALE) {
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302737 dispc_ovl_set_scaling(plane, in_width, in_height, out_width,
2738 out_height, ilace, five_taps, fieldmode,
Archit Taneja84a880f2012-09-26 16:57:37 +05302739 color_mode, rotation);
Archit Taneja78b687f2012-09-21 14:51:49 +05302740 dispc_ovl_set_output_size(plane, out_width, out_height);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03002741 dispc_ovl_set_vid_color_conv(plane, cconv);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002742 }
2743
Archit Tanejac35eeb22013-03-26 19:15:24 +05302744 dispc_ovl_set_rotation_attrs(plane, rotation, rotation_type, mirror,
2745 color_mode);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002746
Archit Taneja84a880f2012-09-26 16:57:37 +05302747 dispc_ovl_set_zorder(plane, caps, zorder);
2748 dispc_ovl_set_pre_mult_alpha(plane, caps, pre_mult_alpha);
2749 dispc_ovl_setup_global_alpha(plane, caps, global_alpha);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002750
Archit Tanejad79db852012-09-22 12:30:17 +05302751 dispc_ovl_enable_replication(plane, caps, replication);
Archit Tanejac3d925292011-09-14 11:52:54 +05302752
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002753 return 0;
2754}
2755
Archit Taneja84a880f2012-09-26 16:57:37 +05302756int dispc_ovl_setup(enum omap_plane plane, const struct omap_overlay_info *oi,
Archit Taneja8ba85302012-09-26 17:00:37 +05302757 bool replication, const struct omap_video_timings *mgr_timings,
2758 bool mem_to_mem)
Archit Taneja84a880f2012-09-26 16:57:37 +05302759{
2760 int r;
Tomi Valkeinen16bf20c2012-10-15 15:33:22 +03002761 enum omap_overlay_caps caps = dss_feat_get_overlay_caps(plane);
Archit Taneja84a880f2012-09-26 16:57:37 +05302762 enum omap_channel channel;
2763
2764 channel = dispc_ovl_get_channel_out(plane);
2765
Arnd Bergmann24f13a62014-04-24 13:28:18 +01002766 DSSDBG("dispc_ovl_setup %d, pa %pad, pa_uv %pad, sw %d, %d,%d, %dx%d ->"
2767 " %dx%d, cmode %x, rot %d, mir %d, chan %d repl %d\n",
2768 plane, &oi->paddr, &oi->p_uv_addr, oi->screen_width, oi->pos_x,
Archit Taneja84a880f2012-09-26 16:57:37 +05302769 oi->pos_y, oi->width, oi->height, oi->out_width, oi->out_height,
2770 oi->color_mode, oi->rotation, oi->mirror, channel, replication);
2771
Tomi Valkeinen16bf20c2012-10-15 15:33:22 +03002772 r = dispc_ovl_setup_common(plane, caps, oi->paddr, oi->p_uv_addr,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302773 oi->screen_width, oi->pos_x, oi->pos_y, oi->width, oi->height,
2774 oi->out_width, oi->out_height, oi->color_mode, oi->rotation,
2775 oi->mirror, oi->zorder, oi->pre_mult_alpha, oi->global_alpha,
Archit Taneja8ba85302012-09-26 17:00:37 +05302776 oi->rotation_type, replication, mgr_timings, mem_to_mem);
Archit Taneja84a880f2012-09-26 16:57:37 +05302777
2778 return r;
2779}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002780EXPORT_SYMBOL(dispc_ovl_setup);
Archit Taneja84a880f2012-09-26 16:57:37 +05302781
Archit Taneja749feff2012-08-31 12:32:52 +05302782int dispc_wb_setup(const struct omap_dss_writeback_info *wi,
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302783 bool mem_to_mem, const struct omap_video_timings *mgr_timings)
Archit Taneja749feff2012-08-31 12:32:52 +05302784{
2785 int r;
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302786 u32 l;
Archit Taneja749feff2012-08-31 12:32:52 +05302787 enum omap_plane plane = OMAP_DSS_WB;
2788 const int pos_x = 0, pos_y = 0;
2789 const u8 zorder = 0, global_alpha = 0;
2790 const bool replication = false;
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302791 bool truncation;
Archit Taneja749feff2012-08-31 12:32:52 +05302792 int in_width = mgr_timings->x_res;
2793 int in_height = mgr_timings->y_res;
2794 enum omap_overlay_caps caps =
2795 OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA;
2796
2797 DSSDBG("dispc_wb_setup, pa %x, pa_uv %x, %d,%d -> %dx%d, cmode %x, "
2798 "rot %d, mir %d\n", wi->paddr, wi->p_uv_addr, in_width,
2799 in_height, wi->width, wi->height, wi->color_mode, wi->rotation,
2800 wi->mirror);
2801
2802 r = dispc_ovl_setup_common(plane, caps, wi->paddr, wi->p_uv_addr,
2803 wi->buf_width, pos_x, pos_y, in_width, in_height, wi->width,
2804 wi->height, wi->color_mode, wi->rotation, wi->mirror, zorder,
2805 wi->pre_mult_alpha, global_alpha, wi->rotation_type,
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302806 replication, mgr_timings, mem_to_mem);
2807
2808 switch (wi->color_mode) {
2809 case OMAP_DSS_COLOR_RGB16:
2810 case OMAP_DSS_COLOR_RGB24P:
2811 case OMAP_DSS_COLOR_ARGB16:
2812 case OMAP_DSS_COLOR_RGBA16:
2813 case OMAP_DSS_COLOR_RGB12U:
2814 case OMAP_DSS_COLOR_ARGB16_1555:
2815 case OMAP_DSS_COLOR_XRGB16_1555:
2816 case OMAP_DSS_COLOR_RGBX16:
2817 truncation = true;
2818 break;
2819 default:
2820 truncation = false;
2821 break;
2822 }
2823
2824 /* setup extra DISPC_WB_ATTRIBUTES */
2825 l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
2826 l = FLD_MOD(l, truncation, 10, 10); /* TRUNCATIONENABLE */
2827 l = FLD_MOD(l, mem_to_mem, 19, 19); /* WRITEBACKMODE */
2828 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
Archit Taneja749feff2012-08-31 12:32:52 +05302829
2830 return r;
2831}
2832
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03002833int dispc_ovl_enable(enum omap_plane plane, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002834{
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03002835 DSSDBG("dispc_enable_plane %d, %d\n", plane, enable);
2836
Archit Taneja9b372c22011-05-06 11:45:49 +05302837 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 0, 0);
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03002838
2839 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002840}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002841EXPORT_SYMBOL(dispc_ovl_enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002842
Tomi Valkeinen04bd8ac2012-10-10 14:13:15 +03002843bool dispc_ovl_enabled(enum omap_plane plane)
2844{
2845 return REG_GET(DISPC_OVL_ATTRIBUTES(plane), 0, 0);
2846}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002847EXPORT_SYMBOL(dispc_ovl_enabled);
Tomi Valkeinen04bd8ac2012-10-10 14:13:15 +03002848
Tomi Valkeinenf1a813d2012-10-19 14:16:06 +03002849void dispc_mgr_enable(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002850{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302851 mgr_fld_write(channel, DISPC_MGR_FLD_ENABLE, enable);
2852 /* flush posted write */
2853 mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002854}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002855EXPORT_SYMBOL(dispc_mgr_enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002856
Tomi Valkeinen65398512012-10-10 11:44:17 +03002857bool dispc_mgr_is_enabled(enum omap_channel channel)
2858{
2859 return !!mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
2860}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002861EXPORT_SYMBOL(dispc_mgr_is_enabled);
Tomi Valkeinen65398512012-10-10 11:44:17 +03002862
Archit Taneja0b23e5b2012-09-22 12:39:33 +05302863void dispc_wb_enable(bool enable)
2864{
Tomi Valkeinen916188a2012-10-10 14:13:26 +03002865 dispc_ovl_enable(OMAP_DSS_WB, enable);
Archit Taneja0b23e5b2012-09-22 12:39:33 +05302866}
2867
2868bool dispc_wb_is_enabled(void)
2869{
Tomi Valkeinen916188a2012-10-10 14:13:26 +03002870 return dispc_ovl_enabled(OMAP_DSS_WB);
Archit Taneja0b23e5b2012-09-22 12:39:33 +05302871}
2872
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002873static void dispc_lcd_enable_signal_polarity(bool act_high)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002874{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002875 if (!dss_has_feature(FEAT_LCDENABLEPOL))
2876 return;
2877
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002878 REG_FLD_MOD(DISPC_CONTROL, act_high ? 1 : 0, 29, 29);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002879}
2880
2881void dispc_lcd_enable_signal(bool enable)
2882{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002883 if (!dss_has_feature(FEAT_LCDENABLESIGNAL))
2884 return;
2885
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002886 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 28, 28);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002887}
2888
2889void dispc_pck_free_enable(bool enable)
2890{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002891 if (!dss_has_feature(FEAT_PCKFREEENABLE))
2892 return;
2893
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002894 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 27, 27);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002895}
2896
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002897static void dispc_mgr_enable_fifohandcheck(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002898{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302899 mgr_fld_write(channel, DISPC_MGR_FLD_FIFOHANDCHECK, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002900}
2901
2902
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002903static void dispc_mgr_set_lcd_type_tft(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002904{
Archit Tanejad21f43b2012-06-21 09:45:11 +05302905 mgr_fld_write(channel, DISPC_MGR_FLD_STNTFT, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002906}
2907
2908void dispc_set_loadmode(enum omap_dss_load_mode mode)
2909{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002910 REG_FLD_MOD(DISPC_CONFIG, mode, 2, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002911}
2912
2913
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002914static void dispc_mgr_set_default_color(enum omap_channel channel, u32 color)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002915{
Sumit Semwal8613b002010-12-02 11:27:09 +00002916 dispc_write_reg(DISPC_DEFAULT_COLOR(channel), color);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002917}
2918
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002919static void dispc_mgr_set_trans_key(enum omap_channel ch,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002920 enum omap_dss_trans_key_type type,
2921 u32 trans_key)
2922{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302923 mgr_fld_write(ch, DISPC_MGR_FLD_TCKSELECTION, type);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002924
Sumit Semwal8613b002010-12-02 11:27:09 +00002925 dispc_write_reg(DISPC_TRANS_COLOR(ch), trans_key);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002926}
2927
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002928static void dispc_mgr_enable_trans_key(enum omap_channel ch, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002929{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302930 mgr_fld_write(ch, DISPC_MGR_FLD_TCKENABLE, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002931}
Archit Taneja11354dd2011-09-26 11:47:29 +05302932
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002933static void dispc_mgr_enable_alpha_fixed_zorder(enum omap_channel ch,
2934 bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002935{
Archit Taneja11354dd2011-09-26 11:47:29 +05302936 if (!dss_has_feature(FEAT_ALPHA_FIXED_ZORDER))
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002937 return;
2938
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002939 if (ch == OMAP_DSS_CHANNEL_LCD)
2940 REG_FLD_MOD(DISPC_CONFIG, enable, 18, 18);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002941 else if (ch == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002942 REG_FLD_MOD(DISPC_CONFIG, enable, 19, 19);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002943}
Archit Taneja11354dd2011-09-26 11:47:29 +05302944
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002945void dispc_mgr_setup(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +02002946 const struct omap_overlay_manager_info *info)
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002947{
2948 dispc_mgr_set_default_color(channel, info->default_color);
2949 dispc_mgr_set_trans_key(channel, info->trans_key_type, info->trans_key);
2950 dispc_mgr_enable_trans_key(channel, info->trans_enabled);
2951 dispc_mgr_enable_alpha_fixed_zorder(channel,
2952 info->partial_alpha_enabled);
2953 if (dss_has_feature(FEAT_CPR)) {
2954 dispc_mgr_enable_cpr(channel, info->cpr_enable);
2955 dispc_mgr_set_cpr_coef(channel, &info->cpr_coefs);
2956 }
2957}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002958EXPORT_SYMBOL(dispc_mgr_setup);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002959
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002960static void dispc_mgr_set_tft_data_lines(enum omap_channel channel, u8 data_lines)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002961{
2962 int code;
2963
2964 switch (data_lines) {
2965 case 12:
2966 code = 0;
2967 break;
2968 case 16:
2969 code = 1;
2970 break;
2971 case 18:
2972 code = 2;
2973 break;
2974 case 24:
2975 code = 3;
2976 break;
2977 default:
2978 BUG();
2979 return;
2980 }
2981
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302982 mgr_fld_write(channel, DISPC_MGR_FLD_TFTDATALINES, code);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002983}
2984
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002985static void dispc_mgr_set_io_pad_mode(enum dss_io_pad_mode mode)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002986{
2987 u32 l;
Archit Taneja569969d2011-08-22 17:41:57 +05302988 int gpout0, gpout1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002989
2990 switch (mode) {
Archit Taneja569969d2011-08-22 17:41:57 +05302991 case DSS_IO_PAD_MODE_RESET:
2992 gpout0 = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002993 gpout1 = 0;
2994 break;
Archit Taneja569969d2011-08-22 17:41:57 +05302995 case DSS_IO_PAD_MODE_RFBI:
2996 gpout0 = 1;
2997 gpout1 = 0;
2998 break;
2999 case DSS_IO_PAD_MODE_BYPASS:
3000 gpout0 = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003001 gpout1 = 1;
3002 break;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003003 default:
3004 BUG();
3005 return;
3006 }
3007
Archit Taneja569969d2011-08-22 17:41:57 +05303008 l = dispc_read_reg(DISPC_CONTROL);
3009 l = FLD_MOD(l, gpout0, 15, 15);
3010 l = FLD_MOD(l, gpout1, 16, 16);
3011 dispc_write_reg(DISPC_CONTROL, l);
3012}
3013
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03003014static void dispc_mgr_enable_stallmode(enum omap_channel channel, bool enable)
Archit Taneja569969d2011-08-22 17:41:57 +05303015{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05303016 mgr_fld_write(channel, DISPC_MGR_FLD_STALLMODE, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003017}
3018
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03003019void dispc_mgr_set_lcd_config(enum omap_channel channel,
3020 const struct dss_lcd_mgr_config *config)
3021{
3022 dispc_mgr_set_io_pad_mode(config->io_pad_mode);
3023
3024 dispc_mgr_enable_stallmode(channel, config->stallmode);
3025 dispc_mgr_enable_fifohandcheck(channel, config->fifohandcheck);
3026
3027 dispc_mgr_set_clock_div(channel, &config->clock_info);
3028
3029 dispc_mgr_set_tft_data_lines(channel, config->video_port_width);
3030
3031 dispc_lcd_enable_signal_polarity(config->lcden_sig_polarity);
3032
3033 dispc_mgr_set_lcd_type_tft(channel);
3034}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003035EXPORT_SYMBOL(dispc_mgr_set_lcd_config);
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03003036
Archit Taneja8f366162012-04-16 12:53:44 +05303037static bool _dispc_mgr_size_ok(u16 width, u16 height)
3038{
Archit Taneja33b89922012-11-14 13:50:15 +05303039 return width <= dispc.feat->mgr_width_max &&
3040 height <= dispc.feat->mgr_height_max;
Archit Taneja8f366162012-04-16 12:53:44 +05303041}
3042
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003043static bool _dispc_lcd_timings_ok(int hsw, int hfp, int hbp,
3044 int vsw, int vfp, int vbp)
3045{
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303046 if (hsw < 1 || hsw > dispc.feat->sw_max ||
3047 hfp < 1 || hfp > dispc.feat->hp_max ||
3048 hbp < 1 || hbp > dispc.feat->hp_max ||
3049 vsw < 1 || vsw > dispc.feat->sw_max ||
3050 vfp < 0 || vfp > dispc.feat->vp_max ||
3051 vbp < 0 || vbp > dispc.feat->vp_max)
3052 return false;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003053 return true;
3054}
3055
Archit Tanejaca5ca692013-03-26 19:15:22 +05303056static bool _dispc_mgr_pclk_ok(enum omap_channel channel,
3057 unsigned long pclk)
3058{
3059 if (dss_mgr_is_lcd(channel))
3060 return pclk <= dispc.feat->max_lcd_pclk ? true : false;
3061 else
3062 return pclk <= dispc.feat->max_tv_pclk ? true : false;
3063}
3064
Archit Taneja8f366162012-04-16 12:53:44 +05303065bool dispc_mgr_timings_ok(enum omap_channel channel,
Archit Tanejab917fa32012-04-27 01:07:28 +05303066 const struct omap_video_timings *timings)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003067{
Tomi Valkeineneadd33b2014-06-05 11:36:08 +03003068 if (!_dispc_mgr_size_ok(timings->x_res, timings->y_res))
3069 return false;
Archit Taneja8f366162012-04-16 12:53:44 +05303070
Tomi Valkeineneadd33b2014-06-05 11:36:08 +03003071 if (!_dispc_mgr_pclk_ok(channel, timings->pixelclock))
3072 return false;
Archit Tanejaca5ca692013-03-26 19:15:22 +05303073
3074 if (dss_mgr_is_lcd(channel)) {
Tomi Valkeinenbeb83842014-06-05 11:35:10 +03003075 /* TODO: OMAP4+ supports interlace for LCD outputs */
Tomi Valkeineneadd33b2014-06-05 11:36:08 +03003076 if (timings->interlace)
3077 return false;
Tomi Valkeinenbeb83842014-06-05 11:35:10 +03003078
Tomi Valkeineneadd33b2014-06-05 11:36:08 +03003079 if (!_dispc_lcd_timings_ok(timings->hsw, timings->hfp,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303080 timings->hbp, timings->vsw, timings->vfp,
Tomi Valkeineneadd33b2014-06-05 11:36:08 +03003081 timings->vbp))
3082 return false;
Archit Tanejaca5ca692013-03-26 19:15:22 +05303083 }
Archit Taneja8f366162012-04-16 12:53:44 +05303084
Tomi Valkeineneadd33b2014-06-05 11:36:08 +03003085 return true;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003086}
3087
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003088static void _dispc_mgr_set_lcd_timings(enum omap_channel channel, int hsw,
Archit Taneja655e2942012-06-21 10:37:43 +05303089 int hfp, int hbp, int vsw, int vfp, int vbp,
3090 enum omap_dss_signal_level vsync_level,
3091 enum omap_dss_signal_level hsync_level,
3092 enum omap_dss_signal_edge data_pclk_edge,
3093 enum omap_dss_signal_level de_level,
3094 enum omap_dss_signal_edge sync_pclk_edge)
3095
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003096{
Archit Taneja655e2942012-06-21 10:37:43 +05303097 u32 timing_h, timing_v, l;
Tomi Valkeinened351882014-10-02 17:58:49 +00003098 bool onoff, rf, ipc, vs, hs, de;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003099
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303100 timing_h = FLD_VAL(hsw-1, dispc.feat->sw_start, 0) |
3101 FLD_VAL(hfp-1, dispc.feat->fp_start, 8) |
3102 FLD_VAL(hbp-1, dispc.feat->bp_start, 20);
3103 timing_v = FLD_VAL(vsw-1, dispc.feat->sw_start, 0) |
3104 FLD_VAL(vfp, dispc.feat->fp_start, 8) |
3105 FLD_VAL(vbp, dispc.feat->bp_start, 20);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003106
Sumit Semwal64ba4f72010-12-02 11:27:10 +00003107 dispc_write_reg(DISPC_TIMING_H(channel), timing_h);
3108 dispc_write_reg(DISPC_TIMING_V(channel), timing_v);
Archit Taneja655e2942012-06-21 10:37:43 +05303109
Tomi Valkeinened351882014-10-02 17:58:49 +00003110 switch (vsync_level) {
3111 case OMAPDSS_SIG_ACTIVE_LOW:
3112 vs = true;
3113 break;
3114 case OMAPDSS_SIG_ACTIVE_HIGH:
3115 vs = false;
3116 break;
3117 default:
3118 BUG();
3119 }
3120
3121 switch (hsync_level) {
3122 case OMAPDSS_SIG_ACTIVE_LOW:
3123 hs = true;
3124 break;
3125 case OMAPDSS_SIG_ACTIVE_HIGH:
3126 hs = false;
3127 break;
3128 default:
3129 BUG();
3130 }
3131
3132 switch (de_level) {
3133 case OMAPDSS_SIG_ACTIVE_LOW:
3134 de = true;
3135 break;
3136 case OMAPDSS_SIG_ACTIVE_HIGH:
3137 de = false;
3138 break;
3139 default:
3140 BUG();
3141 }
3142
Archit Taneja655e2942012-06-21 10:37:43 +05303143 switch (data_pclk_edge) {
3144 case OMAPDSS_DRIVE_SIG_RISING_EDGE:
3145 ipc = false;
3146 break;
3147 case OMAPDSS_DRIVE_SIG_FALLING_EDGE:
3148 ipc = true;
3149 break;
Archit Taneja655e2942012-06-21 10:37:43 +05303150 default:
3151 BUG();
3152 }
3153
Tomi Valkeinen7a163602014-10-02 17:58:48 +00003154 /* always use the 'rf' setting */
3155 onoff = true;
3156
Archit Taneja655e2942012-06-21 10:37:43 +05303157 switch (sync_pclk_edge) {
Archit Taneja655e2942012-06-21 10:37:43 +05303158 case OMAPDSS_DRIVE_SIG_FALLING_EDGE:
Archit Taneja655e2942012-06-21 10:37:43 +05303159 rf = false;
3160 break;
3161 case OMAPDSS_DRIVE_SIG_RISING_EDGE:
Archit Taneja655e2942012-06-21 10:37:43 +05303162 rf = true;
3163 break;
3164 default:
3165 BUG();
Joe Perchescf6ac4ce2013-10-08 16:23:24 -07003166 }
Archit Taneja655e2942012-06-21 10:37:43 +05303167
Tomi Valkeinend80e02e2014-04-25 11:46:16 +03003168 l = FLD_VAL(onoff, 17, 17) |
3169 FLD_VAL(rf, 16, 16) |
Tomi Valkeinened351882014-10-02 17:58:49 +00003170 FLD_VAL(de, 15, 15) |
Tomi Valkeinend80e02e2014-04-25 11:46:16 +03003171 FLD_VAL(ipc, 14, 14) |
Tomi Valkeinened351882014-10-02 17:58:49 +00003172 FLD_VAL(hs, 13, 13) |
3173 FLD_VAL(vs, 12, 12);
Tomi Valkeinend80e02e2014-04-25 11:46:16 +03003174
Tomi Valkeinene5f80912015-10-21 13:08:59 +03003175 /* always set ALIGN bit when available */
3176 if (dispc.feat->supports_sync_align)
3177 l |= (1 << 18);
3178
Archit Taneja655e2942012-06-21 10:37:43 +05303179 dispc_write_reg(DISPC_POL_FREQ(channel), l);
Tomi Valkeinen0006fd62014-09-05 19:15:03 +00003180
3181 if (dispc.syscon_pol) {
3182 const int shifts[] = {
3183 [OMAP_DSS_CHANNEL_LCD] = 0,
3184 [OMAP_DSS_CHANNEL_LCD2] = 1,
3185 [OMAP_DSS_CHANNEL_LCD3] = 2,
3186 };
3187
3188 u32 mask, val;
3189
3190 mask = (1 << 0) | (1 << 3) | (1 << 6);
3191 val = (rf << 0) | (ipc << 3) | (onoff << 6);
3192
3193 mask <<= 16 + shifts[channel];
3194 val <<= 16 + shifts[channel];
3195
3196 regmap_update_bits(dispc.syscon_pol, dispc.syscon_pol_offset,
3197 mask, val);
3198 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003199}
3200
3201/* change name to mode? */
Archit Tanejac51d9212012-04-16 12:53:43 +05303202void dispc_mgr_set_timings(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +02003203 const struct omap_video_timings *timings)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003204{
3205 unsigned xtot, ytot;
3206 unsigned long ht, vt;
Archit Taneja2aefad42012-05-18 14:36:54 +05303207 struct omap_video_timings t = *timings;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003208
Archit Taneja2aefad42012-05-18 14:36:54 +05303209 DSSDBG("channel %d xres %u yres %u\n", channel, t.x_res, t.y_res);
Archit Tanejac51d9212012-04-16 12:53:43 +05303210
Archit Taneja2aefad42012-05-18 14:36:54 +05303211 if (!dispc_mgr_timings_ok(channel, &t)) {
Archit Taneja8f366162012-04-16 12:53:44 +05303212 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03003213 return;
3214 }
Archit Tanejac51d9212012-04-16 12:53:43 +05303215
Archit Tanejadd88b7a2012-06-29 14:41:30 +05303216 if (dss_mgr_is_lcd(channel)) {
Archit Taneja2aefad42012-05-18 14:36:54 +05303217 _dispc_mgr_set_lcd_timings(channel, t.hsw, t.hfp, t.hbp, t.vsw,
Archit Taneja655e2942012-06-21 10:37:43 +05303218 t.vfp, t.vbp, t.vsync_level, t.hsync_level,
3219 t.data_pclk_edge, t.de_level, t.sync_pclk_edge);
Archit Tanejac51d9212012-04-16 12:53:43 +05303220
Archit Taneja2aefad42012-05-18 14:36:54 +05303221 xtot = t.x_res + t.hfp + t.hsw + t.hbp;
3222 ytot = t.y_res + t.vfp + t.vsw + t.vbp;
Archit Tanejac51d9212012-04-16 12:53:43 +05303223
Tomi Valkeinend8d789412013-04-10 14:12:14 +03003224 ht = timings->pixelclock / xtot;
3225 vt = timings->pixelclock / xtot / ytot;
Archit Tanejac51d9212012-04-16 12:53:43 +05303226
Tomi Valkeinend8d789412013-04-10 14:12:14 +03003227 DSSDBG("pck %u\n", timings->pixelclock);
Archit Tanejac51d9212012-04-16 12:53:43 +05303228 DSSDBG("hsw %d hfp %d hbp %d vsw %d vfp %d vbp %d\n",
Archit Taneja2aefad42012-05-18 14:36:54 +05303229 t.hsw, t.hfp, t.hbp, t.vsw, t.vfp, t.vbp);
Archit Taneja655e2942012-06-21 10:37:43 +05303230 DSSDBG("vsync_level %d hsync_level %d data_pclk_edge %d de_level %d sync_pclk_edge %d\n",
3231 t.vsync_level, t.hsync_level, t.data_pclk_edge,
3232 t.de_level, t.sync_pclk_edge);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003233
Archit Tanejac51d9212012-04-16 12:53:43 +05303234 DSSDBG("hsync %luHz, vsync %luHz\n", ht, vt);
Archit Taneja2aefad42012-05-18 14:36:54 +05303235 } else {
Archit Taneja23c8f882012-06-28 11:15:51 +05303236 if (t.interlace == true)
Archit Taneja2aefad42012-05-18 14:36:54 +05303237 t.y_res /= 2;
Archit Tanejac51d9212012-04-16 12:53:43 +05303238 }
Archit Taneja8f366162012-04-16 12:53:44 +05303239
Archit Taneja2aefad42012-05-18 14:36:54 +05303240 dispc_mgr_set_size(channel, t.x_res, t.y_res);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003241}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003242EXPORT_SYMBOL(dispc_mgr_set_timings);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003243
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003244static void dispc_mgr_set_lcd_divisor(enum omap_channel channel, u16 lck_div,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00003245 u16 pck_div)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003246{
3247 BUG_ON(lck_div < 1);
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003248 BUG_ON(pck_div < 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003249
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06003250 dispc_write_reg(DISPC_DIVISORo(channel),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003251 FLD_VAL(lck_div, 23, 16) | FLD_VAL(pck_div, 7, 0));
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +02003252
3253 if (dss_has_feature(FEAT_CORE_CLK_DIV) == false &&
3254 channel == OMAP_DSS_CHANNEL_LCD)
3255 dispc.core_clk_rate = dispc_fclk_rate() / lck_div;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003256}
3257
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003258static void dispc_mgr_get_lcd_divisor(enum omap_channel channel, int *lck_div,
Sumit Semwal2a205f32010-12-02 11:27:12 +00003259 int *pck_div)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003260{
3261 u32 l;
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06003262 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003263 *lck_div = FLD_GET(l, 23, 16);
3264 *pck_div = FLD_GET(l, 7, 0);
3265}
3266
3267unsigned long dispc_fclk_rate(void)
3268{
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003269 struct dss_pll *pll;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003270 unsigned long r = 0;
3271
Taneja, Archit66534e82011-03-08 05:50:34 -06003272 switch (dss_get_dispc_clk_source()) {
Archit Taneja89a35e52011-04-12 13:52:23 +05303273 case OMAP_DSS_CLK_SRC_FCK:
Tomi Valkeinen5aaee692012-12-12 10:37:03 +02003274 r = dss_get_dispc_clk_rate();
Taneja, Archit66534e82011-03-08 05:50:34 -06003275 break;
Archit Taneja89a35e52011-04-12 13:52:23 +05303276 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003277 pll = dss_pll_find("dsi0");
Tomi Valkeinen93550922014-12-31 11:25:48 +02003278 if (!pll)
3279 pll = dss_pll_find("video0");
3280
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003281 r = pll->cinfo.clkout[0];
Taneja, Archit66534e82011-03-08 05:50:34 -06003282 break;
Archit Taneja5a8b5722011-05-12 17:26:29 +05303283 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003284 pll = dss_pll_find("dsi1");
Tomi Valkeinen93550922014-12-31 11:25:48 +02003285 if (!pll)
3286 pll = dss_pll_find("video1");
3287
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003288 r = pll->cinfo.clkout[0];
Archit Taneja5a8b5722011-05-12 17:26:29 +05303289 break;
Taneja, Archit66534e82011-03-08 05:50:34 -06003290 default:
3291 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03003292 return 0;
Taneja, Archit66534e82011-03-08 05:50:34 -06003293 }
3294
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003295 return r;
3296}
3297
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003298unsigned long dispc_mgr_lclk_rate(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003299{
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003300 struct dss_pll *pll;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003301 int lcd;
3302 unsigned long r;
3303 u32 l;
3304
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003305 if (dss_mgr_is_lcd(channel)) {
3306 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003307
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003308 lcd = FLD_GET(l, 23, 16);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003309
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003310 switch (dss_get_lcd_clk_source(channel)) {
3311 case OMAP_DSS_CLK_SRC_FCK:
Tomi Valkeinen5aaee692012-12-12 10:37:03 +02003312 r = dss_get_dispc_clk_rate();
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003313 break;
3314 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003315 pll = dss_pll_find("dsi0");
Tomi Valkeinen93550922014-12-31 11:25:48 +02003316 if (!pll)
3317 pll = dss_pll_find("video0");
3318
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003319 r = pll->cinfo.clkout[0];
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003320 break;
3321 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003322 pll = dss_pll_find("dsi1");
Tomi Valkeinen93550922014-12-31 11:25:48 +02003323 if (!pll)
3324 pll = dss_pll_find("video1");
3325
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003326 r = pll->cinfo.clkout[0];
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003327 break;
3328 default:
3329 BUG();
3330 return 0;
3331 }
3332
3333 return r / lcd;
3334 } else {
3335 return dispc_fclk_rate();
Taneja, Architea751592011-03-08 05:50:35 -06003336 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003337}
3338
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003339unsigned long dispc_mgr_pclk_rate(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003340{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003341 unsigned long r;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003342
Archit Tanejadd88b7a2012-06-29 14:41:30 +05303343 if (dss_mgr_is_lcd(channel)) {
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303344 int pcd;
3345 u32 l;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003346
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303347 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003348
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303349 pcd = FLD_GET(l, 7, 0);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003350
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303351 r = dispc_mgr_lclk_rate(channel);
3352
3353 return r / pcd;
3354 } else {
Tomi Valkeinen5391e872013-05-16 10:44:13 +03003355 return dispc.tv_pclk_rate;
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303356 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003357}
3358
Tomi Valkeinen5391e872013-05-16 10:44:13 +03003359void dispc_set_tv_pclk(unsigned long pclk)
3360{
3361 dispc.tv_pclk_rate = pclk;
3362}
3363
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05303364unsigned long dispc_core_clk_rate(void)
3365{
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +02003366 return dispc.core_clk_rate;
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05303367}
3368
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303369static unsigned long dispc_plane_pclk_rate(enum omap_plane plane)
3370{
Tomi Valkeinen251886d2012-11-15 13:20:02 +02003371 enum omap_channel channel;
3372
3373 if (plane == OMAP_DSS_WB)
3374 return 0;
3375
3376 channel = dispc_ovl_get_channel_out(plane);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303377
3378 return dispc_mgr_pclk_rate(channel);
3379}
3380
3381static unsigned long dispc_plane_lclk_rate(enum omap_plane plane)
3382{
Tomi Valkeinen251886d2012-11-15 13:20:02 +02003383 enum omap_channel channel;
3384
3385 if (plane == OMAP_DSS_WB)
3386 return 0;
3387
3388 channel = dispc_ovl_get_channel_out(plane);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303389
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003390 return dispc_mgr_lclk_rate(channel);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303391}
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003392
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303393static void dispc_dump_clocks_channel(struct seq_file *s, enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003394{
3395 int lcd, pcd;
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303396 enum omap_dss_clk_source lcd_clk_src;
3397
3398 seq_printf(s, "- %s -\n", mgr_desc[channel].name);
3399
3400 lcd_clk_src = dss_get_lcd_clk_source(channel);
3401
3402 seq_printf(s, "%s clk source = %s (%s)\n", mgr_desc[channel].name,
3403 dss_get_generic_clk_source_name(lcd_clk_src),
3404 dss_feat_get_clk_source_name(lcd_clk_src));
3405
3406 dispc_mgr_get_lcd_divisor(channel, &lcd, &pcd);
3407
3408 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
3409 dispc_mgr_lclk_rate(channel), lcd);
3410 seq_printf(s, "pck\t\t%-16lupck div\t%u\n",
3411 dispc_mgr_pclk_rate(channel), pcd);
3412}
3413
3414void dispc_dump_clocks(struct seq_file *s)
3415{
3416 int lcd;
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003417 u32 l;
Archit Taneja89a35e52011-04-12 13:52:23 +05303418 enum omap_dss_clk_source dispc_clk_src = dss_get_dispc_clk_source();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003419
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003420 if (dispc_runtime_get())
3421 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003422
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003423 seq_printf(s, "- DISPC -\n");
3424
Archit Taneja067a57e2011-03-02 11:57:25 +05303425 seq_printf(s, "dispc fclk source = %s (%s)\n",
3426 dss_get_generic_clk_source_name(dispc_clk_src),
3427 dss_feat_get_clk_source_name(dispc_clk_src));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003428
3429 seq_printf(s, "fck\t\t%-16lu\n", dispc_fclk_rate());
Sumit Semwal2a205f32010-12-02 11:27:12 +00003430
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003431 if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
3432 seq_printf(s, "- DISPC-CORE-CLK -\n");
3433 l = dispc_read_reg(DISPC_DIVISOR);
3434 lcd = FLD_GET(l, 23, 16);
3435
3436 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
3437 (dispc_fclk_rate()/lcd), lcd);
3438 }
Sumit Semwal2a205f32010-12-02 11:27:12 +00003439
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303440 dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD);
Taneja, Architea751592011-03-08 05:50:35 -06003441
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303442 if (dss_has_feature(FEAT_MGR_LCD2))
3443 dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD2);
3444 if (dss_has_feature(FEAT_MGR_LCD3))
3445 dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD3);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003446
3447 dispc_runtime_put();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003448}
3449
Tomi Valkeinene40402c2012-03-02 18:01:07 +02003450static void dispc_dump_regs(struct seq_file *s)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003451{
Archit Taneja4dd2da12011-08-05 19:06:01 +05303452 int i, j;
3453 const char *mgr_names[] = {
3454 [OMAP_DSS_CHANNEL_LCD] = "LCD",
3455 [OMAP_DSS_CHANNEL_DIGIT] = "TV",
3456 [OMAP_DSS_CHANNEL_LCD2] = "LCD2",
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303457 [OMAP_DSS_CHANNEL_LCD3] = "LCD3",
Archit Taneja4dd2da12011-08-05 19:06:01 +05303458 };
3459 const char *ovl_names[] = {
3460 [OMAP_DSS_GFX] = "GFX",
3461 [OMAP_DSS_VIDEO1] = "VID1",
3462 [OMAP_DSS_VIDEO2] = "VID2",
Archit Tanejab8c095b2011-09-13 18:20:33 +05303463 [OMAP_DSS_VIDEO3] = "VID3",
Tomi Valkeinen06c525f2015-11-04 17:10:42 +02003464 [OMAP_DSS_WB] = "WB",
Archit Taneja4dd2da12011-08-05 19:06:01 +05303465 };
3466 const char **p_names;
3467
Archit Taneja9b372c22011-05-06 11:45:49 +05303468#define DUMPREG(r) seq_printf(s, "%-50s %08x\n", #r, dispc_read_reg(r))
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003469
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003470 if (dispc_runtime_get())
3471 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003472
Archit Taneja5010be82011-08-05 19:06:00 +05303473 /* DISPC common registers */
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003474 DUMPREG(DISPC_REVISION);
3475 DUMPREG(DISPC_SYSCONFIG);
3476 DUMPREG(DISPC_SYSSTATUS);
3477 DUMPREG(DISPC_IRQSTATUS);
3478 DUMPREG(DISPC_IRQENABLE);
3479 DUMPREG(DISPC_CONTROL);
3480 DUMPREG(DISPC_CONFIG);
3481 DUMPREG(DISPC_CAPABLE);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003482 DUMPREG(DISPC_LINE_STATUS);
3483 DUMPREG(DISPC_LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +05303484 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
3485 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003486 DUMPREG(DISPC_GLOBAL_ALPHA);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003487 if (dss_has_feature(FEAT_MGR_LCD2)) {
3488 DUMPREG(DISPC_CONTROL2);
3489 DUMPREG(DISPC_CONFIG2);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003490 }
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303491 if (dss_has_feature(FEAT_MGR_LCD3)) {
3492 DUMPREG(DISPC_CONTROL3);
3493 DUMPREG(DISPC_CONFIG3);
3494 }
Tomi Valkeinen29fceee2013-11-14 11:38:25 +02003495 if (dss_has_feature(FEAT_MFLAG))
3496 DUMPREG(DISPC_GLOBAL_MFLAG_ATTRIBUTE);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003497
Archit Taneja5010be82011-08-05 19:06:00 +05303498#undef DUMPREG
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003499
Archit Taneja5010be82011-08-05 19:06:00 +05303500#define DISPC_REG(i, name) name(i)
Archit Taneja4dd2da12011-08-05 19:06:01 +05303501#define DUMPREG(i, r) seq_printf(s, "%s(%s)%*s %08x\n", #r, p_names[i], \
Tomi Valkeinen311d5ce2012-09-28 13:58:14 +03003502 (int)(48 - strlen(#r) - strlen(p_names[i])), " ", \
Archit Taneja5010be82011-08-05 19:06:00 +05303503 dispc_read_reg(DISPC_REG(i, r)))
3504
Archit Taneja4dd2da12011-08-05 19:06:01 +05303505 p_names = mgr_names;
Archit Taneja5010be82011-08-05 19:06:00 +05303506
Archit Taneja4dd2da12011-08-05 19:06:01 +05303507 /* DISPC channel specific registers */
3508 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
3509 DUMPREG(i, DISPC_DEFAULT_COLOR);
3510 DUMPREG(i, DISPC_TRANS_COLOR);
3511 DUMPREG(i, DISPC_SIZE_MGR);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003512
Archit Taneja4dd2da12011-08-05 19:06:01 +05303513 if (i == OMAP_DSS_CHANNEL_DIGIT)
3514 continue;
Archit Taneja5010be82011-08-05 19:06:00 +05303515
Archit Taneja4dd2da12011-08-05 19:06:01 +05303516 DUMPREG(i, DISPC_TIMING_H);
3517 DUMPREG(i, DISPC_TIMING_V);
3518 DUMPREG(i, DISPC_POL_FREQ);
3519 DUMPREG(i, DISPC_DIVISORo);
Archit Taneja5010be82011-08-05 19:06:00 +05303520
Archit Taneja4dd2da12011-08-05 19:06:01 +05303521 DUMPREG(i, DISPC_DATA_CYCLE1);
3522 DUMPREG(i, DISPC_DATA_CYCLE2);
3523 DUMPREG(i, DISPC_DATA_CYCLE3);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003524
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003525 if (dss_has_feature(FEAT_CPR)) {
Archit Taneja4dd2da12011-08-05 19:06:01 +05303526 DUMPREG(i, DISPC_CPR_COEF_R);
3527 DUMPREG(i, DISPC_CPR_COEF_G);
3528 DUMPREG(i, DISPC_CPR_COEF_B);
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003529 }
Sumit Semwal2a205f32010-12-02 11:27:12 +00003530 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003531
Archit Taneja4dd2da12011-08-05 19:06:01 +05303532 p_names = ovl_names;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003533
Archit Taneja4dd2da12011-08-05 19:06:01 +05303534 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
3535 DUMPREG(i, DISPC_OVL_BA0);
3536 DUMPREG(i, DISPC_OVL_BA1);
3537 DUMPREG(i, DISPC_OVL_POSITION);
3538 DUMPREG(i, DISPC_OVL_SIZE);
3539 DUMPREG(i, DISPC_OVL_ATTRIBUTES);
3540 DUMPREG(i, DISPC_OVL_FIFO_THRESHOLD);
3541 DUMPREG(i, DISPC_OVL_FIFO_SIZE_STATUS);
3542 DUMPREG(i, DISPC_OVL_ROW_INC);
3543 DUMPREG(i, DISPC_OVL_PIXEL_INC);
Tomi Valkeinenaba837a2014-09-29 20:46:16 +00003544
Archit Taneja4dd2da12011-08-05 19:06:01 +05303545 if (dss_has_feature(FEAT_PRELOAD))
3546 DUMPREG(i, DISPC_OVL_PRELOAD);
Tomi Valkeinenaba837a2014-09-29 20:46:16 +00003547 if (dss_has_feature(FEAT_MFLAG))
3548 DUMPREG(i, DISPC_OVL_MFLAG_THRESHOLD);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003549
Archit Taneja4dd2da12011-08-05 19:06:01 +05303550 if (i == OMAP_DSS_GFX) {
3551 DUMPREG(i, DISPC_OVL_WINDOW_SKIP);
3552 DUMPREG(i, DISPC_OVL_TABLE_BA);
3553 continue;
3554 }
3555
3556 DUMPREG(i, DISPC_OVL_FIR);
3557 DUMPREG(i, DISPC_OVL_PICTURE_SIZE);
3558 DUMPREG(i, DISPC_OVL_ACCU0);
3559 DUMPREG(i, DISPC_OVL_ACCU1);
3560 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
3561 DUMPREG(i, DISPC_OVL_BA0_UV);
3562 DUMPREG(i, DISPC_OVL_BA1_UV);
3563 DUMPREG(i, DISPC_OVL_FIR2);
3564 DUMPREG(i, DISPC_OVL_ACCU2_0);
3565 DUMPREG(i, DISPC_OVL_ACCU2_1);
3566 }
3567 if (dss_has_feature(FEAT_ATTR2))
3568 DUMPREG(i, DISPC_OVL_ATTRIBUTES2);
Archit Taneja5010be82011-08-05 19:06:00 +05303569 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003570
Tomi Valkeinen20efbc32015-11-04 17:10:44 +02003571 if (dispc.feat->has_writeback) {
Tomi Valkeinen06c525f2015-11-04 17:10:42 +02003572 i = OMAP_DSS_WB;
3573 DUMPREG(i, DISPC_OVL_BA0);
3574 DUMPREG(i, DISPC_OVL_BA1);
3575 DUMPREG(i, DISPC_OVL_SIZE);
3576 DUMPREG(i, DISPC_OVL_ATTRIBUTES);
3577 DUMPREG(i, DISPC_OVL_FIFO_THRESHOLD);
3578 DUMPREG(i, DISPC_OVL_FIFO_SIZE_STATUS);
3579 DUMPREG(i, DISPC_OVL_ROW_INC);
3580 DUMPREG(i, DISPC_OVL_PIXEL_INC);
3581
3582 if (dss_has_feature(FEAT_MFLAG))
3583 DUMPREG(i, DISPC_OVL_MFLAG_THRESHOLD);
3584
3585 DUMPREG(i, DISPC_OVL_FIR);
3586 DUMPREG(i, DISPC_OVL_PICTURE_SIZE);
3587 DUMPREG(i, DISPC_OVL_ACCU0);
3588 DUMPREG(i, DISPC_OVL_ACCU1);
3589 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
3590 DUMPREG(i, DISPC_OVL_BA0_UV);
3591 DUMPREG(i, DISPC_OVL_BA1_UV);
3592 DUMPREG(i, DISPC_OVL_FIR2);
3593 DUMPREG(i, DISPC_OVL_ACCU2_0);
3594 DUMPREG(i, DISPC_OVL_ACCU2_1);
3595 }
3596 if (dss_has_feature(FEAT_ATTR2))
3597 DUMPREG(i, DISPC_OVL_ATTRIBUTES2);
3598 }
3599
Archit Taneja5010be82011-08-05 19:06:00 +05303600#undef DISPC_REG
3601#undef DUMPREG
3602
3603#define DISPC_REG(plane, name, i) name(plane, i)
3604#define DUMPREG(plane, name, i) \
Archit Taneja4dd2da12011-08-05 19:06:01 +05303605 seq_printf(s, "%s_%d(%s)%*s %08x\n", #name, i, p_names[plane], \
Tomi Valkeinen311d5ce2012-09-28 13:58:14 +03003606 (int)(46 - strlen(#name) - strlen(p_names[plane])), " ", \
Archit Taneja5010be82011-08-05 19:06:00 +05303607 dispc_read_reg(DISPC_REG(plane, name, i)))
3608
Archit Taneja4dd2da12011-08-05 19:06:01 +05303609 /* Video pipeline coefficient registers */
Archit Taneja5010be82011-08-05 19:06:00 +05303610
Archit Taneja4dd2da12011-08-05 19:06:01 +05303611 /* start from OMAP_DSS_VIDEO1 */
3612 for (i = 1; i < dss_feat_get_num_ovls(); i++) {
3613 for (j = 0; j < 8; j++)
3614 DUMPREG(i, DISPC_OVL_FIR_COEF_H, j);
Archit Taneja5010be82011-08-05 19:06:00 +05303615
Archit Taneja4dd2da12011-08-05 19:06:01 +05303616 for (j = 0; j < 8; j++)
3617 DUMPREG(i, DISPC_OVL_FIR_COEF_HV, j);
Archit Taneja5010be82011-08-05 19:06:00 +05303618
Archit Taneja4dd2da12011-08-05 19:06:01 +05303619 for (j = 0; j < 5; j++)
3620 DUMPREG(i, DISPC_OVL_CONV_COEF, j);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003621
Archit Taneja4dd2da12011-08-05 19:06:01 +05303622 if (dss_has_feature(FEAT_FIR_COEF_V)) {
3623 for (j = 0; j < 8; j++)
3624 DUMPREG(i, DISPC_OVL_FIR_COEF_V, j);
3625 }
Amber Jainab5ca072011-05-19 19:47:53 +05303626
Archit Taneja4dd2da12011-08-05 19:06:01 +05303627 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
3628 for (j = 0; j < 8; j++)
3629 DUMPREG(i, DISPC_OVL_FIR_COEF_H2, j);
Amber Jainab5ca072011-05-19 19:47:53 +05303630
Archit Taneja4dd2da12011-08-05 19:06:01 +05303631 for (j = 0; j < 8; j++)
3632 DUMPREG(i, DISPC_OVL_FIR_COEF_HV2, j);
Amber Jainab5ca072011-05-19 19:47:53 +05303633
Archit Taneja4dd2da12011-08-05 19:06:01 +05303634 for (j = 0; j < 8; j++)
3635 DUMPREG(i, DISPC_OVL_FIR_COEF_V2, j);
3636 }
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003637 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003638
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003639 dispc_runtime_put();
Archit Taneja5010be82011-08-05 19:06:00 +05303640
3641#undef DISPC_REG
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003642#undef DUMPREG
3643}
3644
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003645/* calculate clock rates using dividers in cinfo */
3646int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
3647 struct dispc_clock_info *cinfo)
3648{
3649 if (cinfo->lck_div > 255 || cinfo->lck_div == 0)
3650 return -EINVAL;
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003651 if (cinfo->pck_div < 1 || cinfo->pck_div > 255)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003652 return -EINVAL;
3653
3654 cinfo->lck = dispc_fclk_rate / cinfo->lck_div;
3655 cinfo->pck = cinfo->lck / cinfo->pck_div;
3656
3657 return 0;
3658}
3659
Tomi Valkeinen7c284e62013-03-05 16:32:08 +02003660bool dispc_div_calc(unsigned long dispc,
3661 unsigned long pck_min, unsigned long pck_max,
3662 dispc_div_calc_func func, void *data)
3663{
3664 int lckd, lckd_start, lckd_stop;
3665 int pckd, pckd_start, pckd_stop;
3666 unsigned long pck, lck;
3667 unsigned long lck_max;
3668 unsigned long pckd_hw_min, pckd_hw_max;
3669 unsigned min_fck_per_pck;
3670 unsigned long fck;
3671
3672#ifdef CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK
3673 min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
3674#else
3675 min_fck_per_pck = 0;
3676#endif
3677
3678 pckd_hw_min = dss_feat_get_param_min(FEAT_PARAM_DSS_PCD);
3679 pckd_hw_max = dss_feat_get_param_max(FEAT_PARAM_DSS_PCD);
3680
3681 lck_max = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
3682
3683 pck_min = pck_min ? pck_min : 1;
3684 pck_max = pck_max ? pck_max : ULONG_MAX;
3685
3686 lckd_start = max(DIV_ROUND_UP(dispc, lck_max), 1ul);
3687 lckd_stop = min(dispc / pck_min, 255ul);
3688
3689 for (lckd = lckd_start; lckd <= lckd_stop; ++lckd) {
3690 lck = dispc / lckd;
3691
3692 pckd_start = max(DIV_ROUND_UP(lck, pck_max), pckd_hw_min);
3693 pckd_stop = min(lck / pck_min, pckd_hw_max);
3694
3695 for (pckd = pckd_start; pckd <= pckd_stop; ++pckd) {
3696 pck = lck / pckd;
3697
3698 /*
3699 * For OMAP2/3 the DISPC fclk is the same as LCD's logic
3700 * clock, which means we're configuring DISPC fclk here
3701 * also. Thus we need to use the calculated lck. For
3702 * OMAP4+ the DISPC fclk is a separate clock.
3703 */
3704 if (dss_has_feature(FEAT_CORE_CLK_DIV))
3705 fck = dispc_core_clk_rate();
3706 else
3707 fck = lck;
3708
3709 if (fck < pck * min_fck_per_pck)
3710 continue;
3711
3712 if (func(lckd, pckd, lck, pck, data))
3713 return true;
3714 }
3715 }
3716
3717 return false;
3718}
3719
Archit Tanejaf0d08f82012-06-29 14:00:54 +05303720void dispc_mgr_set_clock_div(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +02003721 const struct dispc_clock_info *cinfo)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003722{
3723 DSSDBG("lck = %lu (%u)\n", cinfo->lck, cinfo->lck_div);
3724 DSSDBG("pck = %lu (%u)\n", cinfo->pck, cinfo->pck_div);
3725
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003726 dispc_mgr_set_lcd_divisor(channel, cinfo->lck_div, cinfo->pck_div);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003727}
3728
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003729int dispc_mgr_get_clock_div(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00003730 struct dispc_clock_info *cinfo)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003731{
3732 unsigned long fck;
3733
3734 fck = dispc_fclk_rate();
3735
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06003736 cinfo->lck_div = REG_GET(DISPC_DIVISORo(channel), 23, 16);
3737 cinfo->pck_div = REG_GET(DISPC_DIVISORo(channel), 7, 0);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003738
3739 cinfo->lck = fck / cinfo->lck_div;
3740 cinfo->pck = cinfo->lck / cinfo->pck_div;
3741
3742 return 0;
3743}
3744
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003745u32 dispc_read_irqstatus(void)
3746{
3747 return dispc_read_reg(DISPC_IRQSTATUS);
3748}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003749EXPORT_SYMBOL(dispc_read_irqstatus);
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003750
3751void dispc_clear_irqstatus(u32 mask)
3752{
3753 dispc_write_reg(DISPC_IRQSTATUS, mask);
3754}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003755EXPORT_SYMBOL(dispc_clear_irqstatus);
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003756
3757u32 dispc_read_irqenable(void)
3758{
3759 return dispc_read_reg(DISPC_IRQENABLE);
3760}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003761EXPORT_SYMBOL(dispc_read_irqenable);
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003762
3763void dispc_write_irqenable(u32 mask)
3764{
3765 u32 old_mask = dispc_read_reg(DISPC_IRQENABLE);
3766
3767 /* clear the irqstatus for newly enabled irqs */
3768 dispc_clear_irqstatus((mask ^ old_mask) & mask);
3769
3770 dispc_write_reg(DISPC_IRQENABLE, mask);
3771}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003772EXPORT_SYMBOL(dispc_write_irqenable);
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003773
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003774void dispc_enable_sidle(void)
3775{
3776 REG_FLD_MOD(DISPC_SYSCONFIG, 2, 4, 3); /* SIDLEMODE: smart idle */
3777}
3778
3779void dispc_disable_sidle(void)
3780{
3781 REG_FLD_MOD(DISPC_SYSCONFIG, 1, 4, 3); /* SIDLEMODE: no idle */
3782}
3783
3784static void _omap_dispc_initial_config(void)
3785{
3786 u32 l;
3787
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003788 /* Exclusively enable DISPC_CORE_CLK and set divider to 1 */
3789 if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
3790 l = dispc_read_reg(DISPC_DIVISOR);
3791 /* Use DISPC_DIVISOR.LCD, instead of DISPC_DIVISOR1.LCD */
3792 l = FLD_MOD(l, 1, 0, 0);
3793 l = FLD_MOD(l, 1, 23, 16);
3794 dispc_write_reg(DISPC_DIVISOR, l);
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +02003795
3796 dispc.core_clk_rate = dispc_fclk_rate();
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003797 }
3798
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003799 /* FUNCGATED */
Archit Taneja6ced40b2010-12-02 11:27:13 +00003800 if (dss_has_feature(FEAT_FUNCGATED))
3801 REG_FLD_MOD(DISPC_CONFIG, 1, 9, 9);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003802
Archit Taneja6e5264b2012-09-11 12:04:47 +05303803 dispc_setup_color_conv_coef();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003804
3805 dispc_set_loadmode(OMAP_DSS_LOAD_FRAME_ONLY);
3806
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003807 dispc_init_fifos();
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03003808
3809 dispc_configure_burst_sizes();
Archit Taneja54128702011-09-08 11:29:17 +05303810
3811 dispc_ovl_enable_zorder_planes();
Archit Tanejad0df9a22013-03-26 19:15:25 +05303812
3813 if (dispc.feat->mstandby_workaround)
3814 REG_FLD_MOD(DISPC_MSTANDBY_CTRL, 1, 0, 0);
Tomi Valkeinenc64aa3a2014-09-29 20:46:18 +00003815
3816 if (dss_has_feature(FEAT_MFLAG))
3817 dispc_init_mflag();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003818}
3819
Tomi Valkeinenede92692015-06-04 14:12:16 +03003820static const struct dispc_features omap24xx_dispc_feats = {
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303821 .sw_start = 5,
3822 .fp_start = 15,
3823 .bp_start = 27,
3824 .sw_max = 64,
3825 .vp_max = 255,
3826 .hp_max = 256,
Archit Taneja33b89922012-11-14 13:50:15 +05303827 .mgr_width_start = 10,
3828 .mgr_height_start = 26,
3829 .mgr_width_max = 2048,
3830 .mgr_height_max = 2048,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303831 .max_lcd_pclk = 66500000,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303832 .calc_scaling = dispc_ovl_calc_scaling_24xx,
3833 .calc_core_clk = calc_core_clk_24xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003834 .num_fifos = 3,
Tomi Valkeinencffa9472012-11-08 10:01:33 +02003835 .no_framedone_tv = true,
Archit Taneja8bc65552013-12-17 16:40:21 +05303836 .set_max_preload = false,
Tomi Valkeinenf2aee312015-04-10 12:48:34 +03003837 .last_pixel_inc_missing = true,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303838};
3839
Tomi Valkeinenede92692015-06-04 14:12:16 +03003840static const struct dispc_features omap34xx_rev1_0_dispc_feats = {
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303841 .sw_start = 5,
3842 .fp_start = 15,
3843 .bp_start = 27,
3844 .sw_max = 64,
3845 .vp_max = 255,
3846 .hp_max = 256,
Archit Taneja33b89922012-11-14 13:50:15 +05303847 .mgr_width_start = 10,
3848 .mgr_height_start = 26,
3849 .mgr_width_max = 2048,
3850 .mgr_height_max = 2048,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303851 .max_lcd_pclk = 173000000,
3852 .max_tv_pclk = 59000000,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303853 .calc_scaling = dispc_ovl_calc_scaling_34xx,
3854 .calc_core_clk = calc_core_clk_34xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003855 .num_fifos = 3,
Tomi Valkeinencffa9472012-11-08 10:01:33 +02003856 .no_framedone_tv = true,
Archit Taneja8bc65552013-12-17 16:40:21 +05303857 .set_max_preload = false,
Tomi Valkeinenf2aee312015-04-10 12:48:34 +03003858 .last_pixel_inc_missing = true,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303859};
3860
Tomi Valkeinenede92692015-06-04 14:12:16 +03003861static const struct dispc_features omap34xx_rev3_0_dispc_feats = {
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303862 .sw_start = 7,
3863 .fp_start = 19,
3864 .bp_start = 31,
3865 .sw_max = 256,
3866 .vp_max = 4095,
3867 .hp_max = 4096,
Archit Taneja33b89922012-11-14 13:50:15 +05303868 .mgr_width_start = 10,
3869 .mgr_height_start = 26,
3870 .mgr_width_max = 2048,
3871 .mgr_height_max = 2048,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303872 .max_lcd_pclk = 173000000,
3873 .max_tv_pclk = 59000000,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303874 .calc_scaling = dispc_ovl_calc_scaling_34xx,
3875 .calc_core_clk = calc_core_clk_34xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003876 .num_fifos = 3,
Tomi Valkeinencffa9472012-11-08 10:01:33 +02003877 .no_framedone_tv = true,
Archit Taneja8bc65552013-12-17 16:40:21 +05303878 .set_max_preload = false,
Tomi Valkeinenf2aee312015-04-10 12:48:34 +03003879 .last_pixel_inc_missing = true,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303880};
3881
Tomi Valkeinenede92692015-06-04 14:12:16 +03003882static const struct dispc_features omap44xx_dispc_feats = {
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303883 .sw_start = 7,
3884 .fp_start = 19,
3885 .bp_start = 31,
3886 .sw_max = 256,
3887 .vp_max = 4095,
3888 .hp_max = 4096,
Archit Taneja33b89922012-11-14 13:50:15 +05303889 .mgr_width_start = 10,
3890 .mgr_height_start = 26,
3891 .mgr_width_max = 2048,
3892 .mgr_height_max = 2048,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303893 .max_lcd_pclk = 170000000,
3894 .max_tv_pclk = 185625000,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303895 .calc_scaling = dispc_ovl_calc_scaling_44xx,
3896 .calc_core_clk = calc_core_clk_44xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003897 .num_fifos = 5,
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +03003898 .gfx_fifo_workaround = true,
Archit Taneja8bc65552013-12-17 16:40:21 +05303899 .set_max_preload = true,
Tomi Valkeinene5f80912015-10-21 13:08:59 +03003900 .supports_sync_align = true,
Tomi Valkeinen20efbc32015-11-04 17:10:44 +02003901 .has_writeback = true,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303902};
3903
Tomi Valkeinenede92692015-06-04 14:12:16 +03003904static const struct dispc_features omap54xx_dispc_feats = {
Archit Taneja264236f2012-11-14 13:50:16 +05303905 .sw_start = 7,
3906 .fp_start = 19,
3907 .bp_start = 31,
3908 .sw_max = 256,
3909 .vp_max = 4095,
3910 .hp_max = 4096,
3911 .mgr_width_start = 11,
3912 .mgr_height_start = 27,
3913 .mgr_width_max = 4096,
3914 .mgr_height_max = 4096,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303915 .max_lcd_pclk = 170000000,
3916 .max_tv_pclk = 186000000,
Archit Taneja264236f2012-11-14 13:50:16 +05303917 .calc_scaling = dispc_ovl_calc_scaling_44xx,
3918 .calc_core_clk = calc_core_clk_44xx,
3919 .num_fifos = 5,
3920 .gfx_fifo_workaround = true,
Archit Tanejad0df9a22013-03-26 19:15:25 +05303921 .mstandby_workaround = true,
Archit Taneja8bc65552013-12-17 16:40:21 +05303922 .set_max_preload = true,
Tomi Valkeinene5f80912015-10-21 13:08:59 +03003923 .supports_sync_align = true,
Tomi Valkeinen20efbc32015-11-04 17:10:44 +02003924 .has_writeback = true,
Archit Taneja264236f2012-11-14 13:50:16 +05303925};
3926
Tomi Valkeinenede92692015-06-04 14:12:16 +03003927static int dispc_init_features(struct platform_device *pdev)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303928{
3929 const struct dispc_features *src;
3930 struct dispc_features *dst;
3931
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003932 dst = devm_kzalloc(&pdev->dev, sizeof(*dst), GFP_KERNEL);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303933 if (!dst) {
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003934 dev_err(&pdev->dev, "Failed to allocate DISPC Features\n");
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303935 return -ENOMEM;
3936 }
3937
Tomi Valkeinenb2c7d542012-10-18 13:46:29 +03003938 switch (omapdss_get_version()) {
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003939 case OMAPDSS_VER_OMAP24xx:
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303940 src = &omap24xx_dispc_feats;
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003941 break;
3942
3943 case OMAPDSS_VER_OMAP34xx_ES1:
3944 src = &omap34xx_rev1_0_dispc_feats;
3945 break;
3946
3947 case OMAPDSS_VER_OMAP34xx_ES3:
3948 case OMAPDSS_VER_OMAP3630:
3949 case OMAPDSS_VER_AM35xx:
Sathya Prakash M Rd6279d42014-03-24 16:31:51 +05303950 case OMAPDSS_VER_AM43xx:
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003951 src = &omap34xx_rev3_0_dispc_feats;
3952 break;
3953
3954 case OMAPDSS_VER_OMAP4430_ES1:
3955 case OMAPDSS_VER_OMAP4430_ES2:
3956 case OMAPDSS_VER_OMAP4:
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303957 src = &omap44xx_dispc_feats;
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003958 break;
3959
3960 case OMAPDSS_VER_OMAP5:
Tomi Valkeinen93550922014-12-31 11:25:48 +02003961 case OMAPDSS_VER_DRA7xx:
Archit Taneja264236f2012-11-14 13:50:16 +05303962 src = &omap54xx_dispc_feats;
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003963 break;
3964
3965 default:
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303966 return -ENODEV;
3967 }
3968
3969 memcpy(dst, src, sizeof(*dst));
3970 dispc.feat = dst;
3971
3972 return 0;
3973}
3974
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03003975static irqreturn_t dispc_irq_handler(int irq, void *arg)
3976{
3977 if (!dispc.is_enabled)
3978 return IRQ_NONE;
3979
3980 return dispc.user_handler(irq, dispc.user_data);
3981}
3982
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03003983int dispc_request_irq(irq_handler_t handler, void *dev_id)
3984{
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03003985 int r;
3986
3987 if (dispc.user_handler != NULL)
3988 return -EBUSY;
3989
3990 dispc.user_handler = handler;
3991 dispc.user_data = dev_id;
3992
3993 /* ensure the dispc_irq_handler sees the values above */
3994 smp_wmb();
3995
3996 r = devm_request_irq(&dispc.pdev->dev, dispc.irq, dispc_irq_handler,
3997 IRQF_SHARED, "OMAP DISPC", &dispc);
3998 if (r) {
3999 dispc.user_handler = NULL;
4000 dispc.user_data = NULL;
4001 }
4002
4003 return r;
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03004004}
Tomi Valkeinen348be692012-11-07 18:17:35 +02004005EXPORT_SYMBOL(dispc_request_irq);
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03004006
4007void dispc_free_irq(void *dev_id)
4008{
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03004009 devm_free_irq(&dispc.pdev->dev, dispc.irq, &dispc);
4010
4011 dispc.user_handler = NULL;
4012 dispc.user_data = NULL;
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03004013}
Tomi Valkeinen348be692012-11-07 18:17:35 +02004014EXPORT_SYMBOL(dispc_free_irq);
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03004015
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004016/* DISPC HW IP initialisation */
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004017static int dispc_bind(struct device *dev, struct device *master, void *data)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004018{
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004019 struct platform_device *pdev = to_platform_device(dev);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004020 u32 rev;
archit tanejaaffe3602011-02-23 08:41:03 +00004021 int r = 0;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00004022 struct resource *dispc_mem;
Tomi Valkeinen0006fd62014-09-05 19:15:03 +00004023 struct device_node *np = pdev->dev.of_node;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00004024
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004025 dispc.pdev = pdev;
4026
Tomi Valkeinend49cd152014-11-10 12:23:00 +02004027 spin_lock_init(&dispc.control_lock);
4028
Tomi Valkeinen84b476232012-09-28 12:54:03 +03004029 r = dispc_init_features(dispc.pdev);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304030 if (r)
4031 return r;
4032
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00004033 dispc_mem = platform_get_resource(dispc.pdev, IORESOURCE_MEM, 0);
4034 if (!dispc_mem) {
4035 DSSERR("can't get IORESOURCE_MEM DISPC\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004036 return -EINVAL;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00004037 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004038
Julia Lawall6e2a14d2012-01-24 14:00:45 +01004039 dispc.base = devm_ioremap(&pdev->dev, dispc_mem->start,
4040 resource_size(dispc_mem));
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004041 if (!dispc.base) {
4042 DSSERR("can't ioremap DISPC\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004043 return -ENOMEM;
archit tanejaaffe3602011-02-23 08:41:03 +00004044 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004045
archit tanejaaffe3602011-02-23 08:41:03 +00004046 dispc.irq = platform_get_irq(dispc.pdev, 0);
4047 if (dispc.irq < 0) {
4048 DSSERR("platform_get_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004049 return -ENODEV;
archit tanejaaffe3602011-02-23 08:41:03 +00004050 }
4051
Tomi Valkeinen0006fd62014-09-05 19:15:03 +00004052 if (np && of_property_read_bool(np, "syscon-pol")) {
4053 dispc.syscon_pol = syscon_regmap_lookup_by_phandle(np, "syscon-pol");
4054 if (IS_ERR(dispc.syscon_pol)) {
4055 dev_err(&pdev->dev, "failed to get syscon-pol regmap\n");
4056 return PTR_ERR(dispc.syscon_pol);
4057 }
4058
4059 if (of_property_read_u32_index(np, "syscon-pol", 1,
4060 &dispc.syscon_pol_offset)) {
4061 dev_err(&pdev->dev, "failed to get syscon-pol offset\n");
4062 return -EINVAL;
4063 }
4064 }
4065
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004066 pm_runtime_enable(&pdev->dev);
4067
4068 r = dispc_runtime_get();
4069 if (r)
4070 goto err_runtime_get;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004071
4072 _omap_dispc_initial_config();
4073
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004074 rev = dispc_read_reg(DISPC_REVISION);
Sumit Semwala06b62f2011-01-24 06:22:03 +00004075 dev_dbg(&pdev->dev, "OMAP DISPC rev %d.%d\n",
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004076 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
4077
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004078 dispc_runtime_put();
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004079
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +03004080 dss_init_overlay_managers();
4081
Tomi Valkeinene40402c2012-03-02 18:01:07 +02004082 dss_debugfs_create_file("dispc", dispc_dump_regs);
4083
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004084 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004085
4086err_runtime_get:
4087 pm_runtime_disable(&pdev->dev);
archit tanejaaffe3602011-02-23 08:41:03 +00004088 return r;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004089}
4090
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004091static void dispc_unbind(struct device *dev, struct device *master,
4092 void *data)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004093{
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004094 pm_runtime_disable(dev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004095
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +03004096 dss_uninit_overlay_managers();
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004097}
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +03004098
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004099static const struct component_ops dispc_component_ops = {
4100 .bind = dispc_bind,
4101 .unbind = dispc_unbind,
4102};
4103
4104static int dispc_probe(struct platform_device *pdev)
4105{
4106 return component_add(&pdev->dev, &dispc_component_ops);
4107}
4108
4109static int dispc_remove(struct platform_device *pdev)
4110{
4111 component_del(&pdev->dev, &dispc_component_ops);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004112 return 0;
4113}
4114
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004115static int dispc_runtime_suspend(struct device *dev)
4116{
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03004117 dispc.is_enabled = false;
4118 /* ensure the dispc_irq_handler sees the is_enabled value */
4119 smp_wmb();
4120 /* wait for current handler to finish before turning the DISPC off */
4121 synchronize_irq(dispc.irq);
4122
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004123 dispc_save_context();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004124
4125 return 0;
4126}
4127
4128static int dispc_runtime_resume(struct device *dev)
4129{
Tomi Valkeinen9229b512014-02-14 09:37:09 +02004130 /*
4131 * The reset value for load mode is 0 (OMAP_DSS_LOAD_CLUT_AND_FRAME)
4132 * but we always initialize it to 2 (OMAP_DSS_LOAD_FRAME_ONLY) in
4133 * _omap_dispc_initial_config(). We can thus use it to detect if
4134 * we have lost register context.
4135 */
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03004136 if (REG_GET(DISPC_CONFIG, 2, 1) != OMAP_DSS_LOAD_FRAME_ONLY) {
4137 _omap_dispc_initial_config();
Tomi Valkeinen9229b512014-02-14 09:37:09 +02004138
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03004139 dispc_restore_context();
4140 }
Tomi Valkeinenbe07dcd72013-11-21 16:01:40 +02004141
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03004142 dispc.is_enabled = true;
4143 /* ensure the dispc_irq_handler sees the is_enabled value */
4144 smp_wmb();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004145
4146 return 0;
4147}
4148
4149static const struct dev_pm_ops dispc_pm_ops = {
4150 .runtime_suspend = dispc_runtime_suspend,
4151 .runtime_resume = dispc_runtime_resume,
4152};
4153
Tomi Valkeinend7977f82013-12-17 11:54:02 +02004154static const struct of_device_id dispc_of_match[] = {
4155 { .compatible = "ti,omap2-dispc", },
4156 { .compatible = "ti,omap3-dispc", },
4157 { .compatible = "ti,omap4-dispc", },
Tomi Valkeinen2e7e6b62014-04-16 13:16:43 +03004158 { .compatible = "ti,omap5-dispc", },
Tomi Valkeinen93550922014-12-31 11:25:48 +02004159 { .compatible = "ti,dra7-dispc", },
Tomi Valkeinend7977f82013-12-17 11:54:02 +02004160 {},
4161};
4162
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004163static struct platform_driver omap_dispchw_driver = {
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004164 .probe = dispc_probe,
4165 .remove = dispc_remove,
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004166 .driver = {
4167 .name = "omapdss_dispc",
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004168 .pm = &dispc_pm_ops,
Tomi Valkeinend7977f82013-12-17 11:54:02 +02004169 .of_match_table = dispc_of_match,
Tomi Valkeinen422ccbd2014-10-16 09:54:25 +03004170 .suppress_bind_attrs = true,
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004171 },
4172};
4173
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02004174int __init dispc_init_platform_driver(void)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004175{
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004176 return platform_driver_register(&omap_dispchw_driver);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004177}
4178
Tomi Valkeinenede92692015-06-04 14:12:16 +03004179void dispc_uninit_platform_driver(void)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004180{
Tomi Valkeinen04c742c2012-02-23 15:32:37 +02004181 platform_driver_unregister(&omap_dispchw_driver);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004182}