blob: 6296a3e5124fc9adefff8310c648757847fc6583 [file] [log] [blame]
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001/*
2 * linux/drivers/video/omap2/dss/dispc.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * Some code and ideas taken from drivers/video/omap/ driver
8 * by Imre Deak.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published by
12 * the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#define DSS_SUBSYS_NAME "DISPC"
24
25#include <linux/kernel.h>
26#include <linux/dma-mapping.h>
27#include <linux/vmalloc.h>
Paul Gortmakera8a35932011-07-10 13:20:26 -040028#include <linux/export.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020029#include <linux/clk.h>
30#include <linux/io.h>
31#include <linux/jiffies.h>
32#include <linux/seq_file.h>
33#include <linux/delay.h>
34#include <linux/workqueue.h>
Tomi Valkeinenab83b142010-06-09 15:31:01 +030035#include <linux/hardirq.h>
Tomi Valkeinen24e62892011-05-23 11:51:18 +030036#include <linux/platform_device.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030037#include <linux/pm_runtime.h>
Tomi Valkeinen33366d02012-09-28 13:54:35 +030038#include <linux/sizes.h>
Tomi Valkeinen0006fd62014-09-05 19:15:03 +000039#include <linux/mfd/syscon.h>
40#include <linux/regmap.h>
41#include <linux/of.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020042
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030043#include <video/omapdss.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020044
45#include "dss.h"
Archit Tanejaa0acb552010-09-15 19:20:00 +053046#include "dss_features.h"
Archit Taneja9b372c22011-05-06 11:45:49 +053047#include "dispc.h"
Tomi Valkeinen80c39712009-11-12 11:41:42 +020048
49/* DISPC */
Sumit Semwal8613b002010-12-02 11:27:09 +000050#define DISPC_SZ_REGS SZ_4K
Tomi Valkeinen80c39712009-11-12 11:41:42 +020051
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +030052enum omap_burst_size {
53 BURST_SIZE_X2 = 0,
54 BURST_SIZE_X4 = 1,
55 BURST_SIZE_X8 = 2,
56};
57
Tomi Valkeinen80c39712009-11-12 11:41:42 +020058#define REG_GET(idx, start, end) \
59 FLD_GET(dispc_read_reg(idx), start, end)
60
61#define REG_FLD_MOD(idx, val, start, end) \
62 dispc_write_reg(idx, FLD_MOD(dispc_read_reg(idx), val, start, end))
63
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +053064struct dispc_features {
65 u8 sw_start;
66 u8 fp_start;
67 u8 bp_start;
68 u16 sw_max;
69 u16 vp_max;
70 u16 hp_max;
Archit Taneja33b89922012-11-14 13:50:15 +053071 u8 mgr_width_start;
72 u8 mgr_height_start;
73 u16 mgr_width_max;
74 u16 mgr_height_max;
Archit Tanejaca5ca692013-03-26 19:15:22 +053075 unsigned long max_lcd_pclk;
76 unsigned long max_tv_pclk;
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +030077 int (*calc_scaling) (unsigned long pclk, unsigned long lclk,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +053078 const struct omap_video_timings *mgr_timings,
79 u16 width, u16 height, u16 out_width, u16 out_height,
80 enum omap_color_mode color_mode, bool *five_taps,
81 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +053082 u16 pos_x, unsigned long *core_clk, bool mem_to_mem);
Tomi Valkeinen8702ee52012-10-19 15:36:11 +030083 unsigned long (*calc_core_clk) (unsigned long pclk,
Archit Taneja8ba85302012-09-26 17:00:37 +053084 u16 width, u16 height, u16 out_width, u16 out_height,
85 bool mem_to_mem);
Tomi Valkeinen42a69612012-08-22 16:56:57 +030086 u8 num_fifos;
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +030087
88 /* swap GFX & WB fifos */
89 bool gfx_fifo_workaround:1;
Tomi Valkeinencffa9472012-11-08 10:01:33 +020090
91 /* no DISPC_IRQ_FRAMEDONETV on this SoC */
92 bool no_framedone_tv:1;
Archit Tanejad0df9a22013-03-26 19:15:25 +053093
94 /* revert to the OMAP4 mechanism of DISPC Smart Standby operation */
95 bool mstandby_workaround:1;
Archit Taneja8bc65552013-12-17 16:40:21 +053096
97 bool set_max_preload:1;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +053098};
99
Tomi Valkeinen42a69612012-08-22 16:56:57 +0300100#define DISPC_MAX_NR_FIFOS 5
101
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200102static struct {
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +0000103 struct platform_device *pdev;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200104 void __iomem *base;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300105
archit tanejaaffe3602011-02-23 08:41:03 +0000106 int irq;
Tomi Valkeinen0925afc2014-04-11 13:49:55 +0300107 irq_handler_t user_handler;
108 void *user_data;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200109
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +0200110 unsigned long core_clk_rate;
Tomi Valkeinen5391e872013-05-16 10:44:13 +0300111 unsigned long tv_pclk_rate;
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +0200112
Tomi Valkeinen42a69612012-08-22 16:56:57 +0300113 u32 fifo_size[DISPC_MAX_NR_FIFOS];
114 /* maps which plane is using a fifo. fifo-id -> plane-id */
115 int fifo_assignment[DISPC_MAX_NR_FIFOS];
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200116
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300117 bool ctx_valid;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200118 u32 ctx[DISPC_SZ_REGS / sizeof(u32)];
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200119
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +0530120 const struct dispc_features *feat;
Tomi Valkeinen0925afc2014-04-11 13:49:55 +0300121
122 bool is_enabled;
Tomi Valkeinen0006fd62014-09-05 19:15:03 +0000123
124 struct regmap *syscon_pol;
125 u32 syscon_pol_offset;
Tomi Valkeinend49cd152014-11-10 12:23:00 +0200126
127 /* DISPC_CONTROL & DISPC_CONFIG lock*/
128 spinlock_t control_lock;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200129} dispc;
130
Amber Jain0d66cbb2011-05-19 19:47:54 +0530131enum omap_color_component {
132 /* used for all color formats for OMAP3 and earlier
133 * and for RGB and Y color component on OMAP4
134 */
135 DISPC_COLOR_COMPONENT_RGB_Y = 1 << 0,
136 /* used for UV component for
137 * OMAP_DSS_COLOR_YUV2, OMAP_DSS_COLOR_UYVY, OMAP_DSS_COLOR_NV12
138 * color formats on OMAP4
139 */
140 DISPC_COLOR_COMPONENT_UV = 1 << 1,
141};
142
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530143enum mgr_reg_fields {
144 DISPC_MGR_FLD_ENABLE,
145 DISPC_MGR_FLD_STNTFT,
146 DISPC_MGR_FLD_GO,
147 DISPC_MGR_FLD_TFTDATALINES,
148 DISPC_MGR_FLD_STALLMODE,
149 DISPC_MGR_FLD_TCKENABLE,
150 DISPC_MGR_FLD_TCKSELECTION,
151 DISPC_MGR_FLD_CPR,
152 DISPC_MGR_FLD_FIFOHANDCHECK,
153 /* used to maintain a count of the above fields */
154 DISPC_MGR_FLD_NUM,
155};
156
Jyri Sarha5c348ba2014-04-11 16:25:06 +0300157struct dispc_reg_field {
158 u16 reg;
159 u8 high;
160 u8 low;
161};
162
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530163static const struct {
164 const char *name;
165 u32 vsync_irq;
166 u32 framedone_irq;
167 u32 sync_lost_irq;
Jyri Sarha5c348ba2014-04-11 16:25:06 +0300168 struct dispc_reg_field reg_desc[DISPC_MGR_FLD_NUM];
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530169} mgr_desc[] = {
170 [OMAP_DSS_CHANNEL_LCD] = {
171 .name = "LCD",
172 .vsync_irq = DISPC_IRQ_VSYNC,
173 .framedone_irq = DISPC_IRQ_FRAMEDONE,
174 .sync_lost_irq = DISPC_IRQ_SYNC_LOST,
175 .reg_desc = {
176 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL, 0, 0 },
177 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL, 3, 3 },
178 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL, 5, 5 },
179 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL, 9, 8 },
180 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL, 11, 11 },
181 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG, 10, 10 },
182 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG, 11, 11 },
183 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG, 15, 15 },
184 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG, 16, 16 },
185 },
186 },
187 [OMAP_DSS_CHANNEL_DIGIT] = {
188 .name = "DIGIT",
189 .vsync_irq = DISPC_IRQ_EVSYNC_ODD | DISPC_IRQ_EVSYNC_EVEN,
Tomi Valkeinencffa9472012-11-08 10:01:33 +0200190 .framedone_irq = DISPC_IRQ_FRAMEDONETV,
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530191 .sync_lost_irq = DISPC_IRQ_SYNC_LOST_DIGIT,
192 .reg_desc = {
193 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL, 1, 1 },
194 [DISPC_MGR_FLD_STNTFT] = { },
195 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL, 6, 6 },
196 [DISPC_MGR_FLD_TFTDATALINES] = { },
197 [DISPC_MGR_FLD_STALLMODE] = { },
198 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG, 12, 12 },
199 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG, 13, 13 },
200 [DISPC_MGR_FLD_CPR] = { },
201 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG, 16, 16 },
202 },
203 },
204 [OMAP_DSS_CHANNEL_LCD2] = {
205 .name = "LCD2",
206 .vsync_irq = DISPC_IRQ_VSYNC2,
207 .framedone_irq = DISPC_IRQ_FRAMEDONE2,
208 .sync_lost_irq = DISPC_IRQ_SYNC_LOST2,
209 .reg_desc = {
210 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL2, 0, 0 },
211 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL2, 3, 3 },
212 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL2, 5, 5 },
213 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL2, 9, 8 },
214 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL2, 11, 11 },
215 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG2, 10, 10 },
216 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG2, 11, 11 },
217 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG2, 15, 15 },
218 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG2, 16, 16 },
219 },
220 },
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530221 [OMAP_DSS_CHANNEL_LCD3] = {
222 .name = "LCD3",
223 .vsync_irq = DISPC_IRQ_VSYNC3,
224 .framedone_irq = DISPC_IRQ_FRAMEDONE3,
225 .sync_lost_irq = DISPC_IRQ_SYNC_LOST3,
226 .reg_desc = {
227 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL3, 0, 0 },
228 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL3, 3, 3 },
229 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL3, 5, 5 },
230 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL3, 9, 8 },
231 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL3, 11, 11 },
232 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG3, 10, 10 },
233 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG3, 11, 11 },
234 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG3, 15, 15 },
235 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG3, 16, 16 },
236 },
237 },
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530238};
239
Archit Taneja6e5264b2012-09-11 12:04:47 +0530240struct color_conv_coef {
241 int ry, rcr, rcb, gy, gcr, gcb, by, bcr, bcb;
242 int full_range;
243};
244
Archit Taneja3e8a6ff2012-09-26 16:58:52 +0530245static unsigned long dispc_plane_pclk_rate(enum omap_plane plane);
246static unsigned long dispc_plane_lclk_rate(enum omap_plane plane);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200247
Archit Taneja55978cc2011-05-06 11:45:51 +0530248static inline void dispc_write_reg(const u16 idx, u32 val)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200249{
Archit Taneja55978cc2011-05-06 11:45:51 +0530250 __raw_writel(val, dispc.base + idx);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200251}
252
Archit Taneja55978cc2011-05-06 11:45:51 +0530253static inline u32 dispc_read_reg(const u16 idx)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200254{
Archit Taneja55978cc2011-05-06 11:45:51 +0530255 return __raw_readl(dispc.base + idx);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200256}
257
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530258static u32 mgr_fld_read(enum omap_channel channel, enum mgr_reg_fields regfld)
259{
Jyri Sarha5c348ba2014-04-11 16:25:06 +0300260 const struct dispc_reg_field rfld = mgr_desc[channel].reg_desc[regfld];
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530261 return REG_GET(rfld.reg, rfld.high, rfld.low);
262}
263
264static void mgr_fld_write(enum omap_channel channel,
265 enum mgr_reg_fields regfld, int val) {
Jyri Sarha5c348ba2014-04-11 16:25:06 +0300266 const struct dispc_reg_field rfld = mgr_desc[channel].reg_desc[regfld];
Tomi Valkeinend49cd152014-11-10 12:23:00 +0200267 const bool need_lock = rfld.reg == DISPC_CONTROL || rfld.reg == DISPC_CONFIG;
268 unsigned long flags;
269
270 if (need_lock)
271 spin_lock_irqsave(&dispc.control_lock, flags);
272
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530273 REG_FLD_MOD(rfld.reg, val, rfld.high, rfld.low);
Tomi Valkeinend49cd152014-11-10 12:23:00 +0200274
275 if (need_lock)
276 spin_unlock_irqrestore(&dispc.control_lock, flags);
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530277}
278
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200279#define SR(reg) \
Archit Taneja55978cc2011-05-06 11:45:51 +0530280 dispc.ctx[DISPC_##reg / sizeof(u32)] = dispc_read_reg(DISPC_##reg)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200281#define RR(reg) \
Archit Taneja55978cc2011-05-06 11:45:51 +0530282 dispc_write_reg(DISPC_##reg, dispc.ctx[DISPC_##reg / sizeof(u32)])
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200283
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300284static void dispc_save_context(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200285{
Archit Tanejac6104b82011-08-05 19:06:02 +0530286 int i, j;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200287
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300288 DSSDBG("dispc_save_context\n");
289
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200290 SR(IRQENABLE);
291 SR(CONTROL);
292 SR(CONFIG);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200293 SR(LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +0530294 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
295 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300296 SR(GLOBAL_ALPHA);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000297 if (dss_has_feature(FEAT_MGR_LCD2)) {
298 SR(CONTROL2);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000299 SR(CONFIG2);
300 }
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530301 if (dss_has_feature(FEAT_MGR_LCD3)) {
302 SR(CONTROL3);
303 SR(CONFIG3);
304 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200305
Archit Tanejac6104b82011-08-05 19:06:02 +0530306 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
307 SR(DEFAULT_COLOR(i));
308 SR(TRANS_COLOR(i));
309 SR(SIZE_MGR(i));
310 if (i == OMAP_DSS_CHANNEL_DIGIT)
311 continue;
312 SR(TIMING_H(i));
313 SR(TIMING_V(i));
314 SR(POL_FREQ(i));
315 SR(DIVISORo(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200316
Archit Tanejac6104b82011-08-05 19:06:02 +0530317 SR(DATA_CYCLE1(i));
318 SR(DATA_CYCLE2(i));
319 SR(DATA_CYCLE3(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200320
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300321 if (dss_has_feature(FEAT_CPR)) {
Archit Tanejac6104b82011-08-05 19:06:02 +0530322 SR(CPR_COEF_R(i));
323 SR(CPR_COEF_G(i));
324 SR(CPR_COEF_B(i));
325 }
326 }
327
328 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
329 SR(OVL_BA0(i));
330 SR(OVL_BA1(i));
331 SR(OVL_POSITION(i));
332 SR(OVL_SIZE(i));
333 SR(OVL_ATTRIBUTES(i));
334 SR(OVL_FIFO_THRESHOLD(i));
335 SR(OVL_ROW_INC(i));
336 SR(OVL_PIXEL_INC(i));
337 if (dss_has_feature(FEAT_PRELOAD))
338 SR(OVL_PRELOAD(i));
339 if (i == OMAP_DSS_GFX) {
340 SR(OVL_WINDOW_SKIP(i));
341 SR(OVL_TABLE_BA(i));
342 continue;
343 }
344 SR(OVL_FIR(i));
345 SR(OVL_PICTURE_SIZE(i));
346 SR(OVL_ACCU0(i));
347 SR(OVL_ACCU1(i));
348
349 for (j = 0; j < 8; j++)
350 SR(OVL_FIR_COEF_H(i, j));
351
352 for (j = 0; j < 8; j++)
353 SR(OVL_FIR_COEF_HV(i, j));
354
355 for (j = 0; j < 5; j++)
356 SR(OVL_CONV_COEF(i, j));
357
358 if (dss_has_feature(FEAT_FIR_COEF_V)) {
359 for (j = 0; j < 8; j++)
360 SR(OVL_FIR_COEF_V(i, j));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300361 }
Sumit Semwal2a205f32010-12-02 11:27:12 +0000362
Archit Tanejac6104b82011-08-05 19:06:02 +0530363 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
364 SR(OVL_BA0_UV(i));
365 SR(OVL_BA1_UV(i));
366 SR(OVL_FIR2(i));
367 SR(OVL_ACCU2_0(i));
368 SR(OVL_ACCU2_1(i));
369
370 for (j = 0; j < 8; j++)
371 SR(OVL_FIR_COEF_H2(i, j));
372
373 for (j = 0; j < 8; j++)
374 SR(OVL_FIR_COEF_HV2(i, j));
375
376 for (j = 0; j < 8; j++)
377 SR(OVL_FIR_COEF_V2(i, j));
378 }
379 if (dss_has_feature(FEAT_ATTR2))
380 SR(OVL_ATTRIBUTES2(i));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000381 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200382
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -0600383 if (dss_has_feature(FEAT_CORE_CLK_DIV))
384 SR(DIVISOR);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300385
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300386 dispc.ctx_valid = true;
387
Tomi Valkeinen9229b512014-02-14 09:37:09 +0200388 DSSDBG("context saved\n");
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200389}
390
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300391static void dispc_restore_context(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200392{
Tomi Valkeinen9229b512014-02-14 09:37:09 +0200393 int i, j;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300394
395 DSSDBG("dispc_restore_context\n");
396
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300397 if (!dispc.ctx_valid)
398 return;
399
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200400 /*RR(IRQENABLE);*/
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200401 /*RR(CONTROL);*/
402 RR(CONFIG);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200403 RR(LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +0530404 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
405 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300406 RR(GLOBAL_ALPHA);
Archit Tanejac6104b82011-08-05 19:06:02 +0530407 if (dss_has_feature(FEAT_MGR_LCD2))
Sumit Semwal2a205f32010-12-02 11:27:12 +0000408 RR(CONFIG2);
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530409 if (dss_has_feature(FEAT_MGR_LCD3))
410 RR(CONFIG3);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200411
Archit Tanejac6104b82011-08-05 19:06:02 +0530412 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
413 RR(DEFAULT_COLOR(i));
414 RR(TRANS_COLOR(i));
415 RR(SIZE_MGR(i));
416 if (i == OMAP_DSS_CHANNEL_DIGIT)
417 continue;
418 RR(TIMING_H(i));
419 RR(TIMING_V(i));
420 RR(POL_FREQ(i));
421 RR(DIVISORo(i));
Archit Taneja9b372c22011-05-06 11:45:49 +0530422
Archit Tanejac6104b82011-08-05 19:06:02 +0530423 RR(DATA_CYCLE1(i));
424 RR(DATA_CYCLE2(i));
425 RR(DATA_CYCLE3(i));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000426
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300427 if (dss_has_feature(FEAT_CPR)) {
Archit Tanejac6104b82011-08-05 19:06:02 +0530428 RR(CPR_COEF_R(i));
429 RR(CPR_COEF_G(i));
430 RR(CPR_COEF_B(i));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300431 }
Sumit Semwal2a205f32010-12-02 11:27:12 +0000432 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200433
Archit Tanejac6104b82011-08-05 19:06:02 +0530434 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
435 RR(OVL_BA0(i));
436 RR(OVL_BA1(i));
437 RR(OVL_POSITION(i));
438 RR(OVL_SIZE(i));
439 RR(OVL_ATTRIBUTES(i));
440 RR(OVL_FIFO_THRESHOLD(i));
441 RR(OVL_ROW_INC(i));
442 RR(OVL_PIXEL_INC(i));
443 if (dss_has_feature(FEAT_PRELOAD))
444 RR(OVL_PRELOAD(i));
445 if (i == OMAP_DSS_GFX) {
446 RR(OVL_WINDOW_SKIP(i));
447 RR(OVL_TABLE_BA(i));
448 continue;
449 }
450 RR(OVL_FIR(i));
451 RR(OVL_PICTURE_SIZE(i));
452 RR(OVL_ACCU0(i));
453 RR(OVL_ACCU1(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200454
Archit Tanejac6104b82011-08-05 19:06:02 +0530455 for (j = 0; j < 8; j++)
456 RR(OVL_FIR_COEF_H(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200457
Archit Tanejac6104b82011-08-05 19:06:02 +0530458 for (j = 0; j < 8; j++)
459 RR(OVL_FIR_COEF_HV(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200460
Archit Tanejac6104b82011-08-05 19:06:02 +0530461 for (j = 0; j < 5; j++)
462 RR(OVL_CONV_COEF(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200463
Archit Tanejac6104b82011-08-05 19:06:02 +0530464 if (dss_has_feature(FEAT_FIR_COEF_V)) {
465 for (j = 0; j < 8; j++)
466 RR(OVL_FIR_COEF_V(i, j));
467 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200468
Archit Tanejac6104b82011-08-05 19:06:02 +0530469 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
470 RR(OVL_BA0_UV(i));
471 RR(OVL_BA1_UV(i));
472 RR(OVL_FIR2(i));
473 RR(OVL_ACCU2_0(i));
474 RR(OVL_ACCU2_1(i));
475
476 for (j = 0; j < 8; j++)
477 RR(OVL_FIR_COEF_H2(i, j));
478
479 for (j = 0; j < 8; j++)
480 RR(OVL_FIR_COEF_HV2(i, j));
481
482 for (j = 0; j < 8; j++)
483 RR(OVL_FIR_COEF_V2(i, j));
484 }
485 if (dss_has_feature(FEAT_ATTR2))
486 RR(OVL_ATTRIBUTES2(i));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300487 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200488
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -0600489 if (dss_has_feature(FEAT_CORE_CLK_DIV))
490 RR(DIVISOR);
491
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200492 /* enable last, because LCD & DIGIT enable are here */
493 RR(CONTROL);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000494 if (dss_has_feature(FEAT_MGR_LCD2))
495 RR(CONTROL2);
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530496 if (dss_has_feature(FEAT_MGR_LCD3))
497 RR(CONTROL3);
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200498 /* clear spurious SYNC_LOST_DIGIT interrupts */
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +0300499 dispc_clear_irqstatus(DISPC_IRQ_SYNC_LOST_DIGIT);
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200500
501 /*
502 * enable last so IRQs won't trigger before
503 * the context is fully restored
504 */
505 RR(IRQENABLE);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300506
507 DSSDBG("context restored\n");
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200508}
509
510#undef SR
511#undef RR
512
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300513int dispc_runtime_get(void)
514{
515 int r;
516
517 DSSDBG("dispc_runtime_get\n");
518
519 r = pm_runtime_get_sync(&dispc.pdev->dev);
520 WARN_ON(r < 0);
521 return r < 0 ? r : 0;
522}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200523EXPORT_SYMBOL(dispc_runtime_get);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300524
525void dispc_runtime_put(void)
526{
527 int r;
528
529 DSSDBG("dispc_runtime_put\n");
530
Tomi Valkeinen0eaf9f52012-01-23 13:23:08 +0200531 r = pm_runtime_put_sync(&dispc.pdev->dev);
Tomi Valkeinen5be3aeb2012-06-27 16:37:18 +0300532 WARN_ON(r < 0 && r != -ENOSYS);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300533}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200534EXPORT_SYMBOL(dispc_runtime_put);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300535
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200536u32 dispc_mgr_get_vsync_irq(enum omap_channel channel)
537{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530538 return mgr_desc[channel].vsync_irq;
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200539}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200540EXPORT_SYMBOL(dispc_mgr_get_vsync_irq);
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200541
Tomi Valkeinen7d1365c2011-11-18 15:39:52 +0200542u32 dispc_mgr_get_framedone_irq(enum omap_channel channel)
543{
Tomi Valkeinencffa9472012-11-08 10:01:33 +0200544 if (channel == OMAP_DSS_CHANNEL_DIGIT && dispc.feat->no_framedone_tv)
545 return 0;
546
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530547 return mgr_desc[channel].framedone_irq;
Tomi Valkeinen7d1365c2011-11-18 15:39:52 +0200548}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200549EXPORT_SYMBOL(dispc_mgr_get_framedone_irq);
Tomi Valkeinen7d1365c2011-11-18 15:39:52 +0200550
Tomi Valkeinencb699202012-10-17 10:38:52 +0300551u32 dispc_mgr_get_sync_lost_irq(enum omap_channel channel)
552{
553 return mgr_desc[channel].sync_lost_irq;
554}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200555EXPORT_SYMBOL(dispc_mgr_get_sync_lost_irq);
Tomi Valkeinencb699202012-10-17 10:38:52 +0300556
Archit Taneja0b23e5b2012-09-22 12:39:33 +0530557u32 dispc_wb_get_framedone_irq(void)
558{
559 return DISPC_IRQ_FRAMEDONEWB;
560}
561
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300562bool dispc_mgr_go_busy(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200563{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530564 return mgr_fld_read(channel, DISPC_MGR_FLD_GO) == 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200565}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200566EXPORT_SYMBOL(dispc_mgr_go_busy);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200567
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300568void dispc_mgr_go(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200569{
Tomi Valkeinen3c91ee82012-10-19 15:06:07 +0300570 WARN_ON(dispc_mgr_is_enabled(channel) == false);
571 WARN_ON(dispc_mgr_go_busy(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200572
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530573 DSSDBG("GO %s\n", mgr_desc[channel].name);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200574
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530575 mgr_fld_write(channel, DISPC_MGR_FLD_GO, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200576}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200577EXPORT_SYMBOL(dispc_mgr_go);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200578
Archit Taneja0b23e5b2012-09-22 12:39:33 +0530579bool dispc_wb_go_busy(void)
580{
581 return REG_GET(DISPC_CONTROL2, 6, 6) == 1;
582}
583
584void dispc_wb_go(void)
585{
586 enum omap_plane plane = OMAP_DSS_WB;
587 bool enable, go;
588
589 enable = REG_GET(DISPC_OVL_ATTRIBUTES(plane), 0, 0) == 1;
590
591 if (!enable)
592 return;
593
594 go = REG_GET(DISPC_CONTROL2, 6, 6) == 1;
595 if (go) {
596 DSSERR("GO bit not down for WB\n");
597 return;
598 }
599
600 REG_FLD_MOD(DISPC_CONTROL2, 1, 6, 6);
601}
602
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300603static void dispc_ovl_write_firh_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200604{
Archit Taneja9b372c22011-05-06 11:45:49 +0530605 dispc_write_reg(DISPC_OVL_FIR_COEF_H(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200606}
607
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300608static void dispc_ovl_write_firhv_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200609{
Archit Taneja9b372c22011-05-06 11:45:49 +0530610 dispc_write_reg(DISPC_OVL_FIR_COEF_HV(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200611}
612
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300613static void dispc_ovl_write_firv_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200614{
Archit Taneja9b372c22011-05-06 11:45:49 +0530615 dispc_write_reg(DISPC_OVL_FIR_COEF_V(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200616}
617
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300618static void dispc_ovl_write_firh2_reg(enum omap_plane plane, int reg, u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530619{
620 BUG_ON(plane == OMAP_DSS_GFX);
621
622 dispc_write_reg(DISPC_OVL_FIR_COEF_H2(plane, reg), value);
623}
624
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300625static void dispc_ovl_write_firhv2_reg(enum omap_plane plane, int reg,
626 u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530627{
628 BUG_ON(plane == OMAP_DSS_GFX);
629
630 dispc_write_reg(DISPC_OVL_FIR_COEF_HV2(plane, reg), value);
631}
632
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300633static void dispc_ovl_write_firv2_reg(enum omap_plane plane, int reg, u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530634{
635 BUG_ON(plane == OMAP_DSS_GFX);
636
637 dispc_write_reg(DISPC_OVL_FIR_COEF_V2(plane, reg), value);
638}
639
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530640static void dispc_ovl_set_scale_coef(enum omap_plane plane, int fir_hinc,
641 int fir_vinc, int five_taps,
642 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200643{
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530644 const struct dispc_coef *h_coef, *v_coef;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200645 int i;
646
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530647 h_coef = dispc_ovl_get_scale_coef(fir_hinc, true);
648 v_coef = dispc_ovl_get_scale_coef(fir_vinc, five_taps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200649
650 for (i = 0; i < 8; i++) {
651 u32 h, hv;
652
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530653 h = FLD_VAL(h_coef[i].hc0_vc00, 7, 0)
654 | FLD_VAL(h_coef[i].hc1_vc0, 15, 8)
655 | FLD_VAL(h_coef[i].hc2_vc1, 23, 16)
656 | FLD_VAL(h_coef[i].hc3_vc2, 31, 24);
657 hv = FLD_VAL(h_coef[i].hc4_vc22, 7, 0)
658 | FLD_VAL(v_coef[i].hc1_vc0, 15, 8)
659 | FLD_VAL(v_coef[i].hc2_vc1, 23, 16)
660 | FLD_VAL(v_coef[i].hc3_vc2, 31, 24);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200661
Amber Jain0d66cbb2011-05-19 19:47:54 +0530662 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300663 dispc_ovl_write_firh_reg(plane, i, h);
664 dispc_ovl_write_firhv_reg(plane, i, hv);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530665 } else {
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300666 dispc_ovl_write_firh2_reg(plane, i, h);
667 dispc_ovl_write_firhv2_reg(plane, i, hv);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530668 }
669
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200670 }
671
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200672 if (five_taps) {
673 for (i = 0; i < 8; i++) {
674 u32 v;
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530675 v = FLD_VAL(v_coef[i].hc0_vc00, 7, 0)
676 | FLD_VAL(v_coef[i].hc4_vc22, 15, 8);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530677 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y)
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300678 dispc_ovl_write_firv_reg(plane, i, v);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530679 else
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300680 dispc_ovl_write_firv2_reg(plane, i, v);
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200681 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200682 }
683}
684
Archit Taneja6e5264b2012-09-11 12:04:47 +0530685
686static void dispc_ovl_write_color_conv_coef(enum omap_plane plane,
687 const struct color_conv_coef *ct)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200688{
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200689#define CVAL(x, y) (FLD_VAL(x, 26, 16) | FLD_VAL(y, 10, 0))
690
Archit Taneja6e5264b2012-09-11 12:04:47 +0530691 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 0), CVAL(ct->rcr, ct->ry));
692 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 1), CVAL(ct->gy, ct->rcb));
693 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 2), CVAL(ct->gcb, ct->gcr));
694 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 3), CVAL(ct->bcr, ct->by));
695 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 4), CVAL(0, ct->bcb));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200696
Archit Taneja6e5264b2012-09-11 12:04:47 +0530697 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), ct->full_range, 11, 11);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200698
699#undef CVAL
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200700}
701
Archit Taneja6e5264b2012-09-11 12:04:47 +0530702static void dispc_setup_color_conv_coef(void)
703{
704 int i;
705 int num_ovl = dss_feat_get_num_ovls();
706 int num_wb = dss_feat_get_num_wbs();
707 const struct color_conv_coef ctbl_bt601_5_ovl = {
708 298, 409, 0, 298, -208, -100, 298, 0, 517, 0,
709 };
710 const struct color_conv_coef ctbl_bt601_5_wb = {
711 66, 112, -38, 129, -94, -74, 25, -18, 112, 0,
712 };
713
714 for (i = 1; i < num_ovl; i++)
715 dispc_ovl_write_color_conv_coef(i, &ctbl_bt601_5_ovl);
716
717 for (; i < num_wb; i++)
718 dispc_ovl_write_color_conv_coef(i, &ctbl_bt601_5_wb);
719}
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200720
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300721static void dispc_ovl_set_ba0(enum omap_plane plane, u32 paddr)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200722{
Archit Taneja9b372c22011-05-06 11:45:49 +0530723 dispc_write_reg(DISPC_OVL_BA0(plane), paddr);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200724}
725
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300726static void dispc_ovl_set_ba1(enum omap_plane plane, u32 paddr)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200727{
Archit Taneja9b372c22011-05-06 11:45:49 +0530728 dispc_write_reg(DISPC_OVL_BA1(plane), paddr);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200729}
730
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300731static void dispc_ovl_set_ba0_uv(enum omap_plane plane, u32 paddr)
Amber Jainab5ca072011-05-19 19:47:53 +0530732{
733 dispc_write_reg(DISPC_OVL_BA0_UV(plane), paddr);
734}
735
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300736static void dispc_ovl_set_ba1_uv(enum omap_plane plane, u32 paddr)
Amber Jainab5ca072011-05-19 19:47:53 +0530737{
738 dispc_write_reg(DISPC_OVL_BA1_UV(plane), paddr);
739}
740
Archit Tanejad79db852012-09-22 12:30:17 +0530741static void dispc_ovl_set_pos(enum omap_plane plane,
742 enum omap_overlay_caps caps, int x, int y)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200743{
Archit Tanejad79db852012-09-22 12:30:17 +0530744 u32 val;
745
746 if ((caps & OMAP_DSS_OVL_CAP_POS) == 0)
747 return;
748
749 val = FLD_VAL(y, 26, 16) | FLD_VAL(x, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530750
751 dispc_write_reg(DISPC_OVL_POSITION(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200752}
753
Archit Taneja78b687f2012-09-21 14:51:49 +0530754static void dispc_ovl_set_input_size(enum omap_plane plane, int width,
755 int height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200756{
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200757 u32 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530758
Archit Taneja36d87d92012-07-28 22:59:03 +0530759 if (plane == OMAP_DSS_GFX || plane == OMAP_DSS_WB)
Archit Taneja9b372c22011-05-06 11:45:49 +0530760 dispc_write_reg(DISPC_OVL_SIZE(plane), val);
761 else
762 dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200763}
764
Archit Taneja78b687f2012-09-21 14:51:49 +0530765static void dispc_ovl_set_output_size(enum omap_plane plane, int width,
766 int height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200767{
768 u32 val;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200769
770 BUG_ON(plane == OMAP_DSS_GFX);
771
772 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530773
Archit Taneja36d87d92012-07-28 22:59:03 +0530774 if (plane == OMAP_DSS_WB)
775 dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
776 else
777 dispc_write_reg(DISPC_OVL_SIZE(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200778}
779
Archit Taneja5b54ed32012-09-26 16:55:27 +0530780static void dispc_ovl_set_zorder(enum omap_plane plane,
781 enum omap_overlay_caps caps, u8 zorder)
Archit Taneja54128702011-09-08 11:29:17 +0530782{
Archit Taneja5b54ed32012-09-26 16:55:27 +0530783 if ((caps & OMAP_DSS_OVL_CAP_ZORDER) == 0)
Archit Taneja54128702011-09-08 11:29:17 +0530784 return;
785
786 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), zorder, 27, 26);
787}
788
789static void dispc_ovl_enable_zorder_planes(void)
790{
791 int i;
792
793 if (!dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
794 return;
795
796 for (i = 0; i < dss_feat_get_num_ovls(); i++)
797 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(i), 1, 25, 25);
798}
799
Archit Taneja5b54ed32012-09-26 16:55:27 +0530800static void dispc_ovl_set_pre_mult_alpha(enum omap_plane plane,
801 enum omap_overlay_caps caps, bool enable)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100802{
Archit Taneja5b54ed32012-09-26 16:55:27 +0530803 if ((caps & OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA) == 0)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100804 return;
805
Archit Taneja9b372c22011-05-06 11:45:49 +0530806 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 28, 28);
Rajkumar Nfd28a392010-11-04 12:28:42 +0100807}
808
Archit Taneja5b54ed32012-09-26 16:55:27 +0530809static void dispc_ovl_setup_global_alpha(enum omap_plane plane,
810 enum omap_overlay_caps caps, u8 global_alpha)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200811{
Archit Tanejab8c095b2011-09-13 18:20:33 +0530812 static const unsigned shifts[] = { 0, 8, 16, 24, };
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300813 int shift;
814
Archit Taneja5b54ed32012-09-26 16:55:27 +0530815 if ((caps & OMAP_DSS_OVL_CAP_GLOBAL_ALPHA) == 0)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100816 return;
Archit Tanejaa0acb552010-09-15 19:20:00 +0530817
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300818 shift = shifts[plane];
819 REG_FLD_MOD(DISPC_GLOBAL_ALPHA, global_alpha, shift + 7, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200820}
821
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300822static void dispc_ovl_set_pix_inc(enum omap_plane plane, s32 inc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200823{
Archit Taneja9b372c22011-05-06 11:45:49 +0530824 dispc_write_reg(DISPC_OVL_PIXEL_INC(plane), inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200825}
826
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300827static void dispc_ovl_set_row_inc(enum omap_plane plane, s32 inc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200828{
Archit Taneja9b372c22011-05-06 11:45:49 +0530829 dispc_write_reg(DISPC_OVL_ROW_INC(plane), inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200830}
831
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300832static void dispc_ovl_set_color_mode(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200833 enum omap_color_mode color_mode)
834{
835 u32 m = 0;
Amber Jainf20e4222011-05-19 19:47:50 +0530836 if (plane != OMAP_DSS_GFX) {
837 switch (color_mode) {
838 case OMAP_DSS_COLOR_NV12:
839 m = 0x0; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530840 case OMAP_DSS_COLOR_RGBX16:
Amber Jainf20e4222011-05-19 19:47:50 +0530841 m = 0x1; break;
842 case OMAP_DSS_COLOR_RGBA16:
843 m = 0x2; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530844 case OMAP_DSS_COLOR_RGB12U:
Amber Jainf20e4222011-05-19 19:47:50 +0530845 m = 0x4; break;
846 case OMAP_DSS_COLOR_ARGB16:
847 m = 0x5; break;
848 case OMAP_DSS_COLOR_RGB16:
849 m = 0x6; break;
850 case OMAP_DSS_COLOR_ARGB16_1555:
851 m = 0x7; break;
852 case OMAP_DSS_COLOR_RGB24U:
853 m = 0x8; break;
854 case OMAP_DSS_COLOR_RGB24P:
855 m = 0x9; break;
856 case OMAP_DSS_COLOR_YUV2:
857 m = 0xa; break;
858 case OMAP_DSS_COLOR_UYVY:
859 m = 0xb; break;
860 case OMAP_DSS_COLOR_ARGB32:
861 m = 0xc; break;
862 case OMAP_DSS_COLOR_RGBA32:
863 m = 0xd; break;
864 case OMAP_DSS_COLOR_RGBX32:
865 m = 0xe; break;
866 case OMAP_DSS_COLOR_XRGB16_1555:
867 m = 0xf; break;
868 default:
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300869 BUG(); return;
Amber Jainf20e4222011-05-19 19:47:50 +0530870 }
871 } else {
872 switch (color_mode) {
873 case OMAP_DSS_COLOR_CLUT1:
874 m = 0x0; break;
875 case OMAP_DSS_COLOR_CLUT2:
876 m = 0x1; break;
877 case OMAP_DSS_COLOR_CLUT4:
878 m = 0x2; break;
879 case OMAP_DSS_COLOR_CLUT8:
880 m = 0x3; break;
881 case OMAP_DSS_COLOR_RGB12U:
882 m = 0x4; break;
883 case OMAP_DSS_COLOR_ARGB16:
884 m = 0x5; break;
885 case OMAP_DSS_COLOR_RGB16:
886 m = 0x6; break;
887 case OMAP_DSS_COLOR_ARGB16_1555:
888 m = 0x7; break;
889 case OMAP_DSS_COLOR_RGB24U:
890 m = 0x8; break;
891 case OMAP_DSS_COLOR_RGB24P:
892 m = 0x9; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530893 case OMAP_DSS_COLOR_RGBX16:
Amber Jainf20e4222011-05-19 19:47:50 +0530894 m = 0xa; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530895 case OMAP_DSS_COLOR_RGBA16:
Amber Jainf20e4222011-05-19 19:47:50 +0530896 m = 0xb; break;
897 case OMAP_DSS_COLOR_ARGB32:
898 m = 0xc; break;
899 case OMAP_DSS_COLOR_RGBA32:
900 m = 0xd; break;
901 case OMAP_DSS_COLOR_RGBX32:
902 m = 0xe; break;
903 case OMAP_DSS_COLOR_XRGB16_1555:
904 m = 0xf; break;
905 default:
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300906 BUG(); return;
Amber Jainf20e4222011-05-19 19:47:50 +0530907 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200908 }
909
Archit Taneja9b372c22011-05-06 11:45:49 +0530910 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), m, 4, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200911}
912
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +0530913static void dispc_ovl_configure_burst_type(enum omap_plane plane,
914 enum omap_dss_rotation_type rotation_type)
915{
916 if (dss_has_feature(FEAT_BURST_2D) == 0)
917 return;
918
919 if (rotation_type == OMAP_DSS_ROT_TILER)
920 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 1, 29, 29);
921 else
922 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 0, 29, 29);
923}
924
Tomi Valkeinenf4279842011-10-28 15:26:26 +0300925void dispc_ovl_set_channel_out(enum omap_plane plane, enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200926{
927 int shift;
928 u32 val;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000929 int chan = 0, chan2 = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200930
931 switch (plane) {
932 case OMAP_DSS_GFX:
933 shift = 8;
934 break;
935 case OMAP_DSS_VIDEO1:
936 case OMAP_DSS_VIDEO2:
Archit Tanejab8c095b2011-09-13 18:20:33 +0530937 case OMAP_DSS_VIDEO3:
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200938 shift = 16;
939 break;
940 default:
941 BUG();
942 return;
943 }
944
Archit Taneja9b372c22011-05-06 11:45:49 +0530945 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000946 if (dss_has_feature(FEAT_MGR_LCD2)) {
947 switch (channel) {
948 case OMAP_DSS_CHANNEL_LCD:
949 chan = 0;
950 chan2 = 0;
951 break;
952 case OMAP_DSS_CHANNEL_DIGIT:
953 chan = 1;
954 chan2 = 0;
955 break;
956 case OMAP_DSS_CHANNEL_LCD2:
957 chan = 0;
958 chan2 = 1;
959 break;
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530960 case OMAP_DSS_CHANNEL_LCD3:
961 if (dss_has_feature(FEAT_MGR_LCD3)) {
962 chan = 0;
963 chan2 = 2;
964 } else {
965 BUG();
966 return;
967 }
968 break;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000969 default:
970 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300971 return;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000972 }
973
974 val = FLD_MOD(val, chan, shift, shift);
975 val = FLD_MOD(val, chan2, 31, 30);
976 } else {
977 val = FLD_MOD(val, channel, shift, shift);
978 }
Archit Taneja9b372c22011-05-06 11:45:49 +0530979 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200980}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200981EXPORT_SYMBOL(dispc_ovl_set_channel_out);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200982
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +0200983static enum omap_channel dispc_ovl_get_channel_out(enum omap_plane plane)
984{
985 int shift;
986 u32 val;
987 enum omap_channel channel;
988
989 switch (plane) {
990 case OMAP_DSS_GFX:
991 shift = 8;
992 break;
993 case OMAP_DSS_VIDEO1:
994 case OMAP_DSS_VIDEO2:
995 case OMAP_DSS_VIDEO3:
996 shift = 16;
997 break;
998 default:
999 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001000 return 0;
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02001001 }
1002
1003 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
1004
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +05301005 if (dss_has_feature(FEAT_MGR_LCD3)) {
1006 if (FLD_GET(val, 31, 30) == 0)
1007 channel = FLD_GET(val, shift, shift);
1008 else if (FLD_GET(val, 31, 30) == 1)
1009 channel = OMAP_DSS_CHANNEL_LCD2;
1010 else
1011 channel = OMAP_DSS_CHANNEL_LCD3;
1012 } else if (dss_has_feature(FEAT_MGR_LCD2)) {
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02001013 if (FLD_GET(val, 31, 30) == 0)
1014 channel = FLD_GET(val, shift, shift);
1015 else
1016 channel = OMAP_DSS_CHANNEL_LCD2;
1017 } else {
1018 channel = FLD_GET(val, shift, shift);
1019 }
1020
1021 return channel;
1022}
1023
Archit Tanejad9ac7732012-09-22 12:38:19 +05301024void dispc_wb_set_channel_in(enum dss_writeback_channel channel)
1025{
1026 enum omap_plane plane = OMAP_DSS_WB;
1027
1028 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), channel, 18, 16);
1029}
1030
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001031static void dispc_ovl_set_burst_size(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001032 enum omap_burst_size burst_size)
1033{
Archit Taneja8bbe09e2012-09-10 17:31:39 +05301034 static const unsigned shifts[] = { 6, 14, 14, 14, 14, };
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001035 int shift;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001036
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03001037 shift = shifts[plane];
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001038 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), burst_size, shift + 1, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001039}
1040
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001041static void dispc_configure_burst_sizes(void)
1042{
1043 int i;
1044 const int burst_size = BURST_SIZE_X8;
1045
1046 /* Configure burst size always to maximum size */
Tomi Valkeinen392faa02012-10-15 15:37:22 +03001047 for (i = 0; i < dss_feat_get_num_ovls(); ++i)
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001048 dispc_ovl_set_burst_size(i, burst_size);
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001049}
1050
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001051static u32 dispc_ovl_get_burst_size(enum omap_plane plane)
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001052{
1053 unsigned unit = dss_feat_get_burst_size_unit();
1054 /* burst multiplier is always x8 (see dispc_configure_burst_sizes()) */
1055 return unit * 8;
1056}
1057
Mythri P Kd3862612011-03-11 18:02:49 +05301058void dispc_enable_gamma_table(bool enable)
1059{
1060 /*
1061 * This is partially implemented to support only disabling of
1062 * the gamma table.
1063 */
1064 if (enable) {
1065 DSSWARN("Gamma table enabling for TV not yet supported");
1066 return;
1067 }
1068
1069 REG_FLD_MOD(DISPC_CONFIG, enable, 9, 9);
1070}
1071
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02001072static void dispc_mgr_enable_cpr(enum omap_channel channel, bool enable)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001073{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05301074 if (channel == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001075 return;
1076
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05301077 mgr_fld_write(channel, DISPC_MGR_FLD_CPR, enable);
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001078}
1079
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02001080static void dispc_mgr_set_cpr_coef(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +02001081 const struct omap_dss_cpr_coefs *coefs)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001082{
1083 u32 coef_r, coef_g, coef_b;
1084
Archit Tanejadd88b7a2012-06-29 14:41:30 +05301085 if (!dss_mgr_is_lcd(channel))
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001086 return;
1087
1088 coef_r = FLD_VAL(coefs->rr, 31, 22) | FLD_VAL(coefs->rg, 20, 11) |
1089 FLD_VAL(coefs->rb, 9, 0);
1090 coef_g = FLD_VAL(coefs->gr, 31, 22) | FLD_VAL(coefs->gg, 20, 11) |
1091 FLD_VAL(coefs->gb, 9, 0);
1092 coef_b = FLD_VAL(coefs->br, 31, 22) | FLD_VAL(coefs->bg, 20, 11) |
1093 FLD_VAL(coefs->bb, 9, 0);
1094
1095 dispc_write_reg(DISPC_CPR_COEF_R(channel), coef_r);
1096 dispc_write_reg(DISPC_CPR_COEF_G(channel), coef_g);
1097 dispc_write_reg(DISPC_CPR_COEF_B(channel), coef_b);
1098}
1099
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001100static void dispc_ovl_set_vid_color_conv(enum omap_plane plane, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001101{
1102 u32 val;
1103
1104 BUG_ON(plane == OMAP_DSS_GFX);
1105
Archit Taneja9b372c22011-05-06 11:45:49 +05301106 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001107 val = FLD_MOD(val, enable, 9, 9);
Archit Taneja9b372c22011-05-06 11:45:49 +05301108 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001109}
1110
Archit Tanejad79db852012-09-22 12:30:17 +05301111static void dispc_ovl_enable_replication(enum omap_plane plane,
1112 enum omap_overlay_caps caps, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001113{
Archit Tanejab8c095b2011-09-13 18:20:33 +05301114 static const unsigned shifts[] = { 5, 10, 10, 10 };
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03001115 int shift;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001116
Archit Tanejad79db852012-09-22 12:30:17 +05301117 if ((caps & OMAP_DSS_OVL_CAP_REPLICATION) == 0)
1118 return;
1119
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03001120 shift = shifts[plane];
1121 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable, shift, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001122}
1123
Archit Taneja8f366162012-04-16 12:53:44 +05301124static void dispc_mgr_set_size(enum omap_channel channel, u16 width,
Archit Tanejae5c09e02012-04-16 12:53:42 +05301125 u16 height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001126{
1127 u32 val;
Archit Taneja8f366162012-04-16 12:53:44 +05301128
Archit Taneja33b89922012-11-14 13:50:15 +05301129 val = FLD_VAL(height - 1, dispc.feat->mgr_height_start, 16) |
1130 FLD_VAL(width - 1, dispc.feat->mgr_width_start, 0);
1131
Archit Taneja702d1442011-05-06 11:45:50 +05301132 dispc_write_reg(DISPC_SIZE_MGR(channel), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001133}
1134
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001135static void dispc_init_fifos(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001136{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001137 u32 size;
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001138 int fifo;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301139 u8 start, end;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001140 u32 unit;
Tomi Valkeinen47fc4692014-09-29 20:46:17 +00001141 int i;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001142
1143 unit = dss_feat_get_buffer_size_unit();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001144
Archit Tanejaa0acb552010-09-15 19:20:00 +05301145 dss_feat_get_reg_field(FEAT_REG_FIFOSIZE, &start, &end);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001146
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001147 for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
1148 size = REG_GET(DISPC_OVL_FIFO_SIZE_STATUS(fifo), start, end);
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001149 size *= unit;
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001150 dispc.fifo_size[fifo] = size;
1151
1152 /*
1153 * By default fifos are mapped directly to overlays, fifo 0 to
1154 * ovl 0, fifo 1 to ovl 1, etc.
1155 */
1156 dispc.fifo_assignment[fifo] = fifo;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001157 }
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +03001158
1159 /*
1160 * The GFX fifo on OMAP4 is smaller than the other fifos. The small fifo
1161 * causes problems with certain use cases, like using the tiler in 2D
1162 * mode. The below hack swaps the fifos of GFX and WB planes, thus
1163 * giving GFX plane a larger fifo. WB but should work fine with a
1164 * smaller fifo.
1165 */
1166 if (dispc.feat->gfx_fifo_workaround) {
1167 u32 v;
1168
1169 v = dispc_read_reg(DISPC_GLOBAL_BUFFER);
1170
1171 v = FLD_MOD(v, 4, 2, 0); /* GFX BUF top to WB */
1172 v = FLD_MOD(v, 4, 5, 3); /* GFX BUF bottom to WB */
1173 v = FLD_MOD(v, 0, 26, 24); /* WB BUF top to GFX */
1174 v = FLD_MOD(v, 0, 29, 27); /* WB BUF bottom to GFX */
1175
1176 dispc_write_reg(DISPC_GLOBAL_BUFFER, v);
1177
1178 dispc.fifo_assignment[OMAP_DSS_GFX] = OMAP_DSS_WB;
1179 dispc.fifo_assignment[OMAP_DSS_WB] = OMAP_DSS_GFX;
1180 }
Tomi Valkeinen47fc4692014-09-29 20:46:17 +00001181
1182 /*
1183 * Setup default fifo thresholds.
1184 */
1185 for (i = 0; i < dss_feat_get_num_ovls(); ++i) {
1186 u32 low, high;
1187 const bool use_fifomerge = false;
1188 const bool manual_update = false;
1189
1190 dispc_ovl_compute_fifo_thresholds(i, &low, &high,
1191 use_fifomerge, manual_update);
1192
1193 dispc_ovl_set_fifo_threshold(i, low, high);
1194 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001195}
1196
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001197static u32 dispc_ovl_get_fifo_size(enum omap_plane plane)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001198{
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001199 int fifo;
1200 u32 size = 0;
1201
1202 for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
1203 if (dispc.fifo_assignment[fifo] == plane)
1204 size += dispc.fifo_size[fifo];
1205 }
1206
1207 return size;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001208}
1209
Tomi Valkeinen6f04e1b2011-10-31 08:58:52 +02001210void dispc_ovl_set_fifo_threshold(enum omap_plane plane, u32 low, u32 high)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001211{
Archit Tanejaa0acb552010-09-15 19:20:00 +05301212 u8 hi_start, hi_end, lo_start, lo_end;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001213 u32 unit;
1214
1215 unit = dss_feat_get_buffer_size_unit();
1216
1217 WARN_ON(low % unit != 0);
1218 WARN_ON(high % unit != 0);
1219
1220 low /= unit;
1221 high /= unit;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301222
Archit Taneja9b372c22011-05-06 11:45:49 +05301223 dss_feat_get_reg_field(FEAT_REG_FIFOHIGHTHRESHOLD, &hi_start, &hi_end);
1224 dss_feat_get_reg_field(FEAT_REG_FIFOLOWTHRESHOLD, &lo_start, &lo_end);
1225
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001226 DSSDBG("fifo(%d) threshold (bytes), old %u/%u, new %u/%u\n",
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001227 plane,
Archit Taneja9b372c22011-05-06 11:45:49 +05301228 REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001229 lo_start, lo_end) * unit,
Archit Taneja9b372c22011-05-06 11:45:49 +05301230 REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001231 hi_start, hi_end) * unit,
1232 low * unit, high * unit);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001233
Archit Taneja9b372c22011-05-06 11:45:49 +05301234 dispc_write_reg(DISPC_OVL_FIFO_THRESHOLD(plane),
Archit Tanejaa0acb552010-09-15 19:20:00 +05301235 FLD_VAL(high, hi_start, hi_end) |
1236 FLD_VAL(low, lo_start, lo_end));
Archit Taneja8bc65552013-12-17 16:40:21 +05301237
1238 /*
1239 * configure the preload to the pipeline's high threhold, if HT it's too
1240 * large for the preload field, set the threshold to the maximum value
1241 * that can be held by the preload register
1242 */
1243 if (dss_has_feature(FEAT_PRELOAD) && dispc.feat->set_max_preload &&
1244 plane != OMAP_DSS_WB)
1245 dispc_write_reg(DISPC_OVL_PRELOAD(plane), min(high, 0xfffu));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001246}
Tomi Valkeinen8ee5c842013-11-08 10:07:20 +02001247EXPORT_SYMBOL(dispc_ovl_set_fifo_threshold);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001248
1249void dispc_enable_fifomerge(bool enable)
1250{
Tomi Valkeinene6b0f882012-01-13 13:24:04 +02001251 if (!dss_has_feature(FEAT_FIFO_MERGE)) {
1252 WARN_ON(enable);
1253 return;
1254 }
1255
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001256 DSSDBG("FIFO merge %s\n", enable ? "enabled" : "disabled");
1257 REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 14, 14);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001258}
1259
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001260void dispc_ovl_compute_fifo_thresholds(enum omap_plane plane,
Tomi Valkeinen3568f2a2012-05-15 15:31:01 +03001261 u32 *fifo_low, u32 *fifo_high, bool use_fifomerge,
1262 bool manual_update)
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001263{
1264 /*
1265 * All sizes are in bytes. Both the buffer and burst are made of
1266 * buffer_units, and the fifo thresholds must be buffer_unit aligned.
1267 */
1268
1269 unsigned buf_unit = dss_feat_get_buffer_size_unit();
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001270 unsigned ovl_fifo_size, total_fifo_size, burst_size;
1271 int i;
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001272
1273 burst_size = dispc_ovl_get_burst_size(plane);
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001274 ovl_fifo_size = dispc_ovl_get_fifo_size(plane);
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001275
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001276 if (use_fifomerge) {
1277 total_fifo_size = 0;
Tomi Valkeinen392faa02012-10-15 15:37:22 +03001278 for (i = 0; i < dss_feat_get_num_ovls(); ++i)
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001279 total_fifo_size += dispc_ovl_get_fifo_size(i);
1280 } else {
1281 total_fifo_size = ovl_fifo_size;
1282 }
1283
1284 /*
1285 * We use the same low threshold for both fifomerge and non-fifomerge
1286 * cases, but for fifomerge we calculate the high threshold using the
1287 * combined fifo size
1288 */
1289
Tomi Valkeinen3568f2a2012-05-15 15:31:01 +03001290 if (manual_update && dss_has_feature(FEAT_OMAP3_DSI_FIFO_BUG)) {
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001291 *fifo_low = ovl_fifo_size - burst_size * 2;
1292 *fifo_high = total_fifo_size - burst_size;
Archit Taneja8bbe09e2012-09-10 17:31:39 +05301293 } else if (plane == OMAP_DSS_WB) {
1294 /*
1295 * Most optimal configuration for writeback is to push out data
1296 * to the interconnect the moment writeback pushes enough pixels
1297 * in the FIFO to form a burst
1298 */
1299 *fifo_low = 0;
1300 *fifo_high = burst_size;
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001301 } else {
1302 *fifo_low = ovl_fifo_size - burst_size;
1303 *fifo_high = total_fifo_size - buf_unit;
1304 }
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001305}
Tomi Valkeinen8ee5c842013-11-08 10:07:20 +02001306EXPORT_SYMBOL(dispc_ovl_compute_fifo_thresholds);
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001307
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001308static void dispc_ovl_set_fir(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301309 int hinc, int vinc,
1310 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001311{
1312 u32 val;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001313
Amber Jain0d66cbb2011-05-19 19:47:54 +05301314 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
1315 u8 hinc_start, hinc_end, vinc_start, vinc_end;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301316
Amber Jain0d66cbb2011-05-19 19:47:54 +05301317 dss_feat_get_reg_field(FEAT_REG_FIRHINC,
1318 &hinc_start, &hinc_end);
1319 dss_feat_get_reg_field(FEAT_REG_FIRVINC,
1320 &vinc_start, &vinc_end);
1321 val = FLD_VAL(vinc, vinc_start, vinc_end) |
1322 FLD_VAL(hinc, hinc_start, hinc_end);
Archit Tanejaa0acb552010-09-15 19:20:00 +05301323
Amber Jain0d66cbb2011-05-19 19:47:54 +05301324 dispc_write_reg(DISPC_OVL_FIR(plane), val);
1325 } else {
1326 val = FLD_VAL(vinc, 28, 16) | FLD_VAL(hinc, 12, 0);
1327 dispc_write_reg(DISPC_OVL_FIR2(plane), val);
1328 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001329}
1330
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001331static void dispc_ovl_set_vid_accu0(enum omap_plane plane, int haccu, int vaccu)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001332{
1333 u32 val;
Archit Taneja87a74842011-03-02 11:19:50 +05301334 u8 hor_start, hor_end, vert_start, vert_end;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001335
Archit Taneja87a74842011-03-02 11:19:50 +05301336 dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
1337 dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
1338
1339 val = FLD_VAL(vaccu, vert_start, vert_end) |
1340 FLD_VAL(haccu, hor_start, hor_end);
1341
Archit Taneja9b372c22011-05-06 11:45:49 +05301342 dispc_write_reg(DISPC_OVL_ACCU0(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001343}
1344
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001345static void dispc_ovl_set_vid_accu1(enum omap_plane plane, int haccu, int vaccu)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001346{
1347 u32 val;
Archit Taneja87a74842011-03-02 11:19:50 +05301348 u8 hor_start, hor_end, vert_start, vert_end;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001349
Archit Taneja87a74842011-03-02 11:19:50 +05301350 dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
1351 dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
1352
1353 val = FLD_VAL(vaccu, vert_start, vert_end) |
1354 FLD_VAL(haccu, hor_start, hor_end);
1355
Archit Taneja9b372c22011-05-06 11:45:49 +05301356 dispc_write_reg(DISPC_OVL_ACCU1(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001357}
1358
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001359static void dispc_ovl_set_vid_accu2_0(enum omap_plane plane, int haccu,
1360 int vaccu)
Amber Jainab5ca072011-05-19 19:47:53 +05301361{
1362 u32 val;
1363
1364 val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
1365 dispc_write_reg(DISPC_OVL_ACCU2_0(plane), val);
1366}
1367
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001368static void dispc_ovl_set_vid_accu2_1(enum omap_plane plane, int haccu,
1369 int vaccu)
Amber Jainab5ca072011-05-19 19:47:53 +05301370{
1371 u32 val;
1372
1373 val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
1374 dispc_write_reg(DISPC_OVL_ACCU2_1(plane), val);
1375}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001376
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001377static void dispc_ovl_set_scale_param(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001378 u16 orig_width, u16 orig_height,
1379 u16 out_width, u16 out_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301380 bool five_taps, u8 rotation,
1381 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001382{
Amber Jain0d66cbb2011-05-19 19:47:54 +05301383 int fir_hinc, fir_vinc;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001384
Amber Jained14a3c2011-05-19 19:47:51 +05301385 fir_hinc = 1024 * orig_width / out_width;
1386 fir_vinc = 1024 * orig_height / out_height;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001387
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +05301388 dispc_ovl_set_scale_coef(plane, fir_hinc, fir_vinc, five_taps,
1389 color_comp);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001390 dispc_ovl_set_fir(plane, fir_hinc, fir_vinc, color_comp);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301391}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001392
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301393static void dispc_ovl_set_accu_uv(enum omap_plane plane,
1394 u16 orig_width, u16 orig_height, u16 out_width, u16 out_height,
1395 bool ilace, enum omap_color_mode color_mode, u8 rotation)
1396{
1397 int h_accu2_0, h_accu2_1;
1398 int v_accu2_0, v_accu2_1;
1399 int chroma_hinc, chroma_vinc;
1400 int idx;
1401
1402 struct accu {
1403 s8 h0_m, h0_n;
1404 s8 h1_m, h1_n;
1405 s8 v0_m, v0_n;
1406 s8 v1_m, v1_n;
1407 };
1408
1409 const struct accu *accu_table;
1410 const struct accu *accu_val;
1411
1412 static const struct accu accu_nv12[4] = {
1413 { 0, 1, 0, 1 , -1, 2, 0, 1 },
1414 { 1, 2, -3, 4 , 0, 1, 0, 1 },
1415 { -1, 1, 0, 1 , -1, 2, 0, 1 },
1416 { -1, 2, -1, 2 , -1, 1, 0, 1 },
1417 };
1418
1419 static const struct accu accu_nv12_ilace[4] = {
1420 { 0, 1, 0, 1 , -3, 4, -1, 4 },
1421 { -1, 4, -3, 4 , 0, 1, 0, 1 },
1422 { -1, 1, 0, 1 , -1, 4, -3, 4 },
1423 { -3, 4, -3, 4 , -1, 1, 0, 1 },
1424 };
1425
1426 static const struct accu accu_yuv[4] = {
1427 { 0, 1, 0, 1, 0, 1, 0, 1 },
1428 { 0, 1, 0, 1, 0, 1, 0, 1 },
1429 { -1, 1, 0, 1, 0, 1, 0, 1 },
1430 { 0, 1, 0, 1, -1, 1, 0, 1 },
1431 };
1432
1433 switch (rotation) {
1434 case OMAP_DSS_ROT_0:
1435 idx = 0;
1436 break;
1437 case OMAP_DSS_ROT_90:
1438 idx = 1;
1439 break;
1440 case OMAP_DSS_ROT_180:
1441 idx = 2;
1442 break;
1443 case OMAP_DSS_ROT_270:
1444 idx = 3;
1445 break;
1446 default:
1447 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001448 return;
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301449 }
1450
1451 switch (color_mode) {
1452 case OMAP_DSS_COLOR_NV12:
1453 if (ilace)
1454 accu_table = accu_nv12_ilace;
1455 else
1456 accu_table = accu_nv12;
1457 break;
1458 case OMAP_DSS_COLOR_YUV2:
1459 case OMAP_DSS_COLOR_UYVY:
1460 accu_table = accu_yuv;
1461 break;
1462 default:
1463 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001464 return;
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301465 }
1466
1467 accu_val = &accu_table[idx];
1468
1469 chroma_hinc = 1024 * orig_width / out_width;
1470 chroma_vinc = 1024 * orig_height / out_height;
1471
1472 h_accu2_0 = (accu_val->h0_m * chroma_hinc / accu_val->h0_n) % 1024;
1473 h_accu2_1 = (accu_val->h1_m * chroma_hinc / accu_val->h1_n) % 1024;
1474 v_accu2_0 = (accu_val->v0_m * chroma_vinc / accu_val->v0_n) % 1024;
1475 v_accu2_1 = (accu_val->v1_m * chroma_vinc / accu_val->v1_n) % 1024;
1476
1477 dispc_ovl_set_vid_accu2_0(plane, h_accu2_0, v_accu2_0);
1478 dispc_ovl_set_vid_accu2_1(plane, h_accu2_1, v_accu2_1);
1479}
1480
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001481static void dispc_ovl_set_scaling_common(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301482 u16 orig_width, u16 orig_height,
1483 u16 out_width, u16 out_height,
1484 bool ilace, bool five_taps,
1485 bool fieldmode, enum omap_color_mode color_mode,
1486 u8 rotation)
1487{
1488 int accu0 = 0;
1489 int accu1 = 0;
1490 u32 l;
1491
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001492 dispc_ovl_set_scale_param(plane, orig_width, orig_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301493 out_width, out_height, five_taps,
1494 rotation, DISPC_COLOR_COMPONENT_RGB_Y);
Archit Taneja9b372c22011-05-06 11:45:49 +05301495 l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001496
Archit Taneja87a74842011-03-02 11:19:50 +05301497 /* RESIZEENABLE and VERTICALTAPS */
1498 l &= ~((0x3 << 5) | (0x1 << 21));
Amber Jained14a3c2011-05-19 19:47:51 +05301499 l |= (orig_width != out_width) ? (1 << 5) : 0;
1500 l |= (orig_height != out_height) ? (1 << 6) : 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001501 l |= five_taps ? (1 << 21) : 0;
Archit Taneja87a74842011-03-02 11:19:50 +05301502
1503 /* VRESIZECONF and HRESIZECONF */
1504 if (dss_has_feature(FEAT_RESIZECONF)) {
1505 l &= ~(0x3 << 7);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301506 l |= (orig_width <= out_width) ? 0 : (1 << 7);
1507 l |= (orig_height <= out_height) ? 0 : (1 << 8);
Archit Taneja87a74842011-03-02 11:19:50 +05301508 }
1509
1510 /* LINEBUFFERSPLIT */
1511 if (dss_has_feature(FEAT_LINEBUFFERSPLIT)) {
1512 l &= ~(0x1 << 22);
1513 l |= five_taps ? (1 << 22) : 0;
1514 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001515
Archit Taneja9b372c22011-05-06 11:45:49 +05301516 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001517
1518 /*
1519 * field 0 = even field = bottom field
1520 * field 1 = odd field = top field
1521 */
1522 if (ilace && !fieldmode) {
1523 accu1 = 0;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301524 accu0 = ((1024 * orig_height / out_height) / 2) & 0x3ff;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001525 if (accu0 >= 1024/2) {
1526 accu1 = 1024/2;
1527 accu0 -= accu1;
1528 }
1529 }
1530
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001531 dispc_ovl_set_vid_accu0(plane, 0, accu0);
1532 dispc_ovl_set_vid_accu1(plane, 0, accu1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001533}
1534
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001535static void dispc_ovl_set_scaling_uv(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301536 u16 orig_width, u16 orig_height,
1537 u16 out_width, u16 out_height,
1538 bool ilace, bool five_taps,
1539 bool fieldmode, enum omap_color_mode color_mode,
1540 u8 rotation)
1541{
1542 int scale_x = out_width != orig_width;
1543 int scale_y = out_height != orig_height;
Archit Tanejaf92afae2012-08-24 11:11:14 +05301544 bool chroma_upscale = plane != OMAP_DSS_WB ? true : false;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301545
1546 if (!dss_has_feature(FEAT_HANDLE_UV_SEPARATE))
1547 return;
1548 if ((color_mode != OMAP_DSS_COLOR_YUV2 &&
1549 color_mode != OMAP_DSS_COLOR_UYVY &&
1550 color_mode != OMAP_DSS_COLOR_NV12)) {
1551 /* reset chroma resampling for RGB formats */
Archit Taneja2a5561b2012-07-16 16:37:45 +05301552 if (plane != OMAP_DSS_WB)
1553 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), 0, 8, 8);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301554 return;
1555 }
Tomi Valkeinen36377352012-05-15 15:54:15 +03001556
1557 dispc_ovl_set_accu_uv(plane, orig_width, orig_height, out_width,
1558 out_height, ilace, color_mode, rotation);
1559
Amber Jain0d66cbb2011-05-19 19:47:54 +05301560 switch (color_mode) {
1561 case OMAP_DSS_COLOR_NV12:
Archit Taneja20fbb502012-08-22 17:04:48 +05301562 if (chroma_upscale) {
1563 /* UV is subsampled by 2 horizontally and vertically */
1564 orig_height >>= 1;
1565 orig_width >>= 1;
1566 } else {
1567 /* UV is downsampled by 2 horizontally and vertically */
1568 orig_height <<= 1;
1569 orig_width <<= 1;
1570 }
1571
Amber Jain0d66cbb2011-05-19 19:47:54 +05301572 break;
1573 case OMAP_DSS_COLOR_YUV2:
1574 case OMAP_DSS_COLOR_UYVY:
Archit Taneja20fbb502012-08-22 17:04:48 +05301575 /* For YUV422 with 90/270 rotation, we don't upsample chroma */
Amber Jain0d66cbb2011-05-19 19:47:54 +05301576 if (rotation == OMAP_DSS_ROT_0 ||
Archit Taneja20fbb502012-08-22 17:04:48 +05301577 rotation == OMAP_DSS_ROT_180) {
1578 if (chroma_upscale)
1579 /* UV is subsampled by 2 horizontally */
1580 orig_width >>= 1;
1581 else
1582 /* UV is downsampled by 2 horizontally */
1583 orig_width <<= 1;
1584 }
1585
Amber Jain0d66cbb2011-05-19 19:47:54 +05301586 /* must use FIR for YUV422 if rotated */
1587 if (rotation != OMAP_DSS_ROT_0)
1588 scale_x = scale_y = true;
Archit Taneja20fbb502012-08-22 17:04:48 +05301589
Amber Jain0d66cbb2011-05-19 19:47:54 +05301590 break;
1591 default:
1592 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001593 return;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301594 }
1595
1596 if (out_width != orig_width)
1597 scale_x = true;
1598 if (out_height != orig_height)
1599 scale_y = true;
1600
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001601 dispc_ovl_set_scale_param(plane, orig_width, orig_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301602 out_width, out_height, five_taps,
1603 rotation, DISPC_COLOR_COMPONENT_UV);
1604
Archit Taneja2a5561b2012-07-16 16:37:45 +05301605 if (plane != OMAP_DSS_WB)
1606 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane),
1607 (scale_x || scale_y) ? 1 : 0, 8, 8);
1608
Amber Jain0d66cbb2011-05-19 19:47:54 +05301609 /* set H scaling */
1610 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_x ? 1 : 0, 5, 5);
1611 /* set V scaling */
1612 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_y ? 1 : 0, 6, 6);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301613}
1614
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001615static void dispc_ovl_set_scaling(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301616 u16 orig_width, u16 orig_height,
1617 u16 out_width, u16 out_height,
1618 bool ilace, bool five_taps,
1619 bool fieldmode, enum omap_color_mode color_mode,
1620 u8 rotation)
1621{
1622 BUG_ON(plane == OMAP_DSS_GFX);
1623
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001624 dispc_ovl_set_scaling_common(plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301625 orig_width, orig_height,
1626 out_width, out_height,
1627 ilace, five_taps,
1628 fieldmode, color_mode,
1629 rotation);
1630
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001631 dispc_ovl_set_scaling_uv(plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301632 orig_width, orig_height,
1633 out_width, out_height,
1634 ilace, five_taps,
1635 fieldmode, color_mode,
1636 rotation);
1637}
1638
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001639static void dispc_ovl_set_rotation_attrs(enum omap_plane plane, u8 rotation,
Archit Tanejac35eeb22013-03-26 19:15:24 +05301640 enum omap_dss_rotation_type rotation_type,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001641 bool mirroring, enum omap_color_mode color_mode)
1642{
Archit Taneja87a74842011-03-02 11:19:50 +05301643 bool row_repeat = false;
1644 int vidrot = 0;
1645
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001646 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1647 color_mode == OMAP_DSS_COLOR_UYVY) {
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001648
1649 if (mirroring) {
1650 switch (rotation) {
1651 case OMAP_DSS_ROT_0:
1652 vidrot = 2;
1653 break;
1654 case OMAP_DSS_ROT_90:
1655 vidrot = 1;
1656 break;
1657 case OMAP_DSS_ROT_180:
1658 vidrot = 0;
1659 break;
1660 case OMAP_DSS_ROT_270:
1661 vidrot = 3;
1662 break;
1663 }
1664 } else {
1665 switch (rotation) {
1666 case OMAP_DSS_ROT_0:
1667 vidrot = 0;
1668 break;
1669 case OMAP_DSS_ROT_90:
1670 vidrot = 1;
1671 break;
1672 case OMAP_DSS_ROT_180:
1673 vidrot = 2;
1674 break;
1675 case OMAP_DSS_ROT_270:
1676 vidrot = 3;
1677 break;
1678 }
1679 }
1680
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001681 if (rotation == OMAP_DSS_ROT_90 || rotation == OMAP_DSS_ROT_270)
Archit Taneja87a74842011-03-02 11:19:50 +05301682 row_repeat = true;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001683 else
Archit Taneja87a74842011-03-02 11:19:50 +05301684 row_repeat = false;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001685 }
Archit Taneja87a74842011-03-02 11:19:50 +05301686
Archit Taneja9b372c22011-05-06 11:45:49 +05301687 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), vidrot, 13, 12);
Archit Taneja87a74842011-03-02 11:19:50 +05301688 if (dss_has_feature(FEAT_ROWREPEATENABLE))
Archit Taneja9b372c22011-05-06 11:45:49 +05301689 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane),
1690 row_repeat ? 1 : 0, 18, 18);
Archit Tanejac35eeb22013-03-26 19:15:24 +05301691
1692 if (color_mode == OMAP_DSS_COLOR_NV12) {
1693 bool doublestride = (rotation_type == OMAP_DSS_ROT_TILER) &&
1694 (rotation == OMAP_DSS_ROT_0 ||
1695 rotation == OMAP_DSS_ROT_180);
1696 /* DOUBLESTRIDE */
1697 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), doublestride, 22, 22);
1698 }
1699
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001700}
1701
1702static int color_mode_to_bpp(enum omap_color_mode color_mode)
1703{
1704 switch (color_mode) {
1705 case OMAP_DSS_COLOR_CLUT1:
1706 return 1;
1707 case OMAP_DSS_COLOR_CLUT2:
1708 return 2;
1709 case OMAP_DSS_COLOR_CLUT4:
1710 return 4;
1711 case OMAP_DSS_COLOR_CLUT8:
Amber Jainf20e4222011-05-19 19:47:50 +05301712 case OMAP_DSS_COLOR_NV12:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001713 return 8;
1714 case OMAP_DSS_COLOR_RGB12U:
1715 case OMAP_DSS_COLOR_RGB16:
1716 case OMAP_DSS_COLOR_ARGB16:
1717 case OMAP_DSS_COLOR_YUV2:
1718 case OMAP_DSS_COLOR_UYVY:
Amber Jainf20e4222011-05-19 19:47:50 +05301719 case OMAP_DSS_COLOR_RGBA16:
1720 case OMAP_DSS_COLOR_RGBX16:
1721 case OMAP_DSS_COLOR_ARGB16_1555:
1722 case OMAP_DSS_COLOR_XRGB16_1555:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001723 return 16;
1724 case OMAP_DSS_COLOR_RGB24P:
1725 return 24;
1726 case OMAP_DSS_COLOR_RGB24U:
1727 case OMAP_DSS_COLOR_ARGB32:
1728 case OMAP_DSS_COLOR_RGBA32:
1729 case OMAP_DSS_COLOR_RGBX32:
1730 return 32;
1731 default:
1732 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001733 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001734 }
1735}
1736
1737static s32 pixinc(int pixels, u8 ps)
1738{
1739 if (pixels == 1)
1740 return 1;
1741 else if (pixels > 1)
1742 return 1 + (pixels - 1) * ps;
1743 else if (pixels < 0)
1744 return 1 - (-pixels + 1) * ps;
1745 else
1746 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001747 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001748}
1749
1750static void calc_vrfb_rotation_offset(u8 rotation, bool mirror,
1751 u16 screen_width,
1752 u16 width, u16 height,
1753 enum omap_color_mode color_mode, bool fieldmode,
1754 unsigned int field_offset,
1755 unsigned *offset0, unsigned *offset1,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301756 s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001757{
1758 u8 ps;
1759
1760 /* FIXME CLUT formats */
1761 switch (color_mode) {
1762 case OMAP_DSS_COLOR_CLUT1:
1763 case OMAP_DSS_COLOR_CLUT2:
1764 case OMAP_DSS_COLOR_CLUT4:
1765 case OMAP_DSS_COLOR_CLUT8:
1766 BUG();
1767 return;
1768 case OMAP_DSS_COLOR_YUV2:
1769 case OMAP_DSS_COLOR_UYVY:
1770 ps = 4;
1771 break;
1772 default:
1773 ps = color_mode_to_bpp(color_mode) / 8;
1774 break;
1775 }
1776
1777 DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
1778 width, height);
1779
1780 /*
1781 * field 0 = even field = bottom field
1782 * field 1 = odd field = top field
1783 */
1784 switch (rotation + mirror * 4) {
1785 case OMAP_DSS_ROT_0:
1786 case OMAP_DSS_ROT_180:
1787 /*
1788 * If the pixel format is YUV or UYVY divide the width
1789 * of the image by 2 for 0 and 180 degree rotation.
1790 */
1791 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1792 color_mode == OMAP_DSS_COLOR_UYVY)
1793 width = width >> 1;
1794 case OMAP_DSS_ROT_90:
1795 case OMAP_DSS_ROT_270:
1796 *offset1 = 0;
1797 if (field_offset)
1798 *offset0 = field_offset * screen_width * ps;
1799 else
1800 *offset0 = 0;
1801
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301802 *row_inc = pixinc(1 +
1803 (y_predecim * screen_width - x_predecim * width) +
1804 (fieldmode ? screen_width : 0), ps);
1805 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001806 break;
1807
1808 case OMAP_DSS_ROT_0 + 4:
1809 case OMAP_DSS_ROT_180 + 4:
1810 /* If the pixel format is YUV or UYVY divide the width
1811 * of the image by 2 for 0 degree and 180 degree
1812 */
1813 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1814 color_mode == OMAP_DSS_COLOR_UYVY)
1815 width = width >> 1;
1816 case OMAP_DSS_ROT_90 + 4:
1817 case OMAP_DSS_ROT_270 + 4:
1818 *offset1 = 0;
1819 if (field_offset)
1820 *offset0 = field_offset * screen_width * ps;
1821 else
1822 *offset0 = 0;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301823 *row_inc = pixinc(1 -
1824 (y_predecim * screen_width + x_predecim * width) -
1825 (fieldmode ? screen_width : 0), ps);
1826 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001827 break;
1828
1829 default:
1830 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001831 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001832 }
1833}
1834
1835static void calc_dma_rotation_offset(u8 rotation, bool mirror,
1836 u16 screen_width,
1837 u16 width, u16 height,
1838 enum omap_color_mode color_mode, bool fieldmode,
1839 unsigned int field_offset,
1840 unsigned *offset0, unsigned *offset1,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301841 s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001842{
1843 u8 ps;
1844 u16 fbw, fbh;
1845
1846 /* FIXME CLUT formats */
1847 switch (color_mode) {
1848 case OMAP_DSS_COLOR_CLUT1:
1849 case OMAP_DSS_COLOR_CLUT2:
1850 case OMAP_DSS_COLOR_CLUT4:
1851 case OMAP_DSS_COLOR_CLUT8:
1852 BUG();
1853 return;
1854 default:
1855 ps = color_mode_to_bpp(color_mode) / 8;
1856 break;
1857 }
1858
1859 DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
1860 width, height);
1861
1862 /* width & height are overlay sizes, convert to fb sizes */
1863
1864 if (rotation == OMAP_DSS_ROT_0 || rotation == OMAP_DSS_ROT_180) {
1865 fbw = width;
1866 fbh = height;
1867 } else {
1868 fbw = height;
1869 fbh = width;
1870 }
1871
1872 /*
1873 * field 0 = even field = bottom field
1874 * field 1 = odd field = top field
1875 */
1876 switch (rotation + mirror * 4) {
1877 case OMAP_DSS_ROT_0:
1878 *offset1 = 0;
1879 if (field_offset)
1880 *offset0 = *offset1 + field_offset * screen_width * ps;
1881 else
1882 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301883 *row_inc = pixinc(1 +
1884 (y_predecim * screen_width - fbw * x_predecim) +
1885 (fieldmode ? screen_width : 0), ps);
1886 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1887 color_mode == OMAP_DSS_COLOR_UYVY)
1888 *pix_inc = pixinc(x_predecim, 2 * ps);
1889 else
1890 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001891 break;
1892 case OMAP_DSS_ROT_90:
1893 *offset1 = screen_width * (fbh - 1) * ps;
1894 if (field_offset)
1895 *offset0 = *offset1 + field_offset * ps;
1896 else
1897 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301898 *row_inc = pixinc(screen_width * (fbh * x_predecim - 1) +
1899 y_predecim + (fieldmode ? 1 : 0), ps);
1900 *pix_inc = pixinc(-x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001901 break;
1902 case OMAP_DSS_ROT_180:
1903 *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
1904 if (field_offset)
1905 *offset0 = *offset1 - field_offset * screen_width * ps;
1906 else
1907 *offset0 = *offset1;
1908 *row_inc = pixinc(-1 -
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301909 (y_predecim * screen_width - fbw * x_predecim) -
1910 (fieldmode ? screen_width : 0), ps);
1911 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1912 color_mode == OMAP_DSS_COLOR_UYVY)
1913 *pix_inc = pixinc(-x_predecim, 2 * ps);
1914 else
1915 *pix_inc = pixinc(-x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001916 break;
1917 case OMAP_DSS_ROT_270:
1918 *offset1 = (fbw - 1) * ps;
1919 if (field_offset)
1920 *offset0 = *offset1 - field_offset * ps;
1921 else
1922 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301923 *row_inc = pixinc(-screen_width * (fbh * x_predecim - 1) -
1924 y_predecim - (fieldmode ? 1 : 0), ps);
1925 *pix_inc = pixinc(x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001926 break;
1927
1928 /* mirroring */
1929 case OMAP_DSS_ROT_0 + 4:
1930 *offset1 = (fbw - 1) * ps;
1931 if (field_offset)
1932 *offset0 = *offset1 + field_offset * screen_width * ps;
1933 else
1934 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301935 *row_inc = pixinc(y_predecim * screen_width * 2 - 1 +
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001936 (fieldmode ? screen_width : 0),
1937 ps);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301938 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1939 color_mode == OMAP_DSS_COLOR_UYVY)
1940 *pix_inc = pixinc(-x_predecim, 2 * ps);
1941 else
1942 *pix_inc = pixinc(-x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001943 break;
1944
1945 case OMAP_DSS_ROT_90 + 4:
1946 *offset1 = 0;
1947 if (field_offset)
1948 *offset0 = *offset1 + field_offset * ps;
1949 else
1950 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301951 *row_inc = pixinc(-screen_width * (fbh * x_predecim - 1) +
1952 y_predecim + (fieldmode ? 1 : 0),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001953 ps);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301954 *pix_inc = pixinc(x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001955 break;
1956
1957 case OMAP_DSS_ROT_180 + 4:
1958 *offset1 = screen_width * (fbh - 1) * ps;
1959 if (field_offset)
1960 *offset0 = *offset1 - field_offset * screen_width * ps;
1961 else
1962 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301963 *row_inc = pixinc(1 - y_predecim * screen_width * 2 -
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001964 (fieldmode ? screen_width : 0),
1965 ps);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301966 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1967 color_mode == OMAP_DSS_COLOR_UYVY)
1968 *pix_inc = pixinc(x_predecim, 2 * ps);
1969 else
1970 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001971 break;
1972
1973 case OMAP_DSS_ROT_270 + 4:
1974 *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
1975 if (field_offset)
1976 *offset0 = *offset1 - field_offset * ps;
1977 else
1978 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301979 *row_inc = pixinc(screen_width * (fbh * x_predecim - 1) -
1980 y_predecim - (fieldmode ? 1 : 0),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001981 ps);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301982 *pix_inc = pixinc(-x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001983 break;
1984
1985 default:
1986 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001987 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001988 }
1989}
1990
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05301991static void calc_tiler_rotation_offset(u16 screen_width, u16 width,
1992 enum omap_color_mode color_mode, bool fieldmode,
1993 unsigned int field_offset, unsigned *offset0, unsigned *offset1,
1994 s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
1995{
1996 u8 ps;
1997
1998 switch (color_mode) {
1999 case OMAP_DSS_COLOR_CLUT1:
2000 case OMAP_DSS_COLOR_CLUT2:
2001 case OMAP_DSS_COLOR_CLUT4:
2002 case OMAP_DSS_COLOR_CLUT8:
2003 BUG();
2004 return;
2005 default:
2006 ps = color_mode_to_bpp(color_mode) / 8;
2007 break;
2008 }
2009
2010 DSSDBG("scrw %d, width %d\n", screen_width, width);
2011
2012 /*
2013 * field 0 = even field = bottom field
2014 * field 1 = odd field = top field
2015 */
2016 *offset1 = 0;
2017 if (field_offset)
2018 *offset0 = *offset1 + field_offset * screen_width * ps;
2019 else
2020 *offset0 = *offset1;
2021 *row_inc = pixinc(1 + (y_predecim * screen_width - width * x_predecim) +
2022 (fieldmode ? screen_width : 0), ps);
2023 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
2024 color_mode == OMAP_DSS_COLOR_UYVY)
2025 *pix_inc = pixinc(x_predecim, 2 * ps);
2026 else
2027 *pix_inc = pixinc(x_predecim, ps);
2028}
2029
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302030/*
2031 * This function is used to avoid synclosts in OMAP3, because of some
2032 * undocumented horizontal position and timing related limitations.
2033 */
Tomi Valkeinen465ec132012-10-19 15:40:24 +03002034static int check_horiz_timing_omap3(unsigned long pclk, unsigned long lclk,
Archit Taneja81ab95b2012-05-08 15:53:20 +05302035 const struct omap_video_timings *t, u16 pos_x,
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02002036 u16 width, u16 height, u16 out_width, u16 out_height,
2037 bool five_taps)
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302038{
Tomi Valkeinen230edc02012-11-05 14:40:19 +02002039 const int ds = DIV_ROUND_UP(height, out_height);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302040 unsigned long nonactive;
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302041 static const u8 limits[3] = { 8, 10, 20 };
2042 u64 val, blank;
2043 int i;
2044
Archit Taneja81ab95b2012-05-08 15:53:20 +05302045 nonactive = t->x_res + t->hfp + t->hsw + t->hbp - out_width;
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302046
2047 i = 0;
2048 if (out_height < height)
2049 i++;
2050 if (out_width < width)
2051 i++;
Archit Taneja81ab95b2012-05-08 15:53:20 +05302052 blank = div_u64((u64)(t->hbp + t->hsw + t->hfp) * lclk, pclk);
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302053 DSSDBG("blanking period + ppl = %llu (limit = %u)\n", blank, limits[i]);
2054 if (blank <= limits[i])
2055 return -EINVAL;
2056
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02002057 /* FIXME add checks for 3-tap filter once the limitations are known */
2058 if (!five_taps)
2059 return 0;
2060
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302061 /*
2062 * Pixel data should be prepared before visible display point starts.
2063 * So, atleast DS-2 lines must have already been fetched by DISPC
2064 * during nonactive - pos_x period.
2065 */
2066 val = div_u64((u64)(nonactive - pos_x) * lclk, pclk);
2067 DSSDBG("(nonactive - pos_x) * pcd = %llu max(0, DS - 2) * width = %d\n",
Tomi Valkeinen230edc02012-11-05 14:40:19 +02002068 val, max(0, ds - 2) * width);
2069 if (val < max(0, ds - 2) * width)
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302070 return -EINVAL;
2071
2072 /*
2073 * All lines need to be refilled during the nonactive period of which
2074 * only one line can be loaded during the active period. So, atleast
2075 * DS - 1 lines should be loaded during nonactive period.
2076 */
2077 val = div_u64((u64)nonactive * lclk, pclk);
2078 DSSDBG("nonactive * pcd = %llu, max(0, DS - 1) * width = %d\n",
Tomi Valkeinen230edc02012-11-05 14:40:19 +02002079 val, max(0, ds - 1) * width);
2080 if (val < max(0, ds - 1) * width)
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302081 return -EINVAL;
2082
2083 return 0;
2084}
2085
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002086static unsigned long calc_core_clk_five_taps(unsigned long pclk,
Archit Taneja81ab95b2012-05-08 15:53:20 +05302087 const struct omap_video_timings *mgr_timings, u16 width,
2088 u16 height, u16 out_width, u16 out_height,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002089 enum omap_color_mode color_mode)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002090{
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302091 u32 core_clk = 0;
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302092 u64 tmp;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002093
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302094 if (height <= out_height && width <= out_width)
2095 return (unsigned long) pclk;
2096
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002097 if (height > out_height) {
Archit Taneja81ab95b2012-05-08 15:53:20 +05302098 unsigned int ppl = mgr_timings->x_res;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002099
2100 tmp = pclk * height * out_width;
2101 do_div(tmp, 2 * out_height * ppl);
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302102 core_clk = tmp;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002103
Ville Syrjälä2d9c5592010-01-08 11:56:41 +02002104 if (height > 2 * out_height) {
2105 if (ppl == out_width)
2106 return 0;
2107
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002108 tmp = pclk * (height - 2 * out_height) * out_width;
2109 do_div(tmp, 2 * out_height * (ppl - out_width));
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302110 core_clk = max_t(u32, core_clk, tmp);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002111 }
2112 }
2113
2114 if (width > out_width) {
2115 tmp = pclk * width;
2116 do_div(tmp, out_width);
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302117 core_clk = max_t(u32, core_clk, tmp);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002118
2119 if (color_mode == OMAP_DSS_COLOR_RGB24U)
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302120 core_clk <<= 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002121 }
2122
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302123 return core_clk;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002124}
2125
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002126static unsigned long calc_core_clk_24xx(unsigned long pclk, u16 width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302127 u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302128{
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302129 if (height > out_height && width > out_width)
2130 return pclk * 4;
2131 else
2132 return pclk * 2;
2133}
2134
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002135static unsigned long calc_core_clk_34xx(unsigned long pclk, u16 width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302136 u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002137{
2138 unsigned int hf, vf;
2139
2140 /*
2141 * FIXME how to determine the 'A' factor
2142 * for the no downscaling case ?
2143 */
2144
2145 if (width > 3 * out_width)
2146 hf = 4;
2147 else if (width > 2 * out_width)
2148 hf = 3;
2149 else if (width > out_width)
2150 hf = 2;
2151 else
2152 hf = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002153 if (height > out_height)
2154 vf = 2;
2155 else
2156 vf = 1;
2157
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302158 return pclk * vf * hf;
2159}
2160
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002161static unsigned long calc_core_clk_44xx(unsigned long pclk, u16 width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302162 u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302163{
Archit Taneja8ba85302012-09-26 17:00:37 +05302164 /*
2165 * If the overlay/writeback is in mem to mem mode, there are no
2166 * downscaling limitations with respect to pixel clock, return 1 as
2167 * required core clock to represent that we have sufficient enough
2168 * core clock to do maximum downscaling
2169 */
2170 if (mem_to_mem)
2171 return 1;
2172
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302173 if (width > out_width)
2174 return DIV_ROUND_UP(pclk, out_width) * width;
2175 else
2176 return pclk;
2177}
2178
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +03002179static int dispc_ovl_calc_scaling_24xx(unsigned long pclk, unsigned long lclk,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302180 const struct omap_video_timings *mgr_timings,
2181 u16 width, u16 height, u16 out_width, u16 out_height,
2182 enum omap_color_mode color_mode, bool *five_taps,
2183 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +05302184 u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302185{
2186 int error;
2187 u16 in_width, in_height;
2188 int min_factor = min(*decim_x, *decim_y);
2189 const int maxsinglelinewidth =
2190 dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302191
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302192 *five_taps = false;
2193
2194 do {
Tomi Valkeineneec77da2014-01-27 11:29:53 +02002195 in_height = height / *decim_y;
2196 in_width = width / *decim_x;
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002197 *core_clk = dispc.feat->calc_core_clk(pclk, in_width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302198 in_height, out_width, out_height, mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302199 error = (in_width > maxsinglelinewidth || !*core_clk ||
2200 *core_clk > dispc_core_clk_rate());
2201 if (error) {
2202 if (*decim_x == *decim_y) {
2203 *decim_x = min_factor;
2204 ++*decim_y;
2205 } else {
2206 swap(*decim_x, *decim_y);
2207 if (*decim_x < *decim_y)
2208 ++*decim_x;
2209 }
2210 }
2211 } while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);
2212
2213 if (in_width > maxsinglelinewidth) {
2214 DSSERR("Cannot scale max input width exceeded");
2215 return -EINVAL;
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302216 }
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302217 return 0;
2218}
2219
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +03002220static int dispc_ovl_calc_scaling_34xx(unsigned long pclk, unsigned long lclk,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302221 const struct omap_video_timings *mgr_timings,
2222 u16 width, u16 height, u16 out_width, u16 out_height,
2223 enum omap_color_mode color_mode, bool *five_taps,
2224 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +05302225 u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302226{
2227 int error;
2228 u16 in_width, in_height;
2229 int min_factor = min(*decim_x, *decim_y);
2230 const int maxsinglelinewidth =
2231 dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
2232
2233 do {
Tomi Valkeineneec77da2014-01-27 11:29:53 +02002234 in_height = height / *decim_y;
2235 in_width = width / *decim_x;
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02002236 *five_taps = in_height > out_height;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302237
2238 if (in_width > maxsinglelinewidth)
2239 if (in_height > out_height &&
2240 in_height < out_height * 2)
2241 *five_taps = false;
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02002242again:
2243 if (*five_taps)
2244 *core_clk = calc_core_clk_five_taps(pclk, mgr_timings,
2245 in_width, in_height, out_width,
2246 out_height, color_mode);
2247 else
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002248 *core_clk = dispc.feat->calc_core_clk(pclk, in_width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302249 in_height, out_width, out_height,
2250 mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302251
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02002252 error = check_horiz_timing_omap3(pclk, lclk, mgr_timings,
2253 pos_x, in_width, in_height, out_width,
2254 out_height, *five_taps);
2255 if (error && *five_taps) {
2256 *five_taps = false;
2257 goto again;
2258 }
2259
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302260 error = (error || in_width > maxsinglelinewidth * 2 ||
2261 (in_width > maxsinglelinewidth && *five_taps) ||
2262 !*core_clk || *core_clk > dispc_core_clk_rate());
2263 if (error) {
2264 if (*decim_x == *decim_y) {
2265 *decim_x = min_factor;
2266 ++*decim_y;
2267 } else {
2268 swap(*decim_x, *decim_y);
2269 if (*decim_x < *decim_y)
2270 ++*decim_x;
2271 }
2272 }
2273 } while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);
2274
Tomi Valkeinen465ec132012-10-19 15:40:24 +03002275 if (check_horiz_timing_omap3(pclk, lclk, mgr_timings, pos_x, width,
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02002276 height, out_width, out_height, *five_taps)) {
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302277 DSSERR("horizontal timing too tight\n");
2278 return -EINVAL;
2279 }
2280
2281 if (in_width > (maxsinglelinewidth * 2)) {
2282 DSSERR("Cannot setup scaling");
2283 DSSERR("width exceeds maximum width possible");
2284 return -EINVAL;
2285 }
2286
2287 if (in_width > maxsinglelinewidth && *five_taps) {
2288 DSSERR("cannot setup scaling with five taps");
2289 return -EINVAL;
2290 }
2291 return 0;
2292}
2293
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +03002294static int dispc_ovl_calc_scaling_44xx(unsigned long pclk, unsigned long lclk,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302295 const struct omap_video_timings *mgr_timings,
2296 u16 width, u16 height, u16 out_width, u16 out_height,
2297 enum omap_color_mode color_mode, bool *five_taps,
2298 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +05302299 u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302300{
2301 u16 in_width, in_width_max;
2302 int decim_x_min = *decim_x;
Tomi Valkeineneec77da2014-01-27 11:29:53 +02002303 u16 in_height = height / *decim_y;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302304 const int maxsinglelinewidth =
2305 dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
Archit Taneja8ba85302012-09-26 17:00:37 +05302306 const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302307
Archit Taneja5d501082012-11-07 11:45:02 +05302308 if (mem_to_mem) {
2309 in_width_max = out_width * maxdownscale;
2310 } else {
Archit Taneja8ba85302012-09-26 17:00:37 +05302311 in_width_max = dispc_core_clk_rate() /
2312 DIV_ROUND_UP(pclk, out_width);
Archit Taneja5d501082012-11-07 11:45:02 +05302313 }
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302314
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302315 *decim_x = DIV_ROUND_UP(width, in_width_max);
2316
2317 *decim_x = *decim_x > decim_x_min ? *decim_x : decim_x_min;
2318 if (*decim_x > *x_predecim)
2319 return -EINVAL;
2320
2321 do {
Tomi Valkeineneec77da2014-01-27 11:29:53 +02002322 in_width = width / *decim_x;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302323 } while (*decim_x <= *x_predecim &&
2324 in_width > maxsinglelinewidth && ++*decim_x);
2325
2326 if (in_width > maxsinglelinewidth) {
2327 DSSERR("Cannot scale width exceeds max line width");
2328 return -EINVAL;
2329 }
2330
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002331 *core_clk = dispc.feat->calc_core_clk(pclk, in_width, in_height,
Archit Taneja8ba85302012-09-26 17:00:37 +05302332 out_width, out_height, mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302333 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002334}
2335
Tomi Valkeinen74e16452012-10-19 15:46:30 +03002336static int dispc_ovl_calc_scaling(unsigned long pclk, unsigned long lclk,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302337 enum omap_overlay_caps caps,
Archit Taneja81ab95b2012-05-08 15:53:20 +05302338 const struct omap_video_timings *mgr_timings,
2339 u16 width, u16 height, u16 out_width, u16 out_height,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302340 enum omap_color_mode color_mode, bool *five_taps,
Chandrabhanu Mahapatrad557a9c2012-09-24 12:08:27 +05302341 int *x_predecim, int *y_predecim, u16 pos_x,
Archit Taneja8ba85302012-09-26 17:00:37 +05302342 enum omap_dss_rotation_type rotation_type, bool mem_to_mem)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302343{
Archit Taneja0373cac2011-09-08 13:25:17 +05302344 const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302345 const int max_decim_limit = 16;
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302346 unsigned long core_clk = 0;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302347 int decim_x, decim_y, ret;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302348
Tomi Valkeinenf95cb5e2011-11-01 10:50:45 +02002349 if (width == out_width && height == out_height)
2350 return 0;
2351
Tomi Valkeinen4e1d3ca2014-10-03 15:14:09 +00002352 if (pclk == 0 || mgr_timings->pixelclock == 0) {
2353 DSSERR("cannot calculate scaling settings: pclk is zero\n");
2354 return -EINVAL;
2355 }
2356
Archit Taneja5b54ed32012-09-26 16:55:27 +05302357 if ((caps & OMAP_DSS_OVL_CAP_SCALE) == 0)
Tomi Valkeinenf95cb5e2011-11-01 10:50:45 +02002358 return -EINVAL;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302359
Tomi Valkeinen74e16452012-10-19 15:46:30 +03002360 if (mem_to_mem) {
Archit Taneja1c031442012-11-07 11:45:03 +05302361 *x_predecim = *y_predecim = 1;
2362 } else {
2363 *x_predecim = max_decim_limit;
2364 *y_predecim = (rotation_type == OMAP_DSS_ROT_TILER &&
2365 dss_has_feature(FEAT_BURST_2D)) ?
2366 2 : max_decim_limit;
2367 }
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302368
2369 if (color_mode == OMAP_DSS_COLOR_CLUT1 ||
2370 color_mode == OMAP_DSS_COLOR_CLUT2 ||
2371 color_mode == OMAP_DSS_COLOR_CLUT4 ||
2372 color_mode == OMAP_DSS_COLOR_CLUT8) {
2373 *x_predecim = 1;
2374 *y_predecim = 1;
2375 *five_taps = false;
2376 return 0;
2377 }
2378
2379 decim_x = DIV_ROUND_UP(DIV_ROUND_UP(width, out_width), maxdownscale);
2380 decim_y = DIV_ROUND_UP(DIV_ROUND_UP(height, out_height), maxdownscale);
2381
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302382 if (decim_x > *x_predecim || out_width > width * 8)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302383 return -EINVAL;
2384
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302385 if (decim_y > *y_predecim || out_height > height * 8)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302386 return -EINVAL;
2387
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +03002388 ret = dispc.feat->calc_scaling(pclk, lclk, mgr_timings, width, height,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302389 out_width, out_height, color_mode, five_taps,
Archit Taneja8ba85302012-09-26 17:00:37 +05302390 x_predecim, y_predecim, &decim_x, &decim_y, pos_x, &core_clk,
2391 mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302392 if (ret)
2393 return ret;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302394
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302395 DSSDBG("required core clk rate = %lu Hz\n", core_clk);
2396 DSSDBG("current core clk rate = %lu Hz\n", dispc_core_clk_rate());
Archit Taneja79ad75f2011-09-08 13:15:11 +05302397
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302398 if (!core_clk || core_clk > dispc_core_clk_rate()) {
Archit Taneja79ad75f2011-09-08 13:15:11 +05302399 DSSERR("failed to set up scaling, "
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302400 "required core clk rate = %lu Hz, "
2401 "current core clk rate = %lu Hz\n",
2402 core_clk, dispc_core_clk_rate());
Archit Taneja79ad75f2011-09-08 13:15:11 +05302403 return -EINVAL;
2404 }
2405
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302406 *x_predecim = decim_x;
2407 *y_predecim = decim_y;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302408 return 0;
2409}
2410
Tomi Valkeinenf9b719b2012-10-19 15:57:11 +03002411int dispc_ovl_check(enum omap_plane plane, enum omap_channel channel,
2412 const struct omap_overlay_info *oi,
2413 const struct omap_video_timings *timings,
2414 int *x_predecim, int *y_predecim)
2415{
2416 enum omap_overlay_caps caps = dss_feat_get_overlay_caps(plane);
2417 bool five_taps = true;
Peter Senna Tschudin62a83182013-09-22 20:44:11 +02002418 bool fieldmode = false;
Tomi Valkeinenf9b719b2012-10-19 15:57:11 +03002419 u16 in_height = oi->height;
2420 u16 in_width = oi->width;
2421 bool ilace = timings->interlace;
2422 u16 out_width, out_height;
2423 int pos_x = oi->pos_x;
2424 unsigned long pclk = dispc_mgr_pclk_rate(channel);
2425 unsigned long lclk = dispc_mgr_lclk_rate(channel);
2426
2427 out_width = oi->out_width == 0 ? oi->width : oi->out_width;
2428 out_height = oi->out_height == 0 ? oi->height : oi->out_height;
2429
2430 if (ilace && oi->height == out_height)
Peter Senna Tschudin62a83182013-09-22 20:44:11 +02002431 fieldmode = true;
Tomi Valkeinenf9b719b2012-10-19 15:57:11 +03002432
2433 if (ilace) {
2434 if (fieldmode)
2435 in_height /= 2;
2436 out_height /= 2;
2437
2438 DSSDBG("adjusting for ilace: height %d, out_height %d\n",
2439 in_height, out_height);
2440 }
2441
2442 if (!dss_feat_color_mode_supported(plane, oi->color_mode))
2443 return -EINVAL;
2444
2445 return dispc_ovl_calc_scaling(pclk, lclk, caps, timings, in_width,
2446 in_height, out_width, out_height, oi->color_mode,
2447 &five_taps, x_predecim, y_predecim, pos_x,
2448 oi->rotation_type, false);
2449}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002450EXPORT_SYMBOL(dispc_ovl_check);
Tomi Valkeinenf9b719b2012-10-19 15:57:11 +03002451
Archit Taneja84a880f2012-09-26 16:57:37 +05302452static int dispc_ovl_setup_common(enum omap_plane plane,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302453 enum omap_overlay_caps caps, u32 paddr, u32 p_uv_addr,
2454 u16 screen_width, int pos_x, int pos_y, u16 width, u16 height,
2455 u16 out_width, u16 out_height, enum omap_color_mode color_mode,
2456 u8 rotation, bool mirror, u8 zorder, u8 pre_mult_alpha,
2457 u8 global_alpha, enum omap_dss_rotation_type rotation_type,
Archit Taneja8ba85302012-09-26 17:00:37 +05302458 bool replication, const struct omap_video_timings *mgr_timings,
2459 bool mem_to_mem)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002460{
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302461 bool five_taps = true;
Peter Senna Tschudin62a83182013-09-22 20:44:11 +02002462 bool fieldmode = false;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302463 int r, cconv = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002464 unsigned offset0, offset1;
2465 s32 row_inc;
2466 s32 pix_inc;
Archit Taneja6be0d732012-11-07 11:45:04 +05302467 u16 frame_width, frame_height;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002468 unsigned int field_offset = 0;
Archit Taneja84a880f2012-09-26 16:57:37 +05302469 u16 in_height = height;
2470 u16 in_width = width;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302471 int x_predecim = 1, y_predecim = 1;
Archit Taneja8050cbe2012-06-06 16:25:52 +05302472 bool ilace = mgr_timings->interlace;
Tomi Valkeinen74e16452012-10-19 15:46:30 +03002473 unsigned long pclk = dispc_plane_pclk_rate(plane);
2474 unsigned long lclk = dispc_plane_lclk_rate(plane);
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02002475
Tomi Valkeinene5666582014-11-28 14:34:15 +02002476 if (paddr == 0 && rotation_type != OMAP_DSS_ROT_TILER)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002477 return -EINVAL;
2478
Archit Taneja84a880f2012-09-26 16:57:37 +05302479 out_width = out_width == 0 ? width : out_width;
2480 out_height = out_height == 0 ? height : out_height;
Tomi Valkeinencf073662011-11-03 16:08:27 +02002481
Archit Taneja84a880f2012-09-26 16:57:37 +05302482 if (ilace && height == out_height)
Peter Senna Tschudin62a83182013-09-22 20:44:11 +02002483 fieldmode = true;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002484
2485 if (ilace) {
2486 if (fieldmode)
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302487 in_height /= 2;
Archit Taneja8eeb7012012-08-22 12:33:49 +05302488 pos_y /= 2;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302489 out_height /= 2;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002490
2491 DSSDBG("adjusting for ilace: height %d, pos_y %d, "
Archit Taneja84a880f2012-09-26 16:57:37 +05302492 "out_height %d\n", in_height, pos_y,
2493 out_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002494 }
2495
Archit Taneja84a880f2012-09-26 16:57:37 +05302496 if (!dss_feat_color_mode_supported(plane, color_mode))
Archit Taneja8dad2ab2010-11-25 17:58:10 +05302497 return -EINVAL;
2498
Tomi Valkeinen74e16452012-10-19 15:46:30 +03002499 r = dispc_ovl_calc_scaling(pclk, lclk, caps, mgr_timings, in_width,
Archit Taneja84a880f2012-09-26 16:57:37 +05302500 in_height, out_width, out_height, color_mode,
2501 &five_taps, &x_predecim, &y_predecim, pos_x,
Archit Taneja8ba85302012-09-26 17:00:37 +05302502 rotation_type, mem_to_mem);
Archit Taneja79ad75f2011-09-08 13:15:11 +05302503 if (r)
2504 return r;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002505
Tomi Valkeineneec77da2014-01-27 11:29:53 +02002506 in_width = in_width / x_predecim;
2507 in_height = in_height / y_predecim;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302508
Archit Taneja84a880f2012-09-26 16:57:37 +05302509 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
2510 color_mode == OMAP_DSS_COLOR_UYVY ||
2511 color_mode == OMAP_DSS_COLOR_NV12)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302512 cconv = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002513
2514 if (ilace && !fieldmode) {
2515 /*
2516 * when downscaling the bottom field may have to start several
2517 * source lines below the top field. Unfortunately ACCUI
2518 * registers will only hold the fractional part of the offset
2519 * so the integer part must be added to the base address of the
2520 * bottom field.
2521 */
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302522 if (!in_height || in_height == out_height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002523 field_offset = 0;
2524 else
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302525 field_offset = in_height / out_height / 2;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002526 }
2527
2528 /* Fields are independent but interleaved in memory. */
2529 if (fieldmode)
2530 field_offset = 1;
2531
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002532 offset0 = 0;
2533 offset1 = 0;
2534 row_inc = 0;
2535 pix_inc = 0;
2536
Archit Taneja6be0d732012-11-07 11:45:04 +05302537 if (plane == OMAP_DSS_WB) {
2538 frame_width = out_width;
2539 frame_height = out_height;
2540 } else {
2541 frame_width = in_width;
2542 frame_height = height;
2543 }
2544
Archit Taneja84a880f2012-09-26 16:57:37 +05302545 if (rotation_type == OMAP_DSS_ROT_TILER)
Archit Taneja6be0d732012-11-07 11:45:04 +05302546 calc_tiler_rotation_offset(screen_width, frame_width,
Archit Taneja84a880f2012-09-26 16:57:37 +05302547 color_mode, fieldmode, field_offset,
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05302548 &offset0, &offset1, &row_inc, &pix_inc,
2549 x_predecim, y_predecim);
Archit Taneja84a880f2012-09-26 16:57:37 +05302550 else if (rotation_type == OMAP_DSS_ROT_DMA)
Archit Taneja6be0d732012-11-07 11:45:04 +05302551 calc_dma_rotation_offset(rotation, mirror, screen_width,
2552 frame_width, frame_height,
Archit Taneja84a880f2012-09-26 16:57:37 +05302553 color_mode, fieldmode, field_offset,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302554 &offset0, &offset1, &row_inc, &pix_inc,
2555 x_predecim, y_predecim);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002556 else
Archit Taneja84a880f2012-09-26 16:57:37 +05302557 calc_vrfb_rotation_offset(rotation, mirror,
Archit Taneja6be0d732012-11-07 11:45:04 +05302558 screen_width, frame_width, frame_height,
Archit Taneja84a880f2012-09-26 16:57:37 +05302559 color_mode, fieldmode, field_offset,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302560 &offset0, &offset1, &row_inc, &pix_inc,
2561 x_predecim, y_predecim);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002562
2563 DSSDBG("offset0 %u, offset1 %u, row_inc %d, pix_inc %d\n",
2564 offset0, offset1, row_inc, pix_inc);
2565
Archit Taneja84a880f2012-09-26 16:57:37 +05302566 dispc_ovl_set_color_mode(plane, color_mode);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002567
Archit Taneja84a880f2012-09-26 16:57:37 +05302568 dispc_ovl_configure_burst_type(plane, rotation_type);
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05302569
Archit Taneja84a880f2012-09-26 16:57:37 +05302570 dispc_ovl_set_ba0(plane, paddr + offset0);
2571 dispc_ovl_set_ba1(plane, paddr + offset1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002572
Archit Taneja84a880f2012-09-26 16:57:37 +05302573 if (OMAP_DSS_COLOR_NV12 == color_mode) {
2574 dispc_ovl_set_ba0_uv(plane, p_uv_addr + offset0);
2575 dispc_ovl_set_ba1_uv(plane, p_uv_addr + offset1);
Amber Jain0d66cbb2011-05-19 19:47:54 +05302576 }
2577
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03002578 dispc_ovl_set_row_inc(plane, row_inc);
2579 dispc_ovl_set_pix_inc(plane, pix_inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002580
Archit Taneja84a880f2012-09-26 16:57:37 +05302581 DSSDBG("%d,%d %dx%d -> %dx%d\n", pos_x, pos_y, in_width,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302582 in_height, out_width, out_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002583
Archit Taneja84a880f2012-09-26 16:57:37 +05302584 dispc_ovl_set_pos(plane, caps, pos_x, pos_y);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002585
Archit Taneja78b687f2012-09-21 14:51:49 +05302586 dispc_ovl_set_input_size(plane, in_width, in_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002587
Archit Taneja5b54ed32012-09-26 16:55:27 +05302588 if (caps & OMAP_DSS_OVL_CAP_SCALE) {
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302589 dispc_ovl_set_scaling(plane, in_width, in_height, out_width,
2590 out_height, ilace, five_taps, fieldmode,
Archit Taneja84a880f2012-09-26 16:57:37 +05302591 color_mode, rotation);
Archit Taneja78b687f2012-09-21 14:51:49 +05302592 dispc_ovl_set_output_size(plane, out_width, out_height);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03002593 dispc_ovl_set_vid_color_conv(plane, cconv);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002594 }
2595
Archit Tanejac35eeb22013-03-26 19:15:24 +05302596 dispc_ovl_set_rotation_attrs(plane, rotation, rotation_type, mirror,
2597 color_mode);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002598
Archit Taneja84a880f2012-09-26 16:57:37 +05302599 dispc_ovl_set_zorder(plane, caps, zorder);
2600 dispc_ovl_set_pre_mult_alpha(plane, caps, pre_mult_alpha);
2601 dispc_ovl_setup_global_alpha(plane, caps, global_alpha);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002602
Archit Tanejad79db852012-09-22 12:30:17 +05302603 dispc_ovl_enable_replication(plane, caps, replication);
Archit Tanejac3d925292011-09-14 11:52:54 +05302604
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002605 return 0;
2606}
2607
Archit Taneja84a880f2012-09-26 16:57:37 +05302608int dispc_ovl_setup(enum omap_plane plane, const struct omap_overlay_info *oi,
Archit Taneja8ba85302012-09-26 17:00:37 +05302609 bool replication, const struct omap_video_timings *mgr_timings,
2610 bool mem_to_mem)
Archit Taneja84a880f2012-09-26 16:57:37 +05302611{
2612 int r;
Tomi Valkeinen16bf20c2012-10-15 15:33:22 +03002613 enum omap_overlay_caps caps = dss_feat_get_overlay_caps(plane);
Archit Taneja84a880f2012-09-26 16:57:37 +05302614 enum omap_channel channel;
2615
2616 channel = dispc_ovl_get_channel_out(plane);
2617
Arnd Bergmann24f13a62014-04-24 13:28:18 +01002618 DSSDBG("dispc_ovl_setup %d, pa %pad, pa_uv %pad, sw %d, %d,%d, %dx%d ->"
2619 " %dx%d, cmode %x, rot %d, mir %d, chan %d repl %d\n",
2620 plane, &oi->paddr, &oi->p_uv_addr, oi->screen_width, oi->pos_x,
Archit Taneja84a880f2012-09-26 16:57:37 +05302621 oi->pos_y, oi->width, oi->height, oi->out_width, oi->out_height,
2622 oi->color_mode, oi->rotation, oi->mirror, channel, replication);
2623
Tomi Valkeinen16bf20c2012-10-15 15:33:22 +03002624 r = dispc_ovl_setup_common(plane, caps, oi->paddr, oi->p_uv_addr,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302625 oi->screen_width, oi->pos_x, oi->pos_y, oi->width, oi->height,
2626 oi->out_width, oi->out_height, oi->color_mode, oi->rotation,
2627 oi->mirror, oi->zorder, oi->pre_mult_alpha, oi->global_alpha,
Archit Taneja8ba85302012-09-26 17:00:37 +05302628 oi->rotation_type, replication, mgr_timings, mem_to_mem);
Archit Taneja84a880f2012-09-26 16:57:37 +05302629
2630 return r;
2631}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002632EXPORT_SYMBOL(dispc_ovl_setup);
Archit Taneja84a880f2012-09-26 16:57:37 +05302633
Archit Taneja749feff2012-08-31 12:32:52 +05302634int dispc_wb_setup(const struct omap_dss_writeback_info *wi,
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302635 bool mem_to_mem, const struct omap_video_timings *mgr_timings)
Archit Taneja749feff2012-08-31 12:32:52 +05302636{
2637 int r;
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302638 u32 l;
Archit Taneja749feff2012-08-31 12:32:52 +05302639 enum omap_plane plane = OMAP_DSS_WB;
2640 const int pos_x = 0, pos_y = 0;
2641 const u8 zorder = 0, global_alpha = 0;
2642 const bool replication = false;
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302643 bool truncation;
Archit Taneja749feff2012-08-31 12:32:52 +05302644 int in_width = mgr_timings->x_res;
2645 int in_height = mgr_timings->y_res;
2646 enum omap_overlay_caps caps =
2647 OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA;
2648
2649 DSSDBG("dispc_wb_setup, pa %x, pa_uv %x, %d,%d -> %dx%d, cmode %x, "
2650 "rot %d, mir %d\n", wi->paddr, wi->p_uv_addr, in_width,
2651 in_height, wi->width, wi->height, wi->color_mode, wi->rotation,
2652 wi->mirror);
2653
2654 r = dispc_ovl_setup_common(plane, caps, wi->paddr, wi->p_uv_addr,
2655 wi->buf_width, pos_x, pos_y, in_width, in_height, wi->width,
2656 wi->height, wi->color_mode, wi->rotation, wi->mirror, zorder,
2657 wi->pre_mult_alpha, global_alpha, wi->rotation_type,
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302658 replication, mgr_timings, mem_to_mem);
2659
2660 switch (wi->color_mode) {
2661 case OMAP_DSS_COLOR_RGB16:
2662 case OMAP_DSS_COLOR_RGB24P:
2663 case OMAP_DSS_COLOR_ARGB16:
2664 case OMAP_DSS_COLOR_RGBA16:
2665 case OMAP_DSS_COLOR_RGB12U:
2666 case OMAP_DSS_COLOR_ARGB16_1555:
2667 case OMAP_DSS_COLOR_XRGB16_1555:
2668 case OMAP_DSS_COLOR_RGBX16:
2669 truncation = true;
2670 break;
2671 default:
2672 truncation = false;
2673 break;
2674 }
2675
2676 /* setup extra DISPC_WB_ATTRIBUTES */
2677 l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
2678 l = FLD_MOD(l, truncation, 10, 10); /* TRUNCATIONENABLE */
2679 l = FLD_MOD(l, mem_to_mem, 19, 19); /* WRITEBACKMODE */
2680 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
Archit Taneja749feff2012-08-31 12:32:52 +05302681
2682 return r;
2683}
2684
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03002685int dispc_ovl_enable(enum omap_plane plane, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002686{
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03002687 DSSDBG("dispc_enable_plane %d, %d\n", plane, enable);
2688
Archit Taneja9b372c22011-05-06 11:45:49 +05302689 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 0, 0);
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03002690
2691 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002692}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002693EXPORT_SYMBOL(dispc_ovl_enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002694
Tomi Valkeinen04bd8ac2012-10-10 14:13:15 +03002695bool dispc_ovl_enabled(enum omap_plane plane)
2696{
2697 return REG_GET(DISPC_OVL_ATTRIBUTES(plane), 0, 0);
2698}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002699EXPORT_SYMBOL(dispc_ovl_enabled);
Tomi Valkeinen04bd8ac2012-10-10 14:13:15 +03002700
Tomi Valkeinenf1a813d2012-10-19 14:16:06 +03002701void dispc_mgr_enable(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002702{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302703 mgr_fld_write(channel, DISPC_MGR_FLD_ENABLE, enable);
2704 /* flush posted write */
2705 mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002706}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002707EXPORT_SYMBOL(dispc_mgr_enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002708
Tomi Valkeinen65398512012-10-10 11:44:17 +03002709bool dispc_mgr_is_enabled(enum omap_channel channel)
2710{
2711 return !!mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
2712}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002713EXPORT_SYMBOL(dispc_mgr_is_enabled);
Tomi Valkeinen65398512012-10-10 11:44:17 +03002714
Archit Taneja0b23e5b2012-09-22 12:39:33 +05302715void dispc_wb_enable(bool enable)
2716{
Tomi Valkeinen916188a2012-10-10 14:13:26 +03002717 dispc_ovl_enable(OMAP_DSS_WB, enable);
Archit Taneja0b23e5b2012-09-22 12:39:33 +05302718}
2719
2720bool dispc_wb_is_enabled(void)
2721{
Tomi Valkeinen916188a2012-10-10 14:13:26 +03002722 return dispc_ovl_enabled(OMAP_DSS_WB);
Archit Taneja0b23e5b2012-09-22 12:39:33 +05302723}
2724
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002725static void dispc_lcd_enable_signal_polarity(bool act_high)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002726{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002727 if (!dss_has_feature(FEAT_LCDENABLEPOL))
2728 return;
2729
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002730 REG_FLD_MOD(DISPC_CONTROL, act_high ? 1 : 0, 29, 29);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002731}
2732
2733void dispc_lcd_enable_signal(bool enable)
2734{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002735 if (!dss_has_feature(FEAT_LCDENABLESIGNAL))
2736 return;
2737
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002738 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 28, 28);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002739}
2740
2741void dispc_pck_free_enable(bool enable)
2742{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002743 if (!dss_has_feature(FEAT_PCKFREEENABLE))
2744 return;
2745
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002746 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 27, 27);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002747}
2748
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002749static void dispc_mgr_enable_fifohandcheck(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002750{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302751 mgr_fld_write(channel, DISPC_MGR_FLD_FIFOHANDCHECK, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002752}
2753
2754
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002755static void dispc_mgr_set_lcd_type_tft(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002756{
Archit Tanejad21f43b2012-06-21 09:45:11 +05302757 mgr_fld_write(channel, DISPC_MGR_FLD_STNTFT, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002758}
2759
2760void dispc_set_loadmode(enum omap_dss_load_mode mode)
2761{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002762 REG_FLD_MOD(DISPC_CONFIG, mode, 2, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002763}
2764
2765
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002766static void dispc_mgr_set_default_color(enum omap_channel channel, u32 color)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002767{
Sumit Semwal8613b002010-12-02 11:27:09 +00002768 dispc_write_reg(DISPC_DEFAULT_COLOR(channel), color);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002769}
2770
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002771static void dispc_mgr_set_trans_key(enum omap_channel ch,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002772 enum omap_dss_trans_key_type type,
2773 u32 trans_key)
2774{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302775 mgr_fld_write(ch, DISPC_MGR_FLD_TCKSELECTION, type);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002776
Sumit Semwal8613b002010-12-02 11:27:09 +00002777 dispc_write_reg(DISPC_TRANS_COLOR(ch), trans_key);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002778}
2779
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002780static void dispc_mgr_enable_trans_key(enum omap_channel ch, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002781{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302782 mgr_fld_write(ch, DISPC_MGR_FLD_TCKENABLE, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002783}
Archit Taneja11354dd2011-09-26 11:47:29 +05302784
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002785static void dispc_mgr_enable_alpha_fixed_zorder(enum omap_channel ch,
2786 bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002787{
Archit Taneja11354dd2011-09-26 11:47:29 +05302788 if (!dss_has_feature(FEAT_ALPHA_FIXED_ZORDER))
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002789 return;
2790
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002791 if (ch == OMAP_DSS_CHANNEL_LCD)
2792 REG_FLD_MOD(DISPC_CONFIG, enable, 18, 18);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002793 else if (ch == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002794 REG_FLD_MOD(DISPC_CONFIG, enable, 19, 19);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002795}
Archit Taneja11354dd2011-09-26 11:47:29 +05302796
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002797void dispc_mgr_setup(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +02002798 const struct omap_overlay_manager_info *info)
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002799{
2800 dispc_mgr_set_default_color(channel, info->default_color);
2801 dispc_mgr_set_trans_key(channel, info->trans_key_type, info->trans_key);
2802 dispc_mgr_enable_trans_key(channel, info->trans_enabled);
2803 dispc_mgr_enable_alpha_fixed_zorder(channel,
2804 info->partial_alpha_enabled);
2805 if (dss_has_feature(FEAT_CPR)) {
2806 dispc_mgr_enable_cpr(channel, info->cpr_enable);
2807 dispc_mgr_set_cpr_coef(channel, &info->cpr_coefs);
2808 }
2809}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002810EXPORT_SYMBOL(dispc_mgr_setup);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002811
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002812static void dispc_mgr_set_tft_data_lines(enum omap_channel channel, u8 data_lines)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002813{
2814 int code;
2815
2816 switch (data_lines) {
2817 case 12:
2818 code = 0;
2819 break;
2820 case 16:
2821 code = 1;
2822 break;
2823 case 18:
2824 code = 2;
2825 break;
2826 case 24:
2827 code = 3;
2828 break;
2829 default:
2830 BUG();
2831 return;
2832 }
2833
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302834 mgr_fld_write(channel, DISPC_MGR_FLD_TFTDATALINES, code);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002835}
2836
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002837static void dispc_mgr_set_io_pad_mode(enum dss_io_pad_mode mode)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002838{
2839 u32 l;
Archit Taneja569969d2011-08-22 17:41:57 +05302840 int gpout0, gpout1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002841
2842 switch (mode) {
Archit Taneja569969d2011-08-22 17:41:57 +05302843 case DSS_IO_PAD_MODE_RESET:
2844 gpout0 = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002845 gpout1 = 0;
2846 break;
Archit Taneja569969d2011-08-22 17:41:57 +05302847 case DSS_IO_PAD_MODE_RFBI:
2848 gpout0 = 1;
2849 gpout1 = 0;
2850 break;
2851 case DSS_IO_PAD_MODE_BYPASS:
2852 gpout0 = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002853 gpout1 = 1;
2854 break;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002855 default:
2856 BUG();
2857 return;
2858 }
2859
Archit Taneja569969d2011-08-22 17:41:57 +05302860 l = dispc_read_reg(DISPC_CONTROL);
2861 l = FLD_MOD(l, gpout0, 15, 15);
2862 l = FLD_MOD(l, gpout1, 16, 16);
2863 dispc_write_reg(DISPC_CONTROL, l);
2864}
2865
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002866static void dispc_mgr_enable_stallmode(enum omap_channel channel, bool enable)
Archit Taneja569969d2011-08-22 17:41:57 +05302867{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302868 mgr_fld_write(channel, DISPC_MGR_FLD_STALLMODE, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002869}
2870
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002871void dispc_mgr_set_lcd_config(enum omap_channel channel,
2872 const struct dss_lcd_mgr_config *config)
2873{
2874 dispc_mgr_set_io_pad_mode(config->io_pad_mode);
2875
2876 dispc_mgr_enable_stallmode(channel, config->stallmode);
2877 dispc_mgr_enable_fifohandcheck(channel, config->fifohandcheck);
2878
2879 dispc_mgr_set_clock_div(channel, &config->clock_info);
2880
2881 dispc_mgr_set_tft_data_lines(channel, config->video_port_width);
2882
2883 dispc_lcd_enable_signal_polarity(config->lcden_sig_polarity);
2884
2885 dispc_mgr_set_lcd_type_tft(channel);
2886}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002887EXPORT_SYMBOL(dispc_mgr_set_lcd_config);
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002888
Archit Taneja8f366162012-04-16 12:53:44 +05302889static bool _dispc_mgr_size_ok(u16 width, u16 height)
2890{
Archit Taneja33b89922012-11-14 13:50:15 +05302891 return width <= dispc.feat->mgr_width_max &&
2892 height <= dispc.feat->mgr_height_max;
Archit Taneja8f366162012-04-16 12:53:44 +05302893}
2894
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002895static bool _dispc_lcd_timings_ok(int hsw, int hfp, int hbp,
2896 int vsw, int vfp, int vbp)
2897{
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302898 if (hsw < 1 || hsw > dispc.feat->sw_max ||
2899 hfp < 1 || hfp > dispc.feat->hp_max ||
2900 hbp < 1 || hbp > dispc.feat->hp_max ||
2901 vsw < 1 || vsw > dispc.feat->sw_max ||
2902 vfp < 0 || vfp > dispc.feat->vp_max ||
2903 vbp < 0 || vbp > dispc.feat->vp_max)
2904 return false;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002905 return true;
2906}
2907
Archit Tanejaca5ca692013-03-26 19:15:22 +05302908static bool _dispc_mgr_pclk_ok(enum omap_channel channel,
2909 unsigned long pclk)
2910{
2911 if (dss_mgr_is_lcd(channel))
2912 return pclk <= dispc.feat->max_lcd_pclk ? true : false;
2913 else
2914 return pclk <= dispc.feat->max_tv_pclk ? true : false;
2915}
2916
Archit Taneja8f366162012-04-16 12:53:44 +05302917bool dispc_mgr_timings_ok(enum omap_channel channel,
Archit Tanejab917fa32012-04-27 01:07:28 +05302918 const struct omap_video_timings *timings)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002919{
Tomi Valkeineneadd33b2014-06-05 11:36:08 +03002920 if (!_dispc_mgr_size_ok(timings->x_res, timings->y_res))
2921 return false;
Archit Taneja8f366162012-04-16 12:53:44 +05302922
Tomi Valkeineneadd33b2014-06-05 11:36:08 +03002923 if (!_dispc_mgr_pclk_ok(channel, timings->pixelclock))
2924 return false;
Archit Tanejaca5ca692013-03-26 19:15:22 +05302925
2926 if (dss_mgr_is_lcd(channel)) {
Tomi Valkeinenbeb83842014-06-05 11:35:10 +03002927 /* TODO: OMAP4+ supports interlace for LCD outputs */
Tomi Valkeineneadd33b2014-06-05 11:36:08 +03002928 if (timings->interlace)
2929 return false;
Tomi Valkeinenbeb83842014-06-05 11:35:10 +03002930
Tomi Valkeineneadd33b2014-06-05 11:36:08 +03002931 if (!_dispc_lcd_timings_ok(timings->hsw, timings->hfp,
Archit Tanejaca5ca692013-03-26 19:15:22 +05302932 timings->hbp, timings->vsw, timings->vfp,
Tomi Valkeineneadd33b2014-06-05 11:36:08 +03002933 timings->vbp))
2934 return false;
Archit Tanejaca5ca692013-03-26 19:15:22 +05302935 }
Archit Taneja8f366162012-04-16 12:53:44 +05302936
Tomi Valkeineneadd33b2014-06-05 11:36:08 +03002937 return true;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002938}
2939
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002940static void _dispc_mgr_set_lcd_timings(enum omap_channel channel, int hsw,
Archit Taneja655e2942012-06-21 10:37:43 +05302941 int hfp, int hbp, int vsw, int vfp, int vbp,
2942 enum omap_dss_signal_level vsync_level,
2943 enum omap_dss_signal_level hsync_level,
2944 enum omap_dss_signal_edge data_pclk_edge,
2945 enum omap_dss_signal_level de_level,
2946 enum omap_dss_signal_edge sync_pclk_edge)
2947
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002948{
Archit Taneja655e2942012-06-21 10:37:43 +05302949 u32 timing_h, timing_v, l;
Tomi Valkeinened351882014-10-02 17:58:49 +00002950 bool onoff, rf, ipc, vs, hs, de;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002951
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302952 timing_h = FLD_VAL(hsw-1, dispc.feat->sw_start, 0) |
2953 FLD_VAL(hfp-1, dispc.feat->fp_start, 8) |
2954 FLD_VAL(hbp-1, dispc.feat->bp_start, 20);
2955 timing_v = FLD_VAL(vsw-1, dispc.feat->sw_start, 0) |
2956 FLD_VAL(vfp, dispc.feat->fp_start, 8) |
2957 FLD_VAL(vbp, dispc.feat->bp_start, 20);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002958
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002959 dispc_write_reg(DISPC_TIMING_H(channel), timing_h);
2960 dispc_write_reg(DISPC_TIMING_V(channel), timing_v);
Archit Taneja655e2942012-06-21 10:37:43 +05302961
Tomi Valkeinened351882014-10-02 17:58:49 +00002962 switch (vsync_level) {
2963 case OMAPDSS_SIG_ACTIVE_LOW:
2964 vs = true;
2965 break;
2966 case OMAPDSS_SIG_ACTIVE_HIGH:
2967 vs = false;
2968 break;
2969 default:
2970 BUG();
2971 }
2972
2973 switch (hsync_level) {
2974 case OMAPDSS_SIG_ACTIVE_LOW:
2975 hs = true;
2976 break;
2977 case OMAPDSS_SIG_ACTIVE_HIGH:
2978 hs = false;
2979 break;
2980 default:
2981 BUG();
2982 }
2983
2984 switch (de_level) {
2985 case OMAPDSS_SIG_ACTIVE_LOW:
2986 de = true;
2987 break;
2988 case OMAPDSS_SIG_ACTIVE_HIGH:
2989 de = false;
2990 break;
2991 default:
2992 BUG();
2993 }
2994
Archit Taneja655e2942012-06-21 10:37:43 +05302995 switch (data_pclk_edge) {
2996 case OMAPDSS_DRIVE_SIG_RISING_EDGE:
2997 ipc = false;
2998 break;
2999 case OMAPDSS_DRIVE_SIG_FALLING_EDGE:
3000 ipc = true;
3001 break;
Archit Taneja655e2942012-06-21 10:37:43 +05303002 default:
3003 BUG();
3004 }
3005
Tomi Valkeinen7a163602014-10-02 17:58:48 +00003006 /* always use the 'rf' setting */
3007 onoff = true;
3008
Archit Taneja655e2942012-06-21 10:37:43 +05303009 switch (sync_pclk_edge) {
Archit Taneja655e2942012-06-21 10:37:43 +05303010 case OMAPDSS_DRIVE_SIG_FALLING_EDGE:
Archit Taneja655e2942012-06-21 10:37:43 +05303011 rf = false;
3012 break;
3013 case OMAPDSS_DRIVE_SIG_RISING_EDGE:
Archit Taneja655e2942012-06-21 10:37:43 +05303014 rf = true;
3015 break;
3016 default:
3017 BUG();
Joe Perchescf6ac4ce2013-10-08 16:23:24 -07003018 }
Archit Taneja655e2942012-06-21 10:37:43 +05303019
Tomi Valkeinend80e02e2014-04-25 11:46:16 +03003020 l = FLD_VAL(onoff, 17, 17) |
3021 FLD_VAL(rf, 16, 16) |
Tomi Valkeinened351882014-10-02 17:58:49 +00003022 FLD_VAL(de, 15, 15) |
Tomi Valkeinend80e02e2014-04-25 11:46:16 +03003023 FLD_VAL(ipc, 14, 14) |
Tomi Valkeinened351882014-10-02 17:58:49 +00003024 FLD_VAL(hs, 13, 13) |
3025 FLD_VAL(vs, 12, 12);
Tomi Valkeinend80e02e2014-04-25 11:46:16 +03003026
Archit Taneja655e2942012-06-21 10:37:43 +05303027 dispc_write_reg(DISPC_POL_FREQ(channel), l);
Tomi Valkeinen0006fd62014-09-05 19:15:03 +00003028
3029 if (dispc.syscon_pol) {
3030 const int shifts[] = {
3031 [OMAP_DSS_CHANNEL_LCD] = 0,
3032 [OMAP_DSS_CHANNEL_LCD2] = 1,
3033 [OMAP_DSS_CHANNEL_LCD3] = 2,
3034 };
3035
3036 u32 mask, val;
3037
3038 mask = (1 << 0) | (1 << 3) | (1 << 6);
3039 val = (rf << 0) | (ipc << 3) | (onoff << 6);
3040
3041 mask <<= 16 + shifts[channel];
3042 val <<= 16 + shifts[channel];
3043
3044 regmap_update_bits(dispc.syscon_pol, dispc.syscon_pol_offset,
3045 mask, val);
3046 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003047}
3048
3049/* change name to mode? */
Archit Tanejac51d9212012-04-16 12:53:43 +05303050void dispc_mgr_set_timings(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +02003051 const struct omap_video_timings *timings)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003052{
3053 unsigned xtot, ytot;
3054 unsigned long ht, vt;
Archit Taneja2aefad42012-05-18 14:36:54 +05303055 struct omap_video_timings t = *timings;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003056
Archit Taneja2aefad42012-05-18 14:36:54 +05303057 DSSDBG("channel %d xres %u yres %u\n", channel, t.x_res, t.y_res);
Archit Tanejac51d9212012-04-16 12:53:43 +05303058
Archit Taneja2aefad42012-05-18 14:36:54 +05303059 if (!dispc_mgr_timings_ok(channel, &t)) {
Archit Taneja8f366162012-04-16 12:53:44 +05303060 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03003061 return;
3062 }
Archit Tanejac51d9212012-04-16 12:53:43 +05303063
Archit Tanejadd88b7a2012-06-29 14:41:30 +05303064 if (dss_mgr_is_lcd(channel)) {
Archit Taneja2aefad42012-05-18 14:36:54 +05303065 _dispc_mgr_set_lcd_timings(channel, t.hsw, t.hfp, t.hbp, t.vsw,
Archit Taneja655e2942012-06-21 10:37:43 +05303066 t.vfp, t.vbp, t.vsync_level, t.hsync_level,
3067 t.data_pclk_edge, t.de_level, t.sync_pclk_edge);
Archit Tanejac51d9212012-04-16 12:53:43 +05303068
Archit Taneja2aefad42012-05-18 14:36:54 +05303069 xtot = t.x_res + t.hfp + t.hsw + t.hbp;
3070 ytot = t.y_res + t.vfp + t.vsw + t.vbp;
Archit Tanejac51d9212012-04-16 12:53:43 +05303071
Tomi Valkeinend8d789412013-04-10 14:12:14 +03003072 ht = timings->pixelclock / xtot;
3073 vt = timings->pixelclock / xtot / ytot;
Archit Tanejac51d9212012-04-16 12:53:43 +05303074
Tomi Valkeinend8d789412013-04-10 14:12:14 +03003075 DSSDBG("pck %u\n", timings->pixelclock);
Archit Tanejac51d9212012-04-16 12:53:43 +05303076 DSSDBG("hsw %d hfp %d hbp %d vsw %d vfp %d vbp %d\n",
Archit Taneja2aefad42012-05-18 14:36:54 +05303077 t.hsw, t.hfp, t.hbp, t.vsw, t.vfp, t.vbp);
Archit Taneja655e2942012-06-21 10:37:43 +05303078 DSSDBG("vsync_level %d hsync_level %d data_pclk_edge %d de_level %d sync_pclk_edge %d\n",
3079 t.vsync_level, t.hsync_level, t.data_pclk_edge,
3080 t.de_level, t.sync_pclk_edge);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003081
Archit Tanejac51d9212012-04-16 12:53:43 +05303082 DSSDBG("hsync %luHz, vsync %luHz\n", ht, vt);
Archit Taneja2aefad42012-05-18 14:36:54 +05303083 } else {
Archit Taneja23c8f882012-06-28 11:15:51 +05303084 if (t.interlace == true)
Archit Taneja2aefad42012-05-18 14:36:54 +05303085 t.y_res /= 2;
Archit Tanejac51d9212012-04-16 12:53:43 +05303086 }
Archit Taneja8f366162012-04-16 12:53:44 +05303087
Archit Taneja2aefad42012-05-18 14:36:54 +05303088 dispc_mgr_set_size(channel, t.x_res, t.y_res);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003089}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003090EXPORT_SYMBOL(dispc_mgr_set_timings);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003091
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003092static void dispc_mgr_set_lcd_divisor(enum omap_channel channel, u16 lck_div,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00003093 u16 pck_div)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003094{
3095 BUG_ON(lck_div < 1);
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003096 BUG_ON(pck_div < 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003097
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06003098 dispc_write_reg(DISPC_DIVISORo(channel),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003099 FLD_VAL(lck_div, 23, 16) | FLD_VAL(pck_div, 7, 0));
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +02003100
3101 if (dss_has_feature(FEAT_CORE_CLK_DIV) == false &&
3102 channel == OMAP_DSS_CHANNEL_LCD)
3103 dispc.core_clk_rate = dispc_fclk_rate() / lck_div;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003104}
3105
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003106static void dispc_mgr_get_lcd_divisor(enum omap_channel channel, int *lck_div,
Sumit Semwal2a205f32010-12-02 11:27:12 +00003107 int *pck_div)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003108{
3109 u32 l;
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06003110 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003111 *lck_div = FLD_GET(l, 23, 16);
3112 *pck_div = FLD_GET(l, 7, 0);
3113}
3114
3115unsigned long dispc_fclk_rate(void)
3116{
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003117 struct dss_pll *pll;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003118 unsigned long r = 0;
3119
Taneja, Archit66534e82011-03-08 05:50:34 -06003120 switch (dss_get_dispc_clk_source()) {
Archit Taneja89a35e52011-04-12 13:52:23 +05303121 case OMAP_DSS_CLK_SRC_FCK:
Tomi Valkeinen5aaee692012-12-12 10:37:03 +02003122 r = dss_get_dispc_clk_rate();
Taneja, Archit66534e82011-03-08 05:50:34 -06003123 break;
Archit Taneja89a35e52011-04-12 13:52:23 +05303124 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003125 pll = dss_pll_find("dsi0");
Tomi Valkeinen93550922014-12-31 11:25:48 +02003126 if (!pll)
3127 pll = dss_pll_find("video0");
3128
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003129 r = pll->cinfo.clkout[0];
Taneja, Archit66534e82011-03-08 05:50:34 -06003130 break;
Archit Taneja5a8b5722011-05-12 17:26:29 +05303131 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003132 pll = dss_pll_find("dsi1");
Tomi Valkeinen93550922014-12-31 11:25:48 +02003133 if (!pll)
3134 pll = dss_pll_find("video1");
3135
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003136 r = pll->cinfo.clkout[0];
Archit Taneja5a8b5722011-05-12 17:26:29 +05303137 break;
Taneja, Archit66534e82011-03-08 05:50:34 -06003138 default:
3139 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03003140 return 0;
Taneja, Archit66534e82011-03-08 05:50:34 -06003141 }
3142
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003143 return r;
3144}
3145
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003146unsigned long dispc_mgr_lclk_rate(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003147{
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003148 struct dss_pll *pll;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003149 int lcd;
3150 unsigned long r;
3151 u32 l;
3152
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003153 if (dss_mgr_is_lcd(channel)) {
3154 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003155
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003156 lcd = FLD_GET(l, 23, 16);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003157
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003158 switch (dss_get_lcd_clk_source(channel)) {
3159 case OMAP_DSS_CLK_SRC_FCK:
Tomi Valkeinen5aaee692012-12-12 10:37:03 +02003160 r = dss_get_dispc_clk_rate();
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003161 break;
3162 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003163 pll = dss_pll_find("dsi0");
Tomi Valkeinen93550922014-12-31 11:25:48 +02003164 if (!pll)
3165 pll = dss_pll_find("video0");
3166
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003167 r = pll->cinfo.clkout[0];
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003168 break;
3169 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003170 pll = dss_pll_find("dsi1");
Tomi Valkeinen93550922014-12-31 11:25:48 +02003171 if (!pll)
3172 pll = dss_pll_find("video1");
3173
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003174 r = pll->cinfo.clkout[0];
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003175 break;
3176 default:
3177 BUG();
3178 return 0;
3179 }
3180
3181 return r / lcd;
3182 } else {
3183 return dispc_fclk_rate();
Taneja, Architea751592011-03-08 05:50:35 -06003184 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003185}
3186
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003187unsigned long dispc_mgr_pclk_rate(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003188{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003189 unsigned long r;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003190
Archit Tanejadd88b7a2012-06-29 14:41:30 +05303191 if (dss_mgr_is_lcd(channel)) {
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303192 int pcd;
3193 u32 l;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003194
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303195 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003196
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303197 pcd = FLD_GET(l, 7, 0);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003198
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303199 r = dispc_mgr_lclk_rate(channel);
3200
3201 return r / pcd;
3202 } else {
Tomi Valkeinen5391e872013-05-16 10:44:13 +03003203 return dispc.tv_pclk_rate;
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303204 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003205}
3206
Tomi Valkeinen5391e872013-05-16 10:44:13 +03003207void dispc_set_tv_pclk(unsigned long pclk)
3208{
3209 dispc.tv_pclk_rate = pclk;
3210}
3211
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05303212unsigned long dispc_core_clk_rate(void)
3213{
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +02003214 return dispc.core_clk_rate;
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05303215}
3216
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303217static unsigned long dispc_plane_pclk_rate(enum omap_plane plane)
3218{
Tomi Valkeinen251886d2012-11-15 13:20:02 +02003219 enum omap_channel channel;
3220
3221 if (plane == OMAP_DSS_WB)
3222 return 0;
3223
3224 channel = dispc_ovl_get_channel_out(plane);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303225
3226 return dispc_mgr_pclk_rate(channel);
3227}
3228
3229static unsigned long dispc_plane_lclk_rate(enum omap_plane plane)
3230{
Tomi Valkeinen251886d2012-11-15 13:20:02 +02003231 enum omap_channel channel;
3232
3233 if (plane == OMAP_DSS_WB)
3234 return 0;
3235
3236 channel = dispc_ovl_get_channel_out(plane);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303237
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003238 return dispc_mgr_lclk_rate(channel);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303239}
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003240
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303241static void dispc_dump_clocks_channel(struct seq_file *s, enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003242{
3243 int lcd, pcd;
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303244 enum omap_dss_clk_source lcd_clk_src;
3245
3246 seq_printf(s, "- %s -\n", mgr_desc[channel].name);
3247
3248 lcd_clk_src = dss_get_lcd_clk_source(channel);
3249
3250 seq_printf(s, "%s clk source = %s (%s)\n", mgr_desc[channel].name,
3251 dss_get_generic_clk_source_name(lcd_clk_src),
3252 dss_feat_get_clk_source_name(lcd_clk_src));
3253
3254 dispc_mgr_get_lcd_divisor(channel, &lcd, &pcd);
3255
3256 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
3257 dispc_mgr_lclk_rate(channel), lcd);
3258 seq_printf(s, "pck\t\t%-16lupck div\t%u\n",
3259 dispc_mgr_pclk_rate(channel), pcd);
3260}
3261
3262void dispc_dump_clocks(struct seq_file *s)
3263{
3264 int lcd;
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003265 u32 l;
Archit Taneja89a35e52011-04-12 13:52:23 +05303266 enum omap_dss_clk_source dispc_clk_src = dss_get_dispc_clk_source();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003267
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003268 if (dispc_runtime_get())
3269 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003270
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003271 seq_printf(s, "- DISPC -\n");
3272
Archit Taneja067a57e2011-03-02 11:57:25 +05303273 seq_printf(s, "dispc fclk source = %s (%s)\n",
3274 dss_get_generic_clk_source_name(dispc_clk_src),
3275 dss_feat_get_clk_source_name(dispc_clk_src));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003276
3277 seq_printf(s, "fck\t\t%-16lu\n", dispc_fclk_rate());
Sumit Semwal2a205f32010-12-02 11:27:12 +00003278
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003279 if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
3280 seq_printf(s, "- DISPC-CORE-CLK -\n");
3281 l = dispc_read_reg(DISPC_DIVISOR);
3282 lcd = FLD_GET(l, 23, 16);
3283
3284 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
3285 (dispc_fclk_rate()/lcd), lcd);
3286 }
Sumit Semwal2a205f32010-12-02 11:27:12 +00003287
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303288 dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD);
Taneja, Architea751592011-03-08 05:50:35 -06003289
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303290 if (dss_has_feature(FEAT_MGR_LCD2))
3291 dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD2);
3292 if (dss_has_feature(FEAT_MGR_LCD3))
3293 dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD3);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003294
3295 dispc_runtime_put();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003296}
3297
Tomi Valkeinene40402c2012-03-02 18:01:07 +02003298static void dispc_dump_regs(struct seq_file *s)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003299{
Archit Taneja4dd2da12011-08-05 19:06:01 +05303300 int i, j;
3301 const char *mgr_names[] = {
3302 [OMAP_DSS_CHANNEL_LCD] = "LCD",
3303 [OMAP_DSS_CHANNEL_DIGIT] = "TV",
3304 [OMAP_DSS_CHANNEL_LCD2] = "LCD2",
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303305 [OMAP_DSS_CHANNEL_LCD3] = "LCD3",
Archit Taneja4dd2da12011-08-05 19:06:01 +05303306 };
3307 const char *ovl_names[] = {
3308 [OMAP_DSS_GFX] = "GFX",
3309 [OMAP_DSS_VIDEO1] = "VID1",
3310 [OMAP_DSS_VIDEO2] = "VID2",
Archit Tanejab8c095b2011-09-13 18:20:33 +05303311 [OMAP_DSS_VIDEO3] = "VID3",
Archit Taneja4dd2da12011-08-05 19:06:01 +05303312 };
3313 const char **p_names;
3314
Archit Taneja9b372c22011-05-06 11:45:49 +05303315#define DUMPREG(r) seq_printf(s, "%-50s %08x\n", #r, dispc_read_reg(r))
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003316
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003317 if (dispc_runtime_get())
3318 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003319
Archit Taneja5010be82011-08-05 19:06:00 +05303320 /* DISPC common registers */
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003321 DUMPREG(DISPC_REVISION);
3322 DUMPREG(DISPC_SYSCONFIG);
3323 DUMPREG(DISPC_SYSSTATUS);
3324 DUMPREG(DISPC_IRQSTATUS);
3325 DUMPREG(DISPC_IRQENABLE);
3326 DUMPREG(DISPC_CONTROL);
3327 DUMPREG(DISPC_CONFIG);
3328 DUMPREG(DISPC_CAPABLE);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003329 DUMPREG(DISPC_LINE_STATUS);
3330 DUMPREG(DISPC_LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +05303331 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
3332 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003333 DUMPREG(DISPC_GLOBAL_ALPHA);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003334 if (dss_has_feature(FEAT_MGR_LCD2)) {
3335 DUMPREG(DISPC_CONTROL2);
3336 DUMPREG(DISPC_CONFIG2);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003337 }
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303338 if (dss_has_feature(FEAT_MGR_LCD3)) {
3339 DUMPREG(DISPC_CONTROL3);
3340 DUMPREG(DISPC_CONFIG3);
3341 }
Tomi Valkeinen29fceee2013-11-14 11:38:25 +02003342 if (dss_has_feature(FEAT_MFLAG))
3343 DUMPREG(DISPC_GLOBAL_MFLAG_ATTRIBUTE);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003344
Archit Taneja5010be82011-08-05 19:06:00 +05303345#undef DUMPREG
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003346
Archit Taneja5010be82011-08-05 19:06:00 +05303347#define DISPC_REG(i, name) name(i)
Archit Taneja4dd2da12011-08-05 19:06:01 +05303348#define DUMPREG(i, r) seq_printf(s, "%s(%s)%*s %08x\n", #r, p_names[i], \
Tomi Valkeinen311d5ce2012-09-28 13:58:14 +03003349 (int)(48 - strlen(#r) - strlen(p_names[i])), " ", \
Archit Taneja5010be82011-08-05 19:06:00 +05303350 dispc_read_reg(DISPC_REG(i, r)))
3351
Archit Taneja4dd2da12011-08-05 19:06:01 +05303352 p_names = mgr_names;
Archit Taneja5010be82011-08-05 19:06:00 +05303353
Archit Taneja4dd2da12011-08-05 19:06:01 +05303354 /* DISPC channel specific registers */
3355 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
3356 DUMPREG(i, DISPC_DEFAULT_COLOR);
3357 DUMPREG(i, DISPC_TRANS_COLOR);
3358 DUMPREG(i, DISPC_SIZE_MGR);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003359
Archit Taneja4dd2da12011-08-05 19:06:01 +05303360 if (i == OMAP_DSS_CHANNEL_DIGIT)
3361 continue;
Archit Taneja5010be82011-08-05 19:06:00 +05303362
Archit Taneja4dd2da12011-08-05 19:06:01 +05303363 DUMPREG(i, DISPC_TIMING_H);
3364 DUMPREG(i, DISPC_TIMING_V);
3365 DUMPREG(i, DISPC_POL_FREQ);
3366 DUMPREG(i, DISPC_DIVISORo);
Archit Taneja5010be82011-08-05 19:06:00 +05303367
Archit Taneja4dd2da12011-08-05 19:06:01 +05303368 DUMPREG(i, DISPC_DATA_CYCLE1);
3369 DUMPREG(i, DISPC_DATA_CYCLE2);
3370 DUMPREG(i, DISPC_DATA_CYCLE3);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003371
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003372 if (dss_has_feature(FEAT_CPR)) {
Archit Taneja4dd2da12011-08-05 19:06:01 +05303373 DUMPREG(i, DISPC_CPR_COEF_R);
3374 DUMPREG(i, DISPC_CPR_COEF_G);
3375 DUMPREG(i, DISPC_CPR_COEF_B);
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003376 }
Sumit Semwal2a205f32010-12-02 11:27:12 +00003377 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003378
Archit Taneja4dd2da12011-08-05 19:06:01 +05303379 p_names = ovl_names;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003380
Archit Taneja4dd2da12011-08-05 19:06:01 +05303381 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
3382 DUMPREG(i, DISPC_OVL_BA0);
3383 DUMPREG(i, DISPC_OVL_BA1);
3384 DUMPREG(i, DISPC_OVL_POSITION);
3385 DUMPREG(i, DISPC_OVL_SIZE);
3386 DUMPREG(i, DISPC_OVL_ATTRIBUTES);
3387 DUMPREG(i, DISPC_OVL_FIFO_THRESHOLD);
3388 DUMPREG(i, DISPC_OVL_FIFO_SIZE_STATUS);
3389 DUMPREG(i, DISPC_OVL_ROW_INC);
3390 DUMPREG(i, DISPC_OVL_PIXEL_INC);
Tomi Valkeinenaba837a2014-09-29 20:46:16 +00003391
Archit Taneja4dd2da12011-08-05 19:06:01 +05303392 if (dss_has_feature(FEAT_PRELOAD))
3393 DUMPREG(i, DISPC_OVL_PRELOAD);
Tomi Valkeinenaba837a2014-09-29 20:46:16 +00003394 if (dss_has_feature(FEAT_MFLAG))
3395 DUMPREG(i, DISPC_OVL_MFLAG_THRESHOLD);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003396
Archit Taneja4dd2da12011-08-05 19:06:01 +05303397 if (i == OMAP_DSS_GFX) {
3398 DUMPREG(i, DISPC_OVL_WINDOW_SKIP);
3399 DUMPREG(i, DISPC_OVL_TABLE_BA);
3400 continue;
3401 }
3402
3403 DUMPREG(i, DISPC_OVL_FIR);
3404 DUMPREG(i, DISPC_OVL_PICTURE_SIZE);
3405 DUMPREG(i, DISPC_OVL_ACCU0);
3406 DUMPREG(i, DISPC_OVL_ACCU1);
3407 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
3408 DUMPREG(i, DISPC_OVL_BA0_UV);
3409 DUMPREG(i, DISPC_OVL_BA1_UV);
3410 DUMPREG(i, DISPC_OVL_FIR2);
3411 DUMPREG(i, DISPC_OVL_ACCU2_0);
3412 DUMPREG(i, DISPC_OVL_ACCU2_1);
3413 }
3414 if (dss_has_feature(FEAT_ATTR2))
3415 DUMPREG(i, DISPC_OVL_ATTRIBUTES2);
Archit Taneja5010be82011-08-05 19:06:00 +05303416 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003417
Archit Taneja5010be82011-08-05 19:06:00 +05303418#undef DISPC_REG
3419#undef DUMPREG
3420
3421#define DISPC_REG(plane, name, i) name(plane, i)
3422#define DUMPREG(plane, name, i) \
Archit Taneja4dd2da12011-08-05 19:06:01 +05303423 seq_printf(s, "%s_%d(%s)%*s %08x\n", #name, i, p_names[plane], \
Tomi Valkeinen311d5ce2012-09-28 13:58:14 +03003424 (int)(46 - strlen(#name) - strlen(p_names[plane])), " ", \
Archit Taneja5010be82011-08-05 19:06:00 +05303425 dispc_read_reg(DISPC_REG(plane, name, i)))
3426
Archit Taneja4dd2da12011-08-05 19:06:01 +05303427 /* Video pipeline coefficient registers */
Archit Taneja5010be82011-08-05 19:06:00 +05303428
Archit Taneja4dd2da12011-08-05 19:06:01 +05303429 /* start from OMAP_DSS_VIDEO1 */
3430 for (i = 1; i < dss_feat_get_num_ovls(); i++) {
3431 for (j = 0; j < 8; j++)
3432 DUMPREG(i, DISPC_OVL_FIR_COEF_H, j);
Archit Taneja5010be82011-08-05 19:06:00 +05303433
Archit Taneja4dd2da12011-08-05 19:06:01 +05303434 for (j = 0; j < 8; j++)
3435 DUMPREG(i, DISPC_OVL_FIR_COEF_HV, j);
Archit Taneja5010be82011-08-05 19:06:00 +05303436
Archit Taneja4dd2da12011-08-05 19:06:01 +05303437 for (j = 0; j < 5; j++)
3438 DUMPREG(i, DISPC_OVL_CONV_COEF, j);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003439
Archit Taneja4dd2da12011-08-05 19:06:01 +05303440 if (dss_has_feature(FEAT_FIR_COEF_V)) {
3441 for (j = 0; j < 8; j++)
3442 DUMPREG(i, DISPC_OVL_FIR_COEF_V, j);
3443 }
Amber Jainab5ca072011-05-19 19:47:53 +05303444
Archit Taneja4dd2da12011-08-05 19:06:01 +05303445 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
3446 for (j = 0; j < 8; j++)
3447 DUMPREG(i, DISPC_OVL_FIR_COEF_H2, j);
Amber Jainab5ca072011-05-19 19:47:53 +05303448
Archit Taneja4dd2da12011-08-05 19:06:01 +05303449 for (j = 0; j < 8; j++)
3450 DUMPREG(i, DISPC_OVL_FIR_COEF_HV2, j);
Amber Jainab5ca072011-05-19 19:47:53 +05303451
Archit Taneja4dd2da12011-08-05 19:06:01 +05303452 for (j = 0; j < 8; j++)
3453 DUMPREG(i, DISPC_OVL_FIR_COEF_V2, j);
3454 }
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003455 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003456
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003457 dispc_runtime_put();
Archit Taneja5010be82011-08-05 19:06:00 +05303458
3459#undef DISPC_REG
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003460#undef DUMPREG
3461}
3462
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003463/* calculate clock rates using dividers in cinfo */
3464int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
3465 struct dispc_clock_info *cinfo)
3466{
3467 if (cinfo->lck_div > 255 || cinfo->lck_div == 0)
3468 return -EINVAL;
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003469 if (cinfo->pck_div < 1 || cinfo->pck_div > 255)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003470 return -EINVAL;
3471
3472 cinfo->lck = dispc_fclk_rate / cinfo->lck_div;
3473 cinfo->pck = cinfo->lck / cinfo->pck_div;
3474
3475 return 0;
3476}
3477
Tomi Valkeinen7c284e62013-03-05 16:32:08 +02003478bool dispc_div_calc(unsigned long dispc,
3479 unsigned long pck_min, unsigned long pck_max,
3480 dispc_div_calc_func func, void *data)
3481{
3482 int lckd, lckd_start, lckd_stop;
3483 int pckd, pckd_start, pckd_stop;
3484 unsigned long pck, lck;
3485 unsigned long lck_max;
3486 unsigned long pckd_hw_min, pckd_hw_max;
3487 unsigned min_fck_per_pck;
3488 unsigned long fck;
3489
3490#ifdef CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK
3491 min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
3492#else
3493 min_fck_per_pck = 0;
3494#endif
3495
3496 pckd_hw_min = dss_feat_get_param_min(FEAT_PARAM_DSS_PCD);
3497 pckd_hw_max = dss_feat_get_param_max(FEAT_PARAM_DSS_PCD);
3498
3499 lck_max = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
3500
3501 pck_min = pck_min ? pck_min : 1;
3502 pck_max = pck_max ? pck_max : ULONG_MAX;
3503
3504 lckd_start = max(DIV_ROUND_UP(dispc, lck_max), 1ul);
3505 lckd_stop = min(dispc / pck_min, 255ul);
3506
3507 for (lckd = lckd_start; lckd <= lckd_stop; ++lckd) {
3508 lck = dispc / lckd;
3509
3510 pckd_start = max(DIV_ROUND_UP(lck, pck_max), pckd_hw_min);
3511 pckd_stop = min(lck / pck_min, pckd_hw_max);
3512
3513 for (pckd = pckd_start; pckd <= pckd_stop; ++pckd) {
3514 pck = lck / pckd;
3515
3516 /*
3517 * For OMAP2/3 the DISPC fclk is the same as LCD's logic
3518 * clock, which means we're configuring DISPC fclk here
3519 * also. Thus we need to use the calculated lck. For
3520 * OMAP4+ the DISPC fclk is a separate clock.
3521 */
3522 if (dss_has_feature(FEAT_CORE_CLK_DIV))
3523 fck = dispc_core_clk_rate();
3524 else
3525 fck = lck;
3526
3527 if (fck < pck * min_fck_per_pck)
3528 continue;
3529
3530 if (func(lckd, pckd, lck, pck, data))
3531 return true;
3532 }
3533 }
3534
3535 return false;
3536}
3537
Archit Tanejaf0d08f82012-06-29 14:00:54 +05303538void dispc_mgr_set_clock_div(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +02003539 const struct dispc_clock_info *cinfo)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003540{
3541 DSSDBG("lck = %lu (%u)\n", cinfo->lck, cinfo->lck_div);
3542 DSSDBG("pck = %lu (%u)\n", cinfo->pck, cinfo->pck_div);
3543
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003544 dispc_mgr_set_lcd_divisor(channel, cinfo->lck_div, cinfo->pck_div);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003545}
3546
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003547int dispc_mgr_get_clock_div(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00003548 struct dispc_clock_info *cinfo)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003549{
3550 unsigned long fck;
3551
3552 fck = dispc_fclk_rate();
3553
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06003554 cinfo->lck_div = REG_GET(DISPC_DIVISORo(channel), 23, 16);
3555 cinfo->pck_div = REG_GET(DISPC_DIVISORo(channel), 7, 0);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003556
3557 cinfo->lck = fck / cinfo->lck_div;
3558 cinfo->pck = cinfo->lck / cinfo->pck_div;
3559
3560 return 0;
3561}
3562
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003563u32 dispc_read_irqstatus(void)
3564{
3565 return dispc_read_reg(DISPC_IRQSTATUS);
3566}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003567EXPORT_SYMBOL(dispc_read_irqstatus);
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003568
3569void dispc_clear_irqstatus(u32 mask)
3570{
3571 dispc_write_reg(DISPC_IRQSTATUS, mask);
3572}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003573EXPORT_SYMBOL(dispc_clear_irqstatus);
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003574
3575u32 dispc_read_irqenable(void)
3576{
3577 return dispc_read_reg(DISPC_IRQENABLE);
3578}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003579EXPORT_SYMBOL(dispc_read_irqenable);
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003580
3581void dispc_write_irqenable(u32 mask)
3582{
3583 u32 old_mask = dispc_read_reg(DISPC_IRQENABLE);
3584
3585 /* clear the irqstatus for newly enabled irqs */
3586 dispc_clear_irqstatus((mask ^ old_mask) & mask);
3587
3588 dispc_write_reg(DISPC_IRQENABLE, mask);
3589}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003590EXPORT_SYMBOL(dispc_write_irqenable);
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003591
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003592void dispc_enable_sidle(void)
3593{
3594 REG_FLD_MOD(DISPC_SYSCONFIG, 2, 4, 3); /* SIDLEMODE: smart idle */
3595}
3596
3597void dispc_disable_sidle(void)
3598{
3599 REG_FLD_MOD(DISPC_SYSCONFIG, 1, 4, 3); /* SIDLEMODE: no idle */
3600}
3601
3602static void _omap_dispc_initial_config(void)
3603{
3604 u32 l;
3605
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003606 /* Exclusively enable DISPC_CORE_CLK and set divider to 1 */
3607 if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
3608 l = dispc_read_reg(DISPC_DIVISOR);
3609 /* Use DISPC_DIVISOR.LCD, instead of DISPC_DIVISOR1.LCD */
3610 l = FLD_MOD(l, 1, 0, 0);
3611 l = FLD_MOD(l, 1, 23, 16);
3612 dispc_write_reg(DISPC_DIVISOR, l);
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +02003613
3614 dispc.core_clk_rate = dispc_fclk_rate();
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003615 }
3616
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003617 /* FUNCGATED */
Archit Taneja6ced40b2010-12-02 11:27:13 +00003618 if (dss_has_feature(FEAT_FUNCGATED))
3619 REG_FLD_MOD(DISPC_CONFIG, 1, 9, 9);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003620
Archit Taneja6e5264b2012-09-11 12:04:47 +05303621 dispc_setup_color_conv_coef();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003622
3623 dispc_set_loadmode(OMAP_DSS_LOAD_FRAME_ONLY);
3624
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003625 dispc_init_fifos();
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03003626
3627 dispc_configure_burst_sizes();
Archit Taneja54128702011-09-08 11:29:17 +05303628
3629 dispc_ovl_enable_zorder_planes();
Archit Tanejad0df9a22013-03-26 19:15:25 +05303630
3631 if (dispc.feat->mstandby_workaround)
3632 REG_FLD_MOD(DISPC_MSTANDBY_CTRL, 1, 0, 0);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003633}
3634
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303635static const struct dispc_features omap24xx_dispc_feats __initconst = {
3636 .sw_start = 5,
3637 .fp_start = 15,
3638 .bp_start = 27,
3639 .sw_max = 64,
3640 .vp_max = 255,
3641 .hp_max = 256,
Archit Taneja33b89922012-11-14 13:50:15 +05303642 .mgr_width_start = 10,
3643 .mgr_height_start = 26,
3644 .mgr_width_max = 2048,
3645 .mgr_height_max = 2048,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303646 .max_lcd_pclk = 66500000,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303647 .calc_scaling = dispc_ovl_calc_scaling_24xx,
3648 .calc_core_clk = calc_core_clk_24xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003649 .num_fifos = 3,
Tomi Valkeinencffa9472012-11-08 10:01:33 +02003650 .no_framedone_tv = true,
Archit Taneja8bc65552013-12-17 16:40:21 +05303651 .set_max_preload = false,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303652};
3653
3654static const struct dispc_features omap34xx_rev1_0_dispc_feats __initconst = {
3655 .sw_start = 5,
3656 .fp_start = 15,
3657 .bp_start = 27,
3658 .sw_max = 64,
3659 .vp_max = 255,
3660 .hp_max = 256,
Archit Taneja33b89922012-11-14 13:50:15 +05303661 .mgr_width_start = 10,
3662 .mgr_height_start = 26,
3663 .mgr_width_max = 2048,
3664 .mgr_height_max = 2048,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303665 .max_lcd_pclk = 173000000,
3666 .max_tv_pclk = 59000000,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303667 .calc_scaling = dispc_ovl_calc_scaling_34xx,
3668 .calc_core_clk = calc_core_clk_34xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003669 .num_fifos = 3,
Tomi Valkeinencffa9472012-11-08 10:01:33 +02003670 .no_framedone_tv = true,
Archit Taneja8bc65552013-12-17 16:40:21 +05303671 .set_max_preload = false,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303672};
3673
3674static const struct dispc_features omap34xx_rev3_0_dispc_feats __initconst = {
3675 .sw_start = 7,
3676 .fp_start = 19,
3677 .bp_start = 31,
3678 .sw_max = 256,
3679 .vp_max = 4095,
3680 .hp_max = 4096,
Archit Taneja33b89922012-11-14 13:50:15 +05303681 .mgr_width_start = 10,
3682 .mgr_height_start = 26,
3683 .mgr_width_max = 2048,
3684 .mgr_height_max = 2048,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303685 .max_lcd_pclk = 173000000,
3686 .max_tv_pclk = 59000000,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303687 .calc_scaling = dispc_ovl_calc_scaling_34xx,
3688 .calc_core_clk = calc_core_clk_34xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003689 .num_fifos = 3,
Tomi Valkeinencffa9472012-11-08 10:01:33 +02003690 .no_framedone_tv = true,
Archit Taneja8bc65552013-12-17 16:40:21 +05303691 .set_max_preload = false,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303692};
3693
3694static const struct dispc_features omap44xx_dispc_feats __initconst = {
3695 .sw_start = 7,
3696 .fp_start = 19,
3697 .bp_start = 31,
3698 .sw_max = 256,
3699 .vp_max = 4095,
3700 .hp_max = 4096,
Archit Taneja33b89922012-11-14 13:50:15 +05303701 .mgr_width_start = 10,
3702 .mgr_height_start = 26,
3703 .mgr_width_max = 2048,
3704 .mgr_height_max = 2048,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303705 .max_lcd_pclk = 170000000,
3706 .max_tv_pclk = 185625000,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303707 .calc_scaling = dispc_ovl_calc_scaling_44xx,
3708 .calc_core_clk = calc_core_clk_44xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003709 .num_fifos = 5,
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +03003710 .gfx_fifo_workaround = true,
Archit Taneja8bc65552013-12-17 16:40:21 +05303711 .set_max_preload = true,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303712};
3713
Archit Taneja264236f2012-11-14 13:50:16 +05303714static const struct dispc_features omap54xx_dispc_feats __initconst = {
3715 .sw_start = 7,
3716 .fp_start = 19,
3717 .bp_start = 31,
3718 .sw_max = 256,
3719 .vp_max = 4095,
3720 .hp_max = 4096,
3721 .mgr_width_start = 11,
3722 .mgr_height_start = 27,
3723 .mgr_width_max = 4096,
3724 .mgr_height_max = 4096,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303725 .max_lcd_pclk = 170000000,
3726 .max_tv_pclk = 186000000,
Archit Taneja264236f2012-11-14 13:50:16 +05303727 .calc_scaling = dispc_ovl_calc_scaling_44xx,
3728 .calc_core_clk = calc_core_clk_44xx,
3729 .num_fifos = 5,
3730 .gfx_fifo_workaround = true,
Archit Tanejad0df9a22013-03-26 19:15:25 +05303731 .mstandby_workaround = true,
Archit Taneja8bc65552013-12-17 16:40:21 +05303732 .set_max_preload = true,
Archit Taneja264236f2012-11-14 13:50:16 +05303733};
3734
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003735static int __init dispc_init_features(struct platform_device *pdev)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303736{
3737 const struct dispc_features *src;
3738 struct dispc_features *dst;
3739
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003740 dst = devm_kzalloc(&pdev->dev, sizeof(*dst), GFP_KERNEL);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303741 if (!dst) {
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003742 dev_err(&pdev->dev, "Failed to allocate DISPC Features\n");
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303743 return -ENOMEM;
3744 }
3745
Tomi Valkeinenb2c7d542012-10-18 13:46:29 +03003746 switch (omapdss_get_version()) {
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003747 case OMAPDSS_VER_OMAP24xx:
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303748 src = &omap24xx_dispc_feats;
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003749 break;
3750
3751 case OMAPDSS_VER_OMAP34xx_ES1:
3752 src = &omap34xx_rev1_0_dispc_feats;
3753 break;
3754
3755 case OMAPDSS_VER_OMAP34xx_ES3:
3756 case OMAPDSS_VER_OMAP3630:
3757 case OMAPDSS_VER_AM35xx:
Sathya Prakash M Rd6279d42014-03-24 16:31:51 +05303758 case OMAPDSS_VER_AM43xx:
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003759 src = &omap34xx_rev3_0_dispc_feats;
3760 break;
3761
3762 case OMAPDSS_VER_OMAP4430_ES1:
3763 case OMAPDSS_VER_OMAP4430_ES2:
3764 case OMAPDSS_VER_OMAP4:
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303765 src = &omap44xx_dispc_feats;
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003766 break;
3767
3768 case OMAPDSS_VER_OMAP5:
Tomi Valkeinen93550922014-12-31 11:25:48 +02003769 case OMAPDSS_VER_DRA7xx:
Archit Taneja264236f2012-11-14 13:50:16 +05303770 src = &omap54xx_dispc_feats;
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003771 break;
3772
3773 default:
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303774 return -ENODEV;
3775 }
3776
3777 memcpy(dst, src, sizeof(*dst));
3778 dispc.feat = dst;
3779
3780 return 0;
3781}
3782
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03003783static irqreturn_t dispc_irq_handler(int irq, void *arg)
3784{
3785 if (!dispc.is_enabled)
3786 return IRQ_NONE;
3787
3788 return dispc.user_handler(irq, dispc.user_data);
3789}
3790
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03003791int dispc_request_irq(irq_handler_t handler, void *dev_id)
3792{
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03003793 int r;
3794
3795 if (dispc.user_handler != NULL)
3796 return -EBUSY;
3797
3798 dispc.user_handler = handler;
3799 dispc.user_data = dev_id;
3800
3801 /* ensure the dispc_irq_handler sees the values above */
3802 smp_wmb();
3803
3804 r = devm_request_irq(&dispc.pdev->dev, dispc.irq, dispc_irq_handler,
3805 IRQF_SHARED, "OMAP DISPC", &dispc);
3806 if (r) {
3807 dispc.user_handler = NULL;
3808 dispc.user_data = NULL;
3809 }
3810
3811 return r;
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03003812}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003813EXPORT_SYMBOL(dispc_request_irq);
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03003814
3815void dispc_free_irq(void *dev_id)
3816{
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03003817 devm_free_irq(&dispc.pdev->dev, dispc.irq, &dispc);
3818
3819 dispc.user_handler = NULL;
3820 dispc.user_data = NULL;
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03003821}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003822EXPORT_SYMBOL(dispc_free_irq);
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03003823
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003824/* DISPC HW IP initialisation */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02003825static int __init omap_dispchw_probe(struct platform_device *pdev)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003826{
3827 u32 rev;
archit tanejaaffe3602011-02-23 08:41:03 +00003828 int r = 0;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003829 struct resource *dispc_mem;
Tomi Valkeinen0006fd62014-09-05 19:15:03 +00003830 struct device_node *np = pdev->dev.of_node;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003831
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003832 dispc.pdev = pdev;
3833
Tomi Valkeinend49cd152014-11-10 12:23:00 +02003834 spin_lock_init(&dispc.control_lock);
3835
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003836 r = dispc_init_features(dispc.pdev);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303837 if (r)
3838 return r;
3839
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003840 dispc_mem = platform_get_resource(dispc.pdev, IORESOURCE_MEM, 0);
3841 if (!dispc_mem) {
3842 DSSERR("can't get IORESOURCE_MEM DISPC\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003843 return -EINVAL;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003844 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003845
Julia Lawall6e2a14d2012-01-24 14:00:45 +01003846 dispc.base = devm_ioremap(&pdev->dev, dispc_mem->start,
3847 resource_size(dispc_mem));
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003848 if (!dispc.base) {
3849 DSSERR("can't ioremap DISPC\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003850 return -ENOMEM;
archit tanejaaffe3602011-02-23 08:41:03 +00003851 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003852
archit tanejaaffe3602011-02-23 08:41:03 +00003853 dispc.irq = platform_get_irq(dispc.pdev, 0);
3854 if (dispc.irq < 0) {
3855 DSSERR("platform_get_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003856 return -ENODEV;
archit tanejaaffe3602011-02-23 08:41:03 +00003857 }
3858
Tomi Valkeinen0006fd62014-09-05 19:15:03 +00003859 if (np && of_property_read_bool(np, "syscon-pol")) {
3860 dispc.syscon_pol = syscon_regmap_lookup_by_phandle(np, "syscon-pol");
3861 if (IS_ERR(dispc.syscon_pol)) {
3862 dev_err(&pdev->dev, "failed to get syscon-pol regmap\n");
3863 return PTR_ERR(dispc.syscon_pol);
3864 }
3865
3866 if (of_property_read_u32_index(np, "syscon-pol", 1,
3867 &dispc.syscon_pol_offset)) {
3868 dev_err(&pdev->dev, "failed to get syscon-pol offset\n");
3869 return -EINVAL;
3870 }
3871 }
3872
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003873 pm_runtime_enable(&pdev->dev);
3874
3875 r = dispc_runtime_get();
3876 if (r)
3877 goto err_runtime_get;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003878
3879 _omap_dispc_initial_config();
3880
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003881 rev = dispc_read_reg(DISPC_REVISION);
Sumit Semwala06b62f2011-01-24 06:22:03 +00003882 dev_dbg(&pdev->dev, "OMAP DISPC rev %d.%d\n",
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003883 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
3884
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003885 dispc_runtime_put();
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003886
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +03003887 dss_init_overlay_managers();
3888
Tomi Valkeinene40402c2012-03-02 18:01:07 +02003889 dss_debugfs_create_file("dispc", dispc_dump_regs);
3890
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003891 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003892
3893err_runtime_get:
3894 pm_runtime_disable(&pdev->dev);
archit tanejaaffe3602011-02-23 08:41:03 +00003895 return r;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003896}
3897
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02003898static int __exit omap_dispchw_remove(struct platform_device *pdev)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003899{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003900 pm_runtime_disable(&pdev->dev);
3901
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +03003902 dss_uninit_overlay_managers();
3903
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003904 return 0;
3905}
3906
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003907static int dispc_runtime_suspend(struct device *dev)
3908{
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03003909 dispc.is_enabled = false;
3910 /* ensure the dispc_irq_handler sees the is_enabled value */
3911 smp_wmb();
3912 /* wait for current handler to finish before turning the DISPC off */
3913 synchronize_irq(dispc.irq);
3914
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003915 dispc_save_context();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003916
3917 return 0;
3918}
3919
3920static int dispc_runtime_resume(struct device *dev)
3921{
Tomi Valkeinen9229b512014-02-14 09:37:09 +02003922 /*
3923 * The reset value for load mode is 0 (OMAP_DSS_LOAD_CLUT_AND_FRAME)
3924 * but we always initialize it to 2 (OMAP_DSS_LOAD_FRAME_ONLY) in
3925 * _omap_dispc_initial_config(). We can thus use it to detect if
3926 * we have lost register context.
3927 */
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03003928 if (REG_GET(DISPC_CONFIG, 2, 1) != OMAP_DSS_LOAD_FRAME_ONLY) {
3929 _omap_dispc_initial_config();
Tomi Valkeinen9229b512014-02-14 09:37:09 +02003930
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03003931 dispc_restore_context();
3932 }
Tomi Valkeinenbe07dcd72013-11-21 16:01:40 +02003933
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03003934 dispc.is_enabled = true;
3935 /* ensure the dispc_irq_handler sees the is_enabled value */
3936 smp_wmb();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003937
3938 return 0;
3939}
3940
3941static const struct dev_pm_ops dispc_pm_ops = {
3942 .runtime_suspend = dispc_runtime_suspend,
3943 .runtime_resume = dispc_runtime_resume,
3944};
3945
Tomi Valkeinend7977f82013-12-17 11:54:02 +02003946static const struct of_device_id dispc_of_match[] = {
3947 { .compatible = "ti,omap2-dispc", },
3948 { .compatible = "ti,omap3-dispc", },
3949 { .compatible = "ti,omap4-dispc", },
Tomi Valkeinen2e7e6b62014-04-16 13:16:43 +03003950 { .compatible = "ti,omap5-dispc", },
Tomi Valkeinen93550922014-12-31 11:25:48 +02003951 { .compatible = "ti,dra7-dispc", },
Tomi Valkeinend7977f82013-12-17 11:54:02 +02003952 {},
3953};
3954
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003955static struct platform_driver omap_dispchw_driver = {
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02003956 .remove = __exit_p(omap_dispchw_remove),
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003957 .driver = {
3958 .name = "omapdss_dispc",
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003959 .pm = &dispc_pm_ops,
Tomi Valkeinend7977f82013-12-17 11:54:02 +02003960 .of_match_table = dispc_of_match,
Tomi Valkeinen422ccbd2014-10-16 09:54:25 +03003961 .suppress_bind_attrs = true,
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003962 },
3963};
3964
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02003965int __init dispc_init_platform_driver(void)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003966{
Tomi Valkeinen11436e12012-03-07 12:53:18 +02003967 return platform_driver_probe(&omap_dispchw_driver, omap_dispchw_probe);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003968}
3969
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02003970void __exit dispc_uninit_platform_driver(void)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003971{
Tomi Valkeinen04c742c2012-02-23 15:32:37 +02003972 platform_driver_unregister(&omap_dispchw_driver);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003973}