blob: cc88bdb929dda4df89ac4ae39e55df80346da2e7 [file] [log] [blame]
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001/*******************************************************************************
2 This is the driver for the ST MAC 10/100/1000 on-chip Ethernet controllers.
3 ST Ethernet IPs are built around a Synopsys IP Core.
4
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00005 Copyright(C) 2007-2011 STMicroelectronics Ltd
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07006
7 This program is free software; you can redistribute it and/or modify it
8 under the terms and conditions of the GNU General Public License,
9 version 2, as published by the Free Software Foundation.
10
11 This program is distributed in the hope it will be useful, but WITHOUT
12 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 more details.
15
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070016 The full GNU General Public License is included in this distribution in
17 the file called "COPYING".
18
19 Author: Giuseppe Cavallaro <peppe.cavallaro@st.com>
20
21 Documentation available at:
22 http://www.stlinux.com
23 Support available at:
24 https://bugzilla.stlinux.com/
25*******************************************************************************/
26
Viresh Kumar6a81c262012-07-30 14:39:41 -070027#include <linux/clk.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070028#include <linux/kernel.h>
29#include <linux/interrupt.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070030#include <linux/ip.h>
31#include <linux/tcp.h>
32#include <linux/skbuff.h>
33#include <linux/ethtool.h>
34#include <linux/if_ether.h>
35#include <linux/crc32.h>
36#include <linux/mii.h>
Jiri Pirko01789342011-08-16 06:29:00 +000037#include <linux/if.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070038#include <linux/if_vlan.h>
39#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090040#include <linux/slab.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040041#include <linux/prefetch.h>
Srinivas Kandagatladb88f102014-01-16 10:52:52 +000042#include <linux/pinctrl/consumer.h>
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +010043#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +000044#include <linux/debugfs.h>
45#include <linux/seq_file.h>
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +010046#endif /* CONFIG_DEBUG_FS */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +000047#include <linux/net_tstamp.h>
48#include "stmmac_ptp.h"
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +000049#include "stmmac.h"
Chen-Yu Tsaic5e4ddb2014-01-17 21:24:41 +080050#include <linux/reset.h>
Mathieu Olivari5790cf32015-05-27 11:02:47 -070051#include <linux/of_mdio.h>
Phil Reid19d857c2015-12-14 11:32:01 +080052#include "dwmac1000.h"
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070053
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070054#define STMMAC_ALIGN(x) L1_CACHE_ALIGN(x)
Alexandre TORGUEf748be52016-04-01 11:37:34 +020055#define TSO_MAX_BUFF_SIZE (SZ_16K - 1)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070056
57/* Module parameters */
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000058#define TX_TIMEO 5000
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070059static int watchdog = TX_TIMEO;
60module_param(watchdog, int, S_IRUGO | S_IWUSR);
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000061MODULE_PARM_DESC(watchdog, "Transmit timeout in milliseconds (default 5s)");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070062
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000063static int debug = -1;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070064module_param(debug, int, S_IRUGO | S_IWUSR);
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000065MODULE_PARM_DESC(debug, "Message Level (-1: default, 0: no output, 16: all)");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070066
stephen hemminger47d1f712013-12-30 10:38:57 -080067static int phyaddr = -1;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070068module_param(phyaddr, int, S_IRUGO);
69MODULE_PARM_DESC(phyaddr, "Physical device address");
70
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +010071#define STMMAC_TX_THRESH (DMA_TX_SIZE / 4)
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +010072#define STMMAC_RX_THRESH (DMA_RX_SIZE / 4)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070073
74static int flow_ctrl = FLOW_OFF;
75module_param(flow_ctrl, int, S_IRUGO | S_IWUSR);
76MODULE_PARM_DESC(flow_ctrl, "Flow control ability [on/off]");
77
78static int pause = PAUSE_TIME;
79module_param(pause, int, S_IRUGO | S_IWUSR);
80MODULE_PARM_DESC(pause, "Flow Control Pause Time");
81
82#define TC_DEFAULT 64
83static int tc = TC_DEFAULT;
84module_param(tc, int, S_IRUGO | S_IWUSR);
85MODULE_PARM_DESC(tc, "DMA threshold control value");
86
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +010087#define DEFAULT_BUFSIZE 1536
88static int buf_sz = DEFAULT_BUFSIZE;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070089module_param(buf_sz, int, S_IRUGO | S_IWUSR);
90MODULE_PARM_DESC(buf_sz, "DMA buffer size");
91
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +010092#define STMMAC_RX_COPYBREAK 256
93
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070094static const u32 default_msg_level = (NETIF_MSG_DRV | NETIF_MSG_PROBE |
95 NETIF_MSG_LINK | NETIF_MSG_IFUP |
96 NETIF_MSG_IFDOWN | NETIF_MSG_TIMER);
97
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +000098#define STMMAC_DEFAULT_LPI_TIMER 1000
99static int eee_timer = STMMAC_DEFAULT_LPI_TIMER;
100module_param(eee_timer, int, S_IRUGO | S_IWUSR);
101MODULE_PARM_DESC(eee_timer, "LPI tx expiration time in msec");
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200102#define STMMAC_LPI_T(x) (jiffies + msecs_to_jiffies(x))
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000103
Pavel Machek22d3efe2016-11-28 12:55:59 +0100104/* By default the driver will use the ring mode to manage tx and rx descriptors,
105 * but allow user to force to use the chain instead of the ring
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +0000106 */
107static unsigned int chain_mode;
108module_param(chain_mode, int, S_IRUGO);
109MODULE_PARM_DESC(chain_mode, "To use chain instead of ring mode");
110
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700111static irqreturn_t stmmac_interrupt(int irq, void *dev_id);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700112
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +0100113#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +0000114static int stmmac_init_fs(struct net_device *dev);
Mathieu Olivari466c5ac2015-05-22 19:03:29 -0700115static void stmmac_exit_fs(struct net_device *dev);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +0000116#endif
117
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +0000118#define STMMAC_COAL_TIMER(x) (jiffies + usecs_to_jiffies(x))
119
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700120/**
121 * stmmac_verify_args - verify the driver parameters.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100122 * Description: it checks the driver parameters and set a default in case of
123 * errors.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700124 */
125static void stmmac_verify_args(void)
126{
127 if (unlikely(watchdog < 0))
128 watchdog = TX_TIMEO;
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +0100129 if (unlikely((buf_sz < DEFAULT_BUFSIZE) || (buf_sz > BUF_SIZE_16KiB)))
130 buf_sz = DEFAULT_BUFSIZE;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700131 if (unlikely(flow_ctrl > 1))
132 flow_ctrl = FLOW_AUTO;
133 else if (likely(flow_ctrl < 0))
134 flow_ctrl = FLOW_OFF;
135 if (unlikely((pause < 0) || (pause > 0xffff)))
136 pause = PAUSE_TIME;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000137 if (eee_timer < 0)
138 eee_timer = STMMAC_DEFAULT_LPI_TIMER;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700139}
140
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000141/**
142 * stmmac_clk_csr_set - dynamically set the MDC clock
143 * @priv: driver private structure
144 * Description: this is to dynamically set the MDC clock according to the csr
145 * clock input.
146 * Note:
147 * If a specific clk_csr value is passed from the platform
148 * this means that the CSR Clock Range selection cannot be
149 * changed at run-time and it is fixed (as reported in the driver
150 * documentation). Viceversa the driver will try to set the MDC
151 * clock dynamically according to the actual clock input.
152 */
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000153static void stmmac_clk_csr_set(struct stmmac_priv *priv)
154{
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000155 u32 clk_rate;
156
jpintof573c0b2017-01-09 12:35:09 +0000157 clk_rate = clk_get_rate(priv->plat->stmmac_clk);
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000158
159 /* Platform provided default clk_csr would be assumed valid
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000160 * for all other cases except for the below mentioned ones.
161 * For values higher than the IEEE 802.3 specified frequency
162 * we can not estimate the proper divider as it is not known
163 * the frequency of clk_csr_i. So we do not change the default
164 * divider.
165 */
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000166 if (!(priv->clk_csr & MAC_CSR_H_FRQ_MASK)) {
167 if (clk_rate < CSR_F_35M)
168 priv->clk_csr = STMMAC_CSR_20_35M;
169 else if ((clk_rate >= CSR_F_35M) && (clk_rate < CSR_F_60M))
170 priv->clk_csr = STMMAC_CSR_35_60M;
171 else if ((clk_rate >= CSR_F_60M) && (clk_rate < CSR_F_100M))
172 priv->clk_csr = STMMAC_CSR_60_100M;
173 else if ((clk_rate >= CSR_F_100M) && (clk_rate < CSR_F_150M))
174 priv->clk_csr = STMMAC_CSR_100_150M;
175 else if ((clk_rate >= CSR_F_150M) && (clk_rate < CSR_F_250M))
176 priv->clk_csr = STMMAC_CSR_150_250M;
Phil Reid19d857c2015-12-14 11:32:01 +0800177 else if ((clk_rate >= CSR_F_250M) && (clk_rate < CSR_F_300M))
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000178 priv->clk_csr = STMMAC_CSR_250_300M;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000179 }
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000180}
181
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700182static void print_pkt(unsigned char *buf, int len)
183{
Andy Shevchenko424c4f72014-11-07 16:53:12 +0200184 pr_debug("len = %d byte, buf addr: 0x%p\n", len, buf);
185 print_hex_dump_bytes("", DUMP_PREFIX_OFFSET, buf, len);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700186}
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700187
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700188static inline u32 stmmac_tx_avail(struct stmmac_priv *priv)
189{
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100190 unsigned avail;
191
192 if (priv->dirty_tx > priv->cur_tx)
193 avail = priv->dirty_tx - priv->cur_tx - 1;
194 else
195 avail = DMA_TX_SIZE - priv->cur_tx + priv->dirty_tx - 1;
196
197 return avail;
198}
199
200static inline u32 stmmac_rx_dirty(struct stmmac_priv *priv)
201{
202 unsigned dirty;
203
204 if (priv->dirty_rx <= priv->cur_rx)
205 dirty = priv->cur_rx - priv->dirty_rx;
206 else
207 dirty = DMA_RX_SIZE - priv->dirty_rx + priv->cur_rx;
208
209 return dirty;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700210}
211
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000212/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100213 * stmmac_hw_fix_mac_speed - callback for speed selection
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000214 * @priv: driver private structure
LABBE Corentin8d45e422017-02-08 09:31:08 +0100215 * Description: on some platforms (e.g. ST), some HW system configuration
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000216 * registers have to be set according to the link speed negotiated.
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000217 */
218static inline void stmmac_hw_fix_mac_speed(struct stmmac_priv *priv)
219{
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200220 struct net_device *ndev = priv->dev;
221 struct phy_device *phydev = ndev->phydev;
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000222
223 if (likely(priv->plat->fix_mac_speed))
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000224 priv->plat->fix_mac_speed(priv->plat->bsp_priv, phydev->speed);
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000225}
226
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000227/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100228 * stmmac_enable_eee_mode - check and enter in LPI mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000229 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100230 * Description: this function is to verify and enter in LPI mode in case of
231 * EEE.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000232 */
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000233static void stmmac_enable_eee_mode(struct stmmac_priv *priv)
234{
235 /* Check and enter in LPI mode */
236 if ((priv->dirty_tx == priv->cur_tx) &&
237 (priv->tx_path_in_lpi_mode == false))
jpintob4b7b772017-01-09 12:35:08 +0000238 priv->hw->mac->set_eee_mode(priv->hw,
239 priv->plat->en_tx_lpi_clockgating);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000240}
241
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000242/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100243 * stmmac_disable_eee_mode - disable and exit from LPI mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000244 * @priv: driver private structure
245 * Description: this function is to exit and disable EEE in case of
246 * LPI state is true. This is called by the xmit.
247 */
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000248void stmmac_disable_eee_mode(struct stmmac_priv *priv)
249{
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500250 priv->hw->mac->reset_eee_mode(priv->hw);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000251 del_timer_sync(&priv->eee_ctrl_timer);
252 priv->tx_path_in_lpi_mode = false;
253}
254
255/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100256 * stmmac_eee_ctrl_timer - EEE TX SW timer.
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000257 * @arg : data hook
258 * Description:
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000259 * if there is no data transfer and if we are not in LPI state,
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000260 * then MAC Transmitter can be moved to LPI state.
261 */
262static void stmmac_eee_ctrl_timer(unsigned long arg)
263{
264 struct stmmac_priv *priv = (struct stmmac_priv *)arg;
265
266 stmmac_enable_eee_mode(priv);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200267 mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000268}
269
270/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100271 * stmmac_eee_init - init EEE
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000272 * @priv: driver private structure
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000273 * Description:
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100274 * if the GMAC supports the EEE (from the HW cap reg) and the phy device
275 * can also manage EEE, this function enable the LPI state and start related
276 * timer.
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000277 */
278bool stmmac_eee_init(struct stmmac_priv *priv)
279{
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200280 struct net_device *ndev = priv->dev;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100281 unsigned long flags;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000282 bool ret = false;
283
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200284 /* Using PCS we cannot dial with the phy registers at this stage
285 * so we do not support extra feature like EEE.
286 */
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +0200287 if ((priv->hw->pcs == STMMAC_PCS_RGMII) ||
288 (priv->hw->pcs == STMMAC_PCS_TBI) ||
289 (priv->hw->pcs == STMMAC_PCS_RTBI))
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200290 goto out;
291
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000292 /* MAC core supports the EEE feature. */
293 if (priv->dma_cap.eee) {
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100294 int tx_lpi_timer = priv->tx_lpi_timer;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000295
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100296 /* Check if the PHY supports EEE */
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200297 if (phy_init_eee(ndev->phydev, 1)) {
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100298 /* To manage at run-time if the EEE cannot be supported
299 * anymore (for example because the lp caps have been
300 * changed).
301 * In that case the driver disable own timers.
302 */
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100303 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100304 if (priv->eee_active) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100305 netdev_dbg(priv->dev, "disable EEE\n");
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100306 del_timer_sync(&priv->eee_ctrl_timer);
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500307 priv->hw->mac->set_eee_timer(priv->hw, 0,
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100308 tx_lpi_timer);
309 }
310 priv->eee_active = 0;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100311 spin_unlock_irqrestore(&priv->lock, flags);
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100312 goto out;
313 }
314 /* Activate the EEE and start timers */
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100315 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200316 if (!priv->eee_active) {
317 priv->eee_active = 1;
Vaishali Thakkarccb36da2015-02-28 00:12:34 +0530318 setup_timer(&priv->eee_ctrl_timer,
319 stmmac_eee_ctrl_timer,
320 (unsigned long)priv);
321 mod_timer(&priv->eee_ctrl_timer,
322 STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000323
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500324 priv->hw->mac->set_eee_timer(priv->hw,
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200325 STMMAC_DEFAULT_LIT_LS,
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100326 tx_lpi_timer);
Giuseppe CAVALLARO71965352014-08-28 08:11:44 +0200327 }
328 /* Set HW EEE according to the speed */
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200329 priv->hw->mac->set_eee_pls(priv->hw, ndev->phydev->link);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000330
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000331 ret = true;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100332 spin_unlock_irqrestore(&priv->lock, flags);
333
LABBE Corentin38ddc592016-11-16 20:09:39 +0100334 netdev_dbg(priv->dev, "Energy-Efficient Ethernet initialized\n");
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000335 }
336out:
337 return ret;
338}
339
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100340/* stmmac_get_tx_hwtstamp - get HW TX timestamps
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000341 * @priv: driver private structure
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100342 * @p : descriptor pointer
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000343 * @skb : the socket buffer
344 * Description :
345 * This function will read timestamp from the descriptor & pass it to stack.
346 * and also perform some sanity checks.
347 */
348static void stmmac_get_tx_hwtstamp(struct stmmac_priv *priv,
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100349 struct dma_desc *p, struct sk_buff *skb)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000350{
351 struct skb_shared_hwtstamps shhwtstamp;
352 u64 ns;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000353
354 if (!priv->hwts_tx_en)
355 return;
356
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000357 /* exit if skb doesn't support hw tstamp */
damuzi00075e43642014-01-17 23:47:59 +0800358 if (likely(!skb || !(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)))
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000359 return;
360
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000361 /* check tx tstamp status */
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100362 if (!priv->hw->desc->get_tx_timestamp_status(p)) {
363 /* get the valid tstamp */
364 ns = priv->hw->desc->get_timestamp(p, priv->adv_ts);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000365
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100366 memset(&shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
367 shhwtstamp.hwtstamp = ns_to_ktime(ns);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000368
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100369 netdev_info(priv->dev, "get valid TX hw timestamp %llu\n", ns);
370 /* pass tstamp to stack */
371 skb_tstamp_tx(skb, &shhwtstamp);
372 }
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000373
374 return;
375}
376
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100377/* stmmac_get_rx_hwtstamp - get HW RX timestamps
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000378 * @priv: driver private structure
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100379 * @p : descriptor pointer
380 * @np : next descriptor pointer
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000381 * @skb : the socket buffer
382 * Description :
383 * This function will read received packet's timestamp from the descriptor
384 * and pass it to stack. It also perform some sanity checks.
385 */
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100386static void stmmac_get_rx_hwtstamp(struct stmmac_priv *priv, struct dma_desc *p,
387 struct dma_desc *np, struct sk_buff *skb)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000388{
389 struct skb_shared_hwtstamps *shhwtstamp = NULL;
390 u64 ns;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000391
392 if (!priv->hwts_rx_en)
393 return;
394
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100395 /* Check if timestamp is available */
396 if (!priv->hw->desc->get_rx_timestamp_status(p, priv->adv_ts)) {
397 /* For GMAC4, the valid timestamp is from CTX next desc. */
398 if (priv->plat->has_gmac4)
399 ns = priv->hw->desc->get_timestamp(np, priv->adv_ts);
400 else
401 ns = priv->hw->desc->get_timestamp(p, priv->adv_ts);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000402
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100403 netdev_info(priv->dev, "get valid RX hw timestamp %llu\n", ns);
404 shhwtstamp = skb_hwtstamps(skb);
405 memset(shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
406 shhwtstamp->hwtstamp = ns_to_ktime(ns);
407 } else {
408 netdev_err(priv->dev, "cannot get RX hw timestamp\n");
409 }
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000410}
411
412/**
413 * stmmac_hwtstamp_ioctl - control hardware timestamping.
414 * @dev: device pointer.
LABBE Corentin8d45e422017-02-08 09:31:08 +0100415 * @ifr: An IOCTL specific structure, that can contain a pointer to
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000416 * a proprietary structure used to pass information to the driver.
417 * Description:
418 * This function configures the MAC to enable/disable both outgoing(TX)
419 * and incoming(RX) packets time stamping based on user input.
420 * Return Value:
421 * 0 on success and an appropriate -ve integer on failure.
422 */
423static int stmmac_hwtstamp_ioctl(struct net_device *dev, struct ifreq *ifr)
424{
425 struct stmmac_priv *priv = netdev_priv(dev);
426 struct hwtstamp_config config;
Arnd Bergmann0a624152015-09-30 13:26:32 +0200427 struct timespec64 now;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000428 u64 temp = 0;
429 u32 ptp_v2 = 0;
430 u32 tstamp_all = 0;
431 u32 ptp_over_ipv4_udp = 0;
432 u32 ptp_over_ipv6_udp = 0;
433 u32 ptp_over_ethernet = 0;
434 u32 snap_type_sel = 0;
435 u32 ts_master_en = 0;
436 u32 ts_event_en = 0;
437 u32 value = 0;
Phil Reid19d857c2015-12-14 11:32:01 +0800438 u32 sec_inc;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000439
440 if (!(priv->dma_cap.time_stamp || priv->adv_ts)) {
441 netdev_alert(priv->dev, "No support for HW time stamping\n");
442 priv->hwts_tx_en = 0;
443 priv->hwts_rx_en = 0;
444
445 return -EOPNOTSUPP;
446 }
447
448 if (copy_from_user(&config, ifr->ifr_data,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000449 sizeof(struct hwtstamp_config)))
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000450 return -EFAULT;
451
LABBE Corentin38ddc592016-11-16 20:09:39 +0100452 netdev_dbg(priv->dev, "%s config flags:0x%x, tx_type:0x%x, rx_filter:0x%x\n",
453 __func__, config.flags, config.tx_type, config.rx_filter);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000454
455 /* reserved for future extensions */
456 if (config.flags)
457 return -EINVAL;
458
Ben Hutchings5f3da322013-11-14 00:43:41 +0000459 if (config.tx_type != HWTSTAMP_TX_OFF &&
460 config.tx_type != HWTSTAMP_TX_ON)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000461 return -ERANGE;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000462
463 if (priv->adv_ts) {
464 switch (config.rx_filter) {
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000465 case HWTSTAMP_FILTER_NONE:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000466 /* time stamp no incoming packet at all */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000467 config.rx_filter = HWTSTAMP_FILTER_NONE;
468 break;
469
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000470 case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000471 /* PTP v1, UDP, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000472 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
473 /* take time stamp for all event messages */
474 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
475
476 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
477 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
478 break;
479
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000480 case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000481 /* PTP v1, UDP, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000482 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_SYNC;
483 /* take time stamp for SYNC messages only */
484 ts_event_en = PTP_TCR_TSEVNTENA;
485
486 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
487 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
488 break;
489
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000490 case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000491 /* PTP v1, UDP, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000492 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ;
493 /* take time stamp for Delay_Req messages only */
494 ts_master_en = PTP_TCR_TSMSTRENA;
495 ts_event_en = PTP_TCR_TSEVNTENA;
496
497 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
498 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
499 break;
500
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000501 case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000502 /* PTP v2, UDP, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000503 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_EVENT;
504 ptp_v2 = PTP_TCR_TSVER2ENA;
505 /* take time stamp for all event messages */
506 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
507
508 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
509 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
510 break;
511
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000512 case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000513 /* PTP v2, UDP, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000514 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_SYNC;
515 ptp_v2 = PTP_TCR_TSVER2ENA;
516 /* take time stamp for SYNC messages only */
517 ts_event_en = PTP_TCR_TSEVNTENA;
518
519 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
520 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
521 break;
522
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000523 case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000524 /* PTP v2, UDP, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000525 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ;
526 ptp_v2 = PTP_TCR_TSVER2ENA;
527 /* take time stamp for Delay_Req messages only */
528 ts_master_en = PTP_TCR_TSMSTRENA;
529 ts_event_en = PTP_TCR_TSEVNTENA;
530
531 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
532 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
533 break;
534
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000535 case HWTSTAMP_FILTER_PTP_V2_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000536 /* PTP v2/802.AS1 any layer, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000537 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
538 ptp_v2 = PTP_TCR_TSVER2ENA;
539 /* take time stamp for all event messages */
540 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
541
542 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
543 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
544 ptp_over_ethernet = PTP_TCR_TSIPENA;
545 break;
546
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000547 case HWTSTAMP_FILTER_PTP_V2_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000548 /* PTP v2/802.AS1, any layer, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000549 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_SYNC;
550 ptp_v2 = PTP_TCR_TSVER2ENA;
551 /* take time stamp for SYNC messages only */
552 ts_event_en = PTP_TCR_TSEVNTENA;
553
554 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
555 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
556 ptp_over_ethernet = PTP_TCR_TSIPENA;
557 break;
558
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000559 case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000560 /* PTP v2/802.AS1, any layer, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000561 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_DELAY_REQ;
562 ptp_v2 = PTP_TCR_TSVER2ENA;
563 /* take time stamp for Delay_Req messages only */
564 ts_master_en = PTP_TCR_TSMSTRENA;
565 ts_event_en = PTP_TCR_TSEVNTENA;
566
567 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
568 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
569 ptp_over_ethernet = PTP_TCR_TSIPENA;
570 break;
571
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000572 case HWTSTAMP_FILTER_ALL:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000573 /* time stamp any incoming packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000574 config.rx_filter = HWTSTAMP_FILTER_ALL;
575 tstamp_all = PTP_TCR_TSENALL;
576 break;
577
578 default:
579 return -ERANGE;
580 }
581 } else {
582 switch (config.rx_filter) {
583 case HWTSTAMP_FILTER_NONE:
584 config.rx_filter = HWTSTAMP_FILTER_NONE;
585 break;
586 default:
587 /* PTP v1, UDP, any kind of event packet */
588 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
589 break;
590 }
591 }
592 priv->hwts_rx_en = ((config.rx_filter == HWTSTAMP_FILTER_NONE) ? 0 : 1);
Ben Hutchings5f3da322013-11-14 00:43:41 +0000593 priv->hwts_tx_en = config.tx_type == HWTSTAMP_TX_ON;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000594
595 if (!priv->hwts_tx_en && !priv->hwts_rx_en)
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100596 priv->hw->ptp->config_hw_tstamping(priv->ptpaddr, 0);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000597 else {
598 value = (PTP_TCR_TSENA | PTP_TCR_TSCFUPDT | PTP_TCR_TSCTRLSSR |
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000599 tstamp_all | ptp_v2 | ptp_over_ethernet |
600 ptp_over_ipv6_udp | ptp_over_ipv4_udp | ts_event_en |
601 ts_master_en | snap_type_sel);
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100602 priv->hw->ptp->config_hw_tstamping(priv->ptpaddr, value);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000603
604 /* program Sub Second Increment reg */
Phil Reid19d857c2015-12-14 11:32:01 +0800605 sec_inc = priv->hw->ptp->config_sub_second_increment(
jpintof573c0b2017-01-09 12:35:09 +0000606 priv->ptpaddr, priv->plat->clk_ptp_rate,
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100607 priv->plat->has_gmac4);
Phil Reid19d857c2015-12-14 11:32:01 +0800608 temp = div_u64(1000000000ULL, sec_inc);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000609
610 /* calculate default added value:
611 * formula is :
612 * addend = (2^32)/freq_div_ratio;
Phil Reid19d857c2015-12-14 11:32:01 +0800613 * where, freq_div_ratio = 1e9ns/sec_inc
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000614 */
Phil Reid19d857c2015-12-14 11:32:01 +0800615 temp = (u64)(temp << 32);
jpintof573c0b2017-01-09 12:35:09 +0000616 priv->default_addend = div_u64(temp, priv->plat->clk_ptp_rate);
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100617 priv->hw->ptp->config_addend(priv->ptpaddr,
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000618 priv->default_addend);
619
620 /* initialize system time */
Arnd Bergmann0a624152015-09-30 13:26:32 +0200621 ktime_get_real_ts64(&now);
622
623 /* lower 32 bits of tv_sec are safe until y2106 */
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100624 priv->hw->ptp->init_systime(priv->ptpaddr, (u32)now.tv_sec,
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000625 now.tv_nsec);
626 }
627
628 return copy_to_user(ifr->ifr_data, &config,
629 sizeof(struct hwtstamp_config)) ? -EFAULT : 0;
630}
631
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000632/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100633 * stmmac_init_ptp - init PTP
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000634 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100635 * Description: this is to verify if the HW supports the PTPv1 or PTPv2.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000636 * This is done by looking at the HW cap. register.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100637 * This function also registers the ptp driver.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000638 */
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000639static int stmmac_init_ptp(struct stmmac_priv *priv)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000640{
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000641 if (!(priv->dma_cap.time_stamp || priv->dma_cap.atime_stamp))
642 return -EOPNOTSUPP;
643
Vince Bridgers7cd01392013-12-20 11:19:34 -0600644 priv->adv_ts = 0;
Giuseppe CAVALLARObe9b3172016-10-12 15:42:03 +0200645 /* Check if adv_ts can be enabled for dwmac 4.x core */
646 if (priv->plat->has_gmac4 && priv->dma_cap.atime_stamp)
647 priv->adv_ts = 1;
648 /* Dwmac 3.x core with extend_desc can support adv_ts */
649 else if (priv->extend_desc && priv->dma_cap.atime_stamp)
Vince Bridgers7cd01392013-12-20 11:19:34 -0600650 priv->adv_ts = 1;
651
Giuseppe CAVALLARObe9b3172016-10-12 15:42:03 +0200652 if (priv->dma_cap.time_stamp)
653 netdev_info(priv->dev, "IEEE 1588-2002 Timestamp supported\n");
Vince Bridgers7cd01392013-12-20 11:19:34 -0600654
Giuseppe CAVALLARObe9b3172016-10-12 15:42:03 +0200655 if (priv->adv_ts)
656 netdev_info(priv->dev,
657 "IEEE 1588-2008 Advanced Timestamp supported\n");
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000658
659 priv->hw->ptp = &stmmac_ptp;
660 priv->hwts_tx_en = 0;
661 priv->hwts_rx_en = 0;
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000662
Giuseppe CAVALLAROc30a70d2016-10-19 09:06:41 +0200663 stmmac_ptp_register(priv);
664
665 return 0;
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000666}
667
668static void stmmac_release_ptp(struct stmmac_priv *priv)
669{
jpintof573c0b2017-01-09 12:35:09 +0000670 if (priv->plat->clk_ptp_ref)
671 clk_disable_unprepare(priv->plat->clk_ptp_ref);
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000672 stmmac_ptp_unregister(priv);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000673}
674
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700675/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100676 * stmmac_adjust_link - adjusts the link parameters
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700677 * @dev: net device structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100678 * Description: this is the helper called by the physical abstraction layer
679 * drivers to communicate the phy link status. According the speed and duplex
680 * this driver can invoke registered glue-logic as well.
681 * It also invoke the eee initialization because it could happen when switch
682 * on different networks (that are eee capable).
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700683 */
684static void stmmac_adjust_link(struct net_device *dev)
685{
686 struct stmmac_priv *priv = netdev_priv(dev);
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200687 struct phy_device *phydev = dev->phydev;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700688 unsigned long flags;
689 int new_state = 0;
690 unsigned int fc = priv->flow_ctrl, pause_time = priv->pause;
691
LABBE Corentin662ec2b2017-02-08 09:31:16 +0100692 if (!phydev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700693 return;
694
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700695 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000696
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700697 if (phydev->link) {
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000698 u32 ctrl = readl(priv->ioaddr + MAC_CTRL_REG);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700699
700 /* Now we make sure that we can be in full duplex mode.
701 * If not, we operate in half-duplex mode. */
702 if (phydev->duplex != priv->oldduplex) {
703 new_state = 1;
704 if (!(phydev->duplex))
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000705 ctrl &= ~priv->hw->link.duplex;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700706 else
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000707 ctrl |= priv->hw->link.duplex;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700708 priv->oldduplex = phydev->duplex;
709 }
710 /* Flow Control operation */
711 if (phydev->pause)
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500712 priv->hw->mac->flow_ctrl(priv->hw, phydev->duplex,
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000713 fc, pause_time);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700714
715 if (phydev->speed != priv->speed) {
716 new_state = 1;
717 switch (phydev->speed) {
718 case 1000:
Alexandre TORGUEf748be52016-04-01 11:37:34 +0200719 if (likely((priv->plat->has_gmac) ||
720 (priv->plat->has_gmac4)))
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000721 ctrl &= ~priv->hw->link.port;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000722 stmmac_hw_fix_mac_speed(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700723 break;
724 case 100:
725 case 10:
Alexandre TORGUEf748be52016-04-01 11:37:34 +0200726 if (likely((priv->plat->has_gmac) ||
727 (priv->plat->has_gmac4))) {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000728 ctrl |= priv->hw->link.port;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700729 if (phydev->speed == SPEED_100) {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000730 ctrl |= priv->hw->link.speed;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700731 } else {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000732 ctrl &= ~(priv->hw->link.speed);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700733 }
734 } else {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000735 ctrl &= ~priv->hw->link.port;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700736 }
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000737 stmmac_hw_fix_mac_speed(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700738 break;
739 default:
LABBE Corentinb3e51062016-11-16 20:09:41 +0100740 netif_warn(priv, link, priv->dev,
LABBE Corentincba920a2017-02-08 09:31:15 +0100741 "broken speed: %d\n", phydev->speed);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700742 break;
743 }
744
745 priv->speed = phydev->speed;
746 }
747
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000748 writel(ctrl, priv->ioaddr + MAC_CTRL_REG);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700749
750 if (!priv->oldlink) {
751 new_state = 1;
752 priv->oldlink = 1;
753 }
754 } else if (priv->oldlink) {
755 new_state = 1;
756 priv->oldlink = 0;
757 priv->speed = 0;
758 priv->oldduplex = -1;
759 }
760
761 if (new_state && netif_msg_link(priv))
762 phy_print_status(phydev);
763
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100764 spin_unlock_irqrestore(&priv->lock, flags);
765
Giuseppe CAVALLARO52f95bb2016-04-05 08:46:57 +0200766 if (phydev->is_pseudo_fixed_link)
767 /* Stop PHY layer to call the hook to adjust the link in case
768 * of a switch is attached to the stmmac driver.
769 */
770 phydev->irq = PHY_IGNORE_INTERRUPT;
771 else
772 /* At this stage, init the EEE if supported.
773 * Never called in case of fixed_link.
774 */
775 priv->eee_enabled = stmmac_eee_init(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700776}
777
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000778/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100779 * stmmac_check_pcs_mode - verify if RGMII/SGMII is supported
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000780 * @priv: driver private structure
781 * Description: this is to verify if the HW supports the PCS.
782 * Physical Coding Sublayer (PCS) interface that can be used when the MAC is
783 * configured for the TBI, RTBI, or SGMII PHY interface.
784 */
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000785static void stmmac_check_pcs_mode(struct stmmac_priv *priv)
786{
787 int interface = priv->plat->interface;
788
789 if (priv->dma_cap.pcs) {
Byungho An0d909dc2013-06-28 16:35:31 +0900790 if ((interface == PHY_INTERFACE_MODE_RGMII) ||
791 (interface == PHY_INTERFACE_MODE_RGMII_ID) ||
792 (interface == PHY_INTERFACE_MODE_RGMII_RXID) ||
793 (interface == PHY_INTERFACE_MODE_RGMII_TXID)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100794 netdev_dbg(priv->dev, "PCS RGMII support enabled\n");
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +0200795 priv->hw->pcs = STMMAC_PCS_RGMII;
Byungho An0d909dc2013-06-28 16:35:31 +0900796 } else if (interface == PHY_INTERFACE_MODE_SGMII) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100797 netdev_dbg(priv->dev, "PCS SGMII support enabled\n");
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +0200798 priv->hw->pcs = STMMAC_PCS_SGMII;
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000799 }
800 }
801}
802
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700803/**
804 * stmmac_init_phy - PHY initialization
805 * @dev: net device structure
806 * Description: it initializes the driver's PHY state, and attaches the PHY
807 * to the mac driver.
808 * Return value:
809 * 0 on success
810 */
811static int stmmac_init_phy(struct net_device *dev)
812{
813 struct stmmac_priv *priv = netdev_priv(dev);
814 struct phy_device *phydev;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000815 char phy_id_fmt[MII_BUS_ID_SIZE + 3];
Giuseppe CAVALLARO109cdd62010-01-06 23:07:11 +0000816 char bus_id[MII_BUS_ID_SIZE];
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000817 int interface = priv->plat->interface;
Srinivas Kandagatla9cbadf02014-01-16 10:51:43 +0000818 int max_speed = priv->plat->max_speed;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700819 priv->oldlink = 0;
820 priv->speed = 0;
821 priv->oldduplex = -1;
822
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700823 if (priv->plat->phy_node) {
824 phydev = of_phy_connect(dev, priv->plat->phy_node,
825 &stmmac_adjust_link, 0, interface);
826 } else {
Giuseppe CAVALLAROa7657f12016-04-01 09:07:16 +0200827 snprintf(bus_id, MII_BUS_ID_SIZE, "stmmac-%x",
828 priv->plat->bus_id);
Srinivas Kandagatlaf142af22012-04-04 04:33:19 +0000829
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700830 snprintf(phy_id_fmt, MII_BUS_ID_SIZE + 3, PHY_ID_FMT, bus_id,
831 priv->plat->phy_addr);
LABBE Corentinde9a2162016-11-16 20:09:40 +0100832 netdev_dbg(priv->dev, "%s: trying to attach to %s\n", __func__,
LABBE Corentin38ddc592016-11-16 20:09:39 +0100833 phy_id_fmt);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700834
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700835 phydev = phy_connect(dev, phy_id_fmt, &stmmac_adjust_link,
836 interface);
837 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700838
Alexey Brodkindfc50fc2015-09-09 18:01:08 +0300839 if (IS_ERR_OR_NULL(phydev)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100840 netdev_err(priv->dev, "Could not attach to PHY\n");
Alexey Brodkindfc50fc2015-09-09 18:01:08 +0300841 if (!phydev)
842 return -ENODEV;
843
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700844 return PTR_ERR(phydev);
845 }
846
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000847 /* Stop Advertising 1000BASE Capability if interface is not GMII */
Srinivas Kandagatlac5b9b4e2011-11-16 21:57:59 +0000848 if ((interface == PHY_INTERFACE_MODE_MII) ||
Srinivas Kandagatla9cbadf02014-01-16 10:51:43 +0000849 (interface == PHY_INTERFACE_MODE_RMII) ||
Pavel Macheka77e4ac2014-08-25 13:31:16 +0200850 (max_speed < 1000 && max_speed > 0))
Srinivas Kandagatlac5b9b4e2011-11-16 21:57:59 +0000851 phydev->advertising &= ~(SUPPORTED_1000baseT_Half |
852 SUPPORTED_1000baseT_Full);
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000853
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700854 /*
855 * Broken HW is sometimes missing the pull-up resistor on the
856 * MDIO line, which results in reads to non-existent devices returning
857 * 0 rather than 0xffff. Catch this here and treat 0 as a non-existent
858 * device as well.
859 * Note: phydev->phy_id is the result of reading the UID PHY registers.
860 */
Mathieu Olivari27732382015-05-27 11:02:48 -0700861 if (!priv->plat->phy_node && phydev->phy_id == 0) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700862 phy_disconnect(phydev);
863 return -ENODEV;
864 }
Giuseppe Cavallaro8e99fc52016-02-29 14:27:39 +0100865
Florian Fainellic51e4242016-11-13 17:50:35 -0800866 /* stmmac_adjust_link will change this to PHY_IGNORE_INTERRUPT to avoid
867 * subsequent PHY polling, make sure we force a link transition if
868 * we have a UP/DOWN/UP transition
869 */
870 if (phydev->is_pseudo_fixed_link)
871 phydev->irq = PHY_POLL;
872
LABBE Corentinde9a2162016-11-16 20:09:40 +0100873 netdev_dbg(priv->dev, "%s: attached to PHY (UID 0x%x) Link = %d\n",
874 __func__, phydev->phy_id, phydev->link);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700875
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700876 return 0;
877}
878
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000879static void stmmac_display_rings(struct stmmac_priv *priv)
880{
Alexandre TORGUEd0225e72016-04-01 11:37:26 +0200881 void *head_rx, *head_tx;
882
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000883 if (priv->extend_desc) {
Alexandre TORGUEd0225e72016-04-01 11:37:26 +0200884 head_rx = (void *)priv->dma_erx;
885 head_tx = (void *)priv->dma_etx;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000886 } else {
Alexandre TORGUEd0225e72016-04-01 11:37:26 +0200887 head_rx = (void *)priv->dma_rx;
888 head_tx = (void *)priv->dma_tx;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000889 }
Alexandre TORGUEd0225e72016-04-01 11:37:26 +0200890
891 /* Display Rx ring */
892 priv->hw->desc->display_ring(head_rx, DMA_RX_SIZE, true);
893 /* Display Tx ring */
894 priv->hw->desc->display_ring(head_tx, DMA_TX_SIZE, false);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000895}
896
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000897static int stmmac_set_bfsize(int mtu, int bufsize)
898{
899 int ret = bufsize;
900
901 if (mtu >= BUF_SIZE_4KiB)
902 ret = BUF_SIZE_8KiB;
903 else if (mtu >= BUF_SIZE_2KiB)
904 ret = BUF_SIZE_4KiB;
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +0100905 else if (mtu > DEFAULT_BUFSIZE)
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000906 ret = BUF_SIZE_2KiB;
907 else
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +0100908 ret = DEFAULT_BUFSIZE;
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000909
910 return ret;
911}
912
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000913/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100914 * stmmac_clear_descriptors - clear descriptors
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000915 * @priv: driver private structure
916 * Description: this function is called to clear the tx and rx descriptors
917 * in case of both basic and extended descriptors are used.
918 */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000919static void stmmac_clear_descriptors(struct stmmac_priv *priv)
920{
921 int i;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000922
923 /* Clear the Rx/Tx descriptors */
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100924 for (i = 0; i < DMA_RX_SIZE; i++)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000925 if (priv->extend_desc)
926 priv->hw->desc->init_rx_desc(&priv->dma_erx[i].basic,
927 priv->use_riwt, priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100928 (i == DMA_RX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000929 else
930 priv->hw->desc->init_rx_desc(&priv->dma_rx[i],
931 priv->use_riwt, priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100932 (i == DMA_RX_SIZE - 1));
933 for (i = 0; i < DMA_TX_SIZE; i++)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000934 if (priv->extend_desc)
935 priv->hw->desc->init_tx_desc(&priv->dma_etx[i].basic,
936 priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100937 (i == DMA_TX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000938 else
939 priv->hw->desc->init_tx_desc(&priv->dma_tx[i],
940 priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100941 (i == DMA_TX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000942}
943
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100944/**
945 * stmmac_init_rx_buffers - init the RX descriptor buffer.
946 * @priv: driver private structure
947 * @p: descriptor pointer
948 * @i: descriptor index
949 * @flags: gfp flag.
950 * Description: this function is called to allocate a receive buffer, perform
951 * the DMA mapping and init the descriptor.
952 */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000953static int stmmac_init_rx_buffers(struct stmmac_priv *priv, struct dma_desc *p,
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +0100954 int i, gfp_t flags)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000955{
956 struct sk_buff *skb;
957
Vineet Gupta4ec49a32015-05-20 12:04:40 +0530958 skb = __netdev_alloc_skb_ip_align(priv->dev, priv->dma_buf_sz, flags);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200959 if (!skb) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100960 netdev_err(priv->dev,
961 "%s: Rx init fails; skb is NULL\n", __func__);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200962 return -ENOMEM;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000963 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000964 priv->rx_skbuff[i] = skb;
965 priv->rx_skbuff_dma[i] = dma_map_single(priv->device, skb->data,
966 priv->dma_buf_sz,
967 DMA_FROM_DEVICE);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200968 if (dma_mapping_error(priv->device, priv->rx_skbuff_dma[i])) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100969 netdev_err(priv->dev, "%s: DMA mapping error\n", __func__);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200970 dev_kfree_skb_any(skb);
971 return -EINVAL;
972 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000973
Alexandre TORGUEf748be52016-04-01 11:37:34 +0200974 if (priv->synopsys_id >= DWMAC_CORE_4_00)
Michael Weiserf8be0d72016-11-14 18:58:05 +0100975 p->des0 = cpu_to_le32(priv->rx_skbuff_dma[i]);
Alexandre TORGUEf748be52016-04-01 11:37:34 +0200976 else
Michael Weiserf8be0d72016-11-14 18:58:05 +0100977 p->des2 = cpu_to_le32(priv->rx_skbuff_dma[i]);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000978
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +0100979 if ((priv->hw->mode->init_desc3) &&
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000980 (priv->dma_buf_sz == BUF_SIZE_16KiB))
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +0100981 priv->hw->mode->init_desc3(p);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000982
983 return 0;
984}
985
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200986static void stmmac_free_rx_buffers(struct stmmac_priv *priv, int i)
987{
988 if (priv->rx_skbuff[i]) {
989 dma_unmap_single(priv->device, priv->rx_skbuff_dma[i],
990 priv->dma_buf_sz, DMA_FROM_DEVICE);
991 dev_kfree_skb_any(priv->rx_skbuff[i]);
992 }
993 priv->rx_skbuff[i] = NULL;
994}
995
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700996/**
997 * init_dma_desc_rings - init the RX/TX descriptor rings
998 * @dev: net device structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100999 * @flags: gfp flag.
1000 * Description: this function initializes the DMA RX/TX descriptors
LABBE Corentin8d45e422017-02-08 09:31:08 +01001001 * and allocates the socket buffers. It supports the chained and ring
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001002 * modes.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001003 */
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01001004static int init_dma_desc_rings(struct net_device *dev, gfp_t flags)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001005{
1006 int i;
1007 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001008 unsigned int bfsize = 0;
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001009 int ret = -ENOMEM;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001010
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001011 if (priv->hw->mode->set_16kib_bfsize)
1012 bfsize = priv->hw->mode->set_16kib_bfsize(dev->mtu);
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001013
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001014 if (bfsize < BUF_SIZE_16KiB)
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001015 bfsize = stmmac_set_bfsize(dev->mtu, priv->dma_buf_sz);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001016
Vince Bridgers2618abb2014-01-20 05:39:01 -06001017 priv->dma_buf_sz = bfsize;
1018
LABBE Corentinb3e51062016-11-16 20:09:41 +01001019 netif_dbg(priv, probe, priv->dev,
1020 "(%s) dma_rx_phy=0x%08x dma_tx_phy=0x%08x\n",
1021 __func__, (u32)priv->dma_rx_phy, (u32)priv->dma_tx_phy);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001022
LABBE Corentinb3e51062016-11-16 20:09:41 +01001023 /* RX INITIALIZATION */
1024 netif_dbg(priv, probe, priv->dev,
1025 "SKB addresses:\nskb\t\tskb data\tdma data\n");
1026
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001027 for (i = 0; i < DMA_RX_SIZE; i++) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001028 struct dma_desc *p;
1029 if (priv->extend_desc)
1030 p = &((priv->dma_erx + i)->basic);
1031 else
1032 p = priv->dma_rx + i;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001033
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01001034 ret = stmmac_init_rx_buffers(priv, p, i, flags);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001035 if (ret)
1036 goto err_init_rx_buffers;
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001037
LABBE Corentinb3e51062016-11-16 20:09:41 +01001038 netif_dbg(priv, probe, priv->dev, "[%p]\t[%p]\t[%x]\n",
1039 priv->rx_skbuff[i], priv->rx_skbuff[i]->data,
1040 (unsigned int)priv->rx_skbuff_dma[i]);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001041 }
1042 priv->cur_rx = 0;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001043 priv->dirty_rx = (unsigned int)(i - DMA_RX_SIZE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001044 buf_sz = bfsize;
1045
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001046 /* Setup the chained descriptor addresses */
1047 if (priv->mode == STMMAC_CHAIN_MODE) {
1048 if (priv->extend_desc) {
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001049 priv->hw->mode->init(priv->dma_erx, priv->dma_rx_phy,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001050 DMA_RX_SIZE, 1);
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001051 priv->hw->mode->init(priv->dma_etx, priv->dma_tx_phy,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001052 DMA_TX_SIZE, 1);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001053 } else {
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001054 priv->hw->mode->init(priv->dma_rx, priv->dma_rx_phy,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001055 DMA_RX_SIZE, 0);
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001056 priv->hw->mode->init(priv->dma_tx, priv->dma_tx_phy,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001057 DMA_TX_SIZE, 0);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001058 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001059 }
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001060
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001061 /* TX INITIALIZATION */
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001062 for (i = 0; i < DMA_TX_SIZE; i++) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001063 struct dma_desc *p;
1064 if (priv->extend_desc)
1065 p = &((priv->dma_etx + i)->basic);
1066 else
1067 p = priv->dma_tx + i;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001068
1069 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
1070 p->des0 = 0;
1071 p->des1 = 0;
1072 p->des2 = 0;
1073 p->des3 = 0;
1074 } else {
1075 p->des2 = 0;
1076 }
1077
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001078 priv->tx_skbuff_dma[i].buf = 0;
1079 priv->tx_skbuff_dma[i].map_as_page = false;
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01001080 priv->tx_skbuff_dma[i].len = 0;
Giuseppe Cavallaro2a6d8e12016-02-29 14:27:32 +01001081 priv->tx_skbuff_dma[i].last_segment = false;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001082 priv->tx_skbuff[i] = NULL;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001083 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001084
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001085 priv->dirty_tx = 0;
1086 priv->cur_tx = 0;
Beniamino Galvani38979572015-01-21 19:07:27 +01001087 netdev_reset_queue(priv->dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001088
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001089 stmmac_clear_descriptors(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001090
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001091 if (netif_msg_hw(priv))
1092 stmmac_display_rings(priv);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001093
1094 return 0;
1095err_init_rx_buffers:
1096 while (--i >= 0)
1097 stmmac_free_rx_buffers(priv, i);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001098 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001099}
1100
1101static void dma_free_rx_skbufs(struct stmmac_priv *priv)
1102{
1103 int i;
1104
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001105 for (i = 0; i < DMA_RX_SIZE; i++)
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001106 stmmac_free_rx_buffers(priv, i);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001107}
1108
1109static void dma_free_tx_skbufs(struct stmmac_priv *priv)
1110{
1111 int i;
1112
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001113 for (i = 0; i < DMA_TX_SIZE; i++) {
damuzi00075e43642014-01-17 23:47:59 +08001114 struct dma_desc *p;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001115
damuzi00075e43642014-01-17 23:47:59 +08001116 if (priv->extend_desc)
1117 p = &((priv->dma_etx + i)->basic);
1118 else
1119 p = priv->dma_tx + i;
1120
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001121 if (priv->tx_skbuff_dma[i].buf) {
1122 if (priv->tx_skbuff_dma[i].map_as_page)
1123 dma_unmap_page(priv->device,
1124 priv->tx_skbuff_dma[i].buf,
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01001125 priv->tx_skbuff_dma[i].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001126 DMA_TO_DEVICE);
1127 else
1128 dma_unmap_single(priv->device,
1129 priv->tx_skbuff_dma[i].buf,
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01001130 priv->tx_skbuff_dma[i].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001131 DMA_TO_DEVICE);
damuzi00075e43642014-01-17 23:47:59 +08001132 }
1133
LABBE Corentin662ec2b2017-02-08 09:31:16 +01001134 if (priv->tx_skbuff[i]) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001135 dev_kfree_skb_any(priv->tx_skbuff[i]);
1136 priv->tx_skbuff[i] = NULL;
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001137 priv->tx_skbuff_dma[i].buf = 0;
1138 priv->tx_skbuff_dma[i].map_as_page = false;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001139 }
1140 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001141}
1142
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001143/**
1144 * alloc_dma_desc_resources - alloc TX/RX resources.
1145 * @priv: private structure
1146 * Description: according to which descriptor can be used (extend or basic)
1147 * this function allocates the resources for TX and RX paths. In case of
1148 * reception, for example, it pre-allocated the RX socket buffer in order to
1149 * allow zero-copy mechanism.
1150 */
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001151static int alloc_dma_desc_resources(struct stmmac_priv *priv)
1152{
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001153 int ret = -ENOMEM;
1154
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001155 priv->rx_skbuff_dma = kmalloc_array(DMA_RX_SIZE, sizeof(dma_addr_t),
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001156 GFP_KERNEL);
1157 if (!priv->rx_skbuff_dma)
1158 return -ENOMEM;
1159
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001160 priv->rx_skbuff = kmalloc_array(DMA_RX_SIZE, sizeof(struct sk_buff *),
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001161 GFP_KERNEL);
1162 if (!priv->rx_skbuff)
1163 goto err_rx_skbuff;
1164
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001165 priv->tx_skbuff_dma = kmalloc_array(DMA_TX_SIZE,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001166 sizeof(*priv->tx_skbuff_dma),
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001167 GFP_KERNEL);
1168 if (!priv->tx_skbuff_dma)
1169 goto err_tx_skbuff_dma;
1170
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001171 priv->tx_skbuff = kmalloc_array(DMA_TX_SIZE, sizeof(struct sk_buff *),
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001172 GFP_KERNEL);
1173 if (!priv->tx_skbuff)
1174 goto err_tx_skbuff;
1175
1176 if (priv->extend_desc) {
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001177 priv->dma_erx = dma_zalloc_coherent(priv->device, DMA_RX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001178 sizeof(struct
1179 dma_extended_desc),
1180 &priv->dma_rx_phy,
1181 GFP_KERNEL);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001182 if (!priv->dma_erx)
1183 goto err_dma;
1184
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001185 priv->dma_etx = dma_zalloc_coherent(priv->device, DMA_TX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001186 sizeof(struct
1187 dma_extended_desc),
1188 &priv->dma_tx_phy,
1189 GFP_KERNEL);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001190 if (!priv->dma_etx) {
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001191 dma_free_coherent(priv->device, DMA_RX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001192 sizeof(struct dma_extended_desc),
1193 priv->dma_erx, priv->dma_rx_phy);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001194 goto err_dma;
1195 }
1196 } else {
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001197 priv->dma_rx = dma_zalloc_coherent(priv->device, DMA_RX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001198 sizeof(struct dma_desc),
1199 &priv->dma_rx_phy,
1200 GFP_KERNEL);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001201 if (!priv->dma_rx)
1202 goto err_dma;
1203
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001204 priv->dma_tx = dma_zalloc_coherent(priv->device, DMA_TX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001205 sizeof(struct dma_desc),
1206 &priv->dma_tx_phy,
1207 GFP_KERNEL);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001208 if (!priv->dma_tx) {
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001209 dma_free_coherent(priv->device, DMA_RX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001210 sizeof(struct dma_desc),
1211 priv->dma_rx, priv->dma_rx_phy);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001212 goto err_dma;
1213 }
1214 }
1215
1216 return 0;
1217
1218err_dma:
1219 kfree(priv->tx_skbuff);
1220err_tx_skbuff:
1221 kfree(priv->tx_skbuff_dma);
1222err_tx_skbuff_dma:
1223 kfree(priv->rx_skbuff);
1224err_rx_skbuff:
1225 kfree(priv->rx_skbuff_dma);
1226 return ret;
1227}
1228
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001229static void free_dma_desc_resources(struct stmmac_priv *priv)
1230{
1231 /* Release the DMA TX/RX socket buffers */
1232 dma_free_rx_skbufs(priv);
1233 dma_free_tx_skbufs(priv);
1234
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001235 /* Free DMA regions of consistent memory previously allocated */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001236 if (!priv->extend_desc) {
1237 dma_free_coherent(priv->device,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001238 DMA_TX_SIZE * sizeof(struct dma_desc),
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001239 priv->dma_tx, priv->dma_tx_phy);
1240 dma_free_coherent(priv->device,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001241 DMA_RX_SIZE * sizeof(struct dma_desc),
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001242 priv->dma_rx, priv->dma_rx_phy);
1243 } else {
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001244 dma_free_coherent(priv->device, DMA_TX_SIZE *
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001245 sizeof(struct dma_extended_desc),
1246 priv->dma_etx, priv->dma_tx_phy);
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001247 dma_free_coherent(priv->device, DMA_RX_SIZE *
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001248 sizeof(struct dma_extended_desc),
1249 priv->dma_erx, priv->dma_rx_phy);
1250 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001251 kfree(priv->rx_skbuff_dma);
1252 kfree(priv->rx_skbuff);
Rayagond Kokatanurcf32dee2013-03-26 04:43:09 +00001253 kfree(priv->tx_skbuff_dma);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001254 kfree(priv->tx_skbuff);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001255}
1256
1257/**
jpinto9eb12472016-12-28 12:57:48 +00001258 * stmmac_mac_enable_rx_queues - Enable MAC rx queues
1259 * @priv: driver private structure
1260 * Description: It is used for enabling the rx queues in the MAC
1261 */
1262static void stmmac_mac_enable_rx_queues(struct stmmac_priv *priv)
1263{
1264 int rx_count = priv->dma_cap.number_rx_queues;
1265 int queue = 0;
1266
1267 /* If GMAC does not have multiple queues, then this is not necessary*/
1268 if (rx_count == 1)
1269 return;
1270
1271 /**
1272 * If the core is synthesized with multiple rx queues / multiple
1273 * dma channels, then rx queues will be disabled by default.
1274 * For now only rx queue 0 is enabled.
1275 */
1276 priv->hw->mac->rx_queue_enable(priv->hw, queue);
1277}
1278
1279/**
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001280 * stmmac_dma_operation_mode - HW DMA operation mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001281 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001282 * Description: it is used for configuring the DMA operation mode register in
1283 * order to program the tx/rx DMA thresholds or Store-And-Forward mode.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001284 */
1285static void stmmac_dma_operation_mode(struct stmmac_priv *priv)
1286{
Vince Bridgersf88203a2015-04-15 11:17:42 -05001287 int rxfifosz = priv->plat->rx_fifo_size;
1288
Sonic Zhange2a240c2013-08-28 18:55:39 +08001289 if (priv->plat->force_thresh_dma_mode)
Vince Bridgersf88203a2015-04-15 11:17:42 -05001290 priv->hw->dma->dma_mode(priv->ioaddr, tc, tc, rxfifosz);
Sonic Zhange2a240c2013-08-28 18:55:39 +08001291 else if (priv->plat->force_sf_dma_mode || priv->plat->tx_coe) {
Srinivas Kandagatla61b80132011-07-17 20:54:09 +00001292 /*
1293 * In case of GMAC, SF mode can be enabled
1294 * to perform the TX COE in HW. This depends on:
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00001295 * 1) TX COE if actually supported
1296 * 2) There is no bugged Jumbo frame support
1297 * that needs to not insert csum in the TDES.
1298 */
Vince Bridgersf88203a2015-04-15 11:17:42 -05001299 priv->hw->dma->dma_mode(priv->ioaddr, SF_DMA_MODE, SF_DMA_MODE,
1300 rxfifosz);
Sonic Zhangb2dec112015-01-30 13:49:32 +08001301 priv->xstats.threshold = SF_DMA_MODE;
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00001302 } else
Vince Bridgersf88203a2015-04-15 11:17:42 -05001303 priv->hw->dma->dma_mode(priv->ioaddr, tc, SF_DMA_MODE,
1304 rxfifosz);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001305}
1306
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001307/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001308 * stmmac_tx_clean - to manage the transmission completion
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001309 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001310 * Description: it reclaims the transmit resources after transmission completes.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001311 */
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001312static void stmmac_tx_clean(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001313{
Beniamino Galvani38979572015-01-21 19:07:27 +01001314 unsigned int bytes_compl = 0, pkts_compl = 0;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001315 unsigned int entry = priv->dirty_tx;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001316
Lino Sanfilippo739c8e12016-12-09 00:55:43 +01001317 netif_tx_lock(priv->dev);
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00001318
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001319 priv->xstats.tx_clean++;
1320
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001321 while (entry != priv->cur_tx) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001322 struct sk_buff *skb = priv->tx_skbuff[entry];
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001323 struct dma_desc *p;
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001324 int status;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001325
1326 if (priv->extend_desc)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001327 p = (struct dma_desc *)(priv->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001328 else
1329 p = priv->dma_tx + entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001330
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001331 status = priv->hw->desc->tx_status(&priv->dev->stats,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001332 &priv->xstats, p,
1333 priv->ioaddr);
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001334 /* Check if the descriptor is owned by the DMA */
1335 if (unlikely(status & tx_dma_own))
1336 break;
1337
1338 /* Just consider the last segment and ...*/
1339 if (likely(!(status & tx_not_ls))) {
1340 /* ... verify the status error condition */
1341 if (unlikely(status & tx_err)) {
1342 priv->dev->stats.tx_errors++;
1343 } else {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001344 priv->dev->stats.tx_packets++;
1345 priv->xstats.tx_pkt_n++;
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001346 }
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01001347 stmmac_get_tx_hwtstamp(priv, p, skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001348 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001349
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001350 if (likely(priv->tx_skbuff_dma[entry].buf)) {
1351 if (priv->tx_skbuff_dma[entry].map_as_page)
1352 dma_unmap_page(priv->device,
1353 priv->tx_skbuff_dma[entry].buf,
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01001354 priv->tx_skbuff_dma[entry].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001355 DMA_TO_DEVICE);
1356 else
1357 dma_unmap_single(priv->device,
1358 priv->tx_skbuff_dma[entry].buf,
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01001359 priv->tx_skbuff_dma[entry].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001360 DMA_TO_DEVICE);
1361 priv->tx_skbuff_dma[entry].buf = 0;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001362 priv->tx_skbuff_dma[entry].len = 0;
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001363 priv->tx_skbuff_dma[entry].map_as_page = false;
Rayagond Kokatanurcf32dee2013-03-26 04:43:09 +00001364 }
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001365
1366 if (priv->hw->mode->clean_desc3)
1367 priv->hw->mode->clean_desc3(priv, p);
1368
Giuseppe Cavallaro2a6d8e12016-02-29 14:27:32 +01001369 priv->tx_skbuff_dma[entry].last_segment = false;
Giuseppe Cavallaro96951362016-02-29 14:27:33 +01001370 priv->tx_skbuff_dma[entry].is_jumbo = false;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001371
1372 if (likely(skb != NULL)) {
Beniamino Galvani38979572015-01-21 19:07:27 +01001373 pkts_compl++;
1374 bytes_compl += skb->len;
Eric W. Biederman7c565c32014-03-15 18:11:09 -07001375 dev_consume_skb_any(skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001376 priv->tx_skbuff[entry] = NULL;
1377 }
1378
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001379 priv->hw->desc->release_tx_desc(p, priv->mode);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001380
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001381 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001382 }
Giuseppe Cavallarofbc80822016-02-29 14:27:37 +01001383 priv->dirty_tx = entry;
Beniamino Galvani38979572015-01-21 19:07:27 +01001384
1385 netdev_completed_queue(priv->dev, pkts_compl, bytes_compl);
1386
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001387 if (unlikely(netif_queue_stopped(priv->dev) &&
Lino Sanfilippo739c8e12016-12-09 00:55:43 +01001388 stmmac_tx_avail(priv) > STMMAC_TX_THRESH)) {
1389 netif_dbg(priv, tx_done, priv->dev,
1390 "%s: restart transmit\n", __func__);
1391 netif_wake_queue(priv->dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001392 }
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001393
1394 if ((priv->eee_enabled) && (!priv->tx_path_in_lpi_mode)) {
1395 stmmac_enable_eee_mode(priv);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +02001396 mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001397 }
Lino Sanfilippo739c8e12016-12-09 00:55:43 +01001398 netif_tx_unlock(priv->dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001399}
1400
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001401static inline void stmmac_enable_dma_irq(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001402{
Giuseppe CAVALLARO7284a3f2012-11-25 23:10:41 +00001403 priv->hw->dma->enable_dma_irq(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001404}
1405
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001406static inline void stmmac_disable_dma_irq(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001407{
Giuseppe CAVALLARO7284a3f2012-11-25 23:10:41 +00001408 priv->hw->dma->disable_dma_irq(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001409}
1410
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001411/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001412 * stmmac_tx_err - to manage the tx error
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001413 * @priv: driver private structure
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001414 * Description: it cleans the descriptors and restarts the transmission
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001415 * in case of transmission errors.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001416 */
1417static void stmmac_tx_err(struct stmmac_priv *priv)
1418{
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001419 int i;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001420 netif_stop_queue(priv->dev);
1421
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001422 priv->hw->dma->stop_tx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001423 dma_free_tx_skbufs(priv);
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001424 for (i = 0; i < DMA_TX_SIZE; i++)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001425 if (priv->extend_desc)
1426 priv->hw->desc->init_tx_desc(&priv->dma_etx[i].basic,
1427 priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001428 (i == DMA_TX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001429 else
1430 priv->hw->desc->init_tx_desc(&priv->dma_tx[i],
1431 priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001432 (i == DMA_TX_SIZE - 1));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001433 priv->dirty_tx = 0;
1434 priv->cur_tx = 0;
Beniamino Galvani38979572015-01-21 19:07:27 +01001435 netdev_reset_queue(priv->dev);
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001436 priv->hw->dma->start_tx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001437
1438 priv->dev->stats.tx_errors++;
1439 netif_wake_queue(priv->dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001440}
1441
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001442/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001443 * stmmac_dma_interrupt - DMA ISR
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001444 * @priv: driver private structure
1445 * Description: this is the DMA ISR. It is called by the main ISR.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001446 * It calls the dwmac dma routine and schedule poll method in case of some
1447 * work can be done.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001448 */
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001449static void stmmac_dma_interrupt(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001450{
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001451 int status;
Vince Bridgersf88203a2015-04-15 11:17:42 -05001452 int rxfifosz = priv->plat->rx_fifo_size;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001453
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001454 status = priv->hw->dma->dma_interrupt(priv->ioaddr, &priv->xstats);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001455 if (likely((status & handle_rx)) || (status & handle_tx)) {
1456 if (likely(napi_schedule_prep(&priv->napi))) {
1457 stmmac_disable_dma_irq(priv);
1458 __napi_schedule(&priv->napi);
1459 }
1460 }
1461 if (unlikely(status & tx_hard_error_bump_tc)) {
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001462 /* Try to bump up the dma threshold on this failure */
Sonic Zhangb2dec112015-01-30 13:49:32 +08001463 if (unlikely(priv->xstats.threshold != SF_DMA_MODE) &&
1464 (tc <= 256)) {
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001465 tc += 64;
Sonic Zhangc405abe2015-01-22 14:55:56 +08001466 if (priv->plat->force_thresh_dma_mode)
Vince Bridgersf88203a2015-04-15 11:17:42 -05001467 priv->hw->dma->dma_mode(priv->ioaddr, tc, tc,
1468 rxfifosz);
Sonic Zhangc405abe2015-01-22 14:55:56 +08001469 else
1470 priv->hw->dma->dma_mode(priv->ioaddr, tc,
Vince Bridgersf88203a2015-04-15 11:17:42 -05001471 SF_DMA_MODE, rxfifosz);
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001472 priv->xstats.threshold = tc;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001473 }
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001474 } else if (unlikely(status == tx_hard_error))
1475 stmmac_tx_err(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001476}
1477
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001478/**
1479 * stmmac_mmc_setup: setup the Mac Management Counters (MMC)
1480 * @priv: driver private structure
1481 * Description: this masks the MMC irq, in fact, the counters are managed in SW.
1482 */
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00001483static void stmmac_mmc_setup(struct stmmac_priv *priv)
1484{
1485 unsigned int mode = MMC_CNTRL_RESET_ON_READ | MMC_CNTRL_COUNTER_RESET |
Alexandre TORGUE36ff7c12016-04-01 11:37:32 +02001486 MMC_CNTRL_PRESET | MMC_CNTRL_FULL_HALF_PRESET;
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00001487
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01001488 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
1489 priv->ptpaddr = priv->ioaddr + PTP_GMAC4_OFFSET;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001490 priv->mmcaddr = priv->ioaddr + MMC_GMAC4_OFFSET;
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01001491 } else {
1492 priv->ptpaddr = priv->ioaddr + PTP_GMAC3_X_OFFSET;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001493 priv->mmcaddr = priv->ioaddr + MMC_GMAC3_X_OFFSET;
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01001494 }
Alexandre TORGUE36ff7c12016-04-01 11:37:32 +02001495
1496 dwmac_mmc_intr_all_mask(priv->mmcaddr);
Giuseppe CAVALLARO4f795b22011-11-18 05:00:20 +00001497
1498 if (priv->dma_cap.rmon) {
Alexandre TORGUE36ff7c12016-04-01 11:37:32 +02001499 dwmac_mmc_ctrl(priv->mmcaddr, mode);
Giuseppe CAVALLARO4f795b22011-11-18 05:00:20 +00001500 memset(&priv->mmc, 0, sizeof(struct stmmac_counters));
1501 } else
LABBE Corentin38ddc592016-11-16 20:09:39 +01001502 netdev_info(priv->dev, "No MAC Management Counters available\n");
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00001503}
1504
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001505/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001506 * stmmac_selec_desc_mode - to select among: normal/alternate/extend descriptors
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001507 * @priv: driver private structure
1508 * Description: select the Enhanced/Alternate or Normal descriptors.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001509 * In case of Enhanced/Alternate, it checks if the extended descriptors are
1510 * supported by the HW capability register.
Giuseppe CAVALLAROff3dd782012-06-04 19:22:55 +00001511 */
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001512static void stmmac_selec_desc_mode(struct stmmac_priv *priv)
1513{
1514 if (priv->plat->enh_desc) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001515 dev_info(priv->device, "Enhanced/Alternate descriptors\n");
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001516
1517 /* GMAC older than 3.50 has no extended descriptors */
1518 if (priv->synopsys_id >= DWMAC_CORE_3_50) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001519 dev_info(priv->device, "Enabled extended descriptors\n");
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001520 priv->extend_desc = 1;
1521 } else
LABBE Corentin38ddc592016-11-16 20:09:39 +01001522 dev_warn(priv->device, "Extended descriptors not supported\n");
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001523
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001524 priv->hw->desc = &enh_desc_ops;
1525 } else {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001526 dev_info(priv->device, "Normal descriptors\n");
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001527 priv->hw->desc = &ndesc_ops;
1528 }
1529}
1530
1531/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001532 * stmmac_get_hw_features - get MAC capabilities from the HW cap. register.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001533 * @priv: driver private structure
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001534 * Description:
1535 * new GMAC chip generations have a new register to indicate the
1536 * presence of the optional feature/functions.
1537 * This can be also used to override the value passed through the
1538 * platform and necessary for old MAC10/100 and GMAC chips.
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001539 */
1540static int stmmac_get_hw_features(struct stmmac_priv *priv)
1541{
Alexandre TORGUEf10a6a32016-04-01 11:37:25 +02001542 u32 ret = 0;
Giuseppe CAVALLARO3c20f722011-10-26 19:43:09 +00001543
Giuseppe CAVALLARO5e6efe82011-10-26 19:43:07 +00001544 if (priv->hw->dma->get_hw_feature) {
Alexandre TORGUEf10a6a32016-04-01 11:37:25 +02001545 priv->hw->dma->get_hw_feature(priv->ioaddr,
1546 &priv->dma_cap);
1547 ret = 1;
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001548 }
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001549
Alexandre TORGUEf10a6a32016-04-01 11:37:25 +02001550 return ret;
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001551}
1552
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001553/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001554 * stmmac_check_ether_addr - check if the MAC addr is valid
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001555 * @priv: driver private structure
1556 * Description:
1557 * it is to verify if the MAC address is valid, in case of failures it
1558 * generates a random MAC address
1559 */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001560static void stmmac_check_ether_addr(struct stmmac_priv *priv)
1561{
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001562 if (!is_valid_ether_addr(priv->dev->dev_addr)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001563 priv->hw->mac->get_umac_addr(priv->hw,
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001564 priv->dev->dev_addr, 0);
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001565 if (!is_valid_ether_addr(priv->dev->dev_addr))
Danny Kukawkaf2cedb62012-02-15 06:45:39 +00001566 eth_hw_addr_random(priv->dev);
LABBE Corentin38ddc592016-11-16 20:09:39 +01001567 netdev_info(priv->dev, "device MAC address %pM\n",
1568 priv->dev->dev_addr);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001569 }
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001570}
1571
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001572/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001573 * stmmac_init_dma_engine - DMA init.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001574 * @priv: driver private structure
1575 * Description:
1576 * It inits the DMA invoking the specific MAC/GMAC callback.
1577 * Some DMA parameters can be passed from the platform;
1578 * in case of these are not passed a default is kept for the MAC or GMAC.
1579 */
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001580static int stmmac_init_dma_engine(struct stmmac_priv *priv)
1581{
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001582 int atds = 0;
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01001583 int ret = 0;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001584
Niklas Cassela332e2f2016-12-07 15:20:05 +01001585 if (!priv->plat->dma_cfg || !priv->plat->dma_cfg->pbl) {
1586 dev_err(priv->device, "Invalid DMA configuration\n");
Niklas Cassel89ab75b2016-12-07 15:20:03 +01001587 return -EINVAL;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001588 }
1589
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001590 if (priv->extend_desc && (priv->mode == STMMAC_RING_MODE))
1591 atds = 1;
1592
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01001593 ret = priv->hw->dma->reset(priv->ioaddr);
1594 if (ret) {
1595 dev_err(priv->device, "Failed to reset the dma\n");
1596 return ret;
1597 }
1598
Niklas Cassel50ca9032016-12-07 15:20:04 +01001599 priv->hw->dma->init(priv->ioaddr, priv->plat->dma_cfg,
Niklas Cassel89ab75b2016-12-07 15:20:03 +01001600 priv->dma_tx_phy, priv->dma_rx_phy, atds);
Giuseppe Cavallaroafea0362016-02-29 14:27:28 +01001601
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001602 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
1603 priv->rx_tail_addr = priv->dma_rx_phy +
1604 (DMA_RX_SIZE * sizeof(struct dma_desc));
1605 priv->hw->dma->set_rx_tail_ptr(priv->ioaddr, priv->rx_tail_addr,
1606 STMMAC_CHAN0);
1607
1608 priv->tx_tail_addr = priv->dma_tx_phy +
1609 (DMA_TX_SIZE * sizeof(struct dma_desc));
1610 priv->hw->dma->set_tx_tail_ptr(priv->ioaddr, priv->tx_tail_addr,
1611 STMMAC_CHAN0);
1612 }
1613
1614 if (priv->plat->axi && priv->hw->dma->axi)
Giuseppe Cavallaroafea0362016-02-29 14:27:28 +01001615 priv->hw->dma->axi(priv->ioaddr, priv->plat->axi);
1616
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01001617 return ret;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001618}
1619
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001620/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001621 * stmmac_tx_timer - mitigation sw timer for tx.
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001622 * @data: data pointer
1623 * Description:
1624 * This is the timer handler to directly invoke the stmmac_tx_clean.
1625 */
1626static void stmmac_tx_timer(unsigned long data)
1627{
1628 struct stmmac_priv *priv = (struct stmmac_priv *)data;
1629
1630 stmmac_tx_clean(priv);
1631}
1632
1633/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001634 * stmmac_init_tx_coalesce - init tx mitigation options.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001635 * @priv: driver private structure
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001636 * Description:
1637 * This inits the transmit coalesce parameters: i.e. timer rate,
1638 * timer handler and default threshold used for enabling the
1639 * interrupt on completion bit.
1640 */
1641static void stmmac_init_tx_coalesce(struct stmmac_priv *priv)
1642{
1643 priv->tx_coal_frames = STMMAC_TX_FRAMES;
1644 priv->tx_coal_timer = STMMAC_COAL_TX_TIMER;
1645 init_timer(&priv->txtimer);
1646 priv->txtimer.expires = STMMAC_COAL_TIMER(priv->tx_coal_timer);
1647 priv->txtimer.data = (unsigned long)priv;
1648 priv->txtimer.function = stmmac_tx_timer;
1649 add_timer(&priv->txtimer);
1650}
1651
1652/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001653 * stmmac_hw_setup - setup mac in a usable state.
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001654 * @dev : pointer to the device structure.
1655 * Description:
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001656 * this is the main function to setup the HW in a usable state because the
1657 * dma engine is reset, the core registers are configured (e.g. AXI,
1658 * Checksum features, timers). The DMA is ready to start receiving and
1659 * transmitting.
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001660 * Return value:
1661 * 0 on success and an appropriate (-)ve integer as defined in errno.h
1662 * file on failure.
1663 */
Huacai Chenfe1319292014-12-19 22:38:18 +08001664static int stmmac_hw_setup(struct net_device *dev, bool init_ptp)
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001665{
1666 struct stmmac_priv *priv = netdev_priv(dev);
1667 int ret;
1668
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001669 /* DMA initialization and SW reset */
1670 ret = stmmac_init_dma_engine(priv);
1671 if (ret < 0) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001672 netdev_err(priv->dev, "%s: DMA engine initialization failed\n",
1673 __func__);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001674 return ret;
1675 }
1676
1677 /* Copy the MAC addr into the HW */
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001678 priv->hw->mac->set_umac_addr(priv->hw, dev->dev_addr, 0);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001679
Giuseppe CAVALLARO02e57b92016-06-24 15:16:26 +02001680 /* PS and related bits will be programmed according to the speed */
1681 if (priv->hw->pcs) {
1682 int speed = priv->plat->mac_port_sel_speed;
1683
1684 if ((speed == SPEED_10) || (speed == SPEED_100) ||
1685 (speed == SPEED_1000)) {
1686 priv->hw->ps = speed;
1687 } else {
1688 dev_warn(priv->device, "invalid port speed\n");
1689 priv->hw->ps = 0;
1690 }
1691 }
1692
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001693 /* Initialize the MAC Core */
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001694 priv->hw->mac->core_init(priv->hw, dev->mtu);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001695
jpinto9eb12472016-12-28 12:57:48 +00001696 /* Initialize MAC RX Queues */
1697 if (priv->hw->mac->rx_queue_enable)
1698 stmmac_mac_enable_rx_queues(priv);
1699
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02001700 ret = priv->hw->mac->rx_ipc(priv->hw);
1701 if (!ret) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001702 netdev_warn(priv->dev, "RX IPC Checksum Offload disabled\n");
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02001703 priv->plat->rx_coe = STMMAC_RX_COE_NONE;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02001704 priv->hw->rx_csum = 0;
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02001705 }
1706
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001707 /* Enable the MAC Rx/Tx */
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001708 if (priv->synopsys_id >= DWMAC_CORE_4_00)
1709 stmmac_dwmac4_set_mac(priv->ioaddr, true);
1710 else
1711 stmmac_set_mac(priv->ioaddr, true);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001712
1713 /* Set the HW DMA mode and the COE */
1714 stmmac_dma_operation_mode(priv);
1715
1716 stmmac_mmc_setup(priv);
1717
Huacai Chenfe1319292014-12-19 22:38:18 +08001718 if (init_ptp) {
1719 ret = stmmac_init_ptp(priv);
Heiner Kallweit722eef22017-02-01 22:02:02 +01001720 if (ret == -EOPNOTSUPP)
1721 netdev_warn(priv->dev, "PTP not supported by HW\n");
1722 else if (ret)
1723 netdev_warn(priv->dev, "PTP init failed\n");
Huacai Chenfe1319292014-12-19 22:38:18 +08001724 }
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001725
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01001726#ifdef CONFIG_DEBUG_FS
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001727 ret = stmmac_init_fs(dev);
1728 if (ret < 0)
LABBE Corentin38ddc592016-11-16 20:09:39 +01001729 netdev_warn(priv->dev, "%s: failed debugFS registration\n",
1730 __func__);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001731#endif
1732 /* Start the ball rolling... */
LABBE Corentin38ddc592016-11-16 20:09:39 +01001733 netdev_dbg(priv->dev, "DMA RX/TX processes started...\n");
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001734 priv->hw->dma->start_tx(priv->ioaddr);
1735 priv->hw->dma->start_rx(priv->ioaddr);
1736
1737 /* Dump DMA/MAC registers */
1738 if (netif_msg_hw(priv)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001739 priv->hw->mac->dump_regs(priv->hw);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001740 priv->hw->dma->dump_regs(priv->ioaddr);
1741 }
1742 priv->tx_lpi_timer = STMMAC_DEFAULT_TWT_LS;
1743
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001744 if ((priv->use_riwt) && (priv->hw->dma->rx_watchdog)) {
1745 priv->rx_riwt = MAX_DMA_RIWT;
1746 priv->hw->dma->rx_watchdog(priv->ioaddr, MAX_DMA_RIWT);
1747 }
1748
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02001749 if (priv->hw->pcs && priv->hw->mac->pcs_ctrl_ane)
Giuseppe CAVALLARO02e57b92016-06-24 15:16:26 +02001750 priv->hw->mac->pcs_ctrl_ane(priv->hw, 1, priv->hw->ps, 0);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001751
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001752 /* set TX ring length */
1753 if (priv->hw->dma->set_tx_ring_len)
1754 priv->hw->dma->set_tx_ring_len(priv->ioaddr,
1755 (DMA_TX_SIZE - 1));
1756 /* set RX ring length */
1757 if (priv->hw->dma->set_rx_ring_len)
1758 priv->hw->dma->set_rx_ring_len(priv->ioaddr,
1759 (DMA_RX_SIZE - 1));
1760 /* Enable TSO */
1761 if (priv->tso)
1762 priv->hw->dma->enable_tso(priv->ioaddr, 1, STMMAC_CHAN0);
1763
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001764 return 0;
1765}
1766
1767/**
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001768 * stmmac_open - open entry point of the driver
1769 * @dev : pointer to the device structure.
1770 * Description:
1771 * This function is the open entry point of the driver.
1772 * Return value:
1773 * 0 on success and an appropriate (-)ve integer as defined in errno.h
1774 * file on failure.
1775 */
1776static int stmmac_open(struct net_device *dev)
1777{
1778 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001779 int ret;
1780
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00001781 stmmac_check_ether_addr(priv);
1782
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02001783 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
1784 priv->hw->pcs != STMMAC_PCS_TBI &&
1785 priv->hw->pcs != STMMAC_PCS_RTBI) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00001786 ret = stmmac_init_phy(dev);
1787 if (ret) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001788 netdev_err(priv->dev,
1789 "%s: Cannot attach to PHY (error: %d)\n",
1790 __func__, ret);
Hans de Goede89df20d2014-05-20 11:38:18 +02001791 return ret;
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00001792 }
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001793 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001794
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001795 /* Extra statistics */
1796 memset(&priv->xstats, 0, sizeof(struct stmmac_extra_stats));
1797 priv->xstats.threshold = tc;
1798
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001799 priv->dma_buf_sz = STMMAC_ALIGN(buf_sz);
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01001800 priv->rx_copybreak = STMMAC_RX_COPYBREAK;
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001801
Tobias Klauser7262b7b2014-02-22 13:09:03 +01001802 ret = alloc_dma_desc_resources(priv);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001803 if (ret < 0) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001804 netdev_err(priv->dev, "%s: DMA descriptors allocation failed\n",
1805 __func__);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001806 goto dma_desc_error;
1807 }
1808
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01001809 ret = init_dma_desc_rings(dev, GFP_KERNEL);
1810 if (ret < 0) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001811 netdev_err(priv->dev, "%s: DMA descriptors initialization failed\n",
1812 __func__);
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01001813 goto init_error;
1814 }
1815
Huacai Chenfe1319292014-12-19 22:38:18 +08001816 ret = stmmac_hw_setup(dev, true);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001817 if (ret < 0) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001818 netdev_err(priv->dev, "%s: Hw setup failed\n", __func__);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001819 goto init_error;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001820 }
1821
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01001822 stmmac_init_tx_coalesce(priv);
1823
Philippe Reynesd6d50c72016-10-03 08:28:19 +02001824 if (dev->phydev)
1825 phy_start(dev->phydev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001826
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001827 /* Request the IRQ lines */
1828 ret = request_irq(dev->irq, stmmac_interrupt,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001829 IRQF_SHARED, dev->name, dev);
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001830 if (unlikely(ret < 0)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001831 netdev_err(priv->dev,
1832 "%s: ERROR: allocating the IRQ %d (error: %d)\n",
1833 __func__, dev->irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001834 goto init_error;
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001835 }
1836
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001837 /* Request the Wake IRQ in case of another line is used for WoL */
1838 if (priv->wol_irq != dev->irq) {
1839 ret = request_irq(priv->wol_irq, stmmac_interrupt,
1840 IRQF_SHARED, dev->name, dev);
1841 if (unlikely(ret < 0)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001842 netdev_err(priv->dev,
1843 "%s: ERROR: allocating the WoL IRQ %d (%d)\n",
1844 __func__, priv->wol_irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001845 goto wolirq_error;
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001846 }
1847 }
1848
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001849 /* Request the IRQ lines */
Chen-Yu Tsaid7ec8582014-05-29 22:31:40 +08001850 if (priv->lpi_irq > 0) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001851 ret = request_irq(priv->lpi_irq, stmmac_interrupt, IRQF_SHARED,
1852 dev->name, dev);
1853 if (unlikely(ret < 0)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001854 netdev_err(priv->dev,
1855 "%s: ERROR: allocating the LPI IRQ %d (%d)\n",
1856 __func__, priv->lpi_irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001857 goto lpiirq_error;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001858 }
1859 }
1860
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001861 napi_enable(&priv->napi);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001862 netif_start_queue(dev);
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001863
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001864 return 0;
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001865
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001866lpiirq_error:
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001867 if (priv->wol_irq != dev->irq)
1868 free_irq(priv->wol_irq, dev);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001869wolirq_error:
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001870 free_irq(dev->irq, dev);
1871
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001872init_error:
1873 free_dma_desc_resources(priv);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001874dma_desc_error:
Philippe Reynesd6d50c72016-10-03 08:28:19 +02001875 if (dev->phydev)
1876 phy_disconnect(dev->phydev);
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00001877
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001878 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001879}
1880
1881/**
1882 * stmmac_release - close entry point of the driver
1883 * @dev : device pointer.
1884 * Description:
1885 * This is the stop entry point of the driver.
1886 */
1887static int stmmac_release(struct net_device *dev)
1888{
1889 struct stmmac_priv *priv = netdev_priv(dev);
1890
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001891 if (priv->eee_enabled)
1892 del_timer_sync(&priv->eee_ctrl_timer);
1893
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001894 /* Stop and disconnect the PHY */
Philippe Reynesd6d50c72016-10-03 08:28:19 +02001895 if (dev->phydev) {
1896 phy_stop(dev->phydev);
1897 phy_disconnect(dev->phydev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001898 }
1899
1900 netif_stop_queue(dev);
1901
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001902 napi_disable(&priv->napi);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001903
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001904 del_timer_sync(&priv->txtimer);
1905
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001906 /* Free the IRQ lines */
1907 free_irq(dev->irq, dev);
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001908 if (priv->wol_irq != dev->irq)
1909 free_irq(priv->wol_irq, dev);
Chen-Yu Tsaid7ec8582014-05-29 22:31:40 +08001910 if (priv->lpi_irq > 0)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001911 free_irq(priv->lpi_irq, dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001912
1913 /* Stop TX/RX DMA and clear the descriptors */
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001914 priv->hw->dma->stop_tx(priv->ioaddr);
1915 priv->hw->dma->stop_rx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001916
1917 /* Release and free the Rx/Tx resources */
1918 free_dma_desc_resources(priv);
1919
avisconti19449bf2010-10-25 18:58:14 +00001920 /* Disable the MAC Rx/Tx */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001921 stmmac_set_mac(priv->ioaddr, false);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001922
1923 netif_carrier_off(dev);
1924
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01001925#ifdef CONFIG_DEBUG_FS
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07001926 stmmac_exit_fs(dev);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001927#endif
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001928
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +00001929 stmmac_release_ptp(priv);
1930
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001931 return 0;
1932}
1933
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001934/**
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001935 * stmmac_tso_allocator - close entry point of the driver
1936 * @priv: driver private structure
1937 * @des: buffer start address
1938 * @total_len: total length to fill in descriptors
1939 * @last_segmant: condition for the last descriptor
1940 * Description:
1941 * This function fills descriptor and request new descriptors according to
1942 * buffer length to fill
1943 */
1944static void stmmac_tso_allocator(struct stmmac_priv *priv, unsigned int des,
1945 int total_len, bool last_segment)
1946{
1947 struct dma_desc *desc;
1948 int tmp_len;
1949 u32 buff_size;
1950
1951 tmp_len = total_len;
1952
1953 while (tmp_len > 0) {
1954 priv->cur_tx = STMMAC_GET_ENTRY(priv->cur_tx, DMA_TX_SIZE);
1955 desc = priv->dma_tx + priv->cur_tx;
1956
Michael Weiserf8be0d72016-11-14 18:58:05 +01001957 desc->des0 = cpu_to_le32(des + (total_len - tmp_len));
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001958 buff_size = tmp_len >= TSO_MAX_BUFF_SIZE ?
1959 TSO_MAX_BUFF_SIZE : tmp_len;
1960
1961 priv->hw->desc->prepare_tso_tx_desc(desc, 0, buff_size,
1962 0, 1,
1963 (last_segment) && (buff_size < TSO_MAX_BUFF_SIZE),
1964 0, 0);
1965
1966 tmp_len -= TSO_MAX_BUFF_SIZE;
1967 }
1968}
1969
1970/**
1971 * stmmac_tso_xmit - Tx entry point of the driver for oversized frames (TSO)
1972 * @skb : the socket buffer
1973 * @dev : device pointer
1974 * Description: this is the transmit function that is called on TSO frames
1975 * (support available on GMAC4 and newer chips).
1976 * Diagram below show the ring programming in case of TSO frames:
1977 *
1978 * First Descriptor
1979 * --------
1980 * | DES0 |---> buffer1 = L2/L3/L4 header
1981 * | DES1 |---> TCP Payload (can continue on next descr...)
1982 * | DES2 |---> buffer 1 and 2 len
1983 * | DES3 |---> must set TSE, TCP hdr len-> [22:19]. TCP payload len [17:0]
1984 * --------
1985 * |
1986 * ...
1987 * |
1988 * --------
1989 * | DES0 | --| Split TCP Payload on Buffers 1 and 2
1990 * | DES1 | --|
1991 * | DES2 | --> buffer 1 and 2 len
1992 * | DES3 |
1993 * --------
1994 *
1995 * mss is fixed when enable tso, so w/o programming the TDES3 ctx field.
1996 */
1997static netdev_tx_t stmmac_tso_xmit(struct sk_buff *skb, struct net_device *dev)
1998{
1999 u32 pay_len, mss;
2000 int tmp_pay_len = 0;
2001 struct stmmac_priv *priv = netdev_priv(dev);
2002 int nfrags = skb_shinfo(skb)->nr_frags;
2003 unsigned int first_entry, des;
2004 struct dma_desc *desc, *first, *mss_desc = NULL;
2005 u8 proto_hdr_len;
2006 int i;
2007
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002008 /* Compute header lengths */
2009 proto_hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb);
2010
2011 /* Desc availability based on threshold should be enough safe */
2012 if (unlikely(stmmac_tx_avail(priv) <
2013 (((skb->len - proto_hdr_len) / TSO_MAX_BUFF_SIZE + 1)))) {
2014 if (!netif_queue_stopped(dev)) {
2015 netif_stop_queue(dev);
2016 /* This is a hard error, log it. */
LABBE Corentin38ddc592016-11-16 20:09:39 +01002017 netdev_err(priv->dev,
2018 "%s: Tx Ring full when queue awake\n",
2019 __func__);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002020 }
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002021 return NETDEV_TX_BUSY;
2022 }
2023
2024 pay_len = skb_headlen(skb) - proto_hdr_len; /* no frags */
2025
2026 mss = skb_shinfo(skb)->gso_size;
2027
2028 /* set new MSS value if needed */
2029 if (mss != priv->mss) {
2030 mss_desc = priv->dma_tx + priv->cur_tx;
2031 priv->hw->desc->set_mss(mss_desc, mss);
2032 priv->mss = mss;
2033 priv->cur_tx = STMMAC_GET_ENTRY(priv->cur_tx, DMA_TX_SIZE);
2034 }
2035
2036 if (netif_msg_tx_queued(priv)) {
2037 pr_info("%s: tcphdrlen %d, hdr_len %d, pay_len %d, mss %d\n",
2038 __func__, tcp_hdrlen(skb), proto_hdr_len, pay_len, mss);
2039 pr_info("\tskb->len %d, skb->data_len %d\n", skb->len,
2040 skb->data_len);
2041 }
2042
2043 first_entry = priv->cur_tx;
2044
2045 desc = priv->dma_tx + first_entry;
2046 first = desc;
2047
2048 /* first descriptor: fill Headers on Buf1 */
2049 des = dma_map_single(priv->device, skb->data, skb_headlen(skb),
2050 DMA_TO_DEVICE);
2051 if (dma_mapping_error(priv->device, des))
2052 goto dma_map_err;
2053
2054 priv->tx_skbuff_dma[first_entry].buf = des;
2055 priv->tx_skbuff_dma[first_entry].len = skb_headlen(skb);
2056 priv->tx_skbuff[first_entry] = skb;
2057
Michael Weiserf8be0d72016-11-14 18:58:05 +01002058 first->des0 = cpu_to_le32(des);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002059
2060 /* Fill start of payload in buff2 of first descriptor */
2061 if (pay_len)
Michael Weiserf8be0d72016-11-14 18:58:05 +01002062 first->des1 = cpu_to_le32(des + proto_hdr_len);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002063
2064 /* If needed take extra descriptors to fill the remaining payload */
2065 tmp_pay_len = pay_len - TSO_MAX_BUFF_SIZE;
2066
2067 stmmac_tso_allocator(priv, des, tmp_pay_len, (nfrags == 0));
2068
2069 /* Prepare fragments */
2070 for (i = 0; i < nfrags; i++) {
2071 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2072
2073 des = skb_frag_dma_map(priv->device, frag, 0,
2074 skb_frag_size(frag),
2075 DMA_TO_DEVICE);
2076
2077 stmmac_tso_allocator(priv, des, skb_frag_size(frag),
2078 (i == nfrags - 1));
2079
2080 priv->tx_skbuff_dma[priv->cur_tx].buf = des;
2081 priv->tx_skbuff_dma[priv->cur_tx].len = skb_frag_size(frag);
2082 priv->tx_skbuff[priv->cur_tx] = NULL;
2083 priv->tx_skbuff_dma[priv->cur_tx].map_as_page = true;
2084 }
2085
2086 priv->tx_skbuff_dma[priv->cur_tx].last_segment = true;
2087
2088 priv->cur_tx = STMMAC_GET_ENTRY(priv->cur_tx, DMA_TX_SIZE);
2089
2090 if (unlikely(stmmac_tx_avail(priv) <= (MAX_SKB_FRAGS + 1))) {
LABBE Corentinb3e51062016-11-16 20:09:41 +01002091 netif_dbg(priv, hw, priv->dev, "%s: stop transmitted packets\n",
2092 __func__);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002093 netif_stop_queue(dev);
2094 }
2095
2096 dev->stats.tx_bytes += skb->len;
2097 priv->xstats.tx_tso_frames++;
2098 priv->xstats.tx_tso_nfrags += nfrags;
2099
2100 /* Manage tx mitigation */
2101 priv->tx_count_frames += nfrags + 1;
2102 if (likely(priv->tx_coal_frames > priv->tx_count_frames)) {
2103 mod_timer(&priv->txtimer,
2104 STMMAC_COAL_TIMER(priv->tx_coal_timer));
2105 } else {
2106 priv->tx_count_frames = 0;
2107 priv->hw->desc->set_tx_ic(desc);
2108 priv->xstats.tx_set_ic_bit++;
2109 }
2110
2111 if (!priv->hwts_tx_en)
2112 skb_tx_timestamp(skb);
2113
2114 if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
2115 priv->hwts_tx_en)) {
2116 /* declare that device is doing timestamping */
2117 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
2118 priv->hw->desc->enable_tx_timestamp(first);
2119 }
2120
2121 /* Complete the first descriptor before granting the DMA */
2122 priv->hw->desc->prepare_tso_tx_desc(first, 1,
2123 proto_hdr_len,
2124 pay_len,
2125 1, priv->tx_skbuff_dma[first_entry].last_segment,
2126 tcp_hdrlen(skb) / 4, (skb->len - proto_hdr_len));
2127
2128 /* If context desc is used to change MSS */
2129 if (mss_desc)
2130 priv->hw->desc->set_tx_owner(mss_desc);
2131
2132 /* The own bit must be the latest setting done when prepare the
2133 * descriptor and then barrier is needed to make sure that
2134 * all is coherent before granting the DMA engine.
2135 */
Pavel Machekad688cd2016-12-18 21:38:12 +01002136 dma_wmb();
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002137
2138 if (netif_msg_pktdata(priv)) {
2139 pr_info("%s: curr=%d dirty=%d f=%d, e=%d, f_p=%p, nfrags %d\n",
2140 __func__, priv->cur_tx, priv->dirty_tx, first_entry,
2141 priv->cur_tx, first, nfrags);
2142
2143 priv->hw->desc->display_ring((void *)priv->dma_tx, DMA_TX_SIZE,
2144 0);
2145
2146 pr_info(">>> frame to be transmitted: ");
2147 print_pkt(skb->data, skb_headlen(skb));
2148 }
2149
2150 netdev_sent_queue(dev, skb->len);
2151
2152 priv->hw->dma->set_tx_tail_ptr(priv->ioaddr, priv->tx_tail_addr,
2153 STMMAC_CHAN0);
2154
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002155 return NETDEV_TX_OK;
2156
2157dma_map_err:
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002158 dev_err(priv->device, "Tx dma map failed\n");
2159 dev_kfree_skb(skb);
2160 priv->dev->stats.tx_dropped++;
2161 return NETDEV_TX_OK;
2162}
2163
2164/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002165 * stmmac_xmit - Tx entry point of the driver
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002166 * @skb : the socket buffer
2167 * @dev : device pointer
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002168 * Description : this is the tx entry point of the driver.
2169 * It programs the chain or the ring and supports oversized frames
2170 * and SG feature.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002171 */
2172static netdev_tx_t stmmac_xmit(struct sk_buff *skb, struct net_device *dev)
2173{
2174 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002175 unsigned int nopaged_len = skb_headlen(skb);
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00002176 int i, csum_insertion = 0, is_jumbo = 0;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002177 int nfrags = skb_shinfo(skb)->nr_frags;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002178 unsigned int entry, first_entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002179 struct dma_desc *desc, *first;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002180 unsigned int enh_desc;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002181 unsigned int des;
2182
2183 /* Manage oversized TCP frames for GMAC4 device */
2184 if (skb_is_gso(skb) && priv->tso) {
2185 if (ip_hdr(skb)->protocol == IPPROTO_TCP)
2186 return stmmac_tso_xmit(skb, dev);
2187 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002188
2189 if (unlikely(stmmac_tx_avail(priv) < nfrags + 1)) {
2190 if (!netif_queue_stopped(dev)) {
2191 netif_stop_queue(dev);
2192 /* This is a hard error, log it. */
LABBE Corentin38ddc592016-11-16 20:09:39 +01002193 netdev_err(priv->dev,
2194 "%s: Tx Ring full when queue awake\n",
2195 __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002196 }
2197 return NETDEV_TX_BUSY;
2198 }
2199
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002200 if (priv->tx_path_in_lpi_mode)
2201 stmmac_disable_eee_mode(priv);
2202
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002203 entry = priv->cur_tx;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002204 first_entry = entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002205
Michał Mirosław5e982f32011-04-09 02:46:55 +00002206 csum_insertion = (skb->ip_summed == CHECKSUM_PARTIAL);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002207
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002208 if (likely(priv->extend_desc))
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002209 desc = (struct dma_desc *)(priv->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002210 else
2211 desc = priv->dma_tx + entry;
2212
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002213 first = desc;
2214
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002215 priv->tx_skbuff[first_entry] = skb;
2216
2217 enh_desc = priv->plat->enh_desc;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00002218 /* To program the descriptors according to the size of the frame */
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01002219 if (enh_desc)
2220 is_jumbo = priv->hw->mode->is_jumbo_frm(skb->len, enh_desc);
2221
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002222 if (unlikely(is_jumbo) && likely(priv->synopsys_id <
2223 DWMAC_CORE_4_00)) {
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01002224 entry = priv->hw->mode->jumbo_frm(priv, skb, csum_insertion);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002225 if (unlikely(entry < 0))
2226 goto dma_map_err;
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01002227 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002228
2229 for (i = 0; i < nfrags; i++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00002230 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2231 int len = skb_frag_size(frag);
Giuseppe Cavallarobe434d52016-02-29 14:27:35 +01002232 bool last_segment = (i == (nfrags - 1));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002233
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002234 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
2235
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002236 if (likely(priv->extend_desc))
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002237 desc = (struct dma_desc *)(priv->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002238 else
2239 desc = priv->dma_tx + entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002240
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002241 des = skb_frag_dma_map(priv->device, frag, 0, len,
2242 DMA_TO_DEVICE);
2243 if (dma_mapping_error(priv->device, des))
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002244 goto dma_map_err; /* should reuse desc w/o issues */
2245
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002246 priv->tx_skbuff[entry] = NULL;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002247
Michael Weiserf8be0d72016-11-14 18:58:05 +01002248 priv->tx_skbuff_dma[entry].buf = des;
2249 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
2250 desc->des0 = cpu_to_le32(des);
2251 else
2252 desc->des2 = cpu_to_le32(des);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002253
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002254 priv->tx_skbuff_dma[entry].map_as_page = true;
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01002255 priv->tx_skbuff_dma[entry].len = len;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002256 priv->tx_skbuff_dma[entry].last_segment = last_segment;
2257
2258 /* Prepare the descriptor and set the own bit too */
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00002259 priv->hw->desc->prepare_tx_desc(desc, 0, len, csum_insertion,
Giuseppe Cavallarobe434d52016-02-29 14:27:35 +01002260 priv->mode, 1, last_segment);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002261 }
2262
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002263 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
2264
2265 priv->cur_tx = entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002266
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002267 if (netif_msg_pktdata(priv)) {
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02002268 void *tx_head;
2269
LABBE Corentin38ddc592016-11-16 20:09:39 +01002270 netdev_dbg(priv->dev,
2271 "%s: curr=%d dirty=%d f=%d, e=%d, first=%p, nfrags=%d",
2272 __func__, priv->cur_tx, priv->dirty_tx, first_entry,
2273 entry, first, nfrags);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002274
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002275 if (priv->extend_desc)
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02002276 tx_head = (void *)priv->dma_etx;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002277 else
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02002278 tx_head = (void *)priv->dma_tx;
2279
2280 priv->hw->desc->display_ring(tx_head, DMA_TX_SIZE, false);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002281
LABBE Corentin38ddc592016-11-16 20:09:39 +01002282 netdev_dbg(priv->dev, ">>> frame to be transmitted: ");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002283 print_pkt(skb->data, skb->len);
2284 }
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002285
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002286 if (unlikely(stmmac_tx_avail(priv) <= (MAX_SKB_FRAGS + 1))) {
LABBE Corentinb3e51062016-11-16 20:09:41 +01002287 netif_dbg(priv, hw, priv->dev, "%s: stop transmitted packets\n",
2288 __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002289 netif_stop_queue(dev);
2290 }
2291
2292 dev->stats.tx_bytes += skb->len;
2293
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002294 /* According to the coalesce parameter the IC bit for the latest
2295 * segment is reset and the timer re-started to clean the tx status.
2296 * This approach takes care about the fragments: desc is the first
2297 * element in case of no SG.
2298 */
2299 priv->tx_count_frames += nfrags + 1;
2300 if (likely(priv->tx_coal_frames > priv->tx_count_frames)) {
2301 mod_timer(&priv->txtimer,
2302 STMMAC_COAL_TIMER(priv->tx_coal_timer));
2303 } else {
2304 priv->tx_count_frames = 0;
2305 priv->hw->desc->set_tx_ic(desc);
2306 priv->xstats.tx_set_ic_bit++;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002307 }
2308
2309 if (!priv->hwts_tx_en)
2310 skb_tx_timestamp(skb);
Richard Cochran3e82ce12011-06-12 02:19:06 +00002311
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002312 /* Ready to fill the first descriptor and set the OWN bit w/o any
2313 * problems because all the descriptors are actually ready to be
2314 * passed to the DMA engine.
2315 */
2316 if (likely(!is_jumbo)) {
2317 bool last_segment = (nfrags == 0);
2318
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002319 des = dma_map_single(priv->device, skb->data,
2320 nopaged_len, DMA_TO_DEVICE);
2321 if (dma_mapping_error(priv->device, des))
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002322 goto dma_map_err;
2323
Michael Weiserf8be0d72016-11-14 18:58:05 +01002324 priv->tx_skbuff_dma[first_entry].buf = des;
2325 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
2326 first->des0 = cpu_to_le32(des);
2327 else
2328 first->des2 = cpu_to_le32(des);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002329
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002330 priv->tx_skbuff_dma[first_entry].len = nopaged_len;
2331 priv->tx_skbuff_dma[first_entry].last_segment = last_segment;
2332
2333 if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
2334 priv->hwts_tx_en)) {
2335 /* declare that device is doing timestamping */
2336 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
2337 priv->hw->desc->enable_tx_timestamp(first);
2338 }
2339
2340 /* Prepare the first descriptor setting the OWN bit too */
2341 priv->hw->desc->prepare_tx_desc(first, 1, nopaged_len,
2342 csum_insertion, priv->mode, 1,
2343 last_segment);
2344
2345 /* The own bit must be the latest setting done when prepare the
2346 * descriptor and then barrier is needed to make sure that
2347 * all is coherent before granting the DMA engine.
2348 */
Pavel Machekad688cd2016-12-18 21:38:12 +01002349 dma_wmb();
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002350 }
2351
Beniamino Galvani38979572015-01-21 19:07:27 +01002352 netdev_sent_queue(dev, skb->len);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002353
2354 if (priv->synopsys_id < DWMAC_CORE_4_00)
2355 priv->hw->dma->enable_dma_transmission(priv->ioaddr);
2356 else
2357 priv->hw->dma->set_tx_tail_ptr(priv->ioaddr, priv->tx_tail_addr,
2358 STMMAC_CHAN0);
Richard Cochran52f64fa2011-06-19 03:31:43 +00002359
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002360 return NETDEV_TX_OK;
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00002361
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002362dma_map_err:
LABBE Corentin38ddc592016-11-16 20:09:39 +01002363 netdev_err(priv->dev, "Tx DMA map failed\n");
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002364 dev_kfree_skb(skb);
2365 priv->dev->stats.tx_dropped++;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002366 return NETDEV_TX_OK;
2367}
2368
Vince Bridgersb9381982014-01-14 13:42:05 -06002369static void stmmac_rx_vlan(struct net_device *dev, struct sk_buff *skb)
2370{
2371 struct ethhdr *ehdr;
2372 u16 vlanid;
2373
2374 if ((dev->features & NETIF_F_HW_VLAN_CTAG_RX) ==
2375 NETIF_F_HW_VLAN_CTAG_RX &&
2376 !__vlan_get_tag(skb, &vlanid)) {
2377 /* pop the vlan tag */
2378 ehdr = (struct ethhdr *)skb->data;
2379 memmove(skb->data + VLAN_HLEN, ehdr, ETH_ALEN * 2);
2380 skb_pull(skb, VLAN_HLEN);
2381 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlanid);
2382 }
2383}
2384
2385
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01002386static inline int stmmac_rx_threshold_count(struct stmmac_priv *priv)
2387{
2388 if (priv->rx_zeroc_thresh < STMMAC_RX_THRESH)
2389 return 0;
2390
2391 return 1;
2392}
2393
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002394/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002395 * stmmac_rx_refill - refill used skb preallocated buffers
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002396 * @priv: driver private structure
2397 * Description : this is to reallocate the skb for the reception process
2398 * that is based on zero-copy.
2399 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002400static inline void stmmac_rx_refill(struct stmmac_priv *priv)
2401{
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002402 int bfsize = priv->dma_buf_sz;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002403 unsigned int entry = priv->dirty_rx;
2404 int dirty = stmmac_rx_dirty(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002405
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002406 while (dirty-- > 0) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002407 struct dma_desc *p;
2408
2409 if (priv->extend_desc)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002410 p = (struct dma_desc *)(priv->dma_erx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002411 else
2412 p = priv->dma_rx + entry;
2413
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002414 if (likely(priv->rx_skbuff[entry] == NULL)) {
2415 struct sk_buff *skb;
2416
Eric Dumazetacb600d2012-10-05 06:23:55 +00002417 skb = netdev_alloc_skb_ip_align(priv->dev, bfsize);
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01002418 if (unlikely(!skb)) {
2419 /* so for a while no zero-copy! */
2420 priv->rx_zeroc_thresh = STMMAC_RX_THRESH;
2421 if (unlikely(net_ratelimit()))
2422 dev_err(priv->device,
2423 "fail to alloc skb entry %d\n",
2424 entry);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002425 break;
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01002426 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002427
2428 priv->rx_skbuff[entry] = skb;
2429 priv->rx_skbuff_dma[entry] =
2430 dma_map_single(priv->device, skb->data, bfsize,
2431 DMA_FROM_DEVICE);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002432 if (dma_mapping_error(priv->device,
2433 priv->rx_skbuff_dma[entry])) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002434 netdev_err(priv->dev, "Rx DMA map failed\n");
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002435 dev_kfree_skb(skb);
2436 break;
2437 }
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00002438
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002439 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00)) {
Michael Weiserf8be0d72016-11-14 18:58:05 +01002440 p->des0 = cpu_to_le32(priv->rx_skbuff_dma[entry]);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002441 p->des1 = 0;
2442 } else {
Michael Weiserf8be0d72016-11-14 18:58:05 +01002443 p->des2 = cpu_to_le32(priv->rx_skbuff_dma[entry]);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002444 }
2445 if (priv->hw->mode->refill_desc3)
2446 priv->hw->mode->refill_desc3(priv, p);
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00002447
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01002448 if (priv->rx_zeroc_thresh > 0)
2449 priv->rx_zeroc_thresh--;
2450
LABBE Corentinb3e51062016-11-16 20:09:41 +01002451 netif_dbg(priv, rx_status, priv->dev,
2452 "refill entry #%d\n", entry);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002453 }
Pavel Machekad688cd2016-12-18 21:38:12 +01002454 dma_wmb();
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002455
2456 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
2457 priv->hw->desc->init_rx_desc(p, priv->use_riwt, 0, 0);
2458 else
2459 priv->hw->desc->set_rx_owner(p);
2460
Pavel Machekad688cd2016-12-18 21:38:12 +01002461 dma_wmb();
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002462
2463 entry = STMMAC_GET_ENTRY(entry, DMA_RX_SIZE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002464 }
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002465 priv->dirty_rx = entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002466}
2467
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002468/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002469 * stmmac_rx - manage the receive process
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002470 * @priv: driver private structure
2471 * @limit: napi bugget.
2472 * Description : this the function called by the napi poll method.
2473 * It gets all the frames inside the ring.
2474 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002475static int stmmac_rx(struct stmmac_priv *priv, int limit)
2476{
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002477 unsigned int entry = priv->cur_rx;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002478 unsigned int next_entry;
2479 unsigned int count = 0;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002480 int coe = priv->hw->rx_csum;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002481
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002482 if (netif_msg_rx_status(priv)) {
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02002483 void *rx_head;
2484
LABBE Corentin38ddc592016-11-16 20:09:39 +01002485 netdev_dbg(priv->dev, "%s: descriptor ring:\n", __func__);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002486 if (priv->extend_desc)
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02002487 rx_head = (void *)priv->dma_erx;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002488 else
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02002489 rx_head = (void *)priv->dma_rx;
2490
2491 priv->hw->desc->display_ring(rx_head, DMA_RX_SIZE, true);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002492 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002493 while (count < limit) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002494 int status;
Giuseppe CAVALLARO9401bb52013-04-08 02:10:03 +00002495 struct dma_desc *p;
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01002496 struct dma_desc *np;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002497
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002498 if (priv->extend_desc)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002499 p = (struct dma_desc *)(priv->dma_erx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002500 else
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002501 p = priv->dma_rx + entry;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002502
Fabrice Gasnierc1fa3212016-02-29 14:27:34 +01002503 /* read the status of the incoming frame */
2504 status = priv->hw->desc->rx_status(&priv->dev->stats,
2505 &priv->xstats, p);
2506 /* check if managed by the DMA otherwise go ahead */
2507 if (unlikely(status & dma_own))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002508 break;
2509
2510 count++;
2511
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002512 priv->cur_rx = STMMAC_GET_ENTRY(priv->cur_rx, DMA_RX_SIZE);
2513 next_entry = priv->cur_rx;
2514
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002515 if (priv->extend_desc)
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01002516 np = (struct dma_desc *)(priv->dma_erx + next_entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002517 else
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01002518 np = priv->dma_rx + next_entry;
2519
2520 prefetch(np);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002521
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002522 if ((priv->extend_desc) && (priv->hw->desc->rx_extended_status))
2523 priv->hw->desc->rx_extended_status(&priv->dev->stats,
2524 &priv->xstats,
2525 priv->dma_erx +
2526 entry);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002527 if (unlikely(status == discard_frame)) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002528 priv->dev->stats.rx_errors++;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002529 if (priv->hwts_rx_en && !priv->extend_desc) {
LABBE Corentin8d45e422017-02-08 09:31:08 +01002530 /* DESC2 & DESC3 will be overwritten by device
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002531 * with timestamp value, hence reinitialize
2532 * them in stmmac_rx_refill() function so that
2533 * device can reuse it.
2534 */
2535 priv->rx_skbuff[entry] = NULL;
2536 dma_unmap_single(priv->device,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002537 priv->rx_skbuff_dma[entry],
2538 priv->dma_buf_sz,
2539 DMA_FROM_DEVICE);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002540 }
2541 } else {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002542 struct sk_buff *skb;
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00002543 int frame_len;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002544 unsigned int des;
2545
2546 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
Michael Weiserf8be0d72016-11-14 18:58:05 +01002547 des = le32_to_cpu(p->des0);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002548 else
Michael Weiserf8be0d72016-11-14 18:58:05 +01002549 des = le32_to_cpu(p->des2);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002550
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002551 frame_len = priv->hw->desc->get_rx_frame_len(p, coe);
2552
LABBE Corentin8d45e422017-02-08 09:31:08 +01002553 /* If frame length is greater than skb buffer size
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002554 * (preallocated during init) then the packet is
2555 * ignored
2556 */
Giuseppe CAVALLAROe527c4a2015-11-26 08:35:45 +01002557 if (frame_len > priv->dma_buf_sz) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002558 netdev_err(priv->dev,
2559 "len %d larger than size (%d)\n",
2560 frame_len, priv->dma_buf_sz);
Giuseppe CAVALLAROe527c4a2015-11-26 08:35:45 +01002561 priv->dev->stats.rx_length_errors++;
2562 break;
2563 }
2564
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00002565 /* ACS is set; GMAC core strips PAD/FCS for IEEE 802.3
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002566 * Type frames (LLC/LLC-SNAP)
2567 */
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00002568 if (unlikely(status != llc_snap))
2569 frame_len -= ETH_FCS_LEN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002570
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002571 if (netif_msg_rx_status(priv)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002572 netdev_dbg(priv->dev, "\tdesc: %p [entry %d] buff=0x%x\n",
2573 p, entry, des);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002574 if (frame_len > ETH_FRAME_LEN)
LABBE Corentin38ddc592016-11-16 20:09:39 +01002575 netdev_dbg(priv->dev, "frame size %d, COE: %d\n",
2576 frame_len, status);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002577 }
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01002578
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002579 /* The zero-copy is always used for all the sizes
2580 * in case of GMAC4 because it needs
2581 * to refill the used descriptors, always.
2582 */
2583 if (unlikely(!priv->plat->has_gmac4 &&
2584 ((frame_len < priv->rx_copybreak) ||
2585 stmmac_rx_threshold_count(priv)))) {
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01002586 skb = netdev_alloc_skb_ip_align(priv->dev,
2587 frame_len);
2588 if (unlikely(!skb)) {
2589 if (net_ratelimit())
2590 dev_warn(priv->device,
2591 "packet dropped\n");
2592 priv->dev->stats.rx_dropped++;
2593 break;
2594 }
2595
2596 dma_sync_single_for_cpu(priv->device,
2597 priv->rx_skbuff_dma
2598 [entry], frame_len,
2599 DMA_FROM_DEVICE);
2600 skb_copy_to_linear_data(skb,
2601 priv->
2602 rx_skbuff[entry]->data,
2603 frame_len);
2604
2605 skb_put(skb, frame_len);
2606 dma_sync_single_for_device(priv->device,
2607 priv->rx_skbuff_dma
2608 [entry], frame_len,
2609 DMA_FROM_DEVICE);
2610 } else {
2611 skb = priv->rx_skbuff[entry];
2612 if (unlikely(!skb)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002613 netdev_err(priv->dev,
2614 "%s: Inconsistent Rx chain\n",
2615 priv->dev->name);
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01002616 priv->dev->stats.rx_dropped++;
2617 break;
2618 }
2619 prefetch(skb->data - NET_IP_ALIGN);
2620 priv->rx_skbuff[entry] = NULL;
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01002621 priv->rx_zeroc_thresh++;
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01002622
2623 skb_put(skb, frame_len);
2624 dma_unmap_single(priv->device,
2625 priv->rx_skbuff_dma[entry],
2626 priv->dma_buf_sz,
2627 DMA_FROM_DEVICE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002628 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002629
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002630 if (netif_msg_pktdata(priv)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002631 netdev_dbg(priv->dev, "frame received (%dbytes)",
2632 frame_len);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002633 print_pkt(skb->data, frame_len);
2634 }
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002635
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01002636 stmmac_get_rx_hwtstamp(priv, p, np, skb);
2637
Vince Bridgersb9381982014-01-14 13:42:05 -06002638 stmmac_rx_vlan(priv->dev, skb);
2639
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002640 skb->protocol = eth_type_trans(skb, priv->dev);
2641
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002642 if (unlikely(!coe))
Eric Dumazetbc8acf22010-09-02 13:07:41 -07002643 skb_checksum_none_assert(skb);
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00002644 else
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002645 skb->ip_summed = CHECKSUM_UNNECESSARY;
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00002646
2647 napi_gro_receive(&priv->napi, skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002648
2649 priv->dev->stats.rx_packets++;
2650 priv->dev->stats.rx_bytes += frame_len;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002651 }
2652 entry = next_entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002653 }
2654
2655 stmmac_rx_refill(priv);
2656
2657 priv->xstats.rx_pkt_n += count;
2658
2659 return count;
2660}
2661
2662/**
2663 * stmmac_poll - stmmac poll method (NAPI)
2664 * @napi : pointer to the napi structure.
2665 * @budget : maximum number of packets that the current CPU can receive from
2666 * all interfaces.
2667 * Description :
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002668 * To look at the incoming frames and clear the tx resources.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002669 */
2670static int stmmac_poll(struct napi_struct *napi, int budget)
2671{
2672 struct stmmac_priv *priv = container_of(napi, struct stmmac_priv, napi);
2673 int work_done = 0;
2674
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002675 priv->xstats.napi_poll++;
2676 stmmac_tx_clean(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002677
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002678 work_done = stmmac_rx(priv, budget);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002679 if (work_done < budget) {
Eric Dumazet6ad20162017-01-30 08:22:01 -08002680 napi_complete_done(napi, work_done);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002681 stmmac_enable_dma_irq(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002682 }
2683 return work_done;
2684}
2685
2686/**
2687 * stmmac_tx_timeout
2688 * @dev : Pointer to net device structure
2689 * Description: this function is called when a packet transmission fails to
Giuseppe CAVALLARO7284a3f2012-11-25 23:10:41 +00002690 * complete within a reasonable time. The driver will mark the error in the
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002691 * netdev structure and arrange for the device to be reset to a sane state
2692 * in order to transmit a new packet.
2693 */
2694static void stmmac_tx_timeout(struct net_device *dev)
2695{
2696 struct stmmac_priv *priv = netdev_priv(dev);
2697
2698 /* Clear Tx resources and restart transmitting again */
2699 stmmac_tx_err(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002700}
2701
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002702/**
Jiri Pirko01789342011-08-16 06:29:00 +00002703 * stmmac_set_rx_mode - entry point for multicast addressing
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002704 * @dev : pointer to the device structure
2705 * Description:
2706 * This function is a driver entry point which gets called by the kernel
2707 * whenever multicast addresses must be enabled/disabled.
2708 * Return value:
2709 * void.
2710 */
Jiri Pirko01789342011-08-16 06:29:00 +00002711static void stmmac_set_rx_mode(struct net_device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002712{
2713 struct stmmac_priv *priv = netdev_priv(dev);
2714
Vince Bridgers3b57de92014-07-31 15:49:17 -05002715 priv->hw->mac->set_filter(priv->hw, dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002716}
2717
2718/**
2719 * stmmac_change_mtu - entry point to change MTU size for the device.
2720 * @dev : device pointer.
2721 * @new_mtu : the new MTU size for the device.
2722 * Description: the Maximum Transfer Unit (MTU) is used by the network layer
2723 * to drive packet transmission. Ethernet has an MTU of 1500 octets
2724 * (ETH_DATA_LEN). This value can be changed with ifconfig.
2725 * Return value:
2726 * 0 on success and an appropriate (-)ve integer as defined in errno.h
2727 * file on failure.
2728 */
2729static int stmmac_change_mtu(struct net_device *dev, int new_mtu)
2730{
LABBE Corentin38ddc592016-11-16 20:09:39 +01002731 struct stmmac_priv *priv = netdev_priv(dev);
2732
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002733 if (netif_running(dev)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002734 netdev_err(priv->dev, "must be stopped to change its MTU\n");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002735 return -EBUSY;
2736 }
2737
Michał Mirosław5e982f32011-04-09 02:46:55 +00002738 dev->mtu = new_mtu;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002739
Michał Mirosław5e982f32011-04-09 02:46:55 +00002740 netdev_update_features(dev);
2741
2742 return 0;
2743}
2744
Michał Mirosławc8f44af2011-11-15 15:29:55 +00002745static netdev_features_t stmmac_fix_features(struct net_device *dev,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002746 netdev_features_t features)
Michał Mirosław5e982f32011-04-09 02:46:55 +00002747{
2748 struct stmmac_priv *priv = netdev_priv(dev);
2749
Deepak SIKRI38912bd2012-04-04 04:33:21 +00002750 if (priv->plat->rx_coe == STMMAC_RX_COE_NONE)
Michał Mirosław5e982f32011-04-09 02:46:55 +00002751 features &= ~NETIF_F_RXCSUM;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002752
Michał Mirosław5e982f32011-04-09 02:46:55 +00002753 if (!priv->plat->tx_coe)
Tom Herberta1882222015-12-14 11:19:43 -08002754 features &= ~NETIF_F_CSUM_MASK;
Michał Mirosław5e982f32011-04-09 02:46:55 +00002755
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00002756 /* Some GMAC devices have a bugged Jumbo frame support that
2757 * needs to have the Tx COE disabled for oversized frames
2758 * (due to limited buffer sizes). In this case we disable
LABBE Corentin8d45e422017-02-08 09:31:08 +01002759 * the TX csum insertion in the TDES and not use SF.
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002760 */
Michał Mirosław5e982f32011-04-09 02:46:55 +00002761 if (priv->plat->bugged_jumbo && (dev->mtu > ETH_DATA_LEN))
Tom Herberta1882222015-12-14 11:19:43 -08002762 features &= ~NETIF_F_CSUM_MASK;
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00002763
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002764 /* Disable tso if asked by ethtool */
2765 if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) {
2766 if (features & NETIF_F_TSO)
2767 priv->tso = true;
2768 else
2769 priv->tso = false;
2770 }
2771
Michał Mirosław5e982f32011-04-09 02:46:55 +00002772 return features;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002773}
2774
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002775static int stmmac_set_features(struct net_device *netdev,
2776 netdev_features_t features)
2777{
2778 struct stmmac_priv *priv = netdev_priv(netdev);
2779
2780 /* Keep the COE Type in case of csum is supporting */
2781 if (features & NETIF_F_RXCSUM)
2782 priv->hw->rx_csum = priv->plat->rx_coe;
2783 else
2784 priv->hw->rx_csum = 0;
2785 /* No check needed because rx_coe has been set before and it will be
2786 * fixed in case of issue.
2787 */
2788 priv->hw->mac->rx_ipc(priv->hw);
2789
2790 return 0;
2791}
2792
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002793/**
2794 * stmmac_interrupt - main ISR
2795 * @irq: interrupt number.
2796 * @dev_id: to pass the net device pointer.
2797 * Description: this is the main driver interrupt service routine.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002798 * It can call:
2799 * o DMA service routine (to manage incoming frame reception and transmission
2800 * status)
2801 * o Core interrupts to manage: remote wake-up, management counter, LPI
2802 * interrupts.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002803 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002804static irqreturn_t stmmac_interrupt(int irq, void *dev_id)
2805{
2806 struct net_device *dev = (struct net_device *)dev_id;
2807 struct stmmac_priv *priv = netdev_priv(dev);
2808
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00002809 if (priv->irq_wake)
2810 pm_wakeup_event(priv->device, 0);
2811
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002812 if (unlikely(!dev)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002813 netdev_err(priv->dev, "%s: invalid dev pointer\n", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002814 return IRQ_NONE;
2815 }
2816
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002817 /* To handle GMAC own interrupts */
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002818 if ((priv->plat->has_gmac) || (priv->plat->has_gmac4)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05002819 int status = priv->hw->mac->host_irq_status(priv->hw,
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00002820 &priv->xstats);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002821 if (unlikely(status)) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002822 /* For LPI we need to save the tx status */
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00002823 if (status & CORE_IRQ_TX_PATH_IN_LPI_MODE)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002824 priv->tx_path_in_lpi_mode = true;
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00002825 if (status & CORE_IRQ_TX_PATH_EXIT_LPI_MODE)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002826 priv->tx_path_in_lpi_mode = false;
Matt Coralloa8b7d772016-06-30 19:46:16 +00002827 if (status & CORE_IRQ_MTL_RX_OVERFLOW && priv->hw->dma->set_rx_tail_ptr)
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002828 priv->hw->dma->set_rx_tail_ptr(priv->ioaddr,
2829 priv->rx_tail_addr,
2830 STMMAC_CHAN0);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002831 }
Giuseppe CAVALLARO70523e632016-06-24 15:16:24 +02002832
2833 /* PCS link status */
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02002834 if (priv->hw->pcs) {
Giuseppe CAVALLARO70523e632016-06-24 15:16:24 +02002835 if (priv->xstats.pcs_link)
2836 netif_carrier_on(dev);
2837 else
2838 netif_carrier_off(dev);
2839 }
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002840 }
2841
2842 /* To handle DMA interrupts */
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00002843 stmmac_dma_interrupt(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002844
2845 return IRQ_HANDLED;
2846}
2847
2848#ifdef CONFIG_NET_POLL_CONTROLLER
2849/* Polling receive - used by NETCONSOLE and other diagnostic tools
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002850 * to allow network I/O with interrupts disabled.
2851 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002852static void stmmac_poll_controller(struct net_device *dev)
2853{
2854 disable_irq(dev->irq);
2855 stmmac_interrupt(dev->irq, dev);
2856 enable_irq(dev->irq);
2857}
2858#endif
2859
2860/**
2861 * stmmac_ioctl - Entry point for the Ioctl
2862 * @dev: Device pointer.
2863 * @rq: An IOCTL specefic structure, that can contain a pointer to
2864 * a proprietary structure used to pass information to the driver.
2865 * @cmd: IOCTL command
2866 * Description:
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002867 * Currently it supports the phy_mii_ioctl(...) and HW time stamping.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002868 */
2869static int stmmac_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
2870{
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002871 int ret = -EOPNOTSUPP;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002872
2873 if (!netif_running(dev))
2874 return -EINVAL;
2875
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002876 switch (cmd) {
2877 case SIOCGMIIPHY:
2878 case SIOCGMIIREG:
2879 case SIOCSMIIREG:
Philippe Reynesd6d50c72016-10-03 08:28:19 +02002880 if (!dev->phydev)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002881 return -EINVAL;
Philippe Reynesd6d50c72016-10-03 08:28:19 +02002882 ret = phy_mii_ioctl(dev->phydev, rq, cmd);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002883 break;
2884 case SIOCSHWTSTAMP:
2885 ret = stmmac_hwtstamp_ioctl(dev, rq);
2886 break;
2887 default:
2888 break;
2889 }
Richard Cochran28b04112010-07-17 08:48:55 +00002890
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002891 return ret;
2892}
2893
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01002894#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002895static struct dentry *stmmac_fs_dir;
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002896
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002897static void sysfs_display_ring(void *head, int size, int extend_desc,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002898 struct seq_file *seq)
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002899{
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002900 int i;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002901 struct dma_extended_desc *ep = (struct dma_extended_desc *)head;
2902 struct dma_desc *p = (struct dma_desc *)head;
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002903
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002904 for (i = 0; i < size; i++) {
2905 u64 x;
2906 if (extend_desc) {
2907 x = *(u64 *) ep;
2908 seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002909 i, (unsigned int)virt_to_phys(ep),
Michael Weiserf8be0d72016-11-14 18:58:05 +01002910 le32_to_cpu(ep->basic.des0),
2911 le32_to_cpu(ep->basic.des1),
2912 le32_to_cpu(ep->basic.des2),
2913 le32_to_cpu(ep->basic.des3));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002914 ep++;
2915 } else {
2916 x = *(u64 *) p;
2917 seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002918 i, (unsigned int)virt_to_phys(ep),
Michael Weiserf8be0d72016-11-14 18:58:05 +01002919 le32_to_cpu(p->des0), le32_to_cpu(p->des1),
2920 le32_to_cpu(p->des2), le32_to_cpu(p->des3));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002921 p++;
2922 }
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002923 seq_printf(seq, "\n");
2924 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002925}
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002926
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002927static int stmmac_sysfs_ring_read(struct seq_file *seq, void *v)
2928{
2929 struct net_device *dev = seq->private;
2930 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002931
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002932 if (priv->extend_desc) {
2933 seq_printf(seq, "Extended RX descriptor ring:\n");
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002934 sysfs_display_ring((void *)priv->dma_erx, DMA_RX_SIZE, 1, seq);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002935 seq_printf(seq, "Extended TX descriptor ring:\n");
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002936 sysfs_display_ring((void *)priv->dma_etx, DMA_TX_SIZE, 1, seq);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002937 } else {
2938 seq_printf(seq, "RX descriptor ring:\n");
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002939 sysfs_display_ring((void *)priv->dma_rx, DMA_RX_SIZE, 0, seq);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002940 seq_printf(seq, "TX descriptor ring:\n");
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002941 sysfs_display_ring((void *)priv->dma_tx, DMA_TX_SIZE, 0, seq);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002942 }
2943
2944 return 0;
2945}
2946
2947static int stmmac_sysfs_ring_open(struct inode *inode, struct file *file)
2948{
2949 return single_open(file, stmmac_sysfs_ring_read, inode->i_private);
2950}
2951
Pavel Machek22d3efe2016-11-28 12:55:59 +01002952/* Debugfs files, should appear in /sys/kernel/debug/stmmaceth/eth0 */
2953
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002954static const struct file_operations stmmac_rings_status_fops = {
2955 .owner = THIS_MODULE,
2956 .open = stmmac_sysfs_ring_open,
2957 .read = seq_read,
2958 .llseek = seq_lseek,
Djalal Harouni74863942012-05-20 13:55:30 +00002959 .release = single_release,
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002960};
2961
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002962static int stmmac_sysfs_dma_cap_read(struct seq_file *seq, void *v)
2963{
2964 struct net_device *dev = seq->private;
2965 struct stmmac_priv *priv = netdev_priv(dev);
2966
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00002967 if (!priv->hw_cap_support) {
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002968 seq_printf(seq, "DMA HW features not supported\n");
2969 return 0;
2970 }
2971
2972 seq_printf(seq, "==============================\n");
2973 seq_printf(seq, "\tDMA HW features\n");
2974 seq_printf(seq, "==============================\n");
2975
Pavel Machek22d3efe2016-11-28 12:55:59 +01002976 seq_printf(seq, "\t10/100 Mbps: %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002977 (priv->dma_cap.mbps_10_100) ? "Y" : "N");
Pavel Machek22d3efe2016-11-28 12:55:59 +01002978 seq_printf(seq, "\t1000 Mbps: %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002979 (priv->dma_cap.mbps_1000) ? "Y" : "N");
Pavel Machek22d3efe2016-11-28 12:55:59 +01002980 seq_printf(seq, "\tHalf duplex: %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002981 (priv->dma_cap.half_duplex) ? "Y" : "N");
2982 seq_printf(seq, "\tHash Filter: %s\n",
2983 (priv->dma_cap.hash_filter) ? "Y" : "N");
2984 seq_printf(seq, "\tMultiple MAC address registers: %s\n",
2985 (priv->dma_cap.multi_addr) ? "Y" : "N");
LABBE Corentin8d45e422017-02-08 09:31:08 +01002986 seq_printf(seq, "\tPCS (TBI/SGMII/RTBI PHY interfaces): %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002987 (priv->dma_cap.pcs) ? "Y" : "N");
2988 seq_printf(seq, "\tSMA (MDIO) Interface: %s\n",
2989 (priv->dma_cap.sma_mdio) ? "Y" : "N");
2990 seq_printf(seq, "\tPMT Remote wake up: %s\n",
2991 (priv->dma_cap.pmt_remote_wake_up) ? "Y" : "N");
2992 seq_printf(seq, "\tPMT Magic Frame: %s\n",
2993 (priv->dma_cap.pmt_magic_frame) ? "Y" : "N");
2994 seq_printf(seq, "\tRMON module: %s\n",
2995 (priv->dma_cap.rmon) ? "Y" : "N");
2996 seq_printf(seq, "\tIEEE 1588-2002 Time Stamp: %s\n",
2997 (priv->dma_cap.time_stamp) ? "Y" : "N");
Pavel Machek22d3efe2016-11-28 12:55:59 +01002998 seq_printf(seq, "\tIEEE 1588-2008 Advanced Time Stamp: %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002999 (priv->dma_cap.atime_stamp) ? "Y" : "N");
Pavel Machek22d3efe2016-11-28 12:55:59 +01003000 seq_printf(seq, "\t802.3az - Energy-Efficient Ethernet (EEE): %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003001 (priv->dma_cap.eee) ? "Y" : "N");
3002 seq_printf(seq, "\tAV features: %s\n", (priv->dma_cap.av) ? "Y" : "N");
3003 seq_printf(seq, "\tChecksum Offload in TX: %s\n",
3004 (priv->dma_cap.tx_coe) ? "Y" : "N");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003005 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
3006 seq_printf(seq, "\tIP Checksum Offload in RX: %s\n",
3007 (priv->dma_cap.rx_coe) ? "Y" : "N");
3008 } else {
3009 seq_printf(seq, "\tIP Checksum Offload (type1) in RX: %s\n",
3010 (priv->dma_cap.rx_coe_type1) ? "Y" : "N");
3011 seq_printf(seq, "\tIP Checksum Offload (type2) in RX: %s\n",
3012 (priv->dma_cap.rx_coe_type2) ? "Y" : "N");
3013 }
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003014 seq_printf(seq, "\tRXFIFO > 2048bytes: %s\n",
3015 (priv->dma_cap.rxfifo_over_2048) ? "Y" : "N");
3016 seq_printf(seq, "\tNumber of Additional RX channel: %d\n",
3017 priv->dma_cap.number_rx_channel);
3018 seq_printf(seq, "\tNumber of Additional TX channel: %d\n",
3019 priv->dma_cap.number_tx_channel);
3020 seq_printf(seq, "\tEnhanced descriptors: %s\n",
3021 (priv->dma_cap.enh_desc) ? "Y" : "N");
3022
3023 return 0;
3024}
3025
3026static int stmmac_sysfs_dma_cap_open(struct inode *inode, struct file *file)
3027{
3028 return single_open(file, stmmac_sysfs_dma_cap_read, inode->i_private);
3029}
3030
3031static const struct file_operations stmmac_dma_cap_fops = {
3032 .owner = THIS_MODULE,
3033 .open = stmmac_sysfs_dma_cap_open,
3034 .read = seq_read,
3035 .llseek = seq_lseek,
Djalal Harouni74863942012-05-20 13:55:30 +00003036 .release = single_release,
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003037};
3038
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003039static int stmmac_init_fs(struct net_device *dev)
3040{
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003041 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003042
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003043 /* Create per netdev entries */
3044 priv->dbgfs_dir = debugfs_create_dir(dev->name, stmmac_fs_dir);
3045
3046 if (!priv->dbgfs_dir || IS_ERR(priv->dbgfs_dir)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003047 netdev_err(priv->dev, "ERROR failed to create debugfs directory\n");
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003048
3049 return -ENOMEM;
3050 }
3051
3052 /* Entry to report DMA RX/TX rings */
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003053 priv->dbgfs_rings_status =
3054 debugfs_create_file("descriptors_status", S_IRUGO,
3055 priv->dbgfs_dir, dev,
3056 &stmmac_rings_status_fops);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003057
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003058 if (!priv->dbgfs_rings_status || IS_ERR(priv->dbgfs_rings_status)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003059 netdev_err(priv->dev, "ERROR creating stmmac ring debugfs file\n");
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003060 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003061
3062 return -ENOMEM;
3063 }
3064
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003065 /* Entry to report the DMA HW features */
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003066 priv->dbgfs_dma_cap = debugfs_create_file("dma_cap", S_IRUGO,
3067 priv->dbgfs_dir,
3068 dev, &stmmac_dma_cap_fops);
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003069
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003070 if (!priv->dbgfs_dma_cap || IS_ERR(priv->dbgfs_dma_cap)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003071 netdev_err(priv->dev, "ERROR creating stmmac MMC debugfs file\n");
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003072 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003073
3074 return -ENOMEM;
3075 }
3076
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003077 return 0;
3078}
3079
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003080static void stmmac_exit_fs(struct net_device *dev)
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003081{
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003082 struct stmmac_priv *priv = netdev_priv(dev);
3083
3084 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003085}
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01003086#endif /* CONFIG_DEBUG_FS */
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003087
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003088static const struct net_device_ops stmmac_netdev_ops = {
3089 .ndo_open = stmmac_open,
3090 .ndo_start_xmit = stmmac_xmit,
3091 .ndo_stop = stmmac_release,
3092 .ndo_change_mtu = stmmac_change_mtu,
Michał Mirosław5e982f32011-04-09 02:46:55 +00003093 .ndo_fix_features = stmmac_fix_features,
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02003094 .ndo_set_features = stmmac_set_features,
Jiri Pirko01789342011-08-16 06:29:00 +00003095 .ndo_set_rx_mode = stmmac_set_rx_mode,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003096 .ndo_tx_timeout = stmmac_tx_timeout,
3097 .ndo_do_ioctl = stmmac_ioctl,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003098#ifdef CONFIG_NET_POLL_CONTROLLER
3099 .ndo_poll_controller = stmmac_poll_controller,
3100#endif
3101 .ndo_set_mac_address = eth_mac_addr,
3102};
3103
3104/**
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003105 * stmmac_hw_init - Init the MAC device
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003106 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003107 * Description: this function is to configure the MAC device according to
3108 * some platform parameters or the HW capability register. It prepares the
3109 * driver to use either ring or chain modes and to setup either enhanced or
3110 * normal descriptors.
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003111 */
3112static int stmmac_hw_init(struct stmmac_priv *priv)
3113{
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003114 struct mac_device_info *mac;
3115
3116 /* Identify the MAC HW device */
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00003117 if (priv->plat->has_gmac) {
3118 priv->dev->priv_flags |= IFF_UNICAST_FLT;
Vince Bridgers3b57de92014-07-31 15:49:17 -05003119 mac = dwmac1000_setup(priv->ioaddr,
3120 priv->plat->multicast_filter_bins,
Alexandre TORGUEc623d142016-04-01 11:37:27 +02003121 priv->plat->unicast_filter_entries,
3122 &priv->synopsys_id);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003123 } else if (priv->plat->has_gmac4) {
3124 priv->dev->priv_flags |= IFF_UNICAST_FLT;
3125 mac = dwmac4_setup(priv->ioaddr,
3126 priv->plat->multicast_filter_bins,
3127 priv->plat->unicast_filter_entries,
3128 &priv->synopsys_id);
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00003129 } else {
Alexandre TORGUEc623d142016-04-01 11:37:27 +02003130 mac = dwmac100_setup(priv->ioaddr, &priv->synopsys_id);
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00003131 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003132 if (!mac)
3133 return -ENOMEM;
3134
3135 priv->hw = mac;
3136
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003137 /* To use the chained or ring mode */
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003138 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
3139 priv->hw->mode = &dwmac4_ring_mode_ops;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003140 } else {
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003141 if (chain_mode) {
3142 priv->hw->mode = &chain_mode_ops;
LABBE Corentin38ddc592016-11-16 20:09:39 +01003143 dev_info(priv->device, "Chain mode enabled\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003144 priv->mode = STMMAC_CHAIN_MODE;
3145 } else {
3146 priv->hw->mode = &ring_mode_ops;
LABBE Corentin38ddc592016-11-16 20:09:39 +01003147 dev_info(priv->device, "Ring mode enabled\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003148 priv->mode = STMMAC_RING_MODE;
3149 }
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003150 }
3151
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003152 /* Get the HW capability (new GMAC newer than 3.50a) */
3153 priv->hw_cap_support = stmmac_get_hw_features(priv);
3154 if (priv->hw_cap_support) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003155 dev_info(priv->device, "DMA HW capability register supported\n");
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003156
3157 /* We can override some gmac/dma configuration fields: e.g.
3158 * enh_desc, tx_coe (e.g. that are passed through the
3159 * platform) with the values from the HW capability
3160 * register (if supported).
3161 */
3162 priv->plat->enh_desc = priv->dma_cap.enh_desc;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003163 priv->plat->pmt = priv->dma_cap.pmt_remote_wake_up;
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02003164 priv->hw->pmt = priv->plat->pmt;
Deepak SIKRI38912bd2012-04-04 04:33:21 +00003165
Ezequiel Garciaa8df35d2016-05-16 12:41:07 -03003166 /* TXCOE doesn't work in thresh DMA mode */
3167 if (priv->plat->force_thresh_dma_mode)
3168 priv->plat->tx_coe = 0;
3169 else
3170 priv->plat->tx_coe = priv->dma_cap.tx_coe;
3171
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003172 /* In case of GMAC4 rx_coe is from HW cap register. */
3173 priv->plat->rx_coe = priv->dma_cap.rx_coe;
Deepak SIKRI38912bd2012-04-04 04:33:21 +00003174
3175 if (priv->dma_cap.rx_coe_type2)
3176 priv->plat->rx_coe = STMMAC_RX_COE_TYPE2;
3177 else if (priv->dma_cap.rx_coe_type1)
3178 priv->plat->rx_coe = STMMAC_RX_COE_TYPE1;
3179
LABBE Corentin38ddc592016-11-16 20:09:39 +01003180 } else {
3181 dev_info(priv->device, "No HW DMA feature register supported\n");
3182 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003183
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003184 /* To use alternate (extended), normal or GMAC4 descriptor structures */
3185 if (priv->synopsys_id >= DWMAC_CORE_4_00)
3186 priv->hw->desc = &dwmac4_desc_ops;
3187 else
3188 stmmac_selec_desc_mode(priv);
Byungho An61369d02013-06-28 16:35:32 +09003189
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02003190 if (priv->plat->rx_coe) {
3191 priv->hw->rx_csum = priv->plat->rx_coe;
LABBE Corentin38ddc592016-11-16 20:09:39 +01003192 dev_info(priv->device, "RX Checksum Offload Engine supported\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003193 if (priv->synopsys_id < DWMAC_CORE_4_00)
LABBE Corentin38ddc592016-11-16 20:09:39 +01003194 dev_info(priv->device, "COE Type %d\n", priv->hw->rx_csum);
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02003195 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003196 if (priv->plat->tx_coe)
LABBE Corentin38ddc592016-11-16 20:09:39 +01003197 dev_info(priv->device, "TX Checksum insertion supported\n");
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003198
3199 if (priv->plat->pmt) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003200 dev_info(priv->device, "Wake-Up On Lan supported\n");
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003201 device_set_wakeup_capable(priv->device, 1);
3202 }
3203
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003204 if (priv->dma_cap.tsoen)
LABBE Corentin38ddc592016-11-16 20:09:39 +01003205 dev_info(priv->device, "TSO supported\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003206
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003207 return 0;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003208}
3209
3210/**
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003211 * stmmac_dvr_probe
3212 * @device: device pointer
Giuseppe CAVALLAROff3dd782012-06-04 19:22:55 +00003213 * @plat_dat: platform data pointer
Joachim Eastwoode56788c2015-05-20 20:03:07 +02003214 * @res: stmmac resource pointer
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003215 * Description: this is the main probe function used to
3216 * call the alloc_etherdev, allocate the priv structure.
Andy Shevchenko9afec6e2015-01-27 18:38:03 +02003217 * Return:
Joachim Eastwood15ffac72015-05-20 20:03:08 +02003218 * returns 0 on success, otherwise errno.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003219 */
Joachim Eastwood15ffac72015-05-20 20:03:08 +02003220int stmmac_dvr_probe(struct device *device,
3221 struct plat_stmmacenet_data *plat_dat,
3222 struct stmmac_resources *res)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003223{
3224 int ret = 0;
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003225 struct net_device *ndev = NULL;
3226 struct stmmac_priv *priv;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003227
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003228 ndev = alloc_etherdev(sizeof(struct stmmac_priv));
Joe Perches41de8d42012-01-29 13:47:52 +00003229 if (!ndev)
Joachim Eastwood15ffac72015-05-20 20:03:08 +02003230 return -ENOMEM;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003231
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003232 SET_NETDEV_DEV(ndev, device);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003233
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003234 priv = netdev_priv(ndev);
3235 priv->device = device;
3236 priv->dev = ndev;
3237
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003238 stmmac_set_ethtool_ops(ndev);
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003239 priv->pause = pause;
3240 priv->plat = plat_dat;
Joachim Eastwoode56788c2015-05-20 20:03:07 +02003241 priv->ioaddr = res->addr;
3242 priv->dev->base_addr = (unsigned long)res->addr;
3243
3244 priv->dev->irq = res->irq;
3245 priv->wol_irq = res->wol_irq;
3246 priv->lpi_irq = res->lpi_irq;
3247
3248 if (res->mac)
3249 memcpy(priv->dev->dev_addr, res->mac, ETH_ALEN);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003250
Joachim Eastwooda7a62682015-07-17 23:48:17 +02003251 dev_set_drvdata(device, priv->dev);
Joachim Eastwood803f8fc2015-05-20 20:03:06 +02003252
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003253 /* Verify driver arguments */
3254 stmmac_verify_args();
3255
3256 /* Override with kernel parameters if supplied XXX CRS XXX
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003257 * this needs to have multiple instances
3258 */
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003259 if ((phyaddr >= 0) && (phyaddr <= 31))
3260 priv->plat->phy_addr = phyaddr;
3261
jpintof573c0b2017-01-09 12:35:09 +00003262 if (priv->plat->stmmac_rst)
3263 reset_control_deassert(priv->plat->stmmac_rst);
Chen-Yu Tsaic5e4ddb2014-01-17 21:24:41 +08003264
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003265 /* Init MAC and get the capabilities */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003266 ret = stmmac_hw_init(priv);
3267 if (ret)
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08003268 goto error_hw_init;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003269
3270 ndev->netdev_ops = &stmmac_netdev_ops;
3271
3272 ndev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
3273 NETIF_F_RXCSUM;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003274
3275 if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) {
3276 ndev->hw_features |= NETIF_F_TSO;
3277 priv->tso = true;
LABBE Corentin38ddc592016-11-16 20:09:39 +01003278 dev_info(priv->device, "TSO feature enabled\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003279 }
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003280 ndev->features |= ndev->hw_features | NETIF_F_HIGHDMA;
3281 ndev->watchdog_timeo = msecs_to_jiffies(watchdog);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003282#ifdef STMMAC_VLAN_TAG_USED
3283 /* Both mac100 and gmac support receive VLAN tag detection */
Patrick McHardyf6469682013-04-19 02:04:27 +00003284 ndev->features |= NETIF_F_HW_VLAN_CTAG_RX;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003285#endif
3286 priv->msg_enable = netif_msg_init(debug, default_msg_level);
3287
Jarod Wilson44770e12016-10-17 15:54:17 -04003288 /* MTU range: 46 - hw-specific max */
3289 ndev->min_mtu = ETH_ZLEN - ETH_HLEN;
3290 if ((priv->plat->enh_desc) || (priv->synopsys_id >= DWMAC_CORE_4_00))
3291 ndev->max_mtu = JUMBO_LEN;
3292 else
3293 ndev->max_mtu = SKB_MAX_HEAD(NET_SKB_PAD + NET_IP_ALIGN);
Kweh, Hock Leonga2cd64f2017-01-07 17:32:03 +08003294 /* Will not overwrite ndev->max_mtu if plat->maxmtu > ndev->max_mtu
3295 * as well as plat->maxmtu < ndev->min_mtu which is a invalid range.
3296 */
3297 if ((priv->plat->maxmtu < ndev->max_mtu) &&
3298 (priv->plat->maxmtu >= ndev->min_mtu))
Jarod Wilson44770e12016-10-17 15:54:17 -04003299 ndev->max_mtu = priv->plat->maxmtu;
Kweh, Hock Leonga2cd64f2017-01-07 17:32:03 +08003300 else if (priv->plat->maxmtu < ndev->min_mtu)
Heiner Kallweitb618ab42017-01-15 19:19:00 +01003301 dev_warn(priv->device,
3302 "%s: warning: maxmtu having invalid value (%d)\n",
3303 __func__, priv->plat->maxmtu);
Jarod Wilson44770e12016-10-17 15:54:17 -04003304
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003305 if (flow_ctrl)
3306 priv->flow_ctrl = FLOW_AUTO; /* RX/TX pause on */
3307
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00003308 /* Rx Watchdog is available in the COREs newer than the 3.40.
3309 * In some case, for example on bugged HW this feature
3310 * has to be disable and this can be done by passing the
3311 * riwt_off field from the platform.
3312 */
3313 if ((priv->synopsys_id >= DWMAC_CORE_3_50) && (!priv->plat->riwt_off)) {
3314 priv->use_riwt = 1;
Heiner Kallweitb618ab42017-01-15 19:19:00 +01003315 dev_info(priv->device,
3316 "Enable RX Mitigation via HW Watchdog Timer\n");
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00003317 }
3318
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003319 netif_napi_add(ndev, &priv->napi, stmmac_poll, 64);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003320
Vlad Lunguf8e96162010-11-29 22:52:52 +00003321 spin_lock_init(&priv->lock);
3322
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +00003323 /* If a specific clk_csr value is passed from the platform
3324 * this means that the CSR Clock Range selection cannot be
3325 * changed at run-time and it is fixed. Viceversa the driver'll try to
3326 * set the MDC clock dynamically according to the csr actual
3327 * clock input.
3328 */
3329 if (!priv->plat->clk_csr)
3330 stmmac_clk_csr_set(priv);
3331 else
3332 priv->clk_csr = priv->plat->clk_csr;
3333
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00003334 stmmac_check_pcs_mode(priv);
3335
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02003336 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
3337 priv->hw->pcs != STMMAC_PCS_TBI &&
3338 priv->hw->pcs != STMMAC_PCS_RTBI) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00003339 /* MDIO bus Registration */
3340 ret = stmmac_mdio_register(ndev);
3341 if (ret < 0) {
Heiner Kallweitb618ab42017-01-15 19:19:00 +01003342 dev_err(priv->device,
3343 "%s: MDIO bus (id: %d) registration failed",
3344 __func__, priv->plat->bus_id);
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00003345 goto error_mdio_register;
3346 }
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00003347 }
3348
Florian Fainelli57016592016-12-27 18:23:06 -08003349 ret = register_netdev(ndev);
Florian Fainellib2eb09a2016-12-28 15:44:41 -08003350 if (ret) {
Heiner Kallweitb618ab42017-01-15 19:19:00 +01003351 dev_err(priv->device, "%s: ERROR %i registering the device\n",
3352 __func__, ret);
Florian Fainellib2eb09a2016-12-28 15:44:41 -08003353 goto error_netdev_register;
3354 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003355
Florian Fainelli57016592016-12-27 18:23:06 -08003356 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003357
Viresh Kumar6a81c262012-07-30 14:39:41 -07003358error_netdev_register:
Florian Fainellib2eb09a2016-12-28 15:44:41 -08003359 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
3360 priv->hw->pcs != STMMAC_PCS_TBI &&
3361 priv->hw->pcs != STMMAC_PCS_RTBI)
3362 stmmac_mdio_unregister(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003363error_mdio_register:
Viresh Kumar6a81c262012-07-30 14:39:41 -07003364 netif_napi_del(&priv->napi);
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08003365error_hw_init:
Dan Carpenter34a52f32010-12-20 21:34:56 +00003366 free_netdev(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003367
Joachim Eastwood15ffac72015-05-20 20:03:08 +02003368 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003369}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02003370EXPORT_SYMBOL_GPL(stmmac_dvr_probe);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003371
3372/**
3373 * stmmac_dvr_remove
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003374 * @dev: device pointer
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003375 * Description: this function resets the TX/RX processes, disables the MAC RX/TX
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003376 * changes the link status, releases the DMA descriptor rings.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003377 */
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003378int stmmac_dvr_remove(struct device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003379{
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003380 struct net_device *ndev = dev_get_drvdata(dev);
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00003381 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003382
LABBE Corentin38ddc592016-11-16 20:09:39 +01003383 netdev_info(priv->dev, "%s: removing driver", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003384
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00003385 priv->hw->dma->stop_rx(priv->ioaddr);
3386 priv->hw->dma->stop_tx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003387
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003388 stmmac_set_mac(priv->ioaddr, false);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003389 netif_carrier_off(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003390 unregister_netdev(ndev);
jpintof573c0b2017-01-09 12:35:09 +00003391 if (priv->plat->stmmac_rst)
3392 reset_control_assert(priv->plat->stmmac_rst);
3393 clk_disable_unprepare(priv->plat->pclk);
3394 clk_disable_unprepare(priv->plat->stmmac_clk);
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02003395 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
3396 priv->hw->pcs != STMMAC_PCS_TBI &&
3397 priv->hw->pcs != STMMAC_PCS_RTBI)
Bryan O'Donoghuee7434712015-04-16 17:56:03 +01003398 stmmac_mdio_unregister(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003399 free_netdev(ndev);
3400
3401 return 0;
3402}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02003403EXPORT_SYMBOL_GPL(stmmac_dvr_remove);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003404
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003405/**
3406 * stmmac_suspend - suspend callback
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003407 * @dev: device pointer
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003408 * Description: this is the function to suspend the device and it is called
3409 * by the platform driver to stop the network queue, release the resources,
3410 * program the PMT register (for WoL), clean and release driver resources.
3411 */
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003412int stmmac_suspend(struct device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003413{
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003414 struct net_device *ndev = dev_get_drvdata(dev);
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003415 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003416 unsigned long flags;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003417
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003418 if (!ndev || !netif_running(ndev))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003419 return 0;
3420
Philippe Reynesd6d50c72016-10-03 08:28:19 +02003421 if (ndev->phydev)
3422 phy_stop(ndev->phydev);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00003423
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003424 spin_lock_irqsave(&priv->lock, flags);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003425
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003426 netif_device_detach(ndev);
3427 netif_stop_queue(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003428
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003429 napi_disable(&priv->napi);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003430
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003431 /* Stop TX/RX DMA */
3432 priv->hw->dma->stop_tx(priv->ioaddr);
3433 priv->hw->dma->stop_rx(priv->ioaddr);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003434
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003435 /* Enable Power down mode by programming the PMT regs */
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00003436 if (device_may_wakeup(priv->device)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05003437 priv->hw->mac->pmt(priv->hw, priv->wolopts);
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00003438 priv->irq_wake = 1;
3439 } else {
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003440 stmmac_set_mac(priv->ioaddr, false);
Srinivas Kandagatladb88f102014-01-16 10:52:52 +00003441 pinctrl_pm_select_sleep_state(priv->device);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00003442 /* Disable clock in case of PWM is off */
jpintof573c0b2017-01-09 12:35:09 +00003443 clk_disable(priv->plat->pclk);
3444 clk_disable(priv->plat->stmmac_clk);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00003445 }
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003446 spin_unlock_irqrestore(&priv->lock, flags);
Vince Bridgers2d871aa2014-07-28 14:07:58 -05003447
3448 priv->oldlink = 0;
3449 priv->speed = 0;
3450 priv->oldduplex = -1;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003451 return 0;
3452}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02003453EXPORT_SYMBOL_GPL(stmmac_suspend);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003454
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003455/**
3456 * stmmac_resume - resume callback
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003457 * @dev: device pointer
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003458 * Description: when resume this function is invoked to setup the DMA and CORE
3459 * in a usable state.
3460 */
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003461int stmmac_resume(struct device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003462{
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003463 struct net_device *ndev = dev_get_drvdata(dev);
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003464 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003465 unsigned long flags;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003466
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003467 if (!netif_running(ndev))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003468 return 0;
3469
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003470 /* Power Down bit, into the PM register, is cleared
3471 * automatically as soon as a magic packet or a Wake-up frame
3472 * is received. Anyway, it's better to manually clear
3473 * this bit because it can generate problems while resuming
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003474 * from another devices (e.g. serial console).
3475 */
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00003476 if (device_may_wakeup(priv->device)) {
Vincent Palatinf55d84b2016-06-01 08:53:48 -07003477 spin_lock_irqsave(&priv->lock, flags);
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05003478 priv->hw->mac->pmt(priv->hw, 0);
Vincent Palatinf55d84b2016-06-01 08:53:48 -07003479 spin_unlock_irqrestore(&priv->lock, flags);
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00003480 priv->irq_wake = 0;
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00003481 } else {
Srinivas Kandagatladb88f102014-01-16 10:52:52 +00003482 pinctrl_pm_select_default_state(priv->device);
LABBE Corentin8d45e422017-02-08 09:31:08 +01003483 /* enable the clk previously disabled */
jpintof573c0b2017-01-09 12:35:09 +00003484 clk_enable(priv->plat->stmmac_clk);
3485 clk_enable(priv->plat->pclk);
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00003486 /* reset the phy so that it's ready */
3487 if (priv->mii)
3488 stmmac_mdio_reset(priv->mii);
3489 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003490
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003491 netif_device_attach(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003492
Vincent Palatinf55d84b2016-06-01 08:53:48 -07003493 spin_lock_irqsave(&priv->lock, flags);
3494
Giuseppe CAVALLAROae79a632015-12-04 07:21:06 +01003495 priv->cur_rx = 0;
3496 priv->dirty_rx = 0;
3497 priv->dirty_tx = 0;
3498 priv->cur_tx = 0;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003499 /* reset private mss value to force mss context settings at
3500 * next tso xmit (only used for gmac4).
3501 */
3502 priv->mss = 0;
3503
Giuseppe CAVALLAROae79a632015-12-04 07:21:06 +01003504 stmmac_clear_descriptors(priv);
3505
Huacai Chenfe1319292014-12-19 22:38:18 +08003506 stmmac_hw_setup(ndev, false);
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01003507 stmmac_init_tx_coalesce(priv);
Giuseppe CAVALLAROac316c72015-11-26 08:35:41 +01003508 stmmac_set_rx_mode(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003509
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003510 napi_enable(&priv->napi);
3511
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003512 netif_start_queue(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003513
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003514 spin_unlock_irqrestore(&priv->lock, flags);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00003515
Philippe Reynesd6d50c72016-10-03 08:28:19 +02003516 if (ndev->phydev)
3517 phy_start(ndev->phydev);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00003518
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003519 return 0;
3520}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02003521EXPORT_SYMBOL_GPL(stmmac_resume);
Giuseppe CAVALLAROba27ec62012-06-04 19:22:57 +00003522
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003523#ifndef MODULE
3524static int __init stmmac_cmdline_opt(char *str)
3525{
3526 char *opt;
3527
3528 if (!str || !*str)
3529 return -EINVAL;
3530 while ((opt = strsep(&str, ",")) != NULL) {
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003531 if (!strncmp(opt, "debug:", 6)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003532 if (kstrtoint(opt + 6, 0, &debug))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003533 goto err;
3534 } else if (!strncmp(opt, "phyaddr:", 8)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003535 if (kstrtoint(opt + 8, 0, &phyaddr))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003536 goto err;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003537 } else if (!strncmp(opt, "buf_sz:", 7)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003538 if (kstrtoint(opt + 7, 0, &buf_sz))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003539 goto err;
3540 } else if (!strncmp(opt, "tc:", 3)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003541 if (kstrtoint(opt + 3, 0, &tc))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003542 goto err;
3543 } else if (!strncmp(opt, "watchdog:", 9)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003544 if (kstrtoint(opt + 9, 0, &watchdog))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003545 goto err;
3546 } else if (!strncmp(opt, "flow_ctrl:", 10)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003547 if (kstrtoint(opt + 10, 0, &flow_ctrl))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003548 goto err;
3549 } else if (!strncmp(opt, "pause:", 6)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003550 if (kstrtoint(opt + 6, 0, &pause))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003551 goto err;
Giuseppe CAVALLARO506f6692013-02-14 23:00:13 +00003552 } else if (!strncmp(opt, "eee_timer:", 10)) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003553 if (kstrtoint(opt + 10, 0, &eee_timer))
3554 goto err;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003555 } else if (!strncmp(opt, "chain_mode:", 11)) {
3556 if (kstrtoint(opt + 11, 0, &chain_mode))
3557 goto err;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003558 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003559 }
3560 return 0;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003561
3562err:
3563 pr_err("%s: ERROR broken module parameter conversion", __func__);
3564 return -EINVAL;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003565}
3566
3567__setup("stmmaceth=", stmmac_cmdline_opt);
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003568#endif /* MODULE */
Giuseppe Cavallaro6fc0d0f2011-12-23 14:21:20 -05003569
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003570static int __init stmmac_init(void)
3571{
3572#ifdef CONFIG_DEBUG_FS
3573 /* Create debugfs main directory if it doesn't exist yet */
3574 if (!stmmac_fs_dir) {
3575 stmmac_fs_dir = debugfs_create_dir(STMMAC_RESOURCE_NAME, NULL);
3576
3577 if (!stmmac_fs_dir || IS_ERR(stmmac_fs_dir)) {
3578 pr_err("ERROR %s, debugfs create directory failed\n",
3579 STMMAC_RESOURCE_NAME);
3580
3581 return -ENOMEM;
3582 }
3583 }
3584#endif
3585
3586 return 0;
3587}
3588
3589static void __exit stmmac_exit(void)
3590{
3591#ifdef CONFIG_DEBUG_FS
3592 debugfs_remove_recursive(stmmac_fs_dir);
3593#endif
3594}
3595
3596module_init(stmmac_init)
3597module_exit(stmmac_exit)
3598
Giuseppe Cavallaro6fc0d0f2011-12-23 14:21:20 -05003599MODULE_DESCRIPTION("STMMAC 10/100/1000 Ethernet device driver");
3600MODULE_AUTHOR("Giuseppe Cavallaro <peppe.cavallaro@st.com>");
3601MODULE_LICENSE("GPL");