blob: 19892854707fd7f5b168ab6a7203ded2158ee82b [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010033#include <linux/circ_buf.h>
David Howells760285e2012-10-02 18:01:07 +010034#include <drm/drmP.h>
35#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010037#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Daniel Vetterfca52a52014-09-30 10:56:45 +020040/**
41 * DOC: interrupt handling
42 *
43 * These functions provide the basic support for enabling and disabling the
44 * interrupt handling support. There's a lot more functionality in i915_irq.c
45 * and related files, but that will be described in separate chapters.
46 */
47
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +030048static const u32 hpd_ilk[HPD_NUM_PINS] = {
49 [HPD_PORT_A] = DE_DP_A_HOTPLUG,
50};
51
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +030052static const u32 hpd_ivb[HPD_NUM_PINS] = {
53 [HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB,
54};
55
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +030056static const u32 hpd_bdw[HPD_NUM_PINS] = {
57 [HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG,
58};
59
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020060static const u32 hpd_ibx[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050061 [HPD_CRT] = SDE_CRT_HOTPLUG,
62 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
63 [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
64 [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
65 [HPD_PORT_D] = SDE_PORTD_HOTPLUG
66};
67
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020068static const u32 hpd_cpt[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050069 [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
Daniel Vetter73c352a2013-03-26 22:38:43 +010070 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
Egbert Eiche5868a32013-02-28 04:17:12 -050071 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
72 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
73 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
74};
75
Xiong Zhang26951ca2015-08-17 15:55:50 +080076static const u32 hpd_spt[HPD_NUM_PINS] = {
Ville Syrjälä74c0b392015-08-27 23:56:07 +030077 [HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT,
Xiong Zhang26951ca2015-08-17 15:55:50 +080078 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
79 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
80 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
81 [HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT
82};
83
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020084static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050085 [HPD_CRT] = CRT_HOTPLUG_INT_EN,
86 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
87 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
88 [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
89 [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
90 [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
91};
92
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020093static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050094 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
95 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
96 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
97 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
98 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
99 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
100};
101
Ville Syrjälä4bca26d2015-05-11 20:49:10 +0300102static const u32 hpd_status_i915[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -0500103 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
104 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
105 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
106 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
107 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
108 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
109};
110
Shashank Sharmae0a20ad2015-03-27 14:54:14 +0200111/* BXT hpd list */
112static const u32 hpd_bxt[HPD_NUM_PINS] = {
Sonika Jindal7f3561b2015-08-10 10:35:35 +0530113 [HPD_PORT_A] = BXT_DE_PORT_HP_DDIA,
Shashank Sharmae0a20ad2015-03-27 14:54:14 +0200114 [HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
115 [HPD_PORT_C] = BXT_DE_PORT_HP_DDIC
116};
117
Paulo Zanoni5c502442014-04-01 15:37:11 -0300118/* IIR can theoretically queue up two events. Be paranoid. */
Paulo Zanonif86f3fb2014-04-01 15:37:14 -0300119#define GEN8_IRQ_RESET_NDX(type, which) do { \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300120 I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
121 POSTING_READ(GEN8_##type##_IMR(which)); \
122 I915_WRITE(GEN8_##type##_IER(which), 0); \
123 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
124 POSTING_READ(GEN8_##type##_IIR(which)); \
125 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
126 POSTING_READ(GEN8_##type##_IIR(which)); \
127} while (0)
128
Paulo Zanonif86f3fb2014-04-01 15:37:14 -0300129#define GEN5_IRQ_RESET(type) do { \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300130 I915_WRITE(type##IMR, 0xffffffff); \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300131 POSTING_READ(type##IMR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300132 I915_WRITE(type##IER, 0); \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300133 I915_WRITE(type##IIR, 0xffffffff); \
134 POSTING_READ(type##IIR); \
135 I915_WRITE(type##IIR, 0xffffffff); \
136 POSTING_READ(type##IIR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300137} while (0)
138
Paulo Zanoni337ba012014-04-01 15:37:16 -0300139/*
140 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
141 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200142static void gen5_assert_iir_is_zero(struct drm_i915_private *dev_priv,
143 i915_reg_t reg)
Ville Syrjäläb51a2842015-09-18 20:03:41 +0300144{
145 u32 val = I915_READ(reg);
146
147 if (val == 0)
148 return;
149
150 WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200151 i915_mmio_reg_offset(reg), val);
Ville Syrjäläb51a2842015-09-18 20:03:41 +0300152 I915_WRITE(reg, 0xffffffff);
153 POSTING_READ(reg);
154 I915_WRITE(reg, 0xffffffff);
155 POSTING_READ(reg);
156}
Paulo Zanoni337ba012014-04-01 15:37:16 -0300157
Paulo Zanoni35079892014-04-01 15:37:15 -0300158#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
Ville Syrjäläb51a2842015-09-18 20:03:41 +0300159 gen5_assert_iir_is_zero(dev_priv, GEN8_##type##_IIR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300160 I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
Ville Syrjälä7d1bd5392014-10-30 19:42:50 +0200161 I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
162 POSTING_READ(GEN8_##type##_IMR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300163} while (0)
164
165#define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
Ville Syrjäläb51a2842015-09-18 20:03:41 +0300166 gen5_assert_iir_is_zero(dev_priv, type##IIR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300167 I915_WRITE(type##IER, (ier_val)); \
Ville Syrjälä7d1bd5392014-10-30 19:42:50 +0200168 I915_WRITE(type##IMR, (imr_val)); \
169 POSTING_READ(type##IMR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300170} while (0)
171
Imre Deakc9a9a262014-11-05 20:48:37 +0200172static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
Sagar Arun Kamble26705e22016-10-12 21:54:31 +0530173static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
Imre Deakc9a9a262014-11-05 20:48:37 +0200174
Egbert Eich0706f172015-09-23 16:15:27 +0200175/* For display hotplug interrupt */
176static inline void
177i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv,
178 uint32_t mask,
179 uint32_t bits)
180{
181 uint32_t val;
182
183 assert_spin_locked(&dev_priv->irq_lock);
184 WARN_ON(bits & ~mask);
185
186 val = I915_READ(PORT_HOTPLUG_EN);
187 val &= ~mask;
188 val |= bits;
189 I915_WRITE(PORT_HOTPLUG_EN, val);
190}
191
192/**
193 * i915_hotplug_interrupt_update - update hotplug interrupt enable
194 * @dev_priv: driver private
195 * @mask: bits to update
196 * @bits: bits to enable
197 * NOTE: the HPD enable bits are modified both inside and outside
198 * of an interrupt context. To avoid that read-modify-write cycles
199 * interfer, these bits are protected by a spinlock. Since this
200 * function is usually not called from a context where the lock is
201 * held already, this function acquires the lock itself. A non-locking
202 * version is also available.
203 */
204void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
205 uint32_t mask,
206 uint32_t bits)
207{
208 spin_lock_irq(&dev_priv->irq_lock);
209 i915_hotplug_interrupt_update_locked(dev_priv, mask, bits);
210 spin_unlock_irq(&dev_priv->irq_lock);
211}
212
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300213/**
214 * ilk_update_display_irq - update DEIMR
215 * @dev_priv: driver private
216 * @interrupt_mask: mask of interrupt bits to update
217 * @enabled_irq_mask: mask of interrupt bits to enable
218 */
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +0200219void ilk_update_display_irq(struct drm_i915_private *dev_priv,
220 uint32_t interrupt_mask,
221 uint32_t enabled_irq_mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800222{
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300223 uint32_t new_val;
224
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200225 assert_spin_locked(&dev_priv->irq_lock);
226
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300227 WARN_ON(enabled_irq_mask & ~interrupt_mask);
228
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700229 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300230 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300231
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300232 new_val = dev_priv->irq_mask;
233 new_val &= ~interrupt_mask;
234 new_val |= (~enabled_irq_mask & interrupt_mask);
235
236 if (new_val != dev_priv->irq_mask) {
237 dev_priv->irq_mask = new_val;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000238 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000239 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800240 }
241}
242
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300243/**
244 * ilk_update_gt_irq - update GTIMR
245 * @dev_priv: driver private
246 * @interrupt_mask: mask of interrupt bits to update
247 * @enabled_irq_mask: mask of interrupt bits to enable
248 */
249static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
250 uint32_t interrupt_mask,
251 uint32_t enabled_irq_mask)
252{
253 assert_spin_locked(&dev_priv->irq_lock);
254
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100255 WARN_ON(enabled_irq_mask & ~interrupt_mask);
256
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700257 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300258 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300259
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300260 dev_priv->gt_irq_mask &= ~interrupt_mask;
261 dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
262 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300263}
264
Daniel Vetter480c8032014-07-16 09:49:40 +0200265void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300266{
267 ilk_update_gt_irq(dev_priv, mask, mask);
Chris Wilson31bb59c2016-07-01 17:23:27 +0100268 POSTING_READ_FW(GTIMR);
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300269}
270
Daniel Vetter480c8032014-07-16 09:49:40 +0200271void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300272{
273 ilk_update_gt_irq(dev_priv, mask, 0);
274}
275
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200276static i915_reg_t gen6_pm_iir(struct drm_i915_private *dev_priv)
Imre Deakb900b942014-11-05 20:48:48 +0200277{
278 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
279}
280
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200281static i915_reg_t gen6_pm_imr(struct drm_i915_private *dev_priv)
Imre Deaka72fbc32014-11-05 20:48:31 +0200282{
283 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
284}
285
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200286static i915_reg_t gen6_pm_ier(struct drm_i915_private *dev_priv)
Imre Deakb900b942014-11-05 20:48:48 +0200287{
288 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
289}
290
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300291/**
Ville Syrjälä81fd8742015-11-25 16:21:30 +0200292 * snb_update_pm_irq - update GEN6_PMIMR
293 * @dev_priv: driver private
294 * @interrupt_mask: mask of interrupt bits to update
295 * @enabled_irq_mask: mask of interrupt bits to enable
296 */
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300297static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
298 uint32_t interrupt_mask,
299 uint32_t enabled_irq_mask)
300{
Paulo Zanoni605cd252013-08-06 18:57:15 -0300301 uint32_t new_val;
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300302
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100303 WARN_ON(enabled_irq_mask & ~interrupt_mask);
304
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300305 assert_spin_locked(&dev_priv->irq_lock);
306
Akash Goelf4e9af42016-10-12 21:54:30 +0530307 new_val = dev_priv->pm_imr;
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300308 new_val &= ~interrupt_mask;
309 new_val |= (~enabled_irq_mask & interrupt_mask);
310
Akash Goelf4e9af42016-10-12 21:54:30 +0530311 if (new_val != dev_priv->pm_imr) {
312 dev_priv->pm_imr = new_val;
313 I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_imr);
Imre Deaka72fbc32014-11-05 20:48:31 +0200314 POSTING_READ(gen6_pm_imr(dev_priv));
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300315 }
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300316}
317
Akash Goelf4e9af42016-10-12 21:54:30 +0530318void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300319{
Imre Deak9939fba2014-11-20 23:01:47 +0200320 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
321 return;
322
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300323 snb_update_pm_irq(dev_priv, mask, mask);
324}
325
Akash Goelf4e9af42016-10-12 21:54:30 +0530326static void __gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
Imre Deak9939fba2014-11-20 23:01:47 +0200327{
328 snb_update_pm_irq(dev_priv, mask, 0);
329}
330
Akash Goelf4e9af42016-10-12 21:54:30 +0530331void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300332{
Imre Deak9939fba2014-11-20 23:01:47 +0200333 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
334 return;
335
Akash Goelf4e9af42016-10-12 21:54:30 +0530336 __gen6_mask_pm_irq(dev_priv, mask);
337}
338
339void gen6_reset_pm_iir(struct drm_i915_private *dev_priv, u32 reset_mask)
340{
341 i915_reg_t reg = gen6_pm_iir(dev_priv);
342
343 assert_spin_locked(&dev_priv->irq_lock);
344
345 I915_WRITE(reg, reset_mask);
346 I915_WRITE(reg, reset_mask);
347 POSTING_READ(reg);
348}
349
350void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, u32 enable_mask)
351{
352 assert_spin_locked(&dev_priv->irq_lock);
353
354 dev_priv->pm_ier |= enable_mask;
355 I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier);
356 gen6_unmask_pm_irq(dev_priv, enable_mask);
357 /* unmask_pm_irq provides an implicit barrier (POSTING_READ) */
358}
359
360void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, u32 disable_mask)
361{
362 assert_spin_locked(&dev_priv->irq_lock);
363
364 dev_priv->pm_ier &= ~disable_mask;
365 __gen6_mask_pm_irq(dev_priv, disable_mask);
366 I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier);
367 /* though a barrier is missing here, but don't really need a one */
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300368}
369
Chris Wilsondc979972016-05-10 14:10:04 +0100370void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv)
Imre Deak3cc134e2014-11-19 15:30:03 +0200371{
Imre Deak3cc134e2014-11-19 15:30:03 +0200372 spin_lock_irq(&dev_priv->irq_lock);
Akash Goelf4e9af42016-10-12 21:54:30 +0530373 gen6_reset_pm_iir(dev_priv, dev_priv->pm_rps_events);
Imre Deak096fad92015-03-23 19:11:35 +0200374 dev_priv->rps.pm_iir = 0;
Imre Deak3cc134e2014-11-19 15:30:03 +0200375 spin_unlock_irq(&dev_priv->irq_lock);
376}
377
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100378void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv)
Imre Deakb900b942014-11-05 20:48:48 +0200379{
Chris Wilsonf2a91d12016-09-21 14:51:06 +0100380 if (READ_ONCE(dev_priv->rps.interrupts_enabled))
381 return;
382
Imre Deakb900b942014-11-05 20:48:48 +0200383 spin_lock_irq(&dev_priv->irq_lock);
Chris Wilsonc33d2472016-07-04 08:08:36 +0100384 WARN_ON_ONCE(dev_priv->rps.pm_iir);
385 WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
Imre Deakd4d70aa2014-11-19 15:30:04 +0200386 dev_priv->rps.interrupts_enabled = true;
Imre Deakb900b942014-11-05 20:48:48 +0200387 gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Imre Deak78e68d32014-12-15 18:59:27 +0200388
Imre Deakb900b942014-11-05 20:48:48 +0200389 spin_unlock_irq(&dev_priv->irq_lock);
390}
391
Imre Deak59d02a12014-12-19 19:33:26 +0200392u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask)
393{
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +0530394 return (mask & ~dev_priv->rps.pm_intr_keep);
Imre Deak59d02a12014-12-19 19:33:26 +0200395}
396
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100397void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv)
Imre Deakb900b942014-11-05 20:48:48 +0200398{
Chris Wilsonf2a91d12016-09-21 14:51:06 +0100399 if (!READ_ONCE(dev_priv->rps.interrupts_enabled))
400 return;
401
Imre Deakd4d70aa2014-11-19 15:30:04 +0200402 spin_lock_irq(&dev_priv->irq_lock);
403 dev_priv->rps.interrupts_enabled = false;
Imre Deak9939fba2014-11-20 23:01:47 +0200404
Dave Gordonb20e3cf2016-09-12 21:19:35 +0100405 I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0u));
Imre Deak9939fba2014-11-20 23:01:47 +0200406
Akash Goelf4e9af42016-10-12 21:54:30 +0530407 gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Imre Deak58072cc2015-03-23 19:11:34 +0200408
409 spin_unlock_irq(&dev_priv->irq_lock);
Chris Wilson91c8a322016-07-05 10:40:23 +0100410 synchronize_irq(dev_priv->drm.irq);
Chris Wilsonc33d2472016-07-04 08:08:36 +0100411
412 /* Now that we will not be generating any more work, flush any
413 * outsanding tasks. As we are called on the RPS idle path,
414 * we will reset the GPU to minimum frequencies, so the current
415 * state of the worker can be discarded.
416 */
417 cancel_work_sync(&dev_priv->rps.work);
418 gen6_reset_rps_interrupts(dev_priv);
Imre Deakb900b942014-11-05 20:48:48 +0200419}
420
Sagar Arun Kamble26705e22016-10-12 21:54:31 +0530421void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv)
422{
423 spin_lock_irq(&dev_priv->irq_lock);
424 gen6_reset_pm_iir(dev_priv, dev_priv->pm_guc_events);
425 spin_unlock_irq(&dev_priv->irq_lock);
426}
427
428void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv)
429{
430 spin_lock_irq(&dev_priv->irq_lock);
431 if (!dev_priv->guc.interrupts_enabled) {
432 WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) &
433 dev_priv->pm_guc_events);
434 dev_priv->guc.interrupts_enabled = true;
435 gen6_enable_pm_irq(dev_priv, dev_priv->pm_guc_events);
436 }
437 spin_unlock_irq(&dev_priv->irq_lock);
438}
439
440void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv)
441{
442 spin_lock_irq(&dev_priv->irq_lock);
443 dev_priv->guc.interrupts_enabled = false;
444
445 gen6_disable_pm_irq(dev_priv, dev_priv->pm_guc_events);
446
447 spin_unlock_irq(&dev_priv->irq_lock);
448 synchronize_irq(dev_priv->drm.irq);
449
450 gen9_reset_guc_interrupts(dev_priv);
451}
452
Ben Widawsky09610212014-05-15 20:58:08 +0300453/**
Ville Syrjälä81fd8742015-11-25 16:21:30 +0200454 * bdw_update_port_irq - update DE port interrupt
455 * @dev_priv: driver private
456 * @interrupt_mask: mask of interrupt bits to update
457 * @enabled_irq_mask: mask of interrupt bits to enable
458 */
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +0300459static void bdw_update_port_irq(struct drm_i915_private *dev_priv,
460 uint32_t interrupt_mask,
461 uint32_t enabled_irq_mask)
462{
463 uint32_t new_val;
464 uint32_t old_val;
465
466 assert_spin_locked(&dev_priv->irq_lock);
467
468 WARN_ON(enabled_irq_mask & ~interrupt_mask);
469
470 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
471 return;
472
473 old_val = I915_READ(GEN8_DE_PORT_IMR);
474
475 new_val = old_val;
476 new_val &= ~interrupt_mask;
477 new_val |= (~enabled_irq_mask & interrupt_mask);
478
479 if (new_val != old_val) {
480 I915_WRITE(GEN8_DE_PORT_IMR, new_val);
481 POSTING_READ(GEN8_DE_PORT_IMR);
482 }
483}
484
485/**
Ville Syrjälä013d3752015-11-23 18:06:17 +0200486 * bdw_update_pipe_irq - update DE pipe interrupt
487 * @dev_priv: driver private
488 * @pipe: pipe whose interrupt to update
489 * @interrupt_mask: mask of interrupt bits to update
490 * @enabled_irq_mask: mask of interrupt bits to enable
491 */
492void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
493 enum pipe pipe,
494 uint32_t interrupt_mask,
495 uint32_t enabled_irq_mask)
496{
497 uint32_t new_val;
498
499 assert_spin_locked(&dev_priv->irq_lock);
500
501 WARN_ON(enabled_irq_mask & ~interrupt_mask);
502
503 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
504 return;
505
506 new_val = dev_priv->de_irq_mask[pipe];
507 new_val &= ~interrupt_mask;
508 new_val |= (~enabled_irq_mask & interrupt_mask);
509
510 if (new_val != dev_priv->de_irq_mask[pipe]) {
511 dev_priv->de_irq_mask[pipe] = new_val;
512 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
513 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
514 }
515}
516
517/**
Daniel Vetterfee884e2013-07-04 23:35:21 +0200518 * ibx_display_interrupt_update - update SDEIMR
519 * @dev_priv: driver private
520 * @interrupt_mask: mask of interrupt bits to update
521 * @enabled_irq_mask: mask of interrupt bits to enable
522 */
Daniel Vetter47339cd2014-09-30 10:56:46 +0200523void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
524 uint32_t interrupt_mask,
525 uint32_t enabled_irq_mask)
Daniel Vetterfee884e2013-07-04 23:35:21 +0200526{
527 uint32_t sdeimr = I915_READ(SDEIMR);
528 sdeimr &= ~interrupt_mask;
529 sdeimr |= (~enabled_irq_mask & interrupt_mask);
530
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100531 WARN_ON(enabled_irq_mask & ~interrupt_mask);
532
Daniel Vetterfee884e2013-07-04 23:35:21 +0200533 assert_spin_locked(&dev_priv->irq_lock);
534
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700535 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300536 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300537
Daniel Vetterfee884e2013-07-04 23:35:21 +0200538 I915_WRITE(SDEIMR, sdeimr);
539 POSTING_READ(SDEIMR);
540}
Paulo Zanoni86642812013-04-12 17:57:57 -0300541
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100542static void
Imre Deak755e9012014-02-10 18:42:47 +0200543__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
544 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800545{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200546 i915_reg_t reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200547 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800548
Daniel Vetterb79480b2013-06-27 17:52:10 +0200549 assert_spin_locked(&dev_priv->irq_lock);
Daniel Vetterd518ce52014-08-27 10:43:37 +0200550 WARN_ON(!intel_irqs_enabled(dev_priv));
Daniel Vetterb79480b2013-06-27 17:52:10 +0200551
Ville Syrjälä04feced2014-04-03 13:28:33 +0300552 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
553 status_mask & ~PIPESTAT_INT_STATUS_MASK,
554 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
555 pipe_name(pipe), enable_mask, status_mask))
Imre Deak755e9012014-02-10 18:42:47 +0200556 return;
557
558 if ((pipestat & enable_mask) == enable_mask)
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200559 return;
560
Imre Deak91d181d2014-02-10 18:42:49 +0200561 dev_priv->pipestat_irq_mask[pipe] |= status_mask;
562
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200563 /* Enable the interrupt, clear any pending status */
Imre Deak755e9012014-02-10 18:42:47 +0200564 pipestat |= enable_mask | status_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200565 I915_WRITE(reg, pipestat);
566 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800567}
568
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100569static void
Imre Deak755e9012014-02-10 18:42:47 +0200570__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
571 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800572{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200573 i915_reg_t reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200574 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800575
Daniel Vetterb79480b2013-06-27 17:52:10 +0200576 assert_spin_locked(&dev_priv->irq_lock);
Daniel Vetterd518ce52014-08-27 10:43:37 +0200577 WARN_ON(!intel_irqs_enabled(dev_priv));
Daniel Vetterb79480b2013-06-27 17:52:10 +0200578
Ville Syrjälä04feced2014-04-03 13:28:33 +0300579 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
580 status_mask & ~PIPESTAT_INT_STATUS_MASK,
581 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
582 pipe_name(pipe), enable_mask, status_mask))
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200583 return;
584
Imre Deak755e9012014-02-10 18:42:47 +0200585 if ((pipestat & enable_mask) == 0)
586 return;
587
Imre Deak91d181d2014-02-10 18:42:49 +0200588 dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
589
Imre Deak755e9012014-02-10 18:42:47 +0200590 pipestat &= ~enable_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200591 I915_WRITE(reg, pipestat);
592 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800593}
594
Imre Deak10c59c52014-02-10 18:42:48 +0200595static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
596{
597 u32 enable_mask = status_mask << 16;
598
599 /*
Ville Syrjälä724a6902014-04-09 13:28:48 +0300600 * On pipe A we don't support the PSR interrupt yet,
601 * on pipe B and C the same bit MBZ.
Imre Deak10c59c52014-02-10 18:42:48 +0200602 */
603 if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
604 return 0;
Ville Syrjälä724a6902014-04-09 13:28:48 +0300605 /*
606 * On pipe B and C we don't support the PSR interrupt yet, on pipe
607 * A the same bit is for perf counters which we don't use either.
608 */
609 if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
610 return 0;
Imre Deak10c59c52014-02-10 18:42:48 +0200611
612 enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
613 SPRITE0_FLIP_DONE_INT_EN_VLV |
614 SPRITE1_FLIP_DONE_INT_EN_VLV);
615 if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
616 enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
617 if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
618 enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
619
620 return enable_mask;
621}
622
Imre Deak755e9012014-02-10 18:42:47 +0200623void
624i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
625 u32 status_mask)
626{
627 u32 enable_mask;
628
Wayne Boyer666a4532015-12-09 12:29:35 -0800629 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilson91c8a322016-07-05 10:40:23 +0100630 enable_mask = vlv_get_pipestat_enable_mask(&dev_priv->drm,
Imre Deak10c59c52014-02-10 18:42:48 +0200631 status_mask);
632 else
633 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200634 __i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
635}
636
637void
638i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
639 u32 status_mask)
640{
641 u32 enable_mask;
642
Wayne Boyer666a4532015-12-09 12:29:35 -0800643 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilson91c8a322016-07-05 10:40:23 +0100644 enable_mask = vlv_get_pipestat_enable_mask(&dev_priv->drm,
Imre Deak10c59c52014-02-10 18:42:48 +0200645 status_mask);
646 else
647 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200648 __i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
649}
650
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000651/**
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300652 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100653 * @dev_priv: i915 device private
Zhao Yakui01c66882009-10-28 05:10:00 +0000654 */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100655static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv)
Zhao Yakui01c66882009-10-28 05:10:00 +0000656{
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100657 if (!dev_priv->opregion.asle || !IS_MOBILE(dev_priv))
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300658 return;
659
Daniel Vetter13321782014-09-15 14:55:29 +0200660 spin_lock_irq(&dev_priv->irq_lock);
Zhao Yakui01c66882009-10-28 05:10:00 +0000661
Imre Deak755e9012014-02-10 18:42:47 +0200662 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100663 if (INTEL_GEN(dev_priv) >= 4)
Daniel Vetter3b6c42e2013-10-21 18:04:35 +0200664 i915_enable_pipestat(dev_priv, PIPE_A,
Imre Deak755e9012014-02-10 18:42:47 +0200665 PIPE_LEGACY_BLC_EVENT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000666
Daniel Vetter13321782014-09-15 14:55:29 +0200667 spin_unlock_irq(&dev_priv->irq_lock);
Zhao Yakui01c66882009-10-28 05:10:00 +0000668}
669
Ville Syrjäläf75f3742014-05-15 20:20:36 +0300670/*
671 * This timing diagram depicts the video signal in and
672 * around the vertical blanking period.
673 *
674 * Assumptions about the fictitious mode used in this example:
675 * vblank_start >= 3
676 * vsync_start = vblank_start + 1
677 * vsync_end = vblank_start + 2
678 * vtotal = vblank_start + 3
679 *
680 * start of vblank:
681 * latch double buffered registers
682 * increment frame counter (ctg+)
683 * generate start of vblank interrupt (gen4+)
684 * |
685 * | frame start:
686 * | generate frame start interrupt (aka. vblank interrupt) (gmch)
687 * | may be shifted forward 1-3 extra lines via PIPECONF
688 * | |
689 * | | start of vsync:
690 * | | generate vsync interrupt
691 * | | |
692 * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx
693 * . \hs/ . \hs/ \hs/ \hs/ . \hs/
694 * ----va---> <-----------------vb--------------------> <--------va-------------
695 * | | <----vs-----> |
696 * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
697 * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
698 * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
699 * | | |
700 * last visible pixel first visible pixel
701 * | increment frame counter (gen3/4)
702 * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4)
703 *
704 * x = horizontal active
705 * _ = horizontal blanking
706 * hs = horizontal sync
707 * va = vertical active
708 * vb = vertical blanking
709 * vs = vertical sync
710 * vbs = vblank_start (number)
711 *
712 * Summary:
713 * - most events happen at the start of horizontal sync
714 * - frame start happens at the start of horizontal blank, 1-4 lines
715 * (depending on PIPECONF settings) after the start of vblank
716 * - gen3/4 pixel and frame counter are synchronized with the start
717 * of horizontal active on the first line of vertical active
718 */
719
Keith Packard42f52ef2008-10-18 19:39:29 -0700720/* Called from drm generic code, passed a 'crtc', which
721 * we use as a pipe index
722 */
Thierry Reding88e72712015-09-24 18:35:31 +0200723static u32 i915_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700724{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100725 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200726 i915_reg_t high_frame, low_frame;
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300727 u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
Ville Syrjälä98187832016-10-31 22:37:10 +0200728 struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
729 pipe);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200730 const struct drm_display_mode *mode = &intel_crtc->base.hwmode;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700731
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +0100732 htotal = mode->crtc_htotal;
733 hsync_start = mode->crtc_hsync_start;
734 vbl_start = mode->crtc_vblank_start;
735 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
736 vbl_start = DIV_ROUND_UP(vbl_start, 2);
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300737
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300738 /* Convert to pixel count */
739 vbl_start *= htotal;
740
741 /* Start of vblank event occurs at start of hsync */
742 vbl_start -= htotal - hsync_start;
743
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800744 high_frame = PIPEFRAME(pipe);
745 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100746
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700747 /*
748 * High & low register fields aren't synchronized, so make sure
749 * we get a low value that's stable across two reads of the high
750 * register.
751 */
752 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100753 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300754 low = I915_READ(low_frame);
Chris Wilson5eddb702010-09-11 13:48:45 +0100755 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700756 } while (high1 != high2);
757
Chris Wilson5eddb702010-09-11 13:48:45 +0100758 high1 >>= PIPE_FRAME_HIGH_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300759 pixel = low & PIPE_PIXEL_MASK;
Chris Wilson5eddb702010-09-11 13:48:45 +0100760 low >>= PIPE_FRAME_LOW_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300761
762 /*
763 * The frame counter increments at beginning of active.
764 * Cook up a vblank counter by also checking the pixel
765 * counter against vblank start.
766 */
Ville Syrjäläedc08d02013-11-06 13:56:27 -0200767 return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700768}
769
Dave Airlie974e59b2015-10-30 09:45:33 +1000770static u32 g4x_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800771{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100772 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800773
Ville Syrjälä649636e2015-09-22 19:50:01 +0300774 return I915_READ(PIPE_FRMCOUNT_G4X(pipe));
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800775}
776
Ville Syrjälä75aa3f62015-10-22 15:34:56 +0300777/* I915_READ_FW, only for fast reads of display block, no need for forcewake etc. */
Ville Syrjäläa225f072014-04-29 13:35:45 +0300778static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
779{
780 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100781 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200782 const struct drm_display_mode *mode = &crtc->base.hwmode;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300783 enum pipe pipe = crtc->pipe;
Ville Syrjälä80715b22014-05-15 20:23:23 +0300784 int position, vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300785
Ville Syrjälä80715b22014-05-15 20:23:23 +0300786 vtotal = mode->crtc_vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300787 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
788 vtotal /= 2;
789
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100790 if (IS_GEN2(dev_priv))
Ville Syrjälä75aa3f62015-10-22 15:34:56 +0300791 position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300792 else
Ville Syrjälä75aa3f62015-10-22 15:34:56 +0300793 position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300794
795 /*
Jesse Barnes41b578f2015-09-22 12:15:54 -0700796 * On HSW, the DSL reg (0x70000) appears to return 0 if we
797 * read it just before the start of vblank. So try it again
798 * so we don't accidentally end up spanning a vblank frame
799 * increment, causing the pipe_update_end() code to squak at us.
800 *
801 * The nature of this problem means we can't simply check the ISR
802 * bit and return the vblank start value; nor can we use the scanline
803 * debug register in the transcoder as it appears to have the same
804 * problem. We may need to extend this to include other platforms,
805 * but so far testing only shows the problem on HSW.
806 */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100807 if (HAS_DDI(dev_priv) && !position) {
Jesse Barnes41b578f2015-09-22 12:15:54 -0700808 int i, temp;
809
810 for (i = 0; i < 100; i++) {
811 udelay(1);
812 temp = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) &
813 DSL_LINEMASK_GEN3;
814 if (temp != position) {
815 position = temp;
816 break;
817 }
818 }
819 }
820
821 /*
Ville Syrjälä80715b22014-05-15 20:23:23 +0300822 * See update_scanline_offset() for the details on the
823 * scanline_offset adjustment.
Ville Syrjäläa225f072014-04-29 13:35:45 +0300824 */
Ville Syrjälä80715b22014-05-15 20:23:23 +0300825 return (position + crtc->scanline_offset) % vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300826}
827
Thierry Reding88e72712015-09-24 18:35:31 +0200828static int i915_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe,
Ville Syrjäläabca9e42013-10-28 20:50:48 +0200829 unsigned int flags, int *vpos, int *hpos,
Ville Syrjälä3bb403b2015-09-14 22:43:44 +0300830 ktime_t *stime, ktime_t *etime,
831 const struct drm_display_mode *mode)
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100832{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100833 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä98187832016-10-31 22:37:10 +0200834 struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
835 pipe);
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300836 int position;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300837 int vbl_start, vbl_end, hsync_start, htotal, vtotal;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100838 bool in_vbl = true;
839 int ret = 0;
Mario Kleinerad3543e2013-10-30 05:13:08 +0100840 unsigned long irqflags;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100841
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200842 if (WARN_ON(!mode->crtc_clock)) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100843 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800844 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100845 return 0;
846 }
847
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300848 htotal = mode->crtc_htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300849 hsync_start = mode->crtc_hsync_start;
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300850 vtotal = mode->crtc_vtotal;
851 vbl_start = mode->crtc_vblank_start;
852 vbl_end = mode->crtc_vblank_end;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100853
Ville Syrjäläd31faf62013-10-28 16:31:41 +0200854 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
855 vbl_start = DIV_ROUND_UP(vbl_start, 2);
856 vbl_end /= 2;
857 vtotal /= 2;
858 }
859
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300860 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
861
Mario Kleinerad3543e2013-10-30 05:13:08 +0100862 /*
863 * Lock uncore.lock, as we will do multiple timing critical raw
864 * register reads, potentially with preemption disabled, so the
865 * following code must not block on uncore.lock.
866 */
867 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300868
Mario Kleinerad3543e2013-10-30 05:13:08 +0100869 /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
870
871 /* Get optional system timestamp before query. */
872 if (stime)
873 *stime = ktime_get();
874
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100875 if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100876 /* No obvious pixelcount register. Only query vertical
877 * scanout position from Display scan line register.
878 */
Ville Syrjäläa225f072014-04-29 13:35:45 +0300879 position = __intel_get_crtc_scanline(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100880 } else {
881 /* Have access to pixelcount since start of frame.
882 * We can split this into vertical and horizontal
883 * scanout position.
884 */
Ville Syrjälä75aa3f62015-10-22 15:34:56 +0300885 position = (I915_READ_FW(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100886
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300887 /* convert to pixel counts */
888 vbl_start *= htotal;
889 vbl_end *= htotal;
890 vtotal *= htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300891
892 /*
Ville Syrjälä7e78f1cb2014-04-29 13:35:49 +0300893 * In interlaced modes, the pixel counter counts all pixels,
894 * so one field will have htotal more pixels. In order to avoid
895 * the reported position from jumping backwards when the pixel
896 * counter is beyond the length of the shorter field, just
897 * clamp the position the length of the shorter field. This
898 * matches how the scanline counter based position works since
899 * the scanline counter doesn't count the two half lines.
900 */
901 if (position >= vtotal)
902 position = vtotal - 1;
903
904 /*
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300905 * Start of vblank interrupt is triggered at start of hsync,
906 * just prior to the first active line of vblank. However we
907 * consider lines to start at the leading edge of horizontal
908 * active. So, should we get here before we've crossed into
909 * the horizontal active of the first line in vblank, we would
910 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
911 * always add htotal-hsync_start to the current pixel position.
912 */
913 position = (position + htotal - hsync_start) % vtotal;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300914 }
915
Mario Kleinerad3543e2013-10-30 05:13:08 +0100916 /* Get optional system timestamp after query. */
917 if (etime)
918 *etime = ktime_get();
919
920 /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
921
922 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
923
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300924 in_vbl = position >= vbl_start && position < vbl_end;
925
926 /*
927 * While in vblank, position will be negative
928 * counting up towards 0 at vbl_end. And outside
929 * vblank, position will be positive counting
930 * up since vbl_end.
931 */
932 if (position >= vbl_start)
933 position -= vbl_end;
934 else
935 position += vtotal - vbl_end;
936
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100937 if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300938 *vpos = position;
939 *hpos = 0;
940 } else {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100941 *vpos = position / htotal;
942 *hpos = position - (*vpos * htotal);
943 }
944
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100945 /* In vblank? */
946 if (in_vbl)
Daniel Vetter3d3cbd82014-09-10 17:36:11 +0200947 ret |= DRM_SCANOUTPOS_IN_VBLANK;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100948
949 return ret;
950}
951
Ville Syrjäläa225f072014-04-29 13:35:45 +0300952int intel_get_crtc_scanline(struct intel_crtc *crtc)
953{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100954 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläa225f072014-04-29 13:35:45 +0300955 unsigned long irqflags;
956 int position;
957
958 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
959 position = __intel_get_crtc_scanline(crtc);
960 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
961
962 return position;
963}
964
Thierry Reding88e72712015-09-24 18:35:31 +0200965static int i915_get_vblank_timestamp(struct drm_device *dev, unsigned int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100966 int *max_error,
967 struct timeval *vblank_time,
968 unsigned flags)
969{
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +0200970 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +0200971 struct intel_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100972
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +0200973 if (pipe >= INTEL_INFO(dev_priv)->num_pipes) {
Thierry Reding88e72712015-09-24 18:35:31 +0200974 DRM_ERROR("Invalid crtc %u\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100975 return -EINVAL;
976 }
977
978 /* Get drm_crtc to timestamp: */
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +0200979 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Chris Wilson4041b852011-01-22 10:07:56 +0000980 if (crtc == NULL) {
Thierry Reding88e72712015-09-24 18:35:31 +0200981 DRM_ERROR("Invalid crtc %u\n", pipe);
Chris Wilson4041b852011-01-22 10:07:56 +0000982 return -EINVAL;
983 }
984
Ville Syrjäläe2af48c2016-10-31 22:37:05 +0200985 if (!crtc->base.hwmode.crtc_clock) {
Thierry Reding88e72712015-09-24 18:35:31 +0200986 DRM_DEBUG_KMS("crtc %u is disabled\n", pipe);
Chris Wilson4041b852011-01-22 10:07:56 +0000987 return -EBUSY;
988 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100989
990 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +0000991 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
992 vblank_time, flags,
Ville Syrjäläe2af48c2016-10-31 22:37:05 +0200993 &crtc->base.hwmode);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100994}
995
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100996static void ironlake_rps_change_irq_handler(struct drm_i915_private *dev_priv)
Jesse Barnesf97108d2010-01-29 11:27:07 -0800997{
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000998 u32 busy_up, busy_down, max_avg, min_avg;
Daniel Vetter92703882012-08-09 16:46:01 +0200999 u8 new_delay;
Daniel Vetter92703882012-08-09 16:46:01 +02001000
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001001 spin_lock(&mchdev_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001002
Daniel Vetter73edd18f2012-08-08 23:35:37 +02001003 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
1004
Daniel Vetter20e4d402012-08-08 23:35:39 +02001005 new_delay = dev_priv->ips.cur_delay;
Daniel Vetter92703882012-08-09 16:46:01 +02001006
Jesse Barnes7648fa92010-05-20 14:28:11 -07001007 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001008 busy_up = I915_READ(RCPREVBSYTUPAVG);
1009 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001010 max_avg = I915_READ(RCBMAXAVG);
1011 min_avg = I915_READ(RCBMINAVG);
1012
1013 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001014 if (busy_up > max_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02001015 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
1016 new_delay = dev_priv->ips.cur_delay - 1;
1017 if (new_delay < dev_priv->ips.max_delay)
1018 new_delay = dev_priv->ips.max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001019 } else if (busy_down < min_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02001020 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
1021 new_delay = dev_priv->ips.cur_delay + 1;
1022 if (new_delay > dev_priv->ips.min_delay)
1023 new_delay = dev_priv->ips.min_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001024 }
1025
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001026 if (ironlake_set_drps(dev_priv, new_delay))
Daniel Vetter20e4d402012-08-08 23:35:39 +02001027 dev_priv->ips.cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001028
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001029 spin_unlock(&mchdev_lock);
Daniel Vetter92703882012-08-09 16:46:01 +02001030
Jesse Barnesf97108d2010-01-29 11:27:07 -08001031 return;
1032}
1033
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001034static void notify_ring(struct intel_engine_cs *engine)
Chris Wilson549f7362010-10-19 11:19:32 +01001035{
Chris Wilson56299fb2017-02-27 20:58:48 +00001036 struct drm_i915_gem_request *rq = NULL;
1037 struct intel_wait *wait;
Tvrtko Ursulindffabc82017-02-21 09:13:48 +00001038
Chris Wilson2246bea2017-02-17 15:13:00 +00001039 atomic_inc(&engine->irq_count);
Chris Wilson538b2572017-01-24 15:18:05 +00001040 set_bit(ENGINE_IRQ_BREADCRUMB, &engine->irq_posted);
Chris Wilson56299fb2017-02-27 20:58:48 +00001041
1042 rcu_read_lock();
1043
1044 spin_lock(&engine->breadcrumbs.lock);
1045 wait = engine->breadcrumbs.first_wait;
1046 if (wait) {
1047 /* We use a callback from the dma-fence to submit
1048 * requests after waiting on our own requests. To
1049 * ensure minimum delay in queuing the next request to
1050 * hardware, signal the fence now rather than wait for
1051 * the signaler to be woken up. We still wake up the
1052 * waiter in order to handle the irq-seqno coherency
1053 * issues (we may receive the interrupt before the
1054 * seqno is written, see __i915_request_irq_complete())
1055 * and to handle coalescing of multiple seqno updates
1056 * and many waiters.
1057 */
1058 if (i915_seqno_passed(intel_engine_get_seqno(engine),
1059 wait->seqno))
1060 rq = wait->request;
1061
1062 wake_up_process(wait->tsk);
Chris Wilson67b807a82017-02-27 20:58:50 +00001063 } else {
1064 __intel_engine_disarm_breadcrumbs(engine);
Chris Wilson56299fb2017-02-27 20:58:48 +00001065 }
1066 spin_unlock(&engine->breadcrumbs.lock);
1067
1068 if (rq)
1069 dma_fence_signal(&rq->fence);
1070
1071 rcu_read_unlock();
1072
1073 trace_intel_engine_notify(engine, wait);
Chris Wilson549f7362010-10-19 11:19:32 +01001074}
1075
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001076static void vlv_c0_read(struct drm_i915_private *dev_priv,
1077 struct intel_rps_ei *ei)
Deepak S31685c22014-07-03 17:33:01 -04001078{
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001079 ei->cz_clock = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP);
1080 ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
1081 ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
Deepak S31685c22014-07-03 17:33:01 -04001082}
1083
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001084static bool vlv_c0_above(struct drm_i915_private *dev_priv,
1085 const struct intel_rps_ei *old,
1086 const struct intel_rps_ei *now,
1087 int threshold)
Deepak S31685c22014-07-03 17:33:01 -04001088{
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001089 u64 time, c0;
Ville Syrjälä7bad74d2015-09-24 23:29:20 +03001090 unsigned int mul = 100;
Deepak S31685c22014-07-03 17:33:01 -04001091
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001092 if (old->cz_clock == 0)
1093 return false;
Deepak S31685c22014-07-03 17:33:01 -04001094
Ville Syrjälä7bad74d2015-09-24 23:29:20 +03001095 if (I915_READ(VLV_COUNTER_CONTROL) & VLV_COUNT_RANGE_HIGH)
1096 mul <<= 8;
1097
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001098 time = now->cz_clock - old->cz_clock;
Ville Syrjälä7bad74d2015-09-24 23:29:20 +03001099 time *= threshold * dev_priv->czclk_freq;
Deepak S31685c22014-07-03 17:33:01 -04001100
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001101 /* Workload can be split between render + media, e.g. SwapBuffers
1102 * being blitted in X after being rendered in mesa. To account for
1103 * this we need to combine both engines into our activity counter.
1104 */
1105 c0 = now->render_c0 - old->render_c0;
1106 c0 += now->media_c0 - old->media_c0;
Ville Syrjälä7bad74d2015-09-24 23:29:20 +03001107 c0 *= mul * VLV_CZ_CLOCK_TO_MILLI_SEC;
Deepak S31685c22014-07-03 17:33:01 -04001108
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001109 return c0 >= time;
1110}
Deepak S31685c22014-07-03 17:33:01 -04001111
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001112void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
1113{
1114 vlv_c0_read(dev_priv, &dev_priv->rps.down_ei);
1115 dev_priv->rps.up_ei = dev_priv->rps.down_ei;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001116}
1117
1118static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
1119{
1120 struct intel_rps_ei now;
1121 u32 events = 0;
1122
Chris Wilson6f4b12f82015-03-18 09:48:23 +00001123 if ((pm_iir & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED)) == 0)
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001124 return 0;
1125
1126 vlv_c0_read(dev_priv, &now);
1127 if (now.cz_clock == 0)
1128 return 0;
Deepak S31685c22014-07-03 17:33:01 -04001129
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001130 if (pm_iir & GEN6_PM_RP_DOWN_EI_EXPIRED) {
1131 if (!vlv_c0_above(dev_priv,
1132 &dev_priv->rps.down_ei, &now,
Chris Wilson8fb55192015-04-07 16:20:28 +01001133 dev_priv->rps.down_threshold))
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001134 events |= GEN6_PM_RP_DOWN_THRESHOLD;
1135 dev_priv->rps.down_ei = now;
Deepak S31685c22014-07-03 17:33:01 -04001136 }
1137
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001138 if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) {
1139 if (vlv_c0_above(dev_priv,
1140 &dev_priv->rps.up_ei, &now,
Chris Wilson8fb55192015-04-07 16:20:28 +01001141 dev_priv->rps.up_threshold))
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001142 events |= GEN6_PM_RP_UP_THRESHOLD;
1143 dev_priv->rps.up_ei = now;
1144 }
1145
1146 return events;
Deepak S31685c22014-07-03 17:33:01 -04001147}
1148
Chris Wilsonf5a4c672015-04-27 13:41:23 +01001149static bool any_waiters(struct drm_i915_private *dev_priv)
1150{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001151 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05301152 enum intel_engine_id id;
Chris Wilsonf5a4c672015-04-27 13:41:23 +01001153
Akash Goel3b3f1652016-10-13 22:44:48 +05301154 for_each_engine(engine, dev_priv, id)
Chris Wilson688e6c72016-07-01 17:23:15 +01001155 if (intel_engine_has_waiter(engine))
Chris Wilsonf5a4c672015-04-27 13:41:23 +01001156 return true;
1157
1158 return false;
1159}
1160
Ben Widawsky4912d042011-04-25 11:25:20 -07001161static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001162{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001163 struct drm_i915_private *dev_priv =
1164 container_of(work, struct drm_i915_private, rps.work);
Chris Wilson8d3afd72015-05-21 21:01:47 +01001165 bool client_boost;
1166 int new_delay, adj, min, max;
Paulo Zanoniedbfdb42013-08-06 18:57:13 -03001167 u32 pm_iir;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001168
Daniel Vetter59cdb632013-07-04 23:35:28 +02001169 spin_lock_irq(&dev_priv->irq_lock);
Imre Deakd4d70aa2014-11-19 15:30:04 +02001170 /* Speed up work cancelation during disabling rps interrupts. */
1171 if (!dev_priv->rps.interrupts_enabled) {
1172 spin_unlock_irq(&dev_priv->irq_lock);
1173 return;
1174 }
Imre Deak1f814da2015-12-16 02:52:19 +02001175
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001176 pm_iir = dev_priv->rps.pm_iir;
1177 dev_priv->rps.pm_iir = 0;
Imre Deaka72fbc32014-11-05 20:48:31 +02001178 /* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
Akash Goelf4e9af42016-10-12 21:54:30 +05301179 gen6_unmask_pm_irq(dev_priv, dev_priv->pm_rps_events);
Chris Wilson8d3afd72015-05-21 21:01:47 +01001180 client_boost = dev_priv->rps.client_boost;
1181 dev_priv->rps.client_boost = false;
Daniel Vetter59cdb632013-07-04 23:35:28 +02001182 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawsky4912d042011-04-25 11:25:20 -07001183
Paulo Zanoni60611c12013-08-15 11:50:01 -03001184 /* Make sure we didn't queue anything we're not going to process. */
Deepak Sa6706b42014-03-15 20:23:22 +05301185 WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
Paulo Zanoni60611c12013-08-15 11:50:01 -03001186
Chris Wilson8d3afd72015-05-21 21:01:47 +01001187 if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost)
Chris Wilsonc33d2472016-07-04 08:08:36 +01001188 return;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001189
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001190 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01001191
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001192 pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);
1193
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001194 adj = dev_priv->rps.last_adj;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001195 new_delay = dev_priv->rps.cur_freq;
Chris Wilson8d3afd72015-05-21 21:01:47 +01001196 min = dev_priv->rps.min_freq_softlimit;
1197 max = dev_priv->rps.max_freq_softlimit;
Chris Wilson29ecd78d2016-07-13 09:10:35 +01001198 if (client_boost || any_waiters(dev_priv))
1199 max = dev_priv->rps.max_freq;
1200 if (client_boost && new_delay < dev_priv->rps.boost_freq) {
1201 new_delay = dev_priv->rps.boost_freq;
Chris Wilson8d3afd72015-05-21 21:01:47 +01001202 adj = 0;
1203 } else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001204 if (adj > 0)
1205 adj *= 2;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001206 else /* CHV needs even encode values */
1207 adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1;
Sagar Arun Kamble7e79a682017-01-20 09:18:24 +05301208
1209 if (new_delay >= dev_priv->rps.max_freq_softlimit)
1210 adj = 0;
Chris Wilson29ecd78d2016-07-13 09:10:35 +01001211 } else if (client_boost || any_waiters(dev_priv)) {
Chris Wilsonf5a4c672015-04-27 13:41:23 +01001212 adj = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001213 } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
Ben Widawskyb39fb292014-03-19 18:31:11 -07001214 if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1215 new_delay = dev_priv->rps.efficient_freq;
Chris Wilson17136d52017-02-10 15:03:47 +00001216 else if (dev_priv->rps.cur_freq > dev_priv->rps.min_freq_softlimit)
Ben Widawskyb39fb292014-03-19 18:31:11 -07001217 new_delay = dev_priv->rps.min_freq_softlimit;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001218 adj = 0;
1219 } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1220 if (adj < 0)
1221 adj *= 2;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001222 else /* CHV needs even encode values */
1223 adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1;
Sagar Arun Kamble7e79a682017-01-20 09:18:24 +05301224
1225 if (new_delay <= dev_priv->rps.min_freq_softlimit)
1226 adj = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001227 } else { /* unknown event */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001228 adj = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001229 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001230
Chris Wilsonedcf2842015-04-07 16:20:29 +01001231 dev_priv->rps.last_adj = adj;
1232
Ben Widawsky79249632012-09-07 19:43:42 -07001233 /* sysfs frequency interfaces may have snuck in while servicing the
1234 * interrupt
1235 */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001236 new_delay += adj;
Chris Wilson8d3afd72015-05-21 21:01:47 +01001237 new_delay = clamp_t(int, new_delay, min, max);
Deepak S27544362014-01-27 21:35:05 +05301238
Chris Wilson9fcee2f2017-01-26 10:19:19 +00001239 if (intel_set_rps(dev_priv, new_delay)) {
1240 DRM_DEBUG_DRIVER("Failed to set new GPU frequency\n");
1241 dev_priv->rps.last_adj = 0;
1242 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001243
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001244 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001245}
1246
Ben Widawskye3689192012-05-25 16:56:22 -07001247
1248/**
1249 * ivybridge_parity_work - Workqueue called when a parity error interrupt
1250 * occurred.
1251 * @work: workqueue struct
1252 *
1253 * Doesn't actually do anything except notify userspace. As a consequence of
1254 * this event, userspace should try to remap the bad rows since statistically
1255 * it is likely the same row is more likely to go bad again.
1256 */
1257static void ivybridge_parity_work(struct work_struct *work)
1258{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001259 struct drm_i915_private *dev_priv =
1260 container_of(work, struct drm_i915_private, l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001261 u32 error_status, row, bank, subbank;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001262 char *parity_event[6];
Ben Widawskye3689192012-05-25 16:56:22 -07001263 uint32_t misccpctl;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001264 uint8_t slice = 0;
Ben Widawskye3689192012-05-25 16:56:22 -07001265
1266 /* We must turn off DOP level clock gating to access the L3 registers.
1267 * In order to prevent a get/put style interface, acquire struct mutex
1268 * any time we access those registers.
1269 */
Chris Wilson91c8a322016-07-05 10:40:23 +01001270 mutex_lock(&dev_priv->drm.struct_mutex);
Ben Widawskye3689192012-05-25 16:56:22 -07001271
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001272 /* If we've screwed up tracking, just let the interrupt fire again */
1273 if (WARN_ON(!dev_priv->l3_parity.which_slice))
1274 goto out;
1275
Ben Widawskye3689192012-05-25 16:56:22 -07001276 misccpctl = I915_READ(GEN7_MISCCPCTL);
1277 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1278 POSTING_READ(GEN7_MISCCPCTL);
1279
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001280 while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001281 i915_reg_t reg;
Ben Widawskye3689192012-05-25 16:56:22 -07001282
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001283 slice--;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001284 if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv)))
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001285 break;
1286
1287 dev_priv->l3_parity.which_slice &= ~(1<<slice);
1288
Ville Syrjälä6fa1c5f2015-11-04 23:20:02 +02001289 reg = GEN7_L3CDERRST1(slice);
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001290
1291 error_status = I915_READ(reg);
1292 row = GEN7_PARITY_ERROR_ROW(error_status);
1293 bank = GEN7_PARITY_ERROR_BANK(error_status);
1294 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1295
1296 I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
1297 POSTING_READ(reg);
1298
1299 parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1300 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1301 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1302 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
1303 parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
1304 parity_event[5] = NULL;
1305
Chris Wilson91c8a322016-07-05 10:40:23 +01001306 kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj,
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001307 KOBJ_CHANGE, parity_event);
1308
1309 DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
1310 slice, row, bank, subbank);
1311
1312 kfree(parity_event[4]);
1313 kfree(parity_event[3]);
1314 kfree(parity_event[2]);
1315 kfree(parity_event[1]);
1316 }
Ben Widawskye3689192012-05-25 16:56:22 -07001317
1318 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1319
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001320out:
1321 WARN_ON(dev_priv->l3_parity.which_slice);
Daniel Vetter4cb21832014-09-15 14:55:26 +02001322 spin_lock_irq(&dev_priv->irq_lock);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001323 gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
Daniel Vetter4cb21832014-09-15 14:55:26 +02001324 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001325
Chris Wilson91c8a322016-07-05 10:40:23 +01001326 mutex_unlock(&dev_priv->drm.struct_mutex);
Ben Widawskye3689192012-05-25 16:56:22 -07001327}
1328
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001329static void ivybridge_parity_error_irq_handler(struct drm_i915_private *dev_priv,
1330 u32 iir)
Ben Widawskye3689192012-05-25 16:56:22 -07001331{
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001332 if (!HAS_L3_DPF(dev_priv))
Ben Widawskye3689192012-05-25 16:56:22 -07001333 return;
1334
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001335 spin_lock(&dev_priv->irq_lock);
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001336 gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001337 spin_unlock(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001338
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001339 iir &= GT_PARITY_ERROR(dev_priv);
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001340 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
1341 dev_priv->l3_parity.which_slice |= 1 << 1;
1342
1343 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
1344 dev_priv->l3_parity.which_slice |= 1 << 0;
1345
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001346 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001347}
1348
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001349static void ilk_gt_irq_handler(struct drm_i915_private *dev_priv,
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001350 u32 gt_iir)
1351{
Chris Wilsonf8973c22016-07-01 17:23:21 +01001352 if (gt_iir & GT_RENDER_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05301353 notify_ring(dev_priv->engine[RCS]);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001354 if (gt_iir & ILK_BSD_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05301355 notify_ring(dev_priv->engine[VCS]);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001356}
1357
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001358static void snb_gt_irq_handler(struct drm_i915_private *dev_priv,
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001359 u32 gt_iir)
1360{
Chris Wilsonf8973c22016-07-01 17:23:21 +01001361 if (gt_iir & GT_RENDER_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05301362 notify_ring(dev_priv->engine[RCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001363 if (gt_iir & GT_BSD_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05301364 notify_ring(dev_priv->engine[VCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001365 if (gt_iir & GT_BLT_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05301366 notify_ring(dev_priv->engine[BCS]);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001367
Ben Widawskycc609d52013-05-28 19:22:29 -07001368 if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1369 GT_BSD_CS_ERROR_INTERRUPT |
Daniel Vetteraaecdf62014-11-04 15:52:22 +01001370 GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
1371 DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
Ben Widawskye3689192012-05-25 16:56:22 -07001372
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001373 if (gt_iir & GT_PARITY_ERROR(dev_priv))
1374 ivybridge_parity_error_irq_handler(dev_priv, gt_iir);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001375}
1376
Nick Hoathfbcc1a02015-10-20 10:23:52 +01001377static __always_inline void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001378gen8_cs_irq_handler(struct intel_engine_cs *engine, u32 iir, int test_shift)
Nick Hoathfbcc1a02015-10-20 10:23:52 +01001379{
1380 if (iir & (GT_RENDER_USER_INTERRUPT << test_shift))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001381 notify_ring(engine);
Chris Wilsonf7470262017-01-24 15:20:21 +00001382
1383 if (iir & (GT_CONTEXT_SWITCH_INTERRUPT << test_shift)) {
1384 set_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted);
1385 tasklet_hi_schedule(&engine->irq_tasklet);
1386 }
Nick Hoathfbcc1a02015-10-20 10:23:52 +01001387}
1388
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001389static irqreturn_t gen8_gt_irq_ack(struct drm_i915_private *dev_priv,
1390 u32 master_ctl,
1391 u32 gt_iir[4])
Ben Widawskyabd58f02013-11-02 21:07:09 -07001392{
Ben Widawskyabd58f02013-11-02 21:07:09 -07001393 irqreturn_t ret = IRQ_NONE;
1394
1395 if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001396 gt_iir[0] = I915_READ_FW(GEN8_GT_IIR(0));
1397 if (gt_iir[0]) {
1398 I915_WRITE_FW(GEN8_GT_IIR(0), gt_iir[0]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001399 ret = IRQ_HANDLED;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001400 } else
1401 DRM_ERROR("The master control interrupt lied (GT0)!\n");
1402 }
1403
Zhao Yakui85f9b5f2014-04-17 10:37:38 +08001404 if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001405 gt_iir[1] = I915_READ_FW(GEN8_GT_IIR(1));
1406 if (gt_iir[1]) {
1407 I915_WRITE_FW(GEN8_GT_IIR(1), gt_iir[1]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001408 ret = IRQ_HANDLED;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001409 } else
1410 DRM_ERROR("The master control interrupt lied (GT1)!\n");
1411 }
1412
Chris Wilson74cdb332015-04-07 16:21:05 +01001413 if (master_ctl & GEN8_GT_VECS_IRQ) {
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001414 gt_iir[3] = I915_READ_FW(GEN8_GT_IIR(3));
1415 if (gt_iir[3]) {
1416 I915_WRITE_FW(GEN8_GT_IIR(3), gt_iir[3]);
Chris Wilson74cdb332015-04-07 16:21:05 +01001417 ret = IRQ_HANDLED;
Chris Wilson74cdb332015-04-07 16:21:05 +01001418 } else
1419 DRM_ERROR("The master control interrupt lied (GT3)!\n");
1420 }
1421
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301422 if (master_ctl & (GEN8_GT_PM_IRQ | GEN8_GT_GUC_IRQ)) {
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001423 gt_iir[2] = I915_READ_FW(GEN8_GT_IIR(2));
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301424 if (gt_iir[2] & (dev_priv->pm_rps_events |
1425 dev_priv->pm_guc_events)) {
Chris Wilsoncb0d2052015-04-07 16:21:04 +01001426 I915_WRITE_FW(GEN8_GT_IIR(2),
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301427 gt_iir[2] & (dev_priv->pm_rps_events |
1428 dev_priv->pm_guc_events));
Oscar Mateo38cc46d2014-06-16 16:10:59 +01001429 ret = IRQ_HANDLED;
Ben Widawsky09610212014-05-15 20:58:08 +03001430 } else
1431 DRM_ERROR("The master control interrupt lied (PM)!\n");
1432 }
1433
Ben Widawskyabd58f02013-11-02 21:07:09 -07001434 return ret;
1435}
1436
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001437static void gen8_gt_irq_handler(struct drm_i915_private *dev_priv,
1438 u32 gt_iir[4])
1439{
1440 if (gt_iir[0]) {
Akash Goel3b3f1652016-10-13 22:44:48 +05301441 gen8_cs_irq_handler(dev_priv->engine[RCS],
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001442 gt_iir[0], GEN8_RCS_IRQ_SHIFT);
Akash Goel3b3f1652016-10-13 22:44:48 +05301443 gen8_cs_irq_handler(dev_priv->engine[BCS],
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001444 gt_iir[0], GEN8_BCS_IRQ_SHIFT);
1445 }
1446
1447 if (gt_iir[1]) {
Akash Goel3b3f1652016-10-13 22:44:48 +05301448 gen8_cs_irq_handler(dev_priv->engine[VCS],
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001449 gt_iir[1], GEN8_VCS1_IRQ_SHIFT);
Akash Goel3b3f1652016-10-13 22:44:48 +05301450 gen8_cs_irq_handler(dev_priv->engine[VCS2],
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001451 gt_iir[1], GEN8_VCS2_IRQ_SHIFT);
1452 }
1453
1454 if (gt_iir[3])
Akash Goel3b3f1652016-10-13 22:44:48 +05301455 gen8_cs_irq_handler(dev_priv->engine[VECS],
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001456 gt_iir[3], GEN8_VECS_IRQ_SHIFT);
1457
1458 if (gt_iir[2] & dev_priv->pm_rps_events)
1459 gen6_rps_irq_handler(dev_priv, gt_iir[2]);
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301460
1461 if (gt_iir[2] & dev_priv->pm_guc_events)
1462 gen9_guc_irq_handler(dev_priv, gt_iir[2]);
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001463}
1464
Imre Deak63c88d22015-07-20 14:43:39 -07001465static bool bxt_port_hotplug_long_detect(enum port port, u32 val)
1466{
1467 switch (port) {
1468 case PORT_A:
Ville Syrjälä195baa02015-08-27 23:56:00 +03001469 return val & PORTA_HOTPLUG_LONG_DETECT;
Imre Deak63c88d22015-07-20 14:43:39 -07001470 case PORT_B:
1471 return val & PORTB_HOTPLUG_LONG_DETECT;
1472 case PORT_C:
1473 return val & PORTC_HOTPLUG_LONG_DETECT;
Imre Deak63c88d22015-07-20 14:43:39 -07001474 default:
1475 return false;
1476 }
1477}
1478
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03001479static bool spt_port_hotplug2_long_detect(enum port port, u32 val)
1480{
1481 switch (port) {
1482 case PORT_E:
1483 return val & PORTE_HOTPLUG_LONG_DETECT;
1484 default:
1485 return false;
1486 }
1487}
1488
Ville Syrjälä74c0b392015-08-27 23:56:07 +03001489static bool spt_port_hotplug_long_detect(enum port port, u32 val)
1490{
1491 switch (port) {
1492 case PORT_A:
1493 return val & PORTA_HOTPLUG_LONG_DETECT;
1494 case PORT_B:
1495 return val & PORTB_HOTPLUG_LONG_DETECT;
1496 case PORT_C:
1497 return val & PORTC_HOTPLUG_LONG_DETECT;
1498 case PORT_D:
1499 return val & PORTD_HOTPLUG_LONG_DETECT;
1500 default:
1501 return false;
1502 }
1503}
1504
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03001505static bool ilk_port_hotplug_long_detect(enum port port, u32 val)
1506{
1507 switch (port) {
1508 case PORT_A:
1509 return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT;
1510 default:
1511 return false;
1512 }
1513}
1514
Jani Nikula676574d2015-05-28 15:43:53 +03001515static bool pch_port_hotplug_long_detect(enum port port, u32 val)
Dave Airlie13cf5502014-06-18 11:29:35 +10001516{
1517 switch (port) {
Dave Airlie13cf5502014-06-18 11:29:35 +10001518 case PORT_B:
Jani Nikula676574d2015-05-28 15:43:53 +03001519 return val & PORTB_HOTPLUG_LONG_DETECT;
Dave Airlie13cf5502014-06-18 11:29:35 +10001520 case PORT_C:
Jani Nikula676574d2015-05-28 15:43:53 +03001521 return val & PORTC_HOTPLUG_LONG_DETECT;
Dave Airlie13cf5502014-06-18 11:29:35 +10001522 case PORT_D:
Jani Nikula676574d2015-05-28 15:43:53 +03001523 return val & PORTD_HOTPLUG_LONG_DETECT;
1524 default:
1525 return false;
Dave Airlie13cf5502014-06-18 11:29:35 +10001526 }
1527}
1528
Jani Nikula676574d2015-05-28 15:43:53 +03001529static bool i9xx_port_hotplug_long_detect(enum port port, u32 val)
Dave Airlie13cf5502014-06-18 11:29:35 +10001530{
1531 switch (port) {
Dave Airlie13cf5502014-06-18 11:29:35 +10001532 case PORT_B:
Jani Nikula676574d2015-05-28 15:43:53 +03001533 return val & PORTB_HOTPLUG_INT_LONG_PULSE;
Dave Airlie13cf5502014-06-18 11:29:35 +10001534 case PORT_C:
Jani Nikula676574d2015-05-28 15:43:53 +03001535 return val & PORTC_HOTPLUG_INT_LONG_PULSE;
Dave Airlie13cf5502014-06-18 11:29:35 +10001536 case PORT_D:
Jani Nikula676574d2015-05-28 15:43:53 +03001537 return val & PORTD_HOTPLUG_INT_LONG_PULSE;
1538 default:
1539 return false;
Dave Airlie13cf5502014-06-18 11:29:35 +10001540 }
1541}
1542
Ville Syrjälä42db67d2015-08-28 21:26:27 +03001543/*
1544 * Get a bit mask of pins that have triggered, and which ones may be long.
1545 * This can be called multiple times with the same masks to accumulate
1546 * hotplug detection results from several registers.
1547 *
1548 * Note that the caller is expected to zero out the masks initially.
1549 */
Imre Deakfd63e2a2015-07-21 15:32:44 -07001550static void intel_get_hpd_pins(u32 *pin_mask, u32 *long_mask,
Jani Nikula8c841e52015-06-18 13:06:17 +03001551 u32 hotplug_trigger, u32 dig_hotplug_reg,
Imre Deakfd63e2a2015-07-21 15:32:44 -07001552 const u32 hpd[HPD_NUM_PINS],
1553 bool long_pulse_detect(enum port port, u32 val))
Jani Nikula676574d2015-05-28 15:43:53 +03001554{
Jani Nikula8c841e52015-06-18 13:06:17 +03001555 enum port port;
Jani Nikula676574d2015-05-28 15:43:53 +03001556 int i;
1557
Jani Nikula676574d2015-05-28 15:43:53 +03001558 for_each_hpd_pin(i) {
Jani Nikula8c841e52015-06-18 13:06:17 +03001559 if ((hpd[i] & hotplug_trigger) == 0)
1560 continue;
Jani Nikula676574d2015-05-28 15:43:53 +03001561
Jani Nikula8c841e52015-06-18 13:06:17 +03001562 *pin_mask |= BIT(i);
1563
Imre Deakcc24fcd2015-07-21 15:32:45 -07001564 if (!intel_hpd_pin_to_port(i, &port))
1565 continue;
1566
Imre Deakfd63e2a2015-07-21 15:32:44 -07001567 if (long_pulse_detect(port, dig_hotplug_reg))
Jani Nikula8c841e52015-06-18 13:06:17 +03001568 *long_mask |= BIT(i);
Jani Nikula676574d2015-05-28 15:43:53 +03001569 }
1570
1571 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x\n",
1572 hotplug_trigger, dig_hotplug_reg, *pin_mask);
1573
1574}
1575
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001576static void gmbus_irq_handler(struct drm_i915_private *dev_priv)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001577{
Daniel Vetter28c70f12012-12-01 13:53:45 +01001578 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001579}
1580
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001581static void dp_aux_irq_handler(struct drm_i915_private *dev_priv)
Daniel Vetterce99c252012-12-01 13:53:47 +01001582{
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001583 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetterce99c252012-12-01 13:53:47 +01001584}
1585
Shuang He8bf1e9f2013-10-15 18:55:27 +01001586#if defined(CONFIG_DEBUG_FS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001587static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1588 enum pipe pipe,
Daniel Vetter277de952013-10-18 16:37:07 +02001589 uint32_t crc0, uint32_t crc1,
1590 uint32_t crc2, uint32_t crc3,
1591 uint32_t crc4)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001592{
Shuang He8bf1e9f2013-10-15 18:55:27 +01001593 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
1594 struct intel_pipe_crc_entry *entry;
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001595 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
1596 struct drm_driver *driver = dev_priv->drm.driver;
1597 uint32_t crcs[5];
Damien Lespiauac2300d2013-10-15 18:55:30 +01001598 int head, tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001599
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001600 spin_lock(&pipe_crc->lock);
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001601 if (pipe_crc->source) {
1602 if (!pipe_crc->entries) {
1603 spin_unlock(&pipe_crc->lock);
1604 DRM_DEBUG_KMS("spurious interrupt\n");
1605 return;
1606 }
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001607
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001608 head = pipe_crc->head;
1609 tail = pipe_crc->tail;
1610
1611 if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
1612 spin_unlock(&pipe_crc->lock);
1613 DRM_ERROR("CRC buffer overflowing\n");
1614 return;
1615 }
1616
1617 entry = &pipe_crc->entries[head];
1618
1619 entry->frame = driver->get_vblank_counter(&dev_priv->drm, pipe);
1620 entry->crc[0] = crc0;
1621 entry->crc[1] = crc1;
1622 entry->crc[2] = crc2;
1623 entry->crc[3] = crc3;
1624 entry->crc[4] = crc4;
1625
1626 head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
1627 pipe_crc->head = head;
1628
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001629 spin_unlock(&pipe_crc->lock);
Damien Lespiau0c912c72013-10-15 18:55:37 +01001630
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001631 wake_up_interruptible(&pipe_crc->wq);
1632 } else {
1633 /*
1634 * For some not yet identified reason, the first CRC is
1635 * bonkers. So let's just wait for the next vblank and read
1636 * out the buggy result.
1637 *
1638 * On CHV sometimes the second CRC is bonkers as well, so
1639 * don't trust that one either.
1640 */
1641 if (pipe_crc->skipped == 0 ||
1642 (IS_CHERRYVIEW(dev_priv) && pipe_crc->skipped == 1)) {
1643 pipe_crc->skipped++;
1644 spin_unlock(&pipe_crc->lock);
1645 return;
1646 }
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001647 spin_unlock(&pipe_crc->lock);
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001648 crcs[0] = crc0;
1649 crcs[1] = crc1;
1650 crcs[2] = crc2;
1651 crcs[3] = crc3;
1652 crcs[4] = crc4;
Tomeu Vizoso246ee522017-01-10 14:43:05 +01001653 drm_crtc_add_crc_entry(&crtc->base, true,
1654 drm_accurate_vblank_count(&crtc->base),
1655 crcs);
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001656 }
Shuang He8bf1e9f2013-10-15 18:55:27 +01001657}
Daniel Vetter277de952013-10-18 16:37:07 +02001658#else
1659static inline void
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001660display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1661 enum pipe pipe,
Daniel Vetter277de952013-10-18 16:37:07 +02001662 uint32_t crc0, uint32_t crc1,
1663 uint32_t crc2, uint32_t crc3,
1664 uint32_t crc4) {}
1665#endif
Daniel Vettereba94eb2013-10-16 22:55:46 +02001666
Daniel Vetter277de952013-10-18 16:37:07 +02001667
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001668static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1669 enum pipe pipe)
Daniel Vetter5a69b892013-10-16 22:55:52 +02001670{
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001671 display_pipe_crc_irq_handler(dev_priv, pipe,
Daniel Vetter277de952013-10-18 16:37:07 +02001672 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1673 0, 0, 0, 0);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001674}
1675
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001676static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1677 enum pipe pipe)
Daniel Vettereba94eb2013-10-16 22:55:46 +02001678{
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001679 display_pipe_crc_irq_handler(dev_priv, pipe,
Daniel Vetter277de952013-10-18 16:37:07 +02001680 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1681 I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1682 I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1683 I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
1684 I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
Daniel Vettereba94eb2013-10-16 22:55:46 +02001685}
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001686
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001687static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1688 enum pipe pipe)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001689{
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001690 uint32_t res1, res2;
1691
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001692 if (INTEL_GEN(dev_priv) >= 3)
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001693 res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
1694 else
1695 res1 = 0;
1696
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001697 if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001698 res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
1699 else
1700 res2 = 0;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001701
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001702 display_pipe_crc_irq_handler(dev_priv, pipe,
Daniel Vetter277de952013-10-18 16:37:07 +02001703 I915_READ(PIPE_CRC_RES_RED(pipe)),
1704 I915_READ(PIPE_CRC_RES_GREEN(pipe)),
1705 I915_READ(PIPE_CRC_RES_BLUE(pipe)),
1706 res1, res2);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001707}
Shuang He8bf1e9f2013-10-15 18:55:27 +01001708
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001709/* The RPS events need forcewake, so we add them to a work queue and mask their
1710 * IMR bits until the work is done. Other interrupts can be processed without
1711 * the work queue. */
1712static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
Ben Widawskybaf02a12013-05-28 19:22:24 -07001713{
Deepak Sa6706b42014-03-15 20:23:22 +05301714 if (pm_iir & dev_priv->pm_rps_events) {
Daniel Vetter59cdb632013-07-04 23:35:28 +02001715 spin_lock(&dev_priv->irq_lock);
Akash Goelf4e9af42016-10-12 21:54:30 +05301716 gen6_mask_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
Imre Deakd4d70aa2014-11-19 15:30:04 +02001717 if (dev_priv->rps.interrupts_enabled) {
1718 dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
Chris Wilsonc33d2472016-07-04 08:08:36 +01001719 schedule_work(&dev_priv->rps.work);
Imre Deakd4d70aa2014-11-19 15:30:04 +02001720 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001721 spin_unlock(&dev_priv->irq_lock);
Ben Widawskybaf02a12013-05-28 19:22:24 -07001722 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001723
Imre Deakc9a9a262014-11-05 20:48:37 +02001724 if (INTEL_INFO(dev_priv)->gen >= 8)
1725 return;
1726
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001727 if (HAS_VEBOX(dev_priv)) {
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001728 if (pm_iir & PM_VEBOX_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05301729 notify_ring(dev_priv->engine[VECS]);
Ben Widawsky12638c52013-05-28 19:22:31 -07001730
Daniel Vetteraaecdf62014-11-04 15:52:22 +01001731 if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
1732 DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
Ben Widawsky12638c52013-05-28 19:22:31 -07001733 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001734}
1735
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301736static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 gt_iir)
1737{
1738 if (gt_iir & GEN9_GUC_TO_HOST_INT_EVENT) {
Sagar Arun Kamble4100b2a2016-10-12 21:54:32 +05301739 /* Sample the log buffer flush related bits & clear them out now
1740 * itself from the message identity register to minimize the
1741 * probability of losing a flush interrupt, when there are back
1742 * to back flush interrupts.
1743 * There can be a new flush interrupt, for different log buffer
1744 * type (like for ISR), whilst Host is handling one (for DPC).
1745 * Since same bit is used in message register for ISR & DPC, it
1746 * could happen that GuC sets the bit for 2nd interrupt but Host
1747 * clears out the bit on handling the 1st interrupt.
1748 */
1749 u32 msg, flush;
1750
1751 msg = I915_READ(SOFT_SCRATCH(15));
Arkadiusz Hilera80bc452016-11-25 18:59:34 +01001752 flush = msg & (INTEL_GUC_RECV_MSG_CRASH_DUMP_POSTED |
1753 INTEL_GUC_RECV_MSG_FLUSH_LOG_BUFFER);
Sagar Arun Kamble4100b2a2016-10-12 21:54:32 +05301754 if (flush) {
1755 /* Clear the message bits that are handled */
1756 I915_WRITE(SOFT_SCRATCH(15), msg & ~flush);
1757
1758 /* Handle flush interrupt in bottom half */
1759 queue_work(dev_priv->guc.log.flush_wq,
1760 &dev_priv->guc.log.flush_work);
Akash Goel5aa1ee42016-10-12 21:54:36 +05301761
1762 dev_priv->guc.log.flush_interrupt_count++;
Sagar Arun Kamble4100b2a2016-10-12 21:54:32 +05301763 } else {
1764 /* Not clearing of unhandled event bits won't result in
1765 * re-triggering of the interrupt.
1766 */
1767 }
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301768 }
1769}
1770
Daniel Vetter5a21b662016-05-24 17:13:53 +02001771static bool intel_pipe_handle_vblank(struct drm_i915_private *dev_priv,
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001772 enum pipe pipe)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001773{
Daniel Vetter5a21b662016-05-24 17:13:53 +02001774 bool ret;
1775
Chris Wilson91c8a322016-07-05 10:40:23 +01001776 ret = drm_handle_vblank(&dev_priv->drm, pipe);
Daniel Vetter5a21b662016-05-24 17:13:53 +02001777 if (ret)
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02001778 intel_finish_page_flip_mmio(dev_priv, pipe);
Daniel Vetter5a21b662016-05-24 17:13:53 +02001779
1780 return ret;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001781}
1782
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001783static void valleyview_pipestat_irq_ack(struct drm_i915_private *dev_priv,
1784 u32 iir, u32 pipe_stats[I915_MAX_PIPES])
Imre Deakc1874ed2014-02-04 21:35:46 +02001785{
Imre Deakc1874ed2014-02-04 21:35:46 +02001786 int pipe;
1787
Imre Deak58ead0d2014-02-04 21:35:47 +02001788 spin_lock(&dev_priv->irq_lock);
Ville Syrjälä1ca993d2016-02-18 21:54:26 +02001789
1790 if (!dev_priv->display_irqs_enabled) {
1791 spin_unlock(&dev_priv->irq_lock);
1792 return;
1793 }
1794
Damien Lespiau055e3932014-08-18 13:49:10 +01001795 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001796 i915_reg_t reg;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001797 u32 mask, iir_bit = 0;
Imre Deak91d181d2014-02-10 18:42:49 +02001798
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001799 /*
1800 * PIPESTAT bits get signalled even when the interrupt is
1801 * disabled with the mask bits, and some of the status bits do
1802 * not generate interrupts at all (like the underrun bit). Hence
1803 * we need to be careful that we only handle what we want to
1804 * handle.
1805 */
Daniel Vetter0f239f42014-09-30 10:56:49 +02001806
1807 /* fifo underruns are filterered in the underrun handler. */
1808 mask = PIPE_FIFO_UNDERRUN_STATUS;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001809
1810 switch (pipe) {
1811 case PIPE_A:
1812 iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1813 break;
1814 case PIPE_B:
1815 iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1816 break;
Ville Syrjälä3278f672014-04-09 13:28:49 +03001817 case PIPE_C:
1818 iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
1819 break;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001820 }
1821 if (iir & iir_bit)
1822 mask |= dev_priv->pipestat_irq_mask[pipe];
1823
1824 if (!mask)
Imre Deak91d181d2014-02-10 18:42:49 +02001825 continue;
1826
1827 reg = PIPESTAT(pipe);
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001828 mask |= PIPESTAT_INT_ENABLE_MASK;
1829 pipe_stats[pipe] = I915_READ(reg) & mask;
Imre Deakc1874ed2014-02-04 21:35:46 +02001830
1831 /*
1832 * Clear the PIPE*STAT regs before the IIR
1833 */
Imre Deak91d181d2014-02-10 18:42:49 +02001834 if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
1835 PIPESTAT_INT_STATUS_MASK))
Imre Deakc1874ed2014-02-04 21:35:46 +02001836 I915_WRITE(reg, pipe_stats[pipe]);
1837 }
Imre Deak58ead0d2014-02-04 21:35:47 +02001838 spin_unlock(&dev_priv->irq_lock);
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001839}
1840
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001841static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv,
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001842 u32 pipe_stats[I915_MAX_PIPES])
1843{
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001844 enum pipe pipe;
Imre Deakc1874ed2014-02-04 21:35:46 +02001845
Damien Lespiau055e3932014-08-18 13:49:10 +01001846 for_each_pipe(dev_priv, pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02001847 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
1848 intel_pipe_handle_vblank(dev_priv, pipe))
1849 intel_check_page_flip(dev_priv, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001850
Maarten Lankhorst5251f042016-05-17 15:07:47 +02001851 if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV)
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02001852 intel_finish_page_flip_cs(dev_priv, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001853
1854 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001855 i9xx_pipe_crc_irq_handler(dev_priv, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001856
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001857 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1858 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001859 }
1860
1861 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001862 gmbus_irq_handler(dev_priv);
Imre Deakc1874ed2014-02-04 21:35:46 +02001863}
1864
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001865static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv)
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001866{
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001867 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001868
1869 if (hotplug_status)
1870 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1871
1872 return hotplug_status;
1873}
1874
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001875static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv,
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001876 u32 hotplug_status)
1877{
Ville Syrjälä42db67d2015-08-28 21:26:27 +03001878 u32 pin_mask = 0, long_mask = 0;
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001879
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001880 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
1881 IS_CHERRYVIEW(dev_priv)) {
Jani Nikula0d2e4292015-05-27 15:03:39 +03001882 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001883
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001884 if (hotplug_trigger) {
1885 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1886 hotplug_trigger, hpd_status_g4x,
1887 i9xx_port_hotplug_long_detect);
1888
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001889 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001890 }
Jani Nikula369712e2015-05-27 15:03:40 +03001891
1892 if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001893 dp_aux_irq_handler(dev_priv);
Jani Nikula0d2e4292015-05-27 15:03:39 +03001894 } else {
1895 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001896
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001897 if (hotplug_trigger) {
1898 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
Daniel Vetter44cc6c02015-09-30 08:47:41 +02001899 hotplug_trigger, hpd_status_i915,
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001900 i9xx_port_hotplug_long_detect);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001901 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001902 }
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001903 }
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001904}
1905
Daniel Vetterff1f5252012-10-02 15:10:55 +02001906static irqreturn_t valleyview_irq_handler(int irq, void *arg)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001907{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001908 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001909 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001910 irqreturn_t ret = IRQ_NONE;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001911
Imre Deak2dd2a882015-02-24 11:14:30 +02001912 if (!intel_irqs_enabled(dev_priv))
1913 return IRQ_NONE;
1914
Imre Deak1f814da2015-12-16 02:52:19 +02001915 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
1916 disable_rpm_wakeref_asserts(dev_priv);
1917
Ville Syrjälä1e1cace2016-04-13 21:19:52 +03001918 do {
Ville Syrjälä6e814802016-04-13 21:19:53 +03001919 u32 iir, gt_iir, pm_iir;
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001920 u32 pipe_stats[I915_MAX_PIPES] = {};
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001921 u32 hotplug_status = 0;
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001922 u32 ier = 0;
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001923
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001924 gt_iir = I915_READ(GTIIR);
1925 pm_iir = I915_READ(GEN6_PMIIR);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001926 iir = I915_READ(VLV_IIR);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001927
1928 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
Ville Syrjälä1e1cace2016-04-13 21:19:52 +03001929 break;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001930
1931 ret = IRQ_HANDLED;
1932
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001933 /*
1934 * Theory on interrupt generation, based on empirical evidence:
1935 *
1936 * x = ((VLV_IIR & VLV_IER) ||
1937 * (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) &&
1938 * (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE)));
1939 *
1940 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
1941 * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to
1942 * guarantee the CPU interrupt will be raised again even if we
1943 * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR
1944 * bits this time around.
1945 */
Ville Syrjälä4a0a0202016-04-13 21:19:50 +03001946 I915_WRITE(VLV_MASTER_IER, 0);
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001947 ier = I915_READ(VLV_IER);
1948 I915_WRITE(VLV_IER, 0);
Ville Syrjälä4a0a0202016-04-13 21:19:50 +03001949
1950 if (gt_iir)
1951 I915_WRITE(GTIIR, gt_iir);
1952 if (pm_iir)
1953 I915_WRITE(GEN6_PMIIR, pm_iir);
1954
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03001955 if (iir & I915_DISPLAY_PORT_INTERRUPT)
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001956 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03001957
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001958 /* Call regardless, as some status bits might not be
1959 * signalled in iir */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001960 valleyview_pipestat_irq_ack(dev_priv, iir, pipe_stats);
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03001961
1962 /*
1963 * VLV_IIR is single buffered, and reflects the level
1964 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
1965 */
1966 if (iir)
1967 I915_WRITE(VLV_IIR, iir);
Ville Syrjälä4a0a0202016-04-13 21:19:50 +03001968
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001969 I915_WRITE(VLV_IER, ier);
Ville Syrjälä4a0a0202016-04-13 21:19:50 +03001970 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
1971 POSTING_READ(VLV_MASTER_IER);
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001972
Ville Syrjälä52894872016-04-13 21:19:56 +03001973 if (gt_iir)
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001974 snb_gt_irq_handler(dev_priv, gt_iir);
Ville Syrjälä52894872016-04-13 21:19:56 +03001975 if (pm_iir)
1976 gen6_rps_irq_handler(dev_priv, pm_iir);
1977
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001978 if (hotplug_status)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001979 i9xx_hpd_irq_handler(dev_priv, hotplug_status);
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001980
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001981 valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
Ville Syrjälä1e1cace2016-04-13 21:19:52 +03001982 } while (0);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001983
Imre Deak1f814da2015-12-16 02:52:19 +02001984 enable_rpm_wakeref_asserts(dev_priv);
1985
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001986 return ret;
1987}
1988
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001989static irqreturn_t cherryview_irq_handler(int irq, void *arg)
1990{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001991 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001992 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001993 irqreturn_t ret = IRQ_NONE;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001994
Imre Deak2dd2a882015-02-24 11:14:30 +02001995 if (!intel_irqs_enabled(dev_priv))
1996 return IRQ_NONE;
1997
Imre Deak1f814da2015-12-16 02:52:19 +02001998 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
1999 disable_rpm_wakeref_asserts(dev_priv);
2000
Chris Wilson579de732016-03-14 09:01:57 +00002001 do {
Ville Syrjälä6e814802016-04-13 21:19:53 +03002002 u32 master_ctl, iir;
Ville Syrjäläe30e2512016-04-13 21:19:58 +03002003 u32 gt_iir[4] = {};
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03002004 u32 pipe_stats[I915_MAX_PIPES] = {};
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03002005 u32 hotplug_status = 0;
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03002006 u32 ier = 0;
2007
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03002008 master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
2009 iir = I915_READ(VLV_IIR);
Ville Syrjälä3278f672014-04-09 13:28:49 +03002010
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03002011 if (master_ctl == 0 && iir == 0)
2012 break;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002013
Oscar Mateo27b6c122014-06-16 16:11:00 +01002014 ret = IRQ_HANDLED;
2015
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03002016 /*
2017 * Theory on interrupt generation, based on empirical evidence:
2018 *
2019 * x = ((VLV_IIR & VLV_IER) ||
2020 * ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) &&
2021 * (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL)));
2022 *
2023 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
2024 * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to
2025 * guarantee the CPU interrupt will be raised again even if we
2026 * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL
2027 * bits this time around.
2028 */
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03002029 I915_WRITE(GEN8_MASTER_IRQ, 0);
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03002030 ier = I915_READ(VLV_IER);
2031 I915_WRITE(VLV_IER, 0);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002032
Ville Syrjäläe30e2512016-04-13 21:19:58 +03002033 gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002034
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03002035 if (iir & I915_DISPLAY_PORT_INTERRUPT)
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03002036 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03002037
Oscar Mateo27b6c122014-06-16 16:11:00 +01002038 /* Call regardless, as some status bits might not be
2039 * signalled in iir */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002040 valleyview_pipestat_irq_ack(dev_priv, iir, pipe_stats);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002041
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03002042 /*
2043 * VLV_IIR is single buffered, and reflects the level
2044 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
2045 */
2046 if (iir)
2047 I915_WRITE(VLV_IIR, iir);
2048
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03002049 I915_WRITE(VLV_IER, ier);
Ville Syrjäläe5328c42016-04-13 21:19:47 +03002050 I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03002051 POSTING_READ(GEN8_MASTER_IRQ);
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03002052
Ville Syrjäläe30e2512016-04-13 21:19:58 +03002053 gen8_gt_irq_handler(dev_priv, gt_iir);
2054
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03002055 if (hotplug_status)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002056 i9xx_hpd_irq_handler(dev_priv, hotplug_status);
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03002057
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002058 valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
Chris Wilson579de732016-03-14 09:01:57 +00002059 } while (0);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002060
Imre Deak1f814da2015-12-16 02:52:19 +02002061 enable_rpm_wakeref_asserts(dev_priv);
2062
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002063 return ret;
2064}
2065
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002066static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv,
2067 u32 hotplug_trigger,
Ville Syrjälä40e56412015-08-27 23:56:10 +03002068 const u32 hpd[HPD_NUM_PINS])
2069{
Ville Syrjälä40e56412015-08-27 23:56:10 +03002070 u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2071
Jani Nikula6a39d7c2015-11-25 16:47:22 +02002072 /*
2073 * Somehow the PCH doesn't seem to really ack the interrupt to the CPU
2074 * unless we touch the hotplug register, even if hotplug_trigger is
2075 * zero. Not acking leads to "The master control interrupt lied (SDE)!"
2076 * errors.
2077 */
Ville Syrjälä40e56412015-08-27 23:56:10 +03002078 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
Jani Nikula6a39d7c2015-11-25 16:47:22 +02002079 if (!hotplug_trigger) {
2080 u32 mask = PORTA_HOTPLUG_STATUS_MASK |
2081 PORTD_HOTPLUG_STATUS_MASK |
2082 PORTC_HOTPLUG_STATUS_MASK |
2083 PORTB_HOTPLUG_STATUS_MASK;
2084 dig_hotplug_reg &= ~mask;
2085 }
2086
Ville Syrjälä40e56412015-08-27 23:56:10 +03002087 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
Jani Nikula6a39d7c2015-11-25 16:47:22 +02002088 if (!hotplug_trigger)
2089 return;
Ville Syrjälä40e56412015-08-27 23:56:10 +03002090
2091 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
2092 dig_hotplug_reg, hpd,
2093 pch_port_hotplug_long_detect);
2094
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002095 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Ville Syrjälä40e56412015-08-27 23:56:10 +03002096}
2097
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002098static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -08002099{
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002100 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02002101 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
Jesse Barnes776ad802011-01-04 15:09:39 -08002102
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002103 ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ibx);
Daniel Vetter91d131d2013-06-27 17:52:14 +02002104
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03002105 if (pch_iir & SDE_AUDIO_POWER_MASK) {
2106 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
2107 SDE_AUDIO_POWER_SHIFT);
Jesse Barnes776ad802011-01-04 15:09:39 -08002108 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03002109 port_name(port));
2110 }
Jesse Barnes776ad802011-01-04 15:09:39 -08002111
Daniel Vetterce99c252012-12-01 13:53:47 +01002112 if (pch_iir & SDE_AUX_MASK)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002113 dp_aux_irq_handler(dev_priv);
Daniel Vetterce99c252012-12-01 13:53:47 +01002114
Jesse Barnes776ad802011-01-04 15:09:39 -08002115 if (pch_iir & SDE_GMBUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002116 gmbus_irq_handler(dev_priv);
Jesse Barnes776ad802011-01-04 15:09:39 -08002117
2118 if (pch_iir & SDE_AUDIO_HDCP_MASK)
2119 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
2120
2121 if (pch_iir & SDE_AUDIO_TRANS_MASK)
2122 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
2123
2124 if (pch_iir & SDE_POISON)
2125 DRM_ERROR("PCH poison interrupt\n");
2126
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002127 if (pch_iir & SDE_FDI_MASK)
Damien Lespiau055e3932014-08-18 13:49:10 +01002128 for_each_pipe(dev_priv, pipe)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002129 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
2130 pipe_name(pipe),
2131 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -08002132
2133 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
2134 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
2135
2136 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
2137 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
2138
Jesse Barnes776ad802011-01-04 15:09:39 -08002139 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002140 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
Paulo Zanoni86642812013-04-12 17:57:57 -03002141
2142 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002143 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
Paulo Zanoni86642812013-04-12 17:57:57 -03002144}
2145
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002146static void ivb_err_int_handler(struct drm_i915_private *dev_priv)
Paulo Zanoni86642812013-04-12 17:57:57 -03002147{
Paulo Zanoni86642812013-04-12 17:57:57 -03002148 u32 err_int = I915_READ(GEN7_ERR_INT);
Daniel Vetter5a69b892013-10-16 22:55:52 +02002149 enum pipe pipe;
Paulo Zanoni86642812013-04-12 17:57:57 -03002150
Paulo Zanonide032bf2013-04-12 17:57:58 -03002151 if (err_int & ERR_INT_POISON)
2152 DRM_ERROR("Poison interrupt\n");
2153
Damien Lespiau055e3932014-08-18 13:49:10 +01002154 for_each_pipe(dev_priv, pipe) {
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002155 if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
2156 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Paulo Zanoni86642812013-04-12 17:57:57 -03002157
Daniel Vetter5a69b892013-10-16 22:55:52 +02002158 if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002159 if (IS_IVYBRIDGE(dev_priv))
2160 ivb_pipe_crc_irq_handler(dev_priv, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02002161 else
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002162 hsw_pipe_crc_irq_handler(dev_priv, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02002163 }
2164 }
Shuang He8bf1e9f2013-10-15 18:55:27 +01002165
Paulo Zanoni86642812013-04-12 17:57:57 -03002166 I915_WRITE(GEN7_ERR_INT, err_int);
2167}
2168
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002169static void cpt_serr_int_handler(struct drm_i915_private *dev_priv)
Paulo Zanoni86642812013-04-12 17:57:57 -03002170{
Paulo Zanoni86642812013-04-12 17:57:57 -03002171 u32 serr_int = I915_READ(SERR_INT);
2172
Paulo Zanonide032bf2013-04-12 17:57:58 -03002173 if (serr_int & SERR_INT_POISON)
2174 DRM_ERROR("PCH poison interrupt\n");
2175
Paulo Zanoni86642812013-04-12 17:57:57 -03002176 if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002177 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
Paulo Zanoni86642812013-04-12 17:57:57 -03002178
2179 if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002180 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
Paulo Zanoni86642812013-04-12 17:57:57 -03002181
2182 if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002183 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C);
Paulo Zanoni86642812013-04-12 17:57:57 -03002184
2185 I915_WRITE(SERR_INT, serr_int);
Jesse Barnes776ad802011-01-04 15:09:39 -08002186}
2187
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002188static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
Adam Jackson23e81d62012-06-06 15:45:44 -04002189{
Adam Jackson23e81d62012-06-06 15:45:44 -04002190 int pipe;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002191 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
Adam Jackson23e81d62012-06-06 15:45:44 -04002192
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002193 ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_cpt);
Daniel Vetter91d131d2013-06-27 17:52:14 +02002194
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03002195 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
2196 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
2197 SDE_AUDIO_POWER_SHIFT_CPT);
2198 DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
2199 port_name(port));
2200 }
Adam Jackson23e81d62012-06-06 15:45:44 -04002201
2202 if (pch_iir & SDE_AUX_MASK_CPT)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002203 dp_aux_irq_handler(dev_priv);
Adam Jackson23e81d62012-06-06 15:45:44 -04002204
2205 if (pch_iir & SDE_GMBUS_CPT)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002206 gmbus_irq_handler(dev_priv);
Adam Jackson23e81d62012-06-06 15:45:44 -04002207
2208 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
2209 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
2210
2211 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
2212 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
2213
2214 if (pch_iir & SDE_FDI_MASK_CPT)
Damien Lespiau055e3932014-08-18 13:49:10 +01002215 for_each_pipe(dev_priv, pipe)
Adam Jackson23e81d62012-06-06 15:45:44 -04002216 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
2217 pipe_name(pipe),
2218 I915_READ(FDI_RX_IIR(pipe)));
Paulo Zanoni86642812013-04-12 17:57:57 -03002219
2220 if (pch_iir & SDE_ERROR_CPT)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002221 cpt_serr_int_handler(dev_priv);
Adam Jackson23e81d62012-06-06 15:45:44 -04002222}
2223
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002224static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002225{
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002226 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT &
2227 ~SDE_PORTE_HOTPLUG_SPT;
2228 u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT;
2229 u32 pin_mask = 0, long_mask = 0;
2230
2231 if (hotplug_trigger) {
2232 u32 dig_hotplug_reg;
2233
2234 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2235 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2236
2237 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
2238 dig_hotplug_reg, hpd_spt,
Ville Syrjälä74c0b392015-08-27 23:56:07 +03002239 spt_port_hotplug_long_detect);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002240 }
2241
2242 if (hotplug2_trigger) {
2243 u32 dig_hotplug_reg;
2244
2245 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2);
2246 I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg);
2247
2248 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug2_trigger,
2249 dig_hotplug_reg, hpd_spt,
2250 spt_port_hotplug2_long_detect);
2251 }
2252
2253 if (pin_mask)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002254 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002255
2256 if (pch_iir & SDE_GMBUS_CPT)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002257 gmbus_irq_handler(dev_priv);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002258}
2259
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002260static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv,
2261 u32 hotplug_trigger,
Ville Syrjälä40e56412015-08-27 23:56:10 +03002262 const u32 hpd[HPD_NUM_PINS])
2263{
Ville Syrjälä40e56412015-08-27 23:56:10 +03002264 u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2265
2266 dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
2267 I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg);
2268
2269 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
2270 dig_hotplug_reg, hpd,
2271 ilk_port_hotplug_long_detect);
2272
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002273 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Ville Syrjälä40e56412015-08-27 23:56:10 +03002274}
2275
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002276static void ilk_display_irq_handler(struct drm_i915_private *dev_priv,
2277 u32 de_iir)
Paulo Zanonic008bc62013-07-12 16:35:10 -03002278{
Daniel Vetter40da17c22013-10-21 18:04:36 +02002279 enum pipe pipe;
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03002280 u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG;
2281
Ville Syrjälä40e56412015-08-27 23:56:10 +03002282 if (hotplug_trigger)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002283 ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ilk);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002284
2285 if (de_iir & DE_AUX_CHANNEL_A)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002286 dp_aux_irq_handler(dev_priv);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002287
2288 if (de_iir & DE_GSE)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002289 intel_opregion_asle_intr(dev_priv);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002290
Paulo Zanonic008bc62013-07-12 16:35:10 -03002291 if (de_iir & DE_POISON)
2292 DRM_ERROR("Poison interrupt\n");
2293
Damien Lespiau055e3932014-08-18 13:49:10 +01002294 for_each_pipe(dev_priv, pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02002295 if (de_iir & DE_PIPE_VBLANK(pipe) &&
2296 intel_pipe_handle_vblank(dev_priv, pipe))
2297 intel_check_page_flip(dev_priv, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002298
Daniel Vetter40da17c22013-10-21 18:04:36 +02002299 if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002300 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002301
Daniel Vetter40da17c22013-10-21 18:04:36 +02002302 if (de_iir & DE_PIPE_CRC_DONE(pipe))
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002303 i9xx_pipe_crc_irq_handler(dev_priv, pipe);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002304
Daniel Vetter40da17c22013-10-21 18:04:36 +02002305 /* plane/pipes map 1:1 on ilk+ */
Maarten Lankhorst5251f042016-05-17 15:07:47 +02002306 if (de_iir & DE_PLANE_FLIP_DONE(pipe))
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02002307 intel_finish_page_flip_cs(dev_priv, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002308 }
2309
2310 /* check event from PCH */
2311 if (de_iir & DE_PCH_EVENT) {
2312 u32 pch_iir = I915_READ(SDEIIR);
2313
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002314 if (HAS_PCH_CPT(dev_priv))
2315 cpt_irq_handler(dev_priv, pch_iir);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002316 else
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002317 ibx_irq_handler(dev_priv, pch_iir);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002318
2319 /* should clear PCH hotplug event before clear CPU irq */
2320 I915_WRITE(SDEIIR, pch_iir);
2321 }
2322
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002323 if (IS_GEN5(dev_priv) && de_iir & DE_PCU_EVENT)
2324 ironlake_rps_change_irq_handler(dev_priv);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002325}
2326
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002327static void ivb_display_irq_handler(struct drm_i915_private *dev_priv,
2328 u32 de_iir)
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002329{
Damien Lespiau07d27e22014-03-03 17:31:46 +00002330 enum pipe pipe;
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03002331 u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB;
2332
Ville Syrjälä40e56412015-08-27 23:56:10 +03002333 if (hotplug_trigger)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002334 ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ivb);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002335
2336 if (de_iir & DE_ERR_INT_IVB)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002337 ivb_err_int_handler(dev_priv);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002338
2339 if (de_iir & DE_AUX_CHANNEL_A_IVB)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002340 dp_aux_irq_handler(dev_priv);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002341
2342 if (de_iir & DE_GSE_IVB)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002343 intel_opregion_asle_intr(dev_priv);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002344
Damien Lespiau055e3932014-08-18 13:49:10 +01002345 for_each_pipe(dev_priv, pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02002346 if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) &&
2347 intel_pipe_handle_vblank(dev_priv, pipe))
2348 intel_check_page_flip(dev_priv, pipe);
Daniel Vetter40da17c22013-10-21 18:04:36 +02002349
2350 /* plane/pipes map 1:1 on ilk+ */
Maarten Lankhorst5251f042016-05-17 15:07:47 +02002351 if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe))
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02002352 intel_finish_page_flip_cs(dev_priv, pipe);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002353 }
2354
2355 /* check event from PCH */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002356 if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) {
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002357 u32 pch_iir = I915_READ(SDEIIR);
2358
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002359 cpt_irq_handler(dev_priv, pch_iir);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002360
2361 /* clear PCH hotplug event before clear CPU irq */
2362 I915_WRITE(SDEIIR, pch_iir);
2363 }
2364}
2365
Oscar Mateo72c90f62014-06-16 16:10:57 +01002366/*
2367 * To handle irqs with the minimum potential races with fresh interrupts, we:
2368 * 1 - Disable Master Interrupt Control.
2369 * 2 - Find the source(s) of the interrupt.
2370 * 3 - Clear the Interrupt Identity bits (IIR).
2371 * 4 - Process the interrupt(s) that had bits set in the IIRs.
2372 * 5 - Re-enable Master Interrupt Control.
2373 */
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002374static irqreturn_t ironlake_irq_handler(int irq, void *arg)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002375{
Daniel Vetter45a83f82014-05-12 19:17:55 +02002376 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002377 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002378 u32 de_iir, gt_iir, de_ier, sde_ier = 0;
Chris Wilson0e434062012-05-09 21:45:44 +01002379 irqreturn_t ret = IRQ_NONE;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002380
Imre Deak2dd2a882015-02-24 11:14:30 +02002381 if (!intel_irqs_enabled(dev_priv))
2382 return IRQ_NONE;
2383
Imre Deak1f814da2015-12-16 02:52:19 +02002384 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
2385 disable_rpm_wakeref_asserts(dev_priv);
2386
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002387 /* disable master interrupt before clearing iir */
2388 de_ier = I915_READ(DEIER);
2389 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Paulo Zanoni23a78512013-07-12 16:35:14 -03002390 POSTING_READ(DEIER);
Chris Wilson0e434062012-05-09 21:45:44 +01002391
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002392 /* Disable south interrupts. We'll only write to SDEIIR once, so further
2393 * interrupts will will be stored on its back queue, and then we'll be
2394 * able to process them after we restore SDEIER (as soon as we restore
2395 * it, we'll get an interrupt if SDEIIR still has something to process
2396 * due to its back queue). */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002397 if (!HAS_PCH_NOP(dev_priv)) {
Ben Widawskyab5c6082013-04-05 13:12:41 -07002398 sde_ier = I915_READ(SDEIER);
2399 I915_WRITE(SDEIER, 0);
2400 POSTING_READ(SDEIER);
2401 }
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002402
Oscar Mateo72c90f62014-06-16 16:10:57 +01002403 /* Find, clear, then process each source of interrupt */
2404
Chris Wilson0e434062012-05-09 21:45:44 +01002405 gt_iir = I915_READ(GTIIR);
2406 if (gt_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002407 I915_WRITE(GTIIR, gt_iir);
2408 ret = IRQ_HANDLED;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002409 if (INTEL_GEN(dev_priv) >= 6)
Ville Syrjälä261e40b2016-04-13 21:19:57 +03002410 snb_gt_irq_handler(dev_priv, gt_iir);
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03002411 else
Ville Syrjälä261e40b2016-04-13 21:19:57 +03002412 ilk_gt_irq_handler(dev_priv, gt_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002413 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002414
2415 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +01002416 if (de_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002417 I915_WRITE(DEIIR, de_iir);
2418 ret = IRQ_HANDLED;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002419 if (INTEL_GEN(dev_priv) >= 7)
2420 ivb_display_irq_handler(dev_priv, de_iir);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002421 else
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002422 ilk_display_irq_handler(dev_priv, de_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002423 }
2424
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002425 if (INTEL_GEN(dev_priv) >= 6) {
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002426 u32 pm_iir = I915_READ(GEN6_PMIIR);
2427 if (pm_iir) {
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002428 I915_WRITE(GEN6_PMIIR, pm_iir);
2429 ret = IRQ_HANDLED;
Oscar Mateo72c90f62014-06-16 16:10:57 +01002430 gen6_rps_irq_handler(dev_priv, pm_iir);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002431 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002432 }
2433
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002434 I915_WRITE(DEIER, de_ier);
2435 POSTING_READ(DEIER);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002436 if (!HAS_PCH_NOP(dev_priv)) {
Ben Widawskyab5c6082013-04-05 13:12:41 -07002437 I915_WRITE(SDEIER, sde_ier);
2438 POSTING_READ(SDEIER);
2439 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002440
Imre Deak1f814da2015-12-16 02:52:19 +02002441 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
2442 enable_rpm_wakeref_asserts(dev_priv);
2443
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002444 return ret;
2445}
2446
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002447static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv,
2448 u32 hotplug_trigger,
Ville Syrjälä40e56412015-08-27 23:56:10 +03002449 const u32 hpd[HPD_NUM_PINS])
Shashank Sharmad04a4922014-08-22 17:40:41 +05302450{
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002451 u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
Shashank Sharmad04a4922014-08-22 17:40:41 +05302452
Ville Syrjäläa52bb152015-08-27 23:56:11 +03002453 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2454 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302455
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002456 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
Ville Syrjälä40e56412015-08-27 23:56:10 +03002457 dig_hotplug_reg, hpd,
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002458 bxt_port_hotplug_long_detect);
Ville Syrjälä40e56412015-08-27 23:56:10 +03002459
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002460 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302461}
2462
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002463static irqreturn_t
2464gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl)
Ben Widawskyabd58f02013-11-02 21:07:09 -07002465{
Ben Widawskyabd58f02013-11-02 21:07:09 -07002466 irqreturn_t ret = IRQ_NONE;
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002467 u32 iir;
Daniel Vetterc42664c2013-11-07 11:05:40 +01002468 enum pipe pipe;
Jesse Barnes88e04702014-11-13 17:51:48 +00002469
Ben Widawskyabd58f02013-11-02 21:07:09 -07002470 if (master_ctl & GEN8_DE_MISC_IRQ) {
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002471 iir = I915_READ(GEN8_DE_MISC_IIR);
2472 if (iir) {
2473 I915_WRITE(GEN8_DE_MISC_IIR, iir);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002474 ret = IRQ_HANDLED;
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002475 if (iir & GEN8_DE_MISC_GSE)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002476 intel_opregion_asle_intr(dev_priv);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002477 else
2478 DRM_ERROR("Unexpected DE Misc interrupt\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002479 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002480 else
2481 DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002482 }
2483
Daniel Vetter6d766f02013-11-07 14:49:55 +01002484 if (master_ctl & GEN8_DE_PORT_IRQ) {
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002485 iir = I915_READ(GEN8_DE_PORT_IIR);
2486 if (iir) {
2487 u32 tmp_mask;
Shashank Sharmad04a4922014-08-22 17:40:41 +05302488 bool found = false;
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002489
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002490 I915_WRITE(GEN8_DE_PORT_IIR, iir);
Daniel Vetter6d766f02013-11-07 14:49:55 +01002491 ret = IRQ_HANDLED;
Jesse Barnes88e04702014-11-13 17:51:48 +00002492
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002493 tmp_mask = GEN8_AUX_CHANNEL_A;
2494 if (INTEL_INFO(dev_priv)->gen >= 9)
2495 tmp_mask |= GEN9_AUX_CHANNEL_B |
2496 GEN9_AUX_CHANNEL_C |
2497 GEN9_AUX_CHANNEL_D;
2498
2499 if (iir & tmp_mask) {
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002500 dp_aux_irq_handler(dev_priv);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302501 found = true;
2502 }
2503
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02002504 if (IS_GEN9_LP(dev_priv)) {
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002505 tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK;
2506 if (tmp_mask) {
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002507 bxt_hpd_irq_handler(dev_priv, tmp_mask,
2508 hpd_bxt);
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002509 found = true;
2510 }
2511 } else if (IS_BROADWELL(dev_priv)) {
2512 tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG;
2513 if (tmp_mask) {
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002514 ilk_hpd_irq_handler(dev_priv,
2515 tmp_mask, hpd_bdw);
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002516 found = true;
2517 }
Shashank Sharmad04a4922014-08-22 17:40:41 +05302518 }
2519
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02002520 if (IS_GEN9_LP(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) {
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002521 gmbus_irq_handler(dev_priv);
Shashank Sharma9e637432014-08-22 17:40:43 +05302522 found = true;
2523 }
2524
Shashank Sharmad04a4922014-08-22 17:40:41 +05302525 if (!found)
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002526 DRM_ERROR("Unexpected DE Port interrupt\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002527 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002528 else
2529 DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002530 }
2531
Damien Lespiau055e3932014-08-18 13:49:10 +01002532 for_each_pipe(dev_priv, pipe) {
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002533 u32 flip_done, fault_errors;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002534
Daniel Vetterc42664c2013-11-07 11:05:40 +01002535 if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2536 continue;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002537
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002538 iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
2539 if (!iir) {
Ben Widawskyabd58f02013-11-02 21:07:09 -07002540 DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002541 continue;
2542 }
2543
2544 ret = IRQ_HANDLED;
2545 I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir);
2546
Daniel Vetter5a21b662016-05-24 17:13:53 +02002547 if (iir & GEN8_PIPE_VBLANK &&
2548 intel_pipe_handle_vblank(dev_priv, pipe))
2549 intel_check_page_flip(dev_priv, pipe);
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002550
2551 flip_done = iir;
2552 if (INTEL_INFO(dev_priv)->gen >= 9)
2553 flip_done &= GEN9_PIPE_PLANE1_FLIP_DONE;
2554 else
2555 flip_done &= GEN8_PIPE_PRIMARY_FLIP_DONE;
2556
Maarten Lankhorst5251f042016-05-17 15:07:47 +02002557 if (flip_done)
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02002558 intel_finish_page_flip_cs(dev_priv, pipe);
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002559
2560 if (iir & GEN8_PIPE_CDCLK_CRC_DONE)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002561 hsw_pipe_crc_irq_handler(dev_priv, pipe);
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002562
2563 if (iir & GEN8_PIPE_FIFO_UNDERRUN)
2564 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2565
2566 fault_errors = iir;
2567 if (INTEL_INFO(dev_priv)->gen >= 9)
2568 fault_errors &= GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
2569 else
2570 fault_errors &= GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
2571
2572 if (fault_errors)
Tvrtko Ursulin1353ec32016-10-27 13:48:32 +01002573 DRM_ERROR("Fault errors on pipe %c: 0x%08x\n",
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002574 pipe_name(pipe),
2575 fault_errors);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002576 }
2577
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002578 if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) &&
Shashank Sharma266ea3d2014-08-22 17:40:42 +05302579 master_ctl & GEN8_DE_PCH_IRQ) {
Daniel Vetter92d03a82013-11-07 11:05:43 +01002580 /*
2581 * FIXME(BDW): Assume for now that the new interrupt handling
2582 * scheme also closed the SDE interrupt handling race we've seen
2583 * on older pch-split platforms. But this needs testing.
2584 */
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002585 iir = I915_READ(SDEIIR);
2586 if (iir) {
2587 I915_WRITE(SDEIIR, iir);
Daniel Vetter92d03a82013-11-07 11:05:43 +01002588 ret = IRQ_HANDLED;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002589
Rodrigo Vivi22dea0b2016-07-01 17:07:12 -07002590 if (HAS_PCH_SPT(dev_priv) || HAS_PCH_KBP(dev_priv))
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002591 spt_irq_handler(dev_priv, iir);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002592 else
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002593 cpt_irq_handler(dev_priv, iir);
Jani Nikula2dfb0b82016-01-07 10:29:10 +02002594 } else {
2595 /*
2596 * Like on previous PCH there seems to be something
2597 * fishy going on with forwarding PCH interrupts.
2598 */
2599 DRM_DEBUG_DRIVER("The master control interrupt lied (SDE)!\n");
2600 }
Daniel Vetter92d03a82013-11-07 11:05:43 +01002601 }
2602
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002603 return ret;
2604}
2605
2606static irqreturn_t gen8_irq_handler(int irq, void *arg)
2607{
2608 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002609 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002610 u32 master_ctl;
Ville Syrjäläe30e2512016-04-13 21:19:58 +03002611 u32 gt_iir[4] = {};
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002612 irqreturn_t ret;
2613
2614 if (!intel_irqs_enabled(dev_priv))
2615 return IRQ_NONE;
2616
2617 master_ctl = I915_READ_FW(GEN8_MASTER_IRQ);
2618 master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2619 if (!master_ctl)
2620 return IRQ_NONE;
2621
2622 I915_WRITE_FW(GEN8_MASTER_IRQ, 0);
2623
2624 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
2625 disable_rpm_wakeref_asserts(dev_priv);
2626
2627 /* Find, clear, then process each source of interrupt */
Ville Syrjäläe30e2512016-04-13 21:19:58 +03002628 ret = gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
2629 gen8_gt_irq_handler(dev_priv, gt_iir);
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002630 ret |= gen8_de_irq_handler(dev_priv, master_ctl);
2631
Chris Wilsoncb0d2052015-04-07 16:21:04 +01002632 I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2633 POSTING_READ_FW(GEN8_MASTER_IRQ);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002634
Imre Deak1f814da2015-12-16 02:52:19 +02002635 enable_rpm_wakeref_asserts(dev_priv);
2636
Ben Widawskyabd58f02013-11-02 21:07:09 -07002637 return ret;
2638}
2639
Chris Wilson1f15b762016-07-01 17:23:14 +01002640static void i915_error_wake_up(struct drm_i915_private *dev_priv)
Daniel Vetter17e1df02013-09-08 21:57:13 +02002641{
Daniel Vetter17e1df02013-09-08 21:57:13 +02002642 /*
2643 * Notify all waiters for GPU completion events that reset state has
2644 * been changed, and that they need to restart their wait after
2645 * checking for potential errors (and bail out to drop locks if there is
2646 * a gpu reset pending so that i915_error_work_func can acquire them).
2647 */
2648
2649 /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
Chris Wilson1f15b762016-07-01 17:23:14 +01002650 wake_up_all(&dev_priv->gpu_error.wait_queue);
Daniel Vetter17e1df02013-09-08 21:57:13 +02002651
2652 /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
2653 wake_up_all(&dev_priv->pending_flip_queue);
Daniel Vetter17e1df02013-09-08 21:57:13 +02002654}
2655
Jesse Barnes8a905232009-07-11 16:48:03 -04002656/**
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002657 * i915_reset_and_wakeup - do process context error handling work
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002658 * @dev_priv: i915 device private
Jesse Barnes8a905232009-07-11 16:48:03 -04002659 *
2660 * Fire an error uevent so userspace can see that a hang or error
2661 * was detected.
2662 */
Chris Wilsonc0336662016-05-06 15:40:21 +01002663static void i915_reset_and_wakeup(struct drm_i915_private *dev_priv)
Jesse Barnes8a905232009-07-11 16:48:03 -04002664{
Chris Wilson91c8a322016-07-05 10:40:23 +01002665 struct kobject *kobj = &dev_priv->drm.primary->kdev->kobj;
Ben Widawskycce723e2013-07-19 09:16:42 -07002666 char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2667 char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2668 char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
Jesse Barnes8a905232009-07-11 16:48:03 -04002669
Chris Wilsonc0336662016-05-06 15:40:21 +01002670 kobject_uevent_env(kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -04002671
Chris Wilson8af29b02016-09-09 14:11:47 +01002672 DRM_DEBUG_DRIVER("resetting chip\n");
2673 kobject_uevent_env(kobj, KOBJ_CHANGE, reset_event);
2674
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002675 /*
Chris Wilson8af29b02016-09-09 14:11:47 +01002676 * In most cases it's guaranteed that we get here with an RPM
2677 * reference held, for example because there is a pending GPU
2678 * request that won't finish until the reset is done. This
2679 * isn't the case at least when we get here by doing a
2680 * simulated reset via debugs, so get an RPM reference.
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002681 */
Chris Wilson8af29b02016-09-09 14:11:47 +01002682 intel_runtime_pm_get(dev_priv);
Chris Wilson8af29b02016-09-09 14:11:47 +01002683 intel_prepare_reset(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02002684
Chris Wilson780f2622016-09-09 14:11:52 +01002685 do {
2686 /*
2687 * All state reset _must_ be completed before we update the
2688 * reset counter, for otherwise waiters might miss the reset
2689 * pending state and not properly drop locks, resulting in
2690 * deadlocks with the reset work.
2691 */
2692 if (mutex_trylock(&dev_priv->drm.struct_mutex)) {
2693 i915_reset(dev_priv);
2694 mutex_unlock(&dev_priv->drm.struct_mutex);
2695 }
2696
2697 /* We need to wait for anyone holding the lock to wakeup */
2698 } while (wait_on_bit_timeout(&dev_priv->gpu_error.flags,
2699 I915_RESET_IN_PROGRESS,
2700 TASK_UNINTERRUPTIBLE,
2701 HZ));
Ville Syrjälä75147472014-11-24 18:28:11 +02002702
Chris Wilson8af29b02016-09-09 14:11:47 +01002703 intel_finish_reset(dev_priv);
Chris Wilson8af29b02016-09-09 14:11:47 +01002704 intel_runtime_pm_put(dev_priv);
Daniel Vetter17e1df02013-09-08 21:57:13 +02002705
Chris Wilson780f2622016-09-09 14:11:52 +01002706 if (!test_bit(I915_WEDGED, &dev_priv->gpu_error.flags))
Chris Wilson8af29b02016-09-09 14:11:47 +01002707 kobject_uevent_env(kobj,
2708 KOBJ_CHANGE, reset_done_event);
Imre Deakf454c692014-04-23 01:09:04 +03002709
Chris Wilson8af29b02016-09-09 14:11:47 +01002710 /*
2711 * Note: The wake_up also serves as a memory barrier so that
2712 * waiters see the updated value of the dev_priv->gpu_error.
2713 */
2714 wake_up_all(&dev_priv->gpu_error.reset_queue);
Jesse Barnes8a905232009-07-11 16:48:03 -04002715}
2716
Ben Widawskyd6369512016-09-20 16:54:32 +03002717static inline void
2718i915_err_print_instdone(struct drm_i915_private *dev_priv,
2719 struct intel_instdone *instdone)
2720{
Ben Widawskyf9e61372016-09-20 16:54:33 +03002721 int slice;
2722 int subslice;
2723
Ben Widawskyd6369512016-09-20 16:54:32 +03002724 pr_err(" INSTDONE: 0x%08x\n", instdone->instdone);
2725
2726 if (INTEL_GEN(dev_priv) <= 3)
2727 return;
2728
2729 pr_err(" SC_INSTDONE: 0x%08x\n", instdone->slice_common);
2730
2731 if (INTEL_GEN(dev_priv) <= 6)
2732 return;
2733
Ben Widawskyf9e61372016-09-20 16:54:33 +03002734 for_each_instdone_slice_subslice(dev_priv, slice, subslice)
2735 pr_err(" SAMPLER_INSTDONE[%d][%d]: 0x%08x\n",
2736 slice, subslice, instdone->sampler[slice][subslice]);
2737
2738 for_each_instdone_slice_subslice(dev_priv, slice, subslice)
2739 pr_err(" ROW_INSTDONE[%d][%d]: 0x%08x\n",
2740 slice, subslice, instdone->row[slice][subslice]);
Ben Widawskyd6369512016-09-20 16:54:32 +03002741}
2742
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002743static void i915_clear_error_registers(struct drm_i915_private *dev_priv)
Jesse Barnes8a905232009-07-11 16:48:03 -04002744{
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002745 u32 eir;
Jesse Barnes8a905232009-07-11 16:48:03 -04002746
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002747 if (!IS_GEN2(dev_priv))
2748 I915_WRITE(PGTBL_ER, I915_READ(PGTBL_ER));
Jesse Barnes8a905232009-07-11 16:48:03 -04002749
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002750 if (INTEL_GEN(dev_priv) < 4)
2751 I915_WRITE(IPEIR, I915_READ(IPEIR));
2752 else
2753 I915_WRITE(IPEIR_I965, I915_READ(IPEIR_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002754
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002755 I915_WRITE(EIR, I915_READ(EIR));
Jesse Barnes8a905232009-07-11 16:48:03 -04002756 eir = I915_READ(EIR);
2757 if (eir) {
2758 /*
2759 * some errors might have become stuck,
2760 * mask them.
2761 */
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002762 DRM_DEBUG_DRIVER("EIR stuck: 0x%08x, masking\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04002763 I915_WRITE(EMR, I915_READ(EMR) | eir);
2764 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2765 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01002766}
2767
2768/**
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002769 * i915_handle_error - handle a gpu error
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002770 * @dev_priv: i915 device private
arun.siluvery@linux.intel.com14b730f2016-03-18 20:07:55 +00002771 * @engine_mask: mask representing engines that are hung
Michel Thierry87c390b2017-01-11 20:18:08 -08002772 * @fmt: Error message format string
2773 *
Javier Martinez Canillasaafd8582015-10-08 09:57:49 +02002774 * Do some basic checking of register state at error time and
Chris Wilson35aed2e2010-05-27 13:18:12 +01002775 * dump it to the syslog. Also call i915_capture_error_state() to make
2776 * sure we get a record and make it available in debugfs. Fire a uevent
2777 * so userspace knows something bad happened (should trigger collection
2778 * of a ring dump etc.).
2779 */
Chris Wilsonc0336662016-05-06 15:40:21 +01002780void i915_handle_error(struct drm_i915_private *dev_priv,
2781 u32 engine_mask,
Mika Kuoppala58174462014-02-25 17:11:26 +02002782 const char *fmt, ...)
Chris Wilson35aed2e2010-05-27 13:18:12 +01002783{
Mika Kuoppala58174462014-02-25 17:11:26 +02002784 va_list args;
2785 char error_msg[80];
Chris Wilson35aed2e2010-05-27 13:18:12 +01002786
Mika Kuoppala58174462014-02-25 17:11:26 +02002787 va_start(args, fmt);
2788 vscnprintf(error_msg, sizeof(error_msg), fmt, args);
2789 va_end(args);
2790
Chris Wilsonc0336662016-05-06 15:40:21 +01002791 i915_capture_error_state(dev_priv, engine_mask, error_msg);
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002792 i915_clear_error_registers(dev_priv);
Jesse Barnes8a905232009-07-11 16:48:03 -04002793
Chris Wilson8af29b02016-09-09 14:11:47 +01002794 if (!engine_mask)
2795 return;
Ben Gamariba1234d2009-09-14 17:48:47 -04002796
Chris Wilson8af29b02016-09-09 14:11:47 +01002797 if (test_and_set_bit(I915_RESET_IN_PROGRESS,
2798 &dev_priv->gpu_error.flags))
2799 return;
2800
2801 /*
2802 * Wakeup waiting processes so that the reset function
2803 * i915_reset_and_wakeup doesn't deadlock trying to grab
2804 * various locks. By bumping the reset counter first, the woken
2805 * processes will see a reset in progress and back off,
2806 * releasing their locks and then wait for the reset completion.
2807 * We must do this for _all_ gpu waiters that might hold locks
2808 * that the reset work needs to acquire.
2809 *
2810 * Note: The wake_up also provides a memory barrier to ensure that the
2811 * waiters see the updated value of the reset flags.
2812 */
2813 i915_error_wake_up(dev_priv);
Ben Gamari11ed50e2009-09-14 17:48:45 -04002814
Chris Wilsonc0336662016-05-06 15:40:21 +01002815 i915_reset_and_wakeup(dev_priv);
Jesse Barnes8a905232009-07-11 16:48:03 -04002816}
2817
Keith Packard42f52ef2008-10-18 19:39:29 -07002818/* Called from drm generic code, passed 'crtc' which
2819 * we use as a pipe index
2820 */
Chris Wilson86e83e32016-10-07 20:49:52 +01002821static int i8xx_enable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002822{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002823 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packarde9d21d72008-10-16 11:31:38 -07002824 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002825
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002826 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilson86e83e32016-10-07 20:49:52 +01002827 i915_enable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
2828 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2829
2830 return 0;
2831}
2832
2833static int i965_enable_vblank(struct drm_device *dev, unsigned int pipe)
2834{
2835 struct drm_i915_private *dev_priv = to_i915(dev);
2836 unsigned long irqflags;
2837
2838 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2839 i915_enable_pipestat(dev_priv, pipe,
2840 PIPE_START_VBLANK_INTERRUPT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002841 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002842
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002843 return 0;
2844}
2845
Thierry Reding88e72712015-09-24 18:35:31 +02002846static int ironlake_enable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002847{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002848 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002849 unsigned long irqflags;
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +01002850 uint32_t bit = INTEL_GEN(dev_priv) >= 7 ?
Chris Wilson86e83e32016-10-07 20:49:52 +01002851 DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002852
Jesse Barnesf796cf82011-04-07 13:58:17 -07002853 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02002854 ilk_enable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002855 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2856
2857 return 0;
2858}
2859
Thierry Reding88e72712015-09-24 18:35:31 +02002860static int gen8_enable_vblank(struct drm_device *dev, unsigned int pipe)
Ben Widawskyabd58f02013-11-02 21:07:09 -07002861{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002862 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002863 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002864
Ben Widawskyabd58f02013-11-02 21:07:09 -07002865 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Ville Syrjälä013d3752015-11-23 18:06:17 +02002866 bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002867 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Ville Syrjälä013d3752015-11-23 18:06:17 +02002868
Ben Widawskyabd58f02013-11-02 21:07:09 -07002869 return 0;
2870}
2871
Keith Packard42f52ef2008-10-18 19:39:29 -07002872/* Called from drm generic code, passed 'crtc' which
2873 * we use as a pipe index
2874 */
Chris Wilson86e83e32016-10-07 20:49:52 +01002875static void i8xx_disable_vblank(struct drm_device *dev, unsigned int pipe)
2876{
2877 struct drm_i915_private *dev_priv = to_i915(dev);
2878 unsigned long irqflags;
2879
2880 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2881 i915_disable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
2882 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2883}
2884
2885static void i965_disable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002886{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002887 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packarde9d21d72008-10-16 11:31:38 -07002888 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002889
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002890 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002891 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002892 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002893 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2894}
2895
Thierry Reding88e72712015-09-24 18:35:31 +02002896static void ironlake_disable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002897{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002898 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002899 unsigned long irqflags;
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +01002900 uint32_t bit = INTEL_GEN(dev_priv) >= 7 ?
Chris Wilson86e83e32016-10-07 20:49:52 +01002901 DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002902
2903 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02002904 ilk_disable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002905 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2906}
2907
Thierry Reding88e72712015-09-24 18:35:31 +02002908static void gen8_disable_vblank(struct drm_device *dev, unsigned int pipe)
Ben Widawskyabd58f02013-11-02 21:07:09 -07002909{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002910 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002911 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002912
Ben Widawskyabd58f02013-11-02 21:07:09 -07002913 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Ville Syrjälä013d3752015-11-23 18:06:17 +02002914 bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002915 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2916}
2917
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00002918static void ibx_irq_reset(struct drm_i915_private *dev_priv)
Paulo Zanoni91738a92013-06-05 14:21:51 -03002919{
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002920 if (HAS_PCH_NOP(dev_priv))
Paulo Zanoni91738a92013-06-05 14:21:51 -03002921 return;
2922
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03002923 GEN5_IRQ_RESET(SDE);
Paulo Zanoni105b1222014-04-01 15:37:17 -03002924
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002925 if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
Paulo Zanoni105b1222014-04-01 15:37:17 -03002926 I915_WRITE(SERR_INT, 0xffffffff);
Paulo Zanoni622364b2014-04-01 15:37:22 -03002927}
Paulo Zanoni105b1222014-04-01 15:37:17 -03002928
Paulo Zanoni622364b2014-04-01 15:37:22 -03002929/*
2930 * SDEIER is also touched by the interrupt handler to work around missed PCH
2931 * interrupts. Hence we can't update it after the interrupt handler is enabled -
2932 * instead we unconditionally enable all PCH interrupt sources here, but then
2933 * only unmask them as needed with SDEIMR.
2934 *
2935 * This function needs to be called before interrupts are enabled.
2936 */
2937static void ibx_irq_pre_postinstall(struct drm_device *dev)
2938{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002939 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni622364b2014-04-01 15:37:22 -03002940
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002941 if (HAS_PCH_NOP(dev_priv))
Paulo Zanoni622364b2014-04-01 15:37:22 -03002942 return;
2943
2944 WARN_ON(I915_READ(SDEIER) != 0);
Paulo Zanoni91738a92013-06-05 14:21:51 -03002945 I915_WRITE(SDEIER, 0xffffffff);
2946 POSTING_READ(SDEIER);
2947}
2948
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00002949static void gen5_gt_irq_reset(struct drm_i915_private *dev_priv)
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02002950{
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03002951 GEN5_IRQ_RESET(GT);
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00002952 if (INTEL_GEN(dev_priv) >= 6)
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03002953 GEN5_IRQ_RESET(GEN6_PM);
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02002954}
2955
Ville Syrjälä70591a42014-10-30 19:42:58 +02002956static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
2957{
2958 enum pipe pipe;
2959
Ville Syrjälä71b8b412016-04-11 16:56:31 +03002960 if (IS_CHERRYVIEW(dev_priv))
2961 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
2962 else
2963 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
2964
Ville Syrjäläad22d102016-04-12 18:56:14 +03002965 i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0);
Ville Syrjälä70591a42014-10-30 19:42:58 +02002966 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2967
Ville Syrjäläad22d102016-04-12 18:56:14 +03002968 for_each_pipe(dev_priv, pipe) {
2969 I915_WRITE(PIPESTAT(pipe),
2970 PIPE_FIFO_UNDERRUN_STATUS |
2971 PIPESTAT_INT_STATUS_MASK);
2972 dev_priv->pipestat_irq_mask[pipe] = 0;
2973 }
Ville Syrjälä70591a42014-10-30 19:42:58 +02002974
2975 GEN5_IRQ_RESET(VLV_);
Ville Syrjäläad22d102016-04-12 18:56:14 +03002976 dev_priv->irq_mask = ~0;
Ville Syrjälä70591a42014-10-30 19:42:58 +02002977}
2978
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002979static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
2980{
2981 u32 pipestat_mask;
Ville Syrjälä9ab981f2016-04-11 16:56:28 +03002982 u32 enable_mask;
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002983 enum pipe pipe;
2984
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002985 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
2986 PIPE_CRC_DONE_INTERRUPT_STATUS;
2987
2988 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
2989 for_each_pipe(dev_priv, pipe)
2990 i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
2991
Ville Syrjälä9ab981f2016-04-11 16:56:28 +03002992 enable_mask = I915_DISPLAY_PORT_INTERRUPT |
2993 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2994 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002995 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä9ab981f2016-04-11 16:56:28 +03002996 enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
Ville Syrjälä6b7eafc2016-04-11 16:56:29 +03002997
2998 WARN_ON(dev_priv->irq_mask != ~0);
2999
Ville Syrjälä9ab981f2016-04-11 16:56:28 +03003000 dev_priv->irq_mask = ~enable_mask;
Ville Syrjälä8bb61302016-04-12 18:56:44 +03003001
Ville Syrjälä9ab981f2016-04-11 16:56:28 +03003002 GEN5_IRQ_INIT(VLV_, dev_priv->irq_mask, enable_mask);
Ville Syrjälä8bb61302016-04-12 18:56:44 +03003003}
3004
3005/* drm_dma.h hooks
3006*/
3007static void ironlake_irq_reset(struct drm_device *dev)
3008{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003009 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8bb61302016-04-12 18:56:44 +03003010
3011 I915_WRITE(HWSTAM, 0xffffffff);
3012
3013 GEN5_IRQ_RESET(DE);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003014 if (IS_GEN7(dev_priv))
Ville Syrjälä8bb61302016-04-12 18:56:44 +03003015 I915_WRITE(GEN7_ERR_INT, 0xffffffff);
3016
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00003017 gen5_gt_irq_reset(dev_priv);
Ville Syrjälä8bb61302016-04-12 18:56:44 +03003018
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00003019 ibx_irq_reset(dev_priv);
Ville Syrjälä8bb61302016-04-12 18:56:44 +03003020}
3021
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003022static void valleyview_irq_preinstall(struct drm_device *dev)
3023{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003024 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003025
Ville Syrjälä34c7b8a2016-04-13 21:19:48 +03003026 I915_WRITE(VLV_MASTER_IER, 0);
3027 POSTING_READ(VLV_MASTER_IER);
3028
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00003029 gen5_gt_irq_reset(dev_priv);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003030
Ville Syrjäläad22d102016-04-12 18:56:14 +03003031 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003032 if (dev_priv->display_irqs_enabled)
3033 vlv_display_irq_reset(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003034 spin_unlock_irq(&dev_priv->irq_lock);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003035}
3036
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003037static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
3038{
3039 GEN8_IRQ_RESET_NDX(GT, 0);
3040 GEN8_IRQ_RESET_NDX(GT, 1);
3041 GEN8_IRQ_RESET_NDX(GT, 2);
3042 GEN8_IRQ_RESET_NDX(GT, 3);
3043}
3044
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003045static void gen8_irq_reset(struct drm_device *dev)
Ben Widawskyabd58f02013-11-02 21:07:09 -07003046{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003047 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003048 int pipe;
3049
Ben Widawskyabd58f02013-11-02 21:07:09 -07003050 I915_WRITE(GEN8_MASTER_IRQ, 0);
3051 POSTING_READ(GEN8_MASTER_IRQ);
3052
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003053 gen8_gt_irq_reset(dev_priv);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003054
Damien Lespiau055e3932014-08-18 13:49:10 +01003055 for_each_pipe(dev_priv, pipe)
Daniel Vetterf458ebb2014-09-30 10:56:39 +02003056 if (intel_display_power_is_enabled(dev_priv,
3057 POWER_DOMAIN_PIPE(pipe)))
Paulo Zanoni813bde42014-07-04 11:50:29 -03003058 GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003059
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003060 GEN5_IRQ_RESET(GEN8_DE_PORT_);
3061 GEN5_IRQ_RESET(GEN8_DE_MISC_);
3062 GEN5_IRQ_RESET(GEN8_PCU_);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003063
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003064 if (HAS_PCH_SPLIT(dev_priv))
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00003065 ibx_irq_reset(dev_priv);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003066}
Ben Widawskyabd58f02013-11-02 21:07:09 -07003067
Damien Lespiau4c6c03b2015-03-06 18:50:48 +00003068void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
3069 unsigned int pipe_mask)
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003070{
Paulo Zanoni1180e202014-10-07 18:02:52 -03003071 uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
Ville Syrjälä6831f3e2016-02-19 20:47:31 +02003072 enum pipe pipe;
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003073
Daniel Vetter13321782014-09-15 14:55:29 +02003074 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä6831f3e2016-02-19 20:47:31 +02003075 for_each_pipe_masked(dev_priv, pipe, pipe_mask)
3076 GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3077 dev_priv->de_irq_mask[pipe],
3078 ~dev_priv->de_irq_mask[pipe] | extra_ier);
Daniel Vetter13321782014-09-15 14:55:29 +02003079 spin_unlock_irq(&dev_priv->irq_lock);
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003080}
3081
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02003082void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
3083 unsigned int pipe_mask)
3084{
Ville Syrjälä6831f3e2016-02-19 20:47:31 +02003085 enum pipe pipe;
3086
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02003087 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä6831f3e2016-02-19 20:47:31 +02003088 for_each_pipe_masked(dev_priv, pipe, pipe_mask)
3089 GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02003090 spin_unlock_irq(&dev_priv->irq_lock);
3091
3092 /* make sure we're done processing display irqs */
Chris Wilson91c8a322016-07-05 10:40:23 +01003093 synchronize_irq(dev_priv->drm.irq);
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02003094}
3095
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003096static void cherryview_irq_preinstall(struct drm_device *dev)
3097{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003098 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003099
3100 I915_WRITE(GEN8_MASTER_IRQ, 0);
3101 POSTING_READ(GEN8_MASTER_IRQ);
3102
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003103 gen8_gt_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003104
3105 GEN5_IRQ_RESET(GEN8_PCU_);
3106
Ville Syrjäläad22d102016-04-12 18:56:14 +03003107 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003108 if (dev_priv->display_irqs_enabled)
3109 vlv_display_irq_reset(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003110 spin_unlock_irq(&dev_priv->irq_lock);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003111}
3112
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003113static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv,
Ville Syrjälä87a02102015-08-27 23:55:57 +03003114 const u32 hpd[HPD_NUM_PINS])
3115{
Ville Syrjälä87a02102015-08-27 23:55:57 +03003116 struct intel_encoder *encoder;
3117 u32 enabled_irqs = 0;
3118
Chris Wilson91c8a322016-07-05 10:40:23 +01003119 for_each_intel_encoder(&dev_priv->drm, encoder)
Ville Syrjälä87a02102015-08-27 23:55:57 +03003120 if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED)
3121 enabled_irqs |= hpd[encoder->hpd_pin];
3122
3123 return enabled_irqs;
3124}
3125
Imre Deak1a56b1a2017-01-27 11:39:21 +02003126static void ibx_hpd_detection_setup(struct drm_i915_private *dev_priv)
3127{
3128 u32 hotplug;
3129
3130 /*
3131 * Enable digital hotplug on the PCH, and configure the DP short pulse
3132 * duration to 2ms (which is the minimum in the Display Port spec).
3133 * The pulse duration bits are reserved on LPT+.
3134 */
3135 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3136 hotplug &= ~(PORTB_PULSE_DURATION_MASK |
3137 PORTC_PULSE_DURATION_MASK |
3138 PORTD_PULSE_DURATION_MASK);
3139 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
3140 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
3141 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
3142 /*
3143 * When CPU and PCH are on the same package, port A
3144 * HPD must be enabled in both north and south.
3145 */
3146 if (HAS_PCH_LPT_LP(dev_priv))
3147 hotplug |= PORTA_HOTPLUG_ENABLE;
3148 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3149}
3150
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003151static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv)
Keith Packard7fe0b972011-09-19 13:31:02 -07003152{
Imre Deak1a56b1a2017-01-27 11:39:21 +02003153 u32 hotplug_irqs, enabled_irqs;
Keith Packard7fe0b972011-09-19 13:31:02 -07003154
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003155 if (HAS_PCH_IBX(dev_priv)) {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003156 hotplug_irqs = SDE_HOTPLUG_MASK;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003157 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ibx);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003158 } else {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003159 hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003160 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_cpt);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003161 }
3162
Daniel Vetterfee884e2013-07-04 23:35:21 +02003163 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003164
Imre Deak1a56b1a2017-01-27 11:39:21 +02003165 ibx_hpd_detection_setup(dev_priv);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003166}
Xiong Zhang26951ca2015-08-17 15:55:50 +08003167
Imre Deak7fff8122017-01-27 11:39:18 +02003168static void spt_hpd_detection_setup(struct drm_i915_private *dev_priv)
3169{
3170 u32 hotplug;
3171
3172 /* Enable digital hotplug on the PCH */
3173 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3174 hotplug |= PORTA_HOTPLUG_ENABLE |
3175 PORTB_HOTPLUG_ENABLE |
3176 PORTC_HOTPLUG_ENABLE |
3177 PORTD_HOTPLUG_ENABLE;
3178 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3179
3180 hotplug = I915_READ(PCH_PORT_HOTPLUG2);
3181 hotplug |= PORTE_HOTPLUG_ENABLE;
3182 I915_WRITE(PCH_PORT_HOTPLUG2, hotplug);
3183}
3184
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003185static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv)
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003186{
Imre Deak7fff8122017-01-27 11:39:18 +02003187 u32 hotplug_irqs, enabled_irqs;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003188
3189 hotplug_irqs = SDE_HOTPLUG_MASK_SPT;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003190 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_spt);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003191
3192 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
3193
Imre Deak7fff8122017-01-27 11:39:18 +02003194 spt_hpd_detection_setup(dev_priv);
Keith Packard7fe0b972011-09-19 13:31:02 -07003195}
3196
Imre Deak1a56b1a2017-01-27 11:39:21 +02003197static void ilk_hpd_detection_setup(struct drm_i915_private *dev_priv)
3198{
3199 u32 hotplug;
3200
3201 /*
3202 * Enable digital hotplug on the CPU, and configure the DP short pulse
3203 * duration to 2ms (which is the minimum in the Display Port spec)
3204 * The pulse duration bits are reserved on HSW+.
3205 */
3206 hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
3207 hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK;
3208 hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE |
3209 DIGITAL_PORTA_PULSE_DURATION_2ms;
3210 I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug);
3211}
3212
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003213static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv)
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003214{
Imre Deak1a56b1a2017-01-27 11:39:21 +02003215 u32 hotplug_irqs, enabled_irqs;
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003216
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003217 if (INTEL_GEN(dev_priv) >= 8) {
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003218 hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003219 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bdw);
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003220
3221 bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003222 } else if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003223 hotplug_irqs = DE_DP_A_HOTPLUG_IVB;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003224 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ivb);
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003225
3226 ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003227 } else {
3228 hotplug_irqs = DE_DP_A_HOTPLUG;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003229 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ilk);
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003230
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003231 ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
3232 }
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003233
Imre Deak1a56b1a2017-01-27 11:39:21 +02003234 ilk_hpd_detection_setup(dev_priv);
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003235
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003236 ibx_hpd_irq_setup(dev_priv);
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003237}
3238
Imre Deak7fff8122017-01-27 11:39:18 +02003239static void __bxt_hpd_detection_setup(struct drm_i915_private *dev_priv,
3240 u32 enabled_irqs)
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003241{
Imre Deak7fff8122017-01-27 11:39:18 +02003242 u32 hotplug;
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003243
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003244 hotplug = I915_READ(PCH_PORT_HOTPLUG);
Imre Deak7fff8122017-01-27 11:39:18 +02003245 hotplug |= PORTA_HOTPLUG_ENABLE |
3246 PORTB_HOTPLUG_ENABLE |
3247 PORTC_HOTPLUG_ENABLE;
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05303248
3249 DRM_DEBUG_KMS("Invert bit setting: hp_ctl:%x hp_port:%x\n",
3250 hotplug, enabled_irqs);
3251 hotplug &= ~BXT_DDI_HPD_INVERT_MASK;
3252
3253 /*
3254 * For BXT invert bit has to be set based on AOB design
3255 * for HPD detection logic, update it based on VBT fields.
3256 */
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05303257 if ((enabled_irqs & BXT_DE_PORT_HP_DDIA) &&
3258 intel_bios_is_port_hpd_inverted(dev_priv, PORT_A))
3259 hotplug |= BXT_DDIA_HPD_INVERT;
3260 if ((enabled_irqs & BXT_DE_PORT_HP_DDIB) &&
3261 intel_bios_is_port_hpd_inverted(dev_priv, PORT_B))
3262 hotplug |= BXT_DDIB_HPD_INVERT;
3263 if ((enabled_irqs & BXT_DE_PORT_HP_DDIC) &&
3264 intel_bios_is_port_hpd_inverted(dev_priv, PORT_C))
3265 hotplug |= BXT_DDIC_HPD_INVERT;
3266
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003267 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003268}
3269
Imre Deak7fff8122017-01-27 11:39:18 +02003270static void bxt_hpd_detection_setup(struct drm_i915_private *dev_priv)
3271{
3272 __bxt_hpd_detection_setup(dev_priv, BXT_DE_PORT_HOTPLUG_MASK);
3273}
3274
3275static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv)
3276{
3277 u32 hotplug_irqs, enabled_irqs;
3278
3279 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bxt);
3280 hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK;
3281
3282 bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
3283
3284 __bxt_hpd_detection_setup(dev_priv, enabled_irqs);
3285}
3286
Paulo Zanonid46da432013-02-08 17:35:15 -02003287static void ibx_irq_postinstall(struct drm_device *dev)
3288{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003289 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003290 u32 mask;
Paulo Zanonid46da432013-02-08 17:35:15 -02003291
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003292 if (HAS_PCH_NOP(dev_priv))
Daniel Vetter692a04c2013-05-29 21:43:05 +02003293 return;
3294
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003295 if (HAS_PCH_IBX(dev_priv))
Daniel Vetter5c673b62014-03-07 20:34:46 +01003296 mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
Paulo Zanoni105b1222014-04-01 15:37:17 -03003297 else
Daniel Vetter5c673b62014-03-07 20:34:46 +01003298 mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
Paulo Zanoni86642812013-04-12 17:57:57 -03003299
Ville Syrjäläb51a2842015-09-18 20:03:41 +03003300 gen5_assert_iir_is_zero(dev_priv, SDEIIR);
Paulo Zanonid46da432013-02-08 17:35:15 -02003301 I915_WRITE(SDEIMR, ~mask);
Imre Deak7fff8122017-01-27 11:39:18 +02003302
3303 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
3304 HAS_PCH_LPT(dev_priv))
Imre Deak1a56b1a2017-01-27 11:39:21 +02003305 ibx_hpd_detection_setup(dev_priv);
Imre Deak7fff8122017-01-27 11:39:18 +02003306 else
3307 spt_hpd_detection_setup(dev_priv);
Paulo Zanonid46da432013-02-08 17:35:15 -02003308}
3309
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003310static void gen5_gt_irq_postinstall(struct drm_device *dev)
3311{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003312 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003313 u32 pm_irqs, gt_irqs;
3314
3315 pm_irqs = gt_irqs = 0;
3316
3317 dev_priv->gt_irq_mask = ~0;
Tvrtko Ursulin3c9192b2016-10-13 11:03:05 +01003318 if (HAS_L3_DPF(dev_priv)) {
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003319 /* L3 parity interrupt is always unmasked. */
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01003320 dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev_priv);
3321 gt_irqs |= GT_PARITY_ERROR(dev_priv);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003322 }
3323
3324 gt_irqs |= GT_RENDER_USER_INTERRUPT;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003325 if (IS_GEN5(dev_priv)) {
Chris Wilsonf8973c22016-07-01 17:23:21 +01003326 gt_irqs |= ILK_BSD_USER_INTERRUPT;
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003327 } else {
3328 gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
3329 }
3330
Paulo Zanoni35079892014-04-01 15:37:15 -03003331 GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003332
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00003333 if (INTEL_GEN(dev_priv) >= 6) {
Imre Deak78e68d32014-12-15 18:59:27 +02003334 /*
3335 * RPS interrupts will get enabled/disabled on demand when RPS
3336 * itself is enabled/disabled.
3337 */
Akash Goelf4e9af42016-10-12 21:54:30 +05303338 if (HAS_VEBOX(dev_priv)) {
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003339 pm_irqs |= PM_VEBOX_USER_INTERRUPT;
Akash Goelf4e9af42016-10-12 21:54:30 +05303340 dev_priv->pm_ier |= PM_VEBOX_USER_INTERRUPT;
3341 }
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003342
Akash Goelf4e9af42016-10-12 21:54:30 +05303343 dev_priv->pm_imr = 0xffffffff;
3344 GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_imr, pm_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003345 }
3346}
3347
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003348static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003349{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003350 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003351 u32 display_mask, extra_mask;
3352
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00003353 if (INTEL_GEN(dev_priv) >= 7) {
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003354 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
3355 DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
3356 DE_PLANEB_FLIP_DONE_IVB |
Daniel Vetter5c673b62014-03-07 20:34:46 +01003357 DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003358 extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003359 DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB |
3360 DE_DP_A_HOTPLUG_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003361 } else {
3362 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3363 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003364 DE_AUX_CHANNEL_A |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003365 DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
3366 DE_POISON);
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003367 extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
3368 DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
3369 DE_DP_A_HOTPLUG);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003370 }
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003371
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003372 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003373
Paulo Zanoni0c841212014-04-01 15:37:27 -03003374 I915_WRITE(HWSTAM, 0xeffe);
3375
Paulo Zanoni622364b2014-04-01 15:37:22 -03003376 ibx_irq_pre_postinstall(dev);
3377
Paulo Zanoni35079892014-04-01 15:37:15 -03003378 GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003379
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003380 gen5_gt_irq_postinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003381
Imre Deak1a56b1a2017-01-27 11:39:21 +02003382 ilk_hpd_detection_setup(dev_priv);
3383
Paulo Zanonid46da432013-02-08 17:35:15 -02003384 ibx_irq_postinstall(dev);
Keith Packard7fe0b972011-09-19 13:31:02 -07003385
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01003386 if (IS_IRONLAKE_M(dev_priv)) {
Daniel Vetter6005ce42013-06-27 13:44:59 +02003387 /* Enable PCU event interrupts
3388 *
3389 * spinlocking not required here for correctness since interrupt
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003390 * setup is guaranteed to run in single-threaded context. But we
3391 * need it to make the assert_spin_locked happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003392 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02003393 ilk_enable_display_irq(dev_priv, DE_PCU_EVENT);
Daniel Vetterd6207432014-09-15 14:55:27 +02003394 spin_unlock_irq(&dev_priv->irq_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003395 }
3396
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003397 return 0;
3398}
3399
Imre Deakf8b79e52014-03-04 19:23:07 +02003400void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3401{
3402 assert_spin_locked(&dev_priv->irq_lock);
3403
3404 if (dev_priv->display_irqs_enabled)
3405 return;
3406
3407 dev_priv->display_irqs_enabled = true;
3408
Ville Syrjäläd6c69802016-04-11 16:56:27 +03003409 if (intel_irqs_enabled(dev_priv)) {
3410 vlv_display_irq_reset(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003411 vlv_display_irq_postinstall(dev_priv);
Ville Syrjäläd6c69802016-04-11 16:56:27 +03003412 }
Imre Deakf8b79e52014-03-04 19:23:07 +02003413}
3414
3415void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3416{
3417 assert_spin_locked(&dev_priv->irq_lock);
3418
3419 if (!dev_priv->display_irqs_enabled)
3420 return;
3421
3422 dev_priv->display_irqs_enabled = false;
3423
Imre Deak950eaba2014-09-08 15:21:09 +03003424 if (intel_irqs_enabled(dev_priv))
Ville Syrjäläad22d102016-04-12 18:56:14 +03003425 vlv_display_irq_reset(dev_priv);
Imre Deakf8b79e52014-03-04 19:23:07 +02003426}
3427
Ville Syrjälä0e6c9a92014-10-30 19:43:00 +02003428
3429static int valleyview_irq_postinstall(struct drm_device *dev)
3430{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003431 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä0e6c9a92014-10-30 19:43:00 +02003432
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003433 gen5_gt_irq_postinstall(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003434
Ville Syrjäläad22d102016-04-12 18:56:14 +03003435 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003436 if (dev_priv->display_irqs_enabled)
3437 vlv_display_irq_postinstall(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003438 spin_unlock_irq(&dev_priv->irq_lock);
3439
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003440 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
Ville Syrjälä34c7b8a2016-04-13 21:19:48 +03003441 POSTING_READ(VLV_MASTER_IER);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003442
3443 return 0;
3444}
3445
Ben Widawskyabd58f02013-11-02 21:07:09 -07003446static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3447{
Ben Widawskyabd58f02013-11-02 21:07:09 -07003448 /* These are interrupts we'll toggle with the ring mask register */
3449 uint32_t gt_interrupts[] = {
3450 GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003451 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003452 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
3453 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
Ben Widawskyabd58f02013-11-02 21:07:09 -07003454 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003455 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3456 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
3457 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
Ben Widawskyabd58f02013-11-02 21:07:09 -07003458 0,
Oscar Mateo73d477f2014-07-24 17:04:31 +01003459 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
3460 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
Ben Widawskyabd58f02013-11-02 21:07:09 -07003461 };
3462
Tvrtko Ursulin98735732016-04-19 16:46:08 +01003463 if (HAS_L3_DPF(dev_priv))
3464 gt_interrupts[0] |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
3465
Akash Goelf4e9af42016-10-12 21:54:30 +05303466 dev_priv->pm_ier = 0x0;
3467 dev_priv->pm_imr = ~dev_priv->pm_ier;
Deepak S9a2d2d82014-08-22 08:32:40 +05303468 GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
3469 GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
Imre Deak78e68d32014-12-15 18:59:27 +02003470 /*
3471 * RPS interrupts will get enabled/disabled on demand when RPS itself
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05303472 * is enabled/disabled. Same wil be the case for GuC interrupts.
Imre Deak78e68d32014-12-15 18:59:27 +02003473 */
Akash Goelf4e9af42016-10-12 21:54:30 +05303474 GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_imr, dev_priv->pm_ier);
Deepak S9a2d2d82014-08-22 08:32:40 +05303475 GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003476}
3477
3478static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3479{
Damien Lespiau770de832014-03-20 20:45:01 +00003480 uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
3481 uint32_t de_pipe_enables;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003482 u32 de_port_masked = GEN8_AUX_CHANNEL_A;
3483 u32 de_port_enables;
Ville Syrjälä11825b02016-05-19 12:14:43 +03003484 u32 de_misc_masked = GEN8_DE_MISC_GSE;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003485 enum pipe pipe;
Damien Lespiau770de832014-03-20 20:45:01 +00003486
Rodrigo Vivib4834a52015-09-02 15:19:24 -07003487 if (INTEL_INFO(dev_priv)->gen >= 9) {
Damien Lespiau770de832014-03-20 20:45:01 +00003488 de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE |
3489 GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003490 de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
3491 GEN9_AUX_CHANNEL_D;
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02003492 if (IS_GEN9_LP(dev_priv))
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003493 de_port_masked |= BXT_DE_PORT_GMBUS;
3494 } else {
Damien Lespiau770de832014-03-20 20:45:01 +00003495 de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE |
3496 GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003497 }
Damien Lespiau770de832014-03-20 20:45:01 +00003498
3499 de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3500 GEN8_PIPE_FIFO_UNDERRUN;
3501
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003502 de_port_enables = de_port_masked;
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02003503 if (IS_GEN9_LP(dev_priv))
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003504 de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK;
3505 else if (IS_BROADWELL(dev_priv))
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003506 de_port_enables |= GEN8_PORT_DP_A_HOTPLUG;
3507
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01003508 dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
3509 dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
3510 dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003511
Damien Lespiau055e3932014-08-18 13:49:10 +01003512 for_each_pipe(dev_priv, pipe)
Daniel Vetterf458ebb2014-09-30 10:56:39 +02003513 if (intel_display_power_is_enabled(dev_priv,
Paulo Zanoni813bde42014-07-04 11:50:29 -03003514 POWER_DOMAIN_PIPE(pipe)))
3515 GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3516 dev_priv->de_irq_mask[pipe],
3517 de_pipe_enables);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003518
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003519 GEN5_IRQ_INIT(GEN8_DE_PORT_, ~de_port_masked, de_port_enables);
Ville Syrjälä11825b02016-05-19 12:14:43 +03003520 GEN5_IRQ_INIT(GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked);
Imre Deak7fff8122017-01-27 11:39:18 +02003521
3522 if (IS_GEN9_LP(dev_priv))
3523 bxt_hpd_detection_setup(dev_priv);
Imre Deak1a56b1a2017-01-27 11:39:21 +02003524 else if (IS_BROADWELL(dev_priv))
3525 ilk_hpd_detection_setup(dev_priv);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003526}
3527
3528static int gen8_irq_postinstall(struct drm_device *dev)
3529{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003530 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003531
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003532 if (HAS_PCH_SPLIT(dev_priv))
Shashank Sharma266ea3d2014-08-22 17:40:42 +05303533 ibx_irq_pre_postinstall(dev);
Paulo Zanoni622364b2014-04-01 15:37:22 -03003534
Ben Widawskyabd58f02013-11-02 21:07:09 -07003535 gen8_gt_irq_postinstall(dev_priv);
3536 gen8_de_irq_postinstall(dev_priv);
3537
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003538 if (HAS_PCH_SPLIT(dev_priv))
Shashank Sharma266ea3d2014-08-22 17:40:42 +05303539 ibx_irq_postinstall(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003540
Ville Syrjäläe5328c42016-04-13 21:19:47 +03003541 I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003542 POSTING_READ(GEN8_MASTER_IRQ);
3543
3544 return 0;
3545}
3546
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003547static int cherryview_irq_postinstall(struct drm_device *dev)
3548{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003549 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003550
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003551 gen8_gt_irq_postinstall(dev_priv);
3552
Ville Syrjäläad22d102016-04-12 18:56:14 +03003553 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003554 if (dev_priv->display_irqs_enabled)
3555 vlv_display_irq_postinstall(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003556 spin_unlock_irq(&dev_priv->irq_lock);
3557
Ville Syrjäläe5328c42016-04-13 21:19:47 +03003558 I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003559 POSTING_READ(GEN8_MASTER_IRQ);
3560
3561 return 0;
3562}
3563
Ben Widawskyabd58f02013-11-02 21:07:09 -07003564static void gen8_irq_uninstall(struct drm_device *dev)
3565{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003566 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003567
3568 if (!dev_priv)
3569 return;
3570
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003571 gen8_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003572}
3573
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003574static void valleyview_irq_uninstall(struct drm_device *dev)
3575{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003576 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003577
3578 if (!dev_priv)
3579 return;
3580
Imre Deak843d0e72014-04-14 20:24:23 +03003581 I915_WRITE(VLV_MASTER_IER, 0);
Ville Syrjälä34c7b8a2016-04-13 21:19:48 +03003582 POSTING_READ(VLV_MASTER_IER);
Imre Deak843d0e72014-04-14 20:24:23 +03003583
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00003584 gen5_gt_irq_reset(dev_priv);
Ville Syrjälä893fce82014-10-30 19:42:56 +02003585
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003586 I915_WRITE(HWSTAM, 0xffffffff);
Imre Deakf8b79e52014-03-04 19:23:07 +02003587
Ville Syrjäläad22d102016-04-12 18:56:14 +03003588 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003589 if (dev_priv->display_irqs_enabled)
3590 vlv_display_irq_reset(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003591 spin_unlock_irq(&dev_priv->irq_lock);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003592}
3593
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003594static void cherryview_irq_uninstall(struct drm_device *dev)
3595{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003596 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003597
3598 if (!dev_priv)
3599 return;
3600
3601 I915_WRITE(GEN8_MASTER_IRQ, 0);
3602 POSTING_READ(GEN8_MASTER_IRQ);
3603
Ville Syrjäläa2c30fb2014-10-30 19:42:52 +02003604 gen8_gt_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003605
Ville Syrjäläa2c30fb2014-10-30 19:42:52 +02003606 GEN5_IRQ_RESET(GEN8_PCU_);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003607
Ville Syrjäläad22d102016-04-12 18:56:14 +03003608 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003609 if (dev_priv->display_irqs_enabled)
3610 vlv_display_irq_reset(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003611 spin_unlock_irq(&dev_priv->irq_lock);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003612}
3613
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003614static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003615{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003616 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes46979952011-04-07 13:53:55 -07003617
3618 if (!dev_priv)
3619 return;
3620
Paulo Zanonibe30b292014-04-01 15:37:25 -03003621 ironlake_irq_reset(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003622}
3623
Chris Wilsonc2798b12012-04-22 21:13:57 +01003624static void i8xx_irq_preinstall(struct drm_device * dev)
3625{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003626 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003627 int pipe;
3628
Damien Lespiau055e3932014-08-18 13:49:10 +01003629 for_each_pipe(dev_priv, pipe)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003630 I915_WRITE(PIPESTAT(pipe), 0);
3631 I915_WRITE16(IMR, 0xffff);
3632 I915_WRITE16(IER, 0x0);
3633 POSTING_READ16(IER);
3634}
3635
3636static int i8xx_irq_postinstall(struct drm_device *dev)
3637{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003638 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003639
Chris Wilsonc2798b12012-04-22 21:13:57 +01003640 I915_WRITE16(EMR,
3641 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3642
3643 /* Unmask the interrupts that we always want on. */
3644 dev_priv->irq_mask =
3645 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3646 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3647 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
Daniel Vetter37ef01a2015-04-01 13:43:46 +02003648 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003649 I915_WRITE16(IMR, dev_priv->irq_mask);
3650
3651 I915_WRITE16(IER,
3652 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3653 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Chris Wilsonc2798b12012-04-22 21:13:57 +01003654 I915_USER_INTERRUPT);
3655 POSTING_READ16(IER);
3656
Daniel Vetter379ef822013-10-16 22:55:56 +02003657 /* Interrupt setup is already guaranteed to be single-threaded, this is
3658 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003659 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02003660 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3661 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02003662 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter379ef822013-10-16 22:55:56 +02003663
Chris Wilsonc2798b12012-04-22 21:13:57 +01003664 return 0;
3665}
3666
Daniel Vetter5a21b662016-05-24 17:13:53 +02003667/*
3668 * Returns true when a page flip has completed.
3669 */
3670static bool i8xx_handle_vblank(struct drm_i915_private *dev_priv,
3671 int plane, int pipe, u32 iir)
3672{
3673 u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
3674
3675 if (!intel_pipe_handle_vblank(dev_priv, pipe))
3676 return false;
3677
3678 if ((iir & flip_pending) == 0)
3679 goto check_page_flip;
3680
3681 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3682 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3683 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3684 * the flip is completed (no longer pending). Since this doesn't raise
3685 * an interrupt per se, we watch for the change at vblank.
3686 */
3687 if (I915_READ16(ISR) & flip_pending)
3688 goto check_page_flip;
3689
3690 intel_finish_page_flip_cs(dev_priv, pipe);
3691 return true;
3692
3693check_page_flip:
3694 intel_check_page_flip(dev_priv, pipe);
3695 return false;
3696}
3697
Daniel Vetterff1f5252012-10-02 15:10:55 +02003698static irqreturn_t i8xx_irq_handler(int irq, void *arg)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003699{
Daniel Vetter45a83f82014-05-12 19:17:55 +02003700 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003701 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003702 u16 iir, new_iir;
3703 u32 pipe_stats[2];
Chris Wilsonc2798b12012-04-22 21:13:57 +01003704 int pipe;
3705 u16 flip_mask =
3706 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3707 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Imre Deak1f814da2015-12-16 02:52:19 +02003708 irqreturn_t ret;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003709
Imre Deak2dd2a882015-02-24 11:14:30 +02003710 if (!intel_irqs_enabled(dev_priv))
3711 return IRQ_NONE;
3712
Imre Deak1f814da2015-12-16 02:52:19 +02003713 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
3714 disable_rpm_wakeref_asserts(dev_priv);
3715
3716 ret = IRQ_NONE;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003717 iir = I915_READ16(IIR);
3718 if (iir == 0)
Imre Deak1f814da2015-12-16 02:52:19 +02003719 goto out;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003720
3721 while (iir & ~flip_mask) {
3722 /* Can't rely on pipestat interrupt bit in iir as it might
3723 * have been cleared after the pipestat interrupt was received.
3724 * It doesn't set the bit in iir again, but it still produces
3725 * interrupts (for non-MSI).
3726 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02003727 spin_lock(&dev_priv->irq_lock);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003728 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01003729 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003730
Damien Lespiau055e3932014-08-18 13:49:10 +01003731 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003732 i915_reg_t reg = PIPESTAT(pipe);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003733 pipe_stats[pipe] = I915_READ(reg);
3734
3735 /*
3736 * Clear the PIPE*STAT regs before the IIR
3737 */
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003738 if (pipe_stats[pipe] & 0x8000ffff)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003739 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003740 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02003741 spin_unlock(&dev_priv->irq_lock);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003742
3743 I915_WRITE16(IIR, iir & ~flip_mask);
3744 new_iir = I915_READ16(IIR); /* Flush posted writes */
3745
Chris Wilsonc2798b12012-04-22 21:13:57 +01003746 if (iir & I915_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05303747 notify_ring(dev_priv->engine[RCS]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003748
Damien Lespiau055e3932014-08-18 13:49:10 +01003749 for_each_pipe(dev_priv, pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02003750 int plane = pipe;
3751 if (HAS_FBC(dev_priv))
3752 plane = !plane;
3753
3754 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
3755 i8xx_handle_vblank(dev_priv, plane, pipe, iir))
3756 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003757
Daniel Vetter4356d582013-10-16 22:55:55 +02003758 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003759 i9xx_pipe_crc_irq_handler(dev_priv, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003760
Daniel Vetter1f7247c2014-09-30 10:56:48 +02003761 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3762 intel_cpu_fifo_underrun_irq_handler(dev_priv,
3763 pipe);
Daniel Vetter4356d582013-10-16 22:55:55 +02003764 }
Chris Wilsonc2798b12012-04-22 21:13:57 +01003765
3766 iir = new_iir;
3767 }
Imre Deak1f814da2015-12-16 02:52:19 +02003768 ret = IRQ_HANDLED;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003769
Imre Deak1f814da2015-12-16 02:52:19 +02003770out:
3771 enable_rpm_wakeref_asserts(dev_priv);
3772
3773 return ret;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003774}
3775
3776static void i8xx_irq_uninstall(struct drm_device * dev)
3777{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003778 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003779 int pipe;
3780
Damien Lespiau055e3932014-08-18 13:49:10 +01003781 for_each_pipe(dev_priv, pipe) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01003782 /* Clear enable bits; then clear status bits */
3783 I915_WRITE(PIPESTAT(pipe), 0);
3784 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3785 }
3786 I915_WRITE16(IMR, 0xffff);
3787 I915_WRITE16(IER, 0x0);
3788 I915_WRITE16(IIR, I915_READ16(IIR));
3789}
3790
Chris Wilsona266c7d2012-04-24 22:59:44 +01003791static void i915_irq_preinstall(struct drm_device * dev)
3792{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003793 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003794 int pipe;
3795
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00003796 if (I915_HAS_HOTPLUG(dev_priv)) {
Egbert Eich0706f172015-09-23 16:15:27 +02003797 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003798 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3799 }
3800
Chris Wilson00d98eb2012-04-24 22:59:48 +01003801 I915_WRITE16(HWSTAM, 0xeffe);
Damien Lespiau055e3932014-08-18 13:49:10 +01003802 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003803 I915_WRITE(PIPESTAT(pipe), 0);
3804 I915_WRITE(IMR, 0xffffffff);
3805 I915_WRITE(IER, 0x0);
3806 POSTING_READ(IER);
3807}
3808
3809static int i915_irq_postinstall(struct drm_device *dev)
3810{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003811 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson38bde182012-04-24 22:59:50 +01003812 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003813
Chris Wilson38bde182012-04-24 22:59:50 +01003814 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3815
3816 /* Unmask the interrupts that we always want on. */
3817 dev_priv->irq_mask =
3818 ~(I915_ASLE_INTERRUPT |
3819 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3820 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3821 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
Daniel Vetter37ef01a2015-04-01 13:43:46 +02003822 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilson38bde182012-04-24 22:59:50 +01003823
3824 enable_mask =
3825 I915_ASLE_INTERRUPT |
3826 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3827 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Chris Wilson38bde182012-04-24 22:59:50 +01003828 I915_USER_INTERRUPT;
3829
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00003830 if (I915_HAS_HOTPLUG(dev_priv)) {
Egbert Eich0706f172015-09-23 16:15:27 +02003831 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003832 POSTING_READ(PORT_HOTPLUG_EN);
3833
Chris Wilsona266c7d2012-04-24 22:59:44 +01003834 /* Enable in IER... */
3835 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3836 /* and unmask in IMR */
3837 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3838 }
3839
Chris Wilsona266c7d2012-04-24 22:59:44 +01003840 I915_WRITE(IMR, dev_priv->irq_mask);
3841 I915_WRITE(IER, enable_mask);
3842 POSTING_READ(IER);
3843
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003844 i915_enable_asle_pipestat(dev_priv);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003845
Daniel Vetter379ef822013-10-16 22:55:56 +02003846 /* Interrupt setup is already guaranteed to be single-threaded, this is
3847 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003848 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02003849 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3850 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02003851 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter379ef822013-10-16 22:55:56 +02003852
Daniel Vetter20afbda2012-12-11 14:05:07 +01003853 return 0;
3854}
3855
Daniel Vetter5a21b662016-05-24 17:13:53 +02003856/*
3857 * Returns true when a page flip has completed.
3858 */
3859static bool i915_handle_vblank(struct drm_i915_private *dev_priv,
3860 int plane, int pipe, u32 iir)
3861{
3862 u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
3863
3864 if (!intel_pipe_handle_vblank(dev_priv, pipe))
3865 return false;
3866
3867 if ((iir & flip_pending) == 0)
3868 goto check_page_flip;
3869
3870 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3871 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3872 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3873 * the flip is completed (no longer pending). Since this doesn't raise
3874 * an interrupt per se, we watch for the change at vblank.
3875 */
3876 if (I915_READ(ISR) & flip_pending)
3877 goto check_page_flip;
3878
3879 intel_finish_page_flip_cs(dev_priv, pipe);
3880 return true;
3881
3882check_page_flip:
3883 intel_check_page_flip(dev_priv, pipe);
3884 return false;
3885}
3886
Daniel Vetterff1f5252012-10-02 15:10:55 +02003887static irqreturn_t i915_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003888{
Daniel Vetter45a83f82014-05-12 19:17:55 +02003889 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003890 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson8291ee92012-04-24 22:59:47 +01003891 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
Chris Wilson38bde182012-04-24 22:59:50 +01003892 u32 flip_mask =
3893 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3894 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilson38bde182012-04-24 22:59:50 +01003895 int pipe, ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003896
Imre Deak2dd2a882015-02-24 11:14:30 +02003897 if (!intel_irqs_enabled(dev_priv))
3898 return IRQ_NONE;
3899
Imre Deak1f814da2015-12-16 02:52:19 +02003900 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
3901 disable_rpm_wakeref_asserts(dev_priv);
3902
Chris Wilsona266c7d2012-04-24 22:59:44 +01003903 iir = I915_READ(IIR);
Chris Wilson38bde182012-04-24 22:59:50 +01003904 do {
3905 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson8291ee92012-04-24 22:59:47 +01003906 bool blc_event = false;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003907
3908 /* Can't rely on pipestat interrupt bit in iir as it might
3909 * have been cleared after the pipestat interrupt was received.
3910 * It doesn't set the bit in iir again, but it still produces
3911 * interrupts (for non-MSI).
3912 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02003913 spin_lock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003914 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01003915 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003916
Damien Lespiau055e3932014-08-18 13:49:10 +01003917 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003918 i915_reg_t reg = PIPESTAT(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003919 pipe_stats[pipe] = I915_READ(reg);
3920
Chris Wilson38bde182012-04-24 22:59:50 +01003921 /* Clear the PIPE*STAT regs before the IIR */
Chris Wilsona266c7d2012-04-24 22:59:44 +01003922 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003923 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilson38bde182012-04-24 22:59:50 +01003924 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003925 }
3926 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02003927 spin_unlock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003928
3929 if (!irq_received)
3930 break;
3931
Chris Wilsona266c7d2012-04-24 22:59:44 +01003932 /* Consume port. Then clear IIR or we'll miss events */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003933 if (I915_HAS_HOTPLUG(dev_priv) &&
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03003934 iir & I915_DISPLAY_PORT_INTERRUPT) {
3935 u32 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
3936 if (hotplug_status)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003937 i9xx_hpd_irq_handler(dev_priv, hotplug_status);
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03003938 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01003939
Chris Wilson38bde182012-04-24 22:59:50 +01003940 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003941 new_iir = I915_READ(IIR); /* Flush posted writes */
3942
Chris Wilsona266c7d2012-04-24 22:59:44 +01003943 if (iir & I915_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05303944 notify_ring(dev_priv->engine[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003945
Damien Lespiau055e3932014-08-18 13:49:10 +01003946 for_each_pipe(dev_priv, pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02003947 int plane = pipe;
3948 if (HAS_FBC(dev_priv))
3949 plane = !plane;
3950
3951 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
3952 i915_handle_vblank(dev_priv, plane, pipe, iir))
3953 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003954
3955 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3956 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02003957
3958 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003959 i9xx_pipe_crc_irq_handler(dev_priv, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003960
Daniel Vetter1f7247c2014-09-30 10:56:48 +02003961 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3962 intel_cpu_fifo_underrun_irq_handler(dev_priv,
3963 pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003964 }
3965
Chris Wilsona266c7d2012-04-24 22:59:44 +01003966 if (blc_event || (iir & I915_ASLE_INTERRUPT))
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003967 intel_opregion_asle_intr(dev_priv);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003968
3969 /* With MSI, interrupts are only generated when iir
3970 * transitions from zero to nonzero. If another bit got
3971 * set while we were handling the existing iir bits, then
3972 * we would never get another interrupt.
3973 *
3974 * This is fine on non-MSI as well, as if we hit this path
3975 * we avoid exiting the interrupt handler only to generate
3976 * another one.
3977 *
3978 * Note that for MSI this could cause a stray interrupt report
3979 * if an interrupt landed in the time between writing IIR and
3980 * the posting read. This should be rare enough to never
3981 * trigger the 99% of 100,000 interrupts test for disabling
3982 * stray interrupts.
3983 */
Chris Wilson38bde182012-04-24 22:59:50 +01003984 ret = IRQ_HANDLED;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003985 iir = new_iir;
Chris Wilson38bde182012-04-24 22:59:50 +01003986 } while (iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003987
Imre Deak1f814da2015-12-16 02:52:19 +02003988 enable_rpm_wakeref_asserts(dev_priv);
3989
Chris Wilsona266c7d2012-04-24 22:59:44 +01003990 return ret;
3991}
3992
3993static void i915_irq_uninstall(struct drm_device * dev)
3994{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003995 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003996 int pipe;
3997
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00003998 if (I915_HAS_HOTPLUG(dev_priv)) {
Egbert Eich0706f172015-09-23 16:15:27 +02003999 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004000 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4001 }
4002
Chris Wilson00d98eb2012-04-24 22:59:48 +01004003 I915_WRITE16(HWSTAM, 0xffff);
Damien Lespiau055e3932014-08-18 13:49:10 +01004004 for_each_pipe(dev_priv, pipe) {
Chris Wilson55b39752012-04-24 22:59:49 +01004005 /* Clear enable bits; then clear status bits */
Chris Wilsona266c7d2012-04-24 22:59:44 +01004006 I915_WRITE(PIPESTAT(pipe), 0);
Chris Wilson55b39752012-04-24 22:59:49 +01004007 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
4008 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004009 I915_WRITE(IMR, 0xffffffff);
4010 I915_WRITE(IER, 0x0);
4011
Chris Wilsona266c7d2012-04-24 22:59:44 +01004012 I915_WRITE(IIR, I915_READ(IIR));
4013}
4014
4015static void i965_irq_preinstall(struct drm_device * dev)
4016{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004017 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004018 int pipe;
4019
Egbert Eich0706f172015-09-23 16:15:27 +02004020 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsonadca4732012-05-11 18:01:31 +01004021 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004022
4023 I915_WRITE(HWSTAM, 0xeffe);
Damien Lespiau055e3932014-08-18 13:49:10 +01004024 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004025 I915_WRITE(PIPESTAT(pipe), 0);
4026 I915_WRITE(IMR, 0xffffffff);
4027 I915_WRITE(IER, 0x0);
4028 POSTING_READ(IER);
4029}
4030
4031static int i965_irq_postinstall(struct drm_device *dev)
4032{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004033 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004034 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004035 u32 error_mask;
4036
Chris Wilsona266c7d2012-04-24 22:59:44 +01004037 /* Unmask the interrupts that we always want on. */
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004038 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
Chris Wilsonadca4732012-05-11 18:01:31 +01004039 I915_DISPLAY_PORT_INTERRUPT |
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004040 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4041 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4042 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4043 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
4044 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
4045
4046 enable_mask = ~dev_priv->irq_mask;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004047 enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4048 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004049 enable_mask |= I915_USER_INTERRUPT;
4050
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004051 if (IS_G4X(dev_priv))
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004052 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004053
Daniel Vetterb79480b2013-06-27 17:52:10 +02004054 /* Interrupt setup is already guaranteed to be single-threaded, this is
4055 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02004056 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02004057 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
4058 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4059 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02004060 spin_unlock_irq(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004061
Chris Wilsona266c7d2012-04-24 22:59:44 +01004062 /*
4063 * Enable some error detection, note the instruction error mask
4064 * bit is reserved, so we leave it masked.
4065 */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004066 if (IS_G4X(dev_priv)) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004067 error_mask = ~(GM45_ERROR_PAGE_TABLE |
4068 GM45_ERROR_MEM_PRIV |
4069 GM45_ERROR_CP_PRIV |
4070 I915_ERROR_MEMORY_REFRESH);
4071 } else {
4072 error_mask = ~(I915_ERROR_PAGE_TABLE |
4073 I915_ERROR_MEMORY_REFRESH);
4074 }
4075 I915_WRITE(EMR, error_mask);
4076
4077 I915_WRITE(IMR, dev_priv->irq_mask);
4078 I915_WRITE(IER, enable_mask);
4079 POSTING_READ(IER);
4080
Egbert Eich0706f172015-09-23 16:15:27 +02004081 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004082 POSTING_READ(PORT_HOTPLUG_EN);
4083
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004084 i915_enable_asle_pipestat(dev_priv);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004085
4086 return 0;
4087}
4088
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004089static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv)
Daniel Vetter20afbda2012-12-11 14:05:07 +01004090{
Daniel Vetter20afbda2012-12-11 14:05:07 +01004091 u32 hotplug_en;
4092
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004093 assert_spin_locked(&dev_priv->irq_lock);
4094
Ville Syrjälä778eb332015-01-09 14:21:13 +02004095 /* Note HDMI and DP share hotplug bits */
4096 /* enable bits are the same for all generations */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004097 hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915);
Ville Syrjälä778eb332015-01-09 14:21:13 +02004098 /* Programming the CRT detection parameters tends
4099 to generate a spurious hotplug event about three
4100 seconds later. So just do it once.
4101 */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004102 if (IS_G4X(dev_priv))
Ville Syrjälä778eb332015-01-09 14:21:13 +02004103 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
Ville Syrjälä778eb332015-01-09 14:21:13 +02004104 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004105
Ville Syrjälä778eb332015-01-09 14:21:13 +02004106 /* Ignore TV since it's buggy */
Egbert Eich0706f172015-09-23 16:15:27 +02004107 i915_hotplug_interrupt_update_locked(dev_priv,
Jani Nikulaf9e3dc72015-10-21 17:22:43 +03004108 HOTPLUG_INT_EN_MASK |
4109 CRT_HOTPLUG_VOLTAGE_COMPARE_MASK |
4110 CRT_HOTPLUG_ACTIVATION_PERIOD_64,
4111 hotplug_en);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004112}
4113
Daniel Vetterff1f5252012-10-02 15:10:55 +02004114static irqreturn_t i965_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004115{
Daniel Vetter45a83f82014-05-12 19:17:55 +02004116 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004117 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004118 u32 iir, new_iir;
4119 u32 pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01004120 int ret = IRQ_NONE, pipe;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004121 u32 flip_mask =
4122 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4123 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004124
Imre Deak2dd2a882015-02-24 11:14:30 +02004125 if (!intel_irqs_enabled(dev_priv))
4126 return IRQ_NONE;
4127
Imre Deak1f814da2015-12-16 02:52:19 +02004128 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
4129 disable_rpm_wakeref_asserts(dev_priv);
4130
Chris Wilsona266c7d2012-04-24 22:59:44 +01004131 iir = I915_READ(IIR);
4132
Chris Wilsona266c7d2012-04-24 22:59:44 +01004133 for (;;) {
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004134 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson2c8ba292012-04-24 22:59:46 +01004135 bool blc_event = false;
4136
Chris Wilsona266c7d2012-04-24 22:59:44 +01004137 /* Can't rely on pipestat interrupt bit in iir as it might
4138 * have been cleared after the pipestat interrupt was received.
4139 * It doesn't set the bit in iir again, but it still produces
4140 * interrupts (for non-MSI).
4141 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02004142 spin_lock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004143 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01004144 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004145
Damien Lespiau055e3932014-08-18 13:49:10 +01004146 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004147 i915_reg_t reg = PIPESTAT(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004148 pipe_stats[pipe] = I915_READ(reg);
4149
4150 /*
4151 * Clear the PIPE*STAT regs before the IIR
4152 */
4153 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004154 I915_WRITE(reg, pipe_stats[pipe]);
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004155 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004156 }
4157 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02004158 spin_unlock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004159
4160 if (!irq_received)
4161 break;
4162
4163 ret = IRQ_HANDLED;
4164
4165 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03004166 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
4167 u32 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
4168 if (hotplug_status)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004169 i9xx_hpd_irq_handler(dev_priv, hotplug_status);
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03004170 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004171
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004172 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004173 new_iir = I915_READ(IIR); /* Flush posted writes */
4174
Chris Wilsona266c7d2012-04-24 22:59:44 +01004175 if (iir & I915_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05304176 notify_ring(dev_priv->engine[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004177 if (iir & I915_BSD_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05304178 notify_ring(dev_priv->engine[VCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004179
Damien Lespiau055e3932014-08-18 13:49:10 +01004180 for_each_pipe(dev_priv, pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02004181 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
4182 i915_handle_vblank(dev_priv, pipe, pipe, iir))
4183 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004184
4185 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4186 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02004187
4188 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004189 i9xx_pipe_crc_irq_handler(dev_priv, pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004190
Daniel Vetter1f7247c2014-09-30 10:56:48 +02004191 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
4192 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004193 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004194
4195 if (blc_event || (iir & I915_ASLE_INTERRUPT))
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004196 intel_opregion_asle_intr(dev_priv);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004197
Daniel Vetter515ac2b2012-12-01 13:53:44 +01004198 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004199 gmbus_irq_handler(dev_priv);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01004200
Chris Wilsona266c7d2012-04-24 22:59:44 +01004201 /* With MSI, interrupts are only generated when iir
4202 * transitions from zero to nonzero. If another bit got
4203 * set while we were handling the existing iir bits, then
4204 * we would never get another interrupt.
4205 *
4206 * This is fine on non-MSI as well, as if we hit this path
4207 * we avoid exiting the interrupt handler only to generate
4208 * another one.
4209 *
4210 * Note that for MSI this could cause a stray interrupt report
4211 * if an interrupt landed in the time between writing IIR and
4212 * the posting read. This should be rare enough to never
4213 * trigger the 99% of 100,000 interrupts test for disabling
4214 * stray interrupts.
4215 */
4216 iir = new_iir;
4217 }
4218
Imre Deak1f814da2015-12-16 02:52:19 +02004219 enable_rpm_wakeref_asserts(dev_priv);
4220
Chris Wilsona266c7d2012-04-24 22:59:44 +01004221 return ret;
4222}
4223
4224static void i965_irq_uninstall(struct drm_device * dev)
4225{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004226 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004227 int pipe;
4228
4229 if (!dev_priv)
4230 return;
4231
Egbert Eich0706f172015-09-23 16:15:27 +02004232 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsonadca4732012-05-11 18:01:31 +01004233 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004234
4235 I915_WRITE(HWSTAM, 0xffffffff);
Damien Lespiau055e3932014-08-18 13:49:10 +01004236 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004237 I915_WRITE(PIPESTAT(pipe), 0);
4238 I915_WRITE(IMR, 0xffffffff);
4239 I915_WRITE(IER, 0x0);
4240
Damien Lespiau055e3932014-08-18 13:49:10 +01004241 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004242 I915_WRITE(PIPESTAT(pipe),
4243 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
4244 I915_WRITE(IIR, I915_READ(IIR));
4245}
4246
Daniel Vetterfca52a52014-09-30 10:56:45 +02004247/**
4248 * intel_irq_init - initializes irq support
4249 * @dev_priv: i915 device instance
4250 *
4251 * This function initializes all the irq support including work items, timers
4252 * and all the vtables. It does not setup the interrupt itself though.
4253 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004254void intel_irq_init(struct drm_i915_private *dev_priv)
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004255{
Chris Wilson91c8a322016-07-05 10:40:23 +01004256 struct drm_device *dev = &dev_priv->drm;
Chris Wilson8b2e3262012-04-24 22:59:41 +01004257
Jani Nikula77913b32015-06-18 13:06:16 +03004258 intel_hpd_init_work(dev_priv);
4259
Daniel Vetterc6a828d2012-08-08 23:35:35 +02004260 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01004261 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
Chris Wilson8b2e3262012-04-24 22:59:41 +01004262
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00004263 if (HAS_GUC_SCHED(dev_priv))
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05304264 dev_priv->pm_guc_events = GEN9_GUC_TO_HOST_INT_EVENT;
4265
Deepak Sa6706b42014-03-15 20:23:22 +05304266 /* Let's track the enabled rps events */
Wayne Boyer666a4532015-12-09 12:29:35 -08004267 if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä6c65a582014-08-29 14:14:07 +03004268 /* WaGsvRC0ResidencyMethod:vlv */
Chris Wilson6f4b12f82015-03-18 09:48:23 +00004269 dev_priv->pm_rps_events = GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED;
Deepak S31685c22014-07-03 17:33:01 -04004270 else
4271 dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
Deepak Sa6706b42014-03-15 20:23:22 +05304272
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +05304273 dev_priv->rps.pm_intr_keep = 0;
4274
4275 /*
4276 * SNB,IVB can while VLV,CHV may hard hang on looping batchbuffer
4277 * if GEN6_PM_UP_EI_EXPIRED is masked.
4278 *
4279 * TODO: verify if this can be reproduced on VLV,CHV.
4280 */
4281 if (INTEL_INFO(dev_priv)->gen <= 7 && !IS_HASWELL(dev_priv))
4282 dev_priv->rps.pm_intr_keep |= GEN6_PM_RP_UP_EI_EXPIRED;
4283
4284 if (INTEL_INFO(dev_priv)->gen >= 8)
Dave Gordonb20e3cf2016-09-12 21:19:35 +01004285 dev_priv->rps.pm_intr_keep |= GEN8_PMINTR_REDIRECT_TO_GUC;
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +05304286
Daniel Vetterb9632912014-09-30 10:56:44 +02004287 if (IS_GEN2(dev_priv)) {
Rodrigo Vivi4194c082016-08-03 10:00:56 -07004288 /* Gen2 doesn't have a hardware frame counter */
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +03004289 dev->max_vblank_count = 0;
Rodrigo Vivi4194c082016-08-03 10:00:56 -07004290 dev->driver->get_vblank_counter = drm_vblank_no_hw_counter;
Daniel Vetterb9632912014-09-30 10:56:44 +02004291 } else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004292 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
Ville Syrjäläfd8f5072015-09-18 20:03:42 +03004293 dev->driver->get_vblank_counter = g4x_get_vblank_counter;
Ville Syrjälä391f75e2013-09-25 19:55:26 +03004294 } else {
4295 dev->driver->get_vblank_counter = i915_get_vblank_counter;
4296 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004297 }
4298
Ville Syrjälä21da2702014-08-06 14:49:55 +03004299 /*
4300 * Opt out of the vblank disable timer on everything except gen2.
4301 * Gen2 doesn't have a hardware frame counter and so depends on
4302 * vblank interrupts to produce sane vblank seuquence numbers.
4303 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004304 if (!IS_GEN2(dev_priv))
Ville Syrjälä21da2702014-08-06 14:49:55 +03004305 dev->vblank_disable_immediate = true;
4306
Chris Wilson262fd482017-02-15 13:15:47 +00004307 /* Most platforms treat the display irq block as an always-on
4308 * power domain. vlv/chv can disable it at runtime and need
4309 * special care to avoid writing any of the display block registers
4310 * outside of the power domain. We defer setting up the display irqs
4311 * in this case to the runtime pm.
4312 */
4313 dev_priv->display_irqs_enabled = true;
4314 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
4315 dev_priv->display_irqs_enabled = false;
4316
Lyude317eaa92017-02-03 21:18:25 -05004317 dev_priv->hotplug.hpd_storm_threshold = HPD_STORM_DEFAULT_THRESHOLD;
4318
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +01004319 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
4320 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004321
Daniel Vetterb9632912014-09-30 10:56:44 +02004322 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä43f328d2014-04-09 20:40:52 +03004323 dev->driver->irq_handler = cherryview_irq_handler;
4324 dev->driver->irq_preinstall = cherryview_irq_preinstall;
4325 dev->driver->irq_postinstall = cherryview_irq_postinstall;
4326 dev->driver->irq_uninstall = cherryview_irq_uninstall;
Chris Wilson86e83e32016-10-07 20:49:52 +01004327 dev->driver->enable_vblank = i965_enable_vblank;
4328 dev->driver->disable_vblank = i965_disable_vblank;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03004329 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Daniel Vetterb9632912014-09-30 10:56:44 +02004330 } else if (IS_VALLEYVIEW(dev_priv)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07004331 dev->driver->irq_handler = valleyview_irq_handler;
4332 dev->driver->irq_preinstall = valleyview_irq_preinstall;
4333 dev->driver->irq_postinstall = valleyview_irq_postinstall;
4334 dev->driver->irq_uninstall = valleyview_irq_uninstall;
Chris Wilson86e83e32016-10-07 20:49:52 +01004335 dev->driver->enable_vblank = i965_enable_vblank;
4336 dev->driver->disable_vblank = i965_disable_vblank;
Egbert Eichfa00abe2013-02-25 12:06:48 -05004337 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Daniel Vetterb9632912014-09-30 10:56:44 +02004338 } else if (INTEL_INFO(dev_priv)->gen >= 8) {
Ben Widawskyabd58f02013-11-02 21:07:09 -07004339 dev->driver->irq_handler = gen8_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004340 dev->driver->irq_preinstall = gen8_irq_reset;
Ben Widawskyabd58f02013-11-02 21:07:09 -07004341 dev->driver->irq_postinstall = gen8_irq_postinstall;
4342 dev->driver->irq_uninstall = gen8_irq_uninstall;
4343 dev->driver->enable_vblank = gen8_enable_vblank;
4344 dev->driver->disable_vblank = gen8_disable_vblank;
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02004345 if (IS_GEN9_LP(dev_priv))
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02004346 dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004347 else if (HAS_PCH_SPT(dev_priv) || HAS_PCH_KBP(dev_priv))
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03004348 dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup;
4349 else
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03004350 dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004351 } else if (HAS_PCH_SPLIT(dev_priv)) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004352 dev->driver->irq_handler = ironlake_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004353 dev->driver->irq_preinstall = ironlake_irq_reset;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004354 dev->driver->irq_postinstall = ironlake_irq_postinstall;
4355 dev->driver->irq_uninstall = ironlake_irq_uninstall;
4356 dev->driver->enable_vblank = ironlake_enable_vblank;
4357 dev->driver->disable_vblank = ironlake_disable_vblank;
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03004358 dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004359 } else {
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01004360 if (IS_GEN2(dev_priv)) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01004361 dev->driver->irq_preinstall = i8xx_irq_preinstall;
4362 dev->driver->irq_postinstall = i8xx_irq_postinstall;
4363 dev->driver->irq_handler = i8xx_irq_handler;
4364 dev->driver->irq_uninstall = i8xx_irq_uninstall;
Chris Wilson86e83e32016-10-07 20:49:52 +01004365 dev->driver->enable_vblank = i8xx_enable_vblank;
4366 dev->driver->disable_vblank = i8xx_disable_vblank;
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01004367 } else if (IS_GEN3(dev_priv)) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004368 dev->driver->irq_preinstall = i915_irq_preinstall;
4369 dev->driver->irq_postinstall = i915_irq_postinstall;
4370 dev->driver->irq_uninstall = i915_irq_uninstall;
4371 dev->driver->irq_handler = i915_irq_handler;
Chris Wilson86e83e32016-10-07 20:49:52 +01004372 dev->driver->enable_vblank = i8xx_enable_vblank;
4373 dev->driver->disable_vblank = i8xx_disable_vblank;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004374 } else {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004375 dev->driver->irq_preinstall = i965_irq_preinstall;
4376 dev->driver->irq_postinstall = i965_irq_postinstall;
4377 dev->driver->irq_uninstall = i965_irq_uninstall;
4378 dev->driver->irq_handler = i965_irq_handler;
Chris Wilson86e83e32016-10-07 20:49:52 +01004379 dev->driver->enable_vblank = i965_enable_vblank;
4380 dev->driver->disable_vblank = i965_disable_vblank;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004381 }
Ville Syrjälä778eb332015-01-09 14:21:13 +02004382 if (I915_HAS_HOTPLUG(dev_priv))
4383 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004384 }
4385}
Daniel Vetter20afbda2012-12-11 14:05:07 +01004386
Daniel Vetterfca52a52014-09-30 10:56:45 +02004387/**
Daniel Vetterfca52a52014-09-30 10:56:45 +02004388 * intel_irq_install - enables the hardware interrupt
4389 * @dev_priv: i915 device instance
4390 *
4391 * This function enables the hardware interrupt handling, but leaves the hotplug
4392 * handling still disabled. It is called after intel_irq_init().
4393 *
4394 * In the driver load and resume code we need working interrupts in a few places
4395 * but don't want to deal with the hassle of concurrent probe and hotplug
4396 * workers. Hence the split into this two-stage approach.
4397 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004398int intel_irq_install(struct drm_i915_private *dev_priv)
4399{
4400 /*
4401 * We enable some interrupt sources in our postinstall hooks, so mark
4402 * interrupts as enabled _before_ actually enabling them to avoid
4403 * special cases in our ordering checks.
4404 */
4405 dev_priv->pm.irqs_enabled = true;
4406
Chris Wilson91c8a322016-07-05 10:40:23 +01004407 return drm_irq_install(&dev_priv->drm, dev_priv->drm.pdev->irq);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004408}
4409
Daniel Vetterfca52a52014-09-30 10:56:45 +02004410/**
4411 * intel_irq_uninstall - finilizes all irq handling
4412 * @dev_priv: i915 device instance
4413 *
4414 * This stops interrupt and hotplug handling and unregisters and frees all
4415 * resources acquired in the init functions.
4416 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004417void intel_irq_uninstall(struct drm_i915_private *dev_priv)
4418{
Chris Wilson91c8a322016-07-05 10:40:23 +01004419 drm_irq_uninstall(&dev_priv->drm);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004420 intel_hpd_cancel_work(dev_priv);
4421 dev_priv->pm.irqs_enabled = false;
4422}
4423
Daniel Vetterfca52a52014-09-30 10:56:45 +02004424/**
4425 * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
4426 * @dev_priv: i915 device instance
4427 *
4428 * This function is used to disable interrupts at runtime, both in the runtime
4429 * pm and the system suspend/resume code.
4430 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004431void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004432{
Chris Wilson91c8a322016-07-05 10:40:23 +01004433 dev_priv->drm.driver->irq_uninstall(&dev_priv->drm);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004434 dev_priv->pm.irqs_enabled = false;
Chris Wilson91c8a322016-07-05 10:40:23 +01004435 synchronize_irq(dev_priv->drm.irq);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004436}
4437
Daniel Vetterfca52a52014-09-30 10:56:45 +02004438/**
4439 * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
4440 * @dev_priv: i915 device instance
4441 *
4442 * This function is used to enable interrupts at runtime, both in the runtime
4443 * pm and the system suspend/resume code.
4444 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004445void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004446{
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004447 dev_priv->pm.irqs_enabled = true;
Chris Wilson91c8a322016-07-05 10:40:23 +01004448 dev_priv->drm.driver->irq_preinstall(&dev_priv->drm);
4449 dev_priv->drm.driver->irq_postinstall(&dev_priv->drm);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004450}