blob: 77a4a01ddc08283d94a9c27f7f7a54fbc593fd54 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Jesse Barnese5747e32014-06-12 08:35:47 -070030#include <linux/acpi.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010031#include <linux/device.h>
32#include <linux/oom.h>
33#include <linux/module.h>
34#include <linux/pci.h>
35#include <linux/pm.h>
36#include <linux/pm_runtime.h>
37#include <linux/pnp.h>
38#include <linux/slab.h>
39#include <linux/vgaarb.h>
40#include <linux/vga_switcheroo.h>
41#include <linux/vt.h>
42#include <acpi/video.h>
43
David Howells760285e2012-10-02 18:01:07 +010044#include <drm/drmP.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010045#include <drm/drm_crtc_helper.h>
Maarten Lankhorsta667fb42016-12-15 15:29:44 +010046#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010047#include <drm/i915_drm.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010048
Linus Torvalds1da177e2005-04-16 15:20:36 -070049#include "i915_drv.h"
Chris Wilson990bbda2012-07-02 11:51:02 -030050#include "i915_trace.h"
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +000051#include "i915_pmu.h"
Lionel Landwerlina446ae22018-03-06 12:28:56 +000052#include "i915_query.h"
Chris Wilson0673ad42016-06-24 14:00:22 +010053#include "i915_vgpu.h"
Kenneth Graunkef49f0582010-09-11 01:19:14 -070054#include "intel_drv.h"
Anusha Srivatsa5464cd62017-01-18 08:05:58 -080055#include "intel_uc.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070056
Kristian Høgsberg112b7152009-01-04 16:55:33 -050057static struct drm_driver driver;
58
Michal Wajdeczkofae919f2018-02-01 17:32:48 +000059#if IS_ENABLED(CONFIG_DRM_I915_DEBUG)
Chris Wilson0673ad42016-06-24 14:00:22 +010060static unsigned int i915_load_fail_count;
61
62bool __i915_inject_load_failure(const char *func, int line)
63{
Michal Wajdeczko4f044a82017-09-19 19:38:44 +000064 if (i915_load_fail_count >= i915_modparams.inject_load_failure)
Chris Wilson0673ad42016-06-24 14:00:22 +010065 return false;
66
Michal Wajdeczko4f044a82017-09-19 19:38:44 +000067 if (++i915_load_fail_count == i915_modparams.inject_load_failure) {
Chris Wilson0673ad42016-06-24 14:00:22 +010068 DRM_INFO("Injecting failure at checkpoint %u [%s:%d]\n",
Michal Wajdeczko4f044a82017-09-19 19:38:44 +000069 i915_modparams.inject_load_failure, func, line);
Chris Wilsoncf68f0c2018-06-06 15:41:53 +010070 i915_modparams.inject_load_failure = 0;
Chris Wilson0673ad42016-06-24 14:00:22 +010071 return true;
72 }
73
74 return false;
75}
Chris Wilson51c18bf2018-06-09 12:10:58 +010076
77bool i915_error_injected(void)
78{
79 return i915_load_fail_count && !i915_modparams.inject_load_failure;
80}
81
Michal Wajdeczkofae919f2018-02-01 17:32:48 +000082#endif
Chris Wilson0673ad42016-06-24 14:00:22 +010083
84#define FDO_BUG_URL "https://bugs.freedesktop.org/enter_bug.cgi?product=DRI"
85#define FDO_BUG_MSG "Please file a bug at " FDO_BUG_URL " against DRM/Intel " \
86 "providing the dmesg log by booting with drm.debug=0xf"
87
88void
89__i915_printk(struct drm_i915_private *dev_priv, const char *level,
90 const char *fmt, ...)
91{
92 static bool shown_bug_once;
David Weinehallc49d13e2016-08-22 13:32:42 +030093 struct device *kdev = dev_priv->drm.dev;
Chris Wilson0673ad42016-06-24 14:00:22 +010094 bool is_error = level[1] <= KERN_ERR[1];
95 bool is_debug = level[1] == KERN_DEBUG[1];
96 struct va_format vaf;
97 va_list args;
98
99 if (is_debug && !(drm_debug & DRM_UT_DRIVER))
100 return;
101
102 va_start(args, fmt);
103
104 vaf.fmt = fmt;
105 vaf.va = &args;
106
Chris Wilson8cff1f42018-07-09 14:48:58 +0100107 if (is_error)
108 dev_printk(level, kdev, "%pV", &vaf);
109 else
110 dev_printk(level, kdev, "[" DRM_NAME ":%ps] %pV",
111 __builtin_return_address(0), &vaf);
112
113 va_end(args);
Chris Wilson0673ad42016-06-24 14:00:22 +0100114
115 if (is_error && !shown_bug_once) {
Chris Wilson4e8507b2018-05-06 19:31:47 +0100116 /*
117 * Ask the user to file a bug report for the error, except
118 * if they may have caused the bug by fiddling with unsafe
119 * module parameters.
120 */
121 if (!test_taint(TAINT_USER))
122 dev_notice(kdev, "%s", FDO_BUG_MSG);
Chris Wilson0673ad42016-06-24 14:00:22 +0100123 shown_bug_once = true;
124 }
Chris Wilson0673ad42016-06-24 14:00:22 +0100125}
126
Jani Nikulada6c10c22018-02-05 19:31:36 +0200127/* Map PCH device id to PCH type, or PCH_NONE if unknown. */
128static enum intel_pch
129intel_pch_type(const struct drm_i915_private *dev_priv, unsigned short id)
130{
131 switch (id) {
132 case INTEL_PCH_IBX_DEVICE_ID_TYPE:
133 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
134 WARN_ON(!IS_GEN5(dev_priv));
135 return PCH_IBX;
136 case INTEL_PCH_CPT_DEVICE_ID_TYPE:
137 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
138 WARN_ON(!IS_GEN6(dev_priv) && !IS_IVYBRIDGE(dev_priv));
139 return PCH_CPT;
140 case INTEL_PCH_PPT_DEVICE_ID_TYPE:
141 DRM_DEBUG_KMS("Found PantherPoint PCH\n");
142 WARN_ON(!IS_GEN6(dev_priv) && !IS_IVYBRIDGE(dev_priv));
143 /* PantherPoint is CPT compatible */
144 return PCH_CPT;
145 case INTEL_PCH_LPT_DEVICE_ID_TYPE:
146 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
147 WARN_ON(!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv));
148 WARN_ON(IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv));
149 return PCH_LPT;
150 case INTEL_PCH_LPT_LP_DEVICE_ID_TYPE:
151 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
152 WARN_ON(!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv));
153 WARN_ON(!IS_HSW_ULT(dev_priv) && !IS_BDW_ULT(dev_priv));
154 return PCH_LPT;
155 case INTEL_PCH_WPT_DEVICE_ID_TYPE:
156 DRM_DEBUG_KMS("Found WildcatPoint PCH\n");
157 WARN_ON(!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv));
158 WARN_ON(IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv));
159 /* WildcatPoint is LPT compatible */
160 return PCH_LPT;
161 case INTEL_PCH_WPT_LP_DEVICE_ID_TYPE:
162 DRM_DEBUG_KMS("Found WildcatPoint LP PCH\n");
163 WARN_ON(!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv));
164 WARN_ON(!IS_HSW_ULT(dev_priv) && !IS_BDW_ULT(dev_priv));
165 /* WildcatPoint is LPT compatible */
166 return PCH_LPT;
167 case INTEL_PCH_SPT_DEVICE_ID_TYPE:
168 DRM_DEBUG_KMS("Found SunrisePoint PCH\n");
169 WARN_ON(!IS_SKYLAKE(dev_priv) && !IS_KABYLAKE(dev_priv));
170 return PCH_SPT;
171 case INTEL_PCH_SPT_LP_DEVICE_ID_TYPE:
172 DRM_DEBUG_KMS("Found SunrisePoint LP PCH\n");
173 WARN_ON(!IS_SKYLAKE(dev_priv) && !IS_KABYLAKE(dev_priv));
174 return PCH_SPT;
175 case INTEL_PCH_KBP_DEVICE_ID_TYPE:
176 DRM_DEBUG_KMS("Found Kaby Lake PCH (KBP)\n");
177 WARN_ON(!IS_SKYLAKE(dev_priv) && !IS_KABYLAKE(dev_priv) &&
178 !IS_COFFEELAKE(dev_priv));
179 return PCH_KBP;
180 case INTEL_PCH_CNP_DEVICE_ID_TYPE:
181 DRM_DEBUG_KMS("Found Cannon Lake PCH (CNP)\n");
182 WARN_ON(!IS_CANNONLAKE(dev_priv) && !IS_COFFEELAKE(dev_priv));
183 return PCH_CNP;
184 case INTEL_PCH_CNP_LP_DEVICE_ID_TYPE:
185 DRM_DEBUG_KMS("Found Cannon Lake LP PCH (CNP-LP)\n");
186 WARN_ON(!IS_CANNONLAKE(dev_priv) && !IS_COFFEELAKE(dev_priv));
187 return PCH_CNP;
188 case INTEL_PCH_ICP_DEVICE_ID_TYPE:
189 DRM_DEBUG_KMS("Found Ice Lake PCH\n");
190 WARN_ON(!IS_ICELAKE(dev_priv));
191 return PCH_ICP;
192 default:
193 return PCH_NONE;
194 }
195}
Chris Wilson0673ad42016-06-24 14:00:22 +0100196
Jani Nikula435ad2c2018-02-05 19:31:37 +0200197static bool intel_is_virt_pch(unsigned short id,
198 unsigned short svendor, unsigned short sdevice)
199{
200 return (id == INTEL_PCH_P2X_DEVICE_ID_TYPE ||
201 id == INTEL_PCH_P3X_DEVICE_ID_TYPE ||
202 (id == INTEL_PCH_QEMU_DEVICE_ID_TYPE &&
203 svendor == PCI_SUBVENDOR_ID_REDHAT_QUMRANET &&
204 sdevice == PCI_SUBDEVICE_ID_QEMU));
205}
206
Jani Nikula40ace642018-02-05 19:31:38 +0200207static unsigned short
208intel_virt_detect_pch(const struct drm_i915_private *dev_priv)
Robert Beckett30c964a2015-08-28 13:10:22 +0100209{
Jani Nikula40ace642018-02-05 19:31:38 +0200210 unsigned short id = 0;
Robert Beckett30c964a2015-08-28 13:10:22 +0100211
212 /*
213 * In a virtualized passthrough environment we can be in a
214 * setup where the ISA bridge is not able to be passed through.
215 * In this case, a south bridge can be emulated and we have to
216 * make an educated guess as to which PCH is really there.
217 */
218
Jani Nikula40ace642018-02-05 19:31:38 +0200219 if (IS_GEN5(dev_priv))
220 id = INTEL_PCH_IBX_DEVICE_ID_TYPE;
221 else if (IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv))
222 id = INTEL_PCH_CPT_DEVICE_ID_TYPE;
223 else if (IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv))
224 id = INTEL_PCH_LPT_LP_DEVICE_ID_TYPE;
225 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
226 id = INTEL_PCH_LPT_DEVICE_ID_TYPE;
227 else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
228 id = INTEL_PCH_SPT_DEVICE_ID_TYPE;
229 else if (IS_COFFEELAKE(dev_priv) || IS_CANNONLAKE(dev_priv))
230 id = INTEL_PCH_CNP_DEVICE_ID_TYPE;
Anusha Srivatsaf17ca502018-05-21 17:25:43 -0700231 else if (IS_ICELAKE(dev_priv))
232 id = INTEL_PCH_ICP_DEVICE_ID_TYPE;
Robert Beckett30c964a2015-08-28 13:10:22 +0100233
Jani Nikula40ace642018-02-05 19:31:38 +0200234 if (id)
235 DRM_DEBUG_KMS("Assuming PCH ID %04x\n", id);
236 else
237 DRM_DEBUG_KMS("Assuming no PCH\n");
238
239 return id;
Robert Beckett30c964a2015-08-28 13:10:22 +0100240}
241
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000242static void intel_detect_pch(struct drm_i915_private *dev_priv)
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800243{
Imre Deakbcdb72a2014-02-14 20:23:54 +0200244 struct pci_dev *pch = NULL;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800245
246 /*
247 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
248 * make graphics device passthrough work easy for VMM, that only
249 * need to expose ISA bridge to let driver know the real hardware
250 * underneath. This is a requirement from virtualization team.
Rui Guo6a9c4b32013-06-19 21:10:23 +0800251 *
252 * In some virtualized environments (e.g. XEN), there is irrelevant
253 * ISA bridge in the system. To work reliably, we should scan trhough
254 * all the ISA bridge devices and check for the first match, instead
255 * of only checking the first one.
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800256 */
Imre Deakbcdb72a2014-02-14 20:23:54 +0200257 while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) {
Jani Nikulad67c0ac2018-02-02 15:04:16 +0200258 unsigned short id;
Jani Nikulada6c10c22018-02-05 19:31:36 +0200259 enum intel_pch pch_type;
Ville Syrjäläc5e855d2017-06-21 20:49:44 +0300260
Jani Nikulad67c0ac2018-02-02 15:04:16 +0200261 if (pch->vendor != PCI_VENDOR_ID_INTEL)
262 continue;
Dhinakaran Pandiyanec7e0bb2017-06-02 13:06:40 -0700263
Jani Nikulad67c0ac2018-02-02 15:04:16 +0200264 id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
Imre Deakbcdb72a2014-02-14 20:23:54 +0200265
Jani Nikulada6c10c22018-02-05 19:31:36 +0200266 pch_type = intel_pch_type(dev_priv, id);
267 if (pch_type != PCH_NONE) {
268 dev_priv->pch_type = pch_type;
Jani Nikula40ace642018-02-05 19:31:38 +0200269 dev_priv->pch_id = id;
270 break;
Jani Nikula435ad2c2018-02-05 19:31:37 +0200271 } else if (intel_is_virt_pch(id, pch->subsystem_vendor,
Jani Nikula40ace642018-02-05 19:31:38 +0200272 pch->subsystem_device)) {
273 id = intel_virt_detect_pch(dev_priv);
Jani Nikula85b17e62018-06-08 15:33:28 +0300274 pch_type = intel_pch_type(dev_priv, id);
275
276 /* Sanity check virtual PCH id */
277 if (WARN_ON(id && pch_type == PCH_NONE))
278 id = 0;
279
Jani Nikula40ace642018-02-05 19:31:38 +0200280 dev_priv->pch_type = pch_type;
281 dev_priv->pch_id = id;
282 break;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800283 }
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800284 }
Jani Nikula07ba0a82018-06-08 15:33:30 +0300285
286 /*
287 * Use PCH_NOP (PCH but no South Display) for PCH platforms without
288 * display.
289 */
290 if (pch && INTEL_INFO(dev_priv)->num_pipes == 0) {
291 DRM_DEBUG_KMS("Display disabled, reverting to NOP PCH\n");
292 dev_priv->pch_type = PCH_NOP;
293 dev_priv->pch_id = 0;
294 }
295
Rui Guo6a9c4b32013-06-19 21:10:23 +0800296 if (!pch)
Imre Deakbcdb72a2014-02-14 20:23:54 +0200297 DRM_DEBUG_KMS("No PCH found.\n");
298
299 pci_dev_put(pch);
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800300}
301
Ville Syrjälä6a20fe72018-02-07 18:48:41 +0200302static int i915_getparam_ioctl(struct drm_device *dev, void *data,
303 struct drm_file *file_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100304{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100305 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300306 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100307 drm_i915_getparam_t *param = data;
308 int value;
309
310 switch (param->param) {
311 case I915_PARAM_IRQ_ACTIVE:
312 case I915_PARAM_ALLOW_BATCHBUFFER:
313 case I915_PARAM_LAST_DISPATCH:
Kenneth Graunkeef0f4112017-02-15 01:34:46 -0800314 case I915_PARAM_HAS_EXEC_CONSTANTS:
Chris Wilson0673ad42016-06-24 14:00:22 +0100315 /* Reject all old ums/dri params. */
316 return -ENODEV;
317 case I915_PARAM_CHIPSET_ID:
David Weinehall52a05c32016-08-22 13:32:44 +0300318 value = pdev->device;
Chris Wilson0673ad42016-06-24 14:00:22 +0100319 break;
320 case I915_PARAM_REVISION:
David Weinehall52a05c32016-08-22 13:32:44 +0300321 value = pdev->revision;
Chris Wilson0673ad42016-06-24 14:00:22 +0100322 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100323 case I915_PARAM_NUM_FENCES_AVAIL:
324 value = dev_priv->num_fence_regs;
325 break;
326 case I915_PARAM_HAS_OVERLAY:
327 value = dev_priv->overlay ? 1 : 0;
328 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100329 case I915_PARAM_HAS_BSD:
Akash Goel3b3f1652016-10-13 22:44:48 +0530330 value = !!dev_priv->engine[VCS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100331 break;
332 case I915_PARAM_HAS_BLT:
Akash Goel3b3f1652016-10-13 22:44:48 +0530333 value = !!dev_priv->engine[BCS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100334 break;
335 case I915_PARAM_HAS_VEBOX:
Akash Goel3b3f1652016-10-13 22:44:48 +0530336 value = !!dev_priv->engine[VECS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100337 break;
338 case I915_PARAM_HAS_BSD2:
Akash Goel3b3f1652016-10-13 22:44:48 +0530339 value = !!dev_priv->engine[VCS2];
Chris Wilson0673ad42016-06-24 14:00:22 +0100340 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100341 case I915_PARAM_HAS_LLC:
David Weinehall16162472016-09-02 13:46:17 +0300342 value = HAS_LLC(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100343 break;
344 case I915_PARAM_HAS_WT:
David Weinehall16162472016-09-02 13:46:17 +0300345 value = HAS_WT(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100346 break;
347 case I915_PARAM_HAS_ALIASING_PPGTT:
David Weinehall16162472016-09-02 13:46:17 +0300348 value = USES_PPGTT(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100349 break;
350 case I915_PARAM_HAS_SEMAPHORES:
Chris Wilson93c6e962017-11-20 20:55:04 +0000351 value = HAS_LEGACY_SEMAPHORES(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100352 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100353 case I915_PARAM_HAS_SECURE_BATCHES:
354 value = capable(CAP_SYS_ADMIN);
355 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100356 case I915_PARAM_CMD_PARSER_VERSION:
357 value = i915_cmd_parser_get_version(dev_priv);
358 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100359 case I915_PARAM_SUBSLICE_TOTAL:
Imre Deak57ec1712016-08-31 19:13:05 +0300360 value = sseu_subslice_total(&INTEL_INFO(dev_priv)->sseu);
Chris Wilson0673ad42016-06-24 14:00:22 +0100361 if (!value)
362 return -ENODEV;
363 break;
364 case I915_PARAM_EU_TOTAL:
Imre Deak43b67992016-08-31 19:13:02 +0300365 value = INTEL_INFO(dev_priv)->sseu.eu_total;
Chris Wilson0673ad42016-06-24 14:00:22 +0100366 if (!value)
367 return -ENODEV;
368 break;
369 case I915_PARAM_HAS_GPU_RESET:
Michal Wajdeczko4f044a82017-09-19 19:38:44 +0000370 value = i915_modparams.enable_hangcheck &&
371 intel_has_gpu_reset(dev_priv);
Michel Thierry142bc7d2017-06-20 10:57:46 +0100372 if (value && intel_has_reset_engine(dev_priv))
373 value = 2;
Chris Wilson0673ad42016-06-24 14:00:22 +0100374 break;
375 case I915_PARAM_HAS_RESOURCE_STREAMER:
Lucas De Marchi08e3e212018-08-03 16:24:43 -0700376 value = 0;
Chris Wilson0673ad42016-06-24 14:00:22 +0100377 break;
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100378 case I915_PARAM_HAS_POOLED_EU:
David Weinehall16162472016-09-02 13:46:17 +0300379 value = HAS_POOLED_EU(dev_priv);
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100380 break;
381 case I915_PARAM_MIN_EU_IN_POOL:
Imre Deak43b67992016-08-31 19:13:02 +0300382 value = INTEL_INFO(dev_priv)->sseu.min_eu_in_pool;
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100383 break;
Anusha Srivatsa5464cd62017-01-18 08:05:58 -0800384 case I915_PARAM_HUC_STATUS:
Michal Wajdeczkofa265272018-03-14 20:04:29 +0000385 value = intel_huc_check_status(&dev_priv->huc);
386 if (value < 0)
387 return value;
Anusha Srivatsa5464cd62017-01-18 08:05:58 -0800388 break;
Chris Wilson4cc69072016-08-25 19:05:19 +0100389 case I915_PARAM_MMAP_GTT_VERSION:
390 /* Though we've started our numbering from 1, and so class all
391 * earlier versions as 0, in effect their value is undefined as
392 * the ioctl will report EINVAL for the unknown param!
393 */
394 value = i915_gem_mmap_gtt_version();
395 break;
Chris Wilson0de91362016-11-14 20:41:01 +0000396 case I915_PARAM_HAS_SCHEDULER:
Chris Wilson3fed1802018-02-07 21:05:43 +0000397 value = dev_priv->caps.scheduler;
Chris Wilson0de91362016-11-14 20:41:01 +0000398 break;
Chris Wilsonbeecec92017-10-03 21:34:52 +0100399
David Weinehall16162472016-09-02 13:46:17 +0300400 case I915_PARAM_MMAP_VERSION:
401 /* Remember to bump this if the version changes! */
402 case I915_PARAM_HAS_GEM:
403 case I915_PARAM_HAS_PAGEFLIPPING:
404 case I915_PARAM_HAS_EXECBUF2: /* depends on GEM */
405 case I915_PARAM_HAS_RELAXED_FENCING:
406 case I915_PARAM_HAS_COHERENT_RINGS:
407 case I915_PARAM_HAS_RELAXED_DELTA:
408 case I915_PARAM_HAS_GEN7_SOL_RESET:
409 case I915_PARAM_HAS_WAIT_TIMEOUT:
410 case I915_PARAM_HAS_PRIME_VMAP_FLUSH:
411 case I915_PARAM_HAS_PINNED_BATCHES:
412 case I915_PARAM_HAS_EXEC_NO_RELOC:
413 case I915_PARAM_HAS_EXEC_HANDLE_LUT:
414 case I915_PARAM_HAS_COHERENT_PHYS_GTT:
415 case I915_PARAM_HAS_EXEC_SOFTPIN:
Chris Wilson77ae9952017-01-27 09:40:07 +0000416 case I915_PARAM_HAS_EXEC_ASYNC:
Chris Wilsonfec04452017-01-27 09:40:08 +0000417 case I915_PARAM_HAS_EXEC_FENCE:
Chris Wilsonb0fd47a2017-04-15 10:39:02 +0100418 case I915_PARAM_HAS_EXEC_CAPTURE:
Chris Wilson1a71cf22017-06-16 15:05:23 +0100419 case I915_PARAM_HAS_EXEC_BATCH_FIRST:
Jason Ekstrandcf6e7ba2017-08-15 15:57:33 +0100420 case I915_PARAM_HAS_EXEC_FENCE_ARRAY:
David Weinehall16162472016-09-02 13:46:17 +0300421 /* For the time being all of these are always true;
422 * if some supported hardware does not have one of these
423 * features this value needs to be provided from
424 * INTEL_INFO(), a feature macro, or similar.
425 */
426 value = 1;
427 break;
Chris Wilsond2b4b972017-11-10 14:26:33 +0000428 case I915_PARAM_HAS_CONTEXT_ISOLATION:
429 value = intel_engines_has_context_isolation(dev_priv);
430 break;
Robert Bragg7fed5552017-06-13 12:22:59 +0100431 case I915_PARAM_SLICE_MASK:
432 value = INTEL_INFO(dev_priv)->sseu.slice_mask;
433 if (!value)
434 return -ENODEV;
435 break;
Robert Braggf5320232017-06-13 12:23:00 +0100436 case I915_PARAM_SUBSLICE_MASK:
Lionel Landwerlin8cc76692018-03-06 12:28:52 +0000437 value = INTEL_INFO(dev_priv)->sseu.subslice_mask[0];
Robert Braggf5320232017-06-13 12:23:00 +0100438 if (!value)
439 return -ENODEV;
440 break;
Lionel Landwerlindab91782017-11-10 19:08:44 +0000441 case I915_PARAM_CS_TIMESTAMP_FREQUENCY:
Lionel Landwerlinf577a032017-11-13 23:34:53 +0000442 value = 1000 * INTEL_INFO(dev_priv)->cs_timestamp_frequency_khz;
Lionel Landwerlindab91782017-11-10 19:08:44 +0000443 break;
Chris Wilson900ccf32018-07-20 11:19:10 +0100444 case I915_PARAM_MMAP_GTT_COHERENT:
445 value = INTEL_INFO(dev_priv)->has_coherent_ggtt;
446 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100447 default:
448 DRM_DEBUG("Unknown parameter %d\n", param->param);
449 return -EINVAL;
450 }
451
Chris Wilsondda33002016-06-24 14:00:23 +0100452 if (put_user(value, param->value))
Chris Wilson0673ad42016-06-24 14:00:22 +0100453 return -EFAULT;
Chris Wilson0673ad42016-06-24 14:00:22 +0100454
455 return 0;
456}
457
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000458static int i915_get_bridge_dev(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100459{
Sinan Kaya57b296462017-11-27 11:57:46 -0500460 int domain = pci_domain_nr(dev_priv->drm.pdev->bus);
461
462 dev_priv->bridge_dev =
463 pci_get_domain_bus_and_slot(domain, 0, PCI_DEVFN(0, 0));
Chris Wilson0673ad42016-06-24 14:00:22 +0100464 if (!dev_priv->bridge_dev) {
465 DRM_ERROR("bridge device not found\n");
466 return -1;
467 }
468 return 0;
469}
470
471/* Allocate space for the MCH regs if needed, return nonzero on error */
472static int
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000473intel_alloc_mchbar_resource(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100474{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000475 int reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100476 u32 temp_lo, temp_hi = 0;
477 u64 mchbar_addr;
478 int ret;
479
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000480 if (INTEL_GEN(dev_priv) >= 4)
Chris Wilson0673ad42016-06-24 14:00:22 +0100481 pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
482 pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
483 mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
484
485 /* If ACPI doesn't have it, assume we need to allocate it ourselves */
486#ifdef CONFIG_PNP
487 if (mchbar_addr &&
488 pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
489 return 0;
490#endif
491
492 /* Get some space for it */
493 dev_priv->mch_res.name = "i915 MCHBAR";
494 dev_priv->mch_res.flags = IORESOURCE_MEM;
495 ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
496 &dev_priv->mch_res,
497 MCHBAR_SIZE, MCHBAR_SIZE,
498 PCIBIOS_MIN_MEM,
499 0, pcibios_align_resource,
500 dev_priv->bridge_dev);
501 if (ret) {
502 DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
503 dev_priv->mch_res.start = 0;
504 return ret;
505 }
506
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000507 if (INTEL_GEN(dev_priv) >= 4)
Chris Wilson0673ad42016-06-24 14:00:22 +0100508 pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
509 upper_32_bits(dev_priv->mch_res.start));
510
511 pci_write_config_dword(dev_priv->bridge_dev, reg,
512 lower_32_bits(dev_priv->mch_res.start));
513 return 0;
514}
515
516/* Setup MCHBAR if possible, return true if we should disable it again */
517static void
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000518intel_setup_mchbar(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100519{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000520 int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100521 u32 temp;
522 bool enabled;
523
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100524 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100525 return;
526
527 dev_priv->mchbar_need_disable = false;
528
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100529 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100530 pci_read_config_dword(dev_priv->bridge_dev, DEVEN, &temp);
531 enabled = !!(temp & DEVEN_MCHBAR_EN);
532 } else {
533 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
534 enabled = temp & 1;
535 }
536
537 /* If it's already enabled, don't have to do anything */
538 if (enabled)
539 return;
540
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000541 if (intel_alloc_mchbar_resource(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100542 return;
543
544 dev_priv->mchbar_need_disable = true;
545
546 /* Space is allocated or reserved, so enable it. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100547 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100548 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
549 temp | DEVEN_MCHBAR_EN);
550 } else {
551 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
552 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
553 }
554}
555
556static void
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000557intel_teardown_mchbar(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100558{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000559 int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100560
561 if (dev_priv->mchbar_need_disable) {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100562 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100563 u32 deven_val;
564
565 pci_read_config_dword(dev_priv->bridge_dev, DEVEN,
566 &deven_val);
567 deven_val &= ~DEVEN_MCHBAR_EN;
568 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
569 deven_val);
570 } else {
571 u32 mchbar_val;
572
573 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg,
574 &mchbar_val);
575 mchbar_val &= ~1;
576 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg,
577 mchbar_val);
578 }
579 }
580
581 if (dev_priv->mch_res.start)
582 release_resource(&dev_priv->mch_res);
583}
584
585/* true = enable decode, false = disable decoder */
586static unsigned int i915_vga_set_decode(void *cookie, bool state)
587{
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000588 struct drm_i915_private *dev_priv = cookie;
Chris Wilson0673ad42016-06-24 14:00:22 +0100589
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000590 intel_modeset_vga_set_state(dev_priv, state);
Chris Wilson0673ad42016-06-24 14:00:22 +0100591 if (state)
592 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
593 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
594 else
595 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
596}
597
Tvrtko Ursulin7f26cb82016-12-01 14:16:41 +0000598static int i915_resume_switcheroo(struct drm_device *dev);
599static int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
600
Chris Wilson0673ad42016-06-24 14:00:22 +0100601static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
602{
603 struct drm_device *dev = pci_get_drvdata(pdev);
604 pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
605
606 if (state == VGA_SWITCHEROO_ON) {
607 pr_info("switched on\n");
608 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
609 /* i915 resume handler doesn't set to D0 */
David Weinehall52a05c32016-08-22 13:32:44 +0300610 pci_set_power_state(pdev, PCI_D0);
Chris Wilson0673ad42016-06-24 14:00:22 +0100611 i915_resume_switcheroo(dev);
612 dev->switch_power_state = DRM_SWITCH_POWER_ON;
613 } else {
614 pr_info("switched off\n");
615 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
616 i915_suspend_switcheroo(dev, pmm);
617 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
618 }
619}
620
621static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
622{
623 struct drm_device *dev = pci_get_drvdata(pdev);
624
625 /*
626 * FIXME: open_count is protected by drm_global_mutex but that would lead to
627 * locking inversion with the driver load path. And the access here is
628 * completely racy anyway. So don't bother with locking for now.
629 */
630 return dev->open_count == 0;
631}
632
633static const struct vga_switcheroo_client_ops i915_switcheroo_ops = {
634 .set_gpu_state = i915_switcheroo_set_state,
635 .reprobe = NULL,
636 .can_switch = i915_switcheroo_can_switch,
637};
638
Chris Wilson0673ad42016-06-24 14:00:22 +0100639static int i915_load_modeset_init(struct drm_device *dev)
640{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100641 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300642 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100643 int ret;
644
645 if (i915_inject_load_failure())
646 return -ENODEV;
647
Jani Nikula66578852017-03-10 15:27:57 +0200648 intel_bios_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100649
650 /* If we have > 1 VGA cards, then we need to arbitrate access
651 * to the common VGA resources.
652 *
653 * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
654 * then we do not take part in VGA arbitration and the
655 * vga_client_register() fails with -ENODEV.
656 */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000657 ret = vga_client_register(pdev, dev_priv, NULL, i915_vga_set_decode);
Chris Wilson0673ad42016-06-24 14:00:22 +0100658 if (ret && ret != -ENODEV)
659 goto out;
660
661 intel_register_dsm_handler();
662
David Weinehall52a05c32016-08-22 13:32:44 +0300663 ret = vga_switcheroo_register_client(pdev, &i915_switcheroo_ops, false);
Chris Wilson0673ad42016-06-24 14:00:22 +0100664 if (ret)
665 goto cleanup_vga_client;
666
667 /* must happen before intel_power_domains_init_hw() on VLV/CHV */
668 intel_update_rawclk(dev_priv);
669
670 intel_power_domains_init_hw(dev_priv, false);
671
672 intel_csr_ucode_init(dev_priv);
673
674 ret = intel_irq_install(dev_priv);
675 if (ret)
676 goto cleanup_csr;
677
Tvrtko Ursulin40196442016-12-01 14:16:42 +0000678 intel_setup_gmbus(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100679
680 /* Important: The output setup functions called by modeset_init need
681 * working irqs for e.g. gmbus and dp aux transfers. */
Ville Syrjäläb079bd172016-10-25 18:58:02 +0300682 ret = intel_modeset_init(dev);
683 if (ret)
684 goto cleanup_irq;
Chris Wilson0673ad42016-06-24 14:00:22 +0100685
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000686 ret = i915_gem_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100687 if (ret)
Chris Wilson73bad7c2018-07-10 10:44:21 +0100688 goto cleanup_modeset;
Chris Wilson0673ad42016-06-24 14:00:22 +0100689
Chris Wilsond378a3e2017-11-10 14:26:31 +0000690 intel_setup_overlay(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100691
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +0000692 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Chris Wilson0673ad42016-06-24 14:00:22 +0100693 return 0;
694
695 ret = intel_fbdev_init(dev);
696 if (ret)
697 goto cleanup_gem;
698
699 /* Only enable hotplug handling once the fbdev is fully set up. */
700 intel_hpd_init(dev_priv);
701
Chris Wilson0673ad42016-06-24 14:00:22 +0100702 return 0;
703
704cleanup_gem:
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000705 if (i915_gem_suspend(dev_priv))
Imre Deak1c777c52016-10-12 17:46:37 +0300706 DRM_ERROR("failed to idle hardware; continuing to unload!\n");
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100707 i915_gem_fini(dev_priv);
Chris Wilson73bad7c2018-07-10 10:44:21 +0100708cleanup_modeset:
709 intel_modeset_cleanup(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +0100710cleanup_irq:
Chris Wilson0673ad42016-06-24 14:00:22 +0100711 drm_irq_uninstall(dev);
Tvrtko Ursulin40196442016-12-01 14:16:42 +0000712 intel_teardown_gmbus(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100713cleanup_csr:
714 intel_csr_ucode_fini(dev_priv);
Imre Deak48a287e2018-08-06 12:58:35 +0300715 intel_power_domains_fini_hw(dev_priv);
David Weinehall52a05c32016-08-22 13:32:44 +0300716 vga_switcheroo_unregister_client(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +0100717cleanup_vga_client:
David Weinehall52a05c32016-08-22 13:32:44 +0300718 vga_client_register(pdev, NULL, NULL, NULL);
Chris Wilson0673ad42016-06-24 14:00:22 +0100719out:
720 return ret;
721}
722
Chris Wilson0673ad42016-06-24 14:00:22 +0100723static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
724{
725 struct apertures_struct *ap;
Chris Wilson91c8a322016-07-05 10:40:23 +0100726 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100727 struct i915_ggtt *ggtt = &dev_priv->ggtt;
728 bool primary;
729 int ret;
730
731 ap = alloc_apertures(1);
732 if (!ap)
733 return -ENOMEM;
734
Matthew Auld73ebd502017-12-11 15:18:20 +0000735 ap->ranges[0].base = ggtt->gmadr.start;
Chris Wilson0673ad42016-06-24 14:00:22 +0100736 ap->ranges[0].size = ggtt->mappable_end;
737
738 primary =
739 pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
740
Daniel Vetter44adece2016-08-10 18:52:34 +0200741 ret = drm_fb_helper_remove_conflicting_framebuffers(ap, "inteldrmfb", primary);
Chris Wilson0673ad42016-06-24 14:00:22 +0100742
743 kfree(ap);
744
745 return ret;
746}
Chris Wilson0673ad42016-06-24 14:00:22 +0100747
748#if !defined(CONFIG_VGA_CONSOLE)
749static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
750{
751 return 0;
752}
753#elif !defined(CONFIG_DUMMY_CONSOLE)
754static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
755{
756 return -ENODEV;
757}
758#else
759static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
760{
761 int ret = 0;
762
763 DRM_INFO("Replacing VGA console driver\n");
764
765 console_lock();
766 if (con_is_bound(&vga_con))
767 ret = do_take_over_console(&dummy_con, 0, MAX_NR_CONSOLES - 1, 1);
768 if (ret == 0) {
769 ret = do_unregister_con_driver(&vga_con);
770
771 /* Ignore "already unregistered". */
772 if (ret == -ENODEV)
773 ret = 0;
774 }
775 console_unlock();
776
777 return ret;
778}
779#endif
780
Chris Wilson0673ad42016-06-24 14:00:22 +0100781static void intel_init_dpio(struct drm_i915_private *dev_priv)
782{
783 /*
784 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
785 * CHV x1 PHY (DP/HDMI D)
786 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
787 */
788 if (IS_CHERRYVIEW(dev_priv)) {
789 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
790 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
791 } else if (IS_VALLEYVIEW(dev_priv)) {
792 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
793 }
794}
795
796static int i915_workqueues_init(struct drm_i915_private *dev_priv)
797{
798 /*
799 * The i915 workqueue is primarily used for batched retirement of
800 * requests (and thus managing bo) once the task has been completed
Chris Wilsone61e0f52018-02-21 09:56:36 +0000801 * by the GPU. i915_retire_requests() is called directly when we
Chris Wilson0673ad42016-06-24 14:00:22 +0100802 * need high-priority retirement, such as waiting for an explicit
803 * bo.
804 *
805 * It is also used for periodic low-priority events, such as
806 * idle-timers and recording error state.
807 *
808 * All tasks on the workqueue are expected to acquire the dev mutex
809 * so there is no point in running more than one instance of the
810 * workqueue at any time. Use an ordered one.
811 */
812 dev_priv->wq = alloc_ordered_workqueue("i915", 0);
813 if (dev_priv->wq == NULL)
814 goto out_err;
815
816 dev_priv->hotplug.dp_wq = alloc_ordered_workqueue("i915-dp", 0);
817 if (dev_priv->hotplug.dp_wq == NULL)
818 goto out_free_wq;
819
Chris Wilson0673ad42016-06-24 14:00:22 +0100820 return 0;
821
Chris Wilson0673ad42016-06-24 14:00:22 +0100822out_free_wq:
823 destroy_workqueue(dev_priv->wq);
824out_err:
825 DRM_ERROR("Failed to allocate workqueues.\n");
826
827 return -ENOMEM;
828}
829
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000830static void i915_engines_cleanup(struct drm_i915_private *i915)
831{
832 struct intel_engine_cs *engine;
833 enum intel_engine_id id;
834
835 for_each_engine(engine, i915, id)
836 kfree(engine);
837}
838
Chris Wilson0673ad42016-06-24 14:00:22 +0100839static void i915_workqueues_cleanup(struct drm_i915_private *dev_priv)
840{
Chris Wilson0673ad42016-06-24 14:00:22 +0100841 destroy_workqueue(dev_priv->hotplug.dp_wq);
842 destroy_workqueue(dev_priv->wq);
843}
844
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300845/*
846 * We don't keep the workarounds for pre-production hardware, so we expect our
847 * driver to fail on these machines in one way or another. A little warning on
848 * dmesg may help both the user and the bug triagers.
Chris Wilson6a7a6a92017-11-17 10:26:35 +0000849 *
850 * Our policy for removing pre-production workarounds is to keep the
851 * current gen workarounds as a guide to the bring-up of the next gen
852 * (workarounds have a habit of persisting!). Anything older than that
853 * should be removed along with the complications they introduce.
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300854 */
855static void intel_detect_preproduction_hw(struct drm_i915_private *dev_priv)
856{
Chris Wilson248a1242017-01-30 10:44:56 +0000857 bool pre = false;
858
859 pre |= IS_HSW_EARLY_SDV(dev_priv);
860 pre |= IS_SKL_REVID(dev_priv, 0, SKL_REVID_F0);
Chris Wilson0102ba12017-01-30 10:44:58 +0000861 pre |= IS_BXT_REVID(dev_priv, 0, BXT_REVID_B_LAST);
Chris Wilson248a1242017-01-30 10:44:56 +0000862
Chris Wilson7c5ff4a2017-01-30 10:44:57 +0000863 if (pre) {
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300864 DRM_ERROR("This is a pre-production stepping. "
865 "It may not be fully functional.\n");
Chris Wilson7c5ff4a2017-01-30 10:44:57 +0000866 add_taint(TAINT_MACHINE_CHECK, LOCKDEP_STILL_OK);
867 }
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300868}
869
Chris Wilson0673ad42016-06-24 14:00:22 +0100870/**
871 * i915_driver_init_early - setup state not requiring device access
872 * @dev_priv: device private
Chris Wilson34e07e42018-02-08 10:54:48 +0000873 * @ent: the matching pci_device_id
Chris Wilson0673ad42016-06-24 14:00:22 +0100874 *
875 * Initialize everything that is a "SW-only" state, that is state not
876 * requiring accessing the device or exposing the driver via kernel internal
877 * or userspace interfaces. Example steps belonging here: lock initialization,
878 * system memory allocation, setting up device specific attributes and
879 * function hooks not requiring accessing the device.
880 */
881static int i915_driver_init_early(struct drm_i915_private *dev_priv,
882 const struct pci_device_id *ent)
883{
884 const struct intel_device_info *match_info =
885 (struct intel_device_info *)ent->driver_data;
886 struct intel_device_info *device_info;
887 int ret = 0;
888
889 if (i915_inject_load_failure())
890 return -ENODEV;
891
892 /* Setup the write-once "constant" device info */
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100893 device_info = mkwrite_device_info(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100894 memcpy(device_info, match_info, sizeof(*device_info));
895 device_info->device_id = dev_priv->drm.pdev->device;
896
Tvrtko Ursulinae7617f2017-09-27 17:41:38 +0100897 BUILD_BUG_ON(INTEL_MAX_PLATFORMS >
898 sizeof(device_info->platform_mask) * BITS_PER_BYTE);
Chris Wilson0673ad42016-06-24 14:00:22 +0100899 BUG_ON(device_info->gen > sizeof(device_info->gen_mask) * BITS_PER_BYTE);
Chris Wilson0673ad42016-06-24 14:00:22 +0100900 spin_lock_init(&dev_priv->irq_lock);
901 spin_lock_init(&dev_priv->gpu_error.lock);
902 mutex_init(&dev_priv->backlight_lock);
903 spin_lock_init(&dev_priv->uncore.lock);
Lyude317eaa92017-02-03 21:18:25 -0500904
Chris Wilson0673ad42016-06-24 14:00:22 +0100905 mutex_init(&dev_priv->sb_lock);
Chris Wilson0673ad42016-06-24 14:00:22 +0100906 mutex_init(&dev_priv->av_mutex);
907 mutex_init(&dev_priv->wm.wm_mutex);
908 mutex_init(&dev_priv->pps_mutex);
909
Chris Wilson0b1de5d2016-08-12 12:39:59 +0100910 i915_memcpy_init_early(dev_priv);
911
Chris Wilson0673ad42016-06-24 14:00:22 +0100912 ret = i915_workqueues_init(dev_priv);
913 if (ret < 0)
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000914 goto err_engines;
Chris Wilson0673ad42016-06-24 14:00:22 +0100915
Michal Wajdeczkoa0de9082018-03-23 12:34:49 +0000916 ret = i915_gem_init_early(dev_priv);
917 if (ret < 0)
918 goto err_workqueues;
919
Chris Wilson0673ad42016-06-24 14:00:22 +0100920 /* This must be called before any calls to HAS_PCH_* */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000921 intel_detect_pch(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100922
Michal Wajdeczkoa0de9082018-03-23 12:34:49 +0000923 intel_wopcm_init_early(&dev_priv->wopcm);
924 intel_uc_init_early(dev_priv);
Tvrtko Ursulin192aa182016-12-01 14:16:45 +0000925 intel_pm_setup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100926 intel_init_dpio(dev_priv);
Imre Deakf28ec6f2018-08-06 12:58:37 +0300927 ret = intel_power_domains_init(dev_priv);
928 if (ret < 0)
929 goto err_uc;
Chris Wilson0673ad42016-06-24 14:00:22 +0100930 intel_irq_init(dev_priv);
Mika Kuoppala3ac168a2016-11-01 18:43:03 +0200931 intel_hangcheck_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100932 intel_init_display_hooks(dev_priv);
933 intel_init_clock_gating_hooks(dev_priv);
934 intel_init_audio_hooks(dev_priv);
David Weinehall36cdd012016-08-22 13:59:31 +0300935 intel_display_crc_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100936
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300937 intel_detect_preproduction_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100938
939 return 0;
940
Imre Deakf28ec6f2018-08-06 12:58:37 +0300941err_uc:
942 intel_uc_cleanup_early(dev_priv);
943 i915_gem_cleanup_early(dev_priv);
Michal Wajdeczkoa0de9082018-03-23 12:34:49 +0000944err_workqueues:
Chris Wilson0673ad42016-06-24 14:00:22 +0100945 i915_workqueues_cleanup(dev_priv);
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000946err_engines:
947 i915_engines_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100948 return ret;
949}
950
951/**
952 * i915_driver_cleanup_early - cleanup the setup done in i915_driver_init_early()
953 * @dev_priv: device private
954 */
955static void i915_driver_cleanup_early(struct drm_i915_private *dev_priv)
956{
Joonas Lahtinencefcff82017-04-28 10:58:39 +0300957 intel_irq_fini(dev_priv);
Imre Deakf28ec6f2018-08-06 12:58:37 +0300958 intel_power_domains_cleanup(dev_priv);
Michal Wajdeczko8c650ae2018-03-23 12:34:50 +0000959 intel_uc_cleanup_early(dev_priv);
Michal Wajdeczkoa0de9082018-03-23 12:34:49 +0000960 i915_gem_cleanup_early(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100961 i915_workqueues_cleanup(dev_priv);
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000962 i915_engines_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100963}
964
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000965static int i915_mmio_setup(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100966{
David Weinehall52a05c32016-08-22 13:32:44 +0300967 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100968 int mmio_bar;
969 int mmio_size;
970
Tvrtko Ursulin5db94012016-10-13 11:03:10 +0100971 mmio_bar = IS_GEN2(dev_priv) ? 1 : 0;
Chris Wilson0673ad42016-06-24 14:00:22 +0100972 /*
973 * Before gen4, the registers and the GTT are behind different BARs.
974 * However, from gen4 onwards, the registers and the GTT are shared
975 * in the same BAR, so we want to restrict this ioremap from
976 * clobbering the GTT which we want ioremap_wc instead. Fortunately,
977 * the register BAR remains the same size for all the earlier
978 * generations up to Ironlake.
979 */
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000980 if (INTEL_GEN(dev_priv) < 5)
Chris Wilson0673ad42016-06-24 14:00:22 +0100981 mmio_size = 512 * 1024;
982 else
983 mmio_size = 2 * 1024 * 1024;
David Weinehall52a05c32016-08-22 13:32:44 +0300984 dev_priv->regs = pci_iomap(pdev, mmio_bar, mmio_size);
Chris Wilson0673ad42016-06-24 14:00:22 +0100985 if (dev_priv->regs == NULL) {
986 DRM_ERROR("failed to map registers\n");
987
988 return -EIO;
989 }
990
991 /* Try to make sure MCHBAR is enabled before poking at it */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000992 intel_setup_mchbar(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100993
994 return 0;
995}
996
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000997static void i915_mmio_cleanup(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100998{
David Weinehall52a05c32016-08-22 13:32:44 +0300999 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001000
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +00001001 intel_teardown_mchbar(dev_priv);
David Weinehall52a05c32016-08-22 13:32:44 +03001002 pci_iounmap(pdev, dev_priv->regs);
Chris Wilson0673ad42016-06-24 14:00:22 +01001003}
1004
1005/**
1006 * i915_driver_init_mmio - setup device MMIO
1007 * @dev_priv: device private
1008 *
1009 * Setup minimal device state necessary for MMIO accesses later in the
1010 * initialization sequence. The setup here should avoid any other device-wide
1011 * side effects or exposing the driver via kernel internal or user space
1012 * interfaces.
1013 */
1014static int i915_driver_init_mmio(struct drm_i915_private *dev_priv)
1015{
Chris Wilson0673ad42016-06-24 14:00:22 +01001016 int ret;
1017
1018 if (i915_inject_load_failure())
1019 return -ENODEV;
1020
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +00001021 if (i915_get_bridge_dev(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +01001022 return -EIO;
1023
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +00001024 ret = i915_mmio_setup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001025 if (ret < 0)
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001026 goto err_bridge;
Chris Wilson0673ad42016-06-24 14:00:22 +01001027
1028 intel_uncore_init(dev_priv);
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001029
Oscar Mateo26376a72018-03-16 14:14:49 +02001030 intel_device_info_init_mmio(dev_priv);
1031
1032 intel_uncore_prune(dev_priv);
1033
Sagar Arun Kamble1fc556f2017-10-04 15:33:24 +00001034 intel_uc_init_mmio(dev_priv);
1035
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001036 ret = intel_engines_init_mmio(dev_priv);
1037 if (ret)
1038 goto err_uncore;
1039
Chris Wilson24145512017-01-24 11:01:35 +00001040 i915_gem_init_mmio(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001041
1042 return 0;
1043
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001044err_uncore:
1045 intel_uncore_fini(dev_priv);
1046err_bridge:
Chris Wilson0673ad42016-06-24 14:00:22 +01001047 pci_dev_put(dev_priv->bridge_dev);
1048
1049 return ret;
1050}
1051
1052/**
1053 * i915_driver_cleanup_mmio - cleanup the setup done in i915_driver_init_mmio()
1054 * @dev_priv: device private
1055 */
1056static void i915_driver_cleanup_mmio(struct drm_i915_private *dev_priv)
1057{
Chris Wilson0673ad42016-06-24 14:00:22 +01001058 intel_uncore_fini(dev_priv);
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +00001059 i915_mmio_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001060 pci_dev_put(dev_priv->bridge_dev);
1061}
1062
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001063static void intel_sanitize_options(struct drm_i915_private *dev_priv)
1064{
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001065 /*
1066 * i915.enable_ppgtt is read-only, so do an early pass to validate the
1067 * user's requested state against the hardware/driver capabilities. We
1068 * do this now so that we can print out any log messages once rather
1069 * than every time we check intel_enable_ppgtt().
1070 */
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00001071 i915_modparams.enable_ppgtt =
1072 intel_sanitize_enable_ppgtt(dev_priv,
1073 i915_modparams.enable_ppgtt);
1074 DRM_DEBUG_DRIVER("ppgtt mode: %i\n", i915_modparams.enable_ppgtt);
Chris Wilson39df9192016-07-20 13:31:57 +01001075
Chuanxiao Dong67b7f332017-05-27 17:44:17 +08001076 intel_gvt_sanitize_options(dev_priv);
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001077}
1078
Chris Wilson0673ad42016-06-24 14:00:22 +01001079/**
1080 * i915_driver_init_hw - setup state requiring device access
1081 * @dev_priv: device private
1082 *
1083 * Setup state that requires accessing the device, but doesn't require
1084 * exposing the driver via kernel internal or userspace interfaces.
1085 */
1086static int i915_driver_init_hw(struct drm_i915_private *dev_priv)
1087{
David Weinehall52a05c32016-08-22 13:32:44 +03001088 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001089 int ret;
1090
1091 if (i915_inject_load_failure())
1092 return -ENODEV;
1093
Michal Wajdeczko6a7e51f2017-12-21 21:57:33 +00001094 intel_device_info_runtime_init(mkwrite_device_info(dev_priv));
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001095
1096 intel_sanitize_options(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001097
Lionel Landwerlin9f9b2792017-10-27 15:59:31 +01001098 i915_perf_init(dev_priv);
1099
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001100 ret = i915_ggtt_probe_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001101 if (ret)
Chris Wilson9f172f62018-04-14 10:12:33 +01001102 goto err_perf;
Chris Wilson0673ad42016-06-24 14:00:22 +01001103
Chris Wilson9f172f62018-04-14 10:12:33 +01001104 /*
1105 * WARNING: Apparently we must kick fbdev drivers before vgacon,
1106 * otherwise the vga fbdev driver falls over.
1107 */
Chris Wilson0673ad42016-06-24 14:00:22 +01001108 ret = i915_kick_out_firmware_fb(dev_priv);
1109 if (ret) {
1110 DRM_ERROR("failed to remove conflicting framebuffer drivers\n");
Chris Wilson9f172f62018-04-14 10:12:33 +01001111 goto err_ggtt;
Chris Wilson0673ad42016-06-24 14:00:22 +01001112 }
1113
1114 ret = i915_kick_out_vgacon(dev_priv);
1115 if (ret) {
1116 DRM_ERROR("failed to remove conflicting VGA console\n");
Chris Wilson9f172f62018-04-14 10:12:33 +01001117 goto err_ggtt;
Chris Wilson0673ad42016-06-24 14:00:22 +01001118 }
1119
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001120 ret = i915_ggtt_init_hw(dev_priv);
Chris Wilson0088e522016-08-04 07:52:21 +01001121 if (ret)
Chris Wilson9f172f62018-04-14 10:12:33 +01001122 goto err_ggtt;
Chris Wilson0088e522016-08-04 07:52:21 +01001123
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001124 ret = i915_ggtt_enable_hw(dev_priv);
Chris Wilson0088e522016-08-04 07:52:21 +01001125 if (ret) {
1126 DRM_ERROR("failed to enable GGTT\n");
Chris Wilson9f172f62018-04-14 10:12:33 +01001127 goto err_ggtt;
Chris Wilson0088e522016-08-04 07:52:21 +01001128 }
1129
David Weinehall52a05c32016-08-22 13:32:44 +03001130 pci_set_master(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001131
1132 /* overlay on gen2 is broken and can't address above 1G */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001133 if (IS_GEN2(dev_priv)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001134 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(30));
Chris Wilson0673ad42016-06-24 14:00:22 +01001135 if (ret) {
1136 DRM_ERROR("failed to set DMA mask\n");
1137
Chris Wilson9f172f62018-04-14 10:12:33 +01001138 goto err_ggtt;
Chris Wilson0673ad42016-06-24 14:00:22 +01001139 }
1140 }
1141
Chris Wilson0673ad42016-06-24 14:00:22 +01001142 /* 965GM sometimes incorrectly writes to hardware status page (HWS)
1143 * using 32bit addressing, overwriting memory if HWS is located
1144 * above 4GB.
1145 *
1146 * The documentation also mentions an issue with undefined
1147 * behaviour if any general state is accessed within a page above 4GB,
1148 * which also needs to be handled carefully.
1149 */
Jani Nikulac0f86832016-12-07 12:13:04 +02001150 if (IS_I965G(dev_priv) || IS_I965GM(dev_priv)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001151 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
Chris Wilson0673ad42016-06-24 14:00:22 +01001152
1153 if (ret) {
1154 DRM_ERROR("failed to set DMA mask\n");
1155
Chris Wilson9f172f62018-04-14 10:12:33 +01001156 goto err_ggtt;
Chris Wilson0673ad42016-06-24 14:00:22 +01001157 }
1158 }
1159
Chris Wilson0673ad42016-06-24 14:00:22 +01001160 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY,
1161 PM_QOS_DEFAULT_VALUE);
1162
1163 intel_uncore_sanitize(dev_priv);
1164
Chris Wilson0673ad42016-06-24 14:00:22 +01001165 i915_gem_load_init_fences(dev_priv);
1166
1167 /* On the 945G/GM, the chipset reports the MSI capability on the
1168 * integrated graphics even though the support isn't actually there
1169 * according to the published specs. It doesn't appear to function
1170 * correctly in testing on 945G.
1171 * This may be a side effect of MSI having been made available for PEG
1172 * and the registers being closely associated.
1173 *
1174 * According to chipset errata, on the 965GM, MSI interrupts may
Ville Syrjäläe38c2da2017-06-26 23:30:51 +03001175 * be lost or delayed, and was defeatured. MSI interrupts seem to
1176 * get lost on g4x as well, and interrupt delivery seems to stay
1177 * properly dead afterwards. So we'll just disable them for all
1178 * pre-gen5 chipsets.
Lucas De Marchi8a29c772018-05-23 11:04:35 -07001179 *
1180 * dp aux and gmbus irq on gen4 seems to be able to generate legacy
1181 * interrupts even when in MSI mode. This results in spurious
1182 * interrupt warnings if the legacy irq no. is shared with another
1183 * device. The kernel then disables that interrupt source and so
1184 * prevents the other device from working properly.
Chris Wilson0673ad42016-06-24 14:00:22 +01001185 */
Ville Syrjäläe38c2da2017-06-26 23:30:51 +03001186 if (INTEL_GEN(dev_priv) >= 5) {
David Weinehall52a05c32016-08-22 13:32:44 +03001187 if (pci_enable_msi(pdev) < 0)
Chris Wilson0673ad42016-06-24 14:00:22 +01001188 DRM_DEBUG_DRIVER("can't enable MSI");
1189 }
1190
Zhenyu Wang26f837e2017-01-13 10:46:09 +08001191 ret = intel_gvt_init(dev_priv);
1192 if (ret)
Chris Wilson7ab87ed2018-07-10 15:38:21 +01001193 goto err_msi;
1194
1195 intel_opregion_setup(dev_priv);
Zhenyu Wang26f837e2017-01-13 10:46:09 +08001196
Chris Wilson0673ad42016-06-24 14:00:22 +01001197 return 0;
1198
Chris Wilson7ab87ed2018-07-10 15:38:21 +01001199err_msi:
1200 if (pdev->msi_enabled)
1201 pci_disable_msi(pdev);
1202 pm_qos_remove_request(&dev_priv->pm_qos);
Chris Wilson9f172f62018-04-14 10:12:33 +01001203err_ggtt:
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001204 i915_ggtt_cleanup_hw(dev_priv);
Chris Wilson9f172f62018-04-14 10:12:33 +01001205err_perf:
1206 i915_perf_fini(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001207 return ret;
1208}
1209
1210/**
1211 * i915_driver_cleanup_hw - cleanup the setup done in i915_driver_init_hw()
1212 * @dev_priv: device private
1213 */
1214static void i915_driver_cleanup_hw(struct drm_i915_private *dev_priv)
1215{
David Weinehall52a05c32016-08-22 13:32:44 +03001216 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001217
Lionel Landwerlin9f9b2792017-10-27 15:59:31 +01001218 i915_perf_fini(dev_priv);
1219
David Weinehall52a05c32016-08-22 13:32:44 +03001220 if (pdev->msi_enabled)
1221 pci_disable_msi(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001222
1223 pm_qos_remove_request(&dev_priv->pm_qos);
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001224 i915_ggtt_cleanup_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001225}
1226
1227/**
1228 * i915_driver_register - register the driver with the rest of the system
1229 * @dev_priv: device private
1230 *
1231 * Perform any steps necessary to make the driver available via kernel
1232 * internal or userspace interfaces.
1233 */
1234static void i915_driver_register(struct drm_i915_private *dev_priv)
1235{
Chris Wilson91c8a322016-07-05 10:40:23 +01001236 struct drm_device *dev = &dev_priv->drm;
Chris Wilson0673ad42016-06-24 14:00:22 +01001237
Chris Wilson848b3652017-11-23 11:53:37 +00001238 i915_gem_shrinker_register(dev_priv);
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +00001239 i915_pmu_register(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001240
1241 /*
1242 * Notify a valid surface after modesetting,
1243 * when running inside a VM.
1244 */
1245 if (intel_vgpu_active(dev_priv))
1246 I915_WRITE(vgtif_reg(display_ready), VGT_DRV_DISPLAY_READY);
1247
1248 /* Reveal our presence to userspace */
1249 if (drm_dev_register(dev, 0) == 0) {
1250 i915_debugfs_register(dev_priv);
David Weinehall694c2822016-08-22 13:32:43 +03001251 i915_setup_sysfs(dev_priv);
Robert Bragg442b8c02016-11-07 19:49:53 +00001252
1253 /* Depends on sysfs having been initialized */
1254 i915_perf_register(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001255 } else
1256 DRM_ERROR("Failed to register driver for userspace access!\n");
1257
1258 if (INTEL_INFO(dev_priv)->num_pipes) {
1259 /* Must be done after probing outputs */
1260 intel_opregion_register(dev_priv);
1261 acpi_video_register();
1262 }
1263
1264 if (IS_GEN5(dev_priv))
1265 intel_gpu_ips_init(dev_priv);
1266
Jerome Anandeef57322017-01-25 04:27:49 +05301267 intel_audio_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001268
1269 /*
1270 * Some ports require correctly set-up hpd registers for detection to
1271 * work properly (leading to ghost connected connector status), e.g. VGA
1272 * on gm45. Hence we can only set up the initial fbdev config after hpd
1273 * irqs are fully enabled. We do it last so that the async config
1274 * cannot run before the connectors are registered.
1275 */
1276 intel_fbdev_initial_config_async(dev);
Chris Wilson448aa912017-11-28 11:01:47 +00001277
1278 /*
1279 * We need to coordinate the hotplugs with the asynchronous fbdev
1280 * configuration, for which we use the fbdev->async_cookie.
1281 */
1282 if (INTEL_INFO(dev_priv)->num_pipes)
1283 drm_kms_helper_poll_init(dev);
Chris Wilson07d80572018-08-16 15:37:56 +03001284
Imre Deak2cd9a682018-08-16 15:37:57 +03001285 intel_power_domains_enable(dev_priv);
Chris Wilson07d80572018-08-16 15:37:56 +03001286 intel_runtime_pm_enable(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001287}
1288
1289/**
1290 * i915_driver_unregister - cleanup the registration done in i915_driver_regiser()
1291 * @dev_priv: device private
1292 */
1293static void i915_driver_unregister(struct drm_i915_private *dev_priv)
1294{
Chris Wilson07d80572018-08-16 15:37:56 +03001295 intel_runtime_pm_disable(dev_priv);
Imre Deak2cd9a682018-08-16 15:37:57 +03001296 intel_power_domains_disable(dev_priv);
Chris Wilson07d80572018-08-16 15:37:56 +03001297
Daniel Vetter4f256d82017-07-15 00:46:55 +02001298 intel_fbdev_unregister(dev_priv);
Jerome Anandeef57322017-01-25 04:27:49 +05301299 intel_audio_deinit(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001300
Chris Wilson448aa912017-11-28 11:01:47 +00001301 /*
1302 * After flushing the fbdev (incl. a late async config which will
1303 * have delayed queuing of a hotplug event), then flush the hotplug
1304 * events.
1305 */
1306 drm_kms_helper_poll_fini(&dev_priv->drm);
1307
Chris Wilson0673ad42016-06-24 14:00:22 +01001308 intel_gpu_ips_teardown();
1309 acpi_video_unregister();
1310 intel_opregion_unregister(dev_priv);
1311
Robert Bragg442b8c02016-11-07 19:49:53 +00001312 i915_perf_unregister(dev_priv);
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +00001313 i915_pmu_unregister(dev_priv);
Robert Bragg442b8c02016-11-07 19:49:53 +00001314
David Weinehall694c2822016-08-22 13:32:43 +03001315 i915_teardown_sysfs(dev_priv);
Chris Wilson91c8a322016-07-05 10:40:23 +01001316 drm_dev_unregister(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001317
Chris Wilson848b3652017-11-23 11:53:37 +00001318 i915_gem_shrinker_unregister(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001319}
1320
Michal Wajdeczko27d558a2017-12-21 21:57:35 +00001321static void i915_welcome_messages(struct drm_i915_private *dev_priv)
1322{
1323 if (drm_debug & DRM_UT_DRIVER) {
1324 struct drm_printer p = drm_debug_printer("i915 device info:");
1325
1326 intel_device_info_dump(&dev_priv->info, &p);
1327 intel_device_info_dump_runtime(&dev_priv->info, &p);
1328 }
1329
1330 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG))
1331 DRM_INFO("DRM_I915_DEBUG enabled\n");
1332 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_GEM))
1333 DRM_INFO("DRM_I915_DEBUG_GEM enabled\n");
Imre Deak6dfc4a82018-08-16 22:34:14 +03001334 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_RUNTIME_PM))
1335 DRM_INFO("DRM_I915_DEBUG_RUNTIME_PM enabled\n");
Michal Wajdeczko27d558a2017-12-21 21:57:35 +00001336}
1337
Chris Wilson0673ad42016-06-24 14:00:22 +01001338/**
1339 * i915_driver_load - setup chip and create an initial config
Joonas Lahtinend2ad3ae2016-11-10 15:36:34 +02001340 * @pdev: PCI device
1341 * @ent: matching PCI ID entry
Chris Wilson0673ad42016-06-24 14:00:22 +01001342 *
1343 * The driver load routine has to do several things:
1344 * - drive output discovery via intel_modeset_init()
1345 * - initialize the memory manager
1346 * - allocate initial config memory
1347 * - setup the DRM framebuffer with the allocated memory
1348 */
Chris Wilson42f55512016-06-24 14:00:26 +01001349int i915_driver_load(struct pci_dev *pdev, const struct pci_device_id *ent)
Chris Wilson0673ad42016-06-24 14:00:22 +01001350{
Maarten Lankhorst8d2b47d2017-02-02 08:41:42 +01001351 const struct intel_device_info *match_info =
1352 (struct intel_device_info *)ent->driver_data;
Chris Wilson0673ad42016-06-24 14:00:22 +01001353 struct drm_i915_private *dev_priv;
1354 int ret;
1355
Ville Syrjäläff4c3b72017-03-03 17:19:28 +02001356 /* Enable nuclear pageflip on ILK+ */
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00001357 if (!i915_modparams.nuclear_pageflip && match_info->gen < 5)
Maarten Lankhorst8d2b47d2017-02-02 08:41:42 +01001358 driver.driver_features &= ~DRIVER_ATOMIC;
Chris Wilsona09d0ba2016-06-24 14:00:27 +01001359
Chris Wilson0673ad42016-06-24 14:00:22 +01001360 ret = -ENOMEM;
1361 dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
1362 if (dev_priv)
1363 ret = drm_dev_init(&dev_priv->drm, &driver, &pdev->dev);
1364 if (ret) {
Tvrtko Ursulin87a67522016-12-06 19:04:13 +00001365 DRM_DEV_ERROR(&pdev->dev, "allocation failed\n");
Chris Wilsoncad36882017-02-10 16:35:21 +00001366 goto out_free;
Chris Wilson0673ad42016-06-24 14:00:22 +01001367 }
1368
Chris Wilson0673ad42016-06-24 14:00:22 +01001369 dev_priv->drm.pdev = pdev;
1370 dev_priv->drm.dev_private = dev_priv;
Chris Wilson0673ad42016-06-24 14:00:22 +01001371
1372 ret = pci_enable_device(pdev);
1373 if (ret)
Chris Wilsoncad36882017-02-10 16:35:21 +00001374 goto out_fini;
Chris Wilson0673ad42016-06-24 14:00:22 +01001375
1376 pci_set_drvdata(pdev, &dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001377 ret = i915_driver_init_early(dev_priv, ent);
1378 if (ret < 0)
1379 goto out_pci_disable;
1380
Imre Deak2cd9a682018-08-16 15:37:57 +03001381 disable_rpm_wakeref_asserts(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001382
1383 ret = i915_driver_init_mmio(dev_priv);
1384 if (ret < 0)
1385 goto out_runtime_pm_put;
1386
1387 ret = i915_driver_init_hw(dev_priv);
1388 if (ret < 0)
1389 goto out_cleanup_mmio;
1390
1391 /*
1392 * TODO: move the vblank init and parts of modeset init steps into one
1393 * of the i915_driver_init_/i915_driver_register functions according
1394 * to the role/effect of the given init step.
1395 */
1396 if (INTEL_INFO(dev_priv)->num_pipes) {
Chris Wilson91c8a322016-07-05 10:40:23 +01001397 ret = drm_vblank_init(&dev_priv->drm,
Chris Wilson0673ad42016-06-24 14:00:22 +01001398 INTEL_INFO(dev_priv)->num_pipes);
1399 if (ret)
1400 goto out_cleanup_hw;
1401 }
1402
Chris Wilson91c8a322016-07-05 10:40:23 +01001403 ret = i915_load_modeset_init(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001404 if (ret < 0)
Daniel Vetterbaf54382017-06-21 10:28:41 +02001405 goto out_cleanup_hw;
Chris Wilson0673ad42016-06-24 14:00:22 +01001406
1407 i915_driver_register(dev_priv);
1408
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05301409 intel_init_ipc(dev_priv);
Mahesh Kumara3a89862016-12-01 21:19:34 +05301410
Imre Deak2cd9a682018-08-16 15:37:57 +03001411 enable_rpm_wakeref_asserts(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001412
Michal Wajdeczko27d558a2017-12-21 21:57:35 +00001413 i915_welcome_messages(dev_priv);
1414
Chris Wilson0673ad42016-06-24 14:00:22 +01001415 return 0;
1416
Chris Wilson0673ad42016-06-24 14:00:22 +01001417out_cleanup_hw:
1418 i915_driver_cleanup_hw(dev_priv);
1419out_cleanup_mmio:
1420 i915_driver_cleanup_mmio(dev_priv);
1421out_runtime_pm_put:
Imre Deak2cd9a682018-08-16 15:37:57 +03001422 enable_rpm_wakeref_asserts(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001423 i915_driver_cleanup_early(dev_priv);
1424out_pci_disable:
1425 pci_disable_device(pdev);
Chris Wilsoncad36882017-02-10 16:35:21 +00001426out_fini:
Chris Wilson0673ad42016-06-24 14:00:22 +01001427 i915_load_error(dev_priv, "Device initialization failed (%d)\n", ret);
Chris Wilsoncad36882017-02-10 16:35:21 +00001428 drm_dev_fini(&dev_priv->drm);
1429out_free:
1430 kfree(dev_priv);
Chris Wilson159b69b2018-07-16 09:03:31 +01001431 pci_set_drvdata(pdev, NULL);
Chris Wilson0673ad42016-06-24 14:00:22 +01001432 return ret;
1433}
1434
Chris Wilson42f55512016-06-24 14:00:26 +01001435void i915_driver_unload(struct drm_device *dev)
Chris Wilson0673ad42016-06-24 14:00:22 +01001436{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001437 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001438 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001439
Imre Deak2cd9a682018-08-16 15:37:57 +03001440 disable_rpm_wakeref_asserts(dev_priv);
Chris Wilson07d80572018-08-16 15:37:56 +03001441
Daniel Vetter99c539b2017-07-15 00:46:56 +02001442 i915_driver_unregister(dev_priv);
1443
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001444 if (i915_gem_suspend(dev_priv))
Chris Wilson42f55512016-06-24 14:00:26 +01001445 DRM_ERROR("failed to idle hardware; continuing to unload!\n");
Chris Wilson0673ad42016-06-24 14:00:22 +01001446
Daniel Vetter18dddad2017-03-21 17:41:49 +01001447 drm_atomic_helper_shutdown(dev);
Maarten Lankhorsta667fb42016-12-15 15:29:44 +01001448
Zhenyu Wang26f837e2017-01-13 10:46:09 +08001449 intel_gvt_cleanup(dev_priv);
1450
Chris Wilson0673ad42016-06-24 14:00:22 +01001451 intel_modeset_cleanup(dev);
1452
Hans de Goede785f0762018-02-14 09:21:49 +01001453 intel_bios_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001454
David Weinehall52a05c32016-08-22 13:32:44 +03001455 vga_switcheroo_unregister_client(pdev);
1456 vga_client_register(pdev, NULL, NULL, NULL);
Chris Wilson0673ad42016-06-24 14:00:22 +01001457
1458 intel_csr_ucode_fini(dev_priv);
1459
1460 /* Free error state after interrupts are fully disabled. */
1461 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson5a4c6f12017-02-14 16:46:11 +00001462 i915_reset_error_state(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001463
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01001464 i915_gem_fini(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001465 intel_fbc_cleanup_cfb(dev_priv);
1466
Imre Deak48a287e2018-08-06 12:58:35 +03001467 intel_power_domains_fini_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001468
1469 i915_driver_cleanup_hw(dev_priv);
1470 i915_driver_cleanup_mmio(dev_priv);
1471
Imre Deak2cd9a682018-08-16 15:37:57 +03001472 enable_rpm_wakeref_asserts(dev_priv);
1473
Chris Wilson07d80572018-08-16 15:37:56 +03001474 WARN_ON(atomic_read(&dev_priv->runtime_pm.wakeref_count));
Chris Wilsoncad36882017-02-10 16:35:21 +00001475}
1476
1477static void i915_driver_release(struct drm_device *dev)
1478{
1479 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001480
1481 i915_driver_cleanup_early(dev_priv);
Chris Wilsoncad36882017-02-10 16:35:21 +00001482 drm_dev_fini(&dev_priv->drm);
1483
1484 kfree(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001485}
1486
1487static int i915_driver_open(struct drm_device *dev, struct drm_file *file)
1488{
Chris Wilson829a0af2017-06-20 12:05:45 +01001489 struct drm_i915_private *i915 = to_i915(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001490 int ret;
1491
Chris Wilson829a0af2017-06-20 12:05:45 +01001492 ret = i915_gem_open(i915, file);
Chris Wilson0673ad42016-06-24 14:00:22 +01001493 if (ret)
1494 return ret;
1495
1496 return 0;
1497}
1498
1499/**
1500 * i915_driver_lastclose - clean up after all DRM clients have exited
1501 * @dev: DRM device
1502 *
1503 * Take care of cleaning up after all DRM clients have exited. In the
1504 * mode setting case, we want to restore the kernel's initial mode (just
1505 * in case the last client left us in a bad state).
1506 *
1507 * Additionally, in the non-mode setting case, we'll tear down the GTT
1508 * and DMA structures, since the kernel won't be using them, and clea
1509 * up any GEM state.
1510 */
1511static void i915_driver_lastclose(struct drm_device *dev)
1512{
1513 intel_fbdev_restore_mode(dev);
1514 vga_switcheroo_process_delayed_switch();
1515}
1516
Daniel Vetter7d2ec882017-03-08 15:12:45 +01001517static void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
Chris Wilson0673ad42016-06-24 14:00:22 +01001518{
Daniel Vetter7d2ec882017-03-08 15:12:45 +01001519 struct drm_i915_file_private *file_priv = file->driver_priv;
1520
Chris Wilson0673ad42016-06-24 14:00:22 +01001521 mutex_lock(&dev->struct_mutex);
Chris Wilson829a0af2017-06-20 12:05:45 +01001522 i915_gem_context_close(file);
Chris Wilson0673ad42016-06-24 14:00:22 +01001523 i915_gem_release(dev, file);
1524 mutex_unlock(&dev->struct_mutex);
Chris Wilson0673ad42016-06-24 14:00:22 +01001525
1526 kfree(file_priv);
1527}
1528
Imre Deak07f9cd02014-08-18 14:42:45 +03001529static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
1530{
Chris Wilson91c8a322016-07-05 10:40:23 +01001531 struct drm_device *dev = &dev_priv->drm;
Jani Nikula19c80542015-12-16 12:48:16 +02001532 struct intel_encoder *encoder;
Imre Deak07f9cd02014-08-18 14:42:45 +03001533
1534 drm_modeset_lock_all(dev);
Jani Nikula19c80542015-12-16 12:48:16 +02001535 for_each_intel_encoder(dev, encoder)
1536 if (encoder->suspend)
1537 encoder->suspend(encoder);
Imre Deak07f9cd02014-08-18 14:42:45 +03001538 drm_modeset_unlock_all(dev);
1539}
1540
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001541static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
1542 bool rpm_resume);
Imre Deak507e1262016-04-20 20:27:54 +03001543static int vlv_suspend_complete(struct drm_i915_private *dev_priv);
Suketu Shahf75a1982015-04-16 14:22:11 +05301544
Imre Deakbc872292015-11-18 17:32:30 +02001545static bool suspend_to_idle(struct drm_i915_private *dev_priv)
1546{
1547#if IS_ENABLED(CONFIG_ACPI_SLEEP)
1548 if (acpi_target_system_state() < ACPI_STATE_S3)
1549 return true;
1550#endif
1551 return false;
1552}
Sagar Kambleebc32822014-08-13 23:07:05 +05301553
Chris Wilson73b66f82018-05-25 10:26:29 +01001554static int i915_drm_prepare(struct drm_device *dev)
1555{
1556 struct drm_i915_private *i915 = to_i915(dev);
1557 int err;
1558
1559 /*
1560 * NB intel_display_suspend() may issue new requests after we've
1561 * ostensibly marked the GPU as ready-to-sleep here. We need to
1562 * split out that work and pull it forward so that after point,
1563 * the GPU is not woken again.
1564 */
1565 err = i915_gem_suspend(i915);
1566 if (err)
1567 dev_err(&i915->drm.pdev->dev,
1568 "GEM idle failed, suspend/resume might fail\n");
1569
1570 return err;
1571}
1572
Imre Deak5e365c32014-10-23 19:23:25 +03001573static int i915_drm_suspend(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001574{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001575 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001576 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnese5747e32014-06-12 08:35:47 -07001577 pci_power_t opregion_target_state;
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01001578
Imre Deak1f814da2015-12-16 02:52:19 +02001579 disable_rpm_wakeref_asserts(dev_priv);
1580
Paulo Zanonic67a4702013-08-19 13:18:09 -03001581 /* We do a lot of poking in a lot of registers, make sure they work
1582 * properly. */
Imre Deak2cd9a682018-08-16 15:37:57 +03001583 intel_power_domains_disable(dev_priv);
Paulo Zanonicb107992013-01-25 16:59:15 -02001584
Dave Airlie5bcf7192010-12-07 09:20:40 +10001585 drm_kms_helper_poll_disable(dev);
1586
David Weinehall52a05c32016-08-22 13:32:44 +03001587 pci_save_state(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001588
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02001589 intel_display_suspend(dev);
Daniel Vetterd5818932015-02-23 12:03:26 +01001590
Ville Syrjälä1a4313d2018-07-05 19:43:52 +03001591 intel_dp_mst_suspend(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001592
1593 intel_runtime_pm_disable_interrupts(dev_priv);
1594 intel_hpd_cancel_work(dev_priv);
1595
1596 intel_suspend_encoders(dev_priv);
1597
Ville Syrjälä712bf362016-10-31 22:37:23 +02001598 intel_suspend_hw(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001599
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00001600 i915_gem_suspend_gtt_mappings(dev_priv);
Ben Widawsky828c7902013-10-16 09:21:30 -07001601
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00001602 i915_save_state(dev_priv);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001603
Imre Deakbc872292015-11-18 17:32:30 +02001604 opregion_target_state = suspend_to_idle(dev_priv) ? PCI_D1 : PCI_D3cold;
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001605 intel_opregion_notify_adapter(dev_priv, opregion_target_state);
Jesse Barnese5747e32014-06-12 08:35:47 -07001606
Chris Wilson03d92e42016-05-23 15:08:10 +01001607 intel_opregion_unregister(dev_priv);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001608
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001609 intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
Dave Airlie3fa016a2012-03-28 10:48:49 +01001610
Mika Kuoppala62d5d692014-02-25 17:11:28 +02001611 dev_priv->suspend_count++;
1612
Imre Deakf74ed082016-04-18 14:48:21 +03001613 intel_csr_ucode_suspend(dev_priv);
Imre Deakf514c2d2015-10-28 23:59:06 +02001614
Imre Deak1f814da2015-12-16 02:52:19 +02001615 enable_rpm_wakeref_asserts(dev_priv);
1616
Chris Wilson73b66f82018-05-25 10:26:29 +01001617 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001618}
1619
Imre Deak2cd9a682018-08-16 15:37:57 +03001620static enum i915_drm_suspend_mode
1621get_suspend_mode(struct drm_i915_private *dev_priv, bool hibernate)
1622{
1623 if (hibernate)
1624 return I915_DRM_SUSPEND_HIBERNATE;
1625
1626 if (suspend_to_idle(dev_priv))
1627 return I915_DRM_SUSPEND_IDLE;
1628
1629 return I915_DRM_SUSPEND_MEM;
1630}
1631
David Weinehallc49d13e2016-08-22 13:32:42 +03001632static int i915_drm_suspend_late(struct drm_device *dev, bool hibernation)
Imre Deakc3c09c92014-10-23 19:23:15 +03001633{
David Weinehallc49d13e2016-08-22 13:32:42 +03001634 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001635 struct pci_dev *pdev = dev_priv->drm.pdev;
Imre Deakc3c09c92014-10-23 19:23:15 +03001636 int ret;
1637
Imre Deak1f814da2015-12-16 02:52:19 +02001638 disable_rpm_wakeref_asserts(dev_priv);
1639
Chris Wilsonec92ad02018-05-31 09:22:46 +01001640 i915_gem_suspend_late(dev_priv);
1641
Chris Wilsonec92ad02018-05-31 09:22:46 +01001642 intel_uncore_suspend(dev_priv);
Imre Deak4c494a52016-10-13 14:34:06 +03001643
Imre Deak2cd9a682018-08-16 15:37:57 +03001644 intel_power_domains_suspend(dev_priv,
1645 get_suspend_mode(dev_priv, hibernation));
Imre Deak73dfc222015-11-17 17:33:53 +02001646
Imre Deak507e1262016-04-20 20:27:54 +03001647 ret = 0;
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001648 if (IS_GEN9_LP(dev_priv))
Imre Deak507e1262016-04-20 20:27:54 +03001649 bxt_enable_dc9(dev_priv);
Imre Deakb8aea3d12016-04-20 20:27:55 +03001650 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Imre Deak507e1262016-04-20 20:27:54 +03001651 hsw_enable_pc8(dev_priv);
1652 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1653 ret = vlv_suspend_complete(dev_priv);
Imre Deakc3c09c92014-10-23 19:23:15 +03001654
1655 if (ret) {
1656 DRM_ERROR("Suspend complete failed: %d\n", ret);
Imre Deak2cd9a682018-08-16 15:37:57 +03001657 intel_power_domains_resume(dev_priv);
Imre Deakc3c09c92014-10-23 19:23:15 +03001658
Imre Deak1f814da2015-12-16 02:52:19 +02001659 goto out;
Imre Deakc3c09c92014-10-23 19:23:15 +03001660 }
1661
David Weinehall52a05c32016-08-22 13:32:44 +03001662 pci_disable_device(pdev);
Imre Deakab3be732015-03-02 13:04:41 +02001663 /*
Imre Deak54875572015-06-30 17:06:47 +03001664 * During hibernation on some platforms the BIOS may try to access
Imre Deakab3be732015-03-02 13:04:41 +02001665 * the device even though it's already in D3 and hang the machine. So
1666 * leave the device in D0 on those platforms and hope the BIOS will
Imre Deak54875572015-06-30 17:06:47 +03001667 * power down the device properly. The issue was seen on multiple old
1668 * GENs with different BIOS vendors, so having an explicit blacklist
1669 * is inpractical; apply the workaround on everything pre GEN6. The
1670 * platforms where the issue was seen:
1671 * Lenovo Thinkpad X301, X61s, X60, T60, X41
1672 * Fujitsu FSC S7110
1673 * Acer Aspire 1830T
Imre Deakab3be732015-03-02 13:04:41 +02001674 */
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +00001675 if (!(hibernation && INTEL_GEN(dev_priv) < 6))
David Weinehall52a05c32016-08-22 13:32:44 +03001676 pci_set_power_state(pdev, PCI_D3hot);
Imre Deakc3c09c92014-10-23 19:23:15 +03001677
Imre Deak1f814da2015-12-16 02:52:19 +02001678out:
1679 enable_rpm_wakeref_asserts(dev_priv);
1680
1681 return ret;
Imre Deakc3c09c92014-10-23 19:23:15 +03001682}
1683
Matthew Aulda9a251c2016-12-02 10:24:11 +00001684static int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001685{
1686 int error;
1687
Chris Wilsonded8b072016-07-05 10:40:22 +01001688 if (!dev) {
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001689 DRM_ERROR("dev: %p\n", dev);
Keith Packard1ae8c0a2009-06-28 15:42:17 -07001690 DRM_ERROR("DRM not initialized, aborting suspend.\n");
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001691 return -ENODEV;
1692 }
1693
Imre Deak0b14cbd2014-09-10 18:16:55 +03001694 if (WARN_ON_ONCE(state.event != PM_EVENT_SUSPEND &&
1695 state.event != PM_EVENT_FREEZE))
1696 return -EINVAL;
Dave Airlie5bcf7192010-12-07 09:20:40 +10001697
1698 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1699 return 0;
Chris Wilson6eecba32010-09-08 09:45:11 +01001700
Imre Deak5e365c32014-10-23 19:23:25 +03001701 error = i915_drm_suspend(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001702 if (error)
1703 return error;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001704
Imre Deakab3be732015-03-02 13:04:41 +02001705 return i915_drm_suspend_late(dev, false);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001706}
1707
Imre Deak5e365c32014-10-23 19:23:25 +03001708static int i915_drm_resume(struct drm_device *dev)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001709{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001710 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläac840ae2016-05-06 21:35:55 +03001711 int ret;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001712
Imre Deak1f814da2015-12-16 02:52:19 +02001713 disable_rpm_wakeref_asserts(dev_priv);
Chris Wilsonabc80ab2016-08-24 10:27:01 +01001714 intel_sanitize_gt_powersave(dev_priv);
Imre Deak1f814da2015-12-16 02:52:19 +02001715
Chris Wilson12887862018-06-14 10:40:59 +01001716 i915_gem_sanitize(dev_priv);
1717
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001718 ret = i915_ggtt_enable_hw(dev_priv);
Ville Syrjäläac840ae2016-05-06 21:35:55 +03001719 if (ret)
1720 DRM_ERROR("failed to re-enable GGTT\n");
1721
Imre Deakf74ed082016-04-18 14:48:21 +03001722 intel_csr_ucode_resume(dev_priv);
1723
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00001724 i915_restore_state(dev_priv);
Imre Deak8090ba82016-08-10 14:07:33 +03001725 intel_pps_unlock_regs_wa(dev_priv);
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001726 intel_opregion_setup(dev_priv);
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01001727
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001728 intel_init_pch_refclk(dev_priv);
Chris Wilson1833b132012-05-09 11:56:28 +01001729
Peter Antoine364aece2015-05-11 08:50:45 +01001730 /*
1731 * Interrupts have to be enabled before any batches are run. If not the
1732 * GPU will hang. i915_gem_init_hw() will initiate batches to
1733 * update/restore the context.
1734 *
Imre Deak908764f2016-11-29 21:40:29 +02001735 * drm_mode_config_reset() needs AUX interrupts.
1736 *
Peter Antoine364aece2015-05-11 08:50:45 +01001737 * Modeset enabling in intel_modeset_init_hw() also needs working
1738 * interrupts.
1739 */
1740 intel_runtime_pm_enable_interrupts(dev_priv);
1741
Imre Deak908764f2016-11-29 21:40:29 +02001742 drm_mode_config_reset(dev);
1743
Chris Wilson37cd3302017-11-12 11:27:38 +00001744 i915_gem_resume(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001745
Daniel Vetterd5818932015-02-23 12:03:26 +01001746 intel_modeset_init_hw(dev);
Ville Syrjälä675f7ff2017-11-16 18:02:15 +02001747 intel_init_clock_gating(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001748
1749 spin_lock_irq(&dev_priv->irq_lock);
1750 if (dev_priv->display.hpd_irq_setup)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001751 dev_priv->display.hpd_irq_setup(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001752 spin_unlock_irq(&dev_priv->irq_lock);
1753
Ville Syrjälä1a4313d2018-07-05 19:43:52 +03001754 intel_dp_mst_resume(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001755
Lyudea16b7652016-03-11 10:57:01 -05001756 intel_display_resume(dev);
1757
Lyudee0b70062016-11-01 21:06:30 -04001758 drm_kms_helper_poll_enable(dev);
1759
Daniel Vetterd5818932015-02-23 12:03:26 +01001760 /*
1761 * ... but also need to make sure that hotplug processing
1762 * doesn't cause havoc. Like in the driver load code we don't
Gwan-gyeong Munc444ad72018-08-03 19:41:50 +03001763 * bother with the tiny race here where we might lose hotplug
Daniel Vetterd5818932015-02-23 12:03:26 +01001764 * notifications.
1765 * */
1766 intel_hpd_init(dev_priv);
Jesse Barnes1daed3f2011-01-05 12:01:25 -08001767
Chris Wilson03d92e42016-05-23 15:08:10 +01001768 intel_opregion_register(dev_priv);
Chris Wilson44834a62010-08-19 16:09:23 +01001769
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001770 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
Jesse Barnes073f34d2012-11-02 11:13:59 -07001771
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001772 intel_opregion_notify_adapter(dev_priv, PCI_D0);
Jesse Barnese5747e32014-06-12 08:35:47 -07001773
Imre Deak2cd9a682018-08-16 15:37:57 +03001774 intel_power_domains_enable(dev_priv);
1775
Imre Deak1f814da2015-12-16 02:52:19 +02001776 enable_rpm_wakeref_asserts(dev_priv);
1777
Chris Wilson074c6ad2014-04-09 09:19:43 +01001778 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001779}
1780
Imre Deak5e365c32014-10-23 19:23:25 +03001781static int i915_drm_resume_early(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001782{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001783 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001784 struct pci_dev *pdev = dev_priv->drm.pdev;
Imre Deak44410cd2016-04-18 14:45:54 +03001785 int ret;
Imre Deak36d61e62014-10-23 19:23:24 +03001786
Imre Deak76c4b252014-04-01 19:55:22 +03001787 /*
1788 * We have a resume ordering issue with the snd-hda driver also
1789 * requiring our device to be power up. Due to the lack of a
1790 * parent/child relationship we currently solve this with an early
1791 * resume hook.
1792 *
1793 * FIXME: This should be solved with a special hdmi sink device or
1794 * similar so that power domains can be employed.
1795 */
Imre Deak44410cd2016-04-18 14:45:54 +03001796
1797 /*
1798 * Note that we need to set the power state explicitly, since we
1799 * powered off the device during freeze and the PCI core won't power
1800 * it back up for us during thaw. Powering off the device during
1801 * freeze is not a hard requirement though, and during the
1802 * suspend/resume phases the PCI core makes sure we get here with the
1803 * device powered on. So in case we change our freeze logic and keep
1804 * the device powered we can also remove the following set power state
1805 * call.
1806 */
David Weinehall52a05c32016-08-22 13:32:44 +03001807 ret = pci_set_power_state(pdev, PCI_D0);
Imre Deak44410cd2016-04-18 14:45:54 +03001808 if (ret) {
1809 DRM_ERROR("failed to set PCI D0 power state (%d)\n", ret);
Imre Deak2cd9a682018-08-16 15:37:57 +03001810 return ret;
Imre Deak44410cd2016-04-18 14:45:54 +03001811 }
1812
1813 /*
1814 * Note that pci_enable_device() first enables any parent bridge
1815 * device and only then sets the power state for this device. The
1816 * bridge enabling is a nop though, since bridge devices are resumed
1817 * first. The order of enabling power and enabling the device is
1818 * imposed by the PCI core as described above, so here we preserve the
1819 * same order for the freeze/thaw phases.
1820 *
1821 * TODO: eventually we should remove pci_disable_device() /
1822 * pci_enable_enable_device() from suspend/resume. Due to how they
1823 * depend on the device enable refcount we can't anyway depend on them
1824 * disabling/enabling the device.
1825 */
Imre Deak2cd9a682018-08-16 15:37:57 +03001826 if (pci_enable_device(pdev))
1827 return -EIO;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001828
David Weinehall52a05c32016-08-22 13:32:44 +03001829 pci_set_master(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001830
Imre Deak1f814da2015-12-16 02:52:19 +02001831 disable_rpm_wakeref_asserts(dev_priv);
1832
Wayne Boyer666a4532015-12-09 12:29:35 -08001833 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001834 ret = vlv_resume_prepare(dev_priv, false);
Imre Deak36d61e62014-10-23 19:23:24 +03001835 if (ret)
Damien Lespiauff0b1872015-05-20 14:45:15 +01001836 DRM_ERROR("Resume prepare failed: %d, continuing anyway\n",
1837 ret);
Imre Deak36d61e62014-10-23 19:23:24 +03001838
Hans de Goede68f60942017-02-10 11:28:01 +01001839 intel_uncore_resume_early(dev_priv);
Paulo Zanoniefee8332014-10-27 17:54:33 -02001840
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001841 if (IS_GEN9_LP(dev_priv)) {
Imre Deak0f906032018-03-22 16:36:42 +02001842 gen9_sanitize_dc_state(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03001843 bxt_disable_dc9(dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03001844 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Damien Lespiaua9a6b732015-05-20 14:45:14 +01001845 hsw_disable_pc8(dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03001846 }
Paulo Zanoniefee8332014-10-27 17:54:33 -02001847
Chris Wilsondc979972016-05-10 14:10:04 +01001848 intel_uncore_sanitize(dev_priv);
Imre Deakbc872292015-11-18 17:32:30 +02001849
Imre Deak2cd9a682018-08-16 15:37:57 +03001850 intel_power_domains_resume(dev_priv);
Imre Deakbc872292015-11-18 17:32:30 +02001851
Chris Wilson4fdd5b42018-06-16 21:25:34 +01001852 intel_engines_sanitize(dev_priv);
1853
Imre Deak6e35e8a2016-04-18 10:04:19 +03001854 enable_rpm_wakeref_asserts(dev_priv);
1855
Imre Deak36d61e62014-10-23 19:23:24 +03001856 return ret;
Imre Deak76c4b252014-04-01 19:55:22 +03001857}
1858
Tvrtko Ursulin7f26cb82016-12-01 14:16:41 +00001859static int i915_resume_switcheroo(struct drm_device *dev)
Imre Deak76c4b252014-04-01 19:55:22 +03001860{
Imre Deak50a00722014-10-23 19:23:17 +03001861 int ret;
Imre Deak76c4b252014-04-01 19:55:22 +03001862
Imre Deak097dd832014-10-23 19:23:19 +03001863 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1864 return 0;
1865
Imre Deak5e365c32014-10-23 19:23:25 +03001866 ret = i915_drm_resume_early(dev);
Imre Deak50a00722014-10-23 19:23:17 +03001867 if (ret)
1868 return ret;
1869
Imre Deak5a175142014-10-23 19:23:18 +03001870 return i915_drm_resume(dev);
1871}
1872
Ben Gamari11ed50e2009-09-14 17:48:45 -04001873/**
Eugeni Dodonovf3953dc2011-11-28 16:15:17 -02001874 * i915_reset - reset chip after a hang
Chris Wilson535275d2017-07-21 13:32:37 +01001875 * @i915: #drm_i915_private to reset
Chris Wilsond0667e92018-04-06 23:03:54 +01001876 * @stalled_mask: mask of the stalled engines with the guilty requests
1877 * @reason: user error message for why we are resetting
Ben Gamari11ed50e2009-09-14 17:48:45 -04001878 *
Chris Wilson780f2622016-09-09 14:11:52 +01001879 * Reset the chip. Useful if a hang is detected. Marks the device as wedged
1880 * on failure.
Ben Gamari11ed50e2009-09-14 17:48:45 -04001881 *
Chris Wilson221fe792016-09-09 14:11:51 +01001882 * Caller must hold the struct_mutex.
1883 *
Ben Gamari11ed50e2009-09-14 17:48:45 -04001884 * Procedure is fairly simple:
1885 * - reset the chip using the reset reg
1886 * - re-init context state
1887 * - re-init hardware status page
1888 * - re-init ring buffer
1889 * - re-init interrupt state
1890 * - re-init display
1891 */
Chris Wilsond0667e92018-04-06 23:03:54 +01001892void i915_reset(struct drm_i915_private *i915,
1893 unsigned int stalled_mask,
1894 const char *reason)
Ben Gamari11ed50e2009-09-14 17:48:45 -04001895{
Chris Wilson535275d2017-07-21 13:32:37 +01001896 struct i915_gpu_error *error = &i915->gpu_error;
Kenneth Graunke0573ed42010-09-11 03:17:19 -07001897 int ret;
Chris Wilsonf7096d42017-12-01 12:20:11 +00001898 int i;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001899
Chris Wilson02866672018-03-30 14:18:01 +01001900 GEM_TRACE("flags=%lx\n", error->flags);
1901
Chris Wilsonf7096d42017-12-01 12:20:11 +00001902 might_sleep();
Chris Wilson535275d2017-07-21 13:32:37 +01001903 lockdep_assert_held(&i915->drm.struct_mutex);
Chris Wilson8c185ec2017-03-16 17:13:02 +00001904 GEM_BUG_ON(!test_bit(I915_RESET_BACKOFF, &error->flags));
Chris Wilson221fe792016-09-09 14:11:51 +01001905
Chris Wilson8c185ec2017-03-16 17:13:02 +00001906 if (!test_bit(I915_RESET_HANDOFF, &error->flags))
Chris Wilson780f2622016-09-09 14:11:52 +01001907 return;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001908
Chris Wilsond98c52c2016-04-13 17:35:05 +01001909 /* Clear any previous failed attempts at recovery. Time to try again. */
Chris Wilson535275d2017-07-21 13:32:37 +01001910 if (!i915_gem_unset_wedged(i915))
Chris Wilson2e8f9d32017-03-16 17:13:04 +00001911 goto wakeup;
1912
Chris Wilsond0667e92018-04-06 23:03:54 +01001913 if (reason)
1914 dev_notice(i915->drm.dev, "Resetting chip for %s\n", reason);
Chris Wilson8af29b02016-09-09 14:11:47 +01001915 error->reset_count++;
Chris Wilsond98c52c2016-04-13 17:35:05 +01001916
Chris Wilson535275d2017-07-21 13:32:37 +01001917 ret = i915_gem_reset_prepare(i915);
Chris Wilson0e178ae2017-01-17 17:59:06 +02001918 if (ret) {
Chris Wilson107783d2017-12-05 17:27:57 +00001919 dev_err(i915->drm.dev, "GPU recovery failed\n");
Chris Wilson107783d2017-12-05 17:27:57 +00001920 goto taint;
Chris Wilson0e178ae2017-01-17 17:59:06 +02001921 }
Chris Wilson9e60ab02016-10-04 21:11:28 +01001922
Chris Wilsonf7096d42017-12-01 12:20:11 +00001923 if (!intel_has_gpu_reset(i915)) {
Chris Wilson3ef98f52017-12-11 20:40:40 +00001924 if (i915_modparams.reset)
1925 dev_err(i915->drm.dev, "GPU reset not supported\n");
1926 else
1927 DRM_DEBUG_DRIVER("GPU reset disabled\n");
Chris Wilsonf7096d42017-12-01 12:20:11 +00001928 goto error;
1929 }
1930
1931 for (i = 0; i < 3; i++) {
1932 ret = intel_gpu_reset(i915, ALL_ENGINES);
1933 if (ret == 0)
1934 break;
1935
1936 msleep(100);
1937 }
Kenneth Graunke0573ed42010-09-11 03:17:19 -07001938 if (ret) {
Chris Wilsonf7096d42017-12-01 12:20:11 +00001939 dev_err(i915->drm.dev, "Failed to reset chip\n");
Chris Wilson107783d2017-12-05 17:27:57 +00001940 goto taint;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001941 }
1942
1943 /* Ok, now get things going again... */
1944
1945 /*
1946 * Everything depends on having the GTT running, so we need to start
Chris Wilson0db8c962017-09-06 12:14:05 +01001947 * there.
1948 */
1949 ret = i915_ggtt_enable_hw(i915);
1950 if (ret) {
Chris Wilson8177e112018-02-07 11:15:45 +00001951 DRM_ERROR("Failed to re-enable GGTT following reset (%d)\n",
1952 ret);
Chris Wilson0db8c962017-09-06 12:14:05 +01001953 goto error;
1954 }
1955
Chris Wilsond0667e92018-04-06 23:03:54 +01001956 i915_gem_reset(i915, stalled_mask);
Chris Wilsona31d73c2017-12-17 13:28:50 +00001957 intel_overlay_reset(i915);
1958
Chris Wilson0db8c962017-09-06 12:14:05 +01001959 /*
Ben Gamari11ed50e2009-09-14 17:48:45 -04001960 * Next we need to restore the context, but we don't use those
1961 * yet either...
1962 *
1963 * Ring buffer needs to be re-initialized in the KMS case, or if X
1964 * was running at the time of the reset (i.e. we weren't VT
1965 * switched away).
1966 */
Chris Wilson535275d2017-07-21 13:32:37 +01001967 ret = i915_gem_init_hw(i915);
Daniel Vetter33d30a92015-02-23 12:03:27 +01001968 if (ret) {
Chris Wilson8177e112018-02-07 11:15:45 +00001969 DRM_ERROR("Failed to initialise HW following reset (%d)\n",
1970 ret);
Chris Wilsond98c52c2016-04-13 17:35:05 +01001971 goto error;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001972 }
1973
Chris Wilson535275d2017-07-21 13:32:37 +01001974 i915_queue_hangcheck(i915);
Chris Wilsonc2a126a2016-11-22 14:41:19 +00001975
Chris Wilson2e8f9d32017-03-16 17:13:04 +00001976finish:
Chris Wilson535275d2017-07-21 13:32:37 +01001977 i915_gem_reset_finish(i915);
Chris Wilson2e8f9d32017-03-16 17:13:04 +00001978wakeup:
Chris Wilson8c185ec2017-03-16 17:13:02 +00001979 clear_bit(I915_RESET_HANDOFF, &error->flags);
1980 wake_up_bit(&error->flags, I915_RESET_HANDOFF);
Chris Wilson780f2622016-09-09 14:11:52 +01001981 return;
Chris Wilsond98c52c2016-04-13 17:35:05 +01001982
Chris Wilson107783d2017-12-05 17:27:57 +00001983taint:
1984 /*
1985 * History tells us that if we cannot reset the GPU now, we
1986 * never will. This then impacts everything that is run
1987 * subsequently. On failing the reset, we mark the driver
1988 * as wedged, preventing further execution on the GPU.
1989 * We also want to go one step further and add a taint to the
1990 * kernel so that any subsequent faults can be traced back to
1991 * this failure. This is important for CI, where if the
1992 * GPU/driver fails we would like to reboot and restart testing
1993 * rather than continue on into oblivion. For everyone else,
1994 * the system should still plod along, but they have been warned!
1995 */
1996 add_taint(TAINT_WARN, LOCKDEP_STILL_OK);
Chris Wilsond98c52c2016-04-13 17:35:05 +01001997error:
Chris Wilson535275d2017-07-21 13:32:37 +01001998 i915_gem_set_wedged(i915);
Chris Wilsone61e0f52018-02-21 09:56:36 +00001999 i915_retire_requests(i915);
Chris Wilson2e8f9d32017-03-16 17:13:04 +00002000 goto finish;
Ben Gamari11ed50e2009-09-14 17:48:45 -04002001}
2002
Michel Thierry6acbea82017-10-31 15:53:09 -07002003static inline int intel_gt_reset_engine(struct drm_i915_private *dev_priv,
2004 struct intel_engine_cs *engine)
2005{
2006 return intel_gpu_reset(dev_priv, intel_engine_flag(engine));
2007}
2008
Michel Thierry142bc7d2017-06-20 10:57:46 +01002009/**
2010 * i915_reset_engine - reset GPU engine to recover from a hang
2011 * @engine: engine to reset
Chris Wilsonce800752018-03-20 10:04:49 +00002012 * @msg: reason for GPU reset; or NULL for no dev_notice()
Michel Thierry142bc7d2017-06-20 10:57:46 +01002013 *
2014 * Reset a specific GPU engine. Useful if a hang is detected.
2015 * Returns zero on successful reset or otherwise an error code.
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002016 *
2017 * Procedure is:
2018 * - identifies the request that caused the hang and it is dropped
2019 * - reset engine (which will force the engine to idle)
2020 * - re-init/configure engine
Michel Thierry142bc7d2017-06-20 10:57:46 +01002021 */
Chris Wilsonce800752018-03-20 10:04:49 +00002022int i915_reset_engine(struct intel_engine_cs *engine, const char *msg)
Michel Thierry142bc7d2017-06-20 10:57:46 +01002023{
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002024 struct i915_gpu_error *error = &engine->i915->gpu_error;
Chris Wilsone61e0f52018-02-21 09:56:36 +00002025 struct i915_request *active_request;
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002026 int ret;
2027
Chris Wilson02866672018-03-30 14:18:01 +01002028 GEM_TRACE("%s flags=%lx\n", engine->name, error->flags);
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002029 GEM_BUG_ON(!test_bit(I915_RESET_ENGINE + engine->id, &error->flags));
2030
Chris Wilsonf6ba181a2017-12-16 00:22:06 +00002031 active_request = i915_gem_reset_prepare_engine(engine);
2032 if (IS_ERR_OR_NULL(active_request)) {
2033 /* Either the previous reset failed, or we pardon the reset. */
2034 ret = PTR_ERR(active_request);
2035 goto out;
2036 }
2037
Chris Wilsonce800752018-03-20 10:04:49 +00002038 if (msg)
Chris Wilson535275d2017-07-21 13:32:37 +01002039 dev_notice(engine->i915->drm.dev,
Chris Wilsonce800752018-03-20 10:04:49 +00002040 "Resetting %s for %s\n", engine->name, msg);
Chris Wilson73676122017-07-21 13:32:31 +01002041 error->reset_engine_count[engine->id]++;
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002042
Michel Thierry6acbea82017-10-31 15:53:09 -07002043 if (!engine->i915->guc.execbuf_client)
2044 ret = intel_gt_reset_engine(engine->i915, engine);
2045 else
2046 ret = intel_guc_reset_engine(&engine->i915->guc, engine);
Chris Wilson0364cd12017-07-21 13:32:21 +01002047 if (ret) {
2048 /* If we fail here, we expect to fallback to a global reset */
Michel Thierry6acbea82017-10-31 15:53:09 -07002049 DRM_DEBUG_DRIVER("%sFailed to reset %s, ret=%d\n",
2050 engine->i915->guc.execbuf_client ? "GuC " : "",
Chris Wilson0364cd12017-07-21 13:32:21 +01002051 engine->name, ret);
2052 goto out;
2053 }
Chris Wilsonb4f3e162017-07-21 13:32:20 +01002054
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002055 /*
2056 * The request that caused the hang is stuck on elsp, we know the
2057 * active request and can drop it, adjust head to skip the offending
2058 * request to resume executing remaining requests in the queue.
2059 */
Chris Wilsonbba08692018-04-06 23:03:53 +01002060 i915_gem_reset_engine(engine, active_request, true);
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002061
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002062 /*
2063 * The engine and its registers (and workarounds in case of render)
2064 * have been reset to their default values. Follow the init_ring
2065 * process to program RING_MODE, HWSP and re-enable submission.
2066 */
2067 ret = engine->init_hw(engine);
Michel Thierry702c8f82017-06-20 10:57:48 +01002068 if (ret)
2069 goto out;
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002070
2071out:
Chris Wilsona99b32a2018-08-14 18:18:57 +01002072 intel_engine_cancel_stop_cs(engine);
Chris Wilson0364cd12017-07-21 13:32:21 +01002073 i915_gem_reset_finish_engine(engine);
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002074 return ret;
Michel Thierry142bc7d2017-06-20 10:57:46 +01002075}
2076
Chris Wilson73b66f82018-05-25 10:26:29 +01002077static int i915_pm_prepare(struct device *kdev)
2078{
2079 struct pci_dev *pdev = to_pci_dev(kdev);
2080 struct drm_device *dev = pci_get_drvdata(pdev);
2081
2082 if (!dev) {
2083 dev_err(kdev, "DRM not initialized, aborting suspend.\n");
2084 return -ENODEV;
2085 }
2086
2087 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
2088 return 0;
2089
2090 return i915_drm_prepare(dev);
2091}
2092
David Weinehallc49d13e2016-08-22 13:32:42 +03002093static int i915_pm_suspend(struct device *kdev)
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002094{
David Weinehallc49d13e2016-08-22 13:32:42 +03002095 struct pci_dev *pdev = to_pci_dev(kdev);
2096 struct drm_device *dev = pci_get_drvdata(pdev);
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002097
David Weinehallc49d13e2016-08-22 13:32:42 +03002098 if (!dev) {
2099 dev_err(kdev, "DRM not initialized, aborting suspend.\n");
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002100 return -ENODEV;
2101 }
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002102
David Weinehallc49d13e2016-08-22 13:32:42 +03002103 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Dave Airlie5bcf7192010-12-07 09:20:40 +10002104 return 0;
2105
David Weinehallc49d13e2016-08-22 13:32:42 +03002106 return i915_drm_suspend(dev);
Imre Deak76c4b252014-04-01 19:55:22 +03002107}
2108
David Weinehallc49d13e2016-08-22 13:32:42 +03002109static int i915_pm_suspend_late(struct device *kdev)
Imre Deak76c4b252014-04-01 19:55:22 +03002110{
David Weinehallc49d13e2016-08-22 13:32:42 +03002111 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deak76c4b252014-04-01 19:55:22 +03002112
2113 /*
Damien Lespiauc965d9952015-05-18 19:53:48 +01002114 * We have a suspend ordering issue with the snd-hda driver also
Imre Deak76c4b252014-04-01 19:55:22 +03002115 * requiring our device to be power up. Due to the lack of a
2116 * parent/child relationship we currently solve this with an late
2117 * suspend hook.
2118 *
2119 * FIXME: This should be solved with a special hdmi sink device or
2120 * similar so that power domains can be employed.
2121 */
David Weinehallc49d13e2016-08-22 13:32:42 +03002122 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak76c4b252014-04-01 19:55:22 +03002123 return 0;
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002124
David Weinehallc49d13e2016-08-22 13:32:42 +03002125 return i915_drm_suspend_late(dev, false);
Imre Deakab3be732015-03-02 13:04:41 +02002126}
2127
David Weinehallc49d13e2016-08-22 13:32:42 +03002128static int i915_pm_poweroff_late(struct device *kdev)
Imre Deakab3be732015-03-02 13:04:41 +02002129{
David Weinehallc49d13e2016-08-22 13:32:42 +03002130 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deakab3be732015-03-02 13:04:41 +02002131
David Weinehallc49d13e2016-08-22 13:32:42 +03002132 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deakab3be732015-03-02 13:04:41 +02002133 return 0;
2134
David Weinehallc49d13e2016-08-22 13:32:42 +03002135 return i915_drm_suspend_late(dev, true);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002136}
2137
David Weinehallc49d13e2016-08-22 13:32:42 +03002138static int i915_pm_resume_early(struct device *kdev)
Imre Deak76c4b252014-04-01 19:55:22 +03002139{
David Weinehallc49d13e2016-08-22 13:32:42 +03002140 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deak76c4b252014-04-01 19:55:22 +03002141
David Weinehallc49d13e2016-08-22 13:32:42 +03002142 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak097dd832014-10-23 19:23:19 +03002143 return 0;
2144
David Weinehallc49d13e2016-08-22 13:32:42 +03002145 return i915_drm_resume_early(dev);
Imre Deak76c4b252014-04-01 19:55:22 +03002146}
2147
David Weinehallc49d13e2016-08-22 13:32:42 +03002148static int i915_pm_resume(struct device *kdev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002149{
David Weinehallc49d13e2016-08-22 13:32:42 +03002150 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002151
David Weinehallc49d13e2016-08-22 13:32:42 +03002152 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak097dd832014-10-23 19:23:19 +03002153 return 0;
2154
David Weinehallc49d13e2016-08-22 13:32:42 +03002155 return i915_drm_resume(dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002156}
2157
Chris Wilson1f19ac22016-05-14 07:26:32 +01002158/* freeze: before creating the hibernation_image */
David Weinehallc49d13e2016-08-22 13:32:42 +03002159static int i915_pm_freeze(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002160{
Imre Deakdd9f31c2017-08-16 17:46:07 +03002161 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Chris Wilson6a800ea2016-09-21 14:51:07 +01002162 int ret;
2163
Imre Deakdd9f31c2017-08-16 17:46:07 +03002164 if (dev->switch_power_state != DRM_SWITCH_POWER_OFF) {
2165 ret = i915_drm_suspend(dev);
2166 if (ret)
2167 return ret;
2168 }
Chris Wilson6a800ea2016-09-21 14:51:07 +01002169
2170 ret = i915_gem_freeze(kdev_to_i915(kdev));
2171 if (ret)
2172 return ret;
2173
2174 return 0;
Chris Wilson1f19ac22016-05-14 07:26:32 +01002175}
2176
David Weinehallc49d13e2016-08-22 13:32:42 +03002177static int i915_pm_freeze_late(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002178{
Imre Deakdd9f31c2017-08-16 17:46:07 +03002179 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Chris Wilson461fb992016-05-14 07:26:33 +01002180 int ret;
2181
Imre Deakdd9f31c2017-08-16 17:46:07 +03002182 if (dev->switch_power_state != DRM_SWITCH_POWER_OFF) {
2183 ret = i915_drm_suspend_late(dev, true);
2184 if (ret)
2185 return ret;
2186 }
Chris Wilson461fb992016-05-14 07:26:33 +01002187
David Weinehallc49d13e2016-08-22 13:32:42 +03002188 ret = i915_gem_freeze_late(kdev_to_i915(kdev));
Chris Wilson461fb992016-05-14 07:26:33 +01002189 if (ret)
2190 return ret;
2191
2192 return 0;
Chris Wilson1f19ac22016-05-14 07:26:32 +01002193}
2194
2195/* thaw: called after creating the hibernation image, but before turning off. */
David Weinehallc49d13e2016-08-22 13:32:42 +03002196static int i915_pm_thaw_early(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002197{
David Weinehallc49d13e2016-08-22 13:32:42 +03002198 return i915_pm_resume_early(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002199}
2200
David Weinehallc49d13e2016-08-22 13:32:42 +03002201static int i915_pm_thaw(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002202{
David Weinehallc49d13e2016-08-22 13:32:42 +03002203 return i915_pm_resume(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002204}
2205
2206/* restore: called after loading the hibernation image. */
David Weinehallc49d13e2016-08-22 13:32:42 +03002207static int i915_pm_restore_early(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002208{
David Weinehallc49d13e2016-08-22 13:32:42 +03002209 return i915_pm_resume_early(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002210}
2211
David Weinehallc49d13e2016-08-22 13:32:42 +03002212static int i915_pm_restore(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002213{
David Weinehallc49d13e2016-08-22 13:32:42 +03002214 return i915_pm_resume(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002215}
2216
Imre Deakddeea5b2014-05-05 15:19:56 +03002217/*
2218 * Save all Gunit registers that may be lost after a D3 and a subsequent
2219 * S0i[R123] transition. The list of registers needing a save/restore is
2220 * defined in the VLV2_S0IXRegs document. This documents marks all Gunit
2221 * registers in the following way:
2222 * - Driver: saved/restored by the driver
2223 * - Punit : saved/restored by the Punit firmware
2224 * - No, w/o marking: no need to save/restore, since the register is R/O or
2225 * used internally by the HW in a way that doesn't depend
2226 * keeping the content across a suspend/resume.
2227 * - Debug : used for debugging
2228 *
2229 * We save/restore all registers marked with 'Driver', with the following
2230 * exceptions:
2231 * - Registers out of use, including also registers marked with 'Debug'.
2232 * These have no effect on the driver's operation, so we don't save/restore
2233 * them to reduce the overhead.
2234 * - Registers that are fully setup by an initialization function called from
2235 * the resume path. For example many clock gating and RPS/RC6 registers.
2236 * - Registers that provide the right functionality with their reset defaults.
2237 *
2238 * TODO: Except for registers that based on the above 3 criteria can be safely
2239 * ignored, we save/restore all others, practically treating the HW context as
2240 * a black-box for the driver. Further investigation is needed to reduce the
2241 * saved/restored registers even further, by following the same 3 criteria.
2242 */
2243static void vlv_save_gunit_s0ix_state(struct drm_i915_private *dev_priv)
2244{
2245 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
2246 int i;
2247
2248 /* GAM 0x4000-0x4770 */
2249 s->wr_watermark = I915_READ(GEN7_WR_WATERMARK);
2250 s->gfx_prio_ctrl = I915_READ(GEN7_GFX_PRIO_CTRL);
2251 s->arb_mode = I915_READ(ARB_MODE);
2252 s->gfx_pend_tlb0 = I915_READ(GEN7_GFX_PEND_TLB0);
2253 s->gfx_pend_tlb1 = I915_READ(GEN7_GFX_PEND_TLB1);
2254
2255 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002256 s->lra_limits[i] = I915_READ(GEN7_LRA_LIMITS(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03002257
2258 s->media_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
Imre Deakb5f1c972015-04-15 16:52:30 -07002259 s->gfx_max_req_count = I915_READ(GEN7_GFX_MAX_REQ_COUNT);
Imre Deakddeea5b2014-05-05 15:19:56 +03002260
2261 s->render_hwsp = I915_READ(RENDER_HWS_PGA_GEN7);
2262 s->ecochk = I915_READ(GAM_ECOCHK);
2263 s->bsd_hwsp = I915_READ(BSD_HWS_PGA_GEN7);
2264 s->blt_hwsp = I915_READ(BLT_HWS_PGA_GEN7);
2265
2266 s->tlb_rd_addr = I915_READ(GEN7_TLB_RD_ADDR);
2267
2268 /* MBC 0x9024-0x91D0, 0x8500 */
2269 s->g3dctl = I915_READ(VLV_G3DCTL);
2270 s->gsckgctl = I915_READ(VLV_GSCKGCTL);
2271 s->mbctl = I915_READ(GEN6_MBCTL);
2272
2273 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2274 s->ucgctl1 = I915_READ(GEN6_UCGCTL1);
2275 s->ucgctl3 = I915_READ(GEN6_UCGCTL3);
2276 s->rcgctl1 = I915_READ(GEN6_RCGCTL1);
2277 s->rcgctl2 = I915_READ(GEN6_RCGCTL2);
2278 s->rstctl = I915_READ(GEN6_RSTCTL);
2279 s->misccpctl = I915_READ(GEN7_MISCCPCTL);
2280
2281 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2282 s->gfxpause = I915_READ(GEN6_GFXPAUSE);
2283 s->rpdeuhwtc = I915_READ(GEN6_RPDEUHWTC);
2284 s->rpdeuc = I915_READ(GEN6_RPDEUC);
2285 s->ecobus = I915_READ(ECOBUS);
2286 s->pwrdwnupctl = I915_READ(VLV_PWRDWNUPCTL);
2287 s->rp_down_timeout = I915_READ(GEN6_RP_DOWN_TIMEOUT);
2288 s->rp_deucsw = I915_READ(GEN6_RPDEUCSW);
2289 s->rcubmabdtmr = I915_READ(GEN6_RCUBMABDTMR);
2290 s->rcedata = I915_READ(VLV_RCEDATA);
2291 s->spare2gh = I915_READ(VLV_SPAREG2H);
2292
2293 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2294 s->gt_imr = I915_READ(GTIMR);
2295 s->gt_ier = I915_READ(GTIER);
2296 s->pm_imr = I915_READ(GEN6_PMIMR);
2297 s->pm_ier = I915_READ(GEN6_PMIER);
2298
2299 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002300 s->gt_scratch[i] = I915_READ(GEN7_GT_SCRATCH(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03002301
2302 /* GT SA CZ domain, 0x100000-0x138124 */
2303 s->tilectl = I915_READ(TILECTL);
2304 s->gt_fifoctl = I915_READ(GTFIFOCTL);
2305 s->gtlc_wake_ctrl = I915_READ(VLV_GTLC_WAKE_CTRL);
2306 s->gtlc_survive = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2307 s->pmwgicz = I915_READ(VLV_PMWGICZ);
2308
2309 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2310 s->gu_ctl0 = I915_READ(VLV_GU_CTL0);
2311 s->gu_ctl1 = I915_READ(VLV_GU_CTL1);
Jesse Barnes9c252102015-04-01 14:22:57 -07002312 s->pcbr = I915_READ(VLV_PCBR);
Imre Deakddeea5b2014-05-05 15:19:56 +03002313 s->clock_gate_dis2 = I915_READ(VLV_GUNIT_CLOCK_GATE2);
2314
2315 /*
2316 * Not saving any of:
2317 * DFT, 0x9800-0x9EC0
2318 * SARB, 0xB000-0xB1FC
2319 * GAC, 0x5208-0x524C, 0x14000-0x14C000
2320 * PCI CFG
2321 */
2322}
2323
2324static void vlv_restore_gunit_s0ix_state(struct drm_i915_private *dev_priv)
2325{
2326 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
2327 u32 val;
2328 int i;
2329
2330 /* GAM 0x4000-0x4770 */
2331 I915_WRITE(GEN7_WR_WATERMARK, s->wr_watermark);
2332 I915_WRITE(GEN7_GFX_PRIO_CTRL, s->gfx_prio_ctrl);
2333 I915_WRITE(ARB_MODE, s->arb_mode | (0xffff << 16));
2334 I915_WRITE(GEN7_GFX_PEND_TLB0, s->gfx_pend_tlb0);
2335 I915_WRITE(GEN7_GFX_PEND_TLB1, s->gfx_pend_tlb1);
2336
2337 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002338 I915_WRITE(GEN7_LRA_LIMITS(i), s->lra_limits[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03002339
2340 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->media_max_req_count);
Imre Deakb5f1c972015-04-15 16:52:30 -07002341 I915_WRITE(GEN7_GFX_MAX_REQ_COUNT, s->gfx_max_req_count);
Imre Deakddeea5b2014-05-05 15:19:56 +03002342
2343 I915_WRITE(RENDER_HWS_PGA_GEN7, s->render_hwsp);
2344 I915_WRITE(GAM_ECOCHK, s->ecochk);
2345 I915_WRITE(BSD_HWS_PGA_GEN7, s->bsd_hwsp);
2346 I915_WRITE(BLT_HWS_PGA_GEN7, s->blt_hwsp);
2347
2348 I915_WRITE(GEN7_TLB_RD_ADDR, s->tlb_rd_addr);
2349
2350 /* MBC 0x9024-0x91D0, 0x8500 */
2351 I915_WRITE(VLV_G3DCTL, s->g3dctl);
2352 I915_WRITE(VLV_GSCKGCTL, s->gsckgctl);
2353 I915_WRITE(GEN6_MBCTL, s->mbctl);
2354
2355 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2356 I915_WRITE(GEN6_UCGCTL1, s->ucgctl1);
2357 I915_WRITE(GEN6_UCGCTL3, s->ucgctl3);
2358 I915_WRITE(GEN6_RCGCTL1, s->rcgctl1);
2359 I915_WRITE(GEN6_RCGCTL2, s->rcgctl2);
2360 I915_WRITE(GEN6_RSTCTL, s->rstctl);
2361 I915_WRITE(GEN7_MISCCPCTL, s->misccpctl);
2362
2363 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2364 I915_WRITE(GEN6_GFXPAUSE, s->gfxpause);
2365 I915_WRITE(GEN6_RPDEUHWTC, s->rpdeuhwtc);
2366 I915_WRITE(GEN6_RPDEUC, s->rpdeuc);
2367 I915_WRITE(ECOBUS, s->ecobus);
2368 I915_WRITE(VLV_PWRDWNUPCTL, s->pwrdwnupctl);
2369 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,s->rp_down_timeout);
2370 I915_WRITE(GEN6_RPDEUCSW, s->rp_deucsw);
2371 I915_WRITE(GEN6_RCUBMABDTMR, s->rcubmabdtmr);
2372 I915_WRITE(VLV_RCEDATA, s->rcedata);
2373 I915_WRITE(VLV_SPAREG2H, s->spare2gh);
2374
2375 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2376 I915_WRITE(GTIMR, s->gt_imr);
2377 I915_WRITE(GTIER, s->gt_ier);
2378 I915_WRITE(GEN6_PMIMR, s->pm_imr);
2379 I915_WRITE(GEN6_PMIER, s->pm_ier);
2380
2381 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002382 I915_WRITE(GEN7_GT_SCRATCH(i), s->gt_scratch[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03002383
2384 /* GT SA CZ domain, 0x100000-0x138124 */
2385 I915_WRITE(TILECTL, s->tilectl);
2386 I915_WRITE(GTFIFOCTL, s->gt_fifoctl);
2387 /*
2388 * Preserve the GT allow wake and GFX force clock bit, they are not
2389 * be restored, as they are used to control the s0ix suspend/resume
2390 * sequence by the caller.
2391 */
2392 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2393 val &= VLV_GTLC_ALLOWWAKEREQ;
2394 val |= s->gtlc_wake_ctrl & ~VLV_GTLC_ALLOWWAKEREQ;
2395 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2396
2397 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2398 val &= VLV_GFX_CLK_FORCE_ON_BIT;
2399 val |= s->gtlc_survive & ~VLV_GFX_CLK_FORCE_ON_BIT;
2400 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2401
2402 I915_WRITE(VLV_PMWGICZ, s->pmwgicz);
2403
2404 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2405 I915_WRITE(VLV_GU_CTL0, s->gu_ctl0);
2406 I915_WRITE(VLV_GU_CTL1, s->gu_ctl1);
Jesse Barnes9c252102015-04-01 14:22:57 -07002407 I915_WRITE(VLV_PCBR, s->pcbr);
Imre Deakddeea5b2014-05-05 15:19:56 +03002408 I915_WRITE(VLV_GUNIT_CLOCK_GATE2, s->clock_gate_dis2);
2409}
2410
Chris Wilson3dd14c02017-04-21 14:58:15 +01002411static int vlv_wait_for_pw_status(struct drm_i915_private *dev_priv,
2412 u32 mask, u32 val)
2413{
2414 /* The HW does not like us polling for PW_STATUS frequently, so
2415 * use the sleeping loop rather than risk the busy spin within
2416 * intel_wait_for_register().
2417 *
2418 * Transitioning between RC6 states should be at most 2ms (see
2419 * valleyview_enable_rps) so use a 3ms timeout.
2420 */
2421 return wait_for((I915_READ_NOTRACE(VLV_GTLC_PW_STATUS) & mask) == val,
2422 3);
2423}
2424
Imre Deak650ad972014-04-18 16:35:02 +03002425int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on)
2426{
2427 u32 val;
2428 int err;
2429
Imre Deak650ad972014-04-18 16:35:02 +03002430 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2431 val &= ~VLV_GFX_CLK_FORCE_ON_BIT;
2432 if (force_on)
2433 val |= VLV_GFX_CLK_FORCE_ON_BIT;
2434 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2435
2436 if (!force_on)
2437 return 0;
2438
Chris Wilsonc6ddc5f2016-06-30 15:32:46 +01002439 err = intel_wait_for_register(dev_priv,
2440 VLV_GTLC_SURVIVABILITY_REG,
2441 VLV_GFX_CLK_STATUS_BIT,
2442 VLV_GFX_CLK_STATUS_BIT,
2443 20);
Imre Deak650ad972014-04-18 16:35:02 +03002444 if (err)
2445 DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n",
2446 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
2447
2448 return err;
Imre Deak650ad972014-04-18 16:35:02 +03002449}
2450
Imre Deakddeea5b2014-05-05 15:19:56 +03002451static int vlv_allow_gt_wake(struct drm_i915_private *dev_priv, bool allow)
2452{
Chris Wilson3dd14c02017-04-21 14:58:15 +01002453 u32 mask;
Imre Deakddeea5b2014-05-05 15:19:56 +03002454 u32 val;
Chris Wilson3dd14c02017-04-21 14:58:15 +01002455 int err;
Imre Deakddeea5b2014-05-05 15:19:56 +03002456
2457 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2458 val &= ~VLV_GTLC_ALLOWWAKEREQ;
2459 if (allow)
2460 val |= VLV_GTLC_ALLOWWAKEREQ;
2461 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2462 POSTING_READ(VLV_GTLC_WAKE_CTRL);
2463
Chris Wilson3dd14c02017-04-21 14:58:15 +01002464 mask = VLV_GTLC_ALLOWWAKEACK;
2465 val = allow ? mask : 0;
2466
2467 err = vlv_wait_for_pw_status(dev_priv, mask, val);
Imre Deakddeea5b2014-05-05 15:19:56 +03002468 if (err)
2469 DRM_ERROR("timeout disabling GT waking\n");
Chris Wilsonb2736692016-06-30 15:32:47 +01002470
Imre Deakddeea5b2014-05-05 15:19:56 +03002471 return err;
Imre Deakddeea5b2014-05-05 15:19:56 +03002472}
2473
Chris Wilson3dd14c02017-04-21 14:58:15 +01002474static void vlv_wait_for_gt_wells(struct drm_i915_private *dev_priv,
2475 bool wait_for_on)
Imre Deakddeea5b2014-05-05 15:19:56 +03002476{
2477 u32 mask;
2478 u32 val;
Imre Deakddeea5b2014-05-05 15:19:56 +03002479
2480 mask = VLV_GTLC_PW_MEDIA_STATUS_MASK | VLV_GTLC_PW_RENDER_STATUS_MASK;
2481 val = wait_for_on ? mask : 0;
Imre Deakddeea5b2014-05-05 15:19:56 +03002482
2483 /*
2484 * RC6 transitioning can be delayed up to 2 msec (see
2485 * valleyview_enable_rps), use 3 msec for safety.
Chris Wilsone01569a2018-04-09 10:49:05 +01002486 *
2487 * This can fail to turn off the rc6 if the GPU is stuck after a failed
2488 * reset and we are trying to force the machine to sleep.
Imre Deakddeea5b2014-05-05 15:19:56 +03002489 */
Chris Wilson3dd14c02017-04-21 14:58:15 +01002490 if (vlv_wait_for_pw_status(dev_priv, mask, val))
Chris Wilsone01569a2018-04-09 10:49:05 +01002491 DRM_DEBUG_DRIVER("timeout waiting for GT wells to go %s\n",
2492 onoff(wait_for_on));
Imre Deakddeea5b2014-05-05 15:19:56 +03002493}
2494
2495static void vlv_check_no_gt_access(struct drm_i915_private *dev_priv)
2496{
2497 if (!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEERR))
2498 return;
2499
Daniel Vetter6fa283b2016-01-19 21:00:56 +01002500 DRM_DEBUG_DRIVER("GT register access while GT waking disabled\n");
Imre Deakddeea5b2014-05-05 15:19:56 +03002501 I915_WRITE(VLV_GTLC_PW_STATUS, VLV_GTLC_ALLOWWAKEERR);
2502}
2503
Sagar Kambleebc32822014-08-13 23:07:05 +05302504static int vlv_suspend_complete(struct drm_i915_private *dev_priv)
Imre Deakddeea5b2014-05-05 15:19:56 +03002505{
2506 u32 mask;
2507 int err;
2508
2509 /*
2510 * Bspec defines the following GT well on flags as debug only, so
2511 * don't treat them as hard failures.
2512 */
Chris Wilson3dd14c02017-04-21 14:58:15 +01002513 vlv_wait_for_gt_wells(dev_priv, false);
Imre Deakddeea5b2014-05-05 15:19:56 +03002514
2515 mask = VLV_GTLC_RENDER_CTX_EXISTS | VLV_GTLC_MEDIA_CTX_EXISTS;
2516 WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL) & mask) != mask);
2517
2518 vlv_check_no_gt_access(dev_priv);
2519
2520 err = vlv_force_gfx_clock(dev_priv, true);
2521 if (err)
2522 goto err1;
2523
2524 err = vlv_allow_gt_wake(dev_priv, false);
2525 if (err)
2526 goto err2;
Deepak S98711162014-12-12 14:18:16 +05302527
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002528 if (!IS_CHERRYVIEW(dev_priv))
Deepak S98711162014-12-12 14:18:16 +05302529 vlv_save_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002530
2531 err = vlv_force_gfx_clock(dev_priv, false);
2532 if (err)
2533 goto err2;
2534
2535 return 0;
2536
2537err2:
2538 /* For safety always re-enable waking and disable gfx clock forcing */
2539 vlv_allow_gt_wake(dev_priv, true);
2540err1:
2541 vlv_force_gfx_clock(dev_priv, false);
2542
2543 return err;
2544}
2545
Sagar Kamble016970b2014-08-13 23:07:06 +05302546static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
2547 bool rpm_resume)
Imre Deakddeea5b2014-05-05 15:19:56 +03002548{
Imre Deakddeea5b2014-05-05 15:19:56 +03002549 int err;
2550 int ret;
2551
2552 /*
2553 * If any of the steps fail just try to continue, that's the best we
2554 * can do at this point. Return the first error code (which will also
2555 * leave RPM permanently disabled).
2556 */
2557 ret = vlv_force_gfx_clock(dev_priv, true);
2558
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002559 if (!IS_CHERRYVIEW(dev_priv))
Deepak S98711162014-12-12 14:18:16 +05302560 vlv_restore_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002561
2562 err = vlv_allow_gt_wake(dev_priv, true);
2563 if (!ret)
2564 ret = err;
2565
2566 err = vlv_force_gfx_clock(dev_priv, false);
2567 if (!ret)
2568 ret = err;
2569
2570 vlv_check_no_gt_access(dev_priv);
2571
Chris Wilson7c108fd2016-10-24 13:42:18 +01002572 if (rpm_resume)
Ville Syrjälä46f16e62016-10-31 22:37:22 +02002573 intel_init_clock_gating(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002574
2575 return ret;
2576}
2577
David Weinehallc49d13e2016-08-22 13:32:42 +03002578static int intel_runtime_suspend(struct device *kdev)
Paulo Zanoni8a187452013-12-06 20:32:13 -02002579{
David Weinehallc49d13e2016-08-22 13:32:42 +03002580 struct pci_dev *pdev = to_pci_dev(kdev);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002581 struct drm_device *dev = pci_get_drvdata(pdev);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002582 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002583 int ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002584
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00002585 if (WARN_ON_ONCE(!(dev_priv->gt_pm.rc6.enabled && HAS_RC6(dev_priv))))
Imre Deakc6df39b2014-04-14 20:24:29 +03002586 return -ENODEV;
2587
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002588 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
Imre Deak604effb2014-08-26 13:26:56 +03002589 return -ENODEV;
2590
Paulo Zanoni8a187452013-12-06 20:32:13 -02002591 DRM_DEBUG_KMS("Suspending device\n");
2592
Imre Deak1f814da2015-12-16 02:52:19 +02002593 disable_rpm_wakeref_asserts(dev_priv);
2594
Imre Deakd6102972014-05-07 19:57:49 +03002595 /*
2596 * We are safe here against re-faults, since the fault handler takes
2597 * an RPM reference.
2598 */
Chris Wilson7c108fd2016-10-24 13:42:18 +01002599 i915_gem_runtime_suspend(dev_priv);
Imre Deakd6102972014-05-07 19:57:49 +03002600
Michal Wajdeczko7cfca4a2018-03-02 11:15:49 +00002601 intel_uc_suspend(dev_priv);
Alex Daia1c41992015-09-30 09:46:37 -07002602
Imre Deak2eb52522014-11-19 15:30:05 +02002603 intel_runtime_pm_disable_interrupts(dev_priv);
Imre Deakb5478bc2014-04-14 20:24:37 +03002604
Hans de Goede01c799c2017-11-14 14:55:18 +01002605 intel_uncore_suspend(dev_priv);
2606
Imre Deak507e1262016-04-20 20:27:54 +03002607 ret = 0;
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02002608 if (IS_GEN9_LP(dev_priv)) {
Imre Deak507e1262016-04-20 20:27:54 +03002609 bxt_display_core_uninit(dev_priv);
2610 bxt_enable_dc9(dev_priv);
2611 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
2612 hsw_enable_pc8(dev_priv);
2613 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
2614 ret = vlv_suspend_complete(dev_priv);
2615 }
2616
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002617 if (ret) {
2618 DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret);
Hans de Goede01c799c2017-11-14 14:55:18 +01002619 intel_uncore_runtime_resume(dev_priv);
2620
Daniel Vetterb9632912014-09-30 10:56:44 +02002621 intel_runtime_pm_enable_interrupts(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002622
Michal Wajdeczko7cfca4a2018-03-02 11:15:49 +00002623 intel_uc_resume(dev_priv);
Sagar Arun Kamble1ed21cb2018-01-24 21:16:57 +05302624
2625 i915_gem_init_swizzling(dev_priv);
2626 i915_gem_restore_fences(dev_priv);
2627
Imre Deak1f814da2015-12-16 02:52:19 +02002628 enable_rpm_wakeref_asserts(dev_priv);
2629
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002630 return ret;
2631 }
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03002632
Imre Deak1f814da2015-12-16 02:52:19 +02002633 enable_rpm_wakeref_asserts(dev_priv);
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01002634 WARN_ON_ONCE(atomic_read(&dev_priv->runtime_pm.wakeref_count));
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002635
Mika Kuoppalabc3b9342016-01-08 15:51:20 +02002636 if (intel_uncore_arm_unclaimed_mmio_detection(dev_priv))
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002637 DRM_ERROR("Unclaimed access detected prior to suspending\n");
2638
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01002639 dev_priv->runtime_pm.suspended = true;
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08002640
2641 /*
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002642 * FIXME: We really should find a document that references the arguments
2643 * used below!
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08002644 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002645 if (IS_BROADWELL(dev_priv)) {
Paulo Zanonid37ae192015-07-30 18:20:29 -03002646 /*
2647 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
2648 * being detected, and the call we do at intel_runtime_resume()
2649 * won't be able to restore them. Since PCI_D3hot matches the
2650 * actual specification and appears to be working, use it.
2651 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002652 intel_opregion_notify_adapter(dev_priv, PCI_D3hot);
Paulo Zanonid37ae192015-07-30 18:20:29 -03002653 } else {
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002654 /*
2655 * current versions of firmware which depend on this opregion
2656 * notification have repurposed the D1 definition to mean
2657 * "runtime suspended" vs. what you would normally expect (D3)
2658 * to distinguish it from notifications that might be sent via
2659 * the suspend path.
2660 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002661 intel_opregion_notify_adapter(dev_priv, PCI_D1);
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002662 }
Paulo Zanoni8a187452013-12-06 20:32:13 -02002663
Mika Kuoppala59bad942015-01-16 11:34:40 +02002664 assert_forcewakes_inactive(dev_priv);
Chris Wilsondc9fb092015-01-16 11:34:34 +02002665
Ander Conselvan de Oliveira21d6e0b2017-01-20 16:28:43 +02002666 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Lyude19625e82016-06-21 17:03:44 -04002667 intel_hpd_poll_init(dev_priv);
2668
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03002669 DRM_DEBUG_KMS("Device suspended\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02002670 return 0;
2671}
2672
David Weinehallc49d13e2016-08-22 13:32:42 +03002673static int intel_runtime_resume(struct device *kdev)
Paulo Zanoni8a187452013-12-06 20:32:13 -02002674{
David Weinehallc49d13e2016-08-22 13:32:42 +03002675 struct pci_dev *pdev = to_pci_dev(kdev);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002676 struct drm_device *dev = pci_get_drvdata(pdev);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002677 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002678 int ret = 0;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002679
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002680 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
Imre Deak604effb2014-08-26 13:26:56 +03002681 return -ENODEV;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002682
2683 DRM_DEBUG_KMS("Resuming device\n");
2684
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01002685 WARN_ON_ONCE(atomic_read(&dev_priv->runtime_pm.wakeref_count));
Imre Deak1f814da2015-12-16 02:52:19 +02002686 disable_rpm_wakeref_asserts(dev_priv);
2687
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002688 intel_opregion_notify_adapter(dev_priv, PCI_D0);
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01002689 dev_priv->runtime_pm.suspended = false;
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002690 if (intel_uncore_unclaimed_mmio(dev_priv))
2691 DRM_DEBUG_DRIVER("Unclaimed access during suspend, bios?\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02002692
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02002693 if (IS_GEN9_LP(dev_priv)) {
Imre Deak507e1262016-04-20 20:27:54 +03002694 bxt_disable_dc9(dev_priv);
2695 bxt_display_core_init(dev_priv, true);
Imre Deakf62c79b2016-04-20 20:27:57 +03002696 if (dev_priv->csr.dmc_payload &&
2697 (dev_priv->csr.allowed_dc_mask & DC_STATE_EN_UPTO_DC5))
2698 gen9_enable_dc5(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03002699 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002700 hsw_disable_pc8(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03002701 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002702 ret = vlv_resume_prepare(dev_priv, true);
Imre Deak507e1262016-04-20 20:27:54 +03002703 }
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002704
Hans de Goedebedf4d72017-11-14 14:55:17 +01002705 intel_uncore_runtime_resume(dev_priv);
2706
Sagar Arun Kamble1ed21cb2018-01-24 21:16:57 +05302707 intel_runtime_pm_enable_interrupts(dev_priv);
2708
Michal Wajdeczko7cfca4a2018-03-02 11:15:49 +00002709 intel_uc_resume(dev_priv);
Sagar Arun Kamble1ed21cb2018-01-24 21:16:57 +05302710
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002711 /*
2712 * No point of rolling back things in case of an error, as the best
2713 * we can do is to hope that things will still work (and disable RPM).
2714 */
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00002715 i915_gem_init_swizzling(dev_priv);
Chris Wilson83bf6d52017-02-03 12:57:17 +00002716 i915_gem_restore_fences(dev_priv);
Imre Deak92b806d2014-04-14 20:24:39 +03002717
Ville Syrjälä08d8a232015-08-27 23:56:08 +03002718 /*
2719 * On VLV/CHV display interrupts are part of the display
2720 * power well, so hpd is reinitialized from there. For
2721 * everyone else do it here.
2722 */
Wayne Boyer666a4532015-12-09 12:29:35 -08002723 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Ville Syrjälä08d8a232015-08-27 23:56:08 +03002724 intel_hpd_init(dev_priv);
2725
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05302726 intel_enable_ipc(dev_priv);
2727
Imre Deak1f814da2015-12-16 02:52:19 +02002728 enable_rpm_wakeref_asserts(dev_priv);
2729
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002730 if (ret)
2731 DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret);
2732 else
2733 DRM_DEBUG_KMS("Device resumed\n");
2734
2735 return ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002736}
2737
Chris Wilson42f55512016-06-24 14:00:26 +01002738const struct dev_pm_ops i915_pm_ops = {
Imre Deak5545dbb2014-10-23 19:23:28 +03002739 /*
2740 * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND,
2741 * PMSG_RESUME]
2742 */
Chris Wilson73b66f82018-05-25 10:26:29 +01002743 .prepare = i915_pm_prepare,
Akshay Joshi0206e352011-08-16 15:34:10 -04002744 .suspend = i915_pm_suspend,
Imre Deak76c4b252014-04-01 19:55:22 +03002745 .suspend_late = i915_pm_suspend_late,
2746 .resume_early = i915_pm_resume_early,
Akshay Joshi0206e352011-08-16 15:34:10 -04002747 .resume = i915_pm_resume,
Imre Deak5545dbb2014-10-23 19:23:28 +03002748
2749 /*
2750 * S4 event handlers
2751 * @freeze, @freeze_late : called (1) before creating the
2752 * hibernation image [PMSG_FREEZE] and
2753 * (2) after rebooting, before restoring
2754 * the image [PMSG_QUIESCE]
2755 * @thaw, @thaw_early : called (1) after creating the hibernation
2756 * image, before writing it [PMSG_THAW]
2757 * and (2) after failing to create or
2758 * restore the image [PMSG_RECOVER]
2759 * @poweroff, @poweroff_late: called after writing the hibernation
2760 * image, before rebooting [PMSG_HIBERNATE]
2761 * @restore, @restore_early : called after rebooting and restoring the
2762 * hibernation image [PMSG_RESTORE]
2763 */
Chris Wilson1f19ac22016-05-14 07:26:32 +01002764 .freeze = i915_pm_freeze,
2765 .freeze_late = i915_pm_freeze_late,
2766 .thaw_early = i915_pm_thaw_early,
2767 .thaw = i915_pm_thaw,
Imre Deak36d61e62014-10-23 19:23:24 +03002768 .poweroff = i915_pm_suspend,
Imre Deakab3be732015-03-02 13:04:41 +02002769 .poweroff_late = i915_pm_poweroff_late,
Chris Wilson1f19ac22016-05-14 07:26:32 +01002770 .restore_early = i915_pm_restore_early,
2771 .restore = i915_pm_restore,
Imre Deak5545dbb2014-10-23 19:23:28 +03002772
2773 /* S0ix (via runtime suspend) event handlers */
Paulo Zanoni97bea202014-03-07 20:12:33 -03002774 .runtime_suspend = intel_runtime_suspend,
2775 .runtime_resume = intel_runtime_resume,
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002776};
2777
Laurent Pinchart78b68552012-05-17 13:27:22 +02002778static const struct vm_operations_struct i915_gem_vm_ops = {
Jesse Barnesde151cf2008-11-12 10:03:55 -08002779 .fault = i915_gem_fault,
Jesse Barnesab00b3e2009-02-11 14:01:46 -08002780 .open = drm_gem_vm_open,
2781 .close = drm_gem_vm_close,
Jesse Barnesde151cf2008-11-12 10:03:55 -08002782};
2783
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002784static const struct file_operations i915_driver_fops = {
2785 .owner = THIS_MODULE,
2786 .open = drm_open,
2787 .release = drm_release,
2788 .unlocked_ioctl = drm_ioctl,
2789 .mmap = drm_gem_mmap,
2790 .poll = drm_poll,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002791 .read = drm_read,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002792 .compat_ioctl = i915_compat_ioctl,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002793 .llseek = noop_llseek,
2794};
2795
Chris Wilson0673ad42016-06-24 14:00:22 +01002796static int
2797i915_gem_reject_pin_ioctl(struct drm_device *dev, void *data,
2798 struct drm_file *file)
2799{
2800 return -ENODEV;
2801}
2802
2803static const struct drm_ioctl_desc i915_ioctls[] = {
2804 DRM_IOCTL_DEF_DRV(I915_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2805 DRM_IOCTL_DEF_DRV(I915_FLUSH, drm_noop, DRM_AUTH),
2806 DRM_IOCTL_DEF_DRV(I915_FLIP, drm_noop, DRM_AUTH),
2807 DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, drm_noop, DRM_AUTH),
2808 DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, drm_noop, DRM_AUTH),
2809 DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, drm_noop, DRM_AUTH),
Ville Syrjälä6a20fe72018-02-07 18:48:41 +02002810 DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002811 DRM_IOCTL_DEF_DRV(I915_SETPARAM, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2812 DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
2813 DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
2814 DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2815 DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, drm_noop, DRM_AUTH),
2816 DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2817 DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2818 DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE, drm_noop, DRM_AUTH),
2819 DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, drm_noop, DRM_AUTH),
2820 DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2821 DRM_IOCTL_DEF_DRV(I915_GEM_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
Ville Syrjälä6a20fe72018-02-07 18:48:41 +02002822 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer_ioctl, DRM_AUTH),
2823 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2_WR, i915_gem_execbuffer2_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002824 DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
2825 DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
2826 DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2827 DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_RENDER_ALLOW),
2828 DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_RENDER_ALLOW),
2829 DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2830 DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2831 DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2832 DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_RENDER_ALLOW),
2833 DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_RENDER_ALLOW),
2834 DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_RENDER_ALLOW),
2835 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_RENDER_ALLOW),
2836 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_RENDER_ALLOW),
2837 DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_RENDER_ALLOW),
2838 DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_RENDER_ALLOW),
Chris Wilson111dbca2017-01-10 12:10:44 +00002839 DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling_ioctl, DRM_RENDER_ALLOW),
2840 DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling_ioctl, DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002841 DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_RENDER_ALLOW),
Ville Syrjälä6a20fe72018-02-07 18:48:41 +02002842 DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id_ioctl, 0),
Chris Wilson0673ad42016-06-24 14:00:22 +01002843 DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_RENDER_ALLOW),
Daniel Vetter0cd54b02018-04-20 08:51:57 +02002844 DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image_ioctl, DRM_MASTER),
2845 DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs_ioctl, DRM_MASTER),
2846 DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey_ioctl, DRM_MASTER),
2847 DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, drm_noop, DRM_MASTER),
Chris Wilson0673ad42016-06-24 14:00:22 +01002848 DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2849 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE, i915_gem_context_create_ioctl, DRM_RENDER_ALLOW),
2850 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_RENDER_ALLOW),
2851 DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_RENDER_ALLOW),
2852 DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS, i915_gem_context_reset_stats_ioctl, DRM_RENDER_ALLOW),
2853 DRM_IOCTL_DEF_DRV(I915_GEM_USERPTR, i915_gem_userptr_ioctl, DRM_RENDER_ALLOW),
2854 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_GETPARAM, i915_gem_context_getparam_ioctl, DRM_RENDER_ALLOW),
2855 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_SETPARAM, i915_gem_context_setparam_ioctl, DRM_RENDER_ALLOW),
Robert Braggeec688e2016-11-07 19:49:47 +00002856 DRM_IOCTL_DEF_DRV(I915_PERF_OPEN, i915_perf_open_ioctl, DRM_RENDER_ALLOW),
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01002857 DRM_IOCTL_DEF_DRV(I915_PERF_ADD_CONFIG, i915_perf_add_config_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
2858 DRM_IOCTL_DEF_DRV(I915_PERF_REMOVE_CONFIG, i915_perf_remove_config_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
Lionel Landwerlina446ae22018-03-06 12:28:56 +00002859 DRM_IOCTL_DEF_DRV(I915_QUERY, i915_query_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002860};
2861
Linus Torvalds1da177e2005-04-16 15:20:36 -07002862static struct drm_driver driver = {
Michael Witten0c547812011-08-25 17:55:54 +00002863 /* Don't use MTRRs here; the Xserver or userspace app should
2864 * deal with them for Intel hardware.
Dave Airlie792d2b92005-11-11 23:30:27 +11002865 */
Eric Anholt673a3942008-07-30 12:06:12 -07002866 .driver_features =
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02002867 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME |
Jason Ekstrandcf6e7ba2017-08-15 15:57:33 +01002868 DRIVER_RENDER | DRIVER_MODESET | DRIVER_ATOMIC | DRIVER_SYNCOBJ,
Chris Wilsoncad36882017-02-10 16:35:21 +00002869 .release = i915_driver_release,
Eric Anholt673a3942008-07-30 12:06:12 -07002870 .open = i915_driver_open,
Dave Airlie22eae942005-11-10 22:16:34 +11002871 .lastclose = i915_driver_lastclose,
Eric Anholt673a3942008-07-30 12:06:12 -07002872 .postclose = i915_driver_postclose,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +01002873
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002874 .gem_close_object = i915_gem_close_object,
Chris Wilsonf0cd5182016-10-28 13:58:43 +01002875 .gem_free_object_unlocked = i915_gem_free_object,
Jesse Barnesde151cf2008-11-12 10:03:55 -08002876 .gem_vm_ops = &i915_gem_vm_ops,
Daniel Vetter1286ff72012-05-10 15:25:09 +02002877
2878 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
2879 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
2880 .gem_prime_export = i915_gem_prime_export,
2881 .gem_prime_import = i915_gem_prime_import,
2882
Dave Airlieff72145b2011-02-07 12:16:14 +10002883 .dumb_create = i915_gem_dumb_create,
Dave Airlieda6b51d2014-12-24 13:11:17 +10002884 .dumb_map_offset = i915_gem_mmap_gtt,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002885 .ioctls = i915_ioctls,
Chris Wilson0673ad42016-06-24 14:00:22 +01002886 .num_ioctls = ARRAY_SIZE(i915_ioctls),
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002887 .fops = &i915_driver_fops,
Dave Airlie22eae942005-11-10 22:16:34 +11002888 .name = DRIVER_NAME,
2889 .desc = DRIVER_DESC,
2890 .date = DRIVER_DATE,
2891 .major = DRIVER_MAJOR,
2892 .minor = DRIVER_MINOR,
2893 .patchlevel = DRIVER_PATCHLEVEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002894};
Chris Wilson66d9cb52017-02-13 17:15:17 +00002895
2896#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
2897#include "selftests/mock_drm.c"
2898#endif