blob: fd0aa29e0c3b9a6b22d1f46181b70a00115f1cda [file] [log] [blame]
Ben Gamari20172632009-02-17 20:08:50 -05001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Keith Packard <keithp@keithp.com>
26 *
27 */
28
Chris Wilsonf3cd4742009-10-13 22:20:20 +010029#include <linux/debugfs.h>
Chris Wilson6d2b88852013-08-07 18:30:54 +010030#include <linux/list_sort.h>
Simon Farnsworth4e5359c2010-09-01 17:47:52 +010031#include "intel_drv.h"
Ben Gamari20172632009-02-17 20:08:50 -050032
David Weinehall36cdd012016-08-22 13:59:31 +030033static inline struct drm_i915_private *node_to_i915(struct drm_info_node *node)
34{
35 return to_i915(node->minor->dev);
36}
37
Chris Wilson418e3cd2017-02-06 21:36:08 +000038static __always_inline void seq_print_param(struct seq_file *m,
39 const char *name,
40 const char *type,
41 const void *x)
42{
43 if (!__builtin_strcmp(type, "bool"))
44 seq_printf(m, "i915.%s=%s\n", name, yesno(*(const bool *)x));
45 else if (!__builtin_strcmp(type, "int"))
46 seq_printf(m, "i915.%s=%d\n", name, *(const int *)x);
47 else if (!__builtin_strcmp(type, "unsigned int"))
48 seq_printf(m, "i915.%s=%u\n", name, *(const unsigned int *)x);
Chris Wilson1d6aa7a2017-02-21 16:26:19 +000049 else if (!__builtin_strcmp(type, "char *"))
50 seq_printf(m, "i915.%s=%s\n", name, *(const char **)x);
Chris Wilson418e3cd2017-02-06 21:36:08 +000051 else
52 BUILD_BUG();
53}
54
Chris Wilson70d39fe2010-08-25 16:03:34 +010055static int i915_capabilities(struct seq_file *m, void *data)
56{
David Weinehall36cdd012016-08-22 13:59:31 +030057 struct drm_i915_private *dev_priv = node_to_i915(m->private);
58 const struct intel_device_info *info = INTEL_INFO(dev_priv);
Chris Wilson70d39fe2010-08-25 16:03:34 +010059
David Weinehall36cdd012016-08-22 13:59:31 +030060 seq_printf(m, "gen: %d\n", INTEL_GEN(dev_priv));
Jani Nikula2e0d26f2016-12-01 14:49:55 +020061 seq_printf(m, "platform: %s\n", intel_platform_name(info->platform));
David Weinehall36cdd012016-08-22 13:59:31 +030062 seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev_priv));
Chris Wilson418e3cd2017-02-06 21:36:08 +000063
Damien Lespiau79fc46d2013-04-23 16:37:17 +010064#define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
Joonas Lahtinen604db652016-10-05 13:50:16 +030065 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG);
Damien Lespiau79fc46d2013-04-23 16:37:17 +010066#undef PRINT_FLAG
Chris Wilson70d39fe2010-08-25 16:03:34 +010067
Chris Wilson418e3cd2017-02-06 21:36:08 +000068 kernel_param_lock(THIS_MODULE);
69#define PRINT_PARAM(T, x) seq_print_param(m, #x, #T, &i915.x);
70 I915_PARAMS_FOR_EACH(PRINT_PARAM);
71#undef PRINT_PARAM
72 kernel_param_unlock(THIS_MODULE);
73
Chris Wilson70d39fe2010-08-25 16:03:34 +010074 return 0;
75}
Ben Gamari433e12f2009-02-17 20:08:51 -050076
Imre Deaka7363de2016-05-12 16:18:52 +030077static char get_active_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +000078{
Chris Wilson573adb32016-08-04 16:32:39 +010079 return i915_gem_object_is_active(obj) ? '*' : ' ';
Chris Wilsona6172a82009-02-11 14:26:38 +000080}
81
Imre Deaka7363de2016-05-12 16:18:52 +030082static char get_pin_flag(struct drm_i915_gem_object *obj)
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +010083{
84 return obj->pin_display ? 'p' : ' ';
85}
86
Imre Deaka7363de2016-05-12 16:18:52 +030087static char get_tiling_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +000088{
Chris Wilson3e510a82016-08-05 10:14:23 +010089 switch (i915_gem_object_get_tiling(obj)) {
Akshay Joshi0206e352011-08-16 15:34:10 -040090 default:
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +010091 case I915_TILING_NONE: return ' ';
92 case I915_TILING_X: return 'X';
93 case I915_TILING_Y: return 'Y';
Akshay Joshi0206e352011-08-16 15:34:10 -040094 }
Chris Wilsona6172a82009-02-11 14:26:38 +000095}
96
Imre Deaka7363de2016-05-12 16:18:52 +030097static char get_global_flag(struct drm_i915_gem_object *obj)
Ben Widawsky1d693bc2013-07-31 17:00:00 -070098{
Chris Wilson275f0392016-10-24 13:42:14 +010099 return !list_empty(&obj->userfault_link) ? 'g' : ' ';
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100100}
101
Imre Deaka7363de2016-05-12 16:18:52 +0300102static char get_pin_mapped_flag(struct drm_i915_gem_object *obj)
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100103{
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100104 return obj->mm.mapping ? 'M' : ' ';
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700105}
106
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100107static u64 i915_gem_obj_total_ggtt_size(struct drm_i915_gem_object *obj)
108{
109 u64 size = 0;
110 struct i915_vma *vma;
111
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000112 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilson3272db52016-08-04 16:32:32 +0100113 if (i915_vma_is_ggtt(vma) && drm_mm_node_allocated(&vma->node))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100114 size += vma->node.size;
115 }
116
117 return size;
118}
119
Chris Wilson37811fc2010-08-25 22:45:57 +0100120static void
121describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
122{
Chris Wilsonb4716182015-04-27 13:41:17 +0100123 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000124 struct intel_engine_cs *engine;
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700125 struct i915_vma *vma;
Chris Wilsonfaf5bf02016-08-04 16:32:37 +0100126 unsigned int frontbuffer_bits;
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800127 int pin_count = 0;
128
Chris Wilson188c1ab2016-04-03 14:14:20 +0100129 lockdep_assert_held(&obj->base.dev->struct_mutex);
130
Chris Wilsond07f0e52016-10-28 13:58:44 +0100131 seq_printf(m, "%pK: %c%c%c%c%c %8zdKiB %02x %02x %s%s%s",
Chris Wilson37811fc2010-08-25 22:45:57 +0100132 &obj->base,
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100133 get_active_flag(obj),
Chris Wilson37811fc2010-08-25 22:45:57 +0100134 get_pin_flag(obj),
135 get_tiling_flag(obj),
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700136 get_global_flag(obj),
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100137 get_pin_mapped_flag(obj),
Eric Anholta05a5862011-12-20 08:54:15 -0800138 obj->base.size / 1024,
Chris Wilson37811fc2010-08-25 22:45:57 +0100139 obj->base.read_domains,
Chris Wilsond07f0e52016-10-28 13:58:44 +0100140 obj->base.write_domain,
David Weinehall36cdd012016-08-22 13:59:31 +0300141 i915_cache_level_str(dev_priv, obj->cache_level),
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100142 obj->mm.dirty ? " dirty" : "",
143 obj->mm.madv == I915_MADV_DONTNEED ? " purgeable" : "");
Chris Wilson37811fc2010-08-25 22:45:57 +0100144 if (obj->base.name)
145 seq_printf(m, " (name: %d)", obj->base.name);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000146 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilson20dfbde2016-08-04 16:32:30 +0100147 if (i915_vma_is_pinned(vma))
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800148 pin_count++;
Dan Carpenterba0635ff2015-02-25 16:17:48 +0300149 }
150 seq_printf(m, " (pinned x %d)", pin_count);
Chris Wilsoncc98b412013-08-09 12:25:09 +0100151 if (obj->pin_display)
152 seq_printf(m, " (display)");
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000153 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilson15717de2016-08-04 07:52:26 +0100154 if (!drm_mm_node_allocated(&vma->node))
155 continue;
156
Tvrtko Ursulin8d2fdc32015-05-27 10:52:32 +0100157 seq_printf(m, " (%sgtt offset: %08llx, size: %08llx",
Chris Wilson3272db52016-08-04 16:32:32 +0100158 i915_vma_is_ggtt(vma) ? "g" : "pp",
Tvrtko Ursulin8d2fdc32015-05-27 10:52:32 +0100159 vma->node.start, vma->node.size);
Chris Wilson21976852017-01-12 11:21:08 +0000160 if (i915_vma_is_ggtt(vma)) {
161 switch (vma->ggtt_view.type) {
162 case I915_GGTT_VIEW_NORMAL:
163 seq_puts(m, ", normal");
164 break;
165
166 case I915_GGTT_VIEW_PARTIAL:
167 seq_printf(m, ", partial [%08llx+%x]",
Chris Wilson8bab11932017-01-14 00:28:25 +0000168 vma->ggtt_view.partial.offset << PAGE_SHIFT,
169 vma->ggtt_view.partial.size << PAGE_SHIFT);
Chris Wilson21976852017-01-12 11:21:08 +0000170 break;
171
172 case I915_GGTT_VIEW_ROTATED:
173 seq_printf(m, ", rotated [(%ux%u, stride=%u, offset=%u), (%ux%u, stride=%u, offset=%u)]",
Chris Wilson8bab11932017-01-14 00:28:25 +0000174 vma->ggtt_view.rotated.plane[0].width,
175 vma->ggtt_view.rotated.plane[0].height,
176 vma->ggtt_view.rotated.plane[0].stride,
177 vma->ggtt_view.rotated.plane[0].offset,
178 vma->ggtt_view.rotated.plane[1].width,
179 vma->ggtt_view.rotated.plane[1].height,
180 vma->ggtt_view.rotated.plane[1].stride,
181 vma->ggtt_view.rotated.plane[1].offset);
Chris Wilson21976852017-01-12 11:21:08 +0000182 break;
183
184 default:
185 MISSING_CASE(vma->ggtt_view.type);
186 break;
187 }
188 }
Chris Wilson49ef5292016-08-18 17:17:00 +0100189 if (vma->fence)
190 seq_printf(m, " , fence: %d%s",
191 vma->fence->id,
192 i915_gem_active_isset(&vma->last_fence) ? "*" : "");
Chris Wilson596c5922016-02-26 11:03:20 +0000193 seq_puts(m, ")");
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700194 }
Chris Wilsonc1ad11f2012-11-15 11:32:21 +0000195 if (obj->stolen)
Thierry Reding440fd522015-01-23 09:05:06 +0100196 seq_printf(m, " (stolen: %08llx)", obj->stolen->start);
Chris Wilson27c01aa2016-08-04 07:52:30 +0100197
Chris Wilsond07f0e52016-10-28 13:58:44 +0100198 engine = i915_gem_object_last_write_engine(obj);
Chris Wilson27c01aa2016-08-04 07:52:30 +0100199 if (engine)
200 seq_printf(m, " (%s)", engine->name);
201
Chris Wilsonfaf5bf02016-08-04 16:32:37 +0100202 frontbuffer_bits = atomic_read(&obj->frontbuffer_bits);
203 if (frontbuffer_bits)
204 seq_printf(m, " (frontbuffer: 0x%03x)", frontbuffer_bits);
Chris Wilson37811fc2010-08-25 22:45:57 +0100205}
206
Chris Wilson6d2b88852013-08-07 18:30:54 +0100207static int obj_rank_by_stolen(void *priv,
208 struct list_head *A, struct list_head *B)
209{
210 struct drm_i915_gem_object *a =
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200211 container_of(A, struct drm_i915_gem_object, obj_exec_link);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100212 struct drm_i915_gem_object *b =
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200213 container_of(B, struct drm_i915_gem_object, obj_exec_link);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100214
Rasmus Villemoes2d05fa12015-09-28 23:08:50 +0200215 if (a->stolen->start < b->stolen->start)
216 return -1;
217 if (a->stolen->start > b->stolen->start)
218 return 1;
219 return 0;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100220}
221
222static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
223{
David Weinehall36cdd012016-08-22 13:59:31 +0300224 struct drm_i915_private *dev_priv = node_to_i915(m->private);
225 struct drm_device *dev = &dev_priv->drm;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100226 struct drm_i915_gem_object *obj;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300227 u64 total_obj_size, total_gtt_size;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100228 LIST_HEAD(stolen);
229 int count, ret;
230
231 ret = mutex_lock_interruptible(&dev->struct_mutex);
232 if (ret)
233 return ret;
234
235 total_obj_size = total_gtt_size = count = 0;
Joonas Lahtinen56cea322016-11-02 12:16:04 +0200236 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_link) {
Chris Wilson6d2b88852013-08-07 18:30:54 +0100237 if (obj->stolen == NULL)
238 continue;
239
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200240 list_add(&obj->obj_exec_link, &stolen);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100241
242 total_obj_size += obj->base.size;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100243 total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100244 count++;
245 }
Joonas Lahtinen56cea322016-11-02 12:16:04 +0200246 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_link) {
Chris Wilson6d2b88852013-08-07 18:30:54 +0100247 if (obj->stolen == NULL)
248 continue;
249
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200250 list_add(&obj->obj_exec_link, &stolen);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100251
252 total_obj_size += obj->base.size;
253 count++;
254 }
255 list_sort(NULL, &stolen, obj_rank_by_stolen);
256 seq_puts(m, "Stolen:\n");
257 while (!list_empty(&stolen)) {
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200258 obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100259 seq_puts(m, " ");
260 describe_obj(m, obj);
261 seq_putc(m, '\n');
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200262 list_del_init(&obj->obj_exec_link);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100263 }
264 mutex_unlock(&dev->struct_mutex);
265
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300266 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
Chris Wilson6d2b88852013-08-07 18:30:54 +0100267 count, total_obj_size, total_gtt_size);
268 return 0;
269}
270
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100271struct file_stats {
Chris Wilson6313c202014-03-19 13:45:45 +0000272 struct drm_i915_file_private *file_priv;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300273 unsigned long count;
274 u64 total, unbound;
275 u64 global, shared;
276 u64 active, inactive;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100277};
278
279static int per_file_stats(int id, void *ptr, void *data)
280{
281 struct drm_i915_gem_object *obj = ptr;
282 struct file_stats *stats = data;
Chris Wilson6313c202014-03-19 13:45:45 +0000283 struct i915_vma *vma;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100284
285 stats->count++;
286 stats->total += obj->base.size;
Chris Wilson15717de2016-08-04 07:52:26 +0100287 if (!obj->bind_count)
288 stats->unbound += obj->base.size;
Chris Wilsonc67a17e2014-03-19 13:45:46 +0000289 if (obj->base.name || obj->base.dma_buf)
290 stats->shared += obj->base.size;
291
Chris Wilson894eeec2016-08-04 07:52:20 +0100292 list_for_each_entry(vma, &obj->vma_list, obj_link) {
293 if (!drm_mm_node_allocated(&vma->node))
294 continue;
Chris Wilson6313c202014-03-19 13:45:45 +0000295
Chris Wilson3272db52016-08-04 16:32:32 +0100296 if (i915_vma_is_ggtt(vma)) {
Chris Wilson894eeec2016-08-04 07:52:20 +0100297 stats->global += vma->node.size;
298 } else {
299 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vma->vm);
Chris Wilson6313c202014-03-19 13:45:45 +0000300
Chris Wilson2bfa9962016-08-04 07:52:25 +0100301 if (ppgtt->base.file != stats->file_priv)
Chris Wilson6313c202014-03-19 13:45:45 +0000302 continue;
Chris Wilson6313c202014-03-19 13:45:45 +0000303 }
Chris Wilson894eeec2016-08-04 07:52:20 +0100304
Chris Wilsonb0decaf2016-08-04 07:52:44 +0100305 if (i915_vma_is_active(vma))
Chris Wilson894eeec2016-08-04 07:52:20 +0100306 stats->active += vma->node.size;
307 else
308 stats->inactive += vma->node.size;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100309 }
310
311 return 0;
312}
313
Chris Wilsonb0da1b72015-04-07 16:20:40 +0100314#define print_file_stats(m, name, stats) do { \
315 if (stats.count) \
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300316 seq_printf(m, "%s: %lu objects, %llu bytes (%llu active, %llu inactive, %llu global, %llu shared, %llu unbound)\n", \
Chris Wilsonb0da1b72015-04-07 16:20:40 +0100317 name, \
318 stats.count, \
319 stats.total, \
320 stats.active, \
321 stats.inactive, \
322 stats.global, \
323 stats.shared, \
324 stats.unbound); \
325} while (0)
Brad Volkin493018d2014-12-11 12:13:08 -0800326
327static void print_batch_pool_stats(struct seq_file *m,
328 struct drm_i915_private *dev_priv)
329{
330 struct drm_i915_gem_object *obj;
331 struct file_stats stats;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000332 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +0530333 enum intel_engine_id id;
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000334 int j;
Brad Volkin493018d2014-12-11 12:13:08 -0800335
336 memset(&stats, 0, sizeof(stats));
337
Akash Goel3b3f1652016-10-13 22:44:48 +0530338 for_each_engine(engine, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000339 for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
Chris Wilson8d9d5742015-04-07 16:20:38 +0100340 list_for_each_entry(obj,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000341 &engine->batch_pool.cache_list[j],
Chris Wilson8d9d5742015-04-07 16:20:38 +0100342 batch_pool_link)
343 per_file_stats(0, obj, &stats);
344 }
Chris Wilson06fbca72015-04-07 16:20:36 +0100345 }
Brad Volkin493018d2014-12-11 12:13:08 -0800346
Chris Wilsonb0da1b72015-04-07 16:20:40 +0100347 print_file_stats(m, "[k]batch pool", stats);
Brad Volkin493018d2014-12-11 12:13:08 -0800348}
349
Chris Wilson15da9562016-05-24 14:53:43 +0100350static int per_file_ctx_stats(int id, void *ptr, void *data)
351{
352 struct i915_gem_context *ctx = ptr;
353 int n;
354
355 for (n = 0; n < ARRAY_SIZE(ctx->engine); n++) {
356 if (ctx->engine[n].state)
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100357 per_file_stats(0, ctx->engine[n].state->obj, data);
Chris Wilsondca33ec2016-08-02 22:50:20 +0100358 if (ctx->engine[n].ring)
Chris Wilson57e88532016-08-15 10:48:57 +0100359 per_file_stats(0, ctx->engine[n].ring->vma->obj, data);
Chris Wilson15da9562016-05-24 14:53:43 +0100360 }
361
362 return 0;
363}
364
365static void print_context_stats(struct seq_file *m,
366 struct drm_i915_private *dev_priv)
367{
David Weinehall36cdd012016-08-22 13:59:31 +0300368 struct drm_device *dev = &dev_priv->drm;
Chris Wilson15da9562016-05-24 14:53:43 +0100369 struct file_stats stats;
370 struct drm_file *file;
371
372 memset(&stats, 0, sizeof(stats));
373
David Weinehall36cdd012016-08-22 13:59:31 +0300374 mutex_lock(&dev->struct_mutex);
Chris Wilson15da9562016-05-24 14:53:43 +0100375 if (dev_priv->kernel_context)
376 per_file_ctx_stats(0, dev_priv->kernel_context, &stats);
377
David Weinehall36cdd012016-08-22 13:59:31 +0300378 list_for_each_entry(file, &dev->filelist, lhead) {
Chris Wilson15da9562016-05-24 14:53:43 +0100379 struct drm_i915_file_private *fpriv = file->driver_priv;
380 idr_for_each(&fpriv->context_idr, per_file_ctx_stats, &stats);
381 }
David Weinehall36cdd012016-08-22 13:59:31 +0300382 mutex_unlock(&dev->struct_mutex);
Chris Wilson15da9562016-05-24 14:53:43 +0100383
384 print_file_stats(m, "[k]contexts", stats);
385}
386
David Weinehall36cdd012016-08-22 13:59:31 +0300387static int i915_gem_object_info(struct seq_file *m, void *data)
Chris Wilson73aa8082010-09-30 11:46:12 +0100388{
David Weinehall36cdd012016-08-22 13:59:31 +0300389 struct drm_i915_private *dev_priv = node_to_i915(m->private);
390 struct drm_device *dev = &dev_priv->drm;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300391 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100392 u32 count, mapped_count, purgeable_count, dpy_count;
393 u64 size, mapped_size, purgeable_size, dpy_size;
Chris Wilson6299f992010-11-24 12:23:44 +0000394 struct drm_i915_gem_object *obj;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100395 struct drm_file *file;
Chris Wilson73aa8082010-09-30 11:46:12 +0100396 int ret;
397
398 ret = mutex_lock_interruptible(&dev->struct_mutex);
399 if (ret)
400 return ret;
401
Chris Wilson3ef7f222016-10-18 13:02:48 +0100402 seq_printf(m, "%u objects, %llu bytes\n",
Chris Wilson6299f992010-11-24 12:23:44 +0000403 dev_priv->mm.object_count,
404 dev_priv->mm.object_memory);
405
Chris Wilson1544c422016-08-15 13:18:16 +0100406 size = count = 0;
407 mapped_size = mapped_count = 0;
408 purgeable_size = purgeable_count = 0;
Joonas Lahtinen56cea322016-11-02 12:16:04 +0200409 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_link) {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100410 size += obj->base.size;
411 ++count;
Chris Wilson6c085a72012-08-20 11:40:46 +0200412
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100413 if (obj->mm.madv == I915_MADV_DONTNEED) {
Chris Wilsonb7abb712012-08-20 11:33:30 +0200414 purgeable_size += obj->base.size;
415 ++purgeable_count;
416 }
Chris Wilson2bd160a2016-08-15 10:48:45 +0100417
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100418 if (obj->mm.mapping) {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100419 mapped_count++;
420 mapped_size += obj->base.size;
Tvrtko Ursulinbe19b102016-04-15 11:34:53 +0100421 }
Chris Wilson6299f992010-11-24 12:23:44 +0000422 }
Chris Wilson2bd160a2016-08-15 10:48:45 +0100423 seq_printf(m, "%u unbound objects, %llu bytes\n", count, size);
424
425 size = count = dpy_size = dpy_count = 0;
Joonas Lahtinen56cea322016-11-02 12:16:04 +0200426 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_link) {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100427 size += obj->base.size;
428 ++count;
429
430 if (obj->pin_display) {
431 dpy_size += obj->base.size;
432 ++dpy_count;
433 }
434
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100435 if (obj->mm.madv == I915_MADV_DONTNEED) {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100436 purgeable_size += obj->base.size;
437 ++purgeable_count;
438 }
439
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100440 if (obj->mm.mapping) {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100441 mapped_count++;
442 mapped_size += obj->base.size;
443 }
444 }
445 seq_printf(m, "%u bound objects, %llu bytes\n",
446 count, size);
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300447 seq_printf(m, "%u purgeable objects, %llu bytes\n",
Chris Wilsonb7abb712012-08-20 11:33:30 +0200448 purgeable_count, purgeable_size);
Chris Wilson2bd160a2016-08-15 10:48:45 +0100449 seq_printf(m, "%u mapped objects, %llu bytes\n",
450 mapped_count, mapped_size);
451 seq_printf(m, "%u display objects (pinned), %llu bytes\n",
452 dpy_count, dpy_size);
Chris Wilson6299f992010-11-24 12:23:44 +0000453
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300454 seq_printf(m, "%llu [%llu] gtt total\n",
Chris Wilson381b9432017-02-15 08:43:54 +0000455 ggtt->base.total, ggtt->mappable_end);
Chris Wilson73aa8082010-09-30 11:46:12 +0100456
Damien Lespiau267f0c92013-06-24 22:59:48 +0100457 seq_putc(m, '\n');
Brad Volkin493018d2014-12-11 12:13:08 -0800458 print_batch_pool_stats(m, dev_priv);
Daniel Vetter1d2ac402016-04-26 19:29:41 +0200459 mutex_unlock(&dev->struct_mutex);
460
461 mutex_lock(&dev->filelist_mutex);
Chris Wilson15da9562016-05-24 14:53:43 +0100462 print_context_stats(m, dev_priv);
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100463 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
464 struct file_stats stats;
Chris Wilsonc84455b2016-08-15 10:49:08 +0100465 struct drm_i915_file_private *file_priv = file->driver_priv;
466 struct drm_i915_gem_request *request;
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900467 struct task_struct *task;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100468
469 memset(&stats, 0, sizeof(stats));
Chris Wilson6313c202014-03-19 13:45:45 +0000470 stats.file_priv = file->driver_priv;
Chris Wilson5b5ffff2014-06-17 09:56:24 +0100471 spin_lock(&file->table_lock);
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100472 idr_for_each(&file->object_idr, per_file_stats, &stats);
Chris Wilson5b5ffff2014-06-17 09:56:24 +0100473 spin_unlock(&file->table_lock);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900474 /*
475 * Although we have a valid reference on file->pid, that does
476 * not guarantee that the task_struct who called get_pid() is
477 * still alive (e.g. get_pid(current) => fork() => exit()).
478 * Therefore, we need to protect this ->comm access using RCU.
479 */
Chris Wilsonc84455b2016-08-15 10:49:08 +0100480 mutex_lock(&dev->struct_mutex);
481 request = list_first_entry_or_null(&file_priv->mm.request_list,
482 struct drm_i915_gem_request,
Chris Wilsonc8659ef2017-03-02 12:25:25 +0000483 client_link);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900484 rcu_read_lock();
Chris Wilsonc84455b2016-08-15 10:49:08 +0100485 task = pid_task(request && request->ctx->pid ?
486 request->ctx->pid : file->pid,
487 PIDTYPE_PID);
Brad Volkin493018d2014-12-11 12:13:08 -0800488 print_file_stats(m, task ? task->comm : "<unknown>", stats);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900489 rcu_read_unlock();
Chris Wilsonc84455b2016-08-15 10:49:08 +0100490 mutex_unlock(&dev->struct_mutex);
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100491 }
Daniel Vetter1d2ac402016-04-26 19:29:41 +0200492 mutex_unlock(&dev->filelist_mutex);
Chris Wilson73aa8082010-09-30 11:46:12 +0100493
494 return 0;
495}
496
Damien Lespiauaee56cf2013-06-24 22:59:49 +0100497static int i915_gem_gtt_info(struct seq_file *m, void *data)
Chris Wilson08c18322011-01-10 00:00:24 +0000498{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100499 struct drm_info_node *node = m->private;
David Weinehall36cdd012016-08-22 13:59:31 +0300500 struct drm_i915_private *dev_priv = node_to_i915(node);
501 struct drm_device *dev = &dev_priv->drm;
Chris Wilson5f4b0912016-08-19 12:56:25 +0100502 bool show_pin_display_only = !!node->info_ent->data;
Chris Wilson08c18322011-01-10 00:00:24 +0000503 struct drm_i915_gem_object *obj;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300504 u64 total_obj_size, total_gtt_size;
Chris Wilson08c18322011-01-10 00:00:24 +0000505 int count, ret;
506
507 ret = mutex_lock_interruptible(&dev->struct_mutex);
508 if (ret)
509 return ret;
510
511 total_obj_size = total_gtt_size = count = 0;
Joonas Lahtinen56cea322016-11-02 12:16:04 +0200512 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_link) {
Chris Wilson6da84822016-08-15 10:48:44 +0100513 if (show_pin_display_only && !obj->pin_display)
Chris Wilson1b502472012-04-24 15:47:30 +0100514 continue;
515
Damien Lespiau267f0c92013-06-24 22:59:48 +0100516 seq_puts(m, " ");
Chris Wilson08c18322011-01-10 00:00:24 +0000517 describe_obj(m, obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +0100518 seq_putc(m, '\n');
Chris Wilson08c18322011-01-10 00:00:24 +0000519 total_obj_size += obj->base.size;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100520 total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
Chris Wilson08c18322011-01-10 00:00:24 +0000521 count++;
522 }
523
524 mutex_unlock(&dev->struct_mutex);
525
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300526 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
Chris Wilson08c18322011-01-10 00:00:24 +0000527 count, total_obj_size, total_gtt_size);
528
529 return 0;
530}
531
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100532static int i915_gem_pageflip_info(struct seq_file *m, void *data)
533{
David Weinehall36cdd012016-08-22 13:59:31 +0300534 struct drm_i915_private *dev_priv = node_to_i915(m->private);
535 struct drm_device *dev = &dev_priv->drm;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100536 struct intel_crtc *crtc;
Daniel Vetter8a270eb2014-06-17 22:34:37 +0200537 int ret;
538
539 ret = mutex_lock_interruptible(&dev->struct_mutex);
540 if (ret)
541 return ret;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100542
Damien Lespiaud3fcc802014-05-13 23:32:22 +0100543 for_each_intel_crtc(dev, crtc) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800544 const char pipe = pipe_name(crtc->pipe);
545 const char plane = plane_name(crtc->plane);
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +0200546 struct intel_flip_work *work;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100547
Daniel Vetter5e2d7af2014-09-15 14:55:22 +0200548 spin_lock_irq(&dev->event_lock);
Daniel Vetter5a21b662016-05-24 17:13:53 +0200549 work = crtc->flip_work;
550 if (work == NULL) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800551 seq_printf(m, "No flip due on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100552 pipe, plane);
553 } else {
Daniel Vetter5a21b662016-05-24 17:13:53 +0200554 u32 pending;
555 u32 addr;
556
557 pending = atomic_read(&work->pending);
558 if (pending) {
559 seq_printf(m, "Flip ioctl preparing on pipe %c (plane %c)\n",
560 pipe, plane);
561 } else {
562 seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
563 pipe, plane);
564 }
565 if (work->flip_queued_req) {
Joonas Lahtinen24327f82016-11-08 09:11:48 +0200566 struct intel_engine_cs *engine = work->flip_queued_req->engine;
Daniel Vetter5a21b662016-05-24 17:13:53 +0200567
Chris Wilson312c3c42016-11-24 14:47:50 +0000568 seq_printf(m, "Flip queued on %s at seqno %x, last submitted seqno %x [current breadcrumb %x], completed? %d\n",
Daniel Vetter5a21b662016-05-24 17:13:53 +0200569 engine->name,
Joonas Lahtinen24327f82016-11-08 09:11:48 +0200570 work->flip_queued_req->global_seqno,
Chris Wilson312c3c42016-11-24 14:47:50 +0000571 intel_engine_last_submit(engine),
Chris Wilson1b7744e2016-07-01 17:23:17 +0100572 intel_engine_get_seqno(engine),
Chris Wilsonf69a02c2016-07-01 17:23:16 +0100573 i915_gem_request_completed(work->flip_queued_req));
Daniel Vetter5a21b662016-05-24 17:13:53 +0200574 } else
575 seq_printf(m, "Flip not associated with any ring\n");
576 seq_printf(m, "Flip queued on frame %d, (was ready on frame %d), now %d\n",
577 work->flip_queued_vblank,
578 work->flip_ready_vblank,
579 intel_crtc_get_vblank_counter(crtc));
580 seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
581
David Weinehall36cdd012016-08-22 13:59:31 +0300582 if (INTEL_GEN(dev_priv) >= 4)
Daniel Vetter5a21b662016-05-24 17:13:53 +0200583 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(crtc->plane)));
584 else
585 addr = I915_READ(DSPADDR(crtc->plane));
586 seq_printf(m, "Current scanout address 0x%08x\n", addr);
587
588 if (work->pending_flip_obj) {
589 seq_printf(m, "New framebuffer address 0x%08lx\n", (long)work->gtt_offset);
590 seq_printf(m, "MMIO update completed? %d\n", addr == work->gtt_offset);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100591 }
592 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +0200593 spin_unlock_irq(&dev->event_lock);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100594 }
595
Daniel Vetter8a270eb2014-06-17 22:34:37 +0200596 mutex_unlock(&dev->struct_mutex);
597
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100598 return 0;
599}
600
Brad Volkin493018d2014-12-11 12:13:08 -0800601static int i915_gem_batch_pool_info(struct seq_file *m, void *data)
602{
David Weinehall36cdd012016-08-22 13:59:31 +0300603 struct drm_i915_private *dev_priv = node_to_i915(m->private);
604 struct drm_device *dev = &dev_priv->drm;
Brad Volkin493018d2014-12-11 12:13:08 -0800605 struct drm_i915_gem_object *obj;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000606 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +0530607 enum intel_engine_id id;
Chris Wilson8d9d5742015-04-07 16:20:38 +0100608 int total = 0;
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000609 int ret, j;
Brad Volkin493018d2014-12-11 12:13:08 -0800610
611 ret = mutex_lock_interruptible(&dev->struct_mutex);
612 if (ret)
613 return ret;
614
Akash Goel3b3f1652016-10-13 22:44:48 +0530615 for_each_engine(engine, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000616 for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
Chris Wilson8d9d5742015-04-07 16:20:38 +0100617 int count;
618
619 count = 0;
620 list_for_each_entry(obj,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000621 &engine->batch_pool.cache_list[j],
Chris Wilson8d9d5742015-04-07 16:20:38 +0100622 batch_pool_link)
623 count++;
624 seq_printf(m, "%s cache[%d]: %d objects\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000625 engine->name, j, count);
Chris Wilson8d9d5742015-04-07 16:20:38 +0100626
627 list_for_each_entry(obj,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000628 &engine->batch_pool.cache_list[j],
Chris Wilson8d9d5742015-04-07 16:20:38 +0100629 batch_pool_link) {
630 seq_puts(m, " ");
631 describe_obj(m, obj);
632 seq_putc(m, '\n');
633 }
634
635 total += count;
Chris Wilson06fbca72015-04-07 16:20:36 +0100636 }
Brad Volkin493018d2014-12-11 12:13:08 -0800637 }
638
Chris Wilson8d9d5742015-04-07 16:20:38 +0100639 seq_printf(m, "total: %d\n", total);
Brad Volkin493018d2014-12-11 12:13:08 -0800640
641 mutex_unlock(&dev->struct_mutex);
642
643 return 0;
644}
645
Chris Wilson1b365952016-10-04 21:11:31 +0100646static void print_request(struct seq_file *m,
647 struct drm_i915_gem_request *rq,
648 const char *prefix)
649{
Chris Wilson20311bd2016-11-14 20:41:03 +0000650 seq_printf(m, "%s%x [%x:%x] prio=%d @ %dms: %s\n", prefix,
Chris Wilson65e47602016-10-28 13:58:49 +0100651 rq->global_seqno, rq->ctx->hw_id, rq->fence.seqno,
Chris Wilson20311bd2016-11-14 20:41:03 +0000652 rq->priotree.priority,
Chris Wilson1b365952016-10-04 21:11:31 +0100653 jiffies_to_msecs(jiffies - rq->emitted_jiffies),
Chris Wilson562f5d42016-10-28 13:58:54 +0100654 rq->timeline->common->name);
Chris Wilson1b365952016-10-04 21:11:31 +0100655}
656
Ben Gamari20172632009-02-17 20:08:50 -0500657static int i915_gem_request_info(struct seq_file *m, void *data)
658{
David Weinehall36cdd012016-08-22 13:59:31 +0300659 struct drm_i915_private *dev_priv = node_to_i915(m->private);
660 struct drm_device *dev = &dev_priv->drm;
Daniel Vettereed29a52015-05-21 14:21:25 +0200661 struct drm_i915_gem_request *req;
Akash Goel3b3f1652016-10-13 22:44:48 +0530662 struct intel_engine_cs *engine;
663 enum intel_engine_id id;
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000664 int ret, any;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100665
666 ret = mutex_lock_interruptible(&dev->struct_mutex);
667 if (ret)
668 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500669
Chris Wilson2d1070b2015-04-01 10:36:56 +0100670 any = 0;
Akash Goel3b3f1652016-10-13 22:44:48 +0530671 for_each_engine(engine, dev_priv, id) {
Chris Wilson2d1070b2015-04-01 10:36:56 +0100672 int count;
673
674 count = 0;
Chris Wilson73cb9702016-10-28 13:58:46 +0100675 list_for_each_entry(req, &engine->timeline->requests, link)
Chris Wilson2d1070b2015-04-01 10:36:56 +0100676 count++;
677 if (count == 0)
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100678 continue;
679
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000680 seq_printf(m, "%s requests: %d\n", engine->name, count);
Chris Wilson73cb9702016-10-28 13:58:46 +0100681 list_for_each_entry(req, &engine->timeline->requests, link)
Chris Wilson1b365952016-10-04 21:11:31 +0100682 print_request(m, req, " ");
Chris Wilson2d1070b2015-04-01 10:36:56 +0100683
684 any++;
Ben Gamari20172632009-02-17 20:08:50 -0500685 }
Chris Wilsonde227ef2010-07-03 07:58:38 +0100686 mutex_unlock(&dev->struct_mutex);
687
Chris Wilson2d1070b2015-04-01 10:36:56 +0100688 if (any == 0)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100689 seq_puts(m, "No requests\n");
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100690
Ben Gamari20172632009-02-17 20:08:50 -0500691 return 0;
692}
693
Chris Wilsonb2223492010-10-27 15:27:33 +0100694static void i915_ring_seqno_info(struct seq_file *m,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000695 struct intel_engine_cs *engine)
Chris Wilsonb2223492010-10-27 15:27:33 +0100696{
Chris Wilson688e6c72016-07-01 17:23:15 +0100697 struct intel_breadcrumbs *b = &engine->breadcrumbs;
698 struct rb_node *rb;
699
Chris Wilson12471ba2016-04-09 10:57:55 +0100700 seq_printf(m, "Current sequence (%s): %x\n",
Chris Wilson1b7744e2016-07-01 17:23:17 +0100701 engine->name, intel_engine_get_seqno(engine));
Chris Wilson688e6c72016-07-01 17:23:15 +0100702
Chris Wilson61d3dc72017-03-03 19:08:24 +0000703 spin_lock_irq(&b->rb_lock);
Chris Wilson688e6c72016-07-01 17:23:15 +0100704 for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
Geliang Tangf802cf72016-12-19 22:43:49 +0800705 struct intel_wait *w = rb_entry(rb, typeof(*w), node);
Chris Wilson688e6c72016-07-01 17:23:15 +0100706
707 seq_printf(m, "Waiting (%s): %s [%d] on %x\n",
708 engine->name, w->tsk->comm, w->tsk->pid, w->seqno);
709 }
Chris Wilson61d3dc72017-03-03 19:08:24 +0000710 spin_unlock_irq(&b->rb_lock);
Chris Wilsonb2223492010-10-27 15:27:33 +0100711}
712
Ben Gamari20172632009-02-17 20:08:50 -0500713static int i915_gem_seqno_info(struct seq_file *m, void *data)
714{
David Weinehall36cdd012016-08-22 13:59:31 +0300715 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000716 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +0530717 enum intel_engine_id id;
Ben Gamari20172632009-02-17 20:08:50 -0500718
Akash Goel3b3f1652016-10-13 22:44:48 +0530719 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000720 i915_ring_seqno_info(m, engine);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100721
Ben Gamari20172632009-02-17 20:08:50 -0500722 return 0;
723}
724
725
726static int i915_interrupt_info(struct seq_file *m, void *data)
727{
David Weinehall36cdd012016-08-22 13:59:31 +0300728 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000729 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +0530730 enum intel_engine_id id;
Chris Wilson4bb05042016-09-03 07:53:43 +0100731 int i, pipe;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100732
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200733 intel_runtime_pm_get(dev_priv);
Ben Gamari20172632009-02-17 20:08:50 -0500734
David Weinehall36cdd012016-08-22 13:59:31 +0300735 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300736 seq_printf(m, "Master Interrupt Control:\t%08x\n",
737 I915_READ(GEN8_MASTER_IRQ));
738
739 seq_printf(m, "Display IER:\t%08x\n",
740 I915_READ(VLV_IER));
741 seq_printf(m, "Display IIR:\t%08x\n",
742 I915_READ(VLV_IIR));
743 seq_printf(m, "Display IIR_RW:\t%08x\n",
744 I915_READ(VLV_IIR_RW));
745 seq_printf(m, "Display IMR:\t%08x\n",
746 I915_READ(VLV_IMR));
Chris Wilson9c870d02016-10-24 13:42:15 +0100747 for_each_pipe(dev_priv, pipe) {
748 enum intel_display_power_domain power_domain;
749
750 power_domain = POWER_DOMAIN_PIPE(pipe);
751 if (!intel_display_power_get_if_enabled(dev_priv,
752 power_domain)) {
753 seq_printf(m, "Pipe %c power disabled\n",
754 pipe_name(pipe));
755 continue;
756 }
757
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300758 seq_printf(m, "Pipe %c stat:\t%08x\n",
759 pipe_name(pipe),
760 I915_READ(PIPESTAT(pipe)));
761
Chris Wilson9c870d02016-10-24 13:42:15 +0100762 intel_display_power_put(dev_priv, power_domain);
763 }
764
765 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300766 seq_printf(m, "Port hotplug:\t%08x\n",
767 I915_READ(PORT_HOTPLUG_EN));
768 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
769 I915_READ(VLV_DPFLIPSTAT));
770 seq_printf(m, "DPINVGTT:\t%08x\n",
771 I915_READ(DPINVGTT));
Chris Wilson9c870d02016-10-24 13:42:15 +0100772 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300773
774 for (i = 0; i < 4; i++) {
775 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
776 i, I915_READ(GEN8_GT_IMR(i)));
777 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
778 i, I915_READ(GEN8_GT_IIR(i)));
779 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
780 i, I915_READ(GEN8_GT_IER(i)));
781 }
782
783 seq_printf(m, "PCU interrupt mask:\t%08x\n",
784 I915_READ(GEN8_PCU_IMR));
785 seq_printf(m, "PCU interrupt identity:\t%08x\n",
786 I915_READ(GEN8_PCU_IIR));
787 seq_printf(m, "PCU interrupt enable:\t%08x\n",
788 I915_READ(GEN8_PCU_IER));
David Weinehall36cdd012016-08-22 13:59:31 +0300789 } else if (INTEL_GEN(dev_priv) >= 8) {
Ben Widawskya123f152013-11-02 21:07:10 -0700790 seq_printf(m, "Master Interrupt Control:\t%08x\n",
791 I915_READ(GEN8_MASTER_IRQ));
792
793 for (i = 0; i < 4; i++) {
794 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
795 i, I915_READ(GEN8_GT_IMR(i)));
796 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
797 i, I915_READ(GEN8_GT_IIR(i)));
798 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
799 i, I915_READ(GEN8_GT_IER(i)));
800 }
801
Damien Lespiau055e3932014-08-18 13:49:10 +0100802 for_each_pipe(dev_priv, pipe) {
Imre Deake1296492016-02-12 18:55:17 +0200803 enum intel_display_power_domain power_domain;
804
805 power_domain = POWER_DOMAIN_PIPE(pipe);
806 if (!intel_display_power_get_if_enabled(dev_priv,
807 power_domain)) {
Paulo Zanoni22c59962014-08-08 17:45:32 -0300808 seq_printf(m, "Pipe %c power disabled\n",
809 pipe_name(pipe));
810 continue;
811 }
Ben Widawskya123f152013-11-02 21:07:10 -0700812 seq_printf(m, "Pipe %c IMR:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000813 pipe_name(pipe),
814 I915_READ(GEN8_DE_PIPE_IMR(pipe)));
Ben Widawskya123f152013-11-02 21:07:10 -0700815 seq_printf(m, "Pipe %c IIR:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000816 pipe_name(pipe),
817 I915_READ(GEN8_DE_PIPE_IIR(pipe)));
Ben Widawskya123f152013-11-02 21:07:10 -0700818 seq_printf(m, "Pipe %c IER:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000819 pipe_name(pipe),
820 I915_READ(GEN8_DE_PIPE_IER(pipe)));
Imre Deake1296492016-02-12 18:55:17 +0200821
822 intel_display_power_put(dev_priv, power_domain);
Ben Widawskya123f152013-11-02 21:07:10 -0700823 }
824
825 seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
826 I915_READ(GEN8_DE_PORT_IMR));
827 seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
828 I915_READ(GEN8_DE_PORT_IIR));
829 seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
830 I915_READ(GEN8_DE_PORT_IER));
831
832 seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
833 I915_READ(GEN8_DE_MISC_IMR));
834 seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
835 I915_READ(GEN8_DE_MISC_IIR));
836 seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
837 I915_READ(GEN8_DE_MISC_IER));
838
839 seq_printf(m, "PCU interrupt mask:\t%08x\n",
840 I915_READ(GEN8_PCU_IMR));
841 seq_printf(m, "PCU interrupt identity:\t%08x\n",
842 I915_READ(GEN8_PCU_IIR));
843 seq_printf(m, "PCU interrupt enable:\t%08x\n",
844 I915_READ(GEN8_PCU_IER));
David Weinehall36cdd012016-08-22 13:59:31 +0300845 } else if (IS_VALLEYVIEW(dev_priv)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700846 seq_printf(m, "Display IER:\t%08x\n",
847 I915_READ(VLV_IER));
848 seq_printf(m, "Display IIR:\t%08x\n",
849 I915_READ(VLV_IIR));
850 seq_printf(m, "Display IIR_RW:\t%08x\n",
851 I915_READ(VLV_IIR_RW));
852 seq_printf(m, "Display IMR:\t%08x\n",
853 I915_READ(VLV_IMR));
Chris Wilson4f4631a2017-02-10 13:36:32 +0000854 for_each_pipe(dev_priv, pipe) {
855 enum intel_display_power_domain power_domain;
856
857 power_domain = POWER_DOMAIN_PIPE(pipe);
858 if (!intel_display_power_get_if_enabled(dev_priv,
859 power_domain)) {
860 seq_printf(m, "Pipe %c power disabled\n",
861 pipe_name(pipe));
862 continue;
863 }
864
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700865 seq_printf(m, "Pipe %c stat:\t%08x\n",
866 pipe_name(pipe),
867 I915_READ(PIPESTAT(pipe)));
Chris Wilson4f4631a2017-02-10 13:36:32 +0000868 intel_display_power_put(dev_priv, power_domain);
869 }
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700870
871 seq_printf(m, "Master IER:\t%08x\n",
872 I915_READ(VLV_MASTER_IER));
873
874 seq_printf(m, "Render IER:\t%08x\n",
875 I915_READ(GTIER));
876 seq_printf(m, "Render IIR:\t%08x\n",
877 I915_READ(GTIIR));
878 seq_printf(m, "Render IMR:\t%08x\n",
879 I915_READ(GTIMR));
880
881 seq_printf(m, "PM IER:\t\t%08x\n",
882 I915_READ(GEN6_PMIER));
883 seq_printf(m, "PM IIR:\t\t%08x\n",
884 I915_READ(GEN6_PMIIR));
885 seq_printf(m, "PM IMR:\t\t%08x\n",
886 I915_READ(GEN6_PMIMR));
887
888 seq_printf(m, "Port hotplug:\t%08x\n",
889 I915_READ(PORT_HOTPLUG_EN));
890 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
891 I915_READ(VLV_DPFLIPSTAT));
892 seq_printf(m, "DPINVGTT:\t%08x\n",
893 I915_READ(DPINVGTT));
894
David Weinehall36cdd012016-08-22 13:59:31 +0300895 } else if (!HAS_PCH_SPLIT(dev_priv)) {
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800896 seq_printf(m, "Interrupt enable: %08x\n",
897 I915_READ(IER));
898 seq_printf(m, "Interrupt identity: %08x\n",
899 I915_READ(IIR));
900 seq_printf(m, "Interrupt mask: %08x\n",
901 I915_READ(IMR));
Damien Lespiau055e3932014-08-18 13:49:10 +0100902 for_each_pipe(dev_priv, pipe)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800903 seq_printf(m, "Pipe %c stat: %08x\n",
904 pipe_name(pipe),
905 I915_READ(PIPESTAT(pipe)));
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800906 } else {
907 seq_printf(m, "North Display Interrupt enable: %08x\n",
908 I915_READ(DEIER));
909 seq_printf(m, "North Display Interrupt identity: %08x\n",
910 I915_READ(DEIIR));
911 seq_printf(m, "North Display Interrupt mask: %08x\n",
912 I915_READ(DEIMR));
913 seq_printf(m, "South Display Interrupt enable: %08x\n",
914 I915_READ(SDEIER));
915 seq_printf(m, "South Display Interrupt identity: %08x\n",
916 I915_READ(SDEIIR));
917 seq_printf(m, "South Display Interrupt mask: %08x\n",
918 I915_READ(SDEIMR));
919 seq_printf(m, "Graphics Interrupt enable: %08x\n",
920 I915_READ(GTIER));
921 seq_printf(m, "Graphics Interrupt identity: %08x\n",
922 I915_READ(GTIIR));
923 seq_printf(m, "Graphics Interrupt mask: %08x\n",
924 I915_READ(GTIMR));
925 }
Akash Goel3b3f1652016-10-13 22:44:48 +0530926 for_each_engine(engine, dev_priv, id) {
David Weinehall36cdd012016-08-22 13:59:31 +0300927 if (INTEL_GEN(dev_priv) >= 6) {
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100928 seq_printf(m,
929 "Graphics Interrupt mask (%s): %08x\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000930 engine->name, I915_READ_IMR(engine));
Chris Wilson9862e602011-01-04 22:22:17 +0000931 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000932 i915_ring_seqno_info(m, engine);
Chris Wilson9862e602011-01-04 22:22:17 +0000933 }
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200934 intel_runtime_pm_put(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100935
Ben Gamari20172632009-02-17 20:08:50 -0500936 return 0;
937}
938
Chris Wilsona6172a82009-02-11 14:26:38 +0000939static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
940{
David Weinehall36cdd012016-08-22 13:59:31 +0300941 struct drm_i915_private *dev_priv = node_to_i915(m->private);
942 struct drm_device *dev = &dev_priv->drm;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100943 int i, ret;
944
945 ret = mutex_lock_interruptible(&dev->struct_mutex);
946 if (ret)
947 return ret;
Chris Wilsona6172a82009-02-11 14:26:38 +0000948
Chris Wilsona6172a82009-02-11 14:26:38 +0000949 seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
950 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson49ef5292016-08-18 17:17:00 +0100951 struct i915_vma *vma = dev_priv->fence_regs[i].vma;
Chris Wilsona6172a82009-02-11 14:26:38 +0000952
Chris Wilson6c085a72012-08-20 11:40:46 +0200953 seq_printf(m, "Fence %d, pin count = %d, object = ",
954 i, dev_priv->fence_regs[i].pin_count);
Chris Wilson49ef5292016-08-18 17:17:00 +0100955 if (!vma)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100956 seq_puts(m, "unused");
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100957 else
Chris Wilson49ef5292016-08-18 17:17:00 +0100958 describe_obj(m, vma->obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +0100959 seq_putc(m, '\n');
Chris Wilsona6172a82009-02-11 14:26:38 +0000960 }
961
Chris Wilson05394f32010-11-08 19:18:58 +0000962 mutex_unlock(&dev->struct_mutex);
Chris Wilsona6172a82009-02-11 14:26:38 +0000963 return 0;
964}
965
Chris Wilson98a2f412016-10-12 10:05:18 +0100966#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
Chris Wilson5a4c6f12017-02-14 16:46:11 +0000967static ssize_t gpu_state_read(struct file *file, char __user *ubuf,
968 size_t count, loff_t *pos)
969{
970 struct i915_gpu_state *error = file->private_data;
971 struct drm_i915_error_state_buf str;
972 ssize_t ret;
973 loff_t tmp;
974
975 if (!error)
976 return 0;
977
978 ret = i915_error_state_buf_init(&str, error->i915, count, *pos);
979 if (ret)
980 return ret;
981
982 ret = i915_error_state_to_str(&str, error);
983 if (ret)
984 goto out;
985
986 tmp = 0;
987 ret = simple_read_from_buffer(ubuf, count, &tmp, str.buf, str.bytes);
988 if (ret < 0)
989 goto out;
990
991 *pos = str.start + ret;
992out:
993 i915_error_state_buf_release(&str);
994 return ret;
995}
996
997static int gpu_state_release(struct inode *inode, struct file *file)
998{
999 i915_gpu_state_put(file->private_data);
1000 return 0;
1001}
1002
1003static int i915_gpu_info_open(struct inode *inode, struct file *file)
1004{
1005 struct i915_gpu_state *gpu;
1006
1007 gpu = i915_capture_gpu_state(inode->i_private);
1008 if (!gpu)
1009 return -ENOMEM;
1010
1011 file->private_data = gpu;
1012 return 0;
1013}
1014
1015static const struct file_operations i915_gpu_info_fops = {
1016 .owner = THIS_MODULE,
1017 .open = i915_gpu_info_open,
1018 .read = gpu_state_read,
1019 .llseek = default_llseek,
1020 .release = gpu_state_release,
1021};
Chris Wilson98a2f412016-10-12 10:05:18 +01001022
Daniel Vetterd5442302012-04-27 15:17:40 +02001023static ssize_t
1024i915_error_state_write(struct file *filp,
1025 const char __user *ubuf,
1026 size_t cnt,
1027 loff_t *ppos)
1028{
Chris Wilson5a4c6f12017-02-14 16:46:11 +00001029 struct i915_gpu_state *error = filp->private_data;
1030
1031 if (!error)
1032 return 0;
Daniel Vetterd5442302012-04-27 15:17:40 +02001033
1034 DRM_DEBUG_DRIVER("Resetting error state\n");
Chris Wilson5a4c6f12017-02-14 16:46:11 +00001035 i915_reset_error_state(error->i915);
Daniel Vetterd5442302012-04-27 15:17:40 +02001036
1037 return cnt;
1038}
1039
1040static int i915_error_state_open(struct inode *inode, struct file *file)
1041{
Chris Wilson5a4c6f12017-02-14 16:46:11 +00001042 file->private_data = i915_first_error_state(inode->i_private);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001043 return 0;
Daniel Vetterd5442302012-04-27 15:17:40 +02001044}
1045
Daniel Vetterd5442302012-04-27 15:17:40 +02001046static const struct file_operations i915_error_state_fops = {
1047 .owner = THIS_MODULE,
1048 .open = i915_error_state_open,
Chris Wilson5a4c6f12017-02-14 16:46:11 +00001049 .read = gpu_state_read,
Daniel Vetterd5442302012-04-27 15:17:40 +02001050 .write = i915_error_state_write,
1051 .llseek = default_llseek,
Chris Wilson5a4c6f12017-02-14 16:46:11 +00001052 .release = gpu_state_release,
Daniel Vetterd5442302012-04-27 15:17:40 +02001053};
Chris Wilson98a2f412016-10-12 10:05:18 +01001054#endif
1055
Kees Cook647416f2013-03-10 14:10:06 -07001056static int
Kees Cook647416f2013-03-10 14:10:06 -07001057i915_next_seqno_set(void *data, u64 val)
Mika Kuoppala40633212012-12-04 15:12:00 +02001058{
David Weinehall36cdd012016-08-22 13:59:31 +03001059 struct drm_i915_private *dev_priv = data;
1060 struct drm_device *dev = &dev_priv->drm;
Mika Kuoppala40633212012-12-04 15:12:00 +02001061 int ret;
1062
Mika Kuoppala40633212012-12-04 15:12:00 +02001063 ret = mutex_lock_interruptible(&dev->struct_mutex);
1064 if (ret)
1065 return ret;
1066
Chris Wilson73cb9702016-10-28 13:58:46 +01001067 ret = i915_gem_set_global_seqno(dev, val);
Mika Kuoppala40633212012-12-04 15:12:00 +02001068 mutex_unlock(&dev->struct_mutex);
1069
Kees Cook647416f2013-03-10 14:10:06 -07001070 return ret;
Mika Kuoppala40633212012-12-04 15:12:00 +02001071}
1072
Kees Cook647416f2013-03-10 14:10:06 -07001073DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
Chris Wilson9b6586a2017-02-23 07:44:08 +00001074 NULL, i915_next_seqno_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03001075 "0x%llx\n");
Mika Kuoppala40633212012-12-04 15:12:00 +02001076
Deepak Sadb4bd12014-03-31 11:30:02 +05301077static int i915_frequency_info(struct seq_file *m, void *unused)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001078{
David Weinehall36cdd012016-08-22 13:59:31 +03001079 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001080 int ret = 0;
1081
1082 intel_runtime_pm_get(dev_priv);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001083
David Weinehall36cdd012016-08-22 13:59:31 +03001084 if (IS_GEN5(dev_priv)) {
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001085 u16 rgvswctl = I915_READ16(MEMSWCTL);
1086 u16 rgvstat = I915_READ16(MEMSTAT_ILK);
1087
1088 seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
1089 seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
1090 seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
1091 MEMSTAT_VID_SHIFT);
1092 seq_printf(m, "Current P-state: %d\n",
1093 (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
David Weinehall36cdd012016-08-22 13:59:31 +03001094 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Wayne Boyer666a4532015-12-09 12:29:35 -08001095 u32 freq_sts;
1096
1097 mutex_lock(&dev_priv->rps.hw_lock);
1098 freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
1099 seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
1100 seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
1101
1102 seq_printf(m, "actual GPU freq: %d MHz\n",
1103 intel_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));
1104
1105 seq_printf(m, "current GPU freq: %d MHz\n",
1106 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
1107
1108 seq_printf(m, "max GPU freq: %d MHz\n",
1109 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1110
1111 seq_printf(m, "min GPU freq: %d MHz\n",
1112 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
1113
1114 seq_printf(m, "idle GPU freq: %d MHz\n",
1115 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
1116
1117 seq_printf(m,
1118 "efficient (RPe) frequency: %d MHz\n",
1119 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
1120 mutex_unlock(&dev_priv->rps.hw_lock);
David Weinehall36cdd012016-08-22 13:59:31 +03001121 } else if (INTEL_GEN(dev_priv) >= 6) {
Bob Paauwe35040562015-06-25 14:54:07 -07001122 u32 rp_state_limits;
1123 u32 gt_perf_status;
1124 u32 rp_state_cap;
Chris Wilson0d8f9492014-03-27 09:06:14 +00001125 u32 rpmodectl, rpinclimit, rpdeclimit;
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001126 u32 rpstat, cagf, reqf;
Jesse Barnesccab5c82011-01-18 15:49:25 -08001127 u32 rpupei, rpcurup, rpprevup;
1128 u32 rpdownei, rpcurdown, rpprevdown;
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001129 u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001130 int max_freq;
1131
Bob Paauwe35040562015-06-25 14:54:07 -07001132 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001133 if (IS_GEN9_LP(dev_priv)) {
Bob Paauwe35040562015-06-25 14:54:07 -07001134 rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
1135 gt_perf_status = I915_READ(BXT_GT_PERF_STATUS);
1136 } else {
1137 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
1138 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
1139 }
1140
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001141 /* RPSTAT1 is in the GT power well */
Mika Kuoppala59bad942015-01-16 11:34:40 +02001142 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001143
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001144 reqf = I915_READ(GEN6_RPNSWREQ);
David Weinehall36cdd012016-08-22 13:59:31 +03001145 if (IS_GEN9(dev_priv))
Akash Goel60260a52015-03-06 11:07:21 +05301146 reqf >>= 23;
1147 else {
1148 reqf &= ~GEN6_TURBO_DISABLE;
David Weinehall36cdd012016-08-22 13:59:31 +03001149 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Akash Goel60260a52015-03-06 11:07:21 +05301150 reqf >>= 24;
1151 else
1152 reqf >>= 25;
1153 }
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001154 reqf = intel_gpu_freq(dev_priv, reqf);
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001155
Chris Wilson0d8f9492014-03-27 09:06:14 +00001156 rpmodectl = I915_READ(GEN6_RP_CONTROL);
1157 rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
1158 rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);
1159
Jesse Barnesccab5c82011-01-18 15:49:25 -08001160 rpstat = I915_READ(GEN6_RPSTAT1);
Akash Goeld6cda9c2016-04-23 00:05:46 +05301161 rpupei = I915_READ(GEN6_RP_CUR_UP_EI) & GEN6_CURICONT_MASK;
1162 rpcurup = I915_READ(GEN6_RP_CUR_UP) & GEN6_CURBSYTAVG_MASK;
1163 rpprevup = I915_READ(GEN6_RP_PREV_UP) & GEN6_CURBSYTAVG_MASK;
1164 rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI) & GEN6_CURIAVG_MASK;
1165 rpcurdown = I915_READ(GEN6_RP_CUR_DOWN) & GEN6_CURBSYTAVG_MASK;
1166 rpprevdown = I915_READ(GEN6_RP_PREV_DOWN) & GEN6_CURBSYTAVG_MASK;
David Weinehall36cdd012016-08-22 13:59:31 +03001167 if (IS_GEN9(dev_priv))
Akash Goel60260a52015-03-06 11:07:21 +05301168 cagf = (rpstat & GEN9_CAGF_MASK) >> GEN9_CAGF_SHIFT;
David Weinehall36cdd012016-08-22 13:59:31 +03001169 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ben Widawskyf82855d2013-01-29 12:00:15 -08001170 cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
1171 else
1172 cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001173 cagf = intel_gpu_freq(dev_priv, cagf);
Jesse Barnesccab5c82011-01-18 15:49:25 -08001174
Mika Kuoppala59bad942015-01-16 11:34:40 +02001175 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001176
David Weinehall36cdd012016-08-22 13:59:31 +03001177 if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv)) {
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001178 pm_ier = I915_READ(GEN6_PMIER);
1179 pm_imr = I915_READ(GEN6_PMIMR);
1180 pm_isr = I915_READ(GEN6_PMISR);
1181 pm_iir = I915_READ(GEN6_PMIIR);
1182 pm_mask = I915_READ(GEN6_PMINTRMSK);
1183 } else {
1184 pm_ier = I915_READ(GEN8_GT_IER(2));
1185 pm_imr = I915_READ(GEN8_GT_IMR(2));
1186 pm_isr = I915_READ(GEN8_GT_ISR(2));
1187 pm_iir = I915_READ(GEN8_GT_IIR(2));
1188 pm_mask = I915_READ(GEN6_PMINTRMSK);
1189 }
Chris Wilson0d8f9492014-03-27 09:06:14 +00001190 seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001191 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask);
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +05301192 seq_printf(m, "pm_intr_keep: 0x%08x\n", dev_priv->rps.pm_intr_keep);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001193 seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001194 seq_printf(m, "Render p-state ratio: %d\n",
David Weinehall36cdd012016-08-22 13:59:31 +03001195 (gt_perf_status & (IS_GEN9(dev_priv) ? 0x1ff00 : 0xff00)) >> 8);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001196 seq_printf(m, "Render p-state VID: %d\n",
1197 gt_perf_status & 0xff);
1198 seq_printf(m, "Render p-state limit: %d\n",
1199 rp_state_limits & 0xff);
Chris Wilson0d8f9492014-03-27 09:06:14 +00001200 seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
1201 seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
1202 seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
1203 seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001204 seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
Ben Widawskyf82855d2013-01-29 12:00:15 -08001205 seq_printf(m, "CAGF: %dMHz\n", cagf);
Akash Goeld6cda9c2016-04-23 00:05:46 +05301206 seq_printf(m, "RP CUR UP EI: %d (%dus)\n",
1207 rpupei, GT_PM_INTERVAL_TO_US(dev_priv, rpupei));
1208 seq_printf(m, "RP CUR UP: %d (%dus)\n",
1209 rpcurup, GT_PM_INTERVAL_TO_US(dev_priv, rpcurup));
1210 seq_printf(m, "RP PREV UP: %d (%dus)\n",
1211 rpprevup, GT_PM_INTERVAL_TO_US(dev_priv, rpprevup));
Chris Wilsond86ed342015-04-27 13:41:19 +01001212 seq_printf(m, "Up threshold: %d%%\n",
1213 dev_priv->rps.up_threshold);
1214
Akash Goeld6cda9c2016-04-23 00:05:46 +05301215 seq_printf(m, "RP CUR DOWN EI: %d (%dus)\n",
1216 rpdownei, GT_PM_INTERVAL_TO_US(dev_priv, rpdownei));
1217 seq_printf(m, "RP CUR DOWN: %d (%dus)\n",
1218 rpcurdown, GT_PM_INTERVAL_TO_US(dev_priv, rpcurdown));
1219 seq_printf(m, "RP PREV DOWN: %d (%dus)\n",
1220 rpprevdown, GT_PM_INTERVAL_TO_US(dev_priv, rpprevdown));
Chris Wilsond86ed342015-04-27 13:41:19 +01001221 seq_printf(m, "Down threshold: %d%%\n",
1222 dev_priv->rps.down_threshold);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001223
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001224 max_freq = (IS_GEN9_LP(dev_priv) ? rp_state_cap >> 0 :
Bob Paauwe35040562015-06-25 14:54:07 -07001225 rp_state_cap >> 16) & 0xff;
Rodrigo Vivib976dc52017-01-23 10:32:37 -08001226 max_freq *= (IS_GEN9_BC(dev_priv) ? GEN9_FREQ_SCALER : 1);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001227 seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001228 intel_gpu_freq(dev_priv, max_freq));
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001229
1230 max_freq = (rp_state_cap & 0xff00) >> 8;
Rodrigo Vivib976dc52017-01-23 10:32:37 -08001231 max_freq *= (IS_GEN9_BC(dev_priv) ? GEN9_FREQ_SCALER : 1);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001232 seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001233 intel_gpu_freq(dev_priv, max_freq));
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001234
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001235 max_freq = (IS_GEN9_LP(dev_priv) ? rp_state_cap >> 16 :
Bob Paauwe35040562015-06-25 14:54:07 -07001236 rp_state_cap >> 0) & 0xff;
Rodrigo Vivib976dc52017-01-23 10:32:37 -08001237 max_freq *= (IS_GEN9_BC(dev_priv) ? GEN9_FREQ_SCALER : 1);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001238 seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001239 intel_gpu_freq(dev_priv, max_freq));
Ben Widawsky31c77382013-04-05 14:29:22 -07001240 seq_printf(m, "Max overclocked frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001241 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
Chris Wilsonaed242f2015-03-18 09:48:21 +00001242
Chris Wilsond86ed342015-04-27 13:41:19 +01001243 seq_printf(m, "Current freq: %d MHz\n",
1244 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
1245 seq_printf(m, "Actual freq: %d MHz\n", cagf);
Chris Wilsonaed242f2015-03-18 09:48:21 +00001246 seq_printf(m, "Idle freq: %d MHz\n",
1247 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
Chris Wilsond86ed342015-04-27 13:41:19 +01001248 seq_printf(m, "Min freq: %d MHz\n",
1249 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
Chris Wilson29ecd78d2016-07-13 09:10:35 +01001250 seq_printf(m, "Boost freq: %d MHz\n",
1251 intel_gpu_freq(dev_priv, dev_priv->rps.boost_freq));
Chris Wilsond86ed342015-04-27 13:41:19 +01001252 seq_printf(m, "Max freq: %d MHz\n",
1253 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1254 seq_printf(m,
1255 "efficient (RPe) frequency: %d MHz\n",
1256 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001257 } else {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001258 seq_puts(m, "no P-state info available\n");
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001259 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08001260
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001261 seq_printf(m, "Current CD clock frequency: %d kHz\n", dev_priv->cdclk.hw.cdclk);
Mika Kahola1170f282015-09-25 14:00:32 +03001262 seq_printf(m, "Max CD clock frequency: %d kHz\n", dev_priv->max_cdclk_freq);
1263 seq_printf(m, "Max pixel clock frequency: %d kHz\n", dev_priv->max_dotclk_freq);
1264
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001265 intel_runtime_pm_put(dev_priv);
1266 return ret;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001267}
1268
Ben Widawskyd6369512016-09-20 16:54:32 +03001269static void i915_instdone_info(struct drm_i915_private *dev_priv,
1270 struct seq_file *m,
1271 struct intel_instdone *instdone)
1272{
Ben Widawskyf9e61372016-09-20 16:54:33 +03001273 int slice;
1274 int subslice;
1275
Ben Widawskyd6369512016-09-20 16:54:32 +03001276 seq_printf(m, "\t\tINSTDONE: 0x%08x\n",
1277 instdone->instdone);
1278
1279 if (INTEL_GEN(dev_priv) <= 3)
1280 return;
1281
1282 seq_printf(m, "\t\tSC_INSTDONE: 0x%08x\n",
1283 instdone->slice_common);
1284
1285 if (INTEL_GEN(dev_priv) <= 6)
1286 return;
1287
Ben Widawskyf9e61372016-09-20 16:54:33 +03001288 for_each_instdone_slice_subslice(dev_priv, slice, subslice)
1289 seq_printf(m, "\t\tSAMPLER_INSTDONE[%d][%d]: 0x%08x\n",
1290 slice, subslice, instdone->sampler[slice][subslice]);
1291
1292 for_each_instdone_slice_subslice(dev_priv, slice, subslice)
1293 seq_printf(m, "\t\tROW_INSTDONE[%d][%d]: 0x%08x\n",
1294 slice, subslice, instdone->row[slice][subslice]);
Ben Widawskyd6369512016-09-20 16:54:32 +03001295}
1296
Chris Wilsonf6544492015-01-26 18:03:04 +02001297static int i915_hangcheck_info(struct seq_file *m, void *unused)
1298{
David Weinehall36cdd012016-08-22 13:59:31 +03001299 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001300 struct intel_engine_cs *engine;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001301 u64 acthd[I915_NUM_ENGINES];
1302 u32 seqno[I915_NUM_ENGINES];
Ben Widawskyd6369512016-09-20 16:54:32 +03001303 struct intel_instdone instdone;
Dave Gordonc3232b12016-03-23 18:19:53 +00001304 enum intel_engine_id id;
Chris Wilsonf6544492015-01-26 18:03:04 +02001305
Chris Wilson8af29b02016-09-09 14:11:47 +01001306 if (test_bit(I915_WEDGED, &dev_priv->gpu_error.flags))
1307 seq_printf(m, "Wedged\n");
1308 if (test_bit(I915_RESET_IN_PROGRESS, &dev_priv->gpu_error.flags))
1309 seq_printf(m, "Reset in progress\n");
1310 if (waitqueue_active(&dev_priv->gpu_error.wait_queue))
1311 seq_printf(m, "Waiter holding struct mutex\n");
1312 if (waitqueue_active(&dev_priv->gpu_error.reset_queue))
1313 seq_printf(m, "struct_mutex blocked for reset\n");
1314
Chris Wilsonf6544492015-01-26 18:03:04 +02001315 if (!i915.enable_hangcheck) {
1316 seq_printf(m, "Hangcheck disabled\n");
1317 return 0;
1318 }
1319
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001320 intel_runtime_pm_get(dev_priv);
1321
Akash Goel3b3f1652016-10-13 22:44:48 +05301322 for_each_engine(engine, dev_priv, id) {
Chris Wilson7e37f882016-08-02 22:50:21 +01001323 acthd[id] = intel_engine_get_active_head(engine);
Chris Wilson1b7744e2016-07-01 17:23:17 +01001324 seqno[id] = intel_engine_get_seqno(engine);
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001325 }
1326
Akash Goel3b3f1652016-10-13 22:44:48 +05301327 intel_engine_get_instdone(dev_priv->engine[RCS], &instdone);
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001328
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001329 intel_runtime_pm_put(dev_priv);
1330
Chris Wilson8352aea2017-03-03 09:00:56 +00001331 if (timer_pending(&dev_priv->gpu_error.hangcheck_work.timer))
1332 seq_printf(m, "Hangcheck active, timer fires in %dms\n",
Chris Wilsonf6544492015-01-26 18:03:04 +02001333 jiffies_to_msecs(dev_priv->gpu_error.hangcheck_work.timer.expires -
1334 jiffies));
Chris Wilson8352aea2017-03-03 09:00:56 +00001335 else if (delayed_work_pending(&dev_priv->gpu_error.hangcheck_work))
1336 seq_puts(m, "Hangcheck active, work pending\n");
1337 else
1338 seq_puts(m, "Hangcheck inactive\n");
Chris Wilsonf6544492015-01-26 18:03:04 +02001339
Chris Wilsonf73b5672017-03-02 15:03:56 +00001340 seq_printf(m, "GT active? %s\n", yesno(dev_priv->gt.awake));
1341
Akash Goel3b3f1652016-10-13 22:44:48 +05301342 for_each_engine(engine, dev_priv, id) {
Chris Wilson33f53712016-10-04 21:11:32 +01001343 struct intel_breadcrumbs *b = &engine->breadcrumbs;
1344 struct rb_node *rb;
1345
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001346 seq_printf(m, "%s:\n", engine->name);
Chris Wilsonf73b5672017-03-02 15:03:56 +00001347 seq_printf(m, "\tseqno = %x [current %x, last %x], inflight %d\n",
Chris Wilsoncb399ea2016-11-01 10:03:16 +00001348 engine->hangcheck.seqno, seqno[id],
Chris Wilsonf73b5672017-03-02 15:03:56 +00001349 intel_engine_last_submit(engine),
1350 engine->timeline->inflight_seqnos);
Mika Kuoppala3fe3b032016-11-18 15:09:04 +02001351 seq_printf(m, "\twaiters? %s, fake irq active? %s, stalled? %s\n",
Chris Wilson83348ba2016-08-09 17:47:51 +01001352 yesno(intel_engine_has_waiter(engine)),
1353 yesno(test_bit(engine->id,
Mika Kuoppala3fe3b032016-11-18 15:09:04 +02001354 &dev_priv->gpu_error.missed_irq_rings)),
1355 yesno(engine->hangcheck.stalled));
1356
Chris Wilson61d3dc72017-03-03 19:08:24 +00001357 spin_lock_irq(&b->rb_lock);
Chris Wilson33f53712016-10-04 21:11:32 +01001358 for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
Geliang Tangf802cf72016-12-19 22:43:49 +08001359 struct intel_wait *w = rb_entry(rb, typeof(*w), node);
Chris Wilson33f53712016-10-04 21:11:32 +01001360
1361 seq_printf(m, "\t%s [%d] waiting for %x\n",
1362 w->tsk->comm, w->tsk->pid, w->seqno);
1363 }
Chris Wilson61d3dc72017-03-03 19:08:24 +00001364 spin_unlock_irq(&b->rb_lock);
Chris Wilson33f53712016-10-04 21:11:32 +01001365
Chris Wilsonf6544492015-01-26 18:03:04 +02001366 seq_printf(m, "\tACTHD = 0x%08llx [current 0x%08llx]\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001367 (long long)engine->hangcheck.acthd,
Dave Gordonc3232b12016-03-23 18:19:53 +00001368 (long long)acthd[id]);
Mika Kuoppala3fe3b032016-11-18 15:09:04 +02001369 seq_printf(m, "\taction = %s(%d) %d ms ago\n",
1370 hangcheck_action_to_str(engine->hangcheck.action),
1371 engine->hangcheck.action,
1372 jiffies_to_msecs(jiffies -
1373 engine->hangcheck.action_timestamp));
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001374
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001375 if (engine->id == RCS) {
Ben Widawskyd6369512016-09-20 16:54:32 +03001376 seq_puts(m, "\tinstdone read =\n");
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001377
Ben Widawskyd6369512016-09-20 16:54:32 +03001378 i915_instdone_info(dev_priv, m, &instdone);
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001379
Ben Widawskyd6369512016-09-20 16:54:32 +03001380 seq_puts(m, "\tinstdone accu =\n");
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001381
Ben Widawskyd6369512016-09-20 16:54:32 +03001382 i915_instdone_info(dev_priv, m,
1383 &engine->hangcheck.instdone);
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001384 }
Chris Wilsonf6544492015-01-26 18:03:04 +02001385 }
1386
1387 return 0;
1388}
1389
Ben Widawsky4d855292011-12-12 19:34:16 -08001390static int ironlake_drpc_info(struct seq_file *m)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001391{
David Weinehall36cdd012016-08-22 13:59:31 +03001392 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Ben Widawsky616fdb52011-10-05 11:44:54 -07001393 u32 rgvmodectl, rstdbyctl;
1394 u16 crstandvid;
Ben Widawsky616fdb52011-10-05 11:44:54 -07001395
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001396 intel_runtime_pm_get(dev_priv);
Ben Widawsky616fdb52011-10-05 11:44:54 -07001397
1398 rgvmodectl = I915_READ(MEMMODECTL);
1399 rstdbyctl = I915_READ(RSTDBYCTL);
1400 crstandvid = I915_READ16(CRSTANDVID);
1401
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001402 intel_runtime_pm_put(dev_priv);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001403
Jani Nikula742f4912015-09-03 11:16:09 +03001404 seq_printf(m, "HD boost: %s\n", yesno(rgvmodectl & MEMMODE_BOOST_EN));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001405 seq_printf(m, "Boost freq: %d\n",
1406 (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
1407 MEMMODE_BOOST_FREQ_SHIFT);
1408 seq_printf(m, "HW control enabled: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001409 yesno(rgvmodectl & MEMMODE_HWIDLE_EN));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001410 seq_printf(m, "SW control enabled: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001411 yesno(rgvmodectl & MEMMODE_SWMODE_EN));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001412 seq_printf(m, "Gated voltage change: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001413 yesno(rgvmodectl & MEMMODE_RCLK_GATE));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001414 seq_printf(m, "Starting frequency: P%d\n",
1415 (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001416 seq_printf(m, "Max P-state: P%d\n",
Jesse Barnesf97108d2010-01-29 11:27:07 -08001417 (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001418 seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
1419 seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
1420 seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
1421 seq_printf(m, "Render standby enabled: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001422 yesno(!(rstdbyctl & RCX_SW_EXIT)));
Damien Lespiau267f0c92013-06-24 22:59:48 +01001423 seq_puts(m, "Current RS state: ");
Jesse Barnes88271da2011-01-05 12:01:24 -08001424 switch (rstdbyctl & RSX_STATUS_MASK) {
1425 case RSX_STATUS_ON:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001426 seq_puts(m, "on\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001427 break;
1428 case RSX_STATUS_RC1:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001429 seq_puts(m, "RC1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001430 break;
1431 case RSX_STATUS_RC1E:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001432 seq_puts(m, "RC1E\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001433 break;
1434 case RSX_STATUS_RS1:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001435 seq_puts(m, "RS1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001436 break;
1437 case RSX_STATUS_RS2:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001438 seq_puts(m, "RS2 (RC6)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001439 break;
1440 case RSX_STATUS_RS3:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001441 seq_puts(m, "RC3 (RC6+)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001442 break;
1443 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001444 seq_puts(m, "unknown\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001445 break;
1446 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08001447
1448 return 0;
1449}
1450
Mika Kuoppalaf65367b2015-01-16 11:34:42 +02001451static int i915_forcewake_domains(struct seq_file *m, void *data)
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001452{
David Weinehall36cdd012016-08-22 13:59:31 +03001453 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001454 struct intel_uncore_forcewake_domain *fw_domain;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001455
1456 spin_lock_irq(&dev_priv->uncore.lock);
Tvrtko Ursulin33c582c2016-04-07 17:04:33 +01001457 for_each_fw_domain(fw_domain, dev_priv) {
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001458 seq_printf(m, "%s.wake_count = %u\n",
Tvrtko Ursulin33c582c2016-04-07 17:04:33 +01001459 intel_uncore_forcewake_domain_to_str(fw_domain->id),
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001460 fw_domain->wake_count);
1461 }
1462 spin_unlock_irq(&dev_priv->uncore.lock);
1463
1464 return 0;
1465}
1466
Deepak S669ab5a2014-01-10 15:18:26 +05301467static int vlv_drpc_info(struct seq_file *m)
1468{
David Weinehall36cdd012016-08-22 13:59:31 +03001469 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001470 u32 rpmodectl1, rcctl1, pw_status;
Deepak S669ab5a2014-01-10 15:18:26 +05301471
Imre Deakd46c0512014-04-14 20:24:27 +03001472 intel_runtime_pm_get(dev_priv);
1473
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001474 pw_status = I915_READ(VLV_GTLC_PW_STATUS);
Deepak S669ab5a2014-01-10 15:18:26 +05301475 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1476 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1477
Imre Deakd46c0512014-04-14 20:24:27 +03001478 intel_runtime_pm_put(dev_priv);
1479
Deepak S669ab5a2014-01-10 15:18:26 +05301480 seq_printf(m, "Video Turbo Mode: %s\n",
1481 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1482 seq_printf(m, "Turbo enabled: %s\n",
1483 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1484 seq_printf(m, "HW control enabled: %s\n",
1485 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1486 seq_printf(m, "SW control enabled: %s\n",
1487 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1488 GEN6_RP_MEDIA_SW_MODE));
1489 seq_printf(m, "RC6 Enabled: %s\n",
1490 yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
1491 GEN6_RC_CTL_EI_MODE(1))));
1492 seq_printf(m, "Render Power Well: %s\n",
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001493 (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
Deepak S669ab5a2014-01-10 15:18:26 +05301494 seq_printf(m, "Media Power Well: %s\n",
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001495 (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
Deepak S669ab5a2014-01-10 15:18:26 +05301496
Imre Deak9cc19be2014-04-14 20:24:24 +03001497 seq_printf(m, "Render RC6 residency since boot: %u\n",
1498 I915_READ(VLV_GT_RENDER_RC6));
1499 seq_printf(m, "Media RC6 residency since boot: %u\n",
1500 I915_READ(VLV_GT_MEDIA_RC6));
1501
Mika Kuoppalaf65367b2015-01-16 11:34:42 +02001502 return i915_forcewake_domains(m, NULL);
Deepak S669ab5a2014-01-10 15:18:26 +05301503}
1504
Ben Widawsky4d855292011-12-12 19:34:16 -08001505static int gen6_drpc_info(struct seq_file *m)
1506{
David Weinehall36cdd012016-08-22 13:59:31 +03001507 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1508 struct drm_device *dev = &dev_priv->drm;
Ben Widawskyecd8fae2012-09-26 10:34:02 -07001509 u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
Akash Goelf2dd7572016-06-27 20:10:01 +05301510 u32 gen9_powergate_enable = 0, gen9_powergate_status = 0;
Daniel Vetter93b525d2012-01-25 13:52:43 +01001511 unsigned forcewake_count;
Damien Lespiauaee56cf2013-06-24 22:59:49 +01001512 int count = 0, ret;
Ben Widawsky4d855292011-12-12 19:34:16 -08001513
1514 ret = mutex_lock_interruptible(&dev->struct_mutex);
1515 if (ret)
1516 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001517 intel_runtime_pm_get(dev_priv);
Ben Widawsky4d855292011-12-12 19:34:16 -08001518
Chris Wilson907b28c2013-07-19 20:36:52 +01001519 spin_lock_irq(&dev_priv->uncore.lock);
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001520 forcewake_count = dev_priv->uncore.fw_domain[FW_DOMAIN_ID_RENDER].wake_count;
Chris Wilson907b28c2013-07-19 20:36:52 +01001521 spin_unlock_irq(&dev_priv->uncore.lock);
Daniel Vetter93b525d2012-01-25 13:52:43 +01001522
1523 if (forcewake_count) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001524 seq_puts(m, "RC information inaccurate because somebody "
1525 "holds a forcewake reference \n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001526 } else {
1527 /* NB: we cannot use forcewake, else we read the wrong values */
1528 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
1529 udelay(10);
1530 seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
1531 }
1532
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03001533 gt_core_status = I915_READ_FW(GEN6_GT_CORE_STATUS);
Chris Wilsoned71f1b2013-07-19 20:36:56 +01001534 trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
Ben Widawsky4d855292011-12-12 19:34:16 -08001535
1536 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1537 rcctl1 = I915_READ(GEN6_RC_CONTROL);
David Weinehall36cdd012016-08-22 13:59:31 +03001538 if (INTEL_GEN(dev_priv) >= 9) {
Akash Goelf2dd7572016-06-27 20:10:01 +05301539 gen9_powergate_enable = I915_READ(GEN9_PG_ENABLE);
1540 gen9_powergate_status = I915_READ(GEN9_PWRGT_DOMAIN_STATUS);
1541 }
Ben Widawsky4d855292011-12-12 19:34:16 -08001542 mutex_unlock(&dev->struct_mutex);
Ben Widawsky44cbd332012-11-06 14:36:36 +00001543 mutex_lock(&dev_priv->rps.hw_lock);
1544 sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
1545 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky4d855292011-12-12 19:34:16 -08001546
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001547 intel_runtime_pm_put(dev_priv);
1548
Ben Widawsky4d855292011-12-12 19:34:16 -08001549 seq_printf(m, "Video Turbo Mode: %s\n",
1550 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1551 seq_printf(m, "HW control enabled: %s\n",
1552 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1553 seq_printf(m, "SW control enabled: %s\n",
1554 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1555 GEN6_RP_MEDIA_SW_MODE));
Eric Anholtfff24e22012-01-23 16:14:05 -08001556 seq_printf(m, "RC1e Enabled: %s\n",
Ben Widawsky4d855292011-12-12 19:34:16 -08001557 yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
1558 seq_printf(m, "RC6 Enabled: %s\n",
1559 yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
David Weinehall36cdd012016-08-22 13:59:31 +03001560 if (INTEL_GEN(dev_priv) >= 9) {
Akash Goelf2dd7572016-06-27 20:10:01 +05301561 seq_printf(m, "Render Well Gating Enabled: %s\n",
1562 yesno(gen9_powergate_enable & GEN9_RENDER_PG_ENABLE));
1563 seq_printf(m, "Media Well Gating Enabled: %s\n",
1564 yesno(gen9_powergate_enable & GEN9_MEDIA_PG_ENABLE));
1565 }
Ben Widawsky4d855292011-12-12 19:34:16 -08001566 seq_printf(m, "Deep RC6 Enabled: %s\n",
1567 yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
1568 seq_printf(m, "Deepest RC6 Enabled: %s\n",
1569 yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
Damien Lespiau267f0c92013-06-24 22:59:48 +01001570 seq_puts(m, "Current RC state: ");
Ben Widawsky4d855292011-12-12 19:34:16 -08001571 switch (gt_core_status & GEN6_RCn_MASK) {
1572 case GEN6_RC0:
1573 if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
Damien Lespiau267f0c92013-06-24 22:59:48 +01001574 seq_puts(m, "Core Power Down\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001575 else
Damien Lespiau267f0c92013-06-24 22:59:48 +01001576 seq_puts(m, "on\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001577 break;
1578 case GEN6_RC3:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001579 seq_puts(m, "RC3\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001580 break;
1581 case GEN6_RC6:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001582 seq_puts(m, "RC6\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001583 break;
1584 case GEN6_RC7:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001585 seq_puts(m, "RC7\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001586 break;
1587 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001588 seq_puts(m, "Unknown\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001589 break;
1590 }
1591
1592 seq_printf(m, "Core Power Down: %s\n",
1593 yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
David Weinehall36cdd012016-08-22 13:59:31 +03001594 if (INTEL_GEN(dev_priv) >= 9) {
Akash Goelf2dd7572016-06-27 20:10:01 +05301595 seq_printf(m, "Render Power Well: %s\n",
1596 (gen9_powergate_status &
1597 GEN9_PWRGT_RENDER_STATUS_MASK) ? "Up" : "Down");
1598 seq_printf(m, "Media Power Well: %s\n",
1599 (gen9_powergate_status &
1600 GEN9_PWRGT_MEDIA_STATUS_MASK) ? "Up" : "Down");
1601 }
Ben Widawskycce66a22012-03-27 18:59:38 -07001602
1603 /* Not exactly sure what this is */
1604 seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
1605 I915_READ(GEN6_GT_GFX_RC6_LOCKED));
1606 seq_printf(m, "RC6 residency since boot: %u\n",
1607 I915_READ(GEN6_GT_GFX_RC6));
1608 seq_printf(m, "RC6+ residency since boot: %u\n",
1609 I915_READ(GEN6_GT_GFX_RC6p));
1610 seq_printf(m, "RC6++ residency since boot: %u\n",
1611 I915_READ(GEN6_GT_GFX_RC6pp));
1612
Ben Widawskyecd8fae2012-09-26 10:34:02 -07001613 seq_printf(m, "RC6 voltage: %dmV\n",
1614 GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
1615 seq_printf(m, "RC6+ voltage: %dmV\n",
1616 GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
1617 seq_printf(m, "RC6++ voltage: %dmV\n",
1618 GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
Akash Goelf2dd7572016-06-27 20:10:01 +05301619 return i915_forcewake_domains(m, NULL);
Ben Widawsky4d855292011-12-12 19:34:16 -08001620}
1621
1622static int i915_drpc_info(struct seq_file *m, void *unused)
1623{
David Weinehall36cdd012016-08-22 13:59:31 +03001624 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Ben Widawsky4d855292011-12-12 19:34:16 -08001625
David Weinehall36cdd012016-08-22 13:59:31 +03001626 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Deepak S669ab5a2014-01-10 15:18:26 +05301627 return vlv_drpc_info(m);
David Weinehall36cdd012016-08-22 13:59:31 +03001628 else if (INTEL_GEN(dev_priv) >= 6)
Ben Widawsky4d855292011-12-12 19:34:16 -08001629 return gen6_drpc_info(m);
1630 else
1631 return ironlake_drpc_info(m);
1632}
1633
Daniel Vetter9a851782015-06-18 10:30:22 +02001634static int i915_frontbuffer_tracking(struct seq_file *m, void *unused)
1635{
David Weinehall36cdd012016-08-22 13:59:31 +03001636 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Daniel Vetter9a851782015-06-18 10:30:22 +02001637
1638 seq_printf(m, "FB tracking busy bits: 0x%08x\n",
1639 dev_priv->fb_tracking.busy_bits);
1640
1641 seq_printf(m, "FB tracking flip bits: 0x%08x\n",
1642 dev_priv->fb_tracking.flip_bits);
1643
1644 return 0;
1645}
1646
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001647static int i915_fbc_status(struct seq_file *m, void *unused)
1648{
David Weinehall36cdd012016-08-22 13:59:31 +03001649 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001650
David Weinehall36cdd012016-08-22 13:59:31 +03001651 if (!HAS_FBC(dev_priv)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001652 seq_puts(m, "FBC unsupported on this chipset\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001653 return 0;
1654 }
1655
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001656 intel_runtime_pm_get(dev_priv);
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001657 mutex_lock(&dev_priv->fbc.lock);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001658
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03001659 if (intel_fbc_is_active(dev_priv))
Damien Lespiau267f0c92013-06-24 22:59:48 +01001660 seq_puts(m, "FBC enabled\n");
Paulo Zanoni2e8144a2015-06-12 14:36:20 -03001661 else
1662 seq_printf(m, "FBC disabled: %s\n",
Paulo Zanonibf6189c2015-10-27 14:50:03 -02001663 dev_priv->fbc.no_fbc_reason);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001664
Paulo Zanoni0fc6a9d2016-10-21 13:55:46 -02001665 if (intel_fbc_is_active(dev_priv) && INTEL_GEN(dev_priv) >= 7) {
1666 uint32_t mask = INTEL_GEN(dev_priv) >= 8 ?
1667 BDW_FBC_COMPRESSION_MASK :
1668 IVB_FBC_COMPRESSION_MASK;
Paulo Zanoni31b9df12015-06-12 14:36:18 -03001669 seq_printf(m, "Compressing: %s\n",
Paulo Zanoni0fc6a9d2016-10-21 13:55:46 -02001670 yesno(I915_READ(FBC_STATUS2) & mask));
1671 }
Paulo Zanoni31b9df12015-06-12 14:36:18 -03001672
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001673 mutex_unlock(&dev_priv->fbc.lock);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001674 intel_runtime_pm_put(dev_priv);
1675
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001676 return 0;
1677}
1678
Rodrigo Vivida46f932014-08-01 02:04:45 -07001679static int i915_fbc_fc_get(void *data, u64 *val)
1680{
David Weinehall36cdd012016-08-22 13:59:31 +03001681 struct drm_i915_private *dev_priv = data;
Rodrigo Vivida46f932014-08-01 02:04:45 -07001682
David Weinehall36cdd012016-08-22 13:59:31 +03001683 if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
Rodrigo Vivida46f932014-08-01 02:04:45 -07001684 return -ENODEV;
1685
Rodrigo Vivida46f932014-08-01 02:04:45 -07001686 *val = dev_priv->fbc.false_color;
Rodrigo Vivida46f932014-08-01 02:04:45 -07001687
1688 return 0;
1689}
1690
1691static int i915_fbc_fc_set(void *data, u64 val)
1692{
David Weinehall36cdd012016-08-22 13:59:31 +03001693 struct drm_i915_private *dev_priv = data;
Rodrigo Vivida46f932014-08-01 02:04:45 -07001694 u32 reg;
1695
David Weinehall36cdd012016-08-22 13:59:31 +03001696 if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
Rodrigo Vivida46f932014-08-01 02:04:45 -07001697 return -ENODEV;
1698
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001699 mutex_lock(&dev_priv->fbc.lock);
Rodrigo Vivida46f932014-08-01 02:04:45 -07001700
1701 reg = I915_READ(ILK_DPFC_CONTROL);
1702 dev_priv->fbc.false_color = val;
1703
1704 I915_WRITE(ILK_DPFC_CONTROL, val ?
1705 (reg | FBC_CTL_FALSE_COLOR) :
1706 (reg & ~FBC_CTL_FALSE_COLOR));
1707
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001708 mutex_unlock(&dev_priv->fbc.lock);
Rodrigo Vivida46f932014-08-01 02:04:45 -07001709 return 0;
1710}
1711
1712DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_fc_fops,
1713 i915_fbc_fc_get, i915_fbc_fc_set,
1714 "%llu\n");
1715
Paulo Zanoni92d44622013-05-31 16:33:24 -03001716static int i915_ips_status(struct seq_file *m, void *unused)
1717{
David Weinehall36cdd012016-08-22 13:59:31 +03001718 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Paulo Zanoni92d44622013-05-31 16:33:24 -03001719
David Weinehall36cdd012016-08-22 13:59:31 +03001720 if (!HAS_IPS(dev_priv)) {
Paulo Zanoni92d44622013-05-31 16:33:24 -03001721 seq_puts(m, "not supported\n");
1722 return 0;
1723 }
1724
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001725 intel_runtime_pm_get(dev_priv);
1726
Rodrigo Vivi0eaa53f2014-06-30 04:45:01 -07001727 seq_printf(m, "Enabled by kernel parameter: %s\n",
1728 yesno(i915.enable_ips));
1729
David Weinehall36cdd012016-08-22 13:59:31 +03001730 if (INTEL_GEN(dev_priv) >= 8) {
Rodrigo Vivi0eaa53f2014-06-30 04:45:01 -07001731 seq_puts(m, "Currently: unknown\n");
1732 } else {
1733 if (I915_READ(IPS_CTL) & IPS_ENABLE)
1734 seq_puts(m, "Currently: enabled\n");
1735 else
1736 seq_puts(m, "Currently: disabled\n");
1737 }
Paulo Zanoni92d44622013-05-31 16:33:24 -03001738
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001739 intel_runtime_pm_put(dev_priv);
1740
Paulo Zanoni92d44622013-05-31 16:33:24 -03001741 return 0;
1742}
1743
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001744static int i915_sr_status(struct seq_file *m, void *unused)
1745{
David Weinehall36cdd012016-08-22 13:59:31 +03001746 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001747 bool sr_enabled = false;
1748
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001749 intel_runtime_pm_get(dev_priv);
Chris Wilson9c870d02016-10-24 13:42:15 +01001750 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001751
David Weinehall36cdd012016-08-22 13:59:31 +03001752 if (HAS_PCH_SPLIT(dev_priv))
Chris Wilson5ba2aaa2010-08-19 18:04:08 +01001753 sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
Jani Nikulac0f86832016-12-07 12:13:04 +02001754 else if (IS_I965GM(dev_priv) || IS_G4X(dev_priv) ||
David Weinehall36cdd012016-08-22 13:59:31 +03001755 IS_I945G(dev_priv) || IS_I945GM(dev_priv))
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001756 sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
David Weinehall36cdd012016-08-22 13:59:31 +03001757 else if (IS_I915GM(dev_priv))
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001758 sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
David Weinehall36cdd012016-08-22 13:59:31 +03001759 else if (IS_PINEVIEW(dev_priv))
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001760 sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
David Weinehall36cdd012016-08-22 13:59:31 +03001761 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ander Conselvan de Oliveira77b64552015-06-02 14:17:47 +03001762 sr_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001763
Chris Wilson9c870d02016-10-24 13:42:15 +01001764 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001765 intel_runtime_pm_put(dev_priv);
1766
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +00001767 seq_printf(m, "self-refresh: %s\n", enableddisabled(sr_enabled));
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001768
1769 return 0;
1770}
1771
Jesse Barnes7648fa92010-05-20 14:28:11 -07001772static int i915_emon_status(struct seq_file *m, void *unused)
1773{
David Weinehall36cdd012016-08-22 13:59:31 +03001774 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1775 struct drm_device *dev = &dev_priv->drm;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001776 unsigned long temp, chipset, gfx;
Chris Wilsonde227ef2010-07-03 07:58:38 +01001777 int ret;
1778
David Weinehall36cdd012016-08-22 13:59:31 +03001779 if (!IS_GEN5(dev_priv))
Chris Wilson582be6b2012-04-30 19:35:02 +01001780 return -ENODEV;
1781
Chris Wilsonde227ef2010-07-03 07:58:38 +01001782 ret = mutex_lock_interruptible(&dev->struct_mutex);
1783 if (ret)
1784 return ret;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001785
1786 temp = i915_mch_val(dev_priv);
1787 chipset = i915_chipset_val(dev_priv);
1788 gfx = i915_gfx_val(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +01001789 mutex_unlock(&dev->struct_mutex);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001790
1791 seq_printf(m, "GMCH temp: %ld\n", temp);
1792 seq_printf(m, "Chipset power: %ld\n", chipset);
1793 seq_printf(m, "GFX power: %ld\n", gfx);
1794 seq_printf(m, "Total power: %ld\n", chipset + gfx);
1795
1796 return 0;
1797}
1798
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001799static int i915_ring_freq_table(struct seq_file *m, void *unused)
1800{
David Weinehall36cdd012016-08-22 13:59:31 +03001801 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001802 int ret = 0;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001803 int gpu_freq, ia_freq;
Akash Goelf936ec32015-06-29 14:50:22 +05301804 unsigned int max_gpu_freq, min_gpu_freq;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001805
Carlos Santa26310342016-08-17 12:30:41 -07001806 if (!HAS_LLC(dev_priv)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001807 seq_puts(m, "unsupported on this chipset\n");
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001808 return 0;
1809 }
1810
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001811 intel_runtime_pm_get(dev_priv);
1812
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001813 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001814 if (ret)
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001815 goto out;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001816
Rodrigo Vivib976dc52017-01-23 10:32:37 -08001817 if (IS_GEN9_BC(dev_priv)) {
Akash Goelf936ec32015-06-29 14:50:22 +05301818 /* Convert GT frequency to 50 HZ units */
1819 min_gpu_freq =
1820 dev_priv->rps.min_freq_softlimit / GEN9_FREQ_SCALER;
1821 max_gpu_freq =
1822 dev_priv->rps.max_freq_softlimit / GEN9_FREQ_SCALER;
1823 } else {
1824 min_gpu_freq = dev_priv->rps.min_freq_softlimit;
1825 max_gpu_freq = dev_priv->rps.max_freq_softlimit;
1826 }
1827
Damien Lespiau267f0c92013-06-24 22:59:48 +01001828 seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001829
Akash Goelf936ec32015-06-29 14:50:22 +05301830 for (gpu_freq = min_gpu_freq; gpu_freq <= max_gpu_freq; gpu_freq++) {
Ben Widawsky42c05262012-09-26 10:34:00 -07001831 ia_freq = gpu_freq;
1832 sandybridge_pcode_read(dev_priv,
1833 GEN6_PCODE_READ_MIN_FREQ_TABLE,
1834 &ia_freq);
Chris Wilson3ebecd02013-04-12 19:10:13 +01001835 seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
Akash Goelf936ec32015-06-29 14:50:22 +05301836 intel_gpu_freq(dev_priv, (gpu_freq *
Rodrigo Vivib976dc52017-01-23 10:32:37 -08001837 (IS_GEN9_BC(dev_priv) ?
1838 GEN9_FREQ_SCALER : 1))),
Chris Wilson3ebecd02013-04-12 19:10:13 +01001839 ((ia_freq >> 0) & 0xff) * 100,
1840 ((ia_freq >> 8) & 0xff) * 100);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001841 }
1842
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001843 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001844
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001845out:
1846 intel_runtime_pm_put(dev_priv);
1847 return ret;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001848}
1849
Chris Wilson44834a62010-08-19 16:09:23 +01001850static int i915_opregion(struct seq_file *m, void *unused)
1851{
David Weinehall36cdd012016-08-22 13:59:31 +03001852 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1853 struct drm_device *dev = &dev_priv->drm;
Chris Wilson44834a62010-08-19 16:09:23 +01001854 struct intel_opregion *opregion = &dev_priv->opregion;
1855 int ret;
1856
1857 ret = mutex_lock_interruptible(&dev->struct_mutex);
1858 if (ret)
Daniel Vetter0d38f002012-04-21 22:49:10 +02001859 goto out;
Chris Wilson44834a62010-08-19 16:09:23 +01001860
Jani Nikula2455a8e2015-12-14 12:50:53 +02001861 if (opregion->header)
1862 seq_write(m, opregion->header, OPREGION_SIZE);
Chris Wilson44834a62010-08-19 16:09:23 +01001863
1864 mutex_unlock(&dev->struct_mutex);
1865
Daniel Vetter0d38f002012-04-21 22:49:10 +02001866out:
Chris Wilson44834a62010-08-19 16:09:23 +01001867 return 0;
1868}
1869
Jani Nikulaada8f952015-12-15 13:17:12 +02001870static int i915_vbt(struct seq_file *m, void *unused)
1871{
David Weinehall36cdd012016-08-22 13:59:31 +03001872 struct intel_opregion *opregion = &node_to_i915(m->private)->opregion;
Jani Nikulaada8f952015-12-15 13:17:12 +02001873
1874 if (opregion->vbt)
1875 seq_write(m, opregion->vbt, opregion->vbt_size);
1876
1877 return 0;
1878}
1879
Chris Wilson37811fc2010-08-25 22:45:57 +01001880static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
1881{
David Weinehall36cdd012016-08-22 13:59:31 +03001882 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1883 struct drm_device *dev = &dev_priv->drm;
Namrta Salonieb13b8402015-11-27 13:43:11 +05301884 struct intel_framebuffer *fbdev_fb = NULL;
Daniel Vetter3a58ee12015-07-10 19:02:51 +02001885 struct drm_framebuffer *drm_fb;
Chris Wilson188c1ab2016-04-03 14:14:20 +01001886 int ret;
1887
1888 ret = mutex_lock_interruptible(&dev->struct_mutex);
1889 if (ret)
1890 return ret;
Chris Wilson37811fc2010-08-25 22:45:57 +01001891
Daniel Vetter06957262015-08-10 13:34:08 +02001892#ifdef CONFIG_DRM_FBDEV_EMULATION
David Weinehall36cdd012016-08-22 13:59:31 +03001893 if (dev_priv->fbdev) {
1894 fbdev_fb = to_intel_framebuffer(dev_priv->fbdev->helper.fb);
Chris Wilson37811fc2010-08-25 22:45:57 +01001895
Chris Wilson25bcce92016-07-02 15:36:00 +01001896 seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
1897 fbdev_fb->base.width,
1898 fbdev_fb->base.height,
Ville Syrjäläb00c6002016-12-14 23:31:35 +02001899 fbdev_fb->base.format->depth,
Ville Syrjälä272725c2016-12-14 23:32:20 +02001900 fbdev_fb->base.format->cpp[0] * 8,
Ville Syrjäläbae781b2016-11-16 13:33:16 +02001901 fbdev_fb->base.modifier,
Chris Wilson25bcce92016-07-02 15:36:00 +01001902 drm_framebuffer_read_refcount(&fbdev_fb->base));
1903 describe_obj(m, fbdev_fb->obj);
1904 seq_putc(m, '\n');
1905 }
Daniel Vetter4520f532013-10-09 09:18:51 +02001906#endif
Chris Wilson37811fc2010-08-25 22:45:57 +01001907
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001908 mutex_lock(&dev->mode_config.fb_lock);
Daniel Vetter3a58ee12015-07-10 19:02:51 +02001909 drm_for_each_fb(drm_fb, dev) {
Namrta Salonieb13b8402015-11-27 13:43:11 +05301910 struct intel_framebuffer *fb = to_intel_framebuffer(drm_fb);
1911 if (fb == fbdev_fb)
Chris Wilson37811fc2010-08-25 22:45:57 +01001912 continue;
1913
Tvrtko Ursulinc1ca506d2015-02-10 17:16:07 +00001914 seq_printf(m, "user size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
Chris Wilson37811fc2010-08-25 22:45:57 +01001915 fb->base.width,
1916 fb->base.height,
Ville Syrjäläb00c6002016-12-14 23:31:35 +02001917 fb->base.format->depth,
Ville Syrjälä272725c2016-12-14 23:32:20 +02001918 fb->base.format->cpp[0] * 8,
Ville Syrjäläbae781b2016-11-16 13:33:16 +02001919 fb->base.modifier,
Dave Airlie747a5982016-04-15 15:10:35 +10001920 drm_framebuffer_read_refcount(&fb->base));
Chris Wilson05394f32010-11-08 19:18:58 +00001921 describe_obj(m, fb->obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001922 seq_putc(m, '\n');
Chris Wilson37811fc2010-08-25 22:45:57 +01001923 }
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001924 mutex_unlock(&dev->mode_config.fb_lock);
Chris Wilson188c1ab2016-04-03 14:14:20 +01001925 mutex_unlock(&dev->struct_mutex);
Chris Wilson37811fc2010-08-25 22:45:57 +01001926
1927 return 0;
1928}
1929
Chris Wilson7e37f882016-08-02 22:50:21 +01001930static void describe_ctx_ring(struct seq_file *m, struct intel_ring *ring)
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001931{
1932 seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u, last head: %d)",
Chris Wilson7e37f882016-08-02 22:50:21 +01001933 ring->space, ring->head, ring->tail,
1934 ring->last_retired_head);
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001935}
1936
Ben Widawskye76d3632011-03-19 18:14:29 -07001937static int i915_context_status(struct seq_file *m, void *unused)
1938{
David Weinehall36cdd012016-08-22 13:59:31 +03001939 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1940 struct drm_device *dev = &dev_priv->drm;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001941 struct intel_engine_cs *engine;
Chris Wilsone2efd132016-05-24 14:53:34 +01001942 struct i915_gem_context *ctx;
Akash Goel3b3f1652016-10-13 22:44:48 +05301943 enum intel_engine_id id;
Dave Gordonc3232b12016-03-23 18:19:53 +00001944 int ret;
Ben Widawskye76d3632011-03-19 18:14:29 -07001945
Daniel Vetterf3d28872014-05-29 23:23:08 +02001946 ret = mutex_lock_interruptible(&dev->struct_mutex);
Ben Widawskye76d3632011-03-19 18:14:29 -07001947 if (ret)
1948 return ret;
1949
Ben Widawskya33afea2013-09-17 21:12:45 -07001950 list_for_each_entry(ctx, &dev_priv->context_list, link) {
Chris Wilson5d1808e2016-04-28 09:56:51 +01001951 seq_printf(m, "HW context %u ", ctx->hw_id);
Chris Wilsonc84455b2016-08-15 10:49:08 +01001952 if (ctx->pid) {
Chris Wilsond28b99a2016-05-24 14:53:39 +01001953 struct task_struct *task;
1954
Chris Wilsonc84455b2016-08-15 10:49:08 +01001955 task = get_pid_task(ctx->pid, PIDTYPE_PID);
Chris Wilsond28b99a2016-05-24 14:53:39 +01001956 if (task) {
1957 seq_printf(m, "(%s [%d]) ",
1958 task->comm, task->pid);
1959 put_task_struct(task);
1960 }
Chris Wilsonc84455b2016-08-15 10:49:08 +01001961 } else if (IS_ERR(ctx->file_priv)) {
1962 seq_puts(m, "(deleted) ");
Chris Wilsond28b99a2016-05-24 14:53:39 +01001963 } else {
1964 seq_puts(m, "(kernel) ");
1965 }
1966
Chris Wilsonbca44d82016-05-24 14:53:41 +01001967 seq_putc(m, ctx->remap_slice ? 'R' : 'r');
1968 seq_putc(m, '\n');
Ben Widawskya33afea2013-09-17 21:12:45 -07001969
Akash Goel3b3f1652016-10-13 22:44:48 +05301970 for_each_engine(engine, dev_priv, id) {
Chris Wilsonbca44d82016-05-24 14:53:41 +01001971 struct intel_context *ce = &ctx->engine[engine->id];
1972
1973 seq_printf(m, "%s: ", engine->name);
1974 seq_putc(m, ce->initialised ? 'I' : 'i');
1975 if (ce->state)
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001976 describe_obj(m, ce->state->obj);
Chris Wilsondca33ec2016-08-02 22:50:20 +01001977 if (ce->ring)
Chris Wilson7e37f882016-08-02 22:50:21 +01001978 describe_ctx_ring(m, ce->ring);
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001979 seq_putc(m, '\n');
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001980 }
1981
Ben Widawskya33afea2013-09-17 21:12:45 -07001982 seq_putc(m, '\n');
Ben Widawskya168c292013-02-14 15:05:12 -08001983 }
1984
Daniel Vetterf3d28872014-05-29 23:23:08 +02001985 mutex_unlock(&dev->struct_mutex);
Ben Widawskye76d3632011-03-19 18:14:29 -07001986
1987 return 0;
1988}
1989
Thomas Daniel064ca1d2014-12-02 13:21:18 +00001990static void i915_dump_lrc_obj(struct seq_file *m,
Chris Wilsone2efd132016-05-24 14:53:34 +01001991 struct i915_gem_context *ctx,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001992 struct intel_engine_cs *engine)
Thomas Daniel064ca1d2014-12-02 13:21:18 +00001993{
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001994 struct i915_vma *vma = ctx->engine[engine->id].state;
Thomas Daniel064ca1d2014-12-02 13:21:18 +00001995 struct page *page;
Thomas Daniel064ca1d2014-12-02 13:21:18 +00001996 int j;
Thomas Daniel064ca1d2014-12-02 13:21:18 +00001997
Chris Wilson7069b142016-04-28 09:56:52 +01001998 seq_printf(m, "CONTEXT: %s %u\n", engine->name, ctx->hw_id);
1999
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002000 if (!vma) {
2001 seq_puts(m, "\tFake context\n");
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002002 return;
2003 }
2004
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002005 if (vma->flags & I915_VMA_GLOBAL_BIND)
2006 seq_printf(m, "\tBound in GGTT at 0x%08x\n",
Chris Wilsonbde13eb2016-08-15 10:49:07 +01002007 i915_ggtt_offset(vma));
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002008
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002009 if (i915_gem_object_pin_pages(vma->obj)) {
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002010 seq_puts(m, "\tFailed to get pages for context object\n\n");
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002011 return;
2012 }
2013
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002014 page = i915_gem_object_get_page(vma->obj, LRC_STATE_PN);
2015 if (page) {
2016 u32 *reg_state = kmap_atomic(page);
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002017
2018 for (j = 0; j < 0x600 / sizeof(u32) / 4; j += 4) {
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002019 seq_printf(m,
2020 "\t[0x%04x] 0x%08x 0x%08x 0x%08x 0x%08x\n",
2021 j * 4,
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002022 reg_state[j], reg_state[j + 1],
2023 reg_state[j + 2], reg_state[j + 3]);
2024 }
2025 kunmap_atomic(reg_state);
2026 }
2027
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002028 i915_gem_object_unpin_pages(vma->obj);
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002029 seq_putc(m, '\n');
2030}
2031
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01002032static int i915_dump_lrc(struct seq_file *m, void *unused)
2033{
David Weinehall36cdd012016-08-22 13:59:31 +03002034 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2035 struct drm_device *dev = &dev_priv->drm;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002036 struct intel_engine_cs *engine;
Chris Wilsone2efd132016-05-24 14:53:34 +01002037 struct i915_gem_context *ctx;
Akash Goel3b3f1652016-10-13 22:44:48 +05302038 enum intel_engine_id id;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002039 int ret;
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01002040
2041 if (!i915.enable_execlists) {
2042 seq_printf(m, "Logical Ring Contexts are disabled\n");
2043 return 0;
2044 }
2045
2046 ret = mutex_lock_interruptible(&dev->struct_mutex);
2047 if (ret)
2048 return ret;
2049
Dave Gordone28e4042016-01-19 19:02:55 +00002050 list_for_each_entry(ctx, &dev_priv->context_list, link)
Akash Goel3b3f1652016-10-13 22:44:48 +05302051 for_each_engine(engine, dev_priv, id)
Chris Wilson24f1d3c2016-04-28 09:56:53 +01002052 i915_dump_lrc_obj(m, ctx, engine);
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01002053
2054 mutex_unlock(&dev->struct_mutex);
2055
2056 return 0;
2057}
2058
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002059static const char *swizzle_string(unsigned swizzle)
2060{
Damien Lespiauaee56cf2013-06-24 22:59:49 +01002061 switch (swizzle) {
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002062 case I915_BIT_6_SWIZZLE_NONE:
2063 return "none";
2064 case I915_BIT_6_SWIZZLE_9:
2065 return "bit9";
2066 case I915_BIT_6_SWIZZLE_9_10:
2067 return "bit9/bit10";
2068 case I915_BIT_6_SWIZZLE_9_11:
2069 return "bit9/bit11";
2070 case I915_BIT_6_SWIZZLE_9_10_11:
2071 return "bit9/bit10/bit11";
2072 case I915_BIT_6_SWIZZLE_9_17:
2073 return "bit9/bit17";
2074 case I915_BIT_6_SWIZZLE_9_10_17:
2075 return "bit9/bit10/bit17";
2076 case I915_BIT_6_SWIZZLE_UNKNOWN:
Masanari Iida8a168ca2012-12-29 02:00:09 +09002077 return "unknown";
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002078 }
2079
2080 return "bug";
2081}
2082
2083static int i915_swizzle_info(struct seq_file *m, void *data)
2084{
David Weinehall36cdd012016-08-22 13:59:31 +03002085 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002086
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002087 intel_runtime_pm_get(dev_priv);
Daniel Vetter22bcfc62012-08-09 15:07:02 +02002088
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002089 seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
2090 swizzle_string(dev_priv->mm.bit_6_swizzle_x));
2091 seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
2092 swizzle_string(dev_priv->mm.bit_6_swizzle_y));
2093
David Weinehall36cdd012016-08-22 13:59:31 +03002094 if (IS_GEN3(dev_priv) || IS_GEN4(dev_priv)) {
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002095 seq_printf(m, "DDC = 0x%08x\n",
2096 I915_READ(DCC));
Daniel Vetter656bfa32014-11-20 09:26:30 +01002097 seq_printf(m, "DDC2 = 0x%08x\n",
2098 I915_READ(DCC2));
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002099 seq_printf(m, "C0DRB3 = 0x%04x\n",
2100 I915_READ16(C0DRB3));
2101 seq_printf(m, "C1DRB3 = 0x%04x\n",
2102 I915_READ16(C1DRB3));
David Weinehall36cdd012016-08-22 13:59:31 +03002103 } else if (INTEL_GEN(dev_priv) >= 6) {
Daniel Vetter3fa7d232012-01-31 16:47:56 +01002104 seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
2105 I915_READ(MAD_DIMM_C0));
2106 seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
2107 I915_READ(MAD_DIMM_C1));
2108 seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
2109 I915_READ(MAD_DIMM_C2));
2110 seq_printf(m, "TILECTL = 0x%08x\n",
2111 I915_READ(TILECTL));
David Weinehall36cdd012016-08-22 13:59:31 +03002112 if (INTEL_GEN(dev_priv) >= 8)
Ben Widawsky9d3203e2013-11-02 21:07:14 -07002113 seq_printf(m, "GAMTARBMODE = 0x%08x\n",
2114 I915_READ(GAMTARBMODE));
2115 else
2116 seq_printf(m, "ARB_MODE = 0x%08x\n",
2117 I915_READ(ARB_MODE));
Daniel Vetter3fa7d232012-01-31 16:47:56 +01002118 seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
2119 I915_READ(DISP_ARB_CTL));
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002120 }
Daniel Vetter656bfa32014-11-20 09:26:30 +01002121
2122 if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2123 seq_puts(m, "L-shaped memory detected\n");
2124
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002125 intel_runtime_pm_put(dev_priv);
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002126
2127 return 0;
2128}
2129
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002130static int per_file_ctx(int id, void *ptr, void *data)
2131{
Chris Wilsone2efd132016-05-24 14:53:34 +01002132 struct i915_gem_context *ctx = ptr;
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002133 struct seq_file *m = data;
Daniel Vetterae6c4802014-08-06 15:04:53 +02002134 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
2135
2136 if (!ppgtt) {
2137 seq_printf(m, " no ppgtt for context %d\n",
2138 ctx->user_handle);
2139 return 0;
2140 }
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002141
Oscar Mateof83d6512014-05-22 14:13:38 +01002142 if (i915_gem_context_is_default(ctx))
2143 seq_puts(m, " default context:\n");
2144 else
Oscar Mateo821d66d2014-07-03 16:28:00 +01002145 seq_printf(m, " context %d:\n", ctx->user_handle);
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002146 ppgtt->debug_dump(ppgtt, m);
2147
2148 return 0;
2149}
2150
David Weinehall36cdd012016-08-22 13:59:31 +03002151static void gen8_ppgtt_info(struct seq_file *m,
2152 struct drm_i915_private *dev_priv)
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002153{
Ben Widawsky77df6772013-11-02 21:07:30 -07002154 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
Akash Goel3b3f1652016-10-13 22:44:48 +05302155 struct intel_engine_cs *engine;
2156 enum intel_engine_id id;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002157 int i;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002158
Ben Widawsky77df6772013-11-02 21:07:30 -07002159 if (!ppgtt)
2160 return;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002161
Akash Goel3b3f1652016-10-13 22:44:48 +05302162 for_each_engine(engine, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002163 seq_printf(m, "%s\n", engine->name);
Ben Widawsky77df6772013-11-02 21:07:30 -07002164 for (i = 0; i < 4; i++) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002165 u64 pdp = I915_READ(GEN8_RING_PDP_UDW(engine, i));
Ben Widawsky77df6772013-11-02 21:07:30 -07002166 pdp <<= 32;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002167 pdp |= I915_READ(GEN8_RING_PDP_LDW(engine, i));
Ville Syrjäläa2a5b152014-03-31 18:17:16 +03002168 seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
Ben Widawsky77df6772013-11-02 21:07:30 -07002169 }
2170 }
2171}
2172
David Weinehall36cdd012016-08-22 13:59:31 +03002173static void gen6_ppgtt_info(struct seq_file *m,
2174 struct drm_i915_private *dev_priv)
Ben Widawsky77df6772013-11-02 21:07:30 -07002175{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002176 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05302177 enum intel_engine_id id;
Ben Widawsky77df6772013-11-02 21:07:30 -07002178
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01002179 if (IS_GEN6(dev_priv))
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002180 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
2181
Akash Goel3b3f1652016-10-13 22:44:48 +05302182 for_each_engine(engine, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002183 seq_printf(m, "%s\n", engine->name);
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01002184 if (IS_GEN7(dev_priv))
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002185 seq_printf(m, "GFX_MODE: 0x%08x\n",
2186 I915_READ(RING_MODE_GEN7(engine)));
2187 seq_printf(m, "PP_DIR_BASE: 0x%08x\n",
2188 I915_READ(RING_PP_DIR_BASE(engine)));
2189 seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n",
2190 I915_READ(RING_PP_DIR_BASE_READ(engine)));
2191 seq_printf(m, "PP_DIR_DCLV: 0x%08x\n",
2192 I915_READ(RING_PP_DIR_DCLV(engine)));
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002193 }
2194 if (dev_priv->mm.aliasing_ppgtt) {
2195 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2196
Damien Lespiau267f0c92013-06-24 22:59:48 +01002197 seq_puts(m, "aliasing PPGTT:\n");
Mika Kuoppala44159dd2015-06-25 18:35:07 +03002198 seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd.base.ggtt_offset);
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002199
Ben Widawsky87d60b62013-12-06 14:11:29 -08002200 ppgtt->debug_dump(ppgtt, m);
Daniel Vetterae6c4802014-08-06 15:04:53 +02002201 }
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002202
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002203 seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
Ben Widawsky77df6772013-11-02 21:07:30 -07002204}
2205
2206static int i915_ppgtt_info(struct seq_file *m, void *data)
2207{
David Weinehall36cdd012016-08-22 13:59:31 +03002208 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2209 struct drm_device *dev = &dev_priv->drm;
Michel Thierryea91e402015-07-29 17:23:57 +01002210 struct drm_file *file;
Chris Wilson637ee292016-08-22 14:28:20 +01002211 int ret;
Ben Widawsky77df6772013-11-02 21:07:30 -07002212
Chris Wilson637ee292016-08-22 14:28:20 +01002213 mutex_lock(&dev->filelist_mutex);
2214 ret = mutex_lock_interruptible(&dev->struct_mutex);
Ben Widawsky77df6772013-11-02 21:07:30 -07002215 if (ret)
Chris Wilson637ee292016-08-22 14:28:20 +01002216 goto out_unlock;
2217
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002218 intel_runtime_pm_get(dev_priv);
Ben Widawsky77df6772013-11-02 21:07:30 -07002219
David Weinehall36cdd012016-08-22 13:59:31 +03002220 if (INTEL_GEN(dev_priv) >= 8)
2221 gen8_ppgtt_info(m, dev_priv);
2222 else if (INTEL_GEN(dev_priv) >= 6)
2223 gen6_ppgtt_info(m, dev_priv);
Ben Widawsky77df6772013-11-02 21:07:30 -07002224
Michel Thierryea91e402015-07-29 17:23:57 +01002225 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2226 struct drm_i915_file_private *file_priv = file->driver_priv;
Geliang Tang7cb5dff2015-09-25 03:58:11 -07002227 struct task_struct *task;
Michel Thierryea91e402015-07-29 17:23:57 +01002228
Geliang Tang7cb5dff2015-09-25 03:58:11 -07002229 task = get_pid_task(file->pid, PIDTYPE_PID);
Dan Carpenter06812762015-10-02 18:14:22 +03002230 if (!task) {
2231 ret = -ESRCH;
Chris Wilson637ee292016-08-22 14:28:20 +01002232 goto out_rpm;
Dan Carpenter06812762015-10-02 18:14:22 +03002233 }
Geliang Tang7cb5dff2015-09-25 03:58:11 -07002234 seq_printf(m, "\nproc: %s\n", task->comm);
2235 put_task_struct(task);
Michel Thierryea91e402015-07-29 17:23:57 +01002236 idr_for_each(&file_priv->context_idr, per_file_ctx,
2237 (void *)(unsigned long)m);
2238 }
2239
Chris Wilson637ee292016-08-22 14:28:20 +01002240out_rpm:
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002241 intel_runtime_pm_put(dev_priv);
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002242 mutex_unlock(&dev->struct_mutex);
Chris Wilson637ee292016-08-22 14:28:20 +01002243out_unlock:
2244 mutex_unlock(&dev->filelist_mutex);
Dan Carpenter06812762015-10-02 18:14:22 +03002245 return ret;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002246}
2247
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002248static int count_irq_waiters(struct drm_i915_private *i915)
2249{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002250 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05302251 enum intel_engine_id id;
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002252 int count = 0;
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002253
Akash Goel3b3f1652016-10-13 22:44:48 +05302254 for_each_engine(engine, i915, id)
Chris Wilson688e6c72016-07-01 17:23:15 +01002255 count += intel_engine_has_waiter(engine);
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002256
2257 return count;
2258}
2259
Chris Wilson7466c292016-08-15 09:49:33 +01002260static const char *rps_power_to_str(unsigned int power)
2261{
2262 static const char * const strings[] = {
2263 [LOW_POWER] = "low power",
2264 [BETWEEN] = "mixed",
2265 [HIGH_POWER] = "high power",
2266 };
2267
2268 if (power >= ARRAY_SIZE(strings) || !strings[power])
2269 return "unknown";
2270
2271 return strings[power];
2272}
2273
Chris Wilson1854d5c2015-04-07 16:20:32 +01002274static int i915_rps_boost_info(struct seq_file *m, void *data)
2275{
David Weinehall36cdd012016-08-22 13:59:31 +03002276 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2277 struct drm_device *dev = &dev_priv->drm;
Chris Wilson1854d5c2015-04-07 16:20:32 +01002278 struct drm_file *file;
Chris Wilson1854d5c2015-04-07 16:20:32 +01002279
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002280 seq_printf(m, "RPS enabled? %d\n", dev_priv->rps.enabled);
Chris Wilson28176ef2016-10-28 13:58:56 +01002281 seq_printf(m, "GPU busy? %s [%d requests]\n",
2282 yesno(dev_priv->gt.awake), dev_priv->gt.active_requests);
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002283 seq_printf(m, "CPU waiting? %d\n", count_irq_waiters(dev_priv));
Chris Wilson7466c292016-08-15 09:49:33 +01002284 seq_printf(m, "Frequency requested %d\n",
2285 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
2286 seq_printf(m, " min hard:%d, soft:%d; max soft:%d, hard:%d\n",
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002287 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
2288 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit),
2289 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit),
2290 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
Chris Wilson7466c292016-08-15 09:49:33 +01002291 seq_printf(m, " idle:%d, efficient:%d, boost:%d\n",
2292 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq),
2293 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
2294 intel_gpu_freq(dev_priv, dev_priv->rps.boost_freq));
Daniel Vetter1d2ac402016-04-26 19:29:41 +02002295
2296 mutex_lock(&dev->filelist_mutex);
Chris Wilson8d3afd72015-05-21 21:01:47 +01002297 spin_lock(&dev_priv->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01002298 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2299 struct drm_i915_file_private *file_priv = file->driver_priv;
2300 struct task_struct *task;
2301
2302 rcu_read_lock();
2303 task = pid_task(file->pid, PIDTYPE_PID);
2304 seq_printf(m, "%s [%d]: %d boosts%s\n",
2305 task ? task->comm : "<unknown>",
2306 task ? task->pid : -1,
Chris Wilson2e1b8732015-04-27 13:41:22 +01002307 file_priv->rps.boosts,
2308 list_empty(&file_priv->rps.link) ? "" : ", active");
Chris Wilson1854d5c2015-04-07 16:20:32 +01002309 rcu_read_unlock();
2310 }
Chris Wilson197be2a2016-07-20 09:21:13 +01002311 seq_printf(m, "Kernel (anonymous) boosts: %d\n", dev_priv->rps.boosts);
Chris Wilson8d3afd72015-05-21 21:01:47 +01002312 spin_unlock(&dev_priv->rps.client_lock);
Daniel Vetter1d2ac402016-04-26 19:29:41 +02002313 mutex_unlock(&dev->filelist_mutex);
Chris Wilson1854d5c2015-04-07 16:20:32 +01002314
Chris Wilson7466c292016-08-15 09:49:33 +01002315 if (INTEL_GEN(dev_priv) >= 6 &&
2316 dev_priv->rps.enabled &&
Chris Wilson28176ef2016-10-28 13:58:56 +01002317 dev_priv->gt.active_requests) {
Chris Wilson7466c292016-08-15 09:49:33 +01002318 u32 rpup, rpupei;
2319 u32 rpdown, rpdownei;
2320
2321 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
2322 rpup = I915_READ_FW(GEN6_RP_CUR_UP) & GEN6_RP_EI_MASK;
2323 rpupei = I915_READ_FW(GEN6_RP_CUR_UP_EI) & GEN6_RP_EI_MASK;
2324 rpdown = I915_READ_FW(GEN6_RP_CUR_DOWN) & GEN6_RP_EI_MASK;
2325 rpdownei = I915_READ_FW(GEN6_RP_CUR_DOWN_EI) & GEN6_RP_EI_MASK;
2326 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
2327
2328 seq_printf(m, "\nRPS Autotuning (current \"%s\" window):\n",
2329 rps_power_to_str(dev_priv->rps.power));
2330 seq_printf(m, " Avg. up: %d%% [above threshold? %d%%]\n",
Chris Wilson23f4a282017-02-18 11:27:08 +00002331 rpup && rpupei ? 100 * rpup / rpupei : 0,
Chris Wilson7466c292016-08-15 09:49:33 +01002332 dev_priv->rps.up_threshold);
2333 seq_printf(m, " Avg. down: %d%% [below threshold? %d%%]\n",
Chris Wilson23f4a282017-02-18 11:27:08 +00002334 rpdown && rpdownei ? 100 * rpdown / rpdownei : 0,
Chris Wilson7466c292016-08-15 09:49:33 +01002335 dev_priv->rps.down_threshold);
2336 } else {
2337 seq_puts(m, "\nRPS Autotuning inactive\n");
2338 }
2339
Chris Wilson8d3afd72015-05-21 21:01:47 +01002340 return 0;
Chris Wilson1854d5c2015-04-07 16:20:32 +01002341}
2342
Ben Widawsky63573eb2013-07-04 11:02:07 -07002343static int i915_llc(struct seq_file *m, void *data)
2344{
David Weinehall36cdd012016-08-22 13:59:31 +03002345 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Mika Kuoppala3accaf72016-04-13 17:26:43 +03002346 const bool edram = INTEL_GEN(dev_priv) > 8;
Ben Widawsky63573eb2013-07-04 11:02:07 -07002347
David Weinehall36cdd012016-08-22 13:59:31 +03002348 seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev_priv)));
Mika Kuoppala3accaf72016-04-13 17:26:43 +03002349 seq_printf(m, "%s: %lluMB\n", edram ? "eDRAM" : "eLLC",
2350 intel_uncore_edram_size(dev_priv)/1024/1024);
Ben Widawsky63573eb2013-07-04 11:02:07 -07002351
2352 return 0;
2353}
2354
Anusha Srivatsa0509ead2017-01-18 08:05:56 -08002355static int i915_huc_load_status_info(struct seq_file *m, void *data)
2356{
2357 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2358 struct intel_uc_fw *huc_fw = &dev_priv->huc.fw;
2359
2360 if (!HAS_HUC_UCODE(dev_priv))
2361 return 0;
2362
2363 seq_puts(m, "HuC firmware status:\n");
2364 seq_printf(m, "\tpath: %s\n", huc_fw->path);
2365 seq_printf(m, "\tfetch: %s\n",
2366 intel_uc_fw_status_repr(huc_fw->fetch_status));
2367 seq_printf(m, "\tload: %s\n",
2368 intel_uc_fw_status_repr(huc_fw->load_status));
2369 seq_printf(m, "\tversion wanted: %d.%d\n",
2370 huc_fw->major_ver_wanted, huc_fw->minor_ver_wanted);
2371 seq_printf(m, "\tversion found: %d.%d\n",
2372 huc_fw->major_ver_found, huc_fw->minor_ver_found);
2373 seq_printf(m, "\theader: offset is %d; size = %d\n",
2374 huc_fw->header_offset, huc_fw->header_size);
2375 seq_printf(m, "\tuCode: offset is %d; size = %d\n",
2376 huc_fw->ucode_offset, huc_fw->ucode_size);
2377 seq_printf(m, "\tRSA: offset is %d; size = %d\n",
2378 huc_fw->rsa_offset, huc_fw->rsa_size);
2379
sagar.a.kamble@intel.com3582ad12017-02-03 13:58:33 +05302380 intel_runtime_pm_get(dev_priv);
Anusha Srivatsa0509ead2017-01-18 08:05:56 -08002381 seq_printf(m, "\nHuC status 0x%08x:\n", I915_READ(HUC_STATUS2));
sagar.a.kamble@intel.com3582ad12017-02-03 13:58:33 +05302382 intel_runtime_pm_put(dev_priv);
Anusha Srivatsa0509ead2017-01-18 08:05:56 -08002383
2384 return 0;
2385}
2386
Alex Daifdf5d352015-08-12 15:43:37 +01002387static int i915_guc_load_status_info(struct seq_file *m, void *data)
2388{
David Weinehall36cdd012016-08-22 13:59:31 +03002389 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Anusha Srivatsadb0a0912017-01-13 17:17:04 -08002390 struct intel_uc_fw *guc_fw = &dev_priv->guc.fw;
Alex Daifdf5d352015-08-12 15:43:37 +01002391 u32 tmp, i;
2392
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002393 if (!HAS_GUC_UCODE(dev_priv))
Alex Daifdf5d352015-08-12 15:43:37 +01002394 return 0;
2395
2396 seq_printf(m, "GuC firmware status:\n");
2397 seq_printf(m, "\tpath: %s\n",
Anusha Srivatsadb0a0912017-01-13 17:17:04 -08002398 guc_fw->path);
Alex Daifdf5d352015-08-12 15:43:37 +01002399 seq_printf(m, "\tfetch: %s\n",
Anusha Srivatsadb0a0912017-01-13 17:17:04 -08002400 intel_uc_fw_status_repr(guc_fw->fetch_status));
Alex Daifdf5d352015-08-12 15:43:37 +01002401 seq_printf(m, "\tload: %s\n",
Anusha Srivatsadb0a0912017-01-13 17:17:04 -08002402 intel_uc_fw_status_repr(guc_fw->load_status));
Alex Daifdf5d352015-08-12 15:43:37 +01002403 seq_printf(m, "\tversion wanted: %d.%d\n",
Anusha Srivatsadb0a0912017-01-13 17:17:04 -08002404 guc_fw->major_ver_wanted, guc_fw->minor_ver_wanted);
Alex Daifdf5d352015-08-12 15:43:37 +01002405 seq_printf(m, "\tversion found: %d.%d\n",
Anusha Srivatsadb0a0912017-01-13 17:17:04 -08002406 guc_fw->major_ver_found, guc_fw->minor_ver_found);
Alex Daifeda33e2015-10-19 16:10:54 -07002407 seq_printf(m, "\theader: offset is %d; size = %d\n",
2408 guc_fw->header_offset, guc_fw->header_size);
2409 seq_printf(m, "\tuCode: offset is %d; size = %d\n",
2410 guc_fw->ucode_offset, guc_fw->ucode_size);
2411 seq_printf(m, "\tRSA: offset is %d; size = %d\n",
2412 guc_fw->rsa_offset, guc_fw->rsa_size);
Alex Daifdf5d352015-08-12 15:43:37 +01002413
sagar.a.kamble@intel.com3582ad12017-02-03 13:58:33 +05302414 intel_runtime_pm_get(dev_priv);
2415
Alex Daifdf5d352015-08-12 15:43:37 +01002416 tmp = I915_READ(GUC_STATUS);
2417
2418 seq_printf(m, "\nGuC status 0x%08x:\n", tmp);
2419 seq_printf(m, "\tBootrom status = 0x%x\n",
2420 (tmp & GS_BOOTROM_MASK) >> GS_BOOTROM_SHIFT);
2421 seq_printf(m, "\tuKernel status = 0x%x\n",
2422 (tmp & GS_UKERNEL_MASK) >> GS_UKERNEL_SHIFT);
2423 seq_printf(m, "\tMIA Core status = 0x%x\n",
2424 (tmp & GS_MIA_MASK) >> GS_MIA_SHIFT);
2425 seq_puts(m, "\nScratch registers:\n");
2426 for (i = 0; i < 16; i++)
2427 seq_printf(m, "\t%2d: \t0x%x\n", i, I915_READ(SOFT_SCRATCH(i)));
2428
sagar.a.kamble@intel.com3582ad12017-02-03 13:58:33 +05302429 intel_runtime_pm_put(dev_priv);
2430
Alex Daifdf5d352015-08-12 15:43:37 +01002431 return 0;
2432}
2433
Akash Goel5aa1ee42016-10-12 21:54:36 +05302434static void i915_guc_log_info(struct seq_file *m,
2435 struct drm_i915_private *dev_priv)
2436{
2437 struct intel_guc *guc = &dev_priv->guc;
2438
2439 seq_puts(m, "\nGuC logging stats:\n");
2440
2441 seq_printf(m, "\tISR: flush count %10u, overflow count %10u\n",
2442 guc->log.flush_count[GUC_ISR_LOG_BUFFER],
2443 guc->log.total_overflow_count[GUC_ISR_LOG_BUFFER]);
2444
2445 seq_printf(m, "\tDPC: flush count %10u, overflow count %10u\n",
2446 guc->log.flush_count[GUC_DPC_LOG_BUFFER],
2447 guc->log.total_overflow_count[GUC_DPC_LOG_BUFFER]);
2448
2449 seq_printf(m, "\tCRASH: flush count %10u, overflow count %10u\n",
2450 guc->log.flush_count[GUC_CRASH_DUMP_LOG_BUFFER],
2451 guc->log.total_overflow_count[GUC_CRASH_DUMP_LOG_BUFFER]);
2452
2453 seq_printf(m, "\tTotal flush interrupt count: %u\n",
2454 guc->log.flush_interrupt_count);
2455
2456 seq_printf(m, "\tCapture miss count: %u\n",
2457 guc->log.capture_miss_count);
2458}
2459
Dave Gordon8b417c22015-08-12 15:43:44 +01002460static void i915_guc_client_info(struct seq_file *m,
2461 struct drm_i915_private *dev_priv,
2462 struct i915_guc_client *client)
2463{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002464 struct intel_engine_cs *engine;
Dave Gordonc18468c2016-08-09 15:19:22 +01002465 enum intel_engine_id id;
Dave Gordon8b417c22015-08-12 15:43:44 +01002466 uint64_t tot = 0;
Dave Gordon8b417c22015-08-12 15:43:44 +01002467
2468 seq_printf(m, "\tPriority %d, GuC ctx index: %u, PD offset 0x%x\n",
2469 client->priority, client->ctx_index, client->proc_desc_offset);
2470 seq_printf(m, "\tDoorbell id %d, offset: 0x%x, cookie 0x%x\n",
Chris Wilson357248b2016-11-29 12:10:21 +00002471 client->doorbell_id, client->doorbell_offset, client->doorbell_cookie);
Dave Gordon8b417c22015-08-12 15:43:44 +01002472 seq_printf(m, "\tWQ size %d, offset: 0x%x, tail %d\n",
2473 client->wq_size, client->wq_offset, client->wq_tail);
2474
Dave Gordon551aaec2016-05-13 15:36:33 +01002475 seq_printf(m, "\tWork queue full: %u\n", client->no_wq_space);
Dave Gordon8b417c22015-08-12 15:43:44 +01002476 seq_printf(m, "\tFailed doorbell: %u\n", client->b_fail);
2477 seq_printf(m, "\tLast submission result: %d\n", client->retcode);
2478
Akash Goel3b3f1652016-10-13 22:44:48 +05302479 for_each_engine(engine, dev_priv, id) {
Dave Gordonc18468c2016-08-09 15:19:22 +01002480 u64 submissions = client->submissions[id];
2481 tot += submissions;
Dave Gordon8b417c22015-08-12 15:43:44 +01002482 seq_printf(m, "\tSubmissions: %llu %s\n",
Dave Gordonc18468c2016-08-09 15:19:22 +01002483 submissions, engine->name);
Dave Gordon8b417c22015-08-12 15:43:44 +01002484 }
2485 seq_printf(m, "\tTotal: %llu\n", tot);
2486}
2487
2488static int i915_guc_info(struct seq_file *m, void *data)
2489{
David Weinehall36cdd012016-08-22 13:59:31 +03002490 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Chris Wilson334636c2016-11-29 12:10:20 +00002491 const struct intel_guc *guc = &dev_priv->guc;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002492 struct intel_engine_cs *engine;
Dave Gordonc18468c2016-08-09 15:19:22 +01002493 enum intel_engine_id id;
Chris Wilson334636c2016-11-29 12:10:20 +00002494 u64 total;
Dave Gordon8b417c22015-08-12 15:43:44 +01002495
Chris Wilson334636c2016-11-29 12:10:20 +00002496 if (!guc->execbuf_client) {
2497 seq_printf(m, "GuC submission %s\n",
2498 HAS_GUC_SCHED(dev_priv) ?
2499 "disabled" :
2500 "not supported");
Dave Gordon8b417c22015-08-12 15:43:44 +01002501 return 0;
Chris Wilson334636c2016-11-29 12:10:20 +00002502 }
Dave Gordon8b417c22015-08-12 15:43:44 +01002503
Dave Gordon9636f6d2016-06-13 17:57:28 +01002504 seq_printf(m, "Doorbell map:\n");
Chris Wilson334636c2016-11-29 12:10:20 +00002505 seq_printf(m, "\t%*pb\n", GUC_MAX_DOORBELLS, guc->doorbell_bitmap);
2506 seq_printf(m, "Doorbell next cacheline: 0x%x\n\n", guc->db_cacheline);
Dave Gordon9636f6d2016-06-13 17:57:28 +01002507
Chris Wilson334636c2016-11-29 12:10:20 +00002508 seq_printf(m, "GuC total action count: %llu\n", guc->action_count);
2509 seq_printf(m, "GuC action failure count: %u\n", guc->action_fail);
2510 seq_printf(m, "GuC last action command: 0x%x\n", guc->action_cmd);
2511 seq_printf(m, "GuC last action status: 0x%x\n", guc->action_status);
2512 seq_printf(m, "GuC last action error code: %d\n", guc->action_err);
Dave Gordon8b417c22015-08-12 15:43:44 +01002513
Chris Wilson334636c2016-11-29 12:10:20 +00002514 total = 0;
Dave Gordon8b417c22015-08-12 15:43:44 +01002515 seq_printf(m, "\nGuC submissions:\n");
Akash Goel3b3f1652016-10-13 22:44:48 +05302516 for_each_engine(engine, dev_priv, id) {
Chris Wilson334636c2016-11-29 12:10:20 +00002517 u64 submissions = guc->submissions[id];
Dave Gordonc18468c2016-08-09 15:19:22 +01002518 total += submissions;
Alex Dai397097b2016-01-23 11:58:14 -08002519 seq_printf(m, "\t%-24s: %10llu, last seqno 0x%08x\n",
Chris Wilson334636c2016-11-29 12:10:20 +00002520 engine->name, submissions, guc->last_seqno[id]);
Dave Gordon8b417c22015-08-12 15:43:44 +01002521 }
2522 seq_printf(m, "\t%s: %llu\n", "Total", total);
2523
Chris Wilson334636c2016-11-29 12:10:20 +00002524 seq_printf(m, "\nGuC execbuf client @ %p:\n", guc->execbuf_client);
2525 i915_guc_client_info(m, dev_priv, guc->execbuf_client);
Dave Gordon8b417c22015-08-12 15:43:44 +01002526
Akash Goel5aa1ee42016-10-12 21:54:36 +05302527 i915_guc_log_info(m, dev_priv);
2528
Dave Gordon8b417c22015-08-12 15:43:44 +01002529 /* Add more as required ... */
2530
2531 return 0;
2532}
2533
Alex Dai4c7e77f2015-08-12 15:43:40 +01002534static int i915_guc_log_dump(struct seq_file *m, void *data)
2535{
David Weinehall36cdd012016-08-22 13:59:31 +03002536 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Chris Wilson8b797af2016-08-15 10:48:51 +01002537 struct drm_i915_gem_object *obj;
Alex Dai4c7e77f2015-08-12 15:43:40 +01002538 int i = 0, pg;
2539
Akash Goeld6b40b42016-10-12 21:54:29 +05302540 if (!dev_priv->guc.log.vma)
Alex Dai4c7e77f2015-08-12 15:43:40 +01002541 return 0;
2542
Akash Goeld6b40b42016-10-12 21:54:29 +05302543 obj = dev_priv->guc.log.vma->obj;
Chris Wilson8b797af2016-08-15 10:48:51 +01002544 for (pg = 0; pg < obj->base.size / PAGE_SIZE; pg++) {
2545 u32 *log = kmap_atomic(i915_gem_object_get_page(obj, pg));
Alex Dai4c7e77f2015-08-12 15:43:40 +01002546
2547 for (i = 0; i < PAGE_SIZE / sizeof(u32); i += 4)
2548 seq_printf(m, "0x%08x 0x%08x 0x%08x 0x%08x\n",
2549 *(log + i), *(log + i + 1),
2550 *(log + i + 2), *(log + i + 3));
2551
2552 kunmap_atomic(log);
2553 }
2554
2555 seq_putc(m, '\n');
2556
2557 return 0;
2558}
2559
Sagar Arun Kamble685534e2016-10-12 21:54:41 +05302560static int i915_guc_log_control_get(void *data, u64 *val)
2561{
2562 struct drm_device *dev = data;
2563 struct drm_i915_private *dev_priv = to_i915(dev);
2564
2565 if (!dev_priv->guc.log.vma)
2566 return -EINVAL;
2567
2568 *val = i915.guc_log_level;
2569
2570 return 0;
2571}
2572
2573static int i915_guc_log_control_set(void *data, u64 val)
2574{
2575 struct drm_device *dev = data;
2576 struct drm_i915_private *dev_priv = to_i915(dev);
2577 int ret;
2578
2579 if (!dev_priv->guc.log.vma)
2580 return -EINVAL;
2581
2582 ret = mutex_lock_interruptible(&dev->struct_mutex);
2583 if (ret)
2584 return ret;
2585
2586 intel_runtime_pm_get(dev_priv);
2587 ret = i915_guc_log_control(dev_priv, val);
2588 intel_runtime_pm_put(dev_priv);
2589
2590 mutex_unlock(&dev->struct_mutex);
2591 return ret;
2592}
2593
2594DEFINE_SIMPLE_ATTRIBUTE(i915_guc_log_control_fops,
2595 i915_guc_log_control_get, i915_guc_log_control_set,
2596 "%lld\n");
2597
Chris Wilsonb86bef202017-01-16 13:06:21 +00002598static const char *psr2_live_status(u32 val)
2599{
2600 static const char * const live_status[] = {
2601 "IDLE",
2602 "CAPTURE",
2603 "CAPTURE_FS",
2604 "SLEEP",
2605 "BUFON_FW",
2606 "ML_UP",
2607 "SU_STANDBY",
2608 "FAST_SLEEP",
2609 "DEEP_SLEEP",
2610 "BUF_ON",
2611 "TG_ON"
2612 };
2613
2614 val = (val & EDP_PSR2_STATUS_STATE_MASK) >> EDP_PSR2_STATUS_STATE_SHIFT;
2615 if (val < ARRAY_SIZE(live_status))
2616 return live_status[val];
2617
2618 return "unknown";
2619}
2620
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002621static int i915_edp_psr_status(struct seq_file *m, void *data)
2622{
David Weinehall36cdd012016-08-22 13:59:31 +03002623 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Rodrigo Vivia031d702013-10-03 16:15:06 -03002624 u32 psrperf = 0;
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002625 u32 stat[3];
2626 enum pipe pipe;
Rodrigo Vivia031d702013-10-03 16:15:06 -03002627 bool enabled = false;
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002628
David Weinehall36cdd012016-08-22 13:59:31 +03002629 if (!HAS_PSR(dev_priv)) {
Damien Lespiau3553a8e2015-03-09 14:17:58 +00002630 seq_puts(m, "PSR not supported\n");
2631 return 0;
2632 }
2633
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002634 intel_runtime_pm_get(dev_priv);
2635
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002636 mutex_lock(&dev_priv->psr.lock);
Rodrigo Vivia031d702013-10-03 16:15:06 -03002637 seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
2638 seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
Daniel Vetter2807cf62014-07-11 10:30:11 -07002639 seq_printf(m, "Enabled: %s\n", yesno((bool)dev_priv->psr.enabled));
Rodrigo Vivi5755c782014-06-12 10:16:45 -07002640 seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002641 seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
2642 dev_priv->psr.busy_frontbuffer_bits);
2643 seq_printf(m, "Re-enable work scheduled: %s\n",
2644 yesno(work_busy(&dev_priv->psr.work.work)));
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002645
Nagaraju, Vathsala7e3eb592016-12-09 23:42:09 +05302646 if (HAS_DDI(dev_priv)) {
2647 if (dev_priv->psr.psr2_support)
2648 enabled = I915_READ(EDP_PSR2_CTL) & EDP_PSR2_ENABLE;
2649 else
2650 enabled = I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE;
2651 } else {
Damien Lespiau3553a8e2015-03-09 14:17:58 +00002652 for_each_pipe(dev_priv, pipe) {
Chris Wilson9c870d02016-10-24 13:42:15 +01002653 enum transcoder cpu_transcoder =
2654 intel_pipe_to_cpu_transcoder(dev_priv, pipe);
2655 enum intel_display_power_domain power_domain;
2656
2657 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
2658 if (!intel_display_power_get_if_enabled(dev_priv,
2659 power_domain))
2660 continue;
2661
Damien Lespiau3553a8e2015-03-09 14:17:58 +00002662 stat[pipe] = I915_READ(VLV_PSRSTAT(pipe)) &
2663 VLV_EDP_PSR_CURR_STATE_MASK;
2664 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2665 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2666 enabled = true;
Chris Wilson9c870d02016-10-24 13:42:15 +01002667
2668 intel_display_power_put(dev_priv, power_domain);
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002669 }
2670 }
Rodrigo Vivi60e5ffe2016-02-01 12:02:07 -08002671
2672 seq_printf(m, "Main link in standby mode: %s\n",
2673 yesno(dev_priv->psr.link_standby));
2674
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002675 seq_printf(m, "HW Enabled & Active bit: %s", yesno(enabled));
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002676
David Weinehall36cdd012016-08-22 13:59:31 +03002677 if (!HAS_DDI(dev_priv))
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002678 for_each_pipe(dev_priv, pipe) {
2679 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2680 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2681 seq_printf(m, " pipe %c", pipe_name(pipe));
2682 }
2683 seq_puts(m, "\n");
2684
Rodrigo Vivi05eec3c2015-11-23 14:16:40 -08002685 /*
2686 * VLV/CHV PSR has no kind of performance counter
2687 * SKL+ Perf counter is reset to 0 everytime DC state is entered
2688 */
David Weinehall36cdd012016-08-22 13:59:31 +03002689 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjälä443a3892015-11-11 20:34:15 +02002690 psrperf = I915_READ(EDP_PSR_PERF_CNT) &
Rodrigo Vivia031d702013-10-03 16:15:06 -03002691 EDP_PSR_PERF_CNT_MASK;
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002692
2693 seq_printf(m, "Performance_Counter: %u\n", psrperf);
2694 }
Nagaraju, Vathsala6ba1f9e2017-01-06 22:02:32 +05302695 if (dev_priv->psr.psr2_support) {
Chris Wilsonb86bef202017-01-16 13:06:21 +00002696 u32 psr2 = I915_READ(EDP_PSR2_STATUS_CTL);
Nagaraju, Vathsala6ba1f9e2017-01-06 22:02:32 +05302697
Chris Wilsonb86bef202017-01-16 13:06:21 +00002698 seq_printf(m, "EDP_PSR2_STATUS_CTL: %x [%s]\n",
2699 psr2, psr2_live_status(psr2));
Nagaraju, Vathsala6ba1f9e2017-01-06 22:02:32 +05302700 }
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002701 mutex_unlock(&dev_priv->psr.lock);
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002702
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002703 intel_runtime_pm_put(dev_priv);
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002704 return 0;
2705}
2706
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002707static int i915_sink_crc(struct seq_file *m, void *data)
2708{
David Weinehall36cdd012016-08-22 13:59:31 +03002709 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2710 struct drm_device *dev = &dev_priv->drm;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002711 struct intel_connector *connector;
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01002712 struct drm_connector_list_iter conn_iter;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002713 struct intel_dp *intel_dp = NULL;
2714 int ret;
2715 u8 crc[6];
2716
2717 drm_modeset_lock_all(dev);
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01002718 drm_connector_list_iter_begin(dev, &conn_iter);
2719 for_each_intel_connector_iter(connector, &conn_iter) {
Maarten Lankhorst26c17cf2016-06-20 15:57:38 +02002720 struct drm_crtc *crtc;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002721
Maarten Lankhorst26c17cf2016-06-20 15:57:38 +02002722 if (!connector->base.state->best_encoder)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002723 continue;
2724
Maarten Lankhorst26c17cf2016-06-20 15:57:38 +02002725 crtc = connector->base.state->crtc;
2726 if (!crtc->state->active)
Paulo Zanonib6ae3c72014-02-13 17:51:33 -02002727 continue;
2728
Maarten Lankhorst26c17cf2016-06-20 15:57:38 +02002729 if (connector->base.connector_type != DRM_MODE_CONNECTOR_eDP)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002730 continue;
2731
Maarten Lankhorst26c17cf2016-06-20 15:57:38 +02002732 intel_dp = enc_to_intel_dp(connector->base.state->best_encoder);
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002733
2734 ret = intel_dp_sink_crc(intel_dp, crc);
2735 if (ret)
2736 goto out;
2737
2738 seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
2739 crc[0], crc[1], crc[2],
2740 crc[3], crc[4], crc[5]);
2741 goto out;
2742 }
2743 ret = -ENODEV;
2744out:
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01002745 drm_connector_list_iter_end(&conn_iter);
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002746 drm_modeset_unlock_all(dev);
2747 return ret;
2748}
2749
Jesse Barnesec013e72013-08-20 10:29:23 +01002750static int i915_energy_uJ(struct seq_file *m, void *data)
2751{
David Weinehall36cdd012016-08-22 13:59:31 +03002752 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Jesse Barnesec013e72013-08-20 10:29:23 +01002753 u64 power;
2754 u32 units;
2755
David Weinehall36cdd012016-08-22 13:59:31 +03002756 if (INTEL_GEN(dev_priv) < 6)
Jesse Barnesec013e72013-08-20 10:29:23 +01002757 return -ENODEV;
2758
Paulo Zanoni36623ef2014-02-21 13:52:23 -03002759 intel_runtime_pm_get(dev_priv);
2760
Jesse Barnesec013e72013-08-20 10:29:23 +01002761 rdmsrl(MSR_RAPL_POWER_UNIT, power);
2762 power = (power & 0x1f00) >> 8;
2763 units = 1000000 / (1 << power); /* convert to uJ */
2764 power = I915_READ(MCH_SECP_NRG_STTS);
2765 power *= units;
2766
Paulo Zanoni36623ef2014-02-21 13:52:23 -03002767 intel_runtime_pm_put(dev_priv);
2768
Jesse Barnesec013e72013-08-20 10:29:23 +01002769 seq_printf(m, "%llu", (long long unsigned)power);
Paulo Zanoni371db662013-08-19 13:18:10 -03002770
2771 return 0;
2772}
2773
Damien Lespiau6455c872015-06-04 18:23:57 +01002774static int i915_runtime_pm_status(struct seq_file *m, void *unused)
Paulo Zanoni371db662013-08-19 13:18:10 -03002775{
David Weinehall36cdd012016-08-22 13:59:31 +03002776 struct drm_i915_private *dev_priv = node_to_i915(m->private);
David Weinehall52a05c32016-08-22 13:32:44 +03002777 struct pci_dev *pdev = dev_priv->drm.pdev;
Paulo Zanoni371db662013-08-19 13:18:10 -03002778
Chris Wilsona156e642016-04-03 14:14:21 +01002779 if (!HAS_RUNTIME_PM(dev_priv))
2780 seq_puts(m, "Runtime power management not supported\n");
Paulo Zanoni371db662013-08-19 13:18:10 -03002781
Chris Wilson67d97da2016-07-04 08:08:31 +01002782 seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->gt.awake));
Paulo Zanoni371db662013-08-19 13:18:10 -03002783 seq_printf(m, "IRQs disabled: %s\n",
Jesse Barnes9df7575f2014-06-20 09:29:20 -07002784 yesno(!intel_irqs_enabled(dev_priv)));
Chris Wilson0d804182015-06-15 12:52:28 +01002785#ifdef CONFIG_PM
Damien Lespiaua6aaec82015-06-04 18:23:58 +01002786 seq_printf(m, "Usage count: %d\n",
David Weinehall36cdd012016-08-22 13:59:31 +03002787 atomic_read(&dev_priv->drm.dev->power.usage_count));
Chris Wilson0d804182015-06-15 12:52:28 +01002788#else
2789 seq_printf(m, "Device Power Management (CONFIG_PM) disabled\n");
2790#endif
Chris Wilsona156e642016-04-03 14:14:21 +01002791 seq_printf(m, "PCI device power state: %s [%d]\n",
David Weinehall52a05c32016-08-22 13:32:44 +03002792 pci_power_name(pdev->current_state),
2793 pdev->current_state);
Paulo Zanoni371db662013-08-19 13:18:10 -03002794
Jesse Barnesec013e72013-08-20 10:29:23 +01002795 return 0;
2796}
2797
Imre Deak1da51582013-11-25 17:15:35 +02002798static int i915_power_domain_info(struct seq_file *m, void *unused)
2799{
David Weinehall36cdd012016-08-22 13:59:31 +03002800 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Imre Deak1da51582013-11-25 17:15:35 +02002801 struct i915_power_domains *power_domains = &dev_priv->power_domains;
2802 int i;
2803
2804 mutex_lock(&power_domains->lock);
2805
2806 seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
2807 for (i = 0; i < power_domains->power_well_count; i++) {
2808 struct i915_power_well *power_well;
2809 enum intel_display_power_domain power_domain;
2810
2811 power_well = &power_domains->power_wells[i];
2812 seq_printf(m, "%-25s %d\n", power_well->name,
2813 power_well->count);
2814
Joonas Lahtinen8385c2e2017-02-08 15:12:10 +02002815 for_each_power_domain(power_domain, power_well->domains)
Imre Deak1da51582013-11-25 17:15:35 +02002816 seq_printf(m, " %-23s %d\n",
Daniel Stone9895ad02015-11-20 15:55:33 +00002817 intel_display_power_domain_str(power_domain),
Imre Deak1da51582013-11-25 17:15:35 +02002818 power_domains->domain_use_count[power_domain]);
Imre Deak1da51582013-11-25 17:15:35 +02002819 }
2820
2821 mutex_unlock(&power_domains->lock);
2822
2823 return 0;
2824}
2825
Damien Lespiaub7cec662015-10-27 14:47:01 +02002826static int i915_dmc_info(struct seq_file *m, void *unused)
2827{
David Weinehall36cdd012016-08-22 13:59:31 +03002828 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Damien Lespiaub7cec662015-10-27 14:47:01 +02002829 struct intel_csr *csr;
2830
David Weinehall36cdd012016-08-22 13:59:31 +03002831 if (!HAS_CSR(dev_priv)) {
Damien Lespiaub7cec662015-10-27 14:47:01 +02002832 seq_puts(m, "not supported\n");
2833 return 0;
2834 }
2835
2836 csr = &dev_priv->csr;
2837
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02002838 intel_runtime_pm_get(dev_priv);
2839
Damien Lespiaub7cec662015-10-27 14:47:01 +02002840 seq_printf(m, "fw loaded: %s\n", yesno(csr->dmc_payload != NULL));
2841 seq_printf(m, "path: %s\n", csr->fw_path);
2842
2843 if (!csr->dmc_payload)
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02002844 goto out;
Damien Lespiaub7cec662015-10-27 14:47:01 +02002845
2846 seq_printf(m, "version: %d.%d\n", CSR_VERSION_MAJOR(csr->version),
2847 CSR_VERSION_MINOR(csr->version));
2848
David Weinehall36cdd012016-08-22 13:59:31 +03002849 if (IS_SKYLAKE(dev_priv) && csr->version >= CSR_VERSION(1, 6)) {
Damien Lespiau83372062015-10-30 17:53:32 +02002850 seq_printf(m, "DC3 -> DC5 count: %d\n",
2851 I915_READ(SKL_CSR_DC3_DC5_COUNT));
2852 seq_printf(m, "DC5 -> DC6 count: %d\n",
2853 I915_READ(SKL_CSR_DC5_DC6_COUNT));
David Weinehall36cdd012016-08-22 13:59:31 +03002854 } else if (IS_BROXTON(dev_priv) && csr->version >= CSR_VERSION(1, 4)) {
Mika Kuoppala16e11b92015-10-27 14:47:03 +02002855 seq_printf(m, "DC3 -> DC5 count: %d\n",
2856 I915_READ(BXT_CSR_DC3_DC5_COUNT));
Damien Lespiau83372062015-10-30 17:53:32 +02002857 }
2858
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02002859out:
2860 seq_printf(m, "program base: 0x%08x\n", I915_READ(CSR_PROGRAM(0)));
2861 seq_printf(m, "ssp base: 0x%08x\n", I915_READ(CSR_SSP_BASE));
2862 seq_printf(m, "htp: 0x%08x\n", I915_READ(CSR_HTP_SKL));
2863
Damien Lespiau83372062015-10-30 17:53:32 +02002864 intel_runtime_pm_put(dev_priv);
2865
Damien Lespiaub7cec662015-10-27 14:47:01 +02002866 return 0;
2867}
2868
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002869static void intel_seq_print_mode(struct seq_file *m, int tabs,
2870 struct drm_display_mode *mode)
2871{
2872 int i;
2873
2874 for (i = 0; i < tabs; i++)
2875 seq_putc(m, '\t');
2876
2877 seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
2878 mode->base.id, mode->name,
2879 mode->vrefresh, mode->clock,
2880 mode->hdisplay, mode->hsync_start,
2881 mode->hsync_end, mode->htotal,
2882 mode->vdisplay, mode->vsync_start,
2883 mode->vsync_end, mode->vtotal,
2884 mode->type, mode->flags);
2885}
2886
2887static void intel_encoder_info(struct seq_file *m,
2888 struct intel_crtc *intel_crtc,
2889 struct intel_encoder *intel_encoder)
2890{
David Weinehall36cdd012016-08-22 13:59:31 +03002891 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2892 struct drm_device *dev = &dev_priv->drm;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002893 struct drm_crtc *crtc = &intel_crtc->base;
2894 struct intel_connector *intel_connector;
2895 struct drm_encoder *encoder;
2896
2897 encoder = &intel_encoder->base;
2898 seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
Jani Nikula8e329a032014-06-03 14:56:21 +03002899 encoder->base.id, encoder->name);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002900 for_each_connector_on_encoder(dev, encoder, intel_connector) {
2901 struct drm_connector *connector = &intel_connector->base;
2902 seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
2903 connector->base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03002904 connector->name,
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002905 drm_get_connector_status_name(connector->status));
2906 if (connector->status == connector_status_connected) {
2907 struct drm_display_mode *mode = &crtc->mode;
2908 seq_printf(m, ", mode:\n");
2909 intel_seq_print_mode(m, 2, mode);
2910 } else {
2911 seq_putc(m, '\n');
2912 }
2913 }
2914}
2915
2916static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
2917{
David Weinehall36cdd012016-08-22 13:59:31 +03002918 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2919 struct drm_device *dev = &dev_priv->drm;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002920 struct drm_crtc *crtc = &intel_crtc->base;
2921 struct intel_encoder *intel_encoder;
Maarten Lankhorst23a48d52015-09-10 16:07:57 +02002922 struct drm_plane_state *plane_state = crtc->primary->state;
2923 struct drm_framebuffer *fb = plane_state->fb;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002924
Maarten Lankhorst23a48d52015-09-10 16:07:57 +02002925 if (fb)
Matt Roper5aa8a932014-06-16 10:12:55 -07002926 seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
Maarten Lankhorst23a48d52015-09-10 16:07:57 +02002927 fb->base.id, plane_state->src_x >> 16,
2928 plane_state->src_y >> 16, fb->width, fb->height);
Matt Roper5aa8a932014-06-16 10:12:55 -07002929 else
2930 seq_puts(m, "\tprimary plane disabled\n");
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002931 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
2932 intel_encoder_info(m, intel_crtc, intel_encoder);
2933}
2934
2935static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
2936{
2937 struct drm_display_mode *mode = panel->fixed_mode;
2938
2939 seq_printf(m, "\tfixed mode:\n");
2940 intel_seq_print_mode(m, 2, mode);
2941}
2942
2943static void intel_dp_info(struct seq_file *m,
2944 struct intel_connector *intel_connector)
2945{
2946 struct intel_encoder *intel_encoder = intel_connector->encoder;
2947 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
2948
2949 seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
Jani Nikula742f4912015-09-03 11:16:09 +03002950 seq_printf(m, "\taudio support: %s\n", yesno(intel_dp->has_audio));
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02002951 if (intel_connector->base.connector_type == DRM_MODE_CONNECTOR_eDP)
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002952 intel_panel_info(m, &intel_connector->panel);
Mika Kahola80209e52016-09-09 14:10:57 +03002953
2954 drm_dp_downstream_debug(m, intel_dp->dpcd, intel_dp->downstream_ports,
2955 &intel_dp->aux);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002956}
2957
Libin Yang9a148a92016-11-28 20:07:05 +08002958static void intel_dp_mst_info(struct seq_file *m,
2959 struct intel_connector *intel_connector)
2960{
2961 struct intel_encoder *intel_encoder = intel_connector->encoder;
2962 struct intel_dp_mst_encoder *intel_mst =
2963 enc_to_mst(&intel_encoder->base);
2964 struct intel_digital_port *intel_dig_port = intel_mst->primary;
2965 struct intel_dp *intel_dp = &intel_dig_port->dp;
2966 bool has_audio = drm_dp_mst_port_has_audio(&intel_dp->mst_mgr,
2967 intel_connector->port);
2968
2969 seq_printf(m, "\taudio support: %s\n", yesno(has_audio));
2970}
2971
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002972static void intel_hdmi_info(struct seq_file *m,
2973 struct intel_connector *intel_connector)
2974{
2975 struct intel_encoder *intel_encoder = intel_connector->encoder;
2976 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);
2977
Jani Nikula742f4912015-09-03 11:16:09 +03002978 seq_printf(m, "\taudio support: %s\n", yesno(intel_hdmi->has_audio));
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002979}
2980
2981static void intel_lvds_info(struct seq_file *m,
2982 struct intel_connector *intel_connector)
2983{
2984 intel_panel_info(m, &intel_connector->panel);
2985}
2986
2987static void intel_connector_info(struct seq_file *m,
2988 struct drm_connector *connector)
2989{
2990 struct intel_connector *intel_connector = to_intel_connector(connector);
2991 struct intel_encoder *intel_encoder = intel_connector->encoder;
Jesse Barnesf103fc72014-02-20 12:39:57 -08002992 struct drm_display_mode *mode;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002993
2994 seq_printf(m, "connector %d: type %s, status: %s\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03002995 connector->base.id, connector->name,
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002996 drm_get_connector_status_name(connector->status));
2997 if (connector->status == connector_status_connected) {
2998 seq_printf(m, "\tname: %s\n", connector->display_info.name);
2999 seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
3000 connector->display_info.width_mm,
3001 connector->display_info.height_mm);
3002 seq_printf(m, "\tsubpixel order: %s\n",
3003 drm_get_subpixel_order_name(connector->display_info.subpixel_order));
3004 seq_printf(m, "\tCEA rev: %d\n",
3005 connector->display_info.cea_rev);
3006 }
Maarten Lankhorstee648a72016-06-21 12:00:38 +02003007
3008 if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
3009 return;
3010
3011 switch (connector->connector_type) {
3012 case DRM_MODE_CONNECTOR_DisplayPort:
3013 case DRM_MODE_CONNECTOR_eDP:
Libin Yang9a148a92016-11-28 20:07:05 +08003014 if (intel_encoder->type == INTEL_OUTPUT_DP_MST)
3015 intel_dp_mst_info(m, intel_connector);
3016 else
3017 intel_dp_info(m, intel_connector);
Maarten Lankhorstee648a72016-06-21 12:00:38 +02003018 break;
3019 case DRM_MODE_CONNECTOR_LVDS:
3020 if (intel_encoder->type == INTEL_OUTPUT_LVDS)
Dave Airlie36cd7442014-05-02 13:44:18 +10003021 intel_lvds_info(m, intel_connector);
Maarten Lankhorstee648a72016-06-21 12:00:38 +02003022 break;
3023 case DRM_MODE_CONNECTOR_HDMIA:
3024 if (intel_encoder->type == INTEL_OUTPUT_HDMI ||
3025 intel_encoder->type == INTEL_OUTPUT_UNKNOWN)
3026 intel_hdmi_info(m, intel_connector);
3027 break;
3028 default:
3029 break;
Dave Airlie36cd7442014-05-02 13:44:18 +10003030 }
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003031
Jesse Barnesf103fc72014-02-20 12:39:57 -08003032 seq_printf(m, "\tmodes:\n");
3033 list_for_each_entry(mode, &connector->modes, head)
3034 intel_seq_print_mode(m, 2, mode);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003035}
3036
David Weinehall36cdd012016-08-22 13:59:31 +03003037static bool cursor_active(struct drm_i915_private *dev_priv, int pipe)
Chris Wilson065f2ec2014-03-12 09:13:13 +00003038{
Chris Wilson065f2ec2014-03-12 09:13:13 +00003039 u32 state;
3040
Jani Nikula2a307c22016-11-30 17:43:04 +02003041 if (IS_I845G(dev_priv) || IS_I865G(dev_priv))
Ville Syrjälä0b87c242015-09-22 19:47:51 +03003042 state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
Chris Wilson065f2ec2014-03-12 09:13:13 +00003043 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03003044 state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Chris Wilson065f2ec2014-03-12 09:13:13 +00003045
3046 return state;
3047}
3048
David Weinehall36cdd012016-08-22 13:59:31 +03003049static bool cursor_position(struct drm_i915_private *dev_priv,
3050 int pipe, int *x, int *y)
Chris Wilson065f2ec2014-03-12 09:13:13 +00003051{
Chris Wilson065f2ec2014-03-12 09:13:13 +00003052 u32 pos;
3053
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03003054 pos = I915_READ(CURPOS(pipe));
Chris Wilson065f2ec2014-03-12 09:13:13 +00003055
3056 *x = (pos >> CURSOR_X_SHIFT) & CURSOR_POS_MASK;
3057 if (pos & (CURSOR_POS_SIGN << CURSOR_X_SHIFT))
3058 *x = -*x;
3059
3060 *y = (pos >> CURSOR_Y_SHIFT) & CURSOR_POS_MASK;
3061 if (pos & (CURSOR_POS_SIGN << CURSOR_Y_SHIFT))
3062 *y = -*y;
3063
David Weinehall36cdd012016-08-22 13:59:31 +03003064 return cursor_active(dev_priv, pipe);
Chris Wilson065f2ec2014-03-12 09:13:13 +00003065}
3066
Robert Fekete3abc4e02015-10-27 16:58:32 +01003067static const char *plane_type(enum drm_plane_type type)
3068{
3069 switch (type) {
3070 case DRM_PLANE_TYPE_OVERLAY:
3071 return "OVL";
3072 case DRM_PLANE_TYPE_PRIMARY:
3073 return "PRI";
3074 case DRM_PLANE_TYPE_CURSOR:
3075 return "CUR";
3076 /*
3077 * Deliberately omitting default: to generate compiler warnings
3078 * when a new drm_plane_type gets added.
3079 */
3080 }
3081
3082 return "unknown";
3083}
3084
3085static const char *plane_rotation(unsigned int rotation)
3086{
3087 static char buf[48];
3088 /*
3089 * According to doc only one DRM_ROTATE_ is allowed but this
3090 * will print them all to visualize if the values are misused
3091 */
3092 snprintf(buf, sizeof(buf),
3093 "%s%s%s%s%s%s(0x%08x)",
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003094 (rotation & DRM_ROTATE_0) ? "0 " : "",
3095 (rotation & DRM_ROTATE_90) ? "90 " : "",
3096 (rotation & DRM_ROTATE_180) ? "180 " : "",
3097 (rotation & DRM_ROTATE_270) ? "270 " : "",
3098 (rotation & DRM_REFLECT_X) ? "FLIPX " : "",
3099 (rotation & DRM_REFLECT_Y) ? "FLIPY " : "",
Robert Fekete3abc4e02015-10-27 16:58:32 +01003100 rotation);
3101
3102 return buf;
3103}
3104
3105static void intel_plane_info(struct seq_file *m, struct intel_crtc *intel_crtc)
3106{
David Weinehall36cdd012016-08-22 13:59:31 +03003107 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3108 struct drm_device *dev = &dev_priv->drm;
Robert Fekete3abc4e02015-10-27 16:58:32 +01003109 struct intel_plane *intel_plane;
3110
3111 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
3112 struct drm_plane_state *state;
3113 struct drm_plane *plane = &intel_plane->base;
Eric Engestromb3c11ac2016-11-12 01:12:56 +00003114 struct drm_format_name_buf format_name;
Robert Fekete3abc4e02015-10-27 16:58:32 +01003115
3116 if (!plane->state) {
3117 seq_puts(m, "plane->state is NULL!\n");
3118 continue;
3119 }
3120
3121 state = plane->state;
3122
Eric Engestrom90844f02016-08-15 01:02:38 +01003123 if (state->fb) {
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003124 drm_get_format_name(state->fb->format->format,
3125 &format_name);
Eric Engestrom90844f02016-08-15 01:02:38 +01003126 } else {
Eric Engestromb3c11ac2016-11-12 01:12:56 +00003127 sprintf(format_name.str, "N/A");
Eric Engestrom90844f02016-08-15 01:02:38 +01003128 }
3129
Robert Fekete3abc4e02015-10-27 16:58:32 +01003130 seq_printf(m, "\t--Plane id %d: type=%s, crtc_pos=%4dx%4d, crtc_size=%4dx%4d, src_pos=%d.%04ux%d.%04u, src_size=%d.%04ux%d.%04u, format=%s, rotation=%s\n",
3131 plane->base.id,
3132 plane_type(intel_plane->base.type),
3133 state->crtc_x, state->crtc_y,
3134 state->crtc_w, state->crtc_h,
3135 (state->src_x >> 16),
3136 ((state->src_x & 0xffff) * 15625) >> 10,
3137 (state->src_y >> 16),
3138 ((state->src_y & 0xffff) * 15625) >> 10,
3139 (state->src_w >> 16),
3140 ((state->src_w & 0xffff) * 15625) >> 10,
3141 (state->src_h >> 16),
3142 ((state->src_h & 0xffff) * 15625) >> 10,
Eric Engestromb3c11ac2016-11-12 01:12:56 +00003143 format_name.str,
Robert Fekete3abc4e02015-10-27 16:58:32 +01003144 plane_rotation(state->rotation));
3145 }
3146}
3147
3148static void intel_scaler_info(struct seq_file *m, struct intel_crtc *intel_crtc)
3149{
3150 struct intel_crtc_state *pipe_config;
3151 int num_scalers = intel_crtc->num_scalers;
3152 int i;
3153
3154 pipe_config = to_intel_crtc_state(intel_crtc->base.state);
3155
3156 /* Not all platformas have a scaler */
3157 if (num_scalers) {
3158 seq_printf(m, "\tnum_scalers=%d, scaler_users=%x scaler_id=%d",
3159 num_scalers,
3160 pipe_config->scaler_state.scaler_users,
3161 pipe_config->scaler_state.scaler_id);
3162
A.Sunil Kamath58415912016-11-20 23:20:26 +05303163 for (i = 0; i < num_scalers; i++) {
Robert Fekete3abc4e02015-10-27 16:58:32 +01003164 struct intel_scaler *sc =
3165 &pipe_config->scaler_state.scalers[i];
3166
3167 seq_printf(m, ", scalers[%d]: use=%s, mode=%x",
3168 i, yesno(sc->in_use), sc->mode);
3169 }
3170 seq_puts(m, "\n");
3171 } else {
3172 seq_puts(m, "\tNo scalers available on this platform\n");
3173 }
3174}
3175
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003176static int i915_display_info(struct seq_file *m, void *unused)
3177{
David Weinehall36cdd012016-08-22 13:59:31 +03003178 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3179 struct drm_device *dev = &dev_priv->drm;
Chris Wilson065f2ec2014-03-12 09:13:13 +00003180 struct intel_crtc *crtc;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003181 struct drm_connector *connector;
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003182 struct drm_connector_list_iter conn_iter;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003183
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03003184 intel_runtime_pm_get(dev_priv);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003185 seq_printf(m, "CRTC info\n");
3186 seq_printf(m, "---------\n");
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003187 for_each_intel_crtc(dev, crtc) {
Chris Wilson065f2ec2014-03-12 09:13:13 +00003188 bool active;
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003189 struct intel_crtc_state *pipe_config;
Chris Wilson065f2ec2014-03-12 09:13:13 +00003190 int x, y;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003191
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003192 drm_modeset_lock(&crtc->base.mutex, NULL);
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003193 pipe_config = to_intel_crtc_state(crtc->base.state);
3194
Robert Fekete3abc4e02015-10-27 16:58:32 +01003195 seq_printf(m, "CRTC %d: pipe: %c, active=%s, (size=%dx%d), dither=%s, bpp=%d\n",
Chris Wilson065f2ec2014-03-12 09:13:13 +00003196 crtc->base.base.id, pipe_name(crtc->pipe),
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003197 yesno(pipe_config->base.active),
Robert Fekete3abc4e02015-10-27 16:58:32 +01003198 pipe_config->pipe_src_w, pipe_config->pipe_src_h,
3199 yesno(pipe_config->dither), pipe_config->pipe_bpp);
3200
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003201 if (pipe_config->base.active) {
Chris Wilson065f2ec2014-03-12 09:13:13 +00003202 intel_crtc_info(m, crtc);
3203
David Weinehall36cdd012016-08-22 13:59:31 +03003204 active = cursor_position(dev_priv, crtc->pipe, &x, &y);
Chris Wilson57127ef2014-07-04 08:20:11 +01003205 seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x, active? %s\n",
Chris Wilson4b0e3332014-05-30 16:35:26 +03003206 yesno(crtc->cursor_base),
Matt Roper3dd512f2015-02-27 10:12:00 -08003207 x, y, crtc->base.cursor->state->crtc_w,
3208 crtc->base.cursor->state->crtc_h,
Chris Wilson57127ef2014-07-04 08:20:11 +01003209 crtc->cursor_addr, yesno(active));
Robert Fekete3abc4e02015-10-27 16:58:32 +01003210 intel_scaler_info(m, crtc);
3211 intel_plane_info(m, crtc);
Paulo Zanonia23dc652014-04-01 14:55:11 -03003212 }
Daniel Vettercace8412014-05-22 17:56:31 +02003213
3214 seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
3215 yesno(!crtc->cpu_fifo_underrun_disabled),
3216 yesno(!crtc->pch_fifo_underrun_disabled));
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003217 drm_modeset_unlock(&crtc->base.mutex);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003218 }
3219
3220 seq_printf(m, "\n");
3221 seq_printf(m, "Connector info\n");
3222 seq_printf(m, "--------------\n");
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003223 mutex_lock(&dev->mode_config.mutex);
3224 drm_connector_list_iter_begin(dev, &conn_iter);
3225 drm_for_each_connector_iter(connector, &conn_iter)
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003226 intel_connector_info(m, connector);
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003227 drm_connector_list_iter_end(&conn_iter);
3228 mutex_unlock(&dev->mode_config.mutex);
3229
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03003230 intel_runtime_pm_put(dev_priv);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003231
3232 return 0;
3233}
3234
Chris Wilson1b365952016-10-04 21:11:31 +01003235static int i915_engine_info(struct seq_file *m, void *unused)
3236{
3237 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3238 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05303239 enum intel_engine_id id;
Chris Wilson1b365952016-10-04 21:11:31 +01003240
Chris Wilson9c870d02016-10-24 13:42:15 +01003241 intel_runtime_pm_get(dev_priv);
3242
Chris Wilsonf73b5672017-03-02 15:03:56 +00003243 seq_printf(m, "GT awake? %s\n",
3244 yesno(dev_priv->gt.awake));
3245 seq_printf(m, "Global active requests: %d\n",
3246 dev_priv->gt.active_requests);
3247
Akash Goel3b3f1652016-10-13 22:44:48 +05303248 for_each_engine(engine, dev_priv, id) {
Chris Wilson1b365952016-10-04 21:11:31 +01003249 struct intel_breadcrumbs *b = &engine->breadcrumbs;
3250 struct drm_i915_gem_request *rq;
3251 struct rb_node *rb;
3252 u64 addr;
3253
3254 seq_printf(m, "%s\n", engine->name);
Chris Wilsonf73b5672017-03-02 15:03:56 +00003255 seq_printf(m, "\tcurrent seqno %x, last %x, hangcheck %x [%d ms], inflight %d\n",
Chris Wilson1b365952016-10-04 21:11:31 +01003256 intel_engine_get_seqno(engine),
Chris Wilsoncb399ea2016-11-01 10:03:16 +00003257 intel_engine_last_submit(engine),
Chris Wilson1b365952016-10-04 21:11:31 +01003258 engine->hangcheck.seqno,
Chris Wilsonf73b5672017-03-02 15:03:56 +00003259 jiffies_to_msecs(jiffies - engine->hangcheck.action_timestamp),
3260 engine->timeline->inflight_seqnos);
Chris Wilson1b365952016-10-04 21:11:31 +01003261
3262 rcu_read_lock();
3263
3264 seq_printf(m, "\tRequests:\n");
3265
Chris Wilson73cb9702016-10-28 13:58:46 +01003266 rq = list_first_entry(&engine->timeline->requests,
3267 struct drm_i915_gem_request, link);
3268 if (&rq->link != &engine->timeline->requests)
Chris Wilson1b365952016-10-04 21:11:31 +01003269 print_request(m, rq, "\t\tfirst ");
3270
Chris Wilson73cb9702016-10-28 13:58:46 +01003271 rq = list_last_entry(&engine->timeline->requests,
3272 struct drm_i915_gem_request, link);
3273 if (&rq->link != &engine->timeline->requests)
Chris Wilson1b365952016-10-04 21:11:31 +01003274 print_request(m, rq, "\t\tlast ");
3275
3276 rq = i915_gem_find_active_request(engine);
3277 if (rq) {
3278 print_request(m, rq, "\t\tactive ");
3279 seq_printf(m,
3280 "\t\t[head %04x, postfix %04x, tail %04x, batch 0x%08x_%08x]\n",
3281 rq->head, rq->postfix, rq->tail,
3282 rq->batch ? upper_32_bits(rq->batch->node.start) : ~0u,
3283 rq->batch ? lower_32_bits(rq->batch->node.start) : ~0u);
3284 }
3285
3286 seq_printf(m, "\tRING_START: 0x%08x [0x%08x]\n",
3287 I915_READ(RING_START(engine->mmio_base)),
3288 rq ? i915_ggtt_offset(rq->ring->vma) : 0);
3289 seq_printf(m, "\tRING_HEAD: 0x%08x [0x%08x]\n",
3290 I915_READ(RING_HEAD(engine->mmio_base)) & HEAD_ADDR,
3291 rq ? rq->ring->head : 0);
3292 seq_printf(m, "\tRING_TAIL: 0x%08x [0x%08x]\n",
3293 I915_READ(RING_TAIL(engine->mmio_base)) & TAIL_ADDR,
3294 rq ? rq->ring->tail : 0);
3295 seq_printf(m, "\tRING_CTL: 0x%08x [%s]\n",
3296 I915_READ(RING_CTL(engine->mmio_base)),
3297 I915_READ(RING_CTL(engine->mmio_base)) & (RING_WAIT | RING_WAIT_SEMAPHORE) ? "waiting" : "");
3298
3299 rcu_read_unlock();
3300
3301 addr = intel_engine_get_active_head(engine);
3302 seq_printf(m, "\tACTHD: 0x%08x_%08x\n",
3303 upper_32_bits(addr), lower_32_bits(addr));
3304 addr = intel_engine_get_last_batch_head(engine);
3305 seq_printf(m, "\tBBADDR: 0x%08x_%08x\n",
3306 upper_32_bits(addr), lower_32_bits(addr));
3307
3308 if (i915.enable_execlists) {
3309 u32 ptr, read, write;
Chris Wilson20311bd2016-11-14 20:41:03 +00003310 struct rb_node *rb;
Chris Wilson1b365952016-10-04 21:11:31 +01003311
3312 seq_printf(m, "\tExeclist status: 0x%08x %08x\n",
3313 I915_READ(RING_EXECLIST_STATUS_LO(engine)),
3314 I915_READ(RING_EXECLIST_STATUS_HI(engine)));
3315
3316 ptr = I915_READ(RING_CONTEXT_STATUS_PTR(engine));
3317 read = GEN8_CSB_READ_PTR(ptr);
3318 write = GEN8_CSB_WRITE_PTR(ptr);
3319 seq_printf(m, "\tExeclist CSB read %d, write %d\n",
3320 read, write);
3321 if (read >= GEN8_CSB_ENTRIES)
3322 read = 0;
3323 if (write >= GEN8_CSB_ENTRIES)
3324 write = 0;
3325 if (read > write)
3326 write += GEN8_CSB_ENTRIES;
3327 while (read < write) {
3328 unsigned int idx = ++read % GEN8_CSB_ENTRIES;
3329
3330 seq_printf(m, "\tExeclist CSB[%d]: 0x%08x, context: %d\n",
3331 idx,
3332 I915_READ(RING_CONTEXT_STATUS_BUF_LO(engine, idx)),
3333 I915_READ(RING_CONTEXT_STATUS_BUF_HI(engine, idx)));
3334 }
3335
3336 rcu_read_lock();
3337 rq = READ_ONCE(engine->execlist_port[0].request);
Chris Wilson816ee792017-01-24 11:00:03 +00003338 if (rq) {
3339 seq_printf(m, "\t\tELSP[0] count=%d, ",
3340 engine->execlist_port[0].count);
3341 print_request(m, rq, "rq: ");
3342 } else {
Chris Wilson1b365952016-10-04 21:11:31 +01003343 seq_printf(m, "\t\tELSP[0] idle\n");
Chris Wilson816ee792017-01-24 11:00:03 +00003344 }
Chris Wilson1b365952016-10-04 21:11:31 +01003345 rq = READ_ONCE(engine->execlist_port[1].request);
Chris Wilson816ee792017-01-24 11:00:03 +00003346 if (rq) {
3347 seq_printf(m, "\t\tELSP[1] count=%d, ",
3348 engine->execlist_port[1].count);
3349 print_request(m, rq, "rq: ");
3350 } else {
Chris Wilson1b365952016-10-04 21:11:31 +01003351 seq_printf(m, "\t\tELSP[1] idle\n");
Chris Wilson816ee792017-01-24 11:00:03 +00003352 }
Chris Wilson1b365952016-10-04 21:11:31 +01003353 rcu_read_unlock();
Chris Wilsonc8247c02016-10-27 01:03:43 +01003354
Chris Wilson663f71e2016-11-14 20:41:00 +00003355 spin_lock_irq(&engine->timeline->lock);
Chris Wilson20311bd2016-11-14 20:41:03 +00003356 for (rb = engine->execlist_first; rb; rb = rb_next(rb)) {
3357 rq = rb_entry(rb, typeof(*rq), priotree.node);
Chris Wilsonc8247c02016-10-27 01:03:43 +01003358 print_request(m, rq, "\t\tQ ");
3359 }
Chris Wilson663f71e2016-11-14 20:41:00 +00003360 spin_unlock_irq(&engine->timeline->lock);
Chris Wilson1b365952016-10-04 21:11:31 +01003361 } else if (INTEL_GEN(dev_priv) > 6) {
3362 seq_printf(m, "\tPP_DIR_BASE: 0x%08x\n",
3363 I915_READ(RING_PP_DIR_BASE(engine)));
3364 seq_printf(m, "\tPP_DIR_BASE_READ: 0x%08x\n",
3365 I915_READ(RING_PP_DIR_BASE_READ(engine)));
3366 seq_printf(m, "\tPP_DIR_DCLV: 0x%08x\n",
3367 I915_READ(RING_PP_DIR_DCLV(engine)));
3368 }
3369
Chris Wilson61d3dc72017-03-03 19:08:24 +00003370 spin_lock_irq(&b->rb_lock);
Chris Wilson1b365952016-10-04 21:11:31 +01003371 for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
Geliang Tangf802cf72016-12-19 22:43:49 +08003372 struct intel_wait *w = rb_entry(rb, typeof(*w), node);
Chris Wilson1b365952016-10-04 21:11:31 +01003373
3374 seq_printf(m, "\t%s [%d] waiting for %x\n",
3375 w->tsk->comm, w->tsk->pid, w->seqno);
3376 }
Chris Wilson61d3dc72017-03-03 19:08:24 +00003377 spin_unlock_irq(&b->rb_lock);
Chris Wilson1b365952016-10-04 21:11:31 +01003378
3379 seq_puts(m, "\n");
3380 }
3381
Chris Wilson9c870d02016-10-24 13:42:15 +01003382 intel_runtime_pm_put(dev_priv);
3383
Chris Wilson1b365952016-10-04 21:11:31 +01003384 return 0;
3385}
3386
Ben Widawskye04934c2014-06-30 09:53:42 -07003387static int i915_semaphore_status(struct seq_file *m, void *unused)
3388{
David Weinehall36cdd012016-08-22 13:59:31 +03003389 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3390 struct drm_device *dev = &dev_priv->drm;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003391 struct intel_engine_cs *engine;
David Weinehall36cdd012016-08-22 13:59:31 +03003392 int num_rings = INTEL_INFO(dev_priv)->num_rings;
Dave Gordonc3232b12016-03-23 18:19:53 +00003393 enum intel_engine_id id;
3394 int j, ret;
Ben Widawskye04934c2014-06-30 09:53:42 -07003395
Chris Wilson39df9192016-07-20 13:31:57 +01003396 if (!i915.semaphores) {
Ben Widawskye04934c2014-06-30 09:53:42 -07003397 seq_puts(m, "Semaphores are disabled\n");
3398 return 0;
3399 }
3400
3401 ret = mutex_lock_interruptible(&dev->struct_mutex);
3402 if (ret)
3403 return ret;
Paulo Zanoni03872062014-07-09 14:31:57 -03003404 intel_runtime_pm_get(dev_priv);
Ben Widawskye04934c2014-06-30 09:53:42 -07003405
David Weinehall36cdd012016-08-22 13:59:31 +03003406 if (IS_BROADWELL(dev_priv)) {
Ben Widawskye04934c2014-06-30 09:53:42 -07003407 struct page *page;
3408 uint64_t *seqno;
3409
Chris Wilson51d545d2016-08-15 10:49:02 +01003410 page = i915_gem_object_get_page(dev_priv->semaphore->obj, 0);
Ben Widawskye04934c2014-06-30 09:53:42 -07003411
3412 seqno = (uint64_t *)kmap_atomic(page);
Akash Goel3b3f1652016-10-13 22:44:48 +05303413 for_each_engine(engine, dev_priv, id) {
Ben Widawskye04934c2014-06-30 09:53:42 -07003414 uint64_t offset;
3415
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003416 seq_printf(m, "%s\n", engine->name);
Ben Widawskye04934c2014-06-30 09:53:42 -07003417
3418 seq_puts(m, " Last signal:");
3419 for (j = 0; j < num_rings; j++) {
Dave Gordonc3232b12016-03-23 18:19:53 +00003420 offset = id * I915_NUM_ENGINES + j;
Ben Widawskye04934c2014-06-30 09:53:42 -07003421 seq_printf(m, "0x%08llx (0x%02llx) ",
3422 seqno[offset], offset * 8);
3423 }
3424 seq_putc(m, '\n');
3425
3426 seq_puts(m, " Last wait: ");
3427 for (j = 0; j < num_rings; j++) {
Dave Gordonc3232b12016-03-23 18:19:53 +00003428 offset = id + (j * I915_NUM_ENGINES);
Ben Widawskye04934c2014-06-30 09:53:42 -07003429 seq_printf(m, "0x%08llx (0x%02llx) ",
3430 seqno[offset], offset * 8);
3431 }
3432 seq_putc(m, '\n');
3433
3434 }
3435 kunmap_atomic(seqno);
3436 } else {
3437 seq_puts(m, " Last signal:");
Akash Goel3b3f1652016-10-13 22:44:48 +05303438 for_each_engine(engine, dev_priv, id)
Ben Widawskye04934c2014-06-30 09:53:42 -07003439 for (j = 0; j < num_rings; j++)
3440 seq_printf(m, "0x%08x\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003441 I915_READ(engine->semaphore.mbox.signal[j]));
Ben Widawskye04934c2014-06-30 09:53:42 -07003442 seq_putc(m, '\n');
3443 }
3444
Paulo Zanoni03872062014-07-09 14:31:57 -03003445 intel_runtime_pm_put(dev_priv);
Ben Widawskye04934c2014-06-30 09:53:42 -07003446 mutex_unlock(&dev->struct_mutex);
3447 return 0;
3448}
3449
Daniel Vetter728e29d2014-06-25 22:01:53 +03003450static int i915_shared_dplls_info(struct seq_file *m, void *unused)
3451{
David Weinehall36cdd012016-08-22 13:59:31 +03003452 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3453 struct drm_device *dev = &dev_priv->drm;
Daniel Vetter728e29d2014-06-25 22:01:53 +03003454 int i;
3455
3456 drm_modeset_lock_all(dev);
3457 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3458 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
3459
3460 seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->name, pll->id);
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +01003461 seq_printf(m, " crtc_mask: 0x%08x, active: 0x%x, on: %s\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +02003462 pll->state.crtc_mask, pll->active_mask, yesno(pll->on));
Daniel Vetter728e29d2014-06-25 22:01:53 +03003463 seq_printf(m, " tracked hardware state:\n");
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +02003464 seq_printf(m, " dpll: 0x%08x\n", pll->state.hw_state.dpll);
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02003465 seq_printf(m, " dpll_md: 0x%08x\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +02003466 pll->state.hw_state.dpll_md);
3467 seq_printf(m, " fp0: 0x%08x\n", pll->state.hw_state.fp0);
3468 seq_printf(m, " fp1: 0x%08x\n", pll->state.hw_state.fp1);
3469 seq_printf(m, " wrpll: 0x%08x\n", pll->state.hw_state.wrpll);
Daniel Vetter728e29d2014-06-25 22:01:53 +03003470 }
3471 drm_modeset_unlock_all(dev);
3472
3473 return 0;
3474}
3475
Damien Lespiau1ed1ef92014-08-30 16:50:59 +01003476static int i915_wa_registers(struct seq_file *m, void *unused)
Arun Siluvery888b5992014-08-26 14:44:51 +01003477{
3478 int i;
3479 int ret;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003480 struct intel_engine_cs *engine;
David Weinehall36cdd012016-08-22 13:59:31 +03003481 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3482 struct drm_device *dev = &dev_priv->drm;
Arun Siluvery33136b02016-01-21 21:43:47 +00003483 struct i915_workarounds *workarounds = &dev_priv->workarounds;
Dave Gordonc3232b12016-03-23 18:19:53 +00003484 enum intel_engine_id id;
Arun Siluvery888b5992014-08-26 14:44:51 +01003485
Arun Siluvery888b5992014-08-26 14:44:51 +01003486 ret = mutex_lock_interruptible(&dev->struct_mutex);
3487 if (ret)
3488 return ret;
3489
3490 intel_runtime_pm_get(dev_priv);
3491
Arun Siluvery33136b02016-01-21 21:43:47 +00003492 seq_printf(m, "Workarounds applied: %d\n", workarounds->count);
Akash Goel3b3f1652016-10-13 22:44:48 +05303493 for_each_engine(engine, dev_priv, id)
Arun Siluvery33136b02016-01-21 21:43:47 +00003494 seq_printf(m, "HW whitelist count for %s: %d\n",
Dave Gordonc3232b12016-03-23 18:19:53 +00003495 engine->name, workarounds->hw_whitelist_count[id]);
Arun Siluvery33136b02016-01-21 21:43:47 +00003496 for (i = 0; i < workarounds->count; ++i) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003497 i915_reg_t addr;
3498 u32 mask, value, read;
Mika Kuoppala2fa60f62014-10-07 17:21:27 +03003499 bool ok;
Arun Siluvery888b5992014-08-26 14:44:51 +01003500
Arun Siluvery33136b02016-01-21 21:43:47 +00003501 addr = workarounds->reg[i].addr;
3502 mask = workarounds->reg[i].mask;
3503 value = workarounds->reg[i].value;
Mika Kuoppala2fa60f62014-10-07 17:21:27 +03003504 read = I915_READ(addr);
3505 ok = (value & mask) == (read & mask);
3506 seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X, read: 0x%08x, status: %s\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003507 i915_mmio_reg_offset(addr), value, mask, read, ok ? "OK" : "FAIL");
Arun Siluvery888b5992014-08-26 14:44:51 +01003508 }
3509
3510 intel_runtime_pm_put(dev_priv);
3511 mutex_unlock(&dev->struct_mutex);
3512
3513 return 0;
3514}
3515
Damien Lespiauc5511e42014-11-04 17:06:51 +00003516static int i915_ddb_info(struct seq_file *m, void *unused)
3517{
David Weinehall36cdd012016-08-22 13:59:31 +03003518 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3519 struct drm_device *dev = &dev_priv->drm;
Damien Lespiauc5511e42014-11-04 17:06:51 +00003520 struct skl_ddb_allocation *ddb;
3521 struct skl_ddb_entry *entry;
3522 enum pipe pipe;
3523 int plane;
3524
David Weinehall36cdd012016-08-22 13:59:31 +03003525 if (INTEL_GEN(dev_priv) < 9)
Damien Lespiau2fcffe12014-12-03 17:33:24 +00003526 return 0;
3527
Damien Lespiauc5511e42014-11-04 17:06:51 +00003528 drm_modeset_lock_all(dev);
3529
3530 ddb = &dev_priv->wm.skl_hw.ddb;
3531
3532 seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");
3533
3534 for_each_pipe(dev_priv, pipe) {
3535 seq_printf(m, "Pipe %c\n", pipe_name(pipe));
3536
Matt Roper8b364b42016-10-26 15:51:28 -07003537 for_each_universal_plane(dev_priv, pipe, plane) {
Damien Lespiauc5511e42014-11-04 17:06:51 +00003538 entry = &ddb->plane[pipe][plane];
3539 seq_printf(m, " Plane%-8d%8u%8u%8u\n", plane + 1,
3540 entry->start, entry->end,
3541 skl_ddb_entry_size(entry));
3542 }
3543
Matt Roper4969d332015-09-24 15:53:10 -07003544 entry = &ddb->plane[pipe][PLANE_CURSOR];
Damien Lespiauc5511e42014-11-04 17:06:51 +00003545 seq_printf(m, " %-13s%8u%8u%8u\n", "Cursor", entry->start,
3546 entry->end, skl_ddb_entry_size(entry));
3547 }
3548
3549 drm_modeset_unlock_all(dev);
3550
3551 return 0;
3552}
3553
Vandana Kannana54746e2015-03-03 20:53:10 +05303554static void drrs_status_per_crtc(struct seq_file *m,
David Weinehall36cdd012016-08-22 13:59:31 +03003555 struct drm_device *dev,
3556 struct intel_crtc *intel_crtc)
Vandana Kannana54746e2015-03-03 20:53:10 +05303557{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003558 struct drm_i915_private *dev_priv = to_i915(dev);
Vandana Kannana54746e2015-03-03 20:53:10 +05303559 struct i915_drrs *drrs = &dev_priv->drrs;
3560 int vrefresh = 0;
Maarten Lankhorst26875fe2016-06-20 15:57:36 +02003561 struct drm_connector *connector;
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003562 struct drm_connector_list_iter conn_iter;
Vandana Kannana54746e2015-03-03 20:53:10 +05303563
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003564 drm_connector_list_iter_begin(dev, &conn_iter);
3565 drm_for_each_connector_iter(connector, &conn_iter) {
Maarten Lankhorst26875fe2016-06-20 15:57:36 +02003566 if (connector->state->crtc != &intel_crtc->base)
3567 continue;
3568
3569 seq_printf(m, "%s:\n", connector->name);
Vandana Kannana54746e2015-03-03 20:53:10 +05303570 }
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003571 drm_connector_list_iter_end(&conn_iter);
Vandana Kannana54746e2015-03-03 20:53:10 +05303572
3573 if (dev_priv->vbt.drrs_type == STATIC_DRRS_SUPPORT)
3574 seq_puts(m, "\tVBT: DRRS_type: Static");
3575 else if (dev_priv->vbt.drrs_type == SEAMLESS_DRRS_SUPPORT)
3576 seq_puts(m, "\tVBT: DRRS_type: Seamless");
3577 else if (dev_priv->vbt.drrs_type == DRRS_NOT_SUPPORTED)
3578 seq_puts(m, "\tVBT: DRRS_type: None");
3579 else
3580 seq_puts(m, "\tVBT: DRRS_type: FIXME: Unrecognized Value");
3581
3582 seq_puts(m, "\n\n");
3583
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003584 if (to_intel_crtc_state(intel_crtc->base.state)->has_drrs) {
Vandana Kannana54746e2015-03-03 20:53:10 +05303585 struct intel_panel *panel;
3586
3587 mutex_lock(&drrs->mutex);
3588 /* DRRS Supported */
3589 seq_puts(m, "\tDRRS Supported: Yes\n");
3590
3591 /* disable_drrs() will make drrs->dp NULL */
3592 if (!drrs->dp) {
3593 seq_puts(m, "Idleness DRRS: Disabled");
3594 mutex_unlock(&drrs->mutex);
3595 return;
3596 }
3597
3598 panel = &drrs->dp->attached_connector->panel;
3599 seq_printf(m, "\t\tBusy_frontbuffer_bits: 0x%X",
3600 drrs->busy_frontbuffer_bits);
3601
3602 seq_puts(m, "\n\t\t");
3603 if (drrs->refresh_rate_type == DRRS_HIGH_RR) {
3604 seq_puts(m, "DRRS_State: DRRS_HIGH_RR\n");
3605 vrefresh = panel->fixed_mode->vrefresh;
3606 } else if (drrs->refresh_rate_type == DRRS_LOW_RR) {
3607 seq_puts(m, "DRRS_State: DRRS_LOW_RR\n");
3608 vrefresh = panel->downclock_mode->vrefresh;
3609 } else {
3610 seq_printf(m, "DRRS_State: Unknown(%d)\n",
3611 drrs->refresh_rate_type);
3612 mutex_unlock(&drrs->mutex);
3613 return;
3614 }
3615 seq_printf(m, "\t\tVrefresh: %d", vrefresh);
3616
3617 seq_puts(m, "\n\t\t");
3618 mutex_unlock(&drrs->mutex);
3619 } else {
3620 /* DRRS not supported. Print the VBT parameter*/
3621 seq_puts(m, "\tDRRS Supported : No");
3622 }
3623 seq_puts(m, "\n");
3624}
3625
3626static int i915_drrs_status(struct seq_file *m, void *unused)
3627{
David Weinehall36cdd012016-08-22 13:59:31 +03003628 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3629 struct drm_device *dev = &dev_priv->drm;
Vandana Kannana54746e2015-03-03 20:53:10 +05303630 struct intel_crtc *intel_crtc;
3631 int active_crtc_cnt = 0;
3632
Maarten Lankhorst26875fe2016-06-20 15:57:36 +02003633 drm_modeset_lock_all(dev);
Vandana Kannana54746e2015-03-03 20:53:10 +05303634 for_each_intel_crtc(dev, intel_crtc) {
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003635 if (intel_crtc->base.state->active) {
Vandana Kannana54746e2015-03-03 20:53:10 +05303636 active_crtc_cnt++;
3637 seq_printf(m, "\nCRTC %d: ", active_crtc_cnt);
3638
3639 drrs_status_per_crtc(m, dev, intel_crtc);
3640 }
Vandana Kannana54746e2015-03-03 20:53:10 +05303641 }
Maarten Lankhorst26875fe2016-06-20 15:57:36 +02003642 drm_modeset_unlock_all(dev);
Vandana Kannana54746e2015-03-03 20:53:10 +05303643
3644 if (!active_crtc_cnt)
3645 seq_puts(m, "No active crtc found\n");
3646
3647 return 0;
3648}
3649
Dave Airlie11bed952014-05-12 15:22:27 +10003650static int i915_dp_mst_info(struct seq_file *m, void *unused)
3651{
David Weinehall36cdd012016-08-22 13:59:31 +03003652 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3653 struct drm_device *dev = &dev_priv->drm;
Dave Airlie11bed952014-05-12 15:22:27 +10003654 struct intel_encoder *intel_encoder;
3655 struct intel_digital_port *intel_dig_port;
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02003656 struct drm_connector *connector;
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003657 struct drm_connector_list_iter conn_iter;
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02003658
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003659 drm_connector_list_iter_begin(dev, &conn_iter);
3660 drm_for_each_connector_iter(connector, &conn_iter) {
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02003661 if (connector->connector_type != DRM_MODE_CONNECTOR_DisplayPort)
Dave Airlie11bed952014-05-12 15:22:27 +10003662 continue;
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02003663
3664 intel_encoder = intel_attached_encoder(connector);
3665 if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
3666 continue;
3667
3668 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlie11bed952014-05-12 15:22:27 +10003669 if (!intel_dig_port->dp.can_mst)
3670 continue;
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02003671
Jim Bride40ae80c2016-04-14 10:18:37 -07003672 seq_printf(m, "MST Source Port %c\n",
3673 port_name(intel_dig_port->port));
Dave Airlie11bed952014-05-12 15:22:27 +10003674 drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
3675 }
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003676 drm_connector_list_iter_end(&conn_iter);
3677
Dave Airlie11bed952014-05-12 15:22:27 +10003678 return 0;
3679}
3680
Todd Previteeb3394fa2015-04-18 00:04:19 -07003681static ssize_t i915_displayport_test_active_write(struct file *file,
David Weinehall36cdd012016-08-22 13:59:31 +03003682 const char __user *ubuf,
3683 size_t len, loff_t *offp)
Todd Previteeb3394fa2015-04-18 00:04:19 -07003684{
3685 char *input_buffer;
3686 int status = 0;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003687 struct drm_device *dev;
3688 struct drm_connector *connector;
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003689 struct drm_connector_list_iter conn_iter;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003690 struct intel_dp *intel_dp;
3691 int val = 0;
3692
Sudip Mukherjee9aaffa32015-07-21 17:36:45 +05303693 dev = ((struct seq_file *)file->private_data)->private;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003694
Todd Previteeb3394fa2015-04-18 00:04:19 -07003695 if (len == 0)
3696 return 0;
3697
3698 input_buffer = kmalloc(len + 1, GFP_KERNEL);
3699 if (!input_buffer)
3700 return -ENOMEM;
3701
3702 if (copy_from_user(input_buffer, ubuf, len)) {
3703 status = -EFAULT;
3704 goto out;
3705 }
3706
3707 input_buffer[len] = '\0';
3708 DRM_DEBUG_DRIVER("Copied %d bytes from user\n", (unsigned int)len);
3709
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003710 drm_connector_list_iter_begin(dev, &conn_iter);
3711 drm_for_each_connector_iter(connector, &conn_iter) {
Todd Previteeb3394fa2015-04-18 00:04:19 -07003712 if (connector->connector_type !=
3713 DRM_MODE_CONNECTOR_DisplayPort)
3714 continue;
3715
Sudip Mukherjeeb8bb08e2015-07-21 17:36:46 +05303716 if (connector->status == connector_status_connected &&
Todd Previteeb3394fa2015-04-18 00:04:19 -07003717 connector->encoder != NULL) {
3718 intel_dp = enc_to_intel_dp(connector->encoder);
3719 status = kstrtoint(input_buffer, 10, &val);
3720 if (status < 0)
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003721 break;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003722 DRM_DEBUG_DRIVER("Got %d for test active\n", val);
3723 /* To prevent erroneous activation of the compliance
3724 * testing code, only accept an actual value of 1 here
3725 */
3726 if (val == 1)
Manasi Navarec1617ab2016-12-09 16:22:50 -08003727 intel_dp->compliance.test_active = 1;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003728 else
Manasi Navarec1617ab2016-12-09 16:22:50 -08003729 intel_dp->compliance.test_active = 0;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003730 }
3731 }
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003732 drm_connector_list_iter_end(&conn_iter);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003733out:
3734 kfree(input_buffer);
3735 if (status < 0)
3736 return status;
3737
3738 *offp += len;
3739 return len;
3740}
3741
3742static int i915_displayport_test_active_show(struct seq_file *m, void *data)
3743{
3744 struct drm_device *dev = m->private;
3745 struct drm_connector *connector;
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003746 struct drm_connector_list_iter conn_iter;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003747 struct intel_dp *intel_dp;
3748
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003749 drm_connector_list_iter_begin(dev, &conn_iter);
3750 drm_for_each_connector_iter(connector, &conn_iter) {
Todd Previteeb3394fa2015-04-18 00:04:19 -07003751 if (connector->connector_type !=
3752 DRM_MODE_CONNECTOR_DisplayPort)
3753 continue;
3754
3755 if (connector->status == connector_status_connected &&
3756 connector->encoder != NULL) {
3757 intel_dp = enc_to_intel_dp(connector->encoder);
Manasi Navarec1617ab2016-12-09 16:22:50 -08003758 if (intel_dp->compliance.test_active)
Todd Previteeb3394fa2015-04-18 00:04:19 -07003759 seq_puts(m, "1");
3760 else
3761 seq_puts(m, "0");
3762 } else
3763 seq_puts(m, "0");
3764 }
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003765 drm_connector_list_iter_end(&conn_iter);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003766
3767 return 0;
3768}
3769
3770static int i915_displayport_test_active_open(struct inode *inode,
David Weinehall36cdd012016-08-22 13:59:31 +03003771 struct file *file)
Todd Previteeb3394fa2015-04-18 00:04:19 -07003772{
David Weinehall36cdd012016-08-22 13:59:31 +03003773 struct drm_i915_private *dev_priv = inode->i_private;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003774
David Weinehall36cdd012016-08-22 13:59:31 +03003775 return single_open(file, i915_displayport_test_active_show,
3776 &dev_priv->drm);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003777}
3778
3779static const struct file_operations i915_displayport_test_active_fops = {
3780 .owner = THIS_MODULE,
3781 .open = i915_displayport_test_active_open,
3782 .read = seq_read,
3783 .llseek = seq_lseek,
3784 .release = single_release,
3785 .write = i915_displayport_test_active_write
3786};
3787
3788static int i915_displayport_test_data_show(struct seq_file *m, void *data)
3789{
3790 struct drm_device *dev = m->private;
3791 struct drm_connector *connector;
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003792 struct drm_connector_list_iter conn_iter;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003793 struct intel_dp *intel_dp;
3794
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003795 drm_connector_list_iter_begin(dev, &conn_iter);
3796 drm_for_each_connector_iter(connector, &conn_iter) {
Todd Previteeb3394fa2015-04-18 00:04:19 -07003797 if (connector->connector_type !=
3798 DRM_MODE_CONNECTOR_DisplayPort)
3799 continue;
3800
3801 if (connector->status == connector_status_connected &&
3802 connector->encoder != NULL) {
3803 intel_dp = enc_to_intel_dp(connector->encoder);
Manasi Navareb48a5ba2017-01-20 19:09:28 -08003804 if (intel_dp->compliance.test_type ==
3805 DP_TEST_LINK_EDID_READ)
3806 seq_printf(m, "%lx",
3807 intel_dp->compliance.test_data.edid);
Manasi Navare611032b2017-01-24 08:21:49 -08003808 else if (intel_dp->compliance.test_type ==
3809 DP_TEST_LINK_VIDEO_PATTERN) {
3810 seq_printf(m, "hdisplay: %d\n",
3811 intel_dp->compliance.test_data.hdisplay);
3812 seq_printf(m, "vdisplay: %d\n",
3813 intel_dp->compliance.test_data.vdisplay);
3814 seq_printf(m, "bpc: %u\n",
3815 intel_dp->compliance.test_data.bpc);
3816 }
Todd Previteeb3394fa2015-04-18 00:04:19 -07003817 } else
3818 seq_puts(m, "0");
3819 }
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003820 drm_connector_list_iter_end(&conn_iter);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003821
3822 return 0;
3823}
3824static int i915_displayport_test_data_open(struct inode *inode,
David Weinehall36cdd012016-08-22 13:59:31 +03003825 struct file *file)
Todd Previteeb3394fa2015-04-18 00:04:19 -07003826{
David Weinehall36cdd012016-08-22 13:59:31 +03003827 struct drm_i915_private *dev_priv = inode->i_private;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003828
David Weinehall36cdd012016-08-22 13:59:31 +03003829 return single_open(file, i915_displayport_test_data_show,
3830 &dev_priv->drm);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003831}
3832
3833static const struct file_operations i915_displayport_test_data_fops = {
3834 .owner = THIS_MODULE,
3835 .open = i915_displayport_test_data_open,
3836 .read = seq_read,
3837 .llseek = seq_lseek,
3838 .release = single_release
3839};
3840
3841static int i915_displayport_test_type_show(struct seq_file *m, void *data)
3842{
3843 struct drm_device *dev = m->private;
3844 struct drm_connector *connector;
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003845 struct drm_connector_list_iter conn_iter;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003846 struct intel_dp *intel_dp;
3847
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003848 drm_connector_list_iter_begin(dev, &conn_iter);
3849 drm_for_each_connector_iter(connector, &conn_iter) {
Todd Previteeb3394fa2015-04-18 00:04:19 -07003850 if (connector->connector_type !=
3851 DRM_MODE_CONNECTOR_DisplayPort)
3852 continue;
3853
3854 if (connector->status == connector_status_connected &&
3855 connector->encoder != NULL) {
3856 intel_dp = enc_to_intel_dp(connector->encoder);
Manasi Navarec1617ab2016-12-09 16:22:50 -08003857 seq_printf(m, "%02lx", intel_dp->compliance.test_type);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003858 } else
3859 seq_puts(m, "0");
3860 }
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003861 drm_connector_list_iter_end(&conn_iter);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003862
3863 return 0;
3864}
3865
3866static int i915_displayport_test_type_open(struct inode *inode,
3867 struct file *file)
3868{
David Weinehall36cdd012016-08-22 13:59:31 +03003869 struct drm_i915_private *dev_priv = inode->i_private;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003870
David Weinehall36cdd012016-08-22 13:59:31 +03003871 return single_open(file, i915_displayport_test_type_show,
3872 &dev_priv->drm);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003873}
3874
3875static const struct file_operations i915_displayport_test_type_fops = {
3876 .owner = THIS_MODULE,
3877 .open = i915_displayport_test_type_open,
3878 .read = seq_read,
3879 .llseek = seq_lseek,
3880 .release = single_release
3881};
3882
Damien Lespiau97e94b22014-11-04 17:06:50 +00003883static void wm_latency_show(struct seq_file *m, const uint16_t wm[8])
Ville Syrjälä369a1342014-01-22 14:36:08 +02003884{
David Weinehall36cdd012016-08-22 13:59:31 +03003885 struct drm_i915_private *dev_priv = m->private;
3886 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003887 int level;
Ville Syrjäläde38b952015-06-24 22:00:09 +03003888 int num_levels;
3889
David Weinehall36cdd012016-08-22 13:59:31 +03003890 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläde38b952015-06-24 22:00:09 +03003891 num_levels = 3;
David Weinehall36cdd012016-08-22 13:59:31 +03003892 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjäläde38b952015-06-24 22:00:09 +03003893 num_levels = 1;
3894 else
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003895 num_levels = ilk_wm_max_level(dev_priv) + 1;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003896
3897 drm_modeset_lock_all(dev);
3898
3899 for (level = 0; level < num_levels; level++) {
3900 unsigned int latency = wm[level];
3901
Damien Lespiau97e94b22014-11-04 17:06:50 +00003902 /*
3903 * - WM1+ latency values in 0.5us units
Ville Syrjäläde38b952015-06-24 22:00:09 +03003904 * - latencies are in us on gen9/vlv/chv
Damien Lespiau97e94b22014-11-04 17:06:50 +00003905 */
David Weinehall36cdd012016-08-22 13:59:31 +03003906 if (INTEL_GEN(dev_priv) >= 9 || IS_VALLEYVIEW(dev_priv) ||
3907 IS_CHERRYVIEW(dev_priv))
Damien Lespiau97e94b22014-11-04 17:06:50 +00003908 latency *= 10;
3909 else if (level > 0)
Ville Syrjälä369a1342014-01-22 14:36:08 +02003910 latency *= 5;
3911
3912 seq_printf(m, "WM%d %u (%u.%u usec)\n",
Damien Lespiau97e94b22014-11-04 17:06:50 +00003913 level, wm[level], latency / 10, latency % 10);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003914 }
3915
3916 drm_modeset_unlock_all(dev);
3917}
3918
3919static int pri_wm_latency_show(struct seq_file *m, void *data)
3920{
David Weinehall36cdd012016-08-22 13:59:31 +03003921 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003922 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003923
David Weinehall36cdd012016-08-22 13:59:31 +03003924 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00003925 latencies = dev_priv->wm.skl_latency;
3926 else
David Weinehall36cdd012016-08-22 13:59:31 +03003927 latencies = dev_priv->wm.pri_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003928
3929 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003930
3931 return 0;
3932}
3933
3934static int spr_wm_latency_show(struct seq_file *m, void *data)
3935{
David Weinehall36cdd012016-08-22 13:59:31 +03003936 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003937 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003938
David Weinehall36cdd012016-08-22 13:59:31 +03003939 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00003940 latencies = dev_priv->wm.skl_latency;
3941 else
David Weinehall36cdd012016-08-22 13:59:31 +03003942 latencies = dev_priv->wm.spr_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003943
3944 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003945
3946 return 0;
3947}
3948
3949static int cur_wm_latency_show(struct seq_file *m, void *data)
3950{
David Weinehall36cdd012016-08-22 13:59:31 +03003951 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003952 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003953
David Weinehall36cdd012016-08-22 13:59:31 +03003954 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00003955 latencies = dev_priv->wm.skl_latency;
3956 else
David Weinehall36cdd012016-08-22 13:59:31 +03003957 latencies = dev_priv->wm.cur_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003958
3959 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003960
3961 return 0;
3962}
3963
3964static int pri_wm_latency_open(struct inode *inode, struct file *file)
3965{
David Weinehall36cdd012016-08-22 13:59:31 +03003966 struct drm_i915_private *dev_priv = inode->i_private;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003967
David Weinehall36cdd012016-08-22 13:59:31 +03003968 if (INTEL_GEN(dev_priv) < 5)
Ville Syrjälä369a1342014-01-22 14:36:08 +02003969 return -ENODEV;
3970
David Weinehall36cdd012016-08-22 13:59:31 +03003971 return single_open(file, pri_wm_latency_show, dev_priv);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003972}
3973
3974static int spr_wm_latency_open(struct inode *inode, struct file *file)
3975{
David Weinehall36cdd012016-08-22 13:59:31 +03003976 struct drm_i915_private *dev_priv = inode->i_private;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003977
David Weinehall36cdd012016-08-22 13:59:31 +03003978 if (HAS_GMCH_DISPLAY(dev_priv))
Ville Syrjälä369a1342014-01-22 14:36:08 +02003979 return -ENODEV;
3980
David Weinehall36cdd012016-08-22 13:59:31 +03003981 return single_open(file, spr_wm_latency_show, dev_priv);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003982}
3983
3984static int cur_wm_latency_open(struct inode *inode, struct file *file)
3985{
David Weinehall36cdd012016-08-22 13:59:31 +03003986 struct drm_i915_private *dev_priv = inode->i_private;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003987
David Weinehall36cdd012016-08-22 13:59:31 +03003988 if (HAS_GMCH_DISPLAY(dev_priv))
Ville Syrjälä369a1342014-01-22 14:36:08 +02003989 return -ENODEV;
3990
David Weinehall36cdd012016-08-22 13:59:31 +03003991 return single_open(file, cur_wm_latency_show, dev_priv);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003992}
3993
3994static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
Damien Lespiau97e94b22014-11-04 17:06:50 +00003995 size_t len, loff_t *offp, uint16_t wm[8])
Ville Syrjälä369a1342014-01-22 14:36:08 +02003996{
3997 struct seq_file *m = file->private_data;
David Weinehall36cdd012016-08-22 13:59:31 +03003998 struct drm_i915_private *dev_priv = m->private;
3999 struct drm_device *dev = &dev_priv->drm;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004000 uint16_t new[8] = { 0 };
Ville Syrjäläde38b952015-06-24 22:00:09 +03004001 int num_levels;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004002 int level;
4003 int ret;
4004 char tmp[32];
4005
David Weinehall36cdd012016-08-22 13:59:31 +03004006 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläde38b952015-06-24 22:00:09 +03004007 num_levels = 3;
David Weinehall36cdd012016-08-22 13:59:31 +03004008 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjäläde38b952015-06-24 22:00:09 +03004009 num_levels = 1;
4010 else
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004011 num_levels = ilk_wm_max_level(dev_priv) + 1;
Ville Syrjäläde38b952015-06-24 22:00:09 +03004012
Ville Syrjälä369a1342014-01-22 14:36:08 +02004013 if (len >= sizeof(tmp))
4014 return -EINVAL;
4015
4016 if (copy_from_user(tmp, ubuf, len))
4017 return -EFAULT;
4018
4019 tmp[len] = '\0';
4020
Damien Lespiau97e94b22014-11-04 17:06:50 +00004021 ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
4022 &new[0], &new[1], &new[2], &new[3],
4023 &new[4], &new[5], &new[6], &new[7]);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004024 if (ret != num_levels)
4025 return -EINVAL;
4026
4027 drm_modeset_lock_all(dev);
4028
4029 for (level = 0; level < num_levels; level++)
4030 wm[level] = new[level];
4031
4032 drm_modeset_unlock_all(dev);
4033
4034 return len;
4035}
4036
4037
4038static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
4039 size_t len, loff_t *offp)
4040{
4041 struct seq_file *m = file->private_data;
David Weinehall36cdd012016-08-22 13:59:31 +03004042 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004043 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004044
David Weinehall36cdd012016-08-22 13:59:31 +03004045 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00004046 latencies = dev_priv->wm.skl_latency;
4047 else
David Weinehall36cdd012016-08-22 13:59:31 +03004048 latencies = dev_priv->wm.pri_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004049
4050 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004051}
4052
4053static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
4054 size_t len, loff_t *offp)
4055{
4056 struct seq_file *m = file->private_data;
David Weinehall36cdd012016-08-22 13:59:31 +03004057 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004058 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004059
David Weinehall36cdd012016-08-22 13:59:31 +03004060 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00004061 latencies = dev_priv->wm.skl_latency;
4062 else
David Weinehall36cdd012016-08-22 13:59:31 +03004063 latencies = dev_priv->wm.spr_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004064
4065 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004066}
4067
4068static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
4069 size_t len, loff_t *offp)
4070{
4071 struct seq_file *m = file->private_data;
David Weinehall36cdd012016-08-22 13:59:31 +03004072 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004073 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004074
David Weinehall36cdd012016-08-22 13:59:31 +03004075 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00004076 latencies = dev_priv->wm.skl_latency;
4077 else
David Weinehall36cdd012016-08-22 13:59:31 +03004078 latencies = dev_priv->wm.cur_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004079
4080 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004081}
4082
4083static const struct file_operations i915_pri_wm_latency_fops = {
4084 .owner = THIS_MODULE,
4085 .open = pri_wm_latency_open,
4086 .read = seq_read,
4087 .llseek = seq_lseek,
4088 .release = single_release,
4089 .write = pri_wm_latency_write
4090};
4091
4092static const struct file_operations i915_spr_wm_latency_fops = {
4093 .owner = THIS_MODULE,
4094 .open = spr_wm_latency_open,
4095 .read = seq_read,
4096 .llseek = seq_lseek,
4097 .release = single_release,
4098 .write = spr_wm_latency_write
4099};
4100
4101static const struct file_operations i915_cur_wm_latency_fops = {
4102 .owner = THIS_MODULE,
4103 .open = cur_wm_latency_open,
4104 .read = seq_read,
4105 .llseek = seq_lseek,
4106 .release = single_release,
4107 .write = cur_wm_latency_write
4108};
4109
Kees Cook647416f2013-03-10 14:10:06 -07004110static int
4111i915_wedged_get(void *data, u64 *val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004112{
David Weinehall36cdd012016-08-22 13:59:31 +03004113 struct drm_i915_private *dev_priv = data;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004114
Chris Wilsond98c52c2016-04-13 17:35:05 +01004115 *val = i915_terminally_wedged(&dev_priv->gpu_error);
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004116
Kees Cook647416f2013-03-10 14:10:06 -07004117 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004118}
4119
Kees Cook647416f2013-03-10 14:10:06 -07004120static int
4121i915_wedged_set(void *data, u64 val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004122{
David Weinehall36cdd012016-08-22 13:59:31 +03004123 struct drm_i915_private *dev_priv = data;
Imre Deakd46c0512014-04-14 20:24:27 +03004124
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02004125 /*
4126 * There is no safeguard against this debugfs entry colliding
4127 * with the hangcheck calling same i915_handle_error() in
4128 * parallel, causing an explosion. For now we assume that the
4129 * test harness is responsible enough not to inject gpu hangs
4130 * while it is writing to 'i915_wedged'
4131 */
4132
Chris Wilsond98c52c2016-04-13 17:35:05 +01004133 if (i915_reset_in_progress(&dev_priv->gpu_error))
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02004134 return -EAGAIN;
4135
Chris Wilsonc0336662016-05-06 15:40:21 +01004136 i915_handle_error(dev_priv, val,
Mika Kuoppala58174462014-02-25 17:11:26 +02004137 "Manually setting wedged to %llu", val);
Imre Deakd46c0512014-04-14 20:24:27 +03004138
Kees Cook647416f2013-03-10 14:10:06 -07004139 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004140}
4141
Kees Cook647416f2013-03-10 14:10:06 -07004142DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
4143 i915_wedged_get, i915_wedged_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03004144 "%llu\n");
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004145
Kees Cook647416f2013-03-10 14:10:06 -07004146static int
Chris Wilson64486ae2017-03-07 15:59:08 +00004147fault_irq_set(struct drm_i915_private *i915,
4148 unsigned long *irq,
4149 unsigned long val)
4150{
4151 int err;
4152
4153 err = mutex_lock_interruptible(&i915->drm.struct_mutex);
4154 if (err)
4155 return err;
4156
4157 err = i915_gem_wait_for_idle(i915,
4158 I915_WAIT_LOCKED |
4159 I915_WAIT_INTERRUPTIBLE);
4160 if (err)
4161 goto err_unlock;
4162
4163 /* Retire to kick idle work */
4164 i915_gem_retire_requests(i915);
4165 GEM_BUG_ON(i915->gt.active_requests);
4166
4167 *irq = val;
4168 mutex_unlock(&i915->drm.struct_mutex);
4169
4170 /* Flush idle worker to disarm irq */
4171 while (flush_delayed_work(&i915->gt.idle_work))
4172 ;
4173
4174 return 0;
4175
4176err_unlock:
4177 mutex_unlock(&i915->drm.struct_mutex);
4178 return err;
4179}
4180
4181static int
Chris Wilson094f9a52013-09-25 17:34:55 +01004182i915_ring_missed_irq_get(void *data, u64 *val)
4183{
David Weinehall36cdd012016-08-22 13:59:31 +03004184 struct drm_i915_private *dev_priv = data;
Chris Wilson094f9a52013-09-25 17:34:55 +01004185
4186 *val = dev_priv->gpu_error.missed_irq_rings;
4187 return 0;
4188}
4189
4190static int
4191i915_ring_missed_irq_set(void *data, u64 val)
4192{
Chris Wilson64486ae2017-03-07 15:59:08 +00004193 struct drm_i915_private *i915 = data;
Chris Wilson094f9a52013-09-25 17:34:55 +01004194
Chris Wilson64486ae2017-03-07 15:59:08 +00004195 return fault_irq_set(i915, &i915->gpu_error.missed_irq_rings, val);
Chris Wilson094f9a52013-09-25 17:34:55 +01004196}
4197
4198DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
4199 i915_ring_missed_irq_get, i915_ring_missed_irq_set,
4200 "0x%08llx\n");
4201
4202static int
4203i915_ring_test_irq_get(void *data, u64 *val)
4204{
David Weinehall36cdd012016-08-22 13:59:31 +03004205 struct drm_i915_private *dev_priv = data;
Chris Wilson094f9a52013-09-25 17:34:55 +01004206
4207 *val = dev_priv->gpu_error.test_irq_rings;
4208
4209 return 0;
4210}
4211
4212static int
4213i915_ring_test_irq_set(void *data, u64 val)
4214{
Chris Wilson64486ae2017-03-07 15:59:08 +00004215 struct drm_i915_private *i915 = data;
Chris Wilson094f9a52013-09-25 17:34:55 +01004216
Chris Wilson64486ae2017-03-07 15:59:08 +00004217 val &= INTEL_INFO(i915)->ring_mask;
Chris Wilson094f9a52013-09-25 17:34:55 +01004218 DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);
Chris Wilson094f9a52013-09-25 17:34:55 +01004219
Chris Wilson64486ae2017-03-07 15:59:08 +00004220 return fault_irq_set(i915, &i915->gpu_error.test_irq_rings, val);
Chris Wilson094f9a52013-09-25 17:34:55 +01004221}
4222
4223DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
4224 i915_ring_test_irq_get, i915_ring_test_irq_set,
4225 "0x%08llx\n");
4226
Chris Wilsondd624af2013-01-15 12:39:35 +00004227#define DROP_UNBOUND 0x1
4228#define DROP_BOUND 0x2
4229#define DROP_RETIRE 0x4
4230#define DROP_ACTIVE 0x8
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004231#define DROP_FREED 0x10
4232#define DROP_ALL (DROP_UNBOUND | \
4233 DROP_BOUND | \
4234 DROP_RETIRE | \
4235 DROP_ACTIVE | \
4236 DROP_FREED)
Kees Cook647416f2013-03-10 14:10:06 -07004237static int
4238i915_drop_caches_get(void *data, u64 *val)
Chris Wilsondd624af2013-01-15 12:39:35 +00004239{
Kees Cook647416f2013-03-10 14:10:06 -07004240 *val = DROP_ALL;
Chris Wilsondd624af2013-01-15 12:39:35 +00004241
Kees Cook647416f2013-03-10 14:10:06 -07004242 return 0;
Chris Wilsondd624af2013-01-15 12:39:35 +00004243}
4244
Kees Cook647416f2013-03-10 14:10:06 -07004245static int
4246i915_drop_caches_set(void *data, u64 val)
Chris Wilsondd624af2013-01-15 12:39:35 +00004247{
David Weinehall36cdd012016-08-22 13:59:31 +03004248 struct drm_i915_private *dev_priv = data;
4249 struct drm_device *dev = &dev_priv->drm;
Kees Cook647416f2013-03-10 14:10:06 -07004250 int ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00004251
Ben Widawsky2f9fe5f2013-11-25 09:54:37 -08004252 DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
Chris Wilsondd624af2013-01-15 12:39:35 +00004253
4254 /* No need to check and wait for gpu resets, only libdrm auto-restarts
4255 * on ioctls on -EAGAIN. */
4256 ret = mutex_lock_interruptible(&dev->struct_mutex);
4257 if (ret)
4258 return ret;
4259
4260 if (val & DROP_ACTIVE) {
Chris Wilson22dd3bb2016-09-09 14:11:50 +01004261 ret = i915_gem_wait_for_idle(dev_priv,
4262 I915_WAIT_INTERRUPTIBLE |
4263 I915_WAIT_LOCKED);
Chris Wilsondd624af2013-01-15 12:39:35 +00004264 if (ret)
4265 goto unlock;
4266 }
4267
4268 if (val & (DROP_RETIRE | DROP_ACTIVE))
Chris Wilsonc0336662016-05-06 15:40:21 +01004269 i915_gem_retire_requests(dev_priv);
Chris Wilsondd624af2013-01-15 12:39:35 +00004270
Chris Wilson21ab4e72014-09-09 11:16:08 +01004271 if (val & DROP_BOUND)
4272 i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_BOUND);
Chris Wilson4ad72b72014-09-03 19:23:37 +01004273
Chris Wilson21ab4e72014-09-09 11:16:08 +01004274 if (val & DROP_UNBOUND)
4275 i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_UNBOUND);
Chris Wilsondd624af2013-01-15 12:39:35 +00004276
4277unlock:
4278 mutex_unlock(&dev->struct_mutex);
4279
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004280 if (val & DROP_FREED) {
4281 synchronize_rcu();
Chris Wilsonbdeb9782016-12-23 14:57:56 +00004282 i915_gem_drain_freed_objects(dev_priv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004283 }
4284
Kees Cook647416f2013-03-10 14:10:06 -07004285 return ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00004286}
4287
Kees Cook647416f2013-03-10 14:10:06 -07004288DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
4289 i915_drop_caches_get, i915_drop_caches_set,
4290 "0x%08llx\n");
Chris Wilsondd624af2013-01-15 12:39:35 +00004291
Kees Cook647416f2013-03-10 14:10:06 -07004292static int
4293i915_max_freq_get(void *data, u64 *val)
Jesse Barnes358733e2011-07-27 11:53:01 -07004294{
David Weinehall36cdd012016-08-22 13:59:31 +03004295 struct drm_i915_private *dev_priv = data;
Daniel Vetter004777c2012-08-09 15:07:01 +02004296
David Weinehall36cdd012016-08-22 13:59:31 +03004297 if (INTEL_GEN(dev_priv) < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004298 return -ENODEV;
4299
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02004300 *val = intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
Kees Cook647416f2013-03-10 14:10:06 -07004301 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07004302}
4303
Kees Cook647416f2013-03-10 14:10:06 -07004304static int
4305i915_max_freq_set(void *data, u64 val)
Jesse Barnes358733e2011-07-27 11:53:01 -07004306{
David Weinehall36cdd012016-08-22 13:59:31 +03004307 struct drm_i915_private *dev_priv = data;
Akash Goelbc4d91f2015-02-26 16:09:47 +05304308 u32 hw_max, hw_min;
Kees Cook647416f2013-03-10 14:10:06 -07004309 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02004310
David Weinehall36cdd012016-08-22 13:59:31 +03004311 if (INTEL_GEN(dev_priv) < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004312 return -ENODEV;
Jesse Barnes358733e2011-07-27 11:53:01 -07004313
Kees Cook647416f2013-03-10 14:10:06 -07004314 DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
Jesse Barnes358733e2011-07-27 11:53:01 -07004315
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004316 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02004317 if (ret)
4318 return ret;
4319
Jesse Barnes358733e2011-07-27 11:53:01 -07004320 /*
4321 * Turbo will still be enabled, but won't go above the set value.
4322 */
Akash Goelbc4d91f2015-02-26 16:09:47 +05304323 val = intel_freq_opcode(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004324
Akash Goelbc4d91f2015-02-26 16:09:47 +05304325 hw_max = dev_priv->rps.max_freq;
4326 hw_min = dev_priv->rps.min_freq;
Jesse Barnes0a073b82013-04-17 15:54:58 -07004327
Ben Widawskyb39fb292014-03-19 18:31:11 -07004328 if (val < hw_min || val > hw_max || val < dev_priv->rps.min_freq_softlimit) {
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004329 mutex_unlock(&dev_priv->rps.hw_lock);
4330 return -EINVAL;
4331 }
4332
Ben Widawskyb39fb292014-03-19 18:31:11 -07004333 dev_priv->rps.max_freq_softlimit = val;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004334
Chris Wilson9fcee2f2017-01-26 10:19:19 +00004335 if (intel_set_rps(dev_priv, val))
4336 DRM_DEBUG_DRIVER("failed to update RPS to new softlimit\n");
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004337
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004338 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes358733e2011-07-27 11:53:01 -07004339
Kees Cook647416f2013-03-10 14:10:06 -07004340 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07004341}
4342
Kees Cook647416f2013-03-10 14:10:06 -07004343DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
4344 i915_max_freq_get, i915_max_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03004345 "%llu\n");
Jesse Barnes358733e2011-07-27 11:53:01 -07004346
Kees Cook647416f2013-03-10 14:10:06 -07004347static int
4348i915_min_freq_get(void *data, u64 *val)
Jesse Barnes1523c312012-05-25 12:34:54 -07004349{
David Weinehall36cdd012016-08-22 13:59:31 +03004350 struct drm_i915_private *dev_priv = data;
Daniel Vetter004777c2012-08-09 15:07:01 +02004351
Chris Wilson62e1baa2016-07-13 09:10:36 +01004352 if (INTEL_GEN(dev_priv) < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004353 return -ENODEV;
4354
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02004355 *val = intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
Kees Cook647416f2013-03-10 14:10:06 -07004356 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07004357}
4358
Kees Cook647416f2013-03-10 14:10:06 -07004359static int
4360i915_min_freq_set(void *data, u64 val)
Jesse Barnes1523c312012-05-25 12:34:54 -07004361{
David Weinehall36cdd012016-08-22 13:59:31 +03004362 struct drm_i915_private *dev_priv = data;
Akash Goelbc4d91f2015-02-26 16:09:47 +05304363 u32 hw_max, hw_min;
Kees Cook647416f2013-03-10 14:10:06 -07004364 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02004365
Chris Wilson62e1baa2016-07-13 09:10:36 +01004366 if (INTEL_GEN(dev_priv) < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004367 return -ENODEV;
Jesse Barnes1523c312012-05-25 12:34:54 -07004368
Kees Cook647416f2013-03-10 14:10:06 -07004369 DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
Jesse Barnes1523c312012-05-25 12:34:54 -07004370
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004371 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02004372 if (ret)
4373 return ret;
4374
Jesse Barnes1523c312012-05-25 12:34:54 -07004375 /*
4376 * Turbo will still be enabled, but won't go below the set value.
4377 */
Akash Goelbc4d91f2015-02-26 16:09:47 +05304378 val = intel_freq_opcode(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004379
Akash Goelbc4d91f2015-02-26 16:09:47 +05304380 hw_max = dev_priv->rps.max_freq;
4381 hw_min = dev_priv->rps.min_freq;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004382
David Weinehall36cdd012016-08-22 13:59:31 +03004383 if (val < hw_min ||
4384 val > hw_max || val > dev_priv->rps.max_freq_softlimit) {
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004385 mutex_unlock(&dev_priv->rps.hw_lock);
4386 return -EINVAL;
4387 }
4388
Ben Widawskyb39fb292014-03-19 18:31:11 -07004389 dev_priv->rps.min_freq_softlimit = val;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004390
Chris Wilson9fcee2f2017-01-26 10:19:19 +00004391 if (intel_set_rps(dev_priv, val))
4392 DRM_DEBUG_DRIVER("failed to update RPS to new softlimit\n");
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004393
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004394 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes1523c312012-05-25 12:34:54 -07004395
Kees Cook647416f2013-03-10 14:10:06 -07004396 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07004397}
4398
Kees Cook647416f2013-03-10 14:10:06 -07004399DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
4400 i915_min_freq_get, i915_min_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03004401 "%llu\n");
Jesse Barnes1523c312012-05-25 12:34:54 -07004402
Kees Cook647416f2013-03-10 14:10:06 -07004403static int
4404i915_cache_sharing_get(void *data, u64 *val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004405{
David Weinehall36cdd012016-08-22 13:59:31 +03004406 struct drm_i915_private *dev_priv = data;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004407 u32 snpcr;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004408
David Weinehall36cdd012016-08-22 13:59:31 +03004409 if (!(IS_GEN6(dev_priv) || IS_GEN7(dev_priv)))
Daniel Vetter004777c2012-08-09 15:07:01 +02004410 return -ENODEV;
4411
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004412 intel_runtime_pm_get(dev_priv);
Daniel Vetter22bcfc62012-08-09 15:07:02 +02004413
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004414 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004415
4416 intel_runtime_pm_put(dev_priv);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004417
Kees Cook647416f2013-03-10 14:10:06 -07004418 *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004419
Kees Cook647416f2013-03-10 14:10:06 -07004420 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004421}
4422
Kees Cook647416f2013-03-10 14:10:06 -07004423static int
4424i915_cache_sharing_set(void *data, u64 val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004425{
David Weinehall36cdd012016-08-22 13:59:31 +03004426 struct drm_i915_private *dev_priv = data;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004427 u32 snpcr;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004428
David Weinehall36cdd012016-08-22 13:59:31 +03004429 if (!(IS_GEN6(dev_priv) || IS_GEN7(dev_priv)))
Daniel Vetter004777c2012-08-09 15:07:01 +02004430 return -ENODEV;
4431
Kees Cook647416f2013-03-10 14:10:06 -07004432 if (val > 3)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004433 return -EINVAL;
4434
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004435 intel_runtime_pm_get(dev_priv);
Kees Cook647416f2013-03-10 14:10:06 -07004436 DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004437
4438 /* Update the cache sharing policy here as well */
4439 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
4440 snpcr &= ~GEN6_MBC_SNPCR_MASK;
4441 snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
4442 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
4443
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004444 intel_runtime_pm_put(dev_priv);
Kees Cook647416f2013-03-10 14:10:06 -07004445 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004446}
4447
Kees Cook647416f2013-03-10 14:10:06 -07004448DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
4449 i915_cache_sharing_get, i915_cache_sharing_set,
4450 "%llu\n");
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004451
David Weinehall36cdd012016-08-22 13:59:31 +03004452static void cherryview_sseu_device_status(struct drm_i915_private *dev_priv,
Imre Deak915490d2016-08-31 19:13:01 +03004453 struct sseu_dev_info *sseu)
Jeff McGee5d395252015-04-03 18:13:17 -07004454{
Ville Syrjälä0a0b4572015-08-21 20:45:27 +03004455 int ss_max = 2;
Jeff McGee5d395252015-04-03 18:13:17 -07004456 int ss;
4457 u32 sig1[ss_max], sig2[ss_max];
4458
4459 sig1[0] = I915_READ(CHV_POWER_SS0_SIG1);
4460 sig1[1] = I915_READ(CHV_POWER_SS1_SIG1);
4461 sig2[0] = I915_READ(CHV_POWER_SS0_SIG2);
4462 sig2[1] = I915_READ(CHV_POWER_SS1_SIG2);
4463
4464 for (ss = 0; ss < ss_max; ss++) {
4465 unsigned int eu_cnt;
4466
4467 if (sig1[ss] & CHV_SS_PG_ENABLE)
4468 /* skip disabled subslice */
4469 continue;
4470
Imre Deakf08a0c92016-08-31 19:13:04 +03004471 sseu->slice_mask = BIT(0);
Imre Deak57ec1712016-08-31 19:13:05 +03004472 sseu->subslice_mask |= BIT(ss);
Jeff McGee5d395252015-04-03 18:13:17 -07004473 eu_cnt = ((sig1[ss] & CHV_EU08_PG_ENABLE) ? 0 : 2) +
4474 ((sig1[ss] & CHV_EU19_PG_ENABLE) ? 0 : 2) +
4475 ((sig1[ss] & CHV_EU210_PG_ENABLE) ? 0 : 2) +
4476 ((sig2[ss] & CHV_EU311_PG_ENABLE) ? 0 : 2);
Imre Deak915490d2016-08-31 19:13:01 +03004477 sseu->eu_total += eu_cnt;
4478 sseu->eu_per_subslice = max_t(unsigned int,
4479 sseu->eu_per_subslice, eu_cnt);
Jeff McGee5d395252015-04-03 18:13:17 -07004480 }
Jeff McGee5d395252015-04-03 18:13:17 -07004481}
4482
David Weinehall36cdd012016-08-22 13:59:31 +03004483static void gen9_sseu_device_status(struct drm_i915_private *dev_priv,
Imre Deak915490d2016-08-31 19:13:01 +03004484 struct sseu_dev_info *sseu)
Jeff McGee5d395252015-04-03 18:13:17 -07004485{
Jeff McGee1c046bc2015-04-03 18:13:18 -07004486 int s_max = 3, ss_max = 4;
Jeff McGee5d395252015-04-03 18:13:17 -07004487 int s, ss;
4488 u32 s_reg[s_max], eu_reg[2*s_max], eu_mask[2];
4489
Jeff McGee1c046bc2015-04-03 18:13:18 -07004490 /* BXT has a single slice and at most 3 subslices. */
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02004491 if (IS_GEN9_LP(dev_priv)) {
Jeff McGee1c046bc2015-04-03 18:13:18 -07004492 s_max = 1;
4493 ss_max = 3;
4494 }
4495
4496 for (s = 0; s < s_max; s++) {
4497 s_reg[s] = I915_READ(GEN9_SLICE_PGCTL_ACK(s));
4498 eu_reg[2*s] = I915_READ(GEN9_SS01_EU_PGCTL_ACK(s));
4499 eu_reg[2*s + 1] = I915_READ(GEN9_SS23_EU_PGCTL_ACK(s));
4500 }
4501
Jeff McGee5d395252015-04-03 18:13:17 -07004502 eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
4503 GEN9_PGCTL_SSA_EU19_ACK |
4504 GEN9_PGCTL_SSA_EU210_ACK |
4505 GEN9_PGCTL_SSA_EU311_ACK;
4506 eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
4507 GEN9_PGCTL_SSB_EU19_ACK |
4508 GEN9_PGCTL_SSB_EU210_ACK |
4509 GEN9_PGCTL_SSB_EU311_ACK;
4510
4511 for (s = 0; s < s_max; s++) {
4512 if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
4513 /* skip disabled slice */
4514 continue;
4515
Imre Deakf08a0c92016-08-31 19:13:04 +03004516 sseu->slice_mask |= BIT(s);
Jeff McGee1c046bc2015-04-03 18:13:18 -07004517
Rodrigo Vivib976dc52017-01-23 10:32:37 -08004518 if (IS_GEN9_BC(dev_priv))
Imre Deak57ec1712016-08-31 19:13:05 +03004519 sseu->subslice_mask =
4520 INTEL_INFO(dev_priv)->sseu.subslice_mask;
Jeff McGee1c046bc2015-04-03 18:13:18 -07004521
Jeff McGee5d395252015-04-03 18:13:17 -07004522 for (ss = 0; ss < ss_max; ss++) {
4523 unsigned int eu_cnt;
4524
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02004525 if (IS_GEN9_LP(dev_priv)) {
Imre Deak57ec1712016-08-31 19:13:05 +03004526 if (!(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
4527 /* skip disabled subslice */
4528 continue;
Jeff McGee1c046bc2015-04-03 18:13:18 -07004529
Imre Deak57ec1712016-08-31 19:13:05 +03004530 sseu->subslice_mask |= BIT(ss);
4531 }
Jeff McGee1c046bc2015-04-03 18:13:18 -07004532
Jeff McGee5d395252015-04-03 18:13:17 -07004533 eu_cnt = 2 * hweight32(eu_reg[2*s + ss/2] &
4534 eu_mask[ss%2]);
Imre Deak915490d2016-08-31 19:13:01 +03004535 sseu->eu_total += eu_cnt;
4536 sseu->eu_per_subslice = max_t(unsigned int,
4537 sseu->eu_per_subslice,
4538 eu_cnt);
Jeff McGee5d395252015-04-03 18:13:17 -07004539 }
4540 }
4541}
4542
David Weinehall36cdd012016-08-22 13:59:31 +03004543static void broadwell_sseu_device_status(struct drm_i915_private *dev_priv,
Imre Deak915490d2016-08-31 19:13:01 +03004544 struct sseu_dev_info *sseu)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02004545{
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02004546 u32 slice_info = I915_READ(GEN8_GT_SLICE_INFO);
David Weinehall36cdd012016-08-22 13:59:31 +03004547 int s;
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02004548
Imre Deakf08a0c92016-08-31 19:13:04 +03004549 sseu->slice_mask = slice_info & GEN8_LSLICESTAT_MASK;
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02004550
Imre Deakf08a0c92016-08-31 19:13:04 +03004551 if (sseu->slice_mask) {
Imre Deak57ec1712016-08-31 19:13:05 +03004552 sseu->subslice_mask = INTEL_INFO(dev_priv)->sseu.subslice_mask;
Imre Deak43b67992016-08-31 19:13:02 +03004553 sseu->eu_per_subslice =
4554 INTEL_INFO(dev_priv)->sseu.eu_per_subslice;
Imre Deak57ec1712016-08-31 19:13:05 +03004555 sseu->eu_total = sseu->eu_per_subslice *
4556 sseu_subslice_total(sseu);
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02004557
4558 /* subtract fused off EU(s) from enabled slice(s) */
Imre Deak795b38b2016-08-31 19:13:07 +03004559 for (s = 0; s < fls(sseu->slice_mask); s++) {
Imre Deak43b67992016-08-31 19:13:02 +03004560 u8 subslice_7eu =
4561 INTEL_INFO(dev_priv)->sseu.subslice_7eu[s];
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02004562
Imre Deak915490d2016-08-31 19:13:01 +03004563 sseu->eu_total -= hweight8(subslice_7eu);
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02004564 }
4565 }
4566}
4567
Imre Deak615d8902016-08-31 19:13:03 +03004568static void i915_print_sseu_info(struct seq_file *m, bool is_available_info,
4569 const struct sseu_dev_info *sseu)
4570{
4571 struct drm_i915_private *dev_priv = node_to_i915(m->private);
4572 const char *type = is_available_info ? "Available" : "Enabled";
4573
Imre Deakc67ba532016-08-31 19:13:06 +03004574 seq_printf(m, " %s Slice Mask: %04x\n", type,
4575 sseu->slice_mask);
Imre Deak615d8902016-08-31 19:13:03 +03004576 seq_printf(m, " %s Slice Total: %u\n", type,
Imre Deakf08a0c92016-08-31 19:13:04 +03004577 hweight8(sseu->slice_mask));
Imre Deak615d8902016-08-31 19:13:03 +03004578 seq_printf(m, " %s Subslice Total: %u\n", type,
Imre Deak57ec1712016-08-31 19:13:05 +03004579 sseu_subslice_total(sseu));
Imre Deakc67ba532016-08-31 19:13:06 +03004580 seq_printf(m, " %s Subslice Mask: %04x\n", type,
4581 sseu->subslice_mask);
Imre Deak615d8902016-08-31 19:13:03 +03004582 seq_printf(m, " %s Subslice Per Slice: %u\n", type,
Imre Deak57ec1712016-08-31 19:13:05 +03004583 hweight8(sseu->subslice_mask));
Imre Deak615d8902016-08-31 19:13:03 +03004584 seq_printf(m, " %s EU Total: %u\n", type,
4585 sseu->eu_total);
4586 seq_printf(m, " %s EU Per Subslice: %u\n", type,
4587 sseu->eu_per_subslice);
4588
4589 if (!is_available_info)
4590 return;
4591
4592 seq_printf(m, " Has Pooled EU: %s\n", yesno(HAS_POOLED_EU(dev_priv)));
4593 if (HAS_POOLED_EU(dev_priv))
4594 seq_printf(m, " Min EU in pool: %u\n", sseu->min_eu_in_pool);
4595
4596 seq_printf(m, " Has Slice Power Gating: %s\n",
4597 yesno(sseu->has_slice_pg));
4598 seq_printf(m, " Has Subslice Power Gating: %s\n",
4599 yesno(sseu->has_subslice_pg));
4600 seq_printf(m, " Has EU Power Gating: %s\n",
4601 yesno(sseu->has_eu_pg));
4602}
4603
Jeff McGee38732182015-02-13 10:27:54 -06004604static int i915_sseu_status(struct seq_file *m, void *unused)
4605{
David Weinehall36cdd012016-08-22 13:59:31 +03004606 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Imre Deak915490d2016-08-31 19:13:01 +03004607 struct sseu_dev_info sseu;
Jeff McGee38732182015-02-13 10:27:54 -06004608
David Weinehall36cdd012016-08-22 13:59:31 +03004609 if (INTEL_GEN(dev_priv) < 8)
Jeff McGee38732182015-02-13 10:27:54 -06004610 return -ENODEV;
4611
4612 seq_puts(m, "SSEU Device Info\n");
Imre Deak615d8902016-08-31 19:13:03 +03004613 i915_print_sseu_info(m, true, &INTEL_INFO(dev_priv)->sseu);
Jeff McGee38732182015-02-13 10:27:54 -06004614
Jeff McGee7f992ab2015-02-13 10:27:55 -06004615 seq_puts(m, "SSEU Device Status\n");
Imre Deak915490d2016-08-31 19:13:01 +03004616 memset(&sseu, 0, sizeof(sseu));
David Weinehall238010e2016-08-01 17:33:27 +03004617
4618 intel_runtime_pm_get(dev_priv);
4619
David Weinehall36cdd012016-08-22 13:59:31 +03004620 if (IS_CHERRYVIEW(dev_priv)) {
Imre Deak915490d2016-08-31 19:13:01 +03004621 cherryview_sseu_device_status(dev_priv, &sseu);
David Weinehall36cdd012016-08-22 13:59:31 +03004622 } else if (IS_BROADWELL(dev_priv)) {
Imre Deak915490d2016-08-31 19:13:01 +03004623 broadwell_sseu_device_status(dev_priv, &sseu);
David Weinehall36cdd012016-08-22 13:59:31 +03004624 } else if (INTEL_GEN(dev_priv) >= 9) {
Imre Deak915490d2016-08-31 19:13:01 +03004625 gen9_sseu_device_status(dev_priv, &sseu);
Jeff McGee7f992ab2015-02-13 10:27:55 -06004626 }
David Weinehall238010e2016-08-01 17:33:27 +03004627
4628 intel_runtime_pm_put(dev_priv);
4629
Imre Deak615d8902016-08-31 19:13:03 +03004630 i915_print_sseu_info(m, false, &sseu);
Jeff McGee7f992ab2015-02-13 10:27:55 -06004631
Jeff McGee38732182015-02-13 10:27:54 -06004632 return 0;
4633}
4634
Ben Widawsky6d794d42011-04-25 11:25:56 -07004635static int i915_forcewake_open(struct inode *inode, struct file *file)
4636{
David Weinehall36cdd012016-08-22 13:59:31 +03004637 struct drm_i915_private *dev_priv = inode->i_private;
Ben Widawsky6d794d42011-04-25 11:25:56 -07004638
David Weinehall36cdd012016-08-22 13:59:31 +03004639 if (INTEL_GEN(dev_priv) < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07004640 return 0;
4641
Chris Wilson6daccb02015-01-16 11:34:35 +02004642 intel_runtime_pm_get(dev_priv);
Mika Kuoppala59bad942015-01-16 11:34:40 +02004643 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6d794d42011-04-25 11:25:56 -07004644
4645 return 0;
4646}
4647
Ben Widawskyc43b5632012-04-16 14:07:40 -07004648static int i915_forcewake_release(struct inode *inode, struct file *file)
Ben Widawsky6d794d42011-04-25 11:25:56 -07004649{
David Weinehall36cdd012016-08-22 13:59:31 +03004650 struct drm_i915_private *dev_priv = inode->i_private;
Ben Widawsky6d794d42011-04-25 11:25:56 -07004651
David Weinehall36cdd012016-08-22 13:59:31 +03004652 if (INTEL_GEN(dev_priv) < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07004653 return 0;
4654
Mika Kuoppala59bad942015-01-16 11:34:40 +02004655 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Chris Wilson6daccb02015-01-16 11:34:35 +02004656 intel_runtime_pm_put(dev_priv);
Ben Widawsky6d794d42011-04-25 11:25:56 -07004657
4658 return 0;
4659}
4660
4661static const struct file_operations i915_forcewake_fops = {
4662 .owner = THIS_MODULE,
4663 .open = i915_forcewake_open,
4664 .release = i915_forcewake_release,
4665};
4666
Lyude317eaa92017-02-03 21:18:25 -05004667static int i915_hpd_storm_ctl_show(struct seq_file *m, void *data)
4668{
4669 struct drm_i915_private *dev_priv = m->private;
4670 struct i915_hotplug *hotplug = &dev_priv->hotplug;
4671
4672 seq_printf(m, "Threshold: %d\n", hotplug->hpd_storm_threshold);
4673 seq_printf(m, "Detected: %s\n",
4674 yesno(delayed_work_pending(&hotplug->reenable_work)));
4675
4676 return 0;
4677}
4678
4679static ssize_t i915_hpd_storm_ctl_write(struct file *file,
4680 const char __user *ubuf, size_t len,
4681 loff_t *offp)
4682{
4683 struct seq_file *m = file->private_data;
4684 struct drm_i915_private *dev_priv = m->private;
4685 struct i915_hotplug *hotplug = &dev_priv->hotplug;
4686 unsigned int new_threshold;
4687 int i;
4688 char *newline;
4689 char tmp[16];
4690
4691 if (len >= sizeof(tmp))
4692 return -EINVAL;
4693
4694 if (copy_from_user(tmp, ubuf, len))
4695 return -EFAULT;
4696
4697 tmp[len] = '\0';
4698
4699 /* Strip newline, if any */
4700 newline = strchr(tmp, '\n');
4701 if (newline)
4702 *newline = '\0';
4703
4704 if (strcmp(tmp, "reset") == 0)
4705 new_threshold = HPD_STORM_DEFAULT_THRESHOLD;
4706 else if (kstrtouint(tmp, 10, &new_threshold) != 0)
4707 return -EINVAL;
4708
4709 if (new_threshold > 0)
4710 DRM_DEBUG_KMS("Setting HPD storm detection threshold to %d\n",
4711 new_threshold);
4712 else
4713 DRM_DEBUG_KMS("Disabling HPD storm detection\n");
4714
4715 spin_lock_irq(&dev_priv->irq_lock);
4716 hotplug->hpd_storm_threshold = new_threshold;
4717 /* Reset the HPD storm stats so we don't accidentally trigger a storm */
4718 for_each_hpd_pin(i)
4719 hotplug->stats[i].count = 0;
4720 spin_unlock_irq(&dev_priv->irq_lock);
4721
4722 /* Re-enable hpd immediately if we were in an irq storm */
4723 flush_delayed_work(&dev_priv->hotplug.reenable_work);
4724
4725 return len;
4726}
4727
4728static int i915_hpd_storm_ctl_open(struct inode *inode, struct file *file)
4729{
4730 return single_open(file, i915_hpd_storm_ctl_show, inode->i_private);
4731}
4732
4733static const struct file_operations i915_hpd_storm_ctl_fops = {
4734 .owner = THIS_MODULE,
4735 .open = i915_hpd_storm_ctl_open,
4736 .read = seq_read,
4737 .llseek = seq_lseek,
4738 .release = single_release,
4739 .write = i915_hpd_storm_ctl_write
4740};
4741
Lespiau, Damien06c5bf82013-10-17 19:09:56 +01004742static const struct drm_info_list i915_debugfs_list[] = {
Chris Wilson311bd682011-01-13 19:06:50 +00004743 {"i915_capabilities", i915_capabilities, 0},
Chris Wilson73aa8082010-09-30 11:46:12 +01004744 {"i915_gem_objects", i915_gem_object_info, 0},
Chris Wilson08c18322011-01-10 00:00:24 +00004745 {"i915_gem_gtt", i915_gem_gtt_info, 0},
Chris Wilson6da84822016-08-15 10:48:44 +01004746 {"i915_gem_pin_display", i915_gem_gtt_info, 0, (void *)1},
Chris Wilson6d2b88852013-08-07 18:30:54 +01004747 {"i915_gem_stolen", i915_gem_stolen_list_info },
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01004748 {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05004749 {"i915_gem_request", i915_gem_request_info, 0},
4750 {"i915_gem_seqno", i915_gem_seqno_info, 0},
Chris Wilsona6172a82009-02-11 14:26:38 +00004751 {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05004752 {"i915_gem_interrupt", i915_interrupt_info, 0},
Brad Volkin493018d2014-12-11 12:13:08 -08004753 {"i915_gem_batch_pool", i915_gem_batch_pool_info, 0},
Dave Gordon8b417c22015-08-12 15:43:44 +01004754 {"i915_guc_info", i915_guc_info, 0},
Alex Daifdf5d352015-08-12 15:43:37 +01004755 {"i915_guc_load_status", i915_guc_load_status_info, 0},
Alex Dai4c7e77f2015-08-12 15:43:40 +01004756 {"i915_guc_log_dump", i915_guc_log_dump, 0},
Anusha Srivatsa0509ead2017-01-18 08:05:56 -08004757 {"i915_huc_load_status", i915_huc_load_status_info, 0},
Deepak Sadb4bd12014-03-31 11:30:02 +05304758 {"i915_frequency_info", i915_frequency_info, 0},
Chris Wilsonf6544492015-01-26 18:03:04 +02004759 {"i915_hangcheck_info", i915_hangcheck_info, 0},
Jesse Barnesf97108d2010-01-29 11:27:07 -08004760 {"i915_drpc_info", i915_drpc_info, 0},
Jesse Barnes7648fa92010-05-20 14:28:11 -07004761 {"i915_emon_status", i915_emon_status, 0},
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07004762 {"i915_ring_freq_table", i915_ring_freq_table, 0},
Daniel Vetter9a851782015-06-18 10:30:22 +02004763 {"i915_frontbuffer_tracking", i915_frontbuffer_tracking, 0},
Jesse Barnesb5e50c32010-02-05 12:42:41 -08004764 {"i915_fbc_status", i915_fbc_status, 0},
Paulo Zanoni92d44622013-05-31 16:33:24 -03004765 {"i915_ips_status", i915_ips_status, 0},
Jesse Barnes4a9bef32010-02-05 12:47:35 -08004766 {"i915_sr_status", i915_sr_status, 0},
Chris Wilson44834a62010-08-19 16:09:23 +01004767 {"i915_opregion", i915_opregion, 0},
Jani Nikulaada8f952015-12-15 13:17:12 +02004768 {"i915_vbt", i915_vbt, 0},
Chris Wilson37811fc2010-08-25 22:45:57 +01004769 {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
Ben Widawskye76d3632011-03-19 18:14:29 -07004770 {"i915_context_status", i915_context_status, 0},
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01004771 {"i915_dump_lrc", i915_dump_lrc, 0},
Mika Kuoppalaf65367b2015-01-16 11:34:42 +02004772 {"i915_forcewake_domains", i915_forcewake_domains, 0},
Daniel Vetterea16a3c2011-12-14 13:57:16 +01004773 {"i915_swizzle_info", i915_swizzle_info, 0},
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01004774 {"i915_ppgtt_info", i915_ppgtt_info, 0},
Ben Widawsky63573eb2013-07-04 11:02:07 -07004775 {"i915_llc", i915_llc, 0},
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03004776 {"i915_edp_psr_status", i915_edp_psr_status, 0},
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004777 {"i915_sink_crc_eDP1", i915_sink_crc, 0},
Jesse Barnesec013e72013-08-20 10:29:23 +01004778 {"i915_energy_uJ", i915_energy_uJ, 0},
Damien Lespiau6455c872015-06-04 18:23:57 +01004779 {"i915_runtime_pm_status", i915_runtime_pm_status, 0},
Imre Deak1da51582013-11-25 17:15:35 +02004780 {"i915_power_domain_info", i915_power_domain_info, 0},
Damien Lespiaub7cec662015-10-27 14:47:01 +02004781 {"i915_dmc_info", i915_dmc_info, 0},
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08004782 {"i915_display_info", i915_display_info, 0},
Chris Wilson1b365952016-10-04 21:11:31 +01004783 {"i915_engine_info", i915_engine_info, 0},
Ben Widawskye04934c2014-06-30 09:53:42 -07004784 {"i915_semaphore_status", i915_semaphore_status, 0},
Daniel Vetter728e29d2014-06-25 22:01:53 +03004785 {"i915_shared_dplls_info", i915_shared_dplls_info, 0},
Dave Airlie11bed952014-05-12 15:22:27 +10004786 {"i915_dp_mst_info", i915_dp_mst_info, 0},
Damien Lespiau1ed1ef92014-08-30 16:50:59 +01004787 {"i915_wa_registers", i915_wa_registers, 0},
Damien Lespiauc5511e42014-11-04 17:06:51 +00004788 {"i915_ddb_info", i915_ddb_info, 0},
Jeff McGee38732182015-02-13 10:27:54 -06004789 {"i915_sseu_status", i915_sseu_status, 0},
Vandana Kannana54746e2015-03-03 20:53:10 +05304790 {"i915_drrs_status", i915_drrs_status, 0},
Chris Wilson1854d5c2015-04-07 16:20:32 +01004791 {"i915_rps_boost_info", i915_rps_boost_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05004792};
Ben Gamari27c202a2009-07-01 22:26:52 -04004793#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
Ben Gamari20172632009-02-17 20:08:50 -05004794
Lespiau, Damien06c5bf82013-10-17 19:09:56 +01004795static const struct i915_debugfs_files {
Daniel Vetter34b96742013-07-04 20:49:44 +02004796 const char *name;
4797 const struct file_operations *fops;
4798} i915_debugfs_files[] = {
4799 {"i915_wedged", &i915_wedged_fops},
4800 {"i915_max_freq", &i915_max_freq_fops},
4801 {"i915_min_freq", &i915_min_freq_fops},
4802 {"i915_cache_sharing", &i915_cache_sharing_fops},
Chris Wilson094f9a52013-09-25 17:34:55 +01004803 {"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
4804 {"i915_ring_test_irq", &i915_ring_test_irq_fops},
Daniel Vetter34b96742013-07-04 20:49:44 +02004805 {"i915_gem_drop_caches", &i915_drop_caches_fops},
Chris Wilson98a2f412016-10-12 10:05:18 +01004806#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
Daniel Vetter34b96742013-07-04 20:49:44 +02004807 {"i915_error_state", &i915_error_state_fops},
Chris Wilson5a4c6f12017-02-14 16:46:11 +00004808 {"i915_gpu_info", &i915_gpu_info_fops},
Chris Wilson98a2f412016-10-12 10:05:18 +01004809#endif
Daniel Vetter34b96742013-07-04 20:49:44 +02004810 {"i915_next_seqno", &i915_next_seqno_fops},
Damien Lespiaubd9db022013-10-15 18:55:36 +01004811 {"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
Ville Syrjälä369a1342014-01-22 14:36:08 +02004812 {"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
4813 {"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
4814 {"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
Rodrigo Vivida46f932014-08-01 02:04:45 -07004815 {"i915_fbc_false_color", &i915_fbc_fc_fops},
Todd Previteeb3394fa2015-04-18 00:04:19 -07004816 {"i915_dp_test_data", &i915_displayport_test_data_fops},
4817 {"i915_dp_test_type", &i915_displayport_test_type_fops},
Sagar Arun Kamble685534e2016-10-12 21:54:41 +05304818 {"i915_dp_test_active", &i915_displayport_test_active_fops},
Lyude317eaa92017-02-03 21:18:25 -05004819 {"i915_guc_log_control", &i915_guc_log_control_fops},
4820 {"i915_hpd_storm_ctl", &i915_hpd_storm_ctl_fops}
Daniel Vetter34b96742013-07-04 20:49:44 +02004821};
4822
Chris Wilson1dac8912016-06-24 14:00:17 +01004823int i915_debugfs_register(struct drm_i915_private *dev_priv)
Ben Gamari20172632009-02-17 20:08:50 -05004824{
Chris Wilson91c8a322016-07-05 10:40:23 +01004825 struct drm_minor *minor = dev_priv->drm.primary;
Noralf Trønnesb05eeb02017-01-26 23:56:21 +01004826 struct dentry *ent;
Daniel Vetter34b96742013-07-04 20:49:44 +02004827 int ret, i;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004828
Noralf Trønnesb05eeb02017-01-26 23:56:21 +01004829 ent = debugfs_create_file("i915_forcewake_user", S_IRUSR,
4830 minor->debugfs_root, to_i915(minor->dev),
4831 &i915_forcewake_fops);
4832 if (!ent)
4833 return -ENOMEM;
Daniel Vetter6a9c3082011-12-14 13:57:11 +01004834
Tomeu Vizoso731035f2016-12-12 13:29:48 +01004835 ret = intel_pipe_crc_create(minor);
4836 if (ret)
4837 return ret;
Damien Lespiau07144422013-10-15 18:55:40 +01004838
Daniel Vetter34b96742013-07-04 20:49:44 +02004839 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
Noralf Trønnesb05eeb02017-01-26 23:56:21 +01004840 ent = debugfs_create_file(i915_debugfs_files[i].name,
4841 S_IRUGO | S_IWUSR,
4842 minor->debugfs_root,
4843 to_i915(minor->dev),
Daniel Vetter34b96742013-07-04 20:49:44 +02004844 i915_debugfs_files[i].fops);
Noralf Trønnesb05eeb02017-01-26 23:56:21 +01004845 if (!ent)
4846 return -ENOMEM;
Daniel Vetter34b96742013-07-04 20:49:44 +02004847 }
Mika Kuoppala40633212012-12-04 15:12:00 +02004848
Ben Gamari27c202a2009-07-01 22:26:52 -04004849 return drm_debugfs_create_files(i915_debugfs_list,
4850 I915_DEBUGFS_ENTRIES,
Ben Gamari20172632009-02-17 20:08:50 -05004851 minor->debugfs_root, minor);
4852}
4853
Jani Nikulaaa7471d2015-04-01 11:15:21 +03004854struct dpcd_block {
4855 /* DPCD dump start address. */
4856 unsigned int offset;
4857 /* DPCD dump end address, inclusive. If unset, .size will be used. */
4858 unsigned int end;
4859 /* DPCD dump size. Used if .end is unset. If unset, defaults to 1. */
4860 size_t size;
4861 /* Only valid for eDP. */
4862 bool edp;
4863};
4864
4865static const struct dpcd_block i915_dpcd_debug[] = {
4866 { .offset = DP_DPCD_REV, .size = DP_RECEIVER_CAP_SIZE },
4867 { .offset = DP_PSR_SUPPORT, .end = DP_PSR_CAPS },
4868 { .offset = DP_DOWNSTREAM_PORT_0, .size = 16 },
4869 { .offset = DP_LINK_BW_SET, .end = DP_EDP_CONFIGURATION_SET },
4870 { .offset = DP_SINK_COUNT, .end = DP_ADJUST_REQUEST_LANE2_3 },
4871 { .offset = DP_SET_POWER },
4872 { .offset = DP_EDP_DPCD_REV },
4873 { .offset = DP_EDP_GENERAL_CAP_1, .end = DP_EDP_GENERAL_CAP_3 },
4874 { .offset = DP_EDP_DISPLAY_CONTROL_REGISTER, .end = DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB },
4875 { .offset = DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET, .end = DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET },
4876};
4877
4878static int i915_dpcd_show(struct seq_file *m, void *data)
4879{
4880 struct drm_connector *connector = m->private;
4881 struct intel_dp *intel_dp =
4882 enc_to_intel_dp(&intel_attached_encoder(connector)->base);
4883 uint8_t buf[16];
4884 ssize_t err;
4885 int i;
4886
Mika Kuoppala5c1a8872015-05-15 13:09:21 +03004887 if (connector->status != connector_status_connected)
4888 return -ENODEV;
4889
Jani Nikulaaa7471d2015-04-01 11:15:21 +03004890 for (i = 0; i < ARRAY_SIZE(i915_dpcd_debug); i++) {
4891 const struct dpcd_block *b = &i915_dpcd_debug[i];
4892 size_t size = b->end ? b->end - b->offset + 1 : (b->size ?: 1);
4893
4894 if (b->edp &&
4895 connector->connector_type != DRM_MODE_CONNECTOR_eDP)
4896 continue;
4897
4898 /* low tech for now */
4899 if (WARN_ON(size > sizeof(buf)))
4900 continue;
4901
4902 err = drm_dp_dpcd_read(&intel_dp->aux, b->offset, buf, size);
4903 if (err <= 0) {
4904 DRM_ERROR("dpcd read (%zu bytes at %u) failed (%zd)\n",
4905 size, b->offset, err);
4906 continue;
4907 }
4908
4909 seq_printf(m, "%04x: %*ph\n", b->offset, (int) size, buf);
kbuild test robotb3f9d7d2015-04-16 18:34:06 +08004910 }
Jani Nikulaaa7471d2015-04-01 11:15:21 +03004911
4912 return 0;
4913}
4914
4915static int i915_dpcd_open(struct inode *inode, struct file *file)
4916{
4917 return single_open(file, i915_dpcd_show, inode->i_private);
4918}
4919
4920static const struct file_operations i915_dpcd_fops = {
4921 .owner = THIS_MODULE,
4922 .open = i915_dpcd_open,
4923 .read = seq_read,
4924 .llseek = seq_lseek,
4925 .release = single_release,
4926};
4927
David Weinehallecbd6782016-08-23 12:23:56 +03004928static int i915_panel_show(struct seq_file *m, void *data)
4929{
4930 struct drm_connector *connector = m->private;
4931 struct intel_dp *intel_dp =
4932 enc_to_intel_dp(&intel_attached_encoder(connector)->base);
4933
4934 if (connector->status != connector_status_connected)
4935 return -ENODEV;
4936
4937 seq_printf(m, "Panel power up delay: %d\n",
4938 intel_dp->panel_power_up_delay);
4939 seq_printf(m, "Panel power down delay: %d\n",
4940 intel_dp->panel_power_down_delay);
4941 seq_printf(m, "Backlight on delay: %d\n",
4942 intel_dp->backlight_on_delay);
4943 seq_printf(m, "Backlight off delay: %d\n",
4944 intel_dp->backlight_off_delay);
4945
4946 return 0;
4947}
4948
4949static int i915_panel_open(struct inode *inode, struct file *file)
4950{
4951 return single_open(file, i915_panel_show, inode->i_private);
4952}
4953
4954static const struct file_operations i915_panel_fops = {
4955 .owner = THIS_MODULE,
4956 .open = i915_panel_open,
4957 .read = seq_read,
4958 .llseek = seq_lseek,
4959 .release = single_release,
4960};
4961
Jani Nikulaaa7471d2015-04-01 11:15:21 +03004962/**
4963 * i915_debugfs_connector_add - add i915 specific connector debugfs files
4964 * @connector: pointer to a registered drm_connector
4965 *
4966 * Cleanup will be done by drm_connector_unregister() through a call to
4967 * drm_debugfs_connector_remove().
4968 *
4969 * Returns 0 on success, negative error codes on error.
4970 */
4971int i915_debugfs_connector_add(struct drm_connector *connector)
4972{
4973 struct dentry *root = connector->debugfs_entry;
4974
4975 /* The connector must have been registered beforehands. */
4976 if (!root)
4977 return -ENODEV;
4978
4979 if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
4980 connector->connector_type == DRM_MODE_CONNECTOR_eDP)
David Weinehallecbd6782016-08-23 12:23:56 +03004981 debugfs_create_file("i915_dpcd", S_IRUGO, root,
4982 connector, &i915_dpcd_fops);
4983
4984 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
4985 debugfs_create_file("i915_panel_timings", S_IRUGO, root,
4986 connector, &i915_panel_fops);
Jani Nikulaaa7471d2015-04-01 11:15:21 +03004987
4988 return 0;
4989}