blob: 59e099f9e49d9df0818b1f67810f3858594071a7 [file] [log] [blame]
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001/*
2 * linux/drivers/video/omap2/dss/dsi.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License version 2 as published by
9 * the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * more details.
15 *
16 * You should have received a copy of the GNU General Public License along with
17 * this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19
20#define DSS_SUBSYS_NAME "DSI"
21
22#include <linux/kernel.h>
23#include <linux/io.h>
24#include <linux/clk.h>
25#include <linux/device.h>
26#include <linux/err.h>
27#include <linux/interrupt.h>
28#include <linux/delay.h>
29#include <linux/mutex.h>
Paul Gortmaker355b2002011-07-03 16:17:28 -040030#include <linux/module.h>
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +020031#include <linux/semaphore.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020032#include <linux/seq_file.h>
33#include <linux/platform_device.h>
34#include <linux/regulator/consumer.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020035#include <linux/wait.h>
Tomi Valkeinen18946f62010-01-12 14:16:41 +020036#include <linux/workqueue.h>
Tomi Valkeinen40885ab2010-07-28 15:53:38 +030037#include <linux/sched.h>
Archit Tanejaf1da39d2011-05-12 17:26:27 +053038#include <linux/slab.h>
Archit Taneja5a8b5722011-05-12 17:26:29 +053039#include <linux/debugfs.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030040#include <linux/pm_runtime.h>
Tomi Valkeinen6274a612012-08-21 15:35:42 +030041#include <linux/of.h>
Rob Herring09bffa62017-03-22 08:26:08 -050042#include <linux/of_graph.h>
Tomi Valkeinen6274a612012-08-21 15:35:42 +030043#include <linux/of_platform.h>
Tomi Valkeinen736e60d2015-06-04 15:22:23 +030044#include <linux/component.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020045
Archit Taneja7a7c48f2011-08-25 18:25:03 +053046#include <video/mipi_display.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020047
Peter Ujfalusi32043da2016-05-27 14:40:49 +030048#include "omapdss.h"
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020049#include "dss.h"
Archit Taneja819d8072011-03-01 11:54:00 +053050#include "dss_features.h"
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020051
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020052#define DSI_CATCH_MISSING_TE
53
Tomi Valkeinen68104462013-12-17 13:53:28 +020054struct dsi_reg { u16 module; u16 idx; };
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020055
Tomi Valkeinen68104462013-12-17 13:53:28 +020056#define DSI_REG(mod, idx) ((const struct dsi_reg) { mod, idx })
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020057
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020058/* DSI Protocol Engine */
59
Tomi Valkeinen68104462013-12-17 13:53:28 +020060#define DSI_PROTO 0
61#define DSI_PROTO_SZ 0x200
62
63#define DSI_REVISION DSI_REG(DSI_PROTO, 0x0000)
64#define DSI_SYSCONFIG DSI_REG(DSI_PROTO, 0x0010)
65#define DSI_SYSSTATUS DSI_REG(DSI_PROTO, 0x0014)
66#define DSI_IRQSTATUS DSI_REG(DSI_PROTO, 0x0018)
67#define DSI_IRQENABLE DSI_REG(DSI_PROTO, 0x001C)
68#define DSI_CTRL DSI_REG(DSI_PROTO, 0x0040)
69#define DSI_GNQ DSI_REG(DSI_PROTO, 0x0044)
70#define DSI_COMPLEXIO_CFG1 DSI_REG(DSI_PROTO, 0x0048)
71#define DSI_COMPLEXIO_IRQ_STATUS DSI_REG(DSI_PROTO, 0x004C)
72#define DSI_COMPLEXIO_IRQ_ENABLE DSI_REG(DSI_PROTO, 0x0050)
73#define DSI_CLK_CTRL DSI_REG(DSI_PROTO, 0x0054)
74#define DSI_TIMING1 DSI_REG(DSI_PROTO, 0x0058)
75#define DSI_TIMING2 DSI_REG(DSI_PROTO, 0x005C)
76#define DSI_VM_TIMING1 DSI_REG(DSI_PROTO, 0x0060)
77#define DSI_VM_TIMING2 DSI_REG(DSI_PROTO, 0x0064)
78#define DSI_VM_TIMING3 DSI_REG(DSI_PROTO, 0x0068)
79#define DSI_CLK_TIMING DSI_REG(DSI_PROTO, 0x006C)
80#define DSI_TX_FIFO_VC_SIZE DSI_REG(DSI_PROTO, 0x0070)
81#define DSI_RX_FIFO_VC_SIZE DSI_REG(DSI_PROTO, 0x0074)
82#define DSI_COMPLEXIO_CFG2 DSI_REG(DSI_PROTO, 0x0078)
83#define DSI_RX_FIFO_VC_FULLNESS DSI_REG(DSI_PROTO, 0x007C)
84#define DSI_VM_TIMING4 DSI_REG(DSI_PROTO, 0x0080)
85#define DSI_TX_FIFO_VC_EMPTINESS DSI_REG(DSI_PROTO, 0x0084)
86#define DSI_VM_TIMING5 DSI_REG(DSI_PROTO, 0x0088)
87#define DSI_VM_TIMING6 DSI_REG(DSI_PROTO, 0x008C)
88#define DSI_VM_TIMING7 DSI_REG(DSI_PROTO, 0x0090)
89#define DSI_STOPCLK_TIMING DSI_REG(DSI_PROTO, 0x0094)
90#define DSI_VC_CTRL(n) DSI_REG(DSI_PROTO, 0x0100 + (n * 0x20))
91#define DSI_VC_TE(n) DSI_REG(DSI_PROTO, 0x0104 + (n * 0x20))
92#define DSI_VC_LONG_PACKET_HEADER(n) DSI_REG(DSI_PROTO, 0x0108 + (n * 0x20))
93#define DSI_VC_LONG_PACKET_PAYLOAD(n) DSI_REG(DSI_PROTO, 0x010C + (n * 0x20))
94#define DSI_VC_SHORT_PACKET_HEADER(n) DSI_REG(DSI_PROTO, 0x0110 + (n * 0x20))
95#define DSI_VC_IRQSTATUS(n) DSI_REG(DSI_PROTO, 0x0118 + (n * 0x20))
96#define DSI_VC_IRQENABLE(n) DSI_REG(DSI_PROTO, 0x011C + (n * 0x20))
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020097
98/* DSIPHY_SCP */
99
Tomi Valkeinen68104462013-12-17 13:53:28 +0200100#define DSI_PHY 1
101#define DSI_PHY_OFFSET 0x200
102#define DSI_PHY_SZ 0x40
103
104#define DSI_DSIPHY_CFG0 DSI_REG(DSI_PHY, 0x0000)
105#define DSI_DSIPHY_CFG1 DSI_REG(DSI_PHY, 0x0004)
106#define DSI_DSIPHY_CFG2 DSI_REG(DSI_PHY, 0x0008)
107#define DSI_DSIPHY_CFG5 DSI_REG(DSI_PHY, 0x0014)
108#define DSI_DSIPHY_CFG10 DSI_REG(DSI_PHY, 0x0028)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200109
110/* DSI_PLL_CTRL_SCP */
111
Tomi Valkeinen68104462013-12-17 13:53:28 +0200112#define DSI_PLL 2
113#define DSI_PLL_OFFSET 0x300
114#define DSI_PLL_SZ 0x20
115
116#define DSI_PLL_CONTROL DSI_REG(DSI_PLL, 0x0000)
117#define DSI_PLL_STATUS DSI_REG(DSI_PLL, 0x0004)
118#define DSI_PLL_GO DSI_REG(DSI_PLL, 0x0008)
119#define DSI_PLL_CONFIGURATION1 DSI_REG(DSI_PLL, 0x000C)
120#define DSI_PLL_CONFIGURATION2 DSI_REG(DSI_PLL, 0x0010)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200121
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530122#define REG_GET(dsidev, idx, start, end) \
123 FLD_GET(dsi_read_reg(dsidev, idx), start, end)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200124
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530125#define REG_FLD_MOD(dsidev, idx, val, start, end) \
126 dsi_write_reg(dsidev, idx, FLD_MOD(dsi_read_reg(dsidev, idx), val, start, end))
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200127
128/* Global interrupts */
129#define DSI_IRQ_VC0 (1 << 0)
130#define DSI_IRQ_VC1 (1 << 1)
131#define DSI_IRQ_VC2 (1 << 2)
132#define DSI_IRQ_VC3 (1 << 3)
133#define DSI_IRQ_WAKEUP (1 << 4)
134#define DSI_IRQ_RESYNC (1 << 5)
135#define DSI_IRQ_PLL_LOCK (1 << 7)
136#define DSI_IRQ_PLL_UNLOCK (1 << 8)
137#define DSI_IRQ_PLL_RECALL (1 << 9)
138#define DSI_IRQ_COMPLEXIO_ERR (1 << 10)
139#define DSI_IRQ_HS_TX_TIMEOUT (1 << 14)
140#define DSI_IRQ_LP_RX_TIMEOUT (1 << 15)
141#define DSI_IRQ_TE_TRIGGER (1 << 16)
142#define DSI_IRQ_ACK_TRIGGER (1 << 17)
143#define DSI_IRQ_SYNC_LOST (1 << 18)
144#define DSI_IRQ_LDO_POWER_GOOD (1 << 19)
145#define DSI_IRQ_TA_TIMEOUT (1 << 20)
146#define DSI_IRQ_ERROR_MASK \
147 (DSI_IRQ_HS_TX_TIMEOUT | DSI_IRQ_LP_RX_TIMEOUT | DSI_IRQ_SYNC_LOST | \
Dan Carpenter00355412015-11-23 21:22:36 +0300148 DSI_IRQ_TA_TIMEOUT)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200149#define DSI_IRQ_CHANNEL_MASK 0xf
150
151/* Virtual channel interrupts */
152#define DSI_VC_IRQ_CS (1 << 0)
153#define DSI_VC_IRQ_ECC_CORR (1 << 1)
154#define DSI_VC_IRQ_PACKET_SENT (1 << 2)
155#define DSI_VC_IRQ_FIFO_TX_OVF (1 << 3)
156#define DSI_VC_IRQ_FIFO_RX_OVF (1 << 4)
157#define DSI_VC_IRQ_BTA (1 << 5)
158#define DSI_VC_IRQ_ECC_NO_CORR (1 << 6)
159#define DSI_VC_IRQ_FIFO_TX_UDF (1 << 7)
160#define DSI_VC_IRQ_PP_BUSY_CHANGE (1 << 8)
161#define DSI_VC_IRQ_ERROR_MASK \
162 (DSI_VC_IRQ_CS | DSI_VC_IRQ_ECC_CORR | DSI_VC_IRQ_FIFO_TX_OVF | \
163 DSI_VC_IRQ_FIFO_RX_OVF | DSI_VC_IRQ_ECC_NO_CORR | \
164 DSI_VC_IRQ_FIFO_TX_UDF)
165
166/* ComplexIO interrupts */
167#define DSI_CIO_IRQ_ERRSYNCESC1 (1 << 0)
168#define DSI_CIO_IRQ_ERRSYNCESC2 (1 << 1)
169#define DSI_CIO_IRQ_ERRSYNCESC3 (1 << 2)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200170#define DSI_CIO_IRQ_ERRSYNCESC4 (1 << 3)
171#define DSI_CIO_IRQ_ERRSYNCESC5 (1 << 4)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200172#define DSI_CIO_IRQ_ERRESC1 (1 << 5)
173#define DSI_CIO_IRQ_ERRESC2 (1 << 6)
174#define DSI_CIO_IRQ_ERRESC3 (1 << 7)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200175#define DSI_CIO_IRQ_ERRESC4 (1 << 8)
176#define DSI_CIO_IRQ_ERRESC5 (1 << 9)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200177#define DSI_CIO_IRQ_ERRCONTROL1 (1 << 10)
178#define DSI_CIO_IRQ_ERRCONTROL2 (1 << 11)
179#define DSI_CIO_IRQ_ERRCONTROL3 (1 << 12)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200180#define DSI_CIO_IRQ_ERRCONTROL4 (1 << 13)
181#define DSI_CIO_IRQ_ERRCONTROL5 (1 << 14)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200182#define DSI_CIO_IRQ_STATEULPS1 (1 << 15)
183#define DSI_CIO_IRQ_STATEULPS2 (1 << 16)
184#define DSI_CIO_IRQ_STATEULPS3 (1 << 17)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200185#define DSI_CIO_IRQ_STATEULPS4 (1 << 18)
186#define DSI_CIO_IRQ_STATEULPS5 (1 << 19)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200187#define DSI_CIO_IRQ_ERRCONTENTIONLP0_1 (1 << 20)
188#define DSI_CIO_IRQ_ERRCONTENTIONLP1_1 (1 << 21)
189#define DSI_CIO_IRQ_ERRCONTENTIONLP0_2 (1 << 22)
190#define DSI_CIO_IRQ_ERRCONTENTIONLP1_2 (1 << 23)
191#define DSI_CIO_IRQ_ERRCONTENTIONLP0_3 (1 << 24)
192#define DSI_CIO_IRQ_ERRCONTENTIONLP1_3 (1 << 25)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200193#define DSI_CIO_IRQ_ERRCONTENTIONLP0_4 (1 << 26)
194#define DSI_CIO_IRQ_ERRCONTENTIONLP1_4 (1 << 27)
195#define DSI_CIO_IRQ_ERRCONTENTIONLP0_5 (1 << 28)
196#define DSI_CIO_IRQ_ERRCONTENTIONLP1_5 (1 << 29)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200197#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL0 (1 << 30)
198#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL1 (1 << 31)
Tomi Valkeinenbbecb502010-05-10 14:35:33 +0300199#define DSI_CIO_IRQ_ERROR_MASK \
200 (DSI_CIO_IRQ_ERRSYNCESC1 | DSI_CIO_IRQ_ERRSYNCESC2 | \
Tomi Valkeinen67056152011-03-24 16:30:17 +0200201 DSI_CIO_IRQ_ERRSYNCESC3 | DSI_CIO_IRQ_ERRSYNCESC4 | \
202 DSI_CIO_IRQ_ERRSYNCESC5 | \
203 DSI_CIO_IRQ_ERRESC1 | DSI_CIO_IRQ_ERRESC2 | \
204 DSI_CIO_IRQ_ERRESC3 | DSI_CIO_IRQ_ERRESC4 | \
205 DSI_CIO_IRQ_ERRESC5 | \
206 DSI_CIO_IRQ_ERRCONTROL1 | DSI_CIO_IRQ_ERRCONTROL2 | \
207 DSI_CIO_IRQ_ERRCONTROL3 | DSI_CIO_IRQ_ERRCONTROL4 | \
208 DSI_CIO_IRQ_ERRCONTROL5 | \
Tomi Valkeinenbbecb502010-05-10 14:35:33 +0300209 DSI_CIO_IRQ_ERRCONTENTIONLP0_1 | DSI_CIO_IRQ_ERRCONTENTIONLP1_1 | \
210 DSI_CIO_IRQ_ERRCONTENTIONLP0_2 | DSI_CIO_IRQ_ERRCONTENTIONLP1_2 | \
Tomi Valkeinen67056152011-03-24 16:30:17 +0200211 DSI_CIO_IRQ_ERRCONTENTIONLP0_3 | DSI_CIO_IRQ_ERRCONTENTIONLP1_3 | \
212 DSI_CIO_IRQ_ERRCONTENTIONLP0_4 | DSI_CIO_IRQ_ERRCONTENTIONLP1_4 | \
213 DSI_CIO_IRQ_ERRCONTENTIONLP0_5 | DSI_CIO_IRQ_ERRCONTENTIONLP1_5)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200214
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200215typedef void (*omap_dsi_isr_t) (void *arg, u32 mask);
216
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +0200217static int dsi_display_init_dispc(struct platform_device *dsidev,
Tomi Valkeinen0674d382015-11-05 10:01:02 +0200218 enum omap_channel channel);
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +0200219static void dsi_display_uninit_dispc(struct platform_device *dsidev,
Tomi Valkeinen0674d382015-11-05 10:01:02 +0200220 enum omap_channel channel);
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +0200221
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +0300222static int dsi_vc_send_null(struct omap_dss_device *dssdev, int channel);
223
Tomi Valkeinenacf604b2014-11-07 13:13:24 +0200224/* DSI PLL HSDIV indices */
225#define HSDIV_DISPC 0
226#define HSDIV_DSI 1
227
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200228#define DSI_MAX_NR_ISRS 2
Tomi Valkeinen739a7f42011-10-13 11:22:06 +0300229#define DSI_MAX_NR_LANES 5
230
Laurent Pinchart742e6932017-08-05 01:43:57 +0300231enum dsi_model {
232 DSI_MODEL_OMAP3,
233 DSI_MODEL_OMAP4,
234 DSI_MODEL_OMAP5,
235};
236
Tomi Valkeinen739a7f42011-10-13 11:22:06 +0300237enum dsi_lane_function {
238 DSI_LANE_UNUSED = 0,
239 DSI_LANE_CLK,
240 DSI_LANE_DATA1,
241 DSI_LANE_DATA2,
242 DSI_LANE_DATA3,
243 DSI_LANE_DATA4,
244};
245
246struct dsi_lane_config {
247 enum dsi_lane_function function;
248 u8 polarity;
249};
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200250
251struct dsi_isr_data {
252 omap_dsi_isr_t isr;
253 void *arg;
254 u32 mask;
255};
256
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200257enum fifo_size {
258 DSI_FIFO_SIZE_0 = 0,
259 DSI_FIFO_SIZE_32 = 1,
260 DSI_FIFO_SIZE_64 = 2,
261 DSI_FIFO_SIZE_96 = 3,
262 DSI_FIFO_SIZE_128 = 4,
263};
264
Archit Tanejad6049142011-08-22 11:58:08 +0530265enum dsi_vc_source {
266 DSI_VC_SOURCE_L4 = 0,
267 DSI_VC_SOURCE_VP,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200268};
269
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200270struct dsi_irq_stats {
271 unsigned long last_reset;
272 unsigned irq_count;
273 unsigned dsi_irqs[32];
274 unsigned vc_irqs[4][32];
275 unsigned cio_irqs[32];
276};
277
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200278struct dsi_isr_tables {
279 struct dsi_isr_data isr_table[DSI_MAX_NR_ISRS];
280 struct dsi_isr_data isr_table_vc[4][DSI_MAX_NR_ISRS];
281 struct dsi_isr_data isr_table_cio[DSI_MAX_NR_ISRS];
282};
283
Tomi Valkeinenf1e00012013-03-05 17:21:35 +0200284struct dsi_clk_calc_ctx {
285 struct platform_device *dsidev;
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +0300286 struct dss_pll *pll;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +0200287
288 /* inputs */
289
290 const struct omap_dss_dsi_config *config;
291
292 unsigned long req_pck_min, req_pck_nom, req_pck_max;
293
294 /* outputs */
295
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +0300296 struct dss_pll_clock_info dsi_cinfo;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +0200297 struct dispc_clock_info dispc_cinfo;
298
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300299 struct videomode vm;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +0200300 struct omap_dss_dsi_videomode_timings dsi_vm;
301};
302
Tomi Valkeinen7b71c412014-08-06 15:45:26 +0300303struct dsi_lp_clock_info {
304 unsigned long lp_clk;
305 u16 lp_clk_div;
306};
307
Laurent Pinchart742e6932017-08-05 01:43:57 +0300308struct dsi_module_id_data {
309 u32 address;
310 int id;
311};
312
313struct dsi_of_data {
314 enum dsi_model model;
315 const struct dss_pll_hw *pll_hw;
316 const struct dsi_module_id_data *modules;
317};
318
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530319struct dsi_data {
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +0000320 struct platform_device *pdev;
Tomi Valkeinen68104462013-12-17 13:53:28 +0200321 void __iomem *proto_base;
322 void __iomem *phy_base;
323 void __iomem *pll_base;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300324
Laurent Pinchart742e6932017-08-05 01:43:57 +0300325 const struct dsi_of_data *data;
Tomi Valkeinen11ee9602012-03-09 16:07:39 +0200326 int module_id;
327
archit tanejaaffe3602011-02-23 08:41:03 +0000328 int irq;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200329
Tomi Valkeinen0925afc2014-04-11 13:49:55 +0300330 bool is_enabled;
331
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300332 struct clk *dss_clk;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300333
Tomi Valkeinena0d269e2012-11-27 17:05:54 +0200334 struct dispc_clock_info user_dispc_cinfo;
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +0300335 struct dss_pll_clock_info user_dsi_cinfo;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200336
Tomi Valkeinen7b71c412014-08-06 15:45:26 +0300337 struct dsi_lp_clock_info user_lp_cinfo;
338 struct dsi_lp_clock_info current_lp_cinfo;
339
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +0300340 struct dss_pll pll;
341
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +0300342 bool vdds_dsi_enabled;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200343 struct regulator *vdds_dsi_reg;
344
345 struct {
Archit Tanejad6049142011-08-22 11:58:08 +0530346 enum dsi_vc_source source;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200347 struct omap_dss_device *dssdev;
Tomi Valkeinen558c73e2013-09-25 14:40:06 +0300348 enum fifo_size tx_fifo_size;
349 enum fifo_size rx_fifo_size;
Archit Taneja5ee3c142011-03-02 12:35:53 +0530350 int vc_id;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200351 } vc[4];
352
353 struct mutex lock;
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +0200354 struct semaphore bus_lock;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200355
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200356 spinlock_t irq_lock;
357 struct dsi_isr_tables isr_tables;
358 /* space for a copy used by the interrupt handler */
359 struct dsi_isr_tables isr_tables_copy;
360
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200361 int update_channel;
Tomi Valkeinen477fed72013-10-02 14:41:24 +0300362#ifdef DSI_PERF_MEASURE
Tomi Valkeinen5476e742011-11-03 16:34:20 +0200363 unsigned update_bytes;
364#endif
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200365
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200366 bool te_enabled;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +0300367 bool ulps_enabled;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200368
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200369 void (*framedone_callback)(int, void *);
370 void *framedone_data;
371
372 struct delayed_work framedone_timeout_work;
373
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200374#ifdef DSI_CATCH_MISSING_TE
375 struct timer_list te_timer;
376#endif
377
378 unsigned long cache_req_pck;
379 unsigned long cache_clk_freq;
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +0300380 struct dss_pll_clock_info cache_cinfo;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200381
382 u32 errors;
383 spinlock_t errors_lock;
Tomi Valkeinen477fed72013-10-02 14:41:24 +0300384#ifdef DSI_PERF_MEASURE
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200385 ktime_t perf_setup_time;
386 ktime_t perf_start_time;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200387#endif
388 int debug_read;
389 int debug_write;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200390
391#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
392 spinlock_t irq_stats_lock;
393 struct dsi_irq_stats irq_stats;
394#endif
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +0300395
Tomi Valkeinend9820852011-10-12 15:05:59 +0300396 unsigned num_lanes_supported;
Tomi Valkeinen99322572013-03-05 10:37:02 +0200397 unsigned line_buffer_size;
Archit Taneja75d72472011-05-16 15:17:08 +0530398
Tomi Valkeinen739a7f42011-10-13 11:22:06 +0300399 struct dsi_lane_config lanes[DSI_MAX_NR_LANES];
400 unsigned num_lanes_used;
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +0300401
402 unsigned scp_clk_refcount;
Archit Taneja7d2572f2012-06-29 14:31:07 +0530403
404 struct dss_lcd_mgr_config mgr_config;
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300405 struct videomode vm;
Archit Taneja02c39602012-08-10 15:01:33 +0530406 enum omap_dss_dsi_pixel_format pix_fmt;
Archit Tanejadca2b152012-08-16 18:02:00 +0530407 enum omap_dss_dsi_mode mode;
Archit Taneja0b3ffe32012-08-13 22:13:39 +0530408 struct omap_dss_dsi_videomode_timings vm_timings;
Archit Taneja81b87f52012-09-26 16:30:49 +0530409
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300410 struct omap_dss_device output;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530411};
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200412
Archit Taneja2e868db2011-05-12 17:26:28 +0530413struct dsi_packet_sent_handler_data {
414 struct platform_device *dsidev;
415 struct completion *completion;
416};
417
Tomi Valkeinen6274a612012-08-21 15:35:42 +0300418static const struct of_device_id dsi_of_match[];
419
Tomi Valkeinen477fed72013-10-02 14:41:24 +0300420#ifdef DSI_PERF_MEASURE
Rusty Russell90ab5ee2012-01-13 09:32:20 +1030421static bool dsi_perf;
422module_param(dsi_perf, bool, 0644);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200423#endif
424
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530425static inline struct dsi_data *dsi_get_dsidrv_data(struct platform_device *dsidev)
426{
427 return dev_get_drvdata(&dsidev->dev);
428}
429
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530430static inline struct platform_device *dsi_get_dsidev_from_dssdev(struct omap_dss_device *dssdev)
431{
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +0300432 return to_platform_device(dssdev->dev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530433}
434
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +0300435static struct platform_device *dsi_get_dsidev_from_id(int module)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530436{
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300437 struct omap_dss_device *out;
Archit Taneja400e65d2012-07-04 13:48:34 +0530438 enum omap_dss_output_id id;
439
Tomi Valkeinen78e7f252012-10-15 12:48:11 +0300440 switch (module) {
441 case 0:
442 id = OMAP_DSS_OUTPUT_DSI1;
443 break;
444 case 1:
445 id = OMAP_DSS_OUTPUT_DSI2;
446 break;
447 default:
448 return NULL;
449 }
Archit Taneja400e65d2012-07-04 13:48:34 +0530450
451 out = omap_dss_get_output(id);
452
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300453 return out ? to_platform_device(out->dev) : NULL;
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530454}
455
456static inline void dsi_write_reg(struct platform_device *dsidev,
457 const struct dsi_reg idx, u32 val)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200458{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530459 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen68104462013-12-17 13:53:28 +0200460 void __iomem *base;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530461
Tomi Valkeinen68104462013-12-17 13:53:28 +0200462 switch(idx.module) {
463 case DSI_PROTO: base = dsi->proto_base; break;
464 case DSI_PHY: base = dsi->phy_base; break;
465 case DSI_PLL: base = dsi->pll_base; break;
466 default: return;
467 }
468
469 __raw_writel(val, base + idx.idx);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200470}
471
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530472static inline u32 dsi_read_reg(struct platform_device *dsidev,
473 const struct dsi_reg idx)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200474{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530475 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen68104462013-12-17 13:53:28 +0200476 void __iomem *base;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530477
Tomi Valkeinen68104462013-12-17 13:53:28 +0200478 switch(idx.module) {
479 case DSI_PROTO: base = dsi->proto_base; break;
480 case DSI_PHY: base = dsi->phy_base; break;
481 case DSI_PLL: base = dsi->pll_base; break;
482 default: return 0;
483 }
484
485 return __raw_readl(base + idx.idx);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200486}
487
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +0300488static void dsi_bus_lock(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200489{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530490 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
491 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
492
493 down(&dsi->bus_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200494}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200495
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +0300496static void dsi_bus_unlock(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200497{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530498 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
499 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
500
501 up(&dsi->bus_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200502}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200503
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530504static bool dsi_bus_is_locked(struct platform_device *dsidev)
Tomi Valkeinen4f765022010-01-18 16:27:52 +0200505{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530506 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
507
508 return dsi->bus_lock.count == 0;
Tomi Valkeinen4f765022010-01-18 16:27:52 +0200509}
510
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +0200511static void dsi_completion_handler(void *data, u32 mask)
512{
513 complete((struct completion *)data);
514}
515
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530516static inline int wait_for_bit_change(struct platform_device *dsidev,
517 const struct dsi_reg idx, int bitnum, int value)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200518{
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300519 unsigned long timeout;
520 ktime_t wait;
521 int t;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200522
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300523 /* first busyloop to see if the bit changes right away */
524 t = 100;
525 while (t-- > 0) {
526 if (REG_GET(dsidev, idx, bitnum, bitnum) == value)
527 return value;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200528 }
529
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300530 /* then loop for 500ms, sleeping for 1ms in between */
531 timeout = jiffies + msecs_to_jiffies(500);
532 while (time_before(jiffies, timeout)) {
533 if (REG_GET(dsidev, idx, bitnum, bitnum) == value)
534 return value;
535
536 wait = ns_to_ktime(1000 * 1000);
537 set_current_state(TASK_UNINTERRUPTIBLE);
538 schedule_hrtimeout(&wait, HRTIMER_MODE_REL);
539 }
540
541 return !value;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200542}
543
Tomi Valkeinen892fdcb2015-11-10 15:50:53 +0200544static u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt)
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530545{
546 switch (fmt) {
547 case OMAP_DSS_DSI_FMT_RGB888:
548 case OMAP_DSS_DSI_FMT_RGB666:
549 return 24;
550 case OMAP_DSS_DSI_FMT_RGB666_PACKED:
551 return 18;
552 case OMAP_DSS_DSI_FMT_RGB565:
553 return 16;
554 default:
555 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300556 return 0;
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530557 }
558}
559
Tomi Valkeinen477fed72013-10-02 14:41:24 +0300560#ifdef DSI_PERF_MEASURE
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530561static void dsi_perf_mark_setup(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200562{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530563 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
564 dsi->perf_setup_time = ktime_get();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200565}
566
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530567static void dsi_perf_mark_start(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200568{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530569 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
570 dsi->perf_start_time = ktime_get();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200571}
572
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530573static void dsi_perf_show(struct platform_device *dsidev, const char *name)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200574{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530575 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200576 ktime_t t, setup_time, trans_time;
577 u32 total_bytes;
578 u32 setup_us, trans_us, total_us;
579
580 if (!dsi_perf)
581 return;
582
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200583 t = ktime_get();
584
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530585 setup_time = ktime_sub(dsi->perf_start_time, dsi->perf_setup_time);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200586 setup_us = (u32)ktime_to_us(setup_time);
587 if (setup_us == 0)
588 setup_us = 1;
589
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530590 trans_time = ktime_sub(t, dsi->perf_start_time);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200591 trans_us = (u32)ktime_to_us(trans_time);
592 if (trans_us == 0)
593 trans_us = 1;
594
595 total_us = setup_us + trans_us;
596
Tomi Valkeinen5476e742011-11-03 16:34:20 +0200597 total_bytes = dsi->update_bytes;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200598
Joe Perches8dfe1622017-02-28 04:55:54 -0800599 pr_info("DSI(%s): %u us + %u us = %u us (%uHz), %u bytes, %u kbytes/sec\n",
600 name,
601 setup_us,
602 trans_us,
603 total_us,
604 1000 * 1000 / total_us,
605 total_bytes,
606 total_bytes * 1000 / total_us);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200607}
608#else
Tomi Valkeinen4a9a5e32011-05-23 16:36:09 +0300609static inline void dsi_perf_mark_setup(struct platform_device *dsidev)
610{
611}
612
613static inline void dsi_perf_mark_start(struct platform_device *dsidev)
614{
615}
616
617static inline void dsi_perf_show(struct platform_device *dsidev,
618 const char *name)
619{
620}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200621#endif
622
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530623static int verbose_irq;
624
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200625static void print_irq_status(u32 status)
626{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200627 if (status == 0)
628 return;
629
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530630 if (!verbose_irq && (status & ~DSI_IRQ_CHANNEL_MASK) == 0)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200631 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200632
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530633#define PIS(x) (status & DSI_IRQ_##x) ? (#x " ") : ""
634
635 pr_debug("DSI IRQ: 0x%x: %s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s\n",
636 status,
637 verbose_irq ? PIS(VC0) : "",
638 verbose_irq ? PIS(VC1) : "",
639 verbose_irq ? PIS(VC2) : "",
640 verbose_irq ? PIS(VC3) : "",
641 PIS(WAKEUP),
642 PIS(RESYNC),
643 PIS(PLL_LOCK),
644 PIS(PLL_UNLOCK),
645 PIS(PLL_RECALL),
646 PIS(COMPLEXIO_ERR),
647 PIS(HS_TX_TIMEOUT),
648 PIS(LP_RX_TIMEOUT),
649 PIS(TE_TRIGGER),
650 PIS(ACK_TRIGGER),
651 PIS(SYNC_LOST),
652 PIS(LDO_POWER_GOOD),
653 PIS(TA_TIMEOUT));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200654#undef PIS
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200655}
656
657static void print_irq_status_vc(int channel, u32 status)
658{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200659 if (status == 0)
660 return;
661
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530662 if (!verbose_irq && (status & ~DSI_VC_IRQ_PACKET_SENT) == 0)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200663 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200664
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530665#define PIS(x) (status & DSI_VC_IRQ_##x) ? (#x " ") : ""
666
667 pr_debug("DSI VC(%d) IRQ 0x%x: %s%s%s%s%s%s%s%s%s\n",
668 channel,
669 status,
670 PIS(CS),
671 PIS(ECC_CORR),
672 PIS(ECC_NO_CORR),
673 verbose_irq ? PIS(PACKET_SENT) : "",
674 PIS(BTA),
675 PIS(FIFO_TX_OVF),
676 PIS(FIFO_RX_OVF),
677 PIS(FIFO_TX_UDF),
678 PIS(PP_BUSY_CHANGE));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200679#undef PIS
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200680}
681
682static void print_irq_status_cio(u32 status)
683{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200684 if (status == 0)
685 return;
686
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530687#define PIS(x) (status & DSI_CIO_IRQ_##x) ? (#x " ") : ""
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200688
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530689 pr_debug("DSI CIO IRQ 0x%x: %s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s\n",
690 status,
691 PIS(ERRSYNCESC1),
692 PIS(ERRSYNCESC2),
693 PIS(ERRSYNCESC3),
694 PIS(ERRESC1),
695 PIS(ERRESC2),
696 PIS(ERRESC3),
697 PIS(ERRCONTROL1),
698 PIS(ERRCONTROL2),
699 PIS(ERRCONTROL3),
700 PIS(STATEULPS1),
701 PIS(STATEULPS2),
702 PIS(STATEULPS3),
703 PIS(ERRCONTENTIONLP0_1),
704 PIS(ERRCONTENTIONLP1_1),
705 PIS(ERRCONTENTIONLP0_2),
706 PIS(ERRCONTENTIONLP1_2),
707 PIS(ERRCONTENTIONLP0_3),
708 PIS(ERRCONTENTIONLP1_3),
709 PIS(ULPSACTIVENOT_ALL0),
710 PIS(ULPSACTIVENOT_ALL1));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200711#undef PIS
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200712}
713
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200714#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530715static void dsi_collect_irq_stats(struct platform_device *dsidev, u32 irqstatus,
716 u32 *vcstatus, u32 ciostatus)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200717{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530718 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200719 int i;
720
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530721 spin_lock(&dsi->irq_stats_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200722
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530723 dsi->irq_stats.irq_count++;
724 dss_collect_irq_stats(irqstatus, dsi->irq_stats.dsi_irqs);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200725
726 for (i = 0; i < 4; ++i)
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530727 dss_collect_irq_stats(vcstatus[i], dsi->irq_stats.vc_irqs[i]);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200728
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530729 dss_collect_irq_stats(ciostatus, dsi->irq_stats.cio_irqs);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200730
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530731 spin_unlock(&dsi->irq_stats_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200732}
733#else
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530734#define dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus)
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200735#endif
736
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200737static int debug_irq;
738
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530739static void dsi_handle_irq_errors(struct platform_device *dsidev, u32 irqstatus,
740 u32 *vcstatus, u32 ciostatus)
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200741{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530742 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200743 int i;
744
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200745 if (irqstatus & DSI_IRQ_ERROR_MASK) {
746 DSSERR("DSI error, irqstatus %x\n", irqstatus);
747 print_irq_status(irqstatus);
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530748 spin_lock(&dsi->errors_lock);
749 dsi->errors |= irqstatus & DSI_IRQ_ERROR_MASK;
750 spin_unlock(&dsi->errors_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200751 } else if (debug_irq) {
752 print_irq_status(irqstatus);
753 }
754
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200755 for (i = 0; i < 4; ++i) {
756 if (vcstatus[i] & DSI_VC_IRQ_ERROR_MASK) {
757 DSSERR("DSI VC(%d) error, vc irqstatus %x\n",
758 i, vcstatus[i]);
759 print_irq_status_vc(i, vcstatus[i]);
760 } else if (debug_irq) {
761 print_irq_status_vc(i, vcstatus[i]);
762 }
763 }
764
765 if (ciostatus & DSI_CIO_IRQ_ERROR_MASK) {
766 DSSERR("DSI CIO error, cio irqstatus %x\n", ciostatus);
767 print_irq_status_cio(ciostatus);
768 } else if (debug_irq) {
769 print_irq_status_cio(ciostatus);
770 }
771}
772
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200773static void dsi_call_isrs(struct dsi_isr_data *isr_array,
774 unsigned isr_array_size, u32 irqstatus)
775{
776 struct dsi_isr_data *isr_data;
777 int i;
778
779 for (i = 0; i < isr_array_size; i++) {
780 isr_data = &isr_array[i];
781 if (isr_data->isr && isr_data->mask & irqstatus)
782 isr_data->isr(isr_data->arg, irqstatus);
783 }
784}
785
786static void dsi_handle_isrs(struct dsi_isr_tables *isr_tables,
787 u32 irqstatus, u32 *vcstatus, u32 ciostatus)
788{
789 int i;
790
791 dsi_call_isrs(isr_tables->isr_table,
792 ARRAY_SIZE(isr_tables->isr_table),
793 irqstatus);
794
795 for (i = 0; i < 4; ++i) {
796 if (vcstatus[i] == 0)
797 continue;
798 dsi_call_isrs(isr_tables->isr_table_vc[i],
799 ARRAY_SIZE(isr_tables->isr_table_vc[i]),
800 vcstatus[i]);
801 }
802
803 if (ciostatus != 0)
804 dsi_call_isrs(isr_tables->isr_table_cio,
805 ARRAY_SIZE(isr_tables->isr_table_cio),
806 ciostatus);
807}
808
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200809static irqreturn_t omap_dsi_irq_handler(int irq, void *arg)
810{
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530811 struct platform_device *dsidev;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530812 struct dsi_data *dsi;
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200813 u32 irqstatus, vcstatus[4], ciostatus;
814 int i;
815
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530816 dsidev = (struct platform_device *) arg;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530817 dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530818
Tomi Valkeinen0925afc2014-04-11 13:49:55 +0300819 if (!dsi->is_enabled)
820 return IRQ_NONE;
821
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530822 spin_lock(&dsi->irq_lock);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200823
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530824 irqstatus = dsi_read_reg(dsidev, DSI_IRQSTATUS);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200825
826 /* IRQ is not for us */
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200827 if (!irqstatus) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530828 spin_unlock(&dsi->irq_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200829 return IRQ_NONE;
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200830 }
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200831
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530832 dsi_write_reg(dsidev, DSI_IRQSTATUS, irqstatus & ~DSI_IRQ_CHANNEL_MASK);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200833 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530834 dsi_read_reg(dsidev, DSI_IRQSTATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200835
836 for (i = 0; i < 4; ++i) {
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200837 if ((irqstatus & (1 << i)) == 0) {
838 vcstatus[i] = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200839 continue;
Tomi Valkeinenab83b142010-06-09 15:31:01 +0300840 }
841
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530842 vcstatus[i] = dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200843
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530844 dsi_write_reg(dsidev, DSI_VC_IRQSTATUS(i), vcstatus[i]);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200845 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530846 dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200847 }
848
849 if (irqstatus & DSI_IRQ_COMPLEXIO_ERR) {
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530850 ciostatus = dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200851
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530852 dsi_write_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS, ciostatus);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200853 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530854 dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200855 } else {
856 ciostatus = 0;
857 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200858
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200859#ifdef DSI_CATCH_MISSING_TE
860 if (irqstatus & DSI_IRQ_TE_TRIGGER)
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530861 del_timer(&dsi->te_timer);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200862#endif
863
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200864 /* make a copy and unlock, so that isrs can unregister
865 * themselves */
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530866 memcpy(&dsi->isr_tables_copy, &dsi->isr_tables,
867 sizeof(dsi->isr_tables));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200868
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530869 spin_unlock(&dsi->irq_lock);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200870
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530871 dsi_handle_isrs(&dsi->isr_tables_copy, irqstatus, vcstatus, ciostatus);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200872
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530873 dsi_handle_irq_errors(dsidev, irqstatus, vcstatus, ciostatus);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200874
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530875 dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200876
archit tanejaaffe3602011-02-23 08:41:03 +0000877 return IRQ_HANDLED;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200878}
879
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530880/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530881static void _omap_dsi_configure_irqs(struct platform_device *dsidev,
882 struct dsi_isr_data *isr_array,
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200883 unsigned isr_array_size, u32 default_mask,
884 const struct dsi_reg enable_reg,
885 const struct dsi_reg status_reg)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200886{
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200887 struct dsi_isr_data *isr_data;
888 u32 mask;
889 u32 old_mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200890 int i;
891
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200892 mask = default_mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200893
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200894 for (i = 0; i < isr_array_size; i++) {
895 isr_data = &isr_array[i];
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200896
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200897 if (isr_data->isr == NULL)
898 continue;
899
900 mask |= isr_data->mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200901 }
902
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530903 old_mask = dsi_read_reg(dsidev, enable_reg);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200904 /* clear the irqstatus for newly enabled irqs */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530905 dsi_write_reg(dsidev, status_reg, (mask ^ old_mask) & mask);
906 dsi_write_reg(dsidev, enable_reg, mask);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200907
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200908 /* flush posted writes */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530909 dsi_read_reg(dsidev, enable_reg);
910 dsi_read_reg(dsidev, status_reg);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200911}
912
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530913/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530914static void _omap_dsi_set_irqs(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200915{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530916 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200917 u32 mask = DSI_IRQ_ERROR_MASK;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200918#ifdef DSI_CATCH_MISSING_TE
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200919 mask |= DSI_IRQ_TE_TRIGGER;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200920#endif
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530921 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table,
922 ARRAY_SIZE(dsi->isr_tables.isr_table), mask,
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200923 DSI_IRQENABLE, DSI_IRQSTATUS);
924}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200925
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530926/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530927static void _omap_dsi_set_irqs_vc(struct platform_device *dsidev, int vc)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200928{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530929 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
930
931 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table_vc[vc],
932 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[vc]),
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200933 DSI_VC_IRQ_ERROR_MASK,
934 DSI_VC_IRQENABLE(vc), DSI_VC_IRQSTATUS(vc));
935}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200936
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530937/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530938static void _omap_dsi_set_irqs_cio(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200939{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530940 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
941
942 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table_cio,
943 ARRAY_SIZE(dsi->isr_tables.isr_table_cio),
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200944 DSI_CIO_IRQ_ERROR_MASK,
945 DSI_COMPLEXIO_IRQ_ENABLE, DSI_COMPLEXIO_IRQ_STATUS);
946}
947
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530948static void _dsi_initialize_irq(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200949{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530950 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200951 unsigned long flags;
952 int vc;
953
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530954 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200955
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530956 memset(&dsi->isr_tables, 0, sizeof(dsi->isr_tables));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200957
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530958 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200959 for (vc = 0; vc < 4; ++vc)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530960 _omap_dsi_set_irqs_vc(dsidev, vc);
961 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200962
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530963 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200964}
965
966static int _dsi_register_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
967 struct dsi_isr_data *isr_array, unsigned isr_array_size)
968{
969 struct dsi_isr_data *isr_data;
970 int free_idx;
971 int i;
972
973 BUG_ON(isr == NULL);
974
975 /* check for duplicate entry and find a free slot */
976 free_idx = -1;
977 for (i = 0; i < isr_array_size; i++) {
978 isr_data = &isr_array[i];
979
980 if (isr_data->isr == isr && isr_data->arg == arg &&
981 isr_data->mask == mask) {
982 return -EINVAL;
983 }
984
985 if (isr_data->isr == NULL && free_idx == -1)
986 free_idx = i;
987 }
988
989 if (free_idx == -1)
990 return -EBUSY;
991
992 isr_data = &isr_array[free_idx];
993 isr_data->isr = isr;
994 isr_data->arg = arg;
995 isr_data->mask = mask;
996
997 return 0;
998}
999
1000static int _dsi_unregister_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
1001 struct dsi_isr_data *isr_array, unsigned isr_array_size)
1002{
1003 struct dsi_isr_data *isr_data;
1004 int i;
1005
1006 for (i = 0; i < isr_array_size; i++) {
1007 isr_data = &isr_array[i];
1008 if (isr_data->isr != isr || isr_data->arg != arg ||
1009 isr_data->mask != mask)
1010 continue;
1011
1012 isr_data->isr = NULL;
1013 isr_data->arg = NULL;
1014 isr_data->mask = 0;
1015
1016 return 0;
1017 }
1018
1019 return -EINVAL;
1020}
1021
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301022static int dsi_register_isr(struct platform_device *dsidev, omap_dsi_isr_t isr,
1023 void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001024{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301025 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001026 unsigned long flags;
1027 int r;
1028
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301029 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001030
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301031 r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table,
1032 ARRAY_SIZE(dsi->isr_tables.isr_table));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001033
1034 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301035 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001036
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301037 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001038
1039 return r;
1040}
1041
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301042static int dsi_unregister_isr(struct platform_device *dsidev,
1043 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001044{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301045 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001046 unsigned long flags;
1047 int r;
1048
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301049 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001050
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301051 r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table,
1052 ARRAY_SIZE(dsi->isr_tables.isr_table));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001053
1054 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301055 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001056
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301057 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001058
1059 return r;
1060}
1061
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301062static int dsi_register_isr_vc(struct platform_device *dsidev, int channel,
1063 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001064{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301065 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001066 unsigned long flags;
1067 int r;
1068
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301069 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001070
1071 r = _dsi_register_isr(isr, arg, mask,
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301072 dsi->isr_tables.isr_table_vc[channel],
1073 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel]));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001074
1075 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301076 _omap_dsi_set_irqs_vc(dsidev, channel);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001077
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301078 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001079
1080 return r;
1081}
1082
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301083static int dsi_unregister_isr_vc(struct platform_device *dsidev, int channel,
1084 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001085{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301086 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001087 unsigned long flags;
1088 int r;
1089
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301090 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001091
1092 r = _dsi_unregister_isr(isr, arg, mask,
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301093 dsi->isr_tables.isr_table_vc[channel],
1094 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel]));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001095
1096 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301097 _omap_dsi_set_irqs_vc(dsidev, channel);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001098
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301099 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001100
1101 return r;
1102}
1103
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301104static int dsi_register_isr_cio(struct platform_device *dsidev,
1105 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001106{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301107 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001108 unsigned long flags;
1109 int r;
1110
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301111 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001112
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301113 r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio,
1114 ARRAY_SIZE(dsi->isr_tables.isr_table_cio));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001115
1116 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301117 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001118
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301119 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001120
1121 return r;
1122}
1123
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301124static int dsi_unregister_isr_cio(struct platform_device *dsidev,
1125 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001126{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301127 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001128 unsigned long flags;
1129 int r;
1130
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301131 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001132
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301133 r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio,
1134 ARRAY_SIZE(dsi->isr_tables.isr_table_cio));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001135
1136 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301137 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001138
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301139 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001140
1141 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001142}
1143
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301144static u32 dsi_get_errors(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001145{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301146 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001147 unsigned long flags;
1148 u32 e;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301149 spin_lock_irqsave(&dsi->errors_lock, flags);
1150 e = dsi->errors;
1151 dsi->errors = 0;
1152 spin_unlock_irqrestore(&dsi->errors_lock, flags);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001153 return e;
1154}
1155
Tomi Valkeinenf76b1782014-08-08 10:04:31 +03001156static int dsi_runtime_get(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001157{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001158 int r;
1159 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1160
1161 DSSDBG("dsi_runtime_get\n");
1162
1163 r = pm_runtime_get_sync(&dsi->pdev->dev);
1164 WARN_ON(r < 0);
1165 return r < 0 ? r : 0;
1166}
1167
Tomi Valkeinenf76b1782014-08-08 10:04:31 +03001168static void dsi_runtime_put(struct platform_device *dsidev)
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001169{
1170 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1171 int r;
1172
1173 DSSDBG("dsi_runtime_put\n");
1174
Tomi Valkeinen0eaf9f52012-01-23 13:23:08 +02001175 r = pm_runtime_put_sync(&dsi->pdev->dev);
Tomi Valkeinen5be3aeb2012-06-27 16:37:18 +03001176 WARN_ON(r < 0 && r != -ENOSYS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001177}
1178
Tomi Valkeinenb2541c42013-05-03 13:42:24 +03001179static int dsi_regulator_init(struct platform_device *dsidev)
1180{
1181 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1182 struct regulator *vdds_dsi;
1183
1184 if (dsi->vdds_dsi_reg != NULL)
1185 return 0;
1186
Tomi Valkeinen931d4bd2013-06-10 14:05:10 +03001187 vdds_dsi = devm_regulator_get(&dsi->pdev->dev, "vdd");
Tomi Valkeinenb2541c42013-05-03 13:42:24 +03001188
1189 if (IS_ERR(vdds_dsi)) {
Tomi Valkeinen40359a92013-12-19 16:15:34 +02001190 if (PTR_ERR(vdds_dsi) != -EPROBE_DEFER)
Tomi Valkeinen931d4bd2013-06-10 14:05:10 +03001191 DSSERR("can't get DSI VDD regulator\n");
Tomi Valkeinenb2541c42013-05-03 13:42:24 +03001192 return PTR_ERR(vdds_dsi);
1193 }
1194
1195 dsi->vdds_dsi_reg = vdds_dsi;
1196
1197 return 0;
1198}
1199
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301200static void _dsi_print_reset_status(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001201{
1202 u32 l;
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001203 int b0, b1, b2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001204
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001205 /* A dummy read using the SCP interface to any DSIPHY register is
1206 * required after DSIPHY reset to complete the reset of the DSI complex
1207 * I/O. */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301208 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001209
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001210 if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC)) {
1211 b0 = 28;
1212 b1 = 27;
1213 b2 = 26;
1214 } else {
1215 b0 = 24;
1216 b1 = 25;
1217 b2 = 26;
1218 }
1219
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +05301220#define DSI_FLD_GET(fld, start, end)\
1221 FLD_GET(dsi_read_reg(dsidev, DSI_##fld), start, end)
1222
1223 pr_debug("DSI resets: PLL (%d) CIO (%d) PHY (%x%x%x, %d, %d, %d)\n",
1224 DSI_FLD_GET(PLL_STATUS, 0, 0),
1225 DSI_FLD_GET(COMPLEXIO_CFG1, 29, 29),
1226 DSI_FLD_GET(DSIPHY_CFG5, b0, b0),
1227 DSI_FLD_GET(DSIPHY_CFG5, b1, b1),
1228 DSI_FLD_GET(DSIPHY_CFG5, b2, b2),
1229 DSI_FLD_GET(DSIPHY_CFG5, 29, 29),
1230 DSI_FLD_GET(DSIPHY_CFG5, 30, 30),
1231 DSI_FLD_GET(DSIPHY_CFG5, 31, 31));
1232
1233#undef DSI_FLD_GET
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001234}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001235
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301236static inline int dsi_if_enable(struct platform_device *dsidev, bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001237{
1238 DSSDBG("dsi_if_enable(%d)\n", enable);
1239
1240 enable = enable ? 1 : 0;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301241 REG_FLD_MOD(dsidev, DSI_CTRL, enable, 0, 0); /* IF_EN */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001242
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301243 if (wait_for_bit_change(dsidev, DSI_CTRL, 0, enable) != enable) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001244 DSSERR("Failed to set dsi_if_enable to %d\n", enable);
1245 return -EIO;
1246 }
1247
1248 return 0;
1249}
1250
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001251static unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001252{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301253 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1254
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001255 return dsi->pll.cinfo.clkout[HSDIV_DISPC];
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001256}
1257
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301258static unsigned long dsi_get_pll_hsdiv_dsi_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001259{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301260 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1261
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001262 return dsi->pll.cinfo.clkout[HSDIV_DSI];
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001263}
1264
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301265static unsigned long dsi_get_txbyteclkhs(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001266{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301267 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1268
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001269 return dsi->pll.cinfo.clkdco / 16;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001270}
1271
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301272static unsigned long dsi_fclk_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001273{
1274 unsigned long r;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001275 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001276
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +03001277 if (dss_get_dsi_clk_source(dsi->module_id) == DSS_CLK_SRC_FCK) {
Archit Taneja1bb47832011-02-24 14:17:30 +05301278 /* DSI FCLK source is DSS_CLK_FCK */
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001279 r = clk_get_rate(dsi->dss_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001280 } else {
Archit Taneja1bb47832011-02-24 14:17:30 +05301281 /* DSI FCLK source is dsi_pll_hsdiv_dsi_clk */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301282 r = dsi_get_pll_hsdiv_dsi_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001283 }
1284
1285 return r;
1286}
1287
Tomi Valkeinen7b71c412014-08-06 15:45:26 +03001288static int dsi_lp_clock_calc(unsigned long dsi_fclk,
1289 unsigned long lp_clk_min, unsigned long lp_clk_max,
1290 struct dsi_lp_clock_info *lp_cinfo)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001291{
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02001292 unsigned lp_clk_div;
1293 unsigned long lp_clk;
1294
1295 lp_clk_div = DIV_ROUND_UP(dsi_fclk, lp_clk_max * 2);
1296 lp_clk = dsi_fclk / 2 / lp_clk_div;
1297
1298 if (lp_clk < lp_clk_min || lp_clk > lp_clk_max)
1299 return -EINVAL;
1300
Tomi Valkeinen7b71c412014-08-06 15:45:26 +03001301 lp_cinfo->lp_clk_div = lp_clk_div;
1302 lp_cinfo->lp_clk = lp_clk;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02001303
1304 return 0;
1305}
1306
Tomi Valkeinen57612172012-11-27 17:32:36 +02001307static int dsi_set_lp_clk_divisor(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001308{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301309 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001310 unsigned long dsi_fclk;
1311 unsigned lp_clk_div;
1312 unsigned long lp_clk;
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001313 unsigned lpdiv_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_LPDIV);
1314
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001315
Tomi Valkeinen7b71c412014-08-06 15:45:26 +03001316 lp_clk_div = dsi->user_lp_cinfo.lp_clk_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001317
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001318 if (lp_clk_div == 0 || lp_clk_div > lpdiv_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001319 return -EINVAL;
1320
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301321 dsi_fclk = dsi_fclk_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001322
1323 lp_clk = dsi_fclk / 2 / lp_clk_div;
1324
1325 DSSDBG("LP_CLK_DIV %u, LP_CLK %lu\n", lp_clk_div, lp_clk);
Tomi Valkeinen7b71c412014-08-06 15:45:26 +03001326 dsi->current_lp_cinfo.lp_clk = lp_clk;
1327 dsi->current_lp_cinfo.lp_clk_div = lp_clk_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001328
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301329 /* LP_CLK_DIVISOR */
1330 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, lp_clk_div, 12, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001331
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301332 /* LP_RX_SYNCHRO_ENABLE */
1333 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, dsi_fclk > 30000000 ? 1 : 0, 21, 21);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001334
1335 return 0;
1336}
1337
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301338static void dsi_enable_scp_clk(struct platform_device *dsidev)
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001339{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301340 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1341
1342 if (dsi->scp_clk_refcount++ == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301343 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 14, 14); /* CIO_CLK_ICG */
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001344}
1345
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301346static void dsi_disable_scp_clk(struct platform_device *dsidev)
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001347{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301348 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1349
1350 WARN_ON(dsi->scp_clk_refcount == 0);
1351 if (--dsi->scp_clk_refcount == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301352 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 14, 14); /* CIO_CLK_ICG */
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001353}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001354
1355enum dsi_pll_power_state {
1356 DSI_PLL_POWER_OFF = 0x0,
1357 DSI_PLL_POWER_ON_HSCLK = 0x1,
1358 DSI_PLL_POWER_ON_ALL = 0x2,
1359 DSI_PLL_POWER_ON_DIV = 0x3,
1360};
1361
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301362static int dsi_pll_power(struct platform_device *dsidev,
1363 enum dsi_pll_power_state state)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001364{
1365 int t = 0;
1366
Tomi Valkeinenc94dfe052011-04-15 10:42:59 +03001367 /* DSI-PLL power command 0x3 is not working */
1368 if (dss_has_feature(FEAT_DSI_PLL_PWR_BUG) &&
1369 state == DSI_PLL_POWER_ON_DIV)
1370 state = DSI_PLL_POWER_ON_ALL;
1371
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301372 /* PLL_PWR_CMD */
1373 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, state, 31, 30);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001374
1375 /* PLL_PWR_STATUS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301376 while (FLD_GET(dsi_read_reg(dsidev, DSI_CLK_CTRL), 29, 28) != state) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001377 if (++t > 1000) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001378 DSSERR("Failed to set DSI PLL power mode to %d\n",
1379 state);
1380 return -ENODEV;
1381 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001382 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001383 }
1384
1385 return 0;
1386}
1387
Tomi Valkeinen72658f02013-03-05 16:39:00 +02001388
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001389static void dsi_pll_calc_dsi_fck(struct dss_pll_clock_info *cinfo)
Tomi Valkeinend66b1582012-09-24 15:15:06 +03001390{
1391 unsigned long max_dsi_fck;
1392
1393 max_dsi_fck = dss_feat_get_param_max(FEAT_PARAM_DSI_FCK);
1394
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001395 cinfo->mX[HSDIV_DSI] = DIV_ROUND_UP(cinfo->clkdco, max_dsi_fck);
1396 cinfo->clkout[HSDIV_DSI] = cinfo->clkdco / cinfo->mX[HSDIV_DSI];
Tomi Valkeinend66b1582012-09-24 15:15:06 +03001397}
1398
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001399static int dsi_pll_enable(struct dss_pll *pll)
Tomi Valkeinen544bfb62014-08-04 13:46:05 +03001400{
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001401 struct dsi_data *dsi = container_of(pll, struct dsi_data, pll);
1402 struct platform_device *dsidev = dsi->pdev;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001403 int r = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001404
1405 DSSDBG("PLL init\n");
1406
Tomi Valkeinenb2541c42013-05-03 13:42:24 +03001407 r = dsi_regulator_init(dsidev);
1408 if (r)
1409 return r;
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001410
Tomi Valkeinenf76b1782014-08-08 10:04:31 +03001411 r = dsi_runtime_get(dsidev);
1412 if (r)
1413 return r;
1414
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001415 /*
1416 * Note: SCP CLK is not required on OMAP3, but it is required on OMAP4.
1417 */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301418 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001419
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301420 if (!dsi->vdds_dsi_enabled) {
1421 r = regulator_enable(dsi->vdds_dsi_reg);
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001422 if (r)
1423 goto err0;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301424 dsi->vdds_dsi_enabled = true;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001425 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001426
1427 /* XXX PLL does not come out of reset without this... */
1428 dispc_pck_free_enable(1);
1429
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301430 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 0, 1) != 1) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001431 DSSERR("PLL not coming out of reset.\n");
1432 r = -ENODEV;
Ville Syrjälä481dfa02010-04-22 22:50:04 +02001433 dispc_pck_free_enable(0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001434 goto err1;
1435 }
1436
1437 /* XXX ... but if left on, we get problems when planes do not
1438 * fill the whole display. No idea about this */
1439 dispc_pck_free_enable(0);
1440
Tomi Valkeinen1a7f4bf2014-08-06 13:31:47 +03001441 r = dsi_pll_power(dsidev, DSI_PLL_POWER_ON_ALL);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001442
1443 if (r)
1444 goto err1;
1445
1446 DSSDBG("PLL init done\n");
1447
1448 return 0;
1449err1:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301450 if (dsi->vdds_dsi_enabled) {
1451 regulator_disable(dsi->vdds_dsi_reg);
1452 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001453 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001454err0:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301455 dsi_disable_scp_clk(dsidev);
Tomi Valkeinenf76b1782014-08-08 10:04:31 +03001456 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001457 return r;
1458}
1459
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001460static void dsi_pll_uninit(struct platform_device *dsidev, bool disconnect_lanes)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001461{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301462 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1463
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301464 dsi_pll_power(dsidev, DSI_PLL_POWER_OFF);
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001465 if (disconnect_lanes) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301466 WARN_ON(!dsi->vdds_dsi_enabled);
1467 regulator_disable(dsi->vdds_dsi_reg);
1468 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001469 }
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001470
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301471 dsi_disable_scp_clk(dsidev);
Tomi Valkeinenf76b1782014-08-08 10:04:31 +03001472 dsi_runtime_put(dsidev);
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001473
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001474 DSSDBG("PLL uninit done\n");
1475}
1476
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001477static void dsi_pll_disable(struct dss_pll *pll)
1478{
1479 struct dsi_data *dsi = container_of(pll, struct dsi_data, pll);
1480 struct platform_device *dsidev = dsi->pdev;
1481
1482 dsi_pll_uninit(dsidev, true);
1483}
1484
Archit Taneja5a8b5722011-05-12 17:26:29 +05301485static void dsi_dump_dsidev_clocks(struct platform_device *dsidev,
1486 struct seq_file *s)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001487{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301488 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001489 struct dss_pll_clock_info *cinfo = &dsi->pll.cinfo;
Tomi Valkeinendc0352d2016-05-17 13:45:09 +03001490 enum dss_clk_source dispc_clk_src, dsi_clk_src;
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02001491 int dsi_module = dsi->module_id;
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001492 struct dss_pll *pll = &dsi->pll;
Archit Taneja067a57e2011-03-02 11:57:25 +05301493
1494 dispc_clk_src = dss_get_dispc_clk_source();
Archit Taneja5a8b5722011-05-12 17:26:29 +05301495 dsi_clk_src = dss_get_dsi_clk_source(dsi_module);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001496
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001497 if (dsi_runtime_get(dsidev))
1498 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001499
Archit Taneja5a8b5722011-05-12 17:26:29 +05301500 seq_printf(s, "- DSI%d PLL -\n", dsi_module + 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001501
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001502 seq_printf(s, "dsi pll clkin\t%lu\n", clk_get_rate(pll->clkin));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001503
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001504 seq_printf(s, "Fint\t\t%-16lun %u\n", cinfo->fint, cinfo->n);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001505
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001506 seq_printf(s, "CLKIN4DDR\t%-16lum %u\n",
1507 cinfo->clkdco, cinfo->m);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001508
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001509 seq_printf(s, "DSI_PLL_HSDIV_DISPC (%s)\t%-16lum_dispc %u\t(%s)\n",
Tomi Valkeinen407bd562016-05-17 13:50:55 +03001510 dss_get_clk_source_name(dsi_module == 0 ?
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +03001511 DSS_CLK_SRC_PLL1_1 :
1512 DSS_CLK_SRC_PLL2_1),
Tomi Valkeinenacf604b2014-11-07 13:13:24 +02001513 cinfo->clkout[HSDIV_DISPC],
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001514 cinfo->mX[HSDIV_DISPC],
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +03001515 dispc_clk_src == DSS_CLK_SRC_FCK ?
Tomi Valkeinen63cf28a2010-02-23 17:40:00 +02001516 "off" : "on");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001517
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001518 seq_printf(s, "DSI_PLL_HSDIV_DSI (%s)\t%-16lum_dsi %u\t(%s)\n",
Tomi Valkeinen407bd562016-05-17 13:50:55 +03001519 dss_get_clk_source_name(dsi_module == 0 ?
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +03001520 DSS_CLK_SRC_PLL1_2 :
1521 DSS_CLK_SRC_PLL2_2),
Tomi Valkeinenacf604b2014-11-07 13:13:24 +02001522 cinfo->clkout[HSDIV_DSI],
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001523 cinfo->mX[HSDIV_DSI],
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +03001524 dsi_clk_src == DSS_CLK_SRC_FCK ?
Tomi Valkeinen63cf28a2010-02-23 17:40:00 +02001525 "off" : "on");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001526
Archit Taneja5a8b5722011-05-12 17:26:29 +05301527 seq_printf(s, "- DSI%d -\n", dsi_module + 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001528
Tomi Valkeinen557a1542016-05-17 13:49:18 +03001529 seq_printf(s, "dsi fclk source = %s\n",
Tomi Valkeinen407bd562016-05-17 13:50:55 +03001530 dss_get_clk_source_name(dsi_clk_src));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001531
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301532 seq_printf(s, "DSI_FCLK\t%lu\n", dsi_fclk_rate(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001533
1534 seq_printf(s, "DDR_CLK\t\t%lu\n",
Tomi Valkeinen4a38aed2014-11-07 13:08:16 +02001535 cinfo->clkdco / 4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001536
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301537 seq_printf(s, "TxByteClkHS\t%lu\n", dsi_get_txbyteclkhs(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001538
Tomi Valkeinen7b71c412014-08-06 15:45:26 +03001539 seq_printf(s, "LP_CLK\t\t%lu\n", dsi->current_lp_cinfo.lp_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001540
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001541 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001542}
1543
Archit Taneja5a8b5722011-05-12 17:26:29 +05301544void dsi_dump_clocks(struct seq_file *s)
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001545{
Archit Taneja5a8b5722011-05-12 17:26:29 +05301546 struct platform_device *dsidev;
1547 int i;
1548
1549 for (i = 0; i < MAX_NUM_DSI; i++) {
1550 dsidev = dsi_get_dsidev_from_id(i);
1551 if (dsidev)
1552 dsi_dump_dsidev_clocks(dsidev, s);
1553 }
1554}
1555
1556#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
1557static void dsi_dump_dsidev_irqs(struct platform_device *dsidev,
1558 struct seq_file *s)
1559{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301560 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001561 unsigned long flags;
1562 struct dsi_irq_stats stats;
1563
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301564 spin_lock_irqsave(&dsi->irq_stats_lock, flags);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001565
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301566 stats = dsi->irq_stats;
1567 memset(&dsi->irq_stats, 0, sizeof(dsi->irq_stats));
1568 dsi->irq_stats.last_reset = jiffies;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001569
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301570 spin_unlock_irqrestore(&dsi->irq_stats_lock, flags);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001571
1572 seq_printf(s, "period %u ms\n",
1573 jiffies_to_msecs(jiffies - stats.last_reset));
1574
1575 seq_printf(s, "irqs %d\n", stats.irq_count);
1576#define PIS(x) \
1577 seq_printf(s, "%-20s %10d\n", #x, stats.dsi_irqs[ffs(DSI_IRQ_##x)-1]);
1578
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02001579 seq_printf(s, "-- DSI%d interrupts --\n", dsi->module_id + 1);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001580 PIS(VC0);
1581 PIS(VC1);
1582 PIS(VC2);
1583 PIS(VC3);
1584 PIS(WAKEUP);
1585 PIS(RESYNC);
1586 PIS(PLL_LOCK);
1587 PIS(PLL_UNLOCK);
1588 PIS(PLL_RECALL);
1589 PIS(COMPLEXIO_ERR);
1590 PIS(HS_TX_TIMEOUT);
1591 PIS(LP_RX_TIMEOUT);
1592 PIS(TE_TRIGGER);
1593 PIS(ACK_TRIGGER);
1594 PIS(SYNC_LOST);
1595 PIS(LDO_POWER_GOOD);
1596 PIS(TA_TIMEOUT);
1597#undef PIS
1598
1599#define PIS(x) \
1600 seq_printf(s, "%-20s %10d %10d %10d %10d\n", #x, \
1601 stats.vc_irqs[0][ffs(DSI_VC_IRQ_##x)-1], \
1602 stats.vc_irqs[1][ffs(DSI_VC_IRQ_##x)-1], \
1603 stats.vc_irqs[2][ffs(DSI_VC_IRQ_##x)-1], \
1604 stats.vc_irqs[3][ffs(DSI_VC_IRQ_##x)-1]);
1605
1606 seq_printf(s, "-- VC interrupts --\n");
1607 PIS(CS);
1608 PIS(ECC_CORR);
1609 PIS(PACKET_SENT);
1610 PIS(FIFO_TX_OVF);
1611 PIS(FIFO_RX_OVF);
1612 PIS(BTA);
1613 PIS(ECC_NO_CORR);
1614 PIS(FIFO_TX_UDF);
1615 PIS(PP_BUSY_CHANGE);
1616#undef PIS
1617
1618#define PIS(x) \
1619 seq_printf(s, "%-20s %10d\n", #x, \
1620 stats.cio_irqs[ffs(DSI_CIO_IRQ_##x)-1]);
1621
1622 seq_printf(s, "-- CIO interrupts --\n");
1623 PIS(ERRSYNCESC1);
1624 PIS(ERRSYNCESC2);
1625 PIS(ERRSYNCESC3);
1626 PIS(ERRESC1);
1627 PIS(ERRESC2);
1628 PIS(ERRESC3);
1629 PIS(ERRCONTROL1);
1630 PIS(ERRCONTROL2);
1631 PIS(ERRCONTROL3);
1632 PIS(STATEULPS1);
1633 PIS(STATEULPS2);
1634 PIS(STATEULPS3);
1635 PIS(ERRCONTENTIONLP0_1);
1636 PIS(ERRCONTENTIONLP1_1);
1637 PIS(ERRCONTENTIONLP0_2);
1638 PIS(ERRCONTENTIONLP1_2);
1639 PIS(ERRCONTENTIONLP0_3);
1640 PIS(ERRCONTENTIONLP1_3);
1641 PIS(ULPSACTIVENOT_ALL0);
1642 PIS(ULPSACTIVENOT_ALL1);
1643#undef PIS
1644}
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001645
Archit Taneja5a8b5722011-05-12 17:26:29 +05301646static void dsi1_dump_irqs(struct seq_file *s)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001647{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301648 struct platform_device *dsidev = dsi_get_dsidev_from_id(0);
1649
Archit Taneja5a8b5722011-05-12 17:26:29 +05301650 dsi_dump_dsidev_irqs(dsidev, s);
1651}
1652
1653static void dsi2_dump_irqs(struct seq_file *s)
1654{
1655 struct platform_device *dsidev = dsi_get_dsidev_from_id(1);
1656
1657 dsi_dump_dsidev_irqs(dsidev, s);
1658}
Archit Taneja5a8b5722011-05-12 17:26:29 +05301659#endif
1660
1661static void dsi_dump_dsidev_regs(struct platform_device *dsidev,
1662 struct seq_file *s)
1663{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301664#define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dsi_read_reg(dsidev, r))
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001665
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001666 if (dsi_runtime_get(dsidev))
1667 return;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301668 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001669
1670 DUMPREG(DSI_REVISION);
1671 DUMPREG(DSI_SYSCONFIG);
1672 DUMPREG(DSI_SYSSTATUS);
1673 DUMPREG(DSI_IRQSTATUS);
1674 DUMPREG(DSI_IRQENABLE);
1675 DUMPREG(DSI_CTRL);
1676 DUMPREG(DSI_COMPLEXIO_CFG1);
1677 DUMPREG(DSI_COMPLEXIO_IRQ_STATUS);
1678 DUMPREG(DSI_COMPLEXIO_IRQ_ENABLE);
1679 DUMPREG(DSI_CLK_CTRL);
1680 DUMPREG(DSI_TIMING1);
1681 DUMPREG(DSI_TIMING2);
1682 DUMPREG(DSI_VM_TIMING1);
1683 DUMPREG(DSI_VM_TIMING2);
1684 DUMPREG(DSI_VM_TIMING3);
1685 DUMPREG(DSI_CLK_TIMING);
1686 DUMPREG(DSI_TX_FIFO_VC_SIZE);
1687 DUMPREG(DSI_RX_FIFO_VC_SIZE);
1688 DUMPREG(DSI_COMPLEXIO_CFG2);
1689 DUMPREG(DSI_RX_FIFO_VC_FULLNESS);
1690 DUMPREG(DSI_VM_TIMING4);
1691 DUMPREG(DSI_TX_FIFO_VC_EMPTINESS);
1692 DUMPREG(DSI_VM_TIMING5);
1693 DUMPREG(DSI_VM_TIMING6);
1694 DUMPREG(DSI_VM_TIMING7);
1695 DUMPREG(DSI_STOPCLK_TIMING);
1696
1697 DUMPREG(DSI_VC_CTRL(0));
1698 DUMPREG(DSI_VC_TE(0));
1699 DUMPREG(DSI_VC_LONG_PACKET_HEADER(0));
1700 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(0));
1701 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(0));
1702 DUMPREG(DSI_VC_IRQSTATUS(0));
1703 DUMPREG(DSI_VC_IRQENABLE(0));
1704
1705 DUMPREG(DSI_VC_CTRL(1));
1706 DUMPREG(DSI_VC_TE(1));
1707 DUMPREG(DSI_VC_LONG_PACKET_HEADER(1));
1708 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(1));
1709 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(1));
1710 DUMPREG(DSI_VC_IRQSTATUS(1));
1711 DUMPREG(DSI_VC_IRQENABLE(1));
1712
1713 DUMPREG(DSI_VC_CTRL(2));
1714 DUMPREG(DSI_VC_TE(2));
1715 DUMPREG(DSI_VC_LONG_PACKET_HEADER(2));
1716 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(2));
1717 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(2));
1718 DUMPREG(DSI_VC_IRQSTATUS(2));
1719 DUMPREG(DSI_VC_IRQENABLE(2));
1720
1721 DUMPREG(DSI_VC_CTRL(3));
1722 DUMPREG(DSI_VC_TE(3));
1723 DUMPREG(DSI_VC_LONG_PACKET_HEADER(3));
1724 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(3));
1725 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(3));
1726 DUMPREG(DSI_VC_IRQSTATUS(3));
1727 DUMPREG(DSI_VC_IRQENABLE(3));
1728
1729 DUMPREG(DSI_DSIPHY_CFG0);
1730 DUMPREG(DSI_DSIPHY_CFG1);
1731 DUMPREG(DSI_DSIPHY_CFG2);
1732 DUMPREG(DSI_DSIPHY_CFG5);
1733
1734 DUMPREG(DSI_PLL_CONTROL);
1735 DUMPREG(DSI_PLL_STATUS);
1736 DUMPREG(DSI_PLL_GO);
1737 DUMPREG(DSI_PLL_CONFIGURATION1);
1738 DUMPREG(DSI_PLL_CONFIGURATION2);
1739
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301740 dsi_disable_scp_clk(dsidev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001741 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001742#undef DUMPREG
1743}
1744
Archit Taneja5a8b5722011-05-12 17:26:29 +05301745static void dsi1_dump_regs(struct seq_file *s)
1746{
1747 struct platform_device *dsidev = dsi_get_dsidev_from_id(0);
1748
1749 dsi_dump_dsidev_regs(dsidev, s);
1750}
1751
1752static void dsi2_dump_regs(struct seq_file *s)
1753{
1754 struct platform_device *dsidev = dsi_get_dsidev_from_id(1);
1755
1756 dsi_dump_dsidev_regs(dsidev, s);
1757}
1758
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03001759enum dsi_cio_power_state {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001760 DSI_COMPLEXIO_POWER_OFF = 0x0,
1761 DSI_COMPLEXIO_POWER_ON = 0x1,
1762 DSI_COMPLEXIO_POWER_ULPS = 0x2,
1763};
1764
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301765static int dsi_cio_power(struct platform_device *dsidev,
1766 enum dsi_cio_power_state state)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001767{
1768 int t = 0;
1769
1770 /* PWR_CMD */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301771 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG1, state, 28, 27);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001772
1773 /* PWR_STATUS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301774 while (FLD_GET(dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1),
1775 26, 25) != state) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001776 if (++t > 1000) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001777 DSSERR("failed to set complexio power state to "
1778 "%d\n", state);
1779 return -ENODEV;
1780 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001781 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001782 }
1783
1784 return 0;
1785}
1786
Archit Taneja0c656222011-05-16 15:17:09 +05301787static unsigned dsi_get_line_buf_size(struct platform_device *dsidev)
1788{
1789 int val;
1790
1791 /* line buffer on OMAP3 is 1024 x 24bits */
1792 /* XXX: for some reason using full buffer size causes
1793 * considerable TX slowdown with update sizes that fill the
1794 * whole buffer */
1795 if (!dss_has_feature(FEAT_DSI_GNQ))
1796 return 1023 * 3;
1797
1798 val = REG_GET(dsidev, DSI_GNQ, 14, 12); /* VP1_LINE_BUFFER_SIZE */
1799
1800 switch (val) {
1801 case 1:
1802 return 512 * 3; /* 512x24 bits */
1803 case 2:
1804 return 682 * 3; /* 682x24 bits */
1805 case 3:
1806 return 853 * 3; /* 853x24 bits */
1807 case 4:
1808 return 1024 * 3; /* 1024x24 bits */
1809 case 5:
1810 return 1194 * 3; /* 1194x24 bits */
1811 case 6:
1812 return 1365 * 3; /* 1365x24 bits */
Tomi Valkeinen2ac80fb2012-08-22 16:00:47 +03001813 case 7:
1814 return 1920 * 3; /* 1920x24 bits */
Archit Taneja0c656222011-05-16 15:17:09 +05301815 default:
1816 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001817 return 0;
Archit Taneja0c656222011-05-16 15:17:09 +05301818 }
1819}
1820
Archit Taneja9e7e9372012-08-14 12:29:22 +05301821static int dsi_set_lane_config(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001822{
Tomi Valkeinen48368392011-10-13 11:22:39 +03001823 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1824 static const u8 offsets[] = { 0, 4, 8, 12, 16 };
1825 static const enum dsi_lane_function functions[] = {
1826 DSI_LANE_CLK,
1827 DSI_LANE_DATA1,
1828 DSI_LANE_DATA2,
1829 DSI_LANE_DATA3,
1830 DSI_LANE_DATA4,
1831 };
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001832 u32 r;
Tomi Valkeinen48368392011-10-13 11:22:39 +03001833 int i;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001834
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301835 r = dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1);
Archit Taneja75d72472011-05-16 15:17:08 +05301836
Tomi Valkeinen48368392011-10-13 11:22:39 +03001837 for (i = 0; i < dsi->num_lanes_used; ++i) {
1838 unsigned offset = offsets[i];
1839 unsigned polarity, lane_number;
1840 unsigned t;
Archit Taneja75d72472011-05-16 15:17:08 +05301841
Tomi Valkeinen48368392011-10-13 11:22:39 +03001842 for (t = 0; t < dsi->num_lanes_supported; ++t)
1843 if (dsi->lanes[t].function == functions[i])
1844 break;
1845
1846 if (t == dsi->num_lanes_supported)
1847 return -EINVAL;
1848
1849 lane_number = t;
1850 polarity = dsi->lanes[t].polarity;
1851
1852 r = FLD_MOD(r, lane_number + 1, offset + 2, offset);
1853 r = FLD_MOD(r, polarity, offset + 3, offset + 3);
Archit Taneja75d72472011-05-16 15:17:08 +05301854 }
Tomi Valkeinen48368392011-10-13 11:22:39 +03001855
1856 /* clear the unused lanes */
1857 for (; i < dsi->num_lanes_supported; ++i) {
1858 unsigned offset = offsets[i];
1859
1860 r = FLD_MOD(r, 0, offset + 2, offset);
1861 r = FLD_MOD(r, 0, offset + 3, offset + 3);
1862 }
1863
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301864 dsi_write_reg(dsidev, DSI_COMPLEXIO_CFG1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001865
Tomi Valkeinen48368392011-10-13 11:22:39 +03001866 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001867}
1868
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301869static inline unsigned ns2ddr(struct platform_device *dsidev, unsigned ns)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001870{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301871 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1872
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001873 /* convert time in ns to ddr ticks, rounding up */
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001874 unsigned long ddr_clk = dsi->pll.cinfo.clkdco / 4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001875 return (ns * (ddr_clk / 1000 / 1000) + 999) / 1000;
1876}
1877
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301878static inline unsigned ddr2ns(struct platform_device *dsidev, unsigned ddr)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001879{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301880 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1881
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001882 unsigned long ddr_clk = dsi->pll.cinfo.clkdco / 4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001883 return ddr * 1000 * 1000 / (ddr_clk / 1000);
1884}
1885
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301886static void dsi_cio_timings(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001887{
1888 u32 r;
1889 u32 ths_prepare, ths_prepare_ths_zero, ths_trail, ths_exit;
1890 u32 tlpx_half, tclk_trail, tclk_zero;
1891 u32 tclk_prepare;
1892
1893 /* calculate timings */
1894
1895 /* 1 * DDR_CLK = 2 * UI */
1896
1897 /* min 40ns + 4*UI max 85ns + 6*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301898 ths_prepare = ns2ddr(dsidev, 70) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001899
1900 /* min 145ns + 10*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301901 ths_prepare_ths_zero = ns2ddr(dsidev, 175) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001902
1903 /* min max(8*UI, 60ns+4*UI) */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301904 ths_trail = ns2ddr(dsidev, 60) + 5;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001905
1906 /* min 100ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301907 ths_exit = ns2ddr(dsidev, 145);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001908
1909 /* tlpx min 50n */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301910 tlpx_half = ns2ddr(dsidev, 25);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001911
1912 /* min 60ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301913 tclk_trail = ns2ddr(dsidev, 60) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001914
1915 /* min 38ns, max 95ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301916 tclk_prepare = ns2ddr(dsidev, 65);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001917
1918 /* min tclk-prepare + tclk-zero = 300ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301919 tclk_zero = ns2ddr(dsidev, 260);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001920
1921 DSSDBG("ths_prepare %u (%uns), ths_prepare_ths_zero %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301922 ths_prepare, ddr2ns(dsidev, ths_prepare),
1923 ths_prepare_ths_zero, ddr2ns(dsidev, ths_prepare_ths_zero));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001924 DSSDBG("ths_trail %u (%uns), ths_exit %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301925 ths_trail, ddr2ns(dsidev, ths_trail),
1926 ths_exit, ddr2ns(dsidev, ths_exit));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001927
1928 DSSDBG("tlpx_half %u (%uns), tclk_trail %u (%uns), "
1929 "tclk_zero %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301930 tlpx_half, ddr2ns(dsidev, tlpx_half),
1931 tclk_trail, ddr2ns(dsidev, tclk_trail),
1932 tclk_zero, ddr2ns(dsidev, tclk_zero));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001933 DSSDBG("tclk_prepare %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301934 tclk_prepare, ddr2ns(dsidev, tclk_prepare));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001935
1936 /* program timings */
1937
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301938 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001939 r = FLD_MOD(r, ths_prepare, 31, 24);
1940 r = FLD_MOD(r, ths_prepare_ths_zero, 23, 16);
1941 r = FLD_MOD(r, ths_trail, 15, 8);
1942 r = FLD_MOD(r, ths_exit, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301943 dsi_write_reg(dsidev, DSI_DSIPHY_CFG0, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001944
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301945 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
Tomi Valkeinene84dc1c2012-09-24 09:34:52 +03001946 r = FLD_MOD(r, tlpx_half, 20, 16);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001947 r = FLD_MOD(r, tclk_trail, 15, 8);
1948 r = FLD_MOD(r, tclk_zero, 7, 0);
Tomi Valkeinen77ccbfb2012-09-24 15:15:57 +03001949
1950 if (dss_has_feature(FEAT_DSI_PHY_DCC)) {
1951 r = FLD_MOD(r, 0, 21, 21); /* DCCEN = disable */
1952 r = FLD_MOD(r, 1, 22, 22); /* CLKINP_DIVBY2EN = enable */
1953 r = FLD_MOD(r, 1, 23, 23); /* CLKINP_SEL = enable */
1954 }
1955
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301956 dsi_write_reg(dsidev, DSI_DSIPHY_CFG1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001957
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301958 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001959 r = FLD_MOD(r, tclk_prepare, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301960 dsi_write_reg(dsidev, DSI_DSIPHY_CFG2, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001961}
1962
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03001963/* lane masks have lane 0 at lsb. mask_p for positive lines, n for negative */
Archit Taneja9e7e9372012-08-14 12:29:22 +05301964static void dsi_cio_enable_lane_override(struct platform_device *dsidev,
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03001965 unsigned mask_p, unsigned mask_n)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03001966{
Archit Taneja75d72472011-05-16 15:17:08 +05301967 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03001968 int i;
1969 u32 l;
Tomi Valkeinend9820852011-10-12 15:05:59 +03001970 u8 lptxscp_start = dsi->num_lanes_supported == 3 ? 22 : 26;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03001971
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03001972 l = 0;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03001973
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03001974 for (i = 0; i < dsi->num_lanes_supported; ++i) {
1975 unsigned p = dsi->lanes[i].polarity;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03001976
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03001977 if (mask_p & (1 << i))
1978 l |= 1 << (i * 2 + (p ? 0 : 1));
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03001979
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03001980 if (mask_n & (1 << i))
1981 l |= 1 << (i * 2 + (p ? 1 : 0));
1982 }
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03001983
1984 /*
1985 * Bits in REGLPTXSCPDAT4TO0DXDY:
1986 * 17: DY0 18: DX0
1987 * 19: DY1 20: DX1
1988 * 21: DY2 22: DX2
Archit Taneja75d72472011-05-16 15:17:08 +05301989 * 23: DY3 24: DX3
1990 * 25: DY4 26: DX4
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03001991 */
1992
1993 /* Set the lane override configuration */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301994
1995 /* REGLPTXSCPDAT4TO0DXDY */
Archit Taneja75d72472011-05-16 15:17:08 +05301996 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, l, lptxscp_start, 17);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03001997
1998 /* Enable lane override */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301999
2000 /* ENLPTXSCPDAT */
2001 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 1, 27, 27);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002002}
2003
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302004static void dsi_cio_disable_lane_override(struct platform_device *dsidev)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002005{
2006 /* Disable lane override */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302007 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 27, 27); /* ENLPTXSCPDAT */
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002008 /* Reset the lane override configuration */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302009 /* REGLPTXSCPDAT4TO0DXDY */
2010 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 22, 17);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002011}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002012
Archit Taneja9e7e9372012-08-14 12:29:22 +05302013static int dsi_cio_wait_tx_clk_esc_reset(struct platform_device *dsidev)
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002014{
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002015 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2016 int t, i;
2017 bool in_use[DSI_MAX_NR_LANES];
2018 static const u8 offsets_old[] = { 28, 27, 26 };
2019 static const u8 offsets_new[] = { 24, 25, 26, 27, 28 };
2020 const u8 *offsets;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002021
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002022 if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC))
2023 offsets = offsets_old;
2024 else
2025 offsets = offsets_new;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002026
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002027 for (i = 0; i < dsi->num_lanes_supported; ++i)
2028 in_use[i] = dsi->lanes[i].function != DSI_LANE_UNUSED;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002029
2030 t = 100000;
2031 while (true) {
2032 u32 l;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002033 int ok;
2034
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302035 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002036
2037 ok = 0;
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002038 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2039 if (!in_use[i] || (l & (1 << offsets[i])))
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002040 ok++;
2041 }
2042
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002043 if (ok == dsi->num_lanes_supported)
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002044 break;
2045
2046 if (--t == 0) {
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002047 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2048 if (!in_use[i] || (l & (1 << offsets[i])))
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002049 continue;
2050
2051 DSSERR("CIO TXCLKESC%d domain not coming " \
2052 "out of reset\n", i);
2053 }
2054 return -EIO;
2055 }
2056 }
2057
2058 return 0;
2059}
2060
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002061/* return bitmask of enabled lanes, lane0 being the lsb */
Archit Taneja9e7e9372012-08-14 12:29:22 +05302062static unsigned dsi_get_lane_mask(struct platform_device *dsidev)
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002063{
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002064 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2065 unsigned mask = 0;
2066 int i;
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002067
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002068 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2069 if (dsi->lanes[i].function != DSI_LANE_UNUSED)
2070 mask |= 1 << i;
2071 }
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002072
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002073 return mask;
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002074}
2075
Archit Taneja9e7e9372012-08-14 12:29:22 +05302076static int dsi_cio_init(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002077{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302078 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002079 int r;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002080 u32 l;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002081
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05302082 DSSDBG("DSI CIO init starts");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002083
Archit Taneja9e7e9372012-08-14 12:29:22 +05302084 r = dss_dsi_enable_pads(dsi->module_id, dsi_get_lane_mask(dsidev));
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002085 if (r)
2086 return r;
Tomi Valkeinend1f5857e2010-07-30 11:57:57 +03002087
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302088 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002089
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002090 /* A dummy read using the SCP interface to any DSIPHY register is
2091 * required after DSIPHY reset to complete the reset of the DSI complex
2092 * I/O. */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302093 dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002094
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302095 if (wait_for_bit_change(dsidev, DSI_DSIPHY_CFG5, 30, 1) != 1) {
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002096 DSSERR("CIO SCP Clock domain not coming out of reset.\n");
2097 r = -EIO;
2098 goto err_scp_clk_dom;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002099 }
2100
Archit Taneja9e7e9372012-08-14 12:29:22 +05302101 r = dsi_set_lane_config(dsidev);
Tomi Valkeinen48368392011-10-13 11:22:39 +03002102 if (r)
2103 goto err_scp_clk_dom;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002104
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002105 /* set TX STOP MODE timer to maximum for this operation */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302106 l = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002107 l = FLD_MOD(l, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
2108 l = FLD_MOD(l, 1, 14, 14); /* STOP_STATE_X16_IO */
2109 l = FLD_MOD(l, 1, 13, 13); /* STOP_STATE_X4_IO */
2110 l = FLD_MOD(l, 0x1fff, 12, 0); /* STOP_STATE_COUNTER_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302111 dsi_write_reg(dsidev, DSI_TIMING1, l);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002112
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302113 if (dsi->ulps_enabled) {
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002114 unsigned mask_p;
2115 int i;
Archit Taneja75d72472011-05-16 15:17:08 +05302116
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002117 DSSDBG("manual ulps exit\n");
2118
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002119 /* ULPS is exited by Mark-1 state for 1ms, followed by
2120 * stop state. DSS HW cannot do this via the normal
2121 * ULPS exit sequence, as after reset the DSS HW thinks
2122 * that we are not in ULPS mode, and refuses to send the
2123 * sequence. So we need to send the ULPS exit sequence
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002124 * manually by setting positive lines high and negative lines
2125 * low for 1ms.
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002126 */
2127
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002128 mask_p = 0;
Archit Taneja75d72472011-05-16 15:17:08 +05302129
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002130 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2131 if (dsi->lanes[i].function == DSI_LANE_UNUSED)
2132 continue;
2133 mask_p |= 1 << i;
2134 }
Archit Taneja75d72472011-05-16 15:17:08 +05302135
Archit Taneja9e7e9372012-08-14 12:29:22 +05302136 dsi_cio_enable_lane_override(dsidev, mask_p, 0);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002137 }
2138
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302139 r = dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ON);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002140 if (r)
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002141 goto err_cio_pwr;
2142
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302143 if (wait_for_bit_change(dsidev, DSI_COMPLEXIO_CFG1, 29, 1) != 1) {
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002144 DSSERR("CIO PWR clock domain not coming out of reset.\n");
2145 r = -ENODEV;
2146 goto err_cio_pwr_dom;
2147 }
2148
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302149 dsi_if_enable(dsidev, true);
2150 dsi_if_enable(dsidev, false);
2151 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 20, 20); /* LP_CLK_ENABLE */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002152
Archit Taneja9e7e9372012-08-14 12:29:22 +05302153 r = dsi_cio_wait_tx_clk_esc_reset(dsidev);
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002154 if (r)
2155 goto err_tx_clk_esc_rst;
2156
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302157 if (dsi->ulps_enabled) {
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002158 /* Keep Mark-1 state for 1ms (as per DSI spec) */
2159 ktime_t wait = ns_to_ktime(1000 * 1000);
2160 set_current_state(TASK_UNINTERRUPTIBLE);
2161 schedule_hrtimeout(&wait, HRTIMER_MODE_REL);
2162
2163 /* Disable the override. The lanes should be set to Mark-11
2164 * state by the HW */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302165 dsi_cio_disable_lane_override(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002166 }
2167
2168 /* FORCE_TX_STOP_MODE_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302169 REG_FLD_MOD(dsidev, DSI_TIMING1, 0, 15, 15);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002170
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302171 dsi_cio_timings(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002172
Archit Tanejadca2b152012-08-16 18:02:00 +05302173 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja8af6ff02011-09-05 16:48:27 +05302174 /* DDR_CLK_ALWAYS_ON */
2175 REG_FLD_MOD(dsidev, DSI_CLK_CTRL,
Archit Taneja0b3ffe32012-08-13 22:13:39 +05302176 dsi->vm_timings.ddr_clk_always_on, 13, 13);
Archit Taneja8af6ff02011-09-05 16:48:27 +05302177 }
2178
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302179 dsi->ulps_enabled = false;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002180
2181 DSSDBG("CIO init done\n");
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002182
2183 return 0;
2184
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002185err_tx_clk_esc_rst:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302186 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 20, 20); /* LP_CLK_ENABLE */
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002187err_cio_pwr_dom:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302188 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002189err_cio_pwr:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302190 if (dsi->ulps_enabled)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302191 dsi_cio_disable_lane_override(dsidev);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002192err_scp_clk_dom:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302193 dsi_disable_scp_clk(dsidev);
Archit Taneja9e7e9372012-08-14 12:29:22 +05302194 dss_dsi_disable_pads(dsi->module_id, dsi_get_lane_mask(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002195 return r;
2196}
2197
Archit Taneja9e7e9372012-08-14 12:29:22 +05302198static void dsi_cio_uninit(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002199{
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02002200 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302201
Archit Taneja8af6ff02011-09-05 16:48:27 +05302202 /* DDR_CLK_ALWAYS_ON */
2203 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 13, 13);
2204
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302205 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF);
2206 dsi_disable_scp_clk(dsidev);
Archit Taneja9e7e9372012-08-14 12:29:22 +05302207 dss_dsi_disable_pads(dsi->module_id, dsi_get_lane_mask(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002208}
2209
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302210static void dsi_config_tx_fifo(struct platform_device *dsidev,
2211 enum fifo_size size1, enum fifo_size size2,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002212 enum fifo_size size3, enum fifo_size size4)
2213{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302214 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002215 u32 r = 0;
2216 int add = 0;
2217 int i;
2218
Tomi Valkeinen558c73e2013-09-25 14:40:06 +03002219 dsi->vc[0].tx_fifo_size = size1;
2220 dsi->vc[1].tx_fifo_size = size2;
2221 dsi->vc[2].tx_fifo_size = size3;
2222 dsi->vc[3].tx_fifo_size = size4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002223
2224 for (i = 0; i < 4; i++) {
2225 u8 v;
Tomi Valkeinen558c73e2013-09-25 14:40:06 +03002226 int size = dsi->vc[i].tx_fifo_size;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002227
2228 if (add + size > 4) {
2229 DSSERR("Illegal FIFO configuration\n");
2230 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002231 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002232 }
2233
2234 v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
2235 r |= v << (8 * i);
2236 /*DSSDBG("TX FIFO vc %d: size %d, add %d\n", i, size, add); */
2237 add += size;
2238 }
2239
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302240 dsi_write_reg(dsidev, DSI_TX_FIFO_VC_SIZE, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002241}
2242
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302243static void dsi_config_rx_fifo(struct platform_device *dsidev,
2244 enum fifo_size size1, enum fifo_size size2,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002245 enum fifo_size size3, enum fifo_size size4)
2246{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302247 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002248 u32 r = 0;
2249 int add = 0;
2250 int i;
2251
Tomi Valkeinen558c73e2013-09-25 14:40:06 +03002252 dsi->vc[0].rx_fifo_size = size1;
2253 dsi->vc[1].rx_fifo_size = size2;
2254 dsi->vc[2].rx_fifo_size = size3;
2255 dsi->vc[3].rx_fifo_size = size4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002256
2257 for (i = 0; i < 4; i++) {
2258 u8 v;
Tomi Valkeinen558c73e2013-09-25 14:40:06 +03002259 int size = dsi->vc[i].rx_fifo_size;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002260
2261 if (add + size > 4) {
2262 DSSERR("Illegal FIFO configuration\n");
2263 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002264 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002265 }
2266
2267 v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
2268 r |= v << (8 * i);
2269 /*DSSDBG("RX FIFO vc %d: size %d, add %d\n", i, size, add); */
2270 add += size;
2271 }
2272
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302273 dsi_write_reg(dsidev, DSI_RX_FIFO_VC_SIZE, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002274}
2275
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302276static int dsi_force_tx_stop_mode_io(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002277{
2278 u32 r;
2279
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302280 r = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002281 r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302282 dsi_write_reg(dsidev, DSI_TIMING1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002283
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302284 if (wait_for_bit_change(dsidev, DSI_TIMING1, 15, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002285 DSSERR("TX_STOP bit not going down\n");
2286 return -EIO;
2287 }
2288
2289 return 0;
2290}
2291
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302292static bool dsi_vc_is_enabled(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002293{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302294 return REG_GET(dsidev, DSI_VC_CTRL(channel), 0, 0);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002295}
2296
2297static void dsi_packet_sent_handler_vp(void *data, u32 mask)
2298{
Archit Taneja2e868db2011-05-12 17:26:28 +05302299 struct dsi_packet_sent_handler_data *vp_data =
2300 (struct dsi_packet_sent_handler_data *) data;
2301 struct dsi_data *dsi = dsi_get_dsidrv_data(vp_data->dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302302 const int channel = dsi->update_channel;
2303 u8 bit = dsi->te_enabled ? 30 : 31;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002304
Archit Taneja2e868db2011-05-12 17:26:28 +05302305 if (REG_GET(vp_data->dsidev, DSI_VC_TE(channel), bit, bit) == 0)
2306 complete(vp_data->completion);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002307}
2308
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302309static int dsi_sync_vc_vp(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002310{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302311 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja2e868db2011-05-12 17:26:28 +05302312 DECLARE_COMPLETION_ONSTACK(completion);
Julia Lawall39917f02014-08-23 13:20:29 +02002313 struct dsi_packet_sent_handler_data vp_data = {
2314 .dsidev = dsidev,
2315 .completion = &completion
2316 };
Archit Tanejacf398fb2011-03-23 09:59:34 +00002317 int r = 0;
2318 u8 bit;
2319
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302320 bit = dsi->te_enabled ? 30 : 31;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002321
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302322 r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302323 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002324 if (r)
2325 goto err0;
2326
2327 /* Wait for completion only if TE_EN/TE_START is still set */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302328 if (REG_GET(dsidev, DSI_VC_TE(channel), bit, bit)) {
Archit Tanejacf398fb2011-03-23 09:59:34 +00002329 if (wait_for_completion_timeout(&completion,
2330 msecs_to_jiffies(10)) == 0) {
2331 DSSERR("Failed to complete previous frame transfer\n");
2332 r = -EIO;
2333 goto err1;
2334 }
2335 }
2336
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302337 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302338 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002339
2340 return 0;
2341err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302342 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302343 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002344err0:
2345 return r;
2346}
2347
2348static void dsi_packet_sent_handler_l4(void *data, u32 mask)
2349{
Archit Taneja2e868db2011-05-12 17:26:28 +05302350 struct dsi_packet_sent_handler_data *l4_data =
2351 (struct dsi_packet_sent_handler_data *) data;
2352 struct dsi_data *dsi = dsi_get_dsidrv_data(l4_data->dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302353 const int channel = dsi->update_channel;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002354
Archit Taneja2e868db2011-05-12 17:26:28 +05302355 if (REG_GET(l4_data->dsidev, DSI_VC_CTRL(channel), 5, 5) == 0)
2356 complete(l4_data->completion);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002357}
2358
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302359static int dsi_sync_vc_l4(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002360{
Archit Taneja2e868db2011-05-12 17:26:28 +05302361 DECLARE_COMPLETION_ONSTACK(completion);
Julia Lawall39917f02014-08-23 13:20:29 +02002362 struct dsi_packet_sent_handler_data l4_data = {
2363 .dsidev = dsidev,
2364 .completion = &completion
2365 };
Archit Tanejacf398fb2011-03-23 09:59:34 +00002366 int r = 0;
2367
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302368 r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302369 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002370 if (r)
2371 goto err0;
2372
2373 /* Wait for completion only if TX_FIFO_NOT_EMPTY is still set */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302374 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 5, 5)) {
Archit Tanejacf398fb2011-03-23 09:59:34 +00002375 if (wait_for_completion_timeout(&completion,
2376 msecs_to_jiffies(10)) == 0) {
2377 DSSERR("Failed to complete previous l4 transfer\n");
2378 r = -EIO;
2379 goto err1;
2380 }
2381 }
2382
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302383 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302384 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002385
2386 return 0;
2387err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302388 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302389 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002390err0:
2391 return r;
2392}
2393
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302394static int dsi_sync_vc(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002395{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302396 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2397
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302398 WARN_ON(!dsi_bus_is_locked(dsidev));
Archit Tanejacf398fb2011-03-23 09:59:34 +00002399
2400 WARN_ON(in_interrupt());
2401
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302402 if (!dsi_vc_is_enabled(dsidev, channel))
Archit Tanejacf398fb2011-03-23 09:59:34 +00002403 return 0;
2404
Archit Tanejad6049142011-08-22 11:58:08 +05302405 switch (dsi->vc[channel].source) {
2406 case DSI_VC_SOURCE_VP:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302407 return dsi_sync_vc_vp(dsidev, channel);
Archit Tanejad6049142011-08-22 11:58:08 +05302408 case DSI_VC_SOURCE_L4:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302409 return dsi_sync_vc_l4(dsidev, channel);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002410 default:
2411 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002412 return -EINVAL;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002413 }
2414}
2415
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302416static int dsi_vc_enable(struct platform_device *dsidev, int channel,
2417 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002418{
Tomi Valkeinen446f7bf2010-01-11 16:12:31 +02002419 DSSDBG("dsi_vc_enable channel %d, enable %d\n",
2420 channel, enable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002421
2422 enable = enable ? 1 : 0;
2423
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302424 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002425
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302426 if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel),
2427 0, enable) != enable) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002428 DSSERR("Failed to set dsi_vc_enable to %d\n", enable);
2429 return -EIO;
2430 }
2431
2432 return 0;
2433}
2434
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302435static void dsi_vc_initial_config(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002436{
Tomi Valkeinen2c1a3ea2013-02-22 13:42:59 +02002437 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002438 u32 r;
2439
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05302440 DSSDBG("Initial config of virtual channel %d", channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002441
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302442 r = dsi_read_reg(dsidev, DSI_VC_CTRL(channel));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002443
2444 if (FLD_GET(r, 15, 15)) /* VC_BUSY */
2445 DSSERR("VC(%d) busy when trying to configure it!\n",
2446 channel);
2447
2448 r = FLD_MOD(r, 0, 1, 1); /* SOURCE, 0 = L4 */
2449 r = FLD_MOD(r, 0, 2, 2); /* BTA_SHORT_EN */
2450 r = FLD_MOD(r, 0, 3, 3); /* BTA_LONG_EN */
2451 r = FLD_MOD(r, 0, 4, 4); /* MODE, 0 = command */
2452 r = FLD_MOD(r, 1, 7, 7); /* CS_TX_EN */
2453 r = FLD_MOD(r, 1, 8, 8); /* ECC_TX_EN */
2454 r = FLD_MOD(r, 0, 9, 9); /* MODE_SPEED, high speed on/off */
Archit Taneja9613c022011-03-22 06:33:36 -05002455 if (dss_has_feature(FEAT_DSI_VC_OCP_WIDTH))
2456 r = FLD_MOD(r, 3, 11, 10); /* OCP_WIDTH = 32 bit */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002457
2458 r = FLD_MOD(r, 4, 29, 27); /* DMA_RX_REQ_NB = no dma */
2459 r = FLD_MOD(r, 4, 23, 21); /* DMA_TX_REQ_NB = no dma */
2460
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302461 dsi_write_reg(dsidev, DSI_VC_CTRL(channel), r);
Tomi Valkeinen2c1a3ea2013-02-22 13:42:59 +02002462
2463 dsi->vc[channel].source = DSI_VC_SOURCE_L4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002464}
2465
Archit Tanejad6049142011-08-22 11:58:08 +05302466static int dsi_vc_config_source(struct platform_device *dsidev, int channel,
2467 enum dsi_vc_source source)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002468{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302469 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2470
Archit Tanejad6049142011-08-22 11:58:08 +05302471 if (dsi->vc[channel].source == source)
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002472 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002473
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05302474 DSSDBG("Source config of virtual channel %d", channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002475
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302476 dsi_sync_vc(dsidev, channel);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002477
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302478 dsi_vc_enable(dsidev, channel, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002479
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002480 /* VC_BUSY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302481 if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel), 15, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002482 DSSERR("vc(%d) busy when trying to config for VP\n", channel);
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002483 return -EIO;
2484 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002485
Archit Tanejad6049142011-08-22 11:58:08 +05302486 /* SOURCE, 0 = L4, 1 = video port */
2487 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), source, 1, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002488
Archit Taneja9613c022011-03-22 06:33:36 -05002489 /* DCS_CMD_ENABLE */
Archit Tanejad6049142011-08-22 11:58:08 +05302490 if (dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC)) {
2491 bool enable = source == DSI_VC_SOURCE_VP;
2492 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 30, 30);
2493 }
Archit Taneja9613c022011-03-22 06:33:36 -05002494
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302495 dsi_vc_enable(dsidev, channel, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002496
Archit Tanejad6049142011-08-22 11:58:08 +05302497 dsi->vc[channel].source = source;
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002498
2499 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002500}
2501
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03002502static void dsi_vc_enable_hs(struct omap_dss_device *dssdev, int channel,
Archit Taneja1ffefe72011-05-12 17:26:24 +05302503 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002504{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302505 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Taneja0b3ffe32012-08-13 22:13:39 +05302506 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302507
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002508 DSSDBG("dsi_vc_enable_hs(%d, %d)\n", channel, enable);
2509
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302510 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen61140c92010-01-12 16:00:30 +02002511
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302512 dsi_vc_enable(dsidev, channel, 0);
2513 dsi_if_enable(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002514
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302515 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 9, 9);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002516
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302517 dsi_vc_enable(dsidev, channel, 1);
2518 dsi_if_enable(dsidev, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002519
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302520 dsi_force_tx_stop_mode_io(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05302521
2522 /* start the DDR clock by sending a NULL packet */
Archit Taneja0b3ffe32012-08-13 22:13:39 +05302523 if (dsi->vm_timings.ddr_clk_always_on && enable)
Archit Taneja8af6ff02011-09-05 16:48:27 +05302524 dsi_vc_send_null(dssdev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002525}
2526
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302527static void dsi_vc_flush_long_data(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002528{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302529 while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002530 u32 val;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302531 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002532 DSSDBG("\t\tb1 %#02x b2 %#02x b3 %#02x b4 %#02x\n",
2533 (val >> 0) & 0xff,
2534 (val >> 8) & 0xff,
2535 (val >> 16) & 0xff,
2536 (val >> 24) & 0xff);
2537 }
2538}
2539
2540static void dsi_show_rx_ack_with_err(u16 err)
2541{
2542 DSSERR("\tACK with ERROR (%#x):\n", err);
2543 if (err & (1 << 0))
2544 DSSERR("\t\tSoT Error\n");
2545 if (err & (1 << 1))
2546 DSSERR("\t\tSoT Sync Error\n");
2547 if (err & (1 << 2))
2548 DSSERR("\t\tEoT Sync Error\n");
2549 if (err & (1 << 3))
2550 DSSERR("\t\tEscape Mode Entry Command Error\n");
2551 if (err & (1 << 4))
2552 DSSERR("\t\tLP Transmit Sync Error\n");
2553 if (err & (1 << 5))
2554 DSSERR("\t\tHS Receive Timeout Error\n");
2555 if (err & (1 << 6))
2556 DSSERR("\t\tFalse Control Error\n");
2557 if (err & (1 << 7))
2558 DSSERR("\t\t(reserved7)\n");
2559 if (err & (1 << 8))
2560 DSSERR("\t\tECC Error, single-bit (corrected)\n");
2561 if (err & (1 << 9))
2562 DSSERR("\t\tECC Error, multi-bit (not corrected)\n");
2563 if (err & (1 << 10))
2564 DSSERR("\t\tChecksum Error\n");
2565 if (err & (1 << 11))
2566 DSSERR("\t\tData type not recognized\n");
2567 if (err & (1 << 12))
2568 DSSERR("\t\tInvalid VC ID\n");
2569 if (err & (1 << 13))
2570 DSSERR("\t\tInvalid Transmission Length\n");
2571 if (err & (1 << 14))
2572 DSSERR("\t\t(reserved14)\n");
2573 if (err & (1 << 15))
2574 DSSERR("\t\tDSI Protocol Violation\n");
2575}
2576
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302577static u16 dsi_vc_flush_receive_data(struct platform_device *dsidev,
2578 int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002579{
2580 /* RX_FIFO_NOT_EMPTY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302581 while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002582 u32 val;
2583 u8 dt;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302584 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002585 DSSERR("\trawval %#08x\n", val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002586 dt = FLD_GET(val, 5, 0);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302587 if (dt == MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002588 u16 err = FLD_GET(val, 23, 8);
2589 dsi_show_rx_ack_with_err(err);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302590 } else if (dt == MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002591 DSSERR("\tDCS short response, 1 byte: %#x\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002592 FLD_GET(val, 23, 8));
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302593 } else if (dt == MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002594 DSSERR("\tDCS short response, 2 byte: %#x\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002595 FLD_GET(val, 23, 8));
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302596 } else if (dt == MIPI_DSI_RX_DCS_LONG_READ_RESPONSE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002597 DSSERR("\tDCS long response, len %d\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002598 FLD_GET(val, 23, 8));
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302599 dsi_vc_flush_long_data(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002600 } else {
2601 DSSERR("\tunknown datatype 0x%02x\n", dt);
2602 }
2603 }
2604 return 0;
2605}
2606
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302607static int dsi_vc_send_bta(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002608{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302609 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2610
2611 if (dsi->debug_write || dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002612 DSSDBG("dsi_vc_send_bta %d\n", channel);
2613
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302614 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002615
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302616 /* RX_FIFO_NOT_EMPTY */
2617 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002618 DSSERR("rx fifo not empty when sending BTA, dumping data:\n");
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302619 dsi_vc_flush_receive_data(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002620 }
2621
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302622 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 6, 6); /* BTA_EN */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002623
Tomi Valkeinen968f8e92011-10-12 10:13:14 +03002624 /* flush posted write */
2625 dsi_read_reg(dsidev, DSI_VC_CTRL(channel));
2626
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002627 return 0;
2628}
2629
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03002630static int dsi_vc_send_bta_sync(struct omap_dss_device *dssdev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002631{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302632 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002633 DECLARE_COMPLETION_ONSTACK(completion);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002634 int r = 0;
2635 u32 err;
2636
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302637 r = dsi_register_isr_vc(dsidev, channel, dsi_completion_handler,
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002638 &completion, DSI_VC_IRQ_BTA);
2639 if (r)
2640 goto err0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002641
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302642 r = dsi_register_isr(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002643 DSI_IRQ_ERROR_MASK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002644 if (r)
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002645 goto err1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002646
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302647 r = dsi_vc_send_bta(dsidev, channel);
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002648 if (r)
2649 goto err2;
2650
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002651 if (wait_for_completion_timeout(&completion,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002652 msecs_to_jiffies(500)) == 0) {
2653 DSSERR("Failed to receive BTA\n");
2654 r = -EIO;
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002655 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002656 }
2657
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302658 err = dsi_get_errors(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002659 if (err) {
2660 DSSERR("Error while sending BTA: %x\n", err);
2661 r = -EIO;
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002662 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002663 }
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002664err2:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302665 dsi_unregister_isr(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002666 DSI_IRQ_ERROR_MASK);
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002667err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302668 dsi_unregister_isr_vc(dsidev, channel, dsi_completion_handler,
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002669 &completion, DSI_VC_IRQ_BTA);
2670err0:
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002671 return r;
2672}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002673
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302674static inline void dsi_vc_write_long_header(struct platform_device *dsidev,
2675 int channel, u8 data_type, u16 len, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002676{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302677 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002678 u32 val;
2679 u8 data_id;
2680
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302681 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002682
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302683 data_id = data_type | dsi->vc[channel].vc_id << 6;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002684
2685 val = FLD_VAL(data_id, 7, 0) | FLD_VAL(len, 23, 8) |
2686 FLD_VAL(ecc, 31, 24);
2687
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302688 dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_HEADER(channel), val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002689}
2690
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302691static inline void dsi_vc_write_long_payload(struct platform_device *dsidev,
2692 int channel, u8 b1, u8 b2, u8 b3, u8 b4)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002693{
2694 u32 val;
2695
2696 val = b4 << 24 | b3 << 16 | b2 << 8 | b1 << 0;
2697
2698/* DSSDBG("\twriting %02x, %02x, %02x, %02x (%#010x)\n",
2699 b1, b2, b3, b4, val); */
2700
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302701 dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_PAYLOAD(channel), val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002702}
2703
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302704static int dsi_vc_send_long(struct platform_device *dsidev, int channel,
2705 u8 data_type, u8 *data, u16 len, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002706{
2707 /*u32 val; */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302708 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002709 int i;
2710 u8 *p;
2711 int r = 0;
2712 u8 b1, b2, b3, b4;
2713
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302714 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002715 DSSDBG("dsi_vc_send_long, %d bytes\n", len);
2716
2717 /* len + header */
Tomi Valkeinen558c73e2013-09-25 14:40:06 +03002718 if (dsi->vc[channel].tx_fifo_size * 32 * 4 < len + 4) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002719 DSSERR("unable to send long packet: packet too long.\n");
2720 return -EINVAL;
2721 }
2722
Archit Tanejad6049142011-08-22 11:58:08 +05302723 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_L4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002724
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302725 dsi_vc_write_long_header(dsidev, channel, data_type, len, ecc);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002726
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002727 p = data;
2728 for (i = 0; i < len >> 2; i++) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302729 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002730 DSSDBG("\tsending full packet %d\n", i);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002731
2732 b1 = *p++;
2733 b2 = *p++;
2734 b3 = *p++;
2735 b4 = *p++;
2736
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302737 dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, b4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002738 }
2739
2740 i = len % 4;
2741 if (i) {
2742 b1 = 0; b2 = 0; b3 = 0;
2743
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302744 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002745 DSSDBG("\tsending remainder bytes %d\n", i);
2746
2747 switch (i) {
2748 case 3:
2749 b1 = *p++;
2750 b2 = *p++;
2751 b3 = *p++;
2752 break;
2753 case 2:
2754 b1 = *p++;
2755 b2 = *p++;
2756 break;
2757 case 1:
2758 b1 = *p++;
2759 break;
2760 }
2761
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302762 dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002763 }
2764
2765 return r;
2766}
2767
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302768static int dsi_vc_send_short(struct platform_device *dsidev, int channel,
2769 u8 data_type, u16 data, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002770{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302771 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002772 u32 r;
2773 u8 data_id;
2774
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302775 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002776
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302777 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002778 DSSDBG("dsi_vc_send_short(ch%d, dt %#x, b1 %#x, b2 %#x)\n",
2779 channel,
2780 data_type, data & 0xff, (data >> 8) & 0xff);
2781
Archit Tanejad6049142011-08-22 11:58:08 +05302782 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_L4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002783
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302784 if (FLD_GET(dsi_read_reg(dsidev, DSI_VC_CTRL(channel)), 16, 16)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002785 DSSERR("ERROR FIFO FULL, aborting transfer\n");
2786 return -EINVAL;
2787 }
2788
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302789 data_id = data_type | dsi->vc[channel].vc_id << 6;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002790
2791 r = (data_id << 0) | (data << 8) | (ecc << 24);
2792
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302793 dsi_write_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel), r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002794
2795 return 0;
2796}
2797
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03002798static int dsi_vc_send_null(struct omap_dss_device *dssdev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002799{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302800 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302801
Archit Taneja18b7d092011-09-05 17:01:08 +05302802 return dsi_vc_send_long(dsidev, channel, MIPI_DSI_NULL_PACKET, NULL,
2803 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002804}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002805
Archit Taneja9e7e9372012-08-14 12:29:22 +05302806static int dsi_vc_write_nosync_common(struct platform_device *dsidev,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302807 int channel, u8 *data, int len, enum dss_dsi_content_type type)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002808{
2809 int r;
2810
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302811 if (len == 0) {
2812 BUG_ON(type == DSS_DSI_CONTENT_DCS);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302813 r = dsi_vc_send_short(dsidev, channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302814 MIPI_DSI_GENERIC_SHORT_WRITE_0_PARAM, 0, 0);
2815 } else if (len == 1) {
2816 r = dsi_vc_send_short(dsidev, channel,
2817 type == DSS_DSI_CONTENT_GENERIC ?
2818 MIPI_DSI_GENERIC_SHORT_WRITE_1_PARAM :
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302819 MIPI_DSI_DCS_SHORT_WRITE, data[0], 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002820 } else if (len == 2) {
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302821 r = dsi_vc_send_short(dsidev, channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302822 type == DSS_DSI_CONTENT_GENERIC ?
2823 MIPI_DSI_GENERIC_SHORT_WRITE_2_PARAM :
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302824 MIPI_DSI_DCS_SHORT_WRITE_PARAM,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002825 data[0] | (data[1] << 8), 0);
2826 } else {
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302827 r = dsi_vc_send_long(dsidev, channel,
2828 type == DSS_DSI_CONTENT_GENERIC ?
2829 MIPI_DSI_GENERIC_LONG_WRITE :
2830 MIPI_DSI_DCS_LONG_WRITE, data, len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002831 }
2832
2833 return r;
2834}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302835
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03002836static int dsi_vc_dcs_write_nosync(struct omap_dss_device *dssdev, int channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302837 u8 *data, int len)
2838{
Archit Taneja9e7e9372012-08-14 12:29:22 +05302839 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
2840
2841 return dsi_vc_write_nosync_common(dsidev, channel, data, len,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302842 DSS_DSI_CONTENT_DCS);
2843}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002844
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03002845static int dsi_vc_generic_write_nosync(struct omap_dss_device *dssdev, int channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302846 u8 *data, int len)
2847{
Archit Taneja9e7e9372012-08-14 12:29:22 +05302848 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
2849
2850 return dsi_vc_write_nosync_common(dsidev, channel, data, len,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302851 DSS_DSI_CONTENT_GENERIC);
2852}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302853
2854static int dsi_vc_write_common(struct omap_dss_device *dssdev, int channel,
2855 u8 *data, int len, enum dss_dsi_content_type type)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002856{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302857 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002858 int r;
2859
Archit Taneja9e7e9372012-08-14 12:29:22 +05302860 r = dsi_vc_write_nosync_common(dsidev, channel, data, len, type);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002861 if (r)
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002862 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002863
Archit Taneja1ffefe72011-05-12 17:26:24 +05302864 r = dsi_vc_send_bta_sync(dssdev, channel);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002865 if (r)
2866 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002867
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302868 /* RX_FIFO_NOT_EMPTY */
2869 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinenb63ac1e2010-04-09 13:20:57 +03002870 DSSERR("rx fifo not empty after write, dumping data:\n");
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302871 dsi_vc_flush_receive_data(dsidev, channel);
Tomi Valkeinenb63ac1e2010-04-09 13:20:57 +03002872 r = -EIO;
2873 goto err;
2874 }
2875
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002876 return 0;
2877err:
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302878 DSSERR("dsi_vc_write_common(ch %d, cmd 0x%02x, len %d) failed\n",
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002879 channel, data[0], len);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002880 return r;
2881}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302882
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03002883static int dsi_vc_dcs_write(struct omap_dss_device *dssdev, int channel, u8 *data,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302884 int len)
2885{
2886 return dsi_vc_write_common(dssdev, channel, data, len,
2887 DSS_DSI_CONTENT_DCS);
2888}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002889
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03002890static int dsi_vc_generic_write(struct omap_dss_device *dssdev, int channel, u8 *data,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302891 int len)
2892{
2893 return dsi_vc_write_common(dssdev, channel, data, len,
2894 DSS_DSI_CONTENT_GENERIC);
2895}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302896
Archit Taneja9e7e9372012-08-14 12:29:22 +05302897static int dsi_vc_dcs_send_read_request(struct platform_device *dsidev,
Archit Tanejab8509752011-08-30 15:48:23 +05302898 int channel, u8 dcs_cmd)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002899{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302900 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejab8509752011-08-30 15:48:23 +05302901 int r;
2902
2903 if (dsi->debug_read)
2904 DSSDBG("dsi_vc_dcs_send_read_request(ch%d, dcs_cmd %x)\n",
2905 channel, dcs_cmd);
2906
2907 r = dsi_vc_send_short(dsidev, channel, MIPI_DSI_DCS_READ, dcs_cmd, 0);
2908 if (r) {
2909 DSSERR("dsi_vc_dcs_send_read_request(ch %d, cmd 0x%02x)"
2910 " failed\n", channel, dcs_cmd);
2911 return r;
2912 }
2913
2914 return 0;
2915}
2916
Archit Taneja9e7e9372012-08-14 12:29:22 +05302917static int dsi_vc_generic_send_read_request(struct platform_device *dsidev,
Archit Tanejab3b89c02011-08-30 16:07:39 +05302918 int channel, u8 *reqdata, int reqlen)
2919{
Archit Tanejab3b89c02011-08-30 16:07:39 +05302920 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2921 u16 data;
2922 u8 data_type;
2923 int r;
2924
2925 if (dsi->debug_read)
2926 DSSDBG("dsi_vc_generic_send_read_request(ch %d, reqlen %d)\n",
2927 channel, reqlen);
2928
2929 if (reqlen == 0) {
2930 data_type = MIPI_DSI_GENERIC_READ_REQUEST_0_PARAM;
2931 data = 0;
2932 } else if (reqlen == 1) {
2933 data_type = MIPI_DSI_GENERIC_READ_REQUEST_1_PARAM;
2934 data = reqdata[0];
2935 } else if (reqlen == 2) {
2936 data_type = MIPI_DSI_GENERIC_READ_REQUEST_2_PARAM;
2937 data = reqdata[0] | (reqdata[1] << 8);
2938 } else {
2939 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002940 return -EINVAL;
Archit Tanejab3b89c02011-08-30 16:07:39 +05302941 }
2942
2943 r = dsi_vc_send_short(dsidev, channel, data_type, data, 0);
2944 if (r) {
2945 DSSERR("dsi_vc_generic_send_read_request(ch %d, reqlen %d)"
2946 " failed\n", channel, reqlen);
2947 return r;
2948 }
2949
2950 return 0;
2951}
2952
2953static int dsi_vc_read_rx_fifo(struct platform_device *dsidev, int channel,
2954 u8 *buf, int buflen, enum dss_dsi_content_type type)
Archit Tanejab8509752011-08-30 15:48:23 +05302955{
2956 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002957 u32 val;
2958 u8 dt;
2959 int r;
2960
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002961 /* RX_FIFO_NOT_EMPTY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302962 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20) == 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002963 DSSERR("RX fifo empty when trying to read.\n");
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002964 r = -EIO;
2965 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002966 }
2967
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302968 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302969 if (dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002970 DSSDBG("\theader: %08x\n", val);
2971 dt = FLD_GET(val, 5, 0);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302972 if (dt == MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002973 u16 err = FLD_GET(val, 23, 8);
2974 dsi_show_rx_ack_with_err(err);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002975 r = -EIO;
2976 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002977
Archit Tanejab3b89c02011-08-30 16:07:39 +05302978 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
2979 MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_1BYTE :
2980 MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002981 u8 data = FLD_GET(val, 15, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302982 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05302983 DSSDBG("\t%s short response, 1 byte: %02x\n",
2984 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
2985 "DCS", data);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002986
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002987 if (buflen < 1) {
2988 r = -EIO;
2989 goto err;
2990 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002991
2992 buf[0] = data;
2993
2994 return 1;
Archit Tanejab3b89c02011-08-30 16:07:39 +05302995 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
2996 MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_2BYTE :
2997 MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002998 u16 data = FLD_GET(val, 23, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302999 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303000 DSSDBG("\t%s short response, 2 byte: %04x\n",
3001 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3002 "DCS", data);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003003
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003004 if (buflen < 2) {
3005 r = -EIO;
3006 goto err;
3007 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003008
3009 buf[0] = data & 0xff;
3010 buf[1] = (data >> 8) & 0xff;
3011
3012 return 2;
Archit Tanejab3b89c02011-08-30 16:07:39 +05303013 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3014 MIPI_DSI_RX_GENERIC_LONG_READ_RESPONSE :
3015 MIPI_DSI_RX_DCS_LONG_READ_RESPONSE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003016 int w;
3017 int len = FLD_GET(val, 23, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303018 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303019 DSSDBG("\t%s long response, len %d\n",
3020 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3021 "DCS", len);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003022
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003023 if (len > buflen) {
3024 r = -EIO;
3025 goto err;
3026 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003027
3028 /* two byte checksum ends the packet, not included in len */
3029 for (w = 0; w < len + 2;) {
3030 int b;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303031 val = dsi_read_reg(dsidev,
3032 DSI_VC_SHORT_PACKET_HEADER(channel));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303033 if (dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003034 DSSDBG("\t\t%02x %02x %02x %02x\n",
3035 (val >> 0) & 0xff,
3036 (val >> 8) & 0xff,
3037 (val >> 16) & 0xff,
3038 (val >> 24) & 0xff);
3039
3040 for (b = 0; b < 4; ++b) {
3041 if (w < len)
3042 buf[w] = (val >> (b * 8)) & 0xff;
3043 /* we discard the 2 byte checksum */
3044 ++w;
3045 }
3046 }
3047
3048 return len;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003049 } else {
3050 DSSERR("\tunknown datatype 0x%02x\n", dt);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003051 r = -EIO;
3052 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003053 }
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003054
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003055err:
Archit Tanejab3b89c02011-08-30 16:07:39 +05303056 DSSERR("dsi_vc_read_rx_fifo(ch %d type %s) failed\n", channel,
3057 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" : "DCS");
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003058
Archit Tanejab8509752011-08-30 15:48:23 +05303059 return r;
3060}
3061
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03003062static int dsi_vc_dcs_read(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
Archit Tanejab8509752011-08-30 15:48:23 +05303063 u8 *buf, int buflen)
3064{
3065 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3066 int r;
3067
Archit Taneja9e7e9372012-08-14 12:29:22 +05303068 r = dsi_vc_dcs_send_read_request(dsidev, channel, dcs_cmd);
Archit Tanejab8509752011-08-30 15:48:23 +05303069 if (r)
3070 goto err;
3071
3072 r = dsi_vc_send_bta_sync(dssdev, channel);
3073 if (r)
3074 goto err;
3075
Archit Tanejab3b89c02011-08-30 16:07:39 +05303076 r = dsi_vc_read_rx_fifo(dsidev, channel, buf, buflen,
3077 DSS_DSI_CONTENT_DCS);
Archit Tanejab8509752011-08-30 15:48:23 +05303078 if (r < 0)
3079 goto err;
3080
3081 if (r != buflen) {
3082 r = -EIO;
3083 goto err;
3084 }
3085
3086 return 0;
3087err:
3088 DSSERR("dsi_vc_dcs_read(ch %d, cmd 0x%02x) failed\n", channel, dcs_cmd);
3089 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003090}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003091
Archit Tanejab3b89c02011-08-30 16:07:39 +05303092static int dsi_vc_generic_read(struct omap_dss_device *dssdev, int channel,
3093 u8 *reqdata, int reqlen, u8 *buf, int buflen)
3094{
3095 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3096 int r;
3097
Archit Taneja9e7e9372012-08-14 12:29:22 +05303098 r = dsi_vc_generic_send_read_request(dsidev, channel, reqdata, reqlen);
Archit Tanejab3b89c02011-08-30 16:07:39 +05303099 if (r)
3100 return r;
3101
3102 r = dsi_vc_send_bta_sync(dssdev, channel);
3103 if (r)
3104 return r;
3105
3106 r = dsi_vc_read_rx_fifo(dsidev, channel, buf, buflen,
3107 DSS_DSI_CONTENT_GENERIC);
3108 if (r < 0)
3109 return r;
3110
3111 if (r != buflen) {
3112 r = -EIO;
3113 return r;
3114 }
3115
3116 return 0;
3117}
3118
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03003119static int dsi_vc_set_max_rx_packet_size(struct omap_dss_device *dssdev, int channel,
Archit Taneja1ffefe72011-05-12 17:26:24 +05303120 u16 len)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003121{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303122 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3123
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303124 return dsi_vc_send_short(dsidev, channel,
3125 MIPI_DSI_SET_MAXIMUM_RETURN_PACKET_SIZE, len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003126}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003127
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303128static int dsi_enter_ulps(struct platform_device *dsidev)
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003129{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303130 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003131 DECLARE_COMPLETION_ONSTACK(completion);
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003132 int r, i;
3133 unsigned mask;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003134
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05303135 DSSDBG("Entering ULPS");
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003136
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303137 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003138
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303139 WARN_ON(dsi->ulps_enabled);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003140
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303141 if (dsi->ulps_enabled)
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003142 return 0;
3143
Tomi Valkeinen6cc78aa2011-10-13 19:22:43 +03003144 /* DDR_CLK_ALWAYS_ON */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303145 if (REG_GET(dsidev, DSI_CLK_CTRL, 13, 13)) {
Tomi Valkeinen6cc78aa2011-10-13 19:22:43 +03003146 dsi_if_enable(dsidev, 0);
3147 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 13, 13);
3148 dsi_if_enable(dsidev, 1);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003149 }
3150
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303151 dsi_sync_vc(dsidev, 0);
3152 dsi_sync_vc(dsidev, 1);
3153 dsi_sync_vc(dsidev, 2);
3154 dsi_sync_vc(dsidev, 3);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003155
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303156 dsi_force_tx_stop_mode_io(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003157
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303158 dsi_vc_enable(dsidev, 0, false);
3159 dsi_vc_enable(dsidev, 1, false);
3160 dsi_vc_enable(dsidev, 2, false);
3161 dsi_vc_enable(dsidev, 3, false);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003162
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303163 if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 16, 16)) { /* HS_BUSY */
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003164 DSSERR("HS busy when enabling ULPS\n");
3165 return -EIO;
3166 }
3167
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303168 if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 17, 17)) { /* LP_BUSY */
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003169 DSSERR("LP busy when enabling ULPS\n");
3170 return -EIO;
3171 }
3172
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303173 r = dsi_register_isr_cio(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003174 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3175 if (r)
3176 return r;
3177
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003178 mask = 0;
3179
3180 for (i = 0; i < dsi->num_lanes_supported; ++i) {
3181 if (dsi->lanes[i].function == DSI_LANE_UNUSED)
3182 continue;
3183 mask |= 1 << i;
3184 }
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003185 /* Assert TxRequestEsc for data lanes and TxUlpsClk for clk lane */
3186 /* LANEx_ULPS_SIG2 */
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003187 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG2, mask, 9, 5);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003188
Tomi Valkeinena702c852011-10-12 10:10:21 +03003189 /* flush posted write and wait for SCP interface to finish the write */
3190 dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG2);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003191
3192 if (wait_for_completion_timeout(&completion,
3193 msecs_to_jiffies(1000)) == 0) {
3194 DSSERR("ULPS enable timeout\n");
3195 r = -EIO;
3196 goto err;
3197 }
3198
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303199 dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003200 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3201
Tomi Valkeinen8ef0e612011-05-31 16:55:47 +03003202 /* Reset LANEx_ULPS_SIG2 */
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003203 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG2, 0, 9, 5);
Tomi Valkeinen8ef0e612011-05-31 16:55:47 +03003204
Tomi Valkeinena702c852011-10-12 10:10:21 +03003205 /* flush posted write and wait for SCP interface to finish the write */
3206 dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG2);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003207
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303208 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ULPS);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003209
3210 dsi_if_enable(dsidev, false);
3211
3212 dsi->ulps_enabled = true;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303213
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003214 return 0;
3215
3216err:
3217 dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303218 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3219 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003220}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003221
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003222static void dsi_set_lp_rx_timeout(struct platform_device *dsidev,
3223 unsigned ticks, bool x4, bool x16)
3224{
3225 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003226 unsigned long total_ticks;
3227 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303228
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003229 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303230
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003231 /* ticks in DSI_FCK */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003232 fck = dsi_fclk_rate(dsidev);
3233
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003234 r = dsi_read_reg(dsidev, DSI_TIMING2);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303235 r = FLD_MOD(r, 1, 15, 15); /* LP_RX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003236 r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* LP_RX_TO_X16 */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003237 r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* LP_RX_TO_X4 */
3238 r = FLD_MOD(r, ticks, 12, 0); /* LP_RX_COUNTER */
3239 dsi_write_reg(dsidev, DSI_TIMING2, r);
3240
3241 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3242
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003243 DSSDBG("LP_RX_TO %lu ticks (%#x%s%s) = %lu ns\n",
3244 total_ticks,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303245 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3246 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003247}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003248
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003249static void dsi_set_ta_timeout(struct platform_device *dsidev, unsigned ticks,
3250 bool x8, bool x16)
3251{
3252 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003253 unsigned long total_ticks;
3254 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303255
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003256 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303257
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003258 /* ticks in DSI_FCK */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003259 fck = dsi_fclk_rate(dsidev);
3260
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003261 r = dsi_read_reg(dsidev, DSI_TIMING1);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303262 r = FLD_MOD(r, 1, 31, 31); /* TA_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003263 r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* TA_TO_X16 */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003264 r = FLD_MOD(r, x8 ? 1 : 0, 29, 29); /* TA_TO_X8 */
3265 r = FLD_MOD(r, ticks, 28, 16); /* TA_TO_COUNTER */
3266 dsi_write_reg(dsidev, DSI_TIMING1, r);
3267
3268 total_ticks = ticks * (x16 ? 16 : 1) * (x8 ? 8 : 1);
3269
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003270 DSSDBG("TA_TO %lu ticks (%#x%s%s) = %lu ns\n",
3271 total_ticks,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303272 ticks, x8 ? " x8" : "", x16 ? " x16" : "",
3273 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003274}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003275
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003276static void dsi_set_stop_state_counter(struct platform_device *dsidev,
3277 unsigned ticks, bool x4, bool x16)
3278{
3279 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003280 unsigned long total_ticks;
3281 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303282
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003283 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303284
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003285 /* ticks in DSI_FCK */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003286 fck = dsi_fclk_rate(dsidev);
3287
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003288 r = dsi_read_reg(dsidev, DSI_TIMING1);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303289 r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003290 r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* STOP_STATE_X16_IO */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003291 r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* STOP_STATE_X4_IO */
3292 r = FLD_MOD(r, ticks, 12, 0); /* STOP_STATE_COUNTER_IO */
3293 dsi_write_reg(dsidev, DSI_TIMING1, r);
3294
3295 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3296
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003297 DSSDBG("STOP_STATE_COUNTER %lu ticks (%#x%s%s) = %lu ns\n",
3298 total_ticks,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303299 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3300 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003301}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003302
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003303static void dsi_set_hs_tx_timeout(struct platform_device *dsidev,
3304 unsigned ticks, bool x4, bool x16)
3305{
3306 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003307 unsigned long total_ticks;
3308 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303309
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003310 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303311
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003312 /* ticks in TxByteClkHS */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003313 fck = dsi_get_txbyteclkhs(dsidev);
3314
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003315 r = dsi_read_reg(dsidev, DSI_TIMING2);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303316 r = FLD_MOD(r, 1, 31, 31); /* HS_TX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003317 r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* HS_TX_TO_X16 */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003318 r = FLD_MOD(r, x4 ? 1 : 0, 29, 29); /* HS_TX_TO_X8 (4 really) */
3319 r = FLD_MOD(r, ticks, 28, 16); /* HS_TX_TO_COUNTER */
3320 dsi_write_reg(dsidev, DSI_TIMING2, r);
3321
3322 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3323
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003324 DSSDBG("HS_TX_TO %lu ticks (%#x%s%s) = %lu ns\n",
3325 total_ticks,
3326 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303327 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003328}
Archit Taneja8af6ff02011-09-05 16:48:27 +05303329
Archit Taneja9e7e9372012-08-14 12:29:22 +05303330static void dsi_config_vp_num_line_buffers(struct platform_device *dsidev)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303331{
Archit Tanejadca2b152012-08-16 18:02:00 +05303332 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303333 int num_line_buffers;
3334
Archit Tanejadca2b152012-08-16 18:02:00 +05303335 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja02c39602012-08-10 15:01:33 +05303336 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03003337 struct videomode *vm = &dsi->vm;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303338 /*
3339 * Don't use line buffers if width is greater than the video
3340 * port's line buffer size
3341 */
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03003342 if (dsi->line_buffer_size <= vm->hactive * bpp / 8)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303343 num_line_buffers = 0;
3344 else
3345 num_line_buffers = 2;
3346 } else {
3347 /* Use maximum number of line buffers in command mode */
3348 num_line_buffers = 2;
3349 }
3350
3351 /* LINE_BUFFER */
3352 REG_FLD_MOD(dsidev, DSI_CTRL, num_line_buffers, 13, 12);
3353}
3354
Archit Taneja9e7e9372012-08-14 12:29:22 +05303355static void dsi_config_vp_sync_events(struct platform_device *dsidev)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303356{
Archit Taneja0b3ffe32012-08-13 22:13:39 +05303357 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02003358 bool sync_end;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303359 u32 r;
3360
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02003361 if (dsi->vm_timings.trans_mode == OMAP_DSS_DSI_PULSE_MODE)
3362 sync_end = true;
3363 else
3364 sync_end = false;
3365
Archit Taneja8af6ff02011-09-05 16:48:27 +05303366 r = dsi_read_reg(dsidev, DSI_CTRL);
Archit Tanejabd5a7b12012-06-26 12:38:31 +05303367 r = FLD_MOD(r, 1, 9, 9); /* VP_DE_POL */
3368 r = FLD_MOD(r, 1, 10, 10); /* VP_HSYNC_POL */
3369 r = FLD_MOD(r, 1, 11, 11); /* VP_VSYNC_POL */
Archit Taneja8af6ff02011-09-05 16:48:27 +05303370 r = FLD_MOD(r, 1, 15, 15); /* VP_VSYNC_START */
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02003371 r = FLD_MOD(r, sync_end, 16, 16); /* VP_VSYNC_END */
Archit Taneja8af6ff02011-09-05 16:48:27 +05303372 r = FLD_MOD(r, 1, 17, 17); /* VP_HSYNC_START */
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02003373 r = FLD_MOD(r, sync_end, 18, 18); /* VP_HSYNC_END */
Archit Taneja8af6ff02011-09-05 16:48:27 +05303374 dsi_write_reg(dsidev, DSI_CTRL, r);
3375}
3376
Archit Taneja9e7e9372012-08-14 12:29:22 +05303377static void dsi_config_blanking_modes(struct platform_device *dsidev)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303378{
Archit Taneja0b3ffe32012-08-13 22:13:39 +05303379 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3380 int blanking_mode = dsi->vm_timings.blanking_mode;
3381 int hfp_blanking_mode = dsi->vm_timings.hfp_blanking_mode;
3382 int hbp_blanking_mode = dsi->vm_timings.hbp_blanking_mode;
3383 int hsa_blanking_mode = dsi->vm_timings.hsa_blanking_mode;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303384 u32 r;
3385
3386 /*
3387 * 0 = TX FIFO packets sent or LPS in corresponding blanking periods
3388 * 1 = Long blanking packets are sent in corresponding blanking periods
3389 */
3390 r = dsi_read_reg(dsidev, DSI_CTRL);
3391 r = FLD_MOD(r, blanking_mode, 20, 20); /* BLANKING_MODE */
3392 r = FLD_MOD(r, hfp_blanking_mode, 21, 21); /* HFP_BLANKING */
3393 r = FLD_MOD(r, hbp_blanking_mode, 22, 22); /* HBP_BLANKING */
3394 r = FLD_MOD(r, hsa_blanking_mode, 23, 23); /* HSA_BLANKING */
3395 dsi_write_reg(dsidev, DSI_CTRL, r);
3396}
3397
Archit Taneja6f28c292012-05-15 11:32:18 +05303398/*
3399 * According to section 'HS Command Mode Interleaving' in OMAP TRM, Scenario 3
3400 * results in maximum transition time for data and clock lanes to enter and
3401 * exit HS mode. Hence, this is the scenario where the least amount of command
3402 * mode data can be interleaved. We program the minimum amount of TXBYTECLKHS
3403 * clock cycles that can be used to interleave command mode data in HS so that
3404 * all scenarios are satisfied.
3405 */
3406static int dsi_compute_interleave_hs(int blank, bool ddr_alwon, int enter_hs,
3407 int exit_hs, int exiths_clk, int ddr_pre, int ddr_post)
3408{
3409 int transition;
3410
3411 /*
3412 * If DDR_CLK_ALWAYS_ON is set, we need to consider HS mode transition
3413 * time of data lanes only, if it isn't set, we need to consider HS
3414 * transition time of both data and clock lanes. HS transition time
3415 * of Scenario 3 is considered.
3416 */
3417 if (ddr_alwon) {
3418 transition = enter_hs + exit_hs + max(enter_hs, 2) + 1;
3419 } else {
3420 int trans1, trans2;
3421 trans1 = ddr_pre + enter_hs + exit_hs + max(enter_hs, 2) + 1;
3422 trans2 = ddr_pre + enter_hs + exiths_clk + ddr_post + ddr_pre +
3423 enter_hs + 1;
3424 transition = max(trans1, trans2);
3425 }
3426
3427 return blank > transition ? blank - transition : 0;
3428}
3429
3430/*
3431 * According to section 'LP Command Mode Interleaving' in OMAP TRM, Scenario 1
3432 * results in maximum transition time for data lanes to enter and exit LP mode.
3433 * Hence, this is the scenario where the least amount of command mode data can
3434 * be interleaved. We program the minimum amount of bytes that can be
3435 * interleaved in LP so that all scenarios are satisfied.
3436 */
3437static int dsi_compute_interleave_lp(int blank, int enter_hs, int exit_hs,
3438 int lp_clk_div, int tdsi_fclk)
3439{
3440 int trans_lp; /* time required for a LP transition, in TXBYTECLKHS */
3441 int tlp_avail; /* time left for interleaving commands, in CLKIN4DDR */
3442 int ttxclkesc; /* period of LP transmit escape clock, in CLKIN4DDR */
3443 int thsbyte_clk = 16; /* Period of TXBYTECLKHS clock, in CLKIN4DDR */
3444 int lp_inter; /* cmd mode data that can be interleaved, in bytes */
3445
3446 /* maximum LP transition time according to Scenario 1 */
3447 trans_lp = exit_hs + max(enter_hs, 2) + 1;
3448
3449 /* CLKIN4DDR = 16 * TXBYTECLKHS */
3450 tlp_avail = thsbyte_clk * (blank - trans_lp);
3451
Archit Taneja2e063c32012-06-04 13:36:34 +05303452 ttxclkesc = tdsi_fclk * lp_clk_div;
Archit Taneja6f28c292012-05-15 11:32:18 +05303453
3454 lp_inter = ((tlp_avail - 8 * thsbyte_clk - 5 * tdsi_fclk) / ttxclkesc -
3455 26) / 16;
3456
3457 return max(lp_inter, 0);
3458}
3459
Tomi Valkeinen57612172012-11-27 17:32:36 +02003460static void dsi_config_cmd_mode_interleaving(struct platform_device *dsidev)
Archit Taneja6f28c292012-05-15 11:32:18 +05303461{
Archit Taneja6f28c292012-05-15 11:32:18 +05303462 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3463 int blanking_mode;
3464 int hfp_blanking_mode, hbp_blanking_mode, hsa_blanking_mode;
3465 int hsa, hfp, hbp, width_bytes, bllp, lp_clk_div;
3466 int ddr_clk_pre, ddr_clk_post, enter_hs_mode_lat, exit_hs_mode_lat;
3467 int tclk_trail, ths_exit, exiths_clk;
3468 bool ddr_alwon;
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03003469 struct videomode *vm = &dsi->vm;
Archit Taneja02c39602012-08-10 15:01:33 +05303470 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja6f28c292012-05-15 11:32:18 +05303471 int ndl = dsi->num_lanes_used - 1;
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003472 int dsi_fclk_hsdiv = dsi->user_dsi_cinfo.mX[HSDIV_DSI] + 1;
Archit Taneja6f28c292012-05-15 11:32:18 +05303473 int hsa_interleave_hs = 0, hsa_interleave_lp = 0;
3474 int hfp_interleave_hs = 0, hfp_interleave_lp = 0;
3475 int hbp_interleave_hs = 0, hbp_interleave_lp = 0;
3476 int bl_interleave_hs = 0, bl_interleave_lp = 0;
3477 u32 r;
3478
3479 r = dsi_read_reg(dsidev, DSI_CTRL);
3480 blanking_mode = FLD_GET(r, 20, 20);
3481 hfp_blanking_mode = FLD_GET(r, 21, 21);
3482 hbp_blanking_mode = FLD_GET(r, 22, 22);
3483 hsa_blanking_mode = FLD_GET(r, 23, 23);
3484
3485 r = dsi_read_reg(dsidev, DSI_VM_TIMING1);
3486 hbp = FLD_GET(r, 11, 0);
3487 hfp = FLD_GET(r, 23, 12);
3488 hsa = FLD_GET(r, 31, 24);
3489
3490 r = dsi_read_reg(dsidev, DSI_CLK_TIMING);
3491 ddr_clk_post = FLD_GET(r, 7, 0);
3492 ddr_clk_pre = FLD_GET(r, 15, 8);
3493
3494 r = dsi_read_reg(dsidev, DSI_VM_TIMING7);
3495 exit_hs_mode_lat = FLD_GET(r, 15, 0);
3496 enter_hs_mode_lat = FLD_GET(r, 31, 16);
3497
3498 r = dsi_read_reg(dsidev, DSI_CLK_CTRL);
3499 lp_clk_div = FLD_GET(r, 12, 0);
3500 ddr_alwon = FLD_GET(r, 13, 13);
3501
3502 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
3503 ths_exit = FLD_GET(r, 7, 0);
3504
3505 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
3506 tclk_trail = FLD_GET(r, 15, 8);
3507
3508 exiths_clk = ths_exit + tclk_trail;
3509
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03003510 width_bytes = DIV_ROUND_UP(vm->hactive * bpp, 8);
Archit Taneja6f28c292012-05-15 11:32:18 +05303511 bllp = hbp + hfp + hsa + DIV_ROUND_UP(width_bytes + 6, ndl);
3512
3513 if (!hsa_blanking_mode) {
3514 hsa_interleave_hs = dsi_compute_interleave_hs(hsa, ddr_alwon,
3515 enter_hs_mode_lat, exit_hs_mode_lat,
3516 exiths_clk, ddr_clk_pre, ddr_clk_post);
3517 hsa_interleave_lp = dsi_compute_interleave_lp(hsa,
3518 enter_hs_mode_lat, exit_hs_mode_lat,
3519 lp_clk_div, dsi_fclk_hsdiv);
3520 }
3521
3522 if (!hfp_blanking_mode) {
3523 hfp_interleave_hs = dsi_compute_interleave_hs(hfp, ddr_alwon,
3524 enter_hs_mode_lat, exit_hs_mode_lat,
3525 exiths_clk, ddr_clk_pre, ddr_clk_post);
3526 hfp_interleave_lp = dsi_compute_interleave_lp(hfp,
3527 enter_hs_mode_lat, exit_hs_mode_lat,
3528 lp_clk_div, dsi_fclk_hsdiv);
3529 }
3530
3531 if (!hbp_blanking_mode) {
3532 hbp_interleave_hs = dsi_compute_interleave_hs(hbp, ddr_alwon,
3533 enter_hs_mode_lat, exit_hs_mode_lat,
3534 exiths_clk, ddr_clk_pre, ddr_clk_post);
3535
3536 hbp_interleave_lp = dsi_compute_interleave_lp(hbp,
3537 enter_hs_mode_lat, exit_hs_mode_lat,
3538 lp_clk_div, dsi_fclk_hsdiv);
3539 }
3540
3541 if (!blanking_mode) {
3542 bl_interleave_hs = dsi_compute_interleave_hs(bllp, ddr_alwon,
3543 enter_hs_mode_lat, exit_hs_mode_lat,
3544 exiths_clk, ddr_clk_pre, ddr_clk_post);
3545
3546 bl_interleave_lp = dsi_compute_interleave_lp(bllp,
3547 enter_hs_mode_lat, exit_hs_mode_lat,
3548 lp_clk_div, dsi_fclk_hsdiv);
3549 }
3550
3551 DSSDBG("DSI HS interleaving(TXBYTECLKHS) HSA %d, HFP %d, HBP %d, BLLP %d\n",
3552 hsa_interleave_hs, hfp_interleave_hs, hbp_interleave_hs,
3553 bl_interleave_hs);
3554
3555 DSSDBG("DSI LP interleaving(bytes) HSA %d, HFP %d, HBP %d, BLLP %d\n",
3556 hsa_interleave_lp, hfp_interleave_lp, hbp_interleave_lp,
3557 bl_interleave_lp);
3558
3559 r = dsi_read_reg(dsidev, DSI_VM_TIMING4);
3560 r = FLD_MOD(r, hsa_interleave_hs, 23, 16);
3561 r = FLD_MOD(r, hfp_interleave_hs, 15, 8);
3562 r = FLD_MOD(r, hbp_interleave_hs, 7, 0);
3563 dsi_write_reg(dsidev, DSI_VM_TIMING4, r);
3564
3565 r = dsi_read_reg(dsidev, DSI_VM_TIMING5);
3566 r = FLD_MOD(r, hsa_interleave_lp, 23, 16);
3567 r = FLD_MOD(r, hfp_interleave_lp, 15, 8);
3568 r = FLD_MOD(r, hbp_interleave_lp, 7, 0);
3569 dsi_write_reg(dsidev, DSI_VM_TIMING5, r);
3570
3571 r = dsi_read_reg(dsidev, DSI_VM_TIMING6);
3572 r = FLD_MOD(r, bl_interleave_hs, 31, 15);
3573 r = FLD_MOD(r, bl_interleave_lp, 16, 0);
3574 dsi_write_reg(dsidev, DSI_VM_TIMING6, r);
3575}
3576
Tomi Valkeinen57612172012-11-27 17:32:36 +02003577static int dsi_proto_config(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003578{
Archit Taneja02c39602012-08-10 15:01:33 +05303579 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003580 u32 r;
3581 int buswidth = 0;
3582
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303583 dsi_config_tx_fifo(dsidev, DSI_FIFO_SIZE_32,
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02003584 DSI_FIFO_SIZE_32,
3585 DSI_FIFO_SIZE_32,
3586 DSI_FIFO_SIZE_32);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003587
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303588 dsi_config_rx_fifo(dsidev, DSI_FIFO_SIZE_32,
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02003589 DSI_FIFO_SIZE_32,
3590 DSI_FIFO_SIZE_32,
3591 DSI_FIFO_SIZE_32);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003592
3593 /* XXX what values for the timeouts? */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303594 dsi_set_stop_state_counter(dsidev, 0x1000, false, false);
3595 dsi_set_ta_timeout(dsidev, 0x1fff, true, true);
3596 dsi_set_lp_rx_timeout(dsidev, 0x1fff, true, true);
3597 dsi_set_hs_tx_timeout(dsidev, 0x1fff, true, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003598
Archit Taneja02c39602012-08-10 15:01:33 +05303599 switch (dsi_get_pixel_size(dsi->pix_fmt)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003600 case 16:
3601 buswidth = 0;
3602 break;
3603 case 18:
3604 buswidth = 1;
3605 break;
3606 case 24:
3607 buswidth = 2;
3608 break;
3609 default:
3610 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03003611 return -EINVAL;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003612 }
3613
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303614 r = dsi_read_reg(dsidev, DSI_CTRL);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003615 r = FLD_MOD(r, 1, 1, 1); /* CS_RX_EN */
3616 r = FLD_MOD(r, 1, 2, 2); /* ECC_RX_EN */
3617 r = FLD_MOD(r, 1, 3, 3); /* TX_FIFO_ARBITRATION */
3618 r = FLD_MOD(r, 1, 4, 4); /* VP_CLK_RATIO, always 1, see errata*/
3619 r = FLD_MOD(r, buswidth, 7, 6); /* VP_DATA_BUS_WIDTH */
3620 r = FLD_MOD(r, 0, 8, 8); /* VP_CLK_POL */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003621 r = FLD_MOD(r, 1, 14, 14); /* TRIGGER_RESET_MODE */
3622 r = FLD_MOD(r, 1, 19, 19); /* EOT_ENABLE */
Archit Taneja9613c022011-03-22 06:33:36 -05003623 if (!dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC)) {
3624 r = FLD_MOD(r, 1, 24, 24); /* DCS_CMD_ENABLE */
3625 /* DCS_CMD_CODE, 1=start, 0=continue */
3626 r = FLD_MOD(r, 0, 25, 25);
3627 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003628
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303629 dsi_write_reg(dsidev, DSI_CTRL, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003630
Archit Taneja9e7e9372012-08-14 12:29:22 +05303631 dsi_config_vp_num_line_buffers(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303632
Archit Tanejadca2b152012-08-16 18:02:00 +05303633 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja9e7e9372012-08-14 12:29:22 +05303634 dsi_config_vp_sync_events(dsidev);
3635 dsi_config_blanking_modes(dsidev);
Tomi Valkeinen57612172012-11-27 17:32:36 +02003636 dsi_config_cmd_mode_interleaving(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303637 }
3638
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303639 dsi_vc_initial_config(dsidev, 0);
3640 dsi_vc_initial_config(dsidev, 1);
3641 dsi_vc_initial_config(dsidev, 2);
3642 dsi_vc_initial_config(dsidev, 3);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003643
3644 return 0;
3645}
3646
Archit Taneja9e7e9372012-08-14 12:29:22 +05303647static void dsi_proto_timings(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003648{
Tomi Valkeinendb186442011-10-13 16:12:29 +03003649 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003650 unsigned tlpx, tclk_zero, tclk_prepare, tclk_trail;
3651 unsigned tclk_pre, tclk_post;
3652 unsigned ths_prepare, ths_prepare_ths_zero, ths_zero;
3653 unsigned ths_trail, ths_exit;
3654 unsigned ddr_clk_pre, ddr_clk_post;
3655 unsigned enter_hs_mode_lat, exit_hs_mode_lat;
3656 unsigned ths_eot;
Tomi Valkeinendb186442011-10-13 16:12:29 +03003657 int ndl = dsi->num_lanes_used - 1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003658 u32 r;
3659
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303660 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003661 ths_prepare = FLD_GET(r, 31, 24);
3662 ths_prepare_ths_zero = FLD_GET(r, 23, 16);
3663 ths_zero = ths_prepare_ths_zero - ths_prepare;
3664 ths_trail = FLD_GET(r, 15, 8);
3665 ths_exit = FLD_GET(r, 7, 0);
3666
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303667 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
Tomi Valkeinene84dc1c2012-09-24 09:34:52 +03003668 tlpx = FLD_GET(r, 20, 16) * 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003669 tclk_trail = FLD_GET(r, 15, 8);
3670 tclk_zero = FLD_GET(r, 7, 0);
3671
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303672 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003673 tclk_prepare = FLD_GET(r, 7, 0);
3674
3675 /* min 8*UI */
3676 tclk_pre = 20;
3677 /* min 60ns + 52*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303678 tclk_post = ns2ddr(dsidev, 60) + 26;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003679
Archit Taneja8af6ff02011-09-05 16:48:27 +05303680 ths_eot = DIV_ROUND_UP(4, ndl);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003681
3682 ddr_clk_pre = DIV_ROUND_UP(tclk_pre + tlpx + tclk_zero + tclk_prepare,
3683 4);
3684 ddr_clk_post = DIV_ROUND_UP(tclk_post + ths_trail, 4) + ths_eot;
3685
3686 BUG_ON(ddr_clk_pre == 0 || ddr_clk_pre > 255);
3687 BUG_ON(ddr_clk_post == 0 || ddr_clk_post > 255);
3688
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303689 r = dsi_read_reg(dsidev, DSI_CLK_TIMING);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003690 r = FLD_MOD(r, ddr_clk_pre, 15, 8);
3691 r = FLD_MOD(r, ddr_clk_post, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303692 dsi_write_reg(dsidev, DSI_CLK_TIMING, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003693
3694 DSSDBG("ddr_clk_pre %u, ddr_clk_post %u\n",
3695 ddr_clk_pre,
3696 ddr_clk_post);
3697
3698 enter_hs_mode_lat = 1 + DIV_ROUND_UP(tlpx, 4) +
3699 DIV_ROUND_UP(ths_prepare, 4) +
3700 DIV_ROUND_UP(ths_zero + 3, 4);
3701
3702 exit_hs_mode_lat = DIV_ROUND_UP(ths_trail + ths_exit, 4) + 1 + ths_eot;
3703
3704 r = FLD_VAL(enter_hs_mode_lat, 31, 16) |
3705 FLD_VAL(exit_hs_mode_lat, 15, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303706 dsi_write_reg(dsidev, DSI_VM_TIMING7, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003707
3708 DSSDBG("enter_hs_mode_lat %u, exit_hs_mode_lat %u\n",
3709 enter_hs_mode_lat, exit_hs_mode_lat);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303710
Archit Tanejadca2b152012-08-16 18:02:00 +05303711 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja8af6ff02011-09-05 16:48:27 +05303712 /* TODO: Implement a video mode check_timings function */
Archit Taneja0b3ffe32012-08-13 22:13:39 +05303713 int hsa = dsi->vm_timings.hsa;
3714 int hfp = dsi->vm_timings.hfp;
3715 int hbp = dsi->vm_timings.hbp;
3716 int vsa = dsi->vm_timings.vsa;
3717 int vfp = dsi->vm_timings.vfp;
3718 int vbp = dsi->vm_timings.vbp;
3719 int window_sync = dsi->vm_timings.window_sync;
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02003720 bool hsync_end;
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03003721 struct videomode *vm = &dsi->vm;
Archit Taneja02c39602012-08-10 15:01:33 +05303722 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303723 int tl, t_he, width_bytes;
3724
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02003725 hsync_end = dsi->vm_timings.trans_mode == OMAP_DSS_DSI_PULSE_MODE;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303726 t_he = hsync_end ?
3727 ((hsa == 0 && ndl == 3) ? 1 : DIV_ROUND_UP(4, ndl)) : 0;
3728
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03003729 width_bytes = DIV_ROUND_UP(vm->hactive * bpp, 8);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303730
3731 /* TL = t_HS + HSA + t_HE + HFP + ceil((WC + 6) / NDL) + HBP */
3732 tl = DIV_ROUND_UP(4, ndl) + (hsync_end ? hsa : 0) + t_he + hfp +
3733 DIV_ROUND_UP(width_bytes + 6, ndl) + hbp;
3734
3735 DSSDBG("HBP: %d, HFP: %d, HSA: %d, TL: %d TXBYTECLKHS\n", hbp,
3736 hfp, hsync_end ? hsa : 0, tl);
3737 DSSDBG("VBP: %d, VFP: %d, VSA: %d, VACT: %d lines\n", vbp, vfp,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03003738 vsa, vm->vactive);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303739
3740 r = dsi_read_reg(dsidev, DSI_VM_TIMING1);
3741 r = FLD_MOD(r, hbp, 11, 0); /* HBP */
3742 r = FLD_MOD(r, hfp, 23, 12); /* HFP */
3743 r = FLD_MOD(r, hsync_end ? hsa : 0, 31, 24); /* HSA */
3744 dsi_write_reg(dsidev, DSI_VM_TIMING1, r);
3745
3746 r = dsi_read_reg(dsidev, DSI_VM_TIMING2);
3747 r = FLD_MOD(r, vbp, 7, 0); /* VBP */
3748 r = FLD_MOD(r, vfp, 15, 8); /* VFP */
3749 r = FLD_MOD(r, vsa, 23, 16); /* VSA */
3750 r = FLD_MOD(r, window_sync, 27, 24); /* WINDOW_SYNC */
3751 dsi_write_reg(dsidev, DSI_VM_TIMING2, r);
3752
3753 r = dsi_read_reg(dsidev, DSI_VM_TIMING3);
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03003754 r = FLD_MOD(r, vm->vactive, 14, 0); /* VACT */
Archit Taneja8af6ff02011-09-05 16:48:27 +05303755 r = FLD_MOD(r, tl, 31, 16); /* TL */
3756 dsi_write_reg(dsidev, DSI_VM_TIMING3, r);
3757 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003758}
3759
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03003760static int dsi_configure_pins(struct omap_dss_device *dssdev,
Tomi Valkeinene4a9e942012-03-28 15:58:56 +03003761 const struct omap_dsi_pin_config *pin_cfg)
3762{
3763 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3764 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3765 int num_pins;
3766 const int *pins;
3767 struct dsi_lane_config lanes[DSI_MAX_NR_LANES];
3768 int num_lanes;
3769 int i;
3770
3771 static const enum dsi_lane_function functions[] = {
3772 DSI_LANE_CLK,
3773 DSI_LANE_DATA1,
3774 DSI_LANE_DATA2,
3775 DSI_LANE_DATA3,
3776 DSI_LANE_DATA4,
3777 };
3778
3779 num_pins = pin_cfg->num_pins;
3780 pins = pin_cfg->pins;
3781
3782 if (num_pins < 4 || num_pins > dsi->num_lanes_supported * 2
3783 || num_pins % 2 != 0)
3784 return -EINVAL;
3785
3786 for (i = 0; i < DSI_MAX_NR_LANES; ++i)
3787 lanes[i].function = DSI_LANE_UNUSED;
3788
3789 num_lanes = 0;
3790
3791 for (i = 0; i < num_pins; i += 2) {
3792 u8 lane, pol;
3793 int dx, dy;
3794
3795 dx = pins[i];
3796 dy = pins[i + 1];
3797
3798 if (dx < 0 || dx >= dsi->num_lanes_supported * 2)
3799 return -EINVAL;
3800
3801 if (dy < 0 || dy >= dsi->num_lanes_supported * 2)
3802 return -EINVAL;
3803
3804 if (dx & 1) {
3805 if (dy != dx - 1)
3806 return -EINVAL;
3807 pol = 1;
3808 } else {
3809 if (dy != dx + 1)
3810 return -EINVAL;
3811 pol = 0;
3812 }
3813
3814 lane = dx / 2;
3815
3816 lanes[lane].function = functions[i / 2];
3817 lanes[lane].polarity = pol;
3818 num_lanes++;
3819 }
3820
3821 memcpy(dsi->lanes, lanes, sizeof(dsi->lanes));
3822 dsi->num_lanes_used = num_lanes;
3823
3824 return 0;
3825}
Tomi Valkeinene4a9e942012-03-28 15:58:56 +03003826
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03003827static int dsi_enable_video_output(struct omap_dss_device *dssdev, int channel)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303828{
3829 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejae67458a2012-08-13 14:17:30 +05303830 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen0674d382015-11-05 10:01:02 +02003831 enum omap_channel dispc_channel = dssdev->dispc_channel;
Archit Taneja02c39602012-08-10 15:01:33 +05303832 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +03003833 struct omap_dss_device *out = &dsi->output;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303834 u8 data_type;
3835 u16 word_count;
Tomi Valkeinen33ca2372011-11-21 13:42:58 +02003836 int r;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303837
Tomi Valkeinenf1504ad2015-11-05 09:34:51 +02003838 if (!out->dispc_channel_connected) {
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02003839 DSSERR("failed to enable display: no output/manager\n");
3840 return -ENODEV;
3841 }
3842
Tomi Valkeinen0674d382015-11-05 10:01:02 +02003843 r = dsi_display_init_dispc(dsidev, dispc_channel);
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02003844 if (r)
3845 goto err_init_dispc;
3846
Archit Tanejadca2b152012-08-16 18:02:00 +05303847 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja02c39602012-08-10 15:01:33 +05303848 switch (dsi->pix_fmt) {
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02003849 case OMAP_DSS_DSI_FMT_RGB888:
3850 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_24;
3851 break;
3852 case OMAP_DSS_DSI_FMT_RGB666:
3853 data_type = MIPI_DSI_PIXEL_STREAM_3BYTE_18;
3854 break;
3855 case OMAP_DSS_DSI_FMT_RGB666_PACKED:
3856 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_18;
3857 break;
3858 case OMAP_DSS_DSI_FMT_RGB565:
3859 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_16;
3860 break;
3861 default:
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02003862 r = -EINVAL;
3863 goto err_pix_fmt;
Joe Perchescf6ac4ce2013-10-08 16:23:24 -07003864 }
Archit Taneja8af6ff02011-09-05 16:48:27 +05303865
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02003866 dsi_if_enable(dsidev, false);
3867 dsi_vc_enable(dsidev, channel, false);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303868
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02003869 /* MODE, 1 = video mode */
3870 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 4, 4);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303871
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03003872 word_count = DIV_ROUND_UP(dsi->vm.hactive * bpp, 8);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303873
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02003874 dsi_vc_write_long_header(dsidev, channel, data_type,
3875 word_count, 0);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303876
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02003877 dsi_vc_enable(dsidev, channel, true);
3878 dsi_if_enable(dsidev, true);
3879 }
Archit Taneja8af6ff02011-09-05 16:48:27 +05303880
Tomi Valkeinen0674d382015-11-05 10:01:02 +02003881 r = dss_mgr_enable(dispc_channel);
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02003882 if (r)
3883 goto err_mgr_enable;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303884
3885 return 0;
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02003886
3887err_mgr_enable:
3888 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
3889 dsi_if_enable(dsidev, false);
3890 dsi_vc_enable(dsidev, channel, false);
3891 }
3892err_pix_fmt:
Tomi Valkeinen0674d382015-11-05 10:01:02 +02003893 dsi_display_uninit_dispc(dsidev, dispc_channel);
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02003894err_init_dispc:
3895 return r;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303896}
Archit Taneja8af6ff02011-09-05 16:48:27 +05303897
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03003898static void dsi_disable_video_output(struct omap_dss_device *dssdev, int channel)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303899{
3900 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejadca2b152012-08-16 18:02:00 +05303901 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen0674d382015-11-05 10:01:02 +02003902 enum omap_channel dispc_channel = dssdev->dispc_channel;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303903
Archit Tanejadca2b152012-08-16 18:02:00 +05303904 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02003905 dsi_if_enable(dsidev, false);
3906 dsi_vc_enable(dsidev, channel, false);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303907
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02003908 /* MODE, 0 = command mode */
3909 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 0, 4, 4);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303910
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02003911 dsi_vc_enable(dsidev, channel, true);
3912 dsi_if_enable(dsidev, true);
3913 }
Archit Taneja8af6ff02011-09-05 16:48:27 +05303914
Tomi Valkeinen0674d382015-11-05 10:01:02 +02003915 dss_mgr_disable(dispc_channel);
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02003916
Tomi Valkeinen0674d382015-11-05 10:01:02 +02003917 dsi_display_uninit_dispc(dsidev, dispc_channel);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303918}
Archit Taneja8af6ff02011-09-05 16:48:27 +05303919
Tomi Valkeinen57612172012-11-27 17:32:36 +02003920static void dsi_update_screen_dispc(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003921{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303922 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen0674d382015-11-05 10:01:02 +02003923 enum omap_channel dispc_channel = dsi->output.dispc_channel;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003924 unsigned bytespp;
3925 unsigned bytespl;
3926 unsigned bytespf;
3927 unsigned total_len;
3928 unsigned packet_payload;
3929 unsigned packet_len;
3930 u32 l;
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03003931 int r;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303932 const unsigned channel = dsi->update_channel;
Tomi Valkeinen99322572013-03-05 10:37:02 +02003933 const unsigned line_buf_size = dsi->line_buffer_size;
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03003934 u16 w = dsi->vm.hactive;
3935 u16 h = dsi->vm.vactive;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003936
Tomi Valkeinen5476e742011-11-03 16:34:20 +02003937 DSSDBG("dsi_update_screen_dispc(%dx%d)\n", w, h);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003938
Archit Tanejad6049142011-08-22 11:58:08 +05303939 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_VP);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003940
Archit Taneja02c39602012-08-10 15:01:33 +05303941 bytespp = dsi_get_pixel_size(dsi->pix_fmt) / 8;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003942 bytespl = w * bytespp;
3943 bytespf = bytespl * h;
3944
3945 /* NOTE: packet_payload has to be equal to N * bytespl, where N is
3946 * number of lines in a packet. See errata about VP_CLK_RATIO */
3947
3948 if (bytespf < line_buf_size)
3949 packet_payload = bytespf;
3950 else
3951 packet_payload = (line_buf_size) / bytespl * bytespl;
3952
3953 packet_len = packet_payload + 1; /* 1 byte for DCS cmd */
3954 total_len = (bytespf / packet_payload) * packet_len;
3955
3956 if (bytespf % packet_payload)
3957 total_len += (bytespf % packet_payload) + 1;
3958
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003959 l = FLD_VAL(total_len, 23, 0); /* TE_SIZE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303960 dsi_write_reg(dsidev, DSI_VC_TE(channel), l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003961
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303962 dsi_vc_write_long_header(dsidev, channel, MIPI_DSI_DCS_LONG_WRITE,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303963 packet_len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003964
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303965 if (dsi->te_enabled)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003966 l = FLD_MOD(l, 1, 30, 30); /* TE_EN */
3967 else
3968 l = FLD_MOD(l, 1, 31, 31); /* TE_START */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303969 dsi_write_reg(dsidev, DSI_VC_TE(channel), l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003970
3971 /* We put SIDLEMODE to no-idle for the duration of the transfer,
3972 * because DSS interrupts are not capable of waking up the CPU and the
3973 * framedone interrupt could be delayed for quite a long time. I think
3974 * the same goes for any DSS interrupts, but for some reason I have not
3975 * seen the problem anywhere else than here.
3976 */
3977 dispc_disable_sidle();
3978
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303979 dsi_perf_mark_start(dsidev);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003980
Archit Taneja49dbf582011-05-16 15:17:07 +05303981 r = schedule_delayed_work(&dsi->framedone_timeout_work,
3982 msecs_to_jiffies(250));
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03003983 BUG_ON(r == 0);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003984
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03003985 dss_mgr_set_timings(dispc_channel, &dsi->vm);
Archit Taneja55cd63a2012-08-09 15:41:13 +05303986
Tomi Valkeinen0674d382015-11-05 10:01:02 +02003987 dss_mgr_start_update(dispc_channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003988
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303989 if (dsi->te_enabled) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003990 /* disable LP_RX_TO, so that we can receive TE. Time to wait
3991 * for TE is longer than the timer allows */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303992 REG_FLD_MOD(dsidev, DSI_TIMING2, 0, 15, 15); /* LP_RX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003993
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303994 dsi_vc_send_bta(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003995
3996#ifdef DSI_CATCH_MISSING_TE
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303997 mod_timer(&dsi->te_timer, jiffies + msecs_to_jiffies(250));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003998#endif
3999 }
4000}
4001
4002#ifdef DSI_CATCH_MISSING_TE
4003static void dsi_te_timeout(unsigned long arg)
4004{
4005 DSSERR("TE not received for 250ms!\n");
4006}
4007#endif
4008
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304009static void dsi_handle_framedone(struct platform_device *dsidev, int error)
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004010{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304011 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4012
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004013 /* SIDLEMODE back to smart-idle */
4014 dispc_enable_sidle();
4015
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304016 if (dsi->te_enabled) {
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004017 /* enable LP_RX_TO again after the TE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304018 REG_FLD_MOD(dsidev, DSI_TIMING2, 1, 15, 15); /* LP_RX_TO */
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004019 }
4020
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304021 dsi->framedone_callback(error, dsi->framedone_data);
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004022
4023 if (!error)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304024 dsi_perf_show(dsidev, "DISPC");
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004025}
4026
4027static void dsi_framedone_timeout_work_callback(struct work_struct *work)
4028{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304029 struct dsi_data *dsi = container_of(work, struct dsi_data,
4030 framedone_timeout_work.work);
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004031 /* XXX While extremely unlikely, we could get FRAMEDONE interrupt after
4032 * 250ms which would conflict with this timeout work. What should be
4033 * done is first cancel the transfer on the HW, and then cancel the
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004034 * possibly scheduled framedone work. However, cancelling the transfer
4035 * on the HW is buggy, and would probably require resetting the whole
4036 * DSI */
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004037
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004038 DSSERR("Framedone not received for 250ms!\n");
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004039
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304040 dsi_handle_framedone(dsi->pdev, -ETIMEDOUT);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004041}
4042
Tomi Valkeinen15502022012-10-10 13:59:07 +03004043static void dsi_framedone_irq_callback(void *data)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004044{
Archit Taneja9e7e9372012-08-14 12:29:22 +05304045 struct platform_device *dsidev = (struct platform_device *) data;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304046 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4047
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004048 /* Note: We get FRAMEDONE when DISPC has finished sending pixels and
4049 * turns itself off. However, DSI still has the pixels in its buffers,
4050 * and is sending the data.
4051 */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004052
Tejun Heo136b5722012-08-21 13:18:24 -07004053 cancel_delayed_work(&dsi->framedone_timeout_work);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004054
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304055 dsi_handle_framedone(dsidev, 0);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004056}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004057
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03004058static int dsi_update(struct omap_dss_device *dssdev, int channel,
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004059 void (*callback)(int, void *), void *data)
4060{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304061 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304062 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004063 u16 dw, dh;
4064
4065 dsi_perf_mark_setup(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304066
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304067 dsi->update_channel = channel;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004068
Tomi Valkeinen4a9e78a2011-08-15 11:22:21 +03004069 dsi->framedone_callback = callback;
4070 dsi->framedone_data = data;
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004071
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004072 dw = dsi->vm.hactive;
4073 dh = dsi->vm.vactive;
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004074
Tomi Valkeinen477fed72013-10-02 14:41:24 +03004075#ifdef DSI_PERF_MEASURE
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004076 dsi->update_bytes = dw * dh *
Archit Taneja02c39602012-08-10 15:01:33 +05304077 dsi_get_pixel_size(dsi->pix_fmt) / 8;
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004078#endif
Tomi Valkeinen57612172012-11-27 17:32:36 +02004079 dsi_update_screen_dispc(dsidev);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004080
4081 return 0;
4082}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004083
4084/* Display funcs */
4085
Tomi Valkeinen57612172012-11-27 17:32:36 +02004086static int dsi_configure_dispc_clocks(struct platform_device *dsidev)
Archit Taneja7d2572f2012-06-29 14:31:07 +05304087{
Archit Taneja7d2572f2012-06-29 14:31:07 +05304088 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4089 struct dispc_clock_info dispc_cinfo;
4090 int r;
Tomi Valkeinen17518182013-03-07 11:21:45 +02004091 unsigned long fck;
Archit Taneja7d2572f2012-06-29 14:31:07 +05304092
4093 fck = dsi_get_pll_hsdiv_dispc_rate(dsidev);
4094
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02004095 dispc_cinfo.lck_div = dsi->user_dispc_cinfo.lck_div;
4096 dispc_cinfo.pck_div = dsi->user_dispc_cinfo.pck_div;
Archit Taneja7d2572f2012-06-29 14:31:07 +05304097
4098 r = dispc_calc_clock_rates(fck, &dispc_cinfo);
4099 if (r) {
4100 DSSERR("Failed to calc dispc clocks\n");
4101 return r;
4102 }
4103
4104 dsi->mgr_config.clock_info = dispc_cinfo;
4105
4106 return 0;
4107}
4108
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004109static int dsi_display_init_dispc(struct platform_device *dsidev,
Tomi Valkeinen0674d382015-11-05 10:01:02 +02004110 enum omap_channel channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004111{
Archit Taneja7d2572f2012-06-29 14:31:07 +05304112 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304113 int r;
Archit Taneja5a8b5722011-05-12 17:26:29 +05304114
Tomi Valkeinen0674d382015-11-05 10:01:02 +02004115 dss_select_lcd_clk_source(channel, dsi->module_id == 0 ?
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +03004116 DSS_CLK_SRC_PLL1_1 :
4117 DSS_CLK_SRC_PLL2_1);
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004118
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004119 if (dsi->mode == OMAP_DSS_DSI_CMD_MODE) {
Tomi Valkeinen0674d382015-11-05 10:01:02 +02004120 r = dss_mgr_register_framedone_handler(channel,
Tomi Valkeinen15502022012-10-10 13:59:07 +03004121 dsi_framedone_irq_callback, dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304122 if (r) {
Tomi Valkeinen15502022012-10-10 13:59:07 +03004123 DSSERR("can't register FRAMEDONE handler\n");
Archit Taneja7d2572f2012-06-29 14:31:07 +05304124 goto err;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304125 }
4126
Archit Taneja7d2572f2012-06-29 14:31:07 +05304127 dsi->mgr_config.stallmode = true;
4128 dsi->mgr_config.fifohandcheck = true;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304129 } else {
Archit Taneja7d2572f2012-06-29 14:31:07 +05304130 dsi->mgr_config.stallmode = false;
4131 dsi->mgr_config.fifohandcheck = false;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004132 }
4133
Archit Tanejabd5a7b12012-06-26 12:38:31 +05304134 /*
4135 * override interlace, logic level and edge related parameters in
Peter Ujfalusi4520ff22016-09-22 14:07:03 +03004136 * videomode with default values
Archit Tanejabd5a7b12012-06-26 12:38:31 +05304137 */
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004138 dsi->vm.flags &= ~DISPLAY_FLAGS_INTERLACED;
4139 dsi->vm.flags &= ~DISPLAY_FLAGS_HSYNC_LOW;
4140 dsi->vm.flags |= DISPLAY_FLAGS_HSYNC_HIGH;
4141 dsi->vm.flags &= ~DISPLAY_FLAGS_VSYNC_LOW;
4142 dsi->vm.flags |= DISPLAY_FLAGS_VSYNC_HIGH;
4143 dsi->vm.flags &= ~DISPLAY_FLAGS_PIXDATA_NEGEDGE;
4144 dsi->vm.flags |= DISPLAY_FLAGS_PIXDATA_POSEDGE;
4145 dsi->vm.flags &= ~DISPLAY_FLAGS_DE_LOW;
4146 dsi->vm.flags |= DISPLAY_FLAGS_DE_HIGH;
4147 dsi->vm.flags &= ~DISPLAY_FLAGS_SYNC_POSEDGE;
4148 dsi->vm.flags |= DISPLAY_FLAGS_SYNC_NEGEDGE;
Archit Tanejabd5a7b12012-06-26 12:38:31 +05304149
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004150 dss_mgr_set_timings(channel, &dsi->vm);
Archit Tanejabd5a7b12012-06-26 12:38:31 +05304151
Tomi Valkeinen57612172012-11-27 17:32:36 +02004152 r = dsi_configure_dispc_clocks(dsidev);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304153 if (r)
4154 goto err1;
4155
4156 dsi->mgr_config.io_pad_mode = DSS_IO_PAD_MODE_BYPASS;
4157 dsi->mgr_config.video_port_width =
Archit Taneja02c39602012-08-10 15:01:33 +05304158 dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304159 dsi->mgr_config.lcden_sig_polarity = 0;
4160
Tomi Valkeinen0674d382015-11-05 10:01:02 +02004161 dss_mgr_set_lcd_config(channel, &dsi->mgr_config);
Archit Tanejad21f43b2012-06-21 09:45:11 +05304162
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004163 return 0;
Archit Taneja7d2572f2012-06-29 14:31:07 +05304164err1:
Archit Tanejadca2b152012-08-16 18:02:00 +05304165 if (dsi->mode == OMAP_DSS_DSI_CMD_MODE)
Tomi Valkeinen0674d382015-11-05 10:01:02 +02004166 dss_mgr_unregister_framedone_handler(channel,
Tomi Valkeinen15502022012-10-10 13:59:07 +03004167 dsi_framedone_irq_callback, dsidev);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304168err:
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +03004169 dss_select_lcd_clk_source(channel, DSS_CLK_SRC_FCK);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304170 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004171}
4172
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004173static void dsi_display_uninit_dispc(struct platform_device *dsidev,
Tomi Valkeinen0674d382015-11-05 10:01:02 +02004174 enum omap_channel channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004175{
Archit Tanejadca2b152012-08-16 18:02:00 +05304176 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4177
Tomi Valkeinen15502022012-10-10 13:59:07 +03004178 if (dsi->mode == OMAP_DSS_DSI_CMD_MODE)
Tomi Valkeinen0674d382015-11-05 10:01:02 +02004179 dss_mgr_unregister_framedone_handler(channel,
Tomi Valkeinen15502022012-10-10 13:59:07 +03004180 dsi_framedone_irq_callback, dsidev);
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004181
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +03004182 dss_select_lcd_clk_source(channel, DSS_CLK_SRC_FCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004183}
4184
Tomi Valkeinen57612172012-11-27 17:32:36 +02004185static int dsi_configure_dsi_clocks(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004186{
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02004187 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004188 struct dss_pll_clock_info cinfo;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004189 int r;
4190
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02004191 cinfo = dsi->user_dsi_cinfo;
4192
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004193 r = dss_pll_set_config(&dsi->pll, &cinfo);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004194 if (r) {
4195 DSSERR("Failed to set dsi clocks\n");
4196 return r;
4197 }
4198
4199 return 0;
4200}
4201
Tomi Valkeinen57612172012-11-27 17:32:36 +02004202static int dsi_display_init_dsi(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004203{
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004204 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004205 int r;
4206
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004207 r = dss_pll_enable(&dsi->pll);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004208 if (r)
4209 goto err0;
4210
Tomi Valkeinen57612172012-11-27 17:32:36 +02004211 r = dsi_configure_dsi_clocks(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004212 if (r)
4213 goto err1;
4214
Tomi Valkeinen4ce9e332013-03-05 17:11:16 +02004215 dss_select_dsi_clk_source(dsi->module_id, dsi->module_id == 0 ?
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +03004216 DSS_CLK_SRC_PLL1_2 :
4217 DSS_CLK_SRC_PLL2_2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004218
4219 DSSDBG("PLL OK\n");
4220
Archit Taneja9e7e9372012-08-14 12:29:22 +05304221 r = dsi_cio_init(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004222 if (r)
4223 goto err2;
4224
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304225 _dsi_print_reset_status(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004226
Archit Taneja9e7e9372012-08-14 12:29:22 +05304227 dsi_proto_timings(dsidev);
Tomi Valkeinen57612172012-11-27 17:32:36 +02004228 dsi_set_lp_clk_divisor(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004229
4230 if (1)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304231 _dsi_print_reset_status(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004232
Tomi Valkeinen57612172012-11-27 17:32:36 +02004233 r = dsi_proto_config(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004234 if (r)
4235 goto err3;
4236
4237 /* enable interface */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304238 dsi_vc_enable(dsidev, 0, 1);
4239 dsi_vc_enable(dsidev, 1, 1);
4240 dsi_vc_enable(dsidev, 2, 1);
4241 dsi_vc_enable(dsidev, 3, 1);
4242 dsi_if_enable(dsidev, 1);
4243 dsi_force_tx_stop_mode_io(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004244
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004245 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004246err3:
Archit Taneja9e7e9372012-08-14 12:29:22 +05304247 dsi_cio_uninit(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004248err2:
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +03004249 dss_select_dsi_clk_source(dsi->module_id, DSS_CLK_SRC_FCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004250err1:
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004251 dss_pll_disable(&dsi->pll);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004252err0:
4253 return r;
4254}
4255
Tomi Valkeinen57612172012-11-27 17:32:36 +02004256static void dsi_display_uninit_dsi(struct platform_device *dsidev,
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004257 bool disconnect_lanes, bool enter_ulps)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004258{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304259 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304260
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304261 if (enter_ulps && !dsi->ulps_enabled)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304262 dsi_enter_ulps(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03004263
Ville Syrjäläd7370102010-04-22 22:50:09 +02004264 /* disable interface */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304265 dsi_if_enable(dsidev, 0);
4266 dsi_vc_enable(dsidev, 0, 0);
4267 dsi_vc_enable(dsidev, 1, 0);
4268 dsi_vc_enable(dsidev, 2, 0);
4269 dsi_vc_enable(dsidev, 3, 0);
Ville Syrjäläd7370102010-04-22 22:50:09 +02004270
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +03004271 dss_select_dsi_clk_source(dsi->module_id, DSS_CLK_SRC_FCK);
Archit Taneja9e7e9372012-08-14 12:29:22 +05304272 dsi_cio_uninit(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304273 dsi_pll_uninit(dsidev, disconnect_lanes);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004274}
4275
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03004276static int dsi_display_enable(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004277{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304278 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304279 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004280 int r = 0;
4281
4282 DSSDBG("dsi_display_enable\n");
4283
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304284 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004285
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304286 mutex_lock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004287
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004288 r = dsi_runtime_get(dsidev);
4289 if (r)
4290 goto err_get_dsi;
4291
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004292 _dsi_initialize_irq(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004293
Tomi Valkeinen57612172012-11-27 17:32:36 +02004294 r = dsi_display_init_dsi(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004295 if (r)
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004296 goto err_init_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004297
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304298 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004299
4300 return 0;
4301
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004302err_init_dsi:
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004303 dsi_runtime_put(dsidev);
4304err_get_dsi:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304305 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004306 DSSDBG("dsi_display_enable FAILED\n");
4307 return r;
4308}
4309
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03004310static void dsi_display_disable(struct omap_dss_device *dssdev,
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004311 bool disconnect_lanes, bool enter_ulps)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004312{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304313 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304314 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304315
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004316 DSSDBG("dsi_display_disable\n");
4317
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304318 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004319
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304320 mutex_lock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004321
Tomi Valkeinen15ffa1d2011-06-16 14:34:06 +03004322 dsi_sync_vc(dsidev, 0);
4323 dsi_sync_vc(dsidev, 1);
4324 dsi_sync_vc(dsidev, 2);
4325 dsi_sync_vc(dsidev, 3);
4326
Tomi Valkeinen57612172012-11-27 17:32:36 +02004327 dsi_display_uninit_dsi(dsidev, disconnect_lanes, enter_ulps);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004328
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004329 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004330
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304331 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004332}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004333
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03004334static int dsi_enable_te(struct omap_dss_device *dssdev, bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004335{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304336 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4337 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4338
4339 dsi->te_enabled = enable;
Tomi Valkeinen225b6502010-01-11 15:11:01 +02004340 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004341}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004342
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004343#ifdef PRINT_VERBOSE_VM_TIMINGS
4344static void print_dsi_vm(const char *str,
4345 const struct omap_dss_dsi_videomode_timings *t)
4346{
4347 unsigned long byteclk = t->hsclk / 4;
4348 int bl, wc, pps, tot;
4349
4350 wc = DIV_ROUND_UP(t->hact * t->bitspp, 8);
4351 pps = DIV_ROUND_UP(wc + 6, t->ndl); /* pixel packet size */
H. Nikolaus Schaller7e6d80d2016-12-26 20:23:19 +01004352 bl = t->hss + t->hsa + t->hse + t->hbp + t->hfp;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004353 tot = bl + pps;
4354
4355#define TO_DSI_T(x) ((u32)div64_u64((u64)x * 1000000000llu, byteclk))
4356
4357 pr_debug("%s bck %lu, %u/%u/%u/%u/%u/%u = %u+%u = %u, "
4358 "%u/%u/%u/%u/%u/%u = %u + %u = %u\n",
4359 str,
4360 byteclk,
H. Nikolaus Schaller7e6d80d2016-12-26 20:23:19 +01004361 t->hss, t->hsa, t->hse, t->hbp, pps, t->hfp,
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004362 bl, pps, tot,
4363 TO_DSI_T(t->hss),
4364 TO_DSI_T(t->hsa),
4365 TO_DSI_T(t->hse),
4366 TO_DSI_T(t->hbp),
4367 TO_DSI_T(pps),
H. Nikolaus Schaller7e6d80d2016-12-26 20:23:19 +01004368 TO_DSI_T(t->hfp),
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004369
4370 TO_DSI_T(bl),
4371 TO_DSI_T(pps),
4372
4373 TO_DSI_T(tot));
4374#undef TO_DSI_T
4375}
4376
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004377static void print_dispc_vm(const char *str, const struct videomode *vm)
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004378{
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004379 unsigned long pck = vm->pixelclock;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004380 int hact, bl, tot;
4381
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004382 hact = vm->hactive;
H. Nikolaus Schaller7e6d80d2016-12-26 20:23:19 +01004383 bl = vm->hsync_len + vm->hback_porch + vm->hfront_porch;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004384 tot = hact + bl;
4385
4386#define TO_DISPC_T(x) ((u32)div64_u64((u64)x * 1000000000llu, pck))
4387
4388 pr_debug("%s pck %lu, %u/%u/%u/%u = %u+%u = %u, "
4389 "%u/%u/%u/%u = %u + %u = %u\n",
4390 str,
4391 pck,
H. Nikolaus Schaller7e6d80d2016-12-26 20:23:19 +01004392 vm->hsync_len, vm->hback_porch, hact, vm->hfront_porch,
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004393 bl, hact, tot,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004394 TO_DISPC_T(vm->hsync_len),
H. Nikolaus Schaller7e6d80d2016-12-26 20:23:19 +01004395 TO_DISPC_T(vm->hback_porch),
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004396 TO_DISPC_T(hact),
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004397 TO_DISPC_T(vm->hfront_porch),
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004398 TO_DISPC_T(bl),
4399 TO_DISPC_T(hact),
4400 TO_DISPC_T(tot));
4401#undef TO_DISPC_T
4402}
4403
4404/* note: this is not quite accurate */
4405static void print_dsi_dispc_vm(const char *str,
4406 const struct omap_dss_dsi_videomode_timings *t)
4407{
Peter Ujfalusi4520ff22016-09-22 14:07:03 +03004408 struct videomode vm = { 0 };
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004409 unsigned long byteclk = t->hsclk / 4;
4410 unsigned long pck;
4411 u64 dsi_tput;
4412 int dsi_hact, dsi_htot;
4413
4414 dsi_tput = (u64)byteclk * t->ndl * 8;
4415 pck = (u32)div64_u64(dsi_tput, t->bitspp);
4416 dsi_hact = DIV_ROUND_UP(DIV_ROUND_UP(t->hact * t->bitspp, 8) + 6, t->ndl);
H. Nikolaus Schaller7e6d80d2016-12-26 20:23:19 +01004417 dsi_htot = t->hss + t->hsa + t->hse + t->hbp + dsi_hact + t->hfp;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004418
Tomi Valkeinend8d789412013-04-10 14:12:14 +03004419 vm.pixelclock = pck;
Peter Ujfalusi4dc22502016-09-22 14:06:48 +03004420 vm.hsync_len = div64_u64((u64)(t->hsa + t->hse) * pck, byteclk);
H. Nikolaus Schaller7e6d80d2016-12-26 20:23:19 +01004421 vm.hback_porch = div64_u64((u64)t->hbp * pck, byteclk);
4422 vm.hfront_porch = div64_u64((u64)t->hfp * pck, byteclk);
Peter Ujfalusi81899062016-09-22 14:06:46 +03004423 vm.hactive = t->hact;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004424
4425 print_dispc_vm(str, &vm);
4426}
4427#endif /* PRINT_VERBOSE_VM_TIMINGS */
4428
4429static bool dsi_cm_calc_dispc_cb(int lckd, int pckd, unsigned long lck,
4430 unsigned long pck, void *data)
4431{
4432 struct dsi_clk_calc_ctx *ctx = data;
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004433 struct videomode *vm = &ctx->vm;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004434
4435 ctx->dispc_cinfo.lck_div = lckd;
4436 ctx->dispc_cinfo.pck_div = pckd;
4437 ctx->dispc_cinfo.lck = lck;
4438 ctx->dispc_cinfo.pck = pck;
4439
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004440 *vm = *ctx->config->vm;
4441 vm->pixelclock = pck;
4442 vm->hactive = ctx->config->vm->hactive;
4443 vm->vactive = ctx->config->vm->vactive;
4444 vm->hsync_len = vm->hfront_porch = vm->hback_porch = vm->vsync_len = 1;
4445 vm->vfront_porch = vm->vback_porch = 0;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004446
4447 return true;
4448}
4449
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004450static bool dsi_cm_calc_hsdiv_cb(int m_dispc, unsigned long dispc,
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004451 void *data)
4452{
4453 struct dsi_clk_calc_ctx *ctx = data;
4454
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004455 ctx->dsi_cinfo.mX[HSDIV_DISPC] = m_dispc;
Tomi Valkeinenacf604b2014-11-07 13:13:24 +02004456 ctx->dsi_cinfo.clkout[HSDIV_DISPC] = dispc;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004457
4458 return dispc_div_calc(dispc, ctx->req_pck_min, ctx->req_pck_max,
4459 dsi_cm_calc_dispc_cb, ctx);
4460}
4461
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004462static bool dsi_cm_calc_pll_cb(int n, int m, unsigned long fint,
4463 unsigned long clkdco, void *data)
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004464{
4465 struct dsi_clk_calc_ctx *ctx = data;
4466
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004467 ctx->dsi_cinfo.n = n;
4468 ctx->dsi_cinfo.m = m;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004469 ctx->dsi_cinfo.fint = fint;
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004470 ctx->dsi_cinfo.clkdco = clkdco;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004471
Tomi Valkeinencd0715f2016-05-17 21:23:37 +03004472 return dss_pll_hsdiv_calc_a(ctx->pll, clkdco, ctx->req_pck_min,
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004473 dss_feat_get_param_max(FEAT_PARAM_DSS_FCK),
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004474 dsi_cm_calc_hsdiv_cb, ctx);
4475}
4476
4477static bool dsi_cm_calc(struct dsi_data *dsi,
4478 const struct omap_dss_dsi_config *cfg,
4479 struct dsi_clk_calc_ctx *ctx)
4480{
4481 unsigned long clkin;
4482 int bitspp, ndl;
4483 unsigned long pll_min, pll_max;
4484 unsigned long pck, txbyteclk;
4485
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004486 clkin = clk_get_rate(dsi->pll.clkin);
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004487 bitspp = dsi_get_pixel_size(cfg->pixel_format);
4488 ndl = dsi->num_lanes_used - 1;
4489
4490 /*
4491 * Here we should calculate minimum txbyteclk to be able to send the
4492 * frame in time, and also to handle TE. That's not very simple, though,
4493 * especially as we go to LP between each pixel packet due to HW
4494 * "feature". So let's just estimate very roughly and multiply by 1.5.
4495 */
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004496 pck = cfg->vm->pixelclock;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004497 pck = pck * 3 / 2;
4498 txbyteclk = pck * bitspp / 8 / ndl;
4499
4500 memset(ctx, 0, sizeof(*ctx));
4501 ctx->dsidev = dsi->pdev;
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004502 ctx->pll = &dsi->pll;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004503 ctx->config = cfg;
4504 ctx->req_pck_min = pck;
4505 ctx->req_pck_nom = pck;
4506 ctx->req_pck_max = pck * 3 / 2;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004507
4508 pll_min = max(cfg->hs_clk_min * 4, txbyteclk * 4 * 4);
4509 pll_max = cfg->hs_clk_max * 4;
4510
Tomi Valkeinencd0715f2016-05-17 21:23:37 +03004511 return dss_pll_calc_a(ctx->pll, clkin,
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004512 pll_min, pll_max,
4513 dsi_cm_calc_pll_cb, ctx);
4514}
4515
4516static bool dsi_vm_calc_blanking(struct dsi_clk_calc_ctx *ctx)
4517{
4518 struct dsi_data *dsi = dsi_get_dsidrv_data(ctx->dsidev);
4519 const struct omap_dss_dsi_config *cfg = ctx->config;
4520 int bitspp = dsi_get_pixel_size(cfg->pixel_format);
4521 int ndl = dsi->num_lanes_used - 1;
Tomi Valkeinen4a38aed2014-11-07 13:08:16 +02004522 unsigned long hsclk = ctx->dsi_cinfo.clkdco / 4;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004523 unsigned long byteclk = hsclk / 4;
4524
4525 unsigned long dispc_pck, req_pck_min, req_pck_nom, req_pck_max;
4526 int xres;
4527 int panel_htot, panel_hbl; /* pixels */
4528 int dispc_htot, dispc_hbl; /* pixels */
4529 int dsi_htot, dsi_hact, dsi_hbl, hss, hse; /* byteclks */
4530 int hfp, hsa, hbp;
Peter Ujfalusi4520ff22016-09-22 14:07:03 +03004531 const struct videomode *req_vm;
4532 struct videomode *dispc_vm;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004533 struct omap_dss_dsi_videomode_timings *dsi_vm;
4534 u64 dsi_tput, dispc_tput;
4535
4536 dsi_tput = (u64)byteclk * ndl * 8;
4537
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004538 req_vm = cfg->vm;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004539 req_pck_min = ctx->req_pck_min;
4540 req_pck_max = ctx->req_pck_max;
4541 req_pck_nom = ctx->req_pck_nom;
4542
4543 dispc_pck = ctx->dispc_cinfo.pck;
4544 dispc_tput = (u64)dispc_pck * bitspp;
4545
Peter Ujfalusi81899062016-09-22 14:06:46 +03004546 xres = req_vm->hactive;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004547
Peter Ujfalusia85f4a82016-09-22 14:06:50 +03004548 panel_hbl = req_vm->hfront_porch + req_vm->hback_porch +
4549 req_vm->hsync_len;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004550 panel_htot = xres + panel_hbl;
4551
4552 dsi_hact = DIV_ROUND_UP(DIV_ROUND_UP(xres * bitspp, 8) + 6, ndl);
4553
4554 /*
4555 * When there are no line buffers, DISPC and DSI must have the
4556 * same tput. Otherwise DISPC tput needs to be higher than DSI's.
4557 */
4558 if (dsi->line_buffer_size < xres * bitspp / 8) {
4559 if (dispc_tput != dsi_tput)
4560 return false;
4561 } else {
4562 if (dispc_tput < dsi_tput)
4563 return false;
4564 }
4565
4566 /* DSI tput must be over the min requirement */
4567 if (dsi_tput < (u64)bitspp * req_pck_min)
4568 return false;
4569
4570 /* When non-burst mode, DSI tput must be below max requirement. */
4571 if (cfg->trans_mode != OMAP_DSS_DSI_BURST_MODE) {
4572 if (dsi_tput > (u64)bitspp * req_pck_max)
4573 return false;
4574 }
4575
4576 hss = DIV_ROUND_UP(4, ndl);
4577
4578 if (cfg->trans_mode == OMAP_DSS_DSI_PULSE_MODE) {
Peter Ujfalusi4dc22502016-09-22 14:06:48 +03004579 if (ndl == 3 && req_vm->hsync_len == 0)
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004580 hse = 1;
4581 else
4582 hse = DIV_ROUND_UP(4, ndl);
4583 } else {
4584 hse = 0;
4585 }
4586
4587 /* DSI htot to match the panel's nominal pck */
4588 dsi_htot = div64_u64((u64)panel_htot * byteclk, req_pck_nom);
4589
4590 /* fail if there would be no time for blanking */
4591 if (dsi_htot < hss + hse + dsi_hact)
4592 return false;
4593
4594 /* total DSI blanking needed to achieve panel's TL */
4595 dsi_hbl = dsi_htot - dsi_hact;
4596
4597 /* DISPC htot to match the DSI TL */
4598 dispc_htot = div64_u64((u64)dsi_htot * dispc_pck, byteclk);
4599
4600 /* verify that the DSI and DISPC TLs are the same */
4601 if ((u64)dsi_htot * dispc_pck != (u64)dispc_htot * byteclk)
4602 return false;
4603
4604 dispc_hbl = dispc_htot - xres;
4605
4606 /* setup DSI videomode */
4607
4608 dsi_vm = &ctx->dsi_vm;
4609 memset(dsi_vm, 0, sizeof(*dsi_vm));
4610
4611 dsi_vm->hsclk = hsclk;
4612
4613 dsi_vm->ndl = ndl;
4614 dsi_vm->bitspp = bitspp;
4615
4616 if (cfg->trans_mode != OMAP_DSS_DSI_PULSE_MODE) {
4617 hsa = 0;
Peter Ujfalusi4dc22502016-09-22 14:06:48 +03004618 } else if (ndl == 3 && req_vm->hsync_len == 0) {
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004619 hsa = 0;
4620 } else {
Peter Ujfalusi4dc22502016-09-22 14:06:48 +03004621 hsa = div64_u64((u64)req_vm->hsync_len * byteclk, req_pck_nom);
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004622 hsa = max(hsa - hse, 1);
4623 }
4624
Peter Ujfalusia85f4a82016-09-22 14:06:50 +03004625 hbp = div64_u64((u64)req_vm->hback_porch * byteclk, req_pck_nom);
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004626 hbp = max(hbp, 1);
4627
4628 hfp = dsi_hbl - (hss + hsa + hse + hbp);
4629 if (hfp < 1) {
4630 int t;
4631 /* we need to take cycles from hbp */
4632
4633 t = 1 - hfp;
4634 hbp = max(hbp - t, 1);
4635 hfp = dsi_hbl - (hss + hsa + hse + hbp);
4636
4637 if (hfp < 1 && hsa > 0) {
4638 /* we need to take cycles from hsa */
4639 t = 1 - hfp;
4640 hsa = max(hsa - t, 1);
4641 hfp = dsi_hbl - (hss + hsa + hse + hbp);
4642 }
4643 }
4644
4645 if (hfp < 1)
4646 return false;
4647
4648 dsi_vm->hss = hss;
4649 dsi_vm->hsa = hsa;
4650 dsi_vm->hse = hse;
4651 dsi_vm->hbp = hbp;
4652 dsi_vm->hact = xres;
4653 dsi_vm->hfp = hfp;
4654
Peter Ujfalusid5bcf0a2016-09-22 14:06:51 +03004655 dsi_vm->vsa = req_vm->vsync_len;
Peter Ujfalusi458540c2016-09-22 14:06:53 +03004656 dsi_vm->vbp = req_vm->vback_porch;
Peter Ujfalusifb7f3c42016-09-22 14:06:47 +03004657 dsi_vm->vact = req_vm->vactive;
Peter Ujfalusi0996c682016-09-22 14:06:52 +03004658 dsi_vm->vfp = req_vm->vfront_porch;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004659
4660 dsi_vm->trans_mode = cfg->trans_mode;
4661
4662 dsi_vm->blanking_mode = 0;
4663 dsi_vm->hsa_blanking_mode = 1;
4664 dsi_vm->hfp_blanking_mode = 1;
4665 dsi_vm->hbp_blanking_mode = 1;
4666
4667 dsi_vm->ddr_clk_always_on = cfg->ddr_clk_always_on;
4668 dsi_vm->window_sync = 4;
4669
4670 /* setup DISPC videomode */
4671
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004672 dispc_vm = &ctx->vm;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004673 *dispc_vm = *req_vm;
Tomi Valkeinend8d789412013-04-10 14:12:14 +03004674 dispc_vm->pixelclock = dispc_pck;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004675
4676 if (cfg->trans_mode == OMAP_DSS_DSI_PULSE_MODE) {
Peter Ujfalusi4dc22502016-09-22 14:06:48 +03004677 hsa = div64_u64((u64)req_vm->hsync_len * dispc_pck,
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004678 req_pck_nom);
4679 hsa = max(hsa, 1);
4680 } else {
4681 hsa = 1;
4682 }
4683
Peter Ujfalusia85f4a82016-09-22 14:06:50 +03004684 hbp = div64_u64((u64)req_vm->hback_porch * dispc_pck, req_pck_nom);
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004685 hbp = max(hbp, 1);
4686
4687 hfp = dispc_hbl - hsa - hbp;
4688 if (hfp < 1) {
4689 int t;
4690 /* we need to take cycles from hbp */
4691
4692 t = 1 - hfp;
4693 hbp = max(hbp - t, 1);
4694 hfp = dispc_hbl - hsa - hbp;
4695
4696 if (hfp < 1) {
4697 /* we need to take cycles from hsa */
4698 t = 1 - hfp;
4699 hsa = max(hsa - t, 1);
4700 hfp = dispc_hbl - hsa - hbp;
4701 }
4702 }
4703
4704 if (hfp < 1)
4705 return false;
4706
Peter Ujfalusi0a30e152016-09-22 14:06:49 +03004707 dispc_vm->hfront_porch = hfp;
Peter Ujfalusi4dc22502016-09-22 14:06:48 +03004708 dispc_vm->hsync_len = hsa;
Peter Ujfalusia85f4a82016-09-22 14:06:50 +03004709 dispc_vm->hback_porch = hbp;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004710
4711 return true;
4712}
4713
4714
4715static bool dsi_vm_calc_dispc_cb(int lckd, int pckd, unsigned long lck,
4716 unsigned long pck, void *data)
4717{
4718 struct dsi_clk_calc_ctx *ctx = data;
4719
4720 ctx->dispc_cinfo.lck_div = lckd;
4721 ctx->dispc_cinfo.pck_div = pckd;
4722 ctx->dispc_cinfo.lck = lck;
4723 ctx->dispc_cinfo.pck = pck;
4724
4725 if (dsi_vm_calc_blanking(ctx) == false)
4726 return false;
4727
4728#ifdef PRINT_VERBOSE_VM_TIMINGS
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004729 print_dispc_vm("dispc", &ctx->vm);
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004730 print_dsi_vm("dsi ", &ctx->dsi_vm);
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004731 print_dispc_vm("req ", ctx->config->vm);
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004732 print_dsi_dispc_vm("act ", &ctx->dsi_vm);
4733#endif
4734
4735 return true;
4736}
4737
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004738static bool dsi_vm_calc_hsdiv_cb(int m_dispc, unsigned long dispc,
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004739 void *data)
4740{
4741 struct dsi_clk_calc_ctx *ctx = data;
4742 unsigned long pck_max;
4743
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004744 ctx->dsi_cinfo.mX[HSDIV_DISPC] = m_dispc;
Tomi Valkeinenacf604b2014-11-07 13:13:24 +02004745 ctx->dsi_cinfo.clkout[HSDIV_DISPC] = dispc;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004746
4747 /*
4748 * In burst mode we can let the dispc pck be arbitrarily high, but it
4749 * limits our scaling abilities. So for now, don't aim too high.
4750 */
4751
4752 if (ctx->config->trans_mode == OMAP_DSS_DSI_BURST_MODE)
4753 pck_max = ctx->req_pck_max + 10000000;
4754 else
4755 pck_max = ctx->req_pck_max;
4756
4757 return dispc_div_calc(dispc, ctx->req_pck_min, pck_max,
4758 dsi_vm_calc_dispc_cb, ctx);
4759}
4760
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004761static bool dsi_vm_calc_pll_cb(int n, int m, unsigned long fint,
4762 unsigned long clkdco, void *data)
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004763{
4764 struct dsi_clk_calc_ctx *ctx = data;
4765
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004766 ctx->dsi_cinfo.n = n;
4767 ctx->dsi_cinfo.m = m;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004768 ctx->dsi_cinfo.fint = fint;
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004769 ctx->dsi_cinfo.clkdco = clkdco;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004770
Tomi Valkeinencd0715f2016-05-17 21:23:37 +03004771 return dss_pll_hsdiv_calc_a(ctx->pll, clkdco, ctx->req_pck_min,
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004772 dss_feat_get_param_max(FEAT_PARAM_DSS_FCK),
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004773 dsi_vm_calc_hsdiv_cb, ctx);
4774}
4775
4776static bool dsi_vm_calc(struct dsi_data *dsi,
4777 const struct omap_dss_dsi_config *cfg,
4778 struct dsi_clk_calc_ctx *ctx)
4779{
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004780 const struct videomode *vm = cfg->vm;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004781 unsigned long clkin;
4782 unsigned long pll_min;
4783 unsigned long pll_max;
4784 int ndl = dsi->num_lanes_used - 1;
4785 int bitspp = dsi_get_pixel_size(cfg->pixel_format);
4786 unsigned long byteclk_min;
4787
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004788 clkin = clk_get_rate(dsi->pll.clkin);
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004789
4790 memset(ctx, 0, sizeof(*ctx));
4791 ctx->dsidev = dsi->pdev;
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004792 ctx->pll = &dsi->pll;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004793 ctx->config = cfg;
4794
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004795 /* these limits should come from the panel driver */
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004796 ctx->req_pck_min = vm->pixelclock - 1000;
4797 ctx->req_pck_nom = vm->pixelclock;
4798 ctx->req_pck_max = vm->pixelclock + 1000;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004799
4800 byteclk_min = div64_u64((u64)ctx->req_pck_min * bitspp, ndl * 8);
4801 pll_min = max(cfg->hs_clk_min * 4, byteclk_min * 4 * 4);
4802
4803 if (cfg->trans_mode == OMAP_DSS_DSI_BURST_MODE) {
4804 pll_max = cfg->hs_clk_max * 4;
4805 } else {
4806 unsigned long byteclk_max;
4807 byteclk_max = div64_u64((u64)ctx->req_pck_max * bitspp,
4808 ndl * 8);
4809
4810 pll_max = byteclk_max * 4 * 4;
4811 }
4812
Tomi Valkeinencd0715f2016-05-17 21:23:37 +03004813 return dss_pll_calc_a(ctx->pll, clkin,
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004814 pll_min, pll_max,
4815 dsi_vm_calc_pll_cb, ctx);
4816}
4817
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03004818static int dsi_set_config(struct omap_dss_device *dssdev,
Tomi Valkeinen777f05c2013-03-06 11:10:29 +02004819 const struct omap_dss_dsi_config *config)
Archit Tanejae67458a2012-08-13 14:17:30 +05304820{
4821 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4822 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004823 struct dsi_clk_calc_ctx ctx;
4824 bool ok;
4825 int r;
Archit Tanejae67458a2012-08-13 14:17:30 +05304826
4827 mutex_lock(&dsi->lock);
4828
Tomi Valkeinen777f05c2013-03-06 11:10:29 +02004829 dsi->pix_fmt = config->pixel_format;
4830 dsi->mode = config->mode;
4831
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004832 if (config->mode == OMAP_DSS_DSI_VIDEO_MODE)
4833 ok = dsi_vm_calc(dsi, config, &ctx);
4834 else
4835 ok = dsi_cm_calc(dsi, config, &ctx);
4836
4837 if (!ok) {
4838 DSSERR("failed to find suitable DSI clock settings\n");
4839 r = -EINVAL;
4840 goto err;
4841 }
4842
4843 dsi_pll_calc_dsi_fck(&ctx.dsi_cinfo);
4844
Tomi Valkeinenacf604b2014-11-07 13:13:24 +02004845 r = dsi_lp_clock_calc(ctx.dsi_cinfo.clkout[HSDIV_DSI],
Tomi Valkeinen7b71c412014-08-06 15:45:26 +03004846 config->lp_clk_min, config->lp_clk_max, &dsi->user_lp_cinfo);
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004847 if (r) {
4848 DSSERR("failed to find suitable DSI LP clock settings\n");
4849 goto err;
4850 }
4851
4852 dsi->user_dsi_cinfo = ctx.dsi_cinfo;
4853 dsi->user_dispc_cinfo = ctx.dispc_cinfo;
4854
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004855 dsi->vm = ctx.vm;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004856 dsi->vm_timings = ctx.dsi_vm;
Archit Tanejae67458a2012-08-13 14:17:30 +05304857
4858 mutex_unlock(&dsi->lock);
Archit Tanejae67458a2012-08-13 14:17:30 +05304859
Tomi Valkeinen777f05c2013-03-06 11:10:29 +02004860 return 0;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004861err:
4862 mutex_unlock(&dsi->lock);
4863
4864 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004865}
Archit Taneja0b3ffe32012-08-13 22:13:39 +05304866
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +02004867/*
4868 * Return a hardcoded channel for the DSI output. This should work for
4869 * current use cases, but this can be later expanded to either resolve
4870 * the channel in some more dynamic manner, or get the channel as a user
4871 * parameter.
4872 */
Laurent Pinchart742e6932017-08-05 01:43:57 +03004873static enum omap_channel dsi_get_channel(struct dsi_data *dsi)
Archit Tanejae3525742012-08-09 15:23:43 +05304874{
Laurent Pinchart742e6932017-08-05 01:43:57 +03004875 switch (dsi->data->model) {
4876 case DSI_MODEL_OMAP3:
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +02004877 return OMAP_DSS_CHANNEL_LCD;
Archit Tanejae3525742012-08-09 15:23:43 +05304878
Laurent Pinchart742e6932017-08-05 01:43:57 +03004879 case DSI_MODEL_OMAP4:
4880 switch (dsi->module_id) {
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +02004881 case 0:
4882 return OMAP_DSS_CHANNEL_LCD;
4883 case 1:
4884 return OMAP_DSS_CHANNEL_LCD2;
4885 default:
4886 DSSWARN("unsupported module id\n");
4887 return OMAP_DSS_CHANNEL_LCD;
4888 }
Archit Tanejae3525742012-08-09 15:23:43 +05304889
Laurent Pinchart742e6932017-08-05 01:43:57 +03004890 case DSI_MODEL_OMAP5:
4891 switch (dsi->module_id) {
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +02004892 case 0:
4893 return OMAP_DSS_CHANNEL_LCD;
4894 case 1:
4895 return OMAP_DSS_CHANNEL_LCD3;
4896 default:
4897 DSSWARN("unsupported module id\n");
4898 return OMAP_DSS_CHANNEL_LCD;
4899 }
4900
4901 default:
4902 DSSWARN("unsupported DSS version\n");
4903 return OMAP_DSS_CHANNEL_LCD;
4904 }
Archit Taneja02c39602012-08-10 15:01:33 +05304905}
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +02004906
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03004907static int dsi_request_vc(struct omap_dss_device *dssdev, int *channel)
Archit Taneja5ee3c142011-03-02 12:35:53 +05304908{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304909 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4910 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja5ee3c142011-03-02 12:35:53 +05304911 int i;
4912
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304913 for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) {
4914 if (!dsi->vc[i].dssdev) {
4915 dsi->vc[i].dssdev = dssdev;
Archit Taneja5ee3c142011-03-02 12:35:53 +05304916 *channel = i;
4917 return 0;
4918 }
4919 }
4920
4921 DSSERR("cannot get VC for display %s", dssdev->name);
4922 return -ENOSPC;
4923}
Archit Taneja5ee3c142011-03-02 12:35:53 +05304924
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03004925static int dsi_set_vc_id(struct omap_dss_device *dssdev, int channel, int vc_id)
Archit Taneja5ee3c142011-03-02 12:35:53 +05304926{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304927 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4928 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4929
Archit Taneja5ee3c142011-03-02 12:35:53 +05304930 if (vc_id < 0 || vc_id > 3) {
4931 DSSERR("VC ID out of range\n");
4932 return -EINVAL;
4933 }
4934
4935 if (channel < 0 || channel > 3) {
4936 DSSERR("Virtual Channel out of range\n");
4937 return -EINVAL;
4938 }
4939
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304940 if (dsi->vc[channel].dssdev != dssdev) {
Archit Taneja5ee3c142011-03-02 12:35:53 +05304941 DSSERR("Virtual Channel not allocated to display %s\n",
4942 dssdev->name);
4943 return -EINVAL;
4944 }
4945
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304946 dsi->vc[channel].vc_id = vc_id;
Archit Taneja5ee3c142011-03-02 12:35:53 +05304947
4948 return 0;
4949}
Archit Taneja5ee3c142011-03-02 12:35:53 +05304950
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03004951static void dsi_release_vc(struct omap_dss_device *dssdev, int channel)
Archit Taneja5ee3c142011-03-02 12:35:53 +05304952{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304953 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4954 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4955
Archit Taneja5ee3c142011-03-02 12:35:53 +05304956 if ((channel >= 0 && channel <= 3) &&
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304957 dsi->vc[channel].dssdev == dssdev) {
4958 dsi->vc[channel].dssdev = NULL;
4959 dsi->vc[channel].vc_id = 0;
Archit Taneja5ee3c142011-03-02 12:35:53 +05304960 }
4961}
Archit Taneja5ee3c142011-03-02 12:35:53 +05304962
Tomi Valkeinene406f902010-06-09 15:28:12 +03004963
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004964static int dsi_get_clocks(struct platform_device *dsidev)
4965{
4966 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4967 struct clk *clk;
4968
Sachin Kamat5303b3a2013-04-02 14:33:00 +03004969 clk = devm_clk_get(&dsidev->dev, "fck");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004970 if (IS_ERR(clk)) {
4971 DSSERR("can't get fck\n");
4972 return PTR_ERR(clk);
4973 }
4974
4975 dsi->dss_clk = clk;
4976
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004977 return 0;
4978}
4979
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03004980static int dsi_connect(struct omap_dss_device *dssdev,
4981 struct omap_dss_device *dst)
4982{
4983 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen0674d382015-11-05 10:01:02 +02004984 enum omap_channel dispc_channel = dssdev->dispc_channel;
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03004985 int r;
4986
4987 r = dsi_regulator_init(dsidev);
4988 if (r)
4989 return r;
4990
Tomi Valkeinen0674d382015-11-05 10:01:02 +02004991 r = dss_mgr_connect(dispc_channel, dssdev);
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03004992 if (r)
4993 return r;
4994
4995 r = omapdss_output_set_device(dssdev, dst);
4996 if (r) {
4997 DSSERR("failed to connect output to new device: %s\n",
4998 dssdev->name);
Tomi Valkeinen0674d382015-11-05 10:01:02 +02004999 dss_mgr_disconnect(dispc_channel, dssdev);
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005000 return r;
5001 }
5002
5003 return 0;
5004}
5005
5006static void dsi_disconnect(struct omap_dss_device *dssdev,
5007 struct omap_dss_device *dst)
5008{
Tomi Valkeinen0674d382015-11-05 10:01:02 +02005009 enum omap_channel dispc_channel = dssdev->dispc_channel;
5010
Tomi Valkeinen9560dc102013-07-24 13:06:54 +03005011 WARN_ON(dst != dssdev->dst);
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005012
Tomi Valkeinen9560dc102013-07-24 13:06:54 +03005013 if (dst != dssdev->dst)
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005014 return;
5015
5016 omapdss_output_unset_device(dssdev);
5017
Tomi Valkeinen0674d382015-11-05 10:01:02 +02005018 dss_mgr_disconnect(dispc_channel, dssdev);
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005019}
5020
5021static const struct omapdss_dsi_ops dsi_ops = {
5022 .connect = dsi_connect,
5023 .disconnect = dsi_disconnect,
5024
5025 .bus_lock = dsi_bus_lock,
5026 .bus_unlock = dsi_bus_unlock,
5027
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005028 .enable = dsi_display_enable,
5029 .disable = dsi_display_disable,
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005030
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005031 .enable_hs = dsi_vc_enable_hs,
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005032
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005033 .configure_pins = dsi_configure_pins,
5034 .set_config = dsi_set_config,
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005035
5036 .enable_video_output = dsi_enable_video_output,
5037 .disable_video_output = dsi_disable_video_output,
5038
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005039 .update = dsi_update,
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005040
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005041 .enable_te = dsi_enable_te,
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005042
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005043 .request_vc = dsi_request_vc,
5044 .set_vc_id = dsi_set_vc_id,
5045 .release_vc = dsi_release_vc,
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005046
5047 .dcs_write = dsi_vc_dcs_write,
5048 .dcs_write_nosync = dsi_vc_dcs_write_nosync,
5049 .dcs_read = dsi_vc_dcs_read,
5050
5051 .gen_write = dsi_vc_generic_write,
5052 .gen_write_nosync = dsi_vc_generic_write_nosync,
5053 .gen_read = dsi_vc_generic_read,
5054
5055 .bta_sync = dsi_vc_send_bta_sync,
5056
5057 .set_max_rx_packet_size = dsi_vc_set_max_rx_packet_size,
5058};
5059
Tomi Valkeinenee4a24e2013-04-26 13:47:06 +03005060static void dsi_init_output(struct platform_device *dsidev)
Archit Taneja81b87f52012-09-26 16:30:49 +05305061{
5062 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +03005063 struct omap_dss_device *out = &dsi->output;
Archit Taneja81b87f52012-09-26 16:30:49 +05305064
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +03005065 out->dev = &dsidev->dev;
Archit Taneja81b87f52012-09-26 16:30:49 +05305066 out->id = dsi->module_id == 0 ?
5067 OMAP_DSS_OUTPUT_DSI1 : OMAP_DSS_OUTPUT_DSI2;
5068
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +03005069 out->output_type = OMAP_DISPLAY_TYPE_DSI;
Tomi Valkeinen7286a082013-02-18 13:06:01 +02005070 out->name = dsi->module_id == 0 ? "dsi.0" : "dsi.1";
Laurent Pinchart742e6932017-08-05 01:43:57 +03005071 out->dispc_channel = dsi_get_channel(dsi);
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005072 out->ops.dsi = &dsi_ops;
Tomi Valkeinenb7328e12013-05-03 11:42:18 +03005073 out->owner = THIS_MODULE;
Archit Taneja81b87f52012-09-26 16:30:49 +05305074
Tomi Valkeinen5d47dbc2013-04-24 13:32:51 +03005075 omapdss_register_output(out);
Archit Taneja81b87f52012-09-26 16:30:49 +05305076}
5077
Tomi Valkeinend1890a682013-04-26 13:47:41 +03005078static void dsi_uninit_output(struct platform_device *dsidev)
Archit Taneja81b87f52012-09-26 16:30:49 +05305079{
5080 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +03005081 struct omap_dss_device *out = &dsi->output;
Archit Taneja81b87f52012-09-26 16:30:49 +05305082
Tomi Valkeinen5d47dbc2013-04-24 13:32:51 +03005083 omapdss_unregister_output(out);
Archit Taneja81b87f52012-09-26 16:30:49 +05305084}
5085
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005086static int dsi_probe_of(struct platform_device *pdev)
5087{
5088 struct device_node *node = pdev->dev.of_node;
5089 struct dsi_data *dsi = dsi_get_dsidrv_data(pdev);
5090 struct property *prop;
5091 u32 lane_arr[10];
5092 int len, num_pins;
5093 int r, i;
5094 struct device_node *ep;
5095 struct omap_dsi_pin_config pin_cfg;
5096
Rob Herring09bffa62017-03-22 08:26:08 -05005097 ep = of_graph_get_endpoint_by_regs(node, 0, 0);
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005098 if (!ep)
5099 return 0;
5100
5101 prop = of_find_property(ep, "lanes", &len);
5102 if (prop == NULL) {
5103 dev_err(&pdev->dev, "failed to find lane data\n");
5104 r = -EINVAL;
5105 goto err;
5106 }
5107
5108 num_pins = len / sizeof(u32);
5109
5110 if (num_pins < 4 || num_pins % 2 != 0 ||
5111 num_pins > dsi->num_lanes_supported * 2) {
5112 dev_err(&pdev->dev, "bad number of lanes\n");
5113 r = -EINVAL;
5114 goto err;
5115 }
5116
5117 r = of_property_read_u32_array(ep, "lanes", lane_arr, num_pins);
5118 if (r) {
5119 dev_err(&pdev->dev, "failed to read lane data\n");
5120 goto err;
5121 }
5122
5123 pin_cfg.num_pins = num_pins;
5124 for (i = 0; i < num_pins; ++i)
5125 pin_cfg.pins[i] = (int)lane_arr[i];
5126
5127 r = dsi_configure_pins(&dsi->output, &pin_cfg);
5128 if (r) {
5129 dev_err(&pdev->dev, "failed to configure pins");
5130 goto err;
5131 }
5132
5133 of_node_put(ep);
5134
5135 return 0;
5136
5137err:
5138 of_node_put(ep);
5139 return r;
5140}
5141
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03005142static const struct dss_pll_ops dsi_pll_ops = {
5143 .enable = dsi_pll_enable,
5144 .disable = dsi_pll_disable,
5145 .set_config = dss_pll_write_config_type_a,
5146};
5147
5148static const struct dss_pll_hw dss_omap3_dsi_pll_hw = {
Tomi Valkeinen06ede3d2016-05-18 10:48:44 +03005149 .type = DSS_PLL_TYPE_A,
5150
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03005151 .n_max = (1 << 7) - 1,
5152 .m_max = (1 << 11) - 1,
5153 .mX_max = (1 << 4) - 1,
5154 .fint_min = 750000,
5155 .fint_max = 2100000,
5156 .clkdco_low = 1000000000,
5157 .clkdco_max = 1800000000,
5158
5159 .n_msb = 7,
5160 .n_lsb = 1,
5161 .m_msb = 18,
5162 .m_lsb = 8,
5163
5164 .mX_msb[0] = 22,
5165 .mX_lsb[0] = 19,
5166 .mX_msb[1] = 26,
5167 .mX_lsb[1] = 23,
5168
5169 .has_stopmode = true,
5170 .has_freqsel = true,
5171 .has_selfreqdco = false,
5172 .has_refsel = false,
5173};
5174
5175static const struct dss_pll_hw dss_omap4_dsi_pll_hw = {
Tomi Valkeinen06ede3d2016-05-18 10:48:44 +03005176 .type = DSS_PLL_TYPE_A,
5177
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03005178 .n_max = (1 << 8) - 1,
5179 .m_max = (1 << 12) - 1,
5180 .mX_max = (1 << 5) - 1,
5181 .fint_min = 500000,
5182 .fint_max = 2500000,
5183 .clkdco_low = 1000000000,
5184 .clkdco_max = 1800000000,
5185
5186 .n_msb = 8,
5187 .n_lsb = 1,
5188 .m_msb = 20,
5189 .m_lsb = 9,
5190
5191 .mX_msb[0] = 25,
5192 .mX_lsb[0] = 21,
5193 .mX_msb[1] = 30,
5194 .mX_lsb[1] = 26,
5195
5196 .has_stopmode = true,
5197 .has_freqsel = false,
5198 .has_selfreqdco = false,
5199 .has_refsel = false,
5200};
5201
5202static const struct dss_pll_hw dss_omap5_dsi_pll_hw = {
Tomi Valkeinen06ede3d2016-05-18 10:48:44 +03005203 .type = DSS_PLL_TYPE_A,
5204
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03005205 .n_max = (1 << 8) - 1,
5206 .m_max = (1 << 12) - 1,
5207 .mX_max = (1 << 5) - 1,
5208 .fint_min = 150000,
5209 .fint_max = 52000000,
5210 .clkdco_low = 1000000000,
5211 .clkdco_max = 1800000000,
5212
5213 .n_msb = 8,
5214 .n_lsb = 1,
5215 .m_msb = 20,
5216 .m_lsb = 9,
5217
5218 .mX_msb[0] = 25,
5219 .mX_lsb[0] = 21,
5220 .mX_msb[1] = 30,
5221 .mX_lsb[1] = 26,
5222
5223 .has_stopmode = true,
5224 .has_freqsel = false,
5225 .has_selfreqdco = true,
5226 .has_refsel = true,
5227};
5228
5229static int dsi_init_pll_data(struct platform_device *dsidev)
5230{
5231 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5232 struct dss_pll *pll = &dsi->pll;
5233 struct clk *clk;
5234 int r;
5235
5236 clk = devm_clk_get(&dsidev->dev, "sys_clk");
5237 if (IS_ERR(clk)) {
5238 DSSERR("can't get sys_clk\n");
5239 return PTR_ERR(clk);
5240 }
5241
5242 pll->name = dsi->module_id == 0 ? "dsi0" : "dsi1";
Tomi Valkeinen64e22ff2015-01-02 10:05:33 +02005243 pll->id = dsi->module_id == 0 ? DSS_PLL_DSI1 : DSS_PLL_DSI2;
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03005244 pll->clkin = clk;
5245 pll->base = dsi->pll_base;
Laurent Pinchart742e6932017-08-05 01:43:57 +03005246 pll->hw = dsi->data->pll_hw;
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03005247 pll->ops = &dsi_pll_ops;
5248
5249 r = dss_pll_register(pll);
5250 if (r)
5251 return r;
5252
5253 return 0;
5254}
5255
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03005256/* DSI1 HW IP initialisation */
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03005257static int dsi_bind(struct device *dev, struct device *master, void *data)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005258{
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03005259 struct platform_device *dsidev = to_platform_device(dev);
Laurent Pinchart1dff2122017-05-07 00:42:26 +03005260 const struct dsi_module_id_data *d;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005261 u32 rev;
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005262 int r, i;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305263 struct dsi_data *dsi;
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005264 struct resource *dsi_mem;
Tomi Valkeinen68104462013-12-17 13:53:28 +02005265 struct resource *res;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005266
Julia Lawall6e2a14d2012-01-24 14:00:45 +01005267 dsi = devm_kzalloc(&dsidev->dev, sizeof(*dsi), GFP_KERNEL);
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005268 if (!dsi)
5269 return -ENOMEM;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305270
5271 dsi->pdev = dsidev;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305272 dev_set_drvdata(&dsidev->dev, dsi);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305273
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305274 spin_lock_init(&dsi->irq_lock);
5275 spin_lock_init(&dsi->errors_lock);
5276 dsi->errors = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005277
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02005278#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305279 spin_lock_init(&dsi->irq_stats_lock);
5280 dsi->irq_stats.last_reset = jiffies;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02005281#endif
5282
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305283 mutex_init(&dsi->lock);
5284 sema_init(&dsi->bus_lock, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005285
Tejun Heo203b42f2012-08-21 13:18:23 -07005286 INIT_DEFERRABLE_WORK(&dsi->framedone_timeout_work,
5287 dsi_framedone_timeout_work_callback);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305288
5289#ifdef DSI_CATCH_MISSING_TE
5290 init_timer(&dsi->te_timer);
5291 dsi->te_timer.function = dsi_te_timeout;
5292 dsi->te_timer.data = 0;
5293#endif
Tomi Valkeinen68104462013-12-17 13:53:28 +02005294
Laurent Pinchart1dff2122017-05-07 00:42:26 +03005295 dsi_mem = platform_get_resource_byname(dsidev, IORESOURCE_MEM, "proto");
5296 dsi->proto_base = devm_ioremap_resource(&dsidev->dev, dsi_mem);
Laurent Pinchartb22622f2017-05-07 00:29:09 +03005297 if (IS_ERR(dsi->proto_base))
5298 return PTR_ERR(dsi->proto_base);
Tomi Valkeinen68104462013-12-17 13:53:28 +02005299
5300 res = platform_get_resource_byname(dsidev, IORESOURCE_MEM, "phy");
Laurent Pinchartb22622f2017-05-07 00:29:09 +03005301 dsi->phy_base = devm_ioremap_resource(&dsidev->dev, res);
5302 if (IS_ERR(dsi->phy_base))
5303 return PTR_ERR(dsi->phy_base);
Tomi Valkeinen68104462013-12-17 13:53:28 +02005304
5305 res = platform_get_resource_byname(dsidev, IORESOURCE_MEM, "pll");
Laurent Pinchartb22622f2017-05-07 00:29:09 +03005306 dsi->pll_base = devm_ioremap_resource(&dsidev->dev, res);
5307 if (IS_ERR(dsi->pll_base))
5308 return PTR_ERR(dsi->pll_base);
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005309
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305310 dsi->irq = platform_get_irq(dsi->pdev, 0);
5311 if (dsi->irq < 0) {
5312 DSSERR("platform_get_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005313 return -ENODEV;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305314 }
archit tanejaaffe3602011-02-23 08:41:03 +00005315
Julia Lawall6e2a14d2012-01-24 14:00:45 +01005316 r = devm_request_irq(&dsidev->dev, dsi->irq, omap_dsi_irq_handler,
5317 IRQF_SHARED, dev_name(&dsidev->dev), dsi->pdev);
archit tanejaaffe3602011-02-23 08:41:03 +00005318 if (r < 0) {
5319 DSSERR("request_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005320 return r;
archit tanejaaffe3602011-02-23 08:41:03 +00005321 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005322
Laurent Pinchart742e6932017-08-05 01:43:57 +03005323 dsi->data = of_match_node(dsi_of_match, dsidev->dev.of_node)->data;
5324 d = dsi->data->modules;
Laurent Pinchart1dff2122017-05-07 00:42:26 +03005325 while (d->address != 0 && d->address != dsi_mem->start)
5326 d++;
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005327
Laurent Pinchart1dff2122017-05-07 00:42:26 +03005328 if (d->address == 0) {
5329 DSSERR("unsupported DSI module\n");
5330 return -ENODEV;
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005331 }
5332
Laurent Pinchart1dff2122017-05-07 00:42:26 +03005333 dsi->module_id = d->id;
5334
Archit Taneja5ee3c142011-03-02 12:35:53 +05305335 /* DSI VCs initialization */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305336 for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) {
Archit Tanejad6049142011-08-22 11:58:08 +05305337 dsi->vc[i].source = DSI_VC_SOURCE_L4;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305338 dsi->vc[i].dssdev = NULL;
5339 dsi->vc[i].vc_id = 0;
Archit Taneja5ee3c142011-03-02 12:35:53 +05305340 }
5341
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005342 r = dsi_get_clocks(dsidev);
5343 if (r)
5344 return r;
5345
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03005346 dsi_init_pll_data(dsidev);
5347
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005348 pm_runtime_enable(&dsidev->dev);
5349
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005350 r = dsi_runtime_get(dsidev);
5351 if (r)
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005352 goto err_runtime_get;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005353
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305354 rev = dsi_read_reg(dsidev, DSI_REVISION);
5355 dev_dbg(&dsidev->dev, "OMAP DSI rev %d.%d\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005356 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
5357
Tomi Valkeinend9820852011-10-12 15:05:59 +03005358 /* DSI on OMAP3 doesn't have register DSI_GNQ, set number
5359 * of data to 3 by default */
5360 if (dss_has_feature(FEAT_DSI_GNQ))
5361 /* NB_DATA_LANES */
5362 dsi->num_lanes_supported = 1 + REG_GET(dsidev, DSI_GNQ, 11, 9);
5363 else
5364 dsi->num_lanes_supported = 3;
Archit Taneja75d72472011-05-16 15:17:08 +05305365
Tomi Valkeinen99322572013-03-05 10:37:02 +02005366 dsi->line_buffer_size = dsi_get_line_buf_size(dsidev);
5367
Archit Taneja81b87f52012-09-26 16:30:49 +05305368 dsi_init_output(dsidev);
5369
Laurent Pinchart1dff2122017-05-07 00:42:26 +03005370 r = dsi_probe_of(dsidev);
5371 if (r) {
5372 DSSERR("Invalid DSI DT data\n");
5373 goto err_probe_of;
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005374 }
5375
Laurent Pinchart1dff2122017-05-07 00:42:26 +03005376 r = of_platform_populate(dsidev->dev.of_node, NULL, NULL, &dsidev->dev);
5377 if (r)
5378 DSSERR("Failed to populate DSI child devices: %d\n", r);
5379
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005380 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005381
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005382 if (dsi->module_id == 0)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005383 dss_debugfs_create_file("dsi1_regs", dsi1_dump_regs);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005384 else if (dsi->module_id == 1)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005385 dss_debugfs_create_file("dsi2_regs", dsi2_dump_regs);
5386
5387#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005388 if (dsi->module_id == 0)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005389 dss_debugfs_create_file("dsi1_irqs", dsi1_dump_irqs);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005390 else if (dsi->module_id == 1)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005391 dss_debugfs_create_file("dsi2_irqs", dsi2_dump_irqs);
5392#endif
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005393
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005394 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005395
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005396err_probe_of:
5397 dsi_uninit_output(dsidev);
5398 dsi_runtime_put(dsidev);
5399
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005400err_runtime_get:
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005401 pm_runtime_disable(&dsidev->dev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005402 return r;
5403}
5404
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03005405static void dsi_unbind(struct device *dev, struct device *master, void *data)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005406{
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03005407 struct platform_device *dsidev = to_platform_device(dev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305408 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5409
Tomi Valkeinene4e42b82014-07-31 16:15:39 +03005410 of_platform_depopulate(&dsidev->dev);
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005411
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03005412 WARN_ON(dsi->scp_clk_refcount > 0);
5413
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03005414 dss_pll_unregister(&dsi->pll);
5415
Archit Taneja81b87f52012-09-26 16:30:49 +05305416 dsi_uninit_output(dsidev);
5417
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005418 pm_runtime_disable(&dsidev->dev);
5419
Tomi Valkeinenb2541c42013-05-03 13:42:24 +03005420 if (dsi->vdds_dsi_reg != NULL && dsi->vdds_dsi_enabled) {
5421 regulator_disable(dsi->vdds_dsi_reg);
5422 dsi->vdds_dsi_enabled = false;
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005423 }
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03005424}
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005425
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03005426static const struct component_ops dsi_component_ops = {
5427 .bind = dsi_bind,
5428 .unbind = dsi_unbind,
5429};
5430
5431static int dsi_probe(struct platform_device *pdev)
5432{
5433 return component_add(&pdev->dev, &dsi_component_ops);
5434}
5435
5436static int dsi_remove(struct platform_device *pdev)
5437{
5438 component_del(&pdev->dev, &dsi_component_ops);
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005439 return 0;
5440}
5441
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005442static int dsi_runtime_suspend(struct device *dev)
5443{
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03005444 struct platform_device *pdev = to_platform_device(dev);
5445 struct dsi_data *dsi = dsi_get_dsidrv_data(pdev);
5446
5447 dsi->is_enabled = false;
5448 /* ensure the irq handler sees the is_enabled value */
5449 smp_wmb();
5450 /* wait for current handler to finish before turning the DSI off */
5451 synchronize_irq(dsi->irq);
5452
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005453 dispc_runtime_put();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005454
5455 return 0;
5456}
5457
5458static int dsi_runtime_resume(struct device *dev)
5459{
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03005460 struct platform_device *pdev = to_platform_device(dev);
5461 struct dsi_data *dsi = dsi_get_dsidrv_data(pdev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005462 int r;
5463
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005464 r = dispc_runtime_get();
5465 if (r)
Tomi Valkeinen852f0832012-02-17 17:58:04 +02005466 return r;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005467
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03005468 dsi->is_enabled = true;
5469 /* ensure the irq handler sees the is_enabled value */
5470 smp_wmb();
5471
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005472 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005473}
5474
5475static const struct dev_pm_ops dsi_pm_ops = {
5476 .runtime_suspend = dsi_runtime_suspend,
5477 .runtime_resume = dsi_runtime_resume,
5478};
5479
Laurent Pinchart742e6932017-08-05 01:43:57 +03005480static const struct dsi_of_data dsi_of_data_omap3 = {
5481 .model = DSI_MODEL_OMAP3,
5482 .pll_hw = &dss_omap3_dsi_pll_hw,
5483 .modules = (const struct dsi_module_id_data[]) {
5484 { .address = 0x4804fc00, .id = 0, },
5485 { },
5486 },
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005487};
5488
Laurent Pinchart742e6932017-08-05 01:43:57 +03005489static const struct dsi_of_data dsi_of_data_omap4 = {
5490 .model = DSI_MODEL_OMAP4,
5491 .pll_hw = &dss_omap4_dsi_pll_hw,
5492 .modules = (const struct dsi_module_id_data[]) {
5493 { .address = 0x58004000, .id = 0, },
5494 { .address = 0x58005000, .id = 1, },
5495 { },
5496 },
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005497};
5498
Laurent Pinchart742e6932017-08-05 01:43:57 +03005499static const struct dsi_of_data dsi_of_data_omap5 = {
5500 .model = DSI_MODEL_OMAP5,
5501 .pll_hw = &dss_omap5_dsi_pll_hw,
5502 .modules = (const struct dsi_module_id_data[]) {
5503 { .address = 0x58004000, .id = 0, },
5504 { .address = 0x58009000, .id = 1, },
5505 { },
5506 },
Tomi Valkeinenbd3ad6a2014-03-07 12:44:24 +02005507};
5508
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005509static const struct of_device_id dsi_of_match[] = {
Laurent Pinchart742e6932017-08-05 01:43:57 +03005510 { .compatible = "ti,omap3-dsi", .data = &dsi_of_data_omap3, },
5511 { .compatible = "ti,omap4-dsi", .data = &dsi_of_data_omap4, },
5512 { .compatible = "ti,omap5-dsi", .data = &dsi_of_data_omap5, },
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005513 {},
5514};
5515
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03005516static struct platform_driver omap_dsihw_driver = {
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03005517 .probe = dsi_probe,
5518 .remove = dsi_remove,
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005519 .driver = {
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03005520 .name = "omapdss_dsi",
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005521 .pm = &dsi_pm_ops,
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005522 .of_match_table = dsi_of_match,
Tomi Valkeinen422ccbd2014-10-16 09:54:25 +03005523 .suppress_bind_attrs = true,
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005524 },
5525};
5526
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005527int __init dsi_init_platform_driver(void)
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005528{
Tomi Valkeinenee4a24e2013-04-26 13:47:06 +03005529 return platform_driver_register(&omap_dsihw_driver);
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005530}
5531
Tomi Valkeinenede92692015-06-04 14:12:16 +03005532void dsi_uninit_platform_driver(void)
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005533{
Tomi Valkeinen04c742c2012-02-23 15:32:37 +02005534 platform_driver_unregister(&omap_dsihw_driver);
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005535}