blob: 406af309f8ff4d3038bb2ffdc25cc5e1bf098e41 [file] [log] [blame]
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001/*
2 * linux/drivers/video/omap2/dss/dsi.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License version 2 as published by
9 * the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * more details.
15 *
16 * You should have received a copy of the GNU General Public License along with
17 * this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19
20#define DSS_SUBSYS_NAME "DSI"
21
22#include <linux/kernel.h>
23#include <linux/io.h>
24#include <linux/clk.h>
25#include <linux/device.h>
26#include <linux/err.h>
27#include <linux/interrupt.h>
28#include <linux/delay.h>
29#include <linux/mutex.h>
Paul Gortmaker355b2002011-07-03 16:17:28 -040030#include <linux/module.h>
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +020031#include <linux/semaphore.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020032#include <linux/seq_file.h>
33#include <linux/platform_device.h>
34#include <linux/regulator/consumer.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020035#include <linux/wait.h>
Tomi Valkeinen18946f62010-01-12 14:16:41 +020036#include <linux/workqueue.h>
Tomi Valkeinen40885ab2010-07-28 15:53:38 +030037#include <linux/sched.h>
Archit Tanejaf1da39d2011-05-12 17:26:27 +053038#include <linux/slab.h>
Archit Taneja5a8b5722011-05-12 17:26:29 +053039#include <linux/debugfs.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030040#include <linux/pm_runtime.h>
Tomi Valkeinen6274a612012-08-21 15:35:42 +030041#include <linux/of.h>
42#include <linux/of_platform.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020043
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030044#include <video/omapdss.h>
Archit Taneja7a7c48f2011-08-25 18:25:03 +053045#include <video/mipi_display.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020046
47#include "dss.h"
Archit Taneja819d8072011-03-01 11:54:00 +053048#include "dss_features.h"
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020049
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020050#define DSI_CATCH_MISSING_TE
51
Tomi Valkeinen68104462013-12-17 13:53:28 +020052struct dsi_reg { u16 module; u16 idx; };
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020053
Tomi Valkeinen68104462013-12-17 13:53:28 +020054#define DSI_REG(mod, idx) ((const struct dsi_reg) { mod, idx })
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020055
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020056/* DSI Protocol Engine */
57
Tomi Valkeinen68104462013-12-17 13:53:28 +020058#define DSI_PROTO 0
59#define DSI_PROTO_SZ 0x200
60
61#define DSI_REVISION DSI_REG(DSI_PROTO, 0x0000)
62#define DSI_SYSCONFIG DSI_REG(DSI_PROTO, 0x0010)
63#define DSI_SYSSTATUS DSI_REG(DSI_PROTO, 0x0014)
64#define DSI_IRQSTATUS DSI_REG(DSI_PROTO, 0x0018)
65#define DSI_IRQENABLE DSI_REG(DSI_PROTO, 0x001C)
66#define DSI_CTRL DSI_REG(DSI_PROTO, 0x0040)
67#define DSI_GNQ DSI_REG(DSI_PROTO, 0x0044)
68#define DSI_COMPLEXIO_CFG1 DSI_REG(DSI_PROTO, 0x0048)
69#define DSI_COMPLEXIO_IRQ_STATUS DSI_REG(DSI_PROTO, 0x004C)
70#define DSI_COMPLEXIO_IRQ_ENABLE DSI_REG(DSI_PROTO, 0x0050)
71#define DSI_CLK_CTRL DSI_REG(DSI_PROTO, 0x0054)
72#define DSI_TIMING1 DSI_REG(DSI_PROTO, 0x0058)
73#define DSI_TIMING2 DSI_REG(DSI_PROTO, 0x005C)
74#define DSI_VM_TIMING1 DSI_REG(DSI_PROTO, 0x0060)
75#define DSI_VM_TIMING2 DSI_REG(DSI_PROTO, 0x0064)
76#define DSI_VM_TIMING3 DSI_REG(DSI_PROTO, 0x0068)
77#define DSI_CLK_TIMING DSI_REG(DSI_PROTO, 0x006C)
78#define DSI_TX_FIFO_VC_SIZE DSI_REG(DSI_PROTO, 0x0070)
79#define DSI_RX_FIFO_VC_SIZE DSI_REG(DSI_PROTO, 0x0074)
80#define DSI_COMPLEXIO_CFG2 DSI_REG(DSI_PROTO, 0x0078)
81#define DSI_RX_FIFO_VC_FULLNESS DSI_REG(DSI_PROTO, 0x007C)
82#define DSI_VM_TIMING4 DSI_REG(DSI_PROTO, 0x0080)
83#define DSI_TX_FIFO_VC_EMPTINESS DSI_REG(DSI_PROTO, 0x0084)
84#define DSI_VM_TIMING5 DSI_REG(DSI_PROTO, 0x0088)
85#define DSI_VM_TIMING6 DSI_REG(DSI_PROTO, 0x008C)
86#define DSI_VM_TIMING7 DSI_REG(DSI_PROTO, 0x0090)
87#define DSI_STOPCLK_TIMING DSI_REG(DSI_PROTO, 0x0094)
88#define DSI_VC_CTRL(n) DSI_REG(DSI_PROTO, 0x0100 + (n * 0x20))
89#define DSI_VC_TE(n) DSI_REG(DSI_PROTO, 0x0104 + (n * 0x20))
90#define DSI_VC_LONG_PACKET_HEADER(n) DSI_REG(DSI_PROTO, 0x0108 + (n * 0x20))
91#define DSI_VC_LONG_PACKET_PAYLOAD(n) DSI_REG(DSI_PROTO, 0x010C + (n * 0x20))
92#define DSI_VC_SHORT_PACKET_HEADER(n) DSI_REG(DSI_PROTO, 0x0110 + (n * 0x20))
93#define DSI_VC_IRQSTATUS(n) DSI_REG(DSI_PROTO, 0x0118 + (n * 0x20))
94#define DSI_VC_IRQENABLE(n) DSI_REG(DSI_PROTO, 0x011C + (n * 0x20))
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020095
96/* DSIPHY_SCP */
97
Tomi Valkeinen68104462013-12-17 13:53:28 +020098#define DSI_PHY 1
99#define DSI_PHY_OFFSET 0x200
100#define DSI_PHY_SZ 0x40
101
102#define DSI_DSIPHY_CFG0 DSI_REG(DSI_PHY, 0x0000)
103#define DSI_DSIPHY_CFG1 DSI_REG(DSI_PHY, 0x0004)
104#define DSI_DSIPHY_CFG2 DSI_REG(DSI_PHY, 0x0008)
105#define DSI_DSIPHY_CFG5 DSI_REG(DSI_PHY, 0x0014)
106#define DSI_DSIPHY_CFG10 DSI_REG(DSI_PHY, 0x0028)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200107
108/* DSI_PLL_CTRL_SCP */
109
Tomi Valkeinen68104462013-12-17 13:53:28 +0200110#define DSI_PLL 2
111#define DSI_PLL_OFFSET 0x300
112#define DSI_PLL_SZ 0x20
113
114#define DSI_PLL_CONTROL DSI_REG(DSI_PLL, 0x0000)
115#define DSI_PLL_STATUS DSI_REG(DSI_PLL, 0x0004)
116#define DSI_PLL_GO DSI_REG(DSI_PLL, 0x0008)
117#define DSI_PLL_CONFIGURATION1 DSI_REG(DSI_PLL, 0x000C)
118#define DSI_PLL_CONFIGURATION2 DSI_REG(DSI_PLL, 0x0010)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200119
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530120#define REG_GET(dsidev, idx, start, end) \
121 FLD_GET(dsi_read_reg(dsidev, idx), start, end)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200122
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530123#define REG_FLD_MOD(dsidev, idx, val, start, end) \
124 dsi_write_reg(dsidev, idx, FLD_MOD(dsi_read_reg(dsidev, idx), val, start, end))
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200125
126/* Global interrupts */
127#define DSI_IRQ_VC0 (1 << 0)
128#define DSI_IRQ_VC1 (1 << 1)
129#define DSI_IRQ_VC2 (1 << 2)
130#define DSI_IRQ_VC3 (1 << 3)
131#define DSI_IRQ_WAKEUP (1 << 4)
132#define DSI_IRQ_RESYNC (1 << 5)
133#define DSI_IRQ_PLL_LOCK (1 << 7)
134#define DSI_IRQ_PLL_UNLOCK (1 << 8)
135#define DSI_IRQ_PLL_RECALL (1 << 9)
136#define DSI_IRQ_COMPLEXIO_ERR (1 << 10)
137#define DSI_IRQ_HS_TX_TIMEOUT (1 << 14)
138#define DSI_IRQ_LP_RX_TIMEOUT (1 << 15)
139#define DSI_IRQ_TE_TRIGGER (1 << 16)
140#define DSI_IRQ_ACK_TRIGGER (1 << 17)
141#define DSI_IRQ_SYNC_LOST (1 << 18)
142#define DSI_IRQ_LDO_POWER_GOOD (1 << 19)
143#define DSI_IRQ_TA_TIMEOUT (1 << 20)
144#define DSI_IRQ_ERROR_MASK \
145 (DSI_IRQ_HS_TX_TIMEOUT | DSI_IRQ_LP_RX_TIMEOUT | DSI_IRQ_SYNC_LOST | \
Archit Taneja8af6ff02011-09-05 16:48:27 +0530146 DSI_IRQ_TA_TIMEOUT | DSI_IRQ_SYNC_LOST)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200147#define DSI_IRQ_CHANNEL_MASK 0xf
148
149/* Virtual channel interrupts */
150#define DSI_VC_IRQ_CS (1 << 0)
151#define DSI_VC_IRQ_ECC_CORR (1 << 1)
152#define DSI_VC_IRQ_PACKET_SENT (1 << 2)
153#define DSI_VC_IRQ_FIFO_TX_OVF (1 << 3)
154#define DSI_VC_IRQ_FIFO_RX_OVF (1 << 4)
155#define DSI_VC_IRQ_BTA (1 << 5)
156#define DSI_VC_IRQ_ECC_NO_CORR (1 << 6)
157#define DSI_VC_IRQ_FIFO_TX_UDF (1 << 7)
158#define DSI_VC_IRQ_PP_BUSY_CHANGE (1 << 8)
159#define DSI_VC_IRQ_ERROR_MASK \
160 (DSI_VC_IRQ_CS | DSI_VC_IRQ_ECC_CORR | DSI_VC_IRQ_FIFO_TX_OVF | \
161 DSI_VC_IRQ_FIFO_RX_OVF | DSI_VC_IRQ_ECC_NO_CORR | \
162 DSI_VC_IRQ_FIFO_TX_UDF)
163
164/* ComplexIO interrupts */
165#define DSI_CIO_IRQ_ERRSYNCESC1 (1 << 0)
166#define DSI_CIO_IRQ_ERRSYNCESC2 (1 << 1)
167#define DSI_CIO_IRQ_ERRSYNCESC3 (1 << 2)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200168#define DSI_CIO_IRQ_ERRSYNCESC4 (1 << 3)
169#define DSI_CIO_IRQ_ERRSYNCESC5 (1 << 4)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200170#define DSI_CIO_IRQ_ERRESC1 (1 << 5)
171#define DSI_CIO_IRQ_ERRESC2 (1 << 6)
172#define DSI_CIO_IRQ_ERRESC3 (1 << 7)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200173#define DSI_CIO_IRQ_ERRESC4 (1 << 8)
174#define DSI_CIO_IRQ_ERRESC5 (1 << 9)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200175#define DSI_CIO_IRQ_ERRCONTROL1 (1 << 10)
176#define DSI_CIO_IRQ_ERRCONTROL2 (1 << 11)
177#define DSI_CIO_IRQ_ERRCONTROL3 (1 << 12)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200178#define DSI_CIO_IRQ_ERRCONTROL4 (1 << 13)
179#define DSI_CIO_IRQ_ERRCONTROL5 (1 << 14)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200180#define DSI_CIO_IRQ_STATEULPS1 (1 << 15)
181#define DSI_CIO_IRQ_STATEULPS2 (1 << 16)
182#define DSI_CIO_IRQ_STATEULPS3 (1 << 17)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200183#define DSI_CIO_IRQ_STATEULPS4 (1 << 18)
184#define DSI_CIO_IRQ_STATEULPS5 (1 << 19)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200185#define DSI_CIO_IRQ_ERRCONTENTIONLP0_1 (1 << 20)
186#define DSI_CIO_IRQ_ERRCONTENTIONLP1_1 (1 << 21)
187#define DSI_CIO_IRQ_ERRCONTENTIONLP0_2 (1 << 22)
188#define DSI_CIO_IRQ_ERRCONTENTIONLP1_2 (1 << 23)
189#define DSI_CIO_IRQ_ERRCONTENTIONLP0_3 (1 << 24)
190#define DSI_CIO_IRQ_ERRCONTENTIONLP1_3 (1 << 25)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200191#define DSI_CIO_IRQ_ERRCONTENTIONLP0_4 (1 << 26)
192#define DSI_CIO_IRQ_ERRCONTENTIONLP1_4 (1 << 27)
193#define DSI_CIO_IRQ_ERRCONTENTIONLP0_5 (1 << 28)
194#define DSI_CIO_IRQ_ERRCONTENTIONLP1_5 (1 << 29)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200195#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL0 (1 << 30)
196#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL1 (1 << 31)
Tomi Valkeinenbbecb502010-05-10 14:35:33 +0300197#define DSI_CIO_IRQ_ERROR_MASK \
198 (DSI_CIO_IRQ_ERRSYNCESC1 | DSI_CIO_IRQ_ERRSYNCESC2 | \
Tomi Valkeinen67056152011-03-24 16:30:17 +0200199 DSI_CIO_IRQ_ERRSYNCESC3 | DSI_CIO_IRQ_ERRSYNCESC4 | \
200 DSI_CIO_IRQ_ERRSYNCESC5 | \
201 DSI_CIO_IRQ_ERRESC1 | DSI_CIO_IRQ_ERRESC2 | \
202 DSI_CIO_IRQ_ERRESC3 | DSI_CIO_IRQ_ERRESC4 | \
203 DSI_CIO_IRQ_ERRESC5 | \
204 DSI_CIO_IRQ_ERRCONTROL1 | DSI_CIO_IRQ_ERRCONTROL2 | \
205 DSI_CIO_IRQ_ERRCONTROL3 | DSI_CIO_IRQ_ERRCONTROL4 | \
206 DSI_CIO_IRQ_ERRCONTROL5 | \
Tomi Valkeinenbbecb502010-05-10 14:35:33 +0300207 DSI_CIO_IRQ_ERRCONTENTIONLP0_1 | DSI_CIO_IRQ_ERRCONTENTIONLP1_1 | \
208 DSI_CIO_IRQ_ERRCONTENTIONLP0_2 | DSI_CIO_IRQ_ERRCONTENTIONLP1_2 | \
Tomi Valkeinen67056152011-03-24 16:30:17 +0200209 DSI_CIO_IRQ_ERRCONTENTIONLP0_3 | DSI_CIO_IRQ_ERRCONTENTIONLP1_3 | \
210 DSI_CIO_IRQ_ERRCONTENTIONLP0_4 | DSI_CIO_IRQ_ERRCONTENTIONLP1_4 | \
211 DSI_CIO_IRQ_ERRCONTENTIONLP0_5 | DSI_CIO_IRQ_ERRCONTENTIONLP1_5)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200212
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200213typedef void (*omap_dsi_isr_t) (void *arg, u32 mask);
214
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +0200215static int dsi_display_init_dispc(struct platform_device *dsidev,
216 struct omap_overlay_manager *mgr);
217static void dsi_display_uninit_dispc(struct platform_device *dsidev,
218 struct omap_overlay_manager *mgr);
219
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +0300220static int dsi_vc_send_null(struct omap_dss_device *dssdev, int channel);
221
Tomi Valkeinenacf604b2014-11-07 13:13:24 +0200222/* DSI PLL HSDIV indices */
223#define HSDIV_DISPC 0
224#define HSDIV_DSI 1
225
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200226#define DSI_MAX_NR_ISRS 2
Tomi Valkeinen739a7f42011-10-13 11:22:06 +0300227#define DSI_MAX_NR_LANES 5
228
229enum dsi_lane_function {
230 DSI_LANE_UNUSED = 0,
231 DSI_LANE_CLK,
232 DSI_LANE_DATA1,
233 DSI_LANE_DATA2,
234 DSI_LANE_DATA3,
235 DSI_LANE_DATA4,
236};
237
238struct dsi_lane_config {
239 enum dsi_lane_function function;
240 u8 polarity;
241};
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200242
243struct dsi_isr_data {
244 omap_dsi_isr_t isr;
245 void *arg;
246 u32 mask;
247};
248
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200249enum fifo_size {
250 DSI_FIFO_SIZE_0 = 0,
251 DSI_FIFO_SIZE_32 = 1,
252 DSI_FIFO_SIZE_64 = 2,
253 DSI_FIFO_SIZE_96 = 3,
254 DSI_FIFO_SIZE_128 = 4,
255};
256
Archit Tanejad6049142011-08-22 11:58:08 +0530257enum dsi_vc_source {
258 DSI_VC_SOURCE_L4 = 0,
259 DSI_VC_SOURCE_VP,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200260};
261
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200262struct dsi_irq_stats {
263 unsigned long last_reset;
264 unsigned irq_count;
265 unsigned dsi_irqs[32];
266 unsigned vc_irqs[4][32];
267 unsigned cio_irqs[32];
268};
269
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200270struct dsi_isr_tables {
271 struct dsi_isr_data isr_table[DSI_MAX_NR_ISRS];
272 struct dsi_isr_data isr_table_vc[4][DSI_MAX_NR_ISRS];
273 struct dsi_isr_data isr_table_cio[DSI_MAX_NR_ISRS];
274};
275
Tomi Valkeinenf1e00012013-03-05 17:21:35 +0200276struct dsi_clk_calc_ctx {
277 struct platform_device *dsidev;
278
279 /* inputs */
280
281 const struct omap_dss_dsi_config *config;
282
283 unsigned long req_pck_min, req_pck_nom, req_pck_max;
284
285 /* outputs */
286
287 struct dsi_clock_info dsi_cinfo;
288 struct dispc_clock_info dispc_cinfo;
289
290 struct omap_video_timings dispc_vm;
291 struct omap_dss_dsi_videomode_timings dsi_vm;
292};
293
Tomi Valkeinen7b71c412014-08-06 15:45:26 +0300294struct dsi_lp_clock_info {
295 unsigned long lp_clk;
296 u16 lp_clk_div;
297};
298
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530299struct dsi_data {
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +0000300 struct platform_device *pdev;
Tomi Valkeinen68104462013-12-17 13:53:28 +0200301 void __iomem *proto_base;
302 void __iomem *phy_base;
303 void __iomem *pll_base;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300304
Tomi Valkeinen11ee9602012-03-09 16:07:39 +0200305 int module_id;
306
archit tanejaaffe3602011-02-23 08:41:03 +0000307 int irq;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200308
Tomi Valkeinen0925afc2014-04-11 13:49:55 +0300309 bool is_enabled;
310
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300311 struct clk *dss_clk;
312 struct clk *sys_clk;
313
Tomi Valkeinena0d269e2012-11-27 17:05:54 +0200314 struct dispc_clock_info user_dispc_cinfo;
315 struct dsi_clock_info user_dsi_cinfo;
316
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200317 struct dsi_clock_info current_cinfo;
318
Tomi Valkeinen7b71c412014-08-06 15:45:26 +0300319 struct dsi_lp_clock_info user_lp_cinfo;
320 struct dsi_lp_clock_info current_lp_cinfo;
321
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +0300322 bool vdds_dsi_enabled;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200323 struct regulator *vdds_dsi_reg;
324
325 struct {
Archit Tanejad6049142011-08-22 11:58:08 +0530326 enum dsi_vc_source source;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200327 struct omap_dss_device *dssdev;
Tomi Valkeinen558c73e2013-09-25 14:40:06 +0300328 enum fifo_size tx_fifo_size;
329 enum fifo_size rx_fifo_size;
Archit Taneja5ee3c142011-03-02 12:35:53 +0530330 int vc_id;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200331 } vc[4];
332
333 struct mutex lock;
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +0200334 struct semaphore bus_lock;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200335
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200336 spinlock_t irq_lock;
337 struct dsi_isr_tables isr_tables;
338 /* space for a copy used by the interrupt handler */
339 struct dsi_isr_tables isr_tables_copy;
340
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200341 int update_channel;
Tomi Valkeinen477fed72013-10-02 14:41:24 +0300342#ifdef DSI_PERF_MEASURE
Tomi Valkeinen5476e742011-11-03 16:34:20 +0200343 unsigned update_bytes;
344#endif
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200345
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200346 bool te_enabled;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +0300347 bool ulps_enabled;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200348
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200349 void (*framedone_callback)(int, void *);
350 void *framedone_data;
351
352 struct delayed_work framedone_timeout_work;
353
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200354#ifdef DSI_CATCH_MISSING_TE
355 struct timer_list te_timer;
356#endif
357
358 unsigned long cache_req_pck;
359 unsigned long cache_clk_freq;
360 struct dsi_clock_info cache_cinfo;
361
362 u32 errors;
363 spinlock_t errors_lock;
Tomi Valkeinen477fed72013-10-02 14:41:24 +0300364#ifdef DSI_PERF_MEASURE
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200365 ktime_t perf_setup_time;
366 ktime_t perf_start_time;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200367#endif
368 int debug_read;
369 int debug_write;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200370
371#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
372 spinlock_t irq_stats_lock;
373 struct dsi_irq_stats irq_stats;
374#endif
Taneja, Archit49641112011-03-14 23:28:23 -0500375 /* DSI PLL Parameter Ranges */
376 unsigned long regm_max, regn_max;
377 unsigned long regm_dispc_max, regm_dsi_max;
378 unsigned long fint_min, fint_max;
379 unsigned long lpdiv_max;
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +0300380
Tomi Valkeinend9820852011-10-12 15:05:59 +0300381 unsigned num_lanes_supported;
Tomi Valkeinen99322572013-03-05 10:37:02 +0200382 unsigned line_buffer_size;
Archit Taneja75d72472011-05-16 15:17:08 +0530383
Tomi Valkeinen739a7f42011-10-13 11:22:06 +0300384 struct dsi_lane_config lanes[DSI_MAX_NR_LANES];
385 unsigned num_lanes_used;
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +0300386
387 unsigned scp_clk_refcount;
Archit Taneja7d2572f2012-06-29 14:31:07 +0530388
389 struct dss_lcd_mgr_config mgr_config;
Archit Tanejae67458a2012-08-13 14:17:30 +0530390 struct omap_video_timings timings;
Archit Taneja02c39602012-08-10 15:01:33 +0530391 enum omap_dss_dsi_pixel_format pix_fmt;
Archit Tanejadca2b152012-08-16 18:02:00 +0530392 enum omap_dss_dsi_mode mode;
Archit Taneja0b3ffe32012-08-13 22:13:39 +0530393 struct omap_dss_dsi_videomode_timings vm_timings;
Archit Taneja81b87f52012-09-26 16:30:49 +0530394
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300395 struct omap_dss_device output;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530396};
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200397
Archit Taneja2e868db2011-05-12 17:26:28 +0530398struct dsi_packet_sent_handler_data {
399 struct platform_device *dsidev;
400 struct completion *completion;
401};
402
Tomi Valkeinen6274a612012-08-21 15:35:42 +0300403struct dsi_module_id_data {
404 u32 address;
405 int id;
406};
407
408static const struct of_device_id dsi_of_match[];
409
Tomi Valkeinen477fed72013-10-02 14:41:24 +0300410#ifdef DSI_PERF_MEASURE
Rusty Russell90ab5ee2012-01-13 09:32:20 +1030411static bool dsi_perf;
412module_param(dsi_perf, bool, 0644);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200413#endif
414
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530415static inline struct dsi_data *dsi_get_dsidrv_data(struct platform_device *dsidev)
416{
417 return dev_get_drvdata(&dsidev->dev);
418}
419
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530420static inline struct platform_device *dsi_get_dsidev_from_dssdev(struct omap_dss_device *dssdev)
421{
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +0300422 return to_platform_device(dssdev->dev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530423}
424
425struct platform_device *dsi_get_dsidev_from_id(int module)
426{
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300427 struct omap_dss_device *out;
Archit Taneja400e65d2012-07-04 13:48:34 +0530428 enum omap_dss_output_id id;
429
Tomi Valkeinen78e7f252012-10-15 12:48:11 +0300430 switch (module) {
431 case 0:
432 id = OMAP_DSS_OUTPUT_DSI1;
433 break;
434 case 1:
435 id = OMAP_DSS_OUTPUT_DSI2;
436 break;
437 default:
438 return NULL;
439 }
Archit Taneja400e65d2012-07-04 13:48:34 +0530440
441 out = omap_dss_get_output(id);
442
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300443 return out ? to_platform_device(out->dev) : NULL;
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530444}
445
446static inline void dsi_write_reg(struct platform_device *dsidev,
447 const struct dsi_reg idx, u32 val)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200448{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530449 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen68104462013-12-17 13:53:28 +0200450 void __iomem *base;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530451
Tomi Valkeinen68104462013-12-17 13:53:28 +0200452 switch(idx.module) {
453 case DSI_PROTO: base = dsi->proto_base; break;
454 case DSI_PHY: base = dsi->phy_base; break;
455 case DSI_PLL: base = dsi->pll_base; break;
456 default: return;
457 }
458
459 __raw_writel(val, base + idx.idx);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200460}
461
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530462static inline u32 dsi_read_reg(struct platform_device *dsidev,
463 const struct dsi_reg idx)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200464{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530465 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen68104462013-12-17 13:53:28 +0200466 void __iomem *base;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530467
Tomi Valkeinen68104462013-12-17 13:53:28 +0200468 switch(idx.module) {
469 case DSI_PROTO: base = dsi->proto_base; break;
470 case DSI_PHY: base = dsi->phy_base; break;
471 case DSI_PLL: base = dsi->pll_base; break;
472 default: return 0;
473 }
474
475 return __raw_readl(base + idx.idx);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200476}
477
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +0300478static void dsi_bus_lock(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200479{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530480 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
481 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
482
483 down(&dsi->bus_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200484}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200485
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +0300486static void dsi_bus_unlock(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200487{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530488 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
489 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
490
491 up(&dsi->bus_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200492}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200493
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530494static bool dsi_bus_is_locked(struct platform_device *dsidev)
Tomi Valkeinen4f765022010-01-18 16:27:52 +0200495{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530496 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
497
498 return dsi->bus_lock.count == 0;
Tomi Valkeinen4f765022010-01-18 16:27:52 +0200499}
500
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +0200501static void dsi_completion_handler(void *data, u32 mask)
502{
503 complete((struct completion *)data);
504}
505
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530506static inline int wait_for_bit_change(struct platform_device *dsidev,
507 const struct dsi_reg idx, int bitnum, int value)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200508{
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300509 unsigned long timeout;
510 ktime_t wait;
511 int t;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200512
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300513 /* first busyloop to see if the bit changes right away */
514 t = 100;
515 while (t-- > 0) {
516 if (REG_GET(dsidev, idx, bitnum, bitnum) == value)
517 return value;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200518 }
519
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300520 /* then loop for 500ms, sleeping for 1ms in between */
521 timeout = jiffies + msecs_to_jiffies(500);
522 while (time_before(jiffies, timeout)) {
523 if (REG_GET(dsidev, idx, bitnum, bitnum) == value)
524 return value;
525
526 wait = ns_to_ktime(1000 * 1000);
527 set_current_state(TASK_UNINTERRUPTIBLE);
528 schedule_hrtimeout(&wait, HRTIMER_MODE_REL);
529 }
530
531 return !value;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200532}
533
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530534u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt)
535{
536 switch (fmt) {
537 case OMAP_DSS_DSI_FMT_RGB888:
538 case OMAP_DSS_DSI_FMT_RGB666:
539 return 24;
540 case OMAP_DSS_DSI_FMT_RGB666_PACKED:
541 return 18;
542 case OMAP_DSS_DSI_FMT_RGB565:
543 return 16;
544 default:
545 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300546 return 0;
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530547 }
548}
549
Tomi Valkeinen477fed72013-10-02 14:41:24 +0300550#ifdef DSI_PERF_MEASURE
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530551static void dsi_perf_mark_setup(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200552{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530553 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
554 dsi->perf_setup_time = ktime_get();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200555}
556
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530557static void dsi_perf_mark_start(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200558{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530559 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
560 dsi->perf_start_time = ktime_get();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200561}
562
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530563static void dsi_perf_show(struct platform_device *dsidev, const char *name)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200564{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530565 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200566 ktime_t t, setup_time, trans_time;
567 u32 total_bytes;
568 u32 setup_us, trans_us, total_us;
569
570 if (!dsi_perf)
571 return;
572
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200573 t = ktime_get();
574
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530575 setup_time = ktime_sub(dsi->perf_start_time, dsi->perf_setup_time);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200576 setup_us = (u32)ktime_to_us(setup_time);
577 if (setup_us == 0)
578 setup_us = 1;
579
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530580 trans_time = ktime_sub(t, dsi->perf_start_time);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200581 trans_us = (u32)ktime_to_us(trans_time);
582 if (trans_us == 0)
583 trans_us = 1;
584
585 total_us = setup_us + trans_us;
586
Tomi Valkeinen5476e742011-11-03 16:34:20 +0200587 total_bytes = dsi->update_bytes;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200588
Tomi Valkeinen1bbb2752010-01-11 16:41:10 +0200589 printk(KERN_INFO "DSI(%s): %u us + %u us = %u us (%uHz), "
590 "%u bytes, %u kbytes/sec\n",
591 name,
592 setup_us,
593 trans_us,
594 total_us,
595 1000*1000 / total_us,
596 total_bytes,
597 total_bytes * 1000 / total_us);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200598}
599#else
Tomi Valkeinen4a9a5e32011-05-23 16:36:09 +0300600static inline void dsi_perf_mark_setup(struct platform_device *dsidev)
601{
602}
603
604static inline void dsi_perf_mark_start(struct platform_device *dsidev)
605{
606}
607
608static inline void dsi_perf_show(struct platform_device *dsidev,
609 const char *name)
610{
611}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200612#endif
613
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530614static int verbose_irq;
615
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200616static void print_irq_status(u32 status)
617{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200618 if (status == 0)
619 return;
620
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530621 if (!verbose_irq && (status & ~DSI_IRQ_CHANNEL_MASK) == 0)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200622 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200623
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530624#define PIS(x) (status & DSI_IRQ_##x) ? (#x " ") : ""
625
626 pr_debug("DSI IRQ: 0x%x: %s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s\n",
627 status,
628 verbose_irq ? PIS(VC0) : "",
629 verbose_irq ? PIS(VC1) : "",
630 verbose_irq ? PIS(VC2) : "",
631 verbose_irq ? PIS(VC3) : "",
632 PIS(WAKEUP),
633 PIS(RESYNC),
634 PIS(PLL_LOCK),
635 PIS(PLL_UNLOCK),
636 PIS(PLL_RECALL),
637 PIS(COMPLEXIO_ERR),
638 PIS(HS_TX_TIMEOUT),
639 PIS(LP_RX_TIMEOUT),
640 PIS(TE_TRIGGER),
641 PIS(ACK_TRIGGER),
642 PIS(SYNC_LOST),
643 PIS(LDO_POWER_GOOD),
644 PIS(TA_TIMEOUT));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200645#undef PIS
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200646}
647
648static void print_irq_status_vc(int channel, u32 status)
649{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200650 if (status == 0)
651 return;
652
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530653 if (!verbose_irq && (status & ~DSI_VC_IRQ_PACKET_SENT) == 0)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200654 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200655
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530656#define PIS(x) (status & DSI_VC_IRQ_##x) ? (#x " ") : ""
657
658 pr_debug("DSI VC(%d) IRQ 0x%x: %s%s%s%s%s%s%s%s%s\n",
659 channel,
660 status,
661 PIS(CS),
662 PIS(ECC_CORR),
663 PIS(ECC_NO_CORR),
664 verbose_irq ? PIS(PACKET_SENT) : "",
665 PIS(BTA),
666 PIS(FIFO_TX_OVF),
667 PIS(FIFO_RX_OVF),
668 PIS(FIFO_TX_UDF),
669 PIS(PP_BUSY_CHANGE));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200670#undef PIS
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200671}
672
673static void print_irq_status_cio(u32 status)
674{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200675 if (status == 0)
676 return;
677
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530678#define PIS(x) (status & DSI_CIO_IRQ_##x) ? (#x " ") : ""
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200679
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530680 pr_debug("DSI CIO IRQ 0x%x: %s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s\n",
681 status,
682 PIS(ERRSYNCESC1),
683 PIS(ERRSYNCESC2),
684 PIS(ERRSYNCESC3),
685 PIS(ERRESC1),
686 PIS(ERRESC2),
687 PIS(ERRESC3),
688 PIS(ERRCONTROL1),
689 PIS(ERRCONTROL2),
690 PIS(ERRCONTROL3),
691 PIS(STATEULPS1),
692 PIS(STATEULPS2),
693 PIS(STATEULPS3),
694 PIS(ERRCONTENTIONLP0_1),
695 PIS(ERRCONTENTIONLP1_1),
696 PIS(ERRCONTENTIONLP0_2),
697 PIS(ERRCONTENTIONLP1_2),
698 PIS(ERRCONTENTIONLP0_3),
699 PIS(ERRCONTENTIONLP1_3),
700 PIS(ULPSACTIVENOT_ALL0),
701 PIS(ULPSACTIVENOT_ALL1));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200702#undef PIS
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200703}
704
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200705#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530706static void dsi_collect_irq_stats(struct platform_device *dsidev, u32 irqstatus,
707 u32 *vcstatus, u32 ciostatus)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200708{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530709 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200710 int i;
711
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530712 spin_lock(&dsi->irq_stats_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200713
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530714 dsi->irq_stats.irq_count++;
715 dss_collect_irq_stats(irqstatus, dsi->irq_stats.dsi_irqs);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200716
717 for (i = 0; i < 4; ++i)
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530718 dss_collect_irq_stats(vcstatus[i], dsi->irq_stats.vc_irqs[i]);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200719
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530720 dss_collect_irq_stats(ciostatus, dsi->irq_stats.cio_irqs);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200721
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530722 spin_unlock(&dsi->irq_stats_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200723}
724#else
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530725#define dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus)
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200726#endif
727
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200728static int debug_irq;
729
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530730static void dsi_handle_irq_errors(struct platform_device *dsidev, u32 irqstatus,
731 u32 *vcstatus, u32 ciostatus)
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200732{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530733 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200734 int i;
735
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200736 if (irqstatus & DSI_IRQ_ERROR_MASK) {
737 DSSERR("DSI error, irqstatus %x\n", irqstatus);
738 print_irq_status(irqstatus);
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530739 spin_lock(&dsi->errors_lock);
740 dsi->errors |= irqstatus & DSI_IRQ_ERROR_MASK;
741 spin_unlock(&dsi->errors_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200742 } else if (debug_irq) {
743 print_irq_status(irqstatus);
744 }
745
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200746 for (i = 0; i < 4; ++i) {
747 if (vcstatus[i] & DSI_VC_IRQ_ERROR_MASK) {
748 DSSERR("DSI VC(%d) error, vc irqstatus %x\n",
749 i, vcstatus[i]);
750 print_irq_status_vc(i, vcstatus[i]);
751 } else if (debug_irq) {
752 print_irq_status_vc(i, vcstatus[i]);
753 }
754 }
755
756 if (ciostatus & DSI_CIO_IRQ_ERROR_MASK) {
757 DSSERR("DSI CIO error, cio irqstatus %x\n", ciostatus);
758 print_irq_status_cio(ciostatus);
759 } else if (debug_irq) {
760 print_irq_status_cio(ciostatus);
761 }
762}
763
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200764static void dsi_call_isrs(struct dsi_isr_data *isr_array,
765 unsigned isr_array_size, u32 irqstatus)
766{
767 struct dsi_isr_data *isr_data;
768 int i;
769
770 for (i = 0; i < isr_array_size; i++) {
771 isr_data = &isr_array[i];
772 if (isr_data->isr && isr_data->mask & irqstatus)
773 isr_data->isr(isr_data->arg, irqstatus);
774 }
775}
776
777static void dsi_handle_isrs(struct dsi_isr_tables *isr_tables,
778 u32 irqstatus, u32 *vcstatus, u32 ciostatus)
779{
780 int i;
781
782 dsi_call_isrs(isr_tables->isr_table,
783 ARRAY_SIZE(isr_tables->isr_table),
784 irqstatus);
785
786 for (i = 0; i < 4; ++i) {
787 if (vcstatus[i] == 0)
788 continue;
789 dsi_call_isrs(isr_tables->isr_table_vc[i],
790 ARRAY_SIZE(isr_tables->isr_table_vc[i]),
791 vcstatus[i]);
792 }
793
794 if (ciostatus != 0)
795 dsi_call_isrs(isr_tables->isr_table_cio,
796 ARRAY_SIZE(isr_tables->isr_table_cio),
797 ciostatus);
798}
799
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200800static irqreturn_t omap_dsi_irq_handler(int irq, void *arg)
801{
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530802 struct platform_device *dsidev;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530803 struct dsi_data *dsi;
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200804 u32 irqstatus, vcstatus[4], ciostatus;
805 int i;
806
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530807 dsidev = (struct platform_device *) arg;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530808 dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530809
Tomi Valkeinen0925afc2014-04-11 13:49:55 +0300810 if (!dsi->is_enabled)
811 return IRQ_NONE;
812
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530813 spin_lock(&dsi->irq_lock);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200814
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530815 irqstatus = dsi_read_reg(dsidev, DSI_IRQSTATUS);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200816
817 /* IRQ is not for us */
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200818 if (!irqstatus) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530819 spin_unlock(&dsi->irq_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200820 return IRQ_NONE;
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200821 }
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200822
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530823 dsi_write_reg(dsidev, DSI_IRQSTATUS, irqstatus & ~DSI_IRQ_CHANNEL_MASK);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200824 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530825 dsi_read_reg(dsidev, DSI_IRQSTATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200826
827 for (i = 0; i < 4; ++i) {
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200828 if ((irqstatus & (1 << i)) == 0) {
829 vcstatus[i] = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200830 continue;
Tomi Valkeinenab83b142010-06-09 15:31:01 +0300831 }
832
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530833 vcstatus[i] = dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200834
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530835 dsi_write_reg(dsidev, DSI_VC_IRQSTATUS(i), vcstatus[i]);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200836 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530837 dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200838 }
839
840 if (irqstatus & DSI_IRQ_COMPLEXIO_ERR) {
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530841 ciostatus = dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200842
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530843 dsi_write_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS, ciostatus);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200844 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530845 dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200846 } else {
847 ciostatus = 0;
848 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200849
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200850#ifdef DSI_CATCH_MISSING_TE
851 if (irqstatus & DSI_IRQ_TE_TRIGGER)
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530852 del_timer(&dsi->te_timer);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200853#endif
854
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200855 /* make a copy and unlock, so that isrs can unregister
856 * themselves */
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530857 memcpy(&dsi->isr_tables_copy, &dsi->isr_tables,
858 sizeof(dsi->isr_tables));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200859
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530860 spin_unlock(&dsi->irq_lock);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200861
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530862 dsi_handle_isrs(&dsi->isr_tables_copy, irqstatus, vcstatus, ciostatus);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200863
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530864 dsi_handle_irq_errors(dsidev, irqstatus, vcstatus, ciostatus);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200865
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530866 dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200867
archit tanejaaffe3602011-02-23 08:41:03 +0000868 return IRQ_HANDLED;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200869}
870
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530871/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530872static void _omap_dsi_configure_irqs(struct platform_device *dsidev,
873 struct dsi_isr_data *isr_array,
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200874 unsigned isr_array_size, u32 default_mask,
875 const struct dsi_reg enable_reg,
876 const struct dsi_reg status_reg)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200877{
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200878 struct dsi_isr_data *isr_data;
879 u32 mask;
880 u32 old_mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200881 int i;
882
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200883 mask = default_mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200884
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200885 for (i = 0; i < isr_array_size; i++) {
886 isr_data = &isr_array[i];
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200887
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200888 if (isr_data->isr == NULL)
889 continue;
890
891 mask |= isr_data->mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200892 }
893
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530894 old_mask = dsi_read_reg(dsidev, enable_reg);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200895 /* clear the irqstatus for newly enabled irqs */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530896 dsi_write_reg(dsidev, status_reg, (mask ^ old_mask) & mask);
897 dsi_write_reg(dsidev, enable_reg, mask);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200898
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200899 /* flush posted writes */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530900 dsi_read_reg(dsidev, enable_reg);
901 dsi_read_reg(dsidev, status_reg);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200902}
903
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530904/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530905static void _omap_dsi_set_irqs(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200906{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530907 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200908 u32 mask = DSI_IRQ_ERROR_MASK;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200909#ifdef DSI_CATCH_MISSING_TE
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200910 mask |= DSI_IRQ_TE_TRIGGER;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200911#endif
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530912 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table,
913 ARRAY_SIZE(dsi->isr_tables.isr_table), mask,
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200914 DSI_IRQENABLE, DSI_IRQSTATUS);
915}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200916
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530917/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530918static void _omap_dsi_set_irqs_vc(struct platform_device *dsidev, int vc)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200919{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530920 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
921
922 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table_vc[vc],
923 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[vc]),
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200924 DSI_VC_IRQ_ERROR_MASK,
925 DSI_VC_IRQENABLE(vc), DSI_VC_IRQSTATUS(vc));
926}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200927
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530928/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530929static void _omap_dsi_set_irqs_cio(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200930{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530931 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
932
933 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table_cio,
934 ARRAY_SIZE(dsi->isr_tables.isr_table_cio),
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200935 DSI_CIO_IRQ_ERROR_MASK,
936 DSI_COMPLEXIO_IRQ_ENABLE, DSI_COMPLEXIO_IRQ_STATUS);
937}
938
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530939static void _dsi_initialize_irq(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200940{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530941 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200942 unsigned long flags;
943 int vc;
944
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530945 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200946
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530947 memset(&dsi->isr_tables, 0, sizeof(dsi->isr_tables));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200948
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530949 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200950 for (vc = 0; vc < 4; ++vc)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530951 _omap_dsi_set_irqs_vc(dsidev, vc);
952 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200953
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530954 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200955}
956
957static int _dsi_register_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
958 struct dsi_isr_data *isr_array, unsigned isr_array_size)
959{
960 struct dsi_isr_data *isr_data;
961 int free_idx;
962 int i;
963
964 BUG_ON(isr == NULL);
965
966 /* check for duplicate entry and find a free slot */
967 free_idx = -1;
968 for (i = 0; i < isr_array_size; i++) {
969 isr_data = &isr_array[i];
970
971 if (isr_data->isr == isr && isr_data->arg == arg &&
972 isr_data->mask == mask) {
973 return -EINVAL;
974 }
975
976 if (isr_data->isr == NULL && free_idx == -1)
977 free_idx = i;
978 }
979
980 if (free_idx == -1)
981 return -EBUSY;
982
983 isr_data = &isr_array[free_idx];
984 isr_data->isr = isr;
985 isr_data->arg = arg;
986 isr_data->mask = mask;
987
988 return 0;
989}
990
991static int _dsi_unregister_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
992 struct dsi_isr_data *isr_array, unsigned isr_array_size)
993{
994 struct dsi_isr_data *isr_data;
995 int i;
996
997 for (i = 0; i < isr_array_size; i++) {
998 isr_data = &isr_array[i];
999 if (isr_data->isr != isr || isr_data->arg != arg ||
1000 isr_data->mask != mask)
1001 continue;
1002
1003 isr_data->isr = NULL;
1004 isr_data->arg = NULL;
1005 isr_data->mask = 0;
1006
1007 return 0;
1008 }
1009
1010 return -EINVAL;
1011}
1012
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301013static int dsi_register_isr(struct platform_device *dsidev, omap_dsi_isr_t isr,
1014 void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001015{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301016 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001017 unsigned long flags;
1018 int r;
1019
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301020 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001021
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301022 r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table,
1023 ARRAY_SIZE(dsi->isr_tables.isr_table));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001024
1025 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301026 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001027
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301028 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001029
1030 return r;
1031}
1032
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301033static int dsi_unregister_isr(struct platform_device *dsidev,
1034 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001035{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301036 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001037 unsigned long flags;
1038 int r;
1039
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301040 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001041
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301042 r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table,
1043 ARRAY_SIZE(dsi->isr_tables.isr_table));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001044
1045 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301046 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001047
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301048 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001049
1050 return r;
1051}
1052
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301053static int dsi_register_isr_vc(struct platform_device *dsidev, int channel,
1054 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001055{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301056 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001057 unsigned long flags;
1058 int r;
1059
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301060 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001061
1062 r = _dsi_register_isr(isr, arg, mask,
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301063 dsi->isr_tables.isr_table_vc[channel],
1064 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel]));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001065
1066 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301067 _omap_dsi_set_irqs_vc(dsidev, channel);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001068
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301069 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001070
1071 return r;
1072}
1073
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301074static int dsi_unregister_isr_vc(struct platform_device *dsidev, int channel,
1075 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001076{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301077 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001078 unsigned long flags;
1079 int r;
1080
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301081 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001082
1083 r = _dsi_unregister_isr(isr, arg, mask,
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301084 dsi->isr_tables.isr_table_vc[channel],
1085 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel]));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001086
1087 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301088 _omap_dsi_set_irqs_vc(dsidev, channel);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001089
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301090 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001091
1092 return r;
1093}
1094
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301095static int dsi_register_isr_cio(struct platform_device *dsidev,
1096 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001097{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301098 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001099 unsigned long flags;
1100 int r;
1101
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301102 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001103
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301104 r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio,
1105 ARRAY_SIZE(dsi->isr_tables.isr_table_cio));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001106
1107 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301108 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001109
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301110 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001111
1112 return r;
1113}
1114
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301115static int dsi_unregister_isr_cio(struct platform_device *dsidev,
1116 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001117{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301118 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001119 unsigned long flags;
1120 int r;
1121
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301122 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001123
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301124 r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio,
1125 ARRAY_SIZE(dsi->isr_tables.isr_table_cio));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001126
1127 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301128 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001129
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301130 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001131
1132 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001133}
1134
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301135static u32 dsi_get_errors(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001136{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301137 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001138 unsigned long flags;
1139 u32 e;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301140 spin_lock_irqsave(&dsi->errors_lock, flags);
1141 e = dsi->errors;
1142 dsi->errors = 0;
1143 spin_unlock_irqrestore(&dsi->errors_lock, flags);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001144 return e;
1145}
1146
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001147int dsi_runtime_get(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001148{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001149 int r;
1150 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1151
1152 DSSDBG("dsi_runtime_get\n");
1153
1154 r = pm_runtime_get_sync(&dsi->pdev->dev);
1155 WARN_ON(r < 0);
1156 return r < 0 ? r : 0;
1157}
1158
1159void dsi_runtime_put(struct platform_device *dsidev)
1160{
1161 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1162 int r;
1163
1164 DSSDBG("dsi_runtime_put\n");
1165
Tomi Valkeinen0eaf9f52012-01-23 13:23:08 +02001166 r = pm_runtime_put_sync(&dsi->pdev->dev);
Tomi Valkeinen5be3aeb2012-06-27 16:37:18 +03001167 WARN_ON(r < 0 && r != -ENOSYS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001168}
1169
Tomi Valkeinenb2541c42013-05-03 13:42:24 +03001170static int dsi_regulator_init(struct platform_device *dsidev)
1171{
1172 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1173 struct regulator *vdds_dsi;
Tomi Valkeinen02b7a322014-03-13 14:33:03 +02001174 int r;
Tomi Valkeinenb2541c42013-05-03 13:42:24 +03001175
1176 if (dsi->vdds_dsi_reg != NULL)
1177 return 0;
1178
Tomi Valkeinen931d4bd2013-06-10 14:05:10 +03001179 vdds_dsi = devm_regulator_get(&dsi->pdev->dev, "vdd");
Tomi Valkeinenb2541c42013-05-03 13:42:24 +03001180
1181 if (IS_ERR(vdds_dsi)) {
Tomi Valkeinen40359a92013-12-19 16:15:34 +02001182 if (PTR_ERR(vdds_dsi) != -EPROBE_DEFER)
Tomi Valkeinen931d4bd2013-06-10 14:05:10 +03001183 DSSERR("can't get DSI VDD regulator\n");
Tomi Valkeinenb2541c42013-05-03 13:42:24 +03001184 return PTR_ERR(vdds_dsi);
1185 }
1186
Tomi Valkeinen02b7a322014-03-13 14:33:03 +02001187 if (regulator_can_change_voltage(vdds_dsi)) {
1188 r = regulator_set_voltage(vdds_dsi, 1800000, 1800000);
1189 if (r) {
1190 devm_regulator_put(vdds_dsi);
1191 DSSERR("can't set the DSI regulator voltage\n");
1192 return r;
1193 }
1194 }
1195
Tomi Valkeinenb2541c42013-05-03 13:42:24 +03001196 dsi->vdds_dsi_reg = vdds_dsi;
1197
1198 return 0;
1199}
1200
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001201/* source clock for DSI PLL. this could also be PCLKFREE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301202static inline void dsi_enable_pll_clock(struct platform_device *dsidev,
1203 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001204{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301205 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1206
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001207 if (enable)
Rajendra Nayakf11766d2012-06-27 14:21:26 +05301208 clk_prepare_enable(dsi->sys_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001209 else
Rajendra Nayakf11766d2012-06-27 14:21:26 +05301210 clk_disable_unprepare(dsi->sys_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001211}
1212
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301213static void _dsi_print_reset_status(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001214{
1215 u32 l;
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001216 int b0, b1, b2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001217
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001218 /* A dummy read using the SCP interface to any DSIPHY register is
1219 * required after DSIPHY reset to complete the reset of the DSI complex
1220 * I/O. */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301221 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001222
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001223 if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC)) {
1224 b0 = 28;
1225 b1 = 27;
1226 b2 = 26;
1227 } else {
1228 b0 = 24;
1229 b1 = 25;
1230 b2 = 26;
1231 }
1232
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +05301233#define DSI_FLD_GET(fld, start, end)\
1234 FLD_GET(dsi_read_reg(dsidev, DSI_##fld), start, end)
1235
1236 pr_debug("DSI resets: PLL (%d) CIO (%d) PHY (%x%x%x, %d, %d, %d)\n",
1237 DSI_FLD_GET(PLL_STATUS, 0, 0),
1238 DSI_FLD_GET(COMPLEXIO_CFG1, 29, 29),
1239 DSI_FLD_GET(DSIPHY_CFG5, b0, b0),
1240 DSI_FLD_GET(DSIPHY_CFG5, b1, b1),
1241 DSI_FLD_GET(DSIPHY_CFG5, b2, b2),
1242 DSI_FLD_GET(DSIPHY_CFG5, 29, 29),
1243 DSI_FLD_GET(DSIPHY_CFG5, 30, 30),
1244 DSI_FLD_GET(DSIPHY_CFG5, 31, 31));
1245
1246#undef DSI_FLD_GET
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001247}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001248
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301249static inline int dsi_if_enable(struct platform_device *dsidev, bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001250{
1251 DSSDBG("dsi_if_enable(%d)\n", enable);
1252
1253 enable = enable ? 1 : 0;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301254 REG_FLD_MOD(dsidev, DSI_CTRL, enable, 0, 0); /* IF_EN */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001255
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301256 if (wait_for_bit_change(dsidev, DSI_CTRL, 0, enable) != enable) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001257 DSSERR("Failed to set dsi_if_enable to %d\n", enable);
1258 return -EIO;
1259 }
1260
1261 return 0;
1262}
1263
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301264unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001265{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301266 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1267
Tomi Valkeinenacf604b2014-11-07 13:13:24 +02001268 return dsi->current_cinfo.clkout[HSDIV_DISPC];
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001269}
1270
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301271static unsigned long dsi_get_pll_hsdiv_dsi_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001272{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301273 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1274
Tomi Valkeinenacf604b2014-11-07 13:13:24 +02001275 return dsi->current_cinfo.clkout[HSDIV_DSI];
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001276}
1277
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301278static unsigned long dsi_get_txbyteclkhs(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001279{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301280 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1281
Tomi Valkeinen4a38aed2014-11-07 13:08:16 +02001282 return dsi->current_cinfo.clkdco / 16;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001283}
1284
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301285static unsigned long dsi_fclk_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001286{
1287 unsigned long r;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001288 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001289
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02001290 if (dss_get_dsi_clk_source(dsi->module_id) == OMAP_DSS_CLK_SRC_FCK) {
Archit Taneja1bb47832011-02-24 14:17:30 +05301291 /* DSI FCLK source is DSS_CLK_FCK */
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001292 r = clk_get_rate(dsi->dss_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001293 } else {
Archit Taneja1bb47832011-02-24 14:17:30 +05301294 /* DSI FCLK source is dsi_pll_hsdiv_dsi_clk */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301295 r = dsi_get_pll_hsdiv_dsi_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001296 }
1297
1298 return r;
1299}
1300
Tomi Valkeinen7b71c412014-08-06 15:45:26 +03001301static int dsi_lp_clock_calc(unsigned long dsi_fclk,
1302 unsigned long lp_clk_min, unsigned long lp_clk_max,
1303 struct dsi_lp_clock_info *lp_cinfo)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001304{
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02001305 unsigned lp_clk_div;
1306 unsigned long lp_clk;
1307
1308 lp_clk_div = DIV_ROUND_UP(dsi_fclk, lp_clk_max * 2);
1309 lp_clk = dsi_fclk / 2 / lp_clk_div;
1310
1311 if (lp_clk < lp_clk_min || lp_clk > lp_clk_max)
1312 return -EINVAL;
1313
Tomi Valkeinen7b71c412014-08-06 15:45:26 +03001314 lp_cinfo->lp_clk_div = lp_clk_div;
1315 lp_cinfo->lp_clk = lp_clk;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02001316
1317 return 0;
1318}
1319
Tomi Valkeinen57612172012-11-27 17:32:36 +02001320static int dsi_set_lp_clk_divisor(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001321{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301322 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001323 unsigned long dsi_fclk;
1324 unsigned lp_clk_div;
1325 unsigned long lp_clk;
1326
Tomi Valkeinen7b71c412014-08-06 15:45:26 +03001327 lp_clk_div = dsi->user_lp_cinfo.lp_clk_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001328
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301329 if (lp_clk_div == 0 || lp_clk_div > dsi->lpdiv_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001330 return -EINVAL;
1331
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301332 dsi_fclk = dsi_fclk_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001333
1334 lp_clk = dsi_fclk / 2 / lp_clk_div;
1335
1336 DSSDBG("LP_CLK_DIV %u, LP_CLK %lu\n", lp_clk_div, lp_clk);
Tomi Valkeinen7b71c412014-08-06 15:45:26 +03001337 dsi->current_lp_cinfo.lp_clk = lp_clk;
1338 dsi->current_lp_cinfo.lp_clk_div = lp_clk_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001339
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301340 /* LP_CLK_DIVISOR */
1341 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, lp_clk_div, 12, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001342
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301343 /* LP_RX_SYNCHRO_ENABLE */
1344 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, dsi_fclk > 30000000 ? 1 : 0, 21, 21);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001345
1346 return 0;
1347}
1348
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301349static void dsi_enable_scp_clk(struct platform_device *dsidev)
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001350{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301351 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1352
1353 if (dsi->scp_clk_refcount++ == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301354 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 14, 14); /* CIO_CLK_ICG */
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001355}
1356
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301357static void dsi_disable_scp_clk(struct platform_device *dsidev)
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001358{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301359 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1360
1361 WARN_ON(dsi->scp_clk_refcount == 0);
1362 if (--dsi->scp_clk_refcount == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301363 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 14, 14); /* CIO_CLK_ICG */
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001364}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001365
1366enum dsi_pll_power_state {
1367 DSI_PLL_POWER_OFF = 0x0,
1368 DSI_PLL_POWER_ON_HSCLK = 0x1,
1369 DSI_PLL_POWER_ON_ALL = 0x2,
1370 DSI_PLL_POWER_ON_DIV = 0x3,
1371};
1372
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301373static int dsi_pll_power(struct platform_device *dsidev,
1374 enum dsi_pll_power_state state)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001375{
1376 int t = 0;
1377
Tomi Valkeinenc94dfe052011-04-15 10:42:59 +03001378 /* DSI-PLL power command 0x3 is not working */
1379 if (dss_has_feature(FEAT_DSI_PLL_PWR_BUG) &&
1380 state == DSI_PLL_POWER_ON_DIV)
1381 state = DSI_PLL_POWER_ON_ALL;
1382
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301383 /* PLL_PWR_CMD */
1384 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, state, 31, 30);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001385
1386 /* PLL_PWR_STATUS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301387 while (FLD_GET(dsi_read_reg(dsidev, DSI_CLK_CTRL), 29, 28) != state) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001388 if (++t > 1000) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001389 DSSERR("Failed to set DSI PLL power mode to %d\n",
1390 state);
1391 return -ENODEV;
1392 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001393 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001394 }
1395
1396 return 0;
1397}
1398
Tomi Valkeinen72658f02013-03-05 16:39:00 +02001399unsigned long dsi_get_pll_clkin(struct platform_device *dsidev)
1400{
1401 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1402 return clk_get_rate(dsi->sys_clk);
1403}
1404
1405bool dsi_hsdiv_calc(struct platform_device *dsidev, unsigned long pll,
1406 unsigned long out_min, dsi_hsdiv_calc_func func, void *data)
1407{
1408 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1409 int regm, regm_start, regm_stop;
1410 unsigned long out_max;
1411 unsigned long out;
1412
1413 out_min = out_min ? out_min : 1;
1414 out_max = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
1415
1416 regm_start = max(DIV_ROUND_UP(pll, out_max), 1ul);
1417 regm_stop = min(pll / out_min, dsi->regm_dispc_max);
1418
1419 for (regm = regm_start; regm <= regm_stop; ++regm) {
1420 out = pll / regm;
1421
1422 if (func(regm, out, data))
1423 return true;
1424 }
1425
1426 return false;
1427}
1428
1429bool dsi_pll_calc(struct platform_device *dsidev, unsigned long clkin,
1430 unsigned long pll_min, unsigned long pll_max,
1431 dsi_pll_calc_func func, void *data)
1432{
1433 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1434 int regn, regn_start, regn_stop;
1435 int regm, regm_start, regm_stop;
1436 unsigned long fint, pll;
1437 const unsigned long pll_hw_max = 1800000000;
1438 unsigned long fint_hw_min, fint_hw_max;
1439
1440 fint_hw_min = dsi->fint_min;
1441 fint_hw_max = dsi->fint_max;
1442
1443 regn_start = max(DIV_ROUND_UP(clkin, fint_hw_max), 1ul);
1444 regn_stop = min(clkin / fint_hw_min, dsi->regn_max);
1445
1446 pll_max = pll_max ? pll_max : ULONG_MAX;
1447
1448 for (regn = regn_start; regn <= regn_stop; ++regn) {
1449 fint = clkin / regn;
1450
1451 regm_start = max(DIV_ROUND_UP(DIV_ROUND_UP(pll_min, fint), 2),
1452 1ul);
1453 regm_stop = min3(pll_max / fint / 2,
1454 pll_hw_max / fint / 2,
1455 dsi->regm_max);
1456
1457 for (regm = regm_start; regm <= regm_stop; ++regm) {
1458 pll = 2 * regm * fint;
1459
1460 if (func(regn, regm, fint, pll, data))
1461 return true;
1462 }
1463 }
1464
1465 return false;
1466}
1467
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001468/* calculate clock rates using dividers in cinfo */
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001469static int dsi_calc_clock_rates(struct platform_device *dsidev,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00001470 struct dsi_clock_info *cinfo)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001471{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301472 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1473
1474 if (cinfo->regn == 0 || cinfo->regn > dsi->regn_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001475 return -EINVAL;
1476
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301477 if (cinfo->regm == 0 || cinfo->regm > dsi->regm_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001478 return -EINVAL;
1479
Tomi Valkeinenacf604b2014-11-07 13:13:24 +02001480 if (cinfo->regm_hsdiv[HSDIV_DISPC] > dsi->regm_dispc_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001481 return -EINVAL;
1482
Tomi Valkeinenacf604b2014-11-07 13:13:24 +02001483 if (cinfo->regm_hsdiv[HSDIV_DSI] > dsi->regm_dsi_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001484 return -EINVAL;
1485
Tomi Valkeinen3640d9f2014-08-06 16:16:32 +03001486 cinfo->fint = clk_get_rate(dsi->sys_clk) / cinfo->regn;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001487
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301488 if (cinfo->fint > dsi->fint_max || cinfo->fint < dsi->fint_min)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001489 return -EINVAL;
1490
Tomi Valkeinen4a38aed2014-11-07 13:08:16 +02001491 cinfo->clkdco = 2 * cinfo->regm * cinfo->fint;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001492
Tomi Valkeinen4a38aed2014-11-07 13:08:16 +02001493 if (cinfo->clkdco > 1800 * 1000 * 1000)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001494 return -EINVAL;
1495
Tomi Valkeinenacf604b2014-11-07 13:13:24 +02001496 if (cinfo->regm_hsdiv[HSDIV_DISPC])
1497 cinfo->clkout[HSDIV_DISPC] =
1498 cinfo->clkdco / cinfo->regm_hsdiv[HSDIV_DISPC];
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001499 else
Tomi Valkeinenacf604b2014-11-07 13:13:24 +02001500 cinfo->clkout[HSDIV_DISPC] = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001501
Tomi Valkeinenacf604b2014-11-07 13:13:24 +02001502 if (cinfo->regm_hsdiv[HSDIV_DSI])
1503 cinfo->clkout[HSDIV_DSI] =
1504 cinfo->clkdco / cinfo->regm_hsdiv[HSDIV_DSI];
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001505 else
Tomi Valkeinenacf604b2014-11-07 13:13:24 +02001506 cinfo->clkout[HSDIV_DSI] = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001507
1508 return 0;
1509}
1510
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02001511static void dsi_pll_calc_dsi_fck(struct dsi_clock_info *cinfo)
Tomi Valkeinend66b1582012-09-24 15:15:06 +03001512{
1513 unsigned long max_dsi_fck;
1514
1515 max_dsi_fck = dss_feat_get_param_max(FEAT_PARAM_DSI_FCK);
1516
Tomi Valkeinenacf604b2014-11-07 13:13:24 +02001517 cinfo->regm_hsdiv[HSDIV_DSI] = DIV_ROUND_UP(cinfo->clkdco, max_dsi_fck);
1518 cinfo->clkout[HSDIV_DSI] = cinfo->clkdco / cinfo->regm_hsdiv[HSDIV_DSI];
Tomi Valkeinend66b1582012-09-24 15:15:06 +03001519}
1520
Tomi Valkeinen544bfb62014-08-04 13:46:05 +03001521static int dsi_wait_hsdiv_ack(struct platform_device *dsidev, u32 hsdiv_ack_mask)
1522{
1523 int t = 100;
1524
1525 while (t-- > 0) {
1526 u32 v = dsi_read_reg(dsidev, DSI_PLL_STATUS);
1527 v &= hsdiv_ack_mask;
1528 if (v == hsdiv_ack_mask)
1529 return 0;
1530 }
1531
1532 return -ETIMEDOUT;
1533}
1534
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301535int dsi_pll_set_clock_div(struct platform_device *dsidev,
1536 struct dsi_clock_info *cinfo)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001537{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301538 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001539 int r = 0;
1540 u32 l;
Archit Taneja9613c022011-03-22 06:33:36 -05001541 int f = 0;
Taneja, Archit49641112011-03-14 23:28:23 -05001542 u8 regn_start, regn_end, regm_start, regm_end;
1543 u8 regm_dispc_start, regm_dispc_end, regm_dsi_start, regm_dsi_end;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001544
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05301545 DSSDBG("DSI PLL clock config starts");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001546
Tomi Valkeinen7cb6a872014-11-07 13:09:42 +02001547 dsi->current_cinfo = *cinfo;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001548
1549 DSSDBG("DSI Fint %ld\n", cinfo->fint);
1550
Tomi Valkeinen3640d9f2014-08-06 16:16:32 +03001551 DSSDBG("clkin rate %ld\n", clk_get_rate(dsi->sys_clk));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001552
1553 /* DSIPHY == CLKIN4DDR */
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001554 DSSDBG("CLKIN4DDR = 2 * %d / %d * %lu = %lu\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001555 cinfo->regm,
1556 cinfo->regn,
Tomi Valkeinen3640d9f2014-08-06 16:16:32 +03001557 clk_get_rate(dsi->sys_clk),
Tomi Valkeinen4a38aed2014-11-07 13:08:16 +02001558 cinfo->clkdco);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001559
1560 DSSDBG("Data rate on 1 DSI lane %ld Mbps\n",
Tomi Valkeinen4a38aed2014-11-07 13:08:16 +02001561 cinfo->clkdco / 1000 / 1000 / 2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001562
Tomi Valkeinen4a38aed2014-11-07 13:08:16 +02001563 DSSDBG("Clock lane freq %ld Hz\n", cinfo->clkdco / 4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001564
Tomi Valkeinenacf604b2014-11-07 13:13:24 +02001565 DSSDBG("regm_dispc = %d, %s (%s) = %lu\n", cinfo->regm_hsdiv[HSDIV_DISPC],
Archit Taneja89a35e52011-04-12 13:52:23 +05301566 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
1567 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
Tomi Valkeinenacf604b2014-11-07 13:13:24 +02001568 cinfo->clkout[HSDIV_DISPC]);
1569 DSSDBG("regm_dsi = %d, %s (%s) = %lu\n", cinfo->regm_hsdiv[HSDIV_DSI],
Archit Taneja89a35e52011-04-12 13:52:23 +05301570 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
1571 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
Tomi Valkeinenacf604b2014-11-07 13:13:24 +02001572 cinfo->clkout[HSDIV_DSI]);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001573
Taneja, Archit49641112011-03-14 23:28:23 -05001574 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGN, &regn_start, &regn_end);
1575 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM, &regm_start, &regm_end);
1576 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM_DISPC, &regm_dispc_start,
1577 &regm_dispc_end);
1578 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM_DSI, &regm_dsi_start,
1579 &regm_dsi_end);
1580
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301581 /* DSI_PLL_AUTOMODE = manual */
1582 REG_FLD_MOD(dsidev, DSI_PLL_CONTROL, 0, 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001583
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301584 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001585 l = FLD_MOD(l, 1, 0, 0); /* DSI_PLL_STOPMODE */
Taneja, Archit49641112011-03-14 23:28:23 -05001586 /* DSI_PLL_REGN */
1587 l = FLD_MOD(l, cinfo->regn - 1, regn_start, regn_end);
1588 /* DSI_PLL_REGM */
1589 l = FLD_MOD(l, cinfo->regm, regm_start, regm_end);
1590 /* DSI_CLOCK_DIV */
Tomi Valkeinenacf604b2014-11-07 13:13:24 +02001591 l = FLD_MOD(l, cinfo->regm_hsdiv[HSDIV_DISPC] > 0 ? cinfo->regm_hsdiv[HSDIV_DISPC] - 1 : 0,
Taneja, Archit49641112011-03-14 23:28:23 -05001592 regm_dispc_start, regm_dispc_end);
1593 /* DSIPROTO_CLOCK_DIV */
Tomi Valkeinenacf604b2014-11-07 13:13:24 +02001594 l = FLD_MOD(l, cinfo->regm_hsdiv[HSDIV_DSI] > 0 ? cinfo->regm_hsdiv[HSDIV_DSI] - 1 : 0,
Taneja, Archit49641112011-03-14 23:28:23 -05001595 regm_dsi_start, regm_dsi_end);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301596 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION1, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001597
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301598 BUG_ON(cinfo->fint < dsi->fint_min || cinfo->fint > dsi->fint_max);
Archit Taneja9613c022011-03-22 06:33:36 -05001599
Tomi Valkeinenf8ef3d62012-08-22 16:00:31 +03001600 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION2);
1601
Archit Taneja9613c022011-03-22 06:33:36 -05001602 if (dss_has_feature(FEAT_DSI_PLL_FREQSEL)) {
1603 f = cinfo->fint < 1000000 ? 0x3 :
1604 cinfo->fint < 1250000 ? 0x4 :
1605 cinfo->fint < 1500000 ? 0x5 :
1606 cinfo->fint < 1750000 ? 0x6 :
1607 0x7;
Tomi Valkeinenf8ef3d62012-08-22 16:00:31 +03001608
1609 l = FLD_MOD(l, f, 4, 1); /* DSI_PLL_FREQSEL */
1610 } else if (dss_has_feature(FEAT_DSI_PLL_SELFREQDCO)) {
Tomi Valkeinen4a38aed2014-11-07 13:08:16 +02001611 f = cinfo->clkdco < 1000000000 ? 0x2 : 0x4;
Tomi Valkeinenf8ef3d62012-08-22 16:00:31 +03001612
Tomi Valkeinena7f91ed2014-10-22 11:21:11 +03001613 l = FLD_MOD(l, f, 3, 1); /* PLL_SELFREQDCO */
Archit Taneja9613c022011-03-22 06:33:36 -05001614 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001615
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001616 l = FLD_MOD(l, 1, 13, 13); /* DSI_PLL_REFEN */
1617 l = FLD_MOD(l, 0, 14, 14); /* DSIPHY_CLKINEN */
1618 l = FLD_MOD(l, 1, 20, 20); /* DSI_HSDIVBYPASS */
Tomi Valkeinen6d446102012-08-22 16:00:40 +03001619 if (dss_has_feature(FEAT_DSI_PLL_REFSEL))
1620 l = FLD_MOD(l, 3, 22, 21); /* REF_SYSCLK = sysclk */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301621 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION2, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001622
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301623 REG_FLD_MOD(dsidev, DSI_PLL_GO, 1, 0, 0); /* DSI_PLL_GO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001624
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301625 if (wait_for_bit_change(dsidev, DSI_PLL_GO, 0, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001626 DSSERR("dsi pll go bit not going down.\n");
1627 r = -EIO;
1628 goto err;
1629 }
1630
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301631 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 1, 1) != 1) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001632 DSSERR("cannot lock PLL\n");
1633 r = -EIO;
1634 goto err;
1635 }
1636
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301637 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001638 l = FLD_MOD(l, 0, 0, 0); /* DSI_PLL_IDLE */
1639 l = FLD_MOD(l, 0, 5, 5); /* DSI_PLL_PLLLPMODE */
1640 l = FLD_MOD(l, 0, 6, 6); /* DSI_PLL_LOWCURRSTBY */
1641 l = FLD_MOD(l, 0, 7, 7); /* DSI_PLL_TIGHTPHASELOCK */
1642 l = FLD_MOD(l, 0, 8, 8); /* DSI_PLL_DRIFTGUARDEN */
1643 l = FLD_MOD(l, 0, 10, 9); /* DSI_PLL_LOCKSEL */
1644 l = FLD_MOD(l, 1, 13, 13); /* DSI_PLL_REFEN */
1645 l = FLD_MOD(l, 1, 14, 14); /* DSIPHY_CLKINEN */
1646 l = FLD_MOD(l, 0, 15, 15); /* DSI_BYPASSEN */
1647 l = FLD_MOD(l, 1, 16, 16); /* DSS_CLOCK_EN */
1648 l = FLD_MOD(l, 0, 17, 17); /* DSS_CLOCK_PWDN */
1649 l = FLD_MOD(l, 1, 18, 18); /* DSI_PROTO_CLOCK_EN */
1650 l = FLD_MOD(l, 0, 19, 19); /* DSI_PROTO_CLOCK_PWDN */
1651 l = FLD_MOD(l, 0, 20, 20); /* DSI_HSDIVBYPASS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301652 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION2, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001653
Tomi Valkeinen544bfb62014-08-04 13:46:05 +03001654 r = dsi_wait_hsdiv_ack(dsidev, BIT(7) | BIT(8));
1655 if (r) {
1656 DSSERR("failed to enable HSDIV clocks: %d\n", r);
1657 goto err;
1658 }
1659
1660
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001661 DSSDBG("PLL config done\n");
1662err:
1663 return r;
1664}
1665
Tomi Valkeinen1a7f4bf2014-08-06 13:31:47 +03001666int dsi_pll_init(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001667{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301668 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001669 int r = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001670
1671 DSSDBG("PLL init\n");
1672
Tomi Valkeinenb2541c42013-05-03 13:42:24 +03001673 r = dsi_regulator_init(dsidev);
1674 if (r)
1675 return r;
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001676
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301677 dsi_enable_pll_clock(dsidev, 1);
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001678 /*
1679 * Note: SCP CLK is not required on OMAP3, but it is required on OMAP4.
1680 */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301681 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001682
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301683 if (!dsi->vdds_dsi_enabled) {
1684 r = regulator_enable(dsi->vdds_dsi_reg);
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001685 if (r)
1686 goto err0;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301687 dsi->vdds_dsi_enabled = true;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001688 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001689
1690 /* XXX PLL does not come out of reset without this... */
1691 dispc_pck_free_enable(1);
1692
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301693 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 0, 1) != 1) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001694 DSSERR("PLL not coming out of reset.\n");
1695 r = -ENODEV;
Ville Syrjälä481dfa02010-04-22 22:50:04 +02001696 dispc_pck_free_enable(0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001697 goto err1;
1698 }
1699
1700 /* XXX ... but if left on, we get problems when planes do not
1701 * fill the whole display. No idea about this */
1702 dispc_pck_free_enable(0);
1703
Tomi Valkeinen1a7f4bf2014-08-06 13:31:47 +03001704 r = dsi_pll_power(dsidev, DSI_PLL_POWER_ON_ALL);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001705
1706 if (r)
1707 goto err1;
1708
1709 DSSDBG("PLL init done\n");
1710
1711 return 0;
1712err1:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301713 if (dsi->vdds_dsi_enabled) {
1714 regulator_disable(dsi->vdds_dsi_reg);
1715 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001716 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001717err0:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301718 dsi_disable_scp_clk(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301719 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001720 return r;
1721}
1722
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301723void dsi_pll_uninit(struct platform_device *dsidev, bool disconnect_lanes)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001724{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301725 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1726
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301727 dsi_pll_power(dsidev, DSI_PLL_POWER_OFF);
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001728 if (disconnect_lanes) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301729 WARN_ON(!dsi->vdds_dsi_enabled);
1730 regulator_disable(dsi->vdds_dsi_reg);
1731 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001732 }
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001733
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301734 dsi_disable_scp_clk(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301735 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001736
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001737 DSSDBG("PLL uninit done\n");
1738}
1739
Archit Taneja5a8b5722011-05-12 17:26:29 +05301740static void dsi_dump_dsidev_clocks(struct platform_device *dsidev,
1741 struct seq_file *s)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001742{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301743 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1744 struct dsi_clock_info *cinfo = &dsi->current_cinfo;
Archit Taneja89a35e52011-04-12 13:52:23 +05301745 enum omap_dss_clk_source dispc_clk_src, dsi_clk_src;
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02001746 int dsi_module = dsi->module_id;
Archit Taneja067a57e2011-03-02 11:57:25 +05301747
1748 dispc_clk_src = dss_get_dispc_clk_source();
Archit Taneja5a8b5722011-05-12 17:26:29 +05301749 dsi_clk_src = dss_get_dsi_clk_source(dsi_module);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001750
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001751 if (dsi_runtime_get(dsidev))
1752 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001753
Archit Taneja5a8b5722011-05-12 17:26:29 +05301754 seq_printf(s, "- DSI%d PLL -\n", dsi_module + 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001755
Tomi Valkeinen3640d9f2014-08-06 16:16:32 +03001756 seq_printf(s, "dsi pll clkin\t%lu\n", clk_get_rate(dsi->sys_clk));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001757
1758 seq_printf(s, "Fint\t\t%-16luregn %u\n", cinfo->fint, cinfo->regn);
1759
1760 seq_printf(s, "CLKIN4DDR\t%-16luregm %u\n",
Tomi Valkeinen4a38aed2014-11-07 13:08:16 +02001761 cinfo->clkdco, cinfo->regm);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001762
Archit Taneja84309f12011-12-12 11:47:41 +05301763 seq_printf(s, "DSI_PLL_HSDIV_DISPC (%s)\t%-16luregm_dispc %u\t(%s)\n",
1764 dss_feat_get_clk_source_name(dsi_module == 0 ?
1765 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC :
1766 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC),
Tomi Valkeinenacf604b2014-11-07 13:13:24 +02001767 cinfo->clkout[HSDIV_DISPC],
1768 cinfo->regm_hsdiv[HSDIV_DISPC],
Archit Taneja89a35e52011-04-12 13:52:23 +05301769 dispc_clk_src == OMAP_DSS_CLK_SRC_FCK ?
Tomi Valkeinen63cf28a2010-02-23 17:40:00 +02001770 "off" : "on");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001771
Archit Taneja84309f12011-12-12 11:47:41 +05301772 seq_printf(s, "DSI_PLL_HSDIV_DSI (%s)\t%-16luregm_dsi %u\t(%s)\n",
1773 dss_feat_get_clk_source_name(dsi_module == 0 ?
1774 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI :
1775 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI),
Tomi Valkeinenacf604b2014-11-07 13:13:24 +02001776 cinfo->clkout[HSDIV_DSI],
1777 cinfo->regm_hsdiv[HSDIV_DSI],
Archit Taneja89a35e52011-04-12 13:52:23 +05301778 dsi_clk_src == OMAP_DSS_CLK_SRC_FCK ?
Tomi Valkeinen63cf28a2010-02-23 17:40:00 +02001779 "off" : "on");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001780
Archit Taneja5a8b5722011-05-12 17:26:29 +05301781 seq_printf(s, "- DSI%d -\n", dsi_module + 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001782
Archit Taneja067a57e2011-03-02 11:57:25 +05301783 seq_printf(s, "dsi fclk source = %s (%s)\n",
1784 dss_get_generic_clk_source_name(dsi_clk_src),
1785 dss_feat_get_clk_source_name(dsi_clk_src));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001786
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301787 seq_printf(s, "DSI_FCLK\t%lu\n", dsi_fclk_rate(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001788
1789 seq_printf(s, "DDR_CLK\t\t%lu\n",
Tomi Valkeinen4a38aed2014-11-07 13:08:16 +02001790 cinfo->clkdco / 4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001791
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301792 seq_printf(s, "TxByteClkHS\t%lu\n", dsi_get_txbyteclkhs(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001793
Tomi Valkeinen7b71c412014-08-06 15:45:26 +03001794 seq_printf(s, "LP_CLK\t\t%lu\n", dsi->current_lp_cinfo.lp_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001795
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001796 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001797}
1798
Archit Taneja5a8b5722011-05-12 17:26:29 +05301799void dsi_dump_clocks(struct seq_file *s)
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001800{
Archit Taneja5a8b5722011-05-12 17:26:29 +05301801 struct platform_device *dsidev;
1802 int i;
1803
1804 for (i = 0; i < MAX_NUM_DSI; i++) {
1805 dsidev = dsi_get_dsidev_from_id(i);
1806 if (dsidev)
1807 dsi_dump_dsidev_clocks(dsidev, s);
1808 }
1809}
1810
1811#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
1812static void dsi_dump_dsidev_irqs(struct platform_device *dsidev,
1813 struct seq_file *s)
1814{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301815 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001816 unsigned long flags;
1817 struct dsi_irq_stats stats;
1818
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301819 spin_lock_irqsave(&dsi->irq_stats_lock, flags);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001820
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301821 stats = dsi->irq_stats;
1822 memset(&dsi->irq_stats, 0, sizeof(dsi->irq_stats));
1823 dsi->irq_stats.last_reset = jiffies;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001824
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301825 spin_unlock_irqrestore(&dsi->irq_stats_lock, flags);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001826
1827 seq_printf(s, "period %u ms\n",
1828 jiffies_to_msecs(jiffies - stats.last_reset));
1829
1830 seq_printf(s, "irqs %d\n", stats.irq_count);
1831#define PIS(x) \
1832 seq_printf(s, "%-20s %10d\n", #x, stats.dsi_irqs[ffs(DSI_IRQ_##x)-1]);
1833
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02001834 seq_printf(s, "-- DSI%d interrupts --\n", dsi->module_id + 1);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001835 PIS(VC0);
1836 PIS(VC1);
1837 PIS(VC2);
1838 PIS(VC3);
1839 PIS(WAKEUP);
1840 PIS(RESYNC);
1841 PIS(PLL_LOCK);
1842 PIS(PLL_UNLOCK);
1843 PIS(PLL_RECALL);
1844 PIS(COMPLEXIO_ERR);
1845 PIS(HS_TX_TIMEOUT);
1846 PIS(LP_RX_TIMEOUT);
1847 PIS(TE_TRIGGER);
1848 PIS(ACK_TRIGGER);
1849 PIS(SYNC_LOST);
1850 PIS(LDO_POWER_GOOD);
1851 PIS(TA_TIMEOUT);
1852#undef PIS
1853
1854#define PIS(x) \
1855 seq_printf(s, "%-20s %10d %10d %10d %10d\n", #x, \
1856 stats.vc_irqs[0][ffs(DSI_VC_IRQ_##x)-1], \
1857 stats.vc_irqs[1][ffs(DSI_VC_IRQ_##x)-1], \
1858 stats.vc_irqs[2][ffs(DSI_VC_IRQ_##x)-1], \
1859 stats.vc_irqs[3][ffs(DSI_VC_IRQ_##x)-1]);
1860
1861 seq_printf(s, "-- VC interrupts --\n");
1862 PIS(CS);
1863 PIS(ECC_CORR);
1864 PIS(PACKET_SENT);
1865 PIS(FIFO_TX_OVF);
1866 PIS(FIFO_RX_OVF);
1867 PIS(BTA);
1868 PIS(ECC_NO_CORR);
1869 PIS(FIFO_TX_UDF);
1870 PIS(PP_BUSY_CHANGE);
1871#undef PIS
1872
1873#define PIS(x) \
1874 seq_printf(s, "%-20s %10d\n", #x, \
1875 stats.cio_irqs[ffs(DSI_CIO_IRQ_##x)-1]);
1876
1877 seq_printf(s, "-- CIO interrupts --\n");
1878 PIS(ERRSYNCESC1);
1879 PIS(ERRSYNCESC2);
1880 PIS(ERRSYNCESC3);
1881 PIS(ERRESC1);
1882 PIS(ERRESC2);
1883 PIS(ERRESC3);
1884 PIS(ERRCONTROL1);
1885 PIS(ERRCONTROL2);
1886 PIS(ERRCONTROL3);
1887 PIS(STATEULPS1);
1888 PIS(STATEULPS2);
1889 PIS(STATEULPS3);
1890 PIS(ERRCONTENTIONLP0_1);
1891 PIS(ERRCONTENTIONLP1_1);
1892 PIS(ERRCONTENTIONLP0_2);
1893 PIS(ERRCONTENTIONLP1_2);
1894 PIS(ERRCONTENTIONLP0_3);
1895 PIS(ERRCONTENTIONLP1_3);
1896 PIS(ULPSACTIVENOT_ALL0);
1897 PIS(ULPSACTIVENOT_ALL1);
1898#undef PIS
1899}
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001900
Archit Taneja5a8b5722011-05-12 17:26:29 +05301901static void dsi1_dump_irqs(struct seq_file *s)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001902{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301903 struct platform_device *dsidev = dsi_get_dsidev_from_id(0);
1904
Archit Taneja5a8b5722011-05-12 17:26:29 +05301905 dsi_dump_dsidev_irqs(dsidev, s);
1906}
1907
1908static void dsi2_dump_irqs(struct seq_file *s)
1909{
1910 struct platform_device *dsidev = dsi_get_dsidev_from_id(1);
1911
1912 dsi_dump_dsidev_irqs(dsidev, s);
1913}
Archit Taneja5a8b5722011-05-12 17:26:29 +05301914#endif
1915
1916static void dsi_dump_dsidev_regs(struct platform_device *dsidev,
1917 struct seq_file *s)
1918{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301919#define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dsi_read_reg(dsidev, r))
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001920
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001921 if (dsi_runtime_get(dsidev))
1922 return;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301923 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001924
1925 DUMPREG(DSI_REVISION);
1926 DUMPREG(DSI_SYSCONFIG);
1927 DUMPREG(DSI_SYSSTATUS);
1928 DUMPREG(DSI_IRQSTATUS);
1929 DUMPREG(DSI_IRQENABLE);
1930 DUMPREG(DSI_CTRL);
1931 DUMPREG(DSI_COMPLEXIO_CFG1);
1932 DUMPREG(DSI_COMPLEXIO_IRQ_STATUS);
1933 DUMPREG(DSI_COMPLEXIO_IRQ_ENABLE);
1934 DUMPREG(DSI_CLK_CTRL);
1935 DUMPREG(DSI_TIMING1);
1936 DUMPREG(DSI_TIMING2);
1937 DUMPREG(DSI_VM_TIMING1);
1938 DUMPREG(DSI_VM_TIMING2);
1939 DUMPREG(DSI_VM_TIMING3);
1940 DUMPREG(DSI_CLK_TIMING);
1941 DUMPREG(DSI_TX_FIFO_VC_SIZE);
1942 DUMPREG(DSI_RX_FIFO_VC_SIZE);
1943 DUMPREG(DSI_COMPLEXIO_CFG2);
1944 DUMPREG(DSI_RX_FIFO_VC_FULLNESS);
1945 DUMPREG(DSI_VM_TIMING4);
1946 DUMPREG(DSI_TX_FIFO_VC_EMPTINESS);
1947 DUMPREG(DSI_VM_TIMING5);
1948 DUMPREG(DSI_VM_TIMING6);
1949 DUMPREG(DSI_VM_TIMING7);
1950 DUMPREG(DSI_STOPCLK_TIMING);
1951
1952 DUMPREG(DSI_VC_CTRL(0));
1953 DUMPREG(DSI_VC_TE(0));
1954 DUMPREG(DSI_VC_LONG_PACKET_HEADER(0));
1955 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(0));
1956 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(0));
1957 DUMPREG(DSI_VC_IRQSTATUS(0));
1958 DUMPREG(DSI_VC_IRQENABLE(0));
1959
1960 DUMPREG(DSI_VC_CTRL(1));
1961 DUMPREG(DSI_VC_TE(1));
1962 DUMPREG(DSI_VC_LONG_PACKET_HEADER(1));
1963 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(1));
1964 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(1));
1965 DUMPREG(DSI_VC_IRQSTATUS(1));
1966 DUMPREG(DSI_VC_IRQENABLE(1));
1967
1968 DUMPREG(DSI_VC_CTRL(2));
1969 DUMPREG(DSI_VC_TE(2));
1970 DUMPREG(DSI_VC_LONG_PACKET_HEADER(2));
1971 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(2));
1972 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(2));
1973 DUMPREG(DSI_VC_IRQSTATUS(2));
1974 DUMPREG(DSI_VC_IRQENABLE(2));
1975
1976 DUMPREG(DSI_VC_CTRL(3));
1977 DUMPREG(DSI_VC_TE(3));
1978 DUMPREG(DSI_VC_LONG_PACKET_HEADER(3));
1979 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(3));
1980 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(3));
1981 DUMPREG(DSI_VC_IRQSTATUS(3));
1982 DUMPREG(DSI_VC_IRQENABLE(3));
1983
1984 DUMPREG(DSI_DSIPHY_CFG0);
1985 DUMPREG(DSI_DSIPHY_CFG1);
1986 DUMPREG(DSI_DSIPHY_CFG2);
1987 DUMPREG(DSI_DSIPHY_CFG5);
1988
1989 DUMPREG(DSI_PLL_CONTROL);
1990 DUMPREG(DSI_PLL_STATUS);
1991 DUMPREG(DSI_PLL_GO);
1992 DUMPREG(DSI_PLL_CONFIGURATION1);
1993 DUMPREG(DSI_PLL_CONFIGURATION2);
1994
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301995 dsi_disable_scp_clk(dsidev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001996 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001997#undef DUMPREG
1998}
1999
Archit Taneja5a8b5722011-05-12 17:26:29 +05302000static void dsi1_dump_regs(struct seq_file *s)
2001{
2002 struct platform_device *dsidev = dsi_get_dsidev_from_id(0);
2003
2004 dsi_dump_dsidev_regs(dsidev, s);
2005}
2006
2007static void dsi2_dump_regs(struct seq_file *s)
2008{
2009 struct platform_device *dsidev = dsi_get_dsidev_from_id(1);
2010
2011 dsi_dump_dsidev_regs(dsidev, s);
2012}
2013
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002014enum dsi_cio_power_state {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002015 DSI_COMPLEXIO_POWER_OFF = 0x0,
2016 DSI_COMPLEXIO_POWER_ON = 0x1,
2017 DSI_COMPLEXIO_POWER_ULPS = 0x2,
2018};
2019
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302020static int dsi_cio_power(struct platform_device *dsidev,
2021 enum dsi_cio_power_state state)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002022{
2023 int t = 0;
2024
2025 /* PWR_CMD */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302026 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG1, state, 28, 27);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002027
2028 /* PWR_STATUS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302029 while (FLD_GET(dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1),
2030 26, 25) != state) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02002031 if (++t > 1000) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002032 DSSERR("failed to set complexio power state to "
2033 "%d\n", state);
2034 return -ENODEV;
2035 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02002036 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002037 }
2038
2039 return 0;
2040}
2041
Archit Taneja0c656222011-05-16 15:17:09 +05302042static unsigned dsi_get_line_buf_size(struct platform_device *dsidev)
2043{
2044 int val;
2045
2046 /* line buffer on OMAP3 is 1024 x 24bits */
2047 /* XXX: for some reason using full buffer size causes
2048 * considerable TX slowdown with update sizes that fill the
2049 * whole buffer */
2050 if (!dss_has_feature(FEAT_DSI_GNQ))
2051 return 1023 * 3;
2052
2053 val = REG_GET(dsidev, DSI_GNQ, 14, 12); /* VP1_LINE_BUFFER_SIZE */
2054
2055 switch (val) {
2056 case 1:
2057 return 512 * 3; /* 512x24 bits */
2058 case 2:
2059 return 682 * 3; /* 682x24 bits */
2060 case 3:
2061 return 853 * 3; /* 853x24 bits */
2062 case 4:
2063 return 1024 * 3; /* 1024x24 bits */
2064 case 5:
2065 return 1194 * 3; /* 1194x24 bits */
2066 case 6:
2067 return 1365 * 3; /* 1365x24 bits */
Tomi Valkeinen2ac80fb2012-08-22 16:00:47 +03002068 case 7:
2069 return 1920 * 3; /* 1920x24 bits */
Archit Taneja0c656222011-05-16 15:17:09 +05302070 default:
2071 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002072 return 0;
Archit Taneja0c656222011-05-16 15:17:09 +05302073 }
2074}
2075
Archit Taneja9e7e9372012-08-14 12:29:22 +05302076static int dsi_set_lane_config(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002077{
Tomi Valkeinen48368392011-10-13 11:22:39 +03002078 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2079 static const u8 offsets[] = { 0, 4, 8, 12, 16 };
2080 static const enum dsi_lane_function functions[] = {
2081 DSI_LANE_CLK,
2082 DSI_LANE_DATA1,
2083 DSI_LANE_DATA2,
2084 DSI_LANE_DATA3,
2085 DSI_LANE_DATA4,
2086 };
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002087 u32 r;
Tomi Valkeinen48368392011-10-13 11:22:39 +03002088 int i;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002089
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302090 r = dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1);
Archit Taneja75d72472011-05-16 15:17:08 +05302091
Tomi Valkeinen48368392011-10-13 11:22:39 +03002092 for (i = 0; i < dsi->num_lanes_used; ++i) {
2093 unsigned offset = offsets[i];
2094 unsigned polarity, lane_number;
2095 unsigned t;
Archit Taneja75d72472011-05-16 15:17:08 +05302096
Tomi Valkeinen48368392011-10-13 11:22:39 +03002097 for (t = 0; t < dsi->num_lanes_supported; ++t)
2098 if (dsi->lanes[t].function == functions[i])
2099 break;
2100
2101 if (t == dsi->num_lanes_supported)
2102 return -EINVAL;
2103
2104 lane_number = t;
2105 polarity = dsi->lanes[t].polarity;
2106
2107 r = FLD_MOD(r, lane_number + 1, offset + 2, offset);
2108 r = FLD_MOD(r, polarity, offset + 3, offset + 3);
Archit Taneja75d72472011-05-16 15:17:08 +05302109 }
Tomi Valkeinen48368392011-10-13 11:22:39 +03002110
2111 /* clear the unused lanes */
2112 for (; i < dsi->num_lanes_supported; ++i) {
2113 unsigned offset = offsets[i];
2114
2115 r = FLD_MOD(r, 0, offset + 2, offset);
2116 r = FLD_MOD(r, 0, offset + 3, offset + 3);
2117 }
2118
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302119 dsi_write_reg(dsidev, DSI_COMPLEXIO_CFG1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002120
Tomi Valkeinen48368392011-10-13 11:22:39 +03002121 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002122}
2123
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302124static inline unsigned ns2ddr(struct platform_device *dsidev, unsigned ns)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002125{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302126 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2127
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002128 /* convert time in ns to ddr ticks, rounding up */
Tomi Valkeinen4a38aed2014-11-07 13:08:16 +02002129 unsigned long ddr_clk = dsi->current_cinfo.clkdco / 4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002130 return (ns * (ddr_clk / 1000 / 1000) + 999) / 1000;
2131}
2132
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302133static inline unsigned ddr2ns(struct platform_device *dsidev, unsigned ddr)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002134{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302135 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2136
Tomi Valkeinen4a38aed2014-11-07 13:08:16 +02002137 unsigned long ddr_clk = dsi->current_cinfo.clkdco / 4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002138 return ddr * 1000 * 1000 / (ddr_clk / 1000);
2139}
2140
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302141static void dsi_cio_timings(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002142{
2143 u32 r;
2144 u32 ths_prepare, ths_prepare_ths_zero, ths_trail, ths_exit;
2145 u32 tlpx_half, tclk_trail, tclk_zero;
2146 u32 tclk_prepare;
2147
2148 /* calculate timings */
2149
2150 /* 1 * DDR_CLK = 2 * UI */
2151
2152 /* min 40ns + 4*UI max 85ns + 6*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302153 ths_prepare = ns2ddr(dsidev, 70) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002154
2155 /* min 145ns + 10*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302156 ths_prepare_ths_zero = ns2ddr(dsidev, 175) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002157
2158 /* min max(8*UI, 60ns+4*UI) */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302159 ths_trail = ns2ddr(dsidev, 60) + 5;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002160
2161 /* min 100ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302162 ths_exit = ns2ddr(dsidev, 145);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002163
2164 /* tlpx min 50n */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302165 tlpx_half = ns2ddr(dsidev, 25);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002166
2167 /* min 60ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302168 tclk_trail = ns2ddr(dsidev, 60) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002169
2170 /* min 38ns, max 95ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302171 tclk_prepare = ns2ddr(dsidev, 65);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002172
2173 /* min tclk-prepare + tclk-zero = 300ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302174 tclk_zero = ns2ddr(dsidev, 260);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002175
2176 DSSDBG("ths_prepare %u (%uns), ths_prepare_ths_zero %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302177 ths_prepare, ddr2ns(dsidev, ths_prepare),
2178 ths_prepare_ths_zero, ddr2ns(dsidev, ths_prepare_ths_zero));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002179 DSSDBG("ths_trail %u (%uns), ths_exit %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302180 ths_trail, ddr2ns(dsidev, ths_trail),
2181 ths_exit, ddr2ns(dsidev, ths_exit));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002182
2183 DSSDBG("tlpx_half %u (%uns), tclk_trail %u (%uns), "
2184 "tclk_zero %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302185 tlpx_half, ddr2ns(dsidev, tlpx_half),
2186 tclk_trail, ddr2ns(dsidev, tclk_trail),
2187 tclk_zero, ddr2ns(dsidev, tclk_zero));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002188 DSSDBG("tclk_prepare %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302189 tclk_prepare, ddr2ns(dsidev, tclk_prepare));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002190
2191 /* program timings */
2192
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302193 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002194 r = FLD_MOD(r, ths_prepare, 31, 24);
2195 r = FLD_MOD(r, ths_prepare_ths_zero, 23, 16);
2196 r = FLD_MOD(r, ths_trail, 15, 8);
2197 r = FLD_MOD(r, ths_exit, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302198 dsi_write_reg(dsidev, DSI_DSIPHY_CFG0, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002199
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302200 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
Tomi Valkeinene84dc1c2012-09-24 09:34:52 +03002201 r = FLD_MOD(r, tlpx_half, 20, 16);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002202 r = FLD_MOD(r, tclk_trail, 15, 8);
2203 r = FLD_MOD(r, tclk_zero, 7, 0);
Tomi Valkeinen77ccbfb2012-09-24 15:15:57 +03002204
2205 if (dss_has_feature(FEAT_DSI_PHY_DCC)) {
2206 r = FLD_MOD(r, 0, 21, 21); /* DCCEN = disable */
2207 r = FLD_MOD(r, 1, 22, 22); /* CLKINP_DIVBY2EN = enable */
2208 r = FLD_MOD(r, 1, 23, 23); /* CLKINP_SEL = enable */
2209 }
2210
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302211 dsi_write_reg(dsidev, DSI_DSIPHY_CFG1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002212
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302213 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002214 r = FLD_MOD(r, tclk_prepare, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302215 dsi_write_reg(dsidev, DSI_DSIPHY_CFG2, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002216}
2217
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002218/* lane masks have lane 0 at lsb. mask_p for positive lines, n for negative */
Archit Taneja9e7e9372012-08-14 12:29:22 +05302219static void dsi_cio_enable_lane_override(struct platform_device *dsidev,
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002220 unsigned mask_p, unsigned mask_n)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002221{
Archit Taneja75d72472011-05-16 15:17:08 +05302222 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002223 int i;
2224 u32 l;
Tomi Valkeinend9820852011-10-12 15:05:59 +03002225 u8 lptxscp_start = dsi->num_lanes_supported == 3 ? 22 : 26;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002226
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002227 l = 0;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002228
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002229 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2230 unsigned p = dsi->lanes[i].polarity;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002231
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002232 if (mask_p & (1 << i))
2233 l |= 1 << (i * 2 + (p ? 0 : 1));
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002234
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002235 if (mask_n & (1 << i))
2236 l |= 1 << (i * 2 + (p ? 1 : 0));
2237 }
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002238
2239 /*
2240 * Bits in REGLPTXSCPDAT4TO0DXDY:
2241 * 17: DY0 18: DX0
2242 * 19: DY1 20: DX1
2243 * 21: DY2 22: DX2
Archit Taneja75d72472011-05-16 15:17:08 +05302244 * 23: DY3 24: DX3
2245 * 25: DY4 26: DX4
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002246 */
2247
2248 /* Set the lane override configuration */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302249
2250 /* REGLPTXSCPDAT4TO0DXDY */
Archit Taneja75d72472011-05-16 15:17:08 +05302251 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, l, lptxscp_start, 17);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002252
2253 /* Enable lane override */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302254
2255 /* ENLPTXSCPDAT */
2256 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 1, 27, 27);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002257}
2258
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302259static void dsi_cio_disable_lane_override(struct platform_device *dsidev)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002260{
2261 /* Disable lane override */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302262 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 27, 27); /* ENLPTXSCPDAT */
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002263 /* Reset the lane override configuration */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302264 /* REGLPTXSCPDAT4TO0DXDY */
2265 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 22, 17);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002266}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002267
Archit Taneja9e7e9372012-08-14 12:29:22 +05302268static int dsi_cio_wait_tx_clk_esc_reset(struct platform_device *dsidev)
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002269{
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002270 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2271 int t, i;
2272 bool in_use[DSI_MAX_NR_LANES];
2273 static const u8 offsets_old[] = { 28, 27, 26 };
2274 static const u8 offsets_new[] = { 24, 25, 26, 27, 28 };
2275 const u8 *offsets;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002276
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002277 if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC))
2278 offsets = offsets_old;
2279 else
2280 offsets = offsets_new;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002281
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002282 for (i = 0; i < dsi->num_lanes_supported; ++i)
2283 in_use[i] = dsi->lanes[i].function != DSI_LANE_UNUSED;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002284
2285 t = 100000;
2286 while (true) {
2287 u32 l;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002288 int ok;
2289
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302290 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002291
2292 ok = 0;
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002293 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2294 if (!in_use[i] || (l & (1 << offsets[i])))
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002295 ok++;
2296 }
2297
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002298 if (ok == dsi->num_lanes_supported)
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002299 break;
2300
2301 if (--t == 0) {
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002302 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2303 if (!in_use[i] || (l & (1 << offsets[i])))
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002304 continue;
2305
2306 DSSERR("CIO TXCLKESC%d domain not coming " \
2307 "out of reset\n", i);
2308 }
2309 return -EIO;
2310 }
2311 }
2312
2313 return 0;
2314}
2315
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002316/* return bitmask of enabled lanes, lane0 being the lsb */
Archit Taneja9e7e9372012-08-14 12:29:22 +05302317static unsigned dsi_get_lane_mask(struct platform_device *dsidev)
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002318{
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002319 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2320 unsigned mask = 0;
2321 int i;
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002322
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002323 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2324 if (dsi->lanes[i].function != DSI_LANE_UNUSED)
2325 mask |= 1 << i;
2326 }
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002327
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002328 return mask;
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002329}
2330
Archit Taneja9e7e9372012-08-14 12:29:22 +05302331static int dsi_cio_init(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002332{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302333 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002334 int r;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002335 u32 l;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002336
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05302337 DSSDBG("DSI CIO init starts");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002338
Archit Taneja9e7e9372012-08-14 12:29:22 +05302339 r = dss_dsi_enable_pads(dsi->module_id, dsi_get_lane_mask(dsidev));
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002340 if (r)
2341 return r;
Tomi Valkeinend1f5857e2010-07-30 11:57:57 +03002342
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302343 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002344
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002345 /* A dummy read using the SCP interface to any DSIPHY register is
2346 * required after DSIPHY reset to complete the reset of the DSI complex
2347 * I/O. */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302348 dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002349
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302350 if (wait_for_bit_change(dsidev, DSI_DSIPHY_CFG5, 30, 1) != 1) {
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002351 DSSERR("CIO SCP Clock domain not coming out of reset.\n");
2352 r = -EIO;
2353 goto err_scp_clk_dom;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002354 }
2355
Archit Taneja9e7e9372012-08-14 12:29:22 +05302356 r = dsi_set_lane_config(dsidev);
Tomi Valkeinen48368392011-10-13 11:22:39 +03002357 if (r)
2358 goto err_scp_clk_dom;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002359
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002360 /* set TX STOP MODE timer to maximum for this operation */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302361 l = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002362 l = FLD_MOD(l, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
2363 l = FLD_MOD(l, 1, 14, 14); /* STOP_STATE_X16_IO */
2364 l = FLD_MOD(l, 1, 13, 13); /* STOP_STATE_X4_IO */
2365 l = FLD_MOD(l, 0x1fff, 12, 0); /* STOP_STATE_COUNTER_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302366 dsi_write_reg(dsidev, DSI_TIMING1, l);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002367
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302368 if (dsi->ulps_enabled) {
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002369 unsigned mask_p;
2370 int i;
Archit Taneja75d72472011-05-16 15:17:08 +05302371
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002372 DSSDBG("manual ulps exit\n");
2373
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002374 /* ULPS is exited by Mark-1 state for 1ms, followed by
2375 * stop state. DSS HW cannot do this via the normal
2376 * ULPS exit sequence, as after reset the DSS HW thinks
2377 * that we are not in ULPS mode, and refuses to send the
2378 * sequence. So we need to send the ULPS exit sequence
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002379 * manually by setting positive lines high and negative lines
2380 * low for 1ms.
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002381 */
2382
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002383 mask_p = 0;
Archit Taneja75d72472011-05-16 15:17:08 +05302384
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002385 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2386 if (dsi->lanes[i].function == DSI_LANE_UNUSED)
2387 continue;
2388 mask_p |= 1 << i;
2389 }
Archit Taneja75d72472011-05-16 15:17:08 +05302390
Archit Taneja9e7e9372012-08-14 12:29:22 +05302391 dsi_cio_enable_lane_override(dsidev, mask_p, 0);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002392 }
2393
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302394 r = dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ON);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002395 if (r)
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002396 goto err_cio_pwr;
2397
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302398 if (wait_for_bit_change(dsidev, DSI_COMPLEXIO_CFG1, 29, 1) != 1) {
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002399 DSSERR("CIO PWR clock domain not coming out of reset.\n");
2400 r = -ENODEV;
2401 goto err_cio_pwr_dom;
2402 }
2403
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302404 dsi_if_enable(dsidev, true);
2405 dsi_if_enable(dsidev, false);
2406 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 20, 20); /* LP_CLK_ENABLE */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002407
Archit Taneja9e7e9372012-08-14 12:29:22 +05302408 r = dsi_cio_wait_tx_clk_esc_reset(dsidev);
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002409 if (r)
2410 goto err_tx_clk_esc_rst;
2411
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302412 if (dsi->ulps_enabled) {
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002413 /* Keep Mark-1 state for 1ms (as per DSI spec) */
2414 ktime_t wait = ns_to_ktime(1000 * 1000);
2415 set_current_state(TASK_UNINTERRUPTIBLE);
2416 schedule_hrtimeout(&wait, HRTIMER_MODE_REL);
2417
2418 /* Disable the override. The lanes should be set to Mark-11
2419 * state by the HW */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302420 dsi_cio_disable_lane_override(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002421 }
2422
2423 /* FORCE_TX_STOP_MODE_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302424 REG_FLD_MOD(dsidev, DSI_TIMING1, 0, 15, 15);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002425
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302426 dsi_cio_timings(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002427
Archit Tanejadca2b152012-08-16 18:02:00 +05302428 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja8af6ff02011-09-05 16:48:27 +05302429 /* DDR_CLK_ALWAYS_ON */
2430 REG_FLD_MOD(dsidev, DSI_CLK_CTRL,
Archit Taneja0b3ffe32012-08-13 22:13:39 +05302431 dsi->vm_timings.ddr_clk_always_on, 13, 13);
Archit Taneja8af6ff02011-09-05 16:48:27 +05302432 }
2433
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302434 dsi->ulps_enabled = false;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002435
2436 DSSDBG("CIO init done\n");
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002437
2438 return 0;
2439
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002440err_tx_clk_esc_rst:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302441 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 20, 20); /* LP_CLK_ENABLE */
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002442err_cio_pwr_dom:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302443 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002444err_cio_pwr:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302445 if (dsi->ulps_enabled)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302446 dsi_cio_disable_lane_override(dsidev);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002447err_scp_clk_dom:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302448 dsi_disable_scp_clk(dsidev);
Archit Taneja9e7e9372012-08-14 12:29:22 +05302449 dss_dsi_disable_pads(dsi->module_id, dsi_get_lane_mask(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002450 return r;
2451}
2452
Archit Taneja9e7e9372012-08-14 12:29:22 +05302453static void dsi_cio_uninit(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002454{
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02002455 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302456
Archit Taneja8af6ff02011-09-05 16:48:27 +05302457 /* DDR_CLK_ALWAYS_ON */
2458 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 13, 13);
2459
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302460 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF);
2461 dsi_disable_scp_clk(dsidev);
Archit Taneja9e7e9372012-08-14 12:29:22 +05302462 dss_dsi_disable_pads(dsi->module_id, dsi_get_lane_mask(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002463}
2464
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302465static void dsi_config_tx_fifo(struct platform_device *dsidev,
2466 enum fifo_size size1, enum fifo_size size2,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002467 enum fifo_size size3, enum fifo_size size4)
2468{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302469 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002470 u32 r = 0;
2471 int add = 0;
2472 int i;
2473
Tomi Valkeinen558c73e2013-09-25 14:40:06 +03002474 dsi->vc[0].tx_fifo_size = size1;
2475 dsi->vc[1].tx_fifo_size = size2;
2476 dsi->vc[2].tx_fifo_size = size3;
2477 dsi->vc[3].tx_fifo_size = size4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002478
2479 for (i = 0; i < 4; i++) {
2480 u8 v;
Tomi Valkeinen558c73e2013-09-25 14:40:06 +03002481 int size = dsi->vc[i].tx_fifo_size;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002482
2483 if (add + size > 4) {
2484 DSSERR("Illegal FIFO configuration\n");
2485 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002486 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002487 }
2488
2489 v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
2490 r |= v << (8 * i);
2491 /*DSSDBG("TX FIFO vc %d: size %d, add %d\n", i, size, add); */
2492 add += size;
2493 }
2494
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302495 dsi_write_reg(dsidev, DSI_TX_FIFO_VC_SIZE, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002496}
2497
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302498static void dsi_config_rx_fifo(struct platform_device *dsidev,
2499 enum fifo_size size1, enum fifo_size size2,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002500 enum fifo_size size3, enum fifo_size size4)
2501{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302502 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002503 u32 r = 0;
2504 int add = 0;
2505 int i;
2506
Tomi Valkeinen558c73e2013-09-25 14:40:06 +03002507 dsi->vc[0].rx_fifo_size = size1;
2508 dsi->vc[1].rx_fifo_size = size2;
2509 dsi->vc[2].rx_fifo_size = size3;
2510 dsi->vc[3].rx_fifo_size = size4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002511
2512 for (i = 0; i < 4; i++) {
2513 u8 v;
Tomi Valkeinen558c73e2013-09-25 14:40:06 +03002514 int size = dsi->vc[i].rx_fifo_size;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002515
2516 if (add + size > 4) {
2517 DSSERR("Illegal FIFO configuration\n");
2518 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002519 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002520 }
2521
2522 v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
2523 r |= v << (8 * i);
2524 /*DSSDBG("RX FIFO vc %d: size %d, add %d\n", i, size, add); */
2525 add += size;
2526 }
2527
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302528 dsi_write_reg(dsidev, DSI_RX_FIFO_VC_SIZE, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002529}
2530
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302531static int dsi_force_tx_stop_mode_io(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002532{
2533 u32 r;
2534
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302535 r = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002536 r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302537 dsi_write_reg(dsidev, DSI_TIMING1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002538
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302539 if (wait_for_bit_change(dsidev, DSI_TIMING1, 15, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002540 DSSERR("TX_STOP bit not going down\n");
2541 return -EIO;
2542 }
2543
2544 return 0;
2545}
2546
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302547static bool dsi_vc_is_enabled(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002548{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302549 return REG_GET(dsidev, DSI_VC_CTRL(channel), 0, 0);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002550}
2551
2552static void dsi_packet_sent_handler_vp(void *data, u32 mask)
2553{
Archit Taneja2e868db2011-05-12 17:26:28 +05302554 struct dsi_packet_sent_handler_data *vp_data =
2555 (struct dsi_packet_sent_handler_data *) data;
2556 struct dsi_data *dsi = dsi_get_dsidrv_data(vp_data->dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302557 const int channel = dsi->update_channel;
2558 u8 bit = dsi->te_enabled ? 30 : 31;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002559
Archit Taneja2e868db2011-05-12 17:26:28 +05302560 if (REG_GET(vp_data->dsidev, DSI_VC_TE(channel), bit, bit) == 0)
2561 complete(vp_data->completion);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002562}
2563
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302564static int dsi_sync_vc_vp(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002565{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302566 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja2e868db2011-05-12 17:26:28 +05302567 DECLARE_COMPLETION_ONSTACK(completion);
Julia Lawall39917f02014-08-23 13:20:29 +02002568 struct dsi_packet_sent_handler_data vp_data = {
2569 .dsidev = dsidev,
2570 .completion = &completion
2571 };
Archit Tanejacf398fb2011-03-23 09:59:34 +00002572 int r = 0;
2573 u8 bit;
2574
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302575 bit = dsi->te_enabled ? 30 : 31;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002576
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302577 r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302578 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002579 if (r)
2580 goto err0;
2581
2582 /* Wait for completion only if TE_EN/TE_START is still set */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302583 if (REG_GET(dsidev, DSI_VC_TE(channel), bit, bit)) {
Archit Tanejacf398fb2011-03-23 09:59:34 +00002584 if (wait_for_completion_timeout(&completion,
2585 msecs_to_jiffies(10)) == 0) {
2586 DSSERR("Failed to complete previous frame transfer\n");
2587 r = -EIO;
2588 goto err1;
2589 }
2590 }
2591
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302592 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302593 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002594
2595 return 0;
2596err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302597 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302598 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002599err0:
2600 return r;
2601}
2602
2603static void dsi_packet_sent_handler_l4(void *data, u32 mask)
2604{
Archit Taneja2e868db2011-05-12 17:26:28 +05302605 struct dsi_packet_sent_handler_data *l4_data =
2606 (struct dsi_packet_sent_handler_data *) data;
2607 struct dsi_data *dsi = dsi_get_dsidrv_data(l4_data->dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302608 const int channel = dsi->update_channel;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002609
Archit Taneja2e868db2011-05-12 17:26:28 +05302610 if (REG_GET(l4_data->dsidev, DSI_VC_CTRL(channel), 5, 5) == 0)
2611 complete(l4_data->completion);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002612}
2613
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302614static int dsi_sync_vc_l4(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002615{
Archit Taneja2e868db2011-05-12 17:26:28 +05302616 DECLARE_COMPLETION_ONSTACK(completion);
Julia Lawall39917f02014-08-23 13:20:29 +02002617 struct dsi_packet_sent_handler_data l4_data = {
2618 .dsidev = dsidev,
2619 .completion = &completion
2620 };
Archit Tanejacf398fb2011-03-23 09:59:34 +00002621 int r = 0;
2622
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302623 r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302624 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002625 if (r)
2626 goto err0;
2627
2628 /* Wait for completion only if TX_FIFO_NOT_EMPTY is still set */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302629 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 5, 5)) {
Archit Tanejacf398fb2011-03-23 09:59:34 +00002630 if (wait_for_completion_timeout(&completion,
2631 msecs_to_jiffies(10)) == 0) {
2632 DSSERR("Failed to complete previous l4 transfer\n");
2633 r = -EIO;
2634 goto err1;
2635 }
2636 }
2637
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302638 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302639 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002640
2641 return 0;
2642err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302643 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302644 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002645err0:
2646 return r;
2647}
2648
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302649static int dsi_sync_vc(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002650{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302651 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2652
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302653 WARN_ON(!dsi_bus_is_locked(dsidev));
Archit Tanejacf398fb2011-03-23 09:59:34 +00002654
2655 WARN_ON(in_interrupt());
2656
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302657 if (!dsi_vc_is_enabled(dsidev, channel))
Archit Tanejacf398fb2011-03-23 09:59:34 +00002658 return 0;
2659
Archit Tanejad6049142011-08-22 11:58:08 +05302660 switch (dsi->vc[channel].source) {
2661 case DSI_VC_SOURCE_VP:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302662 return dsi_sync_vc_vp(dsidev, channel);
Archit Tanejad6049142011-08-22 11:58:08 +05302663 case DSI_VC_SOURCE_L4:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302664 return dsi_sync_vc_l4(dsidev, channel);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002665 default:
2666 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002667 return -EINVAL;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002668 }
2669}
2670
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302671static int dsi_vc_enable(struct platform_device *dsidev, int channel,
2672 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002673{
Tomi Valkeinen446f7bf2010-01-11 16:12:31 +02002674 DSSDBG("dsi_vc_enable channel %d, enable %d\n",
2675 channel, enable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002676
2677 enable = enable ? 1 : 0;
2678
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302679 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002680
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302681 if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel),
2682 0, enable) != enable) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002683 DSSERR("Failed to set dsi_vc_enable to %d\n", enable);
2684 return -EIO;
2685 }
2686
2687 return 0;
2688}
2689
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302690static void dsi_vc_initial_config(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002691{
Tomi Valkeinen2c1a3ea2013-02-22 13:42:59 +02002692 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002693 u32 r;
2694
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05302695 DSSDBG("Initial config of virtual channel %d", channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002696
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302697 r = dsi_read_reg(dsidev, DSI_VC_CTRL(channel));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002698
2699 if (FLD_GET(r, 15, 15)) /* VC_BUSY */
2700 DSSERR("VC(%d) busy when trying to configure it!\n",
2701 channel);
2702
2703 r = FLD_MOD(r, 0, 1, 1); /* SOURCE, 0 = L4 */
2704 r = FLD_MOD(r, 0, 2, 2); /* BTA_SHORT_EN */
2705 r = FLD_MOD(r, 0, 3, 3); /* BTA_LONG_EN */
2706 r = FLD_MOD(r, 0, 4, 4); /* MODE, 0 = command */
2707 r = FLD_MOD(r, 1, 7, 7); /* CS_TX_EN */
2708 r = FLD_MOD(r, 1, 8, 8); /* ECC_TX_EN */
2709 r = FLD_MOD(r, 0, 9, 9); /* MODE_SPEED, high speed on/off */
Archit Taneja9613c022011-03-22 06:33:36 -05002710 if (dss_has_feature(FEAT_DSI_VC_OCP_WIDTH))
2711 r = FLD_MOD(r, 3, 11, 10); /* OCP_WIDTH = 32 bit */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002712
2713 r = FLD_MOD(r, 4, 29, 27); /* DMA_RX_REQ_NB = no dma */
2714 r = FLD_MOD(r, 4, 23, 21); /* DMA_TX_REQ_NB = no dma */
2715
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302716 dsi_write_reg(dsidev, DSI_VC_CTRL(channel), r);
Tomi Valkeinen2c1a3ea2013-02-22 13:42:59 +02002717
2718 dsi->vc[channel].source = DSI_VC_SOURCE_L4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002719}
2720
Archit Tanejad6049142011-08-22 11:58:08 +05302721static int dsi_vc_config_source(struct platform_device *dsidev, int channel,
2722 enum dsi_vc_source source)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002723{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302724 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2725
Archit Tanejad6049142011-08-22 11:58:08 +05302726 if (dsi->vc[channel].source == source)
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002727 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002728
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05302729 DSSDBG("Source config of virtual channel %d", channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002730
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302731 dsi_sync_vc(dsidev, channel);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002732
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302733 dsi_vc_enable(dsidev, channel, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002734
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002735 /* VC_BUSY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302736 if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel), 15, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002737 DSSERR("vc(%d) busy when trying to config for VP\n", channel);
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002738 return -EIO;
2739 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002740
Archit Tanejad6049142011-08-22 11:58:08 +05302741 /* SOURCE, 0 = L4, 1 = video port */
2742 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), source, 1, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002743
Archit Taneja9613c022011-03-22 06:33:36 -05002744 /* DCS_CMD_ENABLE */
Archit Tanejad6049142011-08-22 11:58:08 +05302745 if (dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC)) {
2746 bool enable = source == DSI_VC_SOURCE_VP;
2747 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 30, 30);
2748 }
Archit Taneja9613c022011-03-22 06:33:36 -05002749
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302750 dsi_vc_enable(dsidev, channel, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002751
Archit Tanejad6049142011-08-22 11:58:08 +05302752 dsi->vc[channel].source = source;
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002753
2754 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002755}
2756
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03002757static void dsi_vc_enable_hs(struct omap_dss_device *dssdev, int channel,
Archit Taneja1ffefe72011-05-12 17:26:24 +05302758 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002759{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302760 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Taneja0b3ffe32012-08-13 22:13:39 +05302761 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302762
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002763 DSSDBG("dsi_vc_enable_hs(%d, %d)\n", channel, enable);
2764
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302765 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen61140c92010-01-12 16:00:30 +02002766
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302767 dsi_vc_enable(dsidev, channel, 0);
2768 dsi_if_enable(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002769
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302770 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 9, 9);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002771
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302772 dsi_vc_enable(dsidev, channel, 1);
2773 dsi_if_enable(dsidev, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002774
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302775 dsi_force_tx_stop_mode_io(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05302776
2777 /* start the DDR clock by sending a NULL packet */
Archit Taneja0b3ffe32012-08-13 22:13:39 +05302778 if (dsi->vm_timings.ddr_clk_always_on && enable)
Archit Taneja8af6ff02011-09-05 16:48:27 +05302779 dsi_vc_send_null(dssdev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002780}
2781
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302782static void dsi_vc_flush_long_data(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002783{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302784 while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002785 u32 val;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302786 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002787 DSSDBG("\t\tb1 %#02x b2 %#02x b3 %#02x b4 %#02x\n",
2788 (val >> 0) & 0xff,
2789 (val >> 8) & 0xff,
2790 (val >> 16) & 0xff,
2791 (val >> 24) & 0xff);
2792 }
2793}
2794
2795static void dsi_show_rx_ack_with_err(u16 err)
2796{
2797 DSSERR("\tACK with ERROR (%#x):\n", err);
2798 if (err & (1 << 0))
2799 DSSERR("\t\tSoT Error\n");
2800 if (err & (1 << 1))
2801 DSSERR("\t\tSoT Sync Error\n");
2802 if (err & (1 << 2))
2803 DSSERR("\t\tEoT Sync Error\n");
2804 if (err & (1 << 3))
2805 DSSERR("\t\tEscape Mode Entry Command Error\n");
2806 if (err & (1 << 4))
2807 DSSERR("\t\tLP Transmit Sync Error\n");
2808 if (err & (1 << 5))
2809 DSSERR("\t\tHS Receive Timeout Error\n");
2810 if (err & (1 << 6))
2811 DSSERR("\t\tFalse Control Error\n");
2812 if (err & (1 << 7))
2813 DSSERR("\t\t(reserved7)\n");
2814 if (err & (1 << 8))
2815 DSSERR("\t\tECC Error, single-bit (corrected)\n");
2816 if (err & (1 << 9))
2817 DSSERR("\t\tECC Error, multi-bit (not corrected)\n");
2818 if (err & (1 << 10))
2819 DSSERR("\t\tChecksum Error\n");
2820 if (err & (1 << 11))
2821 DSSERR("\t\tData type not recognized\n");
2822 if (err & (1 << 12))
2823 DSSERR("\t\tInvalid VC ID\n");
2824 if (err & (1 << 13))
2825 DSSERR("\t\tInvalid Transmission Length\n");
2826 if (err & (1 << 14))
2827 DSSERR("\t\t(reserved14)\n");
2828 if (err & (1 << 15))
2829 DSSERR("\t\tDSI Protocol Violation\n");
2830}
2831
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302832static u16 dsi_vc_flush_receive_data(struct platform_device *dsidev,
2833 int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002834{
2835 /* RX_FIFO_NOT_EMPTY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302836 while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002837 u32 val;
2838 u8 dt;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302839 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002840 DSSERR("\trawval %#08x\n", val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002841 dt = FLD_GET(val, 5, 0);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302842 if (dt == MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002843 u16 err = FLD_GET(val, 23, 8);
2844 dsi_show_rx_ack_with_err(err);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302845 } else if (dt == MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002846 DSSERR("\tDCS short response, 1 byte: %#x\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002847 FLD_GET(val, 23, 8));
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302848 } else if (dt == MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002849 DSSERR("\tDCS short response, 2 byte: %#x\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002850 FLD_GET(val, 23, 8));
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302851 } else if (dt == MIPI_DSI_RX_DCS_LONG_READ_RESPONSE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002852 DSSERR("\tDCS long response, len %d\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002853 FLD_GET(val, 23, 8));
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302854 dsi_vc_flush_long_data(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002855 } else {
2856 DSSERR("\tunknown datatype 0x%02x\n", dt);
2857 }
2858 }
2859 return 0;
2860}
2861
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302862static int dsi_vc_send_bta(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002863{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302864 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2865
2866 if (dsi->debug_write || dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002867 DSSDBG("dsi_vc_send_bta %d\n", channel);
2868
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302869 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002870
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302871 /* RX_FIFO_NOT_EMPTY */
2872 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002873 DSSERR("rx fifo not empty when sending BTA, dumping data:\n");
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302874 dsi_vc_flush_receive_data(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002875 }
2876
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302877 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 6, 6); /* BTA_EN */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002878
Tomi Valkeinen968f8e92011-10-12 10:13:14 +03002879 /* flush posted write */
2880 dsi_read_reg(dsidev, DSI_VC_CTRL(channel));
2881
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002882 return 0;
2883}
2884
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03002885static int dsi_vc_send_bta_sync(struct omap_dss_device *dssdev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002886{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302887 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002888 DECLARE_COMPLETION_ONSTACK(completion);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002889 int r = 0;
2890 u32 err;
2891
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302892 r = dsi_register_isr_vc(dsidev, channel, dsi_completion_handler,
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002893 &completion, DSI_VC_IRQ_BTA);
2894 if (r)
2895 goto err0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002896
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302897 r = dsi_register_isr(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002898 DSI_IRQ_ERROR_MASK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002899 if (r)
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002900 goto err1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002901
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302902 r = dsi_vc_send_bta(dsidev, channel);
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002903 if (r)
2904 goto err2;
2905
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002906 if (wait_for_completion_timeout(&completion,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002907 msecs_to_jiffies(500)) == 0) {
2908 DSSERR("Failed to receive BTA\n");
2909 r = -EIO;
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002910 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002911 }
2912
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302913 err = dsi_get_errors(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002914 if (err) {
2915 DSSERR("Error while sending BTA: %x\n", err);
2916 r = -EIO;
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002917 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002918 }
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002919err2:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302920 dsi_unregister_isr(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002921 DSI_IRQ_ERROR_MASK);
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002922err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302923 dsi_unregister_isr_vc(dsidev, channel, dsi_completion_handler,
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002924 &completion, DSI_VC_IRQ_BTA);
2925err0:
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002926 return r;
2927}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002928
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302929static inline void dsi_vc_write_long_header(struct platform_device *dsidev,
2930 int channel, u8 data_type, u16 len, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002931{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302932 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002933 u32 val;
2934 u8 data_id;
2935
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302936 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002937
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302938 data_id = data_type | dsi->vc[channel].vc_id << 6;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002939
2940 val = FLD_VAL(data_id, 7, 0) | FLD_VAL(len, 23, 8) |
2941 FLD_VAL(ecc, 31, 24);
2942
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302943 dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_HEADER(channel), val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002944}
2945
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302946static inline void dsi_vc_write_long_payload(struct platform_device *dsidev,
2947 int channel, u8 b1, u8 b2, u8 b3, u8 b4)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002948{
2949 u32 val;
2950
2951 val = b4 << 24 | b3 << 16 | b2 << 8 | b1 << 0;
2952
2953/* DSSDBG("\twriting %02x, %02x, %02x, %02x (%#010x)\n",
2954 b1, b2, b3, b4, val); */
2955
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302956 dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_PAYLOAD(channel), val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002957}
2958
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302959static int dsi_vc_send_long(struct platform_device *dsidev, int channel,
2960 u8 data_type, u8 *data, u16 len, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002961{
2962 /*u32 val; */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302963 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002964 int i;
2965 u8 *p;
2966 int r = 0;
2967 u8 b1, b2, b3, b4;
2968
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302969 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002970 DSSDBG("dsi_vc_send_long, %d bytes\n", len);
2971
2972 /* len + header */
Tomi Valkeinen558c73e2013-09-25 14:40:06 +03002973 if (dsi->vc[channel].tx_fifo_size * 32 * 4 < len + 4) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002974 DSSERR("unable to send long packet: packet too long.\n");
2975 return -EINVAL;
2976 }
2977
Archit Tanejad6049142011-08-22 11:58:08 +05302978 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_L4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002979
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302980 dsi_vc_write_long_header(dsidev, channel, data_type, len, ecc);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002981
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002982 p = data;
2983 for (i = 0; i < len >> 2; i++) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302984 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002985 DSSDBG("\tsending full packet %d\n", i);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002986
2987 b1 = *p++;
2988 b2 = *p++;
2989 b3 = *p++;
2990 b4 = *p++;
2991
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302992 dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, b4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002993 }
2994
2995 i = len % 4;
2996 if (i) {
2997 b1 = 0; b2 = 0; b3 = 0;
2998
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302999 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003000 DSSDBG("\tsending remainder bytes %d\n", i);
3001
3002 switch (i) {
3003 case 3:
3004 b1 = *p++;
3005 b2 = *p++;
3006 b3 = *p++;
3007 break;
3008 case 2:
3009 b1 = *p++;
3010 b2 = *p++;
3011 break;
3012 case 1:
3013 b1 = *p++;
3014 break;
3015 }
3016
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303017 dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003018 }
3019
3020 return r;
3021}
3022
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303023static int dsi_vc_send_short(struct platform_device *dsidev, int channel,
3024 u8 data_type, u16 data, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003025{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303026 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003027 u32 r;
3028 u8 data_id;
3029
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303030 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003031
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303032 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003033 DSSDBG("dsi_vc_send_short(ch%d, dt %#x, b1 %#x, b2 %#x)\n",
3034 channel,
3035 data_type, data & 0xff, (data >> 8) & 0xff);
3036
Archit Tanejad6049142011-08-22 11:58:08 +05303037 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_L4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003038
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303039 if (FLD_GET(dsi_read_reg(dsidev, DSI_VC_CTRL(channel)), 16, 16)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003040 DSSERR("ERROR FIFO FULL, aborting transfer\n");
3041 return -EINVAL;
3042 }
3043
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303044 data_id = data_type | dsi->vc[channel].vc_id << 6;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003045
3046 r = (data_id << 0) | (data << 8) | (ecc << 24);
3047
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303048 dsi_write_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel), r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003049
3050 return 0;
3051}
3052
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03003053static int dsi_vc_send_null(struct omap_dss_device *dssdev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003054{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303055 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303056
Archit Taneja18b7d092011-09-05 17:01:08 +05303057 return dsi_vc_send_long(dsidev, channel, MIPI_DSI_NULL_PACKET, NULL,
3058 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003059}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003060
Archit Taneja9e7e9372012-08-14 12:29:22 +05303061static int dsi_vc_write_nosync_common(struct platform_device *dsidev,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303062 int channel, u8 *data, int len, enum dss_dsi_content_type type)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003063{
3064 int r;
3065
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303066 if (len == 0) {
3067 BUG_ON(type == DSS_DSI_CONTENT_DCS);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303068 r = dsi_vc_send_short(dsidev, channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303069 MIPI_DSI_GENERIC_SHORT_WRITE_0_PARAM, 0, 0);
3070 } else if (len == 1) {
3071 r = dsi_vc_send_short(dsidev, channel,
3072 type == DSS_DSI_CONTENT_GENERIC ?
3073 MIPI_DSI_GENERIC_SHORT_WRITE_1_PARAM :
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303074 MIPI_DSI_DCS_SHORT_WRITE, data[0], 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003075 } else if (len == 2) {
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303076 r = dsi_vc_send_short(dsidev, channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303077 type == DSS_DSI_CONTENT_GENERIC ?
3078 MIPI_DSI_GENERIC_SHORT_WRITE_2_PARAM :
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303079 MIPI_DSI_DCS_SHORT_WRITE_PARAM,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003080 data[0] | (data[1] << 8), 0);
3081 } else {
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303082 r = dsi_vc_send_long(dsidev, channel,
3083 type == DSS_DSI_CONTENT_GENERIC ?
3084 MIPI_DSI_GENERIC_LONG_WRITE :
3085 MIPI_DSI_DCS_LONG_WRITE, data, len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003086 }
3087
3088 return r;
3089}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303090
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03003091static int dsi_vc_dcs_write_nosync(struct omap_dss_device *dssdev, int channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303092 u8 *data, int len)
3093{
Archit Taneja9e7e9372012-08-14 12:29:22 +05303094 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3095
3096 return dsi_vc_write_nosync_common(dsidev, channel, data, len,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303097 DSS_DSI_CONTENT_DCS);
3098}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003099
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03003100static int dsi_vc_generic_write_nosync(struct omap_dss_device *dssdev, int channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303101 u8 *data, int len)
3102{
Archit Taneja9e7e9372012-08-14 12:29:22 +05303103 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3104
3105 return dsi_vc_write_nosync_common(dsidev, channel, data, len,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303106 DSS_DSI_CONTENT_GENERIC);
3107}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303108
3109static int dsi_vc_write_common(struct omap_dss_device *dssdev, int channel,
3110 u8 *data, int len, enum dss_dsi_content_type type)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003111{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303112 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003113 int r;
3114
Archit Taneja9e7e9372012-08-14 12:29:22 +05303115 r = dsi_vc_write_nosync_common(dsidev, channel, data, len, type);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003116 if (r)
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003117 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003118
Archit Taneja1ffefe72011-05-12 17:26:24 +05303119 r = dsi_vc_send_bta_sync(dssdev, channel);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003120 if (r)
3121 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003122
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303123 /* RX_FIFO_NOT_EMPTY */
3124 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinenb63ac1e2010-04-09 13:20:57 +03003125 DSSERR("rx fifo not empty after write, dumping data:\n");
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303126 dsi_vc_flush_receive_data(dsidev, channel);
Tomi Valkeinenb63ac1e2010-04-09 13:20:57 +03003127 r = -EIO;
3128 goto err;
3129 }
3130
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003131 return 0;
3132err:
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303133 DSSERR("dsi_vc_write_common(ch %d, cmd 0x%02x, len %d) failed\n",
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003134 channel, data[0], len);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003135 return r;
3136}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303137
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03003138static int dsi_vc_dcs_write(struct omap_dss_device *dssdev, int channel, u8 *data,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303139 int len)
3140{
3141 return dsi_vc_write_common(dssdev, channel, data, len,
3142 DSS_DSI_CONTENT_DCS);
3143}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003144
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03003145static int dsi_vc_generic_write(struct omap_dss_device *dssdev, int channel, u8 *data,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303146 int len)
3147{
3148 return dsi_vc_write_common(dssdev, channel, data, len,
3149 DSS_DSI_CONTENT_GENERIC);
3150}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303151
Archit Taneja9e7e9372012-08-14 12:29:22 +05303152static int dsi_vc_dcs_send_read_request(struct platform_device *dsidev,
Archit Tanejab8509752011-08-30 15:48:23 +05303153 int channel, u8 dcs_cmd)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003154{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303155 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejab8509752011-08-30 15:48:23 +05303156 int r;
3157
3158 if (dsi->debug_read)
3159 DSSDBG("dsi_vc_dcs_send_read_request(ch%d, dcs_cmd %x)\n",
3160 channel, dcs_cmd);
3161
3162 r = dsi_vc_send_short(dsidev, channel, MIPI_DSI_DCS_READ, dcs_cmd, 0);
3163 if (r) {
3164 DSSERR("dsi_vc_dcs_send_read_request(ch %d, cmd 0x%02x)"
3165 " failed\n", channel, dcs_cmd);
3166 return r;
3167 }
3168
3169 return 0;
3170}
3171
Archit Taneja9e7e9372012-08-14 12:29:22 +05303172static int dsi_vc_generic_send_read_request(struct platform_device *dsidev,
Archit Tanejab3b89c02011-08-30 16:07:39 +05303173 int channel, u8 *reqdata, int reqlen)
3174{
Archit Tanejab3b89c02011-08-30 16:07:39 +05303175 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3176 u16 data;
3177 u8 data_type;
3178 int r;
3179
3180 if (dsi->debug_read)
3181 DSSDBG("dsi_vc_generic_send_read_request(ch %d, reqlen %d)\n",
3182 channel, reqlen);
3183
3184 if (reqlen == 0) {
3185 data_type = MIPI_DSI_GENERIC_READ_REQUEST_0_PARAM;
3186 data = 0;
3187 } else if (reqlen == 1) {
3188 data_type = MIPI_DSI_GENERIC_READ_REQUEST_1_PARAM;
3189 data = reqdata[0];
3190 } else if (reqlen == 2) {
3191 data_type = MIPI_DSI_GENERIC_READ_REQUEST_2_PARAM;
3192 data = reqdata[0] | (reqdata[1] << 8);
3193 } else {
3194 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03003195 return -EINVAL;
Archit Tanejab3b89c02011-08-30 16:07:39 +05303196 }
3197
3198 r = dsi_vc_send_short(dsidev, channel, data_type, data, 0);
3199 if (r) {
3200 DSSERR("dsi_vc_generic_send_read_request(ch %d, reqlen %d)"
3201 " failed\n", channel, reqlen);
3202 return r;
3203 }
3204
3205 return 0;
3206}
3207
3208static int dsi_vc_read_rx_fifo(struct platform_device *dsidev, int channel,
3209 u8 *buf, int buflen, enum dss_dsi_content_type type)
Archit Tanejab8509752011-08-30 15:48:23 +05303210{
3211 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003212 u32 val;
3213 u8 dt;
3214 int r;
3215
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003216 /* RX_FIFO_NOT_EMPTY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303217 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20) == 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003218 DSSERR("RX fifo empty when trying to read.\n");
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003219 r = -EIO;
3220 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003221 }
3222
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303223 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303224 if (dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003225 DSSDBG("\theader: %08x\n", val);
3226 dt = FLD_GET(val, 5, 0);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303227 if (dt == MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003228 u16 err = FLD_GET(val, 23, 8);
3229 dsi_show_rx_ack_with_err(err);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003230 r = -EIO;
3231 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003232
Archit Tanejab3b89c02011-08-30 16:07:39 +05303233 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3234 MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_1BYTE :
3235 MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003236 u8 data = FLD_GET(val, 15, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303237 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303238 DSSDBG("\t%s short response, 1 byte: %02x\n",
3239 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3240 "DCS", data);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003241
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003242 if (buflen < 1) {
3243 r = -EIO;
3244 goto err;
3245 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003246
3247 buf[0] = data;
3248
3249 return 1;
Archit Tanejab3b89c02011-08-30 16:07:39 +05303250 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3251 MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_2BYTE :
3252 MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003253 u16 data = FLD_GET(val, 23, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303254 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303255 DSSDBG("\t%s short response, 2 byte: %04x\n",
3256 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3257 "DCS", data);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003258
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003259 if (buflen < 2) {
3260 r = -EIO;
3261 goto err;
3262 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003263
3264 buf[0] = data & 0xff;
3265 buf[1] = (data >> 8) & 0xff;
3266
3267 return 2;
Archit Tanejab3b89c02011-08-30 16:07:39 +05303268 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3269 MIPI_DSI_RX_GENERIC_LONG_READ_RESPONSE :
3270 MIPI_DSI_RX_DCS_LONG_READ_RESPONSE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003271 int w;
3272 int len = FLD_GET(val, 23, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303273 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303274 DSSDBG("\t%s long response, len %d\n",
3275 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3276 "DCS", len);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003277
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003278 if (len > buflen) {
3279 r = -EIO;
3280 goto err;
3281 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003282
3283 /* two byte checksum ends the packet, not included in len */
3284 for (w = 0; w < len + 2;) {
3285 int b;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303286 val = dsi_read_reg(dsidev,
3287 DSI_VC_SHORT_PACKET_HEADER(channel));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303288 if (dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003289 DSSDBG("\t\t%02x %02x %02x %02x\n",
3290 (val >> 0) & 0xff,
3291 (val >> 8) & 0xff,
3292 (val >> 16) & 0xff,
3293 (val >> 24) & 0xff);
3294
3295 for (b = 0; b < 4; ++b) {
3296 if (w < len)
3297 buf[w] = (val >> (b * 8)) & 0xff;
3298 /* we discard the 2 byte checksum */
3299 ++w;
3300 }
3301 }
3302
3303 return len;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003304 } else {
3305 DSSERR("\tunknown datatype 0x%02x\n", dt);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003306 r = -EIO;
3307 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003308 }
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003309
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003310err:
Archit Tanejab3b89c02011-08-30 16:07:39 +05303311 DSSERR("dsi_vc_read_rx_fifo(ch %d type %s) failed\n", channel,
3312 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" : "DCS");
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003313
Archit Tanejab8509752011-08-30 15:48:23 +05303314 return r;
3315}
3316
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03003317static int dsi_vc_dcs_read(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
Archit Tanejab8509752011-08-30 15:48:23 +05303318 u8 *buf, int buflen)
3319{
3320 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3321 int r;
3322
Archit Taneja9e7e9372012-08-14 12:29:22 +05303323 r = dsi_vc_dcs_send_read_request(dsidev, channel, dcs_cmd);
Archit Tanejab8509752011-08-30 15:48:23 +05303324 if (r)
3325 goto err;
3326
3327 r = dsi_vc_send_bta_sync(dssdev, channel);
3328 if (r)
3329 goto err;
3330
Archit Tanejab3b89c02011-08-30 16:07:39 +05303331 r = dsi_vc_read_rx_fifo(dsidev, channel, buf, buflen,
3332 DSS_DSI_CONTENT_DCS);
Archit Tanejab8509752011-08-30 15:48:23 +05303333 if (r < 0)
3334 goto err;
3335
3336 if (r != buflen) {
3337 r = -EIO;
3338 goto err;
3339 }
3340
3341 return 0;
3342err:
3343 DSSERR("dsi_vc_dcs_read(ch %d, cmd 0x%02x) failed\n", channel, dcs_cmd);
3344 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003345}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003346
Archit Tanejab3b89c02011-08-30 16:07:39 +05303347static int dsi_vc_generic_read(struct omap_dss_device *dssdev, int channel,
3348 u8 *reqdata, int reqlen, u8 *buf, int buflen)
3349{
3350 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3351 int r;
3352
Archit Taneja9e7e9372012-08-14 12:29:22 +05303353 r = dsi_vc_generic_send_read_request(dsidev, channel, reqdata, reqlen);
Archit Tanejab3b89c02011-08-30 16:07:39 +05303354 if (r)
3355 return r;
3356
3357 r = dsi_vc_send_bta_sync(dssdev, channel);
3358 if (r)
3359 return r;
3360
3361 r = dsi_vc_read_rx_fifo(dsidev, channel, buf, buflen,
3362 DSS_DSI_CONTENT_GENERIC);
3363 if (r < 0)
3364 return r;
3365
3366 if (r != buflen) {
3367 r = -EIO;
3368 return r;
3369 }
3370
3371 return 0;
3372}
3373
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03003374static int dsi_vc_set_max_rx_packet_size(struct omap_dss_device *dssdev, int channel,
Archit Taneja1ffefe72011-05-12 17:26:24 +05303375 u16 len)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003376{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303377 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3378
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303379 return dsi_vc_send_short(dsidev, channel,
3380 MIPI_DSI_SET_MAXIMUM_RETURN_PACKET_SIZE, len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003381}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003382
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303383static int dsi_enter_ulps(struct platform_device *dsidev)
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003384{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303385 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003386 DECLARE_COMPLETION_ONSTACK(completion);
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003387 int r, i;
3388 unsigned mask;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003389
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05303390 DSSDBG("Entering ULPS");
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003391
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303392 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003393
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303394 WARN_ON(dsi->ulps_enabled);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003395
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303396 if (dsi->ulps_enabled)
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003397 return 0;
3398
Tomi Valkeinen6cc78aa2011-10-13 19:22:43 +03003399 /* DDR_CLK_ALWAYS_ON */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303400 if (REG_GET(dsidev, DSI_CLK_CTRL, 13, 13)) {
Tomi Valkeinen6cc78aa2011-10-13 19:22:43 +03003401 dsi_if_enable(dsidev, 0);
3402 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 13, 13);
3403 dsi_if_enable(dsidev, 1);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003404 }
3405
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303406 dsi_sync_vc(dsidev, 0);
3407 dsi_sync_vc(dsidev, 1);
3408 dsi_sync_vc(dsidev, 2);
3409 dsi_sync_vc(dsidev, 3);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003410
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303411 dsi_force_tx_stop_mode_io(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003412
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303413 dsi_vc_enable(dsidev, 0, false);
3414 dsi_vc_enable(dsidev, 1, false);
3415 dsi_vc_enable(dsidev, 2, false);
3416 dsi_vc_enable(dsidev, 3, false);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003417
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303418 if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 16, 16)) { /* HS_BUSY */
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003419 DSSERR("HS busy when enabling ULPS\n");
3420 return -EIO;
3421 }
3422
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303423 if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 17, 17)) { /* LP_BUSY */
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003424 DSSERR("LP busy when enabling ULPS\n");
3425 return -EIO;
3426 }
3427
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303428 r = dsi_register_isr_cio(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003429 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3430 if (r)
3431 return r;
3432
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003433 mask = 0;
3434
3435 for (i = 0; i < dsi->num_lanes_supported; ++i) {
3436 if (dsi->lanes[i].function == DSI_LANE_UNUSED)
3437 continue;
3438 mask |= 1 << i;
3439 }
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003440 /* Assert TxRequestEsc for data lanes and TxUlpsClk for clk lane */
3441 /* LANEx_ULPS_SIG2 */
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003442 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG2, mask, 9, 5);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003443
Tomi Valkeinena702c852011-10-12 10:10:21 +03003444 /* flush posted write and wait for SCP interface to finish the write */
3445 dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG2);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003446
3447 if (wait_for_completion_timeout(&completion,
3448 msecs_to_jiffies(1000)) == 0) {
3449 DSSERR("ULPS enable timeout\n");
3450 r = -EIO;
3451 goto err;
3452 }
3453
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303454 dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003455 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3456
Tomi Valkeinen8ef0e612011-05-31 16:55:47 +03003457 /* Reset LANEx_ULPS_SIG2 */
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003458 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG2, 0, 9, 5);
Tomi Valkeinen8ef0e612011-05-31 16:55:47 +03003459
Tomi Valkeinena702c852011-10-12 10:10:21 +03003460 /* flush posted write and wait for SCP interface to finish the write */
3461 dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG2);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003462
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303463 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ULPS);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003464
3465 dsi_if_enable(dsidev, false);
3466
3467 dsi->ulps_enabled = true;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303468
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003469 return 0;
3470
3471err:
3472 dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303473 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3474 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003475}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003476
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003477static void dsi_set_lp_rx_timeout(struct platform_device *dsidev,
3478 unsigned ticks, bool x4, bool x16)
3479{
3480 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003481 unsigned long total_ticks;
3482 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303483
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003484 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303485
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003486 /* ticks in DSI_FCK */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003487 fck = dsi_fclk_rate(dsidev);
3488
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003489 r = dsi_read_reg(dsidev, DSI_TIMING2);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303490 r = FLD_MOD(r, 1, 15, 15); /* LP_RX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003491 r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* LP_RX_TO_X16 */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003492 r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* LP_RX_TO_X4 */
3493 r = FLD_MOD(r, ticks, 12, 0); /* LP_RX_COUNTER */
3494 dsi_write_reg(dsidev, DSI_TIMING2, r);
3495
3496 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3497
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003498 DSSDBG("LP_RX_TO %lu ticks (%#x%s%s) = %lu ns\n",
3499 total_ticks,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303500 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3501 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003502}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003503
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003504static void dsi_set_ta_timeout(struct platform_device *dsidev, unsigned ticks,
3505 bool x8, bool x16)
3506{
3507 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003508 unsigned long total_ticks;
3509 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303510
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003511 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303512
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003513 /* ticks in DSI_FCK */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003514 fck = dsi_fclk_rate(dsidev);
3515
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003516 r = dsi_read_reg(dsidev, DSI_TIMING1);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303517 r = FLD_MOD(r, 1, 31, 31); /* TA_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003518 r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* TA_TO_X16 */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003519 r = FLD_MOD(r, x8 ? 1 : 0, 29, 29); /* TA_TO_X8 */
3520 r = FLD_MOD(r, ticks, 28, 16); /* TA_TO_COUNTER */
3521 dsi_write_reg(dsidev, DSI_TIMING1, r);
3522
3523 total_ticks = ticks * (x16 ? 16 : 1) * (x8 ? 8 : 1);
3524
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003525 DSSDBG("TA_TO %lu ticks (%#x%s%s) = %lu ns\n",
3526 total_ticks,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303527 ticks, x8 ? " x8" : "", x16 ? " x16" : "",
3528 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003529}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003530
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003531static void dsi_set_stop_state_counter(struct platform_device *dsidev,
3532 unsigned ticks, bool x4, bool x16)
3533{
3534 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003535 unsigned long total_ticks;
3536 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303537
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003538 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303539
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003540 /* ticks in DSI_FCK */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003541 fck = dsi_fclk_rate(dsidev);
3542
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003543 r = dsi_read_reg(dsidev, DSI_TIMING1);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303544 r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003545 r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* STOP_STATE_X16_IO */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003546 r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* STOP_STATE_X4_IO */
3547 r = FLD_MOD(r, ticks, 12, 0); /* STOP_STATE_COUNTER_IO */
3548 dsi_write_reg(dsidev, DSI_TIMING1, r);
3549
3550 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3551
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003552 DSSDBG("STOP_STATE_COUNTER %lu ticks (%#x%s%s) = %lu ns\n",
3553 total_ticks,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303554 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3555 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003556}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003557
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003558static void dsi_set_hs_tx_timeout(struct platform_device *dsidev,
3559 unsigned ticks, bool x4, bool x16)
3560{
3561 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003562 unsigned long total_ticks;
3563 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303564
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003565 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303566
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003567 /* ticks in TxByteClkHS */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003568 fck = dsi_get_txbyteclkhs(dsidev);
3569
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003570 r = dsi_read_reg(dsidev, DSI_TIMING2);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303571 r = FLD_MOD(r, 1, 31, 31); /* HS_TX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003572 r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* HS_TX_TO_X16 */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003573 r = FLD_MOD(r, x4 ? 1 : 0, 29, 29); /* HS_TX_TO_X8 (4 really) */
3574 r = FLD_MOD(r, ticks, 28, 16); /* HS_TX_TO_COUNTER */
3575 dsi_write_reg(dsidev, DSI_TIMING2, r);
3576
3577 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3578
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003579 DSSDBG("HS_TX_TO %lu ticks (%#x%s%s) = %lu ns\n",
3580 total_ticks,
3581 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303582 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003583}
Archit Taneja8af6ff02011-09-05 16:48:27 +05303584
Archit Taneja9e7e9372012-08-14 12:29:22 +05303585static void dsi_config_vp_num_line_buffers(struct platform_device *dsidev)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303586{
Archit Tanejadca2b152012-08-16 18:02:00 +05303587 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303588 int num_line_buffers;
3589
Archit Tanejadca2b152012-08-16 18:02:00 +05303590 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja02c39602012-08-10 15:01:33 +05303591 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Archit Tanejae67458a2012-08-13 14:17:30 +05303592 struct omap_video_timings *timings = &dsi->timings;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303593 /*
3594 * Don't use line buffers if width is greater than the video
3595 * port's line buffer size
3596 */
Tomi Valkeinen99322572013-03-05 10:37:02 +02003597 if (dsi->line_buffer_size <= timings->x_res * bpp / 8)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303598 num_line_buffers = 0;
3599 else
3600 num_line_buffers = 2;
3601 } else {
3602 /* Use maximum number of line buffers in command mode */
3603 num_line_buffers = 2;
3604 }
3605
3606 /* LINE_BUFFER */
3607 REG_FLD_MOD(dsidev, DSI_CTRL, num_line_buffers, 13, 12);
3608}
3609
Archit Taneja9e7e9372012-08-14 12:29:22 +05303610static void dsi_config_vp_sync_events(struct platform_device *dsidev)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303611{
Archit Taneja0b3ffe32012-08-13 22:13:39 +05303612 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02003613 bool sync_end;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303614 u32 r;
3615
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02003616 if (dsi->vm_timings.trans_mode == OMAP_DSS_DSI_PULSE_MODE)
3617 sync_end = true;
3618 else
3619 sync_end = false;
3620
Archit Taneja8af6ff02011-09-05 16:48:27 +05303621 r = dsi_read_reg(dsidev, DSI_CTRL);
Archit Tanejabd5a7b12012-06-26 12:38:31 +05303622 r = FLD_MOD(r, 1, 9, 9); /* VP_DE_POL */
3623 r = FLD_MOD(r, 1, 10, 10); /* VP_HSYNC_POL */
3624 r = FLD_MOD(r, 1, 11, 11); /* VP_VSYNC_POL */
Archit Taneja8af6ff02011-09-05 16:48:27 +05303625 r = FLD_MOD(r, 1, 15, 15); /* VP_VSYNC_START */
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02003626 r = FLD_MOD(r, sync_end, 16, 16); /* VP_VSYNC_END */
Archit Taneja8af6ff02011-09-05 16:48:27 +05303627 r = FLD_MOD(r, 1, 17, 17); /* VP_HSYNC_START */
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02003628 r = FLD_MOD(r, sync_end, 18, 18); /* VP_HSYNC_END */
Archit Taneja8af6ff02011-09-05 16:48:27 +05303629 dsi_write_reg(dsidev, DSI_CTRL, r);
3630}
3631
Archit Taneja9e7e9372012-08-14 12:29:22 +05303632static void dsi_config_blanking_modes(struct platform_device *dsidev)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303633{
Archit Taneja0b3ffe32012-08-13 22:13:39 +05303634 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3635 int blanking_mode = dsi->vm_timings.blanking_mode;
3636 int hfp_blanking_mode = dsi->vm_timings.hfp_blanking_mode;
3637 int hbp_blanking_mode = dsi->vm_timings.hbp_blanking_mode;
3638 int hsa_blanking_mode = dsi->vm_timings.hsa_blanking_mode;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303639 u32 r;
3640
3641 /*
3642 * 0 = TX FIFO packets sent or LPS in corresponding blanking periods
3643 * 1 = Long blanking packets are sent in corresponding blanking periods
3644 */
3645 r = dsi_read_reg(dsidev, DSI_CTRL);
3646 r = FLD_MOD(r, blanking_mode, 20, 20); /* BLANKING_MODE */
3647 r = FLD_MOD(r, hfp_blanking_mode, 21, 21); /* HFP_BLANKING */
3648 r = FLD_MOD(r, hbp_blanking_mode, 22, 22); /* HBP_BLANKING */
3649 r = FLD_MOD(r, hsa_blanking_mode, 23, 23); /* HSA_BLANKING */
3650 dsi_write_reg(dsidev, DSI_CTRL, r);
3651}
3652
Archit Taneja6f28c292012-05-15 11:32:18 +05303653/*
3654 * According to section 'HS Command Mode Interleaving' in OMAP TRM, Scenario 3
3655 * results in maximum transition time for data and clock lanes to enter and
3656 * exit HS mode. Hence, this is the scenario where the least amount of command
3657 * mode data can be interleaved. We program the minimum amount of TXBYTECLKHS
3658 * clock cycles that can be used to interleave command mode data in HS so that
3659 * all scenarios are satisfied.
3660 */
3661static int dsi_compute_interleave_hs(int blank, bool ddr_alwon, int enter_hs,
3662 int exit_hs, int exiths_clk, int ddr_pre, int ddr_post)
3663{
3664 int transition;
3665
3666 /*
3667 * If DDR_CLK_ALWAYS_ON is set, we need to consider HS mode transition
3668 * time of data lanes only, if it isn't set, we need to consider HS
3669 * transition time of both data and clock lanes. HS transition time
3670 * of Scenario 3 is considered.
3671 */
3672 if (ddr_alwon) {
3673 transition = enter_hs + exit_hs + max(enter_hs, 2) + 1;
3674 } else {
3675 int trans1, trans2;
3676 trans1 = ddr_pre + enter_hs + exit_hs + max(enter_hs, 2) + 1;
3677 trans2 = ddr_pre + enter_hs + exiths_clk + ddr_post + ddr_pre +
3678 enter_hs + 1;
3679 transition = max(trans1, trans2);
3680 }
3681
3682 return blank > transition ? blank - transition : 0;
3683}
3684
3685/*
3686 * According to section 'LP Command Mode Interleaving' in OMAP TRM, Scenario 1
3687 * results in maximum transition time for data lanes to enter and exit LP mode.
3688 * Hence, this is the scenario where the least amount of command mode data can
3689 * be interleaved. We program the minimum amount of bytes that can be
3690 * interleaved in LP so that all scenarios are satisfied.
3691 */
3692static int dsi_compute_interleave_lp(int blank, int enter_hs, int exit_hs,
3693 int lp_clk_div, int tdsi_fclk)
3694{
3695 int trans_lp; /* time required for a LP transition, in TXBYTECLKHS */
3696 int tlp_avail; /* time left for interleaving commands, in CLKIN4DDR */
3697 int ttxclkesc; /* period of LP transmit escape clock, in CLKIN4DDR */
3698 int thsbyte_clk = 16; /* Period of TXBYTECLKHS clock, in CLKIN4DDR */
3699 int lp_inter; /* cmd mode data that can be interleaved, in bytes */
3700
3701 /* maximum LP transition time according to Scenario 1 */
3702 trans_lp = exit_hs + max(enter_hs, 2) + 1;
3703
3704 /* CLKIN4DDR = 16 * TXBYTECLKHS */
3705 tlp_avail = thsbyte_clk * (blank - trans_lp);
3706
Archit Taneja2e063c32012-06-04 13:36:34 +05303707 ttxclkesc = tdsi_fclk * lp_clk_div;
Archit Taneja6f28c292012-05-15 11:32:18 +05303708
3709 lp_inter = ((tlp_avail - 8 * thsbyte_clk - 5 * tdsi_fclk) / ttxclkesc -
3710 26) / 16;
3711
3712 return max(lp_inter, 0);
3713}
3714
Tomi Valkeinen57612172012-11-27 17:32:36 +02003715static void dsi_config_cmd_mode_interleaving(struct platform_device *dsidev)
Archit Taneja6f28c292012-05-15 11:32:18 +05303716{
Archit Taneja6f28c292012-05-15 11:32:18 +05303717 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3718 int blanking_mode;
3719 int hfp_blanking_mode, hbp_blanking_mode, hsa_blanking_mode;
3720 int hsa, hfp, hbp, width_bytes, bllp, lp_clk_div;
3721 int ddr_clk_pre, ddr_clk_post, enter_hs_mode_lat, exit_hs_mode_lat;
3722 int tclk_trail, ths_exit, exiths_clk;
3723 bool ddr_alwon;
Archit Tanejae67458a2012-08-13 14:17:30 +05303724 struct omap_video_timings *timings = &dsi->timings;
Archit Taneja02c39602012-08-10 15:01:33 +05303725 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja6f28c292012-05-15 11:32:18 +05303726 int ndl = dsi->num_lanes_used - 1;
Tomi Valkeinenacf604b2014-11-07 13:13:24 +02003727 int dsi_fclk_hsdiv = dsi->user_dsi_cinfo.regm_hsdiv[HSDIV_DSI] + 1;
Archit Taneja6f28c292012-05-15 11:32:18 +05303728 int hsa_interleave_hs = 0, hsa_interleave_lp = 0;
3729 int hfp_interleave_hs = 0, hfp_interleave_lp = 0;
3730 int hbp_interleave_hs = 0, hbp_interleave_lp = 0;
3731 int bl_interleave_hs = 0, bl_interleave_lp = 0;
3732 u32 r;
3733
3734 r = dsi_read_reg(dsidev, DSI_CTRL);
3735 blanking_mode = FLD_GET(r, 20, 20);
3736 hfp_blanking_mode = FLD_GET(r, 21, 21);
3737 hbp_blanking_mode = FLD_GET(r, 22, 22);
3738 hsa_blanking_mode = FLD_GET(r, 23, 23);
3739
3740 r = dsi_read_reg(dsidev, DSI_VM_TIMING1);
3741 hbp = FLD_GET(r, 11, 0);
3742 hfp = FLD_GET(r, 23, 12);
3743 hsa = FLD_GET(r, 31, 24);
3744
3745 r = dsi_read_reg(dsidev, DSI_CLK_TIMING);
3746 ddr_clk_post = FLD_GET(r, 7, 0);
3747 ddr_clk_pre = FLD_GET(r, 15, 8);
3748
3749 r = dsi_read_reg(dsidev, DSI_VM_TIMING7);
3750 exit_hs_mode_lat = FLD_GET(r, 15, 0);
3751 enter_hs_mode_lat = FLD_GET(r, 31, 16);
3752
3753 r = dsi_read_reg(dsidev, DSI_CLK_CTRL);
3754 lp_clk_div = FLD_GET(r, 12, 0);
3755 ddr_alwon = FLD_GET(r, 13, 13);
3756
3757 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
3758 ths_exit = FLD_GET(r, 7, 0);
3759
3760 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
3761 tclk_trail = FLD_GET(r, 15, 8);
3762
3763 exiths_clk = ths_exit + tclk_trail;
3764
3765 width_bytes = DIV_ROUND_UP(timings->x_res * bpp, 8);
3766 bllp = hbp + hfp + hsa + DIV_ROUND_UP(width_bytes + 6, ndl);
3767
3768 if (!hsa_blanking_mode) {
3769 hsa_interleave_hs = dsi_compute_interleave_hs(hsa, ddr_alwon,
3770 enter_hs_mode_lat, exit_hs_mode_lat,
3771 exiths_clk, ddr_clk_pre, ddr_clk_post);
3772 hsa_interleave_lp = dsi_compute_interleave_lp(hsa,
3773 enter_hs_mode_lat, exit_hs_mode_lat,
3774 lp_clk_div, dsi_fclk_hsdiv);
3775 }
3776
3777 if (!hfp_blanking_mode) {
3778 hfp_interleave_hs = dsi_compute_interleave_hs(hfp, ddr_alwon,
3779 enter_hs_mode_lat, exit_hs_mode_lat,
3780 exiths_clk, ddr_clk_pre, ddr_clk_post);
3781 hfp_interleave_lp = dsi_compute_interleave_lp(hfp,
3782 enter_hs_mode_lat, exit_hs_mode_lat,
3783 lp_clk_div, dsi_fclk_hsdiv);
3784 }
3785
3786 if (!hbp_blanking_mode) {
3787 hbp_interleave_hs = dsi_compute_interleave_hs(hbp, ddr_alwon,
3788 enter_hs_mode_lat, exit_hs_mode_lat,
3789 exiths_clk, ddr_clk_pre, ddr_clk_post);
3790
3791 hbp_interleave_lp = dsi_compute_interleave_lp(hbp,
3792 enter_hs_mode_lat, exit_hs_mode_lat,
3793 lp_clk_div, dsi_fclk_hsdiv);
3794 }
3795
3796 if (!blanking_mode) {
3797 bl_interleave_hs = dsi_compute_interleave_hs(bllp, ddr_alwon,
3798 enter_hs_mode_lat, exit_hs_mode_lat,
3799 exiths_clk, ddr_clk_pre, ddr_clk_post);
3800
3801 bl_interleave_lp = dsi_compute_interleave_lp(bllp,
3802 enter_hs_mode_lat, exit_hs_mode_lat,
3803 lp_clk_div, dsi_fclk_hsdiv);
3804 }
3805
3806 DSSDBG("DSI HS interleaving(TXBYTECLKHS) HSA %d, HFP %d, HBP %d, BLLP %d\n",
3807 hsa_interleave_hs, hfp_interleave_hs, hbp_interleave_hs,
3808 bl_interleave_hs);
3809
3810 DSSDBG("DSI LP interleaving(bytes) HSA %d, HFP %d, HBP %d, BLLP %d\n",
3811 hsa_interleave_lp, hfp_interleave_lp, hbp_interleave_lp,
3812 bl_interleave_lp);
3813
3814 r = dsi_read_reg(dsidev, DSI_VM_TIMING4);
3815 r = FLD_MOD(r, hsa_interleave_hs, 23, 16);
3816 r = FLD_MOD(r, hfp_interleave_hs, 15, 8);
3817 r = FLD_MOD(r, hbp_interleave_hs, 7, 0);
3818 dsi_write_reg(dsidev, DSI_VM_TIMING4, r);
3819
3820 r = dsi_read_reg(dsidev, DSI_VM_TIMING5);
3821 r = FLD_MOD(r, hsa_interleave_lp, 23, 16);
3822 r = FLD_MOD(r, hfp_interleave_lp, 15, 8);
3823 r = FLD_MOD(r, hbp_interleave_lp, 7, 0);
3824 dsi_write_reg(dsidev, DSI_VM_TIMING5, r);
3825
3826 r = dsi_read_reg(dsidev, DSI_VM_TIMING6);
3827 r = FLD_MOD(r, bl_interleave_hs, 31, 15);
3828 r = FLD_MOD(r, bl_interleave_lp, 16, 0);
3829 dsi_write_reg(dsidev, DSI_VM_TIMING6, r);
3830}
3831
Tomi Valkeinen57612172012-11-27 17:32:36 +02003832static int dsi_proto_config(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003833{
Archit Taneja02c39602012-08-10 15:01:33 +05303834 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003835 u32 r;
3836 int buswidth = 0;
3837
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303838 dsi_config_tx_fifo(dsidev, DSI_FIFO_SIZE_32,
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02003839 DSI_FIFO_SIZE_32,
3840 DSI_FIFO_SIZE_32,
3841 DSI_FIFO_SIZE_32);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003842
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303843 dsi_config_rx_fifo(dsidev, DSI_FIFO_SIZE_32,
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02003844 DSI_FIFO_SIZE_32,
3845 DSI_FIFO_SIZE_32,
3846 DSI_FIFO_SIZE_32);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003847
3848 /* XXX what values for the timeouts? */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303849 dsi_set_stop_state_counter(dsidev, 0x1000, false, false);
3850 dsi_set_ta_timeout(dsidev, 0x1fff, true, true);
3851 dsi_set_lp_rx_timeout(dsidev, 0x1fff, true, true);
3852 dsi_set_hs_tx_timeout(dsidev, 0x1fff, true, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003853
Archit Taneja02c39602012-08-10 15:01:33 +05303854 switch (dsi_get_pixel_size(dsi->pix_fmt)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003855 case 16:
3856 buswidth = 0;
3857 break;
3858 case 18:
3859 buswidth = 1;
3860 break;
3861 case 24:
3862 buswidth = 2;
3863 break;
3864 default:
3865 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03003866 return -EINVAL;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003867 }
3868
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303869 r = dsi_read_reg(dsidev, DSI_CTRL);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003870 r = FLD_MOD(r, 1, 1, 1); /* CS_RX_EN */
3871 r = FLD_MOD(r, 1, 2, 2); /* ECC_RX_EN */
3872 r = FLD_MOD(r, 1, 3, 3); /* TX_FIFO_ARBITRATION */
3873 r = FLD_MOD(r, 1, 4, 4); /* VP_CLK_RATIO, always 1, see errata*/
3874 r = FLD_MOD(r, buswidth, 7, 6); /* VP_DATA_BUS_WIDTH */
3875 r = FLD_MOD(r, 0, 8, 8); /* VP_CLK_POL */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003876 r = FLD_MOD(r, 1, 14, 14); /* TRIGGER_RESET_MODE */
3877 r = FLD_MOD(r, 1, 19, 19); /* EOT_ENABLE */
Archit Taneja9613c022011-03-22 06:33:36 -05003878 if (!dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC)) {
3879 r = FLD_MOD(r, 1, 24, 24); /* DCS_CMD_ENABLE */
3880 /* DCS_CMD_CODE, 1=start, 0=continue */
3881 r = FLD_MOD(r, 0, 25, 25);
3882 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003883
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303884 dsi_write_reg(dsidev, DSI_CTRL, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003885
Archit Taneja9e7e9372012-08-14 12:29:22 +05303886 dsi_config_vp_num_line_buffers(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303887
Archit Tanejadca2b152012-08-16 18:02:00 +05303888 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja9e7e9372012-08-14 12:29:22 +05303889 dsi_config_vp_sync_events(dsidev);
3890 dsi_config_blanking_modes(dsidev);
Tomi Valkeinen57612172012-11-27 17:32:36 +02003891 dsi_config_cmd_mode_interleaving(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303892 }
3893
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303894 dsi_vc_initial_config(dsidev, 0);
3895 dsi_vc_initial_config(dsidev, 1);
3896 dsi_vc_initial_config(dsidev, 2);
3897 dsi_vc_initial_config(dsidev, 3);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003898
3899 return 0;
3900}
3901
Archit Taneja9e7e9372012-08-14 12:29:22 +05303902static void dsi_proto_timings(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003903{
Tomi Valkeinendb186442011-10-13 16:12:29 +03003904 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003905 unsigned tlpx, tclk_zero, tclk_prepare, tclk_trail;
3906 unsigned tclk_pre, tclk_post;
3907 unsigned ths_prepare, ths_prepare_ths_zero, ths_zero;
3908 unsigned ths_trail, ths_exit;
3909 unsigned ddr_clk_pre, ddr_clk_post;
3910 unsigned enter_hs_mode_lat, exit_hs_mode_lat;
3911 unsigned ths_eot;
Tomi Valkeinendb186442011-10-13 16:12:29 +03003912 int ndl = dsi->num_lanes_used - 1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003913 u32 r;
3914
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303915 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003916 ths_prepare = FLD_GET(r, 31, 24);
3917 ths_prepare_ths_zero = FLD_GET(r, 23, 16);
3918 ths_zero = ths_prepare_ths_zero - ths_prepare;
3919 ths_trail = FLD_GET(r, 15, 8);
3920 ths_exit = FLD_GET(r, 7, 0);
3921
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303922 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
Tomi Valkeinene84dc1c2012-09-24 09:34:52 +03003923 tlpx = FLD_GET(r, 20, 16) * 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003924 tclk_trail = FLD_GET(r, 15, 8);
3925 tclk_zero = FLD_GET(r, 7, 0);
3926
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303927 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003928 tclk_prepare = FLD_GET(r, 7, 0);
3929
3930 /* min 8*UI */
3931 tclk_pre = 20;
3932 /* min 60ns + 52*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303933 tclk_post = ns2ddr(dsidev, 60) + 26;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003934
Archit Taneja8af6ff02011-09-05 16:48:27 +05303935 ths_eot = DIV_ROUND_UP(4, ndl);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003936
3937 ddr_clk_pre = DIV_ROUND_UP(tclk_pre + tlpx + tclk_zero + tclk_prepare,
3938 4);
3939 ddr_clk_post = DIV_ROUND_UP(tclk_post + ths_trail, 4) + ths_eot;
3940
3941 BUG_ON(ddr_clk_pre == 0 || ddr_clk_pre > 255);
3942 BUG_ON(ddr_clk_post == 0 || ddr_clk_post > 255);
3943
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303944 r = dsi_read_reg(dsidev, DSI_CLK_TIMING);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003945 r = FLD_MOD(r, ddr_clk_pre, 15, 8);
3946 r = FLD_MOD(r, ddr_clk_post, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303947 dsi_write_reg(dsidev, DSI_CLK_TIMING, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003948
3949 DSSDBG("ddr_clk_pre %u, ddr_clk_post %u\n",
3950 ddr_clk_pre,
3951 ddr_clk_post);
3952
3953 enter_hs_mode_lat = 1 + DIV_ROUND_UP(tlpx, 4) +
3954 DIV_ROUND_UP(ths_prepare, 4) +
3955 DIV_ROUND_UP(ths_zero + 3, 4);
3956
3957 exit_hs_mode_lat = DIV_ROUND_UP(ths_trail + ths_exit, 4) + 1 + ths_eot;
3958
3959 r = FLD_VAL(enter_hs_mode_lat, 31, 16) |
3960 FLD_VAL(exit_hs_mode_lat, 15, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303961 dsi_write_reg(dsidev, DSI_VM_TIMING7, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003962
3963 DSSDBG("enter_hs_mode_lat %u, exit_hs_mode_lat %u\n",
3964 enter_hs_mode_lat, exit_hs_mode_lat);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303965
Archit Tanejadca2b152012-08-16 18:02:00 +05303966 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja8af6ff02011-09-05 16:48:27 +05303967 /* TODO: Implement a video mode check_timings function */
Archit Taneja0b3ffe32012-08-13 22:13:39 +05303968 int hsa = dsi->vm_timings.hsa;
3969 int hfp = dsi->vm_timings.hfp;
3970 int hbp = dsi->vm_timings.hbp;
3971 int vsa = dsi->vm_timings.vsa;
3972 int vfp = dsi->vm_timings.vfp;
3973 int vbp = dsi->vm_timings.vbp;
3974 int window_sync = dsi->vm_timings.window_sync;
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02003975 bool hsync_end;
Archit Tanejae67458a2012-08-13 14:17:30 +05303976 struct omap_video_timings *timings = &dsi->timings;
Archit Taneja02c39602012-08-10 15:01:33 +05303977 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303978 int tl, t_he, width_bytes;
3979
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02003980 hsync_end = dsi->vm_timings.trans_mode == OMAP_DSS_DSI_PULSE_MODE;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303981 t_he = hsync_end ?
3982 ((hsa == 0 && ndl == 3) ? 1 : DIV_ROUND_UP(4, ndl)) : 0;
3983
3984 width_bytes = DIV_ROUND_UP(timings->x_res * bpp, 8);
3985
3986 /* TL = t_HS + HSA + t_HE + HFP + ceil((WC + 6) / NDL) + HBP */
3987 tl = DIV_ROUND_UP(4, ndl) + (hsync_end ? hsa : 0) + t_he + hfp +
3988 DIV_ROUND_UP(width_bytes + 6, ndl) + hbp;
3989
3990 DSSDBG("HBP: %d, HFP: %d, HSA: %d, TL: %d TXBYTECLKHS\n", hbp,
3991 hfp, hsync_end ? hsa : 0, tl);
3992 DSSDBG("VBP: %d, VFP: %d, VSA: %d, VACT: %d lines\n", vbp, vfp,
3993 vsa, timings->y_res);
3994
3995 r = dsi_read_reg(dsidev, DSI_VM_TIMING1);
3996 r = FLD_MOD(r, hbp, 11, 0); /* HBP */
3997 r = FLD_MOD(r, hfp, 23, 12); /* HFP */
3998 r = FLD_MOD(r, hsync_end ? hsa : 0, 31, 24); /* HSA */
3999 dsi_write_reg(dsidev, DSI_VM_TIMING1, r);
4000
4001 r = dsi_read_reg(dsidev, DSI_VM_TIMING2);
4002 r = FLD_MOD(r, vbp, 7, 0); /* VBP */
4003 r = FLD_MOD(r, vfp, 15, 8); /* VFP */
4004 r = FLD_MOD(r, vsa, 23, 16); /* VSA */
4005 r = FLD_MOD(r, window_sync, 27, 24); /* WINDOW_SYNC */
4006 dsi_write_reg(dsidev, DSI_VM_TIMING2, r);
4007
4008 r = dsi_read_reg(dsidev, DSI_VM_TIMING3);
4009 r = FLD_MOD(r, timings->y_res, 14, 0); /* VACT */
4010 r = FLD_MOD(r, tl, 31, 16); /* TL */
4011 dsi_write_reg(dsidev, DSI_VM_TIMING3, r);
4012 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004013}
4014
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03004015static int dsi_configure_pins(struct omap_dss_device *dssdev,
Tomi Valkeinene4a9e942012-03-28 15:58:56 +03004016 const struct omap_dsi_pin_config *pin_cfg)
4017{
4018 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4019 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4020 int num_pins;
4021 const int *pins;
4022 struct dsi_lane_config lanes[DSI_MAX_NR_LANES];
4023 int num_lanes;
4024 int i;
4025
4026 static const enum dsi_lane_function functions[] = {
4027 DSI_LANE_CLK,
4028 DSI_LANE_DATA1,
4029 DSI_LANE_DATA2,
4030 DSI_LANE_DATA3,
4031 DSI_LANE_DATA4,
4032 };
4033
4034 num_pins = pin_cfg->num_pins;
4035 pins = pin_cfg->pins;
4036
4037 if (num_pins < 4 || num_pins > dsi->num_lanes_supported * 2
4038 || num_pins % 2 != 0)
4039 return -EINVAL;
4040
4041 for (i = 0; i < DSI_MAX_NR_LANES; ++i)
4042 lanes[i].function = DSI_LANE_UNUSED;
4043
4044 num_lanes = 0;
4045
4046 for (i = 0; i < num_pins; i += 2) {
4047 u8 lane, pol;
4048 int dx, dy;
4049
4050 dx = pins[i];
4051 dy = pins[i + 1];
4052
4053 if (dx < 0 || dx >= dsi->num_lanes_supported * 2)
4054 return -EINVAL;
4055
4056 if (dy < 0 || dy >= dsi->num_lanes_supported * 2)
4057 return -EINVAL;
4058
4059 if (dx & 1) {
4060 if (dy != dx - 1)
4061 return -EINVAL;
4062 pol = 1;
4063 } else {
4064 if (dy != dx + 1)
4065 return -EINVAL;
4066 pol = 0;
4067 }
4068
4069 lane = dx / 2;
4070
4071 lanes[lane].function = functions[i / 2];
4072 lanes[lane].polarity = pol;
4073 num_lanes++;
4074 }
4075
4076 memcpy(dsi->lanes, lanes, sizeof(dsi->lanes));
4077 dsi->num_lanes_used = num_lanes;
4078
4079 return 0;
4080}
Tomi Valkeinene4a9e942012-03-28 15:58:56 +03004081
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03004082static int dsi_enable_video_output(struct omap_dss_device *dssdev, int channel)
Archit Taneja8af6ff02011-09-05 16:48:27 +05304083{
4084 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejae67458a2012-08-13 14:17:30 +05304085 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen57612172012-11-27 17:32:36 +02004086 struct omap_overlay_manager *mgr = dsi->output.manager;
Archit Taneja02c39602012-08-10 15:01:33 +05304087 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +03004088 struct omap_dss_device *out = &dsi->output;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304089 u8 data_type;
4090 u16 word_count;
Tomi Valkeinen33ca2372011-11-21 13:42:58 +02004091 int r;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304092
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004093 if (out == NULL || out->manager == NULL) {
4094 DSSERR("failed to enable display: no output/manager\n");
4095 return -ENODEV;
4096 }
4097
4098 r = dsi_display_init_dispc(dsidev, mgr);
4099 if (r)
4100 goto err_init_dispc;
4101
Archit Tanejadca2b152012-08-16 18:02:00 +05304102 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja02c39602012-08-10 15:01:33 +05304103 switch (dsi->pix_fmt) {
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004104 case OMAP_DSS_DSI_FMT_RGB888:
4105 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_24;
4106 break;
4107 case OMAP_DSS_DSI_FMT_RGB666:
4108 data_type = MIPI_DSI_PIXEL_STREAM_3BYTE_18;
4109 break;
4110 case OMAP_DSS_DSI_FMT_RGB666_PACKED:
4111 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_18;
4112 break;
4113 case OMAP_DSS_DSI_FMT_RGB565:
4114 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_16;
4115 break;
4116 default:
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004117 r = -EINVAL;
4118 goto err_pix_fmt;
Joe Perchescf6ac4ce2013-10-08 16:23:24 -07004119 }
Archit Taneja8af6ff02011-09-05 16:48:27 +05304120
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004121 dsi_if_enable(dsidev, false);
4122 dsi_vc_enable(dsidev, channel, false);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304123
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004124 /* MODE, 1 = video mode */
4125 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 4, 4);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304126
Archit Tanejae67458a2012-08-13 14:17:30 +05304127 word_count = DIV_ROUND_UP(dsi->timings.x_res * bpp, 8);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304128
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004129 dsi_vc_write_long_header(dsidev, channel, data_type,
4130 word_count, 0);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304131
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004132 dsi_vc_enable(dsidev, channel, true);
4133 dsi_if_enable(dsidev, true);
4134 }
Archit Taneja8af6ff02011-09-05 16:48:27 +05304135
Archit Tanejaeea83402012-09-04 11:42:36 +05304136 r = dss_mgr_enable(mgr);
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004137 if (r)
4138 goto err_mgr_enable;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304139
4140 return 0;
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004141
4142err_mgr_enable:
4143 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
4144 dsi_if_enable(dsidev, false);
4145 dsi_vc_enable(dsidev, channel, false);
4146 }
4147err_pix_fmt:
4148 dsi_display_uninit_dispc(dsidev, mgr);
4149err_init_dispc:
4150 return r;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304151}
Archit Taneja8af6ff02011-09-05 16:48:27 +05304152
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03004153static void dsi_disable_video_output(struct omap_dss_device *dssdev, int channel)
Archit Taneja8af6ff02011-09-05 16:48:27 +05304154{
4155 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejadca2b152012-08-16 18:02:00 +05304156 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen57612172012-11-27 17:32:36 +02004157 struct omap_overlay_manager *mgr = dsi->output.manager;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304158
Archit Tanejadca2b152012-08-16 18:02:00 +05304159 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004160 dsi_if_enable(dsidev, false);
4161 dsi_vc_enable(dsidev, channel, false);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304162
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004163 /* MODE, 0 = command mode */
4164 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 0, 4, 4);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304165
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004166 dsi_vc_enable(dsidev, channel, true);
4167 dsi_if_enable(dsidev, true);
4168 }
Archit Taneja8af6ff02011-09-05 16:48:27 +05304169
Archit Tanejaeea83402012-09-04 11:42:36 +05304170 dss_mgr_disable(mgr);
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004171
4172 dsi_display_uninit_dispc(dsidev, mgr);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304173}
Archit Taneja8af6ff02011-09-05 16:48:27 +05304174
Tomi Valkeinen57612172012-11-27 17:32:36 +02004175static void dsi_update_screen_dispc(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004176{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304177 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen57612172012-11-27 17:32:36 +02004178 struct omap_overlay_manager *mgr = dsi->output.manager;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004179 unsigned bytespp;
4180 unsigned bytespl;
4181 unsigned bytespf;
4182 unsigned total_len;
4183 unsigned packet_payload;
4184 unsigned packet_len;
4185 u32 l;
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004186 int r;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304187 const unsigned channel = dsi->update_channel;
Tomi Valkeinen99322572013-03-05 10:37:02 +02004188 const unsigned line_buf_size = dsi->line_buffer_size;
Archit Taneja55cd63a2012-08-09 15:41:13 +05304189 u16 w = dsi->timings.x_res;
4190 u16 h = dsi->timings.y_res;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004191
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004192 DSSDBG("dsi_update_screen_dispc(%dx%d)\n", w, h);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004193
Archit Tanejad6049142011-08-22 11:58:08 +05304194 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_VP);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004195
Archit Taneja02c39602012-08-10 15:01:33 +05304196 bytespp = dsi_get_pixel_size(dsi->pix_fmt) / 8;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004197 bytespl = w * bytespp;
4198 bytespf = bytespl * h;
4199
4200 /* NOTE: packet_payload has to be equal to N * bytespl, where N is
4201 * number of lines in a packet. See errata about VP_CLK_RATIO */
4202
4203 if (bytespf < line_buf_size)
4204 packet_payload = bytespf;
4205 else
4206 packet_payload = (line_buf_size) / bytespl * bytespl;
4207
4208 packet_len = packet_payload + 1; /* 1 byte for DCS cmd */
4209 total_len = (bytespf / packet_payload) * packet_len;
4210
4211 if (bytespf % packet_payload)
4212 total_len += (bytespf % packet_payload) + 1;
4213
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004214 l = FLD_VAL(total_len, 23, 0); /* TE_SIZE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304215 dsi_write_reg(dsidev, DSI_VC_TE(channel), l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004216
Archit Taneja7a7c48f2011-08-25 18:25:03 +05304217 dsi_vc_write_long_header(dsidev, channel, MIPI_DSI_DCS_LONG_WRITE,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304218 packet_len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004219
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304220 if (dsi->te_enabled)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004221 l = FLD_MOD(l, 1, 30, 30); /* TE_EN */
4222 else
4223 l = FLD_MOD(l, 1, 31, 31); /* TE_START */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304224 dsi_write_reg(dsidev, DSI_VC_TE(channel), l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004225
4226 /* We put SIDLEMODE to no-idle for the duration of the transfer,
4227 * because DSS interrupts are not capable of waking up the CPU and the
4228 * framedone interrupt could be delayed for quite a long time. I think
4229 * the same goes for any DSS interrupts, but for some reason I have not
4230 * seen the problem anywhere else than here.
4231 */
4232 dispc_disable_sidle();
4233
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304234 dsi_perf_mark_start(dsidev);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004235
Archit Taneja49dbf582011-05-16 15:17:07 +05304236 r = schedule_delayed_work(&dsi->framedone_timeout_work,
4237 msecs_to_jiffies(250));
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004238 BUG_ON(r == 0);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004239
Archit Tanejaeea83402012-09-04 11:42:36 +05304240 dss_mgr_set_timings(mgr, &dsi->timings);
Archit Taneja55cd63a2012-08-09 15:41:13 +05304241
Archit Tanejaeea83402012-09-04 11:42:36 +05304242 dss_mgr_start_update(mgr);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004243
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304244 if (dsi->te_enabled) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004245 /* disable LP_RX_TO, so that we can receive TE. Time to wait
4246 * for TE is longer than the timer allows */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304247 REG_FLD_MOD(dsidev, DSI_TIMING2, 0, 15, 15); /* LP_RX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004248
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304249 dsi_vc_send_bta(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004250
4251#ifdef DSI_CATCH_MISSING_TE
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304252 mod_timer(&dsi->te_timer, jiffies + msecs_to_jiffies(250));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004253#endif
4254 }
4255}
4256
4257#ifdef DSI_CATCH_MISSING_TE
4258static void dsi_te_timeout(unsigned long arg)
4259{
4260 DSSERR("TE not received for 250ms!\n");
4261}
4262#endif
4263
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304264static void dsi_handle_framedone(struct platform_device *dsidev, int error)
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004265{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304266 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4267
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004268 /* SIDLEMODE back to smart-idle */
4269 dispc_enable_sidle();
4270
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304271 if (dsi->te_enabled) {
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004272 /* enable LP_RX_TO again after the TE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304273 REG_FLD_MOD(dsidev, DSI_TIMING2, 1, 15, 15); /* LP_RX_TO */
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004274 }
4275
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304276 dsi->framedone_callback(error, dsi->framedone_data);
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004277
4278 if (!error)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304279 dsi_perf_show(dsidev, "DISPC");
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004280}
4281
4282static void dsi_framedone_timeout_work_callback(struct work_struct *work)
4283{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304284 struct dsi_data *dsi = container_of(work, struct dsi_data,
4285 framedone_timeout_work.work);
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004286 /* XXX While extremely unlikely, we could get FRAMEDONE interrupt after
4287 * 250ms which would conflict with this timeout work. What should be
4288 * done is first cancel the transfer on the HW, and then cancel the
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004289 * possibly scheduled framedone work. However, cancelling the transfer
4290 * on the HW is buggy, and would probably require resetting the whole
4291 * DSI */
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004292
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004293 DSSERR("Framedone not received for 250ms!\n");
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004294
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304295 dsi_handle_framedone(dsi->pdev, -ETIMEDOUT);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004296}
4297
Tomi Valkeinen15502022012-10-10 13:59:07 +03004298static void dsi_framedone_irq_callback(void *data)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004299{
Archit Taneja9e7e9372012-08-14 12:29:22 +05304300 struct platform_device *dsidev = (struct platform_device *) data;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304301 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4302
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004303 /* Note: We get FRAMEDONE when DISPC has finished sending pixels and
4304 * turns itself off. However, DSI still has the pixels in its buffers,
4305 * and is sending the data.
4306 */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004307
Tejun Heo136b5722012-08-21 13:18:24 -07004308 cancel_delayed_work(&dsi->framedone_timeout_work);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004309
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304310 dsi_handle_framedone(dsidev, 0);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004311}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004312
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03004313static int dsi_update(struct omap_dss_device *dssdev, int channel,
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004314 void (*callback)(int, void *), void *data)
4315{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304316 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304317 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004318 u16 dw, dh;
4319
4320 dsi_perf_mark_setup(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304321
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304322 dsi->update_channel = channel;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004323
Tomi Valkeinen4a9e78a2011-08-15 11:22:21 +03004324 dsi->framedone_callback = callback;
4325 dsi->framedone_data = data;
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004326
Archit Tanejae3525742012-08-09 15:23:43 +05304327 dw = dsi->timings.x_res;
4328 dh = dsi->timings.y_res;
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004329
Tomi Valkeinen477fed72013-10-02 14:41:24 +03004330#ifdef DSI_PERF_MEASURE
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004331 dsi->update_bytes = dw * dh *
Archit Taneja02c39602012-08-10 15:01:33 +05304332 dsi_get_pixel_size(dsi->pix_fmt) / 8;
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004333#endif
Tomi Valkeinen57612172012-11-27 17:32:36 +02004334 dsi_update_screen_dispc(dsidev);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004335
4336 return 0;
4337}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004338
4339/* Display funcs */
4340
Tomi Valkeinen57612172012-11-27 17:32:36 +02004341static int dsi_configure_dispc_clocks(struct platform_device *dsidev)
Archit Taneja7d2572f2012-06-29 14:31:07 +05304342{
Archit Taneja7d2572f2012-06-29 14:31:07 +05304343 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4344 struct dispc_clock_info dispc_cinfo;
4345 int r;
Tomi Valkeinen17518182013-03-07 11:21:45 +02004346 unsigned long fck;
Archit Taneja7d2572f2012-06-29 14:31:07 +05304347
4348 fck = dsi_get_pll_hsdiv_dispc_rate(dsidev);
4349
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02004350 dispc_cinfo.lck_div = dsi->user_dispc_cinfo.lck_div;
4351 dispc_cinfo.pck_div = dsi->user_dispc_cinfo.pck_div;
Archit Taneja7d2572f2012-06-29 14:31:07 +05304352
4353 r = dispc_calc_clock_rates(fck, &dispc_cinfo);
4354 if (r) {
4355 DSSERR("Failed to calc dispc clocks\n");
4356 return r;
4357 }
4358
4359 dsi->mgr_config.clock_info = dispc_cinfo;
4360
4361 return 0;
4362}
4363
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004364static int dsi_display_init_dispc(struct platform_device *dsidev,
4365 struct omap_overlay_manager *mgr)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004366{
Archit Taneja7d2572f2012-06-29 14:31:07 +05304367 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304368 int r;
Archit Taneja5a8b5722011-05-12 17:26:29 +05304369
Tomi Valkeinen4ce9e332013-03-05 17:11:16 +02004370 dss_select_lcd_clk_source(mgr->id, dsi->module_id == 0 ?
4371 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC :
4372 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC);
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004373
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004374 if (dsi->mode == OMAP_DSS_DSI_CMD_MODE) {
Tomi Valkeinen15502022012-10-10 13:59:07 +03004375 r = dss_mgr_register_framedone_handler(mgr,
4376 dsi_framedone_irq_callback, dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304377 if (r) {
Tomi Valkeinen15502022012-10-10 13:59:07 +03004378 DSSERR("can't register FRAMEDONE handler\n");
Archit Taneja7d2572f2012-06-29 14:31:07 +05304379 goto err;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304380 }
4381
Archit Taneja7d2572f2012-06-29 14:31:07 +05304382 dsi->mgr_config.stallmode = true;
4383 dsi->mgr_config.fifohandcheck = true;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304384 } else {
Archit Taneja7d2572f2012-06-29 14:31:07 +05304385 dsi->mgr_config.stallmode = false;
4386 dsi->mgr_config.fifohandcheck = false;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004387 }
4388
Archit Tanejabd5a7b12012-06-26 12:38:31 +05304389 /*
4390 * override interlace, logic level and edge related parameters in
4391 * omap_video_timings with default values
4392 */
Archit Tanejae67458a2012-08-13 14:17:30 +05304393 dsi->timings.interlace = false;
4394 dsi->timings.hsync_level = OMAPDSS_SIG_ACTIVE_HIGH;
4395 dsi->timings.vsync_level = OMAPDSS_SIG_ACTIVE_HIGH;
4396 dsi->timings.data_pclk_edge = OMAPDSS_DRIVE_SIG_RISING_EDGE;
4397 dsi->timings.de_level = OMAPDSS_SIG_ACTIVE_HIGH;
4398 dsi->timings.sync_pclk_edge = OMAPDSS_DRIVE_SIG_OPPOSITE_EDGES;
Archit Tanejabd5a7b12012-06-26 12:38:31 +05304399
Archit Tanejaeea83402012-09-04 11:42:36 +05304400 dss_mgr_set_timings(mgr, &dsi->timings);
Archit Tanejabd5a7b12012-06-26 12:38:31 +05304401
Tomi Valkeinen57612172012-11-27 17:32:36 +02004402 r = dsi_configure_dispc_clocks(dsidev);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304403 if (r)
4404 goto err1;
4405
4406 dsi->mgr_config.io_pad_mode = DSS_IO_PAD_MODE_BYPASS;
4407 dsi->mgr_config.video_port_width =
Archit Taneja02c39602012-08-10 15:01:33 +05304408 dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304409 dsi->mgr_config.lcden_sig_polarity = 0;
4410
Archit Tanejaeea83402012-09-04 11:42:36 +05304411 dss_mgr_set_lcd_config(mgr, &dsi->mgr_config);
Archit Tanejad21f43b2012-06-21 09:45:11 +05304412
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004413 return 0;
Archit Taneja7d2572f2012-06-29 14:31:07 +05304414err1:
Archit Tanejadca2b152012-08-16 18:02:00 +05304415 if (dsi->mode == OMAP_DSS_DSI_CMD_MODE)
Tomi Valkeinen15502022012-10-10 13:59:07 +03004416 dss_mgr_unregister_framedone_handler(mgr,
4417 dsi_framedone_irq_callback, dsidev);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304418err:
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004419 dss_select_lcd_clk_source(mgr->id, OMAP_DSS_CLK_SRC_FCK);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304420 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004421}
4422
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004423static void dsi_display_uninit_dispc(struct platform_device *dsidev,
4424 struct omap_overlay_manager *mgr)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004425{
Archit Tanejadca2b152012-08-16 18:02:00 +05304426 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4427
Tomi Valkeinen15502022012-10-10 13:59:07 +03004428 if (dsi->mode == OMAP_DSS_DSI_CMD_MODE)
4429 dss_mgr_unregister_framedone_handler(mgr,
4430 dsi_framedone_irq_callback, dsidev);
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004431
4432 dss_select_lcd_clk_source(mgr->id, OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004433}
4434
Tomi Valkeinen57612172012-11-27 17:32:36 +02004435static int dsi_configure_dsi_clocks(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004436{
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02004437 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004438 struct dsi_clock_info cinfo;
4439 int r;
4440
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02004441 cinfo = dsi->user_dsi_cinfo;
4442
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02004443 r = dsi_calc_clock_rates(dsidev, &cinfo);
Ville Syrjäläebf0a3f2010-04-22 22:50:05 +02004444 if (r) {
4445 DSSERR("Failed to calc dsi clocks\n");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004446 return r;
Ville Syrjäläebf0a3f2010-04-22 22:50:05 +02004447 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004448
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304449 r = dsi_pll_set_clock_div(dsidev, &cinfo);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004450 if (r) {
4451 DSSERR("Failed to set dsi clocks\n");
4452 return r;
4453 }
4454
4455 return 0;
4456}
4457
Tomi Valkeinen57612172012-11-27 17:32:36 +02004458static int dsi_display_init_dsi(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004459{
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004460 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004461 int r;
4462
Tomi Valkeinen1a7f4bf2014-08-06 13:31:47 +03004463 r = dsi_pll_init(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004464 if (r)
4465 goto err0;
4466
Tomi Valkeinen57612172012-11-27 17:32:36 +02004467 r = dsi_configure_dsi_clocks(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004468 if (r)
4469 goto err1;
4470
Tomi Valkeinen4ce9e332013-03-05 17:11:16 +02004471 dss_select_dsi_clk_source(dsi->module_id, dsi->module_id == 0 ?
4472 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI :
4473 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004474
4475 DSSDBG("PLL OK\n");
4476
Archit Taneja9e7e9372012-08-14 12:29:22 +05304477 r = dsi_cio_init(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004478 if (r)
4479 goto err2;
4480
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304481 _dsi_print_reset_status(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004482
Archit Taneja9e7e9372012-08-14 12:29:22 +05304483 dsi_proto_timings(dsidev);
Tomi Valkeinen57612172012-11-27 17:32:36 +02004484 dsi_set_lp_clk_divisor(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004485
4486 if (1)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304487 _dsi_print_reset_status(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004488
Tomi Valkeinen57612172012-11-27 17:32:36 +02004489 r = dsi_proto_config(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004490 if (r)
4491 goto err3;
4492
4493 /* enable interface */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304494 dsi_vc_enable(dsidev, 0, 1);
4495 dsi_vc_enable(dsidev, 1, 1);
4496 dsi_vc_enable(dsidev, 2, 1);
4497 dsi_vc_enable(dsidev, 3, 1);
4498 dsi_if_enable(dsidev, 1);
4499 dsi_force_tx_stop_mode_io(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004500
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004501 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004502err3:
Archit Taneja9e7e9372012-08-14 12:29:22 +05304503 dsi_cio_uninit(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004504err2:
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004505 dss_select_dsi_clk_source(dsi->module_id, OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004506err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304507 dsi_pll_uninit(dsidev, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004508err0:
4509 return r;
4510}
4511
Tomi Valkeinen57612172012-11-27 17:32:36 +02004512static void dsi_display_uninit_dsi(struct platform_device *dsidev,
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004513 bool disconnect_lanes, bool enter_ulps)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004514{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304515 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304516
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304517 if (enter_ulps && !dsi->ulps_enabled)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304518 dsi_enter_ulps(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03004519
Ville Syrjäläd7370102010-04-22 22:50:09 +02004520 /* disable interface */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304521 dsi_if_enable(dsidev, 0);
4522 dsi_vc_enable(dsidev, 0, 0);
4523 dsi_vc_enable(dsidev, 1, 0);
4524 dsi_vc_enable(dsidev, 2, 0);
4525 dsi_vc_enable(dsidev, 3, 0);
Ville Syrjäläd7370102010-04-22 22:50:09 +02004526
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004527 dss_select_dsi_clk_source(dsi->module_id, OMAP_DSS_CLK_SRC_FCK);
Archit Taneja9e7e9372012-08-14 12:29:22 +05304528 dsi_cio_uninit(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304529 dsi_pll_uninit(dsidev, disconnect_lanes);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004530}
4531
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03004532static int dsi_display_enable(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004533{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304534 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304535 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004536 int r = 0;
4537
4538 DSSDBG("dsi_display_enable\n");
4539
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304540 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004541
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304542 mutex_lock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004543
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004544 r = dsi_runtime_get(dsidev);
4545 if (r)
4546 goto err_get_dsi;
4547
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304548 dsi_enable_pll_clock(dsidev, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004549
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004550 _dsi_initialize_irq(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004551
Tomi Valkeinen57612172012-11-27 17:32:36 +02004552 r = dsi_display_init_dsi(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004553 if (r)
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004554 goto err_init_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004555
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304556 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004557
4558 return 0;
4559
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004560err_init_dsi:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304561 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004562 dsi_runtime_put(dsidev);
4563err_get_dsi:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304564 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004565 DSSDBG("dsi_display_enable FAILED\n");
4566 return r;
4567}
4568
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03004569static void dsi_display_disable(struct omap_dss_device *dssdev,
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004570 bool disconnect_lanes, bool enter_ulps)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004571{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304572 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304573 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304574
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004575 DSSDBG("dsi_display_disable\n");
4576
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304577 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004578
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304579 mutex_lock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004580
Tomi Valkeinen15ffa1d2011-06-16 14:34:06 +03004581 dsi_sync_vc(dsidev, 0);
4582 dsi_sync_vc(dsidev, 1);
4583 dsi_sync_vc(dsidev, 2);
4584 dsi_sync_vc(dsidev, 3);
4585
Tomi Valkeinen57612172012-11-27 17:32:36 +02004586 dsi_display_uninit_dsi(dsidev, disconnect_lanes, enter_ulps);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004587
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004588 dsi_runtime_put(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304589 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004590
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304591 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004592}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004593
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03004594static int dsi_enable_te(struct omap_dss_device *dssdev, bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004595{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304596 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4597 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4598
4599 dsi->te_enabled = enable;
Tomi Valkeinen225b6502010-01-11 15:11:01 +02004600 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004601}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004602
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004603#ifdef PRINT_VERBOSE_VM_TIMINGS
4604static void print_dsi_vm(const char *str,
4605 const struct omap_dss_dsi_videomode_timings *t)
4606{
4607 unsigned long byteclk = t->hsclk / 4;
4608 int bl, wc, pps, tot;
4609
4610 wc = DIV_ROUND_UP(t->hact * t->bitspp, 8);
4611 pps = DIV_ROUND_UP(wc + 6, t->ndl); /* pixel packet size */
4612 bl = t->hss + t->hsa + t->hse + t->hbp + t->hfp;
4613 tot = bl + pps;
4614
4615#define TO_DSI_T(x) ((u32)div64_u64((u64)x * 1000000000llu, byteclk))
4616
4617 pr_debug("%s bck %lu, %u/%u/%u/%u/%u/%u = %u+%u = %u, "
4618 "%u/%u/%u/%u/%u/%u = %u + %u = %u\n",
4619 str,
4620 byteclk,
4621 t->hss, t->hsa, t->hse, t->hbp, pps, t->hfp,
4622 bl, pps, tot,
4623 TO_DSI_T(t->hss),
4624 TO_DSI_T(t->hsa),
4625 TO_DSI_T(t->hse),
4626 TO_DSI_T(t->hbp),
4627 TO_DSI_T(pps),
4628 TO_DSI_T(t->hfp),
4629
4630 TO_DSI_T(bl),
4631 TO_DSI_T(pps),
4632
4633 TO_DSI_T(tot));
4634#undef TO_DSI_T
4635}
4636
4637static void print_dispc_vm(const char *str, const struct omap_video_timings *t)
4638{
Tomi Valkeinend8d789412013-04-10 14:12:14 +03004639 unsigned long pck = t->pixelclock;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004640 int hact, bl, tot;
4641
4642 hact = t->x_res;
4643 bl = t->hsw + t->hbp + t->hfp;
4644 tot = hact + bl;
4645
4646#define TO_DISPC_T(x) ((u32)div64_u64((u64)x * 1000000000llu, pck))
4647
4648 pr_debug("%s pck %lu, %u/%u/%u/%u = %u+%u = %u, "
4649 "%u/%u/%u/%u = %u + %u = %u\n",
4650 str,
4651 pck,
4652 t->hsw, t->hbp, hact, t->hfp,
4653 bl, hact, tot,
4654 TO_DISPC_T(t->hsw),
4655 TO_DISPC_T(t->hbp),
4656 TO_DISPC_T(hact),
4657 TO_DISPC_T(t->hfp),
4658 TO_DISPC_T(bl),
4659 TO_DISPC_T(hact),
4660 TO_DISPC_T(tot));
4661#undef TO_DISPC_T
4662}
4663
4664/* note: this is not quite accurate */
4665static void print_dsi_dispc_vm(const char *str,
4666 const struct omap_dss_dsi_videomode_timings *t)
4667{
4668 struct omap_video_timings vm = { 0 };
4669 unsigned long byteclk = t->hsclk / 4;
4670 unsigned long pck;
4671 u64 dsi_tput;
4672 int dsi_hact, dsi_htot;
4673
4674 dsi_tput = (u64)byteclk * t->ndl * 8;
4675 pck = (u32)div64_u64(dsi_tput, t->bitspp);
4676 dsi_hact = DIV_ROUND_UP(DIV_ROUND_UP(t->hact * t->bitspp, 8) + 6, t->ndl);
4677 dsi_htot = t->hss + t->hsa + t->hse + t->hbp + dsi_hact + t->hfp;
4678
Tomi Valkeinend8d789412013-04-10 14:12:14 +03004679 vm.pixelclock = pck;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004680 vm.hsw = div64_u64((u64)(t->hsa + t->hse) * pck, byteclk);
4681 vm.hbp = div64_u64((u64)t->hbp * pck, byteclk);
4682 vm.hfp = div64_u64((u64)t->hfp * pck, byteclk);
4683 vm.x_res = t->hact;
4684
4685 print_dispc_vm(str, &vm);
4686}
4687#endif /* PRINT_VERBOSE_VM_TIMINGS */
4688
4689static bool dsi_cm_calc_dispc_cb(int lckd, int pckd, unsigned long lck,
4690 unsigned long pck, void *data)
4691{
4692 struct dsi_clk_calc_ctx *ctx = data;
4693 struct omap_video_timings *t = &ctx->dispc_vm;
4694
4695 ctx->dispc_cinfo.lck_div = lckd;
4696 ctx->dispc_cinfo.pck_div = pckd;
4697 ctx->dispc_cinfo.lck = lck;
4698 ctx->dispc_cinfo.pck = pck;
4699
4700 *t = *ctx->config->timings;
Tomi Valkeinend8d789412013-04-10 14:12:14 +03004701 t->pixelclock = pck;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004702 t->x_res = ctx->config->timings->x_res;
4703 t->y_res = ctx->config->timings->y_res;
4704 t->hsw = t->hfp = t->hbp = t->vsw = 1;
4705 t->vfp = t->vbp = 0;
4706
4707 return true;
4708}
4709
4710static bool dsi_cm_calc_hsdiv_cb(int regm_dispc, unsigned long dispc,
4711 void *data)
4712{
4713 struct dsi_clk_calc_ctx *ctx = data;
4714
Tomi Valkeinenacf604b2014-11-07 13:13:24 +02004715 ctx->dsi_cinfo.regm_hsdiv[HSDIV_DISPC] = regm_dispc;
4716 ctx->dsi_cinfo.clkout[HSDIV_DISPC] = dispc;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004717
4718 return dispc_div_calc(dispc, ctx->req_pck_min, ctx->req_pck_max,
4719 dsi_cm_calc_dispc_cb, ctx);
4720}
4721
4722static bool dsi_cm_calc_pll_cb(int regn, int regm, unsigned long fint,
4723 unsigned long pll, void *data)
4724{
4725 struct dsi_clk_calc_ctx *ctx = data;
4726
4727 ctx->dsi_cinfo.regn = regn;
4728 ctx->dsi_cinfo.regm = regm;
4729 ctx->dsi_cinfo.fint = fint;
Tomi Valkeinen4a38aed2014-11-07 13:08:16 +02004730 ctx->dsi_cinfo.clkdco = pll;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004731
4732 return dsi_hsdiv_calc(ctx->dsidev, pll, ctx->req_pck_min,
4733 dsi_cm_calc_hsdiv_cb, ctx);
4734}
4735
4736static bool dsi_cm_calc(struct dsi_data *dsi,
4737 const struct omap_dss_dsi_config *cfg,
4738 struct dsi_clk_calc_ctx *ctx)
4739{
4740 unsigned long clkin;
4741 int bitspp, ndl;
4742 unsigned long pll_min, pll_max;
4743 unsigned long pck, txbyteclk;
4744
4745 clkin = clk_get_rate(dsi->sys_clk);
4746 bitspp = dsi_get_pixel_size(cfg->pixel_format);
4747 ndl = dsi->num_lanes_used - 1;
4748
4749 /*
4750 * Here we should calculate minimum txbyteclk to be able to send the
4751 * frame in time, and also to handle TE. That's not very simple, though,
4752 * especially as we go to LP between each pixel packet due to HW
4753 * "feature". So let's just estimate very roughly and multiply by 1.5.
4754 */
Tomi Valkeinend8d789412013-04-10 14:12:14 +03004755 pck = cfg->timings->pixelclock;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004756 pck = pck * 3 / 2;
4757 txbyteclk = pck * bitspp / 8 / ndl;
4758
4759 memset(ctx, 0, sizeof(*ctx));
4760 ctx->dsidev = dsi->pdev;
4761 ctx->config = cfg;
4762 ctx->req_pck_min = pck;
4763 ctx->req_pck_nom = pck;
4764 ctx->req_pck_max = pck * 3 / 2;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004765
4766 pll_min = max(cfg->hs_clk_min * 4, txbyteclk * 4 * 4);
4767 pll_max = cfg->hs_clk_max * 4;
4768
4769 return dsi_pll_calc(dsi->pdev, clkin,
4770 pll_min, pll_max,
4771 dsi_cm_calc_pll_cb, ctx);
4772}
4773
4774static bool dsi_vm_calc_blanking(struct dsi_clk_calc_ctx *ctx)
4775{
4776 struct dsi_data *dsi = dsi_get_dsidrv_data(ctx->dsidev);
4777 const struct omap_dss_dsi_config *cfg = ctx->config;
4778 int bitspp = dsi_get_pixel_size(cfg->pixel_format);
4779 int ndl = dsi->num_lanes_used - 1;
Tomi Valkeinen4a38aed2014-11-07 13:08:16 +02004780 unsigned long hsclk = ctx->dsi_cinfo.clkdco / 4;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004781 unsigned long byteclk = hsclk / 4;
4782
4783 unsigned long dispc_pck, req_pck_min, req_pck_nom, req_pck_max;
4784 int xres;
4785 int panel_htot, panel_hbl; /* pixels */
4786 int dispc_htot, dispc_hbl; /* pixels */
4787 int dsi_htot, dsi_hact, dsi_hbl, hss, hse; /* byteclks */
4788 int hfp, hsa, hbp;
4789 const struct omap_video_timings *req_vm;
4790 struct omap_video_timings *dispc_vm;
4791 struct omap_dss_dsi_videomode_timings *dsi_vm;
4792 u64 dsi_tput, dispc_tput;
4793
4794 dsi_tput = (u64)byteclk * ndl * 8;
4795
4796 req_vm = cfg->timings;
4797 req_pck_min = ctx->req_pck_min;
4798 req_pck_max = ctx->req_pck_max;
4799 req_pck_nom = ctx->req_pck_nom;
4800
4801 dispc_pck = ctx->dispc_cinfo.pck;
4802 dispc_tput = (u64)dispc_pck * bitspp;
4803
4804 xres = req_vm->x_res;
4805
4806 panel_hbl = req_vm->hfp + req_vm->hbp + req_vm->hsw;
4807 panel_htot = xres + panel_hbl;
4808
4809 dsi_hact = DIV_ROUND_UP(DIV_ROUND_UP(xres * bitspp, 8) + 6, ndl);
4810
4811 /*
4812 * When there are no line buffers, DISPC and DSI must have the
4813 * same tput. Otherwise DISPC tput needs to be higher than DSI's.
4814 */
4815 if (dsi->line_buffer_size < xres * bitspp / 8) {
4816 if (dispc_tput != dsi_tput)
4817 return false;
4818 } else {
4819 if (dispc_tput < dsi_tput)
4820 return false;
4821 }
4822
4823 /* DSI tput must be over the min requirement */
4824 if (dsi_tput < (u64)bitspp * req_pck_min)
4825 return false;
4826
4827 /* When non-burst mode, DSI tput must be below max requirement. */
4828 if (cfg->trans_mode != OMAP_DSS_DSI_BURST_MODE) {
4829 if (dsi_tput > (u64)bitspp * req_pck_max)
4830 return false;
4831 }
4832
4833 hss = DIV_ROUND_UP(4, ndl);
4834
4835 if (cfg->trans_mode == OMAP_DSS_DSI_PULSE_MODE) {
4836 if (ndl == 3 && req_vm->hsw == 0)
4837 hse = 1;
4838 else
4839 hse = DIV_ROUND_UP(4, ndl);
4840 } else {
4841 hse = 0;
4842 }
4843
4844 /* DSI htot to match the panel's nominal pck */
4845 dsi_htot = div64_u64((u64)panel_htot * byteclk, req_pck_nom);
4846
4847 /* fail if there would be no time for blanking */
4848 if (dsi_htot < hss + hse + dsi_hact)
4849 return false;
4850
4851 /* total DSI blanking needed to achieve panel's TL */
4852 dsi_hbl = dsi_htot - dsi_hact;
4853
4854 /* DISPC htot to match the DSI TL */
4855 dispc_htot = div64_u64((u64)dsi_htot * dispc_pck, byteclk);
4856
4857 /* verify that the DSI and DISPC TLs are the same */
4858 if ((u64)dsi_htot * dispc_pck != (u64)dispc_htot * byteclk)
4859 return false;
4860
4861 dispc_hbl = dispc_htot - xres;
4862
4863 /* setup DSI videomode */
4864
4865 dsi_vm = &ctx->dsi_vm;
4866 memset(dsi_vm, 0, sizeof(*dsi_vm));
4867
4868 dsi_vm->hsclk = hsclk;
4869
4870 dsi_vm->ndl = ndl;
4871 dsi_vm->bitspp = bitspp;
4872
4873 if (cfg->trans_mode != OMAP_DSS_DSI_PULSE_MODE) {
4874 hsa = 0;
4875 } else if (ndl == 3 && req_vm->hsw == 0) {
4876 hsa = 0;
4877 } else {
4878 hsa = div64_u64((u64)req_vm->hsw * byteclk, req_pck_nom);
4879 hsa = max(hsa - hse, 1);
4880 }
4881
4882 hbp = div64_u64((u64)req_vm->hbp * byteclk, req_pck_nom);
4883 hbp = max(hbp, 1);
4884
4885 hfp = dsi_hbl - (hss + hsa + hse + hbp);
4886 if (hfp < 1) {
4887 int t;
4888 /* we need to take cycles from hbp */
4889
4890 t = 1 - hfp;
4891 hbp = max(hbp - t, 1);
4892 hfp = dsi_hbl - (hss + hsa + hse + hbp);
4893
4894 if (hfp < 1 && hsa > 0) {
4895 /* we need to take cycles from hsa */
4896 t = 1 - hfp;
4897 hsa = max(hsa - t, 1);
4898 hfp = dsi_hbl - (hss + hsa + hse + hbp);
4899 }
4900 }
4901
4902 if (hfp < 1)
4903 return false;
4904
4905 dsi_vm->hss = hss;
4906 dsi_vm->hsa = hsa;
4907 dsi_vm->hse = hse;
4908 dsi_vm->hbp = hbp;
4909 dsi_vm->hact = xres;
4910 dsi_vm->hfp = hfp;
4911
4912 dsi_vm->vsa = req_vm->vsw;
4913 dsi_vm->vbp = req_vm->vbp;
4914 dsi_vm->vact = req_vm->y_res;
4915 dsi_vm->vfp = req_vm->vfp;
4916
4917 dsi_vm->trans_mode = cfg->trans_mode;
4918
4919 dsi_vm->blanking_mode = 0;
4920 dsi_vm->hsa_blanking_mode = 1;
4921 dsi_vm->hfp_blanking_mode = 1;
4922 dsi_vm->hbp_blanking_mode = 1;
4923
4924 dsi_vm->ddr_clk_always_on = cfg->ddr_clk_always_on;
4925 dsi_vm->window_sync = 4;
4926
4927 /* setup DISPC videomode */
4928
4929 dispc_vm = &ctx->dispc_vm;
4930 *dispc_vm = *req_vm;
Tomi Valkeinend8d789412013-04-10 14:12:14 +03004931 dispc_vm->pixelclock = dispc_pck;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004932
4933 if (cfg->trans_mode == OMAP_DSS_DSI_PULSE_MODE) {
4934 hsa = div64_u64((u64)req_vm->hsw * dispc_pck,
4935 req_pck_nom);
4936 hsa = max(hsa, 1);
4937 } else {
4938 hsa = 1;
4939 }
4940
4941 hbp = div64_u64((u64)req_vm->hbp * dispc_pck, req_pck_nom);
4942 hbp = max(hbp, 1);
4943
4944 hfp = dispc_hbl - hsa - hbp;
4945 if (hfp < 1) {
4946 int t;
4947 /* we need to take cycles from hbp */
4948
4949 t = 1 - hfp;
4950 hbp = max(hbp - t, 1);
4951 hfp = dispc_hbl - hsa - hbp;
4952
4953 if (hfp < 1) {
4954 /* we need to take cycles from hsa */
4955 t = 1 - hfp;
4956 hsa = max(hsa - t, 1);
4957 hfp = dispc_hbl - hsa - hbp;
4958 }
4959 }
4960
4961 if (hfp < 1)
4962 return false;
4963
4964 dispc_vm->hfp = hfp;
4965 dispc_vm->hsw = hsa;
4966 dispc_vm->hbp = hbp;
4967
4968 return true;
4969}
4970
4971
4972static bool dsi_vm_calc_dispc_cb(int lckd, int pckd, unsigned long lck,
4973 unsigned long pck, void *data)
4974{
4975 struct dsi_clk_calc_ctx *ctx = data;
4976
4977 ctx->dispc_cinfo.lck_div = lckd;
4978 ctx->dispc_cinfo.pck_div = pckd;
4979 ctx->dispc_cinfo.lck = lck;
4980 ctx->dispc_cinfo.pck = pck;
4981
4982 if (dsi_vm_calc_blanking(ctx) == false)
4983 return false;
4984
4985#ifdef PRINT_VERBOSE_VM_TIMINGS
4986 print_dispc_vm("dispc", &ctx->dispc_vm);
4987 print_dsi_vm("dsi ", &ctx->dsi_vm);
4988 print_dispc_vm("req ", ctx->config->timings);
4989 print_dsi_dispc_vm("act ", &ctx->dsi_vm);
4990#endif
4991
4992 return true;
4993}
4994
4995static bool dsi_vm_calc_hsdiv_cb(int regm_dispc, unsigned long dispc,
4996 void *data)
4997{
4998 struct dsi_clk_calc_ctx *ctx = data;
4999 unsigned long pck_max;
5000
Tomi Valkeinenacf604b2014-11-07 13:13:24 +02005001 ctx->dsi_cinfo.regm_hsdiv[HSDIV_DISPC] = regm_dispc;
5002 ctx->dsi_cinfo.clkout[HSDIV_DISPC] = dispc;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02005003
5004 /*
5005 * In burst mode we can let the dispc pck be arbitrarily high, but it
5006 * limits our scaling abilities. So for now, don't aim too high.
5007 */
5008
5009 if (ctx->config->trans_mode == OMAP_DSS_DSI_BURST_MODE)
5010 pck_max = ctx->req_pck_max + 10000000;
5011 else
5012 pck_max = ctx->req_pck_max;
5013
5014 return dispc_div_calc(dispc, ctx->req_pck_min, pck_max,
5015 dsi_vm_calc_dispc_cb, ctx);
5016}
5017
5018static bool dsi_vm_calc_pll_cb(int regn, int regm, unsigned long fint,
5019 unsigned long pll, void *data)
5020{
5021 struct dsi_clk_calc_ctx *ctx = data;
5022
5023 ctx->dsi_cinfo.regn = regn;
5024 ctx->dsi_cinfo.regm = regm;
5025 ctx->dsi_cinfo.fint = fint;
Tomi Valkeinen4a38aed2014-11-07 13:08:16 +02005026 ctx->dsi_cinfo.clkdco = pll;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02005027
5028 return dsi_hsdiv_calc(ctx->dsidev, pll, ctx->req_pck_min,
5029 dsi_vm_calc_hsdiv_cb, ctx);
5030}
5031
5032static bool dsi_vm_calc(struct dsi_data *dsi,
5033 const struct omap_dss_dsi_config *cfg,
5034 struct dsi_clk_calc_ctx *ctx)
5035{
5036 const struct omap_video_timings *t = cfg->timings;
5037 unsigned long clkin;
5038 unsigned long pll_min;
5039 unsigned long pll_max;
5040 int ndl = dsi->num_lanes_used - 1;
5041 int bitspp = dsi_get_pixel_size(cfg->pixel_format);
5042 unsigned long byteclk_min;
5043
5044 clkin = clk_get_rate(dsi->sys_clk);
5045
5046 memset(ctx, 0, sizeof(*ctx));
5047 ctx->dsidev = dsi->pdev;
5048 ctx->config = cfg;
5049
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02005050 /* these limits should come from the panel driver */
Tomi Valkeinend8d789412013-04-10 14:12:14 +03005051 ctx->req_pck_min = t->pixelclock - 1000;
5052 ctx->req_pck_nom = t->pixelclock;
5053 ctx->req_pck_max = t->pixelclock + 1000;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02005054
5055 byteclk_min = div64_u64((u64)ctx->req_pck_min * bitspp, ndl * 8);
5056 pll_min = max(cfg->hs_clk_min * 4, byteclk_min * 4 * 4);
5057
5058 if (cfg->trans_mode == OMAP_DSS_DSI_BURST_MODE) {
5059 pll_max = cfg->hs_clk_max * 4;
5060 } else {
5061 unsigned long byteclk_max;
5062 byteclk_max = div64_u64((u64)ctx->req_pck_max * bitspp,
5063 ndl * 8);
5064
5065 pll_max = byteclk_max * 4 * 4;
5066 }
5067
5068 return dsi_pll_calc(dsi->pdev, clkin,
5069 pll_min, pll_max,
5070 dsi_vm_calc_pll_cb, ctx);
5071}
5072
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005073static int dsi_set_config(struct omap_dss_device *dssdev,
Tomi Valkeinen777f05c2013-03-06 11:10:29 +02005074 const struct omap_dss_dsi_config *config)
Archit Tanejae67458a2012-08-13 14:17:30 +05305075{
5076 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
5077 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02005078 struct dsi_clk_calc_ctx ctx;
5079 bool ok;
5080 int r;
Archit Tanejae67458a2012-08-13 14:17:30 +05305081
5082 mutex_lock(&dsi->lock);
5083
Tomi Valkeinen777f05c2013-03-06 11:10:29 +02005084 dsi->pix_fmt = config->pixel_format;
5085 dsi->mode = config->mode;
5086
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02005087 if (config->mode == OMAP_DSS_DSI_VIDEO_MODE)
5088 ok = dsi_vm_calc(dsi, config, &ctx);
5089 else
5090 ok = dsi_cm_calc(dsi, config, &ctx);
5091
5092 if (!ok) {
5093 DSSERR("failed to find suitable DSI clock settings\n");
5094 r = -EINVAL;
5095 goto err;
5096 }
5097
5098 dsi_pll_calc_dsi_fck(&ctx.dsi_cinfo);
5099
Tomi Valkeinenacf604b2014-11-07 13:13:24 +02005100 r = dsi_lp_clock_calc(ctx.dsi_cinfo.clkout[HSDIV_DSI],
Tomi Valkeinen7b71c412014-08-06 15:45:26 +03005101 config->lp_clk_min, config->lp_clk_max, &dsi->user_lp_cinfo);
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02005102 if (r) {
5103 DSSERR("failed to find suitable DSI LP clock settings\n");
5104 goto err;
5105 }
5106
5107 dsi->user_dsi_cinfo = ctx.dsi_cinfo;
5108 dsi->user_dispc_cinfo = ctx.dispc_cinfo;
5109
5110 dsi->timings = ctx.dispc_vm;
5111 dsi->vm_timings = ctx.dsi_vm;
Archit Tanejae67458a2012-08-13 14:17:30 +05305112
5113 mutex_unlock(&dsi->lock);
Archit Tanejae67458a2012-08-13 14:17:30 +05305114
Tomi Valkeinen777f05c2013-03-06 11:10:29 +02005115 return 0;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02005116err:
5117 mutex_unlock(&dsi->lock);
5118
5119 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005120}
Archit Taneja0b3ffe32012-08-13 22:13:39 +05305121
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +02005122/*
5123 * Return a hardcoded channel for the DSI output. This should work for
5124 * current use cases, but this can be later expanded to either resolve
5125 * the channel in some more dynamic manner, or get the channel as a user
5126 * parameter.
5127 */
5128static enum omap_channel dsi_get_channel(int module_id)
Archit Tanejae3525742012-08-09 15:23:43 +05305129{
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +02005130 switch (omapdss_get_version()) {
5131 case OMAPDSS_VER_OMAP24xx:
Sathya Prakash M Rd6279d42014-03-24 16:31:51 +05305132 case OMAPDSS_VER_AM43xx:
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +02005133 DSSWARN("DSI not supported\n");
5134 return OMAP_DSS_CHANNEL_LCD;
Archit Tanejae3525742012-08-09 15:23:43 +05305135
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +02005136 case OMAPDSS_VER_OMAP34xx_ES1:
5137 case OMAPDSS_VER_OMAP34xx_ES3:
5138 case OMAPDSS_VER_OMAP3630:
5139 case OMAPDSS_VER_AM35xx:
5140 return OMAP_DSS_CHANNEL_LCD;
Archit Tanejae3525742012-08-09 15:23:43 +05305141
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +02005142 case OMAPDSS_VER_OMAP4430_ES1:
5143 case OMAPDSS_VER_OMAP4430_ES2:
5144 case OMAPDSS_VER_OMAP4:
5145 switch (module_id) {
5146 case 0:
5147 return OMAP_DSS_CHANNEL_LCD;
5148 case 1:
5149 return OMAP_DSS_CHANNEL_LCD2;
5150 default:
5151 DSSWARN("unsupported module id\n");
5152 return OMAP_DSS_CHANNEL_LCD;
5153 }
Archit Tanejae3525742012-08-09 15:23:43 +05305154
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +02005155 case OMAPDSS_VER_OMAP5:
5156 switch (module_id) {
5157 case 0:
5158 return OMAP_DSS_CHANNEL_LCD;
5159 case 1:
5160 return OMAP_DSS_CHANNEL_LCD3;
5161 default:
5162 DSSWARN("unsupported module id\n");
5163 return OMAP_DSS_CHANNEL_LCD;
5164 }
5165
5166 default:
5167 DSSWARN("unsupported DSS version\n");
5168 return OMAP_DSS_CHANNEL_LCD;
5169 }
Archit Taneja02c39602012-08-10 15:01:33 +05305170}
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +02005171
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005172static int dsi_request_vc(struct omap_dss_device *dssdev, int *channel)
Archit Taneja5ee3c142011-03-02 12:35:53 +05305173{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305174 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
5175 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja5ee3c142011-03-02 12:35:53 +05305176 int i;
5177
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305178 for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) {
5179 if (!dsi->vc[i].dssdev) {
5180 dsi->vc[i].dssdev = dssdev;
Archit Taneja5ee3c142011-03-02 12:35:53 +05305181 *channel = i;
5182 return 0;
5183 }
5184 }
5185
5186 DSSERR("cannot get VC for display %s", dssdev->name);
5187 return -ENOSPC;
5188}
Archit Taneja5ee3c142011-03-02 12:35:53 +05305189
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005190static int dsi_set_vc_id(struct omap_dss_device *dssdev, int channel, int vc_id)
Archit Taneja5ee3c142011-03-02 12:35:53 +05305191{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305192 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
5193 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5194
Archit Taneja5ee3c142011-03-02 12:35:53 +05305195 if (vc_id < 0 || vc_id > 3) {
5196 DSSERR("VC ID out of range\n");
5197 return -EINVAL;
5198 }
5199
5200 if (channel < 0 || channel > 3) {
5201 DSSERR("Virtual Channel out of range\n");
5202 return -EINVAL;
5203 }
5204
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305205 if (dsi->vc[channel].dssdev != dssdev) {
Archit Taneja5ee3c142011-03-02 12:35:53 +05305206 DSSERR("Virtual Channel not allocated to display %s\n",
5207 dssdev->name);
5208 return -EINVAL;
5209 }
5210
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305211 dsi->vc[channel].vc_id = vc_id;
Archit Taneja5ee3c142011-03-02 12:35:53 +05305212
5213 return 0;
5214}
Archit Taneja5ee3c142011-03-02 12:35:53 +05305215
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005216static void dsi_release_vc(struct omap_dss_device *dssdev, int channel)
Archit Taneja5ee3c142011-03-02 12:35:53 +05305217{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305218 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
5219 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5220
Archit Taneja5ee3c142011-03-02 12:35:53 +05305221 if ((channel >= 0 && channel <= 3) &&
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305222 dsi->vc[channel].dssdev == dssdev) {
5223 dsi->vc[channel].dssdev = NULL;
5224 dsi->vc[channel].vc_id = 0;
Archit Taneja5ee3c142011-03-02 12:35:53 +05305225 }
5226}
Archit Taneja5ee3c142011-03-02 12:35:53 +05305227
Tomi Valkeinene406f902010-06-09 15:28:12 +03005228
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305229static void dsi_calc_clock_param_ranges(struct platform_device *dsidev)
Taneja, Archit49641112011-03-14 23:28:23 -05005230{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305231 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5232
5233 dsi->regn_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGN);
5234 dsi->regm_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM);
5235 dsi->regm_dispc_max =
5236 dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM_DISPC);
5237 dsi->regm_dsi_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM_DSI);
5238 dsi->fint_min = dss_feat_get_param_min(FEAT_PARAM_DSIPLL_FINT);
5239 dsi->fint_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_FINT);
5240 dsi->lpdiv_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_LPDIV);
Taneja, Archit49641112011-03-14 23:28:23 -05005241}
5242
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005243static int dsi_get_clocks(struct platform_device *dsidev)
5244{
5245 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5246 struct clk *clk;
5247
Sachin Kamat5303b3a2013-04-02 14:33:00 +03005248 clk = devm_clk_get(&dsidev->dev, "fck");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005249 if (IS_ERR(clk)) {
5250 DSSERR("can't get fck\n");
5251 return PTR_ERR(clk);
5252 }
5253
5254 dsi->dss_clk = clk;
5255
Sachin Kamat5303b3a2013-04-02 14:33:00 +03005256 clk = devm_clk_get(&dsidev->dev, "sys_clk");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005257 if (IS_ERR(clk)) {
5258 DSSERR("can't get sys_clk\n");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005259 return PTR_ERR(clk);
5260 }
5261
5262 dsi->sys_clk = clk;
5263
5264 return 0;
5265}
5266
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005267static int dsi_connect(struct omap_dss_device *dssdev,
5268 struct omap_dss_device *dst)
5269{
5270 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
5271 struct omap_overlay_manager *mgr;
5272 int r;
5273
5274 r = dsi_regulator_init(dsidev);
5275 if (r)
5276 return r;
5277
5278 mgr = omap_dss_get_overlay_manager(dssdev->dispc_channel);
5279 if (!mgr)
5280 return -ENODEV;
5281
5282 r = dss_mgr_connect(mgr, dssdev);
5283 if (r)
5284 return r;
5285
5286 r = omapdss_output_set_device(dssdev, dst);
5287 if (r) {
5288 DSSERR("failed to connect output to new device: %s\n",
5289 dssdev->name);
5290 dss_mgr_disconnect(mgr, dssdev);
5291 return r;
5292 }
5293
5294 return 0;
5295}
5296
5297static void dsi_disconnect(struct omap_dss_device *dssdev,
5298 struct omap_dss_device *dst)
5299{
Tomi Valkeinen9560dc102013-07-24 13:06:54 +03005300 WARN_ON(dst != dssdev->dst);
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005301
Tomi Valkeinen9560dc102013-07-24 13:06:54 +03005302 if (dst != dssdev->dst)
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005303 return;
5304
5305 omapdss_output_unset_device(dssdev);
5306
5307 if (dssdev->manager)
5308 dss_mgr_disconnect(dssdev->manager, dssdev);
5309}
5310
5311static const struct omapdss_dsi_ops dsi_ops = {
5312 .connect = dsi_connect,
5313 .disconnect = dsi_disconnect,
5314
5315 .bus_lock = dsi_bus_lock,
5316 .bus_unlock = dsi_bus_unlock,
5317
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005318 .enable = dsi_display_enable,
5319 .disable = dsi_display_disable,
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005320
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005321 .enable_hs = dsi_vc_enable_hs,
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005322
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005323 .configure_pins = dsi_configure_pins,
5324 .set_config = dsi_set_config,
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005325
5326 .enable_video_output = dsi_enable_video_output,
5327 .disable_video_output = dsi_disable_video_output,
5328
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005329 .update = dsi_update,
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005330
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005331 .enable_te = dsi_enable_te,
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005332
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005333 .request_vc = dsi_request_vc,
5334 .set_vc_id = dsi_set_vc_id,
5335 .release_vc = dsi_release_vc,
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005336
5337 .dcs_write = dsi_vc_dcs_write,
5338 .dcs_write_nosync = dsi_vc_dcs_write_nosync,
5339 .dcs_read = dsi_vc_dcs_read,
5340
5341 .gen_write = dsi_vc_generic_write,
5342 .gen_write_nosync = dsi_vc_generic_write_nosync,
5343 .gen_read = dsi_vc_generic_read,
5344
5345 .bta_sync = dsi_vc_send_bta_sync,
5346
5347 .set_max_rx_packet_size = dsi_vc_set_max_rx_packet_size,
5348};
5349
Tomi Valkeinenee4a24e2013-04-26 13:47:06 +03005350static void dsi_init_output(struct platform_device *dsidev)
Archit Taneja81b87f52012-09-26 16:30:49 +05305351{
5352 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +03005353 struct omap_dss_device *out = &dsi->output;
Archit Taneja81b87f52012-09-26 16:30:49 +05305354
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +03005355 out->dev = &dsidev->dev;
Archit Taneja81b87f52012-09-26 16:30:49 +05305356 out->id = dsi->module_id == 0 ?
5357 OMAP_DSS_OUTPUT_DSI1 : OMAP_DSS_OUTPUT_DSI2;
5358
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +03005359 out->output_type = OMAP_DISPLAY_TYPE_DSI;
Tomi Valkeinen7286a082013-02-18 13:06:01 +02005360 out->name = dsi->module_id == 0 ? "dsi.0" : "dsi.1";
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +02005361 out->dispc_channel = dsi_get_channel(dsi->module_id);
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005362 out->ops.dsi = &dsi_ops;
Tomi Valkeinenb7328e12013-05-03 11:42:18 +03005363 out->owner = THIS_MODULE;
Archit Taneja81b87f52012-09-26 16:30:49 +05305364
Tomi Valkeinen5d47dbc2013-04-24 13:32:51 +03005365 omapdss_register_output(out);
Archit Taneja81b87f52012-09-26 16:30:49 +05305366}
5367
Tomi Valkeinend1890a682013-04-26 13:47:41 +03005368static void dsi_uninit_output(struct platform_device *dsidev)
Archit Taneja81b87f52012-09-26 16:30:49 +05305369{
5370 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +03005371 struct omap_dss_device *out = &dsi->output;
Archit Taneja81b87f52012-09-26 16:30:49 +05305372
Tomi Valkeinen5d47dbc2013-04-24 13:32:51 +03005373 omapdss_unregister_output(out);
Archit Taneja81b87f52012-09-26 16:30:49 +05305374}
5375
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005376static int dsi_probe_of(struct platform_device *pdev)
5377{
5378 struct device_node *node = pdev->dev.of_node;
5379 struct dsi_data *dsi = dsi_get_dsidrv_data(pdev);
5380 struct property *prop;
5381 u32 lane_arr[10];
5382 int len, num_pins;
5383 int r, i;
5384 struct device_node *ep;
5385 struct omap_dsi_pin_config pin_cfg;
5386
5387 ep = omapdss_of_get_first_endpoint(node);
5388 if (!ep)
5389 return 0;
5390
5391 prop = of_find_property(ep, "lanes", &len);
5392 if (prop == NULL) {
5393 dev_err(&pdev->dev, "failed to find lane data\n");
5394 r = -EINVAL;
5395 goto err;
5396 }
5397
5398 num_pins = len / sizeof(u32);
5399
5400 if (num_pins < 4 || num_pins % 2 != 0 ||
5401 num_pins > dsi->num_lanes_supported * 2) {
5402 dev_err(&pdev->dev, "bad number of lanes\n");
5403 r = -EINVAL;
5404 goto err;
5405 }
5406
5407 r = of_property_read_u32_array(ep, "lanes", lane_arr, num_pins);
5408 if (r) {
5409 dev_err(&pdev->dev, "failed to read lane data\n");
5410 goto err;
5411 }
5412
5413 pin_cfg.num_pins = num_pins;
5414 for (i = 0; i < num_pins; ++i)
5415 pin_cfg.pins[i] = (int)lane_arr[i];
5416
5417 r = dsi_configure_pins(&dsi->output, &pin_cfg);
5418 if (r) {
5419 dev_err(&pdev->dev, "failed to configure pins");
5420 goto err;
5421 }
5422
5423 of_node_put(ep);
5424
5425 return 0;
5426
5427err:
5428 of_node_put(ep);
5429 return r;
5430}
5431
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03005432/* DSI1 HW IP initialisation */
Tomi Valkeinenee4a24e2013-04-26 13:47:06 +03005433static int omap_dsihw_probe(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005434{
5435 u32 rev;
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005436 int r, i;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305437 struct dsi_data *dsi;
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005438 struct resource *dsi_mem;
Tomi Valkeinen68104462013-12-17 13:53:28 +02005439 struct resource *res;
5440 struct resource temp_res;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005441
Julia Lawall6e2a14d2012-01-24 14:00:45 +01005442 dsi = devm_kzalloc(&dsidev->dev, sizeof(*dsi), GFP_KERNEL);
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005443 if (!dsi)
5444 return -ENOMEM;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305445
5446 dsi->pdev = dsidev;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305447 dev_set_drvdata(&dsidev->dev, dsi);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305448
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305449 spin_lock_init(&dsi->irq_lock);
5450 spin_lock_init(&dsi->errors_lock);
5451 dsi->errors = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005452
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02005453#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305454 spin_lock_init(&dsi->irq_stats_lock);
5455 dsi->irq_stats.last_reset = jiffies;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02005456#endif
5457
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305458 mutex_init(&dsi->lock);
5459 sema_init(&dsi->bus_lock, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005460
Tejun Heo203b42f2012-08-21 13:18:23 -07005461 INIT_DEFERRABLE_WORK(&dsi->framedone_timeout_work,
5462 dsi_framedone_timeout_work_callback);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305463
5464#ifdef DSI_CATCH_MISSING_TE
5465 init_timer(&dsi->te_timer);
5466 dsi->te_timer.function = dsi_te_timeout;
5467 dsi->te_timer.data = 0;
5468#endif
Tomi Valkeinen68104462013-12-17 13:53:28 +02005469
5470 res = platform_get_resource_byname(dsidev, IORESOURCE_MEM, "proto");
5471 if (!res) {
5472 res = platform_get_resource(dsidev, IORESOURCE_MEM, 0);
5473 if (!res) {
5474 DSSERR("can't get IORESOURCE_MEM DSI\n");
5475 return -EINVAL;
5476 }
5477
5478 temp_res.start = res->start;
5479 temp_res.end = temp_res.start + DSI_PROTO_SZ - 1;
5480 res = &temp_res;
archit tanejaaffe3602011-02-23 08:41:03 +00005481 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005482
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005483 dsi_mem = res;
5484
Tomi Valkeinen68104462013-12-17 13:53:28 +02005485 dsi->proto_base = devm_ioremap(&dsidev->dev, res->start,
5486 resource_size(res));
5487 if (!dsi->proto_base) {
5488 DSSERR("can't ioremap DSI protocol engine\n");
5489 return -ENOMEM;
5490 }
5491
5492 res = platform_get_resource_byname(dsidev, IORESOURCE_MEM, "phy");
5493 if (!res) {
5494 res = platform_get_resource(dsidev, IORESOURCE_MEM, 0);
5495 if (!res) {
5496 DSSERR("can't get IORESOURCE_MEM DSI\n");
5497 return -EINVAL;
5498 }
5499
5500 temp_res.start = res->start + DSI_PHY_OFFSET;
5501 temp_res.end = temp_res.start + DSI_PHY_SZ - 1;
5502 res = &temp_res;
5503 }
5504
5505 dsi->phy_base = devm_ioremap(&dsidev->dev, res->start,
5506 resource_size(res));
5507 if (!dsi->proto_base) {
5508 DSSERR("can't ioremap DSI PHY\n");
5509 return -ENOMEM;
5510 }
5511
5512 res = platform_get_resource_byname(dsidev, IORESOURCE_MEM, "pll");
5513 if (!res) {
5514 res = platform_get_resource(dsidev, IORESOURCE_MEM, 0);
5515 if (!res) {
5516 DSSERR("can't get IORESOURCE_MEM DSI\n");
5517 return -EINVAL;
5518 }
5519
5520 temp_res.start = res->start + DSI_PLL_OFFSET;
5521 temp_res.end = temp_res.start + DSI_PLL_SZ - 1;
5522 res = &temp_res;
5523 }
5524
5525 dsi->pll_base = devm_ioremap(&dsidev->dev, res->start,
5526 resource_size(res));
5527 if (!dsi->proto_base) {
5528 DSSERR("can't ioremap DSI PLL\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005529 return -ENOMEM;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305530 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005531
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305532 dsi->irq = platform_get_irq(dsi->pdev, 0);
5533 if (dsi->irq < 0) {
5534 DSSERR("platform_get_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005535 return -ENODEV;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305536 }
archit tanejaaffe3602011-02-23 08:41:03 +00005537
Julia Lawall6e2a14d2012-01-24 14:00:45 +01005538 r = devm_request_irq(&dsidev->dev, dsi->irq, omap_dsi_irq_handler,
5539 IRQF_SHARED, dev_name(&dsidev->dev), dsi->pdev);
archit tanejaaffe3602011-02-23 08:41:03 +00005540 if (r < 0) {
5541 DSSERR("request_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005542 return r;
archit tanejaaffe3602011-02-23 08:41:03 +00005543 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005544
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005545 if (dsidev->dev.of_node) {
5546 const struct of_device_id *match;
5547 const struct dsi_module_id_data *d;
5548
5549 match = of_match_node(dsi_of_match, dsidev->dev.of_node);
5550 if (!match) {
5551 DSSERR("unsupported DSI module\n");
5552 return -ENODEV;
5553 }
5554
5555 d = match->data;
5556
5557 while (d->address != 0 && d->address != dsi_mem->start)
5558 d++;
5559
5560 if (d->address == 0) {
5561 DSSERR("unsupported DSI module\n");
5562 return -ENODEV;
5563 }
5564
5565 dsi->module_id = d->id;
5566 } else {
5567 dsi->module_id = dsidev->id;
5568 }
5569
Archit Taneja5ee3c142011-03-02 12:35:53 +05305570 /* DSI VCs initialization */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305571 for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) {
Archit Tanejad6049142011-08-22 11:58:08 +05305572 dsi->vc[i].source = DSI_VC_SOURCE_L4;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305573 dsi->vc[i].dssdev = NULL;
5574 dsi->vc[i].vc_id = 0;
Archit Taneja5ee3c142011-03-02 12:35:53 +05305575 }
5576
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305577 dsi_calc_clock_param_ranges(dsidev);
Taneja, Archit49641112011-03-14 23:28:23 -05005578
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005579 r = dsi_get_clocks(dsidev);
5580 if (r)
5581 return r;
5582
5583 pm_runtime_enable(&dsidev->dev);
5584
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005585 r = dsi_runtime_get(dsidev);
5586 if (r)
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005587 goto err_runtime_get;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005588
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305589 rev = dsi_read_reg(dsidev, DSI_REVISION);
5590 dev_dbg(&dsidev->dev, "OMAP DSI rev %d.%d\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005591 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
5592
Tomi Valkeinend9820852011-10-12 15:05:59 +03005593 /* DSI on OMAP3 doesn't have register DSI_GNQ, set number
5594 * of data to 3 by default */
5595 if (dss_has_feature(FEAT_DSI_GNQ))
5596 /* NB_DATA_LANES */
5597 dsi->num_lanes_supported = 1 + REG_GET(dsidev, DSI_GNQ, 11, 9);
5598 else
5599 dsi->num_lanes_supported = 3;
Archit Taneja75d72472011-05-16 15:17:08 +05305600
Tomi Valkeinen99322572013-03-05 10:37:02 +02005601 dsi->line_buffer_size = dsi_get_line_buf_size(dsidev);
5602
Archit Taneja81b87f52012-09-26 16:30:49 +05305603 dsi_init_output(dsidev);
5604
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005605 if (dsidev->dev.of_node) {
5606 r = dsi_probe_of(dsidev);
5607 if (r) {
5608 DSSERR("Invalid DSI DT data\n");
5609 goto err_probe_of;
5610 }
5611
5612 r = of_platform_populate(dsidev->dev.of_node, NULL, NULL,
5613 &dsidev->dev);
5614 if (r)
5615 DSSERR("Failed to populate DSI child devices: %d\n", r);
5616 }
5617
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005618 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005619
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005620 if (dsi->module_id == 0)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005621 dss_debugfs_create_file("dsi1_regs", dsi1_dump_regs);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005622 else if (dsi->module_id == 1)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005623 dss_debugfs_create_file("dsi2_regs", dsi2_dump_regs);
5624
5625#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005626 if (dsi->module_id == 0)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005627 dss_debugfs_create_file("dsi1_irqs", dsi1_dump_irqs);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005628 else if (dsi->module_id == 1)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005629 dss_debugfs_create_file("dsi2_irqs", dsi2_dump_irqs);
5630#endif
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005631
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005632 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005633
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005634err_probe_of:
5635 dsi_uninit_output(dsidev);
5636 dsi_runtime_put(dsidev);
5637
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005638err_runtime_get:
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005639 pm_runtime_disable(&dsidev->dev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005640 return r;
5641}
5642
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005643static int __exit omap_dsihw_remove(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005644{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305645 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5646
Tomi Valkeinene4e42b82014-07-31 16:15:39 +03005647 of_platform_depopulate(&dsidev->dev);
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005648
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03005649 WARN_ON(dsi->scp_clk_refcount > 0);
5650
Archit Taneja81b87f52012-09-26 16:30:49 +05305651 dsi_uninit_output(dsidev);
5652
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005653 pm_runtime_disable(&dsidev->dev);
5654
Tomi Valkeinenb2541c42013-05-03 13:42:24 +03005655 if (dsi->vdds_dsi_reg != NULL && dsi->vdds_dsi_enabled) {
5656 regulator_disable(dsi->vdds_dsi_reg);
5657 dsi->vdds_dsi_enabled = false;
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005658 }
5659
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005660 return 0;
5661}
5662
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005663static int dsi_runtime_suspend(struct device *dev)
5664{
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03005665 struct platform_device *pdev = to_platform_device(dev);
5666 struct dsi_data *dsi = dsi_get_dsidrv_data(pdev);
5667
5668 dsi->is_enabled = false;
5669 /* ensure the irq handler sees the is_enabled value */
5670 smp_wmb();
5671 /* wait for current handler to finish before turning the DSI off */
5672 synchronize_irq(dsi->irq);
5673
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005674 dispc_runtime_put();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005675
5676 return 0;
5677}
5678
5679static int dsi_runtime_resume(struct device *dev)
5680{
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03005681 struct platform_device *pdev = to_platform_device(dev);
5682 struct dsi_data *dsi = dsi_get_dsidrv_data(pdev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005683 int r;
5684
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005685 r = dispc_runtime_get();
5686 if (r)
Tomi Valkeinen852f0832012-02-17 17:58:04 +02005687 return r;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005688
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03005689 dsi->is_enabled = true;
5690 /* ensure the irq handler sees the is_enabled value */
5691 smp_wmb();
5692
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005693 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005694}
5695
5696static const struct dev_pm_ops dsi_pm_ops = {
5697 .runtime_suspend = dsi_runtime_suspend,
5698 .runtime_resume = dsi_runtime_resume,
5699};
5700
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005701static const struct dsi_module_id_data dsi_of_data_omap3[] = {
5702 { .address = 0x4804fc00, .id = 0, },
5703 { },
5704};
5705
5706static const struct dsi_module_id_data dsi_of_data_omap4[] = {
5707 { .address = 0x58004000, .id = 0, },
5708 { .address = 0x58005000, .id = 1, },
5709 { },
5710};
5711
Tomi Valkeinenbd3ad6a2014-03-07 12:44:24 +02005712static const struct dsi_module_id_data dsi_of_data_omap5[] = {
5713 { .address = 0x58004000, .id = 0, },
5714 { .address = 0x58009000, .id = 1, },
5715 { },
5716};
5717
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005718static const struct of_device_id dsi_of_match[] = {
5719 { .compatible = "ti,omap3-dsi", .data = dsi_of_data_omap3, },
5720 { .compatible = "ti,omap4-dsi", .data = dsi_of_data_omap4, },
Tomi Valkeinenbd3ad6a2014-03-07 12:44:24 +02005721 { .compatible = "ti,omap5-dsi", .data = dsi_of_data_omap5, },
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005722 {},
5723};
5724
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03005725static struct platform_driver omap_dsihw_driver = {
Tomi Valkeinenee4a24e2013-04-26 13:47:06 +03005726 .probe = omap_dsihw_probe,
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005727 .remove = __exit_p(omap_dsihw_remove),
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005728 .driver = {
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03005729 .name = "omapdss_dsi",
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005730 .owner = THIS_MODULE,
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005731 .pm = &dsi_pm_ops,
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005732 .of_match_table = dsi_of_match,
Tomi Valkeinen422ccbd2014-10-16 09:54:25 +03005733 .suppress_bind_attrs = true,
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005734 },
5735};
5736
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005737int __init dsi_init_platform_driver(void)
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005738{
Tomi Valkeinenee4a24e2013-04-26 13:47:06 +03005739 return platform_driver_register(&omap_dsihw_driver);
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005740}
5741
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005742void __exit dsi_uninit_platform_driver(void)
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005743{
Tomi Valkeinen04c742c2012-02-23 15:32:37 +02005744 platform_driver_unregister(&omap_dsihw_driver);
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005745}