blob: ad456d18ce8a977c4714ce2896a65669917f7be1 [file] [log] [blame]
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001/*
Vivien Didelot0d3cd4b2016-06-21 12:28:19 -04002 * Marvell 88e6xxx Ethernet switch single-chip support
3 *
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00004 * Copyright (c) 2008 Marvell Semiconductor
5 *
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02006 * Copyright (c) 2016 Andrew Lunn <andrew@lunn.ch>
7 *
Vivien Didelot4333d612017-03-28 15:10:36 -04008 * Copyright (c) 2016-2017 Savoir-faire Linux Inc.
9 * Vivien Didelot <vivien.didelot@savoirfairelinux.com>
10 *
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
15 */
16
Barry Grussling19b2f972013-01-08 16:05:54 +000017#include <linux/delay.h>
Guenter Roeckdefb05b2015-03-26 18:36:38 -070018#include <linux/etherdevice.h>
Andrew Lunndea87022015-08-31 15:56:47 +020019#include <linux/ethtool.h>
Guenter Roeckfacd95b2015-03-26 18:36:35 -070020#include <linux/if_bridge.h>
Andrew Lunndc30c352016-10-16 19:56:49 +020021#include <linux/interrupt.h>
22#include <linux/irq.h>
23#include <linux/irqdomain.h>
Barry Grussling19b2f972013-01-08 16:05:54 +000024#include <linux/jiffies.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000025#include <linux/list.h>
Andrew Lunn14c7b3c2016-05-10 23:27:21 +020026#include <linux/mdio.h>
Paul Gortmaker2bbba272012-01-24 10:41:40 +000027#include <linux/module.h>
Vivien Didelotcaac8542016-06-20 13:14:09 -040028#include <linux/of_device.h>
Andrew Lunndc30c352016-10-16 19:56:49 +020029#include <linux/of_irq.h>
Andrew Lunnb516d452016-06-04 21:17:06 +020030#include <linux/of_mdio.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000031#include <linux/netdevice.h>
Andrew Lunnc8c1b392015-11-20 03:56:24 +010032#include <linux/gpio/consumer.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000033#include <linux/phy.h>
Russell Kingc9a23562018-05-10 13:17:35 -070034#include <linux/phylink.h>
Ben Hutchingsc8f0b862011-11-27 17:06:08 +000035#include <net/dsa.h>
Vivien Didelotec561272016-09-02 14:45:33 -040036
Vivien Didelot4d5f2ba72017-06-02 17:06:15 -040037#include "chip.h"
Vivien Didelota935c052016-09-29 12:21:53 -040038#include "global1.h"
Vivien Didelotec561272016-09-02 14:45:33 -040039#include "global2.h"
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +010040#include "hwtstamp.h"
Andrew Lunn10fa5bf2017-05-26 01:03:20 +020041#include "phy.h"
Vivien Didelot18abed22016-11-04 03:23:26 +010042#include "port.h"
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +010043#include "ptp.h"
Andrew Lunn6d917822017-05-26 01:03:21 +020044#include "serdes.h"
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000045
Vivien Didelotfad09c72016-06-21 12:28:20 -040046static void assert_reg_lock(struct mv88e6xxx_chip *chip)
Vivien Didelot3996a4f2015-10-30 18:56:45 -040047{
Vivien Didelotfad09c72016-06-21 12:28:20 -040048 if (unlikely(!mutex_is_locked(&chip->reg_lock))) {
49 dev_err(chip->dev, "Switch registers lock not held!\n");
Vivien Didelot3996a4f2015-10-30 18:56:45 -040050 dump_stack();
51 }
52}
53
Vivien Didelot914b32f2016-06-20 13:14:11 -040054/* The switch ADDR[4:1] configuration pins define the chip SMI device address
55 * (ADDR[0] is always zero, thus only even SMI addresses can be strapped).
56 *
57 * When ADDR is all zero, the chip uses Single-chip Addressing Mode, assuming it
58 * is the only device connected to the SMI master. In this mode it responds to
59 * all 32 possible SMI addresses, and thus maps directly the internal devices.
60 *
61 * When ADDR is non-zero, the chip uses Multi-chip Addressing Mode, allowing
62 * multiple devices to share the SMI interface. In this mode it responds to only
63 * 2 registers, used to indirectly access the internal SMI devices.
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000064 */
Vivien Didelot914b32f2016-06-20 13:14:11 -040065
Vivien Didelotfad09c72016-06-21 12:28:20 -040066static int mv88e6xxx_smi_read(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040067 int addr, int reg, u16 *val)
68{
Vivien Didelotfad09c72016-06-21 12:28:20 -040069 if (!chip->smi_ops)
Vivien Didelot914b32f2016-06-20 13:14:11 -040070 return -EOPNOTSUPP;
71
Vivien Didelotfad09c72016-06-21 12:28:20 -040072 return chip->smi_ops->read(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -040073}
74
Vivien Didelotfad09c72016-06-21 12:28:20 -040075static int mv88e6xxx_smi_write(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040076 int addr, int reg, u16 val)
77{
Vivien Didelotfad09c72016-06-21 12:28:20 -040078 if (!chip->smi_ops)
Vivien Didelot914b32f2016-06-20 13:14:11 -040079 return -EOPNOTSUPP;
80
Vivien Didelotfad09c72016-06-21 12:28:20 -040081 return chip->smi_ops->write(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -040082}
83
Vivien Didelotfad09c72016-06-21 12:28:20 -040084static int mv88e6xxx_smi_single_chip_read(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040085 int addr, int reg, u16 *val)
86{
87 int ret;
88
Vivien Didelotfad09c72016-06-21 12:28:20 -040089 ret = mdiobus_read_nested(chip->bus, addr, reg);
Vivien Didelot914b32f2016-06-20 13:14:11 -040090 if (ret < 0)
91 return ret;
92
93 *val = ret & 0xffff;
94
95 return 0;
96}
97
Vivien Didelotfad09c72016-06-21 12:28:20 -040098static int mv88e6xxx_smi_single_chip_write(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040099 int addr, int reg, u16 val)
100{
101 int ret;
102
Vivien Didelotfad09c72016-06-21 12:28:20 -0400103 ret = mdiobus_write_nested(chip->bus, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400104 if (ret < 0)
105 return ret;
106
107 return 0;
108}
109
Vivien Didelotc08026a2016-09-29 12:21:59 -0400110static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_single_chip_ops = {
Vivien Didelot914b32f2016-06-20 13:14:11 -0400111 .read = mv88e6xxx_smi_single_chip_read,
112 .write = mv88e6xxx_smi_single_chip_write,
113};
114
Vivien Didelotfad09c72016-06-21 12:28:20 -0400115static int mv88e6xxx_smi_multi_chip_wait(struct mv88e6xxx_chip *chip)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000116{
117 int ret;
118 int i;
119
120 for (i = 0; i < 16; i++) {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400121 ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_CMD);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000122 if (ret < 0)
123 return ret;
124
Andrew Lunncca8b132015-04-02 04:06:39 +0200125 if ((ret & SMI_CMD_BUSY) == 0)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000126 return 0;
127 }
128
129 return -ETIMEDOUT;
130}
131
Vivien Didelotfad09c72016-06-21 12:28:20 -0400132static int mv88e6xxx_smi_multi_chip_read(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400133 int addr, int reg, u16 *val)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000134{
135 int ret;
136
Barry Grussling3675c8d2013-01-08 16:05:53 +0000137 /* Wait for the bus to become free. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400138 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000139 if (ret < 0)
140 return ret;
141
Barry Grussling3675c8d2013-01-08 16:05:53 +0000142 /* Transmit the read command. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400143 ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
Neil Armstrong6e899e62015-10-22 10:37:53 +0200144 SMI_CMD_OP_22_READ | (addr << 5) | reg);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000145 if (ret < 0)
146 return ret;
147
Barry Grussling3675c8d2013-01-08 16:05:53 +0000148 /* Wait for the read command to complete. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400149 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000150 if (ret < 0)
151 return ret;
152
Barry Grussling3675c8d2013-01-08 16:05:53 +0000153 /* Read the data. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400154 ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_DATA);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000155 if (ret < 0)
156 return ret;
157
Vivien Didelot914b32f2016-06-20 13:14:11 -0400158 *val = ret & 0xffff;
159
160 return 0;
161}
162
Vivien Didelotfad09c72016-06-21 12:28:20 -0400163static int mv88e6xxx_smi_multi_chip_write(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400164 int addr, int reg, u16 val)
165{
166 int ret;
167
168 /* Wait for the bus to become free. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400169 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400170 if (ret < 0)
171 return ret;
172
173 /* Transmit the data to write. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400174 ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_DATA, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400175 if (ret < 0)
176 return ret;
177
178 /* Transmit the write command. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400179 ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400180 SMI_CMD_OP_22_WRITE | (addr << 5) | reg);
181 if (ret < 0)
182 return ret;
183
184 /* Wait for the write command to complete. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400185 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400186 if (ret < 0)
187 return ret;
188
189 return 0;
190}
191
Vivien Didelotc08026a2016-09-29 12:21:59 -0400192static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_multi_chip_ops = {
Vivien Didelot914b32f2016-06-20 13:14:11 -0400193 .read = mv88e6xxx_smi_multi_chip_read,
194 .write = mv88e6xxx_smi_multi_chip_write,
195};
196
Vivien Didelotec561272016-09-02 14:45:33 -0400197int mv88e6xxx_read(struct mv88e6xxx_chip *chip, int addr, int reg, u16 *val)
Vivien Didelot914b32f2016-06-20 13:14:11 -0400198{
199 int err;
200
Vivien Didelotfad09c72016-06-21 12:28:20 -0400201 assert_reg_lock(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400202
Vivien Didelotfad09c72016-06-21 12:28:20 -0400203 err = mv88e6xxx_smi_read(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400204 if (err)
205 return err;
206
Vivien Didelotfad09c72016-06-21 12:28:20 -0400207 dev_dbg(chip->dev, "<- addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
Vivien Didelot914b32f2016-06-20 13:14:11 -0400208 addr, reg, *val);
209
210 return 0;
211}
212
Vivien Didelotec561272016-09-02 14:45:33 -0400213int mv88e6xxx_write(struct mv88e6xxx_chip *chip, int addr, int reg, u16 val)
Vivien Didelot914b32f2016-06-20 13:14:11 -0400214{
215 int err;
216
Vivien Didelotfad09c72016-06-21 12:28:20 -0400217 assert_reg_lock(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400218
Vivien Didelotfad09c72016-06-21 12:28:20 -0400219 err = mv88e6xxx_smi_write(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400220 if (err)
221 return err;
222
Vivien Didelotfad09c72016-06-21 12:28:20 -0400223 dev_dbg(chip->dev, "-> addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
Vivien Didelot914b32f2016-06-20 13:14:11 -0400224 addr, reg, val);
225
226 return 0;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000227}
228
Andrew Lunn10fa5bf2017-05-26 01:03:20 +0200229struct mii_bus *mv88e6xxx_default_mdio_bus(struct mv88e6xxx_chip *chip)
Andrew Lunna3c53be52017-01-24 14:53:50 +0100230{
231 struct mv88e6xxx_mdio_bus *mdio_bus;
232
233 mdio_bus = list_first_entry(&chip->mdios, struct mv88e6xxx_mdio_bus,
234 list);
235 if (!mdio_bus)
236 return NULL;
237
238 return mdio_bus->bus;
239}
240
Andrew Lunndc30c352016-10-16 19:56:49 +0200241static void mv88e6xxx_g1_irq_mask(struct irq_data *d)
242{
243 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
244 unsigned int n = d->hwirq;
245
246 chip->g1_irq.masked |= (1 << n);
247}
248
249static void mv88e6xxx_g1_irq_unmask(struct irq_data *d)
250{
251 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
252 unsigned int n = d->hwirq;
253
254 chip->g1_irq.masked &= ~(1 << n);
255}
256
Andrew Lunn294d7112018-02-22 22:58:32 +0100257static irqreturn_t mv88e6xxx_g1_irq_thread_work(struct mv88e6xxx_chip *chip)
Andrew Lunndc30c352016-10-16 19:56:49 +0200258{
Andrew Lunndc30c352016-10-16 19:56:49 +0200259 unsigned int nhandled = 0;
260 unsigned int sub_irq;
261 unsigned int n;
262 u16 reg;
263 int err;
264
265 mutex_lock(&chip->reg_lock);
Vivien Didelot82466922017-06-15 12:13:59 -0400266 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
Andrew Lunndc30c352016-10-16 19:56:49 +0200267 mutex_unlock(&chip->reg_lock);
268
269 if (err)
270 goto out;
271
272 for (n = 0; n < chip->g1_irq.nirqs; ++n) {
273 if (reg & (1 << n)) {
274 sub_irq = irq_find_mapping(chip->g1_irq.domain, n);
275 handle_nested_irq(sub_irq);
276 ++nhandled;
277 }
278 }
279out:
280 return (nhandled > 0 ? IRQ_HANDLED : IRQ_NONE);
281}
282
Andrew Lunn294d7112018-02-22 22:58:32 +0100283static irqreturn_t mv88e6xxx_g1_irq_thread_fn(int irq, void *dev_id)
284{
285 struct mv88e6xxx_chip *chip = dev_id;
286
287 return mv88e6xxx_g1_irq_thread_work(chip);
288}
289
Andrew Lunndc30c352016-10-16 19:56:49 +0200290static void mv88e6xxx_g1_irq_bus_lock(struct irq_data *d)
291{
292 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
293
294 mutex_lock(&chip->reg_lock);
295}
296
297static void mv88e6xxx_g1_irq_bus_sync_unlock(struct irq_data *d)
298{
299 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
300 u16 mask = GENMASK(chip->g1_irq.nirqs, 0);
301 u16 reg;
302 int err;
303
Vivien Didelotd77f4322017-06-15 12:14:03 -0400304 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &reg);
Andrew Lunndc30c352016-10-16 19:56:49 +0200305 if (err)
306 goto out;
307
308 reg &= ~mask;
309 reg |= (~chip->g1_irq.masked & mask);
310
Vivien Didelotd77f4322017-06-15 12:14:03 -0400311 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, reg);
Andrew Lunndc30c352016-10-16 19:56:49 +0200312 if (err)
313 goto out;
314
315out:
316 mutex_unlock(&chip->reg_lock);
317}
318
Bhumika Goyal6eb15e22017-08-19 16:25:52 +0530319static const struct irq_chip mv88e6xxx_g1_irq_chip = {
Andrew Lunndc30c352016-10-16 19:56:49 +0200320 .name = "mv88e6xxx-g1",
321 .irq_mask = mv88e6xxx_g1_irq_mask,
322 .irq_unmask = mv88e6xxx_g1_irq_unmask,
323 .irq_bus_lock = mv88e6xxx_g1_irq_bus_lock,
324 .irq_bus_sync_unlock = mv88e6xxx_g1_irq_bus_sync_unlock,
325};
326
327static int mv88e6xxx_g1_irq_domain_map(struct irq_domain *d,
328 unsigned int irq,
329 irq_hw_number_t hwirq)
330{
331 struct mv88e6xxx_chip *chip = d->host_data;
332
333 irq_set_chip_data(irq, d->host_data);
334 irq_set_chip_and_handler(irq, &chip->g1_irq.chip, handle_level_irq);
335 irq_set_noprobe(irq);
336
337 return 0;
338}
339
340static const struct irq_domain_ops mv88e6xxx_g1_irq_domain_ops = {
341 .map = mv88e6xxx_g1_irq_domain_map,
342 .xlate = irq_domain_xlate_twocell,
343};
344
Andrew Lunn294d7112018-02-22 22:58:32 +0100345static void mv88e6xxx_g1_irq_free_common(struct mv88e6xxx_chip *chip)
Andrew Lunndc30c352016-10-16 19:56:49 +0200346{
347 int irq, virq;
Andrew Lunn3460a572016-11-20 20:14:16 +0100348 u16 mask;
349
Vivien Didelotd77f4322017-06-15 12:14:03 -0400350 mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &mask);
Andrew Lunn3d5fdba2017-12-07 01:05:56 +0100351 mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
Vivien Didelotd77f4322017-06-15 12:14:03 -0400352 mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
Andrew Lunn3460a572016-11-20 20:14:16 +0100353
Andreas Färber5edef2f2016-11-27 23:26:28 +0100354 for (irq = 0; irq < chip->g1_irq.nirqs; irq++) {
Andrew Lunna3db3d32016-11-20 20:14:14 +0100355 virq = irq_find_mapping(chip->g1_irq.domain, irq);
Andrew Lunndc30c352016-10-16 19:56:49 +0200356 irq_dispose_mapping(virq);
357 }
358
Andrew Lunna3db3d32016-11-20 20:14:14 +0100359 irq_domain_remove(chip->g1_irq.domain);
Andrew Lunndc30c352016-10-16 19:56:49 +0200360}
361
Andrew Lunn294d7112018-02-22 22:58:32 +0100362static void mv88e6xxx_g1_irq_free(struct mv88e6xxx_chip *chip)
363{
Andrew Lunnb19e5c12018-03-08 21:21:36 +0100364 mv88e6xxx_g1_irq_free_common(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +0100365
366 free_irq(chip->irq, chip);
367}
368
369static int mv88e6xxx_g1_irq_setup_common(struct mv88e6xxx_chip *chip)
Andrew Lunndc30c352016-10-16 19:56:49 +0200370{
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100371 int err, irq, virq;
372 u16 reg, mask;
Andrew Lunndc30c352016-10-16 19:56:49 +0200373
374 chip->g1_irq.nirqs = chip->info->g1_irqs;
375 chip->g1_irq.domain = irq_domain_add_simple(
376 NULL, chip->g1_irq.nirqs, 0,
377 &mv88e6xxx_g1_irq_domain_ops, chip);
378 if (!chip->g1_irq.domain)
379 return -ENOMEM;
380
381 for (irq = 0; irq < chip->g1_irq.nirqs; irq++)
382 irq_create_mapping(chip->g1_irq.domain, irq);
383
384 chip->g1_irq.chip = mv88e6xxx_g1_irq_chip;
385 chip->g1_irq.masked = ~0;
386
Vivien Didelotd77f4322017-06-15 12:14:03 -0400387 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &mask);
Andrew Lunndc30c352016-10-16 19:56:49 +0200388 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100389 goto out_mapping;
Andrew Lunndc30c352016-10-16 19:56:49 +0200390
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100391 mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
Andrew Lunndc30c352016-10-16 19:56:49 +0200392
Vivien Didelotd77f4322017-06-15 12:14:03 -0400393 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
Andrew Lunndc30c352016-10-16 19:56:49 +0200394 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100395 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200396
397 /* Reading the interrupt status clears (most of) them */
Vivien Didelot82466922017-06-15 12:13:59 -0400398 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
Andrew Lunndc30c352016-10-16 19:56:49 +0200399 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100400 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200401
Andrew Lunndc30c352016-10-16 19:56:49 +0200402 return 0;
403
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100404out_disable:
Andrew Lunn3d5fdba2017-12-07 01:05:56 +0100405 mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
Vivien Didelotd77f4322017-06-15 12:14:03 -0400406 mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100407
408out_mapping:
409 for (irq = 0; irq < 16; irq++) {
410 virq = irq_find_mapping(chip->g1_irq.domain, irq);
411 irq_dispose_mapping(virq);
412 }
413
414 irq_domain_remove(chip->g1_irq.domain);
Andrew Lunndc30c352016-10-16 19:56:49 +0200415
416 return err;
417}
418
Andrew Lunn294d7112018-02-22 22:58:32 +0100419static int mv88e6xxx_g1_irq_setup(struct mv88e6xxx_chip *chip)
420{
421 int err;
422
423 err = mv88e6xxx_g1_irq_setup_common(chip);
424 if (err)
425 return err;
426
427 err = request_threaded_irq(chip->irq, NULL,
428 mv88e6xxx_g1_irq_thread_fn,
Andrew Lunn422a9fd62018-03-25 23:43:14 +0200429 IRQF_ONESHOT,
Andrew Lunn294d7112018-02-22 22:58:32 +0100430 dev_name(chip->dev), chip);
431 if (err)
432 mv88e6xxx_g1_irq_free_common(chip);
433
434 return err;
435}
436
437static void mv88e6xxx_irq_poll(struct kthread_work *work)
438{
439 struct mv88e6xxx_chip *chip = container_of(work,
440 struct mv88e6xxx_chip,
441 irq_poll_work.work);
442 mv88e6xxx_g1_irq_thread_work(chip);
443
444 kthread_queue_delayed_work(chip->kworker, &chip->irq_poll_work,
445 msecs_to_jiffies(100));
446}
447
448static int mv88e6xxx_irq_poll_setup(struct mv88e6xxx_chip *chip)
449{
450 int err;
451
452 err = mv88e6xxx_g1_irq_setup_common(chip);
453 if (err)
454 return err;
455
456 kthread_init_delayed_work(&chip->irq_poll_work,
457 mv88e6xxx_irq_poll);
458
459 chip->kworker = kthread_create_worker(0, dev_name(chip->dev));
460 if (IS_ERR(chip->kworker))
461 return PTR_ERR(chip->kworker);
462
463 kthread_queue_delayed_work(chip->kworker, &chip->irq_poll_work,
464 msecs_to_jiffies(100));
465
466 return 0;
467}
468
469static void mv88e6xxx_irq_poll_free(struct mv88e6xxx_chip *chip)
470{
Andrew Lunn71f74ae2018-03-25 23:43:15 +0200471 mv88e6xxx_g1_irq_free_common(chip);
472
Andrew Lunn294d7112018-02-22 22:58:32 +0100473 kthread_cancel_delayed_work_sync(&chip->irq_poll_work);
474 kthread_destroy_worker(chip->kworker);
475}
476
Vivien Didelotec561272016-09-02 14:45:33 -0400477int mv88e6xxx_wait(struct mv88e6xxx_chip *chip, int addr, int reg, u16 mask)
Vivien Didelot2d79af62016-08-15 17:18:57 -0400478{
Andrew Lunn6441e6692016-08-19 00:01:55 +0200479 int i;
Vivien Didelot2d79af62016-08-15 17:18:57 -0400480
Andrew Lunn6441e6692016-08-19 00:01:55 +0200481 for (i = 0; i < 16; i++) {
Vivien Didelot2d79af62016-08-15 17:18:57 -0400482 u16 val;
483 int err;
484
485 err = mv88e6xxx_read(chip, addr, reg, &val);
486 if (err)
487 return err;
488
489 if (!(val & mask))
490 return 0;
491
492 usleep_range(1000, 2000);
493 }
494
Andrew Lunn30853552016-08-19 00:01:57 +0200495 dev_err(chip->dev, "Timeout while waiting for switch\n");
Vivien Didelot2d79af62016-08-15 17:18:57 -0400496 return -ETIMEDOUT;
497}
498
Vivien Didelotf22ab642016-07-18 20:45:31 -0400499/* Indirect write to single pointer-data register with an Update bit */
Vivien Didelotec561272016-09-02 14:45:33 -0400500int mv88e6xxx_update(struct mv88e6xxx_chip *chip, int addr, int reg, u16 update)
Vivien Didelotf22ab642016-07-18 20:45:31 -0400501{
502 u16 val;
Andrew Lunn0f02b4f2016-08-19 00:01:56 +0200503 int err;
Vivien Didelotf22ab642016-07-18 20:45:31 -0400504
505 /* Wait until the previous operation is completed */
Andrew Lunn0f02b4f2016-08-19 00:01:56 +0200506 err = mv88e6xxx_wait(chip, addr, reg, BIT(15));
507 if (err)
508 return err;
Vivien Didelotf22ab642016-07-18 20:45:31 -0400509
510 /* Set the Update bit to trigger a write operation */
511 val = BIT(15) | update;
512
513 return mv88e6xxx_write(chip, addr, reg, val);
514}
515
Vivien Didelotd78343d2016-11-04 03:23:36 +0100516static int mv88e6xxx_port_setup_mac(struct mv88e6xxx_chip *chip, int port,
517 int link, int speed, int duplex,
518 phy_interface_t mode)
519{
520 int err;
521
522 if (!chip->info->ops->port_set_link)
523 return 0;
524
525 /* Port's MAC control must not be changed unless the link is down */
526 err = chip->info->ops->port_set_link(chip, port, 0);
527 if (err)
528 return err;
529
530 if (chip->info->ops->port_set_speed) {
531 err = chip->info->ops->port_set_speed(chip, port, speed);
532 if (err && err != -EOPNOTSUPP)
533 goto restore_link;
534 }
535
536 if (chip->info->ops->port_set_duplex) {
537 err = chip->info->ops->port_set_duplex(chip, port, duplex);
538 if (err && err != -EOPNOTSUPP)
539 goto restore_link;
540 }
541
542 if (chip->info->ops->port_set_rgmii_delay) {
543 err = chip->info->ops->port_set_rgmii_delay(chip, port, mode);
544 if (err && err != -EOPNOTSUPP)
545 goto restore_link;
546 }
547
Andrew Lunnf39908d2017-02-04 20:02:50 +0100548 if (chip->info->ops->port_set_cmode) {
549 err = chip->info->ops->port_set_cmode(chip, port, mode);
550 if (err && err != -EOPNOTSUPP)
551 goto restore_link;
552 }
553
Vivien Didelotd78343d2016-11-04 03:23:36 +0100554 err = 0;
555restore_link:
556 if (chip->info->ops->port_set_link(chip, port, link))
Vivien Didelot774439e52017-06-08 18:34:08 -0400557 dev_err(chip->dev, "p%d: failed to restore MAC's link\n", port);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100558
559 return err;
560}
561
Andrew Lunndea87022015-08-31 15:56:47 +0200562/* We expect the switch to perform auto negotiation if there is a real
563 * phy. However, in the case of a fixed link phy, we force the port
564 * settings from the fixed link settings.
565 */
Vivien Didelotf81ec902016-05-09 13:22:58 -0400566static void mv88e6xxx_adjust_link(struct dsa_switch *ds, int port,
567 struct phy_device *phydev)
Andrew Lunndea87022015-08-31 15:56:47 +0200568{
Vivien Didelot04bed142016-08-31 18:06:13 -0400569 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200570 int err;
Andrew Lunndea87022015-08-31 15:56:47 +0200571
572 if (!phy_is_pseudo_fixed_link(phydev))
573 return;
574
Vivien Didelotfad09c72016-06-21 12:28:20 -0400575 mutex_lock(&chip->reg_lock);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100576 err = mv88e6xxx_port_setup_mac(chip, port, phydev->link, phydev->speed,
577 phydev->duplex, phydev->interface);
Vivien Didelotfad09c72016-06-21 12:28:20 -0400578 mutex_unlock(&chip->reg_lock);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100579
580 if (err && err != -EOPNOTSUPP)
Vivien Didelot774439e52017-06-08 18:34:08 -0400581 dev_err(ds->dev, "p%d: failed to configure MAC\n", port);
Andrew Lunndea87022015-08-31 15:56:47 +0200582}
583
Russell Kingc9a23562018-05-10 13:17:35 -0700584static void mv88e6xxx_validate(struct dsa_switch *ds, int port,
585 unsigned long *supported,
586 struct phylink_link_state *state)
587{
588}
589
590static int mv88e6xxx_link_state(struct dsa_switch *ds, int port,
591 struct phylink_link_state *state)
592{
593 struct mv88e6xxx_chip *chip = ds->priv;
594 int err;
595
596 mutex_lock(&chip->reg_lock);
597 err = mv88e6xxx_port_link_state(chip, port, state);
598 mutex_unlock(&chip->reg_lock);
599
600 return err;
601}
602
603static void mv88e6xxx_mac_config(struct dsa_switch *ds, int port,
604 unsigned int mode,
605 const struct phylink_link_state *state)
606{
607 struct mv88e6xxx_chip *chip = ds->priv;
608 int speed, duplex, link, err;
609
610 if (mode == MLO_AN_PHY)
611 return;
612
613 if (mode == MLO_AN_FIXED) {
614 link = LINK_FORCED_UP;
615 speed = state->speed;
616 duplex = state->duplex;
617 } else {
618 speed = SPEED_UNFORCED;
619 duplex = DUPLEX_UNFORCED;
620 link = LINK_UNFORCED;
621 }
622
623 mutex_lock(&chip->reg_lock);
624 err = mv88e6xxx_port_setup_mac(chip, port, link, speed, duplex,
625 state->interface);
626 mutex_unlock(&chip->reg_lock);
627
628 if (err && err != -EOPNOTSUPP)
629 dev_err(ds->dev, "p%d: failed to configure MAC\n", port);
630}
631
632static void mv88e6xxx_mac_link_force(struct dsa_switch *ds, int port, int link)
633{
634 struct mv88e6xxx_chip *chip = ds->priv;
635 int err;
636
637 mutex_lock(&chip->reg_lock);
638 err = chip->info->ops->port_set_link(chip, port, link);
639 mutex_unlock(&chip->reg_lock);
640
641 if (err)
642 dev_err(chip->dev, "p%d: failed to force MAC link\n", port);
643}
644
645static void mv88e6xxx_mac_link_down(struct dsa_switch *ds, int port,
646 unsigned int mode,
647 phy_interface_t interface)
648{
649 if (mode == MLO_AN_FIXED)
650 mv88e6xxx_mac_link_force(ds, port, LINK_FORCED_DOWN);
651}
652
653static void mv88e6xxx_mac_link_up(struct dsa_switch *ds, int port,
654 unsigned int mode, phy_interface_t interface,
655 struct phy_device *phydev)
656{
657 if (mode == MLO_AN_FIXED)
658 mv88e6xxx_mac_link_force(ds, port, LINK_FORCED_UP);
659}
660
Andrew Lunna605a0f2016-11-21 23:26:58 +0100661static int mv88e6xxx_stats_snapshot(struct mv88e6xxx_chip *chip, int port)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000662{
Andrew Lunna605a0f2016-11-21 23:26:58 +0100663 if (!chip->info->ops->stats_snapshot)
664 return -EOPNOTSUPP;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000665
Andrew Lunna605a0f2016-11-21 23:26:58 +0100666 return chip->info->ops->stats_snapshot(chip, port);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000667}
668
Andrew Lunne413e7e2015-04-02 04:06:38 +0200669static struct mv88e6xxx_hw_stat mv88e6xxx_hw_stats[] = {
Andrew Lunndfafe442016-11-21 23:27:02 +0100670 { "in_good_octets", 8, 0x00, STATS_TYPE_BANK0, },
671 { "in_bad_octets", 4, 0x02, STATS_TYPE_BANK0, },
672 { "in_unicast", 4, 0x04, STATS_TYPE_BANK0, },
673 { "in_broadcasts", 4, 0x06, STATS_TYPE_BANK0, },
674 { "in_multicasts", 4, 0x07, STATS_TYPE_BANK0, },
675 { "in_pause", 4, 0x16, STATS_TYPE_BANK0, },
676 { "in_undersize", 4, 0x18, STATS_TYPE_BANK0, },
677 { "in_fragments", 4, 0x19, STATS_TYPE_BANK0, },
678 { "in_oversize", 4, 0x1a, STATS_TYPE_BANK0, },
679 { "in_jabber", 4, 0x1b, STATS_TYPE_BANK0, },
680 { "in_rx_error", 4, 0x1c, STATS_TYPE_BANK0, },
681 { "in_fcs_error", 4, 0x1d, STATS_TYPE_BANK0, },
682 { "out_octets", 8, 0x0e, STATS_TYPE_BANK0, },
683 { "out_unicast", 4, 0x10, STATS_TYPE_BANK0, },
684 { "out_broadcasts", 4, 0x13, STATS_TYPE_BANK0, },
685 { "out_multicasts", 4, 0x12, STATS_TYPE_BANK0, },
686 { "out_pause", 4, 0x15, STATS_TYPE_BANK0, },
687 { "excessive", 4, 0x11, STATS_TYPE_BANK0, },
688 { "collisions", 4, 0x1e, STATS_TYPE_BANK0, },
689 { "deferred", 4, 0x05, STATS_TYPE_BANK0, },
690 { "single", 4, 0x14, STATS_TYPE_BANK0, },
691 { "multiple", 4, 0x17, STATS_TYPE_BANK0, },
692 { "out_fcs_error", 4, 0x03, STATS_TYPE_BANK0, },
693 { "late", 4, 0x1f, STATS_TYPE_BANK0, },
694 { "hist_64bytes", 4, 0x08, STATS_TYPE_BANK0, },
695 { "hist_65_127bytes", 4, 0x09, STATS_TYPE_BANK0, },
696 { "hist_128_255bytes", 4, 0x0a, STATS_TYPE_BANK0, },
697 { "hist_256_511bytes", 4, 0x0b, STATS_TYPE_BANK0, },
698 { "hist_512_1023bytes", 4, 0x0c, STATS_TYPE_BANK0, },
699 { "hist_1024_max_bytes", 4, 0x0d, STATS_TYPE_BANK0, },
700 { "sw_in_discards", 4, 0x10, STATS_TYPE_PORT, },
701 { "sw_in_filtered", 2, 0x12, STATS_TYPE_PORT, },
702 { "sw_out_filtered", 2, 0x13, STATS_TYPE_PORT, },
703 { "in_discards", 4, 0x00, STATS_TYPE_BANK1, },
704 { "in_filtered", 4, 0x01, STATS_TYPE_BANK1, },
705 { "in_accepted", 4, 0x02, STATS_TYPE_BANK1, },
706 { "in_bad_accepted", 4, 0x03, STATS_TYPE_BANK1, },
707 { "in_good_avb_class_a", 4, 0x04, STATS_TYPE_BANK1, },
708 { "in_good_avb_class_b", 4, 0x05, STATS_TYPE_BANK1, },
709 { "in_bad_avb_class_a", 4, 0x06, STATS_TYPE_BANK1, },
710 { "in_bad_avb_class_b", 4, 0x07, STATS_TYPE_BANK1, },
711 { "tcam_counter_0", 4, 0x08, STATS_TYPE_BANK1, },
712 { "tcam_counter_1", 4, 0x09, STATS_TYPE_BANK1, },
713 { "tcam_counter_2", 4, 0x0a, STATS_TYPE_BANK1, },
714 { "tcam_counter_3", 4, 0x0b, STATS_TYPE_BANK1, },
715 { "in_da_unknown", 4, 0x0e, STATS_TYPE_BANK1, },
716 { "in_management", 4, 0x0f, STATS_TYPE_BANK1, },
717 { "out_queue_0", 4, 0x10, STATS_TYPE_BANK1, },
718 { "out_queue_1", 4, 0x11, STATS_TYPE_BANK1, },
719 { "out_queue_2", 4, 0x12, STATS_TYPE_BANK1, },
720 { "out_queue_3", 4, 0x13, STATS_TYPE_BANK1, },
721 { "out_queue_4", 4, 0x14, STATS_TYPE_BANK1, },
722 { "out_queue_5", 4, 0x15, STATS_TYPE_BANK1, },
723 { "out_queue_6", 4, 0x16, STATS_TYPE_BANK1, },
724 { "out_queue_7", 4, 0x17, STATS_TYPE_BANK1, },
725 { "out_cut_through", 4, 0x18, STATS_TYPE_BANK1, },
726 { "out_octets_a", 4, 0x1a, STATS_TYPE_BANK1, },
727 { "out_octets_b", 4, 0x1b, STATS_TYPE_BANK1, },
728 { "out_management", 4, 0x1f, STATS_TYPE_BANK1, },
Andrew Lunne413e7e2015-04-02 04:06:38 +0200729};
730
Vivien Didelotfad09c72016-06-21 12:28:20 -0400731static uint64_t _mv88e6xxx_get_ethtool_stat(struct mv88e6xxx_chip *chip,
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100732 struct mv88e6xxx_hw_stat *s,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100733 int port, u16 bank1_select,
734 u16 histogram)
Andrew Lunn80c46272015-06-20 18:42:30 +0200735{
Andrew Lunn80c46272015-06-20 18:42:30 +0200736 u32 low;
737 u32 high = 0;
Andrew Lunndfafe442016-11-21 23:27:02 +0100738 u16 reg = 0;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200739 int err;
Andrew Lunn80c46272015-06-20 18:42:30 +0200740 u64 value;
741
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100742 switch (s->type) {
Andrew Lunndfafe442016-11-21 23:27:02 +0100743 case STATS_TYPE_PORT:
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200744 err = mv88e6xxx_port_read(chip, port, s->reg, &reg);
745 if (err)
Jisheng Zhang6c3442f2018-04-27 16:18:58 +0800746 return U64_MAX;
Andrew Lunn80c46272015-06-20 18:42:30 +0200747
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200748 low = reg;
Andrew Lunncda9f4a2018-03-01 02:02:31 +0100749 if (s->size == 4) {
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200750 err = mv88e6xxx_port_read(chip, port, s->reg + 1, &reg);
751 if (err)
Jisheng Zhang6c3442f2018-04-27 16:18:58 +0800752 return U64_MAX;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200753 high = reg;
Andrew Lunn80c46272015-06-20 18:42:30 +0200754 }
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100755 break;
Andrew Lunndfafe442016-11-21 23:27:02 +0100756 case STATS_TYPE_BANK1:
Andrew Lunne0d8b612016-11-21 23:27:04 +0100757 reg = bank1_select;
Andrew Lunndfafe442016-11-21 23:27:02 +0100758 /* fall through */
759 case STATS_TYPE_BANK0:
Andrew Lunne0d8b612016-11-21 23:27:04 +0100760 reg |= s->reg | histogram;
Andrew Lunn7f9ef3a2016-11-21 23:27:05 +0100761 mv88e6xxx_g1_stats_read(chip, reg, &low);
Andrew Lunncda9f4a2018-03-01 02:02:31 +0100762 if (s->size == 8)
Andrew Lunn7f9ef3a2016-11-21 23:27:05 +0100763 mv88e6xxx_g1_stats_read(chip, reg + 1, &high);
Gustavo A. R. Silva9fc3e4d2017-05-11 22:11:29 -0500764 break;
765 default:
Jisheng Zhang6c3442f2018-04-27 16:18:58 +0800766 return U64_MAX;
Andrew Lunn80c46272015-06-20 18:42:30 +0200767 }
768 value = (((u64)high) << 16) | low;
769 return value;
770}
771
Andrew Lunn436fe172018-03-01 02:02:29 +0100772static int mv88e6xxx_stats_get_strings(struct mv88e6xxx_chip *chip,
773 uint8_t *data, int types)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100774{
775 struct mv88e6xxx_hw_stat *stat;
776 int i, j;
777
778 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
779 stat = &mv88e6xxx_hw_stats[i];
Andrew Lunndfafe442016-11-21 23:27:02 +0100780 if (stat->type & types) {
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100781 memcpy(data + j * ETH_GSTRING_LEN, stat->string,
782 ETH_GSTRING_LEN);
783 j++;
784 }
785 }
Andrew Lunn436fe172018-03-01 02:02:29 +0100786
787 return j;
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100788}
789
Andrew Lunn436fe172018-03-01 02:02:29 +0100790static int mv88e6095_stats_get_strings(struct mv88e6xxx_chip *chip,
791 uint8_t *data)
Andrew Lunndfafe442016-11-21 23:27:02 +0100792{
Andrew Lunn436fe172018-03-01 02:02:29 +0100793 return mv88e6xxx_stats_get_strings(chip, data,
794 STATS_TYPE_BANK0 | STATS_TYPE_PORT);
Andrew Lunndfafe442016-11-21 23:27:02 +0100795}
796
Andrew Lunn436fe172018-03-01 02:02:29 +0100797static int mv88e6320_stats_get_strings(struct mv88e6xxx_chip *chip,
798 uint8_t *data)
Andrew Lunndfafe442016-11-21 23:27:02 +0100799{
Andrew Lunn436fe172018-03-01 02:02:29 +0100800 return mv88e6xxx_stats_get_strings(chip, data,
801 STATS_TYPE_BANK0 | STATS_TYPE_BANK1);
Andrew Lunndfafe442016-11-21 23:27:02 +0100802}
803
Andrew Lunn65f60e42018-03-28 23:50:28 +0200804static const uint8_t *mv88e6xxx_atu_vtu_stats_strings[] = {
805 "atu_member_violation",
806 "atu_miss_violation",
807 "atu_full_violation",
808 "vtu_member_violation",
809 "vtu_miss_violation",
810};
811
812static void mv88e6xxx_atu_vtu_get_strings(uint8_t *data)
813{
814 unsigned int i;
815
816 for (i = 0; i < ARRAY_SIZE(mv88e6xxx_atu_vtu_stats_strings); i++)
817 strlcpy(data + i * ETH_GSTRING_LEN,
818 mv88e6xxx_atu_vtu_stats_strings[i],
819 ETH_GSTRING_LEN);
820}
821
Andrew Lunndfafe442016-11-21 23:27:02 +0100822static void mv88e6xxx_get_strings(struct dsa_switch *ds, int port,
Florian Fainelli89f09042018-04-25 12:12:50 -0700823 u32 stringset, uint8_t *data)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100824{
Vivien Didelot04bed142016-08-31 18:06:13 -0400825 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn436fe172018-03-01 02:02:29 +0100826 int count = 0;
Andrew Lunndfafe442016-11-21 23:27:02 +0100827
Florian Fainelli89f09042018-04-25 12:12:50 -0700828 if (stringset != ETH_SS_STATS)
829 return;
830
Andrew Lunnc6c8cd52018-03-01 02:02:28 +0100831 mutex_lock(&chip->reg_lock);
832
Andrew Lunndfafe442016-11-21 23:27:02 +0100833 if (chip->info->ops->stats_get_strings)
Andrew Lunn436fe172018-03-01 02:02:29 +0100834 count = chip->info->ops->stats_get_strings(chip, data);
835
836 if (chip->info->ops->serdes_get_strings) {
837 data += count * ETH_GSTRING_LEN;
Andrew Lunn65f60e42018-03-28 23:50:28 +0200838 count = chip->info->ops->serdes_get_strings(chip, port, data);
Andrew Lunn436fe172018-03-01 02:02:29 +0100839 }
Andrew Lunnc6c8cd52018-03-01 02:02:28 +0100840
Andrew Lunn65f60e42018-03-28 23:50:28 +0200841 data += count * ETH_GSTRING_LEN;
842 mv88e6xxx_atu_vtu_get_strings(data);
843
Andrew Lunnc6c8cd52018-03-01 02:02:28 +0100844 mutex_unlock(&chip->reg_lock);
Andrew Lunndfafe442016-11-21 23:27:02 +0100845}
846
847static int mv88e6xxx_stats_get_sset_count(struct mv88e6xxx_chip *chip,
848 int types)
849{
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100850 struct mv88e6xxx_hw_stat *stat;
851 int i, j;
852
853 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
854 stat = &mv88e6xxx_hw_stats[i];
Andrew Lunndfafe442016-11-21 23:27:02 +0100855 if (stat->type & types)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100856 j++;
857 }
858 return j;
859}
860
Andrew Lunndfafe442016-11-21 23:27:02 +0100861static int mv88e6095_stats_get_sset_count(struct mv88e6xxx_chip *chip)
862{
863 return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
864 STATS_TYPE_PORT);
865}
866
867static int mv88e6320_stats_get_sset_count(struct mv88e6xxx_chip *chip)
868{
869 return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
870 STATS_TYPE_BANK1);
871}
872
Florian Fainelli89f09042018-04-25 12:12:50 -0700873static int mv88e6xxx_get_sset_count(struct dsa_switch *ds, int port, int sset)
Andrew Lunndfafe442016-11-21 23:27:02 +0100874{
875 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn436fe172018-03-01 02:02:29 +0100876 int serdes_count = 0;
877 int count = 0;
Andrew Lunndfafe442016-11-21 23:27:02 +0100878
Florian Fainelli89f09042018-04-25 12:12:50 -0700879 if (sset != ETH_SS_STATS)
880 return 0;
881
Andrew Lunnc6c8cd52018-03-01 02:02:28 +0100882 mutex_lock(&chip->reg_lock);
Andrew Lunndfafe442016-11-21 23:27:02 +0100883 if (chip->info->ops->stats_get_sset_count)
Andrew Lunn436fe172018-03-01 02:02:29 +0100884 count = chip->info->ops->stats_get_sset_count(chip);
885 if (count < 0)
886 goto out;
887
888 if (chip->info->ops->serdes_get_sset_count)
889 serdes_count = chip->info->ops->serdes_get_sset_count(chip,
890 port);
Andrew Lunn65f60e42018-03-28 23:50:28 +0200891 if (serdes_count < 0) {
Andrew Lunn436fe172018-03-01 02:02:29 +0100892 count = serdes_count;
Andrew Lunn65f60e42018-03-28 23:50:28 +0200893 goto out;
894 }
895 count += serdes_count;
896 count += ARRAY_SIZE(mv88e6xxx_atu_vtu_stats_strings);
897
Andrew Lunn436fe172018-03-01 02:02:29 +0100898out:
Andrew Lunnc6c8cd52018-03-01 02:02:28 +0100899 mutex_unlock(&chip->reg_lock);
Andrew Lunndfafe442016-11-21 23:27:02 +0100900
Andrew Lunn436fe172018-03-01 02:02:29 +0100901 return count;
Andrew Lunndfafe442016-11-21 23:27:02 +0100902}
903
Andrew Lunn436fe172018-03-01 02:02:29 +0100904static int mv88e6xxx_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
905 uint64_t *data, int types,
906 u16 bank1_select, u16 histogram)
Andrew Lunn052f9472016-11-21 23:27:03 +0100907{
908 struct mv88e6xxx_hw_stat *stat;
909 int i, j;
910
911 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
912 stat = &mv88e6xxx_hw_stats[i];
913 if (stat->type & types) {
Andrew Lunn377cda12018-02-15 14:38:34 +0100914 mutex_lock(&chip->reg_lock);
Andrew Lunne0d8b612016-11-21 23:27:04 +0100915 data[j] = _mv88e6xxx_get_ethtool_stat(chip, stat, port,
916 bank1_select,
917 histogram);
Andrew Lunn377cda12018-02-15 14:38:34 +0100918 mutex_unlock(&chip->reg_lock);
919
Andrew Lunn052f9472016-11-21 23:27:03 +0100920 j++;
921 }
922 }
Andrew Lunn436fe172018-03-01 02:02:29 +0100923 return j;
Andrew Lunn052f9472016-11-21 23:27:03 +0100924}
925
Andrew Lunn436fe172018-03-01 02:02:29 +0100926static int mv88e6095_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
927 uint64_t *data)
Andrew Lunn052f9472016-11-21 23:27:03 +0100928{
929 return mv88e6xxx_stats_get_stats(chip, port, data,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100930 STATS_TYPE_BANK0 | STATS_TYPE_PORT,
Vivien Didelot57d1ef32017-06-15 12:14:05 -0400931 0, MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
Andrew Lunn052f9472016-11-21 23:27:03 +0100932}
933
Andrew Lunn436fe172018-03-01 02:02:29 +0100934static int mv88e6320_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
935 uint64_t *data)
Andrew Lunn052f9472016-11-21 23:27:03 +0100936{
937 return mv88e6xxx_stats_get_stats(chip, port, data,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100938 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
Vivien Didelot57d1ef32017-06-15 12:14:05 -0400939 MV88E6XXX_G1_STATS_OP_BANK_1_BIT_9,
940 MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
Andrew Lunne0d8b612016-11-21 23:27:04 +0100941}
942
Andrew Lunn436fe172018-03-01 02:02:29 +0100943static int mv88e6390_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
944 uint64_t *data)
Andrew Lunne0d8b612016-11-21 23:27:04 +0100945{
946 return mv88e6xxx_stats_get_stats(chip, port, data,
947 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
Vivien Didelot57d1ef32017-06-15 12:14:05 -0400948 MV88E6XXX_G1_STATS_OP_BANK_1_BIT_10,
949 0);
Andrew Lunn052f9472016-11-21 23:27:03 +0100950}
951
Andrew Lunn65f60e42018-03-28 23:50:28 +0200952static void mv88e6xxx_atu_vtu_get_stats(struct mv88e6xxx_chip *chip, int port,
953 uint64_t *data)
954{
955 *data++ = chip->ports[port].atu_member_violation;
956 *data++ = chip->ports[port].atu_miss_violation;
957 *data++ = chip->ports[port].atu_full_violation;
958 *data++ = chip->ports[port].vtu_member_violation;
959 *data++ = chip->ports[port].vtu_miss_violation;
960}
961
Andrew Lunn052f9472016-11-21 23:27:03 +0100962static void mv88e6xxx_get_stats(struct mv88e6xxx_chip *chip, int port,
963 uint64_t *data)
964{
Andrew Lunn436fe172018-03-01 02:02:29 +0100965 int count = 0;
966
Andrew Lunn052f9472016-11-21 23:27:03 +0100967 if (chip->info->ops->stats_get_stats)
Andrew Lunn436fe172018-03-01 02:02:29 +0100968 count = chip->info->ops->stats_get_stats(chip, port, data);
969
Andrew Lunn65f60e42018-03-28 23:50:28 +0200970 mutex_lock(&chip->reg_lock);
Andrew Lunn436fe172018-03-01 02:02:29 +0100971 if (chip->info->ops->serdes_get_stats) {
972 data += count;
Andrew Lunn65f60e42018-03-28 23:50:28 +0200973 count = chip->info->ops->serdes_get_stats(chip, port, data);
Andrew Lunn436fe172018-03-01 02:02:29 +0100974 }
Andrew Lunn65f60e42018-03-28 23:50:28 +0200975 data += count;
976 mv88e6xxx_atu_vtu_get_stats(chip, port, data);
977 mutex_unlock(&chip->reg_lock);
Andrew Lunn052f9472016-11-21 23:27:03 +0100978}
979
Vivien Didelotf81ec902016-05-09 13:22:58 -0400980static void mv88e6xxx_get_ethtool_stats(struct dsa_switch *ds, int port,
981 uint64_t *data)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000982{
Vivien Didelot04bed142016-08-31 18:06:13 -0400983 struct mv88e6xxx_chip *chip = ds->priv;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000984 int ret;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000985
Vivien Didelotfad09c72016-06-21 12:28:20 -0400986 mutex_lock(&chip->reg_lock);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000987
Andrew Lunna605a0f2016-11-21 23:26:58 +0100988 ret = mv88e6xxx_stats_snapshot(chip, port);
Andrew Lunn377cda12018-02-15 14:38:34 +0100989 mutex_unlock(&chip->reg_lock);
990
991 if (ret < 0)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000992 return;
Andrew Lunn052f9472016-11-21 23:27:03 +0100993
994 mv88e6xxx_get_stats(chip, port, data);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000995
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000996}
Ben Hutchings98e67302011-11-25 14:36:19 +0000997
Andrew Lunnde2273872016-11-21 23:27:01 +0100998static int mv88e6xxx_stats_set_histogram(struct mv88e6xxx_chip *chip)
999{
1000 if (chip->info->ops->stats_set_histogram)
1001 return chip->info->ops->stats_set_histogram(chip);
1002
1003 return 0;
1004}
1005
Vivien Didelotf81ec902016-05-09 13:22:58 -04001006static int mv88e6xxx_get_regs_len(struct dsa_switch *ds, int port)
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001007{
1008 return 32 * sizeof(u16);
1009}
1010
Vivien Didelotf81ec902016-05-09 13:22:58 -04001011static void mv88e6xxx_get_regs(struct dsa_switch *ds, int port,
1012 struct ethtool_regs *regs, void *_p)
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001013{
Vivien Didelot04bed142016-08-31 18:06:13 -04001014 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001015 int err;
1016 u16 reg;
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001017 u16 *p = _p;
1018 int i;
1019
1020 regs->version = 0;
1021
1022 memset(p, 0xff, 32 * sizeof(u16));
1023
Vivien Didelotfad09c72016-06-21 12:28:20 -04001024 mutex_lock(&chip->reg_lock);
Vivien Didelot23062512016-05-09 13:22:45 -04001025
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001026 for (i = 0; i < 32; i++) {
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001027
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001028 err = mv88e6xxx_port_read(chip, port, i, &reg);
1029 if (!err)
1030 p[i] = reg;
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001031 }
Vivien Didelot23062512016-05-09 13:22:45 -04001032
Vivien Didelotfad09c72016-06-21 12:28:20 -04001033 mutex_unlock(&chip->reg_lock);
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001034}
1035
Vivien Didelot08f50062017-08-01 16:32:41 -04001036static int mv88e6xxx_get_mac_eee(struct dsa_switch *ds, int port,
1037 struct ethtool_eee *e)
Guenter Roeck11b3b452015-03-06 22:23:51 -08001038{
Vivien Didelot5480db62017-08-01 16:32:40 -04001039 /* Nothing to do on the port's MAC */
1040 return 0;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001041}
1042
Vivien Didelot08f50062017-08-01 16:32:41 -04001043static int mv88e6xxx_set_mac_eee(struct dsa_switch *ds, int port,
1044 struct ethtool_eee *e)
Guenter Roeck11b3b452015-03-06 22:23:51 -08001045{
Vivien Didelot5480db62017-08-01 16:32:40 -04001046 /* Nothing to do on the port's MAC */
1047 return 0;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001048}
1049
Vivien Didelote5887a22017-03-30 17:37:11 -04001050static u16 mv88e6xxx_port_vlan(struct mv88e6xxx_chip *chip, int dev, int port)
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001051{
Vivien Didelote5887a22017-03-30 17:37:11 -04001052 struct dsa_switch *ds = NULL;
1053 struct net_device *br;
1054 u16 pvlan;
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001055 int i;
1056
Vivien Didelote5887a22017-03-30 17:37:11 -04001057 if (dev < DSA_MAX_SWITCHES)
1058 ds = chip->ds->dst->ds[dev];
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001059
Vivien Didelote5887a22017-03-30 17:37:11 -04001060 /* Prevent frames from unknown switch or port */
1061 if (!ds || port >= ds->num_ports)
1062 return 0;
1063
1064 /* Frames from DSA links and CPU ports can egress any local port */
1065 if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
1066 return mv88e6xxx_port_mask(chip);
1067
1068 br = ds->ports[port].bridge_dev;
1069 pvlan = 0;
1070
1071 /* Frames from user ports can egress any local DSA links and CPU ports,
1072 * as well as any local member of their bridge group.
1073 */
1074 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
1075 if (dsa_is_cpu_port(chip->ds, i) ||
1076 dsa_is_dsa_port(chip->ds, i) ||
Vivien Didelotc8652c82017-10-16 11:12:19 -04001077 (br && dsa_to_port(chip->ds, i)->bridge_dev == br))
Vivien Didelote5887a22017-03-30 17:37:11 -04001078 pvlan |= BIT(i);
1079
1080 return pvlan;
1081}
1082
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001083static int mv88e6xxx_port_vlan_map(struct mv88e6xxx_chip *chip, int port)
Vivien Didelote5887a22017-03-30 17:37:11 -04001084{
1085 u16 output_ports = mv88e6xxx_port_vlan(chip, chip->ds->index, port);
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001086
1087 /* prevent frames from going back out of the port they came in on */
1088 output_ports &= ~BIT(port);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001089
Vivien Didelot5a7921f2016-11-04 03:23:28 +01001090 return mv88e6xxx_port_set_vlan_map(chip, port, output_ports);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001091}
1092
Vivien Didelotf81ec902016-05-09 13:22:58 -04001093static void mv88e6xxx_port_stp_state_set(struct dsa_switch *ds, int port,
1094 u8 state)
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001095{
Vivien Didelot04bed142016-08-31 18:06:13 -04001096 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot553eb542016-05-13 20:38:23 -04001097 int err;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001098
Vivien Didelotfad09c72016-06-21 12:28:20 -04001099 mutex_lock(&chip->reg_lock);
Vivien Didelotf894c292017-06-08 18:34:10 -04001100 err = mv88e6xxx_port_set_state(chip, port, state);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001101 mutex_unlock(&chip->reg_lock);
Vivien Didelot553eb542016-05-13 20:38:23 -04001102
1103 if (err)
Vivien Didelot774439e52017-06-08 18:34:08 -04001104 dev_err(ds->dev, "p%d: failed to update state\n", port);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001105}
1106
Vivien Didelot93e18d62018-05-11 17:16:35 -04001107static int mv88e6xxx_pri_setup(struct mv88e6xxx_chip *chip)
1108{
1109 int err;
1110
1111 if (chip->info->ops->ieee_pri_map) {
1112 err = chip->info->ops->ieee_pri_map(chip);
1113 if (err)
1114 return err;
1115 }
1116
1117 if (chip->info->ops->ip_pri_map) {
1118 err = chip->info->ops->ip_pri_map(chip);
1119 if (err)
1120 return err;
1121 }
1122
1123 return 0;
1124}
1125
Vivien Didelotc7f047b2018-04-26 21:56:45 -04001126static int mv88e6xxx_devmap_setup(struct mv88e6xxx_chip *chip)
1127{
1128 int target, port;
1129 int err;
1130
1131 if (!chip->info->global2_addr)
1132 return 0;
1133
1134 /* Initialize the routing port to the 32 possible target devices */
1135 for (target = 0; target < 32; target++) {
1136 port = 0x1f;
1137 if (target < DSA_MAX_SWITCHES)
1138 if (chip->ds->rtable[target] != DSA_RTABLE_NONE)
1139 port = chip->ds->rtable[target];
1140
1141 err = mv88e6xxx_g2_device_mapping_write(chip, target, port);
1142 if (err)
1143 return err;
1144 }
1145
Vivien Didelot02317e62018-05-09 11:38:49 -04001146 if (chip->info->ops->set_cascade_port) {
1147 port = MV88E6XXX_CASCADE_PORT_MULTIPLE;
1148 err = chip->info->ops->set_cascade_port(chip, port);
1149 if (err)
1150 return err;
1151 }
1152
Vivien Didelot23c98912018-05-09 11:38:50 -04001153 err = mv88e6xxx_g1_set_device_number(chip, chip->ds->index);
1154 if (err)
1155 return err;
1156
Vivien Didelotc7f047b2018-04-26 21:56:45 -04001157 return 0;
1158}
1159
Vivien Didelotb28f8722018-04-26 21:56:44 -04001160static int mv88e6xxx_trunk_setup(struct mv88e6xxx_chip *chip)
1161{
1162 /* Clear all trunk masks and mapping */
1163 if (chip->info->global2_addr)
1164 return mv88e6xxx_g2_trunk_clear(chip);
1165
1166 return 0;
1167}
1168
Vivien Didelot9e5baf92018-05-09 11:38:51 -04001169static int mv88e6xxx_rmu_setup(struct mv88e6xxx_chip *chip)
1170{
1171 if (chip->info->ops->rmu_disable)
1172 return chip->info->ops->rmu_disable(chip);
1173
1174 return 0;
1175}
1176
Vivien Didelot9e907d72017-07-17 13:03:43 -04001177static int mv88e6xxx_pot_setup(struct mv88e6xxx_chip *chip)
1178{
1179 if (chip->info->ops->pot_clear)
1180 return chip->info->ops->pot_clear(chip);
1181
1182 return 0;
1183}
1184
Vivien Didelot51c901a2017-07-17 13:03:41 -04001185static int mv88e6xxx_rsvd2cpu_setup(struct mv88e6xxx_chip *chip)
1186{
1187 if (chip->info->ops->mgmt_rsvd2cpu)
1188 return chip->info->ops->mgmt_rsvd2cpu(chip);
1189
1190 return 0;
1191}
1192
Vivien Didelota2ac29d2017-03-11 16:12:49 -05001193static int mv88e6xxx_atu_setup(struct mv88e6xxx_chip *chip)
1194{
Vivien Didelotc3a7d4a2017-03-11 16:12:51 -05001195 int err;
1196
Vivien Didelotdaefc942017-03-11 16:12:54 -05001197 err = mv88e6xxx_g1_atu_flush(chip, 0, true);
1198 if (err)
1199 return err;
1200
Vivien Didelotc3a7d4a2017-03-11 16:12:51 -05001201 err = mv88e6xxx_g1_atu_set_learn2all(chip, true);
1202 if (err)
1203 return err;
1204
Vivien Didelota2ac29d2017-03-11 16:12:49 -05001205 return mv88e6xxx_g1_atu_set_age_time(chip, 300000);
1206}
1207
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04001208static int mv88e6xxx_irl_setup(struct mv88e6xxx_chip *chip)
1209{
1210 int port;
1211 int err;
1212
1213 if (!chip->info->ops->irl_init_all)
1214 return 0;
1215
1216 for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
1217 /* Disable ingress rate limiting by resetting all per port
1218 * ingress rate limit resources to their initial state.
1219 */
1220 err = chip->info->ops->irl_init_all(chip, port);
1221 if (err)
1222 return err;
1223 }
1224
1225 return 0;
1226}
1227
Vivien Didelot04a69a12017-10-13 14:18:05 -04001228static int mv88e6xxx_mac_setup(struct mv88e6xxx_chip *chip)
1229{
1230 if (chip->info->ops->set_switch_mac) {
1231 u8 addr[ETH_ALEN];
1232
1233 eth_random_addr(addr);
1234
1235 return chip->info->ops->set_switch_mac(chip, addr);
1236 }
1237
1238 return 0;
1239}
1240
Vivien Didelot17a15942017-03-30 17:37:09 -04001241static int mv88e6xxx_pvt_map(struct mv88e6xxx_chip *chip, int dev, int port)
1242{
1243 u16 pvlan = 0;
1244
1245 if (!mv88e6xxx_has_pvt(chip))
1246 return -EOPNOTSUPP;
1247
1248 /* Skip the local source device, which uses in-chip port VLAN */
1249 if (dev != chip->ds->index)
Vivien Didelotaec5ac82017-03-30 17:37:15 -04001250 pvlan = mv88e6xxx_port_vlan(chip, dev, port);
Vivien Didelot17a15942017-03-30 17:37:09 -04001251
1252 return mv88e6xxx_g2_pvt_write(chip, dev, port, pvlan);
1253}
1254
Vivien Didelot81228992017-03-30 17:37:08 -04001255static int mv88e6xxx_pvt_setup(struct mv88e6xxx_chip *chip)
1256{
Vivien Didelot17a15942017-03-30 17:37:09 -04001257 int dev, port;
1258 int err;
1259
Vivien Didelot81228992017-03-30 17:37:08 -04001260 if (!mv88e6xxx_has_pvt(chip))
1261 return 0;
1262
1263 /* Clear 5 Bit Port for usage with Marvell Link Street devices:
1264 * use 4 bits for the Src_Port/Src_Trunk and 5 bits for the Src_Dev.
1265 */
Vivien Didelot17a15942017-03-30 17:37:09 -04001266 err = mv88e6xxx_g2_misc_4_bit_port(chip);
1267 if (err)
1268 return err;
1269
1270 for (dev = 0; dev < MV88E6XXX_MAX_PVT_SWITCHES; ++dev) {
1271 for (port = 0; port < MV88E6XXX_MAX_PVT_PORTS; ++port) {
1272 err = mv88e6xxx_pvt_map(chip, dev, port);
1273 if (err)
1274 return err;
1275 }
1276 }
1277
1278 return 0;
Vivien Didelot81228992017-03-30 17:37:08 -04001279}
1280
Vivien Didelot749efcb2016-09-22 16:49:24 -04001281static void mv88e6xxx_port_fast_age(struct dsa_switch *ds, int port)
1282{
1283 struct mv88e6xxx_chip *chip = ds->priv;
1284 int err;
1285
1286 mutex_lock(&chip->reg_lock);
Vivien Didelote606ca32017-03-11 16:12:55 -05001287 err = mv88e6xxx_g1_atu_remove(chip, 0, port, false);
Vivien Didelot749efcb2016-09-22 16:49:24 -04001288 mutex_unlock(&chip->reg_lock);
1289
1290 if (err)
Vivien Didelot774439e52017-06-08 18:34:08 -04001291 dev_err(ds->dev, "p%d: failed to flush ATU\n", port);
Vivien Didelot749efcb2016-09-22 16:49:24 -04001292}
1293
Vivien Didelotb486d7c2017-05-01 14:05:13 -04001294static int mv88e6xxx_vtu_setup(struct mv88e6xxx_chip *chip)
1295{
1296 if (!chip->info->max_vid)
1297 return 0;
1298
1299 return mv88e6xxx_g1_vtu_flush(chip);
1300}
1301
Vivien Didelotf1394b72017-05-01 14:05:22 -04001302static int mv88e6xxx_vtu_getnext(struct mv88e6xxx_chip *chip,
1303 struct mv88e6xxx_vtu_entry *entry)
1304{
1305 if (!chip->info->ops->vtu_getnext)
1306 return -EOPNOTSUPP;
1307
1308 return chip->info->ops->vtu_getnext(chip, entry);
1309}
1310
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04001311static int mv88e6xxx_vtu_loadpurge(struct mv88e6xxx_chip *chip,
1312 struct mv88e6xxx_vtu_entry *entry)
1313{
1314 if (!chip->info->ops->vtu_loadpurge)
1315 return -EOPNOTSUPP;
1316
1317 return chip->info->ops->vtu_loadpurge(chip, entry);
1318}
1319
Vivien Didelotd7f435f2017-03-11 16:12:56 -05001320static int mv88e6xxx_atu_new(struct mv88e6xxx_chip *chip, u16 *fid)
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001321{
1322 DECLARE_BITMAP(fid_bitmap, MV88E6XXX_N_FID);
Vivien Didelot3afb4bd2017-05-01 14:05:16 -04001323 struct mv88e6xxx_vtu_entry vlan = {
1324 .vid = chip->info->max_vid,
1325 };
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001326 int i, err;
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001327
1328 bitmap_zero(fid_bitmap, MV88E6XXX_N_FID);
1329
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001330 /* Set every FID bit used by the (un)bridged ports */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001331 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelotb4e48c52016-11-04 03:23:29 +01001332 err = mv88e6xxx_port_get_fid(chip, i, fid);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001333 if (err)
1334 return err;
1335
1336 set_bit(*fid, fid_bitmap);
1337 }
1338
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001339 /* Set every FID bit used by the VLAN entries */
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001340 do {
Vivien Didelotf1394b72017-05-01 14:05:22 -04001341 err = mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001342 if (err)
1343 return err;
1344
1345 if (!vlan.valid)
1346 break;
1347
1348 set_bit(vlan.fid, fid_bitmap);
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001349 } while (vlan.vid < chip->info->max_vid);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001350
1351 /* The reset value 0x000 is used to indicate that multiple address
1352 * databases are not needed. Return the next positive available.
1353 */
1354 *fid = find_next_zero_bit(fid_bitmap, MV88E6XXX_N_FID, 1);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001355 if (unlikely(*fid >= mv88e6xxx_num_databases(chip)))
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001356 return -ENOSPC;
1357
1358 /* Clear the database */
Vivien Didelotdaefc942017-03-11 16:12:54 -05001359 return mv88e6xxx_g1_atu_flush(chip, *fid, true);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001360}
1361
Vivien Didelot567aa592017-05-01 14:05:25 -04001362static int mv88e6xxx_vtu_get(struct mv88e6xxx_chip *chip, u16 vid,
1363 struct mv88e6xxx_vtu_entry *entry, bool new)
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001364{
1365 int err;
1366
1367 if (!vid)
1368 return -EINVAL;
1369
Vivien Didelot3afb4bd2017-05-01 14:05:16 -04001370 entry->vid = vid - 1;
1371 entry->valid = false;
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001372
Vivien Didelotf1394b72017-05-01 14:05:22 -04001373 err = mv88e6xxx_vtu_getnext(chip, entry);
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001374 if (err)
1375 return err;
1376
Vivien Didelot567aa592017-05-01 14:05:25 -04001377 if (entry->vid == vid && entry->valid)
1378 return 0;
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001379
Vivien Didelot567aa592017-05-01 14:05:25 -04001380 if (new) {
1381 int i;
1382
1383 /* Initialize a fresh VLAN entry */
1384 memset(entry, 0, sizeof(*entry));
1385 entry->valid = true;
1386 entry->vid = vid;
1387
Vivien Didelot553a7682017-06-07 18:12:16 -04001388 /* Exclude all ports */
Vivien Didelot567aa592017-05-01 14:05:25 -04001389 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
Vivien Didelot553a7682017-06-07 18:12:16 -04001390 entry->member[i] =
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001391 MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER;
Vivien Didelot567aa592017-05-01 14:05:25 -04001392
1393 return mv88e6xxx_atu_new(chip, &entry->fid);
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001394 }
1395
Vivien Didelot567aa592017-05-01 14:05:25 -04001396 /* switchdev expects -EOPNOTSUPP to honor software VLANs */
1397 return -EOPNOTSUPP;
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001398}
1399
Vivien Didelotda9c3592016-02-12 12:09:40 -05001400static int mv88e6xxx_port_check_hw_vlan(struct dsa_switch *ds, int port,
1401 u16 vid_begin, u16 vid_end)
1402{
Vivien Didelot04bed142016-08-31 18:06:13 -04001403 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot3afb4bd2017-05-01 14:05:16 -04001404 struct mv88e6xxx_vtu_entry vlan = {
1405 .vid = vid_begin - 1,
1406 };
Vivien Didelotda9c3592016-02-12 12:09:40 -05001407 int i, err;
1408
Andrew Lunndb06ae412017-09-25 23:32:20 +02001409 /* DSA and CPU ports have to be members of multiple vlans */
1410 if (dsa_is_dsa_port(ds, port) || dsa_is_cpu_port(ds, port))
1411 return 0;
1412
Vivien Didelotda9c3592016-02-12 12:09:40 -05001413 if (!vid_begin)
1414 return -EOPNOTSUPP;
1415
Vivien Didelotfad09c72016-06-21 12:28:20 -04001416 mutex_lock(&chip->reg_lock);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001417
Vivien Didelotda9c3592016-02-12 12:09:40 -05001418 do {
Vivien Didelotf1394b72017-05-01 14:05:22 -04001419 err = mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001420 if (err)
1421 goto unlock;
1422
1423 if (!vlan.valid)
1424 break;
1425
1426 if (vlan.vid > vid_end)
1427 break;
1428
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001429 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelotda9c3592016-02-12 12:09:40 -05001430 if (dsa_is_dsa_port(ds, i) || dsa_is_cpu_port(ds, i))
1431 continue;
1432
Andrew Lunncd886462017-11-09 22:29:53 +01001433 if (!ds->ports[i].slave)
Andrew Lunn66e28092016-12-11 21:07:19 +01001434 continue;
1435
Vivien Didelotbd00e052017-05-01 14:05:11 -04001436 if (vlan.member[i] ==
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001437 MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER)
Vivien Didelotda9c3592016-02-12 12:09:40 -05001438 continue;
1439
Vivien Didelotc8652c82017-10-16 11:12:19 -04001440 if (dsa_to_port(ds, i)->bridge_dev ==
Vivien Didelotfae8a252017-01-27 15:29:42 -05001441 ds->ports[port].bridge_dev)
Vivien Didelotda9c3592016-02-12 12:09:40 -05001442 break; /* same bridge, check next VLAN */
1443
Vivien Didelotc8652c82017-10-16 11:12:19 -04001444 if (!dsa_to_port(ds, i)->bridge_dev)
Andrew Lunn66e28092016-12-11 21:07:19 +01001445 continue;
1446
Andrew Lunn743fcc22017-11-09 22:29:54 +01001447 dev_err(ds->dev, "p%d: hw VLAN %d already used by port %d in %s\n",
1448 port, vlan.vid, i,
Vivien Didelotc8652c82017-10-16 11:12:19 -04001449 netdev_name(dsa_to_port(ds, i)->bridge_dev));
Vivien Didelotda9c3592016-02-12 12:09:40 -05001450 err = -EOPNOTSUPP;
1451 goto unlock;
1452 }
1453 } while (vlan.vid < vid_end);
1454
1455unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001456 mutex_unlock(&chip->reg_lock);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001457
1458 return err;
1459}
1460
Vivien Didelotf81ec902016-05-09 13:22:58 -04001461static int mv88e6xxx_port_vlan_filtering(struct dsa_switch *ds, int port,
1462 bool vlan_filtering)
Vivien Didelot214cdb92016-02-26 13:16:08 -05001463{
Vivien Didelot04bed142016-08-31 18:06:13 -04001464 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot81c6edb2017-06-12 12:37:41 -04001465 u16 mode = vlan_filtering ? MV88E6XXX_PORT_CTL2_8021Q_MODE_SECURE :
1466 MV88E6XXX_PORT_CTL2_8021Q_MODE_DISABLED;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001467 int err;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001468
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001469 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001470 return -EOPNOTSUPP;
1471
Vivien Didelotfad09c72016-06-21 12:28:20 -04001472 mutex_lock(&chip->reg_lock);
Vivien Didelot385a0992016-11-04 03:23:31 +01001473 err = mv88e6xxx_port_set_8021q_mode(chip, port, mode);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001474 mutex_unlock(&chip->reg_lock);
Vivien Didelot214cdb92016-02-26 13:16:08 -05001475
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001476 return err;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001477}
1478
Vivien Didelot57d32312016-06-20 13:13:58 -04001479static int
1480mv88e6xxx_port_vlan_prepare(struct dsa_switch *ds, int port,
Vivien Didelot80e02362017-11-30 11:23:57 -05001481 const struct switchdev_obj_port_vlan *vlan)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001482{
Vivien Didelot04bed142016-08-31 18:06:13 -04001483 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001484 int err;
1485
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001486 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001487 return -EOPNOTSUPP;
1488
Vivien Didelotda9c3592016-02-12 12:09:40 -05001489 /* If the requested port doesn't belong to the same bridge as the VLAN
1490 * members, do not support it (yet) and fallback to software VLAN.
1491 */
1492 err = mv88e6xxx_port_check_hw_vlan(ds, port, vlan->vid_begin,
1493 vlan->vid_end);
1494 if (err)
1495 return err;
1496
Vivien Didelot76e398a2015-11-01 12:33:55 -05001497 /* We don't need any dynamic resource from the kernel (yet),
1498 * so skip the prepare phase.
1499 */
1500 return 0;
1501}
1502
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001503static int mv88e6xxx_port_db_load_purge(struct mv88e6xxx_chip *chip, int port,
1504 const unsigned char *addr, u16 vid,
1505 u8 state)
1506{
1507 struct mv88e6xxx_vtu_entry vlan;
1508 struct mv88e6xxx_atu_entry entry;
1509 int err;
1510
1511 /* Null VLAN ID corresponds to the port private database */
1512 if (vid == 0)
1513 err = mv88e6xxx_port_get_fid(chip, port, &vlan.fid);
1514 else
1515 err = mv88e6xxx_vtu_get(chip, vid, &vlan, false);
1516 if (err)
1517 return err;
1518
1519 entry.state = MV88E6XXX_G1_ATU_DATA_STATE_UNUSED;
1520 ether_addr_copy(entry.mac, addr);
1521 eth_addr_dec(entry.mac);
1522
1523 err = mv88e6xxx_g1_atu_getnext(chip, vlan.fid, &entry);
1524 if (err)
1525 return err;
1526
1527 /* Initialize a fresh ATU entry if it isn't found */
1528 if (entry.state == MV88E6XXX_G1_ATU_DATA_STATE_UNUSED ||
1529 !ether_addr_equal(entry.mac, addr)) {
1530 memset(&entry, 0, sizeof(entry));
1531 ether_addr_copy(entry.mac, addr);
1532 }
1533
1534 /* Purge the ATU entry only if no port is using it anymore */
1535 if (state == MV88E6XXX_G1_ATU_DATA_STATE_UNUSED) {
1536 entry.portvec &= ~BIT(port);
1537 if (!entry.portvec)
1538 entry.state = MV88E6XXX_G1_ATU_DATA_STATE_UNUSED;
1539 } else {
1540 entry.portvec |= BIT(port);
1541 entry.state = state;
1542 }
1543
1544 return mv88e6xxx_g1_atu_loadpurge(chip, vlan.fid, &entry);
1545}
1546
Andrew Lunn87fa8862017-11-09 22:29:56 +01001547static int mv88e6xxx_port_add_broadcast(struct mv88e6xxx_chip *chip, int port,
1548 u16 vid)
1549{
1550 const char broadcast[6] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
1551 u8 state = MV88E6XXX_G1_ATU_DATA_STATE_MC_STATIC;
1552
1553 return mv88e6xxx_port_db_load_purge(chip, port, broadcast, vid, state);
1554}
1555
1556static int mv88e6xxx_broadcast_setup(struct mv88e6xxx_chip *chip, u16 vid)
1557{
1558 int port;
1559 int err;
1560
1561 for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
1562 err = mv88e6xxx_port_add_broadcast(chip, port, vid);
1563 if (err)
1564 return err;
1565 }
1566
1567 return 0;
1568}
1569
Vivien Didelotfad09c72016-06-21 12:28:20 -04001570static int _mv88e6xxx_port_vlan_add(struct mv88e6xxx_chip *chip, int port,
Vivien Didelotc91498e2017-06-07 18:12:13 -04001571 u16 vid, u8 member)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001572{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001573 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001574 int err;
1575
Vivien Didelot567aa592017-05-01 14:05:25 -04001576 err = mv88e6xxx_vtu_get(chip, vid, &vlan, true);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001577 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001578 return err;
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001579
Vivien Didelotc91498e2017-06-07 18:12:13 -04001580 vlan.member[port] = member;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001581
Andrew Lunn87fa8862017-11-09 22:29:56 +01001582 err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
1583 if (err)
1584 return err;
1585
1586 return mv88e6xxx_broadcast_setup(chip, vid);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001587}
1588
Vivien Didelotf81ec902016-05-09 13:22:58 -04001589static void mv88e6xxx_port_vlan_add(struct dsa_switch *ds, int port,
Vivien Didelot80e02362017-11-30 11:23:57 -05001590 const struct switchdev_obj_port_vlan *vlan)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001591{
Vivien Didelot04bed142016-08-31 18:06:13 -04001592 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001593 bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
1594 bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
Vivien Didelotc91498e2017-06-07 18:12:13 -04001595 u8 member;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001596 u16 vid;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001597
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001598 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001599 return;
1600
Vivien Didelotc91498e2017-06-07 18:12:13 -04001601 if (dsa_is_dsa_port(ds, port) || dsa_is_cpu_port(ds, port))
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001602 member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNMODIFIED;
Vivien Didelotc91498e2017-06-07 18:12:13 -04001603 else if (untagged)
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001604 member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNTAGGED;
Vivien Didelotc91498e2017-06-07 18:12:13 -04001605 else
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001606 member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_TAGGED;
Vivien Didelotc91498e2017-06-07 18:12:13 -04001607
Vivien Didelotfad09c72016-06-21 12:28:20 -04001608 mutex_lock(&chip->reg_lock);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001609
Vivien Didelot4d5770b2016-04-06 11:55:05 -04001610 for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid)
Vivien Didelotc91498e2017-06-07 18:12:13 -04001611 if (_mv88e6xxx_port_vlan_add(chip, port, vid, member))
Vivien Didelot774439e52017-06-08 18:34:08 -04001612 dev_err(ds->dev, "p%d: failed to add VLAN %d%c\n", port,
1613 vid, untagged ? 'u' : 't');
Vivien Didelot76e398a2015-11-01 12:33:55 -05001614
Vivien Didelot77064f32016-11-04 03:23:30 +01001615 if (pvid && mv88e6xxx_port_set_pvid(chip, port, vlan->vid_end))
Vivien Didelot774439e52017-06-08 18:34:08 -04001616 dev_err(ds->dev, "p%d: failed to set PVID %d\n", port,
1617 vlan->vid_end);
Vivien Didelot4d5770b2016-04-06 11:55:05 -04001618
Vivien Didelotfad09c72016-06-21 12:28:20 -04001619 mutex_unlock(&chip->reg_lock);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001620}
1621
Vivien Didelotfad09c72016-06-21 12:28:20 -04001622static int _mv88e6xxx_port_vlan_del(struct mv88e6xxx_chip *chip,
Andrew Lunn158bc062016-04-28 21:24:06 -04001623 int port, u16 vid)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001624{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001625 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001626 int i, err;
1627
Vivien Didelot567aa592017-05-01 14:05:25 -04001628 err = mv88e6xxx_vtu_get(chip, vid, &vlan, false);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001629 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001630 return err;
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001631
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001632 /* Tell switchdev if this VLAN is handled in software */
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001633 if (vlan.member[port] == MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER)
Vivien Didelot3c06f082016-02-05 14:04:39 -05001634 return -EOPNOTSUPP;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001635
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001636 vlan.member[port] = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001637
1638 /* keep the VLAN unless all ports are excluded */
Vivien Didelotf02bdff2015-10-11 18:08:36 -04001639 vlan.valid = false;
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001640 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001641 if (vlan.member[i] !=
1642 MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER) {
Vivien Didelotf02bdff2015-10-11 18:08:36 -04001643 vlan.valid = true;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001644 break;
1645 }
1646 }
1647
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04001648 err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001649 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001650 return err;
1651
Vivien Didelote606ca32017-03-11 16:12:55 -05001652 return mv88e6xxx_g1_atu_remove(chip, vlan.fid, port, false);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001653}
1654
Vivien Didelotf81ec902016-05-09 13:22:58 -04001655static int mv88e6xxx_port_vlan_del(struct dsa_switch *ds, int port,
1656 const struct switchdev_obj_port_vlan *vlan)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001657{
Vivien Didelot04bed142016-08-31 18:06:13 -04001658 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001659 u16 pvid, vid;
1660 int err = 0;
1661
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001662 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001663 return -EOPNOTSUPP;
1664
Vivien Didelotfad09c72016-06-21 12:28:20 -04001665 mutex_lock(&chip->reg_lock);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001666
Vivien Didelot77064f32016-11-04 03:23:30 +01001667 err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001668 if (err)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001669 goto unlock;
1670
Vivien Didelot76e398a2015-11-01 12:33:55 -05001671 for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001672 err = _mv88e6xxx_port_vlan_del(chip, port, vid);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001673 if (err)
1674 goto unlock;
1675
1676 if (vid == pvid) {
Vivien Didelot77064f32016-11-04 03:23:30 +01001677 err = mv88e6xxx_port_set_pvid(chip, port, 0);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001678 if (err)
1679 goto unlock;
1680 }
1681 }
1682
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001683unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001684 mutex_unlock(&chip->reg_lock);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001685
1686 return err;
1687}
1688
Arkadi Sharshevsky1b6dd552017-08-06 16:15:40 +03001689static int mv88e6xxx_port_fdb_add(struct dsa_switch *ds, int port,
1690 const unsigned char *addr, u16 vid)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07001691{
Vivien Didelot04bed142016-08-31 18:06:13 -04001692 struct mv88e6xxx_chip *chip = ds->priv;
Arkadi Sharshevsky1b6dd552017-08-06 16:15:40 +03001693 int err;
Vivien Didelot6630e232015-08-06 01:44:07 -04001694
Vivien Didelotfad09c72016-06-21 12:28:20 -04001695 mutex_lock(&chip->reg_lock);
Arkadi Sharshevsky1b6dd552017-08-06 16:15:40 +03001696 err = mv88e6xxx_port_db_load_purge(chip, port, addr, vid,
1697 MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001698 mutex_unlock(&chip->reg_lock);
Arkadi Sharshevsky1b6dd552017-08-06 16:15:40 +03001699
1700 return err;
David S. Millercdf09692015-08-11 12:00:37 -07001701}
1702
Vivien Didelotf81ec902016-05-09 13:22:58 -04001703static int mv88e6xxx_port_fdb_del(struct dsa_switch *ds, int port,
Arkadi Sharshevsky6c2c1dc2017-08-06 16:15:39 +03001704 const unsigned char *addr, u16 vid)
David S. Millercdf09692015-08-11 12:00:37 -07001705{
Vivien Didelot04bed142016-08-31 18:06:13 -04001706 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot83dabd12016-08-31 11:50:04 -04001707 int err;
David S. Millercdf09692015-08-11 12:00:37 -07001708
Vivien Didelotfad09c72016-06-21 12:28:20 -04001709 mutex_lock(&chip->reg_lock);
Arkadi Sharshevsky6c2c1dc2017-08-06 16:15:39 +03001710 err = mv88e6xxx_port_db_load_purge(chip, port, addr, vid,
Vivien Didelot27c0e602017-06-15 12:14:01 -04001711 MV88E6XXX_G1_ATU_DATA_STATE_UNUSED);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001712 mutex_unlock(&chip->reg_lock);
David S. Millercdf09692015-08-11 12:00:37 -07001713
Vivien Didelot83dabd12016-08-31 11:50:04 -04001714 return err;
David S. Millercdf09692015-08-11 12:00:37 -07001715}
1716
Vivien Didelot83dabd12016-08-31 11:50:04 -04001717static int mv88e6xxx_port_db_dump_fid(struct mv88e6xxx_chip *chip,
1718 u16 fid, u16 vid, int port,
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03001719 dsa_fdb_dump_cb_t *cb, void *data)
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001720{
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001721 struct mv88e6xxx_atu_entry addr;
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03001722 bool is_static;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001723 int err;
1724
Vivien Didelot27c0e602017-06-15 12:14:01 -04001725 addr.state = MV88E6XXX_G1_ATU_DATA_STATE_UNUSED;
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001726 eth_broadcast_addr(addr.mac);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001727
1728 do {
Andrew Lunna61e5402018-02-15 14:38:35 +01001729 mutex_lock(&chip->reg_lock);
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001730 err = mv88e6xxx_g1_atu_getnext(chip, fid, &addr);
Andrew Lunna61e5402018-02-15 14:38:35 +01001731 mutex_unlock(&chip->reg_lock);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001732 if (err)
Vivien Didelot83dabd12016-08-31 11:50:04 -04001733 return err;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001734
Vivien Didelot27c0e602017-06-15 12:14:01 -04001735 if (addr.state == MV88E6XXX_G1_ATU_DATA_STATE_UNUSED)
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001736 break;
1737
Vivien Didelot01bd96c2017-03-11 16:12:57 -05001738 if (addr.trunk || (addr.portvec & BIT(port)) == 0)
Vivien Didelot83dabd12016-08-31 11:50:04 -04001739 continue;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001740
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03001741 if (!is_unicast_ether_addr(addr.mac))
1742 continue;
Vivien Didelot83dabd12016-08-31 11:50:04 -04001743
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03001744 is_static = (addr.state ==
1745 MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC);
1746 err = cb(addr.mac, vid, is_static, data);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001747 if (err)
1748 return err;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001749 } while (!is_broadcast_ether_addr(addr.mac));
1750
1751 return err;
1752}
1753
Vivien Didelot83dabd12016-08-31 11:50:04 -04001754static int mv88e6xxx_port_db_dump(struct mv88e6xxx_chip *chip, int port,
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03001755 dsa_fdb_dump_cb_t *cb, void *data)
Vivien Didelot83dabd12016-08-31 11:50:04 -04001756{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001757 struct mv88e6xxx_vtu_entry vlan = {
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001758 .vid = chip->info->max_vid,
Vivien Didelot83dabd12016-08-31 11:50:04 -04001759 };
1760 u16 fid;
1761 int err;
1762
1763 /* Dump port's default Filtering Information Database (VLAN ID 0) */
Andrew Lunna61e5402018-02-15 14:38:35 +01001764 mutex_lock(&chip->reg_lock);
Vivien Didelotb4e48c52016-11-04 03:23:29 +01001765 err = mv88e6xxx_port_get_fid(chip, port, &fid);
Andrew Lunna61e5402018-02-15 14:38:35 +01001766 mutex_unlock(&chip->reg_lock);
1767
Vivien Didelot83dabd12016-08-31 11:50:04 -04001768 if (err)
1769 return err;
1770
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03001771 err = mv88e6xxx_port_db_dump_fid(chip, fid, 0, port, cb, data);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001772 if (err)
1773 return err;
1774
1775 /* Dump VLANs' Filtering Information Databases */
Vivien Didelot83dabd12016-08-31 11:50:04 -04001776 do {
Andrew Lunna61e5402018-02-15 14:38:35 +01001777 mutex_lock(&chip->reg_lock);
Vivien Didelotf1394b72017-05-01 14:05:22 -04001778 err = mv88e6xxx_vtu_getnext(chip, &vlan);
Andrew Lunna61e5402018-02-15 14:38:35 +01001779 mutex_unlock(&chip->reg_lock);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001780 if (err)
1781 return err;
1782
1783 if (!vlan.valid)
1784 break;
1785
1786 err = mv88e6xxx_port_db_dump_fid(chip, vlan.fid, vlan.vid, port,
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03001787 cb, data);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001788 if (err)
1789 return err;
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001790 } while (vlan.vid < chip->info->max_vid);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001791
1792 return err;
1793}
1794
Vivien Didelotf81ec902016-05-09 13:22:58 -04001795static int mv88e6xxx_port_fdb_dump(struct dsa_switch *ds, int port,
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03001796 dsa_fdb_dump_cb_t *cb, void *data)
Vivien Didelotf33475b2015-10-22 09:34:41 -04001797{
Vivien Didelot04bed142016-08-31 18:06:13 -04001798 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotf33475b2015-10-22 09:34:41 -04001799
Andrew Lunna61e5402018-02-15 14:38:35 +01001800 return mv88e6xxx_port_db_dump(chip, port, cb, data);
Vivien Didelotf33475b2015-10-22 09:34:41 -04001801}
1802
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001803static int mv88e6xxx_bridge_map(struct mv88e6xxx_chip *chip,
1804 struct net_device *br)
1805{
Vivien Didelote96a6e02017-03-30 17:37:13 -04001806 struct dsa_switch *ds;
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001807 int port;
Vivien Didelote96a6e02017-03-30 17:37:13 -04001808 int dev;
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001809 int err;
1810
1811 /* Remap the Port VLAN of each local bridge group member */
1812 for (port = 0; port < mv88e6xxx_num_ports(chip); ++port) {
1813 if (chip->ds->ports[port].bridge_dev == br) {
1814 err = mv88e6xxx_port_vlan_map(chip, port);
1815 if (err)
1816 return err;
1817 }
1818 }
1819
Vivien Didelote96a6e02017-03-30 17:37:13 -04001820 if (!mv88e6xxx_has_pvt(chip))
1821 return 0;
1822
1823 /* Remap the Port VLAN of each cross-chip bridge group member */
1824 for (dev = 0; dev < DSA_MAX_SWITCHES; ++dev) {
1825 ds = chip->ds->dst->ds[dev];
1826 if (!ds)
1827 break;
1828
1829 for (port = 0; port < ds->num_ports; ++port) {
1830 if (ds->ports[port].bridge_dev == br) {
1831 err = mv88e6xxx_pvt_map(chip, dev, port);
1832 if (err)
1833 return err;
1834 }
1835 }
1836 }
1837
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001838 return 0;
1839}
1840
Vivien Didelotf81ec902016-05-09 13:22:58 -04001841static int mv88e6xxx_port_bridge_join(struct dsa_switch *ds, int port,
Vivien Didelotfae8a252017-01-27 15:29:42 -05001842 struct net_device *br)
Vivien Didelote79a8bc2015-11-04 17:23:40 -05001843{
Vivien Didelot04bed142016-08-31 18:06:13 -04001844 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001845 int err;
Vivien Didelot466dfa02016-02-26 13:16:05 -05001846
Vivien Didelotfad09c72016-06-21 12:28:20 -04001847 mutex_lock(&chip->reg_lock);
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001848 err = mv88e6xxx_bridge_map(chip, br);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001849 mutex_unlock(&chip->reg_lock);
Vivien Didelota6692752016-02-12 12:09:39 -05001850
Vivien Didelot466dfa02016-02-26 13:16:05 -05001851 return err;
Vivien Didelote79a8bc2015-11-04 17:23:40 -05001852}
1853
Vivien Didelotf123f2f2017-01-27 15:29:41 -05001854static void mv88e6xxx_port_bridge_leave(struct dsa_switch *ds, int port,
1855 struct net_device *br)
Vivien Didelote79a8bc2015-11-04 17:23:40 -05001856{
Vivien Didelot04bed142016-08-31 18:06:13 -04001857 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot466dfa02016-02-26 13:16:05 -05001858
Vivien Didelotfad09c72016-06-21 12:28:20 -04001859 mutex_lock(&chip->reg_lock);
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001860 if (mv88e6xxx_bridge_map(chip, br) ||
1861 mv88e6xxx_port_vlan_map(chip, port))
1862 dev_err(ds->dev, "failed to remap in-chip Port VLAN\n");
Vivien Didelotfad09c72016-06-21 12:28:20 -04001863 mutex_unlock(&chip->reg_lock);
Vivien Didelot66d9cd02016-02-05 14:07:14 -05001864}
1865
Vivien Didelotaec5ac82017-03-30 17:37:15 -04001866static int mv88e6xxx_crosschip_bridge_join(struct dsa_switch *ds, int dev,
1867 int port, struct net_device *br)
1868{
1869 struct mv88e6xxx_chip *chip = ds->priv;
1870 int err;
1871
1872 if (!mv88e6xxx_has_pvt(chip))
1873 return 0;
1874
1875 mutex_lock(&chip->reg_lock);
1876 err = mv88e6xxx_pvt_map(chip, dev, port);
1877 mutex_unlock(&chip->reg_lock);
1878
1879 return err;
1880}
1881
1882static void mv88e6xxx_crosschip_bridge_leave(struct dsa_switch *ds, int dev,
1883 int port, struct net_device *br)
1884{
1885 struct mv88e6xxx_chip *chip = ds->priv;
1886
1887 if (!mv88e6xxx_has_pvt(chip))
1888 return;
1889
1890 mutex_lock(&chip->reg_lock);
1891 if (mv88e6xxx_pvt_map(chip, dev, port))
1892 dev_err(ds->dev, "failed to remap cross-chip Port VLAN\n");
1893 mutex_unlock(&chip->reg_lock);
1894}
1895
Vivien Didelot17e708b2016-12-05 17:30:27 -05001896static int mv88e6xxx_software_reset(struct mv88e6xxx_chip *chip)
1897{
1898 if (chip->info->ops->reset)
1899 return chip->info->ops->reset(chip);
1900
1901 return 0;
1902}
1903
Vivien Didelot309eca62016-12-05 17:30:26 -05001904static void mv88e6xxx_hardware_reset(struct mv88e6xxx_chip *chip)
1905{
1906 struct gpio_desc *gpiod = chip->reset;
1907
1908 /* If there is a GPIO connected to the reset pin, toggle it */
1909 if (gpiod) {
1910 gpiod_set_value_cansleep(gpiod, 1);
1911 usleep_range(10000, 20000);
1912 gpiod_set_value_cansleep(gpiod, 0);
1913 usleep_range(10000, 20000);
1914 }
1915}
1916
Vivien Didelot4ac4b5a2016-12-05 17:30:25 -05001917static int mv88e6xxx_disable_ports(struct mv88e6xxx_chip *chip)
1918{
1919 int i, err;
1920
1921 /* Set all ports to the Disabled state */
1922 for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
Vivien Didelotf894c292017-06-08 18:34:10 -04001923 err = mv88e6xxx_port_set_state(chip, i, BR_STATE_DISABLED);
Vivien Didelot4ac4b5a2016-12-05 17:30:25 -05001924 if (err)
1925 return err;
1926 }
1927
1928 /* Wait for transmit queues to drain,
1929 * i.e. 2ms for a maximum frame to be transmitted at 10 Mbps.
1930 */
1931 usleep_range(2000, 4000);
1932
1933 return 0;
1934}
1935
Vivien Didelotfad09c72016-06-21 12:28:20 -04001936static int mv88e6xxx_switch_reset(struct mv88e6xxx_chip *chip)
Vivien Didelot552238b2016-05-09 13:22:49 -04001937{
Vivien Didelota935c052016-09-29 12:21:53 -04001938 int err;
Vivien Didelot552238b2016-05-09 13:22:49 -04001939
Vivien Didelot4ac4b5a2016-12-05 17:30:25 -05001940 err = mv88e6xxx_disable_ports(chip);
1941 if (err)
1942 return err;
Vivien Didelot552238b2016-05-09 13:22:49 -04001943
Vivien Didelot309eca62016-12-05 17:30:26 -05001944 mv88e6xxx_hardware_reset(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04001945
Vivien Didelot17e708b2016-12-05 17:30:27 -05001946 return mv88e6xxx_software_reset(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04001947}
1948
Vivien Didelot43145572017-03-11 16:12:59 -05001949static int mv88e6xxx_set_port_mode(struct mv88e6xxx_chip *chip, int port,
Vivien Didelot31bef4e2017-06-08 18:34:09 -04001950 enum mv88e6xxx_frame_mode frame,
1951 enum mv88e6xxx_egress_mode egress, u16 etype)
Andrew Lunn56995cb2016-12-03 04:35:19 +01001952{
1953 int err;
1954
Vivien Didelot43145572017-03-11 16:12:59 -05001955 if (!chip->info->ops->port_set_frame_mode)
1956 return -EOPNOTSUPP;
1957
1958 err = mv88e6xxx_port_set_egress_mode(chip, port, egress);
Andrew Lunn56995cb2016-12-03 04:35:19 +01001959 if (err)
1960 return err;
1961
Vivien Didelot43145572017-03-11 16:12:59 -05001962 err = chip->info->ops->port_set_frame_mode(chip, port, frame);
1963 if (err)
1964 return err;
1965
1966 if (chip->info->ops->port_set_ether_type)
1967 return chip->info->ops->port_set_ether_type(chip, port, etype);
1968
1969 return 0;
1970}
1971
1972static int mv88e6xxx_set_port_mode_normal(struct mv88e6xxx_chip *chip, int port)
1973{
1974 return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_NORMAL,
Vivien Didelot31bef4e2017-06-08 18:34:09 -04001975 MV88E6XXX_EGRESS_MODE_UNMODIFIED,
Vivien Didelotb8109592017-06-12 12:37:45 -04001976 MV88E6XXX_PORT_ETH_TYPE_DEFAULT);
Vivien Didelot43145572017-03-11 16:12:59 -05001977}
1978
1979static int mv88e6xxx_set_port_mode_dsa(struct mv88e6xxx_chip *chip, int port)
1980{
1981 return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_DSA,
Vivien Didelot31bef4e2017-06-08 18:34:09 -04001982 MV88E6XXX_EGRESS_MODE_UNMODIFIED,
Vivien Didelotb8109592017-06-12 12:37:45 -04001983 MV88E6XXX_PORT_ETH_TYPE_DEFAULT);
Vivien Didelot43145572017-03-11 16:12:59 -05001984}
1985
1986static int mv88e6xxx_set_port_mode_edsa(struct mv88e6xxx_chip *chip, int port)
1987{
1988 return mv88e6xxx_set_port_mode(chip, port,
1989 MV88E6XXX_FRAME_MODE_ETHERTYPE,
Vivien Didelot31bef4e2017-06-08 18:34:09 -04001990 MV88E6XXX_EGRESS_MODE_ETHERTYPE,
1991 ETH_P_EDSA);
Vivien Didelot43145572017-03-11 16:12:59 -05001992}
1993
1994static int mv88e6xxx_setup_port_mode(struct mv88e6xxx_chip *chip, int port)
1995{
1996 if (dsa_is_dsa_port(chip->ds, port))
1997 return mv88e6xxx_set_port_mode_dsa(chip, port);
1998
Vivien Didelot2b3e9892017-10-26 11:22:54 -04001999 if (dsa_is_user_port(chip->ds, port))
Vivien Didelot43145572017-03-11 16:12:59 -05002000 return mv88e6xxx_set_port_mode_normal(chip, port);
2001
2002 /* Setup CPU port mode depending on its supported tag format */
2003 if (chip->info->tag_protocol == DSA_TAG_PROTO_DSA)
2004 return mv88e6xxx_set_port_mode_dsa(chip, port);
2005
2006 if (chip->info->tag_protocol == DSA_TAG_PROTO_EDSA)
2007 return mv88e6xxx_set_port_mode_edsa(chip, port);
2008
2009 return -EINVAL;
2010}
2011
Vivien Didelotea698f42017-03-11 16:12:50 -05002012static int mv88e6xxx_setup_message_port(struct mv88e6xxx_chip *chip, int port)
2013{
2014 bool message = dsa_is_dsa_port(chip->ds, port);
2015
2016 return mv88e6xxx_port_set_message_port(chip, port, message);
2017}
2018
Vivien Didelot601aeed2017-03-11 16:13:00 -05002019static int mv88e6xxx_setup_egress_floods(struct mv88e6xxx_chip *chip, int port)
2020{
Vivien Didelot3ee50cb2017-12-05 15:34:09 -05002021 struct dsa_switch *ds = chip->ds;
2022 bool flood;
Vivien Didelot601aeed2017-03-11 16:13:00 -05002023
2024 /* Upstream ports flood frames with unknown unicast or multicast DA */
Vivien Didelot3ee50cb2017-12-05 15:34:09 -05002025 flood = dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port);
Vivien Didelot601aeed2017-03-11 16:13:00 -05002026 if (chip->info->ops->port_set_egress_floods)
2027 return chip->info->ops->port_set_egress_floods(chip, port,
2028 flood, flood);
2029
2030 return 0;
2031}
2032
Andrew Lunn6d917822017-05-26 01:03:21 +02002033static int mv88e6xxx_serdes_power(struct mv88e6xxx_chip *chip, int port,
2034 bool on)
2035{
Vivien Didelot523a8902017-05-26 18:02:42 -04002036 if (chip->info->ops->serdes_power)
2037 return chip->info->ops->serdes_power(chip, port, on);
Andrew Lunn6d917822017-05-26 01:03:21 +02002038
Vivien Didelot523a8902017-05-26 18:02:42 -04002039 return 0;
Andrew Lunn6d917822017-05-26 01:03:21 +02002040}
2041
Vivien Didelotfa371c82017-12-05 15:34:10 -05002042static int mv88e6xxx_setup_upstream_port(struct mv88e6xxx_chip *chip, int port)
2043{
2044 struct dsa_switch *ds = chip->ds;
2045 int upstream_port;
2046 int err;
2047
Vivien Didelot07073c72017-12-05 15:34:13 -05002048 upstream_port = dsa_upstream_port(ds, port);
Vivien Didelotfa371c82017-12-05 15:34:10 -05002049 if (chip->info->ops->port_set_upstream_port) {
2050 err = chip->info->ops->port_set_upstream_port(chip, port,
2051 upstream_port);
2052 if (err)
2053 return err;
2054 }
2055
Vivien Didelot0ea54dd2017-12-05 15:34:11 -05002056 if (port == upstream_port) {
2057 if (chip->info->ops->set_cpu_port) {
2058 err = chip->info->ops->set_cpu_port(chip,
2059 upstream_port);
2060 if (err)
2061 return err;
2062 }
2063
2064 if (chip->info->ops->set_egress_port) {
2065 err = chip->info->ops->set_egress_port(chip,
2066 upstream_port);
2067 if (err)
2068 return err;
2069 }
2070 }
2071
Vivien Didelotfa371c82017-12-05 15:34:10 -05002072 return 0;
2073}
2074
Vivien Didelotfad09c72016-06-21 12:28:20 -04002075static int mv88e6xxx_setup_port(struct mv88e6xxx_chip *chip, int port)
Guenter Roeckd827e882015-03-26 18:36:29 -07002076{
Vivien Didelotfad09c72016-06-21 12:28:20 -04002077 struct dsa_switch *ds = chip->ds;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002078 int err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002079 u16 reg;
Guenter Roeckd827e882015-03-26 18:36:29 -07002080
Vivien Didelotd78343d2016-11-04 03:23:36 +01002081 /* MAC Forcing register: don't force link, speed, duplex or flow control
2082 * state to any particular values on physical ports, but force the CPU
2083 * port and all DSA ports to their maximum bandwidth and full duplex.
2084 */
2085 if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
2086 err = mv88e6xxx_port_setup_mac(chip, port, LINK_FORCED_UP,
2087 SPEED_MAX, DUPLEX_FULL,
2088 PHY_INTERFACE_MODE_NA);
2089 else
2090 err = mv88e6xxx_port_setup_mac(chip, port, LINK_UNFORCED,
2091 SPEED_UNFORCED, DUPLEX_UNFORCED,
2092 PHY_INTERFACE_MODE_NA);
2093 if (err)
2094 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002095
2096 /* Port Control: disable Drop-on-Unlock, disable Drop-on-Lock,
2097 * disable Header mode, enable IGMP/MLD snooping, disable VLAN
2098 * tunneling, determine priority by looking at 802.1p and IP
2099 * priority fields (IP prio has precedence), and set STP state
2100 * to Forwarding.
2101 *
2102 * If this is the CPU link, use DSA or EDSA tagging depending
2103 * on which tagging mode was configured.
2104 *
2105 * If this is a link to another switch, use DSA tagging mode.
2106 *
2107 * If this is the upstream port for this switch, enable
2108 * forwarding of unknown unicasts and multicasts.
2109 */
Vivien Didelota89b433be2017-06-12 12:37:37 -04002110 reg = MV88E6XXX_PORT_CTL0_IGMP_MLD_SNOOP |
2111 MV88E6185_PORT_CTL0_USE_TAG | MV88E6185_PORT_CTL0_USE_IP |
2112 MV88E6XXX_PORT_CTL0_STATE_FORWARDING;
2113 err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_CTL0, reg);
Andrew Lunn56995cb2016-12-03 04:35:19 +01002114 if (err)
2115 return err;
Andrew Lunn6083ce72015-08-17 23:52:52 +02002116
Vivien Didelot601aeed2017-03-11 16:13:00 -05002117 err = mv88e6xxx_setup_port_mode(chip, port);
Andrew Lunn56995cb2016-12-03 04:35:19 +01002118 if (err)
2119 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002120
Vivien Didelot601aeed2017-03-11 16:13:00 -05002121 err = mv88e6xxx_setup_egress_floods(chip, port);
Vivien Didelot43145572017-03-11 16:12:59 -05002122 if (err)
2123 return err;
2124
Andrew Lunn04aca992017-05-26 01:03:24 +02002125 /* Enable the SERDES interface for DSA and CPU ports. Normal
2126 * ports SERDES are enabled when the port is enabled, thus
2127 * saving a bit of power.
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002128 */
Andrew Lunn04aca992017-05-26 01:03:24 +02002129 if ((dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))) {
2130 err = mv88e6xxx_serdes_power(chip, port, true);
2131 if (err)
2132 return err;
2133 }
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002134
Vivien Didelot8efdda42015-08-13 12:52:23 -04002135 /* Port Control 2: don't force a good FCS, set the maximum frame size to
Vivien Didelot46fbe5e2016-02-26 13:16:07 -05002136 * 10240 bytes, disable 802.1q tags checking, don't discard tagged or
Vivien Didelot8efdda42015-08-13 12:52:23 -04002137 * untagged frames on this port, do a destination address lookup on all
2138 * received packets as usual, disable ARP mirroring and don't send a
2139 * copy of all transmitted/received frames on this port to the CPU.
Andrew Lunn54d792f2015-05-06 01:09:47 +02002140 */
Andrew Lunna23b2962017-02-04 20:15:28 +01002141 err = mv88e6xxx_port_set_map_da(chip, port);
2142 if (err)
2143 return err;
2144
Vivien Didelotfa371c82017-12-05 15:34:10 -05002145 err = mv88e6xxx_setup_upstream_port(chip, port);
2146 if (err)
2147 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002148
Andrew Lunna23b2962017-02-04 20:15:28 +01002149 err = mv88e6xxx_port_set_8021q_mode(chip, port,
Vivien Didelot81c6edb2017-06-12 12:37:41 -04002150 MV88E6XXX_PORT_CTL2_8021Q_MODE_DISABLED);
Andrew Lunna23b2962017-02-04 20:15:28 +01002151 if (err)
2152 return err;
2153
Vivien Didelotcd782652017-06-08 18:34:13 -04002154 if (chip->info->ops->port_set_jumbo_size) {
2155 err = chip->info->ops->port_set_jumbo_size(chip, port, 10240);
Andrew Lunn5f436662016-12-03 04:45:17 +01002156 if (err)
2157 return err;
2158 }
2159
Andrew Lunn54d792f2015-05-06 01:09:47 +02002160 /* Port Association Vector: when learning source addresses
2161 * of packets, add the address to the address database using
2162 * a port bitmap that has only the bit for this port set and
2163 * the other bits clear.
2164 */
Andrew Lunn4c7ea3c2015-11-03 10:52:36 -05002165 reg = 1 << port;
Vivien Didelot996ecb82016-04-14 14:42:08 -04002166 /* Disable learning for CPU port */
2167 if (dsa_is_cpu_port(ds, port))
Vivien Didelot65fa4022016-04-14 14:42:07 -04002168 reg = 0;
Andrew Lunn4c7ea3c2015-11-03 10:52:36 -05002169
Vivien Didelot2a4614e2017-06-12 12:37:43 -04002170 err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_ASSOC_VECTOR,
2171 reg);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002172 if (err)
2173 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002174
2175 /* Egress rate control 2: disable egress rate control. */
Vivien Didelot2cb8cb12017-06-12 12:37:42 -04002176 err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_EGRESS_RATE_CTL2,
2177 0x0000);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002178 if (err)
2179 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002180
Vivien Didelot08984322017-06-08 18:34:12 -04002181 if (chip->info->ops->port_pause_limit) {
2182 err = chip->info->ops->port_pause_limit(chip, port, 0, 0);
Andrew Lunnb35d322a2016-12-03 04:45:19 +01002183 if (err)
2184 return err;
2185 }
2186
Vivien Didelotc8c94892017-03-11 16:13:01 -05002187 if (chip->info->ops->port_disable_learn_limit) {
2188 err = chip->info->ops->port_disable_learn_limit(chip, port);
2189 if (err)
2190 return err;
2191 }
2192
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002193 if (chip->info->ops->port_disable_pri_override) {
2194 err = chip->info->ops->port_disable_pri_override(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002195 if (err)
2196 return err;
Andrew Lunnef0a7312016-12-03 04:35:16 +01002197 }
Andrew Lunn2bbb33b2016-08-22 16:01:02 +02002198
Andrew Lunnef0a7312016-12-03 04:35:16 +01002199 if (chip->info->ops->port_tag_remap) {
2200 err = chip->info->ops->port_tag_remap(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002201 if (err)
2202 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002203 }
2204
Andrew Lunnef70b112016-12-03 04:45:18 +01002205 if (chip->info->ops->port_egress_rate_limiting) {
2206 err = chip->info->ops->port_egress_rate_limiting(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002207 if (err)
2208 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002209 }
2210
Vivien Didelotea698f42017-03-11 16:12:50 -05002211 err = mv88e6xxx_setup_message_port(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002212 if (err)
2213 return err;
Guenter Roeckd827e882015-03-26 18:36:29 -07002214
Vivien Didelot207afda2016-04-14 14:42:09 -04002215 /* Port based VLAN map: give each port the same default address
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002216 * database, and allow bidirectional communication between the
2217 * CPU and DSA port(s), and the other ports.
Guenter Roeckd827e882015-03-26 18:36:29 -07002218 */
Vivien Didelotb4e48c52016-11-04 03:23:29 +01002219 err = mv88e6xxx_port_set_fid(chip, port, 0);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002220 if (err)
2221 return err;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05002222
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002223 err = mv88e6xxx_port_vlan_map(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002224 if (err)
2225 return err;
Guenter Roeckd827e882015-03-26 18:36:29 -07002226
2227 /* Default VLAN ID and priority: don't set a default VLAN
2228 * ID, and set the default packet priority to zero.
2229 */
Vivien Didelotb7929fb2017-06-12 12:37:40 -04002230 return mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_DEFAULT_VLAN, 0);
Andrew Lunndbde9e62015-05-06 01:09:48 +02002231}
2232
Andrew Lunn04aca992017-05-26 01:03:24 +02002233static int mv88e6xxx_port_enable(struct dsa_switch *ds, int port,
2234 struct phy_device *phydev)
2235{
2236 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot523a8902017-05-26 18:02:42 -04002237 int err;
Andrew Lunn04aca992017-05-26 01:03:24 +02002238
2239 mutex_lock(&chip->reg_lock);
Vivien Didelot523a8902017-05-26 18:02:42 -04002240 err = mv88e6xxx_serdes_power(chip, port, true);
Andrew Lunn04aca992017-05-26 01:03:24 +02002241 mutex_unlock(&chip->reg_lock);
2242
2243 return err;
2244}
2245
2246static void mv88e6xxx_port_disable(struct dsa_switch *ds, int port,
2247 struct phy_device *phydev)
2248{
2249 struct mv88e6xxx_chip *chip = ds->priv;
2250
2251 mutex_lock(&chip->reg_lock);
Vivien Didelot523a8902017-05-26 18:02:42 -04002252 if (mv88e6xxx_serdes_power(chip, port, false))
2253 dev_err(chip->dev, "failed to power off SERDES\n");
Andrew Lunn04aca992017-05-26 01:03:24 +02002254 mutex_unlock(&chip->reg_lock);
2255}
2256
Vivien Didelot2cfcd962016-07-18 20:45:40 -04002257static int mv88e6xxx_set_ageing_time(struct dsa_switch *ds,
2258 unsigned int ageing_time)
2259{
Vivien Didelot04bed142016-08-31 18:06:13 -04002260 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot2cfcd962016-07-18 20:45:40 -04002261 int err;
2262
2263 mutex_lock(&chip->reg_lock);
Vivien Didelot720c6342017-03-11 16:12:48 -05002264 err = mv88e6xxx_g1_atu_set_age_time(chip, ageing_time);
Vivien Didelot2cfcd962016-07-18 20:45:40 -04002265 mutex_unlock(&chip->reg_lock);
2266
2267 return err;
2268}
2269
Vivien Didelot97299342016-07-18 20:45:30 -04002270static int mv88e6xxx_g1_setup(struct mv88e6xxx_chip *chip)
Vivien Didelot08a01262016-05-09 13:22:50 -04002271{
2272 int err;
Vivien Didelot08a01262016-05-09 13:22:50 -04002273
Andrew Lunnde2273872016-11-21 23:27:01 +01002274 /* Initialize the statistics unit */
2275 err = mv88e6xxx_stats_set_histogram(chip);
2276 if (err)
2277 return err;
2278
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002279 return mv88e6xxx_g1_stats_clear(chip);
Vivien Didelot97299342016-07-18 20:45:30 -04002280}
2281
Vivien Didelotf81ec902016-05-09 13:22:58 -04002282static int mv88e6xxx_setup(struct dsa_switch *ds)
Guenter Roeckacdaffc2015-03-26 18:36:28 -07002283{
Vivien Didelot04bed142016-08-31 18:06:13 -04002284 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot552238b2016-05-09 13:22:49 -04002285 int err;
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002286 int i;
2287
Vivien Didelotfad09c72016-06-21 12:28:20 -04002288 chip->ds = ds;
Andrew Lunna3c53be52017-01-24 14:53:50 +01002289 ds->slave_mii_bus = mv88e6xxx_default_mdio_bus(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04002290
Vivien Didelotfad09c72016-06-21 12:28:20 -04002291 mutex_lock(&chip->reg_lock);
Vivien Didelot552238b2016-05-09 13:22:49 -04002292
Vivien Didelot97299342016-07-18 20:45:30 -04002293 /* Setup Switch Port Registers */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04002294 for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
Vivien Didelot91dee142017-10-26 11:22:52 -04002295 if (dsa_is_unused_port(ds, i))
2296 continue;
2297
Vivien Didelot97299342016-07-18 20:45:30 -04002298 err = mv88e6xxx_setup_port(chip, i);
2299 if (err)
2300 goto unlock;
2301 }
2302
2303 /* Setup Switch Global 1 Registers */
2304 err = mv88e6xxx_g1_setup(chip);
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002305 if (err)
2306 goto unlock;
2307
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002308 err = mv88e6xxx_irl_setup(chip);
2309 if (err)
2310 goto unlock;
2311
Vivien Didelot04a69a12017-10-13 14:18:05 -04002312 err = mv88e6xxx_mac_setup(chip);
2313 if (err)
2314 goto unlock;
2315
Vivien Didelot1b17aed2017-05-26 18:03:05 -04002316 err = mv88e6xxx_phy_setup(chip);
2317 if (err)
2318 goto unlock;
2319
Vivien Didelotb486d7c2017-05-01 14:05:13 -04002320 err = mv88e6xxx_vtu_setup(chip);
2321 if (err)
2322 goto unlock;
2323
Vivien Didelot81228992017-03-30 17:37:08 -04002324 err = mv88e6xxx_pvt_setup(chip);
2325 if (err)
2326 goto unlock;
2327
Vivien Didelota2ac29d2017-03-11 16:12:49 -05002328 err = mv88e6xxx_atu_setup(chip);
2329 if (err)
2330 goto unlock;
2331
Andrew Lunn87fa8862017-11-09 22:29:56 +01002332 err = mv88e6xxx_broadcast_setup(chip, 0);
2333 if (err)
2334 goto unlock;
2335
Vivien Didelot9e907d72017-07-17 13:03:43 -04002336 err = mv88e6xxx_pot_setup(chip);
2337 if (err)
2338 goto unlock;
2339
Vivien Didelot9e5baf92018-05-09 11:38:51 -04002340 err = mv88e6xxx_rmu_setup(chip);
2341 if (err)
2342 goto unlock;
2343
Vivien Didelot51c901a2017-07-17 13:03:41 -04002344 err = mv88e6xxx_rsvd2cpu_setup(chip);
2345 if (err)
2346 goto unlock;
Andrew Lunn6e55f692016-12-03 04:45:16 +01002347
Vivien Didelotb28f8722018-04-26 21:56:44 -04002348 err = mv88e6xxx_trunk_setup(chip);
2349 if (err)
2350 goto unlock;
2351
Vivien Didelotc7f047b2018-04-26 21:56:45 -04002352 err = mv88e6xxx_devmap_setup(chip);
2353 if (err)
2354 goto unlock;
2355
Vivien Didelot93e18d62018-05-11 17:16:35 -04002356 err = mv88e6xxx_pri_setup(chip);
2357 if (err)
2358 goto unlock;
2359
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +01002360 /* Setup PTP Hardware Clock and timestamping */
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01002361 if (chip->info->ptp_support) {
2362 err = mv88e6xxx_ptp_setup(chip);
2363 if (err)
2364 goto unlock;
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +01002365
2366 err = mv88e6xxx_hwtstamp_setup(chip);
2367 if (err)
2368 goto unlock;
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01002369 }
2370
Vivien Didelot6b17e862015-08-13 12:52:18 -04002371unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04002372 mutex_unlock(&chip->reg_lock);
Andrew Lunndb687a52015-06-20 21:31:29 +02002373
Andrew Lunn48ace4e2016-04-14 23:47:12 +02002374 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002375}
2376
Vivien Didelote57e5e72016-08-15 17:19:00 -04002377static int mv88e6xxx_mdio_read(struct mii_bus *bus, int phy, int reg)
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002378{
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002379 struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
2380 struct mv88e6xxx_chip *chip = mdio_bus->chip;
Vivien Didelote57e5e72016-08-15 17:19:00 -04002381 u16 val;
2382 int err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002383
Andrew Lunnee26a222017-01-24 14:53:48 +01002384 if (!chip->info->ops->phy_read)
2385 return -EOPNOTSUPP;
2386
Vivien Didelotfad09c72016-06-21 12:28:20 -04002387 mutex_lock(&chip->reg_lock);
Andrew Lunnee26a222017-01-24 14:53:48 +01002388 err = chip->info->ops->phy_read(chip, bus, phy, reg, &val);
Vivien Didelotfad09c72016-06-21 12:28:20 -04002389 mutex_unlock(&chip->reg_lock);
Vivien Didelote57e5e72016-08-15 17:19:00 -04002390
Andrew Lunnda9f3302017-02-01 03:40:05 +01002391 if (reg == MII_PHYSID2) {
2392 /* Some internal PHYS don't have a model number. Use
2393 * the mv88e6390 family model number instead.
2394 */
2395 if (!(val & 0x3f0))
Vivien Didelot107fcc12017-06-12 12:37:36 -04002396 val |= MV88E6XXX_PORT_SWITCH_ID_PROD_6390 >> 4;
Andrew Lunnda9f3302017-02-01 03:40:05 +01002397 }
2398
Vivien Didelote57e5e72016-08-15 17:19:00 -04002399 return err ? err : val;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002400}
2401
Vivien Didelote57e5e72016-08-15 17:19:00 -04002402static int mv88e6xxx_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002403{
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002404 struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
2405 struct mv88e6xxx_chip *chip = mdio_bus->chip;
Vivien Didelote57e5e72016-08-15 17:19:00 -04002406 int err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002407
Andrew Lunnee26a222017-01-24 14:53:48 +01002408 if (!chip->info->ops->phy_write)
2409 return -EOPNOTSUPP;
2410
Vivien Didelotfad09c72016-06-21 12:28:20 -04002411 mutex_lock(&chip->reg_lock);
Andrew Lunnee26a222017-01-24 14:53:48 +01002412 err = chip->info->ops->phy_write(chip, bus, phy, reg, val);
Vivien Didelotfad09c72016-06-21 12:28:20 -04002413 mutex_unlock(&chip->reg_lock);
Vivien Didelote57e5e72016-08-15 17:19:00 -04002414
2415 return err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002416}
2417
Vivien Didelotfad09c72016-06-21 12:28:20 -04002418static int mv88e6xxx_mdio_register(struct mv88e6xxx_chip *chip,
Andrew Lunna3c53be52017-01-24 14:53:50 +01002419 struct device_node *np,
2420 bool external)
Andrew Lunnb516d452016-06-04 21:17:06 +02002421{
2422 static int index;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002423 struct mv88e6xxx_mdio_bus *mdio_bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02002424 struct mii_bus *bus;
2425 int err;
2426
Andrew Lunn2510bab2018-02-22 01:51:49 +01002427 if (external) {
2428 mutex_lock(&chip->reg_lock);
2429 err = mv88e6xxx_g2_scratch_gpio_set_smi(chip, true);
2430 mutex_unlock(&chip->reg_lock);
2431
2432 if (err)
2433 return err;
2434 }
2435
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002436 bus = devm_mdiobus_alloc_size(chip->dev, sizeof(*mdio_bus));
Andrew Lunnb516d452016-06-04 21:17:06 +02002437 if (!bus)
2438 return -ENOMEM;
2439
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002440 mdio_bus = bus->priv;
Andrew Lunna3c53be52017-01-24 14:53:50 +01002441 mdio_bus->bus = bus;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002442 mdio_bus->chip = chip;
Andrew Lunna3c53be52017-01-24 14:53:50 +01002443 INIT_LIST_HEAD(&mdio_bus->list);
2444 mdio_bus->external = external;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002445
Andrew Lunnb516d452016-06-04 21:17:06 +02002446 if (np) {
2447 bus->name = np->full_name;
Rob Herringf7ce9102017-07-18 16:43:19 -05002448 snprintf(bus->id, MII_BUS_ID_SIZE, "%pOF", np);
Andrew Lunnb516d452016-06-04 21:17:06 +02002449 } else {
2450 bus->name = "mv88e6xxx SMI";
2451 snprintf(bus->id, MII_BUS_ID_SIZE, "mv88e6xxx-%d", index++);
2452 }
2453
2454 bus->read = mv88e6xxx_mdio_read;
2455 bus->write = mv88e6xxx_mdio_write;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002456 bus->parent = chip->dev;
Andrew Lunnb516d452016-06-04 21:17:06 +02002457
Andrew Lunn6f882842018-03-17 20:32:05 +01002458 if (!external) {
2459 err = mv88e6xxx_g2_irq_mdio_setup(chip, bus);
2460 if (err)
2461 return err;
2462 }
2463
Andrew Lunna3c53be52017-01-24 14:53:50 +01002464 if (np)
2465 err = of_mdiobus_register(bus, np);
Andrew Lunnb516d452016-06-04 21:17:06 +02002466 else
2467 err = mdiobus_register(bus);
2468 if (err) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04002469 dev_err(chip->dev, "Cannot register MDIO bus (%d)\n", err);
Andrew Lunn6f882842018-03-17 20:32:05 +01002470 mv88e6xxx_g2_irq_mdio_free(chip, bus);
Andrew Lunna3c53be52017-01-24 14:53:50 +01002471 return err;
Andrew Lunnb516d452016-06-04 21:17:06 +02002472 }
Andrew Lunna3c53be52017-01-24 14:53:50 +01002473
2474 if (external)
2475 list_add_tail(&mdio_bus->list, &chip->mdios);
2476 else
2477 list_add(&mdio_bus->list, &chip->mdios);
Andrew Lunnb516d452016-06-04 21:17:06 +02002478
2479 return 0;
Andrew Lunnb516d452016-06-04 21:17:06 +02002480}
2481
Andrew Lunna3c53be52017-01-24 14:53:50 +01002482static const struct of_device_id mv88e6xxx_mdio_external_match[] = {
2483 { .compatible = "marvell,mv88e6xxx-mdio-external",
2484 .data = (void *)true },
2485 { },
2486};
2487
Andrew Lunn3126aee2017-12-07 01:05:57 +01002488static void mv88e6xxx_mdios_unregister(struct mv88e6xxx_chip *chip)
2489
2490{
2491 struct mv88e6xxx_mdio_bus *mdio_bus;
2492 struct mii_bus *bus;
2493
2494 list_for_each_entry(mdio_bus, &chip->mdios, list) {
2495 bus = mdio_bus->bus;
2496
Andrew Lunn6f882842018-03-17 20:32:05 +01002497 if (!mdio_bus->external)
2498 mv88e6xxx_g2_irq_mdio_free(chip, bus);
2499
Andrew Lunn3126aee2017-12-07 01:05:57 +01002500 mdiobus_unregister(bus);
2501 }
2502}
2503
Andrew Lunna3c53be52017-01-24 14:53:50 +01002504static int mv88e6xxx_mdios_register(struct mv88e6xxx_chip *chip,
2505 struct device_node *np)
2506{
2507 const struct of_device_id *match;
2508 struct device_node *child;
2509 int err;
2510
2511 /* Always register one mdio bus for the internal/default mdio
2512 * bus. This maybe represented in the device tree, but is
2513 * optional.
2514 */
2515 child = of_get_child_by_name(np, "mdio");
2516 err = mv88e6xxx_mdio_register(chip, child, false);
2517 if (err)
2518 return err;
2519
2520 /* Walk the device tree, and see if there are any other nodes
2521 * which say they are compatible with the external mdio
2522 * bus.
2523 */
2524 for_each_available_child_of_node(np, child) {
2525 match = of_match_node(mv88e6xxx_mdio_external_match, child);
2526 if (match) {
2527 err = mv88e6xxx_mdio_register(chip, child, true);
Andrew Lunn3126aee2017-12-07 01:05:57 +01002528 if (err) {
2529 mv88e6xxx_mdios_unregister(chip);
Andrew Lunna3c53be52017-01-24 14:53:50 +01002530 return err;
Andrew Lunn3126aee2017-12-07 01:05:57 +01002531 }
Andrew Lunna3c53be52017-01-24 14:53:50 +01002532 }
2533 }
2534
2535 return 0;
2536}
2537
Vivien Didelot855b1932016-07-20 18:18:35 -04002538static int mv88e6xxx_get_eeprom_len(struct dsa_switch *ds)
2539{
Vivien Didelot04bed142016-08-31 18:06:13 -04002540 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04002541
2542 return chip->eeprom_len;
2543}
2544
Vivien Didelot855b1932016-07-20 18:18:35 -04002545static int mv88e6xxx_get_eeprom(struct dsa_switch *ds,
2546 struct ethtool_eeprom *eeprom, u8 *data)
2547{
Vivien Didelot04bed142016-08-31 18:06:13 -04002548 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04002549 int err;
2550
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002551 if (!chip->info->ops->get_eeprom)
2552 return -EOPNOTSUPP;
2553
Vivien Didelot855b1932016-07-20 18:18:35 -04002554 mutex_lock(&chip->reg_lock);
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002555 err = chip->info->ops->get_eeprom(chip, eeprom, data);
Vivien Didelot855b1932016-07-20 18:18:35 -04002556 mutex_unlock(&chip->reg_lock);
2557
2558 if (err)
2559 return err;
2560
2561 eeprom->magic = 0xc3ec4951;
2562
2563 return 0;
2564}
2565
Vivien Didelot855b1932016-07-20 18:18:35 -04002566static int mv88e6xxx_set_eeprom(struct dsa_switch *ds,
2567 struct ethtool_eeprom *eeprom, u8 *data)
2568{
Vivien Didelot04bed142016-08-31 18:06:13 -04002569 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04002570 int err;
2571
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002572 if (!chip->info->ops->set_eeprom)
2573 return -EOPNOTSUPP;
2574
Vivien Didelot855b1932016-07-20 18:18:35 -04002575 if (eeprom->magic != 0xc3ec4951)
2576 return -EINVAL;
2577
2578 mutex_lock(&chip->reg_lock);
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002579 err = chip->info->ops->set_eeprom(chip, eeprom, data);
Vivien Didelot855b1932016-07-20 18:18:35 -04002580 mutex_unlock(&chip->reg_lock);
2581
2582 return err;
2583}
2584
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002585static const struct mv88e6xxx_ops mv88e6085_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002586 /* MV88E6XXX_FAMILY_6097 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04002587 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
2588 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002589 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002590 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04002591 .phy_read = mv88e6185_phy_ppu_read,
2592 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002593 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002594 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002595 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002596 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002597 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002598 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002599 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunnef70b112016-12-03 04:45:18 +01002600 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002601 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002602 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002603 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002604 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002605 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002606 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2607 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002608 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002609 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2610 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002611 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002612 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002613 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelota199d8b2016-12-05 17:30:28 -05002614 .ppu_enable = mv88e6185_g1_ppu_enable,
2615 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002616 .reset = mv88e6185_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04002617 .rmu_disable = mv88e6085_g1_rmu_disable,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002618 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002619 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Marek Behún5bafeb6e2018-05-04 19:26:10 +02002620 .serdes_power = mv88e6341_serdes_power,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002621};
2622
2623static const struct mv88e6xxx_ops mv88e6095_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002624 /* MV88E6XXX_FAMILY_6095 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04002625 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
2626 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002627 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04002628 .phy_read = mv88e6185_phy_ppu_read,
2629 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002630 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002631 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002632 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002633 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002634 .port_set_egress_floods = mv88e6185_port_set_egress_floods,
Andrew Lunna23b2962017-02-04 20:15:28 +01002635 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002636 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002637 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002638 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2639 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002640 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002641 .mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
Vivien Didelota199d8b2016-12-05 17:30:28 -05002642 .ppu_enable = mv88e6185_g1_ppu_enable,
2643 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002644 .reset = mv88e6185_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002645 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002646 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002647};
2648
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002649static const struct mv88e6xxx_ops mv88e6097_ops = {
Stefan Eichenberger15da3cc2016-11-25 09:41:30 +01002650 /* MV88E6XXX_FAMILY_6097 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04002651 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
2652 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002653 .irl_init_all = mv88e6352_g2_irl_init_all,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002654 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2655 .phy_read = mv88e6xxx_g2_smi_phy_read,
2656 .phy_write = mv88e6xxx_g2_smi_phy_write,
2657 .port_set_link = mv88e6xxx_port_set_link,
2658 .port_set_duplex = mv88e6xxx_port_set_duplex,
2659 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002660 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002661 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002662 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002663 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002664 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002665 .port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002666 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002667 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002668 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002669 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002670 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002671 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2672 .stats_get_strings = mv88e6095_stats_get_strings,
2673 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002674 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2675 .set_egress_port = mv88e6095_g1_set_egress_port,
Volodymyr Bendiuga91eaa472017-02-14 11:29:30 +01002676 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002677 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002678 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002679 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04002680 .rmu_disable = mv88e6085_g1_rmu_disable,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002681 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002682 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002683};
2684
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002685static const struct mv88e6xxx_ops mv88e6123_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002686 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04002687 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
2688 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002689 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002690 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnec8378b2017-06-02 23:22:45 +02002691 .phy_read = mv88e6xxx_g2_smi_phy_read,
2692 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002693 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002694 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002695 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002696 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002697 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002698 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002699 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn0ac64c32017-06-02 23:22:46 +02002700 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002701 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002702 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2703 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002704 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002705 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2706 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002707 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002708 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002709 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002710 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002711 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002712 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002713};
2714
2715static const struct mv88e6xxx_ops mv88e6131_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002716 /* MV88E6XXX_FAMILY_6185 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04002717 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
2718 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002719 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04002720 .phy_read = mv88e6185_phy_ppu_read,
2721 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002722 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002723 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002724 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002725 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002726 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002727 .port_set_egress_floods = mv88e6185_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002728 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunna23b2962017-02-04 20:15:28 +01002729 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Vivien Didelotcd782652017-06-08 18:34:13 -04002730 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002731 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002732 .port_pause_limit = mv88e6097_port_pause_limit,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002733 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002734 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002735 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2736 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002737 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002738 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2739 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002740 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002741 .mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
Vivien Didelota199d8b2016-12-05 17:30:28 -05002742 .ppu_enable = mv88e6185_g1_ppu_enable,
Vivien Didelot02317e62018-05-09 11:38:49 -04002743 .set_cascade_port = mv88e6185_g1_set_cascade_port,
Vivien Didelota199d8b2016-12-05 17:30:28 -05002744 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002745 .reset = mv88e6185_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002746 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002747 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002748};
2749
Vivien Didelot990e27b2017-03-28 13:50:32 -04002750static const struct mv88e6xxx_ops mv88e6141_ops = {
2751 /* MV88E6XXX_FAMILY_6341 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04002752 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
2753 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002754 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelot990e27b2017-03-28 13:50:32 -04002755 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
2756 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
2757 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2758 .phy_read = mv88e6xxx_g2_smi_phy_read,
2759 .phy_write = mv88e6xxx_g2_smi_phy_write,
2760 .port_set_link = mv88e6xxx_port_set_link,
2761 .port_set_duplex = mv88e6xxx_port_set_duplex,
2762 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
2763 .port_set_speed = mv88e6390_port_set_speed,
2764 .port_tag_remap = mv88e6095_port_tag_remap,
2765 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
2766 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
2767 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002768 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Vivien Didelot990e27b2017-03-28 13:50:32 -04002769 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002770 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelot990e27b2017-03-28 13:50:32 -04002771 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2772 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2773 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002774 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Vivien Didelot990e27b2017-03-28 13:50:32 -04002775 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
2776 .stats_get_strings = mv88e6320_stats_get_strings,
2777 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002778 .set_cpu_port = mv88e6390_g1_set_cpu_port,
2779 .set_egress_port = mv88e6390_g1_set_egress_port,
Vivien Didelot990e27b2017-03-28 13:50:32 -04002780 .watchdog_ops = &mv88e6390_watchdog_ops,
2781 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002782 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot990e27b2017-03-28 13:50:32 -04002783 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002784 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002785 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01002786 .gpio_ops = &mv88e6352_gpio_ops,
Vivien Didelot990e27b2017-03-28 13:50:32 -04002787};
2788
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002789static const struct mv88e6xxx_ops mv88e6161_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002790 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04002791 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
2792 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002793 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002794 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnec8378b2017-06-02 23:22:45 +02002795 .phy_read = mv88e6xxx_g2_smi_phy_read,
2796 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002797 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002798 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002799 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002800 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002801 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002802 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002803 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002804 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002805 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002806 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002807 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002808 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn0ac64c32017-06-02 23:22:46 +02002809 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002810 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002811 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2812 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002813 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002814 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2815 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002816 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002817 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002818 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002819 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002820 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002821 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002822};
2823
2824static const struct mv88e6xxx_ops mv88e6165_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002825 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04002826 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
2827 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002828 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002829 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnefb3e742017-01-24 14:53:47 +01002830 .phy_read = mv88e6165_phy_read,
2831 .phy_write = mv88e6165_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002832 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002833 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002834 .port_set_speed = mv88e6185_port_set_speed,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002835 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002836 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002837 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002838 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002839 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2840 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002841 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002842 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2843 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002844 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002845 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002846 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002847 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002848 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002849 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002850};
2851
2852static const struct mv88e6xxx_ops mv88e6171_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002853 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04002854 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
2855 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002856 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002857 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002858 .phy_read = mv88e6xxx_g2_smi_phy_read,
2859 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002860 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002861 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01002862 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002863 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002864 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002865 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002866 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002867 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002868 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002869 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002870 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002871 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002872 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002873 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002874 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002875 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2876 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002877 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002878 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2879 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002880 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002881 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002882 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002883 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002884 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002885 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002886};
2887
2888static const struct mv88e6xxx_ops mv88e6172_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002889 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04002890 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
2891 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002892 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002893 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
2894 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002895 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002896 .phy_read = mv88e6xxx_g2_smi_phy_read,
2897 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002898 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002899 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01002900 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002901 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002902 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002903 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002904 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002905 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002906 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002907 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002908 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002909 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002910 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002911 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002912 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002913 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2914 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002915 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002916 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2917 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002918 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002919 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002920 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002921 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04002922 .rmu_disable = mv88e6352_g1_rmu_disable,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002923 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002924 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Andrew Lunn6d917822017-05-26 01:03:21 +02002925 .serdes_power = mv88e6352_serdes_power,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01002926 .gpio_ops = &mv88e6352_gpio_ops,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002927};
2928
2929static const struct mv88e6xxx_ops mv88e6175_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002930 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04002931 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
2932 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002933 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002934 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002935 .phy_read = mv88e6xxx_g2_smi_phy_read,
2936 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002937 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002938 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01002939 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002940 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002941 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002942 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002943 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002944 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002945 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002946 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002947 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002948 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002949 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002950 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002951 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002952 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2953 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002954 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002955 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2956 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002957 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002958 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002959 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002960 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002961 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002962 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Marek Behún5bafeb6e2018-05-04 19:26:10 +02002963 .serdes_power = mv88e6341_serdes_power,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002964};
2965
2966static const struct mv88e6xxx_ops mv88e6176_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002967 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04002968 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
2969 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002970 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002971 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
2972 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002973 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002974 .phy_read = mv88e6xxx_g2_smi_phy_read,
2975 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002976 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002977 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01002978 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002979 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002980 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002981 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002982 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002983 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002984 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002985 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002986 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002987 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002988 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002989 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002990 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002991 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2992 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002993 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002994 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2995 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002996 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002997 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002998 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002999 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003000 .rmu_disable = mv88e6352_g1_rmu_disable,
Vivien Didelotf1394b72017-05-01 14:05:22 -04003001 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003002 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Andrew Lunn6d917822017-05-26 01:03:21 +02003003 .serdes_power = mv88e6352_serdes_power,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003004 .gpio_ops = &mv88e6352_gpio_ops,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003005};
3006
3007static const struct mv88e6xxx_ops mv88e6185_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003008 /* MV88E6XXX_FAMILY_6185 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003009 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3010 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003011 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04003012 .phy_read = mv88e6185_phy_ppu_read,
3013 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003014 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003015 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003016 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003017 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003018 .port_set_egress_floods = mv88e6185_port_set_egress_floods,
Andrew Lunnef70b112016-12-03 04:45:18 +01003019 .port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
Andrew Lunna23b2962017-02-04 20:15:28 +01003020 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003021 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003022 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003023 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3024 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003025 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003026 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3027 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003028 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003029 .mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
Vivien Didelot02317e62018-05-09 11:38:49 -04003030 .set_cascade_port = mv88e6185_g1_set_cascade_port,
Vivien Didelota199d8b2016-12-05 17:30:28 -05003031 .ppu_enable = mv88e6185_g1_ppu_enable,
3032 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003033 .reset = mv88e6185_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04003034 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003035 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003036};
3037
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003038static const struct mv88e6xxx_ops mv88e6190_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003039 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003040 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003041 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3042 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003043 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3044 .phy_read = mv88e6xxx_g2_smi_phy_read,
3045 .phy_write = mv88e6xxx_g2_smi_phy_write,
3046 .port_set_link = mv88e6xxx_port_set_link,
3047 .port_set_duplex = mv88e6xxx_port_set_duplex,
3048 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3049 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003050 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003051 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003052 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003053 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelot08984322017-06-08 18:34:12 -04003054 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003055 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003056 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01003057 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003058 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003059 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3060 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003061 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003062 .set_cpu_port = mv88e6390_g1_set_cpu_port,
3063 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003064 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003065 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003066 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003067 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003068 .rmu_disable = mv88e6390_g1_rmu_disable,
Vivien Didelot931d1822017-05-01 14:05:27 -04003069 .vtu_getnext = mv88e6390_g1_vtu_getnext,
3070 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02003071 .serdes_power = mv88e6390_serdes_power,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003072 .gpio_ops = &mv88e6352_gpio_ops,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003073};
3074
3075static const struct mv88e6xxx_ops mv88e6190x_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003076 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003077 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003078 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3079 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003080 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3081 .phy_read = mv88e6xxx_g2_smi_phy_read,
3082 .phy_write = mv88e6xxx_g2_smi_phy_write,
3083 .port_set_link = mv88e6xxx_port_set_link,
3084 .port_set_duplex = mv88e6xxx_port_set_duplex,
3085 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3086 .port_set_speed = mv88e6390x_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003087 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003088 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003089 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003090 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelot08984322017-06-08 18:34:12 -04003091 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003092 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003093 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01003094 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003095 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003096 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3097 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003098 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003099 .set_cpu_port = mv88e6390_g1_set_cpu_port,
3100 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003101 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003102 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003103 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003104 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003105 .rmu_disable = mv88e6390_g1_rmu_disable,
Vivien Didelot931d1822017-05-01 14:05:27 -04003106 .vtu_getnext = mv88e6390_g1_vtu_getnext,
3107 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02003108 .serdes_power = mv88e6390_serdes_power,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003109 .gpio_ops = &mv88e6352_gpio_ops,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003110};
3111
3112static const struct mv88e6xxx_ops mv88e6191_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003113 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003114 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003115 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3116 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003117 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3118 .phy_read = mv88e6xxx_g2_smi_phy_read,
3119 .phy_write = mv88e6xxx_g2_smi_phy_write,
3120 .port_set_link = mv88e6xxx_port_set_link,
3121 .port_set_duplex = mv88e6xxx_port_set_duplex,
3122 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3123 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003124 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003125 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003126 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003127 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelot08984322017-06-08 18:34:12 -04003128 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003129 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003130 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01003131 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003132 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003133 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3134 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003135 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003136 .set_cpu_port = mv88e6390_g1_set_cpu_port,
3137 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003138 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003139 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003140 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003141 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003142 .rmu_disable = mv88e6390_g1_rmu_disable,
Vivien Didelot931d1822017-05-01 14:05:27 -04003143 .vtu_getnext = mv88e6390_g1_vtu_getnext,
3144 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02003145 .serdes_power = mv88e6390_serdes_power,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003146};
3147
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003148static const struct mv88e6xxx_ops mv88e6240_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003149 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003150 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3151 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003152 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003153 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3154 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003155 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003156 .phy_read = mv88e6xxx_g2_smi_phy_read,
3157 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003158 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003159 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01003160 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003161 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003162 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003163 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003164 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003165 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003166 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003167 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003168 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003169 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003170 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003171 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003172 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003173 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3174 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003175 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003176 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3177 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003178 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003179 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003180 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003181 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003182 .rmu_disable = mv88e6352_g1_rmu_disable,
Vivien Didelotf1394b72017-05-01 14:05:22 -04003183 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003184 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Andrew Lunn6d917822017-05-26 01:03:21 +02003185 .serdes_power = mv88e6352_serdes_power,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003186 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01003187 .avb_ops = &mv88e6352_avb_ops,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003188};
3189
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003190static const struct mv88e6xxx_ops mv88e6290_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003191 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003192 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003193 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3194 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003195 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3196 .phy_read = mv88e6xxx_g2_smi_phy_read,
3197 .phy_write = mv88e6xxx_g2_smi_phy_write,
3198 .port_set_link = mv88e6xxx_port_set_link,
3199 .port_set_duplex = mv88e6xxx_port_set_duplex,
3200 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3201 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003202 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003203 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003204 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003205 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelot08984322017-06-08 18:34:12 -04003206 .port_pause_limit = mv88e6390_port_pause_limit,
Andrew Lunnf39908d2017-02-04 20:02:50 +01003207 .port_set_cmode = mv88e6390x_port_set_cmode,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003208 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003209 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01003210 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003211 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003212 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3213 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003214 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003215 .set_cpu_port = mv88e6390_g1_set_cpu_port,
3216 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003217 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003218 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003219 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003220 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003221 .rmu_disable = mv88e6390_g1_rmu_disable,
Vivien Didelot931d1822017-05-01 14:05:27 -04003222 .vtu_getnext = mv88e6390_g1_vtu_getnext,
3223 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02003224 .serdes_power = mv88e6390_serdes_power,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003225 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01003226 .avb_ops = &mv88e6390_avb_ops,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003227};
3228
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003229static const struct mv88e6xxx_ops mv88e6320_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003230 /* MV88E6XXX_FAMILY_6320 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003231 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3232 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003233 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003234 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3235 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003236 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003237 .phy_read = mv88e6xxx_g2_smi_phy_read,
3238 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003239 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003240 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003241 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003242 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003243 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003244 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003245 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003246 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003247 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003248 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003249 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003250 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003251 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003252 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003253 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3254 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003255 .stats_get_stats = mv88e6320_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003256 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3257 .set_egress_port = mv88e6095_g1_set_egress_port,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003258 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003259 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003260 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04003261 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003262 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003263 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01003264 .avb_ops = &mv88e6352_avb_ops,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003265};
3266
3267static const struct mv88e6xxx_ops mv88e6321_ops = {
Vivien Didelotbd807202017-07-17 13:03:37 -04003268 /* MV88E6XXX_FAMILY_6320 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003269 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3270 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003271 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003272 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3273 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003274 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003275 .phy_read = mv88e6xxx_g2_smi_phy_read,
3276 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003277 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003278 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003279 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003280 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003281 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003282 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003283 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003284 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003285 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003286 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003287 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003288 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003289 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003290 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003291 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3292 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003293 .stats_get_stats = mv88e6320_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003294 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3295 .set_egress_port = mv88e6095_g1_set_egress_port,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003296 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04003297 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003298 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003299 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01003300 .avb_ops = &mv88e6352_avb_ops,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003301};
3302
Vivien Didelot16e329a2017-03-28 13:50:33 -04003303static const struct mv88e6xxx_ops mv88e6341_ops = {
3304 /* MV88E6XXX_FAMILY_6341 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003305 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3306 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003307 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelot16e329a2017-03-28 13:50:33 -04003308 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3309 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
3310 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3311 .phy_read = mv88e6xxx_g2_smi_phy_read,
3312 .phy_write = mv88e6xxx_g2_smi_phy_write,
3313 .port_set_link = mv88e6xxx_port_set_link,
3314 .port_set_duplex = mv88e6xxx_port_set_duplex,
3315 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3316 .port_set_speed = mv88e6390_port_set_speed,
3317 .port_tag_remap = mv88e6095_port_tag_remap,
3318 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3319 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
3320 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003321 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Vivien Didelot16e329a2017-03-28 13:50:33 -04003322 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003323 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelot16e329a2017-03-28 13:50:33 -04003324 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3325 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3326 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003327 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Vivien Didelot16e329a2017-03-28 13:50:33 -04003328 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3329 .stats_get_strings = mv88e6320_stats_get_strings,
3330 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003331 .set_cpu_port = mv88e6390_g1_set_cpu_port,
3332 .set_egress_port = mv88e6390_g1_set_egress_port,
Vivien Didelot16e329a2017-03-28 13:50:33 -04003333 .watchdog_ops = &mv88e6390_watchdog_ops,
3334 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003335 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot16e329a2017-03-28 13:50:33 -04003336 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04003337 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003338 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003339 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01003340 .avb_ops = &mv88e6390_avb_ops,
Vivien Didelot16e329a2017-03-28 13:50:33 -04003341};
3342
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003343static const struct mv88e6xxx_ops mv88e6350_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003344 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003345 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3346 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003347 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003348 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003349 .phy_read = mv88e6xxx_g2_smi_phy_read,
3350 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003351 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003352 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003353 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003354 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003355 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003356 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003357 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003358 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003359 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003360 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003361 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003362 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003363 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003364 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003365 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003366 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3367 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003368 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003369 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3370 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003371 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003372 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003373 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003374 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04003375 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003376 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003377};
3378
3379static const struct mv88e6xxx_ops mv88e6351_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003380 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003381 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3382 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003383 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003384 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003385 .phy_read = mv88e6xxx_g2_smi_phy_read,
3386 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003387 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003388 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003389 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003390 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003391 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003392 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003393 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003394 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003395 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003396 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003397 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003398 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003399 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003400 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003401 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003402 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3403 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003404 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003405 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3406 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003407 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003408 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003409 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003410 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04003411 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003412 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Brandon Streiff0d632c32018-02-14 01:07:44 +01003413 .avb_ops = &mv88e6352_avb_ops,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003414};
3415
3416static const struct mv88e6xxx_ops mv88e6352_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003417 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003418 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3419 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003420 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003421 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3422 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003423 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003424 .phy_read = mv88e6xxx_g2_smi_phy_read,
3425 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003426 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003427 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01003428 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003429 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003430 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003431 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003432 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003433 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003434 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003435 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003436 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003437 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003438 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003439 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003440 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003441 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3442 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003443 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003444 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3445 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003446 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003447 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003448 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003449 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003450 .rmu_disable = mv88e6352_g1_rmu_disable,
Vivien Didelotf1394b72017-05-01 14:05:22 -04003451 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003452 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Andrew Lunn6d917822017-05-26 01:03:21 +02003453 .serdes_power = mv88e6352_serdes_power,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003454 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01003455 .avb_ops = &mv88e6352_avb_ops,
Andrew Lunncda9f4a2018-03-01 02:02:31 +01003456 .serdes_get_sset_count = mv88e6352_serdes_get_sset_count,
3457 .serdes_get_strings = mv88e6352_serdes_get_strings,
3458 .serdes_get_stats = mv88e6352_serdes_get_stats,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003459};
3460
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003461static const struct mv88e6xxx_ops mv88e6390_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003462 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003463 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003464 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3465 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003466 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3467 .phy_read = mv88e6xxx_g2_smi_phy_read,
3468 .phy_write = mv88e6xxx_g2_smi_phy_write,
3469 .port_set_link = mv88e6xxx_port_set_link,
3470 .port_set_duplex = mv88e6xxx_port_set_duplex,
3471 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3472 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003473 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003474 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003475 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003476 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003477 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003478 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003479 .port_pause_limit = mv88e6390_port_pause_limit,
Andrew Lunnf39908d2017-02-04 20:02:50 +01003480 .port_set_cmode = mv88e6390x_port_set_cmode,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003481 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003482 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01003483 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003484 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003485 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3486 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003487 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003488 .set_cpu_port = mv88e6390_g1_set_cpu_port,
3489 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003490 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003491 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003492 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003493 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003494 .rmu_disable = mv88e6390_g1_rmu_disable,
Vivien Didelot931d1822017-05-01 14:05:27 -04003495 .vtu_getnext = mv88e6390_g1_vtu_getnext,
3496 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02003497 .serdes_power = mv88e6390_serdes_power,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003498 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01003499 .avb_ops = &mv88e6390_avb_ops,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003500};
3501
3502static const struct mv88e6xxx_ops mv88e6390x_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003503 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003504 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003505 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3506 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003507 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3508 .phy_read = mv88e6xxx_g2_smi_phy_read,
3509 .phy_write = mv88e6xxx_g2_smi_phy_write,
3510 .port_set_link = mv88e6xxx_port_set_link,
3511 .port_set_duplex = mv88e6xxx_port_set_duplex,
3512 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3513 .port_set_speed = mv88e6390x_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003514 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003515 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003516 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003517 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003518 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003519 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003520 .port_pause_limit = mv88e6390_port_pause_limit,
Martin Hundebøllbb0a2672017-07-19 08:17:02 +02003521 .port_set_cmode = mv88e6390x_port_set_cmode,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003522 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003523 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01003524 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003525 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003526 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3527 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003528 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003529 .set_cpu_port = mv88e6390_g1_set_cpu_port,
3530 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003531 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003532 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003533 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003534 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003535 .rmu_disable = mv88e6390_g1_rmu_disable,
Vivien Didelot931d1822017-05-01 14:05:27 -04003536 .vtu_getnext = mv88e6390_g1_vtu_getnext,
3537 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02003538 .serdes_power = mv88e6390_serdes_power,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003539 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01003540 .avb_ops = &mv88e6390_avb_ops,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003541};
3542
Vivien Didelotf81ec902016-05-09 13:22:58 -04003543static const struct mv88e6xxx_info mv88e6xxx_table[] = {
3544 [MV88E6085] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003545 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6085,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003546 .family = MV88E6XXX_FAMILY_6097,
3547 .name = "Marvell 88E6085",
3548 .num_databases = 4096,
3549 .num_ports = 10,
Andrew Lunnbc393152018-03-17 20:32:04 +01003550 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003551 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003552 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02003553 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04003554 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003555 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003556 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003557 .g1_irqs = 8,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003558 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003559 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003560 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003561 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003562 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003563 .ops = &mv88e6085_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003564 },
3565
3566 [MV88E6095] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003567 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6095,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003568 .family = MV88E6XXX_FAMILY_6095,
3569 .name = "Marvell 88E6095/88E6095F",
3570 .num_databases = 256,
3571 .num_ports = 11,
Andrew Lunnbc393152018-03-17 20:32:04 +01003572 .num_internal_phys = 0,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003573 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003574 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02003575 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04003576 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003577 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003578 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003579 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003580 .atu_move_port_mask = 0xf,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003581 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003582 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003583 .ops = &mv88e6095_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003584 },
3585
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003586 [MV88E6097] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003587 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6097,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003588 .family = MV88E6XXX_FAMILY_6097,
3589 .name = "Marvell 88E6097/88E6097F",
3590 .num_databases = 4096,
3591 .num_ports = 11,
Andrew Lunnbc393152018-03-17 20:32:04 +01003592 .num_internal_phys = 8,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003593 .max_vid = 4095,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003594 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02003595 .phy_base_addr = 0x0,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003596 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003597 .global2_addr = 0x1c,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003598 .age_time_coeff = 15000,
Stefan Eichenbergerc5341782016-11-25 09:41:29 +01003599 .g1_irqs = 8,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003600 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003601 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003602 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003603 .multi_chip = true,
Stefan Eichenberger2bfcfcd2016-12-05 14:12:42 +01003604 .tag_protocol = DSA_TAG_PROTO_EDSA,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003605 .ops = &mv88e6097_ops,
3606 },
3607
Vivien Didelotf81ec902016-05-09 13:22:58 -04003608 [MV88E6123] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003609 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6123,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003610 .family = MV88E6XXX_FAMILY_6165,
3611 .name = "Marvell 88E6123",
3612 .num_databases = 4096,
3613 .num_ports = 3,
Andrew Lunnbc393152018-03-17 20:32:04 +01003614 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003615 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003616 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02003617 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04003618 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003619 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003620 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003621 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003622 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003623 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003624 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003625 .multi_chip = true,
Andrew Lunn5ebe31d2017-06-07 15:06:19 +02003626 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003627 .ops = &mv88e6123_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003628 },
3629
3630 [MV88E6131] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003631 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6131,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003632 .family = MV88E6XXX_FAMILY_6185,
3633 .name = "Marvell 88E6131",
3634 .num_databases = 256,
3635 .num_ports = 8,
Andrew Lunnbc393152018-03-17 20:32:04 +01003636 .num_internal_phys = 0,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003637 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003638 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02003639 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04003640 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003641 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003642 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003643 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003644 .atu_move_port_mask = 0xf,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003645 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003646 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003647 .ops = &mv88e6131_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003648 },
3649
Vivien Didelot990e27b2017-03-28 13:50:32 -04003650 [MV88E6141] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003651 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6141,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003652 .family = MV88E6XXX_FAMILY_6341,
Uwe Kleine-König79a68b22018-03-20 10:44:40 +01003653 .name = "Marvell 88E6141",
Vivien Didelot990e27b2017-03-28 13:50:32 -04003654 .num_databases = 4096,
3655 .num_ports = 6,
Andrew Lunnbc393152018-03-17 20:32:04 +01003656 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003657 .num_gpio = 11,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003658 .max_vid = 4095,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003659 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02003660 .phy_base_addr = 0x10,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003661 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003662 .global2_addr = 0x1c,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003663 .age_time_coeff = 3750,
3664 .atu_move_port_mask = 0x1f,
Andrew Lunnadfccf12018-03-17 20:32:03 +01003665 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003666 .g2_irqs = 10,
Vivien Didelotf3645652017-03-30 17:37:07 -04003667 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003668 .multi_chip = true,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003669 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003670 .ops = &mv88e6141_ops,
3671 },
3672
Vivien Didelotf81ec902016-05-09 13:22:58 -04003673 [MV88E6161] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003674 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6161,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003675 .family = MV88E6XXX_FAMILY_6165,
3676 .name = "Marvell 88E6161",
3677 .num_databases = 4096,
3678 .num_ports = 6,
Andrew Lunnbc393152018-03-17 20:32:04 +01003679 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003680 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003681 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02003682 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04003683 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003684 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003685 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003686 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003687 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003688 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003689 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003690 .multi_chip = true,
Andrew Lunn5ebe31d2017-06-07 15:06:19 +02003691 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003692 .ops = &mv88e6161_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003693 },
3694
3695 [MV88E6165] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003696 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6165,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003697 .family = MV88E6XXX_FAMILY_6165,
3698 .name = "Marvell 88E6165",
3699 .num_databases = 4096,
3700 .num_ports = 6,
Andrew Lunnbc393152018-03-17 20:32:04 +01003701 .num_internal_phys = 0,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003702 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003703 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02003704 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04003705 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003706 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003707 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003708 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003709 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003710 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003711 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003712 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003713 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003714 .ops = &mv88e6165_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003715 },
3716
3717 [MV88E6171] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003718 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6171,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003719 .family = MV88E6XXX_FAMILY_6351,
3720 .name = "Marvell 88E6171",
3721 .num_databases = 4096,
3722 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01003723 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003724 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003725 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02003726 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04003727 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003728 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003729 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003730 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003731 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003732 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003733 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003734 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003735 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003736 .ops = &mv88e6171_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003737 },
3738
3739 [MV88E6172] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003740 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6172,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003741 .family = MV88E6XXX_FAMILY_6352,
3742 .name = "Marvell 88E6172",
3743 .num_databases = 4096,
3744 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01003745 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003746 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003747 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003748 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02003749 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04003750 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003751 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003752 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003753 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003754 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003755 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003756 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003757 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003758 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003759 .ops = &mv88e6172_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003760 },
3761
3762 [MV88E6175] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003763 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6175,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003764 .family = MV88E6XXX_FAMILY_6351,
3765 .name = "Marvell 88E6175",
3766 .num_databases = 4096,
3767 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01003768 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003769 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003770 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02003771 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04003772 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003773 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003774 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003775 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003776 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003777 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003778 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003779 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003780 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003781 .ops = &mv88e6175_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003782 },
3783
3784 [MV88E6176] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003785 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6176,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003786 .family = MV88E6XXX_FAMILY_6352,
3787 .name = "Marvell 88E6176",
3788 .num_databases = 4096,
3789 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01003790 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003791 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003792 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003793 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02003794 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04003795 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003796 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003797 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003798 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003799 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003800 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003801 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003802 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003803 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003804 .ops = &mv88e6176_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003805 },
3806
3807 [MV88E6185] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003808 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6185,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003809 .family = MV88E6XXX_FAMILY_6185,
3810 .name = "Marvell 88E6185",
3811 .num_databases = 256,
3812 .num_ports = 10,
Andrew Lunnbc393152018-03-17 20:32:04 +01003813 .num_internal_phys = 0,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003814 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003815 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02003816 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04003817 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003818 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003819 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003820 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003821 .atu_move_port_mask = 0xf,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003822 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003823 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003824 .ops = &mv88e6185_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003825 },
3826
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003827 [MV88E6190] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003828 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6190,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003829 .family = MV88E6XXX_FAMILY_6390,
3830 .name = "Marvell 88E6190",
3831 .num_databases = 4096,
3832 .num_ports = 11, /* 10 + Z80 */
Andrew Lunnbc393152018-03-17 20:32:04 +01003833 .num_internal_phys = 11,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003834 .num_gpio = 16,
Vivien Didelot931d1822017-05-01 14:05:27 -04003835 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003836 .port_base_addr = 0x0,
Andrew Lunn9255bac2018-05-05 20:58:22 +02003837 .phy_base_addr = 0x0,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003838 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003839 .global2_addr = 0x1c,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003840 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003841 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003842 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003843 .g2_irqs = 14,
Vivien Didelotf3645652017-03-30 17:37:07 -04003844 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003845 .multi_chip = true,
Vivien Didelote606ca32017-03-11 16:12:55 -05003846 .atu_move_port_mask = 0x1f,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003847 .ops = &mv88e6190_ops,
3848 },
3849
3850 [MV88E6190X] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003851 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6190X,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003852 .family = MV88E6XXX_FAMILY_6390,
3853 .name = "Marvell 88E6190X",
3854 .num_databases = 4096,
3855 .num_ports = 11, /* 10 + Z80 */
Andrew Lunnbc393152018-03-17 20:32:04 +01003856 .num_internal_phys = 11,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003857 .num_gpio = 16,
Vivien Didelot931d1822017-05-01 14:05:27 -04003858 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003859 .port_base_addr = 0x0,
Andrew Lunn9255bac2018-05-05 20:58:22 +02003860 .phy_base_addr = 0x0,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003861 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003862 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003863 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003864 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003865 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05003866 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003867 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003868 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003869 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003870 .ops = &mv88e6190x_ops,
3871 },
3872
3873 [MV88E6191] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003874 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003875 .family = MV88E6XXX_FAMILY_6390,
3876 .name = "Marvell 88E6191",
3877 .num_databases = 4096,
3878 .num_ports = 11, /* 10 + Z80 */
Andrew Lunnbc393152018-03-17 20:32:04 +01003879 .num_internal_phys = 11,
Vivien Didelot931d1822017-05-01 14:05:27 -04003880 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003881 .port_base_addr = 0x0,
Andrew Lunn9255bac2018-05-05 20:58:22 +02003882 .phy_base_addr = 0x0,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003883 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003884 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003885 .age_time_coeff = 3750,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003886 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003887 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05003888 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003889 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003890 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003891 .tag_protocol = DSA_TAG_PROTO_DSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01003892 .ptp_support = true,
Vivien Didelot2cf4cefb2017-03-28 13:50:34 -04003893 .ops = &mv88e6191_ops,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003894 },
3895
Vivien Didelotf81ec902016-05-09 13:22:58 -04003896 [MV88E6240] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003897 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6240,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003898 .family = MV88E6XXX_FAMILY_6352,
3899 .name = "Marvell 88E6240",
3900 .num_databases = 4096,
3901 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01003902 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003903 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003904 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003905 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02003906 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04003907 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003908 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003909 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003910 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003911 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003912 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003913 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003914 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003915 .tag_protocol = DSA_TAG_PROTO_EDSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01003916 .ptp_support = true,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003917 .ops = &mv88e6240_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003918 },
3919
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003920 [MV88E6290] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003921 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6290,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003922 .family = MV88E6XXX_FAMILY_6390,
3923 .name = "Marvell 88E6290",
3924 .num_databases = 4096,
3925 .num_ports = 11, /* 10 + Z80 */
Andrew Lunnbc393152018-03-17 20:32:04 +01003926 .num_internal_phys = 11,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003927 .num_gpio = 16,
Vivien Didelot931d1822017-05-01 14:05:27 -04003928 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003929 .port_base_addr = 0x0,
Andrew Lunn9255bac2018-05-05 20:58:22 +02003930 .phy_base_addr = 0x0,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003931 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003932 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003933 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003934 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003935 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05003936 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003937 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003938 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003939 .tag_protocol = DSA_TAG_PROTO_DSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01003940 .ptp_support = true,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003941 .ops = &mv88e6290_ops,
3942 },
3943
Vivien Didelotf81ec902016-05-09 13:22:58 -04003944 [MV88E6320] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003945 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6320,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003946 .family = MV88E6XXX_FAMILY_6320,
3947 .name = "Marvell 88E6320",
3948 .num_databases = 4096,
3949 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01003950 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003951 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003952 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003953 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02003954 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04003955 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003956 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003957 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003958 .g1_irqs = 8,
Andrew Lunnbc393152018-03-17 20:32:04 +01003959 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003960 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003961 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003962 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003963 .tag_protocol = DSA_TAG_PROTO_EDSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01003964 .ptp_support = true,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003965 .ops = &mv88e6320_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003966 },
3967
3968 [MV88E6321] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003969 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6321,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003970 .family = MV88E6XXX_FAMILY_6320,
3971 .name = "Marvell 88E6321",
3972 .num_databases = 4096,
3973 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01003974 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003975 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003976 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003977 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02003978 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04003979 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003980 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003981 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003982 .g1_irqs = 8,
Andrew Lunnbc393152018-03-17 20:32:04 +01003983 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003984 .atu_move_port_mask = 0xf,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003985 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003986 .tag_protocol = DSA_TAG_PROTO_EDSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01003987 .ptp_support = true,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003988 .ops = &mv88e6321_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003989 },
3990
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01003991 [MV88E6341] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003992 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6341,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01003993 .family = MV88E6XXX_FAMILY_6341,
3994 .name = "Marvell 88E6341",
3995 .num_databases = 4096,
Andrew Lunnbc393152018-03-17 20:32:04 +01003996 .num_internal_phys = 5,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01003997 .num_ports = 6,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003998 .num_gpio = 11,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003999 .max_vid = 4095,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01004000 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004001 .phy_base_addr = 0x10,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01004002 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004003 .global2_addr = 0x1c,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01004004 .age_time_coeff = 3750,
Vivien Didelote606ca32017-03-11 16:12:55 -05004005 .atu_move_port_mask = 0x1f,
Andrew Lunnadfccf12018-03-17 20:32:03 +01004006 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004007 .g2_irqs = 10,
Vivien Didelotf3645652017-03-30 17:37:07 -04004008 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004009 .multi_chip = true,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01004010 .tag_protocol = DSA_TAG_PROTO_EDSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01004011 .ptp_support = true,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01004012 .ops = &mv88e6341_ops,
4013 },
4014
Vivien Didelotf81ec902016-05-09 13:22:58 -04004015 [MV88E6350] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004016 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6350,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004017 .family = MV88E6XXX_FAMILY_6351,
4018 .name = "Marvell 88E6350",
4019 .num_databases = 4096,
4020 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01004021 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004022 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004023 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004024 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004025 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004026 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004027 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004028 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004029 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004030 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004031 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004032 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004033 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004034 .ops = &mv88e6350_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004035 },
4036
4037 [MV88E6351] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004038 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6351,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004039 .family = MV88E6XXX_FAMILY_6351,
4040 .name = "Marvell 88E6351",
4041 .num_databases = 4096,
4042 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01004043 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004044 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004045 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004046 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004047 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004048 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004049 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004050 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004051 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004052 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004053 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004054 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004055 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004056 .ops = &mv88e6351_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004057 },
4058
4059 [MV88E6352] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004060 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6352,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004061 .family = MV88E6XXX_FAMILY_6352,
4062 .name = "Marvell 88E6352",
4063 .num_databases = 4096,
4064 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01004065 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004066 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004067 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004068 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004069 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004070 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004071 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004072 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004073 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004074 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004075 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004076 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004077 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004078 .tag_protocol = DSA_TAG_PROTO_EDSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01004079 .ptp_support = true,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004080 .ops = &mv88e6352_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004081 },
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004082 [MV88E6390] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004083 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6390,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004084 .family = MV88E6XXX_FAMILY_6390,
4085 .name = "Marvell 88E6390",
4086 .num_databases = 4096,
4087 .num_ports = 11, /* 10 + Z80 */
Andrew Lunnbc393152018-03-17 20:32:04 +01004088 .num_internal_phys = 11,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004089 .num_gpio = 16,
Vivien Didelot931d1822017-05-01 14:05:27 -04004090 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004091 .port_base_addr = 0x0,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004092 .phy_base_addr = 0x0,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004093 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004094 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01004095 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004096 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004097 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05004098 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04004099 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004100 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004101 .tag_protocol = DSA_TAG_PROTO_DSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01004102 .ptp_support = true,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004103 .ops = &mv88e6390_ops,
4104 },
4105 [MV88E6390X] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004106 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6390X,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004107 .family = MV88E6XXX_FAMILY_6390,
4108 .name = "Marvell 88E6390X",
4109 .num_databases = 4096,
4110 .num_ports = 11, /* 10 + Z80 */
Andrew Lunnbc393152018-03-17 20:32:04 +01004111 .num_internal_phys = 11,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004112 .num_gpio = 16,
Vivien Didelot931d1822017-05-01 14:05:27 -04004113 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004114 .port_base_addr = 0x0,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004115 .phy_base_addr = 0x0,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004116 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004117 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01004118 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004119 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004120 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05004121 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04004122 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004123 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004124 .tag_protocol = DSA_TAG_PROTO_DSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01004125 .ptp_support = true,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004126 .ops = &mv88e6390x_ops,
4127 },
Vivien Didelotf81ec902016-05-09 13:22:58 -04004128};
4129
Vivien Didelot5f7c0362016-06-20 13:14:04 -04004130static const struct mv88e6xxx_info *mv88e6xxx_lookup_info(unsigned int prod_num)
Vivien Didelotb9b37712015-10-30 19:39:48 -04004131{
Vivien Didelota439c062016-04-17 13:23:58 -04004132 int i;
Vivien Didelotb9b37712015-10-30 19:39:48 -04004133
Vivien Didelot5f7c0362016-06-20 13:14:04 -04004134 for (i = 0; i < ARRAY_SIZE(mv88e6xxx_table); ++i)
4135 if (mv88e6xxx_table[i].prod_num == prod_num)
4136 return &mv88e6xxx_table[i];
Vivien Didelotb9b37712015-10-30 19:39:48 -04004137
Vivien Didelotb9b37712015-10-30 19:39:48 -04004138 return NULL;
4139}
4140
Vivien Didelotfad09c72016-06-21 12:28:20 -04004141static int mv88e6xxx_detect(struct mv88e6xxx_chip *chip)
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004142{
4143 const struct mv88e6xxx_info *info;
Vivien Didelot8f6345b2016-07-20 18:18:36 -04004144 unsigned int prod_num, rev;
4145 u16 id;
4146 int err;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004147
Vivien Didelot8f6345b2016-07-20 18:18:36 -04004148 mutex_lock(&chip->reg_lock);
Vivien Didelot107fcc12017-06-12 12:37:36 -04004149 err = mv88e6xxx_port_read(chip, 0, MV88E6XXX_PORT_SWITCH_ID, &id);
Vivien Didelot8f6345b2016-07-20 18:18:36 -04004150 mutex_unlock(&chip->reg_lock);
4151 if (err)
4152 return err;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004153
Vivien Didelot107fcc12017-06-12 12:37:36 -04004154 prod_num = id & MV88E6XXX_PORT_SWITCH_ID_PROD_MASK;
4155 rev = id & MV88E6XXX_PORT_SWITCH_ID_REV_MASK;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004156
4157 info = mv88e6xxx_lookup_info(prod_num);
4158 if (!info)
4159 return -ENODEV;
4160
Vivien Didelotcaac8542016-06-20 13:14:09 -04004161 /* Update the compatible info with the probed one */
Vivien Didelotfad09c72016-06-21 12:28:20 -04004162 chip->info = info;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004163
Vivien Didelotca070c12016-09-02 14:45:34 -04004164 err = mv88e6xxx_g2_require(chip);
4165 if (err)
4166 return err;
4167
Vivien Didelotfad09c72016-06-21 12:28:20 -04004168 dev_info(chip->dev, "switch 0x%x detected: %s, revision %u\n",
4169 chip->info->prod_num, chip->info->name, rev);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004170
4171 return 0;
4172}
4173
Vivien Didelotfad09c72016-06-21 12:28:20 -04004174static struct mv88e6xxx_chip *mv88e6xxx_alloc_chip(struct device *dev)
Vivien Didelot469d7292016-06-20 13:14:06 -04004175{
Vivien Didelotfad09c72016-06-21 12:28:20 -04004176 struct mv88e6xxx_chip *chip;
Vivien Didelot469d7292016-06-20 13:14:06 -04004177
Vivien Didelotfad09c72016-06-21 12:28:20 -04004178 chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
4179 if (!chip)
Vivien Didelot469d7292016-06-20 13:14:06 -04004180 return NULL;
4181
Vivien Didelotfad09c72016-06-21 12:28:20 -04004182 chip->dev = dev;
Vivien Didelot469d7292016-06-20 13:14:06 -04004183
Vivien Didelotfad09c72016-06-21 12:28:20 -04004184 mutex_init(&chip->reg_lock);
Andrew Lunna3c53be52017-01-24 14:53:50 +01004185 INIT_LIST_HEAD(&chip->mdios);
Vivien Didelot469d7292016-06-20 13:14:06 -04004186
Vivien Didelotfad09c72016-06-21 12:28:20 -04004187 return chip;
Vivien Didelot469d7292016-06-20 13:14:06 -04004188}
4189
Vivien Didelotfad09c72016-06-21 12:28:20 -04004190static int mv88e6xxx_smi_init(struct mv88e6xxx_chip *chip,
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04004191 struct mii_bus *bus, int sw_addr)
4192{
Vivien Didelot914b32f2016-06-20 13:14:11 -04004193 if (sw_addr == 0)
Vivien Didelotfad09c72016-06-21 12:28:20 -04004194 chip->smi_ops = &mv88e6xxx_smi_single_chip_ops;
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004195 else if (chip->info->multi_chip)
Vivien Didelotfad09c72016-06-21 12:28:20 -04004196 chip->smi_ops = &mv88e6xxx_smi_multi_chip_ops;
Vivien Didelot914b32f2016-06-20 13:14:11 -04004197 else
4198 return -EINVAL;
4199
Vivien Didelotfad09c72016-06-21 12:28:20 -04004200 chip->bus = bus;
4201 chip->sw_addr = sw_addr;
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04004202
4203 return 0;
4204}
4205
Florian Fainelli5ed4e3e2017-11-10 15:22:52 -08004206static enum dsa_tag_protocol mv88e6xxx_get_tag_protocol(struct dsa_switch *ds,
4207 int port)
Andrew Lunn7b314362016-08-22 16:01:01 +02004208{
Vivien Didelot04bed142016-08-31 18:06:13 -04004209 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn2bbb33b2016-08-22 16:01:02 +02004210
Andrew Lunn443d5a12016-12-03 04:35:18 +01004211 return chip->info->tag_protocol;
Andrew Lunn7b314362016-08-22 16:01:01 +02004212}
4213
Florian Fainelli2a93c1a2017-12-06 15:03:33 -08004214#if IS_ENABLED(CONFIG_NET_DSA_LEGACY)
Andrew Lunnfcdce7d2016-05-10 23:27:20 +02004215static const char *mv88e6xxx_drv_probe(struct device *dsa_dev,
4216 struct device *host_dev, int sw_addr,
4217 void **priv)
Andrew Lunna77d43f2016-04-13 02:40:42 +02004218{
Vivien Didelotfad09c72016-06-21 12:28:20 -04004219 struct mv88e6xxx_chip *chip;
Vivien Didelota439c062016-04-17 13:23:58 -04004220 struct mii_bus *bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02004221 int err;
Andrew Lunna77d43f2016-04-13 02:40:42 +02004222
Vivien Didelota439c062016-04-17 13:23:58 -04004223 bus = dsa_host_dev_to_mii_bus(host_dev);
Andrew Lunnc1569132016-04-13 02:40:45 +02004224 if (!bus)
4225 return NULL;
4226
Vivien Didelotfad09c72016-06-21 12:28:20 -04004227 chip = mv88e6xxx_alloc_chip(dsa_dev);
4228 if (!chip)
Vivien Didelot469d7292016-06-20 13:14:06 -04004229 return NULL;
4230
Vivien Didelotcaac8542016-06-20 13:14:09 -04004231 /* Legacy SMI probing will only support chips similar to 88E6085 */
Vivien Didelotfad09c72016-06-21 12:28:20 -04004232 chip->info = &mv88e6xxx_table[MV88E6085];
Vivien Didelotcaac8542016-06-20 13:14:09 -04004233
Vivien Didelotfad09c72016-06-21 12:28:20 -04004234 err = mv88e6xxx_smi_init(chip, bus, sw_addr);
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04004235 if (err)
4236 goto free;
4237
Vivien Didelotfad09c72016-06-21 12:28:20 -04004238 err = mv88e6xxx_detect(chip);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004239 if (err)
Vivien Didelot469d7292016-06-20 13:14:06 -04004240 goto free;
Vivien Didelota439c062016-04-17 13:23:58 -04004241
Andrew Lunndc30c352016-10-16 19:56:49 +02004242 mutex_lock(&chip->reg_lock);
4243 err = mv88e6xxx_switch_reset(chip);
4244 mutex_unlock(&chip->reg_lock);
4245 if (err)
4246 goto free;
4247
Vivien Didelote57e5e72016-08-15 17:19:00 -04004248 mv88e6xxx_phy_init(chip);
4249
Andrew Lunna3c53be52017-01-24 14:53:50 +01004250 err = mv88e6xxx_mdios_register(chip, NULL);
Andrew Lunnb516d452016-06-04 21:17:06 +02004251 if (err)
Vivien Didelot469d7292016-06-20 13:14:06 -04004252 goto free;
Andrew Lunnb516d452016-06-04 21:17:06 +02004253
Vivien Didelotfad09c72016-06-21 12:28:20 -04004254 *priv = chip;
Vivien Didelota439c062016-04-17 13:23:58 -04004255
Vivien Didelotfad09c72016-06-21 12:28:20 -04004256 return chip->info->name;
Vivien Didelot469d7292016-06-20 13:14:06 -04004257free:
Vivien Didelotfad09c72016-06-21 12:28:20 -04004258 devm_kfree(dsa_dev, chip);
Vivien Didelot469d7292016-06-20 13:14:06 -04004259
4260 return NULL;
Andrew Lunna77d43f2016-04-13 02:40:42 +02004261}
Florian Fainelli2a93c1a2017-12-06 15:03:33 -08004262#endif
Andrew Lunna77d43f2016-04-13 02:40:42 +02004263
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004264static int mv88e6xxx_port_mdb_prepare(struct dsa_switch *ds, int port,
Vivien Didelot3709aad2017-11-30 11:23:58 -05004265 const struct switchdev_obj_port_mdb *mdb)
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004266{
4267 /* We don't need any dynamic resource from the kernel (yet),
4268 * so skip the prepare phase.
4269 */
4270
4271 return 0;
4272}
4273
4274static void mv88e6xxx_port_mdb_add(struct dsa_switch *ds, int port,
Vivien Didelot3709aad2017-11-30 11:23:58 -05004275 const struct switchdev_obj_port_mdb *mdb)
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004276{
Vivien Didelot04bed142016-08-31 18:06:13 -04004277 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004278
4279 mutex_lock(&chip->reg_lock);
4280 if (mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
Vivien Didelot27c0e602017-06-15 12:14:01 -04004281 MV88E6XXX_G1_ATU_DATA_STATE_MC_STATIC))
Vivien Didelot774439e52017-06-08 18:34:08 -04004282 dev_err(ds->dev, "p%d: failed to load multicast MAC address\n",
4283 port);
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004284 mutex_unlock(&chip->reg_lock);
4285}
4286
4287static int mv88e6xxx_port_mdb_del(struct dsa_switch *ds, int port,
4288 const struct switchdev_obj_port_mdb *mdb)
4289{
Vivien Didelot04bed142016-08-31 18:06:13 -04004290 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004291 int err;
4292
4293 mutex_lock(&chip->reg_lock);
4294 err = mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
Vivien Didelot27c0e602017-06-15 12:14:01 -04004295 MV88E6XXX_G1_ATU_DATA_STATE_UNUSED);
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004296 mutex_unlock(&chip->reg_lock);
4297
4298 return err;
4299}
4300
Florian Fainellia82f67a2017-01-08 14:52:08 -08004301static const struct dsa_switch_ops mv88e6xxx_switch_ops = {
Florian Fainelli2a93c1a2017-12-06 15:03:33 -08004302#if IS_ENABLED(CONFIG_NET_DSA_LEGACY)
Andrew Lunnfcdce7d2016-05-10 23:27:20 +02004303 .probe = mv88e6xxx_drv_probe,
Florian Fainelli2a93c1a2017-12-06 15:03:33 -08004304#endif
Andrew Lunn7b314362016-08-22 16:01:01 +02004305 .get_tag_protocol = mv88e6xxx_get_tag_protocol,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004306 .setup = mv88e6xxx_setup,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004307 .adjust_link = mv88e6xxx_adjust_link,
Russell Kingc9a23562018-05-10 13:17:35 -07004308 .phylink_validate = mv88e6xxx_validate,
4309 .phylink_mac_link_state = mv88e6xxx_link_state,
4310 .phylink_mac_config = mv88e6xxx_mac_config,
4311 .phylink_mac_link_down = mv88e6xxx_mac_link_down,
4312 .phylink_mac_link_up = mv88e6xxx_mac_link_up,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004313 .get_strings = mv88e6xxx_get_strings,
4314 .get_ethtool_stats = mv88e6xxx_get_ethtool_stats,
4315 .get_sset_count = mv88e6xxx_get_sset_count,
Andrew Lunn04aca992017-05-26 01:03:24 +02004316 .port_enable = mv88e6xxx_port_enable,
4317 .port_disable = mv88e6xxx_port_disable,
Vivien Didelot08f50062017-08-01 16:32:41 -04004318 .get_mac_eee = mv88e6xxx_get_mac_eee,
4319 .set_mac_eee = mv88e6xxx_set_mac_eee,
Andrew Lunnf8cd8752016-05-10 23:27:25 +02004320 .get_eeprom_len = mv88e6xxx_get_eeprom_len,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004321 .get_eeprom = mv88e6xxx_get_eeprom,
4322 .set_eeprom = mv88e6xxx_set_eeprom,
4323 .get_regs_len = mv88e6xxx_get_regs_len,
4324 .get_regs = mv88e6xxx_get_regs,
Vivien Didelot2cfcd962016-07-18 20:45:40 -04004325 .set_ageing_time = mv88e6xxx_set_ageing_time,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004326 .port_bridge_join = mv88e6xxx_port_bridge_join,
4327 .port_bridge_leave = mv88e6xxx_port_bridge_leave,
4328 .port_stp_state_set = mv88e6xxx_port_stp_state_set,
Vivien Didelot749efcb2016-09-22 16:49:24 -04004329 .port_fast_age = mv88e6xxx_port_fast_age,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004330 .port_vlan_filtering = mv88e6xxx_port_vlan_filtering,
4331 .port_vlan_prepare = mv88e6xxx_port_vlan_prepare,
4332 .port_vlan_add = mv88e6xxx_port_vlan_add,
4333 .port_vlan_del = mv88e6xxx_port_vlan_del,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004334 .port_fdb_add = mv88e6xxx_port_fdb_add,
4335 .port_fdb_del = mv88e6xxx_port_fdb_del,
4336 .port_fdb_dump = mv88e6xxx_port_fdb_dump,
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004337 .port_mdb_prepare = mv88e6xxx_port_mdb_prepare,
4338 .port_mdb_add = mv88e6xxx_port_mdb_add,
4339 .port_mdb_del = mv88e6xxx_port_mdb_del,
Vivien Didelotaec5ac82017-03-30 17:37:15 -04004340 .crosschip_bridge_join = mv88e6xxx_crosschip_bridge_join,
4341 .crosschip_bridge_leave = mv88e6xxx_crosschip_bridge_leave,
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +01004342 .port_hwtstamp_set = mv88e6xxx_port_hwtstamp_set,
4343 .port_hwtstamp_get = mv88e6xxx_port_hwtstamp_get,
4344 .port_txtstamp = mv88e6xxx_port_txtstamp,
4345 .port_rxtstamp = mv88e6xxx_port_rxtstamp,
4346 .get_ts_info = mv88e6xxx_get_ts_info,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004347};
4348
Florian Fainelliab3d4082017-01-08 14:52:07 -08004349static struct dsa_switch_driver mv88e6xxx_switch_drv = {
4350 .ops = &mv88e6xxx_switch_ops,
4351};
4352
Florian Fainelli55ed0ce2017-01-26 10:45:51 -08004353static int mv88e6xxx_register_switch(struct mv88e6xxx_chip *chip)
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004354{
Vivien Didelotfad09c72016-06-21 12:28:20 -04004355 struct device *dev = chip->dev;
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004356 struct dsa_switch *ds;
4357
Vivien Didelot73b12042017-03-30 17:37:10 -04004358 ds = dsa_switch_alloc(dev, mv88e6xxx_num_ports(chip));
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004359 if (!ds)
4360 return -ENOMEM;
4361
Vivien Didelotfad09c72016-06-21 12:28:20 -04004362 ds->priv = chip;
Vivien Didelot9d490b42016-08-23 12:38:56 -04004363 ds->ops = &mv88e6xxx_switch_ops;
Vivien Didelot9ff74f22017-03-15 15:53:50 -04004364 ds->ageing_time_min = chip->info->age_time_coeff;
4365 ds->ageing_time_max = chip->info->age_time_coeff * U8_MAX;
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004366
4367 dev_set_drvdata(dev, ds);
4368
Vivien Didelot23c9ee42017-05-26 18:12:51 -04004369 return dsa_register_switch(ds);
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004370}
4371
Vivien Didelotfad09c72016-06-21 12:28:20 -04004372static void mv88e6xxx_unregister_switch(struct mv88e6xxx_chip *chip)
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004373{
Vivien Didelotfad09c72016-06-21 12:28:20 -04004374 dsa_unregister_switch(chip->ds);
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004375}
4376
Vivien Didelot57d32312016-06-20 13:13:58 -04004377static int mv88e6xxx_probe(struct mdio_device *mdiodev)
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004378{
4379 struct device *dev = &mdiodev->dev;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02004380 struct device_node *np = dev->of_node;
Vivien Didelotcaac8542016-06-20 13:14:09 -04004381 const struct mv88e6xxx_info *compat_info;
Vivien Didelotfad09c72016-06-21 12:28:20 -04004382 struct mv88e6xxx_chip *chip;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02004383 u32 eeprom_len;
Andrew Lunn52638f72016-05-10 23:27:22 +02004384 int err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004385
Vivien Didelotcaac8542016-06-20 13:14:09 -04004386 compat_info = of_device_get_match_data(dev);
4387 if (!compat_info)
4388 return -EINVAL;
4389
Vivien Didelotfad09c72016-06-21 12:28:20 -04004390 chip = mv88e6xxx_alloc_chip(dev);
4391 if (!chip)
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004392 return -ENOMEM;
4393
Vivien Didelotfad09c72016-06-21 12:28:20 -04004394 chip->info = compat_info;
Vivien Didelotcaac8542016-06-20 13:14:09 -04004395
Vivien Didelotfad09c72016-06-21 12:28:20 -04004396 err = mv88e6xxx_smi_init(chip, mdiodev->bus, mdiodev->addr);
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04004397 if (err)
4398 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004399
Andrew Lunnb4308f02016-11-21 23:26:55 +01004400 chip->reset = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW);
4401 if (IS_ERR(chip->reset))
4402 return PTR_ERR(chip->reset);
4403
Vivien Didelotfad09c72016-06-21 12:28:20 -04004404 err = mv88e6xxx_detect(chip);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004405 if (err)
4406 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004407
Vivien Didelote57e5e72016-08-15 17:19:00 -04004408 mv88e6xxx_phy_init(chip);
4409
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04004410 if (chip->info->ops->get_eeprom &&
Andrew Lunnf8cd8752016-05-10 23:27:25 +02004411 !of_property_read_u32(np, "eeprom-length", &eeprom_len))
Vivien Didelotfad09c72016-06-21 12:28:20 -04004412 chip->eeprom_len = eeprom_len;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02004413
Andrew Lunndc30c352016-10-16 19:56:49 +02004414 mutex_lock(&chip->reg_lock);
4415 err = mv88e6xxx_switch_reset(chip);
4416 mutex_unlock(&chip->reg_lock);
Andrew Lunnb516d452016-06-04 21:17:06 +02004417 if (err)
Andrew Lunndc30c352016-10-16 19:56:49 +02004418 goto out;
Andrew Lunnb516d452016-06-04 21:17:06 +02004419
Andrew Lunndc30c352016-10-16 19:56:49 +02004420 chip->irq = of_irq_get(np, 0);
4421 if (chip->irq == -EPROBE_DEFER) {
4422 err = chip->irq;
4423 goto out;
Andrew Lunn83c0afa2016-06-04 21:17:07 +02004424 }
4425
Andrew Lunn294d7112018-02-22 22:58:32 +01004426 /* Has to be performed before the MDIO bus is created, because
Uwe Kleine-Königa7087672018-03-20 10:44:41 +01004427 * the PHYs will link their interrupts to these interrupt
Andrew Lunn294d7112018-02-22 22:58:32 +01004428 * controllers
4429 */
4430 mutex_lock(&chip->reg_lock);
4431 if (chip->irq > 0)
Andrew Lunndc30c352016-10-16 19:56:49 +02004432 err = mv88e6xxx_g1_irq_setup(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +01004433 else
4434 err = mv88e6xxx_irq_poll_setup(chip);
4435 mutex_unlock(&chip->reg_lock);
Andrew Lunndc30c352016-10-16 19:56:49 +02004436
Andrew Lunn294d7112018-02-22 22:58:32 +01004437 if (err)
4438 goto out;
4439
4440 if (chip->info->g2_irqs > 0) {
4441 err = mv88e6xxx_g2_irq_setup(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02004442 if (err)
Andrew Lunn294d7112018-02-22 22:58:32 +01004443 goto out_g1_irq;
Andrew Lunndc30c352016-10-16 19:56:49 +02004444 }
4445
Andrew Lunn294d7112018-02-22 22:58:32 +01004446 err = mv88e6xxx_g1_atu_prob_irq_setup(chip);
4447 if (err)
4448 goto out_g2_irq;
4449
4450 err = mv88e6xxx_g1_vtu_prob_irq_setup(chip);
4451 if (err)
4452 goto out_g1_atu_prob_irq;
4453
Andrew Lunna3c53be52017-01-24 14:53:50 +01004454 err = mv88e6xxx_mdios_register(chip, np);
Andrew Lunndc30c352016-10-16 19:56:49 +02004455 if (err)
Andrew Lunn62eb1162018-01-14 02:32:45 +01004456 goto out_g1_vtu_prob_irq;
Andrew Lunndc30c352016-10-16 19:56:49 +02004457
Florian Fainelli55ed0ce2017-01-26 10:45:51 -08004458 err = mv88e6xxx_register_switch(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02004459 if (err)
4460 goto out_mdio;
4461
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004462 return 0;
Andrew Lunndc30c352016-10-16 19:56:49 +02004463
4464out_mdio:
Andrew Lunna3c53be52017-01-24 14:53:50 +01004465 mv88e6xxx_mdios_unregister(chip);
Andrew Lunn62eb1162018-01-14 02:32:45 +01004466out_g1_vtu_prob_irq:
Andrew Lunn294d7112018-02-22 22:58:32 +01004467 mv88e6xxx_g1_vtu_prob_irq_free(chip);
Andrew Lunn09776442018-01-14 02:32:44 +01004468out_g1_atu_prob_irq:
Andrew Lunn294d7112018-02-22 22:58:32 +01004469 mv88e6xxx_g1_atu_prob_irq_free(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02004470out_g2_irq:
Andrew Lunn294d7112018-02-22 22:58:32 +01004471 if (chip->info->g2_irqs > 0)
Andrew Lunndc30c352016-10-16 19:56:49 +02004472 mv88e6xxx_g2_irq_free(chip);
4473out_g1_irq:
Andrew Lunn294d7112018-02-22 22:58:32 +01004474 mutex_lock(&chip->reg_lock);
4475 if (chip->irq > 0)
Andrew Lunn467126442016-11-20 20:14:15 +01004476 mv88e6xxx_g1_irq_free(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +01004477 else
4478 mv88e6xxx_irq_poll_free(chip);
4479 mutex_unlock(&chip->reg_lock);
Andrew Lunndc30c352016-10-16 19:56:49 +02004480out:
4481 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004482}
4483
4484static void mv88e6xxx_remove(struct mdio_device *mdiodev)
4485{
4486 struct dsa_switch *ds = dev_get_drvdata(&mdiodev->dev);
Vivien Didelot04bed142016-08-31 18:06:13 -04004487 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004488
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +01004489 if (chip->info->ptp_support) {
4490 mv88e6xxx_hwtstamp_free(chip);
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01004491 mv88e6xxx_ptp_free(chip);
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +01004492 }
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01004493
Andrew Lunn930188c2016-08-22 16:01:03 +02004494 mv88e6xxx_phy_destroy(chip);
Vivien Didelotfad09c72016-06-21 12:28:20 -04004495 mv88e6xxx_unregister_switch(chip);
Andrew Lunna3c53be52017-01-24 14:53:50 +01004496 mv88e6xxx_mdios_unregister(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02004497
Andrew Lunn76f38f12018-03-17 20:21:09 +01004498 mv88e6xxx_g1_vtu_prob_irq_free(chip);
4499 mv88e6xxx_g1_atu_prob_irq_free(chip);
4500
4501 if (chip->info->g2_irqs > 0)
4502 mv88e6xxx_g2_irq_free(chip);
4503
4504 mutex_lock(&chip->reg_lock);
4505 if (chip->irq > 0)
Andrew Lunn467126442016-11-20 20:14:15 +01004506 mv88e6xxx_g1_irq_free(chip);
Andrew Lunn76f38f12018-03-17 20:21:09 +01004507 else
4508 mv88e6xxx_irq_poll_free(chip);
4509 mutex_unlock(&chip->reg_lock);
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004510}
4511
4512static const struct of_device_id mv88e6xxx_of_match[] = {
Vivien Didelotcaac8542016-06-20 13:14:09 -04004513 {
4514 .compatible = "marvell,mv88e6085",
4515 .data = &mv88e6xxx_table[MV88E6085],
4516 },
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004517 {
4518 .compatible = "marvell,mv88e6190",
4519 .data = &mv88e6xxx_table[MV88E6190],
4520 },
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004521 { /* sentinel */ },
4522};
4523
4524MODULE_DEVICE_TABLE(of, mv88e6xxx_of_match);
4525
4526static struct mdio_driver mv88e6xxx_driver = {
4527 .probe = mv88e6xxx_probe,
4528 .remove = mv88e6xxx_remove,
4529 .mdiodrv.driver = {
4530 .name = "mv88e6085",
4531 .of_match_table = mv88e6xxx_of_match,
4532 },
4533};
4534
Ben Hutchings98e67302011-11-25 14:36:19 +00004535static int __init mv88e6xxx_init(void)
4536{
Florian Fainelliab3d4082017-01-08 14:52:07 -08004537 register_switch_driver(&mv88e6xxx_switch_drv);
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004538 return mdio_driver_register(&mv88e6xxx_driver);
Ben Hutchings98e67302011-11-25 14:36:19 +00004539}
4540module_init(mv88e6xxx_init);
4541
4542static void __exit mv88e6xxx_cleanup(void)
4543{
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004544 mdio_driver_unregister(&mv88e6xxx_driver);
Florian Fainelliab3d4082017-01-08 14:52:07 -08004545 unregister_switch_driver(&mv88e6xxx_switch_drv);
Ben Hutchings98e67302011-11-25 14:36:19 +00004546}
4547module_exit(mv88e6xxx_cleanup);
Ben Hutchings3d825ed2011-11-25 14:37:16 +00004548
4549MODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>");
4550MODULE_DESCRIPTION("Driver for Marvell 88E6XXX ethernet switch chips");
4551MODULE_LICENSE("GPL");