blob: 071aea79d218f01eb166d910a310ef0f49efa470 [file] [log] [blame]
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001/*
Ajit Khaparded2145cd2011-03-16 08:20:46 +00002 * Copyright (C) 2005 - 2011 Emulex
Sathya Perla6b7c5b92009-03-11 23:32:03 -07003 * All rights reserved.
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License version 2
7 * as published by the Free Software Foundation. The full GNU General
8 * Public License is included in this distribution in the file called COPYING.
9 *
10 * Contact Information:
Ajit Khaparded2145cd2011-03-16 08:20:46 +000011 * linux-drivers@emulex.com
Sathya Perla6b7c5b92009-03-11 23:32:03 -070012 *
Ajit Khaparded2145cd2011-03-16 08:20:46 +000013 * Emulex
14 * 3333 Susan Street
15 * Costa Mesa, CA 92626
Sathya Perla6b7c5b92009-03-11 23:32:03 -070016 */
17
Parav Pandit6a4ab662012-03-26 14:27:12 +000018#include <linux/module.h>
Sathya Perla6b7c5b92009-03-11 23:32:03 -070019#include "be.h"
Sathya Perla8788fdc2009-07-27 22:52:03 +000020#include "be_cmds.h"
Sathya Perla6b7c5b92009-03-11 23:32:03 -070021
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +000022static struct be_cmd_priv_map cmd_priv_map[] = {
23 {
24 OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
25 CMD_SUBSYSTEM_ETH,
26 BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
27 BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
28 },
29 {
30 OPCODE_COMMON_GET_FLOW_CONTROL,
31 CMD_SUBSYSTEM_COMMON,
32 BE_PRIV_LNKQUERY | BE_PRIV_VHADM |
33 BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
34 },
35 {
36 OPCODE_COMMON_SET_FLOW_CONTROL,
37 CMD_SUBSYSTEM_COMMON,
38 BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
39 BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
40 },
41 {
42 OPCODE_ETH_GET_PPORT_STATS,
43 CMD_SUBSYSTEM_ETH,
44 BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
45 BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
46 },
47 {
48 OPCODE_COMMON_GET_PHY_DETAILS,
49 CMD_SUBSYSTEM_COMMON,
50 BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
51 BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
52 }
53};
54
55static bool be_cmd_allowed(struct be_adapter *adapter, u8 opcode,
56 u8 subsystem)
57{
58 int i;
59 int num_entries = sizeof(cmd_priv_map)/sizeof(struct be_cmd_priv_map);
60 u32 cmd_privileges = adapter->cmd_privileges;
61
62 for (i = 0; i < num_entries; i++)
63 if (opcode == cmd_priv_map[i].opcode &&
64 subsystem == cmd_priv_map[i].subsystem)
65 if (!(cmd_privileges & cmd_priv_map[i].priv_mask))
66 return false;
67
68 return true;
69}
70
Somnath Kotur3de09452011-09-30 07:25:05 +000071static inline void *embedded_payload(struct be_mcc_wrb *wrb)
72{
73 return wrb->payload.embedded_payload;
74}
Ajit Khaparde609ff3b2011-02-20 11:42:07 +000075
Sathya Perla8788fdc2009-07-27 22:52:03 +000076static void be_mcc_notify(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +000077{
Sathya Perla8788fdc2009-07-27 22:52:03 +000078 struct be_queue_info *mccq = &adapter->mcc_obj.q;
Sathya Perla5fb379e2009-06-18 00:02:59 +000079 u32 val = 0;
80
Sathya Perla6589ade2011-11-10 19:18:00 +000081 if (be_error(adapter))
Ajit Khaparde7acc2082011-02-11 13:38:17 +000082 return;
Ajit Khaparde7acc2082011-02-11 13:38:17 +000083
Sathya Perla5fb379e2009-06-18 00:02:59 +000084 val |= mccq->id & DB_MCCQ_RING_ID_MASK;
85 val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
Sathya Perlaf3eb62d2010-06-29 00:11:17 +000086
87 wmb();
Sathya Perla8788fdc2009-07-27 22:52:03 +000088 iowrite32(val, adapter->db + DB_MCCQ_OFFSET);
Sathya Perla5fb379e2009-06-18 00:02:59 +000089}
90
91/* To check if valid bit is set, check the entire word as we don't know
92 * the endianness of the data (old entry is host endian while a new entry is
93 * little endian) */
Sathya Perlaefd2e402009-07-27 22:53:10 +000094static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl)
Sathya Perla5fb379e2009-06-18 00:02:59 +000095{
Sathya Perla9e9ff4b2013-02-12 23:05:19 +000096 u32 flags;
97
Sathya Perla5fb379e2009-06-18 00:02:59 +000098 if (compl->flags != 0) {
Sathya Perla9e9ff4b2013-02-12 23:05:19 +000099 flags = le32_to_cpu(compl->flags);
100 if (flags & CQE_FLAGS_VALID_MASK) {
101 compl->flags = flags;
102 return true;
103 }
Sathya Perla5fb379e2009-06-18 00:02:59 +0000104 }
Sathya Perla9e9ff4b2013-02-12 23:05:19 +0000105 return false;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000106}
107
108/* Need to reset the entire word that houses the valid bit */
Sathya Perlaefd2e402009-07-27 22:53:10 +0000109static inline void be_mcc_compl_use(struct be_mcc_compl *compl)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000110{
111 compl->flags = 0;
112}
113
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000114static struct be_cmd_resp_hdr *be_decode_resp_hdr(u32 tag0, u32 tag1)
115{
116 unsigned long addr;
117
118 addr = tag1;
119 addr = ((addr << 16) << 16) | tag0;
120 return (void *)addr;
121}
122
Sathya Perla8788fdc2009-07-27 22:52:03 +0000123static int be_mcc_compl_process(struct be_adapter *adapter,
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000124 struct be_mcc_compl *compl)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000125{
126 u16 compl_status, extd_status;
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000127 struct be_cmd_resp_hdr *resp_hdr;
128 u8 opcode = 0, subsystem = 0;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000129
130 /* Just swap the status to host endian; mcc tag is opaquely copied
131 * from mcc_wrb */
132 be_dws_le_to_cpu(compl, 4);
133
134 compl_status = (compl->status >> CQE_STATUS_COMPL_SHIFT) &
135 CQE_STATUS_COMPL_MASK;
Sarveshwar Bandidd131e72010-05-25 16:16:32 -0700136
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000137 resp_hdr = be_decode_resp_hdr(compl->tag0, compl->tag1);
138
139 if (resp_hdr) {
140 opcode = resp_hdr->opcode;
141 subsystem = resp_hdr->subsystem;
142 }
143
144 if (((opcode == OPCODE_COMMON_WRITE_FLASHROM) ||
145 (opcode == OPCODE_COMMON_WRITE_OBJECT)) &&
146 (subsystem == CMD_SUBSYSTEM_COMMON)) {
Sarveshwar Bandidd131e72010-05-25 16:16:32 -0700147 adapter->flash_status = compl_status;
148 complete(&adapter->flash_compl);
149 }
150
Sathya Perlab31c50a2009-09-17 10:30:13 -0700151 if (compl_status == MCC_STATUS_SUCCESS) {
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000152 if (((opcode == OPCODE_ETH_GET_STATISTICS) ||
153 (opcode == OPCODE_ETH_GET_PPORT_STATS)) &&
154 (subsystem == CMD_SUBSYSTEM_ETH)) {
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000155 be_parse_stats(adapter);
Ajit Khapardeb2aebe62011-02-20 11:41:39 +0000156 adapter->stats_cmd_sent = false;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700157 }
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000158 if (opcode == OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES &&
159 subsystem == CMD_SUBSYSTEM_COMMON) {
Somnath Kotur3de09452011-09-30 07:25:05 +0000160 struct be_cmd_resp_get_cntl_addnl_attribs *resp =
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000161 (void *)resp_hdr;
Somnath Kotur3de09452011-09-30 07:25:05 +0000162 adapter->drv_stats.be_on_die_temperature =
163 resp->on_die_temperature;
164 }
Sathya Perla2b3f2912011-06-29 23:32:56 +0000165 } else {
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000166 if (opcode == OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES)
Padmanabh Ratnakar7aeb2152012-07-12 03:56:46 +0000167 adapter->be_get_temp_freq = 0;
Somnath Kotur3de09452011-09-30 07:25:05 +0000168
Sathya Perla2b3f2912011-06-29 23:32:56 +0000169 if (compl_status == MCC_STATUS_NOT_SUPPORTED ||
170 compl_status == MCC_STATUS_ILLEGAL_REQUEST)
171 goto done;
172
173 if (compl_status == MCC_STATUS_UNAUTHORIZED_REQUEST) {
Vasundhara Volam97f1d8c2012-06-13 19:51:44 +0000174 dev_warn(&adapter->pdev->dev,
Vasundhara Volam522609f2012-08-28 20:37:44 +0000175 "VF is not privileged to issue opcode %d-%d\n",
Vasundhara Volam97f1d8c2012-06-13 19:51:44 +0000176 opcode, subsystem);
Sathya Perla2b3f2912011-06-29 23:32:56 +0000177 } else {
178 extd_status = (compl->status >> CQE_STATUS_EXTD_SHIFT) &
179 CQE_STATUS_EXTD_MASK;
Vasundhara Volam97f1d8c2012-06-13 19:51:44 +0000180 dev_err(&adapter->pdev->dev,
181 "opcode %d-%d failed:status %d-%d\n",
182 opcode, subsystem, compl_status, extd_status);
Sathya Perla2b3f2912011-06-29 23:32:56 +0000183 }
Sathya Perla5fb379e2009-06-18 00:02:59 +0000184 }
Sathya Perla2b3f2912011-06-29 23:32:56 +0000185done:
Sathya Perlab31c50a2009-09-17 10:30:13 -0700186 return compl_status;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000187}
188
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000189/* Link state evt is a string of bytes; no need for endian swapping */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000190static void be_async_link_state_process(struct be_adapter *adapter,
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000191 struct be_async_event_link_state *evt)
192{
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000193 /* When link status changes, link speed must be re-queried from FW */
Ajit Khaparde42f11cf2012-04-21 18:53:22 +0000194 adapter->phy.link_speed = -1;
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000195
Padmanabh Ratnakar2e177a52012-07-18 02:52:15 +0000196 /* Ignore physical link event */
197 if (lancer_chip(adapter) &&
198 !(evt->port_link_status & LOGICAL_LINK_STATUS_MASK))
199 return;
200
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000201 /* For the initial link status do not rely on the ASYNC event as
202 * it may not be received in some cases.
203 */
204 if (adapter->flags & BE_FLAGS_LINK_STATUS_INIT)
205 be_link_status_update(adapter, evt->port_link_status);
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000206}
207
Somnath Koturcc4ce022010-10-21 07:11:14 -0700208/* Grp5 CoS Priority evt */
209static void be_async_grp5_cos_priority_process(struct be_adapter *adapter,
210 struct be_async_event_grp5_cos_priority *evt)
211{
212 if (evt->valid) {
213 adapter->vlan_prio_bmap = evt->available_priority_bmap;
Ajit Khaparde60964dd2011-02-11 13:37:25 +0000214 adapter->recommended_prio &= ~VLAN_PRIO_MASK;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700215 adapter->recommended_prio =
216 evt->reco_default_priority << VLAN_PRIO_SHIFT;
217 }
218}
219
Sathya Perla323ff712012-09-28 04:39:43 +0000220/* Grp5 QOS Speed evt: qos_link_speed is in units of 10 Mbps */
Somnath Koturcc4ce022010-10-21 07:11:14 -0700221static void be_async_grp5_qos_speed_process(struct be_adapter *adapter,
222 struct be_async_event_grp5_qos_link_speed *evt)
223{
Sathya Perla323ff712012-09-28 04:39:43 +0000224 if (adapter->phy.link_speed >= 0 &&
225 evt->physical_port == adapter->port_num)
226 adapter->phy.link_speed = le16_to_cpu(evt->qos_link_speed) * 10;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700227}
228
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000229/*Grp5 PVID evt*/
230static void be_async_grp5_pvid_state_process(struct be_adapter *adapter,
231 struct be_async_event_grp5_pvid_state *evt)
232{
233 if (evt->enabled)
Somnath Kotur939cf302011-08-18 21:51:49 -0700234 adapter->pvid = le16_to_cpu(evt->tag) & VLAN_VID_MASK;
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000235 else
236 adapter->pvid = 0;
237}
238
Somnath Koturcc4ce022010-10-21 07:11:14 -0700239static void be_async_grp5_evt_process(struct be_adapter *adapter,
240 u32 trailer, struct be_mcc_compl *evt)
241{
242 u8 event_type = 0;
243
244 event_type = (trailer >> ASYNC_TRAILER_EVENT_TYPE_SHIFT) &
245 ASYNC_TRAILER_EVENT_TYPE_MASK;
246
247 switch (event_type) {
248 case ASYNC_EVENT_COS_PRIORITY:
249 be_async_grp5_cos_priority_process(adapter,
250 (struct be_async_event_grp5_cos_priority *)evt);
251 break;
252 case ASYNC_EVENT_QOS_SPEED:
253 be_async_grp5_qos_speed_process(adapter,
254 (struct be_async_event_grp5_qos_link_speed *)evt);
255 break;
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000256 case ASYNC_EVENT_PVID_STATE:
257 be_async_grp5_pvid_state_process(adapter,
258 (struct be_async_event_grp5_pvid_state *)evt);
259 break;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700260 default:
261 dev_warn(&adapter->pdev->dev, "Unknown grp5 event!\n");
262 break;
263 }
264}
265
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000266static inline bool is_link_state_evt(u32 trailer)
267{
Eric Dumazet807540b2010-09-23 05:40:09 +0000268 return ((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000269 ASYNC_TRAILER_EVENT_CODE_MASK) ==
Eric Dumazet807540b2010-09-23 05:40:09 +0000270 ASYNC_EVENT_CODE_LINK_STATE;
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000271}
Sathya Perla5fb379e2009-06-18 00:02:59 +0000272
Somnath Koturcc4ce022010-10-21 07:11:14 -0700273static inline bool is_grp5_evt(u32 trailer)
274{
275 return (((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
276 ASYNC_TRAILER_EVENT_CODE_MASK) ==
277 ASYNC_EVENT_CODE_GRP_5);
278}
279
Sathya Perlaefd2e402009-07-27 22:53:10 +0000280static struct be_mcc_compl *be_mcc_compl_get(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000281{
Sathya Perla8788fdc2009-07-27 22:52:03 +0000282 struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq;
Sathya Perlaefd2e402009-07-27 22:53:10 +0000283 struct be_mcc_compl *compl = queue_tail_node(mcc_cq);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000284
285 if (be_mcc_compl_is_new(compl)) {
286 queue_tail_inc(mcc_cq);
287 return compl;
288 }
289 return NULL;
290}
291
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000292void be_async_mcc_enable(struct be_adapter *adapter)
293{
294 spin_lock_bh(&adapter->mcc_cq_lock);
295
296 be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, 0);
297 adapter->mcc_obj.rearm_cq = true;
298
299 spin_unlock_bh(&adapter->mcc_cq_lock);
300}
301
302void be_async_mcc_disable(struct be_adapter *adapter)
303{
Sathya Perlaa323d9b2012-12-17 19:38:50 +0000304 spin_lock_bh(&adapter->mcc_cq_lock);
305
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000306 adapter->mcc_obj.rearm_cq = false;
Sathya Perlaa323d9b2012-12-17 19:38:50 +0000307 be_cq_notify(adapter, adapter->mcc_obj.cq.id, false, 0);
308
309 spin_unlock_bh(&adapter->mcc_cq_lock);
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000310}
311
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000312int be_process_mcc(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000313{
Sathya Perlaefd2e402009-07-27 22:53:10 +0000314 struct be_mcc_compl *compl;
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000315 int num = 0, status = 0;
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000316 struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000317
Amerigo Wang072a9c42012-08-24 21:41:11 +0000318 spin_lock(&adapter->mcc_cq_lock);
Sathya Perla8788fdc2009-07-27 22:52:03 +0000319 while ((compl = be_mcc_compl_get(adapter))) {
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000320 if (compl->flags & CQE_FLAGS_ASYNC_MASK) {
321 /* Interpret flags as an async trailer */
Ajit Khaparde323f30b2010-09-03 06:24:13 +0000322 if (is_link_state_evt(compl->flags))
323 be_async_link_state_process(adapter,
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000324 (struct be_async_event_link_state *) compl);
Somnath Koturcc4ce022010-10-21 07:11:14 -0700325 else if (is_grp5_evt(compl->flags))
326 be_async_grp5_evt_process(adapter,
327 compl->flags, compl);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700328 } else if (compl->flags & CQE_FLAGS_COMPLETED_MASK) {
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000329 status = be_mcc_compl_process(adapter, compl);
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000330 atomic_dec(&mcc_obj->q.used);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000331 }
332 be_mcc_compl_use(compl);
333 num++;
334 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700335
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000336 if (num)
337 be_cq_notify(adapter, mcc_obj->cq.id, mcc_obj->rearm_cq, num);
338
Amerigo Wang072a9c42012-08-24 21:41:11 +0000339 spin_unlock(&adapter->mcc_cq_lock);
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000340 return status;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000341}
342
Sathya Perla6ac7b682009-06-18 00:05:54 +0000343/* Wait till no more pending mcc requests are present */
Sathya Perlab31c50a2009-09-17 10:30:13 -0700344static int be_mcc_wait_compl(struct be_adapter *adapter)
Sathya Perla6ac7b682009-06-18 00:05:54 +0000345{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700346#define mcc_timeout 120000 /* 12s timeout */
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000347 int i, status = 0;
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800348 struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700349
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800350 for (i = 0; i < mcc_timeout; i++) {
Sathya Perla6589ade2011-11-10 19:18:00 +0000351 if (be_error(adapter))
352 return -EIO;
353
Amerigo Wang072a9c42012-08-24 21:41:11 +0000354 local_bh_disable();
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000355 status = be_process_mcc(adapter);
Amerigo Wang072a9c42012-08-24 21:41:11 +0000356 local_bh_enable();
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800357
358 if (atomic_read(&mcc_obj->q.used) == 0)
Sathya Perla6ac7b682009-06-18 00:05:54 +0000359 break;
360 udelay(100);
361 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700362 if (i == mcc_timeout) {
Sathya Perla6589ade2011-11-10 19:18:00 +0000363 dev_err(&adapter->pdev->dev, "FW not responding\n");
364 adapter->fw_timeout = true;
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000365 return -EIO;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700366 }
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800367 return status;
Sathya Perla6ac7b682009-06-18 00:05:54 +0000368}
369
370/* Notify MCC requests and wait for completion */
Sathya Perlab31c50a2009-09-17 10:30:13 -0700371static int be_mcc_notify_wait(struct be_adapter *adapter)
Sathya Perla6ac7b682009-06-18 00:05:54 +0000372{
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000373 int status;
374 struct be_mcc_wrb *wrb;
375 struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
376 u16 index = mcc_obj->q.head;
377 struct be_cmd_resp_hdr *resp;
378
379 index_dec(&index, mcc_obj->q.len);
380 wrb = queue_index_node(&mcc_obj->q, index);
381
382 resp = be_decode_resp_hdr(wrb->tag0, wrb->tag1);
383
Sathya Perla8788fdc2009-07-27 22:52:03 +0000384 be_mcc_notify(adapter);
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000385
386 status = be_mcc_wait_compl(adapter);
387 if (status == -EIO)
388 goto out;
389
390 status = resp->status;
391out:
392 return status;
Sathya Perla6ac7b682009-06-18 00:05:54 +0000393}
394
Sathya Perla5f0b8492009-07-27 22:52:56 +0000395static int be_mbox_db_ready_wait(struct be_adapter *adapter, void __iomem *db)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700396{
Sathya Perlaf25b03a2010-05-30 23:34:14 +0000397 int msecs = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700398 u32 ready;
399
400 do {
Sathya Perla6589ade2011-11-10 19:18:00 +0000401 if (be_error(adapter))
402 return -EIO;
403
Sathya Perlacf588472010-02-14 21:22:01 +0000404 ready = ioread32(db);
Sathya Perla434b3642011-11-10 19:17:59 +0000405 if (ready == 0xffffffff)
Sathya Perlacf588472010-02-14 21:22:01 +0000406 return -1;
Sathya Perlacf588472010-02-14 21:22:01 +0000407
408 ready &= MPU_MAILBOX_DB_RDY_MASK;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700409 if (ready)
410 break;
411
Sathya Perlaf25b03a2010-05-30 23:34:14 +0000412 if (msecs > 4000) {
Sathya Perla6589ade2011-11-10 19:18:00 +0000413 dev_err(&adapter->pdev->dev, "FW not responding\n");
414 adapter->fw_timeout = true;
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +0000415 be_detect_error(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700416 return -1;
417 }
418
Sathya Perla1dbf53a2011-05-12 19:32:16 +0000419 msleep(1);
Sathya Perlaf25b03a2010-05-30 23:34:14 +0000420 msecs++;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700421 } while (true);
422
423 return 0;
424}
425
426/*
427 * Insert the mailbox address into the doorbell in two steps
Sathya Perla5fb379e2009-06-18 00:02:59 +0000428 * Polls on the mbox doorbell till a command completion (or a timeout) occurs
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700429 */
Sathya Perlab31c50a2009-09-17 10:30:13 -0700430static int be_mbox_notify_wait(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700431{
432 int status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700433 u32 val = 0;
Sathya Perla8788fdc2009-07-27 22:52:03 +0000434 void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET;
435 struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700436 struct be_mcc_mailbox *mbox = mbox_mem->va;
Sathya Perlaefd2e402009-07-27 22:53:10 +0000437 struct be_mcc_compl *compl = &mbox->compl;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700438
Sathya Perlacf588472010-02-14 21:22:01 +0000439 /* wait for ready to be set */
440 status = be_mbox_db_ready_wait(adapter, db);
441 if (status != 0)
442 return status;
443
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700444 val |= MPU_MAILBOX_DB_HI_MASK;
445 /* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
446 val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
447 iowrite32(val, db);
448
449 /* wait for ready to be set */
Sathya Perla5f0b8492009-07-27 22:52:56 +0000450 status = be_mbox_db_ready_wait(adapter, db);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700451 if (status != 0)
452 return status;
453
454 val = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700455 /* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
456 val |= (u32)(mbox_mem->dma >> 4) << 2;
457 iowrite32(val, db);
458
Sathya Perla5f0b8492009-07-27 22:52:56 +0000459 status = be_mbox_db_ready_wait(adapter, db);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700460 if (status != 0)
461 return status;
462
Sathya Perla5fb379e2009-06-18 00:02:59 +0000463 /* A cq entry has been made now */
Sathya Perlaefd2e402009-07-27 22:53:10 +0000464 if (be_mcc_compl_is_new(compl)) {
465 status = be_mcc_compl_process(adapter, &mbox->compl);
466 be_mcc_compl_use(compl);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000467 if (status)
468 return status;
469 } else {
Sathya Perla5f0b8492009-07-27 22:52:56 +0000470 dev_err(&adapter->pdev->dev, "invalid mailbox completion\n");
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700471 return -1;
472 }
Sathya Perla5fb379e2009-06-18 00:02:59 +0000473 return 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700474}
475
Sathya Perla8788fdc2009-07-27 22:52:03 +0000476static int be_POST_stage_get(struct be_adapter *adapter, u16 *stage)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700477{
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000478 u32 sem;
Sathya Perla1bc8e7e2012-11-06 17:48:59 +0000479 u32 reg = skyhawk_chip(adapter) ? SLIPORT_SEMAPHORE_OFFSET_SH :
480 SLIPORT_SEMAPHORE_OFFSET_BE;
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000481
Sathya Perla1bc8e7e2012-11-06 17:48:59 +0000482 pci_read_config_dword(adapter->pdev, reg, &sem);
483 *stage = sem & POST_STAGE_MASK;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700484
Sathya Perla1bc8e7e2012-11-06 17:48:59 +0000485 if ((sem >> POST_ERR_SHIFT) & POST_ERR_MASK)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700486 return -1;
487 else
488 return 0;
489}
490
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000491int lancer_wait_ready(struct be_adapter *adapter)
492{
493#define SLIPORT_READY_TIMEOUT 30
494 u32 sliport_status;
495 int status = 0, i;
496
497 for (i = 0; i < SLIPORT_READY_TIMEOUT; i++) {
498 sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
499 if (sliport_status & SLIPORT_STATUS_RDY_MASK)
500 break;
501
502 msleep(1000);
503 }
504
505 if (i == SLIPORT_READY_TIMEOUT)
506 status = -1;
507
508 return status;
509}
510
Padmanabh Ratnakar67297ad2012-10-20 06:02:27 +0000511static bool lancer_provisioning_error(struct be_adapter *adapter)
512{
513 u32 sliport_status = 0, sliport_err1 = 0, sliport_err2 = 0;
514 sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
515 if (sliport_status & SLIPORT_STATUS_ERR_MASK) {
516 sliport_err1 = ioread32(adapter->db +
517 SLIPORT_ERROR1_OFFSET);
518 sliport_err2 = ioread32(adapter->db +
519 SLIPORT_ERROR2_OFFSET);
520
521 if (sliport_err1 == SLIPORT_ERROR_NO_RESOURCE1 &&
522 sliport_err2 == SLIPORT_ERROR_NO_RESOURCE2)
523 return true;
524 }
525 return false;
526}
527
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000528int lancer_test_and_set_rdy_state(struct be_adapter *adapter)
529{
530 int status;
531 u32 sliport_status, err, reset_needed;
Padmanabh Ratnakar67297ad2012-10-20 06:02:27 +0000532 bool resource_error;
533
534 resource_error = lancer_provisioning_error(adapter);
535 if (resource_error)
536 return -1;
537
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000538 status = lancer_wait_ready(adapter);
539 if (!status) {
540 sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
541 err = sliport_status & SLIPORT_STATUS_ERR_MASK;
542 reset_needed = sliport_status & SLIPORT_STATUS_RN_MASK;
543 if (err && reset_needed) {
544 iowrite32(SLI_PORT_CONTROL_IP_MASK,
545 adapter->db + SLIPORT_CONTROL_OFFSET);
546
547 /* check adapter has corrected the error */
548 status = lancer_wait_ready(adapter);
549 sliport_status = ioread32(adapter->db +
550 SLIPORT_STATUS_OFFSET);
551 sliport_status &= (SLIPORT_STATUS_ERR_MASK |
552 SLIPORT_STATUS_RN_MASK);
553 if (status || sliport_status)
554 status = -1;
555 } else if (err || reset_needed) {
556 status = -1;
557 }
558 }
Padmanabh Ratnakar67297ad2012-10-20 06:02:27 +0000559 /* Stop error recovery if error is not recoverable.
560 * No resource error is temporary errors and will go away
561 * when PF provisions resources.
562 */
563 resource_error = lancer_provisioning_error(adapter);
564 if (status == -1 && !resource_error)
565 adapter->eeh_error = true;
566
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000567 return status;
568}
569
570int be_fw_wait_ready(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700571{
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000572 u16 stage;
573 int status, timeout = 0;
Sathya Perla6ed35ee2011-05-12 19:32:15 +0000574 struct device *dev = &adapter->pdev->dev;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700575
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000576 if (lancer_chip(adapter)) {
577 status = lancer_wait_ready(adapter);
578 return status;
579 }
580
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000581 do {
582 status = be_POST_stage_get(adapter, &stage);
583 if (status) {
Sathya Perla6ed35ee2011-05-12 19:32:15 +0000584 dev_err(dev, "POST error; stage=0x%x\n", stage);
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000585 return -1;
586 } else if (stage != POST_STAGE_ARMFW_RDY) {
Sathya Perla6ed35ee2011-05-12 19:32:15 +0000587 if (msleep_interruptible(2000)) {
588 dev_err(dev, "Waiting for POST aborted\n");
589 return -EINTR;
590 }
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000591 timeout += 2;
592 } else {
593 return 0;
594 }
Somnath Kotur3ab81b52011-10-03 08:10:57 +0000595 } while (timeout < 60);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700596
Sathya Perla6ed35ee2011-05-12 19:32:15 +0000597 dev_err(dev, "POST timeout; stage=0x%x\n", stage);
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000598 return -1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700599}
600
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700601
602static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
603{
604 return &wrb->payload.sgl[0];
605}
606
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700607
608/* Don't touch the hdr after it's prepared */
Somnath Kotur106df1e2011-10-27 07:12:13 +0000609/* mem will be NULL for embedded commands */
610static void be_wrb_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
611 u8 subsystem, u8 opcode, int cmd_len,
612 struct be_mcc_wrb *wrb, struct be_dma_mem *mem)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700613{
Somnath Kotur106df1e2011-10-27 07:12:13 +0000614 struct be_sge *sge;
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000615 unsigned long addr = (unsigned long)req_hdr;
616 u64 req_addr = addr;
Somnath Kotur106df1e2011-10-27 07:12:13 +0000617
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700618 req_hdr->opcode = opcode;
619 req_hdr->subsystem = subsystem;
620 req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
Ajit Khaparde07793d32010-02-16 00:18:46 +0000621 req_hdr->version = 0;
Somnath Kotur106df1e2011-10-27 07:12:13 +0000622
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000623 wrb->tag0 = req_addr & 0xFFFFFFFF;
624 wrb->tag1 = upper_32_bits(req_addr);
625
Somnath Kotur106df1e2011-10-27 07:12:13 +0000626 wrb->payload_length = cmd_len;
627 if (mem) {
628 wrb->embedded |= (1 & MCC_WRB_SGE_CNT_MASK) <<
629 MCC_WRB_SGE_CNT_SHIFT;
630 sge = nonembedded_sgl(wrb);
631 sge->pa_hi = cpu_to_le32(upper_32_bits(mem->dma));
632 sge->pa_lo = cpu_to_le32(mem->dma & 0xFFFFFFFF);
633 sge->len = cpu_to_le32(mem->size);
634 } else
635 wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
636 be_dws_cpu_to_le(wrb, 8);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700637}
638
639static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
640 struct be_dma_mem *mem)
641{
642 int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
643 u64 dma = (u64)mem->dma;
644
645 for (i = 0; i < buf_pages; i++) {
646 pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
647 pages[i].hi = cpu_to_le32(upper_32_bits(dma));
648 dma += PAGE_SIZE_4K;
649 }
650}
651
652/* Converts interrupt delay in microseconds to multiplier value */
653static u32 eq_delay_to_mult(u32 usec_delay)
654{
655#define MAX_INTR_RATE 651042
656 const u32 round = 10;
657 u32 multiplier;
658
659 if (usec_delay == 0)
660 multiplier = 0;
661 else {
662 u32 interrupt_rate = 1000000 / usec_delay;
663 /* Max delay, corresponding to the lowest interrupt rate */
664 if (interrupt_rate == 0)
665 multiplier = 1023;
666 else {
667 multiplier = (MAX_INTR_RATE - interrupt_rate) * round;
668 multiplier /= interrupt_rate;
669 /* Round the multiplier to the closest value.*/
670 multiplier = (multiplier + round/2) / round;
671 multiplier = min(multiplier, (u32)1023);
672 }
673 }
674 return multiplier;
675}
676
Sathya Perlab31c50a2009-09-17 10:30:13 -0700677static inline struct be_mcc_wrb *wrb_from_mbox(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700678{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700679 struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
680 struct be_mcc_wrb *wrb
681 = &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
682 memset(wrb, 0, sizeof(*wrb));
683 return wrb;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700684}
685
Sathya Perlab31c50a2009-09-17 10:30:13 -0700686static struct be_mcc_wrb *wrb_from_mccq(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000687{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700688 struct be_queue_info *mccq = &adapter->mcc_obj.q;
689 struct be_mcc_wrb *wrb;
690
Padmanabh Ratnakaraa790db2012-10-20 06:03:25 +0000691 if (!mccq->created)
692 return NULL;
693
Sathya Perla713d03942009-11-22 22:02:45 +0000694 if (atomic_read(&mccq->used) >= mccq->len) {
695 dev_err(&adapter->pdev->dev, "Out of MCCQ wrbs\n");
696 return NULL;
697 }
698
Sathya Perlab31c50a2009-09-17 10:30:13 -0700699 wrb = queue_head_node(mccq);
700 queue_head_inc(mccq);
701 atomic_inc(&mccq->used);
702 memset(wrb, 0, sizeof(*wrb));
Sathya Perla5fb379e2009-06-18 00:02:59 +0000703 return wrb;
704}
705
Sathya Perla2243e2e2009-11-22 22:02:03 +0000706/* Tell fw we're about to start firing cmds by writing a
707 * special pattern across the wrb hdr; uses mbox
708 */
709int be_cmd_fw_init(struct be_adapter *adapter)
710{
711 u8 *wrb;
712 int status;
713
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000714 if (lancer_chip(adapter))
715 return 0;
716
Ivan Vecera29849612010-12-14 05:43:19 +0000717 if (mutex_lock_interruptible(&adapter->mbox_lock))
718 return -1;
Sathya Perla2243e2e2009-11-22 22:02:03 +0000719
720 wrb = (u8 *)wrb_from_mbox(adapter);
Sathya Perla359a9722010-12-01 01:03:36 +0000721 *wrb++ = 0xFF;
722 *wrb++ = 0x12;
723 *wrb++ = 0x34;
724 *wrb++ = 0xFF;
725 *wrb++ = 0xFF;
726 *wrb++ = 0x56;
727 *wrb++ = 0x78;
728 *wrb = 0xFF;
Sathya Perla2243e2e2009-11-22 22:02:03 +0000729
730 status = be_mbox_notify_wait(adapter);
731
Ivan Vecera29849612010-12-14 05:43:19 +0000732 mutex_unlock(&adapter->mbox_lock);
Sathya Perla2243e2e2009-11-22 22:02:03 +0000733 return status;
734}
735
736/* Tell fw we're done with firing cmds by writing a
737 * special pattern across the wrb hdr; uses mbox
738 */
739int be_cmd_fw_clean(struct be_adapter *adapter)
740{
741 u8 *wrb;
742 int status;
743
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000744 if (lancer_chip(adapter))
745 return 0;
746
Ivan Vecera29849612010-12-14 05:43:19 +0000747 if (mutex_lock_interruptible(&adapter->mbox_lock))
748 return -1;
Sathya Perla2243e2e2009-11-22 22:02:03 +0000749
750 wrb = (u8 *)wrb_from_mbox(adapter);
751 *wrb++ = 0xFF;
752 *wrb++ = 0xAA;
753 *wrb++ = 0xBB;
754 *wrb++ = 0xFF;
755 *wrb++ = 0xFF;
756 *wrb++ = 0xCC;
757 *wrb++ = 0xDD;
758 *wrb = 0xFF;
759
760 status = be_mbox_notify_wait(adapter);
761
Ivan Vecera29849612010-12-14 05:43:19 +0000762 mutex_unlock(&adapter->mbox_lock);
Sathya Perla2243e2e2009-11-22 22:02:03 +0000763 return status;
764}
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000765
Sathya Perla8788fdc2009-07-27 22:52:03 +0000766int be_cmd_eq_create(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700767 struct be_queue_info *eq, int eq_delay)
768{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700769 struct be_mcc_wrb *wrb;
770 struct be_cmd_req_eq_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700771 struct be_dma_mem *q_mem = &eq->dma_mem;
772 int status;
773
Ivan Vecera29849612010-12-14 05:43:19 +0000774 if (mutex_lock_interruptible(&adapter->mbox_lock))
775 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700776
777 wrb = wrb_from_mbox(adapter);
778 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700779
Somnath Kotur106df1e2011-10-27 07:12:13 +0000780 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
781 OPCODE_COMMON_EQ_CREATE, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700782
783 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
784
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700785 AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
786 /* 4byte eqe*/
787 AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
788 AMAP_SET_BITS(struct amap_eq_context, count, req->context,
789 __ilog2_u32(eq->len/256));
790 AMAP_SET_BITS(struct amap_eq_context, delaymult, req->context,
791 eq_delay_to_mult(eq_delay));
792 be_dws_cpu_to_le(req->context, sizeof(req->context));
793
794 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
795
Sathya Perlab31c50a2009-09-17 10:30:13 -0700796 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700797 if (!status) {
Sathya Perlab31c50a2009-09-17 10:30:13 -0700798 struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700799 eq->id = le16_to_cpu(resp->eq_id);
800 eq->created = true;
801 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700802
Ivan Vecera29849612010-12-14 05:43:19 +0000803 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700804 return status;
805}
806
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000807/* Use MCC */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000808int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
Sathya Perla5ee49792012-09-28 04:39:41 +0000809 bool permanent, u32 if_handle, u32 pmac_id)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700810{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700811 struct be_mcc_wrb *wrb;
812 struct be_cmd_req_mac_query *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700813 int status;
814
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000815 spin_lock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700816
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000817 wrb = wrb_from_mccq(adapter);
818 if (!wrb) {
819 status = -EBUSY;
820 goto err;
821 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700822 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700823
Somnath Kotur106df1e2011-10-27 07:12:13 +0000824 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
825 OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req), wrb, NULL);
Sathya Perla5ee49792012-09-28 04:39:41 +0000826 req->type = MAC_ADDRESS_TYPE_NETWORK;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700827 if (permanent) {
828 req->permanent = 1;
829 } else {
Sathya Perlab31c50a2009-09-17 10:30:13 -0700830 req->if_id = cpu_to_le16((u16) if_handle);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +0000831 req->pmac_id = cpu_to_le32(pmac_id);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700832 req->permanent = 0;
833 }
834
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000835 status = be_mcc_notify_wait(adapter);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700836 if (!status) {
837 struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700838 memcpy(mac_addr, resp->mac.addr, ETH_ALEN);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700839 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700840
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000841err:
842 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700843 return status;
844}
845
Sathya Perlab31c50a2009-09-17 10:30:13 -0700846/* Uses synchronous MCCQ */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000847int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
Ajit Khapardef8617e02011-02-11 13:36:37 +0000848 u32 if_id, u32 *pmac_id, u32 domain)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700849{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700850 struct be_mcc_wrb *wrb;
851 struct be_cmd_req_pmac_add *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700852 int status;
853
Sathya Perlab31c50a2009-09-17 10:30:13 -0700854 spin_lock_bh(&adapter->mcc_lock);
855
856 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +0000857 if (!wrb) {
858 status = -EBUSY;
859 goto err;
860 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700861 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700862
Somnath Kotur106df1e2011-10-27 07:12:13 +0000863 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
864 OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700865
Ajit Khapardef8617e02011-02-11 13:36:37 +0000866 req->hdr.domain = domain;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700867 req->if_id = cpu_to_le32(if_id);
868 memcpy(req->mac_address, mac_addr, ETH_ALEN);
869
Sathya Perlab31c50a2009-09-17 10:30:13 -0700870 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700871 if (!status) {
872 struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
873 *pmac_id = le32_to_cpu(resp->pmac_id);
874 }
875
Sathya Perla713d03942009-11-22 22:02:45 +0000876err:
Sathya Perlab31c50a2009-09-17 10:30:13 -0700877 spin_unlock_bh(&adapter->mcc_lock);
Somnath Koture3a7ae22011-10-27 07:14:05 +0000878
879 if (status == MCC_STATUS_UNAUTHORIZED_REQUEST)
880 status = -EPERM;
881
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700882 return status;
883}
884
Sathya Perlab31c50a2009-09-17 10:30:13 -0700885/* Uses synchronous MCCQ */
Sathya Perla30128032011-11-10 19:17:57 +0000886int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, int pmac_id, u32 dom)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700887{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700888 struct be_mcc_wrb *wrb;
889 struct be_cmd_req_pmac_del *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700890 int status;
891
Sathya Perla30128032011-11-10 19:17:57 +0000892 if (pmac_id == -1)
893 return 0;
894
Sathya Perlab31c50a2009-09-17 10:30:13 -0700895 spin_lock_bh(&adapter->mcc_lock);
896
897 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +0000898 if (!wrb) {
899 status = -EBUSY;
900 goto err;
901 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700902 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700903
Somnath Kotur106df1e2011-10-27 07:12:13 +0000904 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
905 OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700906
Ajit Khapardef8617e02011-02-11 13:36:37 +0000907 req->hdr.domain = dom;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700908 req->if_id = cpu_to_le32(if_id);
909 req->pmac_id = cpu_to_le32(pmac_id);
910
Sathya Perlab31c50a2009-09-17 10:30:13 -0700911 status = be_mcc_notify_wait(adapter);
912
Sathya Perla713d03942009-11-22 22:02:45 +0000913err:
Sathya Perlab31c50a2009-09-17 10:30:13 -0700914 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700915 return status;
916}
917
Sathya Perlab31c50a2009-09-17 10:30:13 -0700918/* Uses Mbox */
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000919int be_cmd_cq_create(struct be_adapter *adapter, struct be_queue_info *cq,
920 struct be_queue_info *eq, bool no_delay, int coalesce_wm)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700921{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700922 struct be_mcc_wrb *wrb;
923 struct be_cmd_req_cq_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700924 struct be_dma_mem *q_mem = &cq->dma_mem;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700925 void *ctxt;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700926 int status;
927
Ivan Vecera29849612010-12-14 05:43:19 +0000928 if (mutex_lock_interruptible(&adapter->mbox_lock))
929 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700930
931 wrb = wrb_from_mbox(adapter);
932 req = embedded_payload(wrb);
933 ctxt = &req->context;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700934
Somnath Kotur106df1e2011-10-27 07:12:13 +0000935 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
936 OPCODE_COMMON_CQ_CREATE, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700937
938 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000939 if (lancer_chip(adapter)) {
Padmanabh Ratnakar8b7756c2011-03-07 03:08:52 +0000940 req->hdr.version = 2;
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000941 req->page_size = 1; /* 1 for 4K */
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000942 AMAP_SET_BITS(struct amap_cq_context_lancer, nodelay, ctxt,
943 no_delay);
944 AMAP_SET_BITS(struct amap_cq_context_lancer, count, ctxt,
945 __ilog2_u32(cq->len/256));
946 AMAP_SET_BITS(struct amap_cq_context_lancer, valid, ctxt, 1);
947 AMAP_SET_BITS(struct amap_cq_context_lancer, eventable,
948 ctxt, 1);
949 AMAP_SET_BITS(struct amap_cq_context_lancer, eqid,
950 ctxt, eq->id);
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000951 } else {
952 AMAP_SET_BITS(struct amap_cq_context_be, coalescwm, ctxt,
953 coalesce_wm);
954 AMAP_SET_BITS(struct amap_cq_context_be, nodelay,
955 ctxt, no_delay);
956 AMAP_SET_BITS(struct amap_cq_context_be, count, ctxt,
957 __ilog2_u32(cq->len/256));
958 AMAP_SET_BITS(struct amap_cq_context_be, valid, ctxt, 1);
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000959 AMAP_SET_BITS(struct amap_cq_context_be, eventable, ctxt, 1);
960 AMAP_SET_BITS(struct amap_cq_context_be, eqid, ctxt, eq->id);
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000961 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700962
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700963 be_dws_cpu_to_le(ctxt, sizeof(req->context));
964
965 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
966
Sathya Perlab31c50a2009-09-17 10:30:13 -0700967 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700968 if (!status) {
Sathya Perlab31c50a2009-09-17 10:30:13 -0700969 struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700970 cq->id = le16_to_cpu(resp->cq_id);
971 cq->created = true;
972 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700973
Ivan Vecera29849612010-12-14 05:43:19 +0000974 mutex_unlock(&adapter->mbox_lock);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000975
976 return status;
977}
978
979static u32 be_encoded_q_len(int q_len)
980{
981 u32 len_encoded = fls(q_len); /* log2(len) + 1 */
982 if (len_encoded == 16)
983 len_encoded = 0;
984 return len_encoded;
985}
986
Somnath Kotur34b1ef02011-06-01 00:33:22 +0000987int be_cmd_mccq_ext_create(struct be_adapter *adapter,
Sathya Perla5fb379e2009-06-18 00:02:59 +0000988 struct be_queue_info *mccq,
989 struct be_queue_info *cq)
990{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700991 struct be_mcc_wrb *wrb;
Somnath Kotur34b1ef02011-06-01 00:33:22 +0000992 struct be_cmd_req_mcc_ext_create *req;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000993 struct be_dma_mem *q_mem = &mccq->dma_mem;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700994 void *ctxt;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000995 int status;
996
Ivan Vecera29849612010-12-14 05:43:19 +0000997 if (mutex_lock_interruptible(&adapter->mbox_lock))
998 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700999
1000 wrb = wrb_from_mbox(adapter);
1001 req = embedded_payload(wrb);
1002 ctxt = &req->context;
Sathya Perla5fb379e2009-06-18 00:02:59 +00001003
Somnath Kotur106df1e2011-10-27 07:12:13 +00001004 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1005 OPCODE_COMMON_MCC_CREATE_EXT, sizeof(*req), wrb, NULL);
Sathya Perla5fb379e2009-06-18 00:02:59 +00001006
Ajit Khaparded4a2ac32010-03-11 01:35:59 +00001007 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001008 if (lancer_chip(adapter)) {
1009 req->hdr.version = 1;
1010 req->cq_id = cpu_to_le16(cq->id);
Sathya Perla5fb379e2009-06-18 00:02:59 +00001011
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001012 AMAP_SET_BITS(struct amap_mcc_context_lancer, ring_size, ctxt,
1013 be_encoded_q_len(mccq->len));
1014 AMAP_SET_BITS(struct amap_mcc_context_lancer, valid, ctxt, 1);
1015 AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_id,
1016 ctxt, cq->id);
1017 AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_valid,
1018 ctxt, 1);
1019
1020 } else {
1021 AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
1022 AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
1023 be_encoded_q_len(mccq->len));
1024 AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
1025 }
1026
Somnath Koturcc4ce022010-10-21 07:11:14 -07001027 /* Subscribe to Link State and Group 5 Events(bits 1 and 5 set) */
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001028 req->async_event_bitmap[0] = cpu_to_le32(0x00000022);
Sathya Perla5fb379e2009-06-18 00:02:59 +00001029 be_dws_cpu_to_le(ctxt, sizeof(req->context));
1030
1031 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
1032
Sathya Perlab31c50a2009-09-17 10:30:13 -07001033 status = be_mbox_notify_wait(adapter);
Sathya Perla5fb379e2009-06-18 00:02:59 +00001034 if (!status) {
1035 struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
1036 mccq->id = le16_to_cpu(resp->id);
1037 mccq->created = true;
1038 }
Ivan Vecera29849612010-12-14 05:43:19 +00001039 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001040
1041 return status;
1042}
1043
Somnath Kotur34b1ef02011-06-01 00:33:22 +00001044int be_cmd_mccq_org_create(struct be_adapter *adapter,
1045 struct be_queue_info *mccq,
1046 struct be_queue_info *cq)
1047{
1048 struct be_mcc_wrb *wrb;
1049 struct be_cmd_req_mcc_create *req;
1050 struct be_dma_mem *q_mem = &mccq->dma_mem;
1051 void *ctxt;
1052 int status;
1053
1054 if (mutex_lock_interruptible(&adapter->mbox_lock))
1055 return -1;
1056
1057 wrb = wrb_from_mbox(adapter);
1058 req = embedded_payload(wrb);
1059 ctxt = &req->context;
1060
Somnath Kotur106df1e2011-10-27 07:12:13 +00001061 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1062 OPCODE_COMMON_MCC_CREATE, sizeof(*req), wrb, NULL);
Somnath Kotur34b1ef02011-06-01 00:33:22 +00001063
1064 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
1065
1066 AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
1067 AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
1068 be_encoded_q_len(mccq->len));
1069 AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
1070
1071 be_dws_cpu_to_le(ctxt, sizeof(req->context));
1072
1073 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
1074
1075 status = be_mbox_notify_wait(adapter);
1076 if (!status) {
1077 struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
1078 mccq->id = le16_to_cpu(resp->id);
1079 mccq->created = true;
1080 }
1081
1082 mutex_unlock(&adapter->mbox_lock);
1083 return status;
1084}
1085
1086int be_cmd_mccq_create(struct be_adapter *adapter,
1087 struct be_queue_info *mccq,
1088 struct be_queue_info *cq)
1089{
1090 int status;
1091
1092 status = be_cmd_mccq_ext_create(adapter, mccq, cq);
1093 if (status && !lancer_chip(adapter)) {
1094 dev_warn(&adapter->pdev->dev, "Upgrade to F/W ver 2.102.235.0 "
1095 "or newer to avoid conflicting priorities between NIC "
1096 "and FCoE traffic");
1097 status = be_cmd_mccq_org_create(adapter, mccq, cq);
1098 }
1099 return status;
1100}
1101
Sathya Perla8788fdc2009-07-27 22:52:03 +00001102int be_cmd_txq_create(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001103 struct be_queue_info *txq,
1104 struct be_queue_info *cq)
1105{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001106 struct be_mcc_wrb *wrb;
1107 struct be_cmd_req_eth_tx_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001108 struct be_dma_mem *q_mem = &txq->dma_mem;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001109 void *ctxt;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001110 int status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001111
Padmanabh Ratnakar293c4a72011-11-16 02:02:23 +00001112 spin_lock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001113
Padmanabh Ratnakar293c4a72011-11-16 02:02:23 +00001114 wrb = wrb_from_mccq(adapter);
1115 if (!wrb) {
1116 status = -EBUSY;
1117 goto err;
1118 }
1119
Sathya Perlab31c50a2009-09-17 10:30:13 -07001120 req = embedded_payload(wrb);
1121 ctxt = &req->context;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001122
Somnath Kotur106df1e2011-10-27 07:12:13 +00001123 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1124 OPCODE_ETH_TX_CREATE, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001125
Padmanabh Ratnakar8b7756c2011-03-07 03:08:52 +00001126 if (lancer_chip(adapter)) {
1127 req->hdr.version = 1;
1128 AMAP_SET_BITS(struct amap_tx_context, if_id, ctxt,
1129 adapter->if_handle);
1130 }
1131
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001132 req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
1133 req->ulp_num = BE_ULP1_NUM;
1134 req->type = BE_ETH_TX_RING_TYPE_STANDARD;
1135
Sathya Perlab31c50a2009-09-17 10:30:13 -07001136 AMAP_SET_BITS(struct amap_tx_context, tx_ring_size, ctxt,
1137 be_encoded_q_len(txq->len));
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001138 AMAP_SET_BITS(struct amap_tx_context, ctx_valid, ctxt, 1);
1139 AMAP_SET_BITS(struct amap_tx_context, cq_id_send, ctxt, cq->id);
1140
1141 be_dws_cpu_to_le(ctxt, sizeof(req->context));
1142
1143 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
1144
Padmanabh Ratnakar293c4a72011-11-16 02:02:23 +00001145 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001146 if (!status) {
1147 struct be_cmd_resp_eth_tx_create *resp = embedded_payload(wrb);
1148 txq->id = le16_to_cpu(resp->cid);
1149 txq->created = true;
1150 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001151
Padmanabh Ratnakar293c4a72011-11-16 02:02:23 +00001152err:
1153 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001154
1155 return status;
1156}
1157
Sathya Perla482c9e72011-06-29 23:33:17 +00001158/* Uses MCC */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001159int be_cmd_rxq_create(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001160 struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
Sathya Perla10ef9ab2012-02-09 18:05:27 +00001161 u32 if_id, u32 rss, u8 *rss_id)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001162{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001163 struct be_mcc_wrb *wrb;
1164 struct be_cmd_req_eth_rx_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001165 struct be_dma_mem *q_mem = &rxq->dma_mem;
1166 int status;
1167
Sathya Perla482c9e72011-06-29 23:33:17 +00001168 spin_lock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001169
Sathya Perla482c9e72011-06-29 23:33:17 +00001170 wrb = wrb_from_mccq(adapter);
1171 if (!wrb) {
1172 status = -EBUSY;
1173 goto err;
1174 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001175 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001176
Somnath Kotur106df1e2011-10-27 07:12:13 +00001177 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1178 OPCODE_ETH_RX_CREATE, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001179
1180 req->cq_id = cpu_to_le16(cq_id);
1181 req->frag_size = fls(frag_size) - 1;
1182 req->num_pages = 2;
1183 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
1184 req->interface_id = cpu_to_le32(if_id);
Sathya Perla10ef9ab2012-02-09 18:05:27 +00001185 req->max_frame_size = cpu_to_le16(BE_MAX_JUMBO_FRAME_SIZE);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001186 req->rss_queue = cpu_to_le32(rss);
1187
Sathya Perla482c9e72011-06-29 23:33:17 +00001188 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001189 if (!status) {
1190 struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
1191 rxq->id = le16_to_cpu(resp->id);
1192 rxq->created = true;
Sathya Perla3abcded2010-10-03 22:12:27 -07001193 *rss_id = resp->rss_id;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001194 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001195
Sathya Perla482c9e72011-06-29 23:33:17 +00001196err:
1197 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001198 return status;
1199}
1200
Sathya Perlab31c50a2009-09-17 10:30:13 -07001201/* Generic destroyer function for all types of queues
1202 * Uses Mbox
1203 */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001204int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001205 int queue_type)
1206{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001207 struct be_mcc_wrb *wrb;
1208 struct be_cmd_req_q_destroy *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001209 u8 subsys = 0, opcode = 0;
1210 int status;
1211
Ivan Vecera29849612010-12-14 05:43:19 +00001212 if (mutex_lock_interruptible(&adapter->mbox_lock))
1213 return -1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001214
Sathya Perlab31c50a2009-09-17 10:30:13 -07001215 wrb = wrb_from_mbox(adapter);
1216 req = embedded_payload(wrb);
1217
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001218 switch (queue_type) {
1219 case QTYPE_EQ:
1220 subsys = CMD_SUBSYSTEM_COMMON;
1221 opcode = OPCODE_COMMON_EQ_DESTROY;
1222 break;
1223 case QTYPE_CQ:
1224 subsys = CMD_SUBSYSTEM_COMMON;
1225 opcode = OPCODE_COMMON_CQ_DESTROY;
1226 break;
1227 case QTYPE_TXQ:
1228 subsys = CMD_SUBSYSTEM_ETH;
1229 opcode = OPCODE_ETH_TX_DESTROY;
1230 break;
1231 case QTYPE_RXQ:
1232 subsys = CMD_SUBSYSTEM_ETH;
1233 opcode = OPCODE_ETH_RX_DESTROY;
1234 break;
Sathya Perla5fb379e2009-06-18 00:02:59 +00001235 case QTYPE_MCCQ:
1236 subsys = CMD_SUBSYSTEM_COMMON;
1237 opcode = OPCODE_COMMON_MCC_DESTROY;
1238 break;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001239 default:
Sathya Perla5f0b8492009-07-27 22:52:56 +00001240 BUG();
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001241 }
Ajit Khaparded744b442009-12-03 06:12:06 +00001242
Somnath Kotur106df1e2011-10-27 07:12:13 +00001243 be_wrb_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req), wrb,
1244 NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001245 req->id = cpu_to_le16(q->id);
1246
Sathya Perlab31c50a2009-09-17 10:30:13 -07001247 status = be_mbox_notify_wait(adapter);
Padmanabh Ratnakaraa790db2012-10-20 06:03:25 +00001248 q->created = false;
Sathya Perla5f0b8492009-07-27 22:52:56 +00001249
Ivan Vecera29849612010-12-14 05:43:19 +00001250 mutex_unlock(&adapter->mbox_lock);
Sathya Perla482c9e72011-06-29 23:33:17 +00001251 return status;
1252}
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001253
Sathya Perla482c9e72011-06-29 23:33:17 +00001254/* Uses MCC */
1255int be_cmd_rxq_destroy(struct be_adapter *adapter, struct be_queue_info *q)
1256{
1257 struct be_mcc_wrb *wrb;
1258 struct be_cmd_req_q_destroy *req;
1259 int status;
1260
1261 spin_lock_bh(&adapter->mcc_lock);
1262
1263 wrb = wrb_from_mccq(adapter);
1264 if (!wrb) {
1265 status = -EBUSY;
1266 goto err;
1267 }
1268 req = embedded_payload(wrb);
1269
Somnath Kotur106df1e2011-10-27 07:12:13 +00001270 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1271 OPCODE_ETH_RX_DESTROY, sizeof(*req), wrb, NULL);
Sathya Perla482c9e72011-06-29 23:33:17 +00001272 req->id = cpu_to_le16(q->id);
1273
1274 status = be_mcc_notify_wait(adapter);
Padmanabh Ratnakaraa790db2012-10-20 06:03:25 +00001275 q->created = false;
Sathya Perla482c9e72011-06-29 23:33:17 +00001276
1277err:
1278 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001279 return status;
1280}
1281
Sathya Perlab31c50a2009-09-17 10:30:13 -07001282/* Create an rx filtering policy configuration on an i/f
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001283 * Uses MCCQ
Sathya Perlab31c50a2009-09-17 10:30:13 -07001284 */
Sathya Perla73d540f2009-10-14 20:20:42 +00001285int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags,
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00001286 u32 *if_handle, u32 domain)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001287{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001288 struct be_mcc_wrb *wrb;
1289 struct be_cmd_req_if_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001290 int status;
1291
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001292 spin_lock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001293
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001294 wrb = wrb_from_mccq(adapter);
1295 if (!wrb) {
1296 status = -EBUSY;
1297 goto err;
1298 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001299 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001300
Somnath Kotur106df1e2011-10-27 07:12:13 +00001301 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1302 OPCODE_COMMON_NTWK_INTERFACE_CREATE, sizeof(*req), wrb, NULL);
Sarveshwar Bandiba343c72010-03-31 02:56:12 +00001303 req->hdr.domain = domain;
Sathya Perla73d540f2009-10-14 20:20:42 +00001304 req->capability_flags = cpu_to_le32(cap_flags);
1305 req->enable_flags = cpu_to_le32(en_flags);
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00001306
1307 req->pmac_invalid = true;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001308
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001309 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001310 if (!status) {
1311 struct be_cmd_resp_if_create *resp = embedded_payload(wrb);
1312 *if_handle = le32_to_cpu(resp->interface_id);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001313 }
1314
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001315err:
1316 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001317 return status;
1318}
1319
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001320/* Uses MCCQ */
Sathya Perla30128032011-11-10 19:17:57 +00001321int be_cmd_if_destroy(struct be_adapter *adapter, int interface_id, u32 domain)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001322{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001323 struct be_mcc_wrb *wrb;
1324 struct be_cmd_req_if_destroy *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001325 int status;
1326
Sathya Perla30128032011-11-10 19:17:57 +00001327 if (interface_id == -1)
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001328 return 0;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001329
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001330 spin_lock_bh(&adapter->mcc_lock);
1331
1332 wrb = wrb_from_mccq(adapter);
1333 if (!wrb) {
1334 status = -EBUSY;
1335 goto err;
1336 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001337 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001338
Somnath Kotur106df1e2011-10-27 07:12:13 +00001339 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1340 OPCODE_COMMON_NTWK_INTERFACE_DESTROY, sizeof(*req), wrb, NULL);
Ajit Khaparde658681f2011-02-11 13:34:46 +00001341 req->hdr.domain = domain;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001342 req->interface_id = cpu_to_le32(interface_id);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001343
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001344 status = be_mcc_notify_wait(adapter);
1345err:
1346 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001347 return status;
1348}
1349
1350/* Get stats is a non embedded command: the request is not embedded inside
1351 * WRB but is a separate dma memory block
Sathya Perlab31c50a2009-09-17 10:30:13 -07001352 * Uses asynchronous MCC
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001353 */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001354int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001355{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001356 struct be_mcc_wrb *wrb;
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001357 struct be_cmd_req_hdr *hdr;
Sathya Perla713d03942009-11-22 22:02:45 +00001358 int status = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001359
Sathya Perlab31c50a2009-09-17 10:30:13 -07001360 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001361
Sathya Perlab31c50a2009-09-17 10:30:13 -07001362 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001363 if (!wrb) {
1364 status = -EBUSY;
1365 goto err;
1366 }
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001367 hdr = nonemb_cmd->va;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001368
Somnath Kotur106df1e2011-10-27 07:12:13 +00001369 be_wrb_cmd_hdr_prepare(hdr, CMD_SUBSYSTEM_ETH,
1370 OPCODE_ETH_GET_STATISTICS, nonemb_cmd->size, wrb, nonemb_cmd);
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001371
Sathya Perlaca34fe32012-11-06 17:48:56 +00001372 /* version 1 of the cmd is not supported only by BE2 */
1373 if (!BE2_chip(adapter))
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001374 hdr->version = 1;
1375
Sathya Perlab31c50a2009-09-17 10:30:13 -07001376 be_mcc_notify(adapter);
Ajit Khapardeb2aebe62011-02-20 11:41:39 +00001377 adapter->stats_cmd_sent = true;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001378
Sathya Perla713d03942009-11-22 22:02:45 +00001379err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001380 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla713d03942009-11-22 22:02:45 +00001381 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001382}
1383
Selvin Xavier005d5692011-05-16 07:36:35 +00001384/* Lancer Stats */
1385int lancer_cmd_get_pport_stats(struct be_adapter *adapter,
1386 struct be_dma_mem *nonemb_cmd)
1387{
1388
1389 struct be_mcc_wrb *wrb;
1390 struct lancer_cmd_req_pport_stats *req;
Selvin Xavier005d5692011-05-16 07:36:35 +00001391 int status = 0;
1392
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00001393 if (!be_cmd_allowed(adapter, OPCODE_ETH_GET_PPORT_STATS,
1394 CMD_SUBSYSTEM_ETH))
1395 return -EPERM;
1396
Selvin Xavier005d5692011-05-16 07:36:35 +00001397 spin_lock_bh(&adapter->mcc_lock);
1398
1399 wrb = wrb_from_mccq(adapter);
1400 if (!wrb) {
1401 status = -EBUSY;
1402 goto err;
1403 }
1404 req = nonemb_cmd->va;
Selvin Xavier005d5692011-05-16 07:36:35 +00001405
Somnath Kotur106df1e2011-10-27 07:12:13 +00001406 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1407 OPCODE_ETH_GET_PPORT_STATS, nonemb_cmd->size, wrb,
1408 nonemb_cmd);
Selvin Xavier005d5692011-05-16 07:36:35 +00001409
Padmanabh Ratnakard51ebd32012-04-25 01:46:52 +00001410 req->cmd_params.params.pport_num = cpu_to_le16(adapter->hba_port_num);
Selvin Xavier005d5692011-05-16 07:36:35 +00001411 req->cmd_params.params.reset_stats = 0;
1412
Selvin Xavier005d5692011-05-16 07:36:35 +00001413 be_mcc_notify(adapter);
1414 adapter->stats_cmd_sent = true;
1415
1416err:
1417 spin_unlock_bh(&adapter->mcc_lock);
1418 return status;
1419}
1420
Sathya Perla323ff712012-09-28 04:39:43 +00001421static int be_mac_to_link_speed(int mac_speed)
1422{
1423 switch (mac_speed) {
1424 case PHY_LINK_SPEED_ZERO:
1425 return 0;
1426 case PHY_LINK_SPEED_10MBPS:
1427 return 10;
1428 case PHY_LINK_SPEED_100MBPS:
1429 return 100;
1430 case PHY_LINK_SPEED_1GBPS:
1431 return 1000;
1432 case PHY_LINK_SPEED_10GBPS:
1433 return 10000;
1434 }
1435 return 0;
1436}
1437
1438/* Uses synchronous mcc
1439 * Returns link_speed in Mbps
1440 */
1441int be_cmd_link_status_query(struct be_adapter *adapter, u16 *link_speed,
1442 u8 *link_status, u32 dom)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001443{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001444 struct be_mcc_wrb *wrb;
1445 struct be_cmd_req_link_status *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001446 int status;
1447
Sathya Perlab31c50a2009-09-17 10:30:13 -07001448 spin_lock_bh(&adapter->mcc_lock);
1449
Ajit Khapardeb236916a2011-12-30 12:15:40 +00001450 if (link_status)
1451 *link_status = LINK_DOWN;
1452
Sathya Perlab31c50a2009-09-17 10:30:13 -07001453 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001454 if (!wrb) {
1455 status = -EBUSY;
1456 goto err;
1457 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001458 req = embedded_payload(wrb);
Sathya Perlaa8f447bd2009-06-18 00:10:27 +00001459
Padmanabh Ratnakar57cd80d2012-02-03 09:49:46 +00001460 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1461 OPCODE_COMMON_NTWK_LINK_STATUS_QUERY, sizeof(*req), wrb, NULL);
1462
Sathya Perlaca34fe32012-11-06 17:48:56 +00001463 /* version 1 of the cmd is not supported only by BE2 */
1464 if (!BE2_chip(adapter))
Padmanabh Ratnakardaad6162011-11-16 02:03:45 +00001465 req->hdr.version = 1;
1466
Padmanabh Ratnakar57cd80d2012-02-03 09:49:46 +00001467 req->hdr.domain = dom;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001468
Sathya Perlab31c50a2009-09-17 10:30:13 -07001469 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001470 if (!status) {
1471 struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
Sathya Perla323ff712012-09-28 04:39:43 +00001472 if (link_speed) {
1473 *link_speed = resp->link_speed ?
1474 le16_to_cpu(resp->link_speed) * 10 :
1475 be_mac_to_link_speed(resp->mac_speed);
1476
1477 if (!resp->logical_link_status)
1478 *link_speed = 0;
Sarveshwar Bandi0388f252009-10-28 04:15:20 -07001479 }
Ajit Khapardeb236916a2011-12-30 12:15:40 +00001480 if (link_status)
1481 *link_status = resp->logical_link_status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001482 }
1483
Sathya Perla713d03942009-11-22 22:02:45 +00001484err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001485 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001486 return status;
1487}
1488
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001489/* Uses synchronous mcc */
1490int be_cmd_get_die_temperature(struct be_adapter *adapter)
1491{
1492 struct be_mcc_wrb *wrb;
1493 struct be_cmd_req_get_cntl_addnl_attribs *req;
1494 int status;
1495
1496 spin_lock_bh(&adapter->mcc_lock);
1497
1498 wrb = wrb_from_mccq(adapter);
1499 if (!wrb) {
1500 status = -EBUSY;
1501 goto err;
1502 }
1503 req = embedded_payload(wrb);
1504
Somnath Kotur106df1e2011-10-27 07:12:13 +00001505 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1506 OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES, sizeof(*req),
1507 wrb, NULL);
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001508
Somnath Kotur3de09452011-09-30 07:25:05 +00001509 be_mcc_notify(adapter);
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001510
1511err:
1512 spin_unlock_bh(&adapter->mcc_lock);
1513 return status;
1514}
1515
Somnath Kotur311fddc2011-03-16 21:22:43 +00001516/* Uses synchronous mcc */
1517int be_cmd_get_reg_len(struct be_adapter *adapter, u32 *log_size)
1518{
1519 struct be_mcc_wrb *wrb;
1520 struct be_cmd_req_get_fat *req;
1521 int status;
1522
1523 spin_lock_bh(&adapter->mcc_lock);
1524
1525 wrb = wrb_from_mccq(adapter);
1526 if (!wrb) {
1527 status = -EBUSY;
1528 goto err;
1529 }
1530 req = embedded_payload(wrb);
1531
Somnath Kotur106df1e2011-10-27 07:12:13 +00001532 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1533 OPCODE_COMMON_MANAGE_FAT, sizeof(*req), wrb, NULL);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001534 req->fat_operation = cpu_to_le32(QUERY_FAT);
1535 status = be_mcc_notify_wait(adapter);
1536 if (!status) {
1537 struct be_cmd_resp_get_fat *resp = embedded_payload(wrb);
1538 if (log_size && resp->log_size)
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001539 *log_size = le32_to_cpu(resp->log_size) -
1540 sizeof(u32);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001541 }
1542err:
1543 spin_unlock_bh(&adapter->mcc_lock);
1544 return status;
1545}
1546
1547void be_cmd_get_regs(struct be_adapter *adapter, u32 buf_len, void *buf)
1548{
1549 struct be_dma_mem get_fat_cmd;
1550 struct be_mcc_wrb *wrb;
1551 struct be_cmd_req_get_fat *req;
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001552 u32 offset = 0, total_size, buf_size,
1553 log_offset = sizeof(u32), payload_len;
Somnath Kotur311fddc2011-03-16 21:22:43 +00001554 int status;
1555
1556 if (buf_len == 0)
1557 return;
1558
1559 total_size = buf_len;
1560
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001561 get_fat_cmd.size = sizeof(struct be_cmd_req_get_fat) + 60*1024;
1562 get_fat_cmd.va = pci_alloc_consistent(adapter->pdev,
1563 get_fat_cmd.size,
1564 &get_fat_cmd.dma);
1565 if (!get_fat_cmd.va) {
1566 status = -ENOMEM;
1567 dev_err(&adapter->pdev->dev,
1568 "Memory allocation failure while retrieving FAT data\n");
1569 return;
1570 }
1571
Somnath Kotur311fddc2011-03-16 21:22:43 +00001572 spin_lock_bh(&adapter->mcc_lock);
1573
Somnath Kotur311fddc2011-03-16 21:22:43 +00001574 while (total_size) {
1575 buf_size = min(total_size, (u32)60*1024);
1576 total_size -= buf_size;
1577
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001578 wrb = wrb_from_mccq(adapter);
1579 if (!wrb) {
1580 status = -EBUSY;
Somnath Kotur311fddc2011-03-16 21:22:43 +00001581 goto err;
1582 }
1583 req = get_fat_cmd.va;
Somnath Kotur311fddc2011-03-16 21:22:43 +00001584
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001585 payload_len = sizeof(struct be_cmd_req_get_fat) + buf_size;
Somnath Kotur106df1e2011-10-27 07:12:13 +00001586 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1587 OPCODE_COMMON_MANAGE_FAT, payload_len, wrb,
1588 &get_fat_cmd);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001589
1590 req->fat_operation = cpu_to_le32(RETRIEVE_FAT);
1591 req->read_log_offset = cpu_to_le32(log_offset);
1592 req->read_log_length = cpu_to_le32(buf_size);
1593 req->data_buffer_size = cpu_to_le32(buf_size);
1594
1595 status = be_mcc_notify_wait(adapter);
1596 if (!status) {
1597 struct be_cmd_resp_get_fat *resp = get_fat_cmd.va;
1598 memcpy(buf + offset,
1599 resp->data_buffer,
Somnath Kotur92aa9212011-09-30 07:24:00 +00001600 le32_to_cpu(resp->read_log_length));
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001601 } else {
Somnath Kotur311fddc2011-03-16 21:22:43 +00001602 dev_err(&adapter->pdev->dev, "FAT Table Retrieve error\n");
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001603 goto err;
1604 }
Somnath Kotur311fddc2011-03-16 21:22:43 +00001605 offset += buf_size;
1606 log_offset += buf_size;
1607 }
1608err:
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001609 pci_free_consistent(adapter->pdev, get_fat_cmd.size,
1610 get_fat_cmd.va,
1611 get_fat_cmd.dma);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001612 spin_unlock_bh(&adapter->mcc_lock);
1613}
1614
Sathya Perla04b71172011-09-27 13:30:27 -04001615/* Uses synchronous mcc */
1616int be_cmd_get_fw_ver(struct be_adapter *adapter, char *fw_ver,
1617 char *fw_on_flash)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001618{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001619 struct be_mcc_wrb *wrb;
1620 struct be_cmd_req_get_fw_version *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001621 int status;
1622
Sathya Perla04b71172011-09-27 13:30:27 -04001623 spin_lock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001624
Sathya Perla04b71172011-09-27 13:30:27 -04001625 wrb = wrb_from_mccq(adapter);
1626 if (!wrb) {
1627 status = -EBUSY;
1628 goto err;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001629 }
1630
Sathya Perla04b71172011-09-27 13:30:27 -04001631 req = embedded_payload(wrb);
Sathya Perla04b71172011-09-27 13:30:27 -04001632
Somnath Kotur106df1e2011-10-27 07:12:13 +00001633 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1634 OPCODE_COMMON_GET_FW_VERSION, sizeof(*req), wrb, NULL);
Sathya Perla04b71172011-09-27 13:30:27 -04001635 status = be_mcc_notify_wait(adapter);
1636 if (!status) {
1637 struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
1638 strcpy(fw_ver, resp->firmware_version_string);
1639 if (fw_on_flash)
1640 strcpy(fw_on_flash, resp->fw_on_flash_version_string);
1641 }
1642err:
1643 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001644 return status;
1645}
1646
Sathya Perlab31c50a2009-09-17 10:30:13 -07001647/* set the EQ delay interval of an EQ to specified value
1648 * Uses async mcc
1649 */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001650int be_cmd_modify_eqd(struct be_adapter *adapter, u32 eq_id, u32 eqd)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001651{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001652 struct be_mcc_wrb *wrb;
1653 struct be_cmd_req_modify_eq_delay *req;
Sathya Perla713d03942009-11-22 22:02:45 +00001654 int status = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001655
Sathya Perlab31c50a2009-09-17 10:30:13 -07001656 spin_lock_bh(&adapter->mcc_lock);
1657
1658 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001659 if (!wrb) {
1660 status = -EBUSY;
1661 goto err;
1662 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001663 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001664
Somnath Kotur106df1e2011-10-27 07:12:13 +00001665 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1666 OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001667
1668 req->num_eq = cpu_to_le32(1);
1669 req->delay[0].eq_id = cpu_to_le32(eq_id);
1670 req->delay[0].phase = 0;
1671 req->delay[0].delay_multiplier = cpu_to_le32(eqd);
1672
Sathya Perlab31c50a2009-09-17 10:30:13 -07001673 be_mcc_notify(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001674
Sathya Perla713d03942009-11-22 22:02:45 +00001675err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001676 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla713d03942009-11-22 22:02:45 +00001677 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001678}
1679
Sathya Perlab31c50a2009-09-17 10:30:13 -07001680/* Uses sycnhronous mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001681int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001682 u32 num, bool untagged, bool promiscuous)
1683{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001684 struct be_mcc_wrb *wrb;
1685 struct be_cmd_req_vlan_config *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001686 int status;
1687
Sathya Perlab31c50a2009-09-17 10:30:13 -07001688 spin_lock_bh(&adapter->mcc_lock);
1689
1690 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001691 if (!wrb) {
1692 status = -EBUSY;
1693 goto err;
1694 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001695 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001696
Somnath Kotur106df1e2011-10-27 07:12:13 +00001697 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1698 OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001699
1700 req->interface_id = if_id;
1701 req->promiscuous = promiscuous;
1702 req->untagged = untagged;
1703 req->num_vlan = num;
1704 if (!promiscuous) {
1705 memcpy(req->normal_vlan, vtag_array,
1706 req->num_vlan * sizeof(vtag_array[0]));
1707 }
1708
Sathya Perlab31c50a2009-09-17 10:30:13 -07001709 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001710
Sathya Perla713d03942009-11-22 22:02:45 +00001711err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001712 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001713 return status;
1714}
1715
Sathya Perla5b8821b2011-08-02 19:57:44 +00001716int be_cmd_rx_filter(struct be_adapter *adapter, u32 flags, u32 value)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001717{
Sathya Perla6ac7b682009-06-18 00:05:54 +00001718 struct be_mcc_wrb *wrb;
Sathya Perla5b8821b2011-08-02 19:57:44 +00001719 struct be_dma_mem *mem = &adapter->rx_filter;
1720 struct be_cmd_req_rx_filter *req = mem->va;
Sathya Perlae7b909a2009-11-22 22:01:10 +00001721 int status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001722
Sathya Perla8788fdc2009-07-27 22:52:03 +00001723 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6ac7b682009-06-18 00:05:54 +00001724
Sathya Perlab31c50a2009-09-17 10:30:13 -07001725 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001726 if (!wrb) {
1727 status = -EBUSY;
1728 goto err;
1729 }
Sathya Perla5b8821b2011-08-02 19:57:44 +00001730 memset(req, 0, sizeof(*req));
Somnath Kotur106df1e2011-10-27 07:12:13 +00001731 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1732 OPCODE_COMMON_NTWK_RX_FILTER, sizeof(*req),
1733 wrb, mem);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001734
Sathya Perla5b8821b2011-08-02 19:57:44 +00001735 req->if_id = cpu_to_le32(adapter->if_handle);
1736 if (flags & IFF_PROMISC) {
1737 req->if_flags_mask = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
1738 BE_IF_FLAGS_VLAN_PROMISCUOUS);
1739 if (value == ON)
1740 req->if_flags = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
Sathya Perla8e7d3f62011-09-27 13:29:38 -04001741 BE_IF_FLAGS_VLAN_PROMISCUOUS);
Sathya Perla5b8821b2011-08-02 19:57:44 +00001742 } else if (flags & IFF_ALLMULTI) {
1743 req->if_flags_mask = req->if_flags =
Sathya Perla8e7d3f62011-09-27 13:29:38 -04001744 cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS);
Sathya Perla24307ee2009-06-18 00:09:25 +00001745 } else {
Sathya Perla5b8821b2011-08-02 19:57:44 +00001746 struct netdev_hw_addr *ha;
1747 int i = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001748
Sathya Perla8e7d3f62011-09-27 13:29:38 -04001749 req->if_flags_mask = req->if_flags =
1750 cpu_to_le32(BE_IF_FLAGS_MULTICAST);
Padmanabh Ratnakar1610c792011-11-03 01:49:27 +00001751
1752 /* Reset mcast promisc mode if already set by setting mask
1753 * and not setting flags field
1754 */
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00001755 req->if_flags_mask |=
1756 cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS &
1757 adapter->if_cap_flags);
Padmanabh Ratnakar1610c792011-11-03 01:49:27 +00001758
Padmanabh Ratnakar016f97b2011-11-03 01:49:13 +00001759 req->mcast_num = cpu_to_le32(netdev_mc_count(adapter->netdev));
Sathya Perla5b8821b2011-08-02 19:57:44 +00001760 netdev_for_each_mc_addr(ha, adapter->netdev)
1761 memcpy(req->mcast_mac[i++].byte, ha->addr, ETH_ALEN);
1762 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001763
Sathya Perla0d1d5872011-08-03 05:19:27 -07001764 status = be_mcc_notify_wait(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001765err:
Sathya Perla8788fdc2009-07-27 22:52:03 +00001766 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perlae7b909a2009-11-22 22:01:10 +00001767 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001768}
1769
Sathya Perlab31c50a2009-09-17 10:30:13 -07001770/* Uses synchrounous mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001771int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001772{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001773 struct be_mcc_wrb *wrb;
1774 struct be_cmd_req_set_flow_control *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001775 int status;
1776
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00001777 if (!be_cmd_allowed(adapter, OPCODE_COMMON_SET_FLOW_CONTROL,
1778 CMD_SUBSYSTEM_COMMON))
1779 return -EPERM;
1780
Sathya Perlab31c50a2009-09-17 10:30:13 -07001781 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001782
Sathya Perlab31c50a2009-09-17 10:30:13 -07001783 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001784 if (!wrb) {
1785 status = -EBUSY;
1786 goto err;
1787 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001788 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001789
Somnath Kotur106df1e2011-10-27 07:12:13 +00001790 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1791 OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001792
1793 req->tx_flow_control = cpu_to_le16((u16)tx_fc);
1794 req->rx_flow_control = cpu_to_le16((u16)rx_fc);
1795
Sathya Perlab31c50a2009-09-17 10:30:13 -07001796 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001797
Sathya Perla713d03942009-11-22 22:02:45 +00001798err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001799 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001800 return status;
1801}
1802
Sathya Perlab31c50a2009-09-17 10:30:13 -07001803/* Uses sycn mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001804int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001805{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001806 struct be_mcc_wrb *wrb;
1807 struct be_cmd_req_get_flow_control *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001808 int status;
1809
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00001810 if (!be_cmd_allowed(adapter, OPCODE_COMMON_GET_FLOW_CONTROL,
1811 CMD_SUBSYSTEM_COMMON))
1812 return -EPERM;
1813
Sathya Perlab31c50a2009-09-17 10:30:13 -07001814 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001815
Sathya Perlab31c50a2009-09-17 10:30:13 -07001816 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001817 if (!wrb) {
1818 status = -EBUSY;
1819 goto err;
1820 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001821 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001822
Somnath Kotur106df1e2011-10-27 07:12:13 +00001823 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1824 OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001825
Sathya Perlab31c50a2009-09-17 10:30:13 -07001826 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001827 if (!status) {
1828 struct be_cmd_resp_get_flow_control *resp =
1829 embedded_payload(wrb);
1830 *tx_fc = le16_to_cpu(resp->tx_flow_control);
1831 *rx_fc = le16_to_cpu(resp->rx_flow_control);
1832 }
1833
Sathya Perla713d03942009-11-22 22:02:45 +00001834err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001835 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001836 return status;
1837}
1838
Sathya Perlab31c50a2009-09-17 10:30:13 -07001839/* Uses mbox */
Sathya Perla3abcded2010-10-03 22:12:27 -07001840int be_cmd_query_fw_cfg(struct be_adapter *adapter, u32 *port_num,
1841 u32 *mode, u32 *caps)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001842{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001843 struct be_mcc_wrb *wrb;
1844 struct be_cmd_req_query_fw_cfg *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001845 int status;
1846
Ivan Vecera29849612010-12-14 05:43:19 +00001847 if (mutex_lock_interruptible(&adapter->mbox_lock))
1848 return -1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001849
Sathya Perlab31c50a2009-09-17 10:30:13 -07001850 wrb = wrb_from_mbox(adapter);
1851 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001852
Somnath Kotur106df1e2011-10-27 07:12:13 +00001853 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1854 OPCODE_COMMON_QUERY_FIRMWARE_CONFIG, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001855
Sathya Perlab31c50a2009-09-17 10:30:13 -07001856 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001857 if (!status) {
1858 struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
1859 *port_num = le32_to_cpu(resp->phys_port);
Ajit Khaparde3486be22010-07-23 02:04:54 +00001860 *mode = le32_to_cpu(resp->function_mode);
Sathya Perla3abcded2010-10-03 22:12:27 -07001861 *caps = le32_to_cpu(resp->function_caps);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001862 }
1863
Ivan Vecera29849612010-12-14 05:43:19 +00001864 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001865 return status;
1866}
sarveshwarb14074ea2009-08-05 13:05:24 -07001867
Sathya Perlab31c50a2009-09-17 10:30:13 -07001868/* Uses mbox */
sarveshwarb14074ea2009-08-05 13:05:24 -07001869int be_cmd_reset_function(struct be_adapter *adapter)
1870{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001871 struct be_mcc_wrb *wrb;
1872 struct be_cmd_req_hdr *req;
sarveshwarb14074ea2009-08-05 13:05:24 -07001873 int status;
1874
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +00001875 if (lancer_chip(adapter)) {
1876 status = lancer_wait_ready(adapter);
1877 if (!status) {
1878 iowrite32(SLI_PORT_CONTROL_IP_MASK,
1879 adapter->db + SLIPORT_CONTROL_OFFSET);
1880 status = lancer_test_and_set_rdy_state(adapter);
1881 }
1882 if (status) {
1883 dev_err(&adapter->pdev->dev,
1884 "Adapter in non recoverable error\n");
1885 }
1886 return status;
1887 }
1888
Ivan Vecera29849612010-12-14 05:43:19 +00001889 if (mutex_lock_interruptible(&adapter->mbox_lock))
1890 return -1;
sarveshwarb14074ea2009-08-05 13:05:24 -07001891
Sathya Perlab31c50a2009-09-17 10:30:13 -07001892 wrb = wrb_from_mbox(adapter);
1893 req = embedded_payload(wrb);
sarveshwarb14074ea2009-08-05 13:05:24 -07001894
Somnath Kotur106df1e2011-10-27 07:12:13 +00001895 be_wrb_cmd_hdr_prepare(req, CMD_SUBSYSTEM_COMMON,
1896 OPCODE_COMMON_FUNCTION_RESET, sizeof(*req), wrb, NULL);
sarveshwarb14074ea2009-08-05 13:05:24 -07001897
Sathya Perlab31c50a2009-09-17 10:30:13 -07001898 status = be_mbox_notify_wait(adapter);
sarveshwarb14074ea2009-08-05 13:05:24 -07001899
Ivan Vecera29849612010-12-14 05:43:19 +00001900 mutex_unlock(&adapter->mbox_lock);
sarveshwarb14074ea2009-08-05 13:05:24 -07001901 return status;
1902}
Ajit Khaparde84517482009-09-04 03:12:16 +00001903
Sathya Perla3abcded2010-10-03 22:12:27 -07001904int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable, u16 table_size)
1905{
1906 struct be_mcc_wrb *wrb;
1907 struct be_cmd_req_rss_config *req;
Padmanabh Ratnakar65f85842011-11-25 05:48:38 +00001908 u32 myhash[10] = {0x15d43fa5, 0x2534685a, 0x5f87693a, 0x5668494e,
1909 0x33cf6a53, 0x383334c6, 0x76ac4257, 0x59b242b2,
1910 0x3ea83c02, 0x4a110304};
Sathya Perla3abcded2010-10-03 22:12:27 -07001911 int status;
1912
Ivan Vecera29849612010-12-14 05:43:19 +00001913 if (mutex_lock_interruptible(&adapter->mbox_lock))
1914 return -1;
Sathya Perla3abcded2010-10-03 22:12:27 -07001915
1916 wrb = wrb_from_mbox(adapter);
1917 req = embedded_payload(wrb);
1918
Somnath Kotur106df1e2011-10-27 07:12:13 +00001919 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1920 OPCODE_ETH_RSS_CONFIG, sizeof(*req), wrb, NULL);
Sathya Perla3abcded2010-10-03 22:12:27 -07001921
1922 req->if_id = cpu_to_le32(adapter->if_handle);
Sathya Perla1ca7ba92012-02-23 18:50:16 +00001923 req->enable_rss = cpu_to_le16(RSS_ENABLE_TCP_IPV4 | RSS_ENABLE_IPV4 |
1924 RSS_ENABLE_TCP_IPV6 | RSS_ENABLE_IPV6);
Padmanabh Ratnakard3bd3a52012-07-12 03:57:47 +00001925
1926 if (lancer_chip(adapter) || skyhawk_chip(adapter)) {
1927 req->hdr.version = 1;
1928 req->enable_rss |= cpu_to_le16(RSS_ENABLE_UDP_IPV4 |
1929 RSS_ENABLE_UDP_IPV6);
1930 }
1931
Sathya Perla3abcded2010-10-03 22:12:27 -07001932 req->cpu_table_size_log2 = cpu_to_le16(fls(table_size) - 1);
1933 memcpy(req->cpu_table, rsstable, table_size);
1934 memcpy(req->hash, myhash, sizeof(myhash));
1935 be_dws_cpu_to_le(req->hash, sizeof(req->hash));
1936
1937 status = be_mbox_notify_wait(adapter);
1938
Ivan Vecera29849612010-12-14 05:43:19 +00001939 mutex_unlock(&adapter->mbox_lock);
Sathya Perla3abcded2010-10-03 22:12:27 -07001940 return status;
1941}
1942
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001943/* Uses sync mcc */
1944int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num,
1945 u8 bcn, u8 sts, u8 state)
1946{
1947 struct be_mcc_wrb *wrb;
1948 struct be_cmd_req_enable_disable_beacon *req;
1949 int status;
1950
1951 spin_lock_bh(&adapter->mcc_lock);
1952
1953 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001954 if (!wrb) {
1955 status = -EBUSY;
1956 goto err;
1957 }
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001958 req = embedded_payload(wrb);
1959
Somnath Kotur106df1e2011-10-27 07:12:13 +00001960 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1961 OPCODE_COMMON_ENABLE_DISABLE_BEACON, sizeof(*req), wrb, NULL);
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001962
1963 req->port_num = port_num;
1964 req->beacon_state = state;
1965 req->beacon_duration = bcn;
1966 req->status_duration = sts;
1967
1968 status = be_mcc_notify_wait(adapter);
1969
Sathya Perla713d03942009-11-22 22:02:45 +00001970err:
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001971 spin_unlock_bh(&adapter->mcc_lock);
1972 return status;
1973}
1974
1975/* Uses sync mcc */
1976int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num, u32 *state)
1977{
1978 struct be_mcc_wrb *wrb;
1979 struct be_cmd_req_get_beacon_state *req;
1980 int status;
1981
1982 spin_lock_bh(&adapter->mcc_lock);
1983
1984 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001985 if (!wrb) {
1986 status = -EBUSY;
1987 goto err;
1988 }
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001989 req = embedded_payload(wrb);
1990
Somnath Kotur106df1e2011-10-27 07:12:13 +00001991 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1992 OPCODE_COMMON_GET_BEACON_STATE, sizeof(*req), wrb, NULL);
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001993
1994 req->port_num = port_num;
1995
1996 status = be_mcc_notify_wait(adapter);
1997 if (!status) {
1998 struct be_cmd_resp_get_beacon_state *resp =
1999 embedded_payload(wrb);
2000 *state = resp->beacon_state;
2001 }
2002
Sathya Perla713d03942009-11-22 22:02:45 +00002003err:
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002004 spin_unlock_bh(&adapter->mcc_lock);
2005 return status;
2006}
2007
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002008int lancer_cmd_write_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00002009 u32 data_size, u32 data_offset,
2010 const char *obj_name, u32 *data_written,
2011 u8 *change_status, u8 *addn_status)
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002012{
2013 struct be_mcc_wrb *wrb;
2014 struct lancer_cmd_req_write_object *req;
2015 struct lancer_cmd_resp_write_object *resp;
2016 void *ctxt = NULL;
2017 int status;
2018
2019 spin_lock_bh(&adapter->mcc_lock);
2020 adapter->flash_status = 0;
2021
2022 wrb = wrb_from_mccq(adapter);
2023 if (!wrb) {
2024 status = -EBUSY;
2025 goto err_unlock;
2026 }
2027
2028 req = embedded_payload(wrb);
2029
Somnath Kotur106df1e2011-10-27 07:12:13 +00002030 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002031 OPCODE_COMMON_WRITE_OBJECT,
Somnath Kotur106df1e2011-10-27 07:12:13 +00002032 sizeof(struct lancer_cmd_req_write_object), wrb,
2033 NULL);
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002034
2035 ctxt = &req->context;
2036 AMAP_SET_BITS(struct amap_lancer_write_obj_context,
2037 write_length, ctxt, data_size);
2038
2039 if (data_size == 0)
2040 AMAP_SET_BITS(struct amap_lancer_write_obj_context,
2041 eof, ctxt, 1);
2042 else
2043 AMAP_SET_BITS(struct amap_lancer_write_obj_context,
2044 eof, ctxt, 0);
2045
2046 be_dws_cpu_to_le(ctxt, sizeof(req->context));
2047 req->write_offset = cpu_to_le32(data_offset);
2048 strcpy(req->object_name, obj_name);
2049 req->descriptor_count = cpu_to_le32(1);
2050 req->buf_len = cpu_to_le32(data_size);
2051 req->addr_low = cpu_to_le32((cmd->dma +
2052 sizeof(struct lancer_cmd_req_write_object))
2053 & 0xFFFFFFFF);
2054 req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma +
2055 sizeof(struct lancer_cmd_req_write_object)));
2056
2057 be_mcc_notify(adapter);
2058 spin_unlock_bh(&adapter->mcc_lock);
2059
2060 if (!wait_for_completion_timeout(&adapter->flash_compl,
Padmanabh Ratnakar804c7512012-04-25 01:46:18 +00002061 msecs_to_jiffies(30000)))
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002062 status = -1;
2063 else
2064 status = adapter->flash_status;
2065
2066 resp = embedded_payload(wrb);
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00002067 if (!status) {
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002068 *data_written = le32_to_cpu(resp->actual_write_len);
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00002069 *change_status = resp->change_status;
2070 } else {
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002071 *addn_status = resp->additional_status;
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00002072 }
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002073
2074 return status;
2075
2076err_unlock:
2077 spin_unlock_bh(&adapter->mcc_lock);
2078 return status;
2079}
2080
Padmanabh Ratnakarde49bd52011-11-16 02:02:43 +00002081int lancer_cmd_read_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
2082 u32 data_size, u32 data_offset, const char *obj_name,
2083 u32 *data_read, u32 *eof, u8 *addn_status)
2084{
2085 struct be_mcc_wrb *wrb;
2086 struct lancer_cmd_req_read_object *req;
2087 struct lancer_cmd_resp_read_object *resp;
2088 int status;
2089
2090 spin_lock_bh(&adapter->mcc_lock);
2091
2092 wrb = wrb_from_mccq(adapter);
2093 if (!wrb) {
2094 status = -EBUSY;
2095 goto err_unlock;
2096 }
2097
2098 req = embedded_payload(wrb);
2099
2100 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2101 OPCODE_COMMON_READ_OBJECT,
2102 sizeof(struct lancer_cmd_req_read_object), wrb,
2103 NULL);
2104
2105 req->desired_read_len = cpu_to_le32(data_size);
2106 req->read_offset = cpu_to_le32(data_offset);
2107 strcpy(req->object_name, obj_name);
2108 req->descriptor_count = cpu_to_le32(1);
2109 req->buf_len = cpu_to_le32(data_size);
2110 req->addr_low = cpu_to_le32((cmd->dma & 0xFFFFFFFF));
2111 req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma));
2112
2113 status = be_mcc_notify_wait(adapter);
2114
2115 resp = embedded_payload(wrb);
2116 if (!status) {
2117 *data_read = le32_to_cpu(resp->actual_read_len);
2118 *eof = le32_to_cpu(resp->eof);
2119 } else {
2120 *addn_status = resp->additional_status;
2121 }
2122
2123err_unlock:
2124 spin_unlock_bh(&adapter->mcc_lock);
2125 return status;
2126}
2127
Ajit Khaparde84517482009-09-04 03:12:16 +00002128int be_cmd_write_flashrom(struct be_adapter *adapter, struct be_dma_mem *cmd,
2129 u32 flash_type, u32 flash_opcode, u32 buf_size)
2130{
Sathya Perlab31c50a2009-09-17 10:30:13 -07002131 struct be_mcc_wrb *wrb;
Ajit Khaparde3f0d4562010-02-09 01:30:35 +00002132 struct be_cmd_write_flashrom *req;
Ajit Khaparde84517482009-09-04 03:12:16 +00002133 int status;
2134
Sathya Perlab31c50a2009-09-17 10:30:13 -07002135 spin_lock_bh(&adapter->mcc_lock);
Sarveshwar Bandidd131e72010-05-25 16:16:32 -07002136 adapter->flash_status = 0;
Sathya Perlab31c50a2009-09-17 10:30:13 -07002137
2138 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00002139 if (!wrb) {
2140 status = -EBUSY;
Dan Carpenter2892d9c2010-05-26 04:46:35 +00002141 goto err_unlock;
Sathya Perla713d03942009-11-22 22:02:45 +00002142 }
2143 req = cmd->va;
Sathya Perlab31c50a2009-09-17 10:30:13 -07002144
Somnath Kotur106df1e2011-10-27 07:12:13 +00002145 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2146 OPCODE_COMMON_WRITE_FLASHROM, cmd->size, wrb, cmd);
Ajit Khaparde84517482009-09-04 03:12:16 +00002147
2148 req->params.op_type = cpu_to_le32(flash_type);
2149 req->params.op_code = cpu_to_le32(flash_opcode);
2150 req->params.data_buf_size = cpu_to_le32(buf_size);
2151
Sarveshwar Bandidd131e72010-05-25 16:16:32 -07002152 be_mcc_notify(adapter);
2153 spin_unlock_bh(&adapter->mcc_lock);
2154
2155 if (!wait_for_completion_timeout(&adapter->flash_compl,
Sathya Perlae2edb7d2011-08-22 19:41:54 +00002156 msecs_to_jiffies(40000)))
Sarveshwar Bandidd131e72010-05-25 16:16:32 -07002157 status = -1;
2158 else
2159 status = adapter->flash_status;
Ajit Khaparde84517482009-09-04 03:12:16 +00002160
Dan Carpenter2892d9c2010-05-26 04:46:35 +00002161 return status;
2162
2163err_unlock:
2164 spin_unlock_bh(&adapter->mcc_lock);
Ajit Khaparde84517482009-09-04 03:12:16 +00002165 return status;
2166}
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002167
Ajit Khaparde3f0d4562010-02-09 01:30:35 +00002168int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
2169 int offset)
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002170{
2171 struct be_mcc_wrb *wrb;
Padmanabh Ratnakarbe716442012-10-22 23:02:44 +00002172 struct be_cmd_read_flash_crc *req;
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002173 int status;
2174
2175 spin_lock_bh(&adapter->mcc_lock);
2176
2177 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00002178 if (!wrb) {
2179 status = -EBUSY;
2180 goto err;
2181 }
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002182 req = embedded_payload(wrb);
2183
Somnath Kotur106df1e2011-10-27 07:12:13 +00002184 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Padmanabh Ratnakarbe716442012-10-22 23:02:44 +00002185 OPCODE_COMMON_READ_FLASHROM, sizeof(*req),
2186 wrb, NULL);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002187
Padmanabh Ratnakarc165541e2012-04-25 01:47:15 +00002188 req->params.op_type = cpu_to_le32(OPTYPE_REDBOOT);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002189 req->params.op_code = cpu_to_le32(FLASHROM_OPER_REPORT);
Ajit Khaparde8b93b712010-03-31 01:57:10 +00002190 req->params.offset = cpu_to_le32(offset);
2191 req->params.data_buf_size = cpu_to_le32(0x4);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002192
2193 status = be_mcc_notify_wait(adapter);
2194 if (!status)
Padmanabh Ratnakarbe716442012-10-22 23:02:44 +00002195 memcpy(flashed_crc, req->crc, 4);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002196
Sathya Perla713d03942009-11-22 22:02:45 +00002197err:
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002198 spin_unlock_bh(&adapter->mcc_lock);
2199 return status;
2200}
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002201
Dan Carpenterc196b022010-05-26 04:47:39 +00002202int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002203 struct be_dma_mem *nonemb_cmd)
2204{
2205 struct be_mcc_wrb *wrb;
2206 struct be_cmd_req_acpi_wol_magic_config *req;
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002207 int status;
2208
2209 spin_lock_bh(&adapter->mcc_lock);
2210
2211 wrb = wrb_from_mccq(adapter);
2212 if (!wrb) {
2213 status = -EBUSY;
2214 goto err;
2215 }
2216 req = nonemb_cmd->va;
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002217
Somnath Kotur106df1e2011-10-27 07:12:13 +00002218 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
2219 OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG, sizeof(*req), wrb,
2220 nonemb_cmd);
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002221 memcpy(req->magic_mac, mac, ETH_ALEN);
2222
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002223 status = be_mcc_notify_wait(adapter);
2224
2225err:
2226 spin_unlock_bh(&adapter->mcc_lock);
2227 return status;
2228}
Suresh Rff33a6e2009-12-03 16:15:52 -08002229
Sarveshwar Bandifced9992009-12-23 04:41:44 +00002230int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
2231 u8 loopback_type, u8 enable)
2232{
2233 struct be_mcc_wrb *wrb;
2234 struct be_cmd_req_set_lmode *req;
2235 int status;
2236
2237 spin_lock_bh(&adapter->mcc_lock);
2238
2239 wrb = wrb_from_mccq(adapter);
2240 if (!wrb) {
2241 status = -EBUSY;
2242 goto err;
2243 }
2244
2245 req = embedded_payload(wrb);
2246
Somnath Kotur106df1e2011-10-27 07:12:13 +00002247 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
2248 OPCODE_LOWLEVEL_SET_LOOPBACK_MODE, sizeof(*req), wrb,
2249 NULL);
Sarveshwar Bandifced9992009-12-23 04:41:44 +00002250
2251 req->src_port = port_num;
2252 req->dest_port = port_num;
2253 req->loopback_type = loopback_type;
2254 req->loopback_state = enable;
2255
2256 status = be_mcc_notify_wait(adapter);
2257err:
2258 spin_unlock_bh(&adapter->mcc_lock);
2259 return status;
2260}
2261
Suresh Rff33a6e2009-12-03 16:15:52 -08002262int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
2263 u32 loopback_type, u32 pkt_size, u32 num_pkts, u64 pattern)
2264{
2265 struct be_mcc_wrb *wrb;
2266 struct be_cmd_req_loopback_test *req;
2267 int status;
2268
2269 spin_lock_bh(&adapter->mcc_lock);
2270
2271 wrb = wrb_from_mccq(adapter);
2272 if (!wrb) {
2273 status = -EBUSY;
2274 goto err;
2275 }
2276
2277 req = embedded_payload(wrb);
2278
Somnath Kotur106df1e2011-10-27 07:12:13 +00002279 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
2280 OPCODE_LOWLEVEL_LOOPBACK_TEST, sizeof(*req), wrb, NULL);
Sathya Perla3ffd0512010-06-01 00:19:33 -07002281 req->hdr.timeout = cpu_to_le32(4);
Suresh Rff33a6e2009-12-03 16:15:52 -08002282
2283 req->pattern = cpu_to_le64(pattern);
2284 req->src_port = cpu_to_le32(port_num);
2285 req->dest_port = cpu_to_le32(port_num);
2286 req->pkt_size = cpu_to_le32(pkt_size);
2287 req->num_pkts = cpu_to_le32(num_pkts);
2288 req->loopback_type = cpu_to_le32(loopback_type);
2289
2290 status = be_mcc_notify_wait(adapter);
2291 if (!status) {
2292 struct be_cmd_resp_loopback_test *resp = embedded_payload(wrb);
2293 status = le32_to_cpu(resp->status);
2294 }
2295
2296err:
2297 spin_unlock_bh(&adapter->mcc_lock);
2298 return status;
2299}
2300
2301int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
2302 u32 byte_cnt, struct be_dma_mem *cmd)
2303{
2304 struct be_mcc_wrb *wrb;
2305 struct be_cmd_req_ddrdma_test *req;
Suresh Rff33a6e2009-12-03 16:15:52 -08002306 int status;
2307 int i, j = 0;
2308
2309 spin_lock_bh(&adapter->mcc_lock);
2310
2311 wrb = wrb_from_mccq(adapter);
2312 if (!wrb) {
2313 status = -EBUSY;
2314 goto err;
2315 }
2316 req = cmd->va;
Somnath Kotur106df1e2011-10-27 07:12:13 +00002317 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
2318 OPCODE_LOWLEVEL_HOST_DDR_DMA, cmd->size, wrb, cmd);
Suresh Rff33a6e2009-12-03 16:15:52 -08002319
2320 req->pattern = cpu_to_le64(pattern);
2321 req->byte_count = cpu_to_le32(byte_cnt);
2322 for (i = 0; i < byte_cnt; i++) {
2323 req->snd_buff[i] = (u8)(pattern >> (j*8));
2324 j++;
2325 if (j > 7)
2326 j = 0;
2327 }
2328
2329 status = be_mcc_notify_wait(adapter);
2330
2331 if (!status) {
2332 struct be_cmd_resp_ddrdma_test *resp;
2333 resp = cmd->va;
2334 if ((memcmp(resp->rcv_buff, req->snd_buff, byte_cnt) != 0) ||
2335 resp->snd_err) {
2336 status = -1;
2337 }
2338 }
2339
2340err:
2341 spin_unlock_bh(&adapter->mcc_lock);
2342 return status;
2343}
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002344
Dan Carpenterc196b022010-05-26 04:47:39 +00002345int be_cmd_get_seeprom_data(struct be_adapter *adapter,
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002346 struct be_dma_mem *nonemb_cmd)
2347{
2348 struct be_mcc_wrb *wrb;
2349 struct be_cmd_req_seeprom_read *req;
2350 struct be_sge *sge;
2351 int status;
2352
2353 spin_lock_bh(&adapter->mcc_lock);
2354
2355 wrb = wrb_from_mccq(adapter);
Ajit Khapardee45ff012011-02-04 17:18:28 +00002356 if (!wrb) {
2357 status = -EBUSY;
2358 goto err;
2359 }
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002360 req = nonemb_cmd->va;
2361 sge = nonembedded_sgl(wrb);
2362
Somnath Kotur106df1e2011-10-27 07:12:13 +00002363 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2364 OPCODE_COMMON_SEEPROM_READ, sizeof(*req), wrb,
2365 nonemb_cmd);
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002366
2367 status = be_mcc_notify_wait(adapter);
2368
Ajit Khapardee45ff012011-02-04 17:18:28 +00002369err:
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002370 spin_unlock_bh(&adapter->mcc_lock);
2371 return status;
2372}
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002373
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00002374int be_cmd_get_phy_info(struct be_adapter *adapter)
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002375{
2376 struct be_mcc_wrb *wrb;
2377 struct be_cmd_req_get_phy_info *req;
Sathya Perla306f1342011-08-02 19:57:45 +00002378 struct be_dma_mem cmd;
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002379 int status;
2380
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00002381 if (!be_cmd_allowed(adapter, OPCODE_COMMON_GET_PHY_DETAILS,
2382 CMD_SUBSYSTEM_COMMON))
2383 return -EPERM;
2384
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002385 spin_lock_bh(&adapter->mcc_lock);
2386
2387 wrb = wrb_from_mccq(adapter);
2388 if (!wrb) {
2389 status = -EBUSY;
2390 goto err;
2391 }
Sathya Perla306f1342011-08-02 19:57:45 +00002392 cmd.size = sizeof(struct be_cmd_req_get_phy_info);
2393 cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
2394 &cmd.dma);
2395 if (!cmd.va) {
2396 dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
2397 status = -ENOMEM;
2398 goto err;
2399 }
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002400
Sathya Perla306f1342011-08-02 19:57:45 +00002401 req = cmd.va;
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002402
Somnath Kotur106df1e2011-10-27 07:12:13 +00002403 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2404 OPCODE_COMMON_GET_PHY_DETAILS, sizeof(*req),
2405 wrb, &cmd);
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002406
2407 status = be_mcc_notify_wait(adapter);
Sathya Perla306f1342011-08-02 19:57:45 +00002408 if (!status) {
2409 struct be_phy_info *resp_phy_info =
2410 cmd.va + sizeof(struct be_cmd_req_hdr);
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00002411 adapter->phy.phy_type = le16_to_cpu(resp_phy_info->phy_type);
2412 adapter->phy.interface_type =
Sathya Perla306f1342011-08-02 19:57:45 +00002413 le16_to_cpu(resp_phy_info->interface_type);
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00002414 adapter->phy.auto_speeds_supported =
2415 le16_to_cpu(resp_phy_info->auto_speeds_supported);
2416 adapter->phy.fixed_speeds_supported =
2417 le16_to_cpu(resp_phy_info->fixed_speeds_supported);
2418 adapter->phy.misc_params =
2419 le32_to_cpu(resp_phy_info->misc_params);
Sathya Perla306f1342011-08-02 19:57:45 +00002420 }
2421 pci_free_consistent(adapter->pdev, cmd.size,
2422 cmd.va, cmd.dma);
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002423err:
2424 spin_unlock_bh(&adapter->mcc_lock);
2425 return status;
2426}
Ajit Khapardee1d18732010-07-23 01:52:13 +00002427
2428int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain)
2429{
2430 struct be_mcc_wrb *wrb;
2431 struct be_cmd_req_set_qos *req;
2432 int status;
2433
2434 spin_lock_bh(&adapter->mcc_lock);
2435
2436 wrb = wrb_from_mccq(adapter);
2437 if (!wrb) {
2438 status = -EBUSY;
2439 goto err;
2440 }
2441
2442 req = embedded_payload(wrb);
2443
Somnath Kotur106df1e2011-10-27 07:12:13 +00002444 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2445 OPCODE_COMMON_SET_QOS, sizeof(*req), wrb, NULL);
Ajit Khapardee1d18732010-07-23 01:52:13 +00002446
2447 req->hdr.domain = domain;
Ajit Khaparde6bff57a2011-02-11 13:33:02 +00002448 req->valid_bits = cpu_to_le32(BE_QOS_BITS_NIC);
2449 req->max_bps_nic = cpu_to_le32(bps);
Ajit Khapardee1d18732010-07-23 01:52:13 +00002450
2451 status = be_mcc_notify_wait(adapter);
2452
2453err:
2454 spin_unlock_bh(&adapter->mcc_lock);
2455 return status;
2456}
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002457
2458int be_cmd_get_cntl_attributes(struct be_adapter *adapter)
2459{
2460 struct be_mcc_wrb *wrb;
2461 struct be_cmd_req_cntl_attribs *req;
2462 struct be_cmd_resp_cntl_attribs *resp;
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002463 int status;
2464 int payload_len = max(sizeof(*req), sizeof(*resp));
2465 struct mgmt_controller_attrib *attribs;
2466 struct be_dma_mem attribs_cmd;
2467
2468 memset(&attribs_cmd, 0, sizeof(struct be_dma_mem));
2469 attribs_cmd.size = sizeof(struct be_cmd_resp_cntl_attribs);
2470 attribs_cmd.va = pci_alloc_consistent(adapter->pdev, attribs_cmd.size,
2471 &attribs_cmd.dma);
2472 if (!attribs_cmd.va) {
2473 dev_err(&adapter->pdev->dev,
2474 "Memory allocation failure\n");
2475 return -ENOMEM;
2476 }
2477
2478 if (mutex_lock_interruptible(&adapter->mbox_lock))
2479 return -1;
2480
2481 wrb = wrb_from_mbox(adapter);
2482 if (!wrb) {
2483 status = -EBUSY;
2484 goto err;
2485 }
2486 req = attribs_cmd.va;
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002487
Somnath Kotur106df1e2011-10-27 07:12:13 +00002488 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2489 OPCODE_COMMON_GET_CNTL_ATTRIBUTES, payload_len, wrb,
2490 &attribs_cmd);
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002491
2492 status = be_mbox_notify_wait(adapter);
2493 if (!status) {
Joe Perches43d620c2011-06-16 19:08:06 +00002494 attribs = attribs_cmd.va + sizeof(struct be_cmd_resp_hdr);
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002495 adapter->hba_port_num = attribs->hba_attribs.phy_port;
2496 }
2497
2498err:
2499 mutex_unlock(&adapter->mbox_lock);
2500 pci_free_consistent(adapter->pdev, attribs_cmd.size, attribs_cmd.va,
2501 attribs_cmd.dma);
2502 return status;
2503}
Sathya Perla2e588f82011-03-11 02:49:26 +00002504
2505/* Uses mbox */
Sathya Perla2dc1deb2011-07-19 19:52:33 +00002506int be_cmd_req_native_mode(struct be_adapter *adapter)
Sathya Perla2e588f82011-03-11 02:49:26 +00002507{
2508 struct be_mcc_wrb *wrb;
2509 struct be_cmd_req_set_func_cap *req;
2510 int status;
2511
2512 if (mutex_lock_interruptible(&adapter->mbox_lock))
2513 return -1;
2514
2515 wrb = wrb_from_mbox(adapter);
2516 if (!wrb) {
2517 status = -EBUSY;
2518 goto err;
2519 }
2520
2521 req = embedded_payload(wrb);
2522
Somnath Kotur106df1e2011-10-27 07:12:13 +00002523 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2524 OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP, sizeof(*req), wrb, NULL);
Sathya Perla2e588f82011-03-11 02:49:26 +00002525
2526 req->valid_cap_flags = cpu_to_le32(CAPABILITY_SW_TIMESTAMPS |
2527 CAPABILITY_BE3_NATIVE_ERX_API);
2528 req->cap_flags = cpu_to_le32(CAPABILITY_BE3_NATIVE_ERX_API);
2529
2530 status = be_mbox_notify_wait(adapter);
2531 if (!status) {
2532 struct be_cmd_resp_set_func_cap *resp = embedded_payload(wrb);
2533 adapter->be3_native = le32_to_cpu(resp->cap_flags) &
2534 CAPABILITY_BE3_NATIVE_ERX_API;
Sathya Perlad3791422012-09-28 04:39:44 +00002535 if (!adapter->be3_native)
2536 dev_warn(&adapter->pdev->dev,
2537 "adapter not in advanced mode\n");
Sathya Perla2e588f82011-03-11 02:49:26 +00002538 }
2539err:
2540 mutex_unlock(&adapter->mbox_lock);
2541 return status;
2542}
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002543
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00002544/* Get privilege(s) for a function */
2545int be_cmd_get_fn_privileges(struct be_adapter *adapter, u32 *privilege,
2546 u32 domain)
2547{
2548 struct be_mcc_wrb *wrb;
2549 struct be_cmd_req_get_fn_privileges *req;
2550 int status;
2551
2552 spin_lock_bh(&adapter->mcc_lock);
2553
2554 wrb = wrb_from_mccq(adapter);
2555 if (!wrb) {
2556 status = -EBUSY;
2557 goto err;
2558 }
2559
2560 req = embedded_payload(wrb);
2561
2562 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2563 OPCODE_COMMON_GET_FN_PRIVILEGES, sizeof(*req),
2564 wrb, NULL);
2565
2566 req->hdr.domain = domain;
2567
2568 status = be_mcc_notify_wait(adapter);
2569 if (!status) {
2570 struct be_cmd_resp_get_fn_privileges *resp =
2571 embedded_payload(wrb);
2572 *privilege = le32_to_cpu(resp->privilege_mask);
2573 }
2574
2575err:
2576 spin_unlock_bh(&adapter->mcc_lock);
2577 return status;
2578}
2579
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002580/* Uses synchronous MCCQ */
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00002581int be_cmd_get_mac_from_list(struct be_adapter *adapter, u8 *mac,
2582 bool *pmac_id_active, u32 *pmac_id, u8 domain)
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002583{
2584 struct be_mcc_wrb *wrb;
2585 struct be_cmd_req_get_mac_list *req;
2586 int status;
2587 int mac_count;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002588 struct be_dma_mem get_mac_list_cmd;
2589 int i;
2590
2591 memset(&get_mac_list_cmd, 0, sizeof(struct be_dma_mem));
2592 get_mac_list_cmd.size = sizeof(struct be_cmd_resp_get_mac_list);
2593 get_mac_list_cmd.va = pci_alloc_consistent(adapter->pdev,
2594 get_mac_list_cmd.size,
2595 &get_mac_list_cmd.dma);
2596
2597 if (!get_mac_list_cmd.va) {
2598 dev_err(&adapter->pdev->dev,
2599 "Memory allocation failure during GET_MAC_LIST\n");
2600 return -ENOMEM;
2601 }
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002602
2603 spin_lock_bh(&adapter->mcc_lock);
2604
2605 wrb = wrb_from_mccq(adapter);
2606 if (!wrb) {
2607 status = -EBUSY;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002608 goto out;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002609 }
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002610
2611 req = get_mac_list_cmd.va;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002612
2613 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2614 OPCODE_COMMON_GET_MAC_LIST, sizeof(*req),
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002615 wrb, &get_mac_list_cmd);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002616
2617 req->hdr.domain = domain;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002618 req->mac_type = MAC_ADDRESS_TYPE_NETWORK;
2619 req->perm_override = 1;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002620
2621 status = be_mcc_notify_wait(adapter);
2622 if (!status) {
2623 struct be_cmd_resp_get_mac_list *resp =
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002624 get_mac_list_cmd.va;
2625 mac_count = resp->true_mac_count + resp->pseudo_mac_count;
2626 /* Mac list returned could contain one or more active mac_ids
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00002627 * or one or more true or pseudo permanant mac addresses.
2628 * If an active mac_id is present, return first active mac_id
2629 * found.
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002630 */
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002631 for (i = 0; i < mac_count; i++) {
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002632 struct get_list_macaddr *mac_entry;
2633 u16 mac_addr_size;
2634 u32 mac_id;
2635
2636 mac_entry = &resp->macaddr_list[i];
2637 mac_addr_size = le16_to_cpu(mac_entry->mac_addr_size);
2638 /* mac_id is a 32 bit value and mac_addr size
2639 * is 6 bytes
2640 */
2641 if (mac_addr_size == sizeof(u32)) {
2642 *pmac_id_active = true;
2643 mac_id = mac_entry->mac_addr_id.s_mac_id.mac_id;
2644 *pmac_id = le32_to_cpu(mac_id);
2645 goto out;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002646 }
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002647 }
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00002648 /* If no active mac_id found, return first mac addr */
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002649 *pmac_id_active = false;
2650 memcpy(mac, resp->macaddr_list[0].mac_addr_id.macaddr,
2651 ETH_ALEN);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002652 }
2653
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002654out:
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002655 spin_unlock_bh(&adapter->mcc_lock);
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002656 pci_free_consistent(adapter->pdev, get_mac_list_cmd.size,
2657 get_mac_list_cmd.va, get_mac_list_cmd.dma);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002658 return status;
2659}
2660
2661/* Uses synchronous MCCQ */
2662int be_cmd_set_mac_list(struct be_adapter *adapter, u8 *mac_array,
2663 u8 mac_count, u32 domain)
2664{
2665 struct be_mcc_wrb *wrb;
2666 struct be_cmd_req_set_mac_list *req;
2667 int status;
2668 struct be_dma_mem cmd;
2669
2670 memset(&cmd, 0, sizeof(struct be_dma_mem));
2671 cmd.size = sizeof(struct be_cmd_req_set_mac_list);
2672 cmd.va = dma_alloc_coherent(&adapter->pdev->dev, cmd.size,
2673 &cmd.dma, GFP_KERNEL);
2674 if (!cmd.va) {
2675 dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
2676 return -ENOMEM;
2677 }
2678
2679 spin_lock_bh(&adapter->mcc_lock);
2680
2681 wrb = wrb_from_mccq(adapter);
2682 if (!wrb) {
2683 status = -EBUSY;
2684 goto err;
2685 }
2686
2687 req = cmd.va;
2688 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2689 OPCODE_COMMON_SET_MAC_LIST, sizeof(*req),
2690 wrb, &cmd);
2691
2692 req->hdr.domain = domain;
2693 req->mac_count = mac_count;
2694 if (mac_count)
2695 memcpy(req->mac, mac_array, ETH_ALEN*mac_count);
2696
2697 status = be_mcc_notify_wait(adapter);
2698
2699err:
2700 dma_free_coherent(&adapter->pdev->dev, cmd.size,
2701 cmd.va, cmd.dma);
2702 spin_unlock_bh(&adapter->mcc_lock);
2703 return status;
2704}
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00002705
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00002706int be_cmd_set_hsw_config(struct be_adapter *adapter, u16 pvid,
2707 u32 domain, u16 intf_id)
2708{
2709 struct be_mcc_wrb *wrb;
2710 struct be_cmd_req_set_hsw_config *req;
2711 void *ctxt;
2712 int status;
2713
2714 spin_lock_bh(&adapter->mcc_lock);
2715
2716 wrb = wrb_from_mccq(adapter);
2717 if (!wrb) {
2718 status = -EBUSY;
2719 goto err;
2720 }
2721
2722 req = embedded_payload(wrb);
2723 ctxt = &req->context;
2724
2725 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2726 OPCODE_COMMON_SET_HSW_CONFIG, sizeof(*req), wrb, NULL);
2727
2728 req->hdr.domain = domain;
2729 AMAP_SET_BITS(struct amap_set_hsw_context, interface_id, ctxt, intf_id);
2730 if (pvid) {
2731 AMAP_SET_BITS(struct amap_set_hsw_context, pvid_valid, ctxt, 1);
2732 AMAP_SET_BITS(struct amap_set_hsw_context, pvid, ctxt, pvid);
2733 }
2734
2735 be_dws_cpu_to_le(req->context, sizeof(req->context));
2736 status = be_mcc_notify_wait(adapter);
2737
2738err:
2739 spin_unlock_bh(&adapter->mcc_lock);
2740 return status;
2741}
2742
2743/* Get Hyper switch config */
2744int be_cmd_get_hsw_config(struct be_adapter *adapter, u16 *pvid,
2745 u32 domain, u16 intf_id)
2746{
2747 struct be_mcc_wrb *wrb;
2748 struct be_cmd_req_get_hsw_config *req;
2749 void *ctxt;
2750 int status;
2751 u16 vid;
2752
2753 spin_lock_bh(&adapter->mcc_lock);
2754
2755 wrb = wrb_from_mccq(adapter);
2756 if (!wrb) {
2757 status = -EBUSY;
2758 goto err;
2759 }
2760
2761 req = embedded_payload(wrb);
2762 ctxt = &req->context;
2763
2764 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2765 OPCODE_COMMON_GET_HSW_CONFIG, sizeof(*req), wrb, NULL);
2766
2767 req->hdr.domain = domain;
2768 AMAP_SET_BITS(struct amap_get_hsw_req_context, interface_id, ctxt,
2769 intf_id);
2770 AMAP_SET_BITS(struct amap_get_hsw_req_context, pvid_valid, ctxt, 1);
2771 be_dws_cpu_to_le(req->context, sizeof(req->context));
2772
2773 status = be_mcc_notify_wait(adapter);
2774 if (!status) {
2775 struct be_cmd_resp_get_hsw_config *resp =
2776 embedded_payload(wrb);
2777 be_dws_le_to_cpu(&resp->context,
2778 sizeof(resp->context));
2779 vid = AMAP_GET_BITS(struct amap_get_hsw_resp_context,
2780 pvid, &resp->context);
2781 *pvid = le16_to_cpu(vid);
2782 }
2783
2784err:
2785 spin_unlock_bh(&adapter->mcc_lock);
2786 return status;
2787}
2788
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00002789int be_cmd_get_acpi_wol_cap(struct be_adapter *adapter)
2790{
2791 struct be_mcc_wrb *wrb;
2792 struct be_cmd_req_acpi_wol_magic_config_v1 *req;
2793 int status;
2794 int payload_len = sizeof(*req);
2795 struct be_dma_mem cmd;
2796
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00002797 if (!be_cmd_allowed(adapter, OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
2798 CMD_SUBSYSTEM_ETH))
2799 return -EPERM;
2800
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00002801 memset(&cmd, 0, sizeof(struct be_dma_mem));
2802 cmd.size = sizeof(struct be_cmd_resp_acpi_wol_magic_config_v1);
2803 cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
2804 &cmd.dma);
2805 if (!cmd.va) {
2806 dev_err(&adapter->pdev->dev,
2807 "Memory allocation failure\n");
2808 return -ENOMEM;
2809 }
2810
2811 if (mutex_lock_interruptible(&adapter->mbox_lock))
2812 return -1;
2813
2814 wrb = wrb_from_mbox(adapter);
2815 if (!wrb) {
2816 status = -EBUSY;
2817 goto err;
2818 }
2819
2820 req = cmd.va;
2821
2822 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
2823 OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
2824 payload_len, wrb, &cmd);
2825
2826 req->hdr.version = 1;
2827 req->query_options = BE_GET_WOL_CAP;
2828
2829 status = be_mbox_notify_wait(adapter);
2830 if (!status) {
2831 struct be_cmd_resp_acpi_wol_magic_config_v1 *resp;
2832 resp = (struct be_cmd_resp_acpi_wol_magic_config_v1 *) cmd.va;
2833
2834 /* the command could succeed misleadingly on old f/w
2835 * which is not aware of the V1 version. fake an error. */
2836 if (resp->hdr.response_length < payload_len) {
2837 status = -1;
2838 goto err;
2839 }
2840 adapter->wol_cap = resp->wol_settings;
2841 }
2842err:
2843 mutex_unlock(&adapter->mbox_lock);
2844 pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
2845 return status;
Somnath Kotur941a77d2012-05-17 22:59:03 +00002846
2847}
2848int be_cmd_get_ext_fat_capabilites(struct be_adapter *adapter,
2849 struct be_dma_mem *cmd)
2850{
2851 struct be_mcc_wrb *wrb;
2852 struct be_cmd_req_get_ext_fat_caps *req;
2853 int status;
2854
2855 if (mutex_lock_interruptible(&adapter->mbox_lock))
2856 return -1;
2857
2858 wrb = wrb_from_mbox(adapter);
2859 if (!wrb) {
2860 status = -EBUSY;
2861 goto err;
2862 }
2863
2864 req = cmd->va;
2865 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2866 OPCODE_COMMON_GET_EXT_FAT_CAPABILITES,
2867 cmd->size, wrb, cmd);
2868 req->parameter_type = cpu_to_le32(1);
2869
2870 status = be_mbox_notify_wait(adapter);
2871err:
2872 mutex_unlock(&adapter->mbox_lock);
2873 return status;
2874}
2875
2876int be_cmd_set_ext_fat_capabilites(struct be_adapter *adapter,
2877 struct be_dma_mem *cmd,
2878 struct be_fat_conf_params *configs)
2879{
2880 struct be_mcc_wrb *wrb;
2881 struct be_cmd_req_set_ext_fat_caps *req;
2882 int status;
2883
2884 spin_lock_bh(&adapter->mcc_lock);
2885
2886 wrb = wrb_from_mccq(adapter);
2887 if (!wrb) {
2888 status = -EBUSY;
2889 goto err;
2890 }
2891
2892 req = cmd->va;
2893 memcpy(&req->set_params, configs, sizeof(struct be_fat_conf_params));
2894 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2895 OPCODE_COMMON_SET_EXT_FAT_CAPABILITES,
2896 cmd->size, wrb, cmd);
2897
2898 status = be_mcc_notify_wait(adapter);
2899err:
2900 spin_unlock_bh(&adapter->mcc_lock);
2901 return status;
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00002902}
Parav Pandit6a4ab662012-03-26 14:27:12 +00002903
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +00002904int be_cmd_query_port_name(struct be_adapter *adapter, u8 *port_name)
2905{
2906 struct be_mcc_wrb *wrb;
2907 struct be_cmd_req_get_port_name *req;
2908 int status;
2909
2910 if (!lancer_chip(adapter)) {
2911 *port_name = adapter->hba_port_num + '0';
2912 return 0;
2913 }
2914
2915 spin_lock_bh(&adapter->mcc_lock);
2916
2917 wrb = wrb_from_mccq(adapter);
2918 if (!wrb) {
2919 status = -EBUSY;
2920 goto err;
2921 }
2922
2923 req = embedded_payload(wrb);
2924
2925 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2926 OPCODE_COMMON_GET_PORT_NAME, sizeof(*req), wrb,
2927 NULL);
2928 req->hdr.version = 1;
2929
2930 status = be_mcc_notify_wait(adapter);
2931 if (!status) {
2932 struct be_cmd_resp_get_port_name *resp = embedded_payload(wrb);
2933 *port_name = resp->port_name[adapter->hba_port_num];
2934 } else {
2935 *port_name = adapter->hba_port_num + '0';
2936 }
2937err:
2938 spin_unlock_bh(&adapter->mcc_lock);
2939 return status;
2940}
2941
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00002942static struct be_nic_resource_desc *be_get_nic_desc(u8 *buf, u32 desc_count,
2943 u32 max_buf_size)
2944{
2945 struct be_nic_resource_desc *desc = (struct be_nic_resource_desc *)buf;
2946 int i;
2947
2948 for (i = 0; i < desc_count; i++) {
2949 desc->desc_len = RESOURCE_DESC_SIZE;
2950 if (((void *)desc + desc->desc_len) >
2951 (void *)(buf + max_buf_size)) {
2952 desc = NULL;
2953 break;
2954 }
2955
2956 if (desc->desc_type == NIC_RESOURCE_DESC_TYPE_ID)
2957 break;
2958
2959 desc = (void *)desc + desc->desc_len;
2960 }
2961
2962 if (!desc || i == MAX_RESOURCE_DESC)
2963 return NULL;
2964
2965 return desc;
2966}
2967
2968/* Uses Mbox */
2969int be_cmd_get_func_config(struct be_adapter *adapter)
2970{
2971 struct be_mcc_wrb *wrb;
2972 struct be_cmd_req_get_func_config *req;
2973 int status;
2974 struct be_dma_mem cmd;
2975
2976 memset(&cmd, 0, sizeof(struct be_dma_mem));
2977 cmd.size = sizeof(struct be_cmd_resp_get_func_config);
2978 cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
2979 &cmd.dma);
2980 if (!cmd.va) {
2981 dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
2982 return -ENOMEM;
2983 }
2984 if (mutex_lock_interruptible(&adapter->mbox_lock))
2985 return -1;
2986
2987 wrb = wrb_from_mbox(adapter);
2988 if (!wrb) {
2989 status = -EBUSY;
2990 goto err;
2991 }
2992
2993 req = cmd.va;
2994
2995 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2996 OPCODE_COMMON_GET_FUNC_CONFIG,
2997 cmd.size, wrb, &cmd);
2998
2999 status = be_mbox_notify_wait(adapter);
3000 if (!status) {
3001 struct be_cmd_resp_get_func_config *resp = cmd.va;
3002 u32 desc_count = le32_to_cpu(resp->desc_count);
3003 struct be_nic_resource_desc *desc;
3004
3005 desc = be_get_nic_desc(resp->func_param, desc_count,
3006 sizeof(resp->func_param));
3007 if (!desc) {
3008 status = -EINVAL;
3009 goto err;
3010 }
3011
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003012 adapter->pf_number = desc->pf_num;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003013 adapter->max_pmac_cnt = le16_to_cpu(desc->unicast_mac_count);
3014 adapter->max_vlans = le16_to_cpu(desc->vlan_count);
3015 adapter->max_mcast_mac = le16_to_cpu(desc->mcast_mac_count);
3016 adapter->max_tx_queues = le16_to_cpu(desc->txq_count);
3017 adapter->max_rss_queues = le16_to_cpu(desc->rssq_count);
3018 adapter->max_rx_queues = le16_to_cpu(desc->rq_count);
3019
3020 adapter->max_event_queues = le16_to_cpu(desc->eq_count);
3021 adapter->if_cap_flags = le32_to_cpu(desc->cap_flags);
3022 }
3023err:
3024 mutex_unlock(&adapter->mbox_lock);
3025 pci_free_consistent(adapter->pdev, cmd.size,
3026 cmd.va, cmd.dma);
3027 return status;
3028}
3029
3030 /* Uses sync mcc */
3031int be_cmd_get_profile_config(struct be_adapter *adapter, u32 *cap_flags,
3032 u8 domain)
3033{
3034 struct be_mcc_wrb *wrb;
3035 struct be_cmd_req_get_profile_config *req;
3036 int status;
3037 struct be_dma_mem cmd;
3038
3039 memset(&cmd, 0, sizeof(struct be_dma_mem));
3040 cmd.size = sizeof(struct be_cmd_resp_get_profile_config);
3041 cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
3042 &cmd.dma);
3043 if (!cmd.va) {
3044 dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
3045 return -ENOMEM;
3046 }
3047
3048 spin_lock_bh(&adapter->mcc_lock);
3049
3050 wrb = wrb_from_mccq(adapter);
3051 if (!wrb) {
3052 status = -EBUSY;
3053 goto err;
3054 }
3055
3056 req = cmd.va;
3057
3058 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3059 OPCODE_COMMON_GET_PROFILE_CONFIG,
3060 cmd.size, wrb, &cmd);
3061
3062 req->type = ACTIVE_PROFILE_TYPE;
3063 req->hdr.domain = domain;
3064
3065 status = be_mcc_notify_wait(adapter);
3066 if (!status) {
3067 struct be_cmd_resp_get_profile_config *resp = cmd.va;
3068 u32 desc_count = le32_to_cpu(resp->desc_count);
3069 struct be_nic_resource_desc *desc;
3070
3071 desc = be_get_nic_desc(resp->func_param, desc_count,
3072 sizeof(resp->func_param));
3073
3074 if (!desc) {
3075 status = -EINVAL;
3076 goto err;
3077 }
3078 *cap_flags = le32_to_cpu(desc->cap_flags);
3079 }
3080err:
3081 spin_unlock_bh(&adapter->mcc_lock);
3082 pci_free_consistent(adapter->pdev, cmd.size,
3083 cmd.va, cmd.dma);
3084 return status;
3085}
3086
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003087/* Uses sync mcc */
3088int be_cmd_set_profile_config(struct be_adapter *adapter, u32 bps,
3089 u8 domain)
3090{
3091 struct be_mcc_wrb *wrb;
3092 struct be_cmd_req_set_profile_config *req;
3093 int status;
3094
3095 spin_lock_bh(&adapter->mcc_lock);
3096
3097 wrb = wrb_from_mccq(adapter);
3098 if (!wrb) {
3099 status = -EBUSY;
3100 goto err;
3101 }
3102
3103 req = embedded_payload(wrb);
3104
3105 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3106 OPCODE_COMMON_SET_PROFILE_CONFIG, sizeof(*req),
3107 wrb, NULL);
3108
3109 req->hdr.domain = domain;
3110 req->desc_count = cpu_to_le32(1);
3111
3112 req->nic_desc.desc_type = NIC_RESOURCE_DESC_TYPE_ID;
3113 req->nic_desc.desc_len = RESOURCE_DESC_SIZE;
3114 req->nic_desc.flags = (1 << QUN) | (1 << IMM) | (1 << NOSV);
3115 req->nic_desc.pf_num = adapter->pf_number;
3116 req->nic_desc.vf_num = domain;
3117
3118 /* Mark fields invalid */
3119 req->nic_desc.unicast_mac_count = 0xFFFF;
3120 req->nic_desc.mcc_count = 0xFFFF;
3121 req->nic_desc.vlan_count = 0xFFFF;
3122 req->nic_desc.mcast_mac_count = 0xFFFF;
3123 req->nic_desc.txq_count = 0xFFFF;
3124 req->nic_desc.rq_count = 0xFFFF;
3125 req->nic_desc.rssq_count = 0xFFFF;
3126 req->nic_desc.lro_count = 0xFFFF;
3127 req->nic_desc.cq_count = 0xFFFF;
3128 req->nic_desc.toe_conn_count = 0xFFFF;
3129 req->nic_desc.eq_count = 0xFFFF;
3130 req->nic_desc.link_param = 0xFF;
3131 req->nic_desc.bw_min = 0xFFFFFFFF;
3132 req->nic_desc.acpi_params = 0xFF;
3133 req->nic_desc.wol_param = 0x0F;
3134
3135 /* Change BW */
3136 req->nic_desc.bw_min = cpu_to_le32(bps);
3137 req->nic_desc.bw_max = cpu_to_le32(bps);
3138 status = be_mcc_notify_wait(adapter);
3139err:
3140 spin_unlock_bh(&adapter->mcc_lock);
3141 return status;
3142}
3143
Sathya Perla4c876612013-02-03 20:30:11 +00003144int be_cmd_get_if_id(struct be_adapter *adapter, struct be_vf_cfg *vf_cfg,
3145 int vf_num)
3146{
3147 struct be_mcc_wrb *wrb;
3148 struct be_cmd_req_get_iface_list *req;
3149 struct be_cmd_resp_get_iface_list *resp;
3150 int status;
3151
3152 spin_lock_bh(&adapter->mcc_lock);
3153
3154 wrb = wrb_from_mccq(adapter);
3155 if (!wrb) {
3156 status = -EBUSY;
3157 goto err;
3158 }
3159 req = embedded_payload(wrb);
3160
3161 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3162 OPCODE_COMMON_GET_IFACE_LIST, sizeof(*resp),
3163 wrb, NULL);
3164 req->hdr.domain = vf_num + 1;
3165
3166 status = be_mcc_notify_wait(adapter);
3167 if (!status) {
3168 resp = (struct be_cmd_resp_get_iface_list *)req;
3169 vf_cfg->if_handle = le32_to_cpu(resp->if_desc.if_id);
3170 }
3171
3172err:
3173 spin_unlock_bh(&adapter->mcc_lock);
3174 return status;
3175}
3176
Padmanabh Ratnakardcf7ebb2012-10-20 06:03:49 +00003177/* Uses sync mcc */
3178int be_cmd_enable_vf(struct be_adapter *adapter, u8 domain)
3179{
3180 struct be_mcc_wrb *wrb;
3181 struct be_cmd_enable_disable_vf *req;
3182 int status;
3183
3184 if (!lancer_chip(adapter))
3185 return 0;
3186
3187 spin_lock_bh(&adapter->mcc_lock);
3188
3189 wrb = wrb_from_mccq(adapter);
3190 if (!wrb) {
3191 status = -EBUSY;
3192 goto err;
3193 }
3194
3195 req = embedded_payload(wrb);
3196
3197 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3198 OPCODE_COMMON_ENABLE_DISABLE_VF, sizeof(*req),
3199 wrb, NULL);
3200
3201 req->hdr.domain = domain;
3202 req->enable = 1;
3203 status = be_mcc_notify_wait(adapter);
3204err:
3205 spin_unlock_bh(&adapter->mcc_lock);
3206 return status;
3207}
3208
Parav Pandit6a4ab662012-03-26 14:27:12 +00003209int be_roce_mcc_cmd(void *netdev_handle, void *wrb_payload,
3210 int wrb_payload_size, u16 *cmd_status, u16 *ext_status)
3211{
3212 struct be_adapter *adapter = netdev_priv(netdev_handle);
3213 struct be_mcc_wrb *wrb;
3214 struct be_cmd_req_hdr *hdr = (struct be_cmd_req_hdr *) wrb_payload;
3215 struct be_cmd_req_hdr *req;
3216 struct be_cmd_resp_hdr *resp;
3217 int status;
3218
3219 spin_lock_bh(&adapter->mcc_lock);
3220
3221 wrb = wrb_from_mccq(adapter);
3222 if (!wrb) {
3223 status = -EBUSY;
3224 goto err;
3225 }
3226 req = embedded_payload(wrb);
3227 resp = embedded_payload(wrb);
3228
3229 be_wrb_cmd_hdr_prepare(req, hdr->subsystem,
3230 hdr->opcode, wrb_payload_size, wrb, NULL);
3231 memcpy(req, wrb_payload, wrb_payload_size);
3232 be_dws_cpu_to_le(req, wrb_payload_size);
3233
3234 status = be_mcc_notify_wait(adapter);
3235 if (cmd_status)
3236 *cmd_status = (status & 0xffff);
3237 if (ext_status)
3238 *ext_status = 0;
3239 memcpy(wrb_payload, resp, sizeof(*resp) + resp->response_length);
3240 be_dws_le_to_cpu(wrb_payload, sizeof(*resp) + resp->response_length);
3241err:
3242 spin_unlock_bh(&adapter->mcc_lock);
3243 return status;
3244}
3245EXPORT_SYMBOL(be_roce_mcc_cmd);