blob: 14d185b10cda61165d31509a3353aa54be255e39 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Francois Romieu07d3f512007-02-21 22:40:46 +01002 * r8169.c: RealTek 8169/8168/8101 ethernet driver.
3 *
4 * Copyright (c) 2002 ShuChen <shuchen@realtek.com.tw>
5 * Copyright (c) 2003 - 2007 Francois Romieu <romieu@fr.zoreil.com>
6 * Copyright (c) a lot of people too. Please respect their work.
7 *
8 * See MAINTAINERS file for support contact information.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 */
10
11#include <linux/module.h>
12#include <linux/moduleparam.h>
13#include <linux/pci.h>
14#include <linux/netdevice.h>
15#include <linux/etherdevice.h>
16#include <linux/delay.h>
17#include <linux/ethtool.h>
Heiner Kallweitf1e911d2018-07-17 22:51:26 +020018#include <linux/phy.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070019#include <linux/if_vlan.h>
20#include <linux/crc32.h>
21#include <linux/in.h>
Heiner Kallweit098b01a2018-08-10 22:37:31 +020022#include <linux/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070023#include <linux/ip.h>
24#include <linux/tcp.h>
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000025#include <linux/interrupt.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070026#include <linux/dma-mapping.h>
Rafael J. Wysockie1759442010-03-14 14:33:51 +000027#include <linux/pm_runtime.h>
françois romieubca03d52011-01-03 15:07:31 +000028#include <linux/firmware.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040029#include <linux/prefetch.h>
hayeswange9746042014-07-11 16:25:58 +080030#include <linux/ipv6.h>
31#include <net/ip6_checksum.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070032
Linus Torvalds1da177e2005-04-16 15:20:36 -070033#define MODULENAME "r8169"
Linus Torvalds1da177e2005-04-16 15:20:36 -070034
françois romieubca03d52011-01-03 15:07:31 +000035#define FIRMWARE_8168D_1 "rtl_nic/rtl8168d-1.fw"
36#define FIRMWARE_8168D_2 "rtl_nic/rtl8168d-2.fw"
hayeswang01dc7fe2011-03-21 01:50:28 +000037#define FIRMWARE_8168E_1 "rtl_nic/rtl8168e-1.fw"
38#define FIRMWARE_8168E_2 "rtl_nic/rtl8168e-2.fw"
Hayes Wang70090422011-07-06 15:58:06 +080039#define FIRMWARE_8168E_3 "rtl_nic/rtl8168e-3.fw"
Hayes Wangc2218922011-09-06 16:55:18 +080040#define FIRMWARE_8168F_1 "rtl_nic/rtl8168f-1.fw"
41#define FIRMWARE_8168F_2 "rtl_nic/rtl8168f-2.fw"
Hayes Wang5a5e4442011-02-22 17:26:21 +080042#define FIRMWARE_8105E_1 "rtl_nic/rtl8105e-1.fw"
Hayes Wang7e18dca2012-03-30 14:33:02 +080043#define FIRMWARE_8402_1 "rtl_nic/rtl8402-1.fw"
Hayes Wangb3d7b2f2012-03-30 14:48:06 +080044#define FIRMWARE_8411_1 "rtl_nic/rtl8411-1.fw"
hayeswang45dd95c2013-07-08 17:09:01 +080045#define FIRMWARE_8411_2 "rtl_nic/rtl8411-2.fw"
Hayes Wang5598bfe2012-07-02 17:23:21 +080046#define FIRMWARE_8106E_1 "rtl_nic/rtl8106e-1.fw"
hayeswang58152cd2013-04-01 22:23:42 +000047#define FIRMWARE_8106E_2 "rtl_nic/rtl8106e-2.fw"
hayeswangbeb330a2013-04-01 22:23:39 +000048#define FIRMWARE_8168G_2 "rtl_nic/rtl8168g-2.fw"
hayeswang57538c42013-04-01 22:23:40 +000049#define FIRMWARE_8168G_3 "rtl_nic/rtl8168g-3.fw"
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +080050#define FIRMWARE_8168H_1 "rtl_nic/rtl8168h-1.fw"
51#define FIRMWARE_8168H_2 "rtl_nic/rtl8168h-2.fw"
52#define FIRMWARE_8107E_1 "rtl_nic/rtl8107e-1.fw"
53#define FIRMWARE_8107E_2 "rtl_nic/rtl8107e-2.fw"
françois romieubca03d52011-01-03 15:07:31 +000054
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +020055#define R8169_MSG_DEFAULT \
Francois Romieuf0e837d2005-09-30 16:54:02 -070056 (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN)
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +020057
Julien Ducourthial477206a2012-05-09 00:00:06 +020058#define TX_SLOTS_AVAIL(tp) \
59 (tp->dirty_tx + NUM_TX_DESC - tp->cur_tx)
60
61/* A skbuff with nr_frags needs nr_frags+1 entries in the tx queue */
62#define TX_FRAGS_READY_FOR(tp,nr_frags) \
63 (TX_SLOTS_AVAIL(tp) >= (nr_frags + 1))
Linus Torvalds1da177e2005-04-16 15:20:36 -070064
Linus Torvalds1da177e2005-04-16 15:20:36 -070065/* Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
66 The RTL chips use a 64 element hash table based on the Ethernet CRC. */
Arjan van de Venf71e1302006-03-03 21:33:57 -050067static const int multicast_filter_limit = 32;
Linus Torvalds1da177e2005-04-16 15:20:36 -070068
Michal Schmidtaee77e42012-09-09 13:55:26 +000069#define TX_DMA_BURST 7 /* Maximum PCI burst, '7' is unlimited */
Linus Torvalds1da177e2005-04-16 15:20:36 -070070#define InterFrameGap 0x03 /* 3 means InterFrameGap = the shortest one */
71
72#define R8169_REGS_SIZE 256
Heiner Kallweit1d0254d2018-04-17 23:25:46 +020073#define R8169_RX_BUF_SIZE (SZ_16K - 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -070074#define NUM_TX_DESC 64 /* Number of Tx descriptor registers */
Timo Teräs9fba0812013-01-15 21:01:24 +000075#define NUM_RX_DESC 256U /* Number of Rx descriptor registers */
Linus Torvalds1da177e2005-04-16 15:20:36 -070076#define R8169_TX_RING_BYTES (NUM_TX_DESC * sizeof(struct TxDesc))
77#define R8169_RX_RING_BYTES (NUM_RX_DESC * sizeof(struct RxDesc))
78
79#define RTL8169_TX_TIMEOUT (6*HZ)
Linus Torvalds1da177e2005-04-16 15:20:36 -070080
81/* write/read MMIO register */
Andy Shevchenko1ef72862018-03-01 13:27:34 +020082#define RTL_W8(tp, reg, val8) writeb((val8), tp->mmio_addr + (reg))
83#define RTL_W16(tp, reg, val16) writew((val16), tp->mmio_addr + (reg))
84#define RTL_W32(tp, reg, val32) writel((val32), tp->mmio_addr + (reg))
85#define RTL_R8(tp, reg) readb(tp->mmio_addr + (reg))
86#define RTL_R16(tp, reg) readw(tp->mmio_addr + (reg))
87#define RTL_R32(tp, reg) readl(tp->mmio_addr + (reg))
Linus Torvalds1da177e2005-04-16 15:20:36 -070088
89enum mac_version {
Francois Romieu85bffe62011-04-27 08:22:39 +020090 RTL_GIGA_MAC_VER_01 = 0,
91 RTL_GIGA_MAC_VER_02,
92 RTL_GIGA_MAC_VER_03,
93 RTL_GIGA_MAC_VER_04,
94 RTL_GIGA_MAC_VER_05,
95 RTL_GIGA_MAC_VER_06,
96 RTL_GIGA_MAC_VER_07,
97 RTL_GIGA_MAC_VER_08,
98 RTL_GIGA_MAC_VER_09,
99 RTL_GIGA_MAC_VER_10,
100 RTL_GIGA_MAC_VER_11,
101 RTL_GIGA_MAC_VER_12,
102 RTL_GIGA_MAC_VER_13,
103 RTL_GIGA_MAC_VER_14,
104 RTL_GIGA_MAC_VER_15,
105 RTL_GIGA_MAC_VER_16,
106 RTL_GIGA_MAC_VER_17,
107 RTL_GIGA_MAC_VER_18,
108 RTL_GIGA_MAC_VER_19,
109 RTL_GIGA_MAC_VER_20,
110 RTL_GIGA_MAC_VER_21,
111 RTL_GIGA_MAC_VER_22,
112 RTL_GIGA_MAC_VER_23,
113 RTL_GIGA_MAC_VER_24,
114 RTL_GIGA_MAC_VER_25,
115 RTL_GIGA_MAC_VER_26,
116 RTL_GIGA_MAC_VER_27,
117 RTL_GIGA_MAC_VER_28,
118 RTL_GIGA_MAC_VER_29,
119 RTL_GIGA_MAC_VER_30,
120 RTL_GIGA_MAC_VER_31,
121 RTL_GIGA_MAC_VER_32,
122 RTL_GIGA_MAC_VER_33,
Hayes Wang70090422011-07-06 15:58:06 +0800123 RTL_GIGA_MAC_VER_34,
Hayes Wangc2218922011-09-06 16:55:18 +0800124 RTL_GIGA_MAC_VER_35,
125 RTL_GIGA_MAC_VER_36,
Hayes Wang7e18dca2012-03-30 14:33:02 +0800126 RTL_GIGA_MAC_VER_37,
Hayes Wangb3d7b2f2012-03-30 14:48:06 +0800127 RTL_GIGA_MAC_VER_38,
Hayes Wang5598bfe2012-07-02 17:23:21 +0800128 RTL_GIGA_MAC_VER_39,
Hayes Wangc5583862012-07-02 17:23:22 +0800129 RTL_GIGA_MAC_VER_40,
130 RTL_GIGA_MAC_VER_41,
hayeswang57538c42013-04-01 22:23:40 +0000131 RTL_GIGA_MAC_VER_42,
hayeswang58152cd2013-04-01 22:23:42 +0000132 RTL_GIGA_MAC_VER_43,
hayeswang45dd95c2013-07-08 17:09:01 +0800133 RTL_GIGA_MAC_VER_44,
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800134 RTL_GIGA_MAC_VER_45,
135 RTL_GIGA_MAC_VER_46,
136 RTL_GIGA_MAC_VER_47,
137 RTL_GIGA_MAC_VER_48,
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800138 RTL_GIGA_MAC_VER_49,
139 RTL_GIGA_MAC_VER_50,
140 RTL_GIGA_MAC_VER_51,
Francois Romieu85bffe62011-04-27 08:22:39 +0200141 RTL_GIGA_MAC_NONE = 0xff,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700142};
143
Francois Romieud58d46b2011-05-03 16:38:29 +0200144#define JUMBO_1K ETH_DATA_LEN
145#define JUMBO_4K (4*1024 - ETH_HLEN - 2)
146#define JUMBO_6K (6*1024 - ETH_HLEN - 2)
147#define JUMBO_7K (7*1024 - ETH_HLEN - 2)
148#define JUMBO_9K (9*1024 - ETH_HLEN - 2)
149
Jesper Juhl3c6bee12006-01-09 20:54:01 -0800150static const struct {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700151 const char *name;
Francois Romieu85bffe62011-04-27 08:22:39 +0200152 const char *fw_name;
153} rtl_chip_infos[] = {
154 /* PCI devices. */
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +0200155 [RTL_GIGA_MAC_VER_01] = {"RTL8169" },
156 [RTL_GIGA_MAC_VER_02] = {"RTL8169s" },
157 [RTL_GIGA_MAC_VER_03] = {"RTL8110s" },
158 [RTL_GIGA_MAC_VER_04] = {"RTL8169sb/8110sb" },
159 [RTL_GIGA_MAC_VER_05] = {"RTL8169sc/8110sc" },
160 [RTL_GIGA_MAC_VER_06] = {"RTL8169sc/8110sc" },
Francois Romieu85bffe62011-04-27 08:22:39 +0200161 /* PCI-E devices. */
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +0200162 [RTL_GIGA_MAC_VER_07] = {"RTL8102e" },
163 [RTL_GIGA_MAC_VER_08] = {"RTL8102e" },
164 [RTL_GIGA_MAC_VER_09] = {"RTL8102e" },
165 [RTL_GIGA_MAC_VER_10] = {"RTL8101e" },
166 [RTL_GIGA_MAC_VER_11] = {"RTL8168b/8111b" },
167 [RTL_GIGA_MAC_VER_12] = {"RTL8168b/8111b" },
168 [RTL_GIGA_MAC_VER_13] = {"RTL8101e" },
169 [RTL_GIGA_MAC_VER_14] = {"RTL8100e" },
170 [RTL_GIGA_MAC_VER_15] = {"RTL8100e" },
171 [RTL_GIGA_MAC_VER_16] = {"RTL8101e" },
172 [RTL_GIGA_MAC_VER_17] = {"RTL8168b/8111b" },
173 [RTL_GIGA_MAC_VER_18] = {"RTL8168cp/8111cp" },
174 [RTL_GIGA_MAC_VER_19] = {"RTL8168c/8111c" },
175 [RTL_GIGA_MAC_VER_20] = {"RTL8168c/8111c" },
176 [RTL_GIGA_MAC_VER_21] = {"RTL8168c/8111c" },
177 [RTL_GIGA_MAC_VER_22] = {"RTL8168c/8111c" },
178 [RTL_GIGA_MAC_VER_23] = {"RTL8168cp/8111cp" },
179 [RTL_GIGA_MAC_VER_24] = {"RTL8168cp/8111cp" },
180 [RTL_GIGA_MAC_VER_25] = {"RTL8168d/8111d", FIRMWARE_8168D_1},
181 [RTL_GIGA_MAC_VER_26] = {"RTL8168d/8111d", FIRMWARE_8168D_2},
182 [RTL_GIGA_MAC_VER_27] = {"RTL8168dp/8111dp" },
183 [RTL_GIGA_MAC_VER_28] = {"RTL8168dp/8111dp" },
184 [RTL_GIGA_MAC_VER_29] = {"RTL8105e", FIRMWARE_8105E_1},
185 [RTL_GIGA_MAC_VER_30] = {"RTL8105e", FIRMWARE_8105E_1},
186 [RTL_GIGA_MAC_VER_31] = {"RTL8168dp/8111dp" },
187 [RTL_GIGA_MAC_VER_32] = {"RTL8168e/8111e", FIRMWARE_8168E_1},
188 [RTL_GIGA_MAC_VER_33] = {"RTL8168e/8111e", FIRMWARE_8168E_2},
189 [RTL_GIGA_MAC_VER_34] = {"RTL8168evl/8111evl", FIRMWARE_8168E_3},
190 [RTL_GIGA_MAC_VER_35] = {"RTL8168f/8111f", FIRMWARE_8168F_1},
191 [RTL_GIGA_MAC_VER_36] = {"RTL8168f/8111f", FIRMWARE_8168F_2},
192 [RTL_GIGA_MAC_VER_37] = {"RTL8402", FIRMWARE_8402_1 },
193 [RTL_GIGA_MAC_VER_38] = {"RTL8411", FIRMWARE_8411_1 },
194 [RTL_GIGA_MAC_VER_39] = {"RTL8106e", FIRMWARE_8106E_1},
195 [RTL_GIGA_MAC_VER_40] = {"RTL8168g/8111g", FIRMWARE_8168G_2},
196 [RTL_GIGA_MAC_VER_41] = {"RTL8168g/8111g" },
197 [RTL_GIGA_MAC_VER_42] = {"RTL8168g/8111g", FIRMWARE_8168G_3},
198 [RTL_GIGA_MAC_VER_43] = {"RTL8106e", FIRMWARE_8106E_2},
199 [RTL_GIGA_MAC_VER_44] = {"RTL8411", FIRMWARE_8411_2 },
200 [RTL_GIGA_MAC_VER_45] = {"RTL8168h/8111h", FIRMWARE_8168H_1},
201 [RTL_GIGA_MAC_VER_46] = {"RTL8168h/8111h", FIRMWARE_8168H_2},
202 [RTL_GIGA_MAC_VER_47] = {"RTL8107e", FIRMWARE_8107E_1},
203 [RTL_GIGA_MAC_VER_48] = {"RTL8107e", FIRMWARE_8107E_2},
204 [RTL_GIGA_MAC_VER_49] = {"RTL8168ep/8111ep" },
205 [RTL_GIGA_MAC_VER_50] = {"RTL8168ep/8111ep" },
206 [RTL_GIGA_MAC_VER_51] = {"RTL8168ep/8111ep" },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700207};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700208
Francois Romieubcf0bf92006-07-26 23:14:13 +0200209enum cfg_version {
210 RTL_CFG_0 = 0x00,
211 RTL_CFG_1,
212 RTL_CFG_2
213};
214
Benoit Taine9baa3c32014-08-08 15:56:03 +0200215static const struct pci_device_id rtl8169_pci_tbl[] = {
Francois Romieubcf0bf92006-07-26 23:14:13 +0200216 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8129), 0, 0, RTL_CFG_0 },
Francois Romieud2eed8c2006-08-31 22:01:07 +0200217 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8136), 0, 0, RTL_CFG_2 },
Chun-Hao Lin610c9082016-12-27 16:29:43 +0800218 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8161), 0, 0, RTL_CFG_1 },
Francois Romieud81bf552006-09-20 21:31:20 +0200219 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8167), 0, 0, RTL_CFG_0 },
Francois Romieu07ce4062007-02-23 23:36:39 +0100220 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8168), 0, 0, RTL_CFG_1 },
Francois Romieubcf0bf92006-07-26 23:14:13 +0200221 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8169), 0, 0, RTL_CFG_0 },
Francois Romieu2a35cfa2012-08-31 23:06:17 +0200222 { PCI_VENDOR_ID_DLINK, 0x4300,
223 PCI_VENDOR_ID_DLINK, 0x4b10, 0, 0, RTL_CFG_1 },
Francois Romieubcf0bf92006-07-26 23:14:13 +0200224 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4300), 0, 0, RTL_CFG_0 },
Lennart Sorensen93a3aa22011-07-28 13:18:11 +0000225 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4302), 0, 0, RTL_CFG_0 },
Francois Romieubc1660b2007-10-12 23:58:09 +0200226 { PCI_DEVICE(PCI_VENDOR_ID_AT, 0xc107), 0, 0, RTL_CFG_0 },
Francois Romieubcf0bf92006-07-26 23:14:13 +0200227 { PCI_DEVICE(0x16ec, 0x0116), 0, 0, RTL_CFG_0 },
228 { PCI_VENDOR_ID_LINKSYS, 0x1032,
229 PCI_ANY_ID, 0x0024, 0, 0, RTL_CFG_0 },
Ciaran McCreesh11d2e282007-11-01 22:48:15 +0100230 { 0x0001, 0x8168,
231 PCI_ANY_ID, 0x2410, 0, 0, RTL_CFG_2 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700232 {0,},
233};
234
235MODULE_DEVICE_TABLE(pci, rtl8169_pci_tbl);
236
Ard Biesheuvel27896c82016-05-14 22:40:15 +0200237static int use_dac = -1;
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200238static struct {
239 u32 msg_enable;
240} debug = { -1 };
Linus Torvalds1da177e2005-04-16 15:20:36 -0700241
Francois Romieu07d3f512007-02-21 22:40:46 +0100242enum rtl_registers {
243 MAC0 = 0, /* Ethernet hardware address. */
Francois Romieu773d2022007-01-31 23:47:43 +0100244 MAC4 = 4,
Francois Romieu07d3f512007-02-21 22:40:46 +0100245 MAR0 = 8, /* Multicast filter. */
246 CounterAddrLow = 0x10,
247 CounterAddrHigh = 0x14,
248 TxDescStartAddrLow = 0x20,
249 TxDescStartAddrHigh = 0x24,
250 TxHDescStartAddrLow = 0x28,
251 TxHDescStartAddrHigh = 0x2c,
252 FLASH = 0x30,
253 ERSR = 0x36,
254 ChipCmd = 0x37,
255 TxPoll = 0x38,
256 IntrMask = 0x3c,
257 IntrStatus = 0x3e,
Francois Romieu2b7b4312011-04-18 22:53:24 -0700258
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800259 TxConfig = 0x40,
260#define TXCFG_AUTO_FIFO (1 << 7) /* 8111e-vl */
261#define TXCFG_EMPTY (1 << 11) /* 8111e-vl */
262
263 RxConfig = 0x44,
264#define RX128_INT_EN (1 << 15) /* 8111c and later */
265#define RX_MULTI_EN (1 << 14) /* 8111c only */
266#define RXCFG_FIFO_SHIFT 13
267 /* No threshold before first PCI xfer */
268#define RX_FIFO_THRESH (7 << RXCFG_FIFO_SHIFT)
hayeswangbeb330a2013-04-01 22:23:39 +0000269#define RX_EARLY_OFF (1 << 11)
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800270#define RXCFG_DMA_SHIFT 8
271 /* Unlimited maximum PCI burst. */
272#define RX_DMA_BURST (7 << RXCFG_DMA_SHIFT)
Francois Romieu2b7b4312011-04-18 22:53:24 -0700273
Francois Romieu07d3f512007-02-21 22:40:46 +0100274 RxMissed = 0x4c,
275 Cfg9346 = 0x50,
276 Config0 = 0x51,
277 Config1 = 0x52,
278 Config2 = 0x53,
Francois Romieud387b422012-04-17 11:12:01 +0200279#define PME_SIGNAL (1 << 5) /* 8168c and later */
280
Francois Romieu07d3f512007-02-21 22:40:46 +0100281 Config3 = 0x54,
282 Config4 = 0x55,
283 Config5 = 0x56,
284 MultiIntr = 0x5c,
285 PHYAR = 0x60,
Francois Romieu07d3f512007-02-21 22:40:46 +0100286 PHYstatus = 0x6c,
287 RxMaxSize = 0xda,
288 CPlusCmd = 0xe0,
289 IntrMitigate = 0xe2,
Francois Romieu50970832017-10-27 13:24:49 +0300290
291#define RTL_COALESCE_MASK 0x0f
292#define RTL_COALESCE_SHIFT 4
293#define RTL_COALESCE_T_MAX (RTL_COALESCE_MASK)
294#define RTL_COALESCE_FRAME_MAX (RTL_COALESCE_MASK << 2)
295
Francois Romieu07d3f512007-02-21 22:40:46 +0100296 RxDescAddrLow = 0xe4,
297 RxDescAddrHigh = 0xe8,
françois romieuf0298f82011-01-03 15:07:42 +0000298 EarlyTxThres = 0xec, /* 8169. Unit of 32 bytes. */
299
300#define NoEarlyTx 0x3f /* Max value : no early transmit. */
301
302 MaxTxPacketSize = 0xec, /* 8101/8168. Unit of 128 bytes. */
303
304#define TxPacketMax (8064 >> 7)
Hayes Wang3090bd92011-09-06 16:55:15 +0800305#define EarlySize 0x27
françois romieuf0298f82011-01-03 15:07:42 +0000306
Francois Romieu07d3f512007-02-21 22:40:46 +0100307 FuncEvent = 0xf0,
308 FuncEventMask = 0xf4,
309 FuncPresetState = 0xf8,
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800310 IBCR0 = 0xf8,
311 IBCR2 = 0xf9,
312 IBIMR0 = 0xfa,
313 IBISR0 = 0xfb,
Francois Romieu07d3f512007-02-21 22:40:46 +0100314 FuncForceEvent = 0xfc,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700315};
316
Francois Romieuf162a5d2008-06-01 22:37:49 +0200317enum rtl8168_8101_registers {
318 CSIDR = 0x64,
319 CSIAR = 0x68,
320#define CSIAR_FLAG 0x80000000
321#define CSIAR_WRITE_CMD 0x80000000
Heiner Kallweitff1d7332018-05-02 21:39:56 +0200322#define CSIAR_BYTE_ENABLE 0x0000f000
323#define CSIAR_ADDR_MASK 0x00000fff
françois romieu065c27c2011-01-03 15:08:12 +0000324 PMCH = 0x6f,
Francois Romieuf162a5d2008-06-01 22:37:49 +0200325 EPHYAR = 0x80,
326#define EPHYAR_FLAG 0x80000000
327#define EPHYAR_WRITE_CMD 0x80000000
328#define EPHYAR_REG_MASK 0x1f
329#define EPHYAR_REG_SHIFT 16
330#define EPHYAR_DATA_MASK 0xffff
Hayes Wang5a5e4442011-02-22 17:26:21 +0800331 DLLPR = 0xd0,
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800332#define PFM_EN (1 << 6)
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800333#define TX_10M_PS_EN (1 << 7)
Francois Romieuf162a5d2008-06-01 22:37:49 +0200334 DBG_REG = 0xd1,
335#define FIX_NAK_1 (1 << 4)
336#define FIX_NAK_2 (1 << 3)
Hayes Wang5a5e4442011-02-22 17:26:21 +0800337 TWSI = 0xd2,
338 MCU = 0xd3,
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800339#define NOW_IS_OOB (1 << 7)
Hayes Wangc5583862012-07-02 17:23:22 +0800340#define TX_EMPTY (1 << 5)
341#define RX_EMPTY (1 << 4)
342#define RXTX_EMPTY (TX_EMPTY | RX_EMPTY)
Hayes Wang5a5e4442011-02-22 17:26:21 +0800343#define EN_NDP (1 << 3)
344#define EN_OOB_RESET (1 << 2)
Hayes Wangc5583862012-07-02 17:23:22 +0800345#define LINK_LIST_RDY (1 << 1)
françois romieudaf9df62009-10-07 12:44:20 +0000346 EFUSEAR = 0xdc,
347#define EFUSEAR_FLAG 0x80000000
348#define EFUSEAR_WRITE_CMD 0x80000000
349#define EFUSEAR_READ_CMD 0x00000000
350#define EFUSEAR_REG_MASK 0x03ff
351#define EFUSEAR_REG_SHIFT 8
352#define EFUSEAR_DATA_MASK 0xff
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800353 MISC_1 = 0xf2,
354#define PFM_D3COLD_EN (1 << 6)
Francois Romieuf162a5d2008-06-01 22:37:49 +0200355};
356
françois romieuc0e45c12011-01-03 15:08:04 +0000357enum rtl8168_registers {
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800358 LED_FREQ = 0x1a,
359 EEE_LED = 0x1b,
françois romieub646d902011-01-03 15:08:21 +0000360 ERIDR = 0x70,
361 ERIAR = 0x74,
362#define ERIAR_FLAG 0x80000000
363#define ERIAR_WRITE_CMD 0x80000000
364#define ERIAR_READ_CMD 0x00000000
365#define ERIAR_ADDR_BYTE_ALIGN 4
françois romieub646d902011-01-03 15:08:21 +0000366#define ERIAR_TYPE_SHIFT 16
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800367#define ERIAR_EXGMAC (0x00 << ERIAR_TYPE_SHIFT)
368#define ERIAR_MSIX (0x01 << ERIAR_TYPE_SHIFT)
369#define ERIAR_ASF (0x02 << ERIAR_TYPE_SHIFT)
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800370#define ERIAR_OOB (0x02 << ERIAR_TYPE_SHIFT)
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800371#define ERIAR_MASK_SHIFT 12
372#define ERIAR_MASK_0001 (0x1 << ERIAR_MASK_SHIFT)
373#define ERIAR_MASK_0011 (0x3 << ERIAR_MASK_SHIFT)
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800374#define ERIAR_MASK_0100 (0x4 << ERIAR_MASK_SHIFT)
Hayes Wangc5583862012-07-02 17:23:22 +0800375#define ERIAR_MASK_0101 (0x5 << ERIAR_MASK_SHIFT)
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800376#define ERIAR_MASK_1111 (0xf << ERIAR_MASK_SHIFT)
françois romieuc0e45c12011-01-03 15:08:04 +0000377 EPHY_RXER_NUM = 0x7c,
378 OCPDR = 0xb0, /* OCP GPHY access */
379#define OCPDR_WRITE_CMD 0x80000000
380#define OCPDR_READ_CMD 0x00000000
381#define OCPDR_REG_MASK 0x7f
382#define OCPDR_GPHY_REG_SHIFT 16
383#define OCPDR_DATA_MASK 0xffff
384 OCPAR = 0xb4,
385#define OCPAR_FLAG 0x80000000
386#define OCPAR_GPHY_WRITE_CMD 0x8000f060
387#define OCPAR_GPHY_READ_CMD 0x0000f060
Hayes Wangc5583862012-07-02 17:23:22 +0800388 GPHY_OCP = 0xb8,
hayeswang01dc7fe2011-03-21 01:50:28 +0000389 RDSAR1 = 0xd0, /* 8168c only. Undocumented on 8168dp */
390 MISC = 0xf0, /* 8168e only. */
Francois Romieucecb5fd2011-04-01 10:21:07 +0200391#define TXPLA_RST (1 << 29)
Hayes Wang5598bfe2012-07-02 17:23:21 +0800392#define DISABLE_LAN_EN (1 << 23) /* Enable GPIO pin */
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800393#define PWM_EN (1 << 22)
Hayes Wangc5583862012-07-02 17:23:22 +0800394#define RXDV_GATED_EN (1 << 19)
Hayes Wang5598bfe2012-07-02 17:23:21 +0800395#define EARLY_TALLY_EN (1 << 16)
françois romieuc0e45c12011-01-03 15:08:04 +0000396};
397
Francois Romieu07d3f512007-02-21 22:40:46 +0100398enum rtl_register_content {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700399 /* InterruptStatusBits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100400 SYSErr = 0x8000,
401 PCSTimeout = 0x4000,
402 SWInt = 0x0100,
403 TxDescUnavail = 0x0080,
404 RxFIFOOver = 0x0040,
405 LinkChg = 0x0020,
406 RxOverflow = 0x0010,
407 TxErr = 0x0008,
408 TxOK = 0x0004,
409 RxErr = 0x0002,
410 RxOK = 0x0001,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700411
412 /* RxStatusDesc */
David S. Miller8decf862011-09-22 03:23:13 -0400413 RxBOVF = (1 << 24),
Francois Romieu9dccf612006-05-14 12:31:17 +0200414 RxFOVF = (1 << 23),
415 RxRWT = (1 << 22),
416 RxRES = (1 << 21),
417 RxRUNT = (1 << 20),
418 RxCRC = (1 << 19),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700419
420 /* ChipCmdBits */
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800421 StopReq = 0x80,
Francois Romieu07d3f512007-02-21 22:40:46 +0100422 CmdReset = 0x10,
423 CmdRxEnb = 0x08,
424 CmdTxEnb = 0x04,
425 RxBufEmpty = 0x01,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700426
Francois Romieu275391a2007-02-23 23:50:28 +0100427 /* TXPoll register p.5 */
428 HPQ = 0x80, /* Poll cmd on the high prio queue */
429 NPQ = 0x40, /* Poll cmd on the low prio queue */
430 FSWInt = 0x01, /* Forced software interrupt */
431
Linus Torvalds1da177e2005-04-16 15:20:36 -0700432 /* Cfg9346Bits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100433 Cfg9346_Lock = 0x00,
434 Cfg9346_Unlock = 0xc0,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700435
436 /* rx_mode_bits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100437 AcceptErr = 0x20,
438 AcceptRunt = 0x10,
439 AcceptBroadcast = 0x08,
440 AcceptMulticast = 0x04,
441 AcceptMyPhys = 0x02,
442 AcceptAllPhys = 0x01,
Francois Romieu1687b562011-07-19 17:21:29 +0200443#define RX_CONFIG_ACCEPT_MASK 0x3f
Linus Torvalds1da177e2005-04-16 15:20:36 -0700444
Linus Torvalds1da177e2005-04-16 15:20:36 -0700445 /* TxConfigBits */
446 TxInterFrameGapShift = 24,
447 TxDMAShift = 8, /* DMA burst value (0-7) is shift this many bits */
448
Francois Romieu5d06a992006-02-23 00:47:58 +0100449 /* Config1 register p.24 */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200450 LEDS1 = (1 << 7),
451 LEDS0 = (1 << 6),
Francois Romieuf162a5d2008-06-01 22:37:49 +0200452 Speed_down = (1 << 4),
453 MEMMAP = (1 << 3),
454 IOMAP = (1 << 2),
455 VPD = (1 << 1),
Francois Romieu5d06a992006-02-23 00:47:58 +0100456 PMEnable = (1 << 0), /* Power Management Enable */
457
Francois Romieu6dccd162007-02-13 23:38:05 +0100458 /* Config2 register p. 25 */
hayeswang57538c42013-04-01 22:23:40 +0000459 ClkReqEn = (1 << 7), /* Clock Request Enable */
françois romieu2ca6cf02011-12-15 08:37:43 +0000460 MSIEnable = (1 << 5), /* 8169 only. Reserved in the 8168. */
Francois Romieu6dccd162007-02-13 23:38:05 +0100461 PCI_Clock_66MHz = 0x01,
462 PCI_Clock_33MHz = 0x00,
463
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100464 /* Config3 register p.25 */
465 MagicPacket = (1 << 5), /* Wake up when receives a Magic Packet */
466 LinkUp = (1 << 4), /* Wake up when the cable connection is re-established */
Francois Romieud58d46b2011-05-03 16:38:29 +0200467 Jumbo_En0 = (1 << 2), /* 8168 only. Reserved in the 8168b */
hayeswangb51ecea2014-07-09 14:52:51 +0800468 Rdy_to_L23 = (1 << 1), /* L23 Enable */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200469 Beacon_en = (1 << 0), /* 8168 only. Reserved in the 8168b */
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100470
Francois Romieud58d46b2011-05-03 16:38:29 +0200471 /* Config4 register */
472 Jumbo_En1 = (1 << 1), /* 8168 only. Reserved in the 8168b */
473
Francois Romieu5d06a992006-02-23 00:47:58 +0100474 /* Config5 register p.27 */
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100475 BWF = (1 << 6), /* Accept Broadcast wakeup frame */
476 MWF = (1 << 5), /* Accept Multicast wakeup frame */
477 UWF = (1 << 4), /* Accept Unicast wakeup frame */
Francois Romieucecb5fd2011-04-01 10:21:07 +0200478 Spi_en = (1 << 3),
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100479 LanWake = (1 << 1), /* LanWake enable/disable */
Francois Romieu5d06a992006-02-23 00:47:58 +0100480 PMEStatus = (1 << 0), /* PME status can be reset by PCI RST# */
hayeswang57538c42013-04-01 22:23:40 +0000481 ASPM_en = (1 << 0), /* ASPM enable */
Francois Romieu5d06a992006-02-23 00:47:58 +0100482
Linus Torvalds1da177e2005-04-16 15:20:36 -0700483 /* CPlusCmd p.31 */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200484 EnableBist = (1 << 15), // 8168 8101
485 Mac_dbgo_oe = (1 << 14), // 8168 8101
486 Normal_mode = (1 << 13), // unused
487 Force_half_dup = (1 << 12), // 8168 8101
488 Force_rxflow_en = (1 << 11), // 8168 8101
489 Force_txflow_en = (1 << 10), // 8168 8101
490 Cxpl_dbg_sel = (1 << 9), // 8168 8101
491 ASF = (1 << 8), // 8168 8101
492 PktCntrDisable = (1 << 7), // 8168 8101
493 Mac_dbgo_sel = 0x001c, // 8168
Linus Torvalds1da177e2005-04-16 15:20:36 -0700494 RxVlan = (1 << 6),
495 RxChkSum = (1 << 5),
496 PCIDAC = (1 << 4),
497 PCIMulRW = (1 << 3),
Heiner Kallweit9a3c81f2018-04-28 22:19:21 +0200498#define INTT_MASK GENMASK(1, 0)
Francois Romieu0e485152007-02-20 00:00:26 +0100499 INTT_0 = 0x0000, // 8168
500 INTT_1 = 0x0001, // 8168
501 INTT_2 = 0x0002, // 8168
502 INTT_3 = 0x0003, // 8168
Linus Torvalds1da177e2005-04-16 15:20:36 -0700503
504 /* rtl8169_PHYstatus */
Francois Romieu07d3f512007-02-21 22:40:46 +0100505 TBI_Enable = 0x80,
506 TxFlowCtrl = 0x40,
507 RxFlowCtrl = 0x20,
508 _1000bpsF = 0x10,
509 _100bps = 0x08,
510 _10bps = 0x04,
511 LinkStatus = 0x02,
512 FullDup = 0x01,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700513
Linus Torvalds1da177e2005-04-16 15:20:36 -0700514 /* _TBICSRBit */
Francois Romieu07d3f512007-02-21 22:40:46 +0100515 TBILinkOK = 0x02000000,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +0200516
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200517 /* ResetCounterCommand */
518 CounterReset = 0x1,
519
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +0200520 /* DumpCounterCommand */
Francois Romieu07d3f512007-02-21 22:40:46 +0100521 CounterDump = 0x8,
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800522
523 /* magic enable v2 */
524 MagicPacket_v2 = (1 << 16), /* Wake up when receives a Magic Packet */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700525};
526
Francois Romieu2b7b4312011-04-18 22:53:24 -0700527enum rtl_desc_bit {
528 /* First doubleword. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700529 DescOwn = (1 << 31), /* Descriptor is owned by NIC */
530 RingEnd = (1 << 30), /* End of descriptor ring */
531 FirstFrag = (1 << 29), /* First segment of a packet */
532 LastFrag = (1 << 28), /* Final segment of a packet */
Francois Romieu2b7b4312011-04-18 22:53:24 -0700533};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700534
Francois Romieu2b7b4312011-04-18 22:53:24 -0700535/* Generic case. */
536enum rtl_tx_desc_bit {
537 /* First doubleword. */
538 TD_LSO = (1 << 27), /* Large Send Offload */
539#define TD_MSS_MAX 0x07ffu /* MSS value */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700540
Francois Romieu2b7b4312011-04-18 22:53:24 -0700541 /* Second doubleword. */
542 TxVlanTag = (1 << 17), /* Add VLAN tag */
543};
544
545/* 8169, 8168b and 810x except 8102e. */
546enum rtl_tx_desc_bit_0 {
547 /* First doubleword. */
548#define TD0_MSS_SHIFT 16 /* MSS position (11 bits) */
549 TD0_TCP_CS = (1 << 16), /* Calculate TCP/IP checksum */
550 TD0_UDP_CS = (1 << 17), /* Calculate UDP/IP checksum */
551 TD0_IP_CS = (1 << 18), /* Calculate IP checksum */
552};
553
554/* 8102e, 8168c and beyond. */
555enum rtl_tx_desc_bit_1 {
hayeswangbdfa4ed2014-07-11 16:25:57 +0800556 /* First doubleword. */
557 TD1_GTSENV4 = (1 << 26), /* Giant Send for IPv4 */
hayeswange9746042014-07-11 16:25:58 +0800558 TD1_GTSENV6 = (1 << 25), /* Giant Send for IPv6 */
hayeswangbdfa4ed2014-07-11 16:25:57 +0800559#define GTTCPHO_SHIFT 18
hayeswange9746042014-07-11 16:25:58 +0800560#define GTTCPHO_MAX 0x7fU
hayeswangbdfa4ed2014-07-11 16:25:57 +0800561
Francois Romieu2b7b4312011-04-18 22:53:24 -0700562 /* Second doubleword. */
hayeswange9746042014-07-11 16:25:58 +0800563#define TCPHO_SHIFT 18
564#define TCPHO_MAX 0x3ffU
Francois Romieu2b7b4312011-04-18 22:53:24 -0700565#define TD1_MSS_SHIFT 18 /* MSS position (11 bits) */
hayeswange9746042014-07-11 16:25:58 +0800566 TD1_IPv6_CS = (1 << 28), /* Calculate IPv6 checksum */
567 TD1_IPv4_CS = (1 << 29), /* Calculate IPv4 checksum */
Francois Romieu2b7b4312011-04-18 22:53:24 -0700568 TD1_TCP_CS = (1 << 30), /* Calculate TCP/IP checksum */
569 TD1_UDP_CS = (1 << 31), /* Calculate UDP/IP checksum */
570};
571
Francois Romieu2b7b4312011-04-18 22:53:24 -0700572enum rtl_rx_desc_bit {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700573 /* Rx private */
574 PID1 = (1 << 18), /* Protocol ID bit 1/2 */
Zhu Yanjun9b600472017-01-05 02:54:27 -0500575 PID0 = (1 << 17), /* Protocol ID bit 0/2 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700576
577#define RxProtoUDP (PID1)
578#define RxProtoTCP (PID0)
579#define RxProtoIP (PID1 | PID0)
580#define RxProtoMask RxProtoIP
581
582 IPFail = (1 << 16), /* IP checksum failed */
583 UDPFail = (1 << 15), /* UDP/IP checksum failed */
584 TCPFail = (1 << 14), /* TCP/IP checksum failed */
585 RxVlanTag = (1 << 16), /* VLAN tag available */
586};
587
588#define RsvdMask 0x3fffc000
Heiner Kallweit12d42c52018-04-28 22:19:30 +0200589#define CPCMD_QUIRK_MASK (Normal_mode | RxVlan | RxChkSum | INTT_MASK)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700590
591struct TxDesc {
Rolf Eike Beer6cccd6e2007-05-21 22:11:04 +0200592 __le32 opts1;
593 __le32 opts2;
594 __le64 addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700595};
596
597struct RxDesc {
Rolf Eike Beer6cccd6e2007-05-21 22:11:04 +0200598 __le32 opts1;
599 __le32 opts2;
600 __le64 addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700601};
602
603struct ring_info {
604 struct sk_buff *skb;
605 u32 len;
606 u8 __pad[sizeof(void *) - sizeof(u32)];
607};
608
Ivan Vecera355423d2009-02-06 21:49:57 -0800609struct rtl8169_counters {
610 __le64 tx_packets;
611 __le64 rx_packets;
612 __le64 tx_errors;
613 __le32 rx_errors;
614 __le16 rx_missed;
615 __le16 align_errors;
616 __le32 tx_one_collision;
617 __le32 tx_multi_collision;
618 __le64 rx_unicast;
619 __le64 rx_broadcast;
620 __le32 rx_multicast;
621 __le16 tx_aborted;
622 __le16 tx_underun;
623};
624
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200625struct rtl8169_tc_offsets {
626 bool inited;
627 __le64 tx_errors;
628 __le32 tx_multi_collision;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200629 __le16 tx_aborted;
630};
631
Francois Romieuda78dbf2012-01-26 14:18:23 +0100632enum rtl_flag {
Francois Romieu6c4a70c2012-01-31 10:56:44 +0100633 RTL_FLAG_TASK_ENABLED,
Francois Romieuda78dbf2012-01-26 14:18:23 +0100634 RTL_FLAG_TASK_SLOW_PENDING,
635 RTL_FLAG_TASK_RESET_PENDING,
Francois Romieuda78dbf2012-01-26 14:18:23 +0100636 RTL_FLAG_MAX
637};
638
Junchang Wang8027aa22012-03-04 23:30:32 +0100639struct rtl8169_stats {
640 u64 packets;
641 u64 bytes;
642 struct u64_stats_sync syncp;
643};
644
Linus Torvalds1da177e2005-04-16 15:20:36 -0700645struct rtl8169_private {
646 void __iomem *mmio_addr; /* memory map physical address */
Francois Romieucecb5fd2011-04-01 10:21:07 +0200647 struct pci_dev *pci_dev;
David Howellsc4028952006-11-22 14:57:56 +0000648 struct net_device *dev;
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700649 struct napi_struct napi;
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200650 u32 msg_enable;
Francois Romieu2b7b4312011-04-18 22:53:24 -0700651 u16 mac_version;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700652 u32 cur_rx; /* Index into the Rx descriptor buffer of next Rx pkt. */
653 u32 cur_tx; /* Index into the Tx descriptor buffer of next Rx pkt. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700654 u32 dirty_tx;
Junchang Wang8027aa22012-03-04 23:30:32 +0100655 struct rtl8169_stats rx_stats;
656 struct rtl8169_stats tx_stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700657 struct TxDesc *TxDescArray; /* 256-aligned Tx descriptor ring */
658 struct RxDesc *RxDescArray; /* 256-aligned Rx descriptor ring */
659 dma_addr_t TxPhyAddr;
660 dma_addr_t RxPhyAddr;
Eric Dumazet6f0333b2010-10-11 11:17:47 +0000661 void *Rx_databuff[NUM_RX_DESC]; /* Rx data buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700662 struct ring_info tx_skb[NUM_TX_DESC]; /* Tx data buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700663 u16 cp_cmd;
Francois Romieuda78dbf2012-01-26 14:18:23 +0100664
665 u16 event_slow;
Francois Romieu50970832017-10-27 13:24:49 +0300666 const struct rtl_coalesce_info *coalesce_info;
françois romieuc0e45c12011-01-03 15:08:04 +0000667
668 struct mdio_ops {
Francois Romieu24192212012-07-06 20:19:42 +0200669 void (*write)(struct rtl8169_private *, int, int);
670 int (*read)(struct rtl8169_private *, int);
françois romieuc0e45c12011-01-03 15:08:04 +0000671 } mdio_ops;
672
Francois Romieud58d46b2011-05-03 16:38:29 +0200673 struct jumbo_ops {
674 void (*enable)(struct rtl8169_private *);
675 void (*disable)(struct rtl8169_private *);
676 } jumbo_ops;
677
Heiner Kallweit61cb5322018-04-17 23:27:38 +0200678 void (*hw_start)(struct rtl8169_private *tp);
hayeswang5888d3f2014-07-11 16:25:56 +0800679 bool (*tso_csum)(struct rtl8169_private *, struct sk_buff *, u32 *);
Francois Romieu4422bcd2012-01-26 11:23:32 +0100680
681 struct {
Francois Romieuda78dbf2012-01-26 14:18:23 +0100682 DECLARE_BITMAP(flags, RTL_FLAG_MAX);
683 struct mutex mutex;
Francois Romieu4422bcd2012-01-26 11:23:32 +0100684 struct work_struct work;
685 } wk;
686
Heiner Kallweitf7ffa9a2018-07-17 22:52:09 +0200687 unsigned supports_gmii:1;
Heiner Kallweitf1e911d2018-07-17 22:51:26 +0200688 struct mii_bus *mii_bus;
Corinna Vinschen42020322015-09-10 10:47:35 +0200689 dma_addr_t counters_phys_addr;
690 struct rtl8169_counters *counters;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200691 struct rtl8169_tc_offsets tc_offset;
Rafael J. Wysockie1759442010-03-14 14:33:51 +0000692 u32 saved_wolopts;
françois romieuf1e02ed2011-01-13 13:07:53 +0000693
Francois Romieub6ffd972011-06-17 17:00:05 +0200694 struct rtl_fw {
695 const struct firmware *fw;
Francois Romieu1c361ef2011-06-17 17:16:24 +0200696
697#define RTL_VER_SIZE 32
698
699 char version[RTL_VER_SIZE];
700
701 struct rtl_fw_phy_action {
702 __le32 *code;
703 size_t size;
704 } phy_action;
Francois Romieub6ffd972011-06-17 17:00:05 +0200705 } *rtl_fw;
Phil Carmody497888c2011-07-14 15:07:13 +0300706#define RTL_FIRMWARE_UNKNOWN ERR_PTR(-EAGAIN)
Hayes Wangc5583862012-07-02 17:23:22 +0800707
708 u32 ocp_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700709};
710
Ralf Baechle979b6c12005-06-13 14:30:40 -0700711MODULE_AUTHOR("Realtek and the Linux r8169 crew <netdev@vger.kernel.org>");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700712MODULE_DESCRIPTION("RealTek RTL-8169 Gigabit Ethernet driver");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700713module_param(use_dac, int, 0);
David S. Miller4300e8c2010-03-26 10:23:30 -0700714MODULE_PARM_DESC(use_dac, "Enable PCI DAC. Unsafe on 32 bit PCI slot.");
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200715module_param_named(debug, debug.msg_enable, int, 0);
716MODULE_PARM_DESC(debug, "Debug verbosity level (0=none, ..., 16=all)");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700717MODULE_LICENSE("GPL");
françois romieubca03d52011-01-03 15:07:31 +0000718MODULE_FIRMWARE(FIRMWARE_8168D_1);
719MODULE_FIRMWARE(FIRMWARE_8168D_2);
hayeswang01dc7fe2011-03-21 01:50:28 +0000720MODULE_FIRMWARE(FIRMWARE_8168E_1);
721MODULE_FIRMWARE(FIRMWARE_8168E_2);
David S. Miller8decf862011-09-22 03:23:13 -0400722MODULE_FIRMWARE(FIRMWARE_8168E_3);
Hayes Wang5a5e4442011-02-22 17:26:21 +0800723MODULE_FIRMWARE(FIRMWARE_8105E_1);
Hayes Wangc2218922011-09-06 16:55:18 +0800724MODULE_FIRMWARE(FIRMWARE_8168F_1);
725MODULE_FIRMWARE(FIRMWARE_8168F_2);
Hayes Wang7e18dca2012-03-30 14:33:02 +0800726MODULE_FIRMWARE(FIRMWARE_8402_1);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +0800727MODULE_FIRMWARE(FIRMWARE_8411_1);
hayeswang45dd95c2013-07-08 17:09:01 +0800728MODULE_FIRMWARE(FIRMWARE_8411_2);
Hayes Wang5598bfe2012-07-02 17:23:21 +0800729MODULE_FIRMWARE(FIRMWARE_8106E_1);
hayeswang58152cd2013-04-01 22:23:42 +0000730MODULE_FIRMWARE(FIRMWARE_8106E_2);
hayeswangbeb330a2013-04-01 22:23:39 +0000731MODULE_FIRMWARE(FIRMWARE_8168G_2);
hayeswang57538c42013-04-01 22:23:40 +0000732MODULE_FIRMWARE(FIRMWARE_8168G_3);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800733MODULE_FIRMWARE(FIRMWARE_8168H_1);
734MODULE_FIRMWARE(FIRMWARE_8168H_2);
Francois Romieua3bf5c42014-08-26 22:40:38 +0200735MODULE_FIRMWARE(FIRMWARE_8107E_1);
736MODULE_FIRMWARE(FIRMWARE_8107E_2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700737
Heiner Kallweit1e1205b2018-03-20 07:45:42 +0100738static inline struct device *tp_to_dev(struct rtl8169_private *tp)
739{
740 return &tp->pci_dev->dev;
741}
742
Francois Romieuda78dbf2012-01-26 14:18:23 +0100743static void rtl_lock_work(struct rtl8169_private *tp)
744{
745 mutex_lock(&tp->wk.mutex);
746}
747
748static void rtl_unlock_work(struct rtl8169_private *tp)
749{
750 mutex_unlock(&tp->wk.mutex);
751}
752
Heiner Kallweitcb732002018-03-20 07:45:35 +0100753static void rtl_tx_performance_tweak(struct rtl8169_private *tp, u16 force)
Francois Romieud58d46b2011-05-03 16:38:29 +0200754{
Heiner Kallweitcb732002018-03-20 07:45:35 +0100755 pcie_capability_clear_and_set_word(tp->pci_dev, PCI_EXP_DEVCTL,
Jiang Liu7d7903b2012-07-24 17:20:16 +0800756 PCI_EXP_DEVCTL_READRQ, force);
Francois Romieud58d46b2011-05-03 16:38:29 +0200757}
758
Francois Romieuffc46952012-07-06 14:19:23 +0200759struct rtl_cond {
760 bool (*check)(struct rtl8169_private *);
761 const char *msg;
762};
763
764static void rtl_udelay(unsigned int d)
765{
766 udelay(d);
767}
768
769static bool rtl_loop_wait(struct rtl8169_private *tp, const struct rtl_cond *c,
770 void (*delay)(unsigned int), unsigned int d, int n,
771 bool high)
772{
773 int i;
774
775 for (i = 0; i < n; i++) {
776 delay(d);
777 if (c->check(tp) == high)
778 return true;
779 }
Francois Romieu82e316e2012-07-11 23:39:51 +0200780 netif_err(tp, drv, tp->dev, "%s == %d (loop: %d, delay: %d).\n",
781 c->msg, !high, n, d);
Francois Romieuffc46952012-07-06 14:19:23 +0200782 return false;
783}
784
785static bool rtl_udelay_loop_wait_high(struct rtl8169_private *tp,
786 const struct rtl_cond *c,
787 unsigned int d, int n)
788{
789 return rtl_loop_wait(tp, c, rtl_udelay, d, n, true);
790}
791
792static bool rtl_udelay_loop_wait_low(struct rtl8169_private *tp,
793 const struct rtl_cond *c,
794 unsigned int d, int n)
795{
796 return rtl_loop_wait(tp, c, rtl_udelay, d, n, false);
797}
798
799static bool rtl_msleep_loop_wait_high(struct rtl8169_private *tp,
800 const struct rtl_cond *c,
801 unsigned int d, int n)
802{
803 return rtl_loop_wait(tp, c, msleep, d, n, true);
804}
805
806static bool rtl_msleep_loop_wait_low(struct rtl8169_private *tp,
807 const struct rtl_cond *c,
808 unsigned int d, int n)
809{
810 return rtl_loop_wait(tp, c, msleep, d, n, false);
811}
812
813#define DECLARE_RTL_COND(name) \
814static bool name ## _check(struct rtl8169_private *); \
815 \
816static const struct rtl_cond name = { \
817 .check = name ## _check, \
818 .msg = #name \
819}; \
820 \
821static bool name ## _check(struct rtl8169_private *tp)
822
Hayes Wangc5583862012-07-02 17:23:22 +0800823static bool rtl_ocp_reg_failure(struct rtl8169_private *tp, u32 reg)
824{
825 if (reg & 0xffff0001) {
826 netif_err(tp, drv, tp->dev, "Invalid ocp reg %x!\n", reg);
827 return true;
828 }
829 return false;
830}
831
832DECLARE_RTL_COND(rtl_ocp_gphy_cond)
833{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200834 return RTL_R32(tp, GPHY_OCP) & OCPAR_FLAG;
Hayes Wangc5583862012-07-02 17:23:22 +0800835}
836
837static void r8168_phy_ocp_write(struct rtl8169_private *tp, u32 reg, u32 data)
838{
Hayes Wangc5583862012-07-02 17:23:22 +0800839 if (rtl_ocp_reg_failure(tp, reg))
840 return;
841
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200842 RTL_W32(tp, GPHY_OCP, OCPAR_FLAG | (reg << 15) | data);
Hayes Wangc5583862012-07-02 17:23:22 +0800843
844 rtl_udelay_loop_wait_low(tp, &rtl_ocp_gphy_cond, 25, 10);
845}
846
847static u16 r8168_phy_ocp_read(struct rtl8169_private *tp, u32 reg)
848{
Hayes Wangc5583862012-07-02 17:23:22 +0800849 if (rtl_ocp_reg_failure(tp, reg))
850 return 0;
851
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200852 RTL_W32(tp, GPHY_OCP, reg << 15);
Hayes Wangc5583862012-07-02 17:23:22 +0800853
854 return rtl_udelay_loop_wait_high(tp, &rtl_ocp_gphy_cond, 25, 10) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200855 (RTL_R32(tp, GPHY_OCP) & 0xffff) : ~0;
Hayes Wangc5583862012-07-02 17:23:22 +0800856}
857
Hayes Wangc5583862012-07-02 17:23:22 +0800858static void r8168_mac_ocp_write(struct rtl8169_private *tp, u32 reg, u32 data)
859{
Hayes Wangc5583862012-07-02 17:23:22 +0800860 if (rtl_ocp_reg_failure(tp, reg))
861 return;
862
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200863 RTL_W32(tp, OCPDR, OCPAR_FLAG | (reg << 15) | data);
Hayes Wangc5583862012-07-02 17:23:22 +0800864}
865
866static u16 r8168_mac_ocp_read(struct rtl8169_private *tp, u32 reg)
867{
Hayes Wangc5583862012-07-02 17:23:22 +0800868 if (rtl_ocp_reg_failure(tp, reg))
869 return 0;
870
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200871 RTL_W32(tp, OCPDR, reg << 15);
Hayes Wangc5583862012-07-02 17:23:22 +0800872
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200873 return RTL_R32(tp, OCPDR);
Hayes Wangc5583862012-07-02 17:23:22 +0800874}
875
876#define OCP_STD_PHY_BASE 0xa400
877
878static void r8168g_mdio_write(struct rtl8169_private *tp, int reg, int value)
879{
880 if (reg == 0x1f) {
881 tp->ocp_base = value ? value << 4 : OCP_STD_PHY_BASE;
882 return;
883 }
884
885 if (tp->ocp_base != OCP_STD_PHY_BASE)
886 reg -= 0x10;
887
888 r8168_phy_ocp_write(tp, tp->ocp_base + reg * 2, value);
889}
890
891static int r8168g_mdio_read(struct rtl8169_private *tp, int reg)
892{
893 if (tp->ocp_base != OCP_STD_PHY_BASE)
894 reg -= 0x10;
895
896 return r8168_phy_ocp_read(tp, tp->ocp_base + reg * 2);
897}
898
hayeswangeee37862013-04-01 22:23:38 +0000899static void mac_mcu_write(struct rtl8169_private *tp, int reg, int value)
900{
901 if (reg == 0x1f) {
902 tp->ocp_base = value << 4;
903 return;
904 }
905
906 r8168_mac_ocp_write(tp, tp->ocp_base + reg, value);
907}
908
909static int mac_mcu_read(struct rtl8169_private *tp, int reg)
910{
911 return r8168_mac_ocp_read(tp, tp->ocp_base + reg);
912}
913
Francois Romieuffc46952012-07-06 14:19:23 +0200914DECLARE_RTL_COND(rtl_phyar_cond)
915{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200916 return RTL_R32(tp, PHYAR) & 0x80000000;
Francois Romieuffc46952012-07-06 14:19:23 +0200917}
918
Francois Romieu24192212012-07-06 20:19:42 +0200919static void r8169_mdio_write(struct rtl8169_private *tp, int reg, int value)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700920{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200921 RTL_W32(tp, PHYAR, 0x80000000 | (reg & 0x1f) << 16 | (value & 0xffff));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700922
Francois Romieuffc46952012-07-06 14:19:23 +0200923 rtl_udelay_loop_wait_low(tp, &rtl_phyar_cond, 25, 20);
Timo Teräs024a07b2010-06-06 15:38:47 -0700924 /*
Timo Teräs81a95f02010-06-09 17:31:48 -0700925 * According to hardware specs a 20us delay is required after write
926 * complete indication, but before sending next command.
Timo Teräs024a07b2010-06-06 15:38:47 -0700927 */
Timo Teräs81a95f02010-06-09 17:31:48 -0700928 udelay(20);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700929}
930
Francois Romieu24192212012-07-06 20:19:42 +0200931static int r8169_mdio_read(struct rtl8169_private *tp, int reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700932{
Francois Romieuffc46952012-07-06 14:19:23 +0200933 int value;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700934
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200935 RTL_W32(tp, PHYAR, 0x0 | (reg & 0x1f) << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700936
Francois Romieuffc46952012-07-06 14:19:23 +0200937 value = rtl_udelay_loop_wait_high(tp, &rtl_phyar_cond, 25, 20) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200938 RTL_R32(tp, PHYAR) & 0xffff : ~0;
Francois Romieuffc46952012-07-06 14:19:23 +0200939
Timo Teräs81a95f02010-06-09 17:31:48 -0700940 /*
941 * According to hardware specs a 20us delay is required after read
942 * complete indication, but before sending next command.
943 */
944 udelay(20);
945
Linus Torvalds1da177e2005-04-16 15:20:36 -0700946 return value;
947}
948
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800949DECLARE_RTL_COND(rtl_ocpar_cond)
950{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200951 return RTL_R32(tp, OCPAR) & OCPAR_FLAG;
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800952}
953
Francois Romieu24192212012-07-06 20:19:42 +0200954static void r8168dp_1_mdio_access(struct rtl8169_private *tp, int reg, u32 data)
françois romieuc0e45c12011-01-03 15:08:04 +0000955{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200956 RTL_W32(tp, OCPDR, data | ((reg & OCPDR_REG_MASK) << OCPDR_GPHY_REG_SHIFT));
957 RTL_W32(tp, OCPAR, OCPAR_GPHY_WRITE_CMD);
958 RTL_W32(tp, EPHY_RXER_NUM, 0);
françois romieuc0e45c12011-01-03 15:08:04 +0000959
Francois Romieuffc46952012-07-06 14:19:23 +0200960 rtl_udelay_loop_wait_low(tp, &rtl_ocpar_cond, 1000, 100);
françois romieuc0e45c12011-01-03 15:08:04 +0000961}
962
Francois Romieu24192212012-07-06 20:19:42 +0200963static void r8168dp_1_mdio_write(struct rtl8169_private *tp, int reg, int value)
françois romieuc0e45c12011-01-03 15:08:04 +0000964{
Francois Romieu24192212012-07-06 20:19:42 +0200965 r8168dp_1_mdio_access(tp, reg,
966 OCPDR_WRITE_CMD | (value & OCPDR_DATA_MASK));
françois romieuc0e45c12011-01-03 15:08:04 +0000967}
968
Francois Romieu24192212012-07-06 20:19:42 +0200969static int r8168dp_1_mdio_read(struct rtl8169_private *tp, int reg)
françois romieuc0e45c12011-01-03 15:08:04 +0000970{
Francois Romieu24192212012-07-06 20:19:42 +0200971 r8168dp_1_mdio_access(tp, reg, OCPDR_READ_CMD);
françois romieuc0e45c12011-01-03 15:08:04 +0000972
973 mdelay(1);
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200974 RTL_W32(tp, OCPAR, OCPAR_GPHY_READ_CMD);
975 RTL_W32(tp, EPHY_RXER_NUM, 0);
françois romieuc0e45c12011-01-03 15:08:04 +0000976
Francois Romieuffc46952012-07-06 14:19:23 +0200977 return rtl_udelay_loop_wait_high(tp, &rtl_ocpar_cond, 1000, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200978 RTL_R32(tp, OCPDR) & OCPDR_DATA_MASK : ~0;
françois romieuc0e45c12011-01-03 15:08:04 +0000979}
980
françois romieue6de30d2011-01-03 15:08:37 +0000981#define R8168DP_1_MDIO_ACCESS_BIT 0x00020000
982
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200983static void r8168dp_2_mdio_start(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +0000984{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200985 RTL_W32(tp, 0xd0, RTL_R32(tp, 0xd0) & ~R8168DP_1_MDIO_ACCESS_BIT);
françois romieue6de30d2011-01-03 15:08:37 +0000986}
987
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200988static void r8168dp_2_mdio_stop(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +0000989{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200990 RTL_W32(tp, 0xd0, RTL_R32(tp, 0xd0) | R8168DP_1_MDIO_ACCESS_BIT);
françois romieue6de30d2011-01-03 15:08:37 +0000991}
992
Francois Romieu24192212012-07-06 20:19:42 +0200993static void r8168dp_2_mdio_write(struct rtl8169_private *tp, int reg, int value)
françois romieue6de30d2011-01-03 15:08:37 +0000994{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200995 r8168dp_2_mdio_start(tp);
françois romieue6de30d2011-01-03 15:08:37 +0000996
Francois Romieu24192212012-07-06 20:19:42 +0200997 r8169_mdio_write(tp, reg, value);
françois romieue6de30d2011-01-03 15:08:37 +0000998
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200999 r8168dp_2_mdio_stop(tp);
françois romieue6de30d2011-01-03 15:08:37 +00001000}
1001
Francois Romieu24192212012-07-06 20:19:42 +02001002static int r8168dp_2_mdio_read(struct rtl8169_private *tp, int reg)
françois romieue6de30d2011-01-03 15:08:37 +00001003{
1004 int value;
1005
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001006 r8168dp_2_mdio_start(tp);
françois romieue6de30d2011-01-03 15:08:37 +00001007
Francois Romieu24192212012-07-06 20:19:42 +02001008 value = r8169_mdio_read(tp, reg);
françois romieue6de30d2011-01-03 15:08:37 +00001009
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001010 r8168dp_2_mdio_stop(tp);
françois romieue6de30d2011-01-03 15:08:37 +00001011
1012 return value;
1013}
1014
françois romieu4da19632011-01-03 15:07:55 +00001015static void rtl_writephy(struct rtl8169_private *tp, int location, u32 val)
Francois Romieudacf8152008-08-02 20:44:13 +02001016{
Francois Romieu24192212012-07-06 20:19:42 +02001017 tp->mdio_ops.write(tp, location, val);
Francois Romieudacf8152008-08-02 20:44:13 +02001018}
1019
françois romieu4da19632011-01-03 15:07:55 +00001020static int rtl_readphy(struct rtl8169_private *tp, int location)
1021{
Francois Romieu24192212012-07-06 20:19:42 +02001022 return tp->mdio_ops.read(tp, location);
françois romieu4da19632011-01-03 15:07:55 +00001023}
1024
1025static void rtl_patchphy(struct rtl8169_private *tp, int reg_addr, int value)
1026{
1027 rtl_writephy(tp, reg_addr, rtl_readphy(tp, reg_addr) | value);
1028}
1029
Chun-Hao Lin76564422014-10-01 23:17:17 +08001030static void rtl_w0w1_phy(struct rtl8169_private *tp, int reg_addr, int p, int m)
françois romieudaf9df62009-10-07 12:44:20 +00001031{
1032 int val;
1033
françois romieu4da19632011-01-03 15:07:55 +00001034 val = rtl_readphy(tp, reg_addr);
Chun-Hao Lin76564422014-10-01 23:17:17 +08001035 rtl_writephy(tp, reg_addr, (val & ~m) | p);
françois romieudaf9df62009-10-07 12:44:20 +00001036}
1037
Francois Romieuffc46952012-07-06 14:19:23 +02001038DECLARE_RTL_COND(rtl_ephyar_cond)
1039{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001040 return RTL_R32(tp, EPHYAR) & EPHYAR_FLAG;
Francois Romieuffc46952012-07-06 14:19:23 +02001041}
1042
Francois Romieufdf6fc02012-07-06 22:40:38 +02001043static void rtl_ephy_write(struct rtl8169_private *tp, int reg_addr, int value)
Francois Romieudacf8152008-08-02 20:44:13 +02001044{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001045 RTL_W32(tp, EPHYAR, EPHYAR_WRITE_CMD | (value & EPHYAR_DATA_MASK) |
Francois Romieudacf8152008-08-02 20:44:13 +02001046 (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
1047
Francois Romieuffc46952012-07-06 14:19:23 +02001048 rtl_udelay_loop_wait_low(tp, &rtl_ephyar_cond, 10, 100);
1049
1050 udelay(10);
Francois Romieudacf8152008-08-02 20:44:13 +02001051}
1052
Francois Romieufdf6fc02012-07-06 22:40:38 +02001053static u16 rtl_ephy_read(struct rtl8169_private *tp, int reg_addr)
Francois Romieudacf8152008-08-02 20:44:13 +02001054{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001055 RTL_W32(tp, EPHYAR, (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
Francois Romieudacf8152008-08-02 20:44:13 +02001056
Francois Romieuffc46952012-07-06 14:19:23 +02001057 return rtl_udelay_loop_wait_high(tp, &rtl_ephyar_cond, 10, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001058 RTL_R32(tp, EPHYAR) & EPHYAR_DATA_MASK : ~0;
Francois Romieudacf8152008-08-02 20:44:13 +02001059}
1060
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001061DECLARE_RTL_COND(rtl_eriar_cond)
1062{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001063 return RTL_R32(tp, ERIAR) & ERIAR_FLAG;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001064}
1065
Francois Romieufdf6fc02012-07-06 22:40:38 +02001066static void rtl_eri_write(struct rtl8169_private *tp, int addr, u32 mask,
1067 u32 val, int type)
Hayes Wang133ac402011-07-06 15:58:05 +08001068{
Hayes Wang133ac402011-07-06 15:58:05 +08001069 BUG_ON((addr & 3) || (mask == 0));
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001070 RTL_W32(tp, ERIDR, val);
1071 RTL_W32(tp, ERIAR, ERIAR_WRITE_CMD | type | mask | addr);
Hayes Wang133ac402011-07-06 15:58:05 +08001072
Francois Romieuffc46952012-07-06 14:19:23 +02001073 rtl_udelay_loop_wait_low(tp, &rtl_eriar_cond, 100, 100);
Hayes Wang133ac402011-07-06 15:58:05 +08001074}
1075
Francois Romieufdf6fc02012-07-06 22:40:38 +02001076static u32 rtl_eri_read(struct rtl8169_private *tp, int addr, int type)
Hayes Wang133ac402011-07-06 15:58:05 +08001077{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001078 RTL_W32(tp, ERIAR, ERIAR_READ_CMD | type | ERIAR_MASK_1111 | addr);
Hayes Wang133ac402011-07-06 15:58:05 +08001079
Francois Romieuffc46952012-07-06 14:19:23 +02001080 return rtl_udelay_loop_wait_high(tp, &rtl_eriar_cond, 100, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001081 RTL_R32(tp, ERIDR) : ~0;
Hayes Wang133ac402011-07-06 15:58:05 +08001082}
1083
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001084static void rtl_w0w1_eri(struct rtl8169_private *tp, int addr, u32 mask, u32 p,
Francois Romieufdf6fc02012-07-06 22:40:38 +02001085 u32 m, int type)
Hayes Wang133ac402011-07-06 15:58:05 +08001086{
1087 u32 val;
1088
Francois Romieufdf6fc02012-07-06 22:40:38 +02001089 val = rtl_eri_read(tp, addr, type);
1090 rtl_eri_write(tp, addr, mask, (val & ~m) | p, type);
Hayes Wang133ac402011-07-06 15:58:05 +08001091}
1092
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001093static u32 r8168dp_ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
1094{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001095 RTL_W32(tp, OCPAR, ((u32)mask & 0x0f) << 12 | (reg & 0x0fff));
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001096 return rtl_udelay_loop_wait_high(tp, &rtl_ocpar_cond, 100, 20) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001097 RTL_R32(tp, OCPDR) : ~0;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001098}
1099
1100static u32 r8168ep_ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
1101{
1102 return rtl_eri_read(tp, reg, ERIAR_OOB);
1103}
1104
1105static u32 ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
1106{
1107 switch (tp->mac_version) {
1108 case RTL_GIGA_MAC_VER_27:
1109 case RTL_GIGA_MAC_VER_28:
1110 case RTL_GIGA_MAC_VER_31:
1111 return r8168dp_ocp_read(tp, mask, reg);
1112 case RTL_GIGA_MAC_VER_49:
1113 case RTL_GIGA_MAC_VER_50:
1114 case RTL_GIGA_MAC_VER_51:
1115 return r8168ep_ocp_read(tp, mask, reg);
1116 default:
1117 BUG();
1118 return ~0;
1119 }
1120}
1121
1122static void r8168dp_ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg,
1123 u32 data)
1124{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001125 RTL_W32(tp, OCPDR, data);
1126 RTL_W32(tp, OCPAR, OCPAR_FLAG | ((u32)mask & 0x0f) << 12 | (reg & 0x0fff));
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001127 rtl_udelay_loop_wait_low(tp, &rtl_ocpar_cond, 100, 20);
1128}
1129
1130static void r8168ep_ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg,
1131 u32 data)
1132{
1133 rtl_eri_write(tp, reg, ((u32)mask & 0x0f) << ERIAR_MASK_SHIFT,
1134 data, ERIAR_OOB);
1135}
1136
1137static void ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg, u32 data)
1138{
1139 switch (tp->mac_version) {
1140 case RTL_GIGA_MAC_VER_27:
1141 case RTL_GIGA_MAC_VER_28:
1142 case RTL_GIGA_MAC_VER_31:
1143 r8168dp_ocp_write(tp, mask, reg, data);
1144 break;
1145 case RTL_GIGA_MAC_VER_49:
1146 case RTL_GIGA_MAC_VER_50:
1147 case RTL_GIGA_MAC_VER_51:
1148 r8168ep_ocp_write(tp, mask, reg, data);
1149 break;
1150 default:
1151 BUG();
1152 break;
1153 }
1154}
1155
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001156static void rtl8168_oob_notify(struct rtl8169_private *tp, u8 cmd)
1157{
1158 rtl_eri_write(tp, 0xe8, ERIAR_MASK_0001, cmd, ERIAR_EXGMAC);
1159
1160 ocp_write(tp, 0x1, 0x30, 0x00000001);
1161}
1162
1163#define OOB_CMD_RESET 0x00
1164#define OOB_CMD_DRIVER_START 0x05
1165#define OOB_CMD_DRIVER_STOP 0x06
1166
1167static u16 rtl8168_get_ocp_reg(struct rtl8169_private *tp)
1168{
1169 return (tp->mac_version == RTL_GIGA_MAC_VER_31) ? 0xb8 : 0x10;
1170}
1171
1172DECLARE_RTL_COND(rtl_ocp_read_cond)
1173{
1174 u16 reg;
1175
1176 reg = rtl8168_get_ocp_reg(tp);
1177
1178 return ocp_read(tp, 0x0f, reg) & 0x00000800;
1179}
1180
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001181DECLARE_RTL_COND(rtl_ep_ocp_read_cond)
1182{
1183 return ocp_read(tp, 0x0f, 0x124) & 0x00000001;
1184}
1185
1186DECLARE_RTL_COND(rtl_ocp_tx_cond)
1187{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001188 return RTL_R8(tp, IBISR0) & 0x20;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001189}
1190
Chun-Hao Lin003609d2014-12-02 16:48:31 +08001191static void rtl8168ep_stop_cmac(struct rtl8169_private *tp)
1192{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001193 RTL_W8(tp, IBCR2, RTL_R8(tp, IBCR2) & ~0x01);
Chunhao Lin086ca232018-01-31 01:32:36 +08001194 rtl_msleep_loop_wait_high(tp, &rtl_ocp_tx_cond, 50, 2000);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001195 RTL_W8(tp, IBISR0, RTL_R8(tp, IBISR0) | 0x20);
1196 RTL_W8(tp, IBCR0, RTL_R8(tp, IBCR0) & ~0x01);
Chun-Hao Lin003609d2014-12-02 16:48:31 +08001197}
1198
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001199static void rtl8168dp_driver_start(struct rtl8169_private *tp)
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001200{
1201 rtl8168_oob_notify(tp, OOB_CMD_DRIVER_START);
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001202 rtl_msleep_loop_wait_high(tp, &rtl_ocp_read_cond, 10, 10);
1203}
1204
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001205static void rtl8168ep_driver_start(struct rtl8169_private *tp)
1206{
1207 ocp_write(tp, 0x01, 0x180, OOB_CMD_DRIVER_START);
1208 ocp_write(tp, 0x01, 0x30, ocp_read(tp, 0x01, 0x30) | 0x01);
1209 rtl_msleep_loop_wait_high(tp, &rtl_ep_ocp_read_cond, 10, 10);
1210}
1211
1212static void rtl8168_driver_start(struct rtl8169_private *tp)
1213{
1214 switch (tp->mac_version) {
1215 case RTL_GIGA_MAC_VER_27:
1216 case RTL_GIGA_MAC_VER_28:
1217 case RTL_GIGA_MAC_VER_31:
1218 rtl8168dp_driver_start(tp);
1219 break;
1220 case RTL_GIGA_MAC_VER_49:
1221 case RTL_GIGA_MAC_VER_50:
1222 case RTL_GIGA_MAC_VER_51:
1223 rtl8168ep_driver_start(tp);
1224 break;
1225 default:
1226 BUG();
1227 break;
1228 }
1229}
1230
1231static void rtl8168dp_driver_stop(struct rtl8169_private *tp)
1232{
1233 rtl8168_oob_notify(tp, OOB_CMD_DRIVER_STOP);
1234 rtl_msleep_loop_wait_low(tp, &rtl_ocp_read_cond, 10, 10);
1235}
1236
1237static void rtl8168ep_driver_stop(struct rtl8169_private *tp)
1238{
Chun-Hao Lin003609d2014-12-02 16:48:31 +08001239 rtl8168ep_stop_cmac(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001240 ocp_write(tp, 0x01, 0x180, OOB_CMD_DRIVER_STOP);
1241 ocp_write(tp, 0x01, 0x30, ocp_read(tp, 0x01, 0x30) | 0x01);
1242 rtl_msleep_loop_wait_low(tp, &rtl_ep_ocp_read_cond, 10, 10);
1243}
1244
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001245static void rtl8168_driver_stop(struct rtl8169_private *tp)
1246{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001247 switch (tp->mac_version) {
1248 case RTL_GIGA_MAC_VER_27:
1249 case RTL_GIGA_MAC_VER_28:
1250 case RTL_GIGA_MAC_VER_31:
1251 rtl8168dp_driver_stop(tp);
1252 break;
1253 case RTL_GIGA_MAC_VER_49:
1254 case RTL_GIGA_MAC_VER_50:
1255 case RTL_GIGA_MAC_VER_51:
1256 rtl8168ep_driver_stop(tp);
1257 break;
1258 default:
1259 BUG();
1260 break;
1261 }
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001262}
1263
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001264static bool r8168dp_check_dash(struct rtl8169_private *tp)
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001265{
1266 u16 reg = rtl8168_get_ocp_reg(tp);
1267
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001268 return !!(ocp_read(tp, 0x0f, reg) & 0x00008000);
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001269}
1270
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001271static bool r8168ep_check_dash(struct rtl8169_private *tp)
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001272{
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001273 return !!(ocp_read(tp, 0x0f, 0x128) & 0x00000001);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001274}
1275
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001276static bool r8168_check_dash(struct rtl8169_private *tp)
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001277{
1278 switch (tp->mac_version) {
1279 case RTL_GIGA_MAC_VER_27:
1280 case RTL_GIGA_MAC_VER_28:
1281 case RTL_GIGA_MAC_VER_31:
1282 return r8168dp_check_dash(tp);
1283 case RTL_GIGA_MAC_VER_49:
1284 case RTL_GIGA_MAC_VER_50:
1285 case RTL_GIGA_MAC_VER_51:
1286 return r8168ep_check_dash(tp);
1287 default:
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001288 return false;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001289 }
1290}
1291
françois romieuc28aa382011-08-02 03:53:43 +00001292struct exgmac_reg {
1293 u16 addr;
1294 u16 mask;
1295 u32 val;
1296};
1297
Francois Romieufdf6fc02012-07-06 22:40:38 +02001298static void rtl_write_exgmac_batch(struct rtl8169_private *tp,
françois romieuc28aa382011-08-02 03:53:43 +00001299 const struct exgmac_reg *r, int len)
1300{
1301 while (len-- > 0) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001302 rtl_eri_write(tp, r->addr, r->mask, r->val, ERIAR_EXGMAC);
françois romieuc28aa382011-08-02 03:53:43 +00001303 r++;
1304 }
1305}
1306
Francois Romieuffc46952012-07-06 14:19:23 +02001307DECLARE_RTL_COND(rtl_efusear_cond)
1308{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001309 return RTL_R32(tp, EFUSEAR) & EFUSEAR_FLAG;
Francois Romieuffc46952012-07-06 14:19:23 +02001310}
1311
Francois Romieufdf6fc02012-07-06 22:40:38 +02001312static u8 rtl8168d_efuse_read(struct rtl8169_private *tp, int reg_addr)
françois romieudaf9df62009-10-07 12:44:20 +00001313{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001314 RTL_W32(tp, EFUSEAR, (reg_addr & EFUSEAR_REG_MASK) << EFUSEAR_REG_SHIFT);
françois romieudaf9df62009-10-07 12:44:20 +00001315
Francois Romieuffc46952012-07-06 14:19:23 +02001316 return rtl_udelay_loop_wait_high(tp, &rtl_efusear_cond, 100, 300) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001317 RTL_R32(tp, EFUSEAR) & EFUSEAR_DATA_MASK : ~0;
françois romieudaf9df62009-10-07 12:44:20 +00001318}
1319
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001320static u16 rtl_get_events(struct rtl8169_private *tp)
1321{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001322 return RTL_R16(tp, IntrStatus);
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001323}
1324
1325static void rtl_ack_events(struct rtl8169_private *tp, u16 bits)
1326{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001327 RTL_W16(tp, IntrStatus, bits);
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001328 mmiowb();
1329}
1330
1331static void rtl_irq_disable(struct rtl8169_private *tp)
1332{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001333 RTL_W16(tp, IntrMask, 0);
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001334 mmiowb();
1335}
1336
Francois Romieu3e990ff2012-01-26 12:50:01 +01001337static void rtl_irq_enable(struct rtl8169_private *tp, u16 bits)
1338{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001339 RTL_W16(tp, IntrMask, bits);
Francois Romieu3e990ff2012-01-26 12:50:01 +01001340}
1341
Francois Romieuda78dbf2012-01-26 14:18:23 +01001342#define RTL_EVENT_NAPI_RX (RxOK | RxErr)
1343#define RTL_EVENT_NAPI_TX (TxOK | TxErr)
1344#define RTL_EVENT_NAPI (RTL_EVENT_NAPI_RX | RTL_EVENT_NAPI_TX)
1345
1346static void rtl_irq_enable_all(struct rtl8169_private *tp)
1347{
1348 rtl_irq_enable(tp, RTL_EVENT_NAPI | tp->event_slow);
1349}
1350
françois romieu811fd302011-12-04 20:30:45 +00001351static void rtl8169_irq_mask_and_ack(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001352{
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001353 rtl_irq_disable(tp);
Francois Romieuda78dbf2012-01-26 14:18:23 +01001354 rtl_ack_events(tp, RTL_EVENT_NAPI | tp->event_slow);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001355 RTL_R8(tp, ChipCmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001356}
1357
Hayes Wang70090422011-07-06 15:58:06 +08001358static void rtl_link_chg_patch(struct rtl8169_private *tp)
1359{
Hayes Wang70090422011-07-06 15:58:06 +08001360 struct net_device *dev = tp->dev;
Heiner Kallweit29a12b42018-07-17 22:52:14 +02001361 struct phy_device *phydev = dev->phydev;
Hayes Wang70090422011-07-06 15:58:06 +08001362
1363 if (!netif_running(dev))
1364 return;
1365
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08001366 if (tp->mac_version == RTL_GIGA_MAC_VER_34 ||
1367 tp->mac_version == RTL_GIGA_MAC_VER_38) {
Heiner Kallweit29a12b42018-07-17 22:52:14 +02001368 if (phydev->speed == SPEED_1000) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001369 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x00000011,
1370 ERIAR_EXGMAC);
1371 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005,
1372 ERIAR_EXGMAC);
Heiner Kallweit29a12b42018-07-17 22:52:14 +02001373 } else if (phydev->speed == SPEED_100) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001374 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f,
1375 ERIAR_EXGMAC);
1376 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005,
1377 ERIAR_EXGMAC);
Hayes Wang70090422011-07-06 15:58:06 +08001378 } else {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001379 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f,
1380 ERIAR_EXGMAC);
1381 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x0000003f,
1382 ERIAR_EXGMAC);
Hayes Wang70090422011-07-06 15:58:06 +08001383 }
1384 /* Reset packet filter */
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001385 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01,
Hayes Wang70090422011-07-06 15:58:06 +08001386 ERIAR_EXGMAC);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001387 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00,
Hayes Wang70090422011-07-06 15:58:06 +08001388 ERIAR_EXGMAC);
Hayes Wangc2218922011-09-06 16:55:18 +08001389 } else if (tp->mac_version == RTL_GIGA_MAC_VER_35 ||
1390 tp->mac_version == RTL_GIGA_MAC_VER_36) {
Heiner Kallweit29a12b42018-07-17 22:52:14 +02001391 if (phydev->speed == SPEED_1000) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001392 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x00000011,
1393 ERIAR_EXGMAC);
1394 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005,
1395 ERIAR_EXGMAC);
Hayes Wangc2218922011-09-06 16:55:18 +08001396 } else {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001397 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f,
1398 ERIAR_EXGMAC);
1399 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x0000003f,
1400 ERIAR_EXGMAC);
Hayes Wangc2218922011-09-06 16:55:18 +08001401 }
Hayes Wang7e18dca2012-03-30 14:33:02 +08001402 } else if (tp->mac_version == RTL_GIGA_MAC_VER_37) {
Heiner Kallweit29a12b42018-07-17 22:52:14 +02001403 if (phydev->speed == SPEED_10) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001404 rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x4d02,
1405 ERIAR_EXGMAC);
1406 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_0011, 0x0060,
1407 ERIAR_EXGMAC);
Hayes Wang7e18dca2012-03-30 14:33:02 +08001408 } else {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001409 rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x0000,
1410 ERIAR_EXGMAC);
Hayes Wang7e18dca2012-03-30 14:33:02 +08001411 }
Hayes Wang70090422011-07-06 15:58:06 +08001412 }
1413}
1414
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001415#define WAKE_ANY (WAKE_PHY | WAKE_MAGIC | WAKE_UCAST | WAKE_BCAST | WAKE_MCAST)
1416
1417static u32 __rtl8169_get_wol(struct rtl8169_private *tp)
1418{
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001419 u8 options;
1420 u32 wolopts = 0;
1421
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001422 options = RTL_R8(tp, Config1);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001423 if (!(options & PMEnable))
1424 return 0;
1425
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001426 options = RTL_R8(tp, Config3);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001427 if (options & LinkUp)
1428 wolopts |= WAKE_PHY;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001429 switch (tp->mac_version) {
Heiner Kallweit2a718832018-05-02 21:39:49 +02001430 case RTL_GIGA_MAC_VER_34 ... RTL_GIGA_MAC_VER_38:
1431 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001432 if (rtl_eri_read(tp, 0xdc, ERIAR_EXGMAC) & MagicPacket_v2)
1433 wolopts |= WAKE_MAGIC;
1434 break;
1435 default:
1436 if (options & MagicPacket)
1437 wolopts |= WAKE_MAGIC;
1438 break;
1439 }
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001440
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001441 options = RTL_R8(tp, Config5);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001442 if (options & UWF)
1443 wolopts |= WAKE_UCAST;
1444 if (options & BWF)
1445 wolopts |= WAKE_BCAST;
1446 if (options & MWF)
1447 wolopts |= WAKE_MCAST;
1448
1449 return wolopts;
1450}
1451
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001452static void rtl8169_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
1453{
1454 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001455
Francois Romieuda78dbf2012-01-26 14:18:23 +01001456 rtl_lock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001457 wol->supported = WAKE_ANY;
Heiner Kallweit433f9d02018-06-24 18:39:06 +02001458 wol->wolopts = tp->saved_wolopts;
Francois Romieuda78dbf2012-01-26 14:18:23 +01001459 rtl_unlock_work(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001460}
1461
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001462static void __rtl8169_set_wol(struct rtl8169_private *tp, u32 wolopts)
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001463{
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001464 unsigned int i, tmp;
Alexey Dobriyan350f7592009-11-25 15:54:21 -08001465 static const struct {
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001466 u32 opt;
1467 u16 reg;
1468 u8 mask;
1469 } cfg[] = {
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001470 { WAKE_PHY, Config3, LinkUp },
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001471 { WAKE_UCAST, Config5, UWF },
1472 { WAKE_BCAST, Config5, BWF },
1473 { WAKE_MCAST, Config5, MWF },
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001474 { WAKE_ANY, Config5, LanWake },
1475 { WAKE_MAGIC, Config3, MagicPacket }
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001476 };
Francois Romieu851e6022012-04-17 11:10:11 +02001477 u8 options;
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001478
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001479 RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001480
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001481 switch (tp->mac_version) {
Heiner Kallweit2a718832018-05-02 21:39:49 +02001482 case RTL_GIGA_MAC_VER_34 ... RTL_GIGA_MAC_VER_38:
1483 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001484 tmp = ARRAY_SIZE(cfg) - 1;
1485 if (wolopts & WAKE_MAGIC)
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001486 rtl_w0w1_eri(tp,
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001487 0x0dc,
1488 ERIAR_MASK_0100,
1489 MagicPacket_v2,
1490 0x0000,
1491 ERIAR_EXGMAC);
1492 else
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001493 rtl_w0w1_eri(tp,
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001494 0x0dc,
1495 ERIAR_MASK_0100,
1496 0x0000,
1497 MagicPacket_v2,
1498 ERIAR_EXGMAC);
1499 break;
1500 default:
1501 tmp = ARRAY_SIZE(cfg);
1502 break;
1503 }
1504
1505 for (i = 0; i < tmp; i++) {
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001506 options = RTL_R8(tp, cfg[i].reg) & ~cfg[i].mask;
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001507 if (wolopts & cfg[i].opt)
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001508 options |= cfg[i].mask;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001509 RTL_W8(tp, cfg[i].reg, options);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001510 }
1511
Francois Romieu851e6022012-04-17 11:10:11 +02001512 switch (tp->mac_version) {
1513 case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_17:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001514 options = RTL_R8(tp, Config1) & ~PMEnable;
Francois Romieu851e6022012-04-17 11:10:11 +02001515 if (wolopts)
1516 options |= PMEnable;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001517 RTL_W8(tp, Config1, options);
Francois Romieu851e6022012-04-17 11:10:11 +02001518 break;
1519 default:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001520 options = RTL_R8(tp, Config2) & ~PME_SIGNAL;
Francois Romieud387b422012-04-17 11:12:01 +02001521 if (wolopts)
1522 options |= PME_SIGNAL;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001523 RTL_W8(tp, Config2, options);
Francois Romieu851e6022012-04-17 11:10:11 +02001524 break;
1525 }
1526
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001527 RTL_W8(tp, Cfg9346, Cfg9346_Lock);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001528}
1529
1530static int rtl8169_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
1531{
1532 struct rtl8169_private *tp = netdev_priv(dev);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01001533 struct device *d = tp_to_dev(tp);
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001534
Heiner Kallweit2f533f62018-06-25 20:34:41 +02001535 if (wol->wolopts & ~WAKE_ANY)
1536 return -EINVAL;
1537
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001538 pm_runtime_get_noresume(d);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001539
Francois Romieuda78dbf2012-01-26 14:18:23 +01001540 rtl_lock_work(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001541
Heiner Kallweit2f533f62018-06-25 20:34:41 +02001542 tp->saved_wolopts = wol->wolopts;
Heiner Kallweit433f9d02018-06-24 18:39:06 +02001543
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001544 if (pm_runtime_active(d))
Heiner Kallweit433f9d02018-06-24 18:39:06 +02001545 __rtl8169_set_wol(tp, tp->saved_wolopts);
Francois Romieuda78dbf2012-01-26 14:18:23 +01001546
1547 rtl_unlock_work(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001548
Heiner Kallweit433f9d02018-06-24 18:39:06 +02001549 device_set_wakeup_enable(d, tp->saved_wolopts);
françois romieuea809072010-11-08 13:23:58 +00001550
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001551 pm_runtime_put_noidle(d);
1552
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001553 return 0;
1554}
1555
Francois Romieu31bd2042011-04-26 18:58:59 +02001556static const char *rtl_lookup_firmware_name(struct rtl8169_private *tp)
1557{
Francois Romieu85bffe62011-04-27 08:22:39 +02001558 return rtl_chip_infos[tp->mac_version].fw_name;
Francois Romieu31bd2042011-04-26 18:58:59 +02001559}
1560
Linus Torvalds1da177e2005-04-16 15:20:36 -07001561static void rtl8169_get_drvinfo(struct net_device *dev,
1562 struct ethtool_drvinfo *info)
1563{
1564 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieub6ffd972011-06-17 17:00:05 +02001565 struct rtl_fw *rtl_fw = tp->rtl_fw;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001566
Rick Jones68aad782011-11-07 13:29:27 +00001567 strlcpy(info->driver, MODULENAME, sizeof(info->driver));
Rick Jones68aad782011-11-07 13:29:27 +00001568 strlcpy(info->bus_info, pci_name(tp->pci_dev), sizeof(info->bus_info));
Francois Romieu1c361ef2011-06-17 17:16:24 +02001569 BUILD_BUG_ON(sizeof(info->fw_version) < sizeof(rtl_fw->version));
Rick Jones8ac72d12011-11-22 14:06:26 +00001570 if (!IS_ERR_OR_NULL(rtl_fw))
1571 strlcpy(info->fw_version, rtl_fw->version,
1572 sizeof(info->fw_version));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001573}
1574
1575static int rtl8169_get_regs_len(struct net_device *dev)
1576{
1577 return R8169_REGS_SIZE;
1578}
1579
Michał Mirosławc8f44af2011-11-15 15:29:55 +00001580static netdev_features_t rtl8169_fix_features(struct net_device *dev,
1581 netdev_features_t features)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001582{
Francois Romieud58d46b2011-05-03 16:38:29 +02001583 struct rtl8169_private *tp = netdev_priv(dev);
1584
Francois Romieu2b7b4312011-04-18 22:53:24 -07001585 if (dev->mtu > TD_MSS_MAX)
Michał Mirosław350fb322011-04-08 06:35:56 +00001586 features &= ~NETIF_F_ALL_TSO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001587
Francois Romieud58d46b2011-05-03 16:38:29 +02001588 if (dev->mtu > JUMBO_1K &&
Heiner Kallweit6ed0e082018-04-17 23:36:12 +02001589 tp->mac_version > RTL_GIGA_MAC_VER_06)
Francois Romieud58d46b2011-05-03 16:38:29 +02001590 features &= ~NETIF_F_IP_CSUM;
1591
Michał Mirosław350fb322011-04-08 06:35:56 +00001592 return features;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001593}
1594
Heiner Kallweita3984572018-04-28 22:19:15 +02001595static int rtl8169_set_features(struct net_device *dev,
1596 netdev_features_t features)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001597{
1598 struct rtl8169_private *tp = netdev_priv(dev);
hayeswang929a0312014-09-16 11:40:47 +08001599 u32 rx_config;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001600
Heiner Kallweita3984572018-04-28 22:19:15 +02001601 rtl_lock_work(tp);
1602
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001603 rx_config = RTL_R32(tp, RxConfig);
hayeswang929a0312014-09-16 11:40:47 +08001604 if (features & NETIF_F_RXALL)
1605 rx_config |= (AcceptErr | AcceptRunt);
1606 else
1607 rx_config &= ~(AcceptErr | AcceptRunt);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001608
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001609 RTL_W32(tp, RxConfig, rx_config);
Michał Mirosław350fb322011-04-08 06:35:56 +00001610
hayeswang929a0312014-09-16 11:40:47 +08001611 if (features & NETIF_F_RXCSUM)
1612 tp->cp_cmd |= RxChkSum;
1613 else
1614 tp->cp_cmd &= ~RxChkSum;
Ben Greear6bbe0212012-02-10 15:04:33 +00001615
hayeswang929a0312014-09-16 11:40:47 +08001616 if (features & NETIF_F_HW_VLAN_CTAG_RX)
1617 tp->cp_cmd |= RxVlan;
1618 else
1619 tp->cp_cmd &= ~RxVlan;
1620
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001621 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
1622 RTL_R16(tp, CPlusCmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001623
Francois Romieuda78dbf2012-01-26 14:18:23 +01001624 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001625
1626 return 0;
1627}
1628
Kirill Smelkov810f4892012-11-10 21:11:02 +04001629static inline u32 rtl8169_tx_vlan_tag(struct sk_buff *skb)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001630{
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01001631 return (skb_vlan_tag_present(skb)) ?
1632 TxVlanTag | swab16(skb_vlan_tag_get(skb)) : 0x00;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001633}
1634
Francois Romieu7a8fc772011-03-01 17:18:33 +01001635static void rtl8169_rx_vlan_tag(struct RxDesc *desc, struct sk_buff *skb)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001636{
1637 u32 opts2 = le32_to_cpu(desc->opts2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001638
Francois Romieu7a8fc772011-03-01 17:18:33 +01001639 if (opts2 & RxVlanTag)
Patrick McHardy86a9bad2013-04-19 02:04:30 +00001640 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), swab16(opts2 & 0xffff));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001641}
1642
Linus Torvalds1da177e2005-04-16 15:20:36 -07001643static void rtl8169_get_regs(struct net_device *dev, struct ethtool_regs *regs,
1644 void *p)
1645{
Francois Romieu5b0384f2006-08-16 16:00:01 +02001646 struct rtl8169_private *tp = netdev_priv(dev);
Peter Wu15edae92013-08-21 23:17:11 +02001647 u32 __iomem *data = tp->mmio_addr;
1648 u32 *dw = p;
1649 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001650
Francois Romieuda78dbf2012-01-26 14:18:23 +01001651 rtl_lock_work(tp);
Peter Wu15edae92013-08-21 23:17:11 +02001652 for (i = 0; i < R8169_REGS_SIZE; i += 4)
1653 memcpy_fromio(dw++, data++, 4);
Francois Romieuda78dbf2012-01-26 14:18:23 +01001654 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001655}
1656
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02001657static u32 rtl8169_get_msglevel(struct net_device *dev)
1658{
1659 struct rtl8169_private *tp = netdev_priv(dev);
1660
1661 return tp->msg_enable;
1662}
1663
1664static void rtl8169_set_msglevel(struct net_device *dev, u32 value)
1665{
1666 struct rtl8169_private *tp = netdev_priv(dev);
1667
1668 tp->msg_enable = value;
1669}
1670
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001671static const char rtl8169_gstrings[][ETH_GSTRING_LEN] = {
1672 "tx_packets",
1673 "rx_packets",
1674 "tx_errors",
1675 "rx_errors",
1676 "rx_missed",
1677 "align_errors",
1678 "tx_single_collisions",
1679 "tx_multi_collisions",
1680 "unicast",
1681 "broadcast",
1682 "multicast",
1683 "tx_aborted",
1684 "tx_underrun",
1685};
1686
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001687static int rtl8169_get_sset_count(struct net_device *dev, int sset)
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001688{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001689 switch (sset) {
1690 case ETH_SS_STATS:
1691 return ARRAY_SIZE(rtl8169_gstrings);
1692 default:
1693 return -EOPNOTSUPP;
1694 }
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001695}
1696
Corinna Vinschen42020322015-09-10 10:47:35 +02001697DECLARE_RTL_COND(rtl_counters_cond)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001698{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001699 return RTL_R32(tp, CounterAddrLow) & (CounterReset | CounterDump);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001700}
1701
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001702static bool rtl8169_do_counters(struct rtl8169_private *tp, u32 counter_cmd)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001703{
Corinna Vinschen42020322015-09-10 10:47:35 +02001704 dma_addr_t paddr = tp->counters_phys_addr;
1705 u32 cmd;
Corinna Vinschen42020322015-09-10 10:47:35 +02001706
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001707 RTL_W32(tp, CounterAddrHigh, (u64)paddr >> 32);
1708 RTL_R32(tp, CounterAddrHigh);
Corinna Vinschen42020322015-09-10 10:47:35 +02001709 cmd = (u64)paddr & DMA_BIT_MASK(32);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001710 RTL_W32(tp, CounterAddrLow, cmd);
1711 RTL_W32(tp, CounterAddrLow, cmd | counter_cmd);
Corinna Vinschen42020322015-09-10 10:47:35 +02001712
Francois Romieua78e9362018-01-26 01:53:26 +01001713 return rtl_udelay_loop_wait_low(tp, &rtl_counters_cond, 10, 1000);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001714}
1715
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001716static bool rtl8169_reset_counters(struct rtl8169_private *tp)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001717{
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001718 /*
1719 * Versions prior to RTL_GIGA_MAC_VER_19 don't support resetting the
1720 * tally counters.
1721 */
1722 if (tp->mac_version < RTL_GIGA_MAC_VER_19)
1723 return true;
1724
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001725 return rtl8169_do_counters(tp, CounterReset);
Francois Romieuffc46952012-07-06 14:19:23 +02001726}
1727
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001728static bool rtl8169_update_counters(struct rtl8169_private *tp)
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001729{
Ivan Vecera355423d2009-02-06 21:49:57 -08001730 /*
1731 * Some chips are unable to dump tally counters when the receiver
1732 * is disabled.
1733 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001734 if ((RTL_R8(tp, ChipCmd) & CmdRxEnb) == 0)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001735 return true;
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001736
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001737 return rtl8169_do_counters(tp, CounterDump);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001738}
1739
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001740static bool rtl8169_init_counter_offsets(struct rtl8169_private *tp)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001741{
Corinna Vinschen42020322015-09-10 10:47:35 +02001742 struct rtl8169_counters *counters = tp->counters;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001743 bool ret = false;
1744
1745 /*
1746 * rtl8169_init_counter_offsets is called from rtl_open. On chip
1747 * versions prior to RTL_GIGA_MAC_VER_19 the tally counters are only
1748 * reset by a power cycle, while the counter values collected by the
1749 * driver are reset at every driver unload/load cycle.
1750 *
1751 * To make sure the HW values returned by @get_stats64 match the SW
1752 * values, we collect the initial values at first open(*) and use them
1753 * as offsets to normalize the values returned by @get_stats64.
1754 *
1755 * (*) We can't call rtl8169_init_counter_offsets from rtl_init_one
1756 * for the reason stated in rtl8169_update_counters; CmdRxEnb is only
1757 * set at open time by rtl_hw_start.
1758 */
1759
1760 if (tp->tc_offset.inited)
1761 return true;
1762
1763 /* If both, reset and update fail, propagate to caller. */
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001764 if (rtl8169_reset_counters(tp))
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001765 ret = true;
1766
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001767 if (rtl8169_update_counters(tp))
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001768 ret = true;
1769
Corinna Vinschen42020322015-09-10 10:47:35 +02001770 tp->tc_offset.tx_errors = counters->tx_errors;
1771 tp->tc_offset.tx_multi_collision = counters->tx_multi_collision;
1772 tp->tc_offset.tx_aborted = counters->tx_aborted;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001773 tp->tc_offset.inited = true;
1774
1775 return ret;
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001776}
1777
Ivan Vecera355423d2009-02-06 21:49:57 -08001778static void rtl8169_get_ethtool_stats(struct net_device *dev,
1779 struct ethtool_stats *stats, u64 *data)
1780{
1781 struct rtl8169_private *tp = netdev_priv(dev);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01001782 struct device *d = tp_to_dev(tp);
Corinna Vinschen42020322015-09-10 10:47:35 +02001783 struct rtl8169_counters *counters = tp->counters;
Ivan Vecera355423d2009-02-06 21:49:57 -08001784
1785 ASSERT_RTNL();
1786
Chun-Hao Line0636232016-07-29 16:37:55 +08001787 pm_runtime_get_noresume(d);
1788
1789 if (pm_runtime_active(d))
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001790 rtl8169_update_counters(tp);
Chun-Hao Line0636232016-07-29 16:37:55 +08001791
1792 pm_runtime_put_noidle(d);
Ivan Vecera355423d2009-02-06 21:49:57 -08001793
Corinna Vinschen42020322015-09-10 10:47:35 +02001794 data[0] = le64_to_cpu(counters->tx_packets);
1795 data[1] = le64_to_cpu(counters->rx_packets);
1796 data[2] = le64_to_cpu(counters->tx_errors);
1797 data[3] = le32_to_cpu(counters->rx_errors);
1798 data[4] = le16_to_cpu(counters->rx_missed);
1799 data[5] = le16_to_cpu(counters->align_errors);
1800 data[6] = le32_to_cpu(counters->tx_one_collision);
1801 data[7] = le32_to_cpu(counters->tx_multi_collision);
1802 data[8] = le64_to_cpu(counters->rx_unicast);
1803 data[9] = le64_to_cpu(counters->rx_broadcast);
1804 data[10] = le32_to_cpu(counters->rx_multicast);
1805 data[11] = le16_to_cpu(counters->tx_aborted);
1806 data[12] = le16_to_cpu(counters->tx_underun);
Ivan Vecera355423d2009-02-06 21:49:57 -08001807}
1808
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001809static void rtl8169_get_strings(struct net_device *dev, u32 stringset, u8 *data)
1810{
1811 switch(stringset) {
1812 case ETH_SS_STATS:
1813 memcpy(data, *rtl8169_gstrings, sizeof(rtl8169_gstrings));
1814 break;
1815 }
1816}
1817
Francois Romieu50970832017-10-27 13:24:49 +03001818/*
1819 * Interrupt coalescing
1820 *
1821 * > 1 - the availability of the IntrMitigate (0xe2) register through the
1822 * > 8169, 8168 and 810x line of chipsets
1823 *
1824 * 8169, 8168, and 8136(810x) serial chipsets support it.
1825 *
1826 * > 2 - the Tx timer unit at gigabit speed
1827 *
1828 * The unit of the timer depends on both the speed and the setting of CPlusCmd
1829 * (0xe0) bit 1 and bit 0.
1830 *
1831 * For 8169
1832 * bit[1:0] \ speed 1000M 100M 10M
1833 * 0 0 320ns 2.56us 40.96us
1834 * 0 1 2.56us 20.48us 327.7us
1835 * 1 0 5.12us 40.96us 655.4us
1836 * 1 1 10.24us 81.92us 1.31ms
1837 *
1838 * For the other
1839 * bit[1:0] \ speed 1000M 100M 10M
1840 * 0 0 5us 2.56us 40.96us
1841 * 0 1 40us 20.48us 327.7us
1842 * 1 0 80us 40.96us 655.4us
1843 * 1 1 160us 81.92us 1.31ms
1844 */
1845
1846/* rx/tx scale factors for one particular CPlusCmd[0:1] value */
1847struct rtl_coalesce_scale {
1848 /* Rx / Tx */
1849 u32 nsecs[2];
1850};
1851
1852/* rx/tx scale factors for all CPlusCmd[0:1] cases */
1853struct rtl_coalesce_info {
1854 u32 speed;
1855 struct rtl_coalesce_scale scalev[4]; /* each CPlusCmd[0:1] case */
1856};
1857
1858/* produce (r,t) pairs with each being in series of *1, *8, *8*2, *8*2*2 */
1859#define rxtx_x1822(r, t) { \
1860 {{(r), (t)}}, \
1861 {{(r)*8, (t)*8}}, \
1862 {{(r)*8*2, (t)*8*2}}, \
1863 {{(r)*8*2*2, (t)*8*2*2}}, \
1864}
1865static const struct rtl_coalesce_info rtl_coalesce_info_8169[] = {
1866 /* speed delays: rx00 tx00 */
1867 { SPEED_10, rxtx_x1822(40960, 40960) },
1868 { SPEED_100, rxtx_x1822( 2560, 2560) },
1869 { SPEED_1000, rxtx_x1822( 320, 320) },
1870 { 0 },
1871};
1872
1873static const struct rtl_coalesce_info rtl_coalesce_info_8168_8136[] = {
1874 /* speed delays: rx00 tx00 */
1875 { SPEED_10, rxtx_x1822(40960, 40960) },
1876 { SPEED_100, rxtx_x1822( 2560, 2560) },
1877 { SPEED_1000, rxtx_x1822( 5000, 5000) },
1878 { 0 },
1879};
1880#undef rxtx_x1822
1881
1882/* get rx/tx scale vector corresponding to current speed */
1883static const struct rtl_coalesce_info *rtl_coalesce_info(struct net_device *dev)
1884{
1885 struct rtl8169_private *tp = netdev_priv(dev);
1886 struct ethtool_link_ksettings ecmd;
1887 const struct rtl_coalesce_info *ci;
1888 int rc;
1889
Heiner Kallweit45772432018-07-17 22:51:44 +02001890 rc = phy_ethtool_get_link_ksettings(dev, &ecmd);
Francois Romieu50970832017-10-27 13:24:49 +03001891 if (rc < 0)
1892 return ERR_PTR(rc);
1893
1894 for (ci = tp->coalesce_info; ci->speed != 0; ci++) {
1895 if (ecmd.base.speed == ci->speed) {
1896 return ci;
1897 }
1898 }
1899
1900 return ERR_PTR(-ELNRNG);
1901}
1902
1903static int rtl_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
1904{
1905 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu50970832017-10-27 13:24:49 +03001906 const struct rtl_coalesce_info *ci;
1907 const struct rtl_coalesce_scale *scale;
1908 struct {
1909 u32 *max_frames;
1910 u32 *usecs;
1911 } coal_settings [] = {
1912 { &ec->rx_max_coalesced_frames, &ec->rx_coalesce_usecs },
1913 { &ec->tx_max_coalesced_frames, &ec->tx_coalesce_usecs }
1914 }, *p = coal_settings;
1915 int i;
1916 u16 w;
1917
1918 memset(ec, 0, sizeof(*ec));
1919
1920 /* get rx/tx scale corresponding to current speed and CPlusCmd[0:1] */
1921 ci = rtl_coalesce_info(dev);
1922 if (IS_ERR(ci))
1923 return PTR_ERR(ci);
1924
Heiner Kallweit0ae09742018-04-28 22:19:26 +02001925 scale = &ci->scalev[tp->cp_cmd & INTT_MASK];
Francois Romieu50970832017-10-27 13:24:49 +03001926
1927 /* read IntrMitigate and adjust according to scale */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001928 for (w = RTL_R16(tp, IntrMitigate); w; w >>= RTL_COALESCE_SHIFT, p++) {
Francois Romieu50970832017-10-27 13:24:49 +03001929 *p->max_frames = (w & RTL_COALESCE_MASK) << 2;
1930 w >>= RTL_COALESCE_SHIFT;
1931 *p->usecs = w & RTL_COALESCE_MASK;
1932 }
1933
1934 for (i = 0; i < 2; i++) {
1935 p = coal_settings + i;
1936 *p->usecs = (*p->usecs * scale->nsecs[i]) / 1000;
1937
1938 /*
1939 * ethtool_coalesce says it is illegal to set both usecs and
1940 * max_frames to 0.
1941 */
1942 if (!*p->usecs && !*p->max_frames)
1943 *p->max_frames = 1;
1944 }
1945
1946 return 0;
1947}
1948
1949/* choose appropriate scale factor and CPlusCmd[0:1] for (speed, nsec) */
1950static const struct rtl_coalesce_scale *rtl_coalesce_choose_scale(
1951 struct net_device *dev, u32 nsec, u16 *cp01)
1952{
1953 const struct rtl_coalesce_info *ci;
1954 u16 i;
1955
1956 ci = rtl_coalesce_info(dev);
1957 if (IS_ERR(ci))
1958 return ERR_CAST(ci);
1959
1960 for (i = 0; i < 4; i++) {
1961 u32 rxtx_maxscale = max(ci->scalev[i].nsecs[0],
1962 ci->scalev[i].nsecs[1]);
1963 if (nsec <= rxtx_maxscale * RTL_COALESCE_T_MAX) {
1964 *cp01 = i;
1965 return &ci->scalev[i];
1966 }
1967 }
1968
1969 return ERR_PTR(-EINVAL);
1970}
1971
1972static int rtl_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
1973{
1974 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu50970832017-10-27 13:24:49 +03001975 const struct rtl_coalesce_scale *scale;
1976 struct {
1977 u32 frames;
1978 u32 usecs;
1979 } coal_settings [] = {
1980 { ec->rx_max_coalesced_frames, ec->rx_coalesce_usecs },
1981 { ec->tx_max_coalesced_frames, ec->tx_coalesce_usecs }
1982 }, *p = coal_settings;
1983 u16 w = 0, cp01;
1984 int i;
1985
1986 scale = rtl_coalesce_choose_scale(dev,
1987 max(p[0].usecs, p[1].usecs) * 1000, &cp01);
1988 if (IS_ERR(scale))
1989 return PTR_ERR(scale);
1990
1991 for (i = 0; i < 2; i++, p++) {
1992 u32 units;
1993
1994 /*
1995 * accept max_frames=1 we returned in rtl_get_coalesce.
1996 * accept it not only when usecs=0 because of e.g. the following scenario:
1997 *
1998 * - both rx_usecs=0 & rx_frames=0 in hardware (no delay on RX)
1999 * - rtl_get_coalesce returns rx_usecs=0, rx_frames=1
2000 * - then user does `ethtool -C eth0 rx-usecs 100`
2001 *
2002 * since ethtool sends to kernel whole ethtool_coalesce
2003 * settings, if we do not handle rx_usecs=!0, rx_frames=1
2004 * we'll reject it below in `frames % 4 != 0`.
2005 */
2006 if (p->frames == 1) {
2007 p->frames = 0;
2008 }
2009
2010 units = p->usecs * 1000 / scale->nsecs[i];
2011 if (p->frames > RTL_COALESCE_FRAME_MAX || p->frames % 4)
2012 return -EINVAL;
2013
2014 w <<= RTL_COALESCE_SHIFT;
2015 w |= units;
2016 w <<= RTL_COALESCE_SHIFT;
2017 w |= p->frames >> 2;
2018 }
2019
2020 rtl_lock_work(tp);
2021
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002022 RTL_W16(tp, IntrMitigate, swab16(w));
Francois Romieu50970832017-10-27 13:24:49 +03002023
Heiner Kallweit9a3c81f2018-04-28 22:19:21 +02002024 tp->cp_cmd = (tp->cp_cmd & ~INTT_MASK) | cp01;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002025 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
2026 RTL_R16(tp, CPlusCmd);
Francois Romieu50970832017-10-27 13:24:49 +03002027
2028 rtl_unlock_work(tp);
2029
2030 return 0;
2031}
2032
Jeff Garzik7282d492006-09-13 14:30:00 -04002033static const struct ethtool_ops rtl8169_ethtool_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002034 .get_drvinfo = rtl8169_get_drvinfo,
2035 .get_regs_len = rtl8169_get_regs_len,
2036 .get_link = ethtool_op_get_link,
Francois Romieu50970832017-10-27 13:24:49 +03002037 .get_coalesce = rtl_get_coalesce,
2038 .set_coalesce = rtl_set_coalesce,
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02002039 .get_msglevel = rtl8169_get_msglevel,
2040 .set_msglevel = rtl8169_set_msglevel,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002041 .get_regs = rtl8169_get_regs,
Francois Romieu61a4dcc2006-02-23 00:55:25 +01002042 .get_wol = rtl8169_get_wol,
2043 .set_wol = rtl8169_set_wol,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002044 .get_strings = rtl8169_get_strings,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07002045 .get_sset_count = rtl8169_get_sset_count,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002046 .get_ethtool_stats = rtl8169_get_ethtool_stats,
Richard Cochrane1593bb2012-04-03 22:59:35 +00002047 .get_ts_info = ethtool_op_get_ts_info,
Heiner Kallweitdd849572018-07-17 22:51:48 +02002048 .nway_reset = phy_ethtool_nway_reset,
Heiner Kallweit45772432018-07-17 22:51:44 +02002049 .get_link_ksettings = phy_ethtool_get_link_ksettings,
2050 .set_link_ksettings = phy_ethtool_set_link_ksettings,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002051};
2052
Francois Romieu07d3f512007-02-21 22:40:46 +01002053static void rtl8169_get_mac_version(struct rtl8169_private *tp,
Heiner Kallweit22148df2018-04-22 17:15:15 +02002054 u8 default_version)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002055{
Francois Romieu0e485152007-02-20 00:00:26 +01002056 /*
2057 * The driver currently handles the 8168Bf and the 8168Be identically
2058 * but they can be identified more specifically through the test below
2059 * if needed:
2060 *
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002061 * (RTL_R32(tp, TxConfig) & 0x700000) == 0x500000 ? 8168Bf : 8168Be
Francois Romieu01272152007-02-20 22:58:51 +01002062 *
2063 * Same thing for the 8101Eb and the 8101Ec:
2064 *
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002065 * (RTL_R32(tp, TxConfig) & 0x700000) == 0x200000 ? 8101Eb : 8101Ec
Francois Romieu0e485152007-02-20 00:00:26 +01002066 */
Francois Romieu37441002011-06-17 22:58:54 +02002067 static const struct rtl_mac_info {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002068 u32 mask;
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002069 u32 val;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002070 int mac_version;
2071 } mac_info[] = {
Chun-Hao Lin935e2212014-10-07 15:10:41 +08002072 /* 8168EP family. */
2073 { 0x7cf00000, 0x50200000, RTL_GIGA_MAC_VER_51 },
2074 { 0x7cf00000, 0x50100000, RTL_GIGA_MAC_VER_50 },
2075 { 0x7cf00000, 0x50000000, RTL_GIGA_MAC_VER_49 },
2076
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08002077 /* 8168H family. */
2078 { 0x7cf00000, 0x54100000, RTL_GIGA_MAC_VER_46 },
2079 { 0x7cf00000, 0x54000000, RTL_GIGA_MAC_VER_45 },
2080
Hayes Wangc5583862012-07-02 17:23:22 +08002081 /* 8168G family. */
hayeswang45dd95c2013-07-08 17:09:01 +08002082 { 0x7cf00000, 0x5c800000, RTL_GIGA_MAC_VER_44 },
hayeswang57538c42013-04-01 22:23:40 +00002083 { 0x7cf00000, 0x50900000, RTL_GIGA_MAC_VER_42 },
Hayes Wangc5583862012-07-02 17:23:22 +08002084 { 0x7cf00000, 0x4c100000, RTL_GIGA_MAC_VER_41 },
2085 { 0x7cf00000, 0x4c000000, RTL_GIGA_MAC_VER_40 },
2086
Hayes Wangc2218922011-09-06 16:55:18 +08002087 /* 8168F family. */
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08002088 { 0x7c800000, 0x48800000, RTL_GIGA_MAC_VER_38 },
Hayes Wangc2218922011-09-06 16:55:18 +08002089 { 0x7cf00000, 0x48100000, RTL_GIGA_MAC_VER_36 },
2090 { 0x7cf00000, 0x48000000, RTL_GIGA_MAC_VER_35 },
2091
hayeswang01dc7fe2011-03-21 01:50:28 +00002092 /* 8168E family. */
Hayes Wang70090422011-07-06 15:58:06 +08002093 { 0x7c800000, 0x2c800000, RTL_GIGA_MAC_VER_34 },
hayeswang01dc7fe2011-03-21 01:50:28 +00002094 { 0x7cf00000, 0x2c100000, RTL_GIGA_MAC_VER_32 },
2095 { 0x7c800000, 0x2c000000, RTL_GIGA_MAC_VER_33 },
2096
Francois Romieu5b538df2008-07-20 16:22:45 +02002097 /* 8168D family. */
françois romieudaf9df62009-10-07 12:44:20 +00002098 { 0x7cf00000, 0x28100000, RTL_GIGA_MAC_VER_25 },
françois romieudaf9df62009-10-07 12:44:20 +00002099 { 0x7c800000, 0x28000000, RTL_GIGA_MAC_VER_26 },
Francois Romieu5b538df2008-07-20 16:22:45 +02002100
françois romieue6de30d2011-01-03 15:08:37 +00002101 /* 8168DP family. */
2102 { 0x7cf00000, 0x28800000, RTL_GIGA_MAC_VER_27 },
2103 { 0x7cf00000, 0x28a00000, RTL_GIGA_MAC_VER_28 },
hayeswang4804b3b2011-03-21 01:50:29 +00002104 { 0x7cf00000, 0x28b00000, RTL_GIGA_MAC_VER_31 },
françois romieue6de30d2011-01-03 15:08:37 +00002105
Francois Romieuef808d52008-06-29 13:10:54 +02002106 /* 8168C family. */
Francois Romieuef3386f2008-06-29 12:24:30 +02002107 { 0x7cf00000, 0x3c900000, RTL_GIGA_MAC_VER_23 },
Francois Romieuef808d52008-06-29 13:10:54 +02002108 { 0x7cf00000, 0x3c800000, RTL_GIGA_MAC_VER_18 },
Francois Romieu7f3e3d32008-07-20 18:53:20 +02002109 { 0x7c800000, 0x3c800000, RTL_GIGA_MAC_VER_24 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002110 { 0x7cf00000, 0x3c000000, RTL_GIGA_MAC_VER_19 },
2111 { 0x7cf00000, 0x3c200000, RTL_GIGA_MAC_VER_20 },
Francois Romieu197ff762008-06-28 13:16:02 +02002112 { 0x7cf00000, 0x3c300000, RTL_GIGA_MAC_VER_21 },
Francois Romieuef808d52008-06-29 13:10:54 +02002113 { 0x7c800000, 0x3c000000, RTL_GIGA_MAC_VER_22 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002114
2115 /* 8168B family. */
2116 { 0x7cf00000, 0x38000000, RTL_GIGA_MAC_VER_12 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002117 { 0x7c800000, 0x38000000, RTL_GIGA_MAC_VER_17 },
2118 { 0x7c800000, 0x30000000, RTL_GIGA_MAC_VER_11 },
2119
2120 /* 8101 family. */
Hayes Wang5598bfe2012-07-02 17:23:21 +08002121 { 0x7c800000, 0x44800000, RTL_GIGA_MAC_VER_39 },
Hayes Wang7e18dca2012-03-30 14:33:02 +08002122 { 0x7c800000, 0x44000000, RTL_GIGA_MAC_VER_37 },
Hayes Wang5a5e4442011-02-22 17:26:21 +08002123 { 0x7cf00000, 0x40900000, RTL_GIGA_MAC_VER_29 },
2124 { 0x7c800000, 0x40800000, RTL_GIGA_MAC_VER_30 },
Francois Romieu2857ffb2008-08-02 21:08:49 +02002125 { 0x7cf00000, 0x34900000, RTL_GIGA_MAC_VER_08 },
2126 { 0x7cf00000, 0x24900000, RTL_GIGA_MAC_VER_08 },
2127 { 0x7cf00000, 0x34800000, RTL_GIGA_MAC_VER_07 },
2128 { 0x7cf00000, 0x24800000, RTL_GIGA_MAC_VER_07 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002129 { 0x7cf00000, 0x34000000, RTL_GIGA_MAC_VER_13 },
Francois Romieu2857ffb2008-08-02 21:08:49 +02002130 { 0x7cf00000, 0x34300000, RTL_GIGA_MAC_VER_10 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002131 { 0x7cf00000, 0x34200000, RTL_GIGA_MAC_VER_16 },
Francois Romieu2857ffb2008-08-02 21:08:49 +02002132 { 0x7c800000, 0x34800000, RTL_GIGA_MAC_VER_09 },
2133 { 0x7c800000, 0x24800000, RTL_GIGA_MAC_VER_09 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002134 { 0x7c800000, 0x34000000, RTL_GIGA_MAC_VER_16 },
2135 /* FIXME: where did these entries come from ? -- FR */
2136 { 0xfc800000, 0x38800000, RTL_GIGA_MAC_VER_15 },
2137 { 0xfc800000, 0x30800000, RTL_GIGA_MAC_VER_14 },
2138
2139 /* 8110 family. */
2140 { 0xfc800000, 0x98000000, RTL_GIGA_MAC_VER_06 },
2141 { 0xfc800000, 0x18000000, RTL_GIGA_MAC_VER_05 },
2142 { 0xfc800000, 0x10000000, RTL_GIGA_MAC_VER_04 },
2143 { 0xfc800000, 0x04000000, RTL_GIGA_MAC_VER_03 },
2144 { 0xfc800000, 0x00800000, RTL_GIGA_MAC_VER_02 },
2145 { 0xfc800000, 0x00000000, RTL_GIGA_MAC_VER_01 },
2146
Jean Delvaref21b75e2009-05-26 20:54:48 -07002147 /* Catch-all */
2148 { 0x00000000, 0x00000000, RTL_GIGA_MAC_NONE }
Francois Romieu37441002011-06-17 22:58:54 +02002149 };
2150 const struct rtl_mac_info *p = mac_info;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002151 u32 reg;
2152
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002153 reg = RTL_R32(tp, TxConfig);
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002154 while ((reg & p->mask) != p->val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002155 p++;
2156 tp->mac_version = p->mac_version;
Francois Romieu5d320a22011-05-08 17:47:36 +02002157
2158 if (tp->mac_version == RTL_GIGA_MAC_NONE) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02002159 dev_notice(tp_to_dev(tp),
2160 "unknown MAC, using family default\n");
Francois Romieu5d320a22011-05-08 17:47:36 +02002161 tp->mac_version = default_version;
hayeswang58152cd2013-04-01 22:23:42 +00002162 } else if (tp->mac_version == RTL_GIGA_MAC_VER_42) {
Heiner Kallweitf7ffa9a2018-07-17 22:52:09 +02002163 tp->mac_version = tp->supports_gmii ?
hayeswang58152cd2013-04-01 22:23:42 +00002164 RTL_GIGA_MAC_VER_42 :
2165 RTL_GIGA_MAC_VER_43;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08002166 } else if (tp->mac_version == RTL_GIGA_MAC_VER_45) {
Heiner Kallweitf7ffa9a2018-07-17 22:52:09 +02002167 tp->mac_version = tp->supports_gmii ?
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08002168 RTL_GIGA_MAC_VER_45 :
2169 RTL_GIGA_MAC_VER_47;
2170 } else if (tp->mac_version == RTL_GIGA_MAC_VER_46) {
Heiner Kallweitf7ffa9a2018-07-17 22:52:09 +02002171 tp->mac_version = tp->supports_gmii ?
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08002172 RTL_GIGA_MAC_VER_46 :
2173 RTL_GIGA_MAC_VER_48;
Francois Romieu5d320a22011-05-08 17:47:36 +02002174 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002175}
2176
2177static void rtl8169_print_mac_version(struct rtl8169_private *tp)
2178{
Heiner Kallweit49d17512018-06-28 20:36:15 +02002179 netif_dbg(tp, drv, tp->dev, "mac_version = 0x%02x\n", tp->mac_version);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002180}
2181
Francois Romieu867763c2007-08-17 18:21:58 +02002182struct phy_reg {
2183 u16 reg;
2184 u16 val;
2185};
2186
françois romieu4da19632011-01-03 15:07:55 +00002187static void rtl_writephy_batch(struct rtl8169_private *tp,
2188 const struct phy_reg *regs, int len)
Francois Romieu867763c2007-08-17 18:21:58 +02002189{
2190 while (len-- > 0) {
françois romieu4da19632011-01-03 15:07:55 +00002191 rtl_writephy(tp, regs->reg, regs->val);
Francois Romieu867763c2007-08-17 18:21:58 +02002192 regs++;
2193 }
2194}
2195
françois romieubca03d52011-01-03 15:07:31 +00002196#define PHY_READ 0x00000000
2197#define PHY_DATA_OR 0x10000000
2198#define PHY_DATA_AND 0x20000000
2199#define PHY_BJMPN 0x30000000
hayeswangeee37862013-04-01 22:23:38 +00002200#define PHY_MDIO_CHG 0x40000000
françois romieubca03d52011-01-03 15:07:31 +00002201#define PHY_CLEAR_READCOUNT 0x70000000
2202#define PHY_WRITE 0x80000000
2203#define PHY_READCOUNT_EQ_SKIP 0x90000000
2204#define PHY_COMP_EQ_SKIPN 0xa0000000
2205#define PHY_COMP_NEQ_SKIPN 0xb0000000
2206#define PHY_WRITE_PREVIOUS 0xc0000000
2207#define PHY_SKIPN 0xd0000000
2208#define PHY_DELAY_MS 0xe0000000
françois romieubca03d52011-01-03 15:07:31 +00002209
Hayes Wang960aee62011-06-18 11:37:48 +02002210struct fw_info {
2211 u32 magic;
2212 char version[RTL_VER_SIZE];
2213 __le32 fw_start;
2214 __le32 fw_len;
2215 u8 chksum;
2216} __packed;
2217
Francois Romieu1c361ef2011-06-17 17:16:24 +02002218#define FW_OPCODE_SIZE sizeof(typeof(*((struct rtl_fw_phy_action *)0)->code))
2219
2220static bool rtl_fw_format_ok(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
françois romieubca03d52011-01-03 15:07:31 +00002221{
Francois Romieub6ffd972011-06-17 17:00:05 +02002222 const struct firmware *fw = rtl_fw->fw;
Hayes Wang960aee62011-06-18 11:37:48 +02002223 struct fw_info *fw_info = (struct fw_info *)fw->data;
Francois Romieu1c361ef2011-06-17 17:16:24 +02002224 struct rtl_fw_phy_action *pa = &rtl_fw->phy_action;
2225 char *version = rtl_fw->version;
2226 bool rc = false;
françois romieubca03d52011-01-03 15:07:31 +00002227
Francois Romieu1c361ef2011-06-17 17:16:24 +02002228 if (fw->size < FW_OPCODE_SIZE)
2229 goto out;
Hayes Wang960aee62011-06-18 11:37:48 +02002230
2231 if (!fw_info->magic) {
2232 size_t i, size, start;
2233 u8 checksum = 0;
2234
2235 if (fw->size < sizeof(*fw_info))
2236 goto out;
2237
2238 for (i = 0; i < fw->size; i++)
2239 checksum += fw->data[i];
2240 if (checksum != 0)
2241 goto out;
2242
2243 start = le32_to_cpu(fw_info->fw_start);
2244 if (start > fw->size)
2245 goto out;
2246
2247 size = le32_to_cpu(fw_info->fw_len);
2248 if (size > (fw->size - start) / FW_OPCODE_SIZE)
2249 goto out;
2250
2251 memcpy(version, fw_info->version, RTL_VER_SIZE);
2252
2253 pa->code = (__le32 *)(fw->data + start);
2254 pa->size = size;
2255 } else {
Francois Romieu1c361ef2011-06-17 17:16:24 +02002256 if (fw->size % FW_OPCODE_SIZE)
2257 goto out;
2258
2259 strlcpy(version, rtl_lookup_firmware_name(tp), RTL_VER_SIZE);
2260
2261 pa->code = (__le32 *)fw->data;
2262 pa->size = fw->size / FW_OPCODE_SIZE;
2263 }
2264 version[RTL_VER_SIZE - 1] = 0;
2265
2266 rc = true;
2267out:
2268 return rc;
2269}
2270
Francois Romieufd112f22011-06-18 00:10:29 +02002271static bool rtl_fw_data_ok(struct rtl8169_private *tp, struct net_device *dev,
2272 struct rtl_fw_phy_action *pa)
Francois Romieu1c361ef2011-06-17 17:16:24 +02002273{
Francois Romieufd112f22011-06-18 00:10:29 +02002274 bool rc = false;
Francois Romieu1c361ef2011-06-17 17:16:24 +02002275 size_t index;
2276
Francois Romieu1c361ef2011-06-17 17:16:24 +02002277 for (index = 0; index < pa->size; index++) {
2278 u32 action = le32_to_cpu(pa->code[index]);
hayeswang42b82dc2011-01-10 02:07:25 +00002279 u32 regno = (action & 0x0fff0000) >> 16;
françois romieubca03d52011-01-03 15:07:31 +00002280
hayeswang42b82dc2011-01-10 02:07:25 +00002281 switch(action & 0xf0000000) {
2282 case PHY_READ:
2283 case PHY_DATA_OR:
2284 case PHY_DATA_AND:
hayeswangeee37862013-04-01 22:23:38 +00002285 case PHY_MDIO_CHG:
hayeswang42b82dc2011-01-10 02:07:25 +00002286 case PHY_CLEAR_READCOUNT:
2287 case PHY_WRITE:
2288 case PHY_WRITE_PREVIOUS:
2289 case PHY_DELAY_MS:
françois romieubca03d52011-01-03 15:07:31 +00002290 break;
2291
hayeswang42b82dc2011-01-10 02:07:25 +00002292 case PHY_BJMPN:
2293 if (regno > index) {
Francois Romieufd112f22011-06-18 00:10:29 +02002294 netif_err(tp, ifup, tp->dev,
Francois Romieucecb5fd2011-04-01 10:21:07 +02002295 "Out of range of firmware\n");
Francois Romieufd112f22011-06-18 00:10:29 +02002296 goto out;
hayeswang42b82dc2011-01-10 02:07:25 +00002297 }
2298 break;
2299 case PHY_READCOUNT_EQ_SKIP:
Francois Romieu1c361ef2011-06-17 17:16:24 +02002300 if (index + 2 >= pa->size) {
Francois Romieufd112f22011-06-18 00:10:29 +02002301 netif_err(tp, ifup, tp->dev,
Francois Romieucecb5fd2011-04-01 10:21:07 +02002302 "Out of range of firmware\n");
Francois Romieufd112f22011-06-18 00:10:29 +02002303 goto out;
hayeswang42b82dc2011-01-10 02:07:25 +00002304 }
2305 break;
2306 case PHY_COMP_EQ_SKIPN:
2307 case PHY_COMP_NEQ_SKIPN:
2308 case PHY_SKIPN:
Francois Romieu1c361ef2011-06-17 17:16:24 +02002309 if (index + 1 + regno >= pa->size) {
Francois Romieufd112f22011-06-18 00:10:29 +02002310 netif_err(tp, ifup, tp->dev,
Francois Romieucecb5fd2011-04-01 10:21:07 +02002311 "Out of range of firmware\n");
Francois Romieufd112f22011-06-18 00:10:29 +02002312 goto out;
hayeswang42b82dc2011-01-10 02:07:25 +00002313 }
2314 break;
2315
hayeswang42b82dc2011-01-10 02:07:25 +00002316 default:
Francois Romieufd112f22011-06-18 00:10:29 +02002317 netif_err(tp, ifup, tp->dev,
hayeswang42b82dc2011-01-10 02:07:25 +00002318 "Invalid action 0x%08x\n", action);
Francois Romieufd112f22011-06-18 00:10:29 +02002319 goto out;
françois romieubca03d52011-01-03 15:07:31 +00002320 }
2321 }
Francois Romieufd112f22011-06-18 00:10:29 +02002322 rc = true;
2323out:
2324 return rc;
2325}
françois romieubca03d52011-01-03 15:07:31 +00002326
Francois Romieufd112f22011-06-18 00:10:29 +02002327static int rtl_check_firmware(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
2328{
2329 struct net_device *dev = tp->dev;
2330 int rc = -EINVAL;
2331
2332 if (!rtl_fw_format_ok(tp, rtl_fw)) {
Yannick Guerrini5c2d2b12015-02-24 13:03:51 +01002333 netif_err(tp, ifup, dev, "invalid firmware\n");
Francois Romieufd112f22011-06-18 00:10:29 +02002334 goto out;
2335 }
2336
2337 if (rtl_fw_data_ok(tp, dev, &rtl_fw->phy_action))
2338 rc = 0;
2339out:
2340 return rc;
2341}
2342
2343static void rtl_phy_write_fw(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
2344{
2345 struct rtl_fw_phy_action *pa = &rtl_fw->phy_action;
hayeswangeee37862013-04-01 22:23:38 +00002346 struct mdio_ops org, *ops = &tp->mdio_ops;
Francois Romieufd112f22011-06-18 00:10:29 +02002347 u32 predata, count;
2348 size_t index;
2349
2350 predata = count = 0;
hayeswangeee37862013-04-01 22:23:38 +00002351 org.write = ops->write;
2352 org.read = ops->read;
hayeswang42b82dc2011-01-10 02:07:25 +00002353
Francois Romieu1c361ef2011-06-17 17:16:24 +02002354 for (index = 0; index < pa->size; ) {
2355 u32 action = le32_to_cpu(pa->code[index]);
françois romieubca03d52011-01-03 15:07:31 +00002356 u32 data = action & 0x0000ffff;
hayeswang42b82dc2011-01-10 02:07:25 +00002357 u32 regno = (action & 0x0fff0000) >> 16;
2358
2359 if (!action)
2360 break;
françois romieubca03d52011-01-03 15:07:31 +00002361
2362 switch(action & 0xf0000000) {
hayeswang42b82dc2011-01-10 02:07:25 +00002363 case PHY_READ:
2364 predata = rtl_readphy(tp, regno);
2365 count++;
2366 index++;
françois romieubca03d52011-01-03 15:07:31 +00002367 break;
hayeswang42b82dc2011-01-10 02:07:25 +00002368 case PHY_DATA_OR:
2369 predata |= data;
2370 index++;
2371 break;
2372 case PHY_DATA_AND:
2373 predata &= data;
2374 index++;
2375 break;
2376 case PHY_BJMPN:
2377 index -= regno;
2378 break;
hayeswangeee37862013-04-01 22:23:38 +00002379 case PHY_MDIO_CHG:
2380 if (data == 0) {
2381 ops->write = org.write;
2382 ops->read = org.read;
2383 } else if (data == 1) {
2384 ops->write = mac_mcu_write;
2385 ops->read = mac_mcu_read;
2386 }
2387
hayeswang42b82dc2011-01-10 02:07:25 +00002388 index++;
2389 break;
2390 case PHY_CLEAR_READCOUNT:
2391 count = 0;
2392 index++;
2393 break;
2394 case PHY_WRITE:
2395 rtl_writephy(tp, regno, data);
2396 index++;
2397 break;
2398 case PHY_READCOUNT_EQ_SKIP:
Francois Romieucecb5fd2011-04-01 10:21:07 +02002399 index += (count == data) ? 2 : 1;
hayeswang42b82dc2011-01-10 02:07:25 +00002400 break;
2401 case PHY_COMP_EQ_SKIPN:
2402 if (predata == data)
2403 index += regno;
2404 index++;
2405 break;
2406 case PHY_COMP_NEQ_SKIPN:
2407 if (predata != data)
2408 index += regno;
2409 index++;
2410 break;
2411 case PHY_WRITE_PREVIOUS:
2412 rtl_writephy(tp, regno, predata);
2413 index++;
2414 break;
2415 case PHY_SKIPN:
2416 index += regno + 1;
2417 break;
2418 case PHY_DELAY_MS:
2419 mdelay(data);
2420 index++;
2421 break;
2422
françois romieubca03d52011-01-03 15:07:31 +00002423 default:
2424 BUG();
2425 }
2426 }
hayeswangeee37862013-04-01 22:23:38 +00002427
2428 ops->write = org.write;
2429 ops->read = org.read;
françois romieubca03d52011-01-03 15:07:31 +00002430}
2431
françois romieuf1e02ed2011-01-13 13:07:53 +00002432static void rtl_release_firmware(struct rtl8169_private *tp)
2433{
Francois Romieub6ffd972011-06-17 17:00:05 +02002434 if (!IS_ERR_OR_NULL(tp->rtl_fw)) {
2435 release_firmware(tp->rtl_fw->fw);
2436 kfree(tp->rtl_fw);
2437 }
2438 tp->rtl_fw = RTL_FIRMWARE_UNKNOWN;
françois romieuf1e02ed2011-01-13 13:07:53 +00002439}
2440
François Romieu953a12c2011-04-24 17:38:48 +02002441static void rtl_apply_firmware(struct rtl8169_private *tp)
françois romieuf1e02ed2011-01-13 13:07:53 +00002442{
Francois Romieub6ffd972011-06-17 17:00:05 +02002443 struct rtl_fw *rtl_fw = tp->rtl_fw;
françois romieuf1e02ed2011-01-13 13:07:53 +00002444
2445 /* TODO: release firmware once rtl_phy_write_fw signals failures. */
Francois Romieueef63cc2013-02-08 23:43:20 +01002446 if (!IS_ERR_OR_NULL(rtl_fw))
Francois Romieub6ffd972011-06-17 17:00:05 +02002447 rtl_phy_write_fw(tp, rtl_fw);
François Romieu953a12c2011-04-24 17:38:48 +02002448}
2449
2450static void rtl_apply_firmware_cond(struct rtl8169_private *tp, u8 reg, u16 val)
2451{
2452 if (rtl_readphy(tp, reg) != val)
2453 netif_warn(tp, hw, tp->dev, "chipset not ready for firmware\n");
2454 else
2455 rtl_apply_firmware(tp);
françois romieuf1e02ed2011-01-13 13:07:53 +00002456}
2457
françois romieu4da19632011-01-03 15:07:55 +00002458static void rtl8169s_hw_phy_config(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002459{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002460 static const struct phy_reg phy_reg_init[] = {
françois romieu0b9b5712009-08-10 19:44:56 +00002461 { 0x1f, 0x0001 },
2462 { 0x06, 0x006e },
2463 { 0x08, 0x0708 },
2464 { 0x15, 0x4000 },
2465 { 0x18, 0x65c7 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002466
françois romieu0b9b5712009-08-10 19:44:56 +00002467 { 0x1f, 0x0001 },
2468 { 0x03, 0x00a1 },
2469 { 0x02, 0x0008 },
2470 { 0x01, 0x0120 },
2471 { 0x00, 0x1000 },
2472 { 0x04, 0x0800 },
2473 { 0x04, 0x0000 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002474
françois romieu0b9b5712009-08-10 19:44:56 +00002475 { 0x03, 0xff41 },
2476 { 0x02, 0xdf60 },
2477 { 0x01, 0x0140 },
2478 { 0x00, 0x0077 },
2479 { 0x04, 0x7800 },
2480 { 0x04, 0x7000 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002481
françois romieu0b9b5712009-08-10 19:44:56 +00002482 { 0x03, 0x802f },
2483 { 0x02, 0x4f02 },
2484 { 0x01, 0x0409 },
2485 { 0x00, 0xf0f9 },
2486 { 0x04, 0x9800 },
2487 { 0x04, 0x9000 },
2488
2489 { 0x03, 0xdf01 },
2490 { 0x02, 0xdf20 },
2491 { 0x01, 0xff95 },
2492 { 0x00, 0xba00 },
2493 { 0x04, 0xa800 },
2494 { 0x04, 0xa000 },
2495
2496 { 0x03, 0xff41 },
2497 { 0x02, 0xdf20 },
2498 { 0x01, 0x0140 },
2499 { 0x00, 0x00bb },
2500 { 0x04, 0xb800 },
2501 { 0x04, 0xb000 },
2502
2503 { 0x03, 0xdf41 },
2504 { 0x02, 0xdc60 },
2505 { 0x01, 0x6340 },
2506 { 0x00, 0x007d },
2507 { 0x04, 0xd800 },
2508 { 0x04, 0xd000 },
2509
2510 { 0x03, 0xdf01 },
2511 { 0x02, 0xdf20 },
2512 { 0x01, 0x100a },
2513 { 0x00, 0xa0ff },
2514 { 0x04, 0xf800 },
2515 { 0x04, 0xf000 },
2516
2517 { 0x1f, 0x0000 },
2518 { 0x0b, 0x0000 },
2519 { 0x00, 0x9200 }
2520 };
2521
françois romieu4da19632011-01-03 15:07:55 +00002522 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002523}
2524
françois romieu4da19632011-01-03 15:07:55 +00002525static void rtl8169sb_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu5615d9f2007-08-17 17:50:46 +02002526{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002527 static const struct phy_reg phy_reg_init[] = {
Francois Romieua441d7b2007-08-17 18:26:35 +02002528 { 0x1f, 0x0002 },
2529 { 0x01, 0x90d0 },
2530 { 0x1f, 0x0000 }
2531 };
2532
françois romieu4da19632011-01-03 15:07:55 +00002533 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu5615d9f2007-08-17 17:50:46 +02002534}
2535
françois romieu4da19632011-01-03 15:07:55 +00002536static void rtl8169scd_hw_phy_config_quirk(struct rtl8169_private *tp)
françois romieu2e9558562009-08-10 19:44:19 +00002537{
2538 struct pci_dev *pdev = tp->pci_dev;
françois romieu2e9558562009-08-10 19:44:19 +00002539
Sergei Shtylyovccbae552011-07-22 05:37:24 +00002540 if ((pdev->subsystem_vendor != PCI_VENDOR_ID_GIGABYTE) ||
2541 (pdev->subsystem_device != 0xe000))
françois romieu2e9558562009-08-10 19:44:19 +00002542 return;
2543
françois romieu4da19632011-01-03 15:07:55 +00002544 rtl_writephy(tp, 0x1f, 0x0001);
2545 rtl_writephy(tp, 0x10, 0xf01b);
2546 rtl_writephy(tp, 0x1f, 0x0000);
françois romieu2e9558562009-08-10 19:44:19 +00002547}
2548
françois romieu4da19632011-01-03 15:07:55 +00002549static void rtl8169scd_hw_phy_config(struct rtl8169_private *tp)
françois romieu2e9558562009-08-10 19:44:19 +00002550{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002551 static const struct phy_reg phy_reg_init[] = {
françois romieu2e9558562009-08-10 19:44:19 +00002552 { 0x1f, 0x0001 },
2553 { 0x04, 0x0000 },
2554 { 0x03, 0x00a1 },
2555 { 0x02, 0x0008 },
2556 { 0x01, 0x0120 },
2557 { 0x00, 0x1000 },
2558 { 0x04, 0x0800 },
2559 { 0x04, 0x9000 },
2560 { 0x03, 0x802f },
2561 { 0x02, 0x4f02 },
2562 { 0x01, 0x0409 },
2563 { 0x00, 0xf099 },
2564 { 0x04, 0x9800 },
2565 { 0x04, 0xa000 },
2566 { 0x03, 0xdf01 },
2567 { 0x02, 0xdf20 },
2568 { 0x01, 0xff95 },
2569 { 0x00, 0xba00 },
2570 { 0x04, 0xa800 },
2571 { 0x04, 0xf000 },
2572 { 0x03, 0xdf01 },
2573 { 0x02, 0xdf20 },
2574 { 0x01, 0x101a },
2575 { 0x00, 0xa0ff },
2576 { 0x04, 0xf800 },
2577 { 0x04, 0x0000 },
2578 { 0x1f, 0x0000 },
2579
2580 { 0x1f, 0x0001 },
2581 { 0x10, 0xf41b },
2582 { 0x14, 0xfb54 },
2583 { 0x18, 0xf5c7 },
2584 { 0x1f, 0x0000 },
2585
2586 { 0x1f, 0x0001 },
2587 { 0x17, 0x0cc0 },
2588 { 0x1f, 0x0000 }
2589 };
2590
françois romieu4da19632011-01-03 15:07:55 +00002591 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieu2e9558562009-08-10 19:44:19 +00002592
françois romieu4da19632011-01-03 15:07:55 +00002593 rtl8169scd_hw_phy_config_quirk(tp);
françois romieu2e9558562009-08-10 19:44:19 +00002594}
2595
françois romieu4da19632011-01-03 15:07:55 +00002596static void rtl8169sce_hw_phy_config(struct rtl8169_private *tp)
françois romieu8c7006a2009-08-10 19:43:29 +00002597{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002598 static const struct phy_reg phy_reg_init[] = {
françois romieu8c7006a2009-08-10 19:43:29 +00002599 { 0x1f, 0x0001 },
2600 { 0x04, 0x0000 },
2601 { 0x03, 0x00a1 },
2602 { 0x02, 0x0008 },
2603 { 0x01, 0x0120 },
2604 { 0x00, 0x1000 },
2605 { 0x04, 0x0800 },
2606 { 0x04, 0x9000 },
2607 { 0x03, 0x802f },
2608 { 0x02, 0x4f02 },
2609 { 0x01, 0x0409 },
2610 { 0x00, 0xf099 },
2611 { 0x04, 0x9800 },
2612 { 0x04, 0xa000 },
2613 { 0x03, 0xdf01 },
2614 { 0x02, 0xdf20 },
2615 { 0x01, 0xff95 },
2616 { 0x00, 0xba00 },
2617 { 0x04, 0xa800 },
2618 { 0x04, 0xf000 },
2619 { 0x03, 0xdf01 },
2620 { 0x02, 0xdf20 },
2621 { 0x01, 0x101a },
2622 { 0x00, 0xa0ff },
2623 { 0x04, 0xf800 },
2624 { 0x04, 0x0000 },
2625 { 0x1f, 0x0000 },
2626
2627 { 0x1f, 0x0001 },
2628 { 0x0b, 0x8480 },
2629 { 0x1f, 0x0000 },
2630
2631 { 0x1f, 0x0001 },
2632 { 0x18, 0x67c7 },
2633 { 0x04, 0x2000 },
2634 { 0x03, 0x002f },
2635 { 0x02, 0x4360 },
2636 { 0x01, 0x0109 },
2637 { 0x00, 0x3022 },
2638 { 0x04, 0x2800 },
2639 { 0x1f, 0x0000 },
2640
2641 { 0x1f, 0x0001 },
2642 { 0x17, 0x0cc0 },
2643 { 0x1f, 0x0000 }
2644 };
2645
françois romieu4da19632011-01-03 15:07:55 +00002646 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieu8c7006a2009-08-10 19:43:29 +00002647}
2648
françois romieu4da19632011-01-03 15:07:55 +00002649static void rtl8168bb_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu236b8082008-05-30 16:11:48 +02002650{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002651 static const struct phy_reg phy_reg_init[] = {
Francois Romieu236b8082008-05-30 16:11:48 +02002652 { 0x10, 0xf41b },
2653 { 0x1f, 0x0000 }
2654 };
2655
françois romieu4da19632011-01-03 15:07:55 +00002656 rtl_writephy(tp, 0x1f, 0x0001);
2657 rtl_patchphy(tp, 0x16, 1 << 0);
Francois Romieu236b8082008-05-30 16:11:48 +02002658
françois romieu4da19632011-01-03 15:07:55 +00002659 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu236b8082008-05-30 16:11:48 +02002660}
2661
françois romieu4da19632011-01-03 15:07:55 +00002662static void rtl8168bef_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu236b8082008-05-30 16:11:48 +02002663{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002664 static const struct phy_reg phy_reg_init[] = {
Francois Romieu236b8082008-05-30 16:11:48 +02002665 { 0x1f, 0x0001 },
2666 { 0x10, 0xf41b },
2667 { 0x1f, 0x0000 }
2668 };
2669
françois romieu4da19632011-01-03 15:07:55 +00002670 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu236b8082008-05-30 16:11:48 +02002671}
2672
françois romieu4da19632011-01-03 15:07:55 +00002673static void rtl8168cp_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu867763c2007-08-17 18:21:58 +02002674{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002675 static const struct phy_reg phy_reg_init[] = {
Francois Romieu867763c2007-08-17 18:21:58 +02002676 { 0x1f, 0x0000 },
2677 { 0x1d, 0x0f00 },
2678 { 0x1f, 0x0002 },
2679 { 0x0c, 0x1ec8 },
2680 { 0x1f, 0x0000 }
2681 };
2682
françois romieu4da19632011-01-03 15:07:55 +00002683 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu867763c2007-08-17 18:21:58 +02002684}
2685
françois romieu4da19632011-01-03 15:07:55 +00002686static void rtl8168cp_2_hw_phy_config(struct rtl8169_private *tp)
Francois Romieuef3386f2008-06-29 12:24:30 +02002687{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002688 static const struct phy_reg phy_reg_init[] = {
Francois Romieuef3386f2008-06-29 12:24:30 +02002689 { 0x1f, 0x0001 },
2690 { 0x1d, 0x3d98 },
2691 { 0x1f, 0x0000 }
2692 };
2693
françois romieu4da19632011-01-03 15:07:55 +00002694 rtl_writephy(tp, 0x1f, 0x0000);
2695 rtl_patchphy(tp, 0x14, 1 << 5);
2696 rtl_patchphy(tp, 0x0d, 1 << 5);
Francois Romieuef3386f2008-06-29 12:24:30 +02002697
françois romieu4da19632011-01-03 15:07:55 +00002698 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieuef3386f2008-06-29 12:24:30 +02002699}
2700
françois romieu4da19632011-01-03 15:07:55 +00002701static void rtl8168c_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu867763c2007-08-17 18:21:58 +02002702{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002703 static const struct phy_reg phy_reg_init[] = {
Francois Romieua3f80672007-10-18 14:35:11 +02002704 { 0x1f, 0x0001 },
2705 { 0x12, 0x2300 },
Francois Romieu867763c2007-08-17 18:21:58 +02002706 { 0x1f, 0x0002 },
2707 { 0x00, 0x88d4 },
2708 { 0x01, 0x82b1 },
2709 { 0x03, 0x7002 },
2710 { 0x08, 0x9e30 },
2711 { 0x09, 0x01f0 },
2712 { 0x0a, 0x5500 },
2713 { 0x0c, 0x00c8 },
2714 { 0x1f, 0x0003 },
2715 { 0x12, 0xc096 },
2716 { 0x16, 0x000a },
Francois Romieuf50d4272008-05-30 16:07:07 +02002717 { 0x1f, 0x0000 },
2718 { 0x1f, 0x0000 },
2719 { 0x09, 0x2000 },
2720 { 0x09, 0x0000 }
Francois Romieu867763c2007-08-17 18:21:58 +02002721 };
2722
françois romieu4da19632011-01-03 15:07:55 +00002723 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieuf50d4272008-05-30 16:07:07 +02002724
françois romieu4da19632011-01-03 15:07:55 +00002725 rtl_patchphy(tp, 0x14, 1 << 5);
2726 rtl_patchphy(tp, 0x0d, 1 << 5);
2727 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu867763c2007-08-17 18:21:58 +02002728}
2729
françois romieu4da19632011-01-03 15:07:55 +00002730static void rtl8168c_2_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu7da97ec2007-10-18 15:20:43 +02002731{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002732 static const struct phy_reg phy_reg_init[] = {
Francois Romieuf50d4272008-05-30 16:07:07 +02002733 { 0x1f, 0x0001 },
Francois Romieu7da97ec2007-10-18 15:20:43 +02002734 { 0x12, 0x2300 },
Francois Romieuf50d4272008-05-30 16:07:07 +02002735 { 0x03, 0x802f },
2736 { 0x02, 0x4f02 },
2737 { 0x01, 0x0409 },
2738 { 0x00, 0xf099 },
2739 { 0x04, 0x9800 },
2740 { 0x04, 0x9000 },
2741 { 0x1d, 0x3d98 },
Francois Romieu7da97ec2007-10-18 15:20:43 +02002742 { 0x1f, 0x0002 },
2743 { 0x0c, 0x7eb8 },
Francois Romieuf50d4272008-05-30 16:07:07 +02002744 { 0x06, 0x0761 },
2745 { 0x1f, 0x0003 },
2746 { 0x16, 0x0f0a },
Francois Romieu7da97ec2007-10-18 15:20:43 +02002747 { 0x1f, 0x0000 }
2748 };
2749
françois romieu4da19632011-01-03 15:07:55 +00002750 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieuf50d4272008-05-30 16:07:07 +02002751
françois romieu4da19632011-01-03 15:07:55 +00002752 rtl_patchphy(tp, 0x16, 1 << 0);
2753 rtl_patchphy(tp, 0x14, 1 << 5);
2754 rtl_patchphy(tp, 0x0d, 1 << 5);
2755 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu7da97ec2007-10-18 15:20:43 +02002756}
2757
françois romieu4da19632011-01-03 15:07:55 +00002758static void rtl8168c_3_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu197ff762008-06-28 13:16:02 +02002759{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002760 static const struct phy_reg phy_reg_init[] = {
Francois Romieu197ff762008-06-28 13:16:02 +02002761 { 0x1f, 0x0001 },
2762 { 0x12, 0x2300 },
2763 { 0x1d, 0x3d98 },
2764 { 0x1f, 0x0002 },
2765 { 0x0c, 0x7eb8 },
2766 { 0x06, 0x5461 },
2767 { 0x1f, 0x0003 },
2768 { 0x16, 0x0f0a },
2769 { 0x1f, 0x0000 }
2770 };
2771
françois romieu4da19632011-01-03 15:07:55 +00002772 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu197ff762008-06-28 13:16:02 +02002773
françois romieu4da19632011-01-03 15:07:55 +00002774 rtl_patchphy(tp, 0x16, 1 << 0);
2775 rtl_patchphy(tp, 0x14, 1 << 5);
2776 rtl_patchphy(tp, 0x0d, 1 << 5);
2777 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu197ff762008-06-28 13:16:02 +02002778}
2779
françois romieu4da19632011-01-03 15:07:55 +00002780static void rtl8168c_4_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu6fb07052008-06-29 11:54:28 +02002781{
françois romieu4da19632011-01-03 15:07:55 +00002782 rtl8168c_3_hw_phy_config(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02002783}
2784
françois romieubca03d52011-01-03 15:07:31 +00002785static void rtl8168d_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu5b538df2008-07-20 16:22:45 +02002786{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002787 static const struct phy_reg phy_reg_init_0[] = {
françois romieubca03d52011-01-03 15:07:31 +00002788 /* Channel Estimation */
Francois Romieu5b538df2008-07-20 16:22:45 +02002789 { 0x1f, 0x0001 },
françois romieudaf9df62009-10-07 12:44:20 +00002790 { 0x06, 0x4064 },
2791 { 0x07, 0x2863 },
2792 { 0x08, 0x059c },
2793 { 0x09, 0x26b4 },
2794 { 0x0a, 0x6a19 },
2795 { 0x0b, 0xdcc8 },
2796 { 0x10, 0xf06d },
2797 { 0x14, 0x7f68 },
2798 { 0x18, 0x7fd9 },
2799 { 0x1c, 0xf0ff },
2800 { 0x1d, 0x3d9c },
Francois Romieu5b538df2008-07-20 16:22:45 +02002801 { 0x1f, 0x0003 },
françois romieudaf9df62009-10-07 12:44:20 +00002802 { 0x12, 0xf49f },
2803 { 0x13, 0x070b },
2804 { 0x1a, 0x05ad },
françois romieubca03d52011-01-03 15:07:31 +00002805 { 0x14, 0x94c0 },
2806
2807 /*
2808 * Tx Error Issue
Francois Romieucecb5fd2011-04-01 10:21:07 +02002809 * Enhance line driver power
françois romieubca03d52011-01-03 15:07:31 +00002810 */
Francois Romieu5b538df2008-07-20 16:22:45 +02002811 { 0x1f, 0x0002 },
françois romieudaf9df62009-10-07 12:44:20 +00002812 { 0x06, 0x5561 },
Francois Romieu5b538df2008-07-20 16:22:45 +02002813 { 0x1f, 0x0005 },
françois romieudaf9df62009-10-07 12:44:20 +00002814 { 0x05, 0x8332 },
françois romieubca03d52011-01-03 15:07:31 +00002815 { 0x06, 0x5561 },
2816
2817 /*
2818 * Can not link to 1Gbps with bad cable
2819 * Decrease SNR threshold form 21.07dB to 19.04dB
2820 */
2821 { 0x1f, 0x0001 },
2822 { 0x17, 0x0cc0 },
françois romieudaf9df62009-10-07 12:44:20 +00002823
2824 { 0x1f, 0x0000 },
françois romieubca03d52011-01-03 15:07:31 +00002825 { 0x0d, 0xf880 }
Francois Romieu5b538df2008-07-20 16:22:45 +02002826 };
2827
françois romieu4da19632011-01-03 15:07:55 +00002828 rtl_writephy_batch(tp, phy_reg_init_0, ARRAY_SIZE(phy_reg_init_0));
Francois Romieu5b538df2008-07-20 16:22:45 +02002829
françois romieubca03d52011-01-03 15:07:31 +00002830 /*
2831 * Rx Error Issue
2832 * Fine Tune Switching regulator parameter
2833 */
françois romieu4da19632011-01-03 15:07:55 +00002834 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08002835 rtl_w0w1_phy(tp, 0x0b, 0x0010, 0x00ef);
2836 rtl_w0w1_phy(tp, 0x0c, 0xa200, 0x5d00);
françois romieudaf9df62009-10-07 12:44:20 +00002837
Francois Romieufdf6fc02012-07-06 22:40:38 +02002838 if (rtl8168d_efuse_read(tp, 0x01) == 0xb1) {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002839 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002840 { 0x1f, 0x0002 },
2841 { 0x05, 0x669a },
Francois Romieu5b538df2008-07-20 16:22:45 +02002842 { 0x1f, 0x0005 },
françois romieudaf9df62009-10-07 12:44:20 +00002843 { 0x05, 0x8330 },
2844 { 0x06, 0x669a },
2845 { 0x1f, 0x0002 }
2846 };
2847 int val;
2848
françois romieu4da19632011-01-03 15:07:55 +00002849 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieudaf9df62009-10-07 12:44:20 +00002850
françois romieu4da19632011-01-03 15:07:55 +00002851 val = rtl_readphy(tp, 0x0d);
françois romieudaf9df62009-10-07 12:44:20 +00002852
2853 if ((val & 0x00ff) != 0x006c) {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002854 static const u32 set[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002855 0x0065, 0x0066, 0x0067, 0x0068,
2856 0x0069, 0x006a, 0x006b, 0x006c
2857 };
2858 int i;
2859
françois romieu4da19632011-01-03 15:07:55 +00002860 rtl_writephy(tp, 0x1f, 0x0002);
françois romieudaf9df62009-10-07 12:44:20 +00002861
2862 val &= 0xff00;
2863 for (i = 0; i < ARRAY_SIZE(set); i++)
françois romieu4da19632011-01-03 15:07:55 +00002864 rtl_writephy(tp, 0x0d, val | set[i]);
françois romieudaf9df62009-10-07 12:44:20 +00002865 }
2866 } else {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002867 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002868 { 0x1f, 0x0002 },
2869 { 0x05, 0x6662 },
Francois Romieu5b538df2008-07-20 16:22:45 +02002870 { 0x1f, 0x0005 },
françois romieudaf9df62009-10-07 12:44:20 +00002871 { 0x05, 0x8330 },
2872 { 0x06, 0x6662 }
Francois Romieu5b538df2008-07-20 16:22:45 +02002873 };
2874
françois romieu4da19632011-01-03 15:07:55 +00002875 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu5b538df2008-07-20 16:22:45 +02002876 }
2877
françois romieubca03d52011-01-03 15:07:31 +00002878 /* RSET couple improve */
françois romieu4da19632011-01-03 15:07:55 +00002879 rtl_writephy(tp, 0x1f, 0x0002);
2880 rtl_patchphy(tp, 0x0d, 0x0300);
2881 rtl_patchphy(tp, 0x0f, 0x0010);
françois romieudaf9df62009-10-07 12:44:20 +00002882
françois romieubca03d52011-01-03 15:07:31 +00002883 /* Fine tune PLL performance */
françois romieu4da19632011-01-03 15:07:55 +00002884 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08002885 rtl_w0w1_phy(tp, 0x02, 0x0100, 0x0600);
2886 rtl_w0w1_phy(tp, 0x03, 0x0000, 0xe000);
françois romieudaf9df62009-10-07 12:44:20 +00002887
françois romieu4da19632011-01-03 15:07:55 +00002888 rtl_writephy(tp, 0x1f, 0x0005);
2889 rtl_writephy(tp, 0x05, 0x001b);
François Romieu953a12c2011-04-24 17:38:48 +02002890
2891 rtl_apply_firmware_cond(tp, MII_EXPANSION, 0xbf00);
françois romieubca03d52011-01-03 15:07:31 +00002892
françois romieu4da19632011-01-03 15:07:55 +00002893 rtl_writephy(tp, 0x1f, 0x0000);
françois romieudaf9df62009-10-07 12:44:20 +00002894}
2895
françois romieubca03d52011-01-03 15:07:31 +00002896static void rtl8168d_2_hw_phy_config(struct rtl8169_private *tp)
françois romieudaf9df62009-10-07 12:44:20 +00002897{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002898 static const struct phy_reg phy_reg_init_0[] = {
françois romieubca03d52011-01-03 15:07:31 +00002899 /* Channel Estimation */
françois romieudaf9df62009-10-07 12:44:20 +00002900 { 0x1f, 0x0001 },
2901 { 0x06, 0x4064 },
2902 { 0x07, 0x2863 },
2903 { 0x08, 0x059c },
2904 { 0x09, 0x26b4 },
2905 { 0x0a, 0x6a19 },
2906 { 0x0b, 0xdcc8 },
2907 { 0x10, 0xf06d },
2908 { 0x14, 0x7f68 },
2909 { 0x18, 0x7fd9 },
2910 { 0x1c, 0xf0ff },
2911 { 0x1d, 0x3d9c },
2912 { 0x1f, 0x0003 },
2913 { 0x12, 0xf49f },
2914 { 0x13, 0x070b },
2915 { 0x1a, 0x05ad },
2916 { 0x14, 0x94c0 },
2917
françois romieubca03d52011-01-03 15:07:31 +00002918 /*
2919 * Tx Error Issue
Francois Romieucecb5fd2011-04-01 10:21:07 +02002920 * Enhance line driver power
françois romieubca03d52011-01-03 15:07:31 +00002921 */
françois romieudaf9df62009-10-07 12:44:20 +00002922 { 0x1f, 0x0002 },
2923 { 0x06, 0x5561 },
2924 { 0x1f, 0x0005 },
2925 { 0x05, 0x8332 },
françois romieubca03d52011-01-03 15:07:31 +00002926 { 0x06, 0x5561 },
2927
2928 /*
2929 * Can not link to 1Gbps with bad cable
2930 * Decrease SNR threshold form 21.07dB to 19.04dB
2931 */
2932 { 0x1f, 0x0001 },
2933 { 0x17, 0x0cc0 },
françois romieudaf9df62009-10-07 12:44:20 +00002934
2935 { 0x1f, 0x0000 },
françois romieubca03d52011-01-03 15:07:31 +00002936 { 0x0d, 0xf880 }
françois romieudaf9df62009-10-07 12:44:20 +00002937 };
2938
françois romieu4da19632011-01-03 15:07:55 +00002939 rtl_writephy_batch(tp, phy_reg_init_0, ARRAY_SIZE(phy_reg_init_0));
françois romieudaf9df62009-10-07 12:44:20 +00002940
Francois Romieufdf6fc02012-07-06 22:40:38 +02002941 if (rtl8168d_efuse_read(tp, 0x01) == 0xb1) {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002942 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002943 { 0x1f, 0x0002 },
2944 { 0x05, 0x669a },
2945 { 0x1f, 0x0005 },
2946 { 0x05, 0x8330 },
2947 { 0x06, 0x669a },
2948
2949 { 0x1f, 0x0002 }
2950 };
2951 int val;
2952
françois romieu4da19632011-01-03 15:07:55 +00002953 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieudaf9df62009-10-07 12:44:20 +00002954
françois romieu4da19632011-01-03 15:07:55 +00002955 val = rtl_readphy(tp, 0x0d);
françois romieudaf9df62009-10-07 12:44:20 +00002956 if ((val & 0x00ff) != 0x006c) {
Joe Perchesb6bc7652010-12-21 02:16:08 -08002957 static const u32 set[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002958 0x0065, 0x0066, 0x0067, 0x0068,
2959 0x0069, 0x006a, 0x006b, 0x006c
2960 };
2961 int i;
2962
françois romieu4da19632011-01-03 15:07:55 +00002963 rtl_writephy(tp, 0x1f, 0x0002);
françois romieudaf9df62009-10-07 12:44:20 +00002964
2965 val &= 0xff00;
2966 for (i = 0; i < ARRAY_SIZE(set); i++)
françois romieu4da19632011-01-03 15:07:55 +00002967 rtl_writephy(tp, 0x0d, val | set[i]);
françois romieudaf9df62009-10-07 12:44:20 +00002968 }
2969 } else {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002970 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002971 { 0x1f, 0x0002 },
2972 { 0x05, 0x2642 },
2973 { 0x1f, 0x0005 },
2974 { 0x05, 0x8330 },
2975 { 0x06, 0x2642 }
2976 };
2977
françois romieu4da19632011-01-03 15:07:55 +00002978 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieudaf9df62009-10-07 12:44:20 +00002979 }
2980
françois romieubca03d52011-01-03 15:07:31 +00002981 /* Fine tune PLL performance */
françois romieu4da19632011-01-03 15:07:55 +00002982 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08002983 rtl_w0w1_phy(tp, 0x02, 0x0100, 0x0600);
2984 rtl_w0w1_phy(tp, 0x03, 0x0000, 0xe000);
françois romieudaf9df62009-10-07 12:44:20 +00002985
françois romieubca03d52011-01-03 15:07:31 +00002986 /* Switching regulator Slew rate */
françois romieu4da19632011-01-03 15:07:55 +00002987 rtl_writephy(tp, 0x1f, 0x0002);
2988 rtl_patchphy(tp, 0x0f, 0x0017);
françois romieudaf9df62009-10-07 12:44:20 +00002989
françois romieu4da19632011-01-03 15:07:55 +00002990 rtl_writephy(tp, 0x1f, 0x0005);
2991 rtl_writephy(tp, 0x05, 0x001b);
François Romieu953a12c2011-04-24 17:38:48 +02002992
2993 rtl_apply_firmware_cond(tp, MII_EXPANSION, 0xb300);
françois romieubca03d52011-01-03 15:07:31 +00002994
françois romieu4da19632011-01-03 15:07:55 +00002995 rtl_writephy(tp, 0x1f, 0x0000);
françois romieudaf9df62009-10-07 12:44:20 +00002996}
2997
françois romieu4da19632011-01-03 15:07:55 +00002998static void rtl8168d_3_hw_phy_config(struct rtl8169_private *tp)
françois romieudaf9df62009-10-07 12:44:20 +00002999{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003000 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003001 { 0x1f, 0x0002 },
3002 { 0x10, 0x0008 },
3003 { 0x0d, 0x006c },
3004
3005 { 0x1f, 0x0000 },
3006 { 0x0d, 0xf880 },
3007
3008 { 0x1f, 0x0001 },
3009 { 0x17, 0x0cc0 },
3010
3011 { 0x1f, 0x0001 },
3012 { 0x0b, 0xa4d8 },
3013 { 0x09, 0x281c },
3014 { 0x07, 0x2883 },
3015 { 0x0a, 0x6b35 },
3016 { 0x1d, 0x3da4 },
3017 { 0x1c, 0xeffd },
3018 { 0x14, 0x7f52 },
3019 { 0x18, 0x7fc6 },
3020 { 0x08, 0x0601 },
3021 { 0x06, 0x4063 },
3022 { 0x10, 0xf074 },
3023 { 0x1f, 0x0003 },
3024 { 0x13, 0x0789 },
3025 { 0x12, 0xf4bd },
3026 { 0x1a, 0x04fd },
3027 { 0x14, 0x84b0 },
3028 { 0x1f, 0x0000 },
3029 { 0x00, 0x9200 },
3030
3031 { 0x1f, 0x0005 },
3032 { 0x01, 0x0340 },
3033 { 0x1f, 0x0001 },
3034 { 0x04, 0x4000 },
3035 { 0x03, 0x1d21 },
3036 { 0x02, 0x0c32 },
3037 { 0x01, 0x0200 },
3038 { 0x00, 0x5554 },
3039 { 0x04, 0x4800 },
3040 { 0x04, 0x4000 },
3041 { 0x04, 0xf000 },
3042 { 0x03, 0xdf01 },
3043 { 0x02, 0xdf20 },
3044 { 0x01, 0x101a },
3045 { 0x00, 0xa0ff },
3046 { 0x04, 0xf800 },
3047 { 0x04, 0xf000 },
3048 { 0x1f, 0x0000 },
3049
3050 { 0x1f, 0x0007 },
3051 { 0x1e, 0x0023 },
3052 { 0x16, 0x0000 },
3053 { 0x1f, 0x0000 }
3054 };
3055
françois romieu4da19632011-01-03 15:07:55 +00003056 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu5b538df2008-07-20 16:22:45 +02003057}
3058
françois romieue6de30d2011-01-03 15:08:37 +00003059static void rtl8168d_4_hw_phy_config(struct rtl8169_private *tp)
3060{
3061 static const struct phy_reg phy_reg_init[] = {
3062 { 0x1f, 0x0001 },
3063 { 0x17, 0x0cc0 },
3064
3065 { 0x1f, 0x0007 },
3066 { 0x1e, 0x002d },
3067 { 0x18, 0x0040 },
3068 { 0x1f, 0x0000 }
3069 };
3070
3071 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3072 rtl_patchphy(tp, 0x0d, 1 << 5);
3073}
3074
Hayes Wang70090422011-07-06 15:58:06 +08003075static void rtl8168e_1_hw_phy_config(struct rtl8169_private *tp)
hayeswang01dc7fe2011-03-21 01:50:28 +00003076{
3077 static const struct phy_reg phy_reg_init[] = {
3078 /* Enable Delay cap */
3079 { 0x1f, 0x0005 },
3080 { 0x05, 0x8b80 },
3081 { 0x06, 0xc896 },
3082 { 0x1f, 0x0000 },
3083
3084 /* Channel estimation fine tune */
3085 { 0x1f, 0x0001 },
3086 { 0x0b, 0x6c20 },
3087 { 0x07, 0x2872 },
3088 { 0x1c, 0xefff },
3089 { 0x1f, 0x0003 },
3090 { 0x14, 0x6420 },
3091 { 0x1f, 0x0000 },
3092
3093 /* Update PFM & 10M TX idle timer */
3094 { 0x1f, 0x0007 },
3095 { 0x1e, 0x002f },
3096 { 0x15, 0x1919 },
3097 { 0x1f, 0x0000 },
3098
3099 { 0x1f, 0x0007 },
3100 { 0x1e, 0x00ac },
3101 { 0x18, 0x0006 },
3102 { 0x1f, 0x0000 }
3103 };
3104
Francois Romieu15ecd032011-04-27 13:52:22 -07003105 rtl_apply_firmware(tp);
3106
hayeswang01dc7fe2011-03-21 01:50:28 +00003107 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3108
3109 /* DCO enable for 10M IDLE Power */
3110 rtl_writephy(tp, 0x1f, 0x0007);
3111 rtl_writephy(tp, 0x1e, 0x0023);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003112 rtl_w0w1_phy(tp, 0x17, 0x0006, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003113 rtl_writephy(tp, 0x1f, 0x0000);
3114
3115 /* For impedance matching */
3116 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003117 rtl_w0w1_phy(tp, 0x08, 0x8000, 0x7f00);
Francois Romieucecb5fd2011-04-01 10:21:07 +02003118 rtl_writephy(tp, 0x1f, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003119
3120 /* PHY auto speed down */
3121 rtl_writephy(tp, 0x1f, 0x0007);
3122 rtl_writephy(tp, 0x1e, 0x002d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003123 rtl_w0w1_phy(tp, 0x18, 0x0050, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003124 rtl_writephy(tp, 0x1f, 0x0000);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003125 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003126
3127 rtl_writephy(tp, 0x1f, 0x0005);
3128 rtl_writephy(tp, 0x05, 0x8b86);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003129 rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003130 rtl_writephy(tp, 0x1f, 0x0000);
3131
3132 rtl_writephy(tp, 0x1f, 0x0005);
3133 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003134 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x2000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003135 rtl_writephy(tp, 0x1f, 0x0007);
3136 rtl_writephy(tp, 0x1e, 0x0020);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003137 rtl_w0w1_phy(tp, 0x15, 0x0000, 0x1100);
hayeswang01dc7fe2011-03-21 01:50:28 +00003138 rtl_writephy(tp, 0x1f, 0x0006);
3139 rtl_writephy(tp, 0x00, 0x5a00);
3140 rtl_writephy(tp, 0x1f, 0x0000);
3141 rtl_writephy(tp, 0x0d, 0x0007);
3142 rtl_writephy(tp, 0x0e, 0x003c);
3143 rtl_writephy(tp, 0x0d, 0x4007);
3144 rtl_writephy(tp, 0x0e, 0x0000);
3145 rtl_writephy(tp, 0x0d, 0x0000);
3146}
3147
françois romieu9ecb9aa2012-12-07 11:20:21 +00003148static void rtl_rar_exgmac_set(struct rtl8169_private *tp, u8 *addr)
3149{
3150 const u16 w[] = {
3151 addr[0] | (addr[1] << 8),
3152 addr[2] | (addr[3] << 8),
3153 addr[4] | (addr[5] << 8)
3154 };
3155 const struct exgmac_reg e[] = {
3156 { .addr = 0xe0, ERIAR_MASK_1111, .val = w[0] | (w[1] << 16) },
3157 { .addr = 0xe4, ERIAR_MASK_1111, .val = w[2] },
3158 { .addr = 0xf0, ERIAR_MASK_1111, .val = w[0] << 16 },
3159 { .addr = 0xf4, ERIAR_MASK_1111, .val = w[1] | (w[2] << 16) }
3160 };
3161
3162 rtl_write_exgmac_batch(tp, e, ARRAY_SIZE(e));
3163}
3164
Hayes Wang70090422011-07-06 15:58:06 +08003165static void rtl8168e_2_hw_phy_config(struct rtl8169_private *tp)
3166{
3167 static const struct phy_reg phy_reg_init[] = {
3168 /* Enable Delay cap */
3169 { 0x1f, 0x0004 },
3170 { 0x1f, 0x0007 },
3171 { 0x1e, 0x00ac },
3172 { 0x18, 0x0006 },
3173 { 0x1f, 0x0002 },
3174 { 0x1f, 0x0000 },
3175 { 0x1f, 0x0000 },
3176
3177 /* Channel estimation fine tune */
3178 { 0x1f, 0x0003 },
3179 { 0x09, 0xa20f },
3180 { 0x1f, 0x0000 },
3181 { 0x1f, 0x0000 },
3182
3183 /* Green Setting */
3184 { 0x1f, 0x0005 },
3185 { 0x05, 0x8b5b },
3186 { 0x06, 0x9222 },
3187 { 0x05, 0x8b6d },
3188 { 0x06, 0x8000 },
3189 { 0x05, 0x8b76 },
3190 { 0x06, 0x8000 },
3191 { 0x1f, 0x0000 }
3192 };
3193
3194 rtl_apply_firmware(tp);
3195
3196 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3197
3198 /* For 4-corner performance improve */
3199 rtl_writephy(tp, 0x1f, 0x0005);
3200 rtl_writephy(tp, 0x05, 0x8b80);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003201 rtl_w0w1_phy(tp, 0x17, 0x0006, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003202 rtl_writephy(tp, 0x1f, 0x0000);
3203
3204 /* PHY auto speed down */
3205 rtl_writephy(tp, 0x1f, 0x0004);
3206 rtl_writephy(tp, 0x1f, 0x0007);
3207 rtl_writephy(tp, 0x1e, 0x002d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003208 rtl_w0w1_phy(tp, 0x18, 0x0010, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003209 rtl_writephy(tp, 0x1f, 0x0002);
3210 rtl_writephy(tp, 0x1f, 0x0000);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003211 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003212
3213 /* improve 10M EEE waveform */
3214 rtl_writephy(tp, 0x1f, 0x0005);
3215 rtl_writephy(tp, 0x05, 0x8b86);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003216 rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003217 rtl_writephy(tp, 0x1f, 0x0000);
3218
3219 /* Improve 2-pair detection performance */
3220 rtl_writephy(tp, 0x1f, 0x0005);
3221 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003222 rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003223 rtl_writephy(tp, 0x1f, 0x0000);
3224
3225 /* EEE setting */
Heiner Kallweit1814d6a2017-11-19 11:09:58 +01003226 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_1111, 0x0003, 0x0000, ERIAR_EXGMAC);
Hayes Wang70090422011-07-06 15:58:06 +08003227 rtl_writephy(tp, 0x1f, 0x0005);
3228 rtl_writephy(tp, 0x05, 0x8b85);
Heiner Kallweit1814d6a2017-11-19 11:09:58 +01003229 rtl_w0w1_phy(tp, 0x06, 0x2000, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003230 rtl_writephy(tp, 0x1f, 0x0004);
3231 rtl_writephy(tp, 0x1f, 0x0007);
3232 rtl_writephy(tp, 0x1e, 0x0020);
Heiner Kallweit1814d6a2017-11-19 11:09:58 +01003233 rtl_w0w1_phy(tp, 0x15, 0x0100, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003234 rtl_writephy(tp, 0x1f, 0x0002);
3235 rtl_writephy(tp, 0x1f, 0x0000);
3236 rtl_writephy(tp, 0x0d, 0x0007);
3237 rtl_writephy(tp, 0x0e, 0x003c);
3238 rtl_writephy(tp, 0x0d, 0x4007);
Heiner Kallweit1814d6a2017-11-19 11:09:58 +01003239 rtl_writephy(tp, 0x0e, 0x0006);
Hayes Wang70090422011-07-06 15:58:06 +08003240 rtl_writephy(tp, 0x0d, 0x0000);
3241
3242 /* Green feature */
3243 rtl_writephy(tp, 0x1f, 0x0003);
Heiner Kallweit1814d6a2017-11-19 11:09:58 +01003244 rtl_w0w1_phy(tp, 0x19, 0x0001, 0x0000);
3245 rtl_w0w1_phy(tp, 0x10, 0x0400, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003246 rtl_writephy(tp, 0x1f, 0x0000);
Heiner Kallweitb399a392017-11-19 11:15:46 +01003247 rtl_writephy(tp, 0x1f, 0x0005);
3248 rtl_w0w1_phy(tp, 0x01, 0x0100, 0x0000);
3249 rtl_writephy(tp, 0x1f, 0x0000);
hayeswange0c07552012-10-23 20:24:03 +00003250
françois romieu9ecb9aa2012-12-07 11:20:21 +00003251 /* Broken BIOS workaround: feed GigaMAC registers with MAC address. */
3252 rtl_rar_exgmac_set(tp, tp->dev->dev_addr);
Hayes Wang70090422011-07-06 15:58:06 +08003253}
3254
Hayes Wang5f886e02012-03-30 14:33:03 +08003255static void rtl8168f_hw_phy_config(struct rtl8169_private *tp)
3256{
3257 /* For 4-corner performance improve */
3258 rtl_writephy(tp, 0x1f, 0x0005);
3259 rtl_writephy(tp, 0x05, 0x8b80);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003260 rtl_w0w1_phy(tp, 0x06, 0x0006, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003261 rtl_writephy(tp, 0x1f, 0x0000);
3262
3263 /* PHY auto speed down */
3264 rtl_writephy(tp, 0x1f, 0x0007);
3265 rtl_writephy(tp, 0x1e, 0x002d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003266 rtl_w0w1_phy(tp, 0x18, 0x0010, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003267 rtl_writephy(tp, 0x1f, 0x0000);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003268 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003269
3270 /* Improve 10M EEE waveform */
3271 rtl_writephy(tp, 0x1f, 0x0005);
3272 rtl_writephy(tp, 0x05, 0x8b86);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003273 rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003274 rtl_writephy(tp, 0x1f, 0x0000);
3275}
3276
Hayes Wangc2218922011-09-06 16:55:18 +08003277static void rtl8168f_1_hw_phy_config(struct rtl8169_private *tp)
3278{
3279 static const struct phy_reg phy_reg_init[] = {
3280 /* Channel estimation fine tune */
3281 { 0x1f, 0x0003 },
3282 { 0x09, 0xa20f },
3283 { 0x1f, 0x0000 },
3284
3285 /* Modify green table for giga & fnet */
3286 { 0x1f, 0x0005 },
3287 { 0x05, 0x8b55 },
3288 { 0x06, 0x0000 },
3289 { 0x05, 0x8b5e },
3290 { 0x06, 0x0000 },
3291 { 0x05, 0x8b67 },
3292 { 0x06, 0x0000 },
3293 { 0x05, 0x8b70 },
3294 { 0x06, 0x0000 },
3295 { 0x1f, 0x0000 },
3296 { 0x1f, 0x0007 },
3297 { 0x1e, 0x0078 },
3298 { 0x17, 0x0000 },
3299 { 0x19, 0x00fb },
3300 { 0x1f, 0x0000 },
3301
3302 /* Modify green table for 10M */
3303 { 0x1f, 0x0005 },
3304 { 0x05, 0x8b79 },
3305 { 0x06, 0xaa00 },
3306 { 0x1f, 0x0000 },
3307
3308 /* Disable hiimpedance detection (RTCT) */
3309 { 0x1f, 0x0003 },
3310 { 0x01, 0x328a },
3311 { 0x1f, 0x0000 }
3312 };
3313
3314 rtl_apply_firmware(tp);
3315
3316 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3317
Hayes Wang5f886e02012-03-30 14:33:03 +08003318 rtl8168f_hw_phy_config(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08003319
3320 /* Improve 2-pair detection performance */
3321 rtl_writephy(tp, 0x1f, 0x0005);
3322 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003323 rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
Hayes Wangc2218922011-09-06 16:55:18 +08003324 rtl_writephy(tp, 0x1f, 0x0000);
3325}
3326
3327static void rtl8168f_2_hw_phy_config(struct rtl8169_private *tp)
3328{
3329 rtl_apply_firmware(tp);
3330
Hayes Wang5f886e02012-03-30 14:33:03 +08003331 rtl8168f_hw_phy_config(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08003332}
3333
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003334static void rtl8411_hw_phy_config(struct rtl8169_private *tp)
3335{
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003336 static const struct phy_reg phy_reg_init[] = {
3337 /* Channel estimation fine tune */
3338 { 0x1f, 0x0003 },
3339 { 0x09, 0xa20f },
3340 { 0x1f, 0x0000 },
3341
3342 /* Modify green table for giga & fnet */
3343 { 0x1f, 0x0005 },
3344 { 0x05, 0x8b55 },
3345 { 0x06, 0x0000 },
3346 { 0x05, 0x8b5e },
3347 { 0x06, 0x0000 },
3348 { 0x05, 0x8b67 },
3349 { 0x06, 0x0000 },
3350 { 0x05, 0x8b70 },
3351 { 0x06, 0x0000 },
3352 { 0x1f, 0x0000 },
3353 { 0x1f, 0x0007 },
3354 { 0x1e, 0x0078 },
3355 { 0x17, 0x0000 },
3356 { 0x19, 0x00aa },
3357 { 0x1f, 0x0000 },
3358
3359 /* Modify green table for 10M */
3360 { 0x1f, 0x0005 },
3361 { 0x05, 0x8b79 },
3362 { 0x06, 0xaa00 },
3363 { 0x1f, 0x0000 },
3364
3365 /* Disable hiimpedance detection (RTCT) */
3366 { 0x1f, 0x0003 },
3367 { 0x01, 0x328a },
3368 { 0x1f, 0x0000 }
3369 };
3370
3371
3372 rtl_apply_firmware(tp);
3373
3374 rtl8168f_hw_phy_config(tp);
3375
3376 /* Improve 2-pair detection performance */
3377 rtl_writephy(tp, 0x1f, 0x0005);
3378 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003379 rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003380 rtl_writephy(tp, 0x1f, 0x0000);
3381
3382 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3383
3384 /* Modify green table for giga */
3385 rtl_writephy(tp, 0x1f, 0x0005);
3386 rtl_writephy(tp, 0x05, 0x8b54);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003387 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0800);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003388 rtl_writephy(tp, 0x05, 0x8b5d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003389 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0800);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003390 rtl_writephy(tp, 0x05, 0x8a7c);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003391 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003392 rtl_writephy(tp, 0x05, 0x8a7f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003393 rtl_w0w1_phy(tp, 0x06, 0x0100, 0x0000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003394 rtl_writephy(tp, 0x05, 0x8a82);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003395 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003396 rtl_writephy(tp, 0x05, 0x8a85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003397 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003398 rtl_writephy(tp, 0x05, 0x8a88);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003399 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003400 rtl_writephy(tp, 0x1f, 0x0000);
3401
3402 /* uc same-seed solution */
3403 rtl_writephy(tp, 0x1f, 0x0005);
3404 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003405 rtl_w0w1_phy(tp, 0x06, 0x8000, 0x0000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003406 rtl_writephy(tp, 0x1f, 0x0000);
3407
3408 /* eee setting */
Chun-Hao Lin706123d2014-10-01 23:17:18 +08003409 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0001, 0x00, 0x03, ERIAR_EXGMAC);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003410 rtl_writephy(tp, 0x1f, 0x0005);
3411 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003412 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x2000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003413 rtl_writephy(tp, 0x1f, 0x0004);
3414 rtl_writephy(tp, 0x1f, 0x0007);
3415 rtl_writephy(tp, 0x1e, 0x0020);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003416 rtl_w0w1_phy(tp, 0x15, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003417 rtl_writephy(tp, 0x1f, 0x0000);
3418 rtl_writephy(tp, 0x0d, 0x0007);
3419 rtl_writephy(tp, 0x0e, 0x003c);
3420 rtl_writephy(tp, 0x0d, 0x4007);
3421 rtl_writephy(tp, 0x0e, 0x0000);
3422 rtl_writephy(tp, 0x0d, 0x0000);
3423
3424 /* Green feature */
3425 rtl_writephy(tp, 0x1f, 0x0003);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003426 rtl_w0w1_phy(tp, 0x19, 0x0000, 0x0001);
3427 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0400);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003428 rtl_writephy(tp, 0x1f, 0x0000);
3429}
3430
Hayes Wangc5583862012-07-02 17:23:22 +08003431static void rtl8168g_1_hw_phy_config(struct rtl8169_private *tp)
3432{
Hayes Wangc5583862012-07-02 17:23:22 +08003433 rtl_apply_firmware(tp);
3434
hayeswang41f44d12013-04-01 22:23:36 +00003435 rtl_writephy(tp, 0x1f, 0x0a46);
3436 if (rtl_readphy(tp, 0x10) & 0x0100) {
3437 rtl_writephy(tp, 0x1f, 0x0bcc);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003438 rtl_w0w1_phy(tp, 0x12, 0x0000, 0x8000);
hayeswang41f44d12013-04-01 22:23:36 +00003439 } else {
3440 rtl_writephy(tp, 0x1f, 0x0bcc);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003441 rtl_w0w1_phy(tp, 0x12, 0x8000, 0x0000);
hayeswang41f44d12013-04-01 22:23:36 +00003442 }
Hayes Wangc5583862012-07-02 17:23:22 +08003443
hayeswang41f44d12013-04-01 22:23:36 +00003444 rtl_writephy(tp, 0x1f, 0x0a46);
3445 if (rtl_readphy(tp, 0x13) & 0x0100) {
3446 rtl_writephy(tp, 0x1f, 0x0c41);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003447 rtl_w0w1_phy(tp, 0x15, 0x0002, 0x0000);
hayeswang41f44d12013-04-01 22:23:36 +00003448 } else {
hayeswangfe7524c2013-04-01 22:23:37 +00003449 rtl_writephy(tp, 0x1f, 0x0c41);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003450 rtl_w0w1_phy(tp, 0x15, 0x0000, 0x0002);
hayeswang41f44d12013-04-01 22:23:36 +00003451 }
Hayes Wangc5583862012-07-02 17:23:22 +08003452
hayeswang41f44d12013-04-01 22:23:36 +00003453 /* Enable PHY auto speed down */
3454 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003455 rtl_w0w1_phy(tp, 0x11, 0x000c, 0x0000);
Hayes Wangc5583862012-07-02 17:23:22 +08003456
hayeswangfe7524c2013-04-01 22:23:37 +00003457 rtl_writephy(tp, 0x1f, 0x0bcc);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003458 rtl_w0w1_phy(tp, 0x14, 0x0100, 0x0000);
hayeswangfe7524c2013-04-01 22:23:37 +00003459 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003460 rtl_w0w1_phy(tp, 0x11, 0x00c0, 0x0000);
hayeswangfe7524c2013-04-01 22:23:37 +00003461 rtl_writephy(tp, 0x1f, 0x0a43);
3462 rtl_writephy(tp, 0x13, 0x8084);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003463 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x6000);
3464 rtl_w0w1_phy(tp, 0x10, 0x1003, 0x0000);
hayeswangfe7524c2013-04-01 22:23:37 +00003465
hayeswang41f44d12013-04-01 22:23:36 +00003466 /* EEE auto-fallback function */
3467 rtl_writephy(tp, 0x1f, 0x0a4b);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003468 rtl_w0w1_phy(tp, 0x11, 0x0004, 0x0000);
Hayes Wangc5583862012-07-02 17:23:22 +08003469
hayeswang41f44d12013-04-01 22:23:36 +00003470 /* Enable UC LPF tune function */
3471 rtl_writephy(tp, 0x1f, 0x0a43);
3472 rtl_writephy(tp, 0x13, 0x8012);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003473 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
hayeswang41f44d12013-04-01 22:23:36 +00003474
3475 rtl_writephy(tp, 0x1f, 0x0c42);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003476 rtl_w0w1_phy(tp, 0x11, 0x4000, 0x2000);
hayeswang41f44d12013-04-01 22:23:36 +00003477
hayeswangfe7524c2013-04-01 22:23:37 +00003478 /* Improve SWR Efficiency */
3479 rtl_writephy(tp, 0x1f, 0x0bcd);
3480 rtl_writephy(tp, 0x14, 0x5065);
3481 rtl_writephy(tp, 0x14, 0xd065);
3482 rtl_writephy(tp, 0x1f, 0x0bc8);
3483 rtl_writephy(tp, 0x11, 0x5655);
3484 rtl_writephy(tp, 0x1f, 0x0bcd);
3485 rtl_writephy(tp, 0x14, 0x1065);
3486 rtl_writephy(tp, 0x14, 0x9065);
3487 rtl_writephy(tp, 0x14, 0x1065);
3488
David Chang1bac1072013-11-27 15:48:36 +08003489 /* Check ALDPS bit, disable it if enabled */
3490 rtl_writephy(tp, 0x1f, 0x0a43);
3491 if (rtl_readphy(tp, 0x10) & 0x0004)
Chun-Hao Lin76564422014-10-01 23:17:17 +08003492 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
David Chang1bac1072013-11-27 15:48:36 +08003493
hayeswang41f44d12013-04-01 22:23:36 +00003494 rtl_writephy(tp, 0x1f, 0x0000);
Hayes Wangc5583862012-07-02 17:23:22 +08003495}
3496
hayeswang57538c42013-04-01 22:23:40 +00003497static void rtl8168g_2_hw_phy_config(struct rtl8169_private *tp)
3498{
3499 rtl_apply_firmware(tp);
3500}
3501
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003502static void rtl8168h_1_hw_phy_config(struct rtl8169_private *tp)
3503{
3504 u16 dout_tapbin;
3505 u32 data;
3506
3507 rtl_apply_firmware(tp);
3508
3509 /* CHN EST parameters adjust - giga master */
3510 rtl_writephy(tp, 0x1f, 0x0a43);
3511 rtl_writephy(tp, 0x13, 0x809b);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003512 rtl_w0w1_phy(tp, 0x14, 0x8000, 0xf800);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003513 rtl_writephy(tp, 0x13, 0x80a2);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003514 rtl_w0w1_phy(tp, 0x14, 0x8000, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003515 rtl_writephy(tp, 0x13, 0x80a4);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003516 rtl_w0w1_phy(tp, 0x14, 0x8500, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003517 rtl_writephy(tp, 0x13, 0x809c);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003518 rtl_w0w1_phy(tp, 0x14, 0xbd00, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003519 rtl_writephy(tp, 0x1f, 0x0000);
3520
3521 /* CHN EST parameters adjust - giga slave */
3522 rtl_writephy(tp, 0x1f, 0x0a43);
3523 rtl_writephy(tp, 0x13, 0x80ad);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003524 rtl_w0w1_phy(tp, 0x14, 0x7000, 0xf800);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003525 rtl_writephy(tp, 0x13, 0x80b4);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003526 rtl_w0w1_phy(tp, 0x14, 0x5000, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003527 rtl_writephy(tp, 0x13, 0x80ac);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003528 rtl_w0w1_phy(tp, 0x14, 0x4000, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003529 rtl_writephy(tp, 0x1f, 0x0000);
3530
3531 /* CHN EST parameters adjust - fnet */
3532 rtl_writephy(tp, 0x1f, 0x0a43);
3533 rtl_writephy(tp, 0x13, 0x808e);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003534 rtl_w0w1_phy(tp, 0x14, 0x1200, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003535 rtl_writephy(tp, 0x13, 0x8090);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003536 rtl_w0w1_phy(tp, 0x14, 0xe500, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003537 rtl_writephy(tp, 0x13, 0x8092);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003538 rtl_w0w1_phy(tp, 0x14, 0x9f00, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003539 rtl_writephy(tp, 0x1f, 0x0000);
3540
3541 /* enable R-tune & PGA-retune function */
3542 dout_tapbin = 0;
3543 rtl_writephy(tp, 0x1f, 0x0a46);
3544 data = rtl_readphy(tp, 0x13);
3545 data &= 3;
3546 data <<= 2;
3547 dout_tapbin |= data;
3548 data = rtl_readphy(tp, 0x12);
3549 data &= 0xc000;
3550 data >>= 14;
3551 dout_tapbin |= data;
3552 dout_tapbin = ~(dout_tapbin^0x08);
3553 dout_tapbin <<= 12;
3554 dout_tapbin &= 0xf000;
3555 rtl_writephy(tp, 0x1f, 0x0a43);
3556 rtl_writephy(tp, 0x13, 0x827a);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003557 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003558 rtl_writephy(tp, 0x13, 0x827b);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003559 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003560 rtl_writephy(tp, 0x13, 0x827c);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003561 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003562 rtl_writephy(tp, 0x13, 0x827d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003563 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003564
3565 rtl_writephy(tp, 0x1f, 0x0a43);
3566 rtl_writephy(tp, 0x13, 0x0811);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003567 rtl_w0w1_phy(tp, 0x14, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003568 rtl_writephy(tp, 0x1f, 0x0a42);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003569 rtl_w0w1_phy(tp, 0x16, 0x0002, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003570 rtl_writephy(tp, 0x1f, 0x0000);
3571
3572 /* enable GPHY 10M */
3573 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003574 rtl_w0w1_phy(tp, 0x11, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003575 rtl_writephy(tp, 0x1f, 0x0000);
3576
3577 /* SAR ADC performance */
3578 rtl_writephy(tp, 0x1f, 0x0bca);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003579 rtl_w0w1_phy(tp, 0x17, 0x4000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003580 rtl_writephy(tp, 0x1f, 0x0000);
3581
3582 rtl_writephy(tp, 0x1f, 0x0a43);
3583 rtl_writephy(tp, 0x13, 0x803f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003584 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003585 rtl_writephy(tp, 0x13, 0x8047);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003586 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003587 rtl_writephy(tp, 0x13, 0x804f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003588 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003589 rtl_writephy(tp, 0x13, 0x8057);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003590 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003591 rtl_writephy(tp, 0x13, 0x805f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003592 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003593 rtl_writephy(tp, 0x13, 0x8067);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003594 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003595 rtl_writephy(tp, 0x13, 0x806f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003596 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003597 rtl_writephy(tp, 0x1f, 0x0000);
3598
3599 /* disable phy pfm mode */
3600 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Linc832c35f2015-12-29 22:13:38 +08003601 rtl_w0w1_phy(tp, 0x11, 0x0000, 0x0080);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003602 rtl_writephy(tp, 0x1f, 0x0000);
3603
3604 /* Check ALDPS bit, disable it if enabled */
3605 rtl_writephy(tp, 0x1f, 0x0a43);
3606 if (rtl_readphy(tp, 0x10) & 0x0004)
Chun-Hao Lin76564422014-10-01 23:17:17 +08003607 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003608
3609 rtl_writephy(tp, 0x1f, 0x0000);
3610}
3611
3612static void rtl8168h_2_hw_phy_config(struct rtl8169_private *tp)
3613{
3614 u16 ioffset_p3, ioffset_p2, ioffset_p1, ioffset_p0;
3615 u16 rlen;
3616 u32 data;
3617
3618 rtl_apply_firmware(tp);
3619
3620 /* CHIN EST parameter update */
3621 rtl_writephy(tp, 0x1f, 0x0a43);
3622 rtl_writephy(tp, 0x13, 0x808a);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003623 rtl_w0w1_phy(tp, 0x14, 0x000a, 0x003f);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003624 rtl_writephy(tp, 0x1f, 0x0000);
3625
3626 /* enable R-tune & PGA-retune function */
3627 rtl_writephy(tp, 0x1f, 0x0a43);
3628 rtl_writephy(tp, 0x13, 0x0811);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003629 rtl_w0w1_phy(tp, 0x14, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003630 rtl_writephy(tp, 0x1f, 0x0a42);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003631 rtl_w0w1_phy(tp, 0x16, 0x0002, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003632 rtl_writephy(tp, 0x1f, 0x0000);
3633
3634 /* enable GPHY 10M */
3635 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003636 rtl_w0w1_phy(tp, 0x11, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003637 rtl_writephy(tp, 0x1f, 0x0000);
3638
3639 r8168_mac_ocp_write(tp, 0xdd02, 0x807d);
3640 data = r8168_mac_ocp_read(tp, 0xdd02);
3641 ioffset_p3 = ((data & 0x80)>>7);
3642 ioffset_p3 <<= 3;
3643
3644 data = r8168_mac_ocp_read(tp, 0xdd00);
3645 ioffset_p3 |= ((data & (0xe000))>>13);
3646 ioffset_p2 = ((data & (0x1e00))>>9);
3647 ioffset_p1 = ((data & (0x01e0))>>5);
3648 ioffset_p0 = ((data & 0x0010)>>4);
3649 ioffset_p0 <<= 3;
3650 ioffset_p0 |= (data & (0x07));
3651 data = (ioffset_p3<<12)|(ioffset_p2<<8)|(ioffset_p1<<4)|(ioffset_p0);
3652
Chun-Hao Lin05b96872014-10-01 23:17:12 +08003653 if ((ioffset_p3 != 0x0f) || (ioffset_p2 != 0x0f) ||
Chun-Hao Line2e27882015-12-24 21:15:26 +08003654 (ioffset_p1 != 0x0f) || (ioffset_p0 != 0x0f)) {
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003655 rtl_writephy(tp, 0x1f, 0x0bcf);
3656 rtl_writephy(tp, 0x16, data);
3657 rtl_writephy(tp, 0x1f, 0x0000);
3658 }
3659
3660 /* Modify rlen (TX LPF corner frequency) level */
3661 rtl_writephy(tp, 0x1f, 0x0bcd);
3662 data = rtl_readphy(tp, 0x16);
3663 data &= 0x000f;
3664 rlen = 0;
3665 if (data > 3)
3666 rlen = data - 3;
3667 data = rlen | (rlen<<4) | (rlen<<8) | (rlen<<12);
3668 rtl_writephy(tp, 0x17, data);
3669 rtl_writephy(tp, 0x1f, 0x0bcd);
3670 rtl_writephy(tp, 0x1f, 0x0000);
3671
3672 /* disable phy pfm mode */
3673 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Linc832c35f2015-12-29 22:13:38 +08003674 rtl_w0w1_phy(tp, 0x11, 0x0000, 0x0080);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003675 rtl_writephy(tp, 0x1f, 0x0000);
3676
3677 /* Check ALDPS bit, disable it if enabled */
3678 rtl_writephy(tp, 0x1f, 0x0a43);
3679 if (rtl_readphy(tp, 0x10) & 0x0004)
Chun-Hao Lin76564422014-10-01 23:17:17 +08003680 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003681
3682 rtl_writephy(tp, 0x1f, 0x0000);
3683}
3684
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003685static void rtl8168ep_1_hw_phy_config(struct rtl8169_private *tp)
3686{
3687 /* Enable PHY auto speed down */
3688 rtl_writephy(tp, 0x1f, 0x0a44);
3689 rtl_w0w1_phy(tp, 0x11, 0x000c, 0x0000);
3690 rtl_writephy(tp, 0x1f, 0x0000);
3691
3692 /* patch 10M & ALDPS */
3693 rtl_writephy(tp, 0x1f, 0x0bcc);
3694 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x0100);
3695 rtl_writephy(tp, 0x1f, 0x0a44);
3696 rtl_w0w1_phy(tp, 0x11, 0x00c0, 0x0000);
3697 rtl_writephy(tp, 0x1f, 0x0a43);
3698 rtl_writephy(tp, 0x13, 0x8084);
3699 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x6000);
3700 rtl_w0w1_phy(tp, 0x10, 0x1003, 0x0000);
3701 rtl_writephy(tp, 0x1f, 0x0000);
3702
3703 /* Enable EEE auto-fallback function */
3704 rtl_writephy(tp, 0x1f, 0x0a4b);
3705 rtl_w0w1_phy(tp, 0x11, 0x0004, 0x0000);
3706 rtl_writephy(tp, 0x1f, 0x0000);
3707
3708 /* Enable UC LPF tune function */
3709 rtl_writephy(tp, 0x1f, 0x0a43);
3710 rtl_writephy(tp, 0x13, 0x8012);
3711 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
3712 rtl_writephy(tp, 0x1f, 0x0000);
3713
3714 /* set rg_sel_sdm_rate */
3715 rtl_writephy(tp, 0x1f, 0x0c42);
3716 rtl_w0w1_phy(tp, 0x11, 0x4000, 0x2000);
3717 rtl_writephy(tp, 0x1f, 0x0000);
3718
3719 /* Check ALDPS bit, disable it if enabled */
3720 rtl_writephy(tp, 0x1f, 0x0a43);
3721 if (rtl_readphy(tp, 0x10) & 0x0004)
3722 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
3723
3724 rtl_writephy(tp, 0x1f, 0x0000);
3725}
3726
3727static void rtl8168ep_2_hw_phy_config(struct rtl8169_private *tp)
3728{
3729 /* patch 10M & ALDPS */
3730 rtl_writephy(tp, 0x1f, 0x0bcc);
3731 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x0100);
3732 rtl_writephy(tp, 0x1f, 0x0a44);
3733 rtl_w0w1_phy(tp, 0x11, 0x00c0, 0x0000);
3734 rtl_writephy(tp, 0x1f, 0x0a43);
3735 rtl_writephy(tp, 0x13, 0x8084);
3736 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x6000);
3737 rtl_w0w1_phy(tp, 0x10, 0x1003, 0x0000);
3738 rtl_writephy(tp, 0x1f, 0x0000);
3739
3740 /* Enable UC LPF tune function */
3741 rtl_writephy(tp, 0x1f, 0x0a43);
3742 rtl_writephy(tp, 0x13, 0x8012);
3743 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
3744 rtl_writephy(tp, 0x1f, 0x0000);
3745
3746 /* Set rg_sel_sdm_rate */
3747 rtl_writephy(tp, 0x1f, 0x0c42);
3748 rtl_w0w1_phy(tp, 0x11, 0x4000, 0x2000);
3749 rtl_writephy(tp, 0x1f, 0x0000);
3750
3751 /* Channel estimation parameters */
3752 rtl_writephy(tp, 0x1f, 0x0a43);
3753 rtl_writephy(tp, 0x13, 0x80f3);
3754 rtl_w0w1_phy(tp, 0x14, 0x8b00, ~0x8bff);
3755 rtl_writephy(tp, 0x13, 0x80f0);
3756 rtl_w0w1_phy(tp, 0x14, 0x3a00, ~0x3aff);
3757 rtl_writephy(tp, 0x13, 0x80ef);
3758 rtl_w0w1_phy(tp, 0x14, 0x0500, ~0x05ff);
3759 rtl_writephy(tp, 0x13, 0x80f6);
3760 rtl_w0w1_phy(tp, 0x14, 0x6e00, ~0x6eff);
3761 rtl_writephy(tp, 0x13, 0x80ec);
3762 rtl_w0w1_phy(tp, 0x14, 0x6800, ~0x68ff);
3763 rtl_writephy(tp, 0x13, 0x80ed);
3764 rtl_w0w1_phy(tp, 0x14, 0x7c00, ~0x7cff);
3765 rtl_writephy(tp, 0x13, 0x80f2);
3766 rtl_w0w1_phy(tp, 0x14, 0xf400, ~0xf4ff);
3767 rtl_writephy(tp, 0x13, 0x80f4);
3768 rtl_w0w1_phy(tp, 0x14, 0x8500, ~0x85ff);
3769 rtl_writephy(tp, 0x1f, 0x0a43);
3770 rtl_writephy(tp, 0x13, 0x8110);
3771 rtl_w0w1_phy(tp, 0x14, 0xa800, ~0xa8ff);
3772 rtl_writephy(tp, 0x13, 0x810f);
3773 rtl_w0w1_phy(tp, 0x14, 0x1d00, ~0x1dff);
3774 rtl_writephy(tp, 0x13, 0x8111);
3775 rtl_w0w1_phy(tp, 0x14, 0xf500, ~0xf5ff);
3776 rtl_writephy(tp, 0x13, 0x8113);
3777 rtl_w0w1_phy(tp, 0x14, 0x6100, ~0x61ff);
3778 rtl_writephy(tp, 0x13, 0x8115);
3779 rtl_w0w1_phy(tp, 0x14, 0x9200, ~0x92ff);
3780 rtl_writephy(tp, 0x13, 0x810e);
3781 rtl_w0w1_phy(tp, 0x14, 0x0400, ~0x04ff);
3782 rtl_writephy(tp, 0x13, 0x810c);
3783 rtl_w0w1_phy(tp, 0x14, 0x7c00, ~0x7cff);
3784 rtl_writephy(tp, 0x13, 0x810b);
3785 rtl_w0w1_phy(tp, 0x14, 0x5a00, ~0x5aff);
3786 rtl_writephy(tp, 0x1f, 0x0a43);
3787 rtl_writephy(tp, 0x13, 0x80d1);
3788 rtl_w0w1_phy(tp, 0x14, 0xff00, ~0xffff);
3789 rtl_writephy(tp, 0x13, 0x80cd);
3790 rtl_w0w1_phy(tp, 0x14, 0x9e00, ~0x9eff);
3791 rtl_writephy(tp, 0x13, 0x80d3);
3792 rtl_w0w1_phy(tp, 0x14, 0x0e00, ~0x0eff);
3793 rtl_writephy(tp, 0x13, 0x80d5);
3794 rtl_w0w1_phy(tp, 0x14, 0xca00, ~0xcaff);
3795 rtl_writephy(tp, 0x13, 0x80d7);
3796 rtl_w0w1_phy(tp, 0x14, 0x8400, ~0x84ff);
3797
3798 /* Force PWM-mode */
3799 rtl_writephy(tp, 0x1f, 0x0bcd);
3800 rtl_writephy(tp, 0x14, 0x5065);
3801 rtl_writephy(tp, 0x14, 0xd065);
3802 rtl_writephy(tp, 0x1f, 0x0bc8);
3803 rtl_writephy(tp, 0x12, 0x00ed);
3804 rtl_writephy(tp, 0x1f, 0x0bcd);
3805 rtl_writephy(tp, 0x14, 0x1065);
3806 rtl_writephy(tp, 0x14, 0x9065);
3807 rtl_writephy(tp, 0x14, 0x1065);
3808 rtl_writephy(tp, 0x1f, 0x0000);
3809
3810 /* Check ALDPS bit, disable it if enabled */
3811 rtl_writephy(tp, 0x1f, 0x0a43);
3812 if (rtl_readphy(tp, 0x10) & 0x0004)
3813 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
3814
3815 rtl_writephy(tp, 0x1f, 0x0000);
3816}
3817
françois romieu4da19632011-01-03 15:07:55 +00003818static void rtl8102e_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02003819{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003820 static const struct phy_reg phy_reg_init[] = {
Francois Romieu2857ffb2008-08-02 21:08:49 +02003821 { 0x1f, 0x0003 },
3822 { 0x08, 0x441d },
3823 { 0x01, 0x9100 },
3824 { 0x1f, 0x0000 }
3825 };
3826
françois romieu4da19632011-01-03 15:07:55 +00003827 rtl_writephy(tp, 0x1f, 0x0000);
3828 rtl_patchphy(tp, 0x11, 1 << 12);
3829 rtl_patchphy(tp, 0x19, 1 << 13);
3830 rtl_patchphy(tp, 0x10, 1 << 15);
Francois Romieu2857ffb2008-08-02 21:08:49 +02003831
françois romieu4da19632011-01-03 15:07:55 +00003832 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu2857ffb2008-08-02 21:08:49 +02003833}
3834
Hayes Wang5a5e4442011-02-22 17:26:21 +08003835static void rtl8105e_hw_phy_config(struct rtl8169_private *tp)
3836{
3837 static const struct phy_reg phy_reg_init[] = {
3838 { 0x1f, 0x0005 },
3839 { 0x1a, 0x0000 },
3840 { 0x1f, 0x0000 },
3841
3842 { 0x1f, 0x0004 },
3843 { 0x1c, 0x0000 },
3844 { 0x1f, 0x0000 },
3845
3846 { 0x1f, 0x0001 },
3847 { 0x15, 0x7701 },
3848 { 0x1f, 0x0000 }
3849 };
3850
3851 /* Disable ALDPS before ram code */
Francois Romieueef63cc2013-02-08 23:43:20 +01003852 rtl_writephy(tp, 0x1f, 0x0000);
3853 rtl_writephy(tp, 0x18, 0x0310);
3854 msleep(100);
Hayes Wang5a5e4442011-02-22 17:26:21 +08003855
François Romieu953a12c2011-04-24 17:38:48 +02003856 rtl_apply_firmware(tp);
Hayes Wang5a5e4442011-02-22 17:26:21 +08003857
3858 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3859}
3860
Hayes Wang7e18dca2012-03-30 14:33:02 +08003861static void rtl8402_hw_phy_config(struct rtl8169_private *tp)
3862{
Hayes Wang7e18dca2012-03-30 14:33:02 +08003863 /* Disable ALDPS before setting firmware */
Francois Romieueef63cc2013-02-08 23:43:20 +01003864 rtl_writephy(tp, 0x1f, 0x0000);
3865 rtl_writephy(tp, 0x18, 0x0310);
3866 msleep(20);
Hayes Wang7e18dca2012-03-30 14:33:02 +08003867
3868 rtl_apply_firmware(tp);
3869
3870 /* EEE setting */
Francois Romieufdf6fc02012-07-06 22:40:38 +02003871 rtl_eri_write(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
Hayes Wang7e18dca2012-03-30 14:33:02 +08003872 rtl_writephy(tp, 0x1f, 0x0004);
3873 rtl_writephy(tp, 0x10, 0x401f);
3874 rtl_writephy(tp, 0x19, 0x7030);
3875 rtl_writephy(tp, 0x1f, 0x0000);
3876}
3877
Hayes Wang5598bfe2012-07-02 17:23:21 +08003878static void rtl8106e_hw_phy_config(struct rtl8169_private *tp)
3879{
Hayes Wang5598bfe2012-07-02 17:23:21 +08003880 static const struct phy_reg phy_reg_init[] = {
3881 { 0x1f, 0x0004 },
3882 { 0x10, 0xc07f },
3883 { 0x19, 0x7030 },
3884 { 0x1f, 0x0000 }
3885 };
3886
3887 /* Disable ALDPS before ram code */
Francois Romieueef63cc2013-02-08 23:43:20 +01003888 rtl_writephy(tp, 0x1f, 0x0000);
3889 rtl_writephy(tp, 0x18, 0x0310);
3890 msleep(100);
Hayes Wang5598bfe2012-07-02 17:23:21 +08003891
3892 rtl_apply_firmware(tp);
3893
Francois Romieufdf6fc02012-07-06 22:40:38 +02003894 rtl_eri_write(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
Hayes Wang5598bfe2012-07-02 17:23:21 +08003895 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3896
Francois Romieufdf6fc02012-07-06 22:40:38 +02003897 rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
Hayes Wang5598bfe2012-07-02 17:23:21 +08003898}
3899
Francois Romieu5615d9f2007-08-17 17:50:46 +02003900static void rtl_hw_phy_config(struct net_device *dev)
3901{
3902 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu5615d9f2007-08-17 17:50:46 +02003903
3904 rtl8169_print_mac_version(tp);
3905
3906 switch (tp->mac_version) {
3907 case RTL_GIGA_MAC_VER_01:
3908 break;
3909 case RTL_GIGA_MAC_VER_02:
3910 case RTL_GIGA_MAC_VER_03:
françois romieu4da19632011-01-03 15:07:55 +00003911 rtl8169s_hw_phy_config(tp);
Francois Romieu5615d9f2007-08-17 17:50:46 +02003912 break;
3913 case RTL_GIGA_MAC_VER_04:
françois romieu4da19632011-01-03 15:07:55 +00003914 rtl8169sb_hw_phy_config(tp);
Francois Romieu5615d9f2007-08-17 17:50:46 +02003915 break;
françois romieu2e9558562009-08-10 19:44:19 +00003916 case RTL_GIGA_MAC_VER_05:
françois romieu4da19632011-01-03 15:07:55 +00003917 rtl8169scd_hw_phy_config(tp);
françois romieu2e9558562009-08-10 19:44:19 +00003918 break;
françois romieu8c7006a2009-08-10 19:43:29 +00003919 case RTL_GIGA_MAC_VER_06:
françois romieu4da19632011-01-03 15:07:55 +00003920 rtl8169sce_hw_phy_config(tp);
françois romieu8c7006a2009-08-10 19:43:29 +00003921 break;
Francois Romieu2857ffb2008-08-02 21:08:49 +02003922 case RTL_GIGA_MAC_VER_07:
3923 case RTL_GIGA_MAC_VER_08:
3924 case RTL_GIGA_MAC_VER_09:
françois romieu4da19632011-01-03 15:07:55 +00003925 rtl8102e_hw_phy_config(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02003926 break;
Francois Romieu236b8082008-05-30 16:11:48 +02003927 case RTL_GIGA_MAC_VER_11:
françois romieu4da19632011-01-03 15:07:55 +00003928 rtl8168bb_hw_phy_config(tp);
Francois Romieu236b8082008-05-30 16:11:48 +02003929 break;
3930 case RTL_GIGA_MAC_VER_12:
françois romieu4da19632011-01-03 15:07:55 +00003931 rtl8168bef_hw_phy_config(tp);
Francois Romieu236b8082008-05-30 16:11:48 +02003932 break;
3933 case RTL_GIGA_MAC_VER_17:
françois romieu4da19632011-01-03 15:07:55 +00003934 rtl8168bef_hw_phy_config(tp);
Francois Romieu236b8082008-05-30 16:11:48 +02003935 break;
Francois Romieu867763c2007-08-17 18:21:58 +02003936 case RTL_GIGA_MAC_VER_18:
françois romieu4da19632011-01-03 15:07:55 +00003937 rtl8168cp_1_hw_phy_config(tp);
Francois Romieu867763c2007-08-17 18:21:58 +02003938 break;
3939 case RTL_GIGA_MAC_VER_19:
françois romieu4da19632011-01-03 15:07:55 +00003940 rtl8168c_1_hw_phy_config(tp);
Francois Romieu867763c2007-08-17 18:21:58 +02003941 break;
Francois Romieu7da97ec2007-10-18 15:20:43 +02003942 case RTL_GIGA_MAC_VER_20:
françois romieu4da19632011-01-03 15:07:55 +00003943 rtl8168c_2_hw_phy_config(tp);
Francois Romieu7da97ec2007-10-18 15:20:43 +02003944 break;
Francois Romieu197ff762008-06-28 13:16:02 +02003945 case RTL_GIGA_MAC_VER_21:
françois romieu4da19632011-01-03 15:07:55 +00003946 rtl8168c_3_hw_phy_config(tp);
Francois Romieu197ff762008-06-28 13:16:02 +02003947 break;
Francois Romieu6fb07052008-06-29 11:54:28 +02003948 case RTL_GIGA_MAC_VER_22:
françois romieu4da19632011-01-03 15:07:55 +00003949 rtl8168c_4_hw_phy_config(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02003950 break;
Francois Romieuef3386f2008-06-29 12:24:30 +02003951 case RTL_GIGA_MAC_VER_23:
Francois Romieu7f3e3d32008-07-20 18:53:20 +02003952 case RTL_GIGA_MAC_VER_24:
françois romieu4da19632011-01-03 15:07:55 +00003953 rtl8168cp_2_hw_phy_config(tp);
Francois Romieuef3386f2008-06-29 12:24:30 +02003954 break;
Francois Romieu5b538df2008-07-20 16:22:45 +02003955 case RTL_GIGA_MAC_VER_25:
françois romieubca03d52011-01-03 15:07:31 +00003956 rtl8168d_1_hw_phy_config(tp);
françois romieudaf9df62009-10-07 12:44:20 +00003957 break;
3958 case RTL_GIGA_MAC_VER_26:
françois romieubca03d52011-01-03 15:07:31 +00003959 rtl8168d_2_hw_phy_config(tp);
françois romieudaf9df62009-10-07 12:44:20 +00003960 break;
3961 case RTL_GIGA_MAC_VER_27:
françois romieu4da19632011-01-03 15:07:55 +00003962 rtl8168d_3_hw_phy_config(tp);
Francois Romieu5b538df2008-07-20 16:22:45 +02003963 break;
françois romieue6de30d2011-01-03 15:08:37 +00003964 case RTL_GIGA_MAC_VER_28:
3965 rtl8168d_4_hw_phy_config(tp);
3966 break;
Hayes Wang5a5e4442011-02-22 17:26:21 +08003967 case RTL_GIGA_MAC_VER_29:
3968 case RTL_GIGA_MAC_VER_30:
3969 rtl8105e_hw_phy_config(tp);
3970 break;
Francois Romieucecb5fd2011-04-01 10:21:07 +02003971 case RTL_GIGA_MAC_VER_31:
3972 /* None. */
3973 break;
hayeswang01dc7fe2011-03-21 01:50:28 +00003974 case RTL_GIGA_MAC_VER_32:
hayeswang01dc7fe2011-03-21 01:50:28 +00003975 case RTL_GIGA_MAC_VER_33:
Hayes Wang70090422011-07-06 15:58:06 +08003976 rtl8168e_1_hw_phy_config(tp);
3977 break;
3978 case RTL_GIGA_MAC_VER_34:
3979 rtl8168e_2_hw_phy_config(tp);
hayeswang01dc7fe2011-03-21 01:50:28 +00003980 break;
Hayes Wangc2218922011-09-06 16:55:18 +08003981 case RTL_GIGA_MAC_VER_35:
3982 rtl8168f_1_hw_phy_config(tp);
3983 break;
3984 case RTL_GIGA_MAC_VER_36:
3985 rtl8168f_2_hw_phy_config(tp);
3986 break;
Francois Romieuef3386f2008-06-29 12:24:30 +02003987
Hayes Wang7e18dca2012-03-30 14:33:02 +08003988 case RTL_GIGA_MAC_VER_37:
3989 rtl8402_hw_phy_config(tp);
3990 break;
3991
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003992 case RTL_GIGA_MAC_VER_38:
3993 rtl8411_hw_phy_config(tp);
3994 break;
3995
Hayes Wang5598bfe2012-07-02 17:23:21 +08003996 case RTL_GIGA_MAC_VER_39:
3997 rtl8106e_hw_phy_config(tp);
3998 break;
3999
Hayes Wangc5583862012-07-02 17:23:22 +08004000 case RTL_GIGA_MAC_VER_40:
4001 rtl8168g_1_hw_phy_config(tp);
4002 break;
hayeswang57538c42013-04-01 22:23:40 +00004003 case RTL_GIGA_MAC_VER_42:
hayeswang58152cd2013-04-01 22:23:42 +00004004 case RTL_GIGA_MAC_VER_43:
hayeswang45dd95c2013-07-08 17:09:01 +08004005 case RTL_GIGA_MAC_VER_44:
hayeswang57538c42013-04-01 22:23:40 +00004006 rtl8168g_2_hw_phy_config(tp);
4007 break;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004008 case RTL_GIGA_MAC_VER_45:
4009 case RTL_GIGA_MAC_VER_47:
4010 rtl8168h_1_hw_phy_config(tp);
4011 break;
4012 case RTL_GIGA_MAC_VER_46:
4013 case RTL_GIGA_MAC_VER_48:
4014 rtl8168h_2_hw_phy_config(tp);
4015 break;
Hayes Wangc5583862012-07-02 17:23:22 +08004016
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004017 case RTL_GIGA_MAC_VER_49:
4018 rtl8168ep_1_hw_phy_config(tp);
4019 break;
4020 case RTL_GIGA_MAC_VER_50:
4021 case RTL_GIGA_MAC_VER_51:
4022 rtl8168ep_2_hw_phy_config(tp);
4023 break;
4024
Hayes Wangc5583862012-07-02 17:23:22 +08004025 case RTL_GIGA_MAC_VER_41:
Francois Romieu5615d9f2007-08-17 17:50:46 +02004026 default:
4027 break;
4028 }
4029}
4030
Francois Romieuda78dbf2012-01-26 14:18:23 +01004031static void rtl_schedule_task(struct rtl8169_private *tp, enum rtl_flag flag)
4032{
Francois Romieuda78dbf2012-01-26 14:18:23 +01004033 if (!test_and_set_bit(flag, tp->wk.flags))
4034 schedule_work(&tp->wk.work);
Francois Romieuda78dbf2012-01-26 14:18:23 +01004035}
4036
David S. Miller8decf862011-09-22 03:23:13 -04004037static bool rtl_tbi_enabled(struct rtl8169_private *tp)
4038{
David S. Miller8decf862011-09-22 03:23:13 -04004039 return (tp->mac_version == RTL_GIGA_MAC_VER_01) &&
Heiner Kallweite3972862018-06-29 08:07:04 +02004040 (RTL_R8(tp, PHYstatus) & TBI_Enable);
David S. Miller8decf862011-09-22 03:23:13 -04004041}
4042
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004043static void rtl8169_init_phy(struct net_device *dev, struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004044{
Francois Romieu5615d9f2007-08-17 17:50:46 +02004045 rtl_hw_phy_config(dev);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004046
Marcus Sundberg773328942008-07-10 21:28:08 +02004047 if (tp->mac_version <= RTL_GIGA_MAC_VER_06) {
Heiner Kallweit49d17512018-06-28 20:36:15 +02004048 netif_dbg(tp, drv, dev,
4049 "Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004050 RTL_W8(tp, 0x82, 0x01);
Marcus Sundberg773328942008-07-10 21:28:08 +02004051 }
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004052
Francois Romieu6dccd162007-02-13 23:38:05 +01004053 pci_write_config_byte(tp->pci_dev, PCI_LATENCY_TIMER, 0x40);
4054
4055 if (tp->mac_version <= RTL_GIGA_MAC_VER_06)
4056 pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004057
Francois Romieubcf0bf92006-07-26 23:14:13 +02004058 if (tp->mac_version == RTL_GIGA_MAC_VER_02) {
Heiner Kallweit49d17512018-06-28 20:36:15 +02004059 netif_dbg(tp, drv, dev,
4060 "Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004061 RTL_W8(tp, 0x82, 0x01);
Heiner Kallweit49d17512018-06-28 20:36:15 +02004062 netif_dbg(tp, drv, dev,
4063 "Set PHY Reg 0x0bh = 0x00h\n");
françois romieu4da19632011-01-03 15:07:55 +00004064 rtl_writephy(tp, 0x0b, 0x0000); //w 0x0b 15 0 0
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004065 }
4066
Heiner Kallweit5b7ad4b2018-07-17 22:51:57 +02004067 /* We may have called phy_speed_down before */
4068 phy_speed_up(dev->phydev);
4069
Heiner Kallweitf75222b2018-07-17 22:51:41 +02004070 genphy_soft_reset(dev->phydev);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004071}
4072
Francois Romieu773d2022007-01-31 23:47:43 +01004073static void rtl_rar_set(struct rtl8169_private *tp, u8 *addr)
4074{
Francois Romieuda78dbf2012-01-26 14:18:23 +01004075 rtl_lock_work(tp);
Francois Romieu773d2022007-01-31 23:47:43 +01004076
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004077 RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
françois romieu908ba2b2010-04-26 11:42:58 +00004078
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004079 RTL_W32(tp, MAC4, addr[4] | addr[5] << 8);
4080 RTL_R32(tp, MAC4);
françois romieu908ba2b2010-04-26 11:42:58 +00004081
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004082 RTL_W32(tp, MAC0, addr[0] | addr[1] << 8 | addr[2] << 16 | addr[3] << 24);
4083 RTL_R32(tp, MAC0);
françois romieu908ba2b2010-04-26 11:42:58 +00004084
françois romieu9ecb9aa2012-12-07 11:20:21 +00004085 if (tp->mac_version == RTL_GIGA_MAC_VER_34)
4086 rtl_rar_exgmac_set(tp, addr);
françois romieuc28aa382011-08-02 03:53:43 +00004087
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004088 RTL_W8(tp, Cfg9346, Cfg9346_Lock);
Francois Romieu773d2022007-01-31 23:47:43 +01004089
Francois Romieuda78dbf2012-01-26 14:18:23 +01004090 rtl_unlock_work(tp);
Francois Romieu773d2022007-01-31 23:47:43 +01004091}
4092
4093static int rtl_set_mac_address(struct net_device *dev, void *p)
4094{
4095 struct rtl8169_private *tp = netdev_priv(dev);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01004096 struct device *d = tp_to_dev(tp);
Heiner Kallweit1f7aa2b2018-03-20 07:45:33 +01004097 int ret;
Francois Romieu773d2022007-01-31 23:47:43 +01004098
Heiner Kallweit1f7aa2b2018-03-20 07:45:33 +01004099 ret = eth_mac_addr(dev, p);
4100 if (ret)
4101 return ret;
Francois Romieu773d2022007-01-31 23:47:43 +01004102
Chun-Hao Linf51d4a12016-07-29 16:37:56 +08004103 pm_runtime_get_noresume(d);
4104
4105 if (pm_runtime_active(d))
4106 rtl_rar_set(tp, dev->dev_addr);
4107
4108 pm_runtime_put_noidle(d);
Francois Romieu773d2022007-01-31 23:47:43 +01004109
4110 return 0;
4111}
4112
Heiner Kallweite3972862018-06-29 08:07:04 +02004113static int rtl8169_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
Francois Romieu8b4ab282008-11-19 22:05:25 -08004114{
Heiner Kallweit69b3c592018-07-17 22:51:53 +02004115 if (!netif_running(dev))
4116 return -ENODEV;
Heiner Kallweite3972862018-06-29 08:07:04 +02004117
Heiner Kallweit69b3c592018-07-17 22:51:53 +02004118 return phy_mii_ioctl(dev->phydev, ifr, cmd);
Francois Romieu8b4ab282008-11-19 22:05:25 -08004119}
4120
Bill Pembertonbaf63292012-12-03 09:23:28 -05004121static void rtl_init_mdio_ops(struct rtl8169_private *tp)
françois romieuc0e45c12011-01-03 15:08:04 +00004122{
4123 struct mdio_ops *ops = &tp->mdio_ops;
4124
4125 switch (tp->mac_version) {
4126 case RTL_GIGA_MAC_VER_27:
4127 ops->write = r8168dp_1_mdio_write;
4128 ops->read = r8168dp_1_mdio_read;
4129 break;
françois romieue6de30d2011-01-03 15:08:37 +00004130 case RTL_GIGA_MAC_VER_28:
hayeswang4804b3b2011-03-21 01:50:29 +00004131 case RTL_GIGA_MAC_VER_31:
françois romieue6de30d2011-01-03 15:08:37 +00004132 ops->write = r8168dp_2_mdio_write;
4133 ops->read = r8168dp_2_mdio_read;
4134 break;
Heiner Kallweit2a718832018-05-02 21:39:49 +02004135 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Hayes Wangc5583862012-07-02 17:23:22 +08004136 ops->write = r8168g_mdio_write;
4137 ops->read = r8168g_mdio_read;
4138 break;
françois romieuc0e45c12011-01-03 15:08:04 +00004139 default:
4140 ops->write = r8169_mdio_write;
4141 ops->read = r8169_mdio_read;
4142 break;
4143 }
4144}
4145
David S. Miller1805b2f2011-10-24 18:18:09 -04004146static void rtl_wol_suspend_quirk(struct rtl8169_private *tp)
4147{
David S. Miller1805b2f2011-10-24 18:18:09 -04004148 switch (tp->mac_version) {
Cyril Bruleboisb00e69d2012-10-31 14:00:46 +00004149 case RTL_GIGA_MAC_VER_25:
4150 case RTL_GIGA_MAC_VER_26:
David S. Miller1805b2f2011-10-24 18:18:09 -04004151 case RTL_GIGA_MAC_VER_29:
4152 case RTL_GIGA_MAC_VER_30:
4153 case RTL_GIGA_MAC_VER_32:
4154 case RTL_GIGA_MAC_VER_33:
4155 case RTL_GIGA_MAC_VER_34:
Heiner Kallweit2a718832018-05-02 21:39:49 +02004156 case RTL_GIGA_MAC_VER_37 ... RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004157 RTL_W32(tp, RxConfig, RTL_R32(tp, RxConfig) |
David S. Miller1805b2f2011-10-24 18:18:09 -04004158 AcceptBroadcast | AcceptMulticast | AcceptMyPhys);
4159 break;
4160 default:
4161 break;
4162 }
4163}
4164
4165static bool rtl_wol_pll_power_down(struct rtl8169_private *tp)
4166{
Heiner Kallweit6fcf9b12018-07-04 21:11:29 +02004167 if (!netif_running(tp->dev) || !__rtl8169_get_wol(tp))
David S. Miller1805b2f2011-10-24 18:18:09 -04004168 return false;
4169
Heiner Kallweit5b7ad4b2018-07-17 22:51:57 +02004170 phy_speed_down(tp->dev->phydev, false);
David S. Miller1805b2f2011-10-24 18:18:09 -04004171 rtl_wol_suspend_quirk(tp);
4172
4173 return true;
4174}
4175
françois romieu065c27c2011-01-03 15:08:12 +00004176static void r8168_pll_power_down(struct rtl8169_private *tp)
4177{
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01004178 if (r8168_check_dash(tp))
françois romieu065c27c2011-01-03 15:08:12 +00004179 return;
4180
hayeswang01dc7fe2011-03-21 01:50:28 +00004181 if (tp->mac_version == RTL_GIGA_MAC_VER_32 ||
4182 tp->mac_version == RTL_GIGA_MAC_VER_33)
Francois Romieufdf6fc02012-07-06 22:40:38 +02004183 rtl_ephy_write(tp, 0x19, 0xff64);
hayeswang01dc7fe2011-03-21 01:50:28 +00004184
David S. Miller1805b2f2011-10-24 18:18:09 -04004185 if (rtl_wol_pll_power_down(tp))
françois romieu065c27c2011-01-03 15:08:12 +00004186 return;
françois romieu065c27c2011-01-03 15:08:12 +00004187
françois romieu065c27c2011-01-03 15:08:12 +00004188 switch (tp->mac_version) {
Heiner Kallweit2a718832018-05-02 21:39:49 +02004189 case RTL_GIGA_MAC_VER_25 ... RTL_GIGA_MAC_VER_33:
Heiner Kallweit73570bf2018-05-02 21:39:45 +02004190 case RTL_GIGA_MAC_VER_37:
4191 case RTL_GIGA_MAC_VER_39:
4192 case RTL_GIGA_MAC_VER_43:
Chun-Hao Lin42fde732014-10-01 23:17:14 +08004193 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004194 case RTL_GIGA_MAC_VER_45:
4195 case RTL_GIGA_MAC_VER_46:
Heiner Kallweit73570bf2018-05-02 21:39:45 +02004196 case RTL_GIGA_MAC_VER_47:
4197 case RTL_GIGA_MAC_VER_48:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004198 case RTL_GIGA_MAC_VER_50:
4199 case RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004200 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) & ~0x80);
françois romieu065c27c2011-01-03 15:08:12 +00004201 break;
hayeswangbeb330a2013-04-01 22:23:39 +00004202 case RTL_GIGA_MAC_VER_40:
4203 case RTL_GIGA_MAC_VER_41:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004204 case RTL_GIGA_MAC_VER_49:
Chun-Hao Lin706123d2014-10-01 23:17:18 +08004205 rtl_w0w1_eri(tp, 0x1a8, ERIAR_MASK_1111, 0x00000000,
hayeswangbeb330a2013-04-01 22:23:39 +00004206 0xfc000000, ERIAR_EXGMAC);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004207 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) & ~0x80);
hayeswangbeb330a2013-04-01 22:23:39 +00004208 break;
françois romieu065c27c2011-01-03 15:08:12 +00004209 }
4210}
4211
4212static void r8168_pll_power_up(struct rtl8169_private *tp)
4213{
françois romieu065c27c2011-01-03 15:08:12 +00004214 switch (tp->mac_version) {
Heiner Kallweit2a718832018-05-02 21:39:49 +02004215 case RTL_GIGA_MAC_VER_25 ... RTL_GIGA_MAC_VER_33:
Heiner Kallweit73570bf2018-05-02 21:39:45 +02004216 case RTL_GIGA_MAC_VER_37:
4217 case RTL_GIGA_MAC_VER_39:
4218 case RTL_GIGA_MAC_VER_43:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004219 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0x80);
françois romieu065c27c2011-01-03 15:08:12 +00004220 break;
Chun-Hao Lin42fde732014-10-01 23:17:14 +08004221 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004222 case RTL_GIGA_MAC_VER_45:
4223 case RTL_GIGA_MAC_VER_46:
Heiner Kallweit73570bf2018-05-02 21:39:45 +02004224 case RTL_GIGA_MAC_VER_47:
4225 case RTL_GIGA_MAC_VER_48:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004226 case RTL_GIGA_MAC_VER_50:
4227 case RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004228 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0xc0);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004229 break;
hayeswangbeb330a2013-04-01 22:23:39 +00004230 case RTL_GIGA_MAC_VER_40:
4231 case RTL_GIGA_MAC_VER_41:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004232 case RTL_GIGA_MAC_VER_49:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004233 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0xc0);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08004234 rtl_w0w1_eri(tp, 0x1a8, ERIAR_MASK_1111, 0xfc000000,
hayeswangbeb330a2013-04-01 22:23:39 +00004235 0x00000000, ERIAR_EXGMAC);
4236 break;
françois romieu065c27c2011-01-03 15:08:12 +00004237 }
4238
Heiner Kallweit242cd9b2018-07-17 22:51:33 +02004239 phy_resume(tp->dev->phydev);
4240 /* give MAC/PHY some time to resume */
4241 msleep(20);
françois romieu065c27c2011-01-03 15:08:12 +00004242}
4243
françois romieu065c27c2011-01-03 15:08:12 +00004244static void rtl_pll_power_down(struct rtl8169_private *tp)
4245{
Heiner Kallweit4f447d22018-05-02 21:39:47 +02004246 switch (tp->mac_version) {
4247 case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_06:
4248 case RTL_GIGA_MAC_VER_13 ... RTL_GIGA_MAC_VER_15:
4249 break;
4250 default:
4251 r8168_pll_power_down(tp);
4252 }
françois romieu065c27c2011-01-03 15:08:12 +00004253}
4254
4255static void rtl_pll_power_up(struct rtl8169_private *tp)
4256{
françois romieu065c27c2011-01-03 15:08:12 +00004257 switch (tp->mac_version) {
Heiner Kallweit4f447d22018-05-02 21:39:47 +02004258 case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_06:
4259 case RTL_GIGA_MAC_VER_13 ... RTL_GIGA_MAC_VER_15:
françois romieu065c27c2011-01-03 15:08:12 +00004260 break;
françois romieu065c27c2011-01-03 15:08:12 +00004261 default:
Heiner Kallweit4f447d22018-05-02 21:39:47 +02004262 r8168_pll_power_up(tp);
françois romieu065c27c2011-01-03 15:08:12 +00004263 }
4264}
4265
Hayes Wange542a222011-07-06 15:58:04 +08004266static void rtl_init_rxcfg(struct rtl8169_private *tp)
4267{
Hayes Wange542a222011-07-06 15:58:04 +08004268 switch (tp->mac_version) {
Heiner Kallweit2a718832018-05-02 21:39:49 +02004269 case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_06:
4270 case RTL_GIGA_MAC_VER_10 ... RTL_GIGA_MAC_VER_17:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004271 RTL_W32(tp, RxConfig, RX_FIFO_THRESH | RX_DMA_BURST);
Hayes Wange542a222011-07-06 15:58:04 +08004272 break;
Heiner Kallweit2a718832018-05-02 21:39:49 +02004273 case RTL_GIGA_MAC_VER_18 ... RTL_GIGA_MAC_VER_24:
françois romieueb2dc352012-06-20 12:09:18 +00004274 case RTL_GIGA_MAC_VER_34:
françois romieu3ced8c92013-09-08 01:15:35 +02004275 case RTL_GIGA_MAC_VER_35:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004276 RTL_W32(tp, RxConfig, RX128_INT_EN | RX_MULTI_EN | RX_DMA_BURST);
Hayes Wange542a222011-07-06 15:58:04 +08004277 break;
Heiner Kallweit2a718832018-05-02 21:39:49 +02004278 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004279 RTL_W32(tp, RxConfig, RX128_INT_EN | RX_MULTI_EN | RX_DMA_BURST | RX_EARLY_OFF);
hayeswangbeb330a2013-04-01 22:23:39 +00004280 break;
Hayes Wange542a222011-07-06 15:58:04 +08004281 default:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004282 RTL_W32(tp, RxConfig, RX128_INT_EN | RX_DMA_BURST);
Hayes Wange542a222011-07-06 15:58:04 +08004283 break;
4284 }
4285}
4286
Hayes Wang92fc43b2011-07-06 15:58:03 +08004287static void rtl8169_init_ring_indexes(struct rtl8169_private *tp)
4288{
Timo Teräs9fba0812013-01-15 21:01:24 +00004289 tp->dirty_tx = tp->cur_tx = tp->cur_rx = 0;
Hayes Wang92fc43b2011-07-06 15:58:03 +08004290}
4291
Francois Romieud58d46b2011-05-03 16:38:29 +02004292static void rtl_hw_jumbo_enable(struct rtl8169_private *tp)
4293{
Heiner Kallweiteda40b82018-05-02 21:39:54 +02004294 if (tp->jumbo_ops.enable) {
4295 RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
4296 tp->jumbo_ops.enable(tp);
4297 RTL_W8(tp, Cfg9346, Cfg9346_Lock);
4298 }
Francois Romieud58d46b2011-05-03 16:38:29 +02004299}
4300
4301static void rtl_hw_jumbo_disable(struct rtl8169_private *tp)
4302{
Heiner Kallweiteda40b82018-05-02 21:39:54 +02004303 if (tp->jumbo_ops.disable) {
4304 RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
4305 tp->jumbo_ops.disable(tp);
4306 RTL_W8(tp, Cfg9346, Cfg9346_Lock);
4307 }
Francois Romieud58d46b2011-05-03 16:38:29 +02004308}
4309
4310static void r8168c_hw_jumbo_enable(struct rtl8169_private *tp)
4311{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004312 RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
4313 RTL_W8(tp, Config4, RTL_R8(tp, Config4) | Jumbo_En1);
Heiner Kallweitcb732002018-03-20 07:45:35 +01004314 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_512B);
Francois Romieud58d46b2011-05-03 16:38:29 +02004315}
4316
4317static void r8168c_hw_jumbo_disable(struct rtl8169_private *tp)
4318{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004319 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
4320 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~Jumbo_En1);
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004321 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieud58d46b2011-05-03 16:38:29 +02004322}
4323
4324static void r8168dp_hw_jumbo_enable(struct rtl8169_private *tp)
4325{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004326 RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
Francois Romieud58d46b2011-05-03 16:38:29 +02004327}
4328
4329static void r8168dp_hw_jumbo_disable(struct rtl8169_private *tp)
4330{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004331 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
Francois Romieud58d46b2011-05-03 16:38:29 +02004332}
4333
4334static void r8168e_hw_jumbo_enable(struct rtl8169_private *tp)
4335{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004336 RTL_W8(tp, MaxTxPacketSize, 0x3f);
4337 RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
4338 RTL_W8(tp, Config4, RTL_R8(tp, Config4) | 0x01);
Heiner Kallweitcb732002018-03-20 07:45:35 +01004339 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_512B);
Francois Romieud58d46b2011-05-03 16:38:29 +02004340}
4341
4342static void r8168e_hw_jumbo_disable(struct rtl8169_private *tp)
4343{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004344 RTL_W8(tp, MaxTxPacketSize, 0x0c);
4345 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
4346 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~0x01);
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004347 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieud58d46b2011-05-03 16:38:29 +02004348}
4349
4350static void r8168b_0_hw_jumbo_enable(struct rtl8169_private *tp)
4351{
Heiner Kallweitcb732002018-03-20 07:45:35 +01004352 rtl_tx_performance_tweak(tp,
Rafał Miłeckif65d5392015-01-26 18:06:31 +01004353 PCI_EXP_DEVCTL_READRQ_512B | PCI_EXP_DEVCTL_NOSNOOP_EN);
Francois Romieud58d46b2011-05-03 16:38:29 +02004354}
4355
4356static void r8168b_0_hw_jumbo_disable(struct rtl8169_private *tp)
4357{
Heiner Kallweitcb732002018-03-20 07:45:35 +01004358 rtl_tx_performance_tweak(tp,
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004359 PCI_EXP_DEVCTL_READRQ_4096B | PCI_EXP_DEVCTL_NOSNOOP_EN);
Francois Romieud58d46b2011-05-03 16:38:29 +02004360}
4361
4362static void r8168b_1_hw_jumbo_enable(struct rtl8169_private *tp)
4363{
Francois Romieud58d46b2011-05-03 16:38:29 +02004364 r8168b_0_hw_jumbo_enable(tp);
4365
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004366 RTL_W8(tp, Config4, RTL_R8(tp, Config4) | (1 << 0));
Francois Romieud58d46b2011-05-03 16:38:29 +02004367}
4368
4369static void r8168b_1_hw_jumbo_disable(struct rtl8169_private *tp)
4370{
Francois Romieud58d46b2011-05-03 16:38:29 +02004371 r8168b_0_hw_jumbo_disable(tp);
4372
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004373 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~(1 << 0));
Francois Romieud58d46b2011-05-03 16:38:29 +02004374}
4375
Bill Pembertonbaf63292012-12-03 09:23:28 -05004376static void rtl_init_jumbo_ops(struct rtl8169_private *tp)
Francois Romieud58d46b2011-05-03 16:38:29 +02004377{
4378 struct jumbo_ops *ops = &tp->jumbo_ops;
4379
4380 switch (tp->mac_version) {
4381 case RTL_GIGA_MAC_VER_11:
4382 ops->disable = r8168b_0_hw_jumbo_disable;
4383 ops->enable = r8168b_0_hw_jumbo_enable;
4384 break;
4385 case RTL_GIGA_MAC_VER_12:
4386 case RTL_GIGA_MAC_VER_17:
4387 ops->disable = r8168b_1_hw_jumbo_disable;
4388 ops->enable = r8168b_1_hw_jumbo_enable;
4389 break;
4390 case RTL_GIGA_MAC_VER_18: /* Wild guess. Needs info from Realtek. */
4391 case RTL_GIGA_MAC_VER_19:
4392 case RTL_GIGA_MAC_VER_20:
4393 case RTL_GIGA_MAC_VER_21: /* Wild guess. Needs info from Realtek. */
4394 case RTL_GIGA_MAC_VER_22:
4395 case RTL_GIGA_MAC_VER_23:
4396 case RTL_GIGA_MAC_VER_24:
4397 case RTL_GIGA_MAC_VER_25:
4398 case RTL_GIGA_MAC_VER_26:
4399 ops->disable = r8168c_hw_jumbo_disable;
4400 ops->enable = r8168c_hw_jumbo_enable;
4401 break;
4402 case RTL_GIGA_MAC_VER_27:
4403 case RTL_GIGA_MAC_VER_28:
4404 ops->disable = r8168dp_hw_jumbo_disable;
4405 ops->enable = r8168dp_hw_jumbo_enable;
4406 break;
4407 case RTL_GIGA_MAC_VER_31: /* Wild guess. Needs info from Realtek. */
4408 case RTL_GIGA_MAC_VER_32:
4409 case RTL_GIGA_MAC_VER_33:
4410 case RTL_GIGA_MAC_VER_34:
4411 ops->disable = r8168e_hw_jumbo_disable;
4412 ops->enable = r8168e_hw_jumbo_enable;
4413 break;
4414
4415 /*
4416 * No action needed for jumbo frames with 8169.
4417 * No jumbo for 810x at all.
4418 */
Heiner Kallweit2a718832018-05-02 21:39:49 +02004419 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Francois Romieud58d46b2011-05-03 16:38:29 +02004420 default:
4421 ops->disable = NULL;
4422 ops->enable = NULL;
4423 break;
4424 }
4425}
4426
Francois Romieuffc46952012-07-06 14:19:23 +02004427DECLARE_RTL_COND(rtl_chipcmd_cond)
4428{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004429 return RTL_R8(tp, ChipCmd) & CmdReset;
Francois Romieuffc46952012-07-06 14:19:23 +02004430}
4431
Francois Romieu6f43adc2011-04-29 15:05:51 +02004432static void rtl_hw_reset(struct rtl8169_private *tp)
4433{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004434 RTL_W8(tp, ChipCmd, CmdReset);
Francois Romieu6f43adc2011-04-29 15:05:51 +02004435
Francois Romieuffc46952012-07-06 14:19:23 +02004436 rtl_udelay_loop_wait_low(tp, &rtl_chipcmd_cond, 100, 100);
Francois Romieu6f43adc2011-04-29 15:05:51 +02004437}
4438
Francois Romieub6ffd972011-06-17 17:00:05 +02004439static void rtl_request_uncached_firmware(struct rtl8169_private *tp)
4440{
4441 struct rtl_fw *rtl_fw;
4442 const char *name;
4443 int rc = -ENOMEM;
4444
4445 name = rtl_lookup_firmware_name(tp);
4446 if (!name)
4447 goto out_no_firmware;
4448
4449 rtl_fw = kzalloc(sizeof(*rtl_fw), GFP_KERNEL);
4450 if (!rtl_fw)
4451 goto err_warn;
4452
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01004453 rc = request_firmware(&rtl_fw->fw, name, tp_to_dev(tp));
Francois Romieub6ffd972011-06-17 17:00:05 +02004454 if (rc < 0)
4455 goto err_free;
4456
Francois Romieufd112f22011-06-18 00:10:29 +02004457 rc = rtl_check_firmware(tp, rtl_fw);
4458 if (rc < 0)
4459 goto err_release_firmware;
4460
Francois Romieub6ffd972011-06-17 17:00:05 +02004461 tp->rtl_fw = rtl_fw;
4462out:
4463 return;
4464
Francois Romieufd112f22011-06-18 00:10:29 +02004465err_release_firmware:
4466 release_firmware(rtl_fw->fw);
Francois Romieub6ffd972011-06-17 17:00:05 +02004467err_free:
4468 kfree(rtl_fw);
4469err_warn:
4470 netif_warn(tp, ifup, tp->dev, "unable to load firmware patch %s (%d)\n",
4471 name, rc);
4472out_no_firmware:
4473 tp->rtl_fw = NULL;
4474 goto out;
4475}
4476
François Romieu953a12c2011-04-24 17:38:48 +02004477static void rtl_request_firmware(struct rtl8169_private *tp)
4478{
Francois Romieub6ffd972011-06-17 17:00:05 +02004479 if (IS_ERR(tp->rtl_fw))
4480 rtl_request_uncached_firmware(tp);
François Romieu953a12c2011-04-24 17:38:48 +02004481}
4482
Hayes Wang92fc43b2011-07-06 15:58:03 +08004483static void rtl_rx_close(struct rtl8169_private *tp)
4484{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004485 RTL_W32(tp, RxConfig, RTL_R32(tp, RxConfig) & ~RX_CONFIG_ACCEPT_MASK);
Hayes Wang92fc43b2011-07-06 15:58:03 +08004486}
4487
Francois Romieuffc46952012-07-06 14:19:23 +02004488DECLARE_RTL_COND(rtl_npq_cond)
4489{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004490 return RTL_R8(tp, TxPoll) & NPQ;
Francois Romieuffc46952012-07-06 14:19:23 +02004491}
4492
4493DECLARE_RTL_COND(rtl_txcfg_empty_cond)
4494{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004495 return RTL_R32(tp, TxConfig) & TXCFG_EMPTY;
Francois Romieuffc46952012-07-06 14:19:23 +02004496}
4497
françois romieue6de30d2011-01-03 15:08:37 +00004498static void rtl8169_hw_reset(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004499{
4500 /* Disable interrupts */
françois romieu811fd302011-12-04 20:30:45 +00004501 rtl8169_irq_mask_and_ack(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004502
Hayes Wang92fc43b2011-07-06 15:58:03 +08004503 rtl_rx_close(tp);
4504
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02004505 switch (tp->mac_version) {
4506 case RTL_GIGA_MAC_VER_27:
4507 case RTL_GIGA_MAC_VER_28:
4508 case RTL_GIGA_MAC_VER_31:
Francois Romieuffc46952012-07-06 14:19:23 +02004509 rtl_udelay_loop_wait_low(tp, &rtl_npq_cond, 20, 42*42);
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02004510 break;
4511 case RTL_GIGA_MAC_VER_34 ... RTL_GIGA_MAC_VER_38:
4512 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004513 RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) | StopReq);
Francois Romieuffc46952012-07-06 14:19:23 +02004514 rtl_udelay_loop_wait_high(tp, &rtl_txcfg_empty_cond, 100, 666);
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02004515 break;
4516 default:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004517 RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) | StopReq);
Hayes Wang92fc43b2011-07-06 15:58:03 +08004518 udelay(100);
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02004519 break;
françois romieue6de30d2011-01-03 15:08:37 +00004520 }
4521
Hayes Wang92fc43b2011-07-06 15:58:03 +08004522 rtl_hw_reset(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004523}
4524
Francois Romieu7f796d832007-06-11 23:04:41 +02004525static void rtl_set_rx_tx_config_registers(struct rtl8169_private *tp)
Francois Romieu9cb427b2006-11-02 00:10:16 +01004526{
Francois Romieu9cb427b2006-11-02 00:10:16 +01004527 /* Set DMA burst size and Interframe Gap Time */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004528 RTL_W32(tp, TxConfig, (TX_DMA_BURST << TxDMAShift) |
Francois Romieu9cb427b2006-11-02 00:10:16 +01004529 (InterFrameGap << TxInterFrameGapShift));
4530}
4531
Heiner Kallweit4fd48c42018-04-28 22:19:47 +02004532static void rtl_set_rx_max_size(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004533{
Heiner Kallweit4fd48c42018-04-28 22:19:47 +02004534 /* Low hurts. Let's disable the filtering. */
4535 RTL_W16(tp, RxMaxSize, R8169_RX_BUF_SIZE + 1);
Francois Romieu07ce4062007-02-23 23:36:39 +01004536}
4537
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004538static void rtl_set_rx_tx_desc_registers(struct rtl8169_private *tp)
Francois Romieu7f796d832007-06-11 23:04:41 +02004539{
4540 /*
4541 * Magic spell: some iop3xx ARM board needs the TxDescAddrHigh
4542 * register to be written before TxDescAddrLow to work.
4543 * Switching from MMIO to I/O access fixes the issue as well.
4544 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004545 RTL_W32(tp, TxDescStartAddrHigh, ((u64) tp->TxPhyAddr) >> 32);
4546 RTL_W32(tp, TxDescStartAddrLow, ((u64) tp->TxPhyAddr) & DMA_BIT_MASK(32));
4547 RTL_W32(tp, RxDescAddrHigh, ((u64) tp->RxPhyAddr) >> 32);
4548 RTL_W32(tp, RxDescAddrLow, ((u64) tp->RxPhyAddr) & DMA_BIT_MASK(32));
Francois Romieu7f796d832007-06-11 23:04:41 +02004549}
4550
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004551static void rtl8169_set_magic_reg(struct rtl8169_private *tp, unsigned mac_version)
Francois Romieu6dccd162007-02-13 23:38:05 +01004552{
Francois Romieu37441002011-06-17 22:58:54 +02004553 static const struct rtl_cfg2_info {
Francois Romieu6dccd162007-02-13 23:38:05 +01004554 u32 mac_version;
4555 u32 clk;
4556 u32 val;
4557 } cfg2_info [] = {
4558 { RTL_GIGA_MAC_VER_05, PCI_Clock_33MHz, 0x000fff00 }, // 8110SCd
4559 { RTL_GIGA_MAC_VER_05, PCI_Clock_66MHz, 0x000fffff },
4560 { RTL_GIGA_MAC_VER_06, PCI_Clock_33MHz, 0x00ffff00 }, // 8110SCe
4561 { RTL_GIGA_MAC_VER_06, PCI_Clock_66MHz, 0x00ffffff }
Francois Romieu37441002011-06-17 22:58:54 +02004562 };
4563 const struct rtl_cfg2_info *p = cfg2_info;
Francois Romieu6dccd162007-02-13 23:38:05 +01004564 unsigned int i;
4565 u32 clk;
4566
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004567 clk = RTL_R8(tp, Config2) & PCI_Clock_66MHz;
Francois Romieucadf1852008-01-03 23:38:38 +01004568 for (i = 0; i < ARRAY_SIZE(cfg2_info); i++, p++) {
Francois Romieu6dccd162007-02-13 23:38:05 +01004569 if ((p->mac_version == mac_version) && (p->clk == clk)) {
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004570 RTL_W32(tp, 0x7c, p->val);
Francois Romieu6dccd162007-02-13 23:38:05 +01004571 break;
4572 }
4573 }
4574}
4575
Francois Romieue6b763e2012-03-08 09:35:39 +01004576static void rtl_set_rx_mode(struct net_device *dev)
4577{
4578 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieue6b763e2012-03-08 09:35:39 +01004579 u32 mc_filter[2]; /* Multicast hash filter */
4580 int rx_mode;
4581 u32 tmp = 0;
4582
4583 if (dev->flags & IFF_PROMISC) {
4584 /* Unconditionally log net taps. */
4585 netif_notice(tp, link, dev, "Promiscuous mode enabled\n");
4586 rx_mode =
4587 AcceptBroadcast | AcceptMulticast | AcceptMyPhys |
4588 AcceptAllPhys;
4589 mc_filter[1] = mc_filter[0] = 0xffffffff;
4590 } else if ((netdev_mc_count(dev) > multicast_filter_limit) ||
4591 (dev->flags & IFF_ALLMULTI)) {
4592 /* Too many to filter perfectly -- accept all multicasts. */
4593 rx_mode = AcceptBroadcast | AcceptMulticast | AcceptMyPhys;
4594 mc_filter[1] = mc_filter[0] = 0xffffffff;
4595 } else {
4596 struct netdev_hw_addr *ha;
4597
4598 rx_mode = AcceptBroadcast | AcceptMyPhys;
4599 mc_filter[1] = mc_filter[0] = 0;
4600 netdev_for_each_mc_addr(ha, dev) {
4601 int bit_nr = ether_crc(ETH_ALEN, ha->addr) >> 26;
4602 mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
4603 rx_mode |= AcceptMulticast;
4604 }
4605 }
4606
4607 if (dev->features & NETIF_F_RXALL)
4608 rx_mode |= (AcceptErr | AcceptRunt);
4609
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004610 tmp = (RTL_R32(tp, RxConfig) & ~RX_CONFIG_ACCEPT_MASK) | rx_mode;
Francois Romieue6b763e2012-03-08 09:35:39 +01004611
4612 if (tp->mac_version > RTL_GIGA_MAC_VER_06) {
4613 u32 data = mc_filter[0];
4614
4615 mc_filter[0] = swab32(mc_filter[1]);
4616 mc_filter[1] = swab32(data);
4617 }
4618
Nathan Walp04817762012-11-01 12:08:47 +00004619 if (tp->mac_version == RTL_GIGA_MAC_VER_35)
4620 mc_filter[1] = mc_filter[0] = 0xffffffff;
4621
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004622 RTL_W32(tp, MAR0 + 4, mc_filter[1]);
4623 RTL_W32(tp, MAR0 + 0, mc_filter[0]);
Francois Romieue6b763e2012-03-08 09:35:39 +01004624
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004625 RTL_W32(tp, RxConfig, tmp);
Francois Romieue6b763e2012-03-08 09:35:39 +01004626}
4627
Heiner Kallweit52f85602018-05-19 10:29:33 +02004628static void rtl_hw_start(struct rtl8169_private *tp)
4629{
4630 RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
4631
4632 tp->hw_start(tp);
4633
4634 rtl_set_rx_max_size(tp);
4635 rtl_set_rx_tx_desc_registers(tp);
4636 rtl_set_rx_tx_config_registers(tp);
4637 RTL_W8(tp, Cfg9346, Cfg9346_Lock);
4638
4639 /* Initially a 10 us delay. Turned it into a PCI commit. - FR */
4640 RTL_R8(tp, IntrMask);
4641 RTL_W8(tp, ChipCmd, CmdTxEnb | CmdRxEnb);
4642 rtl_set_rx_mode(tp->dev);
4643 /* no early-rx interrupts */
4644 RTL_W16(tp, MultiIntr, RTL_R16(tp, MultiIntr) & 0xf000);
4645 rtl_irq_enable_all(tp);
4646}
4647
Heiner Kallweit61cb5322018-04-17 23:27:38 +02004648static void rtl_hw_start_8169(struct rtl8169_private *tp)
Francois Romieu07ce4062007-02-23 23:36:39 +01004649{
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004650 if (tp->mac_version == RTL_GIGA_MAC_VER_05)
Heiner Kallweit61cb5322018-04-17 23:27:38 +02004651 pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);
Francois Romieu9cb427b2006-11-02 00:10:16 +01004652
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004653 RTL_W8(tp, EarlyTxThres, NoEarlyTx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004654
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004655 tp->cp_cmd |= PCIMulRW;
Francois Romieubcf0bf92006-07-26 23:14:13 +02004656
Francois Romieucecb5fd2011-04-01 10:21:07 +02004657 if (tp->mac_version == RTL_GIGA_MAC_VER_02 ||
4658 tp->mac_version == RTL_GIGA_MAC_VER_03) {
Heiner Kallweit49d17512018-06-28 20:36:15 +02004659 netif_dbg(tp, drv, tp->dev,
4660 "Set MAC Reg C+CR Offset 0xe0. Bit 3 and Bit 14 MUST be 1\n");
Francois Romieubcf0bf92006-07-26 23:14:13 +02004661 tp->cp_cmd |= (1 << 14);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004662 }
4663
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004664 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieubcf0bf92006-07-26 23:14:13 +02004665
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004666 rtl8169_set_magic_reg(tp, tp->mac_version);
Francois Romieu6dccd162007-02-13 23:38:05 +01004667
Linus Torvalds1da177e2005-04-16 15:20:36 -07004668 /*
4669 * Undocumented corner. Supposedly:
4670 * (TxTimer << 12) | (TxPackets << 8) | (RxTimer << 4) | RxPackets
4671 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004672 RTL_W16(tp, IntrMitigate, 0x0000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004673
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004674 RTL_W32(tp, RxMissed, 0);
Francois Romieu07ce4062007-02-23 23:36:39 +01004675}
Linus Torvalds1da177e2005-04-16 15:20:36 -07004676
Francois Romieuffc46952012-07-06 14:19:23 +02004677DECLARE_RTL_COND(rtl_csiar_cond)
4678{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004679 return RTL_R32(tp, CSIAR) & CSIAR_FLAG;
Francois Romieuffc46952012-07-06 14:19:23 +02004680}
4681
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004682static void rtl_csi_write(struct rtl8169_private *tp, int addr, int value)
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004683{
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004684 u32 func = PCI_FUNC(tp->pci_dev->devfn);
4685
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004686 RTL_W32(tp, CSIDR, value);
4687 RTL_W32(tp, CSIAR, CSIAR_WRITE_CMD | (addr & CSIAR_ADDR_MASK) |
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004688 CSIAR_BYTE_ENABLE | func << 16);
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004689
Francois Romieuffc46952012-07-06 14:19:23 +02004690 rtl_udelay_loop_wait_low(tp, &rtl_csiar_cond, 10, 100);
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004691}
4692
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004693static u32 rtl_csi_read(struct rtl8169_private *tp, int addr)
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004694{
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004695 u32 func = PCI_FUNC(tp->pci_dev->devfn);
4696
4697 RTL_W32(tp, CSIAR, (addr & CSIAR_ADDR_MASK) | func << 16 |
4698 CSIAR_BYTE_ENABLE);
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004699
Francois Romieuffc46952012-07-06 14:19:23 +02004700 return rtl_udelay_loop_wait_high(tp, &rtl_csiar_cond, 10, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004701 RTL_R32(tp, CSIDR) : ~0;
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004702}
4703
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004704static void rtl_csi_access_enable(struct rtl8169_private *tp, u8 val)
Hayes Wang7e18dca2012-03-30 14:33:02 +08004705{
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004706 struct pci_dev *pdev = tp->pci_dev;
4707 u32 csi;
Hayes Wang7e18dca2012-03-30 14:33:02 +08004708
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004709 /* According to Realtek the value at config space address 0x070f
4710 * controls the L0s/L1 entrance latency. We try standard ECAM access
4711 * first and if it fails fall back to CSI.
4712 */
4713 if (pdev->cfg_size > 0x070f &&
4714 pci_write_config_byte(pdev, 0x070f, val) == PCIBIOS_SUCCESSFUL)
4715 return;
4716
4717 netdev_notice_once(tp->dev,
4718 "No native access to PCI extended config space, falling back to CSI\n");
4719 csi = rtl_csi_read(tp, 0x070c) & 0x00ffffff;
4720 rtl_csi_write(tp, 0x070c, csi | val << 24);
Hayes Wang7e18dca2012-03-30 14:33:02 +08004721}
4722
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004723static void rtl_set_def_aspm_entry_latency(struct rtl8169_private *tp)
hayeswang45dd95c2013-07-08 17:09:01 +08004724{
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004725 rtl_csi_access_enable(tp, 0x27);
Francois Romieudacf8152008-08-02 20:44:13 +02004726}
4727
4728struct ephy_info {
4729 unsigned int offset;
4730 u16 mask;
4731 u16 bits;
4732};
4733
Francois Romieufdf6fc02012-07-06 22:40:38 +02004734static void rtl_ephy_init(struct rtl8169_private *tp, const struct ephy_info *e,
4735 int len)
Francois Romieudacf8152008-08-02 20:44:13 +02004736{
4737 u16 w;
4738
4739 while (len-- > 0) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02004740 w = (rtl_ephy_read(tp, e->offset) & ~e->mask) | e->bits;
4741 rtl_ephy_write(tp, e->offset, w);
Francois Romieudacf8152008-08-02 20:44:13 +02004742 e++;
4743 }
4744}
4745
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004746static void rtl_disable_clock_request(struct rtl8169_private *tp)
Francois Romieub726e492008-06-28 12:22:59 +02004747{
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004748 pcie_capability_clear_word(tp->pci_dev, PCI_EXP_LNKCTL,
Jiang Liu7d7903b2012-07-24 17:20:16 +08004749 PCI_EXP_LNKCTL_CLKREQ_EN);
Francois Romieub726e492008-06-28 12:22:59 +02004750}
4751
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004752static void rtl_enable_clock_request(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +00004753{
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004754 pcie_capability_set_word(tp->pci_dev, PCI_EXP_LNKCTL,
Jiang Liu7d7903b2012-07-24 17:20:16 +08004755 PCI_EXP_LNKCTL_CLKREQ_EN);
françois romieue6de30d2011-01-03 15:08:37 +00004756}
4757
hayeswangb51ecea2014-07-09 14:52:51 +08004758static void rtl_pcie_state_l2l3_enable(struct rtl8169_private *tp, bool enable)
4759{
hayeswangb51ecea2014-07-09 14:52:51 +08004760 u8 data;
4761
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004762 data = RTL_R8(tp, Config3);
hayeswangb51ecea2014-07-09 14:52:51 +08004763
4764 if (enable)
4765 data |= Rdy_to_L23;
4766 else
4767 data &= ~Rdy_to_L23;
4768
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004769 RTL_W8(tp, Config3, data);
hayeswangb51ecea2014-07-09 14:52:51 +08004770}
4771
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004772static void rtl_hw_aspm_clkreq_enable(struct rtl8169_private *tp, bool enable)
4773{
4774 if (enable) {
4775 RTL_W8(tp, Config2, RTL_R8(tp, Config2) | ClkReqEn);
4776 RTL_W8(tp, Config5, RTL_R8(tp, Config5) | ASPM_en);
4777 } else {
4778 RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
4779 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
4780 }
4781}
4782
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004783static void rtl_hw_start_8168bb(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004784{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004785 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieub726e492008-06-28 12:22:59 +02004786
Heiner Kallweit12d42c52018-04-28 22:19:30 +02004787 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004788 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieub726e492008-06-28 12:22:59 +02004789
françois romieufaf1e782013-02-27 13:01:57 +00004790 if (tp->dev->mtu <= ETH_DATA_LEN) {
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004791 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B |
françois romieufaf1e782013-02-27 13:01:57 +00004792 PCI_EXP_DEVCTL_NOSNOOP_EN);
4793 }
Francois Romieu219a1e92008-06-28 11:58:39 +02004794}
4795
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004796static void rtl_hw_start_8168bef(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004797{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004798 rtl_hw_start_8168bb(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004799
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004800 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
Francois Romieub726e492008-06-28 12:22:59 +02004801
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004802 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~(1 << 0));
Francois Romieu219a1e92008-06-28 11:58:39 +02004803}
4804
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004805static void __rtl_hw_start_8168cp(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004806{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004807 RTL_W8(tp, Config1, RTL_R8(tp, Config1) | Speed_down);
Francois Romieub726e492008-06-28 12:22:59 +02004808
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004809 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieub726e492008-06-28 12:22:59 +02004810
françois romieufaf1e782013-02-27 13:01:57 +00004811 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004812 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieub726e492008-06-28 12:22:59 +02004813
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004814 rtl_disable_clock_request(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004815
Heiner Kallweit12d42c52018-04-28 22:19:30 +02004816 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004817 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieu219a1e92008-06-28 11:58:39 +02004818}
4819
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004820static void rtl_hw_start_8168cp_1(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004821{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08004822 static const struct ephy_info e_info_8168cp[] = {
Francois Romieub726e492008-06-28 12:22:59 +02004823 { 0x01, 0, 0x0001 },
4824 { 0x02, 0x0800, 0x1000 },
4825 { 0x03, 0, 0x0042 },
4826 { 0x06, 0x0080, 0x0000 },
4827 { 0x07, 0, 0x2000 }
4828 };
4829
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004830 rtl_set_def_aspm_entry_latency(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004831
Francois Romieufdf6fc02012-07-06 22:40:38 +02004832 rtl_ephy_init(tp, e_info_8168cp, ARRAY_SIZE(e_info_8168cp));
Francois Romieub726e492008-06-28 12:22:59 +02004833
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004834 __rtl_hw_start_8168cp(tp);
Francois Romieu219a1e92008-06-28 11:58:39 +02004835}
4836
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004837static void rtl_hw_start_8168cp_2(struct rtl8169_private *tp)
Francois Romieuef3386f2008-06-29 12:24:30 +02004838{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004839 rtl_set_def_aspm_entry_latency(tp);
Francois Romieuef3386f2008-06-29 12:24:30 +02004840
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004841 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieuef3386f2008-06-29 12:24:30 +02004842
françois romieufaf1e782013-02-27 13:01:57 +00004843 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004844 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieuef3386f2008-06-29 12:24:30 +02004845
Heiner Kallweit12d42c52018-04-28 22:19:30 +02004846 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004847 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieuef3386f2008-06-29 12:24:30 +02004848}
4849
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004850static void rtl_hw_start_8168cp_3(struct rtl8169_private *tp)
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004851{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004852 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004853
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004854 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004855
4856 /* Magic. */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004857 RTL_W8(tp, DBG_REG, 0x20);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004858
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004859 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004860
françois romieufaf1e782013-02-27 13:01:57 +00004861 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004862 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004863
Heiner Kallweit12d42c52018-04-28 22:19:30 +02004864 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004865 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004866}
4867
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004868static void rtl_hw_start_8168c_1(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004869{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08004870 static const struct ephy_info e_info_8168c_1[] = {
Francois Romieub726e492008-06-28 12:22:59 +02004871 { 0x02, 0x0800, 0x1000 },
4872 { 0x03, 0, 0x0002 },
4873 { 0x06, 0x0080, 0x0000 }
4874 };
4875
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004876 rtl_set_def_aspm_entry_latency(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004877
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004878 RTL_W8(tp, DBG_REG, 0x06 | FIX_NAK_1 | FIX_NAK_2);
Francois Romieub726e492008-06-28 12:22:59 +02004879
Francois Romieufdf6fc02012-07-06 22:40:38 +02004880 rtl_ephy_init(tp, e_info_8168c_1, ARRAY_SIZE(e_info_8168c_1));
Francois Romieub726e492008-06-28 12:22:59 +02004881
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004882 __rtl_hw_start_8168cp(tp);
Francois Romieu219a1e92008-06-28 11:58:39 +02004883}
4884
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004885static void rtl_hw_start_8168c_2(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004886{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08004887 static const struct ephy_info e_info_8168c_2[] = {
Francois Romieub726e492008-06-28 12:22:59 +02004888 { 0x01, 0, 0x0001 },
4889 { 0x03, 0x0400, 0x0220 }
4890 };
4891
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004892 rtl_set_def_aspm_entry_latency(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004893
Francois Romieufdf6fc02012-07-06 22:40:38 +02004894 rtl_ephy_init(tp, e_info_8168c_2, ARRAY_SIZE(e_info_8168c_2));
Francois Romieub726e492008-06-28 12:22:59 +02004895
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004896 __rtl_hw_start_8168cp(tp);
Francois Romieu219a1e92008-06-28 11:58:39 +02004897}
4898
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004899static void rtl_hw_start_8168c_3(struct rtl8169_private *tp)
Francois Romieu197ff762008-06-28 13:16:02 +02004900{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004901 rtl_hw_start_8168c_2(tp);
Francois Romieu197ff762008-06-28 13:16:02 +02004902}
4903
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004904static void rtl_hw_start_8168c_4(struct rtl8169_private *tp)
Francois Romieu6fb07052008-06-29 11:54:28 +02004905{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004906 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02004907
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004908 __rtl_hw_start_8168cp(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02004909}
4910
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004911static void rtl_hw_start_8168d(struct rtl8169_private *tp)
Francois Romieu5b538df2008-07-20 16:22:45 +02004912{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004913 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu5b538df2008-07-20 16:22:45 +02004914
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004915 rtl_disable_clock_request(tp);
Francois Romieu5b538df2008-07-20 16:22:45 +02004916
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004917 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
Francois Romieu5b538df2008-07-20 16:22:45 +02004918
françois romieufaf1e782013-02-27 13:01:57 +00004919 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004920 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu5b538df2008-07-20 16:22:45 +02004921
Heiner Kallweit12d42c52018-04-28 22:19:30 +02004922 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004923 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieu5b538df2008-07-20 16:22:45 +02004924}
4925
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004926static void rtl_hw_start_8168dp(struct rtl8169_private *tp)
hayeswang4804b3b2011-03-21 01:50:29 +00004927{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004928 rtl_set_def_aspm_entry_latency(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00004929
françois romieufaf1e782013-02-27 13:01:57 +00004930 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004931 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
hayeswang4804b3b2011-03-21 01:50:29 +00004932
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004933 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
hayeswang4804b3b2011-03-21 01:50:29 +00004934
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004935 rtl_disable_clock_request(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00004936}
4937
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004938static void rtl_hw_start_8168d_4(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +00004939{
4940 static const struct ephy_info e_info_8168d_4[] = {
Chun-Hao Lin1016a4a2015-12-29 22:13:39 +08004941 { 0x0b, 0x0000, 0x0048 },
4942 { 0x19, 0x0020, 0x0050 },
4943 { 0x0c, 0x0100, 0x0020 }
françois romieue6de30d2011-01-03 15:08:37 +00004944 };
françois romieue6de30d2011-01-03 15:08:37 +00004945
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004946 rtl_set_def_aspm_entry_latency(tp);
françois romieue6de30d2011-01-03 15:08:37 +00004947
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004948 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
françois romieue6de30d2011-01-03 15:08:37 +00004949
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004950 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
françois romieue6de30d2011-01-03 15:08:37 +00004951
Chun-Hao Lin1016a4a2015-12-29 22:13:39 +08004952 rtl_ephy_init(tp, e_info_8168d_4, ARRAY_SIZE(e_info_8168d_4));
françois romieue6de30d2011-01-03 15:08:37 +00004953
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004954 rtl_enable_clock_request(tp);
françois romieue6de30d2011-01-03 15:08:37 +00004955}
4956
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004957static void rtl_hw_start_8168e_1(struct rtl8169_private *tp)
hayeswang01dc7fe2011-03-21 01:50:28 +00004958{
Hayes Wang70090422011-07-06 15:58:06 +08004959 static const struct ephy_info e_info_8168e_1[] = {
hayeswang01dc7fe2011-03-21 01:50:28 +00004960 { 0x00, 0x0200, 0x0100 },
4961 { 0x00, 0x0000, 0x0004 },
4962 { 0x06, 0x0002, 0x0001 },
4963 { 0x06, 0x0000, 0x0030 },
4964 { 0x07, 0x0000, 0x2000 },
4965 { 0x00, 0x0000, 0x0020 },
4966 { 0x03, 0x5800, 0x2000 },
4967 { 0x03, 0x0000, 0x0001 },
4968 { 0x01, 0x0800, 0x1000 },
4969 { 0x07, 0x0000, 0x4000 },
4970 { 0x1e, 0x0000, 0x2000 },
4971 { 0x19, 0xffff, 0xfe6c },
4972 { 0x0a, 0x0000, 0x0040 }
4973 };
4974
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004975 rtl_set_def_aspm_entry_latency(tp);
hayeswang01dc7fe2011-03-21 01:50:28 +00004976
Francois Romieufdf6fc02012-07-06 22:40:38 +02004977 rtl_ephy_init(tp, e_info_8168e_1, ARRAY_SIZE(e_info_8168e_1));
hayeswang01dc7fe2011-03-21 01:50:28 +00004978
françois romieufaf1e782013-02-27 13:01:57 +00004979 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004980 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
hayeswang01dc7fe2011-03-21 01:50:28 +00004981
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004982 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
hayeswang01dc7fe2011-03-21 01:50:28 +00004983
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004984 rtl_disable_clock_request(tp);
hayeswang01dc7fe2011-03-21 01:50:28 +00004985
4986 /* Reset tx FIFO pointer */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004987 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | TXPLA_RST);
4988 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~TXPLA_RST);
hayeswang01dc7fe2011-03-21 01:50:28 +00004989
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004990 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
hayeswang01dc7fe2011-03-21 01:50:28 +00004991}
4992
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004993static void rtl_hw_start_8168e_2(struct rtl8169_private *tp)
Hayes Wang70090422011-07-06 15:58:06 +08004994{
4995 static const struct ephy_info e_info_8168e_2[] = {
4996 { 0x09, 0x0000, 0x0080 },
4997 { 0x19, 0x0000, 0x0224 }
4998 };
4999
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005000 rtl_set_def_aspm_entry_latency(tp);
Hayes Wang70090422011-07-06 15:58:06 +08005001
Francois Romieufdf6fc02012-07-06 22:40:38 +02005002 rtl_ephy_init(tp, e_info_8168e_2, ARRAY_SIZE(e_info_8168e_2));
Hayes Wang70090422011-07-06 15:58:06 +08005003
françois romieufaf1e782013-02-27 13:01:57 +00005004 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005005 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wang70090422011-07-06 15:58:06 +08005006
Francois Romieufdf6fc02012-07-06 22:40:38 +02005007 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5008 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5009 rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, 0x00100002, ERIAR_EXGMAC);
5010 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
5011 rtl_eri_write(tp, 0xcc, ERIAR_MASK_1111, 0x00000050, ERIAR_EXGMAC);
5012 rtl_eri_write(tp, 0xd0, ERIAR_MASK_1111, 0x07ff0060, ERIAR_EXGMAC);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005013 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0001, 0x10, 0x00, ERIAR_EXGMAC);
5014 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0xff00, ERIAR_EXGMAC);
Hayes Wang70090422011-07-06 15:58:06 +08005015
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005016 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Hayes Wang70090422011-07-06 15:58:06 +08005017
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01005018 rtl_disable_clock_request(tp);
Francois Romieu4521e1a92012-11-01 16:46:28 +00005019
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005020 RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
5021 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
Hayes Wang70090422011-07-06 15:58:06 +08005022
5023 /* Adjust EEE LED frequency */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005024 RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
Hayes Wang70090422011-07-06 15:58:06 +08005025
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005026 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
5027 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | PWM_EN);
5028 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
Heiner Kallweitaa1e7d22018-06-23 09:53:00 +02005029
5030 rtl_hw_aspm_clkreq_enable(tp, true);
Hayes Wang70090422011-07-06 15:58:06 +08005031}
5032
Hayes Wang5f886e02012-03-30 14:33:03 +08005033static void rtl_hw_start_8168f(struct rtl8169_private *tp)
Hayes Wangc2218922011-09-06 16:55:18 +08005034{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005035 rtl_set_def_aspm_entry_latency(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08005036
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005037 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wangc2218922011-09-06 16:55:18 +08005038
Francois Romieufdf6fc02012-07-06 22:40:38 +02005039 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5040 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5041 rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, 0x00100002, ERIAR_EXGMAC);
5042 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005043 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
5044 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
5045 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0001, 0x10, 0x00, ERIAR_EXGMAC);
5046 rtl_w0w1_eri(tp, 0x1d0, ERIAR_MASK_0001, 0x10, 0x00, ERIAR_EXGMAC);
Francois Romieufdf6fc02012-07-06 22:40:38 +02005047 rtl_eri_write(tp, 0xcc, ERIAR_MASK_1111, 0x00000050, ERIAR_EXGMAC);
5048 rtl_eri_write(tp, 0xd0, ERIAR_MASK_1111, 0x00000060, ERIAR_EXGMAC);
Hayes Wangc2218922011-09-06 16:55:18 +08005049
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005050 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Hayes Wangc2218922011-09-06 16:55:18 +08005051
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01005052 rtl_disable_clock_request(tp);
Francois Romieu4521e1a92012-11-01 16:46:28 +00005053
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005054 RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
5055 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
5056 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
5057 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | PWM_EN);
5058 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
Hayes Wangc2218922011-09-06 16:55:18 +08005059}
5060
Hayes Wang5f886e02012-03-30 14:33:03 +08005061static void rtl_hw_start_8168f_1(struct rtl8169_private *tp)
5062{
Hayes Wang5f886e02012-03-30 14:33:03 +08005063 static const struct ephy_info e_info_8168f_1[] = {
5064 { 0x06, 0x00c0, 0x0020 },
5065 { 0x08, 0x0001, 0x0002 },
5066 { 0x09, 0x0000, 0x0080 },
5067 { 0x19, 0x0000, 0x0224 }
5068 };
5069
5070 rtl_hw_start_8168f(tp);
5071
Francois Romieufdf6fc02012-07-06 22:40:38 +02005072 rtl_ephy_init(tp, e_info_8168f_1, ARRAY_SIZE(e_info_8168f_1));
Hayes Wang5f886e02012-03-30 14:33:03 +08005073
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005074 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0xff00, ERIAR_EXGMAC);
Hayes Wang5f886e02012-03-30 14:33:03 +08005075
5076 /* Adjust EEE LED frequency */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005077 RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
Hayes Wang5f886e02012-03-30 14:33:03 +08005078}
5079
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005080static void rtl_hw_start_8411(struct rtl8169_private *tp)
5081{
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005082 static const struct ephy_info e_info_8168f_1[] = {
5083 { 0x06, 0x00c0, 0x0020 },
5084 { 0x0f, 0xffff, 0x5200 },
5085 { 0x1e, 0x0000, 0x4000 },
5086 { 0x19, 0x0000, 0x0224 }
5087 };
5088
5089 rtl_hw_start_8168f(tp);
hayeswangb51ecea2014-07-09 14:52:51 +08005090 rtl_pcie_state_l2l3_enable(tp, false);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005091
Francois Romieufdf6fc02012-07-06 22:40:38 +02005092 rtl_ephy_init(tp, e_info_8168f_1, ARRAY_SIZE(e_info_8168f_1));
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005093
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005094 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0x0000, ERIAR_EXGMAC);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005095}
5096
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005097static void rtl_hw_start_8168g(struct rtl8169_private *tp)
Hayes Wangc5583862012-07-02 17:23:22 +08005098{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005099 RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
hayeswangbeb330a2013-04-01 22:23:39 +00005100
Hayes Wangc5583862012-07-02 17:23:22 +08005101 rtl_eri_write(tp, 0xc8, ERIAR_MASK_0101, 0x080002, ERIAR_EXGMAC);
5102 rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, 0x38, ERIAR_EXGMAC);
5103 rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, 0x48, ERIAR_EXGMAC);
5104 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
5105
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005106 rtl_set_def_aspm_entry_latency(tp);
Hayes Wangc5583862012-07-02 17:23:22 +08005107
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005108 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wangc5583862012-07-02 17:23:22 +08005109
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005110 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
5111 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
hayeswangbeb330a2013-04-01 22:23:39 +00005112 rtl_eri_write(tp, 0x2f8, ERIAR_MASK_0011, 0x1d8f, ERIAR_EXGMAC);
Hayes Wangc5583862012-07-02 17:23:22 +08005113
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005114 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
5115 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Hayes Wangc5583862012-07-02 17:23:22 +08005116
5117 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5118 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5119
5120 /* Adjust EEE LED frequency */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005121 RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
Hayes Wangc5583862012-07-02 17:23:22 +08005122
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005123 rtl_w0w1_eri(tp, 0x2fc, ERIAR_MASK_0001, 0x01, 0x06, ERIAR_EXGMAC);
5124 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, 0x1000, ERIAR_EXGMAC);
hayeswangb51ecea2014-07-09 14:52:51 +08005125
5126 rtl_pcie_state_l2l3_enable(tp, false);
Hayes Wangc5583862012-07-02 17:23:22 +08005127}
5128
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005129static void rtl_hw_start_8168g_1(struct rtl8169_private *tp)
5130{
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005131 static const struct ephy_info e_info_8168g_1[] = {
5132 { 0x00, 0x0000, 0x0008 },
5133 { 0x0c, 0x37d0, 0x0820 },
5134 { 0x1e, 0x0000, 0x0001 },
5135 { 0x19, 0x8000, 0x0000 }
5136 };
5137
5138 rtl_hw_start_8168g(tp);
5139
5140 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005141 rtl_hw_aspm_clkreq_enable(tp, false);
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005142 rtl_ephy_init(tp, e_info_8168g_1, ARRAY_SIZE(e_info_8168g_1));
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005143 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005144}
5145
hayeswang57538c42013-04-01 22:23:40 +00005146static void rtl_hw_start_8168g_2(struct rtl8169_private *tp)
5147{
hayeswang57538c42013-04-01 22:23:40 +00005148 static const struct ephy_info e_info_8168g_2[] = {
5149 { 0x00, 0x0000, 0x0008 },
5150 { 0x0c, 0x3df0, 0x0200 },
5151 { 0x19, 0xffff, 0xfc00 },
5152 { 0x1e, 0xffff, 0x20eb }
5153 };
5154
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005155 rtl_hw_start_8168g(tp);
hayeswang57538c42013-04-01 22:23:40 +00005156
5157 /* disable aspm and clock request before access ephy */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005158 RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
5159 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
hayeswang57538c42013-04-01 22:23:40 +00005160 rtl_ephy_init(tp, e_info_8168g_2, ARRAY_SIZE(e_info_8168g_2));
5161}
5162
hayeswang45dd95c2013-07-08 17:09:01 +08005163static void rtl_hw_start_8411_2(struct rtl8169_private *tp)
5164{
hayeswang45dd95c2013-07-08 17:09:01 +08005165 static const struct ephy_info e_info_8411_2[] = {
5166 { 0x00, 0x0000, 0x0008 },
5167 { 0x0c, 0x3df0, 0x0200 },
5168 { 0x0f, 0xffff, 0x5200 },
5169 { 0x19, 0x0020, 0x0000 },
5170 { 0x1e, 0x0000, 0x2000 }
5171 };
5172
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005173 rtl_hw_start_8168g(tp);
hayeswang45dd95c2013-07-08 17:09:01 +08005174
5175 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005176 rtl_hw_aspm_clkreq_enable(tp, false);
hayeswang45dd95c2013-07-08 17:09:01 +08005177 rtl_ephy_init(tp, e_info_8411_2, ARRAY_SIZE(e_info_8411_2));
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005178 rtl_hw_aspm_clkreq_enable(tp, true);
hayeswang45dd95c2013-07-08 17:09:01 +08005179}
5180
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005181static void rtl_hw_start_8168h_1(struct rtl8169_private *tp)
5182{
Andrzej Hajda72521ea2015-09-24 16:00:24 +02005183 int rg_saw_cnt;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005184 u32 data;
5185 static const struct ephy_info e_info_8168h_1[] = {
5186 { 0x1e, 0x0800, 0x0001 },
5187 { 0x1d, 0x0000, 0x0800 },
5188 { 0x05, 0xffff, 0x2089 },
5189 { 0x06, 0xffff, 0x5881 },
5190 { 0x04, 0xffff, 0x154a },
5191 { 0x01, 0xffff, 0x068b }
5192 };
5193
5194 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005195 rtl_hw_aspm_clkreq_enable(tp, false);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005196 rtl_ephy_init(tp, e_info_8168h_1, ARRAY_SIZE(e_info_8168h_1));
5197
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005198 RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005199
5200 rtl_eri_write(tp, 0xc8, ERIAR_MASK_0101, 0x00080002, ERIAR_EXGMAC);
5201 rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, 0x38, ERIAR_EXGMAC);
5202 rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, 0x48, ERIAR_EXGMAC);
5203 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
5204
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005205 rtl_set_def_aspm_entry_latency(tp);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005206
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005207 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005208
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005209 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
5210 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005211
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005212 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_1111, 0x0010, 0x00, ERIAR_EXGMAC);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005213
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005214 rtl_w0w1_eri(tp, 0xd4, ERIAR_MASK_1111, 0x1f00, 0x00, ERIAR_EXGMAC);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005215
5216 rtl_eri_write(tp, 0x5f0, ERIAR_MASK_0011, 0x4f87, ERIAR_EXGMAC);
5217
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005218 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
5219 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005220
5221 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5222 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5223
5224 /* Adjust EEE LED frequency */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005225 RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005226
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005227 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
5228 RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005229
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005230 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~TX_10M_PS_EN);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005231
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005232 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, 0x1000, ERIAR_EXGMAC);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005233
5234 rtl_pcie_state_l2l3_enable(tp, false);
5235
5236 rtl_writephy(tp, 0x1f, 0x0c42);
Chun-Hao Lin58493332015-12-24 21:15:27 +08005237 rg_saw_cnt = (rtl_readphy(tp, 0x13) & 0x3fff);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005238 rtl_writephy(tp, 0x1f, 0x0000);
5239 if (rg_saw_cnt > 0) {
5240 u16 sw_cnt_1ms_ini;
5241
5242 sw_cnt_1ms_ini = 16000000/rg_saw_cnt;
5243 sw_cnt_1ms_ini &= 0x0fff;
5244 data = r8168_mac_ocp_read(tp, 0xd412);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08005245 data &= ~0x0fff;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005246 data |= sw_cnt_1ms_ini;
5247 r8168_mac_ocp_write(tp, 0xd412, data);
5248 }
5249
5250 data = r8168_mac_ocp_read(tp, 0xe056);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08005251 data &= ~0xf0;
5252 data |= 0x70;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005253 r8168_mac_ocp_write(tp, 0xe056, data);
5254
5255 data = r8168_mac_ocp_read(tp, 0xe052);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08005256 data &= ~0x6000;
5257 data |= 0x8008;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005258 r8168_mac_ocp_write(tp, 0xe052, data);
5259
5260 data = r8168_mac_ocp_read(tp, 0xe0d6);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08005261 data &= ~0x01ff;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005262 data |= 0x017f;
5263 r8168_mac_ocp_write(tp, 0xe0d6, data);
5264
5265 data = r8168_mac_ocp_read(tp, 0xd420);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08005266 data &= ~0x0fff;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005267 data |= 0x047f;
5268 r8168_mac_ocp_write(tp, 0xd420, data);
5269
5270 r8168_mac_ocp_write(tp, 0xe63e, 0x0001);
5271 r8168_mac_ocp_write(tp, 0xe63e, 0x0000);
5272 r8168_mac_ocp_write(tp, 0xc094, 0x0000);
5273 r8168_mac_ocp_write(tp, 0xc09e, 0x0000);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005274
5275 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005276}
5277
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005278static void rtl_hw_start_8168ep(struct rtl8169_private *tp)
5279{
Chun-Hao Lin003609d2014-12-02 16:48:31 +08005280 rtl8168ep_stop_cmac(tp);
5281
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005282 RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005283
5284 rtl_eri_write(tp, 0xc8, ERIAR_MASK_0101, 0x00080002, ERIAR_EXGMAC);
5285 rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, 0x2f, ERIAR_EXGMAC);
5286 rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, 0x5f, ERIAR_EXGMAC);
5287 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
5288
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005289 rtl_set_def_aspm_entry_latency(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005290
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005291 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005292
5293 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
5294 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
5295
5296 rtl_w0w1_eri(tp, 0xd4, ERIAR_MASK_1111, 0x1f80, 0x00, ERIAR_EXGMAC);
5297
5298 rtl_eri_write(tp, 0x5f0, ERIAR_MASK_0011, 0x4f87, ERIAR_EXGMAC);
5299
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005300 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
5301 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005302
5303 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5304 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5305
5306 /* Adjust EEE LED frequency */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005307 RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005308
5309 rtl_w0w1_eri(tp, 0x2fc, ERIAR_MASK_0001, 0x01, 0x06, ERIAR_EXGMAC);
5310
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005311 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~TX_10M_PS_EN);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005312
5313 rtl_pcie_state_l2l3_enable(tp, false);
5314}
5315
5316static void rtl_hw_start_8168ep_1(struct rtl8169_private *tp)
5317{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005318 static const struct ephy_info e_info_8168ep_1[] = {
5319 { 0x00, 0xffff, 0x10ab },
5320 { 0x06, 0xffff, 0xf030 },
5321 { 0x08, 0xffff, 0x2006 },
5322 { 0x0d, 0xffff, 0x1666 },
5323 { 0x0c, 0x3ff0, 0x0000 }
5324 };
5325
5326 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005327 rtl_hw_aspm_clkreq_enable(tp, false);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005328 rtl_ephy_init(tp, e_info_8168ep_1, ARRAY_SIZE(e_info_8168ep_1));
5329
5330 rtl_hw_start_8168ep(tp);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005331
5332 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005333}
5334
5335static void rtl_hw_start_8168ep_2(struct rtl8169_private *tp)
5336{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005337 static const struct ephy_info e_info_8168ep_2[] = {
5338 { 0x00, 0xffff, 0x10a3 },
5339 { 0x19, 0xffff, 0xfc00 },
5340 { 0x1e, 0xffff, 0x20ea }
5341 };
5342
5343 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005344 rtl_hw_aspm_clkreq_enable(tp, false);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005345 rtl_ephy_init(tp, e_info_8168ep_2, ARRAY_SIZE(e_info_8168ep_2));
5346
5347 rtl_hw_start_8168ep(tp);
5348
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005349 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
5350 RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005351
5352 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005353}
5354
5355static void rtl_hw_start_8168ep_3(struct rtl8169_private *tp)
5356{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005357 u32 data;
5358 static const struct ephy_info e_info_8168ep_3[] = {
5359 { 0x00, 0xffff, 0x10a3 },
5360 { 0x19, 0xffff, 0x7c00 },
5361 { 0x1e, 0xffff, 0x20eb },
5362 { 0x0d, 0xffff, 0x1666 }
5363 };
5364
5365 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005366 rtl_hw_aspm_clkreq_enable(tp, false);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005367 rtl_ephy_init(tp, e_info_8168ep_3, ARRAY_SIZE(e_info_8168ep_3));
5368
5369 rtl_hw_start_8168ep(tp);
5370
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005371 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
5372 RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005373
5374 data = r8168_mac_ocp_read(tp, 0xd3e2);
5375 data &= 0xf000;
5376 data |= 0x0271;
5377 r8168_mac_ocp_write(tp, 0xd3e2, data);
5378
5379 data = r8168_mac_ocp_read(tp, 0xd3e4);
5380 data &= 0xff00;
5381 r8168_mac_ocp_write(tp, 0xd3e4, data);
5382
5383 data = r8168_mac_ocp_read(tp, 0xe860);
5384 data |= 0x0080;
5385 r8168_mac_ocp_write(tp, 0xe860, data);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005386
5387 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005388}
5389
Heiner Kallweit61cb5322018-04-17 23:27:38 +02005390static void rtl_hw_start_8168(struct rtl8169_private *tp)
Francois Romieu07ce4062007-02-23 23:36:39 +01005391{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005392 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
Francois Romieu2dd99532007-06-11 23:22:52 +02005393
Heiner Kallweit0ae09742018-04-28 22:19:26 +02005394 tp->cp_cmd &= ~INTT_MASK;
5395 tp->cp_cmd |= PktCntrDisable | INTT_1;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005396 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieu2dd99532007-06-11 23:22:52 +02005397
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005398 RTL_W16(tp, IntrMitigate, 0x5151);
Francois Romieu0e485152007-02-20 00:00:26 +01005399
5400 /* Work around for RxFIFO overflow. */
françois romieu811fd302011-12-04 20:30:45 +00005401 if (tp->mac_version == RTL_GIGA_MAC_VER_11) {
Francois Romieuda78dbf2012-01-26 14:18:23 +01005402 tp->event_slow |= RxFIFOOver | PCSTimeout;
5403 tp->event_slow &= ~RxOverflow;
Francois Romieu0e485152007-02-20 00:00:26 +01005404 }
Francois Romieu2dd99532007-06-11 23:22:52 +02005405
Francois Romieu219a1e92008-06-28 11:58:39 +02005406 switch (tp->mac_version) {
5407 case RTL_GIGA_MAC_VER_11:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005408 rtl_hw_start_8168bb(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005409 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02005410
5411 case RTL_GIGA_MAC_VER_12:
5412 case RTL_GIGA_MAC_VER_17:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005413 rtl_hw_start_8168bef(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005414 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02005415
5416 case RTL_GIGA_MAC_VER_18:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005417 rtl_hw_start_8168cp_1(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005418 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02005419
5420 case RTL_GIGA_MAC_VER_19:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005421 rtl_hw_start_8168c_1(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005422 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02005423
5424 case RTL_GIGA_MAC_VER_20:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005425 rtl_hw_start_8168c_2(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005426 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02005427
Francois Romieu197ff762008-06-28 13:16:02 +02005428 case RTL_GIGA_MAC_VER_21:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005429 rtl_hw_start_8168c_3(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005430 break;
Francois Romieu197ff762008-06-28 13:16:02 +02005431
Francois Romieu6fb07052008-06-29 11:54:28 +02005432 case RTL_GIGA_MAC_VER_22:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005433 rtl_hw_start_8168c_4(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005434 break;
Francois Romieu6fb07052008-06-29 11:54:28 +02005435
Francois Romieuef3386f2008-06-29 12:24:30 +02005436 case RTL_GIGA_MAC_VER_23:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005437 rtl_hw_start_8168cp_2(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005438 break;
Francois Romieuef3386f2008-06-29 12:24:30 +02005439
Francois Romieu7f3e3d32008-07-20 18:53:20 +02005440 case RTL_GIGA_MAC_VER_24:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005441 rtl_hw_start_8168cp_3(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005442 break;
Francois Romieu7f3e3d32008-07-20 18:53:20 +02005443
Francois Romieu5b538df2008-07-20 16:22:45 +02005444 case RTL_GIGA_MAC_VER_25:
françois romieudaf9df62009-10-07 12:44:20 +00005445 case RTL_GIGA_MAC_VER_26:
5446 case RTL_GIGA_MAC_VER_27:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005447 rtl_hw_start_8168d(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005448 break;
Francois Romieu5b538df2008-07-20 16:22:45 +02005449
françois romieue6de30d2011-01-03 15:08:37 +00005450 case RTL_GIGA_MAC_VER_28:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005451 rtl_hw_start_8168d_4(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005452 break;
Francois Romieucecb5fd2011-04-01 10:21:07 +02005453
hayeswang4804b3b2011-03-21 01:50:29 +00005454 case RTL_GIGA_MAC_VER_31:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005455 rtl_hw_start_8168dp(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005456 break;
5457
hayeswang01dc7fe2011-03-21 01:50:28 +00005458 case RTL_GIGA_MAC_VER_32:
5459 case RTL_GIGA_MAC_VER_33:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005460 rtl_hw_start_8168e_1(tp);
Hayes Wang70090422011-07-06 15:58:06 +08005461 break;
5462 case RTL_GIGA_MAC_VER_34:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005463 rtl_hw_start_8168e_2(tp);
hayeswang01dc7fe2011-03-21 01:50:28 +00005464 break;
françois romieue6de30d2011-01-03 15:08:37 +00005465
Hayes Wangc2218922011-09-06 16:55:18 +08005466 case RTL_GIGA_MAC_VER_35:
5467 case RTL_GIGA_MAC_VER_36:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005468 rtl_hw_start_8168f_1(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08005469 break;
5470
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005471 case RTL_GIGA_MAC_VER_38:
5472 rtl_hw_start_8411(tp);
5473 break;
5474
Hayes Wangc5583862012-07-02 17:23:22 +08005475 case RTL_GIGA_MAC_VER_40:
5476 case RTL_GIGA_MAC_VER_41:
5477 rtl_hw_start_8168g_1(tp);
5478 break;
hayeswang57538c42013-04-01 22:23:40 +00005479 case RTL_GIGA_MAC_VER_42:
5480 rtl_hw_start_8168g_2(tp);
5481 break;
Hayes Wangc5583862012-07-02 17:23:22 +08005482
hayeswang45dd95c2013-07-08 17:09:01 +08005483 case RTL_GIGA_MAC_VER_44:
5484 rtl_hw_start_8411_2(tp);
5485 break;
5486
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005487 case RTL_GIGA_MAC_VER_45:
5488 case RTL_GIGA_MAC_VER_46:
5489 rtl_hw_start_8168h_1(tp);
5490 break;
5491
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005492 case RTL_GIGA_MAC_VER_49:
5493 rtl_hw_start_8168ep_1(tp);
5494 break;
5495
5496 case RTL_GIGA_MAC_VER_50:
5497 rtl_hw_start_8168ep_2(tp);
5498 break;
5499
5500 case RTL_GIGA_MAC_VER_51:
5501 rtl_hw_start_8168ep_3(tp);
5502 break;
5503
Francois Romieu219a1e92008-06-28 11:58:39 +02005504 default:
Heiner Kallweit49d17512018-06-28 20:36:15 +02005505 netif_err(tp, drv, tp->dev,
5506 "unknown chipset (mac_version = %d)\n",
5507 tp->mac_version);
hayeswang4804b3b2011-03-21 01:50:29 +00005508 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02005509 }
Francois Romieu07ce4062007-02-23 23:36:39 +01005510}
Linus Torvalds1da177e2005-04-16 15:20:36 -07005511
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005512static void rtl_hw_start_8102e_1(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02005513{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08005514 static const struct ephy_info e_info_8102e_1[] = {
Francois Romieu2857ffb2008-08-02 21:08:49 +02005515 { 0x01, 0, 0x6e65 },
5516 { 0x02, 0, 0x091f },
5517 { 0x03, 0, 0xc2f9 },
5518 { 0x06, 0, 0xafb5 },
5519 { 0x07, 0, 0x0e00 },
5520 { 0x19, 0, 0xec80 },
5521 { 0x01, 0, 0x2e65 },
5522 { 0x01, 0, 0x6e65 }
5523 };
5524 u8 cfg1;
5525
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005526 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005527
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005528 RTL_W8(tp, DBG_REG, FIX_NAK_1);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005529
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005530 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005531
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005532 RTL_W8(tp, Config1,
Francois Romieu2857ffb2008-08-02 21:08:49 +02005533 LEDS1 | LEDS0 | Speed_down | MEMMAP | IOMAP | VPD | PMEnable);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005534 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005535
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005536 cfg1 = RTL_R8(tp, Config1);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005537 if ((cfg1 & LEDS0) && (cfg1 & LEDS1))
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005538 RTL_W8(tp, Config1, cfg1 & ~LEDS0);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005539
Francois Romieufdf6fc02012-07-06 22:40:38 +02005540 rtl_ephy_init(tp, e_info_8102e_1, ARRAY_SIZE(e_info_8102e_1));
Francois Romieu2857ffb2008-08-02 21:08:49 +02005541}
5542
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005543static void rtl_hw_start_8102e_2(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02005544{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005545 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005546
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005547 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005548
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005549 RTL_W8(tp, Config1, MEMMAP | IOMAP | VPD | PMEnable);
5550 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005551}
5552
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005553static void rtl_hw_start_8102e_3(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02005554{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005555 rtl_hw_start_8102e_2(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005556
Francois Romieufdf6fc02012-07-06 22:40:38 +02005557 rtl_ephy_write(tp, 0x03, 0xc2f9);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005558}
5559
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005560static void rtl_hw_start_8105e_1(struct rtl8169_private *tp)
Hayes Wang5a5e4442011-02-22 17:26:21 +08005561{
5562 static const struct ephy_info e_info_8105e_1[] = {
5563 { 0x07, 0, 0x4000 },
5564 { 0x19, 0, 0x0200 },
5565 { 0x19, 0, 0x0020 },
5566 { 0x1e, 0, 0x2000 },
5567 { 0x03, 0, 0x0001 },
5568 { 0x19, 0, 0x0100 },
5569 { 0x19, 0, 0x0004 },
5570 { 0x0a, 0, 0x0020 }
5571 };
5572
Francois Romieucecb5fd2011-04-01 10:21:07 +02005573 /* Force LAN exit from ASPM if Rx/Tx are not idle */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005574 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005575
Francois Romieucecb5fd2011-04-01 10:21:07 +02005576 /* Disable Early Tally Counter */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005577 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) & ~0x010000);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005578
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005579 RTL_W8(tp, MCU, RTL_R8(tp, MCU) | EN_NDP | EN_OOB_RESET);
5580 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005581
Francois Romieufdf6fc02012-07-06 22:40:38 +02005582 rtl_ephy_init(tp, e_info_8105e_1, ARRAY_SIZE(e_info_8105e_1));
hayeswangb51ecea2014-07-09 14:52:51 +08005583
5584 rtl_pcie_state_l2l3_enable(tp, false);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005585}
5586
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005587static void rtl_hw_start_8105e_2(struct rtl8169_private *tp)
Hayes Wang5a5e4442011-02-22 17:26:21 +08005588{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005589 rtl_hw_start_8105e_1(tp);
Francois Romieufdf6fc02012-07-06 22:40:38 +02005590 rtl_ephy_write(tp, 0x1e, rtl_ephy_read(tp, 0x1e) | 0x8000);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005591}
5592
Hayes Wang7e18dca2012-03-30 14:33:02 +08005593static void rtl_hw_start_8402(struct rtl8169_private *tp)
5594{
Hayes Wang7e18dca2012-03-30 14:33:02 +08005595 static const struct ephy_info e_info_8402[] = {
5596 { 0x19, 0xffff, 0xff64 },
5597 { 0x1e, 0, 0x4000 }
5598 };
5599
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005600 rtl_set_def_aspm_entry_latency(tp);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005601
5602 /* Force LAN exit from ASPM if Rx/Tx are not idle */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005603 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005604
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005605 RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
5606 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005607
Francois Romieufdf6fc02012-07-06 22:40:38 +02005608 rtl_ephy_init(tp, e_info_8402, ARRAY_SIZE(e_info_8402));
Hayes Wang7e18dca2012-03-30 14:33:02 +08005609
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005610 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005611
Francois Romieufdf6fc02012-07-06 22:40:38 +02005612 rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, 0x00000002, ERIAR_EXGMAC);
5613 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00000006, ERIAR_EXGMAC);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005614 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
5615 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
Francois Romieufdf6fc02012-07-06 22:40:38 +02005616 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5617 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005618 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0e00, 0xff00, ERIAR_EXGMAC);
hayeswangb51ecea2014-07-09 14:52:51 +08005619
5620 rtl_pcie_state_l2l3_enable(tp, false);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005621}
5622
Hayes Wang5598bfe2012-07-02 17:23:21 +08005623static void rtl_hw_start_8106(struct rtl8169_private *tp)
5624{
Hayes Wang5598bfe2012-07-02 17:23:21 +08005625 /* Force LAN exit from ASPM if Rx/Tx are not idle */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005626 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
Hayes Wang5598bfe2012-07-02 17:23:21 +08005627
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005628 RTL_W32(tp, MISC, (RTL_R32(tp, MISC) | DISABLE_LAN_EN) & ~EARLY_TALLY_EN);
5629 RTL_W8(tp, MCU, RTL_R8(tp, MCU) | EN_NDP | EN_OOB_RESET);
5630 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
hayeswangb51ecea2014-07-09 14:52:51 +08005631
5632 rtl_pcie_state_l2l3_enable(tp, false);
Hayes Wang5598bfe2012-07-02 17:23:21 +08005633}
5634
Heiner Kallweit61cb5322018-04-17 23:27:38 +02005635static void rtl_hw_start_8101(struct rtl8169_private *tp)
Francois Romieu07ce4062007-02-23 23:36:39 +01005636{
Francois Romieuda78dbf2012-01-26 14:18:23 +01005637 if (tp->mac_version >= RTL_GIGA_MAC_VER_30)
5638 tp->event_slow &= ~RxFIFOOver;
françois romieu811fd302011-12-04 20:30:45 +00005639
Francois Romieucecb5fd2011-04-01 10:21:07 +02005640 if (tp->mac_version == RTL_GIGA_MAC_VER_13 ||
Jiang Liu7d7903b2012-07-24 17:20:16 +08005641 tp->mac_version == RTL_GIGA_MAC_VER_16)
Heiner Kallweit61cb5322018-04-17 23:27:38 +02005642 pcie_capability_set_word(tp->pci_dev, PCI_EXP_DEVCTL,
Bjorn Helgaas8200bc72012-08-22 10:29:42 -06005643 PCI_EXP_DEVCTL_NOSNOOP_EN);
Francois Romieucdf1a602007-06-11 23:29:50 +02005644
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005645 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
hayeswang1a964642013-04-01 22:23:41 +00005646
Heiner Kallweit12d42c52018-04-28 22:19:30 +02005647 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005648 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
hayeswang1a964642013-04-01 22:23:41 +00005649
Francois Romieu2857ffb2008-08-02 21:08:49 +02005650 switch (tp->mac_version) {
5651 case RTL_GIGA_MAC_VER_07:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005652 rtl_hw_start_8102e_1(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005653 break;
5654
5655 case RTL_GIGA_MAC_VER_08:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005656 rtl_hw_start_8102e_3(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005657 break;
5658
5659 case RTL_GIGA_MAC_VER_09:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005660 rtl_hw_start_8102e_2(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005661 break;
Hayes Wang5a5e4442011-02-22 17:26:21 +08005662
5663 case RTL_GIGA_MAC_VER_29:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005664 rtl_hw_start_8105e_1(tp);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005665 break;
5666 case RTL_GIGA_MAC_VER_30:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005667 rtl_hw_start_8105e_2(tp);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005668 break;
Hayes Wang7e18dca2012-03-30 14:33:02 +08005669
5670 case RTL_GIGA_MAC_VER_37:
5671 rtl_hw_start_8402(tp);
5672 break;
Hayes Wang5598bfe2012-07-02 17:23:21 +08005673
5674 case RTL_GIGA_MAC_VER_39:
5675 rtl_hw_start_8106(tp);
5676 break;
hayeswang58152cd2013-04-01 22:23:42 +00005677 case RTL_GIGA_MAC_VER_43:
5678 rtl_hw_start_8168g_2(tp);
5679 break;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005680 case RTL_GIGA_MAC_VER_47:
5681 case RTL_GIGA_MAC_VER_48:
5682 rtl_hw_start_8168h_1(tp);
5683 break;
Francois Romieucdf1a602007-06-11 23:29:50 +02005684 }
5685
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005686 RTL_W16(tp, IntrMitigate, 0x0000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005687}
5688
5689static int rtl8169_change_mtu(struct net_device *dev, int new_mtu)
5690{
Francois Romieud58d46b2011-05-03 16:38:29 +02005691 struct rtl8169_private *tp = netdev_priv(dev);
5692
Francois Romieud58d46b2011-05-03 16:38:29 +02005693 if (new_mtu > ETH_DATA_LEN)
5694 rtl_hw_jumbo_enable(tp);
5695 else
5696 rtl_hw_jumbo_disable(tp);
5697
Linus Torvalds1da177e2005-04-16 15:20:36 -07005698 dev->mtu = new_mtu;
Michał Mirosław350fb322011-04-08 06:35:56 +00005699 netdev_update_features(dev);
5700
Stanislaw Gruszka323bb682010-10-20 22:25:41 +00005701 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005702}
5703
5704static inline void rtl8169_make_unusable_by_asic(struct RxDesc *desc)
5705{
Al Viro95e09182007-12-22 18:55:39 +00005706 desc->addr = cpu_to_le64(0x0badbadbadbadbadull);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005707 desc->opts1 &= ~cpu_to_le32(DescOwn | RsvdMask);
5708}
5709
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005710static void rtl8169_free_rx_databuff(struct rtl8169_private *tp,
5711 void **data_buff, struct RxDesc *desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005712{
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005713 dma_unmap_single(tp_to_dev(tp), le64_to_cpu(desc->addr),
5714 R8169_RX_BUF_SIZE, DMA_FROM_DEVICE);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005715
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005716 kfree(*data_buff);
5717 *data_buff = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005718 rtl8169_make_unusable_by_asic(desc);
5719}
5720
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005721static inline void rtl8169_mark_to_asic(struct RxDesc *desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005722{
5723 u32 eor = le32_to_cpu(desc->opts1) & RingEnd;
5724
Alexander Duycka0750132014-12-11 15:02:17 -08005725 /* Force memory writes to complete before releasing descriptor */
5726 dma_wmb();
5727
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005728 desc->opts1 = cpu_to_le32(DescOwn | eor | R8169_RX_BUF_SIZE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005729}
5730
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005731static inline void *rtl8169_align(void *data)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005732{
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005733 return (void *)ALIGN((long)data, 16);
5734}
5735
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005736static struct sk_buff *rtl8169_alloc_rx_data(struct rtl8169_private *tp,
5737 struct RxDesc *desc)
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005738{
5739 void *data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005740 dma_addr_t mapping;
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01005741 struct device *d = tp_to_dev(tp);
Heiner Kallweitd3b404c2018-04-17 23:22:14 +02005742 int node = dev_to_node(d);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005743
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005744 data = kmalloc_node(R8169_RX_BUF_SIZE, GFP_KERNEL, node);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005745 if (!data)
5746 return NULL;
Francois Romieue9f63f32007-02-28 23:16:57 +01005747
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005748 if (rtl8169_align(data) != data) {
5749 kfree(data);
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005750 data = kmalloc_node(R8169_RX_BUF_SIZE + 15, GFP_KERNEL, node);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005751 if (!data)
5752 return NULL;
5753 }
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005754
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005755 mapping = dma_map_single(d, rtl8169_align(data), R8169_RX_BUF_SIZE,
Stanislaw Gruszka231aee62010-10-20 22:25:38 +00005756 DMA_FROM_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005757 if (unlikely(dma_mapping_error(d, mapping))) {
5758 if (net_ratelimit())
5759 netif_err(tp, drv, tp->dev, "Failed to map RX DMA!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005760 goto err_out;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005761 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005762
Heiner Kallweitd731af72018-04-17 23:26:41 +02005763 desc->addr = cpu_to_le64(mapping);
5764 rtl8169_mark_to_asic(desc);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005765 return data;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005766
5767err_out:
5768 kfree(data);
5769 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005770}
5771
5772static void rtl8169_rx_clear(struct rtl8169_private *tp)
5773{
Francois Romieu07d3f512007-02-21 22:40:46 +01005774 unsigned int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005775
5776 for (i = 0; i < NUM_RX_DESC; i++) {
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005777 if (tp->Rx_databuff[i]) {
5778 rtl8169_free_rx_databuff(tp, tp->Rx_databuff + i,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005779 tp->RxDescArray + i);
5780 }
5781 }
5782}
5783
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005784static inline void rtl8169_mark_as_last_descriptor(struct RxDesc *desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005785{
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005786 desc->opts1 |= cpu_to_le32(RingEnd);
5787}
Francois Romieu5b0384f2006-08-16 16:00:01 +02005788
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005789static int rtl8169_rx_fill(struct rtl8169_private *tp)
5790{
5791 unsigned int i;
5792
5793 for (i = 0; i < NUM_RX_DESC; i++) {
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005794 void *data;
Francois Romieu4ae47c22007-06-16 23:28:45 +02005795
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005796 data = rtl8169_alloc_rx_data(tp, tp->RxDescArray + i);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005797 if (!data) {
5798 rtl8169_make_unusable_by_asic(tp->RxDescArray + i);
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005799 goto err_out;
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005800 }
5801 tp->Rx_databuff[i] = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005802 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005803
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005804 rtl8169_mark_as_last_descriptor(tp->RxDescArray + NUM_RX_DESC - 1);
5805 return 0;
5806
5807err_out:
5808 rtl8169_rx_clear(tp);
5809 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005810}
5811
Heiner Kallweitb1127e62018-04-17 23:23:35 +02005812static int rtl8169_init_ring(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005813{
Linus Torvalds1da177e2005-04-16 15:20:36 -07005814 rtl8169_init_ring_indexes(tp);
5815
Heiner Kallweitb1127e62018-04-17 23:23:35 +02005816 memset(tp->tx_skb, 0, sizeof(tp->tx_skb));
5817 memset(tp->Rx_databuff, 0, sizeof(tp->Rx_databuff));
Linus Torvalds1da177e2005-04-16 15:20:36 -07005818
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005819 return rtl8169_rx_fill(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005820}
5821
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005822static void rtl8169_unmap_tx_skb(struct device *d, struct ring_info *tx_skb,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005823 struct TxDesc *desc)
5824{
5825 unsigned int len = tx_skb->len;
5826
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005827 dma_unmap_single(d, le64_to_cpu(desc->addr), len, DMA_TO_DEVICE);
5828
Linus Torvalds1da177e2005-04-16 15:20:36 -07005829 desc->opts1 = 0x00;
5830 desc->opts2 = 0x00;
5831 desc->addr = 0x00;
5832 tx_skb->len = 0;
5833}
5834
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005835static void rtl8169_tx_clear_range(struct rtl8169_private *tp, u32 start,
5836 unsigned int n)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005837{
5838 unsigned int i;
5839
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005840 for (i = 0; i < n; i++) {
5841 unsigned int entry = (start + i) % NUM_TX_DESC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005842 struct ring_info *tx_skb = tp->tx_skb + entry;
5843 unsigned int len = tx_skb->len;
5844
5845 if (len) {
5846 struct sk_buff *skb = tx_skb->skb;
5847
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01005848 rtl8169_unmap_tx_skb(tp_to_dev(tp), tx_skb,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005849 tp->TxDescArray + entry);
5850 if (skb) {
Florian Fainelli7a4b813c2017-08-24 18:34:44 -07005851 dev_consume_skb_any(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005852 tx_skb->skb = NULL;
5853 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005854 }
5855 }
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005856}
5857
5858static void rtl8169_tx_clear(struct rtl8169_private *tp)
5859{
5860 rtl8169_tx_clear_range(tp, tp->dirty_tx, NUM_TX_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005861 tp->cur_tx = tp->dirty_tx = 0;
5862}
5863
Francois Romieu4422bcd2012-01-26 11:23:32 +01005864static void rtl_reset_work(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005865{
David Howellsc4028952006-11-22 14:57:56 +00005866 struct net_device *dev = tp->dev;
Francois Romieu56de4142011-03-15 17:29:31 +01005867 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005868
Francois Romieuda78dbf2012-01-26 14:18:23 +01005869 napi_disable(&tp->napi);
5870 netif_stop_queue(dev);
5871 synchronize_sched();
Linus Torvalds1da177e2005-04-16 15:20:36 -07005872
françois romieuc7c2c392011-12-04 20:30:52 +00005873 rtl8169_hw_reset(tp);
5874
Francois Romieu56de4142011-03-15 17:29:31 +01005875 for (i = 0; i < NUM_RX_DESC; i++)
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005876 rtl8169_mark_to_asic(tp->RxDescArray + i);
Francois Romieu56de4142011-03-15 17:29:31 +01005877
Linus Torvalds1da177e2005-04-16 15:20:36 -07005878 rtl8169_tx_clear(tp);
françois romieuc7c2c392011-12-04 20:30:52 +00005879 rtl8169_init_ring_indexes(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005880
Francois Romieuda78dbf2012-01-26 14:18:23 +01005881 napi_enable(&tp->napi);
Heiner Kallweit61cb5322018-04-17 23:27:38 +02005882 rtl_hw_start(tp);
Francois Romieu56de4142011-03-15 17:29:31 +01005883 netif_wake_queue(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005884}
5885
5886static void rtl8169_tx_timeout(struct net_device *dev)
5887{
Francois Romieuda78dbf2012-01-26 14:18:23 +01005888 struct rtl8169_private *tp = netdev_priv(dev);
5889
5890 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005891}
5892
5893static int rtl8169_xmit_frags(struct rtl8169_private *tp, struct sk_buff *skb,
Francois Romieu2b7b4312011-04-18 22:53:24 -07005894 u32 *opts)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005895{
5896 struct skb_shared_info *info = skb_shinfo(skb);
5897 unsigned int cur_frag, entry;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005898 struct TxDesc *uninitialized_var(txd);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01005899 struct device *d = tp_to_dev(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005900
5901 entry = tp->cur_tx;
5902 for (cur_frag = 0; cur_frag < info->nr_frags; cur_frag++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00005903 const skb_frag_t *frag = info->frags + cur_frag;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005904 dma_addr_t mapping;
5905 u32 status, len;
5906 void *addr;
5907
5908 entry = (entry + 1) % NUM_TX_DESC;
5909
5910 txd = tp->TxDescArray + entry;
Eric Dumazet9e903e02011-10-18 21:00:24 +00005911 len = skb_frag_size(frag);
Ian Campbell929f6182011-08-31 00:47:06 +00005912 addr = skb_frag_address(frag);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005913 mapping = dma_map_single(d, addr, len, DMA_TO_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005914 if (unlikely(dma_mapping_error(d, mapping))) {
5915 if (net_ratelimit())
5916 netif_err(tp, drv, tp->dev,
5917 "Failed to map TX fragments DMA!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005918 goto err_out;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005919 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005920
Francois Romieucecb5fd2011-04-01 10:21:07 +02005921 /* Anti gcc 2.95.3 bugware (sic) */
Francois Romieu2b7b4312011-04-18 22:53:24 -07005922 status = opts[0] | len |
5923 (RingEnd * !((entry + 1) % NUM_TX_DESC));
Linus Torvalds1da177e2005-04-16 15:20:36 -07005924
5925 txd->opts1 = cpu_to_le32(status);
Francois Romieu2b7b4312011-04-18 22:53:24 -07005926 txd->opts2 = cpu_to_le32(opts[1]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005927 txd->addr = cpu_to_le64(mapping);
5928
5929 tp->tx_skb[entry].len = len;
5930 }
5931
5932 if (cur_frag) {
5933 tp->tx_skb[entry].skb = skb;
5934 txd->opts1 |= cpu_to_le32(LastFrag);
5935 }
5936
5937 return cur_frag;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005938
5939err_out:
5940 rtl8169_tx_clear_range(tp, tp->cur_tx + 1, cur_frag);
5941 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005942}
5943
françois romieub423e9a2013-05-18 01:24:46 +00005944static bool rtl_test_hw_pad_bug(struct rtl8169_private *tp, struct sk_buff *skb)
5945{
5946 return skb->len < ETH_ZLEN && tp->mac_version == RTL_GIGA_MAC_VER_34;
5947}
5948
hayeswange9746042014-07-11 16:25:58 +08005949static netdev_tx_t rtl8169_start_xmit(struct sk_buff *skb,
5950 struct net_device *dev);
5951/* r8169_csum_workaround()
5952 * The hw limites the value the transport offset. When the offset is out of the
5953 * range, calculate the checksum by sw.
5954 */
5955static void r8169_csum_workaround(struct rtl8169_private *tp,
5956 struct sk_buff *skb)
5957{
5958 if (skb_shinfo(skb)->gso_size) {
5959 netdev_features_t features = tp->dev->features;
5960 struct sk_buff *segs, *nskb;
5961
5962 features &= ~(NETIF_F_SG | NETIF_F_IPV6_CSUM | NETIF_F_TSO6);
5963 segs = skb_gso_segment(skb, features);
5964 if (IS_ERR(segs) || !segs)
5965 goto drop;
5966
5967 do {
5968 nskb = segs;
5969 segs = segs->next;
5970 nskb->next = NULL;
5971 rtl8169_start_xmit(nskb, tp->dev);
5972 } while (segs);
5973
Alexander Duyckeb781392015-05-01 10:34:44 -07005974 dev_consume_skb_any(skb);
hayeswange9746042014-07-11 16:25:58 +08005975 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
5976 if (skb_checksum_help(skb) < 0)
5977 goto drop;
5978
5979 rtl8169_start_xmit(skb, tp->dev);
5980 } else {
5981 struct net_device_stats *stats;
5982
5983drop:
5984 stats = &tp->dev->stats;
5985 stats->tx_dropped++;
Alexander Duyckeb781392015-05-01 10:34:44 -07005986 dev_kfree_skb_any(skb);
hayeswange9746042014-07-11 16:25:58 +08005987 }
5988}
5989
5990/* msdn_giant_send_check()
5991 * According to the document of microsoft, the TCP Pseudo Header excludes the
5992 * packet length for IPv6 TCP large packets.
5993 */
5994static int msdn_giant_send_check(struct sk_buff *skb)
5995{
5996 const struct ipv6hdr *ipv6h;
5997 struct tcphdr *th;
5998 int ret;
5999
6000 ret = skb_cow_head(skb, 0);
6001 if (ret)
6002 return ret;
6003
6004 ipv6h = ipv6_hdr(skb);
6005 th = tcp_hdr(skb);
6006
6007 th->check = 0;
6008 th->check = ~tcp_v6_check(0, &ipv6h->saddr, &ipv6h->daddr, 0);
6009
6010 return ret;
6011}
6012
hayeswang5888d3f2014-07-11 16:25:56 +08006013static bool rtl8169_tso_csum_v1(struct rtl8169_private *tp,
6014 struct sk_buff *skb, u32 *opts)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006015{
Michał Mirosław350fb322011-04-08 06:35:56 +00006016 u32 mss = skb_shinfo(skb)->gso_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006017
Francois Romieu2b7b4312011-04-18 22:53:24 -07006018 if (mss) {
6019 opts[0] |= TD_LSO;
hayeswang5888d3f2014-07-11 16:25:56 +08006020 opts[0] |= min(mss, TD_MSS_MAX) << TD0_MSS_SHIFT;
6021 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
6022 const struct iphdr *ip = ip_hdr(skb);
6023
6024 if (ip->protocol == IPPROTO_TCP)
6025 opts[0] |= TD0_IP_CS | TD0_TCP_CS;
6026 else if (ip->protocol == IPPROTO_UDP)
6027 opts[0] |= TD0_IP_CS | TD0_UDP_CS;
6028 else
6029 WARN_ON_ONCE(1);
6030 }
6031
6032 return true;
6033}
6034
6035static bool rtl8169_tso_csum_v2(struct rtl8169_private *tp,
6036 struct sk_buff *skb, u32 *opts)
6037{
hayeswangbdfa4ed2014-07-11 16:25:57 +08006038 u32 transport_offset = (u32)skb_transport_offset(skb);
hayeswang5888d3f2014-07-11 16:25:56 +08006039 u32 mss = skb_shinfo(skb)->gso_size;
6040
6041 if (mss) {
hayeswange9746042014-07-11 16:25:58 +08006042 if (transport_offset > GTTCPHO_MAX) {
6043 netif_warn(tp, tx_err, tp->dev,
6044 "Invalid transport offset 0x%x for TSO\n",
6045 transport_offset);
6046 return false;
6047 }
6048
Heiner Kallweit4ff36462018-05-02 21:40:02 +02006049 switch (vlan_get_protocol(skb)) {
hayeswange9746042014-07-11 16:25:58 +08006050 case htons(ETH_P_IP):
6051 opts[0] |= TD1_GTSENV4;
6052 break;
6053
6054 case htons(ETH_P_IPV6):
6055 if (msdn_giant_send_check(skb))
6056 return false;
6057
6058 opts[0] |= TD1_GTSENV6;
6059 break;
6060
6061 default:
6062 WARN_ON_ONCE(1);
6063 break;
6064 }
6065
hayeswangbdfa4ed2014-07-11 16:25:57 +08006066 opts[0] |= transport_offset << GTTCPHO_SHIFT;
hayeswang5888d3f2014-07-11 16:25:56 +08006067 opts[1] |= min(mss, TD_MSS_MAX) << TD1_MSS_SHIFT;
Francois Romieu2b7b4312011-04-18 22:53:24 -07006068 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
hayeswange9746042014-07-11 16:25:58 +08006069 u8 ip_protocol;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006070
françois romieub423e9a2013-05-18 01:24:46 +00006071 if (unlikely(rtl_test_hw_pad_bug(tp, skb)))
Alexander Duyck207c5f42014-12-03 08:18:04 -08006072 return !(skb_checksum_help(skb) || eth_skb_pad(skb));
françois romieub423e9a2013-05-18 01:24:46 +00006073
hayeswange9746042014-07-11 16:25:58 +08006074 if (transport_offset > TCPHO_MAX) {
6075 netif_warn(tp, tx_err, tp->dev,
6076 "Invalid transport offset 0x%x\n",
6077 transport_offset);
6078 return false;
6079 }
6080
Heiner Kallweit4ff36462018-05-02 21:40:02 +02006081 switch (vlan_get_protocol(skb)) {
hayeswange9746042014-07-11 16:25:58 +08006082 case htons(ETH_P_IP):
6083 opts[1] |= TD1_IPv4_CS;
6084 ip_protocol = ip_hdr(skb)->protocol;
6085 break;
6086
6087 case htons(ETH_P_IPV6):
6088 opts[1] |= TD1_IPv6_CS;
6089 ip_protocol = ipv6_hdr(skb)->nexthdr;
6090 break;
6091
6092 default:
6093 ip_protocol = IPPROTO_RAW;
6094 break;
6095 }
6096
6097 if (ip_protocol == IPPROTO_TCP)
6098 opts[1] |= TD1_TCP_CS;
6099 else if (ip_protocol == IPPROTO_UDP)
6100 opts[1] |= TD1_UDP_CS;
Francois Romieu2b7b4312011-04-18 22:53:24 -07006101 else
6102 WARN_ON_ONCE(1);
hayeswange9746042014-07-11 16:25:58 +08006103
6104 opts[1] |= transport_offset << TCPHO_SHIFT;
françois romieub423e9a2013-05-18 01:24:46 +00006105 } else {
6106 if (unlikely(rtl_test_hw_pad_bug(tp, skb)))
Alexander Duyck207c5f42014-12-03 08:18:04 -08006107 return !eth_skb_pad(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006108 }
hayeswang5888d3f2014-07-11 16:25:56 +08006109
françois romieub423e9a2013-05-18 01:24:46 +00006110 return true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006111}
6112
Stephen Hemminger613573252009-08-31 19:50:58 +00006113static netdev_tx_t rtl8169_start_xmit(struct sk_buff *skb,
6114 struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006115{
6116 struct rtl8169_private *tp = netdev_priv(dev);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006117 unsigned int entry = tp->cur_tx % NUM_TX_DESC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006118 struct TxDesc *txd = tp->TxDescArray + entry;
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01006119 struct device *d = tp_to_dev(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006120 dma_addr_t mapping;
6121 u32 status, len;
Francois Romieu2b7b4312011-04-18 22:53:24 -07006122 u32 opts[2];
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006123 int frags;
Francois Romieu5b0384f2006-08-16 16:00:01 +02006124
Julien Ducourthial477206a2012-05-09 00:00:06 +02006125 if (unlikely(!TX_FRAGS_READY_FOR(tp, skb_shinfo(skb)->nr_frags))) {
Joe Perchesbf82c182010-02-09 11:49:50 +00006126 netif_err(tp, drv, dev, "BUG! Tx Ring full when queue awake!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006127 goto err_stop_0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006128 }
6129
6130 if (unlikely(le32_to_cpu(txd->opts1) & DescOwn))
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006131 goto err_stop_0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006132
françois romieub423e9a2013-05-18 01:24:46 +00006133 opts[1] = cpu_to_le32(rtl8169_tx_vlan_tag(skb));
6134 opts[0] = DescOwn;
6135
hayeswange9746042014-07-11 16:25:58 +08006136 if (!tp->tso_csum(tp, skb, opts)) {
6137 r8169_csum_workaround(tp, skb);
6138 return NETDEV_TX_OK;
6139 }
françois romieub423e9a2013-05-18 01:24:46 +00006140
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006141 len = skb_headlen(skb);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006142 mapping = dma_map_single(d, skb->data, len, DMA_TO_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00006143 if (unlikely(dma_mapping_error(d, mapping))) {
6144 if (net_ratelimit())
6145 netif_err(tp, drv, dev, "Failed to map TX DMA!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006146 goto err_dma_0;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00006147 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006148
6149 tp->tx_skb[entry].len = len;
6150 txd->addr = cpu_to_le64(mapping);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006151
Francois Romieu2b7b4312011-04-18 22:53:24 -07006152 frags = rtl8169_xmit_frags(tp, skb, opts);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006153 if (frags < 0)
6154 goto err_dma_1;
6155 else if (frags)
Francois Romieu2b7b4312011-04-18 22:53:24 -07006156 opts[0] |= FirstFrag;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006157 else {
Francois Romieu2b7b4312011-04-18 22:53:24 -07006158 opts[0] |= FirstFrag | LastFrag;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006159 tp->tx_skb[entry].skb = skb;
6160 }
6161
Francois Romieu2b7b4312011-04-18 22:53:24 -07006162 txd->opts2 = cpu_to_le32(opts[1]);
6163
Richard Cochran5047fb52012-03-10 07:29:42 +00006164 skb_tx_timestamp(skb);
6165
Alexander Duycka0750132014-12-11 15:02:17 -08006166 /* Force memory writes to complete before releasing descriptor */
6167 dma_wmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006168
Francois Romieucecb5fd2011-04-01 10:21:07 +02006169 /* Anti gcc 2.95.3 bugware (sic) */
Francois Romieu2b7b4312011-04-18 22:53:24 -07006170 status = opts[0] | len | (RingEnd * !((entry + 1) % NUM_TX_DESC));
Linus Torvalds1da177e2005-04-16 15:20:36 -07006171 txd->opts1 = cpu_to_le32(status);
6172
Alexander Duycka0750132014-12-11 15:02:17 -08006173 /* Force all memory writes to complete before notifying device */
David Dillow4c020a92010-03-03 16:33:10 +00006174 wmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006175
Alexander Duycka0750132014-12-11 15:02:17 -08006176 tp->cur_tx += frags + 1;
6177
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006178 RTL_W8(tp, TxPoll, NPQ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006179
David S. Miller87cda7c2015-02-22 15:54:29 -05006180 mmiowb();
Francois Romieuda78dbf2012-01-26 14:18:23 +01006181
David S. Miller87cda7c2015-02-22 15:54:29 -05006182 if (!TX_FRAGS_READY_FOR(tp, MAX_SKB_FRAGS)) {
Francois Romieuae1f23f2012-01-31 00:00:19 +01006183 /* Avoid wrongly optimistic queue wake-up: rtl_tx thread must
6184 * not miss a ring update when it notices a stopped queue.
6185 */
6186 smp_wmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006187 netif_stop_queue(dev);
Francois Romieuae1f23f2012-01-31 00:00:19 +01006188 /* Sync with rtl_tx:
6189 * - publish queue status and cur_tx ring index (write barrier)
6190 * - refresh dirty_tx ring index (read barrier).
6191 * May the current thread have a pessimistic view of the ring
6192 * status and forget to wake up queue, a racing rtl_tx thread
6193 * can't.
6194 */
Francois Romieu1e874e02012-01-27 15:05:38 +01006195 smp_mb();
Julien Ducourthial477206a2012-05-09 00:00:06 +02006196 if (TX_FRAGS_READY_FOR(tp, MAX_SKB_FRAGS))
Linus Torvalds1da177e2005-04-16 15:20:36 -07006197 netif_wake_queue(dev);
6198 }
6199
Stephen Hemminger613573252009-08-31 19:50:58 +00006200 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006201
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006202err_dma_1:
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006203 rtl8169_unmap_tx_skb(d, tp->tx_skb + entry, txd);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006204err_dma_0:
Eric W. Biederman989c9ba2014-03-11 14:16:14 -07006205 dev_kfree_skb_any(skb);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006206 dev->stats.tx_dropped++;
6207 return NETDEV_TX_OK;
6208
6209err_stop_0:
Linus Torvalds1da177e2005-04-16 15:20:36 -07006210 netif_stop_queue(dev);
Francois Romieucebf8cc2007-10-18 12:06:54 +02006211 dev->stats.tx_dropped++;
Stephen Hemminger613573252009-08-31 19:50:58 +00006212 return NETDEV_TX_BUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006213}
6214
6215static void rtl8169_pcierr_interrupt(struct net_device *dev)
6216{
6217 struct rtl8169_private *tp = netdev_priv(dev);
6218 struct pci_dev *pdev = tp->pci_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006219 u16 pci_status, pci_cmd;
6220
6221 pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
6222 pci_read_config_word(pdev, PCI_STATUS, &pci_status);
6223
Joe Perchesbf82c182010-02-09 11:49:50 +00006224 netif_err(tp, intr, dev, "PCI error (cmd = 0x%04x, status = 0x%04x)\n",
6225 pci_cmd, pci_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006226
6227 /*
6228 * The recovery sequence below admits a very elaborated explanation:
6229 * - it seems to work;
Francois Romieud03902b2006-11-23 00:00:42 +01006230 * - I did not see what else could be done;
6231 * - it makes iop3xx happy.
Linus Torvalds1da177e2005-04-16 15:20:36 -07006232 *
6233 * Feel free to adjust to your needs.
6234 */
Francois Romieua27993f2006-12-18 00:04:19 +01006235 if (pdev->broken_parity_status)
Francois Romieud03902b2006-11-23 00:00:42 +01006236 pci_cmd &= ~PCI_COMMAND_PARITY;
6237 else
6238 pci_cmd |= PCI_COMMAND_SERR | PCI_COMMAND_PARITY;
6239
6240 pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006241
6242 pci_write_config_word(pdev, PCI_STATUS,
6243 pci_status & (PCI_STATUS_DETECTED_PARITY |
6244 PCI_STATUS_SIG_SYSTEM_ERROR | PCI_STATUS_REC_MASTER_ABORT |
6245 PCI_STATUS_REC_TARGET_ABORT | PCI_STATUS_SIG_TARGET_ABORT));
6246
6247 /* The infamous DAC f*ckup only happens at boot time */
Timo Teräs9fba0812013-01-15 21:01:24 +00006248 if ((tp->cp_cmd & PCIDAC) && !tp->cur_rx) {
Joe Perchesbf82c182010-02-09 11:49:50 +00006249 netif_info(tp, intr, dev, "disabling PCI DAC\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07006250 tp->cp_cmd &= ~PCIDAC;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006251 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006252 dev->features &= ~NETIF_F_HIGHDMA;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006253 }
6254
françois romieue6de30d2011-01-03 15:08:37 +00006255 rtl8169_hw_reset(tp);
Francois Romieud03902b2006-11-23 00:00:42 +01006256
Francois Romieu98ddf982012-01-31 10:47:34 +01006257 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006258}
6259
Francois Romieuda78dbf2012-01-26 14:18:23 +01006260static void rtl_tx(struct net_device *dev, struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006261{
6262 unsigned int dirty_tx, tx_left;
6263
Linus Torvalds1da177e2005-04-16 15:20:36 -07006264 dirty_tx = tp->dirty_tx;
6265 smp_rmb();
6266 tx_left = tp->cur_tx - dirty_tx;
6267
6268 while (tx_left > 0) {
6269 unsigned int entry = dirty_tx % NUM_TX_DESC;
6270 struct ring_info *tx_skb = tp->tx_skb + entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006271 u32 status;
6272
Linus Torvalds1da177e2005-04-16 15:20:36 -07006273 status = le32_to_cpu(tp->TxDescArray[entry].opts1);
6274 if (status & DescOwn)
6275 break;
6276
Alexander Duycka0750132014-12-11 15:02:17 -08006277 /* This barrier is needed to keep us from reading
6278 * any other fields out of the Tx descriptor until
6279 * we know the status of DescOwn
6280 */
6281 dma_rmb();
6282
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01006283 rtl8169_unmap_tx_skb(tp_to_dev(tp), tx_skb,
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006284 tp->TxDescArray + entry);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006285 if (status & LastFrag) {
David S. Miller87cda7c2015-02-22 15:54:29 -05006286 u64_stats_update_begin(&tp->tx_stats.syncp);
6287 tp->tx_stats.packets++;
6288 tp->tx_stats.bytes += tx_skb->skb->len;
6289 u64_stats_update_end(&tp->tx_stats.syncp);
Florian Fainelli7a4b813c2017-08-24 18:34:44 -07006290 dev_consume_skb_any(tx_skb->skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006291 tx_skb->skb = NULL;
6292 }
6293 dirty_tx++;
6294 tx_left--;
6295 }
6296
6297 if (tp->dirty_tx != dirty_tx) {
6298 tp->dirty_tx = dirty_tx;
Francois Romieuae1f23f2012-01-31 00:00:19 +01006299 /* Sync with rtl8169_start_xmit:
6300 * - publish dirty_tx ring index (write barrier)
6301 * - refresh cur_tx ring index and queue status (read barrier)
6302 * May the current thread miss the stopped queue condition,
6303 * a racing xmit thread can only have a right view of the
6304 * ring status.
6305 */
Francois Romieu1e874e02012-01-27 15:05:38 +01006306 smp_mb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006307 if (netif_queue_stopped(dev) &&
Julien Ducourthial477206a2012-05-09 00:00:06 +02006308 TX_FRAGS_READY_FOR(tp, MAX_SKB_FRAGS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006309 netif_wake_queue(dev);
6310 }
Francois Romieud78ae2d2007-08-26 20:08:19 +02006311 /*
6312 * 8168 hack: TxPoll requests are lost when the Tx packets are
6313 * too close. Let's kick an extra TxPoll request when a burst
6314 * of start_xmit activity is detected (if it is not detected,
6315 * it is slow enough). -- FR
6316 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006317 if (tp->cur_tx != dirty_tx)
6318 RTL_W8(tp, TxPoll, NPQ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006319 }
6320}
6321
Francois Romieu126fa4b2005-05-12 20:09:17 -04006322static inline int rtl8169_fragmented_frame(u32 status)
6323{
6324 return (status & (FirstFrag | LastFrag)) != (FirstFrag | LastFrag);
6325}
6326
Eric Dumazetadea1ac72010-09-05 20:04:05 -07006327static inline void rtl8169_rx_csum(struct sk_buff *skb, u32 opts1)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006328{
Linus Torvalds1da177e2005-04-16 15:20:36 -07006329 u32 status = opts1 & RxProtoMask;
6330
6331 if (((status == RxProtoTCP) && !(opts1 & TCPFail)) ||
Shan Weid5d3ebe2010-11-12 00:15:25 +00006332 ((status == RxProtoUDP) && !(opts1 & UDPFail)))
Linus Torvalds1da177e2005-04-16 15:20:36 -07006333 skb->ip_summed = CHECKSUM_UNNECESSARY;
6334 else
Eric Dumazetbc8acf22010-09-02 13:07:41 -07006335 skb_checksum_none_assert(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006336}
6337
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006338static struct sk_buff *rtl8169_try_rx_copy(void *data,
6339 struct rtl8169_private *tp,
6340 int pkt_size,
6341 dma_addr_t addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006342{
Stephen Hemmingerb4496552007-06-17 01:06:49 +02006343 struct sk_buff *skb;
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01006344 struct device *d = tp_to_dev(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006345
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006346 data = rtl8169_align(data);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006347 dma_sync_single_for_cpu(d, addr, pkt_size, DMA_FROM_DEVICE);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006348 prefetch(data);
Alexander Duycke2338f82014-12-09 19:41:09 -08006349 skb = napi_alloc_skb(&tp->napi, pkt_size);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006350 if (skb)
Heiner Kallweit8a67aa82018-04-17 23:19:07 +02006351 skb_copy_to_linear_data(skb, data, pkt_size);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006352 dma_sync_single_for_device(d, addr, pkt_size, DMA_FROM_DEVICE);
6353
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006354 return skb;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006355}
6356
Francois Romieuda78dbf2012-01-26 14:18:23 +01006357static int rtl_rx(struct net_device *dev, struct rtl8169_private *tp, u32 budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006358{
6359 unsigned int cur_rx, rx_left;
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006360 unsigned int count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006361
Linus Torvalds1da177e2005-04-16 15:20:36 -07006362 cur_rx = tp->cur_rx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006363
Timo Teräs9fba0812013-01-15 21:01:24 +00006364 for (rx_left = min(budget, NUM_RX_DESC); rx_left > 0; rx_left--, cur_rx++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006365 unsigned int entry = cur_rx % NUM_RX_DESC;
Francois Romieu126fa4b2005-05-12 20:09:17 -04006366 struct RxDesc *desc = tp->RxDescArray + entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006367 u32 status;
6368
Heiner Kallweit62028062018-04-17 23:30:29 +02006369 status = le32_to_cpu(desc->opts1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006370 if (status & DescOwn)
6371 break;
Alexander Duycka0750132014-12-11 15:02:17 -08006372
6373 /* This barrier is needed to keep us from reading
6374 * any other fields out of the Rx descriptor until
6375 * we know the status of DescOwn
6376 */
6377 dma_rmb();
6378
Richard Dawe4dcb7d32005-05-27 21:12:00 +02006379 if (unlikely(status & RxRES)) {
Joe Perchesbf82c182010-02-09 11:49:50 +00006380 netif_info(tp, rx_err, dev, "Rx ERROR. status = %08x\n",
6381 status);
Francois Romieucebf8cc2007-10-18 12:06:54 +02006382 dev->stats.rx_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006383 if (status & (RxRWT | RxRUNT))
Francois Romieucebf8cc2007-10-18 12:06:54 +02006384 dev->stats.rx_length_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006385 if (status & RxCRC)
Francois Romieucebf8cc2007-10-18 12:06:54 +02006386 dev->stats.rx_crc_errors++;
Heiner Kallweit62028062018-04-17 23:30:29 +02006387 /* RxFOVF is a reserved bit on later chip versions */
6388 if (tp->mac_version == RTL_GIGA_MAC_VER_01 &&
6389 status & RxFOVF) {
Francois Romieuda78dbf2012-01-26 14:18:23 +01006390 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Francois Romieucebf8cc2007-10-18 12:06:54 +02006391 dev->stats.rx_fifo_errors++;
Heiner Kallweit62028062018-04-17 23:30:29 +02006392 } else if (status & (RxRUNT | RxCRC) &&
6393 !(status & RxRWT) &&
6394 dev->features & NETIF_F_RXALL) {
Ben Greear6bbe0212012-02-10 15:04:33 +00006395 goto process_pkt;
Heiner Kallweit62028062018-04-17 23:30:29 +02006396 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006397 } else {
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006398 struct sk_buff *skb;
Ben Greear6bbe0212012-02-10 15:04:33 +00006399 dma_addr_t addr;
6400 int pkt_size;
6401
6402process_pkt:
6403 addr = le64_to_cpu(desc->addr);
Ben Greear79d0c1d2012-02-10 15:04:34 +00006404 if (likely(!(dev->features & NETIF_F_RXFCS)))
6405 pkt_size = (status & 0x00003fff) - 4;
6406 else
6407 pkt_size = status & 0x00003fff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006408
Francois Romieu126fa4b2005-05-12 20:09:17 -04006409 /*
6410 * The driver does not support incoming fragmented
6411 * frames. They are seen as a symptom of over-mtu
6412 * sized frames.
6413 */
6414 if (unlikely(rtl8169_fragmented_frame(status))) {
Francois Romieucebf8cc2007-10-18 12:06:54 +02006415 dev->stats.rx_dropped++;
6416 dev->stats.rx_length_errors++;
françois romieuce11ff52013-01-24 13:30:06 +00006417 goto release_descriptor;
Francois Romieu126fa4b2005-05-12 20:09:17 -04006418 }
6419
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006420 skb = rtl8169_try_rx_copy(tp->Rx_databuff[entry],
6421 tp, pkt_size, addr);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006422 if (!skb) {
6423 dev->stats.rx_dropped++;
françois romieuce11ff52013-01-24 13:30:06 +00006424 goto release_descriptor;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006425 }
6426
Eric Dumazetadea1ac72010-09-05 20:04:05 -07006427 rtl8169_rx_csum(skb, status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006428 skb_put(skb, pkt_size);
6429 skb->protocol = eth_type_trans(skb, dev);
6430
Francois Romieu7a8fc772011-03-01 17:18:33 +01006431 rtl8169_rx_vlan_tag(desc, skb);
6432
françois romieu39174292015-11-11 23:35:18 +01006433 if (skb->pkt_type == PACKET_MULTICAST)
6434 dev->stats.multicast++;
6435
Francois Romieu56de4142011-03-15 17:29:31 +01006436 napi_gro_receive(&tp->napi, skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006437
Junchang Wang8027aa22012-03-04 23:30:32 +01006438 u64_stats_update_begin(&tp->rx_stats.syncp);
6439 tp->rx_stats.packets++;
6440 tp->rx_stats.bytes += pkt_size;
6441 u64_stats_update_end(&tp->rx_stats.syncp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006442 }
françois romieuce11ff52013-01-24 13:30:06 +00006443release_descriptor:
6444 desc->opts2 = 0;
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02006445 rtl8169_mark_to_asic(desc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006446 }
6447
6448 count = cur_rx - tp->cur_rx;
6449 tp->cur_rx = cur_rx;
6450
Linus Torvalds1da177e2005-04-16 15:20:36 -07006451 return count;
6452}
6453
Francois Romieu07d3f512007-02-21 22:40:46 +01006454static irqreturn_t rtl8169_interrupt(int irq, void *dev_instance)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006455{
Heiner Kallweitebcd5da2018-04-17 23:29:20 +02006456 struct rtl8169_private *tp = dev_instance;
Heiner Kallweit05bbe552018-08-10 22:38:29 +02006457 u16 status = rtl_get_events(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006458
Heiner Kallweit05bbe552018-08-10 22:38:29 +02006459 if (status == 0xffff || !(status & (RTL_EVENT_NAPI | tp->event_slow)))
6460 return IRQ_NONE;
françois romieu811fd302011-12-04 20:30:45 +00006461
Heiner Kallweit05bbe552018-08-10 22:38:29 +02006462 rtl_irq_disable(tp);
6463 napi_schedule_irqoff(&tp->napi);
6464
6465 return IRQ_HANDLED;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006466}
6467
Francois Romieuda78dbf2012-01-26 14:18:23 +01006468/*
6469 * Workqueue context.
6470 */
6471static void rtl_slow_event_work(struct rtl8169_private *tp)
6472{
6473 struct net_device *dev = tp->dev;
6474 u16 status;
6475
6476 status = rtl_get_events(tp) & tp->event_slow;
6477 rtl_ack_events(tp, status);
6478
6479 if (unlikely(status & RxFIFOOver)) {
6480 switch (tp->mac_version) {
6481 /* Work around for rx fifo overflow */
6482 case RTL_GIGA_MAC_VER_11:
6483 netif_stop_queue(dev);
Francois Romieu934714d2012-01-31 11:09:21 +01006484 /* XXX - Hack alert. See rtl_task(). */
6485 set_bit(RTL_FLAG_TASK_RESET_PENDING, tp->wk.flags);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006486 default:
6487 break;
6488 }
6489 }
6490
6491 if (unlikely(status & SYSErr))
6492 rtl8169_pcierr_interrupt(dev);
6493
6494 if (status & LinkChg)
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006495 phy_mac_interrupt(dev->phydev);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006496
françois romieu7dbb4912012-06-09 10:53:16 +00006497 rtl_irq_enable_all(tp);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006498}
6499
Francois Romieu4422bcd2012-01-26 11:23:32 +01006500static void rtl_task(struct work_struct *work)
6501{
Francois Romieuda78dbf2012-01-26 14:18:23 +01006502 static const struct {
6503 int bitnr;
6504 void (*action)(struct rtl8169_private *);
6505 } rtl_work[] = {
Francois Romieu934714d2012-01-31 11:09:21 +01006506 /* XXX - keep rtl_slow_event_work() as first element. */
Francois Romieuda78dbf2012-01-26 14:18:23 +01006507 { RTL_FLAG_TASK_SLOW_PENDING, rtl_slow_event_work },
6508 { RTL_FLAG_TASK_RESET_PENDING, rtl_reset_work },
Francois Romieuda78dbf2012-01-26 14:18:23 +01006509 };
Francois Romieu4422bcd2012-01-26 11:23:32 +01006510 struct rtl8169_private *tp =
6511 container_of(work, struct rtl8169_private, wk.work);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006512 struct net_device *dev = tp->dev;
6513 int i;
Francois Romieu4422bcd2012-01-26 11:23:32 +01006514
Francois Romieuda78dbf2012-01-26 14:18:23 +01006515 rtl_lock_work(tp);
6516
Francois Romieu6c4a70c2012-01-31 10:56:44 +01006517 if (!netif_running(dev) ||
6518 !test_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags))
Francois Romieuda78dbf2012-01-26 14:18:23 +01006519 goto out_unlock;
6520
6521 for (i = 0; i < ARRAY_SIZE(rtl_work); i++) {
6522 bool pending;
6523
Francois Romieuda78dbf2012-01-26 14:18:23 +01006524 pending = test_and_clear_bit(rtl_work[i].bitnr, tp->wk.flags);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006525 if (pending)
6526 rtl_work[i].action(tp);
6527 }
6528
6529out_unlock:
6530 rtl_unlock_work(tp);
Francois Romieu4422bcd2012-01-26 11:23:32 +01006531}
6532
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006533static int rtl8169_poll(struct napi_struct *napi, int budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006534{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006535 struct rtl8169_private *tp = container_of(napi, struct rtl8169_private, napi);
6536 struct net_device *dev = tp->dev;
Francois Romieuda78dbf2012-01-26 14:18:23 +01006537 u16 enable_mask = RTL_EVENT_NAPI | tp->event_slow;
6538 int work_done= 0;
6539 u16 status;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006540
Francois Romieuda78dbf2012-01-26 14:18:23 +01006541 status = rtl_get_events(tp);
6542 rtl_ack_events(tp, status & ~tp->event_slow);
6543
6544 if (status & RTL_EVENT_NAPI_RX)
6545 work_done = rtl_rx(dev, tp, (u32) budget);
6546
6547 if (status & RTL_EVENT_NAPI_TX)
6548 rtl_tx(dev, tp);
6549
6550 if (status & tp->event_slow) {
6551 enable_mask &= ~tp->event_slow;
6552
6553 rtl_schedule_task(tp, RTL_FLAG_TASK_SLOW_PENDING);
6554 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006555
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006556 if (work_done < budget) {
Eric Dumazet6ad20162017-01-30 08:22:01 -08006557 napi_complete_done(napi, work_done);
David Dillowf11a3772009-05-22 15:29:34 +00006558
Francois Romieuda78dbf2012-01-26 14:18:23 +01006559 rtl_irq_enable(tp, enable_mask);
6560 mmiowb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006561 }
6562
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006563 return work_done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006564}
Linus Torvalds1da177e2005-04-16 15:20:36 -07006565
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006566static void rtl8169_rx_missed(struct net_device *dev)
Francois Romieu523a6092008-09-10 22:28:56 +02006567{
6568 struct rtl8169_private *tp = netdev_priv(dev);
6569
6570 if (tp->mac_version > RTL_GIGA_MAC_VER_06)
6571 return;
6572
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006573 dev->stats.rx_missed_errors += RTL_R32(tp, RxMissed) & 0xffffff;
6574 RTL_W32(tp, RxMissed, 0);
Francois Romieu523a6092008-09-10 22:28:56 +02006575}
6576
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006577static void r8169_phylink_handler(struct net_device *ndev)
6578{
6579 struct rtl8169_private *tp = netdev_priv(ndev);
6580
6581 if (netif_carrier_ok(ndev)) {
6582 rtl_link_chg_patch(tp);
6583 pm_request_resume(&tp->pci_dev->dev);
6584 } else {
6585 pm_runtime_idle(&tp->pci_dev->dev);
6586 }
6587
6588 if (net_ratelimit())
6589 phy_print_status(ndev->phydev);
6590}
6591
6592static int r8169_phy_connect(struct rtl8169_private *tp)
6593{
6594 struct phy_device *phydev = mdiobus_get_phy(tp->mii_bus, 0);
6595 phy_interface_t phy_mode;
6596 int ret;
6597
Heiner Kallweitf7ffa9a2018-07-17 22:52:09 +02006598 phy_mode = tp->supports_gmii ? PHY_INTERFACE_MODE_GMII :
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006599 PHY_INTERFACE_MODE_MII;
6600
6601 ret = phy_connect_direct(tp->dev, phydev, r8169_phylink_handler,
6602 phy_mode);
6603 if (ret)
6604 return ret;
6605
Heiner Kallweitf7ffa9a2018-07-17 22:52:09 +02006606 if (!tp->supports_gmii)
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006607 phy_set_max_speed(phydev, SPEED_100);
6608
6609 /* Ensure to advertise everything, incl. pause */
6610 phydev->advertising = phydev->supported;
6611
6612 phy_attached_info(phydev);
6613
6614 return 0;
6615}
6616
Linus Torvalds1da177e2005-04-16 15:20:36 -07006617static void rtl8169_down(struct net_device *dev)
6618{
6619 struct rtl8169_private *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006620
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006621 phy_stop(dev->phydev);
6622
Stephen Hemminger93dd79e2007-10-28 17:14:06 +01006623 napi_disable(&tp->napi);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006624 netif_stop_queue(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006625
Hayes Wang92fc43b2011-07-06 15:58:03 +08006626 rtl8169_hw_reset(tp);
Stanislaw Gruszka323bb682010-10-20 22:25:41 +00006627 /*
6628 * At this point device interrupts can not be enabled in any function,
Francois Romieu209e5ac2012-01-26 09:59:50 +01006629 * as netif_running is not true (rtl8169_interrupt, rtl8169_reset_task)
6630 * and napi is disabled (rtl8169_poll).
Stanislaw Gruszka323bb682010-10-20 22:25:41 +00006631 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006632 rtl8169_rx_missed(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006633
Linus Torvalds1da177e2005-04-16 15:20:36 -07006634 /* Give a racing hard_start_xmit a few cycles to complete. */
Francois Romieuda78dbf2012-01-26 14:18:23 +01006635 synchronize_sched();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006636
Linus Torvalds1da177e2005-04-16 15:20:36 -07006637 rtl8169_tx_clear(tp);
6638
6639 rtl8169_rx_clear(tp);
françois romieu065c27c2011-01-03 15:08:12 +00006640
6641 rtl_pll_power_down(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006642}
6643
6644static int rtl8169_close(struct net_device *dev)
6645{
6646 struct rtl8169_private *tp = netdev_priv(dev);
6647 struct pci_dev *pdev = tp->pci_dev;
6648
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006649 pm_runtime_get_sync(&pdev->dev);
6650
Francois Romieucecb5fd2011-04-01 10:21:07 +02006651 /* Update counters before going down */
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02006652 rtl8169_update_counters(tp);
Ivan Vecera355423d2009-02-06 21:49:57 -08006653
Francois Romieuda78dbf2012-01-26 14:18:23 +01006654 rtl_lock_work(tp);
Francois Romieu6c4a70c2012-01-31 10:56:44 +01006655 clear_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006656
Linus Torvalds1da177e2005-04-16 15:20:36 -07006657 rtl8169_down(dev);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006658 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006659
Lekensteyn4ea72442013-07-22 09:53:30 +02006660 cancel_work_sync(&tp->wk.work);
6661
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006662 phy_disconnect(dev->phydev);
6663
Heiner Kallweitebcd5da2018-04-17 23:29:20 +02006664 pci_free_irq(pdev, 0, tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006665
Stanislaw Gruszka82553bb2010-10-08 04:25:01 +00006666 dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
6667 tp->RxPhyAddr);
6668 dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
6669 tp->TxPhyAddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006670 tp->TxDescArray = NULL;
6671 tp->RxDescArray = NULL;
6672
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006673 pm_runtime_put_sync(&pdev->dev);
6674
Linus Torvalds1da177e2005-04-16 15:20:36 -07006675 return 0;
6676}
6677
Francois Romieudc1c00c2012-03-08 10:06:18 +01006678#ifdef CONFIG_NET_POLL_CONTROLLER
6679static void rtl8169_netpoll(struct net_device *dev)
6680{
6681 struct rtl8169_private *tp = netdev_priv(dev);
6682
Ville Syrjälä6d8b8342018-06-20 15:01:53 +03006683 rtl8169_interrupt(pci_irq_vector(tp->pci_dev, 0), tp);
Francois Romieudc1c00c2012-03-08 10:06:18 +01006684}
6685#endif
6686
Francois Romieudf43ac72012-03-08 09:48:40 +01006687static int rtl_open(struct net_device *dev)
6688{
6689 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieudf43ac72012-03-08 09:48:40 +01006690 struct pci_dev *pdev = tp->pci_dev;
6691 int retval = -ENOMEM;
6692
6693 pm_runtime_get_sync(&pdev->dev);
6694
6695 /*
Jiri Kosinae75d6602012-04-08 21:48:52 +02006696 * Rx and Tx descriptors needs 256 bytes alignment.
Francois Romieudf43ac72012-03-08 09:48:40 +01006697 * dma_alloc_coherent provides more.
6698 */
6699 tp->TxDescArray = dma_alloc_coherent(&pdev->dev, R8169_TX_RING_BYTES,
6700 &tp->TxPhyAddr, GFP_KERNEL);
6701 if (!tp->TxDescArray)
6702 goto err_pm_runtime_put;
6703
6704 tp->RxDescArray = dma_alloc_coherent(&pdev->dev, R8169_RX_RING_BYTES,
6705 &tp->RxPhyAddr, GFP_KERNEL);
6706 if (!tp->RxDescArray)
6707 goto err_free_tx_0;
6708
Heiner Kallweitb1127e62018-04-17 23:23:35 +02006709 retval = rtl8169_init_ring(tp);
Francois Romieudf43ac72012-03-08 09:48:40 +01006710 if (retval < 0)
6711 goto err_free_rx_1;
6712
6713 INIT_WORK(&tp->wk.work, rtl_task);
6714
6715 smp_mb();
6716
6717 rtl_request_firmware(tp);
6718
Heiner Kallweitebcd5da2018-04-17 23:29:20 +02006719 retval = pci_request_irq(pdev, 0, rtl8169_interrupt, NULL, tp,
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01006720 dev->name);
Francois Romieudf43ac72012-03-08 09:48:40 +01006721 if (retval < 0)
6722 goto err_release_fw_2;
6723
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006724 retval = r8169_phy_connect(tp);
6725 if (retval)
6726 goto err_free_irq;
6727
Francois Romieudf43ac72012-03-08 09:48:40 +01006728 rtl_lock_work(tp);
6729
6730 set_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
6731
6732 napi_enable(&tp->napi);
6733
6734 rtl8169_init_phy(dev, tp);
6735
Francois Romieudf43ac72012-03-08 09:48:40 +01006736 rtl_pll_power_up(tp);
6737
Heiner Kallweit61cb5322018-04-17 23:27:38 +02006738 rtl_hw_start(tp);
Francois Romieudf43ac72012-03-08 09:48:40 +01006739
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02006740 if (!rtl8169_init_counter_offsets(tp))
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006741 netif_warn(tp, hw, dev, "counter reset/update failed\n");
6742
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006743 phy_start(dev->phydev);
Francois Romieudf43ac72012-03-08 09:48:40 +01006744 netif_start_queue(dev);
6745
6746 rtl_unlock_work(tp);
6747
Heiner Kallweita92a0842018-01-08 21:39:13 +01006748 pm_runtime_put_sync(&pdev->dev);
Francois Romieudf43ac72012-03-08 09:48:40 +01006749out:
6750 return retval;
6751
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006752err_free_irq:
6753 pci_free_irq(pdev, 0, tp);
Francois Romieudf43ac72012-03-08 09:48:40 +01006754err_release_fw_2:
6755 rtl_release_firmware(tp);
6756 rtl8169_rx_clear(tp);
6757err_free_rx_1:
6758 dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
6759 tp->RxPhyAddr);
6760 tp->RxDescArray = NULL;
6761err_free_tx_0:
6762 dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
6763 tp->TxPhyAddr);
6764 tp->TxDescArray = NULL;
6765err_pm_runtime_put:
6766 pm_runtime_put_noidle(&pdev->dev);
6767 goto out;
6768}
6769
stephen hemmingerbc1f4472017-01-06 19:12:52 -08006770static void
Junchang Wang8027aa22012-03-04 23:30:32 +01006771rtl8169_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *stats)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006772{
6773 struct rtl8169_private *tp = netdev_priv(dev);
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006774 struct pci_dev *pdev = tp->pci_dev;
Corinna Vinschen42020322015-09-10 10:47:35 +02006775 struct rtl8169_counters *counters = tp->counters;
Junchang Wang8027aa22012-03-04 23:30:32 +01006776 unsigned int start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006777
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006778 pm_runtime_get_noresume(&pdev->dev);
6779
6780 if (netif_running(dev) && pm_runtime_active(&pdev->dev))
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006781 rtl8169_rx_missed(dev);
Francois Romieu5b0384f2006-08-16 16:00:01 +02006782
Junchang Wang8027aa22012-03-04 23:30:32 +01006783 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07006784 start = u64_stats_fetch_begin_irq(&tp->rx_stats.syncp);
Junchang Wang8027aa22012-03-04 23:30:32 +01006785 stats->rx_packets = tp->rx_stats.packets;
6786 stats->rx_bytes = tp->rx_stats.bytes;
Eric W. Biederman57a77442014-03-13 21:26:42 -07006787 } while (u64_stats_fetch_retry_irq(&tp->rx_stats.syncp, start));
Junchang Wang8027aa22012-03-04 23:30:32 +01006788
Junchang Wang8027aa22012-03-04 23:30:32 +01006789 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07006790 start = u64_stats_fetch_begin_irq(&tp->tx_stats.syncp);
Junchang Wang8027aa22012-03-04 23:30:32 +01006791 stats->tx_packets = tp->tx_stats.packets;
6792 stats->tx_bytes = tp->tx_stats.bytes;
Eric W. Biederman57a77442014-03-13 21:26:42 -07006793 } while (u64_stats_fetch_retry_irq(&tp->tx_stats.syncp, start));
Junchang Wang8027aa22012-03-04 23:30:32 +01006794
6795 stats->rx_dropped = dev->stats.rx_dropped;
6796 stats->tx_dropped = dev->stats.tx_dropped;
6797 stats->rx_length_errors = dev->stats.rx_length_errors;
6798 stats->rx_errors = dev->stats.rx_errors;
6799 stats->rx_crc_errors = dev->stats.rx_crc_errors;
6800 stats->rx_fifo_errors = dev->stats.rx_fifo_errors;
6801 stats->rx_missed_errors = dev->stats.rx_missed_errors;
Corinna Vinschend7d2d892015-08-27 17:11:48 +02006802 stats->multicast = dev->stats.multicast;
Junchang Wang8027aa22012-03-04 23:30:32 +01006803
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006804 /*
6805 * Fetch additonal counter values missing in stats collected by driver
6806 * from tally counters.
6807 */
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006808 if (pm_runtime_active(&pdev->dev))
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02006809 rtl8169_update_counters(tp);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006810
6811 /*
6812 * Subtract values fetched during initalization.
6813 * See rtl8169_init_counter_offsets for a description why we do that.
6814 */
Corinna Vinschen42020322015-09-10 10:47:35 +02006815 stats->tx_errors = le64_to_cpu(counters->tx_errors) -
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006816 le64_to_cpu(tp->tc_offset.tx_errors);
Corinna Vinschen42020322015-09-10 10:47:35 +02006817 stats->collisions = le32_to_cpu(counters->tx_multi_collision) -
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006818 le32_to_cpu(tp->tc_offset.tx_multi_collision);
Corinna Vinschen42020322015-09-10 10:47:35 +02006819 stats->tx_aborted_errors = le16_to_cpu(counters->tx_aborted) -
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006820 le16_to_cpu(tp->tc_offset.tx_aborted);
6821
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006822 pm_runtime_put_noidle(&pdev->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006823}
6824
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006825static void rtl8169_net_suspend(struct net_device *dev)
Francois Romieu5d06a992006-02-23 00:47:58 +01006826{
françois romieu065c27c2011-01-03 15:08:12 +00006827 struct rtl8169_private *tp = netdev_priv(dev);
6828
Francois Romieu5d06a992006-02-23 00:47:58 +01006829 if (!netif_running(dev))
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006830 return;
Francois Romieu5d06a992006-02-23 00:47:58 +01006831
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006832 phy_stop(dev->phydev);
Francois Romieu5d06a992006-02-23 00:47:58 +01006833 netif_device_detach(dev);
6834 netif_stop_queue(dev);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006835
6836 rtl_lock_work(tp);
6837 napi_disable(&tp->napi);
Francois Romieu6c4a70c2012-01-31 10:56:44 +01006838 clear_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006839 rtl_unlock_work(tp);
6840
6841 rtl_pll_power_down(tp);
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006842}
Francois Romieu5d06a992006-02-23 00:47:58 +01006843
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006844#ifdef CONFIG_PM
6845
6846static int rtl8169_suspend(struct device *device)
6847{
6848 struct pci_dev *pdev = to_pci_dev(device);
6849 struct net_device *dev = pci_get_drvdata(pdev);
6850
6851 rtl8169_net_suspend(dev);
Francois Romieu1371fa62007-04-02 23:01:11 +02006852
Francois Romieu5d06a992006-02-23 00:47:58 +01006853 return 0;
6854}
6855
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006856static void __rtl8169_resume(struct net_device *dev)
6857{
françois romieu065c27c2011-01-03 15:08:12 +00006858 struct rtl8169_private *tp = netdev_priv(dev);
6859
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006860 netif_device_attach(dev);
françois romieu065c27c2011-01-03 15:08:12 +00006861
6862 rtl_pll_power_up(tp);
Heiner Kallweit92bad852018-06-24 18:37:36 +02006863 rtl8169_init_phy(dev, tp);
françois romieu065c27c2011-01-03 15:08:12 +00006864
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006865 phy_start(tp->dev->phydev);
6866
Artem Savkovcff4c162012-04-03 10:29:11 +00006867 rtl_lock_work(tp);
6868 napi_enable(&tp->napi);
Francois Romieu6c4a70c2012-01-31 10:56:44 +01006869 set_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
Artem Savkovcff4c162012-04-03 10:29:11 +00006870 rtl_unlock_work(tp);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006871
Francois Romieu98ddf982012-01-31 10:47:34 +01006872 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006873}
6874
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006875static int rtl8169_resume(struct device *device)
Francois Romieu5d06a992006-02-23 00:47:58 +01006876{
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006877 struct pci_dev *pdev = to_pci_dev(device);
Francois Romieu5d06a992006-02-23 00:47:58 +01006878 struct net_device *dev = pci_get_drvdata(pdev);
6879
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006880 if (netif_running(dev))
6881 __rtl8169_resume(dev);
Francois Romieu5d06a992006-02-23 00:47:58 +01006882
Francois Romieu5d06a992006-02-23 00:47:58 +01006883 return 0;
6884}
6885
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006886static int rtl8169_runtime_suspend(struct device *device)
6887{
6888 struct pci_dev *pdev = to_pci_dev(device);
6889 struct net_device *dev = pci_get_drvdata(pdev);
6890 struct rtl8169_private *tp = netdev_priv(dev);
6891
Heiner Kallweit07df5bd2018-07-17 21:21:37 +02006892 if (!tp->TxDescArray)
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006893 return 0;
6894
Francois Romieuda78dbf2012-01-26 14:18:23 +01006895 rtl_lock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006896 __rtl8169_set_wol(tp, WAKE_ANY);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006897 rtl_unlock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006898
6899 rtl8169_net_suspend(dev);
6900
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006901 /* Update counters before going runtime suspend */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006902 rtl8169_rx_missed(dev);
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02006903 rtl8169_update_counters(tp);
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006904
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006905 return 0;
6906}
6907
6908static int rtl8169_runtime_resume(struct device *device)
6909{
6910 struct pci_dev *pdev = to_pci_dev(device);
6911 struct net_device *dev = pci_get_drvdata(pdev);
6912 struct rtl8169_private *tp = netdev_priv(dev);
Chun-Hao Linf51d4a12016-07-29 16:37:56 +08006913 rtl_rar_set(tp, dev->dev_addr);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006914
6915 if (!tp->TxDescArray)
6916 return 0;
6917
Francois Romieuda78dbf2012-01-26 14:18:23 +01006918 rtl_lock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006919 __rtl8169_set_wol(tp, tp->saved_wolopts);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006920 rtl_unlock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006921
6922 __rtl8169_resume(dev);
6923
6924 return 0;
6925}
6926
6927static int rtl8169_runtime_idle(struct device *device)
6928{
6929 struct pci_dev *pdev = to_pci_dev(device);
6930 struct net_device *dev = pci_get_drvdata(pdev);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006931
Heiner Kallweita92a0842018-01-08 21:39:13 +01006932 if (!netif_running(dev) || !netif_carrier_ok(dev))
6933 pm_schedule_suspend(device, 10000);
6934
6935 return -EBUSY;
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006936}
6937
Alexey Dobriyan47145212009-12-14 18:00:08 -08006938static const struct dev_pm_ops rtl8169_pm_ops = {
Francois Romieucecb5fd2011-04-01 10:21:07 +02006939 .suspend = rtl8169_suspend,
6940 .resume = rtl8169_resume,
6941 .freeze = rtl8169_suspend,
6942 .thaw = rtl8169_resume,
6943 .poweroff = rtl8169_suspend,
6944 .restore = rtl8169_resume,
6945 .runtime_suspend = rtl8169_runtime_suspend,
6946 .runtime_resume = rtl8169_runtime_resume,
6947 .runtime_idle = rtl8169_runtime_idle,
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006948};
6949
6950#define RTL8169_PM_OPS (&rtl8169_pm_ops)
6951
6952#else /* !CONFIG_PM */
6953
6954#define RTL8169_PM_OPS NULL
6955
6956#endif /* !CONFIG_PM */
6957
David S. Miller1805b2f2011-10-24 18:18:09 -04006958static void rtl_wol_shutdown_quirk(struct rtl8169_private *tp)
6959{
David S. Miller1805b2f2011-10-24 18:18:09 -04006960 /* WoL fails with 8168b when the receiver is disabled. */
6961 switch (tp->mac_version) {
6962 case RTL_GIGA_MAC_VER_11:
6963 case RTL_GIGA_MAC_VER_12:
6964 case RTL_GIGA_MAC_VER_17:
6965 pci_clear_master(tp->pci_dev);
6966
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006967 RTL_W8(tp, ChipCmd, CmdRxEnb);
David S. Miller1805b2f2011-10-24 18:18:09 -04006968 /* PCI commit */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006969 RTL_R8(tp, ChipCmd);
David S. Miller1805b2f2011-10-24 18:18:09 -04006970 break;
6971 default:
6972 break;
6973 }
6974}
6975
Francois Romieu1765f952008-09-13 17:21:40 +02006976static void rtl_shutdown(struct pci_dev *pdev)
6977{
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006978 struct net_device *dev = pci_get_drvdata(pdev);
françois romieu4bb3f522009-06-17 11:41:45 +00006979 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu1765f952008-09-13 17:21:40 +02006980
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006981 rtl8169_net_suspend(dev);
6982
Francois Romieucecb5fd2011-04-01 10:21:07 +02006983 /* Restore original MAC address */
Ivan Veceracc098dc2009-11-29 23:12:52 -08006984 rtl_rar_set(tp, dev->perm_addr);
6985
Hayes Wang92fc43b2011-07-06 15:58:03 +08006986 rtl8169_hw_reset(tp);
françois romieu4bb3f522009-06-17 11:41:45 +00006987
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006988 if (system_state == SYSTEM_POWER_OFF) {
Heiner Kallweit433f9d02018-06-24 18:39:06 +02006989 if (tp->saved_wolopts) {
David S. Miller1805b2f2011-10-24 18:18:09 -04006990 rtl_wol_suspend_quirk(tp);
6991 rtl_wol_shutdown_quirk(tp);
françois romieuca52efd2009-07-24 12:34:19 +00006992 }
6993
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006994 pci_wake_from_d3(pdev, true);
6995 pci_set_power_state(pdev, PCI_D3hot);
6996 }
6997}
Francois Romieu5d06a992006-02-23 00:47:58 +01006998
Bill Pembertonbaf63292012-12-03 09:23:28 -05006999static void rtl_remove_one(struct pci_dev *pdev)
Francois Romieue27566e2012-03-08 09:54:01 +01007000{
7001 struct net_device *dev = pci_get_drvdata(pdev);
7002 struct rtl8169_private *tp = netdev_priv(dev);
7003
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01007004 if (r8168_check_dash(tp))
Francois Romieue27566e2012-03-08 09:54:01 +01007005 rtl8168_driver_stop(tp);
Francois Romieue27566e2012-03-08 09:54:01 +01007006
Devendra Nagaad1be8d2012-05-31 01:51:20 +00007007 netif_napi_del(&tp->napi);
7008
Francois Romieue27566e2012-03-08 09:54:01 +01007009 unregister_netdev(dev);
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007010 mdiobus_unregister(tp->mii_bus);
Francois Romieue27566e2012-03-08 09:54:01 +01007011
7012 rtl_release_firmware(tp);
7013
7014 if (pci_dev_run_wake(pdev))
7015 pm_runtime_get_noresume(&pdev->dev);
7016
7017 /* restore original MAC address */
7018 rtl_rar_set(tp, dev->perm_addr);
Francois Romieue27566e2012-03-08 09:54:01 +01007019}
7020
Francois Romieufa9c3852012-03-08 10:01:50 +01007021static const struct net_device_ops rtl_netdev_ops = {
Francois Romieudf43ac72012-03-08 09:48:40 +01007022 .ndo_open = rtl_open,
Francois Romieufa9c3852012-03-08 10:01:50 +01007023 .ndo_stop = rtl8169_close,
7024 .ndo_get_stats64 = rtl8169_get_stats64,
7025 .ndo_start_xmit = rtl8169_start_xmit,
7026 .ndo_tx_timeout = rtl8169_tx_timeout,
7027 .ndo_validate_addr = eth_validate_addr,
7028 .ndo_change_mtu = rtl8169_change_mtu,
7029 .ndo_fix_features = rtl8169_fix_features,
7030 .ndo_set_features = rtl8169_set_features,
7031 .ndo_set_mac_address = rtl_set_mac_address,
7032 .ndo_do_ioctl = rtl8169_ioctl,
7033 .ndo_set_rx_mode = rtl_set_rx_mode,
7034#ifdef CONFIG_NET_POLL_CONTROLLER
7035 .ndo_poll_controller = rtl8169_netpoll,
7036#endif
7037
7038};
7039
Francois Romieu31fa8b12012-03-08 10:09:40 +01007040static const struct rtl_cfg_info {
Heiner Kallweit61cb5322018-04-17 23:27:38 +02007041 void (*hw_start)(struct rtl8169_private *tp);
Francois Romieu31fa8b12012-03-08 10:09:40 +01007042 u16 event_slow;
Heiner Kallweit14967f92018-02-28 07:55:20 +01007043 unsigned int has_gmii:1;
Francois Romieu50970832017-10-27 13:24:49 +03007044 const struct rtl_coalesce_info *coalesce_info;
Francois Romieu31fa8b12012-03-08 10:09:40 +01007045 u8 default_ver;
7046} rtl_cfg_infos [] = {
7047 [RTL_CFG_0] = {
7048 .hw_start = rtl_hw_start_8169,
Francois Romieu31fa8b12012-03-08 10:09:40 +01007049 .event_slow = SYSErr | LinkChg | RxOverflow | RxFIFOOver,
Heiner Kallweit14967f92018-02-28 07:55:20 +01007050 .has_gmii = 1,
Francois Romieu50970832017-10-27 13:24:49 +03007051 .coalesce_info = rtl_coalesce_info_8169,
Francois Romieu31fa8b12012-03-08 10:09:40 +01007052 .default_ver = RTL_GIGA_MAC_VER_01,
7053 },
7054 [RTL_CFG_1] = {
7055 .hw_start = rtl_hw_start_8168,
Francois Romieu31fa8b12012-03-08 10:09:40 +01007056 .event_slow = SYSErr | LinkChg | RxOverflow,
Heiner Kallweit14967f92018-02-28 07:55:20 +01007057 .has_gmii = 1,
Francois Romieu50970832017-10-27 13:24:49 +03007058 .coalesce_info = rtl_coalesce_info_8168_8136,
Francois Romieu31fa8b12012-03-08 10:09:40 +01007059 .default_ver = RTL_GIGA_MAC_VER_11,
7060 },
7061 [RTL_CFG_2] = {
7062 .hw_start = rtl_hw_start_8101,
Francois Romieu31fa8b12012-03-08 10:09:40 +01007063 .event_slow = SYSErr | LinkChg | RxOverflow | RxFIFOOver |
7064 PCSTimeout,
Francois Romieu50970832017-10-27 13:24:49 +03007065 .coalesce_info = rtl_coalesce_info_8168_8136,
Francois Romieu31fa8b12012-03-08 10:09:40 +01007066 .default_ver = RTL_GIGA_MAC_VER_13,
7067 }
7068};
7069
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007070static int rtl_alloc_irq(struct rtl8169_private *tp)
Francois Romieu31fa8b12012-03-08 10:09:40 +01007071{
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007072 unsigned int flags;
Francois Romieu31fa8b12012-03-08 10:09:40 +01007073
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007074 if (tp->mac_version <= RTL_GIGA_MAC_VER_06) {
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007075 RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
7076 RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~MSIEnable);
7077 RTL_W8(tp, Cfg9346, Cfg9346_Lock);
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007078 flags = PCI_IRQ_LEGACY;
7079 } else {
7080 flags = PCI_IRQ_ALL_TYPES;
Francois Romieu31fa8b12012-03-08 10:09:40 +01007081 }
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007082
7083 return pci_alloc_irq_vectors(tp->pci_dev, 1, 1, flags);
Francois Romieu31fa8b12012-03-08 10:09:40 +01007084}
7085
Hayes Wangc5583862012-07-02 17:23:22 +08007086DECLARE_RTL_COND(rtl_link_list_ready_cond)
7087{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007088 return RTL_R8(tp, MCU) & LINK_LIST_RDY;
Hayes Wangc5583862012-07-02 17:23:22 +08007089}
7090
7091DECLARE_RTL_COND(rtl_rxtx_empty_cond)
7092{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007093 return (RTL_R8(tp, MCU) & RXTX_EMPTY) == RXTX_EMPTY;
Hayes Wangc5583862012-07-02 17:23:22 +08007094}
7095
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007096static int r8169_mdio_read_reg(struct mii_bus *mii_bus, int phyaddr, int phyreg)
7097{
7098 struct rtl8169_private *tp = mii_bus->priv;
7099
7100 if (phyaddr > 0)
7101 return -ENODEV;
7102
7103 return rtl_readphy(tp, phyreg);
7104}
7105
7106static int r8169_mdio_write_reg(struct mii_bus *mii_bus, int phyaddr,
7107 int phyreg, u16 val)
7108{
7109 struct rtl8169_private *tp = mii_bus->priv;
7110
7111 if (phyaddr > 0)
7112 return -ENODEV;
7113
7114 rtl_writephy(tp, phyreg, val);
7115
7116 return 0;
7117}
7118
7119static int r8169_mdio_register(struct rtl8169_private *tp)
7120{
7121 struct pci_dev *pdev = tp->pci_dev;
7122 struct phy_device *phydev;
7123 struct mii_bus *new_bus;
7124 int ret;
7125
7126 new_bus = devm_mdiobus_alloc(&pdev->dev);
7127 if (!new_bus)
7128 return -ENOMEM;
7129
7130 new_bus->name = "r8169";
7131 new_bus->priv = tp;
7132 new_bus->parent = &pdev->dev;
7133 new_bus->irq[0] = PHY_IGNORE_INTERRUPT;
7134 snprintf(new_bus->id, MII_BUS_ID_SIZE, "r8169-%x",
7135 PCI_DEVID(pdev->bus->number, pdev->devfn));
7136
7137 new_bus->read = r8169_mdio_read_reg;
7138 new_bus->write = r8169_mdio_write_reg;
7139
7140 ret = mdiobus_register(new_bus);
7141 if (ret)
7142 return ret;
7143
7144 phydev = mdiobus_get_phy(new_bus, 0);
7145 if (!phydev) {
7146 mdiobus_unregister(new_bus);
7147 return -ENODEV;
7148 }
7149
Heiner Kallweit242cd9b2018-07-17 22:51:33 +02007150 /* PHY will be woken up in rtl_open() */
7151 phy_suspend(phydev);
7152
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007153 tp->mii_bus = new_bus;
7154
7155 return 0;
7156}
7157
Bill Pembertonbaf63292012-12-03 09:23:28 -05007158static void rtl_hw_init_8168g(struct rtl8169_private *tp)
Hayes Wangc5583862012-07-02 17:23:22 +08007159{
Hayes Wangc5583862012-07-02 17:23:22 +08007160 u32 data;
7161
7162 tp->ocp_base = OCP_STD_PHY_BASE;
7163
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007164 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | RXDV_GATED_EN);
Hayes Wangc5583862012-07-02 17:23:22 +08007165
7166 if (!rtl_udelay_loop_wait_high(tp, &rtl_txcfg_empty_cond, 100, 42))
7167 return;
7168
7169 if (!rtl_udelay_loop_wait_high(tp, &rtl_rxtx_empty_cond, 100, 42))
7170 return;
7171
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007172 RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) & ~(CmdTxEnb | CmdRxEnb));
Hayes Wangc5583862012-07-02 17:23:22 +08007173 msleep(1);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007174 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
Hayes Wangc5583862012-07-02 17:23:22 +08007175
Hayes Wang5f8bcce2012-07-10 08:47:05 +02007176 data = r8168_mac_ocp_read(tp, 0xe8de);
Hayes Wangc5583862012-07-02 17:23:22 +08007177 data &= ~(1 << 14);
7178 r8168_mac_ocp_write(tp, 0xe8de, data);
7179
7180 if (!rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42))
7181 return;
7182
Hayes Wang5f8bcce2012-07-10 08:47:05 +02007183 data = r8168_mac_ocp_read(tp, 0xe8de);
Hayes Wangc5583862012-07-02 17:23:22 +08007184 data |= (1 << 15);
7185 r8168_mac_ocp_write(tp, 0xe8de, data);
7186
7187 if (!rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42))
7188 return;
7189}
7190
Chun-Hao Lin003609d2014-12-02 16:48:31 +08007191static void rtl_hw_init_8168ep(struct rtl8169_private *tp)
7192{
7193 rtl8168ep_stop_cmac(tp);
7194 rtl_hw_init_8168g(tp);
7195}
7196
Bill Pembertonbaf63292012-12-03 09:23:28 -05007197static void rtl_hw_initialize(struct rtl8169_private *tp)
Hayes Wangc5583862012-07-02 17:23:22 +08007198{
7199 switch (tp->mac_version) {
Heiner Kallweit2a718832018-05-02 21:39:49 +02007200 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_48:
Chun-Hao Lin003609d2014-12-02 16:48:31 +08007201 rtl_hw_init_8168g(tp);
7202 break;
Heiner Kallweit2a718832018-05-02 21:39:49 +02007203 case RTL_GIGA_MAC_VER_49 ... RTL_GIGA_MAC_VER_51:
Chun-Hao Lin003609d2014-12-02 16:48:31 +08007204 rtl_hw_init_8168ep(tp);
Hayes Wangc5583862012-07-02 17:23:22 +08007205 break;
Hayes Wangc5583862012-07-02 17:23:22 +08007206 default:
7207 break;
7208 }
7209}
7210
Heiner Kallweiteb88f5f2018-08-10 22:39:29 +02007211/* Versions RTL8102e and from RTL8168c onwards support csum_v2 */
7212static bool rtl_chip_supports_csum_v2(struct rtl8169_private *tp)
7213{
7214 switch (tp->mac_version) {
7215 case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_06:
7216 case RTL_GIGA_MAC_VER_10 ... RTL_GIGA_MAC_VER_17:
7217 return false;
7218 default:
7219 return true;
7220 }
7221}
7222
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +02007223static int rtl_jumbo_max(struct rtl8169_private *tp)
7224{
7225 /* Non-GBit versions don't support jumbo frames */
7226 if (!tp->supports_gmii)
7227 return JUMBO_1K;
7228
7229 switch (tp->mac_version) {
7230 /* RTL8169 */
7231 case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_06:
7232 return JUMBO_7K;
7233 /* RTL8168b */
7234 case RTL_GIGA_MAC_VER_11:
7235 case RTL_GIGA_MAC_VER_12:
7236 case RTL_GIGA_MAC_VER_17:
7237 return JUMBO_4K;
7238 /* RTL8168c */
7239 case RTL_GIGA_MAC_VER_18 ... RTL_GIGA_MAC_VER_24:
7240 return JUMBO_6K;
7241 default:
7242 return JUMBO_9K;
7243 }
7244}
7245
hayeswang929a0312014-09-16 11:40:47 +08007246static int rtl_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Francois Romieu3b6cf252012-03-08 09:59:04 +01007247{
7248 const struct rtl_cfg_info *cfg = rtl_cfg_infos + ent->driver_data;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007249 struct rtl8169_private *tp;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007250 struct net_device *dev;
Heiner Kallweitc8d48d92018-04-17 23:34:22 +02007251 int chipset, region, i;
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +02007252 int jumbo_max, rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007253
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007254 dev = devm_alloc_etherdev(&pdev->dev, sizeof (*tp));
7255 if (!dev)
7256 return -ENOMEM;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007257
7258 SET_NETDEV_DEV(dev, &pdev->dev);
Francois Romieufa9c3852012-03-08 10:01:50 +01007259 dev->netdev_ops = &rtl_netdev_ops;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007260 tp = netdev_priv(dev);
7261 tp->dev = dev;
7262 tp->pci_dev = pdev;
7263 tp->msg_enable = netif_msg_init(debug.msg_enable, R8169_MSG_DEFAULT);
Heiner Kallweitf7ffa9a2018-07-17 22:52:09 +02007264 tp->supports_gmii = cfg->has_gmii;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007265
Francois Romieu3b6cf252012-03-08 09:59:04 +01007266 /* enable device (incl. PCI PM wakeup and hotplug setup) */
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007267 rc = pcim_enable_device(pdev);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007268 if (rc < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007269 dev_err(&pdev->dev, "enable failure\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007270 return rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007271 }
7272
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007273 if (pcim_set_mwi(pdev) < 0)
Heiner Kallweit22148df2018-04-22 17:15:15 +02007274 dev_info(&pdev->dev, "Mem-Wr-Inval unavailable\n");
Francois Romieu3b6cf252012-03-08 09:59:04 +01007275
Heiner Kallweitc8d48d92018-04-17 23:34:22 +02007276 /* use first MMIO region */
7277 region = ffs(pci_select_bars(pdev, IORESOURCE_MEM)) - 1;
7278 if (region < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007279 dev_err(&pdev->dev, "no MMIO resource found\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007280 return -ENODEV;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007281 }
7282
7283 /* check for weird/broken PCI region reporting */
7284 if (pci_resource_len(pdev, region) < R8169_REGS_SIZE) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007285 dev_err(&pdev->dev, "Invalid PCI region size(s), aborting\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007286 return -ENODEV;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007287 }
7288
Andy Shevchenko93a00d42018-03-01 13:27:35 +02007289 rc = pcim_iomap_regions(pdev, BIT(region), MODULENAME);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007290 if (rc < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007291 dev_err(&pdev->dev, "cannot remap MMIO, aborting\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007292 return rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007293 }
7294
Andy Shevchenko93a00d42018-03-01 13:27:35 +02007295 tp->mmio_addr = pcim_iomap_table(pdev)[region];
Francois Romieu3b6cf252012-03-08 09:59:04 +01007296
7297 if (!pci_is_pcie(pdev))
Heiner Kallweit22148df2018-04-22 17:15:15 +02007298 dev_info(&pdev->dev, "not PCI Express\n");
Francois Romieu3b6cf252012-03-08 09:59:04 +01007299
7300 /* Identify chip attached to board */
Heiner Kallweit22148df2018-04-22 17:15:15 +02007301 rtl8169_get_mac_version(tp, cfg->default_ver);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007302
Heiner Kallweite3972862018-06-29 08:07:04 +02007303 if (rtl_tbi_enabled(tp)) {
7304 dev_err(&pdev->dev, "TBI fiber mode not supported\n");
7305 return -ENODEV;
7306 }
7307
Heiner Kallweit0ae09742018-04-28 22:19:26 +02007308 tp->cp_cmd = RTL_R16(tp, CPlusCmd);
Ard Biesheuvel27896c82016-05-14 22:40:15 +02007309
7310 if ((sizeof(dma_addr_t) > 4) &&
7311 (use_dac == 1 || (use_dac == -1 && pci_is_pcie(pdev) &&
7312 tp->mac_version >= RTL_GIGA_MAC_VER_18)) &&
Ard Biesheuvelf0076432016-10-14 14:40:33 +01007313 !pci_set_dma_mask(pdev, DMA_BIT_MASK(64)) &&
7314 !pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64))) {
Ard Biesheuvel27896c82016-05-14 22:40:15 +02007315
7316 /* CPlusCmd Dual Access Cycle is only needed for non-PCIe */
7317 if (!pci_is_pcie(pdev))
7318 tp->cp_cmd |= PCIDAC;
7319 dev->features |= NETIF_F_HIGHDMA;
7320 } else {
7321 rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
7322 if (rc < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007323 dev_err(&pdev->dev, "DMA configuration failed\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007324 return rc;
Ard Biesheuvel27896c82016-05-14 22:40:15 +02007325 }
7326 }
7327
Francois Romieu3b6cf252012-03-08 09:59:04 +01007328 rtl_init_rxcfg(tp);
7329
7330 rtl_irq_disable(tp);
7331
Hayes Wangc5583862012-07-02 17:23:22 +08007332 rtl_hw_initialize(tp);
7333
Francois Romieu3b6cf252012-03-08 09:59:04 +01007334 rtl_hw_reset(tp);
7335
7336 rtl_ack_events(tp, 0xffff);
7337
7338 pci_set_master(pdev);
7339
Francois Romieu3b6cf252012-03-08 09:59:04 +01007340 rtl_init_mdio_ops(tp);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007341 rtl_init_jumbo_ops(tp);
7342
7343 rtl8169_print_mac_version(tp);
7344
7345 chipset = tp->mac_version;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007346
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007347 rc = rtl_alloc_irq(tp);
7348 if (rc < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007349 dev_err(&pdev->dev, "Can't allocate interrupt\n");
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007350 return rc;
7351 }
Francois Romieu3b6cf252012-03-08 09:59:04 +01007352
Heiner Kallweit18041b52018-07-24 22:21:04 +02007353 tp->saved_wolopts = __rtl8169_get_wol(tp);
Heiner Kallweit7edf6d32018-02-22 21:22:40 +01007354
Francois Romieu3b6cf252012-03-08 09:59:04 +01007355 mutex_init(&tp->wk.mutex);
Kyle McMartin340fea32014-02-24 20:12:28 -05007356 u64_stats_init(&tp->rx_stats.syncp);
7357 u64_stats_init(&tp->tx_stats.syncp);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007358
7359 /* Get MAC address */
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02007360 switch (tp->mac_version) {
Heiner Kallweit353af852018-05-02 21:39:59 +02007361 u8 mac_addr[ETH_ALEN] __aligned(4);
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02007362 case RTL_GIGA_MAC_VER_35 ... RTL_GIGA_MAC_VER_38:
7363 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Chun-Hao Lin05b96872014-10-01 23:17:12 +08007364 *(u32 *)&mac_addr[0] = rtl_eri_read(tp, 0xe0, ERIAR_EXGMAC);
Heiner Kallweit353af852018-05-02 21:39:59 +02007365 *(u16 *)&mac_addr[4] = rtl_eri_read(tp, 0xe4, ERIAR_EXGMAC);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08007366
Heiner Kallweit353af852018-05-02 21:39:59 +02007367 if (is_valid_ether_addr(mac_addr))
7368 rtl_rar_set(tp, mac_addr);
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02007369 break;
7370 default:
7371 break;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08007372 }
Francois Romieu3b6cf252012-03-08 09:59:04 +01007373 for (i = 0; i < ETH_ALEN; i++)
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007374 dev->dev_addr[i] = RTL_R8(tp, MAC0 + i);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007375
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00007376 dev->ethtool_ops = &rtl8169_ethtool_ops;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007377 dev->watchdog_timeo = RTL8169_TX_TIMEOUT;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007378
Heiner Kallweit37621492018-04-17 23:20:03 +02007379 netif_napi_add(dev, &tp->napi, rtl8169_poll, NAPI_POLL_WEIGHT);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007380
7381 /* don't enable SG, IP_CSUM and TSO by default - it might not work
7382 * properly for all devices */
7383 dev->features |= NETIF_F_RXCSUM |
Patrick McHardyf6469682013-04-19 02:04:27 +00007384 NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007385
7386 dev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
Patrick McHardyf6469682013-04-19 02:04:27 +00007387 NETIF_F_RXCSUM | NETIF_F_HW_VLAN_CTAG_TX |
7388 NETIF_F_HW_VLAN_CTAG_RX;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007389 dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
7390 NETIF_F_HIGHDMA;
Heiner Kallweit2d0ec542018-07-02 22:49:35 +02007391 dev->priv_flags |= IFF_LIVE_ADDR_CHANGE;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007392
hayeswang929a0312014-09-16 11:40:47 +08007393 tp->cp_cmd |= RxChkSum | RxVlan;
7394
7395 /*
7396 * Pretend we are using VLANs; This bypasses a nasty bug where
7397 * Interrupts stop flowing on high load on 8110SCd controllers.
7398 */
Francois Romieu3b6cf252012-03-08 09:59:04 +01007399 if (tp->mac_version == RTL_GIGA_MAC_VER_05)
hayeswang929a0312014-09-16 11:40:47 +08007400 /* Disallow toggling */
Patrick McHardyf6469682013-04-19 02:04:27 +00007401 dev->hw_features &= ~NETIF_F_HW_VLAN_CTAG_RX;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007402
Heiner Kallweiteb88f5f2018-08-10 22:39:29 +02007403 if (rtl_chip_supports_csum_v2(tp)) {
hayeswang5888d3f2014-07-11 16:25:56 +08007404 tp->tso_csum = rtl8169_tso_csum_v2;
hayeswange9746042014-07-11 16:25:58 +08007405 dev->hw_features |= NETIF_F_IPV6_CSUM | NETIF_F_TSO6;
Heiner Kallweiteb88f5f2018-08-10 22:39:29 +02007406 } else {
7407 tp->tso_csum = rtl8169_tso_csum_v1;
Heiner Kallweita4328dd2018-04-17 23:33:03 +02007408 }
hayeswang5888d3f2014-07-11 16:25:56 +08007409
Francois Romieu3b6cf252012-03-08 09:59:04 +01007410 dev->hw_features |= NETIF_F_RXALL;
7411 dev->hw_features |= NETIF_F_RXFCS;
7412
Jarod Wilsonc7315a92016-10-17 15:54:09 -04007413 /* MTU range: 60 - hw-specific max */
7414 dev->min_mtu = ETH_ZLEN;
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +02007415 jumbo_max = rtl_jumbo_max(tp);
7416 dev->max_mtu = jumbo_max;
Jarod Wilsonc7315a92016-10-17 15:54:09 -04007417
Francois Romieu3b6cf252012-03-08 09:59:04 +01007418 tp->hw_start = cfg->hw_start;
7419 tp->event_slow = cfg->event_slow;
Francois Romieu50970832017-10-27 13:24:49 +03007420 tp->coalesce_info = cfg->coalesce_info;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007421
Francois Romieu3b6cf252012-03-08 09:59:04 +01007422 tp->rtl_fw = RTL_FIRMWARE_UNKNOWN;
7423
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007424 tp->counters = dmam_alloc_coherent (&pdev->dev, sizeof(*tp->counters),
7425 &tp->counters_phys_addr,
7426 GFP_KERNEL);
Heiner Kallweit4cf964a2017-12-12 07:41:06 +01007427 if (!tp->counters)
7428 return -ENOMEM;
Corinna Vinschen42020322015-09-10 10:47:35 +02007429
Heiner Kallweit19c9ea32018-03-26 19:19:30 +02007430 pci_set_drvdata(pdev, dev);
7431
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007432 rc = r8169_mdio_register(tp);
7433 if (rc)
Heiner Kallweit4cf964a2017-12-12 07:41:06 +01007434 return rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007435
Heiner Kallweit07df5bd2018-07-17 21:21:37 +02007436 /* chip gets powered up in rtl_open() */
7437 rtl_pll_power_down(tp);
7438
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007439 rc = register_netdev(dev);
7440 if (rc)
7441 goto err_mdio_unregister;
7442
Heiner Kallweit2d6c5a62018-04-17 23:31:21 +02007443 netif_info(tp, probe, dev, "%s, %pM, XID %08x, IRQ %d\n",
7444 rtl_chip_infos[chipset].name, dev->dev_addr,
Heiner Kallweit90b989c2018-04-17 23:32:15 +02007445 (u32)(RTL_R32(tp, TxConfig) & 0xfcf0f8ff),
Heiner Kallweit29274992018-02-28 20:43:38 +01007446 pci_irq_vector(pdev, 0));
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +02007447
7448 if (jumbo_max > JUMBO_1K)
7449 netif_info(tp, probe, dev,
7450 "jumbo features [frames: %d bytes, tx checksumming: %s]\n",
7451 jumbo_max, tp->mac_version <= RTL_GIGA_MAC_VER_06 ?
7452 "ok" : "ko");
Francois Romieu3b6cf252012-03-08 09:59:04 +01007453
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01007454 if (r8168_check_dash(tp))
Francois Romieu3b6cf252012-03-08 09:59:04 +01007455 rtl8168_driver_start(tp);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007456
Heiner Kallweita92a0842018-01-08 21:39:13 +01007457 if (pci_dev_run_wake(pdev))
7458 pm_runtime_put_sync(&pdev->dev);
7459
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007460 return 0;
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007461
7462err_mdio_unregister:
7463 mdiobus_unregister(tp->mii_bus);
7464 return rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007465}
7466
Linus Torvalds1da177e2005-04-16 15:20:36 -07007467static struct pci_driver rtl8169_pci_driver = {
7468 .name = MODULENAME,
7469 .id_table = rtl8169_pci_tbl,
Francois Romieu3b6cf252012-03-08 09:59:04 +01007470 .probe = rtl_init_one,
Bill Pembertonbaf63292012-12-03 09:23:28 -05007471 .remove = rtl_remove_one,
Francois Romieu1765f952008-09-13 17:21:40 +02007472 .shutdown = rtl_shutdown,
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007473 .driver.pm = RTL8169_PM_OPS,
Linus Torvalds1da177e2005-04-16 15:20:36 -07007474};
7475
Devendra Naga3eeb7da2012-10-26 09:27:42 +00007476module_pci_driver(rtl8169_pci_driver);