blob: 72008e4c8c8ff82b432607b0afee4222dabc85f1 [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
Daniel Vetterbe6a0372015-03-18 10:46:04 +01002 * Copyright © 2008-2015 Intel Corporation
Eric Anholt673a3942008-07-30 12:06:12 -07003 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
David Herrmann0de23972013-07-24 21:07:52 +020029#include <drm/drm_vma_manager.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070031#include "i915_drv.h"
Chris Wilson57822dc2017-02-22 11:40:48 +000032#include "i915_gem_clflush.h"
Yu Zhangeb822892015-02-10 19:05:49 +080033#include "i915_vgpu.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010034#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070035#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010036#include "intel_frontbuffer.h"
Peter Antoine0ccdacf2016-04-13 15:03:25 +010037#include "intel_mocs.h"
Chris Wilson6b5e90f2016-11-14 20:41:05 +000038#include <linux/dma-fence-array.h>
Chris Wilsonfe3288b2017-02-12 17:20:01 +000039#include <linux/kthread.h>
Chris Wilsonc13d87e2016-07-20 09:21:15 +010040#include <linux/reservation.h>
Hugh Dickins5949eac2011-06-27 16:18:18 -070041#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090042#include <linux/slab.h>
Chris Wilson20e49332016-11-22 14:41:21 +000043#include <linux/stop_machine.h>
Eric Anholt673a3942008-07-30 12:06:12 -070044#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080045#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020046#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070047
Chris Wilsonfbbd37b2016-10-28 13:58:42 +010048static void i915_gem_flush_free_objects(struct drm_i915_private *i915);
Chris Wilson61050802012-04-17 15:31:31 +010049
Chris Wilson2c225692013-08-09 12:26:45 +010050static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
51{
Chris Wilsone27ab732017-06-15 13:38:49 +010052 if (obj->cache_dirty)
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +053053 return false;
54
Chris Wilsonb8f55be2017-08-11 12:11:16 +010055 if (!(obj->cache_coherent & I915_BO_CACHE_COHERENT_FOR_WRITE))
Chris Wilson2c225692013-08-09 12:26:45 +010056 return true;
57
58 return obj->pin_display;
59}
60
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +053061static int
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +010062insert_mappable_node(struct i915_ggtt *ggtt,
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +053063 struct drm_mm_node *node, u32 size)
64{
65 memset(node, 0, sizeof(*node));
Chris Wilson4e64e552017-02-02 21:04:38 +000066 return drm_mm_insert_node_in_range(&ggtt->base.mm, node,
67 size, 0, I915_COLOR_UNEVICTABLE,
68 0, ggtt->mappable_end,
69 DRM_MM_INSERT_LOW);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +053070}
71
72static void
73remove_mappable_node(struct drm_mm_node *node)
74{
75 drm_mm_remove_node(node);
76}
77
Chris Wilson73aa8082010-09-30 11:46:12 +010078/* some bookkeeping */
79static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
Chris Wilson3ef7f222016-10-18 13:02:48 +010080 u64 size)
Chris Wilson73aa8082010-09-30 11:46:12 +010081{
Daniel Vetterc20e8352013-07-24 22:40:23 +020082 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010083 dev_priv->mm.object_count++;
84 dev_priv->mm.object_memory += size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020085 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010086}
87
88static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
Chris Wilson3ef7f222016-10-18 13:02:48 +010089 u64 size)
Chris Wilson73aa8082010-09-30 11:46:12 +010090{
Daniel Vetterc20e8352013-07-24 22:40:23 +020091 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010092 dev_priv->mm.object_count--;
93 dev_priv->mm.object_memory -= size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020094 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010095}
96
Chris Wilson21dd3732011-01-26 15:55:56 +000097static int
Daniel Vetter33196de2012-11-14 17:14:05 +010098i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +010099{
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100100 int ret;
101
Chris Wilson4c7d62c2016-10-28 13:58:32 +0100102 might_sleep();
103
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200104 /*
105 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
106 * userspace. If it takes that long something really bad is going on and
107 * we should simply try to bail out and fail as gracefully as possible.
108 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100109 ret = wait_event_interruptible_timeout(error->reset_queue,
Chris Wilson8c185ec2017-03-16 17:13:02 +0000110 !i915_reset_backoff(error),
Chris Wilsonb52992c2016-10-28 13:58:24 +0100111 I915_RESET_TIMEOUT);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200112 if (ret == 0) {
113 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
114 return -EIO;
115 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100116 return ret;
Chris Wilsond98c52c2016-04-13 17:35:05 +0100117 } else {
118 return 0;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200119 }
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100120}
121
Chris Wilson54cf91d2010-11-25 18:00:26 +0000122int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100123{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100124 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100125 int ret;
126
Daniel Vetter33196de2012-11-14 17:14:05 +0100127 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100128 if (ret)
129 return ret;
130
131 ret = mutex_lock_interruptible(&dev->struct_mutex);
132 if (ret)
133 return ret;
134
Chris Wilson76c1dec2010-09-25 11:22:51 +0100135 return 0;
136}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100137
Eric Anholt673a3942008-07-30 12:06:12 -0700138int
Eric Anholt5a125c32008-10-22 21:40:13 -0700139i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000140 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700141{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300142 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen62106b42016-03-18 10:42:57 +0200143 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300144 struct drm_i915_gem_get_aperture *args = data;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100145 struct i915_vma *vma;
Weinan Liff8f7972017-05-31 10:35:52 +0800146 u64 pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700147
Weinan Liff8f7972017-05-31 10:35:52 +0800148 pinned = ggtt->base.reserved;
Chris Wilson73aa8082010-09-30 11:46:12 +0100149 mutex_lock(&dev->struct_mutex);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000150 list_for_each_entry(vma, &ggtt->base.active_list, vm_link)
Chris Wilson20dfbde2016-08-04 16:32:30 +0100151 if (i915_vma_is_pinned(vma))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100152 pinned += vma->node.size;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000153 list_for_each_entry(vma, &ggtt->base.inactive_list, vm_link)
Chris Wilson20dfbde2016-08-04 16:32:30 +0100154 if (i915_vma_is_pinned(vma))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100155 pinned += vma->node.size;
Chris Wilson73aa8082010-09-30 11:46:12 +0100156 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700157
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300158 args->aper_size = ggtt->base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400159 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000160
Eric Anholt5a125c32008-10-22 21:40:13 -0700161 return 0;
162}
163
Chris Wilson03ac84f2016-10-28 13:58:36 +0100164static struct sg_table *
Chris Wilson6a2c4232014-11-04 04:51:40 -0800165i915_gem_object_get_pages_phys(struct drm_i915_gem_object *obj)
Chris Wilson00731152014-05-21 12:42:56 +0100166{
Al Viro93c76a32015-12-04 23:45:44 -0500167 struct address_space *mapping = obj->base.filp->f_mapping;
Chris Wilsondbb43512016-12-07 13:34:11 +0000168 drm_dma_handle_t *phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800169 struct sg_table *st;
170 struct scatterlist *sg;
Chris Wilsondbb43512016-12-07 13:34:11 +0000171 char *vaddr;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800172 int i;
Chris Wilson00731152014-05-21 12:42:56 +0100173
Chris Wilson6a2c4232014-11-04 04:51:40 -0800174 if (WARN_ON(i915_gem_object_needs_bit17_swizzle(obj)))
Chris Wilson03ac84f2016-10-28 13:58:36 +0100175 return ERR_PTR(-EINVAL);
Chris Wilson00731152014-05-21 12:42:56 +0100176
Chris Wilsondbb43512016-12-07 13:34:11 +0000177 /* Always aligning to the object size, allows a single allocation
178 * to handle all possible callers, and given typical object sizes,
179 * the alignment of the buddy allocation will naturally match.
180 */
181 phys = drm_pci_alloc(obj->base.dev,
182 obj->base.size,
183 roundup_pow_of_two(obj->base.size));
184 if (!phys)
185 return ERR_PTR(-ENOMEM);
186
187 vaddr = phys->vaddr;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800188 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
189 struct page *page;
190 char *src;
191
192 page = shmem_read_mapping_page(mapping, i);
Chris Wilsondbb43512016-12-07 13:34:11 +0000193 if (IS_ERR(page)) {
194 st = ERR_CAST(page);
195 goto err_phys;
196 }
Chris Wilson6a2c4232014-11-04 04:51:40 -0800197
198 src = kmap_atomic(page);
199 memcpy(vaddr, src, PAGE_SIZE);
200 drm_clflush_virt_range(vaddr, PAGE_SIZE);
201 kunmap_atomic(src);
202
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300203 put_page(page);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800204 vaddr += PAGE_SIZE;
205 }
206
Chris Wilsonc0336662016-05-06 15:40:21 +0100207 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilson6a2c4232014-11-04 04:51:40 -0800208
209 st = kmalloc(sizeof(*st), GFP_KERNEL);
Chris Wilsondbb43512016-12-07 13:34:11 +0000210 if (!st) {
211 st = ERR_PTR(-ENOMEM);
212 goto err_phys;
213 }
Chris Wilson6a2c4232014-11-04 04:51:40 -0800214
215 if (sg_alloc_table(st, 1, GFP_KERNEL)) {
216 kfree(st);
Chris Wilsondbb43512016-12-07 13:34:11 +0000217 st = ERR_PTR(-ENOMEM);
218 goto err_phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800219 }
220
221 sg = st->sgl;
222 sg->offset = 0;
223 sg->length = obj->base.size;
224
Chris Wilsondbb43512016-12-07 13:34:11 +0000225 sg_dma_address(sg) = phys->busaddr;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800226 sg_dma_len(sg) = obj->base.size;
227
Chris Wilsondbb43512016-12-07 13:34:11 +0000228 obj->phys_handle = phys;
229 return st;
230
231err_phys:
232 drm_pci_free(obj->base.dev, phys);
Chris Wilson03ac84f2016-10-28 13:58:36 +0100233 return st;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800234}
235
Chris Wilsone27ab732017-06-15 13:38:49 +0100236static void __start_cpu_write(struct drm_i915_gem_object *obj)
237{
238 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
239 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
240 if (cpu_write_needs_clflush(obj))
241 obj->cache_dirty = true;
242}
243
Chris Wilson6a2c4232014-11-04 04:51:40 -0800244static void
Chris Wilson2b3c8312016-11-11 14:58:09 +0000245__i915_gem_object_release_shmem(struct drm_i915_gem_object *obj,
Chris Wilsone5facdf2016-12-23 14:57:57 +0000246 struct sg_table *pages,
247 bool needs_clflush)
Chris Wilson6a2c4232014-11-04 04:51:40 -0800248{
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100249 GEM_BUG_ON(obj->mm.madv == __I915_MADV_PURGED);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800250
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100251 if (obj->mm.madv == I915_MADV_DONTNEED)
252 obj->mm.dirty = false;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800253
Chris Wilsone5facdf2016-12-23 14:57:57 +0000254 if (needs_clflush &&
255 (obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0 &&
Chris Wilsonb8f55be2017-08-11 12:11:16 +0100256 !(obj->cache_coherent & I915_BO_CACHE_COHERENT_FOR_READ))
Chris Wilson2b3c8312016-11-11 14:58:09 +0000257 drm_clflush_sg(pages);
Chris Wilson03ac84f2016-10-28 13:58:36 +0100258
Chris Wilsone27ab732017-06-15 13:38:49 +0100259 __start_cpu_write(obj);
Chris Wilson03ac84f2016-10-28 13:58:36 +0100260}
261
262static void
263i915_gem_object_put_pages_phys(struct drm_i915_gem_object *obj,
264 struct sg_table *pages)
265{
Chris Wilsone5facdf2016-12-23 14:57:57 +0000266 __i915_gem_object_release_shmem(obj, pages, false);
Chris Wilson03ac84f2016-10-28 13:58:36 +0100267
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100268 if (obj->mm.dirty) {
Al Viro93c76a32015-12-04 23:45:44 -0500269 struct address_space *mapping = obj->base.filp->f_mapping;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800270 char *vaddr = obj->phys_handle->vaddr;
Chris Wilson00731152014-05-21 12:42:56 +0100271 int i;
272
273 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800274 struct page *page;
275 char *dst;
Chris Wilson00731152014-05-21 12:42:56 +0100276
Chris Wilson6a2c4232014-11-04 04:51:40 -0800277 page = shmem_read_mapping_page(mapping, i);
278 if (IS_ERR(page))
279 continue;
280
281 dst = kmap_atomic(page);
282 drm_clflush_virt_range(vaddr, PAGE_SIZE);
283 memcpy(dst, vaddr, PAGE_SIZE);
284 kunmap_atomic(dst);
285
286 set_page_dirty(page);
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100287 if (obj->mm.madv == I915_MADV_WILLNEED)
Chris Wilson00731152014-05-21 12:42:56 +0100288 mark_page_accessed(page);
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300289 put_page(page);
Chris Wilson00731152014-05-21 12:42:56 +0100290 vaddr += PAGE_SIZE;
291 }
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100292 obj->mm.dirty = false;
Chris Wilson00731152014-05-21 12:42:56 +0100293 }
294
Chris Wilson03ac84f2016-10-28 13:58:36 +0100295 sg_free_table(pages);
296 kfree(pages);
Chris Wilsondbb43512016-12-07 13:34:11 +0000297
298 drm_pci_free(obj->base.dev, obj->phys_handle);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800299}
300
301static void
302i915_gem_object_release_phys(struct drm_i915_gem_object *obj)
303{
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100304 i915_gem_object_unpin_pages(obj);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800305}
306
307static const struct drm_i915_gem_object_ops i915_gem_phys_ops = {
308 .get_pages = i915_gem_object_get_pages_phys,
309 .put_pages = i915_gem_object_put_pages_phys,
310 .release = i915_gem_object_release_phys,
311};
312
Chris Wilson581ab1f2017-02-15 16:39:00 +0000313static const struct drm_i915_gem_object_ops i915_gem_object_ops;
314
Chris Wilson35a96112016-08-14 18:44:40 +0100315int i915_gem_object_unbind(struct drm_i915_gem_object *obj)
Chris Wilsonaa653a62016-08-04 07:52:27 +0100316{
317 struct i915_vma *vma;
318 LIST_HEAD(still_in_list);
Chris Wilson02bef8f2016-08-14 18:44:41 +0100319 int ret;
Chris Wilsonaa653a62016-08-04 07:52:27 +0100320
Chris Wilson02bef8f2016-08-14 18:44:41 +0100321 lockdep_assert_held(&obj->base.dev->struct_mutex);
322
323 /* Closed vma are removed from the obj->vma_list - but they may
324 * still have an active binding on the object. To remove those we
325 * must wait for all rendering to complete to the object (as unbinding
326 * must anyway), and retire the requests.
Chris Wilsonaa653a62016-08-04 07:52:27 +0100327 */
Chris Wilsone95433c2016-10-28 13:58:27 +0100328 ret = i915_gem_object_wait(obj,
329 I915_WAIT_INTERRUPTIBLE |
330 I915_WAIT_LOCKED |
331 I915_WAIT_ALL,
332 MAX_SCHEDULE_TIMEOUT,
333 NULL);
Chris Wilson02bef8f2016-08-14 18:44:41 +0100334 if (ret)
335 return ret;
336
337 i915_gem_retire_requests(to_i915(obj->base.dev));
338
Chris Wilsonaa653a62016-08-04 07:52:27 +0100339 while ((vma = list_first_entry_or_null(&obj->vma_list,
340 struct i915_vma,
341 obj_link))) {
342 list_move_tail(&vma->obj_link, &still_in_list);
343 ret = i915_vma_unbind(vma);
344 if (ret)
345 break;
346 }
347 list_splice(&still_in_list, &obj->vma_list);
348
349 return ret;
350}
351
Chris Wilsone95433c2016-10-28 13:58:27 +0100352static long
353i915_gem_object_wait_fence(struct dma_fence *fence,
354 unsigned int flags,
355 long timeout,
356 struct intel_rps_client *rps)
357{
358 struct drm_i915_gem_request *rq;
359
360 BUILD_BUG_ON(I915_WAIT_INTERRUPTIBLE != 0x1);
361
362 if (test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, &fence->flags))
363 return timeout;
364
365 if (!dma_fence_is_i915(fence))
366 return dma_fence_wait_timeout(fence,
367 flags & I915_WAIT_INTERRUPTIBLE,
368 timeout);
369
370 rq = to_request(fence);
371 if (i915_gem_request_completed(rq))
372 goto out;
373
374 /* This client is about to stall waiting for the GPU. In many cases
375 * this is undesirable and limits the throughput of the system, as
376 * many clients cannot continue processing user input/output whilst
377 * blocked. RPS autotuning may take tens of milliseconds to respond
378 * to the GPU load and thus incurs additional latency for the client.
379 * We can circumvent that by promoting the GPU frequency to maximum
380 * before we wait. This makes the GPU throttle up much more quickly
381 * (good for benchmarks and user experience, e.g. window animations),
382 * but at a cost of spending more power processing the workload
383 * (bad for battery). Not all clients even want their results
384 * immediately and for them we should just let the GPU select its own
385 * frequency to maximise efficiency. To prevent a single client from
386 * forcing the clocks too high for the whole system, we only allow
387 * each client to waitboost once in a busy period.
388 */
389 if (rps) {
390 if (INTEL_GEN(rq->i915) >= 6)
Chris Wilson7b92c1b2017-06-28 13:35:48 +0100391 gen6_rps_boost(rq, rps);
Chris Wilsone95433c2016-10-28 13:58:27 +0100392 else
393 rps = NULL;
394 }
395
396 timeout = i915_wait_request(rq, flags, timeout);
397
398out:
399 if (flags & I915_WAIT_LOCKED && i915_gem_request_completed(rq))
400 i915_gem_request_retire_upto(rq);
401
Chris Wilsone95433c2016-10-28 13:58:27 +0100402 return timeout;
403}
404
405static long
406i915_gem_object_wait_reservation(struct reservation_object *resv,
407 unsigned int flags,
408 long timeout,
409 struct intel_rps_client *rps)
410{
Chris Wilsone54ca972017-02-17 15:13:04 +0000411 unsigned int seq = __read_seqcount_begin(&resv->seq);
Chris Wilsone95433c2016-10-28 13:58:27 +0100412 struct dma_fence *excl;
Chris Wilsone54ca972017-02-17 15:13:04 +0000413 bool prune_fences = false;
Chris Wilsone95433c2016-10-28 13:58:27 +0100414
415 if (flags & I915_WAIT_ALL) {
416 struct dma_fence **shared;
417 unsigned int count, i;
418 int ret;
419
420 ret = reservation_object_get_fences_rcu(resv,
421 &excl, &count, &shared);
422 if (ret)
423 return ret;
424
425 for (i = 0; i < count; i++) {
426 timeout = i915_gem_object_wait_fence(shared[i],
427 flags, timeout,
428 rps);
Chris Wilsond892e932017-02-12 21:53:43 +0000429 if (timeout < 0)
Chris Wilsone95433c2016-10-28 13:58:27 +0100430 break;
431
432 dma_fence_put(shared[i]);
433 }
434
435 for (; i < count; i++)
436 dma_fence_put(shared[i]);
437 kfree(shared);
Chris Wilsone54ca972017-02-17 15:13:04 +0000438
439 prune_fences = count && timeout >= 0;
Chris Wilsone95433c2016-10-28 13:58:27 +0100440 } else {
441 excl = reservation_object_get_excl_rcu(resv);
442 }
443
Chris Wilsone54ca972017-02-17 15:13:04 +0000444 if (excl && timeout >= 0) {
Chris Wilsone95433c2016-10-28 13:58:27 +0100445 timeout = i915_gem_object_wait_fence(excl, flags, timeout, rps);
Chris Wilsone54ca972017-02-17 15:13:04 +0000446 prune_fences = timeout >= 0;
447 }
Chris Wilsone95433c2016-10-28 13:58:27 +0100448
449 dma_fence_put(excl);
450
Chris Wilson03d1cac2017-03-08 13:26:28 +0000451 /* Oportunistically prune the fences iff we know they have *all* been
452 * signaled and that the reservation object has not been changed (i.e.
453 * no new fences have been added).
454 */
Chris Wilsone54ca972017-02-17 15:13:04 +0000455 if (prune_fences && !__read_seqcount_retry(&resv->seq, seq)) {
Chris Wilson03d1cac2017-03-08 13:26:28 +0000456 if (reservation_object_trylock(resv)) {
457 if (!__read_seqcount_retry(&resv->seq, seq))
458 reservation_object_add_excl_fence(resv, NULL);
459 reservation_object_unlock(resv);
460 }
Chris Wilsone54ca972017-02-17 15:13:04 +0000461 }
462
Chris Wilsone95433c2016-10-28 13:58:27 +0100463 return timeout;
464}
465
Chris Wilson6b5e90f2016-11-14 20:41:05 +0000466static void __fence_set_priority(struct dma_fence *fence, int prio)
467{
468 struct drm_i915_gem_request *rq;
469 struct intel_engine_cs *engine;
470
471 if (!dma_fence_is_i915(fence))
472 return;
473
474 rq = to_request(fence);
475 engine = rq->engine;
476 if (!engine->schedule)
477 return;
478
479 engine->schedule(rq, prio);
480}
481
482static void fence_set_priority(struct dma_fence *fence, int prio)
483{
484 /* Recurse once into a fence-array */
485 if (dma_fence_is_array(fence)) {
486 struct dma_fence_array *array = to_dma_fence_array(fence);
487 int i;
488
489 for (i = 0; i < array->num_fences; i++)
490 __fence_set_priority(array->fences[i], prio);
491 } else {
492 __fence_set_priority(fence, prio);
493 }
494}
495
496int
497i915_gem_object_wait_priority(struct drm_i915_gem_object *obj,
498 unsigned int flags,
499 int prio)
500{
501 struct dma_fence *excl;
502
503 if (flags & I915_WAIT_ALL) {
504 struct dma_fence **shared;
505 unsigned int count, i;
506 int ret;
507
508 ret = reservation_object_get_fences_rcu(obj->resv,
509 &excl, &count, &shared);
510 if (ret)
511 return ret;
512
513 for (i = 0; i < count; i++) {
514 fence_set_priority(shared[i], prio);
515 dma_fence_put(shared[i]);
516 }
517
518 kfree(shared);
519 } else {
520 excl = reservation_object_get_excl_rcu(obj->resv);
521 }
522
523 if (excl) {
524 fence_set_priority(excl, prio);
525 dma_fence_put(excl);
526 }
527 return 0;
528}
529
Chris Wilson00e60f22016-08-04 16:32:40 +0100530/**
Chris Wilsone95433c2016-10-28 13:58:27 +0100531 * Waits for rendering to the object to be completed
Chris Wilson00e60f22016-08-04 16:32:40 +0100532 * @obj: i915 gem object
Chris Wilsone95433c2016-10-28 13:58:27 +0100533 * @flags: how to wait (under a lock, for all rendering or just for writes etc)
534 * @timeout: how long to wait
535 * @rps: client (user process) to charge for any waitboosting
Chris Wilson00e60f22016-08-04 16:32:40 +0100536 */
537int
Chris Wilsone95433c2016-10-28 13:58:27 +0100538i915_gem_object_wait(struct drm_i915_gem_object *obj,
539 unsigned int flags,
540 long timeout,
541 struct intel_rps_client *rps)
Chris Wilson00e60f22016-08-04 16:32:40 +0100542{
Chris Wilsone95433c2016-10-28 13:58:27 +0100543 might_sleep();
544#if IS_ENABLED(CONFIG_LOCKDEP)
545 GEM_BUG_ON(debug_locks &&
546 !!lockdep_is_held(&obj->base.dev->struct_mutex) !=
547 !!(flags & I915_WAIT_LOCKED));
548#endif
549 GEM_BUG_ON(timeout < 0);
Chris Wilson00e60f22016-08-04 16:32:40 +0100550
Chris Wilsond07f0e52016-10-28 13:58:44 +0100551 timeout = i915_gem_object_wait_reservation(obj->resv,
552 flags, timeout,
553 rps);
Chris Wilsone95433c2016-10-28 13:58:27 +0100554 return timeout < 0 ? timeout : 0;
Chris Wilson00e60f22016-08-04 16:32:40 +0100555}
556
557static struct intel_rps_client *to_rps_client(struct drm_file *file)
558{
559 struct drm_i915_file_private *fpriv = file->driver_priv;
560
561 return &fpriv->rps;
562}
563
Chris Wilson00731152014-05-21 12:42:56 +0100564static int
565i915_gem_phys_pwrite(struct drm_i915_gem_object *obj,
566 struct drm_i915_gem_pwrite *args,
Chris Wilson03ac84f2016-10-28 13:58:36 +0100567 struct drm_file *file)
Chris Wilson00731152014-05-21 12:42:56 +0100568{
Chris Wilson00731152014-05-21 12:42:56 +0100569 void *vaddr = obj->phys_handle->vaddr + args->offset;
Gustavo Padovan3ed605b2016-04-26 12:32:27 -0300570 char __user *user_data = u64_to_user_ptr(args->data_ptr);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800571
572 /* We manually control the domain here and pretend that it
573 * remains coherent i.e. in the GTT domain, like shmem_pwrite.
574 */
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700575 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Chris Wilson10466d22017-01-06 15:22:38 +0000576 if (copy_from_user(vaddr, user_data, args->size))
577 return -EFAULT;
Chris Wilson00731152014-05-21 12:42:56 +0100578
Chris Wilson6a2c4232014-11-04 04:51:40 -0800579 drm_clflush_virt_range(vaddr, args->size);
Chris Wilson10466d22017-01-06 15:22:38 +0000580 i915_gem_chipset_flush(to_i915(obj->base.dev));
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200581
Chris Wilsond59b21e2017-02-22 11:40:49 +0000582 intel_fb_obj_flush(obj, ORIGIN_CPU);
Chris Wilson10466d22017-01-06 15:22:38 +0000583 return 0;
Chris Wilson00731152014-05-21 12:42:56 +0100584}
585
Tvrtko Ursulin187685c2016-12-01 14:16:36 +0000586void *i915_gem_object_alloc(struct drm_i915_private *dev_priv)
Chris Wilson42dcedd2012-11-15 11:32:30 +0000587{
Chris Wilsonefab6d82015-04-07 16:20:57 +0100588 return kmem_cache_zalloc(dev_priv->objects, GFP_KERNEL);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000589}
590
591void i915_gem_object_free(struct drm_i915_gem_object *obj)
592{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100593 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsonefab6d82015-04-07 16:20:57 +0100594 kmem_cache_free(dev_priv->objects, obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000595}
596
Dave Airlieff72145b2011-02-07 12:16:14 +1000597static int
598i915_gem_create(struct drm_file *file,
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000599 struct drm_i915_private *dev_priv,
Dave Airlieff72145b2011-02-07 12:16:14 +1000600 uint64_t size,
601 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700602{
Chris Wilson05394f32010-11-08 19:18:58 +0000603 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300604 int ret;
605 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700606
Dave Airlieff72145b2011-02-07 12:16:14 +1000607 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200608 if (size == 0)
609 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700610
611 /* Allocate the new object */
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000612 obj = i915_gem_object_create(dev_priv, size);
Chris Wilsonfe3db792016-04-25 13:32:13 +0100613 if (IS_ERR(obj))
614 return PTR_ERR(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700615
Chris Wilson05394f32010-11-08 19:18:58 +0000616 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100617 /* drop reference from allocate - handle holds it now */
Chris Wilsonf0cd5182016-10-28 13:58:43 +0100618 i915_gem_object_put(obj);
Daniel Vetterd861e332013-07-24 23:25:03 +0200619 if (ret)
620 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100621
Dave Airlieff72145b2011-02-07 12:16:14 +1000622 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700623 return 0;
624}
625
Dave Airlieff72145b2011-02-07 12:16:14 +1000626int
627i915_gem_dumb_create(struct drm_file *file,
628 struct drm_device *dev,
629 struct drm_mode_create_dumb *args)
630{
631 /* have to work out size/pitch and return them */
Paulo Zanonide45eaf2013-10-18 18:48:24 -0300632 args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000633 args->size = args->pitch * args->height;
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000634 return i915_gem_create(file, to_i915(dev),
Dave Airlieda6b51d2014-12-24 13:11:17 +1000635 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000636}
637
Chris Wilsone27ab732017-06-15 13:38:49 +0100638static bool gpu_write_needs_clflush(struct drm_i915_gem_object *obj)
639{
640 return !(obj->cache_level == I915_CACHE_NONE ||
641 obj->cache_level == I915_CACHE_WT);
642}
643
Dave Airlieff72145b2011-02-07 12:16:14 +1000644/**
645 * Creates a new mm object and returns a handle to it.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100646 * @dev: drm device pointer
647 * @data: ioctl data blob
648 * @file: drm file pointer
Dave Airlieff72145b2011-02-07 12:16:14 +1000649 */
650int
651i915_gem_create_ioctl(struct drm_device *dev, void *data,
652 struct drm_file *file)
653{
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000654 struct drm_i915_private *dev_priv = to_i915(dev);
Dave Airlieff72145b2011-02-07 12:16:14 +1000655 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200656
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000657 i915_gem_flush_free_objects(dev_priv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100658
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000659 return i915_gem_create(file, dev_priv,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000660 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000661}
662
Chris Wilsonef749212017-04-12 12:01:10 +0100663static inline enum fb_op_origin
664fb_write_origin(struct drm_i915_gem_object *obj, unsigned int domain)
665{
666 return (domain == I915_GEM_DOMAIN_GTT ?
667 obj->frontbuffer_ggtt_origin : ORIGIN_CPU);
668}
669
670static void
671flush_write_domain(struct drm_i915_gem_object *obj, unsigned int flush_domains)
672{
673 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
674
675 if (!(obj->base.write_domain & flush_domains))
676 return;
677
678 /* No actual flushing is required for the GTT write domain. Writes
679 * to it "immediately" go to main memory as far as we know, so there's
680 * no chipset flush. It also doesn't land in render cache.
681 *
682 * However, we do have to enforce the order so that all writes through
683 * the GTT land before any writes to the device, such as updates to
684 * the GATT itself.
685 *
686 * We also have to wait a bit for the writes to land from the GTT.
687 * An uncached read (i.e. mmio) seems to be ideal for the round-trip
688 * timing. This issue has only been observed when switching quickly
689 * between GTT writes and CPU reads from inside the kernel on recent hw,
690 * and it appears to only affect discrete GTT blocks (i.e. on LLC
691 * system agents we cannot reproduce this behaviour).
692 */
693 wmb();
694
695 switch (obj->base.write_domain) {
696 case I915_GEM_DOMAIN_GTT:
697 if (INTEL_GEN(dev_priv) >= 6 && !HAS_LLC(dev_priv)) {
Chris Wilsonb69a7842017-08-29 20:25:46 +0100698 intel_runtime_pm_get(dev_priv);
699 spin_lock_irq(&dev_priv->uncore.lock);
700 POSTING_READ_FW(RING_ACTHD(dev_priv->engine[RCS]->mmio_base));
701 spin_unlock_irq(&dev_priv->uncore.lock);
702 intel_runtime_pm_put(dev_priv);
Chris Wilsonef749212017-04-12 12:01:10 +0100703 }
704
705 intel_fb_obj_flush(obj,
706 fb_write_origin(obj, I915_GEM_DOMAIN_GTT));
707 break;
708
709 case I915_GEM_DOMAIN_CPU:
710 i915_gem_clflush_object(obj, I915_CLFLUSH_SYNC);
711 break;
Chris Wilsone27ab732017-06-15 13:38:49 +0100712
713 case I915_GEM_DOMAIN_RENDER:
714 if (gpu_write_needs_clflush(obj))
715 obj->cache_dirty = true;
716 break;
Chris Wilsonef749212017-04-12 12:01:10 +0100717 }
718
719 obj->base.write_domain = 0;
720}
721
Daniel Vetter8c599672011-12-14 13:57:31 +0100722static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100723__copy_to_user_swizzled(char __user *cpu_vaddr,
724 const char *gpu_vaddr, int gpu_offset,
725 int length)
726{
727 int ret, cpu_offset = 0;
728
729 while (length > 0) {
730 int cacheline_end = ALIGN(gpu_offset + 1, 64);
731 int this_length = min(cacheline_end - gpu_offset, length);
732 int swizzled_gpu_offset = gpu_offset ^ 64;
733
734 ret = __copy_to_user(cpu_vaddr + cpu_offset,
735 gpu_vaddr + swizzled_gpu_offset,
736 this_length);
737 if (ret)
738 return ret + length;
739
740 cpu_offset += this_length;
741 gpu_offset += this_length;
742 length -= this_length;
743 }
744
745 return 0;
746}
747
748static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700749__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
750 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100751 int length)
752{
753 int ret, cpu_offset = 0;
754
755 while (length > 0) {
756 int cacheline_end = ALIGN(gpu_offset + 1, 64);
757 int this_length = min(cacheline_end - gpu_offset, length);
758 int swizzled_gpu_offset = gpu_offset ^ 64;
759
760 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
761 cpu_vaddr + cpu_offset,
762 this_length);
763 if (ret)
764 return ret + length;
765
766 cpu_offset += this_length;
767 gpu_offset += this_length;
768 length -= this_length;
769 }
770
771 return 0;
772}
773
Brad Volkin4c914c02014-02-18 10:15:45 -0800774/*
775 * Pins the specified object's pages and synchronizes the object with
776 * GPU accesses. Sets needs_clflush to non-zero if the caller should
777 * flush the object from the CPU cache.
778 */
779int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
Chris Wilson43394c72016-08-18 17:16:47 +0100780 unsigned int *needs_clflush)
Brad Volkin4c914c02014-02-18 10:15:45 -0800781{
782 int ret;
783
Chris Wilsone95433c2016-10-28 13:58:27 +0100784 lockdep_assert_held(&obj->base.dev->struct_mutex);
Brad Volkin4c914c02014-02-18 10:15:45 -0800785
Chris Wilsone95433c2016-10-28 13:58:27 +0100786 *needs_clflush = 0;
Chris Wilson43394c72016-08-18 17:16:47 +0100787 if (!i915_gem_object_has_struct_page(obj))
788 return -ENODEV;
Brad Volkin4c914c02014-02-18 10:15:45 -0800789
Chris Wilsone95433c2016-10-28 13:58:27 +0100790 ret = i915_gem_object_wait(obj,
791 I915_WAIT_INTERRUPTIBLE |
792 I915_WAIT_LOCKED,
793 MAX_SCHEDULE_TIMEOUT,
794 NULL);
Chris Wilsonc13d87e2016-07-20 09:21:15 +0100795 if (ret)
796 return ret;
797
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100798 ret = i915_gem_object_pin_pages(obj);
Chris Wilson97649512016-08-18 17:16:50 +0100799 if (ret)
800 return ret;
801
Chris Wilsonb8f55be2017-08-11 12:11:16 +0100802 if (obj->cache_coherent & I915_BO_CACHE_COHERENT_FOR_READ ||
803 !static_cpu_has(X86_FEATURE_CLFLUSH)) {
Chris Wilson7f5f95d2017-03-10 00:09:42 +0000804 ret = i915_gem_object_set_to_cpu_domain(obj, false);
805 if (ret)
806 goto err_unpin;
807 else
808 goto out;
809 }
810
Chris Wilsonef749212017-04-12 12:01:10 +0100811 flush_write_domain(obj, ~I915_GEM_DOMAIN_CPU);
Chris Wilsona314d5c2016-08-18 17:16:48 +0100812
Chris Wilson43394c72016-08-18 17:16:47 +0100813 /* If we're not in the cpu read domain, set ourself into the gtt
814 * read domain and manually flush cachelines (if required). This
815 * optimizes for the case when the gpu will dirty the data
816 * anyway again before the next pread happens.
817 */
Chris Wilsone27ab732017-06-15 13:38:49 +0100818 if (!obj->cache_dirty &&
819 !(obj->base.read_domains & I915_GEM_DOMAIN_CPU))
Chris Wilson7f5f95d2017-03-10 00:09:42 +0000820 *needs_clflush = CLFLUSH_BEFORE;
Brad Volkin4c914c02014-02-18 10:15:45 -0800821
Chris Wilson7f5f95d2017-03-10 00:09:42 +0000822out:
Chris Wilson97649512016-08-18 17:16:50 +0100823 /* return with the pages pinned */
Chris Wilson43394c72016-08-18 17:16:47 +0100824 return 0;
Chris Wilson97649512016-08-18 17:16:50 +0100825
826err_unpin:
827 i915_gem_object_unpin_pages(obj);
828 return ret;
Chris Wilson43394c72016-08-18 17:16:47 +0100829}
830
831int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
832 unsigned int *needs_clflush)
833{
834 int ret;
835
Chris Wilsone95433c2016-10-28 13:58:27 +0100836 lockdep_assert_held(&obj->base.dev->struct_mutex);
837
Chris Wilson43394c72016-08-18 17:16:47 +0100838 *needs_clflush = 0;
839 if (!i915_gem_object_has_struct_page(obj))
840 return -ENODEV;
841
Chris Wilsone95433c2016-10-28 13:58:27 +0100842 ret = i915_gem_object_wait(obj,
843 I915_WAIT_INTERRUPTIBLE |
844 I915_WAIT_LOCKED |
845 I915_WAIT_ALL,
846 MAX_SCHEDULE_TIMEOUT,
847 NULL);
Chris Wilson43394c72016-08-18 17:16:47 +0100848 if (ret)
849 return ret;
850
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100851 ret = i915_gem_object_pin_pages(obj);
Chris Wilson97649512016-08-18 17:16:50 +0100852 if (ret)
853 return ret;
854
Chris Wilsonb8f55be2017-08-11 12:11:16 +0100855 if (obj->cache_coherent & I915_BO_CACHE_COHERENT_FOR_WRITE ||
856 !static_cpu_has(X86_FEATURE_CLFLUSH)) {
Chris Wilson7f5f95d2017-03-10 00:09:42 +0000857 ret = i915_gem_object_set_to_cpu_domain(obj, true);
858 if (ret)
859 goto err_unpin;
860 else
861 goto out;
862 }
863
Chris Wilsonef749212017-04-12 12:01:10 +0100864 flush_write_domain(obj, ~I915_GEM_DOMAIN_CPU);
Chris Wilsona314d5c2016-08-18 17:16:48 +0100865
Chris Wilson43394c72016-08-18 17:16:47 +0100866 /* If we're not in the cpu write domain, set ourself into the
867 * gtt write domain and manually flush cachelines (as required).
868 * This optimizes for the case when the gpu will use the data
869 * right away and we therefore have to clflush anyway.
870 */
Chris Wilsone27ab732017-06-15 13:38:49 +0100871 if (!obj->cache_dirty) {
Chris Wilson7f5f95d2017-03-10 00:09:42 +0000872 *needs_clflush |= CLFLUSH_AFTER;
Chris Wilson43394c72016-08-18 17:16:47 +0100873
Chris Wilsone27ab732017-06-15 13:38:49 +0100874 /*
875 * Same trick applies to invalidate partially written
876 * cachelines read before writing.
877 */
878 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU))
879 *needs_clflush |= CLFLUSH_BEFORE;
880 }
Chris Wilson43394c72016-08-18 17:16:47 +0100881
Chris Wilson7f5f95d2017-03-10 00:09:42 +0000882out:
Chris Wilson43394c72016-08-18 17:16:47 +0100883 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100884 obj->mm.dirty = true;
Chris Wilson97649512016-08-18 17:16:50 +0100885 /* return with the pages pinned */
Chris Wilson43394c72016-08-18 17:16:47 +0100886 return 0;
Chris Wilson97649512016-08-18 17:16:50 +0100887
888err_unpin:
889 i915_gem_object_unpin_pages(obj);
890 return ret;
Brad Volkin4c914c02014-02-18 10:15:45 -0800891}
892
Daniel Vetter23c18c72012-03-25 19:47:42 +0200893static void
894shmem_clflush_swizzled_range(char *addr, unsigned long length,
895 bool swizzled)
896{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200897 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200898 unsigned long start = (unsigned long) addr;
899 unsigned long end = (unsigned long) addr + length;
900
901 /* For swizzling simply ensure that we always flush both
902 * channels. Lame, but simple and it works. Swizzled
903 * pwrite/pread is far from a hotpath - current userspace
904 * doesn't use it at all. */
905 start = round_down(start, 128);
906 end = round_up(end, 128);
907
908 drm_clflush_virt_range((void *)start, end - start);
909 } else {
910 drm_clflush_virt_range(addr, length);
911 }
912
913}
914
Daniel Vetterd174bd62012-03-25 19:47:40 +0200915/* Only difference to the fast-path function is that this can handle bit17
916 * and uses non-atomic copy and kmap functions. */
917static int
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100918shmem_pread_slow(struct page *page, int offset, int length,
Daniel Vetterd174bd62012-03-25 19:47:40 +0200919 char __user *user_data,
920 bool page_do_bit17_swizzling, bool needs_clflush)
921{
922 char *vaddr;
923 int ret;
924
925 vaddr = kmap(page);
926 if (needs_clflush)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100927 shmem_clflush_swizzled_range(vaddr + offset, length,
Daniel Vetter23c18c72012-03-25 19:47:42 +0200928 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200929
930 if (page_do_bit17_swizzling)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100931 ret = __copy_to_user_swizzled(user_data, vaddr, offset, length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200932 else
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100933 ret = __copy_to_user(user_data, vaddr + offset, length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200934 kunmap(page);
935
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100936 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200937}
938
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100939static int
940shmem_pread(struct page *page, int offset, int length, char __user *user_data,
941 bool page_do_bit17_swizzling, bool needs_clflush)
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530942{
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100943 int ret;
944
945 ret = -ENODEV;
946 if (!page_do_bit17_swizzling) {
947 char *vaddr = kmap_atomic(page);
948
949 if (needs_clflush)
950 drm_clflush_virt_range(vaddr + offset, length);
951 ret = __copy_to_user_inatomic(user_data, vaddr + offset, length);
952 kunmap_atomic(vaddr);
953 }
954 if (ret == 0)
955 return 0;
956
957 return shmem_pread_slow(page, offset, length, user_data,
958 page_do_bit17_swizzling, needs_clflush);
959}
960
961static int
962i915_gem_shmem_pread(struct drm_i915_gem_object *obj,
963 struct drm_i915_gem_pread *args)
964{
965 char __user *user_data;
966 u64 remain;
967 unsigned int obj_do_bit17_swizzling;
968 unsigned int needs_clflush;
969 unsigned int idx, offset;
970 int ret;
971
972 obj_do_bit17_swizzling = 0;
973 if (i915_gem_object_needs_bit17_swizzle(obj))
974 obj_do_bit17_swizzling = BIT(17);
975
976 ret = mutex_lock_interruptible(&obj->base.dev->struct_mutex);
977 if (ret)
978 return ret;
979
980 ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
981 mutex_unlock(&obj->base.dev->struct_mutex);
982 if (ret)
983 return ret;
984
985 remain = args->size;
986 user_data = u64_to_user_ptr(args->data_ptr);
987 offset = offset_in_page(args->offset);
988 for (idx = args->offset >> PAGE_SHIFT; remain; idx++) {
989 struct page *page = i915_gem_object_get_page(obj, idx);
990 int length;
991
992 length = remain;
993 if (offset + length > PAGE_SIZE)
994 length = PAGE_SIZE - offset;
995
996 ret = shmem_pread(page, offset, length, user_data,
997 page_to_phys(page) & obj_do_bit17_swizzling,
998 needs_clflush);
999 if (ret)
1000 break;
1001
1002 remain -= length;
1003 user_data += length;
1004 offset = 0;
1005 }
1006
1007 i915_gem_obj_finish_shmem_access(obj);
1008 return ret;
1009}
1010
1011static inline bool
1012gtt_user_read(struct io_mapping *mapping,
1013 loff_t base, int offset,
1014 char __user *user_data, int length)
1015{
Ville Syrjäläafe722b2017-09-01 20:12:52 +03001016 void __iomem *vaddr;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001017 unsigned long unwritten;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301018
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301019 /* We can use the cpu mem copy function because this is X86. */
Ville Syrjäläafe722b2017-09-01 20:12:52 +03001020 vaddr = io_mapping_map_atomic_wc(mapping, base);
1021 unwritten = __copy_to_user_inatomic(user_data,
1022 (void __force *)vaddr + offset,
1023 length);
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001024 io_mapping_unmap_atomic(vaddr);
1025 if (unwritten) {
Ville Syrjäläafe722b2017-09-01 20:12:52 +03001026 vaddr = io_mapping_map_wc(mapping, base, PAGE_SIZE);
1027 unwritten = copy_to_user(user_data,
1028 (void __force *)vaddr + offset,
1029 length);
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001030 io_mapping_unmap(vaddr);
1031 }
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301032 return unwritten;
1033}
1034
1035static int
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001036i915_gem_gtt_pread(struct drm_i915_gem_object *obj,
1037 const struct drm_i915_gem_pread *args)
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301038{
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001039 struct drm_i915_private *i915 = to_i915(obj->base.dev);
1040 struct i915_ggtt *ggtt = &i915->ggtt;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301041 struct drm_mm_node node;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001042 struct i915_vma *vma;
1043 void __user *user_data;
1044 u64 remain, offset;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301045 int ret;
1046
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001047 ret = mutex_lock_interruptible(&i915->drm.struct_mutex);
1048 if (ret)
1049 return ret;
1050
1051 intel_runtime_pm_get(i915);
1052 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0,
1053 PIN_MAPPABLE | PIN_NONBLOCK);
Chris Wilson18034582016-08-18 17:16:45 +01001054 if (!IS_ERR(vma)) {
1055 node.start = i915_ggtt_offset(vma);
1056 node.allocated = false;
Chris Wilson49ef5292016-08-18 17:17:00 +01001057 ret = i915_vma_put_fence(vma);
Chris Wilson18034582016-08-18 17:16:45 +01001058 if (ret) {
1059 i915_vma_unpin(vma);
1060 vma = ERR_PTR(ret);
1061 }
1062 }
Chris Wilson058d88c2016-08-15 10:49:06 +01001063 if (IS_ERR(vma)) {
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001064 ret = insert_mappable_node(ggtt, &node, PAGE_SIZE);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301065 if (ret)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001066 goto out_unlock;
1067 GEM_BUG_ON(!node.allocated);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301068 }
1069
1070 ret = i915_gem_object_set_to_gtt_domain(obj, false);
1071 if (ret)
1072 goto out_unpin;
1073
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001074 mutex_unlock(&i915->drm.struct_mutex);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301075
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001076 user_data = u64_to_user_ptr(args->data_ptr);
1077 remain = args->size;
1078 offset = args->offset;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301079
1080 while (remain > 0) {
1081 /* Operation in this page
1082 *
1083 * page_base = page offset within aperture
1084 * page_offset = offset within page
1085 * page_length = bytes to copy for this page
1086 */
1087 u32 page_base = node.start;
1088 unsigned page_offset = offset_in_page(offset);
1089 unsigned page_length = PAGE_SIZE - page_offset;
1090 page_length = remain < page_length ? remain : page_length;
1091 if (node.allocated) {
1092 wmb();
1093 ggtt->base.insert_page(&ggtt->base,
1094 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001095 node.start, I915_CACHE_NONE, 0);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301096 wmb();
1097 } else {
1098 page_base += offset & PAGE_MASK;
1099 }
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001100
1101 if (gtt_user_read(&ggtt->mappable, page_base, page_offset,
1102 user_data, page_length)) {
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301103 ret = -EFAULT;
1104 break;
1105 }
1106
1107 remain -= page_length;
1108 user_data += page_length;
1109 offset += page_length;
1110 }
1111
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001112 mutex_lock(&i915->drm.struct_mutex);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301113out_unpin:
1114 if (node.allocated) {
1115 wmb();
1116 ggtt->base.clear_range(&ggtt->base,
Michał Winiarski4fb84d92016-10-13 14:02:40 +02001117 node.start, node.size);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301118 remove_mappable_node(&node);
1119 } else {
Chris Wilson058d88c2016-08-15 10:49:06 +01001120 i915_vma_unpin(vma);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301121 }
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001122out_unlock:
1123 intel_runtime_pm_put(i915);
1124 mutex_unlock(&i915->drm.struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +01001125
Eric Anholteb014592009-03-10 11:44:52 -07001126 return ret;
1127}
1128
Eric Anholt673a3942008-07-30 12:06:12 -07001129/**
1130 * Reads data from the object referenced by handle.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001131 * @dev: drm device pointer
1132 * @data: ioctl data blob
1133 * @file: drm file pointer
Eric Anholt673a3942008-07-30 12:06:12 -07001134 *
1135 * On error, the contents of *data are undefined.
1136 */
1137int
1138i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001139 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001140{
1141 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001142 struct drm_i915_gem_object *obj;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001143 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001144
Chris Wilson51311d02010-11-17 09:10:42 +00001145 if (args->size == 0)
1146 return 0;
1147
1148 if (!access_ok(VERIFY_WRITE,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001149 u64_to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001150 args->size))
1151 return -EFAULT;
1152
Chris Wilson03ac0642016-07-20 13:31:51 +01001153 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001154 if (!obj)
1155 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001156
Chris Wilson7dcd2492010-09-26 20:21:44 +01001157 /* Bounds check source. */
Matthew Auld966d5bf2016-12-13 20:32:22 +00001158 if (range_overflows_t(u64, args->offset, args->size, obj->base.size)) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001159 ret = -EINVAL;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001160 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001161 }
1162
Chris Wilsondb53a302011-02-03 11:57:46 +00001163 trace_i915_gem_object_pread(obj, args->offset, args->size);
1164
Chris Wilsone95433c2016-10-28 13:58:27 +01001165 ret = i915_gem_object_wait(obj,
1166 I915_WAIT_INTERRUPTIBLE,
1167 MAX_SCHEDULE_TIMEOUT,
1168 to_rps_client(file));
Chris Wilson258a5ed2016-08-05 10:14:16 +01001169 if (ret)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001170 goto out;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001171
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001172 ret = i915_gem_object_pin_pages(obj);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001173 if (ret)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001174 goto out;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001175
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001176 ret = i915_gem_shmem_pread(obj, args);
Chris Wilson9c870d02016-10-24 13:42:15 +01001177 if (ret == -EFAULT || ret == -ENODEV)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001178 ret = i915_gem_gtt_pread(obj, args);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301179
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001180 i915_gem_object_unpin_pages(obj);
1181out:
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001182 i915_gem_object_put(obj);
Eric Anholteb014592009-03-10 11:44:52 -07001183 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001184}
1185
Keith Packard0839ccb2008-10-30 19:38:48 -07001186/* This is the fast write path which cannot handle
1187 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -07001188 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -07001189
Chris Wilsonfe115622016-10-28 13:58:40 +01001190static inline bool
1191ggtt_write(struct io_mapping *mapping,
1192 loff_t base, int offset,
1193 char __user *user_data, int length)
Keith Packard0839ccb2008-10-30 19:38:48 -07001194{
Ville Syrjäläafe722b2017-09-01 20:12:52 +03001195 void __iomem *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -07001196 unsigned long unwritten;
1197
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -07001198 /* We can use the cpu mem copy function because this is X86. */
Ville Syrjäläafe722b2017-09-01 20:12:52 +03001199 vaddr = io_mapping_map_atomic_wc(mapping, base);
1200 unwritten = __copy_from_user_inatomic_nocache((void __force *)vaddr + offset,
Keith Packard0839ccb2008-10-30 19:38:48 -07001201 user_data, length);
Chris Wilsonfe115622016-10-28 13:58:40 +01001202 io_mapping_unmap_atomic(vaddr);
1203 if (unwritten) {
Ville Syrjäläafe722b2017-09-01 20:12:52 +03001204 vaddr = io_mapping_map_wc(mapping, base, PAGE_SIZE);
1205 unwritten = copy_from_user((void __force *)vaddr + offset,
1206 user_data, length);
Chris Wilsonfe115622016-10-28 13:58:40 +01001207 io_mapping_unmap(vaddr);
1208 }
Keith Packard0839ccb2008-10-30 19:38:48 -07001209
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001210 return unwritten;
1211}
1212
Eric Anholt3de09aa2009-03-09 09:42:23 -07001213/**
1214 * This is the fast pwrite path, where we copy the data directly from the
1215 * user into the GTT, uncached.
Chris Wilsonfe115622016-10-28 13:58:40 +01001216 * @obj: i915 GEM object
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001217 * @args: pwrite arguments structure
Eric Anholt3de09aa2009-03-09 09:42:23 -07001218 */
Eric Anholt673a3942008-07-30 12:06:12 -07001219static int
Chris Wilsonfe115622016-10-28 13:58:40 +01001220i915_gem_gtt_pwrite_fast(struct drm_i915_gem_object *obj,
1221 const struct drm_i915_gem_pwrite *args)
Eric Anholt673a3942008-07-30 12:06:12 -07001222{
Chris Wilsonfe115622016-10-28 13:58:40 +01001223 struct drm_i915_private *i915 = to_i915(obj->base.dev);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301224 struct i915_ggtt *ggtt = &i915->ggtt;
1225 struct drm_mm_node node;
Chris Wilsonfe115622016-10-28 13:58:40 +01001226 struct i915_vma *vma;
1227 u64 remain, offset;
1228 void __user *user_data;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301229 int ret;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301230
Chris Wilsonfe115622016-10-28 13:58:40 +01001231 ret = mutex_lock_interruptible(&i915->drm.struct_mutex);
1232 if (ret)
1233 return ret;
Daniel Vetter935aaa62012-03-25 19:47:35 +02001234
Chris Wilson9c870d02016-10-24 13:42:15 +01001235 intel_runtime_pm_get(i915);
Chris Wilson058d88c2016-08-15 10:49:06 +01001236 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0,
Chris Wilsonde895082016-08-04 16:32:34 +01001237 PIN_MAPPABLE | PIN_NONBLOCK);
Chris Wilson18034582016-08-18 17:16:45 +01001238 if (!IS_ERR(vma)) {
1239 node.start = i915_ggtt_offset(vma);
1240 node.allocated = false;
Chris Wilson49ef5292016-08-18 17:17:00 +01001241 ret = i915_vma_put_fence(vma);
Chris Wilson18034582016-08-18 17:16:45 +01001242 if (ret) {
1243 i915_vma_unpin(vma);
1244 vma = ERR_PTR(ret);
1245 }
1246 }
Chris Wilson058d88c2016-08-15 10:49:06 +01001247 if (IS_ERR(vma)) {
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001248 ret = insert_mappable_node(ggtt, &node, PAGE_SIZE);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301249 if (ret)
Chris Wilsonfe115622016-10-28 13:58:40 +01001250 goto out_unlock;
1251 GEM_BUG_ON(!node.allocated);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301252 }
Daniel Vetter935aaa62012-03-25 19:47:35 +02001253
1254 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1255 if (ret)
1256 goto out_unpin;
1257
Chris Wilsonfe115622016-10-28 13:58:40 +01001258 mutex_unlock(&i915->drm.struct_mutex);
1259
Chris Wilsonb19482d2016-08-18 17:16:43 +01001260 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -02001261
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301262 user_data = u64_to_user_ptr(args->data_ptr);
1263 offset = args->offset;
1264 remain = args->size;
1265 while (remain) {
Eric Anholt673a3942008-07-30 12:06:12 -07001266 /* Operation in this page
1267 *
Keith Packard0839ccb2008-10-30 19:38:48 -07001268 * page_base = page offset within aperture
1269 * page_offset = offset within page
1270 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -07001271 */
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301272 u32 page_base = node.start;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001273 unsigned int page_offset = offset_in_page(offset);
1274 unsigned int page_length = PAGE_SIZE - page_offset;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301275 page_length = remain < page_length ? remain : page_length;
1276 if (node.allocated) {
1277 wmb(); /* flush the write before we modify the GGTT */
1278 ggtt->base.insert_page(&ggtt->base,
1279 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
1280 node.start, I915_CACHE_NONE, 0);
1281 wmb(); /* flush modifications to the GGTT (insert_page) */
1282 } else {
1283 page_base += offset & PAGE_MASK;
1284 }
Keith Packard0839ccb2008-10-30 19:38:48 -07001285 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -07001286 * source page isn't available. Return the error and we'll
1287 * retry in the slow path.
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301288 * If the object is non-shmem backed, we retry again with the
1289 * path that handles page fault.
Keith Packard0839ccb2008-10-30 19:38:48 -07001290 */
Chris Wilsonfe115622016-10-28 13:58:40 +01001291 if (ggtt_write(&ggtt->mappable, page_base, page_offset,
1292 user_data, page_length)) {
1293 ret = -EFAULT;
1294 break;
Daniel Vetter935aaa62012-03-25 19:47:35 +02001295 }
Eric Anholt673a3942008-07-30 12:06:12 -07001296
Keith Packard0839ccb2008-10-30 19:38:48 -07001297 remain -= page_length;
1298 user_data += page_length;
1299 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -07001300 }
Chris Wilsond59b21e2017-02-22 11:40:49 +00001301 intel_fb_obj_flush(obj, ORIGIN_CPU);
Chris Wilsonfe115622016-10-28 13:58:40 +01001302
1303 mutex_lock(&i915->drm.struct_mutex);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001304out_unpin:
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301305 if (node.allocated) {
1306 wmb();
1307 ggtt->base.clear_range(&ggtt->base,
Michał Winiarski4fb84d92016-10-13 14:02:40 +02001308 node.start, node.size);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301309 remove_mappable_node(&node);
1310 } else {
Chris Wilson058d88c2016-08-15 10:49:06 +01001311 i915_vma_unpin(vma);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301312 }
Chris Wilsonfe115622016-10-28 13:58:40 +01001313out_unlock:
Chris Wilson9c870d02016-10-24 13:42:15 +01001314 intel_runtime_pm_put(i915);
Chris Wilsonfe115622016-10-28 13:58:40 +01001315 mutex_unlock(&i915->drm.struct_mutex);
Eric Anholt3de09aa2009-03-09 09:42:23 -07001316 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001317}
1318
Eric Anholt673a3942008-07-30 12:06:12 -07001319static int
Chris Wilsonfe115622016-10-28 13:58:40 +01001320shmem_pwrite_slow(struct page *page, int offset, int length,
Daniel Vetterd174bd62012-03-25 19:47:40 +02001321 char __user *user_data,
1322 bool page_do_bit17_swizzling,
1323 bool needs_clflush_before,
1324 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -07001325{
Daniel Vetterd174bd62012-03-25 19:47:40 +02001326 char *vaddr;
1327 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001328
Daniel Vetterd174bd62012-03-25 19:47:40 +02001329 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +02001330 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Chris Wilsonfe115622016-10-28 13:58:40 +01001331 shmem_clflush_swizzled_range(vaddr + offset, length,
Daniel Vetter23c18c72012-03-25 19:47:42 +02001332 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001333 if (page_do_bit17_swizzling)
Chris Wilsonfe115622016-10-28 13:58:40 +01001334 ret = __copy_from_user_swizzled(vaddr, offset, user_data,
1335 length);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001336 else
Chris Wilsonfe115622016-10-28 13:58:40 +01001337 ret = __copy_from_user(vaddr + offset, user_data, length);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001338 if (needs_clflush_after)
Chris Wilsonfe115622016-10-28 13:58:40 +01001339 shmem_clflush_swizzled_range(vaddr + offset, length,
Daniel Vetter23c18c72012-03-25 19:47:42 +02001340 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001341 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001342
Chris Wilson755d2212012-09-04 21:02:55 +01001343 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -07001344}
1345
Chris Wilsonfe115622016-10-28 13:58:40 +01001346/* Per-page copy function for the shmem pwrite fastpath.
1347 * Flushes invalid cachelines before writing to the target if
1348 * needs_clflush_before is set and flushes out any written cachelines after
1349 * writing if needs_clflush is set.
1350 */
Eric Anholt40123c12009-03-09 13:42:30 -07001351static int
Chris Wilsonfe115622016-10-28 13:58:40 +01001352shmem_pwrite(struct page *page, int offset, int len, char __user *user_data,
1353 bool page_do_bit17_swizzling,
1354 bool needs_clflush_before,
1355 bool needs_clflush_after)
Eric Anholt40123c12009-03-09 13:42:30 -07001356{
Chris Wilsonfe115622016-10-28 13:58:40 +01001357 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001358
Chris Wilsonfe115622016-10-28 13:58:40 +01001359 ret = -ENODEV;
1360 if (!page_do_bit17_swizzling) {
1361 char *vaddr = kmap_atomic(page);
1362
1363 if (needs_clflush_before)
1364 drm_clflush_virt_range(vaddr + offset, len);
1365 ret = __copy_from_user_inatomic(vaddr + offset, user_data, len);
1366 if (needs_clflush_after)
1367 drm_clflush_virt_range(vaddr + offset, len);
1368
1369 kunmap_atomic(vaddr);
1370 }
1371 if (ret == 0)
1372 return ret;
1373
1374 return shmem_pwrite_slow(page, offset, len, user_data,
1375 page_do_bit17_swizzling,
1376 needs_clflush_before,
1377 needs_clflush_after);
1378}
1379
1380static int
1381i915_gem_shmem_pwrite(struct drm_i915_gem_object *obj,
1382 const struct drm_i915_gem_pwrite *args)
1383{
1384 struct drm_i915_private *i915 = to_i915(obj->base.dev);
1385 void __user *user_data;
1386 u64 remain;
1387 unsigned int obj_do_bit17_swizzling;
1388 unsigned int partial_cacheline_write;
1389 unsigned int needs_clflush;
1390 unsigned int offset, idx;
1391 int ret;
1392
1393 ret = mutex_lock_interruptible(&i915->drm.struct_mutex);
Chris Wilson43394c72016-08-18 17:16:47 +01001394 if (ret)
1395 return ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001396
Chris Wilsonfe115622016-10-28 13:58:40 +01001397 ret = i915_gem_obj_prepare_shmem_write(obj, &needs_clflush);
1398 mutex_unlock(&i915->drm.struct_mutex);
1399 if (ret)
1400 return ret;
1401
1402 obj_do_bit17_swizzling = 0;
1403 if (i915_gem_object_needs_bit17_swizzle(obj))
1404 obj_do_bit17_swizzling = BIT(17);
1405
1406 /* If we don't overwrite a cacheline completely we need to be
1407 * careful to have up-to-date data by first clflushing. Don't
1408 * overcomplicate things and flush the entire patch.
1409 */
1410 partial_cacheline_write = 0;
1411 if (needs_clflush & CLFLUSH_BEFORE)
1412 partial_cacheline_write = boot_cpu_data.x86_clflush_size - 1;
1413
Chris Wilson43394c72016-08-18 17:16:47 +01001414 user_data = u64_to_user_ptr(args->data_ptr);
Chris Wilson43394c72016-08-18 17:16:47 +01001415 remain = args->size;
Chris Wilsonfe115622016-10-28 13:58:40 +01001416 offset = offset_in_page(args->offset);
1417 for (idx = args->offset >> PAGE_SHIFT; remain; idx++) {
1418 struct page *page = i915_gem_object_get_page(obj, idx);
1419 int length;
Eric Anholt40123c12009-03-09 13:42:30 -07001420
Chris Wilsonfe115622016-10-28 13:58:40 +01001421 length = remain;
1422 if (offset + length > PAGE_SIZE)
1423 length = PAGE_SIZE - offset;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001424
Chris Wilsonfe115622016-10-28 13:58:40 +01001425 ret = shmem_pwrite(page, offset, length, user_data,
1426 page_to_phys(page) & obj_do_bit17_swizzling,
1427 (offset | length) & partial_cacheline_write,
1428 needs_clflush & CLFLUSH_AFTER);
1429 if (ret)
Chris Wilson9da3da62012-06-01 15:20:22 +01001430 break;
1431
Chris Wilsonfe115622016-10-28 13:58:40 +01001432 remain -= length;
1433 user_data += length;
1434 offset = 0;
Eric Anholt40123c12009-03-09 13:42:30 -07001435 }
1436
Chris Wilsond59b21e2017-02-22 11:40:49 +00001437 intel_fb_obj_flush(obj, ORIGIN_CPU);
Chris Wilsonfe115622016-10-28 13:58:40 +01001438 i915_gem_obj_finish_shmem_access(obj);
Eric Anholt40123c12009-03-09 13:42:30 -07001439 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001440}
1441
1442/**
1443 * Writes data to the object referenced by handle.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001444 * @dev: drm device
1445 * @data: ioctl data blob
1446 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001447 *
1448 * On error, the contents of the buffer that were to be modified are undefined.
1449 */
1450int
1451i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001452 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001453{
1454 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001455 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +00001456 int ret;
1457
1458 if (args->size == 0)
1459 return 0;
1460
1461 if (!access_ok(VERIFY_READ,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001462 u64_to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001463 args->size))
1464 return -EFAULT;
1465
Chris Wilson03ac0642016-07-20 13:31:51 +01001466 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001467 if (!obj)
1468 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001469
Chris Wilson7dcd2492010-09-26 20:21:44 +01001470 /* Bounds check destination. */
Matthew Auld966d5bf2016-12-13 20:32:22 +00001471 if (range_overflows_t(u64, args->offset, args->size, obj->base.size)) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001472 ret = -EINVAL;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001473 goto err;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001474 }
1475
Chris Wilsondb53a302011-02-03 11:57:46 +00001476 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
1477
Chris Wilson7c55e2c2017-03-07 12:03:38 +00001478 ret = -ENODEV;
1479 if (obj->ops->pwrite)
1480 ret = obj->ops->pwrite(obj, args);
1481 if (ret != -ENODEV)
1482 goto err;
1483
Chris Wilsone95433c2016-10-28 13:58:27 +01001484 ret = i915_gem_object_wait(obj,
1485 I915_WAIT_INTERRUPTIBLE |
1486 I915_WAIT_ALL,
1487 MAX_SCHEDULE_TIMEOUT,
1488 to_rps_client(file));
Chris Wilson258a5ed2016-08-05 10:14:16 +01001489 if (ret)
1490 goto err;
1491
Chris Wilsonfe115622016-10-28 13:58:40 +01001492 ret = i915_gem_object_pin_pages(obj);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001493 if (ret)
Chris Wilsonfe115622016-10-28 13:58:40 +01001494 goto err;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001495
Daniel Vetter935aaa62012-03-25 19:47:35 +02001496 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -07001497 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1498 * it would end up going through the fenced access, and we'll get
1499 * different detiling behavior between reading and writing.
1500 * pread/pwrite currently are reading and writing from the CPU
1501 * perspective, requiring manual detiling by the client.
1502 */
Chris Wilson6eae0052016-06-20 15:05:52 +01001503 if (!i915_gem_object_has_struct_page(obj) ||
Chris Wilson9c870d02016-10-24 13:42:15 +01001504 cpu_write_needs_clflush(obj))
Daniel Vetter935aaa62012-03-25 19:47:35 +02001505 /* Note that the gtt paths might fail with non-page-backed user
1506 * pointers (e.g. gtt mappings when moving data between
Chris Wilson9c870d02016-10-24 13:42:15 +01001507 * textures). Fallback to the shmem path in that case.
1508 */
Chris Wilsonfe115622016-10-28 13:58:40 +01001509 ret = i915_gem_gtt_pwrite_fast(obj, args);
Eric Anholt673a3942008-07-30 12:06:12 -07001510
Chris Wilsond1054ee2016-07-16 18:42:36 +01001511 if (ret == -EFAULT || ret == -ENOSPC) {
Chris Wilson6a2c4232014-11-04 04:51:40 -08001512 if (obj->phys_handle)
1513 ret = i915_gem_phys_pwrite(obj, args, file);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301514 else
Chris Wilsonfe115622016-10-28 13:58:40 +01001515 ret = i915_gem_shmem_pwrite(obj, args);
Chris Wilson6a2c4232014-11-04 04:51:40 -08001516 }
Daniel Vetter5c0480f2011-12-14 13:57:30 +01001517
Chris Wilsonfe115622016-10-28 13:58:40 +01001518 i915_gem_object_unpin_pages(obj);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001519err:
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001520 i915_gem_object_put(obj);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001521 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001522}
1523
Chris Wilson40e62d52016-10-28 13:58:41 +01001524static void i915_gem_object_bump_inactive_ggtt(struct drm_i915_gem_object *obj)
1525{
1526 struct drm_i915_private *i915;
1527 struct list_head *list;
1528 struct i915_vma *vma;
1529
1530 list_for_each_entry(vma, &obj->vma_list, obj_link) {
1531 if (!i915_vma_is_ggtt(vma))
Chris Wilson28f412e2016-12-23 14:57:55 +00001532 break;
Chris Wilson40e62d52016-10-28 13:58:41 +01001533
1534 if (i915_vma_is_active(vma))
1535 continue;
1536
1537 if (!drm_mm_node_allocated(&vma->node))
1538 continue;
1539
1540 list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
1541 }
1542
1543 i915 = to_i915(obj->base.dev);
1544 list = obj->bind_count ? &i915->mm.bound_list : &i915->mm.unbound_list;
Joonas Lahtinen56cea322016-11-02 12:16:04 +02001545 list_move_tail(&obj->global_link, list);
Chris Wilson40e62d52016-10-28 13:58:41 +01001546}
1547
Eric Anholt673a3942008-07-30 12:06:12 -07001548/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001549 * Called when user space prepares to use an object with the CPU, either
1550 * through the mmap ioctl's mapping or a GTT mapping.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001551 * @dev: drm device
1552 * @data: ioctl data blob
1553 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001554 */
1555int
1556i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001557 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001558{
1559 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001560 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001561 uint32_t read_domains = args->read_domains;
1562 uint32_t write_domain = args->write_domain;
Chris Wilson40e62d52016-10-28 13:58:41 +01001563 int err;
Eric Anholt673a3942008-07-30 12:06:12 -07001564
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001565 /* Only handle setting domains to types used by the CPU. */
Chris Wilsonb8f90962016-08-05 10:14:07 +01001566 if ((write_domain | read_domains) & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001567 return -EINVAL;
1568
1569 /* Having something in the write domain implies it's in the read
1570 * domain, and only that read domain. Enforce that in the request.
1571 */
1572 if (write_domain != 0 && read_domains != write_domain)
1573 return -EINVAL;
1574
Chris Wilson03ac0642016-07-20 13:31:51 +01001575 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001576 if (!obj)
1577 return -ENOENT;
Jesse Barnes652c3932009-08-17 13:31:43 -07001578
Chris Wilson3236f572012-08-24 09:35:09 +01001579 /* Try to flush the object off the GPU without holding the lock.
1580 * We will repeat the flush holding the lock in the normal manner
1581 * to catch cases where we are gazumped.
1582 */
Chris Wilson40e62d52016-10-28 13:58:41 +01001583 err = i915_gem_object_wait(obj,
Chris Wilsone95433c2016-10-28 13:58:27 +01001584 I915_WAIT_INTERRUPTIBLE |
1585 (write_domain ? I915_WAIT_ALL : 0),
1586 MAX_SCHEDULE_TIMEOUT,
1587 to_rps_client(file));
Chris Wilson40e62d52016-10-28 13:58:41 +01001588 if (err)
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001589 goto out;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001590
Chris Wilson40e62d52016-10-28 13:58:41 +01001591 /* Flush and acquire obj->pages so that we are coherent through
1592 * direct access in memory with previous cached writes through
1593 * shmemfs and that our cache domain tracking remains valid.
1594 * For example, if the obj->filp was moved to swap without us
1595 * being notified and releasing the pages, we would mistakenly
1596 * continue to assume that the obj remained out of the CPU cached
1597 * domain.
1598 */
1599 err = i915_gem_object_pin_pages(obj);
1600 if (err)
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001601 goto out;
Chris Wilson40e62d52016-10-28 13:58:41 +01001602
1603 err = i915_mutex_lock_interruptible(dev);
1604 if (err)
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001605 goto out_unpin;
Chris Wilson3236f572012-08-24 09:35:09 +01001606
Chris Wilsone22d8e32017-04-12 12:01:11 +01001607 if (read_domains & I915_GEM_DOMAIN_WC)
1608 err = i915_gem_object_set_to_wc_domain(obj, write_domain);
1609 else if (read_domains & I915_GEM_DOMAIN_GTT)
1610 err = i915_gem_object_set_to_gtt_domain(obj, write_domain);
Chris Wilson43566de2015-01-02 16:29:29 +05301611 else
Chris Wilsone22d8e32017-04-12 12:01:11 +01001612 err = i915_gem_object_set_to_cpu_domain(obj, write_domain);
Chris Wilson40e62d52016-10-28 13:58:41 +01001613
1614 /* And bump the LRU for this access */
1615 i915_gem_object_bump_inactive_ggtt(obj);
1616
1617 mutex_unlock(&dev->struct_mutex);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001618
Daniel Vetter031b6982015-06-26 19:35:16 +02001619 if (write_domain != 0)
Chris Wilsonef749212017-04-12 12:01:10 +01001620 intel_fb_obj_invalidate(obj,
1621 fb_write_origin(obj, write_domain));
Daniel Vetter031b6982015-06-26 19:35:16 +02001622
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001623out_unpin:
Chris Wilson40e62d52016-10-28 13:58:41 +01001624 i915_gem_object_unpin_pages(obj);
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001625out:
1626 i915_gem_object_put(obj);
Chris Wilson40e62d52016-10-28 13:58:41 +01001627 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07001628}
1629
1630/**
1631 * Called when user space has done writes to this buffer
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001632 * @dev: drm device
1633 * @data: ioctl data blob
1634 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001635 */
1636int
1637i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001638 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001639{
1640 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001641 struct drm_i915_gem_object *obj;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001642
Chris Wilson03ac0642016-07-20 13:31:51 +01001643 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilsonc21724c2016-08-05 10:14:19 +01001644 if (!obj)
1645 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001646
Eric Anholt673a3942008-07-30 12:06:12 -07001647 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson5a97bcc2017-02-22 11:40:46 +00001648 i915_gem_object_flush_if_display(obj);
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001649 i915_gem_object_put(obj);
Chris Wilson5a97bcc2017-02-22 11:40:46 +00001650
1651 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001652}
1653
1654/**
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001655 * i915_gem_mmap_ioctl - Maps the contents of an object, returning the address
1656 * it is mapped to.
1657 * @dev: drm device
1658 * @data: ioctl data blob
1659 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001660 *
1661 * While the mapping holds a reference on the contents of the object, it doesn't
1662 * imply a ref on the object itself.
Daniel Vetter34367382014-10-16 12:28:18 +02001663 *
1664 * IMPORTANT:
1665 *
1666 * DRM driver writers who look a this function as an example for how to do GEM
1667 * mmap support, please don't implement mmap support like here. The modern way
1668 * to implement DRM mmap support is with an mmap offset ioctl (like
1669 * i915_gem_mmap_gtt) and then using the mmap syscall on the DRM fd directly.
1670 * That way debug tooling like valgrind will understand what's going on, hiding
1671 * the mmap call in a driver private ioctl will break that. The i915 driver only
1672 * does cpu mmaps this way because we didn't know better.
Eric Anholt673a3942008-07-30 12:06:12 -07001673 */
1674int
1675i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001676 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001677{
1678 struct drm_i915_gem_mmap *args = data;
Chris Wilson03ac0642016-07-20 13:31:51 +01001679 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001680 unsigned long addr;
1681
Akash Goel1816f922015-01-02 16:29:30 +05301682 if (args->flags & ~(I915_MMAP_WC))
1683 return -EINVAL;
1684
Borislav Petkov568a58e2016-03-29 17:42:01 +02001685 if (args->flags & I915_MMAP_WC && !boot_cpu_has(X86_FEATURE_PAT))
Akash Goel1816f922015-01-02 16:29:30 +05301686 return -ENODEV;
1687
Chris Wilson03ac0642016-07-20 13:31:51 +01001688 obj = i915_gem_object_lookup(file, args->handle);
1689 if (!obj)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001690 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001691
Daniel Vetter1286ff72012-05-10 15:25:09 +02001692 /* prime objects have no backing filp to GEM mmap
1693 * pages from.
1694 */
Chris Wilson03ac0642016-07-20 13:31:51 +01001695 if (!obj->base.filp) {
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001696 i915_gem_object_put(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001697 return -EINVAL;
1698 }
1699
Chris Wilson03ac0642016-07-20 13:31:51 +01001700 addr = vm_mmap(obj->base.filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001701 PROT_READ | PROT_WRITE, MAP_SHARED,
1702 args->offset);
Akash Goel1816f922015-01-02 16:29:30 +05301703 if (args->flags & I915_MMAP_WC) {
1704 struct mm_struct *mm = current->mm;
1705 struct vm_area_struct *vma;
1706
Michal Hocko80a89a52016-05-23 16:26:11 -07001707 if (down_write_killable(&mm->mmap_sem)) {
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001708 i915_gem_object_put(obj);
Michal Hocko80a89a52016-05-23 16:26:11 -07001709 return -EINTR;
1710 }
Akash Goel1816f922015-01-02 16:29:30 +05301711 vma = find_vma(mm, addr);
1712 if (vma)
1713 vma->vm_page_prot =
1714 pgprot_writecombine(vm_get_page_prot(vma->vm_flags));
1715 else
1716 addr = -ENOMEM;
1717 up_write(&mm->mmap_sem);
Chris Wilsonaeecc962016-06-17 14:46:39 -03001718
1719 /* This may race, but that's ok, it only gets set */
Chris Wilson50349242016-08-18 17:17:04 +01001720 WRITE_ONCE(obj->frontbuffer_ggtt_origin, ORIGIN_CPU);
Akash Goel1816f922015-01-02 16:29:30 +05301721 }
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001722 i915_gem_object_put(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001723 if (IS_ERR((void *)addr))
1724 return addr;
1725
1726 args->addr_ptr = (uint64_t) addr;
1727
1728 return 0;
1729}
1730
Chris Wilson03af84f2016-08-18 17:17:01 +01001731static unsigned int tile_row_pages(struct drm_i915_gem_object *obj)
1732{
Chris Wilson6649a0b2017-01-09 16:16:08 +00001733 return i915_gem_object_get_tile_row_size(obj) >> PAGE_SHIFT;
Chris Wilson03af84f2016-08-18 17:17:01 +01001734}
1735
Jesse Barnesde151cf2008-11-12 10:03:55 -08001736/**
Chris Wilson4cc69072016-08-25 19:05:19 +01001737 * i915_gem_mmap_gtt_version - report the current feature set for GTT mmaps
1738 *
1739 * A history of the GTT mmap interface:
1740 *
1741 * 0 - Everything had to fit into the GTT. Both parties of a memcpy had to
1742 * aligned and suitable for fencing, and still fit into the available
1743 * mappable space left by the pinned display objects. A classic problem
1744 * we called the page-fault-of-doom where we would ping-pong between
1745 * two objects that could not fit inside the GTT and so the memcpy
1746 * would page one object in at the expense of the other between every
1747 * single byte.
1748 *
1749 * 1 - Objects can be any size, and have any compatible fencing (X Y, or none
1750 * as set via i915_gem_set_tiling() [DRM_I915_GEM_SET_TILING]). If the
1751 * object is too large for the available space (or simply too large
1752 * for the mappable aperture!), a view is created instead and faulted
1753 * into userspace. (This view is aligned and sized appropriately for
1754 * fenced access.)
1755 *
Chris Wilsone22d8e32017-04-12 12:01:11 +01001756 * 2 - Recognise WC as a separate cache domain so that we can flush the
1757 * delayed writes via GTT before performing direct access via WC.
1758 *
Chris Wilson4cc69072016-08-25 19:05:19 +01001759 * Restrictions:
1760 *
1761 * * snoopable objects cannot be accessed via the GTT. It can cause machine
1762 * hangs on some architectures, corruption on others. An attempt to service
1763 * a GTT page fault from a snoopable object will generate a SIGBUS.
1764 *
1765 * * the object must be able to fit into RAM (physical memory, though no
1766 * limited to the mappable aperture).
1767 *
1768 *
1769 * Caveats:
1770 *
1771 * * a new GTT page fault will synchronize rendering from the GPU and flush
1772 * all data to system memory. Subsequent access will not be synchronized.
1773 *
1774 * * all mappings are revoked on runtime device suspend.
1775 *
1776 * * there are only 8, 16 or 32 fence registers to share between all users
1777 * (older machines require fence register for display and blitter access
1778 * as well). Contention of the fence registers will cause the previous users
1779 * to be unmapped and any new access will generate new page faults.
1780 *
1781 * * running out of memory while servicing a fault may generate a SIGBUS,
1782 * rather than the expected SIGSEGV.
1783 */
1784int i915_gem_mmap_gtt_version(void)
1785{
Chris Wilsone22d8e32017-04-12 12:01:11 +01001786 return 2;
Chris Wilson4cc69072016-08-25 19:05:19 +01001787}
1788
Chris Wilson2d4281b2017-01-10 09:56:32 +00001789static inline struct i915_ggtt_view
1790compute_partial_view(struct drm_i915_gem_object *obj,
Chris Wilson2d4281b2017-01-10 09:56:32 +00001791 pgoff_t page_offset,
1792 unsigned int chunk)
1793{
1794 struct i915_ggtt_view view;
1795
1796 if (i915_gem_object_is_tiled(obj))
1797 chunk = roundup(chunk, tile_row_pages(obj));
1798
Chris Wilson2d4281b2017-01-10 09:56:32 +00001799 view.type = I915_GGTT_VIEW_PARTIAL;
Chris Wilson8bab11932017-01-14 00:28:25 +00001800 view.partial.offset = rounddown(page_offset, chunk);
1801 view.partial.size =
Chris Wilson2d4281b2017-01-10 09:56:32 +00001802 min_t(unsigned int, chunk,
Chris Wilson8bab11932017-01-14 00:28:25 +00001803 (obj->base.size >> PAGE_SHIFT) - view.partial.offset);
Chris Wilson2d4281b2017-01-10 09:56:32 +00001804
1805 /* If the partial covers the entire object, just create a normal VMA. */
1806 if (chunk >= obj->base.size >> PAGE_SHIFT)
1807 view.type = I915_GGTT_VIEW_NORMAL;
1808
1809 return view;
1810}
1811
Chris Wilson4cc69072016-08-25 19:05:19 +01001812/**
Jesse Barnesde151cf2008-11-12 10:03:55 -08001813 * i915_gem_fault - fault a page into the GTT
Geliang Tangd9072a32015-09-15 05:58:44 -07001814 * @vmf: fault info
Jesse Barnesde151cf2008-11-12 10:03:55 -08001815 *
1816 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1817 * from userspace. The fault handler takes care of binding the object to
1818 * the GTT (if needed), allocating and programming a fence register (again,
1819 * only if needed based on whether the old reg is still valid or the object
1820 * is tiled) and inserting a new PTE into the faulting process.
1821 *
1822 * Note that the faulting process may involve evicting existing objects
1823 * from the GTT and/or fence registers to make room. So performance may
1824 * suffer if the GTT working set is large or there are few fence registers
1825 * left.
Chris Wilson4cc69072016-08-25 19:05:19 +01001826 *
1827 * The current feature set supported by i915_gem_fault() and thus GTT mmaps
1828 * is exposed via I915_PARAM_MMAP_GTT_VERSION (see i915_gem_mmap_gtt_version).
Jesse Barnesde151cf2008-11-12 10:03:55 -08001829 */
Dave Jiang11bac802017-02-24 14:56:41 -08001830int i915_gem_fault(struct vm_fault *vmf)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001831{
Chris Wilson03af84f2016-08-18 17:17:01 +01001832#define MIN_CHUNK_PAGES ((1 << 20) >> PAGE_SHIFT) /* 1 MiB */
Dave Jiang11bac802017-02-24 14:56:41 -08001833 struct vm_area_struct *area = vmf->vma;
Chris Wilson058d88c2016-08-15 10:49:06 +01001834 struct drm_i915_gem_object *obj = to_intel_bo(area->vm_private_data);
Chris Wilson05394f32010-11-08 19:18:58 +00001835 struct drm_device *dev = obj->base.dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001836 struct drm_i915_private *dev_priv = to_i915(dev);
1837 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001838 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Chris Wilson058d88c2016-08-15 10:49:06 +01001839 struct i915_vma *vma;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001840 pgoff_t page_offset;
Chris Wilson82118872016-08-18 17:17:05 +01001841 unsigned int flags;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001842 int ret;
Paulo Zanonif65c9162013-11-27 18:20:34 -02001843
Jesse Barnesde151cf2008-11-12 10:03:55 -08001844 /* We don't use vmf->pgoff since that has the fake offset */
Jan Kara1a29d852016-12-14 15:07:01 -08001845 page_offset = (vmf->address - area->vm_start) >> PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001846
Chris Wilsondb53a302011-02-03 11:57:46 +00001847 trace_i915_gem_object_fault(obj, page_offset, true, write);
1848
Chris Wilson6e4930f2014-02-07 18:37:06 -02001849 /* Try to flush the object off the GPU first without holding the lock.
Chris Wilsonb8f90962016-08-05 10:14:07 +01001850 * Upon acquiring the lock, we will perform our sanity checks and then
Chris Wilson6e4930f2014-02-07 18:37:06 -02001851 * repeat the flush holding the lock in the normal manner to catch cases
1852 * where we are gazumped.
1853 */
Chris Wilsone95433c2016-10-28 13:58:27 +01001854 ret = i915_gem_object_wait(obj,
1855 I915_WAIT_INTERRUPTIBLE,
1856 MAX_SCHEDULE_TIMEOUT,
1857 NULL);
Chris Wilson6e4930f2014-02-07 18:37:06 -02001858 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001859 goto err;
1860
Chris Wilson40e62d52016-10-28 13:58:41 +01001861 ret = i915_gem_object_pin_pages(obj);
1862 if (ret)
1863 goto err;
1864
Chris Wilsonb8f90962016-08-05 10:14:07 +01001865 intel_runtime_pm_get(dev_priv);
1866
1867 ret = i915_mutex_lock_interruptible(dev);
1868 if (ret)
1869 goto err_rpm;
Chris Wilson6e4930f2014-02-07 18:37:06 -02001870
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001871 /* Access to snoopable pages through the GTT is incoherent. */
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00001872 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev_priv)) {
Chris Wilsonddeff6e2014-05-28 16:16:41 +01001873 ret = -EFAULT;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001874 goto err_unlock;
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001875 }
1876
Chris Wilson82118872016-08-18 17:17:05 +01001877 /* If the object is smaller than a couple of partial vma, it is
1878 * not worth only creating a single partial vma - we may as well
1879 * clear enough space for the full object.
1880 */
1881 flags = PIN_MAPPABLE;
1882 if (obj->base.size > 2 * MIN_CHUNK_PAGES << PAGE_SHIFT)
1883 flags |= PIN_NONBLOCK | PIN_NONFAULT;
1884
Chris Wilsona61007a2016-08-18 17:17:02 +01001885 /* Now pin it into the GTT as needed */
Chris Wilson82118872016-08-18 17:17:05 +01001886 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0, flags);
Chris Wilsona61007a2016-08-18 17:17:02 +01001887 if (IS_ERR(vma)) {
Chris Wilsona61007a2016-08-18 17:17:02 +01001888 /* Use a partial view if it is bigger than available space */
Chris Wilson2d4281b2017-01-10 09:56:32 +00001889 struct i915_ggtt_view view =
Chris Wilson8201c1f2017-01-10 09:56:33 +00001890 compute_partial_view(obj, page_offset, MIN_CHUNK_PAGES);
Chris Wilsonaa136d92016-08-18 17:17:03 +01001891
Chris Wilson50349242016-08-18 17:17:04 +01001892 /* Userspace is now writing through an untracked VMA, abandon
1893 * all hope that the hardware is able to track future writes.
1894 */
1895 obj->frontbuffer_ggtt_origin = ORIGIN_CPU;
1896
Chris Wilsona61007a2016-08-18 17:17:02 +01001897 vma = i915_gem_object_ggtt_pin(obj, &view, 0, 0, PIN_MAPPABLE);
1898 }
Chris Wilson058d88c2016-08-15 10:49:06 +01001899 if (IS_ERR(vma)) {
1900 ret = PTR_ERR(vma);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001901 goto err_unlock;
Chris Wilson058d88c2016-08-15 10:49:06 +01001902 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001903
Chris Wilsonc9839302012-11-20 10:45:17 +00001904 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1905 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001906 goto err_unpin;
Chris Wilsonc9839302012-11-20 10:45:17 +00001907
Chris Wilson49ef5292016-08-18 17:17:00 +01001908 ret = i915_vma_get_fence(vma);
Chris Wilsonc9839302012-11-20 10:45:17 +00001909 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001910 goto err_unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001911
Chris Wilson275f0392016-10-24 13:42:14 +01001912 /* Mark as being mmapped into userspace for later revocation */
Chris Wilson9c870d02016-10-24 13:42:15 +01001913 assert_rpm_wakelock_held(dev_priv);
Chris Wilson275f0392016-10-24 13:42:14 +01001914 if (list_empty(&obj->userfault_link))
1915 list_add(&obj->userfault_link, &dev_priv->mm.userfault_list);
Chris Wilson275f0392016-10-24 13:42:14 +01001916
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001917 /* Finally, remap it using the new GTT offset */
Chris Wilsonc58305a2016-08-19 16:54:28 +01001918 ret = remap_io_mapping(area,
Chris Wilson8bab11932017-01-14 00:28:25 +00001919 area->vm_start + (vma->ggtt_view.partial.offset << PAGE_SHIFT),
Chris Wilsonc58305a2016-08-19 16:54:28 +01001920 (ggtt->mappable_base + vma->node.start) >> PAGE_SHIFT,
1921 min_t(u64, vma->size, area->vm_end - area->vm_start),
1922 &ggtt->mappable);
Chris Wilsona61007a2016-08-18 17:17:02 +01001923
Chris Wilsonb8f90962016-08-05 10:14:07 +01001924err_unpin:
Chris Wilson058d88c2016-08-15 10:49:06 +01001925 __i915_vma_unpin(vma);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001926err_unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001927 mutex_unlock(&dev->struct_mutex);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001928err_rpm:
1929 intel_runtime_pm_put(dev_priv);
Chris Wilson40e62d52016-10-28 13:58:41 +01001930 i915_gem_object_unpin_pages(obj);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001931err:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001932 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001933 case -EIO:
Daniel Vetter2232f032014-09-04 09:36:18 +02001934 /*
1935 * We eat errors when the gpu is terminally wedged to avoid
1936 * userspace unduly crashing (gl has no provisions for mmaps to
1937 * fail). But any other -EIO isn't ours (e.g. swap in failure)
1938 * and so needs to be reported.
1939 */
1940 if (!i915_terminally_wedged(&dev_priv->gpu_error)) {
Paulo Zanonif65c9162013-11-27 18:20:34 -02001941 ret = VM_FAULT_SIGBUS;
1942 break;
1943 }
Chris Wilson045e7692010-11-07 09:18:22 +00001944 case -EAGAIN:
Daniel Vetter571c6082013-09-12 17:57:28 +02001945 /*
1946 * EAGAIN means the gpu is hung and we'll wait for the error
1947 * handler to reset everything when re-faulting in
1948 * i915_mutex_lock_interruptible.
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001949 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001950 case 0:
1951 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001952 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001953 case -EBUSY:
1954 /*
1955 * EBUSY is ok: this just means that another thread
1956 * already did the job.
1957 */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001958 ret = VM_FAULT_NOPAGE;
1959 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001960 case -ENOMEM:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001961 ret = VM_FAULT_OOM;
1962 break;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001963 case -ENOSPC:
Chris Wilson45d67812014-01-31 11:34:57 +00001964 case -EFAULT:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001965 ret = VM_FAULT_SIGBUS;
1966 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001967 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001968 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Paulo Zanonif65c9162013-11-27 18:20:34 -02001969 ret = VM_FAULT_SIGBUS;
1970 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001971 }
Paulo Zanonif65c9162013-11-27 18:20:34 -02001972 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001973}
1974
1975/**
Chris Wilson901782b2009-07-10 08:18:50 +01001976 * i915_gem_release_mmap - remove physical page mappings
1977 * @obj: obj in question
1978 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001979 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001980 * relinquish ownership of the pages back to the system.
1981 *
1982 * It is vital that we remove the page mapping if we have mapped a tiled
1983 * object through the GTT and then lose the fence register due to
1984 * resource pressure. Similarly if the object has been moved out of the
1985 * aperture, than pages mapped into userspace must be revoked. Removing the
1986 * mapping will then trigger a page fault on the next user access, allowing
1987 * fixup by i915_gem_fault().
1988 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001989void
Chris Wilson05394f32010-11-08 19:18:58 +00001990i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001991{
Chris Wilson275f0392016-10-24 13:42:14 +01001992 struct drm_i915_private *i915 = to_i915(obj->base.dev);
Chris Wilson275f0392016-10-24 13:42:14 +01001993
Chris Wilson349f2cc2016-04-13 17:35:12 +01001994 /* Serialisation between user GTT access and our code depends upon
1995 * revoking the CPU's PTE whilst the mutex is held. The next user
1996 * pagefault then has to wait until we release the mutex.
Chris Wilson9c870d02016-10-24 13:42:15 +01001997 *
1998 * Note that RPM complicates somewhat by adding an additional
1999 * requirement that operations to the GGTT be made holding the RPM
2000 * wakeref.
Chris Wilson349f2cc2016-04-13 17:35:12 +01002001 */
Chris Wilson275f0392016-10-24 13:42:14 +01002002 lockdep_assert_held(&i915->drm.struct_mutex);
Chris Wilson9c870d02016-10-24 13:42:15 +01002003 intel_runtime_pm_get(i915);
Chris Wilson349f2cc2016-04-13 17:35:12 +01002004
Chris Wilson3594a3e2016-10-24 13:42:16 +01002005 if (list_empty(&obj->userfault_link))
Chris Wilson9c870d02016-10-24 13:42:15 +01002006 goto out;
Chris Wilson901782b2009-07-10 08:18:50 +01002007
Chris Wilson3594a3e2016-10-24 13:42:16 +01002008 list_del_init(&obj->userfault_link);
David Herrmann6796cb12014-01-03 14:24:19 +01002009 drm_vma_node_unmap(&obj->base.vma_node,
2010 obj->base.dev->anon_inode->i_mapping);
Chris Wilson349f2cc2016-04-13 17:35:12 +01002011
2012 /* Ensure that the CPU's PTE are revoked and there are not outstanding
2013 * memory transactions from userspace before we return. The TLB
2014 * flushing implied above by changing the PTE above *should* be
2015 * sufficient, an extra barrier here just provides us with a bit
2016 * of paranoid documentation about our requirement to serialise
2017 * memory writes before touching registers / GSM.
2018 */
2019 wmb();
Chris Wilson9c870d02016-10-24 13:42:15 +01002020
2021out:
2022 intel_runtime_pm_put(i915);
Chris Wilson901782b2009-07-10 08:18:50 +01002023}
2024
Chris Wilson7c108fd2016-10-24 13:42:18 +01002025void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv)
Chris Wilsoneedd10f2014-06-16 08:57:44 +01002026{
Chris Wilson3594a3e2016-10-24 13:42:16 +01002027 struct drm_i915_gem_object *obj, *on;
Chris Wilson7c108fd2016-10-24 13:42:18 +01002028 int i;
Chris Wilsoneedd10f2014-06-16 08:57:44 +01002029
Chris Wilson3594a3e2016-10-24 13:42:16 +01002030 /*
2031 * Only called during RPM suspend. All users of the userfault_list
2032 * must be holding an RPM wakeref to ensure that this can not
2033 * run concurrently with themselves (and use the struct_mutex for
2034 * protection between themselves).
2035 */
2036
2037 list_for_each_entry_safe(obj, on,
2038 &dev_priv->mm.userfault_list, userfault_link) {
Chris Wilson275f0392016-10-24 13:42:14 +01002039 list_del_init(&obj->userfault_link);
Chris Wilson275f0392016-10-24 13:42:14 +01002040 drm_vma_node_unmap(&obj->base.vma_node,
2041 obj->base.dev->anon_inode->i_mapping);
Chris Wilson275f0392016-10-24 13:42:14 +01002042 }
Chris Wilson7c108fd2016-10-24 13:42:18 +01002043
2044 /* The fence will be lost when the device powers down. If any were
2045 * in use by hardware (i.e. they are pinned), we should not be powering
2046 * down! All other fences will be reacquired by the user upon waking.
2047 */
2048 for (i = 0; i < dev_priv->num_fence_regs; i++) {
2049 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
2050
Chris Wilsone0ec3ec2017-02-03 12:57:17 +00002051 /* Ideally we want to assert that the fence register is not
2052 * live at this point (i.e. that no piece of code will be
2053 * trying to write through fence + GTT, as that both violates
2054 * our tracking of activity and associated locking/barriers,
2055 * but also is illegal given that the hw is powered down).
2056 *
2057 * Previously we used reg->pin_count as a "liveness" indicator.
2058 * That is not sufficient, and we need a more fine-grained
2059 * tool if we want to have a sanity check here.
2060 */
Chris Wilson7c108fd2016-10-24 13:42:18 +01002061
2062 if (!reg->vma)
2063 continue;
2064
2065 GEM_BUG_ON(!list_empty(&reg->vma->obj->userfault_link));
2066 reg->dirty = true;
2067 }
Chris Wilsoneedd10f2014-06-16 08:57:44 +01002068}
2069
Chris Wilsond8cb5082012-08-11 15:41:03 +01002070static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
2071{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002072 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002073 int err;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002074
Chris Wilsonf3f61842016-08-05 10:14:14 +01002075 err = drm_gem_create_mmap_offset(&obj->base);
Chris Wilsonb42a13d2017-01-06 15:22:40 +00002076 if (likely(!err))
Chris Wilsonf3f61842016-08-05 10:14:14 +01002077 return 0;
Daniel Vetterda494d72012-12-20 15:11:16 +01002078
Chris Wilsonb42a13d2017-01-06 15:22:40 +00002079 /* Attempt to reap some mmap space from dead objects */
2080 do {
2081 err = i915_gem_wait_for_idle(dev_priv, I915_WAIT_INTERRUPTIBLE);
2082 if (err)
2083 break;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002084
Chris Wilsonb42a13d2017-01-06 15:22:40 +00002085 i915_gem_drain_freed_objects(dev_priv);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002086 err = drm_gem_create_mmap_offset(&obj->base);
Chris Wilsonb42a13d2017-01-06 15:22:40 +00002087 if (!err)
2088 break;
2089
2090 } while (flush_delayed_work(&dev_priv->gt.retire_work));
Daniel Vetterda494d72012-12-20 15:11:16 +01002091
Chris Wilsonf3f61842016-08-05 10:14:14 +01002092 return err;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002093}
2094
2095static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
2096{
Chris Wilsond8cb5082012-08-11 15:41:03 +01002097 drm_gem_free_mmap_offset(&obj->base);
2098}
2099
Dave Airlieda6b51d2014-12-24 13:11:17 +10002100int
Dave Airlieff72145b2011-02-07 12:16:14 +10002101i915_gem_mmap_gtt(struct drm_file *file,
2102 struct drm_device *dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +10002103 uint32_t handle,
Dave Airlieff72145b2011-02-07 12:16:14 +10002104 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002105{
Chris Wilson05394f32010-11-08 19:18:58 +00002106 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002107 int ret;
2108
Chris Wilson03ac0642016-07-20 13:31:51 +01002109 obj = i915_gem_object_lookup(file, handle);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002110 if (!obj)
2111 return -ENOENT;
Chris Wilsonab182822009-09-22 18:46:17 +01002112
Chris Wilsond8cb5082012-08-11 15:41:03 +01002113 ret = i915_gem_object_create_mmap_offset(obj);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002114 if (ret == 0)
2115 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002116
Chris Wilsonf0cd5182016-10-28 13:58:43 +01002117 i915_gem_object_put(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002118 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002119}
2120
Dave Airlieff72145b2011-02-07 12:16:14 +10002121/**
2122 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
2123 * @dev: DRM device
2124 * @data: GTT mapping ioctl data
2125 * @file: GEM object info
2126 *
2127 * Simply returns the fake offset to userspace so it can mmap it.
2128 * The mmap call will end up in drm_gem_mmap(), which will set things
2129 * up so we can get faults in the handler above.
2130 *
2131 * The fault handler will take care of binding the object into the GTT
2132 * (since it may have been evicted to make room for something), allocating
2133 * a fence register, and mapping the appropriate aperture address into
2134 * userspace.
2135 */
2136int
2137i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2138 struct drm_file *file)
2139{
2140 struct drm_i915_gem_mmap_gtt *args = data;
2141
Dave Airlieda6b51d2014-12-24 13:11:17 +10002142 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
Dave Airlieff72145b2011-02-07 12:16:14 +10002143}
2144
Daniel Vetter225067e2012-08-20 10:23:20 +02002145/* Immediately discard the backing storage */
2146static void
2147i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01002148{
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002149 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002150
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002151 if (obj->base.filp == NULL)
2152 return;
2153
Daniel Vetter225067e2012-08-20 10:23:20 +02002154 /* Our goal here is to return as much of the memory as
2155 * is possible back to the system as we are called from OOM.
2156 * To do this we must instruct the shmfs to drop all of its
2157 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01002158 */
Chris Wilson55372522014-03-25 13:23:06 +00002159 shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002160 obj->mm.madv = __I915_MADV_PURGED;
Chris Wilson4e5462e2017-03-07 13:20:31 +00002161 obj->mm.pages = ERR_PTR(-EFAULT);
Chris Wilsone5281cc2010-10-28 13:45:36 +01002162}
Chris Wilsone5281cc2010-10-28 13:45:36 +01002163
Chris Wilson55372522014-03-25 13:23:06 +00002164/* Try to discard unwanted pages */
Chris Wilson03ac84f2016-10-28 13:58:36 +01002165void __i915_gem_object_invalidate(struct drm_i915_gem_object *obj)
Daniel Vetter225067e2012-08-20 10:23:20 +02002166{
Chris Wilson55372522014-03-25 13:23:06 +00002167 struct address_space *mapping;
2168
Chris Wilson1233e2d2016-10-28 13:58:37 +01002169 lockdep_assert_held(&obj->mm.lock);
2170 GEM_BUG_ON(obj->mm.pages);
2171
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002172 switch (obj->mm.madv) {
Chris Wilson55372522014-03-25 13:23:06 +00002173 case I915_MADV_DONTNEED:
2174 i915_gem_object_truncate(obj);
2175 case __I915_MADV_PURGED:
2176 return;
2177 }
2178
2179 if (obj->base.filp == NULL)
2180 return;
2181
Al Viro93c76a32015-12-04 23:45:44 -05002182 mapping = obj->base.filp->f_mapping,
Chris Wilson55372522014-03-25 13:23:06 +00002183 invalidate_mapping_pages(mapping, 0, (loff_t)-1);
Chris Wilsone5281cc2010-10-28 13:45:36 +01002184}
2185
Chris Wilson5cdf5882010-09-27 15:51:07 +01002186static void
Chris Wilson03ac84f2016-10-28 13:58:36 +01002187i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj,
2188 struct sg_table *pages)
Eric Anholt673a3942008-07-30 12:06:12 -07002189{
Dave Gordon85d12252016-05-20 11:54:06 +01002190 struct sgt_iter sgt_iter;
2191 struct page *page;
Daniel Vetter1286ff72012-05-10 15:25:09 +02002192
Chris Wilsone5facdf2016-12-23 14:57:57 +00002193 __i915_gem_object_release_shmem(obj, pages, true);
Eric Anholt856fa192009-03-19 14:10:50 -07002194
Chris Wilson03ac84f2016-10-28 13:58:36 +01002195 i915_gem_gtt_finish_pages(obj, pages);
Imre Deake2273302015-07-09 12:59:05 +03002196
Daniel Vetter6dacfd22011-09-12 21:30:02 +02002197 if (i915_gem_object_needs_bit17_swizzle(obj))
Chris Wilson03ac84f2016-10-28 13:58:36 +01002198 i915_gem_object_save_bit_17_swizzle(obj, pages);
Eric Anholt280b7132009-03-12 16:56:27 -07002199
Chris Wilson03ac84f2016-10-28 13:58:36 +01002200 for_each_sgt_page(page, sgt_iter, pages) {
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002201 if (obj->mm.dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01002202 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002203
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002204 if (obj->mm.madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01002205 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002206
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +03002207 put_page(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002208 }
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002209 obj->mm.dirty = false;
Eric Anholt673a3942008-07-30 12:06:12 -07002210
Chris Wilson03ac84f2016-10-28 13:58:36 +01002211 sg_free_table(pages);
2212 kfree(pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01002213}
2214
Chris Wilson96d77632016-10-28 13:58:33 +01002215static void __i915_gem_object_reset_page_iter(struct drm_i915_gem_object *obj)
2216{
2217 struct radix_tree_iter iter;
Ville Syrjäläc23aa712017-09-01 20:12:51 +03002218 void __rcu **slot;
Chris Wilson96d77632016-10-28 13:58:33 +01002219
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002220 radix_tree_for_each_slot(slot, &obj->mm.get_page.radix, &iter, 0)
2221 radix_tree_delete(&obj->mm.get_page.radix, iter.index);
Chris Wilson96d77632016-10-28 13:58:33 +01002222}
2223
Chris Wilson548625e2016-11-01 12:11:34 +00002224void __i915_gem_object_put_pages(struct drm_i915_gem_object *obj,
2225 enum i915_mm_subclass subclass)
Chris Wilson37e680a2012-06-07 15:38:42 +01002226{
Chris Wilson03ac84f2016-10-28 13:58:36 +01002227 struct sg_table *pages;
Chris Wilson37e680a2012-06-07 15:38:42 +01002228
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002229 if (i915_gem_object_has_pinned_pages(obj))
Chris Wilson03ac84f2016-10-28 13:58:36 +01002230 return;
Chris Wilsona5570172012-09-04 21:02:54 +01002231
Chris Wilson15717de2016-08-04 07:52:26 +01002232 GEM_BUG_ON(obj->bind_count);
Chris Wilson1233e2d2016-10-28 13:58:37 +01002233 if (!READ_ONCE(obj->mm.pages))
2234 return;
2235
2236 /* May be called by shrinker from within get_pages() (on another bo) */
Chris Wilson548625e2016-11-01 12:11:34 +00002237 mutex_lock_nested(&obj->mm.lock, subclass);
Chris Wilson1233e2d2016-10-28 13:58:37 +01002238 if (unlikely(atomic_read(&obj->mm.pages_pin_count)))
2239 goto unlock;
Ben Widawsky3e123022013-07-31 17:00:04 -07002240
Chris Wilsona2165e32012-12-03 11:49:00 +00002241 /* ->put_pages might need to allocate memory for the bit17 swizzle
2242 * array, hence protect them from being reaped by removing them from gtt
2243 * lists early. */
Chris Wilson03ac84f2016-10-28 13:58:36 +01002244 pages = fetch_and_zero(&obj->mm.pages);
2245 GEM_BUG_ON(!pages);
Chris Wilsona2165e32012-12-03 11:49:00 +00002246
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002247 if (obj->mm.mapping) {
Chris Wilson4b30cb22016-08-18 17:16:42 +01002248 void *ptr;
2249
Chris Wilson0ce81782017-05-17 13:09:59 +01002250 ptr = page_mask_bits(obj->mm.mapping);
Chris Wilson4b30cb22016-08-18 17:16:42 +01002251 if (is_vmalloc_addr(ptr))
2252 vunmap(ptr);
Chris Wilsonfb8621d2016-04-08 12:11:14 +01002253 else
Chris Wilson4b30cb22016-08-18 17:16:42 +01002254 kunmap(kmap_to_page(ptr));
2255
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002256 obj->mm.mapping = NULL;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002257 }
2258
Chris Wilson96d77632016-10-28 13:58:33 +01002259 __i915_gem_object_reset_page_iter(obj);
2260
Chris Wilson4e5462e2017-03-07 13:20:31 +00002261 if (!IS_ERR(pages))
2262 obj->ops->put_pages(obj, pages);
2263
Chris Wilson1233e2d2016-10-28 13:58:37 +01002264unlock:
2265 mutex_unlock(&obj->mm.lock);
Chris Wilson6c085a72012-08-20 11:40:46 +02002266}
2267
Chris Wilson935a2f72017-02-13 17:15:13 +00002268static bool i915_sg_trim(struct sg_table *orig_st)
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002269{
2270 struct sg_table new_st;
2271 struct scatterlist *sg, *new_sg;
2272 unsigned int i;
2273
2274 if (orig_st->nents == orig_st->orig_nents)
Chris Wilson935a2f72017-02-13 17:15:13 +00002275 return false;
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002276
Chris Wilson8bfc478f2016-12-23 14:57:58 +00002277 if (sg_alloc_table(&new_st, orig_st->nents, GFP_KERNEL | __GFP_NOWARN))
Chris Wilson935a2f72017-02-13 17:15:13 +00002278 return false;
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002279
2280 new_sg = new_st.sgl;
2281 for_each_sg(orig_st->sgl, sg, orig_st->nents, i) {
2282 sg_set_page(new_sg, sg_page(sg), sg->length, 0);
2283 /* called before being DMA mapped, no need to copy sg->dma_* */
2284 new_sg = sg_next(new_sg);
2285 }
Chris Wilsonc2dc6cc2016-12-19 12:43:46 +00002286 GEM_BUG_ON(new_sg); /* Should walk exactly nents and hit the end */
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002287
2288 sg_free_table(orig_st);
2289
2290 *orig_st = new_st;
Chris Wilson935a2f72017-02-13 17:15:13 +00002291 return true;
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002292}
2293
Chris Wilson03ac84f2016-10-28 13:58:36 +01002294static struct sg_table *
Chris Wilson6c085a72012-08-20 11:40:46 +02002295i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002296{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002297 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsond766ef52016-12-19 12:43:45 +00002298 const unsigned long page_count = obj->base.size / PAGE_SIZE;
2299 unsigned long i;
Eric Anholt673a3942008-07-30 12:06:12 -07002300 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01002301 struct sg_table *st;
2302 struct scatterlist *sg;
Dave Gordon85d12252016-05-20 11:54:06 +01002303 struct sgt_iter sgt_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07002304 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002305 unsigned long last_pfn = 0; /* suppress gcc warning */
Chris Wilson4ff340f02016-10-18 13:02:50 +01002306 unsigned int max_segment;
Chris Wilson4846bf02017-06-09 12:03:46 +01002307 gfp_t noreclaim;
Imre Deake2273302015-07-09 12:59:05 +03002308 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002309
Chris Wilson6c085a72012-08-20 11:40:46 +02002310 /* Assert that the object is not currently in any GPU domain. As it
2311 * wasn't in the GTT, there shouldn't be any way it could have been in
2312 * a GPU cache
2313 */
Chris Wilson03ac84f2016-10-28 13:58:36 +01002314 GEM_BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2315 GEM_BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
Chris Wilson6c085a72012-08-20 11:40:46 +02002316
Konrad Rzeszutek Wilk7453c542016-12-20 10:02:02 -05002317 max_segment = swiotlb_max_segment();
Chris Wilson871dfbd2016-10-11 09:20:21 +01002318 if (!max_segment)
Chris Wilson4ff340f02016-10-18 13:02:50 +01002319 max_segment = rounddown(UINT_MAX, PAGE_SIZE);
Chris Wilson871dfbd2016-10-11 09:20:21 +01002320
Chris Wilson9da3da62012-06-01 15:20:22 +01002321 st = kmalloc(sizeof(*st), GFP_KERNEL);
2322 if (st == NULL)
Chris Wilson03ac84f2016-10-28 13:58:36 +01002323 return ERR_PTR(-ENOMEM);
Eric Anholt673a3942008-07-30 12:06:12 -07002324
Chris Wilsond766ef52016-12-19 12:43:45 +00002325rebuild_st:
Chris Wilson9da3da62012-06-01 15:20:22 +01002326 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
Chris Wilson9da3da62012-06-01 15:20:22 +01002327 kfree(st);
Chris Wilson03ac84f2016-10-28 13:58:36 +01002328 return ERR_PTR(-ENOMEM);
Chris Wilson9da3da62012-06-01 15:20:22 +01002329 }
2330
2331 /* Get the list of pages out of our struct file. They'll be pinned
2332 * at this point until we release them.
2333 *
2334 * Fail silently without starting the shrinker
2335 */
Al Viro93c76a32015-12-04 23:45:44 -05002336 mapping = obj->base.filp->f_mapping;
Chris Wilson0f6ab552017-06-09 12:03:48 +01002337 noreclaim = mapping_gfp_constraint(mapping, ~__GFP_RECLAIM);
Chris Wilson4846bf02017-06-09 12:03:46 +01002338 noreclaim |= __GFP_NORETRY | __GFP_NOWARN;
2339
Imre Deak90797e62013-02-18 19:28:03 +02002340 sg = st->sgl;
2341 st->nents = 0;
2342 for (i = 0; i < page_count; i++) {
Chris Wilson4846bf02017-06-09 12:03:46 +01002343 const unsigned int shrink[] = {
2344 I915_SHRINK_BOUND | I915_SHRINK_UNBOUND | I915_SHRINK_PURGEABLE,
2345 0,
2346 }, *s = shrink;
2347 gfp_t gfp = noreclaim;
2348
2349 do {
Chris Wilson6c085a72012-08-20 11:40:46 +02002350 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
Chris Wilson4846bf02017-06-09 12:03:46 +01002351 if (likely(!IS_ERR(page)))
2352 break;
2353
2354 if (!*s) {
2355 ret = PTR_ERR(page);
2356 goto err_sg;
2357 }
2358
2359 i915_gem_shrink(dev_priv, 2 * page_count, *s++);
2360 cond_resched();
Chris Wilson24f8e002017-03-22 11:05:21 +00002361
Chris Wilson6c085a72012-08-20 11:40:46 +02002362 /* We've tried hard to allocate the memory by reaping
2363 * our own buffer, now let the real VM do its job and
2364 * go down in flames if truly OOM.
Chris Wilson24f8e002017-03-22 11:05:21 +00002365 *
2366 * However, since graphics tend to be disposable,
2367 * defer the oom here by reporting the ENOMEM back
2368 * to userspace.
Chris Wilson6c085a72012-08-20 11:40:46 +02002369 */
Chris Wilson4846bf02017-06-09 12:03:46 +01002370 if (!*s) {
2371 /* reclaim and warn, but no oom */
2372 gfp = mapping_gfp_mask(mapping);
Chris Wilsoneaf41802017-06-09 12:03:47 +01002373
2374 /* Our bo are always dirty and so we require
2375 * kswapd to reclaim our pages (direct reclaim
2376 * does not effectively begin pageout of our
2377 * buffers on its own). However, direct reclaim
2378 * only waits for kswapd when under allocation
2379 * congestion. So as a result __GFP_RECLAIM is
2380 * unreliable and fails to actually reclaim our
2381 * dirty pages -- unless you try over and over
2382 * again with !__GFP_NORETRY. However, we still
2383 * want to fail this allocation rather than
2384 * trigger the out-of-memory killer and for
Michal Hockodbb32952017-07-12 14:36:55 -07002385 * this we want __GFP_RETRY_MAYFAIL.
Chris Wilsoneaf41802017-06-09 12:03:47 +01002386 */
Michal Hockodbb32952017-07-12 14:36:55 -07002387 gfp |= __GFP_RETRY_MAYFAIL;
Imre Deake2273302015-07-09 12:59:05 +03002388 }
Chris Wilson4846bf02017-06-09 12:03:46 +01002389 } while (1);
2390
Chris Wilson871dfbd2016-10-11 09:20:21 +01002391 if (!i ||
2392 sg->length >= max_segment ||
2393 page_to_pfn(page) != last_pfn + 1) {
Imre Deak90797e62013-02-18 19:28:03 +02002394 if (i)
2395 sg = sg_next(sg);
2396 st->nents++;
2397 sg_set_page(sg, page, PAGE_SIZE, 0);
2398 } else {
2399 sg->length += PAGE_SIZE;
2400 }
2401 last_pfn = page_to_pfn(page);
Daniel Vetter3bbbe702013-10-07 17:15:45 -03002402
2403 /* Check that the i965g/gm workaround works. */
2404 WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
Eric Anholt673a3942008-07-30 12:06:12 -07002405 }
Chris Wilson871dfbd2016-10-11 09:20:21 +01002406 if (sg) /* loop terminated early; short sg table */
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002407 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01002408
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002409 /* Trim unused sg entries to avoid wasting memory. */
2410 i915_sg_trim(st);
2411
Chris Wilson03ac84f2016-10-28 13:58:36 +01002412 ret = i915_gem_gtt_prepare_pages(obj, st);
Chris Wilsond766ef52016-12-19 12:43:45 +00002413 if (ret) {
2414 /* DMA remapping failed? One possible cause is that
2415 * it could not reserve enough large entries, asking
2416 * for PAGE_SIZE chunks instead may be helpful.
2417 */
2418 if (max_segment > PAGE_SIZE) {
2419 for_each_sgt_page(page, sgt_iter, st)
2420 put_page(page);
2421 sg_free_table(st);
2422
2423 max_segment = PAGE_SIZE;
2424 goto rebuild_st;
2425 } else {
2426 dev_warn(&dev_priv->drm.pdev->dev,
2427 "Failed to DMA remap %lu pages\n",
2428 page_count);
2429 goto err_pages;
2430 }
2431 }
Imre Deake2273302015-07-09 12:59:05 +03002432
Eric Anholt673a3942008-07-30 12:06:12 -07002433 if (i915_gem_object_needs_bit17_swizzle(obj))
Chris Wilson03ac84f2016-10-28 13:58:36 +01002434 i915_gem_object_do_bit_17_swizzle(obj, st);
Eric Anholt673a3942008-07-30 12:06:12 -07002435
Chris Wilson03ac84f2016-10-28 13:58:36 +01002436 return st;
Eric Anholt673a3942008-07-30 12:06:12 -07002437
Chris Wilsonb17993b2016-11-14 11:29:30 +00002438err_sg:
Imre Deak90797e62013-02-18 19:28:03 +02002439 sg_mark_end(sg);
Chris Wilsonb17993b2016-11-14 11:29:30 +00002440err_pages:
Dave Gordon85d12252016-05-20 11:54:06 +01002441 for_each_sgt_page(page, sgt_iter, st)
2442 put_page(page);
Chris Wilson9da3da62012-06-01 15:20:22 +01002443 sg_free_table(st);
2444 kfree(st);
Chris Wilson0820baf2014-03-25 13:23:03 +00002445
2446 /* shmemfs first checks if there is enough memory to allocate the page
2447 * and reports ENOSPC should there be insufficient, along with the usual
2448 * ENOMEM for a genuine allocation failure.
2449 *
2450 * We use ENOSPC in our driver to mean that we have run out of aperture
2451 * space and so want to translate the error from shmemfs back to our
2452 * usual understanding of ENOMEM.
2453 */
Imre Deake2273302015-07-09 12:59:05 +03002454 if (ret == -ENOSPC)
2455 ret = -ENOMEM;
2456
Chris Wilson03ac84f2016-10-28 13:58:36 +01002457 return ERR_PTR(ret);
2458}
2459
2460void __i915_gem_object_set_pages(struct drm_i915_gem_object *obj,
2461 struct sg_table *pages)
2462{
Chris Wilson1233e2d2016-10-28 13:58:37 +01002463 lockdep_assert_held(&obj->mm.lock);
Chris Wilson03ac84f2016-10-28 13:58:36 +01002464
2465 obj->mm.get_page.sg_pos = pages->sgl;
2466 obj->mm.get_page.sg_idx = 0;
2467
2468 obj->mm.pages = pages;
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002469
2470 if (i915_gem_object_is_tiled(obj) &&
2471 to_i915(obj->base.dev)->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
2472 GEM_BUG_ON(obj->mm.quirked);
2473 __i915_gem_object_pin_pages(obj);
2474 obj->mm.quirked = true;
2475 }
Chris Wilson03ac84f2016-10-28 13:58:36 +01002476}
2477
2478static int ____i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
2479{
2480 struct sg_table *pages;
2481
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002482 GEM_BUG_ON(i915_gem_object_has_pinned_pages(obj));
2483
Chris Wilson03ac84f2016-10-28 13:58:36 +01002484 if (unlikely(obj->mm.madv != I915_MADV_WILLNEED)) {
2485 DRM_DEBUG("Attempting to obtain a purgeable object\n");
2486 return -EFAULT;
2487 }
2488
2489 pages = obj->ops->get_pages(obj);
2490 if (unlikely(IS_ERR(pages)))
2491 return PTR_ERR(pages);
2492
2493 __i915_gem_object_set_pages(obj, pages);
2494 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002495}
2496
Chris Wilson37e680a2012-06-07 15:38:42 +01002497/* Ensure that the associated pages are gathered from the backing storage
Chris Wilson1233e2d2016-10-28 13:58:37 +01002498 * and pinned into our object. i915_gem_object_pin_pages() may be called
Chris Wilson37e680a2012-06-07 15:38:42 +01002499 * multiple times before they are released by a single call to
Chris Wilson1233e2d2016-10-28 13:58:37 +01002500 * i915_gem_object_unpin_pages() - once the pages are no longer referenced
Chris Wilson37e680a2012-06-07 15:38:42 +01002501 * either as a result of memory pressure (reaping pages under the shrinker)
2502 * or as the object is itself released.
2503 */
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002504int __i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
Chris Wilson37e680a2012-06-07 15:38:42 +01002505{
Chris Wilson03ac84f2016-10-28 13:58:36 +01002506 int err;
Chris Wilson37e680a2012-06-07 15:38:42 +01002507
Chris Wilson1233e2d2016-10-28 13:58:37 +01002508 err = mutex_lock_interruptible(&obj->mm.lock);
2509 if (err)
2510 return err;
Chris Wilson4c7d62c2016-10-28 13:58:32 +01002511
Chris Wilson4e5462e2017-03-07 13:20:31 +00002512 if (unlikely(IS_ERR_OR_NULL(obj->mm.pages))) {
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002513 err = ____i915_gem_object_get_pages(obj);
2514 if (err)
2515 goto unlock;
2516
2517 smp_mb__before_atomic();
Chris Wilson1233e2d2016-10-28 13:58:37 +01002518 }
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002519 atomic_inc(&obj->mm.pages_pin_count);
Chris Wilson43e28f02013-01-08 10:53:09 +00002520
Chris Wilson1233e2d2016-10-28 13:58:37 +01002521unlock:
2522 mutex_unlock(&obj->mm.lock);
Chris Wilson03ac84f2016-10-28 13:58:36 +01002523 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07002524}
2525
Dave Gordondd6034c2016-05-20 11:54:04 +01002526/* The 'mapping' part of i915_gem_object_pin_map() below */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002527static void *i915_gem_object_map(const struct drm_i915_gem_object *obj,
2528 enum i915_map_type type)
Dave Gordondd6034c2016-05-20 11:54:04 +01002529{
2530 unsigned long n_pages = obj->base.size >> PAGE_SHIFT;
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002531 struct sg_table *sgt = obj->mm.pages;
Dave Gordon85d12252016-05-20 11:54:06 +01002532 struct sgt_iter sgt_iter;
2533 struct page *page;
Dave Gordonb338fa42016-05-20 11:54:05 +01002534 struct page *stack_pages[32];
2535 struct page **pages = stack_pages;
Dave Gordondd6034c2016-05-20 11:54:04 +01002536 unsigned long i = 0;
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002537 pgprot_t pgprot;
Dave Gordondd6034c2016-05-20 11:54:04 +01002538 void *addr;
2539
2540 /* A single page can always be kmapped */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002541 if (n_pages == 1 && type == I915_MAP_WB)
Dave Gordondd6034c2016-05-20 11:54:04 +01002542 return kmap(sg_page(sgt->sgl));
2543
Dave Gordonb338fa42016-05-20 11:54:05 +01002544 if (n_pages > ARRAY_SIZE(stack_pages)) {
2545 /* Too big for stack -- allocate temporary array instead */
Michal Hocko20981052017-05-17 14:23:12 +02002546 pages = kvmalloc_array(n_pages, sizeof(*pages), GFP_TEMPORARY);
Dave Gordonb338fa42016-05-20 11:54:05 +01002547 if (!pages)
2548 return NULL;
2549 }
Dave Gordondd6034c2016-05-20 11:54:04 +01002550
Dave Gordon85d12252016-05-20 11:54:06 +01002551 for_each_sgt_page(page, sgt_iter, sgt)
2552 pages[i++] = page;
Dave Gordondd6034c2016-05-20 11:54:04 +01002553
2554 /* Check that we have the expected number of pages */
2555 GEM_BUG_ON(i != n_pages);
2556
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002557 switch (type) {
Chris Wilsona575c672017-08-28 11:46:31 +01002558 default:
2559 MISSING_CASE(type);
2560 /* fallthrough to use PAGE_KERNEL anyway */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002561 case I915_MAP_WB:
2562 pgprot = PAGE_KERNEL;
2563 break;
2564 case I915_MAP_WC:
2565 pgprot = pgprot_writecombine(PAGE_KERNEL_IO);
2566 break;
2567 }
2568 addr = vmap(pages, n_pages, 0, pgprot);
Dave Gordondd6034c2016-05-20 11:54:04 +01002569
Dave Gordonb338fa42016-05-20 11:54:05 +01002570 if (pages != stack_pages)
Michal Hocko20981052017-05-17 14:23:12 +02002571 kvfree(pages);
Dave Gordondd6034c2016-05-20 11:54:04 +01002572
2573 return addr;
2574}
2575
2576/* get, pin, and map the pages of the object into kernel space */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002577void *i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
2578 enum i915_map_type type)
Chris Wilson0a798eb2016-04-08 12:11:11 +01002579{
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002580 enum i915_map_type has_type;
2581 bool pinned;
2582 void *ptr;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002583 int ret;
2584
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002585 GEM_BUG_ON(!i915_gem_object_has_struct_page(obj));
Chris Wilson0a798eb2016-04-08 12:11:11 +01002586
Chris Wilson1233e2d2016-10-28 13:58:37 +01002587 ret = mutex_lock_interruptible(&obj->mm.lock);
Chris Wilson0a798eb2016-04-08 12:11:11 +01002588 if (ret)
2589 return ERR_PTR(ret);
2590
Chris Wilsona575c672017-08-28 11:46:31 +01002591 pinned = !(type & I915_MAP_OVERRIDE);
2592 type &= ~I915_MAP_OVERRIDE;
2593
Chris Wilson1233e2d2016-10-28 13:58:37 +01002594 if (!atomic_inc_not_zero(&obj->mm.pages_pin_count)) {
Chris Wilson4e5462e2017-03-07 13:20:31 +00002595 if (unlikely(IS_ERR_OR_NULL(obj->mm.pages))) {
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002596 ret = ____i915_gem_object_get_pages(obj);
2597 if (ret)
2598 goto err_unlock;
Chris Wilson1233e2d2016-10-28 13:58:37 +01002599
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002600 smp_mb__before_atomic();
2601 }
2602 atomic_inc(&obj->mm.pages_pin_count);
Chris Wilson1233e2d2016-10-28 13:58:37 +01002603 pinned = false;
2604 }
2605 GEM_BUG_ON(!obj->mm.pages);
Chris Wilson0a798eb2016-04-08 12:11:11 +01002606
Chris Wilson0ce81782017-05-17 13:09:59 +01002607 ptr = page_unpack_bits(obj->mm.mapping, &has_type);
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002608 if (ptr && has_type != type) {
2609 if (pinned) {
2610 ret = -EBUSY;
Chris Wilson1233e2d2016-10-28 13:58:37 +01002611 goto err_unpin;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002612 }
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002613
2614 if (is_vmalloc_addr(ptr))
2615 vunmap(ptr);
2616 else
2617 kunmap(kmap_to_page(ptr));
2618
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002619 ptr = obj->mm.mapping = NULL;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002620 }
2621
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002622 if (!ptr) {
2623 ptr = i915_gem_object_map(obj, type);
2624 if (!ptr) {
2625 ret = -ENOMEM;
Chris Wilson1233e2d2016-10-28 13:58:37 +01002626 goto err_unpin;
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002627 }
2628
Chris Wilson0ce81782017-05-17 13:09:59 +01002629 obj->mm.mapping = page_pack_bits(ptr, type);
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002630 }
2631
Chris Wilson1233e2d2016-10-28 13:58:37 +01002632out_unlock:
2633 mutex_unlock(&obj->mm.lock);
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002634 return ptr;
2635
Chris Wilson1233e2d2016-10-28 13:58:37 +01002636err_unpin:
2637 atomic_dec(&obj->mm.pages_pin_count);
2638err_unlock:
2639 ptr = ERR_PTR(ret);
2640 goto out_unlock;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002641}
2642
Chris Wilson7c55e2c2017-03-07 12:03:38 +00002643static int
2644i915_gem_object_pwrite_gtt(struct drm_i915_gem_object *obj,
2645 const struct drm_i915_gem_pwrite *arg)
2646{
2647 struct address_space *mapping = obj->base.filp->f_mapping;
2648 char __user *user_data = u64_to_user_ptr(arg->data_ptr);
2649 u64 remain, offset;
2650 unsigned int pg;
2651
2652 /* Before we instantiate/pin the backing store for our use, we
2653 * can prepopulate the shmemfs filp efficiently using a write into
2654 * the pagecache. We avoid the penalty of instantiating all the
2655 * pages, important if the user is just writing to a few and never
2656 * uses the object on the GPU, and using a direct write into shmemfs
2657 * allows it to avoid the cost of retrieving a page (either swapin
2658 * or clearing-before-use) before it is overwritten.
2659 */
2660 if (READ_ONCE(obj->mm.pages))
2661 return -ENODEV;
2662
2663 /* Before the pages are instantiated the object is treated as being
2664 * in the CPU domain. The pages will be clflushed as required before
2665 * use, and we can freely write into the pages directly. If userspace
2666 * races pwrite with any other operation; corruption will ensue -
2667 * that is userspace's prerogative!
2668 */
2669
2670 remain = arg->size;
2671 offset = arg->offset;
2672 pg = offset_in_page(offset);
2673
2674 do {
2675 unsigned int len, unwritten;
2676 struct page *page;
2677 void *data, *vaddr;
2678 int err;
2679
2680 len = PAGE_SIZE - pg;
2681 if (len > remain)
2682 len = remain;
2683
2684 err = pagecache_write_begin(obj->base.filp, mapping,
2685 offset, len, 0,
2686 &page, &data);
2687 if (err < 0)
2688 return err;
2689
2690 vaddr = kmap(page);
2691 unwritten = copy_from_user(vaddr + pg, user_data, len);
2692 kunmap(page);
2693
2694 err = pagecache_write_end(obj->base.filp, mapping,
2695 offset, len, len - unwritten,
2696 page, data);
2697 if (err < 0)
2698 return err;
2699
2700 if (unwritten)
2701 return -EFAULT;
2702
2703 remain -= len;
2704 user_data += len;
2705 offset += len;
2706 pg = 0;
2707 } while (remain);
2708
2709 return 0;
2710}
2711
Chris Wilson77b25a92017-07-21 13:32:30 +01002712static bool ban_context(const struct i915_gem_context *ctx,
2713 unsigned int score)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002714{
Chris Wilson60958682016-12-31 11:20:11 +00002715 return (i915_gem_context_is_bannable(ctx) &&
Chris Wilson77b25a92017-07-21 13:32:30 +01002716 score >= CONTEXT_SCORE_BAN_THRESHOLD);
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002717}
2718
Mika Kuoppalae5e1fc42016-11-16 17:20:31 +02002719static void i915_gem_context_mark_guilty(struct i915_gem_context *ctx)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002720{
Chris Wilson77b25a92017-07-21 13:32:30 +01002721 unsigned int score;
2722 bool banned;
Mika Kuoppalab083a082016-11-18 15:10:47 +02002723
Chris Wilson77b25a92017-07-21 13:32:30 +01002724 atomic_inc(&ctx->guilty_count);
2725
2726 score = atomic_add_return(CONTEXT_SCORE_GUILTY, &ctx->ban_score);
2727 banned = ban_context(ctx, score);
Mika Kuoppalab083a082016-11-18 15:10:47 +02002728 DRM_DEBUG_DRIVER("context %s marked guilty (score %d) banned? %s\n",
Chris Wilson77b25a92017-07-21 13:32:30 +01002729 ctx->name, score, yesno(banned));
2730 if (!banned)
Mika Kuoppalab083a082016-11-18 15:10:47 +02002731 return;
2732
Chris Wilson77b25a92017-07-21 13:32:30 +01002733 i915_gem_context_set_banned(ctx);
2734 if (!IS_ERR_OR_NULL(ctx->file_priv)) {
2735 atomic_inc(&ctx->file_priv->context_bans);
2736 DRM_DEBUG_DRIVER("client %s has had %d context banned\n",
2737 ctx->name, atomic_read(&ctx->file_priv->context_bans));
2738 }
Mika Kuoppalae5e1fc42016-11-16 17:20:31 +02002739}
2740
2741static void i915_gem_context_mark_innocent(struct i915_gem_context *ctx)
2742{
Chris Wilson77b25a92017-07-21 13:32:30 +01002743 atomic_inc(&ctx->active_count);
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002744}
2745
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002746struct drm_i915_gem_request *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002747i915_gem_find_active_request(struct intel_engine_cs *engine)
Chris Wilson9375e442010-09-19 12:21:28 +01002748{
Chris Wilson754c9fd2017-02-23 07:44:14 +00002749 struct drm_i915_gem_request *request, *active = NULL;
2750 unsigned long flags;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002751
Chris Wilsonf69a02c2016-07-01 17:23:16 +01002752 /* We are called by the error capture and reset at a random
2753 * point in time. In particular, note that neither is crucially
2754 * ordered with an interrupt. After a hang, the GPU is dead and we
2755 * assume that no more writes can happen (we waited long enough for
2756 * all writes that were in transaction to be flushed) - adding an
2757 * extra delay for a recent interrupt is pointless. Hence, we do
2758 * not need an engine->irq_seqno_barrier() before the seqno reads.
2759 */
Chris Wilson754c9fd2017-02-23 07:44:14 +00002760 spin_lock_irqsave(&engine->timeline->lock, flags);
Chris Wilson73cb9702016-10-28 13:58:46 +01002761 list_for_each_entry(request, &engine->timeline->requests, link) {
Chris Wilson754c9fd2017-02-23 07:44:14 +00002762 if (__i915_gem_request_completed(request,
2763 request->global_seqno))
Chris Wilson4db080f2013-12-04 11:37:09 +00002764 continue;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002765
Mika Kuoppala36193ac2017-01-17 17:59:02 +02002766 GEM_BUG_ON(request->engine != engine);
Chris Wilsonc00122f32017-02-12 17:19:58 +00002767 GEM_BUG_ON(test_bit(DMA_FENCE_FLAG_SIGNALED_BIT,
2768 &request->fence.flags));
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002769
Chris Wilson754c9fd2017-02-23 07:44:14 +00002770 active = request;
2771 break;
2772 }
2773 spin_unlock_irqrestore(&engine->timeline->lock, flags);
2774
2775 return active;
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002776}
2777
Mika Kuoppalabf2f0432017-01-17 17:59:04 +02002778static bool engine_stalled(struct intel_engine_cs *engine)
2779{
2780 if (!engine->hangcheck.stalled)
2781 return false;
2782
2783 /* Check for possible seqno movement after hang declaration */
2784 if (engine->hangcheck.seqno != intel_engine_get_seqno(engine)) {
2785 DRM_DEBUG_DRIVER("%s pardoned\n", engine->name);
2786 return false;
2787 }
2788
2789 return true;
2790}
2791
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002792/*
2793 * Ensure irq handler finishes, and not run again.
2794 * Also return the active request so that we only search for it once.
2795 */
2796struct drm_i915_gem_request *
2797i915_gem_reset_prepare_engine(struct intel_engine_cs *engine)
2798{
2799 struct drm_i915_gem_request *request = NULL;
2800
2801 /* Prevent the signaler thread from updating the request
2802 * state (by calling dma_fence_signal) as we are processing
2803 * the reset. The write from the GPU of the seqno is
2804 * asynchronous and the signaler thread may see a different
2805 * value to us and declare the request complete, even though
2806 * the reset routine have picked that request as the active
2807 * (incomplete) request. This conflict is not handled
2808 * gracefully!
2809 */
2810 kthread_park(engine->breadcrumbs.signaler);
2811
2812 /* Prevent request submission to the hardware until we have
2813 * completed the reset in i915_gem_reset_finish(). If a request
2814 * is completed by one engine, it may then queue a request
2815 * to a second via its engine->irq_tasklet *just* as we are
2816 * calling engine->init_hw() and also writing the ELSP.
2817 * Turning off the engine->irq_tasklet until the reset is over
2818 * prevents the race.
2819 */
2820 tasklet_kill(&engine->irq_tasklet);
2821 tasklet_disable(&engine->irq_tasklet);
2822
2823 if (engine->irq_seqno_barrier)
2824 engine->irq_seqno_barrier(engine);
2825
Chris Wilsond1d1ebf42017-07-21 13:32:33 +01002826 request = i915_gem_find_active_request(engine);
2827 if (request && request->fence.error == -EIO)
2828 request = ERR_PTR(-EIO); /* Previous reset failed! */
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002829
2830 return request;
2831}
2832
Chris Wilson0e178ae2017-01-17 17:59:06 +02002833int i915_gem_reset_prepare(struct drm_i915_private *dev_priv)
Chris Wilson4c965542017-01-17 17:59:01 +02002834{
2835 struct intel_engine_cs *engine;
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002836 struct drm_i915_gem_request *request;
Chris Wilson4c965542017-01-17 17:59:01 +02002837 enum intel_engine_id id;
Chris Wilson0e178ae2017-01-17 17:59:06 +02002838 int err = 0;
Chris Wilson4c965542017-01-17 17:59:01 +02002839
Chris Wilson0e178ae2017-01-17 17:59:06 +02002840 for_each_engine(engine, dev_priv, id) {
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002841 request = i915_gem_reset_prepare_engine(engine);
2842 if (IS_ERR(request)) {
2843 err = PTR_ERR(request);
2844 continue;
Chris Wilson0e178ae2017-01-17 17:59:06 +02002845 }
Michel Thierryc64992e2017-06-20 10:57:44 +01002846
2847 engine->hangcheck.active_request = request;
Chris Wilson0e178ae2017-01-17 17:59:06 +02002848 }
2849
Chris Wilson4c965542017-01-17 17:59:01 +02002850 i915_gem_revoke_fences(dev_priv);
Chris Wilson0e178ae2017-01-17 17:59:06 +02002851
2852 return err;
Chris Wilson4c965542017-01-17 17:59:01 +02002853}
2854
Mika Kuoppala36193ac2017-01-17 17:59:02 +02002855static void skip_request(struct drm_i915_gem_request *request)
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002856{
Chris Wilson821ed7d2016-09-09 14:11:53 +01002857 void *vaddr = request->ring->vaddr;
2858 u32 head;
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002859
Chris Wilson821ed7d2016-09-09 14:11:53 +01002860 /* As this request likely depends on state from the lost
2861 * context, clear out all the user operations leaving the
2862 * breadcrumb at the end (so we get the fence notifications).
2863 */
2864 head = request->head;
2865 if (request->postfix < head) {
2866 memset(vaddr + head, 0, request->ring->size - head);
2867 head = 0;
2868 }
2869 memset(vaddr + head, 0, request->postfix - head);
Chris Wilsonc0d5f322017-01-10 17:22:43 +00002870
2871 dma_fence_set_error(&request->fence, -EIO);
Chris Wilson4db080f2013-12-04 11:37:09 +00002872}
2873
Mika Kuoppala36193ac2017-01-17 17:59:02 +02002874static void engine_skip_context(struct drm_i915_gem_request *request)
2875{
2876 struct intel_engine_cs *engine = request->engine;
2877 struct i915_gem_context *hung_ctx = request->ctx;
2878 struct intel_timeline *timeline;
2879 unsigned long flags;
2880
2881 timeline = i915_gem_context_lookup_timeline(hung_ctx, engine);
2882
2883 spin_lock_irqsave(&engine->timeline->lock, flags);
2884 spin_lock(&timeline->lock);
2885
2886 list_for_each_entry_continue(request, &engine->timeline->requests, link)
2887 if (request->ctx == hung_ctx)
2888 skip_request(request);
2889
2890 list_for_each_entry(request, &timeline->requests, link)
2891 skip_request(request);
2892
2893 spin_unlock(&timeline->lock);
2894 spin_unlock_irqrestore(&engine->timeline->lock, flags);
2895}
2896
Chris Wilsond1d1ebf42017-07-21 13:32:33 +01002897/* Returns the request if it was guilty of the hang */
2898static struct drm_i915_gem_request *
2899i915_gem_reset_request(struct intel_engine_cs *engine,
2900 struct drm_i915_gem_request *request)
Mika Kuoppala61da5362017-01-17 17:59:05 +02002901{
Mika Kuoppala71895a02017-01-17 17:59:07 +02002902 /* The guilty request will get skipped on a hung engine.
2903 *
2904 * Users of client default contexts do not rely on logical
2905 * state preserved between batches so it is safe to execute
2906 * queued requests following the hang. Non default contexts
2907 * rely on preserved state, so skipping a batch loses the
2908 * evolution of the state and it needs to be considered corrupted.
2909 * Executing more queued batches on top of corrupted state is
2910 * risky. But we take the risk by trying to advance through
2911 * the queued requests in order to make the client behaviour
2912 * more predictable around resets, by not throwing away random
2913 * amount of batches it has prepared for execution. Sophisticated
2914 * clients can use gem_reset_stats_ioctl and dma fence status
2915 * (exported via sync_file info ioctl on explicit fences) to observe
2916 * when it loses the context state and should rebuild accordingly.
2917 *
2918 * The context ban, and ultimately the client ban, mechanism are safety
2919 * valves if client submission ends up resulting in nothing more than
2920 * subsequent hangs.
2921 */
2922
Chris Wilsond1d1ebf42017-07-21 13:32:33 +01002923 if (engine_stalled(engine)) {
Mika Kuoppala61da5362017-01-17 17:59:05 +02002924 i915_gem_context_mark_guilty(request->ctx);
2925 skip_request(request);
Chris Wilsond1d1ebf42017-07-21 13:32:33 +01002926
2927 /* If this context is now banned, skip all pending requests. */
2928 if (i915_gem_context_is_banned(request->ctx))
2929 engine_skip_context(request);
Mika Kuoppala61da5362017-01-17 17:59:05 +02002930 } else {
Chris Wilsond1d1ebf42017-07-21 13:32:33 +01002931 /*
2932 * Since this is not the hung engine, it may have advanced
2933 * since the hang declaration. Double check by refinding
2934 * the active request at the time of the reset.
2935 */
2936 request = i915_gem_find_active_request(engine);
2937 if (request) {
2938 i915_gem_context_mark_innocent(request->ctx);
2939 dma_fence_set_error(&request->fence, -EAGAIN);
2940
2941 /* Rewind the engine to replay the incomplete rq */
2942 spin_lock_irq(&engine->timeline->lock);
2943 request = list_prev_entry(request, link);
2944 if (&request->link == &engine->timeline->requests)
2945 request = NULL;
2946 spin_unlock_irq(&engine->timeline->lock);
2947 }
Mika Kuoppala61da5362017-01-17 17:59:05 +02002948 }
2949
Chris Wilsond1d1ebf42017-07-21 13:32:33 +01002950 return request;
Mika Kuoppala61da5362017-01-17 17:59:05 +02002951}
2952
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002953void i915_gem_reset_engine(struct intel_engine_cs *engine,
2954 struct drm_i915_gem_request *request)
Chris Wilson4db080f2013-12-04 11:37:09 +00002955{
Chris Wilsoned454f22017-07-21 13:32:29 +01002956 engine->irq_posted = 0;
2957
Chris Wilsond1d1ebf42017-07-21 13:32:33 +01002958 if (request)
2959 request = i915_gem_reset_request(engine, request);
2960
2961 if (request) {
Chris Wilsonc0dcb202017-02-07 15:24:37 +00002962 DRM_DEBUG_DRIVER("resetting %s to restart from tail of request 0x%x\n",
2963 engine->name, request->global_seqno);
Chris Wilsonc0dcb202017-02-07 15:24:37 +00002964 }
Chris Wilson821ed7d2016-09-09 14:11:53 +01002965
2966 /* Setup the CS to resume from the breadcrumb of the hung request */
2967 engine->reset_hw(engine, request);
Chris Wilson821ed7d2016-09-09 14:11:53 +01002968}
2969
Chris Wilsond8027092017-02-08 14:30:32 +00002970void i915_gem_reset(struct drm_i915_private *dev_priv)
Chris Wilson821ed7d2016-09-09 14:11:53 +01002971{
2972 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05302973 enum intel_engine_id id;
Chris Wilson821ed7d2016-09-09 14:11:53 +01002974
Chris Wilson4c7d62c2016-10-28 13:58:32 +01002975 lockdep_assert_held(&dev_priv->drm.struct_mutex);
2976
Chris Wilson821ed7d2016-09-09 14:11:53 +01002977 i915_gem_retire_requests(dev_priv);
2978
Chris Wilson2ae55732017-02-12 17:20:02 +00002979 for_each_engine(engine, dev_priv, id) {
2980 struct i915_gem_context *ctx;
2981
Michel Thierryc64992e2017-06-20 10:57:44 +01002982 i915_gem_reset_engine(engine, engine->hangcheck.active_request);
Chris Wilson2ae55732017-02-12 17:20:02 +00002983 ctx = fetch_and_zero(&engine->last_retired_context);
2984 if (ctx)
2985 engine->context_unpin(engine, ctx);
2986 }
Chris Wilson821ed7d2016-09-09 14:11:53 +01002987
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00002988 i915_gem_restore_fences(dev_priv);
Chris Wilsonf2a91d12016-09-21 14:51:06 +01002989
2990 if (dev_priv->gt.awake) {
2991 intel_sanitize_gt_powersave(dev_priv);
2992 intel_enable_gt_powersave(dev_priv);
2993 if (INTEL_GEN(dev_priv) >= 6)
2994 gen6_rps_busy(dev_priv);
2995 }
Chris Wilson821ed7d2016-09-09 14:11:53 +01002996}
2997
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002998void i915_gem_reset_finish_engine(struct intel_engine_cs *engine)
2999{
3000 tasklet_enable(&engine->irq_tasklet);
3001 kthread_unpark(engine->breadcrumbs.signaler);
3002}
3003
Chris Wilsond8027092017-02-08 14:30:32 +00003004void i915_gem_reset_finish(struct drm_i915_private *dev_priv)
3005{
Chris Wilson1f7b8472017-02-08 14:30:33 +00003006 struct intel_engine_cs *engine;
3007 enum intel_engine_id id;
3008
Chris Wilsond8027092017-02-08 14:30:32 +00003009 lockdep_assert_held(&dev_priv->drm.struct_mutex);
Chris Wilson1f7b8472017-02-08 14:30:33 +00003010
Chris Wilsonfe3288b2017-02-12 17:20:01 +00003011 for_each_engine(engine, dev_priv, id) {
Michel Thierryc64992e2017-06-20 10:57:44 +01003012 engine->hangcheck.active_request = NULL;
Michel Thierrya1ef70e2017-06-20 10:57:47 +01003013 i915_gem_reset_finish_engine(engine);
Chris Wilsonfe3288b2017-02-12 17:20:01 +00003014 }
Chris Wilsond8027092017-02-08 14:30:32 +00003015}
3016
Chris Wilson821ed7d2016-09-09 14:11:53 +01003017static void nop_submit_request(struct drm_i915_gem_request *request)
3018{
Chris Wilsonbf2eac32017-07-21 13:32:28 +01003019 GEM_BUG_ON(!i915_terminally_wedged(&request->i915->gpu_error));
Chris Wilson3cd94422017-01-10 17:22:45 +00003020 dma_fence_set_error(&request->fence, -EIO);
Chris Wilson3dcf93f2016-11-22 14:41:20 +00003021 i915_gem_request_submit(request);
3022 intel_engine_init_global_seqno(request->engine, request->global_seqno);
Chris Wilson821ed7d2016-09-09 14:11:53 +01003023}
3024
Chris Wilson2a20d6f2017-01-10 17:22:46 +00003025static void engine_set_wedged(struct intel_engine_cs *engine)
Chris Wilson821ed7d2016-09-09 14:11:53 +01003026{
Chris Wilson3cd94422017-01-10 17:22:45 +00003027 struct drm_i915_gem_request *request;
3028 unsigned long flags;
3029
Chris Wilson20e49332016-11-22 14:41:21 +00003030 /* We need to be sure that no thread is running the old callback as
3031 * we install the nop handler (otherwise we would submit a request
3032 * to hardware that will never complete). In order to prevent this
3033 * race, we wait until the machine is idle before making the swap
3034 * (using stop_machine()).
3035 */
Chris Wilson821ed7d2016-09-09 14:11:53 +01003036 engine->submit_request = nop_submit_request;
Chris Wilson70c2a242016-09-09 14:11:46 +01003037
Chris Wilson3cd94422017-01-10 17:22:45 +00003038 /* Mark all executing requests as skipped */
3039 spin_lock_irqsave(&engine->timeline->lock, flags);
3040 list_for_each_entry(request, &engine->timeline->requests, link)
Chris Wilson36703e72017-06-22 11:56:25 +01003041 if (!i915_gem_request_completed(request))
3042 dma_fence_set_error(&request->fence, -EIO);
Chris Wilson3cd94422017-01-10 17:22:45 +00003043 spin_unlock_irqrestore(&engine->timeline->lock, flags);
3044
Ben Widawsky1d62bee2014-01-01 10:15:13 -08003045 /*
Oscar Mateodcb4c122014-11-13 10:28:10 +00003046 * Clear the execlists queue up before freeing the requests, as those
3047 * are the ones that keep the context and ringbuffer backing objects
3048 * pinned in place.
3049 */
Oscar Mateodcb4c122014-11-13 10:28:10 +00003050
Tomas Elf7de1691a2015-10-19 16:32:32 +01003051 if (i915.enable_execlists) {
Chris Wilson77f0d0e2017-05-17 13:10:00 +01003052 struct execlist_port *port = engine->execlist_port;
Chris Wilson663f71e2016-11-14 20:41:00 +00003053 unsigned long flags;
Chris Wilson77f0d0e2017-05-17 13:10:00 +01003054 unsigned int n;
Chris Wilson663f71e2016-11-14 20:41:00 +00003055
3056 spin_lock_irqsave(&engine->timeline->lock, flags);
3057
Chris Wilson77f0d0e2017-05-17 13:10:00 +01003058 for (n = 0; n < ARRAY_SIZE(engine->execlist_port); n++)
3059 i915_gem_request_put(port_request(&port[n]));
Chris Wilson70c2a242016-09-09 14:11:46 +01003060 memset(engine->execlist_port, 0, sizeof(engine->execlist_port));
Chris Wilson20311bd2016-11-14 20:41:03 +00003061 engine->execlist_queue = RB_ROOT;
3062 engine->execlist_first = NULL;
Chris Wilson663f71e2016-11-14 20:41:00 +00003063
3064 spin_unlock_irqrestore(&engine->timeline->lock, flags);
Chris Wilson4ee056f2017-06-21 13:48:04 +01003065
3066 /* The port is checked prior to scheduling a tasklet, but
3067 * just in case we have suspended the tasklet to do the
3068 * wedging make sure that when it wakes, it decides there
3069 * is no work to do by clearing the irq_posted bit.
3070 */
3071 clear_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted);
Oscar Mateodcb4c122014-11-13 10:28:10 +00003072 }
Chris Wilson5e32d742017-07-21 13:32:25 +01003073
3074 /* Mark all pending requests as complete so that any concurrent
3075 * (lockless) lookup doesn't try and wait upon the request as we
3076 * reset it.
3077 */
3078 intel_engine_init_global_seqno(engine,
3079 intel_engine_last_submit(engine));
Eric Anholt673a3942008-07-30 12:06:12 -07003080}
3081
Chris Wilson20e49332016-11-22 14:41:21 +00003082static int __i915_gem_set_wedged_BKL(void *data)
Eric Anholt673a3942008-07-30 12:06:12 -07003083{
Chris Wilson20e49332016-11-22 14:41:21 +00003084 struct drm_i915_private *i915 = data;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003085 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05303086 enum intel_engine_id id;
Eric Anholt673a3942008-07-30 12:06:12 -07003087
Chris Wilson20e49332016-11-22 14:41:21 +00003088 for_each_engine(engine, i915, id)
Chris Wilson2a20d6f2017-01-10 17:22:46 +00003089 engine_set_wedged(engine);
Chris Wilson20e49332016-11-22 14:41:21 +00003090
Chris Wilson3d7adbb2017-07-21 13:32:27 +01003091 set_bit(I915_WEDGED, &i915->gpu_error.flags);
3092 wake_up_all(&i915->gpu_error.reset_queue);
3093
Chris Wilson20e49332016-11-22 14:41:21 +00003094 return 0;
3095}
3096
3097void i915_gem_set_wedged(struct drm_i915_private *dev_priv)
3098{
Chris Wilson20e49332016-11-22 14:41:21 +00003099 stop_machine(__i915_gem_set_wedged_BKL, dev_priv, NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07003100}
3101
Chris Wilson2e8f9d32017-03-16 17:13:04 +00003102bool i915_gem_unset_wedged(struct drm_i915_private *i915)
3103{
3104 struct i915_gem_timeline *tl;
3105 int i;
3106
3107 lockdep_assert_held(&i915->drm.struct_mutex);
3108 if (!test_bit(I915_WEDGED, &i915->gpu_error.flags))
3109 return true;
3110
3111 /* Before unwedging, make sure that all pending operations
3112 * are flushed and errored out - we may have requests waiting upon
3113 * third party fences. We marked all inflight requests as EIO, and
3114 * every execbuf since returned EIO, for consistency we want all
3115 * the currently pending requests to also be marked as EIO, which
3116 * is done inside our nop_submit_request - and so we must wait.
3117 *
3118 * No more can be submitted until we reset the wedged bit.
3119 */
3120 list_for_each_entry(tl, &i915->gt.timelines, link) {
3121 for (i = 0; i < ARRAY_SIZE(tl->engine); i++) {
3122 struct drm_i915_gem_request *rq;
3123
3124 rq = i915_gem_active_peek(&tl->engine[i].last_request,
3125 &i915->drm.struct_mutex);
3126 if (!rq)
3127 continue;
3128
3129 /* We can't use our normal waiter as we want to
3130 * avoid recursively trying to handle the current
3131 * reset. The basic dma_fence_default_wait() installs
3132 * a callback for dma_fence_signal(), which is
3133 * triggered by our nop handler (indirectly, the
3134 * callback enables the signaler thread which is
3135 * woken by the nop_submit_request() advancing the seqno
3136 * and when the seqno passes the fence, the signaler
3137 * then signals the fence waking us up).
3138 */
3139 if (dma_fence_default_wait(&rq->fence, true,
3140 MAX_SCHEDULE_TIMEOUT) < 0)
3141 return false;
3142 }
3143 }
3144
3145 /* Undo nop_submit_request. We prevent all new i915 requests from
3146 * being queued (by disallowing execbuf whilst wedged) so having
3147 * waited for all active requests above, we know the system is idle
3148 * and do not have to worry about a thread being inside
3149 * engine->submit_request() as we swap over. So unlike installing
3150 * the nop_submit_request on reset, we can do this from normal
3151 * context and do not require stop_machine().
3152 */
3153 intel_engines_reset_default_submission(i915);
Chris Wilson36703e72017-06-22 11:56:25 +01003154 i915_gem_contexts_lost(i915);
Chris Wilson2e8f9d32017-03-16 17:13:04 +00003155
3156 smp_mb__before_atomic(); /* complete takeover before enabling execbuf */
3157 clear_bit(I915_WEDGED, &i915->gpu_error.flags);
3158
3159 return true;
3160}
3161
Daniel Vetter75ef9da2010-08-21 00:25:16 +02003162static void
Eric Anholt673a3942008-07-30 12:06:12 -07003163i915_gem_retire_work_handler(struct work_struct *work)
3164{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003165 struct drm_i915_private *dev_priv =
Chris Wilson67d97da2016-07-04 08:08:31 +01003166 container_of(work, typeof(*dev_priv), gt.retire_work.work);
Chris Wilson91c8a322016-07-05 10:40:23 +01003167 struct drm_device *dev = &dev_priv->drm;
Eric Anholt673a3942008-07-30 12:06:12 -07003168
Chris Wilson891b48c2010-09-29 12:26:37 +01003169 /* Come back later if the device is busy... */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003170 if (mutex_trylock(&dev->struct_mutex)) {
Chris Wilson67d97da2016-07-04 08:08:31 +01003171 i915_gem_retire_requests(dev_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003172 mutex_unlock(&dev->struct_mutex);
3173 }
Chris Wilson67d97da2016-07-04 08:08:31 +01003174
3175 /* Keep the retire handler running until we are finally idle.
3176 * We do not need to do this test under locking as in the worst-case
3177 * we queue the retire worker once too often.
3178 */
Chris Wilsonc9615612016-07-09 10:12:06 +01003179 if (READ_ONCE(dev_priv->gt.awake)) {
3180 i915_queue_hangcheck(dev_priv);
Chris Wilson67d97da2016-07-04 08:08:31 +01003181 queue_delayed_work(dev_priv->wq,
3182 &dev_priv->gt.retire_work,
Chris Wilsonbcb45082012-10-05 17:02:57 +01003183 round_jiffies_up_relative(HZ));
Chris Wilsonc9615612016-07-09 10:12:06 +01003184 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003185}
Chris Wilson891b48c2010-09-29 12:26:37 +01003186
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003187static void
3188i915_gem_idle_work_handler(struct work_struct *work)
3189{
3190 struct drm_i915_private *dev_priv =
Chris Wilson67d97da2016-07-04 08:08:31 +01003191 container_of(work, typeof(*dev_priv), gt.idle_work.work);
Chris Wilson91c8a322016-07-05 10:40:23 +01003192 struct drm_device *dev = &dev_priv->drm;
Chris Wilson67d97da2016-07-04 08:08:31 +01003193 bool rearm_hangcheck;
3194
3195 if (!READ_ONCE(dev_priv->gt.awake))
3196 return;
3197
Imre Deak0cb56702016-11-07 11:20:04 +02003198 /*
3199 * Wait for last execlists context complete, but bail out in case a
3200 * new request is submitted.
3201 */
Chris Wilson8490ae202017-03-30 15:50:37 +01003202 wait_for(intel_engines_are_idle(dev_priv), 10);
Chris Wilson28176ef2016-10-28 13:58:56 +01003203 if (READ_ONCE(dev_priv->gt.active_requests))
Chris Wilson67d97da2016-07-04 08:08:31 +01003204 return;
3205
3206 rearm_hangcheck =
3207 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
3208
3209 if (!mutex_trylock(&dev->struct_mutex)) {
3210 /* Currently busy, come back later */
3211 mod_delayed_work(dev_priv->wq,
3212 &dev_priv->gt.idle_work,
3213 msecs_to_jiffies(50));
3214 goto out_rearm;
3215 }
3216
Imre Deak93c97dc2016-11-07 11:20:03 +02003217 /*
3218 * New request retired after this work handler started, extend active
3219 * period until next instance of the work.
3220 */
3221 if (work_pending(work))
3222 goto out_unlock;
3223
Chris Wilson28176ef2016-10-28 13:58:56 +01003224 if (dev_priv->gt.active_requests)
Chris Wilson67d97da2016-07-04 08:08:31 +01003225 goto out_unlock;
Zou Nan haid1b851f2010-05-21 09:08:57 +08003226
Chris Wilson05425242017-03-03 12:19:47 +00003227 if (wait_for(intel_engines_are_idle(dev_priv), 10))
Imre Deak0cb56702016-11-07 11:20:04 +02003228 DRM_ERROR("Timeout waiting for engines to idle\n");
3229
Chris Wilson6c067572017-05-17 13:10:03 +01003230 intel_engines_mark_idle(dev_priv);
Chris Wilson47979482017-05-03 10:39:21 +01003231 i915_gem_timelines_mark_idle(dev_priv);
Zou Nan hai852835f2010-05-21 09:08:56 +08003232
Chris Wilson67d97da2016-07-04 08:08:31 +01003233 GEM_BUG_ON(!dev_priv->gt.awake);
3234 dev_priv->gt.awake = false;
3235 rearm_hangcheck = false;
Daniel Vetter30ecad72015-12-09 09:29:36 +01003236
Chris Wilson67d97da2016-07-04 08:08:31 +01003237 if (INTEL_GEN(dev_priv) >= 6)
3238 gen6_rps_idle(dev_priv);
3239 intel_runtime_pm_put(dev_priv);
3240out_unlock:
3241 mutex_unlock(&dev->struct_mutex);
Chris Wilson35c94182015-04-07 16:20:37 +01003242
Chris Wilson67d97da2016-07-04 08:08:31 +01003243out_rearm:
3244 if (rearm_hangcheck) {
3245 GEM_BUG_ON(!dev_priv->gt.awake);
3246 i915_queue_hangcheck(dev_priv);
Chris Wilson35c94182015-04-07 16:20:37 +01003247 }
Eric Anholt673a3942008-07-30 12:06:12 -07003248}
3249
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003250void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file)
3251{
Chris Wilsond1b48c12017-08-16 09:52:08 +01003252 struct drm_i915_private *i915 = to_i915(gem->dev);
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003253 struct drm_i915_gem_object *obj = to_intel_bo(gem);
3254 struct drm_i915_file_private *fpriv = file->driver_priv;
Chris Wilsond1b48c12017-08-16 09:52:08 +01003255 struct i915_lut_handle *lut, *ln;
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003256
Chris Wilsond1b48c12017-08-16 09:52:08 +01003257 mutex_lock(&i915->drm.struct_mutex);
3258
3259 list_for_each_entry_safe(lut, ln, &obj->lut_list, obj_link) {
3260 struct i915_gem_context *ctx = lut->ctx;
3261 struct i915_vma *vma;
3262
Chris Wilson432295d2017-08-22 12:05:15 +01003263 GEM_BUG_ON(ctx->file_priv == ERR_PTR(-EBADF));
Chris Wilsond1b48c12017-08-16 09:52:08 +01003264 if (ctx->file_priv != fpriv)
3265 continue;
3266
3267 vma = radix_tree_delete(&ctx->handles_vma, lut->handle);
Chris Wilson3ffff012017-08-22 12:05:17 +01003268 GEM_BUG_ON(vma->obj != obj);
3269
3270 /* We allow the process to have multiple handles to the same
3271 * vma, in the same fd namespace, by virtue of flink/open.
3272 */
3273 GEM_BUG_ON(!vma->open_count);
3274 if (!--vma->open_count && !i915_vma_is_ggtt(vma))
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003275 i915_vma_close(vma);
Chris Wilsonf8a7fde2016-10-28 13:58:29 +01003276
Chris Wilsond1b48c12017-08-16 09:52:08 +01003277 list_del(&lut->obj_link);
3278 list_del(&lut->ctx_link);
Chris Wilson4ff4b442017-06-16 15:05:16 +01003279
Chris Wilsond1b48c12017-08-16 09:52:08 +01003280 kmem_cache_free(i915->luts, lut);
3281 __i915_gem_object_release_unless_active(obj);
Chris Wilsonf8a7fde2016-10-28 13:58:29 +01003282 }
Chris Wilsond1b48c12017-08-16 09:52:08 +01003283
3284 mutex_unlock(&i915->drm.struct_mutex);
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003285}
3286
Chris Wilsone95433c2016-10-28 13:58:27 +01003287static unsigned long to_wait_timeout(s64 timeout_ns)
3288{
3289 if (timeout_ns < 0)
3290 return MAX_SCHEDULE_TIMEOUT;
3291
3292 if (timeout_ns == 0)
3293 return 0;
3294
3295 return nsecs_to_jiffies_timeout(timeout_ns);
3296}
3297
Ben Widawsky5816d642012-04-11 11:18:19 -07003298/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003299 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003300 * @dev: drm device pointer
3301 * @data: ioctl data blob
3302 * @file: drm file pointer
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003303 *
3304 * Returns 0 if successful, else an error is returned with the remaining time in
3305 * the timeout parameter.
3306 * -ETIME: object is still busy after timeout
3307 * -ERESTARTSYS: signal interrupted the wait
3308 * -ENONENT: object doesn't exist
3309 * Also possible, but rare:
Chris Wilsonb8050142017-08-11 11:57:31 +01003310 * -EAGAIN: incomplete, restart syscall
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003311 * -ENOMEM: damn
3312 * -ENODEV: Internal IRQ fail
3313 * -E?: The add request failed
3314 *
3315 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
3316 * non-zero timeout parameter the wait ioctl will wait for the given number of
3317 * nanoseconds on an object becoming unbusy. Since the wait itself does so
3318 * without holding struct_mutex the object may become re-busied before this
3319 * function completes. A similar but shorter * race condition exists in the busy
3320 * ioctl
3321 */
3322int
3323i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
3324{
3325 struct drm_i915_gem_wait *args = data;
3326 struct drm_i915_gem_object *obj;
Chris Wilsone95433c2016-10-28 13:58:27 +01003327 ktime_t start;
3328 long ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003329
Daniel Vetter11b5d512014-09-29 15:31:26 +02003330 if (args->flags != 0)
3331 return -EINVAL;
3332
Chris Wilson03ac0642016-07-20 13:31:51 +01003333 obj = i915_gem_object_lookup(file, args->bo_handle);
Chris Wilson033d5492016-08-05 10:14:17 +01003334 if (!obj)
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003335 return -ENOENT;
Chris Wilson033d5492016-08-05 10:14:17 +01003336
Chris Wilsone95433c2016-10-28 13:58:27 +01003337 start = ktime_get();
3338
3339 ret = i915_gem_object_wait(obj,
3340 I915_WAIT_INTERRUPTIBLE | I915_WAIT_ALL,
3341 to_wait_timeout(args->timeout_ns),
3342 to_rps_client(file));
3343
3344 if (args->timeout_ns > 0) {
3345 args->timeout_ns -= ktime_to_ns(ktime_sub(ktime_get(), start));
3346 if (args->timeout_ns < 0)
3347 args->timeout_ns = 0;
Chris Wilsonc1d20612017-02-16 12:54:41 +00003348
3349 /*
3350 * Apparently ktime isn't accurate enough and occasionally has a
3351 * bit of mismatch in the jiffies<->nsecs<->ktime loop. So patch
3352 * things up to make the test happy. We allow up to 1 jiffy.
3353 *
3354 * This is a regression from the timespec->ktime conversion.
3355 */
3356 if (ret == -ETIME && !nsecs_to_jiffies(args->timeout_ns))
3357 args->timeout_ns = 0;
Chris Wilsonb8050142017-08-11 11:57:31 +01003358
3359 /* Asked to wait beyond the jiffie/scheduler precision? */
3360 if (ret == -ETIME && args->timeout_ns)
3361 ret = -EAGAIN;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003362 }
3363
Chris Wilsonf0cd5182016-10-28 13:58:43 +01003364 i915_gem_object_put(obj);
John Harrisonff865882014-11-24 18:49:28 +00003365 return ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003366}
3367
Chris Wilson73cb9702016-10-28 13:58:46 +01003368static int wait_for_timeline(struct i915_gem_timeline *tl, unsigned int flags)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003369{
Chris Wilson73cb9702016-10-28 13:58:46 +01003370 int ret, i;
3371
3372 for (i = 0; i < ARRAY_SIZE(tl->engine); i++) {
3373 ret = i915_gem_active_wait(&tl->engine[i].last_request, flags);
3374 if (ret)
3375 return ret;
3376 }
3377
3378 return 0;
3379}
3380
Chris Wilson25112b62017-03-30 15:50:39 +01003381static int wait_for_engines(struct drm_i915_private *i915)
3382{
Chris Wilsoncad99462017-08-26 12:09:33 +01003383 if (wait_for(intel_engines_are_idle(i915), 50)) {
3384 DRM_ERROR("Failed to idle engines, declaring wedged!\n");
3385 i915_gem_set_wedged(i915);
3386 return -EIO;
Chris Wilson25112b62017-03-30 15:50:39 +01003387 }
3388
3389 return 0;
3390}
3391
Chris Wilson73cb9702016-10-28 13:58:46 +01003392int i915_gem_wait_for_idle(struct drm_i915_private *i915, unsigned int flags)
3393{
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003394 int ret;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003395
Chris Wilson863e9fd2017-05-30 13:13:32 +01003396 /* If the device is asleep, we have no requests outstanding */
3397 if (!READ_ONCE(i915->gt.awake))
3398 return 0;
3399
Chris Wilson9caa34a2016-11-11 14:58:08 +00003400 if (flags & I915_WAIT_LOCKED) {
3401 struct i915_gem_timeline *tl;
3402
3403 lockdep_assert_held(&i915->drm.struct_mutex);
3404
3405 list_for_each_entry(tl, &i915->gt.timelines, link) {
3406 ret = wait_for_timeline(tl, flags);
3407 if (ret)
3408 return ret;
3409 }
Chris Wilson72022a72017-03-30 15:50:38 +01003410
3411 i915_gem_retire_requests(i915);
3412 GEM_BUG_ON(i915->gt.active_requests);
Chris Wilson25112b62017-03-30 15:50:39 +01003413
3414 ret = wait_for_engines(i915);
Chris Wilson9caa34a2016-11-11 14:58:08 +00003415 } else {
3416 ret = wait_for_timeline(&i915->gt.global_timeline, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003417 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003418
Chris Wilson25112b62017-03-30 15:50:39 +01003419 return ret;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003420}
3421
Chris Wilson5a97bcc2017-02-22 11:40:46 +00003422static void __i915_gem_object_flush_for_display(struct drm_i915_gem_object *obj)
3423{
Chris Wilsone27ab732017-06-15 13:38:49 +01003424 /*
3425 * We manually flush the CPU domain so that we can override and
3426 * force the flush for the display, and perform it asyncrhonously.
3427 */
3428 flush_write_domain(obj, ~I915_GEM_DOMAIN_CPU);
3429 if (obj->cache_dirty)
3430 i915_gem_clflush_object(obj, I915_CLFLUSH_FORCE);
Chris Wilson5a97bcc2017-02-22 11:40:46 +00003431 obj->base.write_domain = 0;
3432}
3433
3434void i915_gem_object_flush_if_display(struct drm_i915_gem_object *obj)
3435{
3436 if (!READ_ONCE(obj->pin_display))
3437 return;
3438
3439 mutex_lock(&obj->base.dev->struct_mutex);
3440 __i915_gem_object_flush_for_display(obj);
3441 mutex_unlock(&obj->base.dev->struct_mutex);
3442}
3443
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003444/**
Chris Wilsone22d8e32017-04-12 12:01:11 +01003445 * Moves a single object to the WC read, and possibly write domain.
3446 * @obj: object to act on
3447 * @write: ask for write access or read only
3448 *
3449 * This function returns when the move is complete, including waiting on
3450 * flushes to occur.
3451 */
3452int
3453i915_gem_object_set_to_wc_domain(struct drm_i915_gem_object *obj, bool write)
3454{
3455 int ret;
3456
3457 lockdep_assert_held(&obj->base.dev->struct_mutex);
3458
3459 ret = i915_gem_object_wait(obj,
3460 I915_WAIT_INTERRUPTIBLE |
3461 I915_WAIT_LOCKED |
3462 (write ? I915_WAIT_ALL : 0),
3463 MAX_SCHEDULE_TIMEOUT,
3464 NULL);
3465 if (ret)
3466 return ret;
3467
3468 if (obj->base.write_domain == I915_GEM_DOMAIN_WC)
3469 return 0;
3470
3471 /* Flush and acquire obj->pages so that we are coherent through
3472 * direct access in memory with previous cached writes through
3473 * shmemfs and that our cache domain tracking remains valid.
3474 * For example, if the obj->filp was moved to swap without us
3475 * being notified and releasing the pages, we would mistakenly
3476 * continue to assume that the obj remained out of the CPU cached
3477 * domain.
3478 */
3479 ret = i915_gem_object_pin_pages(obj);
3480 if (ret)
3481 return ret;
3482
3483 flush_write_domain(obj, ~I915_GEM_DOMAIN_WC);
3484
3485 /* Serialise direct access to this object with the barriers for
3486 * coherent writes from the GPU, by effectively invalidating the
3487 * WC domain upon first access.
3488 */
3489 if ((obj->base.read_domains & I915_GEM_DOMAIN_WC) == 0)
3490 mb();
3491
3492 /* It should now be out of any other write domains, and we can update
3493 * the domain values for our changes.
3494 */
3495 GEM_BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_WC) != 0);
3496 obj->base.read_domains |= I915_GEM_DOMAIN_WC;
3497 if (write) {
3498 obj->base.read_domains = I915_GEM_DOMAIN_WC;
3499 obj->base.write_domain = I915_GEM_DOMAIN_WC;
3500 obj->mm.dirty = true;
3501 }
3502
3503 i915_gem_object_unpin_pages(obj);
3504 return 0;
3505}
3506
3507/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003508 * Moves a single object to the GTT read, and possibly write domain.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003509 * @obj: object to act on
3510 * @write: ask for write access or read only
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003511 *
3512 * This function returns when the move is complete, including waiting on
3513 * flushes to occur.
3514 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003515int
Chris Wilson20217462010-11-23 15:26:33 +00003516i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003517{
Eric Anholte47c68e2008-11-14 13:35:19 -08003518 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003519
Chris Wilsone95433c2016-10-28 13:58:27 +01003520 lockdep_assert_held(&obj->base.dev->struct_mutex);
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003521
Chris Wilsone95433c2016-10-28 13:58:27 +01003522 ret = i915_gem_object_wait(obj,
3523 I915_WAIT_INTERRUPTIBLE |
3524 I915_WAIT_LOCKED |
3525 (write ? I915_WAIT_ALL : 0),
3526 MAX_SCHEDULE_TIMEOUT,
3527 NULL);
Chris Wilson88241782011-01-07 17:09:48 +00003528 if (ret)
3529 return ret;
3530
Chris Wilsonc13d87e2016-07-20 09:21:15 +01003531 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3532 return 0;
3533
Chris Wilson43566de2015-01-02 16:29:29 +05303534 /* Flush and acquire obj->pages so that we are coherent through
3535 * direct access in memory with previous cached writes through
3536 * shmemfs and that our cache domain tracking remains valid.
3537 * For example, if the obj->filp was moved to swap without us
3538 * being notified and releasing the pages, we would mistakenly
3539 * continue to assume that the obj remained out of the CPU cached
3540 * domain.
3541 */
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003542 ret = i915_gem_object_pin_pages(obj);
Chris Wilson43566de2015-01-02 16:29:29 +05303543 if (ret)
3544 return ret;
3545
Chris Wilsonef749212017-04-12 12:01:10 +01003546 flush_write_domain(obj, ~I915_GEM_DOMAIN_GTT);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003547
Chris Wilsond0a57782012-10-09 19:24:37 +01003548 /* Serialise direct access to this object with the barriers for
3549 * coherent writes from the GPU, by effectively invalidating the
3550 * GTT domain upon first access.
3551 */
3552 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3553 mb();
3554
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003555 /* It should now be out of any other write domains, and we can update
3556 * the domain values for our changes.
3557 */
Chris Wilson40e62d52016-10-28 13:58:41 +01003558 GEM_BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
Chris Wilson05394f32010-11-08 19:18:58 +00003559 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003560 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003561 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3562 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003563 obj->mm.dirty = true;
Eric Anholte47c68e2008-11-14 13:35:19 -08003564 }
3565
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003566 i915_gem_object_unpin_pages(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003567 return 0;
3568}
3569
Chris Wilsonef55f922015-10-09 14:11:27 +01003570/**
3571 * Changes the cache-level of an object across all VMA.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003572 * @obj: object to act on
3573 * @cache_level: new cache level to set for the object
Chris Wilsonef55f922015-10-09 14:11:27 +01003574 *
3575 * After this function returns, the object will be in the new cache-level
3576 * across all GTT and the contents of the backing storage will be coherent,
3577 * with respect to the new cache-level. In order to keep the backing storage
3578 * coherent for all users, we only allow a single cache level to be set
3579 * globally on the object and prevent it from being changed whilst the
3580 * hardware is reading from the object. That is if the object is currently
3581 * on the scanout it will be set to uncached (or equivalent display
3582 * cache coherency) and all non-MOCS GPU access will also be uncached so
3583 * that all direct access to the scanout remains coherent.
3584 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003585int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3586 enum i915_cache_level cache_level)
3587{
Chris Wilsonaa653a62016-08-04 07:52:27 +01003588 struct i915_vma *vma;
Chris Wilsona6a7cc42016-11-18 21:17:46 +00003589 int ret;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003590
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003591 lockdep_assert_held(&obj->base.dev->struct_mutex);
3592
Chris Wilsone4ffd172011-04-04 09:44:39 +01003593 if (obj->cache_level == cache_level)
Chris Wilsona6a7cc42016-11-18 21:17:46 +00003594 return 0;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003595
Chris Wilsonef55f922015-10-09 14:11:27 +01003596 /* Inspect the list of currently bound VMA and unbind any that would
3597 * be invalid given the new cache-level. This is principally to
3598 * catch the issue of the CS prefetch crossing page boundaries and
3599 * reading an invalid PTE on older architectures.
3600 */
Chris Wilsonaa653a62016-08-04 07:52:27 +01003601restart:
3602 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003603 if (!drm_mm_node_allocated(&vma->node))
3604 continue;
3605
Chris Wilson20dfbde2016-08-04 16:32:30 +01003606 if (i915_vma_is_pinned(vma)) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003607 DRM_DEBUG("can not change the cache level of pinned objects\n");
3608 return -EBUSY;
3609 }
3610
Chris Wilsonaa653a62016-08-04 07:52:27 +01003611 if (i915_gem_valid_gtt_space(vma, cache_level))
3612 continue;
3613
3614 ret = i915_vma_unbind(vma);
3615 if (ret)
3616 return ret;
3617
3618 /* As unbinding may affect other elements in the
3619 * obj->vma_list (due to side-effects from retiring
3620 * an active vma), play safe and restart the iterator.
3621 */
3622 goto restart;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003623 }
3624
Chris Wilsonef55f922015-10-09 14:11:27 +01003625 /* We can reuse the existing drm_mm nodes but need to change the
3626 * cache-level on the PTE. We could simply unbind them all and
3627 * rebind with the correct cache-level on next use. However since
3628 * we already have a valid slot, dma mapping, pages etc, we may as
3629 * rewrite the PTE in the belief that doing so tramples upon less
3630 * state and so involves less work.
3631 */
Chris Wilson15717de2016-08-04 07:52:26 +01003632 if (obj->bind_count) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003633 /* Before we change the PTE, the GPU must not be accessing it.
3634 * If we wait upon the object, we know that all the bound
3635 * VMA are no longer active.
3636 */
Chris Wilsone95433c2016-10-28 13:58:27 +01003637 ret = i915_gem_object_wait(obj,
3638 I915_WAIT_INTERRUPTIBLE |
3639 I915_WAIT_LOCKED |
3640 I915_WAIT_ALL,
3641 MAX_SCHEDULE_TIMEOUT,
3642 NULL);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003643 if (ret)
3644 return ret;
3645
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00003646 if (!HAS_LLC(to_i915(obj->base.dev)) &&
3647 cache_level != I915_CACHE_NONE) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003648 /* Access to snoopable pages through the GTT is
3649 * incoherent and on some machines causes a hard
3650 * lockup. Relinquish the CPU mmaping to force
3651 * userspace to refault in the pages and we can
3652 * then double check if the GTT mapping is still
3653 * valid for that pointer access.
3654 */
3655 i915_gem_release_mmap(obj);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003656
Chris Wilsonef55f922015-10-09 14:11:27 +01003657 /* As we no longer need a fence for GTT access,
3658 * we can relinquish it now (and so prevent having
3659 * to steal a fence from someone else on the next
3660 * fence request). Note GPU activity would have
3661 * dropped the fence as all snoopable access is
3662 * supposed to be linear.
3663 */
Chris Wilson49ef5292016-08-18 17:17:00 +01003664 list_for_each_entry(vma, &obj->vma_list, obj_link) {
3665 ret = i915_vma_put_fence(vma);
3666 if (ret)
3667 return ret;
3668 }
Chris Wilsonef55f922015-10-09 14:11:27 +01003669 } else {
3670 /* We either have incoherent backing store and
3671 * so no GTT access or the architecture is fully
3672 * coherent. In such cases, existing GTT mmaps
3673 * ignore the cache bit in the PTE and we can
3674 * rewrite it without confusing the GPU or having
3675 * to force userspace to fault back in its mmaps.
3676 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003677 }
3678
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003679 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003680 if (!drm_mm_node_allocated(&vma->node))
3681 continue;
3682
3683 ret = i915_vma_bind(vma, cache_level, PIN_UPDATE);
3684 if (ret)
3685 return ret;
3686 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01003687 }
3688
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003689 list_for_each_entry(vma, &obj->vma_list, obj_link)
Chris Wilson2c225692013-08-09 12:26:45 +01003690 vma->node.color = cache_level;
Chris Wilsonb8f55be2017-08-11 12:11:16 +01003691 i915_gem_object_set_cache_coherency(obj, cache_level);
Chris Wilsone27ab732017-06-15 13:38:49 +01003692 obj->cache_dirty = true; /* Always invalidate stale cachelines */
Chris Wilson2c225692013-08-09 12:26:45 +01003693
Chris Wilsone4ffd172011-04-04 09:44:39 +01003694 return 0;
3695}
3696
Ben Widawsky199adf42012-09-21 17:01:20 -07003697int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3698 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003699{
Ben Widawsky199adf42012-09-21 17:01:20 -07003700 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003701 struct drm_i915_gem_object *obj;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003702 int err = 0;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003703
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003704 rcu_read_lock();
3705 obj = i915_gem_object_lookup_rcu(file, args->handle);
3706 if (!obj) {
3707 err = -ENOENT;
3708 goto out;
3709 }
Chris Wilsone6994ae2012-07-10 10:27:08 +01003710
Chris Wilson651d7942013-08-08 14:41:10 +01003711 switch (obj->cache_level) {
3712 case I915_CACHE_LLC:
3713 case I915_CACHE_L3_LLC:
3714 args->caching = I915_CACHING_CACHED;
3715 break;
3716
Chris Wilson4257d3b2013-08-08 14:41:11 +01003717 case I915_CACHE_WT:
3718 args->caching = I915_CACHING_DISPLAY;
3719 break;
3720
Chris Wilson651d7942013-08-08 14:41:10 +01003721 default:
3722 args->caching = I915_CACHING_NONE;
3723 break;
3724 }
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003725out:
3726 rcu_read_unlock();
3727 return err;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003728}
3729
Ben Widawsky199adf42012-09-21 17:01:20 -07003730int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3731 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003732{
Chris Wilson9c870d02016-10-24 13:42:15 +01003733 struct drm_i915_private *i915 = to_i915(dev);
Ben Widawsky199adf42012-09-21 17:01:20 -07003734 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003735 struct drm_i915_gem_object *obj;
3736 enum i915_cache_level level;
Chris Wilsond65415d2017-01-19 08:22:10 +00003737 int ret = 0;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003738
Ben Widawsky199adf42012-09-21 17:01:20 -07003739 switch (args->caching) {
3740 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003741 level = I915_CACHE_NONE;
3742 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003743 case I915_CACHING_CACHED:
Imre Deake5756c12015-08-14 18:43:30 +03003744 /*
3745 * Due to a HW issue on BXT A stepping, GPU stores via a
3746 * snooped mapping may leave stale data in a corresponding CPU
3747 * cacheline, whereas normally such cachelines would get
3748 * invalidated.
3749 */
Chris Wilson9c870d02016-10-24 13:42:15 +01003750 if (!HAS_LLC(i915) && !HAS_SNOOP(i915))
Imre Deake5756c12015-08-14 18:43:30 +03003751 return -ENODEV;
3752
Chris Wilsone6994ae2012-07-10 10:27:08 +01003753 level = I915_CACHE_LLC;
3754 break;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003755 case I915_CACHING_DISPLAY:
Chris Wilson9c870d02016-10-24 13:42:15 +01003756 level = HAS_WT(i915) ? I915_CACHE_WT : I915_CACHE_NONE;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003757 break;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003758 default:
3759 return -EINVAL;
3760 }
3761
Chris Wilsond65415d2017-01-19 08:22:10 +00003762 obj = i915_gem_object_lookup(file, args->handle);
3763 if (!obj)
3764 return -ENOENT;
3765
3766 if (obj->cache_level == level)
3767 goto out;
3768
3769 ret = i915_gem_object_wait(obj,
3770 I915_WAIT_INTERRUPTIBLE,
3771 MAX_SCHEDULE_TIMEOUT,
3772 to_rps_client(file));
3773 if (ret)
3774 goto out;
3775
Ben Widawsky3bc29132012-09-26 16:15:20 -07003776 ret = i915_mutex_lock_interruptible(dev);
3777 if (ret)
Chris Wilsond65415d2017-01-19 08:22:10 +00003778 goto out;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003779
3780 ret = i915_gem_object_set_cache_level(obj, level);
Chris Wilsone6994ae2012-07-10 10:27:08 +01003781 mutex_unlock(&dev->struct_mutex);
Chris Wilsond65415d2017-01-19 08:22:10 +00003782
3783out:
3784 i915_gem_object_put(obj);
Chris Wilsone6994ae2012-07-10 10:27:08 +01003785 return ret;
3786}
3787
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003788/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003789 * Prepare buffer for display plane (scanout, cursors, etc).
3790 * Can be called from an uninterruptible phase (modesetting) and allows
3791 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003792 */
Chris Wilson058d88c2016-08-15 10:49:06 +01003793struct i915_vma *
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003794i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3795 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003796 const struct i915_ggtt_view *view)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003797{
Chris Wilson058d88c2016-08-15 10:49:06 +01003798 struct i915_vma *vma;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003799 int ret;
3800
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003801 lockdep_assert_held(&obj->base.dev->struct_mutex);
3802
Chris Wilsoncc98b412013-08-09 12:25:09 +01003803 /* Mark the pin_display early so that we account for the
3804 * display coherency whilst setting up the cache domains.
3805 */
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003806 obj->pin_display++;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003807
Eric Anholta7ef0642011-03-29 16:59:54 -07003808 /* The display engine is not coherent with the LLC cache on gen6. As
3809 * a result, we make sure that the pinning that is about to occur is
3810 * done with uncached PTEs. This is lowest common denominator for all
3811 * chipsets.
3812 *
3813 * However for gen6+, we could do better by using the GFDT bit instead
3814 * of uncaching, which would allow us to flush all the LLC-cached data
3815 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3816 */
Chris Wilson651d7942013-08-08 14:41:10 +01003817 ret = i915_gem_object_set_cache_level(obj,
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003818 HAS_WT(to_i915(obj->base.dev)) ?
3819 I915_CACHE_WT : I915_CACHE_NONE);
Chris Wilson058d88c2016-08-15 10:49:06 +01003820 if (ret) {
3821 vma = ERR_PTR(ret);
Chris Wilsoncc98b412013-08-09 12:25:09 +01003822 goto err_unpin_display;
Chris Wilson058d88c2016-08-15 10:49:06 +01003823 }
Eric Anholta7ef0642011-03-29 16:59:54 -07003824
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003825 /* As the user may map the buffer once pinned in the display plane
3826 * (e.g. libkms for the bootup splash), we have to ensure that we
Chris Wilson2efb8132016-08-18 17:17:06 +01003827 * always use map_and_fenceable for all scanout buffers. However,
3828 * it may simply be too big to fit into mappable, in which case
3829 * put it anyway and hope that userspace can cope (but always first
3830 * try to preserve the existing ABI).
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003831 */
Chris Wilson2efb8132016-08-18 17:17:06 +01003832 vma = ERR_PTR(-ENOSPC);
Chris Wilson47a8e3f2017-01-14 00:28:27 +00003833 if (!view || view->type == I915_GGTT_VIEW_NORMAL)
Chris Wilson2efb8132016-08-18 17:17:06 +01003834 vma = i915_gem_object_ggtt_pin(obj, view, 0, alignment,
3835 PIN_MAPPABLE | PIN_NONBLOCK);
Chris Wilson767a2222016-11-07 11:01:28 +00003836 if (IS_ERR(vma)) {
3837 struct drm_i915_private *i915 = to_i915(obj->base.dev);
3838 unsigned int flags;
3839
3840 /* Valleyview is definitely limited to scanning out the first
3841 * 512MiB. Lets presume this behaviour was inherited from the
3842 * g4x display engine and that all earlier gen are similarly
3843 * limited. Testing suggests that it is a little more
3844 * complicated than this. For example, Cherryview appears quite
3845 * happy to scanout from anywhere within its global aperture.
3846 */
3847 flags = 0;
3848 if (HAS_GMCH_DISPLAY(i915))
3849 flags = PIN_MAPPABLE;
3850 vma = i915_gem_object_ggtt_pin(obj, view, 0, alignment, flags);
3851 }
Chris Wilson058d88c2016-08-15 10:49:06 +01003852 if (IS_ERR(vma))
Chris Wilsoncc98b412013-08-09 12:25:09 +01003853 goto err_unpin_display;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003854
Chris Wilsond8923dc2016-08-18 17:17:07 +01003855 vma->display_alignment = max_t(u64, vma->display_alignment, alignment);
3856
Chris Wilsona6a7cc42016-11-18 21:17:46 +00003857 /* Treat this as an end-of-frame, like intel_user_framebuffer_dirty() */
Chris Wilson5a97bcc2017-02-22 11:40:46 +00003858 __i915_gem_object_flush_for_display(obj);
Chris Wilsond59b21e2017-02-22 11:40:49 +00003859 intel_fb_obj_flush(obj, ORIGIN_DIRTYFB);
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003860
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003861 /* It should now be out of any other write domains, and we can update
3862 * the domain values for our changes.
3863 */
Chris Wilson05394f32010-11-08 19:18:58 +00003864 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003865
Chris Wilson058d88c2016-08-15 10:49:06 +01003866 return vma;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003867
3868err_unpin_display:
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003869 obj->pin_display--;
Chris Wilson058d88c2016-08-15 10:49:06 +01003870 return vma;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003871}
3872
3873void
Chris Wilson058d88c2016-08-15 10:49:06 +01003874i915_gem_object_unpin_from_display_plane(struct i915_vma *vma)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003875{
Chris Wilson49d73912016-11-29 09:50:08 +00003876 lockdep_assert_held(&vma->vm->i915->drm.struct_mutex);
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003877
Chris Wilson058d88c2016-08-15 10:49:06 +01003878 if (WARN_ON(vma->obj->pin_display == 0))
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003879 return;
3880
Chris Wilsond8923dc2016-08-18 17:17:07 +01003881 if (--vma->obj->pin_display == 0)
Chris Wilsonf51455d2017-01-10 14:47:34 +00003882 vma->display_alignment = I915_GTT_MIN_ALIGNMENT;
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003883
Chris Wilson383d5822016-08-18 17:17:08 +01003884 /* Bump the LRU to try and avoid premature eviction whilst flipping */
Chris Wilsonbefedbb2017-01-19 19:26:55 +00003885 i915_gem_object_bump_inactive_ggtt(vma->obj);
Chris Wilson383d5822016-08-18 17:17:08 +01003886
Chris Wilson058d88c2016-08-15 10:49:06 +01003887 i915_vma_unpin(vma);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003888}
3889
Eric Anholte47c68e2008-11-14 13:35:19 -08003890/**
3891 * Moves a single object to the CPU read, and possibly write domain.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003892 * @obj: object to act on
3893 * @write: requesting write or read-only access
Eric Anholte47c68e2008-11-14 13:35:19 -08003894 *
3895 * This function returns when the move is complete, including waiting on
3896 * flushes to occur.
3897 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02003898int
Chris Wilson919926a2010-11-12 13:42:53 +00003899i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003900{
Eric Anholte47c68e2008-11-14 13:35:19 -08003901 int ret;
3902
Chris Wilsone95433c2016-10-28 13:58:27 +01003903 lockdep_assert_held(&obj->base.dev->struct_mutex);
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003904
Chris Wilsone95433c2016-10-28 13:58:27 +01003905 ret = i915_gem_object_wait(obj,
3906 I915_WAIT_INTERRUPTIBLE |
3907 I915_WAIT_LOCKED |
3908 (write ? I915_WAIT_ALL : 0),
3909 MAX_SCHEDULE_TIMEOUT,
3910 NULL);
Chris Wilson88241782011-01-07 17:09:48 +00003911 if (ret)
3912 return ret;
3913
Chris Wilsonef749212017-04-12 12:01:10 +01003914 flush_write_domain(obj, ~I915_GEM_DOMAIN_CPU);
Eric Anholte47c68e2008-11-14 13:35:19 -08003915
Eric Anholte47c68e2008-11-14 13:35:19 -08003916 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003917 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Chris Wilson57822dc2017-02-22 11:40:48 +00003918 i915_gem_clflush_object(obj, I915_CLFLUSH_SYNC);
Chris Wilson05394f32010-11-08 19:18:58 +00003919 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003920 }
3921
3922 /* It should now be out of any other write domains, and we can update
3923 * the domain values for our changes.
3924 */
Chris Wilsone27ab732017-06-15 13:38:49 +01003925 GEM_BUG_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);
Eric Anholte47c68e2008-11-14 13:35:19 -08003926
3927 /* If we're writing through the CPU, then the GPU read domains will
3928 * need to be invalidated at next use.
3929 */
Chris Wilsone27ab732017-06-15 13:38:49 +01003930 if (write)
3931 __start_cpu_write(obj);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003932
3933 return 0;
3934}
3935
Eric Anholt673a3942008-07-30 12:06:12 -07003936/* Throttle our rendering by waiting until the ring has completed our requests
3937 * emitted over 20 msec ago.
3938 *
Eric Anholtb9624422009-06-03 07:27:35 +00003939 * Note that if we were to use the current jiffies each time around the loop,
3940 * we wouldn't escape the function with any frames outstanding if the time to
3941 * render a frame was over 20ms.
3942 *
Eric Anholt673a3942008-07-30 12:06:12 -07003943 * This should get us reasonable parallelism between CPU and GPU but also
3944 * relatively low latency when blocking on a particular request to finish.
3945 */
3946static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003947i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003948{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003949 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003950 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsond0bc54f2015-05-21 21:01:48 +01003951 unsigned long recent_enough = jiffies - DRM_I915_THROTTLE_JIFFIES;
John Harrison54fb2412014-11-24 18:49:27 +00003952 struct drm_i915_gem_request *request, *target = NULL;
Chris Wilsone95433c2016-10-28 13:58:27 +01003953 long ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003954
Chris Wilsonf4457ae2016-04-13 17:35:08 +01003955 /* ABI: return -EIO if already wedged */
3956 if (i915_terminally_wedged(&dev_priv->gpu_error))
3957 return -EIO;
Chris Wilsone110e8d2011-01-26 15:39:14 +00003958
Chris Wilson1c255952010-09-26 11:03:27 +01003959 spin_lock(&file_priv->mm.lock);
Chris Wilsonc8659ef2017-03-02 12:25:25 +00003960 list_for_each_entry(request, &file_priv->mm.request_list, client_link) {
Eric Anholtb9624422009-06-03 07:27:35 +00003961 if (time_after_eq(request->emitted_jiffies, recent_enough))
3962 break;
3963
Chris Wilsonc8659ef2017-03-02 12:25:25 +00003964 if (target) {
3965 list_del(&target->client_link);
3966 target->file_priv = NULL;
3967 }
John Harrisonfcfa423c2015-05-29 17:44:12 +01003968
John Harrison54fb2412014-11-24 18:49:27 +00003969 target = request;
Eric Anholtb9624422009-06-03 07:27:35 +00003970 }
John Harrisonff865882014-11-24 18:49:28 +00003971 if (target)
Chris Wilsone8a261e2016-07-20 13:31:49 +01003972 i915_gem_request_get(target);
Chris Wilson1c255952010-09-26 11:03:27 +01003973 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003974
John Harrison54fb2412014-11-24 18:49:27 +00003975 if (target == NULL)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003976 return 0;
3977
Chris Wilsone95433c2016-10-28 13:58:27 +01003978 ret = i915_wait_request(target,
3979 I915_WAIT_INTERRUPTIBLE,
3980 MAX_SCHEDULE_TIMEOUT);
Chris Wilsone8a261e2016-07-20 13:31:49 +01003981 i915_gem_request_put(target);
John Harrisonff865882014-11-24 18:49:28 +00003982
Chris Wilsone95433c2016-10-28 13:58:27 +01003983 return ret < 0 ? ret : 0;
Eric Anholt673a3942008-07-30 12:06:12 -07003984}
3985
Chris Wilson058d88c2016-08-15 10:49:06 +01003986struct i915_vma *
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003987i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3988 const struct i915_ggtt_view *view,
Chris Wilson91b2db62016-08-04 16:32:23 +01003989 u64 size,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003990 u64 alignment,
3991 u64 flags)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003992{
Chris Wilsonad16d2e2016-10-13 09:55:04 +01003993 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
3994 struct i915_address_space *vm = &dev_priv->ggtt.base;
Chris Wilson59bfa122016-08-04 16:32:31 +01003995 struct i915_vma *vma;
3996 int ret;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003997
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003998 lockdep_assert_held(&obj->base.dev->struct_mutex);
3999
Chris Wilson718659a2017-01-16 15:21:28 +00004000 vma = i915_vma_instance(obj, vm, view);
Chris Wilsone0216b72017-01-19 19:26:57 +00004001 if (unlikely(IS_ERR(vma)))
Chris Wilson058d88c2016-08-15 10:49:06 +01004002 return vma;
Chris Wilson59bfa122016-08-04 16:32:31 +01004003
4004 if (i915_vma_misplaced(vma, size, alignment, flags)) {
4005 if (flags & PIN_NONBLOCK &&
4006 (i915_vma_is_pinned(vma) || i915_vma_is_active(vma)))
Chris Wilson058d88c2016-08-15 10:49:06 +01004007 return ERR_PTR(-ENOSPC);
Chris Wilson59bfa122016-08-04 16:32:31 +01004008
Chris Wilsonad16d2e2016-10-13 09:55:04 +01004009 if (flags & PIN_MAPPABLE) {
Chris Wilsonad16d2e2016-10-13 09:55:04 +01004010 /* If the required space is larger than the available
4011 * aperture, we will not able to find a slot for the
4012 * object and unbinding the object now will be in
4013 * vain. Worse, doing so may cause us to ping-pong
4014 * the object in and out of the Global GTT and
4015 * waste a lot of cycles under the mutex.
4016 */
Chris Wilson944397f2017-01-09 16:16:11 +00004017 if (vma->fence_size > dev_priv->ggtt.mappable_end)
Chris Wilsonad16d2e2016-10-13 09:55:04 +01004018 return ERR_PTR(-E2BIG);
4019
4020 /* If NONBLOCK is set the caller is optimistically
4021 * trying to cache the full object within the mappable
4022 * aperture, and *must* have a fallback in place for
4023 * situations where we cannot bind the object. We
4024 * can be a little more lax here and use the fallback
4025 * more often to avoid costly migrations of ourselves
4026 * and other objects within the aperture.
4027 *
4028 * Half-the-aperture is used as a simple heuristic.
4029 * More interesting would to do search for a free
4030 * block prior to making the commitment to unbind.
4031 * That caters for the self-harm case, and with a
4032 * little more heuristics (e.g. NOFAULT, NOEVICT)
4033 * we could try to minimise harm to others.
4034 */
4035 if (flags & PIN_NONBLOCK &&
Chris Wilson944397f2017-01-09 16:16:11 +00004036 vma->fence_size > dev_priv->ggtt.mappable_end / 2)
Chris Wilsonad16d2e2016-10-13 09:55:04 +01004037 return ERR_PTR(-ENOSPC);
4038 }
4039
Chris Wilson59bfa122016-08-04 16:32:31 +01004040 WARN(i915_vma_is_pinned(vma),
4041 "bo is already pinned in ggtt with incorrect alignment:"
Chris Wilson05a20d02016-08-18 17:16:55 +01004042 " offset=%08x, req.alignment=%llx,"
4043 " req.map_and_fenceable=%d, vma->map_and_fenceable=%d\n",
4044 i915_ggtt_offset(vma), alignment,
Chris Wilson59bfa122016-08-04 16:32:31 +01004045 !!(flags & PIN_MAPPABLE),
Chris Wilson05a20d02016-08-18 17:16:55 +01004046 i915_vma_is_map_and_fenceable(vma));
Chris Wilson59bfa122016-08-04 16:32:31 +01004047 ret = i915_vma_unbind(vma);
4048 if (ret)
Chris Wilson058d88c2016-08-15 10:49:06 +01004049 return ERR_PTR(ret);
Chris Wilson59bfa122016-08-04 16:32:31 +01004050 }
4051
Chris Wilson058d88c2016-08-15 10:49:06 +01004052 ret = i915_vma_pin(vma, size, alignment, flags | PIN_GLOBAL);
4053 if (ret)
4054 return ERR_PTR(ret);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004055
Chris Wilson058d88c2016-08-15 10:49:06 +01004056 return vma;
Eric Anholt673a3942008-07-30 12:06:12 -07004057}
4058
Chris Wilsonedf6b762016-08-09 09:23:33 +01004059static __always_inline unsigned int __busy_read_flag(unsigned int id)
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004060{
4061 /* Note that we could alias engines in the execbuf API, but
4062 * that would be very unwise as it prevents userspace from
4063 * fine control over engine selection. Ahem.
4064 *
4065 * This should be something like EXEC_MAX_ENGINE instead of
4066 * I915_NUM_ENGINES.
4067 */
4068 BUILD_BUG_ON(I915_NUM_ENGINES > 16);
4069 return 0x10000 << id;
4070}
4071
4072static __always_inline unsigned int __busy_write_id(unsigned int id)
4073{
Chris Wilson70cb4722016-08-09 18:08:25 +01004074 /* The uABI guarantees an active writer is also amongst the read
4075 * engines. This would be true if we accessed the activity tracking
4076 * under the lock, but as we perform the lookup of the object and
4077 * its activity locklessly we can not guarantee that the last_write
4078 * being active implies that we have set the same engine flag from
4079 * last_read - hence we always set both read and write busy for
4080 * last_write.
4081 */
4082 return id | __busy_read_flag(id);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004083}
4084
Chris Wilsonedf6b762016-08-09 09:23:33 +01004085static __always_inline unsigned int
Chris Wilsond07f0e52016-10-28 13:58:44 +01004086__busy_set_if_active(const struct dma_fence *fence,
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004087 unsigned int (*flag)(unsigned int id))
4088{
Chris Wilsond07f0e52016-10-28 13:58:44 +01004089 struct drm_i915_gem_request *rq;
Chris Wilson12555012016-08-16 09:50:40 +01004090
Chris Wilsond07f0e52016-10-28 13:58:44 +01004091 /* We have to check the current hw status of the fence as the uABI
4092 * guarantees forward progress. We could rely on the idle worker
4093 * to eventually flush us, but to minimise latency just ask the
4094 * hardware.
4095 *
4096 * Note we only report on the status of native fences.
4097 */
4098 if (!dma_fence_is_i915(fence))
Chris Wilson12555012016-08-16 09:50:40 +01004099 return 0;
4100
Chris Wilsond07f0e52016-10-28 13:58:44 +01004101 /* opencode to_request() in order to avoid const warnings */
4102 rq = container_of(fence, struct drm_i915_gem_request, fence);
4103 if (i915_gem_request_completed(rq))
4104 return 0;
4105
Chris Wilson1d39f282017-04-11 13:43:06 +01004106 return flag(rq->engine->uabi_id);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004107}
4108
Chris Wilsonedf6b762016-08-09 09:23:33 +01004109static __always_inline unsigned int
Chris Wilsond07f0e52016-10-28 13:58:44 +01004110busy_check_reader(const struct dma_fence *fence)
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004111{
Chris Wilsond07f0e52016-10-28 13:58:44 +01004112 return __busy_set_if_active(fence, __busy_read_flag);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004113}
4114
Chris Wilsonedf6b762016-08-09 09:23:33 +01004115static __always_inline unsigned int
Chris Wilsond07f0e52016-10-28 13:58:44 +01004116busy_check_writer(const struct dma_fence *fence)
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004117{
Chris Wilsond07f0e52016-10-28 13:58:44 +01004118 if (!fence)
4119 return 0;
4120
4121 return __busy_set_if_active(fence, __busy_write_id);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004122}
4123
Eric Anholt673a3942008-07-30 12:06:12 -07004124int
Eric Anholt673a3942008-07-30 12:06:12 -07004125i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00004126 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004127{
4128 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004129 struct drm_i915_gem_object *obj;
Chris Wilsond07f0e52016-10-28 13:58:44 +01004130 struct reservation_object_list *list;
4131 unsigned int seq;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004132 int err;
Eric Anholt673a3942008-07-30 12:06:12 -07004133
Chris Wilsond07f0e52016-10-28 13:58:44 +01004134 err = -ENOENT;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004135 rcu_read_lock();
4136 obj = i915_gem_object_lookup_rcu(file, args->handle);
Chris Wilsond07f0e52016-10-28 13:58:44 +01004137 if (!obj)
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004138 goto out;
Chris Wilsond07f0e52016-10-28 13:58:44 +01004139
4140 /* A discrepancy here is that we do not report the status of
4141 * non-i915 fences, i.e. even though we may report the object as idle,
4142 * a call to set-domain may still stall waiting for foreign rendering.
4143 * This also means that wait-ioctl may report an object as busy,
4144 * where busy-ioctl considers it idle.
4145 *
4146 * We trade the ability to warn of foreign fences to report on which
4147 * i915 engines are active for the object.
4148 *
4149 * Alternatively, we can trade that extra information on read/write
4150 * activity with
4151 * args->busy =
4152 * !reservation_object_test_signaled_rcu(obj->resv, true);
4153 * to report the overall busyness. This is what the wait-ioctl does.
4154 *
4155 */
4156retry:
4157 seq = raw_read_seqcount(&obj->resv->seq);
4158
4159 /* Translate the exclusive fence to the READ *and* WRITE engine */
4160 args->busy = busy_check_writer(rcu_dereference(obj->resv->fence_excl));
4161
4162 /* Translate shared fences to READ set of engines */
4163 list = rcu_dereference(obj->resv->fence);
4164 if (list) {
4165 unsigned int shared_count = list->shared_count, i;
4166
4167 for (i = 0; i < shared_count; ++i) {
4168 struct dma_fence *fence =
4169 rcu_dereference(list->shared[i]);
4170
4171 args->busy |= busy_check_reader(fence);
4172 }
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004173 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08004174
Chris Wilsond07f0e52016-10-28 13:58:44 +01004175 if (args->busy && read_seqcount_retry(&obj->resv->seq, seq))
4176 goto retry;
Chris Wilson426960b2016-01-15 16:51:46 +00004177
Chris Wilsond07f0e52016-10-28 13:58:44 +01004178 err = 0;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004179out:
4180 rcu_read_unlock();
4181 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07004182}
4183
4184int
4185i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4186 struct drm_file *file_priv)
4187{
Akshay Joshi0206e352011-08-16 15:34:10 -04004188 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004189}
4190
Chris Wilson3ef94da2009-09-14 16:50:29 +01004191int
4192i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4193 struct drm_file *file_priv)
4194{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004195 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson3ef94da2009-09-14 16:50:29 +01004196 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004197 struct drm_i915_gem_object *obj;
Chris Wilson1233e2d2016-10-28 13:58:37 +01004198 int err;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004199
4200 switch (args->madv) {
4201 case I915_MADV_DONTNEED:
4202 case I915_MADV_WILLNEED:
4203 break;
4204 default:
4205 return -EINVAL;
4206 }
4207
Chris Wilson03ac0642016-07-20 13:31:51 +01004208 obj = i915_gem_object_lookup(file_priv, args->handle);
Chris Wilson1233e2d2016-10-28 13:58:37 +01004209 if (!obj)
4210 return -ENOENT;
4211
4212 err = mutex_lock_interruptible(&obj->mm.lock);
4213 if (err)
4214 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004215
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004216 if (obj->mm.pages &&
Chris Wilson3e510a82016-08-05 10:14:23 +01004217 i915_gem_object_is_tiled(obj) &&
Daniel Vetter656bfa32014-11-20 09:26:30 +01004218 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
Chris Wilsonbc0629a2016-11-01 10:03:17 +00004219 if (obj->mm.madv == I915_MADV_WILLNEED) {
4220 GEM_BUG_ON(!obj->mm.quirked);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004221 __i915_gem_object_unpin_pages(obj);
Chris Wilsonbc0629a2016-11-01 10:03:17 +00004222 obj->mm.quirked = false;
4223 }
4224 if (args->madv == I915_MADV_WILLNEED) {
Chris Wilson2c3a3f42016-11-04 10:30:01 +00004225 GEM_BUG_ON(obj->mm.quirked);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004226 __i915_gem_object_pin_pages(obj);
Chris Wilsonbc0629a2016-11-01 10:03:17 +00004227 obj->mm.quirked = true;
4228 }
Daniel Vetter656bfa32014-11-20 09:26:30 +01004229 }
4230
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004231 if (obj->mm.madv != __I915_MADV_PURGED)
4232 obj->mm.madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004233
Chris Wilson6c085a72012-08-20 11:40:46 +02004234 /* if the object is no longer attached, discard its backing storage */
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004235 if (obj->mm.madv == I915_MADV_DONTNEED && !obj->mm.pages)
Chris Wilson2d7ef392009-09-20 23:13:10 +01004236 i915_gem_object_truncate(obj);
4237
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004238 args->retained = obj->mm.madv != __I915_MADV_PURGED;
Chris Wilson1233e2d2016-10-28 13:58:37 +01004239 mutex_unlock(&obj->mm.lock);
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004240
Chris Wilson1233e2d2016-10-28 13:58:37 +01004241out:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01004242 i915_gem_object_put(obj);
Chris Wilson1233e2d2016-10-28 13:58:37 +01004243 return err;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004244}
4245
Chris Wilson5b8c8ae2016-11-16 19:07:04 +00004246static void
4247frontbuffer_retire(struct i915_gem_active *active,
4248 struct drm_i915_gem_request *request)
4249{
4250 struct drm_i915_gem_object *obj =
4251 container_of(active, typeof(*obj), frontbuffer_write);
4252
Chris Wilsond59b21e2017-02-22 11:40:49 +00004253 intel_fb_obj_flush(obj, ORIGIN_CS);
Chris Wilson5b8c8ae2016-11-16 19:07:04 +00004254}
4255
Chris Wilson37e680a2012-06-07 15:38:42 +01004256void i915_gem_object_init(struct drm_i915_gem_object *obj,
4257 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01004258{
Chris Wilson1233e2d2016-10-28 13:58:37 +01004259 mutex_init(&obj->mm.lock);
4260
Joonas Lahtinen56cea322016-11-02 12:16:04 +02004261 INIT_LIST_HEAD(&obj->global_link);
Chris Wilson275f0392016-10-24 13:42:14 +01004262 INIT_LIST_HEAD(&obj->userfault_link);
Ben Widawsky2f633152013-07-17 12:19:03 -07004263 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilsond1b48c12017-08-16 09:52:08 +01004264 INIT_LIST_HEAD(&obj->lut_list);
Chris Wilson8d9d5742015-04-07 16:20:38 +01004265 INIT_LIST_HEAD(&obj->batch_pool_link);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004266
Chris Wilson37e680a2012-06-07 15:38:42 +01004267 obj->ops = ops;
4268
Chris Wilsond07f0e52016-10-28 13:58:44 +01004269 reservation_object_init(&obj->__builtin_resv);
4270 obj->resv = &obj->__builtin_resv;
4271
Chris Wilson50349242016-08-18 17:17:04 +01004272 obj->frontbuffer_ggtt_origin = ORIGIN_GTT;
Chris Wilson5b8c8ae2016-11-16 19:07:04 +00004273 init_request_active(&obj->frontbuffer_write, frontbuffer_retire);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004274
4275 obj->mm.madv = I915_MADV_WILLNEED;
4276 INIT_RADIX_TREE(&obj->mm.get_page.radix, GFP_KERNEL | __GFP_NOWARN);
4277 mutex_init(&obj->mm.get_page.lock);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004278
Dave Gordonf19ec8c2016-07-04 11:34:37 +01004279 i915_gem_info_add_obj(to_i915(obj->base.dev), obj->base.size);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004280}
4281
Chris Wilson37e680a2012-06-07 15:38:42 +01004282static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
Tvrtko Ursulin3599a912016-11-01 14:44:10 +00004283 .flags = I915_GEM_OBJECT_HAS_STRUCT_PAGE |
4284 I915_GEM_OBJECT_IS_SHRINKABLE,
Chris Wilson7c55e2c2017-03-07 12:03:38 +00004285
Chris Wilson37e680a2012-06-07 15:38:42 +01004286 .get_pages = i915_gem_object_get_pages_gtt,
4287 .put_pages = i915_gem_object_put_pages_gtt,
Chris Wilson7c55e2c2017-03-07 12:03:38 +00004288
4289 .pwrite = i915_gem_object_pwrite_gtt,
Chris Wilson37e680a2012-06-07 15:38:42 +01004290};
4291
Chris Wilsonb4bcbe22016-10-18 13:02:49 +01004292struct drm_i915_gem_object *
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00004293i915_gem_object_create(struct drm_i915_private *dev_priv, u64 size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00004294{
Daniel Vetterc397b902010-04-09 19:05:07 +00004295 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07004296 struct address_space *mapping;
Chris Wilsonb8f55be2017-08-11 12:11:16 +01004297 unsigned int cache_level;
Daniel Vetter1a240d42012-11-29 22:18:51 +01004298 gfp_t mask;
Chris Wilsonfe3db792016-04-25 13:32:13 +01004299 int ret;
Daniel Vetterc397b902010-04-09 19:05:07 +00004300
Chris Wilsonb4bcbe22016-10-18 13:02:49 +01004301 /* There is a prevalence of the assumption that we fit the object's
4302 * page count inside a 32bit _signed_ variable. Let's document this and
4303 * catch if we ever need to fix it. In the meantime, if you do spot
4304 * such a local variable, please consider fixing!
4305 */
Tvrtko Ursulin7a3ee5d2017-03-30 17:31:30 +01004306 if (size >> PAGE_SHIFT > INT_MAX)
Chris Wilsonb4bcbe22016-10-18 13:02:49 +01004307 return ERR_PTR(-E2BIG);
4308
4309 if (overflows_type(size, obj->base.size))
4310 return ERR_PTR(-E2BIG);
4311
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00004312 obj = i915_gem_object_alloc(dev_priv);
Daniel Vetterc397b902010-04-09 19:05:07 +00004313 if (obj == NULL)
Chris Wilsonfe3db792016-04-25 13:32:13 +01004314 return ERR_PTR(-ENOMEM);
Daniel Vetterc397b902010-04-09 19:05:07 +00004315
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00004316 ret = drm_gem_object_init(&dev_priv->drm, &obj->base, size);
Chris Wilsonfe3db792016-04-25 13:32:13 +01004317 if (ret)
4318 goto fail;
Daniel Vetterc397b902010-04-09 19:05:07 +00004319
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004320 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
Jani Nikulac0f86832016-12-07 12:13:04 +02004321 if (IS_I965GM(dev_priv) || IS_I965G(dev_priv)) {
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004322 /* 965gm cannot relocate objects above 4GiB. */
4323 mask &= ~__GFP_HIGHMEM;
4324 mask |= __GFP_DMA32;
4325 }
4326
Al Viro93c76a32015-12-04 23:45:44 -05004327 mapping = obj->base.filp->f_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004328 mapping_set_gfp_mask(mapping, mask);
Chris Wilson4846bf02017-06-09 12:03:46 +01004329 GEM_BUG_ON(!(mapping_gfp_mask(mapping) & __GFP_RECLAIM));
Hugh Dickins5949eac2011-06-27 16:18:18 -07004330
Chris Wilson37e680a2012-06-07 15:38:42 +01004331 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01004332
Daniel Vetterc397b902010-04-09 19:05:07 +00004333 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4334 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4335
Chris Wilsonb8f55be2017-08-11 12:11:16 +01004336 if (HAS_LLC(dev_priv))
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02004337 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07004338 * cache) for about a 10% performance improvement
4339 * compared to uncached. Graphics requests other than
4340 * display scanout are coherent with the CPU in
4341 * accessing this cache. This means in this mode we
4342 * don't need to clflush on the CPU side, and on the
4343 * GPU side we only need to flush internal caches to
4344 * get data visible to the CPU.
4345 *
4346 * However, we maintain the display planes as UC, and so
4347 * need to rebind when first used as such.
4348 */
Chris Wilsonb8f55be2017-08-11 12:11:16 +01004349 cache_level = I915_CACHE_LLC;
4350 else
4351 cache_level = I915_CACHE_NONE;
Eric Anholta1871112011-03-29 16:59:55 -07004352
Chris Wilsonb8f55be2017-08-11 12:11:16 +01004353 i915_gem_object_set_cache_coherency(obj, cache_level);
Chris Wilsone27ab732017-06-15 13:38:49 +01004354
Daniel Vetterd861e332013-07-24 23:25:03 +02004355 trace_i915_gem_object_create(obj);
4356
Chris Wilson05394f32010-11-08 19:18:58 +00004357 return obj;
Chris Wilsonfe3db792016-04-25 13:32:13 +01004358
4359fail:
4360 i915_gem_object_free(obj);
Chris Wilsonfe3db792016-04-25 13:32:13 +01004361 return ERR_PTR(ret);
Daniel Vetterac52bc52010-04-09 19:05:06 +00004362}
4363
Chris Wilson340fbd82014-05-22 09:16:52 +01004364static bool discard_backing_storage(struct drm_i915_gem_object *obj)
4365{
4366 /* If we are the last user of the backing storage (be it shmemfs
4367 * pages or stolen etc), we know that the pages are going to be
4368 * immediately released. In this case, we can then skip copying
4369 * back the contents from the GPU.
4370 */
4371
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004372 if (obj->mm.madv != I915_MADV_WILLNEED)
Chris Wilson340fbd82014-05-22 09:16:52 +01004373 return false;
4374
4375 if (obj->base.filp == NULL)
4376 return true;
4377
4378 /* At first glance, this looks racy, but then again so would be
4379 * userspace racing mmap against close. However, the first external
4380 * reference to the filp can only be obtained through the
4381 * i915_gem_mmap_ioctl() which safeguards us against the user
4382 * acquiring such a reference whilst we are in the middle of
4383 * freeing the object.
4384 */
4385 return atomic_long_read(&obj->base.filp->f_count) == 1;
4386}
4387
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004388static void __i915_gem_free_objects(struct drm_i915_private *i915,
4389 struct llist_node *freed)
Chris Wilsonbe726152010-07-23 23:18:50 +01004390{
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004391 struct drm_i915_gem_object *obj, *on;
Chris Wilsonbe726152010-07-23 23:18:50 +01004392
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004393 mutex_lock(&i915->drm.struct_mutex);
4394 intel_runtime_pm_get(i915);
4395 llist_for_each_entry(obj, freed, freed) {
4396 struct i915_vma *vma, *vn;
Paulo Zanonif65c9162013-11-27 18:20:34 -02004397
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004398 trace_i915_gem_object_destroy(obj);
4399
4400 GEM_BUG_ON(i915_gem_object_is_active(obj));
4401 list_for_each_entry_safe(vma, vn,
4402 &obj->vma_list, obj_link) {
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004403 GEM_BUG_ON(i915_vma_is_active(vma));
4404 vma->flags &= ~I915_VMA_PIN_MASK;
4405 i915_vma_close(vma);
4406 }
Chris Wilsondb6c2b42016-11-01 11:54:00 +00004407 GEM_BUG_ON(!list_empty(&obj->vma_list));
4408 GEM_BUG_ON(!RB_EMPTY_ROOT(&obj->vma_tree));
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004409
Joonas Lahtinen56cea322016-11-02 12:16:04 +02004410 list_del(&obj->global_link);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004411 }
4412 intel_runtime_pm_put(i915);
4413 mutex_unlock(&i915->drm.struct_mutex);
4414
Chris Wilsonf2be9d62017-04-07 11:25:52 +01004415 cond_resched();
4416
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004417 llist_for_each_entry_safe(obj, on, freed, freed) {
4418 GEM_BUG_ON(obj->bind_count);
4419 GEM_BUG_ON(atomic_read(&obj->frontbuffer_bits));
Chris Wilson67b48042017-08-22 12:05:16 +01004420 GEM_BUG_ON(!list_empty(&obj->lut_list));
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004421
4422 if (obj->ops->release)
4423 obj->ops->release(obj);
4424
4425 if (WARN_ON(i915_gem_object_has_pinned_pages(obj)))
4426 atomic_set(&obj->mm.pages_pin_count, 0);
Chris Wilson548625e2016-11-01 12:11:34 +00004427 __i915_gem_object_put_pages(obj, I915_MM_NORMAL);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004428 GEM_BUG_ON(obj->mm.pages);
4429
4430 if (obj->base.import_attach)
4431 drm_prime_gem_destroy(&obj->base, NULL);
4432
Chris Wilsond07f0e52016-10-28 13:58:44 +01004433 reservation_object_fini(&obj->__builtin_resv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004434 drm_gem_object_release(&obj->base);
4435 i915_gem_info_remove_obj(i915, obj->base.size);
4436
4437 kfree(obj->bit_17);
4438 i915_gem_object_free(obj);
4439 }
4440}
4441
4442static void i915_gem_flush_free_objects(struct drm_i915_private *i915)
4443{
4444 struct llist_node *freed;
4445
4446 freed = llist_del_all(&i915->mm.free_list);
4447 if (unlikely(freed))
4448 __i915_gem_free_objects(i915, freed);
4449}
4450
4451static void __i915_gem_free_work(struct work_struct *work)
4452{
4453 struct drm_i915_private *i915 =
4454 container_of(work, struct drm_i915_private, mm.free_work);
4455 struct llist_node *freed;
Chris Wilson26e12f82011-03-20 11:20:19 +00004456
Chris Wilsonb1f788c2016-08-04 07:52:45 +01004457 /* All file-owned VMA should have been released by this point through
4458 * i915_gem_close_object(), or earlier by i915_gem_context_close().
4459 * However, the object may also be bound into the global GTT (e.g.
4460 * older GPUs without per-process support, or for direct access through
4461 * the GTT either for the user or for scanout). Those VMA still need to
4462 * unbound now.
4463 */
Chris Wilson1488fc02012-04-24 15:47:31 +01004464
Chris Wilson5ad08be2017-04-07 11:25:51 +01004465 while ((freed = llist_del_all(&i915->mm.free_list))) {
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004466 __i915_gem_free_objects(i915, freed);
Chris Wilson5ad08be2017-04-07 11:25:51 +01004467 if (need_resched())
4468 break;
4469 }
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004470}
4471
4472static void __i915_gem_free_object_rcu(struct rcu_head *head)
4473{
4474 struct drm_i915_gem_object *obj =
4475 container_of(head, typeof(*obj), rcu);
4476 struct drm_i915_private *i915 = to_i915(obj->base.dev);
4477
4478 /* We can't simply use call_rcu() from i915_gem_free_object()
4479 * as we need to block whilst unbinding, and the call_rcu
4480 * task may be called from softirq context. So we take a
4481 * detour through a worker.
4482 */
4483 if (llist_add(&obj->freed, &i915->mm.free_list))
4484 schedule_work(&i915->mm.free_work);
4485}
4486
4487void i915_gem_free_object(struct drm_gem_object *gem_obj)
4488{
4489 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
4490
Chris Wilsonbc0629a2016-11-01 10:03:17 +00004491 if (obj->mm.quirked)
4492 __i915_gem_object_unpin_pages(obj);
4493
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004494 if (discard_backing_storage(obj))
4495 obj->mm.madv = I915_MADV_DONTNEED;
Daniel Vettera071fa02014-06-18 23:28:09 +02004496
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004497 /* Before we free the object, make sure any pure RCU-only
4498 * read-side critical sections are complete, e.g.
4499 * i915_gem_busy_ioctl(). For the corresponding synchronized
4500 * lookup see i915_gem_object_lookup_rcu().
4501 */
4502 call_rcu(&obj->rcu, __i915_gem_free_object_rcu);
Chris Wilsonbe726152010-07-23 23:18:50 +01004503}
4504
Chris Wilsonf8a7fde2016-10-28 13:58:29 +01004505void __i915_gem_object_release_unless_active(struct drm_i915_gem_object *obj)
4506{
4507 lockdep_assert_held(&obj->base.dev->struct_mutex);
4508
Chris Wilsond1b48c12017-08-16 09:52:08 +01004509 if (!i915_gem_object_has_active_reference(obj) &&
4510 i915_gem_object_is_active(obj))
Chris Wilsonf8a7fde2016-10-28 13:58:29 +01004511 i915_gem_object_set_active_reference(obj);
4512 else
4513 i915_gem_object_put(obj);
4514}
4515
Chris Wilson3033aca2016-10-28 13:58:47 +01004516static void assert_kernel_context_is_current(struct drm_i915_private *dev_priv)
4517{
4518 struct intel_engine_cs *engine;
4519 enum intel_engine_id id;
4520
4521 for_each_engine(engine, dev_priv, id)
Chris Wilsonf131e352016-12-29 14:40:37 +00004522 GEM_BUG_ON(engine->last_retired_context &&
4523 !i915_gem_context_is_kernel(engine->last_retired_context));
Chris Wilson3033aca2016-10-28 13:58:47 +01004524}
4525
Chris Wilson24145512017-01-24 11:01:35 +00004526void i915_gem_sanitize(struct drm_i915_private *i915)
4527{
Chris Wilsonf36325f2017-08-26 12:09:34 +01004528 if (i915_terminally_wedged(&i915->gpu_error)) {
4529 mutex_lock(&i915->drm.struct_mutex);
4530 i915_gem_unset_wedged(i915);
4531 mutex_unlock(&i915->drm.struct_mutex);
4532 }
4533
Chris Wilson24145512017-01-24 11:01:35 +00004534 /*
4535 * If we inherit context state from the BIOS or earlier occupants
4536 * of the GPU, the GPU may be in an inconsistent state when we
4537 * try to take over. The only way to remove the earlier state
4538 * is by resetting. However, resetting on earlier gen is tricky as
4539 * it may impact the display and we are uncertain about the stability
Joonas Lahtinenea117b82017-04-28 10:53:38 +03004540 * of the reset, so this could be applied to even earlier gen.
Chris Wilson24145512017-01-24 11:01:35 +00004541 */
Joonas Lahtinenea117b82017-04-28 10:53:38 +03004542 if (INTEL_GEN(i915) >= 5) {
Chris Wilson24145512017-01-24 11:01:35 +00004543 int reset = intel_gpu_reset(i915, ALL_ENGINES);
4544 WARN_ON(reset && reset != -ENODEV);
4545 }
4546}
4547
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004548int i915_gem_suspend(struct drm_i915_private *dev_priv)
Eric Anholt673a3942008-07-30 12:06:12 -07004549{
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004550 struct drm_device *dev = &dev_priv->drm;
Chris Wilsondcff85c2016-08-05 10:14:11 +01004551 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004552
Chris Wilsonc998e8a2017-03-02 08:30:29 +00004553 intel_runtime_pm_get(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01004554 intel_suspend_gt_powersave(dev_priv);
4555
Chris Wilson45c5f202013-10-16 11:50:01 +01004556 mutex_lock(&dev->struct_mutex);
Chris Wilson5ab57c72016-07-15 14:56:20 +01004557
4558 /* We have to flush all the executing contexts to main memory so
4559 * that they can saved in the hibernation image. To ensure the last
4560 * context image is coherent, we have to switch away from it. That
4561 * leaves the dev_priv->kernel_context still active when
4562 * we actually suspend, and its image in memory may not match the GPU
4563 * state. Fortunately, the kernel_context is disposable and we do
4564 * not rely on its state.
4565 */
4566 ret = i915_gem_switch_to_kernel_context(dev_priv);
4567 if (ret)
Chris Wilsonc998e8a2017-03-02 08:30:29 +00004568 goto err_unlock;
Chris Wilson5ab57c72016-07-15 14:56:20 +01004569
Chris Wilson22dd3bb2016-09-09 14:11:50 +01004570 ret = i915_gem_wait_for_idle(dev_priv,
4571 I915_WAIT_INTERRUPTIBLE |
4572 I915_WAIT_LOCKED);
Chris Wilsoncad99462017-08-26 12:09:33 +01004573 if (ret && ret != -EIO)
Chris Wilsonc998e8a2017-03-02 08:30:29 +00004574 goto err_unlock;
Chris Wilsonf7403342013-09-13 23:57:04 +01004575
Chris Wilson3033aca2016-10-28 13:58:47 +01004576 assert_kernel_context_is_current(dev_priv);
Chris Wilson829a0af2017-06-20 12:05:45 +01004577 i915_gem_contexts_lost(dev_priv);
Chris Wilson45c5f202013-10-16 11:50:01 +01004578 mutex_unlock(&dev->struct_mutex);
4579
Sagar Arun Kamble63987bf2017-04-05 15:51:50 +05304580 intel_guc_suspend(dev_priv);
4581
Chris Wilson737b1502015-01-26 18:03:03 +02004582 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson67d97da2016-07-04 08:08:31 +01004583 cancel_delayed_work_sync(&dev_priv->gt.retire_work);
Chris Wilsonbdeb9782016-12-23 14:57:56 +00004584
4585 /* As the idle_work is rearming if it detects a race, play safe and
4586 * repeat the flush until it is definitely idle.
4587 */
4588 while (flush_delayed_work(&dev_priv->gt.idle_work))
4589 ;
4590
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004591 /* Assert that we sucessfully flushed all the work and
4592 * reset the GPU back to its idle, low power state.
4593 */
Chris Wilson67d97da2016-07-04 08:08:31 +01004594 WARN_ON(dev_priv->gt.awake);
Chris Wilsonfc692bd2017-08-26 12:09:35 +01004595 if (WARN_ON(!intel_engines_are_idle(dev_priv)))
4596 i915_gem_set_wedged(dev_priv); /* no hope, discard everything */
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004597
Imre Deak1c777c52016-10-12 17:46:37 +03004598 /*
4599 * Neither the BIOS, ourselves or any other kernel
4600 * expects the system to be in execlists mode on startup,
4601 * so we need to reset the GPU back to legacy mode. And the only
4602 * known way to disable logical contexts is through a GPU reset.
4603 *
4604 * So in order to leave the system in a known default configuration,
4605 * always reset the GPU upon unload and suspend. Afterwards we then
4606 * clean up the GEM state tracking, flushing off the requests and
4607 * leaving the system in a known idle state.
4608 *
4609 * Note that is of the upmost importance that the GPU is idle and
4610 * all stray writes are flushed *before* we dismantle the backing
4611 * storage for the pinned objects.
4612 *
4613 * However, since we are uncertain that resetting the GPU on older
4614 * machines is a good idea, we don't - just in case it leaves the
4615 * machine in an unusable condition.
4616 */
Chris Wilson24145512017-01-24 11:01:35 +00004617 i915_gem_sanitize(dev_priv);
Chris Wilsoncad99462017-08-26 12:09:33 +01004618
4619 intel_runtime_pm_put(dev_priv);
4620 return 0;
Imre Deak1c777c52016-10-12 17:46:37 +03004621
Chris Wilsonc998e8a2017-03-02 08:30:29 +00004622err_unlock:
Chris Wilson45c5f202013-10-16 11:50:01 +01004623 mutex_unlock(&dev->struct_mutex);
Chris Wilsonc998e8a2017-03-02 08:30:29 +00004624 intel_runtime_pm_put(dev_priv);
Chris Wilson45c5f202013-10-16 11:50:01 +01004625 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004626}
4627
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004628void i915_gem_resume(struct drm_i915_private *dev_priv)
Chris Wilson5ab57c72016-07-15 14:56:20 +01004629{
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004630 struct drm_device *dev = &dev_priv->drm;
Chris Wilson5ab57c72016-07-15 14:56:20 +01004631
Imre Deak31ab49a2016-11-07 11:20:05 +02004632 WARN_ON(dev_priv->gt.awake);
4633
Chris Wilson5ab57c72016-07-15 14:56:20 +01004634 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00004635 i915_gem_restore_gtt_mappings(dev_priv);
Chris Wilson5ab57c72016-07-15 14:56:20 +01004636
4637 /* As we didn't flush the kernel context before suspend, we cannot
4638 * guarantee that the context image is complete. So let's just reset
4639 * it and start again.
4640 */
Chris Wilson821ed7d2016-09-09 14:11:53 +01004641 dev_priv->gt.resume(dev_priv);
Chris Wilson5ab57c72016-07-15 14:56:20 +01004642
4643 mutex_unlock(&dev->struct_mutex);
4644}
4645
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004646void i915_gem_init_swizzling(struct drm_i915_private *dev_priv)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004647{
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004648 if (INTEL_GEN(dev_priv) < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004649 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4650 return;
4651
4652 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4653 DISP_TILE_SURFACE_SWIZZLING);
4654
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004655 if (IS_GEN5(dev_priv))
Daniel Vetter11782b02012-01-31 16:47:55 +01004656 return;
4657
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004658 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004659 if (IS_GEN6(dev_priv))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004660 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004661 else if (IS_GEN7(dev_priv))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004662 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004663 else if (IS_GEN8(dev_priv))
Ben Widawsky31a53362013-11-02 21:07:04 -07004664 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
Ben Widawsky8782e262012-12-18 10:31:23 -08004665 else
4666 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004667}
Daniel Vettere21af882012-02-09 20:53:27 +01004668
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004669static void init_unused_ring(struct drm_i915_private *dev_priv, u32 base)
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004670{
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004671 I915_WRITE(RING_CTL(base), 0);
4672 I915_WRITE(RING_HEAD(base), 0);
4673 I915_WRITE(RING_TAIL(base), 0);
4674 I915_WRITE(RING_START(base), 0);
4675}
4676
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004677static void init_unused_rings(struct drm_i915_private *dev_priv)
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004678{
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004679 if (IS_I830(dev_priv)) {
4680 init_unused_ring(dev_priv, PRB1_BASE);
4681 init_unused_ring(dev_priv, SRB0_BASE);
4682 init_unused_ring(dev_priv, SRB1_BASE);
4683 init_unused_ring(dev_priv, SRB2_BASE);
4684 init_unused_ring(dev_priv, SRB3_BASE);
4685 } else if (IS_GEN2(dev_priv)) {
4686 init_unused_ring(dev_priv, SRB0_BASE);
4687 init_unused_ring(dev_priv, SRB1_BASE);
4688 } else if (IS_GEN3(dev_priv)) {
4689 init_unused_ring(dev_priv, PRB1_BASE);
4690 init_unused_ring(dev_priv, PRB2_BASE);
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004691 }
4692}
4693
Chris Wilson20a8a742017-02-08 14:30:31 +00004694static int __i915_gem_restart_engines(void *data)
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004695{
Chris Wilson20a8a742017-02-08 14:30:31 +00004696 struct drm_i915_private *i915 = data;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004697 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05304698 enum intel_engine_id id;
Chris Wilson20a8a742017-02-08 14:30:31 +00004699 int err;
4700
4701 for_each_engine(engine, i915, id) {
4702 err = engine->init_hw(engine);
4703 if (err)
4704 return err;
4705 }
4706
4707 return 0;
4708}
4709
4710int i915_gem_init_hw(struct drm_i915_private *dev_priv)
4711{
Chris Wilsond200cda2016-04-28 09:56:44 +01004712 int ret;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004713
Chris Wilsonde867c22016-10-25 13:16:02 +01004714 dev_priv->gt.last_init_time = ktime_get();
4715
Chris Wilson5e4f5182015-02-13 14:35:59 +00004716 /* Double layer security blanket, see i915_gem_init() */
4717 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4718
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00004719 if (HAS_EDRAM(dev_priv) && INTEL_GEN(dev_priv) < 9)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07004720 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004721
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01004722 if (IS_HASWELL(dev_priv))
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004723 I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev_priv) ?
Ville Syrjälä0bf21342013-11-29 14:56:12 +02004724 LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
Rodrigo Vivi94353732013-08-28 16:45:46 -03004725
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004726 if (HAS_PCH_NOP(dev_priv)) {
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004727 if (IS_IVYBRIDGE(dev_priv)) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004728 u32 temp = I915_READ(GEN7_MSG_CTL);
4729 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
4730 I915_WRITE(GEN7_MSG_CTL, temp);
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004731 } else if (INTEL_GEN(dev_priv) >= 7) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004732 u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
4733 temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
4734 I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
4735 }
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004736 }
4737
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004738 i915_gem_init_swizzling(dev_priv);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004739
Daniel Vetterd5abdfd2014-11-20 09:45:19 +01004740 /*
4741 * At least 830 can leave some of the unused rings
4742 * "active" (ie. head != tail) after resume which
4743 * will prevent c3 entry. Makes sure all unused rings
4744 * are totally idle.
4745 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004746 init_unused_rings(dev_priv);
Daniel Vetterd5abdfd2014-11-20 09:45:19 +01004747
Dave Gordoned54c1a2016-01-19 19:02:54 +00004748 BUG_ON(!dev_priv->kernel_context);
John Harrison90638cc2015-05-29 17:43:37 +01004749
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004750 ret = i915_ppgtt_init_hw(dev_priv);
John Harrison4ad2fd82015-06-18 13:11:20 +01004751 if (ret) {
4752 DRM_ERROR("PPGTT enable HW failed %d\n", ret);
4753 goto out;
4754 }
4755
4756 /* Need to do basic initialisation of all rings first: */
Chris Wilson20a8a742017-02-08 14:30:31 +00004757 ret = __i915_gem_restart_engines(dev_priv);
4758 if (ret)
4759 goto out;
Mika Kuoppala99433932013-01-22 14:12:17 +02004760
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004761 intel_mocs_init_l3cc_table(dev_priv);
Peter Antoine0ccdacf2016-04-13 15:03:25 +01004762
Oscar Mateob8991402017-03-28 09:53:47 -07004763 /* We can't enable contexts until all firmware is loaded */
4764 ret = intel_uc_init_hw(dev_priv);
4765 if (ret)
4766 goto out;
Alex Dai33a732f2015-08-12 15:43:36 +01004767
Chris Wilson5e4f5182015-02-13 14:35:59 +00004768out:
4769 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004770 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004771}
4772
Chris Wilson39df9192016-07-20 13:31:57 +01004773bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value)
4774{
4775 if (INTEL_INFO(dev_priv)->gen < 6)
4776 return false;
4777
4778 /* TODO: make semaphores and Execlists play nicely together */
4779 if (i915.enable_execlists)
4780 return false;
4781
4782 if (value >= 0)
4783 return value;
4784
Chris Wilson39df9192016-07-20 13:31:57 +01004785 /* Enable semaphores on SNB when IO remapping is off */
Chris Wilson80debff2017-05-25 13:16:12 +01004786 if (IS_GEN6(dev_priv) && intel_vtd_active())
Chris Wilson39df9192016-07-20 13:31:57 +01004787 return false;
Chris Wilson39df9192016-07-20 13:31:57 +01004788
4789 return true;
4790}
4791
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004792int i915_gem_init(struct drm_i915_private *dev_priv)
Chris Wilson1070a422012-04-24 15:47:41 +01004793{
Chris Wilson1070a422012-04-24 15:47:41 +01004794 int ret;
4795
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004796 mutex_lock(&dev_priv->drm.struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004797
Chris Wilson94312822017-05-03 10:39:18 +01004798 dev_priv->mm.unordered_timeline = dma_fence_context_alloc(1);
Chris Wilson57822dc2017-02-22 11:40:48 +00004799
Oscar Mateoa83014d2014-07-24 17:04:21 +01004800 if (!i915.enable_execlists) {
Chris Wilson821ed7d2016-09-09 14:11:53 +01004801 dev_priv->gt.resume = intel_legacy_submission_resume;
Chris Wilson7e37f882016-08-02 22:50:21 +01004802 dev_priv->gt.cleanup_engine = intel_engine_cleanup;
Oscar Mateo454afeb2014-07-24 17:04:22 +01004803 } else {
Chris Wilson821ed7d2016-09-09 14:11:53 +01004804 dev_priv->gt.resume = intel_lr_context_resume;
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004805 dev_priv->gt.cleanup_engine = intel_logical_ring_cleanup;
Oscar Mateoa83014d2014-07-24 17:04:21 +01004806 }
4807
Chris Wilson5e4f5182015-02-13 14:35:59 +00004808 /* This is just a security blanket to placate dragons.
4809 * On some systems, we very sporadically observe that the first TLBs
4810 * used by the CS may be stale, despite us poking the TLB reset. If
4811 * we hold the forcewake during initialisation these problems
4812 * just magically go away.
4813 */
4814 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4815
Chris Wilson8a2421b2017-06-16 15:05:22 +01004816 ret = i915_gem_init_userptr(dev_priv);
4817 if (ret)
4818 goto out_unlock;
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01004819
4820 ret = i915_gem_init_ggtt(dev_priv);
4821 if (ret)
4822 goto out_unlock;
Jesse Barnesd62b4892013-03-08 10:45:53 -08004823
Chris Wilson829a0af2017-06-20 12:05:45 +01004824 ret = i915_gem_contexts_init(dev_priv);
Jani Nikula7bcc3772014-12-05 14:17:42 +02004825 if (ret)
4826 goto out_unlock;
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004827
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004828 ret = intel_engines_init(dev_priv);
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004829 if (ret)
Jani Nikula7bcc3772014-12-05 14:17:42 +02004830 goto out_unlock;
Daniel Vetter53ca26c2012-04-26 23:28:03 +02004831
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004832 ret = i915_gem_init_hw(dev_priv);
Chris Wilson60990322014-04-09 09:19:42 +01004833 if (ret == -EIO) {
Chris Wilson7e21d642016-07-27 09:07:29 +01004834 /* Allow engine initialisation to fail by marking the GPU as
Chris Wilson60990322014-04-09 09:19:42 +01004835 * wedged. But we only want to do this where the GPU is angry,
4836 * for all other failure, such as an allocation failure, bail.
4837 */
4838 DRM_ERROR("Failed to initialize GPU, declaring it wedged\n");
Chris Wilson821ed7d2016-09-09 14:11:53 +01004839 i915_gem_set_wedged(dev_priv);
Chris Wilson60990322014-04-09 09:19:42 +01004840 ret = 0;
Chris Wilson1070a422012-04-24 15:47:41 +01004841 }
Jani Nikula7bcc3772014-12-05 14:17:42 +02004842
4843out_unlock:
Chris Wilson5e4f5182015-02-13 14:35:59 +00004844 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004845 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson1070a422012-04-24 15:47:41 +01004846
Chris Wilson60990322014-04-09 09:19:42 +01004847 return ret;
Chris Wilson1070a422012-04-24 15:47:41 +01004848}
4849
Chris Wilson24145512017-01-24 11:01:35 +00004850void i915_gem_init_mmio(struct drm_i915_private *i915)
4851{
4852 i915_gem_sanitize(i915);
4853}
4854
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004855void
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +00004856i915_gem_cleanup_engines(struct drm_i915_private *dev_priv)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004857{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004858 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05304859 enum intel_engine_id id;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004860
Akash Goel3b3f1652016-10-13 22:44:48 +05304861 for_each_engine(engine, dev_priv, id)
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004862 dev_priv->gt.cleanup_engine(engine);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004863}
4864
Eric Anholt673a3942008-07-30 12:06:12 -07004865void
Imre Deak40ae4e12016-03-16 14:54:03 +02004866i915_gem_load_init_fences(struct drm_i915_private *dev_priv)
4867{
Chris Wilson49ef5292016-08-18 17:17:00 +01004868 int i;
Imre Deak40ae4e12016-03-16 14:54:03 +02004869
4870 if (INTEL_INFO(dev_priv)->gen >= 7 && !IS_VALLEYVIEW(dev_priv) &&
4871 !IS_CHERRYVIEW(dev_priv))
4872 dev_priv->num_fence_regs = 32;
Jani Nikula73f67aa2016-12-07 22:48:09 +02004873 else if (INTEL_INFO(dev_priv)->gen >= 4 ||
4874 IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
4875 IS_G33(dev_priv) || IS_PINEVIEW(dev_priv))
Imre Deak40ae4e12016-03-16 14:54:03 +02004876 dev_priv->num_fence_regs = 16;
4877 else
4878 dev_priv->num_fence_regs = 8;
4879
Chris Wilsonc0336662016-05-06 15:40:21 +01004880 if (intel_vgpu_active(dev_priv))
Imre Deak40ae4e12016-03-16 14:54:03 +02004881 dev_priv->num_fence_regs =
4882 I915_READ(vgtif_reg(avail_rs.fence_num));
4883
4884 /* Initialize fence registers to zero */
Chris Wilson49ef5292016-08-18 17:17:00 +01004885 for (i = 0; i < dev_priv->num_fence_regs; i++) {
4886 struct drm_i915_fence_reg *fence = &dev_priv->fence_regs[i];
4887
4888 fence->i915 = dev_priv;
4889 fence->id = i;
4890 list_add_tail(&fence->link, &dev_priv->mm.fence_list);
4891 }
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00004892 i915_gem_restore_fences(dev_priv);
Imre Deak40ae4e12016-03-16 14:54:03 +02004893
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00004894 i915_gem_detect_bit_6_swizzle(dev_priv);
Imre Deak40ae4e12016-03-16 14:54:03 +02004895}
4896
Chris Wilson73cb9702016-10-28 13:58:46 +01004897int
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +00004898i915_gem_load_init(struct drm_i915_private *dev_priv)
Eric Anholt673a3942008-07-30 12:06:12 -07004899{
Tvrtko Ursulina9335682016-11-02 15:14:59 +00004900 int err = -ENOMEM;
Chris Wilson42dcedd2012-11-15 11:32:30 +00004901
Tvrtko Ursulina9335682016-11-02 15:14:59 +00004902 dev_priv->objects = KMEM_CACHE(drm_i915_gem_object, SLAB_HWCACHE_ALIGN);
4903 if (!dev_priv->objects)
Chris Wilson73cb9702016-10-28 13:58:46 +01004904 goto err_out;
Chris Wilson73cb9702016-10-28 13:58:46 +01004905
Tvrtko Ursulina9335682016-11-02 15:14:59 +00004906 dev_priv->vmas = KMEM_CACHE(i915_vma, SLAB_HWCACHE_ALIGN);
4907 if (!dev_priv->vmas)
Chris Wilson73cb9702016-10-28 13:58:46 +01004908 goto err_objects;
Chris Wilson73cb9702016-10-28 13:58:46 +01004909
Chris Wilsond1b48c12017-08-16 09:52:08 +01004910 dev_priv->luts = KMEM_CACHE(i915_lut_handle, 0);
4911 if (!dev_priv->luts)
4912 goto err_vmas;
4913
Tvrtko Ursulina9335682016-11-02 15:14:59 +00004914 dev_priv->requests = KMEM_CACHE(drm_i915_gem_request,
4915 SLAB_HWCACHE_ALIGN |
4916 SLAB_RECLAIM_ACCOUNT |
Paul E. McKenney5f0d5a32017-01-18 02:53:44 -08004917 SLAB_TYPESAFE_BY_RCU);
Tvrtko Ursulina9335682016-11-02 15:14:59 +00004918 if (!dev_priv->requests)
Chris Wilsond1b48c12017-08-16 09:52:08 +01004919 goto err_luts;
Chris Wilson73cb9702016-10-28 13:58:46 +01004920
Chris Wilson52e54202016-11-14 20:41:02 +00004921 dev_priv->dependencies = KMEM_CACHE(i915_dependency,
4922 SLAB_HWCACHE_ALIGN |
4923 SLAB_RECLAIM_ACCOUNT);
4924 if (!dev_priv->dependencies)
4925 goto err_requests;
4926
Chris Wilsonc5cf9a92017-05-17 13:10:04 +01004927 dev_priv->priorities = KMEM_CACHE(i915_priolist, SLAB_HWCACHE_ALIGN);
4928 if (!dev_priv->priorities)
4929 goto err_dependencies;
4930
Chris Wilson73cb9702016-10-28 13:58:46 +01004931 mutex_lock(&dev_priv->drm.struct_mutex);
4932 INIT_LIST_HEAD(&dev_priv->gt.timelines);
Chris Wilsonbb894852016-11-14 20:40:57 +00004933 err = i915_gem_timeline_init__global(dev_priv);
Chris Wilson73cb9702016-10-28 13:58:46 +01004934 mutex_unlock(&dev_priv->drm.struct_mutex);
4935 if (err)
Chris Wilsonc5cf9a92017-05-17 13:10:04 +01004936 goto err_priorities;
Eric Anholt673a3942008-07-30 12:06:12 -07004937
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004938 INIT_WORK(&dev_priv->mm.free_work, __i915_gem_free_work);
4939 init_llist_head(&dev_priv->mm.free_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02004940 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4941 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004942 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson275f0392016-10-24 13:42:14 +01004943 INIT_LIST_HEAD(&dev_priv->mm.userfault_list);
Chris Wilson67d97da2016-07-04 08:08:31 +01004944 INIT_DELAYED_WORK(&dev_priv->gt.retire_work,
Eric Anholt673a3942008-07-30 12:06:12 -07004945 i915_gem_retire_work_handler);
Chris Wilson67d97da2016-07-04 08:08:31 +01004946 INIT_DELAYED_WORK(&dev_priv->gt.idle_work,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004947 i915_gem_idle_work_handler);
Chris Wilson1f15b762016-07-01 17:23:14 +01004948 init_waitqueue_head(&dev_priv->gpu_error.wait_queue);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004949 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01004950
Joonas Lahtinen6f633402016-09-01 14:58:21 +03004951 atomic_set(&dev_priv->mm.bsd_engine_dispatch_index, 0);
4952
Chris Wilsonb5add952016-08-04 16:32:36 +01004953 spin_lock_init(&dev_priv->fb_tracking.lock);
Chris Wilson73cb9702016-10-28 13:58:46 +01004954
4955 return 0;
4956
Chris Wilsonc5cf9a92017-05-17 13:10:04 +01004957err_priorities:
4958 kmem_cache_destroy(dev_priv->priorities);
Chris Wilson52e54202016-11-14 20:41:02 +00004959err_dependencies:
4960 kmem_cache_destroy(dev_priv->dependencies);
Chris Wilson73cb9702016-10-28 13:58:46 +01004961err_requests:
4962 kmem_cache_destroy(dev_priv->requests);
Chris Wilsond1b48c12017-08-16 09:52:08 +01004963err_luts:
4964 kmem_cache_destroy(dev_priv->luts);
Chris Wilson73cb9702016-10-28 13:58:46 +01004965err_vmas:
4966 kmem_cache_destroy(dev_priv->vmas);
4967err_objects:
4968 kmem_cache_destroy(dev_priv->objects);
4969err_out:
4970 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07004971}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004972
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +00004973void i915_gem_load_cleanup(struct drm_i915_private *dev_priv)
Imre Deakd64aa092016-01-19 15:26:29 +02004974{
Chris Wilsonc4d4c1c2017-02-10 16:35:23 +00004975 i915_gem_drain_freed_objects(dev_priv);
Chris Wilson7d5d59e2016-11-01 08:48:41 +00004976 WARN_ON(!llist_empty(&dev_priv->mm.free_list));
Chris Wilsonc4d4c1c2017-02-10 16:35:23 +00004977 WARN_ON(dev_priv->mm.object_count);
Chris Wilson7d5d59e2016-11-01 08:48:41 +00004978
Matthew Auldea84aa72016-11-17 21:04:11 +00004979 mutex_lock(&dev_priv->drm.struct_mutex);
4980 i915_gem_timeline_fini(&dev_priv->gt.global_timeline);
4981 WARN_ON(!list_empty(&dev_priv->gt.timelines));
4982 mutex_unlock(&dev_priv->drm.struct_mutex);
4983
Chris Wilsonc5cf9a92017-05-17 13:10:04 +01004984 kmem_cache_destroy(dev_priv->priorities);
Chris Wilson52e54202016-11-14 20:41:02 +00004985 kmem_cache_destroy(dev_priv->dependencies);
Imre Deakd64aa092016-01-19 15:26:29 +02004986 kmem_cache_destroy(dev_priv->requests);
Chris Wilsond1b48c12017-08-16 09:52:08 +01004987 kmem_cache_destroy(dev_priv->luts);
Imre Deakd64aa092016-01-19 15:26:29 +02004988 kmem_cache_destroy(dev_priv->vmas);
4989 kmem_cache_destroy(dev_priv->objects);
Chris Wilson0eafec62016-08-04 16:32:41 +01004990
4991 /* And ensure that our DESTROY_BY_RCU slabs are truly destroyed */
4992 rcu_barrier();
Imre Deakd64aa092016-01-19 15:26:29 +02004993}
4994
Chris Wilson6a800ea2016-09-21 14:51:07 +01004995int i915_gem_freeze(struct drm_i915_private *dev_priv)
4996{
Chris Wilsond0aa3012017-04-07 11:25:49 +01004997 /* Discard all purgeable objects, let userspace recover those as
4998 * required after resuming.
4999 */
Chris Wilson6a800ea2016-09-21 14:51:07 +01005000 i915_gem_shrink_all(dev_priv);
Chris Wilson6a800ea2016-09-21 14:51:07 +01005001
Chris Wilson6a800ea2016-09-21 14:51:07 +01005002 return 0;
5003}
5004
Chris Wilson461fb992016-05-14 07:26:33 +01005005int i915_gem_freeze_late(struct drm_i915_private *dev_priv)
5006{
5007 struct drm_i915_gem_object *obj;
Chris Wilson7aab2d52016-09-09 20:02:18 +01005008 struct list_head *phases[] = {
5009 &dev_priv->mm.unbound_list,
5010 &dev_priv->mm.bound_list,
5011 NULL
5012 }, **p;
Chris Wilson461fb992016-05-14 07:26:33 +01005013
5014 /* Called just before we write the hibernation image.
5015 *
5016 * We need to update the domain tracking to reflect that the CPU
5017 * will be accessing all the pages to create and restore from the
5018 * hibernation, and so upon restoration those pages will be in the
5019 * CPU domain.
5020 *
5021 * To make sure the hibernation image contains the latest state,
5022 * we update that state just before writing out the image.
Chris Wilson7aab2d52016-09-09 20:02:18 +01005023 *
5024 * To try and reduce the hibernation image, we manually shrink
Chris Wilsond0aa3012017-04-07 11:25:49 +01005025 * the objects as well, see i915_gem_freeze()
Chris Wilson461fb992016-05-14 07:26:33 +01005026 */
5027
Chris Wilson6a800ea2016-09-21 14:51:07 +01005028 i915_gem_shrink(dev_priv, -1UL, I915_SHRINK_UNBOUND);
Chris Wilson17b93c42017-04-07 11:25:50 +01005029 i915_gem_drain_freed_objects(dev_priv);
Chris Wilson461fb992016-05-14 07:26:33 +01005030
Chris Wilsond0aa3012017-04-07 11:25:49 +01005031 mutex_lock(&dev_priv->drm.struct_mutex);
Chris Wilson7aab2d52016-09-09 20:02:18 +01005032 for (p = phases; *p; p++) {
Chris Wilsone27ab732017-06-15 13:38:49 +01005033 list_for_each_entry(obj, *p, global_link)
5034 __start_cpu_write(obj);
Chris Wilson461fb992016-05-14 07:26:33 +01005035 }
Chris Wilson6a800ea2016-09-21 14:51:07 +01005036 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson461fb992016-05-14 07:26:33 +01005037
5038 return 0;
5039}
5040
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005041void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00005042{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005043 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilson15f7bbc2016-07-26 12:01:52 +01005044 struct drm_i915_gem_request *request;
Eric Anholtb9624422009-06-03 07:27:35 +00005045
5046 /* Clean up our request list when the client is going away, so that
5047 * later retire_requests won't dereference our soon-to-be-gone
5048 * file_priv.
5049 */
Chris Wilson1c255952010-09-26 11:03:27 +01005050 spin_lock(&file_priv->mm.lock);
Chris Wilsonc8659ef2017-03-02 12:25:25 +00005051 list_for_each_entry(request, &file_priv->mm.request_list, client_link)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005052 request->file_priv = NULL;
Chris Wilson1c255952010-09-26 11:03:27 +01005053 spin_unlock(&file_priv->mm.lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005054}
5055
Chris Wilson829a0af2017-06-20 12:05:45 +01005056int i915_gem_open(struct drm_i915_private *i915, struct drm_file *file)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005057{
5058 struct drm_i915_file_private *file_priv;
Ben Widawskye422b882013-12-06 14:10:58 -08005059 int ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005060
Chris Wilsonc4c29d72016-11-09 10:45:07 +00005061 DRM_DEBUG("\n");
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005062
5063 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
5064 if (!file_priv)
5065 return -ENOMEM;
5066
5067 file->driver_priv = file_priv;
Chris Wilson829a0af2017-06-20 12:05:45 +01005068 file_priv->dev_priv = i915;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02005069 file_priv->file = file;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005070
5071 spin_lock_init(&file_priv->mm.lock);
5072 INIT_LIST_HEAD(&file_priv->mm.request_list);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005073
Chris Wilsonc80ff162016-07-27 09:07:27 +01005074 file_priv->bsd_engine = -1;
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00005075
Chris Wilson829a0af2017-06-20 12:05:45 +01005076 ret = i915_gem_context_open(i915, file);
Ben Widawskye422b882013-12-06 14:10:58 -08005077 if (ret)
5078 kfree(file_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005079
Ben Widawskye422b882013-12-06 14:10:58 -08005080 return ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005081}
5082
Daniel Vetterb680c372014-09-19 18:27:27 +02005083/**
5084 * i915_gem_track_fb - update frontbuffer tracking
Geliang Tangd9072a32015-09-15 05:58:44 -07005085 * @old: current GEM buffer for the frontbuffer slots
5086 * @new: new GEM buffer for the frontbuffer slots
5087 * @frontbuffer_bits: bitmask of frontbuffer slots
Daniel Vetterb680c372014-09-19 18:27:27 +02005088 *
5089 * This updates the frontbuffer tracking bits @frontbuffer_bits by clearing them
5090 * from @old and setting them in @new. Both @old and @new can be NULL.
5091 */
Daniel Vettera071fa02014-06-18 23:28:09 +02005092void i915_gem_track_fb(struct drm_i915_gem_object *old,
5093 struct drm_i915_gem_object *new,
5094 unsigned frontbuffer_bits)
5095{
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01005096 /* Control of individual bits within the mask are guarded by
5097 * the owning plane->mutex, i.e. we can never see concurrent
5098 * manipulation of individual bits. But since the bitfield as a whole
5099 * is updated using RMW, we need to use atomics in order to update
5100 * the bits.
5101 */
5102 BUILD_BUG_ON(INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES >
5103 sizeof(atomic_t) * BITS_PER_BYTE);
5104
Daniel Vettera071fa02014-06-18 23:28:09 +02005105 if (old) {
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01005106 WARN_ON(!(atomic_read(&old->frontbuffer_bits) & frontbuffer_bits));
5107 atomic_andnot(frontbuffer_bits, &old->frontbuffer_bits);
Daniel Vettera071fa02014-06-18 23:28:09 +02005108 }
5109
5110 if (new) {
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01005111 WARN_ON(atomic_read(&new->frontbuffer_bits) & frontbuffer_bits);
5112 atomic_or(frontbuffer_bits, &new->frontbuffer_bits);
Daniel Vettera071fa02014-06-18 23:28:09 +02005113 }
5114}
5115
Dave Gordonea702992015-07-09 19:29:02 +01005116/* Allocate a new GEM object and fill it with the supplied data */
5117struct drm_i915_gem_object *
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00005118i915_gem_object_create_from_data(struct drm_i915_private *dev_priv,
Dave Gordonea702992015-07-09 19:29:02 +01005119 const void *data, size_t size)
5120{
5121 struct drm_i915_gem_object *obj;
Chris Wilsonbe062fa2017-03-17 19:46:48 +00005122 struct file *file;
5123 size_t offset;
5124 int err;
Dave Gordonea702992015-07-09 19:29:02 +01005125
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00005126 obj = i915_gem_object_create(dev_priv, round_up(size, PAGE_SIZE));
Chris Wilsonfe3db792016-04-25 13:32:13 +01005127 if (IS_ERR(obj))
Dave Gordonea702992015-07-09 19:29:02 +01005128 return obj;
5129
Chris Wilsonce8ff092017-03-17 19:46:47 +00005130 GEM_BUG_ON(obj->base.write_domain != I915_GEM_DOMAIN_CPU);
Dave Gordonea702992015-07-09 19:29:02 +01005131
Chris Wilsonbe062fa2017-03-17 19:46:48 +00005132 file = obj->base.filp;
5133 offset = 0;
5134 do {
5135 unsigned int len = min_t(typeof(size), size, PAGE_SIZE);
5136 struct page *page;
5137 void *pgdata, *vaddr;
Dave Gordonea702992015-07-09 19:29:02 +01005138
Chris Wilsonbe062fa2017-03-17 19:46:48 +00005139 err = pagecache_write_begin(file, file->f_mapping,
5140 offset, len, 0,
5141 &page, &pgdata);
5142 if (err < 0)
5143 goto fail;
Dave Gordonea702992015-07-09 19:29:02 +01005144
Chris Wilsonbe062fa2017-03-17 19:46:48 +00005145 vaddr = kmap(page);
5146 memcpy(vaddr, data, len);
5147 kunmap(page);
5148
5149 err = pagecache_write_end(file, file->f_mapping,
5150 offset, len, len,
5151 page, pgdata);
5152 if (err < 0)
5153 goto fail;
5154
5155 size -= len;
5156 data += len;
5157 offset += len;
5158 } while (size);
Dave Gordonea702992015-07-09 19:29:02 +01005159
5160 return obj;
5161
5162fail:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01005163 i915_gem_object_put(obj);
Chris Wilsonbe062fa2017-03-17 19:46:48 +00005164 return ERR_PTR(err);
Dave Gordonea702992015-07-09 19:29:02 +01005165}
Chris Wilson96d77632016-10-28 13:58:33 +01005166
5167struct scatterlist *
5168i915_gem_object_get_sg(struct drm_i915_gem_object *obj,
5169 unsigned int n,
5170 unsigned int *offset)
5171{
Chris Wilsona4f5ea62016-10-28 13:58:35 +01005172 struct i915_gem_object_page_iter *iter = &obj->mm.get_page;
Chris Wilson96d77632016-10-28 13:58:33 +01005173 struct scatterlist *sg;
5174 unsigned int idx, count;
5175
5176 might_sleep();
5177 GEM_BUG_ON(n >= obj->base.size >> PAGE_SHIFT);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01005178 GEM_BUG_ON(!i915_gem_object_has_pinned_pages(obj));
Chris Wilson96d77632016-10-28 13:58:33 +01005179
5180 /* As we iterate forward through the sg, we record each entry in a
5181 * radixtree for quick repeated (backwards) lookups. If we have seen
5182 * this index previously, we will have an entry for it.
5183 *
5184 * Initial lookup is O(N), but this is amortized to O(1) for
5185 * sequential page access (where each new request is consecutive
5186 * to the previous one). Repeated lookups are O(lg(obj->base.size)),
5187 * i.e. O(1) with a large constant!
5188 */
5189 if (n < READ_ONCE(iter->sg_idx))
5190 goto lookup;
5191
5192 mutex_lock(&iter->lock);
5193
5194 /* We prefer to reuse the last sg so that repeated lookup of this
5195 * (or the subsequent) sg are fast - comparing against the last
5196 * sg is faster than going through the radixtree.
5197 */
5198
5199 sg = iter->sg_pos;
5200 idx = iter->sg_idx;
5201 count = __sg_page_count(sg);
5202
5203 while (idx + count <= n) {
5204 unsigned long exception, i;
5205 int ret;
5206
5207 /* If we cannot allocate and insert this entry, or the
5208 * individual pages from this range, cancel updating the
5209 * sg_idx so that on this lookup we are forced to linearly
5210 * scan onwards, but on future lookups we will try the
5211 * insertion again (in which case we need to be careful of
5212 * the error return reporting that we have already inserted
5213 * this index).
5214 */
5215 ret = radix_tree_insert(&iter->radix, idx, sg);
5216 if (ret && ret != -EEXIST)
5217 goto scan;
5218
5219 exception =
5220 RADIX_TREE_EXCEPTIONAL_ENTRY |
5221 idx << RADIX_TREE_EXCEPTIONAL_SHIFT;
5222 for (i = 1; i < count; i++) {
5223 ret = radix_tree_insert(&iter->radix, idx + i,
5224 (void *)exception);
5225 if (ret && ret != -EEXIST)
5226 goto scan;
5227 }
5228
5229 idx += count;
5230 sg = ____sg_next(sg);
5231 count = __sg_page_count(sg);
5232 }
5233
5234scan:
5235 iter->sg_pos = sg;
5236 iter->sg_idx = idx;
5237
5238 mutex_unlock(&iter->lock);
5239
5240 if (unlikely(n < idx)) /* insertion completed by another thread */
5241 goto lookup;
5242
5243 /* In case we failed to insert the entry into the radixtree, we need
5244 * to look beyond the current sg.
5245 */
5246 while (idx + count <= n) {
5247 idx += count;
5248 sg = ____sg_next(sg);
5249 count = __sg_page_count(sg);
5250 }
5251
5252 *offset = n - idx;
5253 return sg;
5254
5255lookup:
5256 rcu_read_lock();
5257
5258 sg = radix_tree_lookup(&iter->radix, n);
5259 GEM_BUG_ON(!sg);
5260
5261 /* If this index is in the middle of multi-page sg entry,
5262 * the radixtree will contain an exceptional entry that points
5263 * to the start of that range. We will return the pointer to
5264 * the base page and the offset of this page within the
5265 * sg entry's range.
5266 */
5267 *offset = 0;
5268 if (unlikely(radix_tree_exception(sg))) {
5269 unsigned long base =
5270 (unsigned long)sg >> RADIX_TREE_EXCEPTIONAL_SHIFT;
5271
5272 sg = radix_tree_lookup(&iter->radix, base);
5273 GEM_BUG_ON(!sg);
5274
5275 *offset = n - base;
5276 }
5277
5278 rcu_read_unlock();
5279
5280 return sg;
5281}
5282
5283struct page *
5284i915_gem_object_get_page(struct drm_i915_gem_object *obj, unsigned int n)
5285{
5286 struct scatterlist *sg;
5287 unsigned int offset;
5288
5289 GEM_BUG_ON(!i915_gem_object_has_struct_page(obj));
5290
5291 sg = i915_gem_object_get_sg(obj, n, &offset);
5292 return nth_page(sg_page(sg), offset);
5293}
5294
5295/* Like i915_gem_object_get_page(), but mark the returned page dirty */
5296struct page *
5297i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj,
5298 unsigned int n)
5299{
5300 struct page *page;
5301
5302 page = i915_gem_object_get_page(obj, n);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01005303 if (!obj->mm.dirty)
Chris Wilson96d77632016-10-28 13:58:33 +01005304 set_page_dirty(page);
5305
5306 return page;
5307}
5308
5309dma_addr_t
5310i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj,
5311 unsigned long n)
5312{
5313 struct scatterlist *sg;
5314 unsigned int offset;
5315
5316 sg = i915_gem_object_get_sg(obj, n, &offset);
5317 return sg_dma_address(sg) + (offset << PAGE_SHIFT);
5318}
Chris Wilson935a2f72017-02-13 17:15:13 +00005319
Chris Wilson8eeb7902017-07-26 19:16:01 +01005320int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj, int align)
5321{
5322 struct sg_table *pages;
5323 int err;
5324
5325 if (align > obj->base.size)
5326 return -EINVAL;
5327
5328 if (obj->ops == &i915_gem_phys_ops)
5329 return 0;
5330
5331 if (obj->ops != &i915_gem_object_ops)
5332 return -EINVAL;
5333
5334 err = i915_gem_object_unbind(obj);
5335 if (err)
5336 return err;
5337
5338 mutex_lock(&obj->mm.lock);
5339
5340 if (obj->mm.madv != I915_MADV_WILLNEED) {
5341 err = -EFAULT;
5342 goto err_unlock;
5343 }
5344
5345 if (obj->mm.quirked) {
5346 err = -EFAULT;
5347 goto err_unlock;
5348 }
5349
5350 if (obj->mm.mapping) {
5351 err = -EBUSY;
5352 goto err_unlock;
5353 }
5354
5355 pages = obj->mm.pages;
5356 obj->ops = &i915_gem_phys_ops;
5357
Chris Wilson8fb6a5d2017-07-26 19:16:02 +01005358 err = ____i915_gem_object_get_pages(obj);
Chris Wilson8eeb7902017-07-26 19:16:01 +01005359 if (err)
5360 goto err_xfer;
5361
5362 /* Perma-pin (until release) the physical set of pages */
5363 __i915_gem_object_pin_pages(obj);
5364
5365 if (!IS_ERR_OR_NULL(pages))
5366 i915_gem_object_ops.put_pages(obj, pages);
5367 mutex_unlock(&obj->mm.lock);
5368 return 0;
5369
5370err_xfer:
5371 obj->ops = &i915_gem_object_ops;
5372 obj->mm.pages = pages;
5373err_unlock:
5374 mutex_unlock(&obj->mm.lock);
5375 return err;
5376}
5377
Chris Wilson935a2f72017-02-13 17:15:13 +00005378#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
5379#include "selftests/scatterlist.c"
Chris Wilson66d9cb52017-02-13 17:15:17 +00005380#include "selftests/mock_gem_device.c"
Chris Wilson44653982017-02-13 17:15:20 +00005381#include "selftests/huge_gem_object.c"
Chris Wilson8335fd62017-02-13 17:15:28 +00005382#include "selftests/i915_gem_object.c"
Chris Wilson17059452017-02-13 17:15:32 +00005383#include "selftests/i915_gem_coherency.c"
Chris Wilson935a2f72017-02-13 17:15:13 +00005384#endif