blob: 4dda2b1eefdbad6dc838d88c4500846ac0cd910b [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010033#include <linux/circ_buf.h>
David Howells760285e2012-10-02 18:01:07 +010034#include <drm/drmP.h>
35#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010037#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Daniel Vetterfca52a52014-09-30 10:56:45 +020040/**
41 * DOC: interrupt handling
42 *
43 * These functions provide the basic support for enabling and disabling the
44 * interrupt handling support. There's a lot more functionality in i915_irq.c
45 * and related files, but that will be described in separate chapters.
46 */
47
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +030048static const u32 hpd_ilk[HPD_NUM_PINS] = {
49 [HPD_PORT_A] = DE_DP_A_HOTPLUG,
50};
51
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +030052static const u32 hpd_ivb[HPD_NUM_PINS] = {
53 [HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB,
54};
55
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +030056static const u32 hpd_bdw[HPD_NUM_PINS] = {
57 [HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG,
58};
59
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020060static const u32 hpd_ibx[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050061 [HPD_CRT] = SDE_CRT_HOTPLUG,
62 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
63 [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
64 [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
65 [HPD_PORT_D] = SDE_PORTD_HOTPLUG
66};
67
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020068static const u32 hpd_cpt[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050069 [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
Daniel Vetter73c352a2013-03-26 22:38:43 +010070 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
Egbert Eiche5868a32013-02-28 04:17:12 -050071 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
72 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
73 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
74};
75
Xiong Zhang26951ca2015-08-17 15:55:50 +080076static const u32 hpd_spt[HPD_NUM_PINS] = {
Ville Syrjälä74c0b392015-08-27 23:56:07 +030077 [HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT,
Xiong Zhang26951ca2015-08-17 15:55:50 +080078 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
79 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
80 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
81 [HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT
82};
83
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020084static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050085 [HPD_CRT] = CRT_HOTPLUG_INT_EN,
86 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
87 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
88 [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
89 [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
90 [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
91};
92
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020093static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050094 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
95 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
96 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
97 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
98 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
99 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
100};
101
Ville Syrjälä4bca26d2015-05-11 20:49:10 +0300102static const u32 hpd_status_i915[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -0500103 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
104 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
105 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
106 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
107 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
108 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
109};
110
Shashank Sharmae0a20ad2015-03-27 14:54:14 +0200111/* BXT hpd list */
112static const u32 hpd_bxt[HPD_NUM_PINS] = {
Sonika Jindal7f3561b2015-08-10 10:35:35 +0530113 [HPD_PORT_A] = BXT_DE_PORT_HP_DDIA,
Shashank Sharmae0a20ad2015-03-27 14:54:14 +0200114 [HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
115 [HPD_PORT_C] = BXT_DE_PORT_HP_DDIC
116};
117
Paulo Zanoni5c502442014-04-01 15:37:11 -0300118/* IIR can theoretically queue up two events. Be paranoid. */
Paulo Zanonif86f3fb2014-04-01 15:37:14 -0300119#define GEN8_IRQ_RESET_NDX(type, which) do { \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300120 I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
121 POSTING_READ(GEN8_##type##_IMR(which)); \
122 I915_WRITE(GEN8_##type##_IER(which), 0); \
123 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
124 POSTING_READ(GEN8_##type##_IIR(which)); \
125 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
126 POSTING_READ(GEN8_##type##_IIR(which)); \
127} while (0)
128
Paulo Zanonif86f3fb2014-04-01 15:37:14 -0300129#define GEN5_IRQ_RESET(type) do { \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300130 I915_WRITE(type##IMR, 0xffffffff); \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300131 POSTING_READ(type##IMR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300132 I915_WRITE(type##IER, 0); \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300133 I915_WRITE(type##IIR, 0xffffffff); \
134 POSTING_READ(type##IIR); \
135 I915_WRITE(type##IIR, 0xffffffff); \
136 POSTING_READ(type##IIR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300137} while (0)
138
Paulo Zanoni337ba012014-04-01 15:37:16 -0300139/*
140 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
141 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200142static void gen5_assert_iir_is_zero(struct drm_i915_private *dev_priv,
143 i915_reg_t reg)
Ville Syrjäläb51a2842015-09-18 20:03:41 +0300144{
145 u32 val = I915_READ(reg);
146
147 if (val == 0)
148 return;
149
150 WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200151 i915_mmio_reg_offset(reg), val);
Ville Syrjäläb51a2842015-09-18 20:03:41 +0300152 I915_WRITE(reg, 0xffffffff);
153 POSTING_READ(reg);
154 I915_WRITE(reg, 0xffffffff);
155 POSTING_READ(reg);
156}
Paulo Zanoni337ba012014-04-01 15:37:16 -0300157
Paulo Zanoni35079892014-04-01 15:37:15 -0300158#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
Ville Syrjäläb51a2842015-09-18 20:03:41 +0300159 gen5_assert_iir_is_zero(dev_priv, GEN8_##type##_IIR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300160 I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
Ville Syrjälä7d1bd5392014-10-30 19:42:50 +0200161 I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
162 POSTING_READ(GEN8_##type##_IMR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300163} while (0)
164
165#define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
Ville Syrjäläb51a2842015-09-18 20:03:41 +0300166 gen5_assert_iir_is_zero(dev_priv, type##IIR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300167 I915_WRITE(type##IER, (ier_val)); \
Ville Syrjälä7d1bd5392014-10-30 19:42:50 +0200168 I915_WRITE(type##IMR, (imr_val)); \
169 POSTING_READ(type##IMR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300170} while (0)
171
Imre Deakc9a9a262014-11-05 20:48:37 +0200172static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
Sagar Arun Kamble26705e22016-10-12 21:54:31 +0530173static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
Imre Deakc9a9a262014-11-05 20:48:37 +0200174
Egbert Eich0706f172015-09-23 16:15:27 +0200175/* For display hotplug interrupt */
176static inline void
177i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv,
178 uint32_t mask,
179 uint32_t bits)
180{
181 uint32_t val;
182
183 assert_spin_locked(&dev_priv->irq_lock);
184 WARN_ON(bits & ~mask);
185
186 val = I915_READ(PORT_HOTPLUG_EN);
187 val &= ~mask;
188 val |= bits;
189 I915_WRITE(PORT_HOTPLUG_EN, val);
190}
191
192/**
193 * i915_hotplug_interrupt_update - update hotplug interrupt enable
194 * @dev_priv: driver private
195 * @mask: bits to update
196 * @bits: bits to enable
197 * NOTE: the HPD enable bits are modified both inside and outside
198 * of an interrupt context. To avoid that read-modify-write cycles
199 * interfer, these bits are protected by a spinlock. Since this
200 * function is usually not called from a context where the lock is
201 * held already, this function acquires the lock itself. A non-locking
202 * version is also available.
203 */
204void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
205 uint32_t mask,
206 uint32_t bits)
207{
208 spin_lock_irq(&dev_priv->irq_lock);
209 i915_hotplug_interrupt_update_locked(dev_priv, mask, bits);
210 spin_unlock_irq(&dev_priv->irq_lock);
211}
212
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300213/**
214 * ilk_update_display_irq - update DEIMR
215 * @dev_priv: driver private
216 * @interrupt_mask: mask of interrupt bits to update
217 * @enabled_irq_mask: mask of interrupt bits to enable
218 */
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +0200219void ilk_update_display_irq(struct drm_i915_private *dev_priv,
220 uint32_t interrupt_mask,
221 uint32_t enabled_irq_mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800222{
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300223 uint32_t new_val;
224
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200225 assert_spin_locked(&dev_priv->irq_lock);
226
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300227 WARN_ON(enabled_irq_mask & ~interrupt_mask);
228
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700229 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300230 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300231
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300232 new_val = dev_priv->irq_mask;
233 new_val &= ~interrupt_mask;
234 new_val |= (~enabled_irq_mask & interrupt_mask);
235
236 if (new_val != dev_priv->irq_mask) {
237 dev_priv->irq_mask = new_val;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000238 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000239 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800240 }
241}
242
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300243/**
244 * ilk_update_gt_irq - update GTIMR
245 * @dev_priv: driver private
246 * @interrupt_mask: mask of interrupt bits to update
247 * @enabled_irq_mask: mask of interrupt bits to enable
248 */
249static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
250 uint32_t interrupt_mask,
251 uint32_t enabled_irq_mask)
252{
253 assert_spin_locked(&dev_priv->irq_lock);
254
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100255 WARN_ON(enabled_irq_mask & ~interrupt_mask);
256
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700257 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300258 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300259
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300260 dev_priv->gt_irq_mask &= ~interrupt_mask;
261 dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
262 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300263}
264
Daniel Vetter480c8032014-07-16 09:49:40 +0200265void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300266{
267 ilk_update_gt_irq(dev_priv, mask, mask);
Chris Wilson31bb59c2016-07-01 17:23:27 +0100268 POSTING_READ_FW(GTIMR);
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300269}
270
Daniel Vetter480c8032014-07-16 09:49:40 +0200271void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300272{
273 ilk_update_gt_irq(dev_priv, mask, 0);
274}
275
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200276static i915_reg_t gen6_pm_iir(struct drm_i915_private *dev_priv)
Imre Deakb900b942014-11-05 20:48:48 +0200277{
278 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
279}
280
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200281static i915_reg_t gen6_pm_imr(struct drm_i915_private *dev_priv)
Imre Deaka72fbc32014-11-05 20:48:31 +0200282{
283 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
284}
285
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200286static i915_reg_t gen6_pm_ier(struct drm_i915_private *dev_priv)
Imre Deakb900b942014-11-05 20:48:48 +0200287{
288 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
289}
290
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300291/**
Ville Syrjälä81fd8742015-11-25 16:21:30 +0200292 * snb_update_pm_irq - update GEN6_PMIMR
293 * @dev_priv: driver private
294 * @interrupt_mask: mask of interrupt bits to update
295 * @enabled_irq_mask: mask of interrupt bits to enable
296 */
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300297static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
298 uint32_t interrupt_mask,
299 uint32_t enabled_irq_mask)
300{
Paulo Zanoni605cd252013-08-06 18:57:15 -0300301 uint32_t new_val;
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300302
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100303 WARN_ON(enabled_irq_mask & ~interrupt_mask);
304
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300305 assert_spin_locked(&dev_priv->irq_lock);
306
Akash Goelf4e9af42016-10-12 21:54:30 +0530307 new_val = dev_priv->pm_imr;
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300308 new_val &= ~interrupt_mask;
309 new_val |= (~enabled_irq_mask & interrupt_mask);
310
Akash Goelf4e9af42016-10-12 21:54:30 +0530311 if (new_val != dev_priv->pm_imr) {
312 dev_priv->pm_imr = new_val;
313 I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_imr);
Imre Deaka72fbc32014-11-05 20:48:31 +0200314 POSTING_READ(gen6_pm_imr(dev_priv));
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300315 }
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300316}
317
Akash Goelf4e9af42016-10-12 21:54:30 +0530318void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300319{
Imre Deak9939fba2014-11-20 23:01:47 +0200320 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
321 return;
322
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300323 snb_update_pm_irq(dev_priv, mask, mask);
324}
325
Akash Goelf4e9af42016-10-12 21:54:30 +0530326static void __gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
Imre Deak9939fba2014-11-20 23:01:47 +0200327{
328 snb_update_pm_irq(dev_priv, mask, 0);
329}
330
Akash Goelf4e9af42016-10-12 21:54:30 +0530331void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300332{
Imre Deak9939fba2014-11-20 23:01:47 +0200333 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
334 return;
335
Akash Goelf4e9af42016-10-12 21:54:30 +0530336 __gen6_mask_pm_irq(dev_priv, mask);
337}
338
339void gen6_reset_pm_iir(struct drm_i915_private *dev_priv, u32 reset_mask)
340{
341 i915_reg_t reg = gen6_pm_iir(dev_priv);
342
343 assert_spin_locked(&dev_priv->irq_lock);
344
345 I915_WRITE(reg, reset_mask);
346 I915_WRITE(reg, reset_mask);
347 POSTING_READ(reg);
348}
349
350void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, u32 enable_mask)
351{
352 assert_spin_locked(&dev_priv->irq_lock);
353
354 dev_priv->pm_ier |= enable_mask;
355 I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier);
356 gen6_unmask_pm_irq(dev_priv, enable_mask);
357 /* unmask_pm_irq provides an implicit barrier (POSTING_READ) */
358}
359
360void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, u32 disable_mask)
361{
362 assert_spin_locked(&dev_priv->irq_lock);
363
364 dev_priv->pm_ier &= ~disable_mask;
365 __gen6_mask_pm_irq(dev_priv, disable_mask);
366 I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier);
367 /* though a barrier is missing here, but don't really need a one */
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300368}
369
Chris Wilsondc979972016-05-10 14:10:04 +0100370void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv)
Imre Deak3cc134e2014-11-19 15:30:03 +0200371{
Imre Deak3cc134e2014-11-19 15:30:03 +0200372 spin_lock_irq(&dev_priv->irq_lock);
Akash Goelf4e9af42016-10-12 21:54:30 +0530373 gen6_reset_pm_iir(dev_priv, dev_priv->pm_rps_events);
Imre Deak096fad92015-03-23 19:11:35 +0200374 dev_priv->rps.pm_iir = 0;
Imre Deak3cc134e2014-11-19 15:30:03 +0200375 spin_unlock_irq(&dev_priv->irq_lock);
376}
377
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100378void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv)
Imre Deakb900b942014-11-05 20:48:48 +0200379{
Chris Wilsonf2a91d12016-09-21 14:51:06 +0100380 if (READ_ONCE(dev_priv->rps.interrupts_enabled))
381 return;
382
Imre Deakb900b942014-11-05 20:48:48 +0200383 spin_lock_irq(&dev_priv->irq_lock);
Chris Wilsonc33d2472016-07-04 08:08:36 +0100384 WARN_ON_ONCE(dev_priv->rps.pm_iir);
385 WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
Imre Deakd4d70aa2014-11-19 15:30:04 +0200386 dev_priv->rps.interrupts_enabled = true;
Imre Deakb900b942014-11-05 20:48:48 +0200387 gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Imre Deak78e68d32014-12-15 18:59:27 +0200388
Imre Deakb900b942014-11-05 20:48:48 +0200389 spin_unlock_irq(&dev_priv->irq_lock);
390}
391
Imre Deak59d02a12014-12-19 19:33:26 +0200392u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask)
393{
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +0530394 return (mask & ~dev_priv->rps.pm_intr_keep);
Imre Deak59d02a12014-12-19 19:33:26 +0200395}
396
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100397void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv)
Imre Deakb900b942014-11-05 20:48:48 +0200398{
Chris Wilsonf2a91d12016-09-21 14:51:06 +0100399 if (!READ_ONCE(dev_priv->rps.interrupts_enabled))
400 return;
401
Imre Deakd4d70aa2014-11-19 15:30:04 +0200402 spin_lock_irq(&dev_priv->irq_lock);
403 dev_priv->rps.interrupts_enabled = false;
Imre Deak9939fba2014-11-20 23:01:47 +0200404
Dave Gordonb20e3cf2016-09-12 21:19:35 +0100405 I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0u));
Imre Deak9939fba2014-11-20 23:01:47 +0200406
Akash Goelf4e9af42016-10-12 21:54:30 +0530407 gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Imre Deak58072cc2015-03-23 19:11:34 +0200408
409 spin_unlock_irq(&dev_priv->irq_lock);
Chris Wilson91c8a322016-07-05 10:40:23 +0100410 synchronize_irq(dev_priv->drm.irq);
Chris Wilsonc33d2472016-07-04 08:08:36 +0100411
412 /* Now that we will not be generating any more work, flush any
413 * outsanding tasks. As we are called on the RPS idle path,
414 * we will reset the GPU to minimum frequencies, so the current
415 * state of the worker can be discarded.
416 */
417 cancel_work_sync(&dev_priv->rps.work);
418 gen6_reset_rps_interrupts(dev_priv);
Imre Deakb900b942014-11-05 20:48:48 +0200419}
420
Sagar Arun Kamble26705e22016-10-12 21:54:31 +0530421void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv)
422{
423 spin_lock_irq(&dev_priv->irq_lock);
424 gen6_reset_pm_iir(dev_priv, dev_priv->pm_guc_events);
425 spin_unlock_irq(&dev_priv->irq_lock);
426}
427
428void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv)
429{
430 spin_lock_irq(&dev_priv->irq_lock);
431 if (!dev_priv->guc.interrupts_enabled) {
432 WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) &
433 dev_priv->pm_guc_events);
434 dev_priv->guc.interrupts_enabled = true;
435 gen6_enable_pm_irq(dev_priv, dev_priv->pm_guc_events);
436 }
437 spin_unlock_irq(&dev_priv->irq_lock);
438}
439
440void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv)
441{
442 spin_lock_irq(&dev_priv->irq_lock);
443 dev_priv->guc.interrupts_enabled = false;
444
445 gen6_disable_pm_irq(dev_priv, dev_priv->pm_guc_events);
446
447 spin_unlock_irq(&dev_priv->irq_lock);
448 synchronize_irq(dev_priv->drm.irq);
449
450 gen9_reset_guc_interrupts(dev_priv);
451}
452
Ben Widawsky09610212014-05-15 20:58:08 +0300453/**
Ville Syrjälä81fd8742015-11-25 16:21:30 +0200454 * bdw_update_port_irq - update DE port interrupt
455 * @dev_priv: driver private
456 * @interrupt_mask: mask of interrupt bits to update
457 * @enabled_irq_mask: mask of interrupt bits to enable
458 */
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +0300459static void bdw_update_port_irq(struct drm_i915_private *dev_priv,
460 uint32_t interrupt_mask,
461 uint32_t enabled_irq_mask)
462{
463 uint32_t new_val;
464 uint32_t old_val;
465
466 assert_spin_locked(&dev_priv->irq_lock);
467
468 WARN_ON(enabled_irq_mask & ~interrupt_mask);
469
470 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
471 return;
472
473 old_val = I915_READ(GEN8_DE_PORT_IMR);
474
475 new_val = old_val;
476 new_val &= ~interrupt_mask;
477 new_val |= (~enabled_irq_mask & interrupt_mask);
478
479 if (new_val != old_val) {
480 I915_WRITE(GEN8_DE_PORT_IMR, new_val);
481 POSTING_READ(GEN8_DE_PORT_IMR);
482 }
483}
484
485/**
Ville Syrjälä013d3752015-11-23 18:06:17 +0200486 * bdw_update_pipe_irq - update DE pipe interrupt
487 * @dev_priv: driver private
488 * @pipe: pipe whose interrupt to update
489 * @interrupt_mask: mask of interrupt bits to update
490 * @enabled_irq_mask: mask of interrupt bits to enable
491 */
492void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
493 enum pipe pipe,
494 uint32_t interrupt_mask,
495 uint32_t enabled_irq_mask)
496{
497 uint32_t new_val;
498
499 assert_spin_locked(&dev_priv->irq_lock);
500
501 WARN_ON(enabled_irq_mask & ~interrupt_mask);
502
503 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
504 return;
505
506 new_val = dev_priv->de_irq_mask[pipe];
507 new_val &= ~interrupt_mask;
508 new_val |= (~enabled_irq_mask & interrupt_mask);
509
510 if (new_val != dev_priv->de_irq_mask[pipe]) {
511 dev_priv->de_irq_mask[pipe] = new_val;
512 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
513 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
514 }
515}
516
517/**
Daniel Vetterfee884e2013-07-04 23:35:21 +0200518 * ibx_display_interrupt_update - update SDEIMR
519 * @dev_priv: driver private
520 * @interrupt_mask: mask of interrupt bits to update
521 * @enabled_irq_mask: mask of interrupt bits to enable
522 */
Daniel Vetter47339cd2014-09-30 10:56:46 +0200523void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
524 uint32_t interrupt_mask,
525 uint32_t enabled_irq_mask)
Daniel Vetterfee884e2013-07-04 23:35:21 +0200526{
527 uint32_t sdeimr = I915_READ(SDEIMR);
528 sdeimr &= ~interrupt_mask;
529 sdeimr |= (~enabled_irq_mask & interrupt_mask);
530
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100531 WARN_ON(enabled_irq_mask & ~interrupt_mask);
532
Daniel Vetterfee884e2013-07-04 23:35:21 +0200533 assert_spin_locked(&dev_priv->irq_lock);
534
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700535 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300536 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300537
Daniel Vetterfee884e2013-07-04 23:35:21 +0200538 I915_WRITE(SDEIMR, sdeimr);
539 POSTING_READ(SDEIMR);
540}
Paulo Zanoni86642812013-04-12 17:57:57 -0300541
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100542static void
Imre Deak755e9012014-02-10 18:42:47 +0200543__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
544 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800545{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200546 i915_reg_t reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200547 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800548
Daniel Vetterb79480b2013-06-27 17:52:10 +0200549 assert_spin_locked(&dev_priv->irq_lock);
Daniel Vetterd518ce52014-08-27 10:43:37 +0200550 WARN_ON(!intel_irqs_enabled(dev_priv));
Daniel Vetterb79480b2013-06-27 17:52:10 +0200551
Ville Syrjälä04feced2014-04-03 13:28:33 +0300552 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
553 status_mask & ~PIPESTAT_INT_STATUS_MASK,
554 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
555 pipe_name(pipe), enable_mask, status_mask))
Imre Deak755e9012014-02-10 18:42:47 +0200556 return;
557
558 if ((pipestat & enable_mask) == enable_mask)
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200559 return;
560
Imre Deak91d181d2014-02-10 18:42:49 +0200561 dev_priv->pipestat_irq_mask[pipe] |= status_mask;
562
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200563 /* Enable the interrupt, clear any pending status */
Imre Deak755e9012014-02-10 18:42:47 +0200564 pipestat |= enable_mask | status_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200565 I915_WRITE(reg, pipestat);
566 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800567}
568
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100569static void
Imre Deak755e9012014-02-10 18:42:47 +0200570__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
571 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800572{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200573 i915_reg_t reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200574 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800575
Daniel Vetterb79480b2013-06-27 17:52:10 +0200576 assert_spin_locked(&dev_priv->irq_lock);
Daniel Vetterd518ce52014-08-27 10:43:37 +0200577 WARN_ON(!intel_irqs_enabled(dev_priv));
Daniel Vetterb79480b2013-06-27 17:52:10 +0200578
Ville Syrjälä04feced2014-04-03 13:28:33 +0300579 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
580 status_mask & ~PIPESTAT_INT_STATUS_MASK,
581 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
582 pipe_name(pipe), enable_mask, status_mask))
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200583 return;
584
Imre Deak755e9012014-02-10 18:42:47 +0200585 if ((pipestat & enable_mask) == 0)
586 return;
587
Imre Deak91d181d2014-02-10 18:42:49 +0200588 dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
589
Imre Deak755e9012014-02-10 18:42:47 +0200590 pipestat &= ~enable_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200591 I915_WRITE(reg, pipestat);
592 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800593}
594
Imre Deak10c59c52014-02-10 18:42:48 +0200595static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
596{
597 u32 enable_mask = status_mask << 16;
598
599 /*
Ville Syrjälä724a6902014-04-09 13:28:48 +0300600 * On pipe A we don't support the PSR interrupt yet,
601 * on pipe B and C the same bit MBZ.
Imre Deak10c59c52014-02-10 18:42:48 +0200602 */
603 if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
604 return 0;
Ville Syrjälä724a6902014-04-09 13:28:48 +0300605 /*
606 * On pipe B and C we don't support the PSR interrupt yet, on pipe
607 * A the same bit is for perf counters which we don't use either.
608 */
609 if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
610 return 0;
Imre Deak10c59c52014-02-10 18:42:48 +0200611
612 enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
613 SPRITE0_FLIP_DONE_INT_EN_VLV |
614 SPRITE1_FLIP_DONE_INT_EN_VLV);
615 if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
616 enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
617 if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
618 enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
619
620 return enable_mask;
621}
622
Imre Deak755e9012014-02-10 18:42:47 +0200623void
624i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
625 u32 status_mask)
626{
627 u32 enable_mask;
628
Wayne Boyer666a4532015-12-09 12:29:35 -0800629 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilson91c8a322016-07-05 10:40:23 +0100630 enable_mask = vlv_get_pipestat_enable_mask(&dev_priv->drm,
Imre Deak10c59c52014-02-10 18:42:48 +0200631 status_mask);
632 else
633 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200634 __i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
635}
636
637void
638i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
639 u32 status_mask)
640{
641 u32 enable_mask;
642
Wayne Boyer666a4532015-12-09 12:29:35 -0800643 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilson91c8a322016-07-05 10:40:23 +0100644 enable_mask = vlv_get_pipestat_enable_mask(&dev_priv->drm,
Imre Deak10c59c52014-02-10 18:42:48 +0200645 status_mask);
646 else
647 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200648 __i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
649}
650
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000651/**
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300652 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100653 * @dev_priv: i915 device private
Zhao Yakui01c66882009-10-28 05:10:00 +0000654 */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100655static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv)
Zhao Yakui01c66882009-10-28 05:10:00 +0000656{
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100657 if (!dev_priv->opregion.asle || !IS_MOBILE(dev_priv))
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300658 return;
659
Daniel Vetter13321782014-09-15 14:55:29 +0200660 spin_lock_irq(&dev_priv->irq_lock);
Zhao Yakui01c66882009-10-28 05:10:00 +0000661
Imre Deak755e9012014-02-10 18:42:47 +0200662 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100663 if (INTEL_GEN(dev_priv) >= 4)
Daniel Vetter3b6c42e2013-10-21 18:04:35 +0200664 i915_enable_pipestat(dev_priv, PIPE_A,
Imre Deak755e9012014-02-10 18:42:47 +0200665 PIPE_LEGACY_BLC_EVENT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000666
Daniel Vetter13321782014-09-15 14:55:29 +0200667 spin_unlock_irq(&dev_priv->irq_lock);
Zhao Yakui01c66882009-10-28 05:10:00 +0000668}
669
Ville Syrjäläf75f3742014-05-15 20:20:36 +0300670/*
671 * This timing diagram depicts the video signal in and
672 * around the vertical blanking period.
673 *
674 * Assumptions about the fictitious mode used in this example:
675 * vblank_start >= 3
676 * vsync_start = vblank_start + 1
677 * vsync_end = vblank_start + 2
678 * vtotal = vblank_start + 3
679 *
680 * start of vblank:
681 * latch double buffered registers
682 * increment frame counter (ctg+)
683 * generate start of vblank interrupt (gen4+)
684 * |
685 * | frame start:
686 * | generate frame start interrupt (aka. vblank interrupt) (gmch)
687 * | may be shifted forward 1-3 extra lines via PIPECONF
688 * | |
689 * | | start of vsync:
690 * | | generate vsync interrupt
691 * | | |
692 * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx
693 * . \hs/ . \hs/ \hs/ \hs/ . \hs/
694 * ----va---> <-----------------vb--------------------> <--------va-------------
695 * | | <----vs-----> |
696 * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
697 * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
698 * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
699 * | | |
700 * last visible pixel first visible pixel
701 * | increment frame counter (gen3/4)
702 * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4)
703 *
704 * x = horizontal active
705 * _ = horizontal blanking
706 * hs = horizontal sync
707 * va = vertical active
708 * vb = vertical blanking
709 * vs = vertical sync
710 * vbs = vblank_start (number)
711 *
712 * Summary:
713 * - most events happen at the start of horizontal sync
714 * - frame start happens at the start of horizontal blank, 1-4 lines
715 * (depending on PIPECONF settings) after the start of vblank
716 * - gen3/4 pixel and frame counter are synchronized with the start
717 * of horizontal active on the first line of vertical active
718 */
719
Keith Packard42f52ef2008-10-18 19:39:29 -0700720/* Called from drm generic code, passed a 'crtc', which
721 * we use as a pipe index
722 */
Thierry Reding88e72712015-09-24 18:35:31 +0200723static u32 i915_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700724{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100725 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200726 i915_reg_t high_frame, low_frame;
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300727 u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +0100728 struct intel_crtc *intel_crtc =
729 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200730 const struct drm_display_mode *mode = &intel_crtc->base.hwmode;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700731
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +0100732 htotal = mode->crtc_htotal;
733 hsync_start = mode->crtc_hsync_start;
734 vbl_start = mode->crtc_vblank_start;
735 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
736 vbl_start = DIV_ROUND_UP(vbl_start, 2);
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300737
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300738 /* Convert to pixel count */
739 vbl_start *= htotal;
740
741 /* Start of vblank event occurs at start of hsync */
742 vbl_start -= htotal - hsync_start;
743
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800744 high_frame = PIPEFRAME(pipe);
745 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100746
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700747 /*
748 * High & low register fields aren't synchronized, so make sure
749 * we get a low value that's stable across two reads of the high
750 * register.
751 */
752 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100753 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300754 low = I915_READ(low_frame);
Chris Wilson5eddb702010-09-11 13:48:45 +0100755 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700756 } while (high1 != high2);
757
Chris Wilson5eddb702010-09-11 13:48:45 +0100758 high1 >>= PIPE_FRAME_HIGH_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300759 pixel = low & PIPE_PIXEL_MASK;
Chris Wilson5eddb702010-09-11 13:48:45 +0100760 low >>= PIPE_FRAME_LOW_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300761
762 /*
763 * The frame counter increments at beginning of active.
764 * Cook up a vblank counter by also checking the pixel
765 * counter against vblank start.
766 */
Ville Syrjäläedc08d02013-11-06 13:56:27 -0200767 return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700768}
769
Dave Airlie974e59b2015-10-30 09:45:33 +1000770static u32 g4x_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800771{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100772 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800773
Ville Syrjälä649636e2015-09-22 19:50:01 +0300774 return I915_READ(PIPE_FRMCOUNT_G4X(pipe));
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800775}
776
Ville Syrjälä75aa3f62015-10-22 15:34:56 +0300777/* I915_READ_FW, only for fast reads of display block, no need for forcewake etc. */
Ville Syrjäläa225f072014-04-29 13:35:45 +0300778static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
779{
780 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100781 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200782 const struct drm_display_mode *mode = &crtc->base.hwmode;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300783 enum pipe pipe = crtc->pipe;
Ville Syrjälä80715b22014-05-15 20:23:23 +0300784 int position, vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300785
Ville Syrjälä80715b22014-05-15 20:23:23 +0300786 vtotal = mode->crtc_vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300787 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
788 vtotal /= 2;
789
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100790 if (IS_GEN2(dev_priv))
Ville Syrjälä75aa3f62015-10-22 15:34:56 +0300791 position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300792 else
Ville Syrjälä75aa3f62015-10-22 15:34:56 +0300793 position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300794
795 /*
Jesse Barnes41b578f2015-09-22 12:15:54 -0700796 * On HSW, the DSL reg (0x70000) appears to return 0 if we
797 * read it just before the start of vblank. So try it again
798 * so we don't accidentally end up spanning a vblank frame
799 * increment, causing the pipe_update_end() code to squak at us.
800 *
801 * The nature of this problem means we can't simply check the ISR
802 * bit and return the vblank start value; nor can we use the scanline
803 * debug register in the transcoder as it appears to have the same
804 * problem. We may need to extend this to include other platforms,
805 * but so far testing only shows the problem on HSW.
806 */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100807 if (HAS_DDI(dev_priv) && !position) {
Jesse Barnes41b578f2015-09-22 12:15:54 -0700808 int i, temp;
809
810 for (i = 0; i < 100; i++) {
811 udelay(1);
812 temp = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) &
813 DSL_LINEMASK_GEN3;
814 if (temp != position) {
815 position = temp;
816 break;
817 }
818 }
819 }
820
821 /*
Ville Syrjälä80715b22014-05-15 20:23:23 +0300822 * See update_scanline_offset() for the details on the
823 * scanline_offset adjustment.
Ville Syrjäläa225f072014-04-29 13:35:45 +0300824 */
Ville Syrjälä80715b22014-05-15 20:23:23 +0300825 return (position + crtc->scanline_offset) % vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300826}
827
Thierry Reding88e72712015-09-24 18:35:31 +0200828static int i915_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe,
Ville Syrjäläabca9e42013-10-28 20:50:48 +0200829 unsigned int flags, int *vpos, int *hpos,
Ville Syrjälä3bb403b2015-09-14 22:43:44 +0300830 ktime_t *stime, ktime_t *etime,
831 const struct drm_display_mode *mode)
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100832{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100833 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300834 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
835 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300836 int position;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300837 int vbl_start, vbl_end, hsync_start, htotal, vtotal;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100838 bool in_vbl = true;
839 int ret = 0;
Mario Kleinerad3543e2013-10-30 05:13:08 +0100840 unsigned long irqflags;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100841
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200842 if (WARN_ON(!mode->crtc_clock)) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100843 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800844 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100845 return 0;
846 }
847
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300848 htotal = mode->crtc_htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300849 hsync_start = mode->crtc_hsync_start;
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300850 vtotal = mode->crtc_vtotal;
851 vbl_start = mode->crtc_vblank_start;
852 vbl_end = mode->crtc_vblank_end;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100853
Ville Syrjäläd31faf62013-10-28 16:31:41 +0200854 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
855 vbl_start = DIV_ROUND_UP(vbl_start, 2);
856 vbl_end /= 2;
857 vtotal /= 2;
858 }
859
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300860 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
861
Mario Kleinerad3543e2013-10-30 05:13:08 +0100862 /*
863 * Lock uncore.lock, as we will do multiple timing critical raw
864 * register reads, potentially with preemption disabled, so the
865 * following code must not block on uncore.lock.
866 */
867 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300868
Mario Kleinerad3543e2013-10-30 05:13:08 +0100869 /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
870
871 /* Get optional system timestamp before query. */
872 if (stime)
873 *stime = ktime_get();
874
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100875 if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100876 /* No obvious pixelcount register. Only query vertical
877 * scanout position from Display scan line register.
878 */
Ville Syrjäläa225f072014-04-29 13:35:45 +0300879 position = __intel_get_crtc_scanline(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100880 } else {
881 /* Have access to pixelcount since start of frame.
882 * We can split this into vertical and horizontal
883 * scanout position.
884 */
Ville Syrjälä75aa3f62015-10-22 15:34:56 +0300885 position = (I915_READ_FW(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100886
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300887 /* convert to pixel counts */
888 vbl_start *= htotal;
889 vbl_end *= htotal;
890 vtotal *= htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300891
892 /*
Ville Syrjälä7e78f1cb2014-04-29 13:35:49 +0300893 * In interlaced modes, the pixel counter counts all pixels,
894 * so one field will have htotal more pixels. In order to avoid
895 * the reported position from jumping backwards when the pixel
896 * counter is beyond the length of the shorter field, just
897 * clamp the position the length of the shorter field. This
898 * matches how the scanline counter based position works since
899 * the scanline counter doesn't count the two half lines.
900 */
901 if (position >= vtotal)
902 position = vtotal - 1;
903
904 /*
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300905 * Start of vblank interrupt is triggered at start of hsync,
906 * just prior to the first active line of vblank. However we
907 * consider lines to start at the leading edge of horizontal
908 * active. So, should we get here before we've crossed into
909 * the horizontal active of the first line in vblank, we would
910 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
911 * always add htotal-hsync_start to the current pixel position.
912 */
913 position = (position + htotal - hsync_start) % vtotal;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300914 }
915
Mario Kleinerad3543e2013-10-30 05:13:08 +0100916 /* Get optional system timestamp after query. */
917 if (etime)
918 *etime = ktime_get();
919
920 /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
921
922 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
923
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300924 in_vbl = position >= vbl_start && position < vbl_end;
925
926 /*
927 * While in vblank, position will be negative
928 * counting up towards 0 at vbl_end. And outside
929 * vblank, position will be positive counting
930 * up since vbl_end.
931 */
932 if (position >= vbl_start)
933 position -= vbl_end;
934 else
935 position += vtotal - vbl_end;
936
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100937 if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300938 *vpos = position;
939 *hpos = 0;
940 } else {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100941 *vpos = position / htotal;
942 *hpos = position - (*vpos * htotal);
943 }
944
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100945 /* In vblank? */
946 if (in_vbl)
Daniel Vetter3d3cbd82014-09-10 17:36:11 +0200947 ret |= DRM_SCANOUTPOS_IN_VBLANK;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100948
949 return ret;
950}
951
Ville Syrjäläa225f072014-04-29 13:35:45 +0300952int intel_get_crtc_scanline(struct intel_crtc *crtc)
953{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100954 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläa225f072014-04-29 13:35:45 +0300955 unsigned long irqflags;
956 int position;
957
958 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
959 position = __intel_get_crtc_scanline(crtc);
960 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
961
962 return position;
963}
964
Thierry Reding88e72712015-09-24 18:35:31 +0200965static int i915_get_vblank_timestamp(struct drm_device *dev, unsigned int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100966 int *max_error,
967 struct timeval *vblank_time,
968 unsigned flags)
969{
Chris Wilson4041b852011-01-22 10:07:56 +0000970 struct drm_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100971
Thierry Reding88e72712015-09-24 18:35:31 +0200972 if (pipe >= INTEL_INFO(dev)->num_pipes) {
973 DRM_ERROR("Invalid crtc %u\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100974 return -EINVAL;
975 }
976
977 /* Get drm_crtc to timestamp: */
Chris Wilson4041b852011-01-22 10:07:56 +0000978 crtc = intel_get_crtc_for_pipe(dev, pipe);
979 if (crtc == NULL) {
Thierry Reding88e72712015-09-24 18:35:31 +0200980 DRM_ERROR("Invalid crtc %u\n", pipe);
Chris Wilson4041b852011-01-22 10:07:56 +0000981 return -EINVAL;
982 }
983
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200984 if (!crtc->hwmode.crtc_clock) {
Thierry Reding88e72712015-09-24 18:35:31 +0200985 DRM_DEBUG_KMS("crtc %u is disabled\n", pipe);
Chris Wilson4041b852011-01-22 10:07:56 +0000986 return -EBUSY;
987 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100988
989 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +0000990 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
991 vblank_time, flags,
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200992 &crtc->hwmode);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100993}
994
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100995static void ironlake_rps_change_irq_handler(struct drm_i915_private *dev_priv)
Jesse Barnesf97108d2010-01-29 11:27:07 -0800996{
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000997 u32 busy_up, busy_down, max_avg, min_avg;
Daniel Vetter92703882012-08-09 16:46:01 +0200998 u8 new_delay;
Daniel Vetter92703882012-08-09 16:46:01 +0200999
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001000 spin_lock(&mchdev_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001001
Daniel Vetter73edd18f2012-08-08 23:35:37 +02001002 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
1003
Daniel Vetter20e4d402012-08-08 23:35:39 +02001004 new_delay = dev_priv->ips.cur_delay;
Daniel Vetter92703882012-08-09 16:46:01 +02001005
Jesse Barnes7648fa92010-05-20 14:28:11 -07001006 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001007 busy_up = I915_READ(RCPREVBSYTUPAVG);
1008 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001009 max_avg = I915_READ(RCBMAXAVG);
1010 min_avg = I915_READ(RCBMINAVG);
1011
1012 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001013 if (busy_up > max_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02001014 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
1015 new_delay = dev_priv->ips.cur_delay - 1;
1016 if (new_delay < dev_priv->ips.max_delay)
1017 new_delay = dev_priv->ips.max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001018 } else if (busy_down < min_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02001019 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
1020 new_delay = dev_priv->ips.cur_delay + 1;
1021 if (new_delay > dev_priv->ips.min_delay)
1022 new_delay = dev_priv->ips.min_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001023 }
1024
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001025 if (ironlake_set_drps(dev_priv, new_delay))
Daniel Vetter20e4d402012-08-08 23:35:39 +02001026 dev_priv->ips.cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001027
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001028 spin_unlock(&mchdev_lock);
Daniel Vetter92703882012-08-09 16:46:01 +02001029
Jesse Barnesf97108d2010-01-29 11:27:07 -08001030 return;
1031}
1032
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001033static void notify_ring(struct intel_engine_cs *engine)
Chris Wilson549f7362010-10-19 11:19:32 +01001034{
Chris Wilsonaca34b62016-07-06 12:39:02 +01001035 smp_store_mb(engine->breadcrumbs.irq_posted, true);
Chris Wilson83348ba2016-08-09 17:47:51 +01001036 if (intel_engine_wakeup(engine))
Chris Wilson688e6c72016-07-01 17:23:15 +01001037 trace_i915_gem_request_notify(engine);
Chris Wilson549f7362010-10-19 11:19:32 +01001038}
1039
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001040static void vlv_c0_read(struct drm_i915_private *dev_priv,
1041 struct intel_rps_ei *ei)
Deepak S31685c22014-07-03 17:33:01 -04001042{
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001043 ei->cz_clock = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP);
1044 ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
1045 ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
Deepak S31685c22014-07-03 17:33:01 -04001046}
1047
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001048static bool vlv_c0_above(struct drm_i915_private *dev_priv,
1049 const struct intel_rps_ei *old,
1050 const struct intel_rps_ei *now,
1051 int threshold)
Deepak S31685c22014-07-03 17:33:01 -04001052{
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001053 u64 time, c0;
Ville Syrjälä7bad74d2015-09-24 23:29:20 +03001054 unsigned int mul = 100;
Deepak S31685c22014-07-03 17:33:01 -04001055
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001056 if (old->cz_clock == 0)
1057 return false;
Deepak S31685c22014-07-03 17:33:01 -04001058
Ville Syrjälä7bad74d2015-09-24 23:29:20 +03001059 if (I915_READ(VLV_COUNTER_CONTROL) & VLV_COUNT_RANGE_HIGH)
1060 mul <<= 8;
1061
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001062 time = now->cz_clock - old->cz_clock;
Ville Syrjälä7bad74d2015-09-24 23:29:20 +03001063 time *= threshold * dev_priv->czclk_freq;
Deepak S31685c22014-07-03 17:33:01 -04001064
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001065 /* Workload can be split between render + media, e.g. SwapBuffers
1066 * being blitted in X after being rendered in mesa. To account for
1067 * this we need to combine both engines into our activity counter.
1068 */
1069 c0 = now->render_c0 - old->render_c0;
1070 c0 += now->media_c0 - old->media_c0;
Ville Syrjälä7bad74d2015-09-24 23:29:20 +03001071 c0 *= mul * VLV_CZ_CLOCK_TO_MILLI_SEC;
Deepak S31685c22014-07-03 17:33:01 -04001072
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001073 return c0 >= time;
1074}
Deepak S31685c22014-07-03 17:33:01 -04001075
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001076void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
1077{
1078 vlv_c0_read(dev_priv, &dev_priv->rps.down_ei);
1079 dev_priv->rps.up_ei = dev_priv->rps.down_ei;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001080}
1081
1082static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
1083{
1084 struct intel_rps_ei now;
1085 u32 events = 0;
1086
Chris Wilson6f4b12f82015-03-18 09:48:23 +00001087 if ((pm_iir & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED)) == 0)
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001088 return 0;
1089
1090 vlv_c0_read(dev_priv, &now);
1091 if (now.cz_clock == 0)
1092 return 0;
Deepak S31685c22014-07-03 17:33:01 -04001093
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001094 if (pm_iir & GEN6_PM_RP_DOWN_EI_EXPIRED) {
1095 if (!vlv_c0_above(dev_priv,
1096 &dev_priv->rps.down_ei, &now,
Chris Wilson8fb55192015-04-07 16:20:28 +01001097 dev_priv->rps.down_threshold))
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001098 events |= GEN6_PM_RP_DOWN_THRESHOLD;
1099 dev_priv->rps.down_ei = now;
Deepak S31685c22014-07-03 17:33:01 -04001100 }
1101
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001102 if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) {
1103 if (vlv_c0_above(dev_priv,
1104 &dev_priv->rps.up_ei, &now,
Chris Wilson8fb55192015-04-07 16:20:28 +01001105 dev_priv->rps.up_threshold))
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001106 events |= GEN6_PM_RP_UP_THRESHOLD;
1107 dev_priv->rps.up_ei = now;
1108 }
1109
1110 return events;
Deepak S31685c22014-07-03 17:33:01 -04001111}
1112
Chris Wilsonf5a4c672015-04-27 13:41:23 +01001113static bool any_waiters(struct drm_i915_private *dev_priv)
1114{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001115 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05301116 enum intel_engine_id id;
Chris Wilsonf5a4c672015-04-27 13:41:23 +01001117
Akash Goel3b3f1652016-10-13 22:44:48 +05301118 for_each_engine(engine, dev_priv, id)
Chris Wilson688e6c72016-07-01 17:23:15 +01001119 if (intel_engine_has_waiter(engine))
Chris Wilsonf5a4c672015-04-27 13:41:23 +01001120 return true;
1121
1122 return false;
1123}
1124
Ben Widawsky4912d042011-04-25 11:25:20 -07001125static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001126{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001127 struct drm_i915_private *dev_priv =
1128 container_of(work, struct drm_i915_private, rps.work);
Chris Wilson8d3afd72015-05-21 21:01:47 +01001129 bool client_boost;
1130 int new_delay, adj, min, max;
Paulo Zanoniedbfdb42013-08-06 18:57:13 -03001131 u32 pm_iir;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001132
Daniel Vetter59cdb632013-07-04 23:35:28 +02001133 spin_lock_irq(&dev_priv->irq_lock);
Imre Deakd4d70aa2014-11-19 15:30:04 +02001134 /* Speed up work cancelation during disabling rps interrupts. */
1135 if (!dev_priv->rps.interrupts_enabled) {
1136 spin_unlock_irq(&dev_priv->irq_lock);
1137 return;
1138 }
Imre Deak1f814da2015-12-16 02:52:19 +02001139
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001140 pm_iir = dev_priv->rps.pm_iir;
1141 dev_priv->rps.pm_iir = 0;
Imre Deaka72fbc32014-11-05 20:48:31 +02001142 /* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
Akash Goelf4e9af42016-10-12 21:54:30 +05301143 gen6_unmask_pm_irq(dev_priv, dev_priv->pm_rps_events);
Chris Wilson8d3afd72015-05-21 21:01:47 +01001144 client_boost = dev_priv->rps.client_boost;
1145 dev_priv->rps.client_boost = false;
Daniel Vetter59cdb632013-07-04 23:35:28 +02001146 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawsky4912d042011-04-25 11:25:20 -07001147
Paulo Zanoni60611c12013-08-15 11:50:01 -03001148 /* Make sure we didn't queue anything we're not going to process. */
Deepak Sa6706b42014-03-15 20:23:22 +05301149 WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
Paulo Zanoni60611c12013-08-15 11:50:01 -03001150
Chris Wilson8d3afd72015-05-21 21:01:47 +01001151 if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost)
Chris Wilsonc33d2472016-07-04 08:08:36 +01001152 return;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001153
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001154 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01001155
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001156 pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);
1157
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001158 adj = dev_priv->rps.last_adj;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001159 new_delay = dev_priv->rps.cur_freq;
Chris Wilson8d3afd72015-05-21 21:01:47 +01001160 min = dev_priv->rps.min_freq_softlimit;
1161 max = dev_priv->rps.max_freq_softlimit;
Chris Wilson29ecd78d2016-07-13 09:10:35 +01001162 if (client_boost || any_waiters(dev_priv))
1163 max = dev_priv->rps.max_freq;
1164 if (client_boost && new_delay < dev_priv->rps.boost_freq) {
1165 new_delay = dev_priv->rps.boost_freq;
Chris Wilson8d3afd72015-05-21 21:01:47 +01001166 adj = 0;
1167 } else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001168 if (adj > 0)
1169 adj *= 2;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001170 else /* CHV needs even encode values */
1171 adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1;
Ville Syrjälä74250342013-06-25 21:38:11 +03001172 /*
1173 * For better performance, jump directly
1174 * to RPe if we're below it.
1175 */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001176 if (new_delay < dev_priv->rps.efficient_freq - adj) {
Ben Widawskyb39fb292014-03-19 18:31:11 -07001177 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001178 adj = 0;
1179 }
Chris Wilson29ecd78d2016-07-13 09:10:35 +01001180 } else if (client_boost || any_waiters(dev_priv)) {
Chris Wilsonf5a4c672015-04-27 13:41:23 +01001181 adj = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001182 } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
Ben Widawskyb39fb292014-03-19 18:31:11 -07001183 if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1184 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001185 else
Ben Widawskyb39fb292014-03-19 18:31:11 -07001186 new_delay = dev_priv->rps.min_freq_softlimit;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001187 adj = 0;
1188 } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1189 if (adj < 0)
1190 adj *= 2;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001191 else /* CHV needs even encode values */
1192 adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001193 } else { /* unknown event */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001194 adj = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001195 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001196
Chris Wilsonedcf2842015-04-07 16:20:29 +01001197 dev_priv->rps.last_adj = adj;
1198
Ben Widawsky79249632012-09-07 19:43:42 -07001199 /* sysfs frequency interfaces may have snuck in while servicing the
1200 * interrupt
1201 */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001202 new_delay += adj;
Chris Wilson8d3afd72015-05-21 21:01:47 +01001203 new_delay = clamp_t(int, new_delay, min, max);
Deepak S27544362014-01-27 21:35:05 +05301204
Chris Wilsondc979972016-05-10 14:10:04 +01001205 intel_set_rps(dev_priv, new_delay);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001206
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001207 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001208}
1209
Ben Widawskye3689192012-05-25 16:56:22 -07001210
1211/**
1212 * ivybridge_parity_work - Workqueue called when a parity error interrupt
1213 * occurred.
1214 * @work: workqueue struct
1215 *
1216 * Doesn't actually do anything except notify userspace. As a consequence of
1217 * this event, userspace should try to remap the bad rows since statistically
1218 * it is likely the same row is more likely to go bad again.
1219 */
1220static void ivybridge_parity_work(struct work_struct *work)
1221{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001222 struct drm_i915_private *dev_priv =
1223 container_of(work, struct drm_i915_private, l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001224 u32 error_status, row, bank, subbank;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001225 char *parity_event[6];
Ben Widawskye3689192012-05-25 16:56:22 -07001226 uint32_t misccpctl;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001227 uint8_t slice = 0;
Ben Widawskye3689192012-05-25 16:56:22 -07001228
1229 /* We must turn off DOP level clock gating to access the L3 registers.
1230 * In order to prevent a get/put style interface, acquire struct mutex
1231 * any time we access those registers.
1232 */
Chris Wilson91c8a322016-07-05 10:40:23 +01001233 mutex_lock(&dev_priv->drm.struct_mutex);
Ben Widawskye3689192012-05-25 16:56:22 -07001234
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001235 /* If we've screwed up tracking, just let the interrupt fire again */
1236 if (WARN_ON(!dev_priv->l3_parity.which_slice))
1237 goto out;
1238
Ben Widawskye3689192012-05-25 16:56:22 -07001239 misccpctl = I915_READ(GEN7_MISCCPCTL);
1240 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1241 POSTING_READ(GEN7_MISCCPCTL);
1242
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001243 while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001244 i915_reg_t reg;
Ben Widawskye3689192012-05-25 16:56:22 -07001245
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001246 slice--;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001247 if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv)))
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001248 break;
1249
1250 dev_priv->l3_parity.which_slice &= ~(1<<slice);
1251
Ville Syrjälä6fa1c5f2015-11-04 23:20:02 +02001252 reg = GEN7_L3CDERRST1(slice);
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001253
1254 error_status = I915_READ(reg);
1255 row = GEN7_PARITY_ERROR_ROW(error_status);
1256 bank = GEN7_PARITY_ERROR_BANK(error_status);
1257 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1258
1259 I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
1260 POSTING_READ(reg);
1261
1262 parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1263 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1264 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1265 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
1266 parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
1267 parity_event[5] = NULL;
1268
Chris Wilson91c8a322016-07-05 10:40:23 +01001269 kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj,
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001270 KOBJ_CHANGE, parity_event);
1271
1272 DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
1273 slice, row, bank, subbank);
1274
1275 kfree(parity_event[4]);
1276 kfree(parity_event[3]);
1277 kfree(parity_event[2]);
1278 kfree(parity_event[1]);
1279 }
Ben Widawskye3689192012-05-25 16:56:22 -07001280
1281 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1282
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001283out:
1284 WARN_ON(dev_priv->l3_parity.which_slice);
Daniel Vetter4cb21832014-09-15 14:55:26 +02001285 spin_lock_irq(&dev_priv->irq_lock);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001286 gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
Daniel Vetter4cb21832014-09-15 14:55:26 +02001287 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001288
Chris Wilson91c8a322016-07-05 10:40:23 +01001289 mutex_unlock(&dev_priv->drm.struct_mutex);
Ben Widawskye3689192012-05-25 16:56:22 -07001290}
1291
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001292static void ivybridge_parity_error_irq_handler(struct drm_i915_private *dev_priv,
1293 u32 iir)
Ben Widawskye3689192012-05-25 16:56:22 -07001294{
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001295 if (!HAS_L3_DPF(dev_priv))
Ben Widawskye3689192012-05-25 16:56:22 -07001296 return;
1297
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001298 spin_lock(&dev_priv->irq_lock);
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001299 gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001300 spin_unlock(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001301
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001302 iir &= GT_PARITY_ERROR(dev_priv);
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001303 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
1304 dev_priv->l3_parity.which_slice |= 1 << 1;
1305
1306 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
1307 dev_priv->l3_parity.which_slice |= 1 << 0;
1308
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001309 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001310}
1311
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001312static void ilk_gt_irq_handler(struct drm_i915_private *dev_priv,
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001313 u32 gt_iir)
1314{
Chris Wilsonf8973c22016-07-01 17:23:21 +01001315 if (gt_iir & GT_RENDER_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05301316 notify_ring(dev_priv->engine[RCS]);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001317 if (gt_iir & ILK_BSD_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05301318 notify_ring(dev_priv->engine[VCS]);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001319}
1320
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001321static void snb_gt_irq_handler(struct drm_i915_private *dev_priv,
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001322 u32 gt_iir)
1323{
Chris Wilsonf8973c22016-07-01 17:23:21 +01001324 if (gt_iir & GT_RENDER_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05301325 notify_ring(dev_priv->engine[RCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001326 if (gt_iir & GT_BSD_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05301327 notify_ring(dev_priv->engine[VCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001328 if (gt_iir & GT_BLT_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05301329 notify_ring(dev_priv->engine[BCS]);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001330
Ben Widawskycc609d52013-05-28 19:22:29 -07001331 if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1332 GT_BSD_CS_ERROR_INTERRUPT |
Daniel Vetteraaecdf62014-11-04 15:52:22 +01001333 GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
1334 DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
Ben Widawskye3689192012-05-25 16:56:22 -07001335
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001336 if (gt_iir & GT_PARITY_ERROR(dev_priv))
1337 ivybridge_parity_error_irq_handler(dev_priv, gt_iir);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001338}
1339
Nick Hoathfbcc1a02015-10-20 10:23:52 +01001340static __always_inline void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001341gen8_cs_irq_handler(struct intel_engine_cs *engine, u32 iir, int test_shift)
Nick Hoathfbcc1a02015-10-20 10:23:52 +01001342{
1343 if (iir & (GT_RENDER_USER_INTERRUPT << test_shift))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001344 notify_ring(engine);
Nick Hoathfbcc1a02015-10-20 10:23:52 +01001345 if (iir & (GT_CONTEXT_SWITCH_INTERRUPT << test_shift))
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01001346 tasklet_schedule(&engine->irq_tasklet);
Nick Hoathfbcc1a02015-10-20 10:23:52 +01001347}
1348
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001349static irqreturn_t gen8_gt_irq_ack(struct drm_i915_private *dev_priv,
1350 u32 master_ctl,
1351 u32 gt_iir[4])
Ben Widawskyabd58f02013-11-02 21:07:09 -07001352{
Ben Widawskyabd58f02013-11-02 21:07:09 -07001353 irqreturn_t ret = IRQ_NONE;
1354
1355 if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001356 gt_iir[0] = I915_READ_FW(GEN8_GT_IIR(0));
1357 if (gt_iir[0]) {
1358 I915_WRITE_FW(GEN8_GT_IIR(0), gt_iir[0]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001359 ret = IRQ_HANDLED;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001360 } else
1361 DRM_ERROR("The master control interrupt lied (GT0)!\n");
1362 }
1363
Zhao Yakui85f9b5f2014-04-17 10:37:38 +08001364 if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001365 gt_iir[1] = I915_READ_FW(GEN8_GT_IIR(1));
1366 if (gt_iir[1]) {
1367 I915_WRITE_FW(GEN8_GT_IIR(1), gt_iir[1]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001368 ret = IRQ_HANDLED;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001369 } else
1370 DRM_ERROR("The master control interrupt lied (GT1)!\n");
1371 }
1372
Chris Wilson74cdb332015-04-07 16:21:05 +01001373 if (master_ctl & GEN8_GT_VECS_IRQ) {
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001374 gt_iir[3] = I915_READ_FW(GEN8_GT_IIR(3));
1375 if (gt_iir[3]) {
1376 I915_WRITE_FW(GEN8_GT_IIR(3), gt_iir[3]);
Chris Wilson74cdb332015-04-07 16:21:05 +01001377 ret = IRQ_HANDLED;
Chris Wilson74cdb332015-04-07 16:21:05 +01001378 } else
1379 DRM_ERROR("The master control interrupt lied (GT3)!\n");
1380 }
1381
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301382 if (master_ctl & (GEN8_GT_PM_IRQ | GEN8_GT_GUC_IRQ)) {
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001383 gt_iir[2] = I915_READ_FW(GEN8_GT_IIR(2));
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301384 if (gt_iir[2] & (dev_priv->pm_rps_events |
1385 dev_priv->pm_guc_events)) {
Chris Wilsoncb0d2052015-04-07 16:21:04 +01001386 I915_WRITE_FW(GEN8_GT_IIR(2),
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301387 gt_iir[2] & (dev_priv->pm_rps_events |
1388 dev_priv->pm_guc_events));
Oscar Mateo38cc46d2014-06-16 16:10:59 +01001389 ret = IRQ_HANDLED;
Ben Widawsky09610212014-05-15 20:58:08 +03001390 } else
1391 DRM_ERROR("The master control interrupt lied (PM)!\n");
1392 }
1393
Ben Widawskyabd58f02013-11-02 21:07:09 -07001394 return ret;
1395}
1396
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001397static void gen8_gt_irq_handler(struct drm_i915_private *dev_priv,
1398 u32 gt_iir[4])
1399{
1400 if (gt_iir[0]) {
Akash Goel3b3f1652016-10-13 22:44:48 +05301401 gen8_cs_irq_handler(dev_priv->engine[RCS],
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001402 gt_iir[0], GEN8_RCS_IRQ_SHIFT);
Akash Goel3b3f1652016-10-13 22:44:48 +05301403 gen8_cs_irq_handler(dev_priv->engine[BCS],
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001404 gt_iir[0], GEN8_BCS_IRQ_SHIFT);
1405 }
1406
1407 if (gt_iir[1]) {
Akash Goel3b3f1652016-10-13 22:44:48 +05301408 gen8_cs_irq_handler(dev_priv->engine[VCS],
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001409 gt_iir[1], GEN8_VCS1_IRQ_SHIFT);
Akash Goel3b3f1652016-10-13 22:44:48 +05301410 gen8_cs_irq_handler(dev_priv->engine[VCS2],
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001411 gt_iir[1], GEN8_VCS2_IRQ_SHIFT);
1412 }
1413
1414 if (gt_iir[3])
Akash Goel3b3f1652016-10-13 22:44:48 +05301415 gen8_cs_irq_handler(dev_priv->engine[VECS],
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001416 gt_iir[3], GEN8_VECS_IRQ_SHIFT);
1417
1418 if (gt_iir[2] & dev_priv->pm_rps_events)
1419 gen6_rps_irq_handler(dev_priv, gt_iir[2]);
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301420
1421 if (gt_iir[2] & dev_priv->pm_guc_events)
1422 gen9_guc_irq_handler(dev_priv, gt_iir[2]);
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001423}
1424
Imre Deak63c88d22015-07-20 14:43:39 -07001425static bool bxt_port_hotplug_long_detect(enum port port, u32 val)
1426{
1427 switch (port) {
1428 case PORT_A:
Ville Syrjälä195baa02015-08-27 23:56:00 +03001429 return val & PORTA_HOTPLUG_LONG_DETECT;
Imre Deak63c88d22015-07-20 14:43:39 -07001430 case PORT_B:
1431 return val & PORTB_HOTPLUG_LONG_DETECT;
1432 case PORT_C:
1433 return val & PORTC_HOTPLUG_LONG_DETECT;
Imre Deak63c88d22015-07-20 14:43:39 -07001434 default:
1435 return false;
1436 }
1437}
1438
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03001439static bool spt_port_hotplug2_long_detect(enum port port, u32 val)
1440{
1441 switch (port) {
1442 case PORT_E:
1443 return val & PORTE_HOTPLUG_LONG_DETECT;
1444 default:
1445 return false;
1446 }
1447}
1448
Ville Syrjälä74c0b392015-08-27 23:56:07 +03001449static bool spt_port_hotplug_long_detect(enum port port, u32 val)
1450{
1451 switch (port) {
1452 case PORT_A:
1453 return val & PORTA_HOTPLUG_LONG_DETECT;
1454 case PORT_B:
1455 return val & PORTB_HOTPLUG_LONG_DETECT;
1456 case PORT_C:
1457 return val & PORTC_HOTPLUG_LONG_DETECT;
1458 case PORT_D:
1459 return val & PORTD_HOTPLUG_LONG_DETECT;
1460 default:
1461 return false;
1462 }
1463}
1464
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03001465static bool ilk_port_hotplug_long_detect(enum port port, u32 val)
1466{
1467 switch (port) {
1468 case PORT_A:
1469 return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT;
1470 default:
1471 return false;
1472 }
1473}
1474
Jani Nikula676574d2015-05-28 15:43:53 +03001475static bool pch_port_hotplug_long_detect(enum port port, u32 val)
Dave Airlie13cf5502014-06-18 11:29:35 +10001476{
1477 switch (port) {
Dave Airlie13cf5502014-06-18 11:29:35 +10001478 case PORT_B:
Jani Nikula676574d2015-05-28 15:43:53 +03001479 return val & PORTB_HOTPLUG_LONG_DETECT;
Dave Airlie13cf5502014-06-18 11:29:35 +10001480 case PORT_C:
Jani Nikula676574d2015-05-28 15:43:53 +03001481 return val & PORTC_HOTPLUG_LONG_DETECT;
Dave Airlie13cf5502014-06-18 11:29:35 +10001482 case PORT_D:
Jani Nikula676574d2015-05-28 15:43:53 +03001483 return val & PORTD_HOTPLUG_LONG_DETECT;
1484 default:
1485 return false;
Dave Airlie13cf5502014-06-18 11:29:35 +10001486 }
1487}
1488
Jani Nikula676574d2015-05-28 15:43:53 +03001489static bool i9xx_port_hotplug_long_detect(enum port port, u32 val)
Dave Airlie13cf5502014-06-18 11:29:35 +10001490{
1491 switch (port) {
Dave Airlie13cf5502014-06-18 11:29:35 +10001492 case PORT_B:
Jani Nikula676574d2015-05-28 15:43:53 +03001493 return val & PORTB_HOTPLUG_INT_LONG_PULSE;
Dave Airlie13cf5502014-06-18 11:29:35 +10001494 case PORT_C:
Jani Nikula676574d2015-05-28 15:43:53 +03001495 return val & PORTC_HOTPLUG_INT_LONG_PULSE;
Dave Airlie13cf5502014-06-18 11:29:35 +10001496 case PORT_D:
Jani Nikula676574d2015-05-28 15:43:53 +03001497 return val & PORTD_HOTPLUG_INT_LONG_PULSE;
1498 default:
1499 return false;
Dave Airlie13cf5502014-06-18 11:29:35 +10001500 }
1501}
1502
Ville Syrjälä42db67d2015-08-28 21:26:27 +03001503/*
1504 * Get a bit mask of pins that have triggered, and which ones may be long.
1505 * This can be called multiple times with the same masks to accumulate
1506 * hotplug detection results from several registers.
1507 *
1508 * Note that the caller is expected to zero out the masks initially.
1509 */
Imre Deakfd63e2a2015-07-21 15:32:44 -07001510static void intel_get_hpd_pins(u32 *pin_mask, u32 *long_mask,
Jani Nikula8c841e52015-06-18 13:06:17 +03001511 u32 hotplug_trigger, u32 dig_hotplug_reg,
Imre Deakfd63e2a2015-07-21 15:32:44 -07001512 const u32 hpd[HPD_NUM_PINS],
1513 bool long_pulse_detect(enum port port, u32 val))
Jani Nikula676574d2015-05-28 15:43:53 +03001514{
Jani Nikula8c841e52015-06-18 13:06:17 +03001515 enum port port;
Jani Nikula676574d2015-05-28 15:43:53 +03001516 int i;
1517
Jani Nikula676574d2015-05-28 15:43:53 +03001518 for_each_hpd_pin(i) {
Jani Nikula8c841e52015-06-18 13:06:17 +03001519 if ((hpd[i] & hotplug_trigger) == 0)
1520 continue;
Jani Nikula676574d2015-05-28 15:43:53 +03001521
Jani Nikula8c841e52015-06-18 13:06:17 +03001522 *pin_mask |= BIT(i);
1523
Imre Deakcc24fcd2015-07-21 15:32:45 -07001524 if (!intel_hpd_pin_to_port(i, &port))
1525 continue;
1526
Imre Deakfd63e2a2015-07-21 15:32:44 -07001527 if (long_pulse_detect(port, dig_hotplug_reg))
Jani Nikula8c841e52015-06-18 13:06:17 +03001528 *long_mask |= BIT(i);
Jani Nikula676574d2015-05-28 15:43:53 +03001529 }
1530
1531 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x\n",
1532 hotplug_trigger, dig_hotplug_reg, *pin_mask);
1533
1534}
1535
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001536static void gmbus_irq_handler(struct drm_i915_private *dev_priv)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001537{
Daniel Vetter28c70f12012-12-01 13:53:45 +01001538 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001539}
1540
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001541static void dp_aux_irq_handler(struct drm_i915_private *dev_priv)
Daniel Vetterce99c252012-12-01 13:53:47 +01001542{
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001543 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetterce99c252012-12-01 13:53:47 +01001544}
1545
Shuang He8bf1e9f2013-10-15 18:55:27 +01001546#if defined(CONFIG_DEBUG_FS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001547static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1548 enum pipe pipe,
Daniel Vetter277de952013-10-18 16:37:07 +02001549 uint32_t crc0, uint32_t crc1,
1550 uint32_t crc2, uint32_t crc3,
1551 uint32_t crc4)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001552{
Shuang He8bf1e9f2013-10-15 18:55:27 +01001553 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
1554 struct intel_pipe_crc_entry *entry;
Damien Lespiauac2300d2013-10-15 18:55:30 +01001555 int head, tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001556
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001557 spin_lock(&pipe_crc->lock);
1558
Damien Lespiau0c912c72013-10-15 18:55:37 +01001559 if (!pipe_crc->entries) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001560 spin_unlock(&pipe_crc->lock);
Daniel Vetter34273622014-11-26 16:29:04 +01001561 DRM_DEBUG_KMS("spurious interrupt\n");
Damien Lespiau0c912c72013-10-15 18:55:37 +01001562 return;
1563 }
1564
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001565 head = pipe_crc->head;
1566 tail = pipe_crc->tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001567
1568 if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001569 spin_unlock(&pipe_crc->lock);
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001570 DRM_ERROR("CRC buffer overflowing\n");
1571 return;
1572 }
1573
1574 entry = &pipe_crc->entries[head];
Shuang He8bf1e9f2013-10-15 18:55:27 +01001575
Chris Wilson91c8a322016-07-05 10:40:23 +01001576 entry->frame = dev_priv->drm.driver->get_vblank_counter(&dev_priv->drm,
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001577 pipe);
Daniel Vettereba94eb2013-10-16 22:55:46 +02001578 entry->crc[0] = crc0;
1579 entry->crc[1] = crc1;
1580 entry->crc[2] = crc2;
1581 entry->crc[3] = crc3;
1582 entry->crc[4] = crc4;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001583
1584 head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001585 pipe_crc->head = head;
1586
1587 spin_unlock(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01001588
1589 wake_up_interruptible(&pipe_crc->wq);
Shuang He8bf1e9f2013-10-15 18:55:27 +01001590}
Daniel Vetter277de952013-10-18 16:37:07 +02001591#else
1592static inline void
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001593display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1594 enum pipe pipe,
Daniel Vetter277de952013-10-18 16:37:07 +02001595 uint32_t crc0, uint32_t crc1,
1596 uint32_t crc2, uint32_t crc3,
1597 uint32_t crc4) {}
1598#endif
Daniel Vettereba94eb2013-10-16 22:55:46 +02001599
Daniel Vetter277de952013-10-18 16:37:07 +02001600
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001601static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1602 enum pipe pipe)
Daniel Vetter5a69b892013-10-16 22:55:52 +02001603{
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001604 display_pipe_crc_irq_handler(dev_priv, pipe,
Daniel Vetter277de952013-10-18 16:37:07 +02001605 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1606 0, 0, 0, 0);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001607}
1608
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001609static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1610 enum pipe pipe)
Daniel Vettereba94eb2013-10-16 22:55:46 +02001611{
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001612 display_pipe_crc_irq_handler(dev_priv, pipe,
Daniel Vetter277de952013-10-18 16:37:07 +02001613 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1614 I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1615 I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1616 I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
1617 I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
Daniel Vettereba94eb2013-10-16 22:55:46 +02001618}
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001619
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001620static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1621 enum pipe pipe)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001622{
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001623 uint32_t res1, res2;
1624
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001625 if (INTEL_GEN(dev_priv) >= 3)
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001626 res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
1627 else
1628 res1 = 0;
1629
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001630 if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001631 res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
1632 else
1633 res2 = 0;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001634
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001635 display_pipe_crc_irq_handler(dev_priv, pipe,
Daniel Vetter277de952013-10-18 16:37:07 +02001636 I915_READ(PIPE_CRC_RES_RED(pipe)),
1637 I915_READ(PIPE_CRC_RES_GREEN(pipe)),
1638 I915_READ(PIPE_CRC_RES_BLUE(pipe)),
1639 res1, res2);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001640}
Shuang He8bf1e9f2013-10-15 18:55:27 +01001641
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001642/* The RPS events need forcewake, so we add them to a work queue and mask their
1643 * IMR bits until the work is done. Other interrupts can be processed without
1644 * the work queue. */
1645static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
Ben Widawskybaf02a12013-05-28 19:22:24 -07001646{
Deepak Sa6706b42014-03-15 20:23:22 +05301647 if (pm_iir & dev_priv->pm_rps_events) {
Daniel Vetter59cdb632013-07-04 23:35:28 +02001648 spin_lock(&dev_priv->irq_lock);
Akash Goelf4e9af42016-10-12 21:54:30 +05301649 gen6_mask_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
Imre Deakd4d70aa2014-11-19 15:30:04 +02001650 if (dev_priv->rps.interrupts_enabled) {
1651 dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
Chris Wilsonc33d2472016-07-04 08:08:36 +01001652 schedule_work(&dev_priv->rps.work);
Imre Deakd4d70aa2014-11-19 15:30:04 +02001653 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001654 spin_unlock(&dev_priv->irq_lock);
Ben Widawskybaf02a12013-05-28 19:22:24 -07001655 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001656
Imre Deakc9a9a262014-11-05 20:48:37 +02001657 if (INTEL_INFO(dev_priv)->gen >= 8)
1658 return;
1659
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001660 if (HAS_VEBOX(dev_priv)) {
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001661 if (pm_iir & PM_VEBOX_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05301662 notify_ring(dev_priv->engine[VECS]);
Ben Widawsky12638c52013-05-28 19:22:31 -07001663
Daniel Vetteraaecdf62014-11-04 15:52:22 +01001664 if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
1665 DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
Ben Widawsky12638c52013-05-28 19:22:31 -07001666 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001667}
1668
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301669static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 gt_iir)
1670{
1671 if (gt_iir & GEN9_GUC_TO_HOST_INT_EVENT) {
Sagar Arun Kamble4100b2a2016-10-12 21:54:32 +05301672 /* Sample the log buffer flush related bits & clear them out now
1673 * itself from the message identity register to minimize the
1674 * probability of losing a flush interrupt, when there are back
1675 * to back flush interrupts.
1676 * There can be a new flush interrupt, for different log buffer
1677 * type (like for ISR), whilst Host is handling one (for DPC).
1678 * Since same bit is used in message register for ISR & DPC, it
1679 * could happen that GuC sets the bit for 2nd interrupt but Host
1680 * clears out the bit on handling the 1st interrupt.
1681 */
1682 u32 msg, flush;
1683
1684 msg = I915_READ(SOFT_SCRATCH(15));
1685 flush = msg & (GUC2HOST_MSG_CRASH_DUMP_POSTED |
1686 GUC2HOST_MSG_FLUSH_LOG_BUFFER);
1687 if (flush) {
1688 /* Clear the message bits that are handled */
1689 I915_WRITE(SOFT_SCRATCH(15), msg & ~flush);
1690
1691 /* Handle flush interrupt in bottom half */
1692 queue_work(dev_priv->guc.log.flush_wq,
1693 &dev_priv->guc.log.flush_work);
Akash Goel5aa1ee42016-10-12 21:54:36 +05301694
1695 dev_priv->guc.log.flush_interrupt_count++;
Sagar Arun Kamble4100b2a2016-10-12 21:54:32 +05301696 } else {
1697 /* Not clearing of unhandled event bits won't result in
1698 * re-triggering of the interrupt.
1699 */
1700 }
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301701 }
1702}
1703
Daniel Vetter5a21b662016-05-24 17:13:53 +02001704static bool intel_pipe_handle_vblank(struct drm_i915_private *dev_priv,
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001705 enum pipe pipe)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001706{
Daniel Vetter5a21b662016-05-24 17:13:53 +02001707 bool ret;
1708
Chris Wilson91c8a322016-07-05 10:40:23 +01001709 ret = drm_handle_vblank(&dev_priv->drm, pipe);
Daniel Vetter5a21b662016-05-24 17:13:53 +02001710 if (ret)
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02001711 intel_finish_page_flip_mmio(dev_priv, pipe);
Daniel Vetter5a21b662016-05-24 17:13:53 +02001712
1713 return ret;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001714}
1715
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001716static void valleyview_pipestat_irq_ack(struct drm_i915_private *dev_priv,
1717 u32 iir, u32 pipe_stats[I915_MAX_PIPES])
Imre Deakc1874ed2014-02-04 21:35:46 +02001718{
Imre Deakc1874ed2014-02-04 21:35:46 +02001719 int pipe;
1720
Imre Deak58ead0d2014-02-04 21:35:47 +02001721 spin_lock(&dev_priv->irq_lock);
Ville Syrjälä1ca993d2016-02-18 21:54:26 +02001722
1723 if (!dev_priv->display_irqs_enabled) {
1724 spin_unlock(&dev_priv->irq_lock);
1725 return;
1726 }
1727
Damien Lespiau055e3932014-08-18 13:49:10 +01001728 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001729 i915_reg_t reg;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001730 u32 mask, iir_bit = 0;
Imre Deak91d181d2014-02-10 18:42:49 +02001731
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001732 /*
1733 * PIPESTAT bits get signalled even when the interrupt is
1734 * disabled with the mask bits, and some of the status bits do
1735 * not generate interrupts at all (like the underrun bit). Hence
1736 * we need to be careful that we only handle what we want to
1737 * handle.
1738 */
Daniel Vetter0f239f42014-09-30 10:56:49 +02001739
1740 /* fifo underruns are filterered in the underrun handler. */
1741 mask = PIPE_FIFO_UNDERRUN_STATUS;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001742
1743 switch (pipe) {
1744 case PIPE_A:
1745 iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1746 break;
1747 case PIPE_B:
1748 iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1749 break;
Ville Syrjälä3278f672014-04-09 13:28:49 +03001750 case PIPE_C:
1751 iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
1752 break;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001753 }
1754 if (iir & iir_bit)
1755 mask |= dev_priv->pipestat_irq_mask[pipe];
1756
1757 if (!mask)
Imre Deak91d181d2014-02-10 18:42:49 +02001758 continue;
1759
1760 reg = PIPESTAT(pipe);
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001761 mask |= PIPESTAT_INT_ENABLE_MASK;
1762 pipe_stats[pipe] = I915_READ(reg) & mask;
Imre Deakc1874ed2014-02-04 21:35:46 +02001763
1764 /*
1765 * Clear the PIPE*STAT regs before the IIR
1766 */
Imre Deak91d181d2014-02-10 18:42:49 +02001767 if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
1768 PIPESTAT_INT_STATUS_MASK))
Imre Deakc1874ed2014-02-04 21:35:46 +02001769 I915_WRITE(reg, pipe_stats[pipe]);
1770 }
Imre Deak58ead0d2014-02-04 21:35:47 +02001771 spin_unlock(&dev_priv->irq_lock);
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001772}
1773
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001774static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv,
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001775 u32 pipe_stats[I915_MAX_PIPES])
1776{
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001777 enum pipe pipe;
Imre Deakc1874ed2014-02-04 21:35:46 +02001778
Damien Lespiau055e3932014-08-18 13:49:10 +01001779 for_each_pipe(dev_priv, pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02001780 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
1781 intel_pipe_handle_vblank(dev_priv, pipe))
1782 intel_check_page_flip(dev_priv, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001783
Maarten Lankhorst5251f042016-05-17 15:07:47 +02001784 if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV)
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02001785 intel_finish_page_flip_cs(dev_priv, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001786
1787 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001788 i9xx_pipe_crc_irq_handler(dev_priv, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001789
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001790 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1791 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001792 }
1793
1794 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001795 gmbus_irq_handler(dev_priv);
Imre Deakc1874ed2014-02-04 21:35:46 +02001796}
1797
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001798static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv)
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001799{
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001800 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001801
1802 if (hotplug_status)
1803 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1804
1805 return hotplug_status;
1806}
1807
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001808static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv,
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001809 u32 hotplug_status)
1810{
Ville Syrjälä42db67d2015-08-28 21:26:27 +03001811 u32 pin_mask = 0, long_mask = 0;
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001812
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001813 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
1814 IS_CHERRYVIEW(dev_priv)) {
Jani Nikula0d2e4292015-05-27 15:03:39 +03001815 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001816
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001817 if (hotplug_trigger) {
1818 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1819 hotplug_trigger, hpd_status_g4x,
1820 i9xx_port_hotplug_long_detect);
1821
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001822 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001823 }
Jani Nikula369712e2015-05-27 15:03:40 +03001824
1825 if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001826 dp_aux_irq_handler(dev_priv);
Jani Nikula0d2e4292015-05-27 15:03:39 +03001827 } else {
1828 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001829
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001830 if (hotplug_trigger) {
1831 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
Daniel Vetter44cc6c02015-09-30 08:47:41 +02001832 hotplug_trigger, hpd_status_i915,
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001833 i9xx_port_hotplug_long_detect);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001834 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001835 }
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001836 }
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001837}
1838
Daniel Vetterff1f5252012-10-02 15:10:55 +02001839static irqreturn_t valleyview_irq_handler(int irq, void *arg)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001840{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001841 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001842 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001843 irqreturn_t ret = IRQ_NONE;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001844
Imre Deak2dd2a882015-02-24 11:14:30 +02001845 if (!intel_irqs_enabled(dev_priv))
1846 return IRQ_NONE;
1847
Imre Deak1f814da2015-12-16 02:52:19 +02001848 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
1849 disable_rpm_wakeref_asserts(dev_priv);
1850
Ville Syrjälä1e1cace2016-04-13 21:19:52 +03001851 do {
Ville Syrjälä6e814802016-04-13 21:19:53 +03001852 u32 iir, gt_iir, pm_iir;
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001853 u32 pipe_stats[I915_MAX_PIPES] = {};
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001854 u32 hotplug_status = 0;
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001855 u32 ier = 0;
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001856
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001857 gt_iir = I915_READ(GTIIR);
1858 pm_iir = I915_READ(GEN6_PMIIR);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001859 iir = I915_READ(VLV_IIR);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001860
1861 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
Ville Syrjälä1e1cace2016-04-13 21:19:52 +03001862 break;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001863
1864 ret = IRQ_HANDLED;
1865
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001866 /*
1867 * Theory on interrupt generation, based on empirical evidence:
1868 *
1869 * x = ((VLV_IIR & VLV_IER) ||
1870 * (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) &&
1871 * (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE)));
1872 *
1873 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
1874 * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to
1875 * guarantee the CPU interrupt will be raised again even if we
1876 * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR
1877 * bits this time around.
1878 */
Ville Syrjälä4a0a0202016-04-13 21:19:50 +03001879 I915_WRITE(VLV_MASTER_IER, 0);
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001880 ier = I915_READ(VLV_IER);
1881 I915_WRITE(VLV_IER, 0);
Ville Syrjälä4a0a0202016-04-13 21:19:50 +03001882
1883 if (gt_iir)
1884 I915_WRITE(GTIIR, gt_iir);
1885 if (pm_iir)
1886 I915_WRITE(GEN6_PMIIR, pm_iir);
1887
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03001888 if (iir & I915_DISPLAY_PORT_INTERRUPT)
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001889 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03001890
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001891 /* Call regardless, as some status bits might not be
1892 * signalled in iir */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001893 valleyview_pipestat_irq_ack(dev_priv, iir, pipe_stats);
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03001894
1895 /*
1896 * VLV_IIR is single buffered, and reflects the level
1897 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
1898 */
1899 if (iir)
1900 I915_WRITE(VLV_IIR, iir);
Ville Syrjälä4a0a0202016-04-13 21:19:50 +03001901
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001902 I915_WRITE(VLV_IER, ier);
Ville Syrjälä4a0a0202016-04-13 21:19:50 +03001903 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
1904 POSTING_READ(VLV_MASTER_IER);
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001905
Ville Syrjälä52894872016-04-13 21:19:56 +03001906 if (gt_iir)
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001907 snb_gt_irq_handler(dev_priv, gt_iir);
Ville Syrjälä52894872016-04-13 21:19:56 +03001908 if (pm_iir)
1909 gen6_rps_irq_handler(dev_priv, pm_iir);
1910
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001911 if (hotplug_status)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001912 i9xx_hpd_irq_handler(dev_priv, hotplug_status);
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001913
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001914 valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
Ville Syrjälä1e1cace2016-04-13 21:19:52 +03001915 } while (0);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001916
Imre Deak1f814da2015-12-16 02:52:19 +02001917 enable_rpm_wakeref_asserts(dev_priv);
1918
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001919 return ret;
1920}
1921
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001922static irqreturn_t cherryview_irq_handler(int irq, void *arg)
1923{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001924 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001925 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001926 irqreturn_t ret = IRQ_NONE;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001927
Imre Deak2dd2a882015-02-24 11:14:30 +02001928 if (!intel_irqs_enabled(dev_priv))
1929 return IRQ_NONE;
1930
Imre Deak1f814da2015-12-16 02:52:19 +02001931 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
1932 disable_rpm_wakeref_asserts(dev_priv);
1933
Chris Wilson579de732016-03-14 09:01:57 +00001934 do {
Ville Syrjälä6e814802016-04-13 21:19:53 +03001935 u32 master_ctl, iir;
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001936 u32 gt_iir[4] = {};
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001937 u32 pipe_stats[I915_MAX_PIPES] = {};
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001938 u32 hotplug_status = 0;
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001939 u32 ier = 0;
1940
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001941 master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
1942 iir = I915_READ(VLV_IIR);
Ville Syrjälä3278f672014-04-09 13:28:49 +03001943
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001944 if (master_ctl == 0 && iir == 0)
1945 break;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001946
Oscar Mateo27b6c122014-06-16 16:11:00 +01001947 ret = IRQ_HANDLED;
1948
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001949 /*
1950 * Theory on interrupt generation, based on empirical evidence:
1951 *
1952 * x = ((VLV_IIR & VLV_IER) ||
1953 * ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) &&
1954 * (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL)));
1955 *
1956 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
1957 * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to
1958 * guarantee the CPU interrupt will be raised again even if we
1959 * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL
1960 * bits this time around.
1961 */
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001962 I915_WRITE(GEN8_MASTER_IRQ, 0);
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001963 ier = I915_READ(VLV_IER);
1964 I915_WRITE(VLV_IER, 0);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001965
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001966 gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001967
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03001968 if (iir & I915_DISPLAY_PORT_INTERRUPT)
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001969 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03001970
Oscar Mateo27b6c122014-06-16 16:11:00 +01001971 /* Call regardless, as some status bits might not be
1972 * signalled in iir */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001973 valleyview_pipestat_irq_ack(dev_priv, iir, pipe_stats);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001974
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03001975 /*
1976 * VLV_IIR is single buffered, and reflects the level
1977 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
1978 */
1979 if (iir)
1980 I915_WRITE(VLV_IIR, iir);
1981
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001982 I915_WRITE(VLV_IER, ier);
Ville Syrjäläe5328c42016-04-13 21:19:47 +03001983 I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001984 POSTING_READ(GEN8_MASTER_IRQ);
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001985
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001986 gen8_gt_irq_handler(dev_priv, gt_iir);
1987
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001988 if (hotplug_status)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001989 i9xx_hpd_irq_handler(dev_priv, hotplug_status);
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001990
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001991 valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
Chris Wilson579de732016-03-14 09:01:57 +00001992 } while (0);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001993
Imre Deak1f814da2015-12-16 02:52:19 +02001994 enable_rpm_wakeref_asserts(dev_priv);
1995
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001996 return ret;
1997}
1998
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001999static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv,
2000 u32 hotplug_trigger,
Ville Syrjälä40e56412015-08-27 23:56:10 +03002001 const u32 hpd[HPD_NUM_PINS])
2002{
Ville Syrjälä40e56412015-08-27 23:56:10 +03002003 u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2004
Jani Nikula6a39d7c2015-11-25 16:47:22 +02002005 /*
2006 * Somehow the PCH doesn't seem to really ack the interrupt to the CPU
2007 * unless we touch the hotplug register, even if hotplug_trigger is
2008 * zero. Not acking leads to "The master control interrupt lied (SDE)!"
2009 * errors.
2010 */
Ville Syrjälä40e56412015-08-27 23:56:10 +03002011 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
Jani Nikula6a39d7c2015-11-25 16:47:22 +02002012 if (!hotplug_trigger) {
2013 u32 mask = PORTA_HOTPLUG_STATUS_MASK |
2014 PORTD_HOTPLUG_STATUS_MASK |
2015 PORTC_HOTPLUG_STATUS_MASK |
2016 PORTB_HOTPLUG_STATUS_MASK;
2017 dig_hotplug_reg &= ~mask;
2018 }
2019
Ville Syrjälä40e56412015-08-27 23:56:10 +03002020 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
Jani Nikula6a39d7c2015-11-25 16:47:22 +02002021 if (!hotplug_trigger)
2022 return;
Ville Syrjälä40e56412015-08-27 23:56:10 +03002023
2024 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
2025 dig_hotplug_reg, hpd,
2026 pch_port_hotplug_long_detect);
2027
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002028 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Ville Syrjälä40e56412015-08-27 23:56:10 +03002029}
2030
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002031static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -08002032{
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002033 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02002034 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
Jesse Barnes776ad802011-01-04 15:09:39 -08002035
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002036 ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ibx);
Daniel Vetter91d131d2013-06-27 17:52:14 +02002037
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03002038 if (pch_iir & SDE_AUDIO_POWER_MASK) {
2039 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
2040 SDE_AUDIO_POWER_SHIFT);
Jesse Barnes776ad802011-01-04 15:09:39 -08002041 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03002042 port_name(port));
2043 }
Jesse Barnes776ad802011-01-04 15:09:39 -08002044
Daniel Vetterce99c252012-12-01 13:53:47 +01002045 if (pch_iir & SDE_AUX_MASK)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002046 dp_aux_irq_handler(dev_priv);
Daniel Vetterce99c252012-12-01 13:53:47 +01002047
Jesse Barnes776ad802011-01-04 15:09:39 -08002048 if (pch_iir & SDE_GMBUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002049 gmbus_irq_handler(dev_priv);
Jesse Barnes776ad802011-01-04 15:09:39 -08002050
2051 if (pch_iir & SDE_AUDIO_HDCP_MASK)
2052 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
2053
2054 if (pch_iir & SDE_AUDIO_TRANS_MASK)
2055 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
2056
2057 if (pch_iir & SDE_POISON)
2058 DRM_ERROR("PCH poison interrupt\n");
2059
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002060 if (pch_iir & SDE_FDI_MASK)
Damien Lespiau055e3932014-08-18 13:49:10 +01002061 for_each_pipe(dev_priv, pipe)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002062 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
2063 pipe_name(pipe),
2064 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -08002065
2066 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
2067 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
2068
2069 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
2070 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
2071
Jesse Barnes776ad802011-01-04 15:09:39 -08002072 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002073 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
Paulo Zanoni86642812013-04-12 17:57:57 -03002074
2075 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002076 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
Paulo Zanoni86642812013-04-12 17:57:57 -03002077}
2078
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002079static void ivb_err_int_handler(struct drm_i915_private *dev_priv)
Paulo Zanoni86642812013-04-12 17:57:57 -03002080{
Paulo Zanoni86642812013-04-12 17:57:57 -03002081 u32 err_int = I915_READ(GEN7_ERR_INT);
Daniel Vetter5a69b892013-10-16 22:55:52 +02002082 enum pipe pipe;
Paulo Zanoni86642812013-04-12 17:57:57 -03002083
Paulo Zanonide032bf2013-04-12 17:57:58 -03002084 if (err_int & ERR_INT_POISON)
2085 DRM_ERROR("Poison interrupt\n");
2086
Damien Lespiau055e3932014-08-18 13:49:10 +01002087 for_each_pipe(dev_priv, pipe) {
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002088 if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
2089 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Paulo Zanoni86642812013-04-12 17:57:57 -03002090
Daniel Vetter5a69b892013-10-16 22:55:52 +02002091 if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002092 if (IS_IVYBRIDGE(dev_priv))
2093 ivb_pipe_crc_irq_handler(dev_priv, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02002094 else
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002095 hsw_pipe_crc_irq_handler(dev_priv, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02002096 }
2097 }
Shuang He8bf1e9f2013-10-15 18:55:27 +01002098
Paulo Zanoni86642812013-04-12 17:57:57 -03002099 I915_WRITE(GEN7_ERR_INT, err_int);
2100}
2101
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002102static void cpt_serr_int_handler(struct drm_i915_private *dev_priv)
Paulo Zanoni86642812013-04-12 17:57:57 -03002103{
Paulo Zanoni86642812013-04-12 17:57:57 -03002104 u32 serr_int = I915_READ(SERR_INT);
2105
Paulo Zanonide032bf2013-04-12 17:57:58 -03002106 if (serr_int & SERR_INT_POISON)
2107 DRM_ERROR("PCH poison interrupt\n");
2108
Paulo Zanoni86642812013-04-12 17:57:57 -03002109 if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002110 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
Paulo Zanoni86642812013-04-12 17:57:57 -03002111
2112 if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002113 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
Paulo Zanoni86642812013-04-12 17:57:57 -03002114
2115 if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002116 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C);
Paulo Zanoni86642812013-04-12 17:57:57 -03002117
2118 I915_WRITE(SERR_INT, serr_int);
Jesse Barnes776ad802011-01-04 15:09:39 -08002119}
2120
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002121static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
Adam Jackson23e81d62012-06-06 15:45:44 -04002122{
Adam Jackson23e81d62012-06-06 15:45:44 -04002123 int pipe;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002124 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
Adam Jackson23e81d62012-06-06 15:45:44 -04002125
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002126 ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_cpt);
Daniel Vetter91d131d2013-06-27 17:52:14 +02002127
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03002128 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
2129 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
2130 SDE_AUDIO_POWER_SHIFT_CPT);
2131 DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
2132 port_name(port));
2133 }
Adam Jackson23e81d62012-06-06 15:45:44 -04002134
2135 if (pch_iir & SDE_AUX_MASK_CPT)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002136 dp_aux_irq_handler(dev_priv);
Adam Jackson23e81d62012-06-06 15:45:44 -04002137
2138 if (pch_iir & SDE_GMBUS_CPT)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002139 gmbus_irq_handler(dev_priv);
Adam Jackson23e81d62012-06-06 15:45:44 -04002140
2141 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
2142 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
2143
2144 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
2145 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
2146
2147 if (pch_iir & SDE_FDI_MASK_CPT)
Damien Lespiau055e3932014-08-18 13:49:10 +01002148 for_each_pipe(dev_priv, pipe)
Adam Jackson23e81d62012-06-06 15:45:44 -04002149 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
2150 pipe_name(pipe),
2151 I915_READ(FDI_RX_IIR(pipe)));
Paulo Zanoni86642812013-04-12 17:57:57 -03002152
2153 if (pch_iir & SDE_ERROR_CPT)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002154 cpt_serr_int_handler(dev_priv);
Adam Jackson23e81d62012-06-06 15:45:44 -04002155}
2156
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002157static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002158{
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002159 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT &
2160 ~SDE_PORTE_HOTPLUG_SPT;
2161 u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT;
2162 u32 pin_mask = 0, long_mask = 0;
2163
2164 if (hotplug_trigger) {
2165 u32 dig_hotplug_reg;
2166
2167 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2168 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2169
2170 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
2171 dig_hotplug_reg, hpd_spt,
Ville Syrjälä74c0b392015-08-27 23:56:07 +03002172 spt_port_hotplug_long_detect);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002173 }
2174
2175 if (hotplug2_trigger) {
2176 u32 dig_hotplug_reg;
2177
2178 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2);
2179 I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg);
2180
2181 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug2_trigger,
2182 dig_hotplug_reg, hpd_spt,
2183 spt_port_hotplug2_long_detect);
2184 }
2185
2186 if (pin_mask)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002187 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002188
2189 if (pch_iir & SDE_GMBUS_CPT)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002190 gmbus_irq_handler(dev_priv);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002191}
2192
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002193static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv,
2194 u32 hotplug_trigger,
Ville Syrjälä40e56412015-08-27 23:56:10 +03002195 const u32 hpd[HPD_NUM_PINS])
2196{
Ville Syrjälä40e56412015-08-27 23:56:10 +03002197 u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2198
2199 dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
2200 I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg);
2201
2202 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
2203 dig_hotplug_reg, hpd,
2204 ilk_port_hotplug_long_detect);
2205
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002206 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Ville Syrjälä40e56412015-08-27 23:56:10 +03002207}
2208
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002209static void ilk_display_irq_handler(struct drm_i915_private *dev_priv,
2210 u32 de_iir)
Paulo Zanonic008bc62013-07-12 16:35:10 -03002211{
Daniel Vetter40da17c22013-10-21 18:04:36 +02002212 enum pipe pipe;
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03002213 u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG;
2214
Ville Syrjälä40e56412015-08-27 23:56:10 +03002215 if (hotplug_trigger)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002216 ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ilk);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002217
2218 if (de_iir & DE_AUX_CHANNEL_A)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002219 dp_aux_irq_handler(dev_priv);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002220
2221 if (de_iir & DE_GSE)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002222 intel_opregion_asle_intr(dev_priv);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002223
Paulo Zanonic008bc62013-07-12 16:35:10 -03002224 if (de_iir & DE_POISON)
2225 DRM_ERROR("Poison interrupt\n");
2226
Damien Lespiau055e3932014-08-18 13:49:10 +01002227 for_each_pipe(dev_priv, pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02002228 if (de_iir & DE_PIPE_VBLANK(pipe) &&
2229 intel_pipe_handle_vblank(dev_priv, pipe))
2230 intel_check_page_flip(dev_priv, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002231
Daniel Vetter40da17c22013-10-21 18:04:36 +02002232 if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002233 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002234
Daniel Vetter40da17c22013-10-21 18:04:36 +02002235 if (de_iir & DE_PIPE_CRC_DONE(pipe))
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002236 i9xx_pipe_crc_irq_handler(dev_priv, pipe);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002237
Daniel Vetter40da17c22013-10-21 18:04:36 +02002238 /* plane/pipes map 1:1 on ilk+ */
Maarten Lankhorst5251f042016-05-17 15:07:47 +02002239 if (de_iir & DE_PLANE_FLIP_DONE(pipe))
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02002240 intel_finish_page_flip_cs(dev_priv, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002241 }
2242
2243 /* check event from PCH */
2244 if (de_iir & DE_PCH_EVENT) {
2245 u32 pch_iir = I915_READ(SDEIIR);
2246
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002247 if (HAS_PCH_CPT(dev_priv))
2248 cpt_irq_handler(dev_priv, pch_iir);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002249 else
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002250 ibx_irq_handler(dev_priv, pch_iir);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002251
2252 /* should clear PCH hotplug event before clear CPU irq */
2253 I915_WRITE(SDEIIR, pch_iir);
2254 }
2255
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002256 if (IS_GEN5(dev_priv) && de_iir & DE_PCU_EVENT)
2257 ironlake_rps_change_irq_handler(dev_priv);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002258}
2259
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002260static void ivb_display_irq_handler(struct drm_i915_private *dev_priv,
2261 u32 de_iir)
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002262{
Damien Lespiau07d27e22014-03-03 17:31:46 +00002263 enum pipe pipe;
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03002264 u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB;
2265
Ville Syrjälä40e56412015-08-27 23:56:10 +03002266 if (hotplug_trigger)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002267 ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ivb);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002268
2269 if (de_iir & DE_ERR_INT_IVB)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002270 ivb_err_int_handler(dev_priv);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002271
2272 if (de_iir & DE_AUX_CHANNEL_A_IVB)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002273 dp_aux_irq_handler(dev_priv);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002274
2275 if (de_iir & DE_GSE_IVB)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002276 intel_opregion_asle_intr(dev_priv);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002277
Damien Lespiau055e3932014-08-18 13:49:10 +01002278 for_each_pipe(dev_priv, pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02002279 if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) &&
2280 intel_pipe_handle_vblank(dev_priv, pipe))
2281 intel_check_page_flip(dev_priv, pipe);
Daniel Vetter40da17c22013-10-21 18:04:36 +02002282
2283 /* plane/pipes map 1:1 on ilk+ */
Maarten Lankhorst5251f042016-05-17 15:07:47 +02002284 if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe))
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02002285 intel_finish_page_flip_cs(dev_priv, pipe);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002286 }
2287
2288 /* check event from PCH */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002289 if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) {
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002290 u32 pch_iir = I915_READ(SDEIIR);
2291
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002292 cpt_irq_handler(dev_priv, pch_iir);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002293
2294 /* clear PCH hotplug event before clear CPU irq */
2295 I915_WRITE(SDEIIR, pch_iir);
2296 }
2297}
2298
Oscar Mateo72c90f62014-06-16 16:10:57 +01002299/*
2300 * To handle irqs with the minimum potential races with fresh interrupts, we:
2301 * 1 - Disable Master Interrupt Control.
2302 * 2 - Find the source(s) of the interrupt.
2303 * 3 - Clear the Interrupt Identity bits (IIR).
2304 * 4 - Process the interrupt(s) that had bits set in the IIRs.
2305 * 5 - Re-enable Master Interrupt Control.
2306 */
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002307static irqreturn_t ironlake_irq_handler(int irq, void *arg)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002308{
Daniel Vetter45a83f82014-05-12 19:17:55 +02002309 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002310 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002311 u32 de_iir, gt_iir, de_ier, sde_ier = 0;
Chris Wilson0e434062012-05-09 21:45:44 +01002312 irqreturn_t ret = IRQ_NONE;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002313
Imre Deak2dd2a882015-02-24 11:14:30 +02002314 if (!intel_irqs_enabled(dev_priv))
2315 return IRQ_NONE;
2316
Imre Deak1f814da2015-12-16 02:52:19 +02002317 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
2318 disable_rpm_wakeref_asserts(dev_priv);
2319
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002320 /* disable master interrupt before clearing iir */
2321 de_ier = I915_READ(DEIER);
2322 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Paulo Zanoni23a78512013-07-12 16:35:14 -03002323 POSTING_READ(DEIER);
Chris Wilson0e434062012-05-09 21:45:44 +01002324
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002325 /* Disable south interrupts. We'll only write to SDEIIR once, so further
2326 * interrupts will will be stored on its back queue, and then we'll be
2327 * able to process them after we restore SDEIER (as soon as we restore
2328 * it, we'll get an interrupt if SDEIIR still has something to process
2329 * due to its back queue). */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002330 if (!HAS_PCH_NOP(dev_priv)) {
Ben Widawskyab5c6082013-04-05 13:12:41 -07002331 sde_ier = I915_READ(SDEIER);
2332 I915_WRITE(SDEIER, 0);
2333 POSTING_READ(SDEIER);
2334 }
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002335
Oscar Mateo72c90f62014-06-16 16:10:57 +01002336 /* Find, clear, then process each source of interrupt */
2337
Chris Wilson0e434062012-05-09 21:45:44 +01002338 gt_iir = I915_READ(GTIIR);
2339 if (gt_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002340 I915_WRITE(GTIIR, gt_iir);
2341 ret = IRQ_HANDLED;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002342 if (INTEL_GEN(dev_priv) >= 6)
Ville Syrjälä261e40b2016-04-13 21:19:57 +03002343 snb_gt_irq_handler(dev_priv, gt_iir);
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03002344 else
Ville Syrjälä261e40b2016-04-13 21:19:57 +03002345 ilk_gt_irq_handler(dev_priv, gt_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002346 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002347
2348 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +01002349 if (de_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002350 I915_WRITE(DEIIR, de_iir);
2351 ret = IRQ_HANDLED;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002352 if (INTEL_GEN(dev_priv) >= 7)
2353 ivb_display_irq_handler(dev_priv, de_iir);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002354 else
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002355 ilk_display_irq_handler(dev_priv, de_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002356 }
2357
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002358 if (INTEL_GEN(dev_priv) >= 6) {
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002359 u32 pm_iir = I915_READ(GEN6_PMIIR);
2360 if (pm_iir) {
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002361 I915_WRITE(GEN6_PMIIR, pm_iir);
2362 ret = IRQ_HANDLED;
Oscar Mateo72c90f62014-06-16 16:10:57 +01002363 gen6_rps_irq_handler(dev_priv, pm_iir);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002364 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002365 }
2366
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002367 I915_WRITE(DEIER, de_ier);
2368 POSTING_READ(DEIER);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002369 if (!HAS_PCH_NOP(dev_priv)) {
Ben Widawskyab5c6082013-04-05 13:12:41 -07002370 I915_WRITE(SDEIER, sde_ier);
2371 POSTING_READ(SDEIER);
2372 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002373
Imre Deak1f814da2015-12-16 02:52:19 +02002374 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
2375 enable_rpm_wakeref_asserts(dev_priv);
2376
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002377 return ret;
2378}
2379
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002380static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv,
2381 u32 hotplug_trigger,
Ville Syrjälä40e56412015-08-27 23:56:10 +03002382 const u32 hpd[HPD_NUM_PINS])
Shashank Sharmad04a4922014-08-22 17:40:41 +05302383{
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002384 u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
Shashank Sharmad04a4922014-08-22 17:40:41 +05302385
Ville Syrjäläa52bb152015-08-27 23:56:11 +03002386 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2387 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302388
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002389 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
Ville Syrjälä40e56412015-08-27 23:56:10 +03002390 dig_hotplug_reg, hpd,
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002391 bxt_port_hotplug_long_detect);
Ville Syrjälä40e56412015-08-27 23:56:10 +03002392
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002393 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302394}
2395
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002396static irqreturn_t
2397gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl)
Ben Widawskyabd58f02013-11-02 21:07:09 -07002398{
Ben Widawskyabd58f02013-11-02 21:07:09 -07002399 irqreturn_t ret = IRQ_NONE;
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002400 u32 iir;
Daniel Vetterc42664c2013-11-07 11:05:40 +01002401 enum pipe pipe;
Jesse Barnes88e04702014-11-13 17:51:48 +00002402
Ben Widawskyabd58f02013-11-02 21:07:09 -07002403 if (master_ctl & GEN8_DE_MISC_IRQ) {
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002404 iir = I915_READ(GEN8_DE_MISC_IIR);
2405 if (iir) {
2406 I915_WRITE(GEN8_DE_MISC_IIR, iir);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002407 ret = IRQ_HANDLED;
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002408 if (iir & GEN8_DE_MISC_GSE)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002409 intel_opregion_asle_intr(dev_priv);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002410 else
2411 DRM_ERROR("Unexpected DE Misc interrupt\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002412 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002413 else
2414 DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002415 }
2416
Daniel Vetter6d766f02013-11-07 14:49:55 +01002417 if (master_ctl & GEN8_DE_PORT_IRQ) {
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002418 iir = I915_READ(GEN8_DE_PORT_IIR);
2419 if (iir) {
2420 u32 tmp_mask;
Shashank Sharmad04a4922014-08-22 17:40:41 +05302421 bool found = false;
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002422
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002423 I915_WRITE(GEN8_DE_PORT_IIR, iir);
Daniel Vetter6d766f02013-11-07 14:49:55 +01002424 ret = IRQ_HANDLED;
Jesse Barnes88e04702014-11-13 17:51:48 +00002425
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002426 tmp_mask = GEN8_AUX_CHANNEL_A;
2427 if (INTEL_INFO(dev_priv)->gen >= 9)
2428 tmp_mask |= GEN9_AUX_CHANNEL_B |
2429 GEN9_AUX_CHANNEL_C |
2430 GEN9_AUX_CHANNEL_D;
2431
2432 if (iir & tmp_mask) {
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002433 dp_aux_irq_handler(dev_priv);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302434 found = true;
2435 }
2436
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002437 if (IS_BROXTON(dev_priv)) {
2438 tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK;
2439 if (tmp_mask) {
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002440 bxt_hpd_irq_handler(dev_priv, tmp_mask,
2441 hpd_bxt);
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002442 found = true;
2443 }
2444 } else if (IS_BROADWELL(dev_priv)) {
2445 tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG;
2446 if (tmp_mask) {
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002447 ilk_hpd_irq_handler(dev_priv,
2448 tmp_mask, hpd_bdw);
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002449 found = true;
2450 }
Shashank Sharmad04a4922014-08-22 17:40:41 +05302451 }
2452
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002453 if (IS_BROXTON(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) {
2454 gmbus_irq_handler(dev_priv);
Shashank Sharma9e637432014-08-22 17:40:43 +05302455 found = true;
2456 }
2457
Shashank Sharmad04a4922014-08-22 17:40:41 +05302458 if (!found)
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002459 DRM_ERROR("Unexpected DE Port interrupt\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002460 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002461 else
2462 DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002463 }
2464
Damien Lespiau055e3932014-08-18 13:49:10 +01002465 for_each_pipe(dev_priv, pipe) {
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002466 u32 flip_done, fault_errors;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002467
Daniel Vetterc42664c2013-11-07 11:05:40 +01002468 if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2469 continue;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002470
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002471 iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
2472 if (!iir) {
Ben Widawskyabd58f02013-11-02 21:07:09 -07002473 DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002474 continue;
2475 }
2476
2477 ret = IRQ_HANDLED;
2478 I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir);
2479
Daniel Vetter5a21b662016-05-24 17:13:53 +02002480 if (iir & GEN8_PIPE_VBLANK &&
2481 intel_pipe_handle_vblank(dev_priv, pipe))
2482 intel_check_page_flip(dev_priv, pipe);
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002483
2484 flip_done = iir;
2485 if (INTEL_INFO(dev_priv)->gen >= 9)
2486 flip_done &= GEN9_PIPE_PLANE1_FLIP_DONE;
2487 else
2488 flip_done &= GEN8_PIPE_PRIMARY_FLIP_DONE;
2489
Maarten Lankhorst5251f042016-05-17 15:07:47 +02002490 if (flip_done)
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02002491 intel_finish_page_flip_cs(dev_priv, pipe);
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002492
2493 if (iir & GEN8_PIPE_CDCLK_CRC_DONE)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002494 hsw_pipe_crc_irq_handler(dev_priv, pipe);
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002495
2496 if (iir & GEN8_PIPE_FIFO_UNDERRUN)
2497 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2498
2499 fault_errors = iir;
2500 if (INTEL_INFO(dev_priv)->gen >= 9)
2501 fault_errors &= GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
2502 else
2503 fault_errors &= GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
2504
2505 if (fault_errors)
Tvrtko Ursulin1353ec32016-10-27 13:48:32 +01002506 DRM_ERROR("Fault errors on pipe %c: 0x%08x\n",
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002507 pipe_name(pipe),
2508 fault_errors);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002509 }
2510
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002511 if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) &&
Shashank Sharma266ea3d2014-08-22 17:40:42 +05302512 master_ctl & GEN8_DE_PCH_IRQ) {
Daniel Vetter92d03a82013-11-07 11:05:43 +01002513 /*
2514 * FIXME(BDW): Assume for now that the new interrupt handling
2515 * scheme also closed the SDE interrupt handling race we've seen
2516 * on older pch-split platforms. But this needs testing.
2517 */
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002518 iir = I915_READ(SDEIIR);
2519 if (iir) {
2520 I915_WRITE(SDEIIR, iir);
Daniel Vetter92d03a82013-11-07 11:05:43 +01002521 ret = IRQ_HANDLED;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002522
Rodrigo Vivi22dea0b2016-07-01 17:07:12 -07002523 if (HAS_PCH_SPT(dev_priv) || HAS_PCH_KBP(dev_priv))
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002524 spt_irq_handler(dev_priv, iir);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002525 else
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002526 cpt_irq_handler(dev_priv, iir);
Jani Nikula2dfb0b82016-01-07 10:29:10 +02002527 } else {
2528 /*
2529 * Like on previous PCH there seems to be something
2530 * fishy going on with forwarding PCH interrupts.
2531 */
2532 DRM_DEBUG_DRIVER("The master control interrupt lied (SDE)!\n");
2533 }
Daniel Vetter92d03a82013-11-07 11:05:43 +01002534 }
2535
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002536 return ret;
2537}
2538
2539static irqreturn_t gen8_irq_handler(int irq, void *arg)
2540{
2541 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002542 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002543 u32 master_ctl;
Ville Syrjäläe30e2512016-04-13 21:19:58 +03002544 u32 gt_iir[4] = {};
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002545 irqreturn_t ret;
2546
2547 if (!intel_irqs_enabled(dev_priv))
2548 return IRQ_NONE;
2549
2550 master_ctl = I915_READ_FW(GEN8_MASTER_IRQ);
2551 master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2552 if (!master_ctl)
2553 return IRQ_NONE;
2554
2555 I915_WRITE_FW(GEN8_MASTER_IRQ, 0);
2556
2557 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
2558 disable_rpm_wakeref_asserts(dev_priv);
2559
2560 /* Find, clear, then process each source of interrupt */
Ville Syrjäläe30e2512016-04-13 21:19:58 +03002561 ret = gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
2562 gen8_gt_irq_handler(dev_priv, gt_iir);
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002563 ret |= gen8_de_irq_handler(dev_priv, master_ctl);
2564
Chris Wilsoncb0d2052015-04-07 16:21:04 +01002565 I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2566 POSTING_READ_FW(GEN8_MASTER_IRQ);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002567
Imre Deak1f814da2015-12-16 02:52:19 +02002568 enable_rpm_wakeref_asserts(dev_priv);
2569
Ben Widawskyabd58f02013-11-02 21:07:09 -07002570 return ret;
2571}
2572
Chris Wilson1f15b762016-07-01 17:23:14 +01002573static void i915_error_wake_up(struct drm_i915_private *dev_priv)
Daniel Vetter17e1df02013-09-08 21:57:13 +02002574{
Daniel Vetter17e1df02013-09-08 21:57:13 +02002575 /*
2576 * Notify all waiters for GPU completion events that reset state has
2577 * been changed, and that they need to restart their wait after
2578 * checking for potential errors (and bail out to drop locks if there is
2579 * a gpu reset pending so that i915_error_work_func can acquire them).
2580 */
2581
2582 /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
Chris Wilson1f15b762016-07-01 17:23:14 +01002583 wake_up_all(&dev_priv->gpu_error.wait_queue);
Daniel Vetter17e1df02013-09-08 21:57:13 +02002584
2585 /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
2586 wake_up_all(&dev_priv->pending_flip_queue);
Daniel Vetter17e1df02013-09-08 21:57:13 +02002587}
2588
Jesse Barnes8a905232009-07-11 16:48:03 -04002589/**
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002590 * i915_reset_and_wakeup - do process context error handling work
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002591 * @dev_priv: i915 device private
Jesse Barnes8a905232009-07-11 16:48:03 -04002592 *
2593 * Fire an error uevent so userspace can see that a hang or error
2594 * was detected.
2595 */
Chris Wilsonc0336662016-05-06 15:40:21 +01002596static void i915_reset_and_wakeup(struct drm_i915_private *dev_priv)
Jesse Barnes8a905232009-07-11 16:48:03 -04002597{
Chris Wilson91c8a322016-07-05 10:40:23 +01002598 struct kobject *kobj = &dev_priv->drm.primary->kdev->kobj;
Ben Widawskycce723e2013-07-19 09:16:42 -07002599 char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2600 char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2601 char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
Jesse Barnes8a905232009-07-11 16:48:03 -04002602
Chris Wilsonc0336662016-05-06 15:40:21 +01002603 kobject_uevent_env(kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -04002604
Chris Wilson8af29b02016-09-09 14:11:47 +01002605 DRM_DEBUG_DRIVER("resetting chip\n");
2606 kobject_uevent_env(kobj, KOBJ_CHANGE, reset_event);
2607
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002608 /*
Chris Wilson8af29b02016-09-09 14:11:47 +01002609 * In most cases it's guaranteed that we get here with an RPM
2610 * reference held, for example because there is a pending GPU
2611 * request that won't finish until the reset is done. This
2612 * isn't the case at least when we get here by doing a
2613 * simulated reset via debugs, so get an RPM reference.
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002614 */
Chris Wilson8af29b02016-09-09 14:11:47 +01002615 intel_runtime_pm_get(dev_priv);
Chris Wilson8af29b02016-09-09 14:11:47 +01002616 intel_prepare_reset(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02002617
Chris Wilson780f2622016-09-09 14:11:52 +01002618 do {
2619 /*
2620 * All state reset _must_ be completed before we update the
2621 * reset counter, for otherwise waiters might miss the reset
2622 * pending state and not properly drop locks, resulting in
2623 * deadlocks with the reset work.
2624 */
2625 if (mutex_trylock(&dev_priv->drm.struct_mutex)) {
2626 i915_reset(dev_priv);
2627 mutex_unlock(&dev_priv->drm.struct_mutex);
2628 }
2629
2630 /* We need to wait for anyone holding the lock to wakeup */
2631 } while (wait_on_bit_timeout(&dev_priv->gpu_error.flags,
2632 I915_RESET_IN_PROGRESS,
2633 TASK_UNINTERRUPTIBLE,
2634 HZ));
Ville Syrjälä75147472014-11-24 18:28:11 +02002635
Chris Wilson8af29b02016-09-09 14:11:47 +01002636 intel_finish_reset(dev_priv);
Chris Wilson8af29b02016-09-09 14:11:47 +01002637 intel_runtime_pm_put(dev_priv);
Daniel Vetter17e1df02013-09-08 21:57:13 +02002638
Chris Wilson780f2622016-09-09 14:11:52 +01002639 if (!test_bit(I915_WEDGED, &dev_priv->gpu_error.flags))
Chris Wilson8af29b02016-09-09 14:11:47 +01002640 kobject_uevent_env(kobj,
2641 KOBJ_CHANGE, reset_done_event);
Imre Deakf454c692014-04-23 01:09:04 +03002642
Chris Wilson8af29b02016-09-09 14:11:47 +01002643 /*
2644 * Note: The wake_up also serves as a memory barrier so that
2645 * waiters see the updated value of the dev_priv->gpu_error.
2646 */
2647 wake_up_all(&dev_priv->gpu_error.reset_queue);
Jesse Barnes8a905232009-07-11 16:48:03 -04002648}
2649
Ben Widawskyd6369512016-09-20 16:54:32 +03002650static inline void
2651i915_err_print_instdone(struct drm_i915_private *dev_priv,
2652 struct intel_instdone *instdone)
2653{
Ben Widawskyf9e61372016-09-20 16:54:33 +03002654 int slice;
2655 int subslice;
2656
Ben Widawskyd6369512016-09-20 16:54:32 +03002657 pr_err(" INSTDONE: 0x%08x\n", instdone->instdone);
2658
2659 if (INTEL_GEN(dev_priv) <= 3)
2660 return;
2661
2662 pr_err(" SC_INSTDONE: 0x%08x\n", instdone->slice_common);
2663
2664 if (INTEL_GEN(dev_priv) <= 6)
2665 return;
2666
Ben Widawskyf9e61372016-09-20 16:54:33 +03002667 for_each_instdone_slice_subslice(dev_priv, slice, subslice)
2668 pr_err(" SAMPLER_INSTDONE[%d][%d]: 0x%08x\n",
2669 slice, subslice, instdone->sampler[slice][subslice]);
2670
2671 for_each_instdone_slice_subslice(dev_priv, slice, subslice)
2672 pr_err(" ROW_INSTDONE[%d][%d]: 0x%08x\n",
2673 slice, subslice, instdone->row[slice][subslice]);
Ben Widawskyd6369512016-09-20 16:54:32 +03002674}
2675
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002676static void i915_clear_error_registers(struct drm_i915_private *dev_priv)
Jesse Barnes8a905232009-07-11 16:48:03 -04002677{
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002678 u32 eir;
Jesse Barnes8a905232009-07-11 16:48:03 -04002679
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002680 if (!IS_GEN2(dev_priv))
2681 I915_WRITE(PGTBL_ER, I915_READ(PGTBL_ER));
Jesse Barnes8a905232009-07-11 16:48:03 -04002682
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002683 if (INTEL_GEN(dev_priv) < 4)
2684 I915_WRITE(IPEIR, I915_READ(IPEIR));
2685 else
2686 I915_WRITE(IPEIR_I965, I915_READ(IPEIR_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002687
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002688 I915_WRITE(EIR, I915_READ(EIR));
Jesse Barnes8a905232009-07-11 16:48:03 -04002689 eir = I915_READ(EIR);
2690 if (eir) {
2691 /*
2692 * some errors might have become stuck,
2693 * mask them.
2694 */
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002695 DRM_DEBUG_DRIVER("EIR stuck: 0x%08x, masking\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04002696 I915_WRITE(EMR, I915_READ(EMR) | eir);
2697 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2698 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01002699}
2700
2701/**
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002702 * i915_handle_error - handle a gpu error
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002703 * @dev_priv: i915 device private
arun.siluvery@linux.intel.com14b730f2016-03-18 20:07:55 +00002704 * @engine_mask: mask representing engines that are hung
Javier Martinez Canillasaafd8582015-10-08 09:57:49 +02002705 * Do some basic checking of register state at error time and
Chris Wilson35aed2e2010-05-27 13:18:12 +01002706 * dump it to the syslog. Also call i915_capture_error_state() to make
2707 * sure we get a record and make it available in debugfs. Fire a uevent
2708 * so userspace knows something bad happened (should trigger collection
2709 * of a ring dump etc.).
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002710 * @fmt: Error message format string
Chris Wilson35aed2e2010-05-27 13:18:12 +01002711 */
Chris Wilsonc0336662016-05-06 15:40:21 +01002712void i915_handle_error(struct drm_i915_private *dev_priv,
2713 u32 engine_mask,
Mika Kuoppala58174462014-02-25 17:11:26 +02002714 const char *fmt, ...)
Chris Wilson35aed2e2010-05-27 13:18:12 +01002715{
Mika Kuoppala58174462014-02-25 17:11:26 +02002716 va_list args;
2717 char error_msg[80];
Chris Wilson35aed2e2010-05-27 13:18:12 +01002718
Mika Kuoppala58174462014-02-25 17:11:26 +02002719 va_start(args, fmt);
2720 vscnprintf(error_msg, sizeof(error_msg), fmt, args);
2721 va_end(args);
2722
Chris Wilsonc0336662016-05-06 15:40:21 +01002723 i915_capture_error_state(dev_priv, engine_mask, error_msg);
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002724 i915_clear_error_registers(dev_priv);
Jesse Barnes8a905232009-07-11 16:48:03 -04002725
Chris Wilson8af29b02016-09-09 14:11:47 +01002726 if (!engine_mask)
2727 return;
Ben Gamariba1234d2009-09-14 17:48:47 -04002728
Chris Wilson8af29b02016-09-09 14:11:47 +01002729 if (test_and_set_bit(I915_RESET_IN_PROGRESS,
2730 &dev_priv->gpu_error.flags))
2731 return;
2732
2733 /*
2734 * Wakeup waiting processes so that the reset function
2735 * i915_reset_and_wakeup doesn't deadlock trying to grab
2736 * various locks. By bumping the reset counter first, the woken
2737 * processes will see a reset in progress and back off,
2738 * releasing their locks and then wait for the reset completion.
2739 * We must do this for _all_ gpu waiters that might hold locks
2740 * that the reset work needs to acquire.
2741 *
2742 * Note: The wake_up also provides a memory barrier to ensure that the
2743 * waiters see the updated value of the reset flags.
2744 */
2745 i915_error_wake_up(dev_priv);
Ben Gamari11ed50e2009-09-14 17:48:45 -04002746
Chris Wilsonc0336662016-05-06 15:40:21 +01002747 i915_reset_and_wakeup(dev_priv);
Jesse Barnes8a905232009-07-11 16:48:03 -04002748}
2749
Keith Packard42f52ef2008-10-18 19:39:29 -07002750/* Called from drm generic code, passed 'crtc' which
2751 * we use as a pipe index
2752 */
Chris Wilson86e83e32016-10-07 20:49:52 +01002753static int i8xx_enable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002754{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002755 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packarde9d21d72008-10-16 11:31:38 -07002756 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002757
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002758 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilson86e83e32016-10-07 20:49:52 +01002759 i915_enable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
2760 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2761
2762 return 0;
2763}
2764
2765static int i965_enable_vblank(struct drm_device *dev, unsigned int pipe)
2766{
2767 struct drm_i915_private *dev_priv = to_i915(dev);
2768 unsigned long irqflags;
2769
2770 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2771 i915_enable_pipestat(dev_priv, pipe,
2772 PIPE_START_VBLANK_INTERRUPT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002773 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002774
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002775 return 0;
2776}
2777
Thierry Reding88e72712015-09-24 18:35:31 +02002778static int ironlake_enable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002779{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002780 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002781 unsigned long irqflags;
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +01002782 uint32_t bit = INTEL_GEN(dev_priv) >= 7 ?
Chris Wilson86e83e32016-10-07 20:49:52 +01002783 DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002784
Jesse Barnesf796cf82011-04-07 13:58:17 -07002785 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02002786 ilk_enable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002787 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2788
2789 return 0;
2790}
2791
Thierry Reding88e72712015-09-24 18:35:31 +02002792static int gen8_enable_vblank(struct drm_device *dev, unsigned int pipe)
Ben Widawskyabd58f02013-11-02 21:07:09 -07002793{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002794 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002795 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002796
Ben Widawskyabd58f02013-11-02 21:07:09 -07002797 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Ville Syrjälä013d3752015-11-23 18:06:17 +02002798 bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002799 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Ville Syrjälä013d3752015-11-23 18:06:17 +02002800
Ben Widawskyabd58f02013-11-02 21:07:09 -07002801 return 0;
2802}
2803
Keith Packard42f52ef2008-10-18 19:39:29 -07002804/* Called from drm generic code, passed 'crtc' which
2805 * we use as a pipe index
2806 */
Chris Wilson86e83e32016-10-07 20:49:52 +01002807static void i8xx_disable_vblank(struct drm_device *dev, unsigned int pipe)
2808{
2809 struct drm_i915_private *dev_priv = to_i915(dev);
2810 unsigned long irqflags;
2811
2812 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2813 i915_disable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
2814 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2815}
2816
2817static void i965_disable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002818{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002819 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packarde9d21d72008-10-16 11:31:38 -07002820 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002821
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002822 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002823 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002824 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002825 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2826}
2827
Thierry Reding88e72712015-09-24 18:35:31 +02002828static void ironlake_disable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002829{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002830 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002831 unsigned long irqflags;
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +01002832 uint32_t bit = INTEL_GEN(dev_priv) >= 7 ?
Chris Wilson86e83e32016-10-07 20:49:52 +01002833 DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002834
2835 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02002836 ilk_disable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002837 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2838}
2839
Thierry Reding88e72712015-09-24 18:35:31 +02002840static void gen8_disable_vblank(struct drm_device *dev, unsigned int pipe)
Ben Widawskyabd58f02013-11-02 21:07:09 -07002841{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002842 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002843 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002844
Ben Widawskyabd58f02013-11-02 21:07:09 -07002845 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Ville Syrjälä013d3752015-11-23 18:06:17 +02002846 bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002847 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2848}
2849
Chris Wilson9107e9d2013-06-10 11:20:20 +01002850static bool
Chris Wilson31bb59c2016-07-01 17:23:27 +01002851ipehr_is_semaphore_wait(struct intel_engine_cs *engine, u32 ipehr)
Daniel Vettera028c4b2014-03-15 00:08:56 +01002852{
Chris Wilson31bb59c2016-07-01 17:23:27 +01002853 if (INTEL_GEN(engine->i915) >= 8) {
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002854 return (ipehr >> 23) == 0x1c;
Daniel Vettera028c4b2014-03-15 00:08:56 +01002855 } else {
2856 ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
2857 return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
2858 MI_SEMAPHORE_REGISTER);
2859 }
2860}
2861
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002862static struct intel_engine_cs *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002863semaphore_wait_to_signaller_ring(struct intel_engine_cs *engine, u32 ipehr,
2864 u64 offset)
Daniel Vetter921d42e2014-03-18 10:26:04 +01002865{
Chris Wilsonc0336662016-05-06 15:40:21 +01002866 struct drm_i915_private *dev_priv = engine->i915;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002867 struct intel_engine_cs *signaller;
Akash Goel3b3f1652016-10-13 22:44:48 +05302868 enum intel_engine_id id;
Daniel Vetter921d42e2014-03-18 10:26:04 +01002869
Chris Wilsonc0336662016-05-06 15:40:21 +01002870 if (INTEL_GEN(dev_priv) >= 8) {
Akash Goel3b3f1652016-10-13 22:44:48 +05302871 for_each_engine(signaller, dev_priv, id) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002872 if (engine == signaller)
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002873 continue;
2874
Chris Wilson348b9b12016-10-03 13:45:16 +01002875 if (offset == signaller->semaphore.signal_ggtt[engine->hw_id])
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002876 return signaller;
2877 }
Daniel Vetter921d42e2014-03-18 10:26:04 +01002878 } else {
2879 u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;
2880
Akash Goel3b3f1652016-10-13 22:44:48 +05302881 for_each_engine(signaller, dev_priv, id) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002882 if(engine == signaller)
Daniel Vetter921d42e2014-03-18 10:26:04 +01002883 continue;
2884
Chris Wilson348b9b12016-10-03 13:45:16 +01002885 if (sync_bits == signaller->semaphore.mbox.wait[engine->hw_id])
Daniel Vetter921d42e2014-03-18 10:26:04 +01002886 return signaller;
2887 }
2888 }
2889
Chris Wilson348b9b12016-10-03 13:45:16 +01002890 DRM_DEBUG_DRIVER("No signaller ring found for %s, ipehr 0x%08x, offset 0x%016llx\n",
2891 engine->name, ipehr, offset);
Daniel Vetter921d42e2014-03-18 10:26:04 +01002892
Chris Wilson80b5bdb2016-09-09 14:11:58 +01002893 return ERR_PTR(-ENODEV);
Daniel Vetter921d42e2014-03-18 10:26:04 +01002894}
2895
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002896static struct intel_engine_cs *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002897semaphore_waits_for(struct intel_engine_cs *engine, u32 *seqno)
Chris Wilsona24a11e2013-03-14 17:52:05 +02002898{
Chris Wilsonc0336662016-05-06 15:40:21 +01002899 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson406ea8d2016-07-20 13:31:55 +01002900 void __iomem *vaddr;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002901 u32 cmd, ipehr, head;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002902 u64 offset = 0;
2903 int i, backwards;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002904
Tomas Elf381e8ae2015-10-08 19:31:33 +01002905 /*
2906 * This function does not support execlist mode - any attempt to
2907 * proceed further into this function will result in a kernel panic
2908 * when dereferencing ring->buffer, which is not set up in execlist
2909 * mode.
2910 *
2911 * The correct way of doing it would be to derive the currently
2912 * executing ring buffer from the current context, which is derived
2913 * from the currently running request. Unfortunately, to get the
2914 * current request we would have to grab the struct_mutex before doing
2915 * anything else, which would be ill-advised since some other thread
2916 * might have grabbed it already and managed to hang itself, causing
2917 * the hang checker to deadlock.
2918 *
2919 * Therefore, this function does not support execlist mode in its
2920 * current form. Just return NULL and move on.
2921 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002922 if (engine->buffer == NULL)
Tomas Elf381e8ae2015-10-08 19:31:33 +01002923 return NULL;
2924
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002925 ipehr = I915_READ(RING_IPEHR(engine->mmio_base));
Chris Wilson31bb59c2016-07-01 17:23:27 +01002926 if (!ipehr_is_semaphore_wait(engine, ipehr))
Chris Wilson6274f212013-06-10 11:20:21 +01002927 return NULL;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002928
Daniel Vetter88fe4292014-03-15 00:08:55 +01002929 /*
2930 * HEAD is likely pointing to the dword after the actual command,
2931 * so scan backwards until we find the MBOX. But limit it to just 3
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002932 * or 4 dwords depending on the semaphore wait command size.
2933 * Note that we don't care about ACTHD here since that might
Daniel Vetter88fe4292014-03-15 00:08:55 +01002934 * point at at batch, and semaphores are always emitted into the
2935 * ringbuffer itself.
Chris Wilsona24a11e2013-03-14 17:52:05 +02002936 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002937 head = I915_READ_HEAD(engine) & HEAD_ADDR;
Chris Wilsonc0336662016-05-06 15:40:21 +01002938 backwards = (INTEL_GEN(dev_priv) >= 8) ? 5 : 4;
Chris Wilsonf2f0ed72016-07-20 13:31:56 +01002939 vaddr = (void __iomem *)engine->buffer->vaddr;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002940
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002941 for (i = backwards; i; --i) {
Daniel Vetter88fe4292014-03-15 00:08:55 +01002942 /*
2943 * Be paranoid and presume the hw has gone off into the wild -
2944 * our ring is smaller than what the hardware (and hence
2945 * HEAD_ADDR) allows. Also handles wrap-around.
2946 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002947 head &= engine->buffer->size - 1;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002948
2949 /* This here seems to blow up */
Chris Wilson406ea8d2016-07-20 13:31:55 +01002950 cmd = ioread32(vaddr + head);
Chris Wilsona24a11e2013-03-14 17:52:05 +02002951 if (cmd == ipehr)
2952 break;
2953
Daniel Vetter88fe4292014-03-15 00:08:55 +01002954 head -= 4;
2955 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02002956
Daniel Vetter88fe4292014-03-15 00:08:55 +01002957 if (!i)
2958 return NULL;
2959
Chris Wilson406ea8d2016-07-20 13:31:55 +01002960 *seqno = ioread32(vaddr + head + 4) + 1;
Chris Wilsonc0336662016-05-06 15:40:21 +01002961 if (INTEL_GEN(dev_priv) >= 8) {
Chris Wilson406ea8d2016-07-20 13:31:55 +01002962 offset = ioread32(vaddr + head + 12);
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002963 offset <<= 32;
Chris Wilson406ea8d2016-07-20 13:31:55 +01002964 offset |= ioread32(vaddr + head + 8);
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002965 }
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002966 return semaphore_wait_to_signaller_ring(engine, ipehr, offset);
Chris Wilsona24a11e2013-03-14 17:52:05 +02002967}
2968
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002969static int semaphore_passed(struct intel_engine_cs *engine)
Chris Wilson6274f212013-06-10 11:20:21 +01002970{
Chris Wilsonc0336662016-05-06 15:40:21 +01002971 struct drm_i915_private *dev_priv = engine->i915;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002972 struct intel_engine_cs *signaller;
Chris Wilsona0d036b2014-07-19 12:40:42 +01002973 u32 seqno;
Chris Wilson6274f212013-06-10 11:20:21 +01002974
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002975 engine->hangcheck.deadlock++;
Chris Wilson6274f212013-06-10 11:20:21 +01002976
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002977 signaller = semaphore_waits_for(engine, &seqno);
Chris Wilson4be17382014-06-06 10:22:29 +01002978 if (signaller == NULL)
2979 return -1;
2980
Chris Wilson80b5bdb2016-09-09 14:11:58 +01002981 if (IS_ERR(signaller))
2982 return 0;
2983
Chris Wilson4be17382014-06-06 10:22:29 +01002984 /* Prevent pathological recursion due to driver bugs */
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002985 if (signaller->hangcheck.deadlock >= I915_NUM_ENGINES)
Chris Wilson6274f212013-06-10 11:20:21 +01002986 return -1;
2987
Chris Wilson1b7744e2016-07-01 17:23:17 +01002988 if (i915_seqno_passed(intel_engine_get_seqno(signaller), seqno))
Chris Wilson4be17382014-06-06 10:22:29 +01002989 return 1;
2990
Chris Wilsona0d036b2014-07-19 12:40:42 +01002991 /* cursory check for an unkickable deadlock */
2992 if (I915_READ_CTL(signaller) & RING_WAIT_SEMAPHORE &&
2993 semaphore_passed(signaller) < 0)
Chris Wilson4be17382014-06-06 10:22:29 +01002994 return -1;
2995
2996 return 0;
Chris Wilson6274f212013-06-10 11:20:21 +01002997}
2998
2999static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
3000{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003001 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05303002 enum intel_engine_id id;
Chris Wilson6274f212013-06-10 11:20:21 +01003003
Akash Goel3b3f1652016-10-13 22:44:48 +05303004 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003005 engine->hangcheck.deadlock = 0;
Chris Wilson6274f212013-06-10 11:20:21 +01003006}
3007
Ben Widawskyd6369512016-09-20 16:54:32 +03003008static bool instdone_unchanged(u32 current_instdone, u32 *old_instdone)
3009{
3010 u32 tmp = current_instdone | *old_instdone;
3011 bool unchanged;
3012
3013 unchanged = tmp == *old_instdone;
3014 *old_instdone |= tmp;
3015
3016 return unchanged;
3017}
3018
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003019static bool subunits_stuck(struct intel_engine_cs *engine)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003020{
Ben Widawskyd6369512016-09-20 16:54:32 +03003021 struct drm_i915_private *dev_priv = engine->i915;
3022 struct intel_instdone instdone;
3023 struct intel_instdone *accu_instdone = &engine->hangcheck.instdone;
Mika Kuoppala61642ff2015-12-01 17:56:12 +02003024 bool stuck;
Ben Widawskyf9e61372016-09-20 16:54:33 +03003025 int slice;
3026 int subslice;
Chris Wilson9107e9d2013-06-10 11:20:20 +01003027
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003028 if (engine->id != RCS)
Mika Kuoppala61642ff2015-12-01 17:56:12 +02003029 return true;
3030
Chris Wilson0e704472016-10-12 10:05:17 +01003031 intel_engine_get_instdone(engine, &instdone);
Mika Kuoppala61642ff2015-12-01 17:56:12 +02003032
3033 /* There might be unstable subunit states even when
3034 * actual head is not moving. Filter out the unstable ones by
3035 * accumulating the undone -> done transitions and only
3036 * consider those as progress.
3037 */
Ben Widawskyd6369512016-09-20 16:54:32 +03003038 stuck = instdone_unchanged(instdone.instdone,
3039 &accu_instdone->instdone);
3040 stuck &= instdone_unchanged(instdone.slice_common,
3041 &accu_instdone->slice_common);
Ben Widawskyf9e61372016-09-20 16:54:33 +03003042
3043 for_each_instdone_slice_subslice(dev_priv, slice, subslice) {
3044 stuck &= instdone_unchanged(instdone.sampler[slice][subslice],
3045 &accu_instdone->sampler[slice][subslice]);
3046 stuck &= instdone_unchanged(instdone.row[slice][subslice],
3047 &accu_instdone->row[slice][subslice]);
3048 }
Mika Kuoppala61642ff2015-12-01 17:56:12 +02003049
3050 return stuck;
3051}
3052
Chris Wilson7e37f882016-08-02 22:50:21 +01003053static enum intel_engine_hangcheck_action
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003054head_stuck(struct intel_engine_cs *engine, u64 acthd)
Mika Kuoppala61642ff2015-12-01 17:56:12 +02003055{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003056 if (acthd != engine->hangcheck.acthd) {
Mika Kuoppala61642ff2015-12-01 17:56:12 +02003057
3058 /* Clear subunit states on head movement */
Ben Widawskyd6369512016-09-20 16:54:32 +03003059 memset(&engine->hangcheck.instdone, 0,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003060 sizeof(engine->hangcheck.instdone));
Mika Kuoppala61642ff2015-12-01 17:56:12 +02003061
Mika Kuoppala24a65e62016-03-02 16:48:29 +02003062 return HANGCHECK_ACTIVE;
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03003063 }
Chris Wilson6274f212013-06-10 11:20:21 +01003064
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003065 if (!subunits_stuck(engine))
Mika Kuoppala61642ff2015-12-01 17:56:12 +02003066 return HANGCHECK_ACTIVE;
3067
3068 return HANGCHECK_HUNG;
3069}
3070
Chris Wilson7e37f882016-08-02 22:50:21 +01003071static enum intel_engine_hangcheck_action
3072engine_stuck(struct intel_engine_cs *engine, u64 acthd)
Mika Kuoppala61642ff2015-12-01 17:56:12 +02003073{
Chris Wilsonc0336662016-05-06 15:40:21 +01003074 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson7e37f882016-08-02 22:50:21 +01003075 enum intel_engine_hangcheck_action ha;
Mika Kuoppala61642ff2015-12-01 17:56:12 +02003076 u32 tmp;
3077
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003078 ha = head_stuck(engine, acthd);
Mika Kuoppala61642ff2015-12-01 17:56:12 +02003079 if (ha != HANGCHECK_HUNG)
3080 return ha;
3081
Chris Wilsonc0336662016-05-06 15:40:21 +01003082 if (IS_GEN2(dev_priv))
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003083 return HANGCHECK_HUNG;
Chris Wilson9107e9d2013-06-10 11:20:20 +01003084
3085 /* Is the chip hanging on a WAIT_FOR_EVENT?
3086 * If so we can simply poke the RB_WAIT bit
3087 * and break the hang. This should work on
3088 * all but the second generation chipsets.
3089 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003090 tmp = I915_READ_CTL(engine);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003091 if (tmp & RING_WAIT) {
Chris Wilsonc0336662016-05-06 15:40:21 +01003092 i915_handle_error(dev_priv, 0,
Mika Kuoppala58174462014-02-25 17:11:26 +02003093 "Kicking stuck wait on %s",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003094 engine->name);
3095 I915_WRITE_CTL(engine, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003096 return HANGCHECK_KICK;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003097 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02003098
Chris Wilsonc0336662016-05-06 15:40:21 +01003099 if (INTEL_GEN(dev_priv) >= 6 && tmp & RING_WAIT_SEMAPHORE) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003100 switch (semaphore_passed(engine)) {
Chris Wilson6274f212013-06-10 11:20:21 +01003101 default:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003102 return HANGCHECK_HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01003103 case 1:
Chris Wilsonc0336662016-05-06 15:40:21 +01003104 i915_handle_error(dev_priv, 0,
Mika Kuoppala58174462014-02-25 17:11:26 +02003105 "Kicking stuck semaphore on %s",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003106 engine->name);
3107 I915_WRITE_CTL(engine, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003108 return HANGCHECK_KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01003109 case 0:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003110 return HANGCHECK_WAIT;
Chris Wilson6274f212013-06-10 11:20:21 +01003111 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01003112 }
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03003113
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003114 return HANGCHECK_HUNG;
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03003115}
3116
Chris Wilson737b1502015-01-26 18:03:03 +02003117/*
Ben Gamarif65d9422009-09-14 17:48:44 -04003118 * This is called when the chip hasn't reported back with completed
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003119 * batchbuffers in a long time. We keep track per ring seqno progress and
3120 * if there are no progress, hangcheck score for that ring is increased.
3121 * Further, acthd is inspected to see if the ring is stuck. On stuck case
3122 * we kick the ring. If we see no progress on three subsequent calls
3123 * we assume chip is wedged and try to fix it by resetting the chip.
Ben Gamarif65d9422009-09-14 17:48:44 -04003124 */
Chris Wilson737b1502015-01-26 18:03:03 +02003125static void i915_hangcheck_elapsed(struct work_struct *work)
Ben Gamarif65d9422009-09-14 17:48:44 -04003126{
Chris Wilson737b1502015-01-26 18:03:03 +02003127 struct drm_i915_private *dev_priv =
3128 container_of(work, typeof(*dev_priv),
3129 gpu_error.hangcheck_work.work);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003130 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05303131 enum intel_engine_id id;
Chris Wilson2b284282016-07-04 08:48:32 +01003132 unsigned int hung = 0, stuck = 0;
3133 int busy_count = 0;
Chris Wilson9107e9d2013-06-10 11:20:20 +01003134#define BUSY 1
3135#define KICK 5
3136#define HUNG 20
Mika Kuoppala24a65e62016-03-02 16:48:29 +02003137#define ACTIVE_DECAY 15
Chris Wilson893eead2010-10-27 14:44:35 +01003138
Jani Nikulad330a952014-01-21 11:24:25 +02003139 if (!i915.enable_hangcheck)
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07003140 return;
3141
Chris Wilsonb1379d42016-07-05 08:54:36 +01003142 if (!READ_ONCE(dev_priv->gt.awake))
Chris Wilson67d97da2016-07-04 08:08:31 +01003143 return;
Imre Deak1f814da2015-12-16 02:52:19 +02003144
Mika Kuoppala75714942015-12-16 09:26:48 +02003145 /* As enabling the GPU requires fairly extensive mmio access,
3146 * periodically arm the mmio checker to see if we are triggering
3147 * any invalid access.
3148 */
3149 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
3150
Akash Goel3b3f1652016-10-13 22:44:48 +05303151 for_each_engine(engine, dev_priv, id) {
Chris Wilson688e6c72016-07-01 17:23:15 +01003152 bool busy = intel_engine_has_waiter(engine);
Chris Wilson50877442014-03-21 12:41:53 +00003153 u64 acthd;
3154 u32 seqno;
Chris Wilson34730fe2016-08-20 15:54:08 +01003155 u32 submit;
Chris Wilsonb4519512012-05-11 14:29:30 +01003156
Chris Wilson6274f212013-06-10 11:20:21 +01003157 semaphore_clear_deadlocks(dev_priv);
3158
Chris Wilsonc04e0f32016-04-09 10:57:54 +01003159 /* We don't strictly need an irq-barrier here, as we are not
3160 * serving an interrupt request, be paranoid in case the
3161 * barrier has side-effects (such as preventing a broken
3162 * cacheline snoop) and so be sure that we can see the seqno
3163 * advance. If the seqno should stick, due to a stale
3164 * cacheline, we would erroneously declare the GPU hung.
3165 */
3166 if (engine->irq_seqno_barrier)
3167 engine->irq_seqno_barrier(engine);
3168
Chris Wilson7e37f882016-08-02 22:50:21 +01003169 acthd = intel_engine_get_active_head(engine);
Chris Wilson1b7744e2016-07-01 17:23:17 +01003170 seqno = intel_engine_get_seqno(engine);
Chris Wilsoncb399ea2016-11-01 10:03:16 +00003171 submit = intel_engine_last_submit(engine);
Chris Wilsond1e61e72012-04-10 17:00:41 +01003172
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003173 if (engine->hangcheck.seqno == seqno) {
Chris Wilson34730fe2016-08-20 15:54:08 +01003174 if (i915_seqno_passed(seqno, submit)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003175 engine->hangcheck.action = HANGCHECK_IDLE;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003176 } else {
Chris Wilson6274f212013-06-10 11:20:21 +01003177 /* We always increment the hangcheck score
Chris Wilson9930ca12016-07-27 09:07:30 +01003178 * if the engine is busy and still processing
Chris Wilson6274f212013-06-10 11:20:21 +01003179 * the same request, so that no single request
3180 * can run indefinitely (such as a chain of
3181 * batches). The only time we do not increment
3182 * the hangcheck score on this ring, if this
Chris Wilson9930ca12016-07-27 09:07:30 +01003183 * engine is in a legitimate wait for another
3184 * engine. In that case the waiting engine is a
Chris Wilson6274f212013-06-10 11:20:21 +01003185 * victim and we want to be sure we catch the
3186 * right culprit. Then every time we do kick
3187 * the ring, add a small increment to the
3188 * score so that we can catch a batch that is
3189 * being repeatedly kicked and so responsible
3190 * for stalling the machine.
3191 */
Chris Wilson7e37f882016-08-02 22:50:21 +01003192 engine->hangcheck.action =
3193 engine_stuck(engine, acthd);
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03003194
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003195 switch (engine->hangcheck.action) {
Mika Kuoppalada661462013-09-06 16:03:28 +03003196 case HANGCHECK_IDLE:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003197 case HANGCHECK_WAIT:
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03003198 break;
Mika Kuoppala24a65e62016-03-02 16:48:29 +02003199 case HANGCHECK_ACTIVE:
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003200 engine->hangcheck.score += BUSY;
Chris Wilson6274f212013-06-10 11:20:21 +01003201 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003202 case HANGCHECK_KICK:
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003203 engine->hangcheck.score += KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01003204 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003205 case HANGCHECK_HUNG:
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003206 engine->hangcheck.score += HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01003207 break;
3208 }
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003209 }
Chris Wilson2b284282016-07-04 08:48:32 +01003210
3211 if (engine->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
3212 hung |= intel_engine_flag(engine);
3213 if (engine->hangcheck.action != HANGCHECK_HUNG)
3214 stuck |= intel_engine_flag(engine);
3215 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01003216 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003217 engine->hangcheck.action = HANGCHECK_ACTIVE;
Mika Kuoppalada661462013-09-06 16:03:28 +03003218
Chris Wilson9107e9d2013-06-10 11:20:20 +01003219 /* Gradually reduce the count so that we catch DoS
3220 * attempts across multiple batches.
3221 */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003222 if (engine->hangcheck.score > 0)
3223 engine->hangcheck.score -= ACTIVE_DECAY;
3224 if (engine->hangcheck.score < 0)
3225 engine->hangcheck.score = 0;
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03003226
Mika Kuoppala61642ff2015-12-01 17:56:12 +02003227 /* Clear head and subunit states on seqno movement */
Chris Wilson12471ba2016-04-09 10:57:55 +01003228 acthd = 0;
Mika Kuoppala61642ff2015-12-01 17:56:12 +02003229
Ben Widawskyd6369512016-09-20 16:54:32 +03003230 memset(&engine->hangcheck.instdone, 0,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003231 sizeof(engine->hangcheck.instdone));
Chris Wilsond1e61e72012-04-10 17:00:41 +01003232 }
3233
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003234 engine->hangcheck.seqno = seqno;
3235 engine->hangcheck.acthd = acthd;
Chris Wilson9107e9d2013-06-10 11:20:20 +01003236 busy_count += busy;
Chris Wilson893eead2010-10-27 14:44:35 +01003237 }
Eric Anholtb9201c12010-01-08 14:25:16 -08003238
Chris Wilson2b284282016-07-04 08:48:32 +01003239 if (hung) {
3240 char msg[80];
Chris Wilsonbafb0fc2016-08-27 08:54:01 +01003241 unsigned int tmp;
Chris Wilson2b284282016-07-04 08:48:32 +01003242 int len;
Mika Kuoppala92cab732013-05-24 17:16:07 +03003243
Chris Wilson2b284282016-07-04 08:48:32 +01003244 /* If some rings hung but others were still busy, only
3245 * blame the hanging rings in the synopsis.
3246 */
3247 if (stuck != hung)
3248 hung &= ~stuck;
3249 len = scnprintf(msg, sizeof(msg),
3250 "%s on ", stuck == hung ? "No progress" : "Hang");
Chris Wilsonbafb0fc2016-08-27 08:54:01 +01003251 for_each_engine_masked(engine, dev_priv, hung, tmp)
Chris Wilson2b284282016-07-04 08:48:32 +01003252 len += scnprintf(msg + len, sizeof(msg) - len,
3253 "%s, ", engine->name);
3254 msg[len-2] = '\0';
3255
3256 return i915_handle_error(dev_priv, hung, msg);
3257 }
Ben Gamarif65d9422009-09-14 17:48:44 -04003258
Chris Wilson05535722016-07-01 17:23:11 +01003259 /* Reset timer in case GPU hangs without another request being added */
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003260 if (busy_count)
Chris Wilsonc0336662016-05-06 15:40:21 +01003261 i915_queue_hangcheck(dev_priv);
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03003262}
3263
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03003264static void ibx_irq_reset(struct drm_device *dev)
Paulo Zanoni91738a92013-06-05 14:21:51 -03003265{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003266 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni91738a92013-06-05 14:21:51 -03003267
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003268 if (HAS_PCH_NOP(dev_priv))
Paulo Zanoni91738a92013-06-05 14:21:51 -03003269 return;
3270
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003271 GEN5_IRQ_RESET(SDE);
Paulo Zanoni105b1222014-04-01 15:37:17 -03003272
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003273 if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
Paulo Zanoni105b1222014-04-01 15:37:17 -03003274 I915_WRITE(SERR_INT, 0xffffffff);
Paulo Zanoni622364b2014-04-01 15:37:22 -03003275}
Paulo Zanoni105b1222014-04-01 15:37:17 -03003276
Paulo Zanoni622364b2014-04-01 15:37:22 -03003277/*
3278 * SDEIER is also touched by the interrupt handler to work around missed PCH
3279 * interrupts. Hence we can't update it after the interrupt handler is enabled -
3280 * instead we unconditionally enable all PCH interrupt sources here, but then
3281 * only unmask them as needed with SDEIMR.
3282 *
3283 * This function needs to be called before interrupts are enabled.
3284 */
3285static void ibx_irq_pre_postinstall(struct drm_device *dev)
3286{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003287 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni622364b2014-04-01 15:37:22 -03003288
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003289 if (HAS_PCH_NOP(dev_priv))
Paulo Zanoni622364b2014-04-01 15:37:22 -03003290 return;
3291
3292 WARN_ON(I915_READ(SDEIER) != 0);
Paulo Zanoni91738a92013-06-05 14:21:51 -03003293 I915_WRITE(SDEIER, 0xffffffff);
3294 POSTING_READ(SDEIER);
3295}
3296
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003297static void gen5_gt_irq_reset(struct drm_device *dev)
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003298{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003299 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003300
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003301 GEN5_IRQ_RESET(GT);
Paulo Zanonia9d356a2014-04-01 15:37:09 -03003302 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003303 GEN5_IRQ_RESET(GEN6_PM);
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003304}
3305
Ville Syrjälä70591a42014-10-30 19:42:58 +02003306static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
3307{
3308 enum pipe pipe;
3309
Ville Syrjälä71b8b412016-04-11 16:56:31 +03003310 if (IS_CHERRYVIEW(dev_priv))
3311 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
3312 else
3313 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
3314
Ville Syrjäläad22d102016-04-12 18:56:14 +03003315 i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0);
Ville Syrjälä70591a42014-10-30 19:42:58 +02003316 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3317
Ville Syrjäläad22d102016-04-12 18:56:14 +03003318 for_each_pipe(dev_priv, pipe) {
3319 I915_WRITE(PIPESTAT(pipe),
3320 PIPE_FIFO_UNDERRUN_STATUS |
3321 PIPESTAT_INT_STATUS_MASK);
3322 dev_priv->pipestat_irq_mask[pipe] = 0;
3323 }
Ville Syrjälä70591a42014-10-30 19:42:58 +02003324
3325 GEN5_IRQ_RESET(VLV_);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003326 dev_priv->irq_mask = ~0;
Ville Syrjälä70591a42014-10-30 19:42:58 +02003327}
3328
Ville Syrjälä8bb61302016-04-12 18:56:44 +03003329static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
3330{
3331 u32 pipestat_mask;
Ville Syrjälä9ab981f2016-04-11 16:56:28 +03003332 u32 enable_mask;
Ville Syrjälä8bb61302016-04-12 18:56:44 +03003333 enum pipe pipe;
3334
Ville Syrjälä8bb61302016-04-12 18:56:44 +03003335 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3336 PIPE_CRC_DONE_INTERRUPT_STATUS;
3337
3338 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3339 for_each_pipe(dev_priv, pipe)
3340 i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
3341
Ville Syrjälä9ab981f2016-04-11 16:56:28 +03003342 enable_mask = I915_DISPLAY_PORT_INTERRUPT |
3343 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3344 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
Ville Syrjälä8bb61302016-04-12 18:56:44 +03003345 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä9ab981f2016-04-11 16:56:28 +03003346 enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
Ville Syrjälä6b7eafc2016-04-11 16:56:29 +03003347
3348 WARN_ON(dev_priv->irq_mask != ~0);
3349
Ville Syrjälä9ab981f2016-04-11 16:56:28 +03003350 dev_priv->irq_mask = ~enable_mask;
Ville Syrjälä8bb61302016-04-12 18:56:44 +03003351
Ville Syrjälä9ab981f2016-04-11 16:56:28 +03003352 GEN5_IRQ_INIT(VLV_, dev_priv->irq_mask, enable_mask);
Ville Syrjälä8bb61302016-04-12 18:56:44 +03003353}
3354
3355/* drm_dma.h hooks
3356*/
3357static void ironlake_irq_reset(struct drm_device *dev)
3358{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003359 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8bb61302016-04-12 18:56:44 +03003360
3361 I915_WRITE(HWSTAM, 0xffffffff);
3362
3363 GEN5_IRQ_RESET(DE);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003364 if (IS_GEN7(dev_priv))
Ville Syrjälä8bb61302016-04-12 18:56:44 +03003365 I915_WRITE(GEN7_ERR_INT, 0xffffffff);
3366
3367 gen5_gt_irq_reset(dev);
3368
3369 ibx_irq_reset(dev);
3370}
3371
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003372static void valleyview_irq_preinstall(struct drm_device *dev)
3373{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003374 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003375
Ville Syrjälä34c7b8a2016-04-13 21:19:48 +03003376 I915_WRITE(VLV_MASTER_IER, 0);
3377 POSTING_READ(VLV_MASTER_IER);
3378
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003379 gen5_gt_irq_reset(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003380
Ville Syrjäläad22d102016-04-12 18:56:14 +03003381 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003382 if (dev_priv->display_irqs_enabled)
3383 vlv_display_irq_reset(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003384 spin_unlock_irq(&dev_priv->irq_lock);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003385}
3386
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003387static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
3388{
3389 GEN8_IRQ_RESET_NDX(GT, 0);
3390 GEN8_IRQ_RESET_NDX(GT, 1);
3391 GEN8_IRQ_RESET_NDX(GT, 2);
3392 GEN8_IRQ_RESET_NDX(GT, 3);
3393}
3394
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003395static void gen8_irq_reset(struct drm_device *dev)
Ben Widawskyabd58f02013-11-02 21:07:09 -07003396{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003397 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003398 int pipe;
3399
Ben Widawskyabd58f02013-11-02 21:07:09 -07003400 I915_WRITE(GEN8_MASTER_IRQ, 0);
3401 POSTING_READ(GEN8_MASTER_IRQ);
3402
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003403 gen8_gt_irq_reset(dev_priv);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003404
Damien Lespiau055e3932014-08-18 13:49:10 +01003405 for_each_pipe(dev_priv, pipe)
Daniel Vetterf458ebb2014-09-30 10:56:39 +02003406 if (intel_display_power_is_enabled(dev_priv,
3407 POWER_DOMAIN_PIPE(pipe)))
Paulo Zanoni813bde42014-07-04 11:50:29 -03003408 GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003409
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003410 GEN5_IRQ_RESET(GEN8_DE_PORT_);
3411 GEN5_IRQ_RESET(GEN8_DE_MISC_);
3412 GEN5_IRQ_RESET(GEN8_PCU_);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003413
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003414 if (HAS_PCH_SPLIT(dev_priv))
Shashank Sharma266ea3d2014-08-22 17:40:42 +05303415 ibx_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003416}
Ben Widawskyabd58f02013-11-02 21:07:09 -07003417
Damien Lespiau4c6c03b2015-03-06 18:50:48 +00003418void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
3419 unsigned int pipe_mask)
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003420{
Paulo Zanoni1180e202014-10-07 18:02:52 -03003421 uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
Ville Syrjälä6831f3e2016-02-19 20:47:31 +02003422 enum pipe pipe;
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003423
Daniel Vetter13321782014-09-15 14:55:29 +02003424 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä6831f3e2016-02-19 20:47:31 +02003425 for_each_pipe_masked(dev_priv, pipe, pipe_mask)
3426 GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3427 dev_priv->de_irq_mask[pipe],
3428 ~dev_priv->de_irq_mask[pipe] | extra_ier);
Daniel Vetter13321782014-09-15 14:55:29 +02003429 spin_unlock_irq(&dev_priv->irq_lock);
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003430}
3431
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02003432void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
3433 unsigned int pipe_mask)
3434{
Ville Syrjälä6831f3e2016-02-19 20:47:31 +02003435 enum pipe pipe;
3436
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02003437 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä6831f3e2016-02-19 20:47:31 +02003438 for_each_pipe_masked(dev_priv, pipe, pipe_mask)
3439 GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02003440 spin_unlock_irq(&dev_priv->irq_lock);
3441
3442 /* make sure we're done processing display irqs */
Chris Wilson91c8a322016-07-05 10:40:23 +01003443 synchronize_irq(dev_priv->drm.irq);
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02003444}
3445
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003446static void cherryview_irq_preinstall(struct drm_device *dev)
3447{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003448 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003449
3450 I915_WRITE(GEN8_MASTER_IRQ, 0);
3451 POSTING_READ(GEN8_MASTER_IRQ);
3452
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003453 gen8_gt_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003454
3455 GEN5_IRQ_RESET(GEN8_PCU_);
3456
Ville Syrjäläad22d102016-04-12 18:56:14 +03003457 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003458 if (dev_priv->display_irqs_enabled)
3459 vlv_display_irq_reset(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003460 spin_unlock_irq(&dev_priv->irq_lock);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003461}
3462
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003463static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv,
Ville Syrjälä87a02102015-08-27 23:55:57 +03003464 const u32 hpd[HPD_NUM_PINS])
3465{
Ville Syrjälä87a02102015-08-27 23:55:57 +03003466 struct intel_encoder *encoder;
3467 u32 enabled_irqs = 0;
3468
Chris Wilson91c8a322016-07-05 10:40:23 +01003469 for_each_intel_encoder(&dev_priv->drm, encoder)
Ville Syrjälä87a02102015-08-27 23:55:57 +03003470 if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED)
3471 enabled_irqs |= hpd[encoder->hpd_pin];
3472
3473 return enabled_irqs;
3474}
3475
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003476static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv)
Keith Packard7fe0b972011-09-19 13:31:02 -07003477{
Ville Syrjälä87a02102015-08-27 23:55:57 +03003478 u32 hotplug_irqs, hotplug, enabled_irqs;
Keith Packard7fe0b972011-09-19 13:31:02 -07003479
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003480 if (HAS_PCH_IBX(dev_priv)) {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003481 hotplug_irqs = SDE_HOTPLUG_MASK;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003482 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ibx);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003483 } else {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003484 hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003485 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_cpt);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003486 }
3487
Daniel Vetterfee884e2013-07-04 23:35:21 +02003488 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003489
3490 /*
3491 * Enable digital hotplug on the PCH, and configure the DP short pulse
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003492 * duration to 2ms (which is the minimum in the Display Port spec).
3493 * The pulse duration bits are reserved on LPT+.
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003494 */
Keith Packard7fe0b972011-09-19 13:31:02 -07003495 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3496 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
3497 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
3498 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
3499 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
Ville Syrjälä0b2eb332015-08-27 23:56:05 +03003500 /*
3501 * When CPU and PCH are on the same package, port A
3502 * HPD must be enabled in both north and south.
3503 */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003504 if (HAS_PCH_LPT_LP(dev_priv))
Ville Syrjälä0b2eb332015-08-27 23:56:05 +03003505 hotplug |= PORTA_HOTPLUG_ENABLE;
Keith Packard7fe0b972011-09-19 13:31:02 -07003506 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003507}
Xiong Zhang26951ca2015-08-17 15:55:50 +08003508
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003509static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv)
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003510{
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003511 u32 hotplug_irqs, hotplug, enabled_irqs;
3512
3513 hotplug_irqs = SDE_HOTPLUG_MASK_SPT;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003514 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_spt);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003515
3516 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
3517
3518 /* Enable digital hotplug on the PCH */
3519 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3520 hotplug |= PORTD_HOTPLUG_ENABLE | PORTC_HOTPLUG_ENABLE |
Ville Syrjälä74c0b392015-08-27 23:56:07 +03003521 PORTB_HOTPLUG_ENABLE | PORTA_HOTPLUG_ENABLE;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003522 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3523
3524 hotplug = I915_READ(PCH_PORT_HOTPLUG2);
3525 hotplug |= PORTE_HOTPLUG_ENABLE;
3526 I915_WRITE(PCH_PORT_HOTPLUG2, hotplug);
Keith Packard7fe0b972011-09-19 13:31:02 -07003527}
3528
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003529static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv)
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003530{
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003531 u32 hotplug_irqs, hotplug, enabled_irqs;
3532
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003533 if (INTEL_GEN(dev_priv) >= 8) {
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003534 hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003535 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bdw);
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003536
3537 bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003538 } else if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003539 hotplug_irqs = DE_DP_A_HOTPLUG_IVB;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003540 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ivb);
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003541
3542 ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003543 } else {
3544 hotplug_irqs = DE_DP_A_HOTPLUG;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003545 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ilk);
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003546
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003547 ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
3548 }
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003549
3550 /*
3551 * Enable digital hotplug on the CPU, and configure the DP short pulse
3552 * duration to 2ms (which is the minimum in the Display Port spec)
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003553 * The pulse duration bits are reserved on HSW+.
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003554 */
3555 hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
3556 hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK;
3557 hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE | DIGITAL_PORTA_PULSE_DURATION_2ms;
3558 I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug);
3559
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003560 ibx_hpd_irq_setup(dev_priv);
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003561}
3562
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003563static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv)
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003564{
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003565 u32 hotplug_irqs, hotplug, enabled_irqs;
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003566
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003567 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bxt);
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003568 hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK;
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003569
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003570 bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003571
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003572 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3573 hotplug |= PORTC_HOTPLUG_ENABLE | PORTB_HOTPLUG_ENABLE |
3574 PORTA_HOTPLUG_ENABLE;
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05303575
3576 DRM_DEBUG_KMS("Invert bit setting: hp_ctl:%x hp_port:%x\n",
3577 hotplug, enabled_irqs);
3578 hotplug &= ~BXT_DDI_HPD_INVERT_MASK;
3579
3580 /*
3581 * For BXT invert bit has to be set based on AOB design
3582 * for HPD detection logic, update it based on VBT fields.
3583 */
3584
3585 if ((enabled_irqs & BXT_DE_PORT_HP_DDIA) &&
3586 intel_bios_is_port_hpd_inverted(dev_priv, PORT_A))
3587 hotplug |= BXT_DDIA_HPD_INVERT;
3588 if ((enabled_irqs & BXT_DE_PORT_HP_DDIB) &&
3589 intel_bios_is_port_hpd_inverted(dev_priv, PORT_B))
3590 hotplug |= BXT_DDIB_HPD_INVERT;
3591 if ((enabled_irqs & BXT_DE_PORT_HP_DDIC) &&
3592 intel_bios_is_port_hpd_inverted(dev_priv, PORT_C))
3593 hotplug |= BXT_DDIC_HPD_INVERT;
3594
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003595 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003596}
3597
Paulo Zanonid46da432013-02-08 17:35:15 -02003598static void ibx_irq_postinstall(struct drm_device *dev)
3599{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003600 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003601 u32 mask;
Paulo Zanonid46da432013-02-08 17:35:15 -02003602
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003603 if (HAS_PCH_NOP(dev_priv))
Daniel Vetter692a04c2013-05-29 21:43:05 +02003604 return;
3605
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003606 if (HAS_PCH_IBX(dev_priv))
Daniel Vetter5c673b62014-03-07 20:34:46 +01003607 mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
Paulo Zanoni105b1222014-04-01 15:37:17 -03003608 else
Daniel Vetter5c673b62014-03-07 20:34:46 +01003609 mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
Paulo Zanoni86642812013-04-12 17:57:57 -03003610
Ville Syrjäläb51a2842015-09-18 20:03:41 +03003611 gen5_assert_iir_is_zero(dev_priv, SDEIIR);
Paulo Zanonid46da432013-02-08 17:35:15 -02003612 I915_WRITE(SDEIMR, ~mask);
Paulo Zanonid46da432013-02-08 17:35:15 -02003613}
3614
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003615static void gen5_gt_irq_postinstall(struct drm_device *dev)
3616{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003617 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003618 u32 pm_irqs, gt_irqs;
3619
3620 pm_irqs = gt_irqs = 0;
3621
3622 dev_priv->gt_irq_mask = ~0;
Tvrtko Ursulin3c9192b2016-10-13 11:03:05 +01003623 if (HAS_L3_DPF(dev_priv)) {
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003624 /* L3 parity interrupt is always unmasked. */
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01003625 dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev_priv);
3626 gt_irqs |= GT_PARITY_ERROR(dev_priv);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003627 }
3628
3629 gt_irqs |= GT_RENDER_USER_INTERRUPT;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003630 if (IS_GEN5(dev_priv)) {
Chris Wilsonf8973c22016-07-01 17:23:21 +01003631 gt_irqs |= ILK_BSD_USER_INTERRUPT;
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003632 } else {
3633 gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
3634 }
3635
Paulo Zanoni35079892014-04-01 15:37:15 -03003636 GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003637
3638 if (INTEL_INFO(dev)->gen >= 6) {
Imre Deak78e68d32014-12-15 18:59:27 +02003639 /*
3640 * RPS interrupts will get enabled/disabled on demand when RPS
3641 * itself is enabled/disabled.
3642 */
Akash Goelf4e9af42016-10-12 21:54:30 +05303643 if (HAS_VEBOX(dev_priv)) {
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003644 pm_irqs |= PM_VEBOX_USER_INTERRUPT;
Akash Goelf4e9af42016-10-12 21:54:30 +05303645 dev_priv->pm_ier |= PM_VEBOX_USER_INTERRUPT;
3646 }
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003647
Akash Goelf4e9af42016-10-12 21:54:30 +05303648 dev_priv->pm_imr = 0xffffffff;
3649 GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_imr, pm_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003650 }
3651}
3652
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003653static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003654{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003655 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003656 u32 display_mask, extra_mask;
3657
3658 if (INTEL_INFO(dev)->gen >= 7) {
3659 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
3660 DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
3661 DE_PLANEB_FLIP_DONE_IVB |
Daniel Vetter5c673b62014-03-07 20:34:46 +01003662 DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003663 extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003664 DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB |
3665 DE_DP_A_HOTPLUG_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003666 } else {
3667 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3668 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003669 DE_AUX_CHANNEL_A |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003670 DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
3671 DE_POISON);
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003672 extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
3673 DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
3674 DE_DP_A_HOTPLUG);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003675 }
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003676
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003677 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003678
Paulo Zanoni0c841212014-04-01 15:37:27 -03003679 I915_WRITE(HWSTAM, 0xeffe);
3680
Paulo Zanoni622364b2014-04-01 15:37:22 -03003681 ibx_irq_pre_postinstall(dev);
3682
Paulo Zanoni35079892014-04-01 15:37:15 -03003683 GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003684
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003685 gen5_gt_irq_postinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003686
Paulo Zanonid46da432013-02-08 17:35:15 -02003687 ibx_irq_postinstall(dev);
Keith Packard7fe0b972011-09-19 13:31:02 -07003688
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01003689 if (IS_IRONLAKE_M(dev_priv)) {
Daniel Vetter6005ce42013-06-27 13:44:59 +02003690 /* Enable PCU event interrupts
3691 *
3692 * spinlocking not required here for correctness since interrupt
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003693 * setup is guaranteed to run in single-threaded context. But we
3694 * need it to make the assert_spin_locked happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003695 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02003696 ilk_enable_display_irq(dev_priv, DE_PCU_EVENT);
Daniel Vetterd6207432014-09-15 14:55:27 +02003697 spin_unlock_irq(&dev_priv->irq_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003698 }
3699
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003700 return 0;
3701}
3702
Imre Deakf8b79e52014-03-04 19:23:07 +02003703void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3704{
3705 assert_spin_locked(&dev_priv->irq_lock);
3706
3707 if (dev_priv->display_irqs_enabled)
3708 return;
3709
3710 dev_priv->display_irqs_enabled = true;
3711
Ville Syrjäläd6c69802016-04-11 16:56:27 +03003712 if (intel_irqs_enabled(dev_priv)) {
3713 vlv_display_irq_reset(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003714 vlv_display_irq_postinstall(dev_priv);
Ville Syrjäläd6c69802016-04-11 16:56:27 +03003715 }
Imre Deakf8b79e52014-03-04 19:23:07 +02003716}
3717
3718void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3719{
3720 assert_spin_locked(&dev_priv->irq_lock);
3721
3722 if (!dev_priv->display_irqs_enabled)
3723 return;
3724
3725 dev_priv->display_irqs_enabled = false;
3726
Imre Deak950eaba2014-09-08 15:21:09 +03003727 if (intel_irqs_enabled(dev_priv))
Ville Syrjäläad22d102016-04-12 18:56:14 +03003728 vlv_display_irq_reset(dev_priv);
Imre Deakf8b79e52014-03-04 19:23:07 +02003729}
3730
Ville Syrjälä0e6c9a92014-10-30 19:43:00 +02003731
3732static int valleyview_irq_postinstall(struct drm_device *dev)
3733{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003734 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä0e6c9a92014-10-30 19:43:00 +02003735
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003736 gen5_gt_irq_postinstall(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003737
Ville Syrjäläad22d102016-04-12 18:56:14 +03003738 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003739 if (dev_priv->display_irqs_enabled)
3740 vlv_display_irq_postinstall(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003741 spin_unlock_irq(&dev_priv->irq_lock);
3742
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003743 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
Ville Syrjälä34c7b8a2016-04-13 21:19:48 +03003744 POSTING_READ(VLV_MASTER_IER);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003745
3746 return 0;
3747}
3748
Ben Widawskyabd58f02013-11-02 21:07:09 -07003749static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3750{
Ben Widawskyabd58f02013-11-02 21:07:09 -07003751 /* These are interrupts we'll toggle with the ring mask register */
3752 uint32_t gt_interrupts[] = {
3753 GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003754 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003755 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
3756 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
Ben Widawskyabd58f02013-11-02 21:07:09 -07003757 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003758 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3759 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
3760 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
Ben Widawskyabd58f02013-11-02 21:07:09 -07003761 0,
Oscar Mateo73d477f2014-07-24 17:04:31 +01003762 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
3763 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
Ben Widawskyabd58f02013-11-02 21:07:09 -07003764 };
3765
Tvrtko Ursulin98735732016-04-19 16:46:08 +01003766 if (HAS_L3_DPF(dev_priv))
3767 gt_interrupts[0] |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
3768
Akash Goelf4e9af42016-10-12 21:54:30 +05303769 dev_priv->pm_ier = 0x0;
3770 dev_priv->pm_imr = ~dev_priv->pm_ier;
Deepak S9a2d2d82014-08-22 08:32:40 +05303771 GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
3772 GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
Imre Deak78e68d32014-12-15 18:59:27 +02003773 /*
3774 * RPS interrupts will get enabled/disabled on demand when RPS itself
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05303775 * is enabled/disabled. Same wil be the case for GuC interrupts.
Imre Deak78e68d32014-12-15 18:59:27 +02003776 */
Akash Goelf4e9af42016-10-12 21:54:30 +05303777 GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_imr, dev_priv->pm_ier);
Deepak S9a2d2d82014-08-22 08:32:40 +05303778 GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003779}
3780
3781static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3782{
Damien Lespiau770de832014-03-20 20:45:01 +00003783 uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
3784 uint32_t de_pipe_enables;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003785 u32 de_port_masked = GEN8_AUX_CHANNEL_A;
3786 u32 de_port_enables;
Ville Syrjälä11825b02016-05-19 12:14:43 +03003787 u32 de_misc_masked = GEN8_DE_MISC_GSE;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003788 enum pipe pipe;
Damien Lespiau770de832014-03-20 20:45:01 +00003789
Rodrigo Vivib4834a52015-09-02 15:19:24 -07003790 if (INTEL_INFO(dev_priv)->gen >= 9) {
Damien Lespiau770de832014-03-20 20:45:01 +00003791 de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE |
3792 GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003793 de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
3794 GEN9_AUX_CHANNEL_D;
Shashank Sharma9e637432014-08-22 17:40:43 +05303795 if (IS_BROXTON(dev_priv))
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003796 de_port_masked |= BXT_DE_PORT_GMBUS;
3797 } else {
Damien Lespiau770de832014-03-20 20:45:01 +00003798 de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE |
3799 GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003800 }
Damien Lespiau770de832014-03-20 20:45:01 +00003801
3802 de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3803 GEN8_PIPE_FIFO_UNDERRUN;
3804
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003805 de_port_enables = de_port_masked;
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003806 if (IS_BROXTON(dev_priv))
3807 de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK;
3808 else if (IS_BROADWELL(dev_priv))
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003809 de_port_enables |= GEN8_PORT_DP_A_HOTPLUG;
3810
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01003811 dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
3812 dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
3813 dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003814
Damien Lespiau055e3932014-08-18 13:49:10 +01003815 for_each_pipe(dev_priv, pipe)
Daniel Vetterf458ebb2014-09-30 10:56:39 +02003816 if (intel_display_power_is_enabled(dev_priv,
Paulo Zanoni813bde42014-07-04 11:50:29 -03003817 POWER_DOMAIN_PIPE(pipe)))
3818 GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3819 dev_priv->de_irq_mask[pipe],
3820 de_pipe_enables);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003821
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003822 GEN5_IRQ_INIT(GEN8_DE_PORT_, ~de_port_masked, de_port_enables);
Ville Syrjälä11825b02016-05-19 12:14:43 +03003823 GEN5_IRQ_INIT(GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003824}
3825
3826static int gen8_irq_postinstall(struct drm_device *dev)
3827{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003828 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003829
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003830 if (HAS_PCH_SPLIT(dev_priv))
Shashank Sharma266ea3d2014-08-22 17:40:42 +05303831 ibx_irq_pre_postinstall(dev);
Paulo Zanoni622364b2014-04-01 15:37:22 -03003832
Ben Widawskyabd58f02013-11-02 21:07:09 -07003833 gen8_gt_irq_postinstall(dev_priv);
3834 gen8_de_irq_postinstall(dev_priv);
3835
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003836 if (HAS_PCH_SPLIT(dev_priv))
Shashank Sharma266ea3d2014-08-22 17:40:42 +05303837 ibx_irq_postinstall(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003838
Ville Syrjäläe5328c42016-04-13 21:19:47 +03003839 I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003840 POSTING_READ(GEN8_MASTER_IRQ);
3841
3842 return 0;
3843}
3844
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003845static int cherryview_irq_postinstall(struct drm_device *dev)
3846{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003847 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003848
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003849 gen8_gt_irq_postinstall(dev_priv);
3850
Ville Syrjäläad22d102016-04-12 18:56:14 +03003851 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003852 if (dev_priv->display_irqs_enabled)
3853 vlv_display_irq_postinstall(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003854 spin_unlock_irq(&dev_priv->irq_lock);
3855
Ville Syrjäläe5328c42016-04-13 21:19:47 +03003856 I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003857 POSTING_READ(GEN8_MASTER_IRQ);
3858
3859 return 0;
3860}
3861
Ben Widawskyabd58f02013-11-02 21:07:09 -07003862static void gen8_irq_uninstall(struct drm_device *dev)
3863{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003864 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003865
3866 if (!dev_priv)
3867 return;
3868
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003869 gen8_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003870}
3871
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003872static void valleyview_irq_uninstall(struct drm_device *dev)
3873{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003874 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003875
3876 if (!dev_priv)
3877 return;
3878
Imre Deak843d0e72014-04-14 20:24:23 +03003879 I915_WRITE(VLV_MASTER_IER, 0);
Ville Syrjälä34c7b8a2016-04-13 21:19:48 +03003880 POSTING_READ(VLV_MASTER_IER);
Imre Deak843d0e72014-04-14 20:24:23 +03003881
Ville Syrjälä893fce82014-10-30 19:42:56 +02003882 gen5_gt_irq_reset(dev);
3883
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003884 I915_WRITE(HWSTAM, 0xffffffff);
Imre Deakf8b79e52014-03-04 19:23:07 +02003885
Ville Syrjäläad22d102016-04-12 18:56:14 +03003886 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003887 if (dev_priv->display_irqs_enabled)
3888 vlv_display_irq_reset(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003889 spin_unlock_irq(&dev_priv->irq_lock);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003890}
3891
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003892static void cherryview_irq_uninstall(struct drm_device *dev)
3893{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003894 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003895
3896 if (!dev_priv)
3897 return;
3898
3899 I915_WRITE(GEN8_MASTER_IRQ, 0);
3900 POSTING_READ(GEN8_MASTER_IRQ);
3901
Ville Syrjäläa2c30fb2014-10-30 19:42:52 +02003902 gen8_gt_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003903
Ville Syrjäläa2c30fb2014-10-30 19:42:52 +02003904 GEN5_IRQ_RESET(GEN8_PCU_);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003905
Ville Syrjäläad22d102016-04-12 18:56:14 +03003906 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003907 if (dev_priv->display_irqs_enabled)
3908 vlv_display_irq_reset(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003909 spin_unlock_irq(&dev_priv->irq_lock);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003910}
3911
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003912static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003913{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003914 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes46979952011-04-07 13:53:55 -07003915
3916 if (!dev_priv)
3917 return;
3918
Paulo Zanonibe30b292014-04-01 15:37:25 -03003919 ironlake_irq_reset(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003920}
3921
Chris Wilsonc2798b12012-04-22 21:13:57 +01003922static void i8xx_irq_preinstall(struct drm_device * dev)
3923{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003924 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003925 int pipe;
3926
Damien Lespiau055e3932014-08-18 13:49:10 +01003927 for_each_pipe(dev_priv, pipe)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003928 I915_WRITE(PIPESTAT(pipe), 0);
3929 I915_WRITE16(IMR, 0xffff);
3930 I915_WRITE16(IER, 0x0);
3931 POSTING_READ16(IER);
3932}
3933
3934static int i8xx_irq_postinstall(struct drm_device *dev)
3935{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003936 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003937
Chris Wilsonc2798b12012-04-22 21:13:57 +01003938 I915_WRITE16(EMR,
3939 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3940
3941 /* Unmask the interrupts that we always want on. */
3942 dev_priv->irq_mask =
3943 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3944 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3945 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
Daniel Vetter37ef01a2015-04-01 13:43:46 +02003946 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003947 I915_WRITE16(IMR, dev_priv->irq_mask);
3948
3949 I915_WRITE16(IER,
3950 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3951 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Chris Wilsonc2798b12012-04-22 21:13:57 +01003952 I915_USER_INTERRUPT);
3953 POSTING_READ16(IER);
3954
Daniel Vetter379ef822013-10-16 22:55:56 +02003955 /* Interrupt setup is already guaranteed to be single-threaded, this is
3956 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003957 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02003958 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3959 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02003960 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter379ef822013-10-16 22:55:56 +02003961
Chris Wilsonc2798b12012-04-22 21:13:57 +01003962 return 0;
3963}
3964
Daniel Vetter5a21b662016-05-24 17:13:53 +02003965/*
3966 * Returns true when a page flip has completed.
3967 */
3968static bool i8xx_handle_vblank(struct drm_i915_private *dev_priv,
3969 int plane, int pipe, u32 iir)
3970{
3971 u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
3972
3973 if (!intel_pipe_handle_vblank(dev_priv, pipe))
3974 return false;
3975
3976 if ((iir & flip_pending) == 0)
3977 goto check_page_flip;
3978
3979 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3980 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3981 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3982 * the flip is completed (no longer pending). Since this doesn't raise
3983 * an interrupt per se, we watch for the change at vblank.
3984 */
3985 if (I915_READ16(ISR) & flip_pending)
3986 goto check_page_flip;
3987
3988 intel_finish_page_flip_cs(dev_priv, pipe);
3989 return true;
3990
3991check_page_flip:
3992 intel_check_page_flip(dev_priv, pipe);
3993 return false;
3994}
3995
Daniel Vetterff1f5252012-10-02 15:10:55 +02003996static irqreturn_t i8xx_irq_handler(int irq, void *arg)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003997{
Daniel Vetter45a83f82014-05-12 19:17:55 +02003998 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003999 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01004000 u16 iir, new_iir;
4001 u32 pipe_stats[2];
Chris Wilsonc2798b12012-04-22 21:13:57 +01004002 int pipe;
4003 u16 flip_mask =
4004 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4005 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Imre Deak1f814da2015-12-16 02:52:19 +02004006 irqreturn_t ret;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004007
Imre Deak2dd2a882015-02-24 11:14:30 +02004008 if (!intel_irqs_enabled(dev_priv))
4009 return IRQ_NONE;
4010
Imre Deak1f814da2015-12-16 02:52:19 +02004011 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
4012 disable_rpm_wakeref_asserts(dev_priv);
4013
4014 ret = IRQ_NONE;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004015 iir = I915_READ16(IIR);
4016 if (iir == 0)
Imre Deak1f814da2015-12-16 02:52:19 +02004017 goto out;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004018
4019 while (iir & ~flip_mask) {
4020 /* Can't rely on pipestat interrupt bit in iir as it might
4021 * have been cleared after the pipestat interrupt was received.
4022 * It doesn't set the bit in iir again, but it still produces
4023 * interrupts (for non-MSI).
4024 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02004025 spin_lock(&dev_priv->irq_lock);
Chris Wilsonc2798b12012-04-22 21:13:57 +01004026 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01004027 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsonc2798b12012-04-22 21:13:57 +01004028
Damien Lespiau055e3932014-08-18 13:49:10 +01004029 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004030 i915_reg_t reg = PIPESTAT(pipe);
Chris Wilsonc2798b12012-04-22 21:13:57 +01004031 pipe_stats[pipe] = I915_READ(reg);
4032
4033 /*
4034 * Clear the PIPE*STAT regs before the IIR
4035 */
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004036 if (pipe_stats[pipe] & 0x8000ffff)
Chris Wilsonc2798b12012-04-22 21:13:57 +01004037 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01004038 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02004039 spin_unlock(&dev_priv->irq_lock);
Chris Wilsonc2798b12012-04-22 21:13:57 +01004040
4041 I915_WRITE16(IIR, iir & ~flip_mask);
4042 new_iir = I915_READ16(IIR); /* Flush posted writes */
4043
Chris Wilsonc2798b12012-04-22 21:13:57 +01004044 if (iir & I915_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05304045 notify_ring(dev_priv->engine[RCS]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01004046
Damien Lespiau055e3932014-08-18 13:49:10 +01004047 for_each_pipe(dev_priv, pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02004048 int plane = pipe;
4049 if (HAS_FBC(dev_priv))
4050 plane = !plane;
4051
4052 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
4053 i8xx_handle_vblank(dev_priv, plane, pipe, iir))
4054 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsonc2798b12012-04-22 21:13:57 +01004055
Daniel Vetter4356d582013-10-16 22:55:55 +02004056 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004057 i9xx_pipe_crc_irq_handler(dev_priv, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004058
Daniel Vetter1f7247c2014-09-30 10:56:48 +02004059 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
4060 intel_cpu_fifo_underrun_irq_handler(dev_priv,
4061 pipe);
Daniel Vetter4356d582013-10-16 22:55:55 +02004062 }
Chris Wilsonc2798b12012-04-22 21:13:57 +01004063
4064 iir = new_iir;
4065 }
Imre Deak1f814da2015-12-16 02:52:19 +02004066 ret = IRQ_HANDLED;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004067
Imre Deak1f814da2015-12-16 02:52:19 +02004068out:
4069 enable_rpm_wakeref_asserts(dev_priv);
4070
4071 return ret;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004072}
4073
4074static void i8xx_irq_uninstall(struct drm_device * dev)
4075{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004076 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01004077 int pipe;
4078
Damien Lespiau055e3932014-08-18 13:49:10 +01004079 for_each_pipe(dev_priv, pipe) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01004080 /* Clear enable bits; then clear status bits */
4081 I915_WRITE(PIPESTAT(pipe), 0);
4082 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
4083 }
4084 I915_WRITE16(IMR, 0xffff);
4085 I915_WRITE16(IER, 0x0);
4086 I915_WRITE16(IIR, I915_READ16(IIR));
4087}
4088
Chris Wilsona266c7d2012-04-24 22:59:44 +01004089static void i915_irq_preinstall(struct drm_device * dev)
4090{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004091 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004092 int pipe;
4093
Chris Wilsona266c7d2012-04-24 22:59:44 +01004094 if (I915_HAS_HOTPLUG(dev)) {
Egbert Eich0706f172015-09-23 16:15:27 +02004095 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004096 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4097 }
4098
Chris Wilson00d98eb2012-04-24 22:59:48 +01004099 I915_WRITE16(HWSTAM, 0xeffe);
Damien Lespiau055e3932014-08-18 13:49:10 +01004100 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004101 I915_WRITE(PIPESTAT(pipe), 0);
4102 I915_WRITE(IMR, 0xffffffff);
4103 I915_WRITE(IER, 0x0);
4104 POSTING_READ(IER);
4105}
4106
4107static int i915_irq_postinstall(struct drm_device *dev)
4108{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004109 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson38bde182012-04-24 22:59:50 +01004110 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004111
Chris Wilson38bde182012-04-24 22:59:50 +01004112 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
4113
4114 /* Unmask the interrupts that we always want on. */
4115 dev_priv->irq_mask =
4116 ~(I915_ASLE_INTERRUPT |
4117 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4118 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4119 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
Daniel Vetter37ef01a2015-04-01 13:43:46 +02004120 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilson38bde182012-04-24 22:59:50 +01004121
4122 enable_mask =
4123 I915_ASLE_INTERRUPT |
4124 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4125 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Chris Wilson38bde182012-04-24 22:59:50 +01004126 I915_USER_INTERRUPT;
4127
Chris Wilsona266c7d2012-04-24 22:59:44 +01004128 if (I915_HAS_HOTPLUG(dev)) {
Egbert Eich0706f172015-09-23 16:15:27 +02004129 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004130 POSTING_READ(PORT_HOTPLUG_EN);
4131
Chris Wilsona266c7d2012-04-24 22:59:44 +01004132 /* Enable in IER... */
4133 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
4134 /* and unmask in IMR */
4135 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
4136 }
4137
Chris Wilsona266c7d2012-04-24 22:59:44 +01004138 I915_WRITE(IMR, dev_priv->irq_mask);
4139 I915_WRITE(IER, enable_mask);
4140 POSTING_READ(IER);
4141
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004142 i915_enable_asle_pipestat(dev_priv);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004143
Daniel Vetter379ef822013-10-16 22:55:56 +02004144 /* Interrupt setup is already guaranteed to be single-threaded, this is
4145 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02004146 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02004147 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4148 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02004149 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter379ef822013-10-16 22:55:56 +02004150
Daniel Vetter20afbda2012-12-11 14:05:07 +01004151 return 0;
4152}
4153
Daniel Vetter5a21b662016-05-24 17:13:53 +02004154/*
4155 * Returns true when a page flip has completed.
4156 */
4157static bool i915_handle_vblank(struct drm_i915_private *dev_priv,
4158 int plane, int pipe, u32 iir)
4159{
4160 u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
4161
4162 if (!intel_pipe_handle_vblank(dev_priv, pipe))
4163 return false;
4164
4165 if ((iir & flip_pending) == 0)
4166 goto check_page_flip;
4167
4168 /* We detect FlipDone by looking for the change in PendingFlip from '1'
4169 * to '0' on the following vblank, i.e. IIR has the Pendingflip
4170 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
4171 * the flip is completed (no longer pending). Since this doesn't raise
4172 * an interrupt per se, we watch for the change at vblank.
4173 */
4174 if (I915_READ(ISR) & flip_pending)
4175 goto check_page_flip;
4176
4177 intel_finish_page_flip_cs(dev_priv, pipe);
4178 return true;
4179
4180check_page_flip:
4181 intel_check_page_flip(dev_priv, pipe);
4182 return false;
4183}
4184
Daniel Vetterff1f5252012-10-02 15:10:55 +02004185static irqreturn_t i915_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004186{
Daniel Vetter45a83f82014-05-12 19:17:55 +02004187 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004188 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson8291ee92012-04-24 22:59:47 +01004189 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
Chris Wilson38bde182012-04-24 22:59:50 +01004190 u32 flip_mask =
4191 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4192 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilson38bde182012-04-24 22:59:50 +01004193 int pipe, ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004194
Imre Deak2dd2a882015-02-24 11:14:30 +02004195 if (!intel_irqs_enabled(dev_priv))
4196 return IRQ_NONE;
4197
Imre Deak1f814da2015-12-16 02:52:19 +02004198 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
4199 disable_rpm_wakeref_asserts(dev_priv);
4200
Chris Wilsona266c7d2012-04-24 22:59:44 +01004201 iir = I915_READ(IIR);
Chris Wilson38bde182012-04-24 22:59:50 +01004202 do {
4203 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson8291ee92012-04-24 22:59:47 +01004204 bool blc_event = false;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004205
4206 /* Can't rely on pipestat interrupt bit in iir as it might
4207 * have been cleared after the pipestat interrupt was received.
4208 * It doesn't set the bit in iir again, but it still produces
4209 * interrupts (for non-MSI).
4210 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02004211 spin_lock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004212 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01004213 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004214
Damien Lespiau055e3932014-08-18 13:49:10 +01004215 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004216 i915_reg_t reg = PIPESTAT(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004217 pipe_stats[pipe] = I915_READ(reg);
4218
Chris Wilson38bde182012-04-24 22:59:50 +01004219 /* Clear the PIPE*STAT regs before the IIR */
Chris Wilsona266c7d2012-04-24 22:59:44 +01004220 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004221 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilson38bde182012-04-24 22:59:50 +01004222 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004223 }
4224 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02004225 spin_unlock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004226
4227 if (!irq_received)
4228 break;
4229
Chris Wilsona266c7d2012-04-24 22:59:44 +01004230 /* Consume port. Then clear IIR or we'll miss events */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004231 if (I915_HAS_HOTPLUG(dev_priv) &&
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03004232 iir & I915_DISPLAY_PORT_INTERRUPT) {
4233 u32 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
4234 if (hotplug_status)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004235 i9xx_hpd_irq_handler(dev_priv, hotplug_status);
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03004236 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004237
Chris Wilson38bde182012-04-24 22:59:50 +01004238 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004239 new_iir = I915_READ(IIR); /* Flush posted writes */
4240
Chris Wilsona266c7d2012-04-24 22:59:44 +01004241 if (iir & I915_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05304242 notify_ring(dev_priv->engine[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004243
Damien Lespiau055e3932014-08-18 13:49:10 +01004244 for_each_pipe(dev_priv, pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02004245 int plane = pipe;
4246 if (HAS_FBC(dev_priv))
4247 plane = !plane;
4248
4249 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
4250 i915_handle_vblank(dev_priv, plane, pipe, iir))
4251 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004252
4253 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4254 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02004255
4256 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004257 i9xx_pipe_crc_irq_handler(dev_priv, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004258
Daniel Vetter1f7247c2014-09-30 10:56:48 +02004259 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
4260 intel_cpu_fifo_underrun_irq_handler(dev_priv,
4261 pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004262 }
4263
Chris Wilsona266c7d2012-04-24 22:59:44 +01004264 if (blc_event || (iir & I915_ASLE_INTERRUPT))
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004265 intel_opregion_asle_intr(dev_priv);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004266
4267 /* With MSI, interrupts are only generated when iir
4268 * transitions from zero to nonzero. If another bit got
4269 * set while we were handling the existing iir bits, then
4270 * we would never get another interrupt.
4271 *
4272 * This is fine on non-MSI as well, as if we hit this path
4273 * we avoid exiting the interrupt handler only to generate
4274 * another one.
4275 *
4276 * Note that for MSI this could cause a stray interrupt report
4277 * if an interrupt landed in the time between writing IIR and
4278 * the posting read. This should be rare enough to never
4279 * trigger the 99% of 100,000 interrupts test for disabling
4280 * stray interrupts.
4281 */
Chris Wilson38bde182012-04-24 22:59:50 +01004282 ret = IRQ_HANDLED;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004283 iir = new_iir;
Chris Wilson38bde182012-04-24 22:59:50 +01004284 } while (iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004285
Imre Deak1f814da2015-12-16 02:52:19 +02004286 enable_rpm_wakeref_asserts(dev_priv);
4287
Chris Wilsona266c7d2012-04-24 22:59:44 +01004288 return ret;
4289}
4290
4291static void i915_irq_uninstall(struct drm_device * dev)
4292{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004293 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004294 int pipe;
4295
Chris Wilsona266c7d2012-04-24 22:59:44 +01004296 if (I915_HAS_HOTPLUG(dev)) {
Egbert Eich0706f172015-09-23 16:15:27 +02004297 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004298 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4299 }
4300
Chris Wilson00d98eb2012-04-24 22:59:48 +01004301 I915_WRITE16(HWSTAM, 0xffff);
Damien Lespiau055e3932014-08-18 13:49:10 +01004302 for_each_pipe(dev_priv, pipe) {
Chris Wilson55b39752012-04-24 22:59:49 +01004303 /* Clear enable bits; then clear status bits */
Chris Wilsona266c7d2012-04-24 22:59:44 +01004304 I915_WRITE(PIPESTAT(pipe), 0);
Chris Wilson55b39752012-04-24 22:59:49 +01004305 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
4306 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004307 I915_WRITE(IMR, 0xffffffff);
4308 I915_WRITE(IER, 0x0);
4309
Chris Wilsona266c7d2012-04-24 22:59:44 +01004310 I915_WRITE(IIR, I915_READ(IIR));
4311}
4312
4313static void i965_irq_preinstall(struct drm_device * dev)
4314{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004315 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004316 int pipe;
4317
Egbert Eich0706f172015-09-23 16:15:27 +02004318 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsonadca4732012-05-11 18:01:31 +01004319 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004320
4321 I915_WRITE(HWSTAM, 0xeffe);
Damien Lespiau055e3932014-08-18 13:49:10 +01004322 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004323 I915_WRITE(PIPESTAT(pipe), 0);
4324 I915_WRITE(IMR, 0xffffffff);
4325 I915_WRITE(IER, 0x0);
4326 POSTING_READ(IER);
4327}
4328
4329static int i965_irq_postinstall(struct drm_device *dev)
4330{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004331 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004332 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004333 u32 error_mask;
4334
Chris Wilsona266c7d2012-04-24 22:59:44 +01004335 /* Unmask the interrupts that we always want on. */
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004336 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
Chris Wilsonadca4732012-05-11 18:01:31 +01004337 I915_DISPLAY_PORT_INTERRUPT |
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004338 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4339 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4340 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4341 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
4342 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
4343
4344 enable_mask = ~dev_priv->irq_mask;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004345 enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4346 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004347 enable_mask |= I915_USER_INTERRUPT;
4348
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004349 if (IS_G4X(dev_priv))
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004350 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004351
Daniel Vetterb79480b2013-06-27 17:52:10 +02004352 /* Interrupt setup is already guaranteed to be single-threaded, this is
4353 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02004354 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02004355 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
4356 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4357 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02004358 spin_unlock_irq(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004359
Chris Wilsona266c7d2012-04-24 22:59:44 +01004360 /*
4361 * Enable some error detection, note the instruction error mask
4362 * bit is reserved, so we leave it masked.
4363 */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004364 if (IS_G4X(dev_priv)) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004365 error_mask = ~(GM45_ERROR_PAGE_TABLE |
4366 GM45_ERROR_MEM_PRIV |
4367 GM45_ERROR_CP_PRIV |
4368 I915_ERROR_MEMORY_REFRESH);
4369 } else {
4370 error_mask = ~(I915_ERROR_PAGE_TABLE |
4371 I915_ERROR_MEMORY_REFRESH);
4372 }
4373 I915_WRITE(EMR, error_mask);
4374
4375 I915_WRITE(IMR, dev_priv->irq_mask);
4376 I915_WRITE(IER, enable_mask);
4377 POSTING_READ(IER);
4378
Egbert Eich0706f172015-09-23 16:15:27 +02004379 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004380 POSTING_READ(PORT_HOTPLUG_EN);
4381
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004382 i915_enable_asle_pipestat(dev_priv);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004383
4384 return 0;
4385}
4386
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004387static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv)
Daniel Vetter20afbda2012-12-11 14:05:07 +01004388{
Daniel Vetter20afbda2012-12-11 14:05:07 +01004389 u32 hotplug_en;
4390
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004391 assert_spin_locked(&dev_priv->irq_lock);
4392
Ville Syrjälä778eb332015-01-09 14:21:13 +02004393 /* Note HDMI and DP share hotplug bits */
4394 /* enable bits are the same for all generations */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004395 hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915);
Ville Syrjälä778eb332015-01-09 14:21:13 +02004396 /* Programming the CRT detection parameters tends
4397 to generate a spurious hotplug event about three
4398 seconds later. So just do it once.
4399 */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004400 if (IS_G4X(dev_priv))
Ville Syrjälä778eb332015-01-09 14:21:13 +02004401 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
Ville Syrjälä778eb332015-01-09 14:21:13 +02004402 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004403
Ville Syrjälä778eb332015-01-09 14:21:13 +02004404 /* Ignore TV since it's buggy */
Egbert Eich0706f172015-09-23 16:15:27 +02004405 i915_hotplug_interrupt_update_locked(dev_priv,
Jani Nikulaf9e3dc72015-10-21 17:22:43 +03004406 HOTPLUG_INT_EN_MASK |
4407 CRT_HOTPLUG_VOLTAGE_COMPARE_MASK |
4408 CRT_HOTPLUG_ACTIVATION_PERIOD_64,
4409 hotplug_en);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004410}
4411
Daniel Vetterff1f5252012-10-02 15:10:55 +02004412static irqreturn_t i965_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004413{
Daniel Vetter45a83f82014-05-12 19:17:55 +02004414 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004415 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004416 u32 iir, new_iir;
4417 u32 pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01004418 int ret = IRQ_NONE, pipe;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004419 u32 flip_mask =
4420 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4421 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004422
Imre Deak2dd2a882015-02-24 11:14:30 +02004423 if (!intel_irqs_enabled(dev_priv))
4424 return IRQ_NONE;
4425
Imre Deak1f814da2015-12-16 02:52:19 +02004426 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
4427 disable_rpm_wakeref_asserts(dev_priv);
4428
Chris Wilsona266c7d2012-04-24 22:59:44 +01004429 iir = I915_READ(IIR);
4430
Chris Wilsona266c7d2012-04-24 22:59:44 +01004431 for (;;) {
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004432 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson2c8ba292012-04-24 22:59:46 +01004433 bool blc_event = false;
4434
Chris Wilsona266c7d2012-04-24 22:59:44 +01004435 /* Can't rely on pipestat interrupt bit in iir as it might
4436 * have been cleared after the pipestat interrupt was received.
4437 * It doesn't set the bit in iir again, but it still produces
4438 * interrupts (for non-MSI).
4439 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02004440 spin_lock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004441 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01004442 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004443
Damien Lespiau055e3932014-08-18 13:49:10 +01004444 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004445 i915_reg_t reg = PIPESTAT(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004446 pipe_stats[pipe] = I915_READ(reg);
4447
4448 /*
4449 * Clear the PIPE*STAT regs before the IIR
4450 */
4451 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004452 I915_WRITE(reg, pipe_stats[pipe]);
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004453 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004454 }
4455 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02004456 spin_unlock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004457
4458 if (!irq_received)
4459 break;
4460
4461 ret = IRQ_HANDLED;
4462
4463 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03004464 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
4465 u32 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
4466 if (hotplug_status)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004467 i9xx_hpd_irq_handler(dev_priv, hotplug_status);
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03004468 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004469
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004470 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004471 new_iir = I915_READ(IIR); /* Flush posted writes */
4472
Chris Wilsona266c7d2012-04-24 22:59:44 +01004473 if (iir & I915_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05304474 notify_ring(dev_priv->engine[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004475 if (iir & I915_BSD_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05304476 notify_ring(dev_priv->engine[VCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004477
Damien Lespiau055e3932014-08-18 13:49:10 +01004478 for_each_pipe(dev_priv, pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02004479 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
4480 i915_handle_vblank(dev_priv, pipe, pipe, iir))
4481 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004482
4483 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4484 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02004485
4486 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004487 i9xx_pipe_crc_irq_handler(dev_priv, pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004488
Daniel Vetter1f7247c2014-09-30 10:56:48 +02004489 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
4490 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004491 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004492
4493 if (blc_event || (iir & I915_ASLE_INTERRUPT))
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004494 intel_opregion_asle_intr(dev_priv);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004495
Daniel Vetter515ac2b2012-12-01 13:53:44 +01004496 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004497 gmbus_irq_handler(dev_priv);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01004498
Chris Wilsona266c7d2012-04-24 22:59:44 +01004499 /* With MSI, interrupts are only generated when iir
4500 * transitions from zero to nonzero. If another bit got
4501 * set while we were handling the existing iir bits, then
4502 * we would never get another interrupt.
4503 *
4504 * This is fine on non-MSI as well, as if we hit this path
4505 * we avoid exiting the interrupt handler only to generate
4506 * another one.
4507 *
4508 * Note that for MSI this could cause a stray interrupt report
4509 * if an interrupt landed in the time between writing IIR and
4510 * the posting read. This should be rare enough to never
4511 * trigger the 99% of 100,000 interrupts test for disabling
4512 * stray interrupts.
4513 */
4514 iir = new_iir;
4515 }
4516
Imre Deak1f814da2015-12-16 02:52:19 +02004517 enable_rpm_wakeref_asserts(dev_priv);
4518
Chris Wilsona266c7d2012-04-24 22:59:44 +01004519 return ret;
4520}
4521
4522static void i965_irq_uninstall(struct drm_device * dev)
4523{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004524 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004525 int pipe;
4526
4527 if (!dev_priv)
4528 return;
4529
Egbert Eich0706f172015-09-23 16:15:27 +02004530 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsonadca4732012-05-11 18:01:31 +01004531 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004532
4533 I915_WRITE(HWSTAM, 0xffffffff);
Damien Lespiau055e3932014-08-18 13:49:10 +01004534 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004535 I915_WRITE(PIPESTAT(pipe), 0);
4536 I915_WRITE(IMR, 0xffffffff);
4537 I915_WRITE(IER, 0x0);
4538
Damien Lespiau055e3932014-08-18 13:49:10 +01004539 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004540 I915_WRITE(PIPESTAT(pipe),
4541 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
4542 I915_WRITE(IIR, I915_READ(IIR));
4543}
4544
Daniel Vetterfca52a52014-09-30 10:56:45 +02004545/**
4546 * intel_irq_init - initializes irq support
4547 * @dev_priv: i915 device instance
4548 *
4549 * This function initializes all the irq support including work items, timers
4550 * and all the vtables. It does not setup the interrupt itself though.
4551 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004552void intel_irq_init(struct drm_i915_private *dev_priv)
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004553{
Chris Wilson91c8a322016-07-05 10:40:23 +01004554 struct drm_device *dev = &dev_priv->drm;
Chris Wilson8b2e3262012-04-24 22:59:41 +01004555
Jani Nikula77913b32015-06-18 13:06:16 +03004556 intel_hpd_init_work(dev_priv);
4557
Daniel Vetterc6a828d2012-08-08 23:35:35 +02004558 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01004559 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
Chris Wilson8b2e3262012-04-24 22:59:41 +01004560
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05304561 if (HAS_GUC_SCHED(dev))
4562 dev_priv->pm_guc_events = GEN9_GUC_TO_HOST_INT_EVENT;
4563
Deepak Sa6706b42014-03-15 20:23:22 +05304564 /* Let's track the enabled rps events */
Wayne Boyer666a4532015-12-09 12:29:35 -08004565 if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä6c65a582014-08-29 14:14:07 +03004566 /* WaGsvRC0ResidencyMethod:vlv */
Chris Wilson6f4b12f82015-03-18 09:48:23 +00004567 dev_priv->pm_rps_events = GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED;
Deepak S31685c22014-07-03 17:33:01 -04004568 else
4569 dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
Deepak Sa6706b42014-03-15 20:23:22 +05304570
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +05304571 dev_priv->rps.pm_intr_keep = 0;
4572
4573 /*
4574 * SNB,IVB can while VLV,CHV may hard hang on looping batchbuffer
4575 * if GEN6_PM_UP_EI_EXPIRED is masked.
4576 *
4577 * TODO: verify if this can be reproduced on VLV,CHV.
4578 */
4579 if (INTEL_INFO(dev_priv)->gen <= 7 && !IS_HASWELL(dev_priv))
4580 dev_priv->rps.pm_intr_keep |= GEN6_PM_RP_UP_EI_EXPIRED;
4581
4582 if (INTEL_INFO(dev_priv)->gen >= 8)
Dave Gordonb20e3cf2016-09-12 21:19:35 +01004583 dev_priv->rps.pm_intr_keep |= GEN8_PMINTR_REDIRECT_TO_GUC;
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +05304584
Chris Wilson737b1502015-01-26 18:03:03 +02004585 INIT_DELAYED_WORK(&dev_priv->gpu_error.hangcheck_work,
4586 i915_hangcheck_elapsed);
Daniel Vetter61bac782012-12-01 21:03:21 +01004587
Daniel Vetterb9632912014-09-30 10:56:44 +02004588 if (IS_GEN2(dev_priv)) {
Rodrigo Vivi4194c082016-08-03 10:00:56 -07004589 /* Gen2 doesn't have a hardware frame counter */
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +03004590 dev->max_vblank_count = 0;
Rodrigo Vivi4194c082016-08-03 10:00:56 -07004591 dev->driver->get_vblank_counter = drm_vblank_no_hw_counter;
Daniel Vetterb9632912014-09-30 10:56:44 +02004592 } else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004593 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
Ville Syrjäläfd8f5072015-09-18 20:03:42 +03004594 dev->driver->get_vblank_counter = g4x_get_vblank_counter;
Ville Syrjälä391f75e2013-09-25 19:55:26 +03004595 } else {
4596 dev->driver->get_vblank_counter = i915_get_vblank_counter;
4597 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004598 }
4599
Ville Syrjälä21da2702014-08-06 14:49:55 +03004600 /*
4601 * Opt out of the vblank disable timer on everything except gen2.
4602 * Gen2 doesn't have a hardware frame counter and so depends on
4603 * vblank interrupts to produce sane vblank seuquence numbers.
4604 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004605 if (!IS_GEN2(dev_priv))
Ville Syrjälä21da2702014-08-06 14:49:55 +03004606 dev->vblank_disable_immediate = true;
4607
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +01004608 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
4609 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004610
Daniel Vetterb9632912014-09-30 10:56:44 +02004611 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä43f328d2014-04-09 20:40:52 +03004612 dev->driver->irq_handler = cherryview_irq_handler;
4613 dev->driver->irq_preinstall = cherryview_irq_preinstall;
4614 dev->driver->irq_postinstall = cherryview_irq_postinstall;
4615 dev->driver->irq_uninstall = cherryview_irq_uninstall;
Chris Wilson86e83e32016-10-07 20:49:52 +01004616 dev->driver->enable_vblank = i965_enable_vblank;
4617 dev->driver->disable_vblank = i965_disable_vblank;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03004618 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Daniel Vetterb9632912014-09-30 10:56:44 +02004619 } else if (IS_VALLEYVIEW(dev_priv)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07004620 dev->driver->irq_handler = valleyview_irq_handler;
4621 dev->driver->irq_preinstall = valleyview_irq_preinstall;
4622 dev->driver->irq_postinstall = valleyview_irq_postinstall;
4623 dev->driver->irq_uninstall = valleyview_irq_uninstall;
Chris Wilson86e83e32016-10-07 20:49:52 +01004624 dev->driver->enable_vblank = i965_enable_vblank;
4625 dev->driver->disable_vblank = i965_disable_vblank;
Egbert Eichfa00abe2013-02-25 12:06:48 -05004626 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Daniel Vetterb9632912014-09-30 10:56:44 +02004627 } else if (INTEL_INFO(dev_priv)->gen >= 8) {
Ben Widawskyabd58f02013-11-02 21:07:09 -07004628 dev->driver->irq_handler = gen8_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004629 dev->driver->irq_preinstall = gen8_irq_reset;
Ben Widawskyabd58f02013-11-02 21:07:09 -07004630 dev->driver->irq_postinstall = gen8_irq_postinstall;
4631 dev->driver->irq_uninstall = gen8_irq_uninstall;
4632 dev->driver->enable_vblank = gen8_enable_vblank;
4633 dev->driver->disable_vblank = gen8_disable_vblank;
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +01004634 if (IS_BROXTON(dev_priv))
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02004635 dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004636 else if (HAS_PCH_SPT(dev_priv) || HAS_PCH_KBP(dev_priv))
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03004637 dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup;
4638 else
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03004639 dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004640 } else if (HAS_PCH_SPLIT(dev_priv)) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004641 dev->driver->irq_handler = ironlake_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004642 dev->driver->irq_preinstall = ironlake_irq_reset;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004643 dev->driver->irq_postinstall = ironlake_irq_postinstall;
4644 dev->driver->irq_uninstall = ironlake_irq_uninstall;
4645 dev->driver->enable_vblank = ironlake_enable_vblank;
4646 dev->driver->disable_vblank = ironlake_disable_vblank;
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03004647 dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004648 } else {
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01004649 if (IS_GEN2(dev_priv)) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01004650 dev->driver->irq_preinstall = i8xx_irq_preinstall;
4651 dev->driver->irq_postinstall = i8xx_irq_postinstall;
4652 dev->driver->irq_handler = i8xx_irq_handler;
4653 dev->driver->irq_uninstall = i8xx_irq_uninstall;
Chris Wilson86e83e32016-10-07 20:49:52 +01004654 dev->driver->enable_vblank = i8xx_enable_vblank;
4655 dev->driver->disable_vblank = i8xx_disable_vblank;
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01004656 } else if (IS_GEN3(dev_priv)) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004657 dev->driver->irq_preinstall = i915_irq_preinstall;
4658 dev->driver->irq_postinstall = i915_irq_postinstall;
4659 dev->driver->irq_uninstall = i915_irq_uninstall;
4660 dev->driver->irq_handler = i915_irq_handler;
Chris Wilson86e83e32016-10-07 20:49:52 +01004661 dev->driver->enable_vblank = i8xx_enable_vblank;
4662 dev->driver->disable_vblank = i8xx_disable_vblank;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004663 } else {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004664 dev->driver->irq_preinstall = i965_irq_preinstall;
4665 dev->driver->irq_postinstall = i965_irq_postinstall;
4666 dev->driver->irq_uninstall = i965_irq_uninstall;
4667 dev->driver->irq_handler = i965_irq_handler;
Chris Wilson86e83e32016-10-07 20:49:52 +01004668 dev->driver->enable_vblank = i965_enable_vblank;
4669 dev->driver->disable_vblank = i965_disable_vblank;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004670 }
Ville Syrjälä778eb332015-01-09 14:21:13 +02004671 if (I915_HAS_HOTPLUG(dev_priv))
4672 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004673 }
4674}
Daniel Vetter20afbda2012-12-11 14:05:07 +01004675
Daniel Vetterfca52a52014-09-30 10:56:45 +02004676/**
Daniel Vetterfca52a52014-09-30 10:56:45 +02004677 * intel_irq_install - enables the hardware interrupt
4678 * @dev_priv: i915 device instance
4679 *
4680 * This function enables the hardware interrupt handling, but leaves the hotplug
4681 * handling still disabled. It is called after intel_irq_init().
4682 *
4683 * In the driver load and resume code we need working interrupts in a few places
4684 * but don't want to deal with the hassle of concurrent probe and hotplug
4685 * workers. Hence the split into this two-stage approach.
4686 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004687int intel_irq_install(struct drm_i915_private *dev_priv)
4688{
4689 /*
4690 * We enable some interrupt sources in our postinstall hooks, so mark
4691 * interrupts as enabled _before_ actually enabling them to avoid
4692 * special cases in our ordering checks.
4693 */
4694 dev_priv->pm.irqs_enabled = true;
4695
Chris Wilson91c8a322016-07-05 10:40:23 +01004696 return drm_irq_install(&dev_priv->drm, dev_priv->drm.pdev->irq);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004697}
4698
Daniel Vetterfca52a52014-09-30 10:56:45 +02004699/**
4700 * intel_irq_uninstall - finilizes all irq handling
4701 * @dev_priv: i915 device instance
4702 *
4703 * This stops interrupt and hotplug handling and unregisters and frees all
4704 * resources acquired in the init functions.
4705 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004706void intel_irq_uninstall(struct drm_i915_private *dev_priv)
4707{
Chris Wilson91c8a322016-07-05 10:40:23 +01004708 drm_irq_uninstall(&dev_priv->drm);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004709 intel_hpd_cancel_work(dev_priv);
4710 dev_priv->pm.irqs_enabled = false;
4711}
4712
Daniel Vetterfca52a52014-09-30 10:56:45 +02004713/**
4714 * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
4715 * @dev_priv: i915 device instance
4716 *
4717 * This function is used to disable interrupts at runtime, both in the runtime
4718 * pm and the system suspend/resume code.
4719 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004720void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004721{
Chris Wilson91c8a322016-07-05 10:40:23 +01004722 dev_priv->drm.driver->irq_uninstall(&dev_priv->drm);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004723 dev_priv->pm.irqs_enabled = false;
Chris Wilson91c8a322016-07-05 10:40:23 +01004724 synchronize_irq(dev_priv->drm.irq);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004725}
4726
Daniel Vetterfca52a52014-09-30 10:56:45 +02004727/**
4728 * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
4729 * @dev_priv: i915 device instance
4730 *
4731 * This function is used to enable interrupts at runtime, both in the runtime
4732 * pm and the system suspend/resume code.
4733 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004734void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004735{
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004736 dev_priv->pm.irqs_enabled = true;
Chris Wilson91c8a322016-07-05 10:40:23 +01004737 dev_priv->drm.driver->irq_preinstall(&dev_priv->drm);
4738 dev_priv->drm.driver->irq_postinstall(&dev_priv->drm);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004739}