blob: 19004dd260921e3f1849b1f11d92552874fd87e0 [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Sujith Manoharan5b681382011-05-17 13:36:18 +05302 * Copyright (c) 2008-2011 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#include <linux/io.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090018#include <linux/slab.h>
Paul Gortmaker9d9779e2011-07-03 15:21:01 -040019#include <linux/module.h>
Felix Fietkau09d8e312013-11-18 20:14:43 +010020#include <linux/time.h>
Felix Fietkauc67ce332013-12-14 18:03:38 +010021#include <linux/bitops.h>
Felix Fietkau5ca06eb2014-10-25 17:19:35 +020022#include <linux/etherdevice.h>
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070023#include <asm/unaligned.h>
24
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -070025#include "hw.h"
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -040026#include "hw-ops.h"
Luis R. Rodriguezb622a722010-04-15 17:39:28 -040027#include "ar9003_mac.h"
Sujith Manoharanf4701b52012-02-22 12:41:18 +053028#include "ar9003_mci.h"
Sujith Manoharan362cd032012-09-16 08:06:36 +053029#include "ar9003_phy.h"
Ben Greear462e58f2012-04-12 10:04:00 -070030#include "ath9k.h"
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070031
Sujithcbe61d82009-02-09 13:27:12 +053032static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070033
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -040034MODULE_AUTHOR("Atheros Communications");
35MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
36MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
37MODULE_LICENSE("Dual BSD/GPL");
38
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020039static void ath9k_hw_set_clockrate(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +053040{
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020041 struct ath_common *common = ath9k_hw_common(ah);
Felix Fietkaue4744ec2013-10-11 23:31:01 +020042 struct ath9k_channel *chan = ah->curchan;
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020043 unsigned int clockrate;
Sujithcbe61d82009-02-09 13:27:12 +053044
Felix Fietkau087b6ff2011-07-09 11:12:49 +070045 /* AR9287 v1.3+ uses async FIFO and runs the MAC at 117 MHz */
46 if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah))
47 clockrate = 117;
Felix Fietkaue4744ec2013-10-11 23:31:01 +020048 else if (!chan) /* should really check for CCK instead */
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020049 clockrate = ATH9K_CLOCK_RATE_CCK;
Felix Fietkaue4744ec2013-10-11 23:31:01 +020050 else if (IS_CHAN_2GHZ(chan))
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020051 clockrate = ATH9K_CLOCK_RATE_2GHZ_OFDM;
52 else if (ah->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK)
53 clockrate = ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM;
Vasanthakumar Thiagarajane5553722010-04-26 15:04:33 -040054 else
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020055 clockrate = ATH9K_CLOCK_RATE_5GHZ_OFDM;
56
Michal Nazarewiczbeae4162013-11-29 18:06:46 +010057 if (chan) {
58 if (IS_CHAN_HT40(chan))
59 clockrate *= 2;
Felix Fietkaue4744ec2013-10-11 23:31:01 +020060 if (IS_CHAN_HALF_RATE(chan))
Felix Fietkau906c7202011-07-09 11:12:48 +070061 clockrate /= 2;
Felix Fietkaue4744ec2013-10-11 23:31:01 +020062 if (IS_CHAN_QUARTER_RATE(chan))
Felix Fietkau906c7202011-07-09 11:12:48 +070063 clockrate /= 4;
64 }
65
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020066 common->clockrate = clockrate;
Sujithf1dc5602008-10-29 10:16:30 +053067}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070068
Sujithcbe61d82009-02-09 13:27:12 +053069static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
Sujithf1dc5602008-10-29 10:16:30 +053070{
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020071 struct ath_common *common = ath9k_hw_common(ah);
Sujithcbe61d82009-02-09 13:27:12 +053072
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020073 return usecs * common->clockrate;
Sujithf1dc5602008-10-29 10:16:30 +053074}
75
Sujith0caa7b12009-02-16 13:23:20 +053076bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070077{
78 int i;
79
Sujith0caa7b12009-02-16 13:23:20 +053080 BUG_ON(timeout < AH_TIME_QUANTUM);
81
82 for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070083 if ((REG_READ(ah, reg) & mask) == val)
84 return true;
85
86 udelay(AH_TIME_QUANTUM);
87 }
Sujith04bd46382008-11-28 22:18:05 +053088
Joe Perchesd2182b62011-12-15 14:55:53 -080089 ath_dbg(ath9k_hw_common(ah), ANY,
Joe Perches226afe62010-12-02 19:12:37 -080090 "timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
91 timeout, reg, REG_READ(ah, reg), mask, val);
Sujithf1dc5602008-10-29 10:16:30 +053092
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070093 return false;
94}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -040095EXPORT_SYMBOL(ath9k_hw_wait);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070096
Felix Fietkau7c5adc82012-04-19 21:18:26 +020097void ath9k_hw_synth_delay(struct ath_hw *ah, struct ath9k_channel *chan,
98 int hw_delay)
99{
Felix Fietkau1a5e6322013-10-11 23:30:54 +0200100 hw_delay /= 10;
Felix Fietkau7c5adc82012-04-19 21:18:26 +0200101
102 if (IS_CHAN_HALF_RATE(chan))
103 hw_delay *= 2;
104 else if (IS_CHAN_QUARTER_RATE(chan))
105 hw_delay *= 4;
106
107 udelay(hw_delay + BASE_ACTIVATE_DELAY);
108}
109
Felix Fietkau0166b4b2013-01-20 18:51:55 +0100110void ath9k_hw_write_array(struct ath_hw *ah, const struct ar5416IniArray *array,
Felix Fietkaua9b6b252011-03-23 20:57:27 +0100111 int column, unsigned int *writecnt)
112{
113 int r;
114
115 ENABLE_REGWRITE_BUFFER(ah);
116 for (r = 0; r < array->ia_rows; r++) {
117 REG_WRITE(ah, INI_RA(array, r, 0),
118 INI_RA(array, r, column));
119 DO_DELAY(*writecnt);
120 }
121 REGWRITE_BUFFER_FLUSH(ah);
122}
123
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700124u32 ath9k_hw_reverse_bits(u32 val, u32 n)
125{
126 u32 retval;
127 int i;
128
129 for (i = 0, retval = 0; i < n; i++) {
130 retval = (retval << 1) | (val & 1);
131 val >>= 1;
132 }
133 return retval;
134}
135
Sujithcbe61d82009-02-09 13:27:12 +0530136u16 ath9k_hw_computetxtime(struct ath_hw *ah,
Felix Fietkau545750d2009-11-23 22:21:01 +0100137 u8 phy, int kbps,
Sujithf1dc5602008-10-29 10:16:30 +0530138 u32 frameLen, u16 rateix,
139 bool shortPreamble)
140{
141 u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
Sujithf1dc5602008-10-29 10:16:30 +0530142
143 if (kbps == 0)
144 return 0;
145
Felix Fietkau545750d2009-11-23 22:21:01 +0100146 switch (phy) {
Sujith46d14a52008-11-18 09:08:13 +0530147 case WLAN_RC_PHY_CCK:
Sujithf1dc5602008-10-29 10:16:30 +0530148 phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
Felix Fietkau545750d2009-11-23 22:21:01 +0100149 if (shortPreamble)
Sujithf1dc5602008-10-29 10:16:30 +0530150 phyTime >>= 1;
151 numBits = frameLen << 3;
152 txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
153 break;
Sujith46d14a52008-11-18 09:08:13 +0530154 case WLAN_RC_PHY_OFDM:
Sujith2660b812009-02-09 13:27:26 +0530155 if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530156 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
157 numBits = OFDM_PLCP_BITS + (frameLen << 3);
158 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
159 txTime = OFDM_SIFS_TIME_QUARTER
160 + OFDM_PREAMBLE_TIME_QUARTER
161 + (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
Sujith2660b812009-02-09 13:27:26 +0530162 } else if (ah->curchan &&
163 IS_CHAN_HALF_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530164 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
165 numBits = OFDM_PLCP_BITS + (frameLen << 3);
166 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
167 txTime = OFDM_SIFS_TIME_HALF +
168 OFDM_PREAMBLE_TIME_HALF
169 + (numSymbols * OFDM_SYMBOL_TIME_HALF);
170 } else {
171 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
172 numBits = OFDM_PLCP_BITS + (frameLen << 3);
173 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
174 txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
175 + (numSymbols * OFDM_SYMBOL_TIME);
176 }
177 break;
178 default:
Joe Perches38002762010-12-02 19:12:36 -0800179 ath_err(ath9k_hw_common(ah),
180 "Unknown phy %u (rate ix %u)\n", phy, rateix);
Sujithf1dc5602008-10-29 10:16:30 +0530181 txTime = 0;
182 break;
183 }
184
185 return txTime;
186}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400187EXPORT_SYMBOL(ath9k_hw_computetxtime);
Sujithf1dc5602008-10-29 10:16:30 +0530188
Sujithcbe61d82009-02-09 13:27:12 +0530189void ath9k_hw_get_channel_centers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530190 struct ath9k_channel *chan,
191 struct chan_centers *centers)
192{
193 int8_t extoff;
Sujithf1dc5602008-10-29 10:16:30 +0530194
195 if (!IS_CHAN_HT40(chan)) {
196 centers->ctl_center = centers->ext_center =
197 centers->synth_center = chan->channel;
198 return;
199 }
200
Felix Fietkau88969342013-10-11 23:30:53 +0200201 if (IS_CHAN_HT40PLUS(chan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530202 centers->synth_center =
203 chan->channel + HT40_CHANNEL_CENTER_SHIFT;
204 extoff = 1;
205 } else {
206 centers->synth_center =
207 chan->channel - HT40_CHANNEL_CENTER_SHIFT;
208 extoff = -1;
209 }
210
211 centers->ctl_center =
212 centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
Luis R. Rodriguez64200142009-09-13 22:05:04 -0700213 /* 25 MHz spacing is supported by hw but not on upper layers */
Sujithf1dc5602008-10-29 10:16:30 +0530214 centers->ext_center =
Luis R. Rodriguez64200142009-09-13 22:05:04 -0700215 centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
Sujithf1dc5602008-10-29 10:16:30 +0530216}
217
218/******************/
219/* Chip Revisions */
220/******************/
221
Sujithcbe61d82009-02-09 13:27:12 +0530222static void ath9k_hw_read_revisions(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530223{
224 u32 val;
225
Felix Fietkau09c74f72014-09-27 22:49:43 +0200226 if (ah->get_mac_revision)
227 ah->hw_version.macRev = ah->get_mac_revision();
228
Vasanthakumar Thiagarajanecb1d382011-04-19 19:29:18 +0530229 switch (ah->hw_version.devid) {
230 case AR5416_AR9100_DEVID:
231 ah->hw_version.macVersion = AR_SREV_VERSION_9100;
232 break;
Gabor Juhos37625612011-06-21 11:23:23 +0200233 case AR9300_DEVID_AR9330:
234 ah->hw_version.macVersion = AR_SREV_VERSION_9330;
Felix Fietkau09c74f72014-09-27 22:49:43 +0200235 if (!ah->get_mac_revision) {
Gabor Juhos37625612011-06-21 11:23:23 +0200236 val = REG_READ(ah, AR_SREV);
237 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
238 }
239 return;
Vasanthakumar Thiagarajanecb1d382011-04-19 19:29:18 +0530240 case AR9300_DEVID_AR9340:
241 ah->hw_version.macVersion = AR_SREV_VERSION_9340;
Vasanthakumar Thiagarajanecb1d382011-04-19 19:29:18 +0530242 return;
Gabor Juhos813831d2012-07-03 19:13:17 +0200243 case AR9300_DEVID_QCA955X:
244 ah->hw_version.macVersion = AR_SREV_VERSION_9550;
245 return;
Sujith Manoharane6b1e462013-12-31 08:11:59 +0530246 case AR9300_DEVID_AR953X:
247 ah->hw_version.macVersion = AR_SREV_VERSION_9531;
248 return;
Vasanthakumar Thiagarajanecb1d382011-04-19 19:29:18 +0530249 }
250
Sujithf1dc5602008-10-29 10:16:30 +0530251 val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
252
253 if (val == 0xFF) {
254 val = REG_READ(ah, AR_SREV);
Sujithd535a422009-02-09 13:27:06 +0530255 ah->hw_version.macVersion =
256 (val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
257 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
Mohammed Shafi Shajakhan76ed94b2011-09-30 11:31:28 +0530258
Sujith Manoharan77fac462012-09-11 20:09:18 +0530259 if (AR_SREV_9462(ah) || AR_SREV_9565(ah))
Mohammed Shafi Shajakhan76ed94b2011-09-30 11:31:28 +0530260 ah->is_pciexpress = true;
261 else
262 ah->is_pciexpress = (val &
263 AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
Sujithf1dc5602008-10-29 10:16:30 +0530264 } else {
265 if (!AR_SREV_9100(ah))
Sujithd535a422009-02-09 13:27:06 +0530266 ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
Sujithf1dc5602008-10-29 10:16:30 +0530267
Sujithd535a422009-02-09 13:27:06 +0530268 ah->hw_version.macRev = val & AR_SREV_REVISION;
Sujithf1dc5602008-10-29 10:16:30 +0530269
Sujithd535a422009-02-09 13:27:06 +0530270 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
Sujith2660b812009-02-09 13:27:26 +0530271 ah->is_pciexpress = true;
Sujithf1dc5602008-10-29 10:16:30 +0530272 }
273}
274
Sujithf1dc5602008-10-29 10:16:30 +0530275/************************************/
276/* HW Attach, Detach, Init Routines */
277/************************************/
278
Sujithcbe61d82009-02-09 13:27:12 +0530279static void ath9k_hw_disablepcie(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530280{
Felix Fietkau040b74f2010-12-12 00:51:07 +0100281 if (!AR_SREV_5416(ah))
Sujithf1dc5602008-10-29 10:16:30 +0530282 return;
283
284 REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
285 REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
286 REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
287 REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
288 REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
289 REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
290 REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
291 REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
292 REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
293
294 REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
295}
296
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400297/* This should work for all families including legacy */
Sujithcbe61d82009-02-09 13:27:12 +0530298static bool ath9k_hw_chip_test(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530299{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700300 struct ath_common *common = ath9k_hw_common(ah);
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400301 u32 regAddr[2] = { AR_STA_ID0 };
Sujithf1dc5602008-10-29 10:16:30 +0530302 u32 regHold[2];
Joe Perches07b2fa52010-11-20 18:38:53 -0800303 static const u32 patternData[4] = {
304 0x55555555, 0xaaaaaaaa, 0x66666666, 0x99999999
305 };
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400306 int i, j, loop_max;
Sujithf1dc5602008-10-29 10:16:30 +0530307
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400308 if (!AR_SREV_9300_20_OR_LATER(ah)) {
309 loop_max = 2;
310 regAddr[1] = AR_PHY_BASE + (8 << 2);
311 } else
312 loop_max = 1;
313
314 for (i = 0; i < loop_max; i++) {
Sujithf1dc5602008-10-29 10:16:30 +0530315 u32 addr = regAddr[i];
316 u32 wrData, rdData;
317
318 regHold[i] = REG_READ(ah, addr);
319 for (j = 0; j < 0x100; j++) {
320 wrData = (j << 16) | j;
321 REG_WRITE(ah, addr, wrData);
322 rdData = REG_READ(ah, addr);
323 if (rdData != wrData) {
Joe Perches38002762010-12-02 19:12:36 -0800324 ath_err(common,
325 "address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
326 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530327 return false;
328 }
329 }
330 for (j = 0; j < 4; j++) {
331 wrData = patternData[j];
332 REG_WRITE(ah, addr, wrData);
333 rdData = REG_READ(ah, addr);
334 if (wrData != rdData) {
Joe Perches38002762010-12-02 19:12:36 -0800335 ath_err(common,
336 "address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
337 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530338 return false;
339 }
340 }
341 REG_WRITE(ah, regAddr[i], regHold[i]);
342 }
343 udelay(100);
Sujithcbe61d82009-02-09 13:27:12 +0530344
Sujithf1dc5602008-10-29 10:16:30 +0530345 return true;
346}
347
Luis R. Rodriguezb8b0f372009-08-03 12:24:43 -0700348static void ath9k_hw_init_config(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700349{
Sujith Manoharanf57cf932013-12-28 09:47:12 +0530350 struct ath_common *common = ath9k_hw_common(ah);
351
Felix Fietkau689e7562012-04-12 22:35:56 +0200352 ah->config.dma_beacon_response_time = 1;
353 ah->config.sw_beacon_response_time = 6;
Sujith2660b812009-02-09 13:27:26 +0530354 ah->config.cwm_ignore_extcca = 0;
Sujith2660b812009-02-09 13:27:26 +0530355 ah->config.analog_shiftreg = 1;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700356
Sujith0ce024c2009-12-14 14:57:00 +0530357 ah->config.rx_intr_mitigation = true;
Luis R. Rodriguez61584252009-03-12 18:18:49 -0400358
Sujith Manoharana64e1a42014-01-23 08:20:30 +0530359 if (AR_SREV_9300_20_OR_LATER(ah)) {
360 ah->config.rimt_last = 500;
361 ah->config.rimt_first = 2000;
362 } else {
363 ah->config.rimt_last = 250;
364 ah->config.rimt_first = 700;
365 }
366
Luis R. Rodriguez61584252009-03-12 18:18:49 -0400367 /*
368 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
369 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
370 * This means we use it for all AR5416 devices, and the few
371 * minor PCI AR9280 devices out there.
372 *
373 * Serialization is required because these devices do not handle
374 * well the case of two concurrent reads/writes due to the latency
375 * involved. During one read/write another read/write can be issued
376 * on another CPU while the previous read/write may still be working
377 * on our hardware, if we hit this case the hardware poops in a loop.
378 * We prevent this by serializing reads and writes.
379 *
380 * This issue is not present on PCI-Express devices or pre-AR5416
381 * devices (legacy, 802.11abg).
382 */
383 if (num_possible_cpus() > 1)
David S. Miller2d6a5e92009-03-17 15:01:30 -0700384 ah->config.serialize_regmode = SER_REG_MODE_AUTO;
Sujith Manoharanf57cf932013-12-28 09:47:12 +0530385
386 if (NR_CPUS > 1 && ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
387 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
388 ((AR_SREV_9160(ah) || AR_SREV_9280(ah) || AR_SREV_9287(ah)) &&
389 !ah->is_pciexpress)) {
390 ah->config.serialize_regmode = SER_REG_MODE_ON;
391 } else {
392 ah->config.serialize_regmode = SER_REG_MODE_OFF;
393 }
394 }
395
396 ath_dbg(common, RESET, "serialize_regmode is %d\n",
397 ah->config.serialize_regmode);
398
399 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
400 ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
401 else
402 ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700403}
404
Luis R. Rodriguez50aca252009-08-03 12:24:42 -0700405static void ath9k_hw_init_defaults(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700406{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700407 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
408
409 regulatory->country_code = CTRY_DEFAULT;
410 regulatory->power_limit = MAX_RATE_POWER;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700411
Sujithd535a422009-02-09 13:27:06 +0530412 ah->hw_version.magic = AR5416_MAGIC;
Sujithd535a422009-02-09 13:27:06 +0530413 ah->hw_version.subvendorid = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700414
Sujith Manoharanf57cf932013-12-28 09:47:12 +0530415 ah->sta_id1_defaults = AR_STA_ID1_CRPT_MIC_ENABLE |
416 AR_STA_ID1_MCAST_KSRCH;
Felix Fietkauf1717602011-03-19 13:55:41 +0100417 if (AR_SREV_9100(ah))
418 ah->sta_id1_defaults |= AR_STA_ID1_AR9100_BA_FIX;
Sujith Manoharanf57cf932013-12-28 09:47:12 +0530419
Rajkumar Manoharane3f2acc2011-08-27 11:22:59 +0530420 ah->slottime = ATH9K_SLOT_TIME_9;
Sujith2660b812009-02-09 13:27:26 +0530421 ah->globaltxtimeout = (u32) -1;
Gabor Juhoscbdec972009-07-24 17:27:22 +0200422 ah->power_mode = ATH9K_PM_UNDEFINED;
Felix Fietkau8efa7a82012-03-14 16:40:23 +0100423 ah->htc_reset_init = true;
Sujith Manoharanf57cf932013-12-28 09:47:12 +0530424
425 ah->ani_function = ATH9K_ANI_ALL;
426 if (!AR_SREV_9300_20_OR_LATER(ah))
427 ah->ani_function &= ~ATH9K_ANI_MRC_CCK;
428
429 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
430 ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
431 else
432 ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700433}
434
Sujithcbe61d82009-02-09 13:27:12 +0530435static int ath9k_hw_init_macaddr(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700436{
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700437 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530438 u32 sum;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700439 int i;
Sujithf1dc5602008-10-29 10:16:30 +0530440 u16 eeval;
Joe Perches07b2fa52010-11-20 18:38:53 -0800441 static const u32 EEP_MAC[] = { EEP_MAC_LSW, EEP_MAC_MID, EEP_MAC_MSW };
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700442
Sujithf1dc5602008-10-29 10:16:30 +0530443 sum = 0;
444 for (i = 0; i < 3; i++) {
Luis R. Rodriguez49101672010-04-15 17:39:13 -0400445 eeval = ah->eep_ops->get_eeprom(ah, EEP_MAC[i]);
Sujithf1dc5602008-10-29 10:16:30 +0530446 sum += eeval;
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700447 common->macaddr[2 * i] = eeval >> 8;
448 common->macaddr[2 * i + 1] = eeval & 0xff;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700449 }
Felix Fietkau5ca06eb2014-10-25 17:19:35 +0200450 if (!is_valid_ether_addr(common->macaddr)) {
451 ath_err(common,
452 "eeprom contains invalid mac address: %pM\n",
453 common->macaddr);
454
455 random_ether_addr(common->macaddr);
456 ath_err(common,
457 "random mac address will be used: %pM\n",
458 common->macaddr);
459 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700460
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700461 return 0;
462}
463
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700464static int ath9k_hw_post_init(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700465{
Sujith Manoharan6cae913d2011-01-04 13:16:37 +0530466 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700467 int ecode;
468
Sujith Manoharan6cae913d2011-01-04 13:16:37 +0530469 if (common->bus_ops->ath_bus_type != ATH_USB) {
Sujith527d4852010-03-17 14:25:16 +0530470 if (!ath9k_hw_chip_test(ah))
471 return -ENODEV;
472 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700473
Luis R. Rodriguezebd5a142010-04-15 17:39:18 -0400474 if (!AR_SREV_9300_20_OR_LATER(ah)) {
475 ecode = ar9002_hw_rf_claim(ah);
476 if (ecode != 0)
477 return ecode;
478 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700479
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700480 ecode = ath9k_hw_eeprom_init(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700481 if (ecode != 0)
482 return ecode;
Sujith7d01b222009-03-13 08:55:55 +0530483
Joe Perchesd2182b62011-12-15 14:55:53 -0800484 ath_dbg(ath9k_hw_common(ah), CONFIG, "Eeprom VER: %d, REV: %d\n",
Joe Perches226afe62010-12-02 19:12:37 -0800485 ah->eep_ops->get_eeprom_ver(ah),
486 ah->eep_ops->get_eeprom_rev(ah));
Sujith7d01b222009-03-13 08:55:55 +0530487
Sujith Manoharane3233002013-06-03 09:19:26 +0530488 ath9k_hw_ani_init(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530489
Sujith Manoharand3b371c2013-09-03 10:28:55 +0530490 /*
491 * EEPROM needs to be initialized before we do this.
492 * This is required for regulatory compliance.
493 */
Sujith Manoharan0c7c2bb2013-12-06 16:28:50 +0530494 if (AR_SREV_9300_20_OR_LATER(ah)) {
Sujith Manoharand3b371c2013-09-03 10:28:55 +0530495 u16 regdmn = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
496 if ((regdmn & 0xF0) == CTL_FCC) {
Sujith Manoharan0c7c2bb2013-12-06 16:28:50 +0530497 ah->nf_2g.max = AR_PHY_CCA_MAX_GOOD_VAL_9300_FCC_2GHZ;
498 ah->nf_5g.max = AR_PHY_CCA_MAX_GOOD_VAL_9300_FCC_5GHZ;
Sujith Manoharand3b371c2013-09-03 10:28:55 +0530499 }
500 }
501
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700502 return 0;
503}
504
Felix Fietkauc1b976d2012-12-12 13:14:23 +0100505static int ath9k_hw_attach_ops(struct ath_hw *ah)
Luis R. Rodriguezee2bb462009-08-03 12:24:39 -0700506{
Felix Fietkauc1b976d2012-12-12 13:14:23 +0100507 if (!AR_SREV_9300_20_OR_LATER(ah))
508 return ar9002_hw_attach_ops(ah);
509
510 ar9003_hw_attach_ops(ah);
511 return 0;
Luis R. Rodriguezee2bb462009-08-03 12:24:39 -0700512}
513
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400514/* Called for all hardware families */
515static int __ath9k_hw_init(struct ath_hw *ah)
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700516{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700517 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700518 int r = 0;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700519
Senthil Balasubramanianac45c122010-12-22 21:14:20 +0530520 ath9k_hw_read_revisions(ah);
521
Sujith Manoharande825822013-12-28 09:47:11 +0530522 switch (ah->hw_version.macVersion) {
523 case AR_SREV_VERSION_5416_PCI:
524 case AR_SREV_VERSION_5416_PCIE:
525 case AR_SREV_VERSION_9160:
526 case AR_SREV_VERSION_9100:
527 case AR_SREV_VERSION_9280:
528 case AR_SREV_VERSION_9285:
529 case AR_SREV_VERSION_9287:
530 case AR_SREV_VERSION_9271:
531 case AR_SREV_VERSION_9300:
532 case AR_SREV_VERSION_9330:
533 case AR_SREV_VERSION_9485:
534 case AR_SREV_VERSION_9340:
535 case AR_SREV_VERSION_9462:
536 case AR_SREV_VERSION_9550:
537 case AR_SREV_VERSION_9565:
Sujith Manoharane6b1e462013-12-31 08:11:59 +0530538 case AR_SREV_VERSION_9531:
Sujith Manoharande825822013-12-28 09:47:11 +0530539 break;
540 default:
541 ath_err(common,
542 "Mac Chip Rev 0x%02x.%x is not supported by this driver\n",
543 ah->hw_version.macVersion, ah->hw_version.macRev);
544 return -EOPNOTSUPP;
545 }
546
Senthil Balasubramanian0a8d7cb2010-12-22 19:17:18 +0530547 /*
548 * Read back AR_WA into a permanent copy and set bits 14 and 17.
549 * We need to do this to avoid RMW of this register. We cannot
550 * read the reg when chip is asleep.
551 */
Sujith Manoharan27251e02013-08-27 11:34:39 +0530552 if (AR_SREV_9300_20_OR_LATER(ah)) {
553 ah->WARegVal = REG_READ(ah, AR_WA);
554 ah->WARegVal |= (AR_WA_D3_L1_DISABLE |
555 AR_WA_ASPM_TIMER_BASED_DISABLE);
556 }
Senthil Balasubramanian0a8d7cb2010-12-22 19:17:18 +0530557
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700558 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
Joe Perches38002762010-12-02 19:12:36 -0800559 ath_err(common, "Couldn't reset chip\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700560 return -EIO;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700561 }
562
Sujith Manoharana4a29542012-09-10 09:20:03 +0530563 if (AR_SREV_9565(ah)) {
564 ah->WARegVal |= AR_WA_BIT22;
565 REG_WRITE(ah, AR_WA, ah->WARegVal);
566 }
567
Luis R. Rodriguezbab1f622010-04-15 17:38:20 -0400568 ath9k_hw_init_defaults(ah);
569 ath9k_hw_init_config(ah);
570
Felix Fietkauc1b976d2012-12-12 13:14:23 +0100571 r = ath9k_hw_attach_ops(ah);
572 if (r)
573 return r;
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400574
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -0700575 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
Joe Perches38002762010-12-02 19:12:36 -0800576 ath_err(common, "Couldn't wakeup chip\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700577 return -EIO;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700578 }
579
Gabor Juhos2c8e5932011-06-21 11:23:21 +0200580 if (AR_SREV_9271(ah) || AR_SREV_9100(ah) || AR_SREV_9340(ah) ||
Gabor Juhosc95b5842012-07-03 19:13:20 +0200581 AR_SREV_9330(ah) || AR_SREV_9550(ah))
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400582 ah->is_pciexpress = false;
583
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700584 ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700585 ath9k_hw_init_cal_settings(ah);
586
Stanislaw Gruszka69ce6742011-08-05 13:10:34 +0200587 if (!ah->is_pciexpress)
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700588 ath9k_hw_disablepcie(ah);
589
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700590 r = ath9k_hw_post_init(ah);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700591 if (r)
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700592 return r;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700593
594 ath9k_hw_init_mode_gain_regs(ah);
Gabor Juhosa9a29ce2009-11-27 12:01:35 +0100595 r = ath9k_hw_fill_cap_info(ah);
596 if (r)
597 return r;
598
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -0700599 r = ath9k_hw_init_macaddr(ah);
600 if (r) {
Joe Perches38002762010-12-02 19:12:36 -0800601 ath_err(common, "Failed to initialize MAC address\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700602 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700603 }
604
Sujith Manoharan45987022013-12-24 10:44:18 +0530605 ath9k_hw_init_hang_checks(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700606
Luis R. Rodriguez211f5852009-10-06 21:19:07 -0400607 common->state = ATH_HW_INITIALIZED;
608
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -0700609 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700610}
611
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400612int ath9k_hw_init(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530613{
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400614 int ret;
615 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530616
Sujith Manoharan77fac462012-09-11 20:09:18 +0530617 /* These are all the AR5008/AR9001/AR9002/AR9003 hardware family of chipsets */
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400618 switch (ah->hw_version.devid) {
619 case AR5416_DEVID_PCI:
620 case AR5416_DEVID_PCIE:
621 case AR5416_AR9100_DEVID:
622 case AR9160_DEVID_PCI:
623 case AR9280_DEVID_PCI:
624 case AR9280_DEVID_PCIE:
625 case AR9285_DEVID_PCIE:
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -0400626 case AR9287_DEVID_PCI:
627 case AR9287_DEVID_PCIE:
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400628 case AR2427_DEVID_PCIE:
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -0400629 case AR9300_DEVID_PCIE:
Vasanthakumar Thiagarajan3050c912010-12-06 04:27:36 -0800630 case AR9300_DEVID_AR9485_PCIE:
Gabor Juhos999a7a82011-06-21 11:23:52 +0200631 case AR9300_DEVID_AR9330:
Vasanthakumar Thiagarajanbca04682011-04-19 19:29:20 +0530632 case AR9300_DEVID_AR9340:
Gabor Juhos2b943a32012-07-03 19:13:34 +0200633 case AR9300_DEVID_QCA955X:
Luis R. Rodriguez5a63ef02011-08-24 15:36:08 -0700634 case AR9300_DEVID_AR9580:
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +0530635 case AR9300_DEVID_AR9462:
Mohammed Shafi Shajakhand4e59792012-08-02 11:58:50 +0530636 case AR9485_DEVID_AR1111:
Sujith Manoharan77fac462012-09-11 20:09:18 +0530637 case AR9300_DEVID_AR9565:
Sujith Manoharane6b1e462013-12-31 08:11:59 +0530638 case AR9300_DEVID_AR953X:
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400639 break;
640 default:
641 if (common->bus_ops->ath_bus_type == ATH_USB)
642 break;
Joe Perches38002762010-12-02 19:12:36 -0800643 ath_err(common, "Hardware device ID 0x%04x not supported\n",
644 ah->hw_version.devid);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400645 return -EOPNOTSUPP;
646 }
Sujithf1dc5602008-10-29 10:16:30 +0530647
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400648 ret = __ath9k_hw_init(ah);
649 if (ret) {
Joe Perches38002762010-12-02 19:12:36 -0800650 ath_err(common,
651 "Unable to initialize hardware; initialization status: %d\n",
652 ret);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400653 return ret;
654 }
Sujithf1dc5602008-10-29 10:16:30 +0530655
Lorenzo Bianconic774d572014-09-16 02:13:09 +0200656 ath_dynack_init(ah);
657
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400658 return 0;
Sujithf1dc5602008-10-29 10:16:30 +0530659}
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400660EXPORT_SYMBOL(ath9k_hw_init);
Sujithf1dc5602008-10-29 10:16:30 +0530661
Sujithcbe61d82009-02-09 13:27:12 +0530662static void ath9k_hw_init_qos(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530663{
Sujith7d0d0df2010-04-16 11:53:57 +0530664 ENABLE_REGWRITE_BUFFER(ah);
665
Sujithf1dc5602008-10-29 10:16:30 +0530666 REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
667 REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
668
669 REG_WRITE(ah, AR_QOS_NO_ACK,
670 SM(2, AR_QOS_NO_ACK_TWO_BIT) |
671 SM(5, AR_QOS_NO_ACK_BIT_OFF) |
672 SM(0, AR_QOS_NO_ACK_BYTE_OFF));
673
674 REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
675 REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
676 REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
677 REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
678 REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
Sujith7d0d0df2010-04-16 11:53:57 +0530679
680 REGWRITE_BUFFER_FLUSH(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530681}
682
Senthil Balasubramanianb84628e2011-04-22 11:32:12 +0530683u32 ar9003_get_pll_sqsum_dvc(struct ath_hw *ah)
Vivek Natarajanb1415812011-01-27 14:45:07 +0530684{
Mohammed Shafi Shajakhanf18e3c62012-06-18 13:13:30 +0530685 struct ath_common *common = ath9k_hw_common(ah);
686 int i = 0;
687
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100688 REG_CLR_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
689 udelay(100);
690 REG_SET_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
691
Mohammed Shafi Shajakhanf18e3c62012-06-18 13:13:30 +0530692 while ((REG_READ(ah, PLL4) & PLL4_MEAS_DONE) == 0) {
693
Vivek Natarajanb1415812011-01-27 14:45:07 +0530694 udelay(100);
Vivek Natarajanb1415812011-01-27 14:45:07 +0530695
Mohammed Shafi Shajakhanf18e3c62012-06-18 13:13:30 +0530696 if (WARN_ON_ONCE(i >= 100)) {
697 ath_err(common, "PLL4 meaurement not done\n");
698 break;
699 }
700
701 i++;
702 }
703
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100704 return (REG_READ(ah, PLL3) & SQSUM_DVC_MASK) >> 3;
Vivek Natarajanb1415812011-01-27 14:45:07 +0530705}
706EXPORT_SYMBOL(ar9003_get_pll_sqsum_dvc);
707
Sujithcbe61d82009-02-09 13:27:12 +0530708static void ath9k_hw_init_pll(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530709 struct ath9k_channel *chan)
710{
Vasanthakumar Thiagarajand09b17f2010-12-06 04:27:44 -0800711 u32 pll;
712
Felix Fietkau5fb9b1b2014-09-29 20:45:42 +0200713 pll = ath9k_hw_compute_pll_control(ah, chan);
714
Sujith Manoharana4a29542012-09-10 09:20:03 +0530715 if (AR_SREV_9485(ah) || AR_SREV_9565(ah)) {
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530716 /* program BB PLL ki and kd value, ki=0x4, kd=0x40 */
717 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
718 AR_CH0_BB_DPLL2_PLL_PWD, 0x1);
719 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
720 AR_CH0_DPLL2_KD, 0x40);
721 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
722 AR_CH0_DPLL2_KI, 0x4);
Vivek Natarajan22983c32011-01-27 14:45:09 +0530723
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530724 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
725 AR_CH0_BB_DPLL1_REFDIV, 0x5);
726 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
727 AR_CH0_BB_DPLL1_NINI, 0x58);
728 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
729 AR_CH0_BB_DPLL1_NFRAC, 0x0);
730
731 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
732 AR_CH0_BB_DPLL2_OUTDIV, 0x1);
733 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
734 AR_CH0_BB_DPLL2_LOCAL_PLL, 0x1);
735 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
736 AR_CH0_BB_DPLL2_EN_NEGTRIG, 0x1);
737
738 /* program BB PLL phase_shift to 0x6 */
739 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
740 AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x6);
741
742 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
743 AR_CH0_BB_DPLL2_PLL_PWD, 0x0);
Vivek Natarajan75e03512011-03-10 11:05:42 +0530744 udelay(1000);
Gabor Juhosa5415d62011-06-21 11:23:29 +0200745 } else if (AR_SREV_9330(ah)) {
746 u32 ddr_dpll2, pll_control2, kd;
747
748 if (ah->is_clk_25mhz) {
749 ddr_dpll2 = 0x18e82f01;
750 pll_control2 = 0xe04a3d;
751 kd = 0x1d;
752 } else {
753 ddr_dpll2 = 0x19e82f01;
754 pll_control2 = 0x886666;
755 kd = 0x3d;
756 }
757
758 /* program DDR PLL ki and kd value */
759 REG_WRITE(ah, AR_CH0_DDR_DPLL2, ddr_dpll2);
760
761 /* program DDR PLL phase_shift */
762 REG_RMW_FIELD(ah, AR_CH0_DDR_DPLL3,
763 AR_CH0_DPLL3_PHASE_SHIFT, 0x1);
764
Felix Fietkau5fb9b1b2014-09-29 20:45:42 +0200765 REG_WRITE(ah, AR_RTC_PLL_CONTROL,
766 pll | AR_RTC_9300_PLL_BYPASS);
Gabor Juhosa5415d62011-06-21 11:23:29 +0200767 udelay(1000);
768
769 /* program refdiv, nint, frac to RTC register */
770 REG_WRITE(ah, AR_RTC_PLL_CONTROL2, pll_control2);
771
772 /* program BB PLL kd and ki value */
773 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KD, kd);
774 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KI, 0x06);
775
776 /* program BB PLL phase_shift */
777 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
778 AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x1);
Sujith Manoharan2c323052013-12-31 08:12:02 +0530779 } else if (AR_SREV_9340(ah) || AR_SREV_9550(ah) || AR_SREV_9531(ah)) {
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530780 u32 regval, pll2_divint, pll2_divfrac, refdiv;
781
Felix Fietkau5fb9b1b2014-09-29 20:45:42 +0200782 REG_WRITE(ah, AR_RTC_PLL_CONTROL,
783 pll | AR_RTC_9300_SOC_PLL_BYPASS);
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530784 udelay(1000);
785
786 REG_SET_BIT(ah, AR_PHY_PLL_MODE, 0x1 << 16);
787 udelay(100);
788
789 if (ah->is_clk_25mhz) {
Sujith Manoharan2c323052013-12-31 08:12:02 +0530790 if (AR_SREV_9531(ah)) {
791 pll2_divint = 0x1c;
792 pll2_divfrac = 0xa3d2;
793 refdiv = 1;
794 } else {
795 pll2_divint = 0x54;
796 pll2_divfrac = 0x1eb85;
797 refdiv = 3;
798 }
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530799 } else {
Gabor Juhosfc05a312012-07-03 19:13:31 +0200800 if (AR_SREV_9340(ah)) {
801 pll2_divint = 88;
802 pll2_divfrac = 0;
803 refdiv = 5;
804 } else {
805 pll2_divint = 0x11;
Rajkumar Manoharan76ac9ed2014-06-24 22:27:40 +0530806 pll2_divfrac =
807 AR_SREV_9531(ah) ? 0x26665 : 0x26666;
Gabor Juhosfc05a312012-07-03 19:13:31 +0200808 refdiv = 1;
809 }
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530810 }
811
812 regval = REG_READ(ah, AR_PHY_PLL_MODE);
Sujith Manoharan2c323052013-12-31 08:12:02 +0530813 if (AR_SREV_9531(ah))
814 regval |= (0x1 << 22);
815 else
816 regval |= (0x1 << 16);
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530817 REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
818 udelay(100);
819
820 REG_WRITE(ah, AR_PHY_PLL_CONTROL, (refdiv << 27) |
821 (pll2_divint << 18) | pll2_divfrac);
822 udelay(100);
823
824 regval = REG_READ(ah, AR_PHY_PLL_MODE);
Gabor Juhosfc05a312012-07-03 19:13:31 +0200825 if (AR_SREV_9340(ah))
Sujith Manoharan2c323052013-12-31 08:12:02 +0530826 regval = (regval & 0x80071fff) |
827 (0x1 << 30) |
828 (0x1 << 13) |
829 (0x4 << 26) |
830 (0x18 << 19);
831 else if (AR_SREV_9531(ah))
832 regval = (regval & 0x01c00fff) |
833 (0x1 << 31) |
834 (0x2 << 29) |
835 (0xa << 25) |
836 (0x1 << 19) |
837 (0x6 << 12);
Gabor Juhosfc05a312012-07-03 19:13:31 +0200838 else
Sujith Manoharan2c323052013-12-31 08:12:02 +0530839 regval = (regval & 0x80071fff) |
840 (0x3 << 30) |
841 (0x1 << 13) |
842 (0x4 << 26) |
843 (0x60 << 19);
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530844 REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
Sujith Manoharan2c323052013-12-31 08:12:02 +0530845
846 if (AR_SREV_9531(ah))
847 REG_WRITE(ah, AR_PHY_PLL_MODE,
848 REG_READ(ah, AR_PHY_PLL_MODE) & 0xffbfffff);
849 else
850 REG_WRITE(ah, AR_PHY_PLL_MODE,
851 REG_READ(ah, AR_PHY_PLL_MODE) & 0xfffeffff);
852
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530853 udelay(1000);
Vivek Natarajan22983c32011-01-27 14:45:09 +0530854 }
Vasanthakumar Thiagarajand09b17f2010-12-06 04:27:44 -0800855
Sujith Manoharan8565f8b2012-09-10 09:20:29 +0530856 if (AR_SREV_9565(ah))
857 pll |= 0x40000;
Gabor Juhosd03a66c2009-01-14 20:17:09 +0100858 REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
Sujithf1dc5602008-10-29 10:16:30 +0530859
Gabor Juhosfc05a312012-07-03 19:13:31 +0200860 if (AR_SREV_9485(ah) || AR_SREV_9340(ah) || AR_SREV_9330(ah) ||
861 AR_SREV_9550(ah))
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530862 udelay(1000);
863
Luis R. Rodriguezc75724d2009-10-19 02:33:34 -0400864 /* Switch the core clock for ar9271 to 117Mhz */
865 if (AR_SREV_9271(ah)) {
Sujith25e2ab12010-03-17 14:25:22 +0530866 udelay(500);
867 REG_WRITE(ah, 0x50040, 0x304);
Luis R. Rodriguezc75724d2009-10-19 02:33:34 -0400868 }
869
Sujithf1dc5602008-10-29 10:16:30 +0530870 udelay(RTC_PLL_SETTLE_DELAY);
871
872 REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530873
Gabor Juhosfc05a312012-07-03 19:13:31 +0200874 if (AR_SREV_9340(ah) || AR_SREV_9550(ah)) {
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530875 if (ah->is_clk_25mhz) {
876 REG_WRITE(ah, AR_RTC_DERIVED_CLK, 0x17c << 1);
877 REG_WRITE(ah, AR_SLP32_MODE, 0x0010f3d7);
878 REG_WRITE(ah, AR_SLP32_INC, 0x0001e7ae);
879 } else {
880 REG_WRITE(ah, AR_RTC_DERIVED_CLK, 0x261 << 1);
881 REG_WRITE(ah, AR_SLP32_MODE, 0x0010f400);
882 REG_WRITE(ah, AR_SLP32_INC, 0x0001e800);
883 }
884 udelay(100);
885 }
Sujithf1dc5602008-10-29 10:16:30 +0530886}
887
Sujithcbe61d82009-02-09 13:27:12 +0530888static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
Colin McCabed97809d2008-12-01 13:38:55 -0800889 enum nl80211_iftype opmode)
Sujithf1dc5602008-10-29 10:16:30 +0530890{
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530891 u32 sync_default = AR_INTR_SYNC_DEFAULT;
Pavel Roskin152d5302010-03-31 18:05:37 -0400892 u32 imr_reg = AR_IMR_TXERR |
Sujithf1dc5602008-10-29 10:16:30 +0530893 AR_IMR_TXURN |
894 AR_IMR_RXERR |
895 AR_IMR_RXORN |
896 AR_IMR_BCNMISC;
897
Sujith Manoharanc90d4f72014-03-17 15:02:47 +0530898 if (AR_SREV_9340(ah) || AR_SREV_9550(ah) || AR_SREV_9531(ah))
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530899 sync_default &= ~AR_INTR_SYNC_HOST1_FATAL;
900
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400901 if (AR_SREV_9300_20_OR_LATER(ah)) {
902 imr_reg |= AR_IMR_RXOK_HP;
903 if (ah->config.rx_intr_mitigation)
904 imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
905 else
906 imr_reg |= AR_IMR_RXOK_LP;
Sujithf1dc5602008-10-29 10:16:30 +0530907
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400908 } else {
909 if (ah->config.rx_intr_mitigation)
910 imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
911 else
912 imr_reg |= AR_IMR_RXOK;
913 }
914
915 if (ah->config.tx_intr_mitigation)
916 imr_reg |= AR_IMR_TXINTM | AR_IMR_TXMINTR;
917 else
918 imr_reg |= AR_IMR_TXOK;
Sujithf1dc5602008-10-29 10:16:30 +0530919
Sujith7d0d0df2010-04-16 11:53:57 +0530920 ENABLE_REGWRITE_BUFFER(ah);
921
Pavel Roskin152d5302010-03-31 18:05:37 -0400922 REG_WRITE(ah, AR_IMR, imr_reg);
Pavel Roskin74bad5c2010-02-23 18:15:27 -0500923 ah->imrs2_reg |= AR_IMR_S2_GTT;
924 REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
Sujithf1dc5602008-10-29 10:16:30 +0530925
926 if (!AR_SREV_9100(ah)) {
927 REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530928 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, sync_default);
Sujithf1dc5602008-10-29 10:16:30 +0530929 REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
930 }
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400931
Sujith7d0d0df2010-04-16 11:53:57 +0530932 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +0530933
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400934 if (AR_SREV_9300_20_OR_LATER(ah)) {
935 REG_WRITE(ah, AR_INTR_PRIO_ASYNC_ENABLE, 0);
936 REG_WRITE(ah, AR_INTR_PRIO_ASYNC_MASK, 0);
937 REG_WRITE(ah, AR_INTR_PRIO_SYNC_ENABLE, 0);
938 REG_WRITE(ah, AR_INTR_PRIO_SYNC_MASK, 0);
939 }
Sujithf1dc5602008-10-29 10:16:30 +0530940}
941
Felix Fietkaub6ba41b2011-07-09 11:12:50 +0700942static void ath9k_hw_set_sifs_time(struct ath_hw *ah, u32 us)
943{
944 u32 val = ath9k_hw_mac_to_clks(ah, us - 2);
945 val = min(val, (u32) 0xFFFF);
946 REG_WRITE(ah, AR_D_GBL_IFS_SIFS, val);
947}
948
Lorenzo Bianconi8e15e092014-09-16 02:13:07 +0200949void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +0530950{
Felix Fietkau0005baf2010-01-15 02:33:40 +0100951 u32 val = ath9k_hw_mac_to_clks(ah, us);
952 val = min(val, (u32) 0xFFFF);
953 REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
Sujithf1dc5602008-10-29 10:16:30 +0530954}
955
Lorenzo Bianconi8e15e092014-09-16 02:13:07 +0200956void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +0530957{
Felix Fietkau0005baf2010-01-15 02:33:40 +0100958 u32 val = ath9k_hw_mac_to_clks(ah, us);
959 val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
960 REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
961}
962
Lorenzo Bianconi8e15e092014-09-16 02:13:07 +0200963void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
Felix Fietkau0005baf2010-01-15 02:33:40 +0100964{
965 u32 val = ath9k_hw_mac_to_clks(ah, us);
966 val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
967 REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
Sujithf1dc5602008-10-29 10:16:30 +0530968}
969
Sujithcbe61d82009-02-09 13:27:12 +0530970static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
Sujithf1dc5602008-10-29 10:16:30 +0530971{
Sujithf1dc5602008-10-29 10:16:30 +0530972 if (tu > 0xFFFF) {
Joe Perchesd2182b62011-12-15 14:55:53 -0800973 ath_dbg(ath9k_hw_common(ah), XMIT, "bad global tx timeout %u\n",
974 tu);
Sujith2660b812009-02-09 13:27:26 +0530975 ah->globaltxtimeout = (u32) -1;
Sujithf1dc5602008-10-29 10:16:30 +0530976 return false;
977 } else {
978 REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
Sujith2660b812009-02-09 13:27:26 +0530979 ah->globaltxtimeout = tu;
Sujithf1dc5602008-10-29 10:16:30 +0530980 return true;
981 }
982}
983
Felix Fietkau0005baf2010-01-15 02:33:40 +0100984void ath9k_hw_init_global_settings(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530985{
Felix Fietkaub6ba41b2011-07-09 11:12:50 +0700986 struct ath_common *common = ath9k_hw_common(ah);
Felix Fietkaub6ba41b2011-07-09 11:12:50 +0700987 const struct ath9k_channel *chan = ah->curchan;
Felix Fietkaue115b7e2012-04-19 21:18:23 +0200988 int acktimeout, ctstimeout, ack_offset = 0;
Felix Fietkaue239d852010-01-15 02:34:58 +0100989 int slottime;
Felix Fietkau0005baf2010-01-15 02:33:40 +0100990 int sifstime;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +0700991 int rx_lat = 0, tx_lat = 0, eifs = 0;
992 u32 reg;
Felix Fietkau0005baf2010-01-15 02:33:40 +0100993
Joe Perchesd2182b62011-12-15 14:55:53 -0800994 ath_dbg(ath9k_hw_common(ah), RESET, "ah->misc_mode 0x%x\n",
Joe Perches226afe62010-12-02 19:12:37 -0800995 ah->misc_mode);
Sujithf1dc5602008-10-29 10:16:30 +0530996
Felix Fietkaub6ba41b2011-07-09 11:12:50 +0700997 if (!chan)
998 return;
999
Sujith2660b812009-02-09 13:27:26 +05301000 if (ah->misc_mode != 0)
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001001 REG_SET_BIT(ah, AR_PCU_MISC, ah->misc_mode);
Felix Fietkau0005baf2010-01-15 02:33:40 +01001002
Rajkumar Manoharan81a91d52011-08-31 10:47:30 +05301003 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
1004 rx_lat = 41;
1005 else
1006 rx_lat = 37;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001007 tx_lat = 54;
1008
Felix Fietkaue88e4862012-04-19 21:18:22 +02001009 if (IS_CHAN_5GHZ(chan))
1010 sifstime = 16;
1011 else
1012 sifstime = 10;
1013
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001014 if (IS_CHAN_HALF_RATE(chan)) {
1015 eifs = 175;
1016 rx_lat *= 2;
1017 tx_lat *= 2;
1018 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
1019 tx_lat += 11;
1020
Simon Wunderlich92367fe72013-08-14 08:01:30 +02001021 sifstime = 32;
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001022 ack_offset = 16;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001023 slottime = 13;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001024 } else if (IS_CHAN_QUARTER_RATE(chan)) {
1025 eifs = 340;
Rajkumar Manoharan81a91d52011-08-31 10:47:30 +05301026 rx_lat = (rx_lat * 4) - 1;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001027 tx_lat *= 4;
1028 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
1029 tx_lat += 22;
1030
Simon Wunderlich92367fe72013-08-14 08:01:30 +02001031 sifstime = 64;
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001032 ack_offset = 32;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001033 slottime = 21;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001034 } else {
Rajkumar Manoharana7be0392011-08-27 12:13:21 +05301035 if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah)) {
1036 eifs = AR_D_GBL_IFS_EIFS_ASYNC_FIFO;
1037 reg = AR_USEC_ASYNC_FIFO;
1038 } else {
1039 eifs = REG_READ(ah, AR_D_GBL_IFS_EIFS)/
1040 common->clockrate;
1041 reg = REG_READ(ah, AR_USEC);
1042 }
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001043 rx_lat = MS(reg, AR_USEC_RX_LAT);
1044 tx_lat = MS(reg, AR_USEC_TX_LAT);
1045
1046 slottime = ah->slottime;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001047 }
Felix Fietkau0005baf2010-01-15 02:33:40 +01001048
Felix Fietkaue239d852010-01-15 02:34:58 +01001049 /* As defined by IEEE 802.11-2007 17.3.8.6 */
Mathias Kretschmerf77f8232013-04-22 22:34:41 +02001050 slottime += 3 * ah->coverage_class;
1051 acktimeout = slottime + sifstime + ack_offset;
Felix Fietkauadb50662011-08-28 01:52:10 +02001052 ctstimeout = acktimeout;
Felix Fietkau42c45682010-02-11 18:07:19 +01001053
1054 /*
1055 * Workaround for early ACK timeouts, add an offset to match the
Felix Fietkau55a2bb42012-02-05 21:15:18 +01001056 * initval's 64us ack timeout value. Use 48us for the CTS timeout.
Felix Fietkau42c45682010-02-11 18:07:19 +01001057 * This was initially only meant to work around an issue with delayed
1058 * BA frames in some implementations, but it has been found to fix ACK
1059 * timeout issues in other cases as well.
1060 */
Felix Fietkaue4744ec2013-10-11 23:31:01 +02001061 if (IS_CHAN_2GHZ(chan) &&
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001062 !IS_CHAN_HALF_RATE(chan) && !IS_CHAN_QUARTER_RATE(chan)) {
Felix Fietkau42c45682010-02-11 18:07:19 +01001063 acktimeout += 64 - sifstime - ah->slottime;
Felix Fietkau55a2bb42012-02-05 21:15:18 +01001064 ctstimeout += 48 - sifstime - ah->slottime;
1065 }
1066
Lorenzo Bianconi7aefa8a2014-09-16 02:13:11 +02001067 if (ah->dynack.enabled) {
1068 acktimeout = ah->dynack.ackto;
1069 ctstimeout = acktimeout;
1070 slottime = (acktimeout - 3) / 2;
1071 } else {
1072 ah->dynack.ackto = acktimeout;
1073 }
1074
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001075 ath9k_hw_set_sifs_time(ah, sifstime);
1076 ath9k_hw_setslottime(ah, slottime);
Felix Fietkau0005baf2010-01-15 02:33:40 +01001077 ath9k_hw_set_ack_timeout(ah, acktimeout);
Felix Fietkauadb50662011-08-28 01:52:10 +02001078 ath9k_hw_set_cts_timeout(ah, ctstimeout);
Sujith2660b812009-02-09 13:27:26 +05301079 if (ah->globaltxtimeout != (u32) -1)
1080 ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001081
1082 REG_WRITE(ah, AR_D_GBL_IFS_EIFS, ath9k_hw_mac_to_clks(ah, eifs));
1083 REG_RMW(ah, AR_USEC,
1084 (common->clockrate - 1) |
1085 SM(rx_lat, AR_USEC_RX_LAT) |
1086 SM(tx_lat, AR_USEC_TX_LAT),
1087 AR_USEC_TX_LAT | AR_USEC_RX_LAT | AR_USEC_USEC);
1088
Sujithf1dc5602008-10-29 10:16:30 +05301089}
Felix Fietkau0005baf2010-01-15 02:33:40 +01001090EXPORT_SYMBOL(ath9k_hw_init_global_settings);
Sujithf1dc5602008-10-29 10:16:30 +05301091
Sujith285f2dd2010-01-08 10:36:07 +05301092void ath9k_hw_deinit(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001093{
Luis R. Rodriguez211f5852009-10-06 21:19:07 -04001094 struct ath_common *common = ath9k_hw_common(ah);
1095
Sujith736b3a22010-03-17 14:25:24 +05301096 if (common->state < ATH_HW_INITIALIZED)
Felix Fietkauc1b976d2012-12-12 13:14:23 +01001097 return;
Luis R. Rodriguez211f5852009-10-06 21:19:07 -04001098
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001099 ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001100}
Sujith285f2dd2010-01-08 10:36:07 +05301101EXPORT_SYMBOL(ath9k_hw_deinit);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001102
Sujithf1dc5602008-10-29 10:16:30 +05301103/*******/
1104/* INI */
1105/*******/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001106
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001107u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan)
Bob Copeland3a702e42009-03-30 22:30:29 -04001108{
1109 u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);
1110
Felix Fietkau6b21fd22013-10-11 23:30:56 +02001111 if (IS_CHAN_2GHZ(chan))
Bob Copeland3a702e42009-03-30 22:30:29 -04001112 ctl |= CTL_11G;
1113 else
1114 ctl |= CTL_11A;
1115
1116 return ctl;
1117}
1118
Sujithf1dc5602008-10-29 10:16:30 +05301119/****************************************/
1120/* Reset and Channel Switching Routines */
1121/****************************************/
1122
Sujithcbe61d82009-02-09 13:27:12 +05301123static inline void ath9k_hw_set_dma(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301124{
Felix Fietkau57b32222010-04-15 17:39:22 -04001125 struct ath_common *common = ath9k_hw_common(ah);
Felix Fietkau86c157b2013-05-23 12:20:56 +02001126 int txbuf_size;
Sujithf1dc5602008-10-29 10:16:30 +05301127
Sujith7d0d0df2010-04-16 11:53:57 +05301128 ENABLE_REGWRITE_BUFFER(ah);
1129
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001130 /*
1131 * set AHB_MODE not to do cacheline prefetches
1132 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001133 if (!AR_SREV_9300_20_OR_LATER(ah))
1134 REG_SET_BIT(ah, AR_AHB_MODE, AR_AHB_PREFETCH_RD_EN);
Sujithf1dc5602008-10-29 10:16:30 +05301135
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001136 /*
1137 * let mac dma reads be in 128 byte chunks
1138 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001139 REG_RMW(ah, AR_TXCFG, AR_TXCFG_DMASZ_128B, AR_TXCFG_DMASZ_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05301140
Sujith7d0d0df2010-04-16 11:53:57 +05301141 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301142
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001143 /*
1144 * Restore TX Trigger Level to its pre-reset value.
1145 * The initial value depends on whether aggregation is enabled, and is
1146 * adjusted whenever underruns are detected.
1147 */
Felix Fietkau57b32222010-04-15 17:39:22 -04001148 if (!AR_SREV_9300_20_OR_LATER(ah))
1149 REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
Sujithf1dc5602008-10-29 10:16:30 +05301150
Sujith7d0d0df2010-04-16 11:53:57 +05301151 ENABLE_REGWRITE_BUFFER(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301152
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001153 /*
1154 * let mac dma writes be in 128 byte chunks
1155 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001156 REG_RMW(ah, AR_RXCFG, AR_RXCFG_DMASZ_128B, AR_RXCFG_DMASZ_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05301157
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001158 /*
1159 * Setup receive FIFO threshold to hold off TX activities
1160 */
Sujithf1dc5602008-10-29 10:16:30 +05301161 REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);
1162
Felix Fietkau57b32222010-04-15 17:39:22 -04001163 if (AR_SREV_9300_20_OR_LATER(ah)) {
1164 REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_HP, 0x1);
1165 REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_LP, 0x1);
1166
1167 ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize -
1168 ah->caps.rx_status_len);
1169 }
1170
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001171 /*
1172 * reduce the number of usable entries in PCU TXBUF to avoid
1173 * wrap around issues.
1174 */
Sujithf1dc5602008-10-29 10:16:30 +05301175 if (AR_SREV_9285(ah)) {
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001176 /* For AR9285 the number of Fifos are reduced to half.
1177 * So set the usable tx buf size also to half to
1178 * avoid data/delimiter underruns
1179 */
Felix Fietkau86c157b2013-05-23 12:20:56 +02001180 txbuf_size = AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE;
1181 } else if (AR_SREV_9340_13_OR_LATER(ah)) {
1182 /* Uses fewer entries for AR934x v1.3+ to prevent rx overruns */
1183 txbuf_size = AR_9340_PCU_TXBUF_CTRL_USABLE_SIZE;
1184 } else {
1185 txbuf_size = AR_PCU_TXBUF_CTRL_USABLE_SIZE;
Sujithf1dc5602008-10-29 10:16:30 +05301186 }
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -04001187
Felix Fietkau86c157b2013-05-23 12:20:56 +02001188 if (!AR_SREV_9271(ah))
1189 REG_WRITE(ah, AR_PCU_TXBUF_CTRL, txbuf_size);
1190
Sujith7d0d0df2010-04-16 11:53:57 +05301191 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301192
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -04001193 if (AR_SREV_9300_20_OR_LATER(ah))
1194 ath9k_hw_reset_txstatus_ring(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301195}
1196
Sujithcbe61d82009-02-09 13:27:12 +05301197static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
Sujithf1dc5602008-10-29 10:16:30 +05301198{
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001199 u32 mask = AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC;
1200 u32 set = AR_STA_ID1_KSRCH_MODE;
Sujithf1dc5602008-10-29 10:16:30 +05301201
Sujithf1dc5602008-10-29 10:16:30 +05301202 switch (opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -08001203 case NL80211_IFTYPE_ADHOC:
Felix Fietkau83322eb2014-09-27 22:49:44 +02001204 if (!AR_SREV_9340_13(ah)) {
1205 set |= AR_STA_ID1_ADHOC;
1206 REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1207 break;
1208 }
1209 /* fall through */
Thomas Pedersen2664d662013-05-08 10:16:48 -07001210 case NL80211_IFTYPE_MESH_POINT:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001211 case NL80211_IFTYPE_AP:
1212 set |= AR_STA_ID1_STA_AP;
1213 /* fall through */
Colin McCabed97809d2008-12-01 13:38:55 -08001214 case NL80211_IFTYPE_STATION:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001215 REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
Sujithf1dc5602008-10-29 10:16:30 +05301216 break;
Rajkumar Manoharan5f841b42010-10-27 18:31:15 +05301217 default:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001218 if (!ah->is_monitoring)
1219 set = 0;
Rajkumar Manoharan5f841b42010-10-27 18:31:15 +05301220 break;
Sujithf1dc5602008-10-29 10:16:30 +05301221 }
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001222 REG_RMW(ah, AR_STA_ID1, set, mask);
Sujithf1dc5602008-10-29 10:16:30 +05301223}
1224
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001225void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
1226 u32 *coef_mantissa, u32 *coef_exponent)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001227{
1228 u32 coef_exp, coef_man;
1229
1230 for (coef_exp = 31; coef_exp > 0; coef_exp--)
1231 if ((coef_scaled >> coef_exp) & 0x1)
1232 break;
1233
1234 coef_exp = 14 - (coef_exp - COEF_SCALE_S);
1235
1236 coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));
1237
1238 *coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
1239 *coef_exponent = coef_exp - 16;
1240}
1241
Sujith Manoharand7df7a52013-12-18 09:53:27 +05301242/* AR9330 WAR:
1243 * call external reset function to reset WMAC if:
1244 * - doing a cold reset
1245 * - we have pending frames in the TX queues.
1246 */
1247static bool ath9k_hw_ar9330_reset_war(struct ath_hw *ah, int type)
1248{
1249 int i, npend = 0;
1250
1251 for (i = 0; i < AR_NUM_QCU; i++) {
1252 npend = ath9k_hw_numtxpending(ah, i);
1253 if (npend)
1254 break;
1255 }
1256
1257 if (ah->external_reset &&
1258 (npend || type == ATH9K_RESET_COLD)) {
1259 int reset_err = 0;
1260
1261 ath_dbg(ath9k_hw_common(ah), RESET,
1262 "reset MAC via external reset\n");
1263
1264 reset_err = ah->external_reset();
1265 if (reset_err) {
1266 ath_err(ath9k_hw_common(ah),
1267 "External reset failed, err=%d\n",
1268 reset_err);
1269 return false;
1270 }
1271
1272 REG_WRITE(ah, AR_RTC_RESET, 1);
1273 }
1274
1275 return true;
1276}
1277
Sujithcbe61d82009-02-09 13:27:12 +05301278static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
Sujithf1dc5602008-10-29 10:16:30 +05301279{
1280 u32 rst_flags;
1281 u32 tmpReg;
1282
Sujith70768492009-02-16 13:23:12 +05301283 if (AR_SREV_9100(ah)) {
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001284 REG_RMW_FIELD(ah, AR_RTC_DERIVED_CLK,
1285 AR_RTC_DERIVED_CLK_PERIOD, 1);
Sujith70768492009-02-16 13:23:12 +05301286 (void)REG_READ(ah, AR_RTC_DERIVED_CLK);
1287 }
1288
Sujith7d0d0df2010-04-16 11:53:57 +05301289 ENABLE_REGWRITE_BUFFER(ah);
1290
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001291 if (AR_SREV_9300_20_OR_LATER(ah)) {
1292 REG_WRITE(ah, AR_WA, ah->WARegVal);
1293 udelay(10);
1294 }
1295
Sujithf1dc5602008-10-29 10:16:30 +05301296 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1297 AR_RTC_FORCE_WAKE_ON_INT);
1298
1299 if (AR_SREV_9100(ah)) {
1300 rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
1301 AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
1302 } else {
1303 tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
Felix Fietkaua37a9912013-05-23 12:20:55 +02001304 if (AR_SREV_9340(ah))
1305 tmpReg &= AR9340_INTR_SYNC_LOCAL_TIMEOUT;
1306 else
1307 tmpReg &= AR_INTR_SYNC_LOCAL_TIMEOUT |
1308 AR_INTR_SYNC_RADM_CPL_TIMEOUT;
1309
1310 if (tmpReg) {
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001311 u32 val;
Sujithf1dc5602008-10-29 10:16:30 +05301312 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001313
1314 val = AR_RC_HOSTIF;
1315 if (!AR_SREV_9300_20_OR_LATER(ah))
1316 val |= AR_RC_AHB;
1317 REG_WRITE(ah, AR_RC, val);
1318
1319 } else if (!AR_SREV_9300_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05301320 REG_WRITE(ah, AR_RC, AR_RC_AHB);
Sujithf1dc5602008-10-29 10:16:30 +05301321
1322 rst_flags = AR_RTC_RC_MAC_WARM;
1323 if (type == ATH9K_RESET_COLD)
1324 rst_flags |= AR_RTC_RC_MAC_COLD;
1325 }
1326
Gabor Juhos7d95847c2011-06-21 11:23:51 +02001327 if (AR_SREV_9330(ah)) {
Sujith Manoharand7df7a52013-12-18 09:53:27 +05301328 if (!ath9k_hw_ar9330_reset_war(ah, type))
1329 return false;
Gabor Juhos7d95847c2011-06-21 11:23:51 +02001330 }
1331
Rajkumar Manoharan38634952012-06-11 12:19:32 +05301332 if (ath9k_hw_mci_is_enabled(ah))
Rajkumar Manoharan506847a2012-06-12 20:18:16 +05301333 ar9003_mci_check_gpm_offset(ah);
Rajkumar Manoharan38634952012-06-11 12:19:32 +05301334
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001335 REG_WRITE(ah, AR_RTC_RC, rst_flags);
Sujith7d0d0df2010-04-16 11:53:57 +05301336
1337 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301338
Sujith Manoharan4dc78c432013-12-18 09:53:26 +05301339 if (AR_SREV_9300_20_OR_LATER(ah))
1340 udelay(50);
1341 else if (AR_SREV_9100(ah))
Sujith Manoharan3683a072014-02-04 08:37:52 +05301342 mdelay(10);
Sujith Manoharan4dc78c432013-12-18 09:53:26 +05301343 else
1344 udelay(100);
Sujithf1dc5602008-10-29 10:16:30 +05301345
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001346 REG_WRITE(ah, AR_RTC_RC, 0);
Sujith0caa7b12009-02-16 13:23:20 +05301347 if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001348 ath_dbg(ath9k_hw_common(ah), RESET, "RTC stuck in MAC reset\n");
Sujithf1dc5602008-10-29 10:16:30 +05301349 return false;
1350 }
1351
1352 if (!AR_SREV_9100(ah))
1353 REG_WRITE(ah, AR_RC, 0);
1354
Sujithf1dc5602008-10-29 10:16:30 +05301355 if (AR_SREV_9100(ah))
1356 udelay(50);
1357
1358 return true;
1359}
1360
Sujithcbe61d82009-02-09 13:27:12 +05301361static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301362{
Sujith7d0d0df2010-04-16 11:53:57 +05301363 ENABLE_REGWRITE_BUFFER(ah);
1364
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001365 if (AR_SREV_9300_20_OR_LATER(ah)) {
1366 REG_WRITE(ah, AR_WA, ah->WARegVal);
1367 udelay(10);
1368 }
1369
Sujithf1dc5602008-10-29 10:16:30 +05301370 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1371 AR_RTC_FORCE_WAKE_ON_INT);
1372
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001373 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301374 REG_WRITE(ah, AR_RC, AR_RC_AHB);
1375
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001376 REG_WRITE(ah, AR_RTC_RESET, 0);
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301377
Sujith7d0d0df2010-04-16 11:53:57 +05301378 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301379
Sujith Manoharanafe36532013-12-18 09:53:25 +05301380 udelay(2);
Senthil Balasubramanian84e21692010-04-15 17:38:30 -04001381
1382 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301383 REG_WRITE(ah, AR_RC, 0);
1384
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001385 REG_WRITE(ah, AR_RTC_RESET, 1);
Sujithf1dc5602008-10-29 10:16:30 +05301386
1387 if (!ath9k_hw_wait(ah,
1388 AR_RTC_STATUS,
1389 AR_RTC_STATUS_M,
Sujith0caa7b12009-02-16 13:23:20 +05301390 AR_RTC_STATUS_ON,
1391 AH_WAIT_TIMEOUT)) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001392 ath_dbg(ath9k_hw_common(ah), RESET, "RTC not waking up\n");
Sujithf1dc5602008-10-29 10:16:30 +05301393 return false;
1394 }
1395
Sujithf1dc5602008-10-29 10:16:30 +05301396 return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
1397}
1398
Sujithcbe61d82009-02-09 13:27:12 +05301399static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
Sujithf1dc5602008-10-29 10:16:30 +05301400{
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301401 bool ret = false;
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05301402
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001403 if (AR_SREV_9300_20_OR_LATER(ah)) {
1404 REG_WRITE(ah, AR_WA, ah->WARegVal);
1405 udelay(10);
1406 }
1407
Sujithf1dc5602008-10-29 10:16:30 +05301408 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
1409 AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);
1410
Felix Fietkauceb26a62012-10-03 21:07:51 +02001411 if (!ah->reset_power_on)
1412 type = ATH9K_RESET_POWER_ON;
1413
Sujithf1dc5602008-10-29 10:16:30 +05301414 switch (type) {
1415 case ATH9K_RESET_POWER_ON:
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301416 ret = ath9k_hw_set_reset_power_on(ah);
Sujith Manoharanda8fb122012-11-17 21:20:50 +05301417 if (ret)
Felix Fietkauceb26a62012-10-03 21:07:51 +02001418 ah->reset_power_on = true;
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301419 break;
Sujithf1dc5602008-10-29 10:16:30 +05301420 case ATH9K_RESET_WARM:
1421 case ATH9K_RESET_COLD:
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301422 ret = ath9k_hw_set_reset(ah, type);
1423 break;
Sujithf1dc5602008-10-29 10:16:30 +05301424 default:
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301425 break;
Sujithf1dc5602008-10-29 10:16:30 +05301426 }
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301427
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301428 return ret;
Sujithf1dc5602008-10-29 10:16:30 +05301429}
1430
Sujithcbe61d82009-02-09 13:27:12 +05301431static bool ath9k_hw_chip_reset(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301432 struct ath9k_channel *chan)
1433{
Felix Fietkau9c083af2012-03-03 15:17:02 +01001434 int reset_type = ATH9K_RESET_WARM;
1435
1436 if (AR_SREV_9280(ah)) {
1437 if (ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
1438 reset_type = ATH9K_RESET_POWER_ON;
1439 else
1440 reset_type = ATH9K_RESET_COLD;
Felix Fietkau3412f2f02013-02-25 20:51:07 +01001441 } else if (ah->chip_fullsleep || REG_READ(ah, AR_Q_TXE) ||
1442 (REG_READ(ah, AR_CR) & AR_CR_RXE))
1443 reset_type = ATH9K_RESET_COLD;
Felix Fietkau9c083af2012-03-03 15:17:02 +01001444
1445 if (!ath9k_hw_set_reset_reg(ah, reset_type))
Sujithf1dc5602008-10-29 10:16:30 +05301446 return false;
1447
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001448 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Sujithf1dc5602008-10-29 10:16:30 +05301449 return false;
1450
Sujith2660b812009-02-09 13:27:26 +05301451 ah->chip_fullsleep = false;
Felix Fietkaubfc441a2012-05-24 14:32:22 +02001452
1453 if (AR_SREV_9330(ah))
1454 ar9003_hw_internal_regulator_apply(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301455 ath9k_hw_init_pll(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301456
1457 return true;
1458}
1459
Sujithcbe61d82009-02-09 13:27:12 +05301460static bool ath9k_hw_channel_change(struct ath_hw *ah,
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001461 struct ath9k_channel *chan)
Sujithf1dc5602008-10-29 10:16:30 +05301462{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001463 struct ath_common *common = ath9k_hw_common(ah);
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301464 struct ath9k_hw_capabilities *pCap = &ah->caps;
1465 bool band_switch = false, mode_diff = false;
Sujith Manoharan70e89a72013-07-16 12:03:22 +05301466 u8 ini_reloaded = 0;
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001467 u32 qnum;
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001468 int r;
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301469
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301470 if (pCap->hw_caps & ATH9K_HW_CAP_FCC_BAND_SWITCH) {
Felix Fietkauaf02efb2013-11-18 20:14:44 +01001471 u32 flags_diff = chan->channelFlags ^ ah->curchan->channelFlags;
1472 band_switch = !!(flags_diff & CHANNEL_5GHZ);
1473 mode_diff = !!(flags_diff & ~CHANNEL_HT);
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301474 }
Sujithf1dc5602008-10-29 10:16:30 +05301475
1476 for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
1477 if (ath9k_hw_numtxpending(ah, qnum)) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001478 ath_dbg(common, QUEUE,
Joe Perches226afe62010-12-02 19:12:37 -08001479 "Transmit frames pending on queue %d\n", qnum);
Sujithf1dc5602008-10-29 10:16:30 +05301480 return false;
1481 }
1482 }
1483
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001484 if (!ath9k_hw_rfbus_req(ah)) {
Joe Perches38002762010-12-02 19:12:36 -08001485 ath_err(common, "Could not kill baseband RX\n");
Sujithf1dc5602008-10-29 10:16:30 +05301486 return false;
1487 }
1488
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301489 if (band_switch || mode_diff) {
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301490 ath9k_hw_mark_phy_inactive(ah);
1491 udelay(5);
1492
Sujith Manoharan5f35c0f2013-07-16 12:03:20 +05301493 if (band_switch)
1494 ath9k_hw_init_pll(ah, chan);
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301495
1496 if (ath9k_hw_fast_chan_change(ah, chan, &ini_reloaded)) {
1497 ath_err(common, "Failed to do fast channel change\n");
1498 return false;
1499 }
1500 }
1501
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001502 ath9k_hw_set_channel_regs(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301503
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001504 r = ath9k_hw_rf_set_freq(ah, chan);
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001505 if (r) {
Joe Perches38002762010-12-02 19:12:36 -08001506 ath_err(common, "Failed to set channel\n");
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001507 return false;
Sujithf1dc5602008-10-29 10:16:30 +05301508 }
Felix Fietkaudfdac8a2010-10-08 22:13:51 +02001509 ath9k_hw_set_clockrate(ah);
Gabor Juhos64ea57d2012-04-15 20:38:05 +02001510 ath9k_hw_apply_txpower(ah, chan, false);
Sujithf1dc5602008-10-29 10:16:30 +05301511
Felix Fietkau81c507a2013-10-11 23:30:55 +02001512 ath9k_hw_set_delta_slope(ah, chan);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001513 ath9k_hw_spur_mitigate_freq(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301514
Sujith Manoharan70e89a72013-07-16 12:03:22 +05301515 if (band_switch || ini_reloaded)
1516 ah->eep_ops->set_board_values(ah, chan);
1517
1518 ath9k_hw_init_bb(ah, chan);
1519 ath9k_hw_rfbus_done(ah);
1520
1521 if (band_switch || ini_reloaded) {
Rajkumar Manoharana126ff52011-10-13 11:00:42 +05301522 ah->ah_flags |= AH_FASTCC;
Sujith Manoharan70e89a72013-07-16 12:03:22 +05301523 ath9k_hw_init_cal(ah, chan);
Rajkumar Manoharana126ff52011-10-13 11:00:42 +05301524 ah->ah_flags &= ~AH_FASTCC;
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301525 }
1526
Sujithf1dc5602008-10-29 10:16:30 +05301527 return true;
1528}
1529
Felix Fietkau691680b2011-03-19 13:55:38 +01001530static void ath9k_hw_apply_gpio_override(struct ath_hw *ah)
1531{
1532 u32 gpio_mask = ah->gpio_mask;
1533 int i;
1534
1535 for (i = 0; gpio_mask; i++, gpio_mask >>= 1) {
1536 if (!(gpio_mask & 1))
1537 continue;
1538
1539 ath9k_hw_cfg_output(ah, i, AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
1540 ath9k_hw_set_gpio(ah, i, !!(ah->gpio_val & BIT(i)));
1541 }
1542}
1543
Sujith Manoharan1e516ca2013-09-11 21:30:27 +05301544void ath9k_hw_check_nav(struct ath_hw *ah)
1545{
1546 struct ath_common *common = ath9k_hw_common(ah);
1547 u32 val;
1548
1549 val = REG_READ(ah, AR_NAV);
1550 if (val != 0xdeadbeef && val > 0x7fff) {
1551 ath_dbg(common, BSTUCK, "Abnormal NAV: 0x%x\n", val);
1552 REG_WRITE(ah, AR_NAV, 0);
1553 }
1554}
1555EXPORT_SYMBOL(ath9k_hw_check_nav);
1556
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001557bool ath9k_hw_check_alive(struct ath_hw *ah)
Johannes Berg3b319aa2009-06-13 14:50:26 +05301558{
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001559 int count = 50;
Felix Fietkaud31a36a2014-02-24 22:26:05 +01001560 u32 reg, last_val;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301561
Rajkumar Manoharan01e18912012-03-15 05:34:27 +05301562 if (AR_SREV_9300(ah))
1563 return !ath9k_hw_detect_mac_hang(ah);
1564
Felix Fietkaue17f83e2010-09-22 12:34:53 +02001565 if (AR_SREV_9285_12_OR_LATER(ah))
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001566 return true;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301567
Felix Fietkaud31a36a2014-02-24 22:26:05 +01001568 last_val = REG_READ(ah, AR_OBS_BUS_1);
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001569 do {
1570 reg = REG_READ(ah, AR_OBS_BUS_1);
Felix Fietkaud31a36a2014-02-24 22:26:05 +01001571 if (reg != last_val)
1572 return true;
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001573
Felix Fietkau105ff412014-03-09 09:51:16 +01001574 udelay(1);
Felix Fietkaud31a36a2014-02-24 22:26:05 +01001575 last_val = reg;
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001576 if ((reg & 0x7E7FFFEF) == 0x00702400)
1577 continue;
1578
1579 switch (reg & 0x7E000B00) {
1580 case 0x1E000000:
1581 case 0x52000B00:
1582 case 0x18000B00:
1583 continue;
1584 default:
1585 return true;
1586 }
1587 } while (count-- > 0);
1588
1589 return false;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301590}
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001591EXPORT_SYMBOL(ath9k_hw_check_alive);
Johannes Berg3b319aa2009-06-13 14:50:26 +05301592
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301593static void ath9k_hw_init_mfp(struct ath_hw *ah)
1594{
1595 /* Setup MFP options for CCMP */
1596 if (AR_SREV_9280_20_OR_LATER(ah)) {
1597 /* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
1598 * frames when constructing CCMP AAD. */
1599 REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
1600 0xc7ff);
Chun-Yeow Yeoh60fc4962014-11-16 03:05:41 +08001601 if (AR_SREV_9271(ah) || AR_DEVID_7010(ah))
1602 ah->sw_mgmt_crypto_tx = true;
1603 else
1604 ah->sw_mgmt_crypto_tx = false;
Chun-Yeow Yeohe6510b12014-11-16 03:05:40 +08001605 ah->sw_mgmt_crypto_rx = false;
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301606 } else if (AR_SREV_9160_10_OR_LATER(ah)) {
1607 /* Disable hardware crypto for management frames */
1608 REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
1609 AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
1610 REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
1611 AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
Chun-Yeow Yeohe6510b12014-11-16 03:05:40 +08001612 ah->sw_mgmt_crypto_tx = true;
1613 ah->sw_mgmt_crypto_rx = true;
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301614 } else {
Chun-Yeow Yeohe6510b12014-11-16 03:05:40 +08001615 ah->sw_mgmt_crypto_tx = true;
1616 ah->sw_mgmt_crypto_rx = true;
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301617 }
1618}
1619
1620static void ath9k_hw_reset_opmode(struct ath_hw *ah,
1621 u32 macStaId1, u32 saveDefAntenna)
1622{
1623 struct ath_common *common = ath9k_hw_common(ah);
1624
1625 ENABLE_REGWRITE_BUFFER(ah);
1626
Felix Fietkauecbbed32013-04-16 12:51:56 +02001627 REG_RMW(ah, AR_STA_ID1, macStaId1
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301628 | AR_STA_ID1_RTS_USE_DEF
Felix Fietkauecbbed32013-04-16 12:51:56 +02001629 | ah->sta_id1_defaults,
1630 ~AR_STA_ID1_SADH_MASK);
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301631 ath_hw_setbssidmask(common);
1632 REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);
1633 ath9k_hw_write_associd(ah);
1634 REG_WRITE(ah, AR_ISR, ~0);
1635 REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);
1636
1637 REGWRITE_BUFFER_FLUSH(ah);
1638
1639 ath9k_hw_set_operating_mode(ah, ah->opmode);
1640}
1641
1642static void ath9k_hw_init_queues(struct ath_hw *ah)
1643{
1644 int i;
1645
1646 ENABLE_REGWRITE_BUFFER(ah);
1647
1648 for (i = 0; i < AR_NUM_DCU; i++)
1649 REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);
1650
1651 REGWRITE_BUFFER_FLUSH(ah);
1652
1653 ah->intr_txqs = 0;
1654 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
1655 ath9k_hw_resettxqueue(ah, i);
1656}
1657
1658/*
1659 * For big endian systems turn on swapping for descriptors
1660 */
1661static void ath9k_hw_init_desc(struct ath_hw *ah)
1662{
1663 struct ath_common *common = ath9k_hw_common(ah);
1664
1665 if (AR_SREV_9100(ah)) {
1666 u32 mask;
1667 mask = REG_READ(ah, AR_CFG);
1668 if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
1669 ath_dbg(common, RESET, "CFG Byte Swap Set 0x%x\n",
1670 mask);
1671 } else {
1672 mask = INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
1673 REG_WRITE(ah, AR_CFG, mask);
1674 ath_dbg(common, RESET, "Setting CFG 0x%x\n",
1675 REG_READ(ah, AR_CFG));
1676 }
1677 } else {
1678 if (common->bus_ops->ath_bus_type == ATH_USB) {
1679 /* Configure AR9271 target WLAN */
1680 if (AR_SREV_9271(ah))
1681 REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
1682 else
1683 REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
1684 }
1685#ifdef __BIG_ENDIAN
1686 else if (AR_SREV_9330(ah) || AR_SREV_9340(ah) ||
Sujith Manoharan2c323052013-12-31 08:12:02 +05301687 AR_SREV_9550(ah) || AR_SREV_9531(ah))
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301688 REG_RMW(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB, 0);
1689 else
1690 REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
1691#endif
1692 }
1693}
1694
Sujith Manoharancaed6572012-03-14 14:40:46 +05301695/*
1696 * Fast channel change:
1697 * (Change synthesizer based on channel freq without resetting chip)
Sujith Manoharancaed6572012-03-14 14:40:46 +05301698 */
1699static int ath9k_hw_do_fastcc(struct ath_hw *ah, struct ath9k_channel *chan)
1700{
1701 struct ath_common *common = ath9k_hw_common(ah);
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301702 struct ath9k_hw_capabilities *pCap = &ah->caps;
Sujith Manoharancaed6572012-03-14 14:40:46 +05301703 int ret;
1704
1705 if (AR_SREV_9280(ah) && common->bus_ops->ath_bus_type == ATH_PCI)
1706 goto fail;
1707
1708 if (ah->chip_fullsleep)
1709 goto fail;
1710
1711 if (!ah->curchan)
1712 goto fail;
1713
1714 if (chan->channel == ah->curchan->channel)
1715 goto fail;
1716
Felix Fietkaufeb7bc92012-04-19 21:18:28 +02001717 if ((ah->curchan->channelFlags | chan->channelFlags) &
1718 (CHANNEL_HALF | CHANNEL_QUARTER))
1719 goto fail;
1720
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301721 /*
Felix Fietkau6b21fd22013-10-11 23:30:56 +02001722 * If cross-band fcc is not supoprted, bail out if channelFlags differ.
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301723 */
Felix Fietkau6b21fd22013-10-11 23:30:56 +02001724 if (!(pCap->hw_caps & ATH9K_HW_CAP_FCC_BAND_SWITCH) &&
Felix Fietkauaf02efb2013-11-18 20:14:44 +01001725 ((chan->channelFlags ^ ah->curchan->channelFlags) & ~CHANNEL_HT))
Felix Fietkau6b21fd22013-10-11 23:30:56 +02001726 goto fail;
Sujith Manoharancaed6572012-03-14 14:40:46 +05301727
1728 if (!ath9k_hw_check_alive(ah))
1729 goto fail;
1730
1731 /*
1732 * For AR9462, make sure that calibration data for
1733 * re-using are present.
1734 */
Sujith Manoharan8a905552012-05-04 13:23:59 +05301735 if (AR_SREV_9462(ah) && (ah->caldata &&
Sujith Manoharan4b9b42b2013-09-11 16:36:31 +05301736 (!test_bit(TXIQCAL_DONE, &ah->caldata->cal_flags) ||
1737 !test_bit(TXCLCAL_DONE, &ah->caldata->cal_flags) ||
1738 !test_bit(RTT_DONE, &ah->caldata->cal_flags))))
Sujith Manoharancaed6572012-03-14 14:40:46 +05301739 goto fail;
1740
1741 ath_dbg(common, RESET, "FastChannelChange for %d -> %d\n",
1742 ah->curchan->channel, chan->channel);
1743
1744 ret = ath9k_hw_channel_change(ah, chan);
1745 if (!ret)
1746 goto fail;
1747
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301748 if (ath9k_hw_mci_is_enabled(ah))
Rajkumar Manoharan1bde95fa2012-06-11 12:19:33 +05301749 ar9003_mci_2g5g_switch(ah, false);
Sujith Manoharancaed6572012-03-14 14:40:46 +05301750
Rajkumar Manoharan88033312012-09-12 18:59:19 +05301751 ath9k_hw_loadnf(ah, ah->curchan);
1752 ath9k_hw_start_nfcal(ah, true);
1753
Sujith Manoharancaed6572012-03-14 14:40:46 +05301754 if (AR_SREV_9271(ah))
1755 ar9002_hw_load_ani_reg(ah, chan);
1756
1757 return 0;
1758fail:
1759 return -EINVAL;
1760}
1761
Felix Fietkau8d7e09d2014-06-11 16:18:01 +05301762u32 ath9k_hw_get_tsf_offset(struct timespec *last, struct timespec *cur)
1763{
1764 struct timespec ts;
1765 s64 usec;
1766
1767 if (!cur) {
1768 getrawmonotonic(&ts);
1769 cur = &ts;
1770 }
1771
1772 usec = cur->tv_sec * 1000000ULL + cur->tv_nsec / 1000;
1773 usec -= last->tv_sec * 1000000ULL + last->tv_nsec / 1000;
1774
1775 return (u32) usec;
1776}
1777EXPORT_SYMBOL(ath9k_hw_get_tsf_offset);
1778
Sujithcbe61d82009-02-09 13:27:12 +05301779int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
Sujith Manoharancaed6572012-03-14 14:40:46 +05301780 struct ath9k_hw_cal_data *caldata, bool fastcc)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001781{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07001782 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001783 u32 saveLedState;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001784 u32 saveDefAntenna;
1785 u32 macStaId1;
Sujith46fe7822009-09-17 09:25:25 +05301786 u64 tsf = 0;
Felix Fietkau09d8e312013-11-18 20:14:43 +01001787 s64 usec = 0;
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301788 int r;
Sujith Manoharancaed6572012-03-14 14:40:46 +05301789 bool start_mci_reset = false;
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301790 bool save_fullsleep = ah->chip_fullsleep;
1791
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301792 if (ath9k_hw_mci_is_enabled(ah)) {
Sujith Manoharan528e5d32012-02-22 12:41:12 +05301793 start_mci_reset = ar9003_mci_start_reset(ah, chan);
1794 if (start_mci_reset)
1795 return 0;
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301796 }
1797
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001798 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001799 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001800
Sujith Manoharancaed6572012-03-14 14:40:46 +05301801 if (ah->curchan && !ah->chip_fullsleep)
1802 ath9k_hw_getnf(ah, ah->curchan);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001803
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001804 ah->caldata = caldata;
Sujith Manoharanfcb9a3d2013-03-04 12:42:52 +05301805 if (caldata && (chan->channel != caldata->channel ||
Felix Fietkau6b21fd22013-10-11 23:30:56 +02001806 chan->channelFlags != caldata->channelFlags)) {
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001807 /* Operating channel changed, reset channel calibration data */
1808 memset(caldata, 0, sizeof(*caldata));
1809 ath9k_init_nfcal_hist_buffer(ah, chan);
Felix Fietkau51dea9b2012-08-27 17:00:07 +02001810 } else if (caldata) {
Sujith Manoharan4b9b42b2013-09-11 16:36:31 +05301811 clear_bit(PAPRD_PACKET_SENT, &caldata->cal_flags);
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001812 }
Lorenzo Bianconi5bc225a2013-10-11 14:09:54 +02001813 ah->noise = ath9k_hw_getchan_noise(ah, chan, chan->noisefloor);
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001814
Sujith Manoharancaed6572012-03-14 14:40:46 +05301815 if (fastcc) {
1816 r = ath9k_hw_do_fastcc(ah, chan);
1817 if (!r)
1818 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001819 }
1820
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301821 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan528e5d32012-02-22 12:41:12 +05301822 ar9003_mci_stop_bt(ah, save_fullsleep);
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301823
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001824 saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
1825 if (saveDefAntenna == 0)
1826 saveDefAntenna = 1;
1827
1828 macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;
1829
Felix Fietkau09d8e312013-11-18 20:14:43 +01001830 /* Save TSF before chip reset, a cold reset clears it */
1831 tsf = ath9k_hw_gettsf64(ah);
Thomas Gleixner6438e0d2014-07-16 21:05:09 +00001832 usec = ktime_to_us(ktime_get_raw());
Sujith46fe7822009-09-17 09:25:25 +05301833
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001834 saveLedState = REG_READ(ah, AR_CFG_LED) &
1835 (AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
1836 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);
1837
1838 ath9k_hw_mark_phy_inactive(ah);
1839
Vasanthakumar Thiagarajan45ef6a02010-12-15 07:30:53 -08001840 ah->paprd_table_write_done = false;
1841
Sujith05020d22010-03-17 14:25:23 +05301842 /* Only required on the first reset */
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001843 if (AR_SREV_9271(ah) && ah->htc_reset_init) {
1844 REG_WRITE(ah,
1845 AR9271_RESET_POWER_DOWN_CONTROL,
1846 AR9271_RADIO_RF_RST);
1847 udelay(50);
1848 }
1849
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001850 if (!ath9k_hw_chip_reset(ah, chan)) {
Joe Perches38002762010-12-02 19:12:36 -08001851 ath_err(common, "Chip reset failed\n");
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001852 return -EINVAL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001853 }
1854
Sujith05020d22010-03-17 14:25:23 +05301855 /* Only required on the first reset */
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001856 if (AR_SREV_9271(ah) && ah->htc_reset_init) {
1857 ah->htc_reset_init = false;
1858 REG_WRITE(ah,
1859 AR9271_RESET_POWER_DOWN_CONTROL,
1860 AR9271_GATE_MAC_CTL);
1861 udelay(50);
1862 }
1863
Sujith46fe7822009-09-17 09:25:25 +05301864 /* Restore TSF */
Thomas Gleixner6438e0d2014-07-16 21:05:09 +00001865 usec = ktime_to_us(ktime_get_raw()) - usec;
Felix Fietkau09d8e312013-11-18 20:14:43 +01001866 ath9k_hw_settsf64(ah, tsf + usec);
Sujith46fe7822009-09-17 09:25:25 +05301867
Felix Fietkau7a370812010-09-22 12:34:52 +02001868 if (AR_SREV_9280_20_OR_LATER(ah))
Vasanthakumar Thiagarajan369391d2009-01-21 19:24:13 +05301869 REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001870
Sujithe9141f72010-06-01 15:14:10 +05301871 if (!AR_SREV_9300_20_OR_LATER(ah))
1872 ar9002_hw_enable_async_fifo(ah);
1873
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001874 r = ath9k_hw_process_ini(ah, chan);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001875 if (r)
1876 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001877
Lorenzo Bianconi935d00c2013-12-12 18:10:16 +01001878 ath9k_hw_set_rfmode(ah, chan);
1879
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301880 if (ath9k_hw_mci_is_enabled(ah))
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301881 ar9003_mci_reset(ah, false, IS_CHAN_2GHZ(chan), save_fullsleep);
1882
Felix Fietkauf860d522010-06-30 02:07:48 +02001883 /*
1884 * Some AR91xx SoC devices frequently fail to accept TSF writes
1885 * right after the chip reset. When that happens, write a new
1886 * value after the initvals have been applied, with an offset
1887 * based on measured time difference
1888 */
1889 if (AR_SREV_9100(ah) && (ath9k_hw_gettsf64(ah) < tsf)) {
1890 tsf += 1500;
1891 ath9k_hw_settsf64(ah, tsf);
1892 }
1893
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301894 ath9k_hw_init_mfp(ah);
Jouni Malinen0ced0e12009-01-08 13:32:13 +02001895
Felix Fietkau81c507a2013-10-11 23:30:55 +02001896 ath9k_hw_set_delta_slope(ah, chan);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001897 ath9k_hw_spur_mitigate_freq(ah, chan);
Sujithd6509152009-03-13 08:56:05 +05301898 ah->eep_ops->set_board_values(ah, chan);
Luis R. Rodrigueza7765822009-10-19 02:33:45 -04001899
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301900 ath9k_hw_reset_opmode(ah, macStaId1, saveDefAntenna);
Sujith Manoharan00e00032011-01-26 21:59:05 +05301901
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001902 r = ath9k_hw_rf_set_freq(ah, chan);
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001903 if (r)
1904 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001905
Felix Fietkaudfdac8a2010-10-08 22:13:51 +02001906 ath9k_hw_set_clockrate(ah);
1907
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301908 ath9k_hw_init_queues(ah);
Sujith2660b812009-02-09 13:27:26 +05301909 ath9k_hw_init_interrupt_masks(ah, ah->opmode);
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -04001910 ath9k_hw_ani_cache_ini_regs(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001911 ath9k_hw_init_qos(ah);
1912
Sujith2660b812009-02-09 13:27:26 +05301913 if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
Felix Fietkau55821322010-12-17 00:57:01 +01001914 ath9k_hw_cfg_gpio_input(ah, ah->rfkill_gpio);
Johannes Berg3b319aa2009-06-13 14:50:26 +05301915
Felix Fietkau0005baf2010-01-15 02:33:40 +01001916 ath9k_hw_init_global_settings(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001917
Felix Fietkaufe2b6af2011-07-09 11:12:51 +07001918 if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah)) {
1919 REG_SET_BIT(ah, AR_MAC_PCU_LOGIC_ANALYZER,
1920 AR_MAC_PCU_LOGIC_ANALYZER_DISBUG20768);
1921 REG_RMW_FIELD(ah, AR_AHB_MODE, AR_AHB_CUSTOM_BURST_EN,
1922 AR_AHB_CUSTOM_BURST_ASYNC_FIFO_VAL);
1923 REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
1924 AR_PCU_MISC_MODE2_ENABLE_AGGWEP);
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05301925 }
1926
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001927 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PRESERVE_SEQNUM);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001928
1929 ath9k_hw_set_dma(ah);
1930
Rajkumar Manoharaned6ebd82012-06-11 12:19:34 +05301931 if (!ath9k_hw_mci_is_enabled(ah))
1932 REG_WRITE(ah, AR_OBS, 8);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001933
Sujith0ce024c2009-12-14 14:57:00 +05301934 if (ah->config.rx_intr_mitigation) {
Sujith Manoharana64e1a42014-01-23 08:20:30 +05301935 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, ah->config.rimt_last);
1936 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, ah->config.rimt_first);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001937 }
1938
Vasanthakumar Thiagarajan7f62a132010-04-15 17:39:19 -04001939 if (ah->config.tx_intr_mitigation) {
1940 REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_LAST, 300);
1941 REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_FIRST, 750);
1942 }
1943
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001944 ath9k_hw_init_bb(ah, chan);
1945
Rajkumar Manoharan77a5a662011-10-13 11:00:37 +05301946 if (caldata) {
Sujith Manoharan4b9b42b2013-09-11 16:36:31 +05301947 clear_bit(TXIQCAL_DONE, &caldata->cal_flags);
1948 clear_bit(TXCLCAL_DONE, &caldata->cal_flags);
Rajkumar Manoharan77a5a662011-10-13 11:00:37 +05301949 }
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001950 if (!ath9k_hw_init_cal(ah, chan))
Joe Perches6badaaf2009-06-28 09:26:32 -07001951 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001952
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301953 if (ath9k_hw_mci_is_enabled(ah) && ar9003_mci_end_reset(ah, chan, caldata))
Sujith Manoharan528e5d32012-02-22 12:41:12 +05301954 return -EIO;
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301955
Sujith7d0d0df2010-04-16 11:53:57 +05301956 ENABLE_REGWRITE_BUFFER(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001957
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001958 ath9k_hw_restore_chainmask(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001959 REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);
1960
Sujith7d0d0df2010-04-16 11:53:57 +05301961 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301962
Sujith Manoharanf4c34af2014-11-16 06:11:03 +05301963 ath9k_hw_gen_timer_start_tsf2(ah);
1964
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301965 ath9k_hw_init_desc(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001966
Sujith Manoharandbccdd12012-02-22 17:55:47 +05301967 if (ath9k_hw_btcoex_is_enabled(ah))
Vasanthakumar Thiagarajan42cc41e2009-08-26 21:08:45 +05301968 ath9k_hw_btcoex_enable(ah);
1969
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301970 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan528e5d32012-02-22 12:41:12 +05301971 ar9003_mci_check_bt(ah);
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301972
Felix Fietkau7b89fcc2014-10-25 17:19:32 +02001973 if (AR_SREV_9300_20_OR_LATER(ah)) {
1974 ath9k_hw_loadnf(ah, chan);
1975 ath9k_hw_start_nfcal(ah, true);
1976 }
Rajkumar Manoharan1fe860e2012-07-01 19:53:51 +05301977
Sujith Manoharana7abaf72013-12-24 10:44:21 +05301978 if (AR_SREV_9300_20_OR_LATER(ah))
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -04001979 ar9003_hw_bb_watchdog_config(ah);
Sujith Manoharana7abaf72013-12-24 10:44:21 +05301980
1981 if (ah->config.hw_hang_checks & HW_PHYRESTART_CLC_WAR)
Rajkumar Manoharan51ac8cb2011-05-20 17:52:13 +05301982 ar9003_hw_disable_phy_restart(ah);
Rajkumar Manoharan51ac8cb2011-05-20 17:52:13 +05301983
Felix Fietkau691680b2011-03-19 13:55:38 +01001984 ath9k_hw_apply_gpio_override(ah);
1985
Sujith Manoharan7bdea962013-08-04 14:22:00 +05301986 if (AR_SREV_9565(ah) && common->bt_ant_diversity)
Sujith Manoharan362cd032012-09-16 08:06:36 +05301987 REG_SET_BIT(ah, AR_BTCOEX_WL_LNADIV, AR_BTCOEX_WL_LNADIV_FORCE_ON);
1988
Lorenzo Bianconi4307b0f2014-09-11 23:50:54 +02001989 if (ah->hw->conf.radar_enabled) {
1990 /* set HW specific DFS configuration */
Lorenzo Bianconi7a0a2602014-09-16 16:43:42 +02001991 ah->radar_conf.ext_channel = IS_CHAN_HT40(chan);
Lorenzo Bianconi4307b0f2014-09-11 23:50:54 +02001992 ath9k_hw_set_radar_params(ah);
1993 }
1994
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001995 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001996}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04001997EXPORT_SYMBOL(ath9k_hw_reset);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001998
Sujithf1dc5602008-10-29 10:16:30 +05301999/******************************/
2000/* Power Management (Chipset) */
2001/******************************/
2002
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04002003/*
2004 * Notify Power Mgt is disabled in self-generated frames.
2005 * If requested, force chip to sleep.
2006 */
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302007static void ath9k_set_power_sleep(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302008{
2009 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302010
Sujith Manoharana4a29542012-09-10 09:20:03 +05302011 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302012 REG_CLR_BIT(ah, AR_TIMER_MODE, 0xff);
2013 REG_CLR_BIT(ah, AR_NDP2_TIMER_MODE, 0xff);
2014 REG_CLR_BIT(ah, AR_SLP32_INC, 0xfffff);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302015 /* xxx Required for WLAN only case ? */
2016 REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_EN, 0);
2017 udelay(100);
2018 }
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302019
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302020 /*
2021 * Clear the RTC force wake bit to allow the
2022 * mac to go to sleep.
2023 */
2024 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN);
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302025
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302026 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302027 udelay(100);
Sujithf1dc5602008-10-29 10:16:30 +05302028
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302029 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
2030 REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
2031
2032 /* Shutdown chip. Active low */
2033 if (!AR_SREV_5416(ah) && !AR_SREV_9271(ah)) {
2034 REG_CLR_BIT(ah, AR_RTC_RESET, AR_RTC_RESET_EN);
2035 udelay(2);
Sujithf1dc5602008-10-29 10:16:30 +05302036 }
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04002037
2038 /* Clear Bit 14 of AR_WA after putting chip into Full Sleep mode. */
Rafael J. Wysockia7322812011-11-26 23:37:43 +01002039 if (AR_SREV_9300_20_OR_LATER(ah))
2040 REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002041}
2042
Luis R. Rodriguezbbd79af2010-04-15 17:38:16 -04002043/*
2044 * Notify Power Management is enabled in self-generating
2045 * frames. If request, set power mode of chip to
2046 * auto/normal. Duration in units of 128us (1/8 TU).
2047 */
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302048static void ath9k_set_power_network_sleep(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002049{
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302050 struct ath9k_hw_capabilities *pCap = &ah->caps;
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302051
Sujithf1dc5602008-10-29 10:16:30 +05302052 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002053
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302054 if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
2055 /* Set WakeOnInterrupt bit; clear ForceWake bit */
2056 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
2057 AR_RTC_FORCE_WAKE_ON_INT);
2058 } else {
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302059
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302060 /* When chip goes into network sleep, it could be waken
2061 * up by MCI_INT interrupt caused by BT's HW messages
2062 * (LNA_xxx, CONT_xxx) which chould be in a very fast
2063 * rate (~100us). This will cause chip to leave and
2064 * re-enter network sleep mode frequently, which in
2065 * consequence will have WLAN MCI HW to generate lots of
2066 * SYS_WAKING and SYS_SLEEPING messages which will make
2067 * BT CPU to busy to process.
2068 */
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302069 if (ath9k_hw_mci_is_enabled(ah))
2070 REG_CLR_BIT(ah, AR_MCI_INTERRUPT_RX_MSG_EN,
2071 AR_MCI_INTERRUPT_RX_HW_MSG_MASK);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302072 /*
2073 * Clear the RTC force wake bit to allow the
2074 * mac to go to sleep.
2075 */
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302076 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302077
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302078 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302079 udelay(30);
Sujithf1dc5602008-10-29 10:16:30 +05302080 }
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04002081
2082 /* Clear Bit 14 of AR_WA after putting chip into Net Sleep mode. */
2083 if (AR_SREV_9300_20_OR_LATER(ah))
2084 REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
Sujithf1dc5602008-10-29 10:16:30 +05302085}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002086
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302087static bool ath9k_hw_set_power_awake(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302088{
2089 u32 val;
2090 int i;
2091
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04002092 /* Set Bits 14 and 17 of AR_WA before powering on the chip. */
2093 if (AR_SREV_9300_20_OR_LATER(ah)) {
2094 REG_WRITE(ah, AR_WA, ah->WARegVal);
2095 udelay(10);
2096 }
2097
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302098 if ((REG_READ(ah, AR_RTC_STATUS) &
2099 AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
2100 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
Sujithf1dc5602008-10-29 10:16:30 +05302101 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002102 }
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302103 if (!AR_SREV_9300_20_OR_LATER(ah))
2104 ath9k_hw_init_pll(ah, NULL);
2105 }
2106 if (AR_SREV_9100(ah))
2107 REG_SET_BIT(ah, AR_RTC_RESET,
2108 AR_RTC_RESET_EN);
2109
2110 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
2111 AR_RTC_FORCE_WAKE_EN);
Sujith Manoharan04575f22013-12-28 09:47:13 +05302112 if (AR_SREV_9100(ah))
Sujith Manoharan3683a072014-02-04 08:37:52 +05302113 mdelay(10);
Sujith Manoharan04575f22013-12-28 09:47:13 +05302114 else
2115 udelay(50);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302116
2117 for (i = POWER_UP_TIME / 50; i > 0; i--) {
2118 val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
2119 if (val == AR_RTC_STATUS_ON)
2120 break;
2121 udelay(50);
2122 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
2123 AR_RTC_FORCE_WAKE_EN);
2124 }
2125 if (i == 0) {
2126 ath_err(ath9k_hw_common(ah),
2127 "Failed to wakeup in %uus\n",
2128 POWER_UP_TIME / 20);
2129 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002130 }
2131
Rajkumar Manoharancdbe4082012-10-25 17:16:53 +05302132 if (ath9k_hw_mci_is_enabled(ah))
2133 ar9003_mci_set_power_awake(ah);
2134
Sujithf1dc5602008-10-29 10:16:30 +05302135 REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
2136
2137 return true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002138}
2139
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07002140bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
Sujithf1dc5602008-10-29 10:16:30 +05302141{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002142 struct ath_common *common = ath9k_hw_common(ah);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302143 int status = true;
Sujithf1dc5602008-10-29 10:16:30 +05302144 static const char *modes[] = {
2145 "AWAKE",
2146 "FULL-SLEEP",
2147 "NETWORK SLEEP",
2148 "UNDEFINED"
2149 };
Sujithf1dc5602008-10-29 10:16:30 +05302150
Gabor Juhoscbdec972009-07-24 17:27:22 +02002151 if (ah->power_mode == mode)
2152 return status;
2153
Joe Perchesd2182b62011-12-15 14:55:53 -08002154 ath_dbg(common, RESET, "%s -> %s\n",
Joe Perches226afe62010-12-02 19:12:37 -08002155 modes[ah->power_mode], modes[mode]);
Sujithf1dc5602008-10-29 10:16:30 +05302156
2157 switch (mode) {
2158 case ATH9K_PM_AWAKE:
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302159 status = ath9k_hw_set_power_awake(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302160 break;
2161 case ATH9K_PM_FULL_SLEEP:
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05302162 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharand1ca8b82012-02-22 12:41:01 +05302163 ar9003_mci_set_full_sleep(ah);
Mohammed Shafi Shajakhan10109112011-11-30 10:41:24 +05302164
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302165 ath9k_set_power_sleep(ah);
Sujith2660b812009-02-09 13:27:26 +05302166 ah->chip_fullsleep = true;
Sujithf1dc5602008-10-29 10:16:30 +05302167 break;
2168 case ATH9K_PM_NETWORK_SLEEP:
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302169 ath9k_set_power_network_sleep(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302170 break;
2171 default:
Joe Perches38002762010-12-02 19:12:36 -08002172 ath_err(common, "Unknown power mode %u\n", mode);
Sujithf1dc5602008-10-29 10:16:30 +05302173 return false;
2174 }
Sujith2660b812009-02-09 13:27:26 +05302175 ah->power_mode = mode;
Sujithf1dc5602008-10-29 10:16:30 +05302176
Luis R. Rodriguez69f4aab2010-12-07 15:13:23 -08002177 /*
2178 * XXX: If this warning never comes up after a while then
2179 * simply keep the ATH_DBG_WARN_ON_ONCE() but make
2180 * ath9k_hw_setpower() return type void.
2181 */
Sujith Manoharan97dcec52010-12-20 08:02:42 +05302182
2183 if (!(ah->ah_flags & AH_UNPLUGGED))
2184 ATH_DBG_WARN_ON_ONCE(!status);
Luis R. Rodriguez69f4aab2010-12-07 15:13:23 -08002185
Sujithf1dc5602008-10-29 10:16:30 +05302186 return status;
2187}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002188EXPORT_SYMBOL(ath9k_hw_setpower);
Sujithf1dc5602008-10-29 10:16:30 +05302189
Sujithf1dc5602008-10-29 10:16:30 +05302190/*******************/
2191/* Beacon Handling */
2192/*******************/
2193
Sujithcbe61d82009-02-09 13:27:12 +05302194void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002195{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002196 int flags = 0;
2197
Sujith7d0d0df2010-04-16 11:53:57 +05302198 ENABLE_REGWRITE_BUFFER(ah);
2199
Sujith2660b812009-02-09 13:27:26 +05302200 switch (ah->opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -08002201 case NL80211_IFTYPE_ADHOC:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002202 REG_SET_BIT(ah, AR_TXCFG,
2203 AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
Thomas Pedersen2664d662013-05-08 10:16:48 -07002204 case NL80211_IFTYPE_MESH_POINT:
Colin McCabed97809d2008-12-01 13:38:55 -08002205 case NL80211_IFTYPE_AP:
Felix Fietkaudd347f22011-03-22 21:54:17 +01002206 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, next_beacon);
2207 REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, next_beacon -
2208 TU_TO_USEC(ah->config.dma_beacon_response_time));
2209 REG_WRITE(ah, AR_NEXT_SWBA, next_beacon -
2210 TU_TO_USEC(ah->config.sw_beacon_response_time));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002211 flags |=
2212 AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
2213 break;
Colin McCabed97809d2008-12-01 13:38:55 -08002214 default:
Joe Perchesd2182b62011-12-15 14:55:53 -08002215 ath_dbg(ath9k_hw_common(ah), BEACON,
2216 "%s: unsupported opmode: %d\n", __func__, ah->opmode);
Colin McCabed97809d2008-12-01 13:38:55 -08002217 return;
2218 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002219 }
2220
Felix Fietkaudd347f22011-03-22 21:54:17 +01002221 REG_WRITE(ah, AR_BEACON_PERIOD, beacon_period);
2222 REG_WRITE(ah, AR_DMA_BEACON_PERIOD, beacon_period);
2223 REG_WRITE(ah, AR_SWBA_PERIOD, beacon_period);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002224
Sujith7d0d0df2010-04-16 11:53:57 +05302225 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05302226
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002227 REG_SET_BIT(ah, AR_TIMER_MODE, flags);
2228}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002229EXPORT_SYMBOL(ath9k_hw_beaconinit);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002230
Sujithcbe61d82009-02-09 13:27:12 +05302231void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05302232 const struct ath9k_beacon_state *bs)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002233{
2234 u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
Sujith2660b812009-02-09 13:27:26 +05302235 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002236 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002237
Sujith7d0d0df2010-04-16 11:53:57 +05302238 ENABLE_REGWRITE_BUFFER(ah);
2239
Felix Fietkau4ed15762013-12-14 18:03:44 +01002240 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, bs->bs_nexttbtt);
2241 REG_WRITE(ah, AR_BEACON_PERIOD, bs->bs_intval);
2242 REG_WRITE(ah, AR_DMA_BEACON_PERIOD, bs->bs_intval);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002243
Sujith7d0d0df2010-04-16 11:53:57 +05302244 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05302245
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002246 REG_RMW_FIELD(ah, AR_RSSI_THR,
2247 AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);
2248
Rajkumar Manoharanf29f5c02011-05-20 17:52:11 +05302249 beaconintval = bs->bs_intval;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002250
2251 if (bs->bs_sleepduration > beaconintval)
2252 beaconintval = bs->bs_sleepduration;
2253
2254 dtimperiod = bs->bs_dtimperiod;
2255 if (bs->bs_sleepduration > dtimperiod)
2256 dtimperiod = bs->bs_sleepduration;
2257
2258 if (beaconintval == dtimperiod)
2259 nextTbtt = bs->bs_nextdtim;
2260 else
2261 nextTbtt = bs->bs_nexttbtt;
2262
Joe Perchesd2182b62011-12-15 14:55:53 -08002263 ath_dbg(common, BEACON, "next DTIM %d\n", bs->bs_nextdtim);
2264 ath_dbg(common, BEACON, "next beacon %d\n", nextTbtt);
2265 ath_dbg(common, BEACON, "beacon period %d\n", beaconintval);
2266 ath_dbg(common, BEACON, "DTIM period %d\n", dtimperiod);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002267
Sujith7d0d0df2010-04-16 11:53:57 +05302268 ENABLE_REGWRITE_BUFFER(ah);
2269
Felix Fietkau4ed15762013-12-14 18:03:44 +01002270 REG_WRITE(ah, AR_NEXT_DTIM, bs->bs_nextdtim - SLEEP_SLOP);
2271 REG_WRITE(ah, AR_NEXT_TIM, nextTbtt - SLEEP_SLOP);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002272
2273 REG_WRITE(ah, AR_SLEEP1,
2274 SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
2275 | AR_SLEEP1_ASSUME_DTIM);
2276
Sujith60b67f52008-08-07 10:52:38 +05302277 if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002278 beacontimeout = (BEACON_TIMEOUT_VAL << 3);
2279 else
2280 beacontimeout = MIN_BEACON_TIMEOUT_VAL;
2281
2282 REG_WRITE(ah, AR_SLEEP2,
2283 SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
2284
Felix Fietkau4ed15762013-12-14 18:03:44 +01002285 REG_WRITE(ah, AR_TIM_PERIOD, beaconintval);
2286 REG_WRITE(ah, AR_DTIM_PERIOD, dtimperiod);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002287
Sujith7d0d0df2010-04-16 11:53:57 +05302288 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05302289
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002290 REG_SET_BIT(ah, AR_TIMER_MODE,
2291 AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
2292 AR_DTIM_TIMER_EN);
2293
Sujith4af9cf42009-02-12 10:06:47 +05302294 /* TSF Out of Range Threshold */
2295 REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002296}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002297EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002298
Sujithf1dc5602008-10-29 10:16:30 +05302299/*******************/
2300/* HW Capabilities */
2301/*******************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002302
Felix Fietkau60540692011-07-19 08:46:44 +02002303static u8 fixup_chainmask(u8 chip_chainmask, u8 eeprom_chainmask)
2304{
2305 eeprom_chainmask &= chip_chainmask;
2306 if (eeprom_chainmask)
2307 return eeprom_chainmask;
2308 else
2309 return chip_chainmask;
2310}
2311
Zefir Kurtisi9a66af32011-12-14 20:16:33 -08002312/**
2313 * ath9k_hw_dfs_tested - checks if DFS has been tested with used chipset
2314 * @ah: the atheros hardware data structure
2315 *
2316 * We enable DFS support upstream on chipsets which have passed a series
2317 * of tests. The testing requirements are going to be documented. Desired
2318 * test requirements are documented at:
2319 *
2320 * http://wireless.kernel.org/en/users/Drivers/ath9k/dfs
2321 *
2322 * Once a new chipset gets properly tested an individual commit can be used
2323 * to document the testing for DFS for that chipset.
2324 */
2325static bool ath9k_hw_dfs_tested(struct ath_hw *ah)
2326{
2327
2328 switch (ah->hw_version.macVersion) {
Zefir Kurtisi73e49372013-04-03 18:31:31 +02002329 /* for temporary testing DFS with 9280 */
2330 case AR_SREV_VERSION_9280:
Zefir Kurtisi9a66af32011-12-14 20:16:33 -08002331 /* AR9580 will likely be our first target to get testing on */
2332 case AR_SREV_VERSION_9580:
Zefir Kurtisi73e49372013-04-03 18:31:31 +02002333 return true;
Zefir Kurtisi9a66af32011-12-14 20:16:33 -08002334 default:
2335 return false;
2336 }
2337}
2338
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002339int ath9k_hw_fill_cap_info(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002340{
Sujith2660b812009-02-09 13:27:26 +05302341 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002342 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002343 struct ath_common *common = ath9k_hw_common(ah);
Felix Fietkau60540692011-07-19 08:46:44 +02002344 unsigned int chip_chainmask;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002345
Sujith Manoharan0ff2b5c2011-04-20 11:00:34 +05302346 u16 eeval;
Vasanthakumar Thiagarajan47c80de2010-12-06 04:27:43 -08002347 u8 ant_div_ctl1, tx_chainmask, rx_chainmask;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002348
Sujithf74df6f2009-02-09 13:27:24 +05302349 eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002350 regulatory->current_rd = eeval;
Sujithf1dc5602008-10-29 10:16:30 +05302351
Sujith2660b812009-02-09 13:27:26 +05302352 if (ah->opmode != NL80211_IFTYPE_AP &&
Sujithd535a422009-02-09 13:27:06 +05302353 ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002354 if (regulatory->current_rd == 0x64 ||
2355 regulatory->current_rd == 0x65)
2356 regulatory->current_rd += 5;
2357 else if (regulatory->current_rd == 0x41)
2358 regulatory->current_rd = 0x43;
Joe Perchesd2182b62011-12-15 14:55:53 -08002359 ath_dbg(common, REGULATORY, "regdomain mapped to 0x%x\n",
2360 regulatory->current_rd);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002361 }
Sujithdc2222a2008-08-14 13:26:55 +05302362
Sujithf74df6f2009-02-09 13:27:24 +05302363 eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
Felix Fietkau34689682014-10-25 17:19:34 +02002364
2365 if (eeval & AR5416_OPFLAGS_11A) {
2366 if (ah->disable_5ghz)
2367 ath_warn(common, "disabling 5GHz band\n");
2368 else
2369 pCap->hw_caps |= ATH9K_HW_CAP_5GHZ;
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002370 }
2371
Felix Fietkau34689682014-10-25 17:19:34 +02002372 if (eeval & AR5416_OPFLAGS_11G) {
2373 if (ah->disable_2ghz)
2374 ath_warn(common, "disabling 2GHz band\n");
2375 else
2376 pCap->hw_caps |= ATH9K_HW_CAP_2GHZ;
2377 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002378
Felix Fietkau34689682014-10-25 17:19:34 +02002379 if ((pCap->hw_caps & (ATH9K_HW_CAP_2GHZ | ATH9K_HW_CAP_5GHZ)) == 0) {
2380 ath_err(common, "both bands are disabled\n");
2381 return -EINVAL;
2382 }
Sujithf1dc5602008-10-29 10:16:30 +05302383
Sujith Manoharane41db612012-09-10 09:20:12 +05302384 if (AR_SREV_9485(ah) ||
2385 AR_SREV_9285(ah) ||
2386 AR_SREV_9330(ah) ||
2387 AR_SREV_9565(ah))
Felix Fietkau60540692011-07-19 08:46:44 +02002388 chip_chainmask = 1;
Mohammed Shafi Shajakhanba5736a2011-11-30 21:10:52 +05302389 else if (AR_SREV_9462(ah))
2390 chip_chainmask = 3;
Felix Fietkau60540692011-07-19 08:46:44 +02002391 else if (!AR_SREV_9280_20_OR_LATER(ah))
2392 chip_chainmask = 7;
2393 else if (!AR_SREV_9300_20_OR_LATER(ah) || AR_SREV_9340(ah))
2394 chip_chainmask = 3;
2395 else
2396 chip_chainmask = 7;
2397
Sujithf74df6f2009-02-09 13:27:24 +05302398 pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002399 /*
2400 * For AR9271 we will temporarilly uses the rx chainmax as read from
2401 * the EEPROM.
2402 */
Sujith8147f5d2009-02-20 15:13:23 +05302403 if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002404 !(eeval & AR5416_OPFLAGS_11A) &&
2405 !(AR_SREV_9271(ah)))
2406 /* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
Sujith8147f5d2009-02-20 15:13:23 +05302407 pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
Felix Fietkau598cdd52011-03-19 13:55:42 +01002408 else if (AR_SREV_9100(ah))
2409 pCap->rx_chainmask = 0x7;
Sujith8147f5d2009-02-20 15:13:23 +05302410 else
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002411 /* Use rx_chainmask from EEPROM. */
Sujith8147f5d2009-02-20 15:13:23 +05302412 pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05302413
Felix Fietkau60540692011-07-19 08:46:44 +02002414 pCap->tx_chainmask = fixup_chainmask(chip_chainmask, pCap->tx_chainmask);
2415 pCap->rx_chainmask = fixup_chainmask(chip_chainmask, pCap->rx_chainmask);
Felix Fietkau82b2d332011-09-03 01:40:23 +02002416 ah->txchainmask = pCap->tx_chainmask;
2417 ah->rxchainmask = pCap->rx_chainmask;
Felix Fietkau60540692011-07-19 08:46:44 +02002418
Felix Fietkau7a370812010-09-22 12:34:52 +02002419 ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
Sujithf1dc5602008-10-29 10:16:30 +05302420
Felix Fietkau02d2ebb2010-11-22 15:39:39 +01002421 /* enable key search for every frame in an aggregate */
2422 if (AR_SREV_9300_20_OR_LATER(ah))
2423 ah->misc_mode |= AR_PCU_ALWAYS_PERFORM_KEYSEARCH;
2424
Bruno Randolfce2220d2010-09-17 11:36:25 +09002425 common->crypt_caps |= ATH_CRYPT_CAP_CIPHER_AESCCM;
2426
Felix Fietkau0db156e2011-03-23 20:57:29 +01002427 if (ah->hw_version.devid != AR2427_DEVID_PCIE)
Sujithf1dc5602008-10-29 10:16:30 +05302428 pCap->hw_caps |= ATH9K_HW_CAP_HT;
2429 else
2430 pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
2431
Sujith5b5fa352010-03-17 14:25:15 +05302432 if (AR_SREV_9271(ah))
2433 pCap->num_gpio_pins = AR9271_NUM_GPIO;
Sujith88c1f4f2010-06-30 14:46:31 +05302434 else if (AR_DEVID_7010(ah))
2435 pCap->num_gpio_pins = AR7010_NUM_GPIO;
Mohammed Shafi Shajakhan6321eb02011-09-30 11:31:27 +05302436 else if (AR_SREV_9300_20_OR_LATER(ah))
2437 pCap->num_gpio_pins = AR9300_NUM_GPIO;
2438 else if (AR_SREV_9287_11_OR_LATER(ah))
2439 pCap->num_gpio_pins = AR9287_NUM_GPIO;
Felix Fietkaue17f83e2010-09-22 12:34:53 +02002440 else if (AR_SREV_9285_12_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302441 pCap->num_gpio_pins = AR9285_NUM_GPIO;
Felix Fietkau7a370812010-09-22 12:34:52 +02002442 else if (AR_SREV_9280_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05302443 pCap->num_gpio_pins = AR928X_NUM_GPIO;
2444 else
2445 pCap->num_gpio_pins = AR_NUM_GPIO;
2446
Mohammed Shafi Shajakhan1b2538b2011-12-07 16:51:39 +05302447 if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah))
Sujithf1dc5602008-10-29 10:16:30 +05302448 pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
Mohammed Shafi Shajakhan1b2538b2011-12-07 16:51:39 +05302449 else
Sujithf1dc5602008-10-29 10:16:30 +05302450 pCap->rts_aggr_limit = (8 * 1024);
Sujithf1dc5602008-10-29 10:16:30 +05302451
Johannes Berg74e13062013-07-03 20:55:38 +02002452#ifdef CONFIG_ATH9K_RFKILL
Sujith2660b812009-02-09 13:27:26 +05302453 ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
2454 if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
2455 ah->rfkill_gpio =
2456 MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
2457 ah->rfkill_polarity =
2458 MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
Sujithf1dc5602008-10-29 10:16:30 +05302459
2460 pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
2461 }
2462#endif
Vasanthakumar Thiagarajand5d11542010-05-17 18:57:56 -07002463 if (AR_SREV_9271(ah) || AR_SREV_9300_20_OR_LATER(ah))
Vivek Natarajanbde748a2010-04-05 14:48:05 +05302464 pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
2465 else
2466 pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
Sujithf1dc5602008-10-29 10:16:30 +05302467
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05302468 if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
Sujithf1dc5602008-10-29 10:16:30 +05302469 pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
2470 else
2471 pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
2472
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002473 if (AR_SREV_9300_20_OR_LATER(ah)) {
Vasanthakumar Thiagarajan784ad502010-12-06 04:27:40 -08002474 pCap->hw_caps |= ATH9K_HW_CAP_EDMA | ATH9K_HW_CAP_FASTCLOCK;
Sujith Manoharana4a29542012-09-10 09:20:03 +05302475 if (!AR_SREV_9330(ah) && !AR_SREV_9485(ah) && !AR_SREV_9565(ah))
Vasanthakumar Thiagarajan784ad502010-12-06 04:27:40 -08002476 pCap->hw_caps |= ATH9K_HW_CAP_LDPC;
2477
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002478 pCap->rx_hp_qdepth = ATH9K_HW_RX_HP_QDEPTH;
2479 pCap->rx_lp_qdepth = ATH9K_HW_RX_LP_QDEPTH;
2480 pCap->rx_status_len = sizeof(struct ar9003_rxs);
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -04002481 pCap->tx_desc_len = sizeof(struct ar9003_txc);
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -04002482 pCap->txs_len = sizeof(struct ar9003_txs);
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -04002483 } else {
2484 pCap->tx_desc_len = sizeof(struct ath_desc);
Felix Fietkaua949b172011-07-09 11:12:47 +07002485 if (AR_SREV_9280_20(ah))
Felix Fietkau6b42e8d2010-04-26 15:04:35 -04002486 pCap->hw_caps |= ATH9K_HW_CAP_FASTCLOCK;
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002487 }
Vasanthakumar Thiagarajan1adf02f2010-04-15 17:38:24 -04002488
Vasanthakumar Thiagarajan6c84ce02010-04-15 17:39:16 -04002489 if (AR_SREV_9300_20_OR_LATER(ah))
2490 pCap->hw_caps |= ATH9K_HW_CAP_RAC_SUPPORTED;
2491
Senthil Balasubramanian6ee63f52010-11-10 05:03:16 -08002492 if (AR_SREV_9300_20_OR_LATER(ah))
2493 ah->ent_mode = REG_READ(ah, AR_ENT_OTP);
2494
Felix Fietkaua42acef2010-09-22 12:34:54 +02002495 if (AR_SREV_9287_11_OR_LATER(ah) || AR_SREV_9271(ah))
Vasanthakumar Thiagarajan6473d242010-05-13 18:42:38 -07002496 pCap->hw_caps |= ATH9K_HW_CAP_SGI_20;
2497
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302498 if (AR_SREV_9285(ah)) {
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002499 if (ah->eep_ops->get_eeprom(ah, EEP_MODAL_VER) >= 3) {
2500 ant_div_ctl1 =
2501 ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302502 if ((ant_div_ctl1 & 0x1) && ((ant_div_ctl1 >> 3) & 0x1)) {
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002503 pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302504 ath_info(common, "Enable LNA combining\n");
2505 }
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002506 }
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302507 }
2508
Mohammed Shafi Shajakhanea066d52010-11-23 20:42:27 +05302509 if (AR_SREV_9300_20_OR_LATER(ah)) {
2510 if (ah->eep_ops->get_eeprom(ah, EEP_CHAIN_MASK_REDUCE))
2511 pCap->hw_caps |= ATH9K_HW_CAP_APM;
2512 }
2513
Sujith Manoharan06236e52012-09-16 08:07:12 +05302514 if (AR_SREV_9330(ah) || AR_SREV_9485(ah) || AR_SREV_9565(ah)) {
Mohammed Shafi Shajakhan21d2c632011-05-13 20:29:31 +05302515 ant_div_ctl1 = ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302516 if ((ant_div_ctl1 >> 0x6) == 0x3) {
Mohammed Shafi Shajakhan21d2c632011-05-13 20:29:31 +05302517 pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302518 ath_info(common, "Enable LNA combining\n");
2519 }
Mohammed Shafi Shajakhan21d2c632011-05-13 20:29:31 +05302520 }
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002521
Zefir Kurtisi9a66af32011-12-14 20:16:33 -08002522 if (ath9k_hw_dfs_tested(ah))
2523 pCap->hw_caps |= ATH9K_HW_CAP_DFS;
2524
Vasanthakumar Thiagarajan47c80de2010-12-06 04:27:43 -08002525 tx_chainmask = pCap->tx_chainmask;
2526 rx_chainmask = pCap->rx_chainmask;
2527 while (tx_chainmask || rx_chainmask) {
2528 if (tx_chainmask & BIT(0))
2529 pCap->max_txchains++;
2530 if (rx_chainmask & BIT(0))
2531 pCap->max_rxchains++;
2532
2533 tx_chainmask >>= 1;
2534 rx_chainmask >>= 1;
2535 }
2536
Sujith Manoharana4a29542012-09-10 09:20:03 +05302537 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
Mohammed Shafi Shajakhan3789d592012-03-09 12:01:55 +05302538 if (!(ah->ent_mode & AR_ENT_OTP_49GHZ_DISABLE))
2539 pCap->hw_caps |= ATH9K_HW_CAP_MCI;
2540
Sujith Manoharan2b5e54e2013-06-24 18:18:46 +05302541 if (AR_SREV_9462_20_OR_LATER(ah))
Mohammed Shafi Shajakhan3789d592012-03-09 12:01:55 +05302542 pCap->hw_caps |= ATH9K_HW_CAP_RTT;
Mohammed Shafi Shajakhan3789d592012-03-09 12:01:55 +05302543 }
2544
Sujith Manoharan846e4382013-06-03 09:19:24 +05302545 if (AR_SREV_9462(ah))
2546 pCap->hw_caps |= ATH9K_HW_WOW_DEVICE_CAPABLE;
Mohammed Shafi Shajakhand6878092012-07-10 14:55:17 +05302547
Sujith Manoharan0f21ee82012-12-10 07:22:37 +05302548 if (AR_SREV_9300_20_OR_LATER(ah) &&
2549 ah->eep_ops->get_eeprom(ah, EEP_PAPRD))
2550 pCap->hw_caps |= ATH9K_HW_CAP_PAPRD;
2551
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002552 return 0;
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07002553}
2554
Sujithf1dc5602008-10-29 10:16:30 +05302555/****************************/
2556/* GPIO / RFKILL / Antennae */
2557/****************************/
2558
Sujithcbe61d82009-02-09 13:27:12 +05302559static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05302560 u32 gpio, u32 type)
2561{
2562 int addr;
2563 u32 gpio_shift, tmp;
2564
2565 if (gpio > 11)
2566 addr = AR_GPIO_OUTPUT_MUX3;
2567 else if (gpio > 5)
2568 addr = AR_GPIO_OUTPUT_MUX2;
2569 else
2570 addr = AR_GPIO_OUTPUT_MUX1;
2571
2572 gpio_shift = (gpio % 6) * 5;
2573
2574 if (AR_SREV_9280_20_OR_LATER(ah)
2575 || (addr != AR_GPIO_OUTPUT_MUX1)) {
2576 REG_RMW(ah, addr, (type << gpio_shift),
2577 (0x1f << gpio_shift));
2578 } else {
2579 tmp = REG_READ(ah, addr);
2580 tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
2581 tmp &= ~(0x1f << gpio_shift);
2582 tmp |= (type << gpio_shift);
2583 REG_WRITE(ah, addr, tmp);
2584 }
2585}
2586
Sujithcbe61d82009-02-09 13:27:12 +05302587void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05302588{
2589 u32 gpio_shift;
2590
Luis R. Rodriguez9680e8a2009-09-13 23:28:00 -07002591 BUG_ON(gpio >= ah->caps.num_gpio_pins);
Sujithf1dc5602008-10-29 10:16:30 +05302592
Sujith88c1f4f2010-06-30 14:46:31 +05302593 if (AR_DEVID_7010(ah)) {
2594 gpio_shift = gpio;
2595 REG_RMW(ah, AR7010_GPIO_OE,
2596 (AR7010_GPIO_OE_AS_INPUT << gpio_shift),
2597 (AR7010_GPIO_OE_MASK << gpio_shift));
2598 return;
2599 }
Sujithf1dc5602008-10-29 10:16:30 +05302600
Sujith88c1f4f2010-06-30 14:46:31 +05302601 gpio_shift = gpio << 1;
Sujithf1dc5602008-10-29 10:16:30 +05302602 REG_RMW(ah,
2603 AR_GPIO_OE_OUT,
2604 (AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
2605 (AR_GPIO_OE_OUT_DRV << gpio_shift));
2606}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002607EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
Sujithf1dc5602008-10-29 10:16:30 +05302608
Sujithcbe61d82009-02-09 13:27:12 +05302609u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05302610{
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302611#define MS_REG_READ(x, y) \
2612 (MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))
2613
Sujith2660b812009-02-09 13:27:26 +05302614 if (gpio >= ah->caps.num_gpio_pins)
Sujithf1dc5602008-10-29 10:16:30 +05302615 return 0xffffffff;
2616
Sujith88c1f4f2010-06-30 14:46:31 +05302617 if (AR_DEVID_7010(ah)) {
2618 u32 val;
2619 val = REG_READ(ah, AR7010_GPIO_IN);
2620 return (MS(val, AR7010_GPIO_IN_VAL) & AR_GPIO_BIT(gpio)) == 0;
2621 } else if (AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan93069902010-11-30 23:24:09 -08002622 return (MS(REG_READ(ah, AR_GPIO_IN), AR9300_GPIO_IN_VAL) &
2623 AR_GPIO_BIT(gpio)) != 0;
Felix Fietkau783dfca2010-04-15 17:38:11 -04002624 else if (AR_SREV_9271(ah))
Sujith5b5fa352010-03-17 14:25:15 +05302625 return MS_REG_READ(AR9271, gpio) != 0;
Felix Fietkaua42acef2010-09-22 12:34:54 +02002626 else if (AR_SREV_9287_11_OR_LATER(ah))
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05302627 return MS_REG_READ(AR9287, gpio) != 0;
Felix Fietkaue17f83e2010-09-22 12:34:53 +02002628 else if (AR_SREV_9285_12_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302629 return MS_REG_READ(AR9285, gpio) != 0;
Felix Fietkau7a370812010-09-22 12:34:52 +02002630 else if (AR_SREV_9280_20_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302631 return MS_REG_READ(AR928X, gpio) != 0;
2632 else
2633 return MS_REG_READ(AR, gpio) != 0;
Sujithf1dc5602008-10-29 10:16:30 +05302634}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002635EXPORT_SYMBOL(ath9k_hw_gpio_get);
Sujithf1dc5602008-10-29 10:16:30 +05302636
Sujithcbe61d82009-02-09 13:27:12 +05302637void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
Sujithf1dc5602008-10-29 10:16:30 +05302638 u32 ah_signal_type)
2639{
2640 u32 gpio_shift;
2641
Sujith88c1f4f2010-06-30 14:46:31 +05302642 if (AR_DEVID_7010(ah)) {
2643 gpio_shift = gpio;
2644 REG_RMW(ah, AR7010_GPIO_OE,
2645 (AR7010_GPIO_OE_AS_OUTPUT << gpio_shift),
2646 (AR7010_GPIO_OE_MASK << gpio_shift));
2647 return;
2648 }
2649
Sujithf1dc5602008-10-29 10:16:30 +05302650 ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
Sujithf1dc5602008-10-29 10:16:30 +05302651 gpio_shift = 2 * gpio;
Sujithf1dc5602008-10-29 10:16:30 +05302652 REG_RMW(ah,
2653 AR_GPIO_OE_OUT,
2654 (AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
2655 (AR_GPIO_OE_OUT_DRV << gpio_shift));
2656}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002657EXPORT_SYMBOL(ath9k_hw_cfg_output);
Sujithf1dc5602008-10-29 10:16:30 +05302658
Sujithcbe61d82009-02-09 13:27:12 +05302659void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
Sujithf1dc5602008-10-29 10:16:30 +05302660{
Sujith88c1f4f2010-06-30 14:46:31 +05302661 if (AR_DEVID_7010(ah)) {
2662 val = val ? 0 : 1;
2663 REG_RMW(ah, AR7010_GPIO_OUT, ((val&1) << gpio),
2664 AR_GPIO_BIT(gpio));
2665 return;
2666 }
2667
Sujith5b5fa352010-03-17 14:25:15 +05302668 if (AR_SREV_9271(ah))
2669 val = ~val;
2670
Sujithf1dc5602008-10-29 10:16:30 +05302671 REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
2672 AR_GPIO_BIT(gpio));
2673}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002674EXPORT_SYMBOL(ath9k_hw_set_gpio);
Sujithf1dc5602008-10-29 10:16:30 +05302675
Sujithcbe61d82009-02-09 13:27:12 +05302676void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
Sujithf1dc5602008-10-29 10:16:30 +05302677{
2678 REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
2679}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002680EXPORT_SYMBOL(ath9k_hw_setantenna);
Sujithf1dc5602008-10-29 10:16:30 +05302681
Sujithf1dc5602008-10-29 10:16:30 +05302682/*********************/
2683/* General Operation */
2684/*********************/
2685
Sujithcbe61d82009-02-09 13:27:12 +05302686u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302687{
2688 u32 bits = REG_READ(ah, AR_RX_FILTER);
2689 u32 phybits = REG_READ(ah, AR_PHY_ERR);
2690
2691 if (phybits & AR_PHY_ERR_RADAR)
2692 bits |= ATH9K_RX_FILTER_PHYRADAR;
2693 if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
2694 bits |= ATH9K_RX_FILTER_PHYERR;
2695
2696 return bits;
2697}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002698EXPORT_SYMBOL(ath9k_hw_getrxfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302699
Sujithcbe61d82009-02-09 13:27:12 +05302700void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
Sujithf1dc5602008-10-29 10:16:30 +05302701{
2702 u32 phybits;
2703
Sujith7d0d0df2010-04-16 11:53:57 +05302704 ENABLE_REGWRITE_BUFFER(ah);
2705
Sujith Manoharana4a29542012-09-10 09:20:03 +05302706 if (AR_SREV_9462(ah) || AR_SREV_9565(ah))
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302707 bits |= ATH9K_RX_FILTER_CONTROL_WRAPPER;
2708
Sujith7ea310b2009-09-03 12:08:43 +05302709 REG_WRITE(ah, AR_RX_FILTER, bits);
2710
Sujithf1dc5602008-10-29 10:16:30 +05302711 phybits = 0;
2712 if (bits & ATH9K_RX_FILTER_PHYRADAR)
2713 phybits |= AR_PHY_ERR_RADAR;
2714 if (bits & ATH9K_RX_FILTER_PHYERR)
2715 phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
2716 REG_WRITE(ah, AR_PHY_ERR, phybits);
2717
2718 if (phybits)
Felix Fietkauca7a4de2011-03-23 20:57:26 +01002719 REG_SET_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
Sujithf1dc5602008-10-29 10:16:30 +05302720 else
Felix Fietkauca7a4de2011-03-23 20:57:26 +01002721 REG_CLR_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
Sujith7d0d0df2010-04-16 11:53:57 +05302722
2723 REGWRITE_BUFFER_FLUSH(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302724}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002725EXPORT_SYMBOL(ath9k_hw_setrxfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302726
Sujithcbe61d82009-02-09 13:27:12 +05302727bool ath9k_hw_phy_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302728{
Rajkumar Manoharan99922a42012-06-04 16:28:31 +05302729 if (ath9k_hw_mci_is_enabled(ah))
2730 ar9003_mci_bt_gain_ctrl(ah);
2731
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302732 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
2733 return false;
2734
2735 ath9k_hw_init_pll(ah, NULL);
Felix Fietkau8efa7a82012-03-14 16:40:23 +01002736 ah->htc_reset_init = true;
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302737 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302738}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002739EXPORT_SYMBOL(ath9k_hw_phy_disable);
Sujithf1dc5602008-10-29 10:16:30 +05302740
Sujithcbe61d82009-02-09 13:27:12 +05302741bool ath9k_hw_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302742{
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07002743 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Sujithf1dc5602008-10-29 10:16:30 +05302744 return false;
2745
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302746 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
2747 return false;
2748
2749 ath9k_hw_init_pll(ah, NULL);
2750 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302751}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002752EXPORT_SYMBOL(ath9k_hw_disable);
Sujithf1dc5602008-10-29 10:16:30 +05302753
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002754static int get_antenna_gain(struct ath_hw *ah, struct ath9k_channel *chan)
Sujithf1dc5602008-10-29 10:16:30 +05302755{
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002756 enum eeprom_param gain_param;
Felix Fietkau9c204b42011-07-27 15:01:05 +02002757
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002758 if (IS_CHAN_2GHZ(chan))
2759 gain_param = EEP_ANTENNA_GAIN_2G;
2760 else
2761 gain_param = EEP_ANTENNA_GAIN_5G;
Sujithf1dc5602008-10-29 10:16:30 +05302762
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002763 return ah->eep_ops->get_eeprom(ah, gain_param);
2764}
2765
Gabor Juhos64ea57d2012-04-15 20:38:05 +02002766void ath9k_hw_apply_txpower(struct ath_hw *ah, struct ath9k_channel *chan,
2767 bool test)
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002768{
2769 struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
2770 struct ieee80211_channel *channel;
2771 int chan_pwr, new_pwr, max_gain;
2772 int ant_gain, ant_reduction = 0;
2773
2774 if (!chan)
2775 return;
2776
2777 channel = chan->chan;
2778 chan_pwr = min_t(int, channel->max_power * 2, MAX_RATE_POWER);
2779 new_pwr = min_t(int, chan_pwr, reg->power_limit);
2780 max_gain = chan_pwr - new_pwr + channel->max_antenna_gain * 2;
2781
2782 ant_gain = get_antenna_gain(ah, chan);
2783 if (ant_gain > max_gain)
2784 ant_reduction = ant_gain - max_gain;
Sujithf1dc5602008-10-29 10:16:30 +05302785
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07002786 ah->eep_ops->set_txpower(ah, chan,
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002787 ath9k_regd_get_ctl(reg, chan),
Gabor Juhos64ea57d2012-04-15 20:38:05 +02002788 ant_reduction, new_pwr, test);
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002789}
2790
2791void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test)
2792{
2793 struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
2794 struct ath9k_channel *chan = ah->curchan;
2795 struct ieee80211_channel *channel = chan->chan;
2796
Dan Carpenter48ef5c42011-10-17 10:28:23 +03002797 reg->power_limit = min_t(u32, limit, MAX_RATE_POWER);
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002798 if (test)
2799 channel->max_power = MAX_RATE_POWER / 2;
2800
Gabor Juhos64ea57d2012-04-15 20:38:05 +02002801 ath9k_hw_apply_txpower(ah, chan, test);
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002802
2803 if (test)
2804 channel->max_power = DIV_ROUND_UP(reg->max_power_level, 2);
Sujithf1dc5602008-10-29 10:16:30 +05302805}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002806EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
Sujithf1dc5602008-10-29 10:16:30 +05302807
Sujithcbe61d82009-02-09 13:27:12 +05302808void ath9k_hw_setopmode(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302809{
Sujith2660b812009-02-09 13:27:26 +05302810 ath9k_hw_set_operating_mode(ah, ah->opmode);
Sujithf1dc5602008-10-29 10:16:30 +05302811}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002812EXPORT_SYMBOL(ath9k_hw_setopmode);
Sujithf1dc5602008-10-29 10:16:30 +05302813
Sujithcbe61d82009-02-09 13:27:12 +05302814void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
Sujithf1dc5602008-10-29 10:16:30 +05302815{
2816 REG_WRITE(ah, AR_MCAST_FIL0, filter0);
2817 REG_WRITE(ah, AR_MCAST_FIL1, filter1);
2818}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002819EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302820
Luis R. Rodriguezf2b21432009-09-10 08:50:20 -07002821void ath9k_hw_write_associd(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302822{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07002823 struct ath_common *common = ath9k_hw_common(ah);
2824
2825 REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
2826 REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
2827 ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
Sujithf1dc5602008-10-29 10:16:30 +05302828}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002829EXPORT_SYMBOL(ath9k_hw_write_associd);
Sujithf1dc5602008-10-29 10:16:30 +05302830
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002831#define ATH9K_MAX_TSF_READ 10
2832
Sujithcbe61d82009-02-09 13:27:12 +05302833u64 ath9k_hw_gettsf64(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302834{
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002835 u32 tsf_lower, tsf_upper1, tsf_upper2;
2836 int i;
Sujithf1dc5602008-10-29 10:16:30 +05302837
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002838 tsf_upper1 = REG_READ(ah, AR_TSF_U32);
2839 for (i = 0; i < ATH9K_MAX_TSF_READ; i++) {
2840 tsf_lower = REG_READ(ah, AR_TSF_L32);
2841 tsf_upper2 = REG_READ(ah, AR_TSF_U32);
2842 if (tsf_upper2 == tsf_upper1)
2843 break;
2844 tsf_upper1 = tsf_upper2;
2845 }
Sujithf1dc5602008-10-29 10:16:30 +05302846
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002847 WARN_ON( i == ATH9K_MAX_TSF_READ );
2848
2849 return (((u64)tsf_upper1 << 32) | tsf_lower);
Sujithf1dc5602008-10-29 10:16:30 +05302850}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002851EXPORT_SYMBOL(ath9k_hw_gettsf64);
Sujithf1dc5602008-10-29 10:16:30 +05302852
Sujithcbe61d82009-02-09 13:27:12 +05302853void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002854{
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002855 REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
Alina Friedrichsenb9a16192009-03-02 23:28:38 +01002856 REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002857}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002858EXPORT_SYMBOL(ath9k_hw_settsf64);
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002859
Sujithcbe61d82009-02-09 13:27:12 +05302860void ath9k_hw_reset_tsf(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302861{
Gabor Juhosf9b604f2009-06-21 00:02:15 +02002862 if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
2863 AH_TSF_WRITE_TIMEOUT))
Joe Perchesd2182b62011-12-15 14:55:53 -08002864 ath_dbg(ath9k_hw_common(ah), RESET,
Joe Perches226afe62010-12-02 19:12:37 -08002865 "AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
Gabor Juhosf9b604f2009-06-21 00:02:15 +02002866
Sujithf1dc5602008-10-29 10:16:30 +05302867 REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002868}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002869EXPORT_SYMBOL(ath9k_hw_reset_tsf);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002870
Sujith Manoharan60ca9f82012-07-17 17:15:37 +05302871void ath9k_hw_set_tsfadjust(struct ath_hw *ah, bool set)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002872{
Sujith Manoharan60ca9f82012-07-17 17:15:37 +05302873 if (set)
Sujith2660b812009-02-09 13:27:26 +05302874 ah->misc_mode |= AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002875 else
Sujith2660b812009-02-09 13:27:26 +05302876 ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002877}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002878EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002879
Felix Fietkaue4744ec2013-10-11 23:31:01 +02002880void ath9k_hw_set11nmac2040(struct ath_hw *ah, struct ath9k_channel *chan)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002881{
Sujithf1dc5602008-10-29 10:16:30 +05302882 u32 macmode;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002883
Felix Fietkaue4744ec2013-10-11 23:31:01 +02002884 if (IS_CHAN_HT40(chan) && !ah->config.cwm_ignore_extcca)
Sujithf1dc5602008-10-29 10:16:30 +05302885 macmode = AR_2040_JOINED_RX_CLEAR;
2886 else
2887 macmode = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002888
Sujithf1dc5602008-10-29 10:16:30 +05302889 REG_WRITE(ah, AR_2040_MODE, macmode);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002890}
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302891
2892/* HW Generic timers configuration */
2893
2894static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
2895{
2896 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2897 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2898 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2899 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2900 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2901 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2902 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2903 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2904 {AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
2905 {AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
2906 AR_NDP2_TIMER_MODE, 0x0002},
2907 {AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
2908 AR_NDP2_TIMER_MODE, 0x0004},
2909 {AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
2910 AR_NDP2_TIMER_MODE, 0x0008},
2911 {AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
2912 AR_NDP2_TIMER_MODE, 0x0010},
2913 {AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
2914 AR_NDP2_TIMER_MODE, 0x0020},
2915 {AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
2916 AR_NDP2_TIMER_MODE, 0x0040},
2917 {AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
2918 AR_NDP2_TIMER_MODE, 0x0080}
2919};
2920
2921/* HW generic timer primitives */
2922
Felix Fietkaudd347f22011-03-22 21:54:17 +01002923u32 ath9k_hw_gettsf32(struct ath_hw *ah)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302924{
2925 return REG_READ(ah, AR_TSF_L32);
2926}
Felix Fietkaudd347f22011-03-22 21:54:17 +01002927EXPORT_SYMBOL(ath9k_hw_gettsf32);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302928
Sujith Manoharanf4c34af2014-11-16 06:11:03 +05302929void ath9k_hw_gen_timer_start_tsf2(struct ath_hw *ah)
2930{
2931 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2932
2933 if (timer_table->tsf2_enabled) {
2934 REG_SET_BIT(ah, AR_DIRECT_CONNECT, AR_DC_AP_STA_EN);
2935 REG_SET_BIT(ah, AR_RESET_TSF, AR_RESET_TSF2_ONCE);
2936 }
2937}
2938
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302939struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
2940 void (*trigger)(void *),
2941 void (*overflow)(void *),
2942 void *arg,
2943 u8 timer_index)
2944{
2945 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2946 struct ath_gen_timer *timer;
2947
Felix Fietkauc67ce332013-12-14 18:03:38 +01002948 if ((timer_index < AR_FIRST_NDP_TIMER) ||
Sujith Manoharanf4c34af2014-11-16 06:11:03 +05302949 (timer_index >= ATH_MAX_GEN_TIMER))
2950 return NULL;
2951
2952 if ((timer_index > AR_FIRST_NDP_TIMER) &&
2953 !AR_SREV_9300_20_OR_LATER(ah))
Felix Fietkauc67ce332013-12-14 18:03:38 +01002954 return NULL;
2955
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302956 timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);
Joe Perches14f8dc42013-02-07 11:46:27 +00002957 if (timer == NULL)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302958 return NULL;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302959
2960 /* allocate a hardware generic timer slot */
2961 timer_table->timers[timer_index] = timer;
2962 timer->index = timer_index;
2963 timer->trigger = trigger;
2964 timer->overflow = overflow;
2965 timer->arg = arg;
2966
Sujith Manoharanf4c34af2014-11-16 06:11:03 +05302967 if ((timer_index > AR_FIRST_NDP_TIMER) && !timer_table->tsf2_enabled) {
2968 timer_table->tsf2_enabled = true;
2969 ath9k_hw_gen_timer_start_tsf2(ah);
2970 }
2971
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302972 return timer;
2973}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002974EXPORT_SYMBOL(ath_gen_timer_alloc);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302975
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07002976void ath9k_hw_gen_timer_start(struct ath_hw *ah,
2977 struct ath_gen_timer *timer,
Felix Fietkauc67ce332013-12-14 18:03:38 +01002978 u32 timer_next,
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07002979 u32 timer_period)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302980{
2981 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
Felix Fietkauc67ce332013-12-14 18:03:38 +01002982 u32 mask = 0;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302983
Felix Fietkauc67ce332013-12-14 18:03:38 +01002984 timer_table->timer_mask |= BIT(timer->index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302985
2986 /*
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302987 * Program generic timer registers
2988 */
2989 REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
2990 timer_next);
2991 REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
2992 timer_period);
2993 REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
2994 gen_tmr_configuration[timer->index].mode_mask);
2995
Sujith Manoharana4a29542012-09-10 09:20:03 +05302996 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302997 /*
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +05302998 * Starting from AR9462, each generic timer can select which tsf
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302999 * to use. But we still follow the old rule, 0 - 7 use tsf and
3000 * 8 - 15 use tsf2.
3001 */
3002 if ((timer->index < AR_GEN_TIMER_BANK_1_LEN))
3003 REG_CLR_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
3004 (1 << timer->index));
3005 else
3006 REG_SET_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
3007 (1 << timer->index));
3008 }
3009
Felix Fietkauc67ce332013-12-14 18:03:38 +01003010 if (timer->trigger)
3011 mask |= SM(AR_GENTMR_BIT(timer->index),
3012 AR_IMR_S5_GENTIMER_TRIG);
3013 if (timer->overflow)
3014 mask |= SM(AR_GENTMR_BIT(timer->index),
3015 AR_IMR_S5_GENTIMER_THRESH);
3016
3017 REG_SET_BIT(ah, AR_IMR_S5, mask);
3018
3019 if ((ah->imask & ATH9K_INT_GENTIMER) == 0) {
3020 ah->imask |= ATH9K_INT_GENTIMER;
3021 ath9k_hw_set_interrupts(ah);
3022 }
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303023}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003024EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303025
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07003026void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303027{
3028 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
3029
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303030 /* Clear generic timer enable bits. */
3031 REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
3032 gen_tmr_configuration[timer->index].mode_mask);
3033
Sujith Manoharanb7f59762012-09-11 10:46:24 +05303034 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
3035 /*
3036 * Need to switch back to TSF if it was using TSF2.
3037 */
3038 if ((timer->index >= AR_GEN_TIMER_BANK_1_LEN)) {
3039 REG_CLR_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
3040 (1 << timer->index));
3041 }
3042 }
3043
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303044 /* Disable both trigger and thresh interrupt masks */
3045 REG_CLR_BIT(ah, AR_IMR_S5,
3046 (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
3047 SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
3048
Felix Fietkauc67ce332013-12-14 18:03:38 +01003049 timer_table->timer_mask &= ~BIT(timer->index);
3050
3051 if (timer_table->timer_mask == 0) {
3052 ah->imask &= ~ATH9K_INT_GENTIMER;
3053 ath9k_hw_set_interrupts(ah);
3054 }
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303055}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003056EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303057
3058void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
3059{
3060 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
3061
3062 /* free the hardware generic timer slot */
3063 timer_table->timers[timer->index] = NULL;
3064 kfree(timer);
3065}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003066EXPORT_SYMBOL(ath_gen_timer_free);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303067
3068/*
3069 * Generic Timer Interrupts handling
3070 */
3071void ath_gen_timer_isr(struct ath_hw *ah)
3072{
3073 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
3074 struct ath_gen_timer *timer;
Felix Fietkauc67ce332013-12-14 18:03:38 +01003075 unsigned long trigger_mask, thresh_mask;
3076 unsigned int index;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303077
3078 /* get hardware generic timer interrupt status */
3079 trigger_mask = ah->intr_gen_timer_trigger;
3080 thresh_mask = ah->intr_gen_timer_thresh;
Felix Fietkauc67ce332013-12-14 18:03:38 +01003081 trigger_mask &= timer_table->timer_mask;
3082 thresh_mask &= timer_table->timer_mask;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303083
Felix Fietkauc67ce332013-12-14 18:03:38 +01003084 for_each_set_bit(index, &thresh_mask, ARRAY_SIZE(timer_table->timers)) {
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303085 timer = timer_table->timers[index];
Felix Fietkauc67ce332013-12-14 18:03:38 +01003086 if (!timer)
3087 continue;
3088 if (!timer->overflow)
3089 continue;
Felix Fietkaua6a172b2013-12-20 16:18:45 +01003090
3091 trigger_mask &= ~BIT(index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303092 timer->overflow(timer->arg);
3093 }
3094
Felix Fietkauc67ce332013-12-14 18:03:38 +01003095 for_each_set_bit(index, &trigger_mask, ARRAY_SIZE(timer_table->timers)) {
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303096 timer = timer_table->timers[index];
Felix Fietkauc67ce332013-12-14 18:03:38 +01003097 if (!timer)
3098 continue;
3099 if (!timer->trigger)
3100 continue;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303101 timer->trigger(timer->arg);
3102 }
3103}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003104EXPORT_SYMBOL(ath_gen_timer_isr);
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003105
Sujith05020d22010-03-17 14:25:23 +05303106/********/
3107/* HTC */
3108/********/
3109
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003110static struct {
3111 u32 version;
3112 const char * name;
3113} ath_mac_bb_names[] = {
3114 /* Devices with external radios */
3115 { AR_SREV_VERSION_5416_PCI, "5416" },
3116 { AR_SREV_VERSION_5416_PCIE, "5418" },
3117 { AR_SREV_VERSION_9100, "9100" },
3118 { AR_SREV_VERSION_9160, "9160" },
3119 /* Single-chip solutions */
3120 { AR_SREV_VERSION_9280, "9280" },
3121 { AR_SREV_VERSION_9285, "9285" },
Luis R. Rodriguez11158472009-10-27 12:59:35 -04003122 { AR_SREV_VERSION_9287, "9287" },
3123 { AR_SREV_VERSION_9271, "9271" },
Luis R. Rodriguezec839032010-04-15 17:39:20 -04003124 { AR_SREV_VERSION_9300, "9300" },
Gabor Juhos2c8e5932011-06-21 11:23:21 +02003125 { AR_SREV_VERSION_9330, "9330" },
Florian Fainelli397e5d52011-08-25 21:33:48 +02003126 { AR_SREV_VERSION_9340, "9340" },
Senthil Balasubramanian8f06ca22011-04-01 17:16:33 +05303127 { AR_SREV_VERSION_9485, "9485" },
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +05303128 { AR_SREV_VERSION_9462, "9462" },
Gabor Juhos485124c2012-07-03 19:13:19 +02003129 { AR_SREV_VERSION_9550, "9550" },
Sujith Manoharan77fac462012-09-11 20:09:18 +05303130 { AR_SREV_VERSION_9565, "9565" },
Sujith Manoharanc08148b2014-03-17 15:02:46 +05303131 { AR_SREV_VERSION_9531, "9531" },
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003132};
3133
3134/* For devices with external radios */
3135static struct {
3136 u16 version;
3137 const char * name;
3138} ath_rf_names[] = {
3139 { 0, "5133" },
3140 { AR_RAD5133_SREV_MAJOR, "5133" },
3141 { AR_RAD5122_SREV_MAJOR, "5122" },
3142 { AR_RAD2133_SREV_MAJOR, "2133" },
3143 { AR_RAD2122_SREV_MAJOR, "2122" }
3144};
3145
3146/*
3147 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
3148 */
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003149static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003150{
3151 int i;
3152
3153 for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
3154 if (ath_mac_bb_names[i].version == mac_bb_version) {
3155 return ath_mac_bb_names[i].name;
3156 }
3157 }
3158
3159 return "????";
3160}
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003161
3162/*
3163 * Return the RF name. "????" is returned if the RF is unknown.
3164 * Used for devices with external radios.
3165 */
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003166static const char *ath9k_hw_rf_name(u16 rf_version)
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003167{
3168 int i;
3169
3170 for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
3171 if (ath_rf_names[i].version == rf_version) {
3172 return ath_rf_names[i].name;
3173 }
3174 }
3175
3176 return "????";
3177}
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003178
3179void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
3180{
3181 int used;
3182
3183 /* chipsets >= AR9280 are single-chip */
Felix Fietkau7a370812010-09-22 12:34:52 +02003184 if (AR_SREV_9280_20_OR_LATER(ah)) {
Zefir Kurtisi5e88ba62013-09-05 14:11:57 +02003185 used = scnprintf(hw_name, len,
3186 "Atheros AR%s Rev:%x",
3187 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
3188 ah->hw_version.macRev);
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003189 }
3190 else {
Zefir Kurtisi5e88ba62013-09-05 14:11:57 +02003191 used = scnprintf(hw_name, len,
3192 "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
3193 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
3194 ah->hw_version.macRev,
3195 ath9k_hw_rf_name((ah->hw_version.analog5GhzRev
3196 & AR_RADIO_SREV_MAJOR)),
3197 ah->hw_version.phyRev);
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003198 }
3199
3200 hw_name[used] = '\0';
3201}
3202EXPORT_SYMBOL(ath9k_hw_name);