blob: d3748bf3ac7ba83bcba77807584b725f4a00dc14 [file] [log] [blame]
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001/* bnx2x_main.c: Broadcom Everest network driver.
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002 *
Yuval Mintz247fa822013-01-14 05:11:50 +00003 * Copyright (c) 2007-2013 Broadcom Corporation
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation.
8 *
Eilon Greenstein24e3fce2008-06-12 14:30:28 -07009 * Maintained by: Eilon Greenstein <eilong@broadcom.com>
10 * Written by: Eliezer Tamir
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011 * Based on code from Michael Chan's bnx2 driver
12 * UDP CSUM errata workaround by Arik Gendelman
Eilon Greensteinca003922009-08-12 22:53:28 -070013 * Slowpath and fastpath rework by Vladislav Zolotarov
Eliezer Tamirc14423f2008-02-28 11:49:42 -080014 * Statistics and Link management by Yitchak Gertner
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020015 *
16 */
17
Joe Perchesf1deab52011-08-14 12:16:21 +000018#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
19
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020020#include <linux/module.h>
21#include <linux/moduleparam.h>
22#include <linux/kernel.h>
23#include <linux/device.h> /* for dev_info() */
24#include <linux/timer.h>
25#include <linux/errno.h>
26#include <linux/ioport.h>
27#include <linux/slab.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020028#include <linux/interrupt.h>
29#include <linux/pci.h>
Yuval Mintz33d8e6a2013-12-26 09:57:08 +020030#include <linux/aer.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020031#include <linux/init.h>
32#include <linux/netdevice.h>
33#include <linux/etherdevice.h>
34#include <linux/skbuff.h>
35#include <linux/dma-mapping.h>
36#include <linux/bitops.h>
37#include <linux/irq.h>
38#include <linux/delay.h>
39#include <asm/byteorder.h>
40#include <linux/time.h>
41#include <linux/ethtool.h>
42#include <linux/mii.h>
Eilon Greenstein0c6671b2009-01-14 21:26:51 -080043#include <linux/if_vlan.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020044#include <net/ip.h>
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030045#include <net/ipv6.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020046#include <net/tcp.h>
47#include <net/checksum.h>
Eilon Greenstein34f80b02008-06-23 20:33:01 -070048#include <net/ip6_checksum.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020049#include <linux/workqueue.h>
50#include <linux/crc32.h>
Eilon Greenstein34f80b02008-06-23 20:33:01 -070051#include <linux/crc32c.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020052#include <linux/prefetch.h>
53#include <linux/zlib.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020054#include <linux/io.h>
Yuval Mintz452427b2012-03-26 20:47:07 +000055#include <linux/semaphore.h>
Ben Hutchings45229b42009-11-07 11:53:39 +000056#include <linux/stringify.h>
David S. Miller7ab24bf2011-06-29 05:48:41 -070057#include <linux/vmalloc.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020058
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020059#include "bnx2x.h"
60#include "bnx2x_init.h"
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070061#include "bnx2x_init_ops.h"
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000062#include "bnx2x_cmn.h"
Ariel Elior1ab44342013-01-01 05:22:23 +000063#include "bnx2x_vfpf.h"
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +000064#include "bnx2x_dcb.h"
Vladislav Zolotarov042181f2011-06-14 01:33:39 +000065#include "bnx2x_sp.h"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020066
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070067#include <linux/firmware.h>
68#include "bnx2x_fw_file_hdr.h"
69/* FW files */
Ben Hutchings45229b42009-11-07 11:53:39 +000070#define FW_FILE_VERSION \
71 __stringify(BCM_5710_FW_MAJOR_VERSION) "." \
72 __stringify(BCM_5710_FW_MINOR_VERSION) "." \
73 __stringify(BCM_5710_FW_REVISION_VERSION) "." \
74 __stringify(BCM_5710_FW_ENGINEERING_VERSION)
Dmitry Kravkov560131f2010-10-06 03:18:47 +000075#define FW_FILE_NAME_E1 "bnx2x/bnx2x-e1-" FW_FILE_VERSION ".fw"
76#define FW_FILE_NAME_E1H "bnx2x/bnx2x-e1h-" FW_FILE_VERSION ".fw"
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000077#define FW_FILE_NAME_E2 "bnx2x/bnx2x-e2-" FW_FILE_VERSION ".fw"
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070078
Eilon Greenstein34f80b02008-06-23 20:33:01 -070079/* Time in jiffies before concluding the transmitter is hung */
80#define TX_TIMEOUT (5*HZ)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020081
Bill Pemberton0329aba2012-12-03 09:24:24 -050082static char version[] =
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030083 "Broadcom NetXtreme II 5771x/578xx 10/20-Gigabit Ethernet Driver "
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020084 DRV_MODULE_NAME " " DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
85
Eilon Greenstein24e3fce2008-06-12 14:30:28 -070086MODULE_AUTHOR("Eliezer Tamir");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000087MODULE_DESCRIPTION("Broadcom NetXtreme II "
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030088 "BCM57710/57711/57711E/"
89 "57712/57712_MF/57800/57800_MF/57810/57810_MF/"
90 "57840/57840_MF Driver");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020091MODULE_LICENSE("GPL");
92MODULE_VERSION(DRV_MODULE_VERSION);
Ben Hutchings45229b42009-11-07 11:53:39 +000093MODULE_FIRMWARE(FW_FILE_NAME_E1);
94MODULE_FIRMWARE(FW_FILE_NAME_E1H);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000095MODULE_FIRMWARE(FW_FILE_NAME_E2);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020096
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000097int num_queues;
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +000098module_param(num_queues, int, 0);
Dmitry Kravkov96305232012-04-03 18:41:30 +000099MODULE_PARM_DESC(num_queues,
100 " Set number of queues (default is as a number of CPUs)");
Eilon Greenstein555f6c72009-02-12 08:36:11 +0000101
Eilon Greenstein19680c42008-08-13 15:47:33 -0700102static int disable_tpa;
Eilon Greenstein19680c42008-08-13 15:47:33 -0700103module_param(disable_tpa, int, 0);
Eilon Greenstein9898f862009-02-12 08:38:27 +0000104MODULE_PARM_DESC(disable_tpa, " Disable the TPA (LRO) feature");
Eilon Greenstein8badd272009-02-12 08:36:15 +0000105
Merav Sicron0e8d2ec2012-06-19 07:48:30 +0000106int int_mode;
Eilon Greenstein8badd272009-02-12 08:36:15 +0000107module_param(int_mode, int, 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300108MODULE_PARM_DESC(int_mode, " Force interrupt mode other than MSI-X "
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000109 "(1 INT#x; 2 MSI)");
Eilon Greenstein8badd272009-02-12 08:36:15 +0000110
Eilon Greensteina18f5122009-08-12 08:23:26 +0000111static int dropless_fc;
112module_param(dropless_fc, int, 0);
113MODULE_PARM_DESC(dropless_fc, " Pause on exhausted host ring");
114
Eilon Greenstein8d5726c2009-02-12 08:37:19 +0000115static int mrrs = -1;
116module_param(mrrs, int, 0);
117MODULE_PARM_DESC(mrrs, " Force Max Read Req Size (0..3) (for debug)");
118
Eilon Greenstein9898f862009-02-12 08:38:27 +0000119static int debug;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200120module_param(debug, int, 0);
Eilon Greenstein9898f862009-02-12 08:38:27 +0000121MODULE_PARM_DESC(debug, " Default debug msglevel");
122
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300123struct workqueue_struct *bnx2x_wq;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000124
Barak Witkowski1ef1d452013-01-10 04:53:40 +0000125struct bnx2x_mac_vals {
126 u32 xmac_addr;
127 u32 xmac_val;
128 u32 emac_addr;
129 u32 emac_val;
130 u32 umac_addr;
131 u32 umac_val;
132 u32 bmac_addr;
133 u32 bmac_val[2];
134};
135
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200136enum bnx2x_board_type {
137 BCM57710 = 0,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300138 BCM57711,
139 BCM57711E,
140 BCM57712,
141 BCM57712_MF,
Ariel Elior1ab44342013-01-01 05:22:23 +0000142 BCM57712_VF,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300143 BCM57800,
144 BCM57800_MF,
Ariel Elior1ab44342013-01-01 05:22:23 +0000145 BCM57800_VF,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300146 BCM57810,
147 BCM57810_MF,
Ariel Elior1ab44342013-01-01 05:22:23 +0000148 BCM57810_VF,
Yuval Mintzc3def942012-07-23 10:25:43 +0300149 BCM57840_4_10,
150 BCM57840_2_20,
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000151 BCM57840_MF,
Ariel Elior1ab44342013-01-01 05:22:23 +0000152 BCM57840_VF,
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000153 BCM57811,
Ariel Elior1ab44342013-01-01 05:22:23 +0000154 BCM57811_MF,
155 BCM57840_O,
156 BCM57840_MFO,
157 BCM57811_VF
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200158};
159
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700160/* indexed by board_type, above */
Andrew Morton53a10562008-02-09 23:16:41 -0800161static struct {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200162 char *name;
Bill Pemberton0329aba2012-12-03 09:24:24 -0500163} board_info[] = {
Ariel Elior1ab44342013-01-01 05:22:23 +0000164 [BCM57710] = { "Broadcom NetXtreme II BCM57710 10 Gigabit PCIe [Everest]" },
165 [BCM57711] = { "Broadcom NetXtreme II BCM57711 10 Gigabit PCIe" },
166 [BCM57711E] = { "Broadcom NetXtreme II BCM57711E 10 Gigabit PCIe" },
167 [BCM57712] = { "Broadcom NetXtreme II BCM57712 10 Gigabit Ethernet" },
168 [BCM57712_MF] = { "Broadcom NetXtreme II BCM57712 10 Gigabit Ethernet Multi Function" },
169 [BCM57712_VF] = { "Broadcom NetXtreme II BCM57712 10 Gigabit Ethernet Virtual Function" },
170 [BCM57800] = { "Broadcom NetXtreme II BCM57800 10 Gigabit Ethernet" },
171 [BCM57800_MF] = { "Broadcom NetXtreme II BCM57800 10 Gigabit Ethernet Multi Function" },
172 [BCM57800_VF] = { "Broadcom NetXtreme II BCM57800 10 Gigabit Ethernet Virtual Function" },
173 [BCM57810] = { "Broadcom NetXtreme II BCM57810 10 Gigabit Ethernet" },
174 [BCM57810_MF] = { "Broadcom NetXtreme II BCM57810 10 Gigabit Ethernet Multi Function" },
175 [BCM57810_VF] = { "Broadcom NetXtreme II BCM57810 10 Gigabit Ethernet Virtual Function" },
176 [BCM57840_4_10] = { "Broadcom NetXtreme II BCM57840 10 Gigabit Ethernet" },
177 [BCM57840_2_20] = { "Broadcom NetXtreme II BCM57840 20 Gigabit Ethernet" },
178 [BCM57840_MF] = { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet Multi Function" },
179 [BCM57840_VF] = { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet Virtual Function" },
180 [BCM57811] = { "Broadcom NetXtreme II BCM57811 10 Gigabit Ethernet" },
181 [BCM57811_MF] = { "Broadcom NetXtreme II BCM57811 10 Gigabit Ethernet Multi Function" },
182 [BCM57840_O] = { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet" },
183 [BCM57840_MFO] = { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet Multi Function" },
184 [BCM57811_VF] = { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet Virtual Function" }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200185};
186
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300187#ifndef PCI_DEVICE_ID_NX2_57710
188#define PCI_DEVICE_ID_NX2_57710 CHIP_NUM_57710
189#endif
190#ifndef PCI_DEVICE_ID_NX2_57711
191#define PCI_DEVICE_ID_NX2_57711 CHIP_NUM_57711
192#endif
193#ifndef PCI_DEVICE_ID_NX2_57711E
194#define PCI_DEVICE_ID_NX2_57711E CHIP_NUM_57711E
195#endif
196#ifndef PCI_DEVICE_ID_NX2_57712
197#define PCI_DEVICE_ID_NX2_57712 CHIP_NUM_57712
198#endif
199#ifndef PCI_DEVICE_ID_NX2_57712_MF
200#define PCI_DEVICE_ID_NX2_57712_MF CHIP_NUM_57712_MF
201#endif
Ariel Elior8395be52013-01-01 05:22:44 +0000202#ifndef PCI_DEVICE_ID_NX2_57712_VF
203#define PCI_DEVICE_ID_NX2_57712_VF CHIP_NUM_57712_VF
204#endif
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300205#ifndef PCI_DEVICE_ID_NX2_57800
206#define PCI_DEVICE_ID_NX2_57800 CHIP_NUM_57800
207#endif
208#ifndef PCI_DEVICE_ID_NX2_57800_MF
209#define PCI_DEVICE_ID_NX2_57800_MF CHIP_NUM_57800_MF
210#endif
Ariel Elior8395be52013-01-01 05:22:44 +0000211#ifndef PCI_DEVICE_ID_NX2_57800_VF
212#define PCI_DEVICE_ID_NX2_57800_VF CHIP_NUM_57800_VF
213#endif
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300214#ifndef PCI_DEVICE_ID_NX2_57810
215#define PCI_DEVICE_ID_NX2_57810 CHIP_NUM_57810
216#endif
217#ifndef PCI_DEVICE_ID_NX2_57810_MF
218#define PCI_DEVICE_ID_NX2_57810_MF CHIP_NUM_57810_MF
219#endif
Yuval Mintzc3def942012-07-23 10:25:43 +0300220#ifndef PCI_DEVICE_ID_NX2_57840_O
221#define PCI_DEVICE_ID_NX2_57840_O CHIP_NUM_57840_OBSOLETE
222#endif
Ariel Elior8395be52013-01-01 05:22:44 +0000223#ifndef PCI_DEVICE_ID_NX2_57810_VF
224#define PCI_DEVICE_ID_NX2_57810_VF CHIP_NUM_57810_VF
225#endif
Yuval Mintzc3def942012-07-23 10:25:43 +0300226#ifndef PCI_DEVICE_ID_NX2_57840_4_10
227#define PCI_DEVICE_ID_NX2_57840_4_10 CHIP_NUM_57840_4_10
228#endif
229#ifndef PCI_DEVICE_ID_NX2_57840_2_20
230#define PCI_DEVICE_ID_NX2_57840_2_20 CHIP_NUM_57840_2_20
231#endif
232#ifndef PCI_DEVICE_ID_NX2_57840_MFO
233#define PCI_DEVICE_ID_NX2_57840_MFO CHIP_NUM_57840_MF_OBSOLETE
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300234#endif
235#ifndef PCI_DEVICE_ID_NX2_57840_MF
236#define PCI_DEVICE_ID_NX2_57840_MF CHIP_NUM_57840_MF
237#endif
Ariel Elior8395be52013-01-01 05:22:44 +0000238#ifndef PCI_DEVICE_ID_NX2_57840_VF
239#define PCI_DEVICE_ID_NX2_57840_VF CHIP_NUM_57840_VF
240#endif
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000241#ifndef PCI_DEVICE_ID_NX2_57811
242#define PCI_DEVICE_ID_NX2_57811 CHIP_NUM_57811
243#endif
244#ifndef PCI_DEVICE_ID_NX2_57811_MF
245#define PCI_DEVICE_ID_NX2_57811_MF CHIP_NUM_57811_MF
246#endif
Ariel Elior8395be52013-01-01 05:22:44 +0000247#ifndef PCI_DEVICE_ID_NX2_57811_VF
248#define PCI_DEVICE_ID_NX2_57811_VF CHIP_NUM_57811_VF
249#endif
250
Alexey Dobriyana3aa1882010-01-07 11:58:11 +0000251static DEFINE_PCI_DEVICE_TABLE(bnx2x_pci_tbl) = {
Eilon Greensteine4ed7112009-08-12 08:24:10 +0000252 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57710), BCM57710 },
253 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57711), BCM57711 },
254 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57711E), BCM57711E },
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000255 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57712), BCM57712 },
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300256 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57712_MF), BCM57712_MF },
Ariel Elior8395be52013-01-01 05:22:44 +0000257 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57712_VF), BCM57712_VF },
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300258 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57800), BCM57800 },
259 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57800_MF), BCM57800_MF },
Ariel Elior8395be52013-01-01 05:22:44 +0000260 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57800_VF), BCM57800_VF },
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300261 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57810), BCM57810 },
262 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57810_MF), BCM57810_MF },
Yuval Mintzc3def942012-07-23 10:25:43 +0300263 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_O), BCM57840_O },
264 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_4_10), BCM57840_4_10 },
265 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_2_20), BCM57840_2_20 },
Ariel Elior8395be52013-01-01 05:22:44 +0000266 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57810_VF), BCM57810_VF },
Yuval Mintzc3def942012-07-23 10:25:43 +0300267 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_MFO), BCM57840_MFO },
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300268 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_MF), BCM57840_MF },
Ariel Elior8395be52013-01-01 05:22:44 +0000269 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_VF), BCM57840_VF },
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000270 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57811), BCM57811 },
271 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57811_MF), BCM57811_MF },
Ariel Elior8395be52013-01-01 05:22:44 +0000272 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57811_VF), BCM57811_VF },
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200273 { 0 }
274};
275
276MODULE_DEVICE_TABLE(pci, bnx2x_pci_tbl);
277
Yuval Mintz452427b2012-03-26 20:47:07 +0000278/* Global resources for unloading a previously loaded device */
279#define BNX2X_PREV_WAIT_NEEDED 1
280static DEFINE_SEMAPHORE(bnx2x_prev_sem);
281static LIST_HEAD(bnx2x_prev_list);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200282/****************************************************************************
283* General service functions
284****************************************************************************/
285
Eric Dumazet1191cb82012-04-27 21:39:21 +0000286static void __storm_memset_dma_mapping(struct bnx2x *bp,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300287 u32 addr, dma_addr_t mapping)
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000288{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300289 REG_WR(bp, addr, U64_LO(mapping));
290 REG_WR(bp, addr + 4, U64_HI(mapping));
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000291}
292
Eric Dumazet1191cb82012-04-27 21:39:21 +0000293static void storm_memset_spq_addr(struct bnx2x *bp,
294 dma_addr_t mapping, u16 abs_fid)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300295{
296 u32 addr = XSEM_REG_FAST_MEMORY +
297 XSTORM_SPQ_PAGE_BASE_OFFSET(abs_fid);
298
299 __storm_memset_dma_mapping(bp, addr, mapping);
300}
301
Eric Dumazet1191cb82012-04-27 21:39:21 +0000302static void storm_memset_vf_to_pf(struct bnx2x *bp, u16 abs_fid,
303 u16 pf_id)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300304{
305 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_VF_TO_PF_OFFSET(abs_fid),
306 pf_id);
307 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_VF_TO_PF_OFFSET(abs_fid),
308 pf_id);
309 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_VF_TO_PF_OFFSET(abs_fid),
310 pf_id);
311 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_VF_TO_PF_OFFSET(abs_fid),
312 pf_id);
313}
314
Eric Dumazet1191cb82012-04-27 21:39:21 +0000315static void storm_memset_func_en(struct bnx2x *bp, u16 abs_fid,
316 u8 enable)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300317{
318 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_FUNC_EN_OFFSET(abs_fid),
319 enable);
320 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_FUNC_EN_OFFSET(abs_fid),
321 enable);
322 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_FUNC_EN_OFFSET(abs_fid),
323 enable);
324 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_FUNC_EN_OFFSET(abs_fid),
325 enable);
326}
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000327
Eric Dumazet1191cb82012-04-27 21:39:21 +0000328static void storm_memset_eq_data(struct bnx2x *bp,
329 struct event_ring_data *eq_data,
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000330 u16 pfid)
331{
332 size_t size = sizeof(struct event_ring_data);
333
334 u32 addr = BAR_CSTRORM_INTMEM + CSTORM_EVENT_RING_DATA_OFFSET(pfid);
335
336 __storm_memset_struct(bp, addr, size, (u32 *)eq_data);
337}
338
Eric Dumazet1191cb82012-04-27 21:39:21 +0000339static void storm_memset_eq_prod(struct bnx2x *bp, u16 eq_prod,
340 u16 pfid)
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000341{
342 u32 addr = BAR_CSTRORM_INTMEM + CSTORM_EVENT_RING_PROD_OFFSET(pfid);
343 REG_WR16(bp, addr, eq_prod);
344}
345
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200346/* used only at init
347 * locking is done by mcp
348 */
stephen hemminger8d962862010-10-21 07:50:56 +0000349static void bnx2x_reg_wr_ind(struct bnx2x *bp, u32 addr, u32 val)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200350{
351 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, addr);
352 pci_write_config_dword(bp->pdev, PCICFG_GRC_DATA, val);
353 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
354 PCICFG_VENDOR_ID_OFFSET);
355}
356
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200357static u32 bnx2x_reg_rd_ind(struct bnx2x *bp, u32 addr)
358{
359 u32 val;
360
361 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, addr);
362 pci_read_config_dword(bp->pdev, PCICFG_GRC_DATA, &val);
363 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
364 PCICFG_VENDOR_ID_OFFSET);
365
366 return val;
367}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200368
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000369#define DMAE_DP_SRC_GRC "grc src_addr [%08x]"
370#define DMAE_DP_SRC_PCI "pci src_addr [%x:%08x]"
371#define DMAE_DP_DST_GRC "grc dst_addr [%08x]"
372#define DMAE_DP_DST_PCI "pci dst_addr [%x:%08x]"
373#define DMAE_DP_DST_NONE "dst_addr [none]"
374
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000375static void bnx2x_dp_dmae(struct bnx2x *bp,
376 struct dmae_command *dmae, int msglvl)
Ariel Eliorfd1fc792013-01-01 05:22:33 +0000377{
378 u32 src_type = dmae->opcode & DMAE_COMMAND_SRC;
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000379 int i;
Ariel Eliorfd1fc792013-01-01 05:22:33 +0000380
381 switch (dmae->opcode & DMAE_COMMAND_DST) {
382 case DMAE_CMD_DST_PCI:
383 if (src_type == DMAE_CMD_SRC_PCI)
384 DP(msglvl, "DMAE: opcode 0x%08x\n"
385 "src [%x:%08x], len [%d*4], dst [%x:%08x]\n"
386 "comp_addr [%x:%08x], comp_val 0x%08x\n",
387 dmae->opcode, dmae->src_addr_hi, dmae->src_addr_lo,
388 dmae->len, dmae->dst_addr_hi, dmae->dst_addr_lo,
389 dmae->comp_addr_hi, dmae->comp_addr_lo,
390 dmae->comp_val);
391 else
392 DP(msglvl, "DMAE: opcode 0x%08x\n"
393 "src [%08x], len [%d*4], dst [%x:%08x]\n"
394 "comp_addr [%x:%08x], comp_val 0x%08x\n",
395 dmae->opcode, dmae->src_addr_lo >> 2,
396 dmae->len, dmae->dst_addr_hi, dmae->dst_addr_lo,
397 dmae->comp_addr_hi, dmae->comp_addr_lo,
398 dmae->comp_val);
399 break;
400 case DMAE_CMD_DST_GRC:
401 if (src_type == DMAE_CMD_SRC_PCI)
402 DP(msglvl, "DMAE: opcode 0x%08x\n"
403 "src [%x:%08x], len [%d*4], dst_addr [%08x]\n"
404 "comp_addr [%x:%08x], comp_val 0x%08x\n",
405 dmae->opcode, dmae->src_addr_hi, dmae->src_addr_lo,
406 dmae->len, dmae->dst_addr_lo >> 2,
407 dmae->comp_addr_hi, dmae->comp_addr_lo,
408 dmae->comp_val);
409 else
410 DP(msglvl, "DMAE: opcode 0x%08x\n"
411 "src [%08x], len [%d*4], dst [%08x]\n"
412 "comp_addr [%x:%08x], comp_val 0x%08x\n",
413 dmae->opcode, dmae->src_addr_lo >> 2,
414 dmae->len, dmae->dst_addr_lo >> 2,
415 dmae->comp_addr_hi, dmae->comp_addr_lo,
416 dmae->comp_val);
417 break;
418 default:
419 if (src_type == DMAE_CMD_SRC_PCI)
420 DP(msglvl, "DMAE: opcode 0x%08x\n"
421 "src_addr [%x:%08x] len [%d * 4] dst_addr [none]\n"
422 "comp_addr [%x:%08x] comp_val 0x%08x\n",
423 dmae->opcode, dmae->src_addr_hi, dmae->src_addr_lo,
424 dmae->len, dmae->comp_addr_hi, dmae->comp_addr_lo,
425 dmae->comp_val);
426 else
427 DP(msglvl, "DMAE: opcode 0x%08x\n"
428 "src_addr [%08x] len [%d * 4] dst_addr [none]\n"
429 "comp_addr [%x:%08x] comp_val 0x%08x\n",
430 dmae->opcode, dmae->src_addr_lo >> 2,
431 dmae->len, dmae->comp_addr_hi, dmae->comp_addr_lo,
432 dmae->comp_val);
433 break;
434 }
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000435
436 for (i = 0; i < (sizeof(struct dmae_command)/4); i++)
437 DP(msglvl, "DMAE RAW [%02d]: 0x%08x\n",
438 i, *(((u32 *)dmae) + i));
Ariel Eliorfd1fc792013-01-01 05:22:33 +0000439}
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000440
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200441/* copy command into DMAE command memory and set DMAE command go */
Dmitry Kravkov6c719d02010-07-27 12:36:15 +0000442void bnx2x_post_dmae(struct bnx2x *bp, struct dmae_command *dmae, int idx)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200443{
444 u32 cmd_offset;
445 int i;
446
447 cmd_offset = (DMAE_REG_CMD_MEM + sizeof(struct dmae_command) * idx);
448 for (i = 0; i < (sizeof(struct dmae_command)/4); i++) {
449 REG_WR(bp, cmd_offset + i*4, *(((u32 *)dmae) + i));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200450 }
451 REG_WR(bp, dmae_reg_go_c[idx], 1);
452}
453
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000454u32 bnx2x_dmae_opcode_add_comp(u32 opcode, u8 comp_type)
455{
456 return opcode | ((comp_type << DMAE_COMMAND_C_DST_SHIFT) |
457 DMAE_CMD_C_ENABLE);
458}
459
460u32 bnx2x_dmae_opcode_clr_src_reset(u32 opcode)
461{
462 return opcode & ~DMAE_CMD_SRC_RESET;
463}
464
465u32 bnx2x_dmae_opcode(struct bnx2x *bp, u8 src_type, u8 dst_type,
466 bool with_comp, u8 comp_type)
467{
468 u32 opcode = 0;
469
470 opcode |= ((src_type << DMAE_COMMAND_SRC_SHIFT) |
471 (dst_type << DMAE_COMMAND_DST_SHIFT));
472
473 opcode |= (DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET);
474
475 opcode |= (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0);
David S. Miller8decf862011-09-22 03:23:13 -0400476 opcode |= ((BP_VN(bp) << DMAE_CMD_E1HVN_SHIFT) |
477 (BP_VN(bp) << DMAE_COMMAND_DST_VN_SHIFT));
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000478 opcode |= (DMAE_COM_SET_ERR << DMAE_COMMAND_ERR_POLICY_SHIFT);
479
480#ifdef __BIG_ENDIAN
481 opcode |= DMAE_CMD_ENDIANITY_B_DW_SWAP;
482#else
483 opcode |= DMAE_CMD_ENDIANITY_DW_SWAP;
484#endif
485 if (with_comp)
486 opcode = bnx2x_dmae_opcode_add_comp(opcode, comp_type);
487 return opcode;
488}
489
Ariel Eliorfd1fc792013-01-01 05:22:33 +0000490void bnx2x_prep_dmae_with_comp(struct bnx2x *bp,
stephen hemminger8d962862010-10-21 07:50:56 +0000491 struct dmae_command *dmae,
492 u8 src_type, u8 dst_type)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000493{
494 memset(dmae, 0, sizeof(struct dmae_command));
495
496 /* set the opcode */
497 dmae->opcode = bnx2x_dmae_opcode(bp, src_type, dst_type,
498 true, DMAE_COMP_PCI);
499
500 /* fill in the completion parameters */
501 dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_comp));
502 dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_comp));
503 dmae->comp_val = DMAE_COMP_VAL;
504}
505
Ariel Eliorfd1fc792013-01-01 05:22:33 +0000506/* issue a dmae command over the init-channel and wait for completion */
Ariel Elior32316a42013-10-20 16:51:32 +0200507int bnx2x_issue_dmae_with_comp(struct bnx2x *bp, struct dmae_command *dmae,
508 u32 *comp)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000509{
Dmitry Kravkov5e374b52011-05-22 10:09:19 +0000510 int cnt = CHIP_REV_IS_SLOW(bp) ? (400000) : 4000;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000511 int rc = 0;
512
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000513 bnx2x_dp_dmae(bp, dmae, BNX2X_MSG_DMAE);
514
515 /* Lock the dmae channel. Disable BHs to prevent a dead-lock
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300516 * as long as this code is called both from syscall context and
517 * from ndo_set_rx_mode() flow that may be called from BH.
518 */
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -0800519 spin_lock_bh(&bp->dmae_lock);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000520
521 /* reset completion */
Ariel Elior32316a42013-10-20 16:51:32 +0200522 *comp = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000523
524 /* post the command on the channel used for initializations */
525 bnx2x_post_dmae(bp, dmae, INIT_DMAE_C(bp));
526
527 /* wait for completion */
528 udelay(5);
Ariel Elior32316a42013-10-20 16:51:32 +0200529 while ((*comp & ~DMAE_PCI_ERR_FLAG) != DMAE_COMP_VAL) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000530
Ariel Elior95c6c6162012-01-26 06:01:52 +0000531 if (!cnt ||
532 (bp->recovery_state != BNX2X_RECOVERY_DONE &&
533 bp->recovery_state != BNX2X_RECOVERY_NIC_LOADING)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000534 BNX2X_ERR("DMAE timeout!\n");
535 rc = DMAE_TIMEOUT;
536 goto unlock;
537 }
538 cnt--;
539 udelay(50);
540 }
Ariel Elior32316a42013-10-20 16:51:32 +0200541 if (*comp & DMAE_PCI_ERR_FLAG) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000542 BNX2X_ERR("DMAE PCI error!\n");
543 rc = DMAE_PCI_ERROR;
544 }
545
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000546unlock:
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -0800547 spin_unlock_bh(&bp->dmae_lock);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000548 return rc;
549}
550
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700551void bnx2x_write_dmae(struct bnx2x *bp, dma_addr_t dma_addr, u32 dst_addr,
552 u32 len32)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200553{
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000554 int rc;
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000555 struct dmae_command dmae;
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700556
557 if (!bp->dmae_ready) {
558 u32 *data = bnx2x_sp(bp, wb_data[0]);
559
Ariel Elior127a4252012-01-26 06:01:46 +0000560 if (CHIP_IS_E1(bp))
561 bnx2x_init_ind_wr(bp, dst_addr, data, len32);
562 else
563 bnx2x_init_str_wr(bp, dst_addr, data, len32);
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700564 return;
565 }
566
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000567 /* set opcode and fixed command fields */
568 bnx2x_prep_dmae_with_comp(bp, &dmae, DMAE_SRC_PCI, DMAE_DST_GRC);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200569
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000570 /* fill in addresses and len */
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000571 dmae.src_addr_lo = U64_LO(dma_addr);
572 dmae.src_addr_hi = U64_HI(dma_addr);
573 dmae.dst_addr_lo = dst_addr >> 2;
574 dmae.dst_addr_hi = 0;
575 dmae.len = len32;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200576
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000577 /* issue the command and wait for completion */
Ariel Elior32316a42013-10-20 16:51:32 +0200578 rc = bnx2x_issue_dmae_with_comp(bp, &dmae, bnx2x_sp(bp, wb_comp));
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000579 if (rc) {
580 BNX2X_ERR("DMAE returned failure %d\n", rc);
Dmitry Kravkov9dcd9ac2013-11-17 08:59:27 +0200581#ifdef BNX2X_STOP_ON_ERROR
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000582 bnx2x_panic();
Dmitry Kravkov9dcd9ac2013-11-17 08:59:27 +0200583#endif
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000584 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200585}
586
Yaniv Rosnerc18487e2008-06-23 20:27:52 -0700587void bnx2x_read_dmae(struct bnx2x *bp, u32 src_addr, u32 len32)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200588{
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000589 int rc;
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000590 struct dmae_command dmae;
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700591
592 if (!bp->dmae_ready) {
593 u32 *data = bnx2x_sp(bp, wb_data[0]);
594 int i;
595
Merav Sicron51c1a582012-03-18 10:33:38 +0000596 if (CHIP_IS_E1(bp))
Ariel Elior127a4252012-01-26 06:01:46 +0000597 for (i = 0; i < len32; i++)
598 data[i] = bnx2x_reg_rd_ind(bp, src_addr + i*4);
Merav Sicron51c1a582012-03-18 10:33:38 +0000599 else
Ariel Elior127a4252012-01-26 06:01:46 +0000600 for (i = 0; i < len32; i++)
601 data[i] = REG_RD(bp, src_addr + i*4);
602
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700603 return;
604 }
605
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000606 /* set opcode and fixed command fields */
607 bnx2x_prep_dmae_with_comp(bp, &dmae, DMAE_SRC_GRC, DMAE_DST_PCI);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200608
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000609 /* fill in addresses and len */
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000610 dmae.src_addr_lo = src_addr >> 2;
611 dmae.src_addr_hi = 0;
612 dmae.dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_data));
613 dmae.dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_data));
614 dmae.len = len32;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200615
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000616 /* issue the command and wait for completion */
Ariel Elior32316a42013-10-20 16:51:32 +0200617 rc = bnx2x_issue_dmae_with_comp(bp, &dmae, bnx2x_sp(bp, wb_comp));
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000618 if (rc) {
619 BNX2X_ERR("DMAE returned failure %d\n", rc);
Dmitry Kravkov9dcd9ac2013-11-17 08:59:27 +0200620#ifdef BNX2X_STOP_ON_ERROR
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000621 bnx2x_panic();
Dmitry Kravkov9dcd9ac2013-11-17 08:59:27 +0200622#endif
Yuval Mintzc957d092013-06-25 08:50:11 +0300623 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200624}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200625
stephen hemminger8d962862010-10-21 07:50:56 +0000626static void bnx2x_write_dmae_phys_len(struct bnx2x *bp, dma_addr_t phys_addr,
627 u32 addr, u32 len)
Eilon Greenstein573f2032009-08-12 08:24:14 +0000628{
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +0000629 int dmae_wr_max = DMAE_LEN32_WR_MAX(bp);
Eilon Greenstein573f2032009-08-12 08:24:14 +0000630 int offset = 0;
631
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +0000632 while (len > dmae_wr_max) {
Eilon Greenstein573f2032009-08-12 08:24:14 +0000633 bnx2x_write_dmae(bp, phys_addr + offset,
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +0000634 addr + offset, dmae_wr_max);
635 offset += dmae_wr_max * 4;
636 len -= dmae_wr_max;
Eilon Greenstein573f2032009-08-12 08:24:14 +0000637 }
638
639 bnx2x_write_dmae(bp, phys_addr + offset, addr + offset, len);
640}
641
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200642static int bnx2x_mc_assert(struct bnx2x *bp)
643{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200644 char last_idx;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700645 int i, rc = 0;
646 u32 row0, row1, row2, row3;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200647
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700648 /* XSTORM */
649 last_idx = REG_RD8(bp, BAR_XSTRORM_INTMEM +
650 XSTORM_ASSERT_LIST_INDEX_OFFSET);
651 if (last_idx)
652 BNX2X_ERR("XSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200653
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700654 /* print the asserts */
655 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200656
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700657 row0 = REG_RD(bp, BAR_XSTRORM_INTMEM +
658 XSTORM_ASSERT_LIST_OFFSET(i));
659 row1 = REG_RD(bp, BAR_XSTRORM_INTMEM +
660 XSTORM_ASSERT_LIST_OFFSET(i) + 4);
661 row2 = REG_RD(bp, BAR_XSTRORM_INTMEM +
662 XSTORM_ASSERT_LIST_OFFSET(i) + 8);
663 row3 = REG_RD(bp, BAR_XSTRORM_INTMEM +
664 XSTORM_ASSERT_LIST_OFFSET(i) + 12);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200665
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700666 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000667 BNX2X_ERR("XSTORM_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700668 i, row3, row2, row1, row0);
669 rc++;
670 } else {
671 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200672 }
673 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700674
675 /* TSTORM */
676 last_idx = REG_RD8(bp, BAR_TSTRORM_INTMEM +
677 TSTORM_ASSERT_LIST_INDEX_OFFSET);
678 if (last_idx)
679 BNX2X_ERR("TSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
680
681 /* print the asserts */
682 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
683
684 row0 = REG_RD(bp, BAR_TSTRORM_INTMEM +
685 TSTORM_ASSERT_LIST_OFFSET(i));
686 row1 = REG_RD(bp, BAR_TSTRORM_INTMEM +
687 TSTORM_ASSERT_LIST_OFFSET(i) + 4);
688 row2 = REG_RD(bp, BAR_TSTRORM_INTMEM +
689 TSTORM_ASSERT_LIST_OFFSET(i) + 8);
690 row3 = REG_RD(bp, BAR_TSTRORM_INTMEM +
691 TSTORM_ASSERT_LIST_OFFSET(i) + 12);
692
693 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000694 BNX2X_ERR("TSTORM_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700695 i, row3, row2, row1, row0);
696 rc++;
697 } else {
698 break;
699 }
700 }
701
702 /* CSTORM */
703 last_idx = REG_RD8(bp, BAR_CSTRORM_INTMEM +
704 CSTORM_ASSERT_LIST_INDEX_OFFSET);
705 if (last_idx)
706 BNX2X_ERR("CSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
707
708 /* print the asserts */
709 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
710
711 row0 = REG_RD(bp, BAR_CSTRORM_INTMEM +
712 CSTORM_ASSERT_LIST_OFFSET(i));
713 row1 = REG_RD(bp, BAR_CSTRORM_INTMEM +
714 CSTORM_ASSERT_LIST_OFFSET(i) + 4);
715 row2 = REG_RD(bp, BAR_CSTRORM_INTMEM +
716 CSTORM_ASSERT_LIST_OFFSET(i) + 8);
717 row3 = REG_RD(bp, BAR_CSTRORM_INTMEM +
718 CSTORM_ASSERT_LIST_OFFSET(i) + 12);
719
720 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000721 BNX2X_ERR("CSTORM_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700722 i, row3, row2, row1, row0);
723 rc++;
724 } else {
725 break;
726 }
727 }
728
729 /* USTORM */
730 last_idx = REG_RD8(bp, BAR_USTRORM_INTMEM +
731 USTORM_ASSERT_LIST_INDEX_OFFSET);
732 if (last_idx)
733 BNX2X_ERR("USTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
734
735 /* print the asserts */
736 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
737
738 row0 = REG_RD(bp, BAR_USTRORM_INTMEM +
739 USTORM_ASSERT_LIST_OFFSET(i));
740 row1 = REG_RD(bp, BAR_USTRORM_INTMEM +
741 USTORM_ASSERT_LIST_OFFSET(i) + 4);
742 row2 = REG_RD(bp, BAR_USTRORM_INTMEM +
743 USTORM_ASSERT_LIST_OFFSET(i) + 8);
744 row3 = REG_RD(bp, BAR_USTRORM_INTMEM +
745 USTORM_ASSERT_LIST_OFFSET(i) + 12);
746
747 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000748 BNX2X_ERR("USTORM_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700749 i, row3, row2, row1, row0);
750 rc++;
751 } else {
752 break;
753 }
754 }
755
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200756 return rc;
757}
Eliezer Tamirc14423f2008-02-28 11:49:42 -0800758
Yuval Mintz1a6974b2013-10-20 16:51:27 +0200759#define MCPR_TRACE_BUFFER_SIZE (0x800)
760#define SCRATCH_BUFFER_SIZE(bp) \
761 (CHIP_IS_E1(bp) ? 0x10000 : (CHIP_IS_E1H(bp) ? 0x20000 : 0x28000))
762
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000763void bnx2x_fw_dump_lvl(struct bnx2x *bp, const char *lvl)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200764{
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000765 u32 addr, val;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200766 u32 mark, offset;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +0000767 __be32 data[9];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200768 int word;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000769 u32 trace_shmem_base;
Vladislav Zolotarov2145a922010-04-19 01:13:49 +0000770 if (BP_NOMCP(bp)) {
771 BNX2X_ERR("NO MCP - can not dump\n");
772 return;
773 }
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000774 netdev_printk(lvl, bp->dev, "bc %d.%d.%d\n",
775 (bp->common.bc_ver & 0xff0000) >> 16,
776 (bp->common.bc_ver & 0xff00) >> 8,
777 (bp->common.bc_ver & 0xff));
778
779 val = REG_RD(bp, MCP_REG_MCPR_CPU_PROGRAM_COUNTER);
780 if (val == REG_RD(bp, MCP_REG_MCPR_CPU_PROGRAM_COUNTER))
Merav Sicron51c1a582012-03-18 10:33:38 +0000781 BNX2X_ERR("%s" "MCP PC at 0x%x\n", lvl, val);
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000782
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000783 if (BP_PATH(bp) == 0)
784 trace_shmem_base = bp->common.shmem_base;
785 else
786 trace_shmem_base = SHMEM2_RD(bp, other_shmem_base_addr);
Yuval Mintz1a6974b2013-10-20 16:51:27 +0200787
788 /* sanity */
789 if (trace_shmem_base < MCPR_SCRATCH_BASE(bp) + MCPR_TRACE_BUFFER_SIZE ||
790 trace_shmem_base >= MCPR_SCRATCH_BASE(bp) +
791 SCRATCH_BUFFER_SIZE(bp)) {
792 BNX2X_ERR("Unable to dump trace buffer (mark %x)\n",
793 trace_shmem_base);
794 return;
795 }
796
797 addr = trace_shmem_base - MCPR_TRACE_BUFFER_SIZE;
Dmitry Kravkovde128802012-03-18 10:33:45 +0000798
799 /* validate TRCB signature */
800 mark = REG_RD(bp, addr);
801 if (mark != MFW_TRACE_SIGNATURE) {
802 BNX2X_ERR("Trace buffer signature is missing.");
803 return ;
804 }
805
806 /* read cyclic buffer pointer */
807 addr += 4;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000808 mark = REG_RD(bp, addr);
Yuval Mintz1a6974b2013-10-20 16:51:27 +0200809 mark = MCPR_SCRATCH_BASE(bp) + ((mark + 0x3) & ~0x3) - 0x08000000;
810 if (mark >= trace_shmem_base || mark < addr + 4) {
811 BNX2X_ERR("Mark doesn't fall inside Trace Buffer\n");
812 return;
813 }
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000814 printk("%s" "begin fw dump (mark 0x%x)\n", lvl, mark);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200815
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000816 printk("%s", lvl);
Yuval Mintz2de67432013-01-23 03:21:43 +0000817
818 /* dump buffer after the mark */
Yuval Mintz1a6974b2013-10-20 16:51:27 +0200819 for (offset = mark; offset < trace_shmem_base; offset += 0x8*4) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200820 for (word = 0; word < 8; word++)
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000821 data[word] = htonl(REG_RD(bp, offset + 4*word));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200822 data[8] = 0x0;
Joe Perches7995c642010-02-17 15:01:52 +0000823 pr_cont("%s", (char *)data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200824 }
Yuval Mintz2de67432013-01-23 03:21:43 +0000825
826 /* dump buffer before the mark */
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000827 for (offset = addr + 4; offset <= mark; offset += 0x8*4) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200828 for (word = 0; word < 8; word++)
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000829 data[word] = htonl(REG_RD(bp, offset + 4*word));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200830 data[8] = 0x0;
Joe Perches7995c642010-02-17 15:01:52 +0000831 pr_cont("%s", (char *)data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200832 }
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000833 printk("%s" "end of fw dump\n", lvl);
834}
835
Eric Dumazet1191cb82012-04-27 21:39:21 +0000836static void bnx2x_fw_dump(struct bnx2x *bp)
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000837{
838 bnx2x_fw_dump_lvl(bp, KERN_ERR);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200839}
840
Yuval Mintz823e1d92013-01-14 05:11:47 +0000841static void bnx2x_hc_int_disable(struct bnx2x *bp)
842{
843 int port = BP_PORT(bp);
844 u32 addr = port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0;
845 u32 val = REG_RD(bp, addr);
846
847 /* in E1 we must use only PCI configuration space to disable
Yuval Mintz16a5fd92013-06-02 00:06:18 +0000848 * MSI/MSIX capability
849 * It's forbidden to disable IGU_PF_CONF_MSI_MSIX_EN in HC block
Yuval Mintz823e1d92013-01-14 05:11:47 +0000850 */
851 if (CHIP_IS_E1(bp)) {
852 /* Since IGU_PF_CONF_MSI_MSIX_EN still always on
853 * Use mask register to prevent from HC sending interrupts
854 * after we exit the function
855 */
856 REG_WR(bp, HC_REG_INT_MASK + port*4, 0);
857
858 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
859 HC_CONFIG_0_REG_INT_LINE_EN_0 |
860 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
861 } else
862 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
863 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
864 HC_CONFIG_0_REG_INT_LINE_EN_0 |
865 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
866
867 DP(NETIF_MSG_IFDOWN,
868 "write %x to HC %d (addr 0x%x)\n",
869 val, port, addr);
870
871 /* flush all outstanding writes */
872 mmiowb();
873
874 REG_WR(bp, addr, val);
875 if (REG_RD(bp, addr) != val)
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000876 BNX2X_ERR("BUG! Proper val not read from IGU!\n");
Yuval Mintz823e1d92013-01-14 05:11:47 +0000877}
878
879static void bnx2x_igu_int_disable(struct bnx2x *bp)
880{
881 u32 val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);
882
883 val &= ~(IGU_PF_CONF_MSI_MSIX_EN |
884 IGU_PF_CONF_INT_LINE_EN |
885 IGU_PF_CONF_ATTN_BIT_EN);
886
887 DP(NETIF_MSG_IFDOWN, "write %x to IGU\n", val);
888
889 /* flush all outstanding writes */
890 mmiowb();
891
892 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
893 if (REG_RD(bp, IGU_REG_PF_CONFIGURATION) != val)
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000894 BNX2X_ERR("BUG! Proper val not read from IGU!\n");
Yuval Mintz823e1d92013-01-14 05:11:47 +0000895}
896
897static void bnx2x_int_disable(struct bnx2x *bp)
898{
899 if (bp->common.int_block == INT_BLOCK_HC)
900 bnx2x_hc_int_disable(bp);
901 else
902 bnx2x_igu_int_disable(bp);
903}
904
905void bnx2x_panic_dump(struct bnx2x *bp, bool disable_int)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200906{
907 int i;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000908 u16 j;
909 struct hc_sp_status_block_data sp_sb_data;
910 int func = BP_FUNC(bp);
911#ifdef BNX2X_STOP_ON_ERROR
912 u16 start = 0, end = 0;
Ariel Elior6383c0b2011-07-14 08:31:57 +0000913 u8 cos;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000914#endif
Yuval Mintz823e1d92013-01-14 05:11:47 +0000915 if (disable_int)
916 bnx2x_int_disable(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200917
Yitchak Gertner66e855f2008-08-13 15:49:05 -0700918 bp->stats_state = STATS_STATE_DISABLED;
Ariel Elior7a752992012-01-26 06:01:53 +0000919 bp->eth_stats.unrecoverable_error++;
Yitchak Gertner66e855f2008-08-13 15:49:05 -0700920 DP(BNX2X_MSG_STATS, "stats_state - DISABLED\n");
921
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200922 BNX2X_ERR("begin crash dump -----------------\n");
923
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000924 /* Indices */
925 /* Common */
Merav Sicron51c1a582012-03-18 10:33:38 +0000926 BNX2X_ERR("def_idx(0x%x) def_att_idx(0x%x) attn_state(0x%x) spq_prod_idx(0x%x) next_stats_cnt(0x%x)\n",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300927 bp->def_idx, bp->def_att_idx, bp->attn_state,
928 bp->spq_prod_idx, bp->stats_counter);
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000929 BNX2X_ERR("DSB: attn bits(0x%x) ack(0x%x) id(0x%x) idx(0x%x)\n",
930 bp->def_status_blk->atten_status_block.attn_bits,
931 bp->def_status_blk->atten_status_block.attn_bits_ack,
932 bp->def_status_blk->atten_status_block.status_block_id,
933 bp->def_status_blk->atten_status_block.attn_bits_index);
934 BNX2X_ERR(" def (");
935 for (i = 0; i < HC_SP_SB_MAX_INDICES; i++)
936 pr_cont("0x%x%s",
Joe Perchesf1deab52011-08-14 12:16:21 +0000937 bp->def_status_blk->sp_sb.index_values[i],
938 (i == HC_SP_SB_MAX_INDICES - 1) ? ") " : " ");
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000939
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000940 for (i = 0; i < sizeof(struct hc_sp_status_block_data)/sizeof(u32); i++)
941 *((u32 *)&sp_sb_data + i) = REG_RD(bp, BAR_CSTRORM_INTMEM +
942 CSTORM_SP_STATUS_BLOCK_DATA_OFFSET(func) +
943 i*sizeof(u32));
944
Joe Perchesf1deab52011-08-14 12:16:21 +0000945 pr_cont("igu_sb_id(0x%x) igu_seg_id(0x%x) pf_id(0x%x) vnic_id(0x%x) vf_id(0x%x) vf_valid (0x%x) state(0x%x)\n",
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000946 sp_sb_data.igu_sb_id,
947 sp_sb_data.igu_seg_id,
948 sp_sb_data.p_func.pf_id,
949 sp_sb_data.p_func.vnic_id,
950 sp_sb_data.p_func.vf_id,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300951 sp_sb_data.p_func.vf_valid,
952 sp_sb_data.state);
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000953
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000954 for_each_eth_queue(bp, i) {
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000955 struct bnx2x_fastpath *fp = &bp->fp[i];
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000956 int loop;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000957 struct hc_status_block_data_e2 sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000958 struct hc_status_block_data_e1x sb_data_e1x;
959 struct hc_status_block_sm *hc_sm_p =
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300960 CHIP_IS_E1x(bp) ?
961 sb_data_e1x.common.state_machine :
962 sb_data_e2.common.state_machine;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000963 struct hc_index_data *hc_index_p =
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300964 CHIP_IS_E1x(bp) ?
965 sb_data_e1x.index_data :
966 sb_data_e2.index_data;
Ariel Elior6383c0b2011-07-14 08:31:57 +0000967 u8 data_size, cos;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000968 u32 *sb_data_p;
Ariel Elior6383c0b2011-07-14 08:31:57 +0000969 struct bnx2x_fp_txdata txdata;
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000970
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000971 /* Rx */
Merav Sicron51c1a582012-03-18 10:33:38 +0000972 BNX2X_ERR("fp%d: rx_bd_prod(0x%x) rx_bd_cons(0x%x) rx_comp_prod(0x%x) rx_comp_cons(0x%x) *rx_cons_sb(0x%x)\n",
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000973 i, fp->rx_bd_prod, fp->rx_bd_cons,
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000974 fp->rx_comp_prod,
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000975 fp->rx_comp_cons, le16_to_cpu(*fp->rx_cons_sb));
Merav Sicron51c1a582012-03-18 10:33:38 +0000976 BNX2X_ERR(" rx_sge_prod(0x%x) last_max_sge(0x%x) fp_hc_idx(0x%x)\n",
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000977 fp->rx_sge_prod, fp->last_max_sge,
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000978 le16_to_cpu(fp->fp_hc_idx));
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000979
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000980 /* Tx */
Ariel Elior6383c0b2011-07-14 08:31:57 +0000981 for_each_cos_in_tx_queue(fp, cos)
982 {
Merav Sicron65565882012-06-19 07:48:26 +0000983 txdata = *fp->txdata_ptr[cos];
Merav Sicron51c1a582012-03-18 10:33:38 +0000984 BNX2X_ERR("fp%d: tx_pkt_prod(0x%x) tx_pkt_cons(0x%x) tx_bd_prod(0x%x) tx_bd_cons(0x%x) *tx_cons_sb(0x%x)\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +0000985 i, txdata.tx_pkt_prod,
986 txdata.tx_pkt_cons, txdata.tx_bd_prod,
987 txdata.tx_bd_cons,
988 le16_to_cpu(*txdata.tx_cons_sb));
989 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000990
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300991 loop = CHIP_IS_E1x(bp) ?
992 HC_SB_MAX_INDICES_E1X : HC_SB_MAX_INDICES_E2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000993
994 /* host sb data */
995
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000996 if (IS_FCOE_FP(fp))
997 continue;
Merav Sicron55c11942012-11-07 00:45:48 +0000998
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000999 BNX2X_ERR(" run indexes (");
1000 for (j = 0; j < HC_SB_MAX_SM; j++)
1001 pr_cont("0x%x%s",
1002 fp->sb_running_index[j],
1003 (j == HC_SB_MAX_SM - 1) ? ")" : " ");
1004
1005 BNX2X_ERR(" indexes (");
1006 for (j = 0; j < loop; j++)
1007 pr_cont("0x%x%s",
1008 fp->sb_index_values[j],
1009 (j == loop - 1) ? ")" : " ");
1010 /* fw sb data */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001011 data_size = CHIP_IS_E1x(bp) ?
1012 sizeof(struct hc_status_block_data_e1x) :
1013 sizeof(struct hc_status_block_data_e2);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001014 data_size /= sizeof(u32);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001015 sb_data_p = CHIP_IS_E1x(bp) ?
1016 (u32 *)&sb_data_e1x :
1017 (u32 *)&sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001018 /* copy sb data in here */
1019 for (j = 0; j < data_size; j++)
1020 *(sb_data_p + j) = REG_RD(bp, BAR_CSTRORM_INTMEM +
1021 CSTORM_STATUS_BLOCK_DATA_OFFSET(fp->fw_sb_id) +
1022 j * sizeof(u32));
1023
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001024 if (!CHIP_IS_E1x(bp)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001025 pr_cont("pf_id(0x%x) vf_id(0x%x) vf_valid(0x%x) vnic_id(0x%x) same_igu_sb_1b(0x%x) state(0x%x)\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001026 sb_data_e2.common.p_func.pf_id,
1027 sb_data_e2.common.p_func.vf_id,
1028 sb_data_e2.common.p_func.vf_valid,
1029 sb_data_e2.common.p_func.vnic_id,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001030 sb_data_e2.common.same_igu_sb_1b,
1031 sb_data_e2.common.state);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001032 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +00001033 pr_cont("pf_id(0x%x) vf_id(0x%x) vf_valid(0x%x) vnic_id(0x%x) same_igu_sb_1b(0x%x) state(0x%x)\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001034 sb_data_e1x.common.p_func.pf_id,
1035 sb_data_e1x.common.p_func.vf_id,
1036 sb_data_e1x.common.p_func.vf_valid,
1037 sb_data_e1x.common.p_func.vnic_id,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001038 sb_data_e1x.common.same_igu_sb_1b,
1039 sb_data_e1x.common.state);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001040 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001041
1042 /* SB_SMs data */
1043 for (j = 0; j < HC_SB_MAX_SM; j++) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001044 pr_cont("SM[%d] __flags (0x%x) igu_sb_id (0x%x) igu_seg_id(0x%x) time_to_expire (0x%x) timer_value(0x%x)\n",
1045 j, hc_sm_p[j].__flags,
1046 hc_sm_p[j].igu_sb_id,
1047 hc_sm_p[j].igu_seg_id,
1048 hc_sm_p[j].time_to_expire,
1049 hc_sm_p[j].timer_value);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001050 }
1051
Yuval Mintz16a5fd92013-06-02 00:06:18 +00001052 /* Indices data */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001053 for (j = 0; j < loop; j++) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001054 pr_cont("INDEX[%d] flags (0x%x) timeout (0x%x)\n", j,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001055 hc_index_p[j].flags,
1056 hc_index_p[j].timeout);
1057 }
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001058 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001059
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001060#ifdef BNX2X_STOP_ON_ERROR
Yuval Mintz04c46732013-01-23 03:21:46 +00001061
1062 /* event queue */
Yuval Mintz6bf07b82013-06-02 00:06:20 +00001063 BNX2X_ERR("eq cons %x prod %x\n", bp->eq_cons, bp->eq_prod);
Yuval Mintz04c46732013-01-23 03:21:46 +00001064 for (i = 0; i < NUM_EQ_DESC; i++) {
1065 u32 *data = (u32 *)&bp->eq_ring[i].message.data;
1066
1067 BNX2X_ERR("event queue [%d]: header: opcode %d, error %d\n",
1068 i, bp->eq_ring[i].message.opcode,
1069 bp->eq_ring[i].message.error);
1070 BNX2X_ERR("data: %x %x %x\n", data[0], data[1], data[2]);
1071 }
1072
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001073 /* Rings */
1074 /* Rx */
Merav Sicron55c11942012-11-07 00:45:48 +00001075 for_each_valid_rx_queue(bp, i) {
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001076 struct bnx2x_fastpath *fp = &bp->fp[i];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001077
1078 start = RX_BD(le16_to_cpu(*fp->rx_cons_sb) - 10);
1079 end = RX_BD(le16_to_cpu(*fp->rx_cons_sb) + 503);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001080 for (j = start; j != end; j = RX_BD(j + 1)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001081 u32 *rx_bd = (u32 *)&fp->rx_desc_ring[j];
1082 struct sw_rx_bd *sw_bd = &fp->rx_buf_ring[j];
1083
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +00001084 BNX2X_ERR("fp%d: rx_bd[%x]=[%x:%x] sw_bd=[%p]\n",
Yuval Mintz44151ac2012-01-23 07:31:56 +00001085 i, j, rx_bd[1], rx_bd[0], sw_bd->data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001086 }
1087
Eilon Greenstein3196a882008-08-13 15:58:49 -07001088 start = RX_SGE(fp->rx_sge_prod);
1089 end = RX_SGE(fp->last_max_sge);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001090 for (j = start; j != end; j = RX_SGE(j + 1)) {
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001091 u32 *rx_sge = (u32 *)&fp->rx_sge_ring[j];
1092 struct sw_rx_page *sw_page = &fp->rx_page_ring[j];
1093
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +00001094 BNX2X_ERR("fp%d: rx_sge[%x]=[%x:%x] sw_page=[%p]\n",
1095 i, j, rx_sge[1], rx_sge[0], sw_page->page);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001096 }
1097
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001098 start = RCQ_BD(fp->rx_comp_cons - 10);
1099 end = RCQ_BD(fp->rx_comp_cons + 503);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001100 for (j = start; j != end; j = RCQ_BD(j + 1)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001101 u32 *cqe = (u32 *)&fp->rx_comp_ring[j];
1102
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +00001103 BNX2X_ERR("fp%d: cqe[%x]=[%x:%x:%x:%x]\n",
1104 i, j, cqe[0], cqe[1], cqe[2], cqe[3]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001105 }
1106 }
1107
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001108 /* Tx */
Merav Sicron55c11942012-11-07 00:45:48 +00001109 for_each_valid_tx_queue(bp, i) {
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001110 struct bnx2x_fastpath *fp = &bp->fp[i];
Ariel Elior6383c0b2011-07-14 08:31:57 +00001111 for_each_cos_in_tx_queue(fp, cos) {
Merav Sicron65565882012-06-19 07:48:26 +00001112 struct bnx2x_fp_txdata *txdata = fp->txdata_ptr[cos];
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001113
Ariel Elior6383c0b2011-07-14 08:31:57 +00001114 start = TX_BD(le16_to_cpu(*txdata->tx_cons_sb) - 10);
1115 end = TX_BD(le16_to_cpu(*txdata->tx_cons_sb) + 245);
1116 for (j = start; j != end; j = TX_BD(j + 1)) {
1117 struct sw_tx_bd *sw_bd =
1118 &txdata->tx_buf_ring[j];
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001119
Merav Sicron51c1a582012-03-18 10:33:38 +00001120 BNX2X_ERR("fp%d: txdata %d, packet[%x]=[%p,%x]\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00001121 i, cos, j, sw_bd->skb,
1122 sw_bd->first_bd);
1123 }
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001124
Ariel Elior6383c0b2011-07-14 08:31:57 +00001125 start = TX_BD(txdata->tx_bd_cons - 10);
1126 end = TX_BD(txdata->tx_bd_cons + 254);
1127 for (j = start; j != end; j = TX_BD(j + 1)) {
1128 u32 *tx_bd = (u32 *)&txdata->tx_desc_ring[j];
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001129
Merav Sicron51c1a582012-03-18 10:33:38 +00001130 BNX2X_ERR("fp%d: txdata %d, tx_bd[%x]=[%x:%x:%x:%x]\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00001131 i, cos, j, tx_bd[0], tx_bd[1],
1132 tx_bd[2], tx_bd[3]);
1133 }
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001134 }
1135 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001136#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001137 bnx2x_fw_dump(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001138 bnx2x_mc_assert(bp);
1139 BNX2X_ERR("end crash dump -----------------\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001140}
1141
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001142/*
1143 * FLR Support for E2
1144 *
1145 * bnx2x_pf_flr_clnup() is called during nic_load in the per function HW
1146 * initialization.
1147 */
Yuval Mintz16a5fd92013-06-02 00:06:18 +00001148#define FLR_WAIT_USEC 10000 /* 10 milliseconds */
Ariel Elior89db4ad2012-01-26 06:01:48 +00001149#define FLR_WAIT_INTERVAL 50 /* usec */
1150#define FLR_POLL_CNT (FLR_WAIT_USEC/FLR_WAIT_INTERVAL) /* 200 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001151
1152struct pbf_pN_buf_regs {
1153 int pN;
1154 u32 init_crd;
1155 u32 crd;
1156 u32 crd_freed;
1157};
1158
1159struct pbf_pN_cmd_regs {
1160 int pN;
1161 u32 lines_occup;
1162 u32 lines_freed;
1163};
1164
1165static void bnx2x_pbf_pN_buf_flushed(struct bnx2x *bp,
1166 struct pbf_pN_buf_regs *regs,
1167 u32 poll_count)
1168{
1169 u32 init_crd, crd, crd_start, crd_freed, crd_freed_start;
1170 u32 cur_cnt = poll_count;
1171
1172 crd_freed = crd_freed_start = REG_RD(bp, regs->crd_freed);
1173 crd = crd_start = REG_RD(bp, regs->crd);
1174 init_crd = REG_RD(bp, regs->init_crd);
1175
1176 DP(BNX2X_MSG_SP, "INIT CREDIT[%d] : %x\n", regs->pN, init_crd);
1177 DP(BNX2X_MSG_SP, "CREDIT[%d] : s:%x\n", regs->pN, crd);
1178 DP(BNX2X_MSG_SP, "CREDIT_FREED[%d]: s:%x\n", regs->pN, crd_freed);
1179
1180 while ((crd != init_crd) && ((u32)SUB_S32(crd_freed, crd_freed_start) <
1181 (init_crd - crd_start))) {
1182 if (cur_cnt--) {
Ariel Elior89db4ad2012-01-26 06:01:48 +00001183 udelay(FLR_WAIT_INTERVAL);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001184 crd = REG_RD(bp, regs->crd);
1185 crd_freed = REG_RD(bp, regs->crd_freed);
1186 } else {
1187 DP(BNX2X_MSG_SP, "PBF tx buffer[%d] timed out\n",
1188 regs->pN);
1189 DP(BNX2X_MSG_SP, "CREDIT[%d] : c:%x\n",
1190 regs->pN, crd);
1191 DP(BNX2X_MSG_SP, "CREDIT_FREED[%d]: c:%x\n",
1192 regs->pN, crd_freed);
1193 break;
1194 }
1195 }
1196 DP(BNX2X_MSG_SP, "Waited %d*%d usec for PBF tx buffer[%d]\n",
Ariel Elior89db4ad2012-01-26 06:01:48 +00001197 poll_count-cur_cnt, FLR_WAIT_INTERVAL, regs->pN);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001198}
1199
1200static void bnx2x_pbf_pN_cmd_flushed(struct bnx2x *bp,
1201 struct pbf_pN_cmd_regs *regs,
1202 u32 poll_count)
1203{
1204 u32 occup, to_free, freed, freed_start;
1205 u32 cur_cnt = poll_count;
1206
1207 occup = to_free = REG_RD(bp, regs->lines_occup);
1208 freed = freed_start = REG_RD(bp, regs->lines_freed);
1209
1210 DP(BNX2X_MSG_SP, "OCCUPANCY[%d] : s:%x\n", regs->pN, occup);
1211 DP(BNX2X_MSG_SP, "LINES_FREED[%d] : s:%x\n", regs->pN, freed);
1212
1213 while (occup && ((u32)SUB_S32(freed, freed_start) < to_free)) {
1214 if (cur_cnt--) {
Ariel Elior89db4ad2012-01-26 06:01:48 +00001215 udelay(FLR_WAIT_INTERVAL);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001216 occup = REG_RD(bp, regs->lines_occup);
1217 freed = REG_RD(bp, regs->lines_freed);
1218 } else {
1219 DP(BNX2X_MSG_SP, "PBF cmd queue[%d] timed out\n",
1220 regs->pN);
1221 DP(BNX2X_MSG_SP, "OCCUPANCY[%d] : s:%x\n",
1222 regs->pN, occup);
1223 DP(BNX2X_MSG_SP, "LINES_FREED[%d] : s:%x\n",
1224 regs->pN, freed);
1225 break;
1226 }
1227 }
1228 DP(BNX2X_MSG_SP, "Waited %d*%d usec for PBF cmd queue[%d]\n",
Ariel Elior89db4ad2012-01-26 06:01:48 +00001229 poll_count-cur_cnt, FLR_WAIT_INTERVAL, regs->pN);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001230}
1231
Eric Dumazet1191cb82012-04-27 21:39:21 +00001232static u32 bnx2x_flr_clnup_reg_poll(struct bnx2x *bp, u32 reg,
1233 u32 expected, u32 poll_count)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001234{
1235 u32 cur_cnt = poll_count;
1236 u32 val;
1237
1238 while ((val = REG_RD(bp, reg)) != expected && cur_cnt--)
Ariel Elior89db4ad2012-01-26 06:01:48 +00001239 udelay(FLR_WAIT_INTERVAL);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001240
1241 return val;
1242}
1243
Ariel Eliord16132c2013-01-01 05:22:42 +00001244int bnx2x_flr_clnup_poll_hw_counter(struct bnx2x *bp, u32 reg,
1245 char *msg, u32 poll_cnt)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001246{
1247 u32 val = bnx2x_flr_clnup_reg_poll(bp, reg, 0, poll_cnt);
1248 if (val != 0) {
1249 BNX2X_ERR("%s usage count=%d\n", msg, val);
1250 return 1;
1251 }
1252 return 0;
1253}
1254
Ariel Eliord16132c2013-01-01 05:22:42 +00001255/* Common routines with VF FLR cleanup */
1256u32 bnx2x_flr_clnup_poll_count(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001257{
1258 /* adjust polling timeout */
1259 if (CHIP_REV_IS_EMUL(bp))
1260 return FLR_POLL_CNT * 2000;
1261
1262 if (CHIP_REV_IS_FPGA(bp))
1263 return FLR_POLL_CNT * 120;
1264
1265 return FLR_POLL_CNT;
1266}
1267
Ariel Eliord16132c2013-01-01 05:22:42 +00001268void bnx2x_tx_hw_flushed(struct bnx2x *bp, u32 poll_count)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001269{
1270 struct pbf_pN_cmd_regs cmd_regs[] = {
1271 {0, (CHIP_IS_E3B0(bp)) ?
1272 PBF_REG_TQ_OCCUPANCY_Q0 :
1273 PBF_REG_P0_TQ_OCCUPANCY,
1274 (CHIP_IS_E3B0(bp)) ?
1275 PBF_REG_TQ_LINES_FREED_CNT_Q0 :
1276 PBF_REG_P0_TQ_LINES_FREED_CNT},
1277 {1, (CHIP_IS_E3B0(bp)) ?
1278 PBF_REG_TQ_OCCUPANCY_Q1 :
1279 PBF_REG_P1_TQ_OCCUPANCY,
1280 (CHIP_IS_E3B0(bp)) ?
1281 PBF_REG_TQ_LINES_FREED_CNT_Q1 :
1282 PBF_REG_P1_TQ_LINES_FREED_CNT},
1283 {4, (CHIP_IS_E3B0(bp)) ?
1284 PBF_REG_TQ_OCCUPANCY_LB_Q :
1285 PBF_REG_P4_TQ_OCCUPANCY,
1286 (CHIP_IS_E3B0(bp)) ?
1287 PBF_REG_TQ_LINES_FREED_CNT_LB_Q :
1288 PBF_REG_P4_TQ_LINES_FREED_CNT}
1289 };
1290
1291 struct pbf_pN_buf_regs buf_regs[] = {
1292 {0, (CHIP_IS_E3B0(bp)) ?
1293 PBF_REG_INIT_CRD_Q0 :
1294 PBF_REG_P0_INIT_CRD ,
1295 (CHIP_IS_E3B0(bp)) ?
1296 PBF_REG_CREDIT_Q0 :
1297 PBF_REG_P0_CREDIT,
1298 (CHIP_IS_E3B0(bp)) ?
1299 PBF_REG_INTERNAL_CRD_FREED_CNT_Q0 :
1300 PBF_REG_P0_INTERNAL_CRD_FREED_CNT},
1301 {1, (CHIP_IS_E3B0(bp)) ?
1302 PBF_REG_INIT_CRD_Q1 :
1303 PBF_REG_P1_INIT_CRD,
1304 (CHIP_IS_E3B0(bp)) ?
1305 PBF_REG_CREDIT_Q1 :
1306 PBF_REG_P1_CREDIT,
1307 (CHIP_IS_E3B0(bp)) ?
1308 PBF_REG_INTERNAL_CRD_FREED_CNT_Q1 :
1309 PBF_REG_P1_INTERNAL_CRD_FREED_CNT},
1310 {4, (CHIP_IS_E3B0(bp)) ?
1311 PBF_REG_INIT_CRD_LB_Q :
1312 PBF_REG_P4_INIT_CRD,
1313 (CHIP_IS_E3B0(bp)) ?
1314 PBF_REG_CREDIT_LB_Q :
1315 PBF_REG_P4_CREDIT,
1316 (CHIP_IS_E3B0(bp)) ?
1317 PBF_REG_INTERNAL_CRD_FREED_CNT_LB_Q :
1318 PBF_REG_P4_INTERNAL_CRD_FREED_CNT},
1319 };
1320
1321 int i;
1322
1323 /* Verify the command queues are flushed P0, P1, P4 */
1324 for (i = 0; i < ARRAY_SIZE(cmd_regs); i++)
1325 bnx2x_pbf_pN_cmd_flushed(bp, &cmd_regs[i], poll_count);
1326
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001327 /* Verify the transmission buffers are flushed P0, P1, P4 */
1328 for (i = 0; i < ARRAY_SIZE(buf_regs); i++)
1329 bnx2x_pbf_pN_buf_flushed(bp, &buf_regs[i], poll_count);
1330}
1331
1332#define OP_GEN_PARAM(param) \
1333 (((param) << SDM_OP_GEN_COMP_PARAM_SHIFT) & SDM_OP_GEN_COMP_PARAM)
1334
1335#define OP_GEN_TYPE(type) \
1336 (((type) << SDM_OP_GEN_COMP_TYPE_SHIFT) & SDM_OP_GEN_COMP_TYPE)
1337
1338#define OP_GEN_AGG_VECT(index) \
1339 (((index) << SDM_OP_GEN_AGG_VECT_IDX_SHIFT) & SDM_OP_GEN_AGG_VECT_IDX)
1340
Ariel Eliord16132c2013-01-01 05:22:42 +00001341int bnx2x_send_final_clnup(struct bnx2x *bp, u8 clnup_func, u32 poll_cnt)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001342{
Yuval Mintz86564c32013-01-23 03:21:50 +00001343 u32 op_gen_command = 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001344 u32 comp_addr = BAR_CSTRORM_INTMEM +
1345 CSTORM_FINAL_CLEANUP_COMPLETE_OFFSET(clnup_func);
1346 int ret = 0;
1347
1348 if (REG_RD(bp, comp_addr)) {
Ariel Elior89db4ad2012-01-26 06:01:48 +00001349 BNX2X_ERR("Cleanup complete was not 0 before sending\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001350 return 1;
1351 }
1352
Yuval Mintz86564c32013-01-23 03:21:50 +00001353 op_gen_command |= OP_GEN_PARAM(XSTORM_AGG_INT_FINAL_CLEANUP_INDEX);
1354 op_gen_command |= OP_GEN_TYPE(XSTORM_AGG_INT_FINAL_CLEANUP_COMP_TYPE);
1355 op_gen_command |= OP_GEN_AGG_VECT(clnup_func);
1356 op_gen_command |= 1 << SDM_OP_GEN_AGG_VECT_IDX_VALID_SHIFT;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001357
Ariel Elior89db4ad2012-01-26 06:01:48 +00001358 DP(BNX2X_MSG_SP, "sending FW Final cleanup\n");
Yuval Mintz86564c32013-01-23 03:21:50 +00001359 REG_WR(bp, XSDM_REG_OPERATION_GEN, op_gen_command);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001360
1361 if (bnx2x_flr_clnup_reg_poll(bp, comp_addr, 1, poll_cnt) != 1) {
1362 BNX2X_ERR("FW final cleanup did not succeed\n");
Merav Sicron51c1a582012-03-18 10:33:38 +00001363 DP(BNX2X_MSG_SP, "At timeout completion address contained %x\n",
1364 (REG_RD(bp, comp_addr)));
Ariel Eliord16132c2013-01-01 05:22:42 +00001365 bnx2x_panic();
1366 return 1;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001367 }
Yuval Mintz16a5fd92013-06-02 00:06:18 +00001368 /* Zero completion for next FLR */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001369 REG_WR(bp, comp_addr, 0);
1370
1371 return ret;
1372}
1373
Ariel Eliorb56e9672013-01-01 05:22:32 +00001374u8 bnx2x_is_pcie_pending(struct pci_dev *dev)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001375{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001376 u16 status;
1377
Jiang Liu2a80eeb2012-08-20 13:26:51 -06001378 pcie_capability_read_word(dev, PCI_EXP_DEVSTA, &status);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001379 return status & PCI_EXP_DEVSTA_TRPND;
1380}
1381
1382/* PF FLR specific routines
1383*/
1384static int bnx2x_poll_hw_usage_counters(struct bnx2x *bp, u32 poll_cnt)
1385{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001386 /* wait for CFC PF usage-counter to zero (includes all the VFs) */
1387 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1388 CFC_REG_NUM_LCIDS_INSIDE_PF,
1389 "CFC PF usage counter timed out",
1390 poll_cnt))
1391 return 1;
1392
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001393 /* Wait for DQ PF usage-counter to zero (until DQ cleanup) */
1394 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1395 DORQ_REG_PF_USAGE_CNT,
1396 "DQ PF usage counter timed out",
1397 poll_cnt))
1398 return 1;
1399
1400 /* Wait for QM PF usage-counter to zero (until DQ cleanup) */
1401 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1402 QM_REG_PF_USG_CNT_0 + 4*BP_FUNC(bp),
1403 "QM PF usage counter timed out",
1404 poll_cnt))
1405 return 1;
1406
1407 /* Wait for Timer PF usage-counters to zero (until DQ cleanup) */
1408 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1409 TM_REG_LIN0_VNIC_UC + 4*BP_PORT(bp),
1410 "Timers VNIC usage counter timed out",
1411 poll_cnt))
1412 return 1;
1413 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1414 TM_REG_LIN0_NUM_SCANS + 4*BP_PORT(bp),
1415 "Timers NUM_SCANS usage counter timed out",
1416 poll_cnt))
1417 return 1;
1418
1419 /* Wait DMAE PF usage counter to zero */
1420 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1421 dmae_reg_go_c[INIT_DMAE_C(bp)],
Yuval Mintz6bf07b82013-06-02 00:06:20 +00001422 "DMAE command register timed out",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001423 poll_cnt))
1424 return 1;
1425
1426 return 0;
1427}
1428
1429static void bnx2x_hw_enable_status(struct bnx2x *bp)
1430{
1431 u32 val;
1432
1433 val = REG_RD(bp, CFC_REG_WEAK_ENABLE_PF);
1434 DP(BNX2X_MSG_SP, "CFC_REG_WEAK_ENABLE_PF is 0x%x\n", val);
1435
1436 val = REG_RD(bp, PBF_REG_DISABLE_PF);
1437 DP(BNX2X_MSG_SP, "PBF_REG_DISABLE_PF is 0x%x\n", val);
1438
1439 val = REG_RD(bp, IGU_REG_PCI_PF_MSI_EN);
1440 DP(BNX2X_MSG_SP, "IGU_REG_PCI_PF_MSI_EN is 0x%x\n", val);
1441
1442 val = REG_RD(bp, IGU_REG_PCI_PF_MSIX_EN);
1443 DP(BNX2X_MSG_SP, "IGU_REG_PCI_PF_MSIX_EN is 0x%x\n", val);
1444
1445 val = REG_RD(bp, IGU_REG_PCI_PF_MSIX_FUNC_MASK);
1446 DP(BNX2X_MSG_SP, "IGU_REG_PCI_PF_MSIX_FUNC_MASK is 0x%x\n", val);
1447
1448 val = REG_RD(bp, PGLUE_B_REG_SHADOW_BME_PF_7_0_CLR);
1449 DP(BNX2X_MSG_SP, "PGLUE_B_REG_SHADOW_BME_PF_7_0_CLR is 0x%x\n", val);
1450
1451 val = REG_RD(bp, PGLUE_B_REG_FLR_REQUEST_PF_7_0_CLR);
1452 DP(BNX2X_MSG_SP, "PGLUE_B_REG_FLR_REQUEST_PF_7_0_CLR is 0x%x\n", val);
1453
1454 val = REG_RD(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER);
1455 DP(BNX2X_MSG_SP, "PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER is 0x%x\n",
1456 val);
1457}
1458
1459static int bnx2x_pf_flr_clnup(struct bnx2x *bp)
1460{
1461 u32 poll_cnt = bnx2x_flr_clnup_poll_count(bp);
1462
1463 DP(BNX2X_MSG_SP, "Cleanup after FLR PF[%d]\n", BP_ABS_FUNC(bp));
1464
1465 /* Re-enable PF target read access */
1466 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_TARGET_READ, 1);
1467
1468 /* Poll HW usage counters */
Ariel Elior89db4ad2012-01-26 06:01:48 +00001469 DP(BNX2X_MSG_SP, "Polling usage counters\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001470 if (bnx2x_poll_hw_usage_counters(bp, poll_cnt))
1471 return -EBUSY;
1472
1473 /* Zero the igu 'trailing edge' and 'leading edge' */
1474
1475 /* Send the FW cleanup command */
1476 if (bnx2x_send_final_clnup(bp, (u8)BP_FUNC(bp), poll_cnt))
1477 return -EBUSY;
1478
1479 /* ATC cleanup */
1480
1481 /* Verify TX hw is flushed */
1482 bnx2x_tx_hw_flushed(bp, poll_cnt);
1483
1484 /* Wait 100ms (not adjusted according to platform) */
1485 msleep(100);
1486
1487 /* Verify no pending pci transactions */
1488 if (bnx2x_is_pcie_pending(bp->pdev))
1489 BNX2X_ERR("PCIE Transactions still pending\n");
1490
1491 /* Debug */
1492 bnx2x_hw_enable_status(bp);
1493
1494 /*
1495 * Master enable - Due to WB DMAE writes performed before this
1496 * register is re-initialized as part of the regular function init
1497 */
1498 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);
1499
1500 return 0;
1501}
1502
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001503static void bnx2x_hc_int_enable(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001504{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001505 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001506 u32 addr = port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0;
1507 u32 val = REG_RD(bp, addr);
Dmitry Kravkov69c326b2012-05-02 01:16:33 +00001508 bool msix = (bp->flags & USING_MSIX_FLAG) ? true : false;
1509 bool single_msix = (bp->flags & USING_SINGLE_MSIX_FLAG) ? true : false;
1510 bool msi = (bp->flags & USING_MSI_FLAG) ? true : false;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001511
1512 if (msix) {
Eilon Greenstein8badd272009-02-12 08:36:15 +00001513 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
1514 HC_CONFIG_0_REG_INT_LINE_EN_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001515 val |= (HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
1516 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Dmitry Kravkov69c326b2012-05-02 01:16:33 +00001517 if (single_msix)
1518 val |= HC_CONFIG_0_REG_SINGLE_ISR_EN_0;
Eilon Greenstein8badd272009-02-12 08:36:15 +00001519 } else if (msi) {
1520 val &= ~HC_CONFIG_0_REG_INT_LINE_EN_0;
1521 val |= (HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
1522 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
1523 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001524 } else {
1525 val |= (HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001526 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001527 HC_CONFIG_0_REG_INT_LINE_EN_0 |
1528 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001529
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001530 if (!CHIP_IS_E1(bp)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001531 DP(NETIF_MSG_IFUP,
1532 "write %x to HC %d (addr 0x%x)\n", val, port, addr);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001533
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001534 REG_WR(bp, addr, val);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001535
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001536 val &= ~HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0;
1537 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001538 }
1539
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001540 if (CHIP_IS_E1(bp))
1541 REG_WR(bp, HC_REG_INT_MASK + port*4, 0x1FFFF);
1542
Merav Sicron51c1a582012-03-18 10:33:38 +00001543 DP(NETIF_MSG_IFUP,
1544 "write %x to HC %d (addr 0x%x) mode %s\n", val, port, addr,
1545 (msix ? "MSI-X" : (msi ? "MSI" : "INTx")));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001546
1547 REG_WR(bp, addr, val);
Eilon Greenstein37dbbf32009-07-21 05:47:33 +00001548 /*
1549 * Ensure that HC_CONFIG is written before leading/trailing edge config
1550 */
1551 mmiowb();
1552 barrier();
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001553
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001554 if (!CHIP_IS_E1(bp)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001555 /* init leading/trailing edge */
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00001556 if (IS_MF(bp)) {
David S. Miller8decf862011-09-22 03:23:13 -04001557 val = (0xee0f | (1 << (BP_VN(bp) + 4)));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001558 if (bp->port.pmf)
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00001559 /* enable nig and gpio3 attention */
1560 val |= 0x1100;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001561 } else
1562 val = 0xffff;
1563
1564 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, val);
1565 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, val);
1566 }
Eilon Greenstein37dbbf32009-07-21 05:47:33 +00001567
1568 /* Make sure that interrupts are indeed enabled from here on */
1569 mmiowb();
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001570}
1571
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001572static void bnx2x_igu_int_enable(struct bnx2x *bp)
1573{
1574 u32 val;
Dmitry Kravkov30a5de72012-04-03 18:41:26 +00001575 bool msix = (bp->flags & USING_MSIX_FLAG) ? true : false;
1576 bool single_msix = (bp->flags & USING_SINGLE_MSIX_FLAG) ? true : false;
1577 bool msi = (bp->flags & USING_MSI_FLAG) ? true : false;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001578
1579 val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);
1580
1581 if (msix) {
1582 val &= ~(IGU_PF_CONF_INT_LINE_EN |
1583 IGU_PF_CONF_SINGLE_ISR_EN);
Yuval Mintzebe61d82013-01-14 05:11:48 +00001584 val |= (IGU_PF_CONF_MSI_MSIX_EN |
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001585 IGU_PF_CONF_ATTN_BIT_EN);
Dmitry Kravkov30a5de72012-04-03 18:41:26 +00001586
1587 if (single_msix)
1588 val |= IGU_PF_CONF_SINGLE_ISR_EN;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001589 } else if (msi) {
1590 val &= ~IGU_PF_CONF_INT_LINE_EN;
Yuval Mintzebe61d82013-01-14 05:11:48 +00001591 val |= (IGU_PF_CONF_MSI_MSIX_EN |
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001592 IGU_PF_CONF_ATTN_BIT_EN |
1593 IGU_PF_CONF_SINGLE_ISR_EN);
1594 } else {
1595 val &= ~IGU_PF_CONF_MSI_MSIX_EN;
Yuval Mintzebe61d82013-01-14 05:11:48 +00001596 val |= (IGU_PF_CONF_INT_LINE_EN |
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001597 IGU_PF_CONF_ATTN_BIT_EN |
1598 IGU_PF_CONF_SINGLE_ISR_EN);
1599 }
1600
Yuval Mintzebe61d82013-01-14 05:11:48 +00001601 /* Clean previous status - need to configure igu prior to ack*/
1602 if ((!msix) || single_msix) {
1603 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
1604 bnx2x_ack_int(bp);
1605 }
1606
1607 val |= IGU_PF_CONF_FUNC_EN;
1608
Merav Sicron51c1a582012-03-18 10:33:38 +00001609 DP(NETIF_MSG_IFUP, "write 0x%x to IGU mode %s\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001610 val, (msix ? "MSI-X" : (msi ? "MSI" : "INTx")));
1611
1612 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
1613
Yuval Mintz79a85572012-04-03 18:41:25 +00001614 if (val & IGU_PF_CONF_INT_LINE_EN)
1615 pci_intx(bp->pdev, true);
1616
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001617 barrier();
1618
1619 /* init leading/trailing edge */
1620 if (IS_MF(bp)) {
David S. Miller8decf862011-09-22 03:23:13 -04001621 val = (0xee0f | (1 << (BP_VN(bp) + 4)));
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001622 if (bp->port.pmf)
1623 /* enable nig and gpio3 attention */
1624 val |= 0x1100;
1625 } else
1626 val = 0xffff;
1627
1628 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, val);
1629 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, val);
1630
1631 /* Make sure that interrupts are indeed enabled from here on */
1632 mmiowb();
1633}
1634
1635void bnx2x_int_enable(struct bnx2x *bp)
1636{
1637 if (bp->common.int_block == INT_BLOCK_HC)
1638 bnx2x_hc_int_enable(bp);
1639 else
1640 bnx2x_igu_int_enable(bp);
1641}
1642
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001643void bnx2x_int_disable_sync(struct bnx2x *bp, int disable_hw)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001644{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001645 int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
Eilon Greenstein8badd272009-02-12 08:36:15 +00001646 int i, offset;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001647
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -07001648 if (disable_hw)
1649 /* prevent the HW from sending interrupts */
1650 bnx2x_int_disable(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001651
1652 /* make sure all ISRs are done */
1653 if (msix) {
Eilon Greenstein8badd272009-02-12 08:36:15 +00001654 synchronize_irq(bp->msix_table[0].vector);
1655 offset = 1;
Merav Sicron55c11942012-11-07 00:45:48 +00001656 if (CNIC_SUPPORT(bp))
1657 offset++;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001658 for_each_eth_queue(bp, i)
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00001659 synchronize_irq(bp->msix_table[offset++].vector);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001660 } else
1661 synchronize_irq(bp->pdev->irq);
1662
1663 /* make sure sp_task is not running */
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08001664 cancel_delayed_work(&bp->sp_task);
Yaniv Rosner3deb8162011-06-14 01:34:33 +00001665 cancel_delayed_work(&bp->period_task);
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08001666 flush_workqueue(bnx2x_wq);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001667}
1668
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001669/* fast path */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001670
1671/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001672 * General service functions
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001673 */
1674
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001675/* Return true if succeeded to acquire the lock */
1676static bool bnx2x_trylock_hw_lock(struct bnx2x *bp, u32 resource)
1677{
1678 u32 lock_status;
1679 u32 resource_bit = (1 << resource);
1680 int func = BP_FUNC(bp);
1681 u32 hw_lock_control_reg;
1682
Merav Sicron51c1a582012-03-18 10:33:38 +00001683 DP(NETIF_MSG_HW | NETIF_MSG_IFUP,
1684 "Trying to take a lock on resource %d\n", resource);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001685
1686 /* Validating that the resource is within range */
1687 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001688 DP(NETIF_MSG_HW | NETIF_MSG_IFUP,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001689 "resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
1690 resource, HW_LOCK_MAX_RESOURCE_VALUE);
Eric Dumazet0fdf4d02010-08-26 22:03:53 -07001691 return false;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001692 }
1693
1694 if (func <= 5)
1695 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
1696 else
1697 hw_lock_control_reg =
1698 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
1699
1700 /* Try to acquire the lock */
1701 REG_WR(bp, hw_lock_control_reg + 4, resource_bit);
1702 lock_status = REG_RD(bp, hw_lock_control_reg);
1703 if (lock_status & resource_bit)
1704 return true;
1705
Merav Sicron51c1a582012-03-18 10:33:38 +00001706 DP(NETIF_MSG_HW | NETIF_MSG_IFUP,
1707 "Failed to get a lock on resource %d\n", resource);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001708 return false;
1709}
1710
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001711/**
1712 * bnx2x_get_leader_lock_resource - get the recovery leader resource id
1713 *
1714 * @bp: driver handle
1715 *
1716 * Returns the recovery leader resource id according to the engine this function
1717 * belongs to. Currently only only 2 engines is supported.
1718 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00001719static int bnx2x_get_leader_lock_resource(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001720{
1721 if (BP_PATH(bp))
1722 return HW_LOCK_RESOURCE_RECOVERY_LEADER_1;
1723 else
1724 return HW_LOCK_RESOURCE_RECOVERY_LEADER_0;
1725}
1726
1727/**
Yuval Mintz2de67432013-01-23 03:21:43 +00001728 * bnx2x_trylock_leader_lock- try to acquire a leader lock.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001729 *
1730 * @bp: driver handle
1731 *
Yuval Mintz2de67432013-01-23 03:21:43 +00001732 * Tries to acquire a leader lock for current engine.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001733 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00001734static bool bnx2x_trylock_leader_lock(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001735{
1736 return bnx2x_trylock_hw_lock(bp, bnx2x_get_leader_lock_resource(bp));
1737}
1738
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001739static void bnx2x_cnic_cfc_comp(struct bnx2x *bp, int cid, u8 err);
Merav Sicron55c11942012-11-07 00:45:48 +00001740
Ariel Eliorfd1fc792013-01-01 05:22:33 +00001741/* schedule the sp task and mark that interrupt occurred (runs from ISR) */
1742static int bnx2x_schedule_sp_task(struct bnx2x *bp)
1743{
1744 /* Set the interrupt occurred bit for the sp-task to recognize it
1745 * must ack the interrupt and transition according to the IGU
1746 * state machine.
1747 */
1748 atomic_set(&bp->interrupt_occurred, 1);
1749
1750 /* The sp_task must execute only after this bit
1751 * is set, otherwise we will get out of sync and miss all
1752 * further interrupts. Hence, the barrier.
1753 */
1754 smp_wmb();
1755
1756 /* schedule sp_task to workqueue */
1757 return queue_delayed_work(bnx2x_wq, &bp->sp_task, 0);
1758}
Eilon Greenstein3196a882008-08-13 15:58:49 -07001759
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001760void bnx2x_sp_event(struct bnx2x_fastpath *fp, union eth_rx_cqe *rr_cqe)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001761{
1762 struct bnx2x *bp = fp->bp;
1763 int cid = SW_CID(rr_cqe->ramrod_cqe.conn_and_cmd_data);
1764 int command = CQE_CMD(rr_cqe->ramrod_cqe.conn_and_cmd_data);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001765 enum bnx2x_queue_cmd drv_cmd = BNX2X_Q_CMD_MAX;
Barak Witkowski15192a82012-06-19 07:48:28 +00001766 struct bnx2x_queue_sp_obj *q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001767
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001768 DP(BNX2X_MSG_SP,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001769 "fp %d cid %d got ramrod #%d state is %x type is %d\n",
Eilon Greenstein0626b892009-02-12 08:38:14 +00001770 fp->index, cid, command, bp->state,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001771 rr_cqe->ramrod_cqe.ramrod_type);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001772
Ariel Eliorfd1fc792013-01-01 05:22:33 +00001773 /* If cid is within VF range, replace the slowpath object with the
1774 * one corresponding to this VF
1775 */
1776 if (cid >= BNX2X_FIRST_VF_CID &&
1777 cid < BNX2X_FIRST_VF_CID + BNX2X_VF_CIDS)
1778 bnx2x_iov_set_queue_sp_obj(bp, cid, &q_obj);
1779
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001780 switch (command) {
1781 case (RAMROD_CMD_ID_ETH_CLIENT_UPDATE):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001782 DP(BNX2X_MSG_SP, "got UPDATE ramrod. CID %d\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001783 drv_cmd = BNX2X_Q_CMD_UPDATE;
1784 break;
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001785
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001786 case (RAMROD_CMD_ID_ETH_CLIENT_SETUP):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001787 DP(BNX2X_MSG_SP, "got MULTI[%d] setup ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001788 drv_cmd = BNX2X_Q_CMD_SETUP;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001789 break;
1790
Ariel Elior6383c0b2011-07-14 08:31:57 +00001791 case (RAMROD_CMD_ID_ETH_TX_QUEUE_SETUP):
Merav Sicron51c1a582012-03-18 10:33:38 +00001792 DP(BNX2X_MSG_SP, "got MULTI[%d] tx-only setup ramrod\n", cid);
Ariel Elior6383c0b2011-07-14 08:31:57 +00001793 drv_cmd = BNX2X_Q_CMD_SETUP_TX_ONLY;
1794 break;
1795
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001796 case (RAMROD_CMD_ID_ETH_HALT):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001797 DP(BNX2X_MSG_SP, "got MULTI[%d] halt ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001798 drv_cmd = BNX2X_Q_CMD_HALT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001799 break;
1800
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001801 case (RAMROD_CMD_ID_ETH_TERMINATE):
Yuval Mintz6bf07b82013-06-02 00:06:20 +00001802 DP(BNX2X_MSG_SP, "got MULTI[%d] terminate ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001803 drv_cmd = BNX2X_Q_CMD_TERMINATE;
1804 break;
1805
1806 case (RAMROD_CMD_ID_ETH_EMPTY):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001807 DP(BNX2X_MSG_SP, "got MULTI[%d] empty ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001808 drv_cmd = BNX2X_Q_CMD_EMPTY;
Eliezer Tamir49d66772008-02-28 11:53:13 -08001809 break;
1810
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001811 default:
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001812 BNX2X_ERR("unexpected MC reply (%d) on fp[%d]\n",
1813 command, fp->index);
1814 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001815 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001816
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001817 if ((drv_cmd != BNX2X_Q_CMD_MAX) &&
1818 q_obj->complete_cmd(bp, q_obj, drv_cmd))
1819 /* q_obj->complete_cmd() failure means that this was
1820 * an unexpected completion.
1821 *
1822 * In this case we don't want to increase the bp->spq_left
1823 * because apparently we haven't sent this command the first
1824 * place.
1825 */
1826#ifdef BNX2X_STOP_ON_ERROR
1827 bnx2x_panic();
1828#else
1829 return;
1830#endif
Ariel Eliorfd1fc792013-01-01 05:22:33 +00001831 /* SRIOV: reschedule any 'in_progress' operations */
1832 bnx2x_iov_sp_event(bp, cid, true);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001833
Dmitry Kravkov8fe23fb2010-10-06 03:27:41 +00001834 smp_mb__before_atomic_inc();
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08001835 atomic_inc(&bp->cq_spq_left);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001836 /* push the change in bp->spq_left and towards the memory */
1837 smp_mb__after_atomic_inc();
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001838
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001839 DP(BNX2X_MSG_SP, "bp->cq_spq_left %x\n", atomic_read(&bp->cq_spq_left));
1840
Barak Witkowskia3348722012-04-23 03:04:46 +00001841 if ((drv_cmd == BNX2X_Q_CMD_UPDATE) && (IS_FCOE_FP(fp)) &&
1842 (!!test_bit(BNX2X_AFEX_FCOE_Q_UPDATE_PENDING, &bp->sp_state))) {
1843 /* if Q update ramrod is completed for last Q in AFEX vif set
1844 * flow, then ACK MCP at the end
1845 *
1846 * mark pending ACK to MCP bit.
1847 * prevent case that both bits are cleared.
1848 * At the end of load/unload driver checks that
Yuval Mintz2de67432013-01-23 03:21:43 +00001849 * sp_state is cleared, and this order prevents
Barak Witkowskia3348722012-04-23 03:04:46 +00001850 * races
1851 */
1852 smp_mb__before_clear_bit();
1853 set_bit(BNX2X_AFEX_PENDING_VIFSET_MCP_ACK, &bp->sp_state);
1854 wmb();
1855 clear_bit(BNX2X_AFEX_FCOE_Q_UPDATE_PENDING, &bp->sp_state);
1856 smp_mb__after_clear_bit();
1857
Ariel Eliorfd1fc792013-01-01 05:22:33 +00001858 /* schedule the sp task as mcp ack is required */
1859 bnx2x_schedule_sp_task(bp);
Barak Witkowskia3348722012-04-23 03:04:46 +00001860 }
1861
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001862 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001863}
1864
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001865irqreturn_t bnx2x_interrupt(int irq, void *dev_instance)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001866{
Eilon Greenstein555f6c72009-02-12 08:36:11 +00001867 struct bnx2x *bp = netdev_priv(dev_instance);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001868 u16 status = bnx2x_ack_int(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001869 u16 mask;
Eilon Greensteinca003922009-08-12 22:53:28 -07001870 int i;
Ariel Elior6383c0b2011-07-14 08:31:57 +00001871 u8 cos;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001872
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001873 /* Return here if interrupt is shared and it's not for us */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001874 if (unlikely(status == 0)) {
1875 DP(NETIF_MSG_INTR, "not our interrupt!\n");
1876 return IRQ_NONE;
1877 }
Eilon Greensteinf5372252009-02-12 08:38:30 +00001878 DP(NETIF_MSG_INTR, "got an interrupt status 0x%x\n", status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001879
Eilon Greenstein3196a882008-08-13 15:58:49 -07001880#ifdef BNX2X_STOP_ON_ERROR
1881 if (unlikely(bp->panic))
1882 return IRQ_HANDLED;
1883#endif
1884
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001885 for_each_eth_queue(bp, i) {
Eilon Greensteinca003922009-08-12 22:53:28 -07001886 struct bnx2x_fastpath *fp = &bp->fp[i];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001887
Merav Sicron55c11942012-11-07 00:45:48 +00001888 mask = 0x2 << (fp->index + CNIC_SUPPORT(bp));
Eilon Greensteinca003922009-08-12 22:53:28 -07001889 if (status & mask) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001890 /* Handle Rx or Tx according to SB id */
Ariel Elior6383c0b2011-07-14 08:31:57 +00001891 for_each_cos_in_tx_queue(fp, cos)
Merav Sicron65565882012-06-19 07:48:26 +00001892 prefetch(fp->txdata_ptr[cos]->tx_cons_sb);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001893 prefetch(&fp->sb_running_index[SM_RX_ID]);
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00001894 napi_schedule(&bnx2x_fp(bp, fp->index, napi));
Eilon Greensteinca003922009-08-12 22:53:28 -07001895 status &= ~mask;
1896 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001897 }
1898
Merav Sicron55c11942012-11-07 00:45:48 +00001899 if (CNIC_SUPPORT(bp)) {
1900 mask = 0x2;
1901 if (status & (mask | 0x1)) {
1902 struct cnic_ops *c_ops = NULL;
Michael Chan993ac7b2009-10-10 13:46:56 +00001903
Michael Chanad9b4352013-01-23 03:21:52 +00001904 rcu_read_lock();
1905 c_ops = rcu_dereference(bp->cnic_ops);
1906 if (c_ops && (bp->cnic_eth_dev.drv_state &
1907 CNIC_DRV_STATE_HANDLES_IRQ))
1908 c_ops->cnic_handler(bp->cnic_data, NULL);
1909 rcu_read_unlock();
Merav Sicron55c11942012-11-07 00:45:48 +00001910
1911 status &= ~mask;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001912 }
Michael Chan993ac7b2009-10-10 13:46:56 +00001913 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001914
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001915 if (unlikely(status & 0x1)) {
Ariel Eliorfd1fc792013-01-01 05:22:33 +00001916
1917 /* schedule sp task to perform default status block work, ack
1918 * attentions and enable interrupts.
1919 */
1920 bnx2x_schedule_sp_task(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001921
1922 status &= ~0x1;
1923 if (!status)
1924 return IRQ_HANDLED;
1925 }
1926
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00001927 if (unlikely(status))
1928 DP(NETIF_MSG_INTR, "got an unknown interrupt! (status 0x%x)\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001929 status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001930
1931 return IRQ_HANDLED;
1932}
1933
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001934/* Link */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001935
1936/*
1937 * General service functions
1938 */
1939
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001940int bnx2x_acquire_hw_lock(struct bnx2x *bp, u32 resource)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001941{
Eliezer Tamirf1410642008-02-28 11:51:50 -08001942 u32 lock_status;
1943 u32 resource_bit = (1 << resource);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001944 int func = BP_FUNC(bp);
1945 u32 hw_lock_control_reg;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001946 int cnt;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001947
1948 /* Validating that the resource is within range */
1949 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001950 BNX2X_ERR("resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08001951 resource, HW_LOCK_MAX_RESOURCE_VALUE);
1952 return -EINVAL;
1953 }
1954
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001955 if (func <= 5) {
1956 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
1957 } else {
1958 hw_lock_control_reg =
1959 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
1960 }
1961
Eliezer Tamirf1410642008-02-28 11:51:50 -08001962 /* Validating that the resource is not already taken */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001963 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001964 if (lock_status & resource_bit) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001965 BNX2X_ERR("lock_status 0x%x resource_bit 0x%x\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08001966 lock_status, resource_bit);
1967 return -EEXIST;
1968 }
1969
Eilon Greenstein46230476b2008-08-25 15:23:30 -07001970 /* Try for 5 second every 5ms */
1971 for (cnt = 0; cnt < 1000; cnt++) {
Eliezer Tamirf1410642008-02-28 11:51:50 -08001972 /* Try to acquire the lock */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001973 REG_WR(bp, hw_lock_control_reg + 4, resource_bit);
1974 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001975 if (lock_status & resource_bit)
1976 return 0;
1977
Yuval Mintz639d65b2013-06-02 00:06:21 +00001978 usleep_range(5000, 10000);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001979 }
Merav Sicron51c1a582012-03-18 10:33:38 +00001980 BNX2X_ERR("Timeout\n");
Eliezer Tamirf1410642008-02-28 11:51:50 -08001981 return -EAGAIN;
1982}
1983
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001984int bnx2x_release_leader_lock(struct bnx2x *bp)
1985{
1986 return bnx2x_release_hw_lock(bp, bnx2x_get_leader_lock_resource(bp));
1987}
1988
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001989int bnx2x_release_hw_lock(struct bnx2x *bp, u32 resource)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001990{
1991 u32 lock_status;
1992 u32 resource_bit = (1 << resource);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001993 int func = BP_FUNC(bp);
1994 u32 hw_lock_control_reg;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001995
1996 /* Validating that the resource is within range */
1997 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001998 BNX2X_ERR("resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08001999 resource, HW_LOCK_MAX_RESOURCE_VALUE);
2000 return -EINVAL;
2001 }
2002
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002003 if (func <= 5) {
2004 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
2005 } else {
2006 hw_lock_control_reg =
2007 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
2008 }
2009
Eliezer Tamirf1410642008-02-28 11:51:50 -08002010 /* Validating that the resource is currently taken */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002011 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002012 if (!(lock_status & resource_bit)) {
Yuval Mintz6bf07b82013-06-02 00:06:20 +00002013 BNX2X_ERR("lock_status 0x%x resource_bit 0x%x. Unlock was called but lock wasn't taken!\n",
2014 lock_status, resource_bit);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002015 return -EFAULT;
2016 }
2017
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002018 REG_WR(bp, hw_lock_control_reg, resource_bit);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002019 return 0;
2020}
2021
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00002022int bnx2x_get_gpio(struct bnx2x *bp, int gpio_num, u8 port)
2023{
2024 /* The GPIO should be swapped if swap register is set and active */
2025 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
2026 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
2027 int gpio_shift = gpio_num +
2028 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
2029 u32 gpio_mask = (1 << gpio_shift);
2030 u32 gpio_reg;
2031 int value;
2032
2033 if (gpio_num > MISC_REGISTERS_GPIO_3) {
2034 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
2035 return -EINVAL;
2036 }
2037
2038 /* read GPIO value */
2039 gpio_reg = REG_RD(bp, MISC_REG_GPIO);
2040
2041 /* get the requested pin value */
2042 if ((gpio_reg & gpio_mask) == gpio_mask)
2043 value = 1;
2044 else
2045 value = 0;
2046
2047 DP(NETIF_MSG_LINK, "pin %d value 0x%x\n", gpio_num, value);
2048
2049 return value;
2050}
2051
Eilon Greenstein17de50b2008-08-13 15:56:59 -07002052int bnx2x_set_gpio(struct bnx2x *bp, int gpio_num, u32 mode, u8 port)
Eliezer Tamirf1410642008-02-28 11:51:50 -08002053{
2054 /* The GPIO should be swapped if swap register is set and active */
2055 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
Eilon Greenstein17de50b2008-08-13 15:56:59 -07002056 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
Eliezer Tamirf1410642008-02-28 11:51:50 -08002057 int gpio_shift = gpio_num +
2058 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
2059 u32 gpio_mask = (1 << gpio_shift);
2060 u32 gpio_reg;
2061
2062 if (gpio_num > MISC_REGISTERS_GPIO_3) {
2063 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
2064 return -EINVAL;
2065 }
2066
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002067 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002068 /* read GPIO and mask except the float bits */
2069 gpio_reg = (REG_RD(bp, MISC_REG_GPIO) & MISC_REGISTERS_GPIO_FLOAT);
2070
2071 switch (mode) {
2072 case MISC_REGISTERS_GPIO_OUTPUT_LOW:
Merav Sicron51c1a582012-03-18 10:33:38 +00002073 DP(NETIF_MSG_LINK,
2074 "Set GPIO %d (shift %d) -> output low\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08002075 gpio_num, gpio_shift);
2076 /* clear FLOAT and set CLR */
2077 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
2078 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_CLR_POS);
2079 break;
2080
2081 case MISC_REGISTERS_GPIO_OUTPUT_HIGH:
Merav Sicron51c1a582012-03-18 10:33:38 +00002082 DP(NETIF_MSG_LINK,
2083 "Set GPIO %d (shift %d) -> output high\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08002084 gpio_num, gpio_shift);
2085 /* clear FLOAT and set SET */
2086 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
2087 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_SET_POS);
2088 break;
2089
Eilon Greenstein17de50b2008-08-13 15:56:59 -07002090 case MISC_REGISTERS_GPIO_INPUT_HI_Z:
Merav Sicron51c1a582012-03-18 10:33:38 +00002091 DP(NETIF_MSG_LINK,
2092 "Set GPIO %d (shift %d) -> input\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08002093 gpio_num, gpio_shift);
2094 /* set FLOAT */
2095 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
2096 break;
2097
2098 default:
2099 break;
2100 }
2101
2102 REG_WR(bp, MISC_REG_GPIO, gpio_reg);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002103 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002104
2105 return 0;
2106}
2107
Yaniv Rosner0d40f0d2011-06-14 01:34:27 +00002108int bnx2x_set_mult_gpio(struct bnx2x *bp, u8 pins, u32 mode)
2109{
2110 u32 gpio_reg = 0;
2111 int rc = 0;
2112
2113 /* Any port swapping should be handled by caller. */
2114
2115 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
2116 /* read GPIO and mask except the float bits */
2117 gpio_reg = REG_RD(bp, MISC_REG_GPIO);
2118 gpio_reg &= ~(pins << MISC_REGISTERS_GPIO_FLOAT_POS);
2119 gpio_reg &= ~(pins << MISC_REGISTERS_GPIO_CLR_POS);
2120 gpio_reg &= ~(pins << MISC_REGISTERS_GPIO_SET_POS);
2121
2122 switch (mode) {
2123 case MISC_REGISTERS_GPIO_OUTPUT_LOW:
2124 DP(NETIF_MSG_LINK, "Set GPIO 0x%x -> output low\n", pins);
2125 /* set CLR */
2126 gpio_reg |= (pins << MISC_REGISTERS_GPIO_CLR_POS);
2127 break;
2128
2129 case MISC_REGISTERS_GPIO_OUTPUT_HIGH:
2130 DP(NETIF_MSG_LINK, "Set GPIO 0x%x -> output high\n", pins);
2131 /* set SET */
2132 gpio_reg |= (pins << MISC_REGISTERS_GPIO_SET_POS);
2133 break;
2134
2135 case MISC_REGISTERS_GPIO_INPUT_HI_Z:
2136 DP(NETIF_MSG_LINK, "Set GPIO 0x%x -> input\n", pins);
2137 /* set FLOAT */
2138 gpio_reg |= (pins << MISC_REGISTERS_GPIO_FLOAT_POS);
2139 break;
2140
2141 default:
2142 BNX2X_ERR("Invalid GPIO mode assignment %d\n", mode);
2143 rc = -EINVAL;
2144 break;
2145 }
2146
2147 if (rc == 0)
2148 REG_WR(bp, MISC_REG_GPIO, gpio_reg);
2149
2150 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
2151
2152 return rc;
2153}
2154
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00002155int bnx2x_set_gpio_int(struct bnx2x *bp, int gpio_num, u32 mode, u8 port)
2156{
2157 /* The GPIO should be swapped if swap register is set and active */
2158 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
2159 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
2160 int gpio_shift = gpio_num +
2161 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
2162 u32 gpio_mask = (1 << gpio_shift);
2163 u32 gpio_reg;
2164
2165 if (gpio_num > MISC_REGISTERS_GPIO_3) {
2166 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
2167 return -EINVAL;
2168 }
2169
2170 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
2171 /* read GPIO int */
2172 gpio_reg = REG_RD(bp, MISC_REG_GPIO_INT);
2173
2174 switch (mode) {
2175 case MISC_REGISTERS_GPIO_INT_OUTPUT_CLR:
Merav Sicron51c1a582012-03-18 10:33:38 +00002176 DP(NETIF_MSG_LINK,
2177 "Clear GPIO INT %d (shift %d) -> output low\n",
2178 gpio_num, gpio_shift);
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00002179 /* clear SET and set CLR */
2180 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_INT_SET_POS);
2181 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_INT_CLR_POS);
2182 break;
2183
2184 case MISC_REGISTERS_GPIO_INT_OUTPUT_SET:
Merav Sicron51c1a582012-03-18 10:33:38 +00002185 DP(NETIF_MSG_LINK,
2186 "Set GPIO INT %d (shift %d) -> output high\n",
2187 gpio_num, gpio_shift);
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00002188 /* clear CLR and set SET */
2189 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_INT_CLR_POS);
2190 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_INT_SET_POS);
2191 break;
2192
2193 default:
2194 break;
2195 }
2196
2197 REG_WR(bp, MISC_REG_GPIO_INT, gpio_reg);
2198 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
2199
2200 return 0;
2201}
2202
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002203static int bnx2x_set_spio(struct bnx2x *bp, int spio, u32 mode)
Eliezer Tamirf1410642008-02-28 11:51:50 -08002204{
Eliezer Tamirf1410642008-02-28 11:51:50 -08002205 u32 spio_reg;
2206
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002207 /* Only 2 SPIOs are configurable */
2208 if ((spio != MISC_SPIO_SPIO4) && (spio != MISC_SPIO_SPIO5)) {
2209 BNX2X_ERR("Invalid SPIO 0x%x\n", spio);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002210 return -EINVAL;
2211 }
2212
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002213 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_SPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002214 /* read SPIO and mask except the float bits */
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002215 spio_reg = (REG_RD(bp, MISC_REG_SPIO) & MISC_SPIO_FLOAT);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002216
2217 switch (mode) {
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002218 case MISC_SPIO_OUTPUT_LOW:
2219 DP(NETIF_MSG_HW, "Set SPIO 0x%x -> output low\n", spio);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002220 /* clear FLOAT and set CLR */
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002221 spio_reg &= ~(spio << MISC_SPIO_FLOAT_POS);
2222 spio_reg |= (spio << MISC_SPIO_CLR_POS);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002223 break;
2224
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002225 case MISC_SPIO_OUTPUT_HIGH:
2226 DP(NETIF_MSG_HW, "Set SPIO 0x%x -> output high\n", spio);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002227 /* clear FLOAT and set SET */
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002228 spio_reg &= ~(spio << MISC_SPIO_FLOAT_POS);
2229 spio_reg |= (spio << MISC_SPIO_SET_POS);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002230 break;
2231
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002232 case MISC_SPIO_INPUT_HI_Z:
2233 DP(NETIF_MSG_HW, "Set SPIO 0x%x -> input\n", spio);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002234 /* set FLOAT */
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002235 spio_reg |= (spio << MISC_SPIO_FLOAT_POS);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002236 break;
2237
2238 default:
2239 break;
2240 }
2241
2242 REG_WR(bp, MISC_REG_SPIO, spio_reg);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002243 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_SPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002244
2245 return 0;
2246}
2247
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002248void bnx2x_calc_fc_adv(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002249{
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002250 u8 cfg_idx = bnx2x_get_link_cfg_idx(bp);
Eilon Greensteinad33ea32009-01-14 21:24:57 -08002251 switch (bp->link_vars.ieee_fc &
2252 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_MASK) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002253 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_NONE:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002254 bp->port.advertising[cfg_idx] &= ~(ADVERTISED_Asym_Pause |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002255 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002256 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00002257
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002258 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002259 bp->port.advertising[cfg_idx] |= (ADVERTISED_Asym_Pause |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002260 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002261 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00002262
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002263 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002264 bp->port.advertising[cfg_idx] |= ADVERTISED_Asym_Pause;
Eliezer Tamirf1410642008-02-28 11:51:50 -08002265 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00002266
Eliezer Tamirf1410642008-02-28 11:51:50 -08002267 default:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002268 bp->port.advertising[cfg_idx] &= ~(ADVERTISED_Asym_Pause |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002269 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002270 break;
2271 }
2272}
2273
Yuval Mintzcd1dfce2012-12-02 04:05:56 +00002274static void bnx2x_set_requested_fc(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002275{
Yuval Mintzcd1dfce2012-12-02 04:05:56 +00002276 /* Initialize link parameters structure variables
2277 * It is recommended to turn off RX FC for jumbo frames
2278 * for better performance
2279 */
2280 if (CHIP_IS_E1x(bp) && (bp->dev->mtu > 5000))
2281 bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_TX;
2282 else
2283 bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_BOTH;
2284}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002285
Dmitry Kravkov9156b302013-08-19 09:11:56 +03002286static void bnx2x_init_dropless_fc(struct bnx2x *bp)
2287{
2288 u32 pause_enabled = 0;
2289
2290 if (!CHIP_IS_E1(bp) && bp->dropless_fc && bp->link_vars.link_up) {
2291 if (bp->link_vars.flow_ctrl & BNX2X_FLOW_CTRL_TX)
2292 pause_enabled = 1;
2293
2294 REG_WR(bp, BAR_USTRORM_INTMEM +
2295 USTORM_ETH_PAUSE_ENABLED_OFFSET(BP_PORT(bp)),
2296 pause_enabled);
2297 }
2298
2299 DP(NETIF_MSG_IFUP | NETIF_MSG_LINK, "dropless_fc is %s\n",
2300 pause_enabled ? "enabled" : "disabled");
2301}
2302
Yuval Mintzcd1dfce2012-12-02 04:05:56 +00002303int bnx2x_initial_phy_init(struct bnx2x *bp, int load_mode)
2304{
2305 int rc, cfx_idx = bnx2x_get_link_cfg_idx(bp);
2306 u16 req_line_speed = bp->link_params.req_line_speed[cfx_idx];
2307
2308 if (!BP_NOMCP(bp)) {
2309 bnx2x_set_requested_fc(bp);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002310 bnx2x_acquire_phy_lock(bp);
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002311
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002312 if (load_mode == LOAD_DIAG) {
Yaniv Rosner1cb0c782011-07-24 03:53:21 +00002313 struct link_params *lp = &bp->link_params;
2314 lp->loopback_mode = LOOPBACK_XGXS;
2315 /* do PHY loopback at 10G speed, if possible */
2316 if (lp->req_line_speed[cfx_idx] < SPEED_10000) {
2317 if (lp->speed_cap_mask[cfx_idx] &
2318 PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)
2319 lp->req_line_speed[cfx_idx] =
2320 SPEED_10000;
2321 else
2322 lp->req_line_speed[cfx_idx] =
2323 SPEED_1000;
2324 }
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002325 }
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002326
Merav Sicron8970b2e2012-06-19 07:48:22 +00002327 if (load_mode == LOAD_LOOPBACK_EXT) {
2328 struct link_params *lp = &bp->link_params;
2329 lp->loopback_mode = LOOPBACK_EXT;
2330 }
2331
Eilon Greenstein19680c42008-08-13 15:47:33 -07002332 rc = bnx2x_phy_init(&bp->link_params, &bp->link_vars);
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002333
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002334 bnx2x_release_phy_lock(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002335
Dmitry Kravkov9156b302013-08-19 09:11:56 +03002336 bnx2x_init_dropless_fc(bp);
2337
Eilon Greenstein3c96c682009-01-14 21:25:31 -08002338 bnx2x_calc_fc_adv(bp);
2339
Yuval Mintzcd1dfce2012-12-02 04:05:56 +00002340 if (bp->link_vars.link_up) {
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002341 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002342 bnx2x_link_report(bp);
Yuval Mintzcd1dfce2012-12-02 04:05:56 +00002343 }
2344 queue_delayed_work(bnx2x_wq, &bp->period_task, 0);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002345 bp->link_params.req_line_speed[cfx_idx] = req_line_speed;
Eilon Greenstein19680c42008-08-13 15:47:33 -07002346 return rc;
2347 }
Eilon Greensteinf5372252009-02-12 08:38:30 +00002348 BNX2X_ERR("Bootcode is missing - can not initialize link\n");
Eilon Greenstein19680c42008-08-13 15:47:33 -07002349 return -EINVAL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002350}
2351
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002352void bnx2x_link_set(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002353{
Eilon Greenstein19680c42008-08-13 15:47:33 -07002354 if (!BP_NOMCP(bp)) {
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002355 bnx2x_acquire_phy_lock(bp);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002356 bnx2x_phy_init(&bp->link_params, &bp->link_vars);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002357 bnx2x_release_phy_lock(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002358
Dmitry Kravkov9156b302013-08-19 09:11:56 +03002359 bnx2x_init_dropless_fc(bp);
2360
Eilon Greenstein19680c42008-08-13 15:47:33 -07002361 bnx2x_calc_fc_adv(bp);
2362 } else
Eilon Greensteinf5372252009-02-12 08:38:30 +00002363 BNX2X_ERR("Bootcode is missing - can not set link\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002364}
2365
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002366static void bnx2x__link_reset(struct bnx2x *bp)
2367{
Eilon Greenstein19680c42008-08-13 15:47:33 -07002368 if (!BP_NOMCP(bp)) {
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002369 bnx2x_acquire_phy_lock(bp);
Yuval Mintz5d07d862012-09-13 02:56:21 +00002370 bnx2x_lfa_reset(&bp->link_params, &bp->link_vars);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002371 bnx2x_release_phy_lock(bp);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002372 } else
Eilon Greensteinf5372252009-02-12 08:38:30 +00002373 BNX2X_ERR("Bootcode is missing - can not reset link\n");
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002374}
2375
Yuval Mintz5d07d862012-09-13 02:56:21 +00002376void bnx2x_force_link_reset(struct bnx2x *bp)
2377{
2378 bnx2x_acquire_phy_lock(bp);
2379 bnx2x_link_reset(&bp->link_params, &bp->link_vars, 1);
2380 bnx2x_release_phy_lock(bp);
2381}
2382
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002383u8 bnx2x_link_test(struct bnx2x *bp, u8 is_serdes)
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002384{
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00002385 u8 rc = 0;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002386
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00002387 if (!BP_NOMCP(bp)) {
2388 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002389 rc = bnx2x_test_link(&bp->link_params, &bp->link_vars,
2390 is_serdes);
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00002391 bnx2x_release_phy_lock(bp);
2392 } else
2393 BNX2X_ERR("Bootcode is missing - can not test link\n");
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002394
2395 return rc;
2396}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002397
Eilon Greenstein2691d512009-08-12 08:22:08 +00002398/* Calculates the sum of vn_min_rates.
2399 It's needed for further normalizing of the min_rates.
2400 Returns:
2401 sum of vn_min_rates.
2402 or
2403 0 - if all the min_rates are 0.
Yuval Mintz16a5fd92013-06-02 00:06:18 +00002404 In the later case fairness algorithm should be deactivated.
Eilon Greenstein2691d512009-08-12 08:22:08 +00002405 If not all min_rates are zero then those that are zeroes will be set to 1.
2406 */
Yuval Mintzb475d782012-04-03 18:41:29 +00002407static void bnx2x_calc_vn_min(struct bnx2x *bp,
2408 struct cmng_init_input *input)
Eilon Greenstein2691d512009-08-12 08:22:08 +00002409{
2410 int all_zero = 1;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002411 int vn;
2412
David S. Miller8decf862011-09-22 03:23:13 -04002413 for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002414 u32 vn_cfg = bp->mf_config[vn];
Eilon Greenstein2691d512009-08-12 08:22:08 +00002415 u32 vn_min_rate = ((vn_cfg & FUNC_MF_CFG_MIN_BW_MASK) >>
2416 FUNC_MF_CFG_MIN_BW_SHIFT) * 100;
2417
2418 /* Skip hidden vns */
2419 if (vn_cfg & FUNC_MF_CFG_FUNC_HIDE)
Yuval Mintzb475d782012-04-03 18:41:29 +00002420 vn_min_rate = 0;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002421 /* If min rate is zero - set it to 1 */
Yuval Mintzb475d782012-04-03 18:41:29 +00002422 else if (!vn_min_rate)
Eilon Greenstein2691d512009-08-12 08:22:08 +00002423 vn_min_rate = DEF_MIN_RATE;
2424 else
2425 all_zero = 0;
2426
Yuval Mintzb475d782012-04-03 18:41:29 +00002427 input->vnic_min_rate[vn] = vn_min_rate;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002428 }
2429
Dmitry Kravkov30ae438b2011-06-14 01:33:13 +00002430 /* if ETS or all min rates are zeros - disable fairness */
2431 if (BNX2X_IS_ETS_ENABLED(bp)) {
Yuval Mintzb475d782012-04-03 18:41:29 +00002432 input->flags.cmng_enables &=
Dmitry Kravkov30ae438b2011-06-14 01:33:13 +00002433 ~CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
2434 DP(NETIF_MSG_IFUP, "Fairness will be disabled due to ETS\n");
2435 } else if (all_zero) {
Yuval Mintzb475d782012-04-03 18:41:29 +00002436 input->flags.cmng_enables &=
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07002437 ~CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
Yuval Mintzb475d782012-04-03 18:41:29 +00002438 DP(NETIF_MSG_IFUP,
2439 "All MIN values are zeroes fairness will be disabled\n");
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07002440 } else
Yuval Mintzb475d782012-04-03 18:41:29 +00002441 input->flags.cmng_enables |=
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07002442 CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002443}
2444
Yuval Mintzb475d782012-04-03 18:41:29 +00002445static void bnx2x_calc_vn_max(struct bnx2x *bp, int vn,
2446 struct cmng_init_input *input)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002447{
Yuval Mintzb475d782012-04-03 18:41:29 +00002448 u16 vn_max_rate;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002449 u32 vn_cfg = bp->mf_config[vn];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002450
Yuval Mintzb475d782012-04-03 18:41:29 +00002451 if (vn_cfg & FUNC_MF_CFG_FUNC_HIDE)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002452 vn_max_rate = 0;
Yuval Mintzb475d782012-04-03 18:41:29 +00002453 else {
Dmitry Kravkovfaa6fcb2011-02-28 03:37:20 +00002454 u32 maxCfg = bnx2x_extract_max_cfg(bp, vn_cfg);
2455
Yuval Mintzb475d782012-04-03 18:41:29 +00002456 if (IS_MF_SI(bp)) {
Dmitry Kravkovfaa6fcb2011-02-28 03:37:20 +00002457 /* maxCfg in percents of linkspeed */
2458 vn_max_rate = (bp->link_vars.line_speed * maxCfg) / 100;
Yuval Mintzb475d782012-04-03 18:41:29 +00002459 } else /* SD modes */
Dmitry Kravkovfaa6fcb2011-02-28 03:37:20 +00002460 /* maxCfg is absolute in 100Mb units */
2461 vn_max_rate = maxCfg * 100;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002462 }
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002463
Yuval Mintzb475d782012-04-03 18:41:29 +00002464 DP(NETIF_MSG_IFUP, "vn %d: vn_max_rate %d\n", vn, vn_max_rate);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002465
Yuval Mintzb475d782012-04-03 18:41:29 +00002466 input->vnic_max_rate[vn] = vn_max_rate;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002467}
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002468
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002469static int bnx2x_get_cmng_fns_mode(struct bnx2x *bp)
2470{
2471 if (CHIP_REV_IS_SLOW(bp))
2472 return CMNG_FNS_NONE;
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00002473 if (IS_MF(bp))
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002474 return CMNG_FNS_MINMAX;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002475
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002476 return CMNG_FNS_NONE;
2477}
2478
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00002479void bnx2x_read_mf_cfg(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002480{
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002481 int vn, n = (CHIP_MODE_IS_4_PORT(bp) ? 2 : 1);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002482
2483 if (BP_NOMCP(bp))
Yuval Mintz16a5fd92013-06-02 00:06:18 +00002484 return; /* what should be the default value in this case */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002485
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002486 /* For 2 port configuration the absolute function number formula
2487 * is:
2488 * abs_func = 2 * vn + BP_PORT + BP_PATH
2489 *
2490 * and there are 4 functions per port
2491 *
2492 * For 4 port configuration it is
2493 * abs_func = 4 * vn + 2 * BP_PORT + BP_PATH
2494 *
2495 * and there are 2 functions per port
2496 */
David S. Miller8decf862011-09-22 03:23:13 -04002497 for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++) {
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002498 int /*abs*/func = n * (2 * vn + BP_PORT(bp)) + BP_PATH(bp);
2499
2500 if (func >= E1H_FUNC_MAX)
2501 break;
2502
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002503 bp->mf_config[vn] =
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002504 MF_CFG_RD(bp, func_mf_config[func].config);
2505 }
Barak Witkowskia3348722012-04-23 03:04:46 +00002506 if (bp->mf_config[BP_VN(bp)] & FUNC_MF_CFG_FUNC_DISABLED) {
2507 DP(NETIF_MSG_IFUP, "mf_cfg function disabled\n");
2508 bp->flags |= MF_FUNC_DIS;
2509 } else {
2510 DP(NETIF_MSG_IFUP, "mf_cfg function enabled\n");
2511 bp->flags &= ~MF_FUNC_DIS;
2512 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002513}
2514
2515static void bnx2x_cmng_fns_init(struct bnx2x *bp, u8 read_cfg, u8 cmng_type)
2516{
Yuval Mintzb475d782012-04-03 18:41:29 +00002517 struct cmng_init_input input;
2518 memset(&input, 0, sizeof(struct cmng_init_input));
2519
2520 input.port_rate = bp->link_vars.line_speed;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002521
Dmitry Kravkov568e2422013-08-13 02:25:00 +03002522 if (cmng_type == CMNG_FNS_MINMAX && input.port_rate) {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002523 int vn;
2524
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002525 /* read mf conf from shmem */
2526 if (read_cfg)
2527 bnx2x_read_mf_cfg(bp);
2528
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002529 /* vn_weight_sum and enable fairness if not 0 */
Yuval Mintzb475d782012-04-03 18:41:29 +00002530 bnx2x_calc_vn_min(bp, &input);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002531
2532 /* calculate and set min-max rate for each vn */
Dmitry Kravkovc4154f22011-03-06 10:49:25 +00002533 if (bp->port.pmf)
David S. Miller8decf862011-09-22 03:23:13 -04002534 for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++)
Yuval Mintzb475d782012-04-03 18:41:29 +00002535 bnx2x_calc_vn_max(bp, vn, &input);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002536
2537 /* always enable rate shaping and fairness */
Yuval Mintzb475d782012-04-03 18:41:29 +00002538 input.flags.cmng_enables |=
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002539 CMNG_FLAGS_PER_PORT_RATE_SHAPING_VN;
Yuval Mintzb475d782012-04-03 18:41:29 +00002540
2541 bnx2x_init_cmng(&input, &bp->cmng);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002542 return;
2543 }
2544
2545 /* rate shaping and fairness are disabled */
2546 DP(NETIF_MSG_IFUP,
2547 "rate shaping and fairness are disabled\n");
2548}
2549
Eric Dumazet1191cb82012-04-27 21:39:21 +00002550static void storm_memset_cmng(struct bnx2x *bp,
2551 struct cmng_init *cmng,
2552 u8 port)
2553{
2554 int vn;
2555 size_t size = sizeof(struct cmng_struct_per_port);
2556
2557 u32 addr = BAR_XSTRORM_INTMEM +
2558 XSTORM_CMNG_PER_PORT_VARS_OFFSET(port);
2559
2560 __storm_memset_struct(bp, addr, size, (u32 *)&cmng->port);
2561
2562 for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++) {
2563 int func = func_by_vn(bp, vn);
2564
2565 addr = BAR_XSTRORM_INTMEM +
2566 XSTORM_RATE_SHAPING_PER_VN_VARS_OFFSET(func);
2567 size = sizeof(struct rate_shaping_vars_per_vn);
2568 __storm_memset_struct(bp, addr, size,
2569 (u32 *)&cmng->vnic.vnic_max_rate[vn]);
2570
2571 addr = BAR_XSTRORM_INTMEM +
2572 XSTORM_FAIRNESS_PER_VN_VARS_OFFSET(func);
2573 size = sizeof(struct fairness_vars_per_vn);
2574 __storm_memset_struct(bp, addr, size,
2575 (u32 *)&cmng->vnic.vnic_min_rate[vn]);
2576 }
2577}
2578
Dmitry Kravkov568e2422013-08-13 02:25:00 +03002579/* init cmng mode in HW according to local configuration */
2580void bnx2x_set_local_cmng(struct bnx2x *bp)
2581{
2582 int cmng_fns = bnx2x_get_cmng_fns_mode(bp);
2583
2584 if (cmng_fns != CMNG_FNS_NONE) {
2585 bnx2x_cmng_fns_init(bp, false, cmng_fns);
2586 storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));
2587 } else {
2588 /* rate shaping and fairness are disabled */
2589 DP(NETIF_MSG_IFUP,
2590 "single function mode without fairness\n");
2591 }
2592}
2593
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002594/* This function is called upon link interrupt */
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002595static void bnx2x_link_attn(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002596{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002597 /* Make sure that we are synced with the current statistics */
2598 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
2599
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002600 bnx2x_link_update(&bp->link_params, &bp->link_vars);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002601
Dmitry Kravkov9156b302013-08-19 09:11:56 +03002602 bnx2x_init_dropless_fc(bp);
2603
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002604 if (bp->link_vars.link_up) {
2605
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002606 if (bp->link_vars.mac_type != MAC_TYPE_EMAC) {
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002607 struct host_port_stats *pstats;
2608
2609 pstats = bnx2x_sp(bp, port_stats);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002610 /* reset old mac stats */
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002611 memset(&(pstats->mac_stx[0]), 0,
2612 sizeof(struct mac_stx));
2613 }
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07002614 if (bp->state == BNX2X_STATE_OPEN)
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002615 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
2616 }
2617
Dmitry Kravkov568e2422013-08-13 02:25:00 +03002618 if (bp->link_vars.link_up && bp->link_vars.line_speed)
2619 bnx2x_set_local_cmng(bp);
Dmitry Kravkov9fdc3e92011-03-06 10:49:15 +00002620
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00002621 __bnx2x_link_report(bp);
2622
Dmitry Kravkov9fdc3e92011-03-06 10:49:15 +00002623 if (IS_MF(bp))
2624 bnx2x_link_sync_notify(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002625}
2626
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002627void bnx2x__link_status_update(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002628{
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00002629 if (bp->state != BNX2X_STATE_OPEN)
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002630 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002631
Dmitry Kravkov00253a82011-11-13 04:34:25 +00002632 /* read updated dcb configuration */
Ariel Eliorad5afc82013-01-01 05:22:26 +00002633 if (IS_PF(bp)) {
2634 bnx2x_dcbx_pmf_update(bp);
2635 bnx2x_link_status_update(&bp->link_params, &bp->link_vars);
2636 if (bp->link_vars.link_up)
2637 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
2638 else
2639 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
2640 /* indicate link status */
2641 bnx2x_link_report(bp);
Dmitry Kravkov00253a82011-11-13 04:34:25 +00002642
Ariel Eliorad5afc82013-01-01 05:22:26 +00002643 } else { /* VF */
2644 bp->port.supported[0] |= (SUPPORTED_10baseT_Half |
2645 SUPPORTED_10baseT_Full |
2646 SUPPORTED_100baseT_Half |
2647 SUPPORTED_100baseT_Full |
2648 SUPPORTED_1000baseT_Full |
2649 SUPPORTED_2500baseX_Full |
2650 SUPPORTED_10000baseT_Full |
2651 SUPPORTED_TP |
2652 SUPPORTED_FIBRE |
2653 SUPPORTED_Autoneg |
2654 SUPPORTED_Pause |
2655 SUPPORTED_Asym_Pause);
2656 bp->port.advertising[0] = bp->port.supported[0];
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002657
Ariel Eliorad5afc82013-01-01 05:22:26 +00002658 bp->link_params.bp = bp;
2659 bp->link_params.port = BP_PORT(bp);
2660 bp->link_params.req_duplex[0] = DUPLEX_FULL;
2661 bp->link_params.req_flow_ctrl[0] = BNX2X_FLOW_CTRL_NONE;
2662 bp->link_params.req_line_speed[0] = SPEED_10000;
2663 bp->link_params.speed_cap_mask[0] = 0x7f0000;
2664 bp->link_params.switch_cfg = SWITCH_CFG_10G;
2665 bp->link_vars.mac_type = MAC_TYPE_BMAC;
2666 bp->link_vars.line_speed = SPEED_10000;
2667 bp->link_vars.link_status =
2668 (LINK_STATUS_LINK_UP |
2669 LINK_STATUS_SPEED_AND_DUPLEX_10GTFD);
2670 bp->link_vars.link_up = 1;
2671 bp->link_vars.duplex = DUPLEX_FULL;
2672 bp->link_vars.flow_ctrl = BNX2X_FLOW_CTRL_NONE;
2673 __bnx2x_link_report(bp);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002674 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
Ariel Eliorad5afc82013-01-01 05:22:26 +00002675 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002676}
2677
Barak Witkowskia3348722012-04-23 03:04:46 +00002678static int bnx2x_afex_func_update(struct bnx2x *bp, u16 vifid,
2679 u16 vlan_val, u8 allowed_prio)
2680{
Yuval Mintz86564c32013-01-23 03:21:50 +00002681 struct bnx2x_func_state_params func_params = {NULL};
Barak Witkowskia3348722012-04-23 03:04:46 +00002682 struct bnx2x_func_afex_update_params *f_update_params =
2683 &func_params.params.afex_update;
2684
2685 func_params.f_obj = &bp->func_obj;
2686 func_params.cmd = BNX2X_F_CMD_AFEX_UPDATE;
2687
2688 /* no need to wait for RAMROD completion, so don't
2689 * set RAMROD_COMP_WAIT flag
2690 */
2691
2692 f_update_params->vif_id = vifid;
2693 f_update_params->afex_default_vlan = vlan_val;
2694 f_update_params->allowed_priorities = allowed_prio;
2695
2696 /* if ramrod can not be sent, response to MCP immediately */
2697 if (bnx2x_func_state_change(bp, &func_params) < 0)
2698 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_VIFSET_ACK, 0);
2699
2700 return 0;
2701}
2702
2703static int bnx2x_afex_handle_vif_list_cmd(struct bnx2x *bp, u8 cmd_type,
2704 u16 vif_index, u8 func_bit_map)
2705{
Yuval Mintz86564c32013-01-23 03:21:50 +00002706 struct bnx2x_func_state_params func_params = {NULL};
Barak Witkowskia3348722012-04-23 03:04:46 +00002707 struct bnx2x_func_afex_viflists_params *update_params =
2708 &func_params.params.afex_viflists;
2709 int rc;
2710 u32 drv_msg_code;
2711
2712 /* validate only LIST_SET and LIST_GET are received from switch */
2713 if ((cmd_type != VIF_LIST_RULE_GET) && (cmd_type != VIF_LIST_RULE_SET))
2714 BNX2X_ERR("BUG! afex_handle_vif_list_cmd invalid type 0x%x\n",
2715 cmd_type);
2716
2717 func_params.f_obj = &bp->func_obj;
2718 func_params.cmd = BNX2X_F_CMD_AFEX_VIFLISTS;
2719
2720 /* set parameters according to cmd_type */
2721 update_params->afex_vif_list_command = cmd_type;
Yuval Mintz86564c32013-01-23 03:21:50 +00002722 update_params->vif_list_index = vif_index;
Barak Witkowskia3348722012-04-23 03:04:46 +00002723 update_params->func_bit_map =
2724 (cmd_type == VIF_LIST_RULE_GET) ? 0 : func_bit_map;
2725 update_params->func_to_clear = 0;
2726 drv_msg_code =
2727 (cmd_type == VIF_LIST_RULE_GET) ?
2728 DRV_MSG_CODE_AFEX_LISTGET_ACK :
2729 DRV_MSG_CODE_AFEX_LISTSET_ACK;
2730
2731 /* if ramrod can not be sent, respond to MCP immediately for
2732 * SET and GET requests (other are not triggered from MCP)
2733 */
2734 rc = bnx2x_func_state_change(bp, &func_params);
2735 if (rc < 0)
2736 bnx2x_fw_command(bp, drv_msg_code, 0);
2737
2738 return 0;
2739}
2740
2741static void bnx2x_handle_afex_cmd(struct bnx2x *bp, u32 cmd)
2742{
2743 struct afex_stats afex_stats;
2744 u32 func = BP_ABS_FUNC(bp);
2745 u32 mf_config;
2746 u16 vlan_val;
2747 u32 vlan_prio;
2748 u16 vif_id;
2749 u8 allowed_prio;
2750 u8 vlan_mode;
2751 u32 addr_to_write, vifid, addrs, stats_type, i;
2752
2753 if (cmd & DRV_STATUS_AFEX_LISTGET_REQ) {
2754 vifid = SHMEM2_RD(bp, afex_param1_to_driver[BP_FW_MB_IDX(bp)]);
2755 DP(BNX2X_MSG_MCP,
2756 "afex: got MCP req LISTGET_REQ for vifid 0x%x\n", vifid);
2757 bnx2x_afex_handle_vif_list_cmd(bp, VIF_LIST_RULE_GET, vifid, 0);
2758 }
2759
2760 if (cmd & DRV_STATUS_AFEX_LISTSET_REQ) {
2761 vifid = SHMEM2_RD(bp, afex_param1_to_driver[BP_FW_MB_IDX(bp)]);
2762 addrs = SHMEM2_RD(bp, afex_param2_to_driver[BP_FW_MB_IDX(bp)]);
2763 DP(BNX2X_MSG_MCP,
2764 "afex: got MCP req LISTSET_REQ for vifid 0x%x addrs 0x%x\n",
2765 vifid, addrs);
2766 bnx2x_afex_handle_vif_list_cmd(bp, VIF_LIST_RULE_SET, vifid,
2767 addrs);
2768 }
2769
2770 if (cmd & DRV_STATUS_AFEX_STATSGET_REQ) {
2771 addr_to_write = SHMEM2_RD(bp,
2772 afex_scratchpad_addr_to_write[BP_FW_MB_IDX(bp)]);
2773 stats_type = SHMEM2_RD(bp,
2774 afex_param1_to_driver[BP_FW_MB_IDX(bp)]);
2775
2776 DP(BNX2X_MSG_MCP,
2777 "afex: got MCP req STATSGET_REQ, write to addr 0x%x\n",
2778 addr_to_write);
2779
2780 bnx2x_afex_collect_stats(bp, (void *)&afex_stats, stats_type);
2781
2782 /* write response to scratchpad, for MCP */
2783 for (i = 0; i < (sizeof(struct afex_stats)/sizeof(u32)); i++)
2784 REG_WR(bp, addr_to_write + i*sizeof(u32),
2785 *(((u32 *)(&afex_stats))+i));
2786
2787 /* send ack message to MCP */
2788 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_STATSGET_ACK, 0);
2789 }
2790
2791 if (cmd & DRV_STATUS_AFEX_VIFSET_REQ) {
2792 mf_config = MF_CFG_RD(bp, func_mf_config[func].config);
2793 bp->mf_config[BP_VN(bp)] = mf_config;
2794 DP(BNX2X_MSG_MCP,
2795 "afex: got MCP req VIFSET_REQ, mf_config 0x%x\n",
2796 mf_config);
2797
2798 /* if VIF_SET is "enabled" */
2799 if (!(mf_config & FUNC_MF_CFG_FUNC_DISABLED)) {
2800 /* set rate limit directly to internal RAM */
2801 struct cmng_init_input cmng_input;
2802 struct rate_shaping_vars_per_vn m_rs_vn;
2803 size_t size = sizeof(struct rate_shaping_vars_per_vn);
2804 u32 addr = BAR_XSTRORM_INTMEM +
2805 XSTORM_RATE_SHAPING_PER_VN_VARS_OFFSET(BP_FUNC(bp));
2806
2807 bp->mf_config[BP_VN(bp)] = mf_config;
2808
2809 bnx2x_calc_vn_max(bp, BP_VN(bp), &cmng_input);
2810 m_rs_vn.vn_counter.rate =
2811 cmng_input.vnic_max_rate[BP_VN(bp)];
2812 m_rs_vn.vn_counter.quota =
2813 (m_rs_vn.vn_counter.rate *
2814 RS_PERIODIC_TIMEOUT_USEC) / 8;
2815
2816 __storm_memset_struct(bp, addr, size, (u32 *)&m_rs_vn);
2817
2818 /* read relevant values from mf_cfg struct in shmem */
2819 vif_id =
2820 (MF_CFG_RD(bp, func_mf_config[func].e1hov_tag) &
2821 FUNC_MF_CFG_E1HOV_TAG_MASK) >>
2822 FUNC_MF_CFG_E1HOV_TAG_SHIFT;
2823 vlan_val =
2824 (MF_CFG_RD(bp, func_mf_config[func].e1hov_tag) &
2825 FUNC_MF_CFG_AFEX_VLAN_MASK) >>
2826 FUNC_MF_CFG_AFEX_VLAN_SHIFT;
2827 vlan_prio = (mf_config &
2828 FUNC_MF_CFG_TRANSMIT_PRIORITY_MASK) >>
2829 FUNC_MF_CFG_TRANSMIT_PRIORITY_SHIFT;
2830 vlan_val |= (vlan_prio << VLAN_PRIO_SHIFT);
2831 vlan_mode =
2832 (MF_CFG_RD(bp,
2833 func_mf_config[func].afex_config) &
2834 FUNC_MF_CFG_AFEX_VLAN_MODE_MASK) >>
2835 FUNC_MF_CFG_AFEX_VLAN_MODE_SHIFT;
2836 allowed_prio =
2837 (MF_CFG_RD(bp,
2838 func_mf_config[func].afex_config) &
2839 FUNC_MF_CFG_AFEX_COS_FILTER_MASK) >>
2840 FUNC_MF_CFG_AFEX_COS_FILTER_SHIFT;
2841
2842 /* send ramrod to FW, return in case of failure */
2843 if (bnx2x_afex_func_update(bp, vif_id, vlan_val,
2844 allowed_prio))
2845 return;
2846
2847 bp->afex_def_vlan_tag = vlan_val;
2848 bp->afex_vlan_mode = vlan_mode;
2849 } else {
2850 /* notify link down because BP->flags is disabled */
2851 bnx2x_link_report(bp);
2852
2853 /* send INVALID VIF ramrod to FW */
2854 bnx2x_afex_func_update(bp, 0xFFFF, 0, 0);
2855
2856 /* Reset the default afex VLAN */
2857 bp->afex_def_vlan_tag = -1;
2858 }
2859 }
2860}
2861
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002862static void bnx2x_pmf_update(struct bnx2x *bp)
2863{
2864 int port = BP_PORT(bp);
2865 u32 val;
2866
2867 bp->port.pmf = 1;
Merav Sicron51c1a582012-03-18 10:33:38 +00002868 DP(BNX2X_MSG_MCP, "pmf %d\n", bp->port.pmf);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002869
Yaniv Rosner3deb8162011-06-14 01:34:33 +00002870 /*
2871 * We need the mb() to ensure the ordering between the writing to
2872 * bp->port.pmf here and reading it from the bnx2x_periodic_task().
2873 */
2874 smp_mb();
2875
2876 /* queue a periodic task */
2877 queue_delayed_work(bnx2x_wq, &bp->period_task, 0);
2878
Dmitry Kravkovef018542011-06-14 01:33:57 +00002879 bnx2x_dcbx_pmf_update(bp);
2880
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002881 /* enable nig attention */
David S. Miller8decf862011-09-22 03:23:13 -04002882 val = (0xff0f | (1 << (BP_VN(bp) + 4)));
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002883 if (bp->common.int_block == INT_BLOCK_HC) {
2884 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, val);
2885 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, val);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002886 } else if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002887 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, val);
2888 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, val);
2889 }
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002890
2891 bnx2x_stats_handle(bp, STATS_EVENT_PMF);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002892}
2893
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002894/* end of Link */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002895
2896/* slow path */
2897
2898/*
2899 * General service functions
2900 */
2901
Eilon Greenstein2691d512009-08-12 08:22:08 +00002902/* send the MCP a request, block until there is a reply */
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002903u32 bnx2x_fw_command(struct bnx2x *bp, u32 command, u32 param)
Eilon Greenstein2691d512009-08-12 08:22:08 +00002904{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002905 int mb_idx = BP_FW_MB_IDX(bp);
Dmitry Kravkova5971d42011-05-25 04:55:51 +00002906 u32 seq;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002907 u32 rc = 0;
2908 u32 cnt = 1;
2909 u8 delay = CHIP_REV_IS_SLOW(bp) ? 100 : 10;
2910
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07002911 mutex_lock(&bp->fw_mb_mutex);
Dmitry Kravkova5971d42011-05-25 04:55:51 +00002912 seq = ++bp->fw_seq;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002913 SHMEM_WR(bp, func_mb[mb_idx].drv_mb_param, param);
2914 SHMEM_WR(bp, func_mb[mb_idx].drv_mb_header, (command | seq));
2915
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00002916 DP(BNX2X_MSG_MCP, "wrote command (%x) to FW MB param 0x%08x\n",
2917 (command | seq), param);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002918
2919 do {
2920 /* let the FW do it's magic ... */
2921 msleep(delay);
2922
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002923 rc = SHMEM_RD(bp, func_mb[mb_idx].fw_mb_header);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002924
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07002925 /* Give the FW up to 5 second (500*10ms) */
2926 } while ((seq != (rc & FW_MSG_SEQ_NUMBER_MASK)) && (cnt++ < 500));
Eilon Greenstein2691d512009-08-12 08:22:08 +00002927
2928 DP(BNX2X_MSG_MCP, "[after %d ms] read (%x) seq is (%x) from FW MB\n",
2929 cnt*delay, rc, seq);
2930
2931 /* is this a reply to our command? */
2932 if (seq == (rc & FW_MSG_SEQ_NUMBER_MASK))
2933 rc &= FW_MSG_CODE_MASK;
2934 else {
2935 /* FW BUG! */
2936 BNX2X_ERR("FW failed to respond!\n");
2937 bnx2x_fw_dump(bp);
2938 rc = 0;
2939 }
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07002940 mutex_unlock(&bp->fw_mb_mutex);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002941
2942 return rc;
2943}
2944
Eric Dumazet1191cb82012-04-27 21:39:21 +00002945static void storm_memset_func_cfg(struct bnx2x *bp,
2946 struct tstorm_eth_function_common_config *tcfg,
2947 u16 abs_fid)
2948{
2949 size_t size = sizeof(struct tstorm_eth_function_common_config);
2950
2951 u32 addr = BAR_TSTRORM_INTMEM +
2952 TSTORM_FUNCTION_COMMON_CONFIG_OFFSET(abs_fid);
2953
2954 __storm_memset_struct(bp, addr, size, (u32 *)tcfg);
2955}
2956
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002957void bnx2x_func_init(struct bnx2x *bp, struct bnx2x_func_init_params *p)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002958{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002959 if (CHIP_IS_E1x(bp)) {
2960 struct tstorm_eth_function_common_config tcfg = {0};
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002961
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002962 storm_memset_func_cfg(bp, &tcfg, p->func_id);
2963 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002964
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002965 /* Enable the function in the FW */
2966 storm_memset_vf_to_pf(bp, p->func_id, p->pf_id);
2967 storm_memset_func_en(bp, p->func_id, 1);
2968
2969 /* spq */
2970 if (p->func_flgs & FUNC_FLG_SPQ) {
2971 storm_memset_spq_addr(bp, p->spq_map, p->func_id);
2972 REG_WR(bp, XSEM_REG_FAST_MEMORY +
2973 XSTORM_SPQ_PROD_OFFSET(p->func_id), p->spq_prod);
2974 }
2975}
2976
Ariel Elior6383c0b2011-07-14 08:31:57 +00002977/**
Yuval Mintz16a5fd92013-06-02 00:06:18 +00002978 * bnx2x_get_common_flags - Return common flags
Ariel Elior6383c0b2011-07-14 08:31:57 +00002979 *
2980 * @bp device handle
2981 * @fp queue handle
2982 * @zero_stats TRUE if statistics zeroing is needed
2983 *
2984 * Return the flags that are common for the Tx-only and not normal connections.
2985 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00002986static unsigned long bnx2x_get_common_flags(struct bnx2x *bp,
2987 struct bnx2x_fastpath *fp,
2988 bool zero_stats)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002989{
2990 unsigned long flags = 0;
2991
2992 /* PF driver will always initialize the Queue to an ACTIVE state */
2993 __set_bit(BNX2X_Q_FLG_ACTIVE, &flags);
2994
Ariel Elior6383c0b2011-07-14 08:31:57 +00002995 /* tx only connections collect statistics (on the same index as the
Dmitry Kravkov91226792013-03-11 05:17:52 +00002996 * parent connection). The statistics are zeroed when the parent
2997 * connection is initialized.
Ariel Elior6383c0b2011-07-14 08:31:57 +00002998 */
Barak Witkowski50f0a562011-12-05 21:52:23 +00002999
3000 __set_bit(BNX2X_Q_FLG_STATS, &flags);
3001 if (zero_stats)
3002 __set_bit(BNX2X_Q_FLG_ZERO_STATS, &flags);
3003
Dmitry Kravkov91226792013-03-11 05:17:52 +00003004 __set_bit(BNX2X_Q_FLG_PCSUM_ON_PKT, &flags);
Dmitry Kravkove287a752013-03-21 15:38:24 +00003005 __set_bit(BNX2X_Q_FLG_TUN_INC_INNER_IP_ID, &flags);
Ariel Elior6383c0b2011-07-14 08:31:57 +00003006
Yuval Mintz823e1d92013-01-14 05:11:47 +00003007#ifdef BNX2X_STOP_ON_ERROR
3008 __set_bit(BNX2X_Q_FLG_TX_SEC, &flags);
3009#endif
3010
Ariel Elior6383c0b2011-07-14 08:31:57 +00003011 return flags;
3012}
3013
Eric Dumazet1191cb82012-04-27 21:39:21 +00003014static unsigned long bnx2x_get_q_flags(struct bnx2x *bp,
3015 struct bnx2x_fastpath *fp,
3016 bool leading)
Ariel Elior6383c0b2011-07-14 08:31:57 +00003017{
3018 unsigned long flags = 0;
3019
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003020 /* calculate other queue flags */
3021 if (IS_MF_SD(bp))
3022 __set_bit(BNX2X_Q_FLG_OV, &flags);
3023
Barak Witkowskia3348722012-04-23 03:04:46 +00003024 if (IS_FCOE_FP(fp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003025 __set_bit(BNX2X_Q_FLG_FCOE, &flags);
Barak Witkowskia3348722012-04-23 03:04:46 +00003026 /* For FCoE - force usage of default priority (for afex) */
3027 __set_bit(BNX2X_Q_FLG_FORCE_DEFAULT_PRI, &flags);
3028 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003029
Vladislav Zolotarovf5219d82011-07-19 01:44:11 +00003030 if (!fp->disable_tpa) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003031 __set_bit(BNX2X_Q_FLG_TPA, &flags);
Vladislav Zolotarovf5219d82011-07-19 01:44:11 +00003032 __set_bit(BNX2X_Q_FLG_TPA_IPV6, &flags);
Dmitry Kravkov621b4d62012-02-20 09:59:08 +00003033 if (fp->mode == TPA_MODE_GRO)
3034 __set_bit(BNX2X_Q_FLG_TPA_GRO, &flags);
Vladislav Zolotarovf5219d82011-07-19 01:44:11 +00003035 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003036
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003037 if (leading) {
3038 __set_bit(BNX2X_Q_FLG_LEADING_RSS, &flags);
3039 __set_bit(BNX2X_Q_FLG_MCAST, &flags);
3040 }
3041
3042 /* Always set HW VLAN stripping */
3043 __set_bit(BNX2X_Q_FLG_VLAN, &flags);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003044
Barak Witkowskia3348722012-04-23 03:04:46 +00003045 /* configure silent vlan removal */
3046 if (IS_MF_AFEX(bp))
3047 __set_bit(BNX2X_Q_FLG_SILENT_VLAN_REM, &flags);
3048
Ariel Elior6383c0b2011-07-14 08:31:57 +00003049 return flags | bnx2x_get_common_flags(bp, fp, true);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003050}
3051
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003052static void bnx2x_pf_q_prep_general(struct bnx2x *bp,
Ariel Elior6383c0b2011-07-14 08:31:57 +00003053 struct bnx2x_fastpath *fp, struct bnx2x_general_setup_params *gen_init,
3054 u8 cos)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003055{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003056 gen_init->stat_id = bnx2x_stats_id(fp);
3057 gen_init->spcl_id = fp->cl_id;
3058
3059 /* Always use mini-jumbo MTU for FCoE L2 ring */
3060 if (IS_FCOE_FP(fp))
3061 gen_init->mtu = BNX2X_FCOE_MINI_JUMBO_MTU;
3062 else
3063 gen_init->mtu = bp->dev->mtu;
Ariel Elior6383c0b2011-07-14 08:31:57 +00003064
3065 gen_init->cos = cos;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003066}
3067
3068static void bnx2x_pf_rx_q_prep(struct bnx2x *bp,
3069 struct bnx2x_fastpath *fp, struct rxq_pause_params *pause,
3070 struct bnx2x_rxq_setup_params *rxq_init)
3071{
3072 u8 max_sge = 0;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003073 u16 sge_sz = 0;
3074 u16 tpa_agg_size = 0;
3075
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003076 if (!fp->disable_tpa) {
David S. Miller8decf862011-09-22 03:23:13 -04003077 pause->sge_th_lo = SGE_TH_LO(bp);
3078 pause->sge_th_hi = SGE_TH_HI(bp);
3079
3080 /* validate SGE ring has enough to cross high threshold */
3081 WARN_ON(bp->dropless_fc &&
3082 pause->sge_th_hi + FW_PREFETCH_CNT >
3083 MAX_RX_SGE_CNT * NUM_RX_SGE_PAGES);
3084
Yuval Mintz924d75a2013-01-23 03:21:44 +00003085 tpa_agg_size = TPA_AGG_SIZE;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003086 max_sge = SGE_PAGE_ALIGN(bp->dev->mtu) >>
3087 SGE_PAGE_SHIFT;
3088 max_sge = ((max_sge + PAGES_PER_SGE - 1) &
3089 (~(PAGES_PER_SGE-1))) >> PAGES_PER_SGE_SHIFT;
Yuval Mintz924d75a2013-01-23 03:21:44 +00003090 sge_sz = (u16)min_t(u32, SGE_PAGES, 0xffff);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003091 }
3092
3093 /* pause - not for e1 */
3094 if (!CHIP_IS_E1(bp)) {
David S. Miller8decf862011-09-22 03:23:13 -04003095 pause->bd_th_lo = BD_TH_LO(bp);
3096 pause->bd_th_hi = BD_TH_HI(bp);
3097
3098 pause->rcq_th_lo = RCQ_TH_LO(bp);
3099 pause->rcq_th_hi = RCQ_TH_HI(bp);
3100 /*
3101 * validate that rings have enough entries to cross
3102 * high thresholds
3103 */
3104 WARN_ON(bp->dropless_fc &&
3105 pause->bd_th_hi + FW_PREFETCH_CNT >
3106 bp->rx_ring_size);
3107 WARN_ON(bp->dropless_fc &&
3108 pause->rcq_th_hi + FW_PREFETCH_CNT >
3109 NUM_RCQ_RINGS * MAX_RCQ_DESC_CNT);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003110
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003111 pause->pri_map = 1;
3112 }
3113
3114 /* rxq setup */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003115 rxq_init->dscr_map = fp->rx_desc_mapping;
3116 rxq_init->sge_map = fp->rx_sge_mapping;
3117 rxq_init->rcq_map = fp->rx_comp_mapping;
3118 rxq_init->rcq_np_map = fp->rx_comp_mapping + BCM_PAGE_SIZE;
Vladislav Zolotarova8c94b92011-02-06 11:21:02 -08003119
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003120 /* This should be a maximum number of data bytes that may be
3121 * placed on the BD (not including paddings).
3122 */
Eric Dumazete52fcb22011-11-14 06:05:34 +00003123 rxq_init->buf_sz = fp->rx_buf_size - BNX2X_FW_RX_ALIGN_START -
Yuval Mintz3cdeec22013-06-02 00:06:19 +00003124 BNX2X_FW_RX_ALIGN_END - IP_HEADER_ALIGNMENT_PADDING;
Vladislav Zolotarova8c94b92011-02-06 11:21:02 -08003125
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003126 rxq_init->cl_qzone_id = fp->cl_qzone_id;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003127 rxq_init->tpa_agg_sz = tpa_agg_size;
3128 rxq_init->sge_buf_sz = sge_sz;
3129 rxq_init->max_sges_pkt = max_sge;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003130 rxq_init->rss_engine_id = BP_FUNC(bp);
Yuval Mintz259afa12012-03-12 08:53:10 +00003131 rxq_init->mcast_engine_id = BP_FUNC(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003132
3133 /* Maximum number or simultaneous TPA aggregation for this Queue.
3134 *
Yuval Mintz2de67432013-01-23 03:21:43 +00003135 * For PF Clients it should be the maximum available number.
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003136 * VF driver(s) may want to define it to a smaller value.
3137 */
David S. Miller8decf862011-09-22 03:23:13 -04003138 rxq_init->max_tpa_queues = MAX_AGG_QS(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003139
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003140 rxq_init->cache_line_log = BNX2X_RX_ALIGN_SHIFT;
3141 rxq_init->fw_sb_id = fp->fw_sb_id;
3142
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00003143 if (IS_FCOE_FP(fp))
3144 rxq_init->sb_cq_index = HC_SP_INDEX_ETH_FCOE_RX_CQ_CONS;
3145 else
Ariel Elior6383c0b2011-07-14 08:31:57 +00003146 rxq_init->sb_cq_index = HC_INDEX_ETH_RX_CQ_CONS;
Barak Witkowskia3348722012-04-23 03:04:46 +00003147 /* configure silent vlan removal
3148 * if multi function mode is afex, then mask default vlan
3149 */
3150 if (IS_MF_AFEX(bp)) {
3151 rxq_init->silent_removal_value = bp->afex_def_vlan_tag;
3152 rxq_init->silent_removal_mask = VLAN_VID_MASK;
3153 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003154}
3155
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003156static void bnx2x_pf_tx_q_prep(struct bnx2x *bp,
Ariel Elior6383c0b2011-07-14 08:31:57 +00003157 struct bnx2x_fastpath *fp, struct bnx2x_txq_setup_params *txq_init,
3158 u8 cos)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003159{
Merav Sicron65565882012-06-19 07:48:26 +00003160 txq_init->dscr_map = fp->txdata_ptr[cos]->tx_desc_mapping;
Ariel Elior6383c0b2011-07-14 08:31:57 +00003161 txq_init->sb_cq_index = HC_INDEX_ETH_FIRST_TX_CQ_CONS + cos;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003162 txq_init->traffic_type = LLFC_TRAFFIC_TYPE_NW;
3163 txq_init->fw_sb_id = fp->fw_sb_id;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00003164
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003165 /*
Yuval Mintz16a5fd92013-06-02 00:06:18 +00003166 * set the tss leading client id for TX classification ==
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003167 * leading RSS client id
3168 */
3169 txq_init->tss_leading_cl_id = bnx2x_fp(bp, 0, cl_id);
3170
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00003171 if (IS_FCOE_FP(fp)) {
3172 txq_init->sb_cq_index = HC_SP_INDEX_ETH_FCOE_TX_CQ_CONS;
3173 txq_init->traffic_type = LLFC_TRAFFIC_TYPE_FCOE;
3174 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003175}
3176
stephen hemminger8d962862010-10-21 07:50:56 +00003177static void bnx2x_pf_init(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003178{
3179 struct bnx2x_func_init_params func_init = {0};
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003180 struct event_ring_data eq_data = { {0} };
3181 u16 flags;
3182
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003183 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003184 /* reset IGU PF statistics: MSIX + ATTN */
3185 /* PF */
3186 REG_WR(bp, IGU_REG_STATISTIC_NUM_MESSAGE_SENT +
3187 BNX2X_IGU_STAS_MSG_VF_CNT*4 +
3188 (CHIP_MODE_IS_4_PORT(bp) ?
3189 BP_FUNC(bp) : BP_VN(bp))*4, 0);
3190 /* ATTN */
3191 REG_WR(bp, IGU_REG_STATISTIC_NUM_MESSAGE_SENT +
3192 BNX2X_IGU_STAS_MSG_VF_CNT*4 +
3193 BNX2X_IGU_STAS_MSG_PF_CNT*4 +
3194 (CHIP_MODE_IS_4_PORT(bp) ?
3195 BP_FUNC(bp) : BP_VN(bp))*4, 0);
3196 }
3197
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003198 /* function setup flags */
3199 flags = (FUNC_FLG_STATS | FUNC_FLG_LEADING | FUNC_FLG_SPQ);
3200
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003201 /* This flag is relevant for E1x only.
3202 * E2 doesn't have a TPA configuration in a function level.
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003203 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003204 flags |= (bp->flags & TPA_ENABLE_FLAG) ? FUNC_FLG_TPA : 0;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003205
3206 func_init.func_flgs = flags;
3207 func_init.pf_id = BP_FUNC(bp);
3208 func_init.func_id = BP_FUNC(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003209 func_init.spq_map = bp->spq_mapping;
3210 func_init.spq_prod = bp->spq_prod_idx;
3211
3212 bnx2x_func_init(bp, &func_init);
3213
3214 memset(&(bp->cmng), 0, sizeof(struct cmng_struct_per_port));
3215
3216 /*
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003217 * Congestion management values depend on the link rate
3218 * There is no active link so initial link rate is set to 10 Gbps.
3219 * When the link comes up The congestion management values are
3220 * re-calculated according to the actual link rate.
3221 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003222 bp->link_vars.line_speed = SPEED_10000;
3223 bnx2x_cmng_fns_init(bp, true, bnx2x_get_cmng_fns_mode(bp));
3224
3225 /* Only the PMF sets the HW */
3226 if (bp->port.pmf)
3227 storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));
3228
Yuval Mintz86564c32013-01-23 03:21:50 +00003229 /* init Event Queue - PCI bus guarantees correct endianity*/
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003230 eq_data.base_addr.hi = U64_HI(bp->eq_mapping);
3231 eq_data.base_addr.lo = U64_LO(bp->eq_mapping);
3232 eq_data.producer = bp->eq_prod;
3233 eq_data.index_id = HC_SP_INDEX_EQ_CONS;
3234 eq_data.sb_id = DEF_SB_ID;
3235 storm_memset_eq_data(bp, &eq_data, BP_FUNC(bp));
3236}
3237
Eilon Greenstein2691d512009-08-12 08:22:08 +00003238static void bnx2x_e1h_disable(struct bnx2x *bp)
3239{
3240 int port = BP_PORT(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003241
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003242 bnx2x_tx_disable(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003243
3244 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 0);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003245}
3246
3247static void bnx2x_e1h_enable(struct bnx2x *bp)
3248{
3249 int port = BP_PORT(bp);
3250
3251 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 1);
3252
Yuval Mintz16a5fd92013-06-02 00:06:18 +00003253 /* Tx queue should be only re-enabled */
Eilon Greenstein2691d512009-08-12 08:22:08 +00003254 netif_tx_wake_all_queues(bp->dev);
3255
Eilon Greenstein061bc702009-10-15 00:18:47 -07003256 /*
3257 * Should not call netif_carrier_on since it will be called if the link
3258 * is up when checking for link state
3259 */
Eilon Greenstein2691d512009-08-12 08:22:08 +00003260}
3261
Barak Witkowski1d187b32011-12-05 22:41:50 +00003262#define DRV_INFO_ETH_STAT_NUM_MACS_REQUIRED 3
3263
3264static void bnx2x_drv_info_ether_stat(struct bnx2x *bp)
3265{
3266 struct eth_stats_info *ether_stat =
3267 &bp->slowpath->drv_info_to_mcp.ether_stat;
Ariel Elior3ec9f9c2013-03-11 05:17:45 +00003268 struct bnx2x_vlan_mac_obj *mac_obj =
3269 &bp->sp_objs->mac_obj;
3270 int i;
Barak Witkowski1d187b32011-12-05 22:41:50 +00003271
Dan Carpenter786fdf02012-10-02 01:47:46 +00003272 strlcpy(ether_stat->version, DRV_MODULE_VERSION,
3273 ETH_STAT_INFO_VERSION_LEN);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003274
Ariel Elior3ec9f9c2013-03-11 05:17:45 +00003275 /* get DRV_INFO_ETH_STAT_NUM_MACS_REQUIRED macs, placing them in the
3276 * mac_local field in ether_stat struct. The base address is offset by 2
3277 * bytes to account for the field being 8 bytes but a mac address is
3278 * only 6 bytes. Likewise, the stride for the get_n_elements function is
3279 * 2 bytes to compensate from the 6 bytes of a mac to the 8 bytes
3280 * allocated by the ether_stat struct, so the macs will land in their
3281 * proper positions.
3282 */
3283 for (i = 0; i < DRV_INFO_ETH_STAT_NUM_MACS_REQUIRED; i++)
3284 memset(ether_stat->mac_local + i, 0,
3285 sizeof(ether_stat->mac_local[0]));
3286 mac_obj->get_n_elements(bp, &bp->sp_objs[0].mac_obj,
3287 DRV_INFO_ETH_STAT_NUM_MACS_REQUIRED,
3288 ether_stat->mac_local + MAC_PAD, MAC_PAD,
3289 ETH_ALEN);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003290 ether_stat->mtu_size = bp->dev->mtu;
Barak Witkowski1d187b32011-12-05 22:41:50 +00003291 if (bp->dev->features & NETIF_F_RXCSUM)
3292 ether_stat->feature_flags |= FEATURE_ETH_CHKSUM_OFFLOAD_MASK;
3293 if (bp->dev->features & NETIF_F_TSO)
3294 ether_stat->feature_flags |= FEATURE_ETH_LSO_MASK;
3295 ether_stat->feature_flags |= bp->common.boot_mode;
3296
3297 ether_stat->promiscuous_mode = (bp->dev->flags & IFF_PROMISC) ? 1 : 0;
3298
3299 ether_stat->txq_size = bp->tx_ring_size;
3300 ether_stat->rxq_size = bp->rx_ring_size;
Yuval Mintz0c757de2013-12-26 09:57:11 +02003301
David S. Millerfcf93a02013-12-26 18:33:10 -05003302#ifdef CONFIG_BNX2X_SRIOV
Yuval Mintz0c757de2013-12-26 09:57:11 +02003303 ether_stat->vf_cnt = IS_SRIOV(bp) ? bp->vfdb->sriov.nr_virtfn : 0;
David S. Millerfcf93a02013-12-26 18:33:10 -05003304#endif
Barak Witkowski1d187b32011-12-05 22:41:50 +00003305}
3306
3307static void bnx2x_drv_info_fcoe_stat(struct bnx2x *bp)
3308{
3309 struct bnx2x_dcbx_app_params *app = &bp->dcbx_port_params.app;
3310 struct fcoe_stats_info *fcoe_stat =
3311 &bp->slowpath->drv_info_to_mcp.fcoe_stat;
3312
Merav Sicron55c11942012-11-07 00:45:48 +00003313 if (!CNIC_LOADED(bp))
3314 return;
3315
Ariel Elior3ec9f9c2013-03-11 05:17:45 +00003316 memcpy(fcoe_stat->mac_local + MAC_PAD, bp->fip_mac, ETH_ALEN);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003317
3318 fcoe_stat->qos_priority =
3319 app->traffic_type_priority[LLFC_TRAFFIC_TYPE_FCOE];
3320
3321 /* insert FCoE stats from ramrod response */
3322 if (!NO_FCOE(bp)) {
3323 struct tstorm_per_queue_stats *fcoe_q_tstorm_stats =
Merav Sicron65565882012-06-19 07:48:26 +00003324 &bp->fw_stats_data->queue_stats[FCOE_IDX(bp)].
Barak Witkowski1d187b32011-12-05 22:41:50 +00003325 tstorm_queue_statistics;
3326
3327 struct xstorm_per_queue_stats *fcoe_q_xstorm_stats =
Merav Sicron65565882012-06-19 07:48:26 +00003328 &bp->fw_stats_data->queue_stats[FCOE_IDX(bp)].
Barak Witkowski1d187b32011-12-05 22:41:50 +00003329 xstorm_queue_statistics;
3330
3331 struct fcoe_statistics_params *fw_fcoe_stat =
3332 &bp->fw_stats_data->fcoe;
3333
Yuval Mintz86564c32013-01-23 03:21:50 +00003334 ADD_64_LE(fcoe_stat->rx_bytes_hi, LE32_0,
3335 fcoe_stat->rx_bytes_lo,
3336 fw_fcoe_stat->rx_stat0.fcoe_rx_byte_cnt);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003337
Yuval Mintz86564c32013-01-23 03:21:50 +00003338 ADD_64_LE(fcoe_stat->rx_bytes_hi,
3339 fcoe_q_tstorm_stats->rcv_ucast_bytes.hi,
3340 fcoe_stat->rx_bytes_lo,
3341 fcoe_q_tstorm_stats->rcv_ucast_bytes.lo);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003342
Yuval Mintz86564c32013-01-23 03:21:50 +00003343 ADD_64_LE(fcoe_stat->rx_bytes_hi,
3344 fcoe_q_tstorm_stats->rcv_bcast_bytes.hi,
3345 fcoe_stat->rx_bytes_lo,
3346 fcoe_q_tstorm_stats->rcv_bcast_bytes.lo);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003347
Yuval Mintz86564c32013-01-23 03:21:50 +00003348 ADD_64_LE(fcoe_stat->rx_bytes_hi,
3349 fcoe_q_tstorm_stats->rcv_mcast_bytes.hi,
3350 fcoe_stat->rx_bytes_lo,
3351 fcoe_q_tstorm_stats->rcv_mcast_bytes.lo);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003352
Yuval Mintz86564c32013-01-23 03:21:50 +00003353 ADD_64_LE(fcoe_stat->rx_frames_hi, LE32_0,
3354 fcoe_stat->rx_frames_lo,
3355 fw_fcoe_stat->rx_stat0.fcoe_rx_pkt_cnt);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003356
Yuval Mintz86564c32013-01-23 03:21:50 +00003357 ADD_64_LE(fcoe_stat->rx_frames_hi, LE32_0,
3358 fcoe_stat->rx_frames_lo,
3359 fcoe_q_tstorm_stats->rcv_ucast_pkts);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003360
Yuval Mintz86564c32013-01-23 03:21:50 +00003361 ADD_64_LE(fcoe_stat->rx_frames_hi, LE32_0,
3362 fcoe_stat->rx_frames_lo,
3363 fcoe_q_tstorm_stats->rcv_bcast_pkts);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003364
Yuval Mintz86564c32013-01-23 03:21:50 +00003365 ADD_64_LE(fcoe_stat->rx_frames_hi, LE32_0,
3366 fcoe_stat->rx_frames_lo,
3367 fcoe_q_tstorm_stats->rcv_mcast_pkts);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003368
Yuval Mintz86564c32013-01-23 03:21:50 +00003369 ADD_64_LE(fcoe_stat->tx_bytes_hi, LE32_0,
3370 fcoe_stat->tx_bytes_lo,
3371 fw_fcoe_stat->tx_stat.fcoe_tx_byte_cnt);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003372
Yuval Mintz86564c32013-01-23 03:21:50 +00003373 ADD_64_LE(fcoe_stat->tx_bytes_hi,
3374 fcoe_q_xstorm_stats->ucast_bytes_sent.hi,
3375 fcoe_stat->tx_bytes_lo,
3376 fcoe_q_xstorm_stats->ucast_bytes_sent.lo);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003377
Yuval Mintz86564c32013-01-23 03:21:50 +00003378 ADD_64_LE(fcoe_stat->tx_bytes_hi,
3379 fcoe_q_xstorm_stats->bcast_bytes_sent.hi,
3380 fcoe_stat->tx_bytes_lo,
3381 fcoe_q_xstorm_stats->bcast_bytes_sent.lo);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003382
Yuval Mintz86564c32013-01-23 03:21:50 +00003383 ADD_64_LE(fcoe_stat->tx_bytes_hi,
3384 fcoe_q_xstorm_stats->mcast_bytes_sent.hi,
3385 fcoe_stat->tx_bytes_lo,
3386 fcoe_q_xstorm_stats->mcast_bytes_sent.lo);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003387
Yuval Mintz86564c32013-01-23 03:21:50 +00003388 ADD_64_LE(fcoe_stat->tx_frames_hi, LE32_0,
3389 fcoe_stat->tx_frames_lo,
3390 fw_fcoe_stat->tx_stat.fcoe_tx_pkt_cnt);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003391
Yuval Mintz86564c32013-01-23 03:21:50 +00003392 ADD_64_LE(fcoe_stat->tx_frames_hi, LE32_0,
3393 fcoe_stat->tx_frames_lo,
3394 fcoe_q_xstorm_stats->ucast_pkts_sent);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003395
Yuval Mintz86564c32013-01-23 03:21:50 +00003396 ADD_64_LE(fcoe_stat->tx_frames_hi, LE32_0,
3397 fcoe_stat->tx_frames_lo,
3398 fcoe_q_xstorm_stats->bcast_pkts_sent);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003399
Yuval Mintz86564c32013-01-23 03:21:50 +00003400 ADD_64_LE(fcoe_stat->tx_frames_hi, LE32_0,
3401 fcoe_stat->tx_frames_lo,
3402 fcoe_q_xstorm_stats->mcast_pkts_sent);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003403 }
3404
Barak Witkowski1d187b32011-12-05 22:41:50 +00003405 /* ask L5 driver to add data to the struct */
3406 bnx2x_cnic_notify(bp, CNIC_CTL_FCOE_STATS_GET_CMD);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003407}
3408
3409static void bnx2x_drv_info_iscsi_stat(struct bnx2x *bp)
3410{
3411 struct bnx2x_dcbx_app_params *app = &bp->dcbx_port_params.app;
3412 struct iscsi_stats_info *iscsi_stat =
3413 &bp->slowpath->drv_info_to_mcp.iscsi_stat;
3414
Merav Sicron55c11942012-11-07 00:45:48 +00003415 if (!CNIC_LOADED(bp))
3416 return;
3417
Ariel Elior3ec9f9c2013-03-11 05:17:45 +00003418 memcpy(iscsi_stat->mac_local + MAC_PAD, bp->cnic_eth_dev.iscsi_mac,
3419 ETH_ALEN);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003420
3421 iscsi_stat->qos_priority =
3422 app->traffic_type_priority[LLFC_TRAFFIC_TYPE_ISCSI];
3423
Barak Witkowski1d187b32011-12-05 22:41:50 +00003424 /* ask L5 driver to add data to the struct */
3425 bnx2x_cnic_notify(bp, CNIC_CTL_ISCSI_STATS_GET_CMD);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003426}
3427
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003428/* called due to MCP event (on pmf):
3429 * reread new bandwidth configuration
3430 * configure FW
3431 * notify others function about the change
3432 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003433static void bnx2x_config_mf_bw(struct bnx2x *bp)
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003434{
3435 if (bp->link_vars.link_up) {
3436 bnx2x_cmng_fns_init(bp, true, CMNG_FNS_MINMAX);
3437 bnx2x_link_sync_notify(bp);
3438 }
3439 storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));
3440}
3441
Eric Dumazet1191cb82012-04-27 21:39:21 +00003442static void bnx2x_set_mf_bw(struct bnx2x *bp)
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003443{
3444 bnx2x_config_mf_bw(bp);
3445 bnx2x_fw_command(bp, DRV_MSG_CODE_SET_MF_BW_ACK, 0);
3446}
3447
Yuval Mintzc8c60d82012-06-06 17:13:07 +00003448static void bnx2x_handle_eee_event(struct bnx2x *bp)
3449{
3450 DP(BNX2X_MSG_MCP, "EEE - LLDP event\n");
3451 bnx2x_fw_command(bp, DRV_MSG_CODE_EEE_RESULTS_ACK, 0);
3452}
3453
Barak Witkowski1d187b32011-12-05 22:41:50 +00003454static void bnx2x_handle_drv_info_req(struct bnx2x *bp)
3455{
3456 enum drv_info_opcode op_code;
3457 u32 drv_info_ctl = SHMEM2_RD(bp, drv_info_control);
3458
3459 /* if drv_info version supported by MFW doesn't match - send NACK */
3460 if ((drv_info_ctl & DRV_INFO_CONTROL_VER_MASK) != DRV_INFO_CUR_VER) {
3461 bnx2x_fw_command(bp, DRV_MSG_CODE_DRV_INFO_NACK, 0);
3462 return;
3463 }
3464
3465 op_code = (drv_info_ctl & DRV_INFO_CONTROL_OP_CODE_MASK) >>
3466 DRV_INFO_CONTROL_OP_CODE_SHIFT;
3467
3468 memset(&bp->slowpath->drv_info_to_mcp, 0,
3469 sizeof(union drv_info_to_mcp));
3470
3471 switch (op_code) {
3472 case ETH_STATS_OPCODE:
3473 bnx2x_drv_info_ether_stat(bp);
3474 break;
3475 case FCOE_STATS_OPCODE:
3476 bnx2x_drv_info_fcoe_stat(bp);
3477 break;
3478 case ISCSI_STATS_OPCODE:
3479 bnx2x_drv_info_iscsi_stat(bp);
3480 break;
3481 default:
3482 /* if op code isn't supported - send NACK */
3483 bnx2x_fw_command(bp, DRV_MSG_CODE_DRV_INFO_NACK, 0);
3484 return;
3485 }
3486
3487 /* if we got drv_info attn from MFW then these fields are defined in
3488 * shmem2 for sure
3489 */
3490 SHMEM2_WR(bp, drv_info_host_addr_lo,
3491 U64_LO(bnx2x_sp_mapping(bp, drv_info_to_mcp)));
3492 SHMEM2_WR(bp, drv_info_host_addr_hi,
3493 U64_HI(bnx2x_sp_mapping(bp, drv_info_to_mcp)));
3494
3495 bnx2x_fw_command(bp, DRV_MSG_CODE_DRV_INFO_ACK, 0);
3496}
3497
Eilon Greenstein2691d512009-08-12 08:22:08 +00003498static void bnx2x_dcc_event(struct bnx2x *bp, u32 dcc_event)
3499{
Eilon Greenstein2691d512009-08-12 08:22:08 +00003500 DP(BNX2X_MSG_MCP, "dcc_event 0x%x\n", dcc_event);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003501
3502 if (dcc_event & DRV_STATUS_DCC_DISABLE_ENABLE_PF) {
3503
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07003504 /*
3505 * This is the only place besides the function initialization
3506 * where the bp->flags can change so it is done without any
3507 * locks
3508 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003509 if (bp->mf_config[BP_VN(bp)] & FUNC_MF_CFG_FUNC_DISABLED) {
Merav Sicron51c1a582012-03-18 10:33:38 +00003510 DP(BNX2X_MSG_MCP, "mf_cfg function disabled\n");
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07003511 bp->flags |= MF_FUNC_DIS;
Eilon Greenstein2691d512009-08-12 08:22:08 +00003512
3513 bnx2x_e1h_disable(bp);
3514 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +00003515 DP(BNX2X_MSG_MCP, "mf_cfg function enabled\n");
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07003516 bp->flags &= ~MF_FUNC_DIS;
Eilon Greenstein2691d512009-08-12 08:22:08 +00003517
3518 bnx2x_e1h_enable(bp);
3519 }
3520 dcc_event &= ~DRV_STATUS_DCC_DISABLE_ENABLE_PF;
3521 }
3522 if (dcc_event & DRV_STATUS_DCC_BANDWIDTH_ALLOCATION) {
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003523 bnx2x_config_mf_bw(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003524 dcc_event &= ~DRV_STATUS_DCC_BANDWIDTH_ALLOCATION;
3525 }
3526
3527 /* Report results to MCP */
3528 if (dcc_event)
Yaniv Rosnera22f0782010-09-07 11:41:20 +00003529 bnx2x_fw_command(bp, DRV_MSG_CODE_DCC_FAILURE, 0);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003530 else
Yaniv Rosnera22f0782010-09-07 11:41:20 +00003531 bnx2x_fw_command(bp, DRV_MSG_CODE_DCC_OK, 0);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003532}
3533
Michael Chan289129022009-10-10 13:46:53 +00003534/* must be called under the spq lock */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003535static struct eth_spe *bnx2x_sp_get_next(struct bnx2x *bp)
Michael Chan289129022009-10-10 13:46:53 +00003536{
3537 struct eth_spe *next_spe = bp->spq_prod_bd;
3538
3539 if (bp->spq_prod_bd == bp->spq_last_bd) {
3540 bp->spq_prod_bd = bp->spq;
3541 bp->spq_prod_idx = 0;
Merav Sicron51c1a582012-03-18 10:33:38 +00003542 DP(BNX2X_MSG_SP, "end of spq\n");
Michael Chan289129022009-10-10 13:46:53 +00003543 } else {
3544 bp->spq_prod_bd++;
3545 bp->spq_prod_idx++;
3546 }
3547 return next_spe;
3548}
3549
3550/* must be called under the spq lock */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003551static void bnx2x_sp_prod_update(struct bnx2x *bp)
Michael Chan289129022009-10-10 13:46:53 +00003552{
3553 int func = BP_FUNC(bp);
3554
Vladislav Zolotarov53e51e22011-07-19 01:45:02 +00003555 /*
3556 * Make sure that BD data is updated before writing the producer:
3557 * BD data is written to the memory, the producer is read from the
3558 * memory, thus we need a full memory barrier to ensure the ordering.
3559 */
3560 mb();
Michael Chan289129022009-10-10 13:46:53 +00003561
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003562 REG_WR16(bp, BAR_XSTRORM_INTMEM + XSTORM_SPQ_PROD_OFFSET(func),
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00003563 bp->spq_prod_idx);
Michael Chan289129022009-10-10 13:46:53 +00003564 mmiowb();
3565}
3566
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003567/**
3568 * bnx2x_is_contextless_ramrod - check if the current command ends on EQ
3569 *
3570 * @cmd: command to check
3571 * @cmd_type: command type
3572 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003573static bool bnx2x_is_contextless_ramrod(int cmd, int cmd_type)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003574{
3575 if ((cmd_type == NONE_CONNECTION_TYPE) ||
Ariel Elior6383c0b2011-07-14 08:31:57 +00003576 (cmd == RAMROD_CMD_ID_ETH_FORWARD_SETUP) ||
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003577 (cmd == RAMROD_CMD_ID_ETH_CLASSIFICATION_RULES) ||
3578 (cmd == RAMROD_CMD_ID_ETH_FILTER_RULES) ||
3579 (cmd == RAMROD_CMD_ID_ETH_MULTICAST_RULES) ||
3580 (cmd == RAMROD_CMD_ID_ETH_SET_MAC) ||
3581 (cmd == RAMROD_CMD_ID_ETH_RSS_UPDATE))
3582 return true;
3583 else
3584 return false;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003585}
3586
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003587/**
3588 * bnx2x_sp_post - place a single command on an SP ring
3589 *
3590 * @bp: driver handle
3591 * @command: command to place (e.g. SETUP, FILTER_RULES, etc.)
3592 * @cid: SW CID the command is related to
3593 * @data_hi: command private data address (high 32 bits)
3594 * @data_lo: command private data address (low 32 bits)
3595 * @cmd_type: command type (e.g. NONE, ETH)
3596 *
3597 * SP data is handled as if it's always an address pair, thus data fields are
3598 * not swapped to little endian in upper functions. Instead this function swaps
3599 * data as if it's two u32 fields.
3600 */
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00003601int bnx2x_sp_post(struct bnx2x *bp, int command, int cid,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003602 u32 data_hi, u32 data_lo, int cmd_type)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003603{
Michael Chan289129022009-10-10 13:46:53 +00003604 struct eth_spe *spe;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003605 u16 type;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003606 bool common = bnx2x_is_contextless_ramrod(command, cmd_type);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003607
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003608#ifdef BNX2X_STOP_ON_ERROR
Merav Sicron51c1a582012-03-18 10:33:38 +00003609 if (unlikely(bp->panic)) {
3610 BNX2X_ERR("Can't post SP when there is panic\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003611 return -EIO;
Merav Sicron51c1a582012-03-18 10:33:38 +00003612 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003613#endif
3614
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003615 spin_lock_bh(&bp->spq_lock);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003616
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08003617 if (common) {
3618 if (!atomic_read(&bp->eq_spq_left)) {
3619 BNX2X_ERR("BUG! EQ ring full!\n");
3620 spin_unlock_bh(&bp->spq_lock);
3621 bnx2x_panic();
3622 return -EBUSY;
3623 }
3624 } else if (!atomic_read(&bp->cq_spq_left)) {
3625 BNX2X_ERR("BUG! SPQ ring full!\n");
3626 spin_unlock_bh(&bp->spq_lock);
3627 bnx2x_panic();
3628 return -EBUSY;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003629 }
Eliezer Tamirf1410642008-02-28 11:51:50 -08003630
Michael Chan289129022009-10-10 13:46:53 +00003631 spe = bnx2x_sp_get_next(bp);
3632
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003633 /* CID needs port number to be encoded int it */
Michael Chan289129022009-10-10 13:46:53 +00003634 spe->hdr.conn_and_cmd_data =
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003635 cpu_to_le32((command << SPE_HDR_CMD_ID_SHIFT) |
3636 HW_CID(bp, cid));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003637
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003638 type = (cmd_type << SPE_HDR_CONN_TYPE_SHIFT) & SPE_HDR_CONN_TYPE;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003639
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003640 type |= ((BP_FUNC(bp) << SPE_HDR_FUNCTION_ID_SHIFT) &
3641 SPE_HDR_FUNCTION_ID);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003642
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003643 spe->hdr.type = cpu_to_le16(type);
3644
3645 spe->data.update_data_addr.hi = cpu_to_le32(data_hi);
3646 spe->data.update_data_addr.lo = cpu_to_le32(data_lo);
3647
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00003648 /*
3649 * It's ok if the actual decrement is issued towards the memory
3650 * somewhere between the spin_lock and spin_unlock. Thus no
Yuval Mintz16a5fd92013-06-02 00:06:18 +00003651 * more explicit memory barrier is needed.
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00003652 */
3653 if (common)
3654 atomic_dec(&bp->eq_spq_left);
3655 else
3656 atomic_dec(&bp->cq_spq_left);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08003657
Merav Sicron51c1a582012-03-18 10:33:38 +00003658 DP(BNX2X_MSG_SP,
3659 "SPQE[%x] (%x:%x) (cmd, common?) (%d,%d) hw_cid %x data (%x:%x) type(0x%x) left (CQ, EQ) (%x,%x)\n",
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003660 bp->spq_prod_idx, (u32)U64_HI(bp->spq_mapping),
3661 (u32)(U64_LO(bp->spq_mapping) +
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00003662 (void *)bp->spq_prod_bd - (void *)bp->spq), command, common,
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08003663 HW_CID(bp, cid), data_hi, data_lo, type,
3664 atomic_read(&bp->cq_spq_left), atomic_read(&bp->eq_spq_left));
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003665
Michael Chan289129022009-10-10 13:46:53 +00003666 bnx2x_sp_prod_update(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003667 spin_unlock_bh(&bp->spq_lock);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003668 return 0;
3669}
3670
3671/* acquire split MCP access lock register */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07003672static int bnx2x_acquire_alr(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003673{
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003674 u32 j, val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003675 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003676
3677 might_sleep();
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003678 for (j = 0; j < 1000; j++) {
Yuval Mintz3cdeec22013-06-02 00:06:19 +00003679 REG_WR(bp, MCP_REG_MCPR_ACCESS_LOCK, MCPR_ACCESS_LOCK_LOCK);
3680 val = REG_RD(bp, MCP_REG_MCPR_ACCESS_LOCK);
3681 if (val & MCPR_ACCESS_LOCK_LOCK)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003682 break;
3683
Yuval Mintz639d65b2013-06-02 00:06:21 +00003684 usleep_range(5000, 10000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003685 }
Yuval Mintz3cdeec22013-06-02 00:06:19 +00003686 if (!(val & MCPR_ACCESS_LOCK_LOCK)) {
Eilon Greenstein19680c42008-08-13 15:47:33 -07003687 BNX2X_ERR("Cannot acquire MCP access lock register\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003688 rc = -EBUSY;
3689 }
3690
3691 return rc;
3692}
3693
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07003694/* release split MCP access lock register */
3695static void bnx2x_release_alr(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003696{
Yuval Mintz3cdeec22013-06-02 00:06:19 +00003697 REG_WR(bp, MCP_REG_MCPR_ACCESS_LOCK, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003698}
3699
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003700#define BNX2X_DEF_SB_ATT_IDX 0x0001
3701#define BNX2X_DEF_SB_IDX 0x0002
3702
Eric Dumazet1191cb82012-04-27 21:39:21 +00003703static u16 bnx2x_update_dsb_idx(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003704{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003705 struct host_sp_status_block *def_sb = bp->def_status_blk;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003706 u16 rc = 0;
3707
3708 barrier(); /* status block is written to by the chip */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003709 if (bp->def_att_idx != def_sb->atten_status_block.attn_bits_index) {
3710 bp->def_att_idx = def_sb->atten_status_block.attn_bits_index;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003711 rc |= BNX2X_DEF_SB_ATT_IDX;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003712 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003713
3714 if (bp->def_idx != def_sb->sp_sb.running_index) {
3715 bp->def_idx = def_sb->sp_sb.running_index;
3716 rc |= BNX2X_DEF_SB_IDX;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003717 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003718
Yuval Mintz16a5fd92013-06-02 00:06:18 +00003719 /* Do not reorder: indices reading should complete before handling */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003720 barrier();
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003721 return rc;
3722}
3723
3724/*
3725 * slow path service functions
3726 */
3727
3728static void bnx2x_attn_int_asserted(struct bnx2x *bp, u32 asserted)
3729{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003730 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003731 u32 aeu_addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
3732 MISC_REG_AEU_MASK_ATTN_FUNC_0;
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003733 u32 nig_int_mask_addr = port ? NIG_REG_MASK_INTERRUPT_PORT1 :
3734 NIG_REG_MASK_INTERRUPT_PORT0;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003735 u32 aeu_mask;
Eilon Greenstein87942b42009-02-12 08:36:49 +00003736 u32 nig_mask = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003737 u32 reg_addr;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003738
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003739 if (bp->attn_state & asserted)
3740 BNX2X_ERR("IGU ERROR\n");
3741
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003742 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
3743 aeu_mask = REG_RD(bp, aeu_addr);
3744
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003745 DP(NETIF_MSG_HW, "aeu_mask %x newly asserted %x\n",
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003746 aeu_mask, asserted);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003747 aeu_mask &= ~(asserted & 0x3ff);
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003748 DP(NETIF_MSG_HW, "new mask %x\n", aeu_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003749
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003750 REG_WR(bp, aeu_addr, aeu_mask);
3751 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003752
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003753 DP(NETIF_MSG_HW, "attn_state %x\n", bp->attn_state);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003754 bp->attn_state |= asserted;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003755 DP(NETIF_MSG_HW, "new state %x\n", bp->attn_state);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003756
3757 if (asserted & ATTN_HARD_WIRED_MASK) {
3758 if (asserted & ATTN_NIG_FOR_FUNC) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003759
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08003760 bnx2x_acquire_phy_lock(bp);
3761
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003762 /* save nig interrupt mask */
Eilon Greenstein87942b42009-02-12 08:36:49 +00003763 nig_mask = REG_RD(bp, nig_int_mask_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003764
Yaniv Rosner361c3912011-06-14 01:33:19 +00003765 /* If nig_mask is not set, no need to call the update
3766 * function.
3767 */
3768 if (nig_mask) {
3769 REG_WR(bp, nig_int_mask_addr, 0);
3770
3771 bnx2x_link_attn(bp);
3772 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003773
3774 /* handle unicore attn? */
3775 }
3776 if (asserted & ATTN_SW_TIMER_4_FUNC)
3777 DP(NETIF_MSG_HW, "ATTN_SW_TIMER_4_FUNC!\n");
3778
3779 if (asserted & GPIO_2_FUNC)
3780 DP(NETIF_MSG_HW, "GPIO_2_FUNC!\n");
3781
3782 if (asserted & GPIO_3_FUNC)
3783 DP(NETIF_MSG_HW, "GPIO_3_FUNC!\n");
3784
3785 if (asserted & GPIO_4_FUNC)
3786 DP(NETIF_MSG_HW, "GPIO_4_FUNC!\n");
3787
3788 if (port == 0) {
3789 if (asserted & ATTN_GENERAL_ATTN_1) {
3790 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_1!\n");
3791 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_1, 0x0);
3792 }
3793 if (asserted & ATTN_GENERAL_ATTN_2) {
3794 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_2!\n");
3795 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_2, 0x0);
3796 }
3797 if (asserted & ATTN_GENERAL_ATTN_3) {
3798 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_3!\n");
3799 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_3, 0x0);
3800 }
3801 } else {
3802 if (asserted & ATTN_GENERAL_ATTN_4) {
3803 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_4!\n");
3804 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_4, 0x0);
3805 }
3806 if (asserted & ATTN_GENERAL_ATTN_5) {
3807 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_5!\n");
3808 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_5, 0x0);
3809 }
3810 if (asserted & ATTN_GENERAL_ATTN_6) {
3811 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_6!\n");
3812 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_6, 0x0);
3813 }
3814 }
3815
3816 } /* if hardwired */
3817
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003818 if (bp->common.int_block == INT_BLOCK_HC)
3819 reg_addr = (HC_REG_COMMAND_REG + port*32 +
3820 COMMAND_REG_ATTN_BITS_SET);
3821 else
3822 reg_addr = (BAR_IGU_INTMEM + IGU_CMD_ATTN_BIT_SET_UPPER*8);
3823
3824 DP(NETIF_MSG_HW, "about to mask 0x%08x at %s addr 0x%x\n", asserted,
3825 (bp->common.int_block == INT_BLOCK_HC) ? "HC" : "IGU", reg_addr);
3826 REG_WR(bp, reg_addr, asserted);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003827
3828 /* now set back the mask */
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08003829 if (asserted & ATTN_NIG_FOR_FUNC) {
Yaniv Rosner27c11512012-12-02 04:05:54 +00003830 /* Verify that IGU ack through BAR was written before restoring
3831 * NIG mask. This loop should exit after 2-3 iterations max.
3832 */
3833 if (bp->common.int_block != INT_BLOCK_HC) {
3834 u32 cnt = 0, igu_acked;
3835 do {
3836 igu_acked = REG_RD(bp,
3837 IGU_REG_ATTENTION_ACK_BITS);
3838 } while (((igu_acked & ATTN_NIG_FOR_FUNC) == 0) &&
3839 (++cnt < MAX_IGU_ATTN_ACK_TO));
3840 if (!igu_acked)
3841 DP(NETIF_MSG_HW,
3842 "Failed to verify IGU ack on time\n");
3843 barrier();
3844 }
Eilon Greenstein87942b42009-02-12 08:36:49 +00003845 REG_WR(bp, nig_int_mask_addr, nig_mask);
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08003846 bnx2x_release_phy_lock(bp);
3847 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003848}
3849
Eric Dumazet1191cb82012-04-27 21:39:21 +00003850static void bnx2x_fan_failure(struct bnx2x *bp)
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003851{
3852 int port = BP_PORT(bp);
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003853 u32 ext_phy_config;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003854 /* mark the failure */
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003855 ext_phy_config =
3856 SHMEM_RD(bp,
3857 dev_info.port_hw_config[port].external_phy_config);
3858
3859 ext_phy_config &= ~PORT_HW_CFG_XGXS_EXT_PHY_TYPE_MASK;
3860 ext_phy_config |= PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003861 SHMEM_WR(bp, dev_info.port_hw_config[port].external_phy_config,
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003862 ext_phy_config);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003863
3864 /* log the failure */
Merav Sicron51c1a582012-03-18 10:33:38 +00003865 netdev_err(bp->dev, "Fan Failure on Network Controller has caused the driver to shutdown the card to prevent permanent damage.\n"
3866 "Please contact OEM Support for assistance\n");
Ariel Elior83048592011-11-13 04:34:29 +00003867
Yuval Mintz16a5fd92013-06-02 00:06:18 +00003868 /* Schedule device reset (unload)
Ariel Elior83048592011-11-13 04:34:29 +00003869 * This is due to some boards consuming sufficient power when driver is
3870 * up to overheat if fan fails.
3871 */
3872 smp_mb__before_clear_bit();
3873 set_bit(BNX2X_SP_RTNL_FAN_FAILURE, &bp->sp_rtnl_state);
3874 smp_mb__after_clear_bit();
3875 schedule_delayed_work(&bp->sp_rtnl_task, 0);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003876}
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00003877
Eric Dumazet1191cb82012-04-27 21:39:21 +00003878static void bnx2x_attn_int_deasserted0(struct bnx2x *bp, u32 attn)
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003879{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003880 int port = BP_PORT(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003881 int reg_offset;
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00003882 u32 val;
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003883
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003884 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
3885 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003886
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003887 if (attn & AEU_INPUTS_ATTN_BITS_SPIO5) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003888
3889 val = REG_RD(bp, reg_offset);
3890 val &= ~AEU_INPUTS_ATTN_BITS_SPIO5;
3891 REG_WR(bp, reg_offset, val);
3892
3893 BNX2X_ERR("SPIO5 hw attention\n");
3894
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003895 /* Fan failure attention */
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00003896 bnx2x_hw_reset_phy(&bp->link_params);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003897 bnx2x_fan_failure(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003898 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003899
Yaniv Rosner3deb8162011-06-14 01:34:33 +00003900 if ((attn & bp->link_vars.aeu_int_mask) && bp->port.pmf) {
Eilon Greenstein589abe32009-02-12 08:36:55 +00003901 bnx2x_acquire_phy_lock(bp);
3902 bnx2x_handle_module_detect_int(&bp->link_params);
3903 bnx2x_release_phy_lock(bp);
3904 }
3905
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003906 if (attn & HW_INTERRUT_ASSERT_SET_0) {
3907
3908 val = REG_RD(bp, reg_offset);
3909 val &= ~(attn & HW_INTERRUT_ASSERT_SET_0);
3910 REG_WR(bp, reg_offset, val);
3911
3912 BNX2X_ERR("FATAL HW block attention set0 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00003913 (u32)(attn & HW_INTERRUT_ASSERT_SET_0));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003914 bnx2x_panic();
3915 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003916}
3917
Eric Dumazet1191cb82012-04-27 21:39:21 +00003918static void bnx2x_attn_int_deasserted1(struct bnx2x *bp, u32 attn)
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003919{
3920 u32 val;
3921
Eilon Greenstein0626b892009-02-12 08:38:14 +00003922 if (attn & AEU_INPUTS_ATTN_BITS_DOORBELLQ_HW_INTERRUPT) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003923
3924 val = REG_RD(bp, DORQ_REG_DORQ_INT_STS_CLR);
3925 BNX2X_ERR("DB hw attention 0x%x\n", val);
3926 /* DORQ discard attention */
3927 if (val & 0x2)
3928 BNX2X_ERR("FATAL error from DORQ\n");
3929 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003930
3931 if (attn & HW_INTERRUT_ASSERT_SET_1) {
3932
3933 int port = BP_PORT(bp);
3934 int reg_offset;
3935
3936 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_1 :
3937 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_1);
3938
3939 val = REG_RD(bp, reg_offset);
3940 val &= ~(attn & HW_INTERRUT_ASSERT_SET_1);
3941 REG_WR(bp, reg_offset, val);
3942
3943 BNX2X_ERR("FATAL HW block attention set1 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00003944 (u32)(attn & HW_INTERRUT_ASSERT_SET_1));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003945 bnx2x_panic();
3946 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003947}
3948
Eric Dumazet1191cb82012-04-27 21:39:21 +00003949static void bnx2x_attn_int_deasserted2(struct bnx2x *bp, u32 attn)
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003950{
3951 u32 val;
3952
3953 if (attn & AEU_INPUTS_ATTN_BITS_CFC_HW_INTERRUPT) {
3954
3955 val = REG_RD(bp, CFC_REG_CFC_INT_STS_CLR);
3956 BNX2X_ERR("CFC hw attention 0x%x\n", val);
3957 /* CFC error attention */
3958 if (val & 0x2)
3959 BNX2X_ERR("FATAL error from CFC\n");
3960 }
3961
3962 if (attn & AEU_INPUTS_ATTN_BITS_PXP_HW_INTERRUPT) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003963 val = REG_RD(bp, PXP_REG_PXP_INT_STS_CLR_0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003964 BNX2X_ERR("PXP hw attention-0 0x%x\n", val);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003965 /* RQ_USDMDP_FIFO_OVERFLOW */
3966 if (val & 0x18000)
3967 BNX2X_ERR("FATAL error from PXP\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003968
3969 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003970 val = REG_RD(bp, PXP_REG_PXP_INT_STS_CLR_1);
3971 BNX2X_ERR("PXP hw attention-1 0x%x\n", val);
3972 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003973 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003974
3975 if (attn & HW_INTERRUT_ASSERT_SET_2) {
3976
3977 int port = BP_PORT(bp);
3978 int reg_offset;
3979
3980 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_2 :
3981 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_2);
3982
3983 val = REG_RD(bp, reg_offset);
3984 val &= ~(attn & HW_INTERRUT_ASSERT_SET_2);
3985 REG_WR(bp, reg_offset, val);
3986
3987 BNX2X_ERR("FATAL HW block attention set2 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00003988 (u32)(attn & HW_INTERRUT_ASSERT_SET_2));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003989 bnx2x_panic();
3990 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003991}
3992
Eric Dumazet1191cb82012-04-27 21:39:21 +00003993static void bnx2x_attn_int_deasserted3(struct bnx2x *bp, u32 attn)
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003994{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003995 u32 val;
3996
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003997 if (attn & EVEREST_GEN_ATTN_IN_USE_MASK) {
3998
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003999 if (attn & BNX2X_PMF_LINK_ASSERT) {
4000 int func = BP_FUNC(bp);
4001
4002 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
Barak Witkowskia3348722012-04-23 03:04:46 +00004003 bnx2x_read_mf_cfg(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004004 bp->mf_config[BP_VN(bp)] = MF_CFG_RD(bp,
4005 func_mf_config[BP_ABS_FUNC(bp)].config);
4006 val = SHMEM_RD(bp,
4007 func_mb[BP_FW_MB_IDX(bp)].drv_status);
Eilon Greenstein2691d512009-08-12 08:22:08 +00004008 if (val & DRV_STATUS_DCC_EVENT_MASK)
4009 bnx2x_dcc_event(bp,
4010 (val & DRV_STATUS_DCC_EVENT_MASK));
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08004011
4012 if (val & DRV_STATUS_SET_MF_BW)
4013 bnx2x_set_mf_bw(bp);
4014
Barak Witkowski1d187b32011-12-05 22:41:50 +00004015 if (val & DRV_STATUS_DRV_INFO_REQ)
4016 bnx2x_handle_drv_info_req(bp);
Ariel Eliord16132c2013-01-01 05:22:42 +00004017
4018 if (val & DRV_STATUS_VF_DISABLED)
4019 bnx2x_vf_handle_flr_event(bp);
4020
Eilon Greenstein2691d512009-08-12 08:22:08 +00004021 if ((bp->port.pmf == 0) && (val & DRV_STATUS_PMF))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004022 bnx2x_pmf_update(bp);
4023
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00004024 if (bp->port.pmf &&
Shmulik Ravid785b9b12010-12-30 06:27:03 +00004025 (val & DRV_STATUS_DCBX_NEGOTIATION_RESULTS) &&
4026 bp->dcbx_enabled > 0)
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00004027 /* start dcbx state machine */
4028 bnx2x_dcbx_set_params(bp,
4029 BNX2X_DCBX_STATE_NEG_RECEIVED);
Barak Witkowskia3348722012-04-23 03:04:46 +00004030 if (val & DRV_STATUS_AFEX_EVENT_MASK)
4031 bnx2x_handle_afex_cmd(bp,
4032 val & DRV_STATUS_AFEX_EVENT_MASK);
Yuval Mintzc8c60d82012-06-06 17:13:07 +00004033 if (val & DRV_STATUS_EEE_NEGOTIATION_RESULTS)
4034 bnx2x_handle_eee_event(bp);
Yaniv Rosner3deb8162011-06-14 01:34:33 +00004035 if (bp->link_vars.periodic_flags &
4036 PERIODIC_FLAGS_LINK_EVENT) {
4037 /* sync with link */
4038 bnx2x_acquire_phy_lock(bp);
4039 bp->link_vars.periodic_flags &=
4040 ~PERIODIC_FLAGS_LINK_EVENT;
4041 bnx2x_release_phy_lock(bp);
4042 if (IS_MF(bp))
4043 bnx2x_link_sync_notify(bp);
4044 bnx2x_link_report(bp);
4045 }
4046 /* Always call it here: bnx2x_link_report() will
4047 * prevent the link indication duplication.
4048 */
4049 bnx2x__link_status_update(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004050 } else if (attn & BNX2X_MC_ASSERT_BITS) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004051
4052 BNX2X_ERR("MC assert!\n");
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00004053 bnx2x_mc_assert(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004054 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_10, 0);
4055 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_9, 0);
4056 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_8, 0);
4057 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_7, 0);
4058 bnx2x_panic();
4059
4060 } else if (attn & BNX2X_MCP_ASSERT) {
4061
4062 BNX2X_ERR("MCP assert!\n");
4063 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_11, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004064 bnx2x_fw_dump(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004065
4066 } else
4067 BNX2X_ERR("Unknown HW assert! (attn 0x%x)\n", attn);
4068 }
4069
4070 if (attn & EVEREST_LATCHED_ATTN_IN_USE_MASK) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004071 BNX2X_ERR("LATCHED attention 0x%08x (masked)\n", attn);
4072 if (attn & BNX2X_GRC_TIMEOUT) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004073 val = CHIP_IS_E1(bp) ? 0 :
4074 REG_RD(bp, MISC_REG_GRC_TIMEOUT_ATTN);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004075 BNX2X_ERR("GRC time-out 0x%08x\n", val);
4076 }
4077 if (attn & BNX2X_GRC_RSV) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004078 val = CHIP_IS_E1(bp) ? 0 :
4079 REG_RD(bp, MISC_REG_GRC_RSV_ATTN);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004080 BNX2X_ERR("GRC reserved 0x%08x\n", val);
4081 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004082 REG_WR(bp, MISC_REG_AEU_CLR_LATCH_SIGNAL, 0x7ff);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004083 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004084}
4085
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004086/*
4087 * Bits map:
4088 * 0-7 - Engine0 load counter.
4089 * 8-15 - Engine1 load counter.
4090 * 16 - Engine0 RESET_IN_PROGRESS bit.
4091 * 17 - Engine1 RESET_IN_PROGRESS bit.
4092 * 18 - Engine0 ONE_IS_LOADED. Set when there is at least one active function
4093 * on the engine
4094 * 19 - Engine1 ONE_IS_LOADED.
4095 * 20 - Chip reset flow bit. When set none-leader must wait for both engines
4096 * leader to complete (check for both RESET_IN_PROGRESS bits and not for
4097 * just the one belonging to its engine).
4098 *
4099 */
4100#define BNX2X_RECOVERY_GLOB_REG MISC_REG_GENERIC_POR_1
4101
4102#define BNX2X_PATH0_LOAD_CNT_MASK 0x000000ff
4103#define BNX2X_PATH0_LOAD_CNT_SHIFT 0
4104#define BNX2X_PATH1_LOAD_CNT_MASK 0x0000ff00
4105#define BNX2X_PATH1_LOAD_CNT_SHIFT 8
4106#define BNX2X_PATH0_RST_IN_PROG_BIT 0x00010000
4107#define BNX2X_PATH1_RST_IN_PROG_BIT 0x00020000
4108#define BNX2X_GLOBAL_RESET_BIT 0x00040000
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00004109
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004110/*
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004111 * Set the GLOBAL_RESET bit.
4112 *
4113 * Should be run under rtnl lock
4114 */
4115void bnx2x_set_reset_global(struct bnx2x *bp)
4116{
Ariel Eliorf16da432012-01-26 06:01:50 +00004117 u32 val;
4118 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4119 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004120 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val | BNX2X_GLOBAL_RESET_BIT);
Ariel Eliorf16da432012-01-26 06:01:50 +00004121 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004122}
4123
4124/*
4125 * Clear the GLOBAL_RESET bit.
4126 *
4127 * Should be run under rtnl lock
4128 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00004129static void bnx2x_clear_reset_global(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004130{
Ariel Eliorf16da432012-01-26 06:01:50 +00004131 u32 val;
4132 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4133 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004134 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val & (~BNX2X_GLOBAL_RESET_BIT));
Ariel Eliorf16da432012-01-26 06:01:50 +00004135 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004136}
4137
4138/*
4139 * Checks the GLOBAL_RESET bit.
4140 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004141 * should be run under rtnl lock
4142 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00004143static bool bnx2x_reset_is_global(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004144{
Yuval Mintz3cdeec22013-06-02 00:06:19 +00004145 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004146
4147 DP(NETIF_MSG_HW, "GEN_REG_VAL=0x%08x\n", val);
4148 return (val & BNX2X_GLOBAL_RESET_BIT) ? true : false;
4149}
4150
4151/*
4152 * Clear RESET_IN_PROGRESS bit for the current engine.
4153 *
4154 * Should be run under rtnl lock
4155 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00004156static void bnx2x_set_reset_done(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004157{
Ariel Eliorf16da432012-01-26 06:01:50 +00004158 u32 val;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004159 u32 bit = BP_PATH(bp) ?
4160 BNX2X_PATH1_RST_IN_PROG_BIT : BNX2X_PATH0_RST_IN_PROG_BIT;
Ariel Eliorf16da432012-01-26 06:01:50 +00004161 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4162 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004163
4164 /* Clear the bit */
4165 val &= ~bit;
4166 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Ariel Eliorf16da432012-01-26 06:01:50 +00004167
4168 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004169}
4170
4171/*
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004172 * Set RESET_IN_PROGRESS for the current engine.
4173 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004174 * should be run under rtnl lock
4175 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004176void bnx2x_set_reset_in_progress(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004177{
Ariel Eliorf16da432012-01-26 06:01:50 +00004178 u32 val;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004179 u32 bit = BP_PATH(bp) ?
4180 BNX2X_PATH1_RST_IN_PROG_BIT : BNX2X_PATH0_RST_IN_PROG_BIT;
Ariel Eliorf16da432012-01-26 06:01:50 +00004181 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4182 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004183
4184 /* Set the bit */
4185 val |= bit;
4186 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Ariel Eliorf16da432012-01-26 06:01:50 +00004187 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004188}
4189
4190/*
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004191 * Checks the RESET_IN_PROGRESS bit for the given engine.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004192 * should be run under rtnl lock
4193 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004194bool bnx2x_reset_is_done(struct bnx2x *bp, int engine)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004195{
Yuval Mintz3cdeec22013-06-02 00:06:19 +00004196 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004197 u32 bit = engine ?
4198 BNX2X_PATH1_RST_IN_PROG_BIT : BNX2X_PATH0_RST_IN_PROG_BIT;
4199
4200 /* return false if bit is set */
4201 return (val & bit) ? false : true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004202}
4203
4204/*
Ariel Elior889b9af2012-01-26 06:01:51 +00004205 * set pf load for the current pf.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004206 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004207 * should be run under rtnl lock
4208 */
Ariel Elior889b9af2012-01-26 06:01:51 +00004209void bnx2x_set_pf_load(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004210{
Ariel Eliorf16da432012-01-26 06:01:50 +00004211 u32 val1, val;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004212 u32 mask = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_MASK :
4213 BNX2X_PATH0_LOAD_CNT_MASK;
4214 u32 shift = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_SHIFT :
4215 BNX2X_PATH0_LOAD_CNT_SHIFT;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004216
Ariel Eliorf16da432012-01-26 06:01:50 +00004217 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4218 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
4219
Merav Sicron51c1a582012-03-18 10:33:38 +00004220 DP(NETIF_MSG_IFUP, "Old GEN_REG_VAL=0x%08x\n", val);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004221
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004222 /* get the current counter value */
4223 val1 = (val & mask) >> shift;
4224
Ariel Elior889b9af2012-01-26 06:01:51 +00004225 /* set bit of that PF */
4226 val1 |= (1 << bp->pf_num);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004227
4228 /* clear the old value */
4229 val &= ~mask;
4230
4231 /* set the new one */
4232 val |= ((val1 << shift) & mask);
4233
4234 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Ariel Eliorf16da432012-01-26 06:01:50 +00004235 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004236}
4237
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004238/**
Ariel Elior889b9af2012-01-26 06:01:51 +00004239 * bnx2x_clear_pf_load - clear pf load mark
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004240 *
4241 * @bp: driver handle
4242 *
4243 * Should be run under rtnl lock.
4244 * Decrements the load counter for the current engine. Returns
Ariel Elior889b9af2012-01-26 06:01:51 +00004245 * whether other functions are still loaded
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004246 */
Ariel Elior889b9af2012-01-26 06:01:51 +00004247bool bnx2x_clear_pf_load(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004248{
Ariel Eliorf16da432012-01-26 06:01:50 +00004249 u32 val1, val;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004250 u32 mask = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_MASK :
4251 BNX2X_PATH0_LOAD_CNT_MASK;
4252 u32 shift = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_SHIFT :
4253 BNX2X_PATH0_LOAD_CNT_SHIFT;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004254
Ariel Eliorf16da432012-01-26 06:01:50 +00004255 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4256 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Merav Sicron51c1a582012-03-18 10:33:38 +00004257 DP(NETIF_MSG_IFDOWN, "Old GEN_REG_VAL=0x%08x\n", val);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004258
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004259 /* get the current counter value */
4260 val1 = (val & mask) >> shift;
4261
Ariel Elior889b9af2012-01-26 06:01:51 +00004262 /* clear bit of that PF */
4263 val1 &= ~(1 << bp->pf_num);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004264
4265 /* clear the old value */
4266 val &= ~mask;
4267
4268 /* set the new one */
4269 val |= ((val1 << shift) & mask);
4270
4271 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Ariel Eliorf16da432012-01-26 06:01:50 +00004272 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4273 return val1 != 0;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004274}
4275
4276/*
Ariel Elior889b9af2012-01-26 06:01:51 +00004277 * Read the load status for the current engine.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004278 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004279 * should be run under rtnl lock
4280 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00004281static bool bnx2x_get_load_status(struct bnx2x *bp, int engine)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004282{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004283 u32 mask = (engine ? BNX2X_PATH1_LOAD_CNT_MASK :
4284 BNX2X_PATH0_LOAD_CNT_MASK);
4285 u32 shift = (engine ? BNX2X_PATH1_LOAD_CNT_SHIFT :
4286 BNX2X_PATH0_LOAD_CNT_SHIFT);
4287 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
4288
Merav Sicron51c1a582012-03-18 10:33:38 +00004289 DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "GLOB_REG=0x%08x\n", val);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004290
4291 val = (val & mask) >> shift;
4292
Merav Sicron51c1a582012-03-18 10:33:38 +00004293 DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "load mask for engine %d = 0x%x\n",
4294 engine, val);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004295
Ariel Elior889b9af2012-01-26 06:01:51 +00004296 return val != 0;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004297}
4298
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004299static void _print_parity(struct bnx2x *bp, u32 reg)
4300{
4301 pr_cont(" [0x%08x] ", REG_RD(bp, reg));
4302}
4303
Eric Dumazet1191cb82012-04-27 21:39:21 +00004304static void _print_next_block(int idx, const char *blk)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004305{
Joe Perchesf1deab52011-08-14 12:16:21 +00004306 pr_cont("%s%s", idx ? ", " : "", blk);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004307}
4308
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004309static bool bnx2x_check_blocks_with_parity0(struct bnx2x *bp, u32 sig,
4310 int *par_num, bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004311{
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004312 u32 cur_bit;
4313 bool res;
4314 int i;
4315
4316 res = false;
4317
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004318 for (i = 0; sig; i++) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004319 cur_bit = (0x1UL << i);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004320 if (sig & cur_bit) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004321 res |= true; /* Each bit is real error! */
4322
4323 if (print) {
4324 switch (cur_bit) {
4325 case AEU_INPUTS_ATTN_BITS_BRB_PARITY_ERROR:
4326 _print_next_block((*par_num)++, "BRB");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004327 _print_parity(bp,
4328 BRB1_REG_BRB1_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004329 break;
4330 case AEU_INPUTS_ATTN_BITS_PARSER_PARITY_ERROR:
4331 _print_next_block((*par_num)++,
4332 "PARSER");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004333 _print_parity(bp, PRS_REG_PRS_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004334 break;
4335 case AEU_INPUTS_ATTN_BITS_TSDM_PARITY_ERROR:
4336 _print_next_block((*par_num)++, "TSDM");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004337 _print_parity(bp,
4338 TSDM_REG_TSDM_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004339 break;
4340 case AEU_INPUTS_ATTN_BITS_SEARCHER_PARITY_ERROR:
4341 _print_next_block((*par_num)++,
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004342 "SEARCHER");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004343 _print_parity(bp, SRC_REG_SRC_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004344 break;
4345 case AEU_INPUTS_ATTN_BITS_TCM_PARITY_ERROR:
4346 _print_next_block((*par_num)++, "TCM");
4347 _print_parity(bp, TCM_REG_TCM_PRTY_STS);
4348 break;
4349 case AEU_INPUTS_ATTN_BITS_TSEMI_PARITY_ERROR:
4350 _print_next_block((*par_num)++,
4351 "TSEMI");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004352 _print_parity(bp,
4353 TSEM_REG_TSEM_PRTY_STS_0);
4354 _print_parity(bp,
4355 TSEM_REG_TSEM_PRTY_STS_1);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004356 break;
4357 case AEU_INPUTS_ATTN_BITS_PBCLIENT_PARITY_ERROR:
4358 _print_next_block((*par_num)++, "XPB");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004359 _print_parity(bp, GRCBASE_XPB +
4360 PB_REG_PB_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004361 break;
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004362 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004363 }
4364
4365 /* Clear the bit */
4366 sig &= ~cur_bit;
4367 }
4368 }
4369
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004370 return res;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004371}
4372
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004373static bool bnx2x_check_blocks_with_parity1(struct bnx2x *bp, u32 sig,
4374 int *par_num, bool *global,
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004375 bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004376{
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004377 u32 cur_bit;
4378 bool res;
4379 int i;
4380
4381 res = false;
4382
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004383 for (i = 0; sig; i++) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004384 cur_bit = (0x1UL << i);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004385 if (sig & cur_bit) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004386 res |= true; /* Each bit is real error! */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004387 switch (cur_bit) {
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004388 case AEU_INPUTS_ATTN_BITS_PBF_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004389 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004390 _print_next_block((*par_num)++, "PBF");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004391 _print_parity(bp, PBF_REG_PBF_PRTY_STS);
4392 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004393 break;
4394 case AEU_INPUTS_ATTN_BITS_QM_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004395 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004396 _print_next_block((*par_num)++, "QM");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004397 _print_parity(bp, QM_REG_QM_PRTY_STS);
4398 }
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004399 break;
4400 case AEU_INPUTS_ATTN_BITS_TIMERS_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004401 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004402 _print_next_block((*par_num)++, "TM");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004403 _print_parity(bp, TM_REG_TM_PRTY_STS);
4404 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004405 break;
4406 case AEU_INPUTS_ATTN_BITS_XSDM_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004407 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004408 _print_next_block((*par_num)++, "XSDM");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004409 _print_parity(bp,
4410 XSDM_REG_XSDM_PRTY_STS);
4411 }
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004412 break;
4413 case AEU_INPUTS_ATTN_BITS_XCM_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004414 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004415 _print_next_block((*par_num)++, "XCM");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004416 _print_parity(bp, XCM_REG_XCM_PRTY_STS);
4417 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004418 break;
4419 case AEU_INPUTS_ATTN_BITS_XSEMI_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004420 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004421 _print_next_block((*par_num)++,
4422 "XSEMI");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004423 _print_parity(bp,
4424 XSEM_REG_XSEM_PRTY_STS_0);
4425 _print_parity(bp,
4426 XSEM_REG_XSEM_PRTY_STS_1);
4427 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004428 break;
4429 case AEU_INPUTS_ATTN_BITS_DOORBELLQ_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004430 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004431 _print_next_block((*par_num)++,
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004432 "DOORBELLQ");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004433 _print_parity(bp,
4434 DORQ_REG_DORQ_PRTY_STS);
4435 }
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004436 break;
4437 case AEU_INPUTS_ATTN_BITS_NIG_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004438 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004439 _print_next_block((*par_num)++, "NIG");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004440 if (CHIP_IS_E1x(bp)) {
4441 _print_parity(bp,
4442 NIG_REG_NIG_PRTY_STS);
4443 } else {
4444 _print_parity(bp,
4445 NIG_REG_NIG_PRTY_STS_0);
4446 _print_parity(bp,
4447 NIG_REG_NIG_PRTY_STS_1);
4448 }
4449 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004450 break;
4451 case AEU_INPUTS_ATTN_BITS_VAUX_PCI_CORE_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004452 if (print)
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004453 _print_next_block((*par_num)++,
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004454 "VAUX PCI CORE");
4455 *global = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004456 break;
4457 case AEU_INPUTS_ATTN_BITS_DEBUG_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004458 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004459 _print_next_block((*par_num)++,
4460 "DEBUG");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004461 _print_parity(bp, DBG_REG_DBG_PRTY_STS);
4462 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004463 break;
4464 case AEU_INPUTS_ATTN_BITS_USDM_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004465 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004466 _print_next_block((*par_num)++, "USDM");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004467 _print_parity(bp,
4468 USDM_REG_USDM_PRTY_STS);
4469 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004470 break;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004471 case AEU_INPUTS_ATTN_BITS_UCM_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004472 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004473 _print_next_block((*par_num)++, "UCM");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004474 _print_parity(bp, UCM_REG_UCM_PRTY_STS);
4475 }
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004476 break;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004477 case AEU_INPUTS_ATTN_BITS_USEMI_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004478 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004479 _print_next_block((*par_num)++,
4480 "USEMI");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004481 _print_parity(bp,
4482 USEM_REG_USEM_PRTY_STS_0);
4483 _print_parity(bp,
4484 USEM_REG_USEM_PRTY_STS_1);
4485 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004486 break;
4487 case AEU_INPUTS_ATTN_BITS_UPB_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004488 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004489 _print_next_block((*par_num)++, "UPB");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004490 _print_parity(bp, GRCBASE_UPB +
4491 PB_REG_PB_PRTY_STS);
4492 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004493 break;
4494 case AEU_INPUTS_ATTN_BITS_CSDM_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004495 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004496 _print_next_block((*par_num)++, "CSDM");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004497 _print_parity(bp,
4498 CSDM_REG_CSDM_PRTY_STS);
4499 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004500 break;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004501 case AEU_INPUTS_ATTN_BITS_CCM_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004502 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004503 _print_next_block((*par_num)++, "CCM");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004504 _print_parity(bp, CCM_REG_CCM_PRTY_STS);
4505 }
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004506 break;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004507 }
4508
4509 /* Clear the bit */
4510 sig &= ~cur_bit;
4511 }
4512 }
4513
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004514 return res;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004515}
4516
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004517static bool bnx2x_check_blocks_with_parity2(struct bnx2x *bp, u32 sig,
4518 int *par_num, bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004519{
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004520 u32 cur_bit;
4521 bool res;
4522 int i;
4523
4524 res = false;
4525
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004526 for (i = 0; sig; i++) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004527 cur_bit = (0x1UL << i);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004528 if (sig & cur_bit) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004529 res |= true; /* Each bit is real error! */
4530 if (print) {
4531 switch (cur_bit) {
4532 case AEU_INPUTS_ATTN_BITS_CSEMI_PARITY_ERROR:
4533 _print_next_block((*par_num)++,
4534 "CSEMI");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004535 _print_parity(bp,
4536 CSEM_REG_CSEM_PRTY_STS_0);
4537 _print_parity(bp,
4538 CSEM_REG_CSEM_PRTY_STS_1);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004539 break;
4540 case AEU_INPUTS_ATTN_BITS_PXP_PARITY_ERROR:
4541 _print_next_block((*par_num)++, "PXP");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004542 _print_parity(bp, PXP_REG_PXP_PRTY_STS);
4543 _print_parity(bp,
4544 PXP2_REG_PXP2_PRTY_STS_0);
4545 _print_parity(bp,
4546 PXP2_REG_PXP2_PRTY_STS_1);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004547 break;
4548 case AEU_IN_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR:
4549 _print_next_block((*par_num)++,
4550 "PXPPCICLOCKCLIENT");
4551 break;
4552 case AEU_INPUTS_ATTN_BITS_CFC_PARITY_ERROR:
4553 _print_next_block((*par_num)++, "CFC");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004554 _print_parity(bp,
4555 CFC_REG_CFC_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004556 break;
4557 case AEU_INPUTS_ATTN_BITS_CDU_PARITY_ERROR:
4558 _print_next_block((*par_num)++, "CDU");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004559 _print_parity(bp, CDU_REG_CDU_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004560 break;
4561 case AEU_INPUTS_ATTN_BITS_DMAE_PARITY_ERROR:
4562 _print_next_block((*par_num)++, "DMAE");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004563 _print_parity(bp,
4564 DMAE_REG_DMAE_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004565 break;
4566 case AEU_INPUTS_ATTN_BITS_IGU_PARITY_ERROR:
4567 _print_next_block((*par_num)++, "IGU");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004568 if (CHIP_IS_E1x(bp))
4569 _print_parity(bp,
4570 HC_REG_HC_PRTY_STS);
4571 else
4572 _print_parity(bp,
4573 IGU_REG_IGU_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004574 break;
4575 case AEU_INPUTS_ATTN_BITS_MISC_PARITY_ERROR:
4576 _print_next_block((*par_num)++, "MISC");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004577 _print_parity(bp,
4578 MISC_REG_MISC_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004579 break;
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004580 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004581 }
4582
4583 /* Clear the bit */
4584 sig &= ~cur_bit;
4585 }
4586 }
4587
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004588 return res;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004589}
4590
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004591static bool bnx2x_check_blocks_with_parity3(struct bnx2x *bp, u32 sig,
4592 int *par_num, bool *global,
4593 bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004594{
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004595 bool res = false;
4596 u32 cur_bit;
4597 int i;
4598
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004599 for (i = 0; sig; i++) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004600 cur_bit = (0x1UL << i);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004601 if (sig & cur_bit) {
4602 switch (cur_bit) {
4603 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_ROM_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004604 if (print)
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004605 _print_next_block((*par_num)++,
4606 "MCP ROM");
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004607 *global = true;
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004608 res |= true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004609 break;
4610 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_RX_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004611 if (print)
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004612 _print_next_block((*par_num)++,
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004613 "MCP UMP RX");
4614 *global = true;
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004615 res |= true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004616 break;
4617 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_TX_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004618 if (print)
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004619 _print_next_block((*par_num)++,
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004620 "MCP UMP TX");
4621 *global = true;
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004622 res |= true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004623 break;
4624 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004625 if (print)
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004626 _print_next_block((*par_num)++,
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004627 "MCP SCPAD");
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004628 /* clear latched SCPAD PATIRY from MCP */
4629 REG_WR(bp, MISC_REG_AEU_CLR_LATCH_SIGNAL,
4630 1UL << 10);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004631 break;
4632 }
4633
4634 /* Clear the bit */
4635 sig &= ~cur_bit;
4636 }
4637 }
4638
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004639 return res;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004640}
4641
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004642static bool bnx2x_check_blocks_with_parity4(struct bnx2x *bp, u32 sig,
4643 int *par_num, bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004644{
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004645 u32 cur_bit;
4646 bool res;
4647 int i;
4648
4649 res = false;
4650
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004651 for (i = 0; sig; i++) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004652 cur_bit = (0x1UL << i);
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004653 if (sig & cur_bit) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004654 res |= true; /* Each bit is real error! */
4655 if (print) {
4656 switch (cur_bit) {
4657 case AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR:
4658 _print_next_block((*par_num)++,
4659 "PGLUE_B");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004660 _print_parity(bp,
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004661 PGLUE_B_REG_PGLUE_B_PRTY_STS);
4662 break;
4663 case AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR:
4664 _print_next_block((*par_num)++, "ATC");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004665 _print_parity(bp,
4666 ATC_REG_ATC_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004667 break;
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004668 }
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004669 }
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004670 /* Clear the bit */
4671 sig &= ~cur_bit;
4672 }
4673 }
4674
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004675 return res;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004676}
4677
Eric Dumazet1191cb82012-04-27 21:39:21 +00004678static bool bnx2x_parity_attn(struct bnx2x *bp, bool *global, bool print,
4679 u32 *sig)
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004680{
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004681 bool res = false;
4682
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004683 if ((sig[0] & HW_PRTY_ASSERT_SET_0) ||
4684 (sig[1] & HW_PRTY_ASSERT_SET_1) ||
4685 (sig[2] & HW_PRTY_ASSERT_SET_2) ||
4686 (sig[3] & HW_PRTY_ASSERT_SET_3) ||
4687 (sig[4] & HW_PRTY_ASSERT_SET_4)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004688 int par_num = 0;
Merav Sicron51c1a582012-03-18 10:33:38 +00004689 DP(NETIF_MSG_HW, "Was parity error: HW block parity attention:\n"
4690 "[0]:0x%08x [1]:0x%08x [2]:0x%08x [3]:0x%08x [4]:0x%08x\n",
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004691 sig[0] & HW_PRTY_ASSERT_SET_0,
4692 sig[1] & HW_PRTY_ASSERT_SET_1,
4693 sig[2] & HW_PRTY_ASSERT_SET_2,
4694 sig[3] & HW_PRTY_ASSERT_SET_3,
4695 sig[4] & HW_PRTY_ASSERT_SET_4);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004696 if (print)
4697 netdev_err(bp->dev,
4698 "Parity errors detected in blocks: ");
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004699 res |= bnx2x_check_blocks_with_parity0(bp,
4700 sig[0] & HW_PRTY_ASSERT_SET_0, &par_num, print);
4701 res |= bnx2x_check_blocks_with_parity1(bp,
4702 sig[1] & HW_PRTY_ASSERT_SET_1, &par_num, global, print);
4703 res |= bnx2x_check_blocks_with_parity2(bp,
4704 sig[2] & HW_PRTY_ASSERT_SET_2, &par_num, print);
4705 res |= bnx2x_check_blocks_with_parity3(bp,
4706 sig[3] & HW_PRTY_ASSERT_SET_3, &par_num, global, print);
4707 res |= bnx2x_check_blocks_with_parity4(bp,
4708 sig[4] & HW_PRTY_ASSERT_SET_4, &par_num, print);
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004709
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004710 if (print)
4711 pr_cont("\n");
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004712 }
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004713
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004714 return res;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004715}
4716
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004717/**
4718 * bnx2x_chk_parity_attn - checks for parity attentions.
4719 *
4720 * @bp: driver handle
4721 * @global: true if there was a global attention
4722 * @print: show parity attention in syslog
4723 */
4724bool bnx2x_chk_parity_attn(struct bnx2x *bp, bool *global, bool print)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004725{
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004726 struct attn_route attn = { {0} };
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004727 int port = BP_PORT(bp);
4728
4729 attn.sig[0] = REG_RD(bp,
4730 MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 +
4731 port*4);
4732 attn.sig[1] = REG_RD(bp,
4733 MISC_REG_AEU_AFTER_INVERT_2_FUNC_0 +
4734 port*4);
4735 attn.sig[2] = REG_RD(bp,
4736 MISC_REG_AEU_AFTER_INVERT_3_FUNC_0 +
4737 port*4);
4738 attn.sig[3] = REG_RD(bp,
4739 MISC_REG_AEU_AFTER_INVERT_4_FUNC_0 +
4740 port*4);
Yuval Mintz0a5ccb72013-09-23 10:12:54 +03004741 /* Since MCP attentions can't be disabled inside the block, we need to
4742 * read AEU registers to see whether they're currently disabled
4743 */
4744 attn.sig[3] &= ((REG_RD(bp,
4745 !port ? MISC_REG_AEU_ENABLE4_FUNC_0_OUT_0
4746 : MISC_REG_AEU_ENABLE4_FUNC_1_OUT_0) &
4747 MISC_AEU_ENABLE_MCP_PRTY_BITS) |
4748 ~MISC_AEU_ENABLE_MCP_PRTY_BITS);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004749
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004750 if (!CHIP_IS_E1x(bp))
4751 attn.sig[4] = REG_RD(bp,
4752 MISC_REG_AEU_AFTER_INVERT_5_FUNC_0 +
4753 port*4);
4754
4755 return bnx2x_parity_attn(bp, global, print, attn.sig);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004756}
4757
Eric Dumazet1191cb82012-04-27 21:39:21 +00004758static void bnx2x_attn_int_deasserted4(struct bnx2x *bp, u32 attn)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004759{
4760 u32 val;
4761 if (attn & AEU_INPUTS_ATTN_BITS_PGLUE_HW_INTERRUPT) {
4762
4763 val = REG_RD(bp, PGLUE_B_REG_PGLUE_B_INT_STS_CLR);
4764 BNX2X_ERR("PGLUE hw attention 0x%x\n", val);
4765 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_ADDRESS_ERROR)
Merav Sicron51c1a582012-03-18 10:33:38 +00004766 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_ADDRESS_ERROR\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004767 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_INCORRECT_RCV_BEHAVIOR)
Merav Sicron51c1a582012-03-18 10:33:38 +00004768 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_INCORRECT_RCV_BEHAVIOR\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004769 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_WAS_ERROR_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004770 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_WAS_ERROR_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004771 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_VF_LENGTH_VIOLATION_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004772 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_VF_LENGTH_VIOLATION_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004773 if (val &
4774 PGLUE_B_PGLUE_B_INT_STS_REG_VF_GRC_SPACE_VIOLATION_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004775 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_VF_GRC_SPACE_VIOLATION_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004776 if (val &
4777 PGLUE_B_PGLUE_B_INT_STS_REG_VF_MSIX_BAR_VIOLATION_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004778 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_VF_MSIX_BAR_VIOLATION_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004779 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_ERROR_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004780 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_ERROR_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004781 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_IN_TWO_RCBS_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004782 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_IN_TWO_RCBS_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004783 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_CSSNOOP_FIFO_OVERFLOW)
Merav Sicron51c1a582012-03-18 10:33:38 +00004784 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_CSSNOOP_FIFO_OVERFLOW\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004785 }
4786 if (attn & AEU_INPUTS_ATTN_BITS_ATC_HW_INTERRUPT) {
4787 val = REG_RD(bp, ATC_REG_ATC_INT_STS_CLR);
4788 BNX2X_ERR("ATC hw attention 0x%x\n", val);
4789 if (val & ATC_ATC_INT_STS_REG_ADDRESS_ERROR)
4790 BNX2X_ERR("ATC_ATC_INT_STS_REG_ADDRESS_ERROR\n");
4791 if (val & ATC_ATC_INT_STS_REG_ATC_TCPL_TO_NOT_PEND)
Merav Sicron51c1a582012-03-18 10:33:38 +00004792 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_TCPL_TO_NOT_PEND\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004793 if (val & ATC_ATC_INT_STS_REG_ATC_GPA_MULTIPLE_HITS)
Merav Sicron51c1a582012-03-18 10:33:38 +00004794 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_GPA_MULTIPLE_HITS\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004795 if (val & ATC_ATC_INT_STS_REG_ATC_RCPL_TO_EMPTY_CNT)
Merav Sicron51c1a582012-03-18 10:33:38 +00004796 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_RCPL_TO_EMPTY_CNT\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004797 if (val & ATC_ATC_INT_STS_REG_ATC_TCPL_ERROR)
4798 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_TCPL_ERROR\n");
4799 if (val & ATC_ATC_INT_STS_REG_ATC_IREQ_LESS_THAN_STU)
Merav Sicron51c1a582012-03-18 10:33:38 +00004800 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_IREQ_LESS_THAN_STU\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004801 }
4802
4803 if (attn & (AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR |
4804 AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR)) {
4805 BNX2X_ERR("FATAL parity attention set4 0x%x\n",
4806 (u32)(attn & (AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR |
4807 AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR)));
4808 }
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004809}
4810
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004811static void bnx2x_attn_int_deasserted(struct bnx2x *bp, u32 deasserted)
4812{
4813 struct attn_route attn, *group_mask;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004814 int port = BP_PORT(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004815 int index;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004816 u32 reg_addr;
4817 u32 val;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004818 u32 aeu_mask;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004819 bool global = false;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004820
4821 /* need to take HW lock because MCP or other port might also
4822 try to handle this event */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07004823 bnx2x_acquire_alr(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004824
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004825 if (bnx2x_chk_parity_attn(bp, &global, true)) {
4826#ifndef BNX2X_STOP_ON_ERROR
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004827 bp->recovery_state = BNX2X_RECOVERY_INIT;
Ariel Elior7be08a72011-07-14 08:31:19 +00004828 schedule_delayed_work(&bp->sp_rtnl_task, 0);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004829 /* Disable HW interrupts */
4830 bnx2x_int_disable(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004831 /* In case of parity errors don't handle attentions so that
4832 * other function would "see" parity errors.
4833 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004834#else
4835 bnx2x_panic();
4836#endif
4837 bnx2x_release_alr(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004838 return;
4839 }
4840
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004841 attn.sig[0] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 + port*4);
4842 attn.sig[1] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_2_FUNC_0 + port*4);
4843 attn.sig[2] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_3_FUNC_0 + port*4);
4844 attn.sig[3] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_4_FUNC_0 + port*4);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004845 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004846 attn.sig[4] =
4847 REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_5_FUNC_0 + port*4);
4848 else
4849 attn.sig[4] = 0;
4850
4851 DP(NETIF_MSG_HW, "attn: %08x %08x %08x %08x %08x\n",
4852 attn.sig[0], attn.sig[1], attn.sig[2], attn.sig[3], attn.sig[4]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004853
4854 for (index = 0; index < MAX_DYNAMIC_ATTN_GRPS; index++) {
4855 if (deasserted & (1 << index)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004856 group_mask = &bp->attn_group[index];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004857
Merav Sicron51c1a582012-03-18 10:33:38 +00004858 DP(NETIF_MSG_HW, "group[%d]: %08x %08x %08x %08x %08x\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004859 index,
4860 group_mask->sig[0], group_mask->sig[1],
4861 group_mask->sig[2], group_mask->sig[3],
4862 group_mask->sig[4]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004863
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004864 bnx2x_attn_int_deasserted4(bp,
4865 attn.sig[4] & group_mask->sig[4]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004866 bnx2x_attn_int_deasserted3(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004867 attn.sig[3] & group_mask->sig[3]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004868 bnx2x_attn_int_deasserted1(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004869 attn.sig[1] & group_mask->sig[1]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004870 bnx2x_attn_int_deasserted2(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004871 attn.sig[2] & group_mask->sig[2]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004872 bnx2x_attn_int_deasserted0(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004873 attn.sig[0] & group_mask->sig[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004874 }
4875 }
4876
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07004877 bnx2x_release_alr(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004878
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004879 if (bp->common.int_block == INT_BLOCK_HC)
4880 reg_addr = (HC_REG_COMMAND_REG + port*32 +
4881 COMMAND_REG_ATTN_BITS_CLR);
4882 else
4883 reg_addr = (BAR_IGU_INTMEM + IGU_CMD_ATTN_BIT_CLR_UPPER*8);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004884
4885 val = ~deasserted;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004886 DP(NETIF_MSG_HW, "about to mask 0x%08x at %s addr 0x%x\n", val,
4887 (bp->common.int_block == INT_BLOCK_HC) ? "HC" : "IGU", reg_addr);
Eilon Greenstein5c862842008-08-13 15:51:48 -07004888 REG_WR(bp, reg_addr, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004889
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004890 if (~bp->attn_state & deasserted)
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004891 BNX2X_ERR("IGU ERROR\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004892
4893 reg_addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
4894 MISC_REG_AEU_MASK_ATTN_FUNC_0;
4895
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004896 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
4897 aeu_mask = REG_RD(bp, reg_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004898
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004899 DP(NETIF_MSG_HW, "aeu_mask %x newly deasserted %x\n",
4900 aeu_mask, deasserted);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004901 aeu_mask |= (deasserted & 0x3ff);
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004902 DP(NETIF_MSG_HW, "new mask %x\n", aeu_mask);
4903
4904 REG_WR(bp, reg_addr, aeu_mask);
4905 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004906
4907 DP(NETIF_MSG_HW, "attn_state %x\n", bp->attn_state);
4908 bp->attn_state &= ~deasserted;
4909 DP(NETIF_MSG_HW, "new state %x\n", bp->attn_state);
4910}
4911
4912static void bnx2x_attn_int(struct bnx2x *bp)
4913{
4914 /* read local copy of bits */
Eilon Greenstein68d59482009-01-14 21:27:36 -08004915 u32 attn_bits = le32_to_cpu(bp->def_status_blk->atten_status_block.
4916 attn_bits);
4917 u32 attn_ack = le32_to_cpu(bp->def_status_blk->atten_status_block.
4918 attn_bits_ack);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004919 u32 attn_state = bp->attn_state;
4920
4921 /* look for changed bits */
4922 u32 asserted = attn_bits & ~attn_ack & ~attn_state;
4923 u32 deasserted = ~attn_bits & attn_ack & attn_state;
4924
4925 DP(NETIF_MSG_HW,
4926 "attn_bits %x attn_ack %x asserted %x deasserted %x\n",
4927 attn_bits, attn_ack, asserted, deasserted);
4928
4929 if (~(attn_bits ^ attn_ack) & (attn_bits ^ attn_state))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004930 BNX2X_ERR("BAD attention state\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004931
4932 /* handle bits that were raised */
4933 if (asserted)
4934 bnx2x_attn_int_asserted(bp, asserted);
4935
4936 if (deasserted)
4937 bnx2x_attn_int_deasserted(bp, deasserted);
4938}
4939
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004940void bnx2x_igu_ack_sb(struct bnx2x *bp, u8 igu_sb_id, u8 segment,
4941 u16 index, u8 op, u8 update)
4942{
Ariel Eliordc1ba592013-01-01 05:22:30 +00004943 u32 igu_addr = bp->igu_base_addr;
4944 igu_addr += (IGU_CMD_INT_ACK_BASE + igu_sb_id)*8;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004945 bnx2x_igu_ack_sb_gen(bp, igu_sb_id, segment, index, op, update,
4946 igu_addr);
4947}
4948
Eric Dumazet1191cb82012-04-27 21:39:21 +00004949static void bnx2x_update_eq_prod(struct bnx2x *bp, u16 prod)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004950{
4951 /* No memory barriers */
4952 storm_memset_eq_prod(bp, prod, BP_FUNC(bp));
4953 mmiowb(); /* keep prod updates ordered */
4954}
4955
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004956static int bnx2x_cnic_handle_cfc_del(struct bnx2x *bp, u32 cid,
4957 union event_ring_elem *elem)
4958{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004959 u8 err = elem->message.error;
4960
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004961 if (!bp->cnic_eth_dev.starting_cid ||
Vladislav Zolotarovc3a8ce62011-05-22 10:08:09 +00004962 (cid < bp->cnic_eth_dev.starting_cid &&
4963 cid != bp->cnic_eth_dev.iscsi_l2_cid))
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004964 return 1;
4965
4966 DP(BNX2X_MSG_SP, "got delete ramrod for CNIC CID %d\n", cid);
4967
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004968 if (unlikely(err)) {
4969
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004970 BNX2X_ERR("got delete ramrod for CNIC CID %d with error!\n",
4971 cid);
Yuval Mintz823e1d92013-01-14 05:11:47 +00004972 bnx2x_panic_dump(bp, false);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004973 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004974 bnx2x_cnic_cfc_comp(bp, cid, err);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004975 return 0;
4976}
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004977
Eric Dumazet1191cb82012-04-27 21:39:21 +00004978static void bnx2x_handle_mcast_eqe(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004979{
4980 struct bnx2x_mcast_ramrod_params rparam;
4981 int rc;
4982
4983 memset(&rparam, 0, sizeof(rparam));
4984
4985 rparam.mcast_obj = &bp->mcast_obj;
4986
4987 netif_addr_lock_bh(bp->dev);
4988
4989 /* Clear pending state for the last command */
4990 bp->mcast_obj.raw.clear_pending(&bp->mcast_obj.raw);
4991
4992 /* If there are pending mcast commands - send them */
4993 if (bp->mcast_obj.check_pending(&bp->mcast_obj)) {
4994 rc = bnx2x_config_mcast(bp, &rparam, BNX2X_MCAST_CMD_CONT);
4995 if (rc < 0)
4996 BNX2X_ERR("Failed to send pending mcast commands: %d\n",
4997 rc);
4998 }
4999
5000 netif_addr_unlock_bh(bp->dev);
5001}
5002
Eric Dumazet1191cb82012-04-27 21:39:21 +00005003static void bnx2x_handle_classification_eqe(struct bnx2x *bp,
5004 union event_ring_elem *elem)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005005{
5006 unsigned long ramrod_flags = 0;
5007 int rc = 0;
5008 u32 cid = elem->message.data.eth_event.echo & BNX2X_SWCID_MASK;
5009 struct bnx2x_vlan_mac_obj *vlan_mac_obj;
5010
5011 /* Always push next commands out, don't wait here */
5012 __set_bit(RAMROD_CONT, &ramrod_flags);
5013
Yuval Mintz86564c32013-01-23 03:21:50 +00005014 switch (le32_to_cpu((__force __le32)elem->message.data.eth_event.echo)
5015 >> BNX2X_SWCID_SHIFT) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005016 case BNX2X_FILTER_MAC_PENDING:
Merav Sicron51c1a582012-03-18 10:33:38 +00005017 DP(BNX2X_MSG_SP, "Got SETUP_MAC completions\n");
Merav Sicron55c11942012-11-07 00:45:48 +00005018 if (CNIC_LOADED(bp) && (cid == BNX2X_ISCSI_ETH_CID(bp)))
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005019 vlan_mac_obj = &bp->iscsi_l2_mac_obj;
5020 else
Barak Witkowski15192a82012-06-19 07:48:28 +00005021 vlan_mac_obj = &bp->sp_objs[cid].mac_obj;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005022
5023 break;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005024 case BNX2X_FILTER_MCAST_PENDING:
Merav Sicron51c1a582012-03-18 10:33:38 +00005025 DP(BNX2X_MSG_SP, "Got SETUP_MCAST completions\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005026 /* This is only relevant for 57710 where multicast MACs are
5027 * configured as unicast MACs using the same ramrod.
5028 */
5029 bnx2x_handle_mcast_eqe(bp);
5030 return;
5031 default:
5032 BNX2X_ERR("Unsupported classification command: %d\n",
5033 elem->message.data.eth_event.echo);
5034 return;
5035 }
5036
5037 rc = vlan_mac_obj->complete(bp, vlan_mac_obj, elem, &ramrod_flags);
5038
5039 if (rc < 0)
5040 BNX2X_ERR("Failed to schedule new commands: %d\n", rc);
5041 else if (rc > 0)
5042 DP(BNX2X_MSG_SP, "Scheduled next pending commands...\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005043}
5044
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005045static void bnx2x_set_iscsi_eth_rx_mode(struct bnx2x *bp, bool start);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005046
Eric Dumazet1191cb82012-04-27 21:39:21 +00005047static void bnx2x_handle_rx_mode_eqe(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005048{
5049 netif_addr_lock_bh(bp->dev);
5050
5051 clear_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state);
5052
5053 /* Send rx_mode command again if was requested */
5054 if (test_and_clear_bit(BNX2X_FILTER_RX_MODE_SCHED, &bp->sp_state))
5055 bnx2x_set_storm_rx_mode(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005056 else if (test_and_clear_bit(BNX2X_FILTER_ISCSI_ETH_START_SCHED,
5057 &bp->sp_state))
5058 bnx2x_set_iscsi_eth_rx_mode(bp, true);
5059 else if (test_and_clear_bit(BNX2X_FILTER_ISCSI_ETH_STOP_SCHED,
5060 &bp->sp_state))
5061 bnx2x_set_iscsi_eth_rx_mode(bp, false);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005062
5063 netif_addr_unlock_bh(bp->dev);
5064}
5065
Eric Dumazet1191cb82012-04-27 21:39:21 +00005066static void bnx2x_after_afex_vif_lists(struct bnx2x *bp,
Barak Witkowskia3348722012-04-23 03:04:46 +00005067 union event_ring_elem *elem)
5068{
5069 if (elem->message.data.vif_list_event.echo == VIF_LIST_RULE_GET) {
5070 DP(BNX2X_MSG_SP,
5071 "afex: ramrod completed VIF LIST_GET, addrs 0x%x\n",
5072 elem->message.data.vif_list_event.func_bit_map);
5073 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_LISTGET_ACK,
5074 elem->message.data.vif_list_event.func_bit_map);
5075 } else if (elem->message.data.vif_list_event.echo ==
5076 VIF_LIST_RULE_SET) {
5077 DP(BNX2X_MSG_SP, "afex: ramrod completed VIF LIST_SET\n");
5078 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_LISTSET_ACK, 0);
5079 }
5080}
5081
5082/* called with rtnl_lock */
Eric Dumazet1191cb82012-04-27 21:39:21 +00005083static void bnx2x_after_function_update(struct bnx2x *bp)
Barak Witkowskia3348722012-04-23 03:04:46 +00005084{
5085 int q, rc;
5086 struct bnx2x_fastpath *fp;
5087 struct bnx2x_queue_state_params queue_params = {NULL};
5088 struct bnx2x_queue_update_params *q_update_params =
5089 &queue_params.params.update;
5090
Yuval Mintz2de67432013-01-23 03:21:43 +00005091 /* Send Q update command with afex vlan removal values for all Qs */
Barak Witkowskia3348722012-04-23 03:04:46 +00005092 queue_params.cmd = BNX2X_Q_CMD_UPDATE;
5093
5094 /* set silent vlan removal values according to vlan mode */
5095 __set_bit(BNX2X_Q_UPDATE_SILENT_VLAN_REM_CHNG,
5096 &q_update_params->update_flags);
5097 __set_bit(BNX2X_Q_UPDATE_SILENT_VLAN_REM,
5098 &q_update_params->update_flags);
5099 __set_bit(RAMROD_COMP_WAIT, &queue_params.ramrod_flags);
5100
5101 /* in access mode mark mask and value are 0 to strip all vlans */
5102 if (bp->afex_vlan_mode == FUNC_MF_CFG_AFEX_VLAN_ACCESS_MODE) {
5103 q_update_params->silent_removal_value = 0;
5104 q_update_params->silent_removal_mask = 0;
5105 } else {
5106 q_update_params->silent_removal_value =
5107 (bp->afex_def_vlan_tag & VLAN_VID_MASK);
5108 q_update_params->silent_removal_mask = VLAN_VID_MASK;
5109 }
5110
5111 for_each_eth_queue(bp, q) {
5112 /* Set the appropriate Queue object */
5113 fp = &bp->fp[q];
Barak Witkowski15192a82012-06-19 07:48:28 +00005114 queue_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
Barak Witkowskia3348722012-04-23 03:04:46 +00005115
5116 /* send the ramrod */
5117 rc = bnx2x_queue_state_change(bp, &queue_params);
5118 if (rc < 0)
5119 BNX2X_ERR("Failed to config silent vlan rem for Q %d\n",
5120 q);
5121 }
5122
Yuval Mintzfea75642013-04-10 13:34:39 +03005123 if (!NO_FCOE(bp) && CNIC_ENABLED(bp)) {
Merav Sicron65565882012-06-19 07:48:26 +00005124 fp = &bp->fp[FCOE_IDX(bp)];
Barak Witkowski15192a82012-06-19 07:48:28 +00005125 queue_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
Barak Witkowskia3348722012-04-23 03:04:46 +00005126
5127 /* clear pending completion bit */
5128 __clear_bit(RAMROD_COMP_WAIT, &queue_params.ramrod_flags);
5129
5130 /* mark latest Q bit */
5131 smp_mb__before_clear_bit();
5132 set_bit(BNX2X_AFEX_FCOE_Q_UPDATE_PENDING, &bp->sp_state);
5133 smp_mb__after_clear_bit();
5134
5135 /* send Q update ramrod for FCoE Q */
5136 rc = bnx2x_queue_state_change(bp, &queue_params);
5137 if (rc < 0)
5138 BNX2X_ERR("Failed to config silent vlan rem for Q %d\n",
5139 q);
5140 } else {
5141 /* If no FCoE ring - ACK MCP now */
5142 bnx2x_link_report(bp);
5143 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_VIFSET_ACK, 0);
5144 }
Barak Witkowskia3348722012-04-23 03:04:46 +00005145}
5146
Eric Dumazet1191cb82012-04-27 21:39:21 +00005147static struct bnx2x_queue_sp_obj *bnx2x_cid_to_q_obj(
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005148 struct bnx2x *bp, u32 cid)
5149{
Joe Perches94f05b02011-08-14 12:16:20 +00005150 DP(BNX2X_MSG_SP, "retrieving fp from cid %d\n", cid);
Merav Sicron55c11942012-11-07 00:45:48 +00005151
5152 if (CNIC_LOADED(bp) && (cid == BNX2X_FCOE_ETH_CID(bp)))
Barak Witkowski15192a82012-06-19 07:48:28 +00005153 return &bnx2x_fcoe_sp_obj(bp, q_obj);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005154 else
Barak Witkowski15192a82012-06-19 07:48:28 +00005155 return &bp->sp_objs[CID_TO_FP(cid, bp)].q_obj;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005156}
5157
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005158static void bnx2x_eq_int(struct bnx2x *bp)
5159{
5160 u16 hw_cons, sw_cons, sw_prod;
5161 union event_ring_elem *elem;
Merav Sicron55c11942012-11-07 00:45:48 +00005162 u8 echo;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005163 u32 cid;
5164 u8 opcode;
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005165 int rc, spqe_cnt = 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005166 struct bnx2x_queue_sp_obj *q_obj;
5167 struct bnx2x_func_sp_obj *f_obj = &bp->func_obj;
5168 struct bnx2x_raw_obj *rss_raw = &bp->rss_conf_obj.raw;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005169
5170 hw_cons = le16_to_cpu(*bp->eq_cons_sb);
5171
5172 /* The hw_cos range is 1-255, 257 - the sw_cons range is 0-254, 256.
Yuval Mintz16a5fd92013-06-02 00:06:18 +00005173 * when we get the next-page we need to adjust so the loop
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005174 * condition below will be met. The next element is the size of a
5175 * regular element and hence incrementing by 1
5176 */
5177 if ((hw_cons & EQ_DESC_MAX_PAGE) == EQ_DESC_MAX_PAGE)
5178 hw_cons++;
5179
Lucas De Marchi25985ed2011-03-30 22:57:33 -03005180 /* This function may never run in parallel with itself for a
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005181 * specific bp, thus there is no need in "paired" read memory
5182 * barrier here.
5183 */
5184 sw_cons = bp->eq_cons;
5185 sw_prod = bp->eq_prod;
5186
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005187 DP(BNX2X_MSG_SP, "EQ: hw_cons %u sw_cons %u bp->eq_spq_left %x\n",
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08005188 hw_cons, sw_cons, atomic_read(&bp->eq_spq_left));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005189
5190 for (; sw_cons != hw_cons;
5191 sw_prod = NEXT_EQ_IDX(sw_prod), sw_cons = NEXT_EQ_IDX(sw_cons)) {
5192
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005193 elem = &bp->eq_ring[EQ_DESC(sw_cons)];
5194
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005195 rc = bnx2x_iov_eq_sp_event(bp, elem);
5196 if (!rc) {
5197 DP(BNX2X_MSG_IOV, "bnx2x_iov_eq_sp_event returned %d\n",
5198 rc);
5199 goto next_spqe;
5200 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005201
Yuval Mintz86564c32013-01-23 03:21:50 +00005202 /* elem CID originates from FW; actually LE */
5203 cid = SW_CID((__force __le32)
5204 elem->message.data.cfc_del_event.cid);
5205 opcode = elem->message.opcode;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005206
5207 /* handle eq element */
5208 switch (opcode) {
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005209 case EVENT_RING_OPCODE_VF_PF_CHANNEL:
5210 DP(BNX2X_MSG_IOV, "vf pf channel element on eq\n");
5211 bnx2x_vf_mbx(bp, &elem->message.data.vf_pf_event);
5212 continue;
5213
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005214 case EVENT_RING_OPCODE_STAT_QUERY:
Merav Sicron51c1a582012-03-18 10:33:38 +00005215 DP(BNX2X_MSG_SP | BNX2X_MSG_STATS,
5216 "got statistics comp event %d\n",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005217 bp->stats_comp++);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005218 /* nothing to do with stats comp */
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005219 goto next_spqe;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005220
5221 case EVENT_RING_OPCODE_CFC_DEL:
5222 /* handle according to cid range */
5223 /*
5224 * we may want to verify here that the bp state is
5225 * HALTING
5226 */
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005227 DP(BNX2X_MSG_SP,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005228 "got delete ramrod for MULTI[%d]\n", cid);
Merav Sicron55c11942012-11-07 00:45:48 +00005229
5230 if (CNIC_LOADED(bp) &&
5231 !bnx2x_cnic_handle_cfc_del(bp, cid, elem))
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005232 goto next_spqe;
Merav Sicron55c11942012-11-07 00:45:48 +00005233
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005234 q_obj = bnx2x_cid_to_q_obj(bp, cid);
5235
5236 if (q_obj->complete_cmd(bp, q_obj, BNX2X_Q_CMD_CFC_DEL))
5237 break;
5238
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005239 goto next_spqe;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00005240
5241 case EVENT_RING_OPCODE_STOP_TRAFFIC:
Merav Sicron51c1a582012-03-18 10:33:38 +00005242 DP(BNX2X_MSG_SP | BNX2X_MSG_DCB, "got STOP TRAFFIC\n");
Dmitry Kravkov6ffa39f2013-11-17 08:59:29 +02005243 bnx2x_dcbx_set_params(bp, BNX2X_DCBX_STATE_TX_PAUSED);
Dmitry Kravkov6debea82011-07-19 01:42:04 +00005244 if (f_obj->complete_cmd(bp, f_obj,
5245 BNX2X_F_CMD_TX_STOP))
5246 break;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00005247 goto next_spqe;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005248
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00005249 case EVENT_RING_OPCODE_START_TRAFFIC:
Merav Sicron51c1a582012-03-18 10:33:38 +00005250 DP(BNX2X_MSG_SP | BNX2X_MSG_DCB, "got START TRAFFIC\n");
Dmitry Kravkov6ffa39f2013-11-17 08:59:29 +02005251 bnx2x_dcbx_set_params(bp, BNX2X_DCBX_STATE_TX_RELEASED);
Dmitry Kravkov6debea82011-07-19 01:42:04 +00005252 if (f_obj->complete_cmd(bp, f_obj,
5253 BNX2X_F_CMD_TX_START))
5254 break;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00005255 goto next_spqe;
Merav Sicron55c11942012-11-07 00:45:48 +00005256
Barak Witkowskia3348722012-04-23 03:04:46 +00005257 case EVENT_RING_OPCODE_FUNCTION_UPDATE:
Merav Sicron55c11942012-11-07 00:45:48 +00005258 echo = elem->message.data.function_update_event.echo;
5259 if (echo == SWITCH_UPDATE) {
5260 DP(BNX2X_MSG_SP | NETIF_MSG_IFUP,
5261 "got FUNC_SWITCH_UPDATE ramrod\n");
5262 if (f_obj->complete_cmd(
5263 bp, f_obj, BNX2X_F_CMD_SWITCH_UPDATE))
5264 break;
Barak Witkowskia3348722012-04-23 03:04:46 +00005265
Merav Sicron55c11942012-11-07 00:45:48 +00005266 } else {
5267 DP(BNX2X_MSG_SP | BNX2X_MSG_MCP,
5268 "AFEX: ramrod completed FUNCTION_UPDATE\n");
5269 f_obj->complete_cmd(bp, f_obj,
5270 BNX2X_F_CMD_AFEX_UPDATE);
Barak Witkowskia3348722012-04-23 03:04:46 +00005271
Merav Sicron55c11942012-11-07 00:45:48 +00005272 /* We will perform the Queues update from
5273 * sp_rtnl task as all Queue SP operations
5274 * should run under rtnl_lock.
5275 */
5276 smp_mb__before_clear_bit();
5277 set_bit(BNX2X_SP_RTNL_AFEX_F_UPDATE,
5278 &bp->sp_rtnl_state);
5279 smp_mb__after_clear_bit();
5280
5281 schedule_delayed_work(&bp->sp_rtnl_task, 0);
5282 }
5283
Barak Witkowskia3348722012-04-23 03:04:46 +00005284 goto next_spqe;
5285
5286 case EVENT_RING_OPCODE_AFEX_VIF_LISTS:
5287 f_obj->complete_cmd(bp, f_obj,
5288 BNX2X_F_CMD_AFEX_VIFLISTS);
5289 bnx2x_after_afex_vif_lists(bp, elem);
5290 goto next_spqe;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005291 case EVENT_RING_OPCODE_FUNCTION_START:
Merav Sicron51c1a582012-03-18 10:33:38 +00005292 DP(BNX2X_MSG_SP | NETIF_MSG_IFUP,
5293 "got FUNC_START ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005294 if (f_obj->complete_cmd(bp, f_obj, BNX2X_F_CMD_START))
5295 break;
5296
5297 goto next_spqe;
5298
5299 case EVENT_RING_OPCODE_FUNCTION_STOP:
Merav Sicron51c1a582012-03-18 10:33:38 +00005300 DP(BNX2X_MSG_SP | NETIF_MSG_IFUP,
5301 "got FUNC_STOP ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005302 if (f_obj->complete_cmd(bp, f_obj, BNX2X_F_CMD_STOP))
5303 break;
5304
5305 goto next_spqe;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005306 }
5307
5308 switch (opcode | bp->state) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005309 case (EVENT_RING_OPCODE_RSS_UPDATE_RULES |
5310 BNX2X_STATE_OPEN):
5311 case (EVENT_RING_OPCODE_RSS_UPDATE_RULES |
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005312 BNX2X_STATE_OPENING_WAIT4_PORT):
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005313 cid = elem->message.data.eth_event.echo &
5314 BNX2X_SWCID_MASK;
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005315 DP(BNX2X_MSG_SP, "got RSS_UPDATE ramrod. CID %d\n",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005316 cid);
5317 rss_raw->clear_pending(rss_raw);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005318 break;
5319
5320 case (EVENT_RING_OPCODE_SET_MAC | BNX2X_STATE_OPEN):
5321 case (EVENT_RING_OPCODE_SET_MAC | BNX2X_STATE_DIAG):
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005322 case (EVENT_RING_OPCODE_SET_MAC |
5323 BNX2X_STATE_CLOSING_WAIT4_HALT):
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005324 case (EVENT_RING_OPCODE_CLASSIFICATION_RULES |
5325 BNX2X_STATE_OPEN):
5326 case (EVENT_RING_OPCODE_CLASSIFICATION_RULES |
5327 BNX2X_STATE_DIAG):
5328 case (EVENT_RING_OPCODE_CLASSIFICATION_RULES |
5329 BNX2X_STATE_CLOSING_WAIT4_HALT):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005330 DP(BNX2X_MSG_SP, "got (un)set mac ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005331 bnx2x_handle_classification_eqe(bp, elem);
5332 break;
5333
5334 case (EVENT_RING_OPCODE_MULTICAST_RULES |
5335 BNX2X_STATE_OPEN):
5336 case (EVENT_RING_OPCODE_MULTICAST_RULES |
5337 BNX2X_STATE_DIAG):
5338 case (EVENT_RING_OPCODE_MULTICAST_RULES |
5339 BNX2X_STATE_CLOSING_WAIT4_HALT):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005340 DP(BNX2X_MSG_SP, "got mcast ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005341 bnx2x_handle_mcast_eqe(bp);
5342 break;
5343
5344 case (EVENT_RING_OPCODE_FILTERS_RULES |
5345 BNX2X_STATE_OPEN):
5346 case (EVENT_RING_OPCODE_FILTERS_RULES |
5347 BNX2X_STATE_DIAG):
5348 case (EVENT_RING_OPCODE_FILTERS_RULES |
5349 BNX2X_STATE_CLOSING_WAIT4_HALT):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005350 DP(BNX2X_MSG_SP, "got rx_mode ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005351 bnx2x_handle_rx_mode_eqe(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005352 break;
5353 default:
5354 /* unknown event log error and continue */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005355 BNX2X_ERR("Unknown EQ event %d, bp->state 0x%x\n",
5356 elem->message.opcode, bp->state);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005357 }
5358next_spqe:
5359 spqe_cnt++;
5360 } /* for */
5361
Dmitry Kravkov8fe23fb2010-10-06 03:27:41 +00005362 smp_mb__before_atomic_inc();
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08005363 atomic_add(spqe_cnt, &bp->eq_spq_left);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005364
5365 bp->eq_cons = sw_cons;
5366 bp->eq_prod = sw_prod;
5367 /* Make sure that above mem writes were issued towards the memory */
5368 smp_wmb();
5369
5370 /* update producer */
5371 bnx2x_update_eq_prod(bp, bp->eq_prod);
5372}
5373
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005374static void bnx2x_sp_task(struct work_struct *work)
5375{
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08005376 struct bnx2x *bp = container_of(work, struct bnx2x, sp_task.work);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005377
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005378 DP(BNX2X_MSG_SP, "sp task invoked\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005379
Yuval Mintz16a5fd92013-06-02 00:06:18 +00005380 /* make sure the atomic interrupt_occurred has been written */
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005381 smp_rmb();
5382 if (atomic_read(&bp->interrupt_occurred)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005383
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005384 /* what work needs to be performed? */
5385 u16 status = bnx2x_update_dsb_idx(bp);
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00005386
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005387 DP(BNX2X_MSG_SP, "status %x\n", status);
5388 DP(BNX2X_MSG_SP, "setting interrupt_occurred to 0\n");
5389 atomic_set(&bp->interrupt_occurred, 0);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005390
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005391 /* HW attentions */
5392 if (status & BNX2X_DEF_SB_ATT_IDX) {
5393 bnx2x_attn_int(bp);
5394 status &= ~BNX2X_DEF_SB_ATT_IDX;
Vladislav Zolotarov019dbb42011-07-19 01:43:25 +00005395 }
Merav Sicron55c11942012-11-07 00:45:48 +00005396
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005397 /* SP events: STAT_QUERY and others */
5398 if (status & BNX2X_DEF_SB_IDX) {
5399 struct bnx2x_fastpath *fp = bnx2x_fcoe_fp(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005400
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005401 if (FCOE_INIT(bp) &&
5402 (bnx2x_has_rx_work(fp) || bnx2x_has_tx_work(fp))) {
5403 /* Prevent local bottom-halves from running as
5404 * we are going to change the local NAPI list.
5405 */
5406 local_bh_disable();
5407 napi_schedule(&bnx2x_fcoe(bp, napi));
5408 local_bh_enable();
5409 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005410
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005411 /* Handle EQ completions */
5412 bnx2x_eq_int(bp);
5413 bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID,
5414 le16_to_cpu(bp->def_idx), IGU_INT_NOP, 1);
5415
5416 status &= ~BNX2X_DEF_SB_IDX;
5417 }
5418
5419 /* if status is non zero then perhaps something went wrong */
5420 if (unlikely(status))
5421 DP(BNX2X_MSG_SP,
5422 "got an unknown interrupt! (status 0x%x)\n", status);
5423
5424 /* ack status block only if something was actually handled */
5425 bnx2x_ack_sb(bp, bp->igu_dsb_id, ATTENTION_ID,
5426 le16_to_cpu(bp->def_att_idx), IGU_INT_ENABLE, 1);
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00005427 }
5428
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005429 /* must be called after the EQ processing (since eq leads to sriov
5430 * ramrod completion flows).
5431 * This flow may have been scheduled by the arrival of a ramrod
5432 * completion, or by the sriov code rescheduling itself.
5433 */
5434 bnx2x_iov_sp_task(bp);
Barak Witkowskia3348722012-04-23 03:04:46 +00005435
5436 /* afex - poll to check if VIFSET_ACK should be sent to MFW */
5437 if (test_and_clear_bit(BNX2X_AFEX_PENDING_VIFSET_MCP_ACK,
5438 &bp->sp_state)) {
5439 bnx2x_link_report(bp);
5440 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_VIFSET_ACK, 0);
5441 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005442}
5443
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00005444irqreturn_t bnx2x_msix_sp_int(int irq, void *dev_instance)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005445{
5446 struct net_device *dev = dev_instance;
5447 struct bnx2x *bp = netdev_priv(dev);
5448
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005449 bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID, 0,
5450 IGU_INT_DISABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005451
5452#ifdef BNX2X_STOP_ON_ERROR
5453 if (unlikely(bp->panic))
5454 return IRQ_HANDLED;
5455#endif
5456
Merav Sicron55c11942012-11-07 00:45:48 +00005457 if (CNIC_LOADED(bp)) {
Michael Chan993ac7b2009-10-10 13:46:56 +00005458 struct cnic_ops *c_ops;
5459
5460 rcu_read_lock();
5461 c_ops = rcu_dereference(bp->cnic_ops);
5462 if (c_ops)
5463 c_ops->cnic_handler(bp->cnic_data, NULL);
5464 rcu_read_unlock();
5465 }
Merav Sicron55c11942012-11-07 00:45:48 +00005466
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005467 /* schedule sp task to perform default status block work, ack
5468 * attentions and enable interrupts.
5469 */
5470 bnx2x_schedule_sp_task(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005471
5472 return IRQ_HANDLED;
5473}
5474
5475/* end of slow path */
5476
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005477void bnx2x_drv_pulse(struct bnx2x *bp)
5478{
5479 SHMEM_WR(bp, func_mb[BP_FW_MB_IDX(bp)].drv_pulse_mb,
5480 bp->fw_drv_pulse_wr_seq);
5481}
5482
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005483static void bnx2x_timer(unsigned long data)
5484{
5485 struct bnx2x *bp = (struct bnx2x *) data;
5486
5487 if (!netif_running(bp->dev))
5488 return;
5489
Ariel Elior67c431a2013-01-01 05:22:36 +00005490 if (IS_PF(bp) &&
5491 !BP_NOMCP(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005492 int mb_idx = BP_FW_MB_IDX(bp);
Eilon Greenstein4c868662013-09-23 10:12:50 +03005493 u16 drv_pulse;
5494 u16 mcp_pulse;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005495
5496 ++bp->fw_drv_pulse_wr_seq;
5497 bp->fw_drv_pulse_wr_seq &= DRV_PULSE_SEQ_MASK;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005498 drv_pulse = bp->fw_drv_pulse_wr_seq;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005499 bnx2x_drv_pulse(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005500
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005501 mcp_pulse = (SHMEM_RD(bp, func_mb[mb_idx].mcp_pulse_mb) &
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005502 MCP_PULSE_SEQ_MASK);
5503 /* The delta between driver pulse and mcp response
Eilon Greenstein4c868662013-09-23 10:12:50 +03005504 * should not get too big. If the MFW is more than 5 pulses
5505 * behind, we should worry about it enough to generate an error
5506 * log.
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005507 */
Eilon Greenstein4c868662013-09-23 10:12:50 +03005508 if (((drv_pulse - mcp_pulse) & MCP_PULSE_SEQ_MASK) > 5)
5509 BNX2X_ERR("MFW seems hanged: drv_pulse (0x%x) != mcp_pulse (0x%x)\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005510 drv_pulse, mcp_pulse);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005511 }
5512
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07005513 if (bp->state == BNX2X_STATE_OPEN)
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07005514 bnx2x_stats_handle(bp, STATS_EVENT_UPDATE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005515
Ariel Eliorabc5a022013-01-01 05:22:43 +00005516 /* sample pf vf bulletin board for new posts from pf */
Yuval Mintz371734882013-06-24 11:04:10 +03005517 if (IS_VF(bp))
5518 bnx2x_timer_sriov(bp);
Ariel Elior78c3bcc2013-06-20 17:39:08 +03005519
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005520 mod_timer(&bp->timer, jiffies + bp->current_interval);
5521}
5522
5523/* end of Statistics */
5524
5525/* nic init */
5526
5527/*
5528 * nic init service functions
5529 */
5530
Eric Dumazet1191cb82012-04-27 21:39:21 +00005531static void bnx2x_fill(struct bnx2x *bp, u32 addr, int fill, u32 len)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005532{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005533 u32 i;
5534 if (!(len%4) && !(addr%4))
5535 for (i = 0; i < len; i += 4)
5536 REG_WR(bp, addr + i, fill);
5537 else
5538 for (i = 0; i < len; i++)
5539 REG_WR8(bp, addr + i, fill);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005540}
5541
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005542/* helper: writes FP SP data to FW - data_size in dwords */
Eric Dumazet1191cb82012-04-27 21:39:21 +00005543static void bnx2x_wr_fp_sb_data(struct bnx2x *bp,
5544 int fw_sb_id,
5545 u32 *sb_data_p,
5546 u32 data_size)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005547{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005548 int index;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005549 for (index = 0; index < data_size; index++)
5550 REG_WR(bp, BAR_CSTRORM_INTMEM +
5551 CSTORM_STATUS_BLOCK_DATA_OFFSET(fw_sb_id) +
5552 sizeof(u32)*index,
5553 *(sb_data_p + index));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005554}
5555
Eric Dumazet1191cb82012-04-27 21:39:21 +00005556static void bnx2x_zero_fp_sb(struct bnx2x *bp, int fw_sb_id)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005557{
5558 u32 *sb_data_p;
5559 u32 data_size = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005560 struct hc_status_block_data_e2 sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005561 struct hc_status_block_data_e1x sb_data_e1x;
5562
5563 /* disable the function first */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005564 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005565 memset(&sb_data_e2, 0, sizeof(struct hc_status_block_data_e2));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005566 sb_data_e2.common.state = SB_DISABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005567 sb_data_e2.common.p_func.vf_valid = false;
5568 sb_data_p = (u32 *)&sb_data_e2;
5569 data_size = sizeof(struct hc_status_block_data_e2)/sizeof(u32);
5570 } else {
5571 memset(&sb_data_e1x, 0,
5572 sizeof(struct hc_status_block_data_e1x));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005573 sb_data_e1x.common.state = SB_DISABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005574 sb_data_e1x.common.p_func.vf_valid = false;
5575 sb_data_p = (u32 *)&sb_data_e1x;
5576 data_size = sizeof(struct hc_status_block_data_e1x)/sizeof(u32);
5577 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005578 bnx2x_wr_fp_sb_data(bp, fw_sb_id, sb_data_p, data_size);
5579
5580 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
5581 CSTORM_STATUS_BLOCK_OFFSET(fw_sb_id), 0,
5582 CSTORM_STATUS_BLOCK_SIZE);
5583 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
5584 CSTORM_SYNC_BLOCK_OFFSET(fw_sb_id), 0,
5585 CSTORM_SYNC_BLOCK_SIZE);
5586}
5587
5588/* helper: writes SP SB data to FW */
Eric Dumazet1191cb82012-04-27 21:39:21 +00005589static void bnx2x_wr_sp_sb_data(struct bnx2x *bp,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005590 struct hc_sp_status_block_data *sp_sb_data)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005591{
5592 int func = BP_FUNC(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005593 int i;
5594 for (i = 0; i < sizeof(struct hc_sp_status_block_data)/sizeof(u32); i++)
5595 REG_WR(bp, BAR_CSTRORM_INTMEM +
5596 CSTORM_SP_STATUS_BLOCK_DATA_OFFSET(func) +
5597 i*sizeof(u32),
5598 *((u32 *)sp_sb_data + i));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005599}
5600
Eric Dumazet1191cb82012-04-27 21:39:21 +00005601static void bnx2x_zero_sp_sb(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005602{
5603 int func = BP_FUNC(bp);
5604 struct hc_sp_status_block_data sp_sb_data;
5605 memset(&sp_sb_data, 0, sizeof(struct hc_sp_status_block_data));
5606
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005607 sp_sb_data.state = SB_DISABLED;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005608 sp_sb_data.p_func.vf_valid = false;
5609
5610 bnx2x_wr_sp_sb_data(bp, &sp_sb_data);
5611
5612 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
5613 CSTORM_SP_STATUS_BLOCK_OFFSET(func), 0,
5614 CSTORM_SP_STATUS_BLOCK_SIZE);
5615 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
5616 CSTORM_SP_SYNC_BLOCK_OFFSET(func), 0,
5617 CSTORM_SP_SYNC_BLOCK_SIZE);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005618}
5619
Eric Dumazet1191cb82012-04-27 21:39:21 +00005620static void bnx2x_setup_ndsb_state_machine(struct hc_status_block_sm *hc_sm,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005621 int igu_sb_id, int igu_seg_id)
5622{
5623 hc_sm->igu_sb_id = igu_sb_id;
5624 hc_sm->igu_seg_id = igu_seg_id;
5625 hc_sm->timer_value = 0xFF;
5626 hc_sm->time_to_expire = 0xFFFFFFFF;
5627}
5628
David S. Miller8decf862011-09-22 03:23:13 -04005629/* allocates state machine ids. */
Eric Dumazet1191cb82012-04-27 21:39:21 +00005630static void bnx2x_map_sb_state_machines(struct hc_index_data *index_data)
David S. Miller8decf862011-09-22 03:23:13 -04005631{
5632 /* zero out state machine indices */
5633 /* rx indices */
5634 index_data[HC_INDEX_ETH_RX_CQ_CONS].flags &= ~HC_INDEX_DATA_SM_ID;
5635
5636 /* tx indices */
5637 index_data[HC_INDEX_OOO_TX_CQ_CONS].flags &= ~HC_INDEX_DATA_SM_ID;
5638 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS0].flags &= ~HC_INDEX_DATA_SM_ID;
5639 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS1].flags &= ~HC_INDEX_DATA_SM_ID;
5640 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS2].flags &= ~HC_INDEX_DATA_SM_ID;
5641
5642 /* map indices */
5643 /* rx indices */
5644 index_data[HC_INDEX_ETH_RX_CQ_CONS].flags |=
5645 SM_RX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5646
5647 /* tx indices */
5648 index_data[HC_INDEX_OOO_TX_CQ_CONS].flags |=
5649 SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5650 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS0].flags |=
5651 SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5652 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS1].flags |=
5653 SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5654 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS2].flags |=
5655 SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5656}
5657
Ariel Eliorb93288d2013-01-01 05:22:35 +00005658void bnx2x_init_sb(struct bnx2x *bp, dma_addr_t mapping, int vfid,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005659 u8 vf_valid, int fw_sb_id, int igu_sb_id)
5660{
5661 int igu_seg_id;
5662
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005663 struct hc_status_block_data_e2 sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005664 struct hc_status_block_data_e1x sb_data_e1x;
5665 struct hc_status_block_sm *hc_sm_p;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005666 int data_size;
5667 u32 *sb_data_p;
5668
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005669 if (CHIP_INT_MODE_IS_BC(bp))
5670 igu_seg_id = HC_SEG_ACCESS_NORM;
5671 else
5672 igu_seg_id = IGU_SEG_ACCESS_NORM;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005673
5674 bnx2x_zero_fp_sb(bp, fw_sb_id);
5675
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005676 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005677 memset(&sb_data_e2, 0, sizeof(struct hc_status_block_data_e2));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005678 sb_data_e2.common.state = SB_ENABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005679 sb_data_e2.common.p_func.pf_id = BP_FUNC(bp);
5680 sb_data_e2.common.p_func.vf_id = vfid;
5681 sb_data_e2.common.p_func.vf_valid = vf_valid;
5682 sb_data_e2.common.p_func.vnic_id = BP_VN(bp);
5683 sb_data_e2.common.same_igu_sb_1b = true;
5684 sb_data_e2.common.host_sb_addr.hi = U64_HI(mapping);
5685 sb_data_e2.common.host_sb_addr.lo = U64_LO(mapping);
5686 hc_sm_p = sb_data_e2.common.state_machine;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005687 sb_data_p = (u32 *)&sb_data_e2;
5688 data_size = sizeof(struct hc_status_block_data_e2)/sizeof(u32);
David S. Miller8decf862011-09-22 03:23:13 -04005689 bnx2x_map_sb_state_machines(sb_data_e2.index_data);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005690 } else {
5691 memset(&sb_data_e1x, 0,
5692 sizeof(struct hc_status_block_data_e1x));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005693 sb_data_e1x.common.state = SB_ENABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005694 sb_data_e1x.common.p_func.pf_id = BP_FUNC(bp);
5695 sb_data_e1x.common.p_func.vf_id = 0xff;
5696 sb_data_e1x.common.p_func.vf_valid = false;
5697 sb_data_e1x.common.p_func.vnic_id = BP_VN(bp);
5698 sb_data_e1x.common.same_igu_sb_1b = true;
5699 sb_data_e1x.common.host_sb_addr.hi = U64_HI(mapping);
5700 sb_data_e1x.common.host_sb_addr.lo = U64_LO(mapping);
5701 hc_sm_p = sb_data_e1x.common.state_machine;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005702 sb_data_p = (u32 *)&sb_data_e1x;
5703 data_size = sizeof(struct hc_status_block_data_e1x)/sizeof(u32);
David S. Miller8decf862011-09-22 03:23:13 -04005704 bnx2x_map_sb_state_machines(sb_data_e1x.index_data);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005705 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005706
5707 bnx2x_setup_ndsb_state_machine(&hc_sm_p[SM_RX_ID],
5708 igu_sb_id, igu_seg_id);
5709 bnx2x_setup_ndsb_state_machine(&hc_sm_p[SM_TX_ID],
5710 igu_sb_id, igu_seg_id);
5711
Merav Sicron51c1a582012-03-18 10:33:38 +00005712 DP(NETIF_MSG_IFUP, "Init FW SB %d\n", fw_sb_id);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005713
Yuval Mintz86564c32013-01-23 03:21:50 +00005714 /* write indices to HW - PCI guarantees endianity of regpairs */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005715 bnx2x_wr_fp_sb_data(bp, fw_sb_id, sb_data_p, data_size);
5716}
5717
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005718static void bnx2x_update_coalesce_sb(struct bnx2x *bp, u8 fw_sb_id,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005719 u16 tx_usec, u16 rx_usec)
5720{
Ariel Elior6383c0b2011-07-14 08:31:57 +00005721 bnx2x_update_coalesce_sb_index(bp, fw_sb_id, HC_INDEX_ETH_RX_CQ_CONS,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005722 false, rx_usec);
Ariel Elior6383c0b2011-07-14 08:31:57 +00005723 bnx2x_update_coalesce_sb_index(bp, fw_sb_id,
5724 HC_INDEX_ETH_TX_CQ_CONS_COS0, false,
5725 tx_usec);
5726 bnx2x_update_coalesce_sb_index(bp, fw_sb_id,
5727 HC_INDEX_ETH_TX_CQ_CONS_COS1, false,
5728 tx_usec);
5729 bnx2x_update_coalesce_sb_index(bp, fw_sb_id,
5730 HC_INDEX_ETH_TX_CQ_CONS_COS2, false,
5731 tx_usec);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005732}
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005733
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005734static void bnx2x_init_def_sb(struct bnx2x *bp)
5735{
5736 struct host_sp_status_block *def_sb = bp->def_status_blk;
5737 dma_addr_t mapping = bp->def_status_blk_mapping;
5738 int igu_sp_sb_index;
5739 int igu_seg_id;
5740 int port = BP_PORT(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005741 int func = BP_FUNC(bp);
David S. Miller88c51002011-10-07 13:38:43 -04005742 int reg_offset, reg_offset_en5;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005743 u64 section;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005744 int index;
5745 struct hc_sp_status_block_data sp_sb_data;
5746 memset(&sp_sb_data, 0, sizeof(struct hc_sp_status_block_data));
5747
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005748 if (CHIP_INT_MODE_IS_BC(bp)) {
5749 igu_sp_sb_index = DEF_SB_IGU_ID;
5750 igu_seg_id = HC_SEG_ACCESS_DEF;
5751 } else {
5752 igu_sp_sb_index = bp->igu_dsb_id;
5753 igu_seg_id = IGU_SEG_ACCESS_DEF;
5754 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005755
5756 /* ATTN */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005757 section = ((u64)mapping) + offsetof(struct host_sp_status_block,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005758 atten_status_block);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005759 def_sb->atten_status_block.status_block_id = igu_sp_sb_index;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005760
Eliezer Tamir49d66772008-02-28 11:53:13 -08005761 bp->attn_state = 0;
5762
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005763 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
5764 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
David S. Miller88c51002011-10-07 13:38:43 -04005765 reg_offset_en5 = (port ? MISC_REG_AEU_ENABLE5_FUNC_1_OUT_0 :
5766 MISC_REG_AEU_ENABLE5_FUNC_0_OUT_0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005767 for (index = 0; index < MAX_DYNAMIC_ATTN_GRPS; index++) {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005768 int sindex;
5769 /* take care of sig[0]..sig[4] */
5770 for (sindex = 0; sindex < 4; sindex++)
5771 bp->attn_group[index].sig[sindex] =
5772 REG_RD(bp, reg_offset + sindex*0x4 + 0x10*index);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005773
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005774 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005775 /*
5776 * enable5 is separate from the rest of the registers,
5777 * and therefore the address skip is 4
5778 * and not 16 between the different groups
5779 */
5780 bp->attn_group[index].sig[4] = REG_RD(bp,
David S. Miller88c51002011-10-07 13:38:43 -04005781 reg_offset_en5 + 0x4*index);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005782 else
5783 bp->attn_group[index].sig[4] = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005784 }
5785
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005786 if (bp->common.int_block == INT_BLOCK_HC) {
5787 reg_offset = (port ? HC_REG_ATTN_MSG1_ADDR_L :
5788 HC_REG_ATTN_MSG0_ADDR_L);
5789
5790 REG_WR(bp, reg_offset, U64_LO(section));
5791 REG_WR(bp, reg_offset + 4, U64_HI(section));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005792 } else if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005793 REG_WR(bp, IGU_REG_ATTN_MSG_ADDR_L, U64_LO(section));
5794 REG_WR(bp, IGU_REG_ATTN_MSG_ADDR_H, U64_HI(section));
5795 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005796
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005797 section = ((u64)mapping) + offsetof(struct host_sp_status_block,
5798 sp_sb);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005799
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005800 bnx2x_zero_sp_sb(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005801
Yuval Mintz86564c32013-01-23 03:21:50 +00005802 /* PCI guarantees endianity of regpairs */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005803 sp_sb_data.state = SB_ENABLED;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005804 sp_sb_data.host_sb_addr.lo = U64_LO(section);
5805 sp_sb_data.host_sb_addr.hi = U64_HI(section);
5806 sp_sb_data.igu_sb_id = igu_sp_sb_index;
5807 sp_sb_data.igu_seg_id = igu_seg_id;
5808 sp_sb_data.p_func.pf_id = func;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005809 sp_sb_data.p_func.vnic_id = BP_VN(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005810 sp_sb_data.p_func.vf_id = 0xff;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005811
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005812 bnx2x_wr_sp_sb_data(bp, &sp_sb_data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005813
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005814 bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID, 0, IGU_INT_ENABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005815}
5816
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00005817void bnx2x_update_coalesce(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005818{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005819 int i;
5820
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00005821 for_each_eth_queue(bp, i)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005822 bnx2x_update_coalesce_sb(bp, bp->fp[i].fw_sb_id,
Ariel Elior423cfa7e2011-03-14 13:43:22 -07005823 bp->tx_ticks, bp->rx_ticks);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005824}
5825
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005826static void bnx2x_init_sp_ring(struct bnx2x *bp)
5827{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005828 spin_lock_init(&bp->spq_lock);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08005829 atomic_set(&bp->cq_spq_left, MAX_SPQ_PENDING);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005830
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005831 bp->spq_prod_idx = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005832 bp->dsb_sp_prod = BNX2X_SP_DSB_INDEX;
5833 bp->spq_prod_bd = bp->spq;
5834 bp->spq_last_bd = bp->spq_prod_bd + MAX_SP_DESC_CNT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005835}
5836
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005837static void bnx2x_init_eq_ring(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005838{
5839 int i;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005840 for (i = 1; i <= NUM_EQ_PAGES; i++) {
5841 union event_ring_elem *elem =
5842 &bp->eq_ring[EQ_DESC_CNT_PAGE * i - 1];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005843
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005844 elem->next_page.addr.hi =
5845 cpu_to_le32(U64_HI(bp->eq_mapping +
5846 BCM_PAGE_SIZE * (i % NUM_EQ_PAGES)));
5847 elem->next_page.addr.lo =
5848 cpu_to_le32(U64_LO(bp->eq_mapping +
5849 BCM_PAGE_SIZE*(i % NUM_EQ_PAGES)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005850 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005851 bp->eq_cons = 0;
5852 bp->eq_prod = NUM_EQ_DESC;
5853 bp->eq_cons_sb = BNX2X_EQ_INDEX;
Yuval Mintz16a5fd92013-06-02 00:06:18 +00005854 /* we want a warning message before it gets wrought... */
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08005855 atomic_set(&bp->eq_spq_left,
5856 min_t(int, MAX_SP_DESC_CNT - MAX_SPQ_PENDING, NUM_EQ_DESC) - 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005857}
5858
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005859/* called with netif_addr_lock_bh() */
Yuval Mintz924d75a2013-01-23 03:21:44 +00005860int bnx2x_set_q_rx_mode(struct bnx2x *bp, u8 cl_id,
5861 unsigned long rx_mode_flags,
5862 unsigned long rx_accept_flags,
5863 unsigned long tx_accept_flags,
5864 unsigned long ramrod_flags)
Tom Herbertab532cf2011-02-16 10:27:02 +00005865{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005866 struct bnx2x_rx_mode_ramrod_params ramrod_param;
5867 int rc;
Tom Herbertab532cf2011-02-16 10:27:02 +00005868
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005869 memset(&ramrod_param, 0, sizeof(ramrod_param));
Tom Herbertab532cf2011-02-16 10:27:02 +00005870
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005871 /* Prepare ramrod parameters */
5872 ramrod_param.cid = 0;
5873 ramrod_param.cl_id = cl_id;
5874 ramrod_param.rx_mode_obj = &bp->rx_mode_obj;
5875 ramrod_param.func_id = BP_FUNC(bp);
5876
5877 ramrod_param.pstate = &bp->sp_state;
5878 ramrod_param.state = BNX2X_FILTER_RX_MODE_PENDING;
5879
5880 ramrod_param.rdata = bnx2x_sp(bp, rx_mode_rdata);
5881 ramrod_param.rdata_mapping = bnx2x_sp_mapping(bp, rx_mode_rdata);
5882
5883 set_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state);
5884
5885 ramrod_param.ramrod_flags = ramrod_flags;
5886 ramrod_param.rx_mode_flags = rx_mode_flags;
5887
5888 ramrod_param.rx_accept_flags = rx_accept_flags;
5889 ramrod_param.tx_accept_flags = tx_accept_flags;
5890
5891 rc = bnx2x_config_rx_mode(bp, &ramrod_param);
5892 if (rc < 0) {
5893 BNX2X_ERR("Set rx_mode %d failed\n", bp->rx_mode);
Yuval Mintz924d75a2013-01-23 03:21:44 +00005894 return rc;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005895 }
Yuval Mintz924d75a2013-01-23 03:21:44 +00005896
5897 return 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005898}
5899
Yuval Mintz86564c32013-01-23 03:21:50 +00005900static int bnx2x_fill_accept_flags(struct bnx2x *bp, u32 rx_mode,
5901 unsigned long *rx_accept_flags,
5902 unsigned long *tx_accept_flags)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005903{
Yuval Mintz924d75a2013-01-23 03:21:44 +00005904 /* Clear the flags first */
5905 *rx_accept_flags = 0;
5906 *tx_accept_flags = 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005907
Yuval Mintz924d75a2013-01-23 03:21:44 +00005908 switch (rx_mode) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005909 case BNX2X_RX_MODE_NONE:
5910 /*
5911 * 'drop all' supersedes any accept flags that may have been
5912 * passed to the function.
5913 */
5914 break;
5915 case BNX2X_RX_MODE_NORMAL:
Yuval Mintz924d75a2013-01-23 03:21:44 +00005916 __set_bit(BNX2X_ACCEPT_UNICAST, rx_accept_flags);
5917 __set_bit(BNX2X_ACCEPT_MULTICAST, rx_accept_flags);
5918 __set_bit(BNX2X_ACCEPT_BROADCAST, rx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005919
5920 /* internal switching mode */
Yuval Mintz924d75a2013-01-23 03:21:44 +00005921 __set_bit(BNX2X_ACCEPT_UNICAST, tx_accept_flags);
5922 __set_bit(BNX2X_ACCEPT_MULTICAST, tx_accept_flags);
5923 __set_bit(BNX2X_ACCEPT_BROADCAST, tx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005924
5925 break;
5926 case BNX2X_RX_MODE_ALLMULTI:
Yuval Mintz924d75a2013-01-23 03:21:44 +00005927 __set_bit(BNX2X_ACCEPT_UNICAST, rx_accept_flags);
5928 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, rx_accept_flags);
5929 __set_bit(BNX2X_ACCEPT_BROADCAST, rx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005930
5931 /* internal switching mode */
Yuval Mintz924d75a2013-01-23 03:21:44 +00005932 __set_bit(BNX2X_ACCEPT_UNICAST, tx_accept_flags);
5933 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, tx_accept_flags);
5934 __set_bit(BNX2X_ACCEPT_BROADCAST, tx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005935
5936 break;
5937 case BNX2X_RX_MODE_PROMISC:
Yuval Mintz16a5fd92013-06-02 00:06:18 +00005938 /* According to definition of SI mode, iface in promisc mode
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005939 * should receive matched and unmatched (in resolution of port)
5940 * unicast packets.
5941 */
Yuval Mintz924d75a2013-01-23 03:21:44 +00005942 __set_bit(BNX2X_ACCEPT_UNMATCHED, rx_accept_flags);
5943 __set_bit(BNX2X_ACCEPT_UNICAST, rx_accept_flags);
5944 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, rx_accept_flags);
5945 __set_bit(BNX2X_ACCEPT_BROADCAST, rx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005946
5947 /* internal switching mode */
Yuval Mintz924d75a2013-01-23 03:21:44 +00005948 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, tx_accept_flags);
5949 __set_bit(BNX2X_ACCEPT_BROADCAST, tx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005950
5951 if (IS_MF_SI(bp))
Yuval Mintz924d75a2013-01-23 03:21:44 +00005952 __set_bit(BNX2X_ACCEPT_ALL_UNICAST, tx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005953 else
Yuval Mintz924d75a2013-01-23 03:21:44 +00005954 __set_bit(BNX2X_ACCEPT_UNICAST, tx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005955
5956 break;
5957 default:
Yuval Mintz924d75a2013-01-23 03:21:44 +00005958 BNX2X_ERR("Unknown rx_mode: %d\n", rx_mode);
5959 return -EINVAL;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005960 }
5961
Yuval Mintz924d75a2013-01-23 03:21:44 +00005962 /* Set ACCEPT_ANY_VLAN as we do not enable filtering by VLAN */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005963 if (bp->rx_mode != BNX2X_RX_MODE_NONE) {
Yuval Mintz924d75a2013-01-23 03:21:44 +00005964 __set_bit(BNX2X_ACCEPT_ANY_VLAN, rx_accept_flags);
5965 __set_bit(BNX2X_ACCEPT_ANY_VLAN, tx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005966 }
5967
Yuval Mintz924d75a2013-01-23 03:21:44 +00005968 return 0;
5969}
5970
5971/* called with netif_addr_lock_bh() */
5972int bnx2x_set_storm_rx_mode(struct bnx2x *bp)
5973{
5974 unsigned long rx_mode_flags = 0, ramrod_flags = 0;
5975 unsigned long rx_accept_flags = 0, tx_accept_flags = 0;
5976 int rc;
5977
5978 if (!NO_FCOE(bp))
5979 /* Configure rx_mode of FCoE Queue */
5980 __set_bit(BNX2X_RX_MODE_FCOE_ETH, &rx_mode_flags);
5981
5982 rc = bnx2x_fill_accept_flags(bp, bp->rx_mode, &rx_accept_flags,
5983 &tx_accept_flags);
5984 if (rc)
5985 return rc;
5986
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005987 __set_bit(RAMROD_RX, &ramrod_flags);
5988 __set_bit(RAMROD_TX, &ramrod_flags);
5989
Yuval Mintz924d75a2013-01-23 03:21:44 +00005990 return bnx2x_set_q_rx_mode(bp, bp->fp->cl_id, rx_mode_flags,
5991 rx_accept_flags, tx_accept_flags,
5992 ramrod_flags);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005993}
5994
Eilon Greenstein471de712008-08-13 15:49:35 -07005995static void bnx2x_init_internal_common(struct bnx2x *bp)
5996{
5997 int i;
5998
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08005999 if (IS_MF_SI(bp))
6000 /*
6001 * In switch independent mode, the TSTORM needs to accept
6002 * packets that failed classification, since approximate match
6003 * mac addresses aren't written to NIG LLH
6004 */
6005 REG_WR8(bp, BAR_TSTRORM_INTMEM +
6006 TSTORM_ACCEPT_CLASSIFY_FAILED_OFFSET, 2);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006007 else if (!CHIP_IS_E1(bp)) /* 57710 doesn't support MF */
6008 REG_WR8(bp, BAR_TSTRORM_INTMEM +
6009 TSTORM_ACCEPT_CLASSIFY_FAILED_OFFSET, 0);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08006010
Eilon Greenstein471de712008-08-13 15:49:35 -07006011 /* Zero this manually as its initialization is
6012 currently missing in the initTool */
6013 for (i = 0; i < (USTORM_AGG_DATA_SIZE >> 2); i++)
6014 REG_WR(bp, BAR_USTRORM_INTMEM +
6015 USTORM_AGG_DATA_OFFSET + i * 4, 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006016 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006017 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_IGU_MODE_OFFSET,
6018 CHIP_INT_MODE_IS_BC(bp) ?
6019 HC_IGU_BC_MODE : HC_IGU_NBC_MODE);
6020 }
Eilon Greenstein471de712008-08-13 15:49:35 -07006021}
6022
Eilon Greenstein471de712008-08-13 15:49:35 -07006023static void bnx2x_init_internal(struct bnx2x *bp, u32 load_code)
6024{
6025 switch (load_code) {
6026 case FW_MSG_CODE_DRV_LOAD_COMMON:
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006027 case FW_MSG_CODE_DRV_LOAD_COMMON_CHIP:
Eilon Greenstein471de712008-08-13 15:49:35 -07006028 bnx2x_init_internal_common(bp);
6029 /* no break */
6030
6031 case FW_MSG_CODE_DRV_LOAD_PORT:
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006032 /* nothing to do */
Eilon Greenstein471de712008-08-13 15:49:35 -07006033 /* no break */
6034
6035 case FW_MSG_CODE_DRV_LOAD_FUNCTION:
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006036 /* internal memory per function is
6037 initialized inside bnx2x_pf_init */
Eilon Greenstein471de712008-08-13 15:49:35 -07006038 break;
6039
6040 default:
6041 BNX2X_ERR("Unknown load_code (0x%x) from MCP\n", load_code);
6042 break;
6043 }
6044}
6045
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006046static inline u8 bnx2x_fp_igu_sb_id(struct bnx2x_fastpath *fp)
6047{
Merav Sicron55c11942012-11-07 00:45:48 +00006048 return fp->bp->igu_base_sb + fp->index + CNIC_SUPPORT(fp->bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006049}
6050
6051static inline u8 bnx2x_fp_fw_sb_id(struct bnx2x_fastpath *fp)
6052{
Merav Sicron55c11942012-11-07 00:45:48 +00006053 return fp->bp->base_fw_ndsb + fp->index + CNIC_SUPPORT(fp->bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006054}
6055
Eric Dumazet1191cb82012-04-27 21:39:21 +00006056static u8 bnx2x_fp_cl_id(struct bnx2x_fastpath *fp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006057{
6058 if (CHIP_IS_E1x(fp->bp))
6059 return BP_L_ID(fp->bp) + fp->index;
6060 else /* We want Client ID to be the same as IGU SB ID for 57712 */
6061 return bnx2x_fp_igu_sb_id(fp);
6062}
6063
Ariel Elior6383c0b2011-07-14 08:31:57 +00006064static void bnx2x_init_eth_fp(struct bnx2x *bp, int fp_idx)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006065{
6066 struct bnx2x_fastpath *fp = &bp->fp[fp_idx];
Ariel Elior6383c0b2011-07-14 08:31:57 +00006067 u8 cos;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006068 unsigned long q_type = 0;
Ariel Elior6383c0b2011-07-14 08:31:57 +00006069 u32 cids[BNX2X_MULTI_TX_COS] = { 0 };
Dmitry Kravkovf233caf2011-11-13 04:34:22 +00006070 fp->rx_queue = fp_idx;
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00006071 fp->cid = fp_idx;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006072 fp->cl_id = bnx2x_fp_cl_id(fp);
6073 fp->fw_sb_id = bnx2x_fp_fw_sb_id(fp);
6074 fp->igu_sb_id = bnx2x_fp_igu_sb_id(fp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006075 /* qZone id equals to FW (per path) client id */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006076 fp->cl_qzone_id = bnx2x_fp_qzone_id(fp);
6077
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006078 /* init shortcut */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006079 fp->ustorm_rx_prods_offset = bnx2x_rx_ustorm_prods_offset(fp);
Ariel Elior7a752992012-01-26 06:01:53 +00006080
Yuval Mintz16a5fd92013-06-02 00:06:18 +00006081 /* Setup SB indices */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006082 fp->rx_cons_sb = BNX2X_RX_SB_INDEX;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006083
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006084 /* Configure Queue State object */
6085 __set_bit(BNX2X_Q_TYPE_HAS_RX, &q_type);
6086 __set_bit(BNX2X_Q_TYPE_HAS_TX, &q_type);
Ariel Elior6383c0b2011-07-14 08:31:57 +00006087
6088 BUG_ON(fp->max_cos > BNX2X_MULTI_TX_COS);
6089
6090 /* init tx data */
6091 for_each_cos_in_tx_queue(fp, cos) {
Merav Sicron65565882012-06-19 07:48:26 +00006092 bnx2x_init_txdata(bp, fp->txdata_ptr[cos],
6093 CID_COS_TO_TX_ONLY_CID(fp->cid, cos, bp),
6094 FP_COS_TO_TXQ(fp, cos, bp),
6095 BNX2X_TX_SB_INDEX_BASE + cos, fp);
6096 cids[cos] = fp->txdata_ptr[cos]->cid;
Ariel Elior6383c0b2011-07-14 08:31:57 +00006097 }
6098
Ariel Eliorad5afc82013-01-01 05:22:26 +00006099 /* nothing more for vf to do here */
6100 if (IS_VF(bp))
6101 return;
6102
6103 bnx2x_init_sb(bp, fp->status_blk_mapping, BNX2X_VF_ID_INVALID, false,
6104 fp->fw_sb_id, fp->igu_sb_id);
6105 bnx2x_update_fpsb_idx(fp);
Barak Witkowski15192a82012-06-19 07:48:28 +00006106 bnx2x_init_queue_obj(bp, &bnx2x_sp_obj(bp, fp).q_obj, fp->cl_id, cids,
6107 fp->max_cos, BP_FUNC(bp), bnx2x_sp(bp, q_rdata),
Ariel Elior6383c0b2011-07-14 08:31:57 +00006108 bnx2x_sp_mapping(bp, q_rdata), q_type);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006109
6110 /**
6111 * Configure classification DBs: Always enable Tx switching
6112 */
6113 bnx2x_init_vlan_mac_fp_objs(fp, BNX2X_OBJ_TYPE_RX_TX);
6114
Ariel Eliorad5afc82013-01-01 05:22:26 +00006115 DP(NETIF_MSG_IFUP,
6116 "queue[%d]: bnx2x_init_sb(%p,%p) cl_id %d fw_sb %d igu_sb %d\n",
6117 fp_idx, bp, fp->status_blk.e2_sb, fp->cl_id, fp->fw_sb_id,
6118 fp->igu_sb_id);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006119}
6120
Eric Dumazet1191cb82012-04-27 21:39:21 +00006121static void bnx2x_init_tx_ring_one(struct bnx2x_fp_txdata *txdata)
6122{
6123 int i;
6124
6125 for (i = 1; i <= NUM_TX_RINGS; i++) {
6126 struct eth_tx_next_bd *tx_next_bd =
6127 &txdata->tx_desc_ring[TX_DESC_CNT * i - 1].next_bd;
6128
6129 tx_next_bd->addr_hi =
6130 cpu_to_le32(U64_HI(txdata->tx_desc_mapping +
6131 BCM_PAGE_SIZE*(i % NUM_TX_RINGS)));
6132 tx_next_bd->addr_lo =
6133 cpu_to_le32(U64_LO(txdata->tx_desc_mapping +
6134 BCM_PAGE_SIZE*(i % NUM_TX_RINGS)));
6135 }
6136
Yuval Mintz639d65b2013-06-02 00:06:21 +00006137 *txdata->tx_cons_sb = cpu_to_le16(0);
6138
Eric Dumazet1191cb82012-04-27 21:39:21 +00006139 SET_FLAG(txdata->tx_db.data.header.header, DOORBELL_HDR_DB_TYPE, 1);
6140 txdata->tx_db.data.zero_fill1 = 0;
6141 txdata->tx_db.data.prod = 0;
6142
6143 txdata->tx_pkt_prod = 0;
6144 txdata->tx_pkt_cons = 0;
6145 txdata->tx_bd_prod = 0;
6146 txdata->tx_bd_cons = 0;
6147 txdata->tx_pkt = 0;
6148}
6149
Merav Sicron55c11942012-11-07 00:45:48 +00006150static void bnx2x_init_tx_rings_cnic(struct bnx2x *bp)
6151{
6152 int i;
6153
6154 for_each_tx_queue_cnic(bp, i)
6155 bnx2x_init_tx_ring_one(bp->fp[i].txdata_ptr[0]);
6156}
Yuval Mintzd76a6112013-06-02 00:06:17 +00006157
Eric Dumazet1191cb82012-04-27 21:39:21 +00006158static void bnx2x_init_tx_rings(struct bnx2x *bp)
6159{
6160 int i;
6161 u8 cos;
6162
Merav Sicron55c11942012-11-07 00:45:48 +00006163 for_each_eth_queue(bp, i)
Eric Dumazet1191cb82012-04-27 21:39:21 +00006164 for_each_cos_in_tx_queue(&bp->fp[i], cos)
Merav Sicron65565882012-06-19 07:48:26 +00006165 bnx2x_init_tx_ring_one(bp->fp[i].txdata_ptr[cos]);
Eric Dumazet1191cb82012-04-27 21:39:21 +00006166}
6167
Merav Sicron55c11942012-11-07 00:45:48 +00006168void bnx2x_nic_init_cnic(struct bnx2x *bp)
6169{
6170 if (!NO_FCOE(bp))
6171 bnx2x_init_fcoe_fp(bp);
6172
6173 bnx2x_init_sb(bp, bp->cnic_sb_mapping,
6174 BNX2X_VF_ID_INVALID, false,
6175 bnx2x_cnic_fw_sb_id(bp), bnx2x_cnic_igu_sb_id(bp));
6176
6177 /* ensure status block indices were read */
6178 rmb();
6179 bnx2x_init_rx_rings_cnic(bp);
6180 bnx2x_init_tx_rings_cnic(bp);
6181
6182 /* flush all */
6183 mb();
6184 mmiowb();
6185}
6186
Yuval Mintzecf01c22013-04-22 02:53:03 +00006187void bnx2x_pre_irq_nic_init(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006188{
6189 int i;
6190
Yuval Mintzecf01c22013-04-22 02:53:03 +00006191 /* Setup NIC internals and enable interrupts */
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00006192 for_each_eth_queue(bp, i)
Ariel Elior6383c0b2011-07-14 08:31:57 +00006193 bnx2x_init_eth_fp(bp, i);
Ariel Eliorad5afc82013-01-01 05:22:26 +00006194
6195 /* ensure status block indices were read */
6196 rmb();
6197 bnx2x_init_rx_rings(bp);
6198 bnx2x_init_tx_rings(bp);
6199
Yuval Mintzecf01c22013-04-22 02:53:03 +00006200 if (IS_PF(bp)) {
6201 /* Initialize MOD_ABS interrupts */
6202 bnx2x_init_mod_abs_int(bp, &bp->link_vars, bp->common.chip_id,
6203 bp->common.shmem_base,
6204 bp->common.shmem2_base, BP_PORT(bp));
Eilon Greenstein16119782009-03-02 07:59:27 +00006205
Yuval Mintzecf01c22013-04-22 02:53:03 +00006206 /* initialize the default status block and sp ring */
6207 bnx2x_init_def_sb(bp);
6208 bnx2x_update_dsb_idx(bp);
6209 bnx2x_init_sp_ring(bp);
Yuval Mintz3cdeec22013-06-02 00:06:19 +00006210 } else {
6211 bnx2x_memset_stats(bp);
Yuval Mintzecf01c22013-04-22 02:53:03 +00006212 }
6213}
Eilon Greenstein16119782009-03-02 07:59:27 +00006214
Yuval Mintzecf01c22013-04-22 02:53:03 +00006215void bnx2x_post_irq_nic_init(struct bnx2x *bp, u32 load_code)
6216{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006217 bnx2x_init_eq_ring(bp);
Eilon Greenstein471de712008-08-13 15:49:35 -07006218 bnx2x_init_internal(bp, load_code);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006219 bnx2x_pf_init(bp);
Eilon Greenstein0ef00452009-01-14 21:31:08 -08006220 bnx2x_stats_init(bp);
6221
Eilon Greenstein0ef00452009-01-14 21:31:08 -08006222 /* flush all before enabling interrupts */
6223 mb();
6224 mmiowb();
6225
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08006226 bnx2x_int_enable(bp);
Eilon Greensteineb8da202009-07-21 05:47:30 +00006227
6228 /* Check for SPIO5 */
6229 bnx2x_attn_int_deasserted0(bp,
6230 REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 + BP_PORT(bp)*4) &
6231 AEU_INPUTS_ATTN_BITS_SPIO5);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006232}
6233
Yuval Mintzecf01c22013-04-22 02:53:03 +00006234/* gzip service functions */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006235static int bnx2x_gunzip_init(struct bnx2x *bp)
6236{
FUJITA Tomonori1a983142010-04-04 01:51:03 +00006237 bp->gunzip_buf = dma_alloc_coherent(&bp->pdev->dev, FW_BUF_SIZE,
6238 &bp->gunzip_mapping, GFP_KERNEL);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006239 if (bp->gunzip_buf == NULL)
6240 goto gunzip_nomem1;
6241
6242 bp->strm = kmalloc(sizeof(*bp->strm), GFP_KERNEL);
6243 if (bp->strm == NULL)
6244 goto gunzip_nomem2;
6245
David S. Miller7ab24bf2011-06-29 05:48:41 -07006246 bp->strm->workspace = vmalloc(zlib_inflate_workspacesize());
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006247 if (bp->strm->workspace == NULL)
6248 goto gunzip_nomem3;
6249
6250 return 0;
6251
6252gunzip_nomem3:
6253 kfree(bp->strm);
6254 bp->strm = NULL;
6255
6256gunzip_nomem2:
FUJITA Tomonori1a983142010-04-04 01:51:03 +00006257 dma_free_coherent(&bp->pdev->dev, FW_BUF_SIZE, bp->gunzip_buf,
6258 bp->gunzip_mapping);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006259 bp->gunzip_buf = NULL;
6260
6261gunzip_nomem1:
Merav Sicron51c1a582012-03-18 10:33:38 +00006262 BNX2X_ERR("Cannot allocate firmware buffer for un-compression\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006263 return -ENOMEM;
6264}
6265
6266static void bnx2x_gunzip_end(struct bnx2x *bp)
6267{
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00006268 if (bp->strm) {
David S. Miller7ab24bf2011-06-29 05:48:41 -07006269 vfree(bp->strm->workspace);
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00006270 kfree(bp->strm);
6271 bp->strm = NULL;
6272 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006273
6274 if (bp->gunzip_buf) {
FUJITA Tomonori1a983142010-04-04 01:51:03 +00006275 dma_free_coherent(&bp->pdev->dev, FW_BUF_SIZE, bp->gunzip_buf,
6276 bp->gunzip_mapping);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006277 bp->gunzip_buf = NULL;
6278 }
6279}
6280
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006281static int bnx2x_gunzip(struct bnx2x *bp, const u8 *zbuf, int len)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006282{
6283 int n, rc;
6284
6285 /* check gzip header */
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006286 if ((zbuf[0] != 0x1f) || (zbuf[1] != 0x8b) || (zbuf[2] != Z_DEFLATED)) {
6287 BNX2X_ERR("Bad gzip header\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006288 return -EINVAL;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006289 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006290
6291 n = 10;
6292
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006293#define FNAME 0x8
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006294
6295 if (zbuf[3] & FNAME)
6296 while ((zbuf[n++] != 0) && (n < len));
6297
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006298 bp->strm->next_in = (typeof(bp->strm->next_in))zbuf + n;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006299 bp->strm->avail_in = len - n;
6300 bp->strm->next_out = bp->gunzip_buf;
6301 bp->strm->avail_out = FW_BUF_SIZE;
6302
6303 rc = zlib_inflateInit2(bp->strm, -MAX_WBITS);
6304 if (rc != Z_OK)
6305 return rc;
6306
6307 rc = zlib_inflate(bp->strm, Z_FINISH);
6308 if ((rc != Z_OK) && (rc != Z_STREAM_END))
Joe Perches7995c642010-02-17 15:01:52 +00006309 netdev_err(bp->dev, "Firmware decompression error: %s\n",
6310 bp->strm->msg);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006311
6312 bp->gunzip_outlen = (FW_BUF_SIZE - bp->strm->avail_out);
6313 if (bp->gunzip_outlen & 0x3)
Merav Sicron51c1a582012-03-18 10:33:38 +00006314 netdev_err(bp->dev,
6315 "Firmware decompression error: gunzip_outlen (%d) not aligned\n",
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00006316 bp->gunzip_outlen);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006317 bp->gunzip_outlen >>= 2;
6318
6319 zlib_inflateEnd(bp->strm);
6320
6321 if (rc == Z_STREAM_END)
6322 return 0;
6323
6324 return rc;
6325}
6326
6327/* nic load/unload */
6328
6329/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006330 * General service functions
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006331 */
6332
6333/* send a NIG loopback debug packet */
6334static void bnx2x_lb_pckt(struct bnx2x *bp)
6335{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006336 u32 wb_write[3];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006337
6338 /* Ethernet source and destination addresses */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006339 wb_write[0] = 0x55555555;
6340 wb_write[1] = 0x55555555;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006341 wb_write[2] = 0x20; /* SOP */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006342 REG_WR_DMAE(bp, NIG_REG_DEBUG_PACKET_LB, wb_write, 3);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006343
6344 /* NON-IP protocol */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006345 wb_write[0] = 0x09000000;
6346 wb_write[1] = 0x55555555;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006347 wb_write[2] = 0x10; /* EOP, eop_bvalid = 0 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006348 REG_WR_DMAE(bp, NIG_REG_DEBUG_PACKET_LB, wb_write, 3);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006349}
6350
6351/* some of the internal memories
6352 * are not directly readable from the driver
6353 * to test them we send debug packets
6354 */
6355static int bnx2x_int_mem_test(struct bnx2x *bp)
6356{
6357 int factor;
6358 int count, i;
6359 u32 val = 0;
6360
Eilon Greensteinad8d3942008-06-23 20:29:02 -07006361 if (CHIP_REV_IS_FPGA(bp))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006362 factor = 120;
Eilon Greensteinad8d3942008-06-23 20:29:02 -07006363 else if (CHIP_REV_IS_EMUL(bp))
6364 factor = 200;
6365 else
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006366 factor = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006367
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006368 /* Disable inputs of parser neighbor blocks */
6369 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x0);
6370 REG_WR(bp, TCM_REG_PRS_IFEN, 0x0);
6371 REG_WR(bp, CFC_REG_DEBUG0, 0x1);
Eilon Greenstein3196a882008-08-13 15:58:49 -07006372 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006373
6374 /* Write 0 to parser credits for CFC search request */
6375 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x0);
6376
6377 /* send Ethernet packet */
6378 bnx2x_lb_pckt(bp);
6379
6380 /* TODO do i reset NIG statistic? */
6381 /* Wait until NIG register shows 1 packet of size 0x10 */
6382 count = 1000 * factor;
6383 while (count) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006384
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006385 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
6386 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006387 if (val == 0x10)
6388 break;
6389
Yuval Mintz639d65b2013-06-02 00:06:21 +00006390 usleep_range(10000, 20000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006391 count--;
6392 }
6393 if (val != 0x10) {
6394 BNX2X_ERR("NIG timeout val = 0x%x\n", val);
6395 return -1;
6396 }
6397
6398 /* Wait until PRS register shows 1 packet */
6399 count = 1000 * factor;
6400 while (count) {
6401 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006402 if (val == 1)
6403 break;
6404
Yuval Mintz639d65b2013-06-02 00:06:21 +00006405 usleep_range(10000, 20000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006406 count--;
6407 }
6408 if (val != 0x1) {
6409 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
6410 return -2;
6411 }
6412
6413 /* Reset and init BRB, PRS */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006414 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, 0x03);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006415 msleep(50);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006416 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0x03);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006417 msleep(50);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006418 bnx2x_init_block(bp, BLOCK_BRB1, PHASE_COMMON);
6419 bnx2x_init_block(bp, BLOCK_PRS, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006420
6421 DP(NETIF_MSG_HW, "part2\n");
6422
6423 /* Disable inputs of parser neighbor blocks */
6424 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x0);
6425 REG_WR(bp, TCM_REG_PRS_IFEN, 0x0);
6426 REG_WR(bp, CFC_REG_DEBUG0, 0x1);
Eilon Greenstein3196a882008-08-13 15:58:49 -07006427 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006428
6429 /* Write 0 to parser credits for CFC search request */
6430 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x0);
6431
6432 /* send 10 Ethernet packets */
6433 for (i = 0; i < 10; i++)
6434 bnx2x_lb_pckt(bp);
6435
6436 /* Wait until NIG register shows 10 + 1
6437 packets of size 11*0x10 = 0xb0 */
6438 count = 1000 * factor;
6439 while (count) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006440
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006441 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
6442 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006443 if (val == 0xb0)
6444 break;
6445
Yuval Mintz639d65b2013-06-02 00:06:21 +00006446 usleep_range(10000, 20000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006447 count--;
6448 }
6449 if (val != 0xb0) {
6450 BNX2X_ERR("NIG timeout val = 0x%x\n", val);
6451 return -3;
6452 }
6453
6454 /* Wait until PRS register shows 2 packets */
6455 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
6456 if (val != 2)
6457 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
6458
6459 /* Write 1 to parser credits for CFC search request */
6460 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x1);
6461
6462 /* Wait until PRS register shows 3 packets */
6463 msleep(10 * factor);
6464 /* Wait until NIG register shows 1 packet of size 0x10 */
6465 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
6466 if (val != 3)
6467 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
6468
6469 /* clear NIG EOP FIFO */
6470 for (i = 0; i < 11; i++)
6471 REG_RD(bp, NIG_REG_INGRESS_EOP_LB_FIFO);
6472 val = REG_RD(bp, NIG_REG_INGRESS_EOP_LB_EMPTY);
6473 if (val != 1) {
6474 BNX2X_ERR("clear of NIG failed\n");
6475 return -4;
6476 }
6477
6478 /* Reset and init BRB, PRS, NIG */
6479 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, 0x03);
6480 msleep(50);
6481 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0x03);
6482 msleep(50);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006483 bnx2x_init_block(bp, BLOCK_BRB1, PHASE_COMMON);
6484 bnx2x_init_block(bp, BLOCK_PRS, PHASE_COMMON);
Merav Sicron55c11942012-11-07 00:45:48 +00006485 if (!CNIC_SUPPORT(bp))
6486 /* set NIC mode */
6487 REG_WR(bp, PRS_REG_NIC_MODE, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006488
6489 /* Enable inputs of parser neighbor blocks */
6490 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x7fffffff);
6491 REG_WR(bp, TCM_REG_PRS_IFEN, 0x1);
6492 REG_WR(bp, CFC_REG_DEBUG0, 0x0);
Eilon Greenstein3196a882008-08-13 15:58:49 -07006493 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006494
6495 DP(NETIF_MSG_HW, "done\n");
6496
6497 return 0; /* OK */
6498}
6499
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00006500static void bnx2x_enable_blocks_attention(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006501{
Yuval Mintzb343d002012-12-02 04:05:53 +00006502 u32 val;
6503
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006504 REG_WR(bp, PXP_REG_PXP_INT_MASK_0, 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006505 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006506 REG_WR(bp, PXP_REG_PXP_INT_MASK_1, 0x40);
6507 else
6508 REG_WR(bp, PXP_REG_PXP_INT_MASK_1, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006509 REG_WR(bp, DORQ_REG_DORQ_INT_MASK, 0);
6510 REG_WR(bp, CFC_REG_CFC_INT_MASK, 0);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006511 /*
6512 * mask read length error interrupts in brb for parser
6513 * (parsing unit and 'checksum and crc' unit)
6514 * these errors are legal (PU reads fixed length and CAC can cause
6515 * read length error on truncated packets)
6516 */
6517 REG_WR(bp, BRB1_REG_BRB1_INT_MASK, 0xFC00);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006518 REG_WR(bp, QM_REG_QM_INT_MASK, 0);
6519 REG_WR(bp, TM_REG_TM_INT_MASK, 0);
6520 REG_WR(bp, XSDM_REG_XSDM_INT_MASK_0, 0);
6521 REG_WR(bp, XSDM_REG_XSDM_INT_MASK_1, 0);
6522 REG_WR(bp, XCM_REG_XCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006523/* REG_WR(bp, XSEM_REG_XSEM_INT_MASK_0, 0); */
6524/* REG_WR(bp, XSEM_REG_XSEM_INT_MASK_1, 0); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006525 REG_WR(bp, USDM_REG_USDM_INT_MASK_0, 0);
6526 REG_WR(bp, USDM_REG_USDM_INT_MASK_1, 0);
6527 REG_WR(bp, UCM_REG_UCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006528/* REG_WR(bp, USEM_REG_USEM_INT_MASK_0, 0); */
6529/* REG_WR(bp, USEM_REG_USEM_INT_MASK_1, 0); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006530 REG_WR(bp, GRCBASE_UPB + PB_REG_PB_INT_MASK, 0);
6531 REG_WR(bp, CSDM_REG_CSDM_INT_MASK_0, 0);
6532 REG_WR(bp, CSDM_REG_CSDM_INT_MASK_1, 0);
6533 REG_WR(bp, CCM_REG_CCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006534/* REG_WR(bp, CSEM_REG_CSEM_INT_MASK_0, 0); */
6535/* REG_WR(bp, CSEM_REG_CSEM_INT_MASK_1, 0); */
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006536
Yuval Mintzb343d002012-12-02 04:05:53 +00006537 val = PXP2_PXP2_INT_MASK_0_REG_PGL_CPL_AFT |
6538 PXP2_PXP2_INT_MASK_0_REG_PGL_CPL_OF |
6539 PXP2_PXP2_INT_MASK_0_REG_PGL_PCIE_ATTN;
6540 if (!CHIP_IS_E1x(bp))
6541 val |= PXP2_PXP2_INT_MASK_0_REG_PGL_READ_BLOCKED |
6542 PXP2_PXP2_INT_MASK_0_REG_PGL_WRITE_BLOCKED;
6543 REG_WR(bp, PXP2_REG_PXP2_INT_MASK_0, val);
6544
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006545 REG_WR(bp, TSDM_REG_TSDM_INT_MASK_0, 0);
6546 REG_WR(bp, TSDM_REG_TSDM_INT_MASK_1, 0);
6547 REG_WR(bp, TCM_REG_TCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006548/* REG_WR(bp, TSEM_REG_TSEM_INT_MASK_0, 0); */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006549
6550 if (!CHIP_IS_E1x(bp))
6551 /* enable VFC attentions: bits 11 and 12, bits 31:13 reserved */
6552 REG_WR(bp, TSEM_REG_TSEM_INT_MASK_1, 0x07ff);
6553
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006554 REG_WR(bp, CDU_REG_CDU_INT_MASK, 0);
6555 REG_WR(bp, DMAE_REG_DMAE_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006556/* REG_WR(bp, MISC_REG_MISC_INT_MASK, 0); */
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00006557 REG_WR(bp, PBF_REG_PBF_INT_MASK, 0x18); /* bit 3,4 masked */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006558}
6559
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00006560static void bnx2x_reset_common(struct bnx2x *bp)
6561{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006562 u32 val = 0x1400;
6563
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00006564 /* reset_common */
6565 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
6566 0xd3ffff7f);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006567
6568 if (CHIP_IS_E3(bp)) {
6569 val |= MISC_REGISTERS_RESET_REG_2_MSTAT0;
6570 val |= MISC_REGISTERS_RESET_REG_2_MSTAT1;
6571 }
6572
6573 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR, val);
6574}
6575
6576static void bnx2x_setup_dmae(struct bnx2x *bp)
6577{
6578 bp->dmae_ready = 0;
6579 spin_lock_init(&bp->dmae_lock);
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00006580}
6581
Eilon Greenstein573f2032009-08-12 08:24:14 +00006582static void bnx2x_init_pxp(struct bnx2x *bp)
6583{
6584 u16 devctl;
6585 int r_order, w_order;
6586
Jiang Liu2a80eeb2012-08-20 13:26:51 -06006587 pcie_capability_read_word(bp->pdev, PCI_EXP_DEVCTL, &devctl);
Eilon Greenstein573f2032009-08-12 08:24:14 +00006588 DP(NETIF_MSG_HW, "read 0x%x from devctl\n", devctl);
6589 w_order = ((devctl & PCI_EXP_DEVCTL_PAYLOAD) >> 5);
6590 if (bp->mrrs == -1)
6591 r_order = ((devctl & PCI_EXP_DEVCTL_READRQ) >> 12);
6592 else {
6593 DP(NETIF_MSG_HW, "force read order to %d\n", bp->mrrs);
6594 r_order = bp->mrrs;
6595 }
6596
6597 bnx2x_init_pxp_arb(bp, r_order, w_order);
6598}
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006599
6600static void bnx2x_setup_fan_failure_detection(struct bnx2x *bp)
6601{
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00006602 int is_required;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006603 u32 val;
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00006604 int port;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006605
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00006606 if (BP_NOMCP(bp))
6607 return;
6608
6609 is_required = 0;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006610 val = SHMEM_RD(bp, dev_info.shared_hw_config.config2) &
6611 SHARED_HW_CFG_FAN_FAILURE_MASK;
6612
6613 if (val == SHARED_HW_CFG_FAN_FAILURE_ENABLED)
6614 is_required = 1;
6615
6616 /*
6617 * The fan failure mechanism is usually related to the PHY type since
6618 * the power consumption of the board is affected by the PHY. Currently,
6619 * fan is required for most designs with SFX7101, BCM8727 and BCM8481.
6620 */
6621 else if (val == SHARED_HW_CFG_FAN_FAILURE_PHY_TYPE)
6622 for (port = PORT_0; port < PORT_MAX; port++) {
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006623 is_required |=
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00006624 bnx2x_fan_failure_det_req(
6625 bp,
6626 bp->common.shmem_base,
Yaniv Rosnera22f0782010-09-07 11:41:20 +00006627 bp->common.shmem2_base,
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00006628 port);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006629 }
6630
6631 DP(NETIF_MSG_HW, "fan detection setting: %d\n", is_required);
6632
6633 if (is_required == 0)
6634 return;
6635
6636 /* Fan failure is indicated by SPIO 5 */
Yuval Mintzd6d99a32012-12-02 04:05:45 +00006637 bnx2x_set_spio(bp, MISC_SPIO_SPIO5, MISC_SPIO_INPUT_HI_Z);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006638
6639 /* set to active low mode */
6640 val = REG_RD(bp, MISC_REG_SPIO_INT);
Yuval Mintzd6d99a32012-12-02 04:05:45 +00006641 val |= (MISC_SPIO_SPIO5 << MISC_SPIO_INT_OLD_SET_POS);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006642 REG_WR(bp, MISC_REG_SPIO_INT, val);
6643
6644 /* enable interrupt to signal the IGU */
6645 val = REG_RD(bp, MISC_REG_SPIO_EVENT_EN);
Yuval Mintzd6d99a32012-12-02 04:05:45 +00006646 val |= MISC_SPIO_SPIO5;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006647 REG_WR(bp, MISC_REG_SPIO_EVENT_EN, val);
6648}
6649
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00006650void bnx2x_pf_disable(struct bnx2x *bp)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006651{
6652 u32 val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);
6653 val &= ~IGU_PF_CONF_FUNC_EN;
6654
6655 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
6656 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 0);
6657 REG_WR(bp, CFC_REG_WEAK_ENABLE_PF, 0);
6658}
6659
Eric Dumazet1191cb82012-04-27 21:39:21 +00006660static void bnx2x__common_init_phy(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006661{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006662 u32 shmem_base[2], shmem2_base[2];
Yaniv Rosnerb884d952012-11-27 03:46:28 +00006663 /* Avoid common init in case MFW supports LFA */
6664 if (SHMEM2_RD(bp, size) >
6665 (u32)offsetof(struct shmem2_region, lfa_host_addr[BP_PORT(bp)]))
6666 return;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006667 shmem_base[0] = bp->common.shmem_base;
6668 shmem2_base[0] = bp->common.shmem2_base;
6669 if (!CHIP_IS_E1x(bp)) {
6670 shmem_base[1] =
6671 SHMEM2_RD(bp, other_shmem_base_addr);
6672 shmem2_base[1] =
6673 SHMEM2_RD(bp, other_shmem2_base_addr);
6674 }
6675 bnx2x_acquire_phy_lock(bp);
6676 bnx2x_common_init_phy(bp, shmem_base, shmem2_base,
6677 bp->common.chip_id);
6678 bnx2x_release_phy_lock(bp);
6679}
6680
6681/**
6682 * bnx2x_init_hw_common - initialize the HW at the COMMON phase.
6683 *
6684 * @bp: driver handle
6685 */
6686static int bnx2x_init_hw_common(struct bnx2x *bp)
6687{
6688 u32 val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006689
Merav Sicron51c1a582012-03-18 10:33:38 +00006690 DP(NETIF_MSG_HW, "starting common init func %d\n", BP_ABS_FUNC(bp));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006691
David S. Miller823dcd22011-08-20 10:39:12 -07006692 /*
Yuval Mintz2de67432013-01-23 03:21:43 +00006693 * take the RESET lock to protect undi_unload flow from accessing
David S. Miller823dcd22011-08-20 10:39:12 -07006694 * registers while we're resetting the chip
6695 */
David S. Miller8decf862011-09-22 03:23:13 -04006696 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
David S. Miller823dcd22011-08-20 10:39:12 -07006697
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00006698 bnx2x_reset_common(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006699 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0xffffffff);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006700
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006701 val = 0xfffc;
6702 if (CHIP_IS_E3(bp)) {
6703 val |= MISC_REGISTERS_RESET_REG_2_MSTAT0;
6704 val |= MISC_REGISTERS_RESET_REG_2_MSTAT1;
6705 }
6706 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET, val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006707
David S. Miller8decf862011-09-22 03:23:13 -04006708 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
David S. Miller823dcd22011-08-20 10:39:12 -07006709
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006710 bnx2x_init_block(bp, BLOCK_MISC, PHASE_COMMON);
6711
6712 if (!CHIP_IS_E1x(bp)) {
6713 u8 abs_func_id;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006714
6715 /**
6716 * 4-port mode or 2-port mode we need to turn of master-enable
6717 * for everyone, after that, turn it back on for self.
6718 * so, we disregard multi-function or not, and always disable
6719 * for all functions on the given path, this means 0,2,4,6 for
6720 * path 0 and 1,3,5,7 for path 1
6721 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006722 for (abs_func_id = BP_PATH(bp);
6723 abs_func_id < E2_FUNC_MAX*2; abs_func_id += 2) {
6724 if (abs_func_id == BP_ABS_FUNC(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006725 REG_WR(bp,
6726 PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER,
6727 1);
6728 continue;
6729 }
6730
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006731 bnx2x_pretend_func(bp, abs_func_id);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006732 /* clear pf enable */
6733 bnx2x_pf_disable(bp);
6734 bnx2x_pretend_func(bp, BP_ABS_FUNC(bp));
6735 }
6736 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006737
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006738 bnx2x_init_block(bp, BLOCK_PXP, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006739 if (CHIP_IS_E1(bp)) {
6740 /* enable HW interrupt from PXP on USDM overflow
6741 bit 16 on INT_MASK_0 */
6742 REG_WR(bp, PXP_REG_PXP_INT_MASK_0, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006743 }
6744
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006745 bnx2x_init_block(bp, BLOCK_PXP2, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006746 bnx2x_init_pxp(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006747
6748#ifdef __BIG_ENDIAN
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006749 REG_WR(bp, PXP2_REG_RQ_QM_ENDIAN_M, 1);
6750 REG_WR(bp, PXP2_REG_RQ_TM_ENDIAN_M, 1);
6751 REG_WR(bp, PXP2_REG_RQ_SRC_ENDIAN_M, 1);
6752 REG_WR(bp, PXP2_REG_RQ_CDU_ENDIAN_M, 1);
6753 REG_WR(bp, PXP2_REG_RQ_DBG_ENDIAN_M, 1);
Eilon Greenstein8badd272009-02-12 08:36:15 +00006754 /* make sure this value is 0 */
6755 REG_WR(bp, PXP2_REG_RQ_HC_ENDIAN_M, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006756
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006757/* REG_WR(bp, PXP2_REG_RD_PBF_SWAP_MODE, 1); */
6758 REG_WR(bp, PXP2_REG_RD_QM_SWAP_MODE, 1);
6759 REG_WR(bp, PXP2_REG_RD_TM_SWAP_MODE, 1);
6760 REG_WR(bp, PXP2_REG_RD_SRC_SWAP_MODE, 1);
6761 REG_WR(bp, PXP2_REG_RD_CDURD_SWAP_MODE, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006762#endif
6763
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006764 bnx2x_ilt_init_page_size(bp, INITOP_SET);
6765
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006766 if (CHIP_REV_IS_FPGA(bp) && CHIP_IS_E1H(bp))
6767 REG_WR(bp, PXP2_REG_PGL_TAGS_LIMIT, 0x1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006768
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006769 /* let the HW do it's magic ... */
6770 msleep(100);
6771 /* finish PXP init */
6772 val = REG_RD(bp, PXP2_REG_RQ_CFG_DONE);
6773 if (val != 1) {
6774 BNX2X_ERR("PXP2 CFG failed\n");
6775 return -EBUSY;
6776 }
6777 val = REG_RD(bp, PXP2_REG_RD_INIT_DONE);
6778 if (val != 1) {
6779 BNX2X_ERR("PXP2 RD_INIT failed\n");
6780 return -EBUSY;
6781 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006782
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006783 /* Timers bug workaround E2 only. We need to set the entire ILT to
6784 * have entries with value "0" and valid bit on.
6785 * This needs to be done by the first PF that is loaded in a path
6786 * (i.e. common phase)
6787 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006788 if (!CHIP_IS_E1x(bp)) {
6789/* In E2 there is a bug in the timers block that can cause function 6 / 7
6790 * (i.e. vnic3) to start even if it is marked as "scan-off".
6791 * This occurs when a different function (func2,3) is being marked
6792 * as "scan-off". Real-life scenario for example: if a driver is being
6793 * load-unloaded while func6,7 are down. This will cause the timer to access
6794 * the ilt, translate to a logical address and send a request to read/write.
6795 * Since the ilt for the function that is down is not valid, this will cause
6796 * a translation error which is unrecoverable.
6797 * The Workaround is intended to make sure that when this happens nothing fatal
6798 * will occur. The workaround:
6799 * 1. First PF driver which loads on a path will:
6800 * a. After taking the chip out of reset, by using pretend,
6801 * it will write "0" to the following registers of
6802 * the other vnics.
6803 * REG_WR(pdev, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 0);
6804 * REG_WR(pdev, CFC_REG_WEAK_ENABLE_PF,0);
6805 * REG_WR(pdev, CFC_REG_STRONG_ENABLE_PF,0);
6806 * And for itself it will write '1' to
6807 * PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER to enable
6808 * dmae-operations (writing to pram for example.)
6809 * note: can be done for only function 6,7 but cleaner this
6810 * way.
6811 * b. Write zero+valid to the entire ILT.
6812 * c. Init the first_timers_ilt_entry, last_timers_ilt_entry of
6813 * VNIC3 (of that port). The range allocated will be the
6814 * entire ILT. This is needed to prevent ILT range error.
6815 * 2. Any PF driver load flow:
6816 * a. ILT update with the physical addresses of the allocated
6817 * logical pages.
6818 * b. Wait 20msec. - note that this timeout is needed to make
6819 * sure there are no requests in one of the PXP internal
6820 * queues with "old" ILT addresses.
6821 * c. PF enable in the PGLC.
6822 * d. Clear the was_error of the PF in the PGLC. (could have
Yuval Mintz2de67432013-01-23 03:21:43 +00006823 * occurred while driver was down)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006824 * e. PF enable in the CFC (WEAK + STRONG)
6825 * f. Timers scan enable
6826 * 3. PF driver unload flow:
6827 * a. Clear the Timers scan_en.
6828 * b. Polling for scan_on=0 for that PF.
6829 * c. Clear the PF enable bit in the PXP.
6830 * d. Clear the PF enable in the CFC (WEAK + STRONG)
6831 * e. Write zero+valid to all ILT entries (The valid bit must
6832 * stay set)
6833 * f. If this is VNIC 3 of a port then also init
6834 * first_timers_ilt_entry to zero and last_timers_ilt_entry
Yuval Mintz16a5fd92013-06-02 00:06:18 +00006835 * to the last entry in the ILT.
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006836 *
6837 * Notes:
6838 * Currently the PF error in the PGLC is non recoverable.
6839 * In the future the there will be a recovery routine for this error.
6840 * Currently attention is masked.
6841 * Having an MCP lock on the load/unload process does not guarantee that
6842 * there is no Timer disable during Func6/7 enable. This is because the
6843 * Timers scan is currently being cleared by the MCP on FLR.
6844 * Step 2.d can be done only for PF6/7 and the driver can also check if
6845 * there is error before clearing it. But the flow above is simpler and
6846 * more general.
6847 * All ILT entries are written by zero+valid and not just PF6/7
6848 * ILT entries since in the future the ILT entries allocation for
6849 * PF-s might be dynamic.
6850 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006851 struct ilt_client_info ilt_cli;
6852 struct bnx2x_ilt ilt;
6853 memset(&ilt_cli, 0, sizeof(struct ilt_client_info));
6854 memset(&ilt, 0, sizeof(struct bnx2x_ilt));
6855
Uwe Kleine-Königb5950762010-11-01 15:38:34 -04006856 /* initialize dummy TM client */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006857 ilt_cli.start = 0;
6858 ilt_cli.end = ILT_NUM_PAGE_ENTRIES - 1;
6859 ilt_cli.client_num = ILT_CLIENT_TM;
6860
6861 /* Step 1: set zeroes to all ilt page entries with valid bit on
6862 * Step 2: set the timers first/last ilt entry to point
6863 * to the entire range to prevent ILT range error for 3rd/4th
Yuval Mintz2de67432013-01-23 03:21:43 +00006864 * vnic (this code assumes existence of the vnic)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006865 *
6866 * both steps performed by call to bnx2x_ilt_client_init_op()
6867 * with dummy TM client
6868 *
6869 * we must use pretend since PXP2_REG_RQ_##blk##_FIRST_ILT
6870 * and his brother are split registers
6871 */
6872 bnx2x_pretend_func(bp, (BP_PATH(bp) + 6));
6873 bnx2x_ilt_client_init_op_ilt(bp, &ilt, &ilt_cli, INITOP_CLEAR);
6874 bnx2x_pretend_func(bp, BP_ABS_FUNC(bp));
6875
6876 REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN, BNX2X_PXP_DRAM_ALIGN);
6877 REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN_RD, BNX2X_PXP_DRAM_ALIGN);
6878 REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN_SEL, 1);
6879 }
6880
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006881 REG_WR(bp, PXP2_REG_RQ_DISABLE_INPUTS, 0);
6882 REG_WR(bp, PXP2_REG_RD_DISABLE_INPUTS, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006883
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006884 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006885 int factor = CHIP_REV_IS_EMUL(bp) ? 1000 :
6886 (CHIP_REV_IS_FPGA(bp) ? 400 : 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006887 bnx2x_init_block(bp, BLOCK_PGLUE_B, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006888
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006889 bnx2x_init_block(bp, BLOCK_ATC, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006890
6891 /* let the HW do it's magic ... */
6892 do {
6893 msleep(200);
6894 val = REG_RD(bp, ATC_REG_ATC_INIT_DONE);
6895 } while (factor-- && (val != 1));
6896
6897 if (val != 1) {
6898 BNX2X_ERR("ATC_INIT failed\n");
6899 return -EBUSY;
6900 }
6901 }
6902
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006903 bnx2x_init_block(bp, BLOCK_DMAE, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006904
Ariel Eliorb56e9672013-01-01 05:22:32 +00006905 bnx2x_iov_init_dmae(bp);
6906
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006907 /* clean the DMAE memory */
6908 bp->dmae_ready = 1;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006909 bnx2x_init_fill(bp, TSEM_REG_PRAM, 0, 8, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006910
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006911 bnx2x_init_block(bp, BLOCK_TCM, PHASE_COMMON);
6912
6913 bnx2x_init_block(bp, BLOCK_UCM, PHASE_COMMON);
6914
6915 bnx2x_init_block(bp, BLOCK_CCM, PHASE_COMMON);
6916
6917 bnx2x_init_block(bp, BLOCK_XCM, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006918
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006919 bnx2x_read_dmae(bp, XSEM_REG_PASSIVE_BUFFER, 3);
6920 bnx2x_read_dmae(bp, CSEM_REG_PASSIVE_BUFFER, 3);
6921 bnx2x_read_dmae(bp, TSEM_REG_PASSIVE_BUFFER, 3);
6922 bnx2x_read_dmae(bp, USEM_REG_PASSIVE_BUFFER, 3);
6923
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006924 bnx2x_init_block(bp, BLOCK_QM, PHASE_COMMON);
Michael Chan37b091b2009-10-10 13:46:55 +00006925
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006926 /* QM queues pointers table */
6927 bnx2x_qm_init_ptr_table(bp, bp->qm_cid_count, INITOP_SET);
Michael Chan37b091b2009-10-10 13:46:55 +00006928
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006929 /* soft reset pulse */
6930 REG_WR(bp, QM_REG_SOFT_RESET, 1);
6931 REG_WR(bp, QM_REG_SOFT_RESET, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006932
Merav Sicron55c11942012-11-07 00:45:48 +00006933 if (CNIC_SUPPORT(bp))
6934 bnx2x_init_block(bp, BLOCK_TM, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006935
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006936 bnx2x_init_block(bp, BLOCK_DORQ, PHASE_COMMON);
Ariel Eliorb9871bc2013-09-04 14:09:21 +03006937
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006938 if (!CHIP_REV_IS_SLOW(bp))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006939 /* enable hw interrupt from doorbell Q */
6940 REG_WR(bp, DORQ_REG_DORQ_INT_MASK, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006941
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006942 bnx2x_init_block(bp, BLOCK_BRB1, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006943
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006944 bnx2x_init_block(bp, BLOCK_PRS, PHASE_COMMON);
Eilon Greenstein26c8fa42009-01-14 21:29:55 -08006945 REG_WR(bp, PRS_REG_A_PRSU_20, 0xf);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006946
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006947 if (!CHIP_IS_E1(bp))
6948 REG_WR(bp, PRS_REG_E1HOV_MODE, bp->path_has_ovlan);
6949
Barak Witkowskia3348722012-04-23 03:04:46 +00006950 if (!CHIP_IS_E1x(bp) && !CHIP_IS_E3B0(bp)) {
6951 if (IS_MF_AFEX(bp)) {
6952 /* configure that VNTag and VLAN headers must be
6953 * received in afex mode
6954 */
6955 REG_WR(bp, PRS_REG_HDRS_AFTER_BASIC, 0xE);
6956 REG_WR(bp, PRS_REG_MUST_HAVE_HDRS, 0xA);
6957 REG_WR(bp, PRS_REG_HDRS_AFTER_TAG_0, 0x6);
6958 REG_WR(bp, PRS_REG_TAG_ETHERTYPE_0, 0x8926);
6959 REG_WR(bp, PRS_REG_TAG_LEN_0, 0x4);
6960 } else {
6961 /* Bit-map indicating which L2 hdrs may appear
6962 * after the basic Ethernet header
6963 */
6964 REG_WR(bp, PRS_REG_HDRS_AFTER_BASIC,
6965 bp->path_has_ovlan ? 7 : 6);
6966 }
6967 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006968
6969 bnx2x_init_block(bp, BLOCK_TSDM, PHASE_COMMON);
6970 bnx2x_init_block(bp, BLOCK_CSDM, PHASE_COMMON);
6971 bnx2x_init_block(bp, BLOCK_USDM, PHASE_COMMON);
6972 bnx2x_init_block(bp, BLOCK_XSDM, PHASE_COMMON);
6973
6974 if (!CHIP_IS_E1x(bp)) {
6975 /* reset VFC memories */
6976 REG_WR(bp, TSEM_REG_FAST_MEMORY + VFC_REG_MEMORIES_RST,
6977 VFC_MEMORIES_RST_REG_CAM_RST |
6978 VFC_MEMORIES_RST_REG_RAM_RST);
6979 REG_WR(bp, XSEM_REG_FAST_MEMORY + VFC_REG_MEMORIES_RST,
6980 VFC_MEMORIES_RST_REG_CAM_RST |
6981 VFC_MEMORIES_RST_REG_RAM_RST);
6982
6983 msleep(20);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006984 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006985
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006986 bnx2x_init_block(bp, BLOCK_TSEM, PHASE_COMMON);
6987 bnx2x_init_block(bp, BLOCK_USEM, PHASE_COMMON);
6988 bnx2x_init_block(bp, BLOCK_CSEM, PHASE_COMMON);
6989 bnx2x_init_block(bp, BLOCK_XSEM, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006990
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006991 /* sync semi rtc */
6992 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
6993 0x80000000);
6994 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET,
6995 0x80000000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006996
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006997 bnx2x_init_block(bp, BLOCK_UPB, PHASE_COMMON);
6998 bnx2x_init_block(bp, BLOCK_XPB, PHASE_COMMON);
6999 bnx2x_init_block(bp, BLOCK_PBF, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007000
Barak Witkowskia3348722012-04-23 03:04:46 +00007001 if (!CHIP_IS_E1x(bp)) {
7002 if (IS_MF_AFEX(bp)) {
7003 /* configure that VNTag and VLAN headers must be
7004 * sent in afex mode
7005 */
7006 REG_WR(bp, PBF_REG_HDRS_AFTER_BASIC, 0xE);
7007 REG_WR(bp, PBF_REG_MUST_HAVE_HDRS, 0xA);
7008 REG_WR(bp, PBF_REG_HDRS_AFTER_TAG_0, 0x6);
7009 REG_WR(bp, PBF_REG_TAG_ETHERTYPE_0, 0x8926);
7010 REG_WR(bp, PBF_REG_TAG_LEN_0, 0x4);
7011 } else {
7012 REG_WR(bp, PBF_REG_HDRS_AFTER_BASIC,
7013 bp->path_has_ovlan ? 7 : 6);
7014 }
7015 }
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007016
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007017 REG_WR(bp, SRC_REG_SOFT_RST, 1);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007018
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007019 bnx2x_init_block(bp, BLOCK_SRC, PHASE_COMMON);
7020
Merav Sicron55c11942012-11-07 00:45:48 +00007021 if (CNIC_SUPPORT(bp)) {
7022 REG_WR(bp, SRC_REG_KEYSEARCH_0, 0x63285672);
7023 REG_WR(bp, SRC_REG_KEYSEARCH_1, 0x24b8f2cc);
7024 REG_WR(bp, SRC_REG_KEYSEARCH_2, 0x223aef9b);
7025 REG_WR(bp, SRC_REG_KEYSEARCH_3, 0x26001e3a);
7026 REG_WR(bp, SRC_REG_KEYSEARCH_4, 0x7ae91116);
7027 REG_WR(bp, SRC_REG_KEYSEARCH_5, 0x5ce5230b);
7028 REG_WR(bp, SRC_REG_KEYSEARCH_6, 0x298d8adf);
7029 REG_WR(bp, SRC_REG_KEYSEARCH_7, 0x6eb0ff09);
7030 REG_WR(bp, SRC_REG_KEYSEARCH_8, 0x1830f82f);
7031 REG_WR(bp, SRC_REG_KEYSEARCH_9, 0x01e46be7);
7032 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007033 REG_WR(bp, SRC_REG_SOFT_RST, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007034
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007035 if (sizeof(union cdu_context) != 1024)
7036 /* we currently assume that a context is 1024 bytes */
Merav Sicron51c1a582012-03-18 10:33:38 +00007037 dev_alert(&bp->pdev->dev,
7038 "please adjust the size of cdu_context(%ld)\n",
7039 (long)sizeof(union cdu_context));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007040
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007041 bnx2x_init_block(bp, BLOCK_CDU, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007042 val = (4 << 24) + (0 << 12) + 1024;
7043 REG_WR(bp, CDU_REG_CDU_GLOBAL_PARAMS, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007044
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007045 bnx2x_init_block(bp, BLOCK_CFC, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007046 REG_WR(bp, CFC_REG_INIT_REG, 0x7FF);
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08007047 /* enable context validation interrupt from CFC */
7048 REG_WR(bp, CFC_REG_CFC_INT_MASK, 0);
7049
7050 /* set the thresholds to prevent CFC/CDU race */
7051 REG_WR(bp, CFC_REG_DEBUG0, 0x20020000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007052
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007053 bnx2x_init_block(bp, BLOCK_HC, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007054
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007055 if (!CHIP_IS_E1x(bp) && BP_NOMCP(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007056 REG_WR(bp, IGU_REG_RESET_MEMORIES, 0x36);
7057
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007058 bnx2x_init_block(bp, BLOCK_IGU, PHASE_COMMON);
7059 bnx2x_init_block(bp, BLOCK_MISC_AEU, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007060
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007061 /* Reset PCIE errors for debug */
7062 REG_WR(bp, 0x2814, 0xffffffff);
7063 REG_WR(bp, 0x3820, 0xffffffff);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007064
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007065 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007066 REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_CONTROL_5,
7067 (PXPCS_TL_CONTROL_5_ERR_UNSPPORT1 |
7068 PXPCS_TL_CONTROL_5_ERR_UNSPPORT));
7069 REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_FUNC345_STAT,
7070 (PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT4 |
7071 PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT3 |
7072 PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT2));
7073 REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_FUNC678_STAT,
7074 (PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT7 |
7075 PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT6 |
7076 PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT5));
7077 }
7078
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007079 bnx2x_init_block(bp, BLOCK_NIG, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007080 if (!CHIP_IS_E1(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007081 /* in E3 this done in per-port section */
7082 if (!CHIP_IS_E3(bp))
7083 REG_WR(bp, NIG_REG_LLH_MF_MODE, IS_MF(bp));
7084 }
7085 if (CHIP_IS_E1H(bp))
7086 /* not applicable for E2 (and above ...) */
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08007087 REG_WR(bp, NIG_REG_LLH_E1HOV_MODE, IS_MF_SD(bp));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007088
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007089 if (CHIP_REV_IS_SLOW(bp))
7090 msleep(200);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007091
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007092 /* finish CFC init */
7093 val = reg_poll(bp, CFC_REG_LL_INIT_DONE, 1, 100, 10);
7094 if (val != 1) {
7095 BNX2X_ERR("CFC LL_INIT failed\n");
7096 return -EBUSY;
7097 }
7098 val = reg_poll(bp, CFC_REG_AC_INIT_DONE, 1, 100, 10);
7099 if (val != 1) {
7100 BNX2X_ERR("CFC AC_INIT failed\n");
7101 return -EBUSY;
7102 }
7103 val = reg_poll(bp, CFC_REG_CAM_INIT_DONE, 1, 100, 10);
7104 if (val != 1) {
7105 BNX2X_ERR("CFC CAM_INIT failed\n");
7106 return -EBUSY;
7107 }
7108 REG_WR(bp, CFC_REG_DEBUG0, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007109
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007110 if (CHIP_IS_E1(bp)) {
7111 /* read NIG statistic
7112 to see if this is our first up since powerup */
7113 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
7114 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007115
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007116 /* do internal memory self test */
7117 if ((val == 0) && bnx2x_int_mem_test(bp)) {
7118 BNX2X_ERR("internal mem self test failed\n");
7119 return -EBUSY;
7120 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007121 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007122
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00007123 bnx2x_setup_fan_failure_detection(bp);
7124
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007125 /* clear PXP2 attentions */
7126 REG_RD(bp, PXP2_REG_PXP2_INT_STS_CLR_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007127
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00007128 bnx2x_enable_blocks_attention(bp);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00007129 bnx2x_enable_blocks_parity(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007130
Yaniv Rosner6bbca912008-08-13 15:57:28 -07007131 if (!BP_NOMCP(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007132 if (CHIP_IS_E1x(bp))
7133 bnx2x__common_init_phy(bp);
Yaniv Rosner6bbca912008-08-13 15:57:28 -07007134 } else
7135 BNX2X_ERR("Bootcode is missing - can not initialize link\n");
7136
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007137 return 0;
7138}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007139
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007140/**
7141 * bnx2x_init_hw_common_chip - init HW at the COMMON_CHIP phase.
7142 *
7143 * @bp: driver handle
7144 */
7145static int bnx2x_init_hw_common_chip(struct bnx2x *bp)
7146{
7147 int rc = bnx2x_init_hw_common(bp);
7148
7149 if (rc)
7150 return rc;
7151
7152 /* In E2 2-PORT mode, same ext phy is used for the two paths */
7153 if (!BP_NOMCP(bp))
7154 bnx2x__common_init_phy(bp);
7155
7156 return 0;
7157}
7158
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007159static int bnx2x_init_hw_port(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007160{
7161 int port = BP_PORT(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007162 int init_phase = port ? PHASE_PORT1 : PHASE_PORT0;
Eilon Greenstein1c063282009-02-12 08:36:43 +00007163 u32 low, high;
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02007164 u32 val, reg;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007165
Merav Sicron51c1a582012-03-18 10:33:38 +00007166 DP(NETIF_MSG_HW, "starting port init port %d\n", port);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007167
7168 REG_WR(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007169
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007170 bnx2x_init_block(bp, BLOCK_MISC, init_phase);
7171 bnx2x_init_block(bp, BLOCK_PXP, init_phase);
7172 bnx2x_init_block(bp, BLOCK_PXP2, init_phase);
Eilon Greensteinca003922009-08-12 22:53:28 -07007173
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007174 /* Timers bug workaround: disables the pf_master bit in pglue at
7175 * common phase, we need to enable it here before any dmae access are
7176 * attempted. Therefore we manually added the enable-master to the
7177 * port phase (it also happens in the function phase)
7178 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007179 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007180 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);
7181
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007182 bnx2x_init_block(bp, BLOCK_ATC, init_phase);
7183 bnx2x_init_block(bp, BLOCK_DMAE, init_phase);
7184 bnx2x_init_block(bp, BLOCK_PGLUE_B, init_phase);
7185 bnx2x_init_block(bp, BLOCK_QM, init_phase);
7186
7187 bnx2x_init_block(bp, BLOCK_TCM, init_phase);
7188 bnx2x_init_block(bp, BLOCK_UCM, init_phase);
7189 bnx2x_init_block(bp, BLOCK_CCM, init_phase);
7190 bnx2x_init_block(bp, BLOCK_XCM, init_phase);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007191
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007192 /* QM cid (connection) count */
7193 bnx2x_qm_init_cid_count(bp, bp->qm_cid_count, INITOP_SET);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007194
Merav Sicron55c11942012-11-07 00:45:48 +00007195 if (CNIC_SUPPORT(bp)) {
7196 bnx2x_init_block(bp, BLOCK_TM, init_phase);
7197 REG_WR(bp, TM_REG_LIN0_SCAN_TIME + port*4, 20);
7198 REG_WR(bp, TM_REG_LIN0_MAX_ACTIVE_CID + port*4, 31);
7199 }
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00007200
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007201 bnx2x_init_block(bp, BLOCK_DORQ, init_phase);
Eilon Greenstein1c063282009-02-12 08:36:43 +00007202
Dmitry Kravkov2b674042012-10-28 21:59:04 +00007203 bnx2x_init_block(bp, BLOCK_BRB1, init_phase);
7204
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007205 if (CHIP_IS_E1(bp) || CHIP_IS_E1H(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007206
7207 if (IS_MF(bp))
7208 low = ((bp->flags & ONE_PORT_FLAG) ? 160 : 246);
7209 else if (bp->dev->mtu > 4096) {
7210 if (bp->flags & ONE_PORT_FLAG)
7211 low = 160;
7212 else {
7213 val = bp->dev->mtu;
7214 /* (24*1024 + val*4)/256 */
7215 low = 96 + (val/64) +
7216 ((val % 64) ? 1 : 0);
7217 }
7218 } else
7219 low = ((bp->flags & ONE_PORT_FLAG) ? 80 : 160);
7220 high = low + 56; /* 14*1024/256 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007221 REG_WR(bp, BRB1_REG_PAUSE_LOW_THRESHOLD_0 + port*4, low);
7222 REG_WR(bp, BRB1_REG_PAUSE_HIGH_THRESHOLD_0 + port*4, high);
7223 }
7224
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007225 if (CHIP_MODE_IS_4_PORT(bp))
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007226 REG_WR(bp, (BP_PORT(bp) ?
7227 BRB1_REG_MAC_GUARANTIED_1 :
7228 BRB1_REG_MAC_GUARANTIED_0), 40);
Eilon Greenstein356e2382009-02-12 08:38:32 +00007229
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007230 bnx2x_init_block(bp, BLOCK_PRS, init_phase);
Barak Witkowskia3348722012-04-23 03:04:46 +00007231 if (CHIP_IS_E3B0(bp)) {
7232 if (IS_MF_AFEX(bp)) {
7233 /* configure headers for AFEX mode */
7234 REG_WR(bp, BP_PORT(bp) ?
7235 PRS_REG_HDRS_AFTER_BASIC_PORT_1 :
7236 PRS_REG_HDRS_AFTER_BASIC_PORT_0, 0xE);
7237 REG_WR(bp, BP_PORT(bp) ?
7238 PRS_REG_HDRS_AFTER_TAG_0_PORT_1 :
7239 PRS_REG_HDRS_AFTER_TAG_0_PORT_0, 0x6);
7240 REG_WR(bp, BP_PORT(bp) ?
7241 PRS_REG_MUST_HAVE_HDRS_PORT_1 :
7242 PRS_REG_MUST_HAVE_HDRS_PORT_0, 0xA);
7243 } else {
7244 /* Ovlan exists only if we are in multi-function +
7245 * switch-dependent mode, in switch-independent there
7246 * is no ovlan headers
7247 */
7248 REG_WR(bp, BP_PORT(bp) ?
7249 PRS_REG_HDRS_AFTER_BASIC_PORT_1 :
7250 PRS_REG_HDRS_AFTER_BASIC_PORT_0,
7251 (bp->path_has_ovlan ? 7 : 6));
7252 }
7253 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007254
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007255 bnx2x_init_block(bp, BLOCK_TSDM, init_phase);
7256 bnx2x_init_block(bp, BLOCK_CSDM, init_phase);
7257 bnx2x_init_block(bp, BLOCK_USDM, init_phase);
7258 bnx2x_init_block(bp, BLOCK_XSDM, init_phase);
7259
7260 bnx2x_init_block(bp, BLOCK_TSEM, init_phase);
7261 bnx2x_init_block(bp, BLOCK_USEM, init_phase);
7262 bnx2x_init_block(bp, BLOCK_CSEM, init_phase);
7263 bnx2x_init_block(bp, BLOCK_XSEM, init_phase);
7264
7265 bnx2x_init_block(bp, BLOCK_UPB, init_phase);
7266 bnx2x_init_block(bp, BLOCK_XPB, init_phase);
7267
7268 bnx2x_init_block(bp, BLOCK_PBF, init_phase);
7269
7270 if (CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007271 /* configure PBF to work without PAUSE mtu 9000 */
7272 REG_WR(bp, PBF_REG_P0_PAUSE_ENABLE + port*4, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007273
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007274 /* update threshold */
7275 REG_WR(bp, PBF_REG_P0_ARB_THRSH + port*4, (9040/16));
7276 /* update init credit */
7277 REG_WR(bp, PBF_REG_P0_INIT_CRD + port*4, (9040/16) + 553 - 22);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007278
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007279 /* probe changes */
7280 REG_WR(bp, PBF_REG_INIT_P0 + port*4, 1);
7281 udelay(50);
7282 REG_WR(bp, PBF_REG_INIT_P0 + port*4, 0);
7283 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007284
Merav Sicron55c11942012-11-07 00:45:48 +00007285 if (CNIC_SUPPORT(bp))
7286 bnx2x_init_block(bp, BLOCK_SRC, init_phase);
7287
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007288 bnx2x_init_block(bp, BLOCK_CDU, init_phase);
7289 bnx2x_init_block(bp, BLOCK_CFC, init_phase);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007290
7291 if (CHIP_IS_E1(bp)) {
7292 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
7293 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
7294 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007295 bnx2x_init_block(bp, BLOCK_HC, init_phase);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007296
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007297 bnx2x_init_block(bp, BLOCK_IGU, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007298
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007299 bnx2x_init_block(bp, BLOCK_MISC_AEU, init_phase);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007300 /* init aeu_mask_attn_func_0/1:
Yuval Mintz16a5fd92013-06-02 00:06:18 +00007301 * - SF mode: bits 3-7 are masked. Only bits 0-2 are in use
7302 * - MF mode: bit 3 is masked. Bits 0-2 are in use as in SF
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007303 * bits 4-7 are used for "per vn group attention" */
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00007304 val = IS_MF(bp) ? 0xF7 : 0x7;
7305 /* Enable DCBX attention for all but E1 */
7306 val |= CHIP_IS_E1(bp) ? 0 : 0x10;
7307 REG_WR(bp, MISC_REG_AEU_MASK_ATTN_FUNC_0 + port*4, val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007308
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02007309 /* SCPAD_PARITY should NOT trigger close the gates */
7310 reg = port ? MISC_REG_AEU_ENABLE4_NIG_1 : MISC_REG_AEU_ENABLE4_NIG_0;
7311 REG_WR(bp, reg,
7312 REG_RD(bp, reg) &
7313 ~AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY);
7314
7315 reg = port ? MISC_REG_AEU_ENABLE4_PXP_1 : MISC_REG_AEU_ENABLE4_PXP_0;
7316 REG_WR(bp, reg,
7317 REG_RD(bp, reg) &
7318 ~AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY);
7319
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007320 bnx2x_init_block(bp, BLOCK_NIG, init_phase);
Eilon Greenstein356e2382009-02-12 08:38:32 +00007321
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007322 if (!CHIP_IS_E1x(bp)) {
7323 /* Bit-map indicating which L2 hdrs may appear after the
7324 * basic Ethernet header
7325 */
Barak Witkowskia3348722012-04-23 03:04:46 +00007326 if (IS_MF_AFEX(bp))
7327 REG_WR(bp, BP_PORT(bp) ?
7328 NIG_REG_P1_HDRS_AFTER_BASIC :
7329 NIG_REG_P0_HDRS_AFTER_BASIC, 0xE);
7330 else
7331 REG_WR(bp, BP_PORT(bp) ?
7332 NIG_REG_P1_HDRS_AFTER_BASIC :
7333 NIG_REG_P0_HDRS_AFTER_BASIC,
7334 IS_MF_SD(bp) ? 7 : 6);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007335
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007336 if (CHIP_IS_E3(bp))
7337 REG_WR(bp, BP_PORT(bp) ?
7338 NIG_REG_LLH1_MF_MODE :
7339 NIG_REG_LLH_MF_MODE, IS_MF(bp));
7340 }
7341 if (!CHIP_IS_E3(bp))
7342 REG_WR(bp, NIG_REG_XGXS_SERDES0_MODE_SEL + port*4, 1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007343
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007344 if (!CHIP_IS_E1(bp)) {
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00007345 /* 0x2 disable mf_ov, 0x1 enable */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007346 REG_WR(bp, NIG_REG_LLH0_BRB1_DRV_MASK_MF + port*4,
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08007347 (IS_MF_SD(bp) ? 0x1 : 0x2));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007348
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007349 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007350 val = 0;
7351 switch (bp->mf_mode) {
7352 case MULTI_FUNCTION_SD:
7353 val = 1;
7354 break;
7355 case MULTI_FUNCTION_SI:
Barak Witkowskia3348722012-04-23 03:04:46 +00007356 case MULTI_FUNCTION_AFEX:
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007357 val = 2;
7358 break;
7359 }
7360
7361 REG_WR(bp, (BP_PORT(bp) ? NIG_REG_LLH1_CLS_TYPE :
7362 NIG_REG_LLH0_CLS_TYPE), val);
7363 }
Eilon Greenstein1c063282009-02-12 08:36:43 +00007364 {
7365 REG_WR(bp, NIG_REG_LLFC_ENABLE_0 + port*4, 0);
7366 REG_WR(bp, NIG_REG_LLFC_OUT_EN_0 + port*4, 0);
7367 REG_WR(bp, NIG_REG_PAUSE_ENABLE_0 + port*4, 1);
7368 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007369 }
7370
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007371 /* If SPIO5 is set to generate interrupts, enable it for this port */
7372 val = REG_RD(bp, MISC_REG_SPIO_EVENT_EN);
Yuval Mintzd6d99a32012-12-02 04:05:45 +00007373 if (val & MISC_SPIO_SPIO5) {
Eilon Greenstein4d295db2009-07-21 05:47:47 +00007374 u32 reg_addr = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
7375 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
7376 val = REG_RD(bp, reg_addr);
Eliezer Tamirf1410642008-02-28 11:51:50 -08007377 val |= AEU_INPUTS_ATTN_BITS_SPIO5;
Eilon Greenstein4d295db2009-07-21 05:47:47 +00007378 REG_WR(bp, reg_addr, val);
Eliezer Tamirf1410642008-02-28 11:51:50 -08007379 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007380
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007381 return 0;
7382}
7383
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007384static void bnx2x_ilt_wr(struct bnx2x *bp, u32 index, dma_addr_t addr)
7385{
7386 int reg;
Yuval Mintz32d68de2012-04-03 18:41:24 +00007387 u32 wb_write[2];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007388
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007389 if (CHIP_IS_E1(bp))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007390 reg = PXP2_REG_RQ_ONCHIP_AT + index*8;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007391 else
7392 reg = PXP2_REG_RQ_ONCHIP_AT_B0 + index*8;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007393
Yuval Mintz32d68de2012-04-03 18:41:24 +00007394 wb_write[0] = ONCHIP_ADDR1(addr);
7395 wb_write[1] = ONCHIP_ADDR2(addr);
7396 REG_WR_DMAE(bp, reg, wb_write, 2);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007397}
7398
Ariel Eliorb56e9672013-01-01 05:22:32 +00007399void bnx2x_igu_clear_sb_gen(struct bnx2x *bp, u8 func, u8 idu_sb_id, bool is_pf)
Eric Dumazet1191cb82012-04-27 21:39:21 +00007400{
7401 u32 data, ctl, cnt = 100;
7402 u32 igu_addr_data = IGU_REG_COMMAND_REG_32LSB_DATA;
7403 u32 igu_addr_ctl = IGU_REG_COMMAND_REG_CTRL;
7404 u32 igu_addr_ack = IGU_REG_CSTORM_TYPE_0_SB_CLEANUP + (idu_sb_id/32)*4;
7405 u32 sb_bit = 1 << (idu_sb_id%32);
Ariel Eliorb56e9672013-01-01 05:22:32 +00007406 u32 func_encode = func | (is_pf ? 1 : 0) << IGU_FID_ENCODE_IS_PF_SHIFT;
Eric Dumazet1191cb82012-04-27 21:39:21 +00007407 u32 addr_encode = IGU_CMD_E2_PROD_UPD_BASE + idu_sb_id;
7408
7409 /* Not supported in BC mode */
7410 if (CHIP_INT_MODE_IS_BC(bp))
7411 return;
7412
7413 data = (IGU_USE_REGISTER_cstorm_type_0_sb_cleanup
7414 << IGU_REGULAR_CLEANUP_TYPE_SHIFT) |
7415 IGU_REGULAR_CLEANUP_SET |
7416 IGU_REGULAR_BCLEANUP;
7417
7418 ctl = addr_encode << IGU_CTRL_REG_ADDRESS_SHIFT |
7419 func_encode << IGU_CTRL_REG_FID_SHIFT |
7420 IGU_CTRL_CMD_TYPE_WR << IGU_CTRL_REG_TYPE_SHIFT;
7421
7422 DP(NETIF_MSG_HW, "write 0x%08x to IGU(via GRC) addr 0x%x\n",
7423 data, igu_addr_data);
7424 REG_WR(bp, igu_addr_data, data);
7425 mmiowb();
7426 barrier();
7427 DP(NETIF_MSG_HW, "write 0x%08x to IGU(via GRC) addr 0x%x\n",
7428 ctl, igu_addr_ctl);
7429 REG_WR(bp, igu_addr_ctl, ctl);
7430 mmiowb();
7431 barrier();
7432
7433 /* wait for clean up to finish */
7434 while (!(REG_RD(bp, igu_addr_ack) & sb_bit) && --cnt)
7435 msleep(20);
7436
Eric Dumazet1191cb82012-04-27 21:39:21 +00007437 if (!(REG_RD(bp, igu_addr_ack) & sb_bit)) {
7438 DP(NETIF_MSG_HW,
7439 "Unable to finish IGU cleanup: idu_sb_id %d offset %d bit %d (cnt %d)\n",
7440 idu_sb_id, idu_sb_id/32, idu_sb_id%32, cnt);
7441 }
7442}
7443
7444static void bnx2x_igu_clear_sb(struct bnx2x *bp, u8 idu_sb_id)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007445{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007446 bnx2x_igu_clear_sb_gen(bp, BP_FUNC(bp), idu_sb_id, true /*PF*/);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007447}
7448
Eric Dumazet1191cb82012-04-27 21:39:21 +00007449static void bnx2x_clear_func_ilt(struct bnx2x *bp, u32 func)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007450{
7451 u32 i, base = FUNC_ILT_BASE(func);
7452 for (i = base; i < base + ILT_PER_FUNC; i++)
7453 bnx2x_ilt_wr(bp, i, 0);
7454}
7455
Merav Sicron910cc722012-11-11 03:56:08 +00007456static void bnx2x_init_searcher(struct bnx2x *bp)
Merav Sicron55c11942012-11-07 00:45:48 +00007457{
7458 int port = BP_PORT(bp);
7459 bnx2x_src_init_t2(bp, bp->t2, bp->t2_mapping, SRC_CONN_NUM);
7460 /* T1 hash bits value determines the T1 number of entries */
7461 REG_WR(bp, SRC_REG_NUMBER_HASH_BITS0 + port*4, SRC_HASH_BITS);
7462}
7463
7464static inline int bnx2x_func_switch_update(struct bnx2x *bp, int suspend)
7465{
7466 int rc;
7467 struct bnx2x_func_state_params func_params = {NULL};
7468 struct bnx2x_func_switch_update_params *switch_update_params =
7469 &func_params.params.switch_update;
7470
7471 /* Prepare parameters for function state transitions */
7472 __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
7473 __set_bit(RAMROD_RETRY, &func_params.ramrod_flags);
7474
7475 func_params.f_obj = &bp->func_obj;
7476 func_params.cmd = BNX2X_F_CMD_SWITCH_UPDATE;
7477
7478 /* Function parameters */
7479 switch_update_params->suspend = suspend;
7480
7481 rc = bnx2x_func_state_change(bp, &func_params);
7482
7483 return rc;
7484}
7485
Merav Sicron910cc722012-11-11 03:56:08 +00007486static int bnx2x_reset_nic_mode(struct bnx2x *bp)
Merav Sicron55c11942012-11-07 00:45:48 +00007487{
7488 int rc, i, port = BP_PORT(bp);
7489 int vlan_en = 0, mac_en[NUM_MACS];
7490
Merav Sicron55c11942012-11-07 00:45:48 +00007491 /* Close input from network */
7492 if (bp->mf_mode == SINGLE_FUNCTION) {
7493 bnx2x_set_rx_filter(&bp->link_params, 0);
7494 } else {
7495 vlan_en = REG_RD(bp, port ? NIG_REG_LLH1_FUNC_EN :
7496 NIG_REG_LLH0_FUNC_EN);
7497 REG_WR(bp, port ? NIG_REG_LLH1_FUNC_EN :
7498 NIG_REG_LLH0_FUNC_EN, 0);
7499 for (i = 0; i < NUM_MACS; i++) {
7500 mac_en[i] = REG_RD(bp, port ?
7501 (NIG_REG_LLH1_FUNC_MEM_ENABLE +
7502 4 * i) :
7503 (NIG_REG_LLH0_FUNC_MEM_ENABLE +
7504 4 * i));
7505 REG_WR(bp, port ? (NIG_REG_LLH1_FUNC_MEM_ENABLE +
7506 4 * i) :
7507 (NIG_REG_LLH0_FUNC_MEM_ENABLE + 4 * i), 0);
7508 }
7509 }
7510
7511 /* Close BMC to host */
7512 REG_WR(bp, port ? NIG_REG_P0_TX_MNG_HOST_ENABLE :
7513 NIG_REG_P1_TX_MNG_HOST_ENABLE, 0);
7514
7515 /* Suspend Tx switching to the PF. Completion of this ramrod
7516 * further guarantees that all the packets of that PF / child
7517 * VFs in BRB were processed by the Parser, so it is safe to
7518 * change the NIC_MODE register.
7519 */
7520 rc = bnx2x_func_switch_update(bp, 1);
7521 if (rc) {
7522 BNX2X_ERR("Can't suspend tx-switching!\n");
7523 return rc;
7524 }
7525
7526 /* Change NIC_MODE register */
7527 REG_WR(bp, PRS_REG_NIC_MODE, 0);
7528
7529 /* Open input from network */
7530 if (bp->mf_mode == SINGLE_FUNCTION) {
7531 bnx2x_set_rx_filter(&bp->link_params, 1);
7532 } else {
7533 REG_WR(bp, port ? NIG_REG_LLH1_FUNC_EN :
7534 NIG_REG_LLH0_FUNC_EN, vlan_en);
7535 for (i = 0; i < NUM_MACS; i++) {
7536 REG_WR(bp, port ? (NIG_REG_LLH1_FUNC_MEM_ENABLE +
7537 4 * i) :
7538 (NIG_REG_LLH0_FUNC_MEM_ENABLE + 4 * i),
7539 mac_en[i]);
7540 }
7541 }
7542
7543 /* Enable BMC to host */
7544 REG_WR(bp, port ? NIG_REG_P0_TX_MNG_HOST_ENABLE :
7545 NIG_REG_P1_TX_MNG_HOST_ENABLE, 1);
7546
7547 /* Resume Tx switching to the PF */
7548 rc = bnx2x_func_switch_update(bp, 0);
7549 if (rc) {
7550 BNX2X_ERR("Can't resume tx-switching!\n");
7551 return rc;
7552 }
7553
7554 DP(NETIF_MSG_IFUP, "NIC MODE disabled\n");
7555 return 0;
7556}
7557
7558int bnx2x_init_hw_func_cnic(struct bnx2x *bp)
7559{
7560 int rc;
7561
7562 bnx2x_ilt_init_op_cnic(bp, INITOP_SET);
7563
7564 if (CONFIGURE_NIC_MODE(bp)) {
Yuval Mintz16a5fd92013-06-02 00:06:18 +00007565 /* Configure searcher as part of function hw init */
Merav Sicron55c11942012-11-07 00:45:48 +00007566 bnx2x_init_searcher(bp);
7567
7568 /* Reset NIC mode */
7569 rc = bnx2x_reset_nic_mode(bp);
7570 if (rc)
7571 BNX2X_ERR("Can't change NIC mode!\n");
7572 return rc;
7573 }
7574
7575 return 0;
7576}
7577
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007578static int bnx2x_init_hw_func(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007579{
7580 int port = BP_PORT(bp);
7581 int func = BP_FUNC(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007582 int init_phase = PHASE_PF0 + func;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007583 struct bnx2x_ilt *ilt = BP_ILT(bp);
7584 u16 cdu_ilt_start;
Eilon Greenstein8badd272009-02-12 08:36:15 +00007585 u32 addr, val;
Vladislav Zolotarovf4a66892010-10-19 05:13:09 +00007586 u32 main_mem_base, main_mem_size, main_mem_prty_clr;
Ariel Elior89db4ad2012-01-26 06:01:48 +00007587 int i, main_mem_width, rc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007588
Merav Sicron51c1a582012-03-18 10:33:38 +00007589 DP(NETIF_MSG_HW, "starting func init func %d\n", func);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007590
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007591 /* FLR cleanup - hmmm */
Ariel Elior89db4ad2012-01-26 06:01:48 +00007592 if (!CHIP_IS_E1x(bp)) {
7593 rc = bnx2x_pf_flr_clnup(bp);
Yuval Mintz04c46732013-01-23 03:21:46 +00007594 if (rc) {
7595 bnx2x_fw_dump(bp);
Ariel Elior89db4ad2012-01-26 06:01:48 +00007596 return rc;
Yuval Mintz04c46732013-01-23 03:21:46 +00007597 }
Ariel Elior89db4ad2012-01-26 06:01:48 +00007598 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007599
Eilon Greenstein8badd272009-02-12 08:36:15 +00007600 /* set MSI reconfigure capability */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007601 if (bp->common.int_block == INT_BLOCK_HC) {
7602 addr = (port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0);
7603 val = REG_RD(bp, addr);
7604 val |= HC_CONFIG_0_REG_MSI_ATTN_EN_0;
7605 REG_WR(bp, addr, val);
7606 }
Eilon Greenstein8badd272009-02-12 08:36:15 +00007607
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007608 bnx2x_init_block(bp, BLOCK_PXP, init_phase);
7609 bnx2x_init_block(bp, BLOCK_PXP2, init_phase);
7610
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007611 ilt = BP_ILT(bp);
7612 cdu_ilt_start = ilt->clients[ILT_CLIENT_CDU].start;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007613
Ariel Elior290ca2b2013-01-01 05:22:31 +00007614 if (IS_SRIOV(bp))
7615 cdu_ilt_start += BNX2X_FIRST_VF_CID/ILT_PAGE_CIDS;
7616 cdu_ilt_start = bnx2x_iov_init_ilt(bp, cdu_ilt_start);
7617
7618 /* since BNX2X_FIRST_VF_CID > 0 the PF L2 cids precedes
7619 * those of the VFs, so start line should be reset
7620 */
7621 cdu_ilt_start = ilt->clients[ILT_CLIENT_CDU].start;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007622 for (i = 0; i < L2_ILT_LINES(bp); i++) {
Merav Sicrona0529972012-06-19 07:48:25 +00007623 ilt->lines[cdu_ilt_start + i].page = bp->context[i].vcxt;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007624 ilt->lines[cdu_ilt_start + i].page_mapping =
Merav Sicrona0529972012-06-19 07:48:25 +00007625 bp->context[i].cxt_mapping;
7626 ilt->lines[cdu_ilt_start + i].size = bp->context[i].size;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007627 }
Ariel Elior290ca2b2013-01-01 05:22:31 +00007628
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007629 bnx2x_ilt_init_op(bp, INITOP_SET);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007630
Merav Sicron55c11942012-11-07 00:45:48 +00007631 if (!CONFIGURE_NIC_MODE(bp)) {
7632 bnx2x_init_searcher(bp);
7633 REG_WR(bp, PRS_REG_NIC_MODE, 0);
7634 DP(NETIF_MSG_IFUP, "NIC MODE disabled\n");
7635 } else {
7636 /* Set NIC mode */
7637 REG_WR(bp, PRS_REG_NIC_MODE, 1);
Yuval Mintz6bf07b82013-06-02 00:06:20 +00007638 DP(NETIF_MSG_IFUP, "NIC MODE configured\n");
Merav Sicron55c11942012-11-07 00:45:48 +00007639 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007640
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007641 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007642 u32 pf_conf = IGU_PF_CONF_FUNC_EN;
7643
7644 /* Turn on a single ISR mode in IGU if driver is going to use
7645 * INT#x or MSI
7646 */
7647 if (!(bp->flags & USING_MSIX_FLAG))
7648 pf_conf |= IGU_PF_CONF_SINGLE_ISR_EN;
7649 /*
7650 * Timers workaround bug: function init part.
7651 * Need to wait 20msec after initializing ILT,
7652 * needed to make sure there are no requests in
7653 * one of the PXP internal queues with "old" ILT addresses
7654 */
7655 msleep(20);
7656 /*
7657 * Master enable - Due to WB DMAE writes performed before this
7658 * register is re-initialized as part of the regular function
7659 * init
7660 */
7661 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);
7662 /* Enable the function in IGU */
7663 REG_WR(bp, IGU_REG_PF_CONFIGURATION, pf_conf);
7664 }
7665
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007666 bp->dmae_ready = 1;
7667
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007668 bnx2x_init_block(bp, BLOCK_PGLUE_B, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007669
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007670 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007671 REG_WR(bp, PGLUE_B_REG_WAS_ERROR_PF_7_0_CLR, func);
7672
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007673 bnx2x_init_block(bp, BLOCK_ATC, init_phase);
7674 bnx2x_init_block(bp, BLOCK_DMAE, init_phase);
7675 bnx2x_init_block(bp, BLOCK_NIG, init_phase);
7676 bnx2x_init_block(bp, BLOCK_SRC, init_phase);
7677 bnx2x_init_block(bp, BLOCK_MISC, init_phase);
7678 bnx2x_init_block(bp, BLOCK_TCM, init_phase);
7679 bnx2x_init_block(bp, BLOCK_UCM, init_phase);
7680 bnx2x_init_block(bp, BLOCK_CCM, init_phase);
7681 bnx2x_init_block(bp, BLOCK_XCM, init_phase);
7682 bnx2x_init_block(bp, BLOCK_TSEM, init_phase);
7683 bnx2x_init_block(bp, BLOCK_USEM, init_phase);
7684 bnx2x_init_block(bp, BLOCK_CSEM, init_phase);
7685 bnx2x_init_block(bp, BLOCK_XSEM, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007686
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007687 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007688 REG_WR(bp, QM_REG_PF_EN, 1);
7689
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007690 if (!CHIP_IS_E1x(bp)) {
7691 REG_WR(bp, TSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
7692 REG_WR(bp, USEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
7693 REG_WR(bp, CSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
7694 REG_WR(bp, XSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
7695 }
7696 bnx2x_init_block(bp, BLOCK_QM, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007697
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007698 bnx2x_init_block(bp, BLOCK_TM, init_phase);
7699 bnx2x_init_block(bp, BLOCK_DORQ, init_phase);
Ariel Eliorc19d65c2013-09-09 14:51:27 +03007700 REG_WR(bp, DORQ_REG_MODE_ACT, 1); /* no dpm */
Ariel Eliorb56e9672013-01-01 05:22:32 +00007701
7702 bnx2x_iov_init_dq(bp);
7703
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007704 bnx2x_init_block(bp, BLOCK_BRB1, init_phase);
7705 bnx2x_init_block(bp, BLOCK_PRS, init_phase);
7706 bnx2x_init_block(bp, BLOCK_TSDM, init_phase);
7707 bnx2x_init_block(bp, BLOCK_CSDM, init_phase);
7708 bnx2x_init_block(bp, BLOCK_USDM, init_phase);
7709 bnx2x_init_block(bp, BLOCK_XSDM, init_phase);
7710 bnx2x_init_block(bp, BLOCK_UPB, init_phase);
7711 bnx2x_init_block(bp, BLOCK_XPB, init_phase);
7712 bnx2x_init_block(bp, BLOCK_PBF, init_phase);
7713 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007714 REG_WR(bp, PBF_REG_DISABLE_PF, 0);
7715
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007716 bnx2x_init_block(bp, BLOCK_CDU, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007717
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007718 bnx2x_init_block(bp, BLOCK_CFC, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007719
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007720 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007721 REG_WR(bp, CFC_REG_WEAK_ENABLE_PF, 1);
7722
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00007723 if (IS_MF(bp)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007724 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 1);
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00007725 REG_WR(bp, NIG_REG_LLH0_FUNC_VLAN_ID + port*8, bp->mf_ov);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007726 }
7727
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007728 bnx2x_init_block(bp, BLOCK_MISC_AEU, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007729
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007730 /* HC init per function */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007731 if (bp->common.int_block == INT_BLOCK_HC) {
7732 if (CHIP_IS_E1H(bp)) {
7733 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
7734
7735 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
7736 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
7737 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007738 bnx2x_init_block(bp, BLOCK_HC, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007739
7740 } else {
7741 int num_segs, sb_idx, prod_offset;
7742
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007743 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
7744
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007745 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007746 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, 0);
7747 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, 0);
7748 }
7749
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007750 bnx2x_init_block(bp, BLOCK_IGU, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007751
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007752 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007753 int dsb_idx = 0;
7754 /**
7755 * Producer memory:
7756 * E2 mode: address 0-135 match to the mapping memory;
7757 * 136 - PF0 default prod; 137 - PF1 default prod;
7758 * 138 - PF2 default prod; 139 - PF3 default prod;
7759 * 140 - PF0 attn prod; 141 - PF1 attn prod;
7760 * 142 - PF2 attn prod; 143 - PF3 attn prod;
7761 * 144-147 reserved.
7762 *
7763 * E1.5 mode - In backward compatible mode;
7764 * for non default SB; each even line in the memory
7765 * holds the U producer and each odd line hold
7766 * the C producer. The first 128 producers are for
7767 * NDSB (PF0 - 0-31; PF1 - 32-63 and so on). The last 20
7768 * producers are for the DSB for each PF.
7769 * Each PF has five segments: (the order inside each
7770 * segment is PF0; PF1; PF2; PF3) - 128-131 U prods;
7771 * 132-135 C prods; 136-139 X prods; 140-143 T prods;
7772 * 144-147 attn prods;
7773 */
7774 /* non-default-status-blocks */
7775 num_segs = CHIP_INT_MODE_IS_BC(bp) ?
7776 IGU_BC_NDSB_NUM_SEGS : IGU_NORM_NDSB_NUM_SEGS;
7777 for (sb_idx = 0; sb_idx < bp->igu_sb_cnt; sb_idx++) {
7778 prod_offset = (bp->igu_base_sb + sb_idx) *
7779 num_segs;
7780
7781 for (i = 0; i < num_segs; i++) {
7782 addr = IGU_REG_PROD_CONS_MEMORY +
7783 (prod_offset + i) * 4;
7784 REG_WR(bp, addr, 0);
7785 }
7786 /* send consumer update with value 0 */
7787 bnx2x_ack_sb(bp, bp->igu_base_sb + sb_idx,
7788 USTORM_ID, 0, IGU_INT_NOP, 1);
7789 bnx2x_igu_clear_sb(bp,
7790 bp->igu_base_sb + sb_idx);
7791 }
7792
7793 /* default-status-blocks */
7794 num_segs = CHIP_INT_MODE_IS_BC(bp) ?
7795 IGU_BC_DSB_NUM_SEGS : IGU_NORM_DSB_NUM_SEGS;
7796
7797 if (CHIP_MODE_IS_4_PORT(bp))
7798 dsb_idx = BP_FUNC(bp);
7799 else
David S. Miller8decf862011-09-22 03:23:13 -04007800 dsb_idx = BP_VN(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007801
7802 prod_offset = (CHIP_INT_MODE_IS_BC(bp) ?
7803 IGU_BC_BASE_DSB_PROD + dsb_idx :
7804 IGU_NORM_BASE_DSB_PROD + dsb_idx);
7805
David S. Miller8decf862011-09-22 03:23:13 -04007806 /*
7807 * igu prods come in chunks of E1HVN_MAX (4) -
7808 * does not matters what is the current chip mode
7809 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007810 for (i = 0; i < (num_segs * E1HVN_MAX);
7811 i += E1HVN_MAX) {
7812 addr = IGU_REG_PROD_CONS_MEMORY +
7813 (prod_offset + i)*4;
7814 REG_WR(bp, addr, 0);
7815 }
7816 /* send consumer update with 0 */
7817 if (CHIP_INT_MODE_IS_BC(bp)) {
7818 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7819 USTORM_ID, 0, IGU_INT_NOP, 1);
7820 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7821 CSTORM_ID, 0, IGU_INT_NOP, 1);
7822 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7823 XSTORM_ID, 0, IGU_INT_NOP, 1);
7824 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7825 TSTORM_ID, 0, IGU_INT_NOP, 1);
7826 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7827 ATTENTION_ID, 0, IGU_INT_NOP, 1);
7828 } else {
7829 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7830 USTORM_ID, 0, IGU_INT_NOP, 1);
7831 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7832 ATTENTION_ID, 0, IGU_INT_NOP, 1);
7833 }
7834 bnx2x_igu_clear_sb(bp, bp->igu_dsb_id);
7835
Yuval Mintz16a5fd92013-06-02 00:06:18 +00007836 /* !!! These should become driver const once
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007837 rf-tool supports split-68 const */
7838 REG_WR(bp, IGU_REG_SB_INT_BEFORE_MASK_LSB, 0);
7839 REG_WR(bp, IGU_REG_SB_INT_BEFORE_MASK_MSB, 0);
7840 REG_WR(bp, IGU_REG_SB_MASK_LSB, 0);
7841 REG_WR(bp, IGU_REG_SB_MASK_MSB, 0);
7842 REG_WR(bp, IGU_REG_PBA_STATUS_LSB, 0);
7843 REG_WR(bp, IGU_REG_PBA_STATUS_MSB, 0);
7844 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007845 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007846
Eliezer Tamirc14423f2008-02-28 11:49:42 -08007847 /* Reset PCIE errors for debug */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007848 REG_WR(bp, 0x2114, 0xffffffff);
7849 REG_WR(bp, 0x2120, 0xffffffff);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007850
Vladislav Zolotarovf4a66892010-10-19 05:13:09 +00007851 if (CHIP_IS_E1x(bp)) {
7852 main_mem_size = HC_REG_MAIN_MEMORY_SIZE / 2; /*dwords*/
7853 main_mem_base = HC_REG_MAIN_MEMORY +
7854 BP_PORT(bp) * (main_mem_size * 4);
7855 main_mem_prty_clr = HC_REG_HC_PRTY_STS_CLR;
7856 main_mem_width = 8;
7857
7858 val = REG_RD(bp, main_mem_prty_clr);
7859 if (val)
Merav Sicron51c1a582012-03-18 10:33:38 +00007860 DP(NETIF_MSG_HW,
7861 "Hmmm... Parity errors in HC block during function init (0x%x)!\n",
7862 val);
Vladislav Zolotarovf4a66892010-10-19 05:13:09 +00007863
7864 /* Clear "false" parity errors in MSI-X table */
7865 for (i = main_mem_base;
7866 i < main_mem_base + main_mem_size * 4;
7867 i += main_mem_width) {
7868 bnx2x_read_dmae(bp, i, main_mem_width / 4);
7869 bnx2x_write_dmae(bp, bnx2x_sp_mapping(bp, wb_data),
7870 i, main_mem_width / 4);
7871 }
7872 /* Clear HC parity attention */
7873 REG_RD(bp, main_mem_prty_clr);
7874 }
7875
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007876#ifdef BNX2X_STOP_ON_ERROR
7877 /* Enable STORMs SP logging */
7878 REG_WR8(bp, BAR_USTRORM_INTMEM +
7879 USTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
7880 REG_WR8(bp, BAR_TSTRORM_INTMEM +
7881 TSTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
7882 REG_WR8(bp, BAR_CSTRORM_INTMEM +
7883 CSTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
7884 REG_WR8(bp, BAR_XSTRORM_INTMEM +
7885 XSTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
7886#endif
7887
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00007888 bnx2x_phy_probe(&bp->link_params);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007889
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007890 return 0;
7891}
7892
Merav Sicron55c11942012-11-07 00:45:48 +00007893void bnx2x_free_mem_cnic(struct bnx2x *bp)
7894{
7895 bnx2x_ilt_mem_op_cnic(bp, ILT_MEMOP_FREE);
7896
7897 if (!CHIP_IS_E1x(bp))
7898 BNX2X_PCI_FREE(bp->cnic_sb.e2_sb, bp->cnic_sb_mapping,
7899 sizeof(struct host_hc_status_block_e2));
7900 else
7901 BNX2X_PCI_FREE(bp->cnic_sb.e1x_sb, bp->cnic_sb_mapping,
7902 sizeof(struct host_hc_status_block_e1x));
7903
7904 BNX2X_PCI_FREE(bp->t2, bp->t2_mapping, SRC_T2_SZ);
7905}
7906
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00007907void bnx2x_free_mem(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007908{
Merav Sicrona0529972012-06-19 07:48:25 +00007909 int i;
7910
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007911 BNX2X_PCI_FREE(bp->fw_stats, bp->fw_stats_mapping,
7912 bp->fw_stats_data_sz + bp->fw_stats_req_sz);
7913
Ariel Eliorb4cddbd2013-08-28 01:13:03 +03007914 if (IS_VF(bp))
7915 return;
7916
7917 BNX2X_PCI_FREE(bp->def_status_blk, bp->def_status_blk_mapping,
7918 sizeof(struct host_sp_status_block));
7919
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007920 BNX2X_PCI_FREE(bp->slowpath, bp->slowpath_mapping,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007921 sizeof(struct bnx2x_slowpath));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007922
Merav Sicrona0529972012-06-19 07:48:25 +00007923 for (i = 0; i < L2_ILT_LINES(bp); i++)
7924 BNX2X_PCI_FREE(bp->context[i].vcxt, bp->context[i].cxt_mapping,
7925 bp->context[i].size);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007926 bnx2x_ilt_mem_op(bp, ILT_MEMOP_FREE);
7927
7928 BNX2X_FREE(bp->ilt->lines);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007929
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07007930 BNX2X_PCI_FREE(bp->spq, bp->spq_mapping, BCM_PAGE_SIZE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007931
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007932 BNX2X_PCI_FREE(bp->eq_ring, bp->eq_mapping,
7933 BCM_PAGE_SIZE * NUM_EQ_PAGES);
Yuval Mintz580d9d02013-01-23 03:21:51 +00007934
Yuval Mintz05952242013-05-01 04:27:58 +00007935 BNX2X_PCI_FREE(bp->t2, bp->t2_mapping, SRC_T2_SZ);
7936
Yuval Mintz580d9d02013-01-23 03:21:51 +00007937 bnx2x_iov_free_mem(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007938}
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007939
Merav Sicron55c11942012-11-07 00:45:48 +00007940int bnx2x_alloc_mem_cnic(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007941{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007942 if (!CHIP_IS_E1x(bp))
7943 /* size = the status block + ramrod buffers */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007944 BNX2X_PCI_ALLOC(bp->cnic_sb.e2_sb, &bp->cnic_sb_mapping,
7945 sizeof(struct host_hc_status_block_e2));
7946 else
Merav Sicron55c11942012-11-07 00:45:48 +00007947 BNX2X_PCI_ALLOC(bp->cnic_sb.e1x_sb,
7948 &bp->cnic_sb_mapping,
7949 sizeof(struct
7950 host_hc_status_block_e1x));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007951
Yuval Mintz2f7a3122013-04-24 01:45:01 +00007952 if (CONFIGURE_NIC_MODE(bp) && !bp->t2)
Yuval Mintz16a5fd92013-06-02 00:06:18 +00007953 /* allocate searcher T2 table, as it wasn't allocated before */
Merav Sicron55c11942012-11-07 00:45:48 +00007954 BNX2X_PCI_ALLOC(bp->t2, &bp->t2_mapping, SRC_T2_SZ);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007955
Merav Sicron55c11942012-11-07 00:45:48 +00007956 /* write address to which L5 should insert its values */
7957 bp->cnic_eth_dev.addr_drv_info_to_mcp =
7958 &bp->slowpath->drv_info_to_mcp;
7959
7960 if (bnx2x_ilt_mem_op_cnic(bp, ILT_MEMOP_ALLOC))
7961 goto alloc_mem_err;
7962
7963 return 0;
7964
7965alloc_mem_err:
7966 bnx2x_free_mem_cnic(bp);
7967 BNX2X_ERR("Can't allocate memory\n");
7968 return -ENOMEM;
7969}
7970
7971int bnx2x_alloc_mem(struct bnx2x *bp)
7972{
7973 int i, allocated, context_size;
7974
Yuval Mintz2f7a3122013-04-24 01:45:01 +00007975 if (!CONFIGURE_NIC_MODE(bp) && !bp->t2)
Merav Sicron55c11942012-11-07 00:45:48 +00007976 /* allocate searcher T2 table */
7977 BNX2X_PCI_ALLOC(bp->t2, &bp->t2_mapping, SRC_T2_SZ);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007978
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007979 BNX2X_PCI_ALLOC(bp->def_status_blk, &bp->def_status_blk_mapping,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007980 sizeof(struct host_sp_status_block));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007981
7982 BNX2X_PCI_ALLOC(bp->slowpath, &bp->slowpath_mapping,
7983 sizeof(struct bnx2x_slowpath));
7984
Merav Sicrona0529972012-06-19 07:48:25 +00007985 /* Allocate memory for CDU context:
7986 * This memory is allocated separately and not in the generic ILT
7987 * functions because CDU differs in few aspects:
7988 * 1. There are multiple entities allocating memory for context -
7989 * 'regular' driver, CNIC and SRIOV driver. Each separately controls
7990 * its own ILT lines.
7991 * 2. Since CDU page-size is not a single 4KB page (which is the case
7992 * for the other ILT clients), to be efficient we want to support
7993 * allocation of sub-page-size in the last entry.
7994 * 3. Context pointers are used by the driver to pass to FW / update
7995 * the context (for the other ILT clients the pointers are used just to
7996 * free the memory during unload).
7997 */
7998 context_size = sizeof(union cdu_context) * BNX2X_L2_CID_COUNT(bp);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007999
Merav Sicrona0529972012-06-19 07:48:25 +00008000 for (i = 0, allocated = 0; allocated < context_size; i++) {
8001 bp->context[i].size = min(CDU_ILT_PAGE_SZ,
8002 (context_size - allocated));
8003 BNX2X_PCI_ALLOC(bp->context[i].vcxt,
8004 &bp->context[i].cxt_mapping,
8005 bp->context[i].size);
8006 allocated += bp->context[i].size;
8007 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008008 BNX2X_ALLOC(bp->ilt->lines, sizeof(struct ilt_line) * ILT_MAX_LINES);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008009
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008010 if (bnx2x_ilt_mem_op(bp, ILT_MEMOP_ALLOC))
8011 goto alloc_mem_err;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008012
Ariel Elior67c431a2013-01-01 05:22:36 +00008013 if (bnx2x_iov_alloc_mem(bp))
8014 goto alloc_mem_err;
8015
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008016 /* Slow path ring */
8017 BNX2X_PCI_ALLOC(bp->spq, &bp->spq_mapping, BCM_PAGE_SIZE);
8018
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008019 /* EQ */
8020 BNX2X_PCI_ALLOC(bp->eq_ring, &bp->eq_mapping,
8021 BCM_PAGE_SIZE * NUM_EQ_PAGES);
Tom Herbertab532cf2011-02-16 10:27:02 +00008022
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008023 return 0;
8024
8025alloc_mem_err:
8026 bnx2x_free_mem(bp);
Merav Sicron51c1a582012-03-18 10:33:38 +00008027 BNX2X_ERR("Can't allocate memory\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008028 return -ENOMEM;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008029}
8030
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008031/*
8032 * Init service functions
8033 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008034
8035int bnx2x_set_mac_one(struct bnx2x *bp, u8 *mac,
8036 struct bnx2x_vlan_mac_obj *obj, bool set,
8037 int mac_type, unsigned long *ramrod_flags)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008038{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008039 int rc;
8040 struct bnx2x_vlan_mac_ramrod_params ramrod_param;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008041
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008042 memset(&ramrod_param, 0, sizeof(ramrod_param));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008043
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008044 /* Fill general parameters */
8045 ramrod_param.vlan_mac_obj = obj;
8046 ramrod_param.ramrod_flags = *ramrod_flags;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008047
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008048 /* Fill a user request section if needed */
8049 if (!test_bit(RAMROD_CONT, ramrod_flags)) {
8050 memcpy(ramrod_param.user_req.u.mac.mac, mac, ETH_ALEN);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008051
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008052 __set_bit(mac_type, &ramrod_param.user_req.vlan_mac_flags);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008053
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008054 /* Set the command: ADD or DEL */
8055 if (set)
8056 ramrod_param.user_req.cmd = BNX2X_VLAN_MAC_ADD;
8057 else
8058 ramrod_param.user_req.cmd = BNX2X_VLAN_MAC_DEL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008059 }
8060
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008061 rc = bnx2x_config_vlan_mac(bp, &ramrod_param);
Yuval Mintz7b5342d2012-09-11 04:34:14 +00008062
8063 if (rc == -EEXIST) {
8064 DP(BNX2X_MSG_SP, "Failed to schedule ADD operations: %d\n", rc);
8065 /* do not treat adding same MAC as error */
8066 rc = 0;
8067 } else if (rc < 0)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008068 BNX2X_ERR("%s MAC failed\n", (set ? "Set" : "Del"));
Yuval Mintz7b5342d2012-09-11 04:34:14 +00008069
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008070 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008071}
8072
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008073int bnx2x_del_all_macs(struct bnx2x *bp,
8074 struct bnx2x_vlan_mac_obj *mac_obj,
8075 int mac_type, bool wait_for_comp)
Michael Chane665bfd2009-10-10 13:46:54 +00008076{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008077 int rc;
8078 unsigned long ramrod_flags = 0, vlan_mac_flags = 0;
8079
8080 /* Wait for completion of requested */
8081 if (wait_for_comp)
8082 __set_bit(RAMROD_COMP_WAIT, &ramrod_flags);
8083
8084 /* Set the mac type of addresses we want to clear */
8085 __set_bit(mac_type, &vlan_mac_flags);
8086
8087 rc = mac_obj->delete_all(bp, mac_obj, &vlan_mac_flags, &ramrod_flags);
8088 if (rc < 0)
8089 BNX2X_ERR("Failed to delete MACs: %d\n", rc);
8090
8091 return rc;
Michael Chane665bfd2009-10-10 13:46:54 +00008092}
8093
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008094int bnx2x_set_eth_mac(struct bnx2x *bp, bool set)
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08008095{
Barak Witkowskia3348722012-04-23 03:04:46 +00008096 if (is_zero_ether_addr(bp->dev->dev_addr) &&
8097 (IS_MF_STORAGE_SD(bp) || IS_MF_FCOE_AFEX(bp))) {
Merav Sicron51c1a582012-03-18 10:33:38 +00008098 DP(NETIF_MSG_IFUP | NETIF_MSG_IFDOWN,
8099 "Ignoring Zero MAC for STORAGE SD mode\n");
Dmitry Kravkov614c76d2011-11-28 12:31:49 +00008100 return 0;
8101 }
Dmitry Kravkov614c76d2011-11-28 12:31:49 +00008102
Dmitry Kravkovf8f4f612013-04-24 01:45:00 +00008103 if (IS_PF(bp)) {
8104 unsigned long ramrod_flags = 0;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08008105
Dmitry Kravkovf8f4f612013-04-24 01:45:00 +00008106 DP(NETIF_MSG_IFUP, "Adding Eth MAC\n");
8107 __set_bit(RAMROD_COMP_WAIT, &ramrod_flags);
8108 return bnx2x_set_mac_one(bp, bp->dev->dev_addr,
8109 &bp->sp_objs->mac_obj, set,
8110 BNX2X_ETH_MAC, &ramrod_flags);
8111 } else { /* vf */
8112 return bnx2x_vfpf_config_mac(bp, bp->dev->dev_addr,
8113 bp->fp->index, true);
8114 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08008115}
8116
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008117int bnx2x_setup_leading(struct bnx2x *bp)
Michael Chane665bfd2009-10-10 13:46:54 +00008118{
Ariel Elior60cad4e2013-09-04 14:09:22 +03008119 if (IS_PF(bp))
8120 return bnx2x_setup_queue(bp, &bp->fp[0], true);
8121 else /* VF */
8122 return bnx2x_vfpf_setup_q(bp, &bp->fp[0], true);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008123}
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08008124
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00008125/**
Dmitry Kravkove8920672011-05-04 23:52:40 +00008126 * bnx2x_set_int_mode - configure interrupt mode
8127 *
8128 * @bp: driver handle
8129 *
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00008130 * In case of MSI-X it will also try to enable MSI-X.
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00008131 */
Ariel Elior1ab44342013-01-01 05:22:23 +00008132int bnx2x_set_int_mode(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008133{
Ariel Elior1ab44342013-01-01 05:22:23 +00008134 int rc = 0;
8135
Ariel Elior60cad4e2013-09-04 14:09:22 +03008136 if (IS_VF(bp) && int_mode != BNX2X_INT_MODE_MSIX) {
8137 BNX2X_ERR("VF not loaded since interrupt mode not msix\n");
Ariel Elior1ab44342013-01-01 05:22:23 +00008138 return -EINVAL;
Ariel Elior60cad4e2013-09-04 14:09:22 +03008139 }
Ariel Elior1ab44342013-01-01 05:22:23 +00008140
Dmitry Kravkov9ee3d372011-06-14 01:33:34 +00008141 switch (int_mode) {
Ariel Elior1ab44342013-01-01 05:22:23 +00008142 case BNX2X_INT_MODE_MSIX:
8143 /* attempt to enable msix */
8144 rc = bnx2x_enable_msix(bp);
8145
8146 /* msix attained */
8147 if (!rc)
8148 return 0;
8149
8150 /* vfs use only msix */
8151 if (rc && IS_VF(bp))
8152 return rc;
8153
8154 /* failed to enable multiple MSI-X */
8155 BNX2X_DEV_INFO("Failed to enable multiple MSI-X (%d), set number of queues to %d\n",
8156 bp->num_queues,
8157 1 + bp->num_cnic_queues);
8158
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00008159 /* falling through... */
Ariel Elior1ab44342013-01-01 05:22:23 +00008160 case BNX2X_INT_MODE_MSI:
8161 bnx2x_enable_msi(bp);
8162
8163 /* falling through... */
8164 case BNX2X_INT_MODE_INTX:
Merav Sicron55c11942012-11-07 00:45:48 +00008165 bp->num_ethernet_queues = 1;
8166 bp->num_queues = bp->num_ethernet_queues + bp->num_cnic_queues;
Merav Sicron51c1a582012-03-18 10:33:38 +00008167 BNX2X_DEV_INFO("set number of queues to 1\n");
Eilon Greensteinca003922009-08-12 22:53:28 -07008168 break;
Eilon Greensteinca003922009-08-12 22:53:28 -07008169 default:
Ariel Elior1ab44342013-01-01 05:22:23 +00008170 BNX2X_DEV_INFO("unknown value in int_mode module parameter\n");
8171 return -EINVAL;
Eilon Greensteinca003922009-08-12 22:53:28 -07008172 }
Ariel Elior1ab44342013-01-01 05:22:23 +00008173 return 0;
Eilon Greensteinca003922009-08-12 22:53:28 -07008174}
8175
Ariel Elior1ab44342013-01-01 05:22:23 +00008176/* must be called prior to any HW initializations */
Dmitry Kravkovc2bff632010-10-06 03:33:18 +00008177static inline u16 bnx2x_cid_ilt_lines(struct bnx2x *bp)
8178{
Ariel Elior290ca2b2013-01-01 05:22:31 +00008179 if (IS_SRIOV(bp))
8180 return (BNX2X_FIRST_VF_CID + BNX2X_VF_CIDS)/ILT_PAGE_CIDS;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +00008181 return L2_ILT_LINES(bp);
8182}
8183
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008184void bnx2x_ilt_set_info(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008185{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008186 struct ilt_client_info *ilt_client;
8187 struct bnx2x_ilt *ilt = BP_ILT(bp);
8188 u16 line = 0;
8189
8190 ilt->start_line = FUNC_ILT_BASE(BP_FUNC(bp));
8191 DP(BNX2X_MSG_SP, "ilt starts at line %d\n", ilt->start_line);
8192
8193 /* CDU */
8194 ilt_client = &ilt->clients[ILT_CLIENT_CDU];
8195 ilt_client->client_num = ILT_CLIENT_CDU;
8196 ilt_client->page_size = CDU_ILT_PAGE_SZ;
8197 ilt_client->flags = ILT_CLIENT_SKIP_MEM;
8198 ilt_client->start = line;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008199 line += bnx2x_cid_ilt_lines(bp);
Merav Sicron55c11942012-11-07 00:45:48 +00008200
8201 if (CNIC_SUPPORT(bp))
8202 line += CNIC_ILT_LINES;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008203 ilt_client->end = line - 1;
8204
Merav Sicron51c1a582012-03-18 10:33:38 +00008205 DP(NETIF_MSG_IFUP, "ilt client[CDU]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008206 ilt_client->start,
8207 ilt_client->end,
8208 ilt_client->page_size,
8209 ilt_client->flags,
8210 ilog2(ilt_client->page_size >> 12));
8211
8212 /* QM */
8213 if (QM_INIT(bp->qm_cid_count)) {
8214 ilt_client = &ilt->clients[ILT_CLIENT_QM];
8215 ilt_client->client_num = ILT_CLIENT_QM;
8216 ilt_client->page_size = QM_ILT_PAGE_SZ;
8217 ilt_client->flags = 0;
8218 ilt_client->start = line;
8219
8220 /* 4 bytes for each cid */
8221 line += DIV_ROUND_UP(bp->qm_cid_count * QM_QUEUES_PER_FUNC * 4,
8222 QM_ILT_PAGE_SZ);
8223
8224 ilt_client->end = line - 1;
8225
Merav Sicron51c1a582012-03-18 10:33:38 +00008226 DP(NETIF_MSG_IFUP,
8227 "ilt client[QM]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008228 ilt_client->start,
8229 ilt_client->end,
8230 ilt_client->page_size,
8231 ilt_client->flags,
8232 ilog2(ilt_client->page_size >> 12));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008233 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008234
Merav Sicron55c11942012-11-07 00:45:48 +00008235 if (CNIC_SUPPORT(bp)) {
8236 /* SRC */
8237 ilt_client = &ilt->clients[ILT_CLIENT_SRC];
8238 ilt_client->client_num = ILT_CLIENT_SRC;
8239 ilt_client->page_size = SRC_ILT_PAGE_SZ;
8240 ilt_client->flags = 0;
8241 ilt_client->start = line;
8242 line += SRC_ILT_LINES;
8243 ilt_client->end = line - 1;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008244
Merav Sicron55c11942012-11-07 00:45:48 +00008245 DP(NETIF_MSG_IFUP,
8246 "ilt client[SRC]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
8247 ilt_client->start,
8248 ilt_client->end,
8249 ilt_client->page_size,
8250 ilt_client->flags,
8251 ilog2(ilt_client->page_size >> 12));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008252
Merav Sicron55c11942012-11-07 00:45:48 +00008253 /* TM */
8254 ilt_client = &ilt->clients[ILT_CLIENT_TM];
8255 ilt_client->client_num = ILT_CLIENT_TM;
8256 ilt_client->page_size = TM_ILT_PAGE_SZ;
8257 ilt_client->flags = 0;
8258 ilt_client->start = line;
8259 line += TM_ILT_LINES;
8260 ilt_client->end = line - 1;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008261
Merav Sicron55c11942012-11-07 00:45:48 +00008262 DP(NETIF_MSG_IFUP,
8263 "ilt client[TM]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
8264 ilt_client->start,
8265 ilt_client->end,
8266 ilt_client->page_size,
8267 ilt_client->flags,
8268 ilog2(ilt_client->page_size >> 12));
8269 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008270
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008271 BUG_ON(line > ILT_MAX_LINES);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008272}
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008273
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008274/**
8275 * bnx2x_pf_q_prep_init - prepare INIT transition parameters
8276 *
8277 * @bp: driver handle
8278 * @fp: pointer to fastpath
8279 * @init_params: pointer to parameters structure
8280 *
8281 * parameters configured:
8282 * - HC configuration
8283 * - Queue's CDU context
8284 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00008285static void bnx2x_pf_q_prep_init(struct bnx2x *bp,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008286 struct bnx2x_fastpath *fp, struct bnx2x_queue_init_params *init_params)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008287{
Ariel Elior6383c0b2011-07-14 08:31:57 +00008288 u8 cos;
Merav Sicrona0529972012-06-19 07:48:25 +00008289 int cxt_index, cxt_offset;
8290
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008291 /* FCoE Queue uses Default SB, thus has no HC capabilities */
8292 if (!IS_FCOE_FP(fp)) {
8293 __set_bit(BNX2X_Q_FLG_HC, &init_params->rx.flags);
8294 __set_bit(BNX2X_Q_FLG_HC, &init_params->tx.flags);
8295
Yuval Mintz16a5fd92013-06-02 00:06:18 +00008296 /* If HC is supported, enable host coalescing in the transition
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008297 * to INIT state.
8298 */
8299 __set_bit(BNX2X_Q_FLG_HC_EN, &init_params->rx.flags);
8300 __set_bit(BNX2X_Q_FLG_HC_EN, &init_params->tx.flags);
8301
8302 /* HC rate */
8303 init_params->rx.hc_rate = bp->rx_ticks ?
8304 (1000000 / bp->rx_ticks) : 0;
8305 init_params->tx.hc_rate = bp->tx_ticks ?
8306 (1000000 / bp->tx_ticks) : 0;
8307
8308 /* FW SB ID */
8309 init_params->rx.fw_sb_id = init_params->tx.fw_sb_id =
8310 fp->fw_sb_id;
8311
8312 /*
8313 * CQ index among the SB indices: FCoE clients uses the default
8314 * SB, therefore it's different.
8315 */
Ariel Elior6383c0b2011-07-14 08:31:57 +00008316 init_params->rx.sb_cq_index = HC_INDEX_ETH_RX_CQ_CONS;
8317 init_params->tx.sb_cq_index = HC_INDEX_ETH_FIRST_TX_CQ_CONS;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008318 }
8319
Ariel Elior6383c0b2011-07-14 08:31:57 +00008320 /* set maximum number of COSs supported by this queue */
8321 init_params->max_cos = fp->max_cos;
8322
Merav Sicron51c1a582012-03-18 10:33:38 +00008323 DP(NETIF_MSG_IFUP, "fp: %d setting queue params max cos to: %d\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00008324 fp->index, init_params->max_cos);
8325
8326 /* set the context pointers queue object */
Merav Sicrona0529972012-06-19 07:48:25 +00008327 for (cos = FIRST_TX_COS_INDEX; cos < init_params->max_cos; cos++) {
Merav Sicron65565882012-06-19 07:48:26 +00008328 cxt_index = fp->txdata_ptr[cos]->cid / ILT_PAGE_CIDS;
8329 cxt_offset = fp->txdata_ptr[cos]->cid - (cxt_index *
Merav Sicrona0529972012-06-19 07:48:25 +00008330 ILT_PAGE_CIDS);
Ariel Elior6383c0b2011-07-14 08:31:57 +00008331 init_params->cxts[cos] =
Merav Sicrona0529972012-06-19 07:48:25 +00008332 &bp->context[cxt_index].vcxt[cxt_offset].eth;
8333 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008334}
8335
Merav Sicron910cc722012-11-11 03:56:08 +00008336static int bnx2x_setup_tx_only(struct bnx2x *bp, struct bnx2x_fastpath *fp,
Ariel Elior6383c0b2011-07-14 08:31:57 +00008337 struct bnx2x_queue_state_params *q_params,
8338 struct bnx2x_queue_setup_tx_only_params *tx_only_params,
8339 int tx_index, bool leading)
8340{
8341 memset(tx_only_params, 0, sizeof(*tx_only_params));
8342
8343 /* Set the command */
8344 q_params->cmd = BNX2X_Q_CMD_SETUP_TX_ONLY;
8345
8346 /* Set tx-only QUEUE flags: don't zero statistics */
8347 tx_only_params->flags = bnx2x_get_common_flags(bp, fp, false);
8348
8349 /* choose the index of the cid to send the slow path on */
8350 tx_only_params->cid_index = tx_index;
8351
8352 /* Set general TX_ONLY_SETUP parameters */
8353 bnx2x_pf_q_prep_general(bp, fp, &tx_only_params->gen_params, tx_index);
8354
8355 /* Set Tx TX_ONLY_SETUP parameters */
8356 bnx2x_pf_tx_q_prep(bp, fp, &tx_only_params->txq_params, tx_index);
8357
Merav Sicron51c1a582012-03-18 10:33:38 +00008358 DP(NETIF_MSG_IFUP,
8359 "preparing to send tx-only ramrod for connection: cos %d, primary cid %d, cid %d, client id %d, sp-client id %d, flags %lx\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00008360 tx_index, q_params->q_obj->cids[FIRST_TX_COS_INDEX],
8361 q_params->q_obj->cids[tx_index], q_params->q_obj->cl_id,
8362 tx_only_params->gen_params.spcl_id, tx_only_params->flags);
8363
8364 /* send the ramrod */
8365 return bnx2x_queue_state_change(bp, q_params);
8366}
8367
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008368/**
8369 * bnx2x_setup_queue - setup queue
8370 *
8371 * @bp: driver handle
8372 * @fp: pointer to fastpath
8373 * @leading: is leading
8374 *
8375 * This function performs 2 steps in a Queue state machine
8376 * actually: 1) RESET->INIT 2) INIT->SETUP
8377 */
8378
8379int bnx2x_setup_queue(struct bnx2x *bp, struct bnx2x_fastpath *fp,
8380 bool leading)
8381{
Yuval Mintz3b603062012-03-18 10:33:39 +00008382 struct bnx2x_queue_state_params q_params = {NULL};
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008383 struct bnx2x_queue_setup_params *setup_params =
8384 &q_params.params.setup;
Ariel Elior6383c0b2011-07-14 08:31:57 +00008385 struct bnx2x_queue_setup_tx_only_params *tx_only_params =
8386 &q_params.params.tx_only;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008387 int rc;
Ariel Elior6383c0b2011-07-14 08:31:57 +00008388 u8 tx_index;
8389
Merav Sicron51c1a582012-03-18 10:33:38 +00008390 DP(NETIF_MSG_IFUP, "setting up queue %d\n", fp->index);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008391
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008392 /* reset IGU state skip FCoE L2 queue */
8393 if (!IS_FCOE_FP(fp))
8394 bnx2x_ack_sb(bp, fp->igu_sb_id, USTORM_ID, 0,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008395 IGU_INT_ENABLE, 0);
8396
Barak Witkowski15192a82012-06-19 07:48:28 +00008397 q_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008398 /* We want to wait for completion in this context */
8399 __set_bit(RAMROD_COMP_WAIT, &q_params.ramrod_flags);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008400
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008401 /* Prepare the INIT parameters */
8402 bnx2x_pf_q_prep_init(bp, fp, &q_params.params.init);
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008403
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008404 /* Set the command */
8405 q_params.cmd = BNX2X_Q_CMD_INIT;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008406
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008407 /* Change the state to INIT */
8408 rc = bnx2x_queue_state_change(bp, &q_params);
8409 if (rc) {
Ariel Elior6383c0b2011-07-14 08:31:57 +00008410 BNX2X_ERR("Queue(%d) INIT failed\n", fp->index);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008411 return rc;
8412 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008413
Merav Sicron51c1a582012-03-18 10:33:38 +00008414 DP(NETIF_MSG_IFUP, "init complete\n");
Ariel Elior6383c0b2011-07-14 08:31:57 +00008415
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008416 /* Now move the Queue to the SETUP state... */
8417 memset(setup_params, 0, sizeof(*setup_params));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008418
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008419 /* Set QUEUE flags */
8420 setup_params->flags = bnx2x_get_q_flags(bp, fp, leading);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008421
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008422 /* Set general SETUP parameters */
Ariel Elior6383c0b2011-07-14 08:31:57 +00008423 bnx2x_pf_q_prep_general(bp, fp, &setup_params->gen_params,
8424 FIRST_TX_COS_INDEX);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008425
Ariel Elior6383c0b2011-07-14 08:31:57 +00008426 bnx2x_pf_rx_q_prep(bp, fp, &setup_params->pause_params,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008427 &setup_params->rxq_params);
8428
Ariel Elior6383c0b2011-07-14 08:31:57 +00008429 bnx2x_pf_tx_q_prep(bp, fp, &setup_params->txq_params,
8430 FIRST_TX_COS_INDEX);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008431
8432 /* Set the command */
8433 q_params.cmd = BNX2X_Q_CMD_SETUP;
8434
Merav Sicron55c11942012-11-07 00:45:48 +00008435 if (IS_FCOE_FP(fp))
8436 bp->fcoe_init = true;
8437
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008438 /* Change the state to SETUP */
8439 rc = bnx2x_queue_state_change(bp, &q_params);
Ariel Elior6383c0b2011-07-14 08:31:57 +00008440 if (rc) {
8441 BNX2X_ERR("Queue(%d) SETUP failed\n", fp->index);
8442 return rc;
8443 }
8444
8445 /* loop through the relevant tx-only indices */
8446 for (tx_index = FIRST_TX_ONLY_COS_INDEX;
8447 tx_index < fp->max_cos;
8448 tx_index++) {
8449
8450 /* prepare and send tx-only ramrod*/
8451 rc = bnx2x_setup_tx_only(bp, fp, &q_params,
8452 tx_only_params, tx_index, leading);
8453 if (rc) {
8454 BNX2X_ERR("Queue(%d.%d) TX_ONLY_SETUP failed\n",
8455 fp->index, tx_index);
8456 return rc;
8457 }
8458 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008459
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008460 return rc;
8461}
8462
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008463static int bnx2x_stop_queue(struct bnx2x *bp, int index)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008464{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008465 struct bnx2x_fastpath *fp = &bp->fp[index];
Ariel Elior6383c0b2011-07-14 08:31:57 +00008466 struct bnx2x_fp_txdata *txdata;
Yuval Mintz3b603062012-03-18 10:33:39 +00008467 struct bnx2x_queue_state_params q_params = {NULL};
Ariel Elior6383c0b2011-07-14 08:31:57 +00008468 int rc, tx_index;
8469
Merav Sicron51c1a582012-03-18 10:33:38 +00008470 DP(NETIF_MSG_IFDOWN, "stopping queue %d cid %d\n", index, fp->cid);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008471
Barak Witkowski15192a82012-06-19 07:48:28 +00008472 q_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008473 /* We want to wait for completion in this context */
8474 __set_bit(RAMROD_COMP_WAIT, &q_params.ramrod_flags);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008475
Ariel Elior6383c0b2011-07-14 08:31:57 +00008476 /* close tx-only connections */
8477 for (tx_index = FIRST_TX_ONLY_COS_INDEX;
8478 tx_index < fp->max_cos;
8479 tx_index++){
8480
8481 /* ascertain this is a normal queue*/
Merav Sicron65565882012-06-19 07:48:26 +00008482 txdata = fp->txdata_ptr[tx_index];
Ariel Elior6383c0b2011-07-14 08:31:57 +00008483
Merav Sicron51c1a582012-03-18 10:33:38 +00008484 DP(NETIF_MSG_IFDOWN, "stopping tx-only queue %d\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00008485 txdata->txq_index);
8486
8487 /* send halt terminate on tx-only connection */
8488 q_params.cmd = BNX2X_Q_CMD_TERMINATE;
8489 memset(&q_params.params.terminate, 0,
8490 sizeof(q_params.params.terminate));
8491 q_params.params.terminate.cid_index = tx_index;
8492
8493 rc = bnx2x_queue_state_change(bp, &q_params);
8494 if (rc)
8495 return rc;
8496
8497 /* send halt terminate on tx-only connection */
8498 q_params.cmd = BNX2X_Q_CMD_CFC_DEL;
8499 memset(&q_params.params.cfc_del, 0,
8500 sizeof(q_params.params.cfc_del));
8501 q_params.params.cfc_del.cid_index = tx_index;
8502 rc = bnx2x_queue_state_change(bp, &q_params);
8503 if (rc)
8504 return rc;
8505 }
8506 /* Stop the primary connection: */
8507 /* ...halt the connection */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008508 q_params.cmd = BNX2X_Q_CMD_HALT;
8509 rc = bnx2x_queue_state_change(bp, &q_params);
8510 if (rc)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008511 return rc;
8512
Ariel Elior6383c0b2011-07-14 08:31:57 +00008513 /* ...terminate the connection */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008514 q_params.cmd = BNX2X_Q_CMD_TERMINATE;
Ariel Elior6383c0b2011-07-14 08:31:57 +00008515 memset(&q_params.params.terminate, 0,
8516 sizeof(q_params.params.terminate));
8517 q_params.params.terminate.cid_index = FIRST_TX_COS_INDEX;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008518 rc = bnx2x_queue_state_change(bp, &q_params);
8519 if (rc)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008520 return rc;
Ariel Elior6383c0b2011-07-14 08:31:57 +00008521 /* ...delete cfc entry */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008522 q_params.cmd = BNX2X_Q_CMD_CFC_DEL;
Ariel Elior6383c0b2011-07-14 08:31:57 +00008523 memset(&q_params.params.cfc_del, 0,
8524 sizeof(q_params.params.cfc_del));
8525 q_params.params.cfc_del.cid_index = FIRST_TX_COS_INDEX;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008526 return bnx2x_queue_state_change(bp, &q_params);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008527}
8528
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008529static void bnx2x_reset_func(struct bnx2x *bp)
8530{
8531 int port = BP_PORT(bp);
8532 int func = BP_FUNC(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008533 int i;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008534
8535 /* Disable the function in the FW */
8536 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_FUNC_EN_OFFSET(func), 0);
8537 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_FUNC_EN_OFFSET(func), 0);
8538 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_FUNC_EN_OFFSET(func), 0);
8539 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_FUNC_EN_OFFSET(func), 0);
8540
8541 /* FP SBs */
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008542 for_each_eth_queue(bp, i) {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008543 struct bnx2x_fastpath *fp = &bp->fp[i];
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008544 REG_WR8(bp, BAR_CSTRORM_INTMEM +
Ariel Elior6383c0b2011-07-14 08:31:57 +00008545 CSTORM_STATUS_BLOCK_DATA_STATE_OFFSET(fp->fw_sb_id),
8546 SB_DISABLED);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008547 }
8548
Merav Sicron55c11942012-11-07 00:45:48 +00008549 if (CNIC_LOADED(bp))
8550 /* CNIC SB */
8551 REG_WR8(bp, BAR_CSTRORM_INTMEM +
8552 CSTORM_STATUS_BLOCK_DATA_STATE_OFFSET
8553 (bnx2x_cnic_fw_sb_id(bp)), SB_DISABLED);
8554
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008555 /* SP SB */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008556 REG_WR8(bp, BAR_CSTRORM_INTMEM +
Yuval Mintz2de67432013-01-23 03:21:43 +00008557 CSTORM_SP_STATUS_BLOCK_DATA_STATE_OFFSET(func),
8558 SB_DISABLED);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008559
8560 for (i = 0; i < XSTORM_SPQ_DATA_SIZE / 4; i++)
8561 REG_WR(bp, BAR_XSTRORM_INTMEM + XSTORM_SPQ_DATA_OFFSET(func),
8562 0);
Eliezer Tamir49d66772008-02-28 11:53:13 -08008563
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008564 /* Configure IGU */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008565 if (bp->common.int_block == INT_BLOCK_HC) {
8566 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
8567 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
8568 } else {
8569 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, 0);
8570 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, 0);
8571 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008572
Merav Sicron55c11942012-11-07 00:45:48 +00008573 if (CNIC_LOADED(bp)) {
8574 /* Disable Timer scan */
8575 REG_WR(bp, TM_REG_EN_LINEAR0_TIMER + port*4, 0);
8576 /*
8577 * Wait for at least 10ms and up to 2 second for the timers
8578 * scan to complete
8579 */
8580 for (i = 0; i < 200; i++) {
Yuval Mintz639d65b2013-06-02 00:06:21 +00008581 usleep_range(10000, 20000);
Merav Sicron55c11942012-11-07 00:45:48 +00008582 if (!REG_RD(bp, TM_REG_LIN0_SCAN_ON + port*4))
8583 break;
8584 }
Michael Chan37b091b2009-10-10 13:46:55 +00008585 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008586 /* Clear ILT */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008587 bnx2x_clear_func_ilt(bp, func);
8588
8589 /* Timers workaround bug for E2: if this is vnic-3,
8590 * we need to set the entire ilt range for this timers.
8591 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008592 if (!CHIP_IS_E1x(bp) && BP_VN(bp) == 3) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008593 struct ilt_client_info ilt_cli;
8594 /* use dummy TM client */
8595 memset(&ilt_cli, 0, sizeof(struct ilt_client_info));
8596 ilt_cli.start = 0;
8597 ilt_cli.end = ILT_NUM_PAGE_ENTRIES - 1;
8598 ilt_cli.client_num = ILT_CLIENT_TM;
8599
8600 bnx2x_ilt_boundry_init_op(bp, &ilt_cli, 0, INITOP_CLEAR);
8601 }
8602
8603 /* this assumes that reset_port() called before reset_func()*/
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008604 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008605 bnx2x_pf_disable(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008606
8607 bp->dmae_ready = 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008608}
8609
8610static void bnx2x_reset_port(struct bnx2x *bp)
8611{
8612 int port = BP_PORT(bp);
8613 u32 val;
8614
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008615 /* Reset physical Link */
8616 bnx2x__link_reset(bp);
8617
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008618 REG_WR(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4, 0);
8619
8620 /* Do not rcv packets to BRB */
8621 REG_WR(bp, NIG_REG_LLH0_BRB1_DRV_MASK + port*4, 0x0);
8622 /* Do not direct rcv packets that are not for MCP to the BRB */
8623 REG_WR(bp, (port ? NIG_REG_LLH1_BRB1_NOT_MCP :
8624 NIG_REG_LLH0_BRB1_NOT_MCP), 0x0);
8625
8626 /* Configure AEU */
8627 REG_WR(bp, MISC_REG_AEU_MASK_ATTN_FUNC_0 + port*4, 0);
8628
8629 msleep(100);
8630 /* Check for BRB port occupancy */
8631 val = REG_RD(bp, BRB1_REG_PORT_NUM_OCC_BLOCKS_0 + port*4);
8632 if (val)
8633 DP(NETIF_MSG_IFDOWN,
Eilon Greenstein33471622008-08-13 15:59:08 -07008634 "BRB1 is not empty %d blocks are occupied\n", val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008635
8636 /* TODO: Close Doorbell port? */
8637}
8638
Eric Dumazet1191cb82012-04-27 21:39:21 +00008639static int bnx2x_reset_hw(struct bnx2x *bp, u32 load_code)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008640{
Yuval Mintz3b603062012-03-18 10:33:39 +00008641 struct bnx2x_func_state_params func_params = {NULL};
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008642
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008643 /* Prepare parameters for function state transitions */
8644 __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008645
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008646 func_params.f_obj = &bp->func_obj;
8647 func_params.cmd = BNX2X_F_CMD_HW_RESET;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008648
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008649 func_params.params.hw_init.load_phase = load_code;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008650
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008651 return bnx2x_func_state_change(bp, &func_params);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008652}
8653
Eric Dumazet1191cb82012-04-27 21:39:21 +00008654static int bnx2x_func_stop(struct bnx2x *bp)
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008655{
Yuval Mintz3b603062012-03-18 10:33:39 +00008656 struct bnx2x_func_state_params func_params = {NULL};
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008657 int rc;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008658
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008659 /* Prepare parameters for function state transitions */
8660 __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
8661 func_params.f_obj = &bp->func_obj;
8662 func_params.cmd = BNX2X_F_CMD_STOP;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008663
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008664 /*
8665 * Try to stop the function the 'good way'. If fails (in case
8666 * of a parity error during bnx2x_chip_cleanup()) and we are
8667 * not in a debug mode, perform a state transaction in order to
8668 * enable further HW_RESET transaction.
8669 */
8670 rc = bnx2x_func_state_change(bp, &func_params);
8671 if (rc) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008672#ifdef BNX2X_STOP_ON_ERROR
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008673 return rc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008674#else
Merav Sicron51c1a582012-03-18 10:33:38 +00008675 BNX2X_ERR("FUNC_STOP ramrod failed. Running a dry transaction\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008676 __set_bit(RAMROD_DRV_CLR_ONLY, &func_params.ramrod_flags);
8677 return bnx2x_func_state_change(bp, &func_params);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008678#endif
Yitchak Gertner65abd742008-08-25 15:26:24 -07008679 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008680
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008681 return 0;
8682}
Yitchak Gertner65abd742008-08-25 15:26:24 -07008683
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008684/**
8685 * bnx2x_send_unload_req - request unload mode from the MCP.
8686 *
8687 * @bp: driver handle
8688 * @unload_mode: requested function's unload mode
8689 *
8690 * Return unload mode returned by the MCP: COMMON, PORT or FUNC.
8691 */
8692u32 bnx2x_send_unload_req(struct bnx2x *bp, int unload_mode)
8693{
8694 u32 reset_code = 0;
8695 int port = BP_PORT(bp);
8696
8697 /* Select the UNLOAD request mode */
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008698 if (unload_mode == UNLOAD_NORMAL)
8699 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
Eliezer Tamir228241e2008-02-28 11:56:57 -08008700
Eilon Greenstein7d0446c2009-07-29 00:20:10 +00008701 else if (bp->flags & NO_WOL_FLAG)
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008702 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008703
Eilon Greenstein7d0446c2009-07-29 00:20:10 +00008704 else if (bp->wol) {
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008705 u32 emac_base = port ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008706 u8 *mac_addr = bp->dev->dev_addr;
Jon Mason29ed74c2013-09-11 11:22:39 -07008707 struct pci_dev *pdev = bp->pdev;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008708 u32 val;
David S. Miller88c51002011-10-07 13:38:43 -04008709 u16 pmc;
8710
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008711 /* The mac address is written to entries 1-4 to
David S. Miller88c51002011-10-07 13:38:43 -04008712 * preserve entry 0 which is used by the PMF
8713 */
David S. Miller8decf862011-09-22 03:23:13 -04008714 u8 entry = (BP_VN(bp) + 1)*8;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008715
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008716 val = (mac_addr[0] << 8) | mac_addr[1];
Eilon Greenstein3196a882008-08-13 15:58:49 -07008717 EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + entry, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008718
8719 val = (mac_addr[2] << 24) | (mac_addr[3] << 16) |
8720 (mac_addr[4] << 8) | mac_addr[5];
Eilon Greenstein3196a882008-08-13 15:58:49 -07008721 EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + entry + 4, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008722
David S. Miller88c51002011-10-07 13:38:43 -04008723 /* Enable the PME and clear the status */
Jon Mason29ed74c2013-09-11 11:22:39 -07008724 pci_read_config_word(pdev, pdev->pm_cap + PCI_PM_CTRL, &pmc);
David S. Miller88c51002011-10-07 13:38:43 -04008725 pmc |= PCI_PM_CTRL_PME_ENABLE | PCI_PM_CTRL_PME_STATUS;
Jon Mason29ed74c2013-09-11 11:22:39 -07008726 pci_write_config_word(pdev, pdev->pm_cap + PCI_PM_CTRL, pmc);
David S. Miller88c51002011-10-07 13:38:43 -04008727
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008728 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_EN;
Eliezer Tamir228241e2008-02-28 11:56:57 -08008729
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008730 } else
8731 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
8732
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008733 /* Send the request to the MCP */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008734 if (!BP_NOMCP(bp))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008735 reset_code = bnx2x_fw_command(bp, reset_code, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008736 else {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008737 int path = BP_PATH(bp);
8738
Merav Sicron51c1a582012-03-18 10:33:38 +00008739 DP(NETIF_MSG_IFDOWN, "NO MCP - load counts[%d] %d, %d, %d\n",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008740 path, load_count[path][0], load_count[path][1],
8741 load_count[path][2]);
8742 load_count[path][0]--;
8743 load_count[path][1 + port]--;
Merav Sicron51c1a582012-03-18 10:33:38 +00008744 DP(NETIF_MSG_IFDOWN, "NO MCP - new load counts[%d] %d, %d, %d\n",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008745 path, load_count[path][0], load_count[path][1],
8746 load_count[path][2]);
8747 if (load_count[path][0] == 0)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008748 reset_code = FW_MSG_CODE_DRV_UNLOAD_COMMON;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008749 else if (load_count[path][1 + port] == 0)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008750 reset_code = FW_MSG_CODE_DRV_UNLOAD_PORT;
8751 else
8752 reset_code = FW_MSG_CODE_DRV_UNLOAD_FUNCTION;
8753 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008754
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008755 return reset_code;
8756}
8757
8758/**
8759 * bnx2x_send_unload_done - send UNLOAD_DONE command to the MCP.
8760 *
8761 * @bp: driver handle
Yuval Mintz5d07d862012-09-13 02:56:21 +00008762 * @keep_link: true iff link should be kept up
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008763 */
Yuval Mintz5d07d862012-09-13 02:56:21 +00008764void bnx2x_send_unload_done(struct bnx2x *bp, bool keep_link)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008765{
Yuval Mintz5d07d862012-09-13 02:56:21 +00008766 u32 reset_param = keep_link ? DRV_MSG_CODE_UNLOAD_SKIP_LINK_RESET : 0;
8767
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008768 /* Report UNLOAD_DONE to MCP */
8769 if (!BP_NOMCP(bp))
Yuval Mintz5d07d862012-09-13 02:56:21 +00008770 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE, reset_param);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008771}
8772
Eric Dumazet1191cb82012-04-27 21:39:21 +00008773static int bnx2x_func_wait_started(struct bnx2x *bp)
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008774{
8775 int tout = 50;
8776 int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
8777
8778 if (!bp->port.pmf)
8779 return 0;
8780
8781 /*
8782 * (assumption: No Attention from MCP at this stage)
Yuval Mintz16a5fd92013-06-02 00:06:18 +00008783 * PMF probably in the middle of TX disable/enable transaction
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008784 * 1. Sync IRS for default SB
Yuval Mintz16a5fd92013-06-02 00:06:18 +00008785 * 2. Sync SP queue - this guarantees us that attention handling started
8786 * 3. Wait, that TX disable/enable transaction completes
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008787 *
Yuval Mintz16a5fd92013-06-02 00:06:18 +00008788 * 1+2 guarantee that if DCBx attention was scheduled it already changed
8789 * pending bit of transaction from STARTED-->TX_STOPPED, if we already
8790 * received completion for the transaction the state is TX_STOPPED.
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008791 * State will return to STARTED after completion of TX_STOPPED-->STARTED
8792 * transaction.
8793 */
8794
8795 /* make sure default SB ISR is done */
8796 if (msix)
8797 synchronize_irq(bp->msix_table[0].vector);
8798 else
8799 synchronize_irq(bp->pdev->irq);
8800
8801 flush_workqueue(bnx2x_wq);
8802
8803 while (bnx2x_func_get_state(bp, &bp->func_obj) !=
8804 BNX2X_F_STATE_STARTED && tout--)
8805 msleep(20);
8806
8807 if (bnx2x_func_get_state(bp, &bp->func_obj) !=
8808 BNX2X_F_STATE_STARTED) {
8809#ifdef BNX2X_STOP_ON_ERROR
Merav Sicron51c1a582012-03-18 10:33:38 +00008810 BNX2X_ERR("Wrong function state\n");
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008811 return -EBUSY;
8812#else
8813 /*
8814 * Failed to complete the transaction in a "good way"
8815 * Force both transactions with CLR bit
8816 */
Yuval Mintz3b603062012-03-18 10:33:39 +00008817 struct bnx2x_func_state_params func_params = {NULL};
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008818
Merav Sicron51c1a582012-03-18 10:33:38 +00008819 DP(NETIF_MSG_IFDOWN,
Yuval Mintz6bf07b82013-06-02 00:06:20 +00008820 "Hmmm... Unexpected function state! Forcing STARTED-->TX_ST0PPED-->STARTED\n");
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008821
8822 func_params.f_obj = &bp->func_obj;
8823 __set_bit(RAMROD_DRV_CLR_ONLY,
8824 &func_params.ramrod_flags);
8825
8826 /* STARTED-->TX_ST0PPED */
8827 func_params.cmd = BNX2X_F_CMD_TX_STOP;
8828 bnx2x_func_state_change(bp, &func_params);
8829
8830 /* TX_ST0PPED-->STARTED */
8831 func_params.cmd = BNX2X_F_CMD_TX_START;
8832 return bnx2x_func_state_change(bp, &func_params);
8833#endif
8834 }
8835
8836 return 0;
8837}
8838
Yuval Mintz5d07d862012-09-13 02:56:21 +00008839void bnx2x_chip_cleanup(struct bnx2x *bp, int unload_mode, bool keep_link)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008840{
8841 int port = BP_PORT(bp);
Ariel Elior6383c0b2011-07-14 08:31:57 +00008842 int i, rc = 0;
8843 u8 cos;
Yuval Mintz3b603062012-03-18 10:33:39 +00008844 struct bnx2x_mcast_ramrod_params rparam = {NULL};
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008845 u32 reset_code;
8846
8847 /* Wait until tx fastpath tasks complete */
8848 for_each_tx_queue(bp, i) {
8849 struct bnx2x_fastpath *fp = &bp->fp[i];
8850
Ariel Elior6383c0b2011-07-14 08:31:57 +00008851 for_each_cos_in_tx_queue(fp, cos)
Merav Sicron65565882012-06-19 07:48:26 +00008852 rc = bnx2x_clean_tx_queue(bp, fp->txdata_ptr[cos]);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008853#ifdef BNX2X_STOP_ON_ERROR
8854 if (rc)
8855 return;
8856#endif
8857 }
8858
8859 /* Give HW time to discard old tx messages */
Yuval Mintz0926d492013-01-23 03:21:45 +00008860 usleep_range(1000, 2000);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008861
8862 /* Clean all ETH MACs */
Barak Witkowski15192a82012-06-19 07:48:28 +00008863 rc = bnx2x_del_all_macs(bp, &bp->sp_objs[0].mac_obj, BNX2X_ETH_MAC,
8864 false);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008865 if (rc < 0)
8866 BNX2X_ERR("Failed to delete all ETH macs: %d\n", rc);
8867
8868 /* Clean up UC list */
Barak Witkowski15192a82012-06-19 07:48:28 +00008869 rc = bnx2x_del_all_macs(bp, &bp->sp_objs[0].mac_obj, BNX2X_UC_LIST_MAC,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008870 true);
8871 if (rc < 0)
Merav Sicron51c1a582012-03-18 10:33:38 +00008872 BNX2X_ERR("Failed to schedule DEL commands for UC MACs list: %d\n",
8873 rc);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008874
8875 /* Disable LLH */
8876 if (!CHIP_IS_E1(bp))
8877 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 0);
8878
8879 /* Set "drop all" (stop Rx).
8880 * We need to take a netif_addr_lock() here in order to prevent
8881 * a race between the completion code and this code.
8882 */
8883 netif_addr_lock_bh(bp->dev);
8884 /* Schedule the rx_mode command */
8885 if (test_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state))
8886 set_bit(BNX2X_FILTER_RX_MODE_SCHED, &bp->sp_state);
8887 else
8888 bnx2x_set_storm_rx_mode(bp);
8889
8890 /* Cleanup multicast configuration */
8891 rparam.mcast_obj = &bp->mcast_obj;
8892 rc = bnx2x_config_mcast(bp, &rparam, BNX2X_MCAST_CMD_DEL);
8893 if (rc < 0)
8894 BNX2X_ERR("Failed to send DEL multicast command: %d\n", rc);
8895
8896 netif_addr_unlock_bh(bp->dev);
8897
Ariel Eliorf1929b02013-01-01 05:22:41 +00008898 bnx2x_iov_chip_cleanup(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008899
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008900 /*
8901 * Send the UNLOAD_REQUEST to the MCP. This will return if
8902 * this function should perform FUNC, PORT or COMMON HW
8903 * reset.
8904 */
8905 reset_code = bnx2x_send_unload_req(bp, unload_mode);
8906
8907 /*
8908 * (assumption: No Attention from MCP at this stage)
Yuval Mintz16a5fd92013-06-02 00:06:18 +00008909 * PMF probably in the middle of TX disable/enable transaction
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008910 */
8911 rc = bnx2x_func_wait_started(bp);
8912 if (rc) {
8913 BNX2X_ERR("bnx2x_func_wait_started failed\n");
8914#ifdef BNX2X_STOP_ON_ERROR
8915 return;
8916#endif
8917 }
8918
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008919 /* Close multi and leading connections
8920 * Completions for ramrods are collected in a synchronous way
8921 */
Merav Sicron55c11942012-11-07 00:45:48 +00008922 for_each_eth_queue(bp, i)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008923 if (bnx2x_stop_queue(bp, i))
8924#ifdef BNX2X_STOP_ON_ERROR
8925 return;
8926#else
8927 goto unload_error;
8928#endif
Merav Sicron55c11942012-11-07 00:45:48 +00008929
8930 if (CNIC_LOADED(bp)) {
8931 for_each_cnic_queue(bp, i)
8932 if (bnx2x_stop_queue(bp, i))
8933#ifdef BNX2X_STOP_ON_ERROR
8934 return;
8935#else
8936 goto unload_error;
8937#endif
8938 }
8939
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008940 /* If SP settings didn't get completed so far - something
8941 * very wrong has happen.
8942 */
8943 if (!bnx2x_wait_sp_comp(bp, ~0x0UL))
8944 BNX2X_ERR("Hmmm... Common slow path ramrods got stuck!\n");
8945
8946#ifndef BNX2X_STOP_ON_ERROR
8947unload_error:
8948#endif
8949 rc = bnx2x_func_stop(bp);
8950 if (rc) {
8951 BNX2X_ERR("Function stop failed!\n");
8952#ifdef BNX2X_STOP_ON_ERROR
8953 return;
8954#endif
8955 }
8956
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008957 /* Disable HW interrupts, NAPI */
8958 bnx2x_netif_stop(bp, 1);
Merav Sicron26614ba2012-08-27 03:26:19 +00008959 /* Delete all NAPI objects */
8960 bnx2x_del_all_napi(bp);
Merav Sicron55c11942012-11-07 00:45:48 +00008961 if (CNIC_LOADED(bp))
8962 bnx2x_del_all_napi_cnic(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008963
8964 /* Release IRQs */
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00008965 bnx2x_free_irq(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008966
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008967 /* Reset the chip */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008968 rc = bnx2x_reset_hw(bp, reset_code);
8969 if (rc)
8970 BNX2X_ERR("HW_RESET failed\n");
8971
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008972 /* Report UNLOAD_DONE to MCP */
Yuval Mintz5d07d862012-09-13 02:56:21 +00008973 bnx2x_send_unload_done(bp, keep_link);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008974}
8975
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00008976void bnx2x_disable_close_the_gate(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008977{
8978 u32 val;
8979
Merav Sicron51c1a582012-03-18 10:33:38 +00008980 DP(NETIF_MSG_IFDOWN, "Disabling \"close the gates\"\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008981
8982 if (CHIP_IS_E1(bp)) {
8983 int port = BP_PORT(bp);
8984 u32 addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
8985 MISC_REG_AEU_MASK_ATTN_FUNC_0;
8986
8987 val = REG_RD(bp, addr);
8988 val &= ~(0x300);
8989 REG_WR(bp, addr, val);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008990 } else {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008991 val = REG_RD(bp, MISC_REG_AEU_GENERAL_MASK);
8992 val &= ~(MISC_AEU_GENERAL_MASK_REG_AEU_PXP_CLOSE_MASK |
8993 MISC_AEU_GENERAL_MASK_REG_AEU_NIG_CLOSE_MASK);
8994 REG_WR(bp, MISC_REG_AEU_GENERAL_MASK, val);
8995 }
8996}
8997
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008998/* Close gates #2, #3 and #4: */
8999static void bnx2x_set_234_gates(struct bnx2x *bp, bool close)
9000{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009001 u32 val;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009002
9003 /* Gates #2 and #4a are closed/opened for "not E1" only */
9004 if (!CHIP_IS_E1(bp)) {
9005 /* #4 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009006 REG_WR(bp, PXP_REG_HST_DISCARD_DOORBELLS, !!close);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009007 /* #2 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009008 REG_WR(bp, PXP_REG_HST_DISCARD_INTERNAL_WRITES, !!close);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009009 }
9010
9011 /* #3 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009012 if (CHIP_IS_E1x(bp)) {
9013 /* Prevent interrupts from HC on both ports */
9014 val = REG_RD(bp, HC_REG_CONFIG_1);
9015 REG_WR(bp, HC_REG_CONFIG_1,
9016 (!close) ? (val | HC_CONFIG_1_REG_BLOCK_DISABLE_1) :
9017 (val & ~(u32)HC_CONFIG_1_REG_BLOCK_DISABLE_1));
9018
9019 val = REG_RD(bp, HC_REG_CONFIG_0);
9020 REG_WR(bp, HC_REG_CONFIG_0,
9021 (!close) ? (val | HC_CONFIG_0_REG_BLOCK_DISABLE_0) :
9022 (val & ~(u32)HC_CONFIG_0_REG_BLOCK_DISABLE_0));
9023 } else {
Jorrit Schippersd82603c2012-12-27 17:33:02 +01009024 /* Prevent incoming interrupts in IGU */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009025 val = REG_RD(bp, IGU_REG_BLOCK_CONFIGURATION);
9026
9027 REG_WR(bp, IGU_REG_BLOCK_CONFIGURATION,
9028 (!close) ?
9029 (val | IGU_BLOCK_CONFIGURATION_REG_BLOCK_ENABLE) :
9030 (val & ~(u32)IGU_BLOCK_CONFIGURATION_REG_BLOCK_ENABLE));
9031 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009032
Merav Sicron51c1a582012-03-18 10:33:38 +00009033 DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "%s gates #2, #3 and #4\n",
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009034 close ? "closing" : "opening");
9035 mmiowb();
9036}
9037
9038#define SHARED_MF_CLP_MAGIC 0x80000000 /* `magic' bit */
9039
9040static void bnx2x_clp_reset_prep(struct bnx2x *bp, u32 *magic_val)
9041{
9042 /* Do some magic... */
9043 u32 val = MF_CFG_RD(bp, shared_mf_config.clp_mb);
9044 *magic_val = val & SHARED_MF_CLP_MAGIC;
9045 MF_CFG_WR(bp, shared_mf_config.clp_mb, val | SHARED_MF_CLP_MAGIC);
9046}
9047
Dmitry Kravkove8920672011-05-04 23:52:40 +00009048/**
9049 * bnx2x_clp_reset_done - restore the value of the `magic' bit.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009050 *
Dmitry Kravkove8920672011-05-04 23:52:40 +00009051 * @bp: driver handle
9052 * @magic_val: old value of the `magic' bit.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009053 */
9054static void bnx2x_clp_reset_done(struct bnx2x *bp, u32 magic_val)
9055{
9056 /* Restore the `magic' bit value... */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009057 u32 val = MF_CFG_RD(bp, shared_mf_config.clp_mb);
9058 MF_CFG_WR(bp, shared_mf_config.clp_mb,
9059 (val & (~SHARED_MF_CLP_MAGIC)) | magic_val);
9060}
9061
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009062/**
Dmitry Kravkove8920672011-05-04 23:52:40 +00009063 * bnx2x_reset_mcp_prep - prepare for MCP reset.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009064 *
Dmitry Kravkove8920672011-05-04 23:52:40 +00009065 * @bp: driver handle
9066 * @magic_val: old value of 'magic' bit.
9067 *
9068 * Takes care of CLP configurations.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009069 */
9070static void bnx2x_reset_mcp_prep(struct bnx2x *bp, u32 *magic_val)
9071{
9072 u32 shmem;
9073 u32 validity_offset;
9074
Merav Sicron51c1a582012-03-18 10:33:38 +00009075 DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "Starting\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009076
9077 /* Set `magic' bit in order to save MF config */
9078 if (!CHIP_IS_E1(bp))
9079 bnx2x_clp_reset_prep(bp, magic_val);
9080
9081 /* Get shmem offset */
9082 shmem = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
Barak Witkowskic55e7712012-12-02 04:05:46 +00009083 validity_offset =
9084 offsetof(struct shmem_region, validity_map[BP_PORT(bp)]);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009085
9086 /* Clear validity map flags */
9087 if (shmem > 0)
9088 REG_WR(bp, shmem + validity_offset, 0);
9089}
9090
9091#define MCP_TIMEOUT 5000 /* 5 seconds (in ms) */
9092#define MCP_ONE_TIMEOUT 100 /* 100 ms */
9093
Dmitry Kravkove8920672011-05-04 23:52:40 +00009094/**
9095 * bnx2x_mcp_wait_one - wait for MCP_ONE_TIMEOUT
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009096 *
Dmitry Kravkove8920672011-05-04 23:52:40 +00009097 * @bp: driver handle
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009098 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00009099static void bnx2x_mcp_wait_one(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009100{
9101 /* special handling for emulation and FPGA,
9102 wait 10 times longer */
9103 if (CHIP_REV_IS_SLOW(bp))
9104 msleep(MCP_ONE_TIMEOUT*10);
9105 else
9106 msleep(MCP_ONE_TIMEOUT);
9107}
9108
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00009109/*
9110 * initializes bp->common.shmem_base and waits for validity signature to appear
9111 */
9112static int bnx2x_init_shmem(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009113{
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00009114 int cnt = 0;
9115 u32 val = 0;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009116
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00009117 do {
9118 bp->common.shmem_base = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
9119 if (bp->common.shmem_base) {
9120 val = SHMEM_RD(bp, validity_map[BP_PORT(bp)]);
9121 if (val & SHR_MEM_VALIDITY_MB)
9122 return 0;
9123 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009124
9125 bnx2x_mcp_wait_one(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009126
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00009127 } while (cnt++ < (MCP_TIMEOUT / MCP_ONE_TIMEOUT));
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009128
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00009129 BNX2X_ERR("BAD MCP validity signature\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009130
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00009131 return -ENODEV;
9132}
9133
9134static int bnx2x_reset_mcp_comp(struct bnx2x *bp, u32 magic_val)
9135{
9136 int rc = bnx2x_init_shmem(bp);
9137
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009138 /* Restore the `magic' bit value */
9139 if (!CHIP_IS_E1(bp))
9140 bnx2x_clp_reset_done(bp, magic_val);
9141
9142 return rc;
9143}
9144
9145static void bnx2x_pxp_prep(struct bnx2x *bp)
9146{
9147 if (!CHIP_IS_E1(bp)) {
9148 REG_WR(bp, PXP2_REG_RD_START_INIT, 0);
9149 REG_WR(bp, PXP2_REG_RQ_RBC_DONE, 0);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009150 mmiowb();
9151 }
9152}
9153
9154/*
9155 * Reset the whole chip except for:
9156 * - PCIE core
9157 * - PCI Glue, PSWHST, PXP/PXP2 RF (all controlled by
9158 * one reset bit)
9159 * - IGU
9160 * - MISC (including AEU)
9161 * - GRC
9162 * - RBCN, RBCP
9163 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009164static void bnx2x_process_kill_chip_reset(struct bnx2x *bp, bool global)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009165{
9166 u32 not_reset_mask1, reset_mask1, not_reset_mask2, reset_mask2;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009167 u32 global_bits2, stay_reset2;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009168
9169 /*
9170 * Bits that have to be set in reset_mask2 if we want to reset 'global'
9171 * (per chip) blocks.
9172 */
9173 global_bits2 =
9174 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_CMN_CPU |
9175 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_CMN_CORE;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009176
Barak Witkowskic55e7712012-12-02 04:05:46 +00009177 /* Don't reset the following blocks.
9178 * Important: per port blocks (such as EMAC, BMAC, UMAC) can't be
9179 * reset, as in 4 port device they might still be owned
9180 * by the MCP (there is only one leader per path).
9181 */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009182 not_reset_mask1 =
9183 MISC_REGISTERS_RESET_REG_1_RST_HC |
9184 MISC_REGISTERS_RESET_REG_1_RST_PXPV |
9185 MISC_REGISTERS_RESET_REG_1_RST_PXP;
9186
9187 not_reset_mask2 =
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009188 MISC_REGISTERS_RESET_REG_2_RST_PCI_MDIO |
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009189 MISC_REGISTERS_RESET_REG_2_RST_EMAC0_HARD_CORE |
9190 MISC_REGISTERS_RESET_REG_2_RST_EMAC1_HARD_CORE |
9191 MISC_REGISTERS_RESET_REG_2_RST_MISC_CORE |
9192 MISC_REGISTERS_RESET_REG_2_RST_RBCN |
9193 MISC_REGISTERS_RESET_REG_2_RST_GRC |
9194 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_REG_HARD_CORE |
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009195 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_HARD_CORE_RST_B |
9196 MISC_REGISTERS_RESET_REG_2_RST_ATC |
Barak Witkowskic55e7712012-12-02 04:05:46 +00009197 MISC_REGISTERS_RESET_REG_2_PGLC |
9198 MISC_REGISTERS_RESET_REG_2_RST_BMAC0 |
9199 MISC_REGISTERS_RESET_REG_2_RST_BMAC1 |
9200 MISC_REGISTERS_RESET_REG_2_RST_EMAC0 |
9201 MISC_REGISTERS_RESET_REG_2_RST_EMAC1 |
9202 MISC_REGISTERS_RESET_REG_2_UMAC0 |
9203 MISC_REGISTERS_RESET_REG_2_UMAC1;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009204
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009205 /*
9206 * Keep the following blocks in reset:
9207 * - all xxMACs are handled by the bnx2x_link code.
9208 */
9209 stay_reset2 =
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009210 MISC_REGISTERS_RESET_REG_2_XMAC |
9211 MISC_REGISTERS_RESET_REG_2_XMAC_SOFT;
9212
9213 /* Full reset masks according to the chip */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009214 reset_mask1 = 0xffffffff;
9215
9216 if (CHIP_IS_E1(bp))
9217 reset_mask2 = 0xffff;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009218 else if (CHIP_IS_E1H(bp))
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009219 reset_mask2 = 0x1ffff;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009220 else if (CHIP_IS_E2(bp))
9221 reset_mask2 = 0xfffff;
9222 else /* CHIP_IS_E3 */
9223 reset_mask2 = 0x3ffffff;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009224
9225 /* Don't reset global blocks unless we need to */
9226 if (!global)
9227 reset_mask2 &= ~global_bits2;
9228
9229 /*
9230 * In case of attention in the QM, we need to reset PXP
9231 * (MISC_REGISTERS_RESET_REG_2_RST_PXP_RQ_RD_WR) before QM
9232 * because otherwise QM reset would release 'close the gates' shortly
9233 * before resetting the PXP, then the PSWRQ would send a write
9234 * request to PGLUE. Then when PXP is reset, PGLUE would try to
9235 * read the payload data from PSWWR, but PSWWR would not
9236 * respond. The write queue in PGLUE would stuck, dmae commands
9237 * would not return. Therefore it's important to reset the second
9238 * reset register (containing the
9239 * MISC_REGISTERS_RESET_REG_2_RST_PXP_RQ_RD_WR bit) before the
9240 * first one (containing the MISC_REGISTERS_RESET_REG_1_RST_QM
9241 * bit).
9242 */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009243 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
9244 reset_mask2 & (~not_reset_mask2));
9245
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009246 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
9247 reset_mask1 & (~not_reset_mask1));
9248
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009249 barrier();
9250 mmiowb();
9251
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009252 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET,
9253 reset_mask2 & (~stay_reset2));
9254
9255 barrier();
9256 mmiowb();
9257
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009258 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, reset_mask1);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009259 mmiowb();
9260}
9261
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009262/**
9263 * bnx2x_er_poll_igu_vq - poll for pending writes bit.
9264 * It should get cleared in no more than 1s.
9265 *
9266 * @bp: driver handle
9267 *
9268 * It should get cleared in no more than 1s. Returns 0 if
9269 * pending writes bit gets cleared.
9270 */
9271static int bnx2x_er_poll_igu_vq(struct bnx2x *bp)
9272{
9273 u32 cnt = 1000;
9274 u32 pend_bits = 0;
9275
9276 do {
9277 pend_bits = REG_RD(bp, IGU_REG_PENDING_BITS_STATUS);
9278
9279 if (pend_bits == 0)
9280 break;
9281
Yuval Mintz0926d492013-01-23 03:21:45 +00009282 usleep_range(1000, 2000);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009283 } while (cnt-- > 0);
9284
9285 if (cnt <= 0) {
9286 BNX2X_ERR("Still pending IGU requests pend_bits=%x!\n",
9287 pend_bits);
9288 return -EBUSY;
9289 }
9290
9291 return 0;
9292}
9293
9294static int bnx2x_process_kill(struct bnx2x *bp, bool global)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009295{
9296 int cnt = 1000;
9297 u32 val = 0;
9298 u32 sr_cnt, blk_cnt, port_is_idle_0, port_is_idle_1, pgl_exp_rom2;
Yuval Mintz2de67432013-01-23 03:21:43 +00009299 u32 tags_63_32 = 0;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009300
9301 /* Empty the Tetris buffer, wait for 1s */
9302 do {
9303 sr_cnt = REG_RD(bp, PXP2_REG_RD_SR_CNT);
9304 blk_cnt = REG_RD(bp, PXP2_REG_RD_BLK_CNT);
9305 port_is_idle_0 = REG_RD(bp, PXP2_REG_RD_PORT_IS_IDLE_0);
9306 port_is_idle_1 = REG_RD(bp, PXP2_REG_RD_PORT_IS_IDLE_1);
9307 pgl_exp_rom2 = REG_RD(bp, PXP2_REG_PGL_EXP_ROM2);
Barak Witkowskic55e7712012-12-02 04:05:46 +00009308 if (CHIP_IS_E3(bp))
9309 tags_63_32 = REG_RD(bp, PGLUE_B_REG_TAGS_63_32);
9310
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009311 if ((sr_cnt == 0x7e) && (blk_cnt == 0xa0) &&
9312 ((port_is_idle_0 & 0x1) == 0x1) &&
9313 ((port_is_idle_1 & 0x1) == 0x1) &&
Barak Witkowskic55e7712012-12-02 04:05:46 +00009314 (pgl_exp_rom2 == 0xffffffff) &&
9315 (!CHIP_IS_E3(bp) || (tags_63_32 == 0xffffffff)))
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009316 break;
Yuval Mintz0926d492013-01-23 03:21:45 +00009317 usleep_range(1000, 2000);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009318 } while (cnt-- > 0);
9319
9320 if (cnt <= 0) {
Merav Sicron51c1a582012-03-18 10:33:38 +00009321 BNX2X_ERR("Tetris buffer didn't get empty or there are still outstanding read requests after 1s!\n");
9322 BNX2X_ERR("sr_cnt=0x%08x, blk_cnt=0x%08x, port_is_idle_0=0x%08x, port_is_idle_1=0x%08x, pgl_exp_rom2=0x%08x\n",
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009323 sr_cnt, blk_cnt, port_is_idle_0, port_is_idle_1,
9324 pgl_exp_rom2);
9325 return -EAGAIN;
9326 }
9327
9328 barrier();
9329
9330 /* Close gates #2, #3 and #4 */
9331 bnx2x_set_234_gates(bp, true);
9332
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009333 /* Poll for IGU VQs for 57712 and newer chips */
9334 if (!CHIP_IS_E1x(bp) && bnx2x_er_poll_igu_vq(bp))
9335 return -EAGAIN;
9336
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009337 /* TBD: Indicate that "process kill" is in progress to MCP */
9338
9339 /* Clear "unprepared" bit */
9340 REG_WR(bp, MISC_REG_UNPREPARED, 0);
9341 barrier();
9342
9343 /* Make sure all is written to the chip before the reset */
9344 mmiowb();
9345
9346 /* Wait for 1ms to empty GLUE and PCI-E core queues,
9347 * PSWHST, GRC and PSWRD Tetris buffer.
9348 */
Yuval Mintz0926d492013-01-23 03:21:45 +00009349 usleep_range(1000, 2000);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009350
9351 /* Prepare to chip reset: */
9352 /* MCP */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009353 if (global)
9354 bnx2x_reset_mcp_prep(bp, &val);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009355
9356 /* PXP */
9357 bnx2x_pxp_prep(bp);
9358 barrier();
9359
9360 /* reset the chip */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009361 bnx2x_process_kill_chip_reset(bp, global);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009362 barrier();
9363
Dmitry Kravkov9dcd9ac2013-11-17 08:59:27 +02009364 /* clear errors in PGB */
9365 if (!CHIP_IS_E1x(bp))
9366 REG_WR(bp, PGLUE_B_REG_LATCHED_ERRORS_CLR, 0x7f);
9367
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009368 /* Recover after reset: */
9369 /* MCP */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009370 if (global && bnx2x_reset_mcp_comp(bp, val))
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009371 return -EAGAIN;
9372
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009373 /* TBD: Add resetting the NO_MCP mode DB here */
9374
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009375 /* Open the gates #2, #3 and #4 */
9376 bnx2x_set_234_gates(bp, false);
9377
9378 /* TBD: IGU/AEU preparation bring back the AEU/IGU to a
9379 * reset state, re-enable attentions. */
9380
9381 return 0;
9382}
9383
Merav Sicron910cc722012-11-11 03:56:08 +00009384static int bnx2x_leader_reset(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009385{
9386 int rc = 0;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009387 bool global = bnx2x_reset_is_global(bp);
Ariel Elior95c6c6162012-01-26 06:01:52 +00009388 u32 load_code;
9389
9390 /* if not going to reset MCP - load "fake" driver to reset HW while
9391 * driver is owner of the HW
9392 */
9393 if (!global && !BP_NOMCP(bp)) {
Yuval Mintz5d07d862012-09-13 02:56:21 +00009394 load_code = bnx2x_fw_command(bp, DRV_MSG_CODE_LOAD_REQ,
9395 DRV_MSG_CODE_LOAD_REQ_WITH_LFA);
Ariel Elior95c6c6162012-01-26 06:01:52 +00009396 if (!load_code) {
9397 BNX2X_ERR("MCP response failure, aborting\n");
9398 rc = -EAGAIN;
9399 goto exit_leader_reset;
9400 }
9401 if ((load_code != FW_MSG_CODE_DRV_LOAD_COMMON_CHIP) &&
9402 (load_code != FW_MSG_CODE_DRV_LOAD_COMMON)) {
9403 BNX2X_ERR("MCP unexpected resp, aborting\n");
9404 rc = -EAGAIN;
9405 goto exit_leader_reset2;
9406 }
9407 load_code = bnx2x_fw_command(bp, DRV_MSG_CODE_LOAD_DONE, 0);
9408 if (!load_code) {
9409 BNX2X_ERR("MCP response failure, aborting\n");
9410 rc = -EAGAIN;
9411 goto exit_leader_reset2;
9412 }
9413 }
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009414
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009415 /* Try to recover after the failure */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009416 if (bnx2x_process_kill(bp, global)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00009417 BNX2X_ERR("Something bad had happen on engine %d! Aii!\n",
9418 BP_PATH(bp));
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009419 rc = -EAGAIN;
Ariel Elior95c6c6162012-01-26 06:01:52 +00009420 goto exit_leader_reset2;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009421 }
9422
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009423 /*
9424 * Clear RESET_IN_PROGRES and RESET_GLOBAL bits and update the driver
9425 * state.
9426 */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009427 bnx2x_set_reset_done(bp);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009428 if (global)
9429 bnx2x_clear_reset_global(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009430
Ariel Elior95c6c6162012-01-26 06:01:52 +00009431exit_leader_reset2:
9432 /* unload "fake driver" if it was loaded */
9433 if (!global && !BP_NOMCP(bp)) {
9434 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP, 0);
9435 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE, 0);
9436 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009437exit_leader_reset:
9438 bp->is_leader = 0;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009439 bnx2x_release_leader_lock(bp);
9440 smp_mb();
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009441 return rc;
9442}
9443
Eric Dumazet1191cb82012-04-27 21:39:21 +00009444static void bnx2x_recovery_failed(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009445{
9446 netdev_err(bp->dev, "Recovery has failed. Power cycle is needed.\n");
9447
9448 /* Disconnect this device */
9449 netif_device_detach(bp->dev);
9450
9451 /*
9452 * Block ifup for all function on this engine until "process kill"
9453 * or power cycle.
9454 */
9455 bnx2x_set_reset_in_progress(bp);
9456
9457 /* Shut down the power */
9458 bnx2x_set_power_state(bp, PCI_D3hot);
9459
9460 bp->recovery_state = BNX2X_RECOVERY_FAILED;
9461
9462 smp_mb();
9463}
9464
9465/*
9466 * Assumption: runs under rtnl lock. This together with the fact
Ariel Elior6383c0b2011-07-14 08:31:57 +00009467 * that it's called only from bnx2x_sp_rtnl() ensure that it
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009468 * will never be called when netif_running(bp->dev) is false.
9469 */
9470static void bnx2x_parity_recover(struct bnx2x *bp)
9471{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009472 bool global = false;
Ariel Elior7a752992012-01-26 06:01:53 +00009473 u32 error_recovered, error_unrecovered;
Ariel Elior95c6c6162012-01-26 06:01:52 +00009474 bool is_parity;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009475
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009476 DP(NETIF_MSG_HW, "Handling parity\n");
9477 while (1) {
9478 switch (bp->recovery_state) {
9479 case BNX2X_RECOVERY_INIT:
9480 DP(NETIF_MSG_HW, "State is BNX2X_RECOVERY_INIT\n");
Ariel Elior95c6c6162012-01-26 06:01:52 +00009481 is_parity = bnx2x_chk_parity_attn(bp, &global, false);
9482 WARN_ON(!is_parity);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009483
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009484 /* Try to get a LEADER_LOCK HW lock */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009485 if (bnx2x_trylock_leader_lock(bp)) {
9486 bnx2x_set_reset_in_progress(bp);
9487 /*
9488 * Check if there is a global attention and if
9489 * there was a global attention, set the global
9490 * reset bit.
9491 */
9492
9493 if (global)
9494 bnx2x_set_reset_global(bp);
9495
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009496 bp->is_leader = 1;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009497 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009498
9499 /* Stop the driver */
9500 /* If interface has been removed - break */
Yuval Mintz5d07d862012-09-13 02:56:21 +00009501 if (bnx2x_nic_unload(bp, UNLOAD_RECOVERY, false))
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009502 return;
9503
9504 bp->recovery_state = BNX2X_RECOVERY_WAIT;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009505
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009506 /* Ensure "is_leader", MCP command sequence and
9507 * "recovery_state" update values are seen on other
9508 * CPUs.
9509 */
9510 smp_mb();
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009511 break;
9512
9513 case BNX2X_RECOVERY_WAIT:
9514 DP(NETIF_MSG_HW, "State is BNX2X_RECOVERY_WAIT\n");
9515 if (bp->is_leader) {
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009516 int other_engine = BP_PATH(bp) ? 0 : 1;
Ariel Elior889b9af2012-01-26 06:01:51 +00009517 bool other_load_status =
9518 bnx2x_get_load_status(bp, other_engine);
9519 bool load_status =
9520 bnx2x_get_load_status(bp, BP_PATH(bp));
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009521 global = bnx2x_reset_is_global(bp);
9522
9523 /*
9524 * In case of a parity in a global block, let
9525 * the first leader that performs a
9526 * leader_reset() reset the global blocks in
9527 * order to clear global attentions. Otherwise
Yuval Mintz16a5fd92013-06-02 00:06:18 +00009528 * the gates will remain closed for that
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009529 * engine.
9530 */
Ariel Elior889b9af2012-01-26 06:01:51 +00009531 if (load_status ||
9532 (global && other_load_status)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009533 /* Wait until all other functions get
9534 * down.
9535 */
Ariel Elior7be08a72011-07-14 08:31:19 +00009536 schedule_delayed_work(&bp->sp_rtnl_task,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009537 HZ/10);
9538 return;
9539 } else {
9540 /* If all other functions got down -
9541 * try to bring the chip back to
9542 * normal. In any case it's an exit
9543 * point for a leader.
9544 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009545 if (bnx2x_leader_reset(bp)) {
9546 bnx2x_recovery_failed(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009547 return;
9548 }
9549
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009550 /* If we are here, means that the
9551 * leader has succeeded and doesn't
9552 * want to be a leader any more. Try
9553 * to continue as a none-leader.
9554 */
9555 break;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009556 }
9557 } else { /* non-leader */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009558 if (!bnx2x_reset_is_done(bp, BP_PATH(bp))) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009559 /* Try to get a LEADER_LOCK HW lock as
9560 * long as a former leader may have
9561 * been unloaded by the user or
9562 * released a leadership by another
9563 * reason.
9564 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009565 if (bnx2x_trylock_leader_lock(bp)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009566 /* I'm a leader now! Restart a
9567 * switch case.
9568 */
9569 bp->is_leader = 1;
9570 break;
9571 }
9572
Ariel Elior7be08a72011-07-14 08:31:19 +00009573 schedule_delayed_work(&bp->sp_rtnl_task,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009574 HZ/10);
9575 return;
9576
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009577 } else {
9578 /*
9579 * If there was a global attention, wait
9580 * for it to be cleared.
9581 */
9582 if (bnx2x_reset_is_global(bp)) {
9583 schedule_delayed_work(
Ariel Elior7be08a72011-07-14 08:31:19 +00009584 &bp->sp_rtnl_task,
9585 HZ/10);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009586 return;
9587 }
9588
Ariel Elior7a752992012-01-26 06:01:53 +00009589 error_recovered =
9590 bp->eth_stats.recoverable_error;
9591 error_unrecovered =
9592 bp->eth_stats.unrecoverable_error;
Ariel Elior95c6c6162012-01-26 06:01:52 +00009593 bp->recovery_state =
9594 BNX2X_RECOVERY_NIC_LOADING;
9595 if (bnx2x_nic_load(bp, LOAD_NORMAL)) {
Ariel Elior7a752992012-01-26 06:01:53 +00009596 error_unrecovered++;
Ariel Elior95c6c6162012-01-26 06:01:52 +00009597 netdev_err(bp->dev,
Merav Sicron51c1a582012-03-18 10:33:38 +00009598 "Recovery failed. Power cycle needed\n");
Ariel Elior95c6c6162012-01-26 06:01:52 +00009599 /* Disconnect this device */
9600 netif_device_detach(bp->dev);
9601 /* Shut down the power */
9602 bnx2x_set_power_state(
9603 bp, PCI_D3hot);
9604 smp_mb();
9605 } else {
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009606 bp->recovery_state =
9607 BNX2X_RECOVERY_DONE;
Ariel Elior7a752992012-01-26 06:01:53 +00009608 error_recovered++;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009609 smp_mb();
9610 }
Ariel Elior7a752992012-01-26 06:01:53 +00009611 bp->eth_stats.recoverable_error =
9612 error_recovered;
9613 bp->eth_stats.unrecoverable_error =
9614 error_unrecovered;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009615
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009616 return;
9617 }
9618 }
9619 default:
9620 return;
9621 }
9622 }
9623}
9624
Michal Schmidt56ad3152012-02-16 02:38:48 +00009625static int bnx2x_close(struct net_device *dev);
9626
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009627/* bnx2x_nic_unload() flushes the bnx2x_wq, thus reset task is
9628 * scheduled on a general queue in order to prevent a dead lock.
9629 */
Ariel Elior7be08a72011-07-14 08:31:19 +00009630static void bnx2x_sp_rtnl_task(struct work_struct *work)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009631{
Ariel Elior7be08a72011-07-14 08:31:19 +00009632 struct bnx2x *bp = container_of(work, struct bnx2x, sp_rtnl_task.work);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009633
9634 rtnl_lock();
9635
Ariel Elior8395be52013-01-01 05:22:44 +00009636 if (!netif_running(bp->dev)) {
9637 rtnl_unlock();
9638 return;
9639 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009640
Ariel Elior7be08a72011-07-14 08:31:19 +00009641 if (unlikely(bp->recovery_state != BNX2X_RECOVERY_DONE)) {
Yuval Mintz6bf07b82013-06-02 00:06:20 +00009642#ifdef BNX2X_STOP_ON_ERROR
9643 BNX2X_ERR("recovery flow called but STOP_ON_ERROR defined so reset not done to allow debug dump,\n"
9644 "you will need to reboot when done\n");
9645 goto sp_rtnl_not_reset;
9646#endif
Ariel Elior7be08a72011-07-14 08:31:19 +00009647 /*
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009648 * Clear all pending SP commands as we are going to reset the
9649 * function anyway.
Ariel Elior7be08a72011-07-14 08:31:19 +00009650 */
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009651 bp->sp_rtnl_state = 0;
9652 smp_mb();
9653
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009654 bnx2x_parity_recover(bp);
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009655
Ariel Elior8395be52013-01-01 05:22:44 +00009656 rtnl_unlock();
9657 return;
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009658 }
9659
9660 if (test_and_clear_bit(BNX2X_SP_RTNL_TX_TIMEOUT, &bp->sp_rtnl_state)) {
Yuval Mintz6bf07b82013-06-02 00:06:20 +00009661#ifdef BNX2X_STOP_ON_ERROR
9662 BNX2X_ERR("recovery flow called but STOP_ON_ERROR defined so reset not done to allow debug dump,\n"
9663 "you will need to reboot when done\n");
9664 goto sp_rtnl_not_reset;
9665#endif
9666
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009667 /*
9668 * Clear all pending SP commands as we are going to reset the
9669 * function anyway.
9670 */
9671 bp->sp_rtnl_state = 0;
9672 smp_mb();
9673
Yuval Mintz5d07d862012-09-13 02:56:21 +00009674 bnx2x_nic_unload(bp, UNLOAD_NORMAL, true);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009675 bnx2x_nic_load(bp, LOAD_NORMAL);
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009676
Ariel Elior8395be52013-01-01 05:22:44 +00009677 rtnl_unlock();
9678 return;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009679 }
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009680#ifdef BNX2X_STOP_ON_ERROR
9681sp_rtnl_not_reset:
9682#endif
9683 if (test_and_clear_bit(BNX2X_SP_RTNL_SETUP_TC, &bp->sp_rtnl_state))
9684 bnx2x_setup_tc(bp->dev, bp->dcbx_port_params.ets.num_of_cos);
Barak Witkowskia3348722012-04-23 03:04:46 +00009685 if (test_and_clear_bit(BNX2X_SP_RTNL_AFEX_F_UPDATE, &bp->sp_rtnl_state))
9686 bnx2x_after_function_update(bp);
Ariel Elior83048592011-11-13 04:34:29 +00009687 /*
9688 * in case of fan failure we need to reset id if the "stop on error"
9689 * debug flag is set, since we trying to prevent permanent overheating
9690 * damage
9691 */
9692 if (test_and_clear_bit(BNX2X_SP_RTNL_FAN_FAILURE, &bp->sp_rtnl_state)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00009693 DP(NETIF_MSG_HW, "fan failure detected. Unloading driver\n");
Ariel Elior83048592011-11-13 04:34:29 +00009694 netif_device_detach(bp->dev);
9695 bnx2x_close(bp->dev);
Ariel Elior8395be52013-01-01 05:22:44 +00009696 rtnl_unlock();
9697 return;
Ariel Elior83048592011-11-13 04:34:29 +00009698 }
9699
Ariel Elior381ac162013-01-01 05:22:29 +00009700 if (test_and_clear_bit(BNX2X_SP_RTNL_VFPF_MCAST, &bp->sp_rtnl_state)) {
9701 DP(BNX2X_MSG_SP,
9702 "sending set mcast vf pf channel message from rtnl sp-task\n");
9703 bnx2x_vfpf_set_mcast(bp->dev);
9704 }
Ariel Elior78c3bcc2013-06-20 17:39:08 +03009705 if (test_and_clear_bit(BNX2X_SP_RTNL_VFPF_CHANNEL_DOWN,
9706 &bp->sp_rtnl_state)){
9707 if (!test_bit(__LINK_STATE_NOCARRIER, &bp->dev->state)) {
9708 bnx2x_tx_disable(bp);
9709 BNX2X_ERR("PF indicated channel is not servicable anymore. This means this VF device is no longer operational\n");
9710 }
9711 }
Ariel Elior381ac162013-01-01 05:22:29 +00009712
Yuval Mintz8b09be52013-08-01 17:30:59 +03009713 if (test_and_clear_bit(BNX2X_SP_RTNL_RX_MODE, &bp->sp_rtnl_state)) {
9714 DP(BNX2X_MSG_SP, "Handling Rx Mode setting\n");
9715 bnx2x_set_rx_mode_inner(bp);
Ariel Elior381ac162013-01-01 05:22:29 +00009716 }
9717
Ariel Elior3ec9f9c2013-03-11 05:17:45 +00009718 if (test_and_clear_bit(BNX2X_SP_RTNL_HYPERVISOR_VLAN,
9719 &bp->sp_rtnl_state))
9720 bnx2x_pf_set_vfs_vlan(bp);
9721
Dmitry Kravkov6ffa39f2013-11-17 08:59:29 +02009722 if (test_and_clear_bit(BNX2X_SP_RTNL_TX_STOP, &bp->sp_rtnl_state)) {
Dmitry Kravkov07b4eb32013-08-19 09:11:57 +03009723 bnx2x_dcbx_stop_hw_tx(bp);
Dmitry Kravkov07b4eb32013-08-19 09:11:57 +03009724 bnx2x_dcbx_resume_hw_tx(bp);
Dmitry Kravkov6ffa39f2013-11-17 08:59:29 +02009725 }
Dmitry Kravkov07b4eb32013-08-19 09:11:57 +03009726
Ariel Elior8395be52013-01-01 05:22:44 +00009727 /* work which needs rtnl lock not-taken (as it takes the lock itself and
9728 * can be called from other contexts as well)
9729 */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009730 rtnl_unlock();
Ariel Elior8395be52013-01-01 05:22:44 +00009731
Ariel Elior64112802013-01-07 00:50:23 +00009732 /* enable SR-IOV if applicable */
Ariel Elior8395be52013-01-01 05:22:44 +00009733 if (IS_SRIOV(bp) && test_and_clear_bit(BNX2X_SP_RTNL_ENABLE_SRIOV,
Ariel Elior3c76fef2013-03-11 05:17:46 +00009734 &bp->sp_rtnl_state)) {
9735 bnx2x_disable_sriov(bp);
Ariel Elior64112802013-01-07 00:50:23 +00009736 bnx2x_enable_sriov(bp);
Ariel Elior3c76fef2013-03-11 05:17:46 +00009737 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009738}
9739
Yaniv Rosner3deb8162011-06-14 01:34:33 +00009740static void bnx2x_period_task(struct work_struct *work)
9741{
9742 struct bnx2x *bp = container_of(work, struct bnx2x, period_task.work);
9743
9744 if (!netif_running(bp->dev))
9745 goto period_task_exit;
9746
9747 if (CHIP_REV_IS_SLOW(bp)) {
9748 BNX2X_ERR("period task called on emulation, ignoring\n");
9749 goto period_task_exit;
9750 }
9751
9752 bnx2x_acquire_phy_lock(bp);
9753 /*
9754 * The barrier is needed to ensure the ordering between the writing to
9755 * the bp->port.pmf in the bnx2x_nic_load() or bnx2x_pmf_update() and
9756 * the reading here.
9757 */
9758 smp_mb();
9759 if (bp->port.pmf) {
9760 bnx2x_period_func(&bp->link_params, &bp->link_vars);
9761
9762 /* Re-queue task in 1 sec */
9763 queue_delayed_work(bnx2x_wq, &bp->period_task, 1*HZ);
9764 }
9765
9766 bnx2x_release_phy_lock(bp);
9767period_task_exit:
9768 return;
9769}
9770
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009771/*
9772 * Init service functions
9773 */
9774
Ariel Eliorb56e9672013-01-01 05:22:32 +00009775u32 bnx2x_get_pretend_reg(struct bnx2x *bp)
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00009776{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009777 u32 base = PXP2_REG_PGL_PRETEND_FUNC_F0;
9778 u32 stride = PXP2_REG_PGL_PRETEND_FUNC_F1 - base;
9779 return base + (BP_ABS_FUNC(bp)) * stride;
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00009780}
9781
Barak Witkowski1ef1d452013-01-10 04:53:40 +00009782static void bnx2x_prev_unload_close_mac(struct bnx2x *bp,
9783 struct bnx2x_mac_vals *vals)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009784{
Yuval Mintz452427b2012-03-26 20:47:07 +00009785 u32 val, base_addr, offset, mask, reset_reg;
9786 bool mac_stopped = false;
9787 u8 port = BP_PORT(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009788
Barak Witkowski1ef1d452013-01-10 04:53:40 +00009789 /* reset addresses as they also mark which values were changed */
9790 vals->bmac_addr = 0;
9791 vals->umac_addr = 0;
9792 vals->xmac_addr = 0;
9793 vals->emac_addr = 0;
9794
Yuval Mintz452427b2012-03-26 20:47:07 +00009795 reset_reg = REG_RD(bp, MISC_REG_RESET_REG_2);
David S. Miller8decf862011-09-22 03:23:13 -04009796
Yuval Mintz452427b2012-03-26 20:47:07 +00009797 if (!CHIP_IS_E3(bp)) {
9798 val = REG_RD(bp, NIG_REG_BMAC0_REGS_OUT_EN + port * 4);
9799 mask = MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << port;
9800 if ((mask & reset_reg) && val) {
9801 u32 wb_data[2];
9802 BNX2X_DEV_INFO("Disable bmac Rx\n");
9803 base_addr = BP_PORT(bp) ? NIG_REG_INGRESS_BMAC1_MEM
9804 : NIG_REG_INGRESS_BMAC0_MEM;
9805 offset = CHIP_IS_E2(bp) ? BIGMAC2_REGISTER_BMAC_CONTROL
9806 : BIGMAC_REGISTER_BMAC_CONTROL;
Ariel Eliorf16da432012-01-26 06:01:50 +00009807
Yuval Mintz452427b2012-03-26 20:47:07 +00009808 /*
9809 * use rd/wr since we cannot use dmae. This is safe
9810 * since MCP won't access the bus due to the request
9811 * to unload, and no function on the path can be
9812 * loaded at this time.
9813 */
9814 wb_data[0] = REG_RD(bp, base_addr + offset);
9815 wb_data[1] = REG_RD(bp, base_addr + offset + 0x4);
Barak Witkowski1ef1d452013-01-10 04:53:40 +00009816 vals->bmac_addr = base_addr + offset;
9817 vals->bmac_val[0] = wb_data[0];
9818 vals->bmac_val[1] = wb_data[1];
Yuval Mintz452427b2012-03-26 20:47:07 +00009819 wb_data[0] &= ~BMAC_CONTROL_RX_ENABLE;
Barak Witkowski1ef1d452013-01-10 04:53:40 +00009820 REG_WR(bp, vals->bmac_addr, wb_data[0]);
9821 REG_WR(bp, vals->bmac_addr + 0x4, wb_data[1]);
Yuval Mintz452427b2012-03-26 20:47:07 +00009822 }
9823 BNX2X_DEV_INFO("Disable emac Rx\n");
Barak Witkowski1ef1d452013-01-10 04:53:40 +00009824 vals->emac_addr = NIG_REG_NIG_EMAC0_EN + BP_PORT(bp)*4;
9825 vals->emac_val = REG_RD(bp, vals->emac_addr);
9826 REG_WR(bp, vals->emac_addr, 0);
Yuval Mintz452427b2012-03-26 20:47:07 +00009827 mac_stopped = true;
9828 } else {
9829 if (reset_reg & MISC_REGISTERS_RESET_REG_2_XMAC) {
9830 BNX2X_DEV_INFO("Disable xmac Rx\n");
9831 base_addr = BP_PORT(bp) ? GRCBASE_XMAC1 : GRCBASE_XMAC0;
9832 val = REG_RD(bp, base_addr + XMAC_REG_PFC_CTRL_HI);
9833 REG_WR(bp, base_addr + XMAC_REG_PFC_CTRL_HI,
9834 val & ~(1 << 1));
9835 REG_WR(bp, base_addr + XMAC_REG_PFC_CTRL_HI,
9836 val | (1 << 1));
Barak Witkowski1ef1d452013-01-10 04:53:40 +00009837 vals->xmac_addr = base_addr + XMAC_REG_CTRL;
9838 vals->xmac_val = REG_RD(bp, vals->xmac_addr);
9839 REG_WR(bp, vals->xmac_addr, 0);
Yuval Mintz452427b2012-03-26 20:47:07 +00009840 mac_stopped = true;
9841 }
9842 mask = MISC_REGISTERS_RESET_REG_2_UMAC0 << port;
9843 if (mask & reset_reg) {
9844 BNX2X_DEV_INFO("Disable umac Rx\n");
9845 base_addr = BP_PORT(bp) ? GRCBASE_UMAC1 : GRCBASE_UMAC0;
Barak Witkowski1ef1d452013-01-10 04:53:40 +00009846 vals->umac_addr = base_addr + UMAC_REG_COMMAND_CONFIG;
9847 vals->umac_val = REG_RD(bp, vals->umac_addr);
9848 REG_WR(bp, vals->umac_addr, 0);
Yuval Mintz452427b2012-03-26 20:47:07 +00009849 mac_stopped = true;
David S. Miller8decf862011-09-22 03:23:13 -04009850 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009851 }
Ariel Eliorf16da432012-01-26 06:01:50 +00009852
Yuval Mintz452427b2012-03-26 20:47:07 +00009853 if (mac_stopped)
9854 msleep(20);
Yuval Mintz452427b2012-03-26 20:47:07 +00009855}
9856
9857#define BNX2X_PREV_UNDI_PROD_ADDR(p) (BAR_TSTRORM_INTMEM + 0x1508 + ((p) << 4))
9858#define BNX2X_PREV_UNDI_RCQ(val) ((val) & 0xffff)
9859#define BNX2X_PREV_UNDI_BD(val) ((val) >> 16 & 0xffff)
9860#define BNX2X_PREV_UNDI_PROD(rcq, bd) ((bd) << 16 | (rcq))
9861
Yuval Mintz91ebb922013-12-26 09:57:07 +02009862#define BCM_5710_UNDI_FW_MF_MAJOR (0x07)
9863#define BCM_5710_UNDI_FW_MF_MINOR (0x08)
9864#define BCM_5710_UNDI_FW_MF_VERS (0x05)
9865#define BNX2X_PREV_UNDI_MF_PORT(p) (0x1a150c + ((p) << 4))
9866#define BNX2X_PREV_UNDI_MF_FUNC(f) (0x1a184c + ((f) << 4))
9867static bool bnx2x_prev_unload_undi_fw_supports_mf(struct bnx2x *bp)
9868{
9869 u8 major, minor, version;
9870 u32 fw;
9871
9872 /* Must check that FW is loaded */
9873 if (!(REG_RD(bp, MISC_REG_RESET_REG_1) &
9874 MISC_REGISTERS_RESET_REG_1_RST_XSEM)) {
9875 BNX2X_DEV_INFO("XSEM is reset - UNDI MF FW is not loaded\n");
9876 return false;
9877 }
9878
9879 /* Read Currently loaded FW version */
9880 fw = REG_RD(bp, XSEM_REG_PRAM);
9881 major = fw & 0xff;
9882 minor = (fw >> 0x8) & 0xff;
9883 version = (fw >> 0x10) & 0xff;
9884 BNX2X_DEV_INFO("Loaded FW: 0x%08x: Major 0x%02x Minor 0x%02x Version 0x%02x\n",
9885 fw, major, minor, version);
9886
9887 if (major > BCM_5710_UNDI_FW_MF_MAJOR)
9888 return true;
9889
9890 if ((major == BCM_5710_UNDI_FW_MF_MAJOR) &&
9891 (minor > BCM_5710_UNDI_FW_MF_MINOR))
9892 return true;
9893
9894 if ((major == BCM_5710_UNDI_FW_MF_MAJOR) &&
9895 (minor == BCM_5710_UNDI_FW_MF_MINOR) &&
9896 (version >= BCM_5710_UNDI_FW_MF_VERS))
9897 return true;
9898
9899 return false;
9900}
9901
9902static void bnx2x_prev_unload_undi_mf(struct bnx2x *bp)
9903{
9904 int i;
9905
9906 /* Due to legacy (FW) code, the first function on each engine has a
9907 * different offset macro from the rest of the functions.
9908 * Setting this for all 8 functions is harmless regardless of whether
9909 * this is actually a multi-function device.
9910 */
9911 for (i = 0; i < 2; i++)
9912 REG_WR(bp, BNX2X_PREV_UNDI_MF_PORT(i), 1);
9913
9914 for (i = 2; i < 8; i++)
9915 REG_WR(bp, BNX2X_PREV_UNDI_MF_FUNC(i - 2), 1);
9916
9917 BNX2X_DEV_INFO("UNDI FW (MF) set to discard\n");
9918}
9919
Greg Kroah-Hartman1dd06ae2012-12-06 14:30:56 +00009920static void bnx2x_prev_unload_undi_inc(struct bnx2x *bp, u8 port, u8 inc)
Yuval Mintz452427b2012-03-26 20:47:07 +00009921{
9922 u16 rcq, bd;
9923 u32 tmp_reg = REG_RD(bp, BNX2X_PREV_UNDI_PROD_ADDR(port));
9924
9925 rcq = BNX2X_PREV_UNDI_RCQ(tmp_reg) + inc;
9926 bd = BNX2X_PREV_UNDI_BD(tmp_reg) + inc;
9927
9928 tmp_reg = BNX2X_PREV_UNDI_PROD(rcq, bd);
9929 REG_WR(bp, BNX2X_PREV_UNDI_PROD_ADDR(port), tmp_reg);
9930
9931 BNX2X_DEV_INFO("UNDI producer [%d] rings bd -> 0x%04x, rcq -> 0x%04x\n",
9932 port, bd, rcq);
9933}
9934
Bill Pemberton0329aba2012-12-03 09:24:24 -05009935static int bnx2x_prev_mcp_done(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +00009936{
Yuval Mintz5d07d862012-09-13 02:56:21 +00009937 u32 rc = bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE,
9938 DRV_MSG_CODE_UNLOAD_SKIP_LINK_RESET);
Yuval Mintz452427b2012-03-26 20:47:07 +00009939 if (!rc) {
9940 BNX2X_ERR("MCP response failure, aborting\n");
9941 return -EBUSY;
9942 }
9943
9944 return 0;
9945}
9946
Barak Witkowskic63da992012-12-05 23:04:03 +00009947static struct bnx2x_prev_path_list *
9948 bnx2x_prev_path_get_entry(struct bnx2x *bp)
9949{
9950 struct bnx2x_prev_path_list *tmp_list;
9951
9952 list_for_each_entry(tmp_list, &bnx2x_prev_list, list)
9953 if (PCI_SLOT(bp->pdev->devfn) == tmp_list->slot &&
9954 bp->pdev->bus->number == tmp_list->bus &&
9955 BP_PATH(bp) == tmp_list->path)
9956 return tmp_list;
9957
9958 return NULL;
9959}
9960
Yuval Mintz7fa6f3402013-03-20 05:21:28 +00009961static int bnx2x_prev_path_mark_eeh(struct bnx2x *bp)
9962{
9963 struct bnx2x_prev_path_list *tmp_list;
9964 int rc;
9965
9966 rc = down_interruptible(&bnx2x_prev_sem);
9967 if (rc) {
9968 BNX2X_ERR("Received %d when tried to take lock\n", rc);
9969 return rc;
9970 }
9971
9972 tmp_list = bnx2x_prev_path_get_entry(bp);
9973 if (tmp_list) {
9974 tmp_list->aer = 1;
9975 rc = 0;
9976 } else {
9977 BNX2X_ERR("path %d: Entry does not exist for eeh; Flow occurs before initial insmod is over ?\n",
9978 BP_PATH(bp));
9979 }
9980
9981 up(&bnx2x_prev_sem);
9982
9983 return rc;
9984}
9985
Bill Pemberton0329aba2012-12-03 09:24:24 -05009986static bool bnx2x_prev_is_path_marked(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +00009987{
9988 struct bnx2x_prev_path_list *tmp_list;
Peter Senna Tschudinb85d7172013-10-02 14:19:49 +02009989 bool rc = false;
Yuval Mintz452427b2012-03-26 20:47:07 +00009990
9991 if (down_trylock(&bnx2x_prev_sem))
9992 return false;
9993
Yuval Mintz7fa6f3402013-03-20 05:21:28 +00009994 tmp_list = bnx2x_prev_path_get_entry(bp);
9995 if (tmp_list) {
9996 if (tmp_list->aer) {
9997 DP(NETIF_MSG_HW, "Path %d was marked by AER\n",
9998 BP_PATH(bp));
9999 } else {
Yuval Mintz452427b2012-03-26 20:47:07 +000010000 rc = true;
10001 BNX2X_DEV_INFO("Path %d was already cleaned from previous drivers\n",
10002 BP_PATH(bp));
Yuval Mintz452427b2012-03-26 20:47:07 +000010003 }
10004 }
10005
10006 up(&bnx2x_prev_sem);
10007
10008 return rc;
10009}
10010
Dmitry Kravkov178135c2013-05-22 21:21:50 +000010011bool bnx2x_port_after_undi(struct bnx2x *bp)
10012{
10013 struct bnx2x_prev_path_list *entry;
10014 bool val;
10015
10016 down(&bnx2x_prev_sem);
10017
10018 entry = bnx2x_prev_path_get_entry(bp);
10019 val = !!(entry && (entry->undi & (1 << BP_PORT(bp))));
10020
10021 up(&bnx2x_prev_sem);
10022
10023 return val;
10024}
10025
Barak Witkowskic63da992012-12-05 23:04:03 +000010026static int bnx2x_prev_mark_path(struct bnx2x *bp, bool after_undi)
Yuval Mintz452427b2012-03-26 20:47:07 +000010027{
10028 struct bnx2x_prev_path_list *tmp_list;
10029 int rc;
10030
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000010031 rc = down_interruptible(&bnx2x_prev_sem);
10032 if (rc) {
10033 BNX2X_ERR("Received %d when tried to take lock\n", rc);
10034 return rc;
10035 }
10036
10037 /* Check whether the entry for this path already exists */
10038 tmp_list = bnx2x_prev_path_get_entry(bp);
10039 if (tmp_list) {
10040 if (!tmp_list->aer) {
10041 BNX2X_ERR("Re-Marking the path.\n");
10042 } else {
10043 DP(NETIF_MSG_HW, "Removing AER indication from path %d\n",
10044 BP_PATH(bp));
10045 tmp_list->aer = 0;
10046 }
10047 up(&bnx2x_prev_sem);
10048 return 0;
10049 }
10050 up(&bnx2x_prev_sem);
10051
10052 /* Create an entry for this path and add it */
Devendra Nagaea4b3852012-07-29 03:19:23 +000010053 tmp_list = kmalloc(sizeof(struct bnx2x_prev_path_list), GFP_KERNEL);
Yuval Mintz452427b2012-03-26 20:47:07 +000010054 if (!tmp_list) {
10055 BNX2X_ERR("Failed to allocate 'bnx2x_prev_path_list'\n");
10056 return -ENOMEM;
10057 }
10058
10059 tmp_list->bus = bp->pdev->bus->number;
10060 tmp_list->slot = PCI_SLOT(bp->pdev->devfn);
10061 tmp_list->path = BP_PATH(bp);
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000010062 tmp_list->aer = 0;
Barak Witkowskic63da992012-12-05 23:04:03 +000010063 tmp_list->undi = after_undi ? (1 << BP_PORT(bp)) : 0;
Yuval Mintz452427b2012-03-26 20:47:07 +000010064
10065 rc = down_interruptible(&bnx2x_prev_sem);
10066 if (rc) {
10067 BNX2X_ERR("Received %d when tried to take lock\n", rc);
10068 kfree(tmp_list);
10069 } else {
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000010070 DP(NETIF_MSG_HW, "Marked path [%d] - finished previous unload\n",
10071 BP_PATH(bp));
Yuval Mintz452427b2012-03-26 20:47:07 +000010072 list_add(&tmp_list->list, &bnx2x_prev_list);
10073 up(&bnx2x_prev_sem);
10074 }
10075
10076 return rc;
10077}
10078
Bill Pemberton0329aba2012-12-03 09:24:24 -050010079static int bnx2x_do_flr(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +000010080{
Yuval Mintz452427b2012-03-26 20:47:07 +000010081 struct pci_dev *dev = bp->pdev;
10082
Yuval Mintz8eee6942012-08-09 04:37:25 +000010083 if (CHIP_IS_E1x(bp)) {
10084 BNX2X_DEV_INFO("FLR not supported in E1/E1H\n");
10085 return -EINVAL;
10086 }
10087
10088 /* only bootcode REQ_BC_VER_4_INITIATE_FLR and onwards support flr */
10089 if (bp->common.bc_ver < REQ_BC_VER_4_INITIATE_FLR) {
10090 BNX2X_ERR("FLR not supported by BC_VER: 0x%x\n",
10091 bp->common.bc_ver);
10092 return -EINVAL;
10093 }
Yuval Mintz452427b2012-03-26 20:47:07 +000010094
Casey Leedom8903b9e2013-08-06 15:48:38 +053010095 if (!pci_wait_for_pending_transaction(dev))
10096 dev_err(&dev->dev, "transaction is not cleared; proceeding with reset anyway\n");
Yuval Mintz452427b2012-03-26 20:47:07 +000010097
Yuval Mintz8eee6942012-08-09 04:37:25 +000010098 BNX2X_DEV_INFO("Initiating FLR\n");
Yuval Mintz452427b2012-03-26 20:47:07 +000010099 bnx2x_fw_command(bp, DRV_MSG_CODE_INITIATE_FLR, 0);
10100
10101 return 0;
10102}
10103
Bill Pemberton0329aba2012-12-03 09:24:24 -050010104static int bnx2x_prev_unload_uncommon(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +000010105{
10106 int rc;
10107
10108 BNX2X_DEV_INFO("Uncommon unload Flow\n");
10109
10110 /* Test if previous unload process was already finished for this path */
10111 if (bnx2x_prev_is_path_marked(bp))
10112 return bnx2x_prev_mcp_done(bp);
10113
Yuval Mintz04c46732013-01-23 03:21:46 +000010114 BNX2X_DEV_INFO("Path is unmarked\n");
10115
Yuval Mintz452427b2012-03-26 20:47:07 +000010116 /* If function has FLR capabilities, and existing FW version matches
10117 * the one required, then FLR will be sufficient to clean any residue
10118 * left by previous driver
10119 */
Yuval Mintz91ebb922013-12-26 09:57:07 +020010120 rc = bnx2x_compare_fw_ver(bp, FW_MSG_CODE_DRV_LOAD_FUNCTION, false);
Yuval Mintz8eee6942012-08-09 04:37:25 +000010121
10122 if (!rc) {
10123 /* fw version is good */
10124 BNX2X_DEV_INFO("FW version matches our own. Attempting FLR\n");
10125 rc = bnx2x_do_flr(bp);
10126 }
10127
10128 if (!rc) {
10129 /* FLR was performed */
10130 BNX2X_DEV_INFO("FLR successful\n");
10131 return 0;
10132 }
10133
10134 BNX2X_DEV_INFO("Could not FLR\n");
Yuval Mintz452427b2012-03-26 20:47:07 +000010135
10136 /* Close the MCP request, return failure*/
10137 rc = bnx2x_prev_mcp_done(bp);
10138 if (!rc)
10139 rc = BNX2X_PREV_WAIT_NEEDED;
10140
10141 return rc;
10142}
10143
Bill Pemberton0329aba2012-12-03 09:24:24 -050010144static int bnx2x_prev_unload_common(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +000010145{
10146 u32 reset_reg, tmp_reg = 0, rc;
Barak Witkowskic63da992012-12-05 23:04:03 +000010147 bool prev_undi = false;
Barak Witkowski1ef1d452013-01-10 04:53:40 +000010148 struct bnx2x_mac_vals mac_vals;
10149
Yuval Mintz452427b2012-03-26 20:47:07 +000010150 /* It is possible a previous function received 'common' answer,
10151 * but hasn't loaded yet, therefore creating a scenario of
10152 * multiple functions receiving 'common' on the same path.
10153 */
10154 BNX2X_DEV_INFO("Common unload Flow\n");
10155
Barak Witkowski1ef1d452013-01-10 04:53:40 +000010156 memset(&mac_vals, 0, sizeof(mac_vals));
10157
Yuval Mintz452427b2012-03-26 20:47:07 +000010158 if (bnx2x_prev_is_path_marked(bp))
10159 return bnx2x_prev_mcp_done(bp);
10160
10161 reset_reg = REG_RD(bp, MISC_REG_RESET_REG_1);
10162
10163 /* Reset should be performed after BRB is emptied */
10164 if (reset_reg & MISC_REGISTERS_RESET_REG_1_RST_BRB1) {
10165 u32 timer_count = 1000;
Yuval Mintz452427b2012-03-26 20:47:07 +000010166
10167 /* Close the MAC Rx to prevent BRB from filling up */
Barak Witkowski1ef1d452013-01-10 04:53:40 +000010168 bnx2x_prev_unload_close_mac(bp, &mac_vals);
10169
10170 /* close LLH filters towards the BRB */
10171 bnx2x_set_rx_filter(&bp->link_params, 0);
Yuval Mintz452427b2012-03-26 20:47:07 +000010172
10173 /* Check if the UNDI driver was previously loaded
10174 * UNDI driver initializes CID offset for normal bell to 0x7
10175 */
Yuval Mintz452427b2012-03-26 20:47:07 +000010176 if (reset_reg & MISC_REGISTERS_RESET_REG_1_RST_DORQ) {
10177 tmp_reg = REG_RD(bp, DORQ_REG_NORM_CID_OFST);
10178 if (tmp_reg == 0x7) {
10179 BNX2X_DEV_INFO("UNDI previously loaded\n");
10180 prev_undi = true;
10181 /* clear the UNDI indication */
10182 REG_WR(bp, DORQ_REG_NORM_CID_OFST, 0);
Yuval Mintza74801c2013-01-14 05:11:41 +000010183 /* clear possible idle check errors */
10184 REG_RD(bp, NIG_REG_NIG_INT_STS_CLR_0);
Yuval Mintz452427b2012-03-26 20:47:07 +000010185 }
10186 }
Dmitry Kravkovd46f7c42013-04-17 22:49:05 +000010187 if (!CHIP_IS_E1x(bp))
10188 /* block FW from writing to host */
10189 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 0);
10190
Yuval Mintz452427b2012-03-26 20:47:07 +000010191 /* wait until BRB is empty */
10192 tmp_reg = REG_RD(bp, BRB1_REG_NUM_OF_FULL_BLOCKS);
10193 while (timer_count) {
10194 u32 prev_brb = tmp_reg;
10195
10196 tmp_reg = REG_RD(bp, BRB1_REG_NUM_OF_FULL_BLOCKS);
10197 if (!tmp_reg)
10198 break;
10199
10200 BNX2X_DEV_INFO("BRB still has 0x%08x\n", tmp_reg);
10201
10202 /* reset timer as long as BRB actually gets emptied */
10203 if (prev_brb > tmp_reg)
10204 timer_count = 1000;
10205 else
10206 timer_count--;
10207
Yuval Mintz91ebb922013-12-26 09:57:07 +020010208 /* New UNDI FW supports MF and contains better
10209 * cleaning methods - might be redundant but harmless.
10210 */
10211 if (bnx2x_prev_unload_undi_fw_supports_mf(bp)) {
10212 bnx2x_prev_unload_undi_mf(bp);
10213 } else if (prev_undi) {
10214 /* If UNDI resides in memory,
10215 * manually increment it
10216 */
Yuval Mintz452427b2012-03-26 20:47:07 +000010217 bnx2x_prev_unload_undi_inc(bp, BP_PORT(bp), 1);
Yuval Mintz91ebb922013-12-26 09:57:07 +020010218 }
Yuval Mintz452427b2012-03-26 20:47:07 +000010219 udelay(10);
10220 }
10221
10222 if (!timer_count)
10223 BNX2X_ERR("Failed to empty BRB, hope for the best\n");
Yuval Mintz452427b2012-03-26 20:47:07 +000010224 }
10225
10226 /* No packets are in the pipeline, path is ready for reset */
10227 bnx2x_reset_common(bp);
10228
Barak Witkowski1ef1d452013-01-10 04:53:40 +000010229 if (mac_vals.xmac_addr)
10230 REG_WR(bp, mac_vals.xmac_addr, mac_vals.xmac_val);
10231 if (mac_vals.umac_addr)
10232 REG_WR(bp, mac_vals.umac_addr, mac_vals.umac_val);
10233 if (mac_vals.emac_addr)
10234 REG_WR(bp, mac_vals.emac_addr, mac_vals.emac_val);
10235 if (mac_vals.bmac_addr) {
10236 REG_WR(bp, mac_vals.bmac_addr, mac_vals.bmac_val[0]);
10237 REG_WR(bp, mac_vals.bmac_addr + 4, mac_vals.bmac_val[1]);
10238 }
10239
Barak Witkowskic63da992012-12-05 23:04:03 +000010240 rc = bnx2x_prev_mark_path(bp, prev_undi);
Yuval Mintz452427b2012-03-26 20:47:07 +000010241 if (rc) {
10242 bnx2x_prev_mcp_done(bp);
10243 return rc;
10244 }
10245
10246 return bnx2x_prev_mcp_done(bp);
10247}
10248
Ariel Elior24f06712012-05-06 07:05:57 +000010249/* previous driver DMAE transaction may have occurred when pre-boot stage ended
10250 * and boot began, or when kdump kernel was loaded. Either case would invalidate
10251 * the addresses of the transaction, resulting in was-error bit set in the pci
10252 * causing all hw-to-host pcie transactions to timeout. If this happened we want
10253 * to clear the interrupt which detected this from the pglueb and the was done
10254 * bit
10255 */
Bill Pemberton0329aba2012-12-03 09:24:24 -050010256static void bnx2x_prev_interrupted_dmae(struct bnx2x *bp)
Ariel Elior24f06712012-05-06 07:05:57 +000010257{
Ariel Elior4a254172012-11-22 07:16:17 +000010258 if (!CHIP_IS_E1x(bp)) {
10259 u32 val = REG_RD(bp, PGLUE_B_REG_PGLUE_B_INT_STS);
10260 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_WAS_ERROR_ATTN) {
Yuval Mintz04c46732013-01-23 03:21:46 +000010261 DP(BNX2X_MSG_SP,
10262 "'was error' bit was found to be set in pglueb upon startup. Clearing\n");
Ariel Elior4a254172012-11-22 07:16:17 +000010263 REG_WR(bp, PGLUE_B_REG_WAS_ERROR_PF_7_0_CLR,
10264 1 << BP_FUNC(bp));
10265 }
Ariel Elior24f06712012-05-06 07:05:57 +000010266 }
10267}
10268
Bill Pemberton0329aba2012-12-03 09:24:24 -050010269static int bnx2x_prev_unload(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +000010270{
10271 int time_counter = 10;
10272 u32 rc, fw, hw_lock_reg, hw_lock_val;
10273 BNX2X_DEV_INFO("Entering Previous Unload Flow\n");
10274
Ariel Elior24f06712012-05-06 07:05:57 +000010275 /* clear hw from errors which may have resulted from an interrupted
10276 * dmae transaction.
10277 */
10278 bnx2x_prev_interrupted_dmae(bp);
10279
10280 /* Release previously held locks */
Yuval Mintz452427b2012-03-26 20:47:07 +000010281 hw_lock_reg = (BP_FUNC(bp) <= 5) ?
10282 (MISC_REG_DRIVER_CONTROL_1 + BP_FUNC(bp) * 8) :
10283 (MISC_REG_DRIVER_CONTROL_7 + (BP_FUNC(bp) - 6) * 8);
10284
Yuval Mintz3cdeec22013-06-02 00:06:19 +000010285 hw_lock_val = REG_RD(bp, hw_lock_reg);
Yuval Mintz452427b2012-03-26 20:47:07 +000010286 if (hw_lock_val) {
10287 if (hw_lock_val & HW_LOCK_RESOURCE_NVRAM) {
10288 BNX2X_DEV_INFO("Release Previously held NVRAM lock\n");
10289 REG_WR(bp, MCP_REG_MCPR_NVM_SW_ARB,
10290 (MCPR_NVM_SW_ARB_ARB_REQ_CLR1 << BP_PORT(bp)));
10291 }
10292
10293 BNX2X_DEV_INFO("Release Previously held hw lock\n");
10294 REG_WR(bp, hw_lock_reg, 0xffffffff);
10295 } else
10296 BNX2X_DEV_INFO("No need to release hw/nvram locks\n");
10297
10298 if (MCPR_ACCESS_LOCK_LOCK & REG_RD(bp, MCP_REG_MCPR_ACCESS_LOCK)) {
10299 BNX2X_DEV_INFO("Release previously held alr\n");
Yuval Mintz3cdeec22013-06-02 00:06:19 +000010300 bnx2x_release_alr(bp);
Yuval Mintz452427b2012-03-26 20:47:07 +000010301 }
10302
Yuval Mintz452427b2012-03-26 20:47:07 +000010303 do {
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000010304 int aer = 0;
Yuval Mintz452427b2012-03-26 20:47:07 +000010305 /* Lock MCP using an unload request */
10306 fw = bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS, 0);
10307 if (!fw) {
10308 BNX2X_ERR("MCP response failure, aborting\n");
10309 rc = -EBUSY;
10310 break;
10311 }
10312
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000010313 rc = down_interruptible(&bnx2x_prev_sem);
10314 if (rc) {
10315 BNX2X_ERR("Cannot check for AER; Received %d when tried to take lock\n",
10316 rc);
10317 } else {
10318 /* If Path is marked by EEH, ignore unload status */
10319 aer = !!(bnx2x_prev_path_get_entry(bp) &&
10320 bnx2x_prev_path_get_entry(bp)->aer);
Yuval Mintz60cde812013-03-26 23:28:03 +000010321 up(&bnx2x_prev_sem);
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000010322 }
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000010323
10324 if (fw == FW_MSG_CODE_DRV_UNLOAD_COMMON || aer) {
Yuval Mintz452427b2012-03-26 20:47:07 +000010325 rc = bnx2x_prev_unload_common(bp);
10326 break;
10327 }
10328
Yuval Mintz16a5fd92013-06-02 00:06:18 +000010329 /* non-common reply from MCP might require looping */
Yuval Mintz452427b2012-03-26 20:47:07 +000010330 rc = bnx2x_prev_unload_uncommon(bp);
10331 if (rc != BNX2X_PREV_WAIT_NEEDED)
10332 break;
10333
10334 msleep(20);
10335 } while (--time_counter);
10336
10337 if (!time_counter || rc) {
Yuval Mintz91ebb922013-12-26 09:57:07 +020010338 BNX2X_DEV_INFO("Unloading previous driver did not occur, Possibly due to MF UNDI\n");
10339 rc = -EPROBE_DEFER;
Yuval Mintz452427b2012-03-26 20:47:07 +000010340 }
10341
Barak Witkowskic63da992012-12-05 23:04:03 +000010342 /* Mark function if its port was used to boot from SAN */
Dmitry Kravkov178135c2013-05-22 21:21:50 +000010343 if (bnx2x_port_after_undi(bp))
Barak Witkowskic63da992012-12-05 23:04:03 +000010344 bp->link_params.feature_config_flags |=
10345 FEATURE_CONFIG_BOOT_FROM_SAN;
10346
Yuval Mintz452427b2012-03-26 20:47:07 +000010347 BNX2X_DEV_INFO("Finished Previous Unload Flow [%d]\n", rc);
10348
10349 return rc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010350}
10351
Bill Pemberton0329aba2012-12-03 09:24:24 -050010352static void bnx2x_get_common_hwinfo(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010353{
Barak Witkowski1d187b32011-12-05 22:41:50 +000010354 u32 val, val2, val3, val4, id, boot_mode;
Eilon Greenstein72ce58c2008-08-13 15:52:46 -070010355 u16 pmc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010356
10357 /* Get the chip revision id and number. */
10358 /* chip num:16-31, rev:12-15, metal:4-11, bond_id:0-3 */
10359 val = REG_RD(bp, MISC_REG_CHIP_NUM);
10360 id = ((val & 0xffff) << 16);
10361 val = REG_RD(bp, MISC_REG_CHIP_REV);
10362 id |= ((val & 0xf) << 12);
Yuval Mintzf22fdf22013-03-11 05:17:43 +000010363
10364 /* Metal is read from PCI regs, but we can't access >=0x400 from
10365 * the configuration space (so we need to reg_rd)
10366 */
10367 val = REG_RD(bp, PCICFG_OFFSET + PCI_ID_VAL3);
10368 id |= (((val >> 24) & 0xf) << 4);
Eilon Greenstein5a40e082009-01-14 06:44:04 +000010369 val = REG_RD(bp, MISC_REG_BOND_ID);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010370 id |= (val & 0xf);
10371 bp->common.chip_id = id;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010372
Barak Witkowski7e8e02d2012-04-03 18:41:28 +000010373 /* force 57811 according to MISC register */
10374 if (REG_RD(bp, MISC_REG_CHIP_TYPE) & MISC_REG_CHIP_TYPE_57811_MASK) {
10375 if (CHIP_IS_57810(bp))
10376 bp->common.chip_id = (CHIP_NUM_57811 << 16) |
10377 (bp->common.chip_id & 0x0000FFFF);
10378 else if (CHIP_IS_57810_MF(bp))
10379 bp->common.chip_id = (CHIP_NUM_57811_MF << 16) |
10380 (bp->common.chip_id & 0x0000FFFF);
10381 bp->common.chip_id |= 0x1;
10382 }
10383
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010384 /* Set doorbell size */
10385 bp->db_size = (1 << BNX2X_DB_SHIFT);
10386
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010387 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010388 val = REG_RD(bp, MISC_REG_PORT4MODE_EN_OVWR);
10389 if ((val & 1) == 0)
10390 val = REG_RD(bp, MISC_REG_PORT4MODE_EN);
10391 else
10392 val = (val >> 1) & 1;
10393 BNX2X_DEV_INFO("chip is in %s\n", val ? "4_PORT_MODE" :
10394 "2_PORT_MODE");
10395 bp->common.chip_port_mode = val ? CHIP_4_PORT_MODE :
10396 CHIP_2_PORT_MODE;
10397
10398 if (CHIP_MODE_IS_4_PORT(bp))
10399 bp->pfid = (bp->pf_num >> 1); /* 0..3 */
10400 else
10401 bp->pfid = (bp->pf_num & 0x6); /* 0, 2, 4, 6 */
10402 } else {
10403 bp->common.chip_port_mode = CHIP_PORT_MODE_NONE; /* N/A */
10404 bp->pfid = bp->pf_num; /* 0..7 */
10405 }
10406
Merav Sicron51c1a582012-03-18 10:33:38 +000010407 BNX2X_DEV_INFO("pf_id: %x", bp->pfid);
10408
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010409 bp->link_params.chip_id = bp->common.chip_id;
10410 BNX2X_DEV_INFO("chip ID is 0x%x\n", id);
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010411
Eilon Greenstein1c063282009-02-12 08:36:43 +000010412 val = (REG_RD(bp, 0x2874) & 0x55);
10413 if ((bp->common.chip_id & 0x1) ||
10414 (CHIP_IS_E1(bp) && val) || (CHIP_IS_E1H(bp) && (val == 0x55))) {
10415 bp->flags |= ONE_PORT_FLAG;
10416 BNX2X_DEV_INFO("single port device\n");
10417 }
10418
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010419 val = REG_RD(bp, MCP_REG_MCPR_NVM_CFG4);
Dmitry Kravkov754a2f52011-06-14 01:34:02 +000010420 bp->common.flash_size = (BNX2X_NVRAM_1MB_SIZE <<
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010421 (val & MCPR_NVM_CFG4_FLASH_SIZE));
10422 BNX2X_DEV_INFO("flash_size 0x%x (%d)\n",
10423 bp->common.flash_size, bp->common.flash_size);
10424
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +000010425 bnx2x_init_shmem(bp);
10426
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010427 bp->common.shmem2_base = REG_RD(bp, (BP_PATH(bp) ?
10428 MISC_REG_GENERIC_CR_1 :
10429 MISC_REG_GENERIC_CR_0));
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +000010430
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010431 bp->link_params.shmem_base = bp->common.shmem_base;
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010432 bp->link_params.shmem2_base = bp->common.shmem2_base;
Yaniv Rosnerb884d952012-11-27 03:46:28 +000010433 if (SHMEM2_RD(bp, size) >
10434 (u32)offsetof(struct shmem2_region, lfa_host_addr[BP_PORT(bp)]))
10435 bp->link_params.lfa_base =
10436 REG_RD(bp, bp->common.shmem2_base +
10437 (u32)offsetof(struct shmem2_region,
10438 lfa_host_addr[BP_PORT(bp)]));
10439 else
10440 bp->link_params.lfa_base = 0;
Eilon Greenstein2691d512009-08-12 08:22:08 +000010441 BNX2X_DEV_INFO("shmem offset 0x%x shmem2 offset 0x%x\n",
10442 bp->common.shmem_base, bp->common.shmem2_base);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010443
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010444 if (!bp->common.shmem_base) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010445 BNX2X_DEV_INFO("MCP not active\n");
10446 bp->flags |= NO_MCP_FLAG;
10447 return;
10448 }
10449
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010450 bp->common.hw_config = SHMEM_RD(bp, dev_info.shared_hw_config.config);
Eilon Greenstein35b19ba2009-02-12 08:36:47 +000010451 BNX2X_DEV_INFO("hw_config 0x%08x\n", bp->common.hw_config);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010452
10453 bp->link_params.hw_led_mode = ((bp->common.hw_config &
10454 SHARED_HW_CFG_LED_MODE_MASK) >>
10455 SHARED_HW_CFG_LED_MODE_SHIFT);
10456
Eilon Greensteinc2c8b032009-02-12 08:37:14 +000010457 bp->link_params.feature_config_flags = 0;
10458 val = SHMEM_RD(bp, dev_info.shared_feature_config.config);
10459 if (val & SHARED_FEAT_CFG_OVERRIDE_PREEMPHASIS_CFG_ENABLED)
10460 bp->link_params.feature_config_flags |=
10461 FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED;
10462 else
10463 bp->link_params.feature_config_flags &=
10464 ~FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED;
10465
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010466 val = SHMEM_RD(bp, dev_info.bc_rev) >> 8;
10467 bp->common.bc_ver = val;
10468 BNX2X_DEV_INFO("bc_ver %X\n", val);
10469 if (val < BNX2X_BC_VER) {
10470 /* for now only warn
10471 * later we might need to enforce this */
Merav Sicron51c1a582012-03-18 10:33:38 +000010472 BNX2X_ERR("This driver needs bc_ver %X but found %X, please upgrade BC\n",
10473 BNX2X_BC_VER, val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010474 }
Eilon Greenstein4d295db2009-07-21 05:47:47 +000010475 bp->link_params.feature_config_flags |=
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010476 (val >= REQ_BC_VER_4_VRFY_FIRST_PHY_OPT_MDL) ?
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010477 FEATURE_CONFIG_BC_SUPPORTS_OPT_MDL_VRFY : 0;
10478
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010479 bp->link_params.feature_config_flags |=
10480 (val >= REQ_BC_VER_4_VRFY_SPECIFIC_PHY_OPT_MDL) ?
10481 FEATURE_CONFIG_BC_SUPPORTS_DUAL_PHY_OPT_MDL_VRFY : 0;
Barak Witkowskia3348722012-04-23 03:04:46 +000010482 bp->link_params.feature_config_flags |=
10483 (val >= REQ_BC_VER_4_VRFY_AFEX_SUPPORTED) ?
10484 FEATURE_CONFIG_BC_SUPPORTS_AFEX : 0;
Yaniv Rosner85242ee2011-07-05 01:06:53 +000010485 bp->link_params.feature_config_flags |=
10486 (val >= REQ_BC_VER_4_SFP_TX_DISABLE_SUPPORTED) ?
10487 FEATURE_CONFIG_BC_SUPPORTS_SFP_TX_DISABLED : 0;
Yaniv Rosner55386fe82012-11-27 03:46:30 +000010488
10489 bp->link_params.feature_config_flags |=
10490 (val >= REQ_BC_VER_4_MT_SUPPORTED) ?
10491 FEATURE_CONFIG_MT_SUPPORT : 0;
10492
Barak Witkowski0e898dd2011-12-05 21:52:22 +000010493 bp->flags |= (val >= REQ_BC_VER_4_PFC_STATS_SUPPORTED) ?
10494 BC_SUPPORTS_PFC_STATS : 0;
Yaniv Rosner85242ee2011-07-05 01:06:53 +000010495
Barak Witkowski2e499d32012-06-26 01:31:19 +000010496 bp->flags |= (val >= REQ_BC_VER_4_FCOE_FEATURES) ?
10497 BC_SUPPORTS_FCOE_FEATURES : 0;
10498
Barak Witkowski98768792012-06-19 07:48:31 +000010499 bp->flags |= (val >= REQ_BC_VER_4_DCBX_ADMIN_MSG_NON_PMF) ?
10500 BC_SUPPORTS_DCBX_MSG_NON_PMF : 0;
Barak Witkowskya6d3a5b2013-08-13 02:25:02 +030010501
10502 bp->flags |= (val >= REQ_BC_VER_4_RMMOD_CMD) ?
10503 BC_SUPPORTS_RMMOD_CMD : 0;
10504
Barak Witkowski1d187b32011-12-05 22:41:50 +000010505 boot_mode = SHMEM_RD(bp,
10506 dev_info.port_feature_config[BP_PORT(bp)].mba_config) &
10507 PORT_FEATURE_MBA_BOOT_AGENT_TYPE_MASK;
10508 switch (boot_mode) {
10509 case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_PXE:
10510 bp->common.boot_mode = FEATURE_ETH_BOOTMODE_PXE;
10511 break;
10512 case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_ISCSIB:
10513 bp->common.boot_mode = FEATURE_ETH_BOOTMODE_ISCSI;
10514 break;
10515 case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_FCOE_BOOT:
10516 bp->common.boot_mode = FEATURE_ETH_BOOTMODE_FCOE;
10517 break;
10518 case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_NONE:
10519 bp->common.boot_mode = FEATURE_ETH_BOOTMODE_NONE;
10520 break;
10521 }
10522
Jon Mason29ed74c2013-09-11 11:22:39 -070010523 pci_read_config_word(bp->pdev, bp->pdev->pm_cap + PCI_PM_PMC, &pmc);
Dmitry Kravkovf9a3ebb2011-05-04 23:49:11 +000010524 bp->flags |= (pmc & PCI_PM_CAP_PME_D3cold) ? 0 : NO_WOL_FLAG;
10525
Eilon Greenstein72ce58c2008-08-13 15:52:46 -070010526 BNX2X_DEV_INFO("%sWoL capable\n",
Eilon Greensteinf5372252009-02-12 08:38:30 +000010527 (bp->flags & NO_WOL_FLAG) ? "not " : "");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010528
10529 val = SHMEM_RD(bp, dev_info.shared_hw_config.part_num);
10530 val2 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[4]);
10531 val3 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[8]);
10532 val4 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[12]);
10533
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000010534 dev_info(&bp->pdev->dev, "part number %X-%X-%X-%X\n",
10535 val, val2, val3, val4);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010536}
10537
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010538#define IGU_FID(val) GET_FIELD((val), IGU_REG_MAPPING_MEMORY_FID)
10539#define IGU_VEC(val) GET_FIELD((val), IGU_REG_MAPPING_MEMORY_VECTOR)
10540
Bill Pemberton0329aba2012-12-03 09:24:24 -050010541static int bnx2x_get_igu_cam_info(struct bnx2x *bp)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010542{
10543 int pfid = BP_FUNC(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010544 int igu_sb_id;
10545 u32 val;
Ariel Elior6383c0b2011-07-14 08:31:57 +000010546 u8 fid, igu_sb_cnt = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010547
10548 bp->igu_base_sb = 0xff;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010549 if (CHIP_INT_MODE_IS_BC(bp)) {
David S. Miller8decf862011-09-22 03:23:13 -040010550 int vn = BP_VN(bp);
Ariel Elior6383c0b2011-07-14 08:31:57 +000010551 igu_sb_cnt = bp->igu_sb_cnt;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010552 bp->igu_base_sb = (CHIP_MODE_IS_4_PORT(bp) ? pfid : vn) *
10553 FP_SB_MAX_E1x;
10554
10555 bp->igu_dsb_id = E1HVN_MAX * FP_SB_MAX_E1x +
10556 (CHIP_MODE_IS_4_PORT(bp) ? pfid : vn);
10557
Barak Witkowski9b341bb2012-12-02 04:05:52 +000010558 return 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010559 }
10560
10561 /* IGU in normal mode - read CAM */
10562 for (igu_sb_id = 0; igu_sb_id < IGU_REG_MAPPING_MEMORY_SIZE;
10563 igu_sb_id++) {
10564 val = REG_RD(bp, IGU_REG_MAPPING_MEMORY + igu_sb_id * 4);
10565 if (!(val & IGU_REG_MAPPING_MEMORY_VALID))
10566 continue;
10567 fid = IGU_FID(val);
10568 if ((fid & IGU_FID_ENCODE_IS_PF)) {
10569 if ((fid & IGU_FID_PF_NUM_MASK) != pfid)
10570 continue;
10571 if (IGU_VEC(val) == 0)
10572 /* default status block */
10573 bp->igu_dsb_id = igu_sb_id;
10574 else {
10575 if (bp->igu_base_sb == 0xff)
10576 bp->igu_base_sb = igu_sb_id;
Ariel Elior6383c0b2011-07-14 08:31:57 +000010577 igu_sb_cnt++;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010578 }
10579 }
10580 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010581
Ariel Elior6383c0b2011-07-14 08:31:57 +000010582#ifdef CONFIG_PCI_MSI
Ariel Elior185d4c82012-09-20 05:26:41 +000010583 /* Due to new PF resource allocation by MFW T7.4 and above, it's
10584 * optional that number of CAM entries will not be equal to the value
10585 * advertised in PCI.
10586 * Driver should use the minimal value of both as the actual status
10587 * block count
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010588 */
Ariel Elior185d4c82012-09-20 05:26:41 +000010589 bp->igu_sb_cnt = min_t(int, bp->igu_sb_cnt, igu_sb_cnt);
Ariel Elior6383c0b2011-07-14 08:31:57 +000010590#endif
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010591
Barak Witkowski9b341bb2012-12-02 04:05:52 +000010592 if (igu_sb_cnt == 0) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010593 BNX2X_ERR("CAM configuration error\n");
Barak Witkowski9b341bb2012-12-02 04:05:52 +000010594 return -EINVAL;
10595 }
10596
10597 return 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010598}
10599
Greg Kroah-Hartman1dd06ae2012-12-06 14:30:56 +000010600static void bnx2x_link_settings_supported(struct bnx2x *bp, u32 switch_cfg)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010601{
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010602 int cfg_size = 0, idx, port = BP_PORT(bp);
10603
10604 /* Aggregation of supported attributes of all external phys */
10605 bp->port.supported[0] = 0;
10606 bp->port.supported[1] = 0;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010607 switch (bp->link_params.num_phys) {
10608 case 1:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010609 bp->port.supported[0] = bp->link_params.phy[INT_PHY].supported;
10610 cfg_size = 1;
10611 break;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010612 case 2:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010613 bp->port.supported[0] = bp->link_params.phy[EXT_PHY1].supported;
10614 cfg_size = 1;
10615 break;
10616 case 3:
10617 if (bp->link_params.multi_phy_config &
10618 PORT_HW_CFG_PHY_SWAPPED_ENABLED) {
10619 bp->port.supported[1] =
10620 bp->link_params.phy[EXT_PHY1].supported;
10621 bp->port.supported[0] =
10622 bp->link_params.phy[EXT_PHY2].supported;
10623 } else {
10624 bp->port.supported[0] =
10625 bp->link_params.phy[EXT_PHY1].supported;
10626 bp->port.supported[1] =
10627 bp->link_params.phy[EXT_PHY2].supported;
10628 }
10629 cfg_size = 2;
10630 break;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010631 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010632
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010633 if (!(bp->port.supported[0] || bp->port.supported[1])) {
Merav Sicron51c1a582012-03-18 10:33:38 +000010634 BNX2X_ERR("NVRAM config error. BAD phy config. PHY1 config 0x%x, PHY2 config 0x%x\n",
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010635 SHMEM_RD(bp,
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010636 dev_info.port_hw_config[port].external_phy_config),
10637 SHMEM_RD(bp,
10638 dev_info.port_hw_config[port].external_phy_config2));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010639 return;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010640 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010641
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010642 if (CHIP_IS_E3(bp))
10643 bp->port.phy_addr = REG_RD(bp, MISC_REG_WC0_CTRL_PHY_ADDR);
10644 else {
10645 switch (switch_cfg) {
10646 case SWITCH_CFG_1G:
10647 bp->port.phy_addr = REG_RD(
10648 bp, NIG_REG_SERDES0_CTRL_PHY_ADDR + port*0x10);
10649 break;
10650 case SWITCH_CFG_10G:
10651 bp->port.phy_addr = REG_RD(
10652 bp, NIG_REG_XGXS0_CTRL_PHY_ADDR + port*0x18);
10653 break;
10654 default:
10655 BNX2X_ERR("BAD switch_cfg link_config 0x%x\n",
10656 bp->port.link_config[0]);
10657 return;
10658 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010659 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010660 BNX2X_DEV_INFO("phy_addr 0x%x\n", bp->port.phy_addr);
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010661 /* mask what we support according to speed_cap_mask per configuration */
10662 for (idx = 0; idx < cfg_size; idx++) {
10663 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010664 PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_HALF))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010665 bp->port.supported[idx] &= ~SUPPORTED_10baseT_Half;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010666
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010667 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010668 PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010669 bp->port.supported[idx] &= ~SUPPORTED_10baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010670
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010671 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010672 PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_HALF))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010673 bp->port.supported[idx] &= ~SUPPORTED_100baseT_Half;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010674
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010675 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010676 PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_FULL))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010677 bp->port.supported[idx] &= ~SUPPORTED_100baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010678
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010679 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010680 PORT_HW_CFG_SPEED_CAPABILITY_D0_1G))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010681 bp->port.supported[idx] &= ~(SUPPORTED_1000baseT_Half |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010682 SUPPORTED_1000baseT_Full);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010683
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010684 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010685 PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010686 bp->port.supported[idx] &= ~SUPPORTED_2500baseX_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010687
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010688 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010689 PORT_HW_CFG_SPEED_CAPABILITY_D0_10G))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010690 bp->port.supported[idx] &= ~SUPPORTED_10000baseT_Full;
Yaniv Rosnerb8e0d882013-06-20 17:39:11 +030010691
10692 if (!(bp->link_params.speed_cap_mask[idx] &
10693 PORT_HW_CFG_SPEED_CAPABILITY_D0_20G))
10694 bp->port.supported[idx] &= ~SUPPORTED_20000baseKR2_Full;
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010695 }
10696
10697 BNX2X_DEV_INFO("supported 0x%x 0x%x\n", bp->port.supported[0],
10698 bp->port.supported[1]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010699}
10700
Bill Pemberton0329aba2012-12-03 09:24:24 -050010701static void bnx2x_link_settings_requested(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010702{
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010703 u32 link_config, idx, cfg_size = 0;
10704 bp->port.advertising[0] = 0;
10705 bp->port.advertising[1] = 0;
10706 switch (bp->link_params.num_phys) {
10707 case 1:
10708 case 2:
10709 cfg_size = 1;
10710 break;
10711 case 3:
10712 cfg_size = 2;
10713 break;
10714 }
10715 for (idx = 0; idx < cfg_size; idx++) {
10716 bp->link_params.req_duplex[idx] = DUPLEX_FULL;
10717 link_config = bp->port.link_config[idx];
10718 switch (link_config & PORT_FEATURE_LINK_SPEED_MASK) {
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010719 case PORT_FEATURE_LINK_SPEED_AUTO:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010720 if (bp->port.supported[idx] & SUPPORTED_Autoneg) {
10721 bp->link_params.req_line_speed[idx] =
10722 SPEED_AUTO_NEG;
10723 bp->port.advertising[idx] |=
10724 bp->port.supported[idx];
Mintz Yuval10bd1f22012-02-15 02:10:30 +000010725 if (bp->link_params.phy[EXT_PHY1].type ==
10726 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833)
10727 bp->port.advertising[idx] |=
10728 (SUPPORTED_100baseT_Half |
10729 SUPPORTED_100baseT_Full);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010730 } else {
10731 /* force 10G, no AN */
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010732 bp->link_params.req_line_speed[idx] =
10733 SPEED_10000;
10734 bp->port.advertising[idx] |=
10735 (ADVERTISED_10000baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010736 ADVERTISED_FIBRE);
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010737 continue;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010738 }
10739 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010740
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010741 case PORT_FEATURE_LINK_SPEED_10M_FULL:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010742 if (bp->port.supported[idx] & SUPPORTED_10baseT_Full) {
10743 bp->link_params.req_line_speed[idx] =
10744 SPEED_10;
10745 bp->port.advertising[idx] |=
10746 (ADVERTISED_10baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010747 ADVERTISED_TP);
10748 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000010749 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010750 link_config,
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010751 bp->link_params.speed_cap_mask[idx]);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010752 return;
10753 }
10754 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010755
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010756 case PORT_FEATURE_LINK_SPEED_10M_HALF:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010757 if (bp->port.supported[idx] & SUPPORTED_10baseT_Half) {
10758 bp->link_params.req_line_speed[idx] =
10759 SPEED_10;
10760 bp->link_params.req_duplex[idx] =
10761 DUPLEX_HALF;
10762 bp->port.advertising[idx] |=
10763 (ADVERTISED_10baseT_Half |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010764 ADVERTISED_TP);
10765 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000010766 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010767 link_config,
10768 bp->link_params.speed_cap_mask[idx]);
10769 return;
10770 }
10771 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010772
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010773 case PORT_FEATURE_LINK_SPEED_100M_FULL:
10774 if (bp->port.supported[idx] &
10775 SUPPORTED_100baseT_Full) {
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010776 bp->link_params.req_line_speed[idx] =
10777 SPEED_100;
10778 bp->port.advertising[idx] |=
10779 (ADVERTISED_100baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010780 ADVERTISED_TP);
10781 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000010782 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010783 link_config,
10784 bp->link_params.speed_cap_mask[idx]);
10785 return;
10786 }
10787 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010788
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010789 case PORT_FEATURE_LINK_SPEED_100M_HALF:
10790 if (bp->port.supported[idx] &
10791 SUPPORTED_100baseT_Half) {
10792 bp->link_params.req_line_speed[idx] =
10793 SPEED_100;
10794 bp->link_params.req_duplex[idx] =
10795 DUPLEX_HALF;
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010796 bp->port.advertising[idx] |=
10797 (ADVERTISED_100baseT_Half |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010798 ADVERTISED_TP);
10799 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000010800 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010801 link_config,
10802 bp->link_params.speed_cap_mask[idx]);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010803 return;
10804 }
10805 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010806
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010807 case PORT_FEATURE_LINK_SPEED_1G:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010808 if (bp->port.supported[idx] &
10809 SUPPORTED_1000baseT_Full) {
10810 bp->link_params.req_line_speed[idx] =
10811 SPEED_1000;
10812 bp->port.advertising[idx] |=
10813 (ADVERTISED_1000baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010814 ADVERTISED_TP);
10815 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000010816 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010817 link_config,
10818 bp->link_params.speed_cap_mask[idx]);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010819 return;
10820 }
10821 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010822
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010823 case PORT_FEATURE_LINK_SPEED_2_5G:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010824 if (bp->port.supported[idx] &
10825 SUPPORTED_2500baseX_Full) {
10826 bp->link_params.req_line_speed[idx] =
10827 SPEED_2500;
10828 bp->port.advertising[idx] |=
10829 (ADVERTISED_2500baseX_Full |
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010830 ADVERTISED_TP);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010831 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000010832 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010833 link_config,
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010834 bp->link_params.speed_cap_mask[idx]);
10835 return;
10836 }
10837 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010838
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010839 case PORT_FEATURE_LINK_SPEED_10G_CX4:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010840 if (bp->port.supported[idx] &
10841 SUPPORTED_10000baseT_Full) {
10842 bp->link_params.req_line_speed[idx] =
10843 SPEED_10000;
10844 bp->port.advertising[idx] |=
10845 (ADVERTISED_10000baseT_Full |
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010846 ADVERTISED_FIBRE);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010847 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000010848 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010849 link_config,
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010850 bp->link_params.speed_cap_mask[idx]);
10851 return;
10852 }
10853 break;
Yaniv Rosner3c9ada22011-06-14 01:34:12 +000010854 case PORT_FEATURE_LINK_SPEED_20G:
10855 bp->link_params.req_line_speed[idx] = SPEED_20000;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010856
Yaniv Rosner3c9ada22011-06-14 01:34:12 +000010857 break;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010858 default:
Merav Sicron51c1a582012-03-18 10:33:38 +000010859 BNX2X_ERR("NVRAM config error. BAD link speed link_config 0x%x\n",
Dmitry Kravkov754a2f52011-06-14 01:34:02 +000010860 link_config);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010861 bp->link_params.req_line_speed[idx] =
10862 SPEED_AUTO_NEG;
10863 bp->port.advertising[idx] =
10864 bp->port.supported[idx];
10865 break;
10866 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010867
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010868 bp->link_params.req_flow_ctrl[idx] = (link_config &
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010869 PORT_FEATURE_FLOW_CONTROL_MASK);
Yuval Mintzcd1dfce2012-12-02 04:05:56 +000010870 if (bp->link_params.req_flow_ctrl[idx] ==
10871 BNX2X_FLOW_CTRL_AUTO) {
10872 if (!(bp->port.supported[idx] & SUPPORTED_Autoneg))
10873 bp->link_params.req_flow_ctrl[idx] =
10874 BNX2X_FLOW_CTRL_NONE;
10875 else
10876 bnx2x_set_requested_fc(bp);
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010877 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010878
Merav Sicron51c1a582012-03-18 10:33:38 +000010879 BNX2X_DEV_INFO("req_line_speed %d req_duplex %d req_flow_ctrl 0x%x advertising 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010880 bp->link_params.req_line_speed[idx],
10881 bp->link_params.req_duplex[idx],
10882 bp->link_params.req_flow_ctrl[idx],
10883 bp->port.advertising[idx]);
10884 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010885}
10886
Bill Pemberton0329aba2012-12-03 09:24:24 -050010887static void bnx2x_set_mac_buf(u8 *mac_buf, u32 mac_lo, u16 mac_hi)
Michael Chane665bfd2009-10-10 13:46:54 +000010888{
Yuval Mintz86564c32013-01-23 03:21:50 +000010889 __be16 mac_hi_be = cpu_to_be16(mac_hi);
10890 __be32 mac_lo_be = cpu_to_be32(mac_lo);
10891 memcpy(mac_buf, &mac_hi_be, sizeof(mac_hi_be));
10892 memcpy(mac_buf + sizeof(mac_hi_be), &mac_lo_be, sizeof(mac_lo_be));
Michael Chane665bfd2009-10-10 13:46:54 +000010893}
10894
Bill Pemberton0329aba2012-12-03 09:24:24 -050010895static void bnx2x_get_port_hwinfo(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010896{
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010897 int port = BP_PORT(bp);
Eilon Greenstein589abe32009-02-12 08:36:55 +000010898 u32 config;
Yuval Mintzc8c60d82012-06-06 17:13:07 +000010899 u32 ext_phy_type, ext_phy_config, eee_mode;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010900
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010901 bp->link_params.bp = bp;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010902 bp->link_params.port = port;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010903
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010904 bp->link_params.lane_config =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010905 SHMEM_RD(bp, dev_info.port_hw_config[port].lane_config);
Eilon Greenstein4d295db2009-07-21 05:47:47 +000010906
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010907 bp->link_params.speed_cap_mask[0] =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010908 SHMEM_RD(bp,
Yaniv Rosnerb0261922013-05-01 04:27:57 +000010909 dev_info.port_hw_config[port].speed_capability_mask) &
10910 PORT_HW_CFG_SPEED_CAPABILITY_D0_MASK;
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010911 bp->link_params.speed_cap_mask[1] =
10912 SHMEM_RD(bp,
Yaniv Rosnerb0261922013-05-01 04:27:57 +000010913 dev_info.port_hw_config[port].speed_capability_mask2) &
10914 PORT_HW_CFG_SPEED_CAPABILITY_D0_MASK;
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010915 bp->port.link_config[0] =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010916 SHMEM_RD(bp, dev_info.port_feature_config[port].link_config);
10917
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010918 bp->port.link_config[1] =
10919 SHMEM_RD(bp, dev_info.port_feature_config[port].link_config2);
Eilon Greensteinc2c8b032009-02-12 08:37:14 +000010920
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010921 bp->link_params.multi_phy_config =
10922 SHMEM_RD(bp, dev_info.port_hw_config[port].multi_phy_config);
Eilon Greenstein3ce2c3f2009-02-12 08:37:52 +000010923 /* If the device is capable of WoL, set the default state according
10924 * to the HW
10925 */
Eilon Greenstein4d295db2009-07-21 05:47:47 +000010926 config = SHMEM_RD(bp, dev_info.port_feature_config[port].config);
Eilon Greenstein3ce2c3f2009-02-12 08:37:52 +000010927 bp->wol = (!(bp->flags & NO_WOL_FLAG) &&
10928 (config & PORT_FEATURE_WOL_ENABLED));
10929
Yuval Mintz4ba76992013-01-14 05:11:45 +000010930 if ((config & PORT_FEAT_CFG_STORAGE_PERSONALITY_MASK) ==
10931 PORT_FEAT_CFG_STORAGE_PERSONALITY_FCOE && !IS_MF(bp))
10932 bp->flags |= NO_ISCSI_FLAG;
10933 if ((config & PORT_FEAT_CFG_STORAGE_PERSONALITY_MASK) ==
10934 PORT_FEAT_CFG_STORAGE_PERSONALITY_ISCSI && !(IS_MF(bp)))
10935 bp->flags |= NO_FCOE_FLAG;
10936
Merav Sicron51c1a582012-03-18 10:33:38 +000010937 BNX2X_DEV_INFO("lane_config 0x%08x speed_cap_mask0 0x%08x link_config0 0x%08x\n",
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010938 bp->link_params.lane_config,
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010939 bp->link_params.speed_cap_mask[0],
10940 bp->port.link_config[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010941
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010942 bp->link_params.switch_cfg = (bp->port.link_config[0] &
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010943 PORT_FEATURE_CONNECTED_SWITCH_MASK);
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010944 bnx2x_phy_probe(&bp->link_params);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010945 bnx2x_link_settings_supported(bp, bp->link_params.switch_cfg);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010946
10947 bnx2x_link_settings_requested(bp);
10948
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010949 /*
10950 * If connected directly, work with the internal PHY, otherwise, work
10951 * with the external PHY
10952 */
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010953 ext_phy_config =
10954 SHMEM_RD(bp,
10955 dev_info.port_hw_config[port].external_phy_config);
10956 ext_phy_type = XGXS_EXT_PHY_TYPE(ext_phy_config);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010957 if (ext_phy_type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT)
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010958 bp->mdio.prtad = bp->port.phy_addr;
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010959
10960 else if ((ext_phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE) &&
10961 (ext_phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_NOT_CONN))
10962 bp->mdio.prtad =
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010963 XGXS_EXT_PHY_ADDR(ext_phy_config);
Yaniv Rosner5866df62011-01-30 04:15:07 +000010964
Yuval Mintzc8c60d82012-06-06 17:13:07 +000010965 /* Configure link feature according to nvram value */
10966 eee_mode = (((SHMEM_RD(bp, dev_info.
10967 port_feature_config[port].eee_power_mode)) &
10968 PORT_FEAT_CFG_EEE_POWER_MODE_MASK) >>
10969 PORT_FEAT_CFG_EEE_POWER_MODE_SHIFT);
10970 if (eee_mode != PORT_FEAT_CFG_EEE_POWER_MODE_DISABLED) {
10971 bp->link_params.eee_mode = EEE_MODE_ADV_LPI |
10972 EEE_MODE_ENABLE_LPI |
10973 EEE_MODE_OUTPUT_TIME;
10974 } else {
10975 bp->link_params.eee_mode = 0;
10976 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010977}
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010978
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010979void bnx2x_get_iscsi_info(struct bnx2x *bp)
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010980{
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000010981 u32 no_flags = NO_ISCSI_FLAG;
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010982 int port = BP_PORT(bp);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010983 u32 max_iscsi_conn = FW_ENCODE_32BIT_PATTERN ^ SHMEM_RD(bp,
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010984 drv_lic_key[port].max_iscsi_conn);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010985
Merav Sicron55c11942012-11-07 00:45:48 +000010986 if (!CNIC_SUPPORT(bp)) {
10987 bp->flags |= no_flags;
10988 return;
10989 }
10990
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010991 /* Get the number of maximum allowed iSCSI connections */
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010992 bp->cnic_eth_dev.max_iscsi_conn =
10993 (max_iscsi_conn & BNX2X_MAX_ISCSI_INIT_CONN_MASK) >>
10994 BNX2X_MAX_ISCSI_INIT_CONN_SHIFT;
10995
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010996 BNX2X_DEV_INFO("max_iscsi_conn 0x%x\n",
10997 bp->cnic_eth_dev.max_iscsi_conn);
10998
10999 /*
11000 * If maximum allowed number of connections is zero -
11001 * disable the feature.
11002 */
11003 if (!bp->cnic_eth_dev.max_iscsi_conn)
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000011004 bp->flags |= no_flags;
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000011005}
11006
Bill Pemberton0329aba2012-12-03 09:24:24 -050011007static void bnx2x_get_ext_wwn_info(struct bnx2x *bp, int func)
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000011008{
11009 /* Port info */
11010 bp->cnic_eth_dev.fcoe_wwn_port_name_hi =
11011 MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_port_name_upper);
11012 bp->cnic_eth_dev.fcoe_wwn_port_name_lo =
11013 MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_port_name_lower);
11014
11015 /* Node info */
11016 bp->cnic_eth_dev.fcoe_wwn_node_name_hi =
11017 MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_node_name_upper);
11018 bp->cnic_eth_dev.fcoe_wwn_node_name_lo =
11019 MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_node_name_lower);
11020}
Dmitry Kravkov86800192013-05-27 04:08:29 +000011021
11022static int bnx2x_shared_fcoe_funcs(struct bnx2x *bp)
11023{
11024 u8 count = 0;
11025
11026 if (IS_MF(bp)) {
11027 u8 fid;
11028
11029 /* iterate over absolute function ids for this path: */
11030 for (fid = BP_PATH(bp); fid < E2_FUNC_MAX * 2; fid += 2) {
11031 if (IS_MF_SD(bp)) {
11032 u32 cfg = MF_CFG_RD(bp,
11033 func_mf_config[fid].config);
11034
11035 if (!(cfg & FUNC_MF_CFG_FUNC_HIDE) &&
11036 ((cfg & FUNC_MF_CFG_PROTOCOL_MASK) ==
11037 FUNC_MF_CFG_PROTOCOL_FCOE))
11038 count++;
11039 } else {
11040 u32 cfg = MF_CFG_RD(bp,
11041 func_ext_config[fid].
11042 func_cfg);
11043
11044 if ((cfg & MACP_FUNC_CFG_FLAGS_ENABLED) &&
11045 (cfg & MACP_FUNC_CFG_FLAGS_FCOE_OFFLOAD))
11046 count++;
11047 }
11048 }
11049 } else { /* SF */
11050 int port, port_cnt = CHIP_MODE_IS_4_PORT(bp) ? 2 : 1;
11051
11052 for (port = 0; port < port_cnt; port++) {
11053 u32 lic = SHMEM_RD(bp,
11054 drv_lic_key[port].max_fcoe_conn) ^
11055 FW_ENCODE_32BIT_PATTERN;
11056 if (lic)
11057 count++;
11058 }
11059 }
11060
11061 return count;
11062}
11063
Bill Pemberton0329aba2012-12-03 09:24:24 -050011064static void bnx2x_get_fcoe_info(struct bnx2x *bp)
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000011065{
11066 int port = BP_PORT(bp);
11067 int func = BP_ABS_FUNC(bp);
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000011068 u32 max_fcoe_conn = FW_ENCODE_32BIT_PATTERN ^ SHMEM_RD(bp,
11069 drv_lic_key[port].max_fcoe_conn);
Dmitry Kravkov86800192013-05-27 04:08:29 +000011070 u8 num_fcoe_func = bnx2x_shared_fcoe_funcs(bp);
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000011071
Merav Sicron55c11942012-11-07 00:45:48 +000011072 if (!CNIC_SUPPORT(bp)) {
11073 bp->flags |= NO_FCOE_FLAG;
11074 return;
11075 }
11076
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000011077 /* Get the number of maximum allowed FCoE connections */
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011078 bp->cnic_eth_dev.max_fcoe_conn =
11079 (max_fcoe_conn & BNX2X_MAX_FCOE_INIT_CONN_MASK) >>
11080 BNX2X_MAX_FCOE_INIT_CONN_SHIFT;
11081
Bhanu Prakash Gollapudi0eb43b42013-04-22 19:22:30 +000011082 /* Calculate the number of maximum allowed FCoE tasks */
11083 bp->cnic_eth_dev.max_fcoe_exchanges = MAX_NUM_FCOE_TASKS_PER_ENGINE;
Dmitry Kravkov86800192013-05-27 04:08:29 +000011084
11085 /* check if FCoE resources must be shared between different functions */
11086 if (num_fcoe_func)
11087 bp->cnic_eth_dev.max_fcoe_exchanges /= num_fcoe_func;
Bhanu Prakash Gollapudi0eb43b42013-04-22 19:22:30 +000011088
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011089 /* Read the WWN: */
11090 if (!IS_MF(bp)) {
11091 /* Port info */
11092 bp->cnic_eth_dev.fcoe_wwn_port_name_hi =
11093 SHMEM_RD(bp,
Yuval Mintz2de67432013-01-23 03:21:43 +000011094 dev_info.port_hw_config[port].
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011095 fcoe_wwn_port_name_upper);
11096 bp->cnic_eth_dev.fcoe_wwn_port_name_lo =
11097 SHMEM_RD(bp,
Yuval Mintz2de67432013-01-23 03:21:43 +000011098 dev_info.port_hw_config[port].
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011099 fcoe_wwn_port_name_lower);
11100
11101 /* Node info */
11102 bp->cnic_eth_dev.fcoe_wwn_node_name_hi =
11103 SHMEM_RD(bp,
Yuval Mintz2de67432013-01-23 03:21:43 +000011104 dev_info.port_hw_config[port].
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011105 fcoe_wwn_node_name_upper);
11106 bp->cnic_eth_dev.fcoe_wwn_node_name_lo =
11107 SHMEM_RD(bp,
Yuval Mintz2de67432013-01-23 03:21:43 +000011108 dev_info.port_hw_config[port].
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011109 fcoe_wwn_node_name_lower);
11110 } else if (!IS_MF_SD(bp)) {
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011111 /*
11112 * Read the WWN info only if the FCoE feature is enabled for
11113 * this function.
11114 */
Yuval Mintz7b5342d2012-09-11 04:34:14 +000011115 if (BNX2X_MF_EXT_PROTOCOL_FCOE(bp) && !CHIP_IS_E1x(bp))
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000011116 bnx2x_get_ext_wwn_info(bp, func);
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011117
Yuval Mintz382e5132012-12-02 04:05:51 +000011118 } else if (IS_MF_FCOE_SD(bp) && !CHIP_IS_E1x(bp)) {
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000011119 bnx2x_get_ext_wwn_info(bp, func);
Yuval Mintz382e5132012-12-02 04:05:51 +000011120 }
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011121
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000011122 BNX2X_DEV_INFO("max_fcoe_conn 0x%x\n", bp->cnic_eth_dev.max_fcoe_conn);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011123
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011124 /*
11125 * If maximum allowed number of connections is zero -
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011126 * disable the feature.
11127 */
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011128 if (!bp->cnic_eth_dev.max_fcoe_conn)
11129 bp->flags |= NO_FCOE_FLAG;
11130}
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000011131
Bill Pemberton0329aba2012-12-03 09:24:24 -050011132static void bnx2x_get_cnic_info(struct bnx2x *bp)
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000011133{
11134 /*
11135 * iSCSI may be dynamically disabled but reading
11136 * info here we will decrease memory usage by driver
11137 * if the feature is disabled for good
11138 */
11139 bnx2x_get_iscsi_info(bp);
11140 bnx2x_get_fcoe_info(bp);
11141}
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011142
Bill Pemberton0329aba2012-12-03 09:24:24 -050011143static void bnx2x_get_cnic_mac_hwinfo(struct bnx2x *bp)
Merav Sicron55c11942012-11-07 00:45:48 +000011144{
11145 u32 val, val2;
11146 int func = BP_ABS_FUNC(bp);
11147 int port = BP_PORT(bp);
11148 u8 *iscsi_mac = bp->cnic_eth_dev.iscsi_mac;
11149 u8 *fip_mac = bp->fip_mac;
11150
11151 if (IS_MF(bp)) {
11152 /* iSCSI and FCoE NPAR MACs: if there is no either iSCSI or
11153 * FCoE MAC then the appropriate feature should be disabled.
11154 * In non SD mode features configuration comes from struct
11155 * func_ext_config.
11156 */
11157 if (!IS_MF_SD(bp) && !CHIP_IS_E1x(bp)) {
11158 u32 cfg = MF_CFG_RD(bp, func_ext_config[func].func_cfg);
11159 if (cfg & MACP_FUNC_CFG_FLAGS_ISCSI_OFFLOAD) {
11160 val2 = MF_CFG_RD(bp, func_ext_config[func].
11161 iscsi_mac_addr_upper);
11162 val = MF_CFG_RD(bp, func_ext_config[func].
11163 iscsi_mac_addr_lower);
11164 bnx2x_set_mac_buf(iscsi_mac, val, val2);
11165 BNX2X_DEV_INFO
11166 ("Read iSCSI MAC: %pM\n", iscsi_mac);
11167 } else {
11168 bp->flags |= NO_ISCSI_OOO_FLAG | NO_ISCSI_FLAG;
11169 }
11170
11171 if (cfg & MACP_FUNC_CFG_FLAGS_FCOE_OFFLOAD) {
11172 val2 = MF_CFG_RD(bp, func_ext_config[func].
11173 fcoe_mac_addr_upper);
11174 val = MF_CFG_RD(bp, func_ext_config[func].
11175 fcoe_mac_addr_lower);
11176 bnx2x_set_mac_buf(fip_mac, val, val2);
11177 BNX2X_DEV_INFO
11178 ("Read FCoE L2 MAC: %pM\n", fip_mac);
11179 } else {
11180 bp->flags |= NO_FCOE_FLAG;
11181 }
11182
11183 bp->mf_ext_config = cfg;
11184
11185 } else { /* SD MODE */
11186 if (BNX2X_IS_MF_SD_PROTOCOL_ISCSI(bp)) {
11187 /* use primary mac as iscsi mac */
11188 memcpy(iscsi_mac, bp->dev->dev_addr, ETH_ALEN);
11189
11190 BNX2X_DEV_INFO("SD ISCSI MODE\n");
11191 BNX2X_DEV_INFO
11192 ("Read iSCSI MAC: %pM\n", iscsi_mac);
11193 } else if (BNX2X_IS_MF_SD_PROTOCOL_FCOE(bp)) {
11194 /* use primary mac as fip mac */
11195 memcpy(fip_mac, bp->dev->dev_addr, ETH_ALEN);
11196 BNX2X_DEV_INFO("SD FCoE MODE\n");
11197 BNX2X_DEV_INFO
11198 ("Read FIP MAC: %pM\n", fip_mac);
11199 }
11200 }
11201
Yuval Mintz82594f82013-03-11 05:17:51 +000011202 /* If this is a storage-only interface, use SAN mac as
11203 * primary MAC. Notice that for SD this is already the case,
11204 * as the SAN mac was copied from the primary MAC.
11205 */
11206 if (IS_MF_FCOE_AFEX(bp))
Merav Sicron55c11942012-11-07 00:45:48 +000011207 memcpy(bp->dev->dev_addr, fip_mac, ETH_ALEN);
Merav Sicron55c11942012-11-07 00:45:48 +000011208 } else {
11209 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].
11210 iscsi_mac_upper);
11211 val = SHMEM_RD(bp, dev_info.port_hw_config[port].
11212 iscsi_mac_lower);
11213 bnx2x_set_mac_buf(iscsi_mac, val, val2);
11214
11215 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].
11216 fcoe_fip_mac_upper);
11217 val = SHMEM_RD(bp, dev_info.port_hw_config[port].
11218 fcoe_fip_mac_lower);
11219 bnx2x_set_mac_buf(fip_mac, val, val2);
11220 }
11221
11222 /* Disable iSCSI OOO if MAC configuration is invalid. */
11223 if (!is_valid_ether_addr(iscsi_mac)) {
11224 bp->flags |= NO_ISCSI_OOO_FLAG | NO_ISCSI_FLAG;
11225 memset(iscsi_mac, 0, ETH_ALEN);
11226 }
11227
11228 /* Disable FCoE if MAC configuration is invalid. */
11229 if (!is_valid_ether_addr(fip_mac)) {
11230 bp->flags |= NO_FCOE_FLAG;
11231 memset(bp->fip_mac, 0, ETH_ALEN);
11232 }
11233}
11234
Bill Pemberton0329aba2012-12-03 09:24:24 -050011235static void bnx2x_get_mac_hwinfo(struct bnx2x *bp)
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011236{
11237 u32 val, val2;
11238 int func = BP_ABS_FUNC(bp);
11239 int port = BP_PORT(bp);
11240
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011241 /* Zero primary MAC configuration */
11242 memset(bp->dev->dev_addr, 0, ETH_ALEN);
11243
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011244 if (BP_NOMCP(bp)) {
11245 BNX2X_ERROR("warning: random MAC workaround active\n");
Danny Kukawka7ce5d222012-02-15 06:45:40 +000011246 eth_hw_addr_random(bp->dev);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011247 } else if (IS_MF(bp)) {
11248 val2 = MF_CFG_RD(bp, func_mf_config[func].mac_upper);
11249 val = MF_CFG_RD(bp, func_mf_config[func].mac_lower);
11250 if ((val2 != FUNC_MF_CFG_UPPERMAC_DEFAULT) &&
11251 (val != FUNC_MF_CFG_LOWERMAC_DEFAULT))
11252 bnx2x_set_mac_buf(bp->dev->dev_addr, val, val2);
11253
Merav Sicron55c11942012-11-07 00:45:48 +000011254 if (CNIC_SUPPORT(bp))
11255 bnx2x_get_cnic_mac_hwinfo(bp);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011256 } else {
11257 /* in SF read MACs from port configuration */
11258 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_upper);
11259 val = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_lower);
11260 bnx2x_set_mac_buf(bp->dev->dev_addr, val, val2);
11261
Merav Sicron55c11942012-11-07 00:45:48 +000011262 if (CNIC_SUPPORT(bp))
11263 bnx2x_get_cnic_mac_hwinfo(bp);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011264 }
11265
Yuval Mintz3d7d5622013-10-09 16:06:28 +020011266 if (!BP_NOMCP(bp)) {
11267 /* Read physical port identifier from shmem */
11268 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_upper);
11269 val = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_lower);
11270 bnx2x_set_mac_buf(bp->phys_port_id, val, val2);
11271 bp->flags |= HAS_PHYS_PORT_ID;
11272 }
11273
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070011274 memcpy(bp->link_params.mac_addr, bp->dev->dev_addr, ETH_ALEN);
Michael Chan37b091b2009-10-10 13:46:55 +000011275
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011276 if (!bnx2x_is_valid_ether_addr(bp, bp->dev->dev_addr))
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011277 dev_err(&bp->pdev->dev,
Merav Sicron51c1a582012-03-18 10:33:38 +000011278 "bad Ethernet MAC address configuration: %pM\n"
11279 "change it manually before bringing up the appropriate network interface\n",
Joe Perches0f9dad12011-08-14 12:16:19 +000011280 bp->dev->dev_addr);
Yuval Mintz79642112012-12-02 04:05:50 +000011281}
Merav Sicron51c1a582012-03-18 10:33:38 +000011282
Bill Pemberton0329aba2012-12-03 09:24:24 -050011283static bool bnx2x_get_dropless_info(struct bnx2x *bp)
Yuval Mintz79642112012-12-02 04:05:50 +000011284{
11285 int tmp;
11286 u32 cfg;
Merav Sicron51c1a582012-03-18 10:33:38 +000011287
Yuval Mintzaeeddb82013-08-19 09:11:59 +030011288 if (IS_VF(bp))
11289 return 0;
11290
Yuval Mintz79642112012-12-02 04:05:50 +000011291 if (IS_MF(bp) && !CHIP_IS_E1x(bp)) {
11292 /* Take function: tmp = func */
11293 tmp = BP_ABS_FUNC(bp);
11294 cfg = MF_CFG_RD(bp, func_ext_config[tmp].func_cfg);
11295 cfg = !!(cfg & MACP_FUNC_CFG_PAUSE_ON_HOST_RING);
11296 } else {
11297 /* Take port: tmp = port */
11298 tmp = BP_PORT(bp);
11299 cfg = SHMEM_RD(bp,
11300 dev_info.port_hw_config[tmp].generic_features);
11301 cfg = !!(cfg & PORT_HW_CFG_PAUSE_ON_HOST_RING_ENABLED);
11302 }
11303 return cfg;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011304}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011305
Bill Pemberton0329aba2012-12-03 09:24:24 -050011306static int bnx2x_get_hwinfo(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011307{
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011308 int /*abs*/func = BP_ABS_FUNC(bp);
David S. Millerb8ee8322011-04-17 16:56:12 -070011309 int vn;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011310 u32 val = 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011311 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011312
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011313 bnx2x_get_common_hwinfo(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011314
Ariel Elior6383c0b2011-07-14 08:31:57 +000011315 /*
11316 * initialize IGU parameters
11317 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011318 if (CHIP_IS_E1x(bp)) {
11319 bp->common.int_block = INT_BLOCK_HC;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011320
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011321 bp->igu_dsb_id = DEF_SB_IGU_ID;
11322 bp->igu_base_sb = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011323 } else {
11324 bp->common.int_block = INT_BLOCK_IGU;
David S. Miller8decf862011-09-22 03:23:13 -040011325
Yuval Mintz16a5fd92013-06-02 00:06:18 +000011326 /* do not allow device reset during IGU info processing */
David S. Miller8decf862011-09-22 03:23:13 -040011327 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
11328
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011329 val = REG_RD(bp, IGU_REG_BLOCK_CONFIGURATION);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011330
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011331 if (val & IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011332 int tout = 5000;
11333
11334 BNX2X_DEV_INFO("FORCING Normal Mode\n");
11335
11336 val &= ~(IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN);
11337 REG_WR(bp, IGU_REG_BLOCK_CONFIGURATION, val);
11338 REG_WR(bp, IGU_REG_RESET_MEMORIES, 0x7f);
11339
11340 while (tout && REG_RD(bp, IGU_REG_RESET_MEMORIES)) {
11341 tout--;
Yuval Mintz0926d492013-01-23 03:21:45 +000011342 usleep_range(1000, 2000);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011343 }
11344
11345 if (REG_RD(bp, IGU_REG_RESET_MEMORIES)) {
11346 dev_err(&bp->pdev->dev,
11347 "FORCING Normal Mode failed!!!\n");
Barak Witkowski9b341bb2012-12-02 04:05:52 +000011348 bnx2x_release_hw_lock(bp,
11349 HW_LOCK_RESOURCE_RESET);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011350 return -EPERM;
11351 }
11352 }
11353
11354 if (val & IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN) {
11355 BNX2X_DEV_INFO("IGU Backward Compatible Mode\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011356 bp->common.int_block |= INT_BLOCK_MODE_BW_COMP;
11357 } else
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011358 BNX2X_DEV_INFO("IGU Normal Mode\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011359
Barak Witkowski9b341bb2012-12-02 04:05:52 +000011360 rc = bnx2x_get_igu_cam_info(bp);
David S. Miller8decf862011-09-22 03:23:13 -040011361 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
Barak Witkowski9b341bb2012-12-02 04:05:52 +000011362 if (rc)
11363 return rc;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011364 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011365
11366 /*
11367 * set base FW non-default (fast path) status block id, this value is
11368 * used to initialize the fw_sb_id saved on the fp/queue structure to
11369 * determine the id used by the FW.
11370 */
11371 if (CHIP_IS_E1x(bp))
11372 bp->base_fw_ndsb = BP_PORT(bp) * FP_SB_MAX_E1x + BP_L_ID(bp);
11373 else /*
11374 * 57712 - we currently use one FW SB per IGU SB (Rx and Tx of
11375 * the same queue are indicated on the same IGU SB). So we prefer
11376 * FW and IGU SBs to be the same value.
11377 */
11378 bp->base_fw_ndsb = bp->igu_base_sb;
11379
11380 BNX2X_DEV_INFO("igu_dsb_id %d igu_base_sb %d igu_sb_cnt %d\n"
11381 "base_fw_ndsb %d\n", bp->igu_dsb_id, bp->igu_base_sb,
11382 bp->igu_sb_cnt, bp->base_fw_ndsb);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011383
11384 /*
11385 * Initialize MF configuration
11386 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011387
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +000011388 bp->mf_ov = 0;
11389 bp->mf_mode = 0;
David S. Miller8decf862011-09-22 03:23:13 -040011390 vn = BP_VN(bp);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011391
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011392 if (!CHIP_IS_E1(bp) && !BP_NOMCP(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011393 BNX2X_DEV_INFO("shmem2base 0x%x, size %d, mfcfg offset %d\n",
11394 bp->common.shmem2_base, SHMEM2_RD(bp, size),
11395 (u32)offsetof(struct shmem2_region, mf_cfg_addr));
11396
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011397 if (SHMEM2_HAS(bp, mf_cfg_addr))
11398 bp->common.mf_cfg_base = SHMEM2_RD(bp, mf_cfg_addr);
11399 else
11400 bp->common.mf_cfg_base = bp->common.shmem_base +
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011401 offsetof(struct shmem_region, func_mb) +
11402 E1H_FUNC_MAX * sizeof(struct drv_func_mb);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011403 /*
11404 * get mf configuration:
Yuval Mintz16a5fd92013-06-02 00:06:18 +000011405 * 1. Existence of MF configuration
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011406 * 2. MAC address must be legal (check only upper bytes)
11407 * for Switch-Independent mode;
11408 * OVLAN must be legal for Switch-Dependent mode
11409 * 3. SF_MODE configures specific MF mode
11410 */
11411 if (bp->common.mf_cfg_base != SHMEM_MF_CFG_ADDR_NONE) {
11412 /* get mf configuration */
11413 val = SHMEM_RD(bp,
11414 dev_info.shared_feature_config.config);
11415 val &= SHARED_FEAT_CFG_FORCE_SF_MODE_MASK;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011416
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011417 switch (val) {
11418 case SHARED_FEAT_CFG_FORCE_SF_MODE_SWITCH_INDEPT:
11419 val = MF_CFG_RD(bp, func_mf_config[func].
11420 mac_upper);
11421 /* check for legal mac (upper bytes)*/
11422 if (val != 0xffff) {
11423 bp->mf_mode = MULTI_FUNCTION_SI;
11424 bp->mf_config[vn] = MF_CFG_RD(bp,
11425 func_mf_config[func].config);
11426 } else
Merav Sicron51c1a582012-03-18 10:33:38 +000011427 BNX2X_DEV_INFO("illegal MAC address for SI\n");
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011428 break;
Barak Witkowskia3348722012-04-23 03:04:46 +000011429 case SHARED_FEAT_CFG_FORCE_SF_MODE_AFEX_MODE:
11430 if ((!CHIP_IS_E1x(bp)) &&
11431 (MF_CFG_RD(bp, func_mf_config[func].
11432 mac_upper) != 0xffff) &&
11433 (SHMEM2_HAS(bp,
11434 afex_driver_support))) {
11435 bp->mf_mode = MULTI_FUNCTION_AFEX;
11436 bp->mf_config[vn] = MF_CFG_RD(bp,
11437 func_mf_config[func].config);
11438 } else {
11439 BNX2X_DEV_INFO("can not configure afex mode\n");
11440 }
11441 break;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011442 case SHARED_FEAT_CFG_FORCE_SF_MODE_MF_ALLOWED:
11443 /* get OV configuration */
11444 val = MF_CFG_RD(bp,
11445 func_mf_config[FUNC_0].e1hov_tag);
11446 val &= FUNC_MF_CFG_E1HOV_TAG_MASK;
11447
11448 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT) {
11449 bp->mf_mode = MULTI_FUNCTION_SD;
11450 bp->mf_config[vn] = MF_CFG_RD(bp,
11451 func_mf_config[func].config);
11452 } else
Dmitry Kravkov754a2f52011-06-14 01:34:02 +000011453 BNX2X_DEV_INFO("illegal OV for SD\n");
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011454 break;
Ariel Elior3786b942013-03-11 05:17:44 +000011455 case SHARED_FEAT_CFG_FORCE_SF_MODE_FORCED_SF:
11456 bp->mf_config[vn] = 0;
11457 break;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011458 default:
11459 /* Unknown configuration: reset mf_config */
11460 bp->mf_config[vn] = 0;
Merav Sicron51c1a582012-03-18 10:33:38 +000011461 BNX2X_DEV_INFO("unknown MF mode 0x%x\n", val);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011462 }
11463 }
11464
Eilon Greenstein2691d512009-08-12 08:22:08 +000011465 BNX2X_DEV_INFO("%s function mode\n",
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +000011466 IS_MF(bp) ? "multi" : "single");
Eilon Greenstein2691d512009-08-12 08:22:08 +000011467
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011468 switch (bp->mf_mode) {
11469 case MULTI_FUNCTION_SD:
11470 val = MF_CFG_RD(bp, func_mf_config[func].e1hov_tag) &
11471 FUNC_MF_CFG_E1HOV_TAG_MASK;
Eilon Greenstein2691d512009-08-12 08:22:08 +000011472 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT) {
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +000011473 bp->mf_ov = val;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011474 bp->path_has_ovlan = true;
11475
Merav Sicron51c1a582012-03-18 10:33:38 +000011476 BNX2X_DEV_INFO("MF OV for func %d is %d (0x%04x)\n",
11477 func, bp->mf_ov, bp->mf_ov);
Eilon Greenstein2691d512009-08-12 08:22:08 +000011478 } else {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011479 dev_err(&bp->pdev->dev,
Merav Sicron51c1a582012-03-18 10:33:38 +000011480 "No valid MF OV for func %d, aborting\n",
11481 func);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011482 return -EPERM;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011483 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011484 break;
Barak Witkowskia3348722012-04-23 03:04:46 +000011485 case MULTI_FUNCTION_AFEX:
11486 BNX2X_DEV_INFO("func %d is in MF afex mode\n", func);
11487 break;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011488 case MULTI_FUNCTION_SI:
Merav Sicron51c1a582012-03-18 10:33:38 +000011489 BNX2X_DEV_INFO("func %d is in MF switch-independent mode\n",
11490 func);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011491 break;
11492 default:
11493 if (vn) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011494 dev_err(&bp->pdev->dev,
Merav Sicron51c1a582012-03-18 10:33:38 +000011495 "VN %d is in a single function mode, aborting\n",
11496 vn);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011497 return -EPERM;
Eilon Greenstein2691d512009-08-12 08:22:08 +000011498 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011499 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011500 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011501
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011502 /* check if other port on the path needs ovlan:
11503 * Since MF configuration is shared between ports
11504 * Possible mixed modes are only
11505 * {SF, SI} {SF, SD} {SD, SF} {SI, SF}
11506 */
11507 if (CHIP_MODE_IS_4_PORT(bp) &&
11508 !bp->path_has_ovlan &&
11509 !IS_MF(bp) &&
11510 bp->common.mf_cfg_base != SHMEM_MF_CFG_ADDR_NONE) {
11511 u8 other_port = !BP_PORT(bp);
11512 u8 other_func = BP_PATH(bp) + 2*other_port;
11513 val = MF_CFG_RD(bp,
11514 func_mf_config[other_func].e1hov_tag);
11515 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT)
11516 bp->path_has_ovlan = true;
11517 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011518 }
11519
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011520 /* adjust igu_sb_cnt to MF for E1x */
11521 if (CHIP_IS_E1x(bp) && IS_MF(bp))
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011522 bp->igu_sb_cnt /= E1HVN_MAX;
11523
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011524 /* port info */
11525 bnx2x_get_port_hwinfo(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011526
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011527 /* Get MAC addresses */
11528 bnx2x_get_mac_hwinfo(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011529
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011530 bnx2x_get_cnic_info(bp);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011531
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011532 return rc;
11533}
11534
Bill Pemberton0329aba2012-12-03 09:24:24 -050011535static void bnx2x_read_fwinfo(struct bnx2x *bp)
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011536{
11537 int cnt, i, block_end, rodi;
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011538 char vpd_start[BNX2X_VPD_LEN+1];
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011539 char str_id_reg[VENDOR_ID_LEN+1];
11540 char str_id_cap[VENDOR_ID_LEN+1];
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011541 char *vpd_data;
11542 char *vpd_extended_data = NULL;
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011543 u8 len;
11544
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011545 cnt = pci_read_vpd(bp->pdev, 0, BNX2X_VPD_LEN, vpd_start);
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011546 memset(bp->fw_ver, 0, sizeof(bp->fw_ver));
11547
11548 if (cnt < BNX2X_VPD_LEN)
11549 goto out_not_found;
11550
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011551 /* VPD RO tag should be first tag after identifier string, hence
11552 * we should be able to find it in first BNX2X_VPD_LEN chars
11553 */
11554 i = pci_vpd_find_tag(vpd_start, 0, BNX2X_VPD_LEN,
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011555 PCI_VPD_LRDT_RO_DATA);
11556 if (i < 0)
11557 goto out_not_found;
11558
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011559 block_end = i + PCI_VPD_LRDT_TAG_SIZE +
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011560 pci_vpd_lrdt_size(&vpd_start[i]);
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011561
11562 i += PCI_VPD_LRDT_TAG_SIZE;
11563
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011564 if (block_end > BNX2X_VPD_LEN) {
11565 vpd_extended_data = kmalloc(block_end, GFP_KERNEL);
11566 if (vpd_extended_data == NULL)
11567 goto out_not_found;
11568
11569 /* read rest of vpd image into vpd_extended_data */
11570 memcpy(vpd_extended_data, vpd_start, BNX2X_VPD_LEN);
11571 cnt = pci_read_vpd(bp->pdev, BNX2X_VPD_LEN,
11572 block_end - BNX2X_VPD_LEN,
11573 vpd_extended_data + BNX2X_VPD_LEN);
11574 if (cnt < (block_end - BNX2X_VPD_LEN))
11575 goto out_not_found;
11576 vpd_data = vpd_extended_data;
11577 } else
11578 vpd_data = vpd_start;
11579
11580 /* now vpd_data holds full vpd content in both cases */
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011581
11582 rodi = pci_vpd_find_info_keyword(vpd_data, i, block_end,
11583 PCI_VPD_RO_KEYWORD_MFR_ID);
11584 if (rodi < 0)
11585 goto out_not_found;
11586
11587 len = pci_vpd_info_field_size(&vpd_data[rodi]);
11588
11589 if (len != VENDOR_ID_LEN)
11590 goto out_not_found;
11591
11592 rodi += PCI_VPD_INFO_FLD_HDR_SIZE;
11593
11594 /* vendor specific info */
11595 snprintf(str_id_reg, VENDOR_ID_LEN + 1, "%04x", PCI_VENDOR_ID_DELL);
11596 snprintf(str_id_cap, VENDOR_ID_LEN + 1, "%04X", PCI_VENDOR_ID_DELL);
11597 if (!strncmp(str_id_reg, &vpd_data[rodi], VENDOR_ID_LEN) ||
11598 !strncmp(str_id_cap, &vpd_data[rodi], VENDOR_ID_LEN)) {
11599
11600 rodi = pci_vpd_find_info_keyword(vpd_data, i, block_end,
11601 PCI_VPD_RO_KEYWORD_VENDOR0);
11602 if (rodi >= 0) {
11603 len = pci_vpd_info_field_size(&vpd_data[rodi]);
11604
11605 rodi += PCI_VPD_INFO_FLD_HDR_SIZE;
11606
11607 if (len < 32 && (len + rodi) <= BNX2X_VPD_LEN) {
11608 memcpy(bp->fw_ver, &vpd_data[rodi], len);
11609 bp->fw_ver[len] = ' ';
11610 }
11611 }
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011612 kfree(vpd_extended_data);
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011613 return;
11614 }
11615out_not_found:
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011616 kfree(vpd_extended_data);
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011617 return;
11618}
11619
Bill Pemberton0329aba2012-12-03 09:24:24 -050011620static void bnx2x_set_modes_bitmap(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011621{
11622 u32 flags = 0;
11623
11624 if (CHIP_REV_IS_FPGA(bp))
11625 SET_FLAGS(flags, MODE_FPGA);
11626 else if (CHIP_REV_IS_EMUL(bp))
11627 SET_FLAGS(flags, MODE_EMUL);
11628 else
11629 SET_FLAGS(flags, MODE_ASIC);
11630
11631 if (CHIP_MODE_IS_4_PORT(bp))
11632 SET_FLAGS(flags, MODE_PORT4);
11633 else
11634 SET_FLAGS(flags, MODE_PORT2);
11635
11636 if (CHIP_IS_E2(bp))
11637 SET_FLAGS(flags, MODE_E2);
11638 else if (CHIP_IS_E3(bp)) {
11639 SET_FLAGS(flags, MODE_E3);
11640 if (CHIP_REV(bp) == CHIP_REV_Ax)
11641 SET_FLAGS(flags, MODE_E3_A0);
Ariel Elior6383c0b2011-07-14 08:31:57 +000011642 else /*if (CHIP_REV(bp) == CHIP_REV_Bx)*/
11643 SET_FLAGS(flags, MODE_E3_B0 | MODE_COS3);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011644 }
11645
11646 if (IS_MF(bp)) {
11647 SET_FLAGS(flags, MODE_MF);
11648 switch (bp->mf_mode) {
11649 case MULTI_FUNCTION_SD:
11650 SET_FLAGS(flags, MODE_MF_SD);
11651 break;
11652 case MULTI_FUNCTION_SI:
11653 SET_FLAGS(flags, MODE_MF_SI);
11654 break;
Barak Witkowskia3348722012-04-23 03:04:46 +000011655 case MULTI_FUNCTION_AFEX:
11656 SET_FLAGS(flags, MODE_MF_AFEX);
11657 break;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011658 }
11659 } else
11660 SET_FLAGS(flags, MODE_SF);
11661
11662#if defined(__LITTLE_ENDIAN)
11663 SET_FLAGS(flags, MODE_LITTLE_ENDIAN);
11664#else /*(__BIG_ENDIAN)*/
11665 SET_FLAGS(flags, MODE_BIG_ENDIAN);
11666#endif
11667 INIT_MODE_FLAGS(bp) = flags;
11668}
11669
Bill Pemberton0329aba2012-12-03 09:24:24 -050011670static int bnx2x_init_bp(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011671{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011672 int func;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011673 int rc;
11674
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011675 mutex_init(&bp->port.phy_mutex);
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -070011676 mutex_init(&bp->fw_mb_mutex);
David S. Millerbb7e95c2010-07-27 21:01:35 -070011677 spin_lock_init(&bp->stats_lock);
Dmitry Kravkov507393e2013-08-13 02:24:59 +030011678 sema_init(&bp->stats_sema, 1);
Merav Sicron55c11942012-11-07 00:45:48 +000011679
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080011680 INIT_DELAYED_WORK(&bp->sp_task, bnx2x_sp_task);
Ariel Elior7be08a72011-07-14 08:31:19 +000011681 INIT_DELAYED_WORK(&bp->sp_rtnl_task, bnx2x_sp_rtnl_task);
Yaniv Rosner3deb8162011-06-14 01:34:33 +000011682 INIT_DELAYED_WORK(&bp->period_task, bnx2x_period_task);
Ariel Elior1ab44342013-01-01 05:22:23 +000011683 if (IS_PF(bp)) {
11684 rc = bnx2x_get_hwinfo(bp);
11685 if (rc)
11686 return rc;
11687 } else {
Ariel Eliore09b74d2013-05-27 04:08:26 +000011688 eth_zero_addr(bp->dev->dev_addr);
Ariel Elior1ab44342013-01-01 05:22:23 +000011689 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011690
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011691 bnx2x_set_modes_bitmap(bp);
11692
11693 rc = bnx2x_alloc_mem_bp(bp);
11694 if (rc)
11695 return rc;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011696
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011697 bnx2x_read_fwinfo(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011698
11699 func = BP_FUNC(bp);
11700
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011701 /* need to reset chip if undi was active */
Ariel Elior1ab44342013-01-01 05:22:23 +000011702 if (IS_PF(bp) && !BP_NOMCP(bp)) {
Yuval Mintz452427b2012-03-26 20:47:07 +000011703 /* init fw_seq */
11704 bp->fw_seq =
11705 SHMEM_RD(bp, func_mb[BP_FW_MB_IDX(bp)].drv_mb_header) &
11706 DRV_MSG_SEQ_NUMBER_MASK;
11707 BNX2X_DEV_INFO("fw_seq 0x%08x\n", bp->fw_seq);
11708
Yuval Mintz91ebb922013-12-26 09:57:07 +020011709 rc = bnx2x_prev_unload(bp);
11710 if (rc) {
11711 bnx2x_free_mem_bp(bp);
11712 return rc;
11713 }
Yuval Mintz452427b2012-03-26 20:47:07 +000011714 }
11715
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011716 if (CHIP_REV_IS_FPGA(bp))
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000011717 dev_err(&bp->pdev->dev, "FPGA detected\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011718
11719 if (BP_NOMCP(bp) && (func == 0))
Merav Sicron51c1a582012-03-18 10:33:38 +000011720 dev_err(&bp->pdev->dev, "MCP disabled, must load devices in order!\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011721
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011722 bp->disable_tpa = disable_tpa;
Barak Witkowskia3348722012-04-23 03:04:46 +000011723 bp->disable_tpa |= IS_MF_STORAGE_SD(bp) || IS_MF_FCOE_AFEX(bp);
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011724
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070011725 /* Set TPA flags */
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011726 if (bp->disable_tpa) {
Dmitry Kravkov621b4d62012-02-20 09:59:08 +000011727 bp->flags &= ~(TPA_ENABLE_FLAG | GRO_ENABLE_FLAG);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070011728 bp->dev->features &= ~NETIF_F_LRO;
11729 } else {
Dmitry Kravkov621b4d62012-02-20 09:59:08 +000011730 bp->flags |= (TPA_ENABLE_FLAG | GRO_ENABLE_FLAG);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070011731 bp->dev->features |= NETIF_F_LRO;
11732 }
11733
Eilon Greensteina18f5122009-08-12 08:23:26 +000011734 if (CHIP_IS_E1(bp))
11735 bp->dropless_fc = 0;
11736 else
Yuval Mintz79642112012-12-02 04:05:50 +000011737 bp->dropless_fc = dropless_fc | bnx2x_get_dropless_info(bp);
Eilon Greensteina18f5122009-08-12 08:23:26 +000011738
Eilon Greenstein8d5726c2009-02-12 08:37:19 +000011739 bp->mrrs = mrrs;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070011740
Barak Witkowskia3348722012-04-23 03:04:46 +000011741 bp->tx_ring_size = IS_MF_FCOE_AFEX(bp) ? 0 : MAX_TX_AVAIL;
Ariel Elior1ab44342013-01-01 05:22:23 +000011742 if (IS_VF(bp))
11743 bp->rx_ring_size = MAX_RX_AVAIL;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011744
Eilon Greenstein7d323bf2009-11-09 06:09:35 +000011745 /* make sure that the numbers are in the right granularity */
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011746 bp->tx_ticks = (50 / BNX2X_BTR) * BNX2X_BTR;
11747 bp->rx_ticks = (25 / BNX2X_BTR) * BNX2X_BTR;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011748
Michal Schmidtfc543632012-02-14 09:05:46 +000011749 bp->current_interval = CHIP_REV_IS_SLOW(bp) ? 5*HZ : HZ;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011750
11751 init_timer(&bp->timer);
11752 bp->timer.expires = jiffies + bp->current_interval;
11753 bp->timer.data = (unsigned long) bp;
11754 bp->timer.function = bnx2x_timer;
11755
Barak Witkowski0370cf92012-12-02 04:05:55 +000011756 if (SHMEM2_HAS(bp, dcbx_lldp_params_offset) &&
11757 SHMEM2_HAS(bp, dcbx_lldp_dcbx_stat_offset) &&
11758 SHMEM2_RD(bp, dcbx_lldp_params_offset) &&
11759 SHMEM2_RD(bp, dcbx_lldp_dcbx_stat_offset)) {
11760 bnx2x_dcbx_set_state(bp, true, BNX2X_DCBX_ENABLED_ON_NEG_ON);
11761 bnx2x_dcbx_init_params(bp);
11762 } else {
11763 bnx2x_dcbx_set_state(bp, false, BNX2X_DCBX_ENABLED_OFF);
11764 }
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +000011765
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011766 if (CHIP_IS_E1x(bp))
11767 bp->cnic_base_cl_id = FP_SB_MAX_E1x;
11768 else
11769 bp->cnic_base_cl_id = FP_SB_MAX_E2;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011770
Ariel Elior6383c0b2011-07-14 08:31:57 +000011771 /* multiple tx priority */
Ariel Elior1ab44342013-01-01 05:22:23 +000011772 if (IS_VF(bp))
11773 bp->max_cos = 1;
11774 else if (CHIP_IS_E1x(bp))
Ariel Elior6383c0b2011-07-14 08:31:57 +000011775 bp->max_cos = BNX2X_MULTI_TX_COS_E1X;
Ariel Elior1ab44342013-01-01 05:22:23 +000011776 else if (CHIP_IS_E2(bp) || CHIP_IS_E3A0(bp))
Ariel Elior6383c0b2011-07-14 08:31:57 +000011777 bp->max_cos = BNX2X_MULTI_TX_COS_E2_E3A0;
Ariel Elior1ab44342013-01-01 05:22:23 +000011778 else if (CHIP_IS_E3B0(bp))
Ariel Elior6383c0b2011-07-14 08:31:57 +000011779 bp->max_cos = BNX2X_MULTI_TX_COS_E3B0;
Ariel Elior1ab44342013-01-01 05:22:23 +000011780 else
11781 BNX2X_ERR("unknown chip %x revision %x\n",
11782 CHIP_NUM(bp), CHIP_REV(bp));
11783 BNX2X_DEV_INFO("set bp->max_cos to %d\n", bp->max_cos);
Ariel Elior6383c0b2011-07-14 08:31:57 +000011784
Merav Sicron55c11942012-11-07 00:45:48 +000011785 /* We need at least one default status block for slow-path events,
11786 * second status block for the L2 queue, and a third status block for
Yuval Mintz16a5fd92013-06-02 00:06:18 +000011787 * CNIC if supported.
Merav Sicron55c11942012-11-07 00:45:48 +000011788 */
Ariel Elior60cad4e2013-09-04 14:09:22 +030011789 if (IS_VF(bp))
11790 bp->min_msix_vec_cnt = 1;
11791 else if (CNIC_SUPPORT(bp))
Merav Sicron55c11942012-11-07 00:45:48 +000011792 bp->min_msix_vec_cnt = 3;
Ariel Elior60cad4e2013-09-04 14:09:22 +030011793 else /* PF w/o cnic */
Merav Sicron55c11942012-11-07 00:45:48 +000011794 bp->min_msix_vec_cnt = 2;
11795 BNX2X_DEV_INFO("bp->min_msix_vec_cnt %d", bp->min_msix_vec_cnt);
11796
Michal Schmidt5bb680d2013-07-01 17:23:06 +020011797 bp->dump_preset_idx = 1;
11798
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011799 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011800}
11801
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +000011802/****************************************************************************
11803* General service functions
11804****************************************************************************/
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011805
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011806/*
11807 * net_device service functions
11808 */
11809
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070011810/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011811static int bnx2x_open(struct net_device *dev)
11812{
11813 struct bnx2x *bp = netdev_priv(dev);
Ariel Elior8395be52013-01-01 05:22:44 +000011814 int rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011815
Mintz Yuval1355b702012-02-15 02:10:22 +000011816 bp->stats_init = true;
11817
Eilon Greenstein6eccabb2009-01-22 03:37:48 +000011818 netif_carrier_off(dev);
11819
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011820 bnx2x_set_power_state(bp, PCI_D0);
11821
Ariel Eliorad5afc82013-01-01 05:22:26 +000011822 /* If parity had happen during the unload, then attentions
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000011823 * and/or RECOVERY_IN_PROGRES may still be set. In this case we
11824 * want the first function loaded on the current engine to
11825 * complete the recovery.
Ariel Eliorad5afc82013-01-01 05:22:26 +000011826 * Parity recovery is only relevant for PF driver.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000011827 */
Ariel Eliorad5afc82013-01-01 05:22:26 +000011828 if (IS_PF(bp)) {
Yuval Mintz1a6974b2013-10-20 16:51:27 +020011829 int other_engine = BP_PATH(bp) ? 0 : 1;
11830 bool other_load_status, load_status;
11831 bool global = false;
11832
Ariel Eliorad5afc82013-01-01 05:22:26 +000011833 other_load_status = bnx2x_get_load_status(bp, other_engine);
11834 load_status = bnx2x_get_load_status(bp, BP_PATH(bp));
11835 if (!bnx2x_reset_is_done(bp, BP_PATH(bp)) ||
11836 bnx2x_chk_parity_attn(bp, &global, true)) {
11837 do {
11838 /* If there are attentions and they are in a
11839 * global blocks, set the GLOBAL_RESET bit
11840 * regardless whether it will be this function
11841 * that will complete the recovery or not.
11842 */
11843 if (global)
11844 bnx2x_set_reset_global(bp);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000011845
Ariel Eliorad5afc82013-01-01 05:22:26 +000011846 /* Only the first function on the current
11847 * engine should try to recover in open. In case
11848 * of attentions in global blocks only the first
11849 * in the chip should try to recover.
11850 */
11851 if ((!load_status &&
11852 (!global || !other_load_status)) &&
11853 bnx2x_trylock_leader_lock(bp) &&
11854 !bnx2x_leader_reset(bp)) {
11855 netdev_info(bp->dev,
11856 "Recovered in open\n");
11857 break;
11858 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000011859
Ariel Eliorad5afc82013-01-01 05:22:26 +000011860 /* recovery has failed... */
11861 bnx2x_set_power_state(bp, PCI_D3hot);
11862 bp->recovery_state = BNX2X_RECOVERY_FAILED;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000011863
Ariel Eliorad5afc82013-01-01 05:22:26 +000011864 BNX2X_ERR("Recovery flow hasn't been properly completed yet. Try again later.\n"
11865 "If you still see this message after a few retries then power cycle is required.\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000011866
Ariel Eliorad5afc82013-01-01 05:22:26 +000011867 return -EAGAIN;
11868 } while (0);
11869 }
11870 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000011871
11872 bp->recovery_state = BNX2X_RECOVERY_DONE;
Ariel Elior8395be52013-01-01 05:22:44 +000011873 rc = bnx2x_nic_load(bp, LOAD_OPEN);
11874 if (rc)
11875 return rc;
Ariel Elior9a8130b2013-09-28 08:46:09 +030011876 return 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011877}
11878
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070011879/* called with rtnl_lock */
Michal Schmidt56ad3152012-02-16 02:38:48 +000011880static int bnx2x_close(struct net_device *dev)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011881{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011882 struct bnx2x *bp = netdev_priv(dev);
11883
11884 /* Unload the driver, release IRQs */
Yuval Mintz5d07d862012-09-13 02:56:21 +000011885 bnx2x_nic_unload(bp, UNLOAD_CLOSE, false);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000011886
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011887 return 0;
11888}
11889
Eric Dumazet1191cb82012-04-27 21:39:21 +000011890static int bnx2x_init_mcast_macs_list(struct bnx2x *bp,
11891 struct bnx2x_mcast_ramrod_params *p)
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011892{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011893 int mc_count = netdev_mc_count(bp->dev);
11894 struct bnx2x_mcast_list_elem *mc_mac =
11895 kzalloc(sizeof(*mc_mac) * mc_count, GFP_ATOMIC);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011896 struct netdev_hw_addr *ha;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011897
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011898 if (!mc_mac)
11899 return -ENOMEM;
11900
11901 INIT_LIST_HEAD(&p->mcast_list);
11902
11903 netdev_for_each_mc_addr(ha, bp->dev) {
11904 mc_mac->mac = bnx2x_mc_addr(ha);
11905 list_add_tail(&mc_mac->link, &p->mcast_list);
11906 mc_mac++;
11907 }
11908
11909 p->mcast_list_len = mc_count;
11910
11911 return 0;
11912}
11913
Eric Dumazet1191cb82012-04-27 21:39:21 +000011914static void bnx2x_free_mcast_macs_list(
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011915 struct bnx2x_mcast_ramrod_params *p)
11916{
11917 struct bnx2x_mcast_list_elem *mc_mac =
11918 list_first_entry(&p->mcast_list, struct bnx2x_mcast_list_elem,
11919 link);
11920
11921 WARN_ON(!mc_mac);
11922 kfree(mc_mac);
11923}
11924
11925/**
11926 * bnx2x_set_uc_list - configure a new unicast MACs list.
11927 *
11928 * @bp: driver handle
11929 *
11930 * We will use zero (0) as a MAC type for these MACs.
11931 */
Eric Dumazet1191cb82012-04-27 21:39:21 +000011932static int bnx2x_set_uc_list(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011933{
11934 int rc;
11935 struct net_device *dev = bp->dev;
11936 struct netdev_hw_addr *ha;
Barak Witkowski15192a82012-06-19 07:48:28 +000011937 struct bnx2x_vlan_mac_obj *mac_obj = &bp->sp_objs->mac_obj;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011938 unsigned long ramrod_flags = 0;
11939
11940 /* First schedule a cleanup up of old configuration */
11941 rc = bnx2x_del_all_macs(bp, mac_obj, BNX2X_UC_LIST_MAC, false);
11942 if (rc < 0) {
11943 BNX2X_ERR("Failed to schedule DELETE operations: %d\n", rc);
11944 return rc;
11945 }
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011946
11947 netdev_for_each_uc_addr(ha, dev) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011948 rc = bnx2x_set_mac_one(bp, bnx2x_uc_addr(ha), mac_obj, true,
11949 BNX2X_UC_LIST_MAC, &ramrod_flags);
Yuval Mintz7b5342d2012-09-11 04:34:14 +000011950 if (rc == -EEXIST) {
11951 DP(BNX2X_MSG_SP,
11952 "Failed to schedule ADD operations: %d\n", rc);
11953 /* do not treat adding same MAC as error */
11954 rc = 0;
11955
11956 } else if (rc < 0) {
11957
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011958 BNX2X_ERR("Failed to schedule ADD operations: %d\n",
11959 rc);
11960 return rc;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011961 }
11962 }
11963
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011964 /* Execute the pending commands */
11965 __set_bit(RAMROD_CONT, &ramrod_flags);
11966 return bnx2x_set_mac_one(bp, NULL, mac_obj, false /* don't care */,
11967 BNX2X_UC_LIST_MAC, &ramrod_flags);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011968}
11969
Eric Dumazet1191cb82012-04-27 21:39:21 +000011970static int bnx2x_set_mc_list(struct bnx2x *bp)
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011971{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011972 struct net_device *dev = bp->dev;
Yuval Mintz3b603062012-03-18 10:33:39 +000011973 struct bnx2x_mcast_ramrod_params rparam = {NULL};
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011974 int rc = 0;
11975
11976 rparam.mcast_obj = &bp->mcast_obj;
11977
11978 /* first, clear all configured multicast MACs */
11979 rc = bnx2x_config_mcast(bp, &rparam, BNX2X_MCAST_CMD_DEL);
11980 if (rc < 0) {
Merav Sicron51c1a582012-03-18 10:33:38 +000011981 BNX2X_ERR("Failed to clear multicast configuration: %d\n", rc);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011982 return rc;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011983 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011984
11985 /* then, configure a new MACs list */
11986 if (netdev_mc_count(dev)) {
11987 rc = bnx2x_init_mcast_macs_list(bp, &rparam);
11988 if (rc) {
Merav Sicron51c1a582012-03-18 10:33:38 +000011989 BNX2X_ERR("Failed to create multicast MACs list: %d\n",
11990 rc);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011991 return rc;
11992 }
11993
11994 /* Now add the new MACs */
11995 rc = bnx2x_config_mcast(bp, &rparam,
11996 BNX2X_MCAST_CMD_ADD);
11997 if (rc < 0)
Merav Sicron51c1a582012-03-18 10:33:38 +000011998 BNX2X_ERR("Failed to set a new multicast configuration: %d\n",
11999 rc);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012000
12001 bnx2x_free_mcast_macs_list(&rparam);
12002 }
12003
12004 return rc;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012005}
12006
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012007/* If bp->state is OPEN, should be called with netif_addr_lock_bh() */
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000012008void bnx2x_set_rx_mode(struct net_device *dev)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012009{
12010 struct bnx2x *bp = netdev_priv(dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012011
12012 if (bp->state != BNX2X_STATE_OPEN) {
12013 DP(NETIF_MSG_IFUP, "state is %x, returning\n", bp->state);
12014 return;
Yuval Mintz8b09be52013-08-01 17:30:59 +030012015 } else {
12016 /* Schedule an SP task to handle rest of change */
12017 DP(NETIF_MSG_IFUP, "Scheduling an Rx mode change\n");
12018 smp_mb__before_clear_bit();
12019 set_bit(BNX2X_SP_RTNL_RX_MODE, &bp->sp_rtnl_state);
12020 smp_mb__after_clear_bit();
12021 schedule_delayed_work(&bp->sp_rtnl_task, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012022 }
Yuval Mintz8b09be52013-08-01 17:30:59 +030012023}
12024
12025void bnx2x_set_rx_mode_inner(struct bnx2x *bp)
12026{
12027 u32 rx_mode = BNX2X_RX_MODE_NORMAL;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012028
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012029 DP(NETIF_MSG_IFUP, "dev->flags = %x\n", bp->dev->flags);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012030
Yuval Mintz8b09be52013-08-01 17:30:59 +030012031 netif_addr_lock_bh(bp->dev);
12032
12033 if (bp->dev->flags & IFF_PROMISC) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012034 rx_mode = BNX2X_RX_MODE_PROMISC;
Yuval Mintz8b09be52013-08-01 17:30:59 +030012035 } else if ((bp->dev->flags & IFF_ALLMULTI) ||
12036 ((netdev_mc_count(bp->dev) > BNX2X_MAX_MULTICAST) &&
12037 CHIP_IS_E1(bp))) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012038 rx_mode = BNX2X_RX_MODE_ALLMULTI;
Yuval Mintz8b09be52013-08-01 17:30:59 +030012039 } else {
Ariel Elior381ac162013-01-01 05:22:29 +000012040 if (IS_PF(bp)) {
12041 /* some multicasts */
12042 if (bnx2x_set_mc_list(bp) < 0)
12043 rx_mode = BNX2X_RX_MODE_ALLMULTI;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012044
Yuval Mintz8b09be52013-08-01 17:30:59 +030012045 /* release bh lock, as bnx2x_set_uc_list might sleep */
12046 netif_addr_unlock_bh(bp->dev);
Ariel Elior381ac162013-01-01 05:22:29 +000012047 if (bnx2x_set_uc_list(bp) < 0)
12048 rx_mode = BNX2X_RX_MODE_PROMISC;
Yuval Mintz8b09be52013-08-01 17:30:59 +030012049 netif_addr_lock_bh(bp->dev);
Ariel Elior381ac162013-01-01 05:22:29 +000012050 } else {
12051 /* configuring mcast to a vf involves sleeping (when we
Yuval Mintz8b09be52013-08-01 17:30:59 +030012052 * wait for the pf's response).
Ariel Elior381ac162013-01-01 05:22:29 +000012053 */
12054 smp_mb__before_clear_bit();
12055 set_bit(BNX2X_SP_RTNL_VFPF_MCAST,
12056 &bp->sp_rtnl_state);
12057 smp_mb__after_clear_bit();
12058 schedule_delayed_work(&bp->sp_rtnl_task, 0);
12059 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012060 }
12061
12062 bp->rx_mode = rx_mode;
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000012063 /* handle ISCSI SD mode */
12064 if (IS_MF_ISCSI_SD(bp))
12065 bp->rx_mode = BNX2X_RX_MODE_NONE;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012066
12067 /* Schedule the rx_mode command */
12068 if (test_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state)) {
12069 set_bit(BNX2X_FILTER_RX_MODE_SCHED, &bp->sp_state);
Yuval Mintz8b09be52013-08-01 17:30:59 +030012070 netif_addr_unlock_bh(bp->dev);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012071 return;
12072 }
12073
Ariel Elior381ac162013-01-01 05:22:29 +000012074 if (IS_PF(bp)) {
12075 bnx2x_set_storm_rx_mode(bp);
Yuval Mintz8b09be52013-08-01 17:30:59 +030012076 netif_addr_unlock_bh(bp->dev);
Ariel Elior381ac162013-01-01 05:22:29 +000012077 } else {
Yuval Mintz8b09be52013-08-01 17:30:59 +030012078 /* VF will need to request the PF to make this change, and so
12079 * the VF needs to release the bottom-half lock prior to the
12080 * request (as it will likely require sleep on the VF side)
Ariel Elior381ac162013-01-01 05:22:29 +000012081 */
Yuval Mintz8b09be52013-08-01 17:30:59 +030012082 netif_addr_unlock_bh(bp->dev);
12083 bnx2x_vfpf_storm_rx_mode(bp);
Ariel Elior381ac162013-01-01 05:22:29 +000012084 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012085}
12086
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070012087/* called with rtnl_lock */
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012088static int bnx2x_mdio_read(struct net_device *netdev, int prtad,
12089 int devad, u16 addr)
12090{
12091 struct bnx2x *bp = netdev_priv(netdev);
12092 u16 value;
12093 int rc;
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012094
12095 DP(NETIF_MSG_LINK, "mdio_read: prtad 0x%x, devad 0x%x, addr 0x%x\n",
12096 prtad, devad, addr);
12097
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012098 /* The HW expects different devad if CL22 is used */
12099 devad = (devad == MDIO_DEVAD_NONE) ? DEFAULT_PHY_DEV_ADDR : devad;
12100
12101 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnere10bc842010-09-07 11:40:50 +000012102 rc = bnx2x_phy_read(&bp->link_params, prtad, devad, addr, &value);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012103 bnx2x_release_phy_lock(bp);
12104 DP(NETIF_MSG_LINK, "mdio_read_val 0x%x rc = 0x%x\n", value, rc);
12105
12106 if (!rc)
12107 rc = value;
12108 return rc;
12109}
12110
12111/* called with rtnl_lock */
12112static int bnx2x_mdio_write(struct net_device *netdev, int prtad, int devad,
12113 u16 addr, u16 value)
12114{
12115 struct bnx2x *bp = netdev_priv(netdev);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012116 int rc;
12117
Merav Sicron51c1a582012-03-18 10:33:38 +000012118 DP(NETIF_MSG_LINK,
12119 "mdio_write: prtad 0x%x, devad 0x%x, addr 0x%x, value 0x%x\n",
12120 prtad, devad, addr, value);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012121
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012122 /* The HW expects different devad if CL22 is used */
12123 devad = (devad == MDIO_DEVAD_NONE) ? DEFAULT_PHY_DEV_ADDR : devad;
12124
12125 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnere10bc842010-09-07 11:40:50 +000012126 rc = bnx2x_phy_write(&bp->link_params, prtad, devad, addr, value);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012127 bnx2x_release_phy_lock(bp);
12128 return rc;
12129}
12130
12131/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012132static int bnx2x_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
12133{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012134 struct bnx2x *bp = netdev_priv(dev);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012135 struct mii_ioctl_data *mdio = if_mii(ifr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012136
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012137 DP(NETIF_MSG_LINK, "ioctl: phy id 0x%x, reg 0x%x, val_in 0x%x\n",
12138 mdio->phy_id, mdio->reg_num, mdio->val_in);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012139
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012140 if (!netif_running(dev))
12141 return -EAGAIN;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070012142
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012143 return mdio_mii_ioctl(&bp->mdio, mdio, cmd);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012144}
12145
Alexey Dobriyan257ddbd2010-01-27 10:17:41 +000012146#ifdef CONFIG_NET_POLL_CONTROLLER
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012147static void poll_bnx2x(struct net_device *dev)
12148{
12149 struct bnx2x *bp = netdev_priv(dev);
Merav Sicron14a15d62012-08-27 03:26:20 +000012150 int i;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012151
Merav Sicron14a15d62012-08-27 03:26:20 +000012152 for_each_eth_queue(bp, i) {
12153 struct bnx2x_fastpath *fp = &bp->fp[i];
12154 napi_schedule(&bnx2x_fp(bp, fp->index, napi));
12155 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012156}
12157#endif
12158
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000012159static int bnx2x_validate_addr(struct net_device *dev)
12160{
12161 struct bnx2x *bp = netdev_priv(dev);
12162
Ariel Eliore09b74d2013-05-27 04:08:26 +000012163 /* query the bulletin board for mac address configured by the PF */
12164 if (IS_VF(bp))
12165 bnx2x_sample_bulletin(bp);
12166
Merav Sicron51c1a582012-03-18 10:33:38 +000012167 if (!bnx2x_is_valid_ether_addr(bp, dev->dev_addr)) {
12168 BNX2X_ERR("Non-valid Ethernet address\n");
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000012169 return -EADDRNOTAVAIL;
Merav Sicron51c1a582012-03-18 10:33:38 +000012170 }
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000012171 return 0;
12172}
12173
Yuval Mintz3d7d5622013-10-09 16:06:28 +020012174static int bnx2x_get_phys_port_id(struct net_device *netdev,
12175 struct netdev_phys_port_id *ppid)
12176{
12177 struct bnx2x *bp = netdev_priv(netdev);
12178
12179 if (!(bp->flags & HAS_PHYS_PORT_ID))
12180 return -EOPNOTSUPP;
12181
12182 ppid->id_len = sizeof(bp->phys_port_id);
12183 memcpy(ppid->id, bp->phys_port_id, ppid->id_len);
12184
12185 return 0;
12186}
12187
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080012188static const struct net_device_ops bnx2x_netdev_ops = {
12189 .ndo_open = bnx2x_open,
12190 .ndo_stop = bnx2x_close,
12191 .ndo_start_xmit = bnx2x_start_xmit,
Vladislav Zolotarov8307fa32010-12-13 05:44:09 +000012192 .ndo_select_queue = bnx2x_select_queue,
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012193 .ndo_set_rx_mode = bnx2x_set_rx_mode,
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080012194 .ndo_set_mac_address = bnx2x_change_mac_addr,
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000012195 .ndo_validate_addr = bnx2x_validate_addr,
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080012196 .ndo_do_ioctl = bnx2x_ioctl,
12197 .ndo_change_mtu = bnx2x_change_mtu,
Michał Mirosław66371c42011-04-12 09:38:23 +000012198 .ndo_fix_features = bnx2x_fix_features,
12199 .ndo_set_features = bnx2x_set_features,
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080012200 .ndo_tx_timeout = bnx2x_tx_timeout,
Alexey Dobriyan257ddbd2010-01-27 10:17:41 +000012201#ifdef CONFIG_NET_POLL_CONTROLLER
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080012202 .ndo_poll_controller = poll_bnx2x,
12203#endif
Ariel Elior6383c0b2011-07-14 08:31:57 +000012204 .ndo_setup_tc = bnx2x_setup_tc,
Ariel Elior64112802013-01-07 00:50:23 +000012205#ifdef CONFIG_BNX2X_SRIOV
Ariel Eliorabc5a022013-01-01 05:22:43 +000012206 .ndo_set_vf_mac = bnx2x_set_vf_mac,
Yuval Mintz3cdeec22013-06-02 00:06:19 +000012207 .ndo_set_vf_vlan = bnx2x_set_vf_vlan,
Ariel Elior3ec9f9c2013-03-11 05:17:45 +000012208 .ndo_get_vf_config = bnx2x_get_vf_config,
Ariel Elior64112802013-01-07 00:50:23 +000012209#endif
Merav Sicron55c11942012-11-07 00:45:48 +000012210#ifdef NETDEV_FCOE_WWNN
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000012211 .ndo_fcoe_get_wwn = bnx2x_fcoe_get_wwn,
12212#endif
Dmitry Kravkov8f20aa52013-06-19 01:36:04 +030012213
Cong Wange0d10952013-08-01 11:10:25 +080012214#ifdef CONFIG_NET_RX_BUSY_POLL
Eliezer Tamir8b80cda2013-07-10 17:13:26 +030012215 .ndo_busy_poll = bnx2x_low_latency_recv,
Dmitry Kravkov8f20aa52013-06-19 01:36:04 +030012216#endif
Yuval Mintz3d7d5622013-10-09 16:06:28 +020012217 .ndo_get_phys_port_id = bnx2x_get_phys_port_id,
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080012218};
12219
Eric Dumazet1191cb82012-04-27 21:39:21 +000012220static int bnx2x_set_coherency_mask(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012221{
12222 struct device *dev = &bp->pdev->dev;
12223
Linus Torvalds8ceafbf2013-11-14 07:55:21 +090012224 if (dma_set_mask_and_coherent(dev, DMA_BIT_MASK(64)) != 0 &&
12225 dma_set_mask_and_coherent(dev, DMA_BIT_MASK(32)) != 0) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012226 dev_err(dev, "System does not support DMA, aborting\n");
12227 return -EIO;
12228 }
12229
12230 return 0;
12231}
12232
Yuval Mintz33d8e6a2013-12-26 09:57:08 +020012233static void bnx2x_disable_pcie_error_reporting(struct bnx2x *bp)
12234{
12235 if (bp->flags & AER_ENABLED) {
12236 pci_disable_pcie_error_reporting(bp->pdev);
12237 bp->flags &= ~AER_ENABLED;
12238 }
12239}
12240
Ariel Elior1ab44342013-01-01 05:22:23 +000012241static int bnx2x_init_dev(struct bnx2x *bp, struct pci_dev *pdev,
12242 struct net_device *dev, unsigned long board_type)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012243{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012244 int rc;
Ariel Eliorc22610d02012-01-26 06:01:47 +000012245 u32 pci_cfg_dword;
Ariel Elior65087cf2012-01-23 07:31:55 +000012246 bool chip_is_e1x = (board_type == BCM57710 ||
12247 board_type == BCM57711 ||
12248 board_type == BCM57711E);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012249
12250 SET_NETDEV_DEV(dev, &pdev->dev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012251
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012252 bp->dev = dev;
12253 bp->pdev = pdev;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012254
12255 rc = pci_enable_device(pdev);
12256 if (rc) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000012257 dev_err(&bp->pdev->dev,
12258 "Cannot enable PCI device, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012259 goto err_out;
12260 }
12261
12262 if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000012263 dev_err(&bp->pdev->dev,
12264 "Cannot find PCI device base address, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012265 rc = -ENODEV;
12266 goto err_out_disable;
12267 }
12268
Ariel Elior1ab44342013-01-01 05:22:23 +000012269 if (IS_PF(bp) && !(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) {
12270 dev_err(&bp->pdev->dev, "Cannot find second PCI device base address, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012271 rc = -ENODEV;
12272 goto err_out_disable;
12273 }
12274
Yaniv Rosner092a5fc2012-12-02 23:56:49 +000012275 pci_read_config_dword(pdev, PCICFG_REVISION_ID_OFFSET, &pci_cfg_dword);
12276 if ((pci_cfg_dword & PCICFG_REVESION_ID_MASK) ==
12277 PCICFG_REVESION_ID_ERROR_VAL) {
12278 pr_err("PCI device error, probably due to fan failure, aborting\n");
12279 rc = -ENODEV;
12280 goto err_out_disable;
12281 }
12282
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012283 if (atomic_read(&pdev->enable_cnt) == 1) {
12284 rc = pci_request_regions(pdev, DRV_MODULE_NAME);
12285 if (rc) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000012286 dev_err(&bp->pdev->dev,
12287 "Cannot obtain PCI resources, aborting\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012288 goto err_out_disable;
12289 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012290
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012291 pci_set_master(pdev);
12292 pci_save_state(pdev);
12293 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012294
Ariel Elior1ab44342013-01-01 05:22:23 +000012295 if (IS_PF(bp)) {
Jon Mason29ed74c2013-09-11 11:22:39 -070012296 if (!pdev->pm_cap) {
Ariel Elior1ab44342013-01-01 05:22:23 +000012297 dev_err(&bp->pdev->dev,
12298 "Cannot find power management capability, aborting\n");
12299 rc = -EIO;
12300 goto err_out_release;
12301 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012302 }
12303
Jon Mason77c98e62011-06-27 07:45:12 +000012304 if (!pci_is_pcie(pdev)) {
Merav Sicron51c1a582012-03-18 10:33:38 +000012305 dev_err(&bp->pdev->dev, "Not PCI Express, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012306 rc = -EIO;
12307 goto err_out_release;
12308 }
12309
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012310 rc = bnx2x_set_coherency_mask(bp);
12311 if (rc)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012312 goto err_out_release;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012313
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012314 dev->mem_start = pci_resource_start(pdev, 0);
12315 dev->base_addr = dev->mem_start;
12316 dev->mem_end = pci_resource_end(pdev, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012317
12318 dev->irq = pdev->irq;
12319
Arjan van de Ven275f1652008-10-20 21:42:39 -070012320 bp->regview = pci_ioremap_bar(pdev, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012321 if (!bp->regview) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000012322 dev_err(&bp->pdev->dev,
12323 "Cannot map register space, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012324 rc = -ENOMEM;
12325 goto err_out_release;
12326 }
12327
Ariel Eliorc22610d02012-01-26 06:01:47 +000012328 /* In E1/E1H use pci device function given by kernel.
12329 * In E2/E3 read physical function from ME register since these chips
12330 * support Physical Device Assignment where kernel BDF maybe arbitrary
12331 * (depending on hypervisor).
12332 */
Yuval Mintz2de67432013-01-23 03:21:43 +000012333 if (chip_is_e1x) {
Ariel Eliorc22610d02012-01-26 06:01:47 +000012334 bp->pf_num = PCI_FUNC(pdev->devfn);
Yuval Mintz2de67432013-01-23 03:21:43 +000012335 } else {
12336 /* chip is E2/3*/
Ariel Eliorc22610d02012-01-26 06:01:47 +000012337 pci_read_config_dword(bp->pdev,
12338 PCICFG_ME_REGISTER, &pci_cfg_dword);
12339 bp->pf_num = (u8)((pci_cfg_dword & ME_REG_ABS_PF_NUM) >>
Yuval Mintz2de67432013-01-23 03:21:43 +000012340 ME_REG_ABS_PF_NUM_SHIFT);
Ariel Eliorc22610d02012-01-26 06:01:47 +000012341 }
Merav Sicron51c1a582012-03-18 10:33:38 +000012342 BNX2X_DEV_INFO("me reg PF num: %d\n", bp->pf_num);
Ariel Eliorc22610d02012-01-26 06:01:47 +000012343
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012344 /* clean indirect addresses */
12345 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
12346 PCICFG_VENDOR_ID_OFFSET);
Yuval Mintz33d8e6a2013-12-26 09:57:08 +020012347
12348 /* AER (Advanced Error reporting) configuration */
12349 rc = pci_enable_pcie_error_reporting(pdev);
12350 if (!rc)
12351 bp->flags |= AER_ENABLED;
12352 else
12353 BNX2X_DEV_INFO("Failed To configure PCIe AER [%d]\n", rc);
12354
David S. Miller8decf862011-09-22 03:23:13 -040012355 /*
12356 * Clean the following indirect addresses for all functions since it
David S. Miller823dcd22011-08-20 10:39:12 -070012357 * is not used by the driver.
12358 */
Ariel Elior1ab44342013-01-01 05:22:23 +000012359 if (IS_PF(bp)) {
12360 REG_WR(bp, PXP2_REG_PGL_ADDR_88_F0, 0);
12361 REG_WR(bp, PXP2_REG_PGL_ADDR_8C_F0, 0);
12362 REG_WR(bp, PXP2_REG_PGL_ADDR_90_F0, 0);
12363 REG_WR(bp, PXP2_REG_PGL_ADDR_94_F0, 0);
David S. Miller8decf862011-09-22 03:23:13 -040012364
Ariel Elior1ab44342013-01-01 05:22:23 +000012365 if (chip_is_e1x) {
12366 REG_WR(bp, PXP2_REG_PGL_ADDR_88_F1, 0);
12367 REG_WR(bp, PXP2_REG_PGL_ADDR_8C_F1, 0);
12368 REG_WR(bp, PXP2_REG_PGL_ADDR_90_F1, 0);
12369 REG_WR(bp, PXP2_REG_PGL_ADDR_94_F1, 0);
12370 }
12371
12372 /* Enable internal target-read (in case we are probed after PF
12373 * FLR). Must be done prior to any BAR read access. Only for
12374 * 57712 and up
12375 */
12376 if (!chip_is_e1x)
12377 REG_WR(bp,
12378 PGLUE_B_REG_INTERNAL_PFID_ENABLE_TARGET_READ, 1);
David S. Miller8decf862011-09-22 03:23:13 -040012379 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012380
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012381 dev->watchdog_timeo = TX_TIMEOUT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012382
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080012383 dev->netdev_ops = &bnx2x_netdev_ops;
Ariel Elior005a07ba2013-03-11 05:17:42 +000012384 bnx2x_set_ethtool_ops(bp, dev);
Michał Mirosław66371c42011-04-12 09:38:23 +000012385
Jiri Pirko01789342011-08-16 06:29:00 +000012386 dev->priv_flags |= IFF_UNICAST_FLT;
12387
Michał Mirosław66371c42011-04-12 09:38:23 +000012388 dev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
Dmitry Kravkov621b4d62012-02-20 09:59:08 +000012389 NETIF_F_TSO | NETIF_F_TSO_ECN | NETIF_F_TSO6 |
12390 NETIF_F_RXCSUM | NETIF_F_LRO | NETIF_F_GRO |
Patrick McHardyf6469682013-04-19 02:04:27 +000012391 NETIF_F_RXHASH | NETIF_F_HW_VLAN_CTAG_TX;
Dmitry Kravkova848ade2013-03-18 06:51:03 +000012392 if (!CHIP_IS_E1x(bp)) {
Eric Dumazet117401e2013-10-19 11:42:58 -070012393 dev->hw_features |= NETIF_F_GSO_GRE | NETIF_F_GSO_UDP_TUNNEL |
Eric Dumazet2e3bd6a2013-10-20 20:47:31 -070012394 NETIF_F_GSO_IPIP | NETIF_F_GSO_SIT;
Dmitry Kravkova848ade2013-03-18 06:51:03 +000012395 dev->hw_enc_features =
12396 NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM | NETIF_F_SG |
12397 NETIF_F_TSO | NETIF_F_TSO_ECN | NETIF_F_TSO6 |
Eric Dumazet117401e2013-10-19 11:42:58 -070012398 NETIF_F_GSO_IPIP |
Eric Dumazet2e3bd6a2013-10-20 20:47:31 -070012399 NETIF_F_GSO_SIT |
Dmitry Kravkov65bc0cf2013-04-28 08:16:02 +000012400 NETIF_F_GSO_GRE | NETIF_F_GSO_UDP_TUNNEL;
Dmitry Kravkova848ade2013-03-18 06:51:03 +000012401 }
Michał Mirosław66371c42011-04-12 09:38:23 +000012402
12403 dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
12404 NETIF_F_TSO | NETIF_F_TSO_ECN | NETIF_F_TSO6 | NETIF_F_HIGHDMA;
12405
Patrick McHardyf6469682013-04-19 02:04:27 +000012406 dev->features |= dev->hw_features | NETIF_F_HW_VLAN_CTAG_RX;
Merav Sicronedd31472013-10-20 16:51:34 +020012407 dev->features |= NETIF_F_HIGHDMA;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012408
Mahesh Bandewar538dd2e2011-05-13 15:08:49 +000012409 /* Add Loopback capability to the device */
12410 dev->hw_features |= NETIF_F_LOOPBACK;
12411
Shmulik Ravid98507672011-02-28 12:19:55 -080012412#ifdef BCM_DCBNL
Shmulik Ravid785b9b12010-12-30 06:27:03 +000012413 dev->dcbnl_ops = &bnx2x_dcbnl_ops;
12414#endif
12415
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012416 /* get_port_hwinfo() will set prtad and mmds properly */
12417 bp->mdio.prtad = MDIO_PRTAD_NONE;
12418 bp->mdio.mmds = 0;
12419 bp->mdio.mode_support = MDIO_SUPPORTS_C45 | MDIO_EMULATE_C22;
12420 bp->mdio.dev = dev;
12421 bp->mdio.mdio_read = bnx2x_mdio_read;
12422 bp->mdio.mdio_write = bnx2x_mdio_write;
12423
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012424 return 0;
12425
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012426err_out_release:
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012427 if (atomic_read(&pdev->enable_cnt) == 1)
12428 pci_release_regions(pdev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012429
12430err_out_disable:
12431 pci_disable_device(pdev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012432
12433err_out:
12434 return rc;
12435}
12436
Dmitry Kravkov6891dd22010-08-03 21:49:40 +000012437static int bnx2x_check_firmware(struct bnx2x *bp)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012438{
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000012439 const struct firmware *firmware = bp->firmware;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012440 struct bnx2x_fw_file_hdr *fw_hdr;
12441 struct bnx2x_fw_file_section *sections;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012442 u32 offset, len, num_ops;
Yuval Mintz86564c32013-01-23 03:21:50 +000012443 __be16 *ops_offsets;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012444 int i;
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000012445 const u8 *fw_ver;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012446
Merav Sicron51c1a582012-03-18 10:33:38 +000012447 if (firmware->size < sizeof(struct bnx2x_fw_file_hdr)) {
12448 BNX2X_ERR("Wrong FW size\n");
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012449 return -EINVAL;
Merav Sicron51c1a582012-03-18 10:33:38 +000012450 }
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012451
12452 fw_hdr = (struct bnx2x_fw_file_hdr *)firmware->data;
12453 sections = (struct bnx2x_fw_file_section *)fw_hdr;
12454
12455 /* Make sure none of the offsets and sizes make us read beyond
12456 * the end of the firmware data */
12457 for (i = 0; i < sizeof(*fw_hdr) / sizeof(*sections); i++) {
12458 offset = be32_to_cpu(sections[i].offset);
12459 len = be32_to_cpu(sections[i].len);
12460 if (offset + len > firmware->size) {
Merav Sicron51c1a582012-03-18 10:33:38 +000012461 BNX2X_ERR("Section %d length is out of bounds\n", i);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012462 return -EINVAL;
12463 }
12464 }
12465
12466 /* Likewise for the init_ops offsets */
12467 offset = be32_to_cpu(fw_hdr->init_ops_offsets.offset);
Yuval Mintz86564c32013-01-23 03:21:50 +000012468 ops_offsets = (__force __be16 *)(firmware->data + offset);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012469 num_ops = be32_to_cpu(fw_hdr->init_ops.len) / sizeof(struct raw_op);
12470
12471 for (i = 0; i < be32_to_cpu(fw_hdr->init_ops_offsets.len) / 2; i++) {
12472 if (be16_to_cpu(ops_offsets[i]) > num_ops) {
Merav Sicron51c1a582012-03-18 10:33:38 +000012473 BNX2X_ERR("Section offset %d is out of bounds\n", i);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012474 return -EINVAL;
12475 }
12476 }
12477
12478 /* Check FW version */
12479 offset = be32_to_cpu(fw_hdr->fw_version.offset);
12480 fw_ver = firmware->data + offset;
12481 if ((fw_ver[0] != BCM_5710_FW_MAJOR_VERSION) ||
12482 (fw_ver[1] != BCM_5710_FW_MINOR_VERSION) ||
12483 (fw_ver[2] != BCM_5710_FW_REVISION_VERSION) ||
12484 (fw_ver[3] != BCM_5710_FW_ENGINEERING_VERSION)) {
Merav Sicron51c1a582012-03-18 10:33:38 +000012485 BNX2X_ERR("Bad FW version:%d.%d.%d.%d. Should be %d.%d.%d.%d\n",
12486 fw_ver[0], fw_ver[1], fw_ver[2], fw_ver[3],
12487 BCM_5710_FW_MAJOR_VERSION,
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012488 BCM_5710_FW_MINOR_VERSION,
12489 BCM_5710_FW_REVISION_VERSION,
12490 BCM_5710_FW_ENGINEERING_VERSION);
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012491 return -EINVAL;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012492 }
12493
12494 return 0;
12495}
12496
Eric Dumazet1191cb82012-04-27 21:39:21 +000012497static void be32_to_cpu_n(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012498{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012499 const __be32 *source = (const __be32 *)_source;
12500 u32 *target = (u32 *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012501 u32 i;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012502
12503 for (i = 0; i < n/4; i++)
12504 target[i] = be32_to_cpu(source[i]);
12505}
12506
12507/*
12508 Ops array is stored in the following format:
12509 {op(8bit), offset(24bit, big endian), data(32bit, big endian)}
12510 */
Eric Dumazet1191cb82012-04-27 21:39:21 +000012511static void bnx2x_prep_ops(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012512{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012513 const __be32 *source = (const __be32 *)_source;
12514 struct raw_op *target = (struct raw_op *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012515 u32 i, j, tmp;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012516
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012517 for (i = 0, j = 0; i < n/8; i++, j += 2) {
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012518 tmp = be32_to_cpu(source[j]);
12519 target[i].op = (tmp >> 24) & 0xff;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000012520 target[i].offset = tmp & 0xffffff;
12521 target[i].raw_data = be32_to_cpu(source[j + 1]);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012522 }
12523}
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012524
Ben Hutchings1aa8b472012-07-10 10:56:59 +000012525/* IRO array is stored in the following format:
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012526 * {base(24bit), m1(16bit), m2(16bit), m3(16bit), size(16bit) }
12527 */
Eric Dumazet1191cb82012-04-27 21:39:21 +000012528static void bnx2x_prep_iro(const u8 *_source, u8 *_target, u32 n)
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012529{
12530 const __be32 *source = (const __be32 *)_source;
12531 struct iro *target = (struct iro *)_target;
12532 u32 i, j, tmp;
12533
12534 for (i = 0, j = 0; i < n/sizeof(struct iro); i++) {
12535 target[i].base = be32_to_cpu(source[j]);
12536 j++;
12537 tmp = be32_to_cpu(source[j]);
12538 target[i].m1 = (tmp >> 16) & 0xffff;
12539 target[i].m2 = tmp & 0xffff;
12540 j++;
12541 tmp = be32_to_cpu(source[j]);
12542 target[i].m3 = (tmp >> 16) & 0xffff;
12543 target[i].size = tmp & 0xffff;
12544 j++;
12545 }
12546}
12547
Eric Dumazet1191cb82012-04-27 21:39:21 +000012548static void be16_to_cpu_n(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012549{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012550 const __be16 *source = (const __be16 *)_source;
12551 u16 *target = (u16 *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012552 u32 i;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012553
12554 for (i = 0; i < n/2; i++)
12555 target[i] = be16_to_cpu(source[i]);
12556}
12557
Joe Perches7995c642010-02-17 15:01:52 +000012558#define BNX2X_ALLOC_AND_SET(arr, lbl, func) \
12559do { \
12560 u32 len = be32_to_cpu(fw_hdr->arr.len); \
12561 bp->arr = kmalloc(len, GFP_KERNEL); \
Joe Perchese404dec2012-01-29 12:56:23 +000012562 if (!bp->arr) \
Joe Perches7995c642010-02-17 15:01:52 +000012563 goto lbl; \
Joe Perches7995c642010-02-17 15:01:52 +000012564 func(bp->firmware->data + be32_to_cpu(fw_hdr->arr.offset), \
12565 (u8 *)bp->arr, len); \
12566} while (0)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012567
Yuval Mintz3b603062012-03-18 10:33:39 +000012568static int bnx2x_init_firmware(struct bnx2x *bp)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012569{
Michal Schmidtc0ea4522012-03-15 14:08:29 +000012570 const char *fw_file_name;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012571 struct bnx2x_fw_file_hdr *fw_hdr;
Ben Hutchings45229b42009-11-07 11:53:39 +000012572 int rc;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012573
Michal Schmidtc0ea4522012-03-15 14:08:29 +000012574 if (bp->firmware)
12575 return 0;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012576
Michal Schmidtc0ea4522012-03-15 14:08:29 +000012577 if (CHIP_IS_E1(bp))
12578 fw_file_name = FW_FILE_NAME_E1;
12579 else if (CHIP_IS_E1H(bp))
12580 fw_file_name = FW_FILE_NAME_E1H;
12581 else if (!CHIP_IS_E1x(bp))
12582 fw_file_name = FW_FILE_NAME_E2;
12583 else {
12584 BNX2X_ERR("Unsupported chip revision\n");
12585 return -EINVAL;
12586 }
12587 BNX2X_DEV_INFO("Loading %s\n", fw_file_name);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012588
Michal Schmidtc0ea4522012-03-15 14:08:29 +000012589 rc = request_firmware(&bp->firmware, fw_file_name, &bp->pdev->dev);
12590 if (rc) {
12591 BNX2X_ERR("Can't load firmware file %s\n",
12592 fw_file_name);
12593 goto request_firmware_exit;
12594 }
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012595
Michal Schmidtc0ea4522012-03-15 14:08:29 +000012596 rc = bnx2x_check_firmware(bp);
12597 if (rc) {
12598 BNX2X_ERR("Corrupt firmware file %s\n", fw_file_name);
12599 goto request_firmware_exit;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012600 }
12601
12602 fw_hdr = (struct bnx2x_fw_file_hdr *)bp->firmware->data;
12603
12604 /* Initialize the pointers to the init arrays */
12605 /* Blob */
12606 BNX2X_ALLOC_AND_SET(init_data, request_firmware_exit, be32_to_cpu_n);
12607
12608 /* Opcodes */
12609 BNX2X_ALLOC_AND_SET(init_ops, init_ops_alloc_err, bnx2x_prep_ops);
12610
12611 /* Offsets */
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012612 BNX2X_ALLOC_AND_SET(init_ops_offsets, init_offsets_alloc_err,
12613 be16_to_cpu_n);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012614
12615 /* STORMs firmware */
Eilon Greenstein573f2032009-08-12 08:24:14 +000012616 INIT_TSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
12617 be32_to_cpu(fw_hdr->tsem_int_table_data.offset);
12618 INIT_TSEM_PRAM_DATA(bp) = bp->firmware->data +
12619 be32_to_cpu(fw_hdr->tsem_pram_data.offset);
12620 INIT_USEM_INT_TABLE_DATA(bp) = bp->firmware->data +
12621 be32_to_cpu(fw_hdr->usem_int_table_data.offset);
12622 INIT_USEM_PRAM_DATA(bp) = bp->firmware->data +
12623 be32_to_cpu(fw_hdr->usem_pram_data.offset);
12624 INIT_XSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
12625 be32_to_cpu(fw_hdr->xsem_int_table_data.offset);
12626 INIT_XSEM_PRAM_DATA(bp) = bp->firmware->data +
12627 be32_to_cpu(fw_hdr->xsem_pram_data.offset);
12628 INIT_CSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
12629 be32_to_cpu(fw_hdr->csem_int_table_data.offset);
12630 INIT_CSEM_PRAM_DATA(bp) = bp->firmware->data +
12631 be32_to_cpu(fw_hdr->csem_pram_data.offset);
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012632 /* IRO */
12633 BNX2X_ALLOC_AND_SET(iro_arr, iro_alloc_err, bnx2x_prep_iro);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012634
12635 return 0;
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012636
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012637iro_alloc_err:
12638 kfree(bp->init_ops_offsets);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012639init_offsets_alloc_err:
12640 kfree(bp->init_ops);
12641init_ops_alloc_err:
12642 kfree(bp->init_data);
12643request_firmware_exit:
12644 release_firmware(bp->firmware);
Michal Schmidt127d0a12012-03-15 14:08:28 +000012645 bp->firmware = NULL;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012646
12647 return rc;
12648}
12649
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012650static void bnx2x_release_firmware(struct bnx2x *bp)
12651{
12652 kfree(bp->init_ops_offsets);
12653 kfree(bp->init_ops);
12654 kfree(bp->init_data);
12655 release_firmware(bp->firmware);
Dmitry Kravkoveb2afd42011-11-15 12:07:33 +000012656 bp->firmware = NULL;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012657}
12658
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012659static struct bnx2x_func_sp_drv_ops bnx2x_func_sp_drv = {
12660 .init_hw_cmn_chip = bnx2x_init_hw_common_chip,
12661 .init_hw_cmn = bnx2x_init_hw_common,
12662 .init_hw_port = bnx2x_init_hw_port,
12663 .init_hw_func = bnx2x_init_hw_func,
12664
12665 .reset_hw_cmn = bnx2x_reset_common,
12666 .reset_hw_port = bnx2x_reset_port,
12667 .reset_hw_func = bnx2x_reset_func,
12668
12669 .gunzip_init = bnx2x_gunzip_init,
12670 .gunzip_end = bnx2x_gunzip_end,
12671
12672 .init_fw = bnx2x_init_firmware,
12673 .release_fw = bnx2x_release_firmware,
12674};
12675
12676void bnx2x__init_func_obj(struct bnx2x *bp)
12677{
12678 /* Prepare DMAE related driver resources */
12679 bnx2x_setup_dmae(bp);
12680
12681 bnx2x_init_func_obj(bp, &bp->func_obj,
12682 bnx2x_sp(bp, func_rdata),
12683 bnx2x_sp_mapping(bp, func_rdata),
Barak Witkowskia3348722012-04-23 03:04:46 +000012684 bnx2x_sp(bp, func_afex_rdata),
12685 bnx2x_sp_mapping(bp, func_afex_rdata),
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012686 &bnx2x_func_sp_drv);
12687}
12688
12689/* must be called after sriov-enable */
Eric Dumazet1191cb82012-04-27 21:39:21 +000012690static int bnx2x_set_qm_cid_count(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012691{
Merav Sicron37ae41a2012-06-19 07:48:27 +000012692 int cid_count = BNX2X_L2_MAX_CID(bp);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012693
Ariel Elior290ca2b2013-01-01 05:22:31 +000012694 if (IS_SRIOV(bp))
12695 cid_count += BNX2X_VF_CIDS;
12696
Merav Sicron55c11942012-11-07 00:45:48 +000012697 if (CNIC_SUPPORT(bp))
12698 cid_count += CNIC_CID_MAX;
Ariel Elior290ca2b2013-01-01 05:22:31 +000012699
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012700 return roundup(cid_count, QM_CID_ROUND);
12701}
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000012702
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012703/**
Ariel Elior6383c0b2011-07-14 08:31:57 +000012704 * bnx2x_get_num_none_def_sbs - return the number of none default SBs
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012705 *
12706 * @dev: pci device
12707 *
12708 */
Ariel Elior60cad4e2013-09-04 14:09:22 +030012709static int bnx2x_get_num_non_def_sbs(struct pci_dev *pdev, int cnic_cnt)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012710{
Yijing Wangae2104b2013-08-08 21:02:36 +080012711 int index;
Ariel Elior1ab44342013-01-01 05:22:23 +000012712 u16 control = 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012713
Ariel Elior6383c0b2011-07-14 08:31:57 +000012714 /*
12715 * If MSI-X is not supported - return number of SBs needed to support
12716 * one fast path queue: one FP queue + SB for CNIC
12717 */
Yijing Wangae2104b2013-08-08 21:02:36 +080012718 if (!pdev->msix_cap) {
Ariel Elior1ab44342013-01-01 05:22:23 +000012719 dev_info(&pdev->dev, "no msix capability found\n");
Merav Sicron55c11942012-11-07 00:45:48 +000012720 return 1 + cnic_cnt;
Ariel Elior1ab44342013-01-01 05:22:23 +000012721 }
12722 dev_info(&pdev->dev, "msix capability found\n");
Ariel Elior6383c0b2011-07-14 08:31:57 +000012723
12724 /*
12725 * The value in the PCI configuration space is the index of the last
12726 * entry, namely one less than the actual size of the table, which is
12727 * exactly what we want to return from this function: number of all SBs
12728 * without the default SB.
Ariel Elior1ab44342013-01-01 05:22:23 +000012729 * For VFs there is no default SB, then we return (index+1).
Ariel Elior6383c0b2011-07-14 08:31:57 +000012730 */
Yijing Wangae2104b2013-08-08 21:02:36 +080012731 pci_read_config_word(pdev, pdev->msix_cap + PCI_MSI_FLAGS, &control);
Ariel Elior1ab44342013-01-01 05:22:23 +000012732
12733 index = control & PCI_MSIX_FLAGS_QSIZE;
12734
Ariel Elior60cad4e2013-09-04 14:09:22 +030012735 return index;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012736}
12737
Ariel Elior1ab44342013-01-01 05:22:23 +000012738static int set_max_cos_est(int chip_id)
12739{
12740 switch (chip_id) {
12741 case BCM57710:
12742 case BCM57711:
12743 case BCM57711E:
12744 return BNX2X_MULTI_TX_COS_E1X;
12745 case BCM57712:
12746 case BCM57712_MF:
Ariel Elior1ab44342013-01-01 05:22:23 +000012747 return BNX2X_MULTI_TX_COS_E2_E3A0;
12748 case BCM57800:
12749 case BCM57800_MF:
Ariel Elior1ab44342013-01-01 05:22:23 +000012750 case BCM57810:
12751 case BCM57810_MF:
12752 case BCM57840_4_10:
12753 case BCM57840_2_20:
12754 case BCM57840_O:
12755 case BCM57840_MFO:
Ariel Elior1ab44342013-01-01 05:22:23 +000012756 case BCM57840_MF:
Ariel Elior1ab44342013-01-01 05:22:23 +000012757 case BCM57811:
12758 case BCM57811_MF:
Ariel Elior1ab44342013-01-01 05:22:23 +000012759 return BNX2X_MULTI_TX_COS_E3B0;
Yuval Mintzb1239722013-10-20 16:51:26 +020012760 case BCM57712_VF:
12761 case BCM57800_VF:
12762 case BCM57810_VF:
12763 case BCM57840_VF:
12764 case BCM57811_VF:
Ariel Elior1ab44342013-01-01 05:22:23 +000012765 return 1;
12766 default:
12767 pr_err("Unknown board_type (%d), aborting\n", chip_id);
12768 return -ENODEV;
12769 }
12770}
Michael Chan4bd9b0ff2012-12-06 10:33:12 +000012771
Ariel Elior1ab44342013-01-01 05:22:23 +000012772static int set_is_vf(int chip_id)
12773{
12774 switch (chip_id) {
12775 case BCM57712_VF:
12776 case BCM57800_VF:
12777 case BCM57810_VF:
12778 case BCM57840_VF:
12779 case BCM57811_VF:
12780 return true;
12781 default:
12782 return false;
12783 }
12784}
12785
12786struct cnic_eth_dev *bnx2x_cnic_probe(struct net_device *dev);
12787
12788static int bnx2x_init_one(struct pci_dev *pdev,
12789 const struct pci_device_id *ent)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012790{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012791 struct net_device *dev = NULL;
12792 struct bnx2x *bp;
Yuval Mintzb91e1a12013-09-28 08:46:12 +030012793 enum pcie_link_width pcie_width;
12794 enum pci_bus_speed pcie_speed;
Ariel Elior6383c0b2011-07-14 08:31:57 +000012795 int rc, max_non_def_sbs;
Merav Sicron65565882012-06-19 07:48:26 +000012796 int rx_count, tx_count, rss_count, doorbell_size;
Ariel Elior1ab44342013-01-01 05:22:23 +000012797 int max_cos_est;
12798 bool is_vf;
Merav Sicron55c11942012-11-07 00:45:48 +000012799 int cnic_cnt;
Ariel Elior1ab44342013-01-01 05:22:23 +000012800
12801 /* An estimated maximum supported CoS number according to the chip
Ariel Elior6383c0b2011-07-14 08:31:57 +000012802 * version.
12803 * We will try to roughly estimate the maximum number of CoSes this chip
12804 * may support in order to minimize the memory allocated for Tx
12805 * netdev_queue's. This number will be accurately calculated during the
12806 * initialization of bp->max_cos based on the chip versions AND chip
12807 * revision in the bnx2x_init_bp().
12808 */
Ariel Elior1ab44342013-01-01 05:22:23 +000012809 max_cos_est = set_max_cos_est(ent->driver_data);
12810 if (max_cos_est < 0)
12811 return max_cos_est;
12812 is_vf = set_is_vf(ent->driver_data);
12813 cnic_cnt = is_vf ? 0 : 1;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012814
Ariel Elior60cad4e2013-09-04 14:09:22 +030012815 max_non_def_sbs = bnx2x_get_num_non_def_sbs(pdev, cnic_cnt);
12816
12817 /* add another SB for VF as it has no default SB */
12818 max_non_def_sbs += is_vf ? 1 : 0;
Ariel Elior6383c0b2011-07-14 08:31:57 +000012819
12820 /* Maximum number of RSS queues: one IGU SB goes to CNIC */
Ariel Elior60cad4e2013-09-04 14:09:22 +030012821 rss_count = max_non_def_sbs - cnic_cnt;
Ariel Elior1ab44342013-01-01 05:22:23 +000012822
12823 if (rss_count < 1)
12824 return -EINVAL;
Ariel Elior6383c0b2011-07-14 08:31:57 +000012825
12826 /* Maximum number of netdev Rx queues: RSS + FCoE L2 */
Merav Sicron55c11942012-11-07 00:45:48 +000012827 rx_count = rss_count + cnic_cnt;
Ariel Elior6383c0b2011-07-14 08:31:57 +000012828
Ariel Elior1ab44342013-01-01 05:22:23 +000012829 /* Maximum number of netdev Tx queues:
Merav Sicron37ae41a2012-06-19 07:48:27 +000012830 * Maximum TSS queues * Maximum supported number of CoS + FCoE L2
Ariel Elior6383c0b2011-07-14 08:31:57 +000012831 */
Merav Sicron55c11942012-11-07 00:45:48 +000012832 tx_count = rss_count * max_cos_est + cnic_cnt;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000012833
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012834 /* dev zeroed in init_etherdev */
Ariel Elior6383c0b2011-07-14 08:31:57 +000012835 dev = alloc_etherdev_mqs(sizeof(*bp), tx_count, rx_count);
Joe Perches41de8d42012-01-29 13:47:52 +000012836 if (!dev)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012837 return -ENOMEM;
12838
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012839 bp = netdev_priv(dev);
Ariel Elior6383c0b2011-07-14 08:31:57 +000012840
Ariel Elior1ab44342013-01-01 05:22:23 +000012841 bp->flags = 0;
12842 if (is_vf)
12843 bp->flags |= IS_VF_FLAG;
12844
Ariel Elior6383c0b2011-07-14 08:31:57 +000012845 bp->igu_sb_cnt = max_non_def_sbs;
Ariel Elior1ab44342013-01-01 05:22:23 +000012846 bp->igu_base_addr = IS_VF(bp) ? PXP_VF_ADDR_IGU_START : BAR_IGU_INTMEM;
Joe Perches7995c642010-02-17 15:01:52 +000012847 bp->msg_enable = debug;
Merav Sicron55c11942012-11-07 00:45:48 +000012848 bp->cnic_support = cnic_cnt;
Michael Chan4bd9b0ff2012-12-06 10:33:12 +000012849 bp->cnic_probe = bnx2x_cnic_probe;
Merav Sicron55c11942012-11-07 00:45:48 +000012850
Eilon Greensteindf4770de2009-08-12 08:23:28 +000012851 pci_set_drvdata(pdev, dev);
12852
Ariel Elior1ab44342013-01-01 05:22:23 +000012853 rc = bnx2x_init_dev(bp, pdev, dev, ent->driver_data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012854 if (rc < 0) {
12855 free_netdev(dev);
12856 return rc;
12857 }
12858
Ariel Elior1ab44342013-01-01 05:22:23 +000012859 BNX2X_DEV_INFO("This is a %s function\n",
12860 IS_PF(bp) ? "physical" : "virtual");
Merav Sicron55c11942012-11-07 00:45:48 +000012861 BNX2X_DEV_INFO("Cnic support is %s\n", CNIC_SUPPORT(bp) ? "on" : "off");
Ariel Elior1ab44342013-01-01 05:22:23 +000012862 BNX2X_DEV_INFO("Max num of status blocks %d\n", max_non_def_sbs);
Merav Sicron60aa0502012-06-19 07:48:29 +000012863 BNX2X_DEV_INFO("Allocated netdev with %d tx and %d rx queues\n",
Yuval Mintz2de67432013-01-23 03:21:43 +000012864 tx_count, rx_count);
Merav Sicron60aa0502012-06-19 07:48:29 +000012865
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012866 rc = bnx2x_init_bp(bp);
Eilon Greenstein693fc0d2009-01-14 06:43:52 +000012867 if (rc)
12868 goto init_one_exit;
12869
Ariel Elior1ab44342013-01-01 05:22:23 +000012870 /* Map doorbells here as we need the real value of bp->max_cos which
12871 * is initialized in bnx2x_init_bp() to determine the number of
12872 * l2 connections.
Ariel Elior6383c0b2011-07-14 08:31:57 +000012873 */
Ariel Elior1ab44342013-01-01 05:22:23 +000012874 if (IS_VF(bp)) {
Dmitry Kravkov1d6f3cd2013-03-27 01:05:17 +000012875 bp->doorbells = bnx2x_vf_doorbells(bp);
Ariel Elior64112802013-01-07 00:50:23 +000012876 rc = bnx2x_vf_pci_alloc(bp);
12877 if (rc)
12878 goto init_one_exit;
Ariel Elior1ab44342013-01-01 05:22:23 +000012879 } else {
12880 doorbell_size = BNX2X_L2_MAX_CID(bp) * (1 << BNX2X_DB_SHIFT);
12881 if (doorbell_size > pci_resource_len(pdev, 2)) {
12882 dev_err(&bp->pdev->dev,
12883 "Cannot map doorbells, bar size too small, aborting\n");
12884 rc = -ENOMEM;
12885 goto init_one_exit;
12886 }
12887 bp->doorbells = ioremap_nocache(pci_resource_start(pdev, 2),
12888 doorbell_size);
Merav Sicron37ae41a2012-06-19 07:48:27 +000012889 }
Ariel Elior6383c0b2011-07-14 08:31:57 +000012890 if (!bp->doorbells) {
12891 dev_err(&bp->pdev->dev,
12892 "Cannot map doorbell space, aborting\n");
12893 rc = -ENOMEM;
12894 goto init_one_exit;
12895 }
12896
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000012897 if (IS_VF(bp)) {
12898 rc = bnx2x_vfpf_acquire(bp, tx_count, rx_count);
12899 if (rc)
12900 goto init_one_exit;
12901 }
12902
Ariel Elior3c76fef2013-03-11 05:17:46 +000012903 /* Enable SRIOV if capability found in configuration space */
12904 rc = bnx2x_iov_init_one(bp, int_mode, BNX2X_MAX_NUM_OF_VFS);
Ariel Elior290ca2b2013-01-01 05:22:31 +000012905 if (rc)
12906 goto init_one_exit;
12907
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012908 /* calc qm_cid_count */
Ariel Elior6383c0b2011-07-14 08:31:57 +000012909 bp->qm_cid_count = bnx2x_set_qm_cid_count(bp);
Ariel Elior1ab44342013-01-01 05:22:23 +000012910 BNX2X_DEV_INFO("qm_cid_count %d\n", bp->qm_cid_count);
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012911
Merav Sicron55c11942012-11-07 00:45:48 +000012912 /* disable FCOE L2 queue for E1x*/
Dmitry Kravkov62ac0dc2011-11-13 04:34:21 +000012913 if (CHIP_IS_E1x(bp))
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000012914 bp->flags |= NO_FCOE_FLAG;
12915
Merav Sicron0e8d2ec2012-06-19 07:48:30 +000012916 /* Set bp->num_queues for MSI-X mode*/
12917 bnx2x_set_num_queues(bp);
12918
Lucas De Marchi25985ed2011-03-30 22:57:33 -030012919 /* Configure interrupt mode: try to enable MSI-X/MSI if
Merav Sicron0e8d2ec2012-06-19 07:48:30 +000012920 * needed.
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000012921 */
Ariel Elior1ab44342013-01-01 05:22:23 +000012922 rc = bnx2x_set_int_mode(bp);
12923 if (rc) {
12924 dev_err(&pdev->dev, "Cannot set interrupts\n");
12925 goto init_one_exit;
12926 }
Yuval Mintz04c46732013-01-23 03:21:46 +000012927 BNX2X_DEV_INFO("set interrupts successfully\n");
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000012928
Ariel Elior1ab44342013-01-01 05:22:23 +000012929 /* register the net device */
Vladislav Zolotarovb3400072010-11-24 11:09:50 -080012930 rc = register_netdev(dev);
12931 if (rc) {
12932 dev_err(&pdev->dev, "Cannot register net device\n");
12933 goto init_one_exit;
12934 }
Ariel Elior1ab44342013-01-01 05:22:23 +000012935 BNX2X_DEV_INFO("device name after netdev register %s\n", dev->name);
Vladislav Zolotarovb3400072010-11-24 11:09:50 -080012936
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000012937 if (!NO_FCOE(bp)) {
12938 /* Add storage MAC address */
12939 rtnl_lock();
12940 dev_addr_add(bp->dev, bp->fip_mac, NETDEV_HW_ADDR_T_SAN);
12941 rtnl_unlock();
12942 }
Yuval Mintzb91e1a12013-09-28 08:46:12 +030012943 if (pcie_get_minimum_link(bp->pdev, &pcie_speed, &pcie_width) ||
12944 pcie_speed == PCI_SPEED_UNKNOWN ||
12945 pcie_width == PCIE_LNK_WIDTH_UNKNOWN)
12946 BNX2X_DEV_INFO("Failed to determine PCI Express Bandwidth\n");
12947 else
12948 BNX2X_DEV_INFO(
12949 "%s (%c%d) PCI-E x%d %s found at mem %lx, IRQ %d, node addr %pM\n",
Dmitry Kravkovca1ee4b2013-05-27 04:08:27 +000012950 board_info[ent->driver_data].name,
12951 (CHIP_REV(bp) >> 12) + 'A', (CHIP_METAL(bp) >> 4),
12952 pcie_width,
Yuval Mintzb91e1a12013-09-28 08:46:12 +030012953 pcie_speed == PCIE_SPEED_2_5GT ? "2.5GHz" :
12954 pcie_speed == PCIE_SPEED_5_0GT ? "5.0GHz" :
12955 pcie_speed == PCIE_SPEED_8_0GT ? "8.0GHz" :
Dmitry Kravkovca1ee4b2013-05-27 04:08:27 +000012956 "Unknown",
12957 dev->base_addr, bp->pdev->irq, dev->dev_addr);
Eilon Greensteinc0162012009-03-02 08:01:05 +000012958
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012959 return 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012960
12961init_one_exit:
Yuval Mintz33d8e6a2013-12-26 09:57:08 +020012962 bnx2x_disable_pcie_error_reporting(bp);
12963
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012964 if (bp->regview)
12965 iounmap(bp->regview);
12966
Ariel Elior1ab44342013-01-01 05:22:23 +000012967 if (IS_PF(bp) && bp->doorbells)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012968 iounmap(bp->doorbells);
12969
12970 free_netdev(dev);
12971
12972 if (atomic_read(&pdev->enable_cnt) == 1)
12973 pci_release_regions(pdev);
12974
12975 pci_disable_device(pdev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012976
12977 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012978}
12979
Yuval Mintzb030ed22013-05-27 04:08:30 +000012980static void __bnx2x_remove(struct pci_dev *pdev,
12981 struct net_device *dev,
12982 struct bnx2x *bp,
12983 bool remove_netdev)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012984{
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000012985 /* Delete storage MAC address */
12986 if (!NO_FCOE(bp)) {
12987 rtnl_lock();
12988 dev_addr_del(bp->dev, bp->fip_mac, NETDEV_HW_ADDR_T_SAN);
12989 rtnl_unlock();
12990 }
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000012991
Shmulik Ravid98507672011-02-28 12:19:55 -080012992#ifdef BCM_DCBNL
12993 /* Delete app tlvs from dcbnl */
12994 bnx2x_dcbnl_update_applist(bp, true);
12995#endif
12996
Barak Witkowskya6d3a5b2013-08-13 02:25:02 +030012997 if (IS_PF(bp) &&
12998 !BP_NOMCP(bp) &&
12999 (bp->flags & BC_SUPPORTS_RMMOD_CMD))
13000 bnx2x_fw_command(bp, DRV_MSG_CODE_RMMOD, 0);
13001
Yuval Mintzb030ed22013-05-27 04:08:30 +000013002 /* Close the interface - either directly or implicitly */
13003 if (remove_netdev) {
13004 unregister_netdev(dev);
13005 } else {
13006 rtnl_lock();
Yuval Mintz6ef5a922013-08-13 02:25:03 +030013007 dev_close(dev);
Yuval Mintzb030ed22013-05-27 04:08:30 +000013008 rtnl_unlock();
13009 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013010
Ariel Elior78c3bcc2013-06-20 17:39:08 +030013011 bnx2x_iov_remove_one(bp);
13012
Vladislav Zolotarov084d6cb2011-01-09 02:20:19 +000013013 /* Power on: we can't let PCI layer write to us while we are in D3 */
Ariel Elior1ab44342013-01-01 05:22:23 +000013014 if (IS_PF(bp))
13015 bnx2x_set_power_state(bp, PCI_D0);
Vladislav Zolotarov084d6cb2011-01-09 02:20:19 +000013016
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000013017 /* Disable MSI/MSI-X */
13018 bnx2x_disable_msi(bp);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000013019
Vladislav Zolotarov084d6cb2011-01-09 02:20:19 +000013020 /* Power off */
Ariel Elior1ab44342013-01-01 05:22:23 +000013021 if (IS_PF(bp))
13022 bnx2x_set_power_state(bp, PCI_D3hot);
Vladislav Zolotarov084d6cb2011-01-09 02:20:19 +000013023
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000013024 /* Make sure RESET task is not scheduled before continuing */
Ariel Elior7be08a72011-07-14 08:31:19 +000013025 cancel_delayed_work_sync(&bp->sp_rtnl_task);
Ariel Elior290ca2b2013-01-01 05:22:31 +000013026
Ariel Elior4513f922013-01-01 05:22:25 +000013027 /* send message via vfpf channel to release the resources of this vf */
13028 if (IS_VF(bp))
13029 bnx2x_vfpf_release(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000013030
Yuval Mintzb030ed22013-05-27 04:08:30 +000013031 /* Assumes no further PCIe PM changes will occur */
13032 if (system_state == SYSTEM_POWER_OFF) {
13033 pci_wake_from_d3(pdev, bp->wol);
13034 pci_set_power_state(pdev, PCI_D3hot);
13035 }
13036
Yuval Mintz33d8e6a2013-12-26 09:57:08 +020013037 bnx2x_disable_pcie_error_reporting(bp);
13038
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013039 if (bp->regview)
13040 iounmap(bp->regview);
13041
Ariel Elior1ab44342013-01-01 05:22:23 +000013042 /* for vf doorbells are part of the regview and were unmapped along with
13043 * it. FW is only loaded by PF.
13044 */
13045 if (IS_PF(bp)) {
13046 if (bp->doorbells)
13047 iounmap(bp->doorbells);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013048
Ariel Elior1ab44342013-01-01 05:22:23 +000013049 bnx2x_release_firmware(bp);
13050 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013051 bnx2x_free_mem_bp(bp);
13052
Yuval Mintzb030ed22013-05-27 04:08:30 +000013053 if (remove_netdev)
13054 free_netdev(dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013055
13056 if (atomic_read(&pdev->enable_cnt) == 1)
13057 pci_release_regions(pdev);
13058
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013059 pci_disable_device(pdev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013060}
13061
Yuval Mintzb030ed22013-05-27 04:08:30 +000013062static void bnx2x_remove_one(struct pci_dev *pdev)
13063{
13064 struct net_device *dev = pci_get_drvdata(pdev);
13065 struct bnx2x *bp;
13066
13067 if (!dev) {
13068 dev_err(&pdev->dev, "BAD net device from bnx2x_init_one\n");
13069 return;
13070 }
13071 bp = netdev_priv(dev);
13072
13073 __bnx2x_remove(pdev, dev, bp, true);
13074}
13075
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013076static int bnx2x_eeh_nic_unload(struct bnx2x *bp)
13077{
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013078 bp->state = BNX2X_STATE_CLOSING_WAIT4_HALT;
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013079
13080 bp->rx_mode = BNX2X_RX_MODE_NONE;
13081
Merav Sicron55c11942012-11-07 00:45:48 +000013082 if (CNIC_LOADED(bp))
13083 bnx2x_cnic_notify(bp, CNIC_CTL_STOP_CMD);
13084
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013085 /* Stop Tx */
13086 bnx2x_tx_disable(bp);
Merav Sicron26614ba2012-08-27 03:26:19 +000013087 /* Delete all NAPI objects */
13088 bnx2x_del_all_napi(bp);
Merav Sicron55c11942012-11-07 00:45:48 +000013089 if (CNIC_LOADED(bp))
13090 bnx2x_del_all_napi_cnic(bp);
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013091 netdev_reset_tc(bp->dev);
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013092
13093 del_timer_sync(&bp->timer);
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013094 cancel_delayed_work(&bp->sp_task);
13095 cancel_delayed_work(&bp->period_task);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013096
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013097 spin_lock_bh(&bp->stats_lock);
13098 bp->stats_state = STATS_STATE_DISABLED;
13099 spin_unlock_bh(&bp->stats_lock);
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013100
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013101 bnx2x_save_statistics(bp);
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013102
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013103 netif_carrier_off(bp->dev);
13104
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013105 return 0;
13106}
13107
Wendy Xiong493adb12008-06-23 20:36:22 -070013108/**
13109 * bnx2x_io_error_detected - called when PCI error is detected
13110 * @pdev: Pointer to PCI device
13111 * @state: The current pci connection state
13112 *
13113 * This function is called after a PCI bus error affecting
13114 * this device has been detected.
13115 */
13116static pci_ers_result_t bnx2x_io_error_detected(struct pci_dev *pdev,
13117 pci_channel_state_t state)
13118{
13119 struct net_device *dev = pci_get_drvdata(pdev);
13120 struct bnx2x *bp = netdev_priv(dev);
13121
13122 rtnl_lock();
13123
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013124 BNX2X_ERR("IO error detected\n");
13125
Wendy Xiong493adb12008-06-23 20:36:22 -070013126 netif_device_detach(dev);
13127
Dean Nelson07ce50e42009-07-31 09:13:25 +000013128 if (state == pci_channel_io_perm_failure) {
13129 rtnl_unlock();
13130 return PCI_ERS_RESULT_DISCONNECT;
13131 }
13132
Wendy Xiong493adb12008-06-23 20:36:22 -070013133 if (netif_running(dev))
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013134 bnx2x_eeh_nic_unload(bp);
Wendy Xiong493adb12008-06-23 20:36:22 -070013135
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013136 bnx2x_prev_path_mark_eeh(bp);
13137
Wendy Xiong493adb12008-06-23 20:36:22 -070013138 pci_disable_device(pdev);
13139
13140 rtnl_unlock();
13141
13142 /* Request a slot reset */
13143 return PCI_ERS_RESULT_NEED_RESET;
13144}
13145
13146/**
13147 * bnx2x_io_slot_reset - called after the PCI bus has been reset
13148 * @pdev: Pointer to PCI device
13149 *
13150 * Restart the card from scratch, as if from a cold-boot.
13151 */
13152static pci_ers_result_t bnx2x_io_slot_reset(struct pci_dev *pdev)
13153{
13154 struct net_device *dev = pci_get_drvdata(pdev);
13155 struct bnx2x *bp = netdev_priv(dev);
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013156 int i;
Wendy Xiong493adb12008-06-23 20:36:22 -070013157
13158 rtnl_lock();
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013159 BNX2X_ERR("IO slot reset initializing...\n");
Wendy Xiong493adb12008-06-23 20:36:22 -070013160 if (pci_enable_device(pdev)) {
13161 dev_err(&pdev->dev,
13162 "Cannot re-enable PCI device after reset\n");
13163 rtnl_unlock();
13164 return PCI_ERS_RESULT_DISCONNECT;
13165 }
13166
13167 pci_set_master(pdev);
13168 pci_restore_state(pdev);
Yuval Mintz70632d02013-04-24 01:45:02 +000013169 pci_save_state(pdev);
Wendy Xiong493adb12008-06-23 20:36:22 -070013170
13171 if (netif_running(dev))
13172 bnx2x_set_power_state(bp, PCI_D0);
13173
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013174 if (netif_running(dev)) {
13175 BNX2X_ERR("IO slot reset --> driver unload\n");
Yuval Mintze68072e2013-05-22 21:21:51 +000013176
13177 /* MCP should have been reset; Need to wait for validity */
13178 bnx2x_init_shmem(bp);
13179
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013180 if (IS_PF(bp) && SHMEM2_HAS(bp, drv_capabilities_flag)) {
13181 u32 v;
13182
13183 v = SHMEM2_RD(bp,
13184 drv_capabilities_flag[BP_FW_MB_IDX(bp)]);
13185 SHMEM2_WR(bp, drv_capabilities_flag[BP_FW_MB_IDX(bp)],
13186 v & ~DRV_FLAGS_CAPABILITIES_LOADED_L2);
13187 }
13188 bnx2x_drain_tx_queues(bp);
13189 bnx2x_send_unload_req(bp, UNLOAD_RECOVERY);
13190 bnx2x_netif_stop(bp, 1);
13191 bnx2x_free_irq(bp);
13192
13193 /* Report UNLOAD_DONE to MCP */
13194 bnx2x_send_unload_done(bp, true);
13195
13196 bp->sp_state = 0;
13197 bp->port.pmf = 0;
13198
13199 bnx2x_prev_unload(bp);
13200
Yuval Mintz16a5fd92013-06-02 00:06:18 +000013201 /* We should have reseted the engine, so It's fair to
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013202 * assume the FW will no longer write to the bnx2x driver.
13203 */
13204 bnx2x_squeeze_objects(bp);
13205 bnx2x_free_skbs(bp);
13206 for_each_rx_queue(bp, i)
13207 bnx2x_free_rx_sge_range(bp, bp->fp + i, NUM_RX_SGE);
13208 bnx2x_free_fp_mem(bp);
13209 bnx2x_free_mem(bp);
13210
13211 bp->state = BNX2X_STATE_CLOSED;
13212 }
13213
Wendy Xiong493adb12008-06-23 20:36:22 -070013214 rtnl_unlock();
13215
Yuval Mintz33d8e6a2013-12-26 09:57:08 +020013216 /* If AER, perform cleanup of the PCIe registers */
13217 if (bp->flags & AER_ENABLED) {
13218 if (pci_cleanup_aer_uncorrect_error_status(pdev))
13219 BNX2X_ERR("pci_cleanup_aer_uncorrect_error_status failed\n");
13220 else
13221 DP(NETIF_MSG_HW, "pci_cleanup_aer_uncorrect_error_status succeeded\n");
13222 }
13223
Wendy Xiong493adb12008-06-23 20:36:22 -070013224 return PCI_ERS_RESULT_RECOVERED;
13225}
13226
13227/**
13228 * bnx2x_io_resume - called when traffic can start flowing again
13229 * @pdev: Pointer to PCI device
13230 *
13231 * This callback is called when the error recovery driver tells us that
13232 * its OK to resume normal operation.
13233 */
13234static void bnx2x_io_resume(struct pci_dev *pdev)
13235{
13236 struct net_device *dev = pci_get_drvdata(pdev);
13237 struct bnx2x *bp = netdev_priv(dev);
13238
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000013239 if (bp->recovery_state != BNX2X_RECOVERY_DONE) {
Merav Sicron51c1a582012-03-18 10:33:38 +000013240 netdev_err(bp->dev, "Handling parity error recovery. Try again later\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000013241 return;
13242 }
13243
Wendy Xiong493adb12008-06-23 20:36:22 -070013244 rtnl_lock();
13245
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013246 bp->fw_seq = SHMEM_RD(bp, func_mb[BP_FW_MB_IDX(bp)].drv_mb_header) &
13247 DRV_MSG_SEQ_NUMBER_MASK;
13248
Wendy Xiong493adb12008-06-23 20:36:22 -070013249 if (netif_running(dev))
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013250 bnx2x_nic_load(bp, LOAD_NORMAL);
Wendy Xiong493adb12008-06-23 20:36:22 -070013251
13252 netif_device_attach(dev);
13253
13254 rtnl_unlock();
13255}
13256
Stephen Hemminger3646f0e2012-09-07 09:33:15 -070013257static const struct pci_error_handlers bnx2x_err_handler = {
Wendy Xiong493adb12008-06-23 20:36:22 -070013258 .error_detected = bnx2x_io_error_detected,
Eilon Greenstein356e2382009-02-12 08:38:32 +000013259 .slot_reset = bnx2x_io_slot_reset,
13260 .resume = bnx2x_io_resume,
Wendy Xiong493adb12008-06-23 20:36:22 -070013261};
13262
Yuval Mintzb030ed22013-05-27 04:08:30 +000013263static void bnx2x_shutdown(struct pci_dev *pdev)
13264{
13265 struct net_device *dev = pci_get_drvdata(pdev);
13266 struct bnx2x *bp;
13267
13268 if (!dev)
13269 return;
13270
13271 bp = netdev_priv(dev);
13272 if (!bp)
13273 return;
13274
13275 rtnl_lock();
13276 netif_device_detach(dev);
13277 rtnl_unlock();
13278
13279 /* Don't remove the netdevice, as there are scenarios which will cause
13280 * the kernel to hang, e.g., when trying to remove bnx2i while the
13281 * rootfs is mounted from SAN.
13282 */
13283 __bnx2x_remove(pdev, dev, bp, false);
13284}
13285
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013286static struct pci_driver bnx2x_pci_driver = {
Wendy Xiong493adb12008-06-23 20:36:22 -070013287 .name = DRV_MODULE_NAME,
13288 .id_table = bnx2x_pci_tbl,
13289 .probe = bnx2x_init_one,
Bill Pemberton0329aba2012-12-03 09:24:24 -050013290 .remove = bnx2x_remove_one,
Wendy Xiong493adb12008-06-23 20:36:22 -070013291 .suspend = bnx2x_suspend,
13292 .resume = bnx2x_resume,
13293 .err_handler = &bnx2x_err_handler,
Ariel Elior3c76fef2013-03-11 05:17:46 +000013294#ifdef CONFIG_BNX2X_SRIOV
13295 .sriov_configure = bnx2x_sriov_configure,
13296#endif
Yuval Mintzb030ed22013-05-27 04:08:30 +000013297 .shutdown = bnx2x_shutdown,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013298};
13299
13300static int __init bnx2x_init(void)
13301{
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000013302 int ret;
13303
Joe Perches7995c642010-02-17 15:01:52 +000013304 pr_info("%s", version);
Eilon Greenstein938cf542009-08-12 08:23:37 +000013305
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080013306 bnx2x_wq = create_singlethread_workqueue("bnx2x");
13307 if (bnx2x_wq == NULL) {
Joe Perches7995c642010-02-17 15:01:52 +000013308 pr_err("Cannot create workqueue\n");
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080013309 return -ENOMEM;
13310 }
13311
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000013312 ret = pci_register_driver(&bnx2x_pci_driver);
13313 if (ret) {
Joe Perches7995c642010-02-17 15:01:52 +000013314 pr_err("Cannot register driver\n");
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000013315 destroy_workqueue(bnx2x_wq);
13316 }
13317 return ret;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013318}
13319
13320static void __exit bnx2x_cleanup(void)
13321{
Yuval Mintz452427b2012-03-26 20:47:07 +000013322 struct list_head *pos, *q;
Yuval Mintzd76a6112013-06-02 00:06:17 +000013323
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013324 pci_unregister_driver(&bnx2x_pci_driver);
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080013325
13326 destroy_workqueue(bnx2x_wq);
Yuval Mintz452427b2012-03-26 20:47:07 +000013327
Yuval Mintz16a5fd92013-06-02 00:06:18 +000013328 /* Free globally allocated resources */
Yuval Mintz452427b2012-03-26 20:47:07 +000013329 list_for_each_safe(pos, q, &bnx2x_prev_list) {
13330 struct bnx2x_prev_path_list *tmp =
13331 list_entry(pos, struct bnx2x_prev_path_list, list);
13332 list_del(pos);
13333 kfree(tmp);
13334 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013335}
13336
Yaniv Rosner3deb8162011-06-14 01:34:33 +000013337void bnx2x_notify_link_changed(struct bnx2x *bp)
13338{
13339 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + BP_FUNC(bp)*sizeof(u32), 1);
13340}
13341
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013342module_init(bnx2x_init);
13343module_exit(bnx2x_cleanup);
13344
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013345/**
13346 * bnx2x_set_iscsi_eth_mac_addr - set iSCSI MAC(s).
13347 *
13348 * @bp: driver handle
13349 * @set: set or clear the CAM entry
13350 *
Yuval Mintz16a5fd92013-06-02 00:06:18 +000013351 * This function will wait until the ramrod completion returns.
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013352 * Return 0 if success, -ENODEV if ramrod doesn't return.
13353 */
Eric Dumazet1191cb82012-04-27 21:39:21 +000013354static int bnx2x_set_iscsi_eth_mac_addr(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013355{
13356 unsigned long ramrod_flags = 0;
13357
13358 __set_bit(RAMROD_COMP_WAIT, &ramrod_flags);
13359 return bnx2x_set_mac_one(bp, bp->cnic_eth_dev.iscsi_mac,
13360 &bp->iscsi_l2_mac_obj, true,
13361 BNX2X_ISCSI_ETH_MAC, &ramrod_flags);
13362}
Michael Chan993ac7b2009-10-10 13:46:56 +000013363
13364/* count denotes the number of new completions we have seen */
13365static void bnx2x_cnic_sp_post(struct bnx2x *bp, int count)
13366{
13367 struct eth_spe *spe;
Merav Sicrona0529972012-06-19 07:48:25 +000013368 int cxt_index, cxt_offset;
Michael Chan993ac7b2009-10-10 13:46:56 +000013369
13370#ifdef BNX2X_STOP_ON_ERROR
13371 if (unlikely(bp->panic))
13372 return;
13373#endif
13374
13375 spin_lock_bh(&bp->spq_lock);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013376 BUG_ON(bp->cnic_spq_pending < count);
Michael Chan993ac7b2009-10-10 13:46:56 +000013377 bp->cnic_spq_pending -= count;
13378
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013379 for (; bp->cnic_kwq_pending; bp->cnic_kwq_pending--) {
13380 u16 type = (le16_to_cpu(bp->cnic_kwq_cons->hdr.type)
13381 & SPE_HDR_CONN_TYPE) >>
13382 SPE_HDR_CONN_TYPE_SHIFT;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013383 u8 cmd = (le32_to_cpu(bp->cnic_kwq_cons->hdr.conn_and_cmd_data)
13384 >> SPE_HDR_CMD_ID_SHIFT) & 0xff;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013385
13386 /* Set validation for iSCSI L2 client before sending SETUP
13387 * ramrod
13388 */
13389 if (type == ETH_CONNECTION_TYPE) {
Merav Sicrona0529972012-06-19 07:48:25 +000013390 if (cmd == RAMROD_CMD_ID_ETH_CLIENT_SETUP) {
Merav Sicron37ae41a2012-06-19 07:48:27 +000013391 cxt_index = BNX2X_ISCSI_ETH_CID(bp) /
Merav Sicrona0529972012-06-19 07:48:25 +000013392 ILT_PAGE_CIDS;
Merav Sicron37ae41a2012-06-19 07:48:27 +000013393 cxt_offset = BNX2X_ISCSI_ETH_CID(bp) -
Merav Sicrona0529972012-06-19 07:48:25 +000013394 (cxt_index * ILT_PAGE_CIDS);
13395 bnx2x_set_ctx_validation(bp,
13396 &bp->context[cxt_index].
13397 vcxt[cxt_offset].eth,
Merav Sicron37ae41a2012-06-19 07:48:27 +000013398 BNX2X_ISCSI_ETH_CID(bp));
Merav Sicrona0529972012-06-19 07:48:25 +000013399 }
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013400 }
13401
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013402 /*
13403 * There may be not more than 8 L2, not more than 8 L5 SPEs
13404 * and in the air. We also check that number of outstanding
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080013405 * COMMON ramrods is not more than the EQ and SPQ can
13406 * accommodate.
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013407 */
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080013408 if (type == ETH_CONNECTION_TYPE) {
13409 if (!atomic_read(&bp->cq_spq_left))
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013410 break;
13411 else
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080013412 atomic_dec(&bp->cq_spq_left);
13413 } else if (type == NONE_CONNECTION_TYPE) {
13414 if (!atomic_read(&bp->eq_spq_left))
13415 break;
13416 else
13417 atomic_dec(&bp->eq_spq_left);
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000013418 } else if ((type == ISCSI_CONNECTION_TYPE) ||
13419 (type == FCOE_CONNECTION_TYPE)) {
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013420 if (bp->cnic_spq_pending >=
13421 bp->cnic_eth_dev.max_kwqe_pending)
13422 break;
13423 else
13424 bp->cnic_spq_pending++;
13425 } else {
13426 BNX2X_ERR("Unknown SPE type: %d\n", type);
13427 bnx2x_panic();
Michael Chan993ac7b2009-10-10 13:46:56 +000013428 break;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013429 }
Michael Chan993ac7b2009-10-10 13:46:56 +000013430
13431 spe = bnx2x_sp_get_next(bp);
13432 *spe = *bp->cnic_kwq_cons;
13433
Merav Sicron51c1a582012-03-18 10:33:38 +000013434 DP(BNX2X_MSG_SP, "pending on SPQ %d, on KWQ %d count %d\n",
Michael Chan993ac7b2009-10-10 13:46:56 +000013435 bp->cnic_spq_pending, bp->cnic_kwq_pending, count);
13436
13437 if (bp->cnic_kwq_cons == bp->cnic_kwq_last)
13438 bp->cnic_kwq_cons = bp->cnic_kwq;
13439 else
13440 bp->cnic_kwq_cons++;
13441 }
13442 bnx2x_sp_prod_update(bp);
13443 spin_unlock_bh(&bp->spq_lock);
13444}
13445
13446static int bnx2x_cnic_sp_queue(struct net_device *dev,
13447 struct kwqe_16 *kwqes[], u32 count)
13448{
13449 struct bnx2x *bp = netdev_priv(dev);
13450 int i;
13451
13452#ifdef BNX2X_STOP_ON_ERROR
Merav Sicron51c1a582012-03-18 10:33:38 +000013453 if (unlikely(bp->panic)) {
13454 BNX2X_ERR("Can't post to SP queue while panic\n");
Michael Chan993ac7b2009-10-10 13:46:56 +000013455 return -EIO;
Merav Sicron51c1a582012-03-18 10:33:38 +000013456 }
Michael Chan993ac7b2009-10-10 13:46:56 +000013457#endif
13458
Ariel Elior95c6c6162012-01-26 06:01:52 +000013459 if ((bp->recovery_state != BNX2X_RECOVERY_DONE) &&
13460 (bp->recovery_state != BNX2X_RECOVERY_NIC_LOADING)) {
Merav Sicron51c1a582012-03-18 10:33:38 +000013461 BNX2X_ERR("Handling parity error recovery. Try again later\n");
Ariel Elior95c6c6162012-01-26 06:01:52 +000013462 return -EAGAIN;
13463 }
13464
Michael Chan993ac7b2009-10-10 13:46:56 +000013465 spin_lock_bh(&bp->spq_lock);
13466
13467 for (i = 0; i < count; i++) {
13468 struct eth_spe *spe = (struct eth_spe *)kwqes[i];
13469
13470 if (bp->cnic_kwq_pending == MAX_SP_DESC_CNT)
13471 break;
13472
13473 *bp->cnic_kwq_prod = *spe;
13474
13475 bp->cnic_kwq_pending++;
13476
Merav Sicron51c1a582012-03-18 10:33:38 +000013477 DP(BNX2X_MSG_SP, "L5 SPQE %x %x %x:%x pos %d\n",
Michael Chan993ac7b2009-10-10 13:46:56 +000013478 spe->hdr.conn_and_cmd_data, spe->hdr.type,
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013479 spe->data.update_data_addr.hi,
13480 spe->data.update_data_addr.lo,
Michael Chan993ac7b2009-10-10 13:46:56 +000013481 bp->cnic_kwq_pending);
13482
13483 if (bp->cnic_kwq_prod == bp->cnic_kwq_last)
13484 bp->cnic_kwq_prod = bp->cnic_kwq;
13485 else
13486 bp->cnic_kwq_prod++;
13487 }
13488
13489 spin_unlock_bh(&bp->spq_lock);
13490
13491 if (bp->cnic_spq_pending < bp->cnic_eth_dev.max_kwqe_pending)
13492 bnx2x_cnic_sp_post(bp, 0);
13493
13494 return i;
13495}
13496
13497static int bnx2x_cnic_ctl_send(struct bnx2x *bp, struct cnic_ctl_info *ctl)
13498{
13499 struct cnic_ops *c_ops;
13500 int rc = 0;
13501
13502 mutex_lock(&bp->cnic_mutex);
Eric Dumazet13707f92011-01-26 19:28:23 +000013503 c_ops = rcu_dereference_protected(bp->cnic_ops,
13504 lockdep_is_held(&bp->cnic_mutex));
Michael Chan993ac7b2009-10-10 13:46:56 +000013505 if (c_ops)
13506 rc = c_ops->cnic_ctl(bp->cnic_data, ctl);
13507 mutex_unlock(&bp->cnic_mutex);
13508
13509 return rc;
13510}
13511
13512static int bnx2x_cnic_ctl_send_bh(struct bnx2x *bp, struct cnic_ctl_info *ctl)
13513{
13514 struct cnic_ops *c_ops;
13515 int rc = 0;
13516
13517 rcu_read_lock();
13518 c_ops = rcu_dereference(bp->cnic_ops);
13519 if (c_ops)
13520 rc = c_ops->cnic_ctl(bp->cnic_data, ctl);
13521 rcu_read_unlock();
13522
13523 return rc;
13524}
13525
13526/*
13527 * for commands that have no data
13528 */
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000013529int bnx2x_cnic_notify(struct bnx2x *bp, int cmd)
Michael Chan993ac7b2009-10-10 13:46:56 +000013530{
13531 struct cnic_ctl_info ctl = {0};
13532
13533 ctl.cmd = cmd;
13534
13535 return bnx2x_cnic_ctl_send(bp, &ctl);
13536}
13537
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013538static void bnx2x_cnic_cfc_comp(struct bnx2x *bp, int cid, u8 err)
Michael Chan993ac7b2009-10-10 13:46:56 +000013539{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013540 struct cnic_ctl_info ctl = {0};
Michael Chan993ac7b2009-10-10 13:46:56 +000013541
13542 /* first we tell CNIC and only then we count this as a completion */
13543 ctl.cmd = CNIC_CTL_COMPLETION_CMD;
13544 ctl.data.comp.cid = cid;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013545 ctl.data.comp.error = err;
Michael Chan993ac7b2009-10-10 13:46:56 +000013546
13547 bnx2x_cnic_ctl_send_bh(bp, &ctl);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013548 bnx2x_cnic_sp_post(bp, 0);
Michael Chan993ac7b2009-10-10 13:46:56 +000013549}
13550
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013551/* Called with netif_addr_lock_bh() taken.
13552 * Sets an rx_mode config for an iSCSI ETH client.
13553 * Doesn't block.
13554 * Completion should be checked outside.
13555 */
13556static void bnx2x_set_iscsi_eth_rx_mode(struct bnx2x *bp, bool start)
13557{
13558 unsigned long accept_flags = 0, ramrod_flags = 0;
13559 u8 cl_id = bnx2x_cnic_eth_cl_id(bp, BNX2X_ISCSI_ETH_CL_ID_IDX);
13560 int sched_state = BNX2X_FILTER_ISCSI_ETH_STOP_SCHED;
13561
13562 if (start) {
13563 /* Start accepting on iSCSI L2 ring. Accept all multicasts
13564 * because it's the only way for UIO Queue to accept
13565 * multicasts (in non-promiscuous mode only one Queue per
13566 * function will receive multicast packets (leading in our
13567 * case).
13568 */
13569 __set_bit(BNX2X_ACCEPT_UNICAST, &accept_flags);
13570 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, &accept_flags);
13571 __set_bit(BNX2X_ACCEPT_BROADCAST, &accept_flags);
13572 __set_bit(BNX2X_ACCEPT_ANY_VLAN, &accept_flags);
13573
13574 /* Clear STOP_PENDING bit if START is requested */
13575 clear_bit(BNX2X_FILTER_ISCSI_ETH_STOP_SCHED, &bp->sp_state);
13576
13577 sched_state = BNX2X_FILTER_ISCSI_ETH_START_SCHED;
13578 } else
13579 /* Clear START_PENDING bit if STOP is requested */
13580 clear_bit(BNX2X_FILTER_ISCSI_ETH_START_SCHED, &bp->sp_state);
13581
13582 if (test_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state))
13583 set_bit(sched_state, &bp->sp_state);
13584 else {
13585 __set_bit(RAMROD_RX, &ramrod_flags);
13586 bnx2x_set_q_rx_mode(bp, cl_id, 0, accept_flags, 0,
13587 ramrod_flags);
13588 }
13589}
13590
Michael Chan993ac7b2009-10-10 13:46:56 +000013591static int bnx2x_drv_ctl(struct net_device *dev, struct drv_ctl_info *ctl)
13592{
13593 struct bnx2x *bp = netdev_priv(dev);
13594 int rc = 0;
13595
13596 switch (ctl->cmd) {
13597 case DRV_CTL_CTXTBL_WR_CMD: {
13598 u32 index = ctl->data.io.offset;
13599 dma_addr_t addr = ctl->data.io.dma_addr;
13600
13601 bnx2x_ilt_wr(bp, index, addr);
13602 break;
13603 }
13604
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013605 case DRV_CTL_RET_L5_SPQ_CREDIT_CMD: {
13606 int count = ctl->data.credit.credit_count;
Michael Chan993ac7b2009-10-10 13:46:56 +000013607
13608 bnx2x_cnic_sp_post(bp, count);
13609 break;
13610 }
13611
13612 /* rtnl_lock is held. */
13613 case DRV_CTL_START_L2_CMD: {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013614 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
13615 unsigned long sp_bits = 0;
Michael Chan993ac7b2009-10-10 13:46:56 +000013616
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013617 /* Configure the iSCSI classification object */
13618 bnx2x_init_mac_obj(bp, &bp->iscsi_l2_mac_obj,
13619 cp->iscsi_l2_client_id,
13620 cp->iscsi_l2_cid, BP_FUNC(bp),
13621 bnx2x_sp(bp, mac_rdata),
13622 bnx2x_sp_mapping(bp, mac_rdata),
13623 BNX2X_FILTER_MAC_PENDING,
13624 &bp->sp_state, BNX2X_OBJ_TYPE_RX,
13625 &bp->macs_pool);
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000013626
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013627 /* Set iSCSI MAC address */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013628 rc = bnx2x_set_iscsi_eth_mac_addr(bp);
13629 if (rc)
13630 break;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013631
13632 mmiowb();
13633 barrier();
13634
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013635 /* Start accepting on iSCSI L2 ring */
13636
13637 netif_addr_lock_bh(dev);
13638 bnx2x_set_iscsi_eth_rx_mode(bp, true);
13639 netif_addr_unlock_bh(dev);
13640
13641 /* bits to wait on */
13642 __set_bit(BNX2X_FILTER_RX_MODE_PENDING, &sp_bits);
13643 __set_bit(BNX2X_FILTER_ISCSI_ETH_START_SCHED, &sp_bits);
13644
13645 if (!bnx2x_wait_sp_comp(bp, sp_bits))
13646 BNX2X_ERR("rx_mode completion timed out!\n");
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013647
Michael Chan993ac7b2009-10-10 13:46:56 +000013648 break;
13649 }
13650
13651 /* rtnl_lock is held. */
13652 case DRV_CTL_STOP_L2_CMD: {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013653 unsigned long sp_bits = 0;
Michael Chan993ac7b2009-10-10 13:46:56 +000013654
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013655 /* Stop accepting on iSCSI L2 ring */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013656 netif_addr_lock_bh(dev);
13657 bnx2x_set_iscsi_eth_rx_mode(bp, false);
13658 netif_addr_unlock_bh(dev);
13659
13660 /* bits to wait on */
13661 __set_bit(BNX2X_FILTER_RX_MODE_PENDING, &sp_bits);
13662 __set_bit(BNX2X_FILTER_ISCSI_ETH_STOP_SCHED, &sp_bits);
13663
13664 if (!bnx2x_wait_sp_comp(bp, sp_bits))
13665 BNX2X_ERR("rx_mode completion timed out!\n");
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013666
13667 mmiowb();
13668 barrier();
13669
13670 /* Unset iSCSI L2 MAC */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013671 rc = bnx2x_del_all_macs(bp, &bp->iscsi_l2_mac_obj,
13672 BNX2X_ISCSI_ETH_MAC, true);
Michael Chan993ac7b2009-10-10 13:46:56 +000013673 break;
13674 }
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013675 case DRV_CTL_RET_L2_SPQ_CREDIT_CMD: {
13676 int count = ctl->data.credit.credit_count;
13677
13678 smp_mb__before_atomic_inc();
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080013679 atomic_add(count, &bp->cq_spq_left);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013680 smp_mb__after_atomic_inc();
13681 break;
13682 }
Barak Witkowski1d187b32011-12-05 22:41:50 +000013683 case DRV_CTL_ULP_REGISTER_CMD: {
Barak Witkowski2e499d32012-06-26 01:31:19 +000013684 int ulp_type = ctl->data.register_data.ulp_type;
Barak Witkowski1d187b32011-12-05 22:41:50 +000013685
13686 if (CHIP_IS_E3(bp)) {
13687 int idx = BP_FW_MB_IDX(bp);
Barak Witkowski2e499d32012-06-26 01:31:19 +000013688 u32 cap = SHMEM2_RD(bp, drv_capabilities_flag[idx]);
13689 int path = BP_PATH(bp);
13690 int port = BP_PORT(bp);
13691 int i;
13692 u32 scratch_offset;
13693 u32 *host_addr;
Barak Witkowski1d187b32011-12-05 22:41:50 +000013694
Barak Witkowski2e499d32012-06-26 01:31:19 +000013695 /* first write capability to shmem2 */
Barak Witkowski1d187b32011-12-05 22:41:50 +000013696 if (ulp_type == CNIC_ULP_ISCSI)
13697 cap |= DRV_FLAGS_CAPABILITIES_LOADED_ISCSI;
13698 else if (ulp_type == CNIC_ULP_FCOE)
13699 cap |= DRV_FLAGS_CAPABILITIES_LOADED_FCOE;
13700 SHMEM2_WR(bp, drv_capabilities_flag[idx], cap);
Barak Witkowski2e499d32012-06-26 01:31:19 +000013701
13702 if ((ulp_type != CNIC_ULP_FCOE) ||
13703 (!SHMEM2_HAS(bp, ncsi_oem_data_addr)) ||
13704 (!(bp->flags & BC_SUPPORTS_FCOE_FEATURES)))
13705 break;
13706
13707 /* if reached here - should write fcoe capabilities */
13708 scratch_offset = SHMEM2_RD(bp, ncsi_oem_data_addr);
13709 if (!scratch_offset)
13710 break;
13711 scratch_offset += offsetof(struct glob_ncsi_oem_data,
13712 fcoe_features[path][port]);
13713 host_addr = (u32 *) &(ctl->data.register_data.
13714 fcoe_features);
13715 for (i = 0; i < sizeof(struct fcoe_capabilities);
13716 i += 4)
13717 REG_WR(bp, scratch_offset + i,
13718 *(host_addr + i/4));
Barak Witkowski1d187b32011-12-05 22:41:50 +000013719 }
13720 break;
13721 }
Barak Witkowski2e499d32012-06-26 01:31:19 +000013722
Barak Witkowski1d187b32011-12-05 22:41:50 +000013723 case DRV_CTL_ULP_UNREGISTER_CMD: {
13724 int ulp_type = ctl->data.ulp_type;
13725
13726 if (CHIP_IS_E3(bp)) {
13727 int idx = BP_FW_MB_IDX(bp);
13728 u32 cap;
13729
13730 cap = SHMEM2_RD(bp, drv_capabilities_flag[idx]);
13731 if (ulp_type == CNIC_ULP_ISCSI)
13732 cap &= ~DRV_FLAGS_CAPABILITIES_LOADED_ISCSI;
13733 else if (ulp_type == CNIC_ULP_FCOE)
13734 cap &= ~DRV_FLAGS_CAPABILITIES_LOADED_FCOE;
13735 SHMEM2_WR(bp, drv_capabilities_flag[idx], cap);
13736 }
13737 break;
13738 }
Michael Chan993ac7b2009-10-10 13:46:56 +000013739
13740 default:
13741 BNX2X_ERR("unknown command %x\n", ctl->cmd);
13742 rc = -EINVAL;
13743 }
13744
13745 return rc;
13746}
13747
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000013748void bnx2x_setup_cnic_irq_info(struct bnx2x *bp)
Michael Chan993ac7b2009-10-10 13:46:56 +000013749{
13750 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
13751
13752 if (bp->flags & USING_MSIX_FLAG) {
13753 cp->drv_state |= CNIC_DRV_STATE_USING_MSIX;
13754 cp->irq_arr[0].irq_flags |= CNIC_IRQ_FL_MSIX;
13755 cp->irq_arr[0].vector = bp->msix_table[1].vector;
13756 } else {
13757 cp->drv_state &= ~CNIC_DRV_STATE_USING_MSIX;
13758 cp->irq_arr[0].irq_flags &= ~CNIC_IRQ_FL_MSIX;
13759 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013760 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000013761 cp->irq_arr[0].status_blk = (void *)bp->cnic_sb.e2_sb;
13762 else
13763 cp->irq_arr[0].status_blk = (void *)bp->cnic_sb.e1x_sb;
13764
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013765 cp->irq_arr[0].status_blk_num = bnx2x_cnic_fw_sb_id(bp);
13766 cp->irq_arr[0].status_blk_num2 = bnx2x_cnic_igu_sb_id(bp);
Michael Chan993ac7b2009-10-10 13:46:56 +000013767 cp->irq_arr[1].status_blk = bp->def_status_blk;
13768 cp->irq_arr[1].status_blk_num = DEF_SB_ID;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013769 cp->irq_arr[1].status_blk_num2 = DEF_SB_IGU_ID;
Michael Chan993ac7b2009-10-10 13:46:56 +000013770
13771 cp->num_irq = 2;
13772}
13773
Merav Sicron37ae41a2012-06-19 07:48:27 +000013774void bnx2x_setup_cnic_info(struct bnx2x *bp)
13775{
13776 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
13777
Merav Sicron37ae41a2012-06-19 07:48:27 +000013778 cp->ctx_tbl_offset = FUNC_ILT_BASE(BP_FUNC(bp)) +
13779 bnx2x_cid_ilt_lines(bp);
13780 cp->starting_cid = bnx2x_cid_ilt_lines(bp) * ILT_PAGE_CIDS;
13781 cp->fcoe_init_cid = BNX2X_FCOE_ETH_CID(bp);
13782 cp->iscsi_l2_cid = BNX2X_ISCSI_ETH_CID(bp);
13783
Michael Chanf78afb32013-09-18 01:50:38 -070013784 DP(NETIF_MSG_IFUP, "BNX2X_1st_NON_L2_ETH_CID(bp) %x, cp->starting_cid %x, cp->fcoe_init_cid %x, cp->iscsi_l2_cid %x\n",
13785 BNX2X_1st_NON_L2_ETH_CID(bp), cp->starting_cid, cp->fcoe_init_cid,
13786 cp->iscsi_l2_cid);
13787
Merav Sicron37ae41a2012-06-19 07:48:27 +000013788 if (NO_ISCSI_OOO(bp))
13789 cp->drv_state |= CNIC_DRV_STATE_NO_ISCSI_OOO;
13790}
13791
Michael Chan993ac7b2009-10-10 13:46:56 +000013792static int bnx2x_register_cnic(struct net_device *dev, struct cnic_ops *ops,
13793 void *data)
13794{
13795 struct bnx2x *bp = netdev_priv(dev);
13796 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
Merav Sicron55c11942012-11-07 00:45:48 +000013797 int rc;
13798
13799 DP(NETIF_MSG_IFUP, "Register_cnic called\n");
Michael Chan993ac7b2009-10-10 13:46:56 +000013800
Merav Sicron51c1a582012-03-18 10:33:38 +000013801 if (ops == NULL) {
13802 BNX2X_ERR("NULL ops received\n");
Michael Chan993ac7b2009-10-10 13:46:56 +000013803 return -EINVAL;
Merav Sicron51c1a582012-03-18 10:33:38 +000013804 }
Michael Chan993ac7b2009-10-10 13:46:56 +000013805
Merav Sicron55c11942012-11-07 00:45:48 +000013806 if (!CNIC_SUPPORT(bp)) {
13807 BNX2X_ERR("Can't register CNIC when not supported\n");
13808 return -EOPNOTSUPP;
13809 }
13810
13811 if (!CNIC_LOADED(bp)) {
13812 rc = bnx2x_load_cnic(bp);
13813 if (rc) {
13814 BNX2X_ERR("CNIC-related load failed\n");
13815 return rc;
13816 }
Merav Sicron55c11942012-11-07 00:45:48 +000013817 }
13818
13819 bp->cnic_enabled = true;
13820
Michael Chan993ac7b2009-10-10 13:46:56 +000013821 bp->cnic_kwq = kzalloc(PAGE_SIZE, GFP_KERNEL);
13822 if (!bp->cnic_kwq)
13823 return -ENOMEM;
13824
13825 bp->cnic_kwq_cons = bp->cnic_kwq;
13826 bp->cnic_kwq_prod = bp->cnic_kwq;
13827 bp->cnic_kwq_last = bp->cnic_kwq + MAX_SP_DESC_CNT;
13828
13829 bp->cnic_spq_pending = 0;
13830 bp->cnic_kwq_pending = 0;
13831
13832 bp->cnic_data = data;
13833
13834 cp->num_irq = 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013835 cp->drv_state |= CNIC_DRV_STATE_REGD;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013836 cp->iro_arr = bp->iro_arr;
Michael Chan993ac7b2009-10-10 13:46:56 +000013837
Michael Chan993ac7b2009-10-10 13:46:56 +000013838 bnx2x_setup_cnic_irq_info(bp);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013839
Michael Chan993ac7b2009-10-10 13:46:56 +000013840 rcu_assign_pointer(bp->cnic_ops, ops);
13841
13842 return 0;
13843}
13844
13845static int bnx2x_unregister_cnic(struct net_device *dev)
13846{
13847 struct bnx2x *bp = netdev_priv(dev);
13848 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
13849
13850 mutex_lock(&bp->cnic_mutex);
Michael Chan993ac7b2009-10-10 13:46:56 +000013851 cp->drv_state = 0;
Eric Dumazet2cfa5a02011-11-23 07:09:32 +000013852 RCU_INIT_POINTER(bp->cnic_ops, NULL);
Michael Chan993ac7b2009-10-10 13:46:56 +000013853 mutex_unlock(&bp->cnic_mutex);
13854 synchronize_rcu();
Yuval Mintzfea75642013-04-10 13:34:39 +030013855 bp->cnic_enabled = false;
Michael Chan993ac7b2009-10-10 13:46:56 +000013856 kfree(bp->cnic_kwq);
13857 bp->cnic_kwq = NULL;
13858
13859 return 0;
13860}
13861
13862struct cnic_eth_dev *bnx2x_cnic_probe(struct net_device *dev)
13863{
13864 struct bnx2x *bp = netdev_priv(dev);
13865 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
13866
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000013867 /* If both iSCSI and FCoE are disabled - return NULL in
13868 * order to indicate CNIC that it should not try to work
13869 * with this device.
13870 */
13871 if (NO_ISCSI(bp) && NO_FCOE(bp))
13872 return NULL;
13873
Michael Chan993ac7b2009-10-10 13:46:56 +000013874 cp->drv_owner = THIS_MODULE;
13875 cp->chip_id = CHIP_ID(bp);
13876 cp->pdev = bp->pdev;
13877 cp->io_base = bp->regview;
13878 cp->io_base2 = bp->doorbells;
13879 cp->max_kwqe_pending = 8;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013880 cp->ctx_blk_size = CDU_ILT_PAGE_SZ;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013881 cp->ctx_tbl_offset = FUNC_ILT_BASE(BP_FUNC(bp)) +
13882 bnx2x_cid_ilt_lines(bp);
Michael Chan993ac7b2009-10-10 13:46:56 +000013883 cp->ctx_tbl_len = CNIC_ILT_LINES;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013884 cp->starting_cid = bnx2x_cid_ilt_lines(bp) * ILT_PAGE_CIDS;
Michael Chan993ac7b2009-10-10 13:46:56 +000013885 cp->drv_submit_kwqes_16 = bnx2x_cnic_sp_queue;
13886 cp->drv_ctl = bnx2x_drv_ctl;
13887 cp->drv_register_cnic = bnx2x_register_cnic;
13888 cp->drv_unregister_cnic = bnx2x_unregister_cnic;
Merav Sicron37ae41a2012-06-19 07:48:27 +000013889 cp->fcoe_init_cid = BNX2X_FCOE_ETH_CID(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013890 cp->iscsi_l2_client_id =
13891 bnx2x_cnic_eth_cl_id(bp, BNX2X_ISCSI_ETH_CL_ID_IDX);
Merav Sicron37ae41a2012-06-19 07:48:27 +000013892 cp->iscsi_l2_cid = BNX2X_ISCSI_ETH_CID(bp);
Michael Chan993ac7b2009-10-10 13:46:56 +000013893
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000013894 if (NO_ISCSI_OOO(bp))
13895 cp->drv_state |= CNIC_DRV_STATE_NO_ISCSI_OOO;
13896
13897 if (NO_ISCSI(bp))
13898 cp->drv_state |= CNIC_DRV_STATE_NO_ISCSI;
13899
13900 if (NO_FCOE(bp))
13901 cp->drv_state |= CNIC_DRV_STATE_NO_FCOE;
13902
Merav Sicron51c1a582012-03-18 10:33:38 +000013903 BNX2X_DEV_INFO(
13904 "page_size %d, tbl_offset %d, tbl_lines %d, starting cid %d\n",
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013905 cp->ctx_blk_size,
13906 cp->ctx_tbl_offset,
13907 cp->ctx_tbl_len,
13908 cp->starting_cid);
Michael Chan993ac7b2009-10-10 13:46:56 +000013909 return cp;
13910}
Michael Chan993ac7b2009-10-10 13:46:56 +000013911
Ariel Elior64112802013-01-07 00:50:23 +000013912u32 bnx2x_rx_ustorm_prods_offset(struct bnx2x_fastpath *fp)
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000013913{
Ariel Elior64112802013-01-07 00:50:23 +000013914 struct bnx2x *bp = fp->bp;
13915 u32 offset = BAR_USTRORM_INTMEM;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013916
Ariel Elior64112802013-01-07 00:50:23 +000013917 if (IS_VF(bp))
13918 return bnx2x_vf_ustorm_prods_offset(bp, fp);
13919 else if (!CHIP_IS_E1x(bp))
13920 offset += USTORM_RX_PRODS_E2_OFFSET(fp->cl_qzone_id);
13921 else
13922 offset += USTORM_RX_PRODS_E1X_OFFSET(BP_PORT(bp), fp->cl_id);
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000013923
Ariel Elior64112802013-01-07 00:50:23 +000013924 return offset;
13925}
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000013926
Ariel Elior64112802013-01-07 00:50:23 +000013927/* called only on E1H or E2.
13928 * When pretending to be PF, the pretend value is the function number 0...7
13929 * When pretending to be VF, the pretend val is the PF-num:VF-valid:ABS-VFID
13930 * combination
13931 */
13932int bnx2x_pretend_func(struct bnx2x *bp, u16 pretend_func_val)
13933{
13934 u32 pretend_reg;
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000013935
Ariel Elior23826852013-01-09 07:04:35 +000013936 if (CHIP_IS_E1H(bp) && pretend_func_val >= E1H_FUNC_MAX)
Ariel Elior64112802013-01-07 00:50:23 +000013937 return -1;
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000013938
Ariel Elior64112802013-01-07 00:50:23 +000013939 /* get my own pretend register */
13940 pretend_reg = bnx2x_get_pretend_reg(bp);
13941 REG_WR(bp, pretend_reg, pretend_func_val);
13942 REG_RD(bp, pretend_reg);
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000013943 return 0;
13944}