blob: ffa55df4d6077bef06fded7fb978a6eb4019f3fd [file] [log] [blame]
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001/*
2 * New driver for Marvell Yukon chipset and SysKonnect Gigabit
3 * Ethernet adapters. Based on earlier sk98lin, e100 and
4 * FreeBSD if_sk drivers.
5 *
6 * This driver intentionally does not support all the features
7 * of the original driver such as link fail-over and link management because
8 * those should be done at higher levels.
9 *
Stephen Hemminger747802a2005-06-27 11:33:16 -070010 * Copyright (C) 2004, 2005 Stephen Hemminger <shemminger@osdl.org>
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040011 *
12 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License as published by
Stephen Hemminger798b6b12006-10-22 20:16:57 -070014 * the Free Software Foundation; either version 2 of the License.
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040015 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
24 */
25
Arnaldo Carvalho de Melo14c85022005-12-27 02:43:12 -020026#include <linux/in.h>
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040027#include <linux/kernel.h>
28#include <linux/module.h>
29#include <linux/moduleparam.h>
30#include <linux/netdevice.h>
31#include <linux/etherdevice.h>
32#include <linux/ethtool.h>
33#include <linux/pci.h>
34#include <linux/if_vlan.h>
35#include <linux/ip.h>
36#include <linux/delay.h>
37#include <linux/crc32.h>
Al Viro40754002005-04-03 09:15:52 +010038#include <linux/dma-mapping.h>
Stephen Hemminger678aa1f2007-10-16 12:15:54 -070039#include <linux/debugfs.h>
Alexey Dobriyand43c36d2009-10-07 17:09:06 +040040#include <linux/sched.h>
Stephen Hemminger678aa1f2007-10-16 12:15:54 -070041#include <linux/seq_file.h>
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -080042#include <linux/mii.h>
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040043#include <asm/irq.h>
44
45#include "skge.h"
46
47#define DRV_NAME "skge"
Stephen Hemmingerbf9f56d2007-11-26 11:54:53 -080048#define DRV_VERSION "1.13"
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040049#define PFX DRV_NAME " "
50
51#define DEFAULT_TX_RING_SIZE 128
52#define DEFAULT_RX_RING_SIZE 512
53#define MAX_TX_RING_SIZE 1024
Stephen Hemminger9db96472006-06-06 10:11:12 -070054#define TX_LOW_WATER (MAX_SKB_FRAGS + 1)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040055#define MAX_RX_RING_SIZE 4096
Stephen Hemminger19a33d42005-06-27 11:33:15 -070056#define RX_COPY_THRESHOLD 128
57#define RX_BUF_SIZE 1536
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040058#define PHY_RETRIES 1000
59#define ETH_JUMBO_MTU 9000
60#define TX_WATCHDOG (5 * HZ)
61#define NAPI_WEIGHT 64
Stephen Hemminger6abebb52005-07-22 16:26:10 -070062#define BLINK_MS 250
Stephen Hemminger501fb722007-10-16 12:15:51 -070063#define LINK_HZ HZ
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040064
Stephen Hemmingerafa151b2007-10-16 12:15:53 -070065#define SKGE_EEPROM_MAGIC 0x9933aabb
66
67
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040068MODULE_DESCRIPTION("SysKonnect Gigabit Ethernet driver");
Stephen Hemminger65ebe632007-01-23 11:38:57 -080069MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040070MODULE_LICENSE("GPL");
71MODULE_VERSION(DRV_VERSION);
72
73static const u32 default_msg
74 = NETIF_MSG_DRV| NETIF_MSG_PROBE| NETIF_MSG_LINK
75 | NETIF_MSG_IFUP| NETIF_MSG_IFDOWN;
76
77static int debug = -1; /* defaults above */
78module_param(debug, int, 0);
79MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
80
Alexey Dobriyana3aa1882010-01-07 11:58:11 +000081static DEFINE_PCI_DEVICE_TABLE(skge_id_table) = {
Stephen Hemminger275834d2005-06-27 11:33:03 -070082 { PCI_DEVICE(PCI_VENDOR_ID_3COM, PCI_DEVICE_ID_3COM_3C940) },
83 { PCI_DEVICE(PCI_VENDOR_ID_3COM, PCI_DEVICE_ID_3COM_3C940B) },
84 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_GE) },
85 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_YU) },
Stephen Hemmingerf19841f2007-02-23 14:04:54 -080086 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, PCI_DEVICE_ID_DLINK_DGE510T) },
Stephen Hemminger2d2a3872006-05-17 14:37:04 -070087 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b01) }, /* DGE-530T */
Stephen Hemminger275834d2005-06-27 11:33:03 -070088 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4320) },
89 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x5005) }, /* Belkin */
90 { PCI_DEVICE(PCI_VENDOR_ID_CNET, PCI_DEVICE_ID_CNET_GIGACARD) },
Stephen Hemminger275834d2005-06-27 11:33:03 -070091 { PCI_DEVICE(PCI_VENDOR_ID_LINKSYS, PCI_DEVICE_ID_LINKSYS_EG1064) },
Stephen Hemmingerf19841f2007-02-23 14:04:54 -080092 { PCI_VENDOR_ID_LINKSYS, 0x1032, PCI_ANY_ID, 0x0015 },
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040093 { 0 }
94};
95MODULE_DEVICE_TABLE(pci, skge_id_table);
96
97static int skge_up(struct net_device *dev);
98static int skge_down(struct net_device *dev);
Stephen Hemmingeree294dc2005-12-14 15:47:44 -080099static void skge_phy_reset(struct skge_port *skge);
Stephen Hemminger513f5332006-09-01 15:53:49 -0700100static void skge_tx_clean(struct net_device *dev);
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -0800101static int xm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val);
102static int gm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400103static void genesis_get_stats(struct skge_port *skge, u64 *data);
104static void yukon_get_stats(struct skge_port *skge, u64 *data);
105static void yukon_init(struct skge_hw *hw, int port);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400106static void genesis_mac_init(struct skge_hw *hw, int port);
Stephen Hemminger45bada62005-06-27 11:33:12 -0700107static void genesis_link_up(struct skge_port *skge);
Stephen Hemmingerf80d0322008-11-19 22:01:26 -0800108static void skge_set_multicast(struct net_device *dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400109
Stephen Hemminger7e676d92005-06-27 11:33:13 -0700110/* Avoid conditionals by using array */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400111static const int txqaddr[] = { Q_XA1, Q_XA2 };
112static const int rxqaddr[] = { Q_R1, Q_R2 };
113static const u32 rxirqmask[] = { IS_R1_F, IS_R2_F };
114static const u32 txirqmask[] = { IS_XA1_F, IS_XA2_F };
Stephen Hemminger4ebabfc2007-03-16 14:01:27 -0700115static const u32 napimask[] = { IS_R1_F|IS_XA1_F, IS_R2_F|IS_XA2_F };
116static const u32 portmask[] = { IS_PORT_1, IS_PORT_2 };
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400117
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400118static int skge_get_regs_len(struct net_device *dev)
119{
Stephen Hemmingerc3f8be92005-09-19 15:37:34 -0700120 return 0x4000;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400121}
122
123/*
Stephen Hemmingerc3f8be92005-09-19 15:37:34 -0700124 * Returns copy of whole control register region
125 * Note: skip RAM address register because accessing it will
126 * cause bus hangs!
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400127 */
128static void skge_get_regs(struct net_device *dev, struct ethtool_regs *regs,
129 void *p)
130{
131 const struct skge_port *skge = netdev_priv(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400132 const void __iomem *io = skge->hw->regs;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400133
134 regs->version = 1;
Stephen Hemmingerc3f8be92005-09-19 15:37:34 -0700135 memset(p, 0, regs->len);
136 memcpy_fromio(p, io, B3_RAM_ADDR);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400137
Stephen Hemmingerc3f8be92005-09-19 15:37:34 -0700138 memcpy_fromio(p + B3_RI_WTO_R1, io + B3_RI_WTO_R1,
139 regs->len - B3_RI_WTO_R1);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400140}
141
Stephen Hemminger8f3f8192005-11-08 10:33:45 -0800142/* Wake on Lan only supported on Yukon chips with rev 1 or above */
Stephen Hemmingera504e642007-02-02 08:22:53 -0800143static u32 wol_supported(const struct skge_hw *hw)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400144{
Stephen Hemmingerd17ecb22007-05-07 11:01:55 -0700145 if (hw->chip_id == CHIP_ID_GENESIS)
Stephen Hemmingera504e642007-02-02 08:22:53 -0800146 return 0;
Stephen Hemmingerd17ecb22007-05-07 11:01:55 -0700147
148 if (hw->chip_id == CHIP_ID_YUKON && hw->chip_rev == 0)
149 return 0;
150
151 return WAKE_MAGIC | WAKE_PHY;
Stephen Hemmingera504e642007-02-02 08:22:53 -0800152}
153
Stephen Hemmingera504e642007-02-02 08:22:53 -0800154static void skge_wol_init(struct skge_port *skge)
155{
156 struct skge_hw *hw = skge->hw;
157 int port = skge->port;
Stephen Hemminger692412b2007-04-09 15:32:45 -0700158 u16 ctrl;
Stephen Hemmingera504e642007-02-02 08:22:53 -0800159
Stephen Hemmingera504e642007-02-02 08:22:53 -0800160 skge_write16(hw, B0_CTST, CS_RST_CLR);
161 skge_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
162
Stephen Hemminger692412b2007-04-09 15:32:45 -0700163 /* Turn on Vaux */
164 skge_write8(hw, B0_POWER_CTRL,
165 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_ON | PC_VCC_OFF);
166
167 /* WA code for COMA mode -- clear PHY reset */
168 if (hw->chip_id == CHIP_ID_YUKON_LITE &&
169 hw->chip_rev >= CHIP_REV_YU_LITE_A3) {
170 u32 reg = skge_read32(hw, B2_GP_IO);
171 reg |= GP_DIR_9;
172 reg &= ~GP_IO_9;
173 skge_write32(hw, B2_GP_IO, reg);
174 }
175
176 skge_write32(hw, SK_REG(port, GPHY_CTRL),
177 GPC_DIS_SLEEP |
178 GPC_HWCFG_M_3 | GPC_HWCFG_M_2 | GPC_HWCFG_M_1 | GPC_HWCFG_M_0 |
179 GPC_ANEG_1 | GPC_RST_SET);
180
181 skge_write32(hw, SK_REG(port, GPHY_CTRL),
182 GPC_DIS_SLEEP |
183 GPC_HWCFG_M_3 | GPC_HWCFG_M_2 | GPC_HWCFG_M_1 | GPC_HWCFG_M_0 |
184 GPC_ANEG_1 | GPC_RST_CLR);
185
186 skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
Stephen Hemmingera504e642007-02-02 08:22:53 -0800187
188 /* Force to 10/100 skge_reset will re-enable on resume */
Stephen Hemminger692412b2007-04-09 15:32:45 -0700189 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV,
190 PHY_AN_100FULL | PHY_AN_100HALF |
191 PHY_AN_10FULL | PHY_AN_10HALF| PHY_AN_CSMA);
192 /* no 1000 HD/FD */
193 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, 0);
194 gm_phy_write(hw, port, PHY_MARV_CTRL,
195 PHY_CT_RESET | PHY_CT_SPS_LSB | PHY_CT_ANE |
196 PHY_CT_RE_CFG | PHY_CT_DUP_MD);
Stephen Hemmingera504e642007-02-02 08:22:53 -0800197
Stephen Hemmingera504e642007-02-02 08:22:53 -0800198
199 /* Set GMAC to no flow control and auto update for speed/duplex */
200 gma_write16(hw, port, GM_GP_CTRL,
201 GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
202 GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
203
204 /* Set WOL address */
205 memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
206 skge->netdev->dev_addr, ETH_ALEN);
207
208 /* Turn on appropriate WOL control bits */
209 skge_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
210 ctrl = 0;
211 if (skge->wol & WAKE_PHY)
212 ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
213 else
214 ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
215
216 if (skge->wol & WAKE_MAGIC)
217 ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
218 else
Joe Perchesa419aef2009-08-18 11:18:35 -0700219 ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;
Stephen Hemmingera504e642007-02-02 08:22:53 -0800220
221 ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
222 skge_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
223
224 /* block receiver */
225 skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400226}
227
228static void skge_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
229{
230 struct skge_port *skge = netdev_priv(dev);
231
Stephen Hemmingera504e642007-02-02 08:22:53 -0800232 wol->supported = wol_supported(skge->hw);
233 wol->wolopts = skge->wol;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400234}
235
236static int skge_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
237{
238 struct skge_port *skge = netdev_priv(dev);
239 struct skge_hw *hw = skge->hw;
240
Joe Perches8e95a202009-12-03 07:58:21 +0000241 if ((wol->wolopts & ~wol_supported(hw)) ||
242 !device_can_wakeup(&hw->pdev->dev))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400243 return -EOPNOTSUPP;
244
Stephen Hemmingera504e642007-02-02 08:22:53 -0800245 skge->wol = wol->wolopts;
Rafael J. Wysocki5177b322008-10-29 14:22:14 -0700246
247 device_set_wakeup_enable(&hw->pdev->dev, skge->wol);
248
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400249 return 0;
250}
251
Stephen Hemminger8f3f8192005-11-08 10:33:45 -0800252/* Determine supported/advertised modes based on hardware.
253 * Note: ethtool ADVERTISED_xxx == SUPPORTED_xxx
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700254 */
255static u32 skge_supported_modes(const struct skge_hw *hw)
256{
257 u32 supported;
258
Stephen Hemminger5e1705d2005-08-16 14:00:58 -0700259 if (hw->copper) {
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700260 supported = SUPPORTED_10baseT_Half
261 | SUPPORTED_10baseT_Full
262 | SUPPORTED_100baseT_Half
263 | SUPPORTED_100baseT_Full
264 | SUPPORTED_1000baseT_Half
265 | SUPPORTED_1000baseT_Full
266 | SUPPORTED_Autoneg| SUPPORTED_TP;
267
268 if (hw->chip_id == CHIP_ID_GENESIS)
269 supported &= ~(SUPPORTED_10baseT_Half
270 | SUPPORTED_10baseT_Full
271 | SUPPORTED_100baseT_Half
272 | SUPPORTED_100baseT_Full);
273
274 else if (hw->chip_id == CHIP_ID_YUKON)
275 supported &= ~SUPPORTED_1000baseT_Half;
276 } else
Stephen Hemminger4b67be92006-10-05 15:49:51 -0700277 supported = SUPPORTED_1000baseT_Full | SUPPORTED_1000baseT_Half
278 | SUPPORTED_FIBRE | SUPPORTED_Autoneg;
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700279
280 return supported;
281}
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400282
283static int skge_get_settings(struct net_device *dev,
284 struct ethtool_cmd *ecmd)
285{
286 struct skge_port *skge = netdev_priv(dev);
287 struct skge_hw *hw = skge->hw;
288
289 ecmd->transceiver = XCVR_INTERNAL;
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700290 ecmd->supported = skge_supported_modes(hw);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400291
Stephen Hemminger5e1705d2005-08-16 14:00:58 -0700292 if (hw->copper) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400293 ecmd->port = PORT_TP;
294 ecmd->phy_address = hw->phy_addr;
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700295 } else
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400296 ecmd->port = PORT_FIBRE;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400297
298 ecmd->advertising = skge->advertising;
299 ecmd->autoneg = skge->autoneg;
300 ecmd->speed = skge->speed;
301 ecmd->duplex = skge->duplex;
302 return 0;
303}
304
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400305static int skge_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
306{
307 struct skge_port *skge = netdev_priv(dev);
308 const struct skge_hw *hw = skge->hw;
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700309 u32 supported = skge_supported_modes(hw);
Xiaoming.Zhang9ac13532008-09-25 20:28:05 +0000310 int err = 0;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400311
312 if (ecmd->autoneg == AUTONEG_ENABLE) {
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700313 ecmd->advertising = supported;
314 skge->duplex = -1;
315 skge->speed = -1;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400316 } else {
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700317 u32 setting;
318
Stephen Hemminger2c668512005-07-22 16:26:07 -0700319 switch (ecmd->speed) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400320 case SPEED_1000:
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700321 if (ecmd->duplex == DUPLEX_FULL)
322 setting = SUPPORTED_1000baseT_Full;
323 else if (ecmd->duplex == DUPLEX_HALF)
324 setting = SUPPORTED_1000baseT_Half;
325 else
326 return -EINVAL;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400327 break;
328 case SPEED_100:
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700329 if (ecmd->duplex == DUPLEX_FULL)
330 setting = SUPPORTED_100baseT_Full;
331 else if (ecmd->duplex == DUPLEX_HALF)
332 setting = SUPPORTED_100baseT_Half;
333 else
334 return -EINVAL;
335 break;
336
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400337 case SPEED_10:
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700338 if (ecmd->duplex == DUPLEX_FULL)
339 setting = SUPPORTED_10baseT_Full;
340 else if (ecmd->duplex == DUPLEX_HALF)
341 setting = SUPPORTED_10baseT_Half;
342 else
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400343 return -EINVAL;
344 break;
345 default:
346 return -EINVAL;
347 }
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700348
349 if ((setting & supported) == 0)
350 return -EINVAL;
351
352 skge->speed = ecmd->speed;
353 skge->duplex = ecmd->duplex;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400354 }
355
356 skge->autoneg = ecmd->autoneg;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400357 skge->advertising = ecmd->advertising;
358
Xiaoming.Zhang9ac13532008-09-25 20:28:05 +0000359 if (netif_running(dev)) {
360 skge_down(dev);
361 err = skge_up(dev);
362 if (err) {
363 dev_close(dev);
364 return err;
365 }
366 }
Stephen Hemmingeree294dc2005-12-14 15:47:44 -0800367
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400368 return (0);
369}
370
371static void skge_get_drvinfo(struct net_device *dev,
372 struct ethtool_drvinfo *info)
373{
374 struct skge_port *skge = netdev_priv(dev);
375
376 strcpy(info->driver, DRV_NAME);
377 strcpy(info->version, DRV_VERSION);
378 strcpy(info->fw_version, "N/A");
379 strcpy(info->bus_info, pci_name(skge->hw->pdev));
380}
381
382static const struct skge_stat {
383 char name[ETH_GSTRING_LEN];
384 u16 xmac_offset;
385 u16 gma_offset;
386} skge_stats[] = {
387 { "tx_bytes", XM_TXO_OK_HI, GM_TXO_OK_HI },
388 { "rx_bytes", XM_RXO_OK_HI, GM_RXO_OK_HI },
389
390 { "tx_broadcast", XM_TXF_BC_OK, GM_TXF_BC_OK },
391 { "rx_broadcast", XM_RXF_BC_OK, GM_RXF_BC_OK },
392 { "tx_multicast", XM_TXF_MC_OK, GM_TXF_MC_OK },
393 { "rx_multicast", XM_RXF_MC_OK, GM_RXF_MC_OK },
394 { "tx_unicast", XM_TXF_UC_OK, GM_TXF_UC_OK },
395 { "rx_unicast", XM_RXF_UC_OK, GM_RXF_UC_OK },
396 { "tx_mac_pause", XM_TXF_MPAUSE, GM_TXF_MPAUSE },
397 { "rx_mac_pause", XM_RXF_MPAUSE, GM_RXF_MPAUSE },
398
399 { "collisions", XM_TXF_SNG_COL, GM_TXF_SNG_COL },
400 { "multi_collisions", XM_TXF_MUL_COL, GM_TXF_MUL_COL },
401 { "aborted", XM_TXF_ABO_COL, GM_TXF_ABO_COL },
402 { "late_collision", XM_TXF_LAT_COL, GM_TXF_LAT_COL },
403 { "fifo_underrun", XM_TXE_FIFO_UR, GM_TXE_FIFO_UR },
404 { "fifo_overflow", XM_RXE_FIFO_OV, GM_RXE_FIFO_OV },
405
406 { "rx_toolong", XM_RXF_LNG_ERR, GM_RXF_LNG_ERR },
407 { "rx_jabber", XM_RXF_JAB_PKT, GM_RXF_JAB_PKT },
408 { "rx_runt", XM_RXE_RUNT, GM_RXE_FRAG },
409 { "rx_too_long", XM_RXF_LNG_ERR, GM_RXF_LNG_ERR },
410 { "rx_fcs_error", XM_RXF_FCS_ERR, GM_RXF_FCS_ERR },
411};
412
Jeff Garzikb9f2c042007-10-03 18:07:32 -0700413static int skge_get_sset_count(struct net_device *dev, int sset)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400414{
Jeff Garzikb9f2c042007-10-03 18:07:32 -0700415 switch (sset) {
416 case ETH_SS_STATS:
417 return ARRAY_SIZE(skge_stats);
418 default:
419 return -EOPNOTSUPP;
420 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400421}
422
423static void skge_get_ethtool_stats(struct net_device *dev,
424 struct ethtool_stats *stats, u64 *data)
425{
426 struct skge_port *skge = netdev_priv(dev);
427
428 if (skge->hw->chip_id == CHIP_ID_GENESIS)
429 genesis_get_stats(skge, data);
430 else
431 yukon_get_stats(skge, data);
432}
433
434/* Use hardware MIB variables for critical path statistics and
435 * transmit feedback not reported at interrupt.
436 * Other errors are accounted for in interrupt handler.
437 */
438static struct net_device_stats *skge_get_stats(struct net_device *dev)
439{
440 struct skge_port *skge = netdev_priv(dev);
441 u64 data[ARRAY_SIZE(skge_stats)];
442
443 if (skge->hw->chip_id == CHIP_ID_GENESIS)
444 genesis_get_stats(skge, data);
445 else
446 yukon_get_stats(skge, data);
447
Stephen Hemmingerda007722007-10-16 12:15:52 -0700448 dev->stats.tx_bytes = data[0];
449 dev->stats.rx_bytes = data[1];
450 dev->stats.tx_packets = data[2] + data[4] + data[6];
451 dev->stats.rx_packets = data[3] + data[5] + data[7];
452 dev->stats.multicast = data[3] + data[5];
453 dev->stats.collisions = data[10];
454 dev->stats.tx_aborted_errors = data[12];
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400455
Stephen Hemmingerda007722007-10-16 12:15:52 -0700456 return &dev->stats;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400457}
458
459static void skge_get_strings(struct net_device *dev, u32 stringset, u8 *data)
460{
461 int i;
462
Stephen Hemminger95566062005-06-27 11:33:02 -0700463 switch (stringset) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400464 case ETH_SS_STATS:
465 for (i = 0; i < ARRAY_SIZE(skge_stats); i++)
466 memcpy(data + i * ETH_GSTRING_LEN,
467 skge_stats[i].name, ETH_GSTRING_LEN);
468 break;
469 }
470}
471
472static void skge_get_ring_param(struct net_device *dev,
473 struct ethtool_ringparam *p)
474{
475 struct skge_port *skge = netdev_priv(dev);
476
477 p->rx_max_pending = MAX_RX_RING_SIZE;
478 p->tx_max_pending = MAX_TX_RING_SIZE;
479 p->rx_mini_max_pending = 0;
480 p->rx_jumbo_max_pending = 0;
481
482 p->rx_pending = skge->rx_ring.count;
483 p->tx_pending = skge->tx_ring.count;
484 p->rx_mini_pending = 0;
485 p->rx_jumbo_pending = 0;
486}
487
488static int skge_set_ring_param(struct net_device *dev,
489 struct ethtool_ringparam *p)
490{
491 struct skge_port *skge = netdev_priv(dev);
Wang Chene824b3e2008-09-26 16:20:32 +0800492 int err = 0;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400493
494 if (p->rx_pending == 0 || p->rx_pending > MAX_RX_RING_SIZE ||
Stephen Hemminger9db96472006-06-06 10:11:12 -0700495 p->tx_pending < TX_LOW_WATER || p->tx_pending > MAX_TX_RING_SIZE)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400496 return -EINVAL;
497
498 skge->rx_ring.count = p->rx_pending;
499 skge->tx_ring.count = p->tx_pending;
500
501 if (netif_running(dev)) {
502 skge_down(dev);
Stephen Hemminger3b8bb472005-12-14 15:47:48 -0800503 err = skge_up(dev);
504 if (err)
505 dev_close(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400506 }
507
Wang Chene824b3e2008-09-26 16:20:32 +0800508 return err;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400509}
510
511static u32 skge_get_msglevel(struct net_device *netdev)
512{
513 struct skge_port *skge = netdev_priv(netdev);
514 return skge->msg_enable;
515}
516
517static void skge_set_msglevel(struct net_device *netdev, u32 value)
518{
519 struct skge_port *skge = netdev_priv(netdev);
520 skge->msg_enable = value;
521}
522
523static int skge_nway_reset(struct net_device *dev)
524{
525 struct skge_port *skge = netdev_priv(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400526
527 if (skge->autoneg != AUTONEG_ENABLE || !netif_running(dev))
528 return -EINVAL;
529
Stephen Hemmingeree294dc2005-12-14 15:47:44 -0800530 skge_phy_reset(skge);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400531 return 0;
532}
533
534static int skge_set_sg(struct net_device *dev, u32 data)
535{
536 struct skge_port *skge = netdev_priv(dev);
537 struct skge_hw *hw = skge->hw;
538
539 if (hw->chip_id == CHIP_ID_GENESIS && data)
540 return -EOPNOTSUPP;
541 return ethtool_op_set_sg(dev, data);
542}
543
544static int skge_set_tx_csum(struct net_device *dev, u32 data)
545{
546 struct skge_port *skge = netdev_priv(dev);
547 struct skge_hw *hw = skge->hw;
548
549 if (hw->chip_id == CHIP_ID_GENESIS && data)
550 return -EOPNOTSUPP;
551
552 return ethtool_op_set_tx_csum(dev, data);
553}
554
555static u32 skge_get_rx_csum(struct net_device *dev)
556{
557 struct skge_port *skge = netdev_priv(dev);
558
559 return skge->rx_csum;
560}
561
562/* Only Yukon supports checksum offload. */
563static int skge_set_rx_csum(struct net_device *dev, u32 data)
564{
565 struct skge_port *skge = netdev_priv(dev);
566
567 if (skge->hw->chip_id == CHIP_ID_GENESIS && data)
568 return -EOPNOTSUPP;
569
570 skge->rx_csum = data;
571 return 0;
572}
573
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400574static void skge_get_pauseparam(struct net_device *dev,
575 struct ethtool_pauseparam *ecmd)
576{
577 struct skge_port *skge = netdev_priv(dev);
578
Joe Perches8e95a202009-12-03 07:58:21 +0000579 ecmd->rx_pause = ((skge->flow_control == FLOW_MODE_SYMMETRIC) ||
580 (skge->flow_control == FLOW_MODE_SYM_OR_REM));
581 ecmd->tx_pause = (ecmd->rx_pause ||
582 (skge->flow_control == FLOW_MODE_LOC_SEND));
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400583
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -0700584 ecmd->autoneg = ecmd->rx_pause || ecmd->tx_pause;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400585}
586
587static int skge_set_pauseparam(struct net_device *dev,
588 struct ethtool_pauseparam *ecmd)
589{
590 struct skge_port *skge = netdev_priv(dev);
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -0700591 struct ethtool_pauseparam old;
Xiaoming.Zhang9ac13532008-09-25 20:28:05 +0000592 int err = 0;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400593
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -0700594 skge_get_pauseparam(dev, &old);
595
596 if (ecmd->autoneg != old.autoneg)
597 skge->flow_control = ecmd->autoneg ? FLOW_MODE_NONE : FLOW_MODE_SYMMETRIC;
598 else {
599 if (ecmd->rx_pause && ecmd->tx_pause)
600 skge->flow_control = FLOW_MODE_SYMMETRIC;
601 else if (ecmd->rx_pause && !ecmd->tx_pause)
602 skge->flow_control = FLOW_MODE_SYM_OR_REM;
603 else if (!ecmd->rx_pause && ecmd->tx_pause)
604 skge->flow_control = FLOW_MODE_LOC_SEND;
605 else
606 skge->flow_control = FLOW_MODE_NONE;
607 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400608
Xiaoming.Zhang9ac13532008-09-25 20:28:05 +0000609 if (netif_running(dev)) {
610 skge_down(dev);
611 err = skge_up(dev);
612 if (err) {
613 dev_close(dev);
614 return err;
615 }
616 }
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -0700617
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400618 return 0;
619}
620
621/* Chip internal frequency for clock calculations */
622static inline u32 hwkhz(const struct skge_hw *hw)
623{
Stephen Hemminger187ff3b2006-07-19 14:08:42 -0700624 return (hw->chip_id == CHIP_ID_GENESIS) ? 53125 : 78125;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400625}
626
Stephen Hemminger8f3f8192005-11-08 10:33:45 -0800627/* Chip HZ to microseconds */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400628static inline u32 skge_clk2usec(const struct skge_hw *hw, u32 ticks)
629{
630 return (ticks * 1000) / hwkhz(hw);
631}
632
Stephen Hemminger8f3f8192005-11-08 10:33:45 -0800633/* Microseconds to chip HZ */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400634static inline u32 skge_usecs2clk(const struct skge_hw *hw, u32 usec)
635{
636 return hwkhz(hw) * usec / 1000;
637}
638
639static int skge_get_coalesce(struct net_device *dev,
640 struct ethtool_coalesce *ecmd)
641{
642 struct skge_port *skge = netdev_priv(dev);
643 struct skge_hw *hw = skge->hw;
644 int port = skge->port;
645
646 ecmd->rx_coalesce_usecs = 0;
647 ecmd->tx_coalesce_usecs = 0;
648
649 if (skge_read32(hw, B2_IRQM_CTRL) & TIM_START) {
650 u32 delay = skge_clk2usec(hw, skge_read32(hw, B2_IRQM_INI));
651 u32 msk = skge_read32(hw, B2_IRQM_MSK);
652
653 if (msk & rxirqmask[port])
654 ecmd->rx_coalesce_usecs = delay;
655 if (msk & txirqmask[port])
656 ecmd->tx_coalesce_usecs = delay;
657 }
658
659 return 0;
660}
661
662/* Note: interrupt timer is per board, but can turn on/off per port */
663static int skge_set_coalesce(struct net_device *dev,
664 struct ethtool_coalesce *ecmd)
665{
666 struct skge_port *skge = netdev_priv(dev);
667 struct skge_hw *hw = skge->hw;
668 int port = skge->port;
669 u32 msk = skge_read32(hw, B2_IRQM_MSK);
670 u32 delay = 25;
671
672 if (ecmd->rx_coalesce_usecs == 0)
673 msk &= ~rxirqmask[port];
674 else if (ecmd->rx_coalesce_usecs < 25 ||
675 ecmd->rx_coalesce_usecs > 33333)
676 return -EINVAL;
677 else {
678 msk |= rxirqmask[port];
679 delay = ecmd->rx_coalesce_usecs;
680 }
681
682 if (ecmd->tx_coalesce_usecs == 0)
683 msk &= ~txirqmask[port];
684 else if (ecmd->tx_coalesce_usecs < 25 ||
685 ecmd->tx_coalesce_usecs > 33333)
686 return -EINVAL;
687 else {
688 msk |= txirqmask[port];
689 delay = min(delay, ecmd->rx_coalesce_usecs);
690 }
691
692 skge_write32(hw, B2_IRQM_MSK, msk);
693 if (msk == 0)
694 skge_write32(hw, B2_IRQM_CTRL, TIM_STOP);
695 else {
696 skge_write32(hw, B2_IRQM_INI, skge_usecs2clk(hw, delay));
697 skge_write32(hw, B2_IRQM_CTRL, TIM_START);
698 }
699 return 0;
700}
701
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700702enum led_mode { LED_MODE_OFF, LED_MODE_ON, LED_MODE_TST };
703static void skge_led(struct skge_port *skge, enum led_mode mode)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400704{
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400705 struct skge_hw *hw = skge->hw;
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700706 int port = skge->port;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400707
Stephen Hemminger9cbe3302007-03-16 14:01:28 -0700708 spin_lock_bh(&hw->phy_lock);
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700709 if (hw->chip_id == CHIP_ID_GENESIS) {
710 switch (mode) {
711 case LED_MODE_OFF:
Stephen Hemminger64f6b642006-09-23 21:25:28 -0700712 if (hw->phy_type == SK_PHY_BCOM)
713 xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL, PHY_B_PEC_LED_OFF);
714 else {
715 skge_write32(hw, SK_REG(port, TX_LED_VAL), 0);
716 skge_write8(hw, SK_REG(port, TX_LED_CTRL), LED_T_OFF);
717 }
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700718 skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
719 skge_write32(hw, SK_REG(port, RX_LED_VAL), 0);
720 skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_T_OFF);
721 break;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400722
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700723 case LED_MODE_ON:
724 skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_ON);
725 skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_LINKSYNC_ON);
726
727 skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_START);
728 skge_write8(hw, SK_REG(port, TX_LED_CTRL), LED_START);
729
730 break;
731
732 case LED_MODE_TST:
733 skge_write8(hw, SK_REG(port, RX_LED_TST), LED_T_ON);
734 skge_write32(hw, SK_REG(port, RX_LED_VAL), 100);
735 skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_START);
736
Stephen Hemminger64f6b642006-09-23 21:25:28 -0700737 if (hw->phy_type == SK_PHY_BCOM)
738 xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL, PHY_B_PEC_LED_ON);
739 else {
740 skge_write8(hw, SK_REG(port, TX_LED_TST), LED_T_ON);
741 skge_write32(hw, SK_REG(port, TX_LED_VAL), 100);
742 skge_write8(hw, SK_REG(port, TX_LED_CTRL), LED_START);
743 }
744
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700745 }
746 } else {
747 switch (mode) {
748 case LED_MODE_OFF:
749 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
750 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
751 PHY_M_LED_MO_DUP(MO_LED_OFF) |
752 PHY_M_LED_MO_10(MO_LED_OFF) |
753 PHY_M_LED_MO_100(MO_LED_OFF) |
754 PHY_M_LED_MO_1000(MO_LED_OFF) |
755 PHY_M_LED_MO_RX(MO_LED_OFF));
756 break;
757 case LED_MODE_ON:
758 gm_phy_write(hw, port, PHY_MARV_LED_CTRL,
759 PHY_M_LED_PULS_DUR(PULS_170MS) |
760 PHY_M_LED_BLINK_RT(BLINK_84MS) |
761 PHY_M_LEDC_TX_CTRL |
762 PHY_M_LEDC_DP_CTRL);
Stephen Hemminger46a60f22005-09-09 12:54:56 -0700763
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700764 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
765 PHY_M_LED_MO_RX(MO_LED_OFF) |
766 (skge->speed == SPEED_100 ?
767 PHY_M_LED_MO_100(MO_LED_ON) : 0));
768 break;
769 case LED_MODE_TST:
770 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
771 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
772 PHY_M_LED_MO_DUP(MO_LED_ON) |
773 PHY_M_LED_MO_10(MO_LED_ON) |
774 PHY_M_LED_MO_100(MO_LED_ON) |
775 PHY_M_LED_MO_1000(MO_LED_ON) |
776 PHY_M_LED_MO_RX(MO_LED_ON));
777 }
778 }
Stephen Hemminger9cbe3302007-03-16 14:01:28 -0700779 spin_unlock_bh(&hw->phy_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400780}
781
782/* blink LED's for finding board */
783static int skge_phys_id(struct net_device *dev, u32 data)
784{
785 struct skge_port *skge = netdev_priv(dev);
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700786 unsigned long ms;
787 enum led_mode mode = LED_MODE_TST;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400788
Stephen Hemminger95566062005-06-27 11:33:02 -0700789 if (!data || data > (u32)(MAX_SCHEDULE_TIMEOUT / HZ))
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700790 ms = jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT / HZ) * 1000;
791 else
792 ms = data * 1000;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400793
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700794 while (ms > 0) {
795 skge_led(skge, mode);
796 mode ^= LED_MODE_TST;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400797
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700798 if (msleep_interruptible(BLINK_MS))
799 break;
800 ms -= BLINK_MS;
801 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400802
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700803 /* back to regular LED state */
804 skge_led(skge, netif_running(dev) ? LED_MODE_ON : LED_MODE_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400805
806 return 0;
807}
808
Stephen Hemmingerafa151b2007-10-16 12:15:53 -0700809static int skge_get_eeprom_len(struct net_device *dev)
810{
811 struct skge_port *skge = netdev_priv(dev);
812 u32 reg2;
813
814 pci_read_config_dword(skge->hw->pdev, PCI_DEV_REG2, &reg2);
815 return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
816}
817
818static u32 skge_vpd_read(struct pci_dev *pdev, int cap, u16 offset)
819{
820 u32 val;
821
822 pci_write_config_word(pdev, cap + PCI_VPD_ADDR, offset);
823
824 do {
825 pci_read_config_word(pdev, cap + PCI_VPD_ADDR, &offset);
826 } while (!(offset & PCI_VPD_ADDR_F));
827
828 pci_read_config_dword(pdev, cap + PCI_VPD_DATA, &val);
829 return val;
830}
831
832static void skge_vpd_write(struct pci_dev *pdev, int cap, u16 offset, u32 val)
833{
834 pci_write_config_dword(pdev, cap + PCI_VPD_DATA, val);
835 pci_write_config_word(pdev, cap + PCI_VPD_ADDR,
836 offset | PCI_VPD_ADDR_F);
837
838 do {
839 pci_read_config_word(pdev, cap + PCI_VPD_ADDR, &offset);
840 } while (offset & PCI_VPD_ADDR_F);
841}
842
843static int skge_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
844 u8 *data)
845{
846 struct skge_port *skge = netdev_priv(dev);
847 struct pci_dev *pdev = skge->hw->pdev;
848 int cap = pci_find_capability(pdev, PCI_CAP_ID_VPD);
849 int length = eeprom->len;
850 u16 offset = eeprom->offset;
851
852 if (!cap)
853 return -EINVAL;
854
855 eeprom->magic = SKGE_EEPROM_MAGIC;
856
857 while (length > 0) {
858 u32 val = skge_vpd_read(pdev, cap, offset);
859 int n = min_t(int, length, sizeof(val));
860
861 memcpy(data, &val, n);
862 length -= n;
863 data += n;
864 offset += n;
865 }
866 return 0;
867}
868
869static int skge_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
870 u8 *data)
871{
872 struct skge_port *skge = netdev_priv(dev);
873 struct pci_dev *pdev = skge->hw->pdev;
874 int cap = pci_find_capability(pdev, PCI_CAP_ID_VPD);
875 int length = eeprom->len;
876 u16 offset = eeprom->offset;
877
878 if (!cap)
879 return -EINVAL;
880
881 if (eeprom->magic != SKGE_EEPROM_MAGIC)
882 return -EINVAL;
883
884 while (length > 0) {
885 u32 val;
886 int n = min_t(int, length, sizeof(val));
887
888 if (n < sizeof(val))
889 val = skge_vpd_read(pdev, cap, offset);
890 memcpy(&val, data, n);
891
892 skge_vpd_write(pdev, cap, offset, val);
893
894 length -= n;
895 data += n;
896 offset += n;
897 }
898 return 0;
899}
900
Jeff Garzik7282d492006-09-13 14:30:00 -0400901static const struct ethtool_ops skge_ethtool_ops = {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400902 .get_settings = skge_get_settings,
903 .set_settings = skge_set_settings,
904 .get_drvinfo = skge_get_drvinfo,
905 .get_regs_len = skge_get_regs_len,
906 .get_regs = skge_get_regs,
907 .get_wol = skge_get_wol,
908 .set_wol = skge_set_wol,
909 .get_msglevel = skge_get_msglevel,
910 .set_msglevel = skge_set_msglevel,
911 .nway_reset = skge_nway_reset,
912 .get_link = ethtool_op_get_link,
Stephen Hemmingerafa151b2007-10-16 12:15:53 -0700913 .get_eeprom_len = skge_get_eeprom_len,
914 .get_eeprom = skge_get_eeprom,
915 .set_eeprom = skge_set_eeprom,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400916 .get_ringparam = skge_get_ring_param,
917 .set_ringparam = skge_set_ring_param,
918 .get_pauseparam = skge_get_pauseparam,
919 .set_pauseparam = skge_set_pauseparam,
920 .get_coalesce = skge_get_coalesce,
921 .set_coalesce = skge_set_coalesce,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400922 .set_sg = skge_set_sg,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400923 .set_tx_csum = skge_set_tx_csum,
924 .get_rx_csum = skge_get_rx_csum,
925 .set_rx_csum = skge_set_rx_csum,
926 .get_strings = skge_get_strings,
927 .phys_id = skge_phys_id,
Jeff Garzikb9f2c042007-10-03 18:07:32 -0700928 .get_sset_count = skge_get_sset_count,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400929 .get_ethtool_stats = skge_get_ethtool_stats,
930};
931
932/*
933 * Allocate ring elements and chain them together
934 * One-to-one association of board descriptors with ring elements
935 */
Stephen Hemmingerc3da1442006-03-21 10:57:01 -0800936static int skge_ring_alloc(struct skge_ring *ring, void *vaddr, u32 base)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400937{
938 struct skge_tx_desc *d;
939 struct skge_element *e;
940 int i;
941
Robert P. J. Daycd861282006-12-13 00:34:52 -0800942 ring->start = kcalloc(ring->count, sizeof(*e), GFP_KERNEL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400943 if (!ring->start)
944 return -ENOMEM;
945
946 for (i = 0, e = ring->start, d = vaddr; i < ring->count; i++, e++, d++) {
947 e->desc = d;
948 if (i == ring->count - 1) {
949 e->next = ring->start;
950 d->next_offset = base;
951 } else {
952 e->next = e + 1;
953 d->next_offset = base + (i+1) * sizeof(*d);
954 }
955 }
956 ring->to_use = ring->to_clean = ring->start;
957
958 return 0;
959}
960
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700961/* Allocate and setup a new buffer for receiving */
962static void skge_rx_setup(struct skge_port *skge, struct skge_element *e,
963 struct sk_buff *skb, unsigned int bufsize)
964{
965 struct skge_rx_desc *rd = e->desc;
966 u64 map;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400967
968 map = pci_map_single(skge->hw->pdev, skb->data, bufsize,
969 PCI_DMA_FROMDEVICE);
970
971 rd->dma_lo = map;
972 rd->dma_hi = map >> 32;
973 e->skb = skb;
974 rd->csum1_start = ETH_HLEN;
975 rd->csum2_start = ETH_HLEN;
976 rd->csum1 = 0;
977 rd->csum2 = 0;
978
979 wmb();
980
981 rd->control = BMU_OWN | BMU_STF | BMU_IRQ_EOF | BMU_TCP_CHECK | bufsize;
982 pci_unmap_addr_set(e, mapaddr, map);
983 pci_unmap_len_set(e, maplen, bufsize);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400984}
985
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700986/* Resume receiving using existing skb,
987 * Note: DMA address is not changed by chip.
988 * MTU not changed while receiver active.
989 */
Stephen Hemminger5a011442006-03-23 11:07:25 -0800990static inline void skge_rx_reuse(struct skge_element *e, unsigned int size)
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700991{
992 struct skge_rx_desc *rd = e->desc;
993
994 rd->csum2 = 0;
995 rd->csum2_start = ETH_HLEN;
996
997 wmb();
998
999 rd->control = BMU_OWN | BMU_STF | BMU_IRQ_EOF | BMU_TCP_CHECK | size;
1000}
1001
1002
1003/* Free all buffers in receive ring, assumes receiver stopped */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001004static void skge_rx_clean(struct skge_port *skge)
1005{
1006 struct skge_hw *hw = skge->hw;
1007 struct skge_ring *ring = &skge->rx_ring;
1008 struct skge_element *e;
1009
Stephen Hemminger19a33d42005-06-27 11:33:15 -07001010 e = ring->start;
1011 do {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001012 struct skge_rx_desc *rd = e->desc;
1013 rd->control = 0;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07001014 if (e->skb) {
1015 pci_unmap_single(hw->pdev,
1016 pci_unmap_addr(e, mapaddr),
1017 pci_unmap_len(e, maplen),
1018 PCI_DMA_FROMDEVICE);
1019 dev_kfree_skb(e->skb);
1020 e->skb = NULL;
1021 }
1022 } while ((e = e->next) != ring->start);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001023}
1024
Stephen Hemminger19a33d42005-06-27 11:33:15 -07001025
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001026/* Allocate buffers for receive ring
Stephen Hemminger19a33d42005-06-27 11:33:15 -07001027 * For receive: to_clean is next received frame.
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001028 */
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07001029static int skge_rx_fill(struct net_device *dev)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001030{
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07001031 struct skge_port *skge = netdev_priv(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001032 struct skge_ring *ring = &skge->rx_ring;
1033 struct skge_element *e;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001034
Stephen Hemminger19a33d42005-06-27 11:33:15 -07001035 e = ring->start;
1036 do {
Stephen Hemminger383181a2005-09-19 15:37:16 -07001037 struct sk_buff *skb;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001038
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07001039 skb = __netdev_alloc_skb(dev, skge->rx_buf_size + NET_IP_ALIGN,
1040 GFP_KERNEL);
Stephen Hemminger19a33d42005-06-27 11:33:15 -07001041 if (!skb)
1042 return -ENOMEM;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001043
Stephen Hemminger383181a2005-09-19 15:37:16 -07001044 skb_reserve(skb, NET_IP_ALIGN);
1045 skge_rx_setup(skge, e, skb, skge->rx_buf_size);
Stephen Hemminger19a33d42005-06-27 11:33:15 -07001046 } while ( (e = e->next) != ring->start);
1047
1048 ring->to_clean = ring->start;
1049 return 0;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001050}
1051
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001052static const char *skge_pause(enum pause_status status)
1053{
1054 switch(status) {
1055 case FLOW_STAT_NONE:
1056 return "none";
1057 case FLOW_STAT_REM_SEND:
1058 return "rx only";
1059 case FLOW_STAT_LOC_SEND:
1060 return "tx_only";
1061 case FLOW_STAT_SYMMETRIC: /* Both station may send PAUSE */
1062 return "both";
1063 default:
1064 return "indeterminated";
1065 }
1066}
1067
1068
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001069static void skge_link_up(struct skge_port *skge)
1070{
Stephen Hemminger46a60f22005-09-09 12:54:56 -07001071 skge_write8(skge->hw, SK_REG(skge->port, LNK_LED_REG),
Stephen Hemminger54cfb5a2005-08-16 14:01:05 -07001072 LED_BLK_OFF|LED_SYNC_OFF|LED_ON);
1073
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001074 netif_carrier_on(skge->netdev);
Stephen Hemminger29b4e882006-03-23 11:07:28 -08001075 netif_wake_queue(skge->netdev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001076
Joe Perchesd7072042010-02-09 11:49:53 +00001077 netif_info(skge, link, skge->netdev,
1078 "Link is up at %d Mbps, %s duplex, flow control %s\n",
1079 skge->speed,
1080 skge->duplex == DUPLEX_FULL ? "full" : "half",
1081 skge_pause(skge->flow_status));
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001082}
1083
1084static void skge_link_down(struct skge_port *skge)
1085{
Stephen Hemminger54cfb5a2005-08-16 14:01:05 -07001086 skge_write8(skge->hw, SK_REG(skge->port, LNK_LED_REG), LED_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001087 netif_carrier_off(skge->netdev);
1088 netif_stop_queue(skge->netdev);
1089
Joe Perchesd7072042010-02-09 11:49:53 +00001090 netif_info(skge, link, skge->netdev, "Link is down\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001091}
1092
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001093
1094static void xm_link_down(struct skge_hw *hw, int port)
1095{
1096 struct net_device *dev = hw->dev[port];
1097 struct skge_port *skge = netdev_priv(dev);
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001098
Stephen Hemminger501fb722007-10-16 12:15:51 -07001099 xm_write16(hw, port, XM_IMSK, XM_IMSK_DISABLE);
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001100
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001101 if (netif_carrier_ok(dev))
1102 skge_link_down(skge);
1103}
1104
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001105static int __xm_phy_read(struct skge_hw *hw, int port, u16 reg, u16 *val)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001106{
1107 int i;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001108
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001109 xm_write16(hw, port, XM_PHY_ADDR, reg | hw->phy_addr);
Stephen Hemminger07811912006-02-22 10:28:34 -08001110 *val = xm_read16(hw, port, XM_PHY_DATA);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001111
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001112 if (hw->phy_type == SK_PHY_XMAC)
1113 goto ready;
1114
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001115 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001116 if (xm_read16(hw, port, XM_MMU_CMD) & XM_MMU_PHY_RDY)
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001117 goto ready;
Stephen Hemminger07811912006-02-22 10:28:34 -08001118 udelay(1);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001119 }
1120
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001121 return -ETIMEDOUT;
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001122 ready:
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001123 *val = xm_read16(hw, port, XM_PHY_DATA);
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001124
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001125 return 0;
1126}
1127
1128static u16 xm_phy_read(struct skge_hw *hw, int port, u16 reg)
1129{
1130 u16 v = 0;
1131 if (__xm_phy_read(hw, port, reg, &v))
1132 printk(KERN_WARNING PFX "%s: phy read timed out\n",
1133 hw->dev[port]->name);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001134 return v;
1135}
1136
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001137static int xm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001138{
1139 int i;
1140
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001141 xm_write16(hw, port, XM_PHY_ADDR, reg | hw->phy_addr);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001142 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001143 if (!(xm_read16(hw, port, XM_MMU_CMD) & XM_MMU_PHY_BUSY))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001144 goto ready;
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001145 udelay(1);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001146 }
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001147 return -EIO;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001148
1149 ready:
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001150 xm_write16(hw, port, XM_PHY_DATA, val);
Stephen Hemminger07811912006-02-22 10:28:34 -08001151 for (i = 0; i < PHY_RETRIES; i++) {
1152 if (!(xm_read16(hw, port, XM_MMU_CMD) & XM_MMU_PHY_BUSY))
1153 return 0;
1154 udelay(1);
1155 }
1156 return -ETIMEDOUT;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001157}
1158
1159static void genesis_init(struct skge_hw *hw)
1160{
1161 /* set blink source counter */
1162 skge_write32(hw, B2_BSC_INI, (SK_BLK_DUR * SK_FACT_53) / 100);
1163 skge_write8(hw, B2_BSC_CTRL, BSC_START);
1164
1165 /* configure mac arbiter */
1166 skge_write16(hw, B3_MA_TO_CTRL, MA_RST_CLR);
1167
1168 /* configure mac arbiter timeout values */
1169 skge_write8(hw, B3_MA_TOINI_RX1, SK_MAC_TO_53);
1170 skge_write8(hw, B3_MA_TOINI_RX2, SK_MAC_TO_53);
1171 skge_write8(hw, B3_MA_TOINI_TX1, SK_MAC_TO_53);
1172 skge_write8(hw, B3_MA_TOINI_TX2, SK_MAC_TO_53);
1173
1174 skge_write8(hw, B3_MA_RCINI_RX1, 0);
1175 skge_write8(hw, B3_MA_RCINI_RX2, 0);
1176 skge_write8(hw, B3_MA_RCINI_TX1, 0);
1177 skge_write8(hw, B3_MA_RCINI_TX2, 0);
1178
1179 /* configure packet arbiter timeout */
1180 skge_write16(hw, B3_PA_CTRL, PA_RST_CLR);
1181 skge_write16(hw, B3_PA_TOINI_RX1, SK_PKT_TO_MAX);
1182 skge_write16(hw, B3_PA_TOINI_TX1, SK_PKT_TO_MAX);
1183 skge_write16(hw, B3_PA_TOINI_RX2, SK_PKT_TO_MAX);
1184 skge_write16(hw, B3_PA_TOINI_TX2, SK_PKT_TO_MAX);
1185}
1186
1187static void genesis_reset(struct skge_hw *hw, int port)
1188{
Stephen Hemminger45bada62005-06-27 11:33:12 -07001189 const u8 zero[8] = { 0 };
Stephen Hemminger21d7f672007-11-26 11:54:51 -08001190 u32 reg;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001191
Stephen Hemminger46a60f22005-09-09 12:54:56 -07001192 skge_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
1193
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001194 /* reset the statistics module */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001195 xm_write32(hw, port, XM_GP_PORT, XM_GP_RES_STAT);
Stephen Hemminger501fb722007-10-16 12:15:51 -07001196 xm_write16(hw, port, XM_IMSK, XM_IMSK_DISABLE);
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001197 xm_write32(hw, port, XM_MODE, 0); /* clear Mode Reg */
1198 xm_write16(hw, port, XM_TX_CMD, 0); /* reset TX CMD Reg */
1199 xm_write16(hw, port, XM_RX_CMD, 0); /* reset RX CMD Reg */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001200
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001201 /* disable Broadcom PHY IRQ */
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001202 if (hw->phy_type == SK_PHY_BCOM)
1203 xm_write16(hw, port, PHY_BCOM_INT_MASK, 0xffff);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001204
Stephen Hemminger45bada62005-06-27 11:33:12 -07001205 xm_outhash(hw, port, XM_HSM, zero);
Stephen Hemminger21d7f672007-11-26 11:54:51 -08001206
1207 /* Flush TX and RX fifo */
1208 reg = xm_read32(hw, port, XM_MODE);
1209 xm_write32(hw, port, XM_MODE, reg | XM_MD_FTF);
1210 xm_write32(hw, port, XM_MODE, reg | XM_MD_FRF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001211}
1212
1213
Stephen Hemminger45bada62005-06-27 11:33:12 -07001214/* Convert mode to MII values */
1215static const u16 phy_pause_map[] = {
1216 [FLOW_MODE_NONE] = 0,
1217 [FLOW_MODE_LOC_SEND] = PHY_AN_PAUSE_ASYM,
1218 [FLOW_MODE_SYMMETRIC] = PHY_AN_PAUSE_CAP,
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001219 [FLOW_MODE_SYM_OR_REM] = PHY_AN_PAUSE_CAP | PHY_AN_PAUSE_ASYM,
Stephen Hemminger45bada62005-06-27 11:33:12 -07001220};
1221
Stephen Hemminger4b67be92006-10-05 15:49:51 -07001222/* special defines for FIBER (88E1011S only) */
1223static const u16 fiber_pause_map[] = {
1224 [FLOW_MODE_NONE] = PHY_X_P_NO_PAUSE,
1225 [FLOW_MODE_LOC_SEND] = PHY_X_P_ASYM_MD,
1226 [FLOW_MODE_SYMMETRIC] = PHY_X_P_SYM_MD,
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001227 [FLOW_MODE_SYM_OR_REM] = PHY_X_P_BOTH_MD,
Stephen Hemminger4b67be92006-10-05 15:49:51 -07001228};
1229
Stephen Hemminger45bada62005-06-27 11:33:12 -07001230
1231/* Check status of Broadcom phy link */
1232static void bcom_check_link(struct skge_hw *hw, int port)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001233{
Stephen Hemminger45bada62005-06-27 11:33:12 -07001234 struct net_device *dev = hw->dev[port];
1235 struct skge_port *skge = netdev_priv(dev);
1236 u16 status;
1237
1238 /* read twice because of latch */
Stephen Hemminger501fb722007-10-16 12:15:51 -07001239 xm_phy_read(hw, port, PHY_BCOM_STAT);
Stephen Hemminger45bada62005-06-27 11:33:12 -07001240 status = xm_phy_read(hw, port, PHY_BCOM_STAT);
1241
Stephen Hemminger45bada62005-06-27 11:33:12 -07001242 if ((status & PHY_ST_LSYNC) == 0) {
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001243 xm_link_down(hw, port);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001244 return;
1245 }
Stephen Hemminger45bada62005-06-27 11:33:12 -07001246
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001247 if (skge->autoneg == AUTONEG_ENABLE) {
1248 u16 lpa, aux;
Stephen Hemminger45bada62005-06-27 11:33:12 -07001249
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001250 if (!(status & PHY_ST_AN_OVER))
1251 return;
Stephen Hemminger45bada62005-06-27 11:33:12 -07001252
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001253 lpa = xm_phy_read(hw, port, PHY_XMAC_AUNE_LP);
1254 if (lpa & PHY_B_AN_RF) {
1255 printk(KERN_NOTICE PFX "%s: remote fault\n",
1256 dev->name);
1257 return;
Stephen Hemminger45bada62005-06-27 11:33:12 -07001258 }
1259
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001260 aux = xm_phy_read(hw, port, PHY_BCOM_AUX_STAT);
1261
1262 /* Check Duplex mismatch */
1263 switch (aux & PHY_B_AS_AN_RES_MSK) {
1264 case PHY_B_RES_1000FD:
1265 skge->duplex = DUPLEX_FULL;
1266 break;
1267 case PHY_B_RES_1000HD:
1268 skge->duplex = DUPLEX_HALF;
1269 break;
1270 default:
1271 printk(KERN_NOTICE PFX "%s: duplex mismatch\n",
1272 dev->name);
1273 return;
1274 }
1275
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001276 /* We are using IEEE 802.3z/D5.0 Table 37-4 */
1277 switch (aux & PHY_B_AS_PAUSE_MSK) {
1278 case PHY_B_AS_PAUSE_MSK:
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001279 skge->flow_status = FLOW_STAT_SYMMETRIC;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001280 break;
1281 case PHY_B_AS_PRR:
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001282 skge->flow_status = FLOW_STAT_REM_SEND;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001283 break;
1284 case PHY_B_AS_PRT:
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001285 skge->flow_status = FLOW_STAT_LOC_SEND;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001286 break;
1287 default:
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001288 skge->flow_status = FLOW_STAT_NONE;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001289 }
1290 skge->speed = SPEED_1000;
Stephen Hemminger45bada62005-06-27 11:33:12 -07001291 }
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001292
1293 if (!netif_carrier_ok(dev))
1294 genesis_link_up(skge);
Stephen Hemminger45bada62005-06-27 11:33:12 -07001295}
1296
1297/* Broadcom 5400 only supports giagabit! SysKonnect did not put an additional
1298 * Phy on for 100 or 10Mbit operation
1299 */
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001300static void bcom_phy_init(struct skge_port *skge)
Stephen Hemminger45bada62005-06-27 11:33:12 -07001301{
1302 struct skge_hw *hw = skge->hw;
1303 int port = skge->port;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001304 int i;
Stephen Hemminger45bada62005-06-27 11:33:12 -07001305 u16 id1, r, ext, ctl;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001306
1307 /* magic workaround patterns for Broadcom */
1308 static const struct {
1309 u16 reg;
1310 u16 val;
1311 } A1hack[] = {
1312 { 0x18, 0x0c20 }, { 0x17, 0x0012 }, { 0x15, 0x1104 },
1313 { 0x17, 0x0013 }, { 0x15, 0x0404 }, { 0x17, 0x8006 },
1314 { 0x15, 0x0132 }, { 0x17, 0x8006 }, { 0x15, 0x0232 },
1315 { 0x17, 0x800D }, { 0x15, 0x000F }, { 0x18, 0x0420 },
1316 }, C0hack[] = {
1317 { 0x18, 0x0c20 }, { 0x17, 0x0012 }, { 0x15, 0x1204 },
1318 { 0x17, 0x0013 }, { 0x15, 0x0A04 }, { 0x18, 0x0420 },
1319 };
1320
Stephen Hemminger45bada62005-06-27 11:33:12 -07001321 /* read Id from external PHY (all have the same address) */
1322 id1 = xm_phy_read(hw, port, PHY_XMAC_ID1);
1323
1324 /* Optimize MDIO transfer by suppressing preamble. */
1325 r = xm_read16(hw, port, XM_MMU_CMD);
1326 r |= XM_MMU_NO_PRE;
1327 xm_write16(hw, port, XM_MMU_CMD,r);
1328
Stephen Hemminger2c668512005-07-22 16:26:07 -07001329 switch (id1) {
Stephen Hemminger45bada62005-06-27 11:33:12 -07001330 case PHY_BCOM_ID1_C0:
1331 /*
1332 * Workaround BCOM Errata for the C0 type.
1333 * Write magic patterns to reserved registers.
1334 */
1335 for (i = 0; i < ARRAY_SIZE(C0hack); i++)
1336 xm_phy_write(hw, port,
1337 C0hack[i].reg, C0hack[i].val);
1338
1339 break;
1340 case PHY_BCOM_ID1_A1:
1341 /*
1342 * Workaround BCOM Errata for the A1 type.
1343 * Write magic patterns to reserved registers.
1344 */
1345 for (i = 0; i < ARRAY_SIZE(A1hack); i++)
1346 xm_phy_write(hw, port,
1347 A1hack[i].reg, A1hack[i].val);
1348 break;
1349 }
1350
1351 /*
1352 * Workaround BCOM Errata (#10523) for all BCom PHYs.
1353 * Disable Power Management after reset.
1354 */
1355 r = xm_phy_read(hw, port, PHY_BCOM_AUX_CTRL);
1356 r |= PHY_B_AC_DIS_PM;
1357 xm_phy_write(hw, port, PHY_BCOM_AUX_CTRL, r);
1358
1359 /* Dummy read */
1360 xm_read16(hw, port, XM_ISRC);
1361
1362 ext = PHY_B_PEC_EN_LTR; /* enable tx led */
1363 ctl = PHY_CT_SP1000; /* always 1000mbit */
1364
1365 if (skge->autoneg == AUTONEG_ENABLE) {
1366 /*
1367 * Workaround BCOM Errata #1 for the C5 type.
1368 * 1000Base-T Link Acquisition Failure in Slave Mode
1369 * Set Repeater/DTE bit 10 of the 1000Base-T Control Register
1370 */
1371 u16 adv = PHY_B_1000C_RD;
1372 if (skge->advertising & ADVERTISED_1000baseT_Half)
1373 adv |= PHY_B_1000C_AHD;
1374 if (skge->advertising & ADVERTISED_1000baseT_Full)
1375 adv |= PHY_B_1000C_AFD;
1376 xm_phy_write(hw, port, PHY_BCOM_1000T_CTRL, adv);
1377
1378 ctl |= PHY_CT_ANE | PHY_CT_RE_CFG;
1379 } else {
1380 if (skge->duplex == DUPLEX_FULL)
1381 ctl |= PHY_CT_DUP_MD;
1382 /* Force to slave */
1383 xm_phy_write(hw, port, PHY_BCOM_1000T_CTRL, PHY_B_1000C_MSE);
1384 }
1385
1386 /* Set autonegotiation pause parameters */
1387 xm_phy_write(hw, port, PHY_BCOM_AUNE_ADV,
1388 phy_pause_map[skge->flow_control] | PHY_AN_CSMA);
1389
1390 /* Handle Jumbo frames */
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001391 if (hw->dev[port]->mtu > ETH_DATA_LEN) {
Stephen Hemminger45bada62005-06-27 11:33:12 -07001392 xm_phy_write(hw, port, PHY_BCOM_AUX_CTRL,
1393 PHY_B_AC_TX_TST | PHY_B_AC_LONG_PACK);
1394
1395 ext |= PHY_B_PEC_HIGH_LA;
1396
1397 }
1398
1399 xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL, ext);
1400 xm_phy_write(hw, port, PHY_BCOM_CTRL, ctl);
1401
Stephen Hemminger8f3f8192005-11-08 10:33:45 -08001402 /* Use link status change interrupt */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001403 xm_phy_write(hw, port, PHY_BCOM_INT_MASK, PHY_B_DEF_MSK);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001404}
Stephen Hemminger45bada62005-06-27 11:33:12 -07001405
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001406static void xm_phy_init(struct skge_port *skge)
1407{
1408 struct skge_hw *hw = skge->hw;
1409 int port = skge->port;
1410 u16 ctrl = 0;
1411
1412 if (skge->autoneg == AUTONEG_ENABLE) {
1413 if (skge->advertising & ADVERTISED_1000baseT_Half)
1414 ctrl |= PHY_X_AN_HD;
1415 if (skge->advertising & ADVERTISED_1000baseT_Full)
1416 ctrl |= PHY_X_AN_FD;
1417
Stephen Hemminger4b67be92006-10-05 15:49:51 -07001418 ctrl |= fiber_pause_map[skge->flow_control];
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001419
1420 xm_phy_write(hw, port, PHY_XMAC_AUNE_ADV, ctrl);
1421
1422 /* Restart Auto-negotiation */
1423 ctrl = PHY_CT_ANE | PHY_CT_RE_CFG;
1424 } else {
1425 /* Set DuplexMode in Config register */
1426 if (skge->duplex == DUPLEX_FULL)
1427 ctrl |= PHY_CT_DUP_MD;
1428 /*
1429 * Do NOT enable Auto-negotiation here. This would hold
1430 * the link down because no IDLEs are transmitted
1431 */
1432 }
1433
1434 xm_phy_write(hw, port, PHY_XMAC_CTRL, ctrl);
1435
1436 /* Poll PHY for status changes */
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07001437 mod_timer(&skge->link_timer, jiffies + LINK_HZ);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001438}
1439
Stephen Hemminger501fb722007-10-16 12:15:51 -07001440static int xm_check_link(struct net_device *dev)
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001441{
1442 struct skge_port *skge = netdev_priv(dev);
1443 struct skge_hw *hw = skge->hw;
1444 int port = skge->port;
1445 u16 status;
1446
1447 /* read twice because of latch */
Stephen Hemminger501fb722007-10-16 12:15:51 -07001448 xm_phy_read(hw, port, PHY_XMAC_STAT);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001449 status = xm_phy_read(hw, port, PHY_XMAC_STAT);
1450
1451 if ((status & PHY_ST_LSYNC) == 0) {
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001452 xm_link_down(hw, port);
Stephen Hemminger501fb722007-10-16 12:15:51 -07001453 return 0;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001454 }
1455
1456 if (skge->autoneg == AUTONEG_ENABLE) {
1457 u16 lpa, res;
1458
1459 if (!(status & PHY_ST_AN_OVER))
Stephen Hemminger501fb722007-10-16 12:15:51 -07001460 return 0;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001461
1462 lpa = xm_phy_read(hw, port, PHY_XMAC_AUNE_LP);
1463 if (lpa & PHY_B_AN_RF) {
1464 printk(KERN_NOTICE PFX "%s: remote fault\n",
1465 dev->name);
Stephen Hemminger501fb722007-10-16 12:15:51 -07001466 return 0;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001467 }
1468
1469 res = xm_phy_read(hw, port, PHY_XMAC_RES_ABI);
1470
1471 /* Check Duplex mismatch */
1472 switch (res & (PHY_X_RS_HD | PHY_X_RS_FD)) {
1473 case PHY_X_RS_FD:
1474 skge->duplex = DUPLEX_FULL;
1475 break;
1476 case PHY_X_RS_HD:
1477 skge->duplex = DUPLEX_HALF;
1478 break;
1479 default:
1480 printk(KERN_NOTICE PFX "%s: duplex mismatch\n",
1481 dev->name);
Stephen Hemminger501fb722007-10-16 12:15:51 -07001482 return 0;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001483 }
1484
1485 /* We are using IEEE 802.3z/D5.0 Table 37-4 */
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001486 if ((skge->flow_control == FLOW_MODE_SYMMETRIC ||
1487 skge->flow_control == FLOW_MODE_SYM_OR_REM) &&
1488 (lpa & PHY_X_P_SYM_MD))
1489 skge->flow_status = FLOW_STAT_SYMMETRIC;
1490 else if (skge->flow_control == FLOW_MODE_SYM_OR_REM &&
1491 (lpa & PHY_X_RS_PAUSE) == PHY_X_P_ASYM_MD)
1492 /* Enable PAUSE receive, disable PAUSE transmit */
1493 skge->flow_status = FLOW_STAT_REM_SEND;
1494 else if (skge->flow_control == FLOW_MODE_LOC_SEND &&
1495 (lpa & PHY_X_RS_PAUSE) == PHY_X_P_BOTH_MD)
1496 /* Disable PAUSE receive, enable PAUSE transmit */
1497 skge->flow_status = FLOW_STAT_LOC_SEND;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001498 else
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001499 skge->flow_status = FLOW_STAT_NONE;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001500
1501 skge->speed = SPEED_1000;
1502 }
1503
1504 if (!netif_carrier_ok(dev))
1505 genesis_link_up(skge);
Stephen Hemminger501fb722007-10-16 12:15:51 -07001506 return 1;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001507}
1508
1509/* Poll to check for link coming up.
Stephen Hemminger501fb722007-10-16 12:15:51 -07001510 *
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001511 * Since internal PHY is wired to a level triggered pin, can't
Stephen Hemminger501fb722007-10-16 12:15:51 -07001512 * get an interrupt when carrier is detected, need to poll for
1513 * link coming up.
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001514 */
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07001515static void xm_link_timer(unsigned long arg)
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001516{
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07001517 struct skge_port *skge = (struct skge_port *) arg;
David Howellsc4028952006-11-22 14:57:56 +00001518 struct net_device *dev = skge->netdev;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001519 struct skge_hw *hw = skge->hw;
1520 int port = skge->port;
Stephen Hemminger501fb722007-10-16 12:15:51 -07001521 int i;
1522 unsigned long flags;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001523
1524 if (!netif_running(dev))
1525 return;
1526
Stephen Hemminger501fb722007-10-16 12:15:51 -07001527 spin_lock_irqsave(&hw->phy_lock, flags);
1528
1529 /*
1530 * Verify that the link by checking GPIO register three times.
1531 * This pin has the signal from the link_sync pin connected to it.
1532 */
1533 for (i = 0; i < 3; i++) {
1534 if (xm_read16(hw, port, XM_GP_PORT) & XM_GP_INP_ASS)
1535 goto link_down;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001536 }
1537
Stephen Hemminger501fb722007-10-16 12:15:51 -07001538 /* Re-enable interrupt to detect link down */
1539 if (xm_check_link(dev)) {
1540 u16 msk = xm_read16(hw, port, XM_IMSK);
1541 msk &= ~XM_IS_INP_ASS;
1542 xm_write16(hw, port, XM_IMSK, msk);
1543 xm_read16(hw, port, XM_ISRC);
1544 } else {
1545link_down:
1546 mod_timer(&skge->link_timer,
1547 round_jiffies(jiffies + LINK_HZ));
1548 }
1549 spin_unlock_irqrestore(&hw->phy_lock, flags);
Stephen Hemminger45bada62005-06-27 11:33:12 -07001550}
1551
1552static void genesis_mac_init(struct skge_hw *hw, int port)
1553{
1554 struct net_device *dev = hw->dev[port];
1555 struct skge_port *skge = netdev_priv(dev);
1556 int jumbo = hw->dev[port]->mtu > ETH_DATA_LEN;
1557 int i;
1558 u32 r;
1559 const u8 zero[6] = { 0 };
1560
Stephen Hemminger07811912006-02-22 10:28:34 -08001561 for (i = 0; i < 10; i++) {
1562 skge_write16(hw, SK_REG(port, TX_MFF_CTRL1),
1563 MFF_SET_MAC_RST);
1564 if (skge_read16(hw, SK_REG(port, TX_MFF_CTRL1)) & MFF_SET_MAC_RST)
1565 goto reset_ok;
1566 udelay(1);
1567 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001568
Stephen Hemminger07811912006-02-22 10:28:34 -08001569 printk(KERN_WARNING PFX "%s: genesis reset failed\n", dev->name);
1570
1571 reset_ok:
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001572 /* Unreset the XMAC. */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001573 skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_CLR_MAC_RST);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001574
1575 /*
1576 * Perform additional initialization for external PHYs,
1577 * namely for the 1000baseTX cards that use the XMAC's
1578 * GMII mode.
1579 */
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001580 if (hw->phy_type != SK_PHY_XMAC) {
1581 /* Take external Phy out of reset */
1582 r = skge_read32(hw, B2_GP_IO);
1583 if (port == 0)
1584 r |= GP_DIR_0|GP_IO_0;
1585 else
1586 r |= GP_DIR_2|GP_IO_2;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001587
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001588 skge_write32(hw, B2_GP_IO, r);
1589
1590 /* Enable GMII interface */
1591 xm_write16(hw, port, XM_HW_CFG, XM_HW_GMII_MD);
1592 }
Stephen Hemminger07811912006-02-22 10:28:34 -08001593
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001594
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001595 switch(hw->phy_type) {
1596 case SK_PHY_XMAC:
1597 xm_phy_init(skge);
1598 break;
1599 case SK_PHY_BCOM:
1600 bcom_phy_init(skge);
1601 bcom_check_link(hw, port);
1602 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001603
Stephen Hemminger45bada62005-06-27 11:33:12 -07001604 /* Set Station Address */
1605 xm_outaddr(hw, port, XM_SA, dev->dev_addr);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001606
Stephen Hemminger45bada62005-06-27 11:33:12 -07001607 /* We don't use match addresses so clear */
1608 for (i = 1; i < 16; i++)
1609 xm_outaddr(hw, port, XM_EXM(i), zero);
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001610
Stephen Hemminger07811912006-02-22 10:28:34 -08001611 /* Clear MIB counters */
1612 xm_write16(hw, port, XM_STAT_CMD,
1613 XM_SC_CLR_RXC | XM_SC_CLR_TXC);
1614 /* Clear two times according to Errata #3 */
1615 xm_write16(hw, port, XM_STAT_CMD,
1616 XM_SC_CLR_RXC | XM_SC_CLR_TXC);
1617
Stephen Hemminger45bada62005-06-27 11:33:12 -07001618 /* configure Rx High Water Mark (XM_RX_HI_WM) */
1619 xm_write16(hw, port, XM_RX_HI_WM, 1450);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001620
1621 /* We don't need the FCS appended to the packet. */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001622 r = XM_RX_LENERR_OK | XM_RX_STRIP_FCS;
1623 if (jumbo)
1624 r |= XM_RX_BIG_PK_OK;
1625
1626 if (skge->duplex == DUPLEX_HALF) {
1627 /*
1628 * If in manual half duplex mode the other side might be in
1629 * full duplex mode, so ignore if a carrier extension is not seen
1630 * on frames received
1631 */
1632 r |= XM_RX_DIS_CEXT;
1633 }
1634 xm_write16(hw, port, XM_RX_CMD, r);
1635
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001636 /* We want short frames padded to 60 bytes. */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001637 xm_write16(hw, port, XM_TX_CMD, XM_TX_AUTO_PAD);
1638
Stephen Hemminger485982a2007-11-26 11:54:52 -08001639 /* Increase threshold for jumbo frames on dual port */
1640 if (hw->ports > 1 && jumbo)
1641 xm_write16(hw, port, XM_TX_THR, 1020);
1642 else
1643 xm_write16(hw, port, XM_TX_THR, 512);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001644
1645 /*
1646 * Enable the reception of all error frames. This is is
1647 * a necessary evil due to the design of the XMAC. The
1648 * XMAC's receive FIFO is only 8K in size, however jumbo
1649 * frames can be up to 9000 bytes in length. When bad
1650 * frame filtering is enabled, the XMAC's RX FIFO operates
1651 * in 'store and forward' mode. For this to work, the
1652 * entire frame has to fit into the FIFO, but that means
1653 * that jumbo frames larger than 8192 bytes will be
1654 * truncated. Disabling all bad frame filtering causes
1655 * the RX FIFO to operate in streaming mode, in which
Stephen Hemminger8f3f8192005-11-08 10:33:45 -08001656 * case the XMAC will start transferring frames out of the
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001657 * RX FIFO as soon as the FIFO threshold is reached.
1658 */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001659 xm_write32(hw, port, XM_MODE, XM_DEF_MODE);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001660
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001661
1662 /*
Stephen Hemminger45bada62005-06-27 11:33:12 -07001663 * Initialize the Receive Counter Event Mask (XM_RX_EV_MSK)
1664 * - Enable all bits excepting 'Octets Rx OK Low CntOv'
1665 * and 'Octets Rx OK Hi Cnt Ov'.
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001666 */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001667 xm_write32(hw, port, XM_RX_EV_MSK, XMR_DEF_MSK);
1668
1669 /*
1670 * Initialize the Transmit Counter Event Mask (XM_TX_EV_MSK)
1671 * - Enable all bits excepting 'Octets Tx OK Low CntOv'
1672 * and 'Octets Tx OK Hi Cnt Ov'.
1673 */
1674 xm_write32(hw, port, XM_TX_EV_MSK, XMT_DEF_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001675
1676 /* Configure MAC arbiter */
1677 skge_write16(hw, B3_MA_TO_CTRL, MA_RST_CLR);
1678
1679 /* configure timeout values */
1680 skge_write8(hw, B3_MA_TOINI_RX1, 72);
1681 skge_write8(hw, B3_MA_TOINI_RX2, 72);
1682 skge_write8(hw, B3_MA_TOINI_TX1, 72);
1683 skge_write8(hw, B3_MA_TOINI_TX2, 72);
1684
1685 skge_write8(hw, B3_MA_RCINI_RX1, 0);
1686 skge_write8(hw, B3_MA_RCINI_RX2, 0);
1687 skge_write8(hw, B3_MA_RCINI_TX1, 0);
1688 skge_write8(hw, B3_MA_RCINI_TX2, 0);
1689
1690 /* Configure Rx MAC FIFO */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001691 skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_RST_CLR);
1692 skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_ENA_TIM_PAT);
1693 skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_ENA_OP_MD);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001694
1695 /* Configure Tx MAC FIFO */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001696 skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_RST_CLR);
1697 skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_TX_CTRL_DEF);
1698 skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_ENA_OP_MD);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001699
Stephen Hemminger45bada62005-06-27 11:33:12 -07001700 if (jumbo) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001701 /* Enable frame flushing if jumbo frames used */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001702 skge_write16(hw, SK_REG(port,RX_MFF_CTRL1), MFF_ENA_FLUSH);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001703 } else {
1704 /* enable timeout timers if normal frames */
1705 skge_write16(hw, B3_PA_CTRL,
Stephen Hemminger45bada62005-06-27 11:33:12 -07001706 (port == 0) ? PA_ENA_TO_TX1 : PA_ENA_TO_TX2);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001707 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001708}
1709
1710static void genesis_stop(struct skge_port *skge)
1711{
1712 struct skge_hw *hw = skge->hw;
1713 int port = skge->port;
Stephen Hemminger799b21d2007-11-26 11:54:50 -08001714 unsigned retries = 1000;
Stephen Hemminger21d7f672007-11-26 11:54:51 -08001715 u16 cmd;
1716
1717 /* Disable Tx and Rx */
1718 cmd = xm_read16(hw, port, XM_MMU_CMD);
1719 cmd &= ~(XM_MMU_ENA_RX | XM_MMU_ENA_TX);
1720 xm_write16(hw, port, XM_MMU_CMD, cmd);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001721
Stephen Hemminger46a60f22005-09-09 12:54:56 -07001722 genesis_reset(hw, port);
1723
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001724 /* Clear Tx packet arbiter timeout IRQ */
1725 skge_write16(hw, B3_PA_CTRL,
1726 port == 0 ? PA_CLR_TO_TX1 : PA_CLR_TO_TX2);
1727
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001728 /* Reset the MAC */
Stephen Hemminger799b21d2007-11-26 11:54:50 -08001729 skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_CLR_MAC_RST);
1730 do {
1731 skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_SET_MAC_RST);
1732 if (!(skge_read16(hw, SK_REG(port, TX_MFF_CTRL1)) & MFF_SET_MAC_RST))
1733 break;
1734 } while (--retries > 0);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001735
1736 /* For external PHYs there must be special handling */
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001737 if (hw->phy_type != SK_PHY_XMAC) {
Stephen Hemminger799b21d2007-11-26 11:54:50 -08001738 u32 reg = skge_read32(hw, B2_GP_IO);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001739 if (port == 0) {
1740 reg |= GP_DIR_0;
1741 reg &= ~GP_IO_0;
1742 } else {
1743 reg |= GP_DIR_2;
1744 reg &= ~GP_IO_2;
1745 }
1746 skge_write32(hw, B2_GP_IO, reg);
1747 skge_read32(hw, B2_GP_IO);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001748 }
1749
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001750 xm_write16(hw, port, XM_MMU_CMD,
1751 xm_read16(hw, port, XM_MMU_CMD)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001752 & ~(XM_MMU_ENA_RX | XM_MMU_ENA_TX));
1753
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001754 xm_read16(hw, port, XM_MMU_CMD);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001755}
1756
1757
1758static void genesis_get_stats(struct skge_port *skge, u64 *data)
1759{
1760 struct skge_hw *hw = skge->hw;
1761 int port = skge->port;
1762 int i;
1763 unsigned long timeout = jiffies + HZ;
1764
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001765 xm_write16(hw, port,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001766 XM_STAT_CMD, XM_SC_SNP_TXC | XM_SC_SNP_RXC);
1767
1768 /* wait for update to complete */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001769 while (xm_read16(hw, port, XM_STAT_CMD)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001770 & (XM_SC_SNP_TXC | XM_SC_SNP_RXC)) {
1771 if (time_after(jiffies, timeout))
1772 break;
1773 udelay(10);
1774 }
1775
1776 /* special case for 64 bit octet counter */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001777 data[0] = (u64) xm_read32(hw, port, XM_TXO_OK_HI) << 32
1778 | xm_read32(hw, port, XM_TXO_OK_LO);
1779 data[1] = (u64) xm_read32(hw, port, XM_RXO_OK_HI) << 32
1780 | xm_read32(hw, port, XM_RXO_OK_LO);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001781
1782 for (i = 2; i < ARRAY_SIZE(skge_stats); i++)
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001783 data[i] = xm_read32(hw, port, skge_stats[i].xmac_offset);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001784}
1785
1786static void genesis_mac_intr(struct skge_hw *hw, int port)
1787{
Stephen Hemmingerda007722007-10-16 12:15:52 -07001788 struct net_device *dev = hw->dev[port];
1789 struct skge_port *skge = netdev_priv(dev);
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001790 u16 status = xm_read16(hw, port, XM_ISRC);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001791
Joe Perchesd7072042010-02-09 11:49:53 +00001792 netif_printk(skge, intr, KERN_DEBUG, skge->netdev,
1793 "mac interrupt status 0x%x\n", status);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001794
Stephen Hemminger501fb722007-10-16 12:15:51 -07001795 if (hw->phy_type == SK_PHY_XMAC && (status & XM_IS_INP_ASS)) {
1796 xm_link_down(hw, port);
1797 mod_timer(&skge->link_timer, jiffies + 1);
1798 }
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001799
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001800 if (status & XM_IS_TXF_UR) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001801 xm_write32(hw, port, XM_MODE, XM_MD_FTF);
Stephen Hemmingerda007722007-10-16 12:15:52 -07001802 ++dev->stats.tx_fifo_errors;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001803 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001804}
1805
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001806static void genesis_link_up(struct skge_port *skge)
1807{
1808 struct skge_hw *hw = skge->hw;
1809 int port = skge->port;
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001810 u16 cmd, msk;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001811 u32 mode;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001812
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001813 cmd = xm_read16(hw, port, XM_MMU_CMD);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001814
1815 /*
1816 * enabling pause frame reception is required for 1000BT
1817 * because the XMAC is not reset if the link is going down
1818 */
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001819 if (skge->flow_status == FLOW_STAT_NONE ||
1820 skge->flow_status == FLOW_STAT_LOC_SEND)
Stephen Hemminger7e676d92005-06-27 11:33:13 -07001821 /* Disable Pause Frame Reception */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001822 cmd |= XM_MMU_IGN_PF;
1823 else
1824 /* Enable Pause Frame Reception */
1825 cmd &= ~XM_MMU_IGN_PF;
1826
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001827 xm_write16(hw, port, XM_MMU_CMD, cmd);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001828
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001829 mode = xm_read32(hw, port, XM_MODE);
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001830 if (skge->flow_status== FLOW_STAT_SYMMETRIC ||
1831 skge->flow_status == FLOW_STAT_LOC_SEND) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001832 /*
1833 * Configure Pause Frame Generation
1834 * Use internal and external Pause Frame Generation.
1835 * Sending pause frames is edge triggered.
1836 * Send a Pause frame with the maximum pause time if
1837 * internal oder external FIFO full condition occurs.
1838 * Send a zero pause time frame to re-start transmission.
1839 */
1840 /* XM_PAUSE_DA = '010000C28001' (default) */
1841 /* XM_MAC_PTIME = 0xffff (maximum) */
1842 /* remember this value is defined in big endian (!) */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001843 xm_write16(hw, port, XM_MAC_PTIME, 0xffff);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001844
1845 mode |= XM_PAUSE_MODE;
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001846 skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_ENA_PAUSE);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001847 } else {
1848 /*
1849 * disable pause frame generation is required for 1000BT
1850 * because the XMAC is not reset if the link is going down
1851 */
1852 /* Disable Pause Mode in Mode Register */
1853 mode &= ~XM_PAUSE_MODE;
1854
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001855 skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_DIS_PAUSE);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001856 }
1857
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001858 xm_write32(hw, port, XM_MODE, mode);
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001859
Stephen Hemmingerd08b9bd2007-11-26 11:54:49 -08001860 /* Turn on detection of Tx underrun */
Stephen Hemminger501fb722007-10-16 12:15:51 -07001861 msk = xm_read16(hw, port, XM_IMSK);
Stephen Hemmingerd08b9bd2007-11-26 11:54:49 -08001862 msk &= ~XM_IS_TXF_UR;
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001863 xm_write16(hw, port, XM_IMSK, msk);
Stephen Hemminger501fb722007-10-16 12:15:51 -07001864
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001865 xm_read16(hw, port, XM_ISRC);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001866
1867 /* get MMU Command Reg. */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001868 cmd = xm_read16(hw, port, XM_MMU_CMD);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001869 if (hw->phy_type != SK_PHY_XMAC && skge->duplex == DUPLEX_FULL)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001870 cmd |= XM_MMU_GMII_FD;
1871
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001872 /*
1873 * Workaround BCOM Errata (#10523) for all BCom Phys
1874 * Enable Power Management after link up
1875 */
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001876 if (hw->phy_type == SK_PHY_BCOM) {
1877 xm_phy_write(hw, port, PHY_BCOM_AUX_CTRL,
1878 xm_phy_read(hw, port, PHY_BCOM_AUX_CTRL)
1879 & ~PHY_B_AC_DIS_PM);
1880 xm_phy_write(hw, port, PHY_BCOM_INT_MASK, PHY_B_DEF_MSK);
1881 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001882
1883 /* enable Rx/Tx */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001884 xm_write16(hw, port, XM_MMU_CMD,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001885 cmd | XM_MMU_ENA_RX | XM_MMU_ENA_TX);
1886 skge_link_up(skge);
1887}
1888
1889
Stephen Hemminger45bada62005-06-27 11:33:12 -07001890static inline void bcom_phy_intr(struct skge_port *skge)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001891{
1892 struct skge_hw *hw = skge->hw;
1893 int port = skge->port;
Stephen Hemminger45bada62005-06-27 11:33:12 -07001894 u16 isrc;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001895
Stephen Hemminger45bada62005-06-27 11:33:12 -07001896 isrc = xm_phy_read(hw, port, PHY_BCOM_INT_STAT);
Joe Perchesd7072042010-02-09 11:49:53 +00001897 netif_printk(skge, intr, KERN_DEBUG, skge->netdev,
1898 "phy interrupt status 0x%x\n", isrc);
Stephen Hemminger45bada62005-06-27 11:33:12 -07001899
1900 if (isrc & PHY_B_IS_PSE)
1901 printk(KERN_ERR PFX "%s: uncorrectable pair swap error\n",
1902 hw->dev[port]->name);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001903
1904 /* Workaround BCom Errata:
1905 * enable and disable loopback mode if "NO HCD" occurs.
1906 */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001907 if (isrc & PHY_B_IS_NO_HDCL) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001908 u16 ctrl = xm_phy_read(hw, port, PHY_BCOM_CTRL);
1909 xm_phy_write(hw, port, PHY_BCOM_CTRL,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001910 ctrl | PHY_CT_LOOP);
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001911 xm_phy_write(hw, port, PHY_BCOM_CTRL,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001912 ctrl & ~PHY_CT_LOOP);
1913 }
1914
Stephen Hemminger45bada62005-06-27 11:33:12 -07001915 if (isrc & (PHY_B_IS_AN_PR | PHY_B_IS_LST_CHANGE))
1916 bcom_check_link(hw, port);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001917
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001918}
1919
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001920static int gm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val)
1921{
1922 int i;
1923
1924 gma_write16(hw, port, GM_SMI_DATA, val);
1925 gma_write16(hw, port, GM_SMI_CTRL,
1926 GM_SMI_CT_PHY_AD(hw->phy_addr) | GM_SMI_CT_REG_AD(reg));
1927 for (i = 0; i < PHY_RETRIES; i++) {
1928 udelay(1);
1929
1930 if (!(gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_BUSY))
1931 return 0;
1932 }
1933
1934 printk(KERN_WARNING PFX "%s: phy write timeout\n",
1935 hw->dev[port]->name);
1936 return -EIO;
1937}
1938
1939static int __gm_phy_read(struct skge_hw *hw, int port, u16 reg, u16 *val)
1940{
1941 int i;
1942
1943 gma_write16(hw, port, GM_SMI_CTRL,
1944 GM_SMI_CT_PHY_AD(hw->phy_addr)
1945 | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
1946
1947 for (i = 0; i < PHY_RETRIES; i++) {
1948 udelay(1);
1949 if (gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_RD_VAL)
1950 goto ready;
1951 }
1952
1953 return -ETIMEDOUT;
1954 ready:
1955 *val = gma_read16(hw, port, GM_SMI_DATA);
1956 return 0;
1957}
1958
1959static u16 gm_phy_read(struct skge_hw *hw, int port, u16 reg)
1960{
1961 u16 v = 0;
1962 if (__gm_phy_read(hw, port, reg, &v))
1963 printk(KERN_WARNING PFX "%s: phy read timeout\n",
1964 hw->dev[port]->name);
1965 return v;
1966}
1967
Stephen Hemminger8f3f8192005-11-08 10:33:45 -08001968/* Marvell Phy Initialization */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001969static void yukon_init(struct skge_hw *hw, int port)
1970{
1971 struct skge_port *skge = netdev_priv(hw->dev[port]);
1972 u16 ctrl, ct1000, adv;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001973
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001974 if (skge->autoneg == AUTONEG_ENABLE) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001975 u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001976
1977 ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
1978 PHY_M_EC_MAC_S_MSK);
1979 ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
1980
Stephen Hemmingerc506a502005-06-27 11:33:09 -07001981 ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001982
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001983 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001984 }
1985
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001986 ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001987 if (skge->autoneg == AUTONEG_DISABLE)
1988 ctrl &= ~PHY_CT_ANE;
1989
1990 ctrl |= PHY_CT_RESET;
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001991 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001992
1993 ctrl = 0;
1994 ct1000 = 0;
Stephen Hemmingerb18f2092005-06-27 11:33:08 -07001995 adv = PHY_AN_CSMA;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001996
1997 if (skge->autoneg == AUTONEG_ENABLE) {
Stephen Hemminger5e1705d2005-08-16 14:00:58 -07001998 if (hw->copper) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001999 if (skge->advertising & ADVERTISED_1000baseT_Full)
2000 ct1000 |= PHY_M_1000C_AFD;
2001 if (skge->advertising & ADVERTISED_1000baseT_Half)
2002 ct1000 |= PHY_M_1000C_AHD;
2003 if (skge->advertising & ADVERTISED_100baseT_Full)
2004 adv |= PHY_M_AN_100_FD;
2005 if (skge->advertising & ADVERTISED_100baseT_Half)
2006 adv |= PHY_M_AN_100_HD;
2007 if (skge->advertising & ADVERTISED_10baseT_Full)
2008 adv |= PHY_M_AN_10_FD;
2009 if (skge->advertising & ADVERTISED_10baseT_Half)
2010 adv |= PHY_M_AN_10_HD;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002011
Stephen Hemminger4b67be92006-10-05 15:49:51 -07002012 /* Set Flow-control capabilities */
2013 adv |= phy_pause_map[skge->flow_control];
2014 } else {
2015 if (skge->advertising & ADVERTISED_1000baseT_Full)
2016 adv |= PHY_M_AN_1000X_AFD;
2017 if (skge->advertising & ADVERTISED_1000baseT_Half)
2018 adv |= PHY_M_AN_1000X_AHD;
2019
2020 adv |= fiber_pause_map[skge->flow_control];
2021 }
Stephen Hemminger45bada62005-06-27 11:33:12 -07002022
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002023 /* Restart Auto-negotiation */
2024 ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
2025 } else {
2026 /* forced speed/duplex settings */
2027 ct1000 = PHY_M_1000C_MSE;
2028
2029 if (skge->duplex == DUPLEX_FULL)
2030 ctrl |= PHY_CT_DUP_MD;
2031
2032 switch (skge->speed) {
2033 case SPEED_1000:
2034 ctrl |= PHY_CT_SP1000;
2035 break;
2036 case SPEED_100:
2037 ctrl |= PHY_CT_SP100;
2038 break;
2039 }
2040
2041 ctrl |= PHY_CT_RESET;
2042 }
2043
Stephen Hemmingerc506a502005-06-27 11:33:09 -07002044 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002045
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002046 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
2047 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002048
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002049 /* Enable phy interrupt on autonegotiation complete (or link up) */
2050 if (skge->autoneg == AUTONEG_ENABLE)
Stephen Hemminger4cde06e2005-07-22 16:26:09 -07002051 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002052 else
Stephen Hemminger4cde06e2005-07-22 16:26:09 -07002053 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_DEF_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002054}
2055
2056static void yukon_reset(struct skge_hw *hw, int port)
2057{
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002058 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);/* disable PHY IRQs */
2059 gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
2060 gma_write16(hw, port, GM_MC_ADDR_H2, 0);
2061 gma_write16(hw, port, GM_MC_ADDR_H3, 0);
2062 gma_write16(hw, port, GM_MC_ADDR_H4, 0);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002063
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002064 gma_write16(hw, port, GM_RX_CTRL,
2065 gma_read16(hw, port, GM_RX_CTRL)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002066 | GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
2067}
2068
Stephen Hemmingerc8868612005-09-23 09:08:30 -07002069/* Apparently, early versions of Yukon-Lite had wrong chip_id? */
2070static int is_yukon_lite_a0(struct skge_hw *hw)
2071{
2072 u32 reg;
2073 int ret;
2074
2075 if (hw->chip_id != CHIP_ID_YUKON)
2076 return 0;
2077
2078 reg = skge_read32(hw, B2_FAR);
2079 skge_write8(hw, B2_FAR + 3, 0xff);
2080 ret = (skge_read8(hw, B2_FAR + 3) != 0);
2081 skge_write32(hw, B2_FAR, reg);
2082 return ret;
2083}
2084
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002085static void yukon_mac_init(struct skge_hw *hw, int port)
2086{
2087 struct skge_port *skge = netdev_priv(hw->dev[port]);
2088 int i;
2089 u32 reg;
2090 const u8 *addr = hw->dev[port]->dev_addr;
2091
2092 /* WA code for COMA mode -- set PHY reset */
2093 if (hw->chip_id == CHIP_ID_YUKON_LITE &&
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002094 hw->chip_rev >= CHIP_REV_YU_LITE_A3) {
2095 reg = skge_read32(hw, B2_GP_IO);
2096 reg |= GP_DIR_9 | GP_IO_9;
2097 skge_write32(hw, B2_GP_IO, reg);
2098 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002099
2100 /* hard reset */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002101 skge_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
2102 skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002103
2104 /* WA code for COMA mode -- clear PHY reset */
2105 if (hw->chip_id == CHIP_ID_YUKON_LITE &&
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002106 hw->chip_rev >= CHIP_REV_YU_LITE_A3) {
2107 reg = skge_read32(hw, B2_GP_IO);
2108 reg |= GP_DIR_9;
2109 reg &= ~GP_IO_9;
2110 skge_write32(hw, B2_GP_IO, reg);
2111 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002112
2113 /* Set hardware config mode */
2114 reg = GPC_INT_POL_HI | GPC_DIS_FC | GPC_DIS_SLEEP |
2115 GPC_ENA_XC | GPC_ANEG_ADV_ALL_M | GPC_ENA_PAUSE;
Stephen Hemminger5e1705d2005-08-16 14:00:58 -07002116 reg |= hw->copper ? GPC_HWCFG_GMII_COP : GPC_HWCFG_GMII_FIB;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002117
2118 /* Clear GMC reset */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002119 skge_write32(hw, SK_REG(port, GPHY_CTRL), reg | GPC_RST_SET);
2120 skge_write32(hw, SK_REG(port, GPHY_CTRL), reg | GPC_RST_CLR);
2121 skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON | GMC_RST_CLR);
Stephen Hemminger564f9ab2006-02-13 15:46:48 -08002122
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002123 if (skge->autoneg == AUTONEG_DISABLE) {
2124 reg = GM_GPCR_AU_ALL_DIS;
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002125 gma_write16(hw, port, GM_GP_CTRL,
2126 gma_read16(hw, port, GM_GP_CTRL) | reg);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002127
2128 switch (skge->speed) {
2129 case SPEED_1000:
Stephen Hemminger564f9ab2006-02-13 15:46:48 -08002130 reg &= ~GM_GPCR_SPEED_100;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002131 reg |= GM_GPCR_SPEED_1000;
Stephen Hemminger564f9ab2006-02-13 15:46:48 -08002132 break;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002133 case SPEED_100:
Stephen Hemminger564f9ab2006-02-13 15:46:48 -08002134 reg &= ~GM_GPCR_SPEED_1000;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002135 reg |= GM_GPCR_SPEED_100;
Stephen Hemminger564f9ab2006-02-13 15:46:48 -08002136 break;
2137 case SPEED_10:
2138 reg &= ~(GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100);
2139 break;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002140 }
2141
2142 if (skge->duplex == DUPLEX_FULL)
2143 reg |= GM_GPCR_DUP_FULL;
2144 } else
2145 reg = GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100 | GM_GPCR_DUP_FULL;
Stephen Hemminger564f9ab2006-02-13 15:46:48 -08002146
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002147 switch (skge->flow_control) {
2148 case FLOW_MODE_NONE:
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002149 skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002150 reg |= GM_GPCR_FC_TX_DIS | GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
2151 break;
2152 case FLOW_MODE_LOC_SEND:
2153 /* disable Rx flow-control */
2154 reg |= GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07002155 break;
2156 case FLOW_MODE_SYMMETRIC:
2157 case FLOW_MODE_SYM_OR_REM:
2158 /* enable Tx & Rx flow-control */
2159 break;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002160 }
2161
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002162 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002163 skge_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002164
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002165 yukon_init(hw, port);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002166
2167 /* MIB clear */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002168 reg = gma_read16(hw, port, GM_PHY_ADDR);
2169 gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002170
2171 for (i = 0; i < GM_MIB_CNT_SIZE; i++)
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002172 gma_read16(hw, port, GM_MIB_CNT_BASE + 8*i);
2173 gma_write16(hw, port, GM_PHY_ADDR, reg);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002174
2175 /* transmit control */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002176 gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002177
2178 /* receive control reg: unicast + multicast + no FCS */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002179 gma_write16(hw, port, GM_RX_CTRL,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002180 GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
2181
2182 /* transmit flow control */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002183 gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002184
2185 /* transmit parameter */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002186 gma_write16(hw, port, GM_TX_PARAM,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002187 TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
2188 TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
2189 TX_IPG_JAM_DATA(TX_IPG_JAM_DEF));
2190
Stephen Hemminger44c7fcc2007-11-28 14:23:01 -08002191 /* configure the Serial Mode Register */
2192 reg = DATA_BLIND_VAL(DATA_BLIND_DEF)
2193 | GM_SMOD_VLAN_ENA
2194 | IPG_DATA_VAL(IPG_DATA_DEF);
2195
2196 if (hw->dev[port]->mtu > ETH_DATA_LEN)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002197 reg |= GM_SMOD_JUMBO_ENA;
2198
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002199 gma_write16(hw, port, GM_SERIAL_MODE, reg);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002200
2201 /* physical address: used for pause frames */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002202 gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002203 /* virtual address for data */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002204 gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002205
2206 /* enable interrupt mask for counter overflows */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002207 gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
2208 gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
2209 gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002210
2211 /* Initialize Mac Fifo */
2212
2213 /* Configure Rx MAC FIFO */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002214 skge_write16(hw, SK_REG(port, RX_GMF_FL_MSK), RX_FF_FL_DEF_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002215 reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
Stephen Hemmingerc8868612005-09-23 09:08:30 -07002216
2217 /* disable Rx GMAC FIFO Flush for YUKON-Lite Rev. A0 only */
2218 if (is_yukon_lite_a0(hw))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002219 reg &= ~GMF_RX_F_FL_ON;
Stephen Hemmingerc8868612005-09-23 09:08:30 -07002220
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002221 skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
2222 skge_write16(hw, SK_REG(port, RX_GMF_CTRL_T), reg);
Stephen Hemmingerc5923082005-08-16 14:01:02 -07002223 /*
2224 * because Pause Packet Truncation in GMAC is not working
2225 * we have to increase the Flush Threshold to 64 bytes
2226 * in order to flush pause packets in Rx FIFO on Yukon-1
2227 */
2228 skge_write16(hw, SK_REG(port, RX_GMF_FL_THR), RX_GMF_FL_THR_DEF+1);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002229
2230 /* Configure Tx MAC FIFO */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002231 skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
2232 skge_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002233}
2234
Stephen Hemminger355ec572005-11-08 10:33:43 -08002235/* Go into power down mode */
2236static void yukon_suspend(struct skge_hw *hw, int port)
2237{
2238 u16 ctrl;
2239
2240 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
2241 ctrl |= PHY_M_PC_POL_R_DIS;
2242 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
2243
2244 ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
2245 ctrl |= PHY_CT_RESET;
2246 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
2247
2248 /* switch IEEE compatible power down mode on */
2249 ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
2250 ctrl |= PHY_CT_PDOWN;
2251 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
2252}
2253
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002254static void yukon_stop(struct skge_port *skge)
2255{
2256 struct skge_hw *hw = skge->hw;
2257 int port = skge->port;
2258
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002259 skge_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
2260 yukon_reset(hw, port);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002261
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002262 gma_write16(hw, port, GM_GP_CTRL,
2263 gma_read16(hw, port, GM_GP_CTRL)
Stephen Hemminger0eedf4a2005-07-22 16:26:04 -07002264 & ~(GM_GPCR_TX_ENA|GM_GPCR_RX_ENA));
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002265 gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002266
Stephen Hemminger355ec572005-11-08 10:33:43 -08002267 yukon_suspend(hw, port);
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002268
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002269 /* set GPHY Control reset */
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002270 skge_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
2271 skge_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002272}
2273
2274static void yukon_get_stats(struct skge_port *skge, u64 *data)
2275{
2276 struct skge_hw *hw = skge->hw;
2277 int port = skge->port;
2278 int i;
2279
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002280 data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
2281 | gma_read32(hw, port, GM_TXO_OK_LO);
2282 data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
2283 | gma_read32(hw, port, GM_RXO_OK_LO);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002284
2285 for (i = 2; i < ARRAY_SIZE(skge_stats); i++)
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002286 data[i] = gma_read32(hw, port,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002287 skge_stats[i].gma_offset);
2288}
2289
2290static void yukon_mac_intr(struct skge_hw *hw, int port)
2291{
Stephen Hemminger7e676d92005-06-27 11:33:13 -07002292 struct net_device *dev = hw->dev[port];
2293 struct skge_port *skge = netdev_priv(dev);
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002294 u8 status = skge_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002295
Joe Perchesd7072042010-02-09 11:49:53 +00002296 netif_printk(skge, intr, KERN_DEBUG, skge->netdev,
2297 "mac interrupt status 0x%x\n", status);
Stephen Hemminger7e676d92005-06-27 11:33:13 -07002298
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002299 if (status & GM_IS_RX_FF_OR) {
Stephen Hemmingerda007722007-10-16 12:15:52 -07002300 ++dev->stats.rx_fifo_errors;
Stephen Hemmingerd8a09942005-07-22 16:26:08 -07002301 skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002302 }
Stephen Hemmingerd8a09942005-07-22 16:26:08 -07002303
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002304 if (status & GM_IS_TX_FF_UR) {
Stephen Hemmingerda007722007-10-16 12:15:52 -07002305 ++dev->stats.tx_fifo_errors;
Stephen Hemmingerd8a09942005-07-22 16:26:08 -07002306 skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002307 }
2308
2309}
2310
2311static u16 yukon_speed(const struct skge_hw *hw, u16 aux)
2312{
Stephen Hemminger95566062005-06-27 11:33:02 -07002313 switch (aux & PHY_M_PS_SPEED_MSK) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002314 case PHY_M_PS_SPEED_1000:
2315 return SPEED_1000;
2316 case PHY_M_PS_SPEED_100:
2317 return SPEED_100;
2318 default:
2319 return SPEED_10;
2320 }
2321}
2322
2323static void yukon_link_up(struct skge_port *skge)
2324{
2325 struct skge_hw *hw = skge->hw;
2326 int port = skge->port;
2327 u16 reg;
2328
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002329 /* Enable Transmit FIFO Underrun */
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002330 skge_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002331
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002332 reg = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002333 if (skge->duplex == DUPLEX_FULL || skge->autoneg == AUTONEG_ENABLE)
2334 reg |= GM_GPCR_DUP_FULL;
2335
2336 /* enable Rx/Tx */
2337 reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002338 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002339
Stephen Hemminger4cde06e2005-07-22 16:26:09 -07002340 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_DEF_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002341 skge_link_up(skge);
2342}
2343
2344static void yukon_link_down(struct skge_port *skge)
2345{
2346 struct skge_hw *hw = skge->hw;
2347 int port = skge->port;
Stephen Hemmingerd8a09942005-07-22 16:26:08 -07002348 u16 ctrl;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002349
Stephen Hemmingerd8a09942005-07-22 16:26:08 -07002350 ctrl = gma_read16(hw, port, GM_GP_CTRL);
2351 ctrl &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
2352 gma_write16(hw, port, GM_GP_CTRL, ctrl);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002353
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07002354 if (skge->flow_status == FLOW_STAT_REM_SEND) {
2355 ctrl = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
2356 ctrl |= PHY_M_AN_ASP;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002357 /* restore Asymmetric Pause bit */
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07002358 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, ctrl);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002359 }
2360
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002361 skge_link_down(skge);
2362
2363 yukon_init(hw, port);
2364}
2365
2366static void yukon_phy_intr(struct skge_port *skge)
2367{
2368 struct skge_hw *hw = skge->hw;
2369 int port = skge->port;
2370 const char *reason = NULL;
2371 u16 istatus, phystat;
2372
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002373 istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
2374 phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
Stephen Hemminger7e676d92005-06-27 11:33:13 -07002375
Joe Perchesd7072042010-02-09 11:49:53 +00002376 netif_printk(skge, intr, KERN_DEBUG, skge->netdev,
2377 "phy interrupt status 0x%x 0x%x\n", istatus, phystat);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002378
2379 if (istatus & PHY_M_IS_AN_COMPL) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002380 if (gm_phy_read(hw, port, PHY_MARV_AUNE_LP)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002381 & PHY_M_AN_RF) {
2382 reason = "remote fault";
2383 goto failed;
2384 }
2385
Stephen Hemmingerc506a502005-06-27 11:33:09 -07002386 if (gm_phy_read(hw, port, PHY_MARV_1000T_STAT) & PHY_B_1000S_MSF) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002387 reason = "master/slave fault";
2388 goto failed;
2389 }
2390
2391 if (!(phystat & PHY_M_PS_SPDUP_RES)) {
2392 reason = "speed/duplex";
2393 goto failed;
2394 }
2395
2396 skge->duplex = (phystat & PHY_M_PS_FULL_DUP)
2397 ? DUPLEX_FULL : DUPLEX_HALF;
2398 skge->speed = yukon_speed(hw, phystat);
2399
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002400 /* We are using IEEE 802.3z/D5.0 Table 37-4 */
2401 switch (phystat & PHY_M_PS_PAUSE_MSK) {
2402 case PHY_M_PS_PAUSE_MSK:
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07002403 skge->flow_status = FLOW_STAT_SYMMETRIC;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002404 break;
2405 case PHY_M_PS_RX_P_EN:
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07002406 skge->flow_status = FLOW_STAT_REM_SEND;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002407 break;
2408 case PHY_M_PS_TX_P_EN:
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07002409 skge->flow_status = FLOW_STAT_LOC_SEND;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002410 break;
2411 default:
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07002412 skge->flow_status = FLOW_STAT_NONE;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002413 }
2414
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07002415 if (skge->flow_status == FLOW_STAT_NONE ||
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002416 (skge->speed < SPEED_1000 && skge->duplex == DUPLEX_HALF))
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002417 skge_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002418 else
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002419 skge_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002420 yukon_link_up(skge);
2421 return;
2422 }
2423
2424 if (istatus & PHY_M_IS_LSP_CHANGE)
2425 skge->speed = yukon_speed(hw, phystat);
2426
2427 if (istatus & PHY_M_IS_DUP_CHANGE)
2428 skge->duplex = (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
2429 if (istatus & PHY_M_IS_LST_CHANGE) {
2430 if (phystat & PHY_M_PS_LINK_UP)
2431 yukon_link_up(skge);
2432 else
2433 yukon_link_down(skge);
2434 }
2435 return;
2436 failed:
2437 printk(KERN_ERR PFX "%s: autonegotiation failed (%s)\n",
2438 skge->netdev->name, reason);
2439
2440 /* XXX restart autonegotiation? */
2441}
2442
Stephen Hemmingeree294dc2005-12-14 15:47:44 -08002443static void skge_phy_reset(struct skge_port *skge)
2444{
2445 struct skge_hw *hw = skge->hw;
2446 int port = skge->port;
Jeff Garzikaae343d2006-12-02 07:14:39 -05002447 struct net_device *dev = hw->dev[port];
Stephen Hemmingeree294dc2005-12-14 15:47:44 -08002448
2449 netif_stop_queue(skge->netdev);
2450 netif_carrier_off(skge->netdev);
2451
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002452 spin_lock_bh(&hw->phy_lock);
Stephen Hemmingeree294dc2005-12-14 15:47:44 -08002453 if (hw->chip_id == CHIP_ID_GENESIS) {
2454 genesis_reset(hw, port);
2455 genesis_mac_init(hw, port);
2456 } else {
2457 yukon_reset(hw, port);
2458 yukon_init(hw, port);
2459 }
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002460 spin_unlock_bh(&hw->phy_lock);
Stephen Hemminger75814092006-12-01 11:41:08 -08002461
Stephen Hemmingerf80d0322008-11-19 22:01:26 -08002462 skge_set_multicast(dev);
Stephen Hemmingeree294dc2005-12-14 15:47:44 -08002463}
2464
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08002465/* Basic MII support */
2466static int skge_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
2467{
2468 struct mii_ioctl_data *data = if_mii(ifr);
2469 struct skge_port *skge = netdev_priv(dev);
2470 struct skge_hw *hw = skge->hw;
2471 int err = -EOPNOTSUPP;
2472
2473 if (!netif_running(dev))
2474 return -ENODEV; /* Phy still in reset */
2475
2476 switch(cmd) {
2477 case SIOCGMIIPHY:
2478 data->phy_id = hw->phy_addr;
2479
2480 /* fallthru */
2481 case SIOCGMIIREG: {
2482 u16 val = 0;
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002483 spin_lock_bh(&hw->phy_lock);
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08002484 if (hw->chip_id == CHIP_ID_GENESIS)
2485 err = __xm_phy_read(hw, skge->port, data->reg_num & 0x1f, &val);
2486 else
2487 err = __gm_phy_read(hw, skge->port, data->reg_num & 0x1f, &val);
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002488 spin_unlock_bh(&hw->phy_lock);
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08002489 data->val_out = val;
2490 break;
2491 }
2492
2493 case SIOCSMIIREG:
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002494 spin_lock_bh(&hw->phy_lock);
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08002495 if (hw->chip_id == CHIP_ID_GENESIS)
2496 err = xm_phy_write(hw, skge->port, data->reg_num & 0x1f,
2497 data->val_in);
2498 else
2499 err = gm_phy_write(hw, skge->port, data->reg_num & 0x1f,
2500 data->val_in);
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002501 spin_unlock_bh(&hw->phy_lock);
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08002502 break;
2503 }
2504 return err;
2505}
2506
Linus Torvalds279e1da2007-11-15 08:44:36 -08002507static void skge_ramset(struct skge_hw *hw, u16 q, u32 start, size_t len)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002508{
2509 u32 end;
2510
Linus Torvalds279e1da2007-11-15 08:44:36 -08002511 start /= 8;
2512 len /= 8;
2513 end = start + len - 1;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002514
2515 skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
2516 skge_write32(hw, RB_ADDR(q, RB_START), start);
2517 skge_write32(hw, RB_ADDR(q, RB_WP), start);
2518 skge_write32(hw, RB_ADDR(q, RB_RP), start);
Linus Torvalds279e1da2007-11-15 08:44:36 -08002519 skge_write32(hw, RB_ADDR(q, RB_END), end);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002520
2521 if (q == Q_R1 || q == Q_R2) {
2522 /* Set thresholds on receive queue's */
Linus Torvalds279e1da2007-11-15 08:44:36 -08002523 skge_write32(hw, RB_ADDR(q, RB_RX_UTPP),
2524 start + (2*len)/3);
2525 skge_write32(hw, RB_ADDR(q, RB_RX_LTPP),
2526 start + (len/3));
2527 } else {
2528 /* Enable store & forward on Tx queue's because
2529 * Tx FIFO is only 4K on Genesis and 1K on Yukon
2530 */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002531 skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
Linus Torvalds279e1da2007-11-15 08:44:36 -08002532 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002533
2534 skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
2535}
2536
2537/* Setup Bus Memory Interface */
2538static void skge_qset(struct skge_port *skge, u16 q,
2539 const struct skge_element *e)
2540{
2541 struct skge_hw *hw = skge->hw;
2542 u32 watermark = 0x600;
2543 u64 base = skge->dma + (e->desc - skge->mem);
2544
2545 /* optimization to reduce window on 32bit/33mhz */
2546 if ((skge_read16(hw, B0_CTST) & (CS_BUS_CLOCK | CS_BUS_SLOT_SZ)) == 0)
2547 watermark /= 2;
2548
2549 skge_write32(hw, Q_ADDR(q, Q_CSR), CSR_CLR_RESET);
2550 skge_write32(hw, Q_ADDR(q, Q_F), watermark);
2551 skge_write32(hw, Q_ADDR(q, Q_DA_H), (u32)(base >> 32));
2552 skge_write32(hw, Q_ADDR(q, Q_DA_L), (u32)base);
2553}
2554
2555static int skge_up(struct net_device *dev)
2556{
2557 struct skge_port *skge = netdev_priv(dev);
2558 struct skge_hw *hw = skge->hw;
2559 int port = skge->port;
Linus Torvalds279e1da2007-11-15 08:44:36 -08002560 u32 chunk, ram_addr;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002561 size_t rx_size, tx_size;
2562 int err;
2563
Stephen Hemmingerfae87592007-02-02 08:22:51 -08002564 if (!is_valid_ether_addr(dev->dev_addr))
2565 return -EINVAL;
2566
Joe Perchesd7072042010-02-09 11:49:53 +00002567 netif_info(skge, ifup, skge->netdev, "enabling interface\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002568
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002569 if (dev->mtu > RX_BUF_SIZE)
Stephen Hemminger901ccef2006-03-23 11:07:23 -08002570 skge->rx_buf_size = dev->mtu + ETH_HLEN;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002571 else
2572 skge->rx_buf_size = RX_BUF_SIZE;
2573
2574
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002575 rx_size = skge->rx_ring.count * sizeof(struct skge_rx_desc);
2576 tx_size = skge->tx_ring.count * sizeof(struct skge_tx_desc);
2577 skge->mem_size = tx_size + rx_size;
2578 skge->mem = pci_alloc_consistent(hw->pdev, skge->mem_size, &skge->dma);
2579 if (!skge->mem)
2580 return -ENOMEM;
2581
Stephen Hemmingerc3da1442006-03-21 10:57:01 -08002582 BUG_ON(skge->dma & 7);
2583
2584 if ((u64)skge->dma >> 32 != ((u64) skge->dma + skge->mem_size) >> 32) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08002585 dev_err(&hw->pdev->dev, "pci_alloc_consistent region crosses 4G boundary\n");
Stephen Hemmingerc3da1442006-03-21 10:57:01 -08002586 err = -EINVAL;
2587 goto free_pci_mem;
2588 }
2589
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002590 memset(skge->mem, 0, skge->mem_size);
2591
Stephen Hemminger203babb2006-03-21 10:57:05 -08002592 err = skge_ring_alloc(&skge->rx_ring, skge->mem, skge->dma);
2593 if (err)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002594 goto free_pci_mem;
2595
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07002596 err = skge_rx_fill(dev);
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002597 if (err)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002598 goto free_rx_ring;
2599
Stephen Hemminger203babb2006-03-21 10:57:05 -08002600 err = skge_ring_alloc(&skge->tx_ring, skge->mem + rx_size,
2601 skge->dma + rx_size);
2602 if (err)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002603 goto free_rx_ring;
2604
Stephen Hemminger8f3f8192005-11-08 10:33:45 -08002605 /* Initialize MAC */
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002606 spin_lock_bh(&hw->phy_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002607 if (hw->chip_id == CHIP_ID_GENESIS)
2608 genesis_mac_init(hw, port);
2609 else
2610 yukon_mac_init(hw, port);
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002611 spin_unlock_bh(&hw->phy_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002612
Stephen Hemminger29816d92007-11-26 11:54:48 -08002613 /* Configure RAMbuffers - equally between ports and tx/rx */
2614 chunk = (hw->ram_size - hw->ram_offset) / (hw->ports * 2);
Linus Torvalds279e1da2007-11-15 08:44:36 -08002615 ram_addr = hw->ram_offset + 2 * chunk * port;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002616
Linus Torvalds279e1da2007-11-15 08:44:36 -08002617 skge_ramset(hw, rxqaddr[port], ram_addr, chunk);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002618 skge_qset(skge, rxqaddr[port], skge->rx_ring.to_clean);
Linus Torvalds279e1da2007-11-15 08:44:36 -08002619
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002620 BUG_ON(skge->tx_ring.to_use != skge->tx_ring.to_clean);
Linus Torvalds279e1da2007-11-15 08:44:36 -08002621 skge_ramset(hw, txqaddr[port], ram_addr+chunk, chunk);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002622 skge_qset(skge, txqaddr[port], skge->tx_ring.to_use);
2623
2624 /* Start receiver BMU */
2625 wmb();
2626 skge_write8(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_START | CSR_IRQ_CL_F);
Stephen Hemminger6abebb52005-07-22 16:26:10 -07002627 skge_led(skge, LED_MODE_ON);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002628
Stephen Hemminger4ebabfc2007-03-16 14:01:27 -07002629 spin_lock_irq(&hw->hw_lock);
2630 hw->intr_mask |= portmask[port];
2631 skge_write32(hw, B0_IMSK, hw->intr_mask);
2632 spin_unlock_irq(&hw->hw_lock);
2633
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002634 napi_enable(&skge->napi);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002635 return 0;
2636
2637 free_rx_ring:
2638 skge_rx_clean(skge);
2639 kfree(skge->rx_ring.start);
2640 free_pci_mem:
2641 pci_free_consistent(hw->pdev, skge->mem_size, skge->mem, skge->dma);
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002642 skge->mem = NULL;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002643
2644 return err;
2645}
2646
Stephen Hemminger60b24b52007-10-16 12:15:50 -07002647/* stop receiver */
2648static void skge_rx_stop(struct skge_hw *hw, int port)
2649{
2650 skge_write8(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_STOP);
2651 skge_write32(hw, RB_ADDR(port ? Q_R2 : Q_R1, RB_CTRL),
2652 RB_RST_SET|RB_DIS_OP_MD);
2653 skge_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_SET_RESET);
2654}
2655
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002656static int skge_down(struct net_device *dev)
2657{
2658 struct skge_port *skge = netdev_priv(dev);
2659 struct skge_hw *hw = skge->hw;
2660 int port = skge->port;
2661
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002662 if (skge->mem == NULL)
2663 return 0;
2664
Joe Perchesd7072042010-02-09 11:49:53 +00002665 netif_info(skge, ifdown, skge->netdev, "disabling interface\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002666
Michal Schmidtd119b392009-04-14 15:16:55 -07002667 netif_tx_disable(dev);
Stephen Hemminger692412b2007-04-09 15:32:45 -07002668
Stephen Hemminger64f6b642006-09-23 21:25:28 -07002669 if (hw->chip_id == CHIP_ID_GENESIS && hw->phy_type == SK_PHY_XMAC)
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002670 del_timer_sync(&skge->link_timer);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002671
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002672 napi_disable(&skge->napi);
Stephen Hemminger692412b2007-04-09 15:32:45 -07002673 netif_carrier_off(dev);
Stephen Hemminger4ebabfc2007-03-16 14:01:27 -07002674
2675 spin_lock_irq(&hw->hw_lock);
2676 hw->intr_mask &= ~portmask[port];
2677 skge_write32(hw, B0_IMSK, hw->intr_mask);
2678 spin_unlock_irq(&hw->hw_lock);
2679
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002680 skge_write8(skge->hw, SK_REG(skge->port, LNK_LED_REG), LED_OFF);
2681 if (hw->chip_id == CHIP_ID_GENESIS)
2682 genesis_stop(skge);
2683 else
2684 yukon_stop(skge);
2685
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002686 /* Stop transmitter */
2687 skge_write8(hw, Q_ADDR(txqaddr[port], Q_CSR), CSR_STOP);
2688 skge_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
2689 RB_RST_SET|RB_DIS_OP_MD);
2690
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002691
2692 /* Disable Force Sync bit and Enable Alloc bit */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002693 skge_write8(hw, SK_REG(port, TXA_CTRL),
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002694 TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
2695
2696 /* Stop Interval Timer and Limit Counter of Tx Arbiter */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002697 skge_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
2698 skge_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002699
2700 /* Reset PCI FIFO */
2701 skge_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), CSR_SET_RESET);
2702 skge_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
2703
2704 /* Reset the RAM Buffer async Tx queue */
2705 skge_write8(hw, RB_ADDR(port == 0 ? Q_XA1 : Q_XA2, RB_CTRL), RB_RST_SET);
Stephen Hemminger60b24b52007-10-16 12:15:50 -07002706
2707 skge_rx_stop(hw, port);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002708
2709 if (hw->chip_id == CHIP_ID_GENESIS) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002710 skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_RST_SET);
2711 skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_RST_SET);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002712 } else {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002713 skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
2714 skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002715 }
2716
Stephen Hemminger6abebb52005-07-22 16:26:10 -07002717 skge_led(skge, LED_MODE_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002718
Stephen Hemmingere3a1b992007-03-16 14:01:26 -07002719 netif_tx_lock_bh(dev);
Stephen Hemminger513f5332006-09-01 15:53:49 -07002720 skge_tx_clean(dev);
Stephen Hemmingere3a1b992007-03-16 14:01:26 -07002721 netif_tx_unlock_bh(dev);
2722
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002723 skge_rx_clean(skge);
2724
2725 kfree(skge->rx_ring.start);
2726 kfree(skge->tx_ring.start);
2727 pci_free_consistent(hw->pdev, skge->mem_size, skge->mem, skge->dma);
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002728 skge->mem = NULL;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002729 return 0;
2730}
2731
Stephen Hemminger29b4e882006-03-23 11:07:28 -08002732static inline int skge_avail(const struct skge_ring *ring)
2733{
Stephen Hemminger992c9622007-03-16 14:01:30 -07002734 smp_mb();
Stephen Hemminger29b4e882006-03-23 11:07:28 -08002735 return ((ring->to_clean > ring->to_use) ? 0 : ring->count)
2736 + (ring->to_clean - ring->to_use) - 1;
2737}
2738
Stephen Hemminger613573252009-08-31 19:50:58 +00002739static netdev_tx_t skge_xmit_frame(struct sk_buff *skb,
2740 struct net_device *dev)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002741{
2742 struct skge_port *skge = netdev_priv(dev);
2743 struct skge_hw *hw = skge->hw;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002744 struct skge_element *e;
2745 struct skge_tx_desc *td;
2746 int i;
2747 u32 control, len;
2748 u64 map;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002749
Herbert Xu5b057c62006-06-23 02:06:41 -07002750 if (skb_padto(skb, ETH_ZLEN))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002751 return NETDEV_TX_OK;
2752
Stephen Hemminger513f5332006-09-01 15:53:49 -07002753 if (unlikely(skge_avail(&skge->tx_ring) < skb_shinfo(skb)->nr_frags + 1))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002754 return NETDEV_TX_BUSY;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002755
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002756 e = skge->tx_ring.to_use;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002757 td = e->desc;
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002758 BUG_ON(td->control & BMU_OWN);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002759 e->skb = skb;
2760 len = skb_headlen(skb);
2761 map = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
2762 pci_unmap_addr_set(e, mapaddr, map);
2763 pci_unmap_len_set(e, maplen, len);
2764
2765 td->dma_lo = map;
2766 td->dma_hi = map >> 32;
2767
Patrick McHardy84fa7932006-08-29 16:44:56 -07002768 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Arnaldo Carvalho de Meloea2ae172007-04-25 17:55:53 -07002769 const int offset = skb_transport_offset(skb);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002770
2771 /* This seems backwards, but it is what the sk98lin
2772 * does. Looks like hardware is wrong?
2773 */
Joe Perches8e95a202009-12-03 07:58:21 +00002774 if (ipip_hdr(skb)->protocol == IPPROTO_UDP &&
2775 hw->chip_rev == 0 && hw->chip_id == CHIP_ID_YUKON)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002776 control = BMU_TCP_CHECK;
2777 else
2778 control = BMU_UDP_CHECK;
2779
2780 td->csum_offs = 0;
2781 td->csum_start = offset;
Al Viroff1dcad2006-11-20 18:07:29 -08002782 td->csum_write = offset + skb->csum_offset;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002783 } else
2784 control = BMU_CHECK;
2785
2786 if (!skb_shinfo(skb)->nr_frags) /* single buffer i.e. no fragments */
2787 control |= BMU_EOF| BMU_IRQ_EOF;
2788 else {
2789 struct skge_tx_desc *tf = td;
2790
2791 control |= BMU_STFWD;
2792 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
2793 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2794
2795 map = pci_map_page(hw->pdev, frag->page, frag->page_offset,
2796 frag->size, PCI_DMA_TODEVICE);
2797
2798 e = e->next;
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002799 e->skb = skb;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002800 tf = e->desc;
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002801 BUG_ON(tf->control & BMU_OWN);
2802
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002803 tf->dma_lo = map;
2804 tf->dma_hi = (u64) map >> 32;
2805 pci_unmap_addr_set(e, mapaddr, map);
2806 pci_unmap_len_set(e, maplen, frag->size);
2807
2808 tf->control = BMU_OWN | BMU_SW | control | frag->size;
2809 }
2810 tf->control |= BMU_EOF | BMU_IRQ_EOF;
2811 }
2812 /* Make sure all the descriptors written */
2813 wmb();
2814 td->control = BMU_OWN | BMU_SW | BMU_STF | control | len;
2815 wmb();
2816
2817 skge_write8(hw, Q_ADDR(txqaddr[skge->port], Q_CSR), CSR_START);
2818
Joe Perchesd7072042010-02-09 11:49:53 +00002819 netif_printk(skge, tx_queued, KERN_DEBUG, skge->netdev,
2820 "tx queued, slot %td, len %d\n",
2821 e - skge->tx_ring.start, skb->len);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002822
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002823 skge->tx_ring.to_use = e->next;
Stephen Hemminger992c9622007-03-16 14:01:30 -07002824 smp_wmb();
2825
Stephen Hemminger9db96472006-06-06 10:11:12 -07002826 if (skge_avail(&skge->tx_ring) <= TX_LOW_WATER) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002827 pr_debug("%s: transmit queue full\n", dev->name);
2828 netif_stop_queue(dev);
2829 }
2830
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002831 return NETDEV_TX_OK;
2832}
2833
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002834
2835/* Free resources associated with this reing element */
2836static void skge_tx_free(struct skge_port *skge, struct skge_element *e,
2837 u32 control)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002838{
Stephen Hemminger866b4f32006-03-23 11:07:27 -08002839 struct pci_dev *pdev = skge->hw->pdev;
Stephen Hemminger866b4f32006-03-23 11:07:27 -08002840
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002841 /* skb header vs. fragment */
2842 if (control & BMU_STF)
Stephen Hemminger866b4f32006-03-23 11:07:27 -08002843 pci_unmap_single(pdev, pci_unmap_addr(e, mapaddr),
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002844 pci_unmap_len(e, maplen),
2845 PCI_DMA_TODEVICE);
2846 else
2847 pci_unmap_page(pdev, pci_unmap_addr(e, mapaddr),
2848 pci_unmap_len(e, maplen),
2849 PCI_DMA_TODEVICE);
Stephen Hemminger866b4f32006-03-23 11:07:27 -08002850
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002851 if (control & BMU_EOF) {
Joe Perchesd7072042010-02-09 11:49:53 +00002852 netif_printk(skge, tx_done, KERN_DEBUG, skge->netdev,
2853 "tx done slot %td\n", e - skge->tx_ring.start);
Stephen Hemminger866b4f32006-03-23 11:07:27 -08002854
Stephen Hemminger513f5332006-09-01 15:53:49 -07002855 dev_kfree_skb(e->skb);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002856 }
2857}
2858
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002859/* Free all buffers in transmit ring */
Stephen Hemminger513f5332006-09-01 15:53:49 -07002860static void skge_tx_clean(struct net_device *dev)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002861{
Stephen Hemminger513f5332006-09-01 15:53:49 -07002862 struct skge_port *skge = netdev_priv(dev);
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002863 struct skge_element *e;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002864
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002865 for (e = skge->tx_ring.to_clean; e != skge->tx_ring.to_use; e = e->next) {
2866 struct skge_tx_desc *td = e->desc;
2867 skge_tx_free(skge, e, td->control);
2868 td->control = 0;
2869 }
2870
2871 skge->tx_ring.to_clean = e;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002872}
2873
2874static void skge_tx_timeout(struct net_device *dev)
2875{
2876 struct skge_port *skge = netdev_priv(dev);
2877
Joe Perchesd7072042010-02-09 11:49:53 +00002878 netif_printk(skge, timer, KERN_DEBUG, skge->netdev, "tx timeout\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002879
2880 skge_write8(skge->hw, Q_ADDR(txqaddr[skge->port], Q_CSR), CSR_STOP);
Stephen Hemminger513f5332006-09-01 15:53:49 -07002881 skge_tx_clean(dev);
Michal Schmidtd119b392009-04-14 15:16:55 -07002882 netif_wake_queue(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002883}
2884
2885static int skge_change_mtu(struct net_device *dev, int new_mtu)
2886{
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002887 int err;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002888
Stephen Hemminger95566062005-06-27 11:33:02 -07002889 if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002890 return -EINVAL;
2891
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002892 if (!netif_running(dev)) {
2893 dev->mtu = new_mtu;
2894 return 0;
2895 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002896
Stephen Hemminger1a8098b2007-11-28 14:25:05 -08002897 skge_down(dev);
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002898
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002899 dev->mtu = new_mtu;
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002900
Stephen Hemminger1a8098b2007-11-28 14:25:05 -08002901 err = skge_up(dev);
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002902 if (err)
2903 dev_close(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002904
2905 return err;
2906}
2907
Stephen Hemmingerc4cd29d2007-02-23 14:03:00 -08002908static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
2909
2910static void genesis_add_filter(u8 filter[8], const u8 *addr)
2911{
2912 u32 crc, bit;
2913
2914 crc = ether_crc_le(ETH_ALEN, addr);
2915 bit = ~crc & 0x3f;
2916 filter[bit/8] |= 1 << (bit%8);
2917}
2918
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002919static void genesis_set_multicast(struct net_device *dev)
2920{
2921 struct skge_port *skge = netdev_priv(dev);
2922 struct skge_hw *hw = skge->hw;
2923 int port = skge->port;
Jiri Pirko4cd24ea2010-02-08 04:30:35 +00002924 int i, count = netdev_mc_count(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002925 struct dev_mc_list *list = dev->mc_list;
2926 u32 mode;
2927 u8 filter[8];
2928
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002929 mode = xm_read32(hw, port, XM_MODE);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002930 mode |= XM_MD_ENA_HASH;
2931 if (dev->flags & IFF_PROMISC)
2932 mode |= XM_MD_ENA_PROM;
2933 else
2934 mode &= ~XM_MD_ENA_PROM;
2935
2936 if (dev->flags & IFF_ALLMULTI)
2937 memset(filter, 0xff, sizeof(filter));
2938 else {
2939 memset(filter, 0, sizeof(filter));
Stephen Hemmingerc4cd29d2007-02-23 14:03:00 -08002940
Joe Perches8e95a202009-12-03 07:58:21 +00002941 if (skge->flow_status == FLOW_STAT_REM_SEND ||
2942 skge->flow_status == FLOW_STAT_SYMMETRIC)
Stephen Hemmingerc4cd29d2007-02-23 14:03:00 -08002943 genesis_add_filter(filter, pause_mc_addr);
2944
2945 for (i = 0; list && i < count; i++, list = list->next)
2946 genesis_add_filter(filter, list->dmi_addr);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002947 }
2948
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002949 xm_write32(hw, port, XM_MODE, mode);
Stephen Hemminger45bada62005-06-27 11:33:12 -07002950 xm_outhash(hw, port, XM_HSM, filter);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002951}
2952
Stephen Hemmingerc4cd29d2007-02-23 14:03:00 -08002953static void yukon_add_filter(u8 filter[8], const u8 *addr)
2954{
2955 u32 bit = ether_crc(ETH_ALEN, addr) & 0x3f;
2956 filter[bit/8] |= 1 << (bit%8);
2957}
2958
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002959static void yukon_set_multicast(struct net_device *dev)
2960{
2961 struct skge_port *skge = netdev_priv(dev);
2962 struct skge_hw *hw = skge->hw;
2963 int port = skge->port;
2964 struct dev_mc_list *list = dev->mc_list;
Joe Perches8e95a202009-12-03 07:58:21 +00002965 int rx_pause = (skge->flow_status == FLOW_STAT_REM_SEND ||
2966 skge->flow_status == FLOW_STAT_SYMMETRIC);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002967 u16 reg;
2968 u8 filter[8];
2969
2970 memset(filter, 0, sizeof(filter));
2971
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002972 reg = gma_read16(hw, port, GM_RX_CTRL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002973 reg |= GM_RXCR_UCF_ENA;
2974
Stephen Hemminger8f3f8192005-11-08 10:33:45 -08002975 if (dev->flags & IFF_PROMISC) /* promiscuous */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002976 reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
2977 else if (dev->flags & IFF_ALLMULTI) /* all multicast */
2978 memset(filter, 0xff, sizeof(filter));
Jiri Pirko4cd24ea2010-02-08 04:30:35 +00002979 else if (netdev_mc_empty(dev) && !rx_pause)/* no multicast */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002980 reg &= ~GM_RXCR_MCF_ENA;
2981 else {
2982 int i;
2983 reg |= GM_RXCR_MCF_ENA;
2984
Stephen Hemmingerc4cd29d2007-02-23 14:03:00 -08002985 if (rx_pause)
2986 yukon_add_filter(filter, pause_mc_addr);
2987
Jiri Pirko4cd24ea2010-02-08 04:30:35 +00002988 for (i = 0; list && i < netdev_mc_count(dev); i++, list = list->next)
Stephen Hemmingerc4cd29d2007-02-23 14:03:00 -08002989 yukon_add_filter(filter, list->dmi_addr);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002990 }
2991
2992
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002993 gma_write16(hw, port, GM_MC_ADDR_H1,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002994 (u16)filter[0] | ((u16)filter[1] << 8));
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002995 gma_write16(hw, port, GM_MC_ADDR_H2,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002996 (u16)filter[2] | ((u16)filter[3] << 8));
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002997 gma_write16(hw, port, GM_MC_ADDR_H3,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002998 (u16)filter[4] | ((u16)filter[5] << 8));
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002999 gma_write16(hw, port, GM_MC_ADDR_H4,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003000 (u16)filter[6] | ((u16)filter[7] << 8));
3001
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07003002 gma_write16(hw, port, GM_RX_CTRL, reg);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003003}
3004
Stephen Hemminger383181a2005-09-19 15:37:16 -07003005static inline u16 phy_length(const struct skge_hw *hw, u32 status)
3006{
3007 if (hw->chip_id == CHIP_ID_GENESIS)
3008 return status >> XMR_FS_LEN_SHIFT;
3009 else
3010 return status >> GMR_FS_LEN_SHIFT;
3011}
3012
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003013static inline int bad_phy_status(const struct skge_hw *hw, u32 status)
3014{
3015 if (hw->chip_id == CHIP_ID_GENESIS)
3016 return (status & (XMR_FS_ERR | XMR_FS_2L_VLAN)) != 0;
3017 else
3018 return (status & GMR_FS_ANY_ERR) ||
3019 (status & GMR_FS_RX_OK) == 0;
3020}
3021
Stephen Hemmingerf80d0322008-11-19 22:01:26 -08003022static void skge_set_multicast(struct net_device *dev)
3023{
3024 struct skge_port *skge = netdev_priv(dev);
3025 struct skge_hw *hw = skge->hw;
3026
3027 if (hw->chip_id == CHIP_ID_GENESIS)
3028 genesis_set_multicast(dev);
3029 else
3030 yukon_set_multicast(dev);
3031
3032}
3033
Stephen Hemminger383181a2005-09-19 15:37:16 -07003034
3035/* Get receive buffer from descriptor.
3036 * Handles copy of small buffers and reallocation failures
3037 */
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07003038static struct sk_buff *skge_rx_get(struct net_device *dev,
3039 struct skge_element *e,
3040 u32 control, u32 status, u16 csum)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003041{
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07003042 struct skge_port *skge = netdev_priv(dev);
Stephen Hemminger383181a2005-09-19 15:37:16 -07003043 struct sk_buff *skb;
3044 u16 len = control & BMU_BBC;
3045
Joe Perchesd7072042010-02-09 11:49:53 +00003046 netif_printk(skge, rx_status, KERN_DEBUG, skge->netdev,
3047 "rx slot %td status 0x%x len %d\n",
3048 e - skge->rx_ring.start, status, len);
Stephen Hemminger383181a2005-09-19 15:37:16 -07003049
3050 if (len > skge->rx_buf_size)
3051 goto error;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003052
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003053 if ((control & (BMU_EOF|BMU_STF)) != (BMU_STF|BMU_EOF))
Stephen Hemminger383181a2005-09-19 15:37:16 -07003054 goto error;
3055
3056 if (bad_phy_status(skge->hw, status))
3057 goto error;
3058
3059 if (phy_length(skge->hw, status) != len)
3060 goto error;
3061
3062 if (len < RX_COPY_THRESHOLD) {
Eric Dumazet89d71a62009-10-13 05:34:20 +00003063 skb = netdev_alloc_skb_ip_align(dev, len);
Stephen Hemminger383181a2005-09-19 15:37:16 -07003064 if (!skb)
3065 goto resubmit;
3066
Stephen Hemminger383181a2005-09-19 15:37:16 -07003067 pci_dma_sync_single_for_cpu(skge->hw->pdev,
3068 pci_unmap_addr(e, mapaddr),
3069 len, PCI_DMA_FROMDEVICE);
Arnaldo Carvalho de Melod626f622007-03-27 18:55:52 -03003070 skb_copy_from_linear_data(e->skb, skb->data, len);
Stephen Hemminger383181a2005-09-19 15:37:16 -07003071 pci_dma_sync_single_for_device(skge->hw->pdev,
3072 pci_unmap_addr(e, mapaddr),
3073 len, PCI_DMA_FROMDEVICE);
3074 skge_rx_reuse(e, skge->rx_buf_size);
3075 } else {
3076 struct sk_buff *nskb;
Eric Dumazet89d71a62009-10-13 05:34:20 +00003077
3078 nskb = netdev_alloc_skb_ip_align(dev, skge->rx_buf_size);
Stephen Hemminger383181a2005-09-19 15:37:16 -07003079 if (!nskb)
3080 goto resubmit;
3081
3082 pci_unmap_single(skge->hw->pdev,
3083 pci_unmap_addr(e, mapaddr),
3084 pci_unmap_len(e, maplen),
3085 PCI_DMA_FROMDEVICE);
3086 skb = e->skb;
3087 prefetch(skb->data);
3088 skge_rx_setup(skge, e, nskb, skge->rx_buf_size);
3089 }
3090
3091 skb_put(skb, len);
Stephen Hemminger383181a2005-09-19 15:37:16 -07003092 if (skge->rx_csum) {
3093 skb->csum = csum;
Patrick McHardy84fa7932006-08-29 16:44:56 -07003094 skb->ip_summed = CHECKSUM_COMPLETE;
Stephen Hemminger383181a2005-09-19 15:37:16 -07003095 }
3096
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07003097 skb->protocol = eth_type_trans(skb, dev);
Stephen Hemminger383181a2005-09-19 15:37:16 -07003098
3099 return skb;
3100error:
3101
Joe Perchesd7072042010-02-09 11:49:53 +00003102 netif_printk(skge, rx_err, KERN_DEBUG, skge->netdev,
3103 "rx err, slot %td control 0x%x status 0x%x\n",
3104 e - skge->rx_ring.start, control, status);
Stephen Hemminger383181a2005-09-19 15:37:16 -07003105
3106 if (skge->hw->chip_id == CHIP_ID_GENESIS) {
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003107 if (status & (XMR_FS_RUNT|XMR_FS_LNG_ERR))
Stephen Hemmingerda007722007-10-16 12:15:52 -07003108 dev->stats.rx_length_errors++;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003109 if (status & XMR_FS_FRA_ERR)
Stephen Hemmingerda007722007-10-16 12:15:52 -07003110 dev->stats.rx_frame_errors++;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003111 if (status & XMR_FS_FCS_ERR)
Stephen Hemmingerda007722007-10-16 12:15:52 -07003112 dev->stats.rx_crc_errors++;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003113 } else {
3114 if (status & (GMR_FS_LONG_ERR|GMR_FS_UN_SIZE))
Stephen Hemmingerda007722007-10-16 12:15:52 -07003115 dev->stats.rx_length_errors++;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003116 if (status & GMR_FS_FRAGMENT)
Stephen Hemmingerda007722007-10-16 12:15:52 -07003117 dev->stats.rx_frame_errors++;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003118 if (status & GMR_FS_CRC_ERR)
Stephen Hemmingerda007722007-10-16 12:15:52 -07003119 dev->stats.rx_crc_errors++;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003120 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003121
Stephen Hemminger383181a2005-09-19 15:37:16 -07003122resubmit:
3123 skge_rx_reuse(e, skge->rx_buf_size);
3124 return NULL;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003125}
3126
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003127/* Free all buffers in Tx ring which are no longer owned by device */
Stephen Hemminger513f5332006-09-01 15:53:49 -07003128static void skge_tx_done(struct net_device *dev)
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08003129{
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003130 struct skge_port *skge = netdev_priv(dev);
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08003131 struct skge_ring *ring = &skge->tx_ring;
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003132 struct skge_element *e;
3133
Stephen Hemminger513f5332006-09-01 15:53:49 -07003134 skge_write8(skge->hw, Q_ADDR(txqaddr[skge->port], Q_CSR), CSR_IRQ_CL_F);
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08003135
Stephen Hemminger866b4f32006-03-23 11:07:27 -08003136 for (e = ring->to_clean; e != ring->to_use; e = e->next) {
Stephen Hemminger992c9622007-03-16 14:01:30 -07003137 u32 control = ((const struct skge_tx_desc *) e->desc)->control;
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08003138
Stephen Hemminger992c9622007-03-16 14:01:30 -07003139 if (control & BMU_OWN)
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08003140 break;
3141
Stephen Hemminger992c9622007-03-16 14:01:30 -07003142 skge_tx_free(skge, e, control);
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08003143 }
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003144 skge->tx_ring.to_clean = e;
Stephen Hemminger866b4f32006-03-23 11:07:27 -08003145
Stephen Hemminger992c9622007-03-16 14:01:30 -07003146 /* Can run lockless until we need to synchronize to restart queue. */
3147 smp_mb();
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08003148
Stephen Hemminger992c9622007-03-16 14:01:30 -07003149 if (unlikely(netif_queue_stopped(dev) &&
3150 skge_avail(&skge->tx_ring) > TX_LOW_WATER)) {
3151 netif_tx_lock(dev);
3152 if (unlikely(netif_queue_stopped(dev) &&
3153 skge_avail(&skge->tx_ring) > TX_LOW_WATER)) {
3154 netif_wake_queue(dev);
3155
3156 }
3157 netif_tx_unlock(dev);
3158 }
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08003159}
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003160
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003161static int skge_poll(struct napi_struct *napi, int to_do)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003162{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003163 struct skge_port *skge = container_of(napi, struct skge_port, napi);
3164 struct net_device *dev = skge->netdev;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003165 struct skge_hw *hw = skge->hw;
3166 struct skge_ring *ring = &skge->rx_ring;
3167 struct skge_element *e;
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08003168 int work_done = 0;
3169
Stephen Hemminger513f5332006-09-01 15:53:49 -07003170 skge_tx_done(dev);
3171
3172 skge_write8(hw, Q_ADDR(rxqaddr[skge->port], Q_CSR), CSR_IRQ_CL_F);
3173
Stephen Hemminger1631aef2005-11-08 10:33:44 -08003174 for (e = ring->to_clean; prefetch(e->next), work_done < to_do; e = e->next) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003175 struct skge_rx_desc *rd = e->desc;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003176 struct sk_buff *skb;
Stephen Hemminger383181a2005-09-19 15:37:16 -07003177 u32 control;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003178
3179 rmb();
3180 control = rd->control;
3181 if (control & BMU_OWN)
3182 break;
3183
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07003184 skb = skge_rx_get(dev, e, control, rd->status, rd->csum2);
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003185 if (likely(skb)) {
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003186 netif_receive_skb(skb);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003187
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003188 ++work_done;
Stephen Hemminger5a011442006-03-23 11:07:25 -08003189 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003190 }
3191 ring->to_clean = e;
3192
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003193 /* restart receiver */
3194 wmb();
Stephen Hemmingera9cdab82006-02-22 10:28:33 -08003195 skge_write8(hw, Q_ADDR(rxqaddr[skge->port], Q_CSR), CSR_START);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003196
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003197 if (work_done < to_do) {
Marin Mitov6ef29772008-03-23 10:20:09 +02003198 unsigned long flags;
Jeff Garzikf0c88f92008-03-25 23:53:24 -04003199
Marin Mitov6ef29772008-03-23 10:20:09 +02003200 spin_lock_irqsave(&hw->hw_lock, flags);
Ben Hutchings288379f2009-01-19 16:43:59 -08003201 __napi_complete(napi);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003202 hw->intr_mask |= napimask[skge->port];
3203 skge_write32(hw, B0_IMSK, hw->intr_mask);
3204 skge_read32(hw, B0_IMSK);
Marin Mitov6ef29772008-03-23 10:20:09 +02003205 spin_unlock_irqrestore(&hw->hw_lock, flags);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003206 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003207
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003208 return work_done;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003209}
3210
Stephen Hemmingerf6620ca2005-07-22 16:26:02 -07003211/* Parity errors seem to happen when Genesis is connected to a switch
3212 * with no other ports present. Heartbeat error??
3213 */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003214static void skge_mac_parity(struct skge_hw *hw, int port)
3215{
Stephen Hemmingerf6620ca2005-07-22 16:26:02 -07003216 struct net_device *dev = hw->dev[port];
3217
Stephen Hemmingerda007722007-10-16 12:15:52 -07003218 ++dev->stats.tx_heartbeat_errors;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003219
3220 if (hw->chip_id == CHIP_ID_GENESIS)
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07003221 skge_write16(hw, SK_REG(port, TX_MFF_CTRL1),
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003222 MFF_CLR_PERR);
3223 else
3224 /* HW-Bug #8: cleared by GMF_CLI_TX_FC instead of GMF_CLI_TX_PE */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07003225 skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T),
Stephen Hemminger981d0372005-06-27 11:33:06 -07003226 (hw->chip_id == CHIP_ID_YUKON && hw->chip_rev == 0)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003227 ? GMF_CLI_TX_FC : GMF_CLI_TX_PE);
3228}
3229
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003230static void skge_mac_intr(struct skge_hw *hw, int port)
3231{
Stephen Hemminger95566062005-06-27 11:33:02 -07003232 if (hw->chip_id == CHIP_ID_GENESIS)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003233 genesis_mac_intr(hw, port);
3234 else
3235 yukon_mac_intr(hw, port);
3236}
3237
3238/* Handle device specific framing and timeout interrupts */
3239static void skge_error_irq(struct skge_hw *hw)
3240{
Stephen Hemminger1479d132007-02-02 08:22:52 -08003241 struct pci_dev *pdev = hw->pdev;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003242 u32 hwstatus = skge_read32(hw, B0_HWE_ISRC);
3243
3244 if (hw->chip_id == CHIP_ID_GENESIS) {
3245 /* clear xmac errors */
3246 if (hwstatus & (IS_NO_STAT_M1|IS_NO_TIST_M1))
Stephen Hemminger46a60f22005-09-09 12:54:56 -07003247 skge_write16(hw, RX_MFF_CTRL1, MFF_CLR_INSTAT);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003248 if (hwstatus & (IS_NO_STAT_M2|IS_NO_TIST_M2))
Stephen Hemminger46a60f22005-09-09 12:54:56 -07003249 skge_write16(hw, RX_MFF_CTRL2, MFF_CLR_INSTAT);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003250 } else {
3251 /* Timestamp (unused) overflow */
3252 if (hwstatus & IS_IRQ_TIST_OV)
3253 skge_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003254 }
3255
3256 if (hwstatus & IS_RAM_RD_PAR) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003257 dev_err(&pdev->dev, "Ram read data parity error\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003258 skge_write16(hw, B3_RI_CTRL, RI_CLR_RD_PERR);
3259 }
3260
3261 if (hwstatus & IS_RAM_WR_PAR) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003262 dev_err(&pdev->dev, "Ram write data parity error\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003263 skge_write16(hw, B3_RI_CTRL, RI_CLR_WR_PERR);
3264 }
3265
3266 if (hwstatus & IS_M1_PAR_ERR)
3267 skge_mac_parity(hw, 0);
3268
3269 if (hwstatus & IS_M2_PAR_ERR)
3270 skge_mac_parity(hw, 1);
3271
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003272 if (hwstatus & IS_R1_PAR_ERR) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003273 dev_err(&pdev->dev, "%s: receive queue parity error\n",
3274 hw->dev[0]->name);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003275 skge_write32(hw, B0_R1_CSR, CSR_IRQ_CL_P);
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003276 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003277
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003278 if (hwstatus & IS_R2_PAR_ERR) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003279 dev_err(&pdev->dev, "%s: receive queue parity error\n",
3280 hw->dev[1]->name);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003281 skge_write32(hw, B0_R2_CSR, CSR_IRQ_CL_P);
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003282 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003283
3284 if (hwstatus & (IS_IRQ_MST_ERR|IS_IRQ_STAT)) {
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003285 u16 pci_status, pci_cmd;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003286
Stephen Hemminger1479d132007-02-02 08:22:52 -08003287 pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
3288 pci_read_config_word(pdev, PCI_STATUS, &pci_status);
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003289
Stephen Hemminger1479d132007-02-02 08:22:52 -08003290 dev_err(&pdev->dev, "PCI error cmd=%#x status=%#x\n",
3291 pci_cmd, pci_status);
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003292
3293 /* Write the error bits back to clear them. */
3294 pci_status &= PCI_STATUS_ERROR_BITS;
3295 skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger1479d132007-02-02 08:22:52 -08003296 pci_write_config_word(pdev, PCI_COMMAND,
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003297 pci_cmd | PCI_COMMAND_SERR | PCI_COMMAND_PARITY);
Stephen Hemminger1479d132007-02-02 08:22:52 -08003298 pci_write_config_word(pdev, PCI_STATUS, pci_status);
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003299 skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003300
Stephen Hemminger050ec182005-08-16 14:00:54 -07003301 /* if error still set then just ignore it */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003302 hwstatus = skge_read32(hw, B0_HWE_ISRC);
3303 if (hwstatus & IS_IRQ_STAT) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003304 dev_warn(&hw->pdev->dev, "unable to clear error (so ignoring them)\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003305 hw->intr_mask &= ~IS_HW_ERR;
3306 }
3307 }
3308}
3309
3310/*
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003311 * Interrupt from PHY are handled in tasklet (softirq)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003312 * because accessing phy registers requires spin wait which might
3313 * cause excess interrupt latency.
3314 */
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003315static void skge_extirq(unsigned long arg)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003316{
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003317 struct skge_hw *hw = (struct skge_hw *) arg;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003318 int port;
3319
Stephen Hemmingercfc3ed72006-03-21 10:57:00 -08003320 for (port = 0; port < hw->ports; port++) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003321 struct net_device *dev = hw->dev[port];
3322
Stephen Hemmingercfc3ed72006-03-21 10:57:00 -08003323 if (netif_running(dev)) {
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003324 struct skge_port *skge = netdev_priv(dev);
3325
3326 spin_lock(&hw->phy_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003327 if (hw->chip_id != CHIP_ID_GENESIS)
3328 yukon_phy_intr(skge);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07003329 else if (hw->phy_type == SK_PHY_BCOM)
Stephen Hemminger45bada62005-06-27 11:33:12 -07003330 bcom_phy_intr(skge);
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003331 spin_unlock(&hw->phy_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003332 }
3333 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003334
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003335 spin_lock_irq(&hw->hw_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003336 hw->intr_mask |= IS_EXT_REG;
3337 skge_write32(hw, B0_IMSK, hw->intr_mask);
Stephen Hemminger78bc2182006-08-28 16:19:36 -07003338 skge_read32(hw, B0_IMSK);
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003339 spin_unlock_irq(&hw->hw_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003340}
3341
David Howells7d12e782006-10-05 14:55:46 +01003342static irqreturn_t skge_intr(int irq, void *dev_id)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003343{
3344 struct skge_hw *hw = dev_id;
Stephen Hemmingercfc3ed72006-03-21 10:57:00 -08003345 u32 status;
Stephen Hemminger29365c92006-09-01 15:53:48 -07003346 int handled = 0;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003347
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003348 spin_lock(&hw->hw_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003349 /* Reading this register masks IRQ */
3350 status = skge_read32(hw, B0_SP_ISRC);
Stephen Hemminger0486a8c2006-09-06 11:06:10 -07003351 if (status == 0 || status == ~0)
Stephen Hemminger29365c92006-09-01 15:53:48 -07003352 goto out;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003353
Stephen Hemminger29365c92006-09-01 15:53:48 -07003354 handled = 1;
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003355 status &= hw->intr_mask;
Stephen Hemmingercfc3ed72006-03-21 10:57:00 -08003356 if (status & IS_EXT_REG) {
3357 hw->intr_mask &= ~IS_EXT_REG;
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003358 tasklet_schedule(&hw->phy_task);
Stephen Hemmingercfc3ed72006-03-21 10:57:00 -08003359 }
3360
Stephen Hemminger513f5332006-09-01 15:53:49 -07003361 if (status & (IS_XA1_F|IS_R1_F)) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003362 struct skge_port *skge = netdev_priv(hw->dev[0]);
Stephen Hemminger513f5332006-09-01 15:53:49 -07003363 hw->intr_mask &= ~(IS_XA1_F|IS_R1_F);
Ben Hutchings288379f2009-01-19 16:43:59 -08003364 napi_schedule(&skge->napi);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003365 }
3366
Stephen Hemmingerd25f5a62005-06-27 11:33:14 -07003367 if (status & IS_PA_TO_TX1)
3368 skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_TX1);
3369
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003370 if (status & IS_PA_TO_RX1) {
Stephen Hemmingerda007722007-10-16 12:15:52 -07003371 ++hw->dev[0]->stats.rx_over_errors;
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003372 skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_RX1);
3373 }
3374
Stephen Hemmingerd25f5a62005-06-27 11:33:14 -07003375
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003376 if (status & IS_MAC1)
3377 skge_mac_intr(hw, 0);
Stephen Hemminger95566062005-06-27 11:33:02 -07003378
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003379 if (hw->dev[1]) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003380 struct skge_port *skge = netdev_priv(hw->dev[1]);
3381
Stephen Hemminger513f5332006-09-01 15:53:49 -07003382 if (status & (IS_XA2_F|IS_R2_F)) {
3383 hw->intr_mask &= ~(IS_XA2_F|IS_R2_F);
Ben Hutchings288379f2009-01-19 16:43:59 -08003384 napi_schedule(&skge->napi);
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003385 }
3386
3387 if (status & IS_PA_TO_RX2) {
Stephen Hemmingerda007722007-10-16 12:15:52 -07003388 ++hw->dev[1]->stats.rx_over_errors;
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003389 skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_RX2);
3390 }
3391
3392 if (status & IS_PA_TO_TX2)
3393 skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_TX2);
3394
3395 if (status & IS_MAC2)
3396 skge_mac_intr(hw, 1);
3397 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003398
3399 if (status & IS_HW_ERR)
3400 skge_error_irq(hw);
3401
Stephen Hemminger7e676d92005-06-27 11:33:13 -07003402 skge_write32(hw, B0_IMSK, hw->intr_mask);
Stephen Hemminger78bc2182006-08-28 16:19:36 -07003403 skge_read32(hw, B0_IMSK);
Stephen Hemminger29365c92006-09-01 15:53:48 -07003404out:
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003405 spin_unlock(&hw->hw_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003406
Stephen Hemminger29365c92006-09-01 15:53:48 -07003407 return IRQ_RETVAL(handled);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003408}
3409
3410#ifdef CONFIG_NET_POLL_CONTROLLER
3411static void skge_netpoll(struct net_device *dev)
3412{
3413 struct skge_port *skge = netdev_priv(dev);
3414
3415 disable_irq(dev->irq);
David Howells7d12e782006-10-05 14:55:46 +01003416 skge_intr(dev->irq, skge->hw);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003417 enable_irq(dev->irq);
3418}
3419#endif
3420
3421static int skge_set_mac_address(struct net_device *dev, void *p)
3422{
3423 struct skge_port *skge = netdev_priv(dev);
Stephen Hemmingerc2681dd2005-10-03 12:03:13 -07003424 struct skge_hw *hw = skge->hw;
3425 unsigned port = skge->port;
3426 const struct sockaddr *addr = p;
Stephen Hemminger2eb3e622007-03-12 15:16:26 -07003427 u16 ctrl;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003428
3429 if (!is_valid_ether_addr(addr->sa_data))
3430 return -EADDRNOTAVAIL;
3431
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003432 memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
Stephen Hemmingerc2681dd2005-10-03 12:03:13 -07003433
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003434 if (!netif_running(dev)) {
3435 memcpy_toio(hw->regs + B2_MAC_1 + port*8, dev->dev_addr, ETH_ALEN);
3436 memcpy_toio(hw->regs + B2_MAC_2 + port*8, dev->dev_addr, ETH_ALEN);
3437 } else {
3438 /* disable Rx */
3439 spin_lock_bh(&hw->phy_lock);
3440 ctrl = gma_read16(hw, port, GM_GP_CTRL);
3441 gma_write16(hw, port, GM_GP_CTRL, ctrl & ~GM_GPCR_RX_ENA);
Stephen Hemminger2eb3e622007-03-12 15:16:26 -07003442
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003443 memcpy_toio(hw->regs + B2_MAC_1 + port*8, dev->dev_addr, ETH_ALEN);
3444 memcpy_toio(hw->regs + B2_MAC_2 + port*8, dev->dev_addr, ETH_ALEN);
Stephen Hemminger2eb3e622007-03-12 15:16:26 -07003445
Stephen Hemminger2eb3e622007-03-12 15:16:26 -07003446 if (hw->chip_id == CHIP_ID_GENESIS)
3447 xm_outaddr(hw, port, XM_SA, dev->dev_addr);
3448 else {
3449 gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
3450 gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
3451 }
Stephen Hemminger2eb3e622007-03-12 15:16:26 -07003452
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003453 gma_write16(hw, port, GM_GP_CTRL, ctrl);
3454 spin_unlock_bh(&hw->phy_lock);
3455 }
Stephen Hemmingerc2681dd2005-10-03 12:03:13 -07003456
3457 return 0;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003458}
3459
3460static const struct {
3461 u8 id;
3462 const char *name;
3463} skge_chips[] = {
3464 { CHIP_ID_GENESIS, "Genesis" },
3465 { CHIP_ID_YUKON, "Yukon" },
3466 { CHIP_ID_YUKON_LITE, "Yukon-Lite"},
3467 { CHIP_ID_YUKON_LP, "Yukon-LP"},
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003468};
3469
3470static const char *skge_board_name(const struct skge_hw *hw)
3471{
3472 int i;
3473 static char buf[16];
3474
3475 for (i = 0; i < ARRAY_SIZE(skge_chips); i++)
3476 if (skge_chips[i].id == hw->chip_id)
3477 return skge_chips[i].name;
3478
3479 snprintf(buf, sizeof buf, "chipid 0x%x", hw->chip_id);
3480 return buf;
3481}
3482
3483
3484/*
3485 * Setup the board data structure, but don't bring up
3486 * the port(s)
3487 */
3488static int skge_reset(struct skge_hw *hw)
3489{
Stephen Hemmingeradba9e22005-11-08 10:33:40 -08003490 u32 reg;
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003491 u16 ctst, pci_status;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07003492 u8 t8, mac_cfg, pmd_type;
Stephen Hemminger981d0372005-06-27 11:33:06 -07003493 int i;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003494
3495 ctst = skge_read16(hw, B0_CTST);
3496
3497 /* do a SW reset */
3498 skge_write8(hw, B0_CTST, CS_RST_SET);
3499 skge_write8(hw, B0_CTST, CS_RST_CLR);
3500
3501 /* clear PCI errors, if any */
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003502 skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
3503 skge_write8(hw, B2_TST_CTRL2, 0);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003504
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003505 pci_read_config_word(hw->pdev, PCI_STATUS, &pci_status);
3506 pci_write_config_word(hw->pdev, PCI_STATUS,
3507 pci_status | PCI_STATUS_ERROR_BITS);
3508 skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003509 skge_write8(hw, B0_CTST, CS_MRST_CLR);
3510
3511 /* restore CLK_RUN bits (for Yukon-Lite) */
3512 skge_write16(hw, B0_CTST,
3513 ctst & (CS_CLK_RUN_HOT|CS_CLK_RUN_RST|CS_CLK_RUN_ENA));
3514
3515 hw->chip_id = skge_read8(hw, B2_CHIP_ID);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07003516 hw->phy_type = skge_read8(hw, B2_E_1) & 0xf;
Stephen Hemminger5e1705d2005-08-16 14:00:58 -07003517 pmd_type = skge_read8(hw, B2_PMD_TYP);
3518 hw->copper = (pmd_type == 'T' || pmd_type == '1');
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003519
Stephen Hemminger95566062005-06-27 11:33:02 -07003520 switch (hw->chip_id) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003521 case CHIP_ID_GENESIS:
Stephen Hemminger64f6b642006-09-23 21:25:28 -07003522 switch (hw->phy_type) {
3523 case SK_PHY_XMAC:
3524 hw->phy_addr = PHY_ADDR_XMAC;
3525 break;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003526 case SK_PHY_BCOM:
3527 hw->phy_addr = PHY_ADDR_BCOM;
3528 break;
3529 default:
Stephen Hemminger1479d132007-02-02 08:22:52 -08003530 dev_err(&hw->pdev->dev, "unsupported phy type 0x%x\n",
3531 hw->phy_type);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003532 return -EOPNOTSUPP;
3533 }
3534 break;
3535
3536 case CHIP_ID_YUKON:
3537 case CHIP_ID_YUKON_LITE:
3538 case CHIP_ID_YUKON_LP:
Stephen Hemminger64f6b642006-09-23 21:25:28 -07003539 if (hw->phy_type < SK_PHY_MARV_COPPER && pmd_type != 'S')
Stephen Hemminger5e1705d2005-08-16 14:00:58 -07003540 hw->copper = 1;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003541
3542 hw->phy_addr = PHY_ADDR_MARV;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003543 break;
3544
3545 default:
Stephen Hemminger1479d132007-02-02 08:22:52 -08003546 dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
3547 hw->chip_id);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003548 return -EOPNOTSUPP;
3549 }
3550
Stephen Hemminger981d0372005-06-27 11:33:06 -07003551 mac_cfg = skge_read8(hw, B2_MAC_CFG);
3552 hw->ports = (mac_cfg & CFG_SNG_MAC) ? 1 : 2;
3553 hw->chip_rev = (mac_cfg & CFG_CHIP_R_MSK) >> 4;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003554
3555 /* read the adapters RAM size */
3556 t8 = skge_read8(hw, B2_E_0);
3557 if (hw->chip_id == CHIP_ID_GENESIS) {
3558 if (t8 == 3) {
3559 /* special case: 4 x 64k x 36, offset = 0x80000 */
Linus Torvalds279e1da2007-11-15 08:44:36 -08003560 hw->ram_size = 0x100000;
3561 hw->ram_offset = 0x80000;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003562 } else
3563 hw->ram_size = t8 * 512;
Linus Torvalds279e1da2007-11-15 08:44:36 -08003564 }
3565 else if (t8 == 0)
3566 hw->ram_size = 0x20000;
3567 else
3568 hw->ram_size = t8 * 4096;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003569
Stephen Hemminger4ebabfc2007-03-16 14:01:27 -07003570 hw->intr_mask = IS_HW_ERR;
Stephen Hemmingercfc3ed72006-03-21 10:57:00 -08003571
Stephen Hemminger4ebabfc2007-03-16 14:01:27 -07003572 /* Use PHY IRQ for all but fiber based Genesis board */
Stephen Hemminger64f6b642006-09-23 21:25:28 -07003573 if (!(hw->chip_id == CHIP_ID_GENESIS && hw->phy_type == SK_PHY_XMAC))
3574 hw->intr_mask |= IS_EXT_REG;
3575
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003576 if (hw->chip_id == CHIP_ID_GENESIS)
3577 genesis_init(hw);
3578 else {
3579 /* switch power to VCC (WA for VAUX problem) */
3580 skge_write8(hw, B0_POWER_CTRL,
3581 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
Stephen Hemmingeradba9e22005-11-08 10:33:40 -08003582
Stephen Hemminger050ec182005-08-16 14:00:54 -07003583 /* avoid boards with stuck Hardware error bits */
3584 if ((skge_read32(hw, B0_ISRC) & IS_HW_ERR) &&
3585 (skge_read32(hw, B0_HWE_ISRC) & IS_IRQ_SENSOR)) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003586 dev_warn(&hw->pdev->dev, "stuck hardware sensor bit\n");
Stephen Hemminger050ec182005-08-16 14:00:54 -07003587 hw->intr_mask &= ~IS_HW_ERR;
3588 }
3589
Stephen Hemmingeradba9e22005-11-08 10:33:40 -08003590 /* Clear PHY COMA */
3591 skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
3592 pci_read_config_dword(hw->pdev, PCI_DEV_REG1, &reg);
3593 reg &= ~PCI_PHY_COMA;
3594 pci_write_config_dword(hw->pdev, PCI_DEV_REG1, reg);
3595 skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
3596
3597
Stephen Hemminger981d0372005-06-27 11:33:06 -07003598 for (i = 0; i < hw->ports; i++) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07003599 skge_write16(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
3600 skge_write16(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003601 }
3602 }
3603
3604 /* turn off hardware timer (unused) */
3605 skge_write8(hw, B2_TI_CTRL, TIM_STOP);
3606 skge_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
3607 skge_write8(hw, B0_LED, LED_STAT_ON);
3608
3609 /* enable the Tx Arbiters */
Stephen Hemminger981d0372005-06-27 11:33:06 -07003610 for (i = 0; i < hw->ports; i++)
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07003611 skge_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003612
3613 /* Initialize ram interface */
3614 skge_write16(hw, B3_RI_CTRL, RI_RST_CLR);
3615
3616 skge_write8(hw, B3_RI_WTO_R1, SK_RI_TO_53);
3617 skge_write8(hw, B3_RI_WTO_XA1, SK_RI_TO_53);
3618 skge_write8(hw, B3_RI_WTO_XS1, SK_RI_TO_53);
3619 skge_write8(hw, B3_RI_RTO_R1, SK_RI_TO_53);
3620 skge_write8(hw, B3_RI_RTO_XA1, SK_RI_TO_53);
3621 skge_write8(hw, B3_RI_RTO_XS1, SK_RI_TO_53);
3622 skge_write8(hw, B3_RI_WTO_R2, SK_RI_TO_53);
3623 skge_write8(hw, B3_RI_WTO_XA2, SK_RI_TO_53);
3624 skge_write8(hw, B3_RI_WTO_XS2, SK_RI_TO_53);
3625 skge_write8(hw, B3_RI_RTO_R2, SK_RI_TO_53);
3626 skge_write8(hw, B3_RI_RTO_XA2, SK_RI_TO_53);
3627 skge_write8(hw, B3_RI_RTO_XS2, SK_RI_TO_53);
3628
3629 skge_write32(hw, B0_HWE_IMSK, IS_ERR_MSK);
3630
3631 /* Set interrupt moderation for Transmit only
3632 * Receive interrupts avoided by NAPI
3633 */
3634 skge_write32(hw, B2_IRQM_MSK, IS_XA1_F|IS_XA2_F);
3635 skge_write32(hw, B2_IRQM_INI, skge_usecs2clk(hw, 100));
3636 skge_write32(hw, B2_IRQM_CTRL, TIM_START);
3637
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003638 skge_write32(hw, B0_IMSK, hw->intr_mask);
3639
Stephen Hemminger981d0372005-06-27 11:33:06 -07003640 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003641 if (hw->chip_id == CHIP_ID_GENESIS)
3642 genesis_reset(hw, i);
3643 else
3644 yukon_reset(hw, i);
3645 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003646
3647 return 0;
3648}
3649
Stephen Hemminger678aa1f2007-10-16 12:15:54 -07003650
3651#ifdef CONFIG_SKGE_DEBUG
3652
3653static struct dentry *skge_debug;
3654
3655static int skge_debug_show(struct seq_file *seq, void *v)
3656{
3657 struct net_device *dev = seq->private;
3658 const struct skge_port *skge = netdev_priv(dev);
3659 const struct skge_hw *hw = skge->hw;
3660 const struct skge_element *e;
3661
3662 if (!netif_running(dev))
3663 return -ENETDOWN;
3664
3665 seq_printf(seq, "IRQ src=%x mask=%x\n", skge_read32(hw, B0_ISRC),
3666 skge_read32(hw, B0_IMSK));
3667
3668 seq_printf(seq, "Tx Ring: (%d)\n", skge_avail(&skge->tx_ring));
3669 for (e = skge->tx_ring.to_clean; e != skge->tx_ring.to_use; e = e->next) {
3670 const struct skge_tx_desc *t = e->desc;
3671 seq_printf(seq, "%#x dma=%#x%08x %#x csum=%#x/%x/%x\n",
3672 t->control, t->dma_hi, t->dma_lo, t->status,
3673 t->csum_offs, t->csum_write, t->csum_start);
3674 }
3675
3676 seq_printf(seq, "\nRx Ring: \n");
3677 for (e = skge->rx_ring.to_clean; ; e = e->next) {
3678 const struct skge_rx_desc *r = e->desc;
3679
3680 if (r->control & BMU_OWN)
3681 break;
3682
3683 seq_printf(seq, "%#x dma=%#x%08x %#x %#x csum=%#x/%x\n",
3684 r->control, r->dma_hi, r->dma_lo, r->status,
3685 r->timestamp, r->csum1, r->csum1_start);
3686 }
3687
3688 return 0;
3689}
3690
3691static int skge_debug_open(struct inode *inode, struct file *file)
3692{
3693 return single_open(file, skge_debug_show, inode->i_private);
3694}
3695
3696static const struct file_operations skge_debug_fops = {
3697 .owner = THIS_MODULE,
3698 .open = skge_debug_open,
3699 .read = seq_read,
3700 .llseek = seq_lseek,
3701 .release = single_release,
3702};
3703
3704/*
3705 * Use network device events to create/remove/rename
3706 * debugfs file entries
3707 */
3708static int skge_device_event(struct notifier_block *unused,
3709 unsigned long event, void *ptr)
3710{
3711 struct net_device *dev = ptr;
3712 struct skge_port *skge;
3713 struct dentry *d;
3714
Stephen Hemmingerf80d0322008-11-19 22:01:26 -08003715 if (dev->netdev_ops->ndo_open != &skge_up || !skge_debug)
Stephen Hemminger678aa1f2007-10-16 12:15:54 -07003716 goto done;
3717
3718 skge = netdev_priv(dev);
3719 switch(event) {
3720 case NETDEV_CHANGENAME:
3721 if (skge->debugfs) {
3722 d = debugfs_rename(skge_debug, skge->debugfs,
3723 skge_debug, dev->name);
3724 if (d)
3725 skge->debugfs = d;
3726 else {
3727 pr_info(PFX "%s: rename failed\n", dev->name);
3728 debugfs_remove(skge->debugfs);
3729 }
3730 }
3731 break;
3732
3733 case NETDEV_GOING_DOWN:
3734 if (skge->debugfs) {
3735 debugfs_remove(skge->debugfs);
3736 skge->debugfs = NULL;
3737 }
3738 break;
3739
3740 case NETDEV_UP:
3741 d = debugfs_create_file(dev->name, S_IRUGO,
3742 skge_debug, dev,
3743 &skge_debug_fops);
3744 if (!d || IS_ERR(d))
3745 pr_info(PFX "%s: debugfs create failed\n",
3746 dev->name);
3747 else
3748 skge->debugfs = d;
3749 break;
3750 }
3751
3752done:
3753 return NOTIFY_DONE;
3754}
3755
3756static struct notifier_block skge_notifier = {
3757 .notifier_call = skge_device_event,
3758};
3759
3760
3761static __init void skge_debug_init(void)
3762{
3763 struct dentry *ent;
3764
3765 ent = debugfs_create_dir("skge", NULL);
3766 if (!ent || IS_ERR(ent)) {
3767 pr_info(PFX "debugfs create directory failed\n");
3768 return;
3769 }
3770
3771 skge_debug = ent;
3772 register_netdevice_notifier(&skge_notifier);
3773}
3774
3775static __exit void skge_debug_cleanup(void)
3776{
3777 if (skge_debug) {
3778 unregister_netdevice_notifier(&skge_notifier);
3779 debugfs_remove(skge_debug);
3780 skge_debug = NULL;
3781 }
3782}
3783
3784#else
3785#define skge_debug_init()
3786#define skge_debug_cleanup()
3787#endif
3788
Stephen Hemmingerf80d0322008-11-19 22:01:26 -08003789static const struct net_device_ops skge_netdev_ops = {
3790 .ndo_open = skge_up,
3791 .ndo_stop = skge_down,
Stephen Hemminger00829822008-11-20 20:14:53 -08003792 .ndo_start_xmit = skge_xmit_frame,
Stephen Hemmingerf80d0322008-11-19 22:01:26 -08003793 .ndo_do_ioctl = skge_ioctl,
3794 .ndo_get_stats = skge_get_stats,
3795 .ndo_tx_timeout = skge_tx_timeout,
3796 .ndo_change_mtu = skge_change_mtu,
3797 .ndo_validate_addr = eth_validate_addr,
3798 .ndo_set_multicast_list = skge_set_multicast,
3799 .ndo_set_mac_address = skge_set_mac_address,
3800#ifdef CONFIG_NET_POLL_CONTROLLER
3801 .ndo_poll_controller = skge_netpoll,
3802#endif
3803};
3804
3805
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003806/* Initialize network device */
Stephen Hemminger981d0372005-06-27 11:33:06 -07003807static struct net_device *skge_devinit(struct skge_hw *hw, int port,
3808 int highmem)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003809{
3810 struct skge_port *skge;
3811 struct net_device *dev = alloc_etherdev(sizeof(*skge));
3812
3813 if (!dev) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003814 dev_err(&hw->pdev->dev, "etherdev alloc failed\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003815 return NULL;
3816 }
3817
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003818 SET_NETDEV_DEV(dev, &hw->pdev->dev);
Stephen Hemmingerf80d0322008-11-19 22:01:26 -08003819 dev->netdev_ops = &skge_netdev_ops;
3820 dev->ethtool_ops = &skge_ethtool_ops;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003821 dev->watchdog_timeo = TX_WATCHDOG;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003822 dev->irq = hw->pdev->irq;
Stephen Hemminger513f5332006-09-01 15:53:49 -07003823
Stephen Hemminger981d0372005-06-27 11:33:06 -07003824 if (highmem)
3825 dev->features |= NETIF_F_HIGHDMA;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003826
3827 skge = netdev_priv(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003828 netif_napi_add(dev, &skge->napi, skge_poll, NAPI_WEIGHT);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003829 skge->netdev = dev;
3830 skge->hw = hw;
3831 skge->msg_enable = netif_msg_init(debug, default_msg);
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003832
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003833 skge->tx_ring.count = DEFAULT_TX_RING_SIZE;
3834 skge->rx_ring.count = DEFAULT_RX_RING_SIZE;
3835
3836 /* Auto speed and flow control */
3837 skge->autoneg = AUTONEG_ENABLE;
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07003838 skge->flow_control = FLOW_MODE_SYM_OR_REM;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003839 skge->duplex = -1;
3840 skge->speed = -1;
Stephen Hemminger31b619c2005-06-27 11:33:11 -07003841 skge->advertising = skge_supported_modes(hw);
Stephen Hemminger5b982c52007-05-08 13:36:20 -07003842
Rafael J. Wysocki7b55a4a2009-07-22 02:58:55 +00003843 if (device_can_wakeup(&hw->pdev->dev)) {
Stephen Hemminger5b982c52007-05-08 13:36:20 -07003844 skge->wol = wol_supported(hw) & WAKE_MAGIC;
Rafael J. Wysocki7b55a4a2009-07-22 02:58:55 +00003845 device_set_wakeup_enable(&hw->pdev->dev, skge->wol);
3846 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003847
3848 hw->dev[port] = dev;
3849
3850 skge->port = port;
3851
Stephen Hemminger64f6b642006-09-23 21:25:28 -07003852 /* Only used for Genesis XMAC */
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003853 setup_timer(&skge->link_timer, xm_link_timer, (unsigned long) skge);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07003854
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003855 if (hw->chip_id != CHIP_ID_GENESIS) {
3856 dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
3857 skge->rx_csum = 1;
3858 }
3859
3860 /* read the mac address */
3861 memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port*8, ETH_ALEN);
John W. Linville56230d52005-09-12 10:48:57 -04003862 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003863
3864 /* device is off until link detection */
3865 netif_carrier_off(dev);
3866 netif_stop_queue(dev);
3867
3868 return dev;
3869}
3870
3871static void __devinit skge_show_addr(struct net_device *dev)
3872{
3873 const struct skge_port *skge = netdev_priv(dev);
3874
Joe Perchesd7072042010-02-09 11:49:53 +00003875 netif_info(skge, probe, skge->netdev, "addr %pM\n", dev->dev_addr);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003876}
3877
3878static int __devinit skge_probe(struct pci_dev *pdev,
3879 const struct pci_device_id *ent)
3880{
3881 struct net_device *dev, *dev1;
3882 struct skge_hw *hw;
3883 int err, using_dac = 0;
3884
Stephen Hemminger203babb2006-03-21 10:57:05 -08003885 err = pci_enable_device(pdev);
3886 if (err) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003887 dev_err(&pdev->dev, "cannot enable PCI device\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003888 goto err_out;
3889 }
3890
Stephen Hemminger203babb2006-03-21 10:57:05 -08003891 err = pci_request_regions(pdev, DRV_NAME);
3892 if (err) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003893 dev_err(&pdev->dev, "cannot obtain PCI resources\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003894 goto err_out_disable_pdev;
3895 }
3896
3897 pci_set_master(pdev);
3898
Yang Hongyang6a355282009-04-06 19:01:13 -07003899 if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003900 using_dac = 1;
Yang Hongyang6a355282009-04-06 19:01:13 -07003901 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
Yang Hongyang284901a2009-04-06 19:01:15 -07003902 } else if (!(err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32)))) {
Stephen Hemminger93aea712006-03-21 10:57:02 -08003903 using_dac = 0;
Yang Hongyang284901a2009-04-06 19:01:15 -07003904 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Stephen Hemminger93aea712006-03-21 10:57:02 -08003905 }
3906
3907 if (err) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003908 dev_err(&pdev->dev, "no usable DMA configuration\n");
Stephen Hemminger93aea712006-03-21 10:57:02 -08003909 goto err_out_free_regions;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003910 }
3911
3912#ifdef __BIG_ENDIAN
Stephen Hemminger8f3f8192005-11-08 10:33:45 -08003913 /* byte swap descriptors in hardware */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003914 {
3915 u32 reg;
3916
3917 pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
3918 reg |= PCI_REV_DESC;
3919 pci_write_config_dword(pdev, PCI_DEV_REG2, reg);
3920 }
3921#endif
3922
3923 err = -ENOMEM;
Michal Schmidt415e69e2009-10-01 08:13:23 +00003924 /* space for skge@pci:0000:04:00.0 */
3925 hw = kzalloc(sizeof(*hw) + strlen(DRV_NAME "@pci:" )
3926 + strlen(pci_name(pdev)) + 1, GFP_KERNEL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003927 if (!hw) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003928 dev_err(&pdev->dev, "cannot allocate hardware struct\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003929 goto err_out_free_regions;
3930 }
Michal Schmidt415e69e2009-10-01 08:13:23 +00003931 sprintf(hw->irq_name, DRV_NAME "@pci:%s", pci_name(pdev));
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003932
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003933 hw->pdev = pdev;
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07003934 spin_lock_init(&hw->hw_lock);
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003935 spin_lock_init(&hw->phy_lock);
Joe Perches164165d2009-11-19 09:30:10 +00003936 tasklet_init(&hw->phy_task, skge_extirq, (unsigned long) hw);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003937
3938 hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
3939 if (!hw->regs) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003940 dev_err(&pdev->dev, "cannot map device registers\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003941 goto err_out_free_hw;
3942 }
3943
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003944 err = skge_reset(hw);
3945 if (err)
Stephen Hemmingerccdaa2a2006-08-28 16:19:38 -07003946 goto err_out_iounmap;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003947
Greg Kroah-Hartman7c7459d2006-06-12 15:13:08 -07003948 printk(KERN_INFO PFX DRV_VERSION " addr 0x%llx irq %d chip %s rev %d\n",
3949 (unsigned long long)pci_resource_start(pdev, 0), pdev->irq,
Stephen Hemminger981d0372005-06-27 11:33:06 -07003950 skge_board_name(hw), hw->chip_rev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003951
Stephen Hemmingerccdaa2a2006-08-28 16:19:38 -07003952 dev = skge_devinit(hw, 0, using_dac);
3953 if (!dev)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003954 goto err_out_led_off;
3955
Stephen Hemmingerfae87592007-02-02 08:22:51 -08003956 /* Some motherboards are broken and has zero in ROM. */
Stephen Hemminger1479d132007-02-02 08:22:52 -08003957 if (!is_valid_ether_addr(dev->dev_addr))
3958 dev_warn(&pdev->dev, "bad (zero?) ethernet address in rom\n");
Stephen Hemminger631ae322006-06-06 10:11:14 -07003959
Stephen Hemminger203babb2006-03-21 10:57:05 -08003960 err = register_netdev(dev);
3961 if (err) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003962 dev_err(&pdev->dev, "cannot register net device\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003963 goto err_out_free_netdev;
3964 }
3965
Michal Schmidt415e69e2009-10-01 08:13:23 +00003966 err = request_irq(pdev->irq, skge_intr, IRQF_SHARED, hw->irq_name, hw);
Stephen Hemmingerccdaa2a2006-08-28 16:19:38 -07003967 if (err) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003968 dev_err(&pdev->dev, "%s: cannot assign irq %d\n",
Stephen Hemmingerccdaa2a2006-08-28 16:19:38 -07003969 dev->name, pdev->irq);
3970 goto err_out_unregister;
3971 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003972 skge_show_addr(dev);
3973
Mike McCormackf1914222009-09-23 03:50:36 +00003974 if (hw->ports > 1) {
3975 dev1 = skge_devinit(hw, 1, using_dac);
3976 if (dev1 && register_netdev(dev1) == 0)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003977 skge_show_addr(dev1);
3978 else {
3979 /* Failure to register second port need not be fatal */
Stephen Hemminger1479d132007-02-02 08:22:52 -08003980 dev_warn(&pdev->dev, "register of second port failed\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003981 hw->dev[1] = NULL;
Mike McCormackf1914222009-09-23 03:50:36 +00003982 hw->ports = 1;
3983 if (dev1)
3984 free_netdev(dev1);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003985 }
3986 }
Stephen Hemmingerccdaa2a2006-08-28 16:19:38 -07003987 pci_set_drvdata(pdev, hw);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003988
3989 return 0;
3990
Stephen Hemmingerccdaa2a2006-08-28 16:19:38 -07003991err_out_unregister:
3992 unregister_netdev(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003993err_out_free_netdev:
3994 free_netdev(dev);
3995err_out_led_off:
3996 skge_write16(hw, B0_LED, LED_STAT_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003997err_out_iounmap:
3998 iounmap(hw->regs);
3999err_out_free_hw:
4000 kfree(hw);
4001err_out_free_regions:
4002 pci_release_regions(pdev);
4003err_out_disable_pdev:
4004 pci_disable_device(pdev);
4005 pci_set_drvdata(pdev, NULL);
4006err_out:
4007 return err;
4008}
4009
4010static void __devexit skge_remove(struct pci_dev *pdev)
4011{
4012 struct skge_hw *hw = pci_get_drvdata(pdev);
4013 struct net_device *dev0, *dev1;
4014
Stephen Hemminger95566062005-06-27 11:33:02 -07004015 if (!hw)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004016 return;
4017
Stephen Hemminger208491d82007-02-16 15:37:39 -08004018 flush_scheduled_work();
4019
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004020 if ((dev1 = hw->dev[1]))
4021 unregister_netdev(dev1);
4022 dev0 = hw->dev[0];
4023 unregister_netdev(dev0);
4024
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07004025 tasklet_disable(&hw->phy_task);
4026
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07004027 spin_lock_irq(&hw->hw_lock);
4028 hw->intr_mask = 0;
Stephen Hemminger46a60f22005-09-09 12:54:56 -07004029 skge_write32(hw, B0_IMSK, 0);
Stephen Hemminger78bc2182006-08-28 16:19:36 -07004030 skge_read32(hw, B0_IMSK);
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07004031 spin_unlock_irq(&hw->hw_lock);
4032
Stephen Hemminger46a60f22005-09-09 12:54:56 -07004033 skge_write16(hw, B0_LED, LED_STAT_OFF);
Stephen Hemminger46a60f22005-09-09 12:54:56 -07004034 skge_write8(hw, B0_CTST, CS_RST_SET);
4035
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004036 free_irq(pdev->irq, hw);
4037 pci_release_regions(pdev);
4038 pci_disable_device(pdev);
4039 if (dev1)
4040 free_netdev(dev1);
4041 free_netdev(dev0);
Stephen Hemminger46a60f22005-09-09 12:54:56 -07004042
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004043 iounmap(hw->regs);
4044 kfree(hw);
4045 pci_set_drvdata(pdev, NULL);
4046}
4047
4048#ifdef CONFIG_PM
Pavel Machek2a569572005-07-07 17:56:40 -07004049static int skge_suspend(struct pci_dev *pdev, pm_message_t state)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004050{
4051 struct skge_hw *hw = pci_get_drvdata(pdev);
Stephen Hemmingera504e642007-02-02 08:22:53 -08004052 int i, err, wol = 0;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004053
Stephen Hemmingere3b7df12007-05-11 11:21:45 -07004054 if (!hw)
4055 return 0;
4056
Stephen Hemmingera504e642007-02-02 08:22:53 -08004057 err = pci_save_state(pdev);
4058 if (err)
4059 return err;
4060
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07004061 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004062 struct net_device *dev = hw->dev[i];
Stephen Hemmingera504e642007-02-02 08:22:53 -08004063 struct skge_port *skge = netdev_priv(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004064
Stephen Hemmingera504e642007-02-02 08:22:53 -08004065 if (netif_running(dev))
4066 skge_down(dev);
4067 if (skge->wol)
4068 skge_wol_init(skge);
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07004069
Stephen Hemmingera504e642007-02-02 08:22:53 -08004070 wol |= skge->wol;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004071 }
4072
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07004073 skge_write32(hw, B0_IMSK, 0);
Rafael J. Wysocki5177b322008-10-29 14:22:14 -07004074
4075 pci_prepare_to_sleep(pdev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004076
4077 return 0;
4078}
4079
4080static int skge_resume(struct pci_dev *pdev)
4081{
4082 struct skge_hw *hw = pci_get_drvdata(pdev);
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07004083 int i, err;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004084
Stephen Hemmingere3b7df12007-05-11 11:21:45 -07004085 if (!hw)
4086 return 0;
4087
Rafael J. Wysocki5177b322008-10-29 14:22:14 -07004088 err = pci_back_from_sleep(pdev);
Stephen Hemmingera504e642007-02-02 08:22:53 -08004089 if (err)
4090 goto out;
4091
4092 err = pci_restore_state(pdev);
4093 if (err)
4094 goto out;
4095
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07004096 err = skge_reset(hw);
4097 if (err)
4098 goto out;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004099
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07004100 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004101 struct net_device *dev = hw->dev[i];
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07004102
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07004103 if (netif_running(dev)) {
4104 err = skge_up(dev);
4105
4106 if (err) {
4107 printk(KERN_ERR PFX "%s: could not up: %d\n",
4108 dev->name, err);
Stephen Hemmingeredd702e2005-12-15 12:18:00 -08004109 dev_close(dev);
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07004110 goto out;
4111 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004112 }
4113 }
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07004114out:
4115 return err;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004116}
4117#endif
4118
Stephen Hemminger692412b2007-04-09 15:32:45 -07004119static void skge_shutdown(struct pci_dev *pdev)
4120{
4121 struct skge_hw *hw = pci_get_drvdata(pdev);
4122 int i, wol = 0;
4123
Stephen Hemmingere3b7df12007-05-11 11:21:45 -07004124 if (!hw)
4125 return;
4126
Stephen Hemminger692412b2007-04-09 15:32:45 -07004127 for (i = 0; i < hw->ports; i++) {
4128 struct net_device *dev = hw->dev[i];
4129 struct skge_port *skge = netdev_priv(dev);
4130
4131 if (skge->wol)
4132 skge_wol_init(skge);
4133 wol |= skge->wol;
4134 }
4135
Rafael J. Wysocki5177b322008-10-29 14:22:14 -07004136 if (pci_enable_wake(pdev, PCI_D3cold, wol))
4137 pci_enable_wake(pdev, PCI_D3hot, wol);
Stephen Hemminger692412b2007-04-09 15:32:45 -07004138
4139 pci_disable_device(pdev);
4140 pci_set_power_state(pdev, PCI_D3hot);
4141
4142}
4143
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004144static struct pci_driver skge_driver = {
4145 .name = DRV_NAME,
4146 .id_table = skge_id_table,
4147 .probe = skge_probe,
4148 .remove = __devexit_p(skge_remove),
4149#ifdef CONFIG_PM
4150 .suspend = skge_suspend,
4151 .resume = skge_resume,
4152#endif
Stephen Hemminger692412b2007-04-09 15:32:45 -07004153 .shutdown = skge_shutdown,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004154};
4155
4156static int __init skge_init_module(void)
4157{
Stephen Hemminger678aa1f2007-10-16 12:15:54 -07004158 skge_debug_init();
Jeff Garzik29917622006-08-19 17:48:59 -04004159 return pci_register_driver(&skge_driver);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004160}
4161
4162static void __exit skge_cleanup_module(void)
4163{
4164 pci_unregister_driver(&skge_driver);
Stephen Hemminger678aa1f2007-10-16 12:15:54 -07004165 skge_debug_cleanup();
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004166}
4167
4168module_init(skge_init_module);
4169module_exit(skge_cleanup_module);