blob: cb8f78772e2e3d21f6c77d195e172695ade42723 [file] [log] [blame]
Chris Lattnerfd603822009-10-19 19:56:26 +00001//===-- ARMInstPrinter.cpp - Convert ARM MCInst to assembly syntax --------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This class prints an ARM MCInst to a .s file.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "asm-printer"
Jim Grosbachd8be4102010-09-15 19:27:50 +000015#include "ARMBaseInfo.h"
Chris Lattnerfd603822009-10-19 19:56:26 +000016#include "ARMInstPrinter.h"
Chris Lattner61d35c22009-10-19 21:21:39 +000017#include "ARMAddressingModes.h"
Chris Lattnerfd603822009-10-19 19:56:26 +000018#include "llvm/MC/MCInst.h"
Chris Lattner61d35c22009-10-19 21:21:39 +000019#include "llvm/MC/MCAsmInfo.h"
Chris Lattner6f997762009-10-19 21:53:00 +000020#include "llvm/MC/MCExpr.h"
Johnny Chenc7b65912010-04-16 22:40:20 +000021#include "llvm/ADT/StringExtras.h"
Chris Lattner6f997762009-10-19 21:53:00 +000022#include "llvm/Support/raw_ostream.h"
Chris Lattnerfd603822009-10-19 19:56:26 +000023using namespace llvm;
24
Chris Lattner6274ec42010-10-28 21:37:33 +000025#define GET_INSTRUCTION_NAME
Chris Lattnerfd603822009-10-19 19:56:26 +000026#include "ARMGenAsmWriter.inc"
Chris Lattnerfd603822009-10-19 19:56:26 +000027
Chris Lattner6274ec42010-10-28 21:37:33 +000028StringRef ARMInstPrinter::getOpcodeName(unsigned Opcode) const {
29 return getInstructionName(Opcode);
30}
31
32
Chris Lattnerd3740872010-04-04 05:04:31 +000033void ARMInstPrinter::printInst(const MCInst *MI, raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +000034 // Check for MOVs and print canonical forms, instead.
35 if (MI->getOpcode() == ARM::MOVs) {
Jim Grosbache6be85e2010-09-17 22:36:38 +000036 // FIXME: Thumb variants?
Johnny Chen9e088762010-03-17 17:52:21 +000037 const MCOperand &Dst = MI->getOperand(0);
38 const MCOperand &MO1 = MI->getOperand(1);
39 const MCOperand &MO2 = MI->getOperand(2);
40 const MCOperand &MO3 = MI->getOperand(3);
41
42 O << '\t' << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO3.getImm()));
Chris Lattner35c33bd2010-04-04 04:47:45 +000043 printSBitModifierOperand(MI, 6, O);
44 printPredicateOperand(MI, 4, O);
Johnny Chen9e088762010-03-17 17:52:21 +000045
46 O << '\t' << getRegisterName(Dst.getReg())
47 << ", " << getRegisterName(MO1.getReg());
48
49 if (ARM_AM::getSORegShOp(MO3.getImm()) == ARM_AM::rrx)
50 return;
51
52 O << ", ";
53
54 if (MO2.getReg()) {
55 O << getRegisterName(MO2.getReg());
56 assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0);
57 } else {
58 O << "#" << ARM_AM::getSORegOffset(MO3.getImm());
59 }
60 return;
61 }
62
63 // A8.6.123 PUSH
64 if ((MI->getOpcode() == ARM::STM_UPD || MI->getOpcode() == ARM::t2STM_UPD) &&
65 MI->getOperand(0).getReg() == ARM::SP) {
66 const MCOperand &MO1 = MI->getOperand(2);
67 if (ARM_AM::getAM4SubMode(MO1.getImm()) == ARM_AM::db) {
68 O << '\t' << "push";
Chris Lattner35c33bd2010-04-04 04:47:45 +000069 printPredicateOperand(MI, 3, O);
Johnny Chen9e088762010-03-17 17:52:21 +000070 O << '\t';
Chris Lattner35c33bd2010-04-04 04:47:45 +000071 printRegisterList(MI, 5, O);
Johnny Chen9e088762010-03-17 17:52:21 +000072 return;
73 }
74 }
75
76 // A8.6.122 POP
77 if ((MI->getOpcode() == ARM::LDM_UPD || MI->getOpcode() == ARM::t2LDM_UPD) &&
78 MI->getOperand(0).getReg() == ARM::SP) {
79 const MCOperand &MO1 = MI->getOperand(2);
80 if (ARM_AM::getAM4SubMode(MO1.getImm()) == ARM_AM::ia) {
81 O << '\t' << "pop";
Chris Lattner35c33bd2010-04-04 04:47:45 +000082 printPredicateOperand(MI, 3, O);
Johnny Chen9e088762010-03-17 17:52:21 +000083 O << '\t';
Chris Lattner35c33bd2010-04-04 04:47:45 +000084 printRegisterList(MI, 5, O);
Johnny Chen9e088762010-03-17 17:52:21 +000085 return;
86 }
87 }
88
89 // A8.6.355 VPUSH
90 if ((MI->getOpcode() == ARM::VSTMS_UPD || MI->getOpcode() ==ARM::VSTMD_UPD) &&
91 MI->getOperand(0).getReg() == ARM::SP) {
92 const MCOperand &MO1 = MI->getOperand(2);
Bob Wilsond4bfd542010-08-27 23:18:17 +000093 if (ARM_AM::getAM4SubMode(MO1.getImm()) == ARM_AM::db) {
Johnny Chen9e088762010-03-17 17:52:21 +000094 O << '\t' << "vpush";
Chris Lattner35c33bd2010-04-04 04:47:45 +000095 printPredicateOperand(MI, 3, O);
Johnny Chen9e088762010-03-17 17:52:21 +000096 O << '\t';
Chris Lattner35c33bd2010-04-04 04:47:45 +000097 printRegisterList(MI, 5, O);
Johnny Chen9e088762010-03-17 17:52:21 +000098 return;
99 }
100 }
101
102 // A8.6.354 VPOP
103 if ((MI->getOpcode() == ARM::VLDMS_UPD || MI->getOpcode() ==ARM::VLDMD_UPD) &&
104 MI->getOperand(0).getReg() == ARM::SP) {
105 const MCOperand &MO1 = MI->getOperand(2);
Bob Wilsond4bfd542010-08-27 23:18:17 +0000106 if (ARM_AM::getAM4SubMode(MO1.getImm()) == ARM_AM::ia) {
Johnny Chen9e088762010-03-17 17:52:21 +0000107 O << '\t' << "vpop";
Chris Lattner35c33bd2010-04-04 04:47:45 +0000108 printPredicateOperand(MI, 3, O);
Johnny Chen9e088762010-03-17 17:52:21 +0000109 O << '\t';
Chris Lattner35c33bd2010-04-04 04:47:45 +0000110 printRegisterList(MI, 5, O);
Johnny Chen9e088762010-03-17 17:52:21 +0000111 return;
112 }
113 }
114
Chris Lattner35c33bd2010-04-04 04:47:45 +0000115 printInstruction(MI, O);
Johnny Chen9e088762010-03-17 17:52:21 +0000116 }
Chris Lattnerfd603822009-10-19 19:56:26 +0000117
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000118void ARMInstPrinter::printOperand(const MCInst *MI, unsigned OpNo,
Jim Grosbach0a2287b2010-11-03 01:11:15 +0000119 raw_ostream &O) {
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000120 const MCOperand &Op = MI->getOperand(OpNo);
121 if (Op.isReg()) {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000122 unsigned Reg = Op.getReg();
Jim Grosbach35636282010-10-06 21:22:32 +0000123 O << getRegisterName(Reg);
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000124 } else if (Op.isImm()) {
125 O << '#' << Op.getImm();
126 } else {
127 assert(Op.isExpr() && "unknown operand kind in printOperand");
Chris Lattner8cb9a3b2010-01-18 00:37:40 +0000128 O << *Op.getExpr();
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000129 }
130}
Chris Lattner61d35c22009-10-19 21:21:39 +0000131
Jim Grosbach74d7e6c2010-09-17 21:33:25 +0000132static void printSOImm(raw_ostream &O, int64_t V, raw_ostream *CommentStream,
Chris Lattner61d35c22009-10-19 21:21:39 +0000133 const MCAsmInfo *MAI) {
134 // Break it up into two parts that make up a shifter immediate.
Bob Wilsonb123b8b2010-04-13 02:11:48 +0000135 V = ARM_AM::getSOImmVal(V);
Chris Lattner61d35c22009-10-19 21:21:39 +0000136 assert(V != -1 && "Not a valid so_imm value!");
Jim Grosbach15d78982010-09-14 22:27:15 +0000137
Chris Lattner61d35c22009-10-19 21:21:39 +0000138 unsigned Imm = ARM_AM::getSOImmValImm(V);
139 unsigned Rot = ARM_AM::getSOImmValRot(V);
Jim Grosbach15d78982010-09-14 22:27:15 +0000140
Chris Lattner61d35c22009-10-19 21:21:39 +0000141 // Print low-level immediate formation info, per
142 // A5.1.3: "Data-processing operands - Immediate".
143 if (Rot) {
144 O << "#" << Imm << ", " << Rot;
145 // Pretty printed version.
Jim Grosbach74d7e6c2010-09-17 21:33:25 +0000146 if (CommentStream)
147 *CommentStream << (int)ARM_AM::rotr32(Imm, Rot) << "\n";
Chris Lattner61d35c22009-10-19 21:21:39 +0000148 } else {
149 O << "#" << Imm;
150 }
151}
152
153
154/// printSOImmOperand - SOImm is 4-bit rotate amount in bits 8-11 with 8-bit
155/// immediate in bits 0-7.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000156void ARMInstPrinter::printSOImmOperand(const MCInst *MI, unsigned OpNum,
157 raw_ostream &O) {
Chris Lattner61d35c22009-10-19 21:21:39 +0000158 const MCOperand &MO = MI->getOperand(OpNum);
159 assert(MO.isImm() && "Not a valid so_imm value!");
Jim Grosbach74d7e6c2010-09-17 21:33:25 +0000160 printSOImm(O, MO.getImm(), CommentStream, &MAI);
Chris Lattner61d35c22009-10-19 21:21:39 +0000161}
Chris Lattner084f87d2009-10-19 21:57:05 +0000162
Chris Lattner017d9472009-10-20 00:40:56 +0000163// so_reg is a 4-operand unit corresponding to register forms of the A5.1
164// "Addressing Mode 1 - Data-processing operands" forms. This includes:
165// REG 0 0 - e.g. R5
166// REG REG 0,SH_OPC - e.g. R5, ROR R3
167// REG 0 IMM,SH_OPC - e.g. R5, LSL #3
Chris Lattner35c33bd2010-04-04 04:47:45 +0000168void ARMInstPrinter::printSORegOperand(const MCInst *MI, unsigned OpNum,
169 raw_ostream &O) {
Chris Lattner017d9472009-10-20 00:40:56 +0000170 const MCOperand &MO1 = MI->getOperand(OpNum);
171 const MCOperand &MO2 = MI->getOperand(OpNum+1);
172 const MCOperand &MO3 = MI->getOperand(OpNum+2);
Jim Grosbach15d78982010-09-14 22:27:15 +0000173
Chris Lattner017d9472009-10-20 00:40:56 +0000174 O << getRegisterName(MO1.getReg());
Jim Grosbach15d78982010-09-14 22:27:15 +0000175
Chris Lattner017d9472009-10-20 00:40:56 +0000176 // Print the shift opc.
Bob Wilson1d9125a2010-08-05 00:34:42 +0000177 ARM_AM::ShiftOpc ShOpc = ARM_AM::getSORegShOp(MO3.getImm());
178 O << ", " << ARM_AM::getShiftOpcStr(ShOpc);
Chris Lattner017d9472009-10-20 00:40:56 +0000179 if (MO2.getReg()) {
Bob Wilson1d9125a2010-08-05 00:34:42 +0000180 O << ' ' << getRegisterName(MO2.getReg());
Chris Lattner017d9472009-10-20 00:40:56 +0000181 assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0);
Bob Wilson1d9125a2010-08-05 00:34:42 +0000182 } else if (ShOpc != ARM_AM::rrx) {
183 O << " #" << ARM_AM::getSORegOffset(MO3.getImm());
Chris Lattner017d9472009-10-20 00:40:56 +0000184 }
185}
Chris Lattner084f87d2009-10-19 21:57:05 +0000186
187
Chris Lattner35c33bd2010-04-04 04:47:45 +0000188void ARMInstPrinter::printAddrMode2Operand(const MCInst *MI, unsigned Op,
189 raw_ostream &O) {
Chris Lattner084f87d2009-10-19 21:57:05 +0000190 const MCOperand &MO1 = MI->getOperand(Op);
191 const MCOperand &MO2 = MI->getOperand(Op+1);
192 const MCOperand &MO3 = MI->getOperand(Op+2);
Jim Grosbach15d78982010-09-14 22:27:15 +0000193
Chris Lattner084f87d2009-10-19 21:57:05 +0000194 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000195 printOperand(MI, Op, O);
Chris Lattner084f87d2009-10-19 21:57:05 +0000196 return;
197 }
Jim Grosbach15d78982010-09-14 22:27:15 +0000198
Chris Lattner084f87d2009-10-19 21:57:05 +0000199 O << "[" << getRegisterName(MO1.getReg());
Jim Grosbach15d78982010-09-14 22:27:15 +0000200
Chris Lattner084f87d2009-10-19 21:57:05 +0000201 if (!MO2.getReg()) {
Johnny Chen9e088762010-03-17 17:52:21 +0000202 if (ARM_AM::getAM2Offset(MO3.getImm())) // Don't print +0.
Chris Lattner084f87d2009-10-19 21:57:05 +0000203 O << ", #"
Johnny Chen9e088762010-03-17 17:52:21 +0000204 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm()))
205 << ARM_AM::getAM2Offset(MO3.getImm());
Chris Lattner084f87d2009-10-19 21:57:05 +0000206 O << "]";
207 return;
208 }
Jim Grosbach15d78982010-09-14 22:27:15 +0000209
Chris Lattner084f87d2009-10-19 21:57:05 +0000210 O << ", "
Johnny Chen9e088762010-03-17 17:52:21 +0000211 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm()))
212 << getRegisterName(MO2.getReg());
Jim Grosbach15d78982010-09-14 22:27:15 +0000213
Chris Lattner084f87d2009-10-19 21:57:05 +0000214 if (unsigned ShImm = ARM_AM::getAM2Offset(MO3.getImm()))
215 O << ", "
216 << ARM_AM::getShiftOpcStr(ARM_AM::getAM2ShiftOpc(MO3.getImm()))
217 << " #" << ShImm;
218 O << "]";
Jim Grosbach15d78982010-09-14 22:27:15 +0000219}
Chris Lattnere306d8d2009-10-19 22:09:23 +0000220
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000221void ARMInstPrinter::printAddrMode2OffsetOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000222 unsigned OpNum,
223 raw_ostream &O) {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000224 const MCOperand &MO1 = MI->getOperand(OpNum);
225 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach15d78982010-09-14 22:27:15 +0000226
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000227 if (!MO1.getReg()) {
228 unsigned ImmOffs = ARM_AM::getAM2Offset(MO2.getImm());
Johnny Chen9e088762010-03-17 17:52:21 +0000229 O << '#'
230 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm()))
231 << ImmOffs;
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000232 return;
233 }
Jim Grosbach15d78982010-09-14 22:27:15 +0000234
Johnny Chen9e088762010-03-17 17:52:21 +0000235 O << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm()))
236 << getRegisterName(MO1.getReg());
Jim Grosbach15d78982010-09-14 22:27:15 +0000237
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000238 if (unsigned ShImm = ARM_AM::getAM2Offset(MO2.getImm()))
239 O << ", "
240 << ARM_AM::getShiftOpcStr(ARM_AM::getAM2ShiftOpc(MO2.getImm()))
241 << " #" << ShImm;
242}
243
Chris Lattner35c33bd2010-04-04 04:47:45 +0000244void ARMInstPrinter::printAddrMode3Operand(const MCInst *MI, unsigned OpNum,
245 raw_ostream &O) {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000246 const MCOperand &MO1 = MI->getOperand(OpNum);
247 const MCOperand &MO2 = MI->getOperand(OpNum+1);
248 const MCOperand &MO3 = MI->getOperand(OpNum+2);
Jim Grosbach15d78982010-09-14 22:27:15 +0000249
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000250 O << '[' << getRegisterName(MO1.getReg());
Jim Grosbach15d78982010-09-14 22:27:15 +0000251
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000252 if (MO2.getReg()) {
253 O << ", " << (char)ARM_AM::getAM3Op(MO3.getImm())
254 << getRegisterName(MO2.getReg()) << ']';
255 return;
256 }
Jim Grosbach15d78982010-09-14 22:27:15 +0000257
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000258 if (unsigned ImmOffs = ARM_AM::getAM3Offset(MO3.getImm()))
259 O << ", #"
Johnny Chen9e088762010-03-17 17:52:21 +0000260 << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO3.getImm()))
261 << ImmOffs;
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000262 O << ']';
263}
264
265void ARMInstPrinter::printAddrMode3OffsetOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000266 unsigned OpNum,
267 raw_ostream &O) {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000268 const MCOperand &MO1 = MI->getOperand(OpNum);
269 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach15d78982010-09-14 22:27:15 +0000270
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000271 if (MO1.getReg()) {
272 O << (char)ARM_AM::getAM3Op(MO2.getImm())
273 << getRegisterName(MO1.getReg());
274 return;
275 }
Jim Grosbach15d78982010-09-14 22:27:15 +0000276
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000277 unsigned ImmOffs = ARM_AM::getAM3Offset(MO2.getImm());
Johnny Chen9e088762010-03-17 17:52:21 +0000278 O << '#'
279 << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO2.getImm()))
280 << ImmOffs;
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000281}
282
Jim Grosbache6913602010-11-03 01:01:43 +0000283void ARMInstPrinter::printLdStmModeOperand(const MCInst *MI, unsigned OpNum,
Jim Grosbach0a2287b2010-11-03 01:11:15 +0000284 raw_ostream &O) {
Jim Grosbache6913602010-11-03 01:01:43 +0000285 ARM_AM::AMSubMode Mode = ARM_AM::getAM4SubMode(MI->getOperand(OpNum)
286 .getImm());
287 O << ARM_AM::getAMSubModeStr(Mode);
Chris Lattnere306d8d2009-10-19 22:09:23 +0000288}
289
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000290void ARMInstPrinter::printAddrMode5Operand(const MCInst *MI, unsigned OpNum,
Jim Grosbach0a2287b2010-11-03 01:11:15 +0000291 raw_ostream &O) {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000292 const MCOperand &MO1 = MI->getOperand(OpNum);
293 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach15d78982010-09-14 22:27:15 +0000294
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000295 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000296 printOperand(MI, OpNum, O);
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000297 return;
298 }
Jim Grosbach15d78982010-09-14 22:27:15 +0000299
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000300 O << "[" << getRegisterName(MO1.getReg());
Jim Grosbach15d78982010-09-14 22:27:15 +0000301
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000302 if (unsigned ImmOffs = ARM_AM::getAM5Offset(MO2.getImm())) {
303 O << ", #"
Johnny Chen9e088762010-03-17 17:52:21 +0000304 << ARM_AM::getAddrOpcStr(ARM_AM::getAM5Op(MO2.getImm()))
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000305 << ImmOffs * 4;
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000306 }
307 O << "]";
308}
309
Chris Lattner35c33bd2010-04-04 04:47:45 +0000310void ARMInstPrinter::printAddrMode6Operand(const MCInst *MI, unsigned OpNum,
311 raw_ostream &O) {
Chris Lattner235e2f62009-10-20 06:22:33 +0000312 const MCOperand &MO1 = MI->getOperand(OpNum);
313 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach15d78982010-09-14 22:27:15 +0000314
Bob Wilson226036e2010-03-20 22:13:40 +0000315 O << "[" << getRegisterName(MO1.getReg());
316 if (MO2.getImm()) {
317 // FIXME: Both darwin as and GNU as violate ARM docs here.
Bob Wilson273ff312010-07-14 23:54:43 +0000318 O << ", :" << (MO2.getImm() << 3);
Chris Lattner235e2f62009-10-20 06:22:33 +0000319 }
Bob Wilson226036e2010-03-20 22:13:40 +0000320 O << "]";
321}
322
323void ARMInstPrinter::printAddrMode6OffsetOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000324 unsigned OpNum,
325 raw_ostream &O) {
Bob Wilson226036e2010-03-20 22:13:40 +0000326 const MCOperand &MO = MI->getOperand(OpNum);
327 if (MO.getReg() == 0)
328 O << "!";
329 else
330 O << ", " << getRegisterName(MO.getReg());
Chris Lattner235e2f62009-10-20 06:22:33 +0000331}
332
Bob Wilsoneaf1c982010-08-11 23:10:46 +0000333void ARMInstPrinter::printBitfieldInvMaskImmOperand(const MCInst *MI,
334 unsigned OpNum,
335 raw_ostream &O) {
Chris Lattner235e2f62009-10-20 06:22:33 +0000336 const MCOperand &MO = MI->getOperand(OpNum);
337 uint32_t v = ~MO.getImm();
338 int32_t lsb = CountTrailingZeros_32(v);
339 int32_t width = (32 - CountLeadingZeros_32 (v)) - lsb;
340 assert(MO.isImm() && "Not a valid bf_inv_mask_imm value!");
341 O << '#' << lsb << ", #" << width;
342}
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000343
Johnny Chen1adc40c2010-08-12 20:46:17 +0000344void ARMInstPrinter::printMemBOption(const MCInst *MI, unsigned OpNum,
345 raw_ostream &O) {
346 unsigned val = MI->getOperand(OpNum).getImm();
347 O << ARM_MB::MemBOptToString(val);
348}
349
Bob Wilson22f5dc72010-08-16 18:27:34 +0000350void ARMInstPrinter::printShiftImmOperand(const MCInst *MI, unsigned OpNum,
Bob Wilsoneaf1c982010-08-11 23:10:46 +0000351 raw_ostream &O) {
352 unsigned ShiftOp = MI->getOperand(OpNum).getImm();
353 ARM_AM::ShiftOpc Opc = ARM_AM::getSORegShOp(ShiftOp);
354 switch (Opc) {
355 case ARM_AM::no_shift:
356 return;
357 case ARM_AM::lsl:
358 O << ", lsl #";
359 break;
360 case ARM_AM::asr:
361 O << ", asr #";
362 break;
363 default:
Bob Wilson22f5dc72010-08-16 18:27:34 +0000364 assert(0 && "unexpected shift opcode for shift immediate operand");
Bob Wilsoneaf1c982010-08-11 23:10:46 +0000365 }
366 O << ARM_AM::getSORegOffset(ShiftOp);
367}
368
Chris Lattner35c33bd2010-04-04 04:47:45 +0000369void ARMInstPrinter::printRegisterList(const MCInst *MI, unsigned OpNum,
370 raw_ostream &O) {
Chris Lattnere306d8d2009-10-19 22:09:23 +0000371 O << "{";
Johnny Chen9e088762010-03-17 17:52:21 +0000372 for (unsigned i = OpNum, e = MI->getNumOperands(); i != e; ++i) {
373 if (i != OpNum) O << ", ";
Chris Lattnere306d8d2009-10-19 22:09:23 +0000374 O << getRegisterName(MI->getOperand(i).getReg());
375 }
376 O << "}";
377}
Chris Lattner4d152222009-10-19 22:23:04 +0000378
Jim Grosbachb3af5de2010-10-13 21:00:04 +0000379void ARMInstPrinter::printSetendOperand(const MCInst *MI, unsigned OpNum,
380 raw_ostream &O) {
381 const MCOperand &Op = MI->getOperand(OpNum);
382 if (Op.getImm())
383 O << "be";
384 else
385 O << "le";
386}
387
Chris Lattner35c33bd2010-04-04 04:47:45 +0000388void ARMInstPrinter::printCPSOptionOperand(const MCInst *MI, unsigned OpNum,
389 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000390 const MCOperand &Op = MI->getOperand(OpNum);
391 unsigned option = Op.getImm();
392 unsigned mode = option & 31;
393 bool changemode = option >> 5 & 1;
394 unsigned AIF = option >> 6 & 7;
395 unsigned imod = option >> 9 & 3;
396 if (imod == 2)
397 O << "ie";
398 else if (imod == 3)
399 O << "id";
400 O << '\t';
401 if (imod > 1) {
402 if (AIF & 4) O << 'a';
403 if (AIF & 2) O << 'i';
404 if (AIF & 1) O << 'f';
405 if (AIF > 0 && changemode) O << ", ";
406 }
407 if (changemode)
408 O << '#' << mode;
409}
410
Chris Lattner35c33bd2010-04-04 04:47:45 +0000411void ARMInstPrinter::printMSRMaskOperand(const MCInst *MI, unsigned OpNum,
412 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000413 const MCOperand &Op = MI->getOperand(OpNum);
414 unsigned Mask = Op.getImm();
415 if (Mask) {
416 O << '_';
417 if (Mask & 8) O << 'f';
418 if (Mask & 4) O << 's';
419 if (Mask & 2) O << 'x';
420 if (Mask & 1) O << 'c';
421 }
422}
423
Chris Lattner35c33bd2010-04-04 04:47:45 +0000424void ARMInstPrinter::printNegZeroOperand(const MCInst *MI, unsigned OpNum,
425 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000426 const MCOperand &Op = MI->getOperand(OpNum);
427 O << '#';
428 if (Op.getImm() < 0)
429 O << '-' << (-Op.getImm() - 1);
430 else
431 O << Op.getImm();
432}
433
Chris Lattner35c33bd2010-04-04 04:47:45 +0000434void ARMInstPrinter::printPredicateOperand(const MCInst *MI, unsigned OpNum,
435 raw_ostream &O) {
Chris Lattner413ae252009-10-20 00:42:49 +0000436 ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm();
437 if (CC != ARMCC::AL)
438 O << ARMCondCodeToString(CC);
439}
440
Jim Grosbach15d78982010-09-14 22:27:15 +0000441void ARMInstPrinter::printMandatoryPredicateOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000442 unsigned OpNum,
443 raw_ostream &O) {
Johnny Chen9d3acaa2010-03-02 17:57:15 +0000444 ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm();
445 O << ARMCondCodeToString(CC);
446}
447
Chris Lattner35c33bd2010-04-04 04:47:45 +0000448void ARMInstPrinter::printSBitModifierOperand(const MCInst *MI, unsigned OpNum,
449 raw_ostream &O) {
Daniel Dunbara7cc6522009-10-20 22:10:05 +0000450 if (MI->getOperand(OpNum).getReg()) {
451 assert(MI->getOperand(OpNum).getReg() == ARM::CPSR &&
452 "Expect ARM CPSR register!");
Chris Lattner233917c2009-10-20 00:46:11 +0000453 O << 's';
454 }
455}
456
Chris Lattner35c33bd2010-04-04 04:47:45 +0000457void ARMInstPrinter::printNoHashImmediate(const MCInst *MI, unsigned OpNum,
458 raw_ostream &O) {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000459 O << MI->getOperand(OpNum).getImm();
460}
461
Chris Lattner35c33bd2010-04-04 04:47:45 +0000462void ARMInstPrinter::printPCLabel(const MCInst *MI, unsigned OpNum,
463 raw_ostream &O) {
Jim Grosbachd30cfde2010-09-18 00:04:53 +0000464 llvm_unreachable("Unhandled PC-relative pseudo-instruction!");
Chris Lattner4d152222009-10-19 22:23:04 +0000465}
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000466
Chris Lattner35c33bd2010-04-04 04:47:45 +0000467void ARMInstPrinter::printThumbS4ImmOperand(const MCInst *MI, unsigned OpNum,
468 raw_ostream &O) {
Johnny Chen541ba7d2010-01-25 22:13:10 +0000469 O << "#" << MI->getOperand(OpNum).getImm() * 4;
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000470}
Johnny Chen9e088762010-03-17 17:52:21 +0000471
Chris Lattner35c33bd2010-04-04 04:47:45 +0000472void ARMInstPrinter::printThumbITMask(const MCInst *MI, unsigned OpNum,
473 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000474 // (3 - the number of trailing zeros) is the number of then / else.
475 unsigned Mask = MI->getOperand(OpNum).getImm();
476 unsigned CondBit0 = Mask >> 4 & 1;
477 unsigned NumTZ = CountTrailingZeros_32(Mask);
478 assert(NumTZ <= 3 && "Invalid IT mask!");
479 for (unsigned Pos = 3, e = NumTZ; Pos > e; --Pos) {
480 bool T = ((Mask >> Pos) & 1) == CondBit0;
481 if (T)
482 O << 't';
483 else
484 O << 'e';
485 }
486}
487
Chris Lattner35c33bd2010-04-04 04:47:45 +0000488void ARMInstPrinter::printThumbAddrModeRROperand(const MCInst *MI, unsigned Op,
489 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000490 const MCOperand &MO1 = MI->getOperand(Op);
491 const MCOperand &MO2 = MI->getOperand(Op+1);
492 O << "[" << getRegisterName(MO1.getReg());
493 O << ", " << getRegisterName(MO2.getReg()) << "]";
494}
495
496void ARMInstPrinter::printThumbAddrModeRI5Operand(const MCInst *MI, unsigned Op,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000497 raw_ostream &O,
Johnny Chen9e088762010-03-17 17:52:21 +0000498 unsigned Scale) {
499 const MCOperand &MO1 = MI->getOperand(Op);
500 const MCOperand &MO2 = MI->getOperand(Op+1);
501 const MCOperand &MO3 = MI->getOperand(Op+2);
502
503 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000504 printOperand(MI, Op, O);
Johnny Chen9e088762010-03-17 17:52:21 +0000505 return;
506 }
507
508 O << "[" << getRegisterName(MO1.getReg());
509 if (MO3.getReg())
510 O << ", " << getRegisterName(MO3.getReg());
511 else if (unsigned ImmOffs = MO2.getImm())
512 O << ", #" << ImmOffs * Scale;
513 O << "]";
514}
515
Chris Lattner35c33bd2010-04-04 04:47:45 +0000516void ARMInstPrinter::printThumbAddrModeS1Operand(const MCInst *MI, unsigned Op,
517 raw_ostream &O) {
518 printThumbAddrModeRI5Operand(MI, Op, O, 1);
Johnny Chen9e088762010-03-17 17:52:21 +0000519}
520
Chris Lattner35c33bd2010-04-04 04:47:45 +0000521void ARMInstPrinter::printThumbAddrModeS2Operand(const MCInst *MI, unsigned Op,
522 raw_ostream &O) {
523 printThumbAddrModeRI5Operand(MI, Op, O, 2);
Johnny Chen9e088762010-03-17 17:52:21 +0000524}
525
Chris Lattner35c33bd2010-04-04 04:47:45 +0000526void ARMInstPrinter::printThumbAddrModeS4Operand(const MCInst *MI, unsigned Op,
527 raw_ostream &O) {
528 printThumbAddrModeRI5Operand(MI, Op, O, 4);
Johnny Chen9e088762010-03-17 17:52:21 +0000529}
530
Chris Lattner35c33bd2010-04-04 04:47:45 +0000531void ARMInstPrinter::printThumbAddrModeSPOperand(const MCInst *MI, unsigned Op,
532 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000533 const MCOperand &MO1 = MI->getOperand(Op);
534 const MCOperand &MO2 = MI->getOperand(Op+1);
535 O << "[" << getRegisterName(MO1.getReg());
536 if (unsigned ImmOffs = MO2.getImm())
537 O << ", #" << ImmOffs*4;
538 O << "]";
539}
540
Chris Lattner35c33bd2010-04-04 04:47:45 +0000541void ARMInstPrinter::printTBAddrMode(const MCInst *MI, unsigned OpNum,
542 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000543 O << "[pc, " << getRegisterName(MI->getOperand(OpNum).getReg());
544 if (MI->getOpcode() == ARM::t2TBH)
545 O << ", lsl #1";
546 O << ']';
547}
548
549// Constant shifts t2_so_reg is a 2-operand unit corresponding to the Thumb2
550// register with shift forms.
551// REG 0 0 - e.g. R5
552// REG IMM, SH_OPC - e.g. R5, LSL #3
Chris Lattner35c33bd2010-04-04 04:47:45 +0000553void ARMInstPrinter::printT2SOOperand(const MCInst *MI, unsigned OpNum,
554 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000555 const MCOperand &MO1 = MI->getOperand(OpNum);
556 const MCOperand &MO2 = MI->getOperand(OpNum+1);
557
558 unsigned Reg = MO1.getReg();
559 O << getRegisterName(Reg);
560
561 // Print the shift opc.
Johnny Chen9e088762010-03-17 17:52:21 +0000562 assert(MO2.isImm() && "Not a valid t2_so_reg value!");
Bob Wilson1d9125a2010-08-05 00:34:42 +0000563 ARM_AM::ShiftOpc ShOpc = ARM_AM::getSORegShOp(MO2.getImm());
564 O << ", " << ARM_AM::getShiftOpcStr(ShOpc);
565 if (ShOpc != ARM_AM::rrx)
566 O << " #" << ARM_AM::getSORegOffset(MO2.getImm());
Johnny Chen9e088762010-03-17 17:52:21 +0000567}
568
Jim Grosbach458f2dc2010-10-25 20:00:01 +0000569void ARMInstPrinter::printAddrModeImm12Operand(const MCInst *MI, unsigned OpNum,
570 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000571 const MCOperand &MO1 = MI->getOperand(OpNum);
572 const MCOperand &MO2 = MI->getOperand(OpNum+1);
573
Jim Grosbach3e556122010-10-26 22:37:02 +0000574 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
575 printOperand(MI, OpNum, O);
576 return;
577 }
578
Johnny Chen9e088762010-03-17 17:52:21 +0000579 O << "[" << getRegisterName(MO1.getReg());
580
Jim Grosbach77aee8e2010-10-27 01:19:41 +0000581 int32_t OffImm = (int32_t)MO2.getImm();
Jim Grosbachab682a22010-10-28 18:34:10 +0000582 bool isSub = OffImm < 0;
583 // Special value for #-0. All others are normal.
584 if (OffImm == INT32_MIN)
585 OffImm = 0;
586 if (isSub)
Jim Grosbach77aee8e2010-10-27 01:19:41 +0000587 O << ", #-" << -OffImm;
588 else if (OffImm > 0)
Johnny Chen9e088762010-03-17 17:52:21 +0000589 O << ", #" << OffImm;
590 O << "]";
591}
592
593void ARMInstPrinter::printT2AddrModeImm8Operand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000594 unsigned OpNum,
595 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000596 const MCOperand &MO1 = MI->getOperand(OpNum);
597 const MCOperand &MO2 = MI->getOperand(OpNum+1);
598
599 O << "[" << getRegisterName(MO1.getReg());
600
601 int32_t OffImm = (int32_t)MO2.getImm();
602 // Don't print +0.
603 if (OffImm < 0)
604 O << ", #-" << -OffImm;
605 else if (OffImm > 0)
606 O << ", #" << OffImm;
607 O << "]";
608}
609
610void ARMInstPrinter::printT2AddrModeImm8s4Operand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000611 unsigned OpNum,
612 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000613 const MCOperand &MO1 = MI->getOperand(OpNum);
614 const MCOperand &MO2 = MI->getOperand(OpNum+1);
615
616 O << "[" << getRegisterName(MO1.getReg());
617
618 int32_t OffImm = (int32_t)MO2.getImm() / 4;
619 // Don't print +0.
620 if (OffImm < 0)
621 O << ", #-" << -OffImm * 4;
622 else if (OffImm > 0)
623 O << ", #" << OffImm * 4;
624 O << "]";
625}
626
627void ARMInstPrinter::printT2AddrModeImm8OffsetOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000628 unsigned OpNum,
629 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000630 const MCOperand &MO1 = MI->getOperand(OpNum);
631 int32_t OffImm = (int32_t)MO1.getImm();
632 // Don't print +0.
633 if (OffImm < 0)
634 O << "#-" << -OffImm;
635 else if (OffImm > 0)
636 O << "#" << OffImm;
637}
638
639void ARMInstPrinter::printT2AddrModeImm8s4OffsetOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000640 unsigned OpNum,
641 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000642 const MCOperand &MO1 = MI->getOperand(OpNum);
643 int32_t OffImm = (int32_t)MO1.getImm() / 4;
644 // Don't print +0.
645 if (OffImm < 0)
646 O << "#-" << -OffImm * 4;
647 else if (OffImm > 0)
648 O << "#" << OffImm * 4;
649}
650
651void ARMInstPrinter::printT2AddrModeSoRegOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000652 unsigned OpNum,
653 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000654 const MCOperand &MO1 = MI->getOperand(OpNum);
655 const MCOperand &MO2 = MI->getOperand(OpNum+1);
656 const MCOperand &MO3 = MI->getOperand(OpNum+2);
657
658 O << "[" << getRegisterName(MO1.getReg());
659
660 assert(MO2.getReg() && "Invalid so_reg load / store address!");
661 O << ", " << getRegisterName(MO2.getReg());
662
663 unsigned ShAmt = MO3.getImm();
664 if (ShAmt) {
665 assert(ShAmt <= 3 && "Not a valid Thumb2 addressing mode!");
666 O << ", lsl #" << ShAmt;
667 }
668 O << "]";
669}
670
Chris Lattner35c33bd2010-04-04 04:47:45 +0000671void ARMInstPrinter::printVFPf32ImmOperand(const MCInst *MI, unsigned OpNum,
672 raw_ostream &O) {
Jim Grosbacha8e47b32010-09-16 03:45:21 +0000673 O << '#' << (float)MI->getOperand(OpNum).getFPImm();
Johnny Chen9e088762010-03-17 17:52:21 +0000674}
675
Chris Lattner35c33bd2010-04-04 04:47:45 +0000676void ARMInstPrinter::printVFPf64ImmOperand(const MCInst *MI, unsigned OpNum,
677 raw_ostream &O) {
Jim Grosbacha8e47b32010-09-16 03:45:21 +0000678 O << '#' << MI->getOperand(OpNum).getFPImm();
Johnny Chen9e088762010-03-17 17:52:21 +0000679}
680
Bob Wilson1a913ed2010-06-11 21:34:50 +0000681void ARMInstPrinter::printNEONModImmOperand(const MCInst *MI, unsigned OpNum,
682 raw_ostream &O) {
Bob Wilson6dce00c2010-07-13 04:44:34 +0000683 unsigned EncodedImm = MI->getOperand(OpNum).getImm();
684 unsigned EltBits;
685 uint64_t Val = ARM_AM::decodeNEONModImm(EncodedImm, EltBits);
Bob Wilson1a913ed2010-06-11 21:34:50 +0000686 O << "#0x" << utohexstr(Val);
Johnny Chenc7b65912010-04-16 22:40:20 +0000687}