blob: 432abb500cea2ead218429d43e567561d86ede87 [file] [log] [blame]
Eric Christopherab695882010-07-21 22:26:11 +00001//===-- ARMFastISel.cpp - ARM FastISel implementation ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the ARM-specific support for the FastISel class. Some
11// of the target-specific code is generated by tablegen in the file
12// ARMGenFastISel.inc, which is #included here.
13//
14//===----------------------------------------------------------------------===//
15
16#include "ARM.h"
Eric Christopher456144e2010-08-19 00:37:05 +000017#include "ARMBaseInstrInfo.h"
Eric Christopherd10cd7b2010-09-10 23:18:12 +000018#include "ARMCallingConv.h"
Eric Christopherab695882010-07-21 22:26:11 +000019#include "ARMRegisterInfo.h"
20#include "ARMTargetMachine.h"
21#include "ARMSubtarget.h"
Eric Christopherc9932f62010-10-01 23:24:42 +000022#include "ARMConstantPoolValue.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000023#include "MCTargetDesc/ARMAddressingModes.h"
Eric Christopherab695882010-07-21 22:26:11 +000024#include "llvm/CallingConv.h"
25#include "llvm/DerivedTypes.h"
26#include "llvm/GlobalVariable.h"
27#include "llvm/Instructions.h"
28#include "llvm/IntrinsicInst.h"
Eric Christopherbb3e5da2010-09-14 23:03:37 +000029#include "llvm/Module.h"
Jay Foad562b84b2011-04-11 09:35:34 +000030#include "llvm/Operator.h"
Eric Christopherab695882010-07-21 22:26:11 +000031#include "llvm/CodeGen/Analysis.h"
32#include "llvm/CodeGen/FastISel.h"
33#include "llvm/CodeGen/FunctionLoweringInfo.h"
Eric Christopher0fe7d542010-08-17 01:25:29 +000034#include "llvm/CodeGen/MachineInstrBuilder.h"
35#include "llvm/CodeGen/MachineModuleInfo.h"
Eric Christopherab695882010-07-21 22:26:11 +000036#include "llvm/CodeGen/MachineConstantPool.h"
37#include "llvm/CodeGen/MachineFrameInfo.h"
Eric Christopherd56d61a2010-10-17 01:51:42 +000038#include "llvm/CodeGen/MachineMemOperand.h"
Eric Christopherab695882010-07-21 22:26:11 +000039#include "llvm/CodeGen/MachineRegisterInfo.h"
Eric Christopherd56d61a2010-10-17 01:51:42 +000040#include "llvm/CodeGen/PseudoSourceValue.h"
Eric Christopherab695882010-07-21 22:26:11 +000041#include "llvm/Support/CallSite.h"
Eric Christopher038fea52010-08-17 00:46:57 +000042#include "llvm/Support/CommandLine.h"
Eric Christopherab695882010-07-21 22:26:11 +000043#include "llvm/Support/ErrorHandling.h"
44#include "llvm/Support/GetElementPtrTypeIterator.h"
Eric Christopher0fe7d542010-08-17 01:25:29 +000045#include "llvm/Target/TargetData.h"
46#include "llvm/Target/TargetInstrInfo.h"
47#include "llvm/Target/TargetLowering.h"
48#include "llvm/Target/TargetMachine.h"
Eric Christopherab695882010-07-21 22:26:11 +000049#include "llvm/Target/TargetOptions.h"
50using namespace llvm;
51
Eric Christopher038fea52010-08-17 00:46:57 +000052static cl::opt<bool>
Eric Christopher6e5367d2010-10-18 22:53:53 +000053DisableARMFastISel("disable-arm-fast-isel",
54 cl::desc("Turn off experimental ARM fast-isel support"),
Eric Christopherfeadddd2010-10-11 20:05:22 +000055 cl::init(false), cl::Hidden);
Eric Christopher038fea52010-08-17 00:46:57 +000056
Eric Christopher836c6242010-12-15 23:47:29 +000057extern cl::opt<bool> EnableARMLongCalls;
58
Eric Christopherab695882010-07-21 22:26:11 +000059namespace {
Eric Christopher827656d2010-11-20 22:38:27 +000060
Eric Christopher0d581222010-11-19 22:30:02 +000061 // All possible address modes, plus some.
62 typedef struct Address {
63 enum {
64 RegBase,
65 FrameIndexBase
66 } BaseType;
Eric Christopher827656d2010-11-20 22:38:27 +000067
Eric Christopher0d581222010-11-19 22:30:02 +000068 union {
69 unsigned Reg;
70 int FI;
71 } Base;
Eric Christopher827656d2010-11-20 22:38:27 +000072
Eric Christopher0d581222010-11-19 22:30:02 +000073 int Offset;
Eric Christopher827656d2010-11-20 22:38:27 +000074
Eric Christopher0d581222010-11-19 22:30:02 +000075 // Innocuous defaults for our address.
76 Address()
Jim Grosbach0c720762011-05-16 22:24:07 +000077 : BaseType(RegBase), Offset(0) {
Eric Christopher0d581222010-11-19 22:30:02 +000078 Base.Reg = 0;
79 }
80 } Address;
Eric Christopherab695882010-07-21 22:26:11 +000081
82class ARMFastISel : public FastISel {
83
84 /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
85 /// make the right decision when generating code for different targets.
86 const ARMSubtarget *Subtarget;
Eric Christopher0fe7d542010-08-17 01:25:29 +000087 const TargetMachine &TM;
88 const TargetInstrInfo &TII;
89 const TargetLowering &TLI;
Eric Christopherc9932f62010-10-01 23:24:42 +000090 ARMFunctionInfo *AFI;
Eric Christopherab695882010-07-21 22:26:11 +000091
Eric Christopher8cf6c602010-09-29 22:24:45 +000092 // Convenience variables to avoid some queries.
Chad Rosier66dc8ca2011-11-08 21:12:00 +000093 bool isThumb2;
Eric Christopher8cf6c602010-09-29 22:24:45 +000094 LLVMContext *Context;
Eric Christophereaa204b2010-09-02 01:39:14 +000095
Eric Christopherab695882010-07-21 22:26:11 +000096 public:
Eric Christopherac1a19e2010-09-09 01:06:51 +000097 explicit ARMFastISel(FunctionLoweringInfo &funcInfo)
Eric Christopher0fe7d542010-08-17 01:25:29 +000098 : FastISel(funcInfo),
99 TM(funcInfo.MF->getTarget()),
100 TII(*TM.getInstrInfo()),
101 TLI(*TM.getTargetLowering()) {
Eric Christopherab695882010-07-21 22:26:11 +0000102 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Eric Christopher7fe55b72010-08-23 22:32:45 +0000103 AFI = funcInfo.MF->getInfo<ARMFunctionInfo>();
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000104 isThumb2 = AFI->isThumbFunction();
Eric Christopher8cf6c602010-09-29 22:24:45 +0000105 Context = &funcInfo.Fn->getContext();
Eric Christopherab695882010-07-21 22:26:11 +0000106 }
107
Eric Christophercb592292010-08-20 00:20:31 +0000108 // Code from FastISel.cpp.
Eric Christopher0fe7d542010-08-17 01:25:29 +0000109 virtual unsigned FastEmitInst_(unsigned MachineInstOpcode,
110 const TargetRegisterClass *RC);
111 virtual unsigned FastEmitInst_r(unsigned MachineInstOpcode,
112 const TargetRegisterClass *RC,
113 unsigned Op0, bool Op0IsKill);
114 virtual unsigned FastEmitInst_rr(unsigned MachineInstOpcode,
115 const TargetRegisterClass *RC,
116 unsigned Op0, bool Op0IsKill,
117 unsigned Op1, bool Op1IsKill);
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000118 virtual unsigned FastEmitInst_rrr(unsigned MachineInstOpcode,
119 const TargetRegisterClass *RC,
120 unsigned Op0, bool Op0IsKill,
121 unsigned Op1, bool Op1IsKill,
122 unsigned Op2, bool Op2IsKill);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000123 virtual unsigned FastEmitInst_ri(unsigned MachineInstOpcode,
124 const TargetRegisterClass *RC,
125 unsigned Op0, bool Op0IsKill,
126 uint64_t Imm);
127 virtual unsigned FastEmitInst_rf(unsigned MachineInstOpcode,
128 const TargetRegisterClass *RC,
129 unsigned Op0, bool Op0IsKill,
130 const ConstantFP *FPImm);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000131 virtual unsigned FastEmitInst_rri(unsigned MachineInstOpcode,
132 const TargetRegisterClass *RC,
133 unsigned Op0, bool Op0IsKill,
134 unsigned Op1, bool Op1IsKill,
135 uint64_t Imm);
Eric Christopheraf3dce52011-03-12 01:09:29 +0000136 virtual unsigned FastEmitInst_i(unsigned MachineInstOpcode,
137 const TargetRegisterClass *RC,
138 uint64_t Imm);
Eric Christopherd94bc542011-04-29 22:07:50 +0000139 virtual unsigned FastEmitInst_ii(unsigned MachineInstOpcode,
140 const TargetRegisterClass *RC,
141 uint64_t Imm1, uint64_t Imm2);
Eric Christopheraf3dce52011-03-12 01:09:29 +0000142
Eric Christopher0fe7d542010-08-17 01:25:29 +0000143 virtual unsigned FastEmitInst_extractsubreg(MVT RetVT,
144 unsigned Op0, bool Op0IsKill,
145 uint32_t Idx);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000146
Eric Christophercb592292010-08-20 00:20:31 +0000147 // Backend specific FastISel code.
Eric Christopherab695882010-07-21 22:26:11 +0000148 virtual bool TargetSelectInstruction(const Instruction *I);
Eric Christopher1b61ef42010-09-02 01:48:11 +0000149 virtual unsigned TargetMaterializeConstant(const Constant *C);
Eric Christopherf9764fa2010-09-30 20:49:44 +0000150 virtual unsigned TargetMaterializeAlloca(const AllocaInst *AI);
Chad Rosierb29b9502011-11-13 02:23:59 +0000151 virtual bool TryToFoldLoad(MachineInstr *MI, unsigned OpNo,
152 const LoadInst *LI);
Eric Christopherab695882010-07-21 22:26:11 +0000153
154 #include "ARMGenFastISel.inc"
Eric Christopherac1a19e2010-09-09 01:06:51 +0000155
Eric Christopher83007122010-08-23 21:44:12 +0000156 // Instruction selection routines.
Eric Christopher44bff902010-09-10 23:10:30 +0000157 private:
Eric Christopher17787722010-10-21 21:47:51 +0000158 bool SelectLoad(const Instruction *I);
159 bool SelectStore(const Instruction *I);
160 bool SelectBranch(const Instruction *I);
161 bool SelectCmp(const Instruction *I);
162 bool SelectFPExt(const Instruction *I);
163 bool SelectFPTrunc(const Instruction *I);
164 bool SelectBinaryOp(const Instruction *I, unsigned ISDOpcode);
165 bool SelectSIToFP(const Instruction *I);
166 bool SelectFPToSI(const Instruction *I);
167 bool SelectSDiv(const Instruction *I);
168 bool SelectSRem(const Instruction *I);
Chad Rosier11add262011-11-11 23:31:03 +0000169 bool SelectCall(const Instruction *I, const char *IntrMemName);
170 bool SelectIntrinsicCall(const IntrinsicInst &I);
Eric Christopher17787722010-10-21 21:47:51 +0000171 bool SelectSelect(const Instruction *I);
Eric Christopher4f512ef2010-10-22 01:28:00 +0000172 bool SelectRet(const Instruction *I);
Chad Rosier0d7b2312011-11-02 00:18:48 +0000173 bool SelectTrunc(const Instruction *I);
174 bool SelectIntExt(const Instruction *I);
Eric Christopherab695882010-07-21 22:26:11 +0000175
Eric Christopher83007122010-08-23 21:44:12 +0000176 // Utility routines.
Eric Christopher456144e2010-08-19 00:37:05 +0000177 private:
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000178 bool isTypeLegal(Type *Ty, MVT &VT);
179 bool isLoadTypeLegal(Type *Ty, MVT &VT);
Chad Rosiere07cd5e2011-11-02 18:08:25 +0000180 bool ARMEmitCmp(const Value *Src1Value, const Value *Src2Value,
181 bool isZExt);
Chad Rosierb29b9502011-11-13 02:23:59 +0000182 bool ARMEmitLoad(EVT VT, unsigned &ResultReg, Address &Addr, bool isZExt,
183 bool allocReg);
184
Eric Christopher0d581222010-11-19 22:30:02 +0000185 bool ARMEmitStore(EVT VT, unsigned SrcReg, Address &Addr);
186 bool ARMComputeAddress(const Value *Obj, Address &Addr);
Chad Rosierb29b9502011-11-13 02:23:59 +0000187 void ARMSimplifyAddress(Address &Addr, EVT VT, bool useAM3);
Chad Rosier87633022011-11-02 17:20:24 +0000188 unsigned ARMEmitIntExt(EVT SrcVT, unsigned SrcReg, EVT DestVT, bool isZExt);
Eric Christopher9ed58df2010-09-09 00:19:41 +0000189 unsigned ARMMaterializeFP(const ConstantFP *CFP, EVT VT);
Eric Christopher744c7c82010-09-28 22:47:54 +0000190 unsigned ARMMaterializeInt(const Constant *C, EVT VT);
Eric Christopherc9932f62010-10-01 23:24:42 +0000191 unsigned ARMMaterializeGV(const GlobalValue *GV, EVT VT);
Eric Christopheraa3ace12010-09-09 20:49:25 +0000192 unsigned ARMMoveToFPReg(EVT VT, unsigned SrcReg);
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000193 unsigned ARMMoveToIntReg(EVT VT, unsigned SrcReg);
Eric Christopher872f4a22011-02-22 01:37:10 +0000194 unsigned ARMSelectCallOp(const GlobalValue *GV);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000195
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000196 // Call handling routines.
197 private:
Eric Christopherfa87d662010-10-18 02:17:53 +0000198 bool FastEmitExtend(ISD::NodeType Opc, EVT DstVT, unsigned Src, EVT SrcVT,
199 unsigned &ResultReg);
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000200 CCAssignFn *CCAssignFnForCall(CallingConv::ID CC, bool Return);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000201 bool ProcessCallArgs(SmallVectorImpl<Value*> &Args,
Eric Christophera9a7a1a2010-09-29 23:11:09 +0000202 SmallVectorImpl<unsigned> &ArgRegs,
Duncan Sands1440e8b2010-11-03 11:35:31 +0000203 SmallVectorImpl<MVT> &ArgVTs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +0000204 SmallVectorImpl<ISD::ArgFlagsTy> &ArgFlags,
205 SmallVectorImpl<unsigned> &RegArgs,
206 CallingConv::ID CC,
207 unsigned &NumBytes);
Duncan Sands1440e8b2010-11-03 11:35:31 +0000208 bool FinishCall(MVT RetVT, SmallVectorImpl<unsigned> &UsedRegs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +0000209 const Instruction *I, CallingConv::ID CC,
210 unsigned &NumBytes);
Eric Christopher7ed8ec92010-09-28 01:21:42 +0000211 bool ARMEmitLibcall(const Instruction *I, RTLIB::Libcall Call);
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000212
213 // OptionalDef handling routines.
214 private:
Eric Christopheraf3dce52011-03-12 01:09:29 +0000215 bool isARMNEONPred(const MachineInstr *MI);
Eric Christopher456144e2010-08-19 00:37:05 +0000216 bool DefinesOptionalPredicate(MachineInstr *MI, bool *CPSR);
217 const MachineInstrBuilder &AddOptionalDefs(const MachineInstrBuilder &MIB);
Eric Christopher564857f2010-12-01 01:40:24 +0000218 void AddLoadStoreOperands(EVT VT, Address &Addr,
Cameron Zwarichc152aa62011-05-28 20:34:49 +0000219 const MachineInstrBuilder &MIB,
Chad Rosierb29b9502011-11-13 02:23:59 +0000220 unsigned Flags, bool useAM3);
Eric Christopher456144e2010-08-19 00:37:05 +0000221};
Eric Christopherab695882010-07-21 22:26:11 +0000222
223} // end anonymous namespace
224
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000225#include "ARMGenCallingConv.inc"
Eric Christopherab695882010-07-21 22:26:11 +0000226
Eric Christopher456144e2010-08-19 00:37:05 +0000227// DefinesOptionalPredicate - This is different from DefinesPredicate in that
228// we don't care about implicit defs here, just places we'll need to add a
229// default CCReg argument. Sets CPSR if we're setting CPSR instead of CCR.
230bool ARMFastISel::DefinesOptionalPredicate(MachineInstr *MI, bool *CPSR) {
Evan Chenge837dea2011-06-28 19:10:37 +0000231 const MCInstrDesc &MCID = MI->getDesc();
232 if (!MCID.hasOptionalDef())
Eric Christopher456144e2010-08-19 00:37:05 +0000233 return false;
234
235 // Look to see if our OptionalDef is defining CPSR or CCR.
236 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
237 const MachineOperand &MO = MI->getOperand(i);
Eric Christopherf762fbe2010-08-20 00:36:24 +0000238 if (!MO.isReg() || !MO.isDef()) continue;
239 if (MO.getReg() == ARM::CPSR)
Eric Christopher456144e2010-08-19 00:37:05 +0000240 *CPSR = true;
241 }
242 return true;
243}
244
Eric Christopheraf3dce52011-03-12 01:09:29 +0000245bool ARMFastISel::isARMNEONPred(const MachineInstr *MI) {
Evan Chenge837dea2011-06-28 19:10:37 +0000246 const MCInstrDesc &MCID = MI->getDesc();
Eric Christopher299bbb22011-04-29 00:03:10 +0000247
Eric Christopheraf3dce52011-03-12 01:09:29 +0000248 // If we're a thumb2 or not NEON function we were handled via isPredicable.
Evan Chenge837dea2011-06-28 19:10:37 +0000249 if ((MCID.TSFlags & ARMII::DomainMask) != ARMII::DomainNEON ||
Eric Christopheraf3dce52011-03-12 01:09:29 +0000250 AFI->isThumb2Function())
251 return false;
Eric Christopher299bbb22011-04-29 00:03:10 +0000252
Evan Chenge837dea2011-06-28 19:10:37 +0000253 for (unsigned i = 0, e = MCID.getNumOperands(); i != e; ++i)
254 if (MCID.OpInfo[i].isPredicate())
Eric Christopheraf3dce52011-03-12 01:09:29 +0000255 return true;
Eric Christopher299bbb22011-04-29 00:03:10 +0000256
Eric Christopheraf3dce52011-03-12 01:09:29 +0000257 return false;
258}
259
Eric Christopher456144e2010-08-19 00:37:05 +0000260// If the machine is predicable go ahead and add the predicate operands, if
261// it needs default CC operands add those.
Eric Christopheraaa8df42010-11-02 01:21:28 +0000262// TODO: If we want to support thumb1 then we'll need to deal with optional
263// CPSR defs that need to be added before the remaining operands. See s_cc_out
264// for descriptions why.
Eric Christopher456144e2010-08-19 00:37:05 +0000265const MachineInstrBuilder &
266ARMFastISel::AddOptionalDefs(const MachineInstrBuilder &MIB) {
267 MachineInstr *MI = &*MIB;
268
Eric Christopheraf3dce52011-03-12 01:09:29 +0000269 // Do we use a predicate? or...
270 // Are we NEON in ARM mode and have a predicate operand? If so, I know
271 // we're not predicable but add it anyways.
272 if (TII.isPredicable(MI) || isARMNEONPred(MI))
Eric Christopher456144e2010-08-19 00:37:05 +0000273 AddDefaultPred(MIB);
Eric Christopher299bbb22011-04-29 00:03:10 +0000274
Eric Christopher456144e2010-08-19 00:37:05 +0000275 // Do we optionally set a predicate? Preds is size > 0 iff the predicate
276 // defines CPSR. All other OptionalDefines in ARM are the CCR register.
Eric Christopher979e0a12010-08-19 15:35:27 +0000277 bool CPSR = false;
Eric Christopher456144e2010-08-19 00:37:05 +0000278 if (DefinesOptionalPredicate(MI, &CPSR)) {
279 if (CPSR)
280 AddDefaultT1CC(MIB);
281 else
282 AddDefaultCC(MIB);
283 }
284 return MIB;
285}
286
Eric Christopher0fe7d542010-08-17 01:25:29 +0000287unsigned ARMFastISel::FastEmitInst_(unsigned MachineInstOpcode,
288 const TargetRegisterClass* RC) {
289 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000290 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000291
Eric Christopher456144e2010-08-19 00:37:05 +0000292 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg));
Eric Christopher0fe7d542010-08-17 01:25:29 +0000293 return ResultReg;
294}
295
296unsigned ARMFastISel::FastEmitInst_r(unsigned MachineInstOpcode,
297 const TargetRegisterClass *RC,
298 unsigned Op0, bool Op0IsKill) {
299 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000300 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000301
302 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000303 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000304 .addReg(Op0, Op0IsKill * RegState::Kill));
305 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000306 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000307 .addReg(Op0, Op0IsKill * RegState::Kill));
Eric Christopher456144e2010-08-19 00:37:05 +0000308 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000309 TII.get(TargetOpcode::COPY), ResultReg)
310 .addReg(II.ImplicitDefs[0]));
311 }
312 return ResultReg;
313}
314
315unsigned ARMFastISel::FastEmitInst_rr(unsigned MachineInstOpcode,
316 const TargetRegisterClass *RC,
317 unsigned Op0, bool Op0IsKill,
318 unsigned Op1, bool Op1IsKill) {
319 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000320 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000321
322 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000323 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000324 .addReg(Op0, Op0IsKill * RegState::Kill)
325 .addReg(Op1, Op1IsKill * RegState::Kill));
326 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000327 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000328 .addReg(Op0, Op0IsKill * RegState::Kill)
329 .addReg(Op1, Op1IsKill * RegState::Kill));
Eric Christopher456144e2010-08-19 00:37:05 +0000330 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000331 TII.get(TargetOpcode::COPY), ResultReg)
332 .addReg(II.ImplicitDefs[0]));
333 }
334 return ResultReg;
335}
336
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000337unsigned ARMFastISel::FastEmitInst_rrr(unsigned MachineInstOpcode,
338 const TargetRegisterClass *RC,
339 unsigned Op0, bool Op0IsKill,
340 unsigned Op1, bool Op1IsKill,
341 unsigned Op2, bool Op2IsKill) {
342 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000343 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000344
345 if (II.getNumDefs() >= 1)
346 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
347 .addReg(Op0, Op0IsKill * RegState::Kill)
348 .addReg(Op1, Op1IsKill * RegState::Kill)
349 .addReg(Op2, Op2IsKill * RegState::Kill));
350 else {
351 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
352 .addReg(Op0, Op0IsKill * RegState::Kill)
353 .addReg(Op1, Op1IsKill * RegState::Kill)
354 .addReg(Op2, Op2IsKill * RegState::Kill));
355 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
356 TII.get(TargetOpcode::COPY), ResultReg)
357 .addReg(II.ImplicitDefs[0]));
358 }
359 return ResultReg;
360}
361
Eric Christopher0fe7d542010-08-17 01:25:29 +0000362unsigned ARMFastISel::FastEmitInst_ri(unsigned MachineInstOpcode,
363 const TargetRegisterClass *RC,
364 unsigned Op0, bool Op0IsKill,
365 uint64_t Imm) {
366 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000367 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000368
369 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000370 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000371 .addReg(Op0, Op0IsKill * RegState::Kill)
372 .addImm(Imm));
373 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000374 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000375 .addReg(Op0, Op0IsKill * RegState::Kill)
376 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000377 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000378 TII.get(TargetOpcode::COPY), ResultReg)
379 .addReg(II.ImplicitDefs[0]));
380 }
381 return ResultReg;
382}
383
384unsigned ARMFastISel::FastEmitInst_rf(unsigned MachineInstOpcode,
385 const TargetRegisterClass *RC,
386 unsigned Op0, bool Op0IsKill,
387 const ConstantFP *FPImm) {
388 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000389 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000390
391 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000392 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000393 .addReg(Op0, Op0IsKill * RegState::Kill)
394 .addFPImm(FPImm));
395 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000396 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000397 .addReg(Op0, Op0IsKill * RegState::Kill)
398 .addFPImm(FPImm));
Eric Christopher456144e2010-08-19 00:37:05 +0000399 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000400 TII.get(TargetOpcode::COPY), ResultReg)
401 .addReg(II.ImplicitDefs[0]));
402 }
403 return ResultReg;
404}
405
406unsigned ARMFastISel::FastEmitInst_rri(unsigned MachineInstOpcode,
407 const TargetRegisterClass *RC,
408 unsigned Op0, bool Op0IsKill,
409 unsigned Op1, bool Op1IsKill,
410 uint64_t Imm) {
411 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000412 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000413
414 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000415 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000416 .addReg(Op0, Op0IsKill * RegState::Kill)
417 .addReg(Op1, Op1IsKill * RegState::Kill)
418 .addImm(Imm));
419 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000420 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000421 .addReg(Op0, Op0IsKill * RegState::Kill)
422 .addReg(Op1, Op1IsKill * RegState::Kill)
423 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000424 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000425 TII.get(TargetOpcode::COPY), ResultReg)
426 .addReg(II.ImplicitDefs[0]));
427 }
428 return ResultReg;
429}
430
431unsigned ARMFastISel::FastEmitInst_i(unsigned MachineInstOpcode,
432 const TargetRegisterClass *RC,
433 uint64_t Imm) {
434 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000435 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000436
Eric Christopher0fe7d542010-08-17 01:25:29 +0000437 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000438 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000439 .addImm(Imm));
440 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000441 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000442 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000443 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000444 TII.get(TargetOpcode::COPY), ResultReg)
445 .addReg(II.ImplicitDefs[0]));
446 }
447 return ResultReg;
448}
449
Eric Christopherd94bc542011-04-29 22:07:50 +0000450unsigned ARMFastISel::FastEmitInst_ii(unsigned MachineInstOpcode,
451 const TargetRegisterClass *RC,
452 uint64_t Imm1, uint64_t Imm2) {
453 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000454 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher471e4222011-06-08 23:55:35 +0000455
Eric Christopherd94bc542011-04-29 22:07:50 +0000456 if (II.getNumDefs() >= 1)
457 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
458 .addImm(Imm1).addImm(Imm2));
459 else {
460 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
461 .addImm(Imm1).addImm(Imm2));
Eric Christopher471e4222011-06-08 23:55:35 +0000462 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherd94bc542011-04-29 22:07:50 +0000463 TII.get(TargetOpcode::COPY),
464 ResultReg)
465 .addReg(II.ImplicitDefs[0]));
466 }
467 return ResultReg;
468}
469
Eric Christopher0fe7d542010-08-17 01:25:29 +0000470unsigned ARMFastISel::FastEmitInst_extractsubreg(MVT RetVT,
471 unsigned Op0, bool Op0IsKill,
472 uint32_t Idx) {
473 unsigned ResultReg = createResultReg(TLI.getRegClassFor(RetVT));
474 assert(TargetRegisterInfo::isVirtualRegister(Op0) &&
475 "Cannot yet extract from physregs");
Eric Christopher456144e2010-08-19 00:37:05 +0000476 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000477 DL, TII.get(TargetOpcode::COPY), ResultReg)
478 .addReg(Op0, getKillRegState(Op0IsKill), Idx));
479 return ResultReg;
480}
481
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000482// TODO: Don't worry about 64-bit now, but when this is fixed remove the
483// checks from the various callers.
Eric Christopheraa3ace12010-09-09 20:49:25 +0000484unsigned ARMFastISel::ARMMoveToFPReg(EVT VT, unsigned SrcReg) {
Duncan Sandscdfad362010-11-03 12:17:33 +0000485 if (VT == MVT::f64) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000486
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000487 unsigned MoveReg = createResultReg(TLI.getRegClassFor(VT));
488 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
489 TII.get(ARM::VMOVRS), MoveReg)
490 .addReg(SrcReg));
491 return MoveReg;
492}
493
494unsigned ARMFastISel::ARMMoveToIntReg(EVT VT, unsigned SrcReg) {
Duncan Sandscdfad362010-11-03 12:17:33 +0000495 if (VT == MVT::i64) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000496
Eric Christopheraa3ace12010-09-09 20:49:25 +0000497 unsigned MoveReg = createResultReg(TLI.getRegClassFor(VT));
498 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000499 TII.get(ARM::VMOVSR), MoveReg)
Eric Christopheraa3ace12010-09-09 20:49:25 +0000500 .addReg(SrcReg));
501 return MoveReg;
502}
503
Eric Christopher9ed58df2010-09-09 00:19:41 +0000504// For double width floating point we need to materialize two constants
505// (the high and the low) into integer registers then use a move to get
506// the combined constant into an FP reg.
507unsigned ARMFastISel::ARMMaterializeFP(const ConstantFP *CFP, EVT VT) {
508 const APFloat Val = CFP->getValueAPF();
Duncan Sandscdfad362010-11-03 12:17:33 +0000509 bool is64bit = VT == MVT::f64;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000510
Eric Christopher9ed58df2010-09-09 00:19:41 +0000511 // This checks to see if we can use VFP3 instructions to materialize
512 // a constant, otherwise we have to go through the constant pool.
513 if (TLI.isFPImmLegal(Val, VT)) {
Jim Grosbach4ebbf7b2011-09-30 00:50:06 +0000514 int Imm;
515 unsigned Opc;
516 if (is64bit) {
517 Imm = ARM_AM::getFP64Imm(Val);
518 Opc = ARM::FCONSTD;
519 } else {
520 Imm = ARM_AM::getFP32Imm(Val);
521 Opc = ARM::FCONSTS;
522 }
Eric Christopher9ed58df2010-09-09 00:19:41 +0000523 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
524 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
525 DestReg)
Jim Grosbach4ebbf7b2011-09-30 00:50:06 +0000526 .addImm(Imm));
Eric Christopher9ed58df2010-09-09 00:19:41 +0000527 return DestReg;
528 }
Eric Christopherdccd2c32010-10-11 08:38:55 +0000529
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000530 // Require VFP2 for loading fp constants.
Eric Christopher238bb162010-09-09 23:50:00 +0000531 if (!Subtarget->hasVFP2()) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000532
Eric Christopher238bb162010-09-09 23:50:00 +0000533 // MachineConstantPool wants an explicit alignment.
534 unsigned Align = TD.getPrefTypeAlignment(CFP->getType());
535 if (Align == 0) {
536 // TODO: Figure out if this is correct.
537 Align = TD.getTypeAllocSize(CFP->getType());
538 }
539 unsigned Idx = MCP.getConstantPoolIndex(cast<Constant>(CFP), Align);
540 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
541 unsigned Opc = is64bit ? ARM::VLDRD : ARM::VLDRS;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000542
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000543 // The extra reg is for addrmode5.
Eric Christopherf5732c42010-09-28 00:35:09 +0000544 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
545 DestReg)
546 .addConstantPoolIndex(Idx)
Eric Christopher238bb162010-09-09 23:50:00 +0000547 .addReg(0));
548 return DestReg;
Eric Christopher9ed58df2010-09-09 00:19:41 +0000549}
550
Eric Christopher744c7c82010-09-28 22:47:54 +0000551unsigned ARMFastISel::ARMMaterializeInt(const Constant *C, EVT VT) {
Eric Christopherdccd2c32010-10-11 08:38:55 +0000552
Chad Rosier44e89572011-11-04 22:29:00 +0000553 if (VT != MVT::i32 && VT != MVT::i16 && VT != MVT::i8 && VT != MVT::i1)
554 return false;
Eric Christophere5b13cf2010-11-03 20:21:17 +0000555
556 // If we can do this in a single instruction without a constant pool entry
557 // do so now.
558 const ConstantInt *CI = cast<ConstantInt>(C);
Chad Rosiera4e07272011-11-04 23:09:49 +0000559 if (Subtarget->hasV6T2Ops() && isUInt<16>(CI->getZExtValue())) {
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000560 unsigned Opc = isThumb2 ? ARM::t2MOVi16 : ARM::MOVi16;
Chad Rosier4e89d972011-11-11 00:36:21 +0000561 unsigned ImmReg = createResultReg(TLI.getRegClassFor(MVT::i32));
Eric Christophere5b13cf2010-11-03 20:21:17 +0000562 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Chad Rosier44e89572011-11-04 22:29:00 +0000563 TII.get(Opc), ImmReg)
Chad Rosier42536af2011-11-05 20:16:15 +0000564 .addImm(CI->getZExtValue()));
Chad Rosier44e89572011-11-04 22:29:00 +0000565 return ImmReg;
Eric Christophere5b13cf2010-11-03 20:21:17 +0000566 }
567
Chad Rosier4e89d972011-11-11 00:36:21 +0000568 // Use MVN to emit negative constants.
569 if (VT == MVT::i32 && Subtarget->hasV6T2Ops() && CI->isNegative()) {
570 unsigned Imm = (unsigned)~(CI->getSExtValue());
Chad Rosier1c47de82011-11-11 06:27:41 +0000571 bool UseImm = isThumb2 ? (ARM_AM::getT2SOImmVal(Imm) != -1) :
Chad Rosier4e89d972011-11-11 00:36:21 +0000572 (ARM_AM::getSOImmVal(Imm) != -1);
Chad Rosier1c47de82011-11-11 06:27:41 +0000573 if (UseImm) {
Chad Rosier4e89d972011-11-11 00:36:21 +0000574 unsigned Opc = isThumb2 ? ARM::t2MVNi : ARM::MVNi;
575 unsigned ImmReg = createResultReg(TLI.getRegClassFor(MVT::i32));
576 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
577 TII.get(Opc), ImmReg)
578 .addImm(Imm));
579 return ImmReg;
580 }
581 }
582
583 // Load from constant pool. For now 32-bit only.
Chad Rosier44e89572011-11-04 22:29:00 +0000584 if (VT != MVT::i32)
585 return false;
586
587 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
588
Eric Christopher56d2b722010-09-02 23:43:26 +0000589 // MachineConstantPool wants an explicit alignment.
590 unsigned Align = TD.getPrefTypeAlignment(C->getType());
591 if (Align == 0) {
592 // TODO: Figure out if this is correct.
593 Align = TD.getTypeAllocSize(C->getType());
594 }
595 unsigned Idx = MCP.getConstantPoolIndex(C, Align);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000596
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000597 if (isThumb2)
Eric Christopher56d2b722010-09-02 23:43:26 +0000598 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherfd609802010-09-28 21:55:34 +0000599 TII.get(ARM::t2LDRpci), DestReg)
600 .addConstantPoolIndex(Idx));
Eric Christopher56d2b722010-09-02 23:43:26 +0000601 else
Eric Christopherd0c82a62010-11-12 09:48:30 +0000602 // The extra immediate is for addrmode2.
Eric Christopher56d2b722010-09-02 23:43:26 +0000603 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherfd609802010-09-28 21:55:34 +0000604 TII.get(ARM::LDRcp), DestReg)
605 .addConstantPoolIndex(Idx)
Jim Grosbach3e556122010-10-26 22:37:02 +0000606 .addImm(0));
Eric Christopherac1a19e2010-09-09 01:06:51 +0000607
Eric Christopher56d2b722010-09-02 23:43:26 +0000608 return DestReg;
Eric Christopher1b61ef42010-09-02 01:48:11 +0000609}
610
Eric Christopherc9932f62010-10-01 23:24:42 +0000611unsigned ARMFastISel::ARMMaterializeGV(const GlobalValue *GV, EVT VT) {
Eric Christopher890dbbe2010-10-02 00:32:44 +0000612 // For now 32-bit only.
Duncan Sandscdfad362010-11-03 12:17:33 +0000613 if (VT != MVT::i32) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000614
Eric Christopher890dbbe2010-10-02 00:32:44 +0000615 Reloc::Model RelocM = TM.getRelocationModel();
Eric Christopherdccd2c32010-10-11 08:38:55 +0000616
Eric Christopher890dbbe2010-10-02 00:32:44 +0000617 // TODO: Need more magic for ARM PIC.
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000618 if (!isThumb2 && (RelocM == Reloc::PIC_)) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000619
Eric Christopher890dbbe2010-10-02 00:32:44 +0000620 // MachineConstantPool wants an explicit alignment.
621 unsigned Align = TD.getPrefTypeAlignment(GV->getType());
622 if (Align == 0) {
623 // TODO: Figure out if this is correct.
624 Align = TD.getTypeAllocSize(GV->getType());
625 }
Eric Christopherdccd2c32010-10-11 08:38:55 +0000626
Eric Christopher890dbbe2010-10-02 00:32:44 +0000627 // Grab index.
628 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 : (Subtarget->isThumb() ? 4 : 8);
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000629 unsigned Id = AFI->createPICLabelUId();
Bill Wendling5bb77992011-10-01 08:00:54 +0000630 ARMConstantPoolValue *CPV = ARMConstantPoolConstant::Create(GV, Id,
631 ARMCP::CPValue,
632 PCAdj);
Eric Christopher890dbbe2010-10-02 00:32:44 +0000633 unsigned Idx = MCP.getConstantPoolIndex(CPV, Align);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000634
Eric Christopher890dbbe2010-10-02 00:32:44 +0000635 // Load value.
636 MachineInstrBuilder MIB;
637 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000638 if (isThumb2) {
Eric Christopher890dbbe2010-10-02 00:32:44 +0000639 unsigned Opc = (RelocM != Reloc::PIC_) ? ARM::t2LDRpci : ARM::t2LDRpci_pic;
640 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc), DestReg)
641 .addConstantPoolIndex(Idx);
642 if (RelocM == Reloc::PIC_)
643 MIB.addImm(Id);
644 } else {
Eric Christopherd0c82a62010-11-12 09:48:30 +0000645 // The extra immediate is for addrmode2.
Eric Christopher890dbbe2010-10-02 00:32:44 +0000646 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(ARM::LDRcp),
647 DestReg)
648 .addConstantPoolIndex(Idx)
Eric Christopherd0c82a62010-11-12 09:48:30 +0000649 .addImm(0);
Eric Christopher890dbbe2010-10-02 00:32:44 +0000650 }
651 AddOptionalDefs(MIB);
Eli Friedmand6412c92011-06-03 01:13:19 +0000652
653 if (Subtarget->GVIsIndirectSymbol(GV, RelocM)) {
654 unsigned NewDestReg = createResultReg(TLI.getRegClassFor(VT));
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000655 if (isThumb2)
Jim Grosbachb04546f2011-09-13 20:30:37 +0000656 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
657 TII.get(ARM::t2LDRi12), NewDestReg)
Eli Friedmand6412c92011-06-03 01:13:19 +0000658 .addReg(DestReg)
659 .addImm(0);
660 else
661 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(ARM::LDRi12),
662 NewDestReg)
663 .addReg(DestReg)
664 .addImm(0);
665 DestReg = NewDestReg;
666 AddOptionalDefs(MIB);
667 }
668
Eric Christopher890dbbe2010-10-02 00:32:44 +0000669 return DestReg;
Eric Christopherc9932f62010-10-01 23:24:42 +0000670}
671
Eric Christopher9ed58df2010-09-09 00:19:41 +0000672unsigned ARMFastISel::TargetMaterializeConstant(const Constant *C) {
673 EVT VT = TLI.getValueType(C->getType(), true);
674
675 // Only handle simple types.
676 if (!VT.isSimple()) return 0;
677
678 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
679 return ARMMaterializeFP(CFP, VT);
Eric Christopherc9932f62010-10-01 23:24:42 +0000680 else if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
681 return ARMMaterializeGV(GV, VT);
682 else if (isa<ConstantInt>(C))
683 return ARMMaterializeInt(C, VT);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000684
Eric Christopherc9932f62010-10-01 23:24:42 +0000685 return 0;
Eric Christopher9ed58df2010-09-09 00:19:41 +0000686}
687
Eric Christopherf9764fa2010-09-30 20:49:44 +0000688unsigned ARMFastISel::TargetMaterializeAlloca(const AllocaInst *AI) {
689 // Don't handle dynamic allocas.
690 if (!FuncInfo.StaticAllocaMap.count(AI)) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000691
Duncan Sands1440e8b2010-11-03 11:35:31 +0000692 MVT VT;
Eric Christopherec8bf972010-10-17 06:07:26 +0000693 if (!isLoadTypeLegal(AI->getType(), VT)) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000694
Eric Christopherf9764fa2010-09-30 20:49:44 +0000695 DenseMap<const AllocaInst*, int>::iterator SI =
696 FuncInfo.StaticAllocaMap.find(AI);
697
698 // This will get lowered later into the correct offsets and registers
699 // via rewriteXFrameIndex.
700 if (SI != FuncInfo.StaticAllocaMap.end()) {
701 TargetRegisterClass* RC = TLI.getRegClassFor(VT);
702 unsigned ResultReg = createResultReg(RC);
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000703 unsigned Opc = isThumb2 ? ARM::t2ADDri : ARM::ADDri;
Eric Christopherf9764fa2010-09-30 20:49:44 +0000704 AddOptionalDefs(BuildMI(*FuncInfo.MBB, *FuncInfo.InsertPt, DL,
705 TII.get(Opc), ResultReg)
706 .addFrameIndex(SI->second)
707 .addImm(0));
708 return ResultReg;
709 }
Eric Christopherdccd2c32010-10-11 08:38:55 +0000710
Eric Christopherf9764fa2010-09-30 20:49:44 +0000711 return 0;
712}
713
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000714bool ARMFastISel::isTypeLegal(Type *Ty, MVT &VT) {
Duncan Sands1440e8b2010-11-03 11:35:31 +0000715 EVT evt = TLI.getValueType(Ty, true);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000716
Eric Christopherb1cc8482010-08-25 07:23:49 +0000717 // Only handle simple types.
Duncan Sands1440e8b2010-11-03 11:35:31 +0000718 if (evt == MVT::Other || !evt.isSimple()) return false;
719 VT = evt.getSimpleVT();
Eric Christopherac1a19e2010-09-09 01:06:51 +0000720
Eric Christopherdc908042010-08-31 01:28:42 +0000721 // Handle all legal types, i.e. a register that will directly hold this
722 // value.
723 return TLI.isTypeLegal(VT);
Eric Christopherb1cc8482010-08-25 07:23:49 +0000724}
725
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000726bool ARMFastISel::isLoadTypeLegal(Type *Ty, MVT &VT) {
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000727 if (isTypeLegal(Ty, VT)) return true;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000728
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000729 // If this is a type than can be sign or zero-extended to a basic operation
730 // go ahead and accept it now.
Chad Rosierb29b9502011-11-13 02:23:59 +0000731 if (VT == MVT::i1 || VT == MVT::i8 || VT == MVT::i16)
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000732 return true;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000733
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000734 return false;
735}
736
Eric Christopher88de86b2010-11-19 22:36:41 +0000737// Computes the address to get to an object.
Eric Christopher0d581222010-11-19 22:30:02 +0000738bool ARMFastISel::ARMComputeAddress(const Value *Obj, Address &Addr) {
Eric Christopher83007122010-08-23 21:44:12 +0000739 // Some boilerplate from the X86 FastISel.
740 const User *U = NULL;
Eric Christopher83007122010-08-23 21:44:12 +0000741 unsigned Opcode = Instruction::UserOp1;
Eric Christophercb0b04b2010-08-24 00:07:24 +0000742 if (const Instruction *I = dyn_cast<Instruction>(Obj)) {
Eric Christopher2d630d72010-11-19 22:37:58 +0000743 // Don't walk into other basic blocks unless the object is an alloca from
744 // another block, otherwise it may not have a virtual register assigned.
Eric Christopher76dda7e2010-11-15 21:11:06 +0000745 if (FuncInfo.StaticAllocaMap.count(static_cast<const AllocaInst *>(Obj)) ||
746 FuncInfo.MBBMap[I->getParent()] == FuncInfo.MBB) {
747 Opcode = I->getOpcode();
748 U = I;
749 }
Eric Christophercb0b04b2010-08-24 00:07:24 +0000750 } else if (const ConstantExpr *C = dyn_cast<ConstantExpr>(Obj)) {
Eric Christopher83007122010-08-23 21:44:12 +0000751 Opcode = C->getOpcode();
752 U = C;
753 }
754
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000755 if (PointerType *Ty = dyn_cast<PointerType>(Obj->getType()))
Eric Christopher83007122010-08-23 21:44:12 +0000756 if (Ty->getAddressSpace() > 255)
757 // Fast instruction selection doesn't support the special
758 // address spaces.
759 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000760
Eric Christopher83007122010-08-23 21:44:12 +0000761 switch (Opcode) {
Eric Christopherac1a19e2010-09-09 01:06:51 +0000762 default:
Eric Christopher83007122010-08-23 21:44:12 +0000763 break;
Eric Christopher55324332010-10-12 00:43:21 +0000764 case Instruction::BitCast: {
765 // Look through bitcasts.
Eric Christopher0d581222010-11-19 22:30:02 +0000766 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopher55324332010-10-12 00:43:21 +0000767 }
768 case Instruction::IntToPtr: {
769 // Look past no-op inttoptrs.
770 if (TLI.getValueType(U->getOperand(0)->getType()) == TLI.getPointerTy())
Eric Christopher0d581222010-11-19 22:30:02 +0000771 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopher55324332010-10-12 00:43:21 +0000772 break;
773 }
774 case Instruction::PtrToInt: {
775 // Look past no-op ptrtoints.
776 if (TLI.getValueType(U->getType()) == TLI.getPointerTy())
Eric Christopher0d581222010-11-19 22:30:02 +0000777 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopher55324332010-10-12 00:43:21 +0000778 break;
779 }
Eric Christophereae84392010-10-14 09:29:41 +0000780 case Instruction::GetElementPtr: {
Eric Christopherb3716582010-11-19 22:39:56 +0000781 Address SavedAddr = Addr;
Eric Christopher0d581222010-11-19 22:30:02 +0000782 int TmpOffset = Addr.Offset;
Eric Christopher2896df82010-10-15 18:02:07 +0000783
Eric Christophereae84392010-10-14 09:29:41 +0000784 // Iterate through the GEP folding the constants into offsets where
785 // we can.
786 gep_type_iterator GTI = gep_type_begin(U);
787 for (User::const_op_iterator i = U->op_begin() + 1, e = U->op_end();
788 i != e; ++i, ++GTI) {
789 const Value *Op = *i;
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000790 if (StructType *STy = dyn_cast<StructType>(*GTI)) {
Eric Christophereae84392010-10-14 09:29:41 +0000791 const StructLayout *SL = TD.getStructLayout(STy);
792 unsigned Idx = cast<ConstantInt>(Op)->getZExtValue();
793 TmpOffset += SL->getElementOffset(Idx);
794 } else {
Eric Christopher2896df82010-10-15 18:02:07 +0000795 uint64_t S = TD.getTypeAllocSize(GTI.getIndexedType());
Eric Christopher7244d7c2011-03-22 19:39:17 +0000796 for (;;) {
Eric Christopher2896df82010-10-15 18:02:07 +0000797 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Op)) {
798 // Constant-offset addressing.
799 TmpOffset += CI->getSExtValue() * S;
Eric Christopher7244d7c2011-03-22 19:39:17 +0000800 break;
801 }
802 if (isa<AddOperator>(Op) &&
803 (!isa<Instruction>(Op) ||
804 FuncInfo.MBBMap[cast<Instruction>(Op)->getParent()]
805 == FuncInfo.MBB) &&
806 isa<ConstantInt>(cast<AddOperator>(Op)->getOperand(1))) {
Eric Christopher299bbb22011-04-29 00:03:10 +0000807 // An add (in the same block) with a constant operand. Fold the
Eric Christopher7244d7c2011-03-22 19:39:17 +0000808 // constant.
Eric Christopher2896df82010-10-15 18:02:07 +0000809 ConstantInt *CI =
Eric Christopher7244d7c2011-03-22 19:39:17 +0000810 cast<ConstantInt>(cast<AddOperator>(Op)->getOperand(1));
Eric Christopher2896df82010-10-15 18:02:07 +0000811 TmpOffset += CI->getSExtValue() * S;
Eric Christopher7244d7c2011-03-22 19:39:17 +0000812 // Iterate on the other operand.
813 Op = cast<AddOperator>(Op)->getOperand(0);
814 continue;
Eric Christopher299bbb22011-04-29 00:03:10 +0000815 }
Eric Christopher7244d7c2011-03-22 19:39:17 +0000816 // Unsupported
817 goto unsupported_gep;
818 }
Eric Christophereae84392010-10-14 09:29:41 +0000819 }
820 }
Eric Christopher2896df82010-10-15 18:02:07 +0000821
822 // Try to grab the base operand now.
Eric Christopher0d581222010-11-19 22:30:02 +0000823 Addr.Offset = TmpOffset;
824 if (ARMComputeAddress(U->getOperand(0), Addr)) return true;
Eric Christopher2896df82010-10-15 18:02:07 +0000825
826 // We failed, restore everything and try the other options.
Eric Christopherb3716582010-11-19 22:39:56 +0000827 Addr = SavedAddr;
Eric Christopher2896df82010-10-15 18:02:07 +0000828
Eric Christophereae84392010-10-14 09:29:41 +0000829 unsupported_gep:
Eric Christophereae84392010-10-14 09:29:41 +0000830 break;
831 }
Eric Christopher83007122010-08-23 21:44:12 +0000832 case Instruction::Alloca: {
Eric Christopher15418772010-10-12 05:39:06 +0000833 const AllocaInst *AI = cast<AllocaInst>(Obj);
Eric Christopher827656d2010-11-20 22:38:27 +0000834 DenseMap<const AllocaInst*, int>::iterator SI =
835 FuncInfo.StaticAllocaMap.find(AI);
836 if (SI != FuncInfo.StaticAllocaMap.end()) {
837 Addr.BaseType = Address::FrameIndexBase;
838 Addr.Base.FI = SI->second;
839 return true;
840 }
841 break;
Eric Christopher83007122010-08-23 21:44:12 +0000842 }
843 }
Eric Christopherac1a19e2010-09-09 01:06:51 +0000844
Eric Christophera9c57512010-10-13 21:41:51 +0000845 // Materialize the global variable's address into a reg which can
846 // then be used later to load the variable.
Eric Christophercb0b04b2010-08-24 00:07:24 +0000847 if (const GlobalValue *GV = dyn_cast<GlobalValue>(Obj)) {
Eric Christopherede42b02010-10-13 09:11:46 +0000848 unsigned Tmp = ARMMaterializeGV(GV, TLI.getValueType(Obj->getType()));
849 if (Tmp == 0) return false;
Eric Christopher2896df82010-10-15 18:02:07 +0000850
Eric Christopher0d581222010-11-19 22:30:02 +0000851 Addr.Base.Reg = Tmp;
Eric Christopherede42b02010-10-13 09:11:46 +0000852 return true;
Eric Christophercb0b04b2010-08-24 00:07:24 +0000853 }
Eric Christopherac1a19e2010-09-09 01:06:51 +0000854
Eric Christophercb0b04b2010-08-24 00:07:24 +0000855 // Try to get this in a register if nothing else has worked.
Eric Christopher0d581222010-11-19 22:30:02 +0000856 if (Addr.Base.Reg == 0) Addr.Base.Reg = getRegForValue(Obj);
857 return Addr.Base.Reg != 0;
Eric Christophereae84392010-10-14 09:29:41 +0000858}
859
Chad Rosierb29b9502011-11-13 02:23:59 +0000860void ARMFastISel::ARMSimplifyAddress(Address &Addr, EVT VT, bool useAM3) {
Jim Grosbach6b156392010-10-27 21:39:08 +0000861
Eric Christopher212ae932010-10-21 19:40:30 +0000862 assert(VT.isSimple() && "Non-simple types are invalid here!");
Jim Grosbach6b156392010-10-27 21:39:08 +0000863
Eric Christopher212ae932010-10-21 19:40:30 +0000864 bool needsLowering = false;
865 switch (VT.getSimpleVT().SimpleTy) {
866 default:
867 assert(false && "Unhandled load/store type!");
Chad Rosier73463472011-11-09 21:30:12 +0000868 break;
Eric Christopher212ae932010-10-21 19:40:30 +0000869 case MVT::i1:
870 case MVT::i8:
Chad Rosierb29b9502011-11-13 02:23:59 +0000871 case MVT::i16:
Eric Christopher212ae932010-10-21 19:40:30 +0000872 case MVT::i32:
Chad Rosierb29b9502011-11-13 02:23:59 +0000873 if (!useAM3)
874 // Integer loads/stores handle 12-bit offsets.
875 needsLowering = ((Addr.Offset & 0xfff) != Addr.Offset);
876 else
Chad Rosier5be833d2011-11-13 04:25:02 +0000877 // ARM halfword load/stores and signed byte loads use +/-imm8 offsets.
Chad Rosierdc9205d2011-11-14 04:09:28 +0000878 needsLowering = (Addr.Offset > 255 || Addr.Offset < -255);
Eric Christopher212ae932010-10-21 19:40:30 +0000879 break;
880 case MVT::f32:
881 case MVT::f64:
882 // Floating point operands handle 8-bit offsets.
Eric Christopher0d581222010-11-19 22:30:02 +0000883 needsLowering = ((Addr.Offset & 0xff) != Addr.Offset);
Eric Christopher212ae932010-10-21 19:40:30 +0000884 break;
885 }
Jim Grosbach6b156392010-10-27 21:39:08 +0000886
Eric Christopher827656d2010-11-20 22:38:27 +0000887 // If this is a stack pointer and the offset needs to be simplified then
888 // put the alloca address into a register, set the base type back to
889 // register and continue. This should almost never happen.
890 if (needsLowering && Addr.BaseType == Address::FrameIndexBase) {
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000891 TargetRegisterClass *RC = isThumb2 ? ARM::tGPRRegisterClass :
Eric Christopher827656d2010-11-20 22:38:27 +0000892 ARM::GPRRegisterClass;
893 unsigned ResultReg = createResultReg(RC);
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000894 unsigned Opc = isThumb2 ? ARM::t2ADDri : ARM::ADDri;
Eric Christopher827656d2010-11-20 22:38:27 +0000895 AddOptionalDefs(BuildMI(*FuncInfo.MBB, *FuncInfo.InsertPt, DL,
896 TII.get(Opc), ResultReg)
897 .addFrameIndex(Addr.Base.FI)
898 .addImm(0));
899 Addr.Base.Reg = ResultReg;
900 Addr.BaseType = Address::RegBase;
901 }
902
Eric Christopher212ae932010-10-21 19:40:30 +0000903 // Since the offset is too large for the load/store instruction
Eric Christopher318b6ee2010-09-02 00:53:56 +0000904 // get the reg+offset into a register.
Eric Christopher212ae932010-10-21 19:40:30 +0000905 if (needsLowering) {
Eli Friedman9ebf57a2011-04-29 21:22:56 +0000906 Addr.Base.Reg = FastEmit_ri_(MVT::i32, ISD::ADD, Addr.Base.Reg,
907 /*Op0IsKill*/false, Addr.Offset, MVT::i32);
Eric Christopher0d581222010-11-19 22:30:02 +0000908 Addr.Offset = 0;
Eric Christopher318b6ee2010-09-02 00:53:56 +0000909 }
Eric Christopher83007122010-08-23 21:44:12 +0000910}
911
Eric Christopher564857f2010-12-01 01:40:24 +0000912void ARMFastISel::AddLoadStoreOperands(EVT VT, Address &Addr,
Cameron Zwarichc152aa62011-05-28 20:34:49 +0000913 const MachineInstrBuilder &MIB,
Chad Rosierb29b9502011-11-13 02:23:59 +0000914 unsigned Flags, bool useAM3) {
Eric Christopher564857f2010-12-01 01:40:24 +0000915 // addrmode5 output depends on the selection dag addressing dividing the
916 // offset by 4 that it then later multiplies. Do this here as well.
917 if (VT.getSimpleVT().SimpleTy == MVT::f32 ||
918 VT.getSimpleVT().SimpleTy == MVT::f64)
919 Addr.Offset /= 4;
Eric Christopher299bbb22011-04-29 00:03:10 +0000920
Eric Christopher564857f2010-12-01 01:40:24 +0000921 // Frame base works a bit differently. Handle it separately.
922 if (Addr.BaseType == Address::FrameIndexBase) {
923 int FI = Addr.Base.FI;
924 int Offset = Addr.Offset;
925 MachineMemOperand *MMO =
926 FuncInfo.MF->getMachineMemOperand(
927 MachinePointerInfo::getFixedStack(FI, Offset),
Cameron Zwarichc152aa62011-05-28 20:34:49 +0000928 Flags,
Eric Christopher564857f2010-12-01 01:40:24 +0000929 MFI.getObjectSize(FI),
930 MFI.getObjectAlignment(FI));
931 // Now add the rest of the operands.
932 MIB.addFrameIndex(FI);
933
Chad Rosier5be833d2011-11-13 04:25:02 +0000934 // ARM halfword load/stores and signed byte loads need an additional operand.
Chad Rosierdc9205d2011-11-14 04:09:28 +0000935 if (useAM3) {
936 signed Imm = (Addr.Offset < 0) ? (0x100 | -Addr.Offset) : Addr.Offset;
937 MIB.addReg(0);
938 MIB.addImm(Imm);
939 } else {
940 MIB.addImm(Addr.Offset);
941 }
Eric Christopher564857f2010-12-01 01:40:24 +0000942 MIB.addMemOperand(MMO);
943 } else {
944 // Now add the rest of the operands.
945 MIB.addReg(Addr.Base.Reg);
Eric Christopher299bbb22011-04-29 00:03:10 +0000946
Chad Rosier5be833d2011-11-13 04:25:02 +0000947 // ARM halfword load/stores and signed byte loads need an additional operand.
Chad Rosierdc9205d2011-11-14 04:09:28 +0000948 if (useAM3) {
949 signed Imm = (Addr.Offset < 0) ? (0x100 | -Addr.Offset) : Addr.Offset;
950 MIB.addReg(0);
951 MIB.addImm(Imm);
952 } else {
953 MIB.addImm(Addr.Offset);
954 }
Eric Christopher564857f2010-12-01 01:40:24 +0000955 }
956 AddOptionalDefs(MIB);
957}
958
Chad Rosierb29b9502011-11-13 02:23:59 +0000959bool ARMFastISel::ARMEmitLoad(EVT VT, unsigned &ResultReg, Address &Addr,
960 bool isZExt = true, bool allocReg = true) {
Eric Christopherb1cc8482010-08-25 07:23:49 +0000961 assert(VT.isSimple() && "Non-simple types are invalid here!");
Eric Christopherdc908042010-08-31 01:28:42 +0000962 unsigned Opc;
Chad Rosierb29b9502011-11-13 02:23:59 +0000963 bool useAM3 = false;
964 TargetRegisterClass *RC;
Eric Christopherb1cc8482010-08-25 07:23:49 +0000965 switch (VT.getSimpleVT().SimpleTy) {
Eric Christopher564857f2010-12-01 01:40:24 +0000966 // This is mostly going to be Neon/vector support.
967 default: return false;
Chad Rosier646abbf2011-11-11 02:38:59 +0000968 case MVT::i1:
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000969 case MVT::i8:
Chad Rosierb29b9502011-11-13 02:23:59 +0000970 if (isZExt) {
971 Opc = isThumb2 ? ARM::t2LDRBi12 : ARM::LDRBi12;
972 } else {
973 Opc = isThumb2 ? ARM::t2LDRSBi12 : ARM::LDRSB;
974 if (!isThumb2) useAM3 = true;
975 }
Eric Christopher7a56f332010-10-08 01:13:17 +0000976 RC = ARM::GPRRegisterClass;
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000977 break;
Chad Rosier73463472011-11-09 21:30:12 +0000978 case MVT::i16:
Chad Rosierb29b9502011-11-13 02:23:59 +0000979 if (isZExt)
980 Opc = isThumb2 ? ARM::t2LDRHi12 : ARM::LDRH;
981 else
982 Opc = isThumb2 ? ARM::t2LDRSHi12 : ARM::LDRSH;
983 if (!isThumb2) useAM3 = true;
Chad Rosier73463472011-11-09 21:30:12 +0000984 RC = ARM::GPRRegisterClass;
985 break;
Eric Christopherdc908042010-08-31 01:28:42 +0000986 case MVT::i32:
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000987 Opc = isThumb2 ? ARM::t2LDRi12 : ARM::LDRi12;
Eric Christopher7a56f332010-10-08 01:13:17 +0000988 RC = ARM::GPRRegisterClass;
Eric Christopherdc908042010-08-31 01:28:42 +0000989 break;
Eric Christopher6dab1372010-09-18 01:59:37 +0000990 case MVT::f32:
991 Opc = ARM::VLDRS;
Eric Christopheree56ea62010-10-07 05:50:44 +0000992 RC = TLI.getRegClassFor(VT);
Eric Christopher6dab1372010-09-18 01:59:37 +0000993 break;
994 case MVT::f64:
995 Opc = ARM::VLDRD;
Eric Christopheree56ea62010-10-07 05:50:44 +0000996 RC = TLI.getRegClassFor(VT);
Eric Christopher6dab1372010-09-18 01:59:37 +0000997 break;
Eric Christopherb1cc8482010-08-25 07:23:49 +0000998 }
Eric Christopher564857f2010-12-01 01:40:24 +0000999 // Simplify this down to something we can handle.
Chad Rosierb29b9502011-11-13 02:23:59 +00001000 ARMSimplifyAddress(Addr, VT, useAM3);
Jim Grosbach6b156392010-10-27 21:39:08 +00001001
Eric Christopher564857f2010-12-01 01:40:24 +00001002 // Create the base instruction, then add the operands.
Chad Rosierb29b9502011-11-13 02:23:59 +00001003 if (allocReg)
1004 ResultReg = createResultReg(RC);
1005 assert (ResultReg > 255 && "Expected an allocated virtual register.");
Eric Christopher564857f2010-12-01 01:40:24 +00001006 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1007 TII.get(Opc), ResultReg);
Chad Rosierb29b9502011-11-13 02:23:59 +00001008 AddLoadStoreOperands(VT, Addr, MIB, MachineMemOperand::MOLoad, useAM3);
Eric Christopherdc908042010-08-31 01:28:42 +00001009 return true;
Eric Christopherb1cc8482010-08-25 07:23:49 +00001010}
1011
Eric Christopher43b62be2010-09-27 06:02:23 +00001012bool ARMFastISel::SelectLoad(const Instruction *I) {
Eli Friedman4136d232011-09-02 22:33:24 +00001013 // Atomic loads need special handling.
1014 if (cast<LoadInst>(I)->isAtomic())
1015 return false;
1016
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001017 // Verify we have a legal type before going any further.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001018 MVT VT;
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001019 if (!isLoadTypeLegal(I->getType(), VT))
1020 return false;
1021
Eric Christopher564857f2010-12-01 01:40:24 +00001022 // See if we can handle this address.
Eric Christopher0d581222010-11-19 22:30:02 +00001023 Address Addr;
Eric Christopher564857f2010-12-01 01:40:24 +00001024 if (!ARMComputeAddress(I->getOperand(0), Addr)) return false;
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001025
1026 unsigned ResultReg;
Eric Christopher0d581222010-11-19 22:30:02 +00001027 if (!ARMEmitLoad(VT, ResultReg, Addr)) return false;
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001028 UpdateValueMap(I, ResultReg);
1029 return true;
1030}
1031
Eric Christopher0d581222010-11-19 22:30:02 +00001032bool ARMFastISel::ARMEmitStore(EVT VT, unsigned SrcReg, Address &Addr) {
Eric Christopher318b6ee2010-09-02 00:53:56 +00001033 unsigned StrOpc;
Chad Rosierb29b9502011-11-13 02:23:59 +00001034 bool useAM3 = false;
Eric Christopher318b6ee2010-09-02 00:53:56 +00001035 switch (VT.getSimpleVT().SimpleTy) {
Eric Christopher564857f2010-12-01 01:40:24 +00001036 // This is mostly going to be Neon/vector support.
Eric Christopher318b6ee2010-09-02 00:53:56 +00001037 default: return false;
Eric Christopher4c914122010-11-02 23:59:09 +00001038 case MVT::i1: {
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001039 unsigned Res = createResultReg(isThumb2 ? ARM::tGPRRegisterClass :
Eric Christopher4c914122010-11-02 23:59:09 +00001040 ARM::GPRRegisterClass);
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001041 unsigned Opc = isThumb2 ? ARM::t2ANDri : ARM::ANDri;
Eric Christopher4c914122010-11-02 23:59:09 +00001042 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1043 TII.get(Opc), Res)
1044 .addReg(SrcReg).addImm(1));
1045 SrcReg = Res;
1046 } // Fallthrough here.
Eric Christopher2896df82010-10-15 18:02:07 +00001047 case MVT::i8:
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001048 StrOpc = isThumb2 ? ARM::t2STRBi12 : ARM::STRBi12;
Eric Christopher15418772010-10-12 05:39:06 +00001049 break;
1050 case MVT::i16:
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001051 StrOpc = isThumb2 ? ARM::t2STRHi12 : ARM::STRH;
Chad Rosierb29b9502011-11-13 02:23:59 +00001052 if (!isThumb2) useAM3 = true;
Eric Christopher15418772010-10-12 05:39:06 +00001053 break;
Eric Christopher47650ec2010-10-16 01:10:35 +00001054 case MVT::i32:
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001055 StrOpc = isThumb2 ? ARM::t2STRi12 : ARM::STRi12;
Eric Christopher47650ec2010-10-16 01:10:35 +00001056 break;
Eric Christopher56d2b722010-09-02 23:43:26 +00001057 case MVT::f32:
1058 if (!Subtarget->hasVFP2()) return false;
1059 StrOpc = ARM::VSTRS;
1060 break;
1061 case MVT::f64:
1062 if (!Subtarget->hasVFP2()) return false;
1063 StrOpc = ARM::VSTRD;
1064 break;
Eric Christopher318b6ee2010-09-02 00:53:56 +00001065 }
Eric Christopher564857f2010-12-01 01:40:24 +00001066 // Simplify this down to something we can handle.
Chad Rosierb29b9502011-11-13 02:23:59 +00001067 ARMSimplifyAddress(Addr, VT, useAM3);
Jim Grosbach6b156392010-10-27 21:39:08 +00001068
Eric Christopher564857f2010-12-01 01:40:24 +00001069 // Create the base instruction, then add the operands.
1070 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1071 TII.get(StrOpc))
1072 .addReg(SrcReg, getKillRegState(true));
Chad Rosierb29b9502011-11-13 02:23:59 +00001073 AddLoadStoreOperands(VT, Addr, MIB, MachineMemOperand::MOStore, useAM3);
Eric Christopher318b6ee2010-09-02 00:53:56 +00001074 return true;
1075}
1076
Eric Christopher43b62be2010-09-27 06:02:23 +00001077bool ARMFastISel::SelectStore(const Instruction *I) {
Eric Christopher318b6ee2010-09-02 00:53:56 +00001078 Value *Op0 = I->getOperand(0);
1079 unsigned SrcReg = 0;
1080
Eli Friedman4136d232011-09-02 22:33:24 +00001081 // Atomic stores need special handling.
1082 if (cast<StoreInst>(I)->isAtomic())
1083 return false;
1084
Eric Christopher564857f2010-12-01 01:40:24 +00001085 // Verify we have a legal type before going any further.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001086 MVT VT;
Eric Christopher318b6ee2010-09-02 00:53:56 +00001087 if (!isLoadTypeLegal(I->getOperand(0)->getType(), VT))
Eric Christopher543cf052010-09-01 22:16:27 +00001088 return false;
Eric Christopher318b6ee2010-09-02 00:53:56 +00001089
Eric Christopher1b61ef42010-09-02 01:48:11 +00001090 // Get the value to be stored into a register.
1091 SrcReg = getRegForValue(Op0);
Eric Christopher564857f2010-12-01 01:40:24 +00001092 if (SrcReg == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001093
Eric Christopher564857f2010-12-01 01:40:24 +00001094 // See if we can handle this address.
Eric Christopher0d581222010-11-19 22:30:02 +00001095 Address Addr;
Eric Christopher0d581222010-11-19 22:30:02 +00001096 if (!ARMComputeAddress(I->getOperand(1), Addr))
Eric Christopher318b6ee2010-09-02 00:53:56 +00001097 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001098
Eric Christopher0d581222010-11-19 22:30:02 +00001099 if (!ARMEmitStore(VT, SrcReg, Addr)) return false;
Eric Christophera5b1e682010-09-17 22:28:18 +00001100 return true;
1101}
1102
1103static ARMCC::CondCodes getComparePred(CmpInst::Predicate Pred) {
1104 switch (Pred) {
1105 // Needs two compares...
1106 case CmpInst::FCMP_ONE:
Eric Christopherdccd2c32010-10-11 08:38:55 +00001107 case CmpInst::FCMP_UEQ:
Eric Christophera5b1e682010-09-17 22:28:18 +00001108 default:
Eric Christopher4053e632010-11-02 01:24:49 +00001109 // AL is our "false" for now. The other two need more compares.
Eric Christophera5b1e682010-09-17 22:28:18 +00001110 return ARMCC::AL;
1111 case CmpInst::ICMP_EQ:
1112 case CmpInst::FCMP_OEQ:
1113 return ARMCC::EQ;
1114 case CmpInst::ICMP_SGT:
1115 case CmpInst::FCMP_OGT:
1116 return ARMCC::GT;
1117 case CmpInst::ICMP_SGE:
1118 case CmpInst::FCMP_OGE:
1119 return ARMCC::GE;
1120 case CmpInst::ICMP_UGT:
1121 case CmpInst::FCMP_UGT:
1122 return ARMCC::HI;
1123 case CmpInst::FCMP_OLT:
1124 return ARMCC::MI;
1125 case CmpInst::ICMP_ULE:
1126 case CmpInst::FCMP_OLE:
1127 return ARMCC::LS;
1128 case CmpInst::FCMP_ORD:
1129 return ARMCC::VC;
1130 case CmpInst::FCMP_UNO:
1131 return ARMCC::VS;
1132 case CmpInst::FCMP_UGE:
1133 return ARMCC::PL;
1134 case CmpInst::ICMP_SLT:
1135 case CmpInst::FCMP_ULT:
Eric Christopherdccd2c32010-10-11 08:38:55 +00001136 return ARMCC::LT;
Eric Christophera5b1e682010-09-17 22:28:18 +00001137 case CmpInst::ICMP_SLE:
1138 case CmpInst::FCMP_ULE:
1139 return ARMCC::LE;
1140 case CmpInst::FCMP_UNE:
1141 case CmpInst::ICMP_NE:
1142 return ARMCC::NE;
1143 case CmpInst::ICMP_UGE:
1144 return ARMCC::HS;
1145 case CmpInst::ICMP_ULT:
1146 return ARMCC::LO;
1147 }
Eric Christopher543cf052010-09-01 22:16:27 +00001148}
1149
Eric Christopher43b62be2010-09-27 06:02:23 +00001150bool ARMFastISel::SelectBranch(const Instruction *I) {
Eric Christophere5734102010-09-03 00:35:47 +00001151 const BranchInst *BI = cast<BranchInst>(I);
1152 MachineBasicBlock *TBB = FuncInfo.MBBMap[BI->getSuccessor(0)];
1153 MachineBasicBlock *FBB = FuncInfo.MBBMap[BI->getSuccessor(1)];
Eric Christopherac1a19e2010-09-09 01:06:51 +00001154
Eric Christophere5734102010-09-03 00:35:47 +00001155 // Simple branch support.
Jim Grosbach16cb3762010-11-09 19:22:26 +00001156
Eric Christopher0e6233b2010-10-29 21:08:19 +00001157 // If we can, avoid recomputing the compare - redoing it could lead to wonky
1158 // behavior.
Eric Christopher0e6233b2010-10-29 21:08:19 +00001159 if (const CmpInst *CI = dyn_cast<CmpInst>(BI->getCondition())) {
Chad Rosier75698f32011-10-26 23:17:28 +00001160 if (CI->hasOneUse() && (CI->getParent() == I->getParent())) {
Eric Christopher0e6233b2010-10-29 21:08:19 +00001161
1162 // Get the compare predicate.
Eric Christopher632ae892011-04-29 21:56:31 +00001163 // Try to take advantage of fallthrough opportunities.
1164 CmpInst::Predicate Predicate = CI->getPredicate();
1165 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1166 std::swap(TBB, FBB);
1167 Predicate = CmpInst::getInversePredicate(Predicate);
1168 }
1169
1170 ARMCC::CondCodes ARMPred = getComparePred(Predicate);
Eric Christopher0e6233b2010-10-29 21:08:19 +00001171
1172 // We may not handle every CC for now.
1173 if (ARMPred == ARMCC::AL) return false;
1174
Chad Rosier75698f32011-10-26 23:17:28 +00001175 // Emit the compare.
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001176 if (!ARMEmitCmp(CI->getOperand(0), CI->getOperand(1), CI->isUnsigned()))
Chad Rosier75698f32011-10-26 23:17:28 +00001177 return false;
Jim Grosbach16cb3762010-11-09 19:22:26 +00001178
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001179 unsigned BrOpc = isThumb2 ? ARM::t2Bcc : ARM::Bcc;
Eric Christopher0e6233b2010-10-29 21:08:19 +00001180 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BrOpc))
1181 .addMBB(TBB).addImm(ARMPred).addReg(ARM::CPSR);
1182 FastEmitBranch(FBB, DL);
1183 FuncInfo.MBB->addSuccessor(TBB);
1184 return true;
1185 }
Eric Christopherbcf26ae2011-04-29 20:02:39 +00001186 } else if (TruncInst *TI = dyn_cast<TruncInst>(BI->getCondition())) {
1187 MVT SourceVT;
1188 if (TI->hasOneUse() && TI->getParent() == I->getParent() &&
Eli Friedman76927d732011-05-25 23:49:02 +00001189 (isLoadTypeLegal(TI->getOperand(0)->getType(), SourceVT))) {
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001190 unsigned TstOpc = isThumb2 ? ARM::t2TSTri : ARM::TSTri;
Eric Christopherbcf26ae2011-04-29 20:02:39 +00001191 unsigned OpReg = getRegForValue(TI->getOperand(0));
1192 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1193 TII.get(TstOpc))
1194 .addReg(OpReg).addImm(1));
1195
1196 unsigned CCMode = ARMCC::NE;
1197 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1198 std::swap(TBB, FBB);
1199 CCMode = ARMCC::EQ;
1200 }
1201
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001202 unsigned BrOpc = isThumb2 ? ARM::t2Bcc : ARM::Bcc;
Eric Christopherbcf26ae2011-04-29 20:02:39 +00001203 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BrOpc))
1204 .addMBB(TBB).addImm(CCMode).addReg(ARM::CPSR);
1205
1206 FastEmitBranch(FBB, DL);
1207 FuncInfo.MBB->addSuccessor(TBB);
1208 return true;
1209 }
Chad Rosier6d64b3a2011-10-27 00:21:16 +00001210 } else if (const ConstantInt *CI =
1211 dyn_cast<ConstantInt>(BI->getCondition())) {
1212 uint64_t Imm = CI->getZExtValue();
1213 MachineBasicBlock *Target = (Imm == 0) ? FBB : TBB;
1214 FastEmitBranch(Target, DL);
1215 return true;
Eric Christopher0e6233b2010-10-29 21:08:19 +00001216 }
Jim Grosbach16cb3762010-11-09 19:22:26 +00001217
Eric Christopher0e6233b2010-10-29 21:08:19 +00001218 unsigned CmpReg = getRegForValue(BI->getCondition());
1219 if (CmpReg == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001220
Stuart Hastingsc5eecbc2011-04-16 03:31:26 +00001221 // We've been divorced from our compare! Our block was split, and
1222 // now our compare lives in a predecessor block. We musn't
1223 // re-compare here, as the children of the compare aren't guaranteed
1224 // live across the block boundary (we *could* check for this).
1225 // Regardless, the compare has been done in the predecessor block,
1226 // and it left a value for us in a virtual register. Ergo, we test
1227 // the one-bit value left in the virtual register.
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001228 unsigned TstOpc = isThumb2 ? ARM::t2TSTri : ARM::TSTri;
Stuart Hastingsc5eecbc2011-04-16 03:31:26 +00001229 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TstOpc))
1230 .addReg(CmpReg).addImm(1));
Eric Christopherdccd2c32010-10-11 08:38:55 +00001231
Eric Christopher7a20a372011-04-28 16:52:09 +00001232 unsigned CCMode = ARMCC::NE;
1233 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1234 std::swap(TBB, FBB);
1235 CCMode = ARMCC::EQ;
1236 }
1237
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001238 unsigned BrOpc = isThumb2 ? ARM::t2Bcc : ARM::Bcc;
Eric Christophere5734102010-09-03 00:35:47 +00001239 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BrOpc))
Eric Christopher7a20a372011-04-28 16:52:09 +00001240 .addMBB(TBB).addImm(CCMode).addReg(ARM::CPSR);
Eric Christophere5734102010-09-03 00:35:47 +00001241 FastEmitBranch(FBB, DL);
1242 FuncInfo.MBB->addSuccessor(TBB);
Eric Christopherdccd2c32010-10-11 08:38:55 +00001243 return true;
Eric Christophere5734102010-09-03 00:35:47 +00001244}
1245
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001246bool ARMFastISel::ARMEmitCmp(const Value *Src1Value, const Value *Src2Value,
1247 bool isZExt) {
Chad Rosierade62002011-10-26 23:25:44 +00001248 Type *Ty = Src1Value->getType();
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001249 EVT SrcVT = TLI.getValueType(Ty, true);
1250 if (!SrcVT.isSimple()) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001251
Chad Rosierade62002011-10-26 23:25:44 +00001252 bool isFloat = (Ty->isFloatTy() || Ty->isDoubleTy());
1253 if (isFloat && !Subtarget->hasVFP2())
Eric Christopherd43393a2010-09-08 23:13:45 +00001254 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001255
Chad Rosier2f2fe412011-11-09 03:22:02 +00001256 // Check to see if the 2nd operand is a constant that we can encode directly
1257 // in the compare.
Chad Rosier1c47de82011-11-11 06:27:41 +00001258 int Imm = 0;
1259 bool UseImm = false;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001260 bool isNegativeImm = false;
1261 if (const ConstantInt *ConstInt = dyn_cast<ConstantInt>(Src2Value)) {
1262 if (SrcVT == MVT::i32 || SrcVT == MVT::i16 || SrcVT == MVT::i8 ||
1263 SrcVT == MVT::i1) {
1264 const APInt &CIVal = ConstInt->getValue();
Chad Rosier1c47de82011-11-11 06:27:41 +00001265 Imm = (isZExt) ? (int)CIVal.getZExtValue() : (int)CIVal.getSExtValue();
1266 if (Imm < 0) {
Chad Rosier6cba97c2011-11-10 01:30:39 +00001267 isNegativeImm = true;
Chad Rosier1c47de82011-11-11 06:27:41 +00001268 Imm = -Imm;
Chad Rosier6cba97c2011-11-10 01:30:39 +00001269 }
Chad Rosier1c47de82011-11-11 06:27:41 +00001270 UseImm = isThumb2 ? (ARM_AM::getT2SOImmVal(Imm) != -1) :
1271 (ARM_AM::getSOImmVal(Imm) != -1);
Chad Rosier2f2fe412011-11-09 03:22:02 +00001272 }
1273 } else if (const ConstantFP *ConstFP = dyn_cast<ConstantFP>(Src2Value)) {
1274 if (SrcVT == MVT::f32 || SrcVT == MVT::f64)
1275 if (ConstFP->isZero() && !ConstFP->isNegative())
Chad Rosier1c47de82011-11-11 06:27:41 +00001276 UseImm = true;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001277 }
1278
Eric Christopherd43393a2010-09-08 23:13:45 +00001279 unsigned CmpOpc;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001280 bool isICmp = true;
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001281 bool needsExt = false;
1282 switch (SrcVT.getSimpleVT().SimpleTy) {
Eric Christopherd43393a2010-09-08 23:13:45 +00001283 default: return false;
1284 // TODO: Verify compares.
1285 case MVT::f32:
Chad Rosier2f2fe412011-11-09 03:22:02 +00001286 isICmp = false;
Chad Rosier1c47de82011-11-11 06:27:41 +00001287 CmpOpc = UseImm ? ARM::VCMPEZS : ARM::VCMPES;
Eric Christopherd43393a2010-09-08 23:13:45 +00001288 break;
1289 case MVT::f64:
Chad Rosier2f2fe412011-11-09 03:22:02 +00001290 isICmp = false;
Chad Rosier1c47de82011-11-11 06:27:41 +00001291 CmpOpc = UseImm ? ARM::VCMPEZD : ARM::VCMPED;
Eric Christopherd43393a2010-09-08 23:13:45 +00001292 break;
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001293 case MVT::i1:
1294 case MVT::i8:
1295 case MVT::i16:
1296 needsExt = true;
1297 // Intentional fall-through.
Eric Christopherd43393a2010-09-08 23:13:45 +00001298 case MVT::i32:
Chad Rosier2f2fe412011-11-09 03:22:02 +00001299 if (isThumb2) {
Chad Rosier1c47de82011-11-11 06:27:41 +00001300 if (!UseImm)
Chad Rosier2f2fe412011-11-09 03:22:02 +00001301 CmpOpc = ARM::t2CMPrr;
1302 else
1303 CmpOpc = isNegativeImm ? ARM::t2CMNzri : ARM::t2CMPri;
1304 } else {
Chad Rosier1c47de82011-11-11 06:27:41 +00001305 if (!UseImm)
Chad Rosier2f2fe412011-11-09 03:22:02 +00001306 CmpOpc = ARM::CMPrr;
1307 else
1308 CmpOpc = isNegativeImm ? ARM::CMNzri : ARM::CMPri;
1309 }
Eric Christopherd43393a2010-09-08 23:13:45 +00001310 break;
1311 }
1312
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001313 unsigned SrcReg1 = getRegForValue(Src1Value);
1314 if (SrcReg1 == 0) return false;
Chad Rosier530f7ce2011-10-26 22:47:55 +00001315
Chad Rosier2f2fe412011-11-09 03:22:02 +00001316 unsigned SrcReg2;
Chad Rosier1c47de82011-11-11 06:27:41 +00001317 if (!UseImm) {
Chad Rosier2f2fe412011-11-09 03:22:02 +00001318 SrcReg2 = getRegForValue(Src2Value);
1319 if (SrcReg2 == 0) return false;
1320 }
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001321
1322 // We have i1, i8, or i16, we need to either zero extend or sign extend.
1323 if (needsExt) {
1324 unsigned ResultReg;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001325 ResultReg = ARMEmitIntExt(SrcVT, SrcReg1, MVT::i32, isZExt);
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001326 if (ResultReg == 0) return false;
1327 SrcReg1 = ResultReg;
Chad Rosier1c47de82011-11-11 06:27:41 +00001328 if (!UseImm) {
Chad Rosier2f2fe412011-11-09 03:22:02 +00001329 ResultReg = ARMEmitIntExt(SrcVT, SrcReg2, MVT::i32, isZExt);
1330 if (ResultReg == 0) return false;
1331 SrcReg2 = ResultReg;
1332 }
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001333 }
Chad Rosier530f7ce2011-10-26 22:47:55 +00001334
Chad Rosier1c47de82011-11-11 06:27:41 +00001335 if (!UseImm) {
Chad Rosier2f2fe412011-11-09 03:22:02 +00001336 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1337 TII.get(CmpOpc))
1338 .addReg(SrcReg1).addReg(SrcReg2));
1339 } else {
1340 MachineInstrBuilder MIB;
1341 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CmpOpc))
1342 .addReg(SrcReg1);
1343
1344 // Only add immediate for icmp as the immediate for fcmp is an implicit 0.0.
1345 if (isICmp)
Chad Rosier1c47de82011-11-11 06:27:41 +00001346 MIB.addImm(Imm);
Chad Rosier2f2fe412011-11-09 03:22:02 +00001347 AddOptionalDefs(MIB);
1348 }
Chad Rosierade62002011-10-26 23:25:44 +00001349
1350 // For floating point we need to move the result to a comparison register
1351 // that we can then use for branches.
1352 if (Ty->isFloatTy() || Ty->isDoubleTy())
1353 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1354 TII.get(ARM::FMSTAT)));
Chad Rosier530f7ce2011-10-26 22:47:55 +00001355 return true;
1356}
1357
1358bool ARMFastISel::SelectCmp(const Instruction *I) {
1359 const CmpInst *CI = cast<CmpInst>(I);
Chad Rosierade62002011-10-26 23:25:44 +00001360 Type *Ty = CI->getOperand(0)->getType();
Chad Rosier530f7ce2011-10-26 22:47:55 +00001361
Eric Christopher229207a2010-09-29 01:14:47 +00001362 // Get the compare predicate.
1363 ARMCC::CondCodes ARMPred = getComparePred(CI->getPredicate());
Eric Christopherdccd2c32010-10-11 08:38:55 +00001364
Eric Christopher229207a2010-09-29 01:14:47 +00001365 // We may not handle every CC for now.
1366 if (ARMPred == ARMCC::AL) return false;
1367
Chad Rosier530f7ce2011-10-26 22:47:55 +00001368 // Emit the compare.
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001369 if (!ARMEmitCmp(CI->getOperand(0), CI->getOperand(1), CI->isUnsigned()))
Chad Rosier530f7ce2011-10-26 22:47:55 +00001370 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001371
Eric Christopher229207a2010-09-29 01:14:47 +00001372 // Now set a register based on the comparison. Explicitly set the predicates
1373 // here.
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001374 unsigned MovCCOpc = isThumb2 ? ARM::t2MOVCCi : ARM::MOVCCi;
1375 TargetRegisterClass *RC = isThumb2 ? ARM::rGPRRegisterClass
Eric Christopher5d18d922010-10-07 05:39:19 +00001376 : ARM::GPRRegisterClass;
1377 unsigned DestReg = createResultReg(RC);
Chad Rosierade62002011-10-26 23:25:44 +00001378 Constant *Zero = ConstantInt::get(Type::getInt32Ty(*Context), 0);
Eric Christopher229207a2010-09-29 01:14:47 +00001379 unsigned ZeroReg = TargetMaterializeConstant(Zero);
Chad Rosierade62002011-10-26 23:25:44 +00001380 bool isFloat = (Ty->isFloatTy() || Ty->isDoubleTy());
Chad Rosier530f7ce2011-10-26 22:47:55 +00001381 unsigned CondReg = isFloat ? ARM::FPSCR : ARM::CPSR;
Eric Christopher229207a2010-09-29 01:14:47 +00001382 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(MovCCOpc), DestReg)
1383 .addReg(ZeroReg).addImm(1)
1384 .addImm(ARMPred).addReg(CondReg);
1385
Eric Christophera5b1e682010-09-17 22:28:18 +00001386 UpdateValueMap(I, DestReg);
Eric Christopherd43393a2010-09-08 23:13:45 +00001387 return true;
1388}
1389
Eric Christopher43b62be2010-09-27 06:02:23 +00001390bool ARMFastISel::SelectFPExt(const Instruction *I) {
Eric Christopher46203602010-09-09 00:26:48 +00001391 // Make sure we have VFP and that we're extending float to double.
1392 if (!Subtarget->hasVFP2()) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001393
Eric Christopher46203602010-09-09 00:26:48 +00001394 Value *V = I->getOperand(0);
1395 if (!I->getType()->isDoubleTy() ||
1396 !V->getType()->isFloatTy()) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001397
Eric Christopher46203602010-09-09 00:26:48 +00001398 unsigned Op = getRegForValue(V);
1399 if (Op == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001400
Eric Christopher46203602010-09-09 00:26:48 +00001401 unsigned Result = createResultReg(ARM::DPRRegisterClass);
Eric Christopherac1a19e2010-09-09 01:06:51 +00001402 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopheref2fdd22010-09-09 20:36:19 +00001403 TII.get(ARM::VCVTDS), Result)
Eric Christopherce07b542010-09-09 20:26:31 +00001404 .addReg(Op));
1405 UpdateValueMap(I, Result);
1406 return true;
1407}
1408
Eric Christopher43b62be2010-09-27 06:02:23 +00001409bool ARMFastISel::SelectFPTrunc(const Instruction *I) {
Eric Christopherce07b542010-09-09 20:26:31 +00001410 // Make sure we have VFP and that we're truncating double to float.
1411 if (!Subtarget->hasVFP2()) return false;
1412
1413 Value *V = I->getOperand(0);
Eric Christopher022b7fb2010-10-05 23:13:24 +00001414 if (!(I->getType()->isFloatTy() &&
1415 V->getType()->isDoubleTy())) return false;
Eric Christopherce07b542010-09-09 20:26:31 +00001416
1417 unsigned Op = getRegForValue(V);
1418 if (Op == 0) return false;
1419
1420 unsigned Result = createResultReg(ARM::SPRRegisterClass);
Eric Christopherce07b542010-09-09 20:26:31 +00001421 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopheref2fdd22010-09-09 20:36:19 +00001422 TII.get(ARM::VCVTSD), Result)
Eric Christopher46203602010-09-09 00:26:48 +00001423 .addReg(Op));
1424 UpdateValueMap(I, Result);
1425 return true;
1426}
1427
Eric Christopher43b62be2010-09-27 06:02:23 +00001428bool ARMFastISel::SelectSIToFP(const Instruction *I) {
Eric Christopher9a040492010-09-09 18:54:59 +00001429 // Make sure we have VFP.
1430 if (!Subtarget->hasVFP2()) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001431
Duncan Sands1440e8b2010-11-03 11:35:31 +00001432 MVT DstVT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001433 Type *Ty = I->getType();
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001434 if (!isTypeLegal(Ty, DstVT))
Eric Christopher9a040492010-09-09 18:54:59 +00001435 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001436
Chad Rosier463fe242011-11-03 02:04:59 +00001437 Value *Src = I->getOperand(0);
1438 EVT SrcVT = TLI.getValueType(Src->getType(), true);
1439 if (SrcVT != MVT::i32 && SrcVT != MVT::i16 && SrcVT != MVT::i8)
Eli Friedman783c6642011-05-25 19:09:45 +00001440 return false;
1441
Chad Rosier463fe242011-11-03 02:04:59 +00001442 unsigned SrcReg = getRegForValue(Src);
1443 if (SrcReg == 0) return false;
1444
1445 // Handle sign-extension.
1446 if (SrcVT == MVT::i16 || SrcVT == MVT::i8) {
1447 EVT DestVT = MVT::i32;
1448 unsigned ResultReg = ARMEmitIntExt(SrcVT, SrcReg, DestVT, /*isZExt*/ false);
1449 if (ResultReg == 0) return false;
1450 SrcReg = ResultReg;
1451 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00001452
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001453 // The conversion routine works on fp-reg to fp-reg and the operand above
1454 // was an integer, move it to the fp registers if possible.
Chad Rosier463fe242011-11-03 02:04:59 +00001455 unsigned FP = ARMMoveToFPReg(MVT::f32, SrcReg);
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001456 if (FP == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001457
Eric Christopher9a040492010-09-09 18:54:59 +00001458 unsigned Opc;
1459 if (Ty->isFloatTy()) Opc = ARM::VSITOS;
1460 else if (Ty->isDoubleTy()) Opc = ARM::VSITOD;
Chad Rosierdd1e7512011-08-31 23:49:05 +00001461 else return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001462
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001463 unsigned ResultReg = createResultReg(TLI.getRegClassFor(DstVT));
Eric Christopher9a040492010-09-09 18:54:59 +00001464 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
1465 ResultReg)
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001466 .addReg(FP));
Eric Christopherce07b542010-09-09 20:26:31 +00001467 UpdateValueMap(I, ResultReg);
Eric Christopher9a040492010-09-09 18:54:59 +00001468 return true;
1469}
1470
Eric Christopher43b62be2010-09-27 06:02:23 +00001471bool ARMFastISel::SelectFPToSI(const Instruction *I) {
Eric Christopher9a040492010-09-09 18:54:59 +00001472 // Make sure we have VFP.
1473 if (!Subtarget->hasVFP2()) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001474
Duncan Sands1440e8b2010-11-03 11:35:31 +00001475 MVT DstVT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001476 Type *RetTy = I->getType();
Eric Christopher920a2082010-09-10 00:35:09 +00001477 if (!isTypeLegal(RetTy, DstVT))
Eric Christopher9a040492010-09-09 18:54:59 +00001478 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001479
Eric Christopher9a040492010-09-09 18:54:59 +00001480 unsigned Op = getRegForValue(I->getOperand(0));
1481 if (Op == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001482
Eric Christopher9a040492010-09-09 18:54:59 +00001483 unsigned Opc;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001484 Type *OpTy = I->getOperand(0)->getType();
Eric Christopher9a040492010-09-09 18:54:59 +00001485 if (OpTy->isFloatTy()) Opc = ARM::VTOSIZS;
1486 else if (OpTy->isDoubleTy()) Opc = ARM::VTOSIZD;
Chad Rosierdd1e7512011-08-31 23:49:05 +00001487 else return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001488
Eric Christopher022b7fb2010-10-05 23:13:24 +00001489 // f64->s32 or f32->s32 both need an intermediate f32 reg.
1490 unsigned ResultReg = createResultReg(TLI.getRegClassFor(MVT::f32));
Eric Christopher9a040492010-09-09 18:54:59 +00001491 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
1492 ResultReg)
1493 .addReg(Op));
Eric Christopherdccd2c32010-10-11 08:38:55 +00001494
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001495 // This result needs to be in an integer register, but the conversion only
1496 // takes place in fp-regs.
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001497 unsigned IntReg = ARMMoveToIntReg(DstVT, ResultReg);
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001498 if (IntReg == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001499
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001500 UpdateValueMap(I, IntReg);
Eric Christopher9a040492010-09-09 18:54:59 +00001501 return true;
1502}
1503
Eric Christopher3bbd3962010-10-11 08:27:59 +00001504bool ARMFastISel::SelectSelect(const Instruction *I) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001505 MVT VT;
1506 if (!isTypeLegal(I->getType(), VT))
Eric Christopher3bbd3962010-10-11 08:27:59 +00001507 return false;
1508
1509 // Things need to be register sized for register moves.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001510 if (VT != MVT::i32) return false;
Eric Christopher3bbd3962010-10-11 08:27:59 +00001511 const TargetRegisterClass *RC = TLI.getRegClassFor(VT);
1512
1513 unsigned CondReg = getRegForValue(I->getOperand(0));
1514 if (CondReg == 0) return false;
1515 unsigned Op1Reg = getRegForValue(I->getOperand(1));
1516 if (Op1Reg == 0) return false;
Eric Christopher3bbd3962010-10-11 08:27:59 +00001517
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001518 // Check to see if we can use an immediate in the conditional move.
1519 int Imm = 0;
1520 bool UseImm = false;
1521 bool isNegativeImm = false;
1522 if (const ConstantInt *ConstInt = dyn_cast<ConstantInt>(I->getOperand(2))) {
1523 assert (VT == MVT::i32 && "Expecting an i32.");
1524 Imm = (int)ConstInt->getValue().getZExtValue();
1525 if (Imm < 0) {
1526 isNegativeImm = true;
1527 Imm = ~Imm;
1528 }
1529 UseImm = isThumb2 ? (ARM_AM::getT2SOImmVal(Imm) != -1) :
1530 (ARM_AM::getSOImmVal(Imm) != -1);
1531 }
1532
1533 unsigned Op2Reg;
1534 if (!UseImm) {
1535 Op2Reg = getRegForValue(I->getOperand(2));
1536 if (Op2Reg == 0) return false;
1537 }
1538
1539 unsigned CmpOpc = isThumb2 ? ARM::t2CMPri : ARM::CMPri;
Eric Christopher3bbd3962010-10-11 08:27:59 +00001540 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CmpOpc))
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001541 .addReg(CondReg).addImm(0));
1542
1543 unsigned MovCCOpc;
1544 if (!UseImm) {
1545 MovCCOpc = isThumb2 ? ARM::t2MOVCCr : ARM::MOVCCr;
1546 } else {
1547 if (!isNegativeImm) {
1548 MovCCOpc = isThumb2 ? ARM::t2MOVCCi : ARM::MOVCCi;
1549 } else {
1550 MovCCOpc = isThumb2 ? ARM::t2MVNCCi : ARM::MVNCCi;
1551 }
1552 }
Eric Christopher3bbd3962010-10-11 08:27:59 +00001553 unsigned ResultReg = createResultReg(RC);
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001554 if (!UseImm)
1555 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(MovCCOpc), ResultReg)
1556 .addReg(Op2Reg).addReg(Op1Reg).addImm(ARMCC::NE).addReg(ARM::CPSR);
1557 else
1558 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(MovCCOpc), ResultReg)
1559 .addReg(Op1Reg).addImm(Imm).addImm(ARMCC::EQ).addReg(ARM::CPSR);
Eric Christopher3bbd3962010-10-11 08:27:59 +00001560 UpdateValueMap(I, ResultReg);
1561 return true;
1562}
1563
Eric Christopher08637852010-09-30 22:34:19 +00001564bool ARMFastISel::SelectSDiv(const Instruction *I) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001565 MVT VT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001566 Type *Ty = I->getType();
Eric Christopher08637852010-09-30 22:34:19 +00001567 if (!isTypeLegal(Ty, VT))
1568 return false;
1569
1570 // If we have integer div support we should have selected this automagically.
1571 // In case we have a real miss go ahead and return false and we'll pick
1572 // it up later.
Eric Christopherdccd2c32010-10-11 08:38:55 +00001573 if (Subtarget->hasDivide()) return false;
1574
Eric Christopher08637852010-09-30 22:34:19 +00001575 // Otherwise emit a libcall.
1576 RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL;
Eric Christopher7bdc4de2010-10-11 08:31:54 +00001577 if (VT == MVT::i8)
1578 LC = RTLIB::SDIV_I8;
1579 else if (VT == MVT::i16)
Eric Christopher08637852010-09-30 22:34:19 +00001580 LC = RTLIB::SDIV_I16;
1581 else if (VT == MVT::i32)
1582 LC = RTLIB::SDIV_I32;
1583 else if (VT == MVT::i64)
1584 LC = RTLIB::SDIV_I64;
1585 else if (VT == MVT::i128)
1586 LC = RTLIB::SDIV_I128;
1587 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unsupported SDIV!");
Eric Christopherdccd2c32010-10-11 08:38:55 +00001588
Eric Christopher08637852010-09-30 22:34:19 +00001589 return ARMEmitLibcall(I, LC);
1590}
1591
Eric Christopher6a880d62010-10-11 08:37:26 +00001592bool ARMFastISel::SelectSRem(const Instruction *I) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001593 MVT VT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001594 Type *Ty = I->getType();
Eric Christopher6a880d62010-10-11 08:37:26 +00001595 if (!isTypeLegal(Ty, VT))
1596 return false;
1597
1598 RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL;
1599 if (VT == MVT::i8)
1600 LC = RTLIB::SREM_I8;
1601 else if (VT == MVT::i16)
1602 LC = RTLIB::SREM_I16;
1603 else if (VT == MVT::i32)
1604 LC = RTLIB::SREM_I32;
1605 else if (VT == MVT::i64)
1606 LC = RTLIB::SREM_I64;
1607 else if (VT == MVT::i128)
1608 LC = RTLIB::SREM_I128;
Eric Christophera1640d92010-10-11 08:40:05 +00001609 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unsupported SREM!");
Eric Christopher2896df82010-10-15 18:02:07 +00001610
Eric Christopher6a880d62010-10-11 08:37:26 +00001611 return ARMEmitLibcall(I, LC);
1612}
1613
Eric Christopher43b62be2010-09-27 06:02:23 +00001614bool ARMFastISel::SelectBinaryOp(const Instruction *I, unsigned ISDOpcode) {
Eric Christopherbd6bf082010-09-09 01:02:03 +00001615 EVT VT = TLI.getValueType(I->getType(), true);
Eric Christopherac1a19e2010-09-09 01:06:51 +00001616
Eric Christopherbc39b822010-09-09 00:53:57 +00001617 // We can get here in the case when we want to use NEON for our fp
1618 // operations, but can't figure out how to. Just use the vfp instructions
1619 // if we have them.
1620 // FIXME: It'd be nice to use NEON instructions.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001621 Type *Ty = I->getType();
Eric Christopherbd6bf082010-09-09 01:02:03 +00001622 bool isFloat = (Ty->isDoubleTy() || Ty->isFloatTy());
1623 if (isFloat && !Subtarget->hasVFP2())
1624 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001625
Eric Christopherbc39b822010-09-09 00:53:57 +00001626 unsigned Op1 = getRegForValue(I->getOperand(0));
1627 if (Op1 == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001628
Eric Christopherbc39b822010-09-09 00:53:57 +00001629 unsigned Op2 = getRegForValue(I->getOperand(1));
1630 if (Op2 == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001631
Eric Christopherbc39b822010-09-09 00:53:57 +00001632 unsigned Opc;
Duncan Sandscdfad362010-11-03 12:17:33 +00001633 bool is64bit = VT == MVT::f64 || VT == MVT::i64;
Eric Christopherbc39b822010-09-09 00:53:57 +00001634 switch (ISDOpcode) {
1635 default: return false;
1636 case ISD::FADD:
Eric Christopherbd6bf082010-09-09 01:02:03 +00001637 Opc = is64bit ? ARM::VADDD : ARM::VADDS;
Eric Christopherbc39b822010-09-09 00:53:57 +00001638 break;
1639 case ISD::FSUB:
Eric Christopherbd6bf082010-09-09 01:02:03 +00001640 Opc = is64bit ? ARM::VSUBD : ARM::VSUBS;
Eric Christopherbc39b822010-09-09 00:53:57 +00001641 break;
1642 case ISD::FMUL:
Eric Christopherbd6bf082010-09-09 01:02:03 +00001643 Opc = is64bit ? ARM::VMULD : ARM::VMULS;
Eric Christopherbc39b822010-09-09 00:53:57 +00001644 break;
1645 }
Eric Christopherbd6bf082010-09-09 01:02:03 +00001646 unsigned ResultReg = createResultReg(TLI.getRegClassFor(VT));
Eric Christopherbc39b822010-09-09 00:53:57 +00001647 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1648 TII.get(Opc), ResultReg)
1649 .addReg(Op1).addReg(Op2));
Eric Christopherce07b542010-09-09 20:26:31 +00001650 UpdateValueMap(I, ResultReg);
Eric Christopherbc39b822010-09-09 00:53:57 +00001651 return true;
1652}
1653
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001654// Call Handling Code
1655
Eric Christopherfa87d662010-10-18 02:17:53 +00001656bool ARMFastISel::FastEmitExtend(ISD::NodeType Opc, EVT DstVT, unsigned Src,
1657 EVT SrcVT, unsigned &ResultReg) {
1658 unsigned RR = FastEmit_r(SrcVT.getSimpleVT(), DstVT.getSimpleVT(), Opc,
1659 Src, /*TODO: Kill=*/false);
Jim Grosbach6b156392010-10-27 21:39:08 +00001660
Eric Christopherfa87d662010-10-18 02:17:53 +00001661 if (RR != 0) {
1662 ResultReg = RR;
1663 return true;
1664 } else
Jim Grosbach6b156392010-10-27 21:39:08 +00001665 return false;
Eric Christopherfa87d662010-10-18 02:17:53 +00001666}
1667
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001668// This is largely taken directly from CCAssignFnForNode - we don't support
1669// varargs in FastISel so that part has been removed.
1670// TODO: We may not support all of this.
1671CCAssignFn *ARMFastISel::CCAssignFnForCall(CallingConv::ID CC, bool Return) {
1672 switch (CC) {
1673 default:
1674 llvm_unreachable("Unsupported calling convention");
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001675 case CallingConv::Fast:
Evan Cheng1f8b40d2010-10-22 18:57:05 +00001676 // Ignore fastcc. Silence compiler warnings.
1677 (void)RetFastCC_ARM_APCS;
1678 (void)FastCC_ARM_APCS;
1679 // Fallthrough
1680 case CallingConv::C:
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001681 // Use target triple & subtarget features to do actual dispatch.
1682 if (Subtarget->isAAPCS_ABI()) {
1683 if (Subtarget->hasVFP2() &&
1684 FloatABIType == FloatABI::Hard)
1685 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
1686 else
1687 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
1688 } else
1689 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
1690 case CallingConv::ARM_AAPCS_VFP:
1691 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
1692 case CallingConv::ARM_AAPCS:
1693 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
1694 case CallingConv::ARM_APCS:
1695 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
1696 }
1697}
1698
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001699bool ARMFastISel::ProcessCallArgs(SmallVectorImpl<Value*> &Args,
1700 SmallVectorImpl<unsigned> &ArgRegs,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001701 SmallVectorImpl<MVT> &ArgVTs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001702 SmallVectorImpl<ISD::ArgFlagsTy> &ArgFlags,
1703 SmallVectorImpl<unsigned> &RegArgs,
1704 CallingConv::ID CC,
1705 unsigned &NumBytes) {
1706 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001707 CCState CCInfo(CC, false, *FuncInfo.MF, TM, ArgLocs, *Context);
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001708 CCInfo.AnalyzeCallOperands(ArgVTs, ArgFlags, CCAssignFnForCall(CC, false));
1709
1710 // Get a count of how many bytes are to be pushed on the stack.
1711 NumBytes = CCInfo.getNextStackOffset();
1712
1713 // Issue CALLSEQ_START
Evan Chengd5b03f22011-06-28 21:14:33 +00001714 unsigned AdjStackDown = TII.getCallFrameSetupOpcode();
Eric Christopherfb0b8922010-10-11 21:20:02 +00001715 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1716 TII.get(AdjStackDown))
1717 .addImm(NumBytes));
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001718
1719 // Process the args.
1720 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1721 CCValAssign &VA = ArgLocs[i];
1722 unsigned Arg = ArgRegs[VA.getValNo()];
Duncan Sands1440e8b2010-11-03 11:35:31 +00001723 MVT ArgVT = ArgVTs[VA.getValNo()];
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001724
Eric Christopher4a2b3162011-01-27 05:44:56 +00001725 // We don't handle NEON/vector parameters yet.
1726 if (ArgVT.isVector() || ArgVT.getSizeInBits() > 64)
Eric Christophera4633f52010-10-23 09:37:17 +00001727 return false;
1728
Eric Christopherf9764fa2010-09-30 20:49:44 +00001729 // Handle arg promotion, etc.
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001730 switch (VA.getLocInfo()) {
1731 case CCValAssign::Full: break;
Eric Christopherfa87d662010-10-18 02:17:53 +00001732 case CCValAssign::SExt: {
Chad Rosier42536af2011-11-05 20:16:15 +00001733 EVT DestVT = VA.getLocVT();
1734 unsigned ResultReg = ARMEmitIntExt(ArgVT, Arg, DestVT,
1735 /*isZExt*/false);
1736 assert (ResultReg != 0 && "Failed to emit a sext");
1737 Arg = ResultReg;
Eric Christopherfa87d662010-10-18 02:17:53 +00001738 break;
1739 }
Chad Rosier42536af2011-11-05 20:16:15 +00001740 case CCValAssign::AExt:
1741 // Intentional fall-through. Handle AExt and ZExt.
Eric Christopherfa87d662010-10-18 02:17:53 +00001742 case CCValAssign::ZExt: {
Chad Rosier42536af2011-11-05 20:16:15 +00001743 EVT DestVT = VA.getLocVT();
1744 unsigned ResultReg = ARMEmitIntExt(ArgVT, Arg, DestVT,
1745 /*isZExt*/true);
1746 assert (ResultReg != 0 && "Failed to emit a sext");
1747 Arg = ResultReg;
Eric Christopherfa87d662010-10-18 02:17:53 +00001748 break;
1749 }
1750 case CCValAssign::BCvt: {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001751 unsigned BC = FastEmit_r(ArgVT, VA.getLocVT(), ISD::BITCAST, Arg,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001752 /*TODO: Kill=*/false);
Eric Christopherfa87d662010-10-18 02:17:53 +00001753 assert(BC != 0 && "Failed to emit a bitcast!");
1754 Arg = BC;
1755 ArgVT = VA.getLocVT();
1756 break;
1757 }
1758 default: llvm_unreachable("Unknown arg promotion!");
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001759 }
1760
1761 // Now copy/store arg to correct locations.
Eric Christopherfb0b8922010-10-11 21:20:02 +00001762 if (VA.isRegLoc() && !VA.needsCustom()) {
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001763 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
Eric Christopherf9764fa2010-09-30 20:49:44 +00001764 VA.getLocReg())
Chad Rosier42536af2011-11-05 20:16:15 +00001765 .addReg(Arg);
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001766 RegArgs.push_back(VA.getLocReg());
Eric Christopher2d8f6fe2010-10-21 00:01:47 +00001767 } else if (VA.needsCustom()) {
1768 // TODO: We need custom lowering for vector (v2f64) args.
1769 if (VA.getLocVT() != MVT::f64) return false;
Jim Grosbach6b156392010-10-27 21:39:08 +00001770
Eric Christopher2d8f6fe2010-10-21 00:01:47 +00001771 CCValAssign &NextVA = ArgLocs[++i];
1772
1773 // TODO: Only handle register args for now.
1774 if(!(VA.isRegLoc() && NextVA.isRegLoc())) return false;
1775
1776 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1777 TII.get(ARM::VMOVRRD), VA.getLocReg())
1778 .addReg(NextVA.getLocReg(), RegState::Define)
1779 .addReg(Arg));
1780 RegArgs.push_back(VA.getLocReg());
1781 RegArgs.push_back(NextVA.getLocReg());
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001782 } else {
Eric Christopher5b924802010-10-21 20:09:54 +00001783 assert(VA.isMemLoc());
1784 // Need to store on the stack.
Eric Christopher0d581222010-11-19 22:30:02 +00001785 Address Addr;
1786 Addr.BaseType = Address::RegBase;
1787 Addr.Base.Reg = ARM::SP;
1788 Addr.Offset = VA.getLocMemOffset();
Eric Christopher5b924802010-10-21 20:09:54 +00001789
Eric Christopher0d581222010-11-19 22:30:02 +00001790 if (!ARMEmitStore(ArgVT, Arg, Addr)) return false;
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001791 }
1792 }
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001793 return true;
1794}
1795
Duncan Sands1440e8b2010-11-03 11:35:31 +00001796bool ARMFastISel::FinishCall(MVT RetVT, SmallVectorImpl<unsigned> &UsedRegs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001797 const Instruction *I, CallingConv::ID CC,
1798 unsigned &NumBytes) {
1799 // Issue CALLSEQ_END
Evan Chengd5b03f22011-06-28 21:14:33 +00001800 unsigned AdjStackUp = TII.getCallFrameDestroyOpcode();
Eric Christopherfb0b8922010-10-11 21:20:02 +00001801 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1802 TII.get(AdjStackUp))
1803 .addImm(NumBytes).addImm(0));
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001804
1805 // Now the return value.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001806 if (RetVT != MVT::isVoid) {
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001807 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001808 CCState CCInfo(CC, false, *FuncInfo.MF, TM, RVLocs, *Context);
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001809 CCInfo.AnalyzeCallResult(RetVT, CCAssignFnForCall(CC, true));
1810
1811 // Copy all of the result registers out of their specified physreg.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001812 if (RVLocs.size() == 2 && RetVT == MVT::f64) {
Eric Christopher14df8822010-10-01 00:00:11 +00001813 // For this move we copy into two registers and then move into the
1814 // double fp reg we want.
Eric Christopher14df8822010-10-01 00:00:11 +00001815 EVT DestVT = RVLocs[0].getValVT();
1816 TargetRegisterClass* DstRC = TLI.getRegClassFor(DestVT);
1817 unsigned ResultReg = createResultReg(DstRC);
1818 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1819 TII.get(ARM::VMOVDRR), ResultReg)
Eric Christopher3659ac22010-10-20 08:02:24 +00001820 .addReg(RVLocs[0].getLocReg())
1821 .addReg(RVLocs[1].getLocReg()));
Eric Christopherdccd2c32010-10-11 08:38:55 +00001822
Eric Christopher3659ac22010-10-20 08:02:24 +00001823 UsedRegs.push_back(RVLocs[0].getLocReg());
1824 UsedRegs.push_back(RVLocs[1].getLocReg());
Jim Grosbach6b156392010-10-27 21:39:08 +00001825
Eric Christopherdccd2c32010-10-11 08:38:55 +00001826 // Finally update the result.
Eric Christopher14df8822010-10-01 00:00:11 +00001827 UpdateValueMap(I, ResultReg);
1828 } else {
Jim Grosbach95369592010-10-13 23:34:31 +00001829 assert(RVLocs.size() == 1 &&"Can't handle non-double multi-reg retvals!");
Eric Christopher14df8822010-10-01 00:00:11 +00001830 EVT CopyVT = RVLocs[0].getValVT();
Chad Rosier0eff39f2011-11-08 00:03:32 +00001831
1832 // Special handling for extended integers.
1833 if (RetVT == MVT::i1 || RetVT == MVT::i8 || RetVT == MVT::i16)
1834 CopyVT = MVT::i32;
1835
Eric Christopher14df8822010-10-01 00:00:11 +00001836 TargetRegisterClass* DstRC = TLI.getRegClassFor(CopyVT);
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001837
Eric Christopher14df8822010-10-01 00:00:11 +00001838 unsigned ResultReg = createResultReg(DstRC);
1839 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1840 ResultReg).addReg(RVLocs[0].getLocReg());
1841 UsedRegs.push_back(RVLocs[0].getLocReg());
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001842
Eric Christopherdccd2c32010-10-11 08:38:55 +00001843 // Finally update the result.
Eric Christopher14df8822010-10-01 00:00:11 +00001844 UpdateValueMap(I, ResultReg);
1845 }
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001846 }
1847
Eric Christopherdccd2c32010-10-11 08:38:55 +00001848 return true;
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001849}
1850
Eric Christopher4f512ef2010-10-22 01:28:00 +00001851bool ARMFastISel::SelectRet(const Instruction *I) {
1852 const ReturnInst *Ret = cast<ReturnInst>(I);
1853 const Function &F = *I->getParent()->getParent();
Jim Grosbach6b156392010-10-27 21:39:08 +00001854
Eric Christopher4f512ef2010-10-22 01:28:00 +00001855 if (!FuncInfo.CanLowerReturn)
1856 return false;
Jim Grosbach6b156392010-10-27 21:39:08 +00001857
Eric Christopher4f512ef2010-10-22 01:28:00 +00001858 if (F.isVarArg())
1859 return false;
1860
1861 CallingConv::ID CC = F.getCallingConv();
1862 if (Ret->getNumOperands() > 0) {
1863 SmallVector<ISD::OutputArg, 4> Outs;
1864 GetReturnInfo(F.getReturnType(), F.getAttributes().getRetAttributes(),
1865 Outs, TLI);
1866
1867 // Analyze operands of the call, assigning locations to each operand.
1868 SmallVector<CCValAssign, 16> ValLocs;
Jim Grosbachb04546f2011-09-13 20:30:37 +00001869 CCState CCInfo(CC, F.isVarArg(), *FuncInfo.MF, TM, ValLocs,I->getContext());
Eric Christopher4f512ef2010-10-22 01:28:00 +00001870 CCInfo.AnalyzeReturn(Outs, CCAssignFnForCall(CC, true /* is Ret */));
1871
1872 const Value *RV = Ret->getOperand(0);
1873 unsigned Reg = getRegForValue(RV);
1874 if (Reg == 0)
1875 return false;
1876
1877 // Only handle a single return value for now.
1878 if (ValLocs.size() != 1)
1879 return false;
1880
1881 CCValAssign &VA = ValLocs[0];
Jim Grosbach6b156392010-10-27 21:39:08 +00001882
Eric Christopher4f512ef2010-10-22 01:28:00 +00001883 // Don't bother handling odd stuff for now.
1884 if (VA.getLocInfo() != CCValAssign::Full)
1885 return false;
1886 // Only handle register returns for now.
1887 if (!VA.isRegLoc())
1888 return false;
Chad Rosierf470cbb2011-11-04 00:50:21 +00001889
1890 unsigned SrcReg = Reg + VA.getValNo();
1891 EVT RVVT = TLI.getValueType(RV->getType());
1892 EVT DestVT = VA.getValVT();
1893 // Special handling for extended integers.
1894 if (RVVT != DestVT) {
1895 if (RVVT != MVT::i1 && RVVT != MVT::i8 && RVVT != MVT::i16)
1896 return false;
1897
1898 if (!Outs[0].Flags.isZExt() && !Outs[0].Flags.isSExt())
1899 return false;
1900
1901 assert(DestVT == MVT::i32 && "ARM should always ext to i32");
1902
1903 bool isZExt = Outs[0].Flags.isZExt();
1904 unsigned ResultReg = ARMEmitIntExt(RVVT, SrcReg, DestVT, isZExt);
1905 if (ResultReg == 0) return false;
1906 SrcReg = ResultReg;
1907 }
Jim Grosbach6b156392010-10-27 21:39:08 +00001908
Eric Christopher4f512ef2010-10-22 01:28:00 +00001909 // Make the copy.
Eric Christopher4f512ef2010-10-22 01:28:00 +00001910 unsigned DstReg = VA.getLocReg();
1911 const TargetRegisterClass* SrcRC = MRI.getRegClass(SrcReg);
1912 // Avoid a cross-class copy. This is very unlikely.
1913 if (!SrcRC->contains(DstReg))
1914 return false;
1915 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1916 DstReg).addReg(SrcReg);
1917
1918 // Mark the register as live out of the function.
1919 MRI.addLiveOut(VA.getLocReg());
1920 }
Jim Grosbach6b156392010-10-27 21:39:08 +00001921
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001922 unsigned RetOpc = isThumb2 ? ARM::tBX_RET : ARM::BX_RET;
Eric Christopher4f512ef2010-10-22 01:28:00 +00001923 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1924 TII.get(RetOpc)));
1925 return true;
1926}
1927
Eric Christopher872f4a22011-02-22 01:37:10 +00001928unsigned ARMFastISel::ARMSelectCallOp(const GlobalValue *GV) {
1929
Eric Christopher872f4a22011-02-22 01:37:10 +00001930 // Darwin needs the r9 versions of the opcodes.
1931 bool isDarwin = Subtarget->isTargetDarwin();
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001932 if (isThumb2) {
Eric Christopher872f4a22011-02-22 01:37:10 +00001933 return isDarwin ? ARM::tBLr9 : ARM::tBL;
1934 } else {
1935 return isDarwin ? ARM::BLr9 : ARM::BL;
1936 }
1937}
1938
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001939// A quick function that will emit a call for a named libcall in F with the
1940// vector of passed arguments for the Instruction in I. We can assume that we
Eric Christopherdccd2c32010-10-11 08:38:55 +00001941// can emit a call for any libcall we can produce. This is an abridged version
1942// of the full call infrastructure since we won't need to worry about things
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001943// like computed function pointers or strange arguments at call sites.
1944// TODO: Try to unify this and the normal call bits for ARM, then try to unify
1945// with X86.
Eric Christopher7ed8ec92010-09-28 01:21:42 +00001946bool ARMFastISel::ARMEmitLibcall(const Instruction *I, RTLIB::Libcall Call) {
1947 CallingConv::ID CC = TLI.getLibcallCallingConv(Call);
Eric Christopherdccd2c32010-10-11 08:38:55 +00001948
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001949 // Handle *simple* calls for now.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001950 Type *RetTy = I->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00001951 MVT RetVT;
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001952 if (RetTy->isVoidTy())
1953 RetVT = MVT::isVoid;
1954 else if (!isTypeLegal(RetTy, RetVT))
1955 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001956
Eric Christopher836c6242010-12-15 23:47:29 +00001957 // TODO: For now if we have long calls specified we don't handle the call.
1958 if (EnableARMLongCalls) return false;
1959
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001960 // Set up the argument vectors.
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001961 SmallVector<Value*, 8> Args;
1962 SmallVector<unsigned, 8> ArgRegs;
Duncan Sands1440e8b2010-11-03 11:35:31 +00001963 SmallVector<MVT, 8> ArgVTs;
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001964 SmallVector<ISD::ArgFlagsTy, 8> ArgFlags;
1965 Args.reserve(I->getNumOperands());
1966 ArgRegs.reserve(I->getNumOperands());
1967 ArgVTs.reserve(I->getNumOperands());
1968 ArgFlags.reserve(I->getNumOperands());
Eric Christopher7ed8ec92010-09-28 01:21:42 +00001969 for (unsigned i = 0; i < I->getNumOperands(); ++i) {
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001970 Value *Op = I->getOperand(i);
1971 unsigned Arg = getRegForValue(Op);
1972 if (Arg == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001973
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001974 Type *ArgTy = Op->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00001975 MVT ArgVT;
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001976 if (!isTypeLegal(ArgTy, ArgVT)) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001977
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001978 ISD::ArgFlagsTy Flags;
1979 unsigned OriginalAlignment = TD.getABITypeAlignment(ArgTy);
1980 Flags.setOrigAlign(OriginalAlignment);
Eric Christopherdccd2c32010-10-11 08:38:55 +00001981
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001982 Args.push_back(Op);
1983 ArgRegs.push_back(Arg);
1984 ArgVTs.push_back(ArgVT);
1985 ArgFlags.push_back(Flags);
1986 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00001987
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001988 // Handle the arguments now that we've gotten them.
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001989 SmallVector<unsigned, 4> RegArgs;
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001990 unsigned NumBytes;
1991 if (!ProcessCallArgs(Args, ArgRegs, ArgVTs, ArgFlags, RegArgs, CC, NumBytes))
1992 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001993
Eric Christopher6344a5f2011-04-29 00:07:20 +00001994 // Issue the call, BLr9 for darwin, BL otherwise.
Eric Christopherdccd2c32010-10-11 08:38:55 +00001995 // TODO: Turn this into the table of arm call ops.
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001996 MachineInstrBuilder MIB;
Eric Christopher872f4a22011-02-22 01:37:10 +00001997 unsigned CallOpc = ARMSelectCallOp(NULL);
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001998 if(isThumb2)
Eric Christopherc19aadb2010-12-21 03:50:43 +00001999 // Explicitly adding the predicate here.
2000 MIB = AddDefaultPred(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2001 TII.get(CallOpc)))
2002 .addExternalSymbol(TLI.getLibcallName(Call));
Eric Christopher872f4a22011-02-22 01:37:10 +00002003 else
Eric Christopherc19aadb2010-12-21 03:50:43 +00002004 // Explicitly adding the predicate here.
2005 MIB = AddDefaultPred(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2006 TII.get(CallOpc))
2007 .addExternalSymbol(TLI.getLibcallName(Call)));
Eric Christopherdccd2c32010-10-11 08:38:55 +00002008
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002009 // Add implicit physical register uses to the call.
2010 for (unsigned i = 0, e = RegArgs.size(); i != e; ++i)
2011 MIB.addReg(RegArgs[i]);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002012
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002013 // Finish off the call including any return values.
Eric Christopherdccd2c32010-10-11 08:38:55 +00002014 SmallVector<unsigned, 4> UsedRegs;
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002015 if (!FinishCall(RetVT, UsedRegs, I, CC, NumBytes)) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002016
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002017 // Set all unused physreg defs as dead.
2018 static_cast<MachineInstr *>(MIB)->setPhysRegsDeadExcept(UsedRegs, TRI);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002019
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002020 return true;
2021}
2022
Chad Rosier11add262011-11-11 23:31:03 +00002023bool ARMFastISel::SelectCall(const Instruction *I,
2024 const char *IntrMemName = 0) {
Eric Christopherf9764fa2010-09-30 20:49:44 +00002025 const CallInst *CI = cast<CallInst>(I);
2026 const Value *Callee = CI->getCalledValue();
2027
Chad Rosier11add262011-11-11 23:31:03 +00002028 // Can't handle inline asm.
2029 if (isa<InlineAsm>(Callee)) return false;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002030
Eric Christopher52f6c032011-05-02 20:16:33 +00002031 // Only handle global variable Callees.
Eric Christopherf9764fa2010-09-30 20:49:44 +00002032 const GlobalValue *GV = dyn_cast<GlobalValue>(Callee);
Eric Christopher52f6c032011-05-02 20:16:33 +00002033 if (!GV)
Eric Christophere6ca6772010-10-01 21:33:12 +00002034 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002035
Eric Christopherf9764fa2010-09-30 20:49:44 +00002036 // Check the calling convention.
2037 ImmutableCallSite CS(CI);
2038 CallingConv::ID CC = CS.getCallingConv();
Eric Christopher4cf34c62010-10-18 06:49:12 +00002039
Eric Christopherf9764fa2010-09-30 20:49:44 +00002040 // TODO: Avoid some calling conventions?
Eric Christopherdccd2c32010-10-11 08:38:55 +00002041
Eric Christopherf9764fa2010-09-30 20:49:44 +00002042 // Let SDISel handle vararg functions.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002043 PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
2044 FunctionType *FTy = cast<FunctionType>(PT->getElementType());
Eric Christopherf9764fa2010-09-30 20:49:44 +00002045 if (FTy->isVarArg())
2046 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002047
Eric Christopherf9764fa2010-09-30 20:49:44 +00002048 // Handle *simple* calls for now.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002049 Type *RetTy = I->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00002050 MVT RetVT;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002051 if (RetTy->isVoidTy())
2052 RetVT = MVT::isVoid;
Chad Rosier0eff39f2011-11-08 00:03:32 +00002053 else if (!isTypeLegal(RetTy, RetVT) && RetVT != MVT::i16 &&
2054 RetVT != MVT::i8 && RetVT != MVT::i1)
Eric Christopherf9764fa2010-09-30 20:49:44 +00002055 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002056
Eric Christopher836c6242010-12-15 23:47:29 +00002057 // TODO: For now if we have long calls specified we don't handle the call.
2058 if (EnableARMLongCalls) return false;
Eric Christopher299bbb22011-04-29 00:03:10 +00002059
Eric Christopherf9764fa2010-09-30 20:49:44 +00002060 // Set up the argument vectors.
2061 SmallVector<Value*, 8> Args;
2062 SmallVector<unsigned, 8> ArgRegs;
Duncan Sands1440e8b2010-11-03 11:35:31 +00002063 SmallVector<MVT, 8> ArgVTs;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002064 SmallVector<ISD::ArgFlagsTy, 8> ArgFlags;
2065 Args.reserve(CS.arg_size());
2066 ArgRegs.reserve(CS.arg_size());
2067 ArgVTs.reserve(CS.arg_size());
2068 ArgFlags.reserve(CS.arg_size());
2069 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
2070 i != e; ++i) {
Chad Rosier11add262011-11-11 23:31:03 +00002071 // If we're lowering a memory intrinsic instead of a regular call, skip the
2072 // last two arguments, which shouldn't be passed to the underlying function.
2073 if (IntrMemName && e-i <= 2)
2074 break;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002075
Chad Rosier11add262011-11-11 23:31:03 +00002076 unsigned Arg = getRegForValue(*i);
Eric Christopherf9764fa2010-09-30 20:49:44 +00002077 if (Arg == 0)
2078 return false;
2079 ISD::ArgFlagsTy Flags;
2080 unsigned AttrInd = i - CS.arg_begin() + 1;
2081 if (CS.paramHasAttr(AttrInd, Attribute::SExt))
2082 Flags.setSExt();
2083 if (CS.paramHasAttr(AttrInd, Attribute::ZExt))
2084 Flags.setZExt();
2085
Chad Rosier8e4a2e42011-11-04 00:58:10 +00002086 // FIXME: Only handle *easy* calls for now.
Eric Christopherf9764fa2010-09-30 20:49:44 +00002087 if (CS.paramHasAttr(AttrInd, Attribute::InReg) ||
2088 CS.paramHasAttr(AttrInd, Attribute::StructRet) ||
2089 CS.paramHasAttr(AttrInd, Attribute::Nest) ||
2090 CS.paramHasAttr(AttrInd, Attribute::ByVal))
2091 return false;
2092
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002093 Type *ArgTy = (*i)->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00002094 MVT ArgVT;
Chad Rosier42536af2011-11-05 20:16:15 +00002095 if (!isTypeLegal(ArgTy, ArgVT) && ArgVT != MVT::i16 && ArgVT != MVT::i8 &&
2096 ArgVT != MVT::i1)
Eric Christopherf9764fa2010-09-30 20:49:44 +00002097 return false;
2098 unsigned OriginalAlignment = TD.getABITypeAlignment(ArgTy);
2099 Flags.setOrigAlign(OriginalAlignment);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002100
Eric Christopherf9764fa2010-09-30 20:49:44 +00002101 Args.push_back(*i);
2102 ArgRegs.push_back(Arg);
2103 ArgVTs.push_back(ArgVT);
2104 ArgFlags.push_back(Flags);
2105 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00002106
Eric Christopherf9764fa2010-09-30 20:49:44 +00002107 // Handle the arguments now that we've gotten them.
2108 SmallVector<unsigned, 4> RegArgs;
2109 unsigned NumBytes;
2110 if (!ProcessCallArgs(Args, ArgRegs, ArgVTs, ArgFlags, RegArgs, CC, NumBytes))
2111 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002112
Eric Christopher6344a5f2011-04-29 00:07:20 +00002113 // Issue the call, BLr9 for darwin, BL otherwise.
Eric Christopherdccd2c32010-10-11 08:38:55 +00002114 // TODO: Turn this into the table of arm call ops.
Eric Christopherf9764fa2010-09-30 20:49:44 +00002115 MachineInstrBuilder MIB;
Eric Christopher872f4a22011-02-22 01:37:10 +00002116 unsigned CallOpc = ARMSelectCallOp(GV);
Eric Christopher7bb59962010-11-29 21:56:23 +00002117 // Explicitly adding the predicate here.
Chad Rosier9eb67482011-11-13 09:44:21 +00002118 if(isThumb2) {
Eric Christopherc19aadb2010-12-21 03:50:43 +00002119 // Explicitly adding the predicate here.
2120 MIB = AddDefaultPred(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Chad Rosier11add262011-11-11 23:31:03 +00002121 TII.get(CallOpc)));
Chad Rosier9eb67482011-11-13 09:44:21 +00002122 if (!IntrMemName)
2123 MIB.addGlobalAddress(GV, 0, 0);
2124 else
2125 MIB.addExternalSymbol(IntrMemName, 0);
2126 } else {
2127 if (!IntrMemName)
2128 // Explicitly adding the predicate here.
2129 MIB = AddDefaultPred(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2130 TII.get(CallOpc))
2131 .addGlobalAddress(GV, 0, 0));
2132 else
2133 MIB = AddDefaultPred(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2134 TII.get(CallOpc))
2135 .addExternalSymbol(IntrMemName, 0));
2136 }
Chad Rosier11add262011-11-11 23:31:03 +00002137
Eric Christopherf9764fa2010-09-30 20:49:44 +00002138 // Add implicit physical register uses to the call.
2139 for (unsigned i = 0, e = RegArgs.size(); i != e; ++i)
2140 MIB.addReg(RegArgs[i]);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002141
Eric Christopherf9764fa2010-09-30 20:49:44 +00002142 // Finish off the call including any return values.
Eric Christopherdccd2c32010-10-11 08:38:55 +00002143 SmallVector<unsigned, 4> UsedRegs;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002144 if (!FinishCall(RetVT, UsedRegs, I, CC, NumBytes)) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002145
Eric Christopherf9764fa2010-09-30 20:49:44 +00002146 // Set all unused physreg defs as dead.
2147 static_cast<MachineInstr *>(MIB)->setPhysRegsDeadExcept(UsedRegs, TRI);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002148
Eric Christopherf9764fa2010-09-30 20:49:44 +00002149 return true;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002150}
2151
Chad Rosier11add262011-11-11 23:31:03 +00002152bool ARMFastISel::SelectIntrinsicCall(const IntrinsicInst &I) {
2153 // FIXME: Handle more intrinsics.
2154 switch (I.getIntrinsicID()) {
2155 default: return false;
2156 case Intrinsic::memcpy:
2157 case Intrinsic::memmove: {
2158 // FIXME: Small memcpy/memmove's are common enough that we want to do them
2159 // without a call if possible.
2160 const MemTransferInst &MTI = cast<MemTransferInst>(I);
2161 // Don't handle volatile.
2162 if (MTI.isVolatile())
2163 return false;
2164
2165 if (!MTI.getLength()->getType()->isIntegerTy(32))
2166 return false;
2167
2168 if (MTI.getSourceAddressSpace() > 255 || MTI.getDestAddressSpace() > 255)
2169 return false;
2170
2171 const char *IntrMemName = isa<MemCpyInst>(I) ? "memcpy" : "memmove";
2172 return SelectCall(&I, IntrMemName);
2173 }
2174 case Intrinsic::memset: {
2175 const MemSetInst &MSI = cast<MemSetInst>(I);
2176 // Don't handle volatile.
2177 if (MSI.isVolatile())
2178 return false;
2179
2180 if (!MSI.getLength()->getType()->isIntegerTy(32))
2181 return false;
2182
2183 if (MSI.getDestAddressSpace() > 255)
2184 return false;
2185
2186 return SelectCall(&I, "memset");
2187 }
2188 }
2189 return false;
2190}
2191
Chad Rosier0d7b2312011-11-02 00:18:48 +00002192bool ARMFastISel::SelectTrunc(const Instruction *I) {
2193 // The high bits for a type smaller than the register size are assumed to be
2194 // undefined.
2195 Value *Op = I->getOperand(0);
2196
2197 EVT SrcVT, DestVT;
2198 SrcVT = TLI.getValueType(Op->getType(), true);
2199 DestVT = TLI.getValueType(I->getType(), true);
2200
2201 if (SrcVT != MVT::i32 && SrcVT != MVT::i16 && SrcVT != MVT::i8)
2202 return false;
2203 if (DestVT != MVT::i16 && DestVT != MVT::i8 && DestVT != MVT::i1)
2204 return false;
2205
2206 unsigned SrcReg = getRegForValue(Op);
2207 if (!SrcReg) return false;
2208
2209 // Because the high bits are undefined, a truncate doesn't generate
2210 // any code.
2211 UpdateValueMap(I, SrcReg);
2212 return true;
2213}
2214
Chad Rosier87633022011-11-02 17:20:24 +00002215unsigned ARMFastISel::ARMEmitIntExt(EVT SrcVT, unsigned SrcReg, EVT DestVT,
2216 bool isZExt) {
Eli Friedman76927d732011-05-25 23:49:02 +00002217 if (DestVT != MVT::i32 && DestVT != MVT::i16 && DestVT != MVT::i8)
Chad Rosier87633022011-11-02 17:20:24 +00002218 return 0;
Eli Friedman76927d732011-05-25 23:49:02 +00002219
2220 unsigned Opc;
Eli Friedman76927d732011-05-25 23:49:02 +00002221 bool isBoolZext = false;
Chad Rosier87633022011-11-02 17:20:24 +00002222 if (!SrcVT.isSimple()) return 0;
Eli Friedman76927d732011-05-25 23:49:02 +00002223 switch (SrcVT.getSimpleVT().SimpleTy) {
Chad Rosier87633022011-11-02 17:20:24 +00002224 default: return 0;
Eli Friedman76927d732011-05-25 23:49:02 +00002225 case MVT::i16:
Chad Rosier87633022011-11-02 17:20:24 +00002226 if (!Subtarget->hasV6Ops()) return 0;
2227 if (isZExt)
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002228 Opc = isThumb2 ? ARM::t2UXTH : ARM::UXTH;
Eli Friedman76927d732011-05-25 23:49:02 +00002229 else
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002230 Opc = isThumb2 ? ARM::t2SXTH : ARM::SXTH;
Eli Friedman76927d732011-05-25 23:49:02 +00002231 break;
2232 case MVT::i8:
Chad Rosier87633022011-11-02 17:20:24 +00002233 if (!Subtarget->hasV6Ops()) return 0;
2234 if (isZExt)
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002235 Opc = isThumb2 ? ARM::t2UXTB : ARM::UXTB;
Eli Friedman76927d732011-05-25 23:49:02 +00002236 else
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002237 Opc = isThumb2 ? ARM::t2SXTB : ARM::SXTB;
Eli Friedman76927d732011-05-25 23:49:02 +00002238 break;
2239 case MVT::i1:
Chad Rosier87633022011-11-02 17:20:24 +00002240 if (isZExt) {
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002241 Opc = isThumb2 ? ARM::t2ANDri : ARM::ANDri;
Eli Friedman76927d732011-05-25 23:49:02 +00002242 isBoolZext = true;
2243 break;
2244 }
Chad Rosier87633022011-11-02 17:20:24 +00002245 return 0;
Eli Friedman76927d732011-05-25 23:49:02 +00002246 }
2247
Chad Rosier87633022011-11-02 17:20:24 +00002248 unsigned ResultReg = createResultReg(TLI.getRegClassFor(MVT::i32));
Eli Friedman76927d732011-05-25 23:49:02 +00002249 MachineInstrBuilder MIB;
Chad Rosier87633022011-11-02 17:20:24 +00002250 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc), ResultReg)
Eli Friedman76927d732011-05-25 23:49:02 +00002251 .addReg(SrcReg);
2252 if (isBoolZext)
2253 MIB.addImm(1);
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002254 else
2255 MIB.addImm(0);
Eli Friedman76927d732011-05-25 23:49:02 +00002256 AddOptionalDefs(MIB);
Chad Rosier87633022011-11-02 17:20:24 +00002257 return ResultReg;
2258}
2259
2260bool ARMFastISel::SelectIntExt(const Instruction *I) {
2261 // On ARM, in general, integer casts don't involve legal types; this code
2262 // handles promotable integers.
Chad Rosier87633022011-11-02 17:20:24 +00002263 Type *DestTy = I->getType();
2264 Value *Src = I->getOperand(0);
2265 Type *SrcTy = Src->getType();
2266
2267 EVT SrcVT, DestVT;
2268 SrcVT = TLI.getValueType(SrcTy, true);
2269 DestVT = TLI.getValueType(DestTy, true);
2270
2271 bool isZExt = isa<ZExtInst>(I);
2272 unsigned SrcReg = getRegForValue(Src);
2273 if (!SrcReg) return false;
2274
2275 unsigned ResultReg = ARMEmitIntExt(SrcVT, SrcReg, DestVT, isZExt);
2276 if (ResultReg == 0) return false;
2277 UpdateValueMap(I, ResultReg);
Eli Friedman76927d732011-05-25 23:49:02 +00002278 return true;
2279}
2280
Eric Christopher56d2b722010-09-02 23:43:26 +00002281// TODO: SoftFP support.
Eric Christopherab695882010-07-21 22:26:11 +00002282bool ARMFastISel::TargetSelectInstruction(const Instruction *I) {
Eric Christopherac1a19e2010-09-09 01:06:51 +00002283
Eric Christopherab695882010-07-21 22:26:11 +00002284 switch (I->getOpcode()) {
Eric Christopher83007122010-08-23 21:44:12 +00002285 case Instruction::Load:
Eric Christopher43b62be2010-09-27 06:02:23 +00002286 return SelectLoad(I);
Eric Christopher543cf052010-09-01 22:16:27 +00002287 case Instruction::Store:
Eric Christopher43b62be2010-09-27 06:02:23 +00002288 return SelectStore(I);
Eric Christophere5734102010-09-03 00:35:47 +00002289 case Instruction::Br:
Eric Christopher43b62be2010-09-27 06:02:23 +00002290 return SelectBranch(I);
Eric Christopherd43393a2010-09-08 23:13:45 +00002291 case Instruction::ICmp:
2292 case Instruction::FCmp:
Eric Christopher43b62be2010-09-27 06:02:23 +00002293 return SelectCmp(I);
Eric Christopher46203602010-09-09 00:26:48 +00002294 case Instruction::FPExt:
Eric Christopher43b62be2010-09-27 06:02:23 +00002295 return SelectFPExt(I);
Eric Christopherce07b542010-09-09 20:26:31 +00002296 case Instruction::FPTrunc:
Eric Christopher43b62be2010-09-27 06:02:23 +00002297 return SelectFPTrunc(I);
Eric Christopher9a040492010-09-09 18:54:59 +00002298 case Instruction::SIToFP:
Eric Christopher43b62be2010-09-27 06:02:23 +00002299 return SelectSIToFP(I);
Eric Christopher9a040492010-09-09 18:54:59 +00002300 case Instruction::FPToSI:
Eric Christopher43b62be2010-09-27 06:02:23 +00002301 return SelectFPToSI(I);
Eric Christopherbc39b822010-09-09 00:53:57 +00002302 case Instruction::FAdd:
Eric Christopher43b62be2010-09-27 06:02:23 +00002303 return SelectBinaryOp(I, ISD::FADD);
Eric Christopherbc39b822010-09-09 00:53:57 +00002304 case Instruction::FSub:
Eric Christopher43b62be2010-09-27 06:02:23 +00002305 return SelectBinaryOp(I, ISD::FSUB);
Eric Christopherbc39b822010-09-09 00:53:57 +00002306 case Instruction::FMul:
Eric Christopher43b62be2010-09-27 06:02:23 +00002307 return SelectBinaryOp(I, ISD::FMUL);
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002308 case Instruction::SDiv:
Eric Christopher43b62be2010-09-27 06:02:23 +00002309 return SelectSDiv(I);
Eric Christopher6a880d62010-10-11 08:37:26 +00002310 case Instruction::SRem:
2311 return SelectSRem(I);
Eric Christopherf9764fa2010-09-30 20:49:44 +00002312 case Instruction::Call:
Chad Rosier11add262011-11-11 23:31:03 +00002313 if (const IntrinsicInst *II = dyn_cast<IntrinsicInst>(I))
2314 return SelectIntrinsicCall(*II);
Eric Christopherf9764fa2010-09-30 20:49:44 +00002315 return SelectCall(I);
Eric Christopher3bbd3962010-10-11 08:27:59 +00002316 case Instruction::Select:
2317 return SelectSelect(I);
Eric Christopher4f512ef2010-10-22 01:28:00 +00002318 case Instruction::Ret:
2319 return SelectRet(I);
Eli Friedman76927d732011-05-25 23:49:02 +00002320 case Instruction::Trunc:
Chad Rosier0d7b2312011-11-02 00:18:48 +00002321 return SelectTrunc(I);
Eli Friedman76927d732011-05-25 23:49:02 +00002322 case Instruction::ZExt:
2323 case Instruction::SExt:
Chad Rosier0d7b2312011-11-02 00:18:48 +00002324 return SelectIntExt(I);
Eric Christopherab695882010-07-21 22:26:11 +00002325 default: break;
2326 }
2327 return false;
2328}
2329
Chad Rosierb29b9502011-11-13 02:23:59 +00002330/// TryToFoldLoad - The specified machine instr operand is a vreg, and that
2331/// vreg is being provided by the specified load instruction. If possible,
2332/// try to fold the load as an operand to the instruction, returning true if
2333/// successful.
2334bool ARMFastISel::TryToFoldLoad(MachineInstr *MI, unsigned OpNo,
2335 const LoadInst *LI) {
2336 // Verify we have a legal type before going any further.
2337 MVT VT;
2338 if (!isLoadTypeLegal(LI->getType(), VT))
2339 return false;
2340
2341 // Combine load followed by zero- or sign-extend.
2342 // ldrb r1, [r0] ldrb r1, [r0]
2343 // uxtb r2, r1 =>
2344 // mov r3, r2 mov r3, r1
2345 bool isZExt = true;
2346 switch(MI->getOpcode()) {
2347 default: return false;
2348 case ARM::SXTH:
2349 case ARM::t2SXTH:
2350 isZExt = false;
2351 case ARM::UXTH:
2352 case ARM::t2UXTH:
2353 if (VT != MVT::i16)
2354 return false;
2355 break;
2356 case ARM::SXTB:
2357 case ARM::t2SXTB:
2358 isZExt = false;
2359 case ARM::UXTB:
2360 case ARM::t2UXTB:
2361 if (VT != MVT::i8)
2362 return false;
2363 break;
2364 }
2365 // See if we can handle this address.
2366 Address Addr;
2367 if (!ARMComputeAddress(LI->getOperand(0), Addr)) return false;
2368
2369 unsigned ResultReg = MI->getOperand(0).getReg();
2370 if (!ARMEmitLoad(VT, ResultReg, Addr, isZExt, false))
2371 return false;
2372 MI->eraseFromParent();
2373 return true;
2374}
2375
Eric Christopherab695882010-07-21 22:26:11 +00002376namespace llvm {
2377 llvm::FastISel *ARM::createFastISel(FunctionLoweringInfo &funcInfo) {
Eric Christopherfeadddd2010-10-11 20:05:22 +00002378 // Completely untested on non-darwin.
2379 const TargetMachine &TM = funcInfo.MF->getTarget();
Jim Grosbach16cb3762010-11-09 19:22:26 +00002380
Eric Christopheraaa8df42010-11-02 01:21:28 +00002381 // Darwin and thumb1 only for now.
Eric Christopherfeadddd2010-10-11 20:05:22 +00002382 const ARMSubtarget *Subtarget = &TM.getSubtarget<ARMSubtarget>();
Jim Grosbach16cb3762010-11-09 19:22:26 +00002383 if (Subtarget->isTargetDarwin() && !Subtarget->isThumb1Only() &&
Eric Christopheraaa8df42010-11-02 01:21:28 +00002384 !DisableARMFastISel)
Eric Christopherfeadddd2010-10-11 20:05:22 +00002385 return new ARMFastISel(funcInfo);
Evan Cheng09447952010-07-26 18:32:55 +00002386 return 0;
Eric Christopherab695882010-07-21 22:26:11 +00002387 }
2388}