blob: 3715ec002c56addfc95f5de1ec5a6b73b23df721 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMLoadStoreOptimizer.cpp - ARM load / store opt. pass ----*- C++ -*-=//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a pass that performs load / store related peephole
11// optimizations. This pass should be run after register allocation.
12//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "arm-ldst-opt"
16#include "ARM.h"
17#include "ARMAddressingModes.h"
Evan Cheng8fb90362009-08-08 03:20:32 +000018#include "ARMBaseInstrInfo.h"
Evan Cheng603b83e2007-03-07 20:30:36 +000019#include "ARMMachineFunctionInfo.h"
Evan Chenga8e29892007-01-19 07:51:42 +000020#include "ARMRegisterInfo.h"
Evan Cheng358dec52009-06-15 08:28:29 +000021#include "llvm/DerivedTypes.h"
Owen Anderson1d0be152009-08-13 21:58:54 +000022#include "llvm/Function.h"
Evan Chenga8e29892007-01-19 07:51:42 +000023#include "llvm/CodeGen/MachineBasicBlock.h"
24#include "llvm/CodeGen/MachineFunctionPass.h"
25#include "llvm/CodeGen/MachineInstr.h"
26#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Chenge7d6df72009-06-13 09:12:55 +000027#include "llvm/CodeGen/MachineRegisterInfo.h"
Evan Chengcc1c4272007-03-06 18:02:41 +000028#include "llvm/CodeGen/RegisterScavenging.h"
Evan Cheng358dec52009-06-15 08:28:29 +000029#include "llvm/Target/TargetData.h"
Evan Chenga8e29892007-01-19 07:51:42 +000030#include "llvm/Target/TargetInstrInfo.h"
31#include "llvm/Target/TargetMachine.h"
Evan Cheng358dec52009-06-15 08:28:29 +000032#include "llvm/Target/TargetRegisterInfo.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000033#include "llvm/Support/ErrorHandling.h"
Evan Chenge7d6df72009-06-13 09:12:55 +000034#include "llvm/ADT/DenseMap.h"
35#include "llvm/ADT/STLExtras.h"
36#include "llvm/ADT/SmallPtrSet.h"
Evan Chengae69a2a2009-06-19 23:17:27 +000037#include "llvm/ADT/SmallSet.h"
Evan Chenge7d6df72009-06-13 09:12:55 +000038#include "llvm/ADT/SmallVector.h"
39#include "llvm/ADT/Statistic.h"
Evan Chenga8e29892007-01-19 07:51:42 +000040using namespace llvm;
41
42STATISTIC(NumLDMGened , "Number of ldm instructions generated");
43STATISTIC(NumSTMGened , "Number of stm instructions generated");
Jim Grosbache5165492009-11-09 00:11:35 +000044STATISTIC(NumVLDMGened, "Number of vldm instructions generated");
45STATISTIC(NumVSTMGened, "Number of vstm instructions generated");
Evan Chenge7d6df72009-06-13 09:12:55 +000046STATISTIC(NumLdStMoved, "Number of load / store instructions moved");
Evan Chengf9f1da12009-06-18 02:04:01 +000047STATISTIC(NumLDRDFormed,"Number of ldrd created before allocation");
48STATISTIC(NumSTRDFormed,"Number of strd created before allocation");
49STATISTIC(NumLDRD2LDM, "Number of ldrd instructions turned back into ldm");
50STATISTIC(NumSTRD2STM, "Number of strd instructions turned back into stm");
51STATISTIC(NumLDRD2LDR, "Number of ldrd instructions turned back into ldr's");
52STATISTIC(NumSTRD2STR, "Number of strd instructions turned back into str's");
Evan Chenge7d6df72009-06-13 09:12:55 +000053
54/// ARMAllocLoadStoreOpt - Post- register allocation pass the combine
55/// load / store instructions to form ldm / stm instructions.
Evan Chenga8e29892007-01-19 07:51:42 +000056
57namespace {
Nick Lewycky6726b6d2009-10-25 06:33:48 +000058 struct ARMLoadStoreOpt : public MachineFunctionPass {
Devang Patel19974732007-05-03 01:11:54 +000059 static char ID;
Owen Anderson90c579d2010-08-06 18:33:48 +000060 ARMLoadStoreOpt() : MachineFunctionPass(ID) {}
Devang Patel794fd752007-05-01 21:15:47 +000061
Evan Chenga8e29892007-01-19 07:51:42 +000062 const TargetInstrInfo *TII;
Dan Gohman6f0d0242008-02-10 18:45:23 +000063 const TargetRegisterInfo *TRI;
Evan Cheng603b83e2007-03-07 20:30:36 +000064 ARMFunctionInfo *AFI;
Evan Chengcc1c4272007-03-06 18:02:41 +000065 RegScavenger *RS;
Evan Cheng45032f22009-07-09 23:11:34 +000066 bool isThumb2;
Evan Chenga8e29892007-01-19 07:51:42 +000067
68 virtual bool runOnMachineFunction(MachineFunction &Fn);
69
70 virtual const char *getPassName() const {
71 return "ARM load / store optimization pass";
72 }
73
74 private:
75 struct MemOpQueueEntry {
76 int Offset;
Evan Chengd95ea2d2010-06-21 21:21:14 +000077 unsigned Reg;
78 bool isKill;
Evan Chenga8e29892007-01-19 07:51:42 +000079 unsigned Position;
80 MachineBasicBlock::iterator MBBI;
81 bool Merged;
Evan Chengd95ea2d2010-06-21 21:21:14 +000082 MemOpQueueEntry(int o, unsigned r, bool k, unsigned p,
83 MachineBasicBlock::iterator i)
84 : Offset(o), Reg(r), isKill(k), Position(p), MBBI(i), Merged(false) {}
Evan Chenga8e29892007-01-19 07:51:42 +000085 };
86 typedef SmallVector<MemOpQueueEntry,8> MemOpQueue;
87 typedef MemOpQueue::iterator MemOpQueueIter;
88
Evan Cheng92549222009-06-05 19:08:58 +000089 bool MergeOps(MachineBasicBlock &MBB, MachineBasicBlock::iterator MBBI,
Evan Cheng87d59e42009-06-05 18:19:23 +000090 int Offset, unsigned Base, bool BaseKill, int Opcode,
91 ARMCC::CondCodes Pred, unsigned PredReg, unsigned Scratch,
92 DebugLoc dl, SmallVector<std::pair<unsigned, bool>, 8> &Regs);
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +000093 void MergeOpsUpdate(MachineBasicBlock &MBB,
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +000094 MemOpQueue &MemOps,
95 unsigned memOpsBegin,
96 unsigned memOpsEnd,
97 unsigned insertAfter,
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +000098 int Offset,
99 unsigned Base,
100 bool BaseKill,
101 int Opcode,
102 ARMCC::CondCodes Pred,
103 unsigned PredReg,
104 unsigned Scratch,
105 DebugLoc dl,
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000106 SmallVector<MachineBasicBlock::iterator, 4> &Merges);
Evan Cheng5ba71882009-06-05 17:56:14 +0000107 void MergeLDR_STR(MachineBasicBlock &MBB, unsigned SIndex, unsigned Base,
108 int Opcode, unsigned Size,
109 ARMCC::CondCodes Pred, unsigned PredReg,
110 unsigned Scratch, MemOpQueue &MemOps,
111 SmallVector<MachineBasicBlock::iterator, 4> &Merges);
Evan Chenga8e29892007-01-19 07:51:42 +0000112
Evan Cheng11788fd2007-03-08 02:55:08 +0000113 void AdvanceRS(MachineBasicBlock &MBB, MemOpQueue &MemOps);
Evan Cheng358dec52009-06-15 08:28:29 +0000114 bool FixInvalidRegPairOp(MachineBasicBlock &MBB,
115 MachineBasicBlock::iterator &MBBI);
Evan Cheng45032f22009-07-09 23:11:34 +0000116 bool MergeBaseUpdateLoadStore(MachineBasicBlock &MBB,
117 MachineBasicBlock::iterator MBBI,
118 const TargetInstrInfo *TII,
119 bool &Advance,
120 MachineBasicBlock::iterator &I);
121 bool MergeBaseUpdateLSMultiple(MachineBasicBlock &MBB,
122 MachineBasicBlock::iterator MBBI,
123 bool &Advance,
124 MachineBasicBlock::iterator &I);
Evan Chenga8e29892007-01-19 07:51:42 +0000125 bool LoadStoreMultipleOpti(MachineBasicBlock &MBB);
126 bool MergeReturnIntoLDM(MachineBasicBlock &MBB);
127 };
Devang Patel19974732007-05-03 01:11:54 +0000128 char ARMLoadStoreOpt::ID = 0;
Evan Chenga8e29892007-01-19 07:51:42 +0000129}
130
Evan Chenga8e29892007-01-19 07:51:42 +0000131static int getLoadStoreMultipleOpcode(int Opcode) {
132 switch (Opcode) {
Jim Grosbach3e556122010-10-26 22:37:02 +0000133 case ARM::LDRi12:
Dan Gohmanfe601042010-06-22 15:08:57 +0000134 ++NumLDMGened;
Evan Chenga8e29892007-01-19 07:51:42 +0000135 return ARM::LDM;
136 case ARM::STR:
Dan Gohmanfe601042010-06-22 15:08:57 +0000137 ++NumSTMGened;
Evan Chenga8e29892007-01-19 07:51:42 +0000138 return ARM::STM;
Evan Cheng45032f22009-07-09 23:11:34 +0000139 case ARM::t2LDRi8:
140 case ARM::t2LDRi12:
Dan Gohmanfe601042010-06-22 15:08:57 +0000141 ++NumLDMGened;
Evan Cheng45032f22009-07-09 23:11:34 +0000142 return ARM::t2LDM;
143 case ARM::t2STRi8:
144 case ARM::t2STRi12:
Dan Gohmanfe601042010-06-22 15:08:57 +0000145 ++NumSTMGened;
Evan Cheng45032f22009-07-09 23:11:34 +0000146 return ARM::t2STM;
Jim Grosbache5165492009-11-09 00:11:35 +0000147 case ARM::VLDRS:
Dan Gohmanfe601042010-06-22 15:08:57 +0000148 ++NumVLDMGened;
Jim Grosbache5165492009-11-09 00:11:35 +0000149 return ARM::VLDMS;
150 case ARM::VSTRS:
Dan Gohmanfe601042010-06-22 15:08:57 +0000151 ++NumVSTMGened;
Jim Grosbache5165492009-11-09 00:11:35 +0000152 return ARM::VSTMS;
153 case ARM::VLDRD:
Dan Gohmanfe601042010-06-22 15:08:57 +0000154 ++NumVLDMGened;
Jim Grosbache5165492009-11-09 00:11:35 +0000155 return ARM::VLDMD;
156 case ARM::VSTRD:
Dan Gohmanfe601042010-06-22 15:08:57 +0000157 ++NumVSTMGened;
Jim Grosbache5165492009-11-09 00:11:35 +0000158 return ARM::VSTMD;
Torok Edwinc23197a2009-07-14 16:55:14 +0000159 default: llvm_unreachable("Unhandled opcode!");
Evan Chenga8e29892007-01-19 07:51:42 +0000160 }
161 return 0;
162}
163
Evan Cheng27934da2009-08-04 01:43:45 +0000164static bool isT2i32Load(unsigned Opc) {
165 return Opc == ARM::t2LDRi12 || Opc == ARM::t2LDRi8;
166}
167
Evan Cheng45032f22009-07-09 23:11:34 +0000168static bool isi32Load(unsigned Opc) {
Jim Grosbach3e556122010-10-26 22:37:02 +0000169 return Opc == ARM::LDRi12 || isT2i32Load(Opc);
Evan Cheng27934da2009-08-04 01:43:45 +0000170}
171
172static bool isT2i32Store(unsigned Opc) {
173 return Opc == ARM::t2STRi12 || Opc == ARM::t2STRi8;
Evan Cheng45032f22009-07-09 23:11:34 +0000174}
175
176static bool isi32Store(unsigned Opc) {
Evan Cheng27934da2009-08-04 01:43:45 +0000177 return Opc == ARM::STR || isT2i32Store(Opc);
Evan Cheng45032f22009-07-09 23:11:34 +0000178}
179
Evan Cheng92549222009-06-05 19:08:58 +0000180/// MergeOps - Create and insert a LDM or STM with Base as base register and
Evan Chenga8e29892007-01-19 07:51:42 +0000181/// registers in Regs as the register operands that would be loaded / stored.
Jim Grosbach764ab522009-08-11 15:33:49 +0000182/// It returns true if the transformation is done.
Evan Cheng87d59e42009-06-05 18:19:23 +0000183bool
Evan Cheng92549222009-06-05 19:08:58 +0000184ARMLoadStoreOpt::MergeOps(MachineBasicBlock &MBB,
Evan Cheng87d59e42009-06-05 18:19:23 +0000185 MachineBasicBlock::iterator MBBI,
186 int Offset, unsigned Base, bool BaseKill,
187 int Opcode, ARMCC::CondCodes Pred,
188 unsigned PredReg, unsigned Scratch, DebugLoc dl,
189 SmallVector<std::pair<unsigned, bool>, 8> &Regs) {
Evan Chenga8e29892007-01-19 07:51:42 +0000190 // Only a single register to load / store. Don't bother.
191 unsigned NumRegs = Regs.size();
192 if (NumRegs <= 1)
193 return false;
194
195 ARM_AM::AMSubMode Mode = ARM_AM::ia;
Bob Wilson14805e22010-08-27 23:57:52 +0000196 // VFP and Thumb2 do not support IB or DA modes.
Bob Wilsond4bfd542010-08-27 23:18:17 +0000197 bool isNotVFP = isi32Load(Opcode) || isi32Store(Opcode);
Bob Wilson14805e22010-08-27 23:57:52 +0000198 bool haveIBAndDA = isNotVFP && !isThumb2;
199 if (Offset == 4 && haveIBAndDA)
Evan Chenga8e29892007-01-19 07:51:42 +0000200 Mode = ARM_AM::ib;
Bob Wilson14805e22010-08-27 23:57:52 +0000201 else if (Offset == -4 * (int)NumRegs + 4 && haveIBAndDA)
Evan Chenga8e29892007-01-19 07:51:42 +0000202 Mode = ARM_AM::da;
Bob Wilson14805e22010-08-27 23:57:52 +0000203 else if (Offset == -4 * (int)NumRegs && isNotVFP)
204 // VLDM/VSTM do not support DB mode without also updating the base reg.
Evan Chenga8e29892007-01-19 07:51:42 +0000205 Mode = ARM_AM::db;
Bob Wilson14805e22010-08-27 23:57:52 +0000206 else if (Offset != 0) {
Evan Chenga8e29892007-01-19 07:51:42 +0000207 // If starting offset isn't zero, insert a MI to materialize a new base.
208 // But only do so if it is cost effective, i.e. merging more than two
209 // loads / stores.
210 if (NumRegs <= 2)
211 return false;
212
213 unsigned NewBase;
Evan Cheng45032f22009-07-09 23:11:34 +0000214 if (isi32Load(Opcode))
Evan Chenga8e29892007-01-19 07:51:42 +0000215 // If it is a load, then just use one of the destination register to
216 // use as the new base.
Evan Chenga90f3402007-03-06 21:59:20 +0000217 NewBase = Regs[NumRegs-1].first;
Evan Chenga8e29892007-01-19 07:51:42 +0000218 else {
Evan Cheng0ea12ec2007-03-07 02:38:05 +0000219 // Use the scratch register to use as a new base.
220 NewBase = Scratch;
Evan Chenga90f3402007-03-06 21:59:20 +0000221 if (NewBase == 0)
222 return false;
Evan Chenga8e29892007-01-19 07:51:42 +0000223 }
Evan Cheng86198642009-08-07 00:34:42 +0000224 int BaseOpc = !isThumb2
225 ? ARM::ADDri
226 : ((Base == ARM::SP) ? ARM::t2ADDrSPi : ARM::t2ADDri);
Evan Chenga8e29892007-01-19 07:51:42 +0000227 if (Offset < 0) {
Evan Cheng86198642009-08-07 00:34:42 +0000228 BaseOpc = !isThumb2
229 ? ARM::SUBri
230 : ((Base == ARM::SP) ? ARM::t2SUBrSPi : ARM::t2SUBri);
Evan Chenga8e29892007-01-19 07:51:42 +0000231 Offset = - Offset;
232 }
Evan Cheng45032f22009-07-09 23:11:34 +0000233 int ImmedOffset = isThumb2
234 ? ARM_AM::getT2SOImmVal(Offset) : ARM_AM::getSOImmVal(Offset);
235 if (ImmedOffset == -1)
236 // FIXME: Try t2ADDri12 or t2SUBri12?
Evan Chenga8e29892007-01-19 07:51:42 +0000237 return false; // Probably not worth it then.
Evan Chenga90f3402007-03-06 21:59:20 +0000238
Dale Johannesenb6728402009-02-13 02:25:56 +0000239 BuildMI(MBB, MBBI, dl, TII->get(BaseOpc), NewBase)
Evan Chenge7cbe412009-07-08 21:03:57 +0000240 .addReg(Base, getKillRegState(BaseKill)).addImm(Offset)
Evan Cheng13ab0202007-07-10 18:08:01 +0000241 .addImm(Pred).addReg(PredReg).addReg(0);
Evan Chenga8e29892007-01-19 07:51:42 +0000242 Base = NewBase;
Evan Chenga90f3402007-03-06 21:59:20 +0000243 BaseKill = true; // New base is always killed right its use.
Evan Chenga8e29892007-01-19 07:51:42 +0000244 }
245
Bob Wilson8d95e0b2010-03-16 00:31:15 +0000246 bool isDef = (isi32Load(Opcode) || Opcode == ARM::VLDRS ||
247 Opcode == ARM::VLDRD);
Evan Chenga8e29892007-01-19 07:51:42 +0000248 Opcode = getLoadStoreMultipleOpcode(Opcode);
Bob Wilsond4bfd542010-08-27 23:18:17 +0000249 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, dl, TII->get(Opcode))
250 .addReg(Base, getKillRegState(BaseKill))
251 .addImm(ARM_AM::getAM4ModeImm(Mode)).addImm(Pred).addReg(PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000252 for (unsigned i = 0; i != NumRegs; ++i)
Bill Wendling587daed2009-05-13 21:33:08 +0000253 MIB = MIB.addReg(Regs[i].first, getDefRegState(isDef)
254 | getKillRegState(Regs[i].second));
Evan Chenga8e29892007-01-19 07:51:42 +0000255
256 return true;
257}
258
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000259// MergeOpsUpdate - call MergeOps and update MemOps and merges accordingly on
260// success.
Evan Chengd95ea2d2010-06-21 21:21:14 +0000261void ARMLoadStoreOpt::MergeOpsUpdate(MachineBasicBlock &MBB,
262 MemOpQueue &memOps,
263 unsigned memOpsBegin, unsigned memOpsEnd,
264 unsigned insertAfter, int Offset,
265 unsigned Base, bool BaseKill,
266 int Opcode,
267 ARMCC::CondCodes Pred, unsigned PredReg,
268 unsigned Scratch,
269 DebugLoc dl,
270 SmallVector<MachineBasicBlock::iterator, 4> &Merges) {
Jakob Stoklund Olesen3063aed2009-12-23 21:28:31 +0000271 // First calculate which of the registers should be killed by the merged
272 // instruction.
Jakob Stoklund Olesen1dbc38f2009-12-23 21:34:03 +0000273 const unsigned insertPos = memOps[insertAfter].Position;
Evan Chengd95ea2d2010-06-21 21:21:14 +0000274
275 SmallSet<unsigned, 4> UnavailRegs;
276 SmallSet<unsigned, 4> KilledRegs;
277 DenseMap<unsigned, unsigned> Killer;
278 for (unsigned i = 0; i < memOpsBegin; ++i) {
279 if (memOps[i].Position < insertPos && memOps[i].isKill) {
280 unsigned Reg = memOps[i].Reg;
281 if (memOps[i].Merged)
282 UnavailRegs.insert(Reg);
283 else {
284 KilledRegs.insert(Reg);
285 Killer[Reg] = i;
286 }
287 }
288 }
289 for (unsigned i = memOpsEnd, e = memOps.size(); i != e; ++i) {
290 if (memOps[i].Position < insertPos && memOps[i].isKill) {
291 unsigned Reg = memOps[i].Reg;
292 KilledRegs.insert(Reg);
293 Killer[Reg] = i;
294 }
295 }
296
297 SmallVector<std::pair<unsigned, bool>, 8> Regs;
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000298 for (unsigned i = memOpsBegin; i < memOpsEnd; ++i) {
Evan Chengd95ea2d2010-06-21 21:21:14 +0000299 unsigned Reg = memOps[i].Reg;
300 if (UnavailRegs.count(Reg))
301 // Register is killed before and it's not easy / possible to update the
302 // kill marker on already merged instructions. Abort.
303 return;
Jakob Stoklund Olesen1dbc38f2009-12-23 21:34:03 +0000304
305 // If we are inserting the merged operation after an unmerged operation that
306 // uses the same register, make sure to transfer any kill flag.
Evan Chengd95ea2d2010-06-21 21:21:14 +0000307 bool isKill = memOps[i].isKill || KilledRegs.count(Reg);
Jakob Stoklund Olesen1dbc38f2009-12-23 21:34:03 +0000308 Regs.push_back(std::make_pair(Reg, isKill));
Jakob Stoklund Olesen3063aed2009-12-23 21:28:31 +0000309 }
310
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000311 // Try to do the merge.
312 MachineBasicBlock::iterator Loc = memOps[insertAfter].MBBI;
Dan Gohmanfe601042010-06-22 15:08:57 +0000313 ++Loc;
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000314 if (!MergeOps(MBB, Loc, Offset, Base, BaseKill, Opcode,
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000315 Pred, PredReg, Scratch, dl, Regs))
316 return;
Jakob Stoklund Olesen3063aed2009-12-23 21:28:31 +0000317
318 // Merge succeeded, update records.
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000319 Merges.push_back(prior(Loc));
320 for (unsigned i = memOpsBegin; i < memOpsEnd; ++i) {
Jakob Stoklund Olesen1dbc38f2009-12-23 21:34:03 +0000321 // Remove kill flags from any unmerged memops that come before insertPos.
Evan Chengd95ea2d2010-06-21 21:21:14 +0000322 if (Regs[i-memOpsBegin].second) {
323 unsigned Reg = Regs[i-memOpsBegin].first;
324 if (KilledRegs.count(Reg)) {
325 unsigned j = Killer[Reg];
326 memOps[j].MBBI->getOperand(0).setIsKill(false);
Jakob Stoklund Olesen25362792010-08-30 21:52:40 +0000327 memOps[j].isKill = false;
Evan Chengd95ea2d2010-06-21 21:21:14 +0000328 }
329 }
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000330 MBB.erase(memOps[i].MBBI);
331 memOps[i].Merged = true;
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000332 }
333}
334
Evan Chenga90f3402007-03-06 21:59:20 +0000335/// MergeLDR_STR - Merge a number of load / store instructions into one or more
336/// load / store multiple instructions.
Evan Cheng5ba71882009-06-05 17:56:14 +0000337void
Evan Cheng0ea12ec2007-03-07 02:38:05 +0000338ARMLoadStoreOpt::MergeLDR_STR(MachineBasicBlock &MBB, unsigned SIndex,
Evan Cheng5ba71882009-06-05 17:56:14 +0000339 unsigned Base, int Opcode, unsigned Size,
340 ARMCC::CondCodes Pred, unsigned PredReg,
341 unsigned Scratch, MemOpQueue &MemOps,
342 SmallVector<MachineBasicBlock::iterator, 4> &Merges) {
Bob Wilsond4bfd542010-08-27 23:18:17 +0000343 bool isNotVFP = isi32Load(Opcode) || isi32Store(Opcode);
Evan Chenga8e29892007-01-19 07:51:42 +0000344 int Offset = MemOps[SIndex].Offset;
345 int SOffset = Offset;
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000346 unsigned insertAfter = SIndex;
Evan Chenga8e29892007-01-19 07:51:42 +0000347 MachineBasicBlock::iterator Loc = MemOps[SIndex].MBBI;
Evan Cheng87d59e42009-06-05 18:19:23 +0000348 DebugLoc dl = Loc->getDebugLoc();
Jakob Stoklund Olesen158a2262009-12-23 21:28:42 +0000349 const MachineOperand &PMO = Loc->getOperand(0);
350 unsigned PReg = PMO.getReg();
351 unsigned PRegNum = PMO.isUndef() ? UINT_MAX
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000352 : getARMRegisterNumbering(PReg);
Jim Grosbach9a52d0c2010-03-26 18:41:09 +0000353 unsigned Count = 1;
Evan Cheng44bec522007-05-15 01:29:07 +0000354
Evan Chenga8e29892007-01-19 07:51:42 +0000355 for (unsigned i = SIndex+1, e = MemOps.size(); i != e; ++i) {
356 int NewOffset = MemOps[i].Offset;
Jakob Stoklund Olesen158a2262009-12-23 21:28:42 +0000357 const MachineOperand &MO = MemOps[i].MBBI->getOperand(0);
358 unsigned Reg = MO.getReg();
359 unsigned RegNum = MO.isUndef() ? UINT_MAX
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000360 : getARMRegisterNumbering(Reg);
Bob Wilsond4bfd542010-08-27 23:18:17 +0000361 // Register numbers must be in ascending order. For VFP, the registers
362 // must also be consecutive and there is a limit of 16 double-word
363 // registers per instruction.
Evan Cheng3f7aa792010-02-12 22:17:21 +0000364 if (Reg != ARM::SP &&
365 NewOffset == Offset + (int)Size &&
Bob Wilsond4bfd542010-08-27 23:18:17 +0000366 ((isNotVFP && RegNum > PRegNum)
Jim Grosbach9a52d0c2010-03-26 18:41:09 +0000367 || ((Size < 8 || Count < 16) && RegNum == PRegNum+1))) {
Evan Chenga8e29892007-01-19 07:51:42 +0000368 Offset += Size;
Evan Chenga8e29892007-01-19 07:51:42 +0000369 PRegNum = RegNum;
Jim Grosbach9a52d0c2010-03-26 18:41:09 +0000370 ++Count;
Evan Chenga8e29892007-01-19 07:51:42 +0000371 } else {
372 // Can't merge this in. Try merge the earlier ones first.
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000373 MergeOpsUpdate(MBB, MemOps, SIndex, i, insertAfter, SOffset,
374 Base, false, Opcode, Pred, PredReg, Scratch, dl, Merges);
Evan Cheng5ba71882009-06-05 17:56:14 +0000375 MergeLDR_STR(MBB, i, Base, Opcode, Size, Pred, PredReg, Scratch,
376 MemOps, Merges);
377 return;
Evan Chenga8e29892007-01-19 07:51:42 +0000378 }
379
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000380 if (MemOps[i].Position > MemOps[insertAfter].Position)
381 insertAfter = i;
Evan Chenga8e29892007-01-19 07:51:42 +0000382 }
383
Evan Chengfaa51072007-04-26 19:00:32 +0000384 bool BaseKill = Loc->findRegisterUseOperandIdx(Base, true) != -1;
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000385 MergeOpsUpdate(MBB, MemOps, SIndex, MemOps.size(), insertAfter, SOffset,
386 Base, BaseKill, Opcode, Pred, PredReg, Scratch, dl, Merges);
Evan Cheng5ba71882009-06-05 17:56:14 +0000387 return;
Evan Chenga8e29892007-01-19 07:51:42 +0000388}
389
390static inline bool isMatchingDecrement(MachineInstr *MI, unsigned Base,
Evan Cheng27934da2009-08-04 01:43:45 +0000391 unsigned Bytes, unsigned Limit,
392 ARMCC::CondCodes Pred, unsigned PredReg){
Evan Cheng0e1d3792007-07-05 07:18:20 +0000393 unsigned MyPredReg = 0;
Evan Cheng45032f22009-07-09 23:11:34 +0000394 if (!MI)
395 return false;
Evan Cheng27934da2009-08-04 01:43:45 +0000396 if (MI->getOpcode() != ARM::t2SUBri &&
Evan Cheng86198642009-08-07 00:34:42 +0000397 MI->getOpcode() != ARM::t2SUBrSPi &&
398 MI->getOpcode() != ARM::t2SUBrSPi12 &&
399 MI->getOpcode() != ARM::tSUBspi &&
Evan Cheng27934da2009-08-04 01:43:45 +0000400 MI->getOpcode() != ARM::SUBri)
401 return false;
402
403 // Make sure the offset fits in 8 bits.
Bob Wilson3d38e832010-08-27 21:44:35 +0000404 if (Bytes == 0 || (Limit && Bytes >= Limit))
Evan Cheng27934da2009-08-04 01:43:45 +0000405 return false;
Evan Cheng45032f22009-07-09 23:11:34 +0000406
Evan Cheng86198642009-08-07 00:34:42 +0000407 unsigned Scale = (MI->getOpcode() == ARM::tSUBspi) ? 4 : 1; // FIXME
Evan Cheng45032f22009-07-09 23:11:34 +0000408 return (MI->getOperand(0).getReg() == Base &&
Evan Chenga8e29892007-01-19 07:51:42 +0000409 MI->getOperand(1).getReg() == Base &&
Evan Cheng86198642009-08-07 00:34:42 +0000410 (MI->getOperand(2).getImm()*Scale) == Bytes &&
Evan Cheng8fb90362009-08-08 03:20:32 +0000411 llvm::getInstrPredicate(MI, MyPredReg) == Pred &&
Evan Cheng0e1d3792007-07-05 07:18:20 +0000412 MyPredReg == PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000413}
414
415static inline bool isMatchingIncrement(MachineInstr *MI, unsigned Base,
Evan Cheng27934da2009-08-04 01:43:45 +0000416 unsigned Bytes, unsigned Limit,
417 ARMCC::CondCodes Pred, unsigned PredReg){
Evan Cheng0e1d3792007-07-05 07:18:20 +0000418 unsigned MyPredReg = 0;
Evan Cheng45032f22009-07-09 23:11:34 +0000419 if (!MI)
420 return false;
Evan Cheng27934da2009-08-04 01:43:45 +0000421 if (MI->getOpcode() != ARM::t2ADDri &&
Evan Cheng86198642009-08-07 00:34:42 +0000422 MI->getOpcode() != ARM::t2ADDrSPi &&
423 MI->getOpcode() != ARM::t2ADDrSPi12 &&
424 MI->getOpcode() != ARM::tADDspi &&
Evan Cheng27934da2009-08-04 01:43:45 +0000425 MI->getOpcode() != ARM::ADDri)
426 return false;
427
Bob Wilson3d38e832010-08-27 21:44:35 +0000428 if (Bytes == 0 || (Limit && Bytes >= Limit))
Evan Cheng45032f22009-07-09 23:11:34 +0000429 // Make sure the offset fits in 8 bits.
Evan Cheng27934da2009-08-04 01:43:45 +0000430 return false;
Evan Cheng45032f22009-07-09 23:11:34 +0000431
Evan Cheng86198642009-08-07 00:34:42 +0000432 unsigned Scale = (MI->getOpcode() == ARM::tADDspi) ? 4 : 1; // FIXME
Evan Cheng45032f22009-07-09 23:11:34 +0000433 return (MI->getOperand(0).getReg() == Base &&
Evan Chenga8e29892007-01-19 07:51:42 +0000434 MI->getOperand(1).getReg() == Base &&
Evan Cheng86198642009-08-07 00:34:42 +0000435 (MI->getOperand(2).getImm()*Scale) == Bytes &&
Evan Cheng8fb90362009-08-08 03:20:32 +0000436 llvm::getInstrPredicate(MI, MyPredReg) == Pred &&
Evan Cheng0e1d3792007-07-05 07:18:20 +0000437 MyPredReg == PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000438}
439
440static inline unsigned getLSMultipleTransferSize(MachineInstr *MI) {
441 switch (MI->getOpcode()) {
442 default: return 0;
Jim Grosbach3e556122010-10-26 22:37:02 +0000443 case ARM::LDRi12:
Evan Chenga8e29892007-01-19 07:51:42 +0000444 case ARM::STR:
Evan Cheng45032f22009-07-09 23:11:34 +0000445 case ARM::t2LDRi8:
446 case ARM::t2LDRi12:
447 case ARM::t2STRi8:
448 case ARM::t2STRi12:
Jim Grosbache5165492009-11-09 00:11:35 +0000449 case ARM::VLDRS:
450 case ARM::VSTRS:
Evan Chenga8e29892007-01-19 07:51:42 +0000451 return 4;
Jim Grosbache5165492009-11-09 00:11:35 +0000452 case ARM::VLDRD:
453 case ARM::VSTRD:
Evan Chenga8e29892007-01-19 07:51:42 +0000454 return 8;
455 case ARM::LDM:
456 case ARM::STM:
Evan Cheng27934da2009-08-04 01:43:45 +0000457 case ARM::t2LDM:
458 case ARM::t2STM:
Jim Grosbache5165492009-11-09 00:11:35 +0000459 case ARM::VLDMS:
460 case ARM::VSTMS:
Bob Wilson979927a2010-09-10 18:25:35 +0000461 return (MI->getNumOperands() - MI->getDesc().getNumOperands() + 1) * 4;
Jim Grosbache5165492009-11-09 00:11:35 +0000462 case ARM::VLDMD:
463 case ARM::VSTMD:
Bob Wilson979927a2010-09-10 18:25:35 +0000464 return (MI->getNumOperands() - MI->getDesc().getNumOperands() + 1) * 8;
Evan Chenga8e29892007-01-19 07:51:42 +0000465 }
466}
467
Bob Wilson815baeb2010-03-13 01:08:20 +0000468static unsigned getUpdatingLSMultipleOpcode(unsigned Opc) {
469 switch (Opc) {
470 case ARM::LDM: return ARM::LDM_UPD;
471 case ARM::STM: return ARM::STM_UPD;
472 case ARM::t2LDM: return ARM::t2LDM_UPD;
473 case ARM::t2STM: return ARM::t2STM_UPD;
474 case ARM::VLDMS: return ARM::VLDMS_UPD;
475 case ARM::VLDMD: return ARM::VLDMD_UPD;
476 case ARM::VSTMS: return ARM::VSTMS_UPD;
477 case ARM::VSTMD: return ARM::VSTMD_UPD;
478 default: llvm_unreachable("Unhandled opcode!");
479 }
480 return 0;
481}
482
Evan Cheng45032f22009-07-09 23:11:34 +0000483/// MergeBaseUpdateLSMultiple - Fold proceeding/trailing inc/dec of base
Jim Grosbache5165492009-11-09 00:11:35 +0000484/// register into the LDM/STM/VLDM{D|S}/VSTM{D|S} op when possible:
Evan Chenga8e29892007-01-19 07:51:42 +0000485///
486/// stmia rn, <ra, rb, rc>
487/// rn := rn + 4 * 3;
488/// =>
489/// stmia rn!, <ra, rb, rc>
490///
491/// rn := rn - 4 * 3;
492/// ldmia rn, <ra, rb, rc>
493/// =>
494/// ldmdb rn!, <ra, rb, rc>
Evan Cheng45032f22009-07-09 23:11:34 +0000495bool ARMLoadStoreOpt::MergeBaseUpdateLSMultiple(MachineBasicBlock &MBB,
496 MachineBasicBlock::iterator MBBI,
497 bool &Advance,
498 MachineBasicBlock::iterator &I) {
Evan Chenga8e29892007-01-19 07:51:42 +0000499 MachineInstr *MI = MBBI;
500 unsigned Base = MI->getOperand(0).getReg();
Bob Wilson815baeb2010-03-13 01:08:20 +0000501 bool BaseKill = MI->getOperand(0).isKill();
Evan Chenga8e29892007-01-19 07:51:42 +0000502 unsigned Bytes = getLSMultipleTransferSize(MI);
Evan Cheng0e1d3792007-07-05 07:18:20 +0000503 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +0000504 ARMCC::CondCodes Pred = llvm::getInstrPredicate(MI, PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000505 int Opcode = MI->getOpcode();
Bob Wilson815baeb2010-03-13 01:08:20 +0000506 DebugLoc dl = MI->getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +0000507
Bob Wilson815baeb2010-03-13 01:08:20 +0000508 bool DoMerge = false;
509 ARM_AM::AMSubMode Mode = ARM_AM::ia;
Evan Chenga8e29892007-01-19 07:51:42 +0000510
Bob Wilsond4bfd542010-08-27 23:18:17 +0000511 // Can't use an updating ld/st if the base register is also a dest
512 // register. e.g. ldmdb r0!, {r0, r1, r2}. The behavior is undefined.
513 for (unsigned i = 3, e = MI->getNumOperands(); i != e; ++i) {
514 if (MI->getOperand(i).getReg() == Base)
515 return false;
Bob Wilson815baeb2010-03-13 01:08:20 +0000516 }
Bob Wilsond4bfd542010-08-27 23:18:17 +0000517 Mode = ARM_AM::getAM4SubMode(MI->getOperand(1).getImm());
Evan Chenga8e29892007-01-19 07:51:42 +0000518
Bob Wilson815baeb2010-03-13 01:08:20 +0000519 // Try merging with the previous instruction.
Jim Grosbach3de755b2010-06-03 22:41:15 +0000520 MachineBasicBlock::iterator BeginMBBI = MBB.begin();
521 if (MBBI != BeginMBBI) {
Bob Wilson815baeb2010-03-13 01:08:20 +0000522 MachineBasicBlock::iterator PrevMBBI = prior(MBBI);
Jim Grosbach3de755b2010-06-03 22:41:15 +0000523 while (PrevMBBI != BeginMBBI && PrevMBBI->isDebugValue())
524 --PrevMBBI;
Bob Wilsond4bfd542010-08-27 23:18:17 +0000525 if (Mode == ARM_AM::ia &&
526 isMatchingDecrement(PrevMBBI, Base, Bytes, 0, Pred, PredReg)) {
527 Mode = ARM_AM::db;
528 DoMerge = true;
529 } else if (Mode == ARM_AM::ib &&
530 isMatchingDecrement(PrevMBBI, Base, Bytes, 0, Pred, PredReg)) {
531 Mode = ARM_AM::da;
532 DoMerge = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000533 }
Bob Wilson815baeb2010-03-13 01:08:20 +0000534 if (DoMerge)
535 MBB.erase(PrevMBBI);
536 }
Evan Chenga8e29892007-01-19 07:51:42 +0000537
Bob Wilson815baeb2010-03-13 01:08:20 +0000538 // Try merging with the next instruction.
Jim Grosbach3de755b2010-06-03 22:41:15 +0000539 MachineBasicBlock::iterator EndMBBI = MBB.end();
540 if (!DoMerge && MBBI != EndMBBI) {
Bob Wilson815baeb2010-03-13 01:08:20 +0000541 MachineBasicBlock::iterator NextMBBI = llvm::next(MBBI);
Jim Grosbach3de755b2010-06-03 22:41:15 +0000542 while (NextMBBI != EndMBBI && NextMBBI->isDebugValue())
543 ++NextMBBI;
Bob Wilsond4bfd542010-08-27 23:18:17 +0000544 if ((Mode == ARM_AM::ia || Mode == ARM_AM::ib) &&
545 isMatchingIncrement(NextMBBI, Base, Bytes, 0, Pred, PredReg)) {
546 DoMerge = true;
547 } else if ((Mode == ARM_AM::da || Mode == ARM_AM::db) &&
548 isMatchingDecrement(NextMBBI, Base, Bytes, 0, Pred, PredReg)) {
549 DoMerge = true;
Bob Wilson815baeb2010-03-13 01:08:20 +0000550 }
551 if (DoMerge) {
552 if (NextMBBI == I) {
553 Advance = true;
554 ++I;
555 }
556 MBB.erase(NextMBBI);
Evan Chenga8e29892007-01-19 07:51:42 +0000557 }
558 }
559
Bob Wilson815baeb2010-03-13 01:08:20 +0000560 if (!DoMerge)
561 return false;
562
563 unsigned NewOpc = getUpdatingLSMultipleOpcode(Opcode);
564 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, dl, TII->get(NewOpc))
565 .addReg(Base, getDefRegState(true)) // WB base register
Bob Wilsond4bfd542010-08-27 23:18:17 +0000566 .addReg(Base, getKillRegState(BaseKill))
567 .addImm(ARM_AM::getAM4ModeImm(Mode))
568 .addImm(Pred).addReg(PredReg);
Bob Wilson815baeb2010-03-13 01:08:20 +0000569 // Transfer the rest of operands.
570 for (unsigned OpNum = 4, e = MI->getNumOperands(); OpNum != e; ++OpNum)
571 MIB.addOperand(MI->getOperand(OpNum));
572 // Transfer memoperands.
573 (*MIB).setMemRefs(MI->memoperands_begin(), MI->memoperands_end());
574
575 MBB.erase(MBBI);
576 return true;
Evan Chenga8e29892007-01-19 07:51:42 +0000577}
578
579static unsigned getPreIndexedLoadStoreOpcode(unsigned Opc) {
580 switch (Opc) {
Jim Grosbach3e556122010-10-26 22:37:02 +0000581 case ARM::LDRi12: return ARM::LDR_PRE;
Evan Chenga8e29892007-01-19 07:51:42 +0000582 case ARM::STR: return ARM::STR_PRE;
Bob Wilson815baeb2010-03-13 01:08:20 +0000583 case ARM::VLDRS: return ARM::VLDMS_UPD;
584 case ARM::VLDRD: return ARM::VLDMD_UPD;
585 case ARM::VSTRS: return ARM::VSTMS_UPD;
586 case ARM::VSTRD: return ARM::VSTMD_UPD;
Evan Cheng45032f22009-07-09 23:11:34 +0000587 case ARM::t2LDRi8:
588 case ARM::t2LDRi12:
589 return ARM::t2LDR_PRE;
590 case ARM::t2STRi8:
591 case ARM::t2STRi12:
592 return ARM::t2STR_PRE;
Torok Edwinc23197a2009-07-14 16:55:14 +0000593 default: llvm_unreachable("Unhandled opcode!");
Evan Chenga8e29892007-01-19 07:51:42 +0000594 }
595 return 0;
596}
597
598static unsigned getPostIndexedLoadStoreOpcode(unsigned Opc) {
599 switch (Opc) {
Jim Grosbach3e556122010-10-26 22:37:02 +0000600 case ARM::LDRi12: return ARM::LDR_POST;
Evan Chenga8e29892007-01-19 07:51:42 +0000601 case ARM::STR: return ARM::STR_POST;
Bob Wilson815baeb2010-03-13 01:08:20 +0000602 case ARM::VLDRS: return ARM::VLDMS_UPD;
603 case ARM::VLDRD: return ARM::VLDMD_UPD;
604 case ARM::VSTRS: return ARM::VSTMS_UPD;
605 case ARM::VSTRD: return ARM::VSTMD_UPD;
Evan Cheng45032f22009-07-09 23:11:34 +0000606 case ARM::t2LDRi8:
607 case ARM::t2LDRi12:
608 return ARM::t2LDR_POST;
609 case ARM::t2STRi8:
610 case ARM::t2STRi12:
611 return ARM::t2STR_POST;
Torok Edwinc23197a2009-07-14 16:55:14 +0000612 default: llvm_unreachable("Unhandled opcode!");
Evan Chenga8e29892007-01-19 07:51:42 +0000613 }
614 return 0;
615}
616
Evan Cheng45032f22009-07-09 23:11:34 +0000617/// MergeBaseUpdateLoadStore - Fold proceeding/trailing inc/dec of base
Evan Chenga8e29892007-01-19 07:51:42 +0000618/// register into the LDR/STR/FLD{D|S}/FST{D|S} op when possible:
Evan Cheng45032f22009-07-09 23:11:34 +0000619bool ARMLoadStoreOpt::MergeBaseUpdateLoadStore(MachineBasicBlock &MBB,
620 MachineBasicBlock::iterator MBBI,
621 const TargetInstrInfo *TII,
622 bool &Advance,
623 MachineBasicBlock::iterator &I) {
Evan Chenga8e29892007-01-19 07:51:42 +0000624 MachineInstr *MI = MBBI;
625 unsigned Base = MI->getOperand(1).getReg();
Evan Chenga90f3402007-03-06 21:59:20 +0000626 bool BaseKill = MI->getOperand(1).isKill();
Evan Chenga8e29892007-01-19 07:51:42 +0000627 unsigned Bytes = getLSMultipleTransferSize(MI);
628 int Opcode = MI->getOpcode();
Dale Johannesenb6728402009-02-13 02:25:56 +0000629 DebugLoc dl = MI->getDebugLoc();
Bob Wilsone4193b22010-03-12 22:50:09 +0000630 bool isAM5 = (Opcode == ARM::VLDRD || Opcode == ARM::VLDRS ||
631 Opcode == ARM::VSTRD || Opcode == ARM::VSTRS);
Jim Grosbach3e556122010-10-26 22:37:02 +0000632 bool isAM2 = (Opcode == ARM::LDRi12 || Opcode == ARM::STR);
633 // FIXME: This special handling of LDRi12 is hackery until all of the ARM
634 // LDR/STR insns are moved away from the addrmode2 mega-instruction to
635 // the split (LDRi12/LDRrs) style instructions.
636 if (Opcode == ARM::LDRi12 || isT2i32Load(Opcode) || isT2i32Store(Opcode))
637 if (MI->getOperand(2).getImm() != 0)
638 return false;
639 if (isAM2 && Opcode != ARM::LDRi12
640 && ARM_AM::getAM2Offset(MI->getOperand(3).getImm()) != 0)
Evan Cheng45032f22009-07-09 23:11:34 +0000641 return false;
Bob Wilsone4193b22010-03-12 22:50:09 +0000642 if (isAM5 && ARM_AM::getAM5Offset(MI->getOperand(2).getImm()) != 0)
Evan Cheng45032f22009-07-09 23:11:34 +0000643 return false;
Evan Chenga8e29892007-01-19 07:51:42 +0000644
Jim Grosbache5165492009-11-09 00:11:35 +0000645 bool isLd = isi32Load(Opcode) || Opcode == ARM::VLDRS || Opcode == ARM::VLDRD;
Evan Chenga8e29892007-01-19 07:51:42 +0000646 // Can't do the merge if the destination register is the same as the would-be
647 // writeback register.
648 if (isLd && MI->getOperand(0).getReg() == Base)
649 return false;
650
Evan Cheng0e1d3792007-07-05 07:18:20 +0000651 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +0000652 ARMCC::CondCodes Pred = llvm::getInstrPredicate(MI, PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000653 bool DoMerge = false;
654 ARM_AM::AddrOpc AddSub = ARM_AM::add;
655 unsigned NewOpc = 0;
Evan Cheng27934da2009-08-04 01:43:45 +0000656 // AM2 - 12 bits, thumb2 - 8 bits.
657 unsigned Limit = isAM5 ? 0 : (isAM2 ? 0x1000 : 0x100);
Bob Wilsone4193b22010-03-12 22:50:09 +0000658
659 // Try merging with the previous instruction.
Jim Grosbach3de755b2010-06-03 22:41:15 +0000660 MachineBasicBlock::iterator BeginMBBI = MBB.begin();
661 if (MBBI != BeginMBBI) {
Evan Chenga8e29892007-01-19 07:51:42 +0000662 MachineBasicBlock::iterator PrevMBBI = prior(MBBI);
Jim Grosbach3de755b2010-06-03 22:41:15 +0000663 while (PrevMBBI != BeginMBBI && PrevMBBI->isDebugValue())
664 --PrevMBBI;
Evan Cheng27934da2009-08-04 01:43:45 +0000665 if (isMatchingDecrement(PrevMBBI, Base, Bytes, Limit, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000666 DoMerge = true;
667 AddSub = ARM_AM::sub;
Evan Cheng27934da2009-08-04 01:43:45 +0000668 } else if (!isAM5 &&
669 isMatchingIncrement(PrevMBBI, Base, Bytes, Limit,Pred,PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000670 DoMerge = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000671 }
Bob Wilsone4193b22010-03-12 22:50:09 +0000672 if (DoMerge) {
673 NewOpc = getPreIndexedLoadStoreOpcode(Opcode);
Evan Chenga8e29892007-01-19 07:51:42 +0000674 MBB.erase(PrevMBBI);
Bob Wilsone4193b22010-03-12 22:50:09 +0000675 }
Evan Chenga8e29892007-01-19 07:51:42 +0000676 }
677
Bob Wilsone4193b22010-03-12 22:50:09 +0000678 // Try merging with the next instruction.
Jim Grosbach6335ac62010-06-08 22:53:32 +0000679 MachineBasicBlock::iterator EndMBBI = MBB.end();
Jim Grosbach3de755b2010-06-03 22:41:15 +0000680 if (!DoMerge && MBBI != EndMBBI) {
Chris Lattner7896c9f2009-12-03 00:50:42 +0000681 MachineBasicBlock::iterator NextMBBI = llvm::next(MBBI);
Jim Grosbach3de755b2010-06-03 22:41:15 +0000682 while (NextMBBI != EndMBBI && NextMBBI->isDebugValue())
683 ++NextMBBI;
Evan Cheng27934da2009-08-04 01:43:45 +0000684 if (!isAM5 &&
685 isMatchingDecrement(NextMBBI, Base, Bytes, Limit, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000686 DoMerge = true;
687 AddSub = ARM_AM::sub;
Evan Cheng27934da2009-08-04 01:43:45 +0000688 } else if (isMatchingIncrement(NextMBBI, Base, Bytes, Limit,Pred,PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000689 DoMerge = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000690 }
Evan Chenge71bff72007-09-19 21:48:07 +0000691 if (DoMerge) {
Bob Wilsone4193b22010-03-12 22:50:09 +0000692 NewOpc = getPostIndexedLoadStoreOpcode(Opcode);
Evan Chenge71bff72007-09-19 21:48:07 +0000693 if (NextMBBI == I) {
694 Advance = true;
695 ++I;
696 }
Evan Chenga8e29892007-01-19 07:51:42 +0000697 MBB.erase(NextMBBI);
Evan Chenge71bff72007-09-19 21:48:07 +0000698 }
Evan Chenga8e29892007-01-19 07:51:42 +0000699 }
700
701 if (!DoMerge)
702 return false;
703
Evan Cheng9e7a3122009-08-04 21:12:13 +0000704 unsigned Offset = 0;
705 if (isAM5)
Bob Wilsond4bfd542010-08-27 23:18:17 +0000706 Offset = ARM_AM::getAM4ModeImm(AddSub == ARM_AM::sub ?
707 ARM_AM::db : ARM_AM::ia);
Evan Cheng9e7a3122009-08-04 21:12:13 +0000708 else if (isAM2)
709 Offset = ARM_AM::getAM2Opc(AddSub, Bytes, ARM_AM::no_shift);
710 else
711 Offset = AddSub == ARM_AM::sub ? -Bytes : Bytes;
Bob Wilson3943ac32010-03-13 00:43:32 +0000712
713 if (isAM5) {
Bob Wilson815baeb2010-03-13 01:08:20 +0000714 // VLDM[SD}_UPD, VSTM[SD]_UPD
Bob Wilsond4bfd542010-08-27 23:18:17 +0000715 // (There are no base-updating versions of VLDR/VSTR instructions, but the
716 // updating load/store-multiple instructions can be used with only one
717 // register.)
Bob Wilson3943ac32010-03-13 00:43:32 +0000718 MachineOperand &MO = MI->getOperand(0);
719 BuildMI(MBB, MBBI, dl, TII->get(NewOpc))
Bob Wilson815baeb2010-03-13 01:08:20 +0000720 .addReg(Base, getDefRegState(true)) // WB base register
Bob Wilson3943ac32010-03-13 00:43:32 +0000721 .addReg(Base, getKillRegState(isLd ? BaseKill : false))
722 .addImm(Offset)
723 .addImm(Pred).addReg(PredReg)
Bob Wilson3943ac32010-03-13 00:43:32 +0000724 .addReg(MO.getReg(), (isLd ? getDefRegState(true) :
725 getKillRegState(MO.isKill())));
726 } else if (isLd) {
727 if (isAM2)
Evan Cheng27934da2009-08-04 01:43:45 +0000728 // LDR_PRE, LDR_POST,
729 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), MI->getOperand(0).getReg())
730 .addReg(Base, RegState::Define)
Evan Cheng0e1d3792007-07-05 07:18:20 +0000731 .addReg(Base).addReg(0).addImm(Offset).addImm(Pred).addReg(PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000732 else
Evan Cheng27934da2009-08-04 01:43:45 +0000733 // t2LDR_PRE, t2LDR_POST
734 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), MI->getOperand(0).getReg())
735 .addReg(Base, RegState::Define)
736 .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
737 } else {
738 MachineOperand &MO = MI->getOperand(0);
Bob Wilson3943ac32010-03-13 00:43:32 +0000739 if (isAM2)
Evan Cheng27934da2009-08-04 01:43:45 +0000740 // STR_PRE, STR_POST
741 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), Base)
742 .addReg(MO.getReg(), getKillRegState(MO.isKill()))
743 .addReg(Base).addReg(0).addImm(Offset).addImm(Pred).addReg(PredReg);
744 else
745 // t2STR_PRE, t2STR_POST
746 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), Base)
747 .addReg(MO.getReg(), getKillRegState(MO.isKill()))
748 .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000749 }
750 MBB.erase(MBBI);
751
752 return true;
753}
754
Evan Chengcc1c4272007-03-06 18:02:41 +0000755/// isMemoryOp - Returns true if instruction is a memory operations (that this
756/// pass is capable of operating on).
Evan Cheng45032f22009-07-09 23:11:34 +0000757static bool isMemoryOp(const MachineInstr *MI) {
Jakob Stoklund Olesen628a7972010-06-29 01:13:07 +0000758 // When no memory operands are present, conservatively assume unaligned,
759 // volatile, unfoldable.
760 if (!MI->hasOneMemOperand())
761 return false;
Jakob Stoklund Olesen069e1002010-01-14 00:54:10 +0000762
Jakob Stoklund Olesen628a7972010-06-29 01:13:07 +0000763 const MachineMemOperand *MMO = *MI->memoperands_begin();
Jakob Stoklund Olesen069e1002010-01-14 00:54:10 +0000764
Jakob Stoklund Olesen628a7972010-06-29 01:13:07 +0000765 // Don't touch volatile memory accesses - we may be changing their order.
766 if (MMO->isVolatile())
767 return false;
768
769 // Unaligned ldr/str is emulated by some kernels, but unaligned ldm/stm is
770 // not.
771 if (MMO->getAlignment() < 4)
772 return false;
Jakob Stoklund Olesen069e1002010-01-14 00:54:10 +0000773
Jakob Stoklund Olesen9e6396d2010-02-24 18:57:08 +0000774 // str <undef> could probably be eliminated entirely, but for now we just want
775 // to avoid making a mess of it.
776 // FIXME: Use str <undef> as a wildcard to enable better stm folding.
777 if (MI->getNumOperands() > 0 && MI->getOperand(0).isReg() &&
778 MI->getOperand(0).isUndef())
779 return false;
780
Bob Wilsonbbf39b02010-03-04 21:04:38 +0000781 // Likewise don't mess with references to undefined addresses.
782 if (MI->getNumOperands() > 1 && MI->getOperand(1).isReg() &&
783 MI->getOperand(1).isUndef())
784 return false;
785
Evan Chengcc1c4272007-03-06 18:02:41 +0000786 int Opcode = MI->getOpcode();
787 switch (Opcode) {
788 default: break;
Evan Chengcc1c4272007-03-06 18:02:41 +0000789 case ARM::STR:
Dan Gohmand735b802008-10-03 15:45:36 +0000790 return MI->getOperand(1).isReg() && MI->getOperand(2).getReg() == 0;
Jim Grosbache5165492009-11-09 00:11:35 +0000791 case ARM::VLDRS:
792 case ARM::VSTRS:
Dan Gohmand735b802008-10-03 15:45:36 +0000793 return MI->getOperand(1).isReg();
Jim Grosbache5165492009-11-09 00:11:35 +0000794 case ARM::VLDRD:
795 case ARM::VSTRD:
Dan Gohmand735b802008-10-03 15:45:36 +0000796 return MI->getOperand(1).isReg();
Jim Grosbach3e556122010-10-26 22:37:02 +0000797 case ARM::LDRi12:
Evan Cheng45032f22009-07-09 23:11:34 +0000798 case ARM::t2LDRi8:
799 case ARM::t2LDRi12:
800 case ARM::t2STRi8:
801 case ARM::t2STRi12:
Evan Chenge298ab22009-09-27 09:46:04 +0000802 return MI->getOperand(1).isReg();
Evan Chengcc1c4272007-03-06 18:02:41 +0000803 }
804 return false;
805}
806
Evan Cheng11788fd2007-03-08 02:55:08 +0000807/// AdvanceRS - Advance register scavenger to just before the earliest memory
808/// op that is being merged.
809void ARMLoadStoreOpt::AdvanceRS(MachineBasicBlock &MBB, MemOpQueue &MemOps) {
810 MachineBasicBlock::iterator Loc = MemOps[0].MBBI;
811 unsigned Position = MemOps[0].Position;
812 for (unsigned i = 1, e = MemOps.size(); i != e; ++i) {
813 if (MemOps[i].Position < Position) {
814 Position = MemOps[i].Position;
815 Loc = MemOps[i].MBBI;
816 }
817 }
818
819 if (Loc != MBB.begin())
820 RS->forward(prior(Loc));
821}
822
Evan Chenge7d6df72009-06-13 09:12:55 +0000823static int getMemoryOpOffset(const MachineInstr *MI) {
824 int Opcode = MI->getOpcode();
Jim Grosbach3e556122010-10-26 22:37:02 +0000825 bool isAM2 = Opcode == ARM::STR;
Evan Cheng358dec52009-06-15 08:28:29 +0000826 bool isAM3 = Opcode == ARM::LDRD || Opcode == ARM::STRD;
Evan Chenge7d6df72009-06-13 09:12:55 +0000827 unsigned NumOperands = MI->getDesc().getNumOperands();
828 unsigned OffField = MI->getOperand(NumOperands-3).getImm();
Evan Cheng45032f22009-07-09 23:11:34 +0000829
830 if (Opcode == ARM::t2LDRi12 || Opcode == ARM::t2LDRi8 ||
831 Opcode == ARM::t2STRi12 || Opcode == ARM::t2STRi8 ||
Jim Grosbach3e556122010-10-26 22:37:02 +0000832 Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8 ||
833 Opcode == ARM::LDRi12)
Evan Cheng45032f22009-07-09 23:11:34 +0000834 return OffField;
835
Evan Chenge7d6df72009-06-13 09:12:55 +0000836 int Offset = isAM2
Evan Cheng358dec52009-06-15 08:28:29 +0000837 ? ARM_AM::getAM2Offset(OffField)
838 : (isAM3 ? ARM_AM::getAM3Offset(OffField)
839 : ARM_AM::getAM5Offset(OffField) * 4);
Evan Chenge7d6df72009-06-13 09:12:55 +0000840 if (isAM2) {
841 if (ARM_AM::getAM2Op(OffField) == ARM_AM::sub)
842 Offset = -Offset;
Evan Cheng358dec52009-06-15 08:28:29 +0000843 } else if (isAM3) {
844 if (ARM_AM::getAM3Op(OffField) == ARM_AM::sub)
845 Offset = -Offset;
Evan Chenge7d6df72009-06-13 09:12:55 +0000846 } else {
847 if (ARM_AM::getAM5Op(OffField) == ARM_AM::sub)
848 Offset = -Offset;
849 }
850 return Offset;
851}
852
Evan Cheng358dec52009-06-15 08:28:29 +0000853static void InsertLDR_STR(MachineBasicBlock &MBB,
854 MachineBasicBlock::iterator &MBBI,
855 int OffImm, bool isDef,
856 DebugLoc dl, unsigned NewOpc,
Evan Chenge298ab22009-09-27 09:46:04 +0000857 unsigned Reg, bool RegDeadKill, bool RegUndef,
858 unsigned BaseReg, bool BaseKill, bool BaseUndef,
859 unsigned OffReg, bool OffKill, bool OffUndef,
Evan Cheng358dec52009-06-15 08:28:29 +0000860 ARMCC::CondCodes Pred, unsigned PredReg,
Evan Chenge298ab22009-09-27 09:46:04 +0000861 const TargetInstrInfo *TII, bool isT2) {
862 int Offset = OffImm;
Jim Grosbachf85dd042010-10-27 00:38:16 +0000863 // FIXME: This fancy offset encoding stuff goes away when we're done
864 // removing addrmode2.
865 if (!isT2 && !isDef) {
Evan Chenge298ab22009-09-27 09:46:04 +0000866 if (OffImm < 0)
867 Offset = ARM_AM::getAM2Opc(ARM_AM::sub, -OffImm, ARM_AM::no_shift);
868 else
869 Offset = ARM_AM::getAM2Opc(ARM_AM::add, OffImm, ARM_AM::no_shift);
870 }
871 if (isDef) {
872 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MBBI->getDebugLoc(),
873 TII->get(NewOpc))
Evan Cheng974fe5d2009-06-19 01:59:04 +0000874 .addReg(Reg, getDefRegState(true) | getDeadRegState(RegDeadKill))
Evan Chenge298ab22009-09-27 09:46:04 +0000875 .addReg(BaseReg, getKillRegState(BaseKill)|getUndefRegState(BaseUndef));
Evan Chenge298ab22009-09-27 09:46:04 +0000876 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
877 } else {
878 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MBBI->getDebugLoc(),
879 TII->get(NewOpc))
880 .addReg(Reg, getKillRegState(RegDeadKill) | getUndefRegState(RegUndef))
881 .addReg(BaseReg, getKillRegState(BaseKill)|getUndefRegState(BaseUndef));
882 if (!isT2)
883 MIB.addReg(OffReg, getKillRegState(OffKill)|getUndefRegState(OffUndef));
884 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
885 }
Evan Cheng358dec52009-06-15 08:28:29 +0000886}
887
888bool ARMLoadStoreOpt::FixInvalidRegPairOp(MachineBasicBlock &MBB,
889 MachineBasicBlock::iterator &MBBI) {
890 MachineInstr *MI = &*MBBI;
891 unsigned Opcode = MI->getOpcode();
Evan Chenge298ab22009-09-27 09:46:04 +0000892 if (Opcode == ARM::LDRD || Opcode == ARM::STRD ||
893 Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8) {
Evan Cheng358dec52009-06-15 08:28:29 +0000894 unsigned EvenReg = MI->getOperand(0).getReg();
895 unsigned OddReg = MI->getOperand(1).getReg();
896 unsigned EvenRegNum = TRI->getDwarfRegNum(EvenReg, false);
897 unsigned OddRegNum = TRI->getDwarfRegNum(OddReg, false);
898 if ((EvenRegNum & 1) == 0 && (EvenRegNum + 1) == OddRegNum)
899 return false;
900
Evan Chengd95ea2d2010-06-21 21:21:14 +0000901 MachineBasicBlock::iterator NewBBI = MBBI;
Evan Chenge298ab22009-09-27 09:46:04 +0000902 bool isT2 = Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8;
903 bool isLd = Opcode == ARM::LDRD || Opcode == ARM::t2LDRDi8;
Evan Cheng974fe5d2009-06-19 01:59:04 +0000904 bool EvenDeadKill = isLd ?
905 MI->getOperand(0).isDead() : MI->getOperand(0).isKill();
Evan Chenge298ab22009-09-27 09:46:04 +0000906 bool EvenUndef = MI->getOperand(0).isUndef();
Evan Cheng974fe5d2009-06-19 01:59:04 +0000907 bool OddDeadKill = isLd ?
908 MI->getOperand(1).isDead() : MI->getOperand(1).isKill();
Evan Chenge298ab22009-09-27 09:46:04 +0000909 bool OddUndef = MI->getOperand(1).isUndef();
Evan Cheng358dec52009-06-15 08:28:29 +0000910 const MachineOperand &BaseOp = MI->getOperand(2);
911 unsigned BaseReg = BaseOp.getReg();
912 bool BaseKill = BaseOp.isKill();
Evan Chenge298ab22009-09-27 09:46:04 +0000913 bool BaseUndef = BaseOp.isUndef();
914 unsigned OffReg = isT2 ? 0 : MI->getOperand(3).getReg();
915 bool OffKill = isT2 ? false : MI->getOperand(3).isKill();
916 bool OffUndef = isT2 ? false : MI->getOperand(3).isUndef();
Evan Cheng358dec52009-06-15 08:28:29 +0000917 int OffImm = getMemoryOpOffset(MI);
918 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +0000919 ARMCC::CondCodes Pred = llvm::getInstrPredicate(MI, PredReg);
Evan Cheng358dec52009-06-15 08:28:29 +0000920
921 if (OddRegNum > EvenRegNum && OffReg == 0 && OffImm == 0) {
922 // Ascending register numbers and no offset. It's safe to change it to a
923 // ldm or stm.
Evan Chenge298ab22009-09-27 09:46:04 +0000924 unsigned NewOpc = (isLd)
925 ? (isT2 ? ARM::t2LDM : ARM::LDM)
926 : (isT2 ? ARM::t2STM : ARM::STM);
Evan Chengf9f1da12009-06-18 02:04:01 +0000927 if (isLd) {
928 BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc))
929 .addReg(BaseReg, getKillRegState(BaseKill))
930 .addImm(ARM_AM::getAM4ModeImm(ARM_AM::ia))
931 .addImm(Pred).addReg(PredReg)
Evan Cheng974fe5d2009-06-19 01:59:04 +0000932 .addReg(EvenReg, getDefRegState(isLd) | getDeadRegState(EvenDeadKill))
Evan Chengd20d6582009-10-01 01:33:39 +0000933 .addReg(OddReg, getDefRegState(isLd) | getDeadRegState(OddDeadKill));
Evan Chengf9f1da12009-06-18 02:04:01 +0000934 ++NumLDRD2LDM;
935 } else {
936 BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc))
937 .addReg(BaseReg, getKillRegState(BaseKill))
938 .addImm(ARM_AM::getAM4ModeImm(ARM_AM::ia))
939 .addImm(Pred).addReg(PredReg)
Evan Chenge298ab22009-09-27 09:46:04 +0000940 .addReg(EvenReg,
941 getKillRegState(EvenDeadKill) | getUndefRegState(EvenUndef))
942 .addReg(OddReg,
Evan Chengd20d6582009-10-01 01:33:39 +0000943 getKillRegState(OddDeadKill) | getUndefRegState(OddUndef));
Evan Chengf9f1da12009-06-18 02:04:01 +0000944 ++NumSTRD2STM;
945 }
Evan Chengd95ea2d2010-06-21 21:21:14 +0000946 NewBBI = llvm::prior(MBBI);
Evan Cheng358dec52009-06-15 08:28:29 +0000947 } else {
948 // Split into two instructions.
Evan Chenge298ab22009-09-27 09:46:04 +0000949 assert((!isT2 || !OffReg) &&
950 "Thumb2 ldrd / strd does not encode offset register!");
951 unsigned NewOpc = (isLd)
Jim Grosbach3e556122010-10-26 22:37:02 +0000952 ? (isT2 ? (OffImm < 0 ? ARM::t2LDRi8 : ARM::t2LDRi12) : ARM::LDRi12)
Evan Chenge298ab22009-09-27 09:46:04 +0000953 : (isT2 ? (OffImm < 0 ? ARM::t2STRi8 : ARM::t2STRi12) : ARM::STR);
Evan Cheng358dec52009-06-15 08:28:29 +0000954 DebugLoc dl = MBBI->getDebugLoc();
955 // If this is a load and base register is killed, it may have been
956 // re-defed by the load, make sure the first load does not clobber it.
Evan Chengf9f1da12009-06-18 02:04:01 +0000957 if (isLd &&
Evan Cheng358dec52009-06-15 08:28:29 +0000958 (BaseKill || OffKill) &&
959 (TRI->regsOverlap(EvenReg, BaseReg) ||
960 (OffReg && TRI->regsOverlap(EvenReg, OffReg)))) {
961 assert(!TRI->regsOverlap(OddReg, BaseReg) &&
962 (!OffReg || !TRI->regsOverlap(OddReg, OffReg)));
Evan Chenge298ab22009-09-27 09:46:04 +0000963 InsertLDR_STR(MBB, MBBI, OffImm+4, isLd, dl, NewOpc,
964 OddReg, OddDeadKill, false,
965 BaseReg, false, BaseUndef, OffReg, false, OffUndef,
966 Pred, PredReg, TII, isT2);
Evan Chengd95ea2d2010-06-21 21:21:14 +0000967 NewBBI = llvm::prior(MBBI);
Evan Chenge298ab22009-09-27 09:46:04 +0000968 InsertLDR_STR(MBB, MBBI, OffImm, isLd, dl, NewOpc,
969 EvenReg, EvenDeadKill, false,
970 BaseReg, BaseKill, BaseUndef, OffReg, OffKill, OffUndef,
971 Pred, PredReg, TII, isT2);
Evan Cheng358dec52009-06-15 08:28:29 +0000972 } else {
Evan Cheng0cd22dd2009-11-14 01:50:00 +0000973 if (OddReg == EvenReg && EvenDeadKill) {
Jim Grosbach18f30e62010-06-02 21:53:11 +0000974 // If the two source operands are the same, the kill marker is
975 // probably on the first one. e.g.
Evan Cheng0cd22dd2009-11-14 01:50:00 +0000976 // t2STRDi8 %R5<kill>, %R5, %R9<kill>, 0, 14, %reg0
977 EvenDeadKill = false;
978 OddDeadKill = true;
979 }
Evan Cheng974fe5d2009-06-19 01:59:04 +0000980 InsertLDR_STR(MBB, MBBI, OffImm, isLd, dl, NewOpc,
Evan Chenge298ab22009-09-27 09:46:04 +0000981 EvenReg, EvenDeadKill, EvenUndef,
982 BaseReg, false, BaseUndef, OffReg, false, OffUndef,
983 Pred, PredReg, TII, isT2);
Evan Chengd95ea2d2010-06-21 21:21:14 +0000984 NewBBI = llvm::prior(MBBI);
Evan Cheng974fe5d2009-06-19 01:59:04 +0000985 InsertLDR_STR(MBB, MBBI, OffImm+4, isLd, dl, NewOpc,
Evan Chenge298ab22009-09-27 09:46:04 +0000986 OddReg, OddDeadKill, OddUndef,
987 BaseReg, BaseKill, BaseUndef, OffReg, OffKill, OffUndef,
988 Pred, PredReg, TII, isT2);
Evan Cheng358dec52009-06-15 08:28:29 +0000989 }
Evan Chengf9f1da12009-06-18 02:04:01 +0000990 if (isLd)
991 ++NumLDRD2LDR;
992 else
993 ++NumSTRD2STR;
Evan Cheng358dec52009-06-15 08:28:29 +0000994 }
995
Evan Cheng358dec52009-06-15 08:28:29 +0000996 MBB.erase(MI);
Evan Chengd95ea2d2010-06-21 21:21:14 +0000997 MBBI = NewBBI;
998 return true;
Evan Cheng358dec52009-06-15 08:28:29 +0000999 }
1000 return false;
1001}
1002
Evan Chenga8e29892007-01-19 07:51:42 +00001003/// LoadStoreMultipleOpti - An optimization pass to turn multiple LDR / STR
1004/// ops of the same base and incrementing offset into LDM / STM ops.
1005bool ARMLoadStoreOpt::LoadStoreMultipleOpti(MachineBasicBlock &MBB) {
1006 unsigned NumMerges = 0;
1007 unsigned NumMemOps = 0;
1008 MemOpQueue MemOps;
1009 unsigned CurrBase = 0;
1010 int CurrOpc = -1;
1011 unsigned CurrSize = 0;
Evan Cheng44bec522007-05-15 01:29:07 +00001012 ARMCC::CondCodes CurrPred = ARMCC::AL;
Evan Cheng0e1d3792007-07-05 07:18:20 +00001013 unsigned CurrPredReg = 0;
Evan Chenga8e29892007-01-19 07:51:42 +00001014 unsigned Position = 0;
Evan Cheng5ba71882009-06-05 17:56:14 +00001015 SmallVector<MachineBasicBlock::iterator,4> Merges;
Evan Chengcc1c4272007-03-06 18:02:41 +00001016
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001017 RS->enterBasicBlock(&MBB);
Evan Chenga8e29892007-01-19 07:51:42 +00001018 MachineBasicBlock::iterator MBBI = MBB.begin(), E = MBB.end();
1019 while (MBBI != E) {
Evan Cheng358dec52009-06-15 08:28:29 +00001020 if (FixInvalidRegPairOp(MBB, MBBI))
1021 continue;
1022
Evan Chenga8e29892007-01-19 07:51:42 +00001023 bool Advance = false;
1024 bool TryMerge = false;
1025 bool Clobber = false;
1026
Evan Chengcc1c4272007-03-06 18:02:41 +00001027 bool isMemOp = isMemoryOp(MBBI);
Evan Chenga8e29892007-01-19 07:51:42 +00001028 if (isMemOp) {
Evan Chengcc1c4272007-03-06 18:02:41 +00001029 int Opcode = MBBI->getOpcode();
Evan Chengcc1c4272007-03-06 18:02:41 +00001030 unsigned Size = getLSMultipleTransferSize(MBBI);
Evan Chengd95ea2d2010-06-21 21:21:14 +00001031 const MachineOperand &MO = MBBI->getOperand(0);
1032 unsigned Reg = MO.getReg();
1033 bool isKill = MO.isDef() ? false : MO.isKill();
Evan Chenga8e29892007-01-19 07:51:42 +00001034 unsigned Base = MBBI->getOperand(1).getReg();
Evan Cheng0e1d3792007-07-05 07:18:20 +00001035 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +00001036 ARMCC::CondCodes Pred = llvm::getInstrPredicate(MBBI, PredReg);
Evan Chenge7d6df72009-06-13 09:12:55 +00001037 int Offset = getMemoryOpOffset(MBBI);
Evan Chenga8e29892007-01-19 07:51:42 +00001038 // Watch out for:
1039 // r4 := ldr [r5]
1040 // r5 := ldr [r5, #4]
1041 // r6 := ldr [r5, #8]
1042 //
1043 // The second ldr has effectively broken the chain even though it
1044 // looks like the later ldr(s) use the same base register. Try to
1045 // merge the ldr's so far, including this one. But don't try to
1046 // combine the following ldr(s).
Evan Cheng45032f22009-07-09 23:11:34 +00001047 Clobber = (isi32Load(Opcode) && Base == MBBI->getOperand(0).getReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001048 if (CurrBase == 0 && !Clobber) {
1049 // Start of a new chain.
1050 CurrBase = Base;
1051 CurrOpc = Opcode;
1052 CurrSize = Size;
Evan Cheng44bec522007-05-15 01:29:07 +00001053 CurrPred = Pred;
Evan Cheng0e1d3792007-07-05 07:18:20 +00001054 CurrPredReg = PredReg;
Evan Chengd95ea2d2010-06-21 21:21:14 +00001055 MemOps.push_back(MemOpQueueEntry(Offset, Reg, isKill, Position, MBBI));
Dan Gohmanfe601042010-06-22 15:08:57 +00001056 ++NumMemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00001057 Advance = true;
1058 } else {
1059 if (Clobber) {
1060 TryMerge = true;
1061 Advance = true;
1062 }
1063
Evan Cheng44bec522007-05-15 01:29:07 +00001064 if (CurrOpc == Opcode && CurrBase == Base && CurrPred == Pred) {
Evan Cheng0e1d3792007-07-05 07:18:20 +00001065 // No need to match PredReg.
Evan Chenga8e29892007-01-19 07:51:42 +00001066 // Continue adding to the queue.
1067 if (Offset > MemOps.back().Offset) {
Evan Chengd95ea2d2010-06-21 21:21:14 +00001068 MemOps.push_back(MemOpQueueEntry(Offset, Reg, isKill,
1069 Position, MBBI));
Dan Gohmanfe601042010-06-22 15:08:57 +00001070 ++NumMemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00001071 Advance = true;
1072 } else {
1073 for (MemOpQueueIter I = MemOps.begin(), E = MemOps.end();
1074 I != E; ++I) {
1075 if (Offset < I->Offset) {
Evan Chengd95ea2d2010-06-21 21:21:14 +00001076 MemOps.insert(I, MemOpQueueEntry(Offset, Reg, isKill,
1077 Position, MBBI));
Dan Gohmanfe601042010-06-22 15:08:57 +00001078 ++NumMemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00001079 Advance = true;
1080 break;
1081 } else if (Offset == I->Offset) {
1082 // Collision! This can't be merged!
1083 break;
1084 }
1085 }
1086 }
1087 }
1088 }
1089 }
1090
Jim Grosbachdb03adb2010-06-09 22:21:24 +00001091 if (MBBI->isDebugValue()) {
1092 ++MBBI;
1093 if (MBBI == E)
1094 // Reach the end of the block, try merging the memory instructions.
1095 TryMerge = true;
1096 } else if (Advance) {
Evan Chenga8e29892007-01-19 07:51:42 +00001097 ++Position;
1098 ++MBBI;
Evan Chengfaf93aa2009-10-22 06:47:35 +00001099 if (MBBI == E)
1100 // Reach the end of the block, try merging the memory instructions.
1101 TryMerge = true;
Evan Chenga8e29892007-01-19 07:51:42 +00001102 } else
1103 TryMerge = true;
1104
1105 if (TryMerge) {
1106 if (NumMemOps > 1) {
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001107 // Try to find a free register to use as a new base in case it's needed.
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001108 // First advance to the instruction just before the start of the chain.
Evan Cheng11788fd2007-03-08 02:55:08 +00001109 AdvanceRS(MBB, MemOps);
Jakob Stoklund Olesenc0823fe2009-08-18 21:14:54 +00001110 // Find a scratch register.
Jim Grosbache11a8f52009-09-11 19:49:06 +00001111 unsigned Scratch = RS->FindUnusedReg(ARM::GPRRegisterClass);
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001112 // Process the load / store instructions.
1113 RS->forward(prior(MBBI));
1114
1115 // Merge ops.
Evan Cheng5ba71882009-06-05 17:56:14 +00001116 Merges.clear();
1117 MergeLDR_STR(MBB, 0, CurrBase, CurrOpc, CurrSize,
1118 CurrPred, CurrPredReg, Scratch, MemOps, Merges);
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001119
Evan Chenga8e29892007-01-19 07:51:42 +00001120 // Try folding preceeding/trailing base inc/dec into the generated
1121 // LDM/STM ops.
Evan Cheng5ba71882009-06-05 17:56:14 +00001122 for (unsigned i = 0, e = Merges.size(); i < e; ++i)
Evan Cheng45032f22009-07-09 23:11:34 +00001123 if (MergeBaseUpdateLSMultiple(MBB, Merges[i], Advance, MBBI))
Evan Cheng9d5fb982009-06-03 06:14:58 +00001124 ++NumMerges;
Evan Cheng5ba71882009-06-05 17:56:14 +00001125 NumMerges += Merges.size();
Evan Chenga8e29892007-01-19 07:51:42 +00001126
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001127 // Try folding preceeding/trailing base inc/dec into those load/store
1128 // that were not merged to form LDM/STM ops.
1129 for (unsigned i = 0; i != NumMemOps; ++i)
1130 if (!MemOps[i].Merged)
Evan Cheng45032f22009-07-09 23:11:34 +00001131 if (MergeBaseUpdateLoadStore(MBB, MemOps[i].MBBI, TII,Advance,MBBI))
Evan Cheng9d5fb982009-06-03 06:14:58 +00001132 ++NumMerges;
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001133
Jim Grosbach764ab522009-08-11 15:33:49 +00001134 // RS may be pointing to an instruction that's deleted.
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001135 RS->skipTo(prior(MBBI));
Evan Cheng14883262009-06-04 01:15:28 +00001136 } else if (NumMemOps == 1) {
1137 // Try folding preceeding/trailing base inc/dec into the single
1138 // load/store.
Evan Cheng45032f22009-07-09 23:11:34 +00001139 if (MergeBaseUpdateLoadStore(MBB, MemOps[0].MBBI, TII, Advance, MBBI)) {
Evan Cheng14883262009-06-04 01:15:28 +00001140 ++NumMerges;
1141 RS->forward(prior(MBBI));
1142 }
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001143 }
Evan Chenga8e29892007-01-19 07:51:42 +00001144
1145 CurrBase = 0;
1146 CurrOpc = -1;
Evan Cheng44bec522007-05-15 01:29:07 +00001147 CurrSize = 0;
1148 CurrPred = ARMCC::AL;
Evan Cheng0e1d3792007-07-05 07:18:20 +00001149 CurrPredReg = 0;
Evan Chenga8e29892007-01-19 07:51:42 +00001150 if (NumMemOps) {
1151 MemOps.clear();
1152 NumMemOps = 0;
1153 }
1154
1155 // If iterator hasn't been advanced and this is not a memory op, skip it.
1156 // It can't start a new chain anyway.
1157 if (!Advance && !isMemOp && MBBI != E) {
1158 ++Position;
1159 ++MBBI;
1160 }
1161 }
1162 }
1163 return NumMerges > 0;
1164}
1165
Evan Chenge7d6df72009-06-13 09:12:55 +00001166namespace {
1167 struct OffsetCompare {
1168 bool operator()(const MachineInstr *LHS, const MachineInstr *RHS) const {
1169 int LOffset = getMemoryOpOffset(LHS);
1170 int ROffset = getMemoryOpOffset(RHS);
1171 assert(LHS == RHS || LOffset != ROffset);
1172 return LOffset > ROffset;
1173 }
1174 };
1175}
1176
Bob Wilsonc88d0722010-03-20 22:20:40 +00001177/// MergeReturnIntoLDM - If this is a exit BB, try merging the return ops
1178/// ("bx lr" and "mov pc, lr") into the preceeding stack restore so it
1179/// directly restore the value of LR into pc.
1180/// ldmfd sp!, {..., lr}
Evan Chenga8e29892007-01-19 07:51:42 +00001181/// bx lr
Bob Wilsonc88d0722010-03-20 22:20:40 +00001182/// or
1183/// ldmfd sp!, {..., lr}
1184/// mov pc, lr
Evan Chenga8e29892007-01-19 07:51:42 +00001185/// =>
Bob Wilsonc88d0722010-03-20 22:20:40 +00001186/// ldmfd sp!, {..., pc}
Evan Chenga8e29892007-01-19 07:51:42 +00001187bool ARMLoadStoreOpt::MergeReturnIntoLDM(MachineBasicBlock &MBB) {
1188 if (MBB.empty()) return false;
1189
1190 MachineBasicBlock::iterator MBBI = prior(MBB.end());
Evan Cheng45032f22009-07-09 23:11:34 +00001191 if (MBBI != MBB.begin() &&
Bob Wilsonc88d0722010-03-20 22:20:40 +00001192 (MBBI->getOpcode() == ARM::BX_RET ||
1193 MBBI->getOpcode() == ARM::tBX_RET ||
1194 MBBI->getOpcode() == ARM::MOVPCLR)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001195 MachineInstr *PrevMI = prior(MBBI);
Bob Wilson815baeb2010-03-13 01:08:20 +00001196 if (PrevMI->getOpcode() == ARM::LDM_UPD ||
1197 PrevMI->getOpcode() == ARM::t2LDM_UPD) {
Evan Chenga8e29892007-01-19 07:51:42 +00001198 MachineOperand &MO = PrevMI->getOperand(PrevMI->getNumOperands()-1);
Evan Cheng27934da2009-08-04 01:43:45 +00001199 if (MO.getReg() != ARM::LR)
1200 return false;
1201 unsigned NewOpc = isThumb2 ? ARM::t2LDM_RET : ARM::LDM_RET;
1202 PrevMI->setDesc(TII->get(NewOpc));
1203 MO.setReg(ARM::PC);
Evan Chengb179b462010-10-22 21:29:58 +00001204 PrevMI->copyImplicitOps(&*MBBI);
Evan Cheng27934da2009-08-04 01:43:45 +00001205 MBB.erase(MBBI);
1206 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00001207 }
1208 }
1209 return false;
1210}
1211
1212bool ARMLoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) {
Evan Chengcc1c4272007-03-06 18:02:41 +00001213 const TargetMachine &TM = Fn.getTarget();
Evan Cheng603b83e2007-03-07 20:30:36 +00001214 AFI = Fn.getInfo<ARMFunctionInfo>();
Evan Chengcc1c4272007-03-06 18:02:41 +00001215 TII = TM.getInstrInfo();
Dan Gohman6f0d0242008-02-10 18:45:23 +00001216 TRI = TM.getRegisterInfo();
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001217 RS = new RegScavenger();
Evan Cheng45032f22009-07-09 23:11:34 +00001218 isThumb2 = AFI->isThumb2Function();
Evan Chengcc1c4272007-03-06 18:02:41 +00001219
Evan Chenga8e29892007-01-19 07:51:42 +00001220 bool Modified = false;
1221 for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E;
1222 ++MFI) {
1223 MachineBasicBlock &MBB = *MFI;
1224 Modified |= LoadStoreMultipleOpti(MBB);
1225 Modified |= MergeReturnIntoLDM(MBB);
1226 }
Evan Chengcc1c4272007-03-06 18:02:41 +00001227
1228 delete RS;
Evan Chenga8e29892007-01-19 07:51:42 +00001229 return Modified;
1230}
Evan Chenge7d6df72009-06-13 09:12:55 +00001231
1232
1233/// ARMPreAllocLoadStoreOpt - Pre- register allocation pass that move
1234/// load / stores from consecutive locations close to make it more
1235/// likely they will be combined later.
1236
1237namespace {
Nick Lewycky6726b6d2009-10-25 06:33:48 +00001238 struct ARMPreAllocLoadStoreOpt : public MachineFunctionPass{
Evan Chenge7d6df72009-06-13 09:12:55 +00001239 static char ID;
Owen Anderson90c579d2010-08-06 18:33:48 +00001240 ARMPreAllocLoadStoreOpt() : MachineFunctionPass(ID) {}
Evan Chenge7d6df72009-06-13 09:12:55 +00001241
Evan Cheng358dec52009-06-15 08:28:29 +00001242 const TargetData *TD;
Evan Chenge7d6df72009-06-13 09:12:55 +00001243 const TargetInstrInfo *TII;
1244 const TargetRegisterInfo *TRI;
Evan Cheng358dec52009-06-15 08:28:29 +00001245 const ARMSubtarget *STI;
Evan Chenge7d6df72009-06-13 09:12:55 +00001246 MachineRegisterInfo *MRI;
Evan Chengeef490f2009-09-25 21:44:53 +00001247 MachineFunction *MF;
Evan Chenge7d6df72009-06-13 09:12:55 +00001248
1249 virtual bool runOnMachineFunction(MachineFunction &Fn);
1250
1251 virtual const char *getPassName() const {
1252 return "ARM pre- register allocation load / store optimization pass";
1253 }
1254
1255 private:
Evan Chengd780f352009-06-15 20:54:56 +00001256 bool CanFormLdStDWord(MachineInstr *Op0, MachineInstr *Op1, DebugLoc &dl,
1257 unsigned &NewOpc, unsigned &EvenReg,
1258 unsigned &OddReg, unsigned &BaseReg,
Evan Chenge298ab22009-09-27 09:46:04 +00001259 unsigned &OffReg, int &Offset,
Evan Chengeef490f2009-09-25 21:44:53 +00001260 unsigned &PredReg, ARMCC::CondCodes &Pred,
1261 bool &isT2);
Evan Chenge7d6df72009-06-13 09:12:55 +00001262 bool RescheduleOps(MachineBasicBlock *MBB,
1263 SmallVector<MachineInstr*, 4> &Ops,
1264 unsigned Base, bool isLd,
1265 DenseMap<MachineInstr*, unsigned> &MI2LocMap);
1266 bool RescheduleLoadStoreInstrs(MachineBasicBlock *MBB);
1267 };
1268 char ARMPreAllocLoadStoreOpt::ID = 0;
1269}
1270
1271bool ARMPreAllocLoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) {
Evan Cheng358dec52009-06-15 08:28:29 +00001272 TD = Fn.getTarget().getTargetData();
Evan Chenge7d6df72009-06-13 09:12:55 +00001273 TII = Fn.getTarget().getInstrInfo();
1274 TRI = Fn.getTarget().getRegisterInfo();
Evan Cheng358dec52009-06-15 08:28:29 +00001275 STI = &Fn.getTarget().getSubtarget<ARMSubtarget>();
Evan Chenge7d6df72009-06-13 09:12:55 +00001276 MRI = &Fn.getRegInfo();
Evan Chengeef490f2009-09-25 21:44:53 +00001277 MF = &Fn;
Evan Chenge7d6df72009-06-13 09:12:55 +00001278
1279 bool Modified = false;
1280 for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E;
1281 ++MFI)
1282 Modified |= RescheduleLoadStoreInstrs(MFI);
1283
1284 return Modified;
1285}
1286
Evan Chengae69a2a2009-06-19 23:17:27 +00001287static bool IsSafeAndProfitableToMove(bool isLd, unsigned Base,
1288 MachineBasicBlock::iterator I,
1289 MachineBasicBlock::iterator E,
1290 SmallPtrSet<MachineInstr*, 4> &MemOps,
1291 SmallSet<unsigned, 4> &MemRegs,
1292 const TargetRegisterInfo *TRI) {
Evan Chenge7d6df72009-06-13 09:12:55 +00001293 // Are there stores / loads / calls between them?
1294 // FIXME: This is overly conservative. We should make use of alias information
1295 // some day.
Evan Chengae69a2a2009-06-19 23:17:27 +00001296 SmallSet<unsigned, 4> AddedRegPressure;
Evan Chenge7d6df72009-06-13 09:12:55 +00001297 while (++I != E) {
Jim Grosbach958e4e12010-06-04 01:23:30 +00001298 if (I->isDebugValue() || MemOps.count(&*I))
Evan Chengae69a2a2009-06-19 23:17:27 +00001299 continue;
Evan Chenge7d6df72009-06-13 09:12:55 +00001300 const TargetInstrDesc &TID = I->getDesc();
1301 if (TID.isCall() || TID.isTerminator() || TID.hasUnmodeledSideEffects())
1302 return false;
1303 if (isLd && TID.mayStore())
1304 return false;
1305 if (!isLd) {
1306 if (TID.mayLoad())
1307 return false;
1308 // It's not safe to move the first 'str' down.
1309 // str r1, [r0]
1310 // strh r5, [r0]
1311 // str r4, [r0, #+4]
Evan Chengae69a2a2009-06-19 23:17:27 +00001312 if (TID.mayStore())
Evan Chenge7d6df72009-06-13 09:12:55 +00001313 return false;
1314 }
1315 for (unsigned j = 0, NumOps = I->getNumOperands(); j != NumOps; ++j) {
1316 MachineOperand &MO = I->getOperand(j);
Evan Chengae69a2a2009-06-19 23:17:27 +00001317 if (!MO.isReg())
1318 continue;
1319 unsigned Reg = MO.getReg();
1320 if (MO.isDef() && TRI->regsOverlap(Reg, Base))
Evan Chenge7d6df72009-06-13 09:12:55 +00001321 return false;
Evan Chengae69a2a2009-06-19 23:17:27 +00001322 if (Reg != Base && !MemRegs.count(Reg))
1323 AddedRegPressure.insert(Reg);
Evan Chenge7d6df72009-06-13 09:12:55 +00001324 }
1325 }
Evan Chengae69a2a2009-06-19 23:17:27 +00001326
1327 // Estimate register pressure increase due to the transformation.
1328 if (MemRegs.size() <= 4)
1329 // Ok if we are moving small number of instructions.
1330 return true;
1331 return AddedRegPressure.size() <= MemRegs.size() * 2;
Evan Chenge7d6df72009-06-13 09:12:55 +00001332}
1333
Evan Chengd780f352009-06-15 20:54:56 +00001334bool
1335ARMPreAllocLoadStoreOpt::CanFormLdStDWord(MachineInstr *Op0, MachineInstr *Op1,
1336 DebugLoc &dl,
1337 unsigned &NewOpc, unsigned &EvenReg,
1338 unsigned &OddReg, unsigned &BaseReg,
Evan Chenge298ab22009-09-27 09:46:04 +00001339 unsigned &OffReg, int &Offset,
Evan Chengd780f352009-06-15 20:54:56 +00001340 unsigned &PredReg,
Evan Chengeef490f2009-09-25 21:44:53 +00001341 ARMCC::CondCodes &Pred,
1342 bool &isT2) {
Evan Chengfa1be5d2009-09-29 07:07:30 +00001343 // Make sure we're allowed to generate LDRD/STRD.
1344 if (!STI->hasV5TEOps())
1345 return false;
1346
Jim Grosbache5165492009-11-09 00:11:35 +00001347 // FIXME: VLDRS / VSTRS -> VLDRD / VSTRD
Evan Chengeef490f2009-09-25 21:44:53 +00001348 unsigned Scale = 1;
Evan Chengd780f352009-06-15 20:54:56 +00001349 unsigned Opcode = Op0->getOpcode();
Jim Grosbach3e556122010-10-26 22:37:02 +00001350 if (Opcode == ARM::LDRi12)
Evan Chengd780f352009-06-15 20:54:56 +00001351 NewOpc = ARM::LDRD;
1352 else if (Opcode == ARM::STR)
1353 NewOpc = ARM::STRD;
Evan Chengeef490f2009-09-25 21:44:53 +00001354 else if (Opcode == ARM::t2LDRi8 || Opcode == ARM::t2LDRi12) {
1355 NewOpc = ARM::t2LDRDi8;
1356 Scale = 4;
1357 isT2 = true;
1358 } else if (Opcode == ARM::t2STRi8 || Opcode == ARM::t2STRi12) {
1359 NewOpc = ARM::t2STRDi8;
1360 Scale = 4;
1361 isT2 = true;
1362 } else
1363 return false;
1364
Evan Cheng8f05c102009-09-26 02:43:36 +00001365 // Make sure the offset registers match.
Jim Grosbach3e556122010-10-26 22:37:02 +00001366 if (!isT2 && Opcode != ARM::LDRi12 &&
Evan Chengeef490f2009-09-25 21:44:53 +00001367 (Op0->getOperand(2).getReg() != Op1->getOperand(2).getReg()))
1368 return false;
Evan Chengd780f352009-06-15 20:54:56 +00001369
Jim Grosbach0eb7d062010-10-26 19:34:41 +00001370 // Make sure the base address satisfies i64 ld / st alignment requirement.
Evan Chengd780f352009-06-15 20:54:56 +00001371 if (!Op0->hasOneMemOperand() ||
Dan Gohmanc76909a2009-09-25 20:36:54 +00001372 !(*Op0->memoperands_begin())->getValue() ||
1373 (*Op0->memoperands_begin())->isVolatile())
Evan Cheng358dec52009-06-15 08:28:29 +00001374 return false;
1375
Dan Gohmanc76909a2009-09-25 20:36:54 +00001376 unsigned Align = (*Op0->memoperands_begin())->getAlignment();
Dan Gohmanae541aa2010-04-15 04:33:49 +00001377 const Function *Func = MF->getFunction();
Evan Cheng358dec52009-06-15 08:28:29 +00001378 unsigned ReqAlign = STI->hasV6Ops()
Bob Wilson7122ba72010-09-29 17:54:10 +00001379 ? TD->getABITypeAlignment(Type::getInt64Ty(Func->getContext()))
Evan Chengeef490f2009-09-25 21:44:53 +00001380 : 8; // Pre-v6 need 8-byte align
Evan Chengd780f352009-06-15 20:54:56 +00001381 if (Align < ReqAlign)
1382 return false;
1383
1384 // Then make sure the immediate offset fits.
1385 int OffImm = getMemoryOpOffset(Op0);
Evan Chenge298ab22009-09-27 09:46:04 +00001386 if (isT2) {
1387 if (OffImm < 0) {
1388 if (OffImm < -255)
1389 // Can't fall back to t2LDRi8 / t2STRi8.
1390 return false;
1391 } else {
1392 int Limit = (1 << 8) * Scale;
1393 if (OffImm >= Limit || (OffImm & (Scale-1)))
1394 return false;
1395 }
Evan Chengeef490f2009-09-25 21:44:53 +00001396 Offset = OffImm;
Evan Chenge298ab22009-09-27 09:46:04 +00001397 } else {
1398 ARM_AM::AddrOpc AddSub = ARM_AM::add;
1399 if (OffImm < 0) {
1400 AddSub = ARM_AM::sub;
1401 OffImm = - OffImm;
1402 }
1403 int Limit = (1 << 8) * Scale;
1404 if (OffImm >= Limit || (OffImm & (Scale-1)))
1405 return false;
Evan Chengeef490f2009-09-25 21:44:53 +00001406 Offset = ARM_AM::getAM3Opc(AddSub, OffImm);
Evan Chenge298ab22009-09-27 09:46:04 +00001407 }
Evan Chengd780f352009-06-15 20:54:56 +00001408 EvenReg = Op0->getOperand(0).getReg();
Evan Cheng67586072009-06-15 21:18:20 +00001409 OddReg = Op1->getOperand(0).getReg();
Evan Chengd780f352009-06-15 20:54:56 +00001410 if (EvenReg == OddReg)
1411 return false;
1412 BaseReg = Op0->getOperand(1).getReg();
Jim Grosbach3e556122010-10-26 22:37:02 +00001413 if (!isT2 && Opcode != ARM::LDRi12)
Evan Chengeef490f2009-09-25 21:44:53 +00001414 OffReg = Op0->getOperand(2).getReg();
Evan Cheng8fb90362009-08-08 03:20:32 +00001415 Pred = llvm::getInstrPredicate(Op0, PredReg);
Evan Chengd780f352009-06-15 20:54:56 +00001416 dl = Op0->getDebugLoc();
1417 return true;
Evan Cheng358dec52009-06-15 08:28:29 +00001418}
1419
Evan Chenge7d6df72009-06-13 09:12:55 +00001420bool ARMPreAllocLoadStoreOpt::RescheduleOps(MachineBasicBlock *MBB,
1421 SmallVector<MachineInstr*, 4> &Ops,
1422 unsigned Base, bool isLd,
1423 DenseMap<MachineInstr*, unsigned> &MI2LocMap) {
1424 bool RetVal = false;
1425
1426 // Sort by offset (in reverse order).
1427 std::sort(Ops.begin(), Ops.end(), OffsetCompare());
1428
1429 // The loads / stores of the same base are in order. Scan them from first to
Jim Grosbachd089a7a2010-06-04 00:15:00 +00001430 // last and check for the following:
Evan Chenge7d6df72009-06-13 09:12:55 +00001431 // 1. Any def of base.
1432 // 2. Any gaps.
1433 while (Ops.size() > 1) {
1434 unsigned FirstLoc = ~0U;
1435 unsigned LastLoc = 0;
1436 MachineInstr *FirstOp = 0;
1437 MachineInstr *LastOp = 0;
1438 int LastOffset = 0;
Evan Chengf9f1da12009-06-18 02:04:01 +00001439 unsigned LastOpcode = 0;
Evan Chenge7d6df72009-06-13 09:12:55 +00001440 unsigned LastBytes = 0;
1441 unsigned NumMove = 0;
1442 for (int i = Ops.size() - 1; i >= 0; --i) {
1443 MachineInstr *Op = Ops[i];
1444 unsigned Loc = MI2LocMap[Op];
1445 if (Loc <= FirstLoc) {
1446 FirstLoc = Loc;
1447 FirstOp = Op;
1448 }
1449 if (Loc >= LastLoc) {
1450 LastLoc = Loc;
1451 LastOp = Op;
1452 }
1453
Evan Chengf9f1da12009-06-18 02:04:01 +00001454 unsigned Opcode = Op->getOpcode();
1455 if (LastOpcode && Opcode != LastOpcode)
1456 break;
1457
Evan Chenge7d6df72009-06-13 09:12:55 +00001458 int Offset = getMemoryOpOffset(Op);
1459 unsigned Bytes = getLSMultipleTransferSize(Op);
1460 if (LastBytes) {
1461 if (Bytes != LastBytes || Offset != (LastOffset + (int)Bytes))
1462 break;
1463 }
1464 LastOffset = Offset;
1465 LastBytes = Bytes;
Evan Chengf9f1da12009-06-18 02:04:01 +00001466 LastOpcode = Opcode;
Evan Chengeef490f2009-09-25 21:44:53 +00001467 if (++NumMove == 8) // FIXME: Tune this limit.
Evan Chenge7d6df72009-06-13 09:12:55 +00001468 break;
1469 }
1470
1471 if (NumMove <= 1)
1472 Ops.pop_back();
1473 else {
Evan Chengae69a2a2009-06-19 23:17:27 +00001474 SmallPtrSet<MachineInstr*, 4> MemOps;
1475 SmallSet<unsigned, 4> MemRegs;
1476 for (int i = NumMove-1; i >= 0; --i) {
1477 MemOps.insert(Ops[i]);
1478 MemRegs.insert(Ops[i]->getOperand(0).getReg());
1479 }
Evan Chenge7d6df72009-06-13 09:12:55 +00001480
1481 // Be conservative, if the instructions are too far apart, don't
1482 // move them. We want to limit the increase of register pressure.
Evan Chengae69a2a2009-06-19 23:17:27 +00001483 bool DoMove = (LastLoc - FirstLoc) <= NumMove*4; // FIXME: Tune this.
Evan Chenge7d6df72009-06-13 09:12:55 +00001484 if (DoMove)
Evan Chengae69a2a2009-06-19 23:17:27 +00001485 DoMove = IsSafeAndProfitableToMove(isLd, Base, FirstOp, LastOp,
1486 MemOps, MemRegs, TRI);
Evan Chenge7d6df72009-06-13 09:12:55 +00001487 if (!DoMove) {
1488 for (unsigned i = 0; i != NumMove; ++i)
1489 Ops.pop_back();
1490 } else {
1491 // This is the new location for the loads / stores.
1492 MachineBasicBlock::iterator InsertPos = isLd ? FirstOp : LastOp;
Jim Grosbach400c95f2010-06-15 00:41:09 +00001493 while (InsertPos != MBB->end()
1494 && (MemOps.count(InsertPos) || InsertPos->isDebugValue()))
Evan Chenge7d6df72009-06-13 09:12:55 +00001495 ++InsertPos;
Evan Cheng358dec52009-06-15 08:28:29 +00001496
1497 // If we are moving a pair of loads / stores, see if it makes sense
1498 // to try to allocate a pair of registers that can form register pairs.
Evan Chengd780f352009-06-15 20:54:56 +00001499 MachineInstr *Op0 = Ops.back();
1500 MachineInstr *Op1 = Ops[Ops.size()-2];
1501 unsigned EvenReg = 0, OddReg = 0;
1502 unsigned BaseReg = 0, OffReg = 0, PredReg = 0;
1503 ARMCC::CondCodes Pred = ARMCC::AL;
Evan Chengeef490f2009-09-25 21:44:53 +00001504 bool isT2 = false;
Evan Chengd780f352009-06-15 20:54:56 +00001505 unsigned NewOpc = 0;
Evan Chenge298ab22009-09-27 09:46:04 +00001506 int Offset = 0;
Evan Chengd780f352009-06-15 20:54:56 +00001507 DebugLoc dl;
1508 if (NumMove == 2 && CanFormLdStDWord(Op0, Op1, dl, NewOpc,
1509 EvenReg, OddReg, BaseReg, OffReg,
Evan Chengeef490f2009-09-25 21:44:53 +00001510 Offset, PredReg, Pred, isT2)) {
Evan Chengd780f352009-06-15 20:54:56 +00001511 Ops.pop_back();
1512 Ops.pop_back();
Evan Cheng358dec52009-06-15 08:28:29 +00001513
Evan Chengd780f352009-06-15 20:54:56 +00001514 // Form the pair instruction.
Evan Chengf9f1da12009-06-18 02:04:01 +00001515 if (isLd) {
Evan Chengeef490f2009-09-25 21:44:53 +00001516 MachineInstrBuilder MIB = BuildMI(*MBB, InsertPos,
1517 dl, TII->get(NewOpc))
Evan Cheng358dec52009-06-15 08:28:29 +00001518 .addReg(EvenReg, RegState::Define)
1519 .addReg(OddReg, RegState::Define)
Evan Chengeef490f2009-09-25 21:44:53 +00001520 .addReg(BaseReg);
Jim Grosbach3e556122010-10-26 22:37:02 +00001521 // For now, we're converting from LDRi12 to an insn that still
1522 // uses addrmode2, so we need an explicit offset reg. It should
1523 // always by reg0 since we're transforming LDRi12s. The old
1524 // was just being paranoid in allowing for anything else.
Evan Chengeef490f2009-09-25 21:44:53 +00001525 if (!isT2)
Jim Grosbach3e556122010-10-26 22:37:02 +00001526 MIB.addReg(0);
Evan Chengeef490f2009-09-25 21:44:53 +00001527 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
Evan Chengf9f1da12009-06-18 02:04:01 +00001528 ++NumLDRDFormed;
1529 } else {
Evan Chengeef490f2009-09-25 21:44:53 +00001530 MachineInstrBuilder MIB = BuildMI(*MBB, InsertPos,
1531 dl, TII->get(NewOpc))
Evan Cheng358dec52009-06-15 08:28:29 +00001532 .addReg(EvenReg)
1533 .addReg(OddReg)
Evan Chengeef490f2009-09-25 21:44:53 +00001534 .addReg(BaseReg);
1535 if (!isT2)
1536 MIB.addReg(OffReg);
1537 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
Evan Chengf9f1da12009-06-18 02:04:01 +00001538 ++NumSTRDFormed;
1539 }
1540 MBB->erase(Op0);
1541 MBB->erase(Op1);
Evan Cheng358dec52009-06-15 08:28:29 +00001542
1543 // Add register allocation hints to form register pairs.
1544 MRI->setRegAllocationHint(EvenReg, ARMRI::RegPairEven, OddReg);
1545 MRI->setRegAllocationHint(OddReg, ARMRI::RegPairOdd, EvenReg);
Evan Chengd780f352009-06-15 20:54:56 +00001546 } else {
1547 for (unsigned i = 0; i != NumMove; ++i) {
1548 MachineInstr *Op = Ops.back();
1549 Ops.pop_back();
1550 MBB->splice(InsertPos, MBB, Op);
1551 }
Evan Chenge7d6df72009-06-13 09:12:55 +00001552 }
1553
1554 NumLdStMoved += NumMove;
1555 RetVal = true;
1556 }
1557 }
1558 }
1559
1560 return RetVal;
1561}
1562
1563bool
1564ARMPreAllocLoadStoreOpt::RescheduleLoadStoreInstrs(MachineBasicBlock *MBB) {
1565 bool RetVal = false;
1566
1567 DenseMap<MachineInstr*, unsigned> MI2LocMap;
1568 DenseMap<unsigned, SmallVector<MachineInstr*, 4> > Base2LdsMap;
1569 DenseMap<unsigned, SmallVector<MachineInstr*, 4> > Base2StsMap;
1570 SmallVector<unsigned, 4> LdBases;
1571 SmallVector<unsigned, 4> StBases;
1572
1573 unsigned Loc = 0;
1574 MachineBasicBlock::iterator MBBI = MBB->begin();
1575 MachineBasicBlock::iterator E = MBB->end();
1576 while (MBBI != E) {
1577 for (; MBBI != E; ++MBBI) {
1578 MachineInstr *MI = MBBI;
1579 const TargetInstrDesc &TID = MI->getDesc();
1580 if (TID.isCall() || TID.isTerminator()) {
1581 // Stop at barriers.
1582 ++MBBI;
1583 break;
1584 }
1585
Jim Grosbach958e4e12010-06-04 01:23:30 +00001586 if (!MI->isDebugValue())
1587 MI2LocMap[MI] = ++Loc;
1588
Evan Chenge7d6df72009-06-13 09:12:55 +00001589 if (!isMemoryOp(MI))
1590 continue;
1591 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +00001592 if (llvm::getInstrPredicate(MI, PredReg) != ARMCC::AL)
Evan Chenge7d6df72009-06-13 09:12:55 +00001593 continue;
1594
Evan Chengeef490f2009-09-25 21:44:53 +00001595 int Opc = MI->getOpcode();
Jim Grosbache5165492009-11-09 00:11:35 +00001596 bool isLd = isi32Load(Opc) || Opc == ARM::VLDRS || Opc == ARM::VLDRD;
Evan Chenge7d6df72009-06-13 09:12:55 +00001597 unsigned Base = MI->getOperand(1).getReg();
1598 int Offset = getMemoryOpOffset(MI);
1599
1600 bool StopHere = false;
1601 if (isLd) {
1602 DenseMap<unsigned, SmallVector<MachineInstr*, 4> >::iterator BI =
1603 Base2LdsMap.find(Base);
1604 if (BI != Base2LdsMap.end()) {
1605 for (unsigned i = 0, e = BI->second.size(); i != e; ++i) {
1606 if (Offset == getMemoryOpOffset(BI->second[i])) {
1607 StopHere = true;
1608 break;
1609 }
1610 }
1611 if (!StopHere)
1612 BI->second.push_back(MI);
1613 } else {
1614 SmallVector<MachineInstr*, 4> MIs;
1615 MIs.push_back(MI);
1616 Base2LdsMap[Base] = MIs;
1617 LdBases.push_back(Base);
1618 }
1619 } else {
1620 DenseMap<unsigned, SmallVector<MachineInstr*, 4> >::iterator BI =
1621 Base2StsMap.find(Base);
1622 if (BI != Base2StsMap.end()) {
1623 for (unsigned i = 0, e = BI->second.size(); i != e; ++i) {
1624 if (Offset == getMemoryOpOffset(BI->second[i])) {
1625 StopHere = true;
1626 break;
1627 }
1628 }
1629 if (!StopHere)
1630 BI->second.push_back(MI);
1631 } else {
1632 SmallVector<MachineInstr*, 4> MIs;
1633 MIs.push_back(MI);
1634 Base2StsMap[Base] = MIs;
1635 StBases.push_back(Base);
1636 }
1637 }
1638
1639 if (StopHere) {
Evan Chengae69a2a2009-06-19 23:17:27 +00001640 // Found a duplicate (a base+offset combination that's seen earlier).
1641 // Backtrack.
Evan Chenge7d6df72009-06-13 09:12:55 +00001642 --Loc;
1643 break;
1644 }
1645 }
1646
1647 // Re-schedule loads.
1648 for (unsigned i = 0, e = LdBases.size(); i != e; ++i) {
1649 unsigned Base = LdBases[i];
1650 SmallVector<MachineInstr*, 4> &Lds = Base2LdsMap[Base];
1651 if (Lds.size() > 1)
1652 RetVal |= RescheduleOps(MBB, Lds, Base, true, MI2LocMap);
1653 }
1654
1655 // Re-schedule stores.
1656 for (unsigned i = 0, e = StBases.size(); i != e; ++i) {
1657 unsigned Base = StBases[i];
1658 SmallVector<MachineInstr*, 4> &Sts = Base2StsMap[Base];
1659 if (Sts.size() > 1)
1660 RetVal |= RescheduleOps(MBB, Sts, Base, false, MI2LocMap);
1661 }
1662
1663 if (MBBI != E) {
1664 Base2LdsMap.clear();
1665 Base2StsMap.clear();
1666 LdBases.clear();
1667 StBases.clear();
1668 }
1669 }
1670
1671 return RetVal;
1672}
1673
1674
1675/// createARMLoadStoreOptimizationPass - returns an instance of the load / store
1676/// optimization pass.
1677FunctionPass *llvm::createARMLoadStoreOptimizationPass(bool PreAlloc) {
1678 if (PreAlloc)
1679 return new ARMPreAllocLoadStoreOpt();
1680 return new ARMLoadStoreOpt();
1681}