blob: cee5060dcc64416ff98b083f800b15864ca9f775 [file] [log] [blame]
Evan Cheng10043e22007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Cheng10043e22007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindolae45a79a2006-09-11 17:25:40 +000017
Evan Cheng10043e22007-01-19 07:51:42 +000018// Type profiles.
Bill Wendling77b13af2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola708cb602006-11-08 17:07:32 +000021
Evan Cheng10043e22007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola19398ec2006-10-17 18:04:53 +000023
Chris Lattnerb8a74272010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindolae45a79a2006-09-11 17:25:40 +000025
Evan Cheng10043e22007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola708cb602006-11-08 17:07:32 +000029
Evan Cheng10043e22007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Chengc6d70ae2009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng0cc4ad92010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac64ed02010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Cheng10043e22007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha570d052010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbachbd9485d2010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +000060
Bill Wendlingdd4dcd52011-04-05 01:37:43 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 0, []>;
Jim Grosbachbbdc5d22010-10-19 23:27:08 +000062
Bob Wilson7ed59712010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach53e88542009-12-10 00:11:09 +000064
Dale Johannesend679ff72010-06-03 21:09:53 +000065def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
66
Jim Grosbach11013ed2010-07-16 23:05:05 +000067def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
68 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
69
Evan Cheng10043e22007-01-19 07:51:42 +000070// Node definitions.
71def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Cheng2f2435d2011-01-21 18:55:51 +000072def ARMWrapperDYN : SDNode<"ARMISD::WrapperDYN", SDTIntUnaryOp>;
Evan Chengb8b0ad82011-01-20 08:34:58 +000073def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntUnaryOp>;
Evan Cheng2f2435d2011-01-21 18:55:51 +000074def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
Evan Cheng10043e22007-01-19 07:51:42 +000075
Bill Wendling77b13af2007-11-13 09:19:02 +000076def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Chris Lattner2a0a3b42010-12-23 18:28:41 +000077 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendling77b13af2007-11-13 09:19:02 +000078def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Chris Lattner2a0a3b42010-12-23 18:28:41 +000079 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Evan Cheng10043e22007-01-19 07:51:42 +000080
81def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner2a0a3b42010-12-23 18:28:41 +000082 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner04336992010-03-19 05:33:51 +000083 SDNPVariadic]>;
Evan Chengc3c949b42007-06-19 21:05:09 +000084def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner2a0a3b42010-12-23 18:28:41 +000085 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner04336992010-03-19 05:33:51 +000086 SDNPVariadic]>;
Evan Cheng10043e22007-01-19 07:51:42 +000087def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner2a0a3b42010-12-23 18:28:41 +000088 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner04336992010-03-19 05:33:51 +000089 SDNPVariadic]>;
Evan Cheng10043e22007-01-19 07:51:42 +000090
Chris Lattner9a249b02008-01-15 22:02:54 +000091def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Chris Lattner2a0a3b42010-12-23 18:28:41 +000092 [SDNPHasChain, SDNPOptInGlue]>;
Evan Cheng10043e22007-01-19 07:51:42 +000093
94def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
Chris Lattner2a0a3b42010-12-23 18:28:41 +000095 [SDNPInGlue]>;
Evan Cheng10043e22007-01-19 07:51:42 +000096
97def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
Chris Lattner2a0a3b42010-12-23 18:28:41 +000098 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Evan Cheng10043e22007-01-19 07:51:42 +000099
100def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
101 [SDNPHasChain]>;
Evan Chengc6d70ae2009-07-29 02:18:14 +0000102def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
103 [SDNPHasChain]>;
Evan Cheng10043e22007-01-19 07:51:42 +0000104
Evan Cheng0cc4ad92010-07-13 19:27:42 +0000105def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
106 [SDNPHasChain]>;
107
Evan Cheng10043e22007-01-19 07:51:42 +0000108def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000109 [SDNPOutGlue]>;
Evan Cheng10043e22007-01-19 07:51:42 +0000110
David Goodwindbf11ba2009-06-29 15:33:01 +0000111def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000112 [SDNPOutGlue, SDNPCommutative]>;
Lauro Ramos Venancio6be85332007-04-02 01:30:03 +0000113
Evan Cheng10043e22007-01-19 07:51:42 +0000114def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
115
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000116def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
117def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
118def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>;
Rafael Espindola19398ec2006-10-17 18:04:53 +0000119
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +0000120def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbachc98892f2010-05-26 20:22:18 +0000121def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
122 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbachbd9485d2010-05-22 01:06:18 +0000123def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbachbbdc5d22010-10-19 23:27:08 +0000124 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
125def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
126 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
127
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +0000128
Evan Cheng6e809de2010-08-11 06:22:01 +0000129def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
130 [SDNPHasChain]>;
Bob Wilson7ed59712010-10-30 00:54:37 +0000131def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng6e809de2010-08-11 06:22:01 +0000132 [SDNPHasChain]>;
Evan Cheng21acf9f2010-11-04 05:19:35 +0000133def ARMPreload : SDNode<"ARMISD::PRELOAD", SDTPrefetch,
Evan Cheng8740ee32010-11-03 06:34:55 +0000134 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach53e88542009-12-10 00:11:09 +0000135
Evan Cheng6c0fb922010-01-19 00:44:15 +0000136def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
137
Jim Grosbach696fe9d2010-10-22 23:48:29 +0000138def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000139 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Dale Johannesend679ff72010-06-03 21:09:53 +0000140
Jim Grosbach11013ed2010-07-16 23:05:05 +0000141
142def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
143
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000144//===----------------------------------------------------------------------===//
Evan Cheng10043e22007-01-19 07:51:42 +0000145// ARM Instruction Predicate Definitions.
146//
Jim Grosbach0190a642010-11-01 16:59:54 +0000147def HasV4T : Predicate<"Subtarget->hasV4TOps()">, AssemblerPredicate;
Bill Wendling8fc2b592010-08-29 11:31:07 +0000148def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
149def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Jim Grosbach0190a642010-11-01 16:59:54 +0000150def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">, AssemblerPredicate;
151def HasV6 : Predicate<"Subtarget->hasV6Ops()">, AssemblerPredicate;
Anton Korobeynikov62acecd2011-01-01 20:38:38 +0000152def NoV6 : Predicate<"!Subtarget->hasV6Ops()">;
Jim Grosbach0190a642010-11-01 16:59:54 +0000153def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">, AssemblerPredicate;
Bill Wendling8fc2b592010-08-29 11:31:07 +0000154def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Jim Grosbach0190a642010-11-01 16:59:54 +0000155def HasV7 : Predicate<"Subtarget->hasV7Ops()">, AssemblerPredicate;
Bill Wendling8fc2b592010-08-29 11:31:07 +0000156def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Jim Grosbach0190a642010-11-01 16:59:54 +0000157def HasVFP2 : Predicate<"Subtarget->hasVFP2()">, AssemblerPredicate;
158def HasVFP3 : Predicate<"Subtarget->hasVFP3()">, AssemblerPredicate;
159def HasNEON : Predicate<"Subtarget->hasNEON()">, AssemblerPredicate;
Bob Wilsonfa27a862010-12-15 22:14:12 +0000160def HasFP16 : Predicate<"Subtarget->hasFP16()">, AssemblerPredicate;
Jim Grosbach0190a642010-11-01 16:59:54 +0000161def HasDivide : Predicate<"Subtarget->hasDivide()">, AssemblerPredicate;
162def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
163 AssemblerPredicate;
164def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
165 AssemblerPredicate;
Evan Cheng8740ee32010-11-03 06:34:55 +0000166def HasMP : Predicate<"Subtarget->hasMPExtension()">,
167 AssemblerPredicate;
Bill Wendling8fc2b592010-08-29 11:31:07 +0000168def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin3b9c52c2009-08-04 17:53:06 +0000169def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Jim Grosbach0190a642010-11-01 16:59:54 +0000170def IsThumb : Predicate<"Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling8fc2b592010-08-29 11:31:07 +0000171def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Jim Grosbach0190a642010-11-01 16:59:54 +0000172def IsThumb2 : Predicate<"Subtarget->isThumb2()">, AssemblerPredicate;
173def IsARM : Predicate<"!Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling8fc2b592010-08-29 11:31:07 +0000174def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
175def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Cheng10043e22007-01-19 07:51:42 +0000176
Anton Korobeynikov25229082009-11-24 00:44:37 +0000177// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling8fc2b592010-08-29 11:31:07 +0000178def UseMovt : Predicate<"Subtarget->useMovt()">;
179def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
Evan Cheng62c7b5b2010-12-05 22:04:16 +0000180def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">;
Jim Grosbach34de7762010-03-24 22:31:46 +0000181
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000182//===----------------------------------------------------------------------===//
Evan Cheng10043e22007-01-19 07:51:42 +0000183// ARM Flag Definitions.
184
185class RegConstraint<string C> {
186 string Constraints = C;
187}
188
189//===----------------------------------------------------------------------===//
190// ARM specific transformation functions and pattern fragments.
191//
192
Evan Cheng10043e22007-01-19 07:51:42 +0000193// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
194// so_imm_neg def below.
195def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson9f944592009-08-11 20:47:22 +0000196 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Cheng10043e22007-01-19 07:51:42 +0000197}]>;
198
199// so_imm_not_XFORM - Return a so_imm value packed into the format described for
200// so_imm_not def below.
201def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson9f944592009-08-11 20:47:22 +0000202 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Cheng10043e22007-01-19 07:51:42 +0000203}]>;
204
Evan Cheng10043e22007-01-19 07:51:42 +0000205/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
Eric Christophera98cd222011-04-28 05:49:04 +0000206def imm1_15 : ImmLeaf<i32, [{
207 return (int32_t)Imm >= 1 && (int32_t)Imm < 16;
Evan Cheng10043e22007-01-19 07:51:42 +0000208}]>;
209
210/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
Eric Christophera98cd222011-04-28 05:49:04 +0000211def imm16_31 : ImmLeaf<i32, [{
212 return (int32_t)Imm >= 16 && (int32_t)Imm < 32;
Evan Cheng10043e22007-01-19 07:51:42 +0000213}]>;
214
Jim Grosbachfba7fce2010-02-16 21:07:46 +0000215def so_imm_neg :
Dan Gohmaneffb8942008-09-12 16:56:44 +0000216 PatLeaf<(imm), [{
Evan Cheng0fc80842010-11-12 22:42:47 +0000217 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
Dan Gohmaneffb8942008-09-12 16:56:44 +0000218 }], so_imm_neg_XFORM>;
Evan Cheng10043e22007-01-19 07:51:42 +0000219
Evan Cheng5be3e092007-03-19 07:09:02 +0000220def so_imm_not :
Dan Gohmaneffb8942008-09-12 16:56:44 +0000221 PatLeaf<(imm), [{
Evan Cheng0fc80842010-11-12 22:42:47 +0000222 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Dan Gohmaneffb8942008-09-12 16:56:44 +0000223 }], so_imm_not_XFORM>;
Evan Cheng10043e22007-01-19 07:51:42 +0000224
225// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
226def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000227 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Cheng10043e22007-01-19 07:51:42 +0000228}]>;
229
Anton Korobeynikov7c2b1e72009-09-27 23:52:58 +0000230/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov7c2b1e72009-09-27 23:52:58 +0000231def hi16 : SDNodeXForm<imm, [{
232 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
233}]>;
234
235def lo16AllZero : PatLeaf<(i32 imm), [{
236 // Returns true if all low 16-bits are 0.
237 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov25229082009-11-24 00:44:37 +0000238}], hi16>;
Anton Korobeynikov7c2b1e72009-09-27 23:52:58 +0000239
Jim Grosbachfba7fce2010-02-16 21:07:46 +0000240/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov7c2b1e72009-09-27 23:52:58 +0000241/// [0.65535].
Eric Christophera98cd222011-04-28 05:49:04 +0000242def imm0_65535 : ImmLeaf<i32, [{
243 return Imm >= 0 && Imm < 65536;
Anton Korobeynikov7c2b1e72009-09-27 23:52:58 +0000244}]>;
245
Evan Cheng2d37f192008-08-28 23:39:26 +0000246class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
247class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Cheng10043e22007-01-19 07:51:42 +0000248
Jim Grosbach0a334d02010-02-16 20:17:57 +0000249/// adde and sube predicates - True based on whether the carry flag output
250/// will be needed or not.
251def adde_dead_carry :
252 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
253 [{return !N->hasAnyUseOfValue(1);}]>;
254def sube_dead_carry :
255 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
256 [{return !N->hasAnyUseOfValue(1);}]>;
257def adde_live_carry :
258 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
259 [{return N->hasAnyUseOfValue(1);}]>;
260def sube_live_carry :
261 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
262 [{return N->hasAnyUseOfValue(1);}]>;
263
Evan Cheng7f8ab6e2010-11-17 20:13:28 +0000264// An 'and' node with a single use.
265def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
266 return N->hasOneUse();
267}]>;
268
269// An 'xor' node with a single use.
270def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
271 return N->hasOneUse();
272}]>;
273
Evan Cheng62c7b5b2010-12-05 22:04:16 +0000274// An 'fmul' node with a single use.
275def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{
276 return N->hasOneUse();
277}]>;
278
279// An 'fadd' node which checks for single non-hazardous use.
280def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{
281 return hasNoVMLxHazardUse(N);
282}]>;
283
284// An 'fsub' node which checks for single non-hazardous use.
285def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{
286 return hasNoVMLxHazardUse(N);
287}]>;
288
Evan Cheng10043e22007-01-19 07:51:42 +0000289//===----------------------------------------------------------------------===//
290// Operand Definitions.
291//
292
293// Branch target.
Jason W Kimd2e2f562011-02-04 19:47:15 +0000294// FIXME: rename brtarget to t2_brtarget
Jim Grosbach9d6d77a2010-11-11 18:04:49 +0000295def brtarget : Operand<OtherVT> {
Chris Lattner63274cb2010-11-15 05:19:05 +0000296 let EncoderMethod = "getBranchTargetOpValue";
Jim Grosbach9d6d77a2010-11-11 18:04:49 +0000297}
Evan Cheng10043e22007-01-19 07:51:42 +0000298
Jason W Kimd2e2f562011-02-04 19:47:15 +0000299// FIXME: get rid of this one?
Owen Anderson578074b2010-12-13 19:31:11 +0000300def uncondbrtarget : Operand<OtherVT> {
301 let EncoderMethod = "getUnconditionalBranchTargetOpValue";
302}
303
Jason W Kimd2e2f562011-02-04 19:47:15 +0000304// Branch target for ARM. Handles conditional/unconditional
305def br_target : Operand<OtherVT> {
306 let EncoderMethod = "getARMBranchTargetOpValue";
307}
308
Jim Grosbachc33f28b2010-11-11 20:05:40 +0000309// Call target.
Jason W Kimd2e2f562011-02-04 19:47:15 +0000310// FIXME: rename bltarget to t2_bl_target?
Jim Grosbachc33f28b2010-11-11 20:05:40 +0000311def bltarget : Operand<i32> {
312 // Encoded the same as branch targets.
Chris Lattner63274cb2010-11-15 05:19:05 +0000313 let EncoderMethod = "getBranchTargetOpValue";
Jim Grosbachc33f28b2010-11-11 20:05:40 +0000314}
315
Jason W Kimd2e2f562011-02-04 19:47:15 +0000316// Call target for ARM. Handles conditional/unconditional
317// FIXME: rename bl_target to t2_bltarget?
318def bl_target : Operand<i32> {
319 // Encoded the same as branch targets.
320 let EncoderMethod = "getARMBranchTargetOpValue";
321}
322
323
Evan Cheng10043e22007-01-19 07:51:42 +0000324// A list of registers separated by comma. Used by load/store multiple.
Bill Wendling424601a2010-11-08 00:39:58 +0000325def RegListAsmOperand : AsmOperandClass {
326 let Name = "RegList";
327 let SuperClasses = [];
328}
329
Bill Wendling9898ac92010-11-17 04:32:08 +0000330def DPRRegListAsmOperand : AsmOperandClass {
331 let Name = "DPRRegList";
332 let SuperClasses = [];
333}
334
335def SPRRegListAsmOperand : AsmOperandClass {
336 let Name = "SPRRegList";
337 let SuperClasses = [];
338}
339
Bill Wendlingf2fa04a2010-11-13 10:40:19 +0000340def reglist : Operand<i32> {
Chris Lattner63274cb2010-11-15 05:19:05 +0000341 let EncoderMethod = "getRegisterListOpValue";
Bill Wendlingf2fa04a2010-11-13 10:40:19 +0000342 let ParserMatchClass = RegListAsmOperand;
343 let PrintMethod = "printRegisterList";
344}
345
Bill Wendling9898ac92010-11-17 04:32:08 +0000346def dpr_reglist : Operand<i32> {
347 let EncoderMethod = "getRegisterListOpValue";
348 let ParserMatchClass = DPRRegListAsmOperand;
349 let PrintMethod = "printRegisterList";
350}
351
352def spr_reglist : Operand<i32> {
353 let EncoderMethod = "getRegisterListOpValue";
354 let ParserMatchClass = SPRRegListAsmOperand;
355 let PrintMethod = "printRegisterList";
356}
357
Evan Cheng10043e22007-01-19 07:51:42 +0000358// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
359def cpinst_operand : Operand<i32> {
360 let PrintMethod = "printCPInstOperand";
361}
362
Evan Cheng10043e22007-01-19 07:51:42 +0000363// Local PC labels.
364def pclabel : Operand<i32> {
365 let PrintMethod = "printPCLabel";
366}
367
Jim Grosbachdc35e062010-12-01 19:47:31 +0000368// ADR instruction labels.
369def adrlabel : Operand<i32> {
370 let EncoderMethod = "getAdrLabelOpValue";
371}
372
Owen Andersonfadb9512010-10-27 22:49:00 +0000373def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner63274cb2010-11-15 05:19:05 +0000374 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Andersonfadb9512010-10-27 22:49:00 +0000375}
376
Jim Grosbach1e7db682010-10-13 19:56:10 +0000377// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
Eric Christophera98cd222011-04-28 05:49:04 +0000378def rot_imm : Operand<i32>, ImmLeaf<i32, [{
379 int32_t v = (int32_t)Imm;
Chris Lattner63274cb2010-11-15 05:19:05 +0000380 return v == 8 || v == 16 || v == 24; }]> {
381 let EncoderMethod = "getRotImmOpValue";
Jim Grosbach1e7db682010-10-13 19:56:10 +0000382}
383
Owen Anderson1d2f5ce2011-03-18 22:50:18 +0000384def ShifterAsmOperand : AsmOperandClass {
385 let Name = "Shifter";
386 let SuperClasses = [];
387}
388
Bob Wilson481d7a92010-08-16 18:27:34 +0000389// shift_imm: An integer that encodes a shift amount and the type of shift
390// (currently either asr or lsl) using the same encoding used for the
391// immediates in so_reg operands.
392def shift_imm : Operand<i32> {
393 let PrintMethod = "printShiftImmOperand";
Owen Anderson1d2f5ce2011-03-18 22:50:18 +0000394 let ParserMatchClass = ShifterAsmOperand;
Bob Wilson481d7a92010-08-16 18:27:34 +0000395}
396
Evan Cheng10043e22007-01-19 07:51:42 +0000397// shifter_operand operands: so_reg and so_imm.
398def so_reg : Operand<i32>, // reg reg imm
Bob Wilsonae08a732010-03-20 22:13:40 +0000399 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Cheng10043e22007-01-19 07:51:42 +0000400 [shl,srl,sra,rotr]> {
Chris Lattner63274cb2010-11-15 05:19:05 +0000401 let EncoderMethod = "getSORegOpValue";
Evan Cheng10043e22007-01-19 07:51:42 +0000402 let PrintMethod = "printSORegOperand";
Owen Anderson1d2f5ce2011-03-18 22:50:18 +0000403 let MIOperandInfo = (ops GPR, GPR, shift_imm);
Evan Cheng10043e22007-01-19 07:51:42 +0000404}
Evan Cheng59bbc542010-10-27 23:41:30 +0000405def shift_so_reg : Operand<i32>, // reg reg imm
406 ComplexPattern<i32, 3, "SelectShiftShifterOperandReg",
407 [shl,srl,sra,rotr]> {
Chris Lattner63274cb2010-11-15 05:19:05 +0000408 let EncoderMethod = "getSORegOpValue";
Evan Cheng59bbc542010-10-27 23:41:30 +0000409 let PrintMethod = "printSORegOperand";
Owen Anderson1d2f5ce2011-03-18 22:50:18 +0000410 let MIOperandInfo = (ops GPR, GPR, shift_imm);
Evan Cheng59bbc542010-10-27 23:41:30 +0000411}
Evan Cheng10043e22007-01-19 07:51:42 +0000412
413// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
Bob Wilson3dfe8152011-02-07 17:43:06 +0000414// 8-bit immediate rotated by an arbitrary number of bits.
Eli Friedman328bad02011-04-29 22:48:03 +0000415def so_imm : Operand<i32>, ImmLeaf<i32, [{
416 return ARM_AM::getSOImmVal(Imm) != -1;
417 }]> {
Chris Lattner63274cb2010-11-15 05:19:05 +0000418 let EncoderMethod = "getSOImmOpValue";
Evan Cheng10043e22007-01-19 07:51:42 +0000419 let PrintMethod = "printSOImmOperand";
420}
421
Evan Cheng9e7b8382007-03-20 08:11:30 +0000422// Break so_imm's up into two pieces. This handles immediates with up to 16
423// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
424// get the first/second pieces.
Evan Cheng9c40af42010-11-12 23:46:13 +0000425def so_imm2part : PatLeaf<(imm), [{
Dan Gohmaneffb8942008-09-12 16:56:44 +0000426 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng9c40af42010-11-12 23:46:13 +0000427}]>;
428
429/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
430///
431def arm_i32imm : PatLeaf<(imm), [{
432 if (Subtarget->hasV6T2Ops())
433 return true;
434 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
435}]>;
Evan Cheng9e7b8382007-03-20 08:11:30 +0000436
Sandeep Patel423e42b2009-10-13 18:59:48 +0000437/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
Eric Christophera98cd222011-04-28 05:49:04 +0000438def imm0_31 : Operand<i32>, ImmLeaf<i32, [{
439 return Imm >= 0 && Imm < 32;
Sandeep Patel423e42b2009-10-13 18:59:48 +0000440}]>;
Evan Cheng10043e22007-01-19 07:51:42 +0000441
Jim Grosbach68a335e2010-10-15 17:15:16 +0000442/// imm0_31_m1 - Matches and prints like imm0_31, but encodes as 'value - 1'.
Eric Christophera98cd222011-04-28 05:49:04 +0000443def imm0_31_m1 : Operand<i32>, ImmLeaf<i32, [{
444 return Imm >= 0 && Imm < 32;
Jim Grosbach68a335e2010-10-15 17:15:16 +0000445}]> {
Chris Lattner63274cb2010-11-15 05:19:05 +0000446 let EncoderMethod = "getImmMinusOneOpValue";
Jim Grosbach68a335e2010-10-15 17:15:16 +0000447}
448
Evan Cheng965b3c72011-01-13 07:58:56 +0000449// i32imm_hilo16 - For movt/movw - sets the MC Encoder method.
Jason W Kim5a97bd82010-11-18 23:37:15 +0000450// The imm is split into imm{15-12}, imm{11-0}
451//
Evan Cheng965b3c72011-01-13 07:58:56 +0000452def i32imm_hilo16 : Operand<i32> {
453 let EncoderMethod = "getHiLo16ImmOpValue";
Jason W Kim5a97bd82010-11-18 23:37:15 +0000454}
455
Evan Cheng34345752010-12-11 04:11:38 +0000456/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
457/// e.g., 0xf000ffff
458def bf_inv_mask_imm : Operand<i32>,
459 PatLeaf<(imm), [{
460 return ARM::isBitFieldInvertedMask(N->getZExtValue());
461}] > {
462 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
463 let PrintMethod = "printBitfieldInvMaskImmOperand";
464}
465
Bruno Cardoso Lopes7f639c12011-01-18 20:45:56 +0000466/// lsb_pos_imm - position of the lsb bit, used by BFI4p and t2BFI4p
Eric Christophera98cd222011-04-28 05:49:04 +0000467def lsb_pos_imm : Operand<i32>, ImmLeaf<i32, [{
468 return isInt<5>(Imm);
Bruno Cardoso Lopes7f639c12011-01-18 20:45:56 +0000469}]>;
470
471/// width_imm - number of bits to be copied, used by BFI4p and t2BFI4p
Eric Christophera98cd222011-04-28 05:49:04 +0000472def width_imm : Operand<i32>, ImmLeaf<i32, [{
473 return Imm > 0 && Imm <= 32;
Bruno Cardoso Lopes7f639c12011-01-18 20:45:56 +0000474}] > {
475 let EncoderMethod = "getMsbOpValue";
476}
477
Evan Cheng10043e22007-01-19 07:51:42 +0000478// Define ARM specific addressing modes.
479
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000480def MemMode2AsmOperand : AsmOperandClass {
481 let Name = "MemMode2";
482 let SuperClasses = [];
483 let ParserMethod = "tryParseMemMode2Operand";
484}
485
486def MemMode3AsmOperand : AsmOperandClass {
487 let Name = "MemMode3";
488 let SuperClasses = [];
489 let ParserMethod = "tryParseMemMode3Operand";
490}
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000491
492// addrmode_imm12 := reg +/- imm12
Jim Grosbach08605202010-09-29 19:03:54 +0000493//
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000494def addrmode_imm12 : Operand<i32>,
495 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbach505607e2010-10-28 18:34:10 +0000496 // 12-bit immediate operand. Note that instructions using this encode
497 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
498 // immediate values are as normal.
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000499
Chris Lattner63274cb2010-11-15 05:19:05 +0000500 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000501 let PrintMethod = "printAddrModeImm12Operand";
502 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach08605202010-09-29 19:03:54 +0000503}
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000504// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach08605202010-09-29 19:03:54 +0000505//
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000506def ldst_so_reg : Operand<i32>,
507 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner63274cb2010-11-15 05:19:05 +0000508 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000509 // FIXME: Simplify the printer
Jim Grosbach08605202010-09-29 19:03:54 +0000510 let PrintMethod = "printAddrMode2Operand";
511 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
512}
513
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000514// addrmode2 := reg +/- imm12
515// := reg +/- reg shop imm
Evan Cheng10043e22007-01-19 07:51:42 +0000516//
517def addrmode2 : Operand<i32>,
518 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbache991a6e2010-12-10 20:53:44 +0000519 let EncoderMethod = "getAddrMode2OpValue";
Evan Cheng10043e22007-01-19 07:51:42 +0000520 let PrintMethod = "printAddrMode2Operand";
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000521 let ParserMatchClass = MemMode2AsmOperand;
Evan Cheng10043e22007-01-19 07:51:42 +0000522 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
523}
524
525def am2offset : Operand<i32>,
Chris Lattner0e023ea2010-09-21 20:31:19 +0000526 ComplexPattern<i32, 2, "SelectAddrMode2Offset",
527 [], [SDNPWantRoot]> {
Jim Grosbache991a6e2010-12-10 20:53:44 +0000528 let EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Cheng10043e22007-01-19 07:51:42 +0000529 let PrintMethod = "printAddrMode2OffsetOperand";
530 let MIOperandInfo = (ops GPR, i32imm);
531}
532
533// addrmode3 := reg +/- reg
534// addrmode3 := reg +/- imm8
535//
536def addrmode3 : Operand<i32>,
537 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner63274cb2010-11-15 05:19:05 +0000538 let EncoderMethod = "getAddrMode3OpValue";
Evan Cheng10043e22007-01-19 07:51:42 +0000539 let PrintMethod = "printAddrMode3Operand";
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000540 let ParserMatchClass = MemMode3AsmOperand;
Evan Cheng10043e22007-01-19 07:51:42 +0000541 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
542}
543
544def am3offset : Operand<i32>,
Chris Lattner0e023ea2010-09-21 20:31:19 +0000545 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
546 [], [SDNPWantRoot]> {
Chris Lattner63274cb2010-11-15 05:19:05 +0000547 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Cheng10043e22007-01-19 07:51:42 +0000548 let PrintMethod = "printAddrMode3OffsetOperand";
549 let MIOperandInfo = (ops GPR, i32imm);
550}
551
Jim Grosbachc6af2b42010-11-03 01:01:43 +0000552// ldstm_mode := {ia, ib, da, db}
Evan Cheng10043e22007-01-19 07:51:42 +0000553//
Jim Grosbachc6af2b42010-11-03 01:01:43 +0000554def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner63274cb2010-11-15 05:19:05 +0000555 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbachc6af2b42010-11-03 01:01:43 +0000556 let PrintMethod = "printLdStmModeOperand";
Evan Cheng10043e22007-01-19 07:51:42 +0000557}
558
Bill Wendling424601a2010-11-08 00:39:58 +0000559def MemMode5AsmOperand : AsmOperandClass {
Chris Lattner5d6f6a02010-10-29 00:27:31 +0000560 let Name = "MemMode5";
561 let SuperClasses = [];
562}
563
Evan Cheng10043e22007-01-19 07:51:42 +0000564// addrmode5 := reg +/- imm8*4
565//
566def addrmode5 : Operand<i32>,
567 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
568 let PrintMethod = "printAddrMode5Operand";
Bob Wilson947f04b2010-03-13 01:08:20 +0000569 let MIOperandInfo = (ops GPR:$base, i32imm);
Bill Wendling424601a2010-11-08 00:39:58 +0000570 let ParserMatchClass = MemMode5AsmOperand;
Chris Lattner63274cb2010-11-15 05:19:05 +0000571 let EncoderMethod = "getAddrMode5OpValue";
Evan Cheng10043e22007-01-19 07:51:42 +0000572}
573
Bob Wilsonf3c8df32011-02-07 17:43:09 +0000574// addrmode6 := reg with optional alignment
Bob Wilsondeb35af2009-07-01 23:16:05 +0000575//
576def addrmode6 : Operand<i32>,
Bob Wilsondd9fbaa2010-11-01 23:40:51 +0000577 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilsondeb35af2009-07-01 23:16:05 +0000578 let PrintMethod = "printAddrMode6Operand";
Bob Wilsonae08a732010-03-20 22:13:40 +0000579 let MIOperandInfo = (ops GPR:$addr, i32imm);
Chris Lattner63274cb2010-11-15 05:19:05 +0000580 let EncoderMethod = "getAddrMode6AddressOpValue";
Bob Wilsonae08a732010-03-20 22:13:40 +0000581}
582
Bob Wilsone3ecd5f2011-02-25 06:42:42 +0000583def am6offset : Operand<i32>,
584 ComplexPattern<i32, 1, "SelectAddrMode6Offset",
585 [], [SDNPWantRoot]> {
Bob Wilsonae08a732010-03-20 22:13:40 +0000586 let PrintMethod = "printAddrMode6OffsetOperand";
587 let MIOperandInfo = (ops GPR);
Chris Lattner63274cb2010-11-15 05:19:05 +0000588 let EncoderMethod = "getAddrMode6OffsetOpValue";
Bob Wilsondeb35af2009-07-01 23:16:05 +0000589}
590
Bob Wilson318ce7c2010-11-30 00:00:42 +0000591// Special version of addrmode6 to handle alignment encoding for VLD-dup
592// instructions, specifically VLD4-dup.
593def addrmode6dup : Operand<i32>,
594 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
595 let PrintMethod = "printAddrMode6Operand";
596 let MIOperandInfo = (ops GPR:$addr, i32imm);
597 let EncoderMethod = "getAddrMode6DupAddressOpValue";
598}
599
Evan Cheng10043e22007-01-19 07:51:42 +0000600// addrmodepc := pc + reg
601//
602def addrmodepc : Operand<i32>,
603 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
604 let PrintMethod = "printAddrModePCOperand";
605 let MIOperandInfo = (ops GPR, i32imm);
606}
607
Bruno Cardoso Lopesf170f8b2011-03-24 21:04:58 +0000608def MemMode7AsmOperand : AsmOperandClass {
609 let Name = "MemMode7";
610 let SuperClasses = [];
611}
612
613// addrmode7 := reg
614// Used by load/store exclusive instructions. Useful to enable right assembly
615// parsing and printing. Not used for any codegen matching.
616//
617def addrmode7 : Operand<i32> {
618 let PrintMethod = "printAddrMode7Operand";
619 let MIOperandInfo = (ops GPR);
620 let ParserMatchClass = MemMode7AsmOperand;
621}
622
Bob Wilsonceffeb62009-08-21 21:58:55 +0000623def nohash_imm : Operand<i32> {
624 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikovcfed3002009-08-08 23:10:41 +0000625}
626
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +0000627def CoprocNumAsmOperand : AsmOperandClass {
628 let Name = "CoprocNum";
629 let SuperClasses = [];
Jim Grosbach861e49c2011-02-12 01:34:40 +0000630 let ParserMethod = "tryParseCoprocNumOperand";
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +0000631}
632
633def CoprocRegAsmOperand : AsmOperandClass {
634 let Name = "CoprocReg";
635 let SuperClasses = [];
Jim Grosbach861e49c2011-02-12 01:34:40 +0000636 let ParserMethod = "tryParseCoprocRegOperand";
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +0000637}
638
Owen Andersonc3c7f5d2011-01-13 21:46:02 +0000639def p_imm : Operand<i32> {
640 let PrintMethod = "printPImmediate";
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +0000641 let ParserMatchClass = CoprocNumAsmOperand;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +0000642}
643
644def c_imm : Operand<i32> {
645 let PrintMethod = "printCImmediate";
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +0000646 let ParserMatchClass = CoprocRegAsmOperand;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +0000647}
648
Evan Cheng10043e22007-01-19 07:51:42 +0000649//===----------------------------------------------------------------------===//
Evan Chengf7c6eff2007-08-07 01:37:15 +0000650
Evan Cheng2d37f192008-08-28 23:39:26 +0000651include "ARMInstrFormats.td"
Evan Chengf7c6eff2007-08-07 01:37:15 +0000652
653//===----------------------------------------------------------------------===//
Evan Cheng2d37f192008-08-28 23:39:26 +0000654// Multiclass helpers...
Evan Cheng10043e22007-01-19 07:51:42 +0000655//
656
Evan Cheng9f717af2008-08-29 07:36:24 +0000657/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Cheng10043e22007-01-19 07:51:42 +0000658/// binop that produces a value.
Evan Chengc35d7bb2010-09-29 00:27:46 +0000659multiclass AsI1_bin_irs<bits<4> opcod, string opc,
660 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
661 PatFrag opnode, bit Commutable = 0> {
Jim Grosbachfef37282010-08-30 19:49:58 +0000662 // The register-immediate version is re-materializable. This is useful
663 // in particular for taking the address of a local.
664 let isReMaterializable = 1 in {
Jim Grosbach6fead932010-10-12 17:11:26 +0000665 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
666 iii, opc, "\t$Rd, $Rn, $imm",
667 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
668 bits<4> Rd;
669 bits<4> Rn;
Jim Grosbach12e493a2010-10-12 23:18:08 +0000670 bits<12> imm;
Evan Cheng2cff0762009-07-07 23:40:25 +0000671 let Inst{25} = 1;
Jim Grosbach6fead932010-10-12 17:11:26 +0000672 let Inst{19-16} = Rn;
Jim Grosbach93a4d442010-11-02 17:59:04 +0000673 let Inst{15-12} = Rd;
Jim Grosbach12e493a2010-10-12 23:18:08 +0000674 let Inst{11-0} = imm;
Evan Cheng2cff0762009-07-07 23:40:25 +0000675 }
Jim Grosbachfef37282010-08-30 19:49:58 +0000676 }
Jim Grosbach5476a272010-10-11 18:51:51 +0000677 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
678 iir, opc, "\t$Rd, $Rn, $Rm",
679 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbachc43c9302010-10-08 21:45:55 +0000680 bits<4> Rd;
681 bits<4> Rn;
682 bits<4> Rm;
Evan Cheng2cff0762009-07-07 23:40:25 +0000683 let Inst{25} = 0;
Evan Cheng5bf90112009-06-26 00:19:44 +0000684 let isCommutable = Commutable;
Jim Grosbachc43c9302010-10-08 21:45:55 +0000685 let Inst{19-16} = Rn;
Jim Grosbach93a4d442010-11-02 17:59:04 +0000686 let Inst{15-12} = Rd;
687 let Inst{11-4} = 0b00000000;
688 let Inst{3-0} = Rm;
Evan Cheng5bf90112009-06-26 00:19:44 +0000689 }
Jim Grosbachefd53692010-10-12 23:53:58 +0000690 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
691 iis, opc, "\t$Rd, $Rn, $shift",
692 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
Jim Grosbachb7c29622010-10-11 23:16:21 +0000693 bits<4> Rd;
694 bits<4> Rn;
Jim Grosbachefd53692010-10-12 23:53:58 +0000695 bits<12> shift;
Evan Cheng2cff0762009-07-07 23:40:25 +0000696 let Inst{25} = 0;
Jim Grosbachb7c29622010-10-11 23:16:21 +0000697 let Inst{19-16} = Rn;
Jim Grosbach93a4d442010-11-02 17:59:04 +0000698 let Inst{15-12} = Rd;
699 let Inst{11-0} = shift;
Evan Cheng2cff0762009-07-07 23:40:25 +0000700 }
Evan Cheng10043e22007-01-19 07:51:42 +0000701}
702
Evan Chengc7ea8df2009-06-25 20:59:23 +0000703/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsondc7d1ce2009-10-06 20:18:46 +0000704/// instruction modifies the CPSR register.
Daniel Dunbar6e3aedd2011-01-10 15:26:35 +0000705let isCodeGenOnly = 1, Defs = [CPSR] in {
Evan Chengc35d7bb2010-09-29 00:27:46 +0000706multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
707 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
708 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach8c519c02010-10-13 00:50:27 +0000709 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
710 iii, opc, "\t$Rd, $Rn, $imm",
711 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
712 bits<4> Rd;
713 bits<4> Rn;
714 bits<12> imm;
Evan Cheng2cff0762009-07-07 23:40:25 +0000715 let Inst{25} = 1;
Jim Grosbach8c519c02010-10-13 00:50:27 +0000716 let Inst{20} = 1;
Jim Grosbach93a4d442010-11-02 17:59:04 +0000717 let Inst{19-16} = Rn;
718 let Inst{15-12} = Rd;
719 let Inst{11-0} = imm;
Evan Cheng2cff0762009-07-07 23:40:25 +0000720 }
Jim Grosbach8c519c02010-10-13 00:50:27 +0000721 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
722 iir, opc, "\t$Rd, $Rn, $Rm",
723 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
724 bits<4> Rd;
725 bits<4> Rn;
726 bits<4> Rm;
Jim Grosbach8c519c02010-10-13 00:50:27 +0000727 let isCommutable = Commutable;
Jim Grosbach93a4d442010-11-02 17:59:04 +0000728 let Inst{25} = 0;
Jim Grosbach8c519c02010-10-13 00:50:27 +0000729 let Inst{20} = 1;
Jim Grosbach93a4d442010-11-02 17:59:04 +0000730 let Inst{19-16} = Rn;
731 let Inst{15-12} = Rd;
732 let Inst{11-4} = 0b00000000;
733 let Inst{3-0} = Rm;
Evan Cheng5bf90112009-06-26 00:19:44 +0000734 }
Jim Grosbach8c519c02010-10-13 00:50:27 +0000735 def rs : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
736 iis, opc, "\t$Rd, $Rn, $shift",
737 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
738 bits<4> Rd;
739 bits<4> Rn;
740 bits<12> shift;
Evan Cheng2cff0762009-07-07 23:40:25 +0000741 let Inst{25} = 0;
Jim Grosbach8c519c02010-10-13 00:50:27 +0000742 let Inst{20} = 1;
Jim Grosbach93a4d442010-11-02 17:59:04 +0000743 let Inst{19-16} = Rn;
744 let Inst{15-12} = Rd;
745 let Inst{11-0} = shift;
Evan Cheng2cff0762009-07-07 23:40:25 +0000746 }
Evan Cheng3e18e502007-09-11 19:55:27 +0000747}
Evan Chengaa3b8012007-07-05 07:13:32 +0000748}
749
750/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng9d41b312007-07-10 18:08:01 +0000751/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengaa3b8012007-07-05 07:13:32 +0000752/// a explicit result, only implicitly set CPSR.
Bill Wendling920f74a2010-08-11 00:22:27 +0000753let isCompare = 1, Defs = [CPSR] in {
Evan Cheng2259d672010-09-29 00:49:25 +0000754multiclass AI1_cmp_irs<bits<4> opcod, string opc,
755 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
756 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach8c519c02010-10-13 00:50:27 +0000757 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
758 opc, "\t$Rn, $imm",
759 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach8c519c02010-10-13 00:50:27 +0000760 bits<4> Rn;
761 bits<12> imm;
Evan Cheng2cff0762009-07-07 23:40:25 +0000762 let Inst{25} = 1;
Jim Grosbach93a4d442010-11-02 17:59:04 +0000763 let Inst{20} = 1;
Jim Grosbach8c519c02010-10-13 00:50:27 +0000764 let Inst{19-16} = Rn;
Jim Grosbach93a4d442010-11-02 17:59:04 +0000765 let Inst{15-12} = 0b0000;
Jim Grosbach8c519c02010-10-13 00:50:27 +0000766 let Inst{11-0} = imm;
Jim Grosbach8c519c02010-10-13 00:50:27 +0000767 }
768 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
769 opc, "\t$Rn, $Rm",
770 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach8c519c02010-10-13 00:50:27 +0000771 bits<4> Rn;
772 bits<4> Rm;
Evan Cheng5bf90112009-06-26 00:19:44 +0000773 let isCommutable = Commutable;
Jim Grosbach93a4d442010-11-02 17:59:04 +0000774 let Inst{25} = 0;
Bob Wilson453a06e2009-10-13 17:35:30 +0000775 let Inst{20} = 1;
Jim Grosbach93a4d442010-11-02 17:59:04 +0000776 let Inst{19-16} = Rn;
777 let Inst{15-12} = 0b0000;
778 let Inst{11-4} = 0b00000000;
779 let Inst{3-0} = Rm;
Jim Grosbach8c519c02010-10-13 00:50:27 +0000780 }
781 def rs : AI1<opcod, (outs), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm, iis,
782 opc, "\t$Rn, $shift",
783 [(opnode GPR:$Rn, so_reg:$shift)]> {
Jim Grosbach8c519c02010-10-13 00:50:27 +0000784 bits<4> Rn;
785 bits<12> shift;
Evan Cheng2cff0762009-07-07 23:40:25 +0000786 let Inst{25} = 0;
Jim Grosbach8c519c02010-10-13 00:50:27 +0000787 let Inst{20} = 1;
Jim Grosbach93a4d442010-11-02 17:59:04 +0000788 let Inst{19-16} = Rn;
789 let Inst{15-12} = 0b0000;
790 let Inst{11-0} = shift;
Evan Cheng2cff0762009-07-07 23:40:25 +0000791 }
Evan Cheng3e18e502007-09-11 19:55:27 +0000792}
Evan Cheng10043e22007-01-19 07:51:42 +0000793}
794
Evan Cheng62d626c2010-09-25 00:49:35 +0000795/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Cheng10043e22007-01-19 07:51:42 +0000796/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng49d66522008-11-06 22:15:19 +0000797/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Evan Cheng62d626c2010-09-25 00:49:35 +0000798multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbach1e7db682010-10-13 19:56:10 +0000799 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
800 IIC_iEXTr, opc, "\t$Rd, $Rm",
801 [(set GPR:$Rd, (opnode GPR:$Rm))]>,
Evan Cheng49d66522008-11-06 22:15:19 +0000802 Requires<[IsARM, HasV6]> {
Jim Grosbach118c4232010-10-15 02:29:58 +0000803 bits<4> Rd;
804 bits<4> Rm;
Johnny Chendf5dcda2009-10-27 18:44:24 +0000805 let Inst{19-16} = 0b1111;
Jim Grosbach93a4d442010-11-02 17:59:04 +0000806 let Inst{15-12} = Rd;
807 let Inst{11-10} = 0b00;
808 let Inst{3-0} = Rm;
Johnny Chendf5dcda2009-10-27 18:44:24 +0000809 }
Jim Grosbach1e7db682010-10-13 19:56:10 +0000810 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
811 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
812 [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>,
Evan Cheng49d66522008-11-06 22:15:19 +0000813 Requires<[IsARM, HasV6]> {
Jim Grosbach118c4232010-10-15 02:29:58 +0000814 bits<4> Rd;
815 bits<4> Rm;
Jim Grosbach1e7db682010-10-13 19:56:10 +0000816 bits<2> rot;
Jim Grosbach93a4d442010-11-02 17:59:04 +0000817 let Inst{19-16} = 0b1111;
Jim Grosbach118c4232010-10-15 02:29:58 +0000818 let Inst{15-12} = Rd;
Jim Grosbach1e7db682010-10-13 19:56:10 +0000819 let Inst{11-10} = rot;
Jim Grosbach118c4232010-10-15 02:29:58 +0000820 let Inst{3-0} = Rm;
Johnny Chendf5dcda2009-10-27 18:44:24 +0000821 }
Evan Cheng10043e22007-01-19 07:51:42 +0000822}
823
Evan Cheng62d626c2010-09-25 00:49:35 +0000824multiclass AI_ext_rrot_np<bits<8> opcod, string opc> {
Jim Grosbach1e7db682010-10-13 19:56:10 +0000825 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
826 IIC_iEXTr, opc, "\t$Rd, $Rm",
Johnny Chen5ddd4ac2010-02-22 21:50:40 +0000827 [/* For disassembly only; pattern left blank */]>,
828 Requires<[IsARM, HasV6]> {
Johnny Chen5ddd4ac2010-02-22 21:50:40 +0000829 let Inst{19-16} = 0b1111;
Jim Grosbach93a4d442010-11-02 17:59:04 +0000830 let Inst{11-10} = 0b00;
Johnny Chen5ddd4ac2010-02-22 21:50:40 +0000831 }
Jim Grosbach1e7db682010-10-13 19:56:10 +0000832 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
833 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
Johnny Chen5ddd4ac2010-02-22 21:50:40 +0000834 [/* For disassembly only; pattern left blank */]>,
835 Requires<[IsARM, HasV6]> {
Jim Grosbach1e7db682010-10-13 19:56:10 +0000836 bits<2> rot;
Johnny Chen5ddd4ac2010-02-22 21:50:40 +0000837 let Inst{19-16} = 0b1111;
Jim Grosbach93a4d442010-11-02 17:59:04 +0000838 let Inst{11-10} = rot;
Johnny Chen5ddd4ac2010-02-22 21:50:40 +0000839 }
840}
841
Evan Cheng62d626c2010-09-25 00:49:35 +0000842/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Cheng10043e22007-01-19 07:51:42 +0000843/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng62d626c2010-09-25 00:49:35 +0000844multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbach1e7db682010-10-13 19:56:10 +0000845 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
846 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
847 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Johnny Chendf5dcda2009-10-27 18:44:24 +0000848 Requires<[IsARM, HasV6]> {
Jim Grosbacha391c972010-11-18 23:24:22 +0000849 bits<4> Rd;
850 bits<4> Rm;
851 bits<4> Rn;
852 let Inst{19-16} = Rn;
853 let Inst{15-12} = Rd;
Johnny Chendf5dcda2009-10-27 18:44:24 +0000854 let Inst{11-10} = 0b00;
Jim Grosbacha391c972010-11-18 23:24:22 +0000855 let Inst{9-4} = 0b000111;
856 let Inst{3-0} = Rm;
Johnny Chendf5dcda2009-10-27 18:44:24 +0000857 }
Jim Grosbach1e7db682010-10-13 19:56:10 +0000858 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
859 rot_imm:$rot),
860 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
861 [(set GPR:$Rd, (opnode GPR:$Rn,
862 (rotr GPR:$Rm, rot_imm:$rot)))]>,
863 Requires<[IsARM, HasV6]> {
Jim Grosbacha391c972010-11-18 23:24:22 +0000864 bits<4> Rd;
865 bits<4> Rm;
Jim Grosbach1e7db682010-10-13 19:56:10 +0000866 bits<4> Rn;
867 bits<2> rot;
868 let Inst{19-16} = Rn;
Jim Grosbacha391c972010-11-18 23:24:22 +0000869 let Inst{15-12} = Rd;
Jim Grosbach1e7db682010-10-13 19:56:10 +0000870 let Inst{11-10} = rot;
Jim Grosbacha391c972010-11-18 23:24:22 +0000871 let Inst{9-4} = 0b000111;
872 let Inst{3-0} = Rm;
Jim Grosbach1e7db682010-10-13 19:56:10 +0000873 }
Evan Cheng10043e22007-01-19 07:51:42 +0000874}
875
Johnny Chen5ddd4ac2010-02-22 21:50:40 +0000876// For disassembly only.
Evan Cheng62d626c2010-09-25 00:49:35 +0000877multiclass AI_exta_rrot_np<bits<8> opcod, string opc> {
Jim Grosbach1e7db682010-10-13 19:56:10 +0000878 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
879 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
Johnny Chen5ddd4ac2010-02-22 21:50:40 +0000880 [/* For disassembly only; pattern left blank */]>,
881 Requires<[IsARM, HasV6]> {
882 let Inst{11-10} = 0b00;
883 }
Jim Grosbach1e7db682010-10-13 19:56:10 +0000884 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
885 rot_imm:$rot),
886 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
Johnny Chen5ddd4ac2010-02-22 21:50:40 +0000887 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach1e7db682010-10-13 19:56:10 +0000888 Requires<[IsARM, HasV6]> {
889 bits<4> Rn;
890 bits<2> rot;
891 let Inst{19-16} = Rn;
892 let Inst{11-10} = rot;
893 }
Johnny Chen5ddd4ac2010-02-22 21:50:40 +0000894}
895
Evan Cheng97727a62009-06-25 23:34:10 +0000896/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
897let Uses = [CPSR] in {
Evan Cheng5bf90112009-06-26 00:19:44 +0000898multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
899 bit Commutable = 0> {
Jim Grosbach651dc7c2010-10-13 18:00:52 +0000900 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
901 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
902 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a334d02010-02-16 20:17:57 +0000903 Requires<[IsARM]> {
Jim Grosbach651dc7c2010-10-13 18:00:52 +0000904 bits<4> Rd;
905 bits<4> Rn;
906 bits<12> imm;
Evan Cheng2cff0762009-07-07 23:40:25 +0000907 let Inst{25} = 1;
Jim Grosbach651dc7c2010-10-13 18:00:52 +0000908 let Inst{15-12} = Rd;
909 let Inst{19-16} = Rn;
910 let Inst{11-0} = imm;
Evan Cheng2cff0762009-07-07 23:40:25 +0000911 }
Jim Grosbach651dc7c2010-10-13 18:00:52 +0000912 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
913 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
914 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a334d02010-02-16 20:17:57 +0000915 Requires<[IsARM]> {
Jim Grosbach651dc7c2010-10-13 18:00:52 +0000916 bits<4> Rd;
917 bits<4> Rn;
918 bits<4> Rm;
Johnny Chen3467dcb2009-11-07 00:54:36 +0000919 let Inst{11-4} = 0b00000000;
Evan Cheng2cff0762009-07-07 23:40:25 +0000920 let Inst{25} = 0;
Jim Grosbach651dc7c2010-10-13 18:00:52 +0000921 let isCommutable = Commutable;
922 let Inst{3-0} = Rm;
923 let Inst{15-12} = Rd;
924 let Inst{19-16} = Rn;
Evan Cheng5bf90112009-06-26 00:19:44 +0000925 }
Jim Grosbach651dc7c2010-10-13 18:00:52 +0000926 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
927 DPSoRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
928 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a334d02010-02-16 20:17:57 +0000929 Requires<[IsARM]> {
Jim Grosbach651dc7c2010-10-13 18:00:52 +0000930 bits<4> Rd;
931 bits<4> Rn;
932 bits<12> shift;
Evan Cheng2cff0762009-07-07 23:40:25 +0000933 let Inst{25} = 0;
Jim Grosbach651dc7c2010-10-13 18:00:52 +0000934 let Inst{11-0} = shift;
935 let Inst{15-12} = Rd;
936 let Inst{19-16} = Rn;
Evan Cheng2cff0762009-07-07 23:40:25 +0000937 }
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000938}
Owen Anderson51408022011-04-11 20:12:19 +0000939}
940
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000941// Carry setting variants
Owen Anderson867846b2011-04-05 23:55:28 +0000942// NOTE: CPSR def omitted because it will be handled by the custom inserter.
943let usesCustomInserter = 1 in {
Owen Anderson77aa2662011-04-05 21:48:57 +0000944multiclass AI1_adde_sube_s_irs<PatFrag opnode, bit Commutable = 0> {
Andrew Trick0ed57782011-04-23 03:55:32 +0000945 def ri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
946 Size4Bytes, IIC_iALUi,
Owen Andersonf9bd6ba2011-04-06 22:45:55 +0000947 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>;
Andrew Trick0ed57782011-04-23 03:55:32 +0000948 def rr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
949 Size4Bytes, IIC_iALUr,
Owen Anderson51408022011-04-11 20:12:19 +0000950 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
951 let isCommutable = Commutable;
952 }
Andrew Trick0ed57782011-04-23 03:55:32 +0000953 def rs : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
954 Size4Bytes, IIC_iALUsr,
Owen Andersonf9bd6ba2011-04-06 22:45:55 +0000955 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>;
Evan Cheng3e18e502007-09-11 19:55:27 +0000956}
Evan Chengaa3b8012007-07-05 07:13:32 +0000957}
958
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000959let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach2f790742010-11-13 00:35:48 +0000960multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000961 InstrItinClass iir, PatFrag opnode> {
962 // Note: We use the complex addrmode_imm12 rather than just an input
963 // GPR and a constrained immediate so that we can use this to match
964 // frame index references and avoid matching constant pool references.
Jim Grosbach4a22eba2010-11-19 21:07:51 +0000965 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000966 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
967 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendlinge84eb992010-11-03 01:49:29 +0000968 bits<4> Rt;
969 bits<17> addr;
970 let Inst{23} = addr{12}; // U (add = ('U' == 1))
971 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000972 let Inst{15-12} = Rt;
973 let Inst{11-0} = addr{11-0}; // imm12
974 }
Jim Grosbach4a22eba2010-11-19 21:07:51 +0000975 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000976 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
977 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendlinge84eb992010-11-03 01:49:29 +0000978 bits<4> Rt;
979 bits<17> shift;
Johnny Chen7b203f92011-03-31 19:28:35 +0000980 let shift{4} = 0; // Inst{4} = 0
Bill Wendlinge84eb992010-11-03 01:49:29 +0000981 let Inst{23} = shift{12}; // U (add = ('U' == 1))
982 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbach7e510952010-11-09 18:43:54 +0000983 let Inst{15-12} = Rt;
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000984 let Inst{11-0} = shift{11-0};
985 }
986}
987}
988
Jim Grosbach2f790742010-11-13 00:35:48 +0000989multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach338de3e2010-10-27 23:12:14 +0000990 InstrItinClass iir, PatFrag opnode> {
991 // Note: We use the complex addrmode_imm12 rather than just an input
992 // GPR and a constrained immediate so that we can use this to match
993 // frame index references and avoid matching constant pool references.
Jim Grosbach4a22eba2010-11-19 21:07:51 +0000994 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach338de3e2010-10-27 23:12:14 +0000995 (ins GPR:$Rt, addrmode_imm12:$addr),
996 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
997 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
998 bits<4> Rt;
999 bits<17> addr;
1000 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1001 let Inst{19-16} = addr{16-13}; // Rn
1002 let Inst{15-12} = Rt;
1003 let Inst{11-0} = addr{11-0}; // imm12
1004 }
Jim Grosbach4a22eba2010-11-19 21:07:51 +00001005 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach338de3e2010-10-27 23:12:14 +00001006 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1007 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
1008 bits<4> Rt;
1009 bits<17> shift;
Johnny Chen7b203f92011-03-31 19:28:35 +00001010 let shift{4} = 0; // Inst{4} = 0
Jim Grosbach338de3e2010-10-27 23:12:14 +00001011 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1012 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbach7e510952010-11-09 18:43:54 +00001013 let Inst{15-12} = Rt;
Jim Grosbach338de3e2010-10-27 23:12:14 +00001014 let Inst{11-0} = shift{11-0};
1015 }
1016}
Rafael Espindola203922d2006-10-16 17:57:20 +00001017//===----------------------------------------------------------------------===//
1018// Instructions
1019//===----------------------------------------------------------------------===//
1020
Evan Cheng10043e22007-01-19 07:51:42 +00001021//===----------------------------------------------------------------------===//
1022// Miscellaneous Instructions.
1023//
Rafael Espindolafe03fe92006-08-24 16:13:15 +00001024
Evan Cheng10043e22007-01-19 07:51:42 +00001025/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
1026/// the function. The first operand is the ID# for this instruction, the second
1027/// is the index into the MachineConstantPool that this is, the third is the
1028/// size in bytes of this constant pool entry.
Evan Chengd93b5b62009-06-12 20:46:18 +00001029let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Cheng10043e22007-01-19 07:51:42 +00001030def CONSTPOOL_ENTRY :
Evan Cheng94b5a802007-07-19 01:14:50 +00001031PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00001032 i32imm:$size), NoItinerary, []>;
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00001033
Jim Grosbach45fceea2010-02-22 23:10:38 +00001034// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
1035// from removing one half of the matched pairs. That breaks PEI, which assumes
1036// these will always be in pairs, and asserts if it finds otherwise. Better way?
1037let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Cheng10043e22007-01-19 07:51:42 +00001038def ADJCALLSTACKUP :
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00001039PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattner27539552008-10-11 22:08:30 +00001040 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindola29e48752006-08-24 17:19:08 +00001041
Jim Grosbachfba7fce2010-02-16 21:07:46 +00001042def ADJCALLSTACKDOWN :
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00001043PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattner27539552008-10-11 22:08:30 +00001044 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng3e18e502007-09-11 19:55:27 +00001045}
Rafael Espindolad0dee772006-08-21 22:00:32 +00001046
Johnny Chen29a91032010-02-12 22:53:19 +00001047def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chenc7e14702010-02-10 18:02:25 +00001048 [/* For disassembly only; pattern left blank */]>,
1049 Requires<[IsARM, HasV6T2]> {
1050 let Inst{27-16} = 0b001100100000;
Jim Grosbachefc06682010-10-13 20:30:55 +00001051 let Inst{15-8} = 0b11110000;
Johnny Chenc7e14702010-02-10 18:02:25 +00001052 let Inst{7-0} = 0b00000000;
1053}
1054
Johnny Chen29a91032010-02-12 22:53:19 +00001055def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
1056 [/* For disassembly only; pattern left blank */]>,
1057 Requires<[IsARM, HasV6T2]> {
1058 let Inst{27-16} = 0b001100100000;
Jim Grosbachefc06682010-10-13 20:30:55 +00001059 let Inst{15-8} = 0b11110000;
Johnny Chen29a91032010-02-12 22:53:19 +00001060 let Inst{7-0} = 0b00000001;
1061}
1062
1063def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
1064 [/* For disassembly only; pattern left blank */]>,
1065 Requires<[IsARM, HasV6T2]> {
1066 let Inst{27-16} = 0b001100100000;
Jim Grosbachefc06682010-10-13 20:30:55 +00001067 let Inst{15-8} = 0b11110000;
Johnny Chen29a91032010-02-12 22:53:19 +00001068 let Inst{7-0} = 0b00000010;
1069}
1070
1071def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
1072 [/* For disassembly only; pattern left blank */]>,
1073 Requires<[IsARM, HasV6T2]> {
1074 let Inst{27-16} = 0b001100100000;
Jim Grosbachefc06682010-10-13 20:30:55 +00001075 let Inst{15-8} = 0b11110000;
Johnny Chen29a91032010-02-12 22:53:19 +00001076 let Inst{7-0} = 0b00000011;
1077}
1078
Johnny Chen5ddd4ac2010-02-22 21:50:40 +00001079def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
1080 "\t$dst, $a, $b",
1081 [/* For disassembly only; pattern left blank */]>,
1082 Requires<[IsARM, HasV6]> {
Jim Grosbachefc06682010-10-13 20:30:55 +00001083 bits<4> Rd;
1084 bits<4> Rn;
1085 bits<4> Rm;
1086 let Inst{3-0} = Rm;
1087 let Inst{15-12} = Rd;
1088 let Inst{19-16} = Rn;
Johnny Chen5ddd4ac2010-02-22 21:50:40 +00001089 let Inst{27-20} = 0b01101000;
1090 let Inst{7-4} = 0b1011;
Jim Grosbachefc06682010-10-13 20:30:55 +00001091 let Inst{11-8} = 0b1111;
Johnny Chen5ddd4ac2010-02-22 21:50:40 +00001092}
1093
Johnny Chen29a91032010-02-12 22:53:19 +00001094def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
1095 [/* For disassembly only; pattern left blank */]>,
1096 Requires<[IsARM, HasV6T2]> {
1097 let Inst{27-16} = 0b001100100000;
Jim Grosbachefc06682010-10-13 20:30:55 +00001098 let Inst{15-8} = 0b11110000;
Johnny Chen29a91032010-02-12 22:53:19 +00001099 let Inst{7-0} = 0b00000100;
1100}
1101
Johnny Chenf40b8e02010-02-11 18:12:29 +00001102// The i32imm operand $val can be used by a debugger to store more information
1103// about the breakpoint.
Johnny Chen29a91032010-02-12 22:53:19 +00001104def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenf40b8e02010-02-11 18:12:29 +00001105 [/* For disassembly only; pattern left blank */]>,
1106 Requires<[IsARM]> {
Jim Grosbachefc06682010-10-13 20:30:55 +00001107 bits<16> val;
1108 let Inst{3-0} = val{3-0};
1109 let Inst{19-8} = val{15-4};
Johnny Chenf40b8e02010-02-11 18:12:29 +00001110 let Inst{27-20} = 0b00010010;
1111 let Inst{7-4} = 0b0111;
1112}
1113
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00001114// Change Processor State is a system instruction -- for disassembly and
1115// parsing only.
1116// FIXME: Since the asm parser has currently no clean way to handle optional
1117// operands, create 3 versions of the same instruction. Once there's a clean
1118// framework to represent optional operands, change this behavior.
1119class CPS<dag iops, string asm_ops>
1120 : AXI<(outs), iops, MiscFrm, NoItinerary, !strconcat("cps", asm_ops),
1121 [/* For disassembly only; pattern left blank */]>, Requires<[IsARM]> {
1122 bits<2> imod;
1123 bits<3> iflags;
1124 bits<5> mode;
1125 bit M;
1126
Johnny Chencf20cbe2010-02-12 18:55:33 +00001127 let Inst{31-28} = 0b1111;
1128 let Inst{27-20} = 0b00010000;
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00001129 let Inst{19-18} = imod;
1130 let Inst{17} = M; // Enabled if mode is set;
1131 let Inst{16} = 0;
1132 let Inst{8-6} = iflags;
1133 let Inst{5} = 0;
1134 let Inst{4-0} = mode;
Johnny Chencf20cbe2010-02-12 18:55:33 +00001135}
1136
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00001137let M = 1 in
1138 def CPS3p : CPS<(ins imod_op:$imod, iflags_op:$iflags, i32imm:$mode),
1139 "$imod\t$iflags, $mode">;
1140let mode = 0, M = 0 in
1141 def CPS2p : CPS<(ins imod_op:$imod, iflags_op:$iflags), "$imod\t$iflags">;
1142
1143let imod = 0, iflags = 0, M = 1 in
1144 def CPS1p : CPS<(ins i32imm:$mode), "\t$mode">;
1145
Johnny Chena07c9c72010-02-21 04:42:01 +00001146// Preload signals the memory system of possible future data/instruction access.
1147// These are for disassembly only.
Evan Cheng21acf9f2010-11-04 05:19:35 +00001148multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chena07c9c72010-02-21 04:42:01 +00001149
Evan Cheng8740ee32010-11-03 06:34:55 +00001150 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Cheng6f360422010-11-03 05:14:24 +00001151 !strconcat(opc, "\t$addr"),
Evan Cheng21acf9f2010-11-04 05:19:35 +00001152 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbach505607e2010-10-28 18:34:10 +00001153 bits<4> Rt;
1154 bits<17> addr;
Johnny Chena07c9c72010-02-21 04:42:01 +00001155 let Inst{31-26} = 0b111101;
1156 let Inst{25} = 0; // 0 for immediate form
Evan Cheng21acf9f2010-11-04 05:19:35 +00001157 let Inst{24} = data;
Jim Grosbach505607e2010-10-28 18:34:10 +00001158 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng21acf9f2010-11-04 05:19:35 +00001159 let Inst{22} = read;
Johnny Chena07c9c72010-02-21 04:42:01 +00001160 let Inst{21-20} = 0b01;
Jim Grosbach505607e2010-10-28 18:34:10 +00001161 let Inst{19-16} = addr{16-13}; // Rn
Evan Chengbb8420a2011-01-27 23:48:34 +00001162 let Inst{15-12} = 0b1111;
Jim Grosbach505607e2010-10-28 18:34:10 +00001163 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chena07c9c72010-02-21 04:42:01 +00001164 }
1165
Evan Cheng8740ee32010-11-03 06:34:55 +00001166 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Cheng6f360422010-11-03 05:14:24 +00001167 !strconcat(opc, "\t$shift"),
Evan Cheng21acf9f2010-11-04 05:19:35 +00001168 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbach505607e2010-10-28 18:34:10 +00001169 bits<17> shift;
Johnny Chena07c9c72010-02-21 04:42:01 +00001170 let Inst{31-26} = 0b111101;
1171 let Inst{25} = 1; // 1 for register form
Evan Cheng21acf9f2010-11-04 05:19:35 +00001172 let Inst{24} = data;
Jim Grosbach505607e2010-10-28 18:34:10 +00001173 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng21acf9f2010-11-04 05:19:35 +00001174 let Inst{22} = read;
Johnny Chena07c9c72010-02-21 04:42:01 +00001175 let Inst{21-20} = 0b01;
Jim Grosbach505607e2010-10-28 18:34:10 +00001176 let Inst{19-16} = shift{16-13}; // Rn
Evan Chengbb8420a2011-01-27 23:48:34 +00001177 let Inst{15-12} = 0b1111;
Jim Grosbach505607e2010-10-28 18:34:10 +00001178 let Inst{11-0} = shift{11-0};
Johnny Chena07c9c72010-02-21 04:42:01 +00001179 }
1180}
1181
Evan Cheng21acf9f2010-11-04 05:19:35 +00001182defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1183defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1184defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chena07c9c72010-02-21 04:42:01 +00001185
Jim Grosbach7e72ec62010-10-13 21:00:04 +00001186def SETEND : AXI<(outs),(ins setend_op:$end), MiscFrm, NoItinerary,
1187 "setend\t$end",
1188 [/* For disassembly only; pattern left blank */]>,
Johnny Chen52a6ab32010-02-13 02:51:09 +00001189 Requires<[IsARM]> {
Jim Grosbach7e72ec62010-10-13 21:00:04 +00001190 bits<1> end;
1191 let Inst{31-10} = 0b1111000100000001000000;
1192 let Inst{9} = end;
1193 let Inst{8-0} = 0;
Johnny Chen52a6ab32010-02-13 02:51:09 +00001194}
1195
Johnny Chen29a91032010-02-12 22:53:19 +00001196def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chenc7e14702010-02-10 18:02:25 +00001197 [/* For disassembly only; pattern left blank */]>,
1198 Requires<[IsARM, HasV7]> {
Jim Grosbach9874b7d2010-10-13 21:32:30 +00001199 bits<4> opt;
1200 let Inst{27-4} = 0b001100100000111100001111;
1201 let Inst{3-0} = opt;
Johnny Chenc7e14702010-02-10 18:02:25 +00001202}
1203
Johnny Chen9c13dfb2010-02-11 17:14:31 +00001204// A5.4 Permanently UNDEFINED instructions.
Evan Cheng2fa5a7e2010-05-11 07:26:32 +00001205let isBarrier = 1, isTerminator = 1 in
Jim Grosbach696fe9d2010-10-22 23:48:29 +00001206def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach85030542010-09-23 18:05:37 +00001207 "trap", [(trap)]>,
Johnny Chen9c13dfb2010-02-11 17:14:31 +00001208 Requires<[IsARM]> {
Bill Wendlingc01d6792010-11-21 11:05:29 +00001209 let Inst = 0xe7ffdefe;
Johnny Chen9c13dfb2010-02-11 17:14:31 +00001210}
1211
Evan Chengaa03cd32008-11-06 17:48:05 +00001212// Address computation and loads and stores in PIC mode.
Evan Chenga7ca6242007-06-19 01:26:51 +00001213let isNotDuplicable = 1 in {
Jim Grosbach0c51bb42010-11-29 23:48:41 +00001214def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
1215 Size4Bytes, IIC_iALUr,
1216 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen7d55f372007-05-21 22:14:33 +00001217
Evan Cheng72501202008-01-07 23:56:57 +00001218let AddedComplexity = 10 in {
Jim Grosbachcfb66202010-11-18 01:15:56 +00001219def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach0c51bb42010-11-29 23:48:41 +00001220 Size4Bytes, IIC_iLoad_r,
Jim Grosbachcfb66202010-11-18 01:15:56 +00001221 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola75269be2006-07-16 01:02:57 +00001222
Jim Grosbachcfb66202010-11-18 01:15:56 +00001223def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach0c51bb42010-11-29 23:48:41 +00001224 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbachcfb66202010-11-18 01:15:56 +00001225 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach8e7f8df2010-11-18 00:46:58 +00001226
Jim Grosbachcfb66202010-11-18 01:15:56 +00001227def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach0c51bb42010-11-29 23:48:41 +00001228 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbachcfb66202010-11-18 01:15:56 +00001229 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen7d55f372007-05-21 22:14:33 +00001230
Jim Grosbachcfb66202010-11-18 01:15:56 +00001231def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach0c51bb42010-11-29 23:48:41 +00001232 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbachcfb66202010-11-18 01:15:56 +00001233 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen7d55f372007-05-21 22:14:33 +00001234
Jim Grosbachcfb66202010-11-18 01:15:56 +00001235def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach0c51bb42010-11-29 23:48:41 +00001236 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbachcfb66202010-11-18 01:15:56 +00001237 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen7d55f372007-05-21 22:14:33 +00001238}
Chris Lattnerf4d55ec2008-01-06 05:55:01 +00001239let AddedComplexity = 10 in {
Jim Grosbachd6e5c9f2010-11-19 21:14:02 +00001240def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbach0c51bb42010-11-29 23:48:41 +00001241 Size4Bytes, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen7d55f372007-05-21 22:14:33 +00001242
Jim Grosbachd6e5c9f2010-11-19 21:14:02 +00001243def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Eric Christophercc385c02011-01-15 00:25:09 +00001244 Size4Bytes, IIC_iStore_bh_r, [(truncstorei16 GPR:$src,
1245 addrmodepc:$addr)]>;
Dale Johannesen7d55f372007-05-21 22:14:33 +00001246
Jim Grosbachd6e5c9f2010-11-19 21:14:02 +00001247def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbach0c51bb42010-11-29 23:48:41 +00001248 Size4Bytes, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen7d55f372007-05-21 22:14:33 +00001249}
Evan Chengaa03cd32008-11-06 17:48:05 +00001250} // isNotDuplicable = 1
Dale Johannesen7d55f372007-05-21 22:14:33 +00001251
Evan Cheng6a42ec32009-06-23 05:25:29 +00001252
1253// LEApcrel - Load a pc-relative address into a register without offending the
1254// assembler.
Bill Wendlingce3d6ca2010-11-30 00:08:20 +00001255let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbachdc35e062010-12-01 19:47:31 +00001256// The 'adr' mnemonic encodes differently if the label is before or after
Jim Grosbachce2bd8d2010-12-02 00:28:45 +00001257// the instruction. The {24-21} opcode bits are set by the fixup, as we don't
1258// know until then which form of the instruction will be used.
Johnny Chen8bbc1282011-03-24 20:42:48 +00001259def ADR : AI1<{0,?,?,0}, (outs GPR:$Rd), (ins adrlabel:$label),
Jim Grosbachdc35e062010-12-01 19:47:31 +00001260 MiscFrm, IIC_iALUi, "adr", "\t$Rd, #$label", []> {
Jim Grosbach56f47172010-11-17 23:33:14 +00001261 bits<4> Rd;
Jim Grosbachdc35e062010-12-01 19:47:31 +00001262 bits<12> label;
Jim Grosbach56f47172010-11-17 23:33:14 +00001263 let Inst{27-25} = 0b001;
1264 let Inst{20} = 0;
1265 let Inst{19-16} = 0b1111;
1266 let Inst{15-12} = Rd;
Jim Grosbachdc35e062010-12-01 19:47:31 +00001267 let Inst{11-0} = label;
Evan Cheng2cff0762009-07-07 23:40:25 +00001268}
Jim Grosbachce2bd8d2010-12-02 00:28:45 +00001269def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
1270 Size4Bytes, IIC_iALUi, []>;
Jim Grosbachdc35e062010-12-01 19:47:31 +00001271
1272def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
1273 (ins i32imm:$label, nohash_imm:$id, pred:$p),
1274 Size4Bytes, IIC_iALUi, []>;
Evan Cheng6a42ec32009-06-23 05:25:29 +00001275
Evan Cheng10043e22007-01-19 07:51:42 +00001276//===----------------------------------------------------------------------===//
1277// Control Flow Instructions.
1278//
Rafael Espindolad55c0a42006-10-02 19:30:56 +00001279
Anton Korobeynikovbf16a172010-03-06 19:39:36 +00001280let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1281 // ARMV4T and above
Jim Grosbachfba7fce2010-02-16 21:07:46 +00001282 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovbf16a172010-03-06 19:39:36 +00001283 "bx", "\tlr", [(ARMretflag)]>,
1284 Requires<[IsARM, HasV4T]> {
Jim Grosbach2a4d99a2010-10-13 21:48:54 +00001285 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovbf16a172010-03-06 19:39:36 +00001286 }
1287
1288 // ARMV4 only
Jim Grosbach696fe9d2010-10-22 23:48:29 +00001289 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovbf16a172010-03-06 19:39:36 +00001290 "mov", "\tpc, lr", [(ARMretflag)]>,
1291 Requires<[IsARM, NoV4T]> {
Jim Grosbach2a4d99a2010-10-13 21:48:54 +00001292 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovbf16a172010-03-06 19:39:36 +00001293 }
Evan Cheng7848cfc2008-09-17 07:53:38 +00001294}
Rafael Espindola53f78be2006-09-29 21:20:16 +00001295
Bob Wilsone4b80c92009-10-28 00:37:03 +00001296// Indirect branches
1297let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovbf16a172010-03-06 19:39:36 +00001298 // ARMV4T and above
Jim Grosbach027bd472010-11-30 00:24:05 +00001299 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovbf16a172010-03-06 19:39:36 +00001300 [(brind GPR:$dst)]>,
1301 Requires<[IsARM, HasV4T]> {
Jim Grosbach5476a272010-10-11 18:51:51 +00001302 bits<4> dst;
Jim Grosbach2a4d99a2010-10-13 21:48:54 +00001303 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach6ae3fba2010-10-29 19:28:17 +00001304 let Inst{3-0} = dst;
Bob Wilsone4b80c92009-10-28 00:37:03 +00001305 }
Anton Korobeynikovbf16a172010-03-06 19:39:36 +00001306
1307 // ARMV4 only
Jim Grosbach3b4e2ab2010-11-30 18:56:36 +00001308 // FIXME: We would really like to define this as a vanilla ARMPat like:
1309 // ARMPat<(brind GPR:$dst), (MOVr PC, GPR:$dst)>
1310 // With that, however, we can't set isBranch, isTerminator, etc..
1311 def MOVPCRX : ARMPseudoInst<(outs), (ins GPR:$dst),
1312 Size4Bytes, IIC_Br, [(brind GPR:$dst)]>,
1313 Requires<[IsARM, NoV4T]>;
Bob Wilsone4b80c92009-10-28 00:37:03 +00001314}
1315
Evan Cheng9a133f62010-11-29 22:43:27 +00001316// All calls clobber the non-callee saved registers. SP is marked as
1317// a use to prevent stack-pointer assignments that appear immediately
1318// before calls from potentially appearing dead.
David Goodwinb369ee42009-08-12 18:31:53 +00001319let isCall = 1,
Evan Cheng9a133f62010-11-29 22:43:27 +00001320 // On non-Darwin platforms R9 is callee-saved.
Jim Grosbach965fe992011-03-12 00:51:00 +00001321 // FIXME: Do we really need a non-predicated version? If so, it should
1322 // at least be a pseudo instruction expanding to the predicated version
1323 // at MC lowering time.
Evan Cheng4b02b2f2009-07-22 06:46:53 +00001324 Defs = [R0, R1, R2, R3, R12, LR,
1325 D0, D1, D2, D3, D4, D5, D6, D7,
1326 D16, D17, D18, D19, D20, D21, D22, D23,
Evan Cheng9a133f62010-11-29 22:43:27 +00001327 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR],
1328 Uses = [SP] in {
Jason W Kimd2e2f562011-02-04 19:47:15 +00001329 def BL : ABXI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbachf49540c2010-10-06 21:36:43 +00001330 IIC_Br, "bl\t$func",
Evan Cheng175bd142009-07-29 21:26:42 +00001331 [(ARMcall tglobaladdr:$func)]>,
Johnny Chen4f36aff2009-10-27 20:45:15 +00001332 Requires<[IsARM, IsNotDarwin]> {
1333 let Inst{31-28} = 0b1110;
Jim Grosbachc33f28b2010-11-11 20:05:40 +00001334 bits<24> func;
1335 let Inst{23-0} = func;
Johnny Chen4f36aff2009-10-27 20:45:15 +00001336 }
Evan Chengc3c949b42007-06-19 21:05:09 +00001337
Jason W Kimd2e2f562011-02-04 19:47:15 +00001338 def BL_pred : ABI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbachf49540c2010-10-06 21:36:43 +00001339 IIC_Br, "bl", "\t$func",
Evan Cheng175bd142009-07-29 21:26:42 +00001340 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachc33f28b2010-11-11 20:05:40 +00001341 Requires<[IsARM, IsNotDarwin]> {
1342 bits<24> func;
1343 let Inst{23-0} = func;
1344 }
Evan Chengc3c949b42007-06-19 21:05:09 +00001345
Evan Cheng10043e22007-01-19 07:51:42 +00001346 // ARMv5T and above
Evan Chengaa03cd32008-11-06 17:48:05 +00001347 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng13edef52009-10-26 23:45:59 +00001348 IIC_Br, "blx\t$func",
Evan Cheng175bd142009-07-29 21:26:42 +00001349 [(ARMcall GPR:$func)]>,
1350 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach5476a272010-10-11 18:51:51 +00001351 bits<4> func;
Jim Grosbach2aeb8b92010-11-19 00:27:09 +00001352 let Inst{31-4} = 0b1110000100101111111111110011;
Bob Wilsonec845682011-03-03 01:41:01 +00001353 let Inst{3-0} = func;
1354 }
1355
1356 def BLX_pred : AI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
1357 IIC_Br, "blx", "\t$func",
1358 [(ARMcall_pred GPR:$func)]>,
1359 Requires<[IsARM, HasV5T, IsNotDarwin]> {
1360 bits<4> func;
1361 let Inst{27-4} = 0b000100101111111111110011;
1362 let Inst{3-0} = func;
Evan Cheng7848cfc2008-09-17 07:53:38 +00001363 }
1364
Evan Chengbd9ba422009-07-14 01:49:27 +00001365 // ARMv4T
Bob Wilson70aa8d02010-02-16 17:24:15 +00001366 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001367 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1368 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1369 Requires<[IsARM, HasV4T, IsNotDarwin]>;
Anton Korobeynikovbf16a172010-03-06 19:39:36 +00001370
1371 // ARMv4
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001372 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1373 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1374 Requires<[IsARM, NoV4T, IsNotDarwin]>;
Bob Wilson45825302009-06-22 21:01:46 +00001375}
1376
David Goodwinb369ee42009-08-12 18:31:53 +00001377let isCall = 1,
Evan Cheng9a133f62010-11-29 22:43:27 +00001378 // On Darwin R9 is call-clobbered.
1379 // R7 is marked as a use to prevent frame-pointer assignments from being
1380 // moved above / below calls.
Evan Cheng4b02b2f2009-07-22 06:46:53 +00001381 Defs = [R0, R1, R2, R3, R9, R12, LR,
1382 D0, D1, D2, D3, D4, D5, D6, D7,
1383 D16, D17, D18, D19, D20, D21, D22, D23,
Evan Cheng9a133f62010-11-29 22:43:27 +00001384 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR],
1385 Uses = [R7, SP] in {
Jim Grosbach3f2096e2011-03-12 00:45:26 +00001386 def BLr9 : ARMPseudoInst<(outs), (ins bltarget:$func, variable_ops),
1387 Size4Bytes, IIC_Br,
1388 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]>;
Bob Wilson45825302009-06-22 21:01:46 +00001389
Jim Grosbach3f2096e2011-03-12 00:45:26 +00001390 def BLr9_pred : ARMPseudoInst<(outs),
1391 (ins bltarget:$func, pred:$p, variable_ops),
1392 Size4Bytes, IIC_Br,
Evan Cheng175bd142009-07-29 21:26:42 +00001393 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbach3f2096e2011-03-12 00:45:26 +00001394 Requires<[IsARM, IsDarwin]>;
Bob Wilson45825302009-06-22 21:01:46 +00001395
1396 // ARMv5T and above
Jim Grosbach3f2096e2011-03-12 00:45:26 +00001397 def BLXr9 : ARMPseudoInst<(outs), (ins GPR:$func, variable_ops),
1398 Size4Bytes, IIC_Br,
1399 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson45825302009-06-22 21:01:46 +00001400
Jim Grosbach3f2096e2011-03-12 00:45:26 +00001401 def BLXr9_pred: ARMPseudoInst<(outs), (ins GPR:$func, pred:$p, variable_ops),
1402 Size4Bytes, IIC_Br,
Bob Wilsonec845682011-03-03 01:41:01 +00001403 [(ARMcall_pred GPR:$func)]>,
Jim Grosbach3f2096e2011-03-12 00:45:26 +00001404 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilsonec845682011-03-03 01:41:01 +00001405
Evan Chengbd9ba422009-07-14 01:49:27 +00001406 // ARMv4T
Bob Wilson70aa8d02010-02-16 17:24:15 +00001407 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001408 def BXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1409 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1410 Requires<[IsARM, HasV4T, IsDarwin]>;
Anton Korobeynikovbf16a172010-03-06 19:39:36 +00001411
1412 // ARMv4
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001413 def BMOVPCRXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1414 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1415 Requires<[IsARM, NoV4T, IsDarwin]>;
Rafael Espindolabf3a17c2006-07-18 17:00:30 +00001416}
Rafael Espindolab15597b2006-05-18 21:45:49 +00001417
Dale Johannesend679ff72010-06-03 21:09:53 +00001418// Tail calls.
1419
Jim Grosbach3af6fe62011-03-15 00:30:40 +00001420// FIXME: The Thumb versions of these should live in ARMInstrThumb.td
Dale Johannesend679ff72010-06-03 21:09:53 +00001421let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1422 // Darwin versions.
1423 let Defs = [R0, R1, R2, R3, R9, R12,
1424 D0, D1, D2, D3, D4, D5, D6, D7,
1425 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1426 D27, D28, D29, D30, D31, PC],
1427 Uses = [SP] in {
Jim Grosbach49408ce2010-11-30 00:09:06 +00001428 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1429 IIC_Br, []>, Requires<[IsDarwin]>;
Dale Johannesend679ff72010-06-03 21:09:53 +00001430
Jim Grosbach49408ce2010-11-30 00:09:06 +00001431 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1432 IIC_Br, []>, Requires<[IsDarwin]>;
Dale Johannesend679ff72010-06-03 21:09:53 +00001433
Jim Grosbach3af6fe62011-03-15 00:30:40 +00001434 def TAILJMPd : ARMPseudoInst<(outs), (ins brtarget:$dst, variable_ops),
1435 Size4Bytes, IIC_Br,
Jim Grosbach49408ce2010-11-30 00:09:06 +00001436 []>, Requires<[IsARM, IsDarwin]>;
Dale Johannesene2289282010-07-08 01:18:23 +00001437
Jim Grosbach3af6fe62011-03-15 00:30:40 +00001438 def tTAILJMPd: tPseudoInst<(outs), (ins brtarget:$dst, variable_ops),
1439 Size4Bytes, IIC_Br,
Jim Grosbach49408ce2010-11-30 00:09:06 +00001440 []>, Requires<[IsThumb, IsDarwin]>;
Dale Johannesend679ff72010-06-03 21:09:53 +00001441
Jim Grosbach3af6fe62011-03-15 00:30:40 +00001442 def TAILJMPr : ARMPseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1443 Size4Bytes, IIC_Br,
1444 []>, Requires<[IsARM, IsDarwin]>;
1445
1446 def tTAILJMPr : tPseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1447 Size4Bytes, IIC_Br,
1448 []>, Requires<[IsThumb, IsDarwin]>;
Dale Johannesend679ff72010-06-03 21:09:53 +00001449 }
1450
1451 // Non-Darwin versions (the difference is R9).
1452 let Defs = [R0, R1, R2, R3, R12,
1453 D0, D1, D2, D3, D4, D5, D6, D7,
1454 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1455 D27, D28, D29, D30, D31, PC],
1456 Uses = [SP] in {
Jim Grosbach49408ce2010-11-30 00:09:06 +00001457 def TCRETURNdiND : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1458 IIC_Br, []>, Requires<[IsNotDarwin]>;
Dale Johannesend679ff72010-06-03 21:09:53 +00001459
Jim Grosbach49408ce2010-11-30 00:09:06 +00001460 def TCRETURNriND : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1461 IIC_Br, []>, Requires<[IsNotDarwin]>;
Dale Johannesend679ff72010-06-03 21:09:53 +00001462
Jim Grosbach3af6fe62011-03-15 00:30:40 +00001463 def TAILJMPdND : ARMPseudoInst<(outs), (ins brtarget:$dst, variable_ops),
1464 Size4Bytes, IIC_Br,
Evan Chenge5fcd332010-06-19 00:11:54 +00001465 []>, Requires<[IsARM, IsNotDarwin]>;
Dale Johannesena06c2f72010-06-18 20:44:28 +00001466
Jim Grosbach3af6fe62011-03-15 00:30:40 +00001467 def tTAILJMPdND : tPseudoInst<(outs), (ins brtarget:$dst, variable_ops),
1468 Size4Bytes, IIC_Br,
Evan Chenge5fcd332010-06-19 00:11:54 +00001469 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesend679ff72010-06-03 21:09:53 +00001470
Jim Grosbach3af6fe62011-03-15 00:30:40 +00001471 def TAILJMPrND : ARMPseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1472 Size4Bytes, IIC_Br,
1473 []>, Requires<[IsARM, IsNotDarwin]>;
1474 def tTAILJMPrND : tPseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1475 Size4Bytes, IIC_Br,
1476 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesend679ff72010-06-03 21:09:53 +00001477 }
1478}
1479
David Goodwinb369ee42009-08-12 18:31:53 +00001480let isBranch = 1, isTerminator = 1 in {
Jim Grosbachf026d9e2011-03-11 23:24:15 +00001481 // B is "predicable" since it's just a Bcc with an 'always' condition.
Evan Cheng01a42272007-05-16 07:45:54 +00001482 let isBarrier = 1 in {
Evan Chengdcd6cdf2007-05-16 20:50:01 +00001483 let isPredicable = 1 in
Jim Grosbachb7c6e8f2011-03-11 23:25:21 +00001484 // FIXME: We shouldn't need this pseudo at all. Just using Bcc directly
1485 // should be sufficient.
Jim Grosbachf026d9e2011-03-11 23:24:15 +00001486 def B : ARMPseudoInst<(outs), (ins brtarget:$target), Size4Bytes, IIC_Br,
1487 [(br bb:$target)]>;
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001488
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001489 let isNotDuplicable = 1, isIndirectBranch = 1 in {
1490 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach05916562010-11-29 18:53:24 +00001491 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Jim Grosbach0c51bb42010-11-29 23:48:41 +00001492 SizeSpecial, IIC_Br,
1493 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001494 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
1495 // into i12 and rs suffixed versions.
1496 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach05916562010-11-29 18:53:24 +00001497 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Jim Grosbach0c51bb42010-11-29 23:48:41 +00001498 SizeSpecial, IIC_Br,
Chris Lattnercc5dce82010-11-02 23:40:41 +00001499 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach0c51bb42010-11-29 23:48:41 +00001500 imm:$id)]>;
Jim Grosbache040a462010-11-21 01:26:01 +00001501 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach05916562010-11-29 18:53:24 +00001502 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Jim Grosbach0c51bb42010-11-29 23:48:41 +00001503 SizeSpecial, IIC_Br,
Jim Grosbach08c562b2010-11-17 21:05:55 +00001504 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach0c51bb42010-11-29 23:48:41 +00001505 imm:$id)]>;
Chris Lattnercc5dce82010-11-02 23:40:41 +00001506 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng7095cd22008-11-07 09:06:08 +00001507 } // isBarrier = 1
Evan Cheng01a42272007-05-16 07:45:54 +00001508
Evan Chengaa3b8012007-07-05 07:13:32 +00001509 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbachfba7fce2010-02-16 21:07:46 +00001510 // a two-value operand where a dag node expects two operands. :(
Jason W Kimd2e2f562011-02-04 19:47:15 +00001511 def Bcc : ABI<0b1010, (outs), (ins br_target:$target),
Evan Cheng13edef52009-10-26 23:45:59 +00001512 IIC_Br, "b", "\t$target",
Jim Grosbach9d6d77a2010-11-11 18:04:49 +00001513 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1514 bits<24> target;
1515 let Inst{23-0} = target;
1516 }
Rafael Espindola8b7bd822006-08-01 18:53:10 +00001517}
Rafael Espindola75269be2006-07-16 01:02:57 +00001518
Johnny Chen13baa0e2011-03-31 17:53:50 +00001519// BLX (immediate) -- for disassembly only
1520def BLXi : AXI<(outs), (ins br_target:$target), BrMiscFrm, NoItinerary,
1521 "blx\t$target", [/* pattern left blank */]>,
1522 Requires<[IsARM, HasV5T]> {
1523 let Inst{31-25} = 0b1111101;
1524 bits<25> target;
1525 let Inst{23-0} = target{24-1};
1526 let Inst{24} = target{0};
1527}
1528
Johnny Chen52a6ab32010-02-13 02:51:09 +00001529// Branch and Exchange Jazelle -- for disassembly only
1530def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1531 [/* For disassembly only; pattern left blank */]> {
1532 let Inst{23-20} = 0b0010;
1533 //let Inst{19-8} = 0xfff;
1534 let Inst{7-4} = 0b0010;
1535}
1536
Johnny Chen4c444bf2010-02-16 21:59:54 +00001537// Secure Monitor Call is a system instruction -- for disassembly only
1538def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1539 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach0708e742010-10-13 22:38:23 +00001540 bits<4> opt;
1541 let Inst{23-4} = 0b01100000000000000111;
1542 let Inst{3-0} = opt;
Johnny Chen4c444bf2010-02-16 21:59:54 +00001543}
1544
Johnny Chen46c39d42010-02-16 20:04:27 +00001545// Supervisor Call (Software Interrupt) -- for disassembly only
Evan Cheng9a133f62010-11-29 22:43:27 +00001546let isCall = 1, Uses = [SP] in {
Johnny Chenc7e14702010-02-10 18:02:25 +00001547def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
Jim Grosbach0708e742010-10-13 22:38:23 +00001548 [/* For disassembly only; pattern left blank */]> {
1549 bits<24> svc;
1550 let Inst{23-0} = svc;
1551}
Johnny Chenc7e14702010-02-10 18:02:25 +00001552}
Nick Lewycky881e1872011-03-17 01:46:14 +00001553def : MnemonicAlias<"swi", "svc">;
Johnny Chenc7e14702010-02-10 18:02:25 +00001554
Johnny Chen5454e062010-02-17 21:39:10 +00001555// Store Return State is a system instruction -- for disassembly only
Chris Lattner33fc3e02010-10-31 19:10:56 +00001556let isCodeGenOnly = 1 in { // FIXME: This should not use submode!
Jim Grosbachc6af2b42010-11-03 01:01:43 +00001557def SRSW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1558 NoItinerary, "srs${amode}\tsp!, $mode",
Johnny Chen46c39d42010-02-16 20:04:27 +00001559 [/* For disassembly only; pattern left blank */]> {
1560 let Inst{31-28} = 0b1111;
1561 let Inst{22-20} = 0b110; // W = 1
Johnny Chen9b3ccba2011-04-05 00:16:18 +00001562 let Inst{19-8} = 0xd05;
1563 let Inst{7-5} = 0b000;
Johnny Chen46c39d42010-02-16 20:04:27 +00001564}
1565
Jim Grosbachc6af2b42010-11-03 01:01:43 +00001566def SRS : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1567 NoItinerary, "srs${amode}\tsp, $mode",
Johnny Chen46c39d42010-02-16 20:04:27 +00001568 [/* For disassembly only; pattern left blank */]> {
1569 let Inst{31-28} = 0b1111;
1570 let Inst{22-20} = 0b100; // W = 0
Johnny Chen9b3ccba2011-04-05 00:16:18 +00001571 let Inst{19-8} = 0xd05;
1572 let Inst{7-5} = 0b000;
Johnny Chen46c39d42010-02-16 20:04:27 +00001573}
1574
Johnny Chen5454e062010-02-17 21:39:10 +00001575// Return From Exception is a system instruction -- for disassembly only
Jim Grosbachc6af2b42010-11-03 01:01:43 +00001576def RFEW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1577 NoItinerary, "rfe${amode}\t$base!",
Johnny Chen5454e062010-02-17 21:39:10 +00001578 [/* For disassembly only; pattern left blank */]> {
1579 let Inst{31-28} = 0b1111;
1580 let Inst{22-20} = 0b011; // W = 1
Johnny Chena6129b42011-04-04 23:39:08 +00001581 let Inst{15-0} = 0x0a00;
Johnny Chen5454e062010-02-17 21:39:10 +00001582}
1583
Jim Grosbachc6af2b42010-11-03 01:01:43 +00001584def RFE : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1585 NoItinerary, "rfe${amode}\t$base",
Johnny Chen5454e062010-02-17 21:39:10 +00001586 [/* For disassembly only; pattern left blank */]> {
1587 let Inst{31-28} = 0b1111;
1588 let Inst{22-20} = 0b001; // W = 0
Johnny Chena6129b42011-04-04 23:39:08 +00001589 let Inst{15-0} = 0x0a00;
Johnny Chen5454e062010-02-17 21:39:10 +00001590}
Chris Lattner33fc3e02010-10-31 19:10:56 +00001591} // isCodeGenOnly = 1
Johnny Chen5454e062010-02-17 21:39:10 +00001592
Evan Cheng10043e22007-01-19 07:51:42 +00001593//===----------------------------------------------------------------------===//
1594// Load / store Instructions.
1595//
Rafael Espindola677ee832006-10-16 17:17:22 +00001596
Evan Cheng10043e22007-01-19 07:51:42 +00001597// Load
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00001598
1599
Evan Chengff310732010-10-28 06:47:08 +00001600defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbach5a7c7152010-10-27 00:19:44 +00001601 UnOpFrag<(load node:$Src)>>;
Evan Chengff310732010-10-28 06:47:08 +00001602defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbach5a7c7152010-10-27 00:19:44 +00001603 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Chengff310732010-10-28 06:47:08 +00001604defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach338de3e2010-10-27 23:12:14 +00001605 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Chengff310732010-10-28 06:47:08 +00001606defm STRB : AI_str1<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach338de3e2010-10-27 23:12:14 +00001607 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola677ee832006-10-16 17:17:22 +00001608
Evan Chengee2763f2007-03-19 07:20:03 +00001609// Special LDR for loads from non-pc-relative constpools.
Evan Chengdd7f5662010-05-19 06:07:03 +00001610let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1611 isReMaterializable = 1 in
Jim Grosbach4a22eba2010-11-19 21:07:51 +00001612def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach2f790742010-11-13 00:35:48 +00001613 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
1614 []> {
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00001615 bits<4> Rt;
1616 bits<17> addr;
1617 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1618 let Inst{19-16} = 0b1111;
1619 let Inst{15-12} = Rt;
1620 let Inst{11-0} = addr{11-0}; // imm12
1621}
Evan Chengee2763f2007-03-19 07:20:03 +00001622
Evan Cheng10043e22007-01-19 07:51:42 +00001623// Loads with zero extension
Jim Grosbach76aed402010-11-19 18:16:46 +00001624def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach88397752010-11-17 18:11:11 +00001625 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
1626 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola677ee832006-10-16 17:17:22 +00001627
Evan Cheng10043e22007-01-19 07:51:42 +00001628// Loads with sign extension
Jim Grosbach76aed402010-11-19 18:16:46 +00001629def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach88397752010-11-17 18:11:11 +00001630 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
1631 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00001632
Jim Grosbach76aed402010-11-19 18:16:46 +00001633def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach88397752010-11-17 18:11:11 +00001634 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
1635 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolab43efe82006-10-23 20:34:27 +00001636
Jim Grosbacha5dcd982011-04-08 18:47:05 +00001637let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Cheng10043e22007-01-19 07:51:42 +00001638// Load doubleword
Jim Grosbach76aed402010-11-19 18:16:46 +00001639def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
1640 (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach360c3692011-04-01 20:26:57 +00001641 IIC_iLoad_d_r, "ldrd", "\t$Rd, $dst2, $addr",
Misha Brukman209baa52009-08-27 14:14:21 +00001642 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach003c6e72010-11-19 19:41:26 +00001643}
Rafael Espindolab43efe82006-10-23 20:34:27 +00001644
Evan Cheng10043e22007-01-19 07:51:42 +00001645// Indexed loads
Jim Grosbach1aa58632010-11-13 01:28:30 +00001646multiclass AI2_ldridx<bit isByte, string opc, InstrItinClass itin> {
Jim Grosbach69fd90e2010-11-13 01:07:20 +00001647 def _PRE : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1648 (ins addrmode2:$addr), IndexModePre, LdFrm, itin,
Jim Grosbach38b469e2010-11-15 20:47:07 +00001649 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1650 // {17-14} Rn
1651 // {13} 1 == Rm, 0 == imm12
1652 // {12} isAdd
1653 // {11-0} imm12/Rm
1654 bits<18> addr;
1655 let Inst{25} = addr{13};
1656 let Inst{23} = addr{12};
1657 let Inst{19-16} = addr{17-14};
1658 let Inst{11-0} = addr{11-0};
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +00001659 let AsmMatchConverter = "CvtLdWriteBackRegAddrMode2";
Jim Grosbach38b469e2010-11-15 20:47:07 +00001660 }
Jim Grosbach69fd90e2010-11-13 01:07:20 +00001661 def _POST : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Bruno Cardoso Lopesc2452a62011-03-31 15:54:36 +00001662 (ins GPR:$Rn, am2offset:$offset),
1663 IndexModePost, LdFrm, itin,
1664 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach38b469e2010-11-15 20:47:07 +00001665 // {13} 1 == Rm, 0 == imm12
1666 // {12} isAdd
1667 // {11-0} imm12/Rm
Bruno Cardoso Lopesc2452a62011-03-31 15:54:36 +00001668 bits<14> offset;
1669 bits<4> Rn;
1670 let Inst{25} = offset{13};
1671 let Inst{23} = offset{12};
1672 let Inst{19-16} = Rn;
1673 let Inst{11-0} = offset{11-0};
Jim Grosbach38b469e2010-11-15 20:47:07 +00001674 }
Jim Grosbach2f790742010-11-13 00:35:48 +00001675}
Rafael Espindolab15597b2006-05-18 21:45:49 +00001676
Jim Grosbach003c6e72010-11-19 19:41:26 +00001677let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbach1aa58632010-11-13 01:28:30 +00001678defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_ru>;
1679defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_ru>;
Jim Grosbach003c6e72010-11-19 19:41:26 +00001680}
Rafael Espindola1bbe5812006-12-12 00:37:38 +00001681
Jim Grosbach003c6e72010-11-19 19:41:26 +00001682multiclass AI3_ldridx<bits<4> op, bit op20, string opc, InstrItinClass itin> {
1683 def _PRE : AI3ldstidx<op, op20, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1684 (ins addrmode3:$addr), IndexModePre,
1685 LdMiscFrm, itin,
1686 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1687 bits<14> addr;
1688 let Inst{23} = addr{8}; // U bit
1689 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1690 let Inst{19-16} = addr{12-9}; // Rn
1691 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1692 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
1693 }
1694 def _POST : AI3ldstidx<op, op20, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1695 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1696 LdMiscFrm, itin,
1697 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach2aff3922010-11-19 23:14:43 +00001698 bits<10> offset;
Jim Grosbach003c6e72010-11-19 19:41:26 +00001699 bits<4> Rn;
Jim Grosbach2aff3922010-11-19 23:14:43 +00001700 let Inst{23} = offset{8}; // U bit
1701 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach003c6e72010-11-19 19:41:26 +00001702 let Inst{19-16} = Rn;
Jim Grosbach2aff3922010-11-19 23:14:43 +00001703 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1704 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Jim Grosbach003c6e72010-11-19 19:41:26 +00001705 }
1706}
Rafael Espindola4443c7d2006-09-08 16:59:47 +00001707
Jim Grosbach003c6e72010-11-19 19:41:26 +00001708let mayLoad = 1, neverHasSideEffects = 1 in {
1709defm LDRH : AI3_ldridx<0b1011, 1, "ldrh", IIC_iLoad_bh_ru>;
1710defm LDRSH : AI3_ldridx<0b1111, 1, "ldrsh", IIC_iLoad_bh_ru>;
1711defm LDRSB : AI3_ldridx<0b1101, 1, "ldrsb", IIC_iLoad_bh_ru>;
Jim Grosbacha5dcd982011-04-08 18:47:05 +00001712let hasExtraDefRegAllocReq = 1 in {
Jim Grosbachd9dce562011-04-05 18:40:13 +00001713def LDRD_PRE : AI3ldstidx<0b1101, 0, 1, 1, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
1714 (ins addrmode3:$addr), IndexModePre,
1715 LdMiscFrm, IIC_iLoad_d_ru,
1716 "ldrd", "\t$Rt, $Rt2, $addr!",
1717 "$addr.base = $Rn_wb", []> {
1718 bits<14> addr;
1719 let Inst{23} = addr{8}; // U bit
1720 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1721 let Inst{19-16} = addr{12-9}; // Rn
1722 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1723 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
1724}
1725def LDRD_POST: AI3ldstidx<0b1101, 0, 1, 0, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
1726 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1727 LdMiscFrm, IIC_iLoad_d_ru,
1728 "ldrd", "\t$Rt, $Rt2, [$Rn], $offset",
1729 "$Rn = $Rn_wb", []> {
1730 bits<10> offset;
1731 bits<4> Rn;
1732 let Inst{23} = offset{8}; // U bit
1733 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
1734 let Inst{19-16} = Rn;
1735 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1736 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
1737}
Jim Grosbacha5dcd982011-04-08 18:47:05 +00001738} // hasExtraDefRegAllocReq = 1
Jim Grosbach003c6e72010-11-19 19:41:26 +00001739} // mayLoad = 1, neverHasSideEffects = 1
Evan Cheng10043e22007-01-19 07:51:42 +00001740
Johnny Chen74c90452010-02-18 03:27:42 +00001741// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Jim Grosbach003c6e72010-11-19 19:41:26 +00001742let mayLoad = 1, neverHasSideEffects = 1 in {
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +00001743def LDRT : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$base_wb),
1744 (ins addrmode2:$addr), IndexModePost, LdFrm, IIC_iLoad_ru,
1745 "ldrt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
1746 // {17-14} Rn
1747 // {13} 1 == Rm, 0 == imm12
1748 // {12} isAdd
1749 // {11-0} imm12/Rm
1750 bits<18> addr;
1751 let Inst{25} = addr{13};
1752 let Inst{23} = addr{12};
Johnny Chenaf88c0a2010-02-11 20:31:08 +00001753 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +00001754 let Inst{19-16} = addr{17-14};
1755 let Inst{11-0} = addr{11-0};
1756 let AsmMatchConverter = "CvtLdWriteBackRegAddrMode2";
Johnny Chenaf88c0a2010-02-11 20:31:08 +00001757}
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +00001758def LDRBT : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1759 (ins addrmode2:$addr), IndexModePost, LdFrm, IIC_iLoad_bh_ru,
1760 "ldrbt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
1761 // {17-14} Rn
1762 // {13} 1 == Rm, 0 == imm12
1763 // {12} isAdd
1764 // {11-0} imm12/Rm
1765 bits<18> addr;
1766 let Inst{25} = addr{13};
1767 let Inst{23} = addr{12};
Johnny Chen74c90452010-02-18 03:27:42 +00001768 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +00001769 let Inst{19-16} = addr{17-14};
1770 let Inst{11-0} = addr{11-0};
1771 let AsmMatchConverter = "CvtLdWriteBackRegAddrMode2";
Johnny Chen74c90452010-02-18 03:27:42 +00001772}
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +00001773def LDRSBT : AI3ldstidxT<0b1101, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1774 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
1775 "ldrsbt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chen74c90452010-02-18 03:27:42 +00001776 let Inst{21} = 1; // overwrite
1777}
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +00001778def LDRHT : AI3ldstidxT<0b1011, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1779 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
1780 "ldrht", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chen74c90452010-02-18 03:27:42 +00001781 let Inst{21} = 1; // overwrite
1782}
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +00001783def LDRSHT : AI3ldstidxT<0b1111, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1784 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
1785 "ldrsht", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chenaf88c0a2010-02-11 20:31:08 +00001786 let Inst{21} = 1; // overwrite
1787}
Jim Grosbach003c6e72010-11-19 19:41:26 +00001788}
Johnny Chenaf88c0a2010-02-11 20:31:08 +00001789
Evan Cheng10043e22007-01-19 07:51:42 +00001790// Store
Evan Cheng10043e22007-01-19 07:51:42 +00001791
1792// Stores with truncate
Jim Grosbach09d7bfd2010-11-19 22:14:31 +00001793def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach607efcb2010-11-11 01:09:40 +00001794 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
1795 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001796
Evan Cheng10043e22007-01-19 07:51:42 +00001797// Store doubleword
Jim Grosbach360c3692011-04-01 20:26:57 +00001798let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
1799def STRD : AI3str<0b1111, (outs), (ins GPR:$Rt, GPR:$src2, addrmode3:$addr),
Evan Cheng2fb20b12010-09-30 01:08:25 +00001800 StMiscFrm, IIC_iStore_d_r,
Jim Grosbach360c3692011-04-01 20:26:57 +00001801 "strd", "\t$Rt, $src2, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001802
1803// Indexed stores
Jim Grosbach6e9aace2010-11-19 21:35:06 +00001804def STR_PRE : AI2stridx<0, 1, (outs GPR:$Rn_wb),
Jim Grosbach38b469e2010-11-15 20:47:07 +00001805 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach2f790742010-11-13 00:35:48 +00001806 IndexModePre, StFrm, IIC_iStore_ru,
Jakob Stoklund Olesen98716402011-04-12 23:27:48 +00001807 "str", "\t$Rt, [$Rn, $offset]!",
1808 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbach5a77b8b2010-11-19 22:06:57 +00001809 [(set GPR:$Rn_wb,
Jim Grosbach6e9aace2010-11-19 21:35:06 +00001810 (pre_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001811
Jim Grosbach6e9aace2010-11-19 21:35:06 +00001812def STR_POST : AI2stridx<0, 0, (outs GPR:$Rn_wb),
Jim Grosbach38b469e2010-11-15 20:47:07 +00001813 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach2f790742010-11-13 00:35:48 +00001814 IndexModePost, StFrm, IIC_iStore_ru,
Jakob Stoklund Olesen98716402011-04-12 23:27:48 +00001815 "str", "\t$Rt, [$Rn], $offset",
1816 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbach5a77b8b2010-11-19 22:06:57 +00001817 [(set GPR:$Rn_wb,
Jim Grosbach6e9aace2010-11-19 21:35:06 +00001818 (post_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001819
Jim Grosbach5a77b8b2010-11-19 22:06:57 +00001820def STRB_PRE : AI2stridx<1, 1, (outs GPR:$Rn_wb),
1821 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
1822 IndexModePre, StFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen98716402011-04-12 23:27:48 +00001823 "strb", "\t$Rt, [$Rn, $offset]!",
1824 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbach5a77b8b2010-11-19 22:06:57 +00001825 [(set GPR:$Rn_wb, (pre_truncsti8 GPR:$Rt,
1826 GPR:$Rn, am2offset:$offset))]>;
1827def STRB_POST: AI2stridx<1, 0, (outs GPR:$Rn_wb),
1828 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
1829 IndexModePost, StFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen98716402011-04-12 23:27:48 +00001830 "strb", "\t$Rt, [$Rn], $offset",
1831 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbach5a77b8b2010-11-19 22:06:57 +00001832 [(set GPR:$Rn_wb, (post_truncsti8 GPR:$Rt,
1833 GPR:$Rn, am2offset:$offset))]>;
1834
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001835def STRH_PRE : AI3stridx<0b1011, 0, 1, (outs GPR:$Rn_wb),
1836 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
1837 IndexModePre, StMiscFrm, IIC_iStore_ru,
Jakob Stoklund Olesen98716402011-04-12 23:27:48 +00001838 "strh", "\t$Rt, [$Rn, $offset]!",
1839 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001840 [(set GPR:$Rn_wb,
1841 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001842
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001843def STRH_POST: AI3stridx<0b1011, 0, 0, (outs GPR:$Rn_wb),
1844 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
1845 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen98716402011-04-12 23:27:48 +00001846 "strh", "\t$Rt, [$Rn], $offset",
1847 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001848 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
1849 GPR:$Rn, am3offset:$offset))]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001850
Johnny Chen688a90e2010-02-18 22:31:18 +00001851// For disassembly only
Jim Grosbacha5dcd982011-04-08 18:47:05 +00001852let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Johnny Chen688a90e2010-02-18 22:31:18 +00001853def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1854 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng2fb20b12010-09-30 01:08:25 +00001855 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen688a90e2010-02-18 22:31:18 +00001856 "strd", "\t$src1, $src2, [$base, $offset]!",
1857 "$base = $base_wb", []>;
1858
1859// For disassembly only
1860def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1861 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng2fb20b12010-09-30 01:08:25 +00001862 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen688a90e2010-02-18 22:31:18 +00001863 "strd", "\t$src1, $src2, [$base], $offset",
1864 "$base = $base_wb", []>;
Jim Grosbacha5dcd982011-04-08 18:47:05 +00001865} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Johnny Chen688a90e2010-02-18 22:31:18 +00001866
Johnny Chen718ed8a2010-03-01 19:22:00 +00001867// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chenaf88c0a2010-02-11 20:31:08 +00001868
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +00001869def STRT : AI2stridxT<0, 0, (outs GPR:$Rn_wb), (ins GPR:$Rt, addrmode2:$addr),
1870 IndexModePost, StFrm, IIC_iStore_ru,
1871 "strt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
Johnny Chenaf88c0a2010-02-11 20:31:08 +00001872 [/* For disassembly only; pattern left blank */]> {
1873 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +00001874 let AsmMatchConverter = "CvtStWriteBackRegAddrMode2";
1875}
1876
1877def STRBT : AI2stridxT<1, 0, (outs GPR:$Rn_wb), (ins GPR:$Rt, addrmode2:$addr),
1878 IndexModePost, StFrm, IIC_iStore_bh_ru,
1879 "strbt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
1880 [/* For disassembly only; pattern left blank */]> {
1881 let Inst{21} = 1; // overwrite
1882 let AsmMatchConverter = "CvtStWriteBackRegAddrMode2";
Johnny Chenaf88c0a2010-02-11 20:31:08 +00001883}
1884
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +00001885def STRHT: AI3sthpo<(outs GPR:$base_wb), (ins GPR:$Rt, addrmode3:$addr),
Evan Cheng2fb20b12010-09-30 01:08:25 +00001886 StMiscFrm, IIC_iStore_bh_ru,
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +00001887 "strht", "\t$Rt, $addr", "$addr.base = $base_wb",
Johnny Chen718ed8a2010-03-01 19:22:00 +00001888 [/* For disassembly only; pattern left blank */]> {
1889 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +00001890 let AsmMatchConverter = "CvtStWriteBackRegAddrMode3";
Johnny Chen718ed8a2010-03-01 19:22:00 +00001891}
1892
Evan Cheng10043e22007-01-19 07:51:42 +00001893//===----------------------------------------------------------------------===//
1894// Load / store multiple Instructions.
1895//
1896
Bill Wendlinge69afc62010-11-13 09:09:38 +00001897multiclass arm_ldst_mult<string asm, bit L_bit, Format f,
1898 InstrItinClass itin, InstrItinClass itin_upd> {
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001899 def IA :
Bill Wendlinge69afc62010-11-13 09:09:38 +00001900 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1901 IndexModeNone, f, itin,
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001902 !strconcat(asm, "ia${p}\t$Rn, $regs"), "", []> {
Bill Wendlinge69afc62010-11-13 09:09:38 +00001903 let Inst{24-23} = 0b01; // Increment After
1904 let Inst{21} = 0; // No writeback
1905 let Inst{20} = L_bit;
1906 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001907 def IA_UPD :
Bill Wendlinge69afc62010-11-13 09:09:38 +00001908 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1909 IndexModeUpd, f, itin_upd,
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001910 !strconcat(asm, "ia${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendlinge69afc62010-11-13 09:09:38 +00001911 let Inst{24-23} = 0b01; // Increment After
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001912 let Inst{21} = 1; // Writeback
Bill Wendlinge69afc62010-11-13 09:09:38 +00001913 let Inst{20} = L_bit;
1914 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001915 def DA :
Bill Wendlinge69afc62010-11-13 09:09:38 +00001916 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1917 IndexModeNone, f, itin,
1918 !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> {
1919 let Inst{24-23} = 0b00; // Decrement After
1920 let Inst{21} = 0; // No writeback
1921 let Inst{20} = L_bit;
1922 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001923 def DA_UPD :
Bill Wendlinge69afc62010-11-13 09:09:38 +00001924 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1925 IndexModeUpd, f, itin_upd,
1926 !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1927 let Inst{24-23} = 0b00; // Decrement After
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001928 let Inst{21} = 1; // Writeback
Bill Wendlinge69afc62010-11-13 09:09:38 +00001929 let Inst{20} = L_bit;
1930 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001931 def DB :
Bill Wendlinge69afc62010-11-13 09:09:38 +00001932 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1933 IndexModeNone, f, itin,
1934 !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> {
1935 let Inst{24-23} = 0b10; // Decrement Before
1936 let Inst{21} = 0; // No writeback
1937 let Inst{20} = L_bit;
1938 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001939 def DB_UPD :
Bill Wendlinge69afc62010-11-13 09:09:38 +00001940 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1941 IndexModeUpd, f, itin_upd,
1942 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1943 let Inst{24-23} = 0b10; // Decrement Before
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001944 let Inst{21} = 1; // Writeback
Bill Wendlinge69afc62010-11-13 09:09:38 +00001945 let Inst{20} = L_bit;
1946 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001947 def IB :
Bill Wendlinge69afc62010-11-13 09:09:38 +00001948 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1949 IndexModeNone, f, itin,
1950 !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> {
1951 let Inst{24-23} = 0b11; // Increment Before
1952 let Inst{21} = 0; // No writeback
1953 let Inst{20} = L_bit;
1954 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001955 def IB_UPD :
Bill Wendlinge69afc62010-11-13 09:09:38 +00001956 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1957 IndexModeUpd, f, itin_upd,
1958 !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1959 let Inst{24-23} = 0b11; // Increment Before
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001960 let Inst{21} = 1; // Writeback
Bill Wendlinge69afc62010-11-13 09:09:38 +00001961 let Inst{20} = L_bit;
1962 }
Owen Anderson9c6456e2011-03-18 19:47:14 +00001963}
Bill Wendlinge69afc62010-11-13 09:09:38 +00001964
Bill Wendling9430eb42010-11-13 11:20:05 +00001965let neverHasSideEffects = 1 in {
Bill Wendling705ec772010-11-13 10:57:02 +00001966
1967let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
1968defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>;
1969
1970let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
1971defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>;
1972
1973} // neverHasSideEffects
1974
Bob Wilson7c2c6262011-01-06 19:24:32 +00001975// Load / Store Multiple Mnemonic Aliases
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001976def : MnemonicAlias<"ldm", "ldmia">;
1977def : MnemonicAlias<"stm", "stmia">;
1978
1979// FIXME: remove when we have a way to marking a MI with these properties.
1980// FIXME: Should pc be an implicit operand like PICADD, etc?
1981let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
1982 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbach6d371ce2011-03-11 22:51:41 +00001983def LDMIA_RET : ARMPseudoInst<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
1984 reglist:$regs, variable_ops),
1985 Size4Bytes, IIC_iLoad_mBr, []>,
1986 RegConstraint<"$Rn = $wb">;
Evan Cheng10043e22007-01-19 07:51:42 +00001987
Evan Cheng10043e22007-01-19 07:51:42 +00001988//===----------------------------------------------------------------------===//
1989// Move Instructions.
1990//
1991
Evan Chengd93b5b62009-06-12 20:46:18 +00001992let neverHasSideEffects = 1 in
Jim Grosbach0e57a9f2010-10-12 18:09:12 +00001993def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
1994 "mov", "\t$Rd, $Rm", []>, UnaryDP {
1995 bits<4> Rd;
1996 bits<4> Rm;
Jim Grosbachc43c9302010-10-08 21:45:55 +00001997
Johnny Chen387b36e2011-04-01 23:30:25 +00001998 let Inst{19-16} = 0b0000;
Johnny Chen3467dcb2009-11-07 00:54:36 +00001999 let Inst{11-4} = 0b00000000;
Bob Wilson1a791ee2009-10-14 19:00:24 +00002000 let Inst{25} = 0;
Jim Grosbach0e57a9f2010-10-12 18:09:12 +00002001 let Inst{3-0} = Rm;
2002 let Inst{15-12} = Rd;
Bob Wilson1a791ee2009-10-14 19:00:24 +00002003}
2004
Dale Johannesen438c35b2010-06-15 22:24:08 +00002005// A version for the smaller set of tail call registers.
2006let neverHasSideEffects = 1 in
Jim Grosbach696fe9d2010-10-22 23:48:29 +00002007def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbach0e57a9f2010-10-12 18:09:12 +00002008 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
2009 bits<4> Rd;
2010 bits<4> Rm;
Jim Grosbachc43c9302010-10-08 21:45:55 +00002011
Dale Johannesen438c35b2010-06-15 22:24:08 +00002012 let Inst{11-4} = 0b00000000;
2013 let Inst{25} = 0;
Jim Grosbach0e57a9f2010-10-12 18:09:12 +00002014 let Inst{3-0} = Rm;
2015 let Inst{15-12} = Rd;
Dale Johannesen438c35b2010-06-15 22:24:08 +00002016}
2017
Evan Cheng59bbc542010-10-27 23:41:30 +00002018def MOVs : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg:$src),
Anton Korobeynikov7c2b1e72009-09-27 23:52:58 +00002019 DPSoRegFrm, IIC_iMOVsr,
Evan Cheng59bbc542010-10-27 23:41:30 +00002020 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg:$src)]>,
2021 UnaryDP {
Jim Grosbach19c6cb92010-10-14 23:28:31 +00002022 bits<4> Rd;
Jim Grosbacheafcb272010-10-14 18:54:27 +00002023 bits<12> src;
Jim Grosbach19c6cb92010-10-14 23:28:31 +00002024 let Inst{15-12} = Rd;
Johnny Chen6615fa12011-04-01 23:15:50 +00002025 let Inst{19-16} = 0b0000;
Jim Grosbacheafcb272010-10-14 18:54:27 +00002026 let Inst{11-0} = src;
Bob Wilson1a791ee2009-10-14 19:00:24 +00002027 let Inst{25} = 0;
2028}
Evan Cheng5be3e092007-03-19 07:09:02 +00002029
Evan Cheng7f8ab6e2010-11-17 20:13:28 +00002030let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach12e493a2010-10-12 23:18:08 +00002031def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
2032 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbach0e57a9f2010-10-12 18:09:12 +00002033 bits<4> Rd;
Jim Grosbach12e493a2010-10-12 23:18:08 +00002034 bits<12> imm;
Anton Korobeynikov7c2b1e72009-09-27 23:52:58 +00002035 let Inst{25} = 1;
Jim Grosbach0e57a9f2010-10-12 18:09:12 +00002036 let Inst{15-12} = Rd;
2037 let Inst{19-16} = 0b0000;
Jim Grosbach12e493a2010-10-12 23:18:08 +00002038 let Inst{11-0} = imm;
Anton Korobeynikov7c2b1e72009-09-27 23:52:58 +00002039}
2040
Evan Cheng7f8ab6e2010-11-17 20:13:28 +00002041let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Evan Cheng965b3c72011-01-13 07:58:56 +00002042def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins i32imm_hilo16:$imm),
Anton Korobeynikov7c2b1e72009-09-27 23:52:58 +00002043 DPFrm, IIC_iMOVi,
Jim Grosbacheafcb272010-10-14 18:54:27 +00002044 "movw", "\t$Rd, $imm",
2045 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen5b66b312010-02-01 23:06:04 +00002046 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbacheafcb272010-10-14 18:54:27 +00002047 bits<4> Rd;
2048 bits<16> imm;
2049 let Inst{15-12} = Rd;
2050 let Inst{11-0} = imm{11-0};
2051 let Inst{19-16} = imm{15-12};
Bob Wilson453a06e2009-10-13 17:35:30 +00002052 let Inst{20} = 0;
Anton Korobeynikov7c2b1e72009-09-27 23:52:58 +00002053 let Inst{25} = 1;
2054}
2055
Evan Cheng2f2435d2011-01-21 18:55:51 +00002056def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2057 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Chengdfce83c2011-01-17 08:03:18 +00002058
2059let Constraints = "$src = $Rd" in {
Evan Cheng965b3c72011-01-13 07:58:56 +00002060def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, i32imm_hilo16:$imm),
Anton Korobeynikov7c2b1e72009-09-27 23:52:58 +00002061 DPFrm, IIC_iMOVi,
Jim Grosbacheafcb272010-10-14 18:54:27 +00002062 "movt", "\t$Rd, $imm",
2063 [(set GPR:$Rd,
Jim Grosbachfba7fce2010-02-16 21:07:46 +00002064 (or (and GPR:$src, 0xffff),
Anton Korobeynikov7c2b1e72009-09-27 23:52:58 +00002065 lo16AllZero:$imm))]>, UnaryDP,
2066 Requires<[IsARM, HasV6T2]> {
Jim Grosbacheafcb272010-10-14 18:54:27 +00002067 bits<4> Rd;
2068 bits<16> imm;
2069 let Inst{15-12} = Rd;
2070 let Inst{11-0} = imm{11-0};
2071 let Inst{19-16} = imm{15-12};
Bob Wilson453a06e2009-10-13 17:35:30 +00002072 let Inst{20} = 0;
Anton Korobeynikov7c2b1e72009-09-27 23:52:58 +00002073 let Inst{25} = 1;
Evan Cheng9fa83452009-09-09 01:47:07 +00002074}
Evan Cheng9d41b312007-07-10 18:08:01 +00002075
Evan Cheng2f2435d2011-01-21 18:55:51 +00002076def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2077 (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Chengdfce83c2011-01-17 08:03:18 +00002078
2079} // Constraints
2080
Evan Cheng786b15f2009-10-21 08:15:52 +00002081def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
2082 Requires<[IsARM, HasV6T2]>;
2083
David Goodwin5f582b72009-09-01 18:32:09 +00002084let Uses = [CPSR] in
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00002085def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach8b6a9c12010-10-14 22:57:13 +00002086 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
2087 Requires<[IsARM]>;
Evan Cheng10043e22007-01-19 07:51:42 +00002088
2089// These aren't really mov instructions, but we have to define them this way
2090// due to flag operands.
2091
Evan Cheng3e18e502007-09-11 19:55:27 +00002092let Defs = [CPSR] in {
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00002093def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach8b6a9c12010-10-14 22:57:13 +00002094 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
2095 Requires<[IsARM]>;
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00002096def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach8b6a9c12010-10-14 22:57:13 +00002097 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
2098 Requires<[IsARM]>;
Evan Cheng3e18e502007-09-11 19:55:27 +00002099}
Evan Cheng10043e22007-01-19 07:51:42 +00002100
Evan Cheng10043e22007-01-19 07:51:42 +00002101//===----------------------------------------------------------------------===//
2102// Extend Instructions.
2103//
2104
2105// Sign extenders
2106
Evan Cheng62d626c2010-09-25 00:49:35 +00002107defm SXTB : AI_ext_rrot<0b01101010,
2108 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
2109defm SXTH : AI_ext_rrot<0b01101011,
2110 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Cheng10043e22007-01-19 07:51:42 +00002111
Evan Cheng62d626c2010-09-25 00:49:35 +00002112defm SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng49d66522008-11-06 22:15:19 +00002113 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng62d626c2010-09-25 00:49:35 +00002114defm SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng49d66522008-11-06 22:15:19 +00002115 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Cheng10043e22007-01-19 07:51:42 +00002116
Johnny Chen5ddd4ac2010-02-22 21:50:40 +00002117// For disassembly only
Evan Cheng62d626c2010-09-25 00:49:35 +00002118defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen5ddd4ac2010-02-22 21:50:40 +00002119
2120// For disassembly only
Evan Cheng62d626c2010-09-25 00:49:35 +00002121defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Cheng10043e22007-01-19 07:51:42 +00002122
2123// Zero extenders
2124
2125let AddedComplexity = 16 in {
Evan Cheng62d626c2010-09-25 00:49:35 +00002126defm UXTB : AI_ext_rrot<0b01101110,
2127 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
2128defm UXTH : AI_ext_rrot<0b01101111,
2129 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
2130defm UXTB16 : AI_ext_rrot<0b01101100,
2131 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Cheng10043e22007-01-19 07:51:42 +00002132
Jim Grosbachc445a7d2010-07-28 23:25:44 +00002133// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
2134// The transformation should probably be done as a combiner action
2135// instead so we can include a check for masking back in the upper
2136// eight bits of the source into the lower eight bits of the result.
2137//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
2138// (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilsone67b7702009-06-22 22:08:29 +00002139def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Cheng10043e22007-01-19 07:51:42 +00002140 (UXTB16r_rot GPR:$Src, 8)>;
2141
Evan Cheng62d626c2010-09-25 00:49:35 +00002142defm UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Cheng10043e22007-01-19 07:51:42 +00002143 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng62d626c2010-09-25 00:49:35 +00002144defm UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Cheng10043e22007-01-19 07:51:42 +00002145 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindolad0dee772006-08-21 22:00:32 +00002146}
2147
Evan Cheng10043e22007-01-19 07:51:42 +00002148// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen5ddd4ac2010-02-22 21:50:40 +00002149// For disassembly only
Evan Cheng62d626c2010-09-25 00:49:35 +00002150defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindolac7829d62006-09-11 19:24:19 +00002151
Evan Cheng10043e22007-01-19 07:51:42 +00002152
Jim Grosbach68a335e2010-10-15 17:15:16 +00002153def SBFX : I<(outs GPR:$Rd),
2154 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng2fb20b12010-09-30 01:08:25 +00002155 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach68a335e2010-10-15 17:15:16 +00002156 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel423e42b2009-10-13 18:59:48 +00002157 Requires<[IsARM, HasV6T2]> {
Jim Grosbach68a335e2010-10-15 17:15:16 +00002158 bits<4> Rd;
2159 bits<4> Rn;
2160 bits<5> lsb;
2161 bits<5> width;
Sandeep Patel423e42b2009-10-13 18:59:48 +00002162 let Inst{27-21} = 0b0111101;
2163 let Inst{6-4} = 0b101;
Jim Grosbach68a335e2010-10-15 17:15:16 +00002164 let Inst{20-16} = width;
2165 let Inst{15-12} = Rd;
2166 let Inst{11-7} = lsb;
2167 let Inst{3-0} = Rn;
Sandeep Patel423e42b2009-10-13 18:59:48 +00002168}
2169
Jim Grosbach68a335e2010-10-15 17:15:16 +00002170def UBFX : I<(outs GPR:$Rd),
2171 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng2fb20b12010-09-30 01:08:25 +00002172 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach68a335e2010-10-15 17:15:16 +00002173 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel423e42b2009-10-13 18:59:48 +00002174 Requires<[IsARM, HasV6T2]> {
Jim Grosbach68a335e2010-10-15 17:15:16 +00002175 bits<4> Rd;
2176 bits<4> Rn;
2177 bits<5> lsb;
2178 bits<5> width;
Sandeep Patel423e42b2009-10-13 18:59:48 +00002179 let Inst{27-21} = 0b0111111;
2180 let Inst{6-4} = 0b101;
Jim Grosbach68a335e2010-10-15 17:15:16 +00002181 let Inst{20-16} = width;
2182 let Inst{15-12} = Rd;
2183 let Inst{11-7} = lsb;
2184 let Inst{3-0} = Rn;
Sandeep Patel423e42b2009-10-13 18:59:48 +00002185}
2186
Evan Cheng10043e22007-01-19 07:51:42 +00002187//===----------------------------------------------------------------------===//
2188// Arithmetic Instructions.
2189//
2190
Jim Grosbachb7c01f52008-10-14 20:36:24 +00002191defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Chengc35d7bb2010-09-29 00:27:46 +00002192 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng5bf90112009-06-26 00:19:44 +00002193 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbachb7c01f52008-10-14 20:36:24 +00002194defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Chengc35d7bb2010-09-29 00:27:46 +00002195 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng7848cfc2008-09-17 07:53:38 +00002196 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Cheng10043e22007-01-19 07:51:42 +00002197
Evan Chengaa3b8012007-07-05 07:13:32 +00002198// ADD and SUB with 's' bit set.
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00002199defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Chengc35d7bb2010-09-29 00:27:46 +00002200 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00002201 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
2202defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Chengc35d7bb2010-09-29 00:27:46 +00002203 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Chengc7ea8df2009-06-25 20:59:23 +00002204 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Chenge8c3cbf2007-06-06 10:17:05 +00002205
Evan Cheng97727a62009-06-25 23:34:10 +00002206defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a334d02010-02-16 20:17:57 +00002207 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng97727a62009-06-25 23:34:10 +00002208defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a334d02010-02-16 20:17:57 +00002209 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Daniel Dunbar6e3aedd2011-01-10 15:26:35 +00002210
2211// ADC and SUBC with 's' bit set.
Owen Anderson77aa2662011-04-05 21:48:57 +00002212let usesCustomInserter = 1 in {
2213defm ADCS : AI1_adde_sube_s_irs<
2214 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
2215defm SBCS : AI1_adde_sube_s_irs<
2216 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
2217}
Evan Cheng10043e22007-01-19 07:51:42 +00002218
Jim Grosbach00ce8de2010-10-15 18:42:41 +00002219def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2220 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
2221 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
2222 bits<4> Rd;
2223 bits<4> Rn;
2224 bits<12> imm;
2225 let Inst{25} = 1;
2226 let Inst{15-12} = Rd;
2227 let Inst{19-16} = Rn;
2228 let Inst{11-0} = imm;
Evan Cheng9fa83452009-09-09 01:47:07 +00002229}
Evan Cheng9d41b312007-07-10 18:08:01 +00002230
Bob Wilsonadb93e52010-08-05 18:23:43 +00002231// The reg/reg form is only defined for the disassembler; for codegen it is
2232// equivalent to SUBrr.
Jim Grosbach00ce8de2010-10-15 18:42:41 +00002233def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
2234 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm",
Bob Wilsonb1021392010-08-05 19:00:21 +00002235 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach00ce8de2010-10-15 18:42:41 +00002236 bits<4> Rd;
2237 bits<4> Rn;
2238 bits<4> Rm;
2239 let Inst{11-4} = 0b00000000;
2240 let Inst{25} = 0;
2241 let Inst{3-0} = Rm;
2242 let Inst{15-12} = Rd;
2243 let Inst{19-16} = Rn;
Bob Wilsonadb93e52010-08-05 18:23:43 +00002244}
2245
Jim Grosbach00ce8de2010-10-15 18:42:41 +00002246def RSBrs : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2247 DPSoRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
2248 [(set GPR:$Rd, (sub so_reg:$shift, GPR:$Rn))]> {
2249 bits<4> Rd;
2250 bits<4> Rn;
2251 bits<12> shift;
2252 let Inst{25} = 0;
2253 let Inst{11-0} = shift;
2254 let Inst{15-12} = Rd;
2255 let Inst{19-16} = Rn;
Bob Wilsona6aba772009-10-26 22:34:44 +00002256}
Evan Chengaa3b8012007-07-05 07:13:32 +00002257
2258// RSB with 's' bit set.
Owen Anderson867846b2011-04-05 23:55:28 +00002259// NOTE: CPSR def omitted because it will be handled by the custom inserter.
2260let usesCustomInserter = 1 in {
2261def RSBSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2262 Size4Bytes, IIC_iALUi,
2263 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]>;
2264def RSBSrr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2265 Size4Bytes, IIC_iALUr,
2266 [/* For disassembly only; pattern left blank */]>;
2267def RSBSrs : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2268 Size4Bytes, IIC_iALUsr,
2269 [(set GPR:$Rd, (subc so_reg:$shift, GPR:$Rn))]>;
Evan Cheng3e18e502007-09-11 19:55:27 +00002270}
Evan Chengaa3b8012007-07-05 07:13:32 +00002271
Evan Cheng97727a62009-06-25 23:34:10 +00002272let Uses = [CPSR] in {
Jim Grosbach00ce8de2010-10-15 18:42:41 +00002273def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2274 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
2275 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a334d02010-02-16 20:17:57 +00002276 Requires<[IsARM]> {
Jim Grosbach00ce8de2010-10-15 18:42:41 +00002277 bits<4> Rd;
2278 bits<4> Rn;
2279 bits<12> imm;
2280 let Inst{25} = 1;
2281 let Inst{15-12} = Rd;
2282 let Inst{19-16} = Rn;
2283 let Inst{11-0} = imm;
Evan Cheng9fa83452009-09-09 01:47:07 +00002284}
Bob Wilson72de3072010-08-05 18:59:36 +00002285// The reg/reg form is only defined for the disassembler; for codegen it is
2286// equivalent to SUBrr.
Jim Grosbach00ce8de2010-10-15 18:42:41 +00002287def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2288 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm",
Bob Wilson72de3072010-08-05 18:59:36 +00002289 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach00ce8de2010-10-15 18:42:41 +00002290 bits<4> Rd;
2291 bits<4> Rn;
2292 bits<4> Rm;
2293 let Inst{11-4} = 0b00000000;
2294 let Inst{25} = 0;
2295 let Inst{3-0} = Rm;
2296 let Inst{15-12} = Rd;
2297 let Inst{19-16} = Rn;
Bob Wilson72de3072010-08-05 18:59:36 +00002298}
Jim Grosbach00ce8de2010-10-15 18:42:41 +00002299def RSCrs : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2300 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
2301 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a334d02010-02-16 20:17:57 +00002302 Requires<[IsARM]> {
Jim Grosbach00ce8de2010-10-15 18:42:41 +00002303 bits<4> Rd;
2304 bits<4> Rn;
2305 bits<12> shift;
2306 let Inst{25} = 0;
2307 let Inst{11-0} = shift;
2308 let Inst{15-12} = Rd;
2309 let Inst{19-16} = Rn;
Bob Wilsona33fa472009-10-26 22:59:12 +00002310}
Evan Cheng97727a62009-06-25 23:34:10 +00002311}
2312
Owen Anderson867846b2011-04-05 23:55:28 +00002313// NOTE: CPSR def omitted because it will be handled by the custom inserter.
2314let usesCustomInserter = 1, Uses = [CPSR] in {
2315def RSCSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2316 Size4Bytes, IIC_iALUi,
Owen Andersonf9bd6ba2011-04-06 22:45:55 +00002317 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>;
Owen Anderson867846b2011-04-05 23:55:28 +00002318def RSCSrs : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2319 Size4Bytes, IIC_iALUsr,
Owen Andersonf9bd6ba2011-04-06 22:45:55 +00002320 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>;
Evan Cheng3e18e502007-09-11 19:55:27 +00002321}
Evan Chenge8c3cbf2007-06-06 10:17:05 +00002322
Evan Cheng10043e22007-01-19 07:51:42 +00002323// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbacha90af1b2010-07-14 17:45:16 +00002324// The assume-no-carry-in form uses the negation of the input since add/sub
2325// assume opposite meanings of the carry flag (i.e., carry == !borrow).
2326// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
2327// details.
Evan Cheng10043e22007-01-19 07:51:42 +00002328def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
2329 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbacha90af1b2010-07-14 17:45:16 +00002330def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
2331 (SUBSri GPR:$src, so_imm_neg:$imm)>;
2332// The with-carry-in form matches bitwise not instead of the negation.
2333// Effectively, the inverse interpretation of the carry flag already accounts
2334// for part of the negation.
Andrew Trick0ed57782011-04-23 03:55:32 +00002335def : ARMPat<(adde_dead_carry GPR:$src, so_imm_not:$imm),
Jim Grosbacha90af1b2010-07-14 17:45:16 +00002336 (SBCri GPR:$src, so_imm_not:$imm)>;
Andrew Trick0ed57782011-04-23 03:55:32 +00002337def : ARMPat<(adde_live_carry GPR:$src, so_imm_not:$imm),
2338 (SBCSri GPR:$src, so_imm_not:$imm)>;
Evan Cheng10043e22007-01-19 07:51:42 +00002339
2340// Note: These are implemented in C++ code, because they have to generate
2341// ADD/SUBrs instructions, which use a complex pattern that a xform function
2342// cannot produce.
2343// (mul X, 2^n+1) -> (add (X << n), X)
2344// (mul X, 2^n-1) -> (rsb X, (X << n))
2345
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002346// ARM Arithmetic Instruction -- for disassembly only
Johnny Chenc95a8142010-02-14 06:32:20 +00002347// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach90f74fe2010-10-15 19:49:46 +00002348class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Bruno Cardoso Lopes4bd61232011-01-21 14:07:40 +00002349 list<dag> pattern = [/* For disassembly only; pattern left blank */],
2350 dag iops = (ins GPR:$Rn, GPR:$Rm), string asm = "\t$Rd, $Rn, $Rm">
2351 : AI<(outs GPR:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> {
Jim Grosbach90f74fe2010-10-15 19:49:46 +00002352 bits<4> Rn;
Bruno Cardoso Lopes4bd61232011-01-21 14:07:40 +00002353 bits<4> Rd;
Jim Grosbach90f74fe2010-10-15 19:49:46 +00002354 bits<4> Rm;
Johnny Chenb0208d22010-02-13 01:21:01 +00002355 let Inst{27-20} = op27_20;
Jim Grosbach90f74fe2010-10-15 19:49:46 +00002356 let Inst{11-4} = op11_4;
2357 let Inst{19-16} = Rn;
2358 let Inst{15-12} = Rd;
2359 let Inst{3-0} = Rm;
Johnny Chenb0208d22010-02-13 01:21:01 +00002360}
2361
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002362// Saturating add/subtract -- for disassembly only
2363
Jim Grosbach90f74fe2010-10-15 19:49:46 +00002364def QADD : AAI<0b00010000, 0b00000101, "qadd",
Bruno Cardoso Lopes4bd61232011-01-21 14:07:40 +00002365 [(set GPR:$Rd, (int_arm_qadd GPR:$Rm, GPR:$Rn))],
2366 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
Jim Grosbach90f74fe2010-10-15 19:49:46 +00002367def QSUB : AAI<0b00010010, 0b00000101, "qsub",
Bruno Cardoso Lopes4bd61232011-01-21 14:07:40 +00002368 [(set GPR:$Rd, (int_arm_qsub GPR:$Rm, GPR:$Rn))],
2369 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
2370def QDADD : AAI<0b00010100, 0b00000101, "qdadd", [], (ins GPR:$Rm, GPR:$Rn),
2371 "\t$Rd, $Rm, $Rn">;
2372def QDSUB : AAI<0b00010110, 0b00000101, "qdsub", [], (ins GPR:$Rm, GPR:$Rn),
2373 "\t$Rd, $Rm, $Rn">;
Jim Grosbach90f74fe2010-10-15 19:49:46 +00002374
2375def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
2376def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
2377def QASX : AAI<0b01100010, 0b11110011, "qasx">;
2378def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
2379def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
2380def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
2381def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
2382def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
2383def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
2384def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
2385def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
2386def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002387
2388// Signed/Unsigned add/subtract -- for disassembly only
2389
Jim Grosbach90f74fe2010-10-15 19:49:46 +00002390def SASX : AAI<0b01100001, 0b11110011, "sasx">;
2391def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
2392def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
2393def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
2394def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
2395def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
2396def UASX : AAI<0b01100101, 0b11110011, "uasx">;
2397def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
2398def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
2399def USAX : AAI<0b01100101, 0b11110101, "usax">;
2400def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
2401def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002402
2403// Signed/Unsigned halving add/subtract -- for disassembly only
2404
Jim Grosbach90f74fe2010-10-15 19:49:46 +00002405def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
2406def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
2407def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
2408def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
2409def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
2410def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
2411def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
2412def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
2413def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
2414def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
2415def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
2416def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002417
Johnny Chen38e7bb62010-02-26 22:04:29 +00002418// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002419
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002420def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002421 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002422 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002423 Requires<[IsARM, HasV6]> {
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002424 bits<4> Rd;
2425 bits<4> Rn;
2426 bits<4> Rm;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002427 let Inst{27-20} = 0b01111000;
2428 let Inst{15-12} = 0b1111;
2429 let Inst{7-4} = 0b0001;
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002430 let Inst{19-16} = Rd;
2431 let Inst{11-8} = Rm;
2432 let Inst{3-0} = Rn;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002433}
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002434def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002435 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002436 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002437 Requires<[IsARM, HasV6]> {
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002438 bits<4> Rd;
2439 bits<4> Rn;
2440 bits<4> Rm;
2441 bits<4> Ra;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002442 let Inst{27-20} = 0b01111000;
2443 let Inst{7-4} = 0b0001;
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002444 let Inst{19-16} = Rd;
2445 let Inst{15-12} = Ra;
2446 let Inst{11-8} = Rm;
2447 let Inst{3-0} = Rn;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002448}
2449
2450// Signed/Unsigned saturate -- for disassembly only
2451
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002452def SSAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2453 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsonadd513112010-08-11 23:10:46 +00002454 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002455 bits<4> Rd;
2456 bits<5> sat_imm;
2457 bits<4> Rn;
2458 bits<8> sh;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002459 let Inst{27-21} = 0b0110101;
Bob Wilsonadd513112010-08-11 23:10:46 +00002460 let Inst{5-4} = 0b01;
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002461 let Inst{20-16} = sat_imm;
2462 let Inst{15-12} = Rd;
2463 let Inst{11-7} = sh{7-3};
2464 let Inst{6} = sh{0};
2465 let Inst{3-0} = Rn;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002466}
2467
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002468def SSAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$Rn), SatFrm,
2469 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn",
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002470 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002471 bits<4> Rd;
2472 bits<4> sat_imm;
2473 bits<4> Rn;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002474 let Inst{27-20} = 0b01101010;
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002475 let Inst{11-4} = 0b11110011;
2476 let Inst{15-12} = Rd;
2477 let Inst{19-16} = sat_imm;
2478 let Inst{3-0} = Rn;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002479}
2480
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002481def USAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2482 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsonadd513112010-08-11 23:10:46 +00002483 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002484 bits<4> Rd;
2485 bits<5> sat_imm;
2486 bits<4> Rn;
2487 bits<8> sh;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002488 let Inst{27-21} = 0b0110111;
Bob Wilsonadd513112010-08-11 23:10:46 +00002489 let Inst{5-4} = 0b01;
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002490 let Inst{15-12} = Rd;
2491 let Inst{11-7} = sh{7-3};
2492 let Inst{6} = sh{0};
2493 let Inst{20-16} = sat_imm;
2494 let Inst{3-0} = Rn;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002495}
2496
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002497def USAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a), SatFrm,
2498 NoItinerary, "usat16", "\t$Rd, $sat_imm, $a",
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002499 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002500 bits<4> Rd;
2501 bits<4> sat_imm;
2502 bits<4> Rn;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002503 let Inst{27-20} = 0b01101110;
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002504 let Inst{11-4} = 0b11110011;
2505 let Inst{15-12} = Rd;
2506 let Inst{19-16} = sat_imm;
2507 let Inst{3-0} = Rn;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002508}
Evan Cheng10043e22007-01-19 07:51:42 +00002509
Bob Wilsonadd513112010-08-11 23:10:46 +00002510def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
2511def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begemanc4a96c02010-07-29 22:48:09 +00002512
Evan Cheng10043e22007-01-19 07:51:42 +00002513//===----------------------------------------------------------------------===//
2514// Bitwise Instructions.
2515//
2516
Jim Grosbachb7c01f52008-10-14 20:36:24 +00002517defm AND : AsI1_bin_irs<0b0000, "and",
Evan Chengc35d7bb2010-09-29 00:27:46 +00002518 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng5bf90112009-06-26 00:19:44 +00002519 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbachb7c01f52008-10-14 20:36:24 +00002520defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Chengc35d7bb2010-09-29 00:27:46 +00002521 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng5bf90112009-06-26 00:19:44 +00002522 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbachb7c01f52008-10-14 20:36:24 +00002523defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Chengc35d7bb2010-09-29 00:27:46 +00002524 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng5bf90112009-06-26 00:19:44 +00002525 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbachb7c01f52008-10-14 20:36:24 +00002526defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Chengc35d7bb2010-09-29 00:27:46 +00002527 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng7848cfc2008-09-17 07:53:38 +00002528 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Cheng10043e22007-01-19 07:51:42 +00002529
Jim Grosbach5edb03e2010-10-21 22:03:21 +00002530def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin5ac6f242009-11-02 17:28:36 +00002531 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach5edb03e2010-10-21 22:03:21 +00002532 "bfc", "\t$Rd, $imm", "$src = $Rd",
2533 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng40398232009-07-06 22:23:46 +00002534 Requires<[IsARM, HasV6T2]> {
Jim Grosbach5edb03e2010-10-21 22:03:21 +00002535 bits<4> Rd;
2536 bits<10> imm;
Evan Cheng40398232009-07-06 22:23:46 +00002537 let Inst{27-21} = 0b0111110;
2538 let Inst{6-0} = 0b0011111;
Jim Grosbach5edb03e2010-10-21 22:03:21 +00002539 let Inst{15-12} = Rd;
2540 let Inst{11-7} = imm{4-0}; // lsb
2541 let Inst{20-16} = imm{9-5}; // width
Evan Cheng40398232009-07-06 22:23:46 +00002542}
2543
Johnny Chen036b2f62010-02-17 06:31:48 +00002544// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach5edb03e2010-10-21 22:03:21 +00002545def BFI : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
Johnny Chen036b2f62010-02-17 06:31:48 +00002546 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach5edb03e2010-10-21 22:03:21 +00002547 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
2548 [(set GPR:$Rd, (ARMbfi GPR:$src, GPR:$Rn,
Jim Grosbach11013ed2010-07-16 23:05:05 +00002549 bf_inv_mask_imm:$imm))]>,
Johnny Chen036b2f62010-02-17 06:31:48 +00002550 Requires<[IsARM, HasV6T2]> {
Jim Grosbach5edb03e2010-10-21 22:03:21 +00002551 bits<4> Rd;
2552 bits<4> Rn;
2553 bits<10> imm;
Johnny Chen036b2f62010-02-17 06:31:48 +00002554 let Inst{27-21} = 0b0111110;
2555 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach5edb03e2010-10-21 22:03:21 +00002556 let Inst{15-12} = Rd;
2557 let Inst{11-7} = imm{4-0}; // lsb
2558 let Inst{20-16} = imm{9-5}; // width
2559 let Inst{3-0} = Rn;
Johnny Chen036b2f62010-02-17 06:31:48 +00002560}
2561
Bruno Cardoso Lopes7f639c12011-01-18 20:45:56 +00002562// GNU as only supports this form of bfi (w/ 4 arguments)
2563let isAsmParserOnly = 1 in
2564def BFI4p : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn,
2565 lsb_pos_imm:$lsb, width_imm:$width),
2566 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
2567 "bfi", "\t$Rd, $Rn, $lsb, $width", "$src = $Rd",
2568 []>, Requires<[IsARM, HasV6T2]> {
2569 bits<4> Rd;
2570 bits<4> Rn;
2571 bits<5> lsb;
2572 bits<5> width;
2573 let Inst{27-21} = 0b0111110;
2574 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
2575 let Inst{15-12} = Rd;
2576 let Inst{11-7} = lsb;
2577 let Inst{20-16} = width; // Custom encoder => lsb+width-1
2578 let Inst{3-0} = Rn;
2579}
2580
Jim Grosbacha97becf2010-10-21 22:19:32 +00002581def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
2582 "mvn", "\t$Rd, $Rm",
2583 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
2584 bits<4> Rd;
2585 bits<4> Rm;
Johnny Chenb3562f72010-01-31 11:22:28 +00002586 let Inst{25} = 0;
Jim Grosbacha97becf2010-10-21 22:19:32 +00002587 let Inst{19-16} = 0b0000;
Johnny Chen3467dcb2009-11-07 00:54:36 +00002588 let Inst{11-4} = 0b00000000;
Jim Grosbacha97becf2010-10-21 22:19:32 +00002589 let Inst{15-12} = Rd;
2590 let Inst{3-0} = Rm;
Bob Wilson1a791ee2009-10-14 19:00:24 +00002591}
Jim Grosbacha97becf2010-10-21 22:19:32 +00002592def MVNs : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg:$shift), DPSoRegFrm,
2593 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
2594 [(set GPR:$Rd, (not so_reg:$shift))]>, UnaryDP {
2595 bits<4> Rd;
Jim Grosbacha97becf2010-10-21 22:19:32 +00002596 bits<12> shift;
Johnny Chenb3562f72010-01-31 11:22:28 +00002597 let Inst{25} = 0;
Jim Grosbacha97becf2010-10-21 22:19:32 +00002598 let Inst{19-16} = 0b0000;
2599 let Inst{15-12} = Rd;
2600 let Inst{11-0} = shift;
Johnny Chenb3562f72010-01-31 11:22:28 +00002601}
Evan Cheng7f8ab6e2010-11-17 20:13:28 +00002602let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbacha97becf2010-10-21 22:19:32 +00002603def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
2604 IIC_iMVNi, "mvn", "\t$Rd, $imm",
2605 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
2606 bits<4> Rd;
Jim Grosbacha97becf2010-10-21 22:19:32 +00002607 bits<12> imm;
2608 let Inst{25} = 1;
2609 let Inst{19-16} = 0b0000;
2610 let Inst{15-12} = Rd;
2611 let Inst{11-0} = imm;
Evan Cheng9fa83452009-09-09 01:47:07 +00002612}
Evan Cheng10043e22007-01-19 07:51:42 +00002613
2614def : ARMPat<(and GPR:$src, so_imm_not:$imm),
2615 (BICri GPR:$src, so_imm_not:$imm)>;
2616
2617//===----------------------------------------------------------------------===//
2618// Multiply Instructions.
2619//
Jim Grosbache2ec62e2010-10-21 22:52:30 +00002620class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2621 string opc, string asm, list<dag> pattern>
2622 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2623 bits<4> Rd;
2624 bits<4> Rm;
2625 bits<4> Rn;
2626 let Inst{19-16} = Rd;
2627 let Inst{11-8} = Rm;
2628 let Inst{3-0} = Rn;
2629}
2630class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2631 string opc, string asm, list<dag> pattern>
2632 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2633 bits<4> RdLo;
2634 bits<4> RdHi;
2635 bits<4> Rm;
2636 bits<4> Rn;
Jim Grosbach22261602010-10-22 17:16:17 +00002637 let Inst{19-16} = RdHi;
2638 let Inst{15-12} = RdLo;
Jim Grosbache2ec62e2010-10-21 22:52:30 +00002639 let Inst{11-8} = Rm;
2640 let Inst{3-0} = Rn;
2641}
Evan Cheng10043e22007-01-19 07:51:42 +00002642
Anton Korobeynikov62acecd2011-01-01 20:38:38 +00002643let isCommutable = 1 in {
2644let Constraints = "@earlyclobber $Rd" in
Anton Korobeynikov27fc8f62011-01-16 21:28:33 +00002645def MULv5: ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
2646 pred:$p, cc_out:$s),
2647 Size4Bytes, IIC_iMUL32,
2648 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
2649 Requires<[IsARM, NoV6]>;
Anton Korobeynikov62acecd2011-01-01 20:38:38 +00002650
Jim Grosbache2ec62e2010-10-21 22:52:30 +00002651def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2652 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
Anton Korobeynikov62acecd2011-01-01 20:38:38 +00002653 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
Johnny Chen782a60c12011-04-04 23:57:05 +00002654 Requires<[IsARM, HasV6]> {
2655 let Inst{15-12} = 0b0000;
2656}
Anton Korobeynikov62acecd2011-01-01 20:38:38 +00002657}
Evan Cheng10043e22007-01-19 07:51:42 +00002658
Anton Korobeynikov62acecd2011-01-01 20:38:38 +00002659let Constraints = "@earlyclobber $Rd" in
Anton Korobeynikov27fc8f62011-01-16 21:28:33 +00002660def MLAv5: ARMPseudoInst<(outs GPR:$Rd),
2661 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s),
Owen Anderson9c6456e2011-03-18 19:47:14 +00002662 Size4Bytes, IIC_iMAC32,
2663 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
Anton Korobeynikov27fc8f62011-01-16 21:28:33 +00002664 Requires<[IsARM, NoV6]> {
Anton Korobeynikov62acecd2011-01-01 20:38:38 +00002665 bits<4> Ra;
2666 let Inst{15-12} = Ra;
2667}
Jim Grosbache2ec62e2010-10-21 22:52:30 +00002668def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2669 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
Anton Korobeynikov62acecd2011-01-01 20:38:38 +00002670 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2671 Requires<[IsARM, HasV6]> {
Jim Grosbache2ec62e2010-10-21 22:52:30 +00002672 bits<4> Ra;
2673 let Inst{15-12} = Ra;
2674}
Evan Cheng10043e22007-01-19 07:51:42 +00002675
Jim Grosbach48bf4f82010-11-19 22:22:37 +00002676def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2677 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
2678 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbache2ec62e2010-10-21 22:52:30 +00002679 Requires<[IsARM, HasV6T2]> {
2680 bits<4> Rd;
2681 bits<4> Rm;
2682 bits<4> Rn;
Jim Grosbach48bf4f82010-11-19 22:22:37 +00002683 bits<4> Ra;
Jim Grosbache2ec62e2010-10-21 22:52:30 +00002684 let Inst{19-16} = Rd;
Jim Grosbach48bf4f82010-11-19 22:22:37 +00002685 let Inst{15-12} = Ra;
Jim Grosbache2ec62e2010-10-21 22:52:30 +00002686 let Inst{11-8} = Rm;
2687 let Inst{3-0} = Rn;
2688}
Evan Chenge63b0e62009-07-06 22:05:45 +00002689
Evan Cheng10043e22007-01-19 07:51:42 +00002690// Extra precision multiplies with low / high results
Jim Grosbache2ec62e2010-10-21 22:52:30 +00002691
Evan Chengd93b5b62009-06-12 20:46:18 +00002692let neverHasSideEffects = 1 in {
Evan Cheng5bf90112009-06-26 00:19:44 +00002693let isCommutable = 1 in {
Anton Korobeynikov62acecd2011-01-01 20:38:38 +00002694let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
Anton Korobeynikov27fc8f62011-01-16 21:28:33 +00002695def SMULLv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
Owen Anderson9c6456e2011-03-18 19:47:14 +00002696 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Anton Korobeynikov27fc8f62011-01-16 21:28:33 +00002697 Size4Bytes, IIC_iMUL64, []>,
2698 Requires<[IsARM, NoV6]>;
Anton Korobeynikov62acecd2011-01-01 20:38:38 +00002699
Anton Korobeynikov27fc8f62011-01-16 21:28:33 +00002700def UMULLv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
2701 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2702 Size4Bytes, IIC_iMUL64, []>,
2703 Requires<[IsARM, NoV6]>;
Anton Korobeynikov62acecd2011-01-01 20:38:38 +00002704}
2705
Jim Grosbache2ec62e2010-10-21 22:52:30 +00002706def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
2707 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov62acecd2011-01-01 20:38:38 +00002708 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2709 Requires<[IsARM, HasV6]>;
Evan Cheng10043e22007-01-19 07:51:42 +00002710
Jim Grosbache2ec62e2010-10-21 22:52:30 +00002711def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
2712 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov62acecd2011-01-01 20:38:38 +00002713 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2714 Requires<[IsARM, HasV6]>;
Evan Cheng5bf90112009-06-26 00:19:44 +00002715}
Evan Cheng10043e22007-01-19 07:51:42 +00002716
2717// Multiply + accumulate
Anton Korobeynikov62acecd2011-01-01 20:38:38 +00002718let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
Anton Korobeynikov27fc8f62011-01-16 21:28:33 +00002719def SMLALv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
Owen Anderson9c6456e2011-03-18 19:47:14 +00002720 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Anton Korobeynikov27fc8f62011-01-16 21:28:33 +00002721 Size4Bytes, IIC_iMAC64, []>,
2722 Requires<[IsARM, NoV6]>;
2723def UMLALv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
Owen Anderson9c6456e2011-03-18 19:47:14 +00002724 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Anton Korobeynikov27fc8f62011-01-16 21:28:33 +00002725 Size4Bytes, IIC_iMAC64, []>,
2726 Requires<[IsARM, NoV6]>;
2727def UMAALv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
Owen Anderson9c6456e2011-03-18 19:47:14 +00002728 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Anton Korobeynikov27fc8f62011-01-16 21:28:33 +00002729 Size4Bytes, IIC_iMAC64, []>,
2730 Requires<[IsARM, NoV6]>;
Anton Korobeynikov62acecd2011-01-01 20:38:38 +00002731
2732}
2733
Jim Grosbache2ec62e2010-10-21 22:52:30 +00002734def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
2735 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov62acecd2011-01-01 20:38:38 +00002736 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2737 Requires<[IsARM, HasV6]>;
Jim Grosbache2ec62e2010-10-21 22:52:30 +00002738def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
2739 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov62acecd2011-01-01 20:38:38 +00002740 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2741 Requires<[IsARM, HasV6]>;
Evan Cheng10043e22007-01-19 07:51:42 +00002742
Jim Grosbache2ec62e2010-10-21 22:52:30 +00002743def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
2744 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2745 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2746 Requires<[IsARM, HasV6]> {
2747 bits<4> RdLo;
2748 bits<4> RdHi;
2749 bits<4> Rm;
2750 bits<4> Rn;
2751 let Inst{19-16} = RdLo;
2752 let Inst{15-12} = RdHi;
2753 let Inst{11-8} = Rm;
2754 let Inst{3-0} = Rn;
2755}
Evan Chengd93b5b62009-06-12 20:46:18 +00002756} // neverHasSideEffects
Evan Cheng10043e22007-01-19 07:51:42 +00002757
2758// Most significant word multiply
Jim Grosbach22261602010-10-22 17:16:17 +00002759def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2760 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
2761 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Cheng2686c8f2008-11-06 01:21:28 +00002762 Requires<[IsARM, HasV6]> {
Evan Cheng2686c8f2008-11-06 01:21:28 +00002763 let Inst{15-12} = 0b1111;
2764}
Evan Cheng9d41b312007-07-10 18:08:01 +00002765
Jim Grosbach22261602010-10-22 17:16:17 +00002766def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2767 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm",
Johnny Chen5ddd4ac2010-02-22 21:50:40 +00002768 [/* For disassembly only; pattern left blank */]>,
2769 Requires<[IsARM, HasV6]> {
Johnny Chen5ddd4ac2010-02-22 21:50:40 +00002770 let Inst{15-12} = 0b1111;
2771}
2772
Jim Grosbach22261602010-10-22 17:16:17 +00002773def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
2774 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2775 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
2776 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2777 Requires<[IsARM, HasV6]>;
Evan Cheng10043e22007-01-19 07:51:42 +00002778
Jim Grosbach22261602010-10-22 17:16:17 +00002779def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
2780 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2781 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen5ddd4ac2010-02-22 21:50:40 +00002782 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach22261602010-10-22 17:16:17 +00002783 Requires<[IsARM, HasV6]>;
Evan Cheng10043e22007-01-19 07:51:42 +00002784
Jim Grosbach22261602010-10-22 17:16:17 +00002785def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
2786 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2787 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
2788 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
2789 Requires<[IsARM, HasV6]>;
Evan Cheng10043e22007-01-19 07:51:42 +00002790
Jim Grosbach22261602010-10-22 17:16:17 +00002791def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
2792 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2793 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen5ddd4ac2010-02-22 21:50:40 +00002794 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach22261602010-10-22 17:16:17 +00002795 Requires<[IsARM, HasV6]>;
Johnny Chen5ddd4ac2010-02-22 21:50:40 +00002796
Raul Herbster73489272007-08-30 23:25:47 +00002797multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach6956a602010-10-22 18:35:16 +00002798 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2799 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2800 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2801 (sext_inreg GPR:$Rm, i16)))]>,
2802 Requires<[IsARM, HasV5TE]>;
Raul Herbster73489272007-08-30 23:25:47 +00002803
Jim Grosbach6956a602010-10-22 18:35:16 +00002804 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2805 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2806 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2807 (sra GPR:$Rm, (i32 16))))]>,
2808 Requires<[IsARM, HasV5TE]>;
Raul Herbster73489272007-08-30 23:25:47 +00002809
Jim Grosbach6956a602010-10-22 18:35:16 +00002810 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2811 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2812 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2813 (sext_inreg GPR:$Rm, i16)))]>,
2814 Requires<[IsARM, HasV5TE]>;
Raul Herbster73489272007-08-30 23:25:47 +00002815
Jim Grosbach6956a602010-10-22 18:35:16 +00002816 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2817 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2818 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2819 (sra GPR:$Rm, (i32 16))))]>,
2820 Requires<[IsARM, HasV5TE]>;
Raul Herbster73489272007-08-30 23:25:47 +00002821
Jim Grosbach6956a602010-10-22 18:35:16 +00002822 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2823 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2824 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2825 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
2826 Requires<[IsARM, HasV5TE]>;
Raul Herbster73489272007-08-30 23:25:47 +00002827
Jim Grosbach6956a602010-10-22 18:35:16 +00002828 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2829 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2830 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2831 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
2832 Requires<[IsARM, HasV5TE]>;
Rafael Espindola595dc4c2006-10-16 16:33:29 +00002833}
2834
Raul Herbster73489272007-08-30 23:25:47 +00002835
2836multiclass AI_smla<string opc, PatFrag opnode> {
Jim Grosbache967c0a2010-11-11 01:27:41 +00002837 def BB : AMulxyIa<0b0001000, 0b00, (outs GPR:$Rd),
Jim Grosbach6956a602010-10-22 18:35:16 +00002838 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2839 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2840 [(set GPR:$Rd, (add GPR:$Ra,
2841 (opnode (sext_inreg GPR:$Rn, i16),
2842 (sext_inreg GPR:$Rm, i16))))]>,
2843 Requires<[IsARM, HasV5TE]>;
Raul Herbster73489272007-08-30 23:25:47 +00002844
Jim Grosbache967c0a2010-11-11 01:27:41 +00002845 def BT : AMulxyIa<0b0001000, 0b10, (outs GPR:$Rd),
Jim Grosbach6956a602010-10-22 18:35:16 +00002846 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2847 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2848 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sext_inreg GPR:$Rn, i16),
2849 (sra GPR:$Rm, (i32 16)))))]>,
2850 Requires<[IsARM, HasV5TE]>;
Raul Herbster73489272007-08-30 23:25:47 +00002851
Jim Grosbache967c0a2010-11-11 01:27:41 +00002852 def TB : AMulxyIa<0b0001000, 0b01, (outs GPR:$Rd),
Jim Grosbach6956a602010-10-22 18:35:16 +00002853 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2854 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2855 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2856 (sext_inreg GPR:$Rm, i16))))]>,
2857 Requires<[IsARM, HasV5TE]>;
Raul Herbster73489272007-08-30 23:25:47 +00002858
Jim Grosbache967c0a2010-11-11 01:27:41 +00002859 def TT : AMulxyIa<0b0001000, 0b11, (outs GPR:$Rd),
Jim Grosbach6956a602010-10-22 18:35:16 +00002860 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2861 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2862 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2863 (sra GPR:$Rm, (i32 16)))))]>,
2864 Requires<[IsARM, HasV5TE]>;
Evan Cheng10043e22007-01-19 07:51:42 +00002865
Jim Grosbache967c0a2010-11-11 01:27:41 +00002866 def WB : AMulxyIa<0b0001001, 0b00, (outs GPR:$Rd),
Jim Grosbach6956a602010-10-22 18:35:16 +00002867 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2868 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2869 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2870 (sext_inreg GPR:$Rm, i16)), (i32 16))))]>,
2871 Requires<[IsARM, HasV5TE]>;
Raul Herbster73489272007-08-30 23:25:47 +00002872
Jim Grosbache967c0a2010-11-11 01:27:41 +00002873 def WT : AMulxyIa<0b0001001, 0b10, (outs GPR:$Rd),
Jim Grosbach6956a602010-10-22 18:35:16 +00002874 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2875 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2876 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2877 (sra GPR:$Rm, (i32 16))), (i32 16))))]>,
2878 Requires<[IsARM, HasV5TE]>;
Rafael Espindola01dd97a2006-10-18 16:20:57 +00002879}
Rafael Espindola778769a2006-09-08 12:47:03 +00002880
Raul Herbster73489272007-08-30 23:25:47 +00002881defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2882defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola53f78be2006-09-29 21:20:16 +00002883
Johnny Chendc2051c2010-02-12 21:59:23 +00002884// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
Jim Grosbach6956a602010-10-22 18:35:16 +00002885def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPR:$RdLo, GPR:$RdHi),
2886 (ins GPR:$Rn, GPR:$Rm),
2887 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chendc2051c2010-02-12 21:59:23 +00002888 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach6956a602010-10-22 18:35:16 +00002889 Requires<[IsARM, HasV5TE]>;
Johnny Chendc2051c2010-02-12 21:59:23 +00002890
Jim Grosbach6956a602010-10-22 18:35:16 +00002891def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPR:$RdLo, GPR:$RdHi),
2892 (ins GPR:$Rn, GPR:$Rm),
2893 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chendc2051c2010-02-12 21:59:23 +00002894 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach6956a602010-10-22 18:35:16 +00002895 Requires<[IsARM, HasV5TE]>;
Johnny Chendc2051c2010-02-12 21:59:23 +00002896
Jim Grosbach6956a602010-10-22 18:35:16 +00002897def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPR:$RdLo, GPR:$RdHi),
2898 (ins GPR:$Rn, GPR:$Rm),
2899 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chendc2051c2010-02-12 21:59:23 +00002900 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach6956a602010-10-22 18:35:16 +00002901 Requires<[IsARM, HasV5TE]>;
Johnny Chendc2051c2010-02-12 21:59:23 +00002902
Jim Grosbach6956a602010-10-22 18:35:16 +00002903def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPR:$RdLo, GPR:$RdHi),
2904 (ins GPR:$Rn, GPR:$Rm),
2905 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chendc2051c2010-02-12 21:59:23 +00002906 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach6956a602010-10-22 18:35:16 +00002907 Requires<[IsARM, HasV5TE]>;
Johnny Chendc2051c2010-02-12 21:59:23 +00002908
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002909// Helper class for AI_smld -- for disassembly only
Jim Grosbach2b805432010-10-22 19:15:30 +00002910class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
2911 InstrItinClass itin, string opc, string asm>
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002912 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach2b805432010-10-22 19:15:30 +00002913 bits<4> Rn;
2914 bits<4> Rm;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002915 let Inst{4} = 1;
2916 let Inst{5} = swap;
2917 let Inst{6} = sub;
2918 let Inst{7} = 0;
2919 let Inst{21-20} = 0b00;
2920 let Inst{22} = long;
2921 let Inst{27-23} = 0b01110;
Jim Grosbach2b805432010-10-22 19:15:30 +00002922 let Inst{11-8} = Rm;
2923 let Inst{3-0} = Rn;
2924}
2925class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
2926 InstrItinClass itin, string opc, string asm>
2927 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2928 bits<4> Rd;
2929 let Inst{15-12} = 0b1111;
2930 let Inst{19-16} = Rd;
2931}
2932class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
2933 InstrItinClass itin, string opc, string asm>
2934 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2935 bits<4> Ra;
2936 let Inst{15-12} = Ra;
2937}
2938class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
2939 InstrItinClass itin, string opc, string asm>
2940 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2941 bits<4> RdLo;
2942 bits<4> RdHi;
2943 let Inst{19-16} = RdHi;
2944 let Inst{15-12} = RdLo;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002945}
2946
2947multiclass AI_smld<bit sub, string opc> {
2948
Jim Grosbach2b805432010-10-22 19:15:30 +00002949 def D : AMulDualIa<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2950 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002951
Jim Grosbach2b805432010-10-22 19:15:30 +00002952 def DX: AMulDualIa<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2953 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002954
Jim Grosbach2b805432010-10-22 19:15:30 +00002955 def LD: AMulDualI64<1, sub, 0, (outs GPR:$RdLo,GPR:$RdHi),
2956 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2957 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002958
Jim Grosbach2b805432010-10-22 19:15:30 +00002959 def LDX : AMulDualI64<1, sub, 1, (outs GPR:$RdLo,GPR:$RdHi),
2960 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2961 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002962
2963}
2964
2965defm SMLA : AI_smld<0, "smla">;
2966defm SMLS : AI_smld<1, "smls">;
2967
Johnny Chen5ddd4ac2010-02-22 21:50:40 +00002968multiclass AI_sdml<bit sub, string opc> {
2969
Jim Grosbach2b805432010-10-22 19:15:30 +00002970 def D : AMulDualI<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2971 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
2972 def DX : AMulDualI<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2973 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen5ddd4ac2010-02-22 21:50:40 +00002974}
2975
2976defm SMUA : AI_sdml<0, "smua">;
2977defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola3874a162006-10-13 13:14:59 +00002978
Evan Cheng10043e22007-01-19 07:51:42 +00002979//===----------------------------------------------------------------------===//
2980// Misc. Arithmetic Instructions.
2981//
Rafael Espindolad1a4ea42006-10-10 16:33:47 +00002982
Jim Grosbach2c9ae052010-10-22 22:12:16 +00002983def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
2984 IIC_iUNAr, "clz", "\t$Rd, $Rm",
2985 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindolac31ee942006-10-17 13:13:23 +00002986
Jim Grosbach2c9ae052010-10-22 22:12:16 +00002987def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2988 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
2989 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
2990 Requires<[IsARM, HasV6T2]>;
Jim Grosbach8546ec92010-01-18 19:58:49 +00002991
Jim Grosbach2c9ae052010-10-22 22:12:16 +00002992def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2993 IIC_iUNAr, "rev", "\t$Rd, $Rm",
2994 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindolac31ee942006-10-17 13:13:23 +00002995
Jim Grosbach2c9ae052010-10-22 22:12:16 +00002996def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
2997 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
2998 [(set GPR:$Rd,
2999 (or (and (srl GPR:$Rm, (i32 8)), 0xFF),
3000 (or (and (shl GPR:$Rm, (i32 8)), 0xFF00),
3001 (or (and (srl GPR:$Rm, (i32 8)), 0xFF0000),
3002 (and (shl GPR:$Rm, (i32 8)), 0xFF000000)))))]>,
3003 Requires<[IsARM, HasV6]>;
Rafael Espindola53f78be2006-09-29 21:20:16 +00003004
Jim Grosbach2c9ae052010-10-22 22:12:16 +00003005def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3006 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
3007 [(set GPR:$Rd,
Evan Cheng10043e22007-01-19 07:51:42 +00003008 (sext_inreg
Evan Chengdc1d6262011-03-18 21:52:42 +00003009 (or (srl GPR:$Rm, (i32 8)),
Jim Grosbach2c9ae052010-10-22 22:12:16 +00003010 (shl GPR:$Rm, (i32 8))), i16))]>,
3011 Requires<[IsARM, HasV6]>;
Rafael Espindola53f78be2006-09-29 21:20:16 +00003012
Evan Chengdc1d6262011-03-18 21:52:42 +00003013def : ARMV6Pat<(sext_inreg (or (srl (and GPR:$Rm, 0xFF00), (i32 8)),
3014 (shl GPR:$Rm, (i32 8))), i16),
3015 (REVSH GPR:$Rm)>;
3016
3017// Need the AddedComplexity or else MOVs + REV would be chosen.
3018let AddedComplexity = 5 in
3019def : ARMV6Pat<(sra (bswap GPR:$Rm), (i32 16)), (REVSH GPR:$Rm)>;
3020
Bob Wilson942b10f2010-08-17 17:23:19 +00003021def lsl_shift_imm : SDNodeXForm<imm, [{
3022 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::lsl, N->getZExtValue());
3023 return CurDAG->getTargetConstant(Sh, MVT::i32);
3024}]>;
3025
Eric Christophera98cd222011-04-28 05:49:04 +00003026def lsl_amt : ImmLeaf<i32, [{
3027 return Imm > 0 && Imm < 32;
Bob Wilson942b10f2010-08-17 17:23:19 +00003028}], lsl_shift_imm>;
3029
Jim Grosbach2c9ae052010-10-22 22:12:16 +00003030def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
3031 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
3032 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
3033 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
3034 (and (shl GPR:$Rm, lsl_amt:$sh),
3035 0xFFFF0000)))]>,
3036 Requires<[IsARM, HasV6]>;
Rafael Espindola53f78be2006-09-29 21:20:16 +00003037
Evan Cheng10043e22007-01-19 07:51:42 +00003038// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbach2c9ae052010-10-22 22:12:16 +00003039def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
3040 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
3041def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
3042 (PKHBT GPR:$Rn, GPR:$Rm, (lsl_shift_imm imm16_31:$sh))>;
Rafael Espindolad55c0a42006-10-02 19:30:56 +00003043
Bob Wilson942b10f2010-08-17 17:23:19 +00003044def asr_shift_imm : SDNodeXForm<imm, [{
3045 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::asr, N->getZExtValue());
3046 return CurDAG->getTargetConstant(Sh, MVT::i32);
3047}]>;
3048
Eric Christophera98cd222011-04-28 05:49:04 +00003049def asr_amt : ImmLeaf<i32, [{
3050 return Imm > 0 && Imm <= 32;
Bob Wilson942b10f2010-08-17 17:23:19 +00003051}], asr_shift_imm>;
Rafael Espindolae04df412006-10-05 16:48:49 +00003052
Bob Wilson804f6152010-08-16 22:26:55 +00003053// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
3054// will match the pattern below.
Jim Grosbach2c9ae052010-10-22 22:12:16 +00003055def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
3056 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
3057 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
3058 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
3059 (and (sra GPR:$Rm, asr_amt:$sh),
3060 0xFFFF)))]>,
3061 Requires<[IsARM, HasV6]>;
Rafael Espindolad55c0a42006-10-02 19:30:56 +00003062
Evan Cheng10043e22007-01-19 07:51:42 +00003063// Alternate cases for PKHTB where identities eliminate some nodes. Note that
3064// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilson804f6152010-08-16 22:26:55 +00003065def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Bob Wilson942b10f2010-08-17 17:23:19 +00003066 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm16_31:$sh))>;
Evan Cheng10043e22007-01-19 07:51:42 +00003067def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilson942b10f2010-08-17 17:23:19 +00003068 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
3069 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm1_15:$sh))>;
Rafael Espindola57d109f2006-10-10 18:55:14 +00003070
Evan Cheng10043e22007-01-19 07:51:42 +00003071//===----------------------------------------------------------------------===//
3072// Comparison Instructions...
3073//
Rafael Espindola57d109f2006-10-10 18:55:14 +00003074
Jim Grosbachb7c01f52008-10-14 20:36:24 +00003075defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng2259d672010-09-29 00:49:25 +00003076 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Chengf7c6eff2007-08-07 01:37:15 +00003077 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendlinga9c03f42010-08-26 18:33:51 +00003078
Jim Grosbach327cf8e2010-12-07 20:41:06 +00003079// ARMcmpZ can re-use the above instruction definitions.
3080def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm),
3081 (CMPri GPR:$src, so_imm:$imm)>;
3082def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs),
3083 (CMPrr GPR:$src, GPR:$rhs)>;
3084def : ARMPat<(ARMcmpZ GPR:$src, so_reg:$rhs),
3085 (CMPrs GPR:$src, so_reg:$rhs)>;
3086
Bill Wendlingac0ad0f2010-09-10 10:31:11 +00003087// FIXME: We have to be careful when using the CMN instruction and comparison
3088// with 0. One would expect these two pieces of code should give identical
Bill Wendlinga9c03f42010-08-26 18:33:51 +00003089// results:
3090//
3091// rsbs r1, r1, 0
3092// cmp r0, r1
3093// mov r0, #0
3094// it ls
3095// mov r0, #1
3096//
3097// and:
Jim Grosbach696fe9d2010-10-22 23:48:29 +00003098//
Bill Wendlinga9c03f42010-08-26 18:33:51 +00003099// cmn r0, r1
3100// mov r0, #0
3101// it ls
3102// mov r0, #1
3103//
3104// However, the CMN gives the *opposite* result when r1 is 0. This is because
3105// the carry flag is set in the CMP case but not in the CMN case. In short, the
3106// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
3107// value of r0 and the carry bit (because the "carry bit" parameter to
3108// AddWithCarry is defined as 1 in this case, the carry flag will always be set
3109// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
3110// never a "carry" when this AddWithCarry is performed (because the "carry bit"
3111// parameter to AddWithCarry is defined as 0).
3112//
Bill Wendlingac0ad0f2010-09-10 10:31:11 +00003113// When x is 0 and unsigned:
Bill Wendlinga9c03f42010-08-26 18:33:51 +00003114//
3115// x = 0
3116// ~x = 0xFFFF FFFF
3117// ~x + 1 = 0x1 0000 0000
3118// (-x = 0) != (0x1 0000 0000 = ~x + 1)
3119//
Bill Wendlingac0ad0f2010-09-10 10:31:11 +00003120// Therefore, we should disable CMN when comparing against zero, until we can
3121// limit when the CMN instruction is used (when we know that the RHS is not 0 or
3122// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendlinga9c03f42010-08-26 18:33:51 +00003123//
3124// (See the ARM docs for the "AddWithCarry" pseudo-code.)
3125//
3126// This is related to <rdar://problem/7569620>.
3127//
Jim Grosbach267430f2010-01-22 00:08:13 +00003128//defm CMN : AI1_cmp_irs<0b1011, "cmn",
3129// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolab5093882006-10-07 14:24:52 +00003130
Evan Cheng10043e22007-01-19 07:51:42 +00003131// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Cheng47b546d2008-11-06 08:47:38 +00003132defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng2259d672010-09-29 00:49:25 +00003133 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Cheng7f8ab6e2010-11-17 20:13:28 +00003134 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Cheng47b546d2008-11-06 08:47:38 +00003135defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng2259d672010-09-29 00:49:25 +00003136 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Cheng7f8ab6e2010-11-17 20:13:28 +00003137 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio6be85332007-04-02 01:30:03 +00003138
David Goodwindbf11ba2009-06-29 15:33:01 +00003139defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng2259d672010-09-29 00:49:25 +00003140 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwindbf11ba2009-06-29 15:33:01 +00003141 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Chenge8c3cbf2007-06-06 10:17:05 +00003142
Jim Grosbach267430f2010-01-22 00:08:13 +00003143//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
3144// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio6be85332007-04-02 01:30:03 +00003145
David Goodwindbf11ba2009-06-29 15:33:01 +00003146def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbach267430f2010-01-22 00:08:13 +00003147 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio6be85332007-04-02 01:30:03 +00003148
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003149// Pseudo i64 compares for some floating point compares.
3150let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
3151 Defs = [CPSR] in {
3152def BCCi64 : PseudoInst<(outs),
Jim Grosbach62800a92010-08-17 18:39:16 +00003153 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003154 IIC_Br,
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003155 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
3156
3157def BCCZi64 : PseudoInst<(outs),
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003158 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003159 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
3160} // usesCustomInserter
3161
Rafael Espindolab5093882006-10-07 14:24:52 +00003162
Evan Cheng10043e22007-01-19 07:51:42 +00003163// Conditional moves
Evan Chengaa3b8012007-07-05 07:13:32 +00003164// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbachfba7fce2010-02-16 21:07:46 +00003165// a two-value operand where a dag node expects two operands. :(
Owen Anderson2c5df612010-09-23 23:45:25 +00003166let neverHasSideEffects = 1 in {
Jim Grosbach62a7b472011-03-10 23:56:09 +00003167def MOVCCr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$false, GPR:$Rm, pred:$p),
3168 Size4Bytes, IIC_iCMOVr,
3169 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
3170 RegConstraint<"$false = $Rd">;
3171def MOVCCs : ARMPseudoInst<(outs GPR:$Rd),
3172 (ins GPR:$false, so_reg:$shift, pred:$p),
3173 Size4Bytes, IIC_iCMOVsr,
3174 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg:$shift, imm:$cc, CCR:$ccr))*/]>,
3175 RegConstraint<"$false = $Rd">;
Jim Grosbach742adc32010-10-07 00:42:42 +00003176
Evan Cheng7f8ab6e2010-11-17 20:13:28 +00003177let isMoveImm = 1 in
Jim Grosbachd0254982011-03-11 01:09:28 +00003178def MOVCCi16 : ARMPseudoInst<(outs GPR:$Rd),
3179 (ins GPR:$false, i32imm_hilo16:$imm, pred:$p),
3180 Size4Bytes, IIC_iMOVi,
3181 []>,
3182 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>;
Jim Grosbach6ae3fba2010-10-29 19:28:17 +00003183
Evan Cheng7f8ab6e2010-11-17 20:13:28 +00003184let isMoveImm = 1 in
Jim Grosbachd0254982011-03-11 01:09:28 +00003185def MOVCCi : ARMPseudoInst<(outs GPR:$Rd),
3186 (ins GPR:$false, so_imm:$imm, pred:$p),
3187 Size4Bytes, IIC_iCMOVi,
Jim Grosbach6ae3fba2010-10-29 19:28:17 +00003188 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbachd0254982011-03-11 01:09:28 +00003189 RegConstraint<"$false = $Rd">;
Evan Cheng0fc80842010-11-12 22:42:47 +00003190
Evan Cheng2bcb8da2010-11-13 02:25:14 +00003191// Two instruction predicate mov immediate.
Evan Cheng7f8ab6e2010-11-17 20:13:28 +00003192let isMoveImm = 1 in
Jim Grosbachf541bfd2011-03-11 18:00:42 +00003193def MOVCCi32imm : ARMPseudoInst<(outs GPR:$Rd),
3194 (ins GPR:$false, i32imm:$src, pred:$p),
3195 Size8Bytes, IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng2bcb8da2010-11-13 02:25:14 +00003196
Evan Cheng7f8ab6e2010-11-17 20:13:28 +00003197let isMoveImm = 1 in
Jim Grosbachfa56bca2011-03-11 19:55:55 +00003198def MVNCCi : ARMPseudoInst<(outs GPR:$Rd),
3199 (ins GPR:$false, so_imm:$imm, pred:$p),
3200 Size4Bytes, IIC_iCMOVi,
Evan Cheng0fc80842010-11-12 22:42:47 +00003201 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbachfa56bca2011-03-11 19:55:55 +00003202 RegConstraint<"$false = $Rd">;
Owen Anderson2c5df612010-09-23 23:45:25 +00003203} // neverHasSideEffects
Rafael Espindola40f5dd22006-10-07 13:46:42 +00003204
Jim Grosbach53e88542009-12-10 00:11:09 +00003205//===----------------------------------------------------------------------===//
3206// Atomic operations intrinsics
3207//
3208
Bob Wilson7ed59712010-10-30 00:54:37 +00003209def memb_opt : Operand<i32> {
3210 let PrintMethod = "printMemBOption";
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003211 let ParserMatchClass = MemBarrierOptOperand;
Jim Grosbachfed78cc2009-12-10 18:35:32 +00003212}
Jim Grosbach53e88542009-12-10 00:11:09 +00003213
Bob Wilson7ed59712010-10-30 00:54:37 +00003214// memory barriers protect the atomic sequences
3215let hasSideEffects = 1 in {
3216def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3217 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
3218 Requires<[IsARM, HasDB]> {
3219 bits<4> opt;
3220 let Inst{31-4} = 0xf57ff05;
3221 let Inst{3-0} = opt;
Jim Grosbachfed78cc2009-12-10 18:35:32 +00003222}
Jim Grosbach53e88542009-12-10 00:11:09 +00003223}
Rafael Espindolad15c8922006-10-10 12:56:00 +00003224
Bob Wilson7ed59712010-10-30 00:54:37 +00003225def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3226 "dsb", "\t$opt",
3227 [/* For disassembly only; pattern left blank */]>,
3228 Requires<[IsARM, HasDB]> {
3229 bits<4> opt;
3230 let Inst{31-4} = 0xf57ff04;
3231 let Inst{3-0} = opt;
Johnny Chenf3d79a52010-02-18 00:19:08 +00003232}
3233
Johnny Chenf3d79a52010-02-18 00:19:08 +00003234// ISB has only full system option -- for disassembly only
Bob Wilson7ed59712010-10-30 00:54:37 +00003235def ISB : AInoP<(outs), (ins), MiscFrm, NoItinerary, "isb", "", []>,
3236 Requires<[IsARM, HasDB]> {
Johnny Chen8e8f1c12010-08-12 20:46:17 +00003237 let Inst{31-4} = 0xf57ff06;
Johnny Chenf3d79a52010-02-18 00:19:08 +00003238 let Inst{3-0} = 0b1111;
3239}
3240
Jim Grosbachafdddae2009-12-11 18:52:41 +00003241let usesCustomInserter = 1 in {
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003242 let Uses = [CPSR] in {
3243 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003244 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003245 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
3246 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003247 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003248 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
3249 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003250 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003251 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
3252 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003253 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003254 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
3255 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003256 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003257 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
3258 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003259 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003260 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachd4b733e2011-04-26 19:44:18 +00003261 def ATOMIC_LOAD_MIN_I8 : PseudoInst<
3262 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3263 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
3264 def ATOMIC_LOAD_MAX_I8 : PseudoInst<
3265 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3266 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
3267 def ATOMIC_LOAD_UMIN_I8 : PseudoInst<
3268 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3269 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
3270 def ATOMIC_LOAD_UMAX_I8 : PseudoInst<
3271 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3272 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003273 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003274 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003275 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
3276 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003277 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003278 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
3279 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003280 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003281 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
3282 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003283 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003284 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
3285 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003286 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003287 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
3288 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003289 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003290 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachd4b733e2011-04-26 19:44:18 +00003291 def ATOMIC_LOAD_MIN_I16 : PseudoInst<
3292 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3293 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
3294 def ATOMIC_LOAD_MAX_I16 : PseudoInst<
3295 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3296 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
3297 def ATOMIC_LOAD_UMIN_I16 : PseudoInst<
3298 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3299 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
3300 def ATOMIC_LOAD_UMAX_I16 : PseudoInst<
3301 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3302 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003303 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003304 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003305 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
3306 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003307 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003308 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
3309 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003310 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003311 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
3312 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003313 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003314 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
3315 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003316 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003317 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
3318 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003319 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003320 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachd4b733e2011-04-26 19:44:18 +00003321 def ATOMIC_LOAD_MIN_I32 : PseudoInst<
3322 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3323 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
3324 def ATOMIC_LOAD_MAX_I32 : PseudoInst<
3325 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3326 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
3327 def ATOMIC_LOAD_UMIN_I32 : PseudoInst<
3328 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3329 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
3330 def ATOMIC_LOAD_UMAX_I32 : PseudoInst<
3331 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3332 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003333
3334 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003335 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003336 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
3337 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003338 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003339 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
3340 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003341 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003342 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
3343
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003344 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003345 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003346 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
3347 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003348 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003349 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
3350 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003351 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003352 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
3353}
Jim Grosbach5c4e99f2009-12-11 01:42:04 +00003354}
3355
3356let mayLoad = 1 in {
Bruno Cardoso Lopesf170f8b2011-03-24 21:04:58 +00003357def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3358 "ldrexb", "\t$Rt, $addr", []>;
3359def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3360 "ldrexh", "\t$Rt, $addr", []>;
3361def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3362 "ldrex", "\t$Rt, $addr", []>;
3363def LDREXD : AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2), (ins addrmode7:$addr),
3364 NoItinerary, "ldrexd", "\t$Rt, $Rt2, $addr", []>;
Jim Grosbach5c4e99f2009-12-11 01:42:04 +00003365}
3366
Jim Grosbach4e57b522010-10-29 19:58:57 +00003367let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Bruno Cardoso Lopesf170f8b2011-03-24 21:04:58 +00003368def STREXB : AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3369 NoItinerary, "strexb", "\t$Rd, $Rt, $addr", []>;
3370def STREXH : AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3371 NoItinerary, "strexh", "\t$Rd, $Rt, $addr", []>;
3372def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3373 NoItinerary, "strex", "\t$Rd, $Rt, $addr", []>;
Jim Grosbach4e57b522010-10-29 19:58:57 +00003374def STREXD : AIstrex<0b01, (outs GPR:$Rd),
Bruno Cardoso Lopesf170f8b2011-03-24 21:04:58 +00003375 (ins GPR:$Rt, GPR:$Rt2, addrmode7:$addr),
3376 NoItinerary, "strexd", "\t$Rd, $Rt, $Rt2, $addr", []>;
Jim Grosbach5c4e99f2009-12-11 01:42:04 +00003377}
3378
Johnny Chen1d793a52010-02-17 22:37:58 +00003379// Clear-Exclusive is for disassembly only.
3380def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
3381 [/* For disassembly only; pattern left blank */]>,
3382 Requires<[IsARM, HasV7]> {
Jim Grosbach3b7e05b2010-10-29 20:21:36 +00003383 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chen1d793a52010-02-17 22:37:58 +00003384}
3385
Johnny Chenbdf1b952010-02-12 20:48:24 +00003386// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
3387let mayLoad = 1 in {
Jim Grosbach3b7e05b2010-10-29 20:21:36 +00003388def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swp",
3389 [/* For disassembly only; pattern left blank */]>;
3390def SWPB : AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swpb",
3391 [/* For disassembly only; pattern left blank */]>;
Johnny Chenbdf1b952010-02-12 20:48:24 +00003392}
3393
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00003394//===----------------------------------------------------------------------===//
Jim Grosbachb75c0db2011-03-10 19:21:08 +00003395// Coprocessor Instructions.
Johnny Chen905a2d72010-02-12 01:44:23 +00003396//
3397
Bruno Cardoso Lopes33461ec2011-01-20 18:06:58 +00003398def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, i32imm:$opc1,
3399 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3400 NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
3401 [/* For disassembly only; pattern left blank */]> {
3402 bits<4> opc1;
3403 bits<4> CRn;
3404 bits<4> CRd;
3405 bits<4> cop;
3406 bits<3> opc2;
3407 bits<4> CRm;
3408
3409 let Inst{3-0} = CRm;
3410 let Inst{4} = 0;
3411 let Inst{7-5} = opc2;
3412 let Inst{11-8} = cop;
3413 let Inst{15-12} = CRd;
3414 let Inst{19-16} = CRn;
3415 let Inst{23-20} = opc1;
Johnny Chen905a2d72010-02-12 01:44:23 +00003416}
3417
Bruno Cardoso Lopes168c9002011-05-03 17:29:22 +00003418def : ARMPat<(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3419 imm:$CRm, imm:$opc2),
3420 (CDP imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn, imm:$CRm,imm:$opc2)>;
3421
Bruno Cardoso Lopes33461ec2011-01-20 18:06:58 +00003422def CDP2 : ABXI<0b1110, (outs), (ins p_imm:$cop, i32imm:$opc1,
3423 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3424 NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Johnny Chen905a2d72010-02-12 01:44:23 +00003425 [/* For disassembly only; pattern left blank */]> {
3426 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes33461ec2011-01-20 18:06:58 +00003427 bits<4> opc1;
3428 bits<4> CRn;
3429 bits<4> CRd;
3430 bits<4> cop;
3431 bits<3> opc2;
3432 bits<4> CRm;
3433
3434 let Inst{3-0} = CRm;
3435 let Inst{4} = 0;
3436 let Inst{7-5} = opc2;
3437 let Inst{11-8} = cop;
3438 let Inst{15-12} = CRd;
3439 let Inst{19-16} = CRn;
3440 let Inst{23-20} = opc1;
Johnny Chen905a2d72010-02-12 01:44:23 +00003441}
3442
Bruno Cardoso Lopes168c9002011-05-03 17:29:22 +00003443def : ARMPat<(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3444 imm:$CRm, imm:$opc2),
3445 (CDP2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn, imm:$CRm,
3446 imm:$opc2)>;
3447
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +00003448class ACI<dag oops, dag iops, string opc, string asm,
3449 IndexMode im = IndexModeNone>
Johnny Chena6129b42011-04-04 23:39:08 +00003450 : InoP<oops, iops, AddrModeNone, Size4Bytes, im, BrFrm, NoItinerary,
3451 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
Johnny Chen46c39d42010-02-16 20:04:27 +00003452 let Inst{27-25} = 0b110;
3453}
3454
Johnny Chena6129b42011-04-04 23:39:08 +00003455multiclass LdStCop<bits<4> op31_28, bit load, dag ops, string opc, string cond>{
Johnny Chen46c39d42010-02-16 20:04:27 +00003456
3457 def _OFFSET : ACI<(outs),
Johnny Chena6129b42011-04-04 23:39:08 +00003458 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3459 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen46c39d42010-02-16 20:04:27 +00003460 let Inst{31-28} = op31_28;
3461 let Inst{24} = 1; // P = 1
3462 let Inst{21} = 0; // W = 0
3463 let Inst{22} = 0; // D = 0
3464 let Inst{20} = load;
3465 }
3466
3467 def _PRE : ACI<(outs),
Johnny Chena6129b42011-04-04 23:39:08 +00003468 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3469 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr!", IndexModePre> {
Johnny Chen46c39d42010-02-16 20:04:27 +00003470 let Inst{31-28} = op31_28;
3471 let Inst{24} = 1; // P = 1
3472 let Inst{21} = 1; // W = 1
3473 let Inst{22} = 0; // D = 0
3474 let Inst{20} = load;
3475 }
3476
3477 def _POST : ACI<(outs),
Johnny Chena6129b42011-04-04 23:39:08 +00003478 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3479 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr", IndexModePost> {
Johnny Chen46c39d42010-02-16 20:04:27 +00003480 let Inst{31-28} = op31_28;
3481 let Inst{24} = 0; // P = 0
3482 let Inst{21} = 1; // W = 1
3483 let Inst{22} = 0; // D = 0
3484 let Inst{20} = load;
3485 }
3486
3487 def _OPTION : ACI<(outs),
Johnny Chena6129b42011-04-04 23:39:08 +00003488 !con((ins nohash_imm:$cop,nohash_imm:$CRd,GPR:$base, nohash_imm:$option),
3489 ops),
3490 !strconcat(opc, cond), "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen46c39d42010-02-16 20:04:27 +00003491 let Inst{31-28} = op31_28;
3492 let Inst{24} = 0; // P = 0
3493 let Inst{23} = 1; // U = 1
3494 let Inst{21} = 0; // W = 0
3495 let Inst{22} = 0; // D = 0
3496 let Inst{20} = load;
3497 }
3498
3499 def L_OFFSET : ACI<(outs),
Johnny Chena6129b42011-04-04 23:39:08 +00003500 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3501 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen46c39d42010-02-16 20:04:27 +00003502 let Inst{31-28} = op31_28;
3503 let Inst{24} = 1; // P = 1
3504 let Inst{21} = 0; // W = 0
3505 let Inst{22} = 1; // D = 1
3506 let Inst{20} = load;
3507 }
3508
3509 def L_PRE : ACI<(outs),
Johnny Chena6129b42011-04-04 23:39:08 +00003510 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3511 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr!",
3512 IndexModePre> {
Johnny Chen46c39d42010-02-16 20:04:27 +00003513 let Inst{31-28} = op31_28;
3514 let Inst{24} = 1; // P = 1
3515 let Inst{21} = 1; // W = 1
3516 let Inst{22} = 1; // D = 1
3517 let Inst{20} = load;
3518 }
3519
3520 def L_POST : ACI<(outs),
Johnny Chena6129b42011-04-04 23:39:08 +00003521 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3522 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr",
3523 IndexModePost> {
Johnny Chen46c39d42010-02-16 20:04:27 +00003524 let Inst{31-28} = op31_28;
3525 let Inst{24} = 0; // P = 0
3526 let Inst{21} = 1; // W = 1
3527 let Inst{22} = 1; // D = 1
3528 let Inst{20} = load;
3529 }
3530
3531 def L_OPTION : ACI<(outs),
Johnny Chena6129b42011-04-04 23:39:08 +00003532 !con((ins nohash_imm:$cop, nohash_imm:$CRd,GPR:$base,nohash_imm:$option),
3533 ops),
3534 !strconcat(!strconcat(opc, "l"), cond),
3535 "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen46c39d42010-02-16 20:04:27 +00003536 let Inst{31-28} = op31_28;
3537 let Inst{24} = 0; // P = 0
3538 let Inst{23} = 1; // U = 1
3539 let Inst{21} = 0; // W = 0
3540 let Inst{22} = 1; // D = 1
3541 let Inst{20} = load;
3542 }
3543}
3544
Johnny Chena6129b42011-04-04 23:39:08 +00003545defm LDC : LdStCop<{?,?,?,?}, 1, (ins pred:$p), "ldc", "${p}">;
3546defm LDC2 : LdStCop<0b1111, 1, (ins), "ldc2", "">;
3547defm STC : LdStCop<{?,?,?,?}, 0, (ins pred:$p), "stc", "${p}">;
3548defm STC2 : LdStCop<0b1111, 0, (ins), "stc2", "">;
Johnny Chen46c39d42010-02-16 20:04:27 +00003549
Bruno Cardoso Lopes32f9b752011-01-20 13:17:59 +00003550//===----------------------------------------------------------------------===//
3551// Move between coprocessor and ARM core register -- for disassembly only
3552//
3553
Bruno Cardoso Lopesf922b2092011-03-22 15:06:24 +00003554class MovRCopro<string opc, bit direction, dag oops, dag iops>
3555 : ABI<0b1110, oops, iops, NoItinerary, opc,
3556 "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes32f9b752011-01-20 13:17:59 +00003557 [/* For disassembly only; pattern left blank */]> {
3558 let Inst{20} = direction;
Johnny Chen905a2d72010-02-12 01:44:23 +00003559 let Inst{4} = 1;
Bruno Cardoso Lopes32f9b752011-01-20 13:17:59 +00003560
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003561 bits<4> Rt;
3562 bits<4> cop;
3563 bits<3> opc1;
3564 bits<3> opc2;
3565 bits<4> CRm;
3566 bits<4> CRn;
Bruno Cardoso Lopes32f9b752011-01-20 13:17:59 +00003567
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003568 let Inst{15-12} = Rt;
3569 let Inst{11-8} = cop;
3570 let Inst{23-21} = opc1;
3571 let Inst{7-5} = opc2;
3572 let Inst{3-0} = CRm;
3573 let Inst{19-16} = CRn;
Johnny Chen905a2d72010-02-12 01:44:23 +00003574}
3575
Bruno Cardoso Lopesf922b2092011-03-22 15:06:24 +00003576def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */,
3577 (outs), (ins p_imm:$cop, i32imm:$opc1,
3578 GPR:$Rt, c_imm:$CRn, c_imm:$CRm,
3579 i32imm:$opc2)>;
3580def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */,
3581 (outs GPR:$Rt), (ins p_imm:$cop, i32imm:$opc1,
3582 c_imm:$CRn, c_imm:$CRm, i32imm:$opc2)>;
Bruno Cardoso Lopes32f9b752011-01-20 13:17:59 +00003583
Bruno Cardoso Lopes168c9002011-05-03 17:29:22 +00003584def : ARMPat<(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3585 imm:$CRm, imm:$opc2),
3586 (MCR imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn, imm:$CRm, imm:$opc2)>;
3587def : ARMPat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
3588 (MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3589
Bruno Cardoso Lopesf922b2092011-03-22 15:06:24 +00003590class MovRCopro2<string opc, bit direction, dag oops, dag iops>
3591 : ABXI<0b1110, oops, iops, NoItinerary,
3592 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"),
Bruno Cardoso Lopes32f9b752011-01-20 13:17:59 +00003593 [/* For disassembly only; pattern left blank */]> {
Johnny Chen905a2d72010-02-12 01:44:23 +00003594 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes32f9b752011-01-20 13:17:59 +00003595 let Inst{20} = direction;
Johnny Chen905a2d72010-02-12 01:44:23 +00003596 let Inst{4} = 1;
Bruno Cardoso Lopes32f9b752011-01-20 13:17:59 +00003597
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003598 bits<4> Rt;
3599 bits<4> cop;
3600 bits<3> opc1;
3601 bits<3> opc2;
3602 bits<4> CRm;
3603 bits<4> CRn;
Bruno Cardoso Lopes32f9b752011-01-20 13:17:59 +00003604
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003605 let Inst{15-12} = Rt;
3606 let Inst{11-8} = cop;
3607 let Inst{23-21} = opc1;
3608 let Inst{7-5} = opc2;
3609 let Inst{3-0} = CRm;
3610 let Inst{19-16} = CRn;
Johnny Chen905a2d72010-02-12 01:44:23 +00003611}
3612
Bruno Cardoso Lopesf922b2092011-03-22 15:06:24 +00003613def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */,
3614 (outs), (ins p_imm:$cop, i32imm:$opc1,
3615 GPR:$Rt, c_imm:$CRn, c_imm:$CRm,
3616 i32imm:$opc2)>;
3617def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */,
3618 (outs GPR:$Rt), (ins p_imm:$cop, i32imm:$opc1,
3619 c_imm:$CRn, c_imm:$CRm,
3620 i32imm:$opc2)>;
Bruno Cardoso Lopes32f9b752011-01-20 13:17:59 +00003621
Bruno Cardoso Lopes168c9002011-05-03 17:29:22 +00003622def : ARMV5TPat<(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3623 imm:$CRm, imm:$opc2),
3624 (MCR2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3625 imm:$CRm, imm:$opc2)>;
3626def : ARMV5TPat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn,
3627 imm:$CRm, imm:$opc2),
3628 (MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3629
Bruno Cardoso Lopes32f9b752011-01-20 13:17:59 +00003630class MovRRCopro<string opc, bit direction>
3631 : ABI<0b1100, (outs), (ins p_imm:$cop, i32imm:$opc1,
3632 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
3633 NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm",
3634 [/* For disassembly only; pattern left blank */]> {
3635 let Inst{23-21} = 0b010;
3636 let Inst{20} = direction;
3637
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003638 bits<4> Rt;
Bruno Cardoso Lopes32f9b752011-01-20 13:17:59 +00003639 bits<4> Rt2;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003640 bits<4> cop;
Bruno Cardoso Lopes32f9b752011-01-20 13:17:59 +00003641 bits<4> opc1;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003642 bits<4> CRm;
Bruno Cardoso Lopes32f9b752011-01-20 13:17:59 +00003643
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003644 let Inst{15-12} = Rt;
Bruno Cardoso Lopes32f9b752011-01-20 13:17:59 +00003645 let Inst{19-16} = Rt2;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003646 let Inst{11-8} = cop;
Bruno Cardoso Lopes32f9b752011-01-20 13:17:59 +00003647 let Inst{7-4} = opc1;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003648 let Inst{3-0} = CRm;
Johnny Chen905a2d72010-02-12 01:44:23 +00003649}
3650
Bruno Cardoso Lopes32f9b752011-01-20 13:17:59 +00003651def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */>;
3652def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>;
3653
Bruno Cardoso Lopes168c9002011-05-03 17:29:22 +00003654def : ARMV5TEPat<(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
3655 imm:$CRm),
3656 (MCRR imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2, imm:$CRm)>;
3657
Bruno Cardoso Lopes32f9b752011-01-20 13:17:59 +00003658class MovRRCopro2<string opc, bit direction>
3659 : ABXI<0b1100, (outs), (ins p_imm:$cop, i32imm:$opc1,
3660 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
3661 NoItinerary, !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"),
3662 [/* For disassembly only; pattern left blank */]> {
Johnny Chen905a2d72010-02-12 01:44:23 +00003663 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes32f9b752011-01-20 13:17:59 +00003664 let Inst{23-21} = 0b010;
3665 let Inst{20} = direction;
Johnny Chen905a2d72010-02-12 01:44:23 +00003666
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003667 bits<4> Rt;
3668 bits<4> Rt2;
3669 bits<4> cop;
Bruno Cardoso Lopesd6335ce2011-01-19 16:56:52 +00003670 bits<4> opc1;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003671 bits<4> CRm;
Bruno Cardoso Lopes32f9b752011-01-20 13:17:59 +00003672
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003673 let Inst{15-12} = Rt;
3674 let Inst{19-16} = Rt2;
3675 let Inst{11-8} = cop;
Bruno Cardoso Lopesd6335ce2011-01-19 16:56:52 +00003676 let Inst{7-4} = opc1;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003677 let Inst{3-0} = CRm;
Johnny Chen905a2d72010-02-12 01:44:23 +00003678}
3679
Bruno Cardoso Lopes32f9b752011-01-20 13:17:59 +00003680def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */>;
3681def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>;
Johnny Chen905a2d72010-02-12 01:44:23 +00003682
Bruno Cardoso Lopes168c9002011-05-03 17:29:22 +00003683def : ARMV6Pat<(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2, imm:$CRm),
3684 (MCRR2 imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2, imm:$CRm)>;
3685
Johnny Chencf20cbe2010-02-12 18:55:33 +00003686//===----------------------------------------------------------------------===//
3687// Move between special register and ARM core register -- for disassembly only
3688//
3689
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003690// Move to ARM core register from Special Register
Bruno Cardoso Lopescba727f2011-01-18 21:31:35 +00003691def MRS : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, cpsr",
Johnny Chencf20cbe2010-02-12 18:55:33 +00003692 [/* For disassembly only; pattern left blank */]> {
Bruno Cardoso Lopescba727f2011-01-18 21:31:35 +00003693 bits<4> Rd;
3694 let Inst{23-16} = 0b00001111;
3695 let Inst{15-12} = Rd;
Johnny Chencf20cbe2010-02-12 18:55:33 +00003696 let Inst{7-4} = 0b0000;
3697}
3698
Bruno Cardoso Lopescba727f2011-01-18 21:31:35 +00003699def MRSsys : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,"mrs","\t$Rd, spsr",
Johnny Chencf20cbe2010-02-12 18:55:33 +00003700 [/* For disassembly only; pattern left blank */]> {
Bruno Cardoso Lopescba727f2011-01-18 21:31:35 +00003701 bits<4> Rd;
3702 let Inst{23-16} = 0b01001111;
3703 let Inst{15-12} = Rd;
Johnny Chencf20cbe2010-02-12 18:55:33 +00003704 let Inst{7-4} = 0b0000;
3705}
3706
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003707// Move from ARM core register to Special Register
3708//
3709// No need to have both system and application versions, the encodings are the
3710// same and the assembly parser has no way to distinguish between them. The mask
3711// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
3712// the mask with the fields to be accessed in the special register.
3713def MSR : ABI<0b0001, (outs), (ins msr_mask:$mask, GPR:$Rn), NoItinerary,
3714 "msr", "\t$mask, $Rn",
Johnny Chencf20cbe2010-02-12 18:55:33 +00003715 [/* For disassembly only; pattern left blank */]> {
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003716 bits<5> mask;
3717 bits<4> Rn;
3718
3719 let Inst{23} = 0;
3720 let Inst{22} = mask{4}; // R bit
3721 let Inst{21-20} = 0b10;
3722 let Inst{19-16} = mask{3-0};
3723 let Inst{15-12} = 0b1111;
3724 let Inst{11-4} = 0b00000000;
3725 let Inst{3-0} = Rn;
Johnny Chencf20cbe2010-02-12 18:55:33 +00003726}
3727
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003728def MSRi : ABI<0b0011, (outs), (ins msr_mask:$mask, so_imm:$a), NoItinerary,
3729 "msr", "\t$mask, $a",
3730 [/* For disassembly only; pattern left blank */]> {
3731 bits<5> mask;
3732 bits<12> a;
Johnny Chen46c39d42010-02-16 20:04:27 +00003733
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003734 let Inst{23} = 0;
3735 let Inst{22} = mask{4}; // R bit
3736 let Inst{21-20} = 0b10;
3737 let Inst{19-16} = mask{3-0};
3738 let Inst{15-12} = 0b1111;
3739 let Inst{11-0} = a;
Johnny Chencf20cbe2010-02-12 18:55:33 +00003740}
Jim Grosbachb75c0db2011-03-10 19:21:08 +00003741
3742//===----------------------------------------------------------------------===//
3743// TLS Instructions
3744//
3745
3746// __aeabi_read_tp preserves the registers r1-r3.
Owen Anderson9c6456e2011-03-18 19:47:14 +00003747// This is a pseudo inst so that we can get the encoding right,
Jim Grosbachb75c0db2011-03-10 19:21:08 +00003748// complete with fixup for the aeabi_read_tp function.
3749let isCall = 1,
3750 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
3751 def TPsoft : PseudoInst<(outs), (ins), IIC_Br,
3752 [(set R0, ARMthread_pointer)]>;
3753}
3754
3755//===----------------------------------------------------------------------===//
3756// SJLJ Exception handling intrinsics
3757// eh_sjlj_setjmp() is an instruction sequence to store the return
3758// address and save #0 in R0 for the non-longjmp case.
3759// Since by its nature we may be coming from some other function to get
3760// here, and we're using the stack frame for the containing function to
3761// save/restore registers, we can't keep anything live in regs across
3762// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00003763// when we get here from a longjmp(). We force everything out of registers
Jim Grosbachb75c0db2011-03-10 19:21:08 +00003764// except for our own input by listing the relevant registers in Defs. By
3765// doing so, we also cause the prologue/epilogue code to actively preserve
3766// all of the callee-saved resgisters, which is exactly what we want.
3767// A constant value is passed in $val, and we use the location as a scratch.
3768//
3769// These are pseudo-instructions and are lowered to individual MC-insts, so
3770// no encoding information is necessary.
3771let Defs =
3772 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
3773 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
3774 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
3775 D31 ], hasSideEffects = 1, isBarrier = 1 in {
3776 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
3777 NoItinerary,
3778 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3779 Requires<[IsARM, HasVFP2]>;
3780}
3781
3782let Defs =
3783 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
3784 hasSideEffects = 1, isBarrier = 1 in {
3785 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
3786 NoItinerary,
3787 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3788 Requires<[IsARM, NoVFP]>;
3789}
3790
3791// FIXME: Non-Darwin version(s)
3792let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
3793 Defs = [ R7, LR, SP ] in {
3794def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
3795 NoItinerary,
3796 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
3797 Requires<[IsARM, IsDarwin]>;
3798}
3799
3800// eh.sjlj.dispatchsetup pseudo-instruction.
3801// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
3802// handled when the pseudo is expanded (which happens before any passes
3803// that need the instruction size).
3804let isBarrier = 1, hasSideEffects = 1 in
3805def Int_eh_sjlj_dispatchsetup :
Bill Wendlingdd4dcd52011-04-05 01:37:43 +00003806 PseudoInst<(outs), (ins), NoItinerary,
3807 [(ARMeh_sjlj_dispatchsetup)]>,
Jim Grosbachb75c0db2011-03-10 19:21:08 +00003808 Requires<[IsDarwin]>;
3809
3810//===----------------------------------------------------------------------===//
3811// Non-Instruction Patterns
3812//
3813
3814// Large immediate handling.
3815
3816// 32-bit immediate using two piece so_imms or movw + movt.
3817// This is a single pseudo instruction, the benefit is that it can be remat'd
3818// as a single unit instead of having to handle reg inputs.
3819// FIXME: Remove this when we can do generalized remat.
3820let isReMaterializable = 1, isMoveImm = 1 in
3821def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
3822 [(set GPR:$dst, (arm_i32imm:$src))]>,
3823 Requires<[IsARM]>;
3824
3825// Pseudo instruction that combines movw + movt + add pc (if PIC).
3826// It also makes it possible to rematerialize the instructions.
3827// FIXME: Remove this when we can do generalized remat and when machine licm
3828// can properly the instructions.
3829let isReMaterializable = 1 in {
3830def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
3831 IIC_iMOVix2addpc,
3832 [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
3833 Requires<[IsARM, UseMovt]>;
3834
3835def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
3836 IIC_iMOVix2,
3837 [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
3838 Requires<[IsARM, UseMovt]>;
3839
3840let AddedComplexity = 10 in
3841def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
3842 IIC_iMOVix2ld,
3843 [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>,
3844 Requires<[IsARM, UseMovt]>;
3845} // isReMaterializable
3846
3847// ConstantPool, GlobalAddress, and JumpTable
3848def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
3849 Requires<[IsARM, DontUseMovt]>;
3850def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
3851def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
3852 Requires<[IsARM, UseMovt]>;
3853def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3854 (LEApcrelJT tjumptable:$dst, imm:$id)>;
3855
3856// TODO: add,sub,and, 3-instr forms?
3857
3858// Tail calls
3859def : ARMPat<(ARMtcret tcGPR:$dst),
3860 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
3861
3862def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3863 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3864
3865def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3866 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3867
3868def : ARMPat<(ARMtcret tcGPR:$dst),
3869 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
3870
3871def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3872 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3873
3874def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3875 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3876
3877// Direct calls
3878def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
3879 Requires<[IsARM, IsNotDarwin]>;
3880def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
3881 Requires<[IsARM, IsDarwin]>;
3882
3883// zextload i1 -> zextload i8
3884def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3885def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3886
3887// extload -> zextload
3888def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3889def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3890def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3891def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3892
3893def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
3894
3895def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
3896def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
3897
3898// smul* and smla*
3899def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3900 (sra (shl GPR:$b, (i32 16)), (i32 16))),
3901 (SMULBB GPR:$a, GPR:$b)>;
3902def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
3903 (SMULBB GPR:$a, GPR:$b)>;
3904def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3905 (sra GPR:$b, (i32 16))),
3906 (SMULBT GPR:$a, GPR:$b)>;
3907def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
3908 (SMULBT GPR:$a, GPR:$b)>;
3909def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
3910 (sra (shl GPR:$b, (i32 16)), (i32 16))),
3911 (SMULTB GPR:$a, GPR:$b)>;
3912def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
3913 (SMULTB GPR:$a, GPR:$b)>;
3914def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3915 (i32 16)),
3916 (SMULWB GPR:$a, GPR:$b)>;
3917def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
3918 (SMULWB GPR:$a, GPR:$b)>;
3919
3920def : ARMV5TEPat<(add GPR:$acc,
3921 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3922 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
3923 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3924def : ARMV5TEPat<(add GPR:$acc,
3925 (mul sext_16_node:$a, sext_16_node:$b)),
3926 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3927def : ARMV5TEPat<(add GPR:$acc,
3928 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3929 (sra GPR:$b, (i32 16)))),
3930 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3931def : ARMV5TEPat<(add GPR:$acc,
3932 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
3933 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3934def : ARMV5TEPat<(add GPR:$acc,
3935 (mul (sra GPR:$a, (i32 16)),
3936 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
3937 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3938def : ARMV5TEPat<(add GPR:$acc,
3939 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
3940 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3941def : ARMV5TEPat<(add GPR:$acc,
3942 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3943 (i32 16))),
3944 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3945def : ARMV5TEPat<(add GPR:$acc,
3946 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
3947 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3948
Jim Grosbache5ccac82011-03-10 19:27:17 +00003949
3950// Pre-v7 uses MCR for synchronization barriers.
3951def : ARMPat<(ARMMemBarrierMCR GPR:$zero), (MCR 15, 0, GPR:$zero, 7, 10, 5)>,
3952 Requires<[IsARM, HasV6]>;
3953
3954
Jim Grosbachb75c0db2011-03-10 19:21:08 +00003955//===----------------------------------------------------------------------===//
3956// Thumb Support
3957//
3958
3959include "ARMInstrThumb.td"
3960
3961//===----------------------------------------------------------------------===//
3962// Thumb2 Support
3963//
3964
3965include "ARMInstrThumb2.td"
3966
3967//===----------------------------------------------------------------------===//
3968// Floating Point Support
3969//
3970
3971include "ARMInstrVFP.td"
3972
3973//===----------------------------------------------------------------------===//
3974// Advanced SIMD (NEON) Support
3975//
3976
3977include "ARMInstrNEON.td"
3978