blob: 39175a1910dc5e4c60b4d5e046f1a216396ef021 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- SIInstrInfo.cpp - SI Instruction Information ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief SI Implementation of TargetInstrInfo.
12//
13//===----------------------------------------------------------------------===//
14
Tom Stellard75aadc22012-12-11 21:25:42 +000015#include "SIInstrInfo.h"
16#include "AMDGPUTargetMachine.h"
Tom Stellardcb6ba622016-04-30 00:23:06 +000017#include "GCNHazardRecognizer.h"
Tom Stellard16a9a202013-08-14 23:24:17 +000018#include "SIDefines.h"
Tom Stellardc149dc02013-11-27 21:23:35 +000019#include "SIMachineFunctionInfo.h"
Tom Stellardc5cf2f02014-08-21 20:40:54 +000020#include "llvm/CodeGen/MachineFrameInfo.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000021#include "llvm/CodeGen/MachineInstrBuilder.h"
22#include "llvm/CodeGen/MachineRegisterInfo.h"
Tom Stellardcb6ba622016-04-30 00:23:06 +000023#include "llvm/CodeGen/ScheduleDAG.h"
Tom Stellard4e07b1d2014-06-10 21:20:41 +000024#include "llvm/IR/Function.h"
Tom Stellard96468902014-09-24 01:33:17 +000025#include "llvm/CodeGen/RegisterScavenging.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000026#include "llvm/MC/MCInstrDesc.h"
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +000027#include "llvm/Support/Debug.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000028
29using namespace llvm;
30
Matt Arsenault43e92fe2016-06-24 06:30:11 +000031SIInstrInfo::SIInstrInfo(const SISubtarget &ST)
32 : AMDGPUInstrInfo(ST), RI(), ST(ST) {}
Tom Stellard75aadc22012-12-11 21:25:42 +000033
Tom Stellard82166022013-11-13 23:36:37 +000034//===----------------------------------------------------------------------===//
35// TargetInstrInfo callbacks
36//===----------------------------------------------------------------------===//
37
Matt Arsenaultc10853f2014-08-06 00:29:43 +000038static unsigned getNumOperandsNoGlue(SDNode *Node) {
39 unsigned N = Node->getNumOperands();
40 while (N && Node->getOperand(N - 1).getValueType() == MVT::Glue)
41 --N;
42 return N;
43}
44
45static SDValue findChainOperand(SDNode *Load) {
46 SDValue LastOp = Load->getOperand(getNumOperandsNoGlue(Load) - 1);
47 assert(LastOp.getValueType() == MVT::Other && "Chain missing from load node");
48 return LastOp;
49}
50
Tom Stellard155bbb72014-08-11 22:18:17 +000051/// \brief Returns true if both nodes have the same value for the given
52/// operand \p Op, or if both nodes do not have this operand.
53static bool nodesHaveSameOperandValue(SDNode *N0, SDNode* N1, unsigned OpName) {
54 unsigned Opc0 = N0->getMachineOpcode();
55 unsigned Opc1 = N1->getMachineOpcode();
56
57 int Op0Idx = AMDGPU::getNamedOperandIdx(Opc0, OpName);
58 int Op1Idx = AMDGPU::getNamedOperandIdx(Opc1, OpName);
59
60 if (Op0Idx == -1 && Op1Idx == -1)
61 return true;
62
63
64 if ((Op0Idx == -1 && Op1Idx != -1) ||
65 (Op1Idx == -1 && Op0Idx != -1))
66 return false;
67
68 // getNamedOperandIdx returns the index for the MachineInstr's operands,
69 // which includes the result as the first operand. We are indexing into the
70 // MachineSDNode's operands, so we need to skip the result operand to get
71 // the real index.
72 --Op0Idx;
73 --Op1Idx;
74
Tom Stellardb8b84132014-09-03 15:22:39 +000075 return N0->getOperand(Op0Idx) == N1->getOperand(Op1Idx);
Tom Stellard155bbb72014-08-11 22:18:17 +000076}
77
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +000078bool SIInstrInfo::isReallyTriviallyReMaterializable(const MachineInstr &MI,
Matt Arsenaulta48b8662015-04-23 23:34:48 +000079 AliasAnalysis *AA) const {
80 // TODO: The generic check fails for VALU instructions that should be
81 // rematerializable due to implicit reads of exec. We really want all of the
82 // generic logic for this except for this.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +000083 switch (MI.getOpcode()) {
Matt Arsenaulta48b8662015-04-23 23:34:48 +000084 case AMDGPU::V_MOV_B32_e32:
85 case AMDGPU::V_MOV_B32_e64:
Matt Arsenault80f766a2015-09-10 01:23:28 +000086 case AMDGPU::V_MOV_B64_PSEUDO:
Matt Arsenaulta48b8662015-04-23 23:34:48 +000087 return true;
88 default:
89 return false;
90 }
91}
92
Matt Arsenaultc10853f2014-08-06 00:29:43 +000093bool SIInstrInfo::areLoadsFromSameBasePtr(SDNode *Load0, SDNode *Load1,
94 int64_t &Offset0,
95 int64_t &Offset1) const {
96 if (!Load0->isMachineOpcode() || !Load1->isMachineOpcode())
97 return false;
98
99 unsigned Opc0 = Load0->getMachineOpcode();
100 unsigned Opc1 = Load1->getMachineOpcode();
101
102 // Make sure both are actually loads.
103 if (!get(Opc0).mayLoad() || !get(Opc1).mayLoad())
104 return false;
105
106 if (isDS(Opc0) && isDS(Opc1)) {
Tom Stellard20fa0be2014-10-07 21:09:20 +0000107
108 // FIXME: Handle this case:
109 if (getNumOperandsNoGlue(Load0) != getNumOperandsNoGlue(Load1))
110 return false;
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000111
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000112 // Check base reg.
113 if (Load0->getOperand(1) != Load1->getOperand(1))
114 return false;
115
116 // Check chain.
117 if (findChainOperand(Load0) != findChainOperand(Load1))
118 return false;
119
Matt Arsenault972c12a2014-09-17 17:48:32 +0000120 // Skip read2 / write2 variants for simplicity.
121 // TODO: We should report true if the used offsets are adjacent (excluded
122 // st64 versions).
123 if (AMDGPU::getNamedOperandIdx(Opc0, AMDGPU::OpName::data1) != -1 ||
124 AMDGPU::getNamedOperandIdx(Opc1, AMDGPU::OpName::data1) != -1)
125 return false;
126
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000127 Offset0 = cast<ConstantSDNode>(Load0->getOperand(2))->getZExtValue();
128 Offset1 = cast<ConstantSDNode>(Load1->getOperand(2))->getZExtValue();
129 return true;
130 }
131
132 if (isSMRD(Opc0) && isSMRD(Opc1)) {
133 assert(getNumOperandsNoGlue(Load0) == getNumOperandsNoGlue(Load1));
134
135 // Check base reg.
136 if (Load0->getOperand(0) != Load1->getOperand(0))
137 return false;
138
Tom Stellardf0a575f2015-03-23 16:06:01 +0000139 const ConstantSDNode *Load0Offset =
140 dyn_cast<ConstantSDNode>(Load0->getOperand(1));
141 const ConstantSDNode *Load1Offset =
142 dyn_cast<ConstantSDNode>(Load1->getOperand(1));
143
144 if (!Load0Offset || !Load1Offset)
145 return false;
146
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000147 // Check chain.
148 if (findChainOperand(Load0) != findChainOperand(Load1))
149 return false;
150
Tom Stellardf0a575f2015-03-23 16:06:01 +0000151 Offset0 = Load0Offset->getZExtValue();
152 Offset1 = Load1Offset->getZExtValue();
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000153 return true;
154 }
155
156 // MUBUF and MTBUF can access the same addresses.
157 if ((isMUBUF(Opc0) || isMTBUF(Opc0)) && (isMUBUF(Opc1) || isMTBUF(Opc1))) {
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000158
159 // MUBUF and MTBUF have vaddr at different indices.
Tom Stellard155bbb72014-08-11 22:18:17 +0000160 if (!nodesHaveSameOperandValue(Load0, Load1, AMDGPU::OpName::soffset) ||
161 findChainOperand(Load0) != findChainOperand(Load1) ||
162 !nodesHaveSameOperandValue(Load0, Load1, AMDGPU::OpName::vaddr) ||
Tom Stellardb8b84132014-09-03 15:22:39 +0000163 !nodesHaveSameOperandValue(Load0, Load1, AMDGPU::OpName::srsrc))
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000164 return false;
165
Tom Stellard155bbb72014-08-11 22:18:17 +0000166 int OffIdx0 = AMDGPU::getNamedOperandIdx(Opc0, AMDGPU::OpName::offset);
167 int OffIdx1 = AMDGPU::getNamedOperandIdx(Opc1, AMDGPU::OpName::offset);
168
169 if (OffIdx0 == -1 || OffIdx1 == -1)
170 return false;
171
172 // getNamedOperandIdx returns the index for MachineInstrs. Since they
173 // inlcude the output in the operand list, but SDNodes don't, we need to
174 // subtract the index by one.
175 --OffIdx0;
176 --OffIdx1;
177
178 SDValue Off0 = Load0->getOperand(OffIdx0);
179 SDValue Off1 = Load1->getOperand(OffIdx1);
180
181 // The offset might be a FrameIndexSDNode.
182 if (!isa<ConstantSDNode>(Off0) || !isa<ConstantSDNode>(Off1))
183 return false;
184
185 Offset0 = cast<ConstantSDNode>(Off0)->getZExtValue();
186 Offset1 = cast<ConstantSDNode>(Off1)->getZExtValue();
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000187 return true;
188 }
189
190 return false;
191}
192
Matt Arsenault2e991122014-09-10 23:26:16 +0000193static bool isStride64(unsigned Opc) {
194 switch (Opc) {
195 case AMDGPU::DS_READ2ST64_B32:
196 case AMDGPU::DS_READ2ST64_B64:
197 case AMDGPU::DS_WRITE2ST64_B32:
198 case AMDGPU::DS_WRITE2ST64_B64:
199 return true;
200 default:
201 return false;
202 }
203}
204
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000205bool SIInstrInfo::getMemOpBaseRegImmOfs(MachineInstr &LdSt, unsigned &BaseReg,
Chad Rosierc27a18f2016-03-09 16:00:35 +0000206 int64_t &Offset,
Sanjoy Dasb666ea32015-06-15 18:44:14 +0000207 const TargetRegisterInfo *TRI) const {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000208 unsigned Opc = LdSt.getOpcode();
Matt Arsenault3add6432015-10-20 04:35:43 +0000209
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000210 if (isDS(LdSt)) {
211 const MachineOperand *OffsetImm =
212 getNamedOperand(LdSt, AMDGPU::OpName::offset);
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000213 if (OffsetImm) {
214 // Normal, single offset LDS instruction.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000215 const MachineOperand *AddrReg =
216 getNamedOperand(LdSt, AMDGPU::OpName::addr);
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000217
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000218 BaseReg = AddrReg->getReg();
219 Offset = OffsetImm->getImm();
220 return true;
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000221 }
222
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000223 // The 2 offset instructions use offset0 and offset1 instead. We can treat
224 // these as a load with a single offset if the 2 offsets are consecutive. We
225 // will use this for some partially aligned loads.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000226 const MachineOperand *Offset0Imm =
227 getNamedOperand(LdSt, AMDGPU::OpName::offset0);
228 const MachineOperand *Offset1Imm =
229 getNamedOperand(LdSt, AMDGPU::OpName::offset1);
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000230
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000231 uint8_t Offset0 = Offset0Imm->getImm();
232 uint8_t Offset1 = Offset1Imm->getImm();
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000233
Matt Arsenault84db5d92015-07-14 17:57:36 +0000234 if (Offset1 > Offset0 && Offset1 - Offset0 == 1) {
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000235 // Each of these offsets is in element sized units, so we need to convert
236 // to bytes of the individual reads.
237
238 unsigned EltSize;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000239 if (LdSt.mayLoad())
240 EltSize = getOpRegClass(LdSt, 0)->getSize() / 2;
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000241 else {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000242 assert(LdSt.mayStore());
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000243 int Data0Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::data0);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000244 EltSize = getOpRegClass(LdSt, Data0Idx)->getSize();
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000245 }
246
Matt Arsenault2e991122014-09-10 23:26:16 +0000247 if (isStride64(Opc))
248 EltSize *= 64;
249
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000250 const MachineOperand *AddrReg =
251 getNamedOperand(LdSt, AMDGPU::OpName::addr);
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000252 BaseReg = AddrReg->getReg();
253 Offset = EltSize * Offset0;
254 return true;
255 }
256
257 return false;
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000258 }
259
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000260 if (isMUBUF(LdSt) || isMTBUF(LdSt)) {
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000261 if (AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::soffset) != -1)
262 return false;
263
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000264 const MachineOperand *AddrReg =
265 getNamedOperand(LdSt, AMDGPU::OpName::vaddr);
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000266 if (!AddrReg)
267 return false;
268
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000269 const MachineOperand *OffsetImm =
270 getNamedOperand(LdSt, AMDGPU::OpName::offset);
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000271 BaseReg = AddrReg->getReg();
272 Offset = OffsetImm->getImm();
273 return true;
274 }
275
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000276 if (isSMRD(LdSt)) {
277 const MachineOperand *OffsetImm =
278 getNamedOperand(LdSt, AMDGPU::OpName::offset);
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000279 if (!OffsetImm)
280 return false;
281
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000282 const MachineOperand *SBaseReg =
283 getNamedOperand(LdSt, AMDGPU::OpName::sbase);
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000284 BaseReg = SBaseReg->getReg();
285 Offset = OffsetImm->getImm();
286 return true;
287 }
288
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000289 if (isFLAT(LdSt)) {
290 const MachineOperand *AddrReg = getNamedOperand(LdSt, AMDGPU::OpName::addr);
Matt Arsenault43578ec2016-06-02 20:05:20 +0000291 BaseReg = AddrReg->getReg();
292 Offset = 0;
293 return true;
294 }
295
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000296 return false;
297}
298
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000299bool SIInstrInfo::shouldClusterMemOps(MachineInstr &FirstLdSt,
300 MachineInstr &SecondLdSt,
Jun Bum Lim4c5bd582016-04-15 14:58:38 +0000301 unsigned NumLoads) const {
NAKAMURA Takumife1202c2016-06-20 00:37:41 +0000302 const MachineOperand *FirstDst = nullptr;
303 const MachineOperand *SecondDst = nullptr;
Tom Stellarda76bcc22016-03-28 16:10:13 +0000304
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000305 if (isDS(FirstLdSt) && isDS(SecondLdSt)) {
306 FirstDst = getNamedOperand(FirstLdSt, AMDGPU::OpName::vdst);
307 SecondDst = getNamedOperand(SecondLdSt, AMDGPU::OpName::vdst);
Tom Stellarda76bcc22016-03-28 16:10:13 +0000308 }
309
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000310 if (isSMRD(FirstLdSt) && isSMRD(SecondLdSt)) {
311 FirstDst = getNamedOperand(FirstLdSt, AMDGPU::OpName::sdst);
312 SecondDst = getNamedOperand(SecondLdSt, AMDGPU::OpName::sdst);
Tom Stellarda76bcc22016-03-28 16:10:13 +0000313 }
314
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000315 if ((isMUBUF(FirstLdSt) && isMUBUF(SecondLdSt)) ||
316 (isMTBUF(FirstLdSt) && isMTBUF(SecondLdSt))) {
317 FirstDst = getNamedOperand(FirstLdSt, AMDGPU::OpName::vdata);
318 SecondDst = getNamedOperand(SecondLdSt, AMDGPU::OpName::vdata);
Tom Stellarda76bcc22016-03-28 16:10:13 +0000319 }
320
321 if (!FirstDst || !SecondDst)
Matt Arsenault0e75a062014-09-17 17:48:30 +0000322 return false;
323
Tom Stellarda76bcc22016-03-28 16:10:13 +0000324 // Try to limit clustering based on the total number of bytes loaded
325 // rather than the number of instructions. This is done to help reduce
326 // register pressure. The method used is somewhat inexact, though,
327 // because it assumes that all loads in the cluster will load the
328 // same number of bytes as FirstLdSt.
Matt Arsenault0e75a062014-09-17 17:48:30 +0000329
Tom Stellarda76bcc22016-03-28 16:10:13 +0000330 // The unit of this value is bytes.
331 // FIXME: This needs finer tuning.
332 unsigned LoadClusterThreshold = 16;
Matt Arsenault0e75a062014-09-17 17:48:30 +0000333
Tom Stellarda76bcc22016-03-28 16:10:13 +0000334 const MachineRegisterInfo &MRI =
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000335 FirstLdSt.getParent()->getParent()->getRegInfo();
Tom Stellarda76bcc22016-03-28 16:10:13 +0000336 const TargetRegisterClass *DstRC = MRI.getRegClass(FirstDst->getReg());
337
338 return (NumLoads * DstRC->getSize()) <= LoadClusterThreshold;
Matt Arsenault0e75a062014-09-17 17:48:30 +0000339}
340
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000341void SIInstrInfo::copyPhysReg(MachineBasicBlock &MBB,
342 MachineBasicBlock::iterator MI,
343 const DebugLoc &DL, unsigned DestReg,
344 unsigned SrcReg, bool KillSrc) const {
Christian Konigd0e3da12013-03-01 09:46:27 +0000345
Craig Topper0afd0ab2013-07-15 06:39:13 +0000346 static const int16_t Sub0_15[] = {
Christian Konigd0e3da12013-03-01 09:46:27 +0000347 AMDGPU::sub0, AMDGPU::sub1, AMDGPU::sub2, AMDGPU::sub3,
348 AMDGPU::sub4, AMDGPU::sub5, AMDGPU::sub6, AMDGPU::sub7,
349 AMDGPU::sub8, AMDGPU::sub9, AMDGPU::sub10, AMDGPU::sub11,
Nicolai Haehnledd587052015-12-19 01:16:06 +0000350 AMDGPU::sub12, AMDGPU::sub13, AMDGPU::sub14, AMDGPU::sub15,
Christian Konigd0e3da12013-03-01 09:46:27 +0000351 };
352
Nicolai Haehnle6bcf8b22015-12-19 01:36:26 +0000353 static const int16_t Sub0_15_64[] = {
354 AMDGPU::sub0_sub1, AMDGPU::sub2_sub3,
355 AMDGPU::sub4_sub5, AMDGPU::sub6_sub7,
356 AMDGPU::sub8_sub9, AMDGPU::sub10_sub11,
357 AMDGPU::sub12_sub13, AMDGPU::sub14_sub15,
358 };
359
Craig Topper0afd0ab2013-07-15 06:39:13 +0000360 static const int16_t Sub0_7[] = {
Christian Konigd0e3da12013-03-01 09:46:27 +0000361 AMDGPU::sub0, AMDGPU::sub1, AMDGPU::sub2, AMDGPU::sub3,
Nicolai Haehnledd587052015-12-19 01:16:06 +0000362 AMDGPU::sub4, AMDGPU::sub5, AMDGPU::sub6, AMDGPU::sub7,
Christian Konigd0e3da12013-03-01 09:46:27 +0000363 };
364
Nicolai Haehnle6bcf8b22015-12-19 01:36:26 +0000365 static const int16_t Sub0_7_64[] = {
366 AMDGPU::sub0_sub1, AMDGPU::sub2_sub3,
367 AMDGPU::sub4_sub5, AMDGPU::sub6_sub7,
368 };
369
Craig Topper0afd0ab2013-07-15 06:39:13 +0000370 static const int16_t Sub0_3[] = {
Nicolai Haehnledd587052015-12-19 01:16:06 +0000371 AMDGPU::sub0, AMDGPU::sub1, AMDGPU::sub2, AMDGPU::sub3,
Christian Konigd0e3da12013-03-01 09:46:27 +0000372 };
373
Nicolai Haehnle6bcf8b22015-12-19 01:36:26 +0000374 static const int16_t Sub0_3_64[] = {
375 AMDGPU::sub0_sub1, AMDGPU::sub2_sub3,
376 };
377
Craig Topper0afd0ab2013-07-15 06:39:13 +0000378 static const int16_t Sub0_2[] = {
Nicolai Haehnledd587052015-12-19 01:16:06 +0000379 AMDGPU::sub0, AMDGPU::sub1, AMDGPU::sub2,
Christian Konig8b1ed282013-04-10 08:39:16 +0000380 };
381
Craig Topper0afd0ab2013-07-15 06:39:13 +0000382 static const int16_t Sub0_1[] = {
Nicolai Haehnledd587052015-12-19 01:16:06 +0000383 AMDGPU::sub0, AMDGPU::sub1,
Christian Konigd0e3da12013-03-01 09:46:27 +0000384 };
385
386 unsigned Opcode;
Nicolai Haehnledd587052015-12-19 01:16:06 +0000387 ArrayRef<int16_t> SubIndices;
Christian Konigd0e3da12013-03-01 09:46:27 +0000388
389 if (AMDGPU::SReg_32RegClass.contains(DestReg)) {
Nicolai Haehnlee58e0e32016-09-12 16:25:20 +0000390 if (SrcReg == AMDGPU::SCC) {
391 BuildMI(MBB, MI, DL, get(AMDGPU::S_CSELECT_B32), DestReg)
392 .addImm(-1)
393 .addImm(0);
394 return;
395 }
396
Christian Konigd0e3da12013-03-01 09:46:27 +0000397 assert(AMDGPU::SReg_32RegClass.contains(SrcReg));
398 BuildMI(MBB, MI, DL, get(AMDGPU::S_MOV_B32), DestReg)
399 .addReg(SrcReg, getKillRegState(KillSrc));
400 return;
401
Tom Stellardaac18892013-02-07 19:39:43 +0000402 } else if (AMDGPU::SReg_64RegClass.contains(DestReg)) {
Matt Arsenault834b1aa2015-02-14 02:55:54 +0000403 if (DestReg == AMDGPU::VCC) {
Matt Arsenault99981682015-02-14 02:55:56 +0000404 if (AMDGPU::SReg_64RegClass.contains(SrcReg)) {
405 BuildMI(MBB, MI, DL, get(AMDGPU::S_MOV_B64), AMDGPU::VCC)
406 .addReg(SrcReg, getKillRegState(KillSrc));
407 } else {
408 // FIXME: Hack until VReg_1 removed.
409 assert(AMDGPU::VGPR_32RegClass.contains(SrcReg));
Matt Arsenault46359152015-08-08 00:41:48 +0000410 BuildMI(MBB, MI, DL, get(AMDGPU::V_CMP_NE_I32_e32))
Matt Arsenault99981682015-02-14 02:55:56 +0000411 .addImm(0)
412 .addReg(SrcReg, getKillRegState(KillSrc));
413 }
Matt Arsenault834b1aa2015-02-14 02:55:54 +0000414
Matt Arsenault834b1aa2015-02-14 02:55:54 +0000415 return;
416 }
417
Tom Stellard75aadc22012-12-11 21:25:42 +0000418 assert(AMDGPU::SReg_64RegClass.contains(SrcReg));
419 BuildMI(MBB, MI, DL, get(AMDGPU::S_MOV_B64), DestReg)
420 .addReg(SrcReg, getKillRegState(KillSrc));
Christian Konigd0e3da12013-03-01 09:46:27 +0000421 return;
422
Nicolai Haehnlee58e0e32016-09-12 16:25:20 +0000423 } else if (DestReg == AMDGPU::SCC) {
424 assert(AMDGPU::SReg_32RegClass.contains(SrcReg));
425 BuildMI(MBB, MI, DL, get(AMDGPU::S_CMP_LG_U32))
426 .addReg(SrcReg, getKillRegState(KillSrc))
427 .addImm(0);
428 return;
Christian Konigd0e3da12013-03-01 09:46:27 +0000429 } else if (AMDGPU::SReg_128RegClass.contains(DestReg)) {
430 assert(AMDGPU::SReg_128RegClass.contains(SrcReg));
Nicolai Haehnle6bcf8b22015-12-19 01:36:26 +0000431 Opcode = AMDGPU::S_MOV_B64;
432 SubIndices = Sub0_3_64;
Christian Konigd0e3da12013-03-01 09:46:27 +0000433
434 } else if (AMDGPU::SReg_256RegClass.contains(DestReg)) {
435 assert(AMDGPU::SReg_256RegClass.contains(SrcReg));
Nicolai Haehnle6bcf8b22015-12-19 01:36:26 +0000436 Opcode = AMDGPU::S_MOV_B64;
437 SubIndices = Sub0_7_64;
Christian Konigd0e3da12013-03-01 09:46:27 +0000438
439 } else if (AMDGPU::SReg_512RegClass.contains(DestReg)) {
440 assert(AMDGPU::SReg_512RegClass.contains(SrcReg));
Nicolai Haehnle6bcf8b22015-12-19 01:36:26 +0000441 Opcode = AMDGPU::S_MOV_B64;
442 SubIndices = Sub0_15_64;
Christian Konigd0e3da12013-03-01 09:46:27 +0000443
Tom Stellard45c0b3a2015-01-07 20:59:25 +0000444 } else if (AMDGPU::VGPR_32RegClass.contains(DestReg)) {
445 assert(AMDGPU::VGPR_32RegClass.contains(SrcReg) ||
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000446 AMDGPU::SReg_32RegClass.contains(SrcReg));
Tom Stellard75aadc22012-12-11 21:25:42 +0000447 BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_e32), DestReg)
448 .addReg(SrcReg, getKillRegState(KillSrc));
Christian Konigd0e3da12013-03-01 09:46:27 +0000449 return;
450
451 } else if (AMDGPU::VReg_64RegClass.contains(DestReg)) {
452 assert(AMDGPU::VReg_64RegClass.contains(SrcReg) ||
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000453 AMDGPU::SReg_64RegClass.contains(SrcReg));
Christian Konigd0e3da12013-03-01 09:46:27 +0000454 Opcode = AMDGPU::V_MOV_B32_e32;
455 SubIndices = Sub0_1;
456
Christian Konig8b1ed282013-04-10 08:39:16 +0000457 } else if (AMDGPU::VReg_96RegClass.contains(DestReg)) {
458 assert(AMDGPU::VReg_96RegClass.contains(SrcReg));
459 Opcode = AMDGPU::V_MOV_B32_e32;
460 SubIndices = Sub0_2;
461
Christian Konigd0e3da12013-03-01 09:46:27 +0000462 } else if (AMDGPU::VReg_128RegClass.contains(DestReg)) {
463 assert(AMDGPU::VReg_128RegClass.contains(SrcReg) ||
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000464 AMDGPU::SReg_128RegClass.contains(SrcReg));
Christian Konigd0e3da12013-03-01 09:46:27 +0000465 Opcode = AMDGPU::V_MOV_B32_e32;
466 SubIndices = Sub0_3;
467
468 } else if (AMDGPU::VReg_256RegClass.contains(DestReg)) {
469 assert(AMDGPU::VReg_256RegClass.contains(SrcReg) ||
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000470 AMDGPU::SReg_256RegClass.contains(SrcReg));
Christian Konigd0e3da12013-03-01 09:46:27 +0000471 Opcode = AMDGPU::V_MOV_B32_e32;
472 SubIndices = Sub0_7;
473
474 } else if (AMDGPU::VReg_512RegClass.contains(DestReg)) {
475 assert(AMDGPU::VReg_512RegClass.contains(SrcReg) ||
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000476 AMDGPU::SReg_512RegClass.contains(SrcReg));
Christian Konigd0e3da12013-03-01 09:46:27 +0000477 Opcode = AMDGPU::V_MOV_B32_e32;
478 SubIndices = Sub0_15;
479
Tom Stellard75aadc22012-12-11 21:25:42 +0000480 } else {
Christian Konigd0e3da12013-03-01 09:46:27 +0000481 llvm_unreachable("Can't copy register!");
482 }
483
Matt Arsenault73d2f892016-07-15 22:32:02 +0000484 bool Forward = RI.getHWRegIndex(DestReg) <= RI.getHWRegIndex(SrcReg);
Nicolai Haehnledd587052015-12-19 01:16:06 +0000485
486 for (unsigned Idx = 0; Idx < SubIndices.size(); ++Idx) {
487 unsigned SubIdx;
488 if (Forward)
489 SubIdx = SubIndices[Idx];
490 else
491 SubIdx = SubIndices[SubIndices.size() - Idx - 1];
492
Christian Konigd0e3da12013-03-01 09:46:27 +0000493 MachineInstrBuilder Builder = BuildMI(MBB, MI, DL,
494 get(Opcode), RI.getSubReg(DestReg, SubIdx));
495
Nicolai Haehnledd587052015-12-19 01:16:06 +0000496 Builder.addReg(RI.getSubReg(SrcReg, SubIdx));
Christian Konigd0e3da12013-03-01 09:46:27 +0000497
Nicolai Haehnledd587052015-12-19 01:16:06 +0000498 if (Idx == SubIndices.size() - 1)
Matt Arsenault598f5532016-06-02 00:04:30 +0000499 Builder.addReg(SrcReg, getKillRegState(KillSrc) | RegState::Implicit);
Nicolai Haehnledd587052015-12-19 01:16:06 +0000500
501 if (Idx == 0)
Christian Konigd0e3da12013-03-01 09:46:27 +0000502 Builder.addReg(DestReg, RegState::Define | RegState::Implicit);
Matt Arsenault73d2f892016-07-15 22:32:02 +0000503
504 Builder.addReg(SrcReg, RegState::Implicit);
Tom Stellard75aadc22012-12-11 21:25:42 +0000505 }
506}
507
Matt Arsenaultbbb47da2016-09-08 17:19:29 +0000508int SIInstrInfo::commuteOpcode(unsigned Opcode) const {
Christian Konig3c145802013-03-27 09:12:59 +0000509 int NewOpc;
510
511 // Try to map original to commuted opcode
Marek Olsak191507e2015-02-03 17:38:12 +0000512 NewOpc = AMDGPU::getCommuteRev(Opcode);
Marek Olsakcfbdba22015-06-26 20:29:10 +0000513 if (NewOpc != -1)
514 // Check if the commuted (REV) opcode exists on the target.
515 return pseudoToMCOpcode(NewOpc) != -1 ? NewOpc : -1;
Christian Konig3c145802013-03-27 09:12:59 +0000516
517 // Try to map commuted to original opcode
Marek Olsak191507e2015-02-03 17:38:12 +0000518 NewOpc = AMDGPU::getCommuteOrig(Opcode);
Marek Olsakcfbdba22015-06-26 20:29:10 +0000519 if (NewOpc != -1)
520 // Check if the original (non-REV) opcode exists on the target.
521 return pseudoToMCOpcode(NewOpc) != -1 ? NewOpc : -1;
Christian Konig3c145802013-03-27 09:12:59 +0000522
523 return Opcode;
524}
525
Tom Stellardef3b8642015-01-07 19:56:17 +0000526unsigned SIInstrInfo::getMovOpcode(const TargetRegisterClass *DstRC) const {
527
528 if (DstRC->getSize() == 4) {
529 return RI.isSGPRClass(DstRC) ? AMDGPU::S_MOV_B32 : AMDGPU::V_MOV_B32_e32;
530 } else if (DstRC->getSize() == 8 && RI.isSGPRClass(DstRC)) {
531 return AMDGPU::S_MOV_B64;
Tom Stellard4842c052015-01-07 20:27:25 +0000532 } else if (DstRC->getSize() == 8 && !RI.isSGPRClass(DstRC)) {
533 return AMDGPU::V_MOV_B64_PSEUDO;
Tom Stellardef3b8642015-01-07 19:56:17 +0000534 }
535 return AMDGPU::COPY;
536}
537
Matt Arsenault08f14de2015-11-06 18:07:53 +0000538static unsigned getSGPRSpillSaveOpcode(unsigned Size) {
539 switch (Size) {
540 case 4:
541 return AMDGPU::SI_SPILL_S32_SAVE;
542 case 8:
543 return AMDGPU::SI_SPILL_S64_SAVE;
544 case 16:
545 return AMDGPU::SI_SPILL_S128_SAVE;
546 case 32:
547 return AMDGPU::SI_SPILL_S256_SAVE;
548 case 64:
549 return AMDGPU::SI_SPILL_S512_SAVE;
550 default:
551 llvm_unreachable("unknown register size");
552 }
553}
554
555static unsigned getVGPRSpillSaveOpcode(unsigned Size) {
556 switch (Size) {
557 case 4:
558 return AMDGPU::SI_SPILL_V32_SAVE;
559 case 8:
560 return AMDGPU::SI_SPILL_V64_SAVE;
Tom Stellard703b2ec2016-04-12 23:57:30 +0000561 case 12:
562 return AMDGPU::SI_SPILL_V96_SAVE;
Matt Arsenault08f14de2015-11-06 18:07:53 +0000563 case 16:
564 return AMDGPU::SI_SPILL_V128_SAVE;
565 case 32:
566 return AMDGPU::SI_SPILL_V256_SAVE;
567 case 64:
568 return AMDGPU::SI_SPILL_V512_SAVE;
569 default:
570 llvm_unreachable("unknown register size");
571 }
572}
573
Tom Stellardc149dc02013-11-27 21:23:35 +0000574void SIInstrInfo::storeRegToStackSlot(MachineBasicBlock &MBB,
575 MachineBasicBlock::iterator MI,
576 unsigned SrcReg, bool isKill,
577 int FrameIndex,
578 const TargetRegisterClass *RC,
579 const TargetRegisterInfo *TRI) const {
Tom Stellard4e07b1d2014-06-10 21:20:41 +0000580 MachineFunction *MF = MBB.getParent();
Tom Stellard42fb60e2015-01-14 15:42:31 +0000581 SIMachineFunctionInfo *MFI = MF->getInfo<SIMachineFunctionInfo>();
Matthias Braun941a7052016-07-28 18:40:00 +0000582 MachineFrameInfo &FrameInfo = MF->getFrameInfo();
Tom Stellardc149dc02013-11-27 21:23:35 +0000583 DebugLoc DL = MBB.findDebugLoc(MI);
Matt Arsenault08f14de2015-11-06 18:07:53 +0000584
Matthias Braun941a7052016-07-28 18:40:00 +0000585 unsigned Size = FrameInfo.getObjectSize(FrameIndex);
586 unsigned Align = FrameInfo.getObjectAlignment(FrameIndex);
Matt Arsenault08f14de2015-11-06 18:07:53 +0000587 MachinePointerInfo PtrInfo
588 = MachinePointerInfo::getFixedStack(*MF, FrameIndex);
589 MachineMemOperand *MMO
590 = MF->getMachineMemOperand(PtrInfo, MachineMemOperand::MOStore,
591 Size, Align);
Tom Stellardc149dc02013-11-27 21:23:35 +0000592
Tom Stellard96468902014-09-24 01:33:17 +0000593 if (RI.isSGPRClass(RC)) {
Matt Arsenault5b22dfa2015-11-05 05:27:10 +0000594 MFI->setHasSpilledSGPRs();
595
Matt Arsenault2510a312016-09-03 06:57:55 +0000596 // We are only allowed to create one new instruction when spilling
597 // registers, so we need to use pseudo instruction for spilling SGPRs.
598 const MCInstrDesc &OpDesc = get(getSGPRSpillSaveOpcode(RC->getSize()));
599
600 // The SGPR spill/restore instructions only work on number sgprs, so we need
601 // to make sure we are using the correct register class.
Matt Arsenaultb6e1cc22016-05-21 00:53:42 +0000602 if (TargetRegisterInfo::isVirtualRegister(SrcReg) && RC->getSize() == 4) {
Matt Arsenaultb6e1cc22016-05-21 00:53:42 +0000603 MachineRegisterInfo &MRI = MF->getRegInfo();
604 MRI.constrainRegClass(SrcReg, &AMDGPU::SReg_32_XM0RegClass);
605 }
606
Matt Arsenault2510a312016-09-03 06:57:55 +0000607 BuildMI(MBB, MI, DL, OpDesc)
Matt Arsenault3354f422016-09-10 01:20:33 +0000608 .addReg(SrcReg, getKillRegState(isKill)) // data
609 .addFrameIndex(FrameIndex) // addr
Matt Arsenault08f14de2015-11-06 18:07:53 +0000610 .addMemOperand(MMO);
Tom Stellard42fb60e2015-01-14 15:42:31 +0000611
Matt Arsenault08f14de2015-11-06 18:07:53 +0000612 return;
Tom Stellard96468902014-09-24 01:33:17 +0000613 }
Tom Stellardeba61072014-05-02 15:41:42 +0000614
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000615 if (!ST.isVGPRSpillingEnabled(*MF->getFunction())) {
Tom Stellard96468902014-09-24 01:33:17 +0000616 LLVMContext &Ctx = MF->getFunction()->getContext();
617 Ctx.emitError("SIInstrInfo::storeRegToStackSlot - Do not know how to"
618 " spill register");
Tom Stellard0febe682015-01-14 15:42:34 +0000619 BuildMI(MBB, MI, DL, get(AMDGPU::KILL))
Matt Arsenault08f14de2015-11-06 18:07:53 +0000620 .addReg(SrcReg);
621
622 return;
623 }
624
625 assert(RI.hasVGPRs(RC) && "Only VGPR spilling expected");
626
627 unsigned Opcode = getVGPRSpillSaveOpcode(RC->getSize());
628 MFI->setHasSpilledVGPRs();
629 BuildMI(MBB, MI, DL, get(Opcode))
Matt Arsenault3354f422016-09-10 01:20:33 +0000630 .addReg(SrcReg, getKillRegState(isKill)) // data
631 .addFrameIndex(FrameIndex) // addr
Matt Arsenault2510a312016-09-03 06:57:55 +0000632 .addReg(MFI->getScratchRSrcReg()) // scratch_rsrc
633 .addReg(MFI->getScratchWaveOffsetReg()) // scratch_offset
634 .addImm(0) // offset
Matt Arsenault08f14de2015-11-06 18:07:53 +0000635 .addMemOperand(MMO);
636}
637
638static unsigned getSGPRSpillRestoreOpcode(unsigned Size) {
639 switch (Size) {
640 case 4:
641 return AMDGPU::SI_SPILL_S32_RESTORE;
642 case 8:
643 return AMDGPU::SI_SPILL_S64_RESTORE;
644 case 16:
645 return AMDGPU::SI_SPILL_S128_RESTORE;
646 case 32:
647 return AMDGPU::SI_SPILL_S256_RESTORE;
648 case 64:
649 return AMDGPU::SI_SPILL_S512_RESTORE;
650 default:
651 llvm_unreachable("unknown register size");
652 }
653}
654
655static unsigned getVGPRSpillRestoreOpcode(unsigned Size) {
656 switch (Size) {
657 case 4:
658 return AMDGPU::SI_SPILL_V32_RESTORE;
659 case 8:
660 return AMDGPU::SI_SPILL_V64_RESTORE;
Tom Stellard703b2ec2016-04-12 23:57:30 +0000661 case 12:
662 return AMDGPU::SI_SPILL_V96_RESTORE;
Matt Arsenault08f14de2015-11-06 18:07:53 +0000663 case 16:
664 return AMDGPU::SI_SPILL_V128_RESTORE;
665 case 32:
666 return AMDGPU::SI_SPILL_V256_RESTORE;
667 case 64:
668 return AMDGPU::SI_SPILL_V512_RESTORE;
669 default:
670 llvm_unreachable("unknown register size");
Tom Stellardc149dc02013-11-27 21:23:35 +0000671 }
672}
673
674void SIInstrInfo::loadRegFromStackSlot(MachineBasicBlock &MBB,
675 MachineBasicBlock::iterator MI,
676 unsigned DestReg, int FrameIndex,
677 const TargetRegisterClass *RC,
678 const TargetRegisterInfo *TRI) const {
Tom Stellard4e07b1d2014-06-10 21:20:41 +0000679 MachineFunction *MF = MBB.getParent();
Tom Stellarde99fb652015-01-20 19:33:04 +0000680 const SIMachineFunctionInfo *MFI = MF->getInfo<SIMachineFunctionInfo>();
Matthias Braun941a7052016-07-28 18:40:00 +0000681 MachineFrameInfo &FrameInfo = MF->getFrameInfo();
Tom Stellardc149dc02013-11-27 21:23:35 +0000682 DebugLoc DL = MBB.findDebugLoc(MI);
Matthias Braun941a7052016-07-28 18:40:00 +0000683 unsigned Align = FrameInfo.getObjectAlignment(FrameIndex);
684 unsigned Size = FrameInfo.getObjectSize(FrameIndex);
Tom Stellard4e07b1d2014-06-10 21:20:41 +0000685
Matt Arsenault08f14de2015-11-06 18:07:53 +0000686 MachinePointerInfo PtrInfo
687 = MachinePointerInfo::getFixedStack(*MF, FrameIndex);
688
689 MachineMemOperand *MMO = MF->getMachineMemOperand(
690 PtrInfo, MachineMemOperand::MOLoad, Size, Align);
691
692 if (RI.isSGPRClass(RC)) {
693 // FIXME: Maybe this should not include a memoperand because it will be
694 // lowered to non-memory instructions.
Matt Arsenault2510a312016-09-03 06:57:55 +0000695 const MCInstrDesc &OpDesc = get(getSGPRSpillRestoreOpcode(RC->getSize()));
Matt Arsenaultb6e1cc22016-05-21 00:53:42 +0000696 if (TargetRegisterInfo::isVirtualRegister(DestReg) && RC->getSize() == 4) {
Matt Arsenaultb6e1cc22016-05-21 00:53:42 +0000697 MachineRegisterInfo &MRI = MF->getRegInfo();
698 MRI.constrainRegClass(DestReg, &AMDGPU::SReg_32_XM0RegClass);
699 }
700
Matt Arsenault2510a312016-09-03 06:57:55 +0000701 BuildMI(MBB, MI, DL, OpDesc, DestReg)
Matt Arsenault3354f422016-09-10 01:20:33 +0000702 .addFrameIndex(FrameIndex) // addr
Matt Arsenault08f14de2015-11-06 18:07:53 +0000703 .addMemOperand(MMO);
704
705 return;
Tom Stellard96468902014-09-24 01:33:17 +0000706 }
Tom Stellardeba61072014-05-02 15:41:42 +0000707
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000708 if (!ST.isVGPRSpillingEnabled(*MF->getFunction())) {
Tom Stellard96468902014-09-24 01:33:17 +0000709 LLVMContext &Ctx = MF->getFunction()->getContext();
710 Ctx.emitError("SIInstrInfo::loadRegFromStackSlot - Do not know how to"
711 " restore register");
Tom Stellard0febe682015-01-14 15:42:34 +0000712 BuildMI(MBB, MI, DL, get(AMDGPU::IMPLICIT_DEF), DestReg);
Matt Arsenault08f14de2015-11-06 18:07:53 +0000713
714 return;
Tom Stellardc149dc02013-11-27 21:23:35 +0000715 }
Matt Arsenault08f14de2015-11-06 18:07:53 +0000716
717 assert(RI.hasVGPRs(RC) && "Only VGPR spilling expected");
718
719 unsigned Opcode = getVGPRSpillRestoreOpcode(RC->getSize());
720 BuildMI(MBB, MI, DL, get(Opcode), DestReg)
Matt Arsenault3354f422016-09-10 01:20:33 +0000721 .addFrameIndex(FrameIndex) // vaddr
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000722 .addReg(MFI->getScratchRSrcReg()) // scratch_rsrc
723 .addReg(MFI->getScratchWaveOffsetReg()) // scratch_offset
Tom Stellard649b5db2016-03-04 18:31:18 +0000724 .addImm(0) // offset
Matt Arsenault08f14de2015-11-06 18:07:53 +0000725 .addMemOperand(MMO);
Tom Stellardc149dc02013-11-27 21:23:35 +0000726}
727
Tom Stellard96468902014-09-24 01:33:17 +0000728/// \param @Offset Offset in bytes of the FrameIndex being spilled
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000729unsigned SIInstrInfo::calculateLDSSpillAddress(
730 MachineBasicBlock &MBB, MachineInstr &MI, RegScavenger *RS, unsigned TmpReg,
731 unsigned FrameOffset, unsigned Size) const {
Tom Stellard96468902014-09-24 01:33:17 +0000732 MachineFunction *MF = MBB.getParent();
733 SIMachineFunctionInfo *MFI = MF->getInfo<SIMachineFunctionInfo>();
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000734 const SISubtarget &ST = MF->getSubtarget<SISubtarget>();
735 const SIRegisterInfo *TRI = ST.getRegisterInfo();
Tom Stellard96468902014-09-24 01:33:17 +0000736 DebugLoc DL = MBB.findDebugLoc(MI);
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000737 unsigned WorkGroupSize = MFI->getMaxFlatWorkGroupSize();
Tom Stellard96468902014-09-24 01:33:17 +0000738 unsigned WavefrontSize = ST.getWavefrontSize();
739
740 unsigned TIDReg = MFI->getTIDReg();
741 if (!MFI->hasCalculatedTID()) {
742 MachineBasicBlock &Entry = MBB.getParent()->front();
743 MachineBasicBlock::iterator Insert = Entry.front();
744 DebugLoc DL = Insert->getDebugLoc();
745
Tom Stellard19f43012016-07-28 14:30:43 +0000746 TIDReg = RI.findUnusedRegister(MF->getRegInfo(), &AMDGPU::VGPR_32RegClass,
747 *MF);
Tom Stellard96468902014-09-24 01:33:17 +0000748 if (TIDReg == AMDGPU::NoRegister)
749 return TIDReg;
750
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000751 if (!AMDGPU::isShader(MF->getFunction()->getCallingConv()) &&
Tom Stellard96468902014-09-24 01:33:17 +0000752 WorkGroupSize > WavefrontSize) {
753
Matt Arsenaultac234b62015-11-30 21:15:57 +0000754 unsigned TIDIGXReg
755 = TRI->getPreloadedValue(*MF, SIRegisterInfo::WORKGROUP_ID_X);
756 unsigned TIDIGYReg
757 = TRI->getPreloadedValue(*MF, SIRegisterInfo::WORKGROUP_ID_Y);
758 unsigned TIDIGZReg
759 = TRI->getPreloadedValue(*MF, SIRegisterInfo::WORKGROUP_ID_Z);
Tom Stellard96468902014-09-24 01:33:17 +0000760 unsigned InputPtrReg =
Matt Arsenaultac234b62015-11-30 21:15:57 +0000761 TRI->getPreloadedValue(*MF, SIRegisterInfo::KERNARG_SEGMENT_PTR);
Benjamin Kramer7149aab2015-03-01 18:09:56 +0000762 for (unsigned Reg : {TIDIGXReg, TIDIGYReg, TIDIGZReg}) {
Tom Stellard96468902014-09-24 01:33:17 +0000763 if (!Entry.isLiveIn(Reg))
764 Entry.addLiveIn(Reg);
765 }
766
Matthias Braun7dc03f02016-04-06 02:47:09 +0000767 RS->enterBasicBlock(Entry);
Matt Arsenault0c90e952015-11-06 18:17:45 +0000768 // FIXME: Can we scavenge an SReg_64 and access the subregs?
Tom Stellard96468902014-09-24 01:33:17 +0000769 unsigned STmp0 = RS->scavengeRegister(&AMDGPU::SGPR_32RegClass, 0);
770 unsigned STmp1 = RS->scavengeRegister(&AMDGPU::SGPR_32RegClass, 0);
771 BuildMI(Entry, Insert, DL, get(AMDGPU::S_LOAD_DWORD_IMM), STmp0)
772 .addReg(InputPtrReg)
773 .addImm(SI::KernelInputOffsets::NGROUPS_Z);
774 BuildMI(Entry, Insert, DL, get(AMDGPU::S_LOAD_DWORD_IMM), STmp1)
775 .addReg(InputPtrReg)
776 .addImm(SI::KernelInputOffsets::NGROUPS_Y);
777
778 // NGROUPS.X * NGROUPS.Y
779 BuildMI(Entry, Insert, DL, get(AMDGPU::S_MUL_I32), STmp1)
780 .addReg(STmp1)
781 .addReg(STmp0);
782 // (NGROUPS.X * NGROUPS.Y) * TIDIG.X
783 BuildMI(Entry, Insert, DL, get(AMDGPU::V_MUL_U32_U24_e32), TIDReg)
784 .addReg(STmp1)
785 .addReg(TIDIGXReg);
786 // NGROUPS.Z * TIDIG.Y + (NGROUPS.X * NGROPUS.Y * TIDIG.X)
787 BuildMI(Entry, Insert, DL, get(AMDGPU::V_MAD_U32_U24), TIDReg)
788 .addReg(STmp0)
789 .addReg(TIDIGYReg)
790 .addReg(TIDReg);
791 // (NGROUPS.Z * TIDIG.Y + (NGROUPS.X * NGROPUS.Y * TIDIG.X)) + TIDIG.Z
792 BuildMI(Entry, Insert, DL, get(AMDGPU::V_ADD_I32_e32), TIDReg)
793 .addReg(TIDReg)
794 .addReg(TIDIGZReg);
795 } else {
796 // Get the wave id
797 BuildMI(Entry, Insert, DL, get(AMDGPU::V_MBCNT_LO_U32_B32_e64),
798 TIDReg)
799 .addImm(-1)
800 .addImm(0);
801
Marek Olsakc5368502015-01-15 18:43:01 +0000802 BuildMI(Entry, Insert, DL, get(AMDGPU::V_MBCNT_HI_U32_B32_e64),
Tom Stellard96468902014-09-24 01:33:17 +0000803 TIDReg)
804 .addImm(-1)
805 .addReg(TIDReg);
806 }
807
808 BuildMI(Entry, Insert, DL, get(AMDGPU::V_LSHLREV_B32_e32),
809 TIDReg)
810 .addImm(2)
811 .addReg(TIDReg);
812 MFI->setTIDReg(TIDReg);
813 }
814
815 // Add FrameIndex to LDS offset
Matt Arsenault52ef4012016-07-26 16:45:58 +0000816 unsigned LDSOffset = MFI->getLDSSize() + (FrameOffset * WorkGroupSize);
Tom Stellard96468902014-09-24 01:33:17 +0000817 BuildMI(MBB, MI, DL, get(AMDGPU::V_ADD_I32_e32), TmpReg)
818 .addImm(LDSOffset)
819 .addReg(TIDReg);
820
821 return TmpReg;
822}
823
Tom Stellardd37630e2016-04-07 14:47:07 +0000824void SIInstrInfo::insertWaitStates(MachineBasicBlock &MBB,
825 MachineBasicBlock::iterator MI,
Nicolai Haehnle87323da2015-12-17 16:46:42 +0000826 int Count) const {
Tom Stellard341e2932016-05-02 18:02:24 +0000827 DebugLoc DL = MBB.findDebugLoc(MI);
Tom Stellardeba61072014-05-02 15:41:42 +0000828 while (Count > 0) {
829 int Arg;
830 if (Count >= 8)
831 Arg = 7;
832 else
833 Arg = Count - 1;
834 Count -= 8;
Tom Stellard341e2932016-05-02 18:02:24 +0000835 BuildMI(MBB, MI, DL, get(AMDGPU::S_NOP))
Tom Stellardeba61072014-05-02 15:41:42 +0000836 .addImm(Arg);
837 }
838}
839
Tom Stellardcb6ba622016-04-30 00:23:06 +0000840void SIInstrInfo::insertNoop(MachineBasicBlock &MBB,
841 MachineBasicBlock::iterator MI) const {
842 insertWaitStates(MBB, MI, 1);
843}
844
845unsigned SIInstrInfo::getNumWaitStates(const MachineInstr &MI) const {
846 switch (MI.getOpcode()) {
847 default: return 1; // FIXME: Do wait states equal cycles?
848
849 case AMDGPU::S_NOP:
850 return MI.getOperand(0).getImm() + 1;
851 }
852}
853
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000854bool SIInstrInfo::expandPostRAPseudo(MachineInstr &MI) const {
855 MachineBasicBlock &MBB = *MI.getParent();
Tom Stellardeba61072014-05-02 15:41:42 +0000856 DebugLoc DL = MBB.findDebugLoc(MI);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000857 switch (MI.getOpcode()) {
Tom Stellardeba61072014-05-02 15:41:42 +0000858 default: return AMDGPUInstrInfo::expandPostRAPseudo(MI);
859
Tom Stellard4842c052015-01-07 20:27:25 +0000860 case AMDGPU::V_MOV_B64_PSEUDO: {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000861 unsigned Dst = MI.getOperand(0).getReg();
Tom Stellard4842c052015-01-07 20:27:25 +0000862 unsigned DstLo = RI.getSubReg(Dst, AMDGPU::sub0);
863 unsigned DstHi = RI.getSubReg(Dst, AMDGPU::sub1);
864
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000865 const MachineOperand &SrcOp = MI.getOperand(1);
Tom Stellard4842c052015-01-07 20:27:25 +0000866 // FIXME: Will this work for 64-bit floating point immediates?
867 assert(!SrcOp.isFPImm());
868 if (SrcOp.isImm()) {
869 APInt Imm(64, SrcOp.getImm());
870 BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_e32), DstLo)
Matt Arsenault80bc3552016-06-13 15:53:52 +0000871 .addImm(Imm.getLoBits(32).getZExtValue())
872 .addReg(Dst, RegState::Implicit | RegState::Define);
Tom Stellard4842c052015-01-07 20:27:25 +0000873 BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_e32), DstHi)
Matt Arsenault80bc3552016-06-13 15:53:52 +0000874 .addImm(Imm.getHiBits(32).getZExtValue())
875 .addReg(Dst, RegState::Implicit | RegState::Define);
Tom Stellard4842c052015-01-07 20:27:25 +0000876 } else {
877 assert(SrcOp.isReg());
878 BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_e32), DstLo)
Matt Arsenault80bc3552016-06-13 15:53:52 +0000879 .addReg(RI.getSubReg(SrcOp.getReg(), AMDGPU::sub0))
880 .addReg(Dst, RegState::Implicit | RegState::Define);
Tom Stellard4842c052015-01-07 20:27:25 +0000881 BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_e32), DstHi)
Matt Arsenault80bc3552016-06-13 15:53:52 +0000882 .addReg(RI.getSubReg(SrcOp.getReg(), AMDGPU::sub1))
883 .addReg(Dst, RegState::Implicit | RegState::Define);
Tom Stellard4842c052015-01-07 20:27:25 +0000884 }
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000885 MI.eraseFromParent();
Tom Stellard4842c052015-01-07 20:27:25 +0000886 break;
887 }
Tom Stellardbf3e6e52016-06-14 20:29:59 +0000888 case AMDGPU::SI_PC_ADD_REL_OFFSET: {
Tom Stellardc93fc112015-12-10 02:13:01 +0000889 MachineFunction &MF = *MBB.getParent();
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000890 unsigned Reg = MI.getOperand(0).getReg();
Matt Arsenault11587d92016-08-10 19:11:45 +0000891 unsigned RegLo = RI.getSubReg(Reg, AMDGPU::sub0);
892 unsigned RegHi = RI.getSubReg(Reg, AMDGPU::sub1);
Tom Stellardc93fc112015-12-10 02:13:01 +0000893
894 // Create a bundle so these instructions won't be re-ordered by the
895 // post-RA scheduler.
896 MIBundleBuilder Bundler(MBB, MI);
897 Bundler.append(BuildMI(MF, DL, get(AMDGPU::S_GETPC_B64), Reg));
898
899 // Add 32-bit offset from this instruction to the start of the
900 // constant data.
901 Bundler.append(BuildMI(MF, DL, get(AMDGPU::S_ADD_U32), RegLo)
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000902 .addReg(RegLo)
903 .addOperand(MI.getOperand(1)));
Tom Stellardc93fc112015-12-10 02:13:01 +0000904 Bundler.append(BuildMI(MF, DL, get(AMDGPU::S_ADDC_U32), RegHi)
905 .addReg(RegHi)
906 .addImm(0));
907
908 llvm::finalizeBundle(MBB, Bundler.begin());
909
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000910 MI.eraseFromParent();
Tom Stellardc93fc112015-12-10 02:13:01 +0000911 break;
912 }
Tom Stellardeba61072014-05-02 15:41:42 +0000913 }
914 return true;
915}
916
Matt Arsenaultbbb47da2016-09-08 17:19:29 +0000917bool SIInstrInfo::swapSourceModifiers(MachineInstr &MI,
918 MachineOperand &Src0,
919 unsigned Src0OpName,
920 MachineOperand &Src1,
921 unsigned Src1OpName) const {
922 MachineOperand *Src0Mods = getNamedOperand(MI, Src0OpName);
923 if (!Src0Mods)
924 return false;
925
926 MachineOperand *Src1Mods = getNamedOperand(MI, Src1OpName);
927 assert(Src1Mods &&
928 "All commutable instructions have both src0 and src1 modifiers");
929
930 int Src0ModsVal = Src0Mods->getImm();
931 int Src1ModsVal = Src1Mods->getImm();
932
933 Src1Mods->setImm(Src0ModsVal);
934 Src0Mods->setImm(Src1ModsVal);
935 return true;
936}
937
938static MachineInstr *swapRegAndNonRegOperand(MachineInstr &MI,
939 MachineOperand &RegOp,
Matt Arsenault25dba302016-09-13 19:03:12 +0000940 MachineOperand &NonRegOp) {
941 unsigned Reg = RegOp.getReg();
942 unsigned SubReg = RegOp.getSubReg();
943 bool IsKill = RegOp.isKill();
944 bool IsDead = RegOp.isDead();
945 bool IsUndef = RegOp.isUndef();
946 bool IsDebug = RegOp.isDebug();
947
948 if (NonRegOp.isImm())
949 RegOp.ChangeToImmediate(NonRegOp.getImm());
950 else if (NonRegOp.isFI())
951 RegOp.ChangeToFrameIndex(NonRegOp.getIndex());
952 else
Matt Arsenaultbbb47da2016-09-08 17:19:29 +0000953 return nullptr;
954
Matt Arsenault25dba302016-09-13 19:03:12 +0000955 NonRegOp.ChangeToRegister(Reg, false, false, IsKill, IsDead, IsUndef, IsDebug);
956 NonRegOp.setSubReg(SubReg);
957
Matt Arsenaultbbb47da2016-09-08 17:19:29 +0000958 return &MI;
959}
960
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000961MachineInstr *SIInstrInfo::commuteInstructionImpl(MachineInstr &MI, bool NewMI,
Matt Arsenaultbbb47da2016-09-08 17:19:29 +0000962 unsigned Src0Idx,
963 unsigned Src1Idx) const {
964 assert(!NewMI && "this should never be used");
965
966 unsigned Opc = MI.getOpcode();
967 int CommutedOpcode = commuteOpcode(Opc);
Marek Olsakcfbdba22015-06-26 20:29:10 +0000968 if (CommutedOpcode == -1)
969 return nullptr;
970
Matt Arsenaultbbb47da2016-09-08 17:19:29 +0000971 assert(AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src0) ==
972 static_cast<int>(Src0Idx) &&
973 AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src1) ==
974 static_cast<int>(Src1Idx) &&
975 "inconsistency with findCommutedOpIndices");
976
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000977 MachineOperand &Src0 = MI.getOperand(Src0Idx);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000978 MachineOperand &Src1 = MI.getOperand(Src1Idx);
Matt Arsenaultaa5ccfb2014-10-17 18:00:37 +0000979
Matt Arsenaultbbb47da2016-09-08 17:19:29 +0000980 MachineInstr *CommutedMI = nullptr;
981 if (Src0.isReg() && Src1.isReg()) {
982 if (isOperandLegal(MI, Src1Idx, &Src0)) {
983 // Be sure to copy the source modifiers to the right place.
984 CommutedMI
985 = TargetInstrInfo::commuteInstructionImpl(MI, NewMI, Src0Idx, Src1Idx);
Matt Arsenaultd282ada2014-10-17 18:00:48 +0000986 }
987
Matt Arsenaultbbb47da2016-09-08 17:19:29 +0000988 } else if (Src0.isReg() && !Src1.isReg()) {
989 // src0 should always be able to support any operand type, so no need to
990 // check operand legality.
991 CommutedMI = swapRegAndNonRegOperand(MI, Src0, Src1);
992 } else if (!Src0.isReg() && Src1.isReg()) {
993 if (isOperandLegal(MI, Src1Idx, &Src0))
994 CommutedMI = swapRegAndNonRegOperand(MI, Src1, Src0);
Tom Stellard82166022013-11-13 23:36:37 +0000995 } else {
Matt Arsenaultbbb47da2016-09-08 17:19:29 +0000996 // FIXME: Found two non registers to commute. This does happen.
997 return nullptr;
Tom Stellard82166022013-11-13 23:36:37 +0000998 }
Christian Konig3c145802013-03-27 09:12:59 +0000999
Matt Arsenaultbbb47da2016-09-08 17:19:29 +00001000
1001 if (CommutedMI) {
1002 swapSourceModifiers(MI, Src0, AMDGPU::OpName::src0_modifiers,
1003 Src1, AMDGPU::OpName::src1_modifiers);
1004
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001005 CommutedMI->setDesc(get(CommutedOpcode));
Matt Arsenaultbbb47da2016-09-08 17:19:29 +00001006 }
Christian Konig3c145802013-03-27 09:12:59 +00001007
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001008 return CommutedMI;
Christian Konig76edd4f2013-02-26 17:52:29 +00001009}
1010
Matt Arsenault92befe72014-09-26 17:54:54 +00001011// This needs to be implemented because the source modifiers may be inserted
1012// between the true commutable operands, and the base
1013// TargetInstrInfo::commuteInstruction uses it.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001014bool SIInstrInfo::findCommutedOpIndices(MachineInstr &MI, unsigned &SrcOpIdx0,
Andrew Kaylor16c4da02015-09-28 20:33:22 +00001015 unsigned &SrcOpIdx1) const {
Matt Arsenaultbbb47da2016-09-08 17:19:29 +00001016 if (!MI.isCommutable())
Matt Arsenault92befe72014-09-26 17:54:54 +00001017 return false;
1018
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001019 unsigned Opc = MI.getOpcode();
Matt Arsenault92befe72014-09-26 17:54:54 +00001020 int Src0Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src0);
1021 if (Src0Idx == -1)
1022 return false;
1023
Matt Arsenault92befe72014-09-26 17:54:54 +00001024 int Src1Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src1);
1025 if (Src1Idx == -1)
1026 return false;
1027
Andrew Kaylor16c4da02015-09-28 20:33:22 +00001028 return fixCommutedOpIndices(SrcOpIdx0, SrcOpIdx1, Src0Idx, Src1Idx);
Matt Arsenault92befe72014-09-26 17:54:54 +00001029}
1030
Matt Arsenault6d093802016-05-21 00:29:27 +00001031unsigned SIInstrInfo::getBranchOpcode(SIInstrInfo::BranchPredicate Cond) {
1032 switch (Cond) {
1033 case SIInstrInfo::SCC_TRUE:
1034 return AMDGPU::S_CBRANCH_SCC1;
1035 case SIInstrInfo::SCC_FALSE:
1036 return AMDGPU::S_CBRANCH_SCC0;
Matt Arsenault49459052016-05-21 00:29:40 +00001037 case SIInstrInfo::VCCNZ:
1038 return AMDGPU::S_CBRANCH_VCCNZ;
1039 case SIInstrInfo::VCCZ:
1040 return AMDGPU::S_CBRANCH_VCCZ;
1041 case SIInstrInfo::EXECNZ:
1042 return AMDGPU::S_CBRANCH_EXECNZ;
1043 case SIInstrInfo::EXECZ:
1044 return AMDGPU::S_CBRANCH_EXECZ;
Matt Arsenault6d093802016-05-21 00:29:27 +00001045 default:
1046 llvm_unreachable("invalid branch predicate");
1047 }
1048}
1049
1050SIInstrInfo::BranchPredicate SIInstrInfo::getBranchPredicate(unsigned Opcode) {
1051 switch (Opcode) {
1052 case AMDGPU::S_CBRANCH_SCC0:
1053 return SCC_FALSE;
1054 case AMDGPU::S_CBRANCH_SCC1:
1055 return SCC_TRUE;
Matt Arsenault49459052016-05-21 00:29:40 +00001056 case AMDGPU::S_CBRANCH_VCCNZ:
1057 return VCCNZ;
1058 case AMDGPU::S_CBRANCH_VCCZ:
1059 return VCCZ;
1060 case AMDGPU::S_CBRANCH_EXECNZ:
1061 return EXECNZ;
1062 case AMDGPU::S_CBRANCH_EXECZ:
1063 return EXECZ;
Matt Arsenault6d093802016-05-21 00:29:27 +00001064 default:
1065 return INVALID_BR;
1066 }
1067}
1068
Jacques Pienaar71c30a12016-07-15 14:41:04 +00001069bool SIInstrInfo::analyzeBranch(MachineBasicBlock &MBB, MachineBasicBlock *&TBB,
Matt Arsenault6d093802016-05-21 00:29:27 +00001070 MachineBasicBlock *&FBB,
1071 SmallVectorImpl<MachineOperand> &Cond,
1072 bool AllowModify) const {
1073 MachineBasicBlock::iterator I = MBB.getFirstTerminator();
1074
1075 if (I == MBB.end())
1076 return false;
1077
1078 if (I->getOpcode() == AMDGPU::S_BRANCH) {
1079 // Unconditional Branch
1080 TBB = I->getOperand(0).getMBB();
1081 return false;
1082 }
1083
1084 BranchPredicate Pred = getBranchPredicate(I->getOpcode());
1085 if (Pred == INVALID_BR)
1086 return true;
1087
1088 MachineBasicBlock *CondBB = I->getOperand(0).getMBB();
1089 Cond.push_back(MachineOperand::CreateImm(Pred));
1090
1091 ++I;
1092
1093 if (I == MBB.end()) {
1094 // Conditional branch followed by fall-through.
1095 TBB = CondBB;
1096 return false;
1097 }
1098
1099 if (I->getOpcode() == AMDGPU::S_BRANCH) {
1100 TBB = CondBB;
1101 FBB = I->getOperand(0).getMBB();
1102 return false;
1103 }
1104
1105 return true;
1106}
1107
1108unsigned SIInstrInfo::RemoveBranch(MachineBasicBlock &MBB) const {
1109 MachineBasicBlock::iterator I = MBB.getFirstTerminator();
1110
1111 unsigned Count = 0;
1112 while (I != MBB.end()) {
1113 MachineBasicBlock::iterator Next = std::next(I);
1114 I->eraseFromParent();
1115 ++Count;
1116 I = Next;
1117 }
1118
1119 return Count;
1120}
1121
1122unsigned SIInstrInfo::InsertBranch(MachineBasicBlock &MBB,
1123 MachineBasicBlock *TBB,
1124 MachineBasicBlock *FBB,
1125 ArrayRef<MachineOperand> Cond,
Benjamin Kramerbdc49562016-06-12 15:39:02 +00001126 const DebugLoc &DL) const {
Matt Arsenault6d093802016-05-21 00:29:27 +00001127
1128 if (!FBB && Cond.empty()) {
1129 BuildMI(&MBB, DL, get(AMDGPU::S_BRANCH))
1130 .addMBB(TBB);
1131 return 1;
1132 }
1133
1134 assert(TBB && Cond[0].isImm());
1135
1136 unsigned Opcode
1137 = getBranchOpcode(static_cast<BranchPredicate>(Cond[0].getImm()));
1138
1139 if (!FBB) {
1140 BuildMI(&MBB, DL, get(Opcode))
1141 .addMBB(TBB);
1142 return 1;
1143 }
1144
1145 assert(TBB && FBB);
1146
1147 BuildMI(&MBB, DL, get(Opcode))
1148 .addMBB(TBB);
1149 BuildMI(&MBB, DL, get(AMDGPU::S_BRANCH))
1150 .addMBB(FBB);
1151
1152 return 2;
1153}
1154
Matt Arsenault72fcd5f2016-05-21 00:29:34 +00001155bool SIInstrInfo::ReverseBranchCondition(
1156 SmallVectorImpl<MachineOperand> &Cond) const {
1157 assert(Cond.size() == 1);
1158 Cond[0].setImm(-Cond[0].getImm());
1159 return false;
1160}
1161
Matt Arsenault0325d3d2015-02-21 21:29:07 +00001162static void removeModOperands(MachineInstr &MI) {
1163 unsigned Opc = MI.getOpcode();
1164 int Src0ModIdx = AMDGPU::getNamedOperandIdx(Opc,
1165 AMDGPU::OpName::src0_modifiers);
1166 int Src1ModIdx = AMDGPU::getNamedOperandIdx(Opc,
1167 AMDGPU::OpName::src1_modifiers);
1168 int Src2ModIdx = AMDGPU::getNamedOperandIdx(Opc,
1169 AMDGPU::OpName::src2_modifiers);
1170
1171 MI.RemoveOperand(Src2ModIdx);
1172 MI.RemoveOperand(Src1ModIdx);
1173 MI.RemoveOperand(Src0ModIdx);
1174}
1175
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001176bool SIInstrInfo::FoldImmediate(MachineInstr &UseMI, MachineInstr &DefMI,
Matt Arsenault0325d3d2015-02-21 21:29:07 +00001177 unsigned Reg, MachineRegisterInfo *MRI) const {
1178 if (!MRI->hasOneNonDBGUse(Reg))
1179 return false;
1180
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001181 unsigned Opc = UseMI.getOpcode();
Tom Stellard2add8a12016-09-06 20:00:26 +00001182 if (Opc == AMDGPU::COPY) {
1183 bool isVGPRCopy = RI.isVGPR(*MRI, UseMI.getOperand(0).getReg());
1184 switch (DefMI.getOpcode()) {
1185 default:
1186 return false;
1187 case AMDGPU::S_MOV_B64:
1188 // TODO: We could fold 64-bit immediates, but this get compilicated
1189 // when there are sub-registers.
1190 return false;
1191
1192 case AMDGPU::V_MOV_B32_e32:
1193 case AMDGPU::S_MOV_B32:
1194 break;
1195 }
1196 unsigned NewOpc = isVGPRCopy ? AMDGPU::V_MOV_B32_e32 : AMDGPU::S_MOV_B32;
1197 const MachineOperand *ImmOp = getNamedOperand(DefMI, AMDGPU::OpName::src0);
1198 assert(ImmOp);
1199 // FIXME: We could handle FrameIndex values here.
1200 if (!ImmOp->isImm()) {
1201 return false;
1202 }
1203 UseMI.setDesc(get(NewOpc));
1204 UseMI.getOperand(1).ChangeToImmediate(ImmOp->getImm());
1205 UseMI.addImplicitDefUseOperands(*UseMI.getParent()->getParent());
1206 return true;
1207 }
1208
Tom Stellarddb5a11f2015-07-13 15:47:57 +00001209 if (Opc == AMDGPU::V_MAD_F32 || Opc == AMDGPU::V_MAC_F32_e64) {
Matt Arsenault0325d3d2015-02-21 21:29:07 +00001210 // Don't fold if we are using source modifiers. The new VOP2 instructions
1211 // don't have them.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001212 if (hasModifiersSet(UseMI, AMDGPU::OpName::src0_modifiers) ||
1213 hasModifiersSet(UseMI, AMDGPU::OpName::src1_modifiers) ||
1214 hasModifiersSet(UseMI, AMDGPU::OpName::src2_modifiers)) {
Matt Arsenault0325d3d2015-02-21 21:29:07 +00001215 return false;
1216 }
1217
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001218 const MachineOperand &ImmOp = DefMI.getOperand(1);
Matt Arsenault3d1c1de2016-04-14 21:58:24 +00001219
1220 // If this is a free constant, there's no reason to do this.
1221 // TODO: We could fold this here instead of letting SIFoldOperands do it
1222 // later.
1223 if (isInlineConstant(ImmOp, 4))
1224 return false;
1225
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001226 MachineOperand *Src0 = getNamedOperand(UseMI, AMDGPU::OpName::src0);
1227 MachineOperand *Src1 = getNamedOperand(UseMI, AMDGPU::OpName::src1);
1228 MachineOperand *Src2 = getNamedOperand(UseMI, AMDGPU::OpName::src2);
Matt Arsenault0325d3d2015-02-21 21:29:07 +00001229
Matt Arsenaultf0783302015-02-21 21:29:10 +00001230 // Multiplied part is the constant: Use v_madmk_f32
1231 // We should only expect these to be on src0 due to canonicalizations.
1232 if (Src0->isReg() && Src0->getReg() == Reg) {
Matt Arsenaulta266bd82016-03-02 04:05:14 +00001233 if (!Src1->isReg() || RI.isSGPRClass(MRI->getRegClass(Src1->getReg())))
Matt Arsenaultf0783302015-02-21 21:29:10 +00001234 return false;
1235
Matt Arsenaulta266bd82016-03-02 04:05:14 +00001236 if (!Src2->isReg() || RI.isSGPRClass(MRI->getRegClass(Src2->getReg())))
Matt Arsenaultf0783302015-02-21 21:29:10 +00001237 return false;
1238
Nikolay Haustov65607812016-03-11 09:27:25 +00001239 // We need to swap operands 0 and 1 since madmk constant is at operand 1.
Matt Arsenaultf0783302015-02-21 21:29:10 +00001240
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001241 const int64_t Imm = DefMI.getOperand(1).getImm();
Matt Arsenaultf0783302015-02-21 21:29:10 +00001242
1243 // FIXME: This would be a lot easier if we could return a new instruction
1244 // instead of having to modify in place.
1245
1246 // Remove these first since they are at the end.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001247 UseMI.RemoveOperand(
1248 AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::omod));
1249 UseMI.RemoveOperand(
1250 AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::clamp));
Matt Arsenaultf0783302015-02-21 21:29:10 +00001251
1252 unsigned Src1Reg = Src1->getReg();
1253 unsigned Src1SubReg = Src1->getSubReg();
Matt Arsenaultf0783302015-02-21 21:29:10 +00001254 Src0->setReg(Src1Reg);
1255 Src0->setSubReg(Src1SubReg);
Matt Arsenault5e100162015-04-24 01:57:58 +00001256 Src0->setIsKill(Src1->isKill());
1257
Tom Stellarddb5a11f2015-07-13 15:47:57 +00001258 if (Opc == AMDGPU::V_MAC_F32_e64) {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001259 UseMI.untieRegOperand(
1260 AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src2));
Tom Stellarddb5a11f2015-07-13 15:47:57 +00001261 }
1262
Nikolay Haustov65607812016-03-11 09:27:25 +00001263 Src1->ChangeToImmediate(Imm);
Matt Arsenaultf0783302015-02-21 21:29:10 +00001264
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001265 removeModOperands(UseMI);
1266 UseMI.setDesc(get(AMDGPU::V_MADMK_F32));
Matt Arsenaultf0783302015-02-21 21:29:10 +00001267
1268 bool DeleteDef = MRI->hasOneNonDBGUse(Reg);
1269 if (DeleteDef)
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001270 DefMI.eraseFromParent();
Matt Arsenaultf0783302015-02-21 21:29:10 +00001271
1272 return true;
1273 }
Matt Arsenault0325d3d2015-02-21 21:29:07 +00001274
1275 // Added part is the constant: Use v_madak_f32
1276 if (Src2->isReg() && Src2->getReg() == Reg) {
1277 // Not allowed to use constant bus for another operand.
1278 // We can however allow an inline immediate as src0.
1279 if (!Src0->isImm() &&
1280 (Src0->isReg() && RI.isSGPRClass(MRI->getRegClass(Src0->getReg()))))
1281 return false;
1282
Matt Arsenaulta266bd82016-03-02 04:05:14 +00001283 if (!Src1->isReg() || RI.isSGPRClass(MRI->getRegClass(Src1->getReg())))
Matt Arsenault0325d3d2015-02-21 21:29:07 +00001284 return false;
1285
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001286 const int64_t Imm = DefMI.getOperand(1).getImm();
Matt Arsenault0325d3d2015-02-21 21:29:07 +00001287
1288 // FIXME: This would be a lot easier if we could return a new instruction
1289 // instead of having to modify in place.
1290
1291 // Remove these first since they are at the end.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001292 UseMI.RemoveOperand(
1293 AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::omod));
1294 UseMI.RemoveOperand(
1295 AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::clamp));
Matt Arsenault0325d3d2015-02-21 21:29:07 +00001296
Tom Stellarddb5a11f2015-07-13 15:47:57 +00001297 if (Opc == AMDGPU::V_MAC_F32_e64) {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001298 UseMI.untieRegOperand(
1299 AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src2));
Tom Stellarddb5a11f2015-07-13 15:47:57 +00001300 }
1301
1302 // ChangingToImmediate adds Src2 back to the instruction.
Matt Arsenault0325d3d2015-02-21 21:29:07 +00001303 Src2->ChangeToImmediate(Imm);
1304
1305 // These come before src2.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001306 removeModOperands(UseMI);
1307 UseMI.setDesc(get(AMDGPU::V_MADAK_F32));
Matt Arsenault0325d3d2015-02-21 21:29:07 +00001308
1309 bool DeleteDef = MRI->hasOneNonDBGUse(Reg);
1310 if (DeleteDef)
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001311 DefMI.eraseFromParent();
Matt Arsenault0325d3d2015-02-21 21:29:07 +00001312
1313 return true;
1314 }
1315 }
1316
1317 return false;
1318}
1319
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00001320static bool offsetsDoNotOverlap(int WidthA, int OffsetA,
1321 int WidthB, int OffsetB) {
1322 int LowOffset = OffsetA < OffsetB ? OffsetA : OffsetB;
1323 int HighOffset = OffsetA < OffsetB ? OffsetB : OffsetA;
1324 int LowWidth = (LowOffset == OffsetA) ? WidthA : WidthB;
1325 return LowOffset + LowWidth <= HighOffset;
1326}
1327
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001328bool SIInstrInfo::checkInstOffsetsDoNotOverlap(MachineInstr &MIa,
1329 MachineInstr &MIb) const {
Chad Rosierc27a18f2016-03-09 16:00:35 +00001330 unsigned BaseReg0, BaseReg1;
1331 int64_t Offset0, Offset1;
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00001332
Sanjoy Dasb666ea32015-06-15 18:44:14 +00001333 if (getMemOpBaseRegImmOfs(MIa, BaseReg0, Offset0, &RI) &&
1334 getMemOpBaseRegImmOfs(MIb, BaseReg1, Offset1, &RI)) {
Tom Stellardcb6ba622016-04-30 00:23:06 +00001335
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001336 if (!MIa.hasOneMemOperand() || !MIb.hasOneMemOperand()) {
Tom Stellardcb6ba622016-04-30 00:23:06 +00001337 // FIXME: Handle ds_read2 / ds_write2.
1338 return false;
1339 }
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001340 unsigned Width0 = (*MIa.memoperands_begin())->getSize();
1341 unsigned Width1 = (*MIb.memoperands_begin())->getSize();
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00001342 if (BaseReg0 == BaseReg1 &&
1343 offsetsDoNotOverlap(Width0, Offset0, Width1, Offset1)) {
1344 return true;
1345 }
1346 }
1347
1348 return false;
1349}
1350
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001351bool SIInstrInfo::areMemAccessesTriviallyDisjoint(MachineInstr &MIa,
1352 MachineInstr &MIb,
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00001353 AliasAnalysis *AA) const {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001354 assert((MIa.mayLoad() || MIa.mayStore()) &&
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00001355 "MIa must load from or modify a memory location");
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001356 assert((MIb.mayLoad() || MIb.mayStore()) &&
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00001357 "MIb must load from or modify a memory location");
1358
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001359 if (MIa.hasUnmodeledSideEffects() || MIb.hasUnmodeledSideEffects())
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00001360 return false;
1361
1362 // XXX - Can we relax this between address spaces?
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001363 if (MIa.hasOrderedMemoryRef() || MIb.hasOrderedMemoryRef())
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00001364 return false;
1365
Tom Stellard662f3302016-08-29 12:05:32 +00001366 if (AA && MIa.hasOneMemOperand() && MIb.hasOneMemOperand()) {
1367 const MachineMemOperand *MMOa = *MIa.memoperands_begin();
1368 const MachineMemOperand *MMOb = *MIb.memoperands_begin();
1369 if (MMOa->getValue() && MMOb->getValue()) {
1370 MemoryLocation LocA(MMOa->getValue(), MMOa->getSize(), MMOa->getAAInfo());
1371 MemoryLocation LocB(MMOb->getValue(), MMOb->getSize(), MMOb->getAAInfo());
1372 if (!AA->alias(LocA, LocB))
1373 return true;
1374 }
1375 }
1376
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00001377 // TODO: Should we check the address space from the MachineMemOperand? That
1378 // would allow us to distinguish objects we know don't alias based on the
Benjamin Kramerdf005cb2015-08-08 18:27:36 +00001379 // underlying address space, even if it was lowered to a different one,
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00001380 // e.g. private accesses lowered to use MUBUF instructions on a scratch
1381 // buffer.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001382 if (isDS(MIa)) {
1383 if (isDS(MIb))
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00001384 return checkInstOffsetsDoNotOverlap(MIa, MIb);
1385
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001386 return !isFLAT(MIb);
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00001387 }
1388
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001389 if (isMUBUF(MIa) || isMTBUF(MIa)) {
1390 if (isMUBUF(MIb) || isMTBUF(MIb))
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00001391 return checkInstOffsetsDoNotOverlap(MIa, MIb);
1392
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001393 return !isFLAT(MIb) && !isSMRD(MIb);
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00001394 }
1395
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001396 if (isSMRD(MIa)) {
1397 if (isSMRD(MIb))
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00001398 return checkInstOffsetsDoNotOverlap(MIa, MIb);
1399
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001400 return !isFLAT(MIb) && !isMUBUF(MIa) && !isMTBUF(MIa);
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00001401 }
1402
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001403 if (isFLAT(MIa)) {
1404 if (isFLAT(MIb))
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00001405 return checkInstOffsetsDoNotOverlap(MIa, MIb);
1406
1407 return false;
1408 }
1409
1410 return false;
1411}
1412
Tom Stellarddb5a11f2015-07-13 15:47:57 +00001413MachineInstr *SIInstrInfo::convertToThreeAddress(MachineFunction::iterator &MBB,
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001414 MachineInstr &MI,
1415 LiveVariables *LV) const {
Tom Stellarddb5a11f2015-07-13 15:47:57 +00001416
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001417 switch (MI.getOpcode()) {
1418 default:
1419 return nullptr;
1420 case AMDGPU::V_MAC_F32_e64:
1421 break;
1422 case AMDGPU::V_MAC_F32_e32: {
1423 const MachineOperand *Src0 = getNamedOperand(MI, AMDGPU::OpName::src0);
1424 if (Src0->isImm() && !isInlineConstant(*Src0, 4))
1425 return nullptr;
1426 break;
1427 }
Tom Stellarddb5a11f2015-07-13 15:47:57 +00001428 }
1429
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001430 const MachineOperand *Dst = getNamedOperand(MI, AMDGPU::OpName::vdst);
1431 const MachineOperand *Src0 = getNamedOperand(MI, AMDGPU::OpName::src0);
1432 const MachineOperand *Src1 = getNamedOperand(MI, AMDGPU::OpName::src1);
1433 const MachineOperand *Src2 = getNamedOperand(MI, AMDGPU::OpName::src2);
Tom Stellarddb5a11f2015-07-13 15:47:57 +00001434
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001435 return BuildMI(*MBB, MI, MI.getDebugLoc(), get(AMDGPU::V_MAD_F32))
1436 .addOperand(*Dst)
1437 .addImm(0) // Src0 mods
1438 .addOperand(*Src0)
1439 .addImm(0) // Src1 mods
1440 .addOperand(*Src1)
1441 .addImm(0) // Src mods
1442 .addOperand(*Src2)
1443 .addImm(0) // clamp
1444 .addImm(0); // omod
Tom Stellarddb5a11f2015-07-13 15:47:57 +00001445}
1446
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001447bool SIInstrInfo::isSchedulingBoundary(const MachineInstr &MI,
Nicolai Haehnle213e87f2016-03-21 20:28:33 +00001448 const MachineBasicBlock *MBB,
1449 const MachineFunction &MF) const {
Matt Arsenault95c78972016-07-09 01:13:51 +00001450 // XXX - Do we want the SP check in the base implementation?
1451
Nicolai Haehnle213e87f2016-03-21 20:28:33 +00001452 // Target-independent instructions do not have an implicit-use of EXEC, even
1453 // when they operate on VGPRs. Treating EXEC modifications as scheduling
1454 // boundaries prevents incorrect movements of such instructions.
Matt Arsenault95c78972016-07-09 01:13:51 +00001455 return TargetInstrInfo::isSchedulingBoundary(MI, MBB, MF) ||
1456 MI.modifiesRegister(AMDGPU::EXEC, &RI);
Nicolai Haehnle213e87f2016-03-21 20:28:33 +00001457}
1458
Matt Arsenaultd7bdcc42014-03-31 19:54:27 +00001459bool SIInstrInfo::isInlineConstant(const APInt &Imm) const {
Matt Arsenault303011a2014-12-17 21:04:08 +00001460 int64_t SVal = Imm.getSExtValue();
1461 if (SVal >= -16 && SVal <= 64)
Matt Arsenaultd7bdcc42014-03-31 19:54:27 +00001462 return true;
Tom Stellardd0084462014-03-17 17:03:52 +00001463
Matt Arsenault303011a2014-12-17 21:04:08 +00001464 if (Imm.getBitWidth() == 64) {
1465 uint64_t Val = Imm.getZExtValue();
1466 return (DoubleToBits(0.0) == Val) ||
1467 (DoubleToBits(1.0) == Val) ||
1468 (DoubleToBits(-1.0) == Val) ||
1469 (DoubleToBits(0.5) == Val) ||
1470 (DoubleToBits(-0.5) == Val) ||
1471 (DoubleToBits(2.0) == Val) ||
1472 (DoubleToBits(-2.0) == Val) ||
1473 (DoubleToBits(4.0) == Val) ||
1474 (DoubleToBits(-4.0) == Val);
1475 }
1476
Tom Stellardd0084462014-03-17 17:03:52 +00001477 // The actual type of the operand does not seem to matter as long
1478 // as the bits match one of the inline immediate values. For example:
1479 //
1480 // -nan has the hexadecimal encoding of 0xfffffffe which is -2 in decimal,
1481 // so it is a legal inline immediate.
1482 //
1483 // 1065353216 has the hexadecimal encoding 0x3f800000 which is 1.0f in
1484 // floating-point, so it is a legal inline immediate.
Matt Arsenault303011a2014-12-17 21:04:08 +00001485 uint32_t Val = Imm.getZExtValue();
Matt Arsenaultd7bdcc42014-03-31 19:54:27 +00001486
Matt Arsenault303011a2014-12-17 21:04:08 +00001487 return (FloatToBits(0.0f) == Val) ||
1488 (FloatToBits(1.0f) == Val) ||
1489 (FloatToBits(-1.0f) == Val) ||
1490 (FloatToBits(0.5f) == Val) ||
1491 (FloatToBits(-0.5f) == Val) ||
1492 (FloatToBits(2.0f) == Val) ||
1493 (FloatToBits(-2.0f) == Val) ||
1494 (FloatToBits(4.0f) == Val) ||
1495 (FloatToBits(-4.0f) == Val);
Matt Arsenaultd7bdcc42014-03-31 19:54:27 +00001496}
1497
Matt Arsenault11a4d672015-02-13 19:05:03 +00001498bool SIInstrInfo::isInlineConstant(const MachineOperand &MO,
1499 unsigned OpSize) const {
1500 if (MO.isImm()) {
1501 // MachineOperand provides no way to tell the true operand size, since it
1502 // only records a 64-bit value. We need to know the size to determine if a
1503 // 32-bit floating point immediate bit pattern is legal for an integer
1504 // immediate. It would be for any 32-bit integer operand, but would not be
1505 // for a 64-bit one.
1506
1507 unsigned BitSize = 8 * OpSize;
1508 return isInlineConstant(APInt(BitSize, MO.getImm(), true));
1509 }
Matt Arsenaultd7bdcc42014-03-31 19:54:27 +00001510
Matt Arsenaultd7bdcc42014-03-31 19:54:27 +00001511 return false;
Tom Stellard93fabce2013-10-10 17:11:55 +00001512}
1513
Matt Arsenault11a4d672015-02-13 19:05:03 +00001514bool SIInstrInfo::isLiteralConstant(const MachineOperand &MO,
1515 unsigned OpSize) const {
1516 return MO.isImm() && !isInlineConstant(MO, OpSize);
Tom Stellard93fabce2013-10-10 17:11:55 +00001517}
1518
Matt Arsenaultc1ebd822016-08-13 01:43:54 +00001519bool SIInstrInfo::isLiteralConstantLike(const MachineOperand &MO,
1520 unsigned OpSize) const {
1521 switch (MO.getType()) {
1522 case MachineOperand::MO_Register:
1523 return false;
1524 case MachineOperand::MO_Immediate:
1525 return !isInlineConstant(MO, OpSize);
1526 case MachineOperand::MO_FrameIndex:
1527 case MachineOperand::MO_MachineBasicBlock:
1528 case MachineOperand::MO_ExternalSymbol:
1529 case MachineOperand::MO_GlobalAddress:
1530 case MachineOperand::MO_MCSymbol:
1531 return true;
1532 default:
1533 llvm_unreachable("unexpected operand type");
1534 }
1535}
1536
Matt Arsenaultbecb1402014-06-23 18:28:31 +00001537static bool compareMachineOp(const MachineOperand &Op0,
1538 const MachineOperand &Op1) {
1539 if (Op0.getType() != Op1.getType())
1540 return false;
1541
1542 switch (Op0.getType()) {
1543 case MachineOperand::MO_Register:
1544 return Op0.getReg() == Op1.getReg();
1545 case MachineOperand::MO_Immediate:
1546 return Op0.getImm() == Op1.getImm();
Matt Arsenaultbecb1402014-06-23 18:28:31 +00001547 default:
1548 llvm_unreachable("Didn't expect to be comparing these operand types");
1549 }
1550}
1551
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001552bool SIInstrInfo::isImmOperandLegal(const MachineInstr &MI, unsigned OpNo,
1553 const MachineOperand &MO) const {
1554 const MCOperandInfo &OpInfo = get(MI.getOpcode()).OpInfo[OpNo];
Tom Stellardb02094e2014-07-21 15:45:01 +00001555
Tom Stellardfb77f002015-01-13 22:59:41 +00001556 assert(MO.isImm() || MO.isTargetIndex() || MO.isFI());
Tom Stellardb02094e2014-07-21 15:45:01 +00001557
1558 if (OpInfo.OperandType == MCOI::OPERAND_IMMEDIATE)
1559 return true;
1560
1561 if (OpInfo.RegClass < 0)
1562 return false;
1563
Matt Arsenault11a4d672015-02-13 19:05:03 +00001564 unsigned OpSize = RI.getRegClass(OpInfo.RegClass)->getSize();
1565 if (isLiteralConstant(MO, OpSize))
Tom Stellardb6550522015-01-12 19:33:18 +00001566 return RI.opCanUseLiteralConstant(OpInfo.OperandType);
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001567
Tom Stellardb6550522015-01-12 19:33:18 +00001568 return RI.opCanUseInlineConstant(OpInfo.OperandType);
Tom Stellardb02094e2014-07-21 15:45:01 +00001569}
1570
Tom Stellard86d12eb2014-08-01 00:32:28 +00001571bool SIInstrInfo::hasVALU32BitEncoding(unsigned Opcode) const {
Marek Olsaka93603d2015-01-15 18:42:51 +00001572 int Op32 = AMDGPU::getVOPe32(Opcode);
1573 if (Op32 == -1)
1574 return false;
1575
1576 return pseudoToMCOpcode(Op32) != -1;
Tom Stellard86d12eb2014-08-01 00:32:28 +00001577}
1578
Tom Stellardb4a313a2014-08-01 00:32:39 +00001579bool SIInstrInfo::hasModifiers(unsigned Opcode) const {
1580 // The src0_modifier operand is present on all instructions
1581 // that have modifiers.
1582
1583 return AMDGPU::getNamedOperandIdx(Opcode,
1584 AMDGPU::OpName::src0_modifiers) != -1;
1585}
1586
Matt Arsenaultace5b762014-10-17 18:00:43 +00001587bool SIInstrInfo::hasModifiersSet(const MachineInstr &MI,
1588 unsigned OpName) const {
1589 const MachineOperand *Mods = getNamedOperand(MI, OpName);
1590 return Mods && Mods->getImm();
1591}
1592
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001593bool SIInstrInfo::usesConstantBus(const MachineRegisterInfo &MRI,
Matt Arsenault11a4d672015-02-13 19:05:03 +00001594 const MachineOperand &MO,
1595 unsigned OpSize) const {
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001596 // Literal constants use the constant bus.
Matt Arsenault11a4d672015-02-13 19:05:03 +00001597 if (isLiteralConstant(MO, OpSize))
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001598 return true;
1599
1600 if (!MO.isReg() || !MO.isUse())
1601 return false;
1602
1603 if (TargetRegisterInfo::isVirtualRegister(MO.getReg()))
1604 return RI.isSGPRClass(MRI.getRegClass(MO.getReg()));
1605
1606 // FLAT_SCR is just an SGPR pair.
1607 if (!MO.isImplicit() && (MO.getReg() == AMDGPU::FLAT_SCR))
1608 return true;
1609
1610 // EXEC register uses the constant bus.
1611 if (!MO.isImplicit() && MO.getReg() == AMDGPU::EXEC)
1612 return true;
1613
1614 // SGPRs use the constant bus
Matt Arsenault8226fc42016-03-02 23:00:21 +00001615 return (MO.getReg() == AMDGPU::VCC || MO.getReg() == AMDGPU::M0 ||
1616 (!MO.isImplicit() &&
1617 (AMDGPU::SGPR_32RegClass.contains(MO.getReg()) ||
1618 AMDGPU::SGPR_64RegClass.contains(MO.getReg()))));
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001619}
1620
Matt Arsenaulte223ceb2015-10-21 21:15:01 +00001621static unsigned findImplicitSGPRRead(const MachineInstr &MI) {
1622 for (const MachineOperand &MO : MI.implicit_operands()) {
1623 // We only care about reads.
1624 if (MO.isDef())
1625 continue;
1626
1627 switch (MO.getReg()) {
1628 case AMDGPU::VCC:
1629 case AMDGPU::M0:
1630 case AMDGPU::FLAT_SCR:
1631 return MO.getReg();
1632
1633 default:
1634 break;
1635 }
1636 }
1637
1638 return AMDGPU::NoRegister;
1639}
1640
Matt Arsenault529cf252016-06-23 01:26:16 +00001641static bool shouldReadExec(const MachineInstr &MI) {
1642 if (SIInstrInfo::isVALU(MI)) {
1643 switch (MI.getOpcode()) {
1644 case AMDGPU::V_READLANE_B32:
1645 case AMDGPU::V_READLANE_B32_si:
1646 case AMDGPU::V_READLANE_B32_vi:
1647 case AMDGPU::V_WRITELANE_B32:
1648 case AMDGPU::V_WRITELANE_B32_si:
1649 case AMDGPU::V_WRITELANE_B32_vi:
1650 return false;
1651 }
1652
1653 return true;
1654 }
1655
1656 if (SIInstrInfo::isGenericOpcode(MI.getOpcode()) ||
1657 SIInstrInfo::isSALU(MI) ||
1658 SIInstrInfo::isSMRD(MI))
1659 return false;
1660
1661 return true;
1662}
1663
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00001664static bool isSubRegOf(const SIRegisterInfo &TRI,
1665 const MachineOperand &SuperVec,
1666 const MachineOperand &SubReg) {
1667 if (TargetRegisterInfo::isPhysicalRegister(SubReg.getReg()))
1668 return TRI.isSubRegister(SuperVec.getReg(), SubReg.getReg());
1669
1670 return SubReg.getSubReg() != AMDGPU::NoSubRegister &&
1671 SubReg.getReg() == SuperVec.getReg();
1672}
1673
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001674bool SIInstrInfo::verifyInstruction(const MachineInstr &MI,
Tom Stellard93fabce2013-10-10 17:11:55 +00001675 StringRef &ErrInfo) const {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001676 uint16_t Opcode = MI.getOpcode();
1677 const MachineRegisterInfo &MRI = MI.getParent()->getParent()->getRegInfo();
Tom Stellard93fabce2013-10-10 17:11:55 +00001678 int Src0Idx = AMDGPU::getNamedOperandIdx(Opcode, AMDGPU::OpName::src0);
1679 int Src1Idx = AMDGPU::getNamedOperandIdx(Opcode, AMDGPU::OpName::src1);
1680 int Src2Idx = AMDGPU::getNamedOperandIdx(Opcode, AMDGPU::OpName::src2);
1681
Tom Stellardca700e42014-03-17 17:03:49 +00001682 // Make sure the number of operands is correct.
1683 const MCInstrDesc &Desc = get(Opcode);
1684 if (!Desc.isVariadic() &&
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001685 Desc.getNumOperands() != MI.getNumExplicitOperands()) {
1686 ErrInfo = "Instruction has wrong number of operands.";
1687 return false;
Tom Stellardca700e42014-03-17 17:03:49 +00001688 }
1689
Changpeng Fangc9963932015-12-18 20:04:28 +00001690 // Make sure the register classes are correct.
Tom Stellardb4a313a2014-08-01 00:32:39 +00001691 for (int i = 0, e = Desc.getNumOperands(); i != e; ++i) {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001692 if (MI.getOperand(i).isFPImm()) {
Tom Stellardfb77f002015-01-13 22:59:41 +00001693 ErrInfo = "FPImm Machine Operands are not supported. ISel should bitcast "
1694 "all fp values to integers.";
1695 return false;
1696 }
1697
Marek Olsak8eeebcc2015-02-18 22:12:41 +00001698 int RegClass = Desc.OpInfo[i].RegClass;
1699
Tom Stellardca700e42014-03-17 17:03:49 +00001700 switch (Desc.OpInfo[i].OperandType) {
Tom Stellard1106b1c2015-01-20 17:49:41 +00001701 case MCOI::OPERAND_REGISTER:
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001702 if (MI.getOperand(i).isImm()) {
Tom Stellard1106b1c2015-01-20 17:49:41 +00001703 ErrInfo = "Illegal immediate value for operand.";
1704 return false;
1705 }
1706 break;
Sam Kolton1eeb11b2016-09-09 14:44:04 +00001707 case AMDGPU::OPERAND_REG_IMM32_INT:
1708 case AMDGPU::OPERAND_REG_IMM32_FP:
Tom Stellard1106b1c2015-01-20 17:49:41 +00001709 break;
Sam Kolton1eeb11b2016-09-09 14:44:04 +00001710 case AMDGPU::OPERAND_REG_INLINE_C_INT:
1711 case AMDGPU::OPERAND_REG_INLINE_C_FP:
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001712 if (isLiteralConstant(MI.getOperand(i),
Marek Olsak8eeebcc2015-02-18 22:12:41 +00001713 RI.getRegClass(RegClass)->getSize())) {
1714 ErrInfo = "Illegal immediate value for operand.";
1715 return false;
Tom Stellarda305f932014-07-02 20:53:44 +00001716 }
Tom Stellardca700e42014-03-17 17:03:49 +00001717 break;
1718 case MCOI::OPERAND_IMMEDIATE:
Matt Arsenaultffc82752016-07-05 17:09:01 +00001719 case AMDGPU::OPERAND_KIMM32:
Tom Stellardb02094e2014-07-21 15:45:01 +00001720 // Check if this operand is an immediate.
1721 // FrameIndex operands will be replaced by immediates, so they are
1722 // allowed.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001723 if (!MI.getOperand(i).isImm() && !MI.getOperand(i).isFI()) {
Tom Stellardca700e42014-03-17 17:03:49 +00001724 ErrInfo = "Expected immediate, but got non-immediate";
1725 return false;
1726 }
Justin Bognerb03fd122016-08-17 05:10:15 +00001727 LLVM_FALLTHROUGH;
Tom Stellardca700e42014-03-17 17:03:49 +00001728 default:
1729 continue;
1730 }
1731
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001732 if (!MI.getOperand(i).isReg())
Tom Stellardca700e42014-03-17 17:03:49 +00001733 continue;
1734
Tom Stellardca700e42014-03-17 17:03:49 +00001735 if (RegClass != -1) {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001736 unsigned Reg = MI.getOperand(i).getReg();
Matt Arsenault1322b6f2016-07-09 01:13:56 +00001737 if (Reg == AMDGPU::NoRegister ||
1738 TargetRegisterInfo::isVirtualRegister(Reg))
Tom Stellardca700e42014-03-17 17:03:49 +00001739 continue;
1740
1741 const TargetRegisterClass *RC = RI.getRegClass(RegClass);
1742 if (!RC->contains(Reg)) {
1743 ErrInfo = "Operand has incorrect register class.";
1744 return false;
1745 }
1746 }
1747 }
1748
Tom Stellard93fabce2013-10-10 17:11:55 +00001749 // Verify VOP*
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001750 if (isVOP1(MI) || isVOP2(MI) || isVOP3(MI) || isVOPC(MI)) {
Matt Arsenaulte368cb32014-12-11 23:37:32 +00001751 // Only look at the true operands. Only a real operand can use the constant
1752 // bus, and we don't want to check pseudo-operands like the source modifier
1753 // flags.
1754 const int OpIndices[] = { Src0Idx, Src1Idx, Src2Idx };
1755
Tom Stellard93fabce2013-10-10 17:11:55 +00001756 unsigned ConstantBusCount = 0;
Matt Arsenaultffc82752016-07-05 17:09:01 +00001757
1758 if (AMDGPU::getNamedOperandIdx(Opcode, AMDGPU::OpName::imm) != -1)
1759 ++ConstantBusCount;
1760
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001761 unsigned SGPRUsed = findImplicitSGPRRead(MI);
Matt Arsenaulte223ceb2015-10-21 21:15:01 +00001762 if (SGPRUsed != AMDGPU::NoRegister)
1763 ++ConstantBusCount;
1764
Matt Arsenaulte368cb32014-12-11 23:37:32 +00001765 for (int OpIdx : OpIndices) {
1766 if (OpIdx == -1)
1767 break;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001768 const MachineOperand &MO = MI.getOperand(OpIdx);
Matt Arsenault11a4d672015-02-13 19:05:03 +00001769 if (usesConstantBus(MRI, MO, getOpSize(Opcode, OpIdx))) {
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001770 if (MO.isReg()) {
1771 if (MO.getReg() != SGPRUsed)
Tom Stellard93fabce2013-10-10 17:11:55 +00001772 ++ConstantBusCount;
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001773 SGPRUsed = MO.getReg();
1774 } else {
1775 ++ConstantBusCount;
Tom Stellard93fabce2013-10-10 17:11:55 +00001776 }
1777 }
Tom Stellard93fabce2013-10-10 17:11:55 +00001778 }
1779 if (ConstantBusCount > 1) {
1780 ErrInfo = "VOP* instruction uses the constant bus more than once";
1781 return false;
1782 }
1783 }
1784
Matt Arsenaultbecb1402014-06-23 18:28:31 +00001785 // Verify misc. restrictions on specific instructions.
1786 if (Desc.getOpcode() == AMDGPU::V_DIV_SCALE_F32 ||
1787 Desc.getOpcode() == AMDGPU::V_DIV_SCALE_F64) {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001788 const MachineOperand &Src0 = MI.getOperand(Src0Idx);
1789 const MachineOperand &Src1 = MI.getOperand(Src1Idx);
1790 const MachineOperand &Src2 = MI.getOperand(Src2Idx);
Matt Arsenaultbecb1402014-06-23 18:28:31 +00001791 if (Src0.isReg() && Src1.isReg() && Src2.isReg()) {
1792 if (!compareMachineOp(Src0, Src1) &&
1793 !compareMachineOp(Src0, Src2)) {
1794 ErrInfo = "v_div_scale_{f32|f64} require src0 = src1 or src2";
1795 return false;
1796 }
1797 }
1798 }
1799
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00001800 if (Desc.getOpcode() == AMDGPU::V_MOVRELS_B32_e32 ||
1801 Desc.getOpcode() == AMDGPU::V_MOVRELS_B32_e64 ||
1802 Desc.getOpcode() == AMDGPU::V_MOVRELD_B32_e32 ||
1803 Desc.getOpcode() == AMDGPU::V_MOVRELD_B32_e64) {
1804 const bool IsDst = Desc.getOpcode() == AMDGPU::V_MOVRELD_B32_e32 ||
1805 Desc.getOpcode() == AMDGPU::V_MOVRELD_B32_e64;
1806
1807 const unsigned StaticNumOps = Desc.getNumOperands() +
1808 Desc.getNumImplicitUses();
1809 const unsigned NumImplicitOps = IsDst ? 2 : 1;
1810
1811 if (MI.getNumOperands() != StaticNumOps + NumImplicitOps) {
1812 ErrInfo = "missing implicit register operands";
1813 return false;
1814 }
1815
1816 const MachineOperand *Dst = getNamedOperand(MI, AMDGPU::OpName::vdst);
1817 if (IsDst) {
1818 if (!Dst->isUse()) {
1819 ErrInfo = "v_movreld_b32 vdst should be a use operand";
1820 return false;
1821 }
1822
1823 unsigned UseOpIdx;
1824 if (!MI.isRegTiedToUseOperand(StaticNumOps, &UseOpIdx) ||
1825 UseOpIdx != StaticNumOps + 1) {
1826 ErrInfo = "movrel implicit operands should be tied";
1827 return false;
1828 }
1829 }
1830
1831 const MachineOperand &Src0 = MI.getOperand(Src0Idx);
1832 const MachineOperand &ImpUse
1833 = MI.getOperand(StaticNumOps + NumImplicitOps - 1);
1834 if (!ImpUse.isReg() || !ImpUse.isUse() ||
1835 !isSubRegOf(RI, ImpUse, IsDst ? *Dst : Src0)) {
1836 ErrInfo = "src0 should be subreg of implicit vector use";
1837 return false;
1838 }
1839 }
1840
Matt Arsenaultd092a062015-10-02 18:58:37 +00001841 // Make sure we aren't losing exec uses in the td files. This mostly requires
1842 // being careful when using let Uses to try to add other use registers.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001843 if (shouldReadExec(MI)) {
1844 if (!MI.hasRegisterImplicitUseOperand(AMDGPU::EXEC)) {
Matt Arsenaultd092a062015-10-02 18:58:37 +00001845 ErrInfo = "VALU instruction does not implicitly read exec mask";
1846 return false;
1847 }
1848 }
1849
Tom Stellard93fabce2013-10-10 17:11:55 +00001850 return true;
1851}
1852
Matt Arsenaultf14032a2013-11-15 22:02:28 +00001853unsigned SIInstrInfo::getVALUOp(const MachineInstr &MI) {
Tom Stellard82166022013-11-13 23:36:37 +00001854 switch (MI.getOpcode()) {
1855 default: return AMDGPU::INSTRUCTION_LIST_END;
1856 case AMDGPU::REG_SEQUENCE: return AMDGPU::REG_SEQUENCE;
1857 case AMDGPU::COPY: return AMDGPU::COPY;
1858 case AMDGPU::PHI: return AMDGPU::PHI;
Tom Stellard204e61b2014-04-07 19:45:45 +00001859 case AMDGPU::INSERT_SUBREG: return AMDGPU::INSERT_SUBREG;
Tom Stellarde0387202014-03-21 15:51:54 +00001860 case AMDGPU::S_MOV_B32:
1861 return MI.getOperand(1).isReg() ?
Tom Stellard8c12fd92014-03-24 16:12:34 +00001862 AMDGPU::COPY : AMDGPU::V_MOV_B32_e32;
Tom Stellard80942a12014-09-05 14:07:59 +00001863 case AMDGPU::S_ADD_I32:
1864 case AMDGPU::S_ADD_U32: return AMDGPU::V_ADD_I32_e32;
Matt Arsenault43b8e4e2013-11-18 20:09:29 +00001865 case AMDGPU::S_ADDC_U32: return AMDGPU::V_ADDC_U32_e32;
Tom Stellard80942a12014-09-05 14:07:59 +00001866 case AMDGPU::S_SUB_I32:
1867 case AMDGPU::S_SUB_U32: return AMDGPU::V_SUB_I32_e32;
Matt Arsenault43b8e4e2013-11-18 20:09:29 +00001868 case AMDGPU::S_SUBB_U32: return AMDGPU::V_SUBB_U32_e32;
Matt Arsenault869cd072014-09-03 23:24:35 +00001869 case AMDGPU::S_MUL_I32: return AMDGPU::V_MUL_LO_I32;
Matt Arsenault124384f2016-09-09 23:32:53 +00001870 case AMDGPU::S_AND_B32: return AMDGPU::V_AND_B32_e64;
1871 case AMDGPU::S_OR_B32: return AMDGPU::V_OR_B32_e64;
1872 case AMDGPU::S_XOR_B32: return AMDGPU::V_XOR_B32_e64;
1873 case AMDGPU::S_MIN_I32: return AMDGPU::V_MIN_I32_e64;
1874 case AMDGPU::S_MIN_U32: return AMDGPU::V_MIN_U32_e64;
1875 case AMDGPU::S_MAX_I32: return AMDGPU::V_MAX_I32_e64;
1876 case AMDGPU::S_MAX_U32: return AMDGPU::V_MAX_U32_e64;
Tom Stellard82166022013-11-13 23:36:37 +00001877 case AMDGPU::S_ASHR_I32: return AMDGPU::V_ASHR_I32_e32;
1878 case AMDGPU::S_ASHR_I64: return AMDGPU::V_ASHR_I64;
1879 case AMDGPU::S_LSHL_B32: return AMDGPU::V_LSHL_B32_e32;
1880 case AMDGPU::S_LSHL_B64: return AMDGPU::V_LSHL_B64;
1881 case AMDGPU::S_LSHR_B32: return AMDGPU::V_LSHR_B32_e32;
1882 case AMDGPU::S_LSHR_B64: return AMDGPU::V_LSHR_B64;
Matt Arsenault27cc9582014-04-18 01:53:18 +00001883 case AMDGPU::S_SEXT_I32_I8: return AMDGPU::V_BFE_I32;
1884 case AMDGPU::S_SEXT_I32_I16: return AMDGPU::V_BFE_I32;
Matt Arsenault78b86702014-04-18 05:19:26 +00001885 case AMDGPU::S_BFE_U32: return AMDGPU::V_BFE_U32;
1886 case AMDGPU::S_BFE_I32: return AMDGPU::V_BFE_I32;
Marek Olsak63a7b082015-03-24 13:40:21 +00001887 case AMDGPU::S_BFM_B32: return AMDGPU::V_BFM_B32_e64;
Matt Arsenault43160e72014-06-18 17:13:57 +00001888 case AMDGPU::S_BREV_B32: return AMDGPU::V_BFREV_B32_e32;
Matt Arsenault2c335622014-04-09 07:16:16 +00001889 case AMDGPU::S_NOT_B32: return AMDGPU::V_NOT_B32_e32;
Matt Arsenault689f3252014-06-09 16:36:31 +00001890 case AMDGPU::S_NOT_B64: return AMDGPU::V_NOT_B32_e32;
Matt Arsenault0cb92e12014-04-11 19:25:18 +00001891 case AMDGPU::S_CMP_EQ_I32: return AMDGPU::V_CMP_EQ_I32_e32;
1892 case AMDGPU::S_CMP_LG_I32: return AMDGPU::V_CMP_NE_I32_e32;
1893 case AMDGPU::S_CMP_GT_I32: return AMDGPU::V_CMP_GT_I32_e32;
1894 case AMDGPU::S_CMP_GE_I32: return AMDGPU::V_CMP_GE_I32_e32;
1895 case AMDGPU::S_CMP_LT_I32: return AMDGPU::V_CMP_LT_I32_e32;
1896 case AMDGPU::S_CMP_LE_I32: return AMDGPU::V_CMP_LE_I32_e32;
Tom Stellardbc4497b2016-02-12 23:45:29 +00001897 case AMDGPU::S_CMP_EQ_U32: return AMDGPU::V_CMP_EQ_U32_e32;
1898 case AMDGPU::S_CMP_LG_U32: return AMDGPU::V_CMP_NE_U32_e32;
1899 case AMDGPU::S_CMP_GT_U32: return AMDGPU::V_CMP_GT_U32_e32;
1900 case AMDGPU::S_CMP_GE_U32: return AMDGPU::V_CMP_GE_U32_e32;
1901 case AMDGPU::S_CMP_LT_U32: return AMDGPU::V_CMP_LT_U32_e32;
1902 case AMDGPU::S_CMP_LE_U32: return AMDGPU::V_CMP_LE_U32_e32;
Marek Olsakc5368502015-01-15 18:43:01 +00001903 case AMDGPU::S_BCNT1_I32_B32: return AMDGPU::V_BCNT_U32_B32_e64;
Matt Arsenault295b86e2014-06-17 17:36:27 +00001904 case AMDGPU::S_FF1_I32_B32: return AMDGPU::V_FFBL_B32_e32;
Matt Arsenault85796012014-06-17 17:36:24 +00001905 case AMDGPU::S_FLBIT_I32_B32: return AMDGPU::V_FFBH_U32_e32;
Marek Olsakd2af89d2015-03-04 17:33:45 +00001906 case AMDGPU::S_FLBIT_I32: return AMDGPU::V_FFBH_I32_e64;
Tom Stellardbc4497b2016-02-12 23:45:29 +00001907 case AMDGPU::S_CBRANCH_SCC0: return AMDGPU::S_CBRANCH_VCCZ;
1908 case AMDGPU::S_CBRANCH_SCC1: return AMDGPU::S_CBRANCH_VCCNZ;
Tom Stellard82166022013-11-13 23:36:37 +00001909 }
1910}
1911
1912bool SIInstrInfo::isSALUOpSupportedOnVALU(const MachineInstr &MI) const {
1913 return getVALUOp(MI) != AMDGPU::INSTRUCTION_LIST_END;
1914}
1915
1916const TargetRegisterClass *SIInstrInfo::getOpRegClass(const MachineInstr &MI,
1917 unsigned OpNo) const {
1918 const MachineRegisterInfo &MRI = MI.getParent()->getParent()->getRegInfo();
1919 const MCInstrDesc &Desc = get(MI.getOpcode());
1920 if (MI.isVariadic() || OpNo >= Desc.getNumOperands() ||
Matt Arsenault102a7042014-12-11 23:37:34 +00001921 Desc.OpInfo[OpNo].RegClass == -1) {
1922 unsigned Reg = MI.getOperand(OpNo).getReg();
1923
1924 if (TargetRegisterInfo::isVirtualRegister(Reg))
1925 return MRI.getRegClass(Reg);
Matt Arsenault11a4d672015-02-13 19:05:03 +00001926 return RI.getPhysRegClass(Reg);
Matt Arsenault102a7042014-12-11 23:37:34 +00001927 }
Tom Stellard82166022013-11-13 23:36:37 +00001928
1929 unsigned RCID = Desc.OpInfo[OpNo].RegClass;
1930 return RI.getRegClass(RCID);
1931}
1932
1933bool SIInstrInfo::canReadVGPR(const MachineInstr &MI, unsigned OpNo) const {
1934 switch (MI.getOpcode()) {
1935 case AMDGPU::COPY:
1936 case AMDGPU::REG_SEQUENCE:
Tom Stellard4f3b04d2014-04-17 21:00:07 +00001937 case AMDGPU::PHI:
Tom Stellarda5687382014-05-15 14:41:55 +00001938 case AMDGPU::INSERT_SUBREG:
Tom Stellard82166022013-11-13 23:36:37 +00001939 return RI.hasVGPRs(getOpRegClass(MI, 0));
1940 default:
1941 return RI.hasVGPRs(getOpRegClass(MI, OpNo));
1942 }
1943}
1944
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001945void SIInstrInfo::legalizeOpWithMove(MachineInstr &MI, unsigned OpIdx) const {
Tom Stellard82166022013-11-13 23:36:37 +00001946 MachineBasicBlock::iterator I = MI;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001947 MachineBasicBlock *MBB = MI.getParent();
1948 MachineOperand &MO = MI.getOperand(OpIdx);
Matt Arsenault3f3a2752014-10-13 15:47:59 +00001949 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001950 unsigned RCID = get(MI.getOpcode()).OpInfo[OpIdx].RegClass;
Tom Stellard82166022013-11-13 23:36:37 +00001951 const TargetRegisterClass *RC = RI.getRegClass(RCID);
1952 unsigned Opcode = AMDGPU::V_MOV_B32_e32;
Matt Arsenault3f3a2752014-10-13 15:47:59 +00001953 if (MO.isReg())
Tom Stellard82166022013-11-13 23:36:37 +00001954 Opcode = AMDGPU::COPY;
Matt Arsenault3f3a2752014-10-13 15:47:59 +00001955 else if (RI.isSGPRClass(RC))
Matt Arsenault671a0052013-11-14 10:08:50 +00001956 Opcode = AMDGPU::S_MOV_B32;
Matt Arsenault3f3a2752014-10-13 15:47:59 +00001957
Matt Arsenault3a4d86a2013-11-18 20:09:55 +00001958 const TargetRegisterClass *VRC = RI.getEquivalentVGPRClass(RC);
Matt Arsenault3f3a2752014-10-13 15:47:59 +00001959 if (RI.getCommonSubClass(&AMDGPU::VReg_64RegClass, VRC))
Tom Stellard0c93c9e2014-09-05 14:08:01 +00001960 VRC = &AMDGPU::VReg_64RegClass;
Matt Arsenault3f3a2752014-10-13 15:47:59 +00001961 else
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001962 VRC = &AMDGPU::VGPR_32RegClass;
Matt Arsenault3f3a2752014-10-13 15:47:59 +00001963
Matt Arsenault3a4d86a2013-11-18 20:09:55 +00001964 unsigned Reg = MRI.createVirtualRegister(VRC);
Matt Arsenault3f3a2752014-10-13 15:47:59 +00001965 DebugLoc DL = MBB->findDebugLoc(I);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001966 BuildMI(*MI.getParent(), I, DL, get(Opcode), Reg).addOperand(MO);
Tom Stellard82166022013-11-13 23:36:37 +00001967 MO.ChangeToRegister(Reg, false);
1968}
1969
Tom Stellard15834092014-03-21 15:51:57 +00001970unsigned SIInstrInfo::buildExtractSubReg(MachineBasicBlock::iterator MI,
1971 MachineRegisterInfo &MRI,
1972 MachineOperand &SuperReg,
1973 const TargetRegisterClass *SuperRC,
1974 unsigned SubIdx,
1975 const TargetRegisterClass *SubRC)
1976 const {
Matt Arsenaultc8e2ce42015-09-24 07:16:37 +00001977 MachineBasicBlock *MBB = MI->getParent();
1978 DebugLoc DL = MI->getDebugLoc();
Tom Stellard15834092014-03-21 15:51:57 +00001979 unsigned SubReg = MRI.createVirtualRegister(SubRC);
1980
Matt Arsenaultc8e2ce42015-09-24 07:16:37 +00001981 if (SuperReg.getSubReg() == AMDGPU::NoSubRegister) {
1982 BuildMI(*MBB, MI, DL, get(TargetOpcode::COPY), SubReg)
1983 .addReg(SuperReg.getReg(), 0, SubIdx);
1984 return SubReg;
1985 }
1986
Tom Stellard15834092014-03-21 15:51:57 +00001987 // Just in case the super register is itself a sub-register, copy it to a new
Matt Arsenault08d84942014-06-03 23:06:13 +00001988 // value so we don't need to worry about merging its subreg index with the
1989 // SubIdx passed to this function. The register coalescer should be able to
Tom Stellard15834092014-03-21 15:51:57 +00001990 // eliminate this extra copy.
Matt Arsenaultc8e2ce42015-09-24 07:16:37 +00001991 unsigned NewSuperReg = MRI.createVirtualRegister(SuperRC);
Tom Stellard15834092014-03-21 15:51:57 +00001992
Matt Arsenault7480a0e2014-11-17 21:11:37 +00001993 BuildMI(*MBB, MI, DL, get(TargetOpcode::COPY), NewSuperReg)
1994 .addReg(SuperReg.getReg(), 0, SuperReg.getSubReg());
1995
1996 BuildMI(*MBB, MI, DL, get(TargetOpcode::COPY), SubReg)
1997 .addReg(NewSuperReg, 0, SubIdx);
1998
Tom Stellard15834092014-03-21 15:51:57 +00001999 return SubReg;
2000}
2001
Matt Arsenault248b7b62014-03-24 20:08:09 +00002002MachineOperand SIInstrInfo::buildExtractSubRegOrImm(
2003 MachineBasicBlock::iterator MII,
2004 MachineRegisterInfo &MRI,
2005 MachineOperand &Op,
2006 const TargetRegisterClass *SuperRC,
2007 unsigned SubIdx,
2008 const TargetRegisterClass *SubRC) const {
2009 if (Op.isImm()) {
Matt Arsenault248b7b62014-03-24 20:08:09 +00002010 if (SubIdx == AMDGPU::sub0)
Matt Arsenaultd745c282016-09-08 17:44:36 +00002011 return MachineOperand::CreateImm(static_cast<int32_t>(Op.getImm()));
Matt Arsenault248b7b62014-03-24 20:08:09 +00002012 if (SubIdx == AMDGPU::sub1)
Matt Arsenaultd745c282016-09-08 17:44:36 +00002013 return MachineOperand::CreateImm(static_cast<int32_t>(Op.getImm() >> 32));
Matt Arsenault248b7b62014-03-24 20:08:09 +00002014
2015 llvm_unreachable("Unhandled register index for immediate");
2016 }
2017
2018 unsigned SubReg = buildExtractSubReg(MII, MRI, Op, SuperRC,
2019 SubIdx, SubRC);
2020 return MachineOperand::CreateReg(SubReg, false);
2021}
2022
Marek Olsakbe047802014-12-07 12:19:03 +00002023// Change the order of operands from (0, 1, 2) to (0, 2, 1)
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002024void SIInstrInfo::swapOperands(MachineInstr &Inst) const {
2025 assert(Inst.getNumExplicitOperands() == 3);
2026 MachineOperand Op1 = Inst.getOperand(1);
2027 Inst.RemoveOperand(1);
2028 Inst.addOperand(Op1);
Marek Olsakbe047802014-12-07 12:19:03 +00002029}
2030
Matt Arsenault856d1922015-12-01 19:57:17 +00002031bool SIInstrInfo::isLegalRegOperand(const MachineRegisterInfo &MRI,
2032 const MCOperandInfo &OpInfo,
2033 const MachineOperand &MO) const {
2034 if (!MO.isReg())
2035 return false;
2036
2037 unsigned Reg = MO.getReg();
2038 const TargetRegisterClass *RC =
2039 TargetRegisterInfo::isVirtualRegister(Reg) ?
2040 MRI.getRegClass(Reg) :
2041 RI.getPhysRegClass(Reg);
2042
Nicolai Haehnle82fc9622016-01-07 17:10:29 +00002043 const SIRegisterInfo *TRI =
2044 static_cast<const SIRegisterInfo*>(MRI.getTargetRegisterInfo());
2045 RC = TRI->getSubRegClass(RC, MO.getSubReg());
2046
Matt Arsenault856d1922015-12-01 19:57:17 +00002047 // In order to be legal, the common sub-class must be equal to the
2048 // class of the current operand. For example:
2049 //
Sam Kolton1eeb11b2016-09-09 14:44:04 +00002050 // v_mov_b32 s0 ; Operand defined as vsrc_b32
2051 // ; RI.getCommonSubClass(s0,vsrc_b32) = sgpr ; LEGAL
Matt Arsenault856d1922015-12-01 19:57:17 +00002052 //
2053 // s_sendmsg 0, s0 ; Operand defined as m0reg
2054 // ; RI.getCommonSubClass(s0,m0reg) = m0reg ; NOT LEGAL
2055
2056 return RI.getCommonSubClass(RC, RI.getRegClass(OpInfo.RegClass)) == RC;
2057}
2058
2059bool SIInstrInfo::isLegalVSrcOperand(const MachineRegisterInfo &MRI,
2060 const MCOperandInfo &OpInfo,
2061 const MachineOperand &MO) const {
2062 if (MO.isReg())
2063 return isLegalRegOperand(MRI, OpInfo, MO);
2064
2065 // Handle non-register types that are treated like immediates.
2066 assert(MO.isImm() || MO.isTargetIndex() || MO.isFI());
2067 return true;
2068}
2069
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002070bool SIInstrInfo::isOperandLegal(const MachineInstr &MI, unsigned OpIdx,
Tom Stellard0e975cf2014-08-01 00:32:35 +00002071 const MachineOperand *MO) const {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002072 const MachineRegisterInfo &MRI = MI.getParent()->getParent()->getRegInfo();
2073 const MCInstrDesc &InstDesc = MI.getDesc();
Tom Stellard0e975cf2014-08-01 00:32:35 +00002074 const MCOperandInfo &OpInfo = InstDesc.OpInfo[OpIdx];
2075 const TargetRegisterClass *DefinedRC =
2076 OpInfo.RegClass != -1 ? RI.getRegClass(OpInfo.RegClass) : nullptr;
2077 if (!MO)
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002078 MO = &MI.getOperand(OpIdx);
Tom Stellard0e975cf2014-08-01 00:32:35 +00002079
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002080 if (isVALU(MI) && usesConstantBus(MRI, *MO, DefinedRC->getSize())) {
Matt Arsenaultfcb345f2016-02-11 06:15:39 +00002081
2082 RegSubRegPair SGPRUsed;
2083 if (MO->isReg())
2084 SGPRUsed = RegSubRegPair(MO->getReg(), MO->getSubReg());
2085
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002086 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
Tom Stellard73ae1cb2014-09-23 21:26:25 +00002087 if (i == OpIdx)
2088 continue;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002089 const MachineOperand &Op = MI.getOperand(i);
Matt Arsenaultffc82752016-07-05 17:09:01 +00002090 if (Op.isReg()) {
2091 if ((Op.getReg() != SGPRUsed.Reg || Op.getSubReg() != SGPRUsed.SubReg) &&
2092 usesConstantBus(MRI, Op, getOpSize(MI, i))) {
2093 return false;
2094 }
2095 } else if (InstDesc.OpInfo[i].OperandType == AMDGPU::OPERAND_KIMM32) {
Tom Stellard73ae1cb2014-09-23 21:26:25 +00002096 return false;
2097 }
2098 }
2099 }
2100
Tom Stellard0e975cf2014-08-01 00:32:35 +00002101 if (MO->isReg()) {
2102 assert(DefinedRC);
Matt Arsenault856d1922015-12-01 19:57:17 +00002103 return isLegalRegOperand(MRI, OpInfo, *MO);
Tom Stellard0e975cf2014-08-01 00:32:35 +00002104 }
2105
Tom Stellard0e975cf2014-08-01 00:32:35 +00002106 // Handle non-register types that are treated like immediates.
Tom Stellardfb77f002015-01-13 22:59:41 +00002107 assert(MO->isImm() || MO->isTargetIndex() || MO->isFI());
Tom Stellard0e975cf2014-08-01 00:32:35 +00002108
Matt Arsenault4364fef2014-09-23 18:30:57 +00002109 if (!DefinedRC) {
2110 // This operand expects an immediate.
Tom Stellard0e975cf2014-08-01 00:32:35 +00002111 return true;
Matt Arsenault4364fef2014-09-23 18:30:57 +00002112 }
Tom Stellard0e975cf2014-08-01 00:32:35 +00002113
Tom Stellard73ae1cb2014-09-23 21:26:25 +00002114 return isImmOperandLegal(MI, OpIdx, *MO);
Tom Stellard0e975cf2014-08-01 00:32:35 +00002115}
2116
Matt Arsenault856d1922015-12-01 19:57:17 +00002117void SIInstrInfo::legalizeOperandsVOP2(MachineRegisterInfo &MRI,
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002118 MachineInstr &MI) const {
2119 unsigned Opc = MI.getOpcode();
Matt Arsenault856d1922015-12-01 19:57:17 +00002120 const MCInstrDesc &InstrDesc = get(Opc);
2121
2122 int Src1Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src1);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002123 MachineOperand &Src1 = MI.getOperand(Src1Idx);
Matt Arsenault856d1922015-12-01 19:57:17 +00002124
2125 // If there is an implicit SGPR use such as VCC use for v_addc_u32/v_subb_u32
2126 // we need to only have one constant bus use.
2127 //
2128 // Note we do not need to worry about literal constants here. They are
2129 // disabled for the operand type for instructions because they will always
2130 // violate the one constant bus use rule.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002131 bool HasImplicitSGPR = findImplicitSGPRRead(MI) != AMDGPU::NoRegister;
Matt Arsenault856d1922015-12-01 19:57:17 +00002132 if (HasImplicitSGPR) {
2133 int Src0Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src0);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002134 MachineOperand &Src0 = MI.getOperand(Src0Idx);
Matt Arsenault856d1922015-12-01 19:57:17 +00002135
2136 if (Src0.isReg() && RI.isSGPRReg(MRI, Src0.getReg()))
2137 legalizeOpWithMove(MI, Src0Idx);
2138 }
2139
2140 // VOP2 src0 instructions support all operand types, so we don't need to check
2141 // their legality. If src1 is already legal, we don't need to do anything.
2142 if (isLegalRegOperand(MRI, InstrDesc.OpInfo[Src1Idx], Src1))
2143 return;
2144
2145 // We do not use commuteInstruction here because it is too aggressive and will
2146 // commute if it is possible. We only want to commute here if it improves
2147 // legality. This can be called a fairly large number of times so don't waste
2148 // compile time pointlessly swapping and checking legality again.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002149 if (HasImplicitSGPR || !MI.isCommutable()) {
Matt Arsenault856d1922015-12-01 19:57:17 +00002150 legalizeOpWithMove(MI, Src1Idx);
2151 return;
2152 }
2153
2154 int Src0Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src0);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002155 MachineOperand &Src0 = MI.getOperand(Src0Idx);
Matt Arsenault856d1922015-12-01 19:57:17 +00002156
2157 // If src0 can be used as src1, commuting will make the operands legal.
2158 // Otherwise we have to give up and insert a move.
2159 //
2160 // TODO: Other immediate-like operand kinds could be commuted if there was a
2161 // MachineOperand::ChangeTo* for them.
2162 if ((!Src1.isImm() && !Src1.isReg()) ||
2163 !isLegalRegOperand(MRI, InstrDesc.OpInfo[Src1Idx], Src0)) {
2164 legalizeOpWithMove(MI, Src1Idx);
2165 return;
2166 }
2167
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002168 int CommutedOpc = commuteOpcode(MI);
Matt Arsenault856d1922015-12-01 19:57:17 +00002169 if (CommutedOpc == -1) {
2170 legalizeOpWithMove(MI, Src1Idx);
2171 return;
2172 }
2173
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002174 MI.setDesc(get(CommutedOpc));
Matt Arsenault856d1922015-12-01 19:57:17 +00002175
2176 unsigned Src0Reg = Src0.getReg();
2177 unsigned Src0SubReg = Src0.getSubReg();
2178 bool Src0Kill = Src0.isKill();
2179
2180 if (Src1.isImm())
2181 Src0.ChangeToImmediate(Src1.getImm());
2182 else if (Src1.isReg()) {
2183 Src0.ChangeToRegister(Src1.getReg(), false, false, Src1.isKill());
2184 Src0.setSubReg(Src1.getSubReg());
2185 } else
2186 llvm_unreachable("Should only have register or immediate operands");
2187
2188 Src1.ChangeToRegister(Src0Reg, false, false, Src0Kill);
2189 Src1.setSubReg(Src0SubReg);
2190}
2191
Matt Arsenault6005fcb2015-10-21 21:51:02 +00002192// Legalize VOP3 operands. Because all operand types are supported for any
2193// operand, and since literal constants are not allowed and should never be
2194// seen, we only need to worry about inserting copies if we use multiple SGPR
2195// operands.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002196void SIInstrInfo::legalizeOperandsVOP3(MachineRegisterInfo &MRI,
2197 MachineInstr &MI) const {
2198 unsigned Opc = MI.getOpcode();
Matt Arsenault6005fcb2015-10-21 21:51:02 +00002199
2200 int VOP3Idx[3] = {
2201 AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src0),
2202 AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src1),
2203 AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src2)
2204 };
2205
2206 // Find the one SGPR operand we are allowed to use.
2207 unsigned SGPRReg = findUsedSGPR(MI, VOP3Idx);
2208
2209 for (unsigned i = 0; i < 3; ++i) {
2210 int Idx = VOP3Idx[i];
2211 if (Idx == -1)
2212 break;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002213 MachineOperand &MO = MI.getOperand(Idx);
Matt Arsenault6005fcb2015-10-21 21:51:02 +00002214
2215 // We should never see a VOP3 instruction with an illegal immediate operand.
2216 if (!MO.isReg())
2217 continue;
2218
2219 if (!RI.isSGPRClass(MRI.getRegClass(MO.getReg())))
2220 continue; // VGPRs are legal
2221
2222 if (SGPRReg == AMDGPU::NoRegister || SGPRReg == MO.getReg()) {
2223 SGPRReg = MO.getReg();
2224 // We can use one SGPR in each VOP3 instruction.
2225 continue;
2226 }
2227
2228 // If we make it this far, then the operand is not legal and we must
2229 // legalize it.
2230 legalizeOpWithMove(MI, Idx);
2231 }
2232}
2233
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002234unsigned SIInstrInfo::readlaneVGPRToSGPR(unsigned SrcReg, MachineInstr &UseMI,
2235 MachineRegisterInfo &MRI) const {
Tom Stellard1397d492016-02-11 21:45:07 +00002236 const TargetRegisterClass *VRC = MRI.getRegClass(SrcReg);
2237 const TargetRegisterClass *SRC = RI.getEquivalentSGPRClass(VRC);
2238 unsigned DstReg = MRI.createVirtualRegister(SRC);
2239 unsigned SubRegs = VRC->getSize() / 4;
2240
2241 SmallVector<unsigned, 8> SRegs;
2242 for (unsigned i = 0; i < SubRegs; ++i) {
2243 unsigned SGPR = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002244 BuildMI(*UseMI.getParent(), UseMI, UseMI.getDebugLoc(),
Tom Stellard1397d492016-02-11 21:45:07 +00002245 get(AMDGPU::V_READFIRSTLANE_B32), SGPR)
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002246 .addReg(SrcReg, 0, RI.getSubRegFromChannel(i));
Tom Stellard1397d492016-02-11 21:45:07 +00002247 SRegs.push_back(SGPR);
2248 }
2249
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002250 MachineInstrBuilder MIB =
2251 BuildMI(*UseMI.getParent(), UseMI, UseMI.getDebugLoc(),
2252 get(AMDGPU::REG_SEQUENCE), DstReg);
Tom Stellard1397d492016-02-11 21:45:07 +00002253 for (unsigned i = 0; i < SubRegs; ++i) {
2254 MIB.addReg(SRegs[i]);
2255 MIB.addImm(RI.getSubRegFromChannel(i));
2256 }
2257 return DstReg;
2258}
2259
Tom Stellard467b5b92016-02-20 00:37:25 +00002260void SIInstrInfo::legalizeOperandsSMRD(MachineRegisterInfo &MRI,
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002261 MachineInstr &MI) const {
Tom Stellard467b5b92016-02-20 00:37:25 +00002262
2263 // If the pointer is store in VGPRs, then we need to move them to
2264 // SGPRs using v_readfirstlane. This is safe because we only select
2265 // loads with uniform pointers to SMRD instruction so we know the
2266 // pointer value is uniform.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002267 MachineOperand *SBase = getNamedOperand(MI, AMDGPU::OpName::sbase);
Tom Stellard467b5b92016-02-20 00:37:25 +00002268 if (SBase && !RI.isSGPRClass(MRI.getRegClass(SBase->getReg()))) {
2269 unsigned SGPR = readlaneVGPRToSGPR(SBase->getReg(), MI, MRI);
2270 SBase->setReg(SGPR);
2271 }
2272}
2273
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002274void SIInstrInfo::legalizeOperands(MachineInstr &MI) const {
2275 MachineRegisterInfo &MRI = MI.getParent()->getParent()->getRegInfo();
Tom Stellard82166022013-11-13 23:36:37 +00002276
2277 // Legalize VOP2
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002278 if (isVOP2(MI) || isVOPC(MI)) {
Matt Arsenault856d1922015-12-01 19:57:17 +00002279 legalizeOperandsVOP2(MRI, MI);
Tom Stellard0e975cf2014-08-01 00:32:35 +00002280 return;
Tom Stellard82166022013-11-13 23:36:37 +00002281 }
2282
2283 // Legalize VOP3
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002284 if (isVOP3(MI)) {
Matt Arsenault6005fcb2015-10-21 21:51:02 +00002285 legalizeOperandsVOP3(MRI, MI);
Matt Arsenaulte068f9a2015-09-24 07:51:28 +00002286 return;
Tom Stellard82166022013-11-13 23:36:37 +00002287 }
2288
Tom Stellard467b5b92016-02-20 00:37:25 +00002289 // Legalize SMRD
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002290 if (isSMRD(MI)) {
Tom Stellard467b5b92016-02-20 00:37:25 +00002291 legalizeOperandsSMRD(MRI, MI);
2292 return;
2293 }
2294
Tom Stellard4f3b04d2014-04-17 21:00:07 +00002295 // Legalize REG_SEQUENCE and PHI
Tom Stellard82166022013-11-13 23:36:37 +00002296 // The register class of the operands much be the same type as the register
2297 // class of the output.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002298 if (MI.getOpcode() == AMDGPU::PHI) {
Craig Topper062a2ba2014-04-25 05:30:21 +00002299 const TargetRegisterClass *RC = nullptr, *SRC = nullptr, *VRC = nullptr;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002300 for (unsigned i = 1, e = MI.getNumOperands(); i != e; i += 2) {
2301 if (!MI.getOperand(i).isReg() ||
2302 !TargetRegisterInfo::isVirtualRegister(MI.getOperand(i).getReg()))
Tom Stellard82166022013-11-13 23:36:37 +00002303 continue;
2304 const TargetRegisterClass *OpRC =
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002305 MRI.getRegClass(MI.getOperand(i).getReg());
Tom Stellard82166022013-11-13 23:36:37 +00002306 if (RI.hasVGPRs(OpRC)) {
2307 VRC = OpRC;
2308 } else {
2309 SRC = OpRC;
2310 }
2311 }
2312
2313 // If any of the operands are VGPR registers, then they all most be
2314 // otherwise we will create illegal VGPR->SGPR copies when legalizing
2315 // them.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002316 if (VRC || !RI.isSGPRClass(getOpRegClass(MI, 0))) {
Tom Stellard82166022013-11-13 23:36:37 +00002317 if (!VRC) {
2318 assert(SRC);
2319 VRC = RI.getEquivalentVGPRClass(SRC);
2320 }
2321 RC = VRC;
2322 } else {
2323 RC = SRC;
2324 }
2325
2326 // Update all the operands so they have the same type.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002327 for (unsigned I = 1, E = MI.getNumOperands(); I != E; I += 2) {
2328 MachineOperand &Op = MI.getOperand(I);
Matt Arsenault2d6fdb82015-09-25 17:08:42 +00002329 if (!Op.isReg() || !TargetRegisterInfo::isVirtualRegister(Op.getReg()))
Tom Stellard82166022013-11-13 23:36:37 +00002330 continue;
2331 unsigned DstReg = MRI.createVirtualRegister(RC);
Matt Arsenault2d6fdb82015-09-25 17:08:42 +00002332
2333 // MI is a PHI instruction.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002334 MachineBasicBlock *InsertBB = MI.getOperand(I + 1).getMBB();
Matt Arsenault2d6fdb82015-09-25 17:08:42 +00002335 MachineBasicBlock::iterator Insert = InsertBB->getFirstTerminator();
2336
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002337 BuildMI(*InsertBB, Insert, MI.getDebugLoc(), get(AMDGPU::COPY), DstReg)
2338 .addOperand(Op);
Matt Arsenault2d6fdb82015-09-25 17:08:42 +00002339 Op.setReg(DstReg);
2340 }
2341 }
2342
2343 // REG_SEQUENCE doesn't really require operand legalization, but if one has a
2344 // VGPR dest type and SGPR sources, insert copies so all operands are
2345 // VGPRs. This seems to help operand folding / the register coalescer.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002346 if (MI.getOpcode() == AMDGPU::REG_SEQUENCE) {
2347 MachineBasicBlock *MBB = MI.getParent();
2348 const TargetRegisterClass *DstRC = getOpRegClass(MI, 0);
Matt Arsenault2d6fdb82015-09-25 17:08:42 +00002349 if (RI.hasVGPRs(DstRC)) {
2350 // Update all the operands so they are VGPR register classes. These may
2351 // not be the same register class because REG_SEQUENCE supports mixing
2352 // subregister index types e.g. sub0_sub1 + sub2 + sub3
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002353 for (unsigned I = 1, E = MI.getNumOperands(); I != E; I += 2) {
2354 MachineOperand &Op = MI.getOperand(I);
Matt Arsenault2d6fdb82015-09-25 17:08:42 +00002355 if (!Op.isReg() || !TargetRegisterInfo::isVirtualRegister(Op.getReg()))
2356 continue;
2357
2358 const TargetRegisterClass *OpRC = MRI.getRegClass(Op.getReg());
2359 const TargetRegisterClass *VRC = RI.getEquivalentVGPRClass(OpRC);
2360 if (VRC == OpRC)
2361 continue;
2362
2363 unsigned DstReg = MRI.createVirtualRegister(VRC);
2364
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002365 BuildMI(*MBB, MI, MI.getDebugLoc(), get(AMDGPU::COPY), DstReg)
2366 .addOperand(Op);
Matt Arsenault2d6fdb82015-09-25 17:08:42 +00002367
2368 Op.setReg(DstReg);
2369 Op.setIsKill();
Tom Stellard4f3b04d2014-04-17 21:00:07 +00002370 }
Tom Stellard82166022013-11-13 23:36:37 +00002371 }
Matt Arsenaulte068f9a2015-09-24 07:51:28 +00002372
2373 return;
Tom Stellard82166022013-11-13 23:36:37 +00002374 }
Tom Stellard15834092014-03-21 15:51:57 +00002375
Tom Stellarda5687382014-05-15 14:41:55 +00002376 // Legalize INSERT_SUBREG
2377 // src0 must have the same register class as dst
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002378 if (MI.getOpcode() == AMDGPU::INSERT_SUBREG) {
2379 unsigned Dst = MI.getOperand(0).getReg();
2380 unsigned Src0 = MI.getOperand(1).getReg();
Tom Stellarda5687382014-05-15 14:41:55 +00002381 const TargetRegisterClass *DstRC = MRI.getRegClass(Dst);
2382 const TargetRegisterClass *Src0RC = MRI.getRegClass(Src0);
2383 if (DstRC != Src0RC) {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002384 MachineBasicBlock &MBB = *MI.getParent();
Tom Stellarda5687382014-05-15 14:41:55 +00002385 unsigned NewSrc0 = MRI.createVirtualRegister(DstRC);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002386 BuildMI(MBB, MI, MI.getDebugLoc(), get(AMDGPU::COPY), NewSrc0)
2387 .addReg(Src0);
2388 MI.getOperand(1).setReg(NewSrc0);
Tom Stellarda5687382014-05-15 14:41:55 +00002389 }
2390 return;
2391 }
2392
Tom Stellard1397d492016-02-11 21:45:07 +00002393 // Legalize MIMG
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002394 if (isMIMG(MI)) {
2395 MachineOperand *SRsrc = getNamedOperand(MI, AMDGPU::OpName::srsrc);
Tom Stellard1397d492016-02-11 21:45:07 +00002396 if (SRsrc && !RI.isSGPRClass(MRI.getRegClass(SRsrc->getReg()))) {
2397 unsigned SGPR = readlaneVGPRToSGPR(SRsrc->getReg(), MI, MRI);
2398 SRsrc->setReg(SGPR);
2399 }
2400
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002401 MachineOperand *SSamp = getNamedOperand(MI, AMDGPU::OpName::ssamp);
Tom Stellard1397d492016-02-11 21:45:07 +00002402 if (SSamp && !RI.isSGPRClass(MRI.getRegClass(SSamp->getReg()))) {
2403 unsigned SGPR = readlaneVGPRToSGPR(SSamp->getReg(), MI, MRI);
2404 SSamp->setReg(SGPR);
2405 }
2406 return;
2407 }
2408
Tom Stellard15834092014-03-21 15:51:57 +00002409 // Legalize MUBUF* instructions
2410 // FIXME: If we start using the non-addr64 instructions for compute, we
2411 // may need to legalize them here.
Tom Stellard155bbb72014-08-11 22:18:17 +00002412 int SRsrcIdx =
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002413 AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::srsrc);
Tom Stellard155bbb72014-08-11 22:18:17 +00002414 if (SRsrcIdx != -1) {
2415 // We have an MUBUF instruction
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002416 MachineOperand *SRsrc = &MI.getOperand(SRsrcIdx);
2417 unsigned SRsrcRC = get(MI.getOpcode()).OpInfo[SRsrcIdx].RegClass;
Tom Stellard155bbb72014-08-11 22:18:17 +00002418 if (RI.getCommonSubClass(MRI.getRegClass(SRsrc->getReg()),
2419 RI.getRegClass(SRsrcRC))) {
2420 // The operands are legal.
2421 // FIXME: We may need to legalize operands besided srsrc.
2422 return;
2423 }
Tom Stellard15834092014-03-21 15:51:57 +00002424
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002425 MachineBasicBlock &MBB = *MI.getParent();
Matt Arsenaultef67d762015-09-09 17:03:29 +00002426
Eric Christopher572e03a2015-06-19 01:53:21 +00002427 // Extract the ptr from the resource descriptor.
Matt Arsenaultef67d762015-09-09 17:03:29 +00002428 unsigned SRsrcPtr = buildExtractSubReg(MI, MRI, *SRsrc,
2429 &AMDGPU::VReg_128RegClass, AMDGPU::sub0_sub1, &AMDGPU::VReg_64RegClass);
Tom Stellard15834092014-03-21 15:51:57 +00002430
Tom Stellard155bbb72014-08-11 22:18:17 +00002431 // Create an empty resource descriptor
2432 unsigned Zero64 = MRI.createVirtualRegister(&AMDGPU::SReg_64RegClass);
2433 unsigned SRsrcFormatLo = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
2434 unsigned SRsrcFormatHi = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
2435 unsigned NewSRsrc = MRI.createVirtualRegister(&AMDGPU::SReg_128RegClass);
Tom Stellard794c8c02014-12-02 17:05:41 +00002436 uint64_t RsrcDataFormat = getDefaultRsrcDataFormat();
Tom Stellard15834092014-03-21 15:51:57 +00002437
Tom Stellard155bbb72014-08-11 22:18:17 +00002438 // Zero64 = 0
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002439 BuildMI(MBB, MI, MI.getDebugLoc(), get(AMDGPU::S_MOV_B64), Zero64)
2440 .addImm(0);
Tom Stellard15834092014-03-21 15:51:57 +00002441
Tom Stellard155bbb72014-08-11 22:18:17 +00002442 // SRsrcFormatLo = RSRC_DATA_FORMAT{31-0}
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002443 BuildMI(MBB, MI, MI.getDebugLoc(), get(AMDGPU::S_MOV_B32), SRsrcFormatLo)
2444 .addImm(RsrcDataFormat & 0xFFFFFFFF);
Tom Stellard15834092014-03-21 15:51:57 +00002445
Tom Stellard155bbb72014-08-11 22:18:17 +00002446 // SRsrcFormatHi = RSRC_DATA_FORMAT{63-32}
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002447 BuildMI(MBB, MI, MI.getDebugLoc(), get(AMDGPU::S_MOV_B32), SRsrcFormatHi)
2448 .addImm(RsrcDataFormat >> 32);
Tom Stellard15834092014-03-21 15:51:57 +00002449
Tom Stellard155bbb72014-08-11 22:18:17 +00002450 // NewSRsrc = {Zero64, SRsrcFormat}
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002451 BuildMI(MBB, MI, MI.getDebugLoc(), get(AMDGPU::REG_SEQUENCE), NewSRsrc)
2452 .addReg(Zero64)
2453 .addImm(AMDGPU::sub0_sub1)
2454 .addReg(SRsrcFormatLo)
2455 .addImm(AMDGPU::sub2)
2456 .addReg(SRsrcFormatHi)
2457 .addImm(AMDGPU::sub3);
Tom Stellard155bbb72014-08-11 22:18:17 +00002458
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002459 MachineOperand *VAddr = getNamedOperand(MI, AMDGPU::OpName::vaddr);
Tom Stellard155bbb72014-08-11 22:18:17 +00002460 unsigned NewVAddr = MRI.createVirtualRegister(&AMDGPU::VReg_64RegClass);
Tom Stellard155bbb72014-08-11 22:18:17 +00002461 if (VAddr) {
2462 // This is already an ADDR64 instruction so we need to add the pointer
2463 // extracted from the resource descriptor to the current value of VAddr.
Matt Arsenaultef67d762015-09-09 17:03:29 +00002464 unsigned NewVAddrLo = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
2465 unsigned NewVAddrHi = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
Tom Stellard155bbb72014-08-11 22:18:17 +00002466
Matt Arsenaultef67d762015-09-09 17:03:29 +00002467 // NewVaddrLo = SRsrcPtr:sub0 + VAddr:sub0
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002468 DebugLoc DL = MI.getDebugLoc();
Matt Arsenault51d2d0f2015-09-01 02:02:21 +00002469 BuildMI(MBB, MI, DL, get(AMDGPU::V_ADD_I32_e32), NewVAddrLo)
Matt Arsenaultef67d762015-09-09 17:03:29 +00002470 .addReg(SRsrcPtr, 0, AMDGPU::sub0)
Matt Arsenault51d2d0f2015-09-01 02:02:21 +00002471 .addReg(VAddr->getReg(), 0, AMDGPU::sub0);
Tom Stellard15834092014-03-21 15:51:57 +00002472
Matt Arsenaultef67d762015-09-09 17:03:29 +00002473 // NewVaddrHi = SRsrcPtr:sub1 + VAddr:sub1
Matt Arsenault51d2d0f2015-09-01 02:02:21 +00002474 BuildMI(MBB, MI, DL, get(AMDGPU::V_ADDC_U32_e32), NewVAddrHi)
Matt Arsenaultef67d762015-09-09 17:03:29 +00002475 .addReg(SRsrcPtr, 0, AMDGPU::sub1)
Matt Arsenault51d2d0f2015-09-01 02:02:21 +00002476 .addReg(VAddr->getReg(), 0, AMDGPU::sub1);
Tom Stellard15834092014-03-21 15:51:57 +00002477
Matt Arsenaultef67d762015-09-09 17:03:29 +00002478 // NewVaddr = {NewVaddrHi, NewVaddrLo}
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002479 BuildMI(MBB, MI, MI.getDebugLoc(), get(AMDGPU::REG_SEQUENCE), NewVAddr)
2480 .addReg(NewVAddrLo)
2481 .addImm(AMDGPU::sub0)
2482 .addReg(NewVAddrHi)
2483 .addImm(AMDGPU::sub1);
Tom Stellard155bbb72014-08-11 22:18:17 +00002484 } else {
2485 // This instructions is the _OFFSET variant, so we need to convert it to
2486 // ADDR64.
Matt Arsenault43e92fe2016-06-24 06:30:11 +00002487 assert(MBB.getParent()->getSubtarget<SISubtarget>().getGeneration()
2488 < SISubtarget::VOLCANIC_ISLANDS &&
Matt Arsenaulta40450c2015-11-05 02:46:56 +00002489 "FIXME: Need to emit flat atomics here");
2490
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002491 MachineOperand *VData = getNamedOperand(MI, AMDGPU::OpName::vdata);
2492 MachineOperand *Offset = getNamedOperand(MI, AMDGPU::OpName::offset);
2493 MachineOperand *SOffset = getNamedOperand(MI, AMDGPU::OpName::soffset);
2494 unsigned Addr64Opcode = AMDGPU::getAddr64Inst(MI.getOpcode());
Matt Arsenaulta40450c2015-11-05 02:46:56 +00002495
2496 // Atomics rith return have have an additional tied operand and are
2497 // missing some of the special bits.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002498 MachineOperand *VDataIn = getNamedOperand(MI, AMDGPU::OpName::vdata_in);
Matt Arsenaulta40450c2015-11-05 02:46:56 +00002499 MachineInstr *Addr64;
2500
2501 if (!VDataIn) {
2502 // Regular buffer load / store.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002503 MachineInstrBuilder MIB =
2504 BuildMI(MBB, MI, MI.getDebugLoc(), get(Addr64Opcode))
2505 .addOperand(*VData)
2506 .addReg(AMDGPU::NoRegister) // Dummy value for vaddr.
2507 // This will be replaced later
2508 // with the new value of vaddr.
2509 .addOperand(*SRsrc)
2510 .addOperand(*SOffset)
2511 .addOperand(*Offset);
Matt Arsenaulta40450c2015-11-05 02:46:56 +00002512
2513 // Atomics do not have this operand.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002514 if (const MachineOperand *GLC =
2515 getNamedOperand(MI, AMDGPU::OpName::glc)) {
Matt Arsenaulta40450c2015-11-05 02:46:56 +00002516 MIB.addImm(GLC->getImm());
2517 }
2518
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002519 MIB.addImm(getNamedImmOperand(MI, AMDGPU::OpName::slc));
Matt Arsenaulta40450c2015-11-05 02:46:56 +00002520
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002521 if (const MachineOperand *TFE =
2522 getNamedOperand(MI, AMDGPU::OpName::tfe)) {
Matt Arsenaulta40450c2015-11-05 02:46:56 +00002523 MIB.addImm(TFE->getImm());
2524 }
2525
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002526 MIB.setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Matt Arsenaulta40450c2015-11-05 02:46:56 +00002527 Addr64 = MIB;
2528 } else {
2529 // Atomics with return.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002530 Addr64 = BuildMI(MBB, MI, MI.getDebugLoc(), get(Addr64Opcode))
2531 .addOperand(*VData)
2532 .addOperand(*VDataIn)
2533 .addReg(AMDGPU::NoRegister) // Dummy value for vaddr.
2534 // This will be replaced later
2535 // with the new value of vaddr.
2536 .addOperand(*SRsrc)
2537 .addOperand(*SOffset)
2538 .addOperand(*Offset)
2539 .addImm(getNamedImmOperand(MI, AMDGPU::OpName::slc))
2540 .setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Matt Arsenaulta40450c2015-11-05 02:46:56 +00002541 }
Tom Stellard15834092014-03-21 15:51:57 +00002542
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002543 MI.removeFromParent();
Tom Stellard15834092014-03-21 15:51:57 +00002544
Matt Arsenaultef67d762015-09-09 17:03:29 +00002545 // NewVaddr = {NewVaddrHi, NewVaddrLo}
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002546 BuildMI(MBB, Addr64, Addr64->getDebugLoc(), get(AMDGPU::REG_SEQUENCE),
2547 NewVAddr)
2548 .addReg(SRsrcPtr, 0, AMDGPU::sub0)
2549 .addImm(AMDGPU::sub0)
2550 .addReg(SRsrcPtr, 0, AMDGPU::sub1)
2551 .addImm(AMDGPU::sub1);
Matt Arsenaultef67d762015-09-09 17:03:29 +00002552
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002553 VAddr = getNamedOperand(*Addr64, AMDGPU::OpName::vaddr);
2554 SRsrc = getNamedOperand(*Addr64, AMDGPU::OpName::srsrc);
Tom Stellard15834092014-03-21 15:51:57 +00002555 }
Tom Stellard155bbb72014-08-11 22:18:17 +00002556
Tom Stellard155bbb72014-08-11 22:18:17 +00002557 // Update the instruction to use NewVaddr
2558 VAddr->setReg(NewVAddr);
2559 // Update the instruction to use NewSRsrc
2560 SRsrc->setReg(NewSRsrc);
Tom Stellard15834092014-03-21 15:51:57 +00002561 }
Tom Stellard82166022013-11-13 23:36:37 +00002562}
2563
2564void SIInstrInfo::moveToVALU(MachineInstr &TopInst) const {
2565 SmallVector<MachineInstr *, 128> Worklist;
2566 Worklist.push_back(&TopInst);
2567
2568 while (!Worklist.empty()) {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002569 MachineInstr &Inst = *Worklist.pop_back_val();
2570 MachineBasicBlock *MBB = Inst.getParent();
Tom Stellarde0387202014-03-21 15:51:54 +00002571 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
2572
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002573 unsigned Opcode = Inst.getOpcode();
2574 unsigned NewOpcode = getVALUOp(Inst);
Matt Arsenault27cc9582014-04-18 01:53:18 +00002575
Tom Stellarde0387202014-03-21 15:51:54 +00002576 // Handle some special cases
Matt Arsenault27cc9582014-04-18 01:53:18 +00002577 switch (Opcode) {
Tom Stellard0c354f22014-04-30 15:31:29 +00002578 default:
Tom Stellard0c354f22014-04-30 15:31:29 +00002579 break;
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002580 case AMDGPU::S_AND_B64:
Matt Arsenaultf003c382015-08-26 20:47:50 +00002581 splitScalar64BitBinaryOp(Worklist, Inst, AMDGPU::V_AND_B32_e64);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002582 Inst.eraseFromParent();
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002583 continue;
2584
2585 case AMDGPU::S_OR_B64:
Matt Arsenaultf003c382015-08-26 20:47:50 +00002586 splitScalar64BitBinaryOp(Worklist, Inst, AMDGPU::V_OR_B32_e64);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002587 Inst.eraseFromParent();
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002588 continue;
2589
2590 case AMDGPU::S_XOR_B64:
Matt Arsenaultf003c382015-08-26 20:47:50 +00002591 splitScalar64BitBinaryOp(Worklist, Inst, AMDGPU::V_XOR_B32_e64);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002592 Inst.eraseFromParent();
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002593 continue;
2594
2595 case AMDGPU::S_NOT_B64:
Matt Arsenaultf003c382015-08-26 20:47:50 +00002596 splitScalar64BitUnaryOp(Worklist, Inst, AMDGPU::V_NOT_B32_e32);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002597 Inst.eraseFromParent();
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002598 continue;
2599
Matt Arsenault8333e432014-06-10 19:18:24 +00002600 case AMDGPU::S_BCNT1_I32_B64:
2601 splitScalar64BitBCNT(Worklist, Inst);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002602 Inst.eraseFromParent();
Matt Arsenault8333e432014-06-10 19:18:24 +00002603 continue;
2604
Matt Arsenault94812212014-11-14 18:18:16 +00002605 case AMDGPU::S_BFE_I64: {
2606 splitScalar64BitBFE(Worklist, Inst);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002607 Inst.eraseFromParent();
Matt Arsenault94812212014-11-14 18:18:16 +00002608 continue;
2609 }
2610
Marek Olsakbe047802014-12-07 12:19:03 +00002611 case AMDGPU::S_LSHL_B32:
Matt Arsenault43e92fe2016-06-24 06:30:11 +00002612 if (ST.getGeneration() >= SISubtarget::VOLCANIC_ISLANDS) {
Marek Olsakbe047802014-12-07 12:19:03 +00002613 NewOpcode = AMDGPU::V_LSHLREV_B32_e64;
2614 swapOperands(Inst);
2615 }
2616 break;
2617 case AMDGPU::S_ASHR_I32:
Matt Arsenault43e92fe2016-06-24 06:30:11 +00002618 if (ST.getGeneration() >= SISubtarget::VOLCANIC_ISLANDS) {
Marek Olsakbe047802014-12-07 12:19:03 +00002619 NewOpcode = AMDGPU::V_ASHRREV_I32_e64;
2620 swapOperands(Inst);
2621 }
2622 break;
2623 case AMDGPU::S_LSHR_B32:
Matt Arsenault43e92fe2016-06-24 06:30:11 +00002624 if (ST.getGeneration() >= SISubtarget::VOLCANIC_ISLANDS) {
Marek Olsakbe047802014-12-07 12:19:03 +00002625 NewOpcode = AMDGPU::V_LSHRREV_B32_e64;
2626 swapOperands(Inst);
2627 }
2628 break;
Marek Olsak707a6d02015-02-03 21:53:01 +00002629 case AMDGPU::S_LSHL_B64:
Matt Arsenault43e92fe2016-06-24 06:30:11 +00002630 if (ST.getGeneration() >= SISubtarget::VOLCANIC_ISLANDS) {
Marek Olsak707a6d02015-02-03 21:53:01 +00002631 NewOpcode = AMDGPU::V_LSHLREV_B64;
2632 swapOperands(Inst);
2633 }
2634 break;
2635 case AMDGPU::S_ASHR_I64:
Matt Arsenault43e92fe2016-06-24 06:30:11 +00002636 if (ST.getGeneration() >= SISubtarget::VOLCANIC_ISLANDS) {
Marek Olsak707a6d02015-02-03 21:53:01 +00002637 NewOpcode = AMDGPU::V_ASHRREV_I64;
2638 swapOperands(Inst);
2639 }
2640 break;
2641 case AMDGPU::S_LSHR_B64:
Matt Arsenault43e92fe2016-06-24 06:30:11 +00002642 if (ST.getGeneration() >= SISubtarget::VOLCANIC_ISLANDS) {
Marek Olsak707a6d02015-02-03 21:53:01 +00002643 NewOpcode = AMDGPU::V_LSHRREV_B64;
2644 swapOperands(Inst);
2645 }
2646 break;
Marek Olsakbe047802014-12-07 12:19:03 +00002647
Marek Olsak7ed6b2f2015-11-25 21:22:45 +00002648 case AMDGPU::S_ABS_I32:
2649 lowerScalarAbs(Worklist, Inst);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002650 Inst.eraseFromParent();
Marek Olsak7ed6b2f2015-11-25 21:22:45 +00002651 continue;
2652
Tom Stellardbc4497b2016-02-12 23:45:29 +00002653 case AMDGPU::S_CBRANCH_SCC0:
2654 case AMDGPU::S_CBRANCH_SCC1:
2655 // Clear unused bits of vcc
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002656 BuildMI(*MBB, Inst, Inst.getDebugLoc(), get(AMDGPU::S_AND_B64),
2657 AMDGPU::VCC)
2658 .addReg(AMDGPU::EXEC)
2659 .addReg(AMDGPU::VCC);
Tom Stellardbc4497b2016-02-12 23:45:29 +00002660 break;
2661
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002662 case AMDGPU::S_BFE_U64:
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002663 case AMDGPU::S_BFM_B64:
2664 llvm_unreachable("Moving this op to VALU not implemented");
Tom Stellarde0387202014-03-21 15:51:54 +00002665 }
2666
Tom Stellard15834092014-03-21 15:51:57 +00002667 if (NewOpcode == AMDGPU::INSTRUCTION_LIST_END) {
2668 // We cannot move this instruction to the VALU, so we should try to
2669 // legalize its operands instead.
2670 legalizeOperands(Inst);
Tom Stellard82166022013-11-13 23:36:37 +00002671 continue;
Tom Stellard15834092014-03-21 15:51:57 +00002672 }
Tom Stellard82166022013-11-13 23:36:37 +00002673
Tom Stellard82166022013-11-13 23:36:37 +00002674 // Use the new VALU Opcode.
2675 const MCInstrDesc &NewDesc = get(NewOpcode);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002676 Inst.setDesc(NewDesc);
Tom Stellard82166022013-11-13 23:36:37 +00002677
Matt Arsenaultf0b1e3a2013-11-18 20:09:21 +00002678 // Remove any references to SCC. Vector instructions can't read from it, and
2679 // We're just about to add the implicit use / defs of VCC, and we don't want
2680 // both.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002681 for (unsigned i = Inst.getNumOperands() - 1; i > 0; --i) {
2682 MachineOperand &Op = Inst.getOperand(i);
Tom Stellardbc4497b2016-02-12 23:45:29 +00002683 if (Op.isReg() && Op.getReg() == AMDGPU::SCC) {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002684 Inst.RemoveOperand(i);
Tom Stellardbc4497b2016-02-12 23:45:29 +00002685 addSCCDefUsersToVALUWorklist(Inst, Worklist);
2686 }
Matt Arsenaultf0b1e3a2013-11-18 20:09:21 +00002687 }
2688
Matt Arsenault27cc9582014-04-18 01:53:18 +00002689 if (Opcode == AMDGPU::S_SEXT_I32_I8 || Opcode == AMDGPU::S_SEXT_I32_I16) {
2690 // We are converting these to a BFE, so we need to add the missing
2691 // operands for the size and offset.
2692 unsigned Size = (Opcode == AMDGPU::S_SEXT_I32_I8) ? 8 : 16;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002693 Inst.addOperand(MachineOperand::CreateImm(0));
2694 Inst.addOperand(MachineOperand::CreateImm(Size));
Matt Arsenault27cc9582014-04-18 01:53:18 +00002695
Matt Arsenaultb5b51102014-06-10 19:18:21 +00002696 } else if (Opcode == AMDGPU::S_BCNT1_I32_B32) {
2697 // The VALU version adds the second operand to the result, so insert an
2698 // extra 0 operand.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002699 Inst.addOperand(MachineOperand::CreateImm(0));
Tom Stellard82166022013-11-13 23:36:37 +00002700 }
2701
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002702 Inst.addImplicitDefUseOperands(*Inst.getParent()->getParent());
Tom Stellard82166022013-11-13 23:36:37 +00002703
Matt Arsenault78b86702014-04-18 05:19:26 +00002704 if (Opcode == AMDGPU::S_BFE_I32 || Opcode == AMDGPU::S_BFE_U32) {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002705 const MachineOperand &OffsetWidthOp = Inst.getOperand(2);
Matt Arsenault78b86702014-04-18 05:19:26 +00002706 // If we need to move this to VGPRs, we need to unpack the second operand
2707 // back into the 2 separate ones for bit offset and width.
2708 assert(OffsetWidthOp.isImm() &&
2709 "Scalar BFE is only implemented for constant width and offset");
2710 uint32_t Imm = OffsetWidthOp.getImm();
2711
2712 uint32_t Offset = Imm & 0x3f; // Extract bits [5:0].
2713 uint32_t BitWidth = (Imm & 0x7f0000) >> 16; // Extract bits [22:16].
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002714 Inst.RemoveOperand(2); // Remove old immediate.
2715 Inst.addOperand(MachineOperand::CreateImm(Offset));
2716 Inst.addOperand(MachineOperand::CreateImm(BitWidth));
Matt Arsenault78b86702014-04-18 05:19:26 +00002717 }
2718
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002719 bool HasDst = Inst.getOperand(0).isReg() && Inst.getOperand(0).isDef();
Tom Stellardbc4497b2016-02-12 23:45:29 +00002720 unsigned NewDstReg = AMDGPU::NoRegister;
2721 if (HasDst) {
2722 // Update the destination register class.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002723 const TargetRegisterClass *NewDstRC = getDestEquivalentVGPRClass(Inst);
Tom Stellardbc4497b2016-02-12 23:45:29 +00002724 if (!NewDstRC)
2725 continue;
Tom Stellard82166022013-11-13 23:36:37 +00002726
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002727 unsigned DstReg = Inst.getOperand(0).getReg();
Tom Stellardbc4497b2016-02-12 23:45:29 +00002728 NewDstReg = MRI.createVirtualRegister(NewDstRC);
2729 MRI.replaceRegWith(DstReg, NewDstReg);
2730 }
Tom Stellard82166022013-11-13 23:36:37 +00002731
Tom Stellarde1a24452014-04-17 21:00:01 +00002732 // Legalize the operands
2733 legalizeOperands(Inst);
2734
Tom Stellardbc4497b2016-02-12 23:45:29 +00002735 if (HasDst)
2736 addUsersToMoveToVALUWorklist(NewDstReg, MRI, Worklist);
Tom Stellard82166022013-11-13 23:36:37 +00002737 }
2738}
2739
Marek Olsak7ed6b2f2015-11-25 21:22:45 +00002740void SIInstrInfo::lowerScalarAbs(SmallVectorImpl<MachineInstr *> &Worklist,
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002741 MachineInstr &Inst) const {
2742 MachineBasicBlock &MBB = *Inst.getParent();
Marek Olsak7ed6b2f2015-11-25 21:22:45 +00002743 MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
2744 MachineBasicBlock::iterator MII = Inst;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002745 DebugLoc DL = Inst.getDebugLoc();
Marek Olsak7ed6b2f2015-11-25 21:22:45 +00002746
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002747 MachineOperand &Dest = Inst.getOperand(0);
2748 MachineOperand &Src = Inst.getOperand(1);
Marek Olsak7ed6b2f2015-11-25 21:22:45 +00002749 unsigned TmpReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
2750 unsigned ResultReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
2751
2752 BuildMI(MBB, MII, DL, get(AMDGPU::V_SUB_I32_e32), TmpReg)
2753 .addImm(0)
2754 .addReg(Src.getReg());
2755
2756 BuildMI(MBB, MII, DL, get(AMDGPU::V_MAX_I32_e64), ResultReg)
2757 .addReg(Src.getReg())
2758 .addReg(TmpReg);
2759
2760 MRI.replaceRegWith(Dest.getReg(), ResultReg);
2761 addUsersToMoveToVALUWorklist(ResultReg, MRI, Worklist);
2762}
2763
Matt Arsenault689f3252014-06-09 16:36:31 +00002764void SIInstrInfo::splitScalar64BitUnaryOp(
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002765 SmallVectorImpl<MachineInstr *> &Worklist, MachineInstr &Inst,
2766 unsigned Opcode) const {
2767 MachineBasicBlock &MBB = *Inst.getParent();
Matt Arsenault689f3252014-06-09 16:36:31 +00002768 MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
2769
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002770 MachineOperand &Dest = Inst.getOperand(0);
2771 MachineOperand &Src0 = Inst.getOperand(1);
2772 DebugLoc DL = Inst.getDebugLoc();
Matt Arsenault689f3252014-06-09 16:36:31 +00002773
2774 MachineBasicBlock::iterator MII = Inst;
2775
2776 const MCInstrDesc &InstDesc = get(Opcode);
2777 const TargetRegisterClass *Src0RC = Src0.isReg() ?
2778 MRI.getRegClass(Src0.getReg()) :
2779 &AMDGPU::SGPR_32RegClass;
2780
2781 const TargetRegisterClass *Src0SubRC = RI.getSubRegClass(Src0RC, AMDGPU::sub0);
2782
2783 MachineOperand SrcReg0Sub0 = buildExtractSubRegOrImm(MII, MRI, Src0, Src0RC,
2784 AMDGPU::sub0, Src0SubRC);
2785
2786 const TargetRegisterClass *DestRC = MRI.getRegClass(Dest.getReg());
Matt Arsenaultf003c382015-08-26 20:47:50 +00002787 const TargetRegisterClass *NewDestRC = RI.getEquivalentVGPRClass(DestRC);
2788 const TargetRegisterClass *NewDestSubRC = RI.getSubRegClass(NewDestRC, AMDGPU::sub0);
Matt Arsenault689f3252014-06-09 16:36:31 +00002789
Matt Arsenaultf003c382015-08-26 20:47:50 +00002790 unsigned DestSub0 = MRI.createVirtualRegister(NewDestSubRC);
2791 BuildMI(MBB, MII, DL, InstDesc, DestSub0)
Matt Arsenault689f3252014-06-09 16:36:31 +00002792 .addOperand(SrcReg0Sub0);
2793
2794 MachineOperand SrcReg0Sub1 = buildExtractSubRegOrImm(MII, MRI, Src0, Src0RC,
2795 AMDGPU::sub1, Src0SubRC);
2796
Matt Arsenaultf003c382015-08-26 20:47:50 +00002797 unsigned DestSub1 = MRI.createVirtualRegister(NewDestSubRC);
2798 BuildMI(MBB, MII, DL, InstDesc, DestSub1)
Matt Arsenault689f3252014-06-09 16:36:31 +00002799 .addOperand(SrcReg0Sub1);
2800
Matt Arsenaultf003c382015-08-26 20:47:50 +00002801 unsigned FullDestReg = MRI.createVirtualRegister(NewDestRC);
Matt Arsenault689f3252014-06-09 16:36:31 +00002802 BuildMI(MBB, MII, DL, get(TargetOpcode::REG_SEQUENCE), FullDestReg)
2803 .addReg(DestSub0)
2804 .addImm(AMDGPU::sub0)
2805 .addReg(DestSub1)
2806 .addImm(AMDGPU::sub1);
2807
2808 MRI.replaceRegWith(Dest.getReg(), FullDestReg);
2809
Matt Arsenaultf003c382015-08-26 20:47:50 +00002810 // We don't need to legalizeOperands here because for a single operand, src0
2811 // will support any kind of input.
2812
2813 // Move all users of this moved value.
2814 addUsersToMoveToVALUWorklist(FullDestReg, MRI, Worklist);
Matt Arsenault689f3252014-06-09 16:36:31 +00002815}
2816
2817void SIInstrInfo::splitScalar64BitBinaryOp(
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002818 SmallVectorImpl<MachineInstr *> &Worklist, MachineInstr &Inst,
2819 unsigned Opcode) const {
2820 MachineBasicBlock &MBB = *Inst.getParent();
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002821 MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
2822
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002823 MachineOperand &Dest = Inst.getOperand(0);
2824 MachineOperand &Src0 = Inst.getOperand(1);
2825 MachineOperand &Src1 = Inst.getOperand(2);
2826 DebugLoc DL = Inst.getDebugLoc();
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002827
2828 MachineBasicBlock::iterator MII = Inst;
2829
2830 const MCInstrDesc &InstDesc = get(Opcode);
Matt Arsenault684dc802014-03-24 20:08:13 +00002831 const TargetRegisterClass *Src0RC = Src0.isReg() ?
2832 MRI.getRegClass(Src0.getReg()) :
2833 &AMDGPU::SGPR_32RegClass;
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002834
Matt Arsenault684dc802014-03-24 20:08:13 +00002835 const TargetRegisterClass *Src0SubRC = RI.getSubRegClass(Src0RC, AMDGPU::sub0);
2836 const TargetRegisterClass *Src1RC = Src1.isReg() ?
2837 MRI.getRegClass(Src1.getReg()) :
2838 &AMDGPU::SGPR_32RegClass;
2839
2840 const TargetRegisterClass *Src1SubRC = RI.getSubRegClass(Src1RC, AMDGPU::sub0);
2841
2842 MachineOperand SrcReg0Sub0 = buildExtractSubRegOrImm(MII, MRI, Src0, Src0RC,
2843 AMDGPU::sub0, Src0SubRC);
2844 MachineOperand SrcReg1Sub0 = buildExtractSubRegOrImm(MII, MRI, Src1, Src1RC,
2845 AMDGPU::sub0, Src1SubRC);
2846
2847 const TargetRegisterClass *DestRC = MRI.getRegClass(Dest.getReg());
Matt Arsenaultf003c382015-08-26 20:47:50 +00002848 const TargetRegisterClass *NewDestRC = RI.getEquivalentVGPRClass(DestRC);
2849 const TargetRegisterClass *NewDestSubRC = RI.getSubRegClass(NewDestRC, AMDGPU::sub0);
Matt Arsenault684dc802014-03-24 20:08:13 +00002850
Matt Arsenaultf003c382015-08-26 20:47:50 +00002851 unsigned DestSub0 = MRI.createVirtualRegister(NewDestSubRC);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002852 MachineInstr &LoHalf = *BuildMI(MBB, MII, DL, InstDesc, DestSub0)
2853 .addOperand(SrcReg0Sub0)
2854 .addOperand(SrcReg1Sub0);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002855
Matt Arsenault684dc802014-03-24 20:08:13 +00002856 MachineOperand SrcReg0Sub1 = buildExtractSubRegOrImm(MII, MRI, Src0, Src0RC,
2857 AMDGPU::sub1, Src0SubRC);
2858 MachineOperand SrcReg1Sub1 = buildExtractSubRegOrImm(MII, MRI, Src1, Src1RC,
2859 AMDGPU::sub1, Src1SubRC);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002860
Matt Arsenaultf003c382015-08-26 20:47:50 +00002861 unsigned DestSub1 = MRI.createVirtualRegister(NewDestSubRC);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002862 MachineInstr &HiHalf = *BuildMI(MBB, MII, DL, InstDesc, DestSub1)
2863 .addOperand(SrcReg0Sub1)
2864 .addOperand(SrcReg1Sub1);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002865
Matt Arsenaultf003c382015-08-26 20:47:50 +00002866 unsigned FullDestReg = MRI.createVirtualRegister(NewDestRC);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002867 BuildMI(MBB, MII, DL, get(TargetOpcode::REG_SEQUENCE), FullDestReg)
2868 .addReg(DestSub0)
2869 .addImm(AMDGPU::sub0)
2870 .addReg(DestSub1)
2871 .addImm(AMDGPU::sub1);
2872
2873 MRI.replaceRegWith(Dest.getReg(), FullDestReg);
2874
2875 // Try to legalize the operands in case we need to swap the order to keep it
2876 // valid.
Matt Arsenaultf003c382015-08-26 20:47:50 +00002877 legalizeOperands(LoHalf);
2878 legalizeOperands(HiHalf);
2879
2880 // Move all users of this moved vlaue.
2881 addUsersToMoveToVALUWorklist(FullDestReg, MRI, Worklist);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002882}
2883
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002884void SIInstrInfo::splitScalar64BitBCNT(
2885 SmallVectorImpl<MachineInstr *> &Worklist, MachineInstr &Inst) const {
2886 MachineBasicBlock &MBB = *Inst.getParent();
Matt Arsenault8333e432014-06-10 19:18:24 +00002887 MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
2888
2889 MachineBasicBlock::iterator MII = Inst;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002890 DebugLoc DL = Inst.getDebugLoc();
Matt Arsenault8333e432014-06-10 19:18:24 +00002891
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002892 MachineOperand &Dest = Inst.getOperand(0);
2893 MachineOperand &Src = Inst.getOperand(1);
Matt Arsenault8333e432014-06-10 19:18:24 +00002894
Marek Olsakc5368502015-01-15 18:43:01 +00002895 const MCInstrDesc &InstDesc = get(AMDGPU::V_BCNT_U32_B32_e64);
Matt Arsenault8333e432014-06-10 19:18:24 +00002896 const TargetRegisterClass *SrcRC = Src.isReg() ?
2897 MRI.getRegClass(Src.getReg()) :
2898 &AMDGPU::SGPR_32RegClass;
2899
2900 unsigned MidReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
2901 unsigned ResultReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
2902
2903 const TargetRegisterClass *SrcSubRC = RI.getSubRegClass(SrcRC, AMDGPU::sub0);
2904
2905 MachineOperand SrcRegSub0 = buildExtractSubRegOrImm(MII, MRI, Src, SrcRC,
2906 AMDGPU::sub0, SrcSubRC);
2907 MachineOperand SrcRegSub1 = buildExtractSubRegOrImm(MII, MRI, Src, SrcRC,
2908 AMDGPU::sub1, SrcSubRC);
2909
Matt Arsenault5e7f95e2015-08-26 20:48:04 +00002910 BuildMI(MBB, MII, DL, InstDesc, MidReg)
Matt Arsenault8333e432014-06-10 19:18:24 +00002911 .addOperand(SrcRegSub0)
2912 .addImm(0);
2913
Matt Arsenault5e7f95e2015-08-26 20:48:04 +00002914 BuildMI(MBB, MII, DL, InstDesc, ResultReg)
Matt Arsenault8333e432014-06-10 19:18:24 +00002915 .addOperand(SrcRegSub1)
2916 .addReg(MidReg);
2917
2918 MRI.replaceRegWith(Dest.getReg(), ResultReg);
2919
Matt Arsenault5e7f95e2015-08-26 20:48:04 +00002920 // We don't need to legalize operands here. src0 for etiher instruction can be
2921 // an SGPR, and the second input is unused or determined here.
2922 addUsersToMoveToVALUWorklist(ResultReg, MRI, Worklist);
Matt Arsenault8333e432014-06-10 19:18:24 +00002923}
2924
Matt Arsenault94812212014-11-14 18:18:16 +00002925void SIInstrInfo::splitScalar64BitBFE(SmallVectorImpl<MachineInstr *> &Worklist,
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002926 MachineInstr &Inst) const {
2927 MachineBasicBlock &MBB = *Inst.getParent();
Matt Arsenault94812212014-11-14 18:18:16 +00002928 MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
2929 MachineBasicBlock::iterator MII = Inst;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002930 DebugLoc DL = Inst.getDebugLoc();
Matt Arsenault94812212014-11-14 18:18:16 +00002931
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002932 MachineOperand &Dest = Inst.getOperand(0);
2933 uint32_t Imm = Inst.getOperand(2).getImm();
Matt Arsenault94812212014-11-14 18:18:16 +00002934 uint32_t Offset = Imm & 0x3f; // Extract bits [5:0].
2935 uint32_t BitWidth = (Imm & 0x7f0000) >> 16; // Extract bits [22:16].
2936
Matt Arsenault6ad34262014-11-14 18:40:49 +00002937 (void) Offset;
2938
Matt Arsenault94812212014-11-14 18:18:16 +00002939 // Only sext_inreg cases handled.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002940 assert(Inst.getOpcode() == AMDGPU::S_BFE_I64 && BitWidth <= 32 &&
2941 Offset == 0 && "Not implemented");
Matt Arsenault94812212014-11-14 18:18:16 +00002942
2943 if (BitWidth < 32) {
2944 unsigned MidRegLo = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
2945 unsigned MidRegHi = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
2946 unsigned ResultReg = MRI.createVirtualRegister(&AMDGPU::VReg_64RegClass);
2947
2948 BuildMI(MBB, MII, DL, get(AMDGPU::V_BFE_I32), MidRegLo)
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002949 .addReg(Inst.getOperand(1).getReg(), 0, AMDGPU::sub0)
2950 .addImm(0)
2951 .addImm(BitWidth);
Matt Arsenault94812212014-11-14 18:18:16 +00002952
2953 BuildMI(MBB, MII, DL, get(AMDGPU::V_ASHRREV_I32_e32), MidRegHi)
2954 .addImm(31)
2955 .addReg(MidRegLo);
2956
2957 BuildMI(MBB, MII, DL, get(TargetOpcode::REG_SEQUENCE), ResultReg)
2958 .addReg(MidRegLo)
2959 .addImm(AMDGPU::sub0)
2960 .addReg(MidRegHi)
2961 .addImm(AMDGPU::sub1);
2962
2963 MRI.replaceRegWith(Dest.getReg(), ResultReg);
Matt Arsenault445833c2015-08-26 20:47:58 +00002964 addUsersToMoveToVALUWorklist(ResultReg, MRI, Worklist);
Matt Arsenault94812212014-11-14 18:18:16 +00002965 return;
2966 }
2967
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002968 MachineOperand &Src = Inst.getOperand(1);
Matt Arsenault94812212014-11-14 18:18:16 +00002969 unsigned TmpReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
2970 unsigned ResultReg = MRI.createVirtualRegister(&AMDGPU::VReg_64RegClass);
2971
2972 BuildMI(MBB, MII, DL, get(AMDGPU::V_ASHRREV_I32_e64), TmpReg)
2973 .addImm(31)
2974 .addReg(Src.getReg(), 0, AMDGPU::sub0);
2975
2976 BuildMI(MBB, MII, DL, get(TargetOpcode::REG_SEQUENCE), ResultReg)
2977 .addReg(Src.getReg(), 0, AMDGPU::sub0)
2978 .addImm(AMDGPU::sub0)
2979 .addReg(TmpReg)
2980 .addImm(AMDGPU::sub1);
2981
2982 MRI.replaceRegWith(Dest.getReg(), ResultReg);
Matt Arsenault445833c2015-08-26 20:47:58 +00002983 addUsersToMoveToVALUWorklist(ResultReg, MRI, Worklist);
Matt Arsenault94812212014-11-14 18:18:16 +00002984}
2985
Matt Arsenaultf003c382015-08-26 20:47:50 +00002986void SIInstrInfo::addUsersToMoveToVALUWorklist(
2987 unsigned DstReg,
2988 MachineRegisterInfo &MRI,
2989 SmallVectorImpl<MachineInstr *> &Worklist) const {
2990 for (MachineRegisterInfo::use_iterator I = MRI.use_begin(DstReg),
2991 E = MRI.use_end(); I != E; ++I) {
2992 MachineInstr &UseMI = *I->getParent();
2993 if (!canReadVGPR(UseMI, I.getOperandNo())) {
2994 Worklist.push_back(&UseMI);
2995 }
2996 }
2997}
2998
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002999void SIInstrInfo::addSCCDefUsersToVALUWorklist(
3000 MachineInstr &SCCDefInst, SmallVectorImpl<MachineInstr *> &Worklist) const {
Tom Stellardbc4497b2016-02-12 23:45:29 +00003001 // This assumes that all the users of SCC are in the same block
3002 // as the SCC def.
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +00003003 for (MachineInstr &MI :
3004 llvm::make_range(MachineBasicBlock::iterator(SCCDefInst),
3005 SCCDefInst.getParent()->end())) {
Tom Stellardbc4497b2016-02-12 23:45:29 +00003006 // Exit if we find another SCC def.
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +00003007 if (MI.findRegisterDefOperandIdx(AMDGPU::SCC) != -1)
Tom Stellardbc4497b2016-02-12 23:45:29 +00003008 return;
3009
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +00003010 if (MI.findRegisterUseOperandIdx(AMDGPU::SCC) != -1)
3011 Worklist.push_back(&MI);
Tom Stellardbc4497b2016-02-12 23:45:29 +00003012 }
3013}
3014
Matt Arsenaultba6aae72015-09-28 20:54:57 +00003015const TargetRegisterClass *SIInstrInfo::getDestEquivalentVGPRClass(
3016 const MachineInstr &Inst) const {
3017 const TargetRegisterClass *NewDstRC = getOpRegClass(Inst, 0);
3018
3019 switch (Inst.getOpcode()) {
3020 // For target instructions, getOpRegClass just returns the virtual register
3021 // class associated with the operand, so we need to find an equivalent VGPR
3022 // register class in order to move the instruction to the VALU.
3023 case AMDGPU::COPY:
3024 case AMDGPU::PHI:
3025 case AMDGPU::REG_SEQUENCE:
3026 case AMDGPU::INSERT_SUBREG:
3027 if (RI.hasVGPRs(NewDstRC))
3028 return nullptr;
3029
3030 NewDstRC = RI.getEquivalentVGPRClass(NewDstRC);
3031 if (!NewDstRC)
3032 return nullptr;
3033 return NewDstRC;
3034 default:
3035 return NewDstRC;
3036 }
3037}
3038
Matt Arsenault6c067412015-11-03 22:30:15 +00003039// Find the one SGPR operand we are allowed to use.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00003040unsigned SIInstrInfo::findUsedSGPR(const MachineInstr &MI,
Matt Arsenaultee522bf2014-09-26 17:55:06 +00003041 int OpIndices[3]) const {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00003042 const MCInstrDesc &Desc = MI.getDesc();
Matt Arsenaultee522bf2014-09-26 17:55:06 +00003043
3044 // Find the one SGPR operand we are allowed to use.
Matt Arsenaulte223ceb2015-10-21 21:15:01 +00003045 //
Matt Arsenaultee522bf2014-09-26 17:55:06 +00003046 // First we need to consider the instruction's operand requirements before
3047 // legalizing. Some operands are required to be SGPRs, such as implicit uses
3048 // of VCC, but we are still bound by the constant bus requirement to only use
3049 // one.
3050 //
3051 // If the operand's class is an SGPR, we can never move it.
3052
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00003053 unsigned SGPRReg = findImplicitSGPRRead(MI);
Matt Arsenaulte223ceb2015-10-21 21:15:01 +00003054 if (SGPRReg != AMDGPU::NoRegister)
3055 return SGPRReg;
Matt Arsenaultee522bf2014-09-26 17:55:06 +00003056
3057 unsigned UsedSGPRs[3] = { AMDGPU::NoRegister };
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00003058 const MachineRegisterInfo &MRI = MI.getParent()->getParent()->getRegInfo();
Matt Arsenaultee522bf2014-09-26 17:55:06 +00003059
3060 for (unsigned i = 0; i < 3; ++i) {
3061 int Idx = OpIndices[i];
3062 if (Idx == -1)
3063 break;
3064
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00003065 const MachineOperand &MO = MI.getOperand(Idx);
Matt Arsenault6c067412015-11-03 22:30:15 +00003066 if (!MO.isReg())
3067 continue;
Matt Arsenaultee522bf2014-09-26 17:55:06 +00003068
Matt Arsenault6c067412015-11-03 22:30:15 +00003069 // Is this operand statically required to be an SGPR based on the operand
3070 // constraints?
3071 const TargetRegisterClass *OpRC = RI.getRegClass(Desc.OpInfo[Idx].RegClass);
3072 bool IsRequiredSGPR = RI.isSGPRClass(OpRC);
3073 if (IsRequiredSGPR)
3074 return MO.getReg();
3075
3076 // If this could be a VGPR or an SGPR, Check the dynamic register class.
3077 unsigned Reg = MO.getReg();
3078 const TargetRegisterClass *RegRC = MRI.getRegClass(Reg);
3079 if (RI.isSGPRClass(RegRC))
3080 UsedSGPRs[i] = Reg;
Matt Arsenaultee522bf2014-09-26 17:55:06 +00003081 }
3082
Matt Arsenaultee522bf2014-09-26 17:55:06 +00003083 // We don't have a required SGPR operand, so we have a bit more freedom in
3084 // selecting operands to move.
3085
3086 // Try to select the most used SGPR. If an SGPR is equal to one of the
3087 // others, we choose that.
3088 //
3089 // e.g.
3090 // V_FMA_F32 v0, s0, s0, s0 -> No moves
3091 // V_FMA_F32 v0, s0, s1, s0 -> Move s1
3092
Matt Arsenault6c067412015-11-03 22:30:15 +00003093 // TODO: If some of the operands are 64-bit SGPRs and some 32, we should
3094 // prefer those.
3095
Matt Arsenaultee522bf2014-09-26 17:55:06 +00003096 if (UsedSGPRs[0] != AMDGPU::NoRegister) {
3097 if (UsedSGPRs[0] == UsedSGPRs[1] || UsedSGPRs[0] == UsedSGPRs[2])
3098 SGPRReg = UsedSGPRs[0];
3099 }
3100
3101 if (SGPRReg == AMDGPU::NoRegister && UsedSGPRs[1] != AMDGPU::NoRegister) {
3102 if (UsedSGPRs[1] == UsedSGPRs[2])
3103 SGPRReg = UsedSGPRs[1];
3104 }
3105
3106 return SGPRReg;
3107}
3108
Tom Stellard6407e1e2014-08-01 00:32:33 +00003109MachineOperand *SIInstrInfo::getNamedOperand(MachineInstr &MI,
Matt Arsenaultace5b762014-10-17 18:00:43 +00003110 unsigned OperandName) const {
Tom Stellard1aaad692014-07-21 16:55:33 +00003111 int Idx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), OperandName);
3112 if (Idx == -1)
3113 return nullptr;
3114
3115 return &MI.getOperand(Idx);
3116}
Tom Stellard794c8c02014-12-02 17:05:41 +00003117
3118uint64_t SIInstrInfo::getDefaultRsrcDataFormat() const {
3119 uint64_t RsrcDataFormat = AMDGPU::RSRC_DATA_FORMAT;
Tom Stellard4694ed02015-06-26 21:58:42 +00003120 if (ST.isAmdHsaOS()) {
Tom Stellard794c8c02014-12-02 17:05:41 +00003121 RsrcDataFormat |= (1ULL << 56);
3122
Matt Arsenault43e92fe2016-06-24 06:30:11 +00003123 if (ST.getGeneration() >= SISubtarget::VOLCANIC_ISLANDS)
Michel Danzerbeb79ce2016-03-16 09:10:35 +00003124 // Set MTYPE = 2
3125 RsrcDataFormat |= (2ULL << 59);
Tom Stellard4694ed02015-06-26 21:58:42 +00003126 }
3127
Tom Stellard794c8c02014-12-02 17:05:41 +00003128 return RsrcDataFormat;
3129}
Marek Olsakd1a69a22015-09-29 23:37:32 +00003130
3131uint64_t SIInstrInfo::getScratchRsrcWords23() const {
3132 uint64_t Rsrc23 = getDefaultRsrcDataFormat() |
3133 AMDGPU::RSRC_TID_ENABLE |
3134 0xffffffff; // Size;
3135
Matt Arsenault24ee0782016-02-12 02:40:47 +00003136 uint64_t EltSizeValue = Log2_32(ST.getMaxPrivateElementSize()) - 1;
3137
Marek Olsake93f6d62016-06-13 16:05:57 +00003138 Rsrc23 |= (EltSizeValue << AMDGPU::RSRC_ELEMENT_SIZE_SHIFT) |
3139 // IndexStride = 64
3140 (UINT64_C(3) << AMDGPU::RSRC_INDEX_STRIDE_SHIFT);
Matt Arsenault24ee0782016-02-12 02:40:47 +00003141
Marek Olsakd1a69a22015-09-29 23:37:32 +00003142 // If TID_ENABLE is set, DATA_FORMAT specifies stride bits [14:17].
3143 // Clear them unless we want a huge stride.
Matt Arsenault43e92fe2016-06-24 06:30:11 +00003144 if (ST.getGeneration() >= SISubtarget::VOLCANIC_ISLANDS)
Marek Olsakd1a69a22015-09-29 23:37:32 +00003145 Rsrc23 &= ~AMDGPU::RSRC_DATA_FORMAT;
3146
3147 return Rsrc23;
3148}
Nicolai Haehnle02c32912016-01-13 16:10:10 +00003149
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00003150bool SIInstrInfo::isLowLatencyInstruction(const MachineInstr &MI) const {
3151 unsigned Opc = MI.getOpcode();
Nicolai Haehnle02c32912016-01-13 16:10:10 +00003152
3153 return isSMRD(Opc);
3154}
3155
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00003156bool SIInstrInfo::isHighLatencyInstruction(const MachineInstr &MI) const {
3157 unsigned Opc = MI.getOpcode();
Nicolai Haehnle02c32912016-01-13 16:10:10 +00003158
3159 return isMUBUF(Opc) || isMTBUF(Opc) || isMIMG(Opc);
3160}
Tom Stellard2ff72622016-01-28 16:04:37 +00003161
Matt Arsenault3354f422016-09-10 01:20:33 +00003162unsigned SIInstrInfo::isStackAccess(const MachineInstr &MI,
3163 int &FrameIndex) const {
3164 const MachineOperand *Addr = getNamedOperand(MI, AMDGPU::OpName::vaddr);
3165 if (!Addr || !Addr->isFI())
3166 return AMDGPU::NoRegister;
3167
3168 assert(!MI.memoperands_empty() &&
3169 (*MI.memoperands_begin())->getAddrSpace() == AMDGPUAS::PRIVATE_ADDRESS);
3170
3171 FrameIndex = Addr->getIndex();
3172 return getNamedOperand(MI, AMDGPU::OpName::vdata)->getReg();
3173}
3174
3175unsigned SIInstrInfo::isSGPRStackAccess(const MachineInstr &MI,
3176 int &FrameIndex) const {
3177 const MachineOperand *Addr = getNamedOperand(MI, AMDGPU::OpName::addr);
3178 assert(Addr && Addr->isFI());
3179 FrameIndex = Addr->getIndex();
3180 return getNamedOperand(MI, AMDGPU::OpName::data)->getReg();
3181}
3182
3183unsigned SIInstrInfo::isLoadFromStackSlot(const MachineInstr &MI,
3184 int &FrameIndex) const {
3185
3186 if (!MI.mayLoad())
3187 return AMDGPU::NoRegister;
3188
3189 if (isMUBUF(MI) || isVGPRSpill(MI))
3190 return isStackAccess(MI, FrameIndex);
3191
3192 if (isSGPRSpill(MI))
3193 return isSGPRStackAccess(MI, FrameIndex);
3194
3195 return AMDGPU::NoRegister;
3196}
3197
3198unsigned SIInstrInfo::isStoreToStackSlot(const MachineInstr &MI,
3199 int &FrameIndex) const {
3200 if (!MI.mayStore())
3201 return AMDGPU::NoRegister;
3202
3203 if (isMUBUF(MI) || isVGPRSpill(MI))
3204 return isStackAccess(MI, FrameIndex);
3205
3206 if (isSGPRSpill(MI))
3207 return isSGPRStackAccess(MI, FrameIndex);
3208
3209 return AMDGPU::NoRegister;
3210}
3211
Matt Arsenault02458c22016-06-06 20:10:33 +00003212unsigned SIInstrInfo::getInstSizeInBytes(const MachineInstr &MI) const {
3213 unsigned Opc = MI.getOpcode();
3214 const MCInstrDesc &Desc = getMCOpcodeFromPseudo(Opc);
3215 unsigned DescSize = Desc.getSize();
3216
3217 // If we have a definitive size, we can use it. Otherwise we need to inspect
3218 // the operands to know the size.
Matt Arsenaultac42ba82016-09-03 17:25:44 +00003219 if (DescSize != 0)
Matt Arsenault02458c22016-06-06 20:10:33 +00003220 return DescSize;
3221
Matt Arsenault02458c22016-06-06 20:10:33 +00003222 // 4-byte instructions may have a 32-bit literal encoded after them. Check
3223 // operands that coud ever be literals.
3224 if (isVALU(MI) || isSALU(MI)) {
3225 int Src0Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src0);
3226 if (Src0Idx == -1)
3227 return 4; // No operands.
3228
Matt Arsenaultc1ebd822016-08-13 01:43:54 +00003229 if (isLiteralConstantLike(MI.getOperand(Src0Idx), getOpSize(MI, Src0Idx)))
Matt Arsenault02458c22016-06-06 20:10:33 +00003230 return 8;
3231
3232 int Src1Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src1);
3233 if (Src1Idx == -1)
3234 return 4;
3235
Matt Arsenaultc1ebd822016-08-13 01:43:54 +00003236 if (isLiteralConstantLike(MI.getOperand(Src1Idx), getOpSize(MI, Src1Idx)))
Matt Arsenault02458c22016-06-06 20:10:33 +00003237 return 8;
3238
3239 return 4;
3240 }
3241
3242 switch (Opc) {
3243 case TargetOpcode::IMPLICIT_DEF:
3244 case TargetOpcode::KILL:
3245 case TargetOpcode::DBG_VALUE:
3246 case TargetOpcode::BUNDLE:
3247 case TargetOpcode::EH_LABEL:
3248 return 0;
3249 case TargetOpcode::INLINEASM: {
3250 const MachineFunction *MF = MI.getParent()->getParent();
3251 const char *AsmStr = MI.getOperand(0).getSymbolName();
3252 return getInlineAsmLength(AsmStr, *MF->getTarget().getMCAsmInfo());
3253 }
3254 default:
3255 llvm_unreachable("unable to find instruction size");
3256 }
3257}
3258
Tom Stellard2ff72622016-01-28 16:04:37 +00003259ArrayRef<std::pair<int, const char *>>
3260SIInstrInfo::getSerializableTargetIndices() const {
3261 static const std::pair<int, const char *> TargetIndices[] = {
3262 {AMDGPU::TI_CONSTDATA_START, "amdgpu-constdata-start"},
3263 {AMDGPU::TI_SCRATCH_RSRC_DWORD0, "amdgpu-scratch-rsrc-dword0"},
3264 {AMDGPU::TI_SCRATCH_RSRC_DWORD1, "amdgpu-scratch-rsrc-dword1"},
3265 {AMDGPU::TI_SCRATCH_RSRC_DWORD2, "amdgpu-scratch-rsrc-dword2"},
3266 {AMDGPU::TI_SCRATCH_RSRC_DWORD3, "amdgpu-scratch-rsrc-dword3"}};
3267 return makeArrayRef(TargetIndices);
3268}
Tom Stellardcb6ba622016-04-30 00:23:06 +00003269
3270/// This is used by the post-RA scheduler (SchedulePostRAList.cpp). The
3271/// post-RA version of misched uses CreateTargetMIHazardRecognizer.
3272ScheduleHazardRecognizer *
3273SIInstrInfo::CreateTargetPostRAHazardRecognizer(const InstrItineraryData *II,
3274 const ScheduleDAG *DAG) const {
3275 return new GCNHazardRecognizer(DAG->MF);
3276}
3277
3278/// This is the hazard recognizer used at -O0 by the PostRAHazardRecognizer
3279/// pass.
3280ScheduleHazardRecognizer *
3281SIInstrInfo::CreateTargetPostRAHazardRecognizer(const MachineFunction &MF) const {
3282 return new GCNHazardRecognizer(MF);
3283}