blob: baceab3bec7f17bc16316759564c74bf7967ed6b [file] [log] [blame]
Tom Stellardca166212017-01-30 21:56:46 +00001//===- AMDGPULegalizerInfo.cpp -----------------------------------*- C++ -*-==//
2//
Chandler Carruth2946cd72019-01-19 08:50:56 +00003// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
Tom Stellardca166212017-01-30 21:56:46 +00006//
7//===----------------------------------------------------------------------===//
8/// \file
9/// This file implements the targeting of the Machinelegalizer class for
10/// AMDGPU.
11/// \todo This should be generated by TableGen.
12//===----------------------------------------------------------------------===//
13
David Blaikie36a0f222018-03-23 23:58:31 +000014#include "AMDGPU.h"
Craig Topper2fa14362018-03-29 17:21:10 +000015#include "AMDGPULegalizerInfo.h"
Matt Arsenault85803362018-03-17 15:17:41 +000016#include "AMDGPUTargetMachine.h"
Matt Arsenaulta8b43392019-02-08 02:40:47 +000017#include "SIMachineFunctionInfo.h"
Matt Arsenault6ce1b4f2019-07-10 16:31:19 +000018#include "llvm/CodeGen/GlobalISel/LegalizerHelper.h"
Matt Arsenaulta8b43392019-02-08 02:40:47 +000019#include "llvm/CodeGen/GlobalISel/MachineIRBuilder.h"
David Blaikieb3bde2e2017-11-17 01:07:10 +000020#include "llvm/CodeGen/TargetOpcodes.h"
Craig Topper2fa14362018-03-29 17:21:10 +000021#include "llvm/CodeGen/ValueTypes.h"
Tom Stellardca166212017-01-30 21:56:46 +000022#include "llvm/IR/DerivedTypes.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000023#include "llvm/IR/Type.h"
Tom Stellardca166212017-01-30 21:56:46 +000024#include "llvm/Support/Debug.h"
25
Matt Arsenaulte2c86cc2019-07-01 18:45:36 +000026#define DEBUG_TYPE "amdgpu-legalinfo"
27
Tom Stellardca166212017-01-30 21:56:46 +000028using namespace llvm;
Daniel Sanders9ade5592018-01-29 17:37:29 +000029using namespace LegalizeActions;
Matt Arsenault990f5072019-01-25 00:51:00 +000030using namespace LegalizeMutations;
Matt Arsenault7ac79ed2019-01-20 19:45:18 +000031using namespace LegalityPredicates;
Tom Stellardca166212017-01-30 21:56:46 +000032
Matt Arsenaultd9141892019-02-07 19:10:15 +000033
34static LegalityPredicate isMultiple32(unsigned TypeIdx,
35 unsigned MaxSize = 512) {
36 return [=](const LegalityQuery &Query) {
37 const LLT Ty = Query.Types[TypeIdx];
38 const LLT EltTy = Ty.getScalarType();
39 return Ty.getSizeInBits() <= MaxSize && EltTy.getSizeInBits() % 32 == 0;
40 };
41}
42
Matt Arsenault18ec3822019-02-11 22:00:39 +000043static LegalityPredicate isSmallOddVector(unsigned TypeIdx) {
44 return [=](const LegalityQuery &Query) {
45 const LLT Ty = Query.Types[TypeIdx];
46 return Ty.isVector() &&
47 Ty.getNumElements() % 2 != 0 &&
48 Ty.getElementType().getSizeInBits() < 32;
49 };
50}
51
52static LegalizeMutation oneMoreElement(unsigned TypeIdx) {
53 return [=](const LegalityQuery &Query) {
54 const LLT Ty = Query.Types[TypeIdx];
55 const LLT EltTy = Ty.getElementType();
56 return std::make_pair(TypeIdx, LLT::vector(Ty.getNumElements() + 1, EltTy));
57 };
58}
59
Matt Arsenault26b7e852019-02-19 16:30:19 +000060static LegalizeMutation fewerEltsToSize64Vector(unsigned TypeIdx) {
61 return [=](const LegalityQuery &Query) {
62 const LLT Ty = Query.Types[TypeIdx];
63 const LLT EltTy = Ty.getElementType();
64 unsigned Size = Ty.getSizeInBits();
65 unsigned Pieces = (Size + 63) / 64;
66 unsigned NewNumElts = (Ty.getNumElements() + 1) / Pieces;
67 return std::make_pair(TypeIdx, LLT::scalarOrVector(NewNumElts, EltTy));
68 };
69}
70
71static LegalityPredicate vectorWiderThan(unsigned TypeIdx, unsigned Size) {
72 return [=](const LegalityQuery &Query) {
73 const LLT QueryTy = Query.Types[TypeIdx];
74 return QueryTy.isVector() && QueryTy.getSizeInBits() > Size;
75 };
76}
77
Matt Arsenaultb4c95b32019-02-19 17:03:09 +000078static LegalityPredicate numElementsNotEven(unsigned TypeIdx) {
79 return [=](const LegalityQuery &Query) {
80 const LLT QueryTy = Query.Types[TypeIdx];
81 return QueryTy.isVector() && QueryTy.getNumElements() % 2 != 0;
82 };
83}
Matt Arsenault18ec3822019-02-11 22:00:39 +000084
Matt Arsenault4dd57552019-07-09 14:17:31 +000085// Any combination of 32 or 64-bit elements up to 512 bits, and multiples of
86// v2s16.
87static LegalityPredicate isRegisterType(unsigned TypeIdx) {
88 return [=](const LegalityQuery &Query) {
89 const LLT Ty = Query.Types[TypeIdx];
90 if (Ty.isVector()) {
91 const int EltSize = Ty.getElementType().getSizeInBits();
92 return EltSize == 32 || EltSize == 64 ||
Matt Arsenault3f1a3452019-07-09 22:48:04 +000093 (EltSize == 16 && Ty.getNumElements() % 2 == 0) ||
94 EltSize == 128 || EltSize == 256;
Matt Arsenault4dd57552019-07-09 14:17:31 +000095 }
96
97 return Ty.getSizeInBits() % 32 == 0 && Ty.getSizeInBits() <= 512;
98 };
99}
100
Matt Arsenault9e8e8c62019-07-01 18:49:01 +0000101AMDGPULegalizerInfo::AMDGPULegalizerInfo(const GCNSubtarget &ST_,
102 const GCNTargetMachine &TM)
103 : ST(ST_) {
Tom Stellardca166212017-01-30 21:56:46 +0000104 using namespace TargetOpcode;
105
Matt Arsenault85803362018-03-17 15:17:41 +0000106 auto GetAddrSpacePtr = [&TM](unsigned AS) {
107 return LLT::pointer(AS, TM.getPointerSizeInBits(AS));
108 };
109
110 const LLT S1 = LLT::scalar(1);
Matt Arsenault888aa5d2019-02-03 00:07:33 +0000111 const LLT S8 = LLT::scalar(8);
Matt Arsenault45991592019-01-18 21:33:50 +0000112 const LLT S16 = LLT::scalar(16);
Tom Stellardca166212017-01-30 21:56:46 +0000113 const LLT S32 = LLT::scalar(32);
114 const LLT S64 = LLT::scalar(64);
Matt Arsenaultca676342019-01-25 02:36:32 +0000115 const LLT S128 = LLT::scalar(128);
Matt Arsenaultff6a9a22019-01-20 18:40:36 +0000116 const LLT S256 = LLT::scalar(256);
Tom Stellardeebbfc22018-06-30 04:09:44 +0000117 const LLT S512 = LLT::scalar(512);
Matt Arsenault85803362018-03-17 15:17:41 +0000118
Matt Arsenaultbee2ad72018-12-21 03:03:11 +0000119 const LLT V2S16 = LLT::vector(2, 16);
Matt Arsenaulta1515d22019-01-08 01:30:02 +0000120 const LLT V4S16 = LLT::vector(4, 16);
Matt Arsenaultbee2ad72018-12-21 03:03:11 +0000121
122 const LLT V2S32 = LLT::vector(2, 32);
123 const LLT V3S32 = LLT::vector(3, 32);
124 const LLT V4S32 = LLT::vector(4, 32);
125 const LLT V5S32 = LLT::vector(5, 32);
126 const LLT V6S32 = LLT::vector(6, 32);
127 const LLT V7S32 = LLT::vector(7, 32);
128 const LLT V8S32 = LLT::vector(8, 32);
129 const LLT V9S32 = LLT::vector(9, 32);
130 const LLT V10S32 = LLT::vector(10, 32);
131 const LLT V11S32 = LLT::vector(11, 32);
132 const LLT V12S32 = LLT::vector(12, 32);
133 const LLT V13S32 = LLT::vector(13, 32);
134 const LLT V14S32 = LLT::vector(14, 32);
135 const LLT V15S32 = LLT::vector(15, 32);
136 const LLT V16S32 = LLT::vector(16, 32);
137
138 const LLT V2S64 = LLT::vector(2, 64);
139 const LLT V3S64 = LLT::vector(3, 64);
140 const LLT V4S64 = LLT::vector(4, 64);
141 const LLT V5S64 = LLT::vector(5, 64);
142 const LLT V6S64 = LLT::vector(6, 64);
143 const LLT V7S64 = LLT::vector(7, 64);
144 const LLT V8S64 = LLT::vector(8, 64);
145
146 std::initializer_list<LLT> AllS32Vectors =
147 {V2S32, V3S32, V4S32, V5S32, V6S32, V7S32, V8S32,
148 V9S32, V10S32, V11S32, V12S32, V13S32, V14S32, V15S32, V16S32};
149 std::initializer_list<LLT> AllS64Vectors =
150 {V2S64, V3S64, V4S64, V5S64, V6S64, V7S64, V8S64};
151
Matt Arsenault85803362018-03-17 15:17:41 +0000152 const LLT GlobalPtr = GetAddrSpacePtr(AMDGPUAS::GLOBAL_ADDRESS);
153 const LLT ConstantPtr = GetAddrSpacePtr(AMDGPUAS::CONSTANT_ADDRESS);
Matt Arsenaultf3bfb852019-07-19 22:28:44 +0000154 const LLT Constant32Ptr = GetAddrSpacePtr(AMDGPUAS::CONSTANT_ADDRESS_32BIT);
Matt Arsenault685d1e82018-03-17 15:17:45 +0000155 const LLT LocalPtr = GetAddrSpacePtr(AMDGPUAS::LOCAL_ADDRESS);
Matt Arsenaultf3bfb852019-07-19 22:28:44 +0000156 const LLT RegionPtr = GetAddrSpacePtr(AMDGPUAS::REGION_ADDRESS);
Matt Arsenault0da63502018-08-31 05:49:54 +0000157 const LLT FlatPtr = GetAddrSpacePtr(AMDGPUAS::FLAT_ADDRESS);
158 const LLT PrivatePtr = GetAddrSpacePtr(AMDGPUAS::PRIVATE_ADDRESS);
Matt Arsenault85803362018-03-17 15:17:41 +0000159
Matt Arsenault934e5342018-12-13 20:34:15 +0000160 const LLT CodePtr = FlatPtr;
161
Matt Arsenault9e5e8682019-02-14 22:24:28 +0000162 const std::initializer_list<LLT> AddrSpaces64 = {
163 GlobalPtr, ConstantPtr, FlatPtr
164 };
165
166 const std::initializer_list<LLT> AddrSpaces32 = {
Matt Arsenaultf3bfb852019-07-19 22:28:44 +0000167 LocalPtr, PrivatePtr, Constant32Ptr, RegionPtr
Matt Arsenault685d1e82018-03-17 15:17:45 +0000168 };
Tom Stellardca166212017-01-30 21:56:46 +0000169
Matt Arsenault40d1faf2019-07-01 17:35:53 +0000170 const std::initializer_list<LLT> FPTypesBase = {
171 S32, S64
172 };
173
174 const std::initializer_list<LLT> FPTypes16 = {
175 S32, S64, S16
176 };
177
Matt Arsenault6ce1b4f2019-07-10 16:31:19 +0000178 const std::initializer_list<LLT> FPTypesPK16 = {
179 S32, S64, S16, V2S16
180 };
181
Matt Arsenaultadc40ba2019-01-08 01:22:47 +0000182 setAction({G_BRCOND, S1}, Legal);
183
Matt Arsenault2e0ee472019-02-21 15:48:13 +0000184 // TODO: All multiples of 32, vectors of pointers, all v2s16 pairs, more
185 // elements for v3s16
186 getActionDefinitionsBuilder(G_PHI)
187 .legalFor({S32, S64, V2S16, V4S16, S1, S128, S256})
188 .legalFor(AllS32Vectors)
189 .legalFor(AllS64Vectors)
190 .legalFor(AddrSpaces64)
191 .legalFor(AddrSpaces32)
192 .clampScalar(0, S32, S256)
193 .widenScalarToNextPow2(0, 32)
Matt Arsenaultd3093c22019-02-28 00:16:32 +0000194 .clampMaxNumElements(0, S32, 16)
Matt Arsenault72bcf152019-02-28 00:01:05 +0000195 .moreElementsIf(isSmallOddVector(0), oneMoreElement(0))
Matt Arsenault2e0ee472019-02-21 15:48:13 +0000196 .legalIf(isPointer(0));
197
Matt Arsenaultef59cb62019-07-01 18:18:55 +0000198 if (ST.has16BitInsts()) {
199 getActionDefinitionsBuilder({G_ADD, G_SUB, G_MUL})
200 .legalFor({S32, S16})
201 .clampScalar(0, S16, S32)
202 .scalarize(0);
203 } else {
204 getActionDefinitionsBuilder({G_ADD, G_SUB, G_MUL})
205 .legalFor({S32})
206 .clampScalar(0, S32, S32)
207 .scalarize(0);
208 }
Matt Arsenault2e0ee472019-02-21 15:48:13 +0000209
Matt Arsenaultef59cb62019-07-01 18:18:55 +0000210 getActionDefinitionsBuilder({G_UMULH, G_SMULH})
Matt Arsenault5d622fb2019-01-25 03:23:04 +0000211 .legalFor({S32})
Matt Arsenault211e89d2019-01-27 00:52:51 +0000212 .clampScalar(0, S32, S32)
Matt Arsenault5d622fb2019-01-25 03:23:04 +0000213 .scalarize(0);
Matt Arsenault43398832018-12-20 01:35:49 +0000214
Matt Arsenault26a6c742019-01-26 23:47:07 +0000215 // Report legal for any types we can handle anywhere. For the cases only legal
216 // on the SALU, RegBankSelect will be able to re-legalize.
Matt Arsenault43398832018-12-20 01:35:49 +0000217 getActionDefinitionsBuilder({G_AND, G_OR, G_XOR})
Matt Arsenault22c4a142019-07-16 14:28:30 +0000218 .legalFor({S32, S1, S64, V2S32, S16, V2S16, V4S16})
Matt Arsenault26a6c742019-01-26 23:47:07 +0000219 .clampScalar(0, S32, S64)
Matt Arsenault26b7e852019-02-19 16:30:19 +0000220 .moreElementsIf(isSmallOddVector(0), oneMoreElement(0))
221 .fewerElementsIf(vectorWiderThan(0, 32), fewerEltsToSize64Vector(0))
Matt Arsenaultf4bfe4c2019-02-25 21:32:48 +0000222 .widenScalarToNextPow2(0)
Matt Arsenault26a6c742019-01-26 23:47:07 +0000223 .scalarize(0);
Tom Stellardee6e6452017-06-12 20:54:56 +0000224
Matt Arsenault68c668a2019-01-08 01:09:09 +0000225 getActionDefinitionsBuilder({G_UADDO, G_SADDO, G_USUBO, G_SSUBO,
226 G_UADDE, G_SADDE, G_USUBE, G_SSUBE})
Matt Arsenault4d475942019-01-26 23:44:51 +0000227 .legalFor({{S32, S1}})
228 .clampScalar(0, S32, S32);
Matt Arsenault2cc15b62019-01-08 01:03:58 +0000229
Matt Arsenault7ac79ed2019-01-20 19:45:18 +0000230 getActionDefinitionsBuilder(G_BITCAST)
231 .legalForCartesianProduct({S32, V2S16})
232 .legalForCartesianProduct({S64, V2S32, V4S16})
233 .legalForCartesianProduct({V2S64, V4S32})
234 // Don't worry about the size constraint.
235 .legalIf(all(isPointer(0), isPointer(1)));
Tom Stellardff63ee02017-06-19 13:15:45 +0000236
Matt Arsenault00ccd132019-02-12 14:54:55 +0000237 if (ST.has16BitInsts()) {
238 getActionDefinitionsBuilder(G_FCONSTANT)
239 .legalFor({S32, S64, S16})
240 .clampScalar(0, S16, S64);
241 } else {
242 getActionDefinitionsBuilder(G_FCONSTANT)
243 .legalFor({S32, S64})
244 .clampScalar(0, S32, S64);
245 }
Tom Stellardeebbfc22018-06-30 04:09:44 +0000246
Matt Arsenaultb3feccd2018-06-25 15:42:12 +0000247 getActionDefinitionsBuilder(G_IMPLICIT_DEF)
Matt Arsenaultd9141892019-02-07 19:10:15 +0000248 .legalFor({S1, S32, S64, V2S32, V4S32, V2S16, V4S16, GlobalPtr,
249 ConstantPtr, LocalPtr, FlatPtr, PrivatePtr})
Matt Arsenault18ec3822019-02-11 22:00:39 +0000250 .moreElementsIf(isSmallOddVector(0), oneMoreElement(0))
Matt Arsenaultd9141892019-02-07 19:10:15 +0000251 .clampScalarOrElt(0, S32, S512)
Matt Arsenault0f2debb2019-02-08 14:46:27 +0000252 .legalIf(isMultiple32(0))
Matt Arsenault82b10392019-02-25 20:46:06 +0000253 .widenScalarToNextPow2(0, 32)
254 .clampMaxNumElements(0, S32, 16);
Matt Arsenaultb3feccd2018-06-25 15:42:12 +0000255
Matt Arsenaultabdc4f22018-03-17 15:17:48 +0000256
Tom Stellarde0424122017-06-03 01:13:33 +0000257 // FIXME: i1 operands to intrinsics should always be legal, but other i1
258 // values may not be legal. We need to figure out how to distinguish
259 // between these two scenarios.
Matt Arsenault45991592019-01-18 21:33:50 +0000260 getActionDefinitionsBuilder(G_CONSTANT)
Matt Arsenault2065c942019-02-02 23:33:49 +0000261 .legalFor({S1, S32, S64, GlobalPtr,
262 LocalPtr, ConstantPtr, PrivatePtr, FlatPtr })
Matt Arsenault45991592019-01-18 21:33:50 +0000263 .clampScalar(0, S32, S64)
Matt Arsenault2065c942019-02-02 23:33:49 +0000264 .widenScalarToNextPow2(0)
265 .legalIf(isPointer(0));
Matt Arsenault06cbb272018-03-01 19:16:52 +0000266
Matt Arsenaultc94e26c2018-12-18 09:46:13 +0000267 setAction({G_FRAME_INDEX, PrivatePtr}, Legal);
268
Matt Arsenault93fdec72019-02-07 18:03:11 +0000269 auto &FPOpActions = getActionDefinitionsBuilder(
Matt Arsenault9dba67f2019-02-11 17:05:20 +0000270 { G_FADD, G_FMUL, G_FNEG, G_FABS, G_FMA, G_FCANONICALIZE})
Matt Arsenault93fdec72019-02-07 18:03:11 +0000271 .legalFor({S32, S64});
272
273 if (ST.has16BitInsts()) {
274 if (ST.hasVOP3PInsts())
275 FPOpActions.legalFor({S16, V2S16});
276 else
277 FPOpActions.legalFor({S16});
278 }
279
Matt Arsenault6ce1b4f2019-07-10 16:31:19 +0000280 auto &MinNumMaxNum = getActionDefinitionsBuilder({
281 G_FMINNUM, G_FMAXNUM, G_FMINNUM_IEEE, G_FMAXNUM_IEEE});
282
283 if (ST.hasVOP3PInsts()) {
284 MinNumMaxNum.customFor(FPTypesPK16)
285 .clampMaxNumElements(0, S16, 2)
286 .clampScalar(0, S16, S64)
287 .scalarize(0);
288 } else if (ST.has16BitInsts()) {
289 MinNumMaxNum.customFor(FPTypes16)
290 .clampScalar(0, S16, S64)
291 .scalarize(0);
292 } else {
293 MinNumMaxNum.customFor(FPTypesBase)
294 .clampScalar(0, S32, S64)
295 .scalarize(0);
296 }
297
298 // TODO: Implement
299 getActionDefinitionsBuilder({G_FMINIMUM, G_FMAXIMUM}).lower();
300
Matt Arsenault93fdec72019-02-07 18:03:11 +0000301 if (ST.hasVOP3PInsts())
302 FPOpActions.clampMaxNumElements(0, S16, 2);
303 FPOpActions
304 .scalarize(0)
305 .clampScalar(0, ST.has16BitInsts() ? S16 : S32, S64);
Tom Stellardd0c6cf22017-10-27 23:57:41 +0000306
Matt Arsenaultc0f75692019-02-07 18:14:39 +0000307 if (ST.has16BitInsts()) {
308 getActionDefinitionsBuilder(G_FSQRT)
309 .legalFor({S32, S64, S16})
310 .scalarize(0)
311 .clampScalar(0, S16, S64);
312 } else {
313 getActionDefinitionsBuilder(G_FSQRT)
314 .legalFor({S32, S64})
315 .scalarize(0)
316 .clampScalar(0, S32, S64);
317 }
318
Matt Arsenaultdff33c32018-12-20 00:37:02 +0000319 getActionDefinitionsBuilder(G_FPTRUNC)
Matt Arsenaulte6cebd02019-01-25 04:37:33 +0000320 .legalFor({{S32, S64}, {S16, S32}})
321 .scalarize(0);
Matt Arsenaultdff33c32018-12-20 00:37:02 +0000322
Matt Arsenault24563ef2019-01-20 18:34:24 +0000323 getActionDefinitionsBuilder(G_FPEXT)
324 .legalFor({{S64, S32}, {S32, S16}})
Matt Arsenaultca676342019-01-25 02:36:32 +0000325 .lowerFor({{S64, S16}}) // FIXME: Implement
326 .scalarize(0);
Matt Arsenault24563ef2019-01-20 18:34:24 +0000327
Matt Arsenaultb1843e12019-07-09 23:34:29 +0000328 // TODO: Verify V_BFI_B32 is generated from expanded bit ops.
329 getActionDefinitionsBuilder(G_FCOPYSIGN).lower();
Matt Arsenault1448f562019-05-17 12:19:52 +0000330
Matt Arsenault745fd9f2019-01-20 19:10:31 +0000331 getActionDefinitionsBuilder(G_FSUB)
Matt Arsenaultaebb2ee2019-01-22 20:14:29 +0000332 // Use actual fsub instruction
333 .legalFor({S32})
334 // Must use fadd + fneg
335 .lowerFor({S64, S16, V2S16})
Matt Arsenault990f5072019-01-25 00:51:00 +0000336 .scalarize(0)
Matt Arsenaultaebb2ee2019-01-22 20:14:29 +0000337 .clampScalar(0, S32, S64);
Matt Arsenaulte01e7c82018-12-18 09:19:03 +0000338
Matt Arsenault24563ef2019-01-20 18:34:24 +0000339 getActionDefinitionsBuilder({G_SEXT, G_ZEXT, G_ANYEXT})
Matt Arsenault46ffe682019-01-20 19:28:20 +0000340 .legalFor({{S64, S32}, {S32, S16}, {S64, S16},
Matt Arsenaultca676342019-01-25 02:36:32 +0000341 {S32, S1}, {S64, S1}, {S16, S1},
342 // FIXME: Hack
Matt Arsenaultf4bfe4c2019-02-25 21:32:48 +0000343 {S64, LLT::scalar(33)},
Matt Arsenault888aa5d2019-02-03 00:07:33 +0000344 {S32, S8}, {S128, S32}, {S128, S64}, {S32, LLT::scalar(24)}})
Matt Arsenaultca676342019-01-25 02:36:32 +0000345 .scalarize(0);
Matt Arsenaultf38f4832018-12-13 08:23:51 +0000346
Matt Arsenaultfb671642019-01-22 00:20:17 +0000347 getActionDefinitionsBuilder({G_SITOFP, G_UITOFP})
Matt Arsenaulte6cebd02019-01-25 04:37:33 +0000348 .legalFor({{S32, S32}, {S64, S32}})
Matt Arsenault02b5ca82019-05-17 23:05:13 +0000349 .lowerFor({{S32, S64}})
Matt Arsenault2f292202019-05-17 23:05:18 +0000350 .customFor({{S64, S64}})
Matt Arsenaulte6cebd02019-01-25 04:37:33 +0000351 .scalarize(0);
Matt Arsenaultdd022ce2018-03-01 19:04:25 +0000352
Matt Arsenaultfb671642019-01-22 00:20:17 +0000353 getActionDefinitionsBuilder({G_FPTOSI, G_FPTOUI})
Matt Arsenaulte6cebd02019-01-25 04:37:33 +0000354 .legalFor({{S32, S32}, {S32, S64}})
355 .scalarize(0);
Tom Stellard33445762018-02-07 04:47:59 +0000356
Matt Arsenault6aebcd52019-05-17 12:20:01 +0000357 getActionDefinitionsBuilder(G_INTRINSIC_ROUND)
Matt Arsenault2e5f9002019-01-27 00:12:21 +0000358 .legalFor({S32, S64})
359 .scalarize(0);
Matt Arsenaultf4c21c52018-12-21 03:14:45 +0000360
Matt Arsenault6aafc5e2019-05-17 12:19:57 +0000361 if (ST.getGeneration() >= AMDGPUSubtarget::SEA_ISLANDS) {
Matt Arsenaulta510b572019-05-17 12:20:05 +0000362 getActionDefinitionsBuilder({G_INTRINSIC_TRUNC, G_FCEIL, G_FRINT})
Matt Arsenault6aafc5e2019-05-17 12:19:57 +0000363 .legalFor({S32, S64})
364 .clampScalar(0, S32, S64)
365 .scalarize(0);
366 } else {
Matt Arsenaulta510b572019-05-17 12:20:05 +0000367 getActionDefinitionsBuilder({G_INTRINSIC_TRUNC, G_FCEIL, G_FRINT})
Matt Arsenault6aafc5e2019-05-17 12:19:57 +0000368 .legalFor({S32})
369 .customFor({S64})
370 .clampScalar(0, S32, S64)
371 .scalarize(0);
372 }
Tom Stellardca166212017-01-30 21:56:46 +0000373
Matt Arsenault9e5e8682019-02-14 22:24:28 +0000374 getActionDefinitionsBuilder(G_GEP)
375 .legalForCartesianProduct(AddrSpaces64, {S64})
376 .legalForCartesianProduct(AddrSpaces32, {S32})
377 .scalarize(0);
Matt Arsenault3b9a82f2019-01-25 04:54:00 +0000378
Matt Arsenault934e5342018-12-13 20:34:15 +0000379 setAction({G_BLOCK_ADDR, CodePtr}, Legal);
380
Matt Arsenault8b8eee52019-07-09 14:10:43 +0000381 auto &CmpBuilder =
382 getActionDefinitionsBuilder(G_ICMP)
Matt Arsenault58f9d3d2019-02-02 23:35:15 +0000383 .legalForCartesianProduct(
384 {S1}, {S32, S64, GlobalPtr, LocalPtr, ConstantPtr, PrivatePtr, FlatPtr})
Matt Arsenault8b8eee52019-07-09 14:10:43 +0000385 .legalFor({{S1, S32}, {S1, S64}});
386 if (ST.has16BitInsts()) {
387 CmpBuilder.legalFor({{S1, S16}});
388 }
389
390 CmpBuilder
Matt Arsenault58f9d3d2019-02-02 23:35:15 +0000391 .widenScalarToNextPow2(1)
392 .clampScalar(1, S32, S64)
393 .scalarize(0)
394 .legalIf(all(typeIs(0, S1), isPointer(1)));
395
396 getActionDefinitionsBuilder(G_FCMP)
Matt Arsenault40d1faf2019-07-01 17:35:53 +0000397 .legalForCartesianProduct({S1}, ST.has16BitInsts() ? FPTypes16 : FPTypesBase)
Matt Arsenault1b1e6852019-01-25 02:59:34 +0000398 .widenScalarToNextPow2(1)
399 .clampScalar(1, S32, S64)
Matt Arsenaultded2f822019-01-26 23:54:53 +0000400 .scalarize(0);
Matt Arsenault1b1e6852019-01-25 02:59:34 +0000401
Matt Arsenault95fd95c2019-01-25 04:03:38 +0000402 // FIXME: fexp, flog2, flog10 needs to be custom lowered.
403 getActionDefinitionsBuilder({G_FPOW, G_FEXP, G_FEXP2,
404 G_FLOG, G_FLOG2, G_FLOG10})
405 .legalFor({S32})
406 .scalarize(0);
Tom Stellard8cd60a52017-06-06 14:16:50 +0000407
Matt Arsenaultd5684f72019-01-31 02:09:57 +0000408 // The 64-bit versions produce 32-bit results, but only on the SALU.
409 getActionDefinitionsBuilder({G_CTLZ, G_CTLZ_ZERO_UNDEF,
410 G_CTTZ, G_CTTZ_ZERO_UNDEF,
411 G_CTPOP})
412 .legalFor({{S32, S32}, {S32, S64}})
413 .clampScalar(0, S32, S32)
Matt Arsenault75e30c42019-02-20 16:42:52 +0000414 .clampScalar(1, S32, S64)
Matt Arsenaultb10fa8d2019-02-21 15:22:20 +0000415 .scalarize(0)
416 .widenScalarToNextPow2(0, 32)
417 .widenScalarToNextPow2(1, 32);
Matt Arsenaultd5684f72019-01-31 02:09:57 +0000418
Matt Arsenaultd1bfc8d2019-01-31 02:34:03 +0000419 // TODO: Expand for > s32
420 getActionDefinitionsBuilder(G_BSWAP)
421 .legalFor({S32})
422 .clampScalar(0, S32, S32)
423 .scalarize(0);
Matt Arsenaultd5684f72019-01-31 02:09:57 +0000424
Matt Arsenault0f3ba442019-05-23 17:58:48 +0000425 if (ST.has16BitInsts()) {
426 if (ST.hasVOP3PInsts()) {
427 getActionDefinitionsBuilder({G_SMIN, G_SMAX, G_UMIN, G_UMAX})
428 .legalFor({S32, S16, V2S16})
429 .moreElementsIf(isSmallOddVector(0), oneMoreElement(0))
430 .clampMaxNumElements(0, S16, 2)
431 .clampScalar(0, S16, S32)
432 .widenScalarToNextPow2(0)
433 .scalarize(0);
434 } else {
435 getActionDefinitionsBuilder({G_SMIN, G_SMAX, G_UMIN, G_UMAX})
436 .legalFor({S32, S16})
437 .widenScalarToNextPow2(0)
438 .clampScalar(0, S16, S32)
439 .scalarize(0);
440 }
441 } else {
442 getActionDefinitionsBuilder({G_SMIN, G_SMAX, G_UMIN, G_UMAX})
443 .legalFor({S32})
444 .clampScalar(0, S32, S32)
445 .widenScalarToNextPow2(0)
446 .scalarize(0);
447 }
Matt Arsenaultf38f4832018-12-13 08:23:51 +0000448
Matt Arsenaultcbaada62019-02-02 23:29:55 +0000449 auto smallerThan = [](unsigned TypeIdx0, unsigned TypeIdx1) {
450 return [=](const LegalityQuery &Query) {
451 return Query.Types[TypeIdx0].getSizeInBits() <
452 Query.Types[TypeIdx1].getSizeInBits();
453 };
454 };
455
456 auto greaterThan = [](unsigned TypeIdx0, unsigned TypeIdx1) {
457 return [=](const LegalityQuery &Query) {
458 return Query.Types[TypeIdx0].getSizeInBits() >
459 Query.Types[TypeIdx1].getSizeInBits();
460 };
461 };
462
Tom Stellard7c650782018-10-05 04:34:09 +0000463 getActionDefinitionsBuilder(G_INTTOPTR)
Matt Arsenaultcbaada62019-02-02 23:29:55 +0000464 // List the common cases
Matt Arsenault9e5e8682019-02-14 22:24:28 +0000465 .legalForCartesianProduct(AddrSpaces64, {S64})
466 .legalForCartesianProduct(AddrSpaces32, {S32})
Matt Arsenaultcbaada62019-02-02 23:29:55 +0000467 .scalarize(0)
468 // Accept any address space as long as the size matches
469 .legalIf(sameSize(0, 1))
470 .widenScalarIf(smallerThan(1, 0),
471 [](const LegalityQuery &Query) {
472 return std::make_pair(1, LLT::scalar(Query.Types[0].getSizeInBits()));
473 })
474 .narrowScalarIf(greaterThan(1, 0),
475 [](const LegalityQuery &Query) {
476 return std::make_pair(1, LLT::scalar(Query.Types[0].getSizeInBits()));
477 });
Matt Arsenault85803362018-03-17 15:17:41 +0000478
Matt Arsenaultf38f4832018-12-13 08:23:51 +0000479 getActionDefinitionsBuilder(G_PTRTOINT)
Matt Arsenaultcbaada62019-02-02 23:29:55 +0000480 // List the common cases
Matt Arsenault9e5e8682019-02-14 22:24:28 +0000481 .legalForCartesianProduct(AddrSpaces64, {S64})
482 .legalForCartesianProduct(AddrSpaces32, {S32})
Matt Arsenaultcbaada62019-02-02 23:29:55 +0000483 .scalarize(0)
484 // Accept any address space as long as the size matches
485 .legalIf(sameSize(0, 1))
486 .widenScalarIf(smallerThan(0, 1),
487 [](const LegalityQuery &Query) {
488 return std::make_pair(0, LLT::scalar(Query.Types[1].getSizeInBits()));
489 })
490 .narrowScalarIf(
491 greaterThan(0, 1),
492 [](const LegalityQuery &Query) {
493 return std::make_pair(0, LLT::scalar(Query.Types[1].getSizeInBits()));
494 });
Matt Arsenaultf38f4832018-12-13 08:23:51 +0000495
Matt Arsenaulta8b43392019-02-08 02:40:47 +0000496 if (ST.hasFlatAddressSpace()) {
497 getActionDefinitionsBuilder(G_ADDRSPACE_CAST)
498 .scalarize(0)
499 .custom();
500 }
501
Matt Arsenault35c96592019-07-16 18:05:29 +0000502 // TODO: Should load to s16 be legal? Most loads extend to 32-bits, but we
503 // handle some operations by just promoting the register during
504 // selection. There are also d16 loads on GFX9+ which preserve the high bits.
Matt Arsenault85803362018-03-17 15:17:41 +0000505 getActionDefinitionsBuilder({G_LOAD, G_STORE})
Matt Arsenault18619af2019-01-29 18:13:02 +0000506 .narrowScalarIf([](const LegalityQuery &Query) {
507 unsigned Size = Query.Types[0].getSizeInBits();
508 unsigned MemSize = Query.MMODescrs[0].SizeInBits;
509 return (Size > 32 && MemSize < Size);
510 },
511 [](const LegalityQuery &Query) {
512 return std::make_pair(0, LLT::scalar(32));
513 })
Matt Arsenault7bedceb2019-08-01 01:44:22 +0000514 .moreElementsIf(isSmallOddVector(0), oneMoreElement(0))
Matt Arsenault9e8e8c62019-07-01 18:49:01 +0000515 .fewerElementsIf([=](const LegalityQuery &Query) {
Matt Arsenault045bc9a2019-01-30 02:35:38 +0000516 unsigned MemSize = Query.MMODescrs[0].SizeInBits;
Matt Arsenaultc7bce732019-01-31 02:46:05 +0000517 return (MemSize == 96) &&
518 Query.Types[0].isVector() &&
Matt Arsenaulte4c2e9b2019-06-19 23:54:58 +0000519 !ST.hasDwordx3LoadStores();
Matt Arsenault045bc9a2019-01-30 02:35:38 +0000520 },
521 [=](const LegalityQuery &Query) {
522 return std::make_pair(0, V2S32);
523 })
Matt Arsenault9e8e8c62019-07-01 18:49:01 +0000524 .legalIf([=](const LegalityQuery &Query) {
Matt Arsenault85803362018-03-17 15:17:41 +0000525 const LLT &Ty0 = Query.Types[0];
526
Matt Arsenault18619af2019-01-29 18:13:02 +0000527 unsigned Size = Ty0.getSizeInBits();
528 unsigned MemSize = Query.MMODescrs[0].SizeInBits;
Matt Arsenaulteb2603c2019-02-02 23:39:13 +0000529 if (Size < 32 || (Size > 32 && MemSize < Size))
Matt Arsenault18619af2019-01-29 18:13:02 +0000530 return false;
531
532 if (Ty0.isVector() && Size != MemSize)
533 return false;
534
Matt Arsenault85803362018-03-17 15:17:41 +0000535 // TODO: Decompose private loads into 4-byte components.
536 // TODO: Illegal flat loads on SI
Matt Arsenault18619af2019-01-29 18:13:02 +0000537 switch (MemSize) {
538 case 8:
539 case 16:
540 return Size == 32;
Matt Arsenault85803362018-03-17 15:17:41 +0000541 case 32:
542 case 64:
543 case 128:
544 return true;
545
546 case 96:
Matt Arsenaulte4c2e9b2019-06-19 23:54:58 +0000547 return ST.hasDwordx3LoadStores();
Matt Arsenault85803362018-03-17 15:17:41 +0000548
549 case 256:
550 case 512:
Tom Stellardd0ba79f2019-07-10 00:22:41 +0000551 // TODO: Possibly support loads of i256 and i512 . This will require
552 // adding i256 and i512 types to MVT in order for to be able to use
553 // TableGen.
554 // TODO: Add support for other vector types, this will require
555 // defining more value mappings for the new types.
556 return Ty0.isVector() && (Ty0.getScalarType().getSizeInBits() == 32 ||
557 Ty0.getScalarType().getSizeInBits() == 64);
558
Matt Arsenault85803362018-03-17 15:17:41 +0000559 default:
560 return false;
561 }
Matt Arsenault18619af2019-01-29 18:13:02 +0000562 })
563 .clampScalar(0, S32, S64);
Matt Arsenault85803362018-03-17 15:17:41 +0000564
565
Matt Arsenault530d05e2019-02-14 22:41:09 +0000566 // FIXME: Handle alignment requirements.
Matt Arsenault6614f852019-01-22 19:02:10 +0000567 auto &ExtLoads = getActionDefinitionsBuilder({G_SEXTLOAD, G_ZEXTLOAD})
Matt Arsenault530d05e2019-02-14 22:41:09 +0000568 .legalForTypesWithMemDesc({
569 {S32, GlobalPtr, 8, 8},
570 {S32, GlobalPtr, 16, 8},
571 {S32, LocalPtr, 8, 8},
572 {S32, LocalPtr, 16, 8},
573 {S32, PrivatePtr, 8, 8},
574 {S32, PrivatePtr, 16, 8}});
Matt Arsenault6614f852019-01-22 19:02:10 +0000575 if (ST.hasFlatAddressSpace()) {
Matt Arsenault530d05e2019-02-14 22:41:09 +0000576 ExtLoads.legalForTypesWithMemDesc({{S32, FlatPtr, 8, 8},
577 {S32, FlatPtr, 16, 8}});
Matt Arsenault6614f852019-01-22 19:02:10 +0000578 }
579
580 ExtLoads.clampScalar(0, S32, S32)
581 .widenScalarToNextPow2(0)
582 .unsupportedIfMemSizeNotPow2()
583 .lower();
584
Matt Arsenault36d40922018-12-20 00:33:49 +0000585 auto &Atomics = getActionDefinitionsBuilder(
586 {G_ATOMICRMW_XCHG, G_ATOMICRMW_ADD, G_ATOMICRMW_SUB,
587 G_ATOMICRMW_AND, G_ATOMICRMW_OR, G_ATOMICRMW_XOR,
588 G_ATOMICRMW_MAX, G_ATOMICRMW_MIN, G_ATOMICRMW_UMAX,
589 G_ATOMICRMW_UMIN, G_ATOMIC_CMPXCHG})
590 .legalFor({{S32, GlobalPtr}, {S32, LocalPtr},
591 {S64, GlobalPtr}, {S64, LocalPtr}});
592 if (ST.hasFlatAddressSpace()) {
593 Atomics.legalFor({{S32, FlatPtr}, {S64, FlatPtr}});
594 }
Tom Stellardca166212017-01-30 21:56:46 +0000595
Matt Arsenault96e47012019-01-18 21:42:55 +0000596 // TODO: Pointer types, any 32-bit or 64-bit vector
597 getActionDefinitionsBuilder(G_SELECT)
Matt Arsenaultfdf36722019-07-01 15:42:47 +0000598 .legalForCartesianProduct({S32, S64, S16, V2S32, V2S16, V4S16,
Matt Arsenault10547232019-02-04 14:04:52 +0000599 GlobalPtr, LocalPtr, FlatPtr, PrivatePtr,
600 LLT::vector(2, LocalPtr), LLT::vector(2, PrivatePtr)}, {S1})
Matt Arsenaultfdf36722019-07-01 15:42:47 +0000601 .clampScalar(0, S16, S64)
Matt Arsenaultb4c95b32019-02-19 17:03:09 +0000602 .moreElementsIf(isSmallOddVector(0), oneMoreElement(0))
603 .fewerElementsIf(numElementsNotEven(0), scalarize(0))
Matt Arsenaultdc6c7852019-01-30 04:19:31 +0000604 .scalarize(1)
Matt Arsenault2491f822019-02-02 23:31:50 +0000605 .clampMaxNumElements(0, S32, 2)
606 .clampMaxNumElements(0, LocalPtr, 2)
607 .clampMaxNumElements(0, PrivatePtr, 2)
Matt Arsenaultb4c95b32019-02-19 17:03:09 +0000608 .scalarize(0)
Matt Arsenault4ed6cca2019-04-05 14:03:04 +0000609 .widenScalarToNextPow2(0)
Matt Arsenault2491f822019-02-02 23:31:50 +0000610 .legalIf(all(isPointer(0), typeIs(1, S1)));
Tom Stellard2860a422017-06-07 13:54:51 +0000611
Matt Arsenault4c5e8f512019-01-22 22:00:19 +0000612 // TODO: Only the low 4/5/6 bits of the shift amount are observed, so we can
613 // be more flexible with the shift amount type.
614 auto &Shifts = getActionDefinitionsBuilder({G_SHL, G_LSHR, G_ASHR})
615 .legalFor({{S32, S32}, {S64, S32}});
Matt Arsenaultf6cab162019-01-30 03:36:25 +0000616 if (ST.has16BitInsts()) {
Matt Arsenaultc83b8232019-02-07 17:38:00 +0000617 if (ST.hasVOP3PInsts()) {
618 Shifts.legalFor({{S16, S32}, {S16, S16}, {V2S16, V2S16}})
619 .clampMaxNumElements(0, S16, 2);
620 } else
621 Shifts.legalFor({{S16, S32}, {S16, S16}});
Matt Arsenaultfbec8fe2019-02-07 19:37:44 +0000622
623 Shifts.clampScalar(1, S16, S32);
Matt Arsenaultf6cab162019-01-30 03:36:25 +0000624 Shifts.clampScalar(0, S16, S64);
Matt Arsenaultb0a22702019-02-08 15:06:24 +0000625 Shifts.widenScalarToNextPow2(0, 16);
Matt Arsenaultfbec8fe2019-02-07 19:37:44 +0000626 } else {
627 // Make sure we legalize the shift amount type first, as the general
628 // expansion for the shifted type will produce much worse code if it hasn't
629 // been truncated already.
630 Shifts.clampScalar(1, S32, S32);
Matt Arsenault4c5e8f512019-01-22 22:00:19 +0000631 Shifts.clampScalar(0, S32, S64);
Matt Arsenaultb0a22702019-02-08 15:06:24 +0000632 Shifts.widenScalarToNextPow2(0, 32);
Matt Arsenaultfbec8fe2019-02-07 19:37:44 +0000633 }
634 Shifts.scalarize(0);
Tom Stellardca166212017-01-30 21:56:46 +0000635
Matt Arsenault7b9ed892018-03-12 13:35:53 +0000636 for (unsigned Op : {G_EXTRACT_VECTOR_ELT, G_INSERT_VECTOR_ELT}) {
Matt Arsenault63786292019-01-22 20:38:15 +0000637 unsigned VecTypeIdx = Op == G_EXTRACT_VECTOR_ELT ? 1 : 0;
638 unsigned EltTypeIdx = Op == G_EXTRACT_VECTOR_ELT ? 0 : 1;
639 unsigned IdxTypeIdx = 2;
640
Matt Arsenault7b9ed892018-03-12 13:35:53 +0000641 getActionDefinitionsBuilder(Op)
Matt Arsenaultb0e04c02019-07-15 19:40:59 +0000642 .customIf([=](const LegalityQuery &Query) {
Matt Arsenault90bdfb32019-07-15 18:31:10 +0000643 const LLT EltTy = Query.Types[EltTypeIdx];
644 const LLT VecTy = Query.Types[VecTypeIdx];
645 const LLT IdxTy = Query.Types[IdxTypeIdx];
646 return (EltTy.getSizeInBits() == 16 ||
647 EltTy.getSizeInBits() % 32 == 0) &&
648 VecTy.getSizeInBits() % 32 == 0 &&
649 VecTy.getSizeInBits() <= 512 &&
650 IdxTy.getSizeInBits() == 32;
Matt Arsenault63786292019-01-22 20:38:15 +0000651 })
652 .clampScalar(EltTypeIdx, S32, S64)
653 .clampScalar(VecTypeIdx, S32, S64)
654 .clampScalar(IdxTypeIdx, S32, S32);
Matt Arsenault7b9ed892018-03-12 13:35:53 +0000655 }
656
Matt Arsenault63786292019-01-22 20:38:15 +0000657 getActionDefinitionsBuilder(G_EXTRACT_VECTOR_ELT)
658 .unsupportedIf([=](const LegalityQuery &Query) {
659 const LLT &EltTy = Query.Types[1].getElementType();
660 return Query.Types[0] != EltTy;
661 });
662
Matt Arsenaultc4d07552019-02-20 16:11:22 +0000663 for (unsigned Op : {G_EXTRACT, G_INSERT}) {
664 unsigned BigTyIdx = Op == G_EXTRACT ? 1 : 0;
665 unsigned LitTyIdx = Op == G_EXTRACT ? 0 : 1;
666
667 // FIXME: Doesn't handle extract of illegal sizes.
668 getActionDefinitionsBuilder(Op)
Matt Arsenault91be65b2019-02-07 17:25:51 +0000669 .legalIf([=](const LegalityQuery &Query) {
Matt Arsenaultc4d07552019-02-20 16:11:22 +0000670 const LLT BigTy = Query.Types[BigTyIdx];
671 const LLT LitTy = Query.Types[LitTyIdx];
672 return (BigTy.getSizeInBits() % 32 == 0) &&
673 (LitTy.getSizeInBits() % 16 == 0);
674 })
Matt Arsenault91be65b2019-02-07 17:25:51 +0000675 .widenScalarIf(
Matt Arsenaultc4d07552019-02-20 16:11:22 +0000676 [=](const LegalityQuery &Query) {
677 const LLT BigTy = Query.Types[BigTyIdx];
678 return (BigTy.getScalarSizeInBits() < 16);
679 },
680 LegalizeMutations::widenScalarOrEltToNextPow2(BigTyIdx, 16))
681 .widenScalarIf(
682 [=](const LegalityQuery &Query) {
683 const LLT LitTy = Query.Types[LitTyIdx];
684 return (LitTy.getScalarSizeInBits() < 16);
685 },
686 LegalizeMutations::widenScalarOrEltToNextPow2(LitTyIdx, 16))
Matt Arsenault2b6f76f2019-04-22 15:22:46 +0000687 .moreElementsIf(isSmallOddVector(BigTyIdx), oneMoreElement(BigTyIdx))
688 .widenScalarToNextPow2(BigTyIdx, 32);
689
Matt Arsenaultc4d07552019-02-20 16:11:22 +0000690 }
Matt Arsenault71272e62018-03-05 16:25:15 +0000691
Amara Emerson5ec14602018-12-10 18:44:58 +0000692 getActionDefinitionsBuilder(G_BUILD_VECTOR)
Matt Arsenaultaebb2ee2019-01-22 20:14:29 +0000693 .legalForCartesianProduct(AllS32Vectors, {S32})
694 .legalForCartesianProduct(AllS64Vectors, {S64})
695 .clampNumElements(0, V16S32, V16S32)
696 .clampNumElements(0, V2S64, V8S64)
697 .minScalarSameAs(1, 0)
Matt Arsenault3f1a3452019-07-09 22:48:04 +0000698 .legalIf(isRegisterType(0))
699 .minScalarOrElt(0, S32);
Matt Arsenaultbee2ad72018-12-21 03:03:11 +0000700
Matt Arsenaulta1515d22019-01-08 01:30:02 +0000701 getActionDefinitionsBuilder(G_CONCAT_VECTORS)
Matt Arsenault4dd57552019-07-09 14:17:31 +0000702 .legalIf(isRegisterType(0));
Matt Arsenaulta1515d22019-01-08 01:30:02 +0000703
Matt Arsenault503afda2018-03-12 13:35:43 +0000704 // Merge/Unmerge
705 for (unsigned Op : {G_MERGE_VALUES, G_UNMERGE_VALUES}) {
706 unsigned BigTyIdx = Op == G_MERGE_VALUES ? 0 : 1;
707 unsigned LitTyIdx = Op == G_MERGE_VALUES ? 1 : 0;
708
Matt Arsenaultff6a9a22019-01-20 18:40:36 +0000709 auto notValidElt = [=](const LegalityQuery &Query, unsigned TypeIdx) {
710 const LLT &Ty = Query.Types[TypeIdx];
711 if (Ty.isVector()) {
712 const LLT &EltTy = Ty.getElementType();
713 if (EltTy.getSizeInBits() < 8 || EltTy.getSizeInBits() > 64)
714 return true;
715 if (!isPowerOf2_32(EltTy.getSizeInBits()))
716 return true;
717 }
718 return false;
719 };
720
Matt Arsenault503afda2018-03-12 13:35:43 +0000721 getActionDefinitionsBuilder(Op)
Matt Arsenaultd8d193d2019-01-29 23:17:35 +0000722 .widenScalarToNextPow2(LitTyIdx, /*Min*/ 16)
723 // Clamp the little scalar to s8-s256 and make it a power of 2. It's not
724 // worth considering the multiples of 64 since 2*192 and 2*384 are not
725 // valid.
726 .clampScalar(LitTyIdx, S16, S256)
727 .widenScalarToNextPow2(LitTyIdx, /*Min*/ 32)
728
Matt Arsenaultff6a9a22019-01-20 18:40:36 +0000729 // Break up vectors with weird elements into scalars
730 .fewerElementsIf(
731 [=](const LegalityQuery &Query) { return notValidElt(Query, 0); },
Matt Arsenault990f5072019-01-25 00:51:00 +0000732 scalarize(0))
Matt Arsenaultff6a9a22019-01-20 18:40:36 +0000733 .fewerElementsIf(
734 [=](const LegalityQuery &Query) { return notValidElt(Query, 1); },
Matt Arsenault990f5072019-01-25 00:51:00 +0000735 scalarize(1))
Matt Arsenaultff6a9a22019-01-20 18:40:36 +0000736 .clampScalar(BigTyIdx, S32, S512)
737 .widenScalarIf(
738 [=](const LegalityQuery &Query) {
739 const LLT &Ty = Query.Types[BigTyIdx];
740 return !isPowerOf2_32(Ty.getSizeInBits()) &&
741 Ty.getSizeInBits() % 16 != 0;
742 },
743 [=](const LegalityQuery &Query) {
744 // Pick the next power of 2, or a multiple of 64 over 128.
745 // Whichever is smaller.
746 const LLT &Ty = Query.Types[BigTyIdx];
747 unsigned NewSizeInBits = 1 << Log2_32_Ceil(Ty.getSizeInBits() + 1);
748 if (NewSizeInBits >= 256) {
749 unsigned RoundedTo = alignTo<64>(Ty.getSizeInBits() + 1);
750 if (RoundedTo < NewSizeInBits)
751 NewSizeInBits = RoundedTo;
752 }
753 return std::make_pair(BigTyIdx, LLT::scalar(NewSizeInBits));
754 })
Matt Arsenault503afda2018-03-12 13:35:43 +0000755 .legalIf([=](const LegalityQuery &Query) {
756 const LLT &BigTy = Query.Types[BigTyIdx];
757 const LLT &LitTy = Query.Types[LitTyIdx];
Matt Arsenaultff6a9a22019-01-20 18:40:36 +0000758
759 if (BigTy.isVector() && BigTy.getSizeInBits() < 32)
760 return false;
761 if (LitTy.isVector() && LitTy.getSizeInBits() < 32)
762 return false;
763
764 return BigTy.getSizeInBits() % 16 == 0 &&
765 LitTy.getSizeInBits() % 16 == 0 &&
Matt Arsenault503afda2018-03-12 13:35:43 +0000766 BigTy.getSizeInBits() <= 512;
767 })
768 // Any vectors left are the wrong size. Scalarize them.
Matt Arsenault990f5072019-01-25 00:51:00 +0000769 .scalarize(0)
770 .scalarize(1);
Matt Arsenault503afda2018-03-12 13:35:43 +0000771 }
772
Tom Stellardca166212017-01-30 21:56:46 +0000773 computeTables();
Roman Tereshin76c29c62018-05-31 16:16:48 +0000774 verify(*ST.getInstrInfo());
Tom Stellardca166212017-01-30 21:56:46 +0000775}
Matt Arsenaulta8b43392019-02-08 02:40:47 +0000776
777bool AMDGPULegalizerInfo::legalizeCustom(MachineInstr &MI,
778 MachineRegisterInfo &MRI,
779 MachineIRBuilder &MIRBuilder,
780 GISelChangeObserver &Observer) const {
781 switch (MI.getOpcode()) {
782 case TargetOpcode::G_ADDRSPACE_CAST:
783 return legalizeAddrSpaceCast(MI, MRI, MIRBuilder);
Matt Arsenault6aafc5e2019-05-17 12:19:57 +0000784 case TargetOpcode::G_FRINT:
785 return legalizeFrint(MI, MRI, MIRBuilder);
Matt Arsenaulta510b572019-05-17 12:20:05 +0000786 case TargetOpcode::G_FCEIL:
787 return legalizeFceil(MI, MRI, MIRBuilder);
Matt Arsenault6aebcd52019-05-17 12:20:01 +0000788 case TargetOpcode::G_INTRINSIC_TRUNC:
789 return legalizeIntrinsicTrunc(MI, MRI, MIRBuilder);
Matt Arsenault2f292202019-05-17 23:05:18 +0000790 case TargetOpcode::G_SITOFP:
791 return legalizeITOFP(MI, MRI, MIRBuilder, true);
792 case TargetOpcode::G_UITOFP:
793 return legalizeITOFP(MI, MRI, MIRBuilder, false);
Matt Arsenault6ce1b4f2019-07-10 16:31:19 +0000794 case TargetOpcode::G_FMINNUM:
795 case TargetOpcode::G_FMAXNUM:
796 case TargetOpcode::G_FMINNUM_IEEE:
797 case TargetOpcode::G_FMAXNUM_IEEE:
798 return legalizeMinNumMaxNum(MI, MRI, MIRBuilder);
Matt Arsenaultb0e04c02019-07-15 19:40:59 +0000799 case TargetOpcode::G_EXTRACT_VECTOR_ELT:
800 return legalizeExtractVectorElt(MI, MRI, MIRBuilder);
801 case TargetOpcode::G_INSERT_VECTOR_ELT:
Matt Arsenault6ed315f2019-07-15 19:43:04 +0000802 return legalizeInsertVectorElt(MI, MRI, MIRBuilder);
Matt Arsenaulta8b43392019-02-08 02:40:47 +0000803 default:
804 return false;
805 }
806
807 llvm_unreachable("expected switch to return");
808}
809
Matt Arsenault1178dc32019-06-28 01:16:46 +0000810Register AMDGPULegalizerInfo::getSegmentAperture(
Matt Arsenaulta8b43392019-02-08 02:40:47 +0000811 unsigned AS,
812 MachineRegisterInfo &MRI,
813 MachineIRBuilder &MIRBuilder) const {
814 MachineFunction &MF = MIRBuilder.getMF();
815 const GCNSubtarget &ST = MF.getSubtarget<GCNSubtarget>();
816 const LLT S32 = LLT::scalar(32);
817
818 if (ST.hasApertureRegs()) {
819 // FIXME: Use inline constants (src_{shared, private}_base) instead of
820 // getreg.
821 unsigned Offset = AS == AMDGPUAS::LOCAL_ADDRESS ?
822 AMDGPU::Hwreg::OFFSET_SRC_SHARED_BASE :
823 AMDGPU::Hwreg::OFFSET_SRC_PRIVATE_BASE;
824 unsigned WidthM1 = AS == AMDGPUAS::LOCAL_ADDRESS ?
825 AMDGPU::Hwreg::WIDTH_M1_SRC_SHARED_BASE :
826 AMDGPU::Hwreg::WIDTH_M1_SRC_PRIVATE_BASE;
827 unsigned Encoding =
828 AMDGPU::Hwreg::ID_MEM_BASES << AMDGPU::Hwreg::ID_SHIFT_ |
829 Offset << AMDGPU::Hwreg::OFFSET_SHIFT_ |
830 WidthM1 << AMDGPU::Hwreg::WIDTH_M1_SHIFT_;
831
Matt Arsenault1178dc32019-06-28 01:16:46 +0000832 Register ApertureReg = MRI.createGenericVirtualRegister(S32);
833 Register GetReg = MRI.createVirtualRegister(&AMDGPU::SReg_32RegClass);
Matt Arsenaulta8b43392019-02-08 02:40:47 +0000834
835 MIRBuilder.buildInstr(AMDGPU::S_GETREG_B32)
836 .addDef(GetReg)
837 .addImm(Encoding);
838 MRI.setType(GetReg, S32);
839
Amara Emerson946b1242019-04-15 05:04:20 +0000840 auto ShiftAmt = MIRBuilder.buildConstant(S32, WidthM1 + 1);
Matt Arsenaulta8b43392019-02-08 02:40:47 +0000841 MIRBuilder.buildInstr(TargetOpcode::G_SHL)
842 .addDef(ApertureReg)
843 .addUse(GetReg)
Amara Emerson946b1242019-04-15 05:04:20 +0000844 .addUse(ShiftAmt.getReg(0));
Matt Arsenaulta8b43392019-02-08 02:40:47 +0000845
846 return ApertureReg;
847 }
848
Matt Arsenault1178dc32019-06-28 01:16:46 +0000849 Register QueuePtr = MRI.createGenericVirtualRegister(
Matt Arsenaulta8b43392019-02-08 02:40:47 +0000850 LLT::pointer(AMDGPUAS::CONSTANT_ADDRESS, 64));
851
852 // FIXME: Placeholder until we can track the input registers.
853 MIRBuilder.buildConstant(QueuePtr, 0xdeadbeef);
854
855 // Offset into amd_queue_t for group_segment_aperture_base_hi /
856 // private_segment_aperture_base_hi.
857 uint32_t StructOffset = (AS == AMDGPUAS::LOCAL_ADDRESS) ? 0x40 : 0x44;
858
859 // FIXME: Don't use undef
860 Value *V = UndefValue::get(PointerType::get(
861 Type::getInt8Ty(MF.getFunction().getContext()),
862 AMDGPUAS::CONSTANT_ADDRESS));
863
864 MachinePointerInfo PtrInfo(V, StructOffset);
865 MachineMemOperand *MMO = MF.getMachineMemOperand(
866 PtrInfo,
867 MachineMemOperand::MOLoad |
868 MachineMemOperand::MODereferenceable |
869 MachineMemOperand::MOInvariant,
870 4,
871 MinAlign(64, StructOffset));
872
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000873 Register LoadResult = MRI.createGenericVirtualRegister(S32);
874 Register LoadAddr;
Matt Arsenaulta8b43392019-02-08 02:40:47 +0000875
876 MIRBuilder.materializeGEP(LoadAddr, QueuePtr, LLT::scalar(64), StructOffset);
877 MIRBuilder.buildLoad(LoadResult, LoadAddr, *MMO);
878 return LoadResult;
879}
880
881bool AMDGPULegalizerInfo::legalizeAddrSpaceCast(
882 MachineInstr &MI, MachineRegisterInfo &MRI,
883 MachineIRBuilder &MIRBuilder) const {
884 MachineFunction &MF = MIRBuilder.getMF();
885
886 MIRBuilder.setInstr(MI);
887
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000888 Register Dst = MI.getOperand(0).getReg();
889 Register Src = MI.getOperand(1).getReg();
Matt Arsenaulta8b43392019-02-08 02:40:47 +0000890
891 LLT DstTy = MRI.getType(Dst);
892 LLT SrcTy = MRI.getType(Src);
893 unsigned DestAS = DstTy.getAddressSpace();
894 unsigned SrcAS = SrcTy.getAddressSpace();
895
896 // TODO: Avoid reloading from the queue ptr for each cast, or at least each
897 // vector element.
898 assert(!DstTy.isVector());
899
900 const AMDGPUTargetMachine &TM
901 = static_cast<const AMDGPUTargetMachine &>(MF.getTarget());
902
903 const GCNSubtarget &ST = MF.getSubtarget<GCNSubtarget>();
904 if (ST.getTargetLowering()->isNoopAddrSpaceCast(SrcAS, DestAS)) {
Matt Arsenaultdc88a2c2019-02-08 14:16:11 +0000905 MI.setDesc(MIRBuilder.getTII().get(TargetOpcode::G_BITCAST));
Matt Arsenaulta8b43392019-02-08 02:40:47 +0000906 return true;
907 }
908
909 if (SrcAS == AMDGPUAS::FLAT_ADDRESS) {
910 assert(DestAS == AMDGPUAS::LOCAL_ADDRESS ||
911 DestAS == AMDGPUAS::PRIVATE_ADDRESS);
912 unsigned NullVal = TM.getNullPointerValue(DestAS);
913
Amara Emerson946b1242019-04-15 05:04:20 +0000914 auto SegmentNull = MIRBuilder.buildConstant(DstTy, NullVal);
915 auto FlatNull = MIRBuilder.buildConstant(SrcTy, 0);
Matt Arsenaulta8b43392019-02-08 02:40:47 +0000916
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000917 Register PtrLo32 = MRI.createGenericVirtualRegister(DstTy);
Matt Arsenaulta8b43392019-02-08 02:40:47 +0000918
919 // Extract low 32-bits of the pointer.
920 MIRBuilder.buildExtract(PtrLo32, Src, 0);
921
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000922 Register CmpRes = MRI.createGenericVirtualRegister(LLT::scalar(1));
Amara Emerson946b1242019-04-15 05:04:20 +0000923 MIRBuilder.buildICmp(CmpInst::ICMP_NE, CmpRes, Src, FlatNull.getReg(0));
924 MIRBuilder.buildSelect(Dst, CmpRes, PtrLo32, SegmentNull.getReg(0));
Matt Arsenaulta8b43392019-02-08 02:40:47 +0000925
926 MI.eraseFromParent();
927 return true;
928 }
929
930 assert(SrcAS == AMDGPUAS::LOCAL_ADDRESS ||
931 SrcAS == AMDGPUAS::PRIVATE_ADDRESS);
932
Amara Emerson946b1242019-04-15 05:04:20 +0000933 auto SegmentNull =
934 MIRBuilder.buildConstant(SrcTy, TM.getNullPointerValue(SrcAS));
935 auto FlatNull =
936 MIRBuilder.buildConstant(DstTy, TM.getNullPointerValue(DestAS));
Matt Arsenaulta8b43392019-02-08 02:40:47 +0000937
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000938 Register ApertureReg = getSegmentAperture(DestAS, MRI, MIRBuilder);
Matt Arsenaulta8b43392019-02-08 02:40:47 +0000939
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000940 Register CmpRes = MRI.createGenericVirtualRegister(LLT::scalar(1));
Amara Emerson946b1242019-04-15 05:04:20 +0000941 MIRBuilder.buildICmp(CmpInst::ICMP_NE, CmpRes, Src, SegmentNull.getReg(0));
Matt Arsenaulta8b43392019-02-08 02:40:47 +0000942
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000943 Register BuildPtr = MRI.createGenericVirtualRegister(DstTy);
Matt Arsenaulta8b43392019-02-08 02:40:47 +0000944
945 // Coerce the type of the low half of the result so we can use merge_values.
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000946 Register SrcAsInt = MRI.createGenericVirtualRegister(LLT::scalar(32));
Matt Arsenaulta8b43392019-02-08 02:40:47 +0000947 MIRBuilder.buildInstr(TargetOpcode::G_PTRTOINT)
948 .addDef(SrcAsInt)
949 .addUse(Src);
950
951 // TODO: Should we allow mismatched types but matching sizes in merges to
952 // avoid the ptrtoint?
953 MIRBuilder.buildMerge(BuildPtr, {SrcAsInt, ApertureReg});
Amara Emerson946b1242019-04-15 05:04:20 +0000954 MIRBuilder.buildSelect(Dst, CmpRes, BuildPtr, FlatNull.getReg(0));
Matt Arsenaulta8b43392019-02-08 02:40:47 +0000955
956 MI.eraseFromParent();
957 return true;
958}
Matt Arsenault6aafc5e2019-05-17 12:19:57 +0000959
960bool AMDGPULegalizerInfo::legalizeFrint(
961 MachineInstr &MI, MachineRegisterInfo &MRI,
962 MachineIRBuilder &MIRBuilder) const {
963 MIRBuilder.setInstr(MI);
964
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000965 Register Src = MI.getOperand(1).getReg();
Matt Arsenault6aafc5e2019-05-17 12:19:57 +0000966 LLT Ty = MRI.getType(Src);
967 assert(Ty.isScalar() && Ty.getSizeInBits() == 64);
968
969 APFloat C1Val(APFloat::IEEEdouble(), "0x1.0p+52");
970 APFloat C2Val(APFloat::IEEEdouble(), "0x1.fffffffffffffp+51");
971
972 auto C1 = MIRBuilder.buildFConstant(Ty, C1Val);
973 auto CopySign = MIRBuilder.buildFCopysign(Ty, C1, Src);
974
975 // TODO: Should this propagate fast-math-flags?
976 auto Tmp1 = MIRBuilder.buildFAdd(Ty, Src, CopySign);
977 auto Tmp2 = MIRBuilder.buildFSub(Ty, Tmp1, CopySign);
978
979 auto C2 = MIRBuilder.buildFConstant(Ty, C2Val);
980 auto Fabs = MIRBuilder.buildFAbs(Ty, Src);
981
982 auto Cond = MIRBuilder.buildFCmp(CmpInst::FCMP_OGT, LLT::scalar(1), Fabs, C2);
983 MIRBuilder.buildSelect(MI.getOperand(0).getReg(), Cond, Src, Tmp2);
984 return true;
985}
Matt Arsenault6aebcd52019-05-17 12:20:01 +0000986
Matt Arsenaulta510b572019-05-17 12:20:05 +0000987bool AMDGPULegalizerInfo::legalizeFceil(
988 MachineInstr &MI, MachineRegisterInfo &MRI,
989 MachineIRBuilder &B) const {
990 B.setInstr(MI);
991
Matt Arsenault1a02d302019-05-17 12:59:27 +0000992 const LLT S1 = LLT::scalar(1);
993 const LLT S64 = LLT::scalar(64);
994
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000995 Register Src = MI.getOperand(1).getReg();
Matt Arsenault1a02d302019-05-17 12:59:27 +0000996 assert(MRI.getType(Src) == S64);
Matt Arsenaulta510b572019-05-17 12:20:05 +0000997
998 // result = trunc(src)
999 // if (src > 0.0 && src != result)
1000 // result += 1.0
1001
Matt Arsenaulta510b572019-05-17 12:20:05 +00001002 auto Trunc = B.buildInstr(TargetOpcode::G_INTRINSIC_TRUNC, {S64}, {Src});
1003
Matt Arsenaulta510b572019-05-17 12:20:05 +00001004 const auto Zero = B.buildFConstant(S64, 0.0);
1005 const auto One = B.buildFConstant(S64, 1.0);
1006 auto Lt0 = B.buildFCmp(CmpInst::FCMP_OGT, S1, Src, Zero);
1007 auto NeTrunc = B.buildFCmp(CmpInst::FCMP_ONE, S1, Src, Trunc);
1008 auto And = B.buildAnd(S1, Lt0, NeTrunc);
1009 auto Add = B.buildSelect(S64, And, One, Zero);
1010
1011 // TODO: Should this propagate fast-math-flags?
1012 B.buildFAdd(MI.getOperand(0).getReg(), Trunc, Add);
1013 return true;
1014}
1015
Matt Arsenault6aebcd52019-05-17 12:20:01 +00001016static MachineInstrBuilder extractF64Exponent(unsigned Hi,
1017 MachineIRBuilder &B) {
1018 const unsigned FractBits = 52;
1019 const unsigned ExpBits = 11;
1020 LLT S32 = LLT::scalar(32);
1021
1022 auto Const0 = B.buildConstant(S32, FractBits - 32);
1023 auto Const1 = B.buildConstant(S32, ExpBits);
1024
1025 auto ExpPart = B.buildIntrinsic(Intrinsic::amdgcn_ubfe, {S32}, false)
1026 .addUse(Const0.getReg(0))
1027 .addUse(Const1.getReg(0));
1028
1029 return B.buildSub(S32, ExpPart, B.buildConstant(S32, 1023));
1030}
1031
1032bool AMDGPULegalizerInfo::legalizeIntrinsicTrunc(
1033 MachineInstr &MI, MachineRegisterInfo &MRI,
1034 MachineIRBuilder &B) const {
1035 B.setInstr(MI);
1036
Matt Arsenault1a02d302019-05-17 12:59:27 +00001037 const LLT S1 = LLT::scalar(1);
1038 const LLT S32 = LLT::scalar(32);
1039 const LLT S64 = LLT::scalar(64);
Matt Arsenault6aebcd52019-05-17 12:20:01 +00001040
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001041 Register Src = MI.getOperand(1).getReg();
Matt Arsenault1a02d302019-05-17 12:59:27 +00001042 assert(MRI.getType(Src) == S64);
Matt Arsenault6aebcd52019-05-17 12:20:01 +00001043
1044 // TODO: Should this use extract since the low half is unused?
1045 auto Unmerge = B.buildUnmerge({S32, S32}, Src);
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001046 Register Hi = Unmerge.getReg(1);
Matt Arsenault6aebcd52019-05-17 12:20:01 +00001047
1048 // Extract the upper half, since this is where we will find the sign and
1049 // exponent.
1050 auto Exp = extractF64Exponent(Hi, B);
1051
1052 const unsigned FractBits = 52;
1053
1054 // Extract the sign bit.
1055 const auto SignBitMask = B.buildConstant(S32, UINT32_C(1) << 31);
1056 auto SignBit = B.buildAnd(S32, Hi, SignBitMask);
1057
1058 const auto FractMask = B.buildConstant(S64, (UINT64_C(1) << FractBits) - 1);
1059
1060 const auto Zero32 = B.buildConstant(S32, 0);
1061
1062 // Extend back to 64-bits.
1063 auto SignBit64 = B.buildMerge(S64, {Zero32.getReg(0), SignBit.getReg(0)});
1064
1065 auto Shr = B.buildAShr(S64, FractMask, Exp);
1066 auto Not = B.buildNot(S64, Shr);
1067 auto Tmp0 = B.buildAnd(S64, Src, Not);
1068 auto FiftyOne = B.buildConstant(S32, FractBits - 1);
1069
1070 auto ExpLt0 = B.buildICmp(CmpInst::ICMP_SLT, S1, Exp, Zero32);
1071 auto ExpGt51 = B.buildICmp(CmpInst::ICMP_SGT, S1, Exp, FiftyOne);
1072
1073 auto Tmp1 = B.buildSelect(S64, ExpLt0, SignBit64, Tmp0);
1074 B.buildSelect(MI.getOperand(0).getReg(), ExpGt51, Src, Tmp1);
1075 return true;
1076}
Matt Arsenault2f292202019-05-17 23:05:18 +00001077
1078bool AMDGPULegalizerInfo::legalizeITOFP(
1079 MachineInstr &MI, MachineRegisterInfo &MRI,
1080 MachineIRBuilder &B, bool Signed) const {
1081 B.setInstr(MI);
1082
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001083 Register Dst = MI.getOperand(0).getReg();
1084 Register Src = MI.getOperand(1).getReg();
Matt Arsenault2f292202019-05-17 23:05:18 +00001085
1086 const LLT S64 = LLT::scalar(64);
1087 const LLT S32 = LLT::scalar(32);
1088
1089 assert(MRI.getType(Src) == S64 && MRI.getType(Dst) == S64);
1090
1091 auto Unmerge = B.buildUnmerge({S32, S32}, Src);
1092
1093 auto CvtHi = Signed ?
1094 B.buildSITOFP(S64, Unmerge.getReg(1)) :
1095 B.buildUITOFP(S64, Unmerge.getReg(1));
1096
1097 auto CvtLo = B.buildUITOFP(S64, Unmerge.getReg(0));
1098
1099 auto ThirtyTwo = B.buildConstant(S32, 32);
1100 auto LdExp = B.buildIntrinsic(Intrinsic::amdgcn_ldexp, {S64}, false)
1101 .addUse(CvtHi.getReg(0))
1102 .addUse(ThirtyTwo.getReg(0));
1103
1104 // TODO: Should this propagate fast-math-flags?
1105 B.buildFAdd(Dst, LdExp, CvtLo);
1106 MI.eraseFromParent();
1107 return true;
1108}
Matt Arsenaulte15770a2019-07-01 18:40:23 +00001109
Matt Arsenault6ce1b4f2019-07-10 16:31:19 +00001110bool AMDGPULegalizerInfo::legalizeMinNumMaxNum(
1111 MachineInstr &MI, MachineRegisterInfo &MRI,
1112 MachineIRBuilder &B) const {
1113 MachineFunction &MF = B.getMF();
1114 const SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>();
1115
1116 const bool IsIEEEOp = MI.getOpcode() == AMDGPU::G_FMINNUM_IEEE ||
1117 MI.getOpcode() == AMDGPU::G_FMAXNUM_IEEE;
1118
1119 // With ieee_mode disabled, the instructions have the correct behavior
1120 // already for G_FMINNUM/G_FMAXNUM
1121 if (!MFI->getMode().IEEE)
1122 return !IsIEEEOp;
1123
1124 if (IsIEEEOp)
1125 return true;
1126
1127 MachineIRBuilder HelperBuilder(MI);
1128 GISelObserverWrapper DummyObserver;
1129 LegalizerHelper Helper(MF, DummyObserver, HelperBuilder);
1130 HelperBuilder.setMBB(*MI.getParent());
1131 return Helper.lowerFMinNumMaxNum(MI) == LegalizerHelper::Legalized;
1132}
1133
Matt Arsenaultb0e04c02019-07-15 19:40:59 +00001134bool AMDGPULegalizerInfo::legalizeExtractVectorElt(
1135 MachineInstr &MI, MachineRegisterInfo &MRI,
1136 MachineIRBuilder &B) const {
1137 // TODO: Should move some of this into LegalizerHelper.
1138
1139 // TODO: Promote dynamic indexing of s16 to s32
1140 // TODO: Dynamic s64 indexing is only legal for SGPR.
1141 Optional<int64_t> IdxVal = getConstantVRegVal(MI.getOperand(2).getReg(), MRI);
1142 if (!IdxVal) // Dynamic case will be selected to register indexing.
1143 return true;
1144
1145 Register Dst = MI.getOperand(0).getReg();
1146 Register Vec = MI.getOperand(1).getReg();
1147
1148 LLT VecTy = MRI.getType(Vec);
1149 LLT EltTy = VecTy.getElementType();
1150 assert(EltTy == MRI.getType(Dst));
1151
1152 B.setInstr(MI);
1153
1154 if (IdxVal.getValue() < VecTy.getNumElements())
1155 B.buildExtract(Dst, Vec, IdxVal.getValue() * EltTy.getSizeInBits());
1156 else
1157 B.buildUndef(Dst);
1158
1159 MI.eraseFromParent();
1160 return true;
1161}
1162
Matt Arsenault6ed315f2019-07-15 19:43:04 +00001163bool AMDGPULegalizerInfo::legalizeInsertVectorElt(
1164 MachineInstr &MI, MachineRegisterInfo &MRI,
1165 MachineIRBuilder &B) const {
1166 // TODO: Should move some of this into LegalizerHelper.
1167
1168 // TODO: Promote dynamic indexing of s16 to s32
1169 // TODO: Dynamic s64 indexing is only legal for SGPR.
1170 Optional<int64_t> IdxVal = getConstantVRegVal(MI.getOperand(3).getReg(), MRI);
1171 if (!IdxVal) // Dynamic case will be selected to register indexing.
1172 return true;
1173
1174 Register Dst = MI.getOperand(0).getReg();
1175 Register Vec = MI.getOperand(1).getReg();
1176 Register Ins = MI.getOperand(2).getReg();
1177
1178 LLT VecTy = MRI.getType(Vec);
1179 LLT EltTy = VecTy.getElementType();
1180 assert(EltTy == MRI.getType(Ins));
1181
1182 B.setInstr(MI);
1183
1184 if (IdxVal.getValue() < VecTy.getNumElements())
1185 B.buildInsert(Dst, Vec, Ins, IdxVal.getValue() * EltTy.getSizeInBits());
1186 else
1187 B.buildUndef(Dst);
1188
1189 MI.eraseFromParent();
1190 return true;
1191}
1192
Matt Arsenaulte15770a2019-07-01 18:40:23 +00001193// Return the use branch instruction, otherwise null if the usage is invalid.
1194static MachineInstr *verifyCFIntrinsic(MachineInstr &MI,
1195 MachineRegisterInfo &MRI) {
1196 Register CondDef = MI.getOperand(0).getReg();
1197 if (!MRI.hasOneNonDBGUse(CondDef))
1198 return nullptr;
1199
1200 MachineInstr &UseMI = *MRI.use_instr_nodbg_begin(CondDef);
1201 return UseMI.getParent() == MI.getParent() &&
1202 UseMI.getOpcode() == AMDGPU::G_BRCOND ? &UseMI : nullptr;
1203}
1204
Matt Arsenaulte2c86cc2019-07-01 18:45:36 +00001205Register AMDGPULegalizerInfo::getLiveInRegister(MachineRegisterInfo &MRI,
1206 Register Reg, LLT Ty) const {
1207 Register LiveIn = MRI.getLiveInVirtReg(Reg);
1208 if (LiveIn)
1209 return LiveIn;
1210
1211 Register NewReg = MRI.createGenericVirtualRegister(Ty);
1212 MRI.addLiveIn(Reg, NewReg);
1213 return NewReg;
1214}
1215
1216bool AMDGPULegalizerInfo::loadInputValue(Register DstReg, MachineIRBuilder &B,
1217 const ArgDescriptor *Arg) const {
1218 if (!Arg->isRegister())
1219 return false; // TODO: Handle these
1220
1221 assert(Arg->getRegister() != 0);
1222 assert(Arg->getRegister().isPhysical());
1223
1224 MachineRegisterInfo &MRI = *B.getMRI();
1225
1226 LLT Ty = MRI.getType(DstReg);
1227 Register LiveIn = getLiveInRegister(MRI, Arg->getRegister(), Ty);
1228
1229 if (Arg->isMasked()) {
1230 // TODO: Should we try to emit this once in the entry block?
1231 const LLT S32 = LLT::scalar(32);
1232 const unsigned Mask = Arg->getMask();
1233 const unsigned Shift = countTrailingZeros<unsigned>(Mask);
1234
1235 auto ShiftAmt = B.buildConstant(S32, Shift);
1236 auto LShr = B.buildLShr(S32, LiveIn, ShiftAmt);
1237 B.buildAnd(DstReg, LShr, B.buildConstant(S32, Mask >> Shift));
1238 } else
1239 B.buildCopy(DstReg, LiveIn);
1240
1241 // Insert the argument copy if it doens't already exist.
1242 // FIXME: It seems EmitLiveInCopies isn't called anywhere?
1243 if (!MRI.getVRegDef(LiveIn)) {
1244 MachineBasicBlock &EntryMBB = B.getMF().front();
1245 EntryMBB.addLiveIn(Arg->getRegister());
1246 B.setInsertPt(EntryMBB, EntryMBB.begin());
1247 B.buildCopy(LiveIn, Arg->getRegister());
1248 }
1249
1250 return true;
1251}
1252
1253bool AMDGPULegalizerInfo::legalizePreloadedArgIntrin(
1254 MachineInstr &MI,
1255 MachineRegisterInfo &MRI,
1256 MachineIRBuilder &B,
1257 AMDGPUFunctionArgInfo::PreloadedValue ArgType) const {
1258 B.setInstr(MI);
1259
1260 const SIMachineFunctionInfo *MFI = B.getMF().getInfo<SIMachineFunctionInfo>();
1261
1262 const ArgDescriptor *Arg;
1263 const TargetRegisterClass *RC;
1264 std::tie(Arg, RC) = MFI->getPreloadedValue(ArgType);
1265 if (!Arg) {
1266 LLVM_DEBUG(dbgs() << "Required arg register missing\n");
1267 return false;
1268 }
1269
1270 if (loadInputValue(MI.getOperand(0).getReg(), B, Arg)) {
1271 MI.eraseFromParent();
1272 return true;
1273 }
1274
1275 return false;
1276}
1277
Austin Kerbowc99f62e2019-07-30 18:49:16 +00001278bool AMDGPULegalizerInfo::legalizeFDIVFast(MachineInstr &MI,
1279 MachineRegisterInfo &MRI,
1280 MachineIRBuilder &B) const {
1281 B.setInstr(MI);
1282 Register Res = MI.getOperand(0).getReg();
1283 Register LHS = MI.getOperand(2).getReg();
1284 Register RHS = MI.getOperand(3).getReg();
1285 uint16_t Flags = MI.getFlags();
1286
1287 LLT S32 = LLT::scalar(32);
1288 LLT S1 = LLT::scalar(1);
1289
1290 auto Abs = B.buildFAbs(S32, RHS, Flags);
1291 const APFloat C0Val(1.0f);
1292
1293 auto C0 = B.buildConstant(S32, 0x6f800000);
1294 auto C1 = B.buildConstant(S32, 0x2f800000);
1295 auto C2 = B.buildConstant(S32, FloatToBits(1.0f));
1296
1297 auto CmpRes = B.buildFCmp(CmpInst::FCMP_OGT, S1, Abs, C0, Flags);
1298 auto Sel = B.buildSelect(S32, CmpRes, C1, C2, Flags);
1299
1300 auto Mul0 = B.buildFMul(S32, RHS, Sel, Flags);
1301
1302 auto RCP = B.buildIntrinsic(Intrinsic::amdgcn_rcp, {S32}, false)
1303 .addUse(Mul0.getReg(0))
1304 .setMIFlags(Flags);
1305
1306 auto Mul1 = B.buildFMul(S32, LHS, RCP, Flags);
1307
1308 B.buildFMul(Res, Sel, Mul1, Flags);
1309
1310 MI.eraseFromParent();
1311 return true;
1312}
1313
Matt Arsenault9e8e8c62019-07-01 18:49:01 +00001314bool AMDGPULegalizerInfo::legalizeImplicitArgPtr(MachineInstr &MI,
1315 MachineRegisterInfo &MRI,
1316 MachineIRBuilder &B) const {
1317 const SIMachineFunctionInfo *MFI = B.getMF().getInfo<SIMachineFunctionInfo>();
1318 if (!MFI->isEntryFunction()) {
1319 return legalizePreloadedArgIntrin(MI, MRI, B,
1320 AMDGPUFunctionArgInfo::IMPLICIT_ARG_PTR);
1321 }
1322
1323 B.setInstr(MI);
1324
1325 uint64_t Offset =
1326 ST.getTargetLowering()->getImplicitParameterOffset(
1327 B.getMF(), AMDGPUTargetLowering::FIRST_IMPLICIT);
1328 Register DstReg = MI.getOperand(0).getReg();
1329 LLT DstTy = MRI.getType(DstReg);
1330 LLT IdxTy = LLT::scalar(DstTy.getSizeInBits());
1331
1332 const ArgDescriptor *Arg;
1333 const TargetRegisterClass *RC;
1334 std::tie(Arg, RC)
1335 = MFI->getPreloadedValue(AMDGPUFunctionArgInfo::KERNARG_SEGMENT_PTR);
1336 if (!Arg)
1337 return false;
1338
1339 Register KernargPtrReg = MRI.createGenericVirtualRegister(DstTy);
1340 if (!loadInputValue(KernargPtrReg, B, Arg))
1341 return false;
1342
1343 B.buildGEP(DstReg, KernargPtrReg, B.buildConstant(IdxTy, Offset).getReg(0));
1344 MI.eraseFromParent();
1345 return true;
1346}
1347
Matt Arsenaulte15770a2019-07-01 18:40:23 +00001348bool AMDGPULegalizerInfo::legalizeIntrinsic(MachineInstr &MI,
1349 MachineRegisterInfo &MRI,
1350 MachineIRBuilder &B) const {
1351 // Replace the use G_BRCOND with the exec manipulate and branch pseudos.
1352 switch (MI.getOperand(MI.getNumExplicitDefs()).getIntrinsicID()) {
1353 case Intrinsic::amdgcn_if: {
1354 if (MachineInstr *BrCond = verifyCFIntrinsic(MI, MRI)) {
1355 const SIRegisterInfo *TRI
1356 = static_cast<const SIRegisterInfo *>(MRI.getTargetRegisterInfo());
1357
1358 B.setInstr(*BrCond);
1359 Register Def = MI.getOperand(1).getReg();
1360 Register Use = MI.getOperand(3).getReg();
1361 B.buildInstr(AMDGPU::SI_IF)
1362 .addDef(Def)
1363 .addUse(Use)
1364 .addMBB(BrCond->getOperand(1).getMBB());
1365
1366 MRI.setRegClass(Def, TRI->getWaveMaskRegClass());
1367 MRI.setRegClass(Use, TRI->getWaveMaskRegClass());
1368 MI.eraseFromParent();
1369 BrCond->eraseFromParent();
1370 return true;
1371 }
1372
1373 return false;
1374 }
1375 case Intrinsic::amdgcn_loop: {
1376 if (MachineInstr *BrCond = verifyCFIntrinsic(MI, MRI)) {
1377 const SIRegisterInfo *TRI
1378 = static_cast<const SIRegisterInfo *>(MRI.getTargetRegisterInfo());
1379
1380 B.setInstr(*BrCond);
1381 Register Reg = MI.getOperand(2).getReg();
1382 B.buildInstr(AMDGPU::SI_LOOP)
1383 .addUse(Reg)
1384 .addMBB(BrCond->getOperand(1).getMBB());
1385 MI.eraseFromParent();
1386 BrCond->eraseFromParent();
1387 MRI.setRegClass(Reg, TRI->getWaveMaskRegClass());
1388 return true;
1389 }
1390
1391 return false;
1392 }
Matt Arsenault9e8e8c62019-07-01 18:49:01 +00001393 case Intrinsic::amdgcn_kernarg_segment_ptr:
1394 return legalizePreloadedArgIntrin(
1395 MI, MRI, B, AMDGPUFunctionArgInfo::KERNARG_SEGMENT_PTR);
1396 case Intrinsic::amdgcn_implicitarg_ptr:
1397 return legalizeImplicitArgPtr(MI, MRI, B);
Matt Arsenaulte2c86cc2019-07-01 18:45:36 +00001398 case Intrinsic::amdgcn_workitem_id_x:
1399 return legalizePreloadedArgIntrin(MI, MRI, B,
1400 AMDGPUFunctionArgInfo::WORKITEM_ID_X);
1401 case Intrinsic::amdgcn_workitem_id_y:
1402 return legalizePreloadedArgIntrin(MI, MRI, B,
1403 AMDGPUFunctionArgInfo::WORKITEM_ID_Y);
1404 case Intrinsic::amdgcn_workitem_id_z:
1405 return legalizePreloadedArgIntrin(MI, MRI, B,
1406 AMDGPUFunctionArgInfo::WORKITEM_ID_Z);
Matt Arsenault756d8192019-07-01 18:47:22 +00001407 case Intrinsic::amdgcn_workgroup_id_x:
1408 return legalizePreloadedArgIntrin(MI, MRI, B,
1409 AMDGPUFunctionArgInfo::WORKGROUP_ID_X);
1410 case Intrinsic::amdgcn_workgroup_id_y:
1411 return legalizePreloadedArgIntrin(MI, MRI, B,
1412 AMDGPUFunctionArgInfo::WORKGROUP_ID_Y);
1413 case Intrinsic::amdgcn_workgroup_id_z:
1414 return legalizePreloadedArgIntrin(MI, MRI, B,
1415 AMDGPUFunctionArgInfo::WORKGROUP_ID_Z);
Matt Arsenaultbae36362019-07-01 18:50:50 +00001416 case Intrinsic::amdgcn_dispatch_ptr:
1417 return legalizePreloadedArgIntrin(MI, MRI, B,
1418 AMDGPUFunctionArgInfo::DISPATCH_PTR);
1419 case Intrinsic::amdgcn_queue_ptr:
1420 return legalizePreloadedArgIntrin(MI, MRI, B,
1421 AMDGPUFunctionArgInfo::QUEUE_PTR);
1422 case Intrinsic::amdgcn_implicit_buffer_ptr:
1423 return legalizePreloadedArgIntrin(
1424 MI, MRI, B, AMDGPUFunctionArgInfo::IMPLICIT_BUFFER_PTR);
1425 case Intrinsic::amdgcn_dispatch_id:
1426 return legalizePreloadedArgIntrin(MI, MRI, B,
1427 AMDGPUFunctionArgInfo::DISPATCH_ID);
Austin Kerbowc99f62e2019-07-30 18:49:16 +00001428 case Intrinsic::amdgcn_fdiv_fast:
1429 return legalizeFDIVFast(MI, MRI, B);
Matt Arsenaulte15770a2019-07-01 18:40:23 +00001430 default:
1431 return true;
1432 }
1433
1434 return true;
1435}