blob: 4e482b753806eb5c67468b719e6ec2c8da6dd5f3 [file] [log] [blame]
Christian Konig72d5d5c2013-02-21 15:16:44 +00001//===-- SIInstrInfo.td - SI Instruction Infos -------------*- tablegen -*--===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
Tom Stellardd7e6f132015-04-08 01:09:26 +00009def isCI : Predicate<"Subtarget->getGeneration() "
10 ">= AMDGPUSubtarget::SEA_ISLANDS">;
11def isVI : Predicate <
12 "Subtarget->getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS">,
13 AssemblerPredicate<"FeatureGCN3Encoding">;
Tom Stellard75aadc22012-12-11 21:25:42 +000014
Tom Stellardd1f0f022015-04-23 19:33:54 +000015def DisableInst : Predicate <"false">, AssemblerPredicate<"FeatureDisable">;
16
Tom Stellard94d2e992014-10-07 23:51:34 +000017class vop {
18 field bits<9> SI3;
Marek Olsak5df00d62014-12-07 12:18:57 +000019 field bits<10> VI3;
Tom Stellard94d2e992014-10-07 23:51:34 +000020}
21
Marek Olsak5df00d62014-12-07 12:18:57 +000022class vopc <bits<8> si, bits<8> vi = !add(0x40, si)> : vop {
Tom Stellard0aec5872014-10-07 23:51:39 +000023 field bits<8> SI = si;
Marek Olsak5df00d62014-12-07 12:18:57 +000024 field bits<8> VI = vi;
Tom Stellard0aec5872014-10-07 23:51:39 +000025
Marek Olsak5df00d62014-12-07 12:18:57 +000026 field bits<9> SI3 = {0, si{7-0}};
27 field bits<10> VI3 = {0, 0, vi{7-0}};
Tom Stellard0aec5872014-10-07 23:51:39 +000028}
29
Marek Olsak5df00d62014-12-07 12:18:57 +000030class vop1 <bits<8> si, bits<8> vi = si> : vop {
31 field bits<8> SI = si;
32 field bits<8> VI = vi;
Tom Stellard94d2e992014-10-07 23:51:34 +000033
Marek Olsak5df00d62014-12-07 12:18:57 +000034 field bits<9> SI3 = {1, 1, si{6-0}};
35 field bits<10> VI3 = !add(0x140, vi);
Tom Stellard94d2e992014-10-07 23:51:34 +000036}
37
Marek Olsak5df00d62014-12-07 12:18:57 +000038class vop2 <bits<6> si, bits<6> vi = si> : vop {
Tom Stellardbec5a242014-10-07 23:51:38 +000039 field bits<6> SI = si;
Marek Olsak5df00d62014-12-07 12:18:57 +000040 field bits<6> VI = vi;
Tom Stellardbec5a242014-10-07 23:51:38 +000041
Marek Olsak5df00d62014-12-07 12:18:57 +000042 field bits<9> SI3 = {1, 0, 0, si{5-0}};
43 field bits<10> VI3 = {0, 1, 0, 0, vi{5-0}};
Tom Stellardbec5a242014-10-07 23:51:38 +000044}
45
Marek Olsakf0b130a2015-01-15 18:43:06 +000046// Specify a VOP2 opcode for SI and VOP3 opcode for VI
47// that doesn't have VOP2 encoding on VI
48class vop23 <bits<6> si, bits<10> vi> : vop2 <si> {
49 let VI3 = vi;
50}
51
Marek Olsak5df00d62014-12-07 12:18:57 +000052class vop3 <bits<9> si, bits<10> vi = {0, si}> : vop {
53 let SI3 = si;
54 let VI3 = vi;
55}
56
57class sop1 <bits<8> si, bits<8> vi = si> {
58 field bits<8> SI = si;
59 field bits<8> VI = vi;
60}
61
62class sop2 <bits<7> si, bits<7> vi = si> {
63 field bits<7> SI = si;
64 field bits<7> VI = vi;
65}
66
67class sopk <bits<5> si, bits<5> vi = si> {
68 field bits<5> SI = si;
69 field bits<5> VI = vi;
Tom Stellard845bb3c2014-10-07 23:51:41 +000070}
71
Tom Stellardc721a232014-05-16 20:56:47 +000072// Execpt for the NONE field, this must be kept in sync with the SISubtarget enum
Marek Olsaka93603d2015-01-15 18:42:51 +000073// in AMDGPUInstrInfo.cpp
Tom Stellardc721a232014-05-16 20:56:47 +000074def SISubtarget {
75 int NONE = -1;
76 int SI = 0;
Marek Olsak5df00d62014-12-07 12:18:57 +000077 int VI = 1;
Tom Stellardc721a232014-05-16 20:56:47 +000078}
79
Tom Stellard75aadc22012-12-11 21:25:42 +000080//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +000081// SI DAG Nodes
82//===----------------------------------------------------------------------===//
83
Tom Stellard9fa17912013-08-14 23:24:45 +000084def SIload_constant : SDNode<"AMDGPUISD::LOAD_CONSTANT",
Tom Stellard868fd922014-04-17 21:00:11 +000085 SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisVT<1, v4i32>, SDTCisVT<2, i32>]>,
Tom Stellard9fa17912013-08-14 23:24:45 +000086 [SDNPMayLoad, SDNPMemOperand]
87>;
88
Tom Stellardafcf12f2013-09-12 02:55:14 +000089def SItbuffer_store : SDNode<"AMDGPUISD::TBUFFER_STORE_FORMAT",
90 SDTypeProfile<0, 13,
Tom Stellard868fd922014-04-17 21:00:11 +000091 [SDTCisVT<0, v4i32>, // rsrc(SGPR)
Tom Stellardafcf12f2013-09-12 02:55:14 +000092 SDTCisVT<1, iAny>, // vdata(VGPR)
93 SDTCisVT<2, i32>, // num_channels(imm)
94 SDTCisVT<3, i32>, // vaddr(VGPR)
95 SDTCisVT<4, i32>, // soffset(SGPR)
96 SDTCisVT<5, i32>, // inst_offset(imm)
97 SDTCisVT<6, i32>, // dfmt(imm)
98 SDTCisVT<7, i32>, // nfmt(imm)
99 SDTCisVT<8, i32>, // offen(imm)
100 SDTCisVT<9, i32>, // idxen(imm)
101 SDTCisVT<10, i32>, // glc(imm)
102 SDTCisVT<11, i32>, // slc(imm)
103 SDTCisVT<12, i32> // tfe(imm)
104 ]>,
105 [SDNPMayStore, SDNPMemOperand, SDNPHasChain]
106>;
107
Tom Stellard9fa17912013-08-14 23:24:45 +0000108def SIload_input : SDNode<"AMDGPUISD::LOAD_INPUT",
Tom Stellard868fd922014-04-17 21:00:11 +0000109 SDTypeProfile<1, 3, [SDTCisVT<0, v4f32>, SDTCisVT<1, v4i32>, SDTCisVT<2, i16>,
Tom Stellard9fa17912013-08-14 23:24:45 +0000110 SDTCisVT<3, i32>]>
111>;
112
113class SDSample<string opcode> : SDNode <opcode,
Tom Stellard67850652013-08-14 23:24:53 +0000114 SDTypeProfile<1, 4, [SDTCisVT<0, v4f32>, SDTCisVT<2, v32i8>,
Tom Stellard868fd922014-04-17 21:00:11 +0000115 SDTCisVT<3, v4i32>, SDTCisVT<4, i32>]>
Tom Stellard9fa17912013-08-14 23:24:45 +0000116>;
117
118def SIsample : SDSample<"AMDGPUISD::SAMPLE">;
119def SIsampleb : SDSample<"AMDGPUISD::SAMPLEB">;
120def SIsampled : SDSample<"AMDGPUISD::SAMPLED">;
121def SIsamplel : SDSample<"AMDGPUISD::SAMPLEL">;
122
Tom Stellard067c8152014-07-21 14:01:14 +0000123def SIconstdata_ptr : SDNode<
124 "AMDGPUISD::CONST_DATA_PTR", SDTypeProfile <1, 0, [SDTCisVT<0, i64>]>
125>;
126
Tom Stellard26075d52013-02-07 19:39:38 +0000127// Transformation function, extract the lower 32bit of a 64bit immediate
128def LO32 : SDNodeXForm<imm, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000129 return CurDAG->getTargetConstant(N->getZExtValue() & 0xffffffff, SDLoc(N),
130 MVT::i32);
Tom Stellard26075d52013-02-07 19:39:38 +0000131}]>;
132
Tom Stellardab8a8c82013-07-12 18:15:02 +0000133def LO32f : SDNodeXForm<fpimm, [{
Benjamin Kramerc22c7902013-07-12 20:18:05 +0000134 APInt V = N->getValueAPF().bitcastToAPInt().trunc(32);
135 return CurDAG->getTargetConstantFP(APFloat(APFloat::IEEEsingle, V), MVT::f32);
Tom Stellardab8a8c82013-07-12 18:15:02 +0000136}]>;
137
Tom Stellard26075d52013-02-07 19:39:38 +0000138// Transformation function, extract the upper 32bit of a 64bit immediate
139def HI32 : SDNodeXForm<imm, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000140 return CurDAG->getTargetConstant(N->getZExtValue() >> 32, SDLoc(N), MVT::i32);
Tom Stellard26075d52013-02-07 19:39:38 +0000141}]>;
142
Tom Stellardab8a8c82013-07-12 18:15:02 +0000143def HI32f : SDNodeXForm<fpimm, [{
Benjamin Kramerc22c7902013-07-12 20:18:05 +0000144 APInt V = N->getValueAPF().bitcastToAPInt().lshr(32).trunc(32);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000145 return CurDAG->getTargetConstantFP(APFloat(APFloat::IEEEsingle, V), SDLoc(N),
146 MVT::f32);
Tom Stellardab8a8c82013-07-12 18:15:02 +0000147}]>;
148
Tom Stellard044e4182014-02-06 18:36:34 +0000149def IMM8bitDWORD : PatLeaf <(imm),
150 [{return (N->getZExtValue() & ~0x3FC) == 0;}]
Tom Stellard89093802013-02-07 19:39:40 +0000151>;
152
Tom Stellard044e4182014-02-06 18:36:34 +0000153def as_dword_i32imm : SDNodeXForm<imm, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000154 return CurDAG->getTargetConstant(N->getZExtValue() >> 2, SDLoc(N), MVT::i32);
Tom Stellard044e4182014-02-06 18:36:34 +0000155}]>;
156
Tom Stellardafcf12f2013-09-12 02:55:14 +0000157def as_i1imm : SDNodeXForm<imm, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000158 return CurDAG->getTargetConstant(N->getZExtValue(), SDLoc(N), MVT::i1);
Tom Stellardafcf12f2013-09-12 02:55:14 +0000159}]>;
160
161def as_i8imm : SDNodeXForm<imm, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000162 return CurDAG->getTargetConstant(N->getZExtValue(), SDLoc(N), MVT::i8);
Tom Stellardafcf12f2013-09-12 02:55:14 +0000163}]>;
164
Tom Stellard07a10a32013-06-03 17:39:43 +0000165def as_i16imm : SDNodeXForm<imm, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000166 return CurDAG->getTargetConstant(N->getSExtValue(), SDLoc(N), MVT::i16);
Tom Stellard07a10a32013-06-03 17:39:43 +0000167}]>;
168
Tom Stellard044e4182014-02-06 18:36:34 +0000169def as_i32imm: SDNodeXForm<imm, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000170 return CurDAG->getTargetConstant(N->getSExtValue(), SDLoc(N), MVT::i32);
Tom Stellard044e4182014-02-06 18:36:34 +0000171}]>;
172
Matt Arsenaultbecd6562014-12-03 05:22:35 +0000173def as_i64imm: SDNodeXForm<imm, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000174 return CurDAG->getTargetConstant(N->getSExtValue(), SDLoc(N), MVT::i64);
Matt Arsenaultbecd6562014-12-03 05:22:35 +0000175}]>;
176
Tom Stellardfb77f002015-01-13 22:59:41 +0000177// Copied from the AArch64 backend:
178def bitcast_fpimm_to_i32 : SDNodeXForm<fpimm, [{
179return CurDAG->getTargetConstant(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000180 N->getValueAPF().bitcastToAPInt().getZExtValue(), SDLoc(N), MVT::i32);
Tom Stellardfb77f002015-01-13 22:59:41 +0000181}]>;
182
183// Copied from the AArch64 backend:
184def bitcast_fpimm_to_i64 : SDNodeXForm<fpimm, [{
185return CurDAG->getTargetConstant(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000186 N->getValueAPF().bitcastToAPInt().getZExtValue(), SDLoc(N), MVT::i64);
Tom Stellardfb77f002015-01-13 22:59:41 +0000187}]>;
188
Matt Arsenault99ed7892014-03-19 22:19:49 +0000189def IMM8bit : PatLeaf <(imm),
190 [{return isUInt<8>(N->getZExtValue());}]
191>;
192
Tom Stellard07a10a32013-06-03 17:39:43 +0000193def IMM12bit : PatLeaf <(imm),
194 [{return isUInt<12>(N->getZExtValue());}]
Tom Stellard89093802013-02-07 19:39:40 +0000195>;
196
Matt Arsenault99ed7892014-03-19 22:19:49 +0000197def IMM16bit : PatLeaf <(imm),
198 [{return isUInt<16>(N->getZExtValue());}]
199>;
200
Marek Olsak58f61a82014-12-07 17:17:38 +0000201def IMM20bit : PatLeaf <(imm),
202 [{return isUInt<20>(N->getZExtValue());}]
203>;
204
Tom Stellardd6cb8e82014-05-09 16:42:21 +0000205def IMM32bit : PatLeaf <(imm),
206 [{return isUInt<32>(N->getZExtValue());}]
207>;
208
Tom Stellarde2367942014-02-06 18:36:41 +0000209def mubuf_vaddr_offset : PatFrag<
210 (ops node:$ptr, node:$offset, node:$imm_offset),
211 (add (add node:$ptr, node:$offset), node:$imm_offset)
212>;
213
Christian Konigf82901a2013-02-26 17:52:23 +0000214class InlineImm <ValueType vt> : PatLeaf <(vt imm), [{
Tom Stellard7ed0b522014-04-03 20:19:27 +0000215 return isInlineImmediate(N);
Christian Konigb559b072013-02-16 11:28:36 +0000216}]>;
217
Matt Arsenault303011a2014-12-17 21:04:08 +0000218class InlineFPImm <ValueType vt> : PatLeaf <(vt fpimm), [{
219 return isInlineImmediate(N);
220}]>;
221
Tom Stellarddf94dc32013-08-14 23:24:24 +0000222class SGPRImm <dag frag> : PatLeaf<frag, [{
Eric Christopher7792e322015-01-30 23:24:40 +0000223 if (Subtarget->getGeneration() < AMDGPUSubtarget::SOUTHERN_ISLANDS) {
Tom Stellarddf94dc32013-08-14 23:24:24 +0000224 return false;
225 }
226 const SIRegisterInfo *SIRI =
Eric Christopher7792e322015-01-30 23:24:40 +0000227 static_cast<const SIRegisterInfo *>(Subtarget->getRegisterInfo());
Tom Stellarddf94dc32013-08-14 23:24:24 +0000228 for (SDNode::use_iterator U = N->use_begin(), E = SDNode::use_end();
229 U != E; ++U) {
230 if (SIRI->isSGPRClass(getOperandRegClass(*U, U.getOperandNo()))) {
231 return true;
232 }
233 }
234 return false;
235}]>;
236
Tom Stellard01825af2014-07-21 14:01:08 +0000237//===----------------------------------------------------------------------===//
238// Custom Operands
239//===----------------------------------------------------------------------===//
240
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +0000241def FRAMEri32 : Operand<iPTR> {
Matt Arsenault06028dd2014-05-01 16:37:52 +0000242 let MIOperandInfo = (ops i32:$ptr, i32imm:$index);
Tom Stellard81d871d2013-11-13 23:36:50 +0000243}
244
Tom Stellardd7e6f132015-04-08 01:09:26 +0000245def SoppBrTarget : AsmOperandClass {
246 let Name = "SoppBrTarget";
247 let ParserMethod = "parseSOppBrTarget";
248}
249
Tom Stellard01825af2014-07-21 14:01:08 +0000250def sopp_brtarget : Operand<OtherVT> {
251 let EncoderMethod = "getSOPPBrEncoding";
252 let OperandType = "OPERAND_PCREL";
Tom Stellardd7e6f132015-04-08 01:09:26 +0000253 let ParserMatchClass = SoppBrTarget;
Tom Stellard01825af2014-07-21 14:01:08 +0000254}
255
Tom Stellardb4a313a2014-08-01 00:32:39 +0000256include "SIInstrFormats.td"
Marek Olsak5df00d62014-12-07 12:18:57 +0000257include "VIInstrFormats.td"
Tom Stellardb4a313a2014-08-01 00:32:39 +0000258
Tom Stellardd7e6f132015-04-08 01:09:26 +0000259def MubufOffsetMatchClass : AsmOperandClass {
260 let Name = "MubufOffset";
261 let ParserMethod = "parseMubufOptionalOps";
262 let RenderMethod = "addImmOperands";
263}
264
265class DSOffsetBaseMatchClass <string parser> : AsmOperandClass {
266 let Name = "DSOffset"#parser;
267 let ParserMethod = parser;
268 let RenderMethod = "addImmOperands";
269 let PredicateMethod = "isDSOffset";
270}
271
272def DSOffsetMatchClass : DSOffsetBaseMatchClass <"parseDSOptionalOps">;
273def DSOffsetGDSMatchClass : DSOffsetBaseMatchClass <"parseDSOffsetOptional">;
274
275def DSOffset01MatchClass : AsmOperandClass {
276 let Name = "DSOffset1";
277 let ParserMethod = "parseDSOff01OptionalOps";
278 let RenderMethod = "addImmOperands";
279 let PredicateMethod = "isDSOffset01";
280}
281
282class GDSBaseMatchClass <string parser> : AsmOperandClass {
283 let Name = "GDS"#parser;
284 let PredicateMethod = "isImm";
285 let ParserMethod = parser;
286 let RenderMethod = "addImmOperands";
287}
288
289def GDSMatchClass : GDSBaseMatchClass <"parseDSOptionalOps">;
290def GDS01MatchClass : GDSBaseMatchClass <"parseDSOff01OptionalOps">;
291
292def GLCMatchClass : AsmOperandClass {
293 let Name = "GLC";
294 let PredicateMethod = "isImm";
295 let ParserMethod = "parseMubufOptionalOps";
296 let RenderMethod = "addImmOperands";
297}
298
299def SLCMatchClass : AsmOperandClass {
300 let Name = "SLC";
301 let PredicateMethod = "isImm";
302 let ParserMethod = "parseMubufOptionalOps";
303 let RenderMethod = "addImmOperands";
304}
305
306def TFEMatchClass : AsmOperandClass {
307 let Name = "TFE";
308 let PredicateMethod = "isImm";
309 let ParserMethod = "parseMubufOptionalOps";
310 let RenderMethod = "addImmOperands";
311}
312
313def OModMatchClass : AsmOperandClass {
314 let Name = "OMod";
315 let PredicateMethod = "isImm";
316 let ParserMethod = "parseVOP3OptionalOps";
317 let RenderMethod = "addImmOperands";
318}
319
320def ClampMatchClass : AsmOperandClass {
321 let Name = "Clamp";
322 let PredicateMethod = "isImm";
323 let ParserMethod = "parseVOP3OptionalOps";
324 let RenderMethod = "addImmOperands";
325}
326
Tom Stellard229d5e62014-08-05 14:48:12 +0000327let OperandType = "OPERAND_IMMEDIATE" in {
328
329def offen : Operand<i1> {
330 let PrintMethod = "printOffen";
331}
332def idxen : Operand<i1> {
333 let PrintMethod = "printIdxen";
334}
335def addr64 : Operand<i1> {
336 let PrintMethod = "printAddr64";
337}
338def mbuf_offset : Operand<i16> {
339 let PrintMethod = "printMBUFOffset";
Tom Stellardd7e6f132015-04-08 01:09:26 +0000340 let ParserMatchClass = MubufOffsetMatchClass;
Tom Stellard229d5e62014-08-05 14:48:12 +0000341}
Tom Stellardd7e6f132015-04-08 01:09:26 +0000342class ds_offset_base <AsmOperandClass mc> : Operand<i16> {
Matt Arsenault61cc9082014-10-10 22:16:07 +0000343 let PrintMethod = "printDSOffset";
Tom Stellardd7e6f132015-04-08 01:09:26 +0000344 let ParserMatchClass = mc;
Matt Arsenault61cc9082014-10-10 22:16:07 +0000345}
Tom Stellardd7e6f132015-04-08 01:09:26 +0000346def ds_offset : ds_offset_base <DSOffsetMatchClass>;
347def ds_offset_gds : ds_offset_base <DSOffsetGDSMatchClass>;
348
Matt Arsenault61cc9082014-10-10 22:16:07 +0000349def ds_offset0 : Operand<i8> {
350 let PrintMethod = "printDSOffset0";
Tom Stellardd7e6f132015-04-08 01:09:26 +0000351 let ParserMatchClass = DSOffset01MatchClass;
Matt Arsenault61cc9082014-10-10 22:16:07 +0000352}
353def ds_offset1 : Operand<i8> {
354 let PrintMethod = "printDSOffset1";
Tom Stellardd7e6f132015-04-08 01:09:26 +0000355 let ParserMatchClass = DSOffset01MatchClass;
Matt Arsenault61cc9082014-10-10 22:16:07 +0000356}
Tom Stellardd7e6f132015-04-08 01:09:26 +0000357class gds_base <AsmOperandClass mc> : Operand <i1> {
Tom Stellard065e3d42015-03-09 18:49:54 +0000358 let PrintMethod = "printGDS";
Tom Stellardd7e6f132015-04-08 01:09:26 +0000359 let ParserMatchClass = mc;
Tom Stellard065e3d42015-03-09 18:49:54 +0000360}
Tom Stellardd7e6f132015-04-08 01:09:26 +0000361def gds : gds_base <GDSMatchClass>;
362
363def gds01 : gds_base <GDS01MatchClass>;
364
Tom Stellard229d5e62014-08-05 14:48:12 +0000365def glc : Operand <i1> {
366 let PrintMethod = "printGLC";
Tom Stellardd7e6f132015-04-08 01:09:26 +0000367 let ParserMatchClass = GLCMatchClass;
Tom Stellard229d5e62014-08-05 14:48:12 +0000368}
369def slc : Operand <i1> {
370 let PrintMethod = "printSLC";
Tom Stellardd7e6f132015-04-08 01:09:26 +0000371 let ParserMatchClass = SLCMatchClass;
Tom Stellard229d5e62014-08-05 14:48:12 +0000372}
373def tfe : Operand <i1> {
374 let PrintMethod = "printTFE";
Tom Stellardd7e6f132015-04-08 01:09:26 +0000375 let ParserMatchClass = TFEMatchClass;
Tom Stellard229d5e62014-08-05 14:48:12 +0000376}
377
Matt Arsenault97069782014-09-30 19:49:48 +0000378def omod : Operand <i32> {
379 let PrintMethod = "printOModSI";
Tom Stellardd7e6f132015-04-08 01:09:26 +0000380 let ParserMatchClass = OModMatchClass;
Matt Arsenault97069782014-09-30 19:49:48 +0000381}
382
383def ClampMod : Operand <i1> {
384 let PrintMethod = "printClampSI";
Tom Stellardd7e6f132015-04-08 01:09:26 +0000385 let ParserMatchClass = ClampMatchClass;
Matt Arsenault97069782014-09-30 19:49:48 +0000386}
387
Tom Stellard229d5e62014-08-05 14:48:12 +0000388} // End OperandType = "OPERAND_IMMEDIATE"
389
Tom Stellardc0503922015-03-12 21:34:22 +0000390def VOPDstS64 : VOPDstOperand <SReg_64>;
391
Christian Konig72d5d5c2013-02-21 15:16:44 +0000392//===----------------------------------------------------------------------===//
Tom Stellardb02c2682014-06-24 23:33:07 +0000393// Complex patterns
394//===----------------------------------------------------------------------===//
395
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000396def DS1Addr1Offset : ComplexPattern<i32, 2, "SelectDS1Addr1Offset">;
Tom Stellardf3fc5552014-08-22 18:49:35 +0000397def DS64Bit4ByteAligned : ComplexPattern<i32, 3, "SelectDS64Bit4ByteAligned">;
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000398
Tom Stellardb02094e2014-07-21 15:45:01 +0000399def MUBUFAddr32 : ComplexPattern<i64, 9, "SelectMUBUFAddr32">;
Tom Stellard1f9939f2015-02-27 14:59:41 +0000400def MUBUFAddr64 : ComplexPattern<i64, 7, "SelectMUBUFAddr64">;
Tom Stellardc53861a2015-02-11 00:34:32 +0000401def MUBUFAddr64Atomic : ComplexPattern<i64, 5, "SelectMUBUFAddr64">;
Tom Stellardb02094e2014-07-21 15:45:01 +0000402def MUBUFScratch : ComplexPattern<i64, 4, "SelectMUBUFScratch">;
Tom Stellard155bbb72014-08-11 22:18:17 +0000403def MUBUFOffset : ComplexPattern<i64, 6, "SelectMUBUFOffset">;
Tom Stellard7980fc82014-09-25 18:30:26 +0000404def MUBUFOffsetAtomic : ComplexPattern<i64, 4, "SelectMUBUFOffset">;
Tom Stellardb02c2682014-06-24 23:33:07 +0000405
Tom Stellardb4a313a2014-08-01 00:32:39 +0000406def VOP3Mods0 : ComplexPattern<untyped, 4, "SelectVOP3Mods0">;
Matt Arsenault1cffa4c2014-11-13 19:49:04 +0000407def VOP3Mods0Clamp : ComplexPattern<untyped, 3, "SelectVOP3Mods0Clamp">;
Matt Arsenault4831ce52015-01-06 23:00:37 +0000408def VOP3Mods0Clamp0OMod : ComplexPattern<untyped, 4, "SelectVOP3Mods0Clamp0OMod">;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000409def VOP3Mods : ComplexPattern<untyped, 2, "SelectVOP3Mods">;
410
Tom Stellardb02c2682014-06-24 23:33:07 +0000411//===----------------------------------------------------------------------===//
Christian Konig72d5d5c2013-02-21 15:16:44 +0000412// SI assembler operands
413//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +0000414
Christian Konigeabf8332013-02-21 15:16:49 +0000415def SIOperand {
416 int ZERO = 0x80;
Christian Konigd3039962013-02-26 17:52:09 +0000417 int VCC = 0x6A;
Matt Arsenault3f981402014-09-15 15:41:53 +0000418 int FLAT_SCR = 0x68;
Tom Stellard75aadc22012-12-11 21:25:42 +0000419}
420
Tom Stellardb4a313a2014-08-01 00:32:39 +0000421def SRCMODS {
422 int NONE = 0;
Marek Olsak7d777282015-03-24 13:40:15 +0000423 int NEG = 1;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000424}
425
426def DSTCLAMP {
427 int NONE = 0;
428}
429
430def DSTOMOD {
431 int NONE = 0;
432}
Tom Stellard75aadc22012-12-11 21:25:42 +0000433
Christian Konig72d5d5c2013-02-21 15:16:44 +0000434//===----------------------------------------------------------------------===//
435//
436// SI Instruction multiclass helpers.
437//
438// Instructions with _32 take 32-bit operands.
439// Instructions with _64 take 64-bit operands.
440//
441// VOP_* instructions can use either a 32-bit or 64-bit encoding. The 32-bit
442// encoding is the standard encoding, but instruction that make use of
443// any of the instruction modifiers must use the 64-bit encoding.
444//
445// Instructions with _e32 use the 32-bit encoding.
446// Instructions with _e64 use the 64-bit encoding.
447//
448//===----------------------------------------------------------------------===//
449
Tom Stellardc470c962014-10-01 14:44:42 +0000450class SIMCInstr <string pseudo, int subtarget> {
451 string PseudoInstr = pseudo;
452 int Subtarget = subtarget;
453}
454
Christian Konig72d5d5c2013-02-21 15:16:44 +0000455//===----------------------------------------------------------------------===//
Tom Stellard3a35d8f2014-10-01 14:44:45 +0000456// EXP classes
457//===----------------------------------------------------------------------===//
458
459class EXPCommon : InstSI<
460 (outs),
461 (ins i32imm:$en, i32imm:$tgt, i32imm:$compr, i32imm:$done, i32imm:$vm,
Tom Stellard45c0b3a2015-01-07 20:59:25 +0000462 VGPR_32:$src0, VGPR_32:$src1, VGPR_32:$src2, VGPR_32:$src3),
Tom Stellard326d6ec2014-11-05 14:50:53 +0000463 "exp $en, $tgt, $compr, $done, $vm, $src0, $src1, $src2, $src3",
Tom Stellard3a35d8f2014-10-01 14:44:45 +0000464 [] > {
465
466 let EXP_CNT = 1;
467 let Uses = [EXEC];
468}
469
470multiclass EXP_m {
471
Tom Stellard1ca873b2015-02-18 16:08:17 +0000472 let isPseudo = 1, isCodeGenOnly = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +0000473 def "" : EXPCommon, SIMCInstr <"exp", SISubtarget.NONE> ;
Tom Stellard3a35d8f2014-10-01 14:44:45 +0000474 }
475
Tom Stellard326d6ec2014-11-05 14:50:53 +0000476 def _si : EXPCommon, SIMCInstr <"exp", SISubtarget.SI>, EXPe;
Marek Olsak5df00d62014-12-07 12:18:57 +0000477
478 def _vi : EXPCommon, SIMCInstr <"exp", SISubtarget.VI>, EXPe_vi;
Tom Stellard3a35d8f2014-10-01 14:44:45 +0000479}
480
481//===----------------------------------------------------------------------===//
Christian Konig72d5d5c2013-02-21 15:16:44 +0000482// Scalar classes
483//===----------------------------------------------------------------------===//
484
Marek Olsak5df00d62014-12-07 12:18:57 +0000485class SOP1_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
486 SOP1 <outs, ins, "", pattern>,
487 SIMCInstr<opName, SISubtarget.NONE> {
488 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +0000489 let isCodeGenOnly = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +0000490}
Christian Konig72d5d5c2013-02-21 15:16:44 +0000491
Marek Olsak367447c2015-01-27 17:25:11 +0000492class SOP1_Real_si <sop1 op, string opName, dag outs, dag ins, string asm> :
493 SOP1 <outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000494 SOP1e <op.SI>,
Tom Stellardd7e6f132015-04-08 01:09:26 +0000495 SIMCInstr<opName, SISubtarget.SI> {
496 let isCodeGenOnly = 0;
497 let AssemblerPredicates = [isSICI];
498}
Marek Olsak5df00d62014-12-07 12:18:57 +0000499
Marek Olsak367447c2015-01-27 17:25:11 +0000500class SOP1_Real_vi <sop1 op, string opName, dag outs, dag ins, string asm> :
501 SOP1 <outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000502 SOP1e <op.VI>,
Tom Stellardd7e6f132015-04-08 01:09:26 +0000503 SIMCInstr<opName, SISubtarget.VI> {
504 let isCodeGenOnly = 0;
505 let AssemblerPredicates = [isVI];
506}
Marek Olsak5df00d62014-12-07 12:18:57 +0000507
Tom Stellarde1e4a2d32015-02-13 21:02:37 +0000508multiclass SOP1_m <sop1 op, string opName, dag outs, dag ins, string asm,
509 list<dag> pattern> {
Marek Olsak5df00d62014-12-07 12:18:57 +0000510
Tom Stellarde1e4a2d32015-02-13 21:02:37 +0000511 def "" : SOP1_Pseudo <opName, outs, ins, pattern>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000512
Tom Stellarde1e4a2d32015-02-13 21:02:37 +0000513 def _si : SOP1_Real_si <op, opName, outs, ins, asm>;
514
515 def _vi : SOP1_Real_vi <op, opName, outs, ins, asm>;
516
Marek Olsak5df00d62014-12-07 12:18:57 +0000517}
518
Tom Stellarde1e4a2d32015-02-13 21:02:37 +0000519multiclass SOP1_32 <sop1 op, string opName, list<dag> pattern> : SOP1_m <
520 op, opName, (outs SReg_32:$dst), (ins SSrc_32:$src0),
521 opName#" $dst, $src0", pattern
522>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000523
Tom Stellarde1e4a2d32015-02-13 21:02:37 +0000524multiclass SOP1_64 <sop1 op, string opName, list<dag> pattern> : SOP1_m <
525 op, opName, (outs SReg_64:$dst), (ins SSrc_64:$src0),
526 opName#" $dst, $src0", pattern
527>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000528
529// no input, 64-bit output.
530multiclass SOP1_64_0 <sop1 op, string opName, list<dag> pattern> {
531 def "" : SOP1_Pseudo <opName, (outs SReg_64:$dst), (ins), pattern>;
532
533 def _si : SOP1_Real_si <op, opName, (outs SReg_64:$dst), (ins),
Marek Olsak367447c2015-01-27 17:25:11 +0000534 opName#" $dst"> {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000535 let ssrc0 = 0;
Marek Olsak5df00d62014-12-07 12:18:57 +0000536 }
537
538 def _vi : SOP1_Real_vi <op, opName, (outs SReg_64:$dst), (ins),
Marek Olsak367447c2015-01-27 17:25:11 +0000539 opName#" $dst"> {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000540 let ssrc0 = 0;
Marek Olsak5df00d62014-12-07 12:18:57 +0000541 }
542}
Christian Konig72d5d5c2013-02-21 15:16:44 +0000543
Tom Stellardce449ad2015-02-18 16:08:11 +0000544// 64-bit input, no output
545multiclass SOP1_1 <sop1 op, string opName, list<dag> pattern> {
546 def "" : SOP1_Pseudo <opName, (outs), (ins SReg_64:$src0), pattern>;
547
548 def _si : SOP1_Real_si <op, opName, (outs), (ins SReg_64:$src0),
549 opName#" $src0"> {
550 let sdst = 0;
551 }
552
553 def _vi : SOP1_Real_vi <op, opName, (outs), (ins SReg_64:$src0),
554 opName#" $src0"> {
555 let sdst = 0;
556 }
557}
558
Matt Arsenault8333e432014-06-10 19:18:24 +0000559// 64-bit input, 32-bit output.
Tom Stellarde1e4a2d32015-02-13 21:02:37 +0000560multiclass SOP1_32_64 <sop1 op, string opName, list<dag> pattern> : SOP1_m <
561 op, opName, (outs SReg_32:$dst), (ins SSrc_64:$src0),
562 opName#" $dst, $src0", pattern
563>;
Matt Arsenault1a179e82014-11-13 20:23:36 +0000564
Marek Olsak5df00d62014-12-07 12:18:57 +0000565class SOP2_Pseudo<string opName, dag outs, dag ins, list<dag> pattern> :
566 SOP2<outs, ins, "", pattern>,
567 SIMCInstr<opName, SISubtarget.NONE> {
568 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +0000569 let isCodeGenOnly = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +0000570 let Size = 4;
Tom Stellard0c0008c2015-02-18 16:08:13 +0000571
572 // Pseudo instructions have no encodings, but adding this field here allows
573 // us to do:
574 // let sdst = xxx in {
575 // for multiclasses that include both real and pseudo instructions.
576 field bits<7> sdst = 0;
Marek Olsak5df00d62014-12-07 12:18:57 +0000577}
Christian Konig72d5d5c2013-02-21 15:16:44 +0000578
Marek Olsak367447c2015-01-27 17:25:11 +0000579class SOP2_Real_si<sop2 op, string opName, dag outs, dag ins, string asm> :
580 SOP2<outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000581 SOP2e<op.SI>,
Tom Stellardd7e6f132015-04-08 01:09:26 +0000582 SIMCInstr<opName, SISubtarget.SI> {
583 let AssemblerPredicates = [isSICI];
584}
Matt Arsenault94812212014-11-14 18:18:16 +0000585
Marek Olsak367447c2015-01-27 17:25:11 +0000586class SOP2_Real_vi<sop2 op, string opName, dag outs, dag ins, string asm> :
587 SOP2<outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000588 SOP2e<op.VI>,
Tom Stellardd7e6f132015-04-08 01:09:26 +0000589 SIMCInstr<opName, SISubtarget.VI> {
590 let AssemblerPredicates = [isVI];
591}
Marek Olsak5df00d62014-12-07 12:18:57 +0000592
593multiclass SOP2_SELECT_32 <sop2 op, string opName, list<dag> pattern> {
594 def "" : SOP2_Pseudo <opName, (outs SReg_32:$dst),
595 (ins SSrc_32:$src0, SSrc_32:$src1, SCCReg:$scc), pattern>;
596
597 def _si : SOP2_Real_si <op, opName, (outs SReg_32:$dst),
598 (ins SSrc_32:$src0, SSrc_32:$src1, SCCReg:$scc),
Marek Olsak367447c2015-01-27 17:25:11 +0000599 opName#" $dst, $src0, $src1 [$scc]">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000600
601 def _vi : SOP2_Real_vi <op, opName, (outs SReg_32:$dst),
602 (ins SSrc_32:$src0, SSrc_32:$src1, SCCReg:$scc),
Marek Olsak367447c2015-01-27 17:25:11 +0000603 opName#" $dst, $src0, $src1 [$scc]">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000604}
605
Tom Stellardee21faa2015-02-18 16:08:09 +0000606multiclass SOP2_m <sop2 op, string opName, dag outs, dag ins, string asm,
607 list<dag> pattern> {
Marek Olsak5df00d62014-12-07 12:18:57 +0000608
Tom Stellardee21faa2015-02-18 16:08:09 +0000609 def "" : SOP2_Pseudo <opName, outs, ins, pattern>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000610
Tom Stellardee21faa2015-02-18 16:08:09 +0000611 def _si : SOP2_Real_si <op, opName, outs, ins, asm>;
612
613 def _vi : SOP2_Real_vi <op, opName, outs, ins, asm>;
614
Marek Olsak5df00d62014-12-07 12:18:57 +0000615}
616
Tom Stellardee21faa2015-02-18 16:08:09 +0000617multiclass SOP2_32 <sop2 op, string opName, list<dag> pattern> : SOP2_m <
618 op, opName, (outs SReg_32:$dst), (ins SSrc_32:$src0, SSrc_32:$src1),
619 opName#" $dst, $src0, $src1", pattern
620>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000621
Tom Stellardee21faa2015-02-18 16:08:09 +0000622multiclass SOP2_64 <sop2 op, string opName, list<dag> pattern> : SOP2_m <
623 op, opName, (outs SReg_64:$dst), (ins SSrc_64:$src0, SSrc_64:$src1),
624 opName#" $dst, $src0, $src1", pattern
625>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000626
Tom Stellardee21faa2015-02-18 16:08:09 +0000627multiclass SOP2_64_32 <sop2 op, string opName, list<dag> pattern> : SOP2_m <
628 op, opName, (outs SReg_64:$dst), (ins SSrc_64:$src0, SSrc_32:$src1),
629 opName#" $dst, $src0, $src1", pattern
630>;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000631
Tom Stellardb6550522015-01-12 19:33:18 +0000632class SOPC_Helper <bits<7> op, RegisterOperand rc, ValueType vt,
Matt Arsenault0cb92e12014-04-11 19:25:18 +0000633 string opName, PatLeaf cond> : SOPC <
634 op, (outs SCCReg:$dst), (ins rc:$src0, rc:$src1),
Tom Stellarde2f5b412015-03-12 21:34:28 +0000635 opName#" $src0, $src1", []>;
Matt Arsenault0cb92e12014-04-11 19:25:18 +0000636
637class SOPC_32<bits<7> op, string opName, PatLeaf cond = COND_NULL>
638 : SOPC_Helper<op, SSrc_32, i32, opName, cond>;
639
640class SOPC_64<bits<7> op, string opName, PatLeaf cond = COND_NULL>
641 : SOPC_Helper<op, SSrc_64, i64, opName, cond>;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000642
Marek Olsak5df00d62014-12-07 12:18:57 +0000643class SOPK_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
644 SOPK <outs, ins, "", pattern>,
645 SIMCInstr<opName, SISubtarget.NONE> {
646 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +0000647 let isCodeGenOnly = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +0000648}
Christian Konig72d5d5c2013-02-21 15:16:44 +0000649
Marek Olsak367447c2015-01-27 17:25:11 +0000650class SOPK_Real_si <sopk op, string opName, dag outs, dag ins, string asm> :
651 SOPK <outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000652 SOPKe <op.SI>,
Tom Stellardd7e6f132015-04-08 01:09:26 +0000653 SIMCInstr<opName, SISubtarget.SI> {
654 let AssemblerPredicates = [isSICI];
655 let isCodeGenOnly = 0;
656}
Marek Olsak5df00d62014-12-07 12:18:57 +0000657
Marek Olsak367447c2015-01-27 17:25:11 +0000658class SOPK_Real_vi <sopk op, string opName, dag outs, dag ins, string asm> :
659 SOPK <outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000660 SOPKe <op.VI>,
Tom Stellardd7e6f132015-04-08 01:09:26 +0000661 SIMCInstr<opName, SISubtarget.VI> {
662 let AssemblerPredicates = [isVI];
663 let isCodeGenOnly = 0;
664}
Marek Olsak5df00d62014-12-07 12:18:57 +0000665
Tom Stellard8980dc32015-04-08 01:09:22 +0000666multiclass SOPK_m <sopk op, string opName, dag outs, dag ins, string opAsm,
667 string asm = opName#opAsm> {
668 def "" : SOPK_Pseudo <opName, outs, ins, []>;
669
670 def _si : SOPK_Real_si <op, opName, outs, ins, asm>;
671
672 def _vi : SOPK_Real_vi <op, opName, outs, ins, asm>;
673
674}
675
Marek Olsak5df00d62014-12-07 12:18:57 +0000676multiclass SOPK_32 <sopk op, string opName, list<dag> pattern> {
677 def "" : SOPK_Pseudo <opName, (outs SReg_32:$dst), (ins u16imm:$src0),
678 pattern>;
679
680 def _si : SOPK_Real_si <op, opName, (outs SReg_32:$dst), (ins u16imm:$src0),
Marek Olsak367447c2015-01-27 17:25:11 +0000681 opName#" $dst, $src0">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000682
683 def _vi : SOPK_Real_vi <op, opName, (outs SReg_32:$dst), (ins u16imm:$src0),
Marek Olsak367447c2015-01-27 17:25:11 +0000684 opName#" $dst, $src0">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000685}
686
687multiclass SOPK_SCC <sopk op, string opName, list<dag> pattern> {
688 def "" : SOPK_Pseudo <opName, (outs SCCReg:$dst),
689 (ins SReg_32:$src0, u16imm:$src1), pattern>;
690
Tom Stellard8980dc32015-04-08 01:09:22 +0000691 let DisableEncoding = "$dst" in {
692 def _si : SOPK_Real_si <op, opName, (outs SCCReg:$dst),
693 (ins SReg_32:$sdst, u16imm:$simm16), opName#" $sdst, $simm16">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000694
Tom Stellard8980dc32015-04-08 01:09:22 +0000695 def _vi : SOPK_Real_vi <op, opName, (outs SCCReg:$dst),
696 (ins SReg_32:$sdst, u16imm:$simm16), opName#" $sdst, $simm16">;
697 }
Marek Olsak5df00d62014-12-07 12:18:57 +0000698}
Christian Konig72d5d5c2013-02-21 15:16:44 +0000699
Tom Stellard8980dc32015-04-08 01:09:22 +0000700multiclass SOPK_32TIE <sopk op, string opName, list<dag> pattern> : SOPK_m <
701 op, opName, (outs SReg_32:$sdst), (ins SReg_32:$src0, u16imm:$simm16),
702 " $sdst, $simm16"
703>;
704
705multiclass SOPK_IMM32 <sopk op, string opName, dag outs, dag ins,
706 string argAsm, string asm = opName#argAsm> {
707
708 def "" : SOPK_Pseudo <opName, outs, ins, []>;
709
710 def _si : SOPK <outs, ins, asm, []>,
711 SOPK64e <op.SI>,
712 SIMCInstr<opName, SISubtarget.SI> {
713 let AssemblerPredicates = [isSICI];
714 let isCodeGenOnly = 0;
715 }
716
717 def _vi : SOPK <outs, ins, asm, []>,
718 SOPK64e <op.VI>,
719 SIMCInstr<opName, SISubtarget.VI> {
720 let AssemblerPredicates = [isVI];
721 let isCodeGenOnly = 0;
722 }
723}
Tom Stellardc470c962014-10-01 14:44:42 +0000724//===----------------------------------------------------------------------===//
725// SMRD classes
726//===----------------------------------------------------------------------===//
727
728class SMRD_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
729 SMRD <outs, ins, "", pattern>,
730 SIMCInstr<opName, SISubtarget.NONE> {
731 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +0000732 let isCodeGenOnly = 1;
Tom Stellardc470c962014-10-01 14:44:42 +0000733}
734
735class SMRD_Real_si <bits<5> op, string opName, bit imm, dag outs, dag ins,
736 string asm> :
737 SMRD <outs, ins, asm, []>,
738 SMRDe <op, imm>,
Tom Stellardd7e6f132015-04-08 01:09:26 +0000739 SIMCInstr<opName, SISubtarget.SI> {
740 let AssemblerPredicates = [isSICI];
741}
Tom Stellardc470c962014-10-01 14:44:42 +0000742
Marek Olsak5df00d62014-12-07 12:18:57 +0000743class SMRD_Real_vi <bits<8> op, string opName, bit imm, dag outs, dag ins,
744 string asm> :
745 SMRD <outs, ins, asm, []>,
746 SMEMe_vi <op, imm>,
Tom Stellardd7e6f132015-04-08 01:09:26 +0000747 SIMCInstr<opName, SISubtarget.VI> {
748 let AssemblerPredicates = [isVI];
749}
Marek Olsak5df00d62014-12-07 12:18:57 +0000750
Tom Stellardc470c962014-10-01 14:44:42 +0000751multiclass SMRD_m <bits<5> op, string opName, bit imm, dag outs, dag ins,
752 string asm, list<dag> pattern> {
753
754 def "" : SMRD_Pseudo <opName, outs, ins, pattern>;
755
756 def _si : SMRD_Real_si <op, opName, imm, outs, ins, asm>;
757
Matt Arsenault1991f5e2015-02-18 02:10:40 +0000758 // glc is only applicable to scalar stores, which are not yet
759 // implemented.
760 let glc = 0 in {
761 def _vi : SMRD_Real_vi <{0, 0, 0, op}, opName, imm, outs, ins, asm>;
762 }
Tom Stellardc470c962014-10-01 14:44:42 +0000763}
764
765multiclass SMRD_Helper <bits<5> op, string opName, RegisterClass baseClass,
Christian Konig9c7afd12013-03-18 11:33:50 +0000766 RegisterClass dstClass> {
Tom Stellardc470c962014-10-01 14:44:42 +0000767 defm _IMM : SMRD_m <
768 op, opName#"_IMM", 1, (outs dstClass:$dst),
Matt Arsenault4d7d3832014-04-15 22:32:49 +0000769 (ins baseClass:$sbase, u32imm:$offset),
Tom Stellardc470c962014-10-01 14:44:42 +0000770 opName#" $dst, $sbase, $offset", []
Christian Konig72d5d5c2013-02-21 15:16:44 +0000771 >;
772
Tom Stellardc470c962014-10-01 14:44:42 +0000773 defm _SGPR : SMRD_m <
774 op, opName#"_SGPR", 0, (outs dstClass:$dst),
Christian Konig9c7afd12013-03-18 11:33:50 +0000775 (ins baseClass:$sbase, SReg_32:$soff),
Tom Stellardc470c962014-10-01 14:44:42 +0000776 opName#" $dst, $sbase, $soff", []
Christian Konig72d5d5c2013-02-21 15:16:44 +0000777 >;
778}
779
780//===----------------------------------------------------------------------===//
781// Vector ALU classes
782//===----------------------------------------------------------------------===//
783
Tom Stellardb4a313a2014-08-01 00:32:39 +0000784// This must always be right before the operand being input modified.
785def InputMods : OperandWithDefaultOps <i32, (ops (i32 0))> {
786 let PrintMethod = "printOperandAndMods";
787}
Tom Stellardd7e6f132015-04-08 01:09:26 +0000788
789def InputModsMatchClass : AsmOperandClass {
790 let Name = "RegWithInputMods";
791}
792
Tom Stellardb4a313a2014-08-01 00:32:39 +0000793def InputModsNoDefault : Operand <i32> {
794 let PrintMethod = "printOperandAndMods";
Tom Stellardd7e6f132015-04-08 01:09:26 +0000795 let ParserMatchClass = InputModsMatchClass;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000796}
797
798class getNumSrcArgs<ValueType Src1, ValueType Src2> {
799 int ret =
800 !if (!eq(Src1.Value, untyped.Value), 1, // VOP1
801 !if (!eq(Src2.Value, untyped.Value), 2, // VOP2
802 3)); // VOP3
803}
804
805// Returns the register class to use for the destination of VOP[123C]
806// instructions for the given VT.
807class getVALUDstForVT<ValueType VT> {
Tom Stellardc0503922015-03-12 21:34:22 +0000808 RegisterOperand ret = !if(!eq(VT.Size, 32), VOPDstOperand<VGPR_32>,
809 !if(!eq(VT.Size, 64), VOPDstOperand<VReg_64>,
810 VOPDstOperand<SReg_64>)); // else VT == i1
Tom Stellardb4a313a2014-08-01 00:32:39 +0000811}
812
813// Returns the register class to use for source 0 of VOP[12C]
814// instructions for the given VT.
815class getVOPSrc0ForVT<ValueType VT> {
Tom Stellardb6550522015-01-12 19:33:18 +0000816 RegisterOperand ret = !if(!eq(VT.Size, 32), VSrc_32, VSrc_64);
Tom Stellardb4a313a2014-08-01 00:32:39 +0000817}
818
819// Returns the register class to use for source 1 of VOP[12C] for the
820// given VT.
821class getVOPSrc1ForVT<ValueType VT> {
Tom Stellard45c0b3a2015-01-07 20:59:25 +0000822 RegisterClass ret = !if(!eq(VT.Size, 32), VGPR_32, VReg_64);
Tom Stellardb4a313a2014-08-01 00:32:39 +0000823}
824
Tom Stellardb4a313a2014-08-01 00:32:39 +0000825// Returns the register class to use for sources of VOP3 instructions for the
826// given VT.
827class getVOP3SrcForVT<ValueType VT> {
Tom Stellardb6550522015-01-12 19:33:18 +0000828 RegisterOperand ret = !if(!eq(VT.Size, 32), VCSrc_32, VCSrc_64);
Tom Stellardb4a313a2014-08-01 00:32:39 +0000829}
830
Tom Stellardb4a313a2014-08-01 00:32:39 +0000831// Returns 1 if the source arguments have modifiers, 0 if they do not.
832class hasModifiers<ValueType SrcVT> {
833 bit ret = !if(!eq(SrcVT.Value, f32.Value), 1,
834 !if(!eq(SrcVT.Value, f64.Value), 1, 0));
835}
836
837// Returns the input arguments for VOP[12C] instructions for the given SrcVT.
Tom Stellardb6550522015-01-12 19:33:18 +0000838class getIns32 <RegisterOperand Src0RC, RegisterClass Src1RC, int NumSrcArgs> {
Tom Stellardb4a313a2014-08-01 00:32:39 +0000839 dag ret = !if(!eq(NumSrcArgs, 1), (ins Src0RC:$src0), // VOP1
840 !if(!eq(NumSrcArgs, 2), (ins Src0RC:$src0, Src1RC:$src1), // VOP2
841 (ins)));
842}
843
844// Returns the input arguments for VOP3 instructions for the given SrcVT.
Tom Stellardb6550522015-01-12 19:33:18 +0000845class getIns64 <RegisterOperand Src0RC, RegisterOperand Src1RC,
846 RegisterOperand Src2RC, int NumSrcArgs,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000847 bit HasModifiers> {
848
849 dag ret =
850 !if (!eq(NumSrcArgs, 1),
851 !if (!eq(HasModifiers, 1),
852 // VOP1 with modifiers
853 (ins InputModsNoDefault:$src0_modifiers, Src0RC:$src0,
Matt Arsenault97069782014-09-30 19:49:48 +0000854 ClampMod:$clamp, omod:$omod)
Tom Stellardb4a313a2014-08-01 00:32:39 +0000855 /* else */,
856 // VOP1 without modifiers
857 (ins Src0RC:$src0)
858 /* endif */ ),
859 !if (!eq(NumSrcArgs, 2),
860 !if (!eq(HasModifiers, 1),
861 // VOP 2 with modifiers
862 (ins InputModsNoDefault:$src0_modifiers, Src0RC:$src0,
863 InputModsNoDefault:$src1_modifiers, Src1RC:$src1,
Matt Arsenault97069782014-09-30 19:49:48 +0000864 ClampMod:$clamp, omod:$omod)
Tom Stellardb4a313a2014-08-01 00:32:39 +0000865 /* else */,
866 // VOP2 without modifiers
867 (ins Src0RC:$src0, Src1RC:$src1)
868 /* endif */ )
869 /* NumSrcArgs == 3 */,
870 !if (!eq(HasModifiers, 1),
871 // VOP3 with modifiers
872 (ins InputModsNoDefault:$src0_modifiers, Src0RC:$src0,
873 InputModsNoDefault:$src1_modifiers, Src1RC:$src1,
874 InputModsNoDefault:$src2_modifiers, Src2RC:$src2,
Matt Arsenault97069782014-09-30 19:49:48 +0000875 ClampMod:$clamp, omod:$omod)
Tom Stellardb4a313a2014-08-01 00:32:39 +0000876 /* else */,
877 // VOP3 without modifiers
878 (ins Src0RC:$src0, Src1RC:$src1, Src2RC:$src2)
879 /* endif */ )));
880}
881
882// Returns the assembly string for the inputs and outputs of a VOP[12C]
883// instruction. This does not add the _e32 suffix, so it can be reused
884// by getAsm64.
885class getAsm32 <int NumSrcArgs> {
886 string src1 = ", $src1";
887 string src2 = ", $src2";
Tom Stellardc0503922015-03-12 21:34:22 +0000888 string ret = "$dst, $src0"#
Tom Stellardb4a313a2014-08-01 00:32:39 +0000889 !if(!eq(NumSrcArgs, 1), "", src1)#
890 !if(!eq(NumSrcArgs, 3), src2, "");
891}
892
893// Returns the assembly string for the inputs and outputs of a VOP3
894// instruction.
895class getAsm64 <int NumSrcArgs, bit HasModifiers> {
Matt Arsenault268757b2015-01-15 23:17:03 +0000896 string src0 = !if(!eq(NumSrcArgs, 1), "$src0_modifiers", "$src0_modifiers,");
Matt Arsenault97069782014-09-30 19:49:48 +0000897 string src1 = !if(!eq(NumSrcArgs, 1), "",
898 !if(!eq(NumSrcArgs, 2), " $src1_modifiers",
899 " $src1_modifiers,"));
900 string src2 = !if(!eq(NumSrcArgs, 3), " $src2_modifiers", "");
Tom Stellardb4a313a2014-08-01 00:32:39 +0000901 string ret =
902 !if(!eq(HasModifiers, 0),
903 getAsm32<NumSrcArgs>.ret,
Tom Stellardc0503922015-03-12 21:34:22 +0000904 "$dst, "#src0#src1#src2#"$clamp"#"$omod");
Tom Stellardb4a313a2014-08-01 00:32:39 +0000905}
906
907
908class VOPProfile <list<ValueType> _ArgVT> {
909
910 field list<ValueType> ArgVT = _ArgVT;
911
912 field ValueType DstVT = ArgVT[0];
913 field ValueType Src0VT = ArgVT[1];
914 field ValueType Src1VT = ArgVT[2];
915 field ValueType Src2VT = ArgVT[3];
Tom Stellardc0503922015-03-12 21:34:22 +0000916 field RegisterOperand DstRC = getVALUDstForVT<DstVT>.ret;
Tom Stellardb6550522015-01-12 19:33:18 +0000917 field RegisterOperand Src0RC32 = getVOPSrc0ForVT<Src0VT>.ret;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000918 field RegisterClass Src1RC32 = getVOPSrc1ForVT<Src1VT>.ret;
Tom Stellardb6550522015-01-12 19:33:18 +0000919 field RegisterOperand Src0RC64 = getVOP3SrcForVT<Src0VT>.ret;
920 field RegisterOperand Src1RC64 = getVOP3SrcForVT<Src1VT>.ret;
921 field RegisterOperand Src2RC64 = getVOP3SrcForVT<Src2VT>.ret;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000922
923 field int NumSrcArgs = getNumSrcArgs<Src1VT, Src2VT>.ret;
924 field bit HasModifiers = hasModifiers<Src0VT>.ret;
925
926 field dag Outs = (outs DstRC:$dst);
927
928 field dag Ins32 = getIns32<Src0RC32, Src1RC32, NumSrcArgs>.ret;
929 field dag Ins64 = getIns64<Src0RC64, Src1RC64, Src2RC64, NumSrcArgs,
930 HasModifiers>.ret;
931
Tom Stellardc0503922015-03-12 21:34:22 +0000932 field string Asm32 = getAsm32<NumSrcArgs>.ret;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000933 field string Asm64 = getAsm64<NumSrcArgs, HasModifiers>.ret;
934}
935
Tom Stellardd1f0f022015-04-23 19:33:54 +0000936// FIXME: I think these F16 profiles will need to use f16 types in order
937// for the instruction patterns to work.
938def VOP_F16_F16 : VOPProfile <[f32, f32, untyped, untyped]>;
939def VOP_F16_I16 : VOPProfile <[f32, i32, untyped, untyped]>;
940def VOP_I16_F16 : VOPProfile <[i32, f32, untyped, untyped]>;
941
Tom Stellardb4a313a2014-08-01 00:32:39 +0000942def VOP_F32_F32 : VOPProfile <[f32, f32, untyped, untyped]>;
943def VOP_F32_F64 : VOPProfile <[f32, f64, untyped, untyped]>;
944def VOP_F32_I32 : VOPProfile <[f32, i32, untyped, untyped]>;
945def VOP_F64_F32 : VOPProfile <[f64, f32, untyped, untyped]>;
946def VOP_F64_F64 : VOPProfile <[f64, f64, untyped, untyped]>;
947def VOP_F64_I32 : VOPProfile <[f64, i32, untyped, untyped]>;
948def VOP_I32_F32 : VOPProfile <[i32, f32, untyped, untyped]>;
949def VOP_I32_F64 : VOPProfile <[i32, f64, untyped, untyped]>;
950def VOP_I32_I32 : VOPProfile <[i32, i32, untyped, untyped]>;
951
952def VOP_F32_F32_F32 : VOPProfile <[f32, f32, f32, untyped]>;
953def VOP_F32_F32_I32 : VOPProfile <[f32, f32, i32, untyped]>;
954def VOP_F64_F64_F64 : VOPProfile <[f64, f64, f64, untyped]>;
955def VOP_F64_F64_I32 : VOPProfile <[f64, f64, i32, untyped]>;
956def VOP_I32_F32_F32 : VOPProfile <[i32, f32, f32, untyped]>;
Marek Olsak11057ee2015-02-03 17:38:01 +0000957def VOP_I32_F32_I32 : VOPProfile <[i32, f32, i32, untyped]>;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000958def VOP_I32_I32_I32 : VOPProfile <[i32, i32, i32, untyped]>;
959def VOP_I32_I32_I32_VCC : VOPProfile <[i32, i32, i32, untyped]> {
Tom Stellard73ae1cb2014-09-23 21:26:25 +0000960 let Src0RC32 = VCSrc_32;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000961}
Matt Arsenault4831ce52015-01-06 23:00:37 +0000962
963def VOP_I1_F32_I32 : VOPProfile <[i1, f32, i32, untyped]> {
964 let Ins64 = (ins InputModsNoDefault:$src0_modifiers, Src0RC64:$src0, Src1RC64:$src1);
Tom Stellardc0503922015-03-12 21:34:22 +0000965 let Asm64 = "$dst, $src0_modifiers, $src1";
Matt Arsenault4831ce52015-01-06 23:00:37 +0000966}
967
968def VOP_I1_F64_I32 : VOPProfile <[i1, f64, i32, untyped]> {
969 let Ins64 = (ins InputModsNoDefault:$src0_modifiers, Src0RC64:$src0, Src1RC64:$src1);
Tom Stellardc0503922015-03-12 21:34:22 +0000970 let Asm64 = "$dst, $src0_modifiers, $src1";
Matt Arsenault4831ce52015-01-06 23:00:37 +0000971}
972
Tom Stellardb4a313a2014-08-01 00:32:39 +0000973def VOP_I64_I64_I32 : VOPProfile <[i64, i64, i32, untyped]>;
Marek Olsak707a6d02015-02-03 21:53:01 +0000974def VOP_I64_I32_I64 : VOPProfile <[i64, i32, i64, untyped]>;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000975def VOP_I64_I64_I64 : VOPProfile <[i64, i64, i64, untyped]>;
Tom Stellard5224df32015-03-10 16:16:44 +0000976def VOP_CNDMASK : VOPProfile <[i32, i32, i32, untyped]> {
977 let Ins32 = (ins Src0RC32:$src0, Src1RC32:$src1, VCCReg:$src2);
978 let Ins64 = (ins Src0RC64:$src0, Src1RC64:$src1, SSrc_64:$src2);
Tom Stellardc0503922015-03-12 21:34:22 +0000979 let Asm64 = "$dst, $src0, $src1, $src2";
Tom Stellard5224df32015-03-10 16:16:44 +0000980}
Tom Stellardb4a313a2014-08-01 00:32:39 +0000981
982def VOP_F32_F32_F32_F32 : VOPProfile <[f32, f32, f32, f32]>;
Matt Arsenault70120fa2015-02-21 21:29:00 +0000983def VOP_MADK : VOPProfile <[f32, f32, f32, f32]> {
984 field dag Ins = (ins VCSrc_32:$src0, VGPR_32:$vsrc1, u32imm:$src2);
Tom Stellardc0503922015-03-12 21:34:22 +0000985 field string Asm = "$dst, $src0, $vsrc1, $src2";
Matt Arsenault70120fa2015-02-21 21:29:00 +0000986}
Tom Stellardb4a313a2014-08-01 00:32:39 +0000987def VOP_F64_F64_F64_F64 : VOPProfile <[f64, f64, f64, f64]>;
988def VOP_I32_I32_I32_I32 : VOPProfile <[i32, i32, i32, i32]>;
989def VOP_I64_I32_I32_I64 : VOPProfile <[i64, i32, i32, i64]>;
990
991
Christian Konigf741fbf2013-02-26 17:52:42 +0000992class VOP <string opName> {
993 string OpName = opName;
994}
995
Christian Konig3c145802013-03-27 09:12:59 +0000996class VOP2_REV <string revOp, bit isOrig> {
997 string RevOp = revOp;
998 bit IsOrig = isOrig;
999}
1000
Matt Arsenault9903ccf2014-09-08 15:07:27 +00001001class AtomicNoRet <string noRetOp, bit isRet> {
1002 string NoRetOp = noRetOp;
1003 bit IsRet = isRet;
1004}
1005
Tom Stellard94d2e992014-10-07 23:51:34 +00001006class VOP1_Pseudo <dag outs, dag ins, list<dag> pattern, string opName> :
1007 VOP1Common <outs, ins, "", pattern>,
Marek Olsak5df00d62014-12-07 12:18:57 +00001008 VOP <opName>,
Tom Stellardd7e6f132015-04-08 01:09:26 +00001009 SIMCInstr <opName#"_e32", SISubtarget.NONE>,
1010 MnemonicAlias<opName#"_e32", opName> {
Tom Stellard94d2e992014-10-07 23:51:34 +00001011 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +00001012 let isCodeGenOnly = 1;
Tom Stellardc34c37a2015-02-18 16:08:15 +00001013
1014 field bits<8> vdst;
1015 field bits<9> src0;
Tom Stellard94d2e992014-10-07 23:51:34 +00001016}
1017
Tom Stellard23c2c3d2015-03-20 15:14:21 +00001018class VOP1_Real_si <string opName, vop1 op, dag outs, dag ins, string asm> :
1019 VOP1<op.SI, outs, ins, asm, []>,
Tom Stellardd1f0f022015-04-23 19:33:54 +00001020 SIMCInstr <opName#"_e32", SISubtarget.SI> {
1021 let AssemblerPredicate = SIAssemblerPredicate;
1022}
Tom Stellard23c2c3d2015-03-20 15:14:21 +00001023
1024class VOP1_Real_vi <string opName, vop1 op, dag outs, dag ins, string asm> :
1025 VOP1<op.VI, outs, ins, asm, []>,
Tom Stellardd1f0f022015-04-23 19:33:54 +00001026 SIMCInstr <opName#"_e32", SISubtarget.VI> {
1027 let AssemblerPredicates = [isVI];
1028}
Tom Stellard23c2c3d2015-03-20 15:14:21 +00001029
Tom Stellard94d2e992014-10-07 23:51:34 +00001030multiclass VOP1_m <vop1 op, dag outs, dag ins, string asm, list<dag> pattern,
1031 string opName> {
1032 def "" : VOP1_Pseudo <outs, ins, pattern, opName>;
1033
Tom Stellard23c2c3d2015-03-20 15:14:21 +00001034 def _si : VOP1_Real_si <opName, op, outs, ins, asm>;
1035
1036 def _vi : VOP1_Real_vi <opName, op, outs, ins, asm>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001037}
1038
Marek Olsak3ecf5082015-02-03 21:53:05 +00001039multiclass VOP1SI_m <vop1 op, dag outs, dag ins, string asm, list<dag> pattern,
1040 string opName> {
1041 def "" : VOP1_Pseudo <outs, ins, pattern, opName>;
1042
Tom Stellard23c2c3d2015-03-20 15:14:21 +00001043 def _si : VOP1_Real_si <opName, op, outs, ins, asm>;
Marek Olsak3ecf5082015-02-03 21:53:05 +00001044}
1045
Marek Olsak5df00d62014-12-07 12:18:57 +00001046class VOP2_Pseudo <dag outs, dag ins, list<dag> pattern, string opName> :
1047 VOP2Common <outs, ins, "", pattern>,
1048 VOP <opName>,
Tom Stellardd7e6f132015-04-08 01:09:26 +00001049 SIMCInstr<opName#"_e32", SISubtarget.NONE>,
1050 MnemonicAlias<opName#"_e32", opName> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001051 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +00001052 let isCodeGenOnly = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +00001053}
1054
Tom Stellard3b0dab92015-03-20 15:14:23 +00001055class VOP2_Real_si <string opName, vop2 op, dag outs, dag ins, string asm> :
1056 VOP2 <op.SI, outs, ins, opName#asm, []>,
Tom Stellardd7e6f132015-04-08 01:09:26 +00001057 SIMCInstr <opName#"_e32", SISubtarget.SI> {
1058 let AssemblerPredicates = [isSICI];
1059}
Tom Stellard3b0dab92015-03-20 15:14:23 +00001060
1061class VOP2_Real_vi <string opName, vop2 op, dag outs, dag ins, string asm> :
Marek Olsak2a1c9d02015-03-27 19:10:06 +00001062 VOP2 <op.VI, outs, ins, opName#asm, []>,
Tom Stellardd7e6f132015-04-08 01:09:26 +00001063 SIMCInstr <opName#"_e32", SISubtarget.VI> {
1064 let AssemblerPredicates = [isVI];
1065}
Tom Stellard3b0dab92015-03-20 15:14:23 +00001066
Marek Olsakf0b130a2015-01-15 18:43:06 +00001067multiclass VOP2SI_m <vop2 op, dag outs, dag ins, string asm, list<dag> pattern,
Marek Olsak7585a292015-02-03 17:38:05 +00001068 string opName, string revOp> {
Marek Olsakf0b130a2015-01-15 18:43:06 +00001069 def "" : VOP2_Pseudo <outs, ins, pattern, opName>,
Marek Olsak7585a292015-02-03 17:38:05 +00001070 VOP2_REV<revOp#"_e32", !eq(revOp, opName)>;
Marek Olsakf0b130a2015-01-15 18:43:06 +00001071
Tom Stellard3b0dab92015-03-20 15:14:23 +00001072 def _si : VOP2_Real_si <opName, op, outs, ins, asm>;
Marek Olsakf0b130a2015-01-15 18:43:06 +00001073}
1074
Marek Olsak5df00d62014-12-07 12:18:57 +00001075multiclass VOP2_m <vop2 op, dag outs, dag ins, string asm, list<dag> pattern,
Marek Olsak7585a292015-02-03 17:38:05 +00001076 string opName, string revOp> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001077 def "" : VOP2_Pseudo <outs, ins, pattern, opName>,
Marek Olsak7585a292015-02-03 17:38:05 +00001078 VOP2_REV<revOp#"_e32", !eq(revOp, opName)>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001079
Tom Stellard3b0dab92015-03-20 15:14:23 +00001080 def _si : VOP2_Real_si <opName, op, outs, ins, asm>;
1081
1082 def _vi : VOP2_Real_vi <opName, op, outs, ins, asm>;
1083
Tom Stellard94d2e992014-10-07 23:51:34 +00001084}
1085
Tom Stellardb4a313a2014-08-01 00:32:39 +00001086class VOP3DisableFields <bit HasSrc1, bit HasSrc2, bit HasModifiers> {
1087
1088 bits<2> src0_modifiers = !if(HasModifiers, ?, 0);
1089 bits<2> src1_modifiers = !if(HasModifiers, !if(HasSrc1, ?, 0), 0);
Matt Arsenault096ec1e2015-02-18 02:15:30 +00001090 bits<2> src2_modifiers = !if(HasModifiers, !if(HasSrc2, ?, 0), 0);
Tom Stellardb4a313a2014-08-01 00:32:39 +00001091 bits<2> omod = !if(HasModifiers, ?, 0);
1092 bits<1> clamp = !if(HasModifiers, ?, 0);
1093 bits<9> src1 = !if(HasSrc1, ?, 0);
1094 bits<9> src2 = !if(HasSrc2, ?, 0);
1095}
1096
Matt Arsenault096ec1e2015-02-18 02:15:30 +00001097class VOP3DisableModFields <bit HasSrc0Mods,
1098 bit HasSrc1Mods = 0,
1099 bit HasSrc2Mods = 0,
1100 bit HasOutputMods = 0> {
1101 bits<2> src0_modifiers = !if(HasSrc0Mods, ?, 0);
1102 bits<2> src1_modifiers = !if(HasSrc1Mods, ?, 0);
1103 bits<2> src2_modifiers = !if(HasSrc2Mods, ?, 0);
1104 bits<2> omod = !if(HasOutputMods, ?, 0);
1105 bits<1> clamp = !if(HasOutputMods, ?, 0);
1106}
1107
Tom Stellardbda32c92014-07-21 17:44:29 +00001108class VOP3_Pseudo <dag outs, dag ins, list<dag> pattern, string opName> :
1109 VOP3Common <outs, ins, "", pattern>,
1110 VOP <opName>,
Tom Stellardd7e6f132015-04-08 01:09:26 +00001111 SIMCInstr<opName#"_e64", SISubtarget.NONE>,
1112 MnemonicAlias<opName#"_e64", opName> {
Tom Stellardbda32c92014-07-21 17:44:29 +00001113 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +00001114 let isCodeGenOnly = 1;
Tom Stellardbda32c92014-07-21 17:44:29 +00001115}
1116
1117class VOP3_Real_si <bits<9> op, dag outs, dag ins, string asm, string opName> :
Marek Olsak5df00d62014-12-07 12:18:57 +00001118 VOP3Common <outs, ins, asm, []>,
1119 VOP3e <op>,
Tom Stellardd7e6f132015-04-08 01:09:26 +00001120 SIMCInstr<opName#"_e64", SISubtarget.SI> {
1121 let AssemblerPredicates = [isSICI];
1122}
Tom Stellardbda32c92014-07-21 17:44:29 +00001123
Marek Olsak5df00d62014-12-07 12:18:57 +00001124class VOP3_Real_vi <bits<10> op, dag outs, dag ins, string asm, string opName> :
1125 VOP3Common <outs, ins, asm, []>,
1126 VOP3e_vi <op>,
Tom Stellardd7e6f132015-04-08 01:09:26 +00001127 SIMCInstr <opName#"_e64", SISubtarget.VI> {
1128 let AssemblerPredicates = [isVI];
1129}
Marek Olsak5df00d62014-12-07 12:18:57 +00001130
Matt Arsenault692acf12015-02-14 03:02:23 +00001131class VOP3b_Real_si <bits<9> op, dag outs, dag ins, string asm, string opName> :
1132 VOP3Common <outs, ins, asm, []>,
1133 VOP3be <op>,
Tom Stellardd7e6f132015-04-08 01:09:26 +00001134 SIMCInstr<opName#"_e64", SISubtarget.SI> {
1135 let AssemblerPredicates = [isSICI];
1136}
Matt Arsenault692acf12015-02-14 03:02:23 +00001137
1138class VOP3b_Real_vi <bits<10> op, dag outs, dag ins, string asm, string opName> :
1139 VOP3Common <outs, ins, asm, []>,
1140 VOP3be_vi <op>,
Tom Stellardd7e6f132015-04-08 01:09:26 +00001141 SIMCInstr <opName#"_e64", SISubtarget.VI> {
1142 let AssemblerPredicates = [isVI];
1143}
Matt Arsenault692acf12015-02-14 03:02:23 +00001144
Marek Olsak5df00d62014-12-07 12:18:57 +00001145multiclass VOP3_m <vop op, dag outs, dag ins, string asm, list<dag> pattern,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001146 string opName, int NumSrcArgs, bit HasMods = 1> {
Tom Stellardc721a232014-05-16 20:56:47 +00001147
Tom Stellardbda32c92014-07-21 17:44:29 +00001148 def "" : VOP3_Pseudo <outs, ins, pattern, opName>;
Tom Stellardc721a232014-05-16 20:56:47 +00001149
Tom Stellard845bb3c2014-10-07 23:51:41 +00001150 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001151 VOP3DisableFields<!if(!eq(NumSrcArgs, 1), 0, 1),
1152 !if(!eq(NumSrcArgs, 2), 0, 1),
1153 HasMods>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001154 def _vi : VOP3_Real_vi <op.VI3, outs, ins, asm, opName>,
1155 VOP3DisableFields<!if(!eq(NumSrcArgs, 1), 0, 1),
1156 !if(!eq(NumSrcArgs, 2), 0, 1),
1157 HasMods>;
1158}
Tom Stellardc721a232014-05-16 20:56:47 +00001159
Marek Olsak5df00d62014-12-07 12:18:57 +00001160// VOP3_m without source modifiers
Matt Arsenault65fa1c42015-02-18 02:15:27 +00001161multiclass VOP3_m_nomods <vop op, dag outs, dag ins, string asm, list<dag> pattern,
Marek Olsak5df00d62014-12-07 12:18:57 +00001162 string opName, int NumSrcArgs, bit HasMods = 1> {
1163
1164 def "" : VOP3_Pseudo <outs, ins, pattern, opName>;
1165
1166 let src0_modifiers = 0,
1167 src1_modifiers = 0,
Matt Arsenault65fa1c42015-02-18 02:15:27 +00001168 src2_modifiers = 0,
1169 clamp = 0,
1170 omod = 0 in {
Marek Olsak5df00d62014-12-07 12:18:57 +00001171 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>;
1172 def _vi : VOP3_Real_vi <op.VI3, outs, ins, asm, opName>;
1173 }
Tom Stellardc721a232014-05-16 20:56:47 +00001174}
1175
Tom Stellard94d2e992014-10-07 23:51:34 +00001176multiclass VOP3_1_m <vop op, dag outs, dag ins, string asm,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001177 list<dag> pattern, string opName, bit HasMods = 1> {
Tom Stellardbda32c92014-07-21 17:44:29 +00001178
1179 def "" : VOP3_Pseudo <outs, ins, pattern, opName>;
1180
Tom Stellard94d2e992014-10-07 23:51:34 +00001181 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001182 VOP3DisableFields<0, 0, HasMods>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001183
1184 def _vi : VOP3_Real_vi <op.VI3, outs, ins, asm, opName>,
1185 VOP3DisableFields<0, 0, HasMods>;
Tom Stellardbda32c92014-07-21 17:44:29 +00001186}
1187
Marek Olsak3ecf5082015-02-03 21:53:05 +00001188multiclass VOP3SI_1_m <vop op, dag outs, dag ins, string asm,
1189 list<dag> pattern, string opName, bit HasMods = 1> {
1190
1191 def "" : VOP3_Pseudo <outs, ins, pattern, opName>;
1192
1193 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>,
1194 VOP3DisableFields<0, 0, HasMods>;
1195 // No VI instruction. This class is for SI only.
1196}
1197
Tom Stellardbec5a242014-10-07 23:51:38 +00001198multiclass VOP3_2_m <vop op, dag outs, dag ins, string asm,
Marek Olsak7585a292015-02-03 17:38:05 +00001199 list<dag> pattern, string opName, string revOp,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001200 bit HasMods = 1, bit UseFullOp = 0> {
1201
1202 def "" : VOP3_Pseudo <outs, ins, pattern, opName>,
Marek Olsak7585a292015-02-03 17:38:05 +00001203 VOP2_REV<revOp#"_e64", !eq(revOp, opName)>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001204
Marek Olsak191507e2015-02-03 17:38:12 +00001205 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>,
Marek Olsak5df00d62014-12-07 12:18:57 +00001206 VOP3DisableFields<1, 0, HasMods>;
1207
Marek Olsak191507e2015-02-03 17:38:12 +00001208 def _vi : VOP3_Real_vi <op.VI3, outs, ins, asm, opName>,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001209 VOP3DisableFields<1, 0, HasMods>;
1210}
1211
Marek Olsak191507e2015-02-03 17:38:12 +00001212multiclass VOP3SI_2_m <vop op, dag outs, dag ins, string asm,
1213 list<dag> pattern, string opName, string revOp,
1214 bit HasMods = 1, bit UseFullOp = 0> {
1215
1216 def "" : VOP3_Pseudo <outs, ins, pattern, opName>,
1217 VOP2_REV<revOp#"_e64", !eq(revOp, opName)>;
1218
1219 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>,
1220 VOP3DisableFields<1, 0, HasMods>;
1221
1222 // No VI instruction. This class is for SI only.
1223}
1224
Matt Arsenault692acf12015-02-14 03:02:23 +00001225// XXX - Is v_div_scale_{f32|f64} only available in vop3b without
1226// option of implicit vcc use?
Tom Stellard845bb3c2014-10-07 23:51:41 +00001227multiclass VOP3b_2_m <vop op, dag outs, dag ins, string asm,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001228 list<dag> pattern, string opName, string revOp,
1229 bit HasMods = 1, bit UseFullOp = 0> {
1230 def "" : VOP3_Pseudo <outs, ins, pattern, opName>,
1231 VOP2_REV<revOp#"_e64", !eq(revOp, opName)>;
1232
1233 // The VOP2 variant puts the carry out into VCC, the VOP3 variant
1234 // can write it into any SGPR. We currently don't use the carry out,
1235 // so for now hardcode it to VCC as well.
1236 let sdst = SIOperand.VCC, Defs = [VCC] in {
Matt Arsenault692acf12015-02-14 03:02:23 +00001237 def _si : VOP3b_Real_si <op.SI3, outs, ins, asm, opName>,
1238 VOP3DisableFields<1, 0, HasMods>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001239
Matt Arsenault692acf12015-02-14 03:02:23 +00001240 def _vi : VOP3b_Real_vi <op.VI3, outs, ins, asm, opName>,
1241 VOP3DisableFields<1, 0, HasMods>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001242 } // End sdst = SIOperand.VCC, Defs = [VCC]
1243}
1244
Matt Arsenault31ec5982015-02-14 03:40:35 +00001245multiclass VOP3b_3_m <vop op, dag outs, dag ins, string asm,
1246 list<dag> pattern, string opName, string revOp,
1247 bit HasMods = 1, bit UseFullOp = 0> {
1248 def "" : VOP3_Pseudo <outs, ins, pattern, opName>;
1249
1250
1251 def _si : VOP3b_Real_si <op.SI3, outs, ins, asm, opName>,
1252 VOP3DisableFields<1, 1, HasMods>;
1253
1254 def _vi : VOP3b_Real_vi <op.VI3, outs, ins, asm, opName>,
1255 VOP3DisableFields<1, 1, HasMods>;
1256}
1257
Tom Stellard0aec5872014-10-07 23:51:39 +00001258multiclass VOP3_C_m <vop op, dag outs, dag ins, string asm,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001259 list<dag> pattern, string opName,
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001260 bit HasMods, bit defExec, string revOp> {
Tom Stellardbda32c92014-07-21 17:44:29 +00001261
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001262 def "" : VOP3_Pseudo <outs, ins, pattern, opName>,
Matt Arsenault88a13c62015-03-23 18:45:41 +00001263 VOP2_REV<revOp#"_e64", !eq(revOp, opName)>;
Tom Stellardbda32c92014-07-21 17:44:29 +00001264
Tom Stellard0aec5872014-10-07 23:51:39 +00001265 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>,
Marek Olsak5df00d62014-12-07 12:18:57 +00001266 VOP3DisableFields<1, 0, HasMods> {
1267 let Defs = !if(defExec, [EXEC], []);
1268 }
1269
1270 def _vi : VOP3_Real_vi <op.VI3, outs, ins, asm, opName>,
1271 VOP3DisableFields<1, 0, HasMods> {
Tom Stellard0aec5872014-10-07 23:51:39 +00001272 let Defs = !if(defExec, [EXEC], []);
Christian Konigd3039962013-02-26 17:52:09 +00001273 }
1274}
1275
Marek Olsak15e4a592015-01-15 18:42:55 +00001276// An instruction that is VOP2 on SI and VOP3 on VI, no modifiers.
1277multiclass VOP2SI_3VI_m <vop3 op, string opName, dag outs, dag ins,
1278 string asm, list<dag> pattern = []> {
Tom Stellard1ca873b2015-02-18 16:08:17 +00001279 let isPseudo = 1, isCodeGenOnly = 1 in {
Marek Olsak15e4a592015-01-15 18:42:55 +00001280 def "" : VOPAnyCommon <outs, ins, "", pattern>,
1281 SIMCInstr<opName, SISubtarget.NONE>;
1282 }
1283
1284 def _si : VOP2 <op.SI3{5-0}, outs, ins, asm, []>,
Tom Stellardd7e6f132015-04-08 01:09:26 +00001285 SIMCInstr <opName, SISubtarget.SI> {
1286 let AssemblerPredicates = [isSICI];
1287 }
Marek Olsak15e4a592015-01-15 18:42:55 +00001288
1289 def _vi : VOP3Common <outs, ins, asm, []>,
1290 VOP3e_vi <op.VI3>,
1291 VOP3DisableFields <1, 0, 0>,
Tom Stellardd7e6f132015-04-08 01:09:26 +00001292 SIMCInstr <opName, SISubtarget.VI> {
1293 let AssemblerPredicates = [isVI];
1294 }
Marek Olsak15e4a592015-01-15 18:42:55 +00001295}
1296
Tom Stellard94d2e992014-10-07 23:51:34 +00001297multiclass VOP1_Helper <vop1 op, string opName, dag outs,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001298 dag ins32, string asm32, list<dag> pat32,
1299 dag ins64, string asm64, list<dag> pat64,
1300 bit HasMods> {
Christian Konigb19849a2013-02-21 15:17:04 +00001301
Marek Olsak5df00d62014-12-07 12:18:57 +00001302 defm _e32 : VOP1_m <op, outs, ins32, opName#asm32, pat32, opName>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001303
Tom Stellardc0503922015-03-12 21:34:22 +00001304 defm _e64 : VOP3_1_m <op, outs, ins64, opName#asm64, pat64, opName, HasMods>;
Christian Konig72d5d5c2013-02-21 15:16:44 +00001305}
1306
Tom Stellard94d2e992014-10-07 23:51:34 +00001307multiclass VOP1Inst <vop1 op, string opName, VOPProfile P,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001308 SDPatternOperator node = null_frag> : VOP1_Helper <
1309 op, opName, P.Outs,
1310 P.Ins32, P.Asm32, [],
1311 P.Ins64, P.Asm64,
1312 !if(P.HasModifiers,
1313 [(set P.DstVT:$dst, (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0,
Matt Arsenault97069782014-09-30 19:49:48 +00001314 i32:$src0_modifiers, i1:$clamp, i32:$omod))))],
Tom Stellardb4a313a2014-08-01 00:32:39 +00001315 [(set P.DstVT:$dst, (node P.Src0VT:$src0))]),
1316 P.HasModifiers
Tom Stellardc721a232014-05-16 20:56:47 +00001317>;
Christian Konigf5754a02013-02-21 15:17:09 +00001318
Marek Olsak5df00d62014-12-07 12:18:57 +00001319multiclass VOP1InstSI <vop1 op, string opName, VOPProfile P,
1320 SDPatternOperator node = null_frag> {
1321
Marek Olsak3ecf5082015-02-03 21:53:05 +00001322 defm _e32 : VOP1SI_m <op, P.Outs, P.Ins32, opName#P.Asm32, [], opName>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001323
Marek Olsak3ecf5082015-02-03 21:53:05 +00001324 defm _e64 : VOP3SI_1_m <op, P.Outs, P.Ins64, opName#P.Asm64,
Marek Olsak5df00d62014-12-07 12:18:57 +00001325 !if(P.HasModifiers,
1326 [(set P.DstVT:$dst, (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0,
1327 i32:$src0_modifiers, i1:$clamp, i32:$omod))))],
Marek Olsak3ecf5082015-02-03 21:53:05 +00001328 [(set P.DstVT:$dst, (node P.Src0VT:$src0))]),
1329 opName, P.HasModifiers>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001330}
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001331
Tom Stellardbec5a242014-10-07 23:51:38 +00001332multiclass VOP2_Helper <vop2 op, string opName, dag outs,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001333 dag ins32, string asm32, list<dag> pat32,
1334 dag ins64, string asm64, list<dag> pat64,
Marek Olsak7585a292015-02-03 17:38:05 +00001335 string revOp, bit HasMods> {
1336 defm _e32 : VOP2_m <op, outs, ins32, asm32, pat32, opName, revOp>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001337
Tom Stellardbec5a242014-10-07 23:51:38 +00001338 defm _e64 : VOP3_2_m <op,
Tom Stellardc0503922015-03-12 21:34:22 +00001339 outs, ins64, opName#asm64, pat64, opName, revOp, HasMods
Tom Stellardb4a313a2014-08-01 00:32:39 +00001340 >;
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001341}
1342
Tom Stellardbec5a242014-10-07 23:51:38 +00001343multiclass VOP2Inst <vop2 op, string opName, VOPProfile P,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001344 SDPatternOperator node = null_frag,
Marek Olsak7585a292015-02-03 17:38:05 +00001345 string revOp = opName> : VOP2_Helper <
Tom Stellardb4a313a2014-08-01 00:32:39 +00001346 op, opName, P.Outs,
1347 P.Ins32, P.Asm32, [],
1348 P.Ins64, P.Asm64,
1349 !if(P.HasModifiers,
1350 [(set P.DstVT:$dst,
1351 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +00001352 i1:$clamp, i32:$omod)),
Tom Stellardb4a313a2014-08-01 00:32:39 +00001353 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
1354 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))]),
Marek Olsak7585a292015-02-03 17:38:05 +00001355 revOp, P.HasModifiers
Tom Stellardb4a313a2014-08-01 00:32:39 +00001356>;
1357
Marek Olsak191507e2015-02-03 17:38:12 +00001358multiclass VOP2InstSI <vop2 op, string opName, VOPProfile P,
1359 SDPatternOperator node = null_frag,
1360 string revOp = opName> {
1361 defm _e32 : VOP2SI_m <op, P.Outs, P.Ins32, P.Asm32, [], opName, revOp>;
1362
Tom Stellardc0503922015-03-12 21:34:22 +00001363 defm _e64 : VOP3SI_2_m <op, P.Outs, P.Ins64, opName#P.Asm64,
Marek Olsak191507e2015-02-03 17:38:12 +00001364 !if(P.HasModifiers,
1365 [(set P.DstVT:$dst,
1366 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
1367 i1:$clamp, i32:$omod)),
1368 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
1369 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))]),
1370 opName, revOp, P.HasModifiers>;
1371}
1372
Tom Stellard845bb3c2014-10-07 23:51:41 +00001373multiclass VOP2b_Helper <vop2 op, string opName, dag outs,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001374 dag ins32, string asm32, list<dag> pat32,
1375 dag ins64, string asm64, list<dag> pat64,
1376 string revOp, bit HasMods> {
1377
Marek Olsak7585a292015-02-03 17:38:05 +00001378 defm _e32 : VOP2_m <op, outs, ins32, asm32, pat32, opName, revOp>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001379
Tom Stellard845bb3c2014-10-07 23:51:41 +00001380 defm _e64 : VOP3b_2_m <op,
Tom Stellardc0503922015-03-12 21:34:22 +00001381 outs, ins64, opName#asm64, pat64, opName, revOp, HasMods
Tom Stellardb4a313a2014-08-01 00:32:39 +00001382 >;
1383}
1384
Tom Stellard845bb3c2014-10-07 23:51:41 +00001385multiclass VOP2bInst <vop2 op, string opName, VOPProfile P,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001386 SDPatternOperator node = null_frag,
1387 string revOp = opName> : VOP2b_Helper <
1388 op, opName, P.Outs,
1389 P.Ins32, P.Asm32, [],
1390 P.Ins64, P.Asm64,
1391 !if(P.HasModifiers,
1392 [(set P.DstVT:$dst,
1393 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +00001394 i1:$clamp, i32:$omod)),
Tom Stellardb4a313a2014-08-01 00:32:39 +00001395 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
1396 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))]),
1397 revOp, P.HasModifiers
1398>;
1399
Marek Olsakf0b130a2015-01-15 18:43:06 +00001400// A VOP2 instruction that is VOP3-only on VI.
1401multiclass VOP2_VI3_Helper <vop23 op, string opName, dag outs,
1402 dag ins32, string asm32, list<dag> pat32,
1403 dag ins64, string asm64, list<dag> pat64,
Marek Olsak7585a292015-02-03 17:38:05 +00001404 string revOp, bit HasMods> {
1405 defm _e32 : VOP2SI_m <op, outs, ins32, asm32, pat32, opName, revOp>;
Marek Olsakf0b130a2015-01-15 18:43:06 +00001406
Tom Stellardc0503922015-03-12 21:34:22 +00001407 defm _e64 : VOP3_2_m <op, outs, ins64, opName#asm64, pat64, opName,
Marek Olsak7585a292015-02-03 17:38:05 +00001408 revOp, HasMods>;
Marek Olsakf0b130a2015-01-15 18:43:06 +00001409}
1410
1411multiclass VOP2_VI3_Inst <vop23 op, string opName, VOPProfile P,
1412 SDPatternOperator node = null_frag,
Marek Olsak7585a292015-02-03 17:38:05 +00001413 string revOp = opName>
Marek Olsakf0b130a2015-01-15 18:43:06 +00001414 : VOP2_VI3_Helper <
1415 op, opName, P.Outs,
1416 P.Ins32, P.Asm32, [],
1417 P.Ins64, P.Asm64,
1418 !if(P.HasModifiers,
1419 [(set P.DstVT:$dst,
1420 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
1421 i1:$clamp, i32:$omod)),
1422 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
1423 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))]),
Marek Olsak7585a292015-02-03 17:38:05 +00001424 revOp, P.HasModifiers
Marek Olsakf0b130a2015-01-15 18:43:06 +00001425>;
1426
Matt Arsenault70120fa2015-02-21 21:29:00 +00001427multiclass VOP2MADK <vop2 op, string opName, list<dag> pattern = []> {
1428
1429 def "" : VOP2_Pseudo <VOP_MADK.Outs, VOP_MADK.Ins, pattern, opName>;
1430
1431let isCodeGenOnly = 0 in {
1432 def _si : VOP2Common <VOP_MADK.Outs, VOP_MADK.Ins,
1433 !strconcat(opName, VOP_MADK.Asm), []>,
1434 SIMCInstr <opName#"_e32", SISubtarget.SI>,
1435 VOP2_MADKe <op.SI>;
1436
1437 def _vi : VOP2Common <VOP_MADK.Outs, VOP_MADK.Ins,
1438 !strconcat(opName, VOP_MADK.Asm), []>,
1439 SIMCInstr <opName#"_e32", SISubtarget.VI>,
1440 VOP2_MADKe <op.VI>;
1441} // End isCodeGenOnly = 0
1442}
1443
Marek Olsak5df00d62014-12-07 12:18:57 +00001444class VOPC_Pseudo <dag outs, dag ins, list<dag> pattern, string opName> :
1445 VOPCCommon <ins, "", pattern>,
1446 VOP <opName>,
Tom Stellardd7e6f132015-04-08 01:09:26 +00001447 SIMCInstr<opName#"_e32", SISubtarget.NONE>,
1448 MnemonicAlias<opName#"_e32", opName> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001449 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +00001450 let isCodeGenOnly = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +00001451}
1452
1453multiclass VOPC_m <vopc op, dag outs, dag ins, string asm, list<dag> pattern,
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001454 string opName, bit DefExec, string revOpName = ""> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001455 def "" : VOPC_Pseudo <outs, ins, pattern, opName>;
1456
1457 def _si : VOPC<op.SI, ins, asm, []>,
1458 SIMCInstr <opName#"_e32", SISubtarget.SI> {
1459 let Defs = !if(DefExec, [EXEC], []);
Matt Arsenault42f39e12015-03-23 18:45:35 +00001460 let hasSideEffects = DefExec;
Marek Olsak5df00d62014-12-07 12:18:57 +00001461 }
1462
1463 def _vi : VOPC<op.VI, ins, asm, []>,
1464 SIMCInstr <opName#"_e32", SISubtarget.VI> {
1465 let Defs = !if(DefExec, [EXEC], []);
Matt Arsenault42f39e12015-03-23 18:45:35 +00001466 let hasSideEffects = DefExec;
Marek Olsak5df00d62014-12-07 12:18:57 +00001467 }
1468}
1469
Tom Stellard0aec5872014-10-07 23:51:39 +00001470multiclass VOPC_Helper <vopc op, string opName,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001471 dag ins32, string asm32, list<dag> pat32,
1472 dag out64, dag ins64, string asm64, list<dag> pat64,
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001473 bit HasMods, bit DefExec, string revOp> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001474 defm _e32 : VOPC_m <op, (outs), ins32, opName#asm32, pat32, opName, DefExec>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001475
Tom Stellardc0503922015-03-12 21:34:22 +00001476 defm _e64 : VOP3_C_m <op, out64, ins64, opName#asm64, pat64,
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001477 opName, HasMods, DefExec, revOp>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001478}
1479
Matt Arsenault096ec1e2015-02-18 02:15:30 +00001480// Special case for class instructions which only have modifiers on
1481// the 1st source operand.
1482multiclass VOPC_Class_Helper <vopc op, string opName,
1483 dag ins32, string asm32, list<dag> pat32,
1484 dag out64, dag ins64, string asm64, list<dag> pat64,
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001485 bit HasMods, bit DefExec, string revOp> {
Matt Arsenault096ec1e2015-02-18 02:15:30 +00001486 defm _e32 : VOPC_m <op, (outs), ins32, opName#asm32, pat32, opName, DefExec>;
1487
Tom Stellardc0503922015-03-12 21:34:22 +00001488 defm _e64 : VOP3_C_m <op, out64, ins64, opName#asm64, pat64,
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001489 opName, HasMods, DefExec, revOp>,
Matt Arsenault096ec1e2015-02-18 02:15:30 +00001490 VOP3DisableModFields<1, 0, 0>;
1491}
1492
Tom Stellard0aec5872014-10-07 23:51:39 +00001493multiclass VOPCInst <vopc op, string opName,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001494 VOPProfile P, PatLeaf cond = COND_NULL,
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001495 string revOp = opName,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001496 bit DefExec = 0> : VOPC_Helper <
1497 op, opName,
1498 P.Ins32, P.Asm32, [],
Tom Stellardc0503922015-03-12 21:34:22 +00001499 (outs VOPDstS64:$dst), P.Ins64, P.Asm64,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001500 !if(P.HasModifiers,
1501 [(set i1:$dst,
1502 (setcc (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +00001503 i1:$clamp, i32:$omod)),
Tom Stellardb4a313a2014-08-01 00:32:39 +00001504 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers)),
1505 cond))],
1506 [(set i1:$dst, (setcc P.Src0VT:$src0, P.Src1VT:$src1, cond))]),
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001507 P.HasModifiers, DefExec, revOp
Tom Stellardb4a313a2014-08-01 00:32:39 +00001508>;
1509
Matt Arsenault4831ce52015-01-06 23:00:37 +00001510multiclass VOPCClassInst <vopc op, string opName, VOPProfile P,
Matt Arsenault096ec1e2015-02-18 02:15:30 +00001511 bit DefExec = 0> : VOPC_Class_Helper <
Matt Arsenault4831ce52015-01-06 23:00:37 +00001512 op, opName,
1513 P.Ins32, P.Asm32, [],
Tom Stellardc0503922015-03-12 21:34:22 +00001514 (outs VOPDstS64:$dst), P.Ins64, P.Asm64,
Matt Arsenault4831ce52015-01-06 23:00:37 +00001515 !if(P.HasModifiers,
1516 [(set i1:$dst,
1517 (AMDGPUfp_class (P.Src0VT (VOP3Mods0Clamp0OMod P.Src0VT:$src0, i32:$src0_modifiers)), P.Src1VT:$src1))],
1518 [(set i1:$dst, (AMDGPUfp_class P.Src0VT:$src0, P.Src1VT:$src1))]),
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001519 P.HasModifiers, DefExec, opName
Matt Arsenault4831ce52015-01-06 23:00:37 +00001520>;
1521
1522
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001523multiclass VOPC_F32 <vopc op, string opName, PatLeaf cond = COND_NULL, string revOp = opName> :
1524 VOPCInst <op, opName, VOP_F32_F32_F32, cond, revOp>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001525
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001526multiclass VOPC_F64 <vopc op, string opName, PatLeaf cond = COND_NULL, string revOp = opName> :
1527 VOPCInst <op, opName, VOP_F64_F64_F64, cond, revOp>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001528
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001529multiclass VOPC_I32 <vopc op, string opName, PatLeaf cond = COND_NULL, string revOp = opName> :
1530 VOPCInst <op, opName, VOP_I32_I32_I32, cond, revOp>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001531
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001532multiclass VOPC_I64 <vopc op, string opName, PatLeaf cond = COND_NULL, string revOp = opName> :
1533 VOPCInst <op, opName, VOP_I64_I64_I64, cond, revOp>;
Christian Konigf5754a02013-02-21 15:17:09 +00001534
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001535
Tom Stellard0aec5872014-10-07 23:51:39 +00001536multiclass VOPCX <vopc op, string opName, VOPProfile P,
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001537 PatLeaf cond = COND_NULL,
1538 string revOp = "">
1539 : VOPCInst <op, opName, P, cond, revOp, 1>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001540
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001541multiclass VOPCX_F32 <vopc op, string opName, string revOp = opName> :
1542 VOPCX <op, opName, VOP_F32_F32_F32, COND_NULL, revOp>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001543
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001544multiclass VOPCX_F64 <vopc op, string opName, string revOp = opName> :
1545 VOPCX <op, opName, VOP_F64_F64_F64, COND_NULL, revOp>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001546
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001547multiclass VOPCX_I32 <vopc op, string opName, string revOp = opName> :
1548 VOPCX <op, opName, VOP_I32_I32_I32, COND_NULL, revOp>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001549
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001550multiclass VOPCX_I64 <vopc op, string opName, string revOp = opName> :
1551 VOPCX <op, opName, VOP_I64_I64_I64, COND_NULL, revOp>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001552
Tom Stellard845bb3c2014-10-07 23:51:41 +00001553multiclass VOP3_Helper <vop3 op, string opName, dag outs, dag ins, string asm,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001554 list<dag> pat, int NumSrcArgs, bit HasMods> : VOP3_m <
Tom Stellardc0503922015-03-12 21:34:22 +00001555 op, outs, ins, opName#" "#asm, pat, opName, NumSrcArgs, HasMods
Tom Stellardb4a313a2014-08-01 00:32:39 +00001556>;
1557
Matt Arsenault4831ce52015-01-06 23:00:37 +00001558multiclass VOPC_CLASS_F32 <vopc op, string opName> :
1559 VOPCClassInst <op, opName, VOP_I1_F32_I32, 0>;
1560
1561multiclass VOPCX_CLASS_F32 <vopc op, string opName> :
1562 VOPCClassInst <op, opName, VOP_I1_F32_I32, 1>;
1563
1564multiclass VOPC_CLASS_F64 <vopc op, string opName> :
1565 VOPCClassInst <op, opName, VOP_I1_F64_I32, 0>;
1566
1567multiclass VOPCX_CLASS_F64 <vopc op, string opName> :
1568 VOPCClassInst <op, opName, VOP_I1_F64_I32, 1>;
1569
Tom Stellard845bb3c2014-10-07 23:51:41 +00001570multiclass VOP3Inst <vop3 op, string opName, VOPProfile P,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001571 SDPatternOperator node = null_frag> : VOP3_Helper <
Tom Stellardc0503922015-03-12 21:34:22 +00001572 op, opName, (outs P.DstRC.RegClass:$dst), P.Ins64, P.Asm64,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001573 !if(!eq(P.NumSrcArgs, 3),
1574 !if(P.HasModifiers,
1575 [(set P.DstVT:$dst,
1576 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +00001577 i1:$clamp, i32:$omod)),
Tom Stellardb4a313a2014-08-01 00:32:39 +00001578 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers)),
1579 (P.Src2VT (VOP3Mods P.Src2VT:$src2, i32:$src2_modifiers))))],
1580 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1,
1581 P.Src2VT:$src2))]),
1582 !if(!eq(P.NumSrcArgs, 2),
1583 !if(P.HasModifiers,
1584 [(set P.DstVT:$dst,
1585 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +00001586 i1:$clamp, i32:$omod)),
Tom Stellardb4a313a2014-08-01 00:32:39 +00001587 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
1588 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))])
1589 /* P.NumSrcArgs == 1 */,
1590 !if(P.HasModifiers,
1591 [(set P.DstVT:$dst,
1592 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +00001593 i1:$clamp, i32:$omod))))],
Tom Stellardb4a313a2014-08-01 00:32:39 +00001594 [(set P.DstVT:$dst, (node P.Src0VT:$src0))]))),
1595 P.NumSrcArgs, P.HasModifiers
1596>;
1597
Matt Arsenault1bc9d952015-02-14 04:22:00 +00001598// Special case for v_div_fmas_{f32|f64}, since it seems to be the
1599// only VOP instruction that implicitly reads VCC.
1600multiclass VOP3_VCC_Inst <vop3 op, string opName,
1601 VOPProfile P,
1602 SDPatternOperator node = null_frag> : VOP3_Helper <
1603 op, opName,
Tom Stellardc0503922015-03-12 21:34:22 +00001604 (outs P.DstRC.RegClass:$dst),
Matt Arsenault1bc9d952015-02-14 04:22:00 +00001605 (ins InputModsNoDefault:$src0_modifiers, P.Src0RC64:$src0,
1606 InputModsNoDefault:$src1_modifiers, P.Src1RC64:$src1,
1607 InputModsNoDefault:$src2_modifiers, P.Src2RC64:$src2,
1608 ClampMod:$clamp,
1609 omod:$omod),
1610 " $dst, $src0_modifiers, $src1_modifiers, $src2_modifiers"#"$clamp"#"$omod",
1611 [(set P.DstVT:$dst,
1612 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
1613 i1:$clamp, i32:$omod)),
1614 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers)),
1615 (P.Src2VT (VOP3Mods P.Src2VT:$src2, i32:$src2_modifiers)),
1616 (i1 VCC)))],
1617 3, 1
1618>;
1619
Tom Stellardb6550522015-01-12 19:33:18 +00001620multiclass VOP3b_Helper <vop op, RegisterClass vrc, RegisterOperand arc,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001621 string opName, list<dag> pattern> :
Matt Arsenault31ec5982015-02-14 03:40:35 +00001622 VOP3b_3_m <
Matt Arsenaulta95f5a02014-11-04 20:29:20 +00001623 op, (outs vrc:$vdst, SReg_64:$sdst),
Matt Arsenault272c50a2014-09-30 19:49:43 +00001624 (ins InputModsNoDefault:$src0_modifiers, arc:$src0,
1625 InputModsNoDefault:$src1_modifiers, arc:$src1,
1626 InputModsNoDefault:$src2_modifiers, arc:$src2,
Matt Arsenaultf2676a52014-11-05 19:35:00 +00001627 ClampMod:$clamp, omod:$omod),
Matt Arsenaulta95f5a02014-11-04 20:29:20 +00001628 opName#" $vdst, $sdst, $src0_modifiers, $src1_modifiers, $src2_modifiers"#"$clamp"#"$omod", pattern,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001629 opName, opName, 1, 1
1630>;
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001631
Tom Stellard845bb3c2014-10-07 23:51:41 +00001632multiclass VOP3b_64 <vop3 op, string opName, list<dag> pattern> :
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001633 VOP3b_Helper <op, VReg_64, VSrc_64, opName, pattern>;
1634
Tom Stellard845bb3c2014-10-07 23:51:41 +00001635multiclass VOP3b_32 <vop3 op, string opName, list<dag> pattern> :
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001636 VOP3b_Helper <op, VGPR_32, VSrc_32, opName, pattern>;
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001637
Matt Arsenault8675db12014-08-29 16:01:14 +00001638
1639class Vop3ModPat<Instruction Inst, VOPProfile P, SDPatternOperator node> : Pat<
Matt Arsenault97069782014-09-30 19:49:48 +00001640 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers, i1:$clamp, i32:$omod)),
Matt Arsenault8675db12014-08-29 16:01:14 +00001641 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers)),
1642 (P.Src2VT (VOP3Mods P.Src2VT:$src2, i32:$src2_modifiers))),
1643 (Inst i32:$src0_modifiers, P.Src0VT:$src0,
1644 i32:$src1_modifiers, P.Src1VT:$src1,
1645 i32:$src2_modifiers, P.Src2VT:$src2,
Matt Arsenault97069782014-09-30 19:49:48 +00001646 i1:$clamp,
Matt Arsenault8675db12014-08-29 16:01:14 +00001647 i32:$omod)>;
1648
Christian Konig72d5d5c2013-02-21 15:16:44 +00001649//===----------------------------------------------------------------------===//
Marek Olsak5df00d62014-12-07 12:18:57 +00001650// Interpolation opcodes
1651//===----------------------------------------------------------------------===//
1652
Marek Olsak367447c2015-01-27 17:25:11 +00001653class VINTRP_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
1654 VINTRPCommon <outs, ins, "", pattern>,
Marek Olsak5df00d62014-12-07 12:18:57 +00001655 SIMCInstr<opName, SISubtarget.NONE> {
1656 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +00001657 let isCodeGenOnly = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +00001658}
1659
1660class VINTRP_Real_si <bits <2> op, string opName, dag outs, dag ins,
Marek Olsak367447c2015-01-27 17:25:11 +00001661 string asm> :
1662 VINTRPCommon <outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +00001663 VINTRPe <op>,
1664 SIMCInstr<opName, SISubtarget.SI>;
1665
1666class VINTRP_Real_vi <bits <2> op, string opName, dag outs, dag ins,
Marek Olsak367447c2015-01-27 17:25:11 +00001667 string asm> :
1668 VINTRPCommon <outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +00001669 VINTRPe_vi <op>,
1670 SIMCInstr<opName, SISubtarget.VI>;
1671
1672multiclass VINTRP_m <bits <2> op, string opName, dag outs, dag ins, string asm,
Tom Stellard2a9d9472015-05-12 15:00:46 +00001673 list<dag> pattern = [],
1674 string disableEncoding = "", string constraints = ""> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001675 let DisableEncoding = disableEncoding,
1676 Constraints = constraints in {
Marek Olsak367447c2015-01-27 17:25:11 +00001677 def "" : VINTRP_Pseudo <opName, outs, ins, pattern>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001678
Marek Olsak367447c2015-01-27 17:25:11 +00001679 def _si : VINTRP_Real_si <op, opName, outs, ins, asm>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001680
Marek Olsak367447c2015-01-27 17:25:11 +00001681 def _vi : VINTRP_Real_vi <op, opName, outs, ins, asm>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001682 }
1683}
1684
1685//===----------------------------------------------------------------------===//
Christian Konig72d5d5c2013-02-21 15:16:44 +00001686// Vector I/O classes
1687//===----------------------------------------------------------------------===//
1688
Marek Olsak5df00d62014-12-07 12:18:57 +00001689class DS_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
1690 DS <outs, ins, "", pattern>,
1691 SIMCInstr <opName, SISubtarget.NONE> {
1692 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +00001693 let isCodeGenOnly = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +00001694}
1695
1696class DS_Real_si <bits<8> op, string opName, dag outs, dag ins, string asm> :
1697 DS <outs, ins, asm, []>,
1698 DSe <op>,
Tom Stellardd7e6f132015-04-08 01:09:26 +00001699 SIMCInstr <opName, SISubtarget.SI> {
1700 let isCodeGenOnly = 0;
1701}
Marek Olsak5df00d62014-12-07 12:18:57 +00001702
1703class DS_Real_vi <bits<8> op, string opName, dag outs, dag ins, string asm> :
1704 DS <outs, ins, asm, []>,
1705 DSe_vi <op>,
1706 SIMCInstr <opName, SISubtarget.VI>;
1707
Tom Stellardcf051f42015-03-09 18:49:45 +00001708class DS_Off16_Real_si <bits<8> op, string opName, dag outs, dag ins, string asm> :
1709 DS_Real_si <op,opName, outs, ins, asm> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001710
1711 // Single load interpret the 2 i8imm operands as a single i16 offset.
1712 bits<16> offset;
1713 let offset0 = offset{7-0};
1714 let offset1 = offset{15-8};
Tom Stellardd7e6f132015-04-08 01:09:26 +00001715 let isCodeGenOnly = 0;
Marek Olsak5df00d62014-12-07 12:18:57 +00001716}
1717
Tom Stellardcf051f42015-03-09 18:49:45 +00001718class DS_Off16_Real_vi <bits<8> op, string opName, dag outs, dag ins, string asm> :
1719 DS_Real_vi <op, opName, outs, ins, asm> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001720
1721 // Single load interpret the 2 i8imm operands as a single i16 offset.
1722 bits<16> offset;
1723 let offset0 = offset{7-0};
1724 let offset1 = offset{15-8};
1725}
1726
Tom Stellardcf051f42015-03-09 18:49:45 +00001727multiclass DS_1A_RET <bits<8> op, string opName, RegisterClass rc,
1728 dag outs = (outs rc:$vdst),
Tom Stellard065e3d42015-03-09 18:49:54 +00001729 dag ins = (ins VGPR_32:$addr, ds_offset:$offset, gds:$gds, M0Reg:$m0),
1730 string asm = opName#" $vdst, $addr"#"$offset$gds"> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001731
Tom Stellardcf051f42015-03-09 18:49:45 +00001732 def "" : DS_Pseudo <opName, outs, ins, []>;
1733
1734 let data0 = 0, data1 = 0 in {
1735 def _si : DS_Off16_Real_si <op, opName, outs, ins, asm>;
1736 def _vi : DS_Off16_Real_vi <op, opName, outs, ins, asm>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001737 }
1738}
1739
Tom Stellardcf051f42015-03-09 18:49:45 +00001740multiclass DS_1A_Off8_RET <bits<8> op, string opName, RegisterClass rc,
1741 dag outs = (outs rc:$vdst),
Tom Stellard065e3d42015-03-09 18:49:54 +00001742 dag ins = (ins VGPR_32:$addr, ds_offset0:$offset0, ds_offset1:$offset1,
Tom Stellardd7e6f132015-04-08 01:09:26 +00001743 gds01:$gds, M0Reg:$m0),
Tom Stellard065e3d42015-03-09 18:49:54 +00001744 string asm = opName#" $vdst, $addr"#"$offset0"#"$offset1$gds"> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001745
Tom Stellardcf051f42015-03-09 18:49:45 +00001746 def "" : DS_Pseudo <opName, outs, ins, []>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001747
Tom Stellardd7e6f132015-04-08 01:09:26 +00001748 let data0 = 0, data1 = 0, AsmMatchConverter = "cvtDSOffset01" in {
Tom Stellardcf051f42015-03-09 18:49:45 +00001749 def _si : DS_Real_si <op, opName, outs, ins, asm>;
1750 def _vi : DS_Real_vi <op, opName, outs, ins, asm>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001751 }
1752}
1753
Tom Stellardcf051f42015-03-09 18:49:45 +00001754multiclass DS_1A1D_NORET <bits<8> op, string opName, RegisterClass rc,
1755 dag outs = (outs),
Tom Stellard065e3d42015-03-09 18:49:54 +00001756 dag ins = (ins VGPR_32:$addr, rc:$data0, ds_offset:$offset, gds:$gds,
Tom Stellardcf051f42015-03-09 18:49:45 +00001757 M0Reg:$m0),
Tom Stellard065e3d42015-03-09 18:49:54 +00001758 string asm = opName#" $addr, $data0"#"$offset$gds"> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001759
Tom Stellardcf051f42015-03-09 18:49:45 +00001760 def "" : DS_Pseudo <opName, outs, ins, []>,
1761 AtomicNoRet<opName, 0>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001762
Tom Stellardcf051f42015-03-09 18:49:45 +00001763 let data1 = 0, vdst = 0 in {
1764 def _si : DS_Off16_Real_si <op, opName, outs, ins, asm>;
1765 def _vi : DS_Off16_Real_vi <op, opName, outs, ins, asm>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001766 }
1767}
1768
Tom Stellardcf051f42015-03-09 18:49:45 +00001769multiclass DS_1A1D_Off8_NORET <bits<8> op, string opName, RegisterClass rc,
1770 dag outs = (outs),
Tom Stellard065e3d42015-03-09 18:49:54 +00001771 dag ins = (ins VGPR_32:$addr, rc:$data0, rc:$data1,
Tom Stellardd7e6f132015-04-08 01:09:26 +00001772 ds_offset0:$offset0, ds_offset1:$offset1, gds01:$gds, M0Reg:$m0),
Tom Stellard065e3d42015-03-09 18:49:54 +00001773 string asm = opName#" $addr, $data0, $data1"#"$offset0"#"$offset1"#"$gds"> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001774
Tom Stellardcf051f42015-03-09 18:49:45 +00001775 def "" : DS_Pseudo <opName, outs, ins, []>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001776
Tom Stellardd7e6f132015-04-08 01:09:26 +00001777 let vdst = 0, AsmMatchConverter = "cvtDSOffset01" in {
Tom Stellardcf051f42015-03-09 18:49:45 +00001778 def _si : DS_Real_si <op, opName, outs, ins, asm>;
1779 def _vi : DS_Real_vi <op, opName, outs, ins, asm>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001780 }
1781}
1782
Tom Stellardcf051f42015-03-09 18:49:45 +00001783multiclass DS_1A1D_RET <bits<8> op, string opName, RegisterClass rc,
1784 string noRetOp = "",
1785 dag outs = (outs rc:$vdst),
Tom Stellard065e3d42015-03-09 18:49:54 +00001786 dag ins = (ins VGPR_32:$addr, rc:$data0, ds_offset:$offset, gds:$gds,
Tom Stellardcf051f42015-03-09 18:49:45 +00001787 M0Reg:$m0),
Tom Stellard065e3d42015-03-09 18:49:54 +00001788 string asm = opName#" $vdst, $addr, $data0"#"$offset$gds"> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001789
Tom Stellardcf051f42015-03-09 18:49:45 +00001790 def "" : DS_Pseudo <opName, outs, ins, []>,
1791 AtomicNoRet<noRetOp, 1>;
Matt Arsenault9cd8c382014-03-19 22:19:39 +00001792
Tom Stellardcf051f42015-03-09 18:49:45 +00001793 let data1 = 0 in {
1794 def _si : DS_Off16_Real_si <op, opName, outs, ins, asm>;
1795 def _vi : DS_Off16_Real_vi <op, opName, outs, ins, asm>;
Marek Olsak0c1f8812015-01-27 17:25:07 +00001796 }
Matt Arsenault9cd8c382014-03-19 22:19:39 +00001797}
1798
Tom Stellardcf051f42015-03-09 18:49:45 +00001799multiclass DS_1A2D_RET_m <bits<8> op, string opName, RegisterClass rc,
1800 string noRetOp = "", dag ins,
1801 dag outs = (outs rc:$vdst),
Tom Stellard065e3d42015-03-09 18:49:54 +00001802 string asm = opName#" $vdst, $addr, $data0, $data1"#"$offset"#"$gds"> {
Tom Stellard13c68ef2013-09-05 18:38:09 +00001803
Tom Stellardcf051f42015-03-09 18:49:45 +00001804 def "" : DS_Pseudo <opName, outs, ins, []>,
1805 AtomicNoRet<noRetOp, 1>;
Marek Olsak0c1f8812015-01-27 17:25:07 +00001806
Tom Stellardcf051f42015-03-09 18:49:45 +00001807 def _si : DS_Off16_Real_si <op, opName, outs, ins, asm>;
1808 def _vi : DS_Off16_Real_vi <op, opName, outs, ins, asm>;
Marek Olsak0c1f8812015-01-27 17:25:07 +00001809}
1810
1811multiclass DS_1A2D_RET <bits<8> op, string asm, RegisterClass rc,
Tom Stellardcf051f42015-03-09 18:49:45 +00001812 string noRetOp = "", RegisterClass src = rc> :
1813 DS_1A2D_RET_m <op, asm, rc, noRetOp,
Tom Stellard065e3d42015-03-09 18:49:54 +00001814 (ins VGPR_32:$addr, src:$data0, src:$data1,
1815 ds_offset:$offset, gds:$gds, M0Reg:$m0)
Tom Stellardcf051f42015-03-09 18:49:45 +00001816>;
Matt Arsenault8c6613d2014-06-11 18:08:39 +00001817
Tom Stellardcf051f42015-03-09 18:49:45 +00001818multiclass DS_1A2D_NORET <bits<8> op, string opName, RegisterClass rc,
1819 string noRetOp = opName,
1820 dag outs = (outs),
Tom Stellard065e3d42015-03-09 18:49:54 +00001821 dag ins = (ins VGPR_32:$addr, rc:$data0, rc:$data1,
1822 ds_offset:$offset, gds:$gds, M0Reg:$m0),
1823 string asm = opName#" $addr, $data0, $data1"#"$offset"#"$gds"> {
Marek Olsak0c1f8812015-01-27 17:25:07 +00001824
Tom Stellardcf051f42015-03-09 18:49:45 +00001825 def "" : DS_Pseudo <opName, outs, ins, []>,
1826 AtomicNoRet<noRetOp, 0>;
1827
1828 let vdst = 0 in {
1829 def _si : DS_Off16_Real_si <op, opName, outs, ins, asm>;
1830 def _vi : DS_Off16_Real_vi <op, opName, outs, ins, asm>;
Marek Olsak0c1f8812015-01-27 17:25:07 +00001831 }
1832}
1833
Tom Stellarddb4995a2015-03-09 16:03:45 +00001834multiclass DS_0A_RET <bits<8> op, string opName,
1835 dag outs = (outs VGPR_32:$vdst),
Tom Stellard065e3d42015-03-09 18:49:54 +00001836 dag ins = (ins ds_offset:$offset, gds:$gds, M0Reg:$m0),
1837 string asm = opName#" $vdst"#"$offset"#"$gds"> {
Tom Stellarddb4995a2015-03-09 16:03:45 +00001838
1839 let mayLoad = 1, mayStore = 1 in {
1840 def "" : DS_Pseudo <opName, outs, ins, []>;
1841
1842 let addr = 0, data0 = 0, data1 = 0 in {
Tom Stellardcf051f42015-03-09 18:49:45 +00001843 def _si : DS_Off16_Real_si <op, opName, outs, ins, asm>;
1844 def _vi : DS_Off16_Real_vi <op, opName, outs, ins, asm>;
Tom Stellarddb4995a2015-03-09 16:03:45 +00001845 } // end addr = 0, data0 = 0, data1 = 0
1846 } // end mayLoad = 1, mayStore = 1
1847}
1848
1849multiclass DS_1A_RET_GDS <bits<8> op, string opName,
1850 dag outs = (outs VGPR_32:$vdst),
Tom Stellardd7e6f132015-04-08 01:09:26 +00001851 dag ins = (ins VGPR_32:$addr, ds_offset_gds:$offset, M0Reg:$m0),
Tom Stellard065e3d42015-03-09 18:49:54 +00001852 string asm = opName#" $vdst, $addr"#"$offset gds"> {
Tom Stellarddb4995a2015-03-09 16:03:45 +00001853
Tom Stellardcf051f42015-03-09 18:49:45 +00001854 def "" : DS_Pseudo <opName, outs, ins, []>;
Tom Stellarddb4995a2015-03-09 16:03:45 +00001855
Tom Stellardcf051f42015-03-09 18:49:45 +00001856 let data0 = 0, data1 = 0, gds = 1 in {
1857 def _si : DS_Off16_Real_si <op, opName, outs, ins, asm>;
1858 def _vi : DS_Off16_Real_vi <op, opName, outs, ins, asm>;
1859 } // end data0 = 0, data1 = 0, gds = 1
Tom Stellarddb4995a2015-03-09 16:03:45 +00001860}
1861
1862multiclass DS_1A_GDS <bits<8> op, string opName,
1863 dag outs = (outs),
1864 dag ins = (ins VGPR_32:$addr, M0Reg:$m0),
1865 string asm = opName#" $addr gds"> {
1866
1867 def "" : DS_Pseudo <opName, outs, ins, []>;
1868
1869 let vdst = 0, data0 = 0, data1 = 0, offset0 = 0, offset1 = 0, gds = 1 in {
1870 def _si : DS_Real_si <op, opName, outs, ins, asm>;
1871 def _vi : DS_Real_vi <op, opName, outs, ins, asm>;
1872 } // end vdst = 0, data = 0, data1 = 0, gds = 1
1873}
1874
1875multiclass DS_1A <bits<8> op, string opName,
1876 dag outs = (outs),
Tom Stellard065e3d42015-03-09 18:49:54 +00001877 dag ins = (ins VGPR_32:$addr, ds_offset:$offset, M0Reg:$m0, gds:$gds),
1878 string asm = opName#" $addr"#"$offset"#"$gds"> {
Tom Stellarddb4995a2015-03-09 16:03:45 +00001879
1880 let mayLoad = 1, mayStore = 1 in {
1881 def "" : DS_Pseudo <opName, outs, ins, []>;
1882
1883 let vdst = 0, data0 = 0, data1 = 0 in {
Tom Stellardcf051f42015-03-09 18:49:45 +00001884 def _si : DS_Off16_Real_si <op, opName, outs, ins, asm>;
1885 def _vi : DS_Off16_Real_vi <op, opName, outs, ins, asm>;
Tom Stellarddb4995a2015-03-09 16:03:45 +00001886 } // let vdst = 0, data0 = 0, data1 = 0
1887 } // end mayLoad = 1, mayStore = 1
1888}
1889
Tom Stellard0c238c22014-10-01 14:44:43 +00001890//===----------------------------------------------------------------------===//
1891// MTBUF classes
1892//===----------------------------------------------------------------------===//
1893
1894class MTBUF_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
1895 MTBUF <outs, ins, "", pattern>,
1896 SIMCInstr<opName, SISubtarget.NONE> {
1897 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +00001898 let isCodeGenOnly = 1;
Tom Stellard0c238c22014-10-01 14:44:43 +00001899}
1900
1901class MTBUF_Real_si <bits<3> op, string opName, dag outs, dag ins,
1902 string asm> :
1903 MTBUF <outs, ins, asm, []>,
1904 MTBUFe <op>,
1905 SIMCInstr<opName, SISubtarget.SI>;
1906
Marek Olsak5df00d62014-12-07 12:18:57 +00001907class MTBUF_Real_vi <bits<4> op, string opName, dag outs, dag ins, string asm> :
1908 MTBUF <outs, ins, asm, []>,
1909 MTBUFe_vi <op>,
1910 SIMCInstr <opName, SISubtarget.VI>;
1911
Tom Stellard0c238c22014-10-01 14:44:43 +00001912multiclass MTBUF_m <bits<3> op, string opName, dag outs, dag ins, string asm,
1913 list<dag> pattern> {
1914
1915 def "" : MTBUF_Pseudo <opName, outs, ins, pattern>;
1916
1917 def _si : MTBUF_Real_si <op, opName, outs, ins, asm>;
1918
Marek Olsak5df00d62014-12-07 12:18:57 +00001919 def _vi : MTBUF_Real_vi <{0, op{2}, op{1}, op{0}}, opName, outs, ins, asm>;
1920
Tom Stellard0c238c22014-10-01 14:44:43 +00001921}
1922
1923let mayStore = 1, mayLoad = 0 in {
1924
1925multiclass MTBUF_Store_Helper <bits<3> op, string opName,
1926 RegisterClass regClass> : MTBUF_m <
1927 op, opName, (outs),
1928 (ins regClass:$vdata, u16imm:$offset, i1imm:$offen, i1imm:$idxen, i1imm:$glc,
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001929 i1imm:$addr64, i8imm:$dfmt, i8imm:$nfmt, VGPR_32:$vaddr,
Tom Stellardc3d7eeb2014-12-19 22:15:30 +00001930 SReg_128:$srsrc, i1imm:$slc, i1imm:$tfe, SCSrc_32:$soffset),
Tom Stellard0c238c22014-10-01 14:44:43 +00001931 opName#" $vdata, $offset, $offen, $idxen, $glc, $addr64, $dfmt,"
1932 #" $nfmt, $vaddr, $srsrc, $slc, $tfe, $soffset", []
1933>;
1934
1935} // mayStore = 1, mayLoad = 0
1936
1937let mayLoad = 1, mayStore = 0 in {
1938
1939multiclass MTBUF_Load_Helper <bits<3> op, string opName,
1940 RegisterClass regClass> : MTBUF_m <
1941 op, opName, (outs regClass:$dst),
1942 (ins u16imm:$offset, i1imm:$offen, i1imm:$idxen, i1imm:$glc, i1imm:$addr64,
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001943 i8imm:$dfmt, i8imm:$nfmt, VGPR_32:$vaddr, SReg_128:$srsrc,
Tom Stellardc3d7eeb2014-12-19 22:15:30 +00001944 i1imm:$slc, i1imm:$tfe, SCSrc_32:$soffset),
Tom Stellard0c238c22014-10-01 14:44:43 +00001945 opName#" $dst, $offset, $offen, $idxen, $glc, $addr64, $dfmt,"
1946 #" $nfmt, $vaddr, $srsrc, $slc, $tfe, $soffset", []
1947>;
1948
1949} // mayLoad = 1, mayStore = 0
1950
Marek Olsak5df00d62014-12-07 12:18:57 +00001951//===----------------------------------------------------------------------===//
1952// MUBUF classes
1953//===----------------------------------------------------------------------===//
1954
Marek Olsakee98b112015-01-27 17:24:58 +00001955class mubuf <bits<7> si, bits<7> vi = si> {
1956 field bits<7> SI = si;
1957 field bits<7> VI = vi;
1958}
1959
Tom Stellardd7e6f132015-04-08 01:09:26 +00001960let isCodeGenOnly = 0 in {
1961
1962class MUBUF_si <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> :
1963 MUBUF <outs, ins, asm, pattern>, MUBUFe <op> {
1964 let lds = 0;
1965}
1966
1967} // End let isCodeGenOnly = 0
1968
1969class MUBUF_vi <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> :
1970 MUBUF <outs, ins, asm, pattern>, MUBUFe_vi <op> {
1971 let lds = 0;
1972}
1973
Marek Olsak7ef6db42015-01-27 17:24:54 +00001974class MUBUFAddr64Table <bit is_addr64, string suffix = ""> {
1975 bit IsAddr64 = is_addr64;
1976 string OpName = NAME # suffix;
1977}
1978
1979class MUBUF_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
1980 MUBUF <outs, ins, "", pattern>,
1981 SIMCInstr<opName, SISubtarget.NONE> {
1982 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +00001983 let isCodeGenOnly = 1;
Marek Olsak7ef6db42015-01-27 17:24:54 +00001984
1985 // dummy fields, so that we can use let statements around multiclasses
1986 bits<1> offen;
1987 bits<1> idxen;
1988 bits<8> vaddr;
1989 bits<1> glc;
1990 bits<1> slc;
1991 bits<1> tfe;
1992 bits<8> soffset;
1993}
1994
Marek Olsakee98b112015-01-27 17:24:58 +00001995class MUBUF_Real_si <mubuf op, string opName, dag outs, dag ins,
Marek Olsak7ef6db42015-01-27 17:24:54 +00001996 string asm> :
1997 MUBUF <outs, ins, asm, []>,
Marek Olsakee98b112015-01-27 17:24:58 +00001998 MUBUFe <op.SI>,
Marek Olsak7ef6db42015-01-27 17:24:54 +00001999 SIMCInstr<opName, SISubtarget.SI> {
2000 let lds = 0;
2001}
2002
Marek Olsakee98b112015-01-27 17:24:58 +00002003class MUBUF_Real_vi <mubuf op, string opName, dag outs, dag ins,
Marek Olsak7ef6db42015-01-27 17:24:54 +00002004 string asm> :
2005 MUBUF <outs, ins, asm, []>,
Marek Olsakee98b112015-01-27 17:24:58 +00002006 MUBUFe_vi <op.VI>,
Marek Olsak7ef6db42015-01-27 17:24:54 +00002007 SIMCInstr<opName, SISubtarget.VI> {
2008 let lds = 0;
2009}
2010
Marek Olsakee98b112015-01-27 17:24:58 +00002011multiclass MUBUF_m <mubuf op, string opName, dag outs, dag ins, string asm,
Marek Olsak7ef6db42015-01-27 17:24:54 +00002012 list<dag> pattern> {
2013
2014 def "" : MUBUF_Pseudo <opName, outs, ins, pattern>,
2015 MUBUFAddr64Table <0>;
2016
Tom Stellardd7e6f132015-04-08 01:09:26 +00002017 let addr64 = 0, isCodeGenOnly = 0 in {
Marek Olsak7ef6db42015-01-27 17:24:54 +00002018 def _si : MUBUF_Real_si <op, opName, outs, ins, asm>;
2019 }
Marek Olsakee98b112015-01-27 17:24:58 +00002020
2021 def _vi : MUBUF_Real_vi <op, opName, outs, ins, asm>;
Marek Olsak7ef6db42015-01-27 17:24:54 +00002022}
2023
Marek Olsakee98b112015-01-27 17:24:58 +00002024multiclass MUBUFAddr64_m <mubuf op, string opName, dag outs,
Marek Olsak7ef6db42015-01-27 17:24:54 +00002025 dag ins, string asm, list<dag> pattern> {
2026
2027 def "" : MUBUF_Pseudo <opName, outs, ins, pattern>,
2028 MUBUFAddr64Table <1>;
2029
Tom Stellardd7e6f132015-04-08 01:09:26 +00002030 let addr64 = 1, isCodeGenOnly = 0 in {
Marek Olsak7ef6db42015-01-27 17:24:54 +00002031 def _si : MUBUF_Real_si <op, opName, outs, ins, asm>;
2032 }
2033
2034 // There is no VI version. If the pseudo is selected, it should be lowered
2035 // for VI appropriately.
2036}
2037
Marek Olsak19d9e1f2015-01-27 17:25:02 +00002038multiclass MUBUFAtomicOffset_m <mubuf op, string opName, dag outs, dag ins,
2039 string asm, list<dag> pattern, bit is_return> {
Tom Stellard7980fc82014-09-25 18:30:26 +00002040
Marek Olsak19d9e1f2015-01-27 17:25:02 +00002041 def "" : MUBUF_Pseudo <opName, outs, ins, pattern>,
2042 MUBUFAddr64Table <0, !if(is_return, "_RTN", "")>,
2043 AtomicNoRet<NAME#"_OFFSET", is_return>;
2044
2045 let offen = 0, idxen = 0, tfe = 0, vaddr = 0 in {
2046 let addr64 = 0 in {
2047 def _si : MUBUF_Real_si <op, opName, outs, ins, asm>;
2048 }
2049
2050 def _vi : MUBUF_Real_vi <op, opName, outs, ins, asm>;
2051 }
Tom Stellard7980fc82014-09-25 18:30:26 +00002052}
2053
Marek Olsak19d9e1f2015-01-27 17:25:02 +00002054multiclass MUBUFAtomicAddr64_m <mubuf op, string opName, dag outs, dag ins,
2055 string asm, list<dag> pattern, bit is_return> {
Tom Stellard7980fc82014-09-25 18:30:26 +00002056
Marek Olsak19d9e1f2015-01-27 17:25:02 +00002057 def "" : MUBUF_Pseudo <opName, outs, ins, pattern>,
2058 MUBUFAddr64Table <1, !if(is_return, "_RTN", "")>,
2059 AtomicNoRet<NAME#"_ADDR64", is_return>;
2060
Tom Stellardc53861a2015-02-11 00:34:32 +00002061 let offen = 0, idxen = 0, addr64 = 1, tfe = 0 in {
Marek Olsak19d9e1f2015-01-27 17:25:02 +00002062 def _si : MUBUF_Real_si <op, opName, outs, ins, asm>;
2063 }
2064
2065 // There is no VI version. If the pseudo is selected, it should be lowered
2066 // for VI appropriately.
Tom Stellard7980fc82014-09-25 18:30:26 +00002067}
2068
Marek Olsak19d9e1f2015-01-27 17:25:02 +00002069multiclass MUBUF_Atomic <mubuf op, string name, RegisterClass rc,
Tom Stellard7980fc82014-09-25 18:30:26 +00002070 ValueType vt, SDPatternOperator atomic> {
2071
2072 let mayStore = 1, mayLoad = 1, hasPostISelHook = 1 in {
2073
2074 // No return variants
2075 let glc = 0 in {
2076
Marek Olsak19d9e1f2015-01-27 17:25:02 +00002077 defm _ADDR64 : MUBUFAtomicAddr64_m <
2078 op, name#"_addr64", (outs),
Tom Stellard7980fc82014-09-25 18:30:26 +00002079 (ins rc:$vdata, SReg_128:$srsrc, VReg_64:$vaddr,
Tom Stellard49282c92015-02-27 14:59:44 +00002080 SCSrc_32:$soffset, mbuf_offset:$offset, slc:$slc),
Matt Arsenault2ad8bab2015-02-18 02:04:35 +00002081 name#" $vdata, $vaddr, $srsrc, $soffset addr64"#"$offset"#"$slc", [], 0
Marek Olsak19d9e1f2015-01-27 17:25:02 +00002082 >;
Tom Stellard7980fc82014-09-25 18:30:26 +00002083
Marek Olsak19d9e1f2015-01-27 17:25:02 +00002084 defm _OFFSET : MUBUFAtomicOffset_m <
2085 op, name#"_offset", (outs),
Tom Stellard49282c92015-02-27 14:59:44 +00002086 (ins rc:$vdata, SReg_128:$srsrc, SCSrc_32:$soffset, mbuf_offset:$offset,
2087 slc:$slc),
Marek Olsak19d9e1f2015-01-27 17:25:02 +00002088 name#" $vdata, $srsrc, $soffset"#"$offset"#"$slc", [], 0
2089 >;
Tom Stellard7980fc82014-09-25 18:30:26 +00002090 } // glc = 0
2091
2092 // Variant that return values
2093 let glc = 1, Constraints = "$vdata = $vdata_in",
2094 DisableEncoding = "$vdata_in" in {
2095
Marek Olsak19d9e1f2015-01-27 17:25:02 +00002096 defm _RTN_ADDR64 : MUBUFAtomicAddr64_m <
2097 op, name#"_rtn_addr64", (outs rc:$vdata),
Tom Stellard7980fc82014-09-25 18:30:26 +00002098 (ins rc:$vdata_in, SReg_128:$srsrc, VReg_64:$vaddr,
Tom Stellard49282c92015-02-27 14:59:44 +00002099 SCSrc_32:$soffset, mbuf_offset:$offset, slc:$slc),
Tom Stellardc53861a2015-02-11 00:34:32 +00002100 name#" $vdata, $vaddr, $srsrc, $soffset addr64"#"$offset"#" glc"#"$slc",
Tom Stellard7980fc82014-09-25 18:30:26 +00002101 [(set vt:$vdata,
Tom Stellardc53861a2015-02-11 00:34:32 +00002102 (atomic (MUBUFAddr64Atomic v4i32:$srsrc, i64:$vaddr, i32:$soffset,
2103 i16:$offset, i1:$slc), vt:$vdata_in))], 1
Marek Olsak19d9e1f2015-01-27 17:25:02 +00002104 >;
Tom Stellard7980fc82014-09-25 18:30:26 +00002105
Marek Olsak19d9e1f2015-01-27 17:25:02 +00002106 defm _RTN_OFFSET : MUBUFAtomicOffset_m <
2107 op, name#"_rtn_offset", (outs rc:$vdata),
Tom Stellard49282c92015-02-27 14:59:44 +00002108 (ins rc:$vdata_in, SReg_128:$srsrc, SCSrc_32:$soffset,
2109 mbuf_offset:$offset, slc:$slc),
Tom Stellard7980fc82014-09-25 18:30:26 +00002110 name#" $vdata, $srsrc, $soffset"#"$offset"#" glc $slc",
2111 [(set vt:$vdata,
2112 (atomic (MUBUFOffsetAtomic v4i32:$srsrc, i32:$soffset, i16:$offset,
Marek Olsak19d9e1f2015-01-27 17:25:02 +00002113 i1:$slc), vt:$vdata_in))], 1
2114 >;
Tom Stellard7980fc82014-09-25 18:30:26 +00002115
2116 } // glc = 1
2117
2118 } // mayStore = 1, mayLoad = 1, hasPostISelHook = 1
2119}
2120
Marek Olsakee98b112015-01-27 17:24:58 +00002121multiclass MUBUF_Load_Helper <mubuf op, string name, RegisterClass regClass,
Tom Stellard7c1838d2014-07-02 20:53:56 +00002122 ValueType load_vt = i32,
2123 SDPatternOperator ld = null_frag> {
Tom Stellardf1ee7162013-05-20 15:02:31 +00002124
Tom Stellard3e41dc42014-12-09 00:03:54 +00002125 let mayLoad = 1, mayStore = 0 in {
Marek Olsak7ef6db42015-01-27 17:24:54 +00002126 let offen = 0, idxen = 0, vaddr = 0 in {
2127 defm _OFFSET : MUBUF_m <op, name#"_offset", (outs regClass:$vdata),
Tom Stellard49282c92015-02-27 14:59:44 +00002128 (ins SReg_128:$srsrc, SCSrc_32:$soffset,
2129 mbuf_offset:$offset, glc:$glc, slc:$slc, tfe:$tfe),
Marek Olsak7ef6db42015-01-27 17:24:54 +00002130 name#" $vdata, $srsrc, $soffset"#"$offset"#"$glc"#"$slc"#"$tfe",
2131 [(set load_vt:$vdata, (ld (MUBUFOffset v4i32:$srsrc,
2132 i32:$soffset, i16:$offset,
2133 i1:$glc, i1:$slc, i1:$tfe)))]>;
Michel Danzer13736222014-01-27 07:20:51 +00002134 }
2135
Marek Olsak7ef6db42015-01-27 17:24:54 +00002136 let offen = 1, idxen = 0 in {
2137 defm _OFFEN : MUBUF_m <op, name#"_offen", (outs regClass:$vdata),
Tom Stellardc229baa2015-03-10 16:16:49 +00002138 (ins VGPR_32:$vaddr, SReg_128:$srsrc,
Marek Olsak7ef6db42015-01-27 17:24:54 +00002139 SCSrc_32:$soffset, mbuf_offset:$offset, glc:$glc, slc:$slc,
2140 tfe:$tfe),
2141 name#" $vdata, $vaddr, $srsrc, $soffset offen"#"$offset"#"$glc"#"$slc"#"$tfe", []>;
2142 }
2143
2144 let offen = 0, idxen = 1 in {
2145 defm _IDXEN : MUBUF_m <op, name#"_idxen", (outs regClass:$vdata),
Tom Stellardc229baa2015-03-10 16:16:49 +00002146 (ins VGPR_32:$vaddr, SReg_128:$srsrc,
Tom Stellard49282c92015-02-27 14:59:44 +00002147 SCSrc_32:$soffset, mbuf_offset:$offset, glc:$glc,
Marek Olsak7ef6db42015-01-27 17:24:54 +00002148 slc:$slc, tfe:$tfe),
2149 name#" $vdata, $vaddr, $srsrc, $soffset idxen"#"$offset"#"$glc"#"$slc"#"$tfe", []>;
2150 }
2151
2152 let offen = 1, idxen = 1 in {
2153 defm _BOTHEN : MUBUF_m <op, name#"_bothen", (outs regClass:$vdata),
Tom Stellardc229baa2015-03-10 16:16:49 +00002154 (ins VReg_64:$vaddr, SReg_128:$srsrc, SCSrc_32:$soffset,
Tom Stellard49282c92015-02-27 14:59:44 +00002155 mbuf_offset:$offset, glc:$glc, slc:$slc, tfe:$tfe),
Matt Arsenaultcaa12882015-02-18 02:04:38 +00002156 name#" $vdata, $vaddr, $srsrc, $soffset idxen offen"#"$offset"#"$glc"#"$slc"#"$tfe", []>;
Marek Olsak7ef6db42015-01-27 17:24:54 +00002157 }
2158
Tom Stellard1f9939f2015-02-27 14:59:41 +00002159 let offen = 0, idxen = 0 in {
Marek Olsak7ef6db42015-01-27 17:24:54 +00002160 defm _ADDR64 : MUBUFAddr64_m <op, name#"_addr64", (outs regClass:$vdata),
Tom Stellardc229baa2015-03-10 16:16:49 +00002161 (ins VReg_64:$vaddr, SReg_128:$srsrc,
Tom Stellard1f9939f2015-02-27 14:59:41 +00002162 SCSrc_32:$soffset, mbuf_offset:$offset,
2163 glc:$glc, slc:$slc, tfe:$tfe),
2164 name#" $vdata, $vaddr, $srsrc, $soffset addr64"#"$offset"#
2165 "$glc"#"$slc"#"$tfe",
Tom Stellard7c1838d2014-07-02 20:53:56 +00002166 [(set load_vt:$vdata, (ld (MUBUFAddr64 v4i32:$srsrc,
Tom Stellardc53861a2015-02-11 00:34:32 +00002167 i64:$vaddr, i32:$soffset,
Tom Stellard1f9939f2015-02-27 14:59:41 +00002168 i16:$offset, i1:$glc, i1:$slc,
2169 i1:$tfe)))]>;
Michel Danzer13736222014-01-27 07:20:51 +00002170 }
Tom Stellardf1ee7162013-05-20 15:02:31 +00002171 }
Tom Stellard75aadc22012-12-11 21:25:42 +00002172}
2173
Marek Olsakee98b112015-01-27 17:24:58 +00002174multiclass MUBUF_Store_Helper <mubuf op, string name, RegisterClass vdataClass,
Tom Stellardaec94b32015-02-27 14:59:46 +00002175 ValueType store_vt = i32, SDPatternOperator st = null_frag> {
Tom Stellard42fb60e2015-01-14 15:42:31 +00002176 let mayLoad = 0, mayStore = 1 in {
Marek Olsak7ef6db42015-01-27 17:24:54 +00002177 defm : MUBUF_m <op, name, (outs),
Tom Stellardc229baa2015-03-10 16:16:49 +00002178 (ins vdataClass:$vdata, VGPR_32:$vaddr, SReg_128:$srsrc, SCSrc_32:$soffset,
Marek Olsak7ef6db42015-01-27 17:24:54 +00002179 mbuf_offset:$offset, offen:$offen, idxen:$idxen, glc:$glc, slc:$slc,
2180 tfe:$tfe),
2181 name#" $vdata, $vaddr, $srsrc, $soffset"#"$offen"#"$idxen"#"$offset"#
Tom Stellard1f9939f2015-02-27 14:59:41 +00002182 "$glc"#"$slc"#"$tfe", []>;
Tom Stellardddea4862014-08-11 22:18:14 +00002183
Tom Stellard155bbb72014-08-11 22:18:17 +00002184 let offen = 0, idxen = 0, vaddr = 0 in {
Marek Olsak7ef6db42015-01-27 17:24:54 +00002185 defm _OFFSET : MUBUF_m <op, name#"_offset",(outs),
Tom Stellard49282c92015-02-27 14:59:44 +00002186 (ins vdataClass:$vdata, SReg_128:$srsrc, SCSrc_32:$soffset,
2187 mbuf_offset:$offset, glc:$glc, slc:$slc, tfe:$tfe),
Marek Olsak7ef6db42015-01-27 17:24:54 +00002188 name#" $vdata, $srsrc, $soffset"#"$offset"#"$glc"#"$slc"#"$tfe",
2189 [(st store_vt:$vdata, (MUBUFOffset v4i32:$srsrc, i32:$soffset,
2190 i16:$offset, i1:$glc, i1:$slc, i1:$tfe))]>;
Tom Stellard155bbb72014-08-11 22:18:17 +00002191 } // offen = 0, idxen = 0, vaddr = 0
2192
Tom Stellardddea4862014-08-11 22:18:14 +00002193 let offen = 1, idxen = 0 in {
Marek Olsak7ef6db42015-01-27 17:24:54 +00002194 defm _OFFEN : MUBUF_m <op, name#"_offen", (outs),
Tom Stellardc229baa2015-03-10 16:16:49 +00002195 (ins vdataClass:$vdata, VGPR_32:$vaddr, SReg_128:$srsrc,
Tom Stellard49282c92015-02-27 14:59:44 +00002196 SCSrc_32:$soffset, mbuf_offset:$offset, glc:$glc,
2197 slc:$slc, tfe:$tfe),
Marek Olsak7ef6db42015-01-27 17:24:54 +00002198 name#" $vdata, $vaddr, $srsrc, $soffset offen"#"$offset"#
2199 "$glc"#"$slc"#"$tfe", []>;
Tom Stellardddea4862014-08-11 22:18:14 +00002200 } // end offen = 1, idxen = 0
2201
Tom Stellarda14b0112015-03-10 16:16:51 +00002202 let offen = 0, idxen = 1 in {
2203 defm _IDXEN : MUBUF_m <op, name#"_idxen", (outs),
2204 (ins vdataClass:$vdata, VGPR_32:$vaddr, SReg_128:$srsrc,
2205 SCSrc_32:$soffset, mbuf_offset:$offset, glc:$glc,
2206 slc:$slc, tfe:$tfe),
2207 name#" $vdata, $vaddr, $srsrc, $soffset idxen"#"$offset"#"$glc"#"$slc"#"$tfe", []>;
2208 }
2209
2210 let offen = 1, idxen = 1 in {
2211 defm _BOTHEN : MUBUF_m <op, name#"_bothen", (outs),
2212 (ins vdataClass:$vdata, VReg_64:$vaddr, SReg_128:$srsrc, SCSrc_32:$soffset,
2213 mbuf_offset:$offset, glc:$glc, slc:$slc, tfe:$tfe),
2214 name#" $vdata, $vaddr, $srsrc, $soffset idxen offen"#"$offset"#"$glc"#"$slc"#"$tfe", []>;
2215 }
2216
Tom Stellard1f9939f2015-02-27 14:59:41 +00002217 let offen = 0, idxen = 0 in {
Marek Olsak7ef6db42015-01-27 17:24:54 +00002218 defm _ADDR64 : MUBUFAddr64_m <op, name#"_addr64", (outs),
Tom Stellardc229baa2015-03-10 16:16:49 +00002219 (ins vdataClass:$vdata, VReg_64:$vaddr, SReg_128:$srsrc,
2220 SCSrc_32:$soffset,
Tom Stellard1f9939f2015-02-27 14:59:41 +00002221 mbuf_offset:$offset, glc:$glc, slc:$slc,
2222 tfe:$tfe),
2223 name#" $vdata, $vaddr, $srsrc, $soffset addr64"#
2224 "$offset"#"$glc"#"$slc"#"$tfe",
Marek Olsak7ef6db42015-01-27 17:24:54 +00002225 [(st store_vt:$vdata,
Tom Stellardc53861a2015-02-11 00:34:32 +00002226 (MUBUFAddr64 v4i32:$srsrc, i64:$vaddr,
Tom Stellard1f9939f2015-02-27 14:59:41 +00002227 i32:$soffset, i16:$offset,
2228 i1:$glc, i1:$slc, i1:$tfe))]>;
Marek Olsak7ef6db42015-01-27 17:24:54 +00002229 }
2230 } // End mayLoad = 0, mayStore = 1
Tom Stellard754f80f2013-04-05 23:31:51 +00002231}
2232
Matt Arsenault3f981402014-09-15 15:41:53 +00002233class FLAT_Load_Helper <bits<7> op, string asm, RegisterClass regClass> :
Matt Arsenaulte6c52412015-02-18 02:10:37 +00002234 FLAT <op, (outs regClass:$vdst),
Matt Arsenault3f981402014-09-15 15:41:53 +00002235 (ins VReg_64:$addr),
Matt Arsenaulte6c52412015-02-18 02:10:37 +00002236 asm#" $vdst, $addr, [M0, FLAT_SCRATCH]", []> {
Matt Arsenault3f981402014-09-15 15:41:53 +00002237 let glc = 0;
2238 let slc = 0;
2239 let tfe = 0;
Matt Arsenaulte6c52412015-02-18 02:10:37 +00002240 let data = 0;
Matt Arsenault3f981402014-09-15 15:41:53 +00002241 let mayLoad = 1;
2242}
2243
2244class FLAT_Store_Helper <bits<7> op, string name, RegisterClass vdataClass> :
2245 FLAT <op, (outs), (ins vdataClass:$data, VReg_64:$addr),
2246 name#" $data, $addr, [M0, FLAT_SCRATCH]",
2247 []> {
2248
2249 let mayLoad = 0;
2250 let mayStore = 1;
2251
2252 // Encoding
2253 let glc = 0;
2254 let slc = 0;
2255 let tfe = 0;
Matt Arsenaulte6c52412015-02-18 02:10:37 +00002256 let vdst = 0;
Matt Arsenault3f981402014-09-15 15:41:53 +00002257}
2258
Tom Stellard682bfbc2013-10-10 17:11:24 +00002259class MIMG_Mask <string op, int channels> {
2260 string Op = op;
2261 int Channels = channels;
2262}
2263
Tom Stellard16a9a202013-08-14 23:24:17 +00002264class MIMG_NoSampler_Helper <bits<7> op, string asm,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002265 RegisterClass dst_rc,
Tom Stellard16a9a202013-08-14 23:24:17 +00002266 RegisterClass src_rc> : MIMG <
Tom Stellard353b3362013-05-06 23:02:12 +00002267 op,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002268 (outs dst_rc:$vdata),
Tom Stellard353b3362013-05-06 23:02:12 +00002269 (ins i32imm:$dmask, i1imm:$unorm, i1imm:$glc, i1imm:$da, i1imm:$r128,
Tom Stellard16a9a202013-08-14 23:24:17 +00002270 i1imm:$tfe, i1imm:$lwe, i1imm:$slc, src_rc:$vaddr,
Tom Stellard353b3362013-05-06 23:02:12 +00002271 SReg_256:$srsrc),
2272 asm#" $vdata, $dmask, $unorm, $glc, $da, $r128,"
2273 #" $tfe, $lwe, $slc, $vaddr, $srsrc",
2274 []> {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +00002275 let ssamp = 0;
Tom Stellard353b3362013-05-06 23:02:12 +00002276 let mayLoad = 1;
2277 let mayStore = 0;
2278 let hasPostISelHook = 1;
2279}
2280
Tom Stellard682bfbc2013-10-10 17:11:24 +00002281multiclass MIMG_NoSampler_Src_Helper <bits<7> op, string asm,
2282 RegisterClass dst_rc,
2283 int channels> {
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002284 def _V1 : MIMG_NoSampler_Helper <op, asm, dst_rc, VGPR_32>,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002285 MIMG_Mask<asm#"_V1", channels>;
2286 def _V2 : MIMG_NoSampler_Helper <op, asm, dst_rc, VReg_64>,
2287 MIMG_Mask<asm#"_V2", channels>;
2288 def _V4 : MIMG_NoSampler_Helper <op, asm, dst_rc, VReg_128>,
2289 MIMG_Mask<asm#"_V4", channels>;
2290}
2291
Tom Stellard16a9a202013-08-14 23:24:17 +00002292multiclass MIMG_NoSampler <bits<7> op, string asm> {
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002293 defm _V1 : MIMG_NoSampler_Src_Helper <op, asm, VGPR_32, 1>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002294 defm _V2 : MIMG_NoSampler_Src_Helper <op, asm, VReg_64, 2>;
2295 defm _V3 : MIMG_NoSampler_Src_Helper <op, asm, VReg_96, 3>;
2296 defm _V4 : MIMG_NoSampler_Src_Helper <op, asm, VReg_128, 4>;
Tom Stellard16a9a202013-08-14 23:24:17 +00002297}
2298
2299class MIMG_Sampler_Helper <bits<7> op, string asm,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002300 RegisterClass dst_rc,
Michel Danzer494391b2015-02-06 02:51:20 +00002301 RegisterClass src_rc, int wqm> : MIMG <
Christian Konig72d5d5c2013-02-21 15:16:44 +00002302 op,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002303 (outs dst_rc:$vdata),
Christian Konig72d5d5c2013-02-21 15:16:44 +00002304 (ins i32imm:$dmask, i1imm:$unorm, i1imm:$glc, i1imm:$da, i1imm:$r128,
Tom Stellard16a9a202013-08-14 23:24:17 +00002305 i1imm:$tfe, i1imm:$lwe, i1imm:$slc, src_rc:$vaddr,
Christian Konig84652962013-03-01 09:46:17 +00002306 SReg_256:$srsrc, SReg_128:$ssamp),
Christian Konig08e768b2013-02-21 15:17:17 +00002307 asm#" $vdata, $dmask, $unorm, $glc, $da, $r128,"
2308 #" $tfe, $lwe, $slc, $vaddr, $srsrc, $ssamp",
Christian Konig72d5d5c2013-02-21 15:16:44 +00002309 []> {
2310 let mayLoad = 1;
Tom Stellard75aadc22012-12-11 21:25:42 +00002311 let mayStore = 0;
Christian Konig8b1ed282013-04-10 08:39:16 +00002312 let hasPostISelHook = 1;
Michel Danzer494391b2015-02-06 02:51:20 +00002313 let WQM = wqm;
Tom Stellard75aadc22012-12-11 21:25:42 +00002314}
2315
Tom Stellard682bfbc2013-10-10 17:11:24 +00002316multiclass MIMG_Sampler_Src_Helper <bits<7> op, string asm,
2317 RegisterClass dst_rc,
Michel Danzer494391b2015-02-06 02:51:20 +00002318 int channels, int wqm> {
2319 def _V1 : MIMG_Sampler_Helper <op, asm, dst_rc, VGPR_32, wqm>,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002320 MIMG_Mask<asm#"_V1", channels>;
Michel Danzer494391b2015-02-06 02:51:20 +00002321 def _V2 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_64, wqm>,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002322 MIMG_Mask<asm#"_V2", channels>;
Michel Danzer494391b2015-02-06 02:51:20 +00002323 def _V4 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_128, wqm>,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002324 MIMG_Mask<asm#"_V4", channels>;
Michel Danzer494391b2015-02-06 02:51:20 +00002325 def _V8 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_256, wqm>,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002326 MIMG_Mask<asm#"_V8", channels>;
Michel Danzer494391b2015-02-06 02:51:20 +00002327 def _V16 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_512, wqm>,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002328 MIMG_Mask<asm#"_V16", channels>;
2329}
2330
Tom Stellard16a9a202013-08-14 23:24:17 +00002331multiclass MIMG_Sampler <bits<7> op, string asm> {
Michel Danzer494391b2015-02-06 02:51:20 +00002332 defm _V1 : MIMG_Sampler_Src_Helper<op, asm, VGPR_32, 1, 0>;
2333 defm _V2 : MIMG_Sampler_Src_Helper<op, asm, VReg_64, 2, 0>;
2334 defm _V3 : MIMG_Sampler_Src_Helper<op, asm, VReg_96, 3, 0>;
2335 defm _V4 : MIMG_Sampler_Src_Helper<op, asm, VReg_128, 4, 0>;
2336}
2337
2338multiclass MIMG_Sampler_WQM <bits<7> op, string asm> {
2339 defm _V1 : MIMG_Sampler_Src_Helper<op, asm, VGPR_32, 1, 1>;
2340 defm _V2 : MIMG_Sampler_Src_Helper<op, asm, VReg_64, 2, 1>;
2341 defm _V3 : MIMG_Sampler_Src_Helper<op, asm, VReg_96, 3, 1>;
2342 defm _V4 : MIMG_Sampler_Src_Helper<op, asm, VReg_128, 4, 1>;
Tom Stellard16a9a202013-08-14 23:24:17 +00002343}
2344
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002345class MIMG_Gather_Helper <bits<7> op, string asm,
2346 RegisterClass dst_rc,
Michel Danzer494391b2015-02-06 02:51:20 +00002347 RegisterClass src_rc, int wqm> : MIMG <
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002348 op,
2349 (outs dst_rc:$vdata),
2350 (ins i32imm:$dmask, i1imm:$unorm, i1imm:$glc, i1imm:$da, i1imm:$r128,
2351 i1imm:$tfe, i1imm:$lwe, i1imm:$slc, src_rc:$vaddr,
2352 SReg_256:$srsrc, SReg_128:$ssamp),
2353 asm#" $vdata, $dmask, $unorm, $glc, $da, $r128,"
2354 #" $tfe, $lwe, $slc, $vaddr, $srsrc, $ssamp",
2355 []> {
2356 let mayLoad = 1;
2357 let mayStore = 0;
2358
2359 // DMASK was repurposed for GATHER4. 4 components are always
2360 // returned and DMASK works like a swizzle - it selects
2361 // the component to fetch. The only useful DMASK values are
2362 // 1=red, 2=green, 4=blue, 8=alpha. (e.g. 1 returns
2363 // (red,red,red,red) etc.) The ISA document doesn't mention
2364 // this.
2365 // Therefore, disable all code which updates DMASK by setting these two:
2366 let MIMG = 0;
2367 let hasPostISelHook = 0;
Michel Danzer494391b2015-02-06 02:51:20 +00002368 let WQM = wqm;
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002369}
2370
2371multiclass MIMG_Gather_Src_Helper <bits<7> op, string asm,
2372 RegisterClass dst_rc,
Michel Danzer494391b2015-02-06 02:51:20 +00002373 int channels, int wqm> {
2374 def _V1 : MIMG_Gather_Helper <op, asm, dst_rc, VGPR_32, wqm>,
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002375 MIMG_Mask<asm#"_V1", channels>;
Michel Danzer494391b2015-02-06 02:51:20 +00002376 def _V2 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_64, wqm>,
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002377 MIMG_Mask<asm#"_V2", channels>;
Michel Danzer494391b2015-02-06 02:51:20 +00002378 def _V4 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_128, wqm>,
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002379 MIMG_Mask<asm#"_V4", channels>;
Michel Danzer494391b2015-02-06 02:51:20 +00002380 def _V8 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_256, wqm>,
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002381 MIMG_Mask<asm#"_V8", channels>;
Michel Danzer494391b2015-02-06 02:51:20 +00002382 def _V16 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_512, wqm>,
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002383 MIMG_Mask<asm#"_V16", channels>;
2384}
2385
2386multiclass MIMG_Gather <bits<7> op, string asm> {
Michel Danzer494391b2015-02-06 02:51:20 +00002387 defm _V1 : MIMG_Gather_Src_Helper<op, asm, VGPR_32, 1, 0>;
2388 defm _V2 : MIMG_Gather_Src_Helper<op, asm, VReg_64, 2, 0>;
2389 defm _V3 : MIMG_Gather_Src_Helper<op, asm, VReg_96, 3, 0>;
2390 defm _V4 : MIMG_Gather_Src_Helper<op, asm, VReg_128, 4, 0>;
2391}
2392
2393multiclass MIMG_Gather_WQM <bits<7> op, string asm> {
2394 defm _V1 : MIMG_Gather_Src_Helper<op, asm, VGPR_32, 1, 1>;
2395 defm _V2 : MIMG_Gather_Src_Helper<op, asm, VReg_64, 2, 1>;
2396 defm _V3 : MIMG_Gather_Src_Helper<op, asm, VReg_96, 3, 1>;
2397 defm _V4 : MIMG_Gather_Src_Helper<op, asm, VReg_128, 4, 1>;
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002398}
2399
Christian Konigf741fbf2013-02-26 17:52:42 +00002400//===----------------------------------------------------------------------===//
2401// Vector instruction mappings
2402//===----------------------------------------------------------------------===//
2403
2404// Maps an opcode in e32 form to its e64 equivalent
2405def getVOPe64 : InstrMapping {
2406 let FilterClass = "VOP";
2407 let RowFields = ["OpName"];
2408 let ColFields = ["Size"];
2409 let KeyCol = ["4"];
2410 let ValueCols = [["8"]];
2411}
2412
Tom Stellard1aaad692014-07-21 16:55:33 +00002413// Maps an opcode in e64 form to its e32 equivalent
2414def getVOPe32 : InstrMapping {
2415 let FilterClass = "VOP";
2416 let RowFields = ["OpName"];
2417 let ColFields = ["Size"];
2418 let KeyCol = ["8"];
2419 let ValueCols = [["4"]];
2420}
2421
Tom Stellard682bfbc2013-10-10 17:11:24 +00002422def getMaskedMIMGOp : InstrMapping {
2423 let FilterClass = "MIMG_Mask";
2424 let RowFields = ["Op"];
2425 let ColFields = ["Channels"];
2426 let KeyCol = ["4"];
2427 let ValueCols = [["1"], ["2"], ["3"] ];
2428}
2429
Christian Konig3c145802013-03-27 09:12:59 +00002430// Maps an commuted opcode to its original version
2431def getCommuteOrig : InstrMapping {
2432 let FilterClass = "VOP2_REV";
2433 let RowFields = ["RevOp"];
2434 let ColFields = ["IsOrig"];
2435 let KeyCol = ["0"];
2436 let ValueCols = [["1"]];
2437}
2438
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00002439// Maps an original opcode to its commuted version
2440def getCommuteRev : InstrMapping {
2441 let FilterClass = "VOP2_REV";
2442 let RowFields = ["RevOp"];
2443 let ColFields = ["IsOrig"];
2444 let KeyCol = ["1"];
2445 let ValueCols = [["0"]];
2446}
2447
2448def getCommuteCmpOrig : InstrMapping {
Matt Arsenault88a13c62015-03-23 18:45:41 +00002449 let FilterClass = "VOP2_REV";
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00002450 let RowFields = ["RevOp"];
2451 let ColFields = ["IsOrig"];
2452 let KeyCol = ["0"];
2453 let ValueCols = [["1"]];
2454}
2455
2456// Maps an original opcode to its commuted version
2457def getCommuteCmpRev : InstrMapping {
Matt Arsenault88a13c62015-03-23 18:45:41 +00002458 let FilterClass = "VOP2_REV";
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00002459 let RowFields = ["RevOp"];
2460 let ColFields = ["IsOrig"];
2461 let KeyCol = ["1"];
2462 let ValueCols = [["0"]];
2463}
2464
2465
Marek Olsak5df00d62014-12-07 12:18:57 +00002466def getMCOpcodeGen : InstrMapping {
Tom Stellardc721a232014-05-16 20:56:47 +00002467 let FilterClass = "SIMCInstr";
2468 let RowFields = ["PseudoInstr"];
2469 let ColFields = ["Subtarget"];
2470 let KeyCol = [!cast<string>(SISubtarget.NONE)];
Marek Olsak5df00d62014-12-07 12:18:57 +00002471 let ValueCols = [[!cast<string>(SISubtarget.SI)],[!cast<string>(SISubtarget.VI)]];
Tom Stellardc721a232014-05-16 20:56:47 +00002472}
2473
Tom Stellard155bbb72014-08-11 22:18:17 +00002474def getAddr64Inst : InstrMapping {
2475 let FilterClass = "MUBUFAddr64Table";
Tom Stellard7980fc82014-09-25 18:30:26 +00002476 let RowFields = ["OpName"];
Tom Stellard155bbb72014-08-11 22:18:17 +00002477 let ColFields = ["IsAddr64"];
2478 let KeyCol = ["0"];
2479 let ValueCols = [["1"]];
2480}
2481
Matt Arsenault9903ccf2014-09-08 15:07:27 +00002482// Maps an atomic opcode to its version with a return value.
2483def getAtomicRetOp : InstrMapping {
2484 let FilterClass = "AtomicNoRet";
2485 let RowFields = ["NoRetOp"];
2486 let ColFields = ["IsRet"];
2487 let KeyCol = ["0"];
2488 let ValueCols = [["1"]];
2489}
2490
2491// Maps an atomic opcode to its returnless version.
2492def getAtomicNoRetOp : InstrMapping {
2493 let FilterClass = "AtomicNoRet";
2494 let RowFields = ["NoRetOp"];
2495 let ColFields = ["IsRet"];
2496 let KeyCol = ["1"];
2497 let ValueCols = [["0"]];
2498}
2499
Tom Stellard75aadc22012-12-11 21:25:42 +00002500include "SIInstructions.td"
Marek Olsak5df00d62014-12-07 12:18:57 +00002501include "CIInstructions.td"
2502include "VIInstructions.td"