blob: 3288d33f1cff72fa5bcedbd94bb432d72d365a80 [file] [log] [blame]
Christian Konig72d5d5c2013-02-21 15:16:44 +00001//===-- SIInstrInfo.td - SI Instruction Infos -------------*- tablegen -*--===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Tom Stellard94d2e992014-10-07 23:51:34 +000010class vop {
11 field bits<9> SI3;
Marek Olsak5df00d62014-12-07 12:18:57 +000012 field bits<10> VI3;
Tom Stellard94d2e992014-10-07 23:51:34 +000013}
14
Marek Olsak5df00d62014-12-07 12:18:57 +000015class vopc <bits<8> si, bits<8> vi = !add(0x40, si)> : vop {
Tom Stellard0aec5872014-10-07 23:51:39 +000016 field bits<8> SI = si;
Marek Olsak5df00d62014-12-07 12:18:57 +000017 field bits<8> VI = vi;
Tom Stellard0aec5872014-10-07 23:51:39 +000018
Marek Olsak5df00d62014-12-07 12:18:57 +000019 field bits<9> SI3 = {0, si{7-0}};
20 field bits<10> VI3 = {0, 0, vi{7-0}};
Tom Stellard0aec5872014-10-07 23:51:39 +000021}
22
Marek Olsak5df00d62014-12-07 12:18:57 +000023class vop1 <bits<8> si, bits<8> vi = si> : vop {
24 field bits<8> SI = si;
25 field bits<8> VI = vi;
Tom Stellard94d2e992014-10-07 23:51:34 +000026
Marek Olsak5df00d62014-12-07 12:18:57 +000027 field bits<9> SI3 = {1, 1, si{6-0}};
28 field bits<10> VI3 = !add(0x140, vi);
Tom Stellard94d2e992014-10-07 23:51:34 +000029}
30
Marek Olsak5df00d62014-12-07 12:18:57 +000031class vop2 <bits<6> si, bits<6> vi = si> : vop {
Tom Stellardbec5a242014-10-07 23:51:38 +000032 field bits<6> SI = si;
Marek Olsak5df00d62014-12-07 12:18:57 +000033 field bits<6> VI = vi;
Tom Stellardbec5a242014-10-07 23:51:38 +000034
Marek Olsak5df00d62014-12-07 12:18:57 +000035 field bits<9> SI3 = {1, 0, 0, si{5-0}};
36 field bits<10> VI3 = {0, 1, 0, 0, vi{5-0}};
Tom Stellardbec5a242014-10-07 23:51:38 +000037}
38
Marek Olsakf0b130a2015-01-15 18:43:06 +000039// Specify a VOP2 opcode for SI and VOP3 opcode for VI
40// that doesn't have VOP2 encoding on VI
41class vop23 <bits<6> si, bits<10> vi> : vop2 <si> {
42 let VI3 = vi;
43}
44
Marek Olsak5df00d62014-12-07 12:18:57 +000045class vop3 <bits<9> si, bits<10> vi = {0, si}> : vop {
46 let SI3 = si;
47 let VI3 = vi;
48}
49
50class sop1 <bits<8> si, bits<8> vi = si> {
51 field bits<8> SI = si;
52 field bits<8> VI = vi;
53}
54
55class sop2 <bits<7> si, bits<7> vi = si> {
56 field bits<7> SI = si;
57 field bits<7> VI = vi;
58}
59
60class sopk <bits<5> si, bits<5> vi = si> {
61 field bits<5> SI = si;
62 field bits<5> VI = vi;
Tom Stellard845bb3c2014-10-07 23:51:41 +000063}
64
Tom Stellardc721a232014-05-16 20:56:47 +000065// Execpt for the NONE field, this must be kept in sync with the SISubtarget enum
Marek Olsaka93603d2015-01-15 18:42:51 +000066// in AMDGPUInstrInfo.cpp
Tom Stellardc721a232014-05-16 20:56:47 +000067def SISubtarget {
68 int NONE = -1;
69 int SI = 0;
Marek Olsak5df00d62014-12-07 12:18:57 +000070 int VI = 1;
Tom Stellardc721a232014-05-16 20:56:47 +000071}
72
Tom Stellard75aadc22012-12-11 21:25:42 +000073//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +000074// SI DAG Nodes
75//===----------------------------------------------------------------------===//
76
Tom Stellard9fa17912013-08-14 23:24:45 +000077def SIload_constant : SDNode<"AMDGPUISD::LOAD_CONSTANT",
Tom Stellard868fd922014-04-17 21:00:11 +000078 SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisVT<1, v4i32>, SDTCisVT<2, i32>]>,
Tom Stellard9fa17912013-08-14 23:24:45 +000079 [SDNPMayLoad, SDNPMemOperand]
80>;
81
Tom Stellardafcf12f2013-09-12 02:55:14 +000082def SItbuffer_store : SDNode<"AMDGPUISD::TBUFFER_STORE_FORMAT",
83 SDTypeProfile<0, 13,
Tom Stellard868fd922014-04-17 21:00:11 +000084 [SDTCisVT<0, v4i32>, // rsrc(SGPR)
Tom Stellardafcf12f2013-09-12 02:55:14 +000085 SDTCisVT<1, iAny>, // vdata(VGPR)
86 SDTCisVT<2, i32>, // num_channels(imm)
87 SDTCisVT<3, i32>, // vaddr(VGPR)
88 SDTCisVT<4, i32>, // soffset(SGPR)
89 SDTCisVT<5, i32>, // inst_offset(imm)
90 SDTCisVT<6, i32>, // dfmt(imm)
91 SDTCisVT<7, i32>, // nfmt(imm)
92 SDTCisVT<8, i32>, // offen(imm)
93 SDTCisVT<9, i32>, // idxen(imm)
94 SDTCisVT<10, i32>, // glc(imm)
95 SDTCisVT<11, i32>, // slc(imm)
96 SDTCisVT<12, i32> // tfe(imm)
97 ]>,
98 [SDNPMayStore, SDNPMemOperand, SDNPHasChain]
99>;
100
Tom Stellard9fa17912013-08-14 23:24:45 +0000101def SIload_input : SDNode<"AMDGPUISD::LOAD_INPUT",
Tom Stellard868fd922014-04-17 21:00:11 +0000102 SDTypeProfile<1, 3, [SDTCisVT<0, v4f32>, SDTCisVT<1, v4i32>, SDTCisVT<2, i16>,
Tom Stellard9fa17912013-08-14 23:24:45 +0000103 SDTCisVT<3, i32>]>
104>;
105
106class SDSample<string opcode> : SDNode <opcode,
Tom Stellard67850652013-08-14 23:24:53 +0000107 SDTypeProfile<1, 4, [SDTCisVT<0, v4f32>, SDTCisVT<2, v32i8>,
Tom Stellard868fd922014-04-17 21:00:11 +0000108 SDTCisVT<3, v4i32>, SDTCisVT<4, i32>]>
Tom Stellard9fa17912013-08-14 23:24:45 +0000109>;
110
111def SIsample : SDSample<"AMDGPUISD::SAMPLE">;
112def SIsampleb : SDSample<"AMDGPUISD::SAMPLEB">;
113def SIsampled : SDSample<"AMDGPUISD::SAMPLED">;
114def SIsamplel : SDSample<"AMDGPUISD::SAMPLEL">;
115
Tom Stellard067c8152014-07-21 14:01:14 +0000116def SIconstdata_ptr : SDNode<
117 "AMDGPUISD::CONST_DATA_PTR", SDTypeProfile <1, 0, [SDTCisVT<0, i64>]>
118>;
119
Tom Stellard26075d52013-02-07 19:39:38 +0000120// Transformation function, extract the lower 32bit of a 64bit immediate
121def LO32 : SDNodeXForm<imm, [{
122 return CurDAG->getTargetConstant(N->getZExtValue() & 0xffffffff, MVT::i32);
123}]>;
124
Tom Stellardab8a8c82013-07-12 18:15:02 +0000125def LO32f : SDNodeXForm<fpimm, [{
Benjamin Kramerc22c7902013-07-12 20:18:05 +0000126 APInt V = N->getValueAPF().bitcastToAPInt().trunc(32);
127 return CurDAG->getTargetConstantFP(APFloat(APFloat::IEEEsingle, V), MVT::f32);
Tom Stellardab8a8c82013-07-12 18:15:02 +0000128}]>;
129
Tom Stellard26075d52013-02-07 19:39:38 +0000130// Transformation function, extract the upper 32bit of a 64bit immediate
131def HI32 : SDNodeXForm<imm, [{
132 return CurDAG->getTargetConstant(N->getZExtValue() >> 32, MVT::i32);
133}]>;
134
Tom Stellardab8a8c82013-07-12 18:15:02 +0000135def HI32f : SDNodeXForm<fpimm, [{
Benjamin Kramerc22c7902013-07-12 20:18:05 +0000136 APInt V = N->getValueAPF().bitcastToAPInt().lshr(32).trunc(32);
137 return CurDAG->getTargetConstantFP(APFloat(APFloat::IEEEsingle, V), MVT::f32);
Tom Stellardab8a8c82013-07-12 18:15:02 +0000138}]>;
139
Tom Stellard044e4182014-02-06 18:36:34 +0000140def IMM8bitDWORD : PatLeaf <(imm),
141 [{return (N->getZExtValue() & ~0x3FC) == 0;}]
Tom Stellard89093802013-02-07 19:39:40 +0000142>;
143
Tom Stellard044e4182014-02-06 18:36:34 +0000144def as_dword_i32imm : SDNodeXForm<imm, [{
145 return CurDAG->getTargetConstant(N->getZExtValue() >> 2, MVT::i32);
146}]>;
147
Tom Stellardafcf12f2013-09-12 02:55:14 +0000148def as_i1imm : SDNodeXForm<imm, [{
149 return CurDAG->getTargetConstant(N->getZExtValue(), MVT::i1);
150}]>;
151
152def as_i8imm : SDNodeXForm<imm, [{
153 return CurDAG->getTargetConstant(N->getZExtValue(), MVT::i8);
154}]>;
155
Tom Stellard07a10a32013-06-03 17:39:43 +0000156def as_i16imm : SDNodeXForm<imm, [{
157 return CurDAG->getTargetConstant(N->getSExtValue(), MVT::i16);
158}]>;
159
Tom Stellard044e4182014-02-06 18:36:34 +0000160def as_i32imm: SDNodeXForm<imm, [{
161 return CurDAG->getTargetConstant(N->getSExtValue(), MVT::i32);
162}]>;
163
Matt Arsenaultbecd6562014-12-03 05:22:35 +0000164def as_i64imm: SDNodeXForm<imm, [{
165 return CurDAG->getTargetConstant(N->getSExtValue(), MVT::i64);
166}]>;
167
Tom Stellardfb77f002015-01-13 22:59:41 +0000168// Copied from the AArch64 backend:
169def bitcast_fpimm_to_i32 : SDNodeXForm<fpimm, [{
170return CurDAG->getTargetConstant(
171 N->getValueAPF().bitcastToAPInt().getZExtValue(), MVT::i32);
172}]>;
173
174// Copied from the AArch64 backend:
175def bitcast_fpimm_to_i64 : SDNodeXForm<fpimm, [{
176return CurDAG->getTargetConstant(
177 N->getValueAPF().bitcastToAPInt().getZExtValue(), MVT::i64);
178}]>;
179
Matt Arsenault99ed7892014-03-19 22:19:49 +0000180def IMM8bit : PatLeaf <(imm),
181 [{return isUInt<8>(N->getZExtValue());}]
182>;
183
Tom Stellard07a10a32013-06-03 17:39:43 +0000184def IMM12bit : PatLeaf <(imm),
185 [{return isUInt<12>(N->getZExtValue());}]
Tom Stellard89093802013-02-07 19:39:40 +0000186>;
187
Matt Arsenault99ed7892014-03-19 22:19:49 +0000188def IMM16bit : PatLeaf <(imm),
189 [{return isUInt<16>(N->getZExtValue());}]
190>;
191
Marek Olsak58f61a82014-12-07 17:17:38 +0000192def IMM20bit : PatLeaf <(imm),
193 [{return isUInt<20>(N->getZExtValue());}]
194>;
195
Tom Stellardd6cb8e82014-05-09 16:42:21 +0000196def IMM32bit : PatLeaf <(imm),
197 [{return isUInt<32>(N->getZExtValue());}]
198>;
199
Tom Stellarde2367942014-02-06 18:36:41 +0000200def mubuf_vaddr_offset : PatFrag<
201 (ops node:$ptr, node:$offset, node:$imm_offset),
202 (add (add node:$ptr, node:$offset), node:$imm_offset)
203>;
204
Christian Konigf82901a2013-02-26 17:52:23 +0000205class InlineImm <ValueType vt> : PatLeaf <(vt imm), [{
Tom Stellard7ed0b522014-04-03 20:19:27 +0000206 return isInlineImmediate(N);
Christian Konigb559b072013-02-16 11:28:36 +0000207}]>;
208
Matt Arsenault303011a2014-12-17 21:04:08 +0000209class InlineFPImm <ValueType vt> : PatLeaf <(vt fpimm), [{
210 return isInlineImmediate(N);
211}]>;
212
Tom Stellarddf94dc32013-08-14 23:24:24 +0000213class SGPRImm <dag frag> : PatLeaf<frag, [{
Eric Christopher7792e322015-01-30 23:24:40 +0000214 if (Subtarget->getGeneration() < AMDGPUSubtarget::SOUTHERN_ISLANDS) {
Tom Stellarddf94dc32013-08-14 23:24:24 +0000215 return false;
216 }
217 const SIRegisterInfo *SIRI =
Eric Christopher7792e322015-01-30 23:24:40 +0000218 static_cast<const SIRegisterInfo *>(Subtarget->getRegisterInfo());
Tom Stellarddf94dc32013-08-14 23:24:24 +0000219 for (SDNode::use_iterator U = N->use_begin(), E = SDNode::use_end();
220 U != E; ++U) {
221 if (SIRI->isSGPRClass(getOperandRegClass(*U, U.getOperandNo()))) {
222 return true;
223 }
224 }
225 return false;
226}]>;
227
Tom Stellard01825af2014-07-21 14:01:08 +0000228//===----------------------------------------------------------------------===//
229// Custom Operands
230//===----------------------------------------------------------------------===//
231
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +0000232def FRAMEri32 : Operand<iPTR> {
Matt Arsenault06028dd2014-05-01 16:37:52 +0000233 let MIOperandInfo = (ops i32:$ptr, i32imm:$index);
Tom Stellard81d871d2013-11-13 23:36:50 +0000234}
235
Tom Stellard01825af2014-07-21 14:01:08 +0000236def sopp_brtarget : Operand<OtherVT> {
237 let EncoderMethod = "getSOPPBrEncoding";
238 let OperandType = "OPERAND_PCREL";
239}
240
Tom Stellardb4a313a2014-08-01 00:32:39 +0000241include "SIInstrFormats.td"
Marek Olsak5df00d62014-12-07 12:18:57 +0000242include "VIInstrFormats.td"
Tom Stellardb4a313a2014-08-01 00:32:39 +0000243
Tom Stellard229d5e62014-08-05 14:48:12 +0000244let OperandType = "OPERAND_IMMEDIATE" in {
245
246def offen : Operand<i1> {
247 let PrintMethod = "printOffen";
248}
249def idxen : Operand<i1> {
250 let PrintMethod = "printIdxen";
251}
252def addr64 : Operand<i1> {
253 let PrintMethod = "printAddr64";
254}
255def mbuf_offset : Operand<i16> {
256 let PrintMethod = "printMBUFOffset";
257}
Matt Arsenault61cc9082014-10-10 22:16:07 +0000258def ds_offset : Operand<i16> {
259 let PrintMethod = "printDSOffset";
260}
261def ds_offset0 : Operand<i8> {
262 let PrintMethod = "printDSOffset0";
263}
264def ds_offset1 : Operand<i8> {
265 let PrintMethod = "printDSOffset1";
266}
Tom Stellard065e3d42015-03-09 18:49:54 +0000267def gds : Operand <i1> {
268 let PrintMethod = "printGDS";
269}
Tom Stellard229d5e62014-08-05 14:48:12 +0000270def glc : Operand <i1> {
271 let PrintMethod = "printGLC";
272}
273def slc : Operand <i1> {
274 let PrintMethod = "printSLC";
275}
276def tfe : Operand <i1> {
277 let PrintMethod = "printTFE";
278}
279
Matt Arsenault97069782014-09-30 19:49:48 +0000280def omod : Operand <i32> {
281 let PrintMethod = "printOModSI";
282}
283
284def ClampMod : Operand <i1> {
285 let PrintMethod = "printClampSI";
286}
287
Tom Stellard229d5e62014-08-05 14:48:12 +0000288} // End OperandType = "OPERAND_IMMEDIATE"
289
Tom Stellardc0503922015-03-12 21:34:22 +0000290def VOPDstS64 : VOPDstOperand <SReg_64>;
291
Christian Konig72d5d5c2013-02-21 15:16:44 +0000292//===----------------------------------------------------------------------===//
Tom Stellardb02c2682014-06-24 23:33:07 +0000293// Complex patterns
294//===----------------------------------------------------------------------===//
295
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000296def DS1Addr1Offset : ComplexPattern<i32, 2, "SelectDS1Addr1Offset">;
Tom Stellardf3fc5552014-08-22 18:49:35 +0000297def DS64Bit4ByteAligned : ComplexPattern<i32, 3, "SelectDS64Bit4ByteAligned">;
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000298
Tom Stellardb02094e2014-07-21 15:45:01 +0000299def MUBUFAddr32 : ComplexPattern<i64, 9, "SelectMUBUFAddr32">;
Tom Stellard1f9939f2015-02-27 14:59:41 +0000300def MUBUFAddr64 : ComplexPattern<i64, 7, "SelectMUBUFAddr64">;
Tom Stellardc53861a2015-02-11 00:34:32 +0000301def MUBUFAddr64Atomic : ComplexPattern<i64, 5, "SelectMUBUFAddr64">;
Tom Stellardb02094e2014-07-21 15:45:01 +0000302def MUBUFScratch : ComplexPattern<i64, 4, "SelectMUBUFScratch">;
Tom Stellard155bbb72014-08-11 22:18:17 +0000303def MUBUFOffset : ComplexPattern<i64, 6, "SelectMUBUFOffset">;
Tom Stellard7980fc82014-09-25 18:30:26 +0000304def MUBUFOffsetAtomic : ComplexPattern<i64, 4, "SelectMUBUFOffset">;
Tom Stellardb02c2682014-06-24 23:33:07 +0000305
Tom Stellardb4a313a2014-08-01 00:32:39 +0000306def VOP3Mods0 : ComplexPattern<untyped, 4, "SelectVOP3Mods0">;
Matt Arsenault1cffa4c2014-11-13 19:49:04 +0000307def VOP3Mods0Clamp : ComplexPattern<untyped, 3, "SelectVOP3Mods0Clamp">;
Matt Arsenault4831ce52015-01-06 23:00:37 +0000308def VOP3Mods0Clamp0OMod : ComplexPattern<untyped, 4, "SelectVOP3Mods0Clamp0OMod">;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000309def VOP3Mods : ComplexPattern<untyped, 2, "SelectVOP3Mods">;
310
Tom Stellardb02c2682014-06-24 23:33:07 +0000311//===----------------------------------------------------------------------===//
Christian Konig72d5d5c2013-02-21 15:16:44 +0000312// SI assembler operands
313//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +0000314
Christian Konigeabf8332013-02-21 15:16:49 +0000315def SIOperand {
316 int ZERO = 0x80;
Christian Konigd3039962013-02-26 17:52:09 +0000317 int VCC = 0x6A;
Matt Arsenault3f981402014-09-15 15:41:53 +0000318 int FLAT_SCR = 0x68;
Tom Stellard75aadc22012-12-11 21:25:42 +0000319}
320
Tom Stellardb4a313a2014-08-01 00:32:39 +0000321def SRCMODS {
322 int NONE = 0;
323}
324
325def DSTCLAMP {
326 int NONE = 0;
327}
328
329def DSTOMOD {
330 int NONE = 0;
331}
Tom Stellard75aadc22012-12-11 21:25:42 +0000332
Christian Konig72d5d5c2013-02-21 15:16:44 +0000333//===----------------------------------------------------------------------===//
334//
335// SI Instruction multiclass helpers.
336//
337// Instructions with _32 take 32-bit operands.
338// Instructions with _64 take 64-bit operands.
339//
340// VOP_* instructions can use either a 32-bit or 64-bit encoding. The 32-bit
341// encoding is the standard encoding, but instruction that make use of
342// any of the instruction modifiers must use the 64-bit encoding.
343//
344// Instructions with _e32 use the 32-bit encoding.
345// Instructions with _e64 use the 64-bit encoding.
346//
347//===----------------------------------------------------------------------===//
348
Tom Stellardc470c962014-10-01 14:44:42 +0000349class SIMCInstr <string pseudo, int subtarget> {
350 string PseudoInstr = pseudo;
351 int Subtarget = subtarget;
352}
353
Christian Konig72d5d5c2013-02-21 15:16:44 +0000354//===----------------------------------------------------------------------===//
Tom Stellard3a35d8f2014-10-01 14:44:45 +0000355// EXP classes
356//===----------------------------------------------------------------------===//
357
358class EXPCommon : InstSI<
359 (outs),
360 (ins i32imm:$en, i32imm:$tgt, i32imm:$compr, i32imm:$done, i32imm:$vm,
Tom Stellard45c0b3a2015-01-07 20:59:25 +0000361 VGPR_32:$src0, VGPR_32:$src1, VGPR_32:$src2, VGPR_32:$src3),
Tom Stellard326d6ec2014-11-05 14:50:53 +0000362 "exp $en, $tgt, $compr, $done, $vm, $src0, $src1, $src2, $src3",
Tom Stellard3a35d8f2014-10-01 14:44:45 +0000363 [] > {
364
365 let EXP_CNT = 1;
366 let Uses = [EXEC];
367}
368
369multiclass EXP_m {
370
Tom Stellard1ca873b2015-02-18 16:08:17 +0000371 let isPseudo = 1, isCodeGenOnly = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +0000372 def "" : EXPCommon, SIMCInstr <"exp", SISubtarget.NONE> ;
Tom Stellard3a35d8f2014-10-01 14:44:45 +0000373 }
374
Tom Stellard326d6ec2014-11-05 14:50:53 +0000375 def _si : EXPCommon, SIMCInstr <"exp", SISubtarget.SI>, EXPe;
Marek Olsak5df00d62014-12-07 12:18:57 +0000376
377 def _vi : EXPCommon, SIMCInstr <"exp", SISubtarget.VI>, EXPe_vi;
Tom Stellard3a35d8f2014-10-01 14:44:45 +0000378}
379
380//===----------------------------------------------------------------------===//
Christian Konig72d5d5c2013-02-21 15:16:44 +0000381// Scalar classes
382//===----------------------------------------------------------------------===//
383
Marek Olsak5df00d62014-12-07 12:18:57 +0000384class SOP1_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
385 SOP1 <outs, ins, "", pattern>,
386 SIMCInstr<opName, SISubtarget.NONE> {
387 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +0000388 let isCodeGenOnly = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +0000389}
Christian Konig72d5d5c2013-02-21 15:16:44 +0000390
Marek Olsak367447c2015-01-27 17:25:11 +0000391class SOP1_Real_si <sop1 op, string opName, dag outs, dag ins, string asm> :
392 SOP1 <outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000393 SOP1e <op.SI>,
394 SIMCInstr<opName, SISubtarget.SI>;
395
Marek Olsak367447c2015-01-27 17:25:11 +0000396class SOP1_Real_vi <sop1 op, string opName, dag outs, dag ins, string asm> :
397 SOP1 <outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000398 SOP1e <op.VI>,
399 SIMCInstr<opName, SISubtarget.VI>;
400
Tom Stellarde1e4a2d32015-02-13 21:02:37 +0000401multiclass SOP1_m <sop1 op, string opName, dag outs, dag ins, string asm,
402 list<dag> pattern> {
Marek Olsak5df00d62014-12-07 12:18:57 +0000403
Tom Stellarde1e4a2d32015-02-13 21:02:37 +0000404 def "" : SOP1_Pseudo <opName, outs, ins, pattern>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000405
Tom Stellarde1e4a2d32015-02-13 21:02:37 +0000406 def _si : SOP1_Real_si <op, opName, outs, ins, asm>;
407
408 def _vi : SOP1_Real_vi <op, opName, outs, ins, asm>;
409
Marek Olsak5df00d62014-12-07 12:18:57 +0000410}
411
Tom Stellarde1e4a2d32015-02-13 21:02:37 +0000412multiclass SOP1_32 <sop1 op, string opName, list<dag> pattern> : SOP1_m <
413 op, opName, (outs SReg_32:$dst), (ins SSrc_32:$src0),
414 opName#" $dst, $src0", pattern
415>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000416
Tom Stellarde1e4a2d32015-02-13 21:02:37 +0000417multiclass SOP1_64 <sop1 op, string opName, list<dag> pattern> : SOP1_m <
418 op, opName, (outs SReg_64:$dst), (ins SSrc_64:$src0),
419 opName#" $dst, $src0", pattern
420>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000421
422// no input, 64-bit output.
423multiclass SOP1_64_0 <sop1 op, string opName, list<dag> pattern> {
424 def "" : SOP1_Pseudo <opName, (outs SReg_64:$dst), (ins), pattern>;
425
426 def _si : SOP1_Real_si <op, opName, (outs SReg_64:$dst), (ins),
Marek Olsak367447c2015-01-27 17:25:11 +0000427 opName#" $dst"> {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000428 let ssrc0 = 0;
Marek Olsak5df00d62014-12-07 12:18:57 +0000429 }
430
431 def _vi : SOP1_Real_vi <op, opName, (outs SReg_64:$dst), (ins),
Marek Olsak367447c2015-01-27 17:25:11 +0000432 opName#" $dst"> {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000433 let ssrc0 = 0;
Marek Olsak5df00d62014-12-07 12:18:57 +0000434 }
435}
Christian Konig72d5d5c2013-02-21 15:16:44 +0000436
Tom Stellardce449ad2015-02-18 16:08:11 +0000437// 64-bit input, no output
438multiclass SOP1_1 <sop1 op, string opName, list<dag> pattern> {
439 def "" : SOP1_Pseudo <opName, (outs), (ins SReg_64:$src0), pattern>;
440
441 def _si : SOP1_Real_si <op, opName, (outs), (ins SReg_64:$src0),
442 opName#" $src0"> {
443 let sdst = 0;
444 }
445
446 def _vi : SOP1_Real_vi <op, opName, (outs), (ins SReg_64:$src0),
447 opName#" $src0"> {
448 let sdst = 0;
449 }
450}
451
Matt Arsenault8333e432014-06-10 19:18:24 +0000452// 64-bit input, 32-bit output.
Tom Stellarde1e4a2d32015-02-13 21:02:37 +0000453multiclass SOP1_32_64 <sop1 op, string opName, list<dag> pattern> : SOP1_m <
454 op, opName, (outs SReg_32:$dst), (ins SSrc_64:$src0),
455 opName#" $dst, $src0", pattern
456>;
Matt Arsenault1a179e82014-11-13 20:23:36 +0000457
Marek Olsak5df00d62014-12-07 12:18:57 +0000458class SOP2_Pseudo<string opName, dag outs, dag ins, list<dag> pattern> :
459 SOP2<outs, ins, "", pattern>,
460 SIMCInstr<opName, SISubtarget.NONE> {
461 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +0000462 let isCodeGenOnly = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +0000463 let Size = 4;
Tom Stellard0c0008c2015-02-18 16:08:13 +0000464
465 // Pseudo instructions have no encodings, but adding this field here allows
466 // us to do:
467 // let sdst = xxx in {
468 // for multiclasses that include both real and pseudo instructions.
469 field bits<7> sdst = 0;
Marek Olsak5df00d62014-12-07 12:18:57 +0000470}
Christian Konig72d5d5c2013-02-21 15:16:44 +0000471
Marek Olsak367447c2015-01-27 17:25:11 +0000472class SOP2_Real_si<sop2 op, string opName, dag outs, dag ins, string asm> :
473 SOP2<outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000474 SOP2e<op.SI>,
475 SIMCInstr<opName, SISubtarget.SI>;
Matt Arsenault94812212014-11-14 18:18:16 +0000476
Marek Olsak367447c2015-01-27 17:25:11 +0000477class SOP2_Real_vi<sop2 op, string opName, dag outs, dag ins, string asm> :
478 SOP2<outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000479 SOP2e<op.VI>,
480 SIMCInstr<opName, SISubtarget.VI>;
481
482multiclass SOP2_SELECT_32 <sop2 op, string opName, list<dag> pattern> {
483 def "" : SOP2_Pseudo <opName, (outs SReg_32:$dst),
484 (ins SSrc_32:$src0, SSrc_32:$src1, SCCReg:$scc), pattern>;
485
486 def _si : SOP2_Real_si <op, opName, (outs SReg_32:$dst),
487 (ins SSrc_32:$src0, SSrc_32:$src1, SCCReg:$scc),
Marek Olsak367447c2015-01-27 17:25:11 +0000488 opName#" $dst, $src0, $src1 [$scc]">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000489
490 def _vi : SOP2_Real_vi <op, opName, (outs SReg_32:$dst),
491 (ins SSrc_32:$src0, SSrc_32:$src1, SCCReg:$scc),
Marek Olsak367447c2015-01-27 17:25:11 +0000492 opName#" $dst, $src0, $src1 [$scc]">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000493}
494
Tom Stellardee21faa2015-02-18 16:08:09 +0000495multiclass SOP2_m <sop2 op, string opName, dag outs, dag ins, string asm,
496 list<dag> pattern> {
Marek Olsak5df00d62014-12-07 12:18:57 +0000497
Tom Stellardee21faa2015-02-18 16:08:09 +0000498 def "" : SOP2_Pseudo <opName, outs, ins, pattern>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000499
Tom Stellardee21faa2015-02-18 16:08:09 +0000500 def _si : SOP2_Real_si <op, opName, outs, ins, asm>;
501
502 def _vi : SOP2_Real_vi <op, opName, outs, ins, asm>;
503
Marek Olsak5df00d62014-12-07 12:18:57 +0000504}
505
Tom Stellardee21faa2015-02-18 16:08:09 +0000506multiclass SOP2_32 <sop2 op, string opName, list<dag> pattern> : SOP2_m <
507 op, opName, (outs SReg_32:$dst), (ins SSrc_32:$src0, SSrc_32:$src1),
508 opName#" $dst, $src0, $src1", pattern
509>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000510
Tom Stellardee21faa2015-02-18 16:08:09 +0000511multiclass SOP2_64 <sop2 op, string opName, list<dag> pattern> : SOP2_m <
512 op, opName, (outs SReg_64:$dst), (ins SSrc_64:$src0, SSrc_64:$src1),
513 opName#" $dst, $src0, $src1", pattern
514>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000515
Tom Stellardee21faa2015-02-18 16:08:09 +0000516multiclass SOP2_64_32 <sop2 op, string opName, list<dag> pattern> : SOP2_m <
517 op, opName, (outs SReg_64:$dst), (ins SSrc_64:$src0, SSrc_32:$src1),
518 opName#" $dst, $src0, $src1", pattern
519>;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000520
Tom Stellardb6550522015-01-12 19:33:18 +0000521class SOPC_Helper <bits<7> op, RegisterOperand rc, ValueType vt,
Matt Arsenault0cb92e12014-04-11 19:25:18 +0000522 string opName, PatLeaf cond> : SOPC <
523 op, (outs SCCReg:$dst), (ins rc:$src0, rc:$src1),
Tom Stellarde2f5b412015-03-12 21:34:28 +0000524 opName#" $src0, $src1", []>;
Matt Arsenault0cb92e12014-04-11 19:25:18 +0000525
526class SOPC_32<bits<7> op, string opName, PatLeaf cond = COND_NULL>
527 : SOPC_Helper<op, SSrc_32, i32, opName, cond>;
528
529class SOPC_64<bits<7> op, string opName, PatLeaf cond = COND_NULL>
530 : SOPC_Helper<op, SSrc_64, i64, opName, cond>;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000531
Marek Olsak5df00d62014-12-07 12:18:57 +0000532class SOPK_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
533 SOPK <outs, ins, "", pattern>,
534 SIMCInstr<opName, SISubtarget.NONE> {
535 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +0000536 let isCodeGenOnly = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +0000537}
Christian Konig72d5d5c2013-02-21 15:16:44 +0000538
Marek Olsak367447c2015-01-27 17:25:11 +0000539class SOPK_Real_si <sopk op, string opName, dag outs, dag ins, string asm> :
540 SOPK <outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000541 SOPKe <op.SI>,
542 SIMCInstr<opName, SISubtarget.SI>;
543
Marek Olsak367447c2015-01-27 17:25:11 +0000544class SOPK_Real_vi <sopk op, string opName, dag outs, dag ins, string asm> :
545 SOPK <outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000546 SOPKe <op.VI>,
547 SIMCInstr<opName, SISubtarget.VI>;
548
549multiclass SOPK_32 <sopk op, string opName, list<dag> pattern> {
550 def "" : SOPK_Pseudo <opName, (outs SReg_32:$dst), (ins u16imm:$src0),
551 pattern>;
552
553 def _si : SOPK_Real_si <op, opName, (outs SReg_32:$dst), (ins u16imm:$src0),
Marek Olsak367447c2015-01-27 17:25:11 +0000554 opName#" $dst, $src0">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000555
556 def _vi : SOPK_Real_vi <op, opName, (outs SReg_32:$dst), (ins u16imm:$src0),
Marek Olsak367447c2015-01-27 17:25:11 +0000557 opName#" $dst, $src0">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000558}
559
560multiclass SOPK_SCC <sopk op, string opName, list<dag> pattern> {
561 def "" : SOPK_Pseudo <opName, (outs SCCReg:$dst),
562 (ins SReg_32:$src0, u16imm:$src1), pattern>;
563
564 def _si : SOPK_Real_si <op, opName, (outs SCCReg:$dst),
Marek Olsak367447c2015-01-27 17:25:11 +0000565 (ins SReg_32:$src0, u16imm:$src1), opName#" $dst, $src0">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000566
567 def _vi : SOPK_Real_vi <op, opName, (outs SCCReg:$dst),
Marek Olsak367447c2015-01-27 17:25:11 +0000568 (ins SReg_32:$src0, u16imm:$src1), opName#" $dst, $src0">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000569}
Christian Konig72d5d5c2013-02-21 15:16:44 +0000570
Tom Stellardc470c962014-10-01 14:44:42 +0000571//===----------------------------------------------------------------------===//
572// SMRD classes
573//===----------------------------------------------------------------------===//
574
575class SMRD_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
576 SMRD <outs, ins, "", pattern>,
577 SIMCInstr<opName, SISubtarget.NONE> {
578 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +0000579 let isCodeGenOnly = 1;
Tom Stellardc470c962014-10-01 14:44:42 +0000580}
581
582class SMRD_Real_si <bits<5> op, string opName, bit imm, dag outs, dag ins,
583 string asm> :
584 SMRD <outs, ins, asm, []>,
585 SMRDe <op, imm>,
586 SIMCInstr<opName, SISubtarget.SI>;
587
Marek Olsak5df00d62014-12-07 12:18:57 +0000588class SMRD_Real_vi <bits<8> op, string opName, bit imm, dag outs, dag ins,
589 string asm> :
590 SMRD <outs, ins, asm, []>,
591 SMEMe_vi <op, imm>,
592 SIMCInstr<opName, SISubtarget.VI>;
593
Tom Stellardc470c962014-10-01 14:44:42 +0000594multiclass SMRD_m <bits<5> op, string opName, bit imm, dag outs, dag ins,
595 string asm, list<dag> pattern> {
596
597 def "" : SMRD_Pseudo <opName, outs, ins, pattern>;
598
599 def _si : SMRD_Real_si <op, opName, imm, outs, ins, asm>;
600
Matt Arsenault1991f5e2015-02-18 02:10:40 +0000601 // glc is only applicable to scalar stores, which are not yet
602 // implemented.
603 let glc = 0 in {
604 def _vi : SMRD_Real_vi <{0, 0, 0, op}, opName, imm, outs, ins, asm>;
605 }
Tom Stellardc470c962014-10-01 14:44:42 +0000606}
607
608multiclass SMRD_Helper <bits<5> op, string opName, RegisterClass baseClass,
Christian Konig9c7afd12013-03-18 11:33:50 +0000609 RegisterClass dstClass> {
Tom Stellardc470c962014-10-01 14:44:42 +0000610 defm _IMM : SMRD_m <
611 op, opName#"_IMM", 1, (outs dstClass:$dst),
Matt Arsenault4d7d3832014-04-15 22:32:49 +0000612 (ins baseClass:$sbase, u32imm:$offset),
Tom Stellardc470c962014-10-01 14:44:42 +0000613 opName#" $dst, $sbase, $offset", []
Christian Konig72d5d5c2013-02-21 15:16:44 +0000614 >;
615
Tom Stellardc470c962014-10-01 14:44:42 +0000616 defm _SGPR : SMRD_m <
617 op, opName#"_SGPR", 0, (outs dstClass:$dst),
Christian Konig9c7afd12013-03-18 11:33:50 +0000618 (ins baseClass:$sbase, SReg_32:$soff),
Tom Stellardc470c962014-10-01 14:44:42 +0000619 opName#" $dst, $sbase, $soff", []
Christian Konig72d5d5c2013-02-21 15:16:44 +0000620 >;
621}
622
623//===----------------------------------------------------------------------===//
624// Vector ALU classes
625//===----------------------------------------------------------------------===//
626
Tom Stellardb4a313a2014-08-01 00:32:39 +0000627// This must always be right before the operand being input modified.
628def InputMods : OperandWithDefaultOps <i32, (ops (i32 0))> {
629 let PrintMethod = "printOperandAndMods";
630}
631def InputModsNoDefault : Operand <i32> {
632 let PrintMethod = "printOperandAndMods";
633}
634
635class getNumSrcArgs<ValueType Src1, ValueType Src2> {
636 int ret =
637 !if (!eq(Src1.Value, untyped.Value), 1, // VOP1
638 !if (!eq(Src2.Value, untyped.Value), 2, // VOP2
639 3)); // VOP3
640}
641
642// Returns the register class to use for the destination of VOP[123C]
643// instructions for the given VT.
644class getVALUDstForVT<ValueType VT> {
Tom Stellardc0503922015-03-12 21:34:22 +0000645 RegisterOperand ret = !if(!eq(VT.Size, 32), VOPDstOperand<VGPR_32>,
646 !if(!eq(VT.Size, 64), VOPDstOperand<VReg_64>,
647 VOPDstOperand<SReg_64>)); // else VT == i1
Tom Stellardb4a313a2014-08-01 00:32:39 +0000648}
649
650// Returns the register class to use for source 0 of VOP[12C]
651// instructions for the given VT.
652class getVOPSrc0ForVT<ValueType VT> {
Tom Stellardb6550522015-01-12 19:33:18 +0000653 RegisterOperand ret = !if(!eq(VT.Size, 32), VSrc_32, VSrc_64);
Tom Stellardb4a313a2014-08-01 00:32:39 +0000654}
655
656// Returns the register class to use for source 1 of VOP[12C] for the
657// given VT.
658class getVOPSrc1ForVT<ValueType VT> {
Tom Stellard45c0b3a2015-01-07 20:59:25 +0000659 RegisterClass ret = !if(!eq(VT.Size, 32), VGPR_32, VReg_64);
Tom Stellardb4a313a2014-08-01 00:32:39 +0000660}
661
Tom Stellardb4a313a2014-08-01 00:32:39 +0000662// Returns the register class to use for sources of VOP3 instructions for the
663// given VT.
664class getVOP3SrcForVT<ValueType VT> {
Tom Stellardb6550522015-01-12 19:33:18 +0000665 RegisterOperand ret = !if(!eq(VT.Size, 32), VCSrc_32, VCSrc_64);
Tom Stellardb4a313a2014-08-01 00:32:39 +0000666}
667
Tom Stellardb4a313a2014-08-01 00:32:39 +0000668// Returns 1 if the source arguments have modifiers, 0 if they do not.
669class hasModifiers<ValueType SrcVT> {
670 bit ret = !if(!eq(SrcVT.Value, f32.Value), 1,
671 !if(!eq(SrcVT.Value, f64.Value), 1, 0));
672}
673
674// Returns the input arguments for VOP[12C] instructions for the given SrcVT.
Tom Stellardb6550522015-01-12 19:33:18 +0000675class getIns32 <RegisterOperand Src0RC, RegisterClass Src1RC, int NumSrcArgs> {
Tom Stellardb4a313a2014-08-01 00:32:39 +0000676 dag ret = !if(!eq(NumSrcArgs, 1), (ins Src0RC:$src0), // VOP1
677 !if(!eq(NumSrcArgs, 2), (ins Src0RC:$src0, Src1RC:$src1), // VOP2
678 (ins)));
679}
680
681// Returns the input arguments for VOP3 instructions for the given SrcVT.
Tom Stellardb6550522015-01-12 19:33:18 +0000682class getIns64 <RegisterOperand Src0RC, RegisterOperand Src1RC,
683 RegisterOperand Src2RC, int NumSrcArgs,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000684 bit HasModifiers> {
685
686 dag ret =
687 !if (!eq(NumSrcArgs, 1),
688 !if (!eq(HasModifiers, 1),
689 // VOP1 with modifiers
690 (ins InputModsNoDefault:$src0_modifiers, Src0RC:$src0,
Matt Arsenault97069782014-09-30 19:49:48 +0000691 ClampMod:$clamp, omod:$omod)
Tom Stellardb4a313a2014-08-01 00:32:39 +0000692 /* else */,
693 // VOP1 without modifiers
694 (ins Src0RC:$src0)
695 /* endif */ ),
696 !if (!eq(NumSrcArgs, 2),
697 !if (!eq(HasModifiers, 1),
698 // VOP 2 with modifiers
699 (ins InputModsNoDefault:$src0_modifiers, Src0RC:$src0,
700 InputModsNoDefault:$src1_modifiers, Src1RC:$src1,
Matt Arsenault97069782014-09-30 19:49:48 +0000701 ClampMod:$clamp, omod:$omod)
Tom Stellardb4a313a2014-08-01 00:32:39 +0000702 /* else */,
703 // VOP2 without modifiers
704 (ins Src0RC:$src0, Src1RC:$src1)
705 /* endif */ )
706 /* NumSrcArgs == 3 */,
707 !if (!eq(HasModifiers, 1),
708 // VOP3 with modifiers
709 (ins InputModsNoDefault:$src0_modifiers, Src0RC:$src0,
710 InputModsNoDefault:$src1_modifiers, Src1RC:$src1,
711 InputModsNoDefault:$src2_modifiers, Src2RC:$src2,
Matt Arsenault97069782014-09-30 19:49:48 +0000712 ClampMod:$clamp, omod:$omod)
Tom Stellardb4a313a2014-08-01 00:32:39 +0000713 /* else */,
714 // VOP3 without modifiers
715 (ins Src0RC:$src0, Src1RC:$src1, Src2RC:$src2)
716 /* endif */ )));
717}
718
719// Returns the assembly string for the inputs and outputs of a VOP[12C]
720// instruction. This does not add the _e32 suffix, so it can be reused
721// by getAsm64.
722class getAsm32 <int NumSrcArgs> {
723 string src1 = ", $src1";
724 string src2 = ", $src2";
Tom Stellardc0503922015-03-12 21:34:22 +0000725 string ret = "$dst, $src0"#
Tom Stellardb4a313a2014-08-01 00:32:39 +0000726 !if(!eq(NumSrcArgs, 1), "", src1)#
727 !if(!eq(NumSrcArgs, 3), src2, "");
728}
729
730// Returns the assembly string for the inputs and outputs of a VOP3
731// instruction.
732class getAsm64 <int NumSrcArgs, bit HasModifiers> {
Matt Arsenault268757b2015-01-15 23:17:03 +0000733 string src0 = !if(!eq(NumSrcArgs, 1), "$src0_modifiers", "$src0_modifiers,");
Matt Arsenault97069782014-09-30 19:49:48 +0000734 string src1 = !if(!eq(NumSrcArgs, 1), "",
735 !if(!eq(NumSrcArgs, 2), " $src1_modifiers",
736 " $src1_modifiers,"));
737 string src2 = !if(!eq(NumSrcArgs, 3), " $src2_modifiers", "");
Tom Stellardb4a313a2014-08-01 00:32:39 +0000738 string ret =
739 !if(!eq(HasModifiers, 0),
740 getAsm32<NumSrcArgs>.ret,
Tom Stellardc0503922015-03-12 21:34:22 +0000741 "$dst, "#src0#src1#src2#"$clamp"#"$omod");
Tom Stellardb4a313a2014-08-01 00:32:39 +0000742}
743
744
745class VOPProfile <list<ValueType> _ArgVT> {
746
747 field list<ValueType> ArgVT = _ArgVT;
748
749 field ValueType DstVT = ArgVT[0];
750 field ValueType Src0VT = ArgVT[1];
751 field ValueType Src1VT = ArgVT[2];
752 field ValueType Src2VT = ArgVT[3];
Tom Stellardc0503922015-03-12 21:34:22 +0000753 field RegisterOperand DstRC = getVALUDstForVT<DstVT>.ret;
Tom Stellardb6550522015-01-12 19:33:18 +0000754 field RegisterOperand Src0RC32 = getVOPSrc0ForVT<Src0VT>.ret;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000755 field RegisterClass Src1RC32 = getVOPSrc1ForVT<Src1VT>.ret;
Tom Stellardb6550522015-01-12 19:33:18 +0000756 field RegisterOperand Src0RC64 = getVOP3SrcForVT<Src0VT>.ret;
757 field RegisterOperand Src1RC64 = getVOP3SrcForVT<Src1VT>.ret;
758 field RegisterOperand Src2RC64 = getVOP3SrcForVT<Src2VT>.ret;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000759
760 field int NumSrcArgs = getNumSrcArgs<Src1VT, Src2VT>.ret;
761 field bit HasModifiers = hasModifiers<Src0VT>.ret;
762
763 field dag Outs = (outs DstRC:$dst);
764
765 field dag Ins32 = getIns32<Src0RC32, Src1RC32, NumSrcArgs>.ret;
766 field dag Ins64 = getIns64<Src0RC64, Src1RC64, Src2RC64, NumSrcArgs,
767 HasModifiers>.ret;
768
Tom Stellardc0503922015-03-12 21:34:22 +0000769 field string Asm32 = getAsm32<NumSrcArgs>.ret;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000770 field string Asm64 = getAsm64<NumSrcArgs, HasModifiers>.ret;
771}
772
773def VOP_F32_F32 : VOPProfile <[f32, f32, untyped, untyped]>;
774def VOP_F32_F64 : VOPProfile <[f32, f64, untyped, untyped]>;
775def VOP_F32_I32 : VOPProfile <[f32, i32, untyped, untyped]>;
776def VOP_F64_F32 : VOPProfile <[f64, f32, untyped, untyped]>;
777def VOP_F64_F64 : VOPProfile <[f64, f64, untyped, untyped]>;
778def VOP_F64_I32 : VOPProfile <[f64, i32, untyped, untyped]>;
779def VOP_I32_F32 : VOPProfile <[i32, f32, untyped, untyped]>;
780def VOP_I32_F64 : VOPProfile <[i32, f64, untyped, untyped]>;
781def VOP_I32_I32 : VOPProfile <[i32, i32, untyped, untyped]>;
782
783def VOP_F32_F32_F32 : VOPProfile <[f32, f32, f32, untyped]>;
784def VOP_F32_F32_I32 : VOPProfile <[f32, f32, i32, untyped]>;
785def VOP_F64_F64_F64 : VOPProfile <[f64, f64, f64, untyped]>;
786def VOP_F64_F64_I32 : VOPProfile <[f64, f64, i32, untyped]>;
787def VOP_I32_F32_F32 : VOPProfile <[i32, f32, f32, untyped]>;
Marek Olsak11057ee2015-02-03 17:38:01 +0000788def VOP_I32_F32_I32 : VOPProfile <[i32, f32, i32, untyped]>;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000789def VOP_I32_I32_I32 : VOPProfile <[i32, i32, i32, untyped]>;
790def VOP_I32_I32_I32_VCC : VOPProfile <[i32, i32, i32, untyped]> {
Tom Stellard73ae1cb2014-09-23 21:26:25 +0000791 let Src0RC32 = VCSrc_32;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000792}
Matt Arsenault4831ce52015-01-06 23:00:37 +0000793
794def VOP_I1_F32_I32 : VOPProfile <[i1, f32, i32, untyped]> {
795 let Ins64 = (ins InputModsNoDefault:$src0_modifiers, Src0RC64:$src0, Src1RC64:$src1);
Tom Stellardc0503922015-03-12 21:34:22 +0000796 let Asm64 = "$dst, $src0_modifiers, $src1";
Matt Arsenault4831ce52015-01-06 23:00:37 +0000797}
798
799def VOP_I1_F64_I32 : VOPProfile <[i1, f64, i32, untyped]> {
800 let Ins64 = (ins InputModsNoDefault:$src0_modifiers, Src0RC64:$src0, Src1RC64:$src1);
Tom Stellardc0503922015-03-12 21:34:22 +0000801 let Asm64 = "$dst, $src0_modifiers, $src1";
Matt Arsenault4831ce52015-01-06 23:00:37 +0000802}
803
Tom Stellardb4a313a2014-08-01 00:32:39 +0000804def VOP_I64_I64_I32 : VOPProfile <[i64, i64, i32, untyped]>;
Marek Olsak707a6d02015-02-03 21:53:01 +0000805def VOP_I64_I32_I64 : VOPProfile <[i64, i32, i64, untyped]>;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000806def VOP_I64_I64_I64 : VOPProfile <[i64, i64, i64, untyped]>;
Tom Stellard5224df32015-03-10 16:16:44 +0000807def VOP_CNDMASK : VOPProfile <[i32, i32, i32, untyped]> {
808 let Ins32 = (ins Src0RC32:$src0, Src1RC32:$src1, VCCReg:$src2);
809 let Ins64 = (ins Src0RC64:$src0, Src1RC64:$src1, SSrc_64:$src2);
Tom Stellardc0503922015-03-12 21:34:22 +0000810 let Asm64 = "$dst, $src0, $src1, $src2";
Tom Stellard5224df32015-03-10 16:16:44 +0000811}
Tom Stellardb4a313a2014-08-01 00:32:39 +0000812
813def VOP_F32_F32_F32_F32 : VOPProfile <[f32, f32, f32, f32]>;
Matt Arsenault70120fa2015-02-21 21:29:00 +0000814def VOP_MADK : VOPProfile <[f32, f32, f32, f32]> {
815 field dag Ins = (ins VCSrc_32:$src0, VGPR_32:$vsrc1, u32imm:$src2);
Tom Stellardc0503922015-03-12 21:34:22 +0000816 field string Asm = "$dst, $src0, $vsrc1, $src2";
Matt Arsenault70120fa2015-02-21 21:29:00 +0000817}
Tom Stellardb4a313a2014-08-01 00:32:39 +0000818def VOP_F64_F64_F64_F64 : VOPProfile <[f64, f64, f64, f64]>;
819def VOP_I32_I32_I32_I32 : VOPProfile <[i32, i32, i32, i32]>;
820def VOP_I64_I32_I32_I64 : VOPProfile <[i64, i32, i32, i64]>;
821
822
Christian Konigf741fbf2013-02-26 17:52:42 +0000823class VOP <string opName> {
824 string OpName = opName;
825}
826
Christian Konig3c145802013-03-27 09:12:59 +0000827class VOP2_REV <string revOp, bit isOrig> {
828 string RevOp = revOp;
829 bit IsOrig = isOrig;
830}
831
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000832class VOPC_REV <string revOp, bit isOrig> {
833 string RevOp = revOp;
834 bit IsOrig = isOrig;
835}
836
Matt Arsenault9903ccf2014-09-08 15:07:27 +0000837class AtomicNoRet <string noRetOp, bit isRet> {
838 string NoRetOp = noRetOp;
839 bit IsRet = isRet;
840}
841
Tom Stellard94d2e992014-10-07 23:51:34 +0000842class VOP1_Pseudo <dag outs, dag ins, list<dag> pattern, string opName> :
843 VOP1Common <outs, ins, "", pattern>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000844 VOP <opName>,
845 SIMCInstr <opName#"_e32", SISubtarget.NONE> {
Tom Stellard94d2e992014-10-07 23:51:34 +0000846 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +0000847 let isCodeGenOnly = 1;
Tom Stellardc34c37a2015-02-18 16:08:15 +0000848
849 field bits<8> vdst;
850 field bits<9> src0;
Tom Stellard94d2e992014-10-07 23:51:34 +0000851}
852
Tom Stellard23c2c3d2015-03-20 15:14:21 +0000853class VOP1_Real_si <string opName, vop1 op, dag outs, dag ins, string asm> :
854 VOP1<op.SI, outs, ins, asm, []>,
855 SIMCInstr <opName#"_e32", SISubtarget.SI>;
856
857class VOP1_Real_vi <string opName, vop1 op, dag outs, dag ins, string asm> :
858 VOP1<op.VI, outs, ins, asm, []>,
859 SIMCInstr <opName#"_e32", SISubtarget.VI>;
860
Tom Stellard94d2e992014-10-07 23:51:34 +0000861multiclass VOP1_m <vop1 op, dag outs, dag ins, string asm, list<dag> pattern,
862 string opName> {
863 def "" : VOP1_Pseudo <outs, ins, pattern, opName>;
864
Tom Stellard23c2c3d2015-03-20 15:14:21 +0000865 def _si : VOP1_Real_si <opName, op, outs, ins, asm>;
866
867 def _vi : VOP1_Real_vi <opName, op, outs, ins, asm>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000868}
869
Marek Olsak3ecf5082015-02-03 21:53:05 +0000870multiclass VOP1SI_m <vop1 op, dag outs, dag ins, string asm, list<dag> pattern,
871 string opName> {
872 def "" : VOP1_Pseudo <outs, ins, pattern, opName>;
873
Tom Stellard23c2c3d2015-03-20 15:14:21 +0000874 def _si : VOP1_Real_si <opName, op, outs, ins, asm>;
Marek Olsak3ecf5082015-02-03 21:53:05 +0000875}
876
Marek Olsak5df00d62014-12-07 12:18:57 +0000877class VOP2_Pseudo <dag outs, dag ins, list<dag> pattern, string opName> :
878 VOP2Common <outs, ins, "", pattern>,
879 VOP <opName>,
880 SIMCInstr<opName#"_e32", SISubtarget.NONE> {
881 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +0000882 let isCodeGenOnly = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +0000883}
884
Tom Stellard3b0dab92015-03-20 15:14:23 +0000885class VOP2_Real_si <string opName, vop2 op, dag outs, dag ins, string asm> :
886 VOP2 <op.SI, outs, ins, opName#asm, []>,
887 SIMCInstr <opName#"_e32", SISubtarget.SI>;
888
889class VOP2_Real_vi <string opName, vop2 op, dag outs, dag ins, string asm> :
890 VOP2 <op.SI, outs, ins, opName#asm, []>,
891 SIMCInstr <opName#"_e32", SISubtarget.VI>;
892
Marek Olsakf0b130a2015-01-15 18:43:06 +0000893multiclass VOP2SI_m <vop2 op, dag outs, dag ins, string asm, list<dag> pattern,
Marek Olsak7585a292015-02-03 17:38:05 +0000894 string opName, string revOp> {
Marek Olsakf0b130a2015-01-15 18:43:06 +0000895 def "" : VOP2_Pseudo <outs, ins, pattern, opName>,
Marek Olsak7585a292015-02-03 17:38:05 +0000896 VOP2_REV<revOp#"_e32", !eq(revOp, opName)>;
Marek Olsakf0b130a2015-01-15 18:43:06 +0000897
Tom Stellard3b0dab92015-03-20 15:14:23 +0000898 def _si : VOP2_Real_si <opName, op, outs, ins, asm>;
Marek Olsakf0b130a2015-01-15 18:43:06 +0000899}
900
Marek Olsak5df00d62014-12-07 12:18:57 +0000901multiclass VOP2_m <vop2 op, dag outs, dag ins, string asm, list<dag> pattern,
Marek Olsak7585a292015-02-03 17:38:05 +0000902 string opName, string revOp> {
Marek Olsak5df00d62014-12-07 12:18:57 +0000903 def "" : VOP2_Pseudo <outs, ins, pattern, opName>,
Marek Olsak7585a292015-02-03 17:38:05 +0000904 VOP2_REV<revOp#"_e32", !eq(revOp, opName)>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000905
Tom Stellard3b0dab92015-03-20 15:14:23 +0000906 def _si : VOP2_Real_si <opName, op, outs, ins, asm>;
907
908 def _vi : VOP2_Real_vi <opName, op, outs, ins, asm>;
909
Tom Stellard94d2e992014-10-07 23:51:34 +0000910}
911
Tom Stellardb4a313a2014-08-01 00:32:39 +0000912class VOP3DisableFields <bit HasSrc1, bit HasSrc2, bit HasModifiers> {
913
914 bits<2> src0_modifiers = !if(HasModifiers, ?, 0);
915 bits<2> src1_modifiers = !if(HasModifiers, !if(HasSrc1, ?, 0), 0);
Matt Arsenault096ec1e2015-02-18 02:15:30 +0000916 bits<2> src2_modifiers = !if(HasModifiers, !if(HasSrc2, ?, 0), 0);
Tom Stellardb4a313a2014-08-01 00:32:39 +0000917 bits<2> omod = !if(HasModifiers, ?, 0);
918 bits<1> clamp = !if(HasModifiers, ?, 0);
919 bits<9> src1 = !if(HasSrc1, ?, 0);
920 bits<9> src2 = !if(HasSrc2, ?, 0);
921}
922
Matt Arsenault096ec1e2015-02-18 02:15:30 +0000923class VOP3DisableModFields <bit HasSrc0Mods,
924 bit HasSrc1Mods = 0,
925 bit HasSrc2Mods = 0,
926 bit HasOutputMods = 0> {
927 bits<2> src0_modifiers = !if(HasSrc0Mods, ?, 0);
928 bits<2> src1_modifiers = !if(HasSrc1Mods, ?, 0);
929 bits<2> src2_modifiers = !if(HasSrc2Mods, ?, 0);
930 bits<2> omod = !if(HasOutputMods, ?, 0);
931 bits<1> clamp = !if(HasOutputMods, ?, 0);
932}
933
Tom Stellardbda32c92014-07-21 17:44:29 +0000934class VOP3_Pseudo <dag outs, dag ins, list<dag> pattern, string opName> :
935 VOP3Common <outs, ins, "", pattern>,
936 VOP <opName>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000937 SIMCInstr<opName#"_e64", SISubtarget.NONE> {
Tom Stellardbda32c92014-07-21 17:44:29 +0000938 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +0000939 let isCodeGenOnly = 1;
Tom Stellardbda32c92014-07-21 17:44:29 +0000940}
941
942class VOP3_Real_si <bits<9> op, dag outs, dag ins, string asm, string opName> :
Marek Olsak5df00d62014-12-07 12:18:57 +0000943 VOP3Common <outs, ins, asm, []>,
944 VOP3e <op>,
945 SIMCInstr<opName#"_e64", SISubtarget.SI>;
Tom Stellardbda32c92014-07-21 17:44:29 +0000946
Marek Olsak5df00d62014-12-07 12:18:57 +0000947class VOP3_Real_vi <bits<10> op, dag outs, dag ins, string asm, string opName> :
948 VOP3Common <outs, ins, asm, []>,
949 VOP3e_vi <op>,
950 SIMCInstr <opName#"_e64", SISubtarget.VI>;
951
Matt Arsenault692acf12015-02-14 03:02:23 +0000952class VOP3b_Real_si <bits<9> op, dag outs, dag ins, string asm, string opName> :
953 VOP3Common <outs, ins, asm, []>,
954 VOP3be <op>,
955 SIMCInstr<opName#"_e64", SISubtarget.SI>;
956
957class VOP3b_Real_vi <bits<10> op, dag outs, dag ins, string asm, string opName> :
958 VOP3Common <outs, ins, asm, []>,
959 VOP3be_vi <op>,
960 SIMCInstr <opName#"_e64", SISubtarget.VI>;
961
Marek Olsak5df00d62014-12-07 12:18:57 +0000962multiclass VOP3_m <vop op, dag outs, dag ins, string asm, list<dag> pattern,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000963 string opName, int NumSrcArgs, bit HasMods = 1> {
Tom Stellardc721a232014-05-16 20:56:47 +0000964
Tom Stellardbda32c92014-07-21 17:44:29 +0000965 def "" : VOP3_Pseudo <outs, ins, pattern, opName>;
Tom Stellardc721a232014-05-16 20:56:47 +0000966
Tom Stellard845bb3c2014-10-07 23:51:41 +0000967 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000968 VOP3DisableFields<!if(!eq(NumSrcArgs, 1), 0, 1),
969 !if(!eq(NumSrcArgs, 2), 0, 1),
970 HasMods>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000971 def _vi : VOP3_Real_vi <op.VI3, outs, ins, asm, opName>,
972 VOP3DisableFields<!if(!eq(NumSrcArgs, 1), 0, 1),
973 !if(!eq(NumSrcArgs, 2), 0, 1),
974 HasMods>;
975}
Tom Stellardc721a232014-05-16 20:56:47 +0000976
Marek Olsak5df00d62014-12-07 12:18:57 +0000977// VOP3_m without source modifiers
Matt Arsenault65fa1c42015-02-18 02:15:27 +0000978multiclass VOP3_m_nomods <vop op, dag outs, dag ins, string asm, list<dag> pattern,
Marek Olsak5df00d62014-12-07 12:18:57 +0000979 string opName, int NumSrcArgs, bit HasMods = 1> {
980
981 def "" : VOP3_Pseudo <outs, ins, pattern, opName>;
982
983 let src0_modifiers = 0,
984 src1_modifiers = 0,
Matt Arsenault65fa1c42015-02-18 02:15:27 +0000985 src2_modifiers = 0,
986 clamp = 0,
987 omod = 0 in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000988 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>;
989 def _vi : VOP3_Real_vi <op.VI3, outs, ins, asm, opName>;
990 }
Tom Stellardc721a232014-05-16 20:56:47 +0000991}
992
Tom Stellard94d2e992014-10-07 23:51:34 +0000993multiclass VOP3_1_m <vop op, dag outs, dag ins, string asm,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000994 list<dag> pattern, string opName, bit HasMods = 1> {
Tom Stellardbda32c92014-07-21 17:44:29 +0000995
996 def "" : VOP3_Pseudo <outs, ins, pattern, opName>;
997
Tom Stellard94d2e992014-10-07 23:51:34 +0000998 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000999 VOP3DisableFields<0, 0, HasMods>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001000
1001 def _vi : VOP3_Real_vi <op.VI3, outs, ins, asm, opName>,
1002 VOP3DisableFields<0, 0, HasMods>;
Tom Stellardbda32c92014-07-21 17:44:29 +00001003}
1004
Marek Olsak3ecf5082015-02-03 21:53:05 +00001005multiclass VOP3SI_1_m <vop op, dag outs, dag ins, string asm,
1006 list<dag> pattern, string opName, bit HasMods = 1> {
1007
1008 def "" : VOP3_Pseudo <outs, ins, pattern, opName>;
1009
1010 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>,
1011 VOP3DisableFields<0, 0, HasMods>;
1012 // No VI instruction. This class is for SI only.
1013}
1014
Tom Stellardbec5a242014-10-07 23:51:38 +00001015multiclass VOP3_2_m <vop op, dag outs, dag ins, string asm,
Marek Olsak7585a292015-02-03 17:38:05 +00001016 list<dag> pattern, string opName, string revOp,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001017 bit HasMods = 1, bit UseFullOp = 0> {
1018
1019 def "" : VOP3_Pseudo <outs, ins, pattern, opName>,
Marek Olsak7585a292015-02-03 17:38:05 +00001020 VOP2_REV<revOp#"_e64", !eq(revOp, opName)>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001021
Marek Olsak191507e2015-02-03 17:38:12 +00001022 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>,
Marek Olsak5df00d62014-12-07 12:18:57 +00001023 VOP3DisableFields<1, 0, HasMods>;
1024
Marek Olsak191507e2015-02-03 17:38:12 +00001025 def _vi : VOP3_Real_vi <op.VI3, outs, ins, asm, opName>,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001026 VOP3DisableFields<1, 0, HasMods>;
1027}
1028
Marek Olsak191507e2015-02-03 17:38:12 +00001029multiclass VOP3SI_2_m <vop op, dag outs, dag ins, string asm,
1030 list<dag> pattern, string opName, string revOp,
1031 bit HasMods = 1, bit UseFullOp = 0> {
1032
1033 def "" : VOP3_Pseudo <outs, ins, pattern, opName>,
1034 VOP2_REV<revOp#"_e64", !eq(revOp, opName)>;
1035
1036 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>,
1037 VOP3DisableFields<1, 0, HasMods>;
1038
1039 // No VI instruction. This class is for SI only.
1040}
1041
Matt Arsenault692acf12015-02-14 03:02:23 +00001042// XXX - Is v_div_scale_{f32|f64} only available in vop3b without
1043// option of implicit vcc use?
Tom Stellard845bb3c2014-10-07 23:51:41 +00001044multiclass VOP3b_2_m <vop op, dag outs, dag ins, string asm,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001045 list<dag> pattern, string opName, string revOp,
1046 bit HasMods = 1, bit UseFullOp = 0> {
1047 def "" : VOP3_Pseudo <outs, ins, pattern, opName>,
1048 VOP2_REV<revOp#"_e64", !eq(revOp, opName)>;
1049
1050 // The VOP2 variant puts the carry out into VCC, the VOP3 variant
1051 // can write it into any SGPR. We currently don't use the carry out,
1052 // so for now hardcode it to VCC as well.
1053 let sdst = SIOperand.VCC, Defs = [VCC] in {
Matt Arsenault692acf12015-02-14 03:02:23 +00001054 def _si : VOP3b_Real_si <op.SI3, outs, ins, asm, opName>,
1055 VOP3DisableFields<1, 0, HasMods>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001056
Matt Arsenault692acf12015-02-14 03:02:23 +00001057 def _vi : VOP3b_Real_vi <op.VI3, outs, ins, asm, opName>,
1058 VOP3DisableFields<1, 0, HasMods>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001059 } // End sdst = SIOperand.VCC, Defs = [VCC]
1060}
1061
Matt Arsenault31ec5982015-02-14 03:40:35 +00001062multiclass VOP3b_3_m <vop op, dag outs, dag ins, string asm,
1063 list<dag> pattern, string opName, string revOp,
1064 bit HasMods = 1, bit UseFullOp = 0> {
1065 def "" : VOP3_Pseudo <outs, ins, pattern, opName>;
1066
1067
1068 def _si : VOP3b_Real_si <op.SI3, outs, ins, asm, opName>,
1069 VOP3DisableFields<1, 1, HasMods>;
1070
1071 def _vi : VOP3b_Real_vi <op.VI3, outs, ins, asm, opName>,
1072 VOP3DisableFields<1, 1, HasMods>;
1073}
1074
Tom Stellard0aec5872014-10-07 23:51:39 +00001075multiclass VOP3_C_m <vop op, dag outs, dag ins, string asm,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001076 list<dag> pattern, string opName,
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001077 bit HasMods, bit defExec, string revOp> {
Tom Stellardbda32c92014-07-21 17:44:29 +00001078
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001079 def "" : VOP3_Pseudo <outs, ins, pattern, opName>,
1080 VOPC_REV<revOp#"_e64", !eq(revOp, opName)>;
Tom Stellardbda32c92014-07-21 17:44:29 +00001081
Tom Stellard0aec5872014-10-07 23:51:39 +00001082 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>,
Marek Olsak5df00d62014-12-07 12:18:57 +00001083 VOP3DisableFields<1, 0, HasMods> {
1084 let Defs = !if(defExec, [EXEC], []);
1085 }
1086
1087 def _vi : VOP3_Real_vi <op.VI3, outs, ins, asm, opName>,
1088 VOP3DisableFields<1, 0, HasMods> {
Tom Stellard0aec5872014-10-07 23:51:39 +00001089 let Defs = !if(defExec, [EXEC], []);
Christian Konigd3039962013-02-26 17:52:09 +00001090 }
1091}
1092
Marek Olsak15e4a592015-01-15 18:42:55 +00001093// An instruction that is VOP2 on SI and VOP3 on VI, no modifiers.
1094multiclass VOP2SI_3VI_m <vop3 op, string opName, dag outs, dag ins,
1095 string asm, list<dag> pattern = []> {
Tom Stellard1ca873b2015-02-18 16:08:17 +00001096 let isPseudo = 1, isCodeGenOnly = 1 in {
Marek Olsak15e4a592015-01-15 18:42:55 +00001097 def "" : VOPAnyCommon <outs, ins, "", pattern>,
1098 SIMCInstr<opName, SISubtarget.NONE>;
1099 }
1100
1101 def _si : VOP2 <op.SI3{5-0}, outs, ins, asm, []>,
1102 SIMCInstr <opName, SISubtarget.SI>;
1103
1104 def _vi : VOP3Common <outs, ins, asm, []>,
1105 VOP3e_vi <op.VI3>,
1106 VOP3DisableFields <1, 0, 0>,
1107 SIMCInstr <opName, SISubtarget.VI>;
1108}
1109
Tom Stellard94d2e992014-10-07 23:51:34 +00001110multiclass VOP1_Helper <vop1 op, string opName, dag outs,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001111 dag ins32, string asm32, list<dag> pat32,
1112 dag ins64, string asm64, list<dag> pat64,
1113 bit HasMods> {
Christian Konigb19849a2013-02-21 15:17:04 +00001114
Marek Olsak5df00d62014-12-07 12:18:57 +00001115 defm _e32 : VOP1_m <op, outs, ins32, opName#asm32, pat32, opName>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001116
Tom Stellardc0503922015-03-12 21:34:22 +00001117 defm _e64 : VOP3_1_m <op, outs, ins64, opName#asm64, pat64, opName, HasMods>;
Christian Konig72d5d5c2013-02-21 15:16:44 +00001118}
1119
Tom Stellard94d2e992014-10-07 23:51:34 +00001120multiclass VOP1Inst <vop1 op, string opName, VOPProfile P,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001121 SDPatternOperator node = null_frag> : VOP1_Helper <
1122 op, opName, P.Outs,
1123 P.Ins32, P.Asm32, [],
1124 P.Ins64, P.Asm64,
1125 !if(P.HasModifiers,
1126 [(set P.DstVT:$dst, (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0,
Matt Arsenault97069782014-09-30 19:49:48 +00001127 i32:$src0_modifiers, i1:$clamp, i32:$omod))))],
Tom Stellardb4a313a2014-08-01 00:32:39 +00001128 [(set P.DstVT:$dst, (node P.Src0VT:$src0))]),
1129 P.HasModifiers
Tom Stellardc721a232014-05-16 20:56:47 +00001130>;
Christian Konigf5754a02013-02-21 15:17:09 +00001131
Marek Olsak5df00d62014-12-07 12:18:57 +00001132multiclass VOP1InstSI <vop1 op, string opName, VOPProfile P,
1133 SDPatternOperator node = null_frag> {
1134
Marek Olsak3ecf5082015-02-03 21:53:05 +00001135 defm _e32 : VOP1SI_m <op, P.Outs, P.Ins32, opName#P.Asm32, [], opName>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001136
Marek Olsak3ecf5082015-02-03 21:53:05 +00001137 defm _e64 : VOP3SI_1_m <op, P.Outs, P.Ins64, opName#P.Asm64,
Marek Olsak5df00d62014-12-07 12:18:57 +00001138 !if(P.HasModifiers,
1139 [(set P.DstVT:$dst, (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0,
1140 i32:$src0_modifiers, i1:$clamp, i32:$omod))))],
Marek Olsak3ecf5082015-02-03 21:53:05 +00001141 [(set P.DstVT:$dst, (node P.Src0VT:$src0))]),
1142 opName, P.HasModifiers>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001143}
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001144
Tom Stellardbec5a242014-10-07 23:51:38 +00001145multiclass VOP2_Helper <vop2 op, string opName, dag outs,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001146 dag ins32, string asm32, list<dag> pat32,
1147 dag ins64, string asm64, list<dag> pat64,
Marek Olsak7585a292015-02-03 17:38:05 +00001148 string revOp, bit HasMods> {
1149 defm _e32 : VOP2_m <op, outs, ins32, asm32, pat32, opName, revOp>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001150
Tom Stellardbec5a242014-10-07 23:51:38 +00001151 defm _e64 : VOP3_2_m <op,
Tom Stellardc0503922015-03-12 21:34:22 +00001152 outs, ins64, opName#asm64, pat64, opName, revOp, HasMods
Tom Stellardb4a313a2014-08-01 00:32:39 +00001153 >;
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001154}
1155
Tom Stellardbec5a242014-10-07 23:51:38 +00001156multiclass VOP2Inst <vop2 op, string opName, VOPProfile P,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001157 SDPatternOperator node = null_frag,
Marek Olsak7585a292015-02-03 17:38:05 +00001158 string revOp = opName> : VOP2_Helper <
Tom Stellardb4a313a2014-08-01 00:32:39 +00001159 op, opName, P.Outs,
1160 P.Ins32, P.Asm32, [],
1161 P.Ins64, P.Asm64,
1162 !if(P.HasModifiers,
1163 [(set P.DstVT:$dst,
1164 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +00001165 i1:$clamp, i32:$omod)),
Tom Stellardb4a313a2014-08-01 00:32:39 +00001166 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
1167 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))]),
Marek Olsak7585a292015-02-03 17:38:05 +00001168 revOp, P.HasModifiers
Tom Stellardb4a313a2014-08-01 00:32:39 +00001169>;
1170
Marek Olsak191507e2015-02-03 17:38:12 +00001171multiclass VOP2InstSI <vop2 op, string opName, VOPProfile P,
1172 SDPatternOperator node = null_frag,
1173 string revOp = opName> {
1174 defm _e32 : VOP2SI_m <op, P.Outs, P.Ins32, P.Asm32, [], opName, revOp>;
1175
Tom Stellardc0503922015-03-12 21:34:22 +00001176 defm _e64 : VOP3SI_2_m <op, P.Outs, P.Ins64, opName#P.Asm64,
Marek Olsak191507e2015-02-03 17:38:12 +00001177 !if(P.HasModifiers,
1178 [(set P.DstVT:$dst,
1179 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
1180 i1:$clamp, i32:$omod)),
1181 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
1182 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))]),
1183 opName, revOp, P.HasModifiers>;
1184}
1185
Tom Stellard845bb3c2014-10-07 23:51:41 +00001186multiclass VOP2b_Helper <vop2 op, string opName, dag outs,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001187 dag ins32, string asm32, list<dag> pat32,
1188 dag ins64, string asm64, list<dag> pat64,
1189 string revOp, bit HasMods> {
1190
Marek Olsak7585a292015-02-03 17:38:05 +00001191 defm _e32 : VOP2_m <op, outs, ins32, asm32, pat32, opName, revOp>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001192
Tom Stellard845bb3c2014-10-07 23:51:41 +00001193 defm _e64 : VOP3b_2_m <op,
Tom Stellardc0503922015-03-12 21:34:22 +00001194 outs, ins64, opName#asm64, pat64, opName, revOp, HasMods
Tom Stellardb4a313a2014-08-01 00:32:39 +00001195 >;
1196}
1197
Tom Stellard845bb3c2014-10-07 23:51:41 +00001198multiclass VOP2bInst <vop2 op, string opName, VOPProfile P,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001199 SDPatternOperator node = null_frag,
1200 string revOp = opName> : VOP2b_Helper <
1201 op, opName, P.Outs,
1202 P.Ins32, P.Asm32, [],
1203 P.Ins64, P.Asm64,
1204 !if(P.HasModifiers,
1205 [(set P.DstVT:$dst,
1206 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +00001207 i1:$clamp, i32:$omod)),
Tom Stellardb4a313a2014-08-01 00:32:39 +00001208 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
1209 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))]),
1210 revOp, P.HasModifiers
1211>;
1212
Marek Olsakf0b130a2015-01-15 18:43:06 +00001213// A VOP2 instruction that is VOP3-only on VI.
1214multiclass VOP2_VI3_Helper <vop23 op, string opName, dag outs,
1215 dag ins32, string asm32, list<dag> pat32,
1216 dag ins64, string asm64, list<dag> pat64,
Marek Olsak7585a292015-02-03 17:38:05 +00001217 string revOp, bit HasMods> {
1218 defm _e32 : VOP2SI_m <op, outs, ins32, asm32, pat32, opName, revOp>;
Marek Olsakf0b130a2015-01-15 18:43:06 +00001219
Tom Stellardc0503922015-03-12 21:34:22 +00001220 defm _e64 : VOP3_2_m <op, outs, ins64, opName#asm64, pat64, opName,
Marek Olsak7585a292015-02-03 17:38:05 +00001221 revOp, HasMods>;
Marek Olsakf0b130a2015-01-15 18:43:06 +00001222}
1223
1224multiclass VOP2_VI3_Inst <vop23 op, string opName, VOPProfile P,
1225 SDPatternOperator node = null_frag,
Marek Olsak7585a292015-02-03 17:38:05 +00001226 string revOp = opName>
Marek Olsakf0b130a2015-01-15 18:43:06 +00001227 : VOP2_VI3_Helper <
1228 op, opName, P.Outs,
1229 P.Ins32, P.Asm32, [],
1230 P.Ins64, P.Asm64,
1231 !if(P.HasModifiers,
1232 [(set P.DstVT:$dst,
1233 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
1234 i1:$clamp, i32:$omod)),
1235 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
1236 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))]),
Marek Olsak7585a292015-02-03 17:38:05 +00001237 revOp, P.HasModifiers
Marek Olsakf0b130a2015-01-15 18:43:06 +00001238>;
1239
Matt Arsenault70120fa2015-02-21 21:29:00 +00001240multiclass VOP2MADK <vop2 op, string opName, list<dag> pattern = []> {
1241
1242 def "" : VOP2_Pseudo <VOP_MADK.Outs, VOP_MADK.Ins, pattern, opName>;
1243
1244let isCodeGenOnly = 0 in {
1245 def _si : VOP2Common <VOP_MADK.Outs, VOP_MADK.Ins,
1246 !strconcat(opName, VOP_MADK.Asm), []>,
1247 SIMCInstr <opName#"_e32", SISubtarget.SI>,
1248 VOP2_MADKe <op.SI>;
1249
1250 def _vi : VOP2Common <VOP_MADK.Outs, VOP_MADK.Ins,
1251 !strconcat(opName, VOP_MADK.Asm), []>,
1252 SIMCInstr <opName#"_e32", SISubtarget.VI>,
1253 VOP2_MADKe <op.VI>;
1254} // End isCodeGenOnly = 0
1255}
1256
Marek Olsak5df00d62014-12-07 12:18:57 +00001257class VOPC_Pseudo <dag outs, dag ins, list<dag> pattern, string opName> :
1258 VOPCCommon <ins, "", pattern>,
1259 VOP <opName>,
1260 SIMCInstr<opName#"_e32", SISubtarget.NONE> {
1261 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +00001262 let isCodeGenOnly = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +00001263}
1264
1265multiclass VOPC_m <vopc op, dag outs, dag ins, string asm, list<dag> pattern,
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001266 string opName, bit DefExec, string revOpName = ""> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001267 def "" : VOPC_Pseudo <outs, ins, pattern, opName>;
1268
1269 def _si : VOPC<op.SI, ins, asm, []>,
1270 SIMCInstr <opName#"_e32", SISubtarget.SI> {
1271 let Defs = !if(DefExec, [EXEC], []);
Matt Arsenault42f39e12015-03-23 18:45:35 +00001272 let hasSideEffects = DefExec;
Marek Olsak5df00d62014-12-07 12:18:57 +00001273 }
1274
1275 def _vi : VOPC<op.VI, ins, asm, []>,
1276 SIMCInstr <opName#"_e32", SISubtarget.VI> {
1277 let Defs = !if(DefExec, [EXEC], []);
Matt Arsenault42f39e12015-03-23 18:45:35 +00001278 let hasSideEffects = DefExec;
Marek Olsak5df00d62014-12-07 12:18:57 +00001279 }
1280}
1281
Tom Stellard0aec5872014-10-07 23:51:39 +00001282multiclass VOPC_Helper <vopc op, string opName,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001283 dag ins32, string asm32, list<dag> pat32,
1284 dag out64, dag ins64, string asm64, list<dag> pat64,
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001285 bit HasMods, bit DefExec, string revOp> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001286 defm _e32 : VOPC_m <op, (outs), ins32, opName#asm32, pat32, opName, DefExec>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001287
Tom Stellardc0503922015-03-12 21:34:22 +00001288 defm _e64 : VOP3_C_m <op, out64, ins64, opName#asm64, pat64,
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001289 opName, HasMods, DefExec, revOp>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001290}
1291
Matt Arsenault096ec1e2015-02-18 02:15:30 +00001292// Special case for class instructions which only have modifiers on
1293// the 1st source operand.
1294multiclass VOPC_Class_Helper <vopc op, string opName,
1295 dag ins32, string asm32, list<dag> pat32,
1296 dag out64, dag ins64, string asm64, list<dag> pat64,
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001297 bit HasMods, bit DefExec, string revOp> {
Matt Arsenault096ec1e2015-02-18 02:15:30 +00001298 defm _e32 : VOPC_m <op, (outs), ins32, opName#asm32, pat32, opName, DefExec>;
1299
Tom Stellardc0503922015-03-12 21:34:22 +00001300 defm _e64 : VOP3_C_m <op, out64, ins64, opName#asm64, pat64,
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001301 opName, HasMods, DefExec, revOp>,
Matt Arsenault096ec1e2015-02-18 02:15:30 +00001302 VOP3DisableModFields<1, 0, 0>;
1303}
1304
Tom Stellard0aec5872014-10-07 23:51:39 +00001305multiclass VOPCInst <vopc op, string opName,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001306 VOPProfile P, PatLeaf cond = COND_NULL,
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001307 string revOp = opName,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001308 bit DefExec = 0> : VOPC_Helper <
1309 op, opName,
1310 P.Ins32, P.Asm32, [],
Tom Stellardc0503922015-03-12 21:34:22 +00001311 (outs VOPDstS64:$dst), P.Ins64, P.Asm64,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001312 !if(P.HasModifiers,
1313 [(set i1:$dst,
1314 (setcc (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +00001315 i1:$clamp, i32:$omod)),
Tom Stellardb4a313a2014-08-01 00:32:39 +00001316 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers)),
1317 cond))],
1318 [(set i1:$dst, (setcc P.Src0VT:$src0, P.Src1VT:$src1, cond))]),
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001319 P.HasModifiers, DefExec, revOp
Tom Stellardb4a313a2014-08-01 00:32:39 +00001320>;
1321
Matt Arsenault4831ce52015-01-06 23:00:37 +00001322multiclass VOPCClassInst <vopc op, string opName, VOPProfile P,
Matt Arsenault096ec1e2015-02-18 02:15:30 +00001323 bit DefExec = 0> : VOPC_Class_Helper <
Matt Arsenault4831ce52015-01-06 23:00:37 +00001324 op, opName,
1325 P.Ins32, P.Asm32, [],
Tom Stellardc0503922015-03-12 21:34:22 +00001326 (outs VOPDstS64:$dst), P.Ins64, P.Asm64,
Matt Arsenault4831ce52015-01-06 23:00:37 +00001327 !if(P.HasModifiers,
1328 [(set i1:$dst,
1329 (AMDGPUfp_class (P.Src0VT (VOP3Mods0Clamp0OMod P.Src0VT:$src0, i32:$src0_modifiers)), P.Src1VT:$src1))],
1330 [(set i1:$dst, (AMDGPUfp_class P.Src0VT:$src0, P.Src1VT:$src1))]),
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001331 P.HasModifiers, DefExec, opName
Matt Arsenault4831ce52015-01-06 23:00:37 +00001332>;
1333
1334
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001335multiclass VOPC_F32 <vopc op, string opName, PatLeaf cond = COND_NULL, string revOp = opName> :
1336 VOPCInst <op, opName, VOP_F32_F32_F32, cond, revOp>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001337
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001338multiclass VOPC_F64 <vopc op, string opName, PatLeaf cond = COND_NULL, string revOp = opName> :
1339 VOPCInst <op, opName, VOP_F64_F64_F64, cond, revOp>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001340
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001341multiclass VOPC_I32 <vopc op, string opName, PatLeaf cond = COND_NULL, string revOp = opName> :
1342 VOPCInst <op, opName, VOP_I32_I32_I32, cond, revOp>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001343
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001344multiclass VOPC_I64 <vopc op, string opName, PatLeaf cond = COND_NULL, string revOp = opName> :
1345 VOPCInst <op, opName, VOP_I64_I64_I64, cond, revOp>;
Christian Konigf5754a02013-02-21 15:17:09 +00001346
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001347
Tom Stellard0aec5872014-10-07 23:51:39 +00001348multiclass VOPCX <vopc op, string opName, VOPProfile P,
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001349 PatLeaf cond = COND_NULL,
1350 string revOp = "">
1351 : VOPCInst <op, opName, P, cond, revOp, 1>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001352
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001353multiclass VOPCX_F32 <vopc op, string opName, string revOp = opName> :
1354 VOPCX <op, opName, VOP_F32_F32_F32, COND_NULL, revOp>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001355
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001356multiclass VOPCX_F64 <vopc op, string opName, string revOp = opName> :
1357 VOPCX <op, opName, VOP_F64_F64_F64, COND_NULL, revOp>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001358
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001359multiclass VOPCX_I32 <vopc op, string opName, string revOp = opName> :
1360 VOPCX <op, opName, VOP_I32_I32_I32, COND_NULL, revOp>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001361
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001362multiclass VOPCX_I64 <vopc op, string opName, string revOp = opName> :
1363 VOPCX <op, opName, VOP_I64_I64_I64, COND_NULL, revOp>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001364
Tom Stellard845bb3c2014-10-07 23:51:41 +00001365multiclass VOP3_Helper <vop3 op, string opName, dag outs, dag ins, string asm,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001366 list<dag> pat, int NumSrcArgs, bit HasMods> : VOP3_m <
Tom Stellardc0503922015-03-12 21:34:22 +00001367 op, outs, ins, opName#" "#asm, pat, opName, NumSrcArgs, HasMods
Tom Stellardb4a313a2014-08-01 00:32:39 +00001368>;
1369
Matt Arsenault4831ce52015-01-06 23:00:37 +00001370multiclass VOPC_CLASS_F32 <vopc op, string opName> :
1371 VOPCClassInst <op, opName, VOP_I1_F32_I32, 0>;
1372
1373multiclass VOPCX_CLASS_F32 <vopc op, string opName> :
1374 VOPCClassInst <op, opName, VOP_I1_F32_I32, 1>;
1375
1376multiclass VOPC_CLASS_F64 <vopc op, string opName> :
1377 VOPCClassInst <op, opName, VOP_I1_F64_I32, 0>;
1378
1379multiclass VOPCX_CLASS_F64 <vopc op, string opName> :
1380 VOPCClassInst <op, opName, VOP_I1_F64_I32, 1>;
1381
Tom Stellard845bb3c2014-10-07 23:51:41 +00001382multiclass VOP3Inst <vop3 op, string opName, VOPProfile P,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001383 SDPatternOperator node = null_frag> : VOP3_Helper <
Tom Stellardc0503922015-03-12 21:34:22 +00001384 op, opName, (outs P.DstRC.RegClass:$dst), P.Ins64, P.Asm64,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001385 !if(!eq(P.NumSrcArgs, 3),
1386 !if(P.HasModifiers,
1387 [(set P.DstVT:$dst,
1388 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +00001389 i1:$clamp, i32:$omod)),
Tom Stellardb4a313a2014-08-01 00:32:39 +00001390 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers)),
1391 (P.Src2VT (VOP3Mods P.Src2VT:$src2, i32:$src2_modifiers))))],
1392 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1,
1393 P.Src2VT:$src2))]),
1394 !if(!eq(P.NumSrcArgs, 2),
1395 !if(P.HasModifiers,
1396 [(set P.DstVT:$dst,
1397 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +00001398 i1:$clamp, i32:$omod)),
Tom Stellardb4a313a2014-08-01 00:32:39 +00001399 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
1400 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))])
1401 /* P.NumSrcArgs == 1 */,
1402 !if(P.HasModifiers,
1403 [(set P.DstVT:$dst,
1404 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +00001405 i1:$clamp, i32:$omod))))],
Tom Stellardb4a313a2014-08-01 00:32:39 +00001406 [(set P.DstVT:$dst, (node P.Src0VT:$src0))]))),
1407 P.NumSrcArgs, P.HasModifiers
1408>;
1409
Matt Arsenault1bc9d952015-02-14 04:22:00 +00001410// Special case for v_div_fmas_{f32|f64}, since it seems to be the
1411// only VOP instruction that implicitly reads VCC.
1412multiclass VOP3_VCC_Inst <vop3 op, string opName,
1413 VOPProfile P,
1414 SDPatternOperator node = null_frag> : VOP3_Helper <
1415 op, opName,
Tom Stellardc0503922015-03-12 21:34:22 +00001416 (outs P.DstRC.RegClass:$dst),
Matt Arsenault1bc9d952015-02-14 04:22:00 +00001417 (ins InputModsNoDefault:$src0_modifiers, P.Src0RC64:$src0,
1418 InputModsNoDefault:$src1_modifiers, P.Src1RC64:$src1,
1419 InputModsNoDefault:$src2_modifiers, P.Src2RC64:$src2,
1420 ClampMod:$clamp,
1421 omod:$omod),
1422 " $dst, $src0_modifiers, $src1_modifiers, $src2_modifiers"#"$clamp"#"$omod",
1423 [(set P.DstVT:$dst,
1424 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
1425 i1:$clamp, i32:$omod)),
1426 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers)),
1427 (P.Src2VT (VOP3Mods P.Src2VT:$src2, i32:$src2_modifiers)),
1428 (i1 VCC)))],
1429 3, 1
1430>;
1431
Tom Stellardb6550522015-01-12 19:33:18 +00001432multiclass VOP3b_Helper <vop op, RegisterClass vrc, RegisterOperand arc,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001433 string opName, list<dag> pattern> :
Matt Arsenault31ec5982015-02-14 03:40:35 +00001434 VOP3b_3_m <
Matt Arsenaulta95f5a02014-11-04 20:29:20 +00001435 op, (outs vrc:$vdst, SReg_64:$sdst),
Matt Arsenault272c50a2014-09-30 19:49:43 +00001436 (ins InputModsNoDefault:$src0_modifiers, arc:$src0,
1437 InputModsNoDefault:$src1_modifiers, arc:$src1,
1438 InputModsNoDefault:$src2_modifiers, arc:$src2,
Matt Arsenaultf2676a52014-11-05 19:35:00 +00001439 ClampMod:$clamp, omod:$omod),
Matt Arsenaulta95f5a02014-11-04 20:29:20 +00001440 opName#" $vdst, $sdst, $src0_modifiers, $src1_modifiers, $src2_modifiers"#"$clamp"#"$omod", pattern,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001441 opName, opName, 1, 1
1442>;
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001443
Tom Stellard845bb3c2014-10-07 23:51:41 +00001444multiclass VOP3b_64 <vop3 op, string opName, list<dag> pattern> :
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001445 VOP3b_Helper <op, VReg_64, VSrc_64, opName, pattern>;
1446
Tom Stellard845bb3c2014-10-07 23:51:41 +00001447multiclass VOP3b_32 <vop3 op, string opName, list<dag> pattern> :
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001448 VOP3b_Helper <op, VGPR_32, VSrc_32, opName, pattern>;
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001449
Matt Arsenault8675db12014-08-29 16:01:14 +00001450
1451class Vop3ModPat<Instruction Inst, VOPProfile P, SDPatternOperator node> : Pat<
Matt Arsenault97069782014-09-30 19:49:48 +00001452 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers, i1:$clamp, i32:$omod)),
Matt Arsenault8675db12014-08-29 16:01:14 +00001453 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers)),
1454 (P.Src2VT (VOP3Mods P.Src2VT:$src2, i32:$src2_modifiers))),
1455 (Inst i32:$src0_modifiers, P.Src0VT:$src0,
1456 i32:$src1_modifiers, P.Src1VT:$src1,
1457 i32:$src2_modifiers, P.Src2VT:$src2,
Matt Arsenault97069782014-09-30 19:49:48 +00001458 i1:$clamp,
Matt Arsenault8675db12014-08-29 16:01:14 +00001459 i32:$omod)>;
1460
Christian Konig72d5d5c2013-02-21 15:16:44 +00001461//===----------------------------------------------------------------------===//
Marek Olsak5df00d62014-12-07 12:18:57 +00001462// Interpolation opcodes
1463//===----------------------------------------------------------------------===//
1464
Marek Olsak367447c2015-01-27 17:25:11 +00001465class VINTRP_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
1466 VINTRPCommon <outs, ins, "", pattern>,
Marek Olsak5df00d62014-12-07 12:18:57 +00001467 SIMCInstr<opName, SISubtarget.NONE> {
1468 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +00001469 let isCodeGenOnly = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +00001470}
1471
1472class VINTRP_Real_si <bits <2> op, string opName, dag outs, dag ins,
Marek Olsak367447c2015-01-27 17:25:11 +00001473 string asm> :
1474 VINTRPCommon <outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +00001475 VINTRPe <op>,
1476 SIMCInstr<opName, SISubtarget.SI>;
1477
1478class VINTRP_Real_vi <bits <2> op, string opName, dag outs, dag ins,
Marek Olsak367447c2015-01-27 17:25:11 +00001479 string asm> :
1480 VINTRPCommon <outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +00001481 VINTRPe_vi <op>,
1482 SIMCInstr<opName, SISubtarget.VI>;
1483
1484multiclass VINTRP_m <bits <2> op, string opName, dag outs, dag ins, string asm,
1485 string disableEncoding = "", string constraints = "",
1486 list<dag> pattern = []> {
1487 let DisableEncoding = disableEncoding,
1488 Constraints = constraints in {
Marek Olsak367447c2015-01-27 17:25:11 +00001489 def "" : VINTRP_Pseudo <opName, outs, ins, pattern>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001490
Marek Olsak367447c2015-01-27 17:25:11 +00001491 def _si : VINTRP_Real_si <op, opName, outs, ins, asm>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001492
Marek Olsak367447c2015-01-27 17:25:11 +00001493 def _vi : VINTRP_Real_vi <op, opName, outs, ins, asm>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001494 }
1495}
1496
1497//===----------------------------------------------------------------------===//
Christian Konig72d5d5c2013-02-21 15:16:44 +00001498// Vector I/O classes
1499//===----------------------------------------------------------------------===//
1500
Marek Olsak5df00d62014-12-07 12:18:57 +00001501class DS_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
1502 DS <outs, ins, "", pattern>,
1503 SIMCInstr <opName, SISubtarget.NONE> {
1504 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +00001505 let isCodeGenOnly = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +00001506}
1507
1508class DS_Real_si <bits<8> op, string opName, dag outs, dag ins, string asm> :
1509 DS <outs, ins, asm, []>,
1510 DSe <op>,
1511 SIMCInstr <opName, SISubtarget.SI>;
1512
1513class DS_Real_vi <bits<8> op, string opName, dag outs, dag ins, string asm> :
1514 DS <outs, ins, asm, []>,
1515 DSe_vi <op>,
1516 SIMCInstr <opName, SISubtarget.VI>;
1517
Tom Stellardcf051f42015-03-09 18:49:45 +00001518class DS_Off16_Real_si <bits<8> op, string opName, dag outs, dag ins, string asm> :
1519 DS_Real_si <op,opName, outs, ins, asm> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001520
1521 // Single load interpret the 2 i8imm operands as a single i16 offset.
1522 bits<16> offset;
1523 let offset0 = offset{7-0};
1524 let offset1 = offset{15-8};
1525}
1526
Tom Stellardcf051f42015-03-09 18:49:45 +00001527class DS_Off16_Real_vi <bits<8> op, string opName, dag outs, dag ins, string asm> :
1528 DS_Real_vi <op, opName, outs, ins, asm> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001529
1530 // Single load interpret the 2 i8imm operands as a single i16 offset.
1531 bits<16> offset;
1532 let offset0 = offset{7-0};
1533 let offset1 = offset{15-8};
1534}
1535
Tom Stellardcf051f42015-03-09 18:49:45 +00001536multiclass DS_1A_RET <bits<8> op, string opName, RegisterClass rc,
1537 dag outs = (outs rc:$vdst),
Tom Stellard065e3d42015-03-09 18:49:54 +00001538 dag ins = (ins VGPR_32:$addr, ds_offset:$offset, gds:$gds, M0Reg:$m0),
1539 string asm = opName#" $vdst, $addr"#"$offset$gds"> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001540
Tom Stellardcf051f42015-03-09 18:49:45 +00001541 def "" : DS_Pseudo <opName, outs, ins, []>;
1542
1543 let data0 = 0, data1 = 0 in {
1544 def _si : DS_Off16_Real_si <op, opName, outs, ins, asm>;
1545 def _vi : DS_Off16_Real_vi <op, opName, outs, ins, asm>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001546 }
1547}
1548
Tom Stellardcf051f42015-03-09 18:49:45 +00001549multiclass DS_1A_Off8_RET <bits<8> op, string opName, RegisterClass rc,
1550 dag outs = (outs rc:$vdst),
Tom Stellard065e3d42015-03-09 18:49:54 +00001551 dag ins = (ins VGPR_32:$addr, ds_offset0:$offset0, ds_offset1:$offset1,
1552 gds:$gds, M0Reg:$m0),
1553 string asm = opName#" $vdst, $addr"#"$offset0"#"$offset1$gds"> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001554
Tom Stellardcf051f42015-03-09 18:49:45 +00001555 def "" : DS_Pseudo <opName, outs, ins, []>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001556
Tom Stellardcf051f42015-03-09 18:49:45 +00001557 let data0 = 0, data1 = 0 in {
1558 def _si : DS_Real_si <op, opName, outs, ins, asm>;
1559 def _vi : DS_Real_vi <op, opName, outs, ins, asm>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001560 }
1561}
1562
Tom Stellardcf051f42015-03-09 18:49:45 +00001563multiclass DS_1A1D_NORET <bits<8> op, string opName, RegisterClass rc,
1564 dag outs = (outs),
Tom Stellard065e3d42015-03-09 18:49:54 +00001565 dag ins = (ins VGPR_32:$addr, rc:$data0, ds_offset:$offset, gds:$gds,
Tom Stellardcf051f42015-03-09 18:49:45 +00001566 M0Reg:$m0),
Tom Stellard065e3d42015-03-09 18:49:54 +00001567 string asm = opName#" $addr, $data0"#"$offset$gds"> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001568
Tom Stellardcf051f42015-03-09 18:49:45 +00001569 def "" : DS_Pseudo <opName, outs, ins, []>,
1570 AtomicNoRet<opName, 0>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001571
Tom Stellardcf051f42015-03-09 18:49:45 +00001572 let data1 = 0, vdst = 0 in {
1573 def _si : DS_Off16_Real_si <op, opName, outs, ins, asm>;
1574 def _vi : DS_Off16_Real_vi <op, opName, outs, ins, asm>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001575 }
1576}
1577
Tom Stellardcf051f42015-03-09 18:49:45 +00001578multiclass DS_1A1D_Off8_NORET <bits<8> op, string opName, RegisterClass rc,
1579 dag outs = (outs),
Tom Stellard065e3d42015-03-09 18:49:54 +00001580 dag ins = (ins VGPR_32:$addr, rc:$data0, rc:$data1,
1581 ds_offset0:$offset0, ds_offset1:$offset1, gds:$gds, M0Reg:$m0),
1582 string asm = opName#" $addr, $data0, $data1"#"$offset0"#"$offset1"#"$gds"> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001583
Tom Stellardcf051f42015-03-09 18:49:45 +00001584 def "" : DS_Pseudo <opName, outs, ins, []>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001585
Tom Stellardcf051f42015-03-09 18:49:45 +00001586 let vdst = 0 in {
1587 def _si : DS_Real_si <op, opName, outs, ins, asm>;
1588 def _vi : DS_Real_vi <op, opName, outs, ins, asm>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001589 }
1590}
1591
Tom Stellardcf051f42015-03-09 18:49:45 +00001592multiclass DS_1A1D_RET <bits<8> op, string opName, RegisterClass rc,
1593 string noRetOp = "",
1594 dag outs = (outs rc:$vdst),
Tom Stellard065e3d42015-03-09 18:49:54 +00001595 dag ins = (ins VGPR_32:$addr, rc:$data0, ds_offset:$offset, gds:$gds,
Tom Stellardcf051f42015-03-09 18:49:45 +00001596 M0Reg:$m0),
Tom Stellard065e3d42015-03-09 18:49:54 +00001597 string asm = opName#" $vdst, $addr, $data0"#"$offset$gds"> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001598
Tom Stellardcf051f42015-03-09 18:49:45 +00001599 def "" : DS_Pseudo <opName, outs, ins, []>,
1600 AtomicNoRet<noRetOp, 1>;
Matt Arsenault9cd8c382014-03-19 22:19:39 +00001601
Tom Stellardcf051f42015-03-09 18:49:45 +00001602 let data1 = 0 in {
1603 def _si : DS_Off16_Real_si <op, opName, outs, ins, asm>;
1604 def _vi : DS_Off16_Real_vi <op, opName, outs, ins, asm>;
Marek Olsak0c1f8812015-01-27 17:25:07 +00001605 }
Matt Arsenault9cd8c382014-03-19 22:19:39 +00001606}
1607
Tom Stellardcf051f42015-03-09 18:49:45 +00001608multiclass DS_1A2D_RET_m <bits<8> op, string opName, RegisterClass rc,
1609 string noRetOp = "", dag ins,
1610 dag outs = (outs rc:$vdst),
Tom Stellard065e3d42015-03-09 18:49:54 +00001611 string asm = opName#" $vdst, $addr, $data0, $data1"#"$offset"#"$gds"> {
Tom Stellard13c68ef2013-09-05 18:38:09 +00001612
Tom Stellardcf051f42015-03-09 18:49:45 +00001613 def "" : DS_Pseudo <opName, outs, ins, []>,
1614 AtomicNoRet<noRetOp, 1>;
Marek Olsak0c1f8812015-01-27 17:25:07 +00001615
Tom Stellardcf051f42015-03-09 18:49:45 +00001616 def _si : DS_Off16_Real_si <op, opName, outs, ins, asm>;
1617 def _vi : DS_Off16_Real_vi <op, opName, outs, ins, asm>;
Marek Olsak0c1f8812015-01-27 17:25:07 +00001618}
1619
1620multiclass DS_1A2D_RET <bits<8> op, string asm, RegisterClass rc,
Tom Stellardcf051f42015-03-09 18:49:45 +00001621 string noRetOp = "", RegisterClass src = rc> :
1622 DS_1A2D_RET_m <op, asm, rc, noRetOp,
Tom Stellard065e3d42015-03-09 18:49:54 +00001623 (ins VGPR_32:$addr, src:$data0, src:$data1,
1624 ds_offset:$offset, gds:$gds, M0Reg:$m0)
Tom Stellardcf051f42015-03-09 18:49:45 +00001625>;
Matt Arsenault8c6613d2014-06-11 18:08:39 +00001626
Tom Stellardcf051f42015-03-09 18:49:45 +00001627multiclass DS_1A2D_NORET <bits<8> op, string opName, RegisterClass rc,
1628 string noRetOp = opName,
1629 dag outs = (outs),
Tom Stellard065e3d42015-03-09 18:49:54 +00001630 dag ins = (ins VGPR_32:$addr, rc:$data0, rc:$data1,
1631 ds_offset:$offset, gds:$gds, M0Reg:$m0),
1632 string asm = opName#" $addr, $data0, $data1"#"$offset"#"$gds"> {
Marek Olsak0c1f8812015-01-27 17:25:07 +00001633
Tom Stellardcf051f42015-03-09 18:49:45 +00001634 def "" : DS_Pseudo <opName, outs, ins, []>,
1635 AtomicNoRet<noRetOp, 0>;
1636
1637 let vdst = 0 in {
1638 def _si : DS_Off16_Real_si <op, opName, outs, ins, asm>;
1639 def _vi : DS_Off16_Real_vi <op, opName, outs, ins, asm>;
Marek Olsak0c1f8812015-01-27 17:25:07 +00001640 }
1641}
1642
Tom Stellarddb4995a2015-03-09 16:03:45 +00001643multiclass DS_0A_RET <bits<8> op, string opName,
1644 dag outs = (outs VGPR_32:$vdst),
Tom Stellard065e3d42015-03-09 18:49:54 +00001645 dag ins = (ins ds_offset:$offset, gds:$gds, M0Reg:$m0),
1646 string asm = opName#" $vdst"#"$offset"#"$gds"> {
Tom Stellarddb4995a2015-03-09 16:03:45 +00001647
1648 let mayLoad = 1, mayStore = 1 in {
1649 def "" : DS_Pseudo <opName, outs, ins, []>;
1650
1651 let addr = 0, data0 = 0, data1 = 0 in {
Tom Stellardcf051f42015-03-09 18:49:45 +00001652 def _si : DS_Off16_Real_si <op, opName, outs, ins, asm>;
1653 def _vi : DS_Off16_Real_vi <op, opName, outs, ins, asm>;
Tom Stellarddb4995a2015-03-09 16:03:45 +00001654 } // end addr = 0, data0 = 0, data1 = 0
1655 } // end mayLoad = 1, mayStore = 1
1656}
1657
1658multiclass DS_1A_RET_GDS <bits<8> op, string opName,
1659 dag outs = (outs VGPR_32:$vdst),
1660 dag ins = (ins VGPR_32:$addr, ds_offset:$offset, M0Reg:$m0),
Tom Stellard065e3d42015-03-09 18:49:54 +00001661 string asm = opName#" $vdst, $addr"#"$offset gds"> {
Tom Stellarddb4995a2015-03-09 16:03:45 +00001662
Tom Stellardcf051f42015-03-09 18:49:45 +00001663 def "" : DS_Pseudo <opName, outs, ins, []>;
Tom Stellarddb4995a2015-03-09 16:03:45 +00001664
Tom Stellardcf051f42015-03-09 18:49:45 +00001665 let data0 = 0, data1 = 0, gds = 1 in {
1666 def _si : DS_Off16_Real_si <op, opName, outs, ins, asm>;
1667 def _vi : DS_Off16_Real_vi <op, opName, outs, ins, asm>;
1668 } // end data0 = 0, data1 = 0, gds = 1
Tom Stellarddb4995a2015-03-09 16:03:45 +00001669}
1670
1671multiclass DS_1A_GDS <bits<8> op, string opName,
1672 dag outs = (outs),
1673 dag ins = (ins VGPR_32:$addr, M0Reg:$m0),
1674 string asm = opName#" $addr gds"> {
1675
1676 def "" : DS_Pseudo <opName, outs, ins, []>;
1677
1678 let vdst = 0, data0 = 0, data1 = 0, offset0 = 0, offset1 = 0, gds = 1 in {
1679 def _si : DS_Real_si <op, opName, outs, ins, asm>;
1680 def _vi : DS_Real_vi <op, opName, outs, ins, asm>;
1681 } // end vdst = 0, data = 0, data1 = 0, gds = 1
1682}
1683
1684multiclass DS_1A <bits<8> op, string opName,
1685 dag outs = (outs),
Tom Stellard065e3d42015-03-09 18:49:54 +00001686 dag ins = (ins VGPR_32:$addr, ds_offset:$offset, M0Reg:$m0, gds:$gds),
1687 string asm = opName#" $addr"#"$offset"#"$gds"> {
Tom Stellarddb4995a2015-03-09 16:03:45 +00001688
1689 let mayLoad = 1, mayStore = 1 in {
1690 def "" : DS_Pseudo <opName, outs, ins, []>;
1691
1692 let vdst = 0, data0 = 0, data1 = 0 in {
Tom Stellardcf051f42015-03-09 18:49:45 +00001693 def _si : DS_Off16_Real_si <op, opName, outs, ins, asm>;
1694 def _vi : DS_Off16_Real_vi <op, opName, outs, ins, asm>;
Tom Stellarddb4995a2015-03-09 16:03:45 +00001695 } // let vdst = 0, data0 = 0, data1 = 0
1696 } // end mayLoad = 1, mayStore = 1
1697}
1698
Tom Stellard0c238c22014-10-01 14:44:43 +00001699//===----------------------------------------------------------------------===//
1700// MTBUF classes
1701//===----------------------------------------------------------------------===//
1702
1703class MTBUF_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
1704 MTBUF <outs, ins, "", pattern>,
1705 SIMCInstr<opName, SISubtarget.NONE> {
1706 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +00001707 let isCodeGenOnly = 1;
Tom Stellard0c238c22014-10-01 14:44:43 +00001708}
1709
1710class MTBUF_Real_si <bits<3> op, string opName, dag outs, dag ins,
1711 string asm> :
1712 MTBUF <outs, ins, asm, []>,
1713 MTBUFe <op>,
1714 SIMCInstr<opName, SISubtarget.SI>;
1715
Marek Olsak5df00d62014-12-07 12:18:57 +00001716class MTBUF_Real_vi <bits<4> op, string opName, dag outs, dag ins, string asm> :
1717 MTBUF <outs, ins, asm, []>,
1718 MTBUFe_vi <op>,
1719 SIMCInstr <opName, SISubtarget.VI>;
1720
Tom Stellard0c238c22014-10-01 14:44:43 +00001721multiclass MTBUF_m <bits<3> op, string opName, dag outs, dag ins, string asm,
1722 list<dag> pattern> {
1723
1724 def "" : MTBUF_Pseudo <opName, outs, ins, pattern>;
1725
1726 def _si : MTBUF_Real_si <op, opName, outs, ins, asm>;
1727
Marek Olsak5df00d62014-12-07 12:18:57 +00001728 def _vi : MTBUF_Real_vi <{0, op{2}, op{1}, op{0}}, opName, outs, ins, asm>;
1729
Tom Stellard0c238c22014-10-01 14:44:43 +00001730}
1731
1732let mayStore = 1, mayLoad = 0 in {
1733
1734multiclass MTBUF_Store_Helper <bits<3> op, string opName,
1735 RegisterClass regClass> : MTBUF_m <
1736 op, opName, (outs),
1737 (ins regClass:$vdata, u16imm:$offset, i1imm:$offen, i1imm:$idxen, i1imm:$glc,
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001738 i1imm:$addr64, i8imm:$dfmt, i8imm:$nfmt, VGPR_32:$vaddr,
Tom Stellardc3d7eeb2014-12-19 22:15:30 +00001739 SReg_128:$srsrc, i1imm:$slc, i1imm:$tfe, SCSrc_32:$soffset),
Tom Stellard0c238c22014-10-01 14:44:43 +00001740 opName#" $vdata, $offset, $offen, $idxen, $glc, $addr64, $dfmt,"
1741 #" $nfmt, $vaddr, $srsrc, $slc, $tfe, $soffset", []
1742>;
1743
1744} // mayStore = 1, mayLoad = 0
1745
1746let mayLoad = 1, mayStore = 0 in {
1747
1748multiclass MTBUF_Load_Helper <bits<3> op, string opName,
1749 RegisterClass regClass> : MTBUF_m <
1750 op, opName, (outs regClass:$dst),
1751 (ins u16imm:$offset, i1imm:$offen, i1imm:$idxen, i1imm:$glc, i1imm:$addr64,
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001752 i8imm:$dfmt, i8imm:$nfmt, VGPR_32:$vaddr, SReg_128:$srsrc,
Tom Stellardc3d7eeb2014-12-19 22:15:30 +00001753 i1imm:$slc, i1imm:$tfe, SCSrc_32:$soffset),
Tom Stellard0c238c22014-10-01 14:44:43 +00001754 opName#" $dst, $offset, $offen, $idxen, $glc, $addr64, $dfmt,"
1755 #" $nfmt, $vaddr, $srsrc, $slc, $tfe, $soffset", []
1756>;
1757
1758} // mayLoad = 1, mayStore = 0
1759
Marek Olsak5df00d62014-12-07 12:18:57 +00001760//===----------------------------------------------------------------------===//
1761// MUBUF classes
1762//===----------------------------------------------------------------------===//
1763
Marek Olsakee98b112015-01-27 17:24:58 +00001764class mubuf <bits<7> si, bits<7> vi = si> {
1765 field bits<7> SI = si;
1766 field bits<7> VI = vi;
1767}
1768
Marek Olsak7ef6db42015-01-27 17:24:54 +00001769class MUBUFAddr64Table <bit is_addr64, string suffix = ""> {
1770 bit IsAddr64 = is_addr64;
1771 string OpName = NAME # suffix;
1772}
1773
1774class MUBUF_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
1775 MUBUF <outs, ins, "", pattern>,
1776 SIMCInstr<opName, SISubtarget.NONE> {
1777 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +00001778 let isCodeGenOnly = 1;
Marek Olsak7ef6db42015-01-27 17:24:54 +00001779
1780 // dummy fields, so that we can use let statements around multiclasses
1781 bits<1> offen;
1782 bits<1> idxen;
1783 bits<8> vaddr;
1784 bits<1> glc;
1785 bits<1> slc;
1786 bits<1> tfe;
1787 bits<8> soffset;
1788}
1789
Marek Olsakee98b112015-01-27 17:24:58 +00001790class MUBUF_Real_si <mubuf op, string opName, dag outs, dag ins,
Marek Olsak7ef6db42015-01-27 17:24:54 +00001791 string asm> :
1792 MUBUF <outs, ins, asm, []>,
Marek Olsakee98b112015-01-27 17:24:58 +00001793 MUBUFe <op.SI>,
Marek Olsak7ef6db42015-01-27 17:24:54 +00001794 SIMCInstr<opName, SISubtarget.SI> {
1795 let lds = 0;
1796}
1797
Marek Olsakee98b112015-01-27 17:24:58 +00001798class MUBUF_Real_vi <mubuf op, string opName, dag outs, dag ins,
Marek Olsak7ef6db42015-01-27 17:24:54 +00001799 string asm> :
1800 MUBUF <outs, ins, asm, []>,
Marek Olsakee98b112015-01-27 17:24:58 +00001801 MUBUFe_vi <op.VI>,
Marek Olsak7ef6db42015-01-27 17:24:54 +00001802 SIMCInstr<opName, SISubtarget.VI> {
1803 let lds = 0;
1804}
1805
Marek Olsakee98b112015-01-27 17:24:58 +00001806multiclass MUBUF_m <mubuf op, string opName, dag outs, dag ins, string asm,
Marek Olsak7ef6db42015-01-27 17:24:54 +00001807 list<dag> pattern> {
1808
1809 def "" : MUBUF_Pseudo <opName, outs, ins, pattern>,
1810 MUBUFAddr64Table <0>;
1811
1812 let addr64 = 0 in {
1813 def _si : MUBUF_Real_si <op, opName, outs, ins, asm>;
1814 }
Marek Olsakee98b112015-01-27 17:24:58 +00001815
1816 def _vi : MUBUF_Real_vi <op, opName, outs, ins, asm>;
Marek Olsak7ef6db42015-01-27 17:24:54 +00001817}
1818
Marek Olsakee98b112015-01-27 17:24:58 +00001819multiclass MUBUFAddr64_m <mubuf op, string opName, dag outs,
Marek Olsak7ef6db42015-01-27 17:24:54 +00001820 dag ins, string asm, list<dag> pattern> {
1821
1822 def "" : MUBUF_Pseudo <opName, outs, ins, pattern>,
1823 MUBUFAddr64Table <1>;
1824
1825 let addr64 = 1 in {
1826 def _si : MUBUF_Real_si <op, opName, outs, ins, asm>;
1827 }
1828
1829 // There is no VI version. If the pseudo is selected, it should be lowered
1830 // for VI appropriately.
1831}
1832
Marek Olsak5df00d62014-12-07 12:18:57 +00001833class MUBUF_si <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> :
Tom Stellard3260ec42014-12-09 00:03:51 +00001834 MUBUF <outs, ins, asm, pattern>, MUBUFe <op> {
Marek Olsak7ef6db42015-01-27 17:24:54 +00001835 let lds = 0;
Tom Stellard3260ec42014-12-09 00:03:51 +00001836}
Marek Olsak5df00d62014-12-07 12:18:57 +00001837
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001838multiclass MUBUFAtomicOffset_m <mubuf op, string opName, dag outs, dag ins,
1839 string asm, list<dag> pattern, bit is_return> {
Tom Stellard7980fc82014-09-25 18:30:26 +00001840
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001841 def "" : MUBUF_Pseudo <opName, outs, ins, pattern>,
1842 MUBUFAddr64Table <0, !if(is_return, "_RTN", "")>,
1843 AtomicNoRet<NAME#"_OFFSET", is_return>;
1844
1845 let offen = 0, idxen = 0, tfe = 0, vaddr = 0 in {
1846 let addr64 = 0 in {
1847 def _si : MUBUF_Real_si <op, opName, outs, ins, asm>;
1848 }
1849
1850 def _vi : MUBUF_Real_vi <op, opName, outs, ins, asm>;
1851 }
Tom Stellard7980fc82014-09-25 18:30:26 +00001852}
1853
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001854multiclass MUBUFAtomicAddr64_m <mubuf op, string opName, dag outs, dag ins,
1855 string asm, list<dag> pattern, bit is_return> {
Tom Stellard7980fc82014-09-25 18:30:26 +00001856
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001857 def "" : MUBUF_Pseudo <opName, outs, ins, pattern>,
1858 MUBUFAddr64Table <1, !if(is_return, "_RTN", "")>,
1859 AtomicNoRet<NAME#"_ADDR64", is_return>;
1860
Tom Stellardc53861a2015-02-11 00:34:32 +00001861 let offen = 0, idxen = 0, addr64 = 1, tfe = 0 in {
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001862 def _si : MUBUF_Real_si <op, opName, outs, ins, asm>;
1863 }
1864
1865 // There is no VI version. If the pseudo is selected, it should be lowered
1866 // for VI appropriately.
Tom Stellard7980fc82014-09-25 18:30:26 +00001867}
1868
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001869multiclass MUBUF_Atomic <mubuf op, string name, RegisterClass rc,
Tom Stellard7980fc82014-09-25 18:30:26 +00001870 ValueType vt, SDPatternOperator atomic> {
1871
1872 let mayStore = 1, mayLoad = 1, hasPostISelHook = 1 in {
1873
1874 // No return variants
1875 let glc = 0 in {
1876
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001877 defm _ADDR64 : MUBUFAtomicAddr64_m <
1878 op, name#"_addr64", (outs),
Tom Stellard7980fc82014-09-25 18:30:26 +00001879 (ins rc:$vdata, SReg_128:$srsrc, VReg_64:$vaddr,
Tom Stellard49282c92015-02-27 14:59:44 +00001880 SCSrc_32:$soffset, mbuf_offset:$offset, slc:$slc),
Matt Arsenault2ad8bab2015-02-18 02:04:35 +00001881 name#" $vdata, $vaddr, $srsrc, $soffset addr64"#"$offset"#"$slc", [], 0
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001882 >;
Tom Stellard7980fc82014-09-25 18:30:26 +00001883
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001884 defm _OFFSET : MUBUFAtomicOffset_m <
1885 op, name#"_offset", (outs),
Tom Stellard49282c92015-02-27 14:59:44 +00001886 (ins rc:$vdata, SReg_128:$srsrc, SCSrc_32:$soffset, mbuf_offset:$offset,
1887 slc:$slc),
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001888 name#" $vdata, $srsrc, $soffset"#"$offset"#"$slc", [], 0
1889 >;
Tom Stellard7980fc82014-09-25 18:30:26 +00001890 } // glc = 0
1891
1892 // Variant that return values
1893 let glc = 1, Constraints = "$vdata = $vdata_in",
1894 DisableEncoding = "$vdata_in" in {
1895
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001896 defm _RTN_ADDR64 : MUBUFAtomicAddr64_m <
1897 op, name#"_rtn_addr64", (outs rc:$vdata),
Tom Stellard7980fc82014-09-25 18:30:26 +00001898 (ins rc:$vdata_in, SReg_128:$srsrc, VReg_64:$vaddr,
Tom Stellard49282c92015-02-27 14:59:44 +00001899 SCSrc_32:$soffset, mbuf_offset:$offset, slc:$slc),
Tom Stellardc53861a2015-02-11 00:34:32 +00001900 name#" $vdata, $vaddr, $srsrc, $soffset addr64"#"$offset"#" glc"#"$slc",
Tom Stellard7980fc82014-09-25 18:30:26 +00001901 [(set vt:$vdata,
Tom Stellardc53861a2015-02-11 00:34:32 +00001902 (atomic (MUBUFAddr64Atomic v4i32:$srsrc, i64:$vaddr, i32:$soffset,
1903 i16:$offset, i1:$slc), vt:$vdata_in))], 1
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001904 >;
Tom Stellard7980fc82014-09-25 18:30:26 +00001905
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001906 defm _RTN_OFFSET : MUBUFAtomicOffset_m <
1907 op, name#"_rtn_offset", (outs rc:$vdata),
Tom Stellard49282c92015-02-27 14:59:44 +00001908 (ins rc:$vdata_in, SReg_128:$srsrc, SCSrc_32:$soffset,
1909 mbuf_offset:$offset, slc:$slc),
Tom Stellard7980fc82014-09-25 18:30:26 +00001910 name#" $vdata, $srsrc, $soffset"#"$offset"#" glc $slc",
1911 [(set vt:$vdata,
1912 (atomic (MUBUFOffsetAtomic v4i32:$srsrc, i32:$soffset, i16:$offset,
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001913 i1:$slc), vt:$vdata_in))], 1
1914 >;
Tom Stellard7980fc82014-09-25 18:30:26 +00001915
1916 } // glc = 1
1917
1918 } // mayStore = 1, mayLoad = 1, hasPostISelHook = 1
1919}
1920
Marek Olsakee98b112015-01-27 17:24:58 +00001921multiclass MUBUF_Load_Helper <mubuf op, string name, RegisterClass regClass,
Tom Stellard7c1838d2014-07-02 20:53:56 +00001922 ValueType load_vt = i32,
1923 SDPatternOperator ld = null_frag> {
Tom Stellardf1ee7162013-05-20 15:02:31 +00001924
Tom Stellard3e41dc42014-12-09 00:03:54 +00001925 let mayLoad = 1, mayStore = 0 in {
Marek Olsak7ef6db42015-01-27 17:24:54 +00001926 let offen = 0, idxen = 0, vaddr = 0 in {
1927 defm _OFFSET : MUBUF_m <op, name#"_offset", (outs regClass:$vdata),
Tom Stellard49282c92015-02-27 14:59:44 +00001928 (ins SReg_128:$srsrc, SCSrc_32:$soffset,
1929 mbuf_offset:$offset, glc:$glc, slc:$slc, tfe:$tfe),
Marek Olsak7ef6db42015-01-27 17:24:54 +00001930 name#" $vdata, $srsrc, $soffset"#"$offset"#"$glc"#"$slc"#"$tfe",
1931 [(set load_vt:$vdata, (ld (MUBUFOffset v4i32:$srsrc,
1932 i32:$soffset, i16:$offset,
1933 i1:$glc, i1:$slc, i1:$tfe)))]>;
Michel Danzer13736222014-01-27 07:20:51 +00001934 }
1935
Marek Olsak7ef6db42015-01-27 17:24:54 +00001936 let offen = 1, idxen = 0 in {
1937 defm _OFFEN : MUBUF_m <op, name#"_offen", (outs regClass:$vdata),
Tom Stellardc229baa2015-03-10 16:16:49 +00001938 (ins VGPR_32:$vaddr, SReg_128:$srsrc,
Marek Olsak7ef6db42015-01-27 17:24:54 +00001939 SCSrc_32:$soffset, mbuf_offset:$offset, glc:$glc, slc:$slc,
1940 tfe:$tfe),
1941 name#" $vdata, $vaddr, $srsrc, $soffset offen"#"$offset"#"$glc"#"$slc"#"$tfe", []>;
1942 }
1943
1944 let offen = 0, idxen = 1 in {
1945 defm _IDXEN : MUBUF_m <op, name#"_idxen", (outs regClass:$vdata),
Tom Stellardc229baa2015-03-10 16:16:49 +00001946 (ins VGPR_32:$vaddr, SReg_128:$srsrc,
Tom Stellard49282c92015-02-27 14:59:44 +00001947 SCSrc_32:$soffset, mbuf_offset:$offset, glc:$glc,
Marek Olsak7ef6db42015-01-27 17:24:54 +00001948 slc:$slc, tfe:$tfe),
1949 name#" $vdata, $vaddr, $srsrc, $soffset idxen"#"$offset"#"$glc"#"$slc"#"$tfe", []>;
1950 }
1951
1952 let offen = 1, idxen = 1 in {
1953 defm _BOTHEN : MUBUF_m <op, name#"_bothen", (outs regClass:$vdata),
Tom Stellardc229baa2015-03-10 16:16:49 +00001954 (ins VReg_64:$vaddr, SReg_128:$srsrc, SCSrc_32:$soffset,
Tom Stellard49282c92015-02-27 14:59:44 +00001955 mbuf_offset:$offset, glc:$glc, slc:$slc, tfe:$tfe),
Matt Arsenaultcaa12882015-02-18 02:04:38 +00001956 name#" $vdata, $vaddr, $srsrc, $soffset idxen offen"#"$offset"#"$glc"#"$slc"#"$tfe", []>;
Marek Olsak7ef6db42015-01-27 17:24:54 +00001957 }
1958
Tom Stellard1f9939f2015-02-27 14:59:41 +00001959 let offen = 0, idxen = 0 in {
Marek Olsak7ef6db42015-01-27 17:24:54 +00001960 defm _ADDR64 : MUBUFAddr64_m <op, name#"_addr64", (outs regClass:$vdata),
Tom Stellardc229baa2015-03-10 16:16:49 +00001961 (ins VReg_64:$vaddr, SReg_128:$srsrc,
Tom Stellard1f9939f2015-02-27 14:59:41 +00001962 SCSrc_32:$soffset, mbuf_offset:$offset,
1963 glc:$glc, slc:$slc, tfe:$tfe),
1964 name#" $vdata, $vaddr, $srsrc, $soffset addr64"#"$offset"#
1965 "$glc"#"$slc"#"$tfe",
Tom Stellard7c1838d2014-07-02 20:53:56 +00001966 [(set load_vt:$vdata, (ld (MUBUFAddr64 v4i32:$srsrc,
Tom Stellardc53861a2015-02-11 00:34:32 +00001967 i64:$vaddr, i32:$soffset,
Tom Stellard1f9939f2015-02-27 14:59:41 +00001968 i16:$offset, i1:$glc, i1:$slc,
1969 i1:$tfe)))]>;
Michel Danzer13736222014-01-27 07:20:51 +00001970 }
Tom Stellardf1ee7162013-05-20 15:02:31 +00001971 }
Tom Stellard75aadc22012-12-11 21:25:42 +00001972}
1973
Marek Olsakee98b112015-01-27 17:24:58 +00001974multiclass MUBUF_Store_Helper <mubuf op, string name, RegisterClass vdataClass,
Tom Stellardaec94b32015-02-27 14:59:46 +00001975 ValueType store_vt = i32, SDPatternOperator st = null_frag> {
Tom Stellard42fb60e2015-01-14 15:42:31 +00001976 let mayLoad = 0, mayStore = 1 in {
Marek Olsak7ef6db42015-01-27 17:24:54 +00001977 defm : MUBUF_m <op, name, (outs),
Tom Stellardc229baa2015-03-10 16:16:49 +00001978 (ins vdataClass:$vdata, VGPR_32:$vaddr, SReg_128:$srsrc, SCSrc_32:$soffset,
Marek Olsak7ef6db42015-01-27 17:24:54 +00001979 mbuf_offset:$offset, offen:$offen, idxen:$idxen, glc:$glc, slc:$slc,
1980 tfe:$tfe),
1981 name#" $vdata, $vaddr, $srsrc, $soffset"#"$offen"#"$idxen"#"$offset"#
Tom Stellard1f9939f2015-02-27 14:59:41 +00001982 "$glc"#"$slc"#"$tfe", []>;
Tom Stellardddea4862014-08-11 22:18:14 +00001983
Tom Stellard155bbb72014-08-11 22:18:17 +00001984 let offen = 0, idxen = 0, vaddr = 0 in {
Marek Olsak7ef6db42015-01-27 17:24:54 +00001985 defm _OFFSET : MUBUF_m <op, name#"_offset",(outs),
Tom Stellard49282c92015-02-27 14:59:44 +00001986 (ins vdataClass:$vdata, SReg_128:$srsrc, SCSrc_32:$soffset,
1987 mbuf_offset:$offset, glc:$glc, slc:$slc, tfe:$tfe),
Marek Olsak7ef6db42015-01-27 17:24:54 +00001988 name#" $vdata, $srsrc, $soffset"#"$offset"#"$glc"#"$slc"#"$tfe",
1989 [(st store_vt:$vdata, (MUBUFOffset v4i32:$srsrc, i32:$soffset,
1990 i16:$offset, i1:$glc, i1:$slc, i1:$tfe))]>;
Tom Stellard155bbb72014-08-11 22:18:17 +00001991 } // offen = 0, idxen = 0, vaddr = 0
1992
Tom Stellardddea4862014-08-11 22:18:14 +00001993 let offen = 1, idxen = 0 in {
Marek Olsak7ef6db42015-01-27 17:24:54 +00001994 defm _OFFEN : MUBUF_m <op, name#"_offen", (outs),
Tom Stellardc229baa2015-03-10 16:16:49 +00001995 (ins vdataClass:$vdata, VGPR_32:$vaddr, SReg_128:$srsrc,
Tom Stellard49282c92015-02-27 14:59:44 +00001996 SCSrc_32:$soffset, mbuf_offset:$offset, glc:$glc,
1997 slc:$slc, tfe:$tfe),
Marek Olsak7ef6db42015-01-27 17:24:54 +00001998 name#" $vdata, $vaddr, $srsrc, $soffset offen"#"$offset"#
1999 "$glc"#"$slc"#"$tfe", []>;
Tom Stellardddea4862014-08-11 22:18:14 +00002000 } // end offen = 1, idxen = 0
2001
Tom Stellarda14b0112015-03-10 16:16:51 +00002002 let offen = 0, idxen = 1 in {
2003 defm _IDXEN : MUBUF_m <op, name#"_idxen", (outs),
2004 (ins vdataClass:$vdata, VGPR_32:$vaddr, SReg_128:$srsrc,
2005 SCSrc_32:$soffset, mbuf_offset:$offset, glc:$glc,
2006 slc:$slc, tfe:$tfe),
2007 name#" $vdata, $vaddr, $srsrc, $soffset idxen"#"$offset"#"$glc"#"$slc"#"$tfe", []>;
2008 }
2009
2010 let offen = 1, idxen = 1 in {
2011 defm _BOTHEN : MUBUF_m <op, name#"_bothen", (outs),
2012 (ins vdataClass:$vdata, VReg_64:$vaddr, SReg_128:$srsrc, SCSrc_32:$soffset,
2013 mbuf_offset:$offset, glc:$glc, slc:$slc, tfe:$tfe),
2014 name#" $vdata, $vaddr, $srsrc, $soffset idxen offen"#"$offset"#"$glc"#"$slc"#"$tfe", []>;
2015 }
2016
Tom Stellard1f9939f2015-02-27 14:59:41 +00002017 let offen = 0, idxen = 0 in {
Marek Olsak7ef6db42015-01-27 17:24:54 +00002018 defm _ADDR64 : MUBUFAddr64_m <op, name#"_addr64", (outs),
Tom Stellardc229baa2015-03-10 16:16:49 +00002019 (ins vdataClass:$vdata, VReg_64:$vaddr, SReg_128:$srsrc,
2020 SCSrc_32:$soffset,
Tom Stellard1f9939f2015-02-27 14:59:41 +00002021 mbuf_offset:$offset, glc:$glc, slc:$slc,
2022 tfe:$tfe),
2023 name#" $vdata, $vaddr, $srsrc, $soffset addr64"#
2024 "$offset"#"$glc"#"$slc"#"$tfe",
Marek Olsak7ef6db42015-01-27 17:24:54 +00002025 [(st store_vt:$vdata,
Tom Stellardc53861a2015-02-11 00:34:32 +00002026 (MUBUFAddr64 v4i32:$srsrc, i64:$vaddr,
Tom Stellard1f9939f2015-02-27 14:59:41 +00002027 i32:$soffset, i16:$offset,
2028 i1:$glc, i1:$slc, i1:$tfe))]>;
Marek Olsak7ef6db42015-01-27 17:24:54 +00002029 }
2030 } // End mayLoad = 0, mayStore = 1
Tom Stellard754f80f2013-04-05 23:31:51 +00002031}
2032
Matt Arsenault3f981402014-09-15 15:41:53 +00002033class FLAT_Load_Helper <bits<7> op, string asm, RegisterClass regClass> :
Matt Arsenaulte6c52412015-02-18 02:10:37 +00002034 FLAT <op, (outs regClass:$vdst),
Matt Arsenault3f981402014-09-15 15:41:53 +00002035 (ins VReg_64:$addr),
Matt Arsenaulte6c52412015-02-18 02:10:37 +00002036 asm#" $vdst, $addr, [M0, FLAT_SCRATCH]", []> {
Matt Arsenault3f981402014-09-15 15:41:53 +00002037 let glc = 0;
2038 let slc = 0;
2039 let tfe = 0;
Matt Arsenaulte6c52412015-02-18 02:10:37 +00002040 let data = 0;
Matt Arsenault3f981402014-09-15 15:41:53 +00002041 let mayLoad = 1;
2042}
2043
2044class FLAT_Store_Helper <bits<7> op, string name, RegisterClass vdataClass> :
2045 FLAT <op, (outs), (ins vdataClass:$data, VReg_64:$addr),
2046 name#" $data, $addr, [M0, FLAT_SCRATCH]",
2047 []> {
2048
2049 let mayLoad = 0;
2050 let mayStore = 1;
2051
2052 // Encoding
2053 let glc = 0;
2054 let slc = 0;
2055 let tfe = 0;
Matt Arsenaulte6c52412015-02-18 02:10:37 +00002056 let vdst = 0;
Matt Arsenault3f981402014-09-15 15:41:53 +00002057}
2058
Tom Stellard682bfbc2013-10-10 17:11:24 +00002059class MIMG_Mask <string op, int channels> {
2060 string Op = op;
2061 int Channels = channels;
2062}
2063
Tom Stellard16a9a202013-08-14 23:24:17 +00002064class MIMG_NoSampler_Helper <bits<7> op, string asm,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002065 RegisterClass dst_rc,
Tom Stellard16a9a202013-08-14 23:24:17 +00002066 RegisterClass src_rc> : MIMG <
Tom Stellard353b3362013-05-06 23:02:12 +00002067 op,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002068 (outs dst_rc:$vdata),
Tom Stellard353b3362013-05-06 23:02:12 +00002069 (ins i32imm:$dmask, i1imm:$unorm, i1imm:$glc, i1imm:$da, i1imm:$r128,
Tom Stellard16a9a202013-08-14 23:24:17 +00002070 i1imm:$tfe, i1imm:$lwe, i1imm:$slc, src_rc:$vaddr,
Tom Stellard353b3362013-05-06 23:02:12 +00002071 SReg_256:$srsrc),
2072 asm#" $vdata, $dmask, $unorm, $glc, $da, $r128,"
2073 #" $tfe, $lwe, $slc, $vaddr, $srsrc",
2074 []> {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +00002075 let ssamp = 0;
Tom Stellard353b3362013-05-06 23:02:12 +00002076 let mayLoad = 1;
2077 let mayStore = 0;
2078 let hasPostISelHook = 1;
2079}
2080
Tom Stellard682bfbc2013-10-10 17:11:24 +00002081multiclass MIMG_NoSampler_Src_Helper <bits<7> op, string asm,
2082 RegisterClass dst_rc,
2083 int channels> {
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002084 def _V1 : MIMG_NoSampler_Helper <op, asm, dst_rc, VGPR_32>,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002085 MIMG_Mask<asm#"_V1", channels>;
2086 def _V2 : MIMG_NoSampler_Helper <op, asm, dst_rc, VReg_64>,
2087 MIMG_Mask<asm#"_V2", channels>;
2088 def _V4 : MIMG_NoSampler_Helper <op, asm, dst_rc, VReg_128>,
2089 MIMG_Mask<asm#"_V4", channels>;
2090}
2091
Tom Stellard16a9a202013-08-14 23:24:17 +00002092multiclass MIMG_NoSampler <bits<7> op, string asm> {
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002093 defm _V1 : MIMG_NoSampler_Src_Helper <op, asm, VGPR_32, 1>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002094 defm _V2 : MIMG_NoSampler_Src_Helper <op, asm, VReg_64, 2>;
2095 defm _V3 : MIMG_NoSampler_Src_Helper <op, asm, VReg_96, 3>;
2096 defm _V4 : MIMG_NoSampler_Src_Helper <op, asm, VReg_128, 4>;
Tom Stellard16a9a202013-08-14 23:24:17 +00002097}
2098
2099class MIMG_Sampler_Helper <bits<7> op, string asm,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002100 RegisterClass dst_rc,
Michel Danzer494391b2015-02-06 02:51:20 +00002101 RegisterClass src_rc, int wqm> : MIMG <
Christian Konig72d5d5c2013-02-21 15:16:44 +00002102 op,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002103 (outs dst_rc:$vdata),
Christian Konig72d5d5c2013-02-21 15:16:44 +00002104 (ins i32imm:$dmask, i1imm:$unorm, i1imm:$glc, i1imm:$da, i1imm:$r128,
Tom Stellard16a9a202013-08-14 23:24:17 +00002105 i1imm:$tfe, i1imm:$lwe, i1imm:$slc, src_rc:$vaddr,
Christian Konig84652962013-03-01 09:46:17 +00002106 SReg_256:$srsrc, SReg_128:$ssamp),
Christian Konig08e768b2013-02-21 15:17:17 +00002107 asm#" $vdata, $dmask, $unorm, $glc, $da, $r128,"
2108 #" $tfe, $lwe, $slc, $vaddr, $srsrc, $ssamp",
Christian Konig72d5d5c2013-02-21 15:16:44 +00002109 []> {
2110 let mayLoad = 1;
Tom Stellard75aadc22012-12-11 21:25:42 +00002111 let mayStore = 0;
Christian Konig8b1ed282013-04-10 08:39:16 +00002112 let hasPostISelHook = 1;
Michel Danzer494391b2015-02-06 02:51:20 +00002113 let WQM = wqm;
Tom Stellard75aadc22012-12-11 21:25:42 +00002114}
2115
Tom Stellard682bfbc2013-10-10 17:11:24 +00002116multiclass MIMG_Sampler_Src_Helper <bits<7> op, string asm,
2117 RegisterClass dst_rc,
Michel Danzer494391b2015-02-06 02:51:20 +00002118 int channels, int wqm> {
2119 def _V1 : MIMG_Sampler_Helper <op, asm, dst_rc, VGPR_32, wqm>,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002120 MIMG_Mask<asm#"_V1", channels>;
Michel Danzer494391b2015-02-06 02:51:20 +00002121 def _V2 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_64, wqm>,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002122 MIMG_Mask<asm#"_V2", channels>;
Michel Danzer494391b2015-02-06 02:51:20 +00002123 def _V4 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_128, wqm>,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002124 MIMG_Mask<asm#"_V4", channels>;
Michel Danzer494391b2015-02-06 02:51:20 +00002125 def _V8 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_256, wqm>,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002126 MIMG_Mask<asm#"_V8", channels>;
Michel Danzer494391b2015-02-06 02:51:20 +00002127 def _V16 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_512, wqm>,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002128 MIMG_Mask<asm#"_V16", channels>;
2129}
2130
Tom Stellard16a9a202013-08-14 23:24:17 +00002131multiclass MIMG_Sampler <bits<7> op, string asm> {
Michel Danzer494391b2015-02-06 02:51:20 +00002132 defm _V1 : MIMG_Sampler_Src_Helper<op, asm, VGPR_32, 1, 0>;
2133 defm _V2 : MIMG_Sampler_Src_Helper<op, asm, VReg_64, 2, 0>;
2134 defm _V3 : MIMG_Sampler_Src_Helper<op, asm, VReg_96, 3, 0>;
2135 defm _V4 : MIMG_Sampler_Src_Helper<op, asm, VReg_128, 4, 0>;
2136}
2137
2138multiclass MIMG_Sampler_WQM <bits<7> op, string asm> {
2139 defm _V1 : MIMG_Sampler_Src_Helper<op, asm, VGPR_32, 1, 1>;
2140 defm _V2 : MIMG_Sampler_Src_Helper<op, asm, VReg_64, 2, 1>;
2141 defm _V3 : MIMG_Sampler_Src_Helper<op, asm, VReg_96, 3, 1>;
2142 defm _V4 : MIMG_Sampler_Src_Helper<op, asm, VReg_128, 4, 1>;
Tom Stellard16a9a202013-08-14 23:24:17 +00002143}
2144
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002145class MIMG_Gather_Helper <bits<7> op, string asm,
2146 RegisterClass dst_rc,
Michel Danzer494391b2015-02-06 02:51:20 +00002147 RegisterClass src_rc, int wqm> : MIMG <
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002148 op,
2149 (outs dst_rc:$vdata),
2150 (ins i32imm:$dmask, i1imm:$unorm, i1imm:$glc, i1imm:$da, i1imm:$r128,
2151 i1imm:$tfe, i1imm:$lwe, i1imm:$slc, src_rc:$vaddr,
2152 SReg_256:$srsrc, SReg_128:$ssamp),
2153 asm#" $vdata, $dmask, $unorm, $glc, $da, $r128,"
2154 #" $tfe, $lwe, $slc, $vaddr, $srsrc, $ssamp",
2155 []> {
2156 let mayLoad = 1;
2157 let mayStore = 0;
2158
2159 // DMASK was repurposed for GATHER4. 4 components are always
2160 // returned and DMASK works like a swizzle - it selects
2161 // the component to fetch. The only useful DMASK values are
2162 // 1=red, 2=green, 4=blue, 8=alpha. (e.g. 1 returns
2163 // (red,red,red,red) etc.) The ISA document doesn't mention
2164 // this.
2165 // Therefore, disable all code which updates DMASK by setting these two:
2166 let MIMG = 0;
2167 let hasPostISelHook = 0;
Michel Danzer494391b2015-02-06 02:51:20 +00002168 let WQM = wqm;
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002169}
2170
2171multiclass MIMG_Gather_Src_Helper <bits<7> op, string asm,
2172 RegisterClass dst_rc,
Michel Danzer494391b2015-02-06 02:51:20 +00002173 int channels, int wqm> {
2174 def _V1 : MIMG_Gather_Helper <op, asm, dst_rc, VGPR_32, wqm>,
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002175 MIMG_Mask<asm#"_V1", channels>;
Michel Danzer494391b2015-02-06 02:51:20 +00002176 def _V2 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_64, wqm>,
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002177 MIMG_Mask<asm#"_V2", channels>;
Michel Danzer494391b2015-02-06 02:51:20 +00002178 def _V4 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_128, wqm>,
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002179 MIMG_Mask<asm#"_V4", channels>;
Michel Danzer494391b2015-02-06 02:51:20 +00002180 def _V8 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_256, wqm>,
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002181 MIMG_Mask<asm#"_V8", channels>;
Michel Danzer494391b2015-02-06 02:51:20 +00002182 def _V16 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_512, wqm>,
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002183 MIMG_Mask<asm#"_V16", channels>;
2184}
2185
2186multiclass MIMG_Gather <bits<7> op, string asm> {
Michel Danzer494391b2015-02-06 02:51:20 +00002187 defm _V1 : MIMG_Gather_Src_Helper<op, asm, VGPR_32, 1, 0>;
2188 defm _V2 : MIMG_Gather_Src_Helper<op, asm, VReg_64, 2, 0>;
2189 defm _V3 : MIMG_Gather_Src_Helper<op, asm, VReg_96, 3, 0>;
2190 defm _V4 : MIMG_Gather_Src_Helper<op, asm, VReg_128, 4, 0>;
2191}
2192
2193multiclass MIMG_Gather_WQM <bits<7> op, string asm> {
2194 defm _V1 : MIMG_Gather_Src_Helper<op, asm, VGPR_32, 1, 1>;
2195 defm _V2 : MIMG_Gather_Src_Helper<op, asm, VReg_64, 2, 1>;
2196 defm _V3 : MIMG_Gather_Src_Helper<op, asm, VReg_96, 3, 1>;
2197 defm _V4 : MIMG_Gather_Src_Helper<op, asm, VReg_128, 4, 1>;
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002198}
2199
Christian Konigf741fbf2013-02-26 17:52:42 +00002200//===----------------------------------------------------------------------===//
2201// Vector instruction mappings
2202//===----------------------------------------------------------------------===//
2203
2204// Maps an opcode in e32 form to its e64 equivalent
2205def getVOPe64 : InstrMapping {
2206 let FilterClass = "VOP";
2207 let RowFields = ["OpName"];
2208 let ColFields = ["Size"];
2209 let KeyCol = ["4"];
2210 let ValueCols = [["8"]];
2211}
2212
Tom Stellard1aaad692014-07-21 16:55:33 +00002213// Maps an opcode in e64 form to its e32 equivalent
2214def getVOPe32 : InstrMapping {
2215 let FilterClass = "VOP";
2216 let RowFields = ["OpName"];
2217 let ColFields = ["Size"];
2218 let KeyCol = ["8"];
2219 let ValueCols = [["4"]];
2220}
2221
Tom Stellard682bfbc2013-10-10 17:11:24 +00002222def getMaskedMIMGOp : InstrMapping {
2223 let FilterClass = "MIMG_Mask";
2224 let RowFields = ["Op"];
2225 let ColFields = ["Channels"];
2226 let KeyCol = ["4"];
2227 let ValueCols = [["1"], ["2"], ["3"] ];
2228}
2229
Christian Konig3c145802013-03-27 09:12:59 +00002230// Maps an commuted opcode to its original version
2231def getCommuteOrig : InstrMapping {
2232 let FilterClass = "VOP2_REV";
2233 let RowFields = ["RevOp"];
2234 let ColFields = ["IsOrig"];
2235 let KeyCol = ["0"];
2236 let ValueCols = [["1"]];
2237}
2238
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00002239// Maps an original opcode to its commuted version
2240def getCommuteRev : InstrMapping {
2241 let FilterClass = "VOP2_REV";
2242 let RowFields = ["RevOp"];
2243 let ColFields = ["IsOrig"];
2244 let KeyCol = ["1"];
2245 let ValueCols = [["0"]];
2246}
2247
2248def getCommuteCmpOrig : InstrMapping {
2249 let FilterClass = "VOPC_REV";
2250 let RowFields = ["RevOp"];
2251 let ColFields = ["IsOrig"];
2252 let KeyCol = ["0"];
2253 let ValueCols = [["1"]];
2254}
2255
2256// Maps an original opcode to its commuted version
2257def getCommuteCmpRev : InstrMapping {
2258 let FilterClass = "VOPC_REV";
2259 let RowFields = ["RevOp"];
2260 let ColFields = ["IsOrig"];
2261 let KeyCol = ["1"];
2262 let ValueCols = [["0"]];
2263}
2264
2265
Marek Olsak5df00d62014-12-07 12:18:57 +00002266def getMCOpcodeGen : InstrMapping {
Tom Stellardc721a232014-05-16 20:56:47 +00002267 let FilterClass = "SIMCInstr";
2268 let RowFields = ["PseudoInstr"];
2269 let ColFields = ["Subtarget"];
2270 let KeyCol = [!cast<string>(SISubtarget.NONE)];
Marek Olsak5df00d62014-12-07 12:18:57 +00002271 let ValueCols = [[!cast<string>(SISubtarget.SI)],[!cast<string>(SISubtarget.VI)]];
Tom Stellardc721a232014-05-16 20:56:47 +00002272}
2273
Tom Stellard155bbb72014-08-11 22:18:17 +00002274def getAddr64Inst : InstrMapping {
2275 let FilterClass = "MUBUFAddr64Table";
Tom Stellard7980fc82014-09-25 18:30:26 +00002276 let RowFields = ["OpName"];
Tom Stellard155bbb72014-08-11 22:18:17 +00002277 let ColFields = ["IsAddr64"];
2278 let KeyCol = ["0"];
2279 let ValueCols = [["1"]];
2280}
2281
Matt Arsenault9903ccf2014-09-08 15:07:27 +00002282// Maps an atomic opcode to its version with a return value.
2283def getAtomicRetOp : InstrMapping {
2284 let FilterClass = "AtomicNoRet";
2285 let RowFields = ["NoRetOp"];
2286 let ColFields = ["IsRet"];
2287 let KeyCol = ["0"];
2288 let ValueCols = [["1"]];
2289}
2290
2291// Maps an atomic opcode to its returnless version.
2292def getAtomicNoRetOp : InstrMapping {
2293 let FilterClass = "AtomicNoRet";
2294 let RowFields = ["NoRetOp"];
2295 let ColFields = ["IsRet"];
2296 let KeyCol = ["1"];
2297 let ValueCols = [["0"]];
2298}
2299
Tom Stellard75aadc22012-12-11 21:25:42 +00002300include "SIInstructions.td"
Marek Olsak5df00d62014-12-07 12:18:57 +00002301include "CIInstructions.td"
2302include "VIInstructions.td"