blob: 50acc30b6b78a9779bb00eb0d5209104e069d5cb [file] [log] [blame]
Chris Lattnera58f5592006-05-23 23:20:42 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattner76ac0682005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Chris Lattner and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "X86.h"
Evan Cheng911c68d2006-01-16 21:21:29 +000016#include "X86InstrBuilder.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000017#include "X86ISelLowering.h"
Evan Chengdc614c12006-06-06 23:30:24 +000018#include "X86MachineFunctionInfo.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000019#include "X86TargetMachine.h"
20#include "llvm/CallingConv.h"
Evan Cheng72d5c252006-01-31 22:28:30 +000021#include "llvm/Constants.h"
Evan Cheng88decde2006-04-28 21:29:37 +000022#include "llvm/DerivedTypes.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000023#include "llvm/Function.h"
Evan Cheng78038292006-04-05 23:38:46 +000024#include "llvm/Intrinsics.h"
Evan Chengaf598d22006-03-13 23:18:16 +000025#include "llvm/ADT/VectorExtras.h"
26#include "llvm/Analysis/ScalarEvolutionExpressions.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000027#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng339edad2006-01-11 00:33:36 +000028#include "llvm/CodeGen/MachineFunction.h"
29#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000030#include "llvm/CodeGen/SelectionDAG.h"
31#include "llvm/CodeGen/SSARegMap.h"
Evan Cheng2dd217b2006-01-31 03:14:29 +000032#include "llvm/Support/MathExtras.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000033#include "llvm/Target/TargetOptions.h"
Evan Cheng8c5766e2006-10-04 18:33:38 +000034#include "llvm/Support/CommandLine.h"
Chris Lattnerf6a69662006-10-31 19:42:44 +000035#include "llvm/ADT/StringExtras.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000036using namespace llvm;
37
38// FIXME: temporary.
Chris Lattner76ac0682005-11-15 00:40:23 +000039static cl::opt<bool> EnableFastCC("enable-x86-fastcc", cl::Hidden,
40 cl::desc("Enable fastcc on X86"));
Chris Lattner76ac0682005-11-15 00:40:23 +000041X86TargetLowering::X86TargetLowering(TargetMachine &TM)
42 : TargetLowering(TM) {
Evan Chengcde9e302006-01-27 08:10:46 +000043 Subtarget = &TM.getSubtarget<X86Subtarget>();
44 X86ScalarSSE = Subtarget->hasSSE2();
Evan Cheng11b0a5d2006-09-08 06:48:29 +000045 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Evan Chengcde9e302006-01-27 08:10:46 +000046
Chris Lattner76ac0682005-11-15 00:40:23 +000047 // Set up the TargetLowering object.
48
49 // X86 is weird, it always uses i8 for shift amounts and setcc results.
50 setShiftAmountType(MVT::i8);
51 setSetCCResultType(MVT::i8);
52 setSetCCResultContents(ZeroOrOneSetCCResult);
Evan Cheng83eeefb2006-01-25 09:15:17 +000053 setSchedulingPreference(SchedulingForRegPressure);
Chris Lattner76ac0682005-11-15 00:40:23 +000054 setShiftAmountFlavor(Mask); // shl X, 32 == shl X, 0
Evan Cheng11b0a5d2006-09-08 06:48:29 +000055 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng20931a72006-03-16 21:47:42 +000056
Anton Korobeynikov3b7c2572006-12-10 23:12:42 +000057 if (Subtarget->isTargetDarwin()) {
Evan Chengb09a56f2006-03-17 20:31:41 +000058 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikov3b7c2572006-12-10 23:12:42 +000059 setUseUnderscoreSetJmp(false);
60 setUseUnderscoreLongJmp(false);
Anton Korobeynikov4efbbc92007-01-03 11:43:14 +000061 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikov3b7c2572006-12-10 23:12:42 +000062 // MS runtime is weird: it exports _setjmp, but longjmp!
63 setUseUnderscoreSetJmp(true);
64 setUseUnderscoreLongJmp(false);
65 } else {
66 setUseUnderscoreSetJmp(true);
67 setUseUnderscoreLongJmp(true);
68 }
69
Evan Cheng20931a72006-03-16 21:47:42 +000070 // Add legal addressing mode scale values.
71 addLegalAddressScale(8);
72 addLegalAddressScale(4);
73 addLegalAddressScale(2);
74 // Enter the ones which require both scale + index last. These are more
75 // expensive.
76 addLegalAddressScale(9);
77 addLegalAddressScale(5);
78 addLegalAddressScale(3);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +000079
Chris Lattner76ac0682005-11-15 00:40:23 +000080 // Set up the register classes.
Evan Cheng9fee4422006-05-16 07:21:53 +000081 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
82 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
83 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng11b0a5d2006-09-08 06:48:29 +000084 if (Subtarget->is64Bit())
85 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattner76ac0682005-11-15 00:40:23 +000086
Evan Cheng5d9fd972006-10-04 00:56:09 +000087 setLoadXAction(ISD::SEXTLOAD, MVT::i1, Expand);
88
Chris Lattner76ac0682005-11-15 00:40:23 +000089 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
90 // operation.
91 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
92 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
93 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng0d5b69f2006-01-17 02:32:49 +000094
Evan Cheng11b0a5d2006-09-08 06:48:29 +000095 if (Subtarget->is64Bit()) {
96 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Evan Cheng0d5b69f2006-01-17 02:32:49 +000097 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Evan Cheng11b0a5d2006-09-08 06:48:29 +000098 } else {
99 if (X86ScalarSSE)
100 // If SSE i64 SINT_TO_FP is not available, expand i32 UINT_TO_FP.
101 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Expand);
102 else
103 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
104 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000105
106 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
107 // this operation.
108 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
109 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000110 // SSE has no i16 to fp conversion, only i32
Evan Cheng08390f62006-01-30 22:13:22 +0000111 if (X86ScalarSSE)
Evan Cheng08390f62006-01-30 22:13:22 +0000112 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Evan Cheng593bea72006-02-17 07:01:52 +0000113 else {
114 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
115 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
116 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000117
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000118 if (!Subtarget->is64Bit()) {
119 // Custom lower SINT_TO_FP and FP_TO_SINT from/to i64 in 32-bit mode.
120 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
121 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
122 }
Evan Cheng5b97fcf2006-01-30 08:02:57 +0000123
Evan Cheng08390f62006-01-30 22:13:22 +0000124 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
125 // this operation.
126 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
127 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
128
129 if (X86ScalarSSE) {
130 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
131 } else {
Chris Lattner76ac0682005-11-15 00:40:23 +0000132 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
Evan Cheng08390f62006-01-30 22:13:22 +0000133 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattner76ac0682005-11-15 00:40:23 +0000134 }
135
136 // Handle FP_TO_UINT by promoting the destination to a larger signed
137 // conversion.
138 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
139 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
140 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
141
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000142 if (Subtarget->is64Bit()) {
143 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000144 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000145 } else {
146 if (X86ScalarSSE && !Subtarget->hasSSE3())
147 // Expand FP_TO_UINT into a select.
148 // FIXME: We would like to use a Custom expander here eventually to do
149 // the optimal thing for SSE vs. the default expansion in the legalizer.
150 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
151 else
152 // With SSE3 we can use fisttpll to convert to a signed i64.
153 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
154 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000155
Chris Lattner55c17f92006-12-05 18:22:22 +0000156 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Chris Lattnerc20b7e82006-12-05 18:45:06 +0000157 if (!X86ScalarSSE) {
158 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
159 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
160 }
Chris Lattner30107e62005-12-23 05:15:23 +0000161
Evan Cheng0d41d192006-10-30 08:02:39 +0000162 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
Evan Cheng593bea72006-02-17 07:01:52 +0000163 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
Nate Begeman7e7f4392006-02-01 07:19:44 +0000164 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
165 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000166 setOperationAction(ISD::MEMMOVE , MVT::Other, Expand);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000167 if (Subtarget->is64Bit())
168 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000169 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Expand);
Chris Lattner32257332005-12-07 17:59:14 +0000170 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000171 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
172 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000173 setOperationAction(ISD::FREM , MVT::f64 , Expand);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000174
Chris Lattner76ac0682005-11-15 00:40:23 +0000175 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
176 setOperationAction(ISD::CTTZ , MVT::i8 , Expand);
177 setOperationAction(ISD::CTLZ , MVT::i8 , Expand);
178 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
179 setOperationAction(ISD::CTTZ , MVT::i16 , Expand);
180 setOperationAction(ISD::CTLZ , MVT::i16 , Expand);
181 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
182 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
183 setOperationAction(ISD::CTLZ , MVT::i32 , Expand);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000184 if (Subtarget->is64Bit()) {
185 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
186 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
187 setOperationAction(ISD::CTLZ , MVT::i64 , Expand);
188 }
189
Andrew Lenharth0bf68ae2005-11-20 21:41:10 +0000190 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
Nate Begeman2fba8a32006-01-14 03:14:10 +0000191 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman1b8121b2006-01-11 21:21:00 +0000192
Chris Lattner76ac0682005-11-15 00:40:23 +0000193 // These should be promoted to a larger select which is supported.
194 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
195 setOperationAction(ISD::SELECT , MVT::i8 , Promote);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000196 // X86 wants to expand cmov itself.
Evan Cheng593bea72006-02-17 07:01:52 +0000197 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
198 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
199 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
200 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
201 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
202 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
203 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
204 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
205 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000206 if (Subtarget->is64Bit()) {
207 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
208 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
209 }
Nate Begeman7e5496d2006-02-17 00:03:04 +0000210 // X86 ret instruction may pop stack.
Evan Cheng593bea72006-02-17 07:01:52 +0000211 setOperationAction(ISD::RET , MVT::Other, Custom);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000212 // Darwin ABI issue.
Evan Cheng5588de92006-02-18 00:15:05 +0000213 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
Nate Begeman4ca2ea52006-04-22 18:53:45 +0000214 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
Evan Cheng593bea72006-02-17 07:01:52 +0000215 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
Evan Chenge0ed6ec2006-02-23 20:41:18 +0000216 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000217 if (Subtarget->is64Bit()) {
218 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
219 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
220 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
221 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
222 }
Nate Begeman7e5496d2006-02-17 00:03:04 +0000223 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Evan Cheng593bea72006-02-17 07:01:52 +0000224 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
225 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
226 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000227 // X86 wants to expand memset / memcpy itself.
Evan Cheng593bea72006-02-17 07:01:52 +0000228 setOperationAction(ISD::MEMSET , MVT::Other, Custom);
229 setOperationAction(ISD::MEMCPY , MVT::Other, Custom);
Chris Lattner76ac0682005-11-15 00:40:23 +0000230
Chris Lattner9c415362005-11-29 06:16:21 +0000231 // We don't have line number support yet.
232 setOperationAction(ISD::LOCATION, MVT::Other, Expand);
Jim Laskeydeeafa02006-01-05 01:47:43 +0000233 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Evan Cheng30d7b702006-03-07 02:02:57 +0000234 // FIXME - use subtarget debug flags
Anton Korobeynikovaa4c0f92006-10-31 08:31:24 +0000235 if (!Subtarget->isTargetDarwin() &&
236 !Subtarget->isTargetELF() &&
Anton Korobeynikov4efbbc92007-01-03 11:43:14 +0000237 !Subtarget->isTargetCygMing())
Jim Laskeyf9e54452007-01-26 14:34:52 +0000238 setOperationAction(ISD::LABEL, MVT::Other, Expand);
Chris Lattner9c415362005-11-29 06:16:21 +0000239
Nate Begemane74795c2006-01-25 18:21:52 +0000240 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
241 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000242
Nate Begemane74795c2006-01-25 18:21:52 +0000243 // Use the default implementation.
244 setOperationAction(ISD::VAARG , MVT::Other, Expand);
245 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
246 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000247 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
Chris Lattner78c358d2006-01-15 09:00:21 +0000248 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000249 if (Subtarget->is64Bit())
250 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Chris Lattner78c358d2006-01-15 09:00:21 +0000251 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Expand);
Chris Lattner8e2f52e2006-01-13 02:42:53 +0000252
Chris Lattner76ac0682005-11-15 00:40:23 +0000253 if (X86ScalarSSE) {
254 // Set up the FP register classes.
Evan Cheng84dc9b52006-01-12 08:27:59 +0000255 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
256 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattner76ac0682005-11-15 00:40:23 +0000257
Evan Cheng72d5c252006-01-31 22:28:30 +0000258 // Use ANDPD to simulate FABS.
259 setOperationAction(ISD::FABS , MVT::f64, Custom);
260 setOperationAction(ISD::FABS , MVT::f32, Custom);
261
262 // Use XORP to simulate FNEG.
263 setOperationAction(ISD::FNEG , MVT::f64, Custom);
264 setOperationAction(ISD::FNEG , MVT::f32, Custom);
265
Evan Cheng4363e882007-01-05 07:55:56 +0000266 // Use ANDPD and ORPD to simulate FCOPYSIGN.
267 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
268 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
269
Evan Chengd8fba3a2006-02-02 00:28:23 +0000270 // We don't support sin/cos/fmod
Chris Lattner76ac0682005-11-15 00:40:23 +0000271 setOperationAction(ISD::FSIN , MVT::f64, Expand);
272 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000273 setOperationAction(ISD::FREM , MVT::f64, Expand);
274 setOperationAction(ISD::FSIN , MVT::f32, Expand);
275 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000276 setOperationAction(ISD::FREM , MVT::f32, Expand);
277
Chris Lattner61c9a8e2006-01-29 06:26:08 +0000278 // Expand FP immediates into loads from the stack, except for the special
279 // cases we handle.
280 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
281 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000282 addLegalFPImmediate(+0.0); // xorps / xorpd
283 } else {
284 // Set up the FP register classes.
285 addRegisterClass(MVT::f64, X86::RFPRegisterClass);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000286
Evan Cheng4363e882007-01-05 07:55:56 +0000287 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
288 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
289 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000290
Chris Lattner76ac0682005-11-15 00:40:23 +0000291 if (!UnsafeFPMath) {
292 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
293 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
294 }
295
Chris Lattner61c9a8e2006-01-29 06:26:08 +0000296 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000297 addLegalFPImmediate(+0.0); // FLD0
298 addLegalFPImmediate(+1.0); // FLD1
299 addLegalFPImmediate(-0.0); // FLD0/FCHS
300 addLegalFPImmediate(-1.0); // FLD1/FCHS
301 }
Evan Cheng9e252e32006-02-22 02:26:30 +0000302
Evan Cheng19264272006-03-01 01:11:20 +0000303 // First set operation action for all vector types to expand. Then we
304 // will selectively turn on ones that can be effectively codegen'd.
305 for (unsigned VT = (unsigned)MVT::Vector + 1;
306 VT != (unsigned)MVT::LAST_VALUETYPE; VT++) {
307 setOperationAction(ISD::ADD , (MVT::ValueType)VT, Expand);
308 setOperationAction(ISD::SUB , (MVT::ValueType)VT, Expand);
Evan Chengbf3df772006-10-27 18:49:08 +0000309 setOperationAction(ISD::FADD, (MVT::ValueType)VT, Expand);
310 setOperationAction(ISD::FSUB, (MVT::ValueType)VT, Expand);
Evan Cheng19264272006-03-01 01:11:20 +0000311 setOperationAction(ISD::MUL , (MVT::ValueType)VT, Expand);
Evan Chengbf3df772006-10-27 18:49:08 +0000312 setOperationAction(ISD::FMUL, (MVT::ValueType)VT, Expand);
313 setOperationAction(ISD::SDIV, (MVT::ValueType)VT, Expand);
314 setOperationAction(ISD::UDIV, (MVT::ValueType)VT, Expand);
315 setOperationAction(ISD::FDIV, (MVT::ValueType)VT, Expand);
316 setOperationAction(ISD::SREM, (MVT::ValueType)VT, Expand);
317 setOperationAction(ISD::UREM, (MVT::ValueType)VT, Expand);
Evan Cheng19264272006-03-01 01:11:20 +0000318 setOperationAction(ISD::LOAD, (MVT::ValueType)VT, Expand);
Evan Chengcbffa462006-03-31 19:22:53 +0000319 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, Expand);
Chris Lattner00f46832006-03-21 20:51:05 +0000320 setOperationAction(ISD::EXTRACT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
Evan Chengcbffa462006-03-31 19:22:53 +0000321 setOperationAction(ISD::INSERT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
Evan Cheng19264272006-03-01 01:11:20 +0000322 }
323
Evan Chengbc047222006-03-22 19:22:18 +0000324 if (Subtarget->hasMMX()) {
Evan Cheng9e252e32006-02-22 02:26:30 +0000325 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
326 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
327 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
328
Evan Cheng19264272006-03-01 01:11:20 +0000329 // FIXME: add MMX packed arithmetics
Evan Chengd5e905d2006-03-21 23:01:21 +0000330 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Expand);
331 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Expand);
332 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Expand);
Evan Cheng9e252e32006-02-22 02:26:30 +0000333 }
334
Evan Chengbc047222006-03-22 19:22:18 +0000335 if (Subtarget->hasSSE1()) {
Evan Cheng9e252e32006-02-22 02:26:30 +0000336 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
337
Evan Chengbf3df772006-10-27 18:49:08 +0000338 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
339 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
340 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
341 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
Evan Cheng617a6a82006-04-10 07:23:14 +0000342 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
343 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
344 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
Evan Chengebf10062006-04-03 20:53:28 +0000345 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Cheng617a6a82006-04-10 07:23:14 +0000346 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Evan Cheng9e252e32006-02-22 02:26:30 +0000347 }
348
Evan Chengbc047222006-03-22 19:22:18 +0000349 if (Subtarget->hasSSE2()) {
Evan Cheng9e252e32006-02-22 02:26:30 +0000350 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
351 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
352 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
353 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
354 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
355
Evan Cheng617a6a82006-04-10 07:23:14 +0000356 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
357 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
358 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
Evan Cheng617a6a82006-04-10 07:23:14 +0000359 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
360 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
361 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
Evan Chenge4f97cc2006-04-13 05:10:25 +0000362 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
Evan Chengbf3df772006-10-27 18:49:08 +0000363 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
364 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
365 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
366 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
Evan Cheng92232302006-04-12 21:21:57 +0000367
Evan Cheng617a6a82006-04-10 07:23:14 +0000368 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
369 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
Evan Chengcbffa462006-03-31 19:22:53 +0000370 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
Evan Cheng6e5e2052006-04-17 22:04:06 +0000371 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
372 // Implement v4f32 insert_vector_elt in terms of SSE2 v8i16 ones.
373 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Cheng617a6a82006-04-10 07:23:14 +0000374
Evan Cheng92232302006-04-12 21:21:57 +0000375 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
376 for (unsigned VT = (unsigned)MVT::v16i8; VT != (unsigned)MVT::v2i64; VT++) {
377 setOperationAction(ISD::BUILD_VECTOR, (MVT::ValueType)VT, Custom);
378 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, Custom);
379 setOperationAction(ISD::EXTRACT_VECTOR_ELT, (MVT::ValueType)VT, Custom);
380 }
381 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
382 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
383 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
384 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
385 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
386 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
387
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000388 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Evan Cheng92232302006-04-12 21:21:57 +0000389 for (unsigned VT = (unsigned)MVT::v16i8; VT != (unsigned)MVT::v2i64; VT++) {
390 setOperationAction(ISD::AND, (MVT::ValueType)VT, Promote);
391 AddPromotedToType (ISD::AND, (MVT::ValueType)VT, MVT::v2i64);
392 setOperationAction(ISD::OR, (MVT::ValueType)VT, Promote);
393 AddPromotedToType (ISD::OR, (MVT::ValueType)VT, MVT::v2i64);
394 setOperationAction(ISD::XOR, (MVT::ValueType)VT, Promote);
395 AddPromotedToType (ISD::XOR, (MVT::ValueType)VT, MVT::v2i64);
Evan Chenge2157c62006-04-12 17:12:36 +0000396 setOperationAction(ISD::LOAD, (MVT::ValueType)VT, Promote);
397 AddPromotedToType (ISD::LOAD, (MVT::ValueType)VT, MVT::v2i64);
Evan Cheng92232302006-04-12 21:21:57 +0000398 setOperationAction(ISD::SELECT, (MVT::ValueType)VT, Promote);
399 AddPromotedToType (ISD::SELECT, (MVT::ValueType)VT, MVT::v2i64);
Evan Cheng617a6a82006-04-10 07:23:14 +0000400 }
Evan Cheng92232302006-04-12 21:21:57 +0000401
402 // Custom lower v2i64 and v2f64 selects.
403 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
Evan Chenge2157c62006-04-12 17:12:36 +0000404 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
Evan Cheng617a6a82006-04-10 07:23:14 +0000405 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
Evan Cheng92232302006-04-12 21:21:57 +0000406 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Evan Cheng9e252e32006-02-22 02:26:30 +0000407 }
408
Evan Cheng78038292006-04-05 23:38:46 +0000409 // We want to custom lower some of our intrinsics.
410 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
411
Evan Cheng5987cfb2006-07-07 08:33:52 +0000412 // We have target-specific dag combine patterns for the following nodes:
413 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Chris Lattner9259b1e2006-10-04 06:57:07 +0000414 setTargetDAGCombine(ISD::SELECT);
Evan Cheng5987cfb2006-07-07 08:33:52 +0000415
Chris Lattner76ac0682005-11-15 00:40:23 +0000416 computeRegisterProperties();
417
Evan Cheng6a374562006-02-14 08:25:08 +0000418 // FIXME: These should be based on subtarget info. Plus, the values should
419 // be smaller when we are in optimizing for size mode.
Evan Cheng4b40a422006-02-14 08:38:30 +0000420 maxStoresPerMemset = 16; // For %llvm.memset -> sequence of stores
421 maxStoresPerMemcpy = 16; // For %llvm.memcpy -> sequence of stores
422 maxStoresPerMemmove = 16; // For %llvm.memmove -> sequence of stores
Chris Lattner76ac0682005-11-15 00:40:23 +0000423 allowUnalignedMemoryAccesses = true; // x86 supports it!
424}
425
Chris Lattner3c763092007-02-25 08:29:00 +0000426
427//===----------------------------------------------------------------------===//
428// Return Value Calling Convention Implementation
429//===----------------------------------------------------------------------===//
430
431/// GetRetValueLocs - If we are returning a set of values with the specified
432/// value types, determine the set of registers each one will land in. This
433/// sets one element of the ResultRegs array for each element in the VTs array.
434static void GetRetValueLocs(const MVT::ValueType *VTs, unsigned NumVTs,
435 unsigned *ResultRegs,
436 const X86Subtarget *Subtarget,
Chris Lattnerfcee9b52007-02-25 09:31:16 +0000437 unsigned CC) {
Chris Lattner3c763092007-02-25 08:29:00 +0000438 if (NumVTs == 0) return;
439
440 if (NumVTs == 2) {
441 ResultRegs[0] = VTs[0] == MVT::i64 ? X86::RAX : X86::EAX;
442 ResultRegs[1] = VTs[1] == MVT::i64 ? X86::RDX : X86::EDX;
443 return;
444 }
445
446 // Otherwise, NumVTs is 1.
447 MVT::ValueType ArgVT = VTs[0];
448
Chris Lattner0cd99602007-02-25 08:59:22 +0000449 unsigned Reg;
450 switch (ArgVT) {
451 case MVT::i8: Reg = X86::AL; break;
452 case MVT::i16: Reg = X86::AX; break;
453 case MVT::i32: Reg = X86::EAX; break;
454 case MVT::i64: Reg = X86::RAX; break;
455 case MVT::f32:
456 case MVT::f64:
457 if (Subtarget->is64Bit())
458 Reg = X86::XMM0; // FP values in X86-64 go in XMM0.
Chris Lattner3e070332007-02-25 22:23:46 +0000459 else if (CC == CallingConv::Fast && Subtarget->hasSSE2())
Chris Lattnerfcee9b52007-02-25 09:31:16 +0000460 Reg = X86::XMM0; // FP values in X86-32 with fastcc go in XMM0.
Chris Lattner0cd99602007-02-25 08:59:22 +0000461 else
462 Reg = X86::ST0; // FP values in X86-32 go in ST0.
463 break;
464 default:
465 assert(MVT::isVector(ArgVT) && "Unknown return value type!");
466 Reg = X86::XMM0; // Int/FP vector result -> XMM0.
467 break;
Chris Lattner3c763092007-02-25 08:29:00 +0000468 }
Chris Lattner0cd99602007-02-25 08:59:22 +0000469 ResultRegs[0] = Reg;
470}
471
Chris Lattner2fc0d702007-02-25 09:12:39 +0000472/// LowerRET - Lower an ISD::RET node.
473SDOperand X86TargetLowering::LowerRET(SDOperand Op, SelectionDAG &DAG) {
474 assert((Op.getNumOperands() & 1) == 1 && "ISD::RET should have odd # args");
475
476 // Support up returning up to two registers.
477 MVT::ValueType VTs[2];
478 unsigned DestRegs[2];
479 unsigned NumRegs = Op.getNumOperands() / 2;
480 assert(NumRegs <= 2 && "Can only return up to two regs!");
481
482 for (unsigned i = 0; i != NumRegs; ++i)
483 VTs[i] = Op.getOperand(i*2+1).getValueType();
484
485 // Determine which register each value should be copied into.
486 GetRetValueLocs(VTs, NumRegs, DestRegs, Subtarget,
487 DAG.getMachineFunction().getFunction()->getCallingConv());
488
489 // If this is the first return lowered for this function, add the regs to the
490 // liveout set for the function.
491 if (DAG.getMachineFunction().liveout_empty()) {
492 for (unsigned i = 0; i != NumRegs; ++i)
493 DAG.getMachineFunction().addLiveOut(DestRegs[i]);
494 }
495
496 SDOperand Chain = Op.getOperand(0);
497 SDOperand Flag;
498
499 // Copy the result values into the output registers.
500 if (NumRegs != 1 || DestRegs[0] != X86::ST0) {
501 for (unsigned i = 0; i != NumRegs; ++i) {
502 Chain = DAG.getCopyToReg(Chain, DestRegs[i], Op.getOperand(i*2+1), Flag);
503 Flag = Chain.getValue(1);
504 }
505 } else {
506 // We need to handle a destination of ST0 specially, because it isn't really
507 // a register.
508 SDOperand Value = Op.getOperand(1);
509
510 // If this is an FP return with ScalarSSE, we need to move the value from
511 // an XMM register onto the fp-stack.
512 if (X86ScalarSSE) {
513 SDOperand MemLoc;
514
515 // If this is a load into a scalarsse value, don't store the loaded value
516 // back to the stack, only to reload it: just replace the scalar-sse load.
517 if (ISD::isNON_EXTLoad(Value.Val) &&
518 (Chain == Value.getValue(1) || Chain == Value.getOperand(0))) {
519 Chain = Value.getOperand(0);
520 MemLoc = Value.getOperand(1);
521 } else {
522 // Spill the value to memory and reload it into top of stack.
523 unsigned Size = MVT::getSizeInBits(VTs[0])/8;
524 MachineFunction &MF = DAG.getMachineFunction();
525 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
526 MemLoc = DAG.getFrameIndex(SSFI, getPointerTy());
527 Chain = DAG.getStore(Op.getOperand(0), Value, MemLoc, NULL, 0);
528 }
529 SDVTList Tys = DAG.getVTList(MVT::f64, MVT::Other);
530 SDOperand Ops[] = { Chain, MemLoc, DAG.getValueType(VTs[0]) };
531 Value = DAG.getNode(X86ISD::FLD, Tys, Ops, 3);
532 Chain = Value.getValue(1);
533 }
534
535 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
536 SDOperand Ops[] = { Chain, Value };
537 Chain = DAG.getNode(X86ISD::FP_SET_RESULT, Tys, Ops, 2);
538 Flag = Chain.getValue(1);
539 }
540
541 SDOperand BytesToPop = DAG.getConstant(getBytesToPopOnReturn(), MVT::i16);
542 if (Flag.Val)
543 return DAG.getNode(X86ISD::RET_FLAG, MVT::Other, Chain, BytesToPop, Flag);
544 else
545 return DAG.getNode(X86ISD::RET_FLAG, MVT::Other, Chain, BytesToPop);
546}
547
548
Chris Lattner0cd99602007-02-25 08:59:22 +0000549/// LowerCallResult - Lower the result values of an ISD::CALL into the
550/// appropriate copies out of appropriate physical registers. This assumes that
551/// Chain/InFlag are the input chain/flag to use, and that TheCall is the call
552/// being lowered. The returns a SDNode with the same number of values as the
553/// ISD::CALL.
554SDNode *X86TargetLowering::
555LowerCallResult(SDOperand Chain, SDOperand InFlag, SDNode *TheCall,
556 unsigned CallingConv, SelectionDAG &DAG) {
557 SmallVector<SDOperand, 8> ResultVals;
558
559 // We support returning up to two registers.
560 MVT::ValueType VTs[2];
561 unsigned DestRegs[2];
562 unsigned NumRegs = TheCall->getNumValues() - 1;
563 assert(NumRegs <= 2 && "Can only return up to two regs!");
564
565 for (unsigned i = 0; i != NumRegs; ++i)
566 VTs[i] = TheCall->getValueType(i);
567
568 // Determine which register each value should be copied into.
569 GetRetValueLocs(VTs, NumRegs, DestRegs, Subtarget, CallingConv);
570
571 // Copy all of the result registers out of their specified physreg.
572 if (NumRegs != 1 || DestRegs[0] != X86::ST0) {
573 for (unsigned i = 0; i != NumRegs; ++i) {
574 Chain = DAG.getCopyFromReg(Chain, DestRegs[i], VTs[i],
575 InFlag).getValue(1);
576 InFlag = Chain.getValue(2);
577 ResultVals.push_back(Chain.getValue(0));
578 }
579 } else {
580 // Copies from the FP stack are special, as ST0 isn't a valid register
581 // before the fp stackifier runs.
582
583 // Copy ST0 into an RFP register with FP_GET_RESULT.
584 SDVTList Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
585 SDOperand GROps[] = { Chain, InFlag };
586 SDOperand RetVal = DAG.getNode(X86ISD::FP_GET_RESULT, Tys, GROps, 2);
587 Chain = RetVal.getValue(1);
588 InFlag = RetVal.getValue(2);
589
590 // If we are using ScalarSSE, store ST(0) to the stack and reload it into
591 // an XMM register.
592 if (X86ScalarSSE) {
593 // FIXME: Currently the FST is flagged to the FP_GET_RESULT. This
594 // shouldn't be necessary except that RFP cannot be live across
595 // multiple blocks. When stackifier is fixed, they can be uncoupled.
596 MachineFunction &MF = DAG.getMachineFunction();
597 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
598 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
599 SDOperand Ops[] = {
600 Chain, RetVal, StackSlot, DAG.getValueType(VTs[0]), InFlag
601 };
602 Chain = DAG.getNode(X86ISD::FST, MVT::Other, Ops, 5);
603 RetVal = DAG.getLoad(VTs[0], Chain, StackSlot, NULL, 0);
604 Chain = RetVal.getValue(1);
605 }
606
607 if (VTs[0] == MVT::f32 && !X86ScalarSSE)
608 // FIXME: we would really like to remember that this FP_ROUND
609 // operation is okay to eliminate if we allow excess FP precision.
610 RetVal = DAG.getNode(ISD::FP_ROUND, MVT::f32, RetVal);
611 ResultVals.push_back(RetVal);
612 }
613
614 // Merge everything together with a MERGE_VALUES node.
615 ResultVals.push_back(Chain);
616 return DAG.getNode(ISD::MERGE_VALUES, TheCall->getVTList(),
617 &ResultVals[0], ResultVals.size()).Val;
Chris Lattner3c763092007-02-25 08:29:00 +0000618}
619
620
Chris Lattner76ac0682005-11-15 00:40:23 +0000621//===----------------------------------------------------------------------===//
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000622// C & StdCall Calling Convention implementation
Chris Lattner76ac0682005-11-15 00:40:23 +0000623//===----------------------------------------------------------------------===//
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000624// StdCall calling convention seems to be standard for many Windows' API
625// routines and around. It differs from C calling convention just a little:
626// callee should clean up the stack, not caller. Symbols should be also
627// decorated in some fancy way :) It doesn't support any vector arguments.
Chris Lattner76ac0682005-11-15 00:40:23 +0000628
Evan Cheng24eb3f42006-04-27 05:35:28 +0000629/// AddLiveIn - This helper function adds the specified physical register to the
630/// MachineFunction as a live in value. It also creates a corresponding virtual
631/// register for it.
632static unsigned AddLiveIn(MachineFunction &MF, unsigned PReg,
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000633 const TargetRegisterClass *RC) {
Evan Cheng24eb3f42006-04-27 05:35:28 +0000634 assert(RC->contains(PReg) && "Not the correct regclass!");
635 unsigned VReg = MF.getSSARegMap()->createVirtualRegister(RC);
636 MF.addLiveIn(PReg, VReg);
637 return VReg;
638}
639
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000640/// HowToPassArgument - Returns how an formal argument of the specified type
Evan Cheng89001ad2006-04-27 08:31:10 +0000641/// should be passed. If it is through stack, returns the size of the stack
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000642/// slot; if it is through integer or XMM register, returns the number of
643/// integer or XMM registers are needed.
Evan Cheng89001ad2006-04-27 08:31:10 +0000644static void
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000645HowToPassCallArgument(MVT::ValueType ObjectVT,
646 bool ArgInReg,
647 unsigned NumIntRegs, unsigned NumXMMRegs,
648 unsigned MaxNumIntRegs,
649 unsigned &ObjSize, unsigned &ObjIntRegs,
Chris Lattner9d9cc842007-02-25 09:14:25 +0000650 unsigned &ObjXMMRegs) {
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000651 ObjSize = 0;
652 ObjIntRegs = 0;
Evan Cheng2b2c1be2006-06-01 05:53:27 +0000653 ObjXMMRegs = 0;
Evan Cheng8aca43e2006-05-25 23:31:23 +0000654
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000655 if (MaxNumIntRegs>3) {
656 // We don't have too much registers on ia32! :)
657 MaxNumIntRegs = 3;
658 }
659
Evan Cheng48940d12006-04-27 01:32:22 +0000660 switch (ObjectVT) {
661 default: assert(0 && "Unhandled argument type!");
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000662 case MVT::i8:
663 if (ArgInReg && (NumIntRegs < MaxNumIntRegs))
664 ObjIntRegs = 1;
665 else
666 ObjSize = 1;
667 break;
668 case MVT::i16:
669 if (ArgInReg && (NumIntRegs < MaxNumIntRegs))
670 ObjIntRegs = 1;
671 else
672 ObjSize = 2;
673 break;
674 case MVT::i32:
675 if (ArgInReg && (NumIntRegs < MaxNumIntRegs))
676 ObjIntRegs = 1;
677 else
678 ObjSize = 4;
679 break;
680 case MVT::i64:
681 if (ArgInReg && (NumIntRegs+2 <= MaxNumIntRegs)) {
682 ObjIntRegs = 2;
683 } else if (ArgInReg && (NumIntRegs+1 <= MaxNumIntRegs)) {
684 ObjIntRegs = 1;
685 ObjSize = 4;
686 } else
687 ObjSize = 8;
688 case MVT::f32:
689 ObjSize = 4;
690 break;
691 case MVT::f64:
692 ObjSize = 8;
693 break;
Evan Cheng89001ad2006-04-27 08:31:10 +0000694 case MVT::v16i8:
695 case MVT::v8i16:
696 case MVT::v4i32:
697 case MVT::v2i64:
698 case MVT::v4f32:
699 case MVT::v2f64:
Chris Lattner9d9cc842007-02-25 09:14:25 +0000700 if (NumXMMRegs < 4)
701 ObjXMMRegs = 1;
702 else
703 ObjSize = 16;
704 break;
Evan Cheng48940d12006-04-27 01:32:22 +0000705 }
Evan Cheng48940d12006-04-27 01:32:22 +0000706}
707
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000708SDOperand X86TargetLowering::LowerCCCArguments(SDOperand Op, SelectionDAG &DAG,
709 bool isStdCall) {
Evan Cheng17e734f2006-05-23 21:06:34 +0000710 unsigned NumArgs = Op.Val->getNumValues() - 1;
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000711 MachineFunction &MF = DAG.getMachineFunction();
712 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng17e734f2006-05-23 21:06:34 +0000713 SDOperand Root = Op.getOperand(0);
Chris Lattner35a08552007-02-25 07:10:00 +0000714 SmallVector<SDOperand, 8> ArgValues;
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000715 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Chris Lattner76ac0682005-11-15 00:40:23 +0000716
Evan Cheng48940d12006-04-27 01:32:22 +0000717 // Add DAG nodes to load the arguments... On entry to a function on the X86,
718 // the stack frame looks like this:
719 //
720 // [ESP] -- return address
721 // [ESP + 4] -- first argument (leftmost lexically)
Evan Chengcbfb3d02006-05-26 18:37:16 +0000722 // [ESP + 8] -- second argument, if first argument is <= 4 bytes in size
Evan Cheng48940d12006-04-27 01:32:22 +0000723 // ...
724 //
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000725 unsigned ArgOffset = 0; // Frame mechanisms handle retaddr slot
726 unsigned NumSRetBytes= 0; // How much bytes on stack used for struct return
727 unsigned NumXMMRegs = 0; // XMM regs used for parameter passing.
728 unsigned NumIntRegs = 0; // Integer regs used for parameter passing
729
Evan Chengbfb5ea62006-05-26 19:22:06 +0000730 static const unsigned XMMArgRegs[] = {
731 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
732 };
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000733 static const unsigned GPRArgRegs[][3] = {
734 { X86::AL, X86::DL, X86::CL },
735 { X86::AX, X86::DX, X86::CX },
736 { X86::EAX, X86::EDX, X86::ECX }
737 };
738 static const TargetRegisterClass* GPRClasses[3] = {
739 X86::GR8RegisterClass, X86::GR16RegisterClass, X86::GR32RegisterClass
740 };
741
742 // Handle regparm attribute
Chris Lattner35a08552007-02-25 07:10:00 +0000743 SmallVector<bool, 8> ArgInRegs(NumArgs, false);
744 SmallVector<bool, 8> SRetArgs(NumArgs, false);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000745 if (!isVarArg) {
746 for (unsigned i = 0; i<NumArgs; ++i) {
747 unsigned Flags = cast<ConstantSDNode>(Op.getOperand(3+i))->getValue();
748 ArgInRegs[i] = (Flags >> 1) & 1;
749 SRetArgs[i] = (Flags >> 2) & 1;
750 }
751 }
752
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000753 for (unsigned i = 0; i < NumArgs; ++i) {
Evan Cheng17e734f2006-05-23 21:06:34 +0000754 MVT::ValueType ObjectVT = Op.getValue(i).getValueType();
755 unsigned ArgIncrement = 4;
756 unsigned ObjSize = 0;
757 unsigned ObjXMMRegs = 0;
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000758 unsigned ObjIntRegs = 0;
759 unsigned Reg = 0;
760 SDOperand ArgValue;
761
762 HowToPassCallArgument(ObjectVT,
763 ArgInRegs[i],
764 NumIntRegs, NumXMMRegs, 3,
Chris Lattner9d9cc842007-02-25 09:14:25 +0000765 ObjSize, ObjIntRegs, ObjXMMRegs);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000766
Evan Chenga01e7992006-05-26 18:39:59 +0000767 if (ObjSize > 4)
Evan Cheng17e734f2006-05-23 21:06:34 +0000768 ArgIncrement = ObjSize;
Evan Cheng48940d12006-04-27 01:32:22 +0000769
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000770 if (ObjIntRegs || ObjXMMRegs) {
771 switch (ObjectVT) {
772 default: assert(0 && "Unhandled argument type!");
773 case MVT::i8:
774 case MVT::i16:
775 case MVT::i32: {
776 unsigned RegToUse = GPRArgRegs[ObjectVT-MVT::i8][NumIntRegs];
777 Reg = AddLiveIn(MF, RegToUse, GPRClasses[ObjectVT-MVT::i8]);
778 ArgValue = DAG.getCopyFromReg(Root, Reg, ObjectVT);
779 break;
780 }
781 case MVT::v16i8:
782 case MVT::v8i16:
783 case MVT::v4i32:
784 case MVT::v2i64:
785 case MVT::v4f32:
786 case MVT::v2f64:
787 assert(!isStdCall && "Unhandled argument type!");
788 Reg = AddLiveIn(MF, XMMArgRegs[NumXMMRegs], X86::VR128RegisterClass);
789 ArgValue = DAG.getCopyFromReg(Root, Reg, ObjectVT);
790 break;
791 }
792 NumIntRegs += ObjIntRegs;
Evan Cheng17e734f2006-05-23 21:06:34 +0000793 NumXMMRegs += ObjXMMRegs;
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000794 }
795 if (ObjSize) {
Evan Chengb92f4182006-05-26 20:37:47 +0000796 // XMM arguments have to be aligned on 16-byte boundary.
797 if (ObjSize == 16)
798 ArgOffset = ((ArgOffset + 15) / 16) * 16;
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000799 // Create the SelectionDAG nodes corresponding to a load from this
800 // parameter.
Evan Cheng17e734f2006-05-23 21:06:34 +0000801 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset);
802 SDOperand FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Chenge71fe34d2006-10-09 20:57:25 +0000803 ArgValue = DAG.getLoad(Op.Val->getValueType(i), Root, FIN, NULL, 0);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000804
805 ArgOffset += ArgIncrement; // Move on to the next argument.
806 if (SRetArgs[i])
807 NumSRetBytes += ArgIncrement;
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000808 }
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000809
810 ArgValues.push_back(ArgValue);
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000811 }
812
Evan Cheng17e734f2006-05-23 21:06:34 +0000813 ArgValues.push_back(Root);
814
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000815 // If the function takes variable number of arguments, make a frame index for
816 // the start of the first vararg value... for expansion of llvm.va_start.
Evan Cheng7068a932006-05-23 21:08:24 +0000817 if (isVarArg)
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000818 VarArgsFrameIndex = MFI->CreateFixedObject(1, ArgOffset);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000819
820 if (isStdCall && !isVarArg) {
821 BytesToPopOnReturn = ArgOffset; // Callee pops everything..
822 BytesCallerReserves = 0;
823 } else {
824 BytesToPopOnReturn = NumSRetBytes; // Callee pops hidden struct pointer.
825 BytesCallerReserves = ArgOffset;
826 }
827
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000828 RegSaveFrameIndex = 0xAAAAAAA; // X86-64 only.
829 ReturnAddrIndex = 0; // No return address slot generated yet.
Evan Cheng17e734f2006-05-23 21:06:34 +0000830
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000831
832 MF.getInfo<X86FunctionInfo>()->setBytesToPopOnReturn(BytesToPopOnReturn);
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000833
Evan Cheng17e734f2006-05-23 21:06:34 +0000834 // Return the new list of results.
Chris Lattner35a08552007-02-25 07:10:00 +0000835 return DAG.getNode(ISD::MERGE_VALUES, Op.Val->getVTList(),
836 &ArgValues[0], ArgValues.size());
Chris Lattner76ac0682005-11-15 00:40:23 +0000837}
838
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000839SDOperand X86TargetLowering::LowerCCCCallTo(SDOperand Op, SelectionDAG &DAG,
Chris Lattner7802f3e2007-02-25 09:06:15 +0000840 unsigned CC) {
Evan Cheng2a330942006-05-25 00:59:30 +0000841 SDOperand Chain = Op.getOperand(0);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000842 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Evan Cheng2a330942006-05-25 00:59:30 +0000843 bool isTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0;
844 SDOperand Callee = Op.getOperand(4);
Evan Cheng2a330942006-05-25 00:59:30 +0000845 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
Chris Lattner76ac0682005-11-15 00:40:23 +0000846
Evan Cheng2a330942006-05-25 00:59:30 +0000847 static const unsigned XMMArgRegs[] = {
Evan Chengbfb5ea62006-05-26 19:22:06 +0000848 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
Evan Cheng2a330942006-05-25 00:59:30 +0000849 };
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000850 static const unsigned GPR32ArgRegs[] = {
851 X86::EAX, X86::EDX, X86::ECX
852 };
Evan Cheng88decde2006-04-28 21:29:37 +0000853
Evan Cheng2a330942006-05-25 00:59:30 +0000854 // Count how many bytes are to be pushed on the stack.
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000855 unsigned NumBytes = 0;
856 // Keep track of the number of integer regs passed so far.
857 unsigned NumIntRegs = 0;
858 // Keep track of the number of XMM regs passed so far.
859 unsigned NumXMMRegs = 0;
860 // How much bytes on stack used for struct return
861 unsigned NumSRetBytes= 0;
862
863 // Handle regparm attribute
Chris Lattner35a08552007-02-25 07:10:00 +0000864 SmallVector<bool, 8> ArgInRegs(NumOps, false);
865 SmallVector<bool, 8> SRetArgs(NumOps, false);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000866 for (unsigned i = 0; i<NumOps; ++i) {
867 unsigned Flags =
868 dyn_cast<ConstantSDNode>(Op.getOperand(5+2*i+1))->getValue();
869 ArgInRegs[i] = (Flags >> 1) & 1;
870 SRetArgs[i] = (Flags >> 2) & 1;
871 }
872
873 // Calculate stack frame size
Evan Cheng2a330942006-05-25 00:59:30 +0000874 for (unsigned i = 0; i != NumOps; ++i) {
875 SDOperand Arg = Op.getOperand(5+2*i);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000876 unsigned ArgIncrement = 4;
877 unsigned ObjSize = 0;
878 unsigned ObjIntRegs = 0;
879 unsigned ObjXMMRegs = 0;
Chris Lattner76ac0682005-11-15 00:40:23 +0000880
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000881 HowToPassCallArgument(Arg.getValueType(),
882 ArgInRegs[i],
883 NumIntRegs, NumXMMRegs, 3,
Chris Lattner9d9cc842007-02-25 09:14:25 +0000884 ObjSize, ObjIntRegs, ObjXMMRegs);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000885 if (ObjSize > 4)
886 ArgIncrement = ObjSize;
887
888 NumIntRegs += ObjIntRegs;
889 NumXMMRegs += ObjXMMRegs;
890 if (ObjSize) {
891 // XMM arguments have to be aligned on 16-byte boundary.
892 if (ObjSize == 16)
Evan Chengb92f4182006-05-26 20:37:47 +0000893 NumBytes = ((NumBytes + 15) / 16) * 16;
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000894 NumBytes += ArgIncrement;
Evan Cheng2a330942006-05-25 00:59:30 +0000895 }
Evan Cheng2a330942006-05-25 00:59:30 +0000896 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000897
Evan Cheng2a330942006-05-25 00:59:30 +0000898 Chain = DAG.getCALLSEQ_START(Chain,DAG.getConstant(NumBytes, getPointerTy()));
Chris Lattner76ac0682005-11-15 00:40:23 +0000899
Evan Cheng2a330942006-05-25 00:59:30 +0000900 // Arguments go on the stack in reverse order, as specified by the ABI.
901 unsigned ArgOffset = 0;
902 NumXMMRegs = 0;
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000903 NumIntRegs = 0;
Chris Lattner35a08552007-02-25 07:10:00 +0000904 SmallVector<std::pair<unsigned, SDOperand>, 8> RegsToPass;
905 SmallVector<SDOperand, 8> MemOpChains;
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000906 SDOperand StackPtr = DAG.getRegister(X86StackPtr, getPointerTy());
Evan Cheng2a330942006-05-25 00:59:30 +0000907 for (unsigned i = 0; i != NumOps; ++i) {
908 SDOperand Arg = Op.getOperand(5+2*i);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000909 unsigned ArgIncrement = 4;
910 unsigned ObjSize = 0;
911 unsigned ObjIntRegs = 0;
912 unsigned ObjXMMRegs = 0;
Evan Cheng2a330942006-05-25 00:59:30 +0000913
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000914 HowToPassCallArgument(Arg.getValueType(),
915 ArgInRegs[i],
916 NumIntRegs, NumXMMRegs, 3,
Chris Lattner9d9cc842007-02-25 09:14:25 +0000917 ObjSize, ObjIntRegs, ObjXMMRegs);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000918
919 if (ObjSize > 4)
920 ArgIncrement = ObjSize;
921
922 if (Arg.getValueType() == MVT::i8 || Arg.getValueType() == MVT::i16) {
Evan Cheng2a330942006-05-25 00:59:30 +0000923 // Promote the integer to 32 bits. If the input type is signed use a
924 // sign extend, otherwise use a zero extend.
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000925 unsigned Flags = cast<ConstantSDNode>(Op.getOperand(5+2*i+1))->getValue();
926
927 unsigned ExtOp = (Flags & 1) ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Evan Cheng2a330942006-05-25 00:59:30 +0000928 Arg = DAG.getNode(ExtOp, MVT::i32, Arg);
Evan Cheng5ee96892006-05-25 18:56:34 +0000929 }
Evan Cheng2a330942006-05-25 00:59:30 +0000930
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000931 if (ObjIntRegs || ObjXMMRegs) {
932 switch (Arg.getValueType()) {
933 default: assert(0 && "Unhandled argument type!");
934 case MVT::i32:
935 RegsToPass.push_back(std::make_pair(GPR32ArgRegs[NumIntRegs], Arg));
936 break;
937 case MVT::v16i8:
938 case MVT::v8i16:
939 case MVT::v4i32:
940 case MVT::v2i64:
941 case MVT::v4f32:
942 case MVT::v2f64:
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000943 RegsToPass.push_back(std::make_pair(XMMArgRegs[NumXMMRegs], Arg));
944 break;
Evan Cheng88decde2006-04-28 21:29:37 +0000945 }
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000946
947 NumIntRegs += ObjIntRegs;
948 NumXMMRegs += ObjXMMRegs;
949 }
950 if (ObjSize) {
951 // XMM arguments have to be aligned on 16-byte boundary.
952 if (ObjSize == 16)
953 ArgOffset = ((ArgOffset + 15) / 16) * 16;
954
955 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
956 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
957 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
958
959 ArgOffset += ArgIncrement; // Move on to the next argument.
960 if (SRetArgs[i])
961 NumSRetBytes += ArgIncrement;
Chris Lattner76ac0682005-11-15 00:40:23 +0000962 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000963 }
964
Anton Korobeynikov1b4e6012007-02-01 08:39:52 +0000965 // Sanity check: we haven't seen NumSRetBytes > 4
966 assert((NumSRetBytes<=4) &&
967 "Too much space for struct-return pointer requested");
968
Evan Cheng2a330942006-05-25 00:59:30 +0000969 if (!MemOpChains.empty())
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000970 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
971 &MemOpChains[0], MemOpChains.size());
Chris Lattner76ac0682005-11-15 00:40:23 +0000972
Evan Cheng88decde2006-04-28 21:29:37 +0000973 // Build a sequence of copy-to-reg nodes chained together with token chain
974 // and flag operands which copy the outgoing args into registers.
975 SDOperand InFlag;
Evan Cheng2a330942006-05-25 00:59:30 +0000976 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
977 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
978 InFlag);
Evan Cheng88decde2006-04-28 21:29:37 +0000979 InFlag = Chain.getValue(1);
980 }
981
Evan Cheng84a041e2007-02-21 21:18:14 +0000982 // ELF / PIC requires GOT in the EBX register before function calls via PLT
983 // GOT pointer.
Evan Cheng1281dc32007-01-22 21:34:25 +0000984 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
985 Subtarget->isPICStyleGOT()) {
Anton Korobeynikova0554d92007-01-12 19:20:47 +0000986 Chain = DAG.getCopyToReg(Chain, X86::EBX,
987 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
988 InFlag);
989 InFlag = Chain.getValue(1);
990 }
991
Evan Cheng2a330942006-05-25 00:59:30 +0000992 // If the callee is a GlobalAddress node (quite common, every direct call is)
993 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Anton Korobeynikov37d080b2006-11-20 10:46:14 +0000994 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anton Korobeynikov430e68a12006-12-22 22:29:05 +0000995 // We should use extra load for direct calls to dllimported functions in
996 // non-JIT mode.
997 if (!Subtarget->GVRequiresExtraLoad(G->getGlobal(),
998 getTargetMachine(), true))
Anton Korobeynikov37d080b2006-11-20 10:46:14 +0000999 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy());
1000 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
Evan Cheng2a330942006-05-25 00:59:30 +00001001 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
1002
Chris Lattnere56fef92007-02-25 06:40:16 +00001003 // Returns a chain & a flag for retval copy to use.
1004 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +00001005 SmallVector<SDOperand, 8> Ops;
Nate Begeman7e5496d2006-02-17 00:03:04 +00001006 Ops.push_back(Chain);
1007 Ops.push_back(Callee);
Evan Chengca254862006-06-14 18:17:40 +00001008
1009 // Add argument registers to the end of the list so that they are known live
1010 // into the call.
1011 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001012 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
Evan Chengca254862006-06-14 18:17:40 +00001013 RegsToPass[i].second.getValueType()));
Evan Cheng84a041e2007-02-21 21:18:14 +00001014
1015 // Add an implicit use GOT pointer in EBX.
1016 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1017 Subtarget->isPICStyleGOT())
1018 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
Anton Korobeynikova0554d92007-01-12 19:20:47 +00001019
Evan Cheng88decde2006-04-28 21:29:37 +00001020 if (InFlag.Val)
1021 Ops.push_back(InFlag);
Evan Cheng45e190982006-01-05 00:27:02 +00001022
Evan Cheng2a330942006-05-25 00:59:30 +00001023 Chain = DAG.getNode(isTailCall ? X86ISD::TAILCALL : X86ISD::CALL,
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001024 NodeTys, &Ops[0], Ops.size());
Evan Cheng88decde2006-04-28 21:29:37 +00001025 InFlag = Chain.getValue(1);
Evan Cheng45e190982006-01-05 00:27:02 +00001026
Chris Lattner8be5be82006-05-23 18:50:38 +00001027 // Create the CALLSEQ_END node.
1028 unsigned NumBytesForCalleeToPush = 0;
1029
Chris Lattner7802f3e2007-02-25 09:06:15 +00001030 if (CC == CallingConv::X86_StdCall) {
1031 if (isVarArg)
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001032 NumBytesForCalleeToPush = NumSRetBytes;
Chris Lattner7802f3e2007-02-25 09:06:15 +00001033 else
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001034 NumBytesForCalleeToPush = NumBytes;
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001035 } else {
1036 // If this is is a call to a struct-return function, the callee
1037 // pops the hidden struct pointer, so we have to push it back.
1038 // This is common for Darwin/X86, Linux & Mingw32 targets.
1039 NumBytesForCalleeToPush = NumSRetBytes;
1040 }
1041
Chris Lattnerd6b853ad2007-02-25 07:18:38 +00001042 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Nate Begeman7e5496d2006-02-17 00:03:04 +00001043 Ops.clear();
1044 Ops.push_back(Chain);
1045 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
Chris Lattner8be5be82006-05-23 18:50:38 +00001046 Ops.push_back(DAG.getConstant(NumBytesForCalleeToPush, getPointerTy()));
Nate Begeman7e5496d2006-02-17 00:03:04 +00001047 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001048 Chain = DAG.getNode(ISD::CALLSEQ_END, NodeTys, &Ops[0], Ops.size());
Chris Lattner0cd99602007-02-25 08:59:22 +00001049 InFlag = Chain.getValue(1);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001050
Chris Lattner0cd99602007-02-25 08:59:22 +00001051 // Handle result values, copying them out of physregs into vregs that we
1052 // return.
Chris Lattner7802f3e2007-02-25 09:06:15 +00001053 return SDOperand(LowerCallResult(Chain, InFlag, Op.Val, CC, DAG), Op.ResNo);
Chris Lattner76ac0682005-11-15 00:40:23 +00001054}
1055
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001056
1057//===----------------------------------------------------------------------===//
1058// X86-64 C Calling Convention implementation
1059//===----------------------------------------------------------------------===//
1060
1061/// HowToPassX86_64CCCArgument - Returns how an formal argument of the specified
1062/// type should be passed. If it is through stack, returns the size of the stack
1063/// slot; if it is through integer or XMM register, returns the number of
1064/// integer or XMM registers are needed.
1065static void
1066HowToPassX86_64CCCArgument(MVT::ValueType ObjectVT,
1067 unsigned NumIntRegs, unsigned NumXMMRegs,
1068 unsigned &ObjSize, unsigned &ObjIntRegs,
1069 unsigned &ObjXMMRegs) {
1070 ObjSize = 0;
1071 ObjIntRegs = 0;
1072 ObjXMMRegs = 0;
1073
1074 switch (ObjectVT) {
1075 default: assert(0 && "Unhandled argument type!");
1076 case MVT::i8:
1077 case MVT::i16:
1078 case MVT::i32:
1079 case MVT::i64:
1080 if (NumIntRegs < 6)
1081 ObjIntRegs = 1;
1082 else {
1083 switch (ObjectVT) {
1084 default: break;
1085 case MVT::i8: ObjSize = 1; break;
1086 case MVT::i16: ObjSize = 2; break;
1087 case MVT::i32: ObjSize = 4; break;
1088 case MVT::i64: ObjSize = 8; break;
1089 }
1090 }
1091 break;
1092 case MVT::f32:
1093 case MVT::f64:
1094 case MVT::v16i8:
1095 case MVT::v8i16:
1096 case MVT::v4i32:
1097 case MVT::v2i64:
1098 case MVT::v4f32:
1099 case MVT::v2f64:
1100 if (NumXMMRegs < 8)
1101 ObjXMMRegs = 1;
1102 else {
1103 switch (ObjectVT) {
1104 default: break;
1105 case MVT::f32: ObjSize = 4; break;
1106 case MVT::f64: ObjSize = 8; break;
1107 case MVT::v16i8:
1108 case MVT::v8i16:
1109 case MVT::v4i32:
1110 case MVT::v2i64:
1111 case MVT::v4f32:
1112 case MVT::v2f64: ObjSize = 16; break;
1113 }
1114 break;
1115 }
1116 }
1117}
1118
1119SDOperand
1120X86TargetLowering::LowerX86_64CCCArguments(SDOperand Op, SelectionDAG &DAG) {
1121 unsigned NumArgs = Op.Val->getNumValues() - 1;
1122 MachineFunction &MF = DAG.getMachineFunction();
1123 MachineFrameInfo *MFI = MF.getFrameInfo();
1124 SDOperand Root = Op.getOperand(0);
1125 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Chris Lattner35a08552007-02-25 07:10:00 +00001126 SmallVector<SDOperand, 8> ArgValues;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001127
1128 // Add DAG nodes to load the arguments... On entry to a function on the X86,
1129 // the stack frame looks like this:
1130 //
1131 // [RSP] -- return address
1132 // [RSP + 8] -- first nonreg argument (leftmost lexically)
1133 // [RSP +16] -- second nonreg argument, if 1st argument is <= 8 bytes in size
1134 // ...
1135 //
1136 unsigned ArgOffset = 0; // Frame mechanisms handle retaddr slot
1137 unsigned NumIntRegs = 0; // Int regs used for parameter passing.
1138 unsigned NumXMMRegs = 0; // XMM regs used for parameter passing.
1139
1140 static const unsigned GPR8ArgRegs[] = {
1141 X86::DIL, X86::SIL, X86::DL, X86::CL, X86::R8B, X86::R9B
1142 };
1143 static const unsigned GPR16ArgRegs[] = {
1144 X86::DI, X86::SI, X86::DX, X86::CX, X86::R8W, X86::R9W
1145 };
1146 static const unsigned GPR32ArgRegs[] = {
1147 X86::EDI, X86::ESI, X86::EDX, X86::ECX, X86::R8D, X86::R9D
1148 };
1149 static const unsigned GPR64ArgRegs[] = {
1150 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1151 };
1152 static const unsigned XMMArgRegs[] = {
1153 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1154 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1155 };
1156
1157 for (unsigned i = 0; i < NumArgs; ++i) {
1158 MVT::ValueType ObjectVT = Op.getValue(i).getValueType();
1159 unsigned ArgIncrement = 8;
1160 unsigned ObjSize = 0;
1161 unsigned ObjIntRegs = 0;
1162 unsigned ObjXMMRegs = 0;
1163
1164 // FIXME: __int128 and long double support?
1165 HowToPassX86_64CCCArgument(ObjectVT, NumIntRegs, NumXMMRegs,
1166 ObjSize, ObjIntRegs, ObjXMMRegs);
1167 if (ObjSize > 8)
1168 ArgIncrement = ObjSize;
1169
1170 unsigned Reg = 0;
1171 SDOperand ArgValue;
1172 if (ObjIntRegs || ObjXMMRegs) {
1173 switch (ObjectVT) {
1174 default: assert(0 && "Unhandled argument type!");
1175 case MVT::i8:
1176 case MVT::i16:
1177 case MVT::i32:
1178 case MVT::i64: {
1179 TargetRegisterClass *RC = NULL;
1180 switch (ObjectVT) {
1181 default: break;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001182 case MVT::i8:
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001183 RC = X86::GR8RegisterClass;
1184 Reg = GPR8ArgRegs[NumIntRegs];
1185 break;
1186 case MVT::i16:
1187 RC = X86::GR16RegisterClass;
1188 Reg = GPR16ArgRegs[NumIntRegs];
1189 break;
1190 case MVT::i32:
1191 RC = X86::GR32RegisterClass;
1192 Reg = GPR32ArgRegs[NumIntRegs];
1193 break;
1194 case MVT::i64:
1195 RC = X86::GR64RegisterClass;
1196 Reg = GPR64ArgRegs[NumIntRegs];
1197 break;
1198 }
1199 Reg = AddLiveIn(MF, Reg, RC);
1200 ArgValue = DAG.getCopyFromReg(Root, Reg, ObjectVT);
1201 break;
1202 }
1203 case MVT::f32:
1204 case MVT::f64:
1205 case MVT::v16i8:
1206 case MVT::v8i16:
1207 case MVT::v4i32:
1208 case MVT::v2i64:
1209 case MVT::v4f32:
1210 case MVT::v2f64: {
1211 TargetRegisterClass *RC= (ObjectVT == MVT::f32) ?
1212 X86::FR32RegisterClass : ((ObjectVT == MVT::f64) ?
1213 X86::FR64RegisterClass : X86::VR128RegisterClass);
1214 Reg = AddLiveIn(MF, XMMArgRegs[NumXMMRegs], RC);
1215 ArgValue = DAG.getCopyFromReg(Root, Reg, ObjectVT);
1216 break;
1217 }
1218 }
1219 NumIntRegs += ObjIntRegs;
1220 NumXMMRegs += ObjXMMRegs;
1221 } else if (ObjSize) {
1222 // XMM arguments have to be aligned on 16-byte boundary.
1223 if (ObjSize == 16)
1224 ArgOffset = ((ArgOffset + 15) / 16) * 16;
1225 // Create the SelectionDAG nodes corresponding to a load from this
1226 // parameter.
1227 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset);
1228 SDOperand FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Chenge71fe34d2006-10-09 20:57:25 +00001229 ArgValue = DAG.getLoad(Op.Val->getValueType(i), Root, FIN, NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001230 ArgOffset += ArgIncrement; // Move on to the next argument.
1231 }
1232
1233 ArgValues.push_back(ArgValue);
1234 }
1235
1236 // If the function takes variable number of arguments, make a frame index for
1237 // the start of the first vararg value... for expansion of llvm.va_start.
1238 if (isVarArg) {
1239 // For X86-64, if there are vararg parameters that are passed via
1240 // registers, then we must store them to their spots on the stack so they
1241 // may be loaded by deferencing the result of va_next.
1242 VarArgsGPOffset = NumIntRegs * 8;
1243 VarArgsFPOffset = 6 * 8 + NumXMMRegs * 16;
1244 VarArgsFrameIndex = MFI->CreateFixedObject(1, ArgOffset);
1245 RegSaveFrameIndex = MFI->CreateStackObject(6 * 8 + 8 * 16, 16);
1246
1247 // Store the integer parameter registers.
Chris Lattner35a08552007-02-25 07:10:00 +00001248 SmallVector<SDOperand, 8> MemOps;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001249 SDOperand RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
1250 SDOperand FIN = DAG.getNode(ISD::ADD, getPointerTy(), RSFIN,
1251 DAG.getConstant(VarArgsGPOffset, getPointerTy()));
1252 for (; NumIntRegs != 6; ++NumIntRegs) {
1253 unsigned VReg = AddLiveIn(MF, GPR64ArgRegs[NumIntRegs],
1254 X86::GR64RegisterClass);
1255 SDOperand Val = DAG.getCopyFromReg(Root, VReg, MVT::i64);
Evan Chengab51cf22006-10-13 21:14:26 +00001256 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001257 MemOps.push_back(Store);
1258 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
1259 DAG.getConstant(8, getPointerTy()));
1260 }
1261
1262 // Now store the XMM (fp + vector) parameter registers.
1263 FIN = DAG.getNode(ISD::ADD, getPointerTy(), RSFIN,
1264 DAG.getConstant(VarArgsFPOffset, getPointerTy()));
1265 for (; NumXMMRegs != 8; ++NumXMMRegs) {
1266 unsigned VReg = AddLiveIn(MF, XMMArgRegs[NumXMMRegs],
1267 X86::VR128RegisterClass);
1268 SDOperand Val = DAG.getCopyFromReg(Root, VReg, MVT::v4f32);
Evan Chengab51cf22006-10-13 21:14:26 +00001269 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001270 MemOps.push_back(Store);
1271 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
1272 DAG.getConstant(16, getPointerTy()));
1273 }
1274 if (!MemOps.empty())
1275 Root = DAG.getNode(ISD::TokenFactor, MVT::Other,
1276 &MemOps[0], MemOps.size());
1277 }
1278
1279 ArgValues.push_back(Root);
1280
1281 ReturnAddrIndex = 0; // No return address slot generated yet.
1282 BytesToPopOnReturn = 0; // Callee pops nothing.
1283 BytesCallerReserves = ArgOffset;
1284
1285 // Return the new list of results.
Chris Lattner35a08552007-02-25 07:10:00 +00001286 return DAG.getNode(ISD::MERGE_VALUES, Op.Val->getVTList(),
1287 &ArgValues[0], ArgValues.size());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001288}
1289
1290SDOperand
Chris Lattner7802f3e2007-02-25 09:06:15 +00001291X86TargetLowering::LowerX86_64CCCCallTo(SDOperand Op, SelectionDAG &DAG,
Chris Lattnerba474f52007-02-25 09:10:05 +00001292 unsigned CC) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001293 SDOperand Chain = Op.getOperand(0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001294 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
1295 bool isTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0;
1296 SDOperand Callee = Op.getOperand(4);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001297 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
1298
1299 // Count how many bytes are to be pushed on the stack.
1300 unsigned NumBytes = 0;
1301 unsigned NumIntRegs = 0; // Int regs used for parameter passing.
1302 unsigned NumXMMRegs = 0; // XMM regs used for parameter passing.
1303
1304 static const unsigned GPR8ArgRegs[] = {
1305 X86::DIL, X86::SIL, X86::DL, X86::CL, X86::R8B, X86::R9B
1306 };
1307 static const unsigned GPR16ArgRegs[] = {
1308 X86::DI, X86::SI, X86::DX, X86::CX, X86::R8W, X86::R9W
1309 };
1310 static const unsigned GPR32ArgRegs[] = {
1311 X86::EDI, X86::ESI, X86::EDX, X86::ECX, X86::R8D, X86::R9D
1312 };
1313 static const unsigned GPR64ArgRegs[] = {
1314 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1315 };
1316 static const unsigned XMMArgRegs[] = {
1317 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1318 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1319 };
1320
1321 for (unsigned i = 0; i != NumOps; ++i) {
1322 SDOperand Arg = Op.getOperand(5+2*i);
1323 MVT::ValueType ArgVT = Arg.getValueType();
1324
1325 switch (ArgVT) {
1326 default: assert(0 && "Unknown value type!");
1327 case MVT::i8:
1328 case MVT::i16:
1329 case MVT::i32:
1330 case MVT::i64:
1331 if (NumIntRegs < 6)
1332 ++NumIntRegs;
1333 else
1334 NumBytes += 8;
1335 break;
1336 case MVT::f32:
1337 case MVT::f64:
1338 case MVT::v16i8:
1339 case MVT::v8i16:
1340 case MVT::v4i32:
1341 case MVT::v2i64:
1342 case MVT::v4f32:
1343 case MVT::v2f64:
1344 if (NumXMMRegs < 8)
1345 NumXMMRegs++;
1346 else if (ArgVT == MVT::f32 || ArgVT == MVT::f64)
1347 NumBytes += 8;
1348 else {
1349 // XMM arguments have to be aligned on 16-byte boundary.
1350 NumBytes = ((NumBytes + 15) / 16) * 16;
1351 NumBytes += 16;
1352 }
1353 break;
1354 }
1355 }
1356
1357 Chain = DAG.getCALLSEQ_START(Chain,DAG.getConstant(NumBytes, getPointerTy()));
1358
1359 // Arguments go on the stack in reverse order, as specified by the ABI.
1360 unsigned ArgOffset = 0;
1361 NumIntRegs = 0;
1362 NumXMMRegs = 0;
Chris Lattner35a08552007-02-25 07:10:00 +00001363 SmallVector<std::pair<unsigned, SDOperand>, 8> RegsToPass;
1364 SmallVector<SDOperand, 8> MemOpChains;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001365 SDOperand StackPtr = DAG.getRegister(X86StackPtr, getPointerTy());
1366 for (unsigned i = 0; i != NumOps; ++i) {
1367 SDOperand Arg = Op.getOperand(5+2*i);
1368 MVT::ValueType ArgVT = Arg.getValueType();
1369
1370 switch (ArgVT) {
1371 default: assert(0 && "Unexpected ValueType for argument!");
1372 case MVT::i8:
1373 case MVT::i16:
1374 case MVT::i32:
1375 case MVT::i64:
1376 if (NumIntRegs < 6) {
1377 unsigned Reg = 0;
1378 switch (ArgVT) {
1379 default: break;
1380 case MVT::i8: Reg = GPR8ArgRegs[NumIntRegs]; break;
1381 case MVT::i16: Reg = GPR16ArgRegs[NumIntRegs]; break;
1382 case MVT::i32: Reg = GPR32ArgRegs[NumIntRegs]; break;
1383 case MVT::i64: Reg = GPR64ArgRegs[NumIntRegs]; break;
1384 }
1385 RegsToPass.push_back(std::make_pair(Reg, Arg));
1386 ++NumIntRegs;
1387 } else {
1388 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
1389 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
Evan Chengab51cf22006-10-13 21:14:26 +00001390 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001391 ArgOffset += 8;
1392 }
1393 break;
1394 case MVT::f32:
1395 case MVT::f64:
1396 case MVT::v16i8:
1397 case MVT::v8i16:
1398 case MVT::v4i32:
1399 case MVT::v2i64:
1400 case MVT::v4f32:
1401 case MVT::v2f64:
1402 if (NumXMMRegs < 8) {
1403 RegsToPass.push_back(std::make_pair(XMMArgRegs[NumXMMRegs], Arg));
1404 NumXMMRegs++;
1405 } else {
1406 if (ArgVT != MVT::f32 && ArgVT != MVT::f64) {
1407 // XMM arguments have to be aligned on 16-byte boundary.
1408 ArgOffset = ((ArgOffset + 15) / 16) * 16;
1409 }
1410 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
1411 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
Evan Chengab51cf22006-10-13 21:14:26 +00001412 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001413 if (ArgVT == MVT::f32 || ArgVT == MVT::f64)
1414 ArgOffset += 8;
1415 else
1416 ArgOffset += 16;
1417 }
1418 }
1419 }
1420
1421 if (!MemOpChains.empty())
1422 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
1423 &MemOpChains[0], MemOpChains.size());
1424
1425 // Build a sequence of copy-to-reg nodes chained together with token chain
1426 // and flag operands which copy the outgoing args into registers.
1427 SDOperand InFlag;
1428 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1429 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
1430 InFlag);
1431 InFlag = Chain.getValue(1);
1432 }
1433
1434 if (isVarArg) {
1435 // From AMD64 ABI document:
1436 // For calls that may call functions that use varargs or stdargs
1437 // (prototype-less calls or calls to functions containing ellipsis (...) in
1438 // the declaration) %al is used as hidden argument to specify the number
1439 // of SSE registers used. The contents of %al do not need to match exactly
1440 // the number of registers, but must be an ubound on the number of SSE
1441 // registers used and is in the range 0 - 8 inclusive.
1442 Chain = DAG.getCopyToReg(Chain, X86::AL,
1443 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
1444 InFlag = Chain.getValue(1);
1445 }
1446
1447 // If the callee is a GlobalAddress node (quite common, every direct call is)
1448 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Anton Korobeynikov37d080b2006-11-20 10:46:14 +00001449 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anton Korobeynikov430e68a12006-12-22 22:29:05 +00001450 // We should use extra load for direct calls to dllimported functions in
1451 // non-JIT mode.
1452 if (!Subtarget->GVRequiresExtraLoad(G->getGlobal(),
1453 getTargetMachine(), true))
Anton Korobeynikov37d080b2006-11-20 10:46:14 +00001454 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy());
1455 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001456 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
1457
Chris Lattnere56fef92007-02-25 06:40:16 +00001458 // Returns a chain & a flag for retval copy to use.
1459 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +00001460 SmallVector<SDOperand, 8> Ops;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001461 Ops.push_back(Chain);
1462 Ops.push_back(Callee);
1463
1464 // Add argument registers to the end of the list so that they are known live
1465 // into the call.
1466 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001467 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001468 RegsToPass[i].second.getValueType()));
1469
1470 if (InFlag.Val)
1471 Ops.push_back(InFlag);
1472
1473 // FIXME: Do not generate X86ISD::TAILCALL for now.
1474 Chain = DAG.getNode(isTailCall ? X86ISD::TAILCALL : X86ISD::CALL,
1475 NodeTys, &Ops[0], Ops.size());
1476 InFlag = Chain.getValue(1);
1477
Chris Lattnerd6b853ad2007-02-25 07:18:38 +00001478 // Returns a flag for retval copy to use.
1479 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001480 Ops.clear();
1481 Ops.push_back(Chain);
1482 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
1483 Ops.push_back(DAG.getConstant(0, getPointerTy()));
1484 Ops.push_back(InFlag);
1485 Chain = DAG.getNode(ISD::CALLSEQ_END, NodeTys, &Ops[0], Ops.size());
Chris Lattnerba474f52007-02-25 09:10:05 +00001486 InFlag = Chain.getValue(1);
1487
1488 // Handle result values, copying them out of physregs into vregs that we
1489 // return.
1490 return SDOperand(LowerCallResult(Chain, InFlag, Op.Val, CC, DAG), Op.ResNo);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001491}
1492
Chris Lattner76ac0682005-11-15 00:40:23 +00001493//===----------------------------------------------------------------------===//
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001494// Fast & FastCall Calling Convention implementation
Chris Lattner76ac0682005-11-15 00:40:23 +00001495//===----------------------------------------------------------------------===//
1496//
1497// The X86 'fast' calling convention passes up to two integer arguments in
1498// registers (an appropriate portion of EAX/EDX), passes arguments in C order,
1499// and requires that the callee pop its arguments off the stack (allowing proper
1500// tail calls), and has the same return value conventions as C calling convs.
1501//
1502// This calling convention always arranges for the callee pop value to be 8n+4
1503// bytes, which is needed for tail recursion elimination and stack alignment
1504// reasons.
1505//
1506// Note that this can be enhanced in the future to pass fp vals in registers
1507// (when we have a global fp allocator) and do other tricks.
1508//
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001509//===----------------------------------------------------------------------===//
1510// The X86 'fastcall' calling convention passes up to two integer arguments in
1511// registers (an appropriate portion of ECX/EDX), passes arguments in C order,
1512// and requires that the callee pop its arguments off the stack (allowing proper
1513// tail calls), and has the same return value conventions as C calling convs.
1514//
1515// This calling convention always arranges for the callee pop value to be 8n+4
1516// bytes, which is needed for tail recursion elimination and stack alignment
1517// reasons.
Chris Lattner76ac0682005-11-15 00:40:23 +00001518
Evan Cheng48940d12006-04-27 01:32:22 +00001519
Evan Cheng17e734f2006-05-23 21:06:34 +00001520SDOperand
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001521X86TargetLowering::LowerFastCCArguments(SDOperand Op, SelectionDAG &DAG,
1522 bool isFastCall) {
Evan Cheng17e734f2006-05-23 21:06:34 +00001523 unsigned NumArgs = Op.Val->getNumValues()-1;
Chris Lattner76ac0682005-11-15 00:40:23 +00001524 MachineFunction &MF = DAG.getMachineFunction();
1525 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng17e734f2006-05-23 21:06:34 +00001526 SDOperand Root = Op.getOperand(0);
Chris Lattner35a08552007-02-25 07:10:00 +00001527 SmallVector<SDOperand, 8> ArgValues;
Chris Lattner76ac0682005-11-15 00:40:23 +00001528
Evan Cheng48940d12006-04-27 01:32:22 +00001529 // Add DAG nodes to load the arguments... On entry to a function the stack
1530 // frame looks like this:
1531 //
1532 // [ESP] -- return address
1533 // [ESP + 4] -- first nonreg argument (leftmost lexically)
Evan Chengcbfb3d02006-05-26 18:37:16 +00001534 // [ESP + 8] -- second nonreg argument, if 1st argument is <= 4 bytes in size
Evan Cheng48940d12006-04-27 01:32:22 +00001535 // ...
Chris Lattner76ac0682005-11-15 00:40:23 +00001536 unsigned ArgOffset = 0; // Frame mechanisms handle retaddr slot
1537
1538 // Keep track of the number of integer regs passed so far. This can be either
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001539 // 0 (neither EAX/ECX or EDX used), 1 (EAX/ECX is used) or 2 (EAX/ECX and EDX
1540 // are both used).
Chris Lattner76ac0682005-11-15 00:40:23 +00001541 unsigned NumIntRegs = 0;
Evan Cheng89001ad2006-04-27 08:31:10 +00001542 unsigned NumXMMRegs = 0; // XMM regs used for parameter passing.
Evan Cheng2a330942006-05-25 00:59:30 +00001543
1544 static const unsigned XMMArgRegs[] = {
Evan Chengbfb5ea62006-05-26 19:22:06 +00001545 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
Evan Cheng2a330942006-05-25 00:59:30 +00001546 };
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001547
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001548 static const unsigned GPRArgRegs[][2][2] = {
1549 {{ X86::AL, X86::DL }, { X86::CL, X86::DL }},
1550 {{ X86::AX, X86::DX }, { X86::CX, X86::DX }},
1551 {{ X86::EAX, X86::EDX }, { X86::ECX, X86::EDX }}
1552 };
1553
1554 static const TargetRegisterClass* GPRClasses[3] = {
1555 X86::GR8RegisterClass, X86::GR16RegisterClass, X86::GR32RegisterClass
1556 };
1557
1558 unsigned GPRInd = (isFastCall ? 1 : 0);
Evan Chenge0bcfbe2006-04-26 01:20:17 +00001559 for (unsigned i = 0; i < NumArgs; ++i) {
Evan Cheng17e734f2006-05-23 21:06:34 +00001560 MVT::ValueType ObjectVT = Op.getValue(i).getValueType();
1561 unsigned ArgIncrement = 4;
1562 unsigned ObjSize = 0;
Evan Cheng17e734f2006-05-23 21:06:34 +00001563 unsigned ObjXMMRegs = 0;
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001564 unsigned ObjIntRegs = 0;
1565 unsigned Reg = 0;
1566 SDOperand ArgValue;
Chris Lattner76ac0682005-11-15 00:40:23 +00001567
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001568 HowToPassCallArgument(ObjectVT,
1569 true, // Use as much registers as possible
1570 NumIntRegs, NumXMMRegs,
1571 (isFastCall ? 2 : FASTCC_NUM_INT_ARGS_INREGS),
Chris Lattner9d9cc842007-02-25 09:14:25 +00001572 ObjSize, ObjIntRegs, ObjXMMRegs);
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001573
Evan Chenga01e7992006-05-26 18:39:59 +00001574 if (ObjSize > 4)
Evan Cheng17e734f2006-05-23 21:06:34 +00001575 ArgIncrement = ObjSize;
Evan Cheng48940d12006-04-27 01:32:22 +00001576
Evan Cheng17e734f2006-05-23 21:06:34 +00001577 if (ObjIntRegs || ObjXMMRegs) {
1578 switch (ObjectVT) {
1579 default: assert(0 && "Unhandled argument type!");
Evan Cheng17e734f2006-05-23 21:06:34 +00001580 case MVT::i8:
Evan Cheng17e734f2006-05-23 21:06:34 +00001581 case MVT::i16:
Nick Lewycky0c497222007-01-28 15:39:16 +00001582 case MVT::i32: {
1583 unsigned RegToUse = GPRArgRegs[ObjectVT-MVT::i8][GPRInd][NumIntRegs];
1584 Reg = AddLiveIn(MF, RegToUse, GPRClasses[ObjectVT-MVT::i8]);
1585 ArgValue = DAG.getCopyFromReg(Root, Reg, ObjectVT);
1586 break;
1587 }
Evan Cheng17e734f2006-05-23 21:06:34 +00001588 case MVT::v16i8:
1589 case MVT::v8i16:
1590 case MVT::v4i32:
1591 case MVT::v2i64:
1592 case MVT::v4f32:
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001593 case MVT::v2f64: {
1594 assert(!isFastCall && "Unhandled argument type!");
Evan Cheng17e734f2006-05-23 21:06:34 +00001595 Reg = AddLiveIn(MF, XMMArgRegs[NumXMMRegs], X86::VR128RegisterClass);
1596 ArgValue = DAG.getCopyFromReg(Root, Reg, ObjectVT);
1597 break;
Evan Cheng48940d12006-04-27 01:32:22 +00001598 }
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001599 }
Evan Cheng17e734f2006-05-23 21:06:34 +00001600 NumIntRegs += ObjIntRegs;
1601 NumXMMRegs += ObjXMMRegs;
Chris Lattner76ac0682005-11-15 00:40:23 +00001602 }
Evan Cheng17e734f2006-05-23 21:06:34 +00001603 if (ObjSize) {
Evan Chengb92f4182006-05-26 20:37:47 +00001604 // XMM arguments have to be aligned on 16-byte boundary.
1605 if (ObjSize == 16)
1606 ArgOffset = ((ArgOffset + 15) / 16) * 16;
Evan Cheng17e734f2006-05-23 21:06:34 +00001607 // Create the SelectionDAG nodes corresponding to a load from this
1608 // parameter.
1609 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset);
1610 SDOperand FIN = DAG.getFrameIndex(FI, getPointerTy());
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001611 ArgValue = DAG.getLoad(Op.Val->getValueType(i), Root, FIN, NULL, 0);
1612
Evan Cheng17e734f2006-05-23 21:06:34 +00001613 ArgOffset += ArgIncrement; // Move on to the next argument.
1614 }
1615
1616 ArgValues.push_back(ArgValue);
Chris Lattner76ac0682005-11-15 00:40:23 +00001617 }
1618
Evan Cheng17e734f2006-05-23 21:06:34 +00001619 ArgValues.push_back(Root);
1620
Chris Lattner76ac0682005-11-15 00:40:23 +00001621 // Make sure the instruction takes 8n+4 bytes to make sure the start of the
1622 // arguments and the arguments after the retaddr has been pushed are aligned.
1623 if ((ArgOffset & 7) == 0)
1624 ArgOffset += 4;
1625
1626 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001627 RegSaveFrameIndex = 0xAAAAAAA; // X86-64 only.
Chris Lattner76ac0682005-11-15 00:40:23 +00001628 ReturnAddrIndex = 0; // No return address slot generated yet.
1629 BytesToPopOnReturn = ArgOffset; // Callee pops all stack arguments.
1630 BytesCallerReserves = 0;
1631
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001632 MF.getInfo<X86FunctionInfo>()->setBytesToPopOnReturn(BytesToPopOnReturn);
1633
Chris Lattner76ac0682005-11-15 00:40:23 +00001634 // Finally, inform the code generator which regs we return values in.
Evan Cheng17e734f2006-05-23 21:06:34 +00001635 switch (getValueType(MF.getFunction()->getReturnType())) {
Chris Lattner76ac0682005-11-15 00:40:23 +00001636 default: assert(0 && "Unknown type!");
1637 case MVT::isVoid: break;
Chris Lattnerf598d732006-10-03 17:18:42 +00001638 case MVT::i1:
Chris Lattner76ac0682005-11-15 00:40:23 +00001639 case MVT::i8:
1640 case MVT::i16:
1641 case MVT::i32:
1642 MF.addLiveOut(X86::EAX);
1643 break;
1644 case MVT::i64:
1645 MF.addLiveOut(X86::EAX);
1646 MF.addLiveOut(X86::EDX);
1647 break;
1648 case MVT::f32:
1649 case MVT::f64:
1650 MF.addLiveOut(X86::ST0);
1651 break;
Evan Cheng5ee96892006-05-25 18:56:34 +00001652 case MVT::v16i8:
1653 case MVT::v8i16:
1654 case MVT::v4i32:
1655 case MVT::v2i64:
1656 case MVT::v4f32:
1657 case MVT::v2f64:
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001658 assert(!isFastCall && "Unknown result type");
Evan Cheng88decde2006-04-28 21:29:37 +00001659 MF.addLiveOut(X86::XMM0);
1660 break;
1661 }
Evan Cheng88decde2006-04-28 21:29:37 +00001662
Evan Cheng17e734f2006-05-23 21:06:34 +00001663 // Return the new list of results.
Chris Lattner35a08552007-02-25 07:10:00 +00001664 return DAG.getNode(ISD::MERGE_VALUES, Op.Val->getVTList(),
1665 &ArgValues[0], ArgValues.size());
Chris Lattner76ac0682005-11-15 00:40:23 +00001666}
1667
Chris Lattner104aa5d2006-09-26 03:57:53 +00001668SDOperand X86TargetLowering::LowerFastCCCallTo(SDOperand Op, SelectionDAG &DAG,
Chris Lattner7802f3e2007-02-25 09:06:15 +00001669 unsigned CC) {
Evan Cheng2a330942006-05-25 00:59:30 +00001670 SDOperand Chain = Op.getOperand(0);
Evan Cheng2a330942006-05-25 00:59:30 +00001671 bool isTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0;
1672 SDOperand Callee = Op.getOperand(4);
Evan Cheng2a330942006-05-25 00:59:30 +00001673 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
1674
Chris Lattner76ac0682005-11-15 00:40:23 +00001675 // Count how many bytes are to be pushed on the stack.
1676 unsigned NumBytes = 0;
1677
1678 // Keep track of the number of integer regs passed so far. This can be either
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001679 // 0 (neither EAX/ECX or EDX used), 1 (EAX/ECX is used) or 2 (EAX/ECX and EDX
1680 // are both used).
Chris Lattner76ac0682005-11-15 00:40:23 +00001681 unsigned NumIntRegs = 0;
Evan Cheng2a330942006-05-25 00:59:30 +00001682 unsigned NumXMMRegs = 0; // XMM regs used for parameter passing.
Chris Lattner76ac0682005-11-15 00:40:23 +00001683
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001684 static const unsigned GPRArgRegs[][2][2] = {
1685 {{ X86::AL, X86::DL }, { X86::CL, X86::DL }},
1686 {{ X86::AX, X86::DX }, { X86::CX, X86::DX }},
1687 {{ X86::EAX, X86::EDX }, { X86::ECX, X86::EDX }}
Evan Cheng2a330942006-05-25 00:59:30 +00001688 };
1689 static const unsigned XMMArgRegs[] = {
Evan Chengbfb5ea62006-05-26 19:22:06 +00001690 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
Evan Cheng2a330942006-05-25 00:59:30 +00001691 };
1692
Chris Lattner7802f3e2007-02-25 09:06:15 +00001693 bool isFastCall = CC == CallingConv::X86_FastCall;
1694 unsigned GPRInd = isFastCall ? 1 : 0;
Evan Cheng2a330942006-05-25 00:59:30 +00001695 for (unsigned i = 0; i != NumOps; ++i) {
1696 SDOperand Arg = Op.getOperand(5+2*i);
1697
1698 switch (Arg.getValueType()) {
Chris Lattner76ac0682005-11-15 00:40:23 +00001699 default: assert(0 && "Unknown value type!");
Chris Lattner76ac0682005-11-15 00:40:23 +00001700 case MVT::i8:
1701 case MVT::i16:
Nick Lewyckyc68bbef2006-09-21 02:08:31 +00001702 case MVT::i32: {
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00001703 unsigned MaxNumIntRegs = (isFastCall ? 2 : FASTCC_NUM_INT_ARGS_INREGS);
1704 if (NumIntRegs < MaxNumIntRegs) {
1705 ++NumIntRegs;
1706 break;
1707 }
Nick Lewyckyc68bbef2006-09-21 02:08:31 +00001708 } // Fall through
Chris Lattner76ac0682005-11-15 00:40:23 +00001709 case MVT::f32:
1710 NumBytes += 4;
1711 break;
Chris Lattner76ac0682005-11-15 00:40:23 +00001712 case MVT::f64:
1713 NumBytes += 8;
1714 break;
Evan Cheng2a330942006-05-25 00:59:30 +00001715 case MVT::v16i8:
1716 case MVT::v8i16:
1717 case MVT::v4i32:
1718 case MVT::v2i64:
1719 case MVT::v4f32:
Evan Cheng5ee96892006-05-25 18:56:34 +00001720 case MVT::v2f64:
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001721 assert(!isFastCall && "Unknown value type!");
1722 if (NumXMMRegs < 4)
1723 NumXMMRegs++;
1724 else {
1725 // XMM arguments have to be aligned on 16-byte boundary.
1726 NumBytes = ((NumBytes + 15) / 16) * 16;
1727 NumBytes += 16;
1728 }
1729 break;
Chris Lattner76ac0682005-11-15 00:40:23 +00001730 }
Evan Cheng2a330942006-05-25 00:59:30 +00001731 }
Chris Lattner76ac0682005-11-15 00:40:23 +00001732
1733 // Make sure the instruction takes 8n+4 bytes to make sure the start of the
1734 // arguments and the arguments after the retaddr has been pushed are aligned.
1735 if ((NumBytes & 7) == 0)
1736 NumBytes += 4;
1737
Chris Lattner62c34842006-02-13 09:00:43 +00001738 Chain = DAG.getCALLSEQ_START(Chain,DAG.getConstant(NumBytes, getPointerTy()));
Chris Lattner76ac0682005-11-15 00:40:23 +00001739
1740 // Arguments go on the stack in reverse order, as specified by the ABI.
1741 unsigned ArgOffset = 0;
Chris Lattner76ac0682005-11-15 00:40:23 +00001742 NumIntRegs = 0;
Chris Lattner35a08552007-02-25 07:10:00 +00001743 SmallVector<std::pair<unsigned, SDOperand>, 8> RegsToPass;
1744 SmallVector<SDOperand, 8> MemOpChains;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001745 SDOperand StackPtr = DAG.getRegister(X86StackPtr, getPointerTy());
Evan Cheng2a330942006-05-25 00:59:30 +00001746 for (unsigned i = 0; i != NumOps; ++i) {
1747 SDOperand Arg = Op.getOperand(5+2*i);
1748
1749 switch (Arg.getValueType()) {
Chris Lattner76ac0682005-11-15 00:40:23 +00001750 default: assert(0 && "Unexpected ValueType for argument!");
Chris Lattner76ac0682005-11-15 00:40:23 +00001751 case MVT::i8:
1752 case MVT::i16:
Nick Lewyckyc68bbef2006-09-21 02:08:31 +00001753 case MVT::i32: {
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00001754 unsigned MaxNumIntRegs = (isFastCall ? 2 : FASTCC_NUM_INT_ARGS_INREGS);
1755 if (NumIntRegs < MaxNumIntRegs) {
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001756 unsigned RegToUse =
1757 GPRArgRegs[Arg.getValueType()-MVT::i8][GPRInd][NumIntRegs];
1758 RegsToPass.push_back(std::make_pair(RegToUse, Arg));
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00001759 ++NumIntRegs;
1760 break;
1761 }
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001762 } // Fall through
Chris Lattner76ac0682005-11-15 00:40:23 +00001763 case MVT::f32: {
1764 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
Evan Cheng2a330942006-05-25 00:59:30 +00001765 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
Evan Chengab51cf22006-10-13 21:14:26 +00001766 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Chris Lattner76ac0682005-11-15 00:40:23 +00001767 ArgOffset += 4;
1768 break;
1769 }
Evan Cheng2a330942006-05-25 00:59:30 +00001770 case MVT::f64: {
Chris Lattner76ac0682005-11-15 00:40:23 +00001771 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
Evan Cheng2a330942006-05-25 00:59:30 +00001772 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
Evan Chengab51cf22006-10-13 21:14:26 +00001773 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Chris Lattner76ac0682005-11-15 00:40:23 +00001774 ArgOffset += 8;
1775 break;
1776 }
Evan Cheng2a330942006-05-25 00:59:30 +00001777 case MVT::v16i8:
1778 case MVT::v8i16:
1779 case MVT::v4i32:
1780 case MVT::v2i64:
1781 case MVT::v4f32:
Evan Cheng5ee96892006-05-25 18:56:34 +00001782 case MVT::v2f64:
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001783 assert(!isFastCall && "Unexpected ValueType for argument!");
1784 if (NumXMMRegs < 4) {
1785 RegsToPass.push_back(std::make_pair(XMMArgRegs[NumXMMRegs], Arg));
1786 NumXMMRegs++;
1787 } else {
1788 // XMM arguments have to be aligned on 16-byte boundary.
1789 ArgOffset = ((ArgOffset + 15) / 16) * 16;
1790 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
1791 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
1792 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
1793 ArgOffset += 16;
1794 }
1795 break;
Evan Cheng2a330942006-05-25 00:59:30 +00001796 }
Chris Lattner76ac0682005-11-15 00:40:23 +00001797 }
Chris Lattner76ac0682005-11-15 00:40:23 +00001798
Evan Cheng2a330942006-05-25 00:59:30 +00001799 if (!MemOpChains.empty())
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001800 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
1801 &MemOpChains[0], MemOpChains.size());
Chris Lattner76ac0682005-11-15 00:40:23 +00001802
Nate Begeman7e5496d2006-02-17 00:03:04 +00001803 // Build a sequence of copy-to-reg nodes chained together with token chain
1804 // and flag operands which copy the outgoing args into registers.
1805 SDOperand InFlag;
Evan Cheng2a330942006-05-25 00:59:30 +00001806 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1807 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
1808 InFlag);
Nate Begeman7e5496d2006-02-17 00:03:04 +00001809 InFlag = Chain.getValue(1);
1810 }
1811
Evan Cheng2a330942006-05-25 00:59:30 +00001812 // If the callee is a GlobalAddress node (quite common, every direct call is)
1813 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Anton Korobeynikov37d080b2006-11-20 10:46:14 +00001814 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anton Korobeynikov430e68a12006-12-22 22:29:05 +00001815 // We should use extra load for direct calls to dllimported functions in
1816 // non-JIT mode.
1817 if (!Subtarget->GVRequiresExtraLoad(G->getGlobal(),
1818 getTargetMachine(), true))
Anton Korobeynikov37d080b2006-11-20 10:46:14 +00001819 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy());
1820 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
Evan Cheng2a330942006-05-25 00:59:30 +00001821 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
1822
Evan Cheng84a041e2007-02-21 21:18:14 +00001823 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1824 // GOT pointer.
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001825 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1826 Subtarget->isPICStyleGOT()) {
1827 Chain = DAG.getCopyToReg(Chain, X86::EBX,
1828 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
1829 InFlag);
1830 InFlag = Chain.getValue(1);
1831 }
1832
Chris Lattnere56fef92007-02-25 06:40:16 +00001833 // Returns a chain & a flag for retval copy to use.
1834 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +00001835 SmallVector<SDOperand, 8> Ops;
Nate Begeman7e5496d2006-02-17 00:03:04 +00001836 Ops.push_back(Chain);
1837 Ops.push_back(Callee);
Evan Chengca254862006-06-14 18:17:40 +00001838
1839 // Add argument registers to the end of the list so that they are known live
1840 // into the call.
1841 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001842 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
Evan Chengca254862006-06-14 18:17:40 +00001843 RegsToPass[i].second.getValueType()));
1844
Evan Cheng84a041e2007-02-21 21:18:14 +00001845 // Add an implicit use GOT pointer in EBX.
1846 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1847 Subtarget->isPICStyleGOT())
1848 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
1849
Nate Begeman7e5496d2006-02-17 00:03:04 +00001850 if (InFlag.Val)
1851 Ops.push_back(InFlag);
1852
1853 // FIXME: Do not generate X86ISD::TAILCALL for now.
Chris Lattner3d826992006-05-16 06:45:34 +00001854 Chain = DAG.getNode(isTailCall ? X86ISD::TAILCALL : X86ISD::CALL,
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001855 NodeTys, &Ops[0], Ops.size());
Nate Begeman7e5496d2006-02-17 00:03:04 +00001856 InFlag = Chain.getValue(1);
1857
Chris Lattnerd6b853ad2007-02-25 07:18:38 +00001858 // Returns a flag for retval copy to use.
1859 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Nate Begeman7e5496d2006-02-17 00:03:04 +00001860 Ops.clear();
1861 Ops.push_back(Chain);
Evan Cheng2a330942006-05-25 00:59:30 +00001862 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
1863 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
Nate Begeman7e5496d2006-02-17 00:03:04 +00001864 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001865 Chain = DAG.getNode(ISD::CALLSEQ_END, NodeTys, &Ops[0], Ops.size());
Chris Lattnerba474f52007-02-25 09:10:05 +00001866 InFlag = Chain.getValue(1);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001867
Chris Lattnerba474f52007-02-25 09:10:05 +00001868 // Handle result values, copying them out of physregs into vregs that we
1869 // return.
1870 return SDOperand(LowerCallResult(Chain, InFlag, Op.Val, CC, DAG), Op.ResNo);
Chris Lattner76ac0682005-11-15 00:40:23 +00001871}
1872
1873SDOperand X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
1874 if (ReturnAddrIndex == 0) {
1875 // Set up a frame object for the return address.
1876 MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001877 if (Subtarget->is64Bit())
1878 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(8, -8);
1879 else
1880 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(4, -4);
Chris Lattner76ac0682005-11-15 00:40:23 +00001881 }
1882
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001883 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattner76ac0682005-11-15 00:40:23 +00001884}
1885
1886
1887
Evan Cheng45df7f82006-01-30 23:41:35 +00001888/// translateX86CC - do a one to one translation of a ISD::CondCode to the X86
1889/// specific condition code. It returns a false if it cannot do a direct
Chris Lattner7a627672006-09-13 03:22:10 +00001890/// translation. X86CC is the translated CondCode. LHS/RHS are modified as
1891/// needed.
Evan Cheng78038292006-04-05 23:38:46 +00001892static bool translateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
Chris Lattner7a627672006-09-13 03:22:10 +00001893 unsigned &X86CC, SDOperand &LHS, SDOperand &RHS,
1894 SelectionDAG &DAG) {
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001895 X86CC = X86::COND_INVALID;
Evan Cheng172fce72006-01-06 00:43:03 +00001896 if (!isFP) {
Chris Lattner971e3392006-09-13 17:04:54 +00001897 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
1898 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
1899 // X > -1 -> X == 0, jump !sign.
1900 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001901 X86CC = X86::COND_NS;
Chris Lattner971e3392006-09-13 17:04:54 +00001902 return true;
1903 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
1904 // X < 0 -> X == 0, jump on sign.
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001905 X86CC = X86::COND_S;
Chris Lattner971e3392006-09-13 17:04:54 +00001906 return true;
1907 }
Chris Lattner7a627672006-09-13 03:22:10 +00001908 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001909
Evan Cheng172fce72006-01-06 00:43:03 +00001910 switch (SetCCOpcode) {
1911 default: break;
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001912 case ISD::SETEQ: X86CC = X86::COND_E; break;
1913 case ISD::SETGT: X86CC = X86::COND_G; break;
1914 case ISD::SETGE: X86CC = X86::COND_GE; break;
1915 case ISD::SETLT: X86CC = X86::COND_L; break;
1916 case ISD::SETLE: X86CC = X86::COND_LE; break;
1917 case ISD::SETNE: X86CC = X86::COND_NE; break;
1918 case ISD::SETULT: X86CC = X86::COND_B; break;
1919 case ISD::SETUGT: X86CC = X86::COND_A; break;
1920 case ISD::SETULE: X86CC = X86::COND_BE; break;
1921 case ISD::SETUGE: X86CC = X86::COND_AE; break;
Evan Cheng172fce72006-01-06 00:43:03 +00001922 }
1923 } else {
1924 // On a floating point condition, the flags are set as follows:
1925 // ZF PF CF op
1926 // 0 | 0 | 0 | X > Y
1927 // 0 | 0 | 1 | X < Y
1928 // 1 | 0 | 0 | X == Y
1929 // 1 | 1 | 1 | unordered
Chris Lattner7a627672006-09-13 03:22:10 +00001930 bool Flip = false;
Evan Cheng172fce72006-01-06 00:43:03 +00001931 switch (SetCCOpcode) {
1932 default: break;
1933 case ISD::SETUEQ:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001934 case ISD::SETEQ: X86CC = X86::COND_E; break;
Evan Chengb3b41c42006-04-17 07:24:10 +00001935 case ISD::SETOLT: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00001936 case ISD::SETOGT:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001937 case ISD::SETGT: X86CC = X86::COND_A; break;
Evan Chengb3b41c42006-04-17 07:24:10 +00001938 case ISD::SETOLE: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00001939 case ISD::SETOGE:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001940 case ISD::SETGE: X86CC = X86::COND_AE; break;
Evan Chengb3b41c42006-04-17 07:24:10 +00001941 case ISD::SETUGT: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00001942 case ISD::SETULT:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001943 case ISD::SETLT: X86CC = X86::COND_B; break;
Evan Chengb3b41c42006-04-17 07:24:10 +00001944 case ISD::SETUGE: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00001945 case ISD::SETULE:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001946 case ISD::SETLE: X86CC = X86::COND_BE; break;
Evan Cheng172fce72006-01-06 00:43:03 +00001947 case ISD::SETONE:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001948 case ISD::SETNE: X86CC = X86::COND_NE; break;
1949 case ISD::SETUO: X86CC = X86::COND_P; break;
1950 case ISD::SETO: X86CC = X86::COND_NP; break;
Evan Cheng172fce72006-01-06 00:43:03 +00001951 }
Chris Lattner7a627672006-09-13 03:22:10 +00001952 if (Flip)
1953 std::swap(LHS, RHS);
Evan Cheng172fce72006-01-06 00:43:03 +00001954 }
Evan Cheng45df7f82006-01-30 23:41:35 +00001955
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001956 return X86CC != X86::COND_INVALID;
Evan Cheng172fce72006-01-06 00:43:03 +00001957}
1958
Evan Cheng339edad2006-01-11 00:33:36 +00001959/// hasFPCMov - is there a floating point cmov for the specific X86 condition
1960/// code. Current x86 isa includes the following FP cmov instructions:
Evan Cheng73a1ad92006-01-10 20:26:56 +00001961/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng339edad2006-01-11 00:33:36 +00001962static bool hasFPCMov(unsigned X86CC) {
Evan Cheng73a1ad92006-01-10 20:26:56 +00001963 switch (X86CC) {
1964 default:
1965 return false;
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001966 case X86::COND_B:
1967 case X86::COND_BE:
1968 case X86::COND_E:
1969 case X86::COND_P:
1970 case X86::COND_A:
1971 case X86::COND_AE:
1972 case X86::COND_NE:
1973 case X86::COND_NP:
Evan Cheng73a1ad92006-01-10 20:26:56 +00001974 return true;
1975 }
1976}
1977
Evan Chengc995b452006-04-06 23:23:56 +00001978/// isUndefOrInRange - Op is either an undef node or a ConstantSDNode. Return
Evan Chengac847262006-04-07 21:53:05 +00001979/// true if Op is undef or if its value falls within the specified range (L, H].
Evan Chengc995b452006-04-06 23:23:56 +00001980static bool isUndefOrInRange(SDOperand Op, unsigned Low, unsigned Hi) {
1981 if (Op.getOpcode() == ISD::UNDEF)
1982 return true;
1983
1984 unsigned Val = cast<ConstantSDNode>(Op)->getValue();
Evan Chengac847262006-04-07 21:53:05 +00001985 return (Val >= Low && Val < Hi);
1986}
1987
1988/// isUndefOrEqual - Op is either an undef node or a ConstantSDNode. Return
1989/// true if Op is undef or if its value equal to the specified value.
1990static bool isUndefOrEqual(SDOperand Op, unsigned Val) {
1991 if (Op.getOpcode() == ISD::UNDEF)
1992 return true;
1993 return cast<ConstantSDNode>(Op)->getValue() == Val;
Evan Chengc995b452006-04-06 23:23:56 +00001994}
1995
Evan Cheng68ad48b2006-03-22 18:59:22 +00001996/// isPSHUFDMask - Return true if the specified VECTOR_SHUFFLE operand
1997/// specifies a shuffle of elements that is suitable for input to PSHUFD.
1998bool X86::isPSHUFDMask(SDNode *N) {
1999 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2000
2001 if (N->getNumOperands() != 4)
2002 return false;
2003
2004 // Check if the value doesn't reference the second vector.
Evan Chengb7fedff2006-03-29 23:07:14 +00002005 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002006 SDOperand Arg = N->getOperand(i);
2007 if (Arg.getOpcode() == ISD::UNDEF) continue;
2008 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2009 if (cast<ConstantSDNode>(Arg)->getValue() >= 4)
Evan Chengb7fedff2006-03-29 23:07:14 +00002010 return false;
2011 }
2012
2013 return true;
2014}
2015
2016/// isPSHUFHWMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng59a63552006-04-05 01:47:37 +00002017/// specifies a shuffle of elements that is suitable for input to PSHUFHW.
Evan Chengb7fedff2006-03-29 23:07:14 +00002018bool X86::isPSHUFHWMask(SDNode *N) {
2019 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2020
2021 if (N->getNumOperands() != 8)
2022 return false;
2023
2024 // Lower quadword copied in order.
2025 for (unsigned i = 0; i != 4; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002026 SDOperand Arg = N->getOperand(i);
2027 if (Arg.getOpcode() == ISD::UNDEF) continue;
2028 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2029 if (cast<ConstantSDNode>(Arg)->getValue() != i)
Evan Chengb7fedff2006-03-29 23:07:14 +00002030 return false;
2031 }
2032
2033 // Upper quadword shuffled.
2034 for (unsigned i = 4; i != 8; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002035 SDOperand Arg = N->getOperand(i);
2036 if (Arg.getOpcode() == ISD::UNDEF) continue;
2037 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2038 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengb7fedff2006-03-29 23:07:14 +00002039 if (Val < 4 || Val > 7)
2040 return false;
2041 }
2042
2043 return true;
2044}
2045
2046/// isPSHUFLWMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng59a63552006-04-05 01:47:37 +00002047/// specifies a shuffle of elements that is suitable for input to PSHUFLW.
Evan Chengb7fedff2006-03-29 23:07:14 +00002048bool X86::isPSHUFLWMask(SDNode *N) {
2049 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2050
2051 if (N->getNumOperands() != 8)
2052 return false;
2053
2054 // Upper quadword copied in order.
Evan Chengac847262006-04-07 21:53:05 +00002055 for (unsigned i = 4; i != 8; ++i)
2056 if (!isUndefOrEqual(N->getOperand(i), i))
Evan Chengb7fedff2006-03-29 23:07:14 +00002057 return false;
Evan Chengb7fedff2006-03-29 23:07:14 +00002058
2059 // Lower quadword shuffled.
Evan Chengac847262006-04-07 21:53:05 +00002060 for (unsigned i = 0; i != 4; ++i)
2061 if (!isUndefOrInRange(N->getOperand(i), 0, 4))
Evan Chengb7fedff2006-03-29 23:07:14 +00002062 return false;
Evan Cheng68ad48b2006-03-22 18:59:22 +00002063
2064 return true;
2065}
2066
Evan Chengd27fb3e2006-03-24 01:18:28 +00002067/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2068/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Chris Lattner35a08552007-02-25 07:10:00 +00002069static bool isSHUFPMask(const SDOperand *Elems, unsigned NumElems) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002070 if (NumElems != 2 && NumElems != 4) return false;
Evan Chengd27fb3e2006-03-24 01:18:28 +00002071
Evan Cheng60f0b892006-04-20 08:58:49 +00002072 unsigned Half = NumElems / 2;
2073 for (unsigned i = 0; i < Half; ++i)
Chris Lattner35a08552007-02-25 07:10:00 +00002074 if (!isUndefOrInRange(Elems[i], 0, NumElems))
Evan Cheng60f0b892006-04-20 08:58:49 +00002075 return false;
2076 for (unsigned i = Half; i < NumElems; ++i)
Chris Lattner35a08552007-02-25 07:10:00 +00002077 if (!isUndefOrInRange(Elems[i], NumElems, NumElems*2))
Evan Cheng60f0b892006-04-20 08:58:49 +00002078 return false;
Evan Chengd27fb3e2006-03-24 01:18:28 +00002079
2080 return true;
2081}
2082
Evan Cheng60f0b892006-04-20 08:58:49 +00002083bool X86::isSHUFPMask(SDNode *N) {
2084 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00002085 return ::isSHUFPMask(N->op_begin(), N->getNumOperands());
Evan Cheng60f0b892006-04-20 08:58:49 +00002086}
2087
2088/// isCommutedSHUFP - Returns true if the shuffle mask is except
2089/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2090/// half elements to come from vector 1 (which would equal the dest.) and
2091/// the upper half to come from vector 2.
Chris Lattner35a08552007-02-25 07:10:00 +00002092static bool isCommutedSHUFP(const SDOperand *Ops, unsigned NumOps) {
2093 if (NumOps != 2 && NumOps != 4) return false;
Evan Cheng60f0b892006-04-20 08:58:49 +00002094
Chris Lattner35a08552007-02-25 07:10:00 +00002095 unsigned Half = NumOps / 2;
Evan Cheng60f0b892006-04-20 08:58:49 +00002096 for (unsigned i = 0; i < Half; ++i)
Chris Lattner35a08552007-02-25 07:10:00 +00002097 if (!isUndefOrInRange(Ops[i], NumOps, NumOps*2))
Evan Cheng60f0b892006-04-20 08:58:49 +00002098 return false;
Chris Lattner35a08552007-02-25 07:10:00 +00002099 for (unsigned i = Half; i < NumOps; ++i)
2100 if (!isUndefOrInRange(Ops[i], 0, NumOps))
Evan Cheng60f0b892006-04-20 08:58:49 +00002101 return false;
2102 return true;
2103}
2104
2105static bool isCommutedSHUFP(SDNode *N) {
2106 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00002107 return isCommutedSHUFP(N->op_begin(), N->getNumOperands());
Evan Cheng60f0b892006-04-20 08:58:49 +00002108}
2109
Evan Cheng2595a682006-03-24 02:58:06 +00002110/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2111/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
2112bool X86::isMOVHLPSMask(SDNode *N) {
2113 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2114
Evan Cheng1a194a52006-03-28 06:50:32 +00002115 if (N->getNumOperands() != 4)
Evan Cheng2595a682006-03-24 02:58:06 +00002116 return false;
2117
Evan Cheng1a194a52006-03-28 06:50:32 +00002118 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Evan Chengac847262006-04-07 21:53:05 +00002119 return isUndefOrEqual(N->getOperand(0), 6) &&
2120 isUndefOrEqual(N->getOperand(1), 7) &&
2121 isUndefOrEqual(N->getOperand(2), 2) &&
2122 isUndefOrEqual(N->getOperand(3), 3);
Evan Cheng1a194a52006-03-28 06:50:32 +00002123}
2124
Evan Cheng922e1912006-11-07 22:14:24 +00002125/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2126/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2127/// <2, 3, 2, 3>
2128bool X86::isMOVHLPS_v_undef_Mask(SDNode *N) {
2129 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2130
2131 if (N->getNumOperands() != 4)
2132 return false;
2133
2134 // Expect bit0 == 2, bit1 == 3, bit2 == 2, bit3 == 3
2135 return isUndefOrEqual(N->getOperand(0), 2) &&
2136 isUndefOrEqual(N->getOperand(1), 3) &&
2137 isUndefOrEqual(N->getOperand(2), 2) &&
2138 isUndefOrEqual(N->getOperand(3), 3);
2139}
2140
Evan Chengc995b452006-04-06 23:23:56 +00002141/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2142/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
2143bool X86::isMOVLPMask(SDNode *N) {
2144 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2145
2146 unsigned NumElems = N->getNumOperands();
2147 if (NumElems != 2 && NumElems != 4)
2148 return false;
2149
Evan Chengac847262006-04-07 21:53:05 +00002150 for (unsigned i = 0; i < NumElems/2; ++i)
2151 if (!isUndefOrEqual(N->getOperand(i), i + NumElems))
2152 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002153
Evan Chengac847262006-04-07 21:53:05 +00002154 for (unsigned i = NumElems/2; i < NumElems; ++i)
2155 if (!isUndefOrEqual(N->getOperand(i), i))
2156 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002157
2158 return true;
2159}
2160
2161/// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng7855e4d2006-04-19 20:35:22 +00002162/// specifies a shuffle of elements that is suitable for input to MOVHP{S|D}
2163/// and MOVLHPS.
Evan Chengc995b452006-04-06 23:23:56 +00002164bool X86::isMOVHPMask(SDNode *N) {
2165 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2166
2167 unsigned NumElems = N->getNumOperands();
2168 if (NumElems != 2 && NumElems != 4)
2169 return false;
2170
Evan Chengac847262006-04-07 21:53:05 +00002171 for (unsigned i = 0; i < NumElems/2; ++i)
2172 if (!isUndefOrEqual(N->getOperand(i), i))
2173 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002174
2175 for (unsigned i = 0; i < NumElems/2; ++i) {
2176 SDOperand Arg = N->getOperand(i + NumElems/2);
Evan Chengac847262006-04-07 21:53:05 +00002177 if (!isUndefOrEqual(Arg, i + NumElems))
2178 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002179 }
2180
2181 return true;
2182}
2183
Evan Cheng5df75882006-03-28 00:39:58 +00002184/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2185/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Chris Lattner35a08552007-02-25 07:10:00 +00002186bool static isUNPCKLMask(const SDOperand *Elts, unsigned NumElts,
2187 bool V2IsSplat = false) {
2188 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng5df75882006-03-28 00:39:58 +00002189 return false;
2190
Chris Lattner35a08552007-02-25 07:10:00 +00002191 for (unsigned i = 0, j = 0; i != NumElts; i += 2, ++j) {
2192 SDOperand BitI = Elts[i];
2193 SDOperand BitI1 = Elts[i+1];
Evan Chengac847262006-04-07 21:53:05 +00002194 if (!isUndefOrEqual(BitI, j))
2195 return false;
Evan Cheng60f0b892006-04-20 08:58:49 +00002196 if (V2IsSplat) {
Chris Lattner35a08552007-02-25 07:10:00 +00002197 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng60f0b892006-04-20 08:58:49 +00002198 return false;
2199 } else {
Chris Lattner35a08552007-02-25 07:10:00 +00002200 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng60f0b892006-04-20 08:58:49 +00002201 return false;
2202 }
Evan Cheng5df75882006-03-28 00:39:58 +00002203 }
2204
2205 return true;
2206}
2207
Evan Cheng60f0b892006-04-20 08:58:49 +00002208bool X86::isUNPCKLMask(SDNode *N, bool V2IsSplat) {
2209 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00002210 return ::isUNPCKLMask(N->op_begin(), N->getNumOperands(), V2IsSplat);
Evan Cheng60f0b892006-04-20 08:58:49 +00002211}
2212
Evan Cheng2bc32802006-03-28 02:43:26 +00002213/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2214/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Chris Lattner35a08552007-02-25 07:10:00 +00002215bool static isUNPCKHMask(const SDOperand *Elts, unsigned NumElts,
2216 bool V2IsSplat = false) {
2217 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng2bc32802006-03-28 02:43:26 +00002218 return false;
2219
Chris Lattner35a08552007-02-25 07:10:00 +00002220 for (unsigned i = 0, j = 0; i != NumElts; i += 2, ++j) {
2221 SDOperand BitI = Elts[i];
2222 SDOperand BitI1 = Elts[i+1];
2223 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengac847262006-04-07 21:53:05 +00002224 return false;
Evan Cheng60f0b892006-04-20 08:58:49 +00002225 if (V2IsSplat) {
Chris Lattner35a08552007-02-25 07:10:00 +00002226 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng60f0b892006-04-20 08:58:49 +00002227 return false;
2228 } else {
Chris Lattner35a08552007-02-25 07:10:00 +00002229 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng60f0b892006-04-20 08:58:49 +00002230 return false;
2231 }
Evan Cheng2bc32802006-03-28 02:43:26 +00002232 }
2233
2234 return true;
2235}
2236
Evan Cheng60f0b892006-04-20 08:58:49 +00002237bool X86::isUNPCKHMask(SDNode *N, bool V2IsSplat) {
2238 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00002239 return ::isUNPCKHMask(N->op_begin(), N->getNumOperands(), V2IsSplat);
Evan Cheng60f0b892006-04-20 08:58:49 +00002240}
2241
Evan Chengf3b52c82006-04-05 07:20:06 +00002242/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2243/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2244/// <0, 0, 1, 1>
2245bool X86::isUNPCKL_v_undef_Mask(SDNode *N) {
2246 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2247
2248 unsigned NumElems = N->getNumOperands();
2249 if (NumElems != 4 && NumElems != 8 && NumElems != 16)
2250 return false;
2251
2252 for (unsigned i = 0, j = 0; i != NumElems; i += 2, ++j) {
2253 SDOperand BitI = N->getOperand(i);
2254 SDOperand BitI1 = N->getOperand(i+1);
2255
Evan Chengac847262006-04-07 21:53:05 +00002256 if (!isUndefOrEqual(BitI, j))
2257 return false;
2258 if (!isUndefOrEqual(BitI1, j))
2259 return false;
Evan Chengf3b52c82006-04-05 07:20:06 +00002260 }
2261
2262 return true;
2263}
2264
Evan Chenge8b51802006-04-21 01:05:10 +00002265/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2266/// specifies a shuffle of elements that is suitable for input to MOVSS,
2267/// MOVSD, and MOVD, i.e. setting the lowest element.
Chris Lattner35a08552007-02-25 07:10:00 +00002268static bool isMOVLMask(const SDOperand *Elts, unsigned NumElts) {
2269 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng12ba3e22006-04-11 00:19:04 +00002270 return false;
2271
Chris Lattner35a08552007-02-25 07:10:00 +00002272 if (!isUndefOrEqual(Elts[0], NumElts))
Evan Cheng12ba3e22006-04-11 00:19:04 +00002273 return false;
2274
Chris Lattner35a08552007-02-25 07:10:00 +00002275 for (unsigned i = 1; i < NumElts; ++i) {
2276 if (!isUndefOrEqual(Elts[i], i))
Evan Cheng12ba3e22006-04-11 00:19:04 +00002277 return false;
2278 }
2279
2280 return true;
2281}
Evan Chengf3b52c82006-04-05 07:20:06 +00002282
Evan Chenge8b51802006-04-21 01:05:10 +00002283bool X86::isMOVLMask(SDNode *N) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002284 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00002285 return ::isMOVLMask(N->op_begin(), N->getNumOperands());
Evan Cheng60f0b892006-04-20 08:58:49 +00002286}
2287
Evan Chenge8b51802006-04-21 01:05:10 +00002288/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2289/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng60f0b892006-04-20 08:58:49 +00002290/// element of vector 2 and the other elements to come from vector 1 in order.
Chris Lattner35a08552007-02-25 07:10:00 +00002291static bool isCommutedMOVL(const SDOperand *Ops, unsigned NumOps,
2292 bool V2IsSplat = false,
Evan Cheng89c5d042006-09-08 01:50:06 +00002293 bool V2IsUndef = false) {
Chris Lattner35a08552007-02-25 07:10:00 +00002294 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng60f0b892006-04-20 08:58:49 +00002295 return false;
2296
2297 if (!isUndefOrEqual(Ops[0], 0))
2298 return false;
2299
Chris Lattner35a08552007-02-25 07:10:00 +00002300 for (unsigned i = 1; i < NumOps; ++i) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002301 SDOperand Arg = Ops[i];
Chris Lattner35a08552007-02-25 07:10:00 +00002302 if (!(isUndefOrEqual(Arg, i+NumOps) ||
2303 (V2IsUndef && isUndefOrInRange(Arg, NumOps, NumOps*2)) ||
2304 (V2IsSplat && isUndefOrEqual(Arg, NumOps))))
Evan Cheng89c5d042006-09-08 01:50:06 +00002305 return false;
Evan Cheng60f0b892006-04-20 08:58:49 +00002306 }
2307
2308 return true;
2309}
2310
Evan Cheng89c5d042006-09-08 01:50:06 +00002311static bool isCommutedMOVL(SDNode *N, bool V2IsSplat = false,
2312 bool V2IsUndef = false) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002313 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00002314 return isCommutedMOVL(N->op_begin(), N->getNumOperands(),
2315 V2IsSplat, V2IsUndef);
Evan Cheng60f0b892006-04-20 08:58:49 +00002316}
2317
Evan Cheng5d247f82006-04-14 21:59:03 +00002318/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2319/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
2320bool X86::isMOVSHDUPMask(SDNode *N) {
2321 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2322
2323 if (N->getNumOperands() != 4)
2324 return false;
2325
2326 // Expect 1, 1, 3, 3
2327 for (unsigned i = 0; i < 2; ++i) {
2328 SDOperand Arg = N->getOperand(i);
2329 if (Arg.getOpcode() == ISD::UNDEF) continue;
2330 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2331 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2332 if (Val != 1) return false;
2333 }
Evan Cheng6222cf22006-04-15 05:37:34 +00002334
2335 bool HasHi = false;
Evan Cheng5d247f82006-04-14 21:59:03 +00002336 for (unsigned i = 2; i < 4; ++i) {
2337 SDOperand Arg = N->getOperand(i);
2338 if (Arg.getOpcode() == ISD::UNDEF) continue;
2339 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2340 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2341 if (Val != 3) return false;
Evan Cheng6222cf22006-04-15 05:37:34 +00002342 HasHi = true;
Evan Cheng5d247f82006-04-14 21:59:03 +00002343 }
Evan Cheng65bb7202006-04-15 03:13:24 +00002344
Evan Cheng6222cf22006-04-15 05:37:34 +00002345 // Don't use movshdup if it can be done with a shufps.
2346 return HasHi;
Evan Cheng5d247f82006-04-14 21:59:03 +00002347}
2348
2349/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2350/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
2351bool X86::isMOVSLDUPMask(SDNode *N) {
2352 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2353
2354 if (N->getNumOperands() != 4)
2355 return false;
2356
2357 // Expect 0, 0, 2, 2
2358 for (unsigned i = 0; i < 2; ++i) {
2359 SDOperand Arg = N->getOperand(i);
2360 if (Arg.getOpcode() == ISD::UNDEF) continue;
2361 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2362 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2363 if (Val != 0) return false;
2364 }
Evan Cheng6222cf22006-04-15 05:37:34 +00002365
2366 bool HasHi = false;
Evan Cheng5d247f82006-04-14 21:59:03 +00002367 for (unsigned i = 2; i < 4; ++i) {
2368 SDOperand Arg = N->getOperand(i);
2369 if (Arg.getOpcode() == ISD::UNDEF) continue;
2370 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2371 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2372 if (Val != 2) return false;
Evan Cheng6222cf22006-04-15 05:37:34 +00002373 HasHi = true;
Evan Cheng5d247f82006-04-14 21:59:03 +00002374 }
Evan Cheng65bb7202006-04-15 03:13:24 +00002375
Evan Cheng6222cf22006-04-15 05:37:34 +00002376 // Don't use movshdup if it can be done with a shufps.
2377 return HasHi;
Evan Cheng5d247f82006-04-14 21:59:03 +00002378}
2379
Evan Chengd097e672006-03-22 02:53:00 +00002380/// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand specifies
2381/// a splat of a single element.
Evan Cheng5022b342006-04-17 20:43:08 +00002382static bool isSplatMask(SDNode *N) {
Evan Chengd097e672006-03-22 02:53:00 +00002383 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2384
Evan Chengd097e672006-03-22 02:53:00 +00002385 // This is a splat operation if each element of the permute is the same, and
2386 // if the value doesn't reference the second vector.
Evan Cheng4a1b0d32006-04-19 23:28:59 +00002387 unsigned NumElems = N->getNumOperands();
2388 SDOperand ElementBase;
2389 unsigned i = 0;
2390 for (; i != NumElems; ++i) {
2391 SDOperand Elt = N->getOperand(i);
Reid Spencerde46e482006-11-02 20:25:50 +00002392 if (isa<ConstantSDNode>(Elt)) {
Evan Cheng4a1b0d32006-04-19 23:28:59 +00002393 ElementBase = Elt;
2394 break;
2395 }
2396 }
2397
2398 if (!ElementBase.Val)
2399 return false;
2400
2401 for (; i != NumElems; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002402 SDOperand Arg = N->getOperand(i);
2403 if (Arg.getOpcode() == ISD::UNDEF) continue;
2404 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Evan Cheng4a1b0d32006-04-19 23:28:59 +00002405 if (Arg != ElementBase) return false;
Evan Chengd097e672006-03-22 02:53:00 +00002406 }
2407
2408 // Make sure it is a splat of the first vector operand.
Evan Cheng4a1b0d32006-04-19 23:28:59 +00002409 return cast<ConstantSDNode>(ElementBase)->getValue() < NumElems;
Evan Chengd097e672006-03-22 02:53:00 +00002410}
2411
Evan Cheng5022b342006-04-17 20:43:08 +00002412/// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand specifies
2413/// a splat of a single element and it's a 2 or 4 element mask.
2414bool X86::isSplatMask(SDNode *N) {
2415 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2416
Evan Cheng4a1b0d32006-04-19 23:28:59 +00002417 // We can only splat 64-bit, and 32-bit quantities with a single instruction.
Evan Cheng5022b342006-04-17 20:43:08 +00002418 if (N->getNumOperands() != 4 && N->getNumOperands() != 2)
2419 return false;
2420 return ::isSplatMask(N);
2421}
2422
Evan Chenge056dd52006-10-27 21:08:32 +00002423/// isSplatLoMask - Return true if the specified VECTOR_SHUFFLE operand
2424/// specifies a splat of zero element.
2425bool X86::isSplatLoMask(SDNode *N) {
2426 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2427
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00002428 for (unsigned i = 0, e = N->getNumOperands(); i < e; ++i)
Evan Chenge056dd52006-10-27 21:08:32 +00002429 if (!isUndefOrEqual(N->getOperand(i), 0))
2430 return false;
2431 return true;
2432}
2433
Evan Cheng8fdbdf22006-03-22 08:01:21 +00002434/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
2435/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP*
2436/// instructions.
2437unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Evan Chengd097e672006-03-22 02:53:00 +00002438 unsigned NumOperands = N->getNumOperands();
2439 unsigned Shift = (NumOperands == 4) ? 2 : 1;
2440 unsigned Mask = 0;
Evan Cheng8160fd32006-03-28 23:41:33 +00002441 for (unsigned i = 0; i < NumOperands; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002442 unsigned Val = 0;
2443 SDOperand Arg = N->getOperand(NumOperands-i-1);
2444 if (Arg.getOpcode() != ISD::UNDEF)
2445 Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengd27fb3e2006-03-24 01:18:28 +00002446 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng8fdbdf22006-03-22 08:01:21 +00002447 Mask |= Val;
Evan Cheng8160fd32006-03-28 23:41:33 +00002448 if (i != NumOperands - 1)
2449 Mask <<= Shift;
2450 }
Evan Cheng8fdbdf22006-03-22 08:01:21 +00002451
2452 return Mask;
2453}
2454
Evan Chengb7fedff2006-03-29 23:07:14 +00002455/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
2456/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFHW
2457/// instructions.
2458unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
2459 unsigned Mask = 0;
2460 // 8 nodes, but we only care about the last 4.
2461 for (unsigned i = 7; i >= 4; --i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002462 unsigned Val = 0;
2463 SDOperand Arg = N->getOperand(i);
2464 if (Arg.getOpcode() != ISD::UNDEF)
2465 Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengb7fedff2006-03-29 23:07:14 +00002466 Mask |= (Val - 4);
2467 if (i != 4)
2468 Mask <<= 2;
2469 }
2470
2471 return Mask;
2472}
2473
2474/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
2475/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFLW
2476/// instructions.
2477unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
2478 unsigned Mask = 0;
2479 // 8 nodes, but we only care about the first 4.
2480 for (int i = 3; i >= 0; --i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002481 unsigned Val = 0;
2482 SDOperand Arg = N->getOperand(i);
2483 if (Arg.getOpcode() != ISD::UNDEF)
2484 Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengb7fedff2006-03-29 23:07:14 +00002485 Mask |= Val;
2486 if (i != 0)
2487 Mask <<= 2;
2488 }
2489
2490 return Mask;
2491}
2492
Evan Cheng59a63552006-04-05 01:47:37 +00002493/// isPSHUFHW_PSHUFLWMask - true if the specified VECTOR_SHUFFLE operand
2494/// specifies a 8 element shuffle that can be broken into a pair of
2495/// PSHUFHW and PSHUFLW.
2496static bool isPSHUFHW_PSHUFLWMask(SDNode *N) {
2497 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2498
2499 if (N->getNumOperands() != 8)
2500 return false;
2501
2502 // Lower quadword shuffled.
2503 for (unsigned i = 0; i != 4; ++i) {
2504 SDOperand Arg = N->getOperand(i);
2505 if (Arg.getOpcode() == ISD::UNDEF) continue;
2506 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2507 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2508 if (Val > 4)
2509 return false;
2510 }
2511
2512 // Upper quadword shuffled.
2513 for (unsigned i = 4; i != 8; ++i) {
2514 SDOperand Arg = N->getOperand(i);
2515 if (Arg.getOpcode() == ISD::UNDEF) continue;
2516 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2517 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2518 if (Val < 4 || Val > 7)
2519 return false;
2520 }
2521
2522 return true;
2523}
2524
Evan Chengc995b452006-04-06 23:23:56 +00002525/// CommuteVectorShuffle - Swap vector_shuffle operandsas well as
2526/// values in ther permute mask.
Evan Chengc415c5b2006-10-25 21:49:50 +00002527static SDOperand CommuteVectorShuffle(SDOperand Op, SDOperand &V1,
2528 SDOperand &V2, SDOperand &Mask,
2529 SelectionDAG &DAG) {
Evan Chengc995b452006-04-06 23:23:56 +00002530 MVT::ValueType VT = Op.getValueType();
2531 MVT::ValueType MaskVT = Mask.getValueType();
2532 MVT::ValueType EltVT = MVT::getVectorBaseType(MaskVT);
2533 unsigned NumElems = Mask.getNumOperands();
Chris Lattner35a08552007-02-25 07:10:00 +00002534 SmallVector<SDOperand, 8> MaskVec;
Evan Chengc995b452006-04-06 23:23:56 +00002535
2536 for (unsigned i = 0; i != NumElems; ++i) {
2537 SDOperand Arg = Mask.getOperand(i);
Evan Chenga3caaee2006-04-19 22:48:17 +00002538 if (Arg.getOpcode() == ISD::UNDEF) {
2539 MaskVec.push_back(DAG.getNode(ISD::UNDEF, EltVT));
2540 continue;
2541 }
Evan Chengc995b452006-04-06 23:23:56 +00002542 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2543 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2544 if (Val < NumElems)
2545 MaskVec.push_back(DAG.getConstant(Val + NumElems, EltVT));
2546 else
2547 MaskVec.push_back(DAG.getConstant(Val - NumElems, EltVT));
2548 }
2549
Evan Chengc415c5b2006-10-25 21:49:50 +00002550 std::swap(V1, V2);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002551 Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Chengc415c5b2006-10-25 21:49:50 +00002552 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
Evan Chengc995b452006-04-06 23:23:56 +00002553}
2554
Evan Cheng7855e4d2006-04-19 20:35:22 +00002555/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
2556/// match movhlps. The lower half elements should come from upper half of
2557/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00002558/// half of V2 (and in order).
Evan Cheng7855e4d2006-04-19 20:35:22 +00002559static bool ShouldXformToMOVHLPS(SDNode *Mask) {
2560 unsigned NumElems = Mask->getNumOperands();
2561 if (NumElems != 4)
2562 return false;
2563 for (unsigned i = 0, e = 2; i != e; ++i)
2564 if (!isUndefOrEqual(Mask->getOperand(i), i+2))
2565 return false;
2566 for (unsigned i = 2; i != 4; ++i)
2567 if (!isUndefOrEqual(Mask->getOperand(i), i+4))
2568 return false;
2569 return true;
2570}
2571
Evan Chengc995b452006-04-06 23:23:56 +00002572/// isScalarLoadToVector - Returns true if the node is a scalar load that
2573/// is promoted to a vector.
Evan Cheng7855e4d2006-04-19 20:35:22 +00002574static inline bool isScalarLoadToVector(SDNode *N) {
2575 if (N->getOpcode() == ISD::SCALAR_TO_VECTOR) {
2576 N = N->getOperand(0).Val;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002577 return ISD::isNON_EXTLoad(N);
Evan Chengc995b452006-04-06 23:23:56 +00002578 }
2579 return false;
2580}
2581
Evan Cheng7855e4d2006-04-19 20:35:22 +00002582/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
2583/// match movlp{s|d}. The lower half elements should come from lower half of
2584/// V1 (and in order), and the upper half elements should come from the upper
2585/// half of V2 (and in order). And since V1 will become the source of the
2586/// MOVLP, it must be either a vector load or a scalar load to vector.
Evan Chenge646abb2006-10-09 21:39:25 +00002587static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2, SDNode *Mask) {
Evan Chenge71fe34d2006-10-09 20:57:25 +00002588 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng7855e4d2006-04-19 20:35:22 +00002589 return false;
Evan Chenge646abb2006-10-09 21:39:25 +00002590 // Is V2 is a vector load, don't do this transformation. We will try to use
2591 // load folding shufps op.
2592 if (ISD::isNON_EXTLoad(V2))
2593 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002594
Evan Cheng7855e4d2006-04-19 20:35:22 +00002595 unsigned NumElems = Mask->getNumOperands();
2596 if (NumElems != 2 && NumElems != 4)
2597 return false;
2598 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
2599 if (!isUndefOrEqual(Mask->getOperand(i), i))
2600 return false;
2601 for (unsigned i = NumElems/2; i != NumElems; ++i)
2602 if (!isUndefOrEqual(Mask->getOperand(i), i+NumElems))
2603 return false;
2604 return true;
Evan Chengc995b452006-04-06 23:23:56 +00002605}
2606
Evan Cheng60f0b892006-04-20 08:58:49 +00002607/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
2608/// all the same.
2609static bool isSplatVector(SDNode *N) {
2610 if (N->getOpcode() != ISD::BUILD_VECTOR)
2611 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002612
Evan Cheng60f0b892006-04-20 08:58:49 +00002613 SDOperand SplatValue = N->getOperand(0);
2614 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
2615 if (N->getOperand(i) != SplatValue)
Evan Chengc995b452006-04-06 23:23:56 +00002616 return false;
2617 return true;
2618}
2619
Evan Cheng89c5d042006-09-08 01:50:06 +00002620/// isUndefShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
2621/// to an undef.
2622static bool isUndefShuffle(SDNode *N) {
2623 if (N->getOpcode() != ISD::BUILD_VECTOR)
2624 return false;
2625
2626 SDOperand V1 = N->getOperand(0);
2627 SDOperand V2 = N->getOperand(1);
2628 SDOperand Mask = N->getOperand(2);
2629 unsigned NumElems = Mask.getNumOperands();
2630 for (unsigned i = 0; i != NumElems; ++i) {
2631 SDOperand Arg = Mask.getOperand(i);
2632 if (Arg.getOpcode() != ISD::UNDEF) {
2633 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2634 if (Val < NumElems && V1.getOpcode() != ISD::UNDEF)
2635 return false;
2636 else if (Val >= NumElems && V2.getOpcode() != ISD::UNDEF)
2637 return false;
2638 }
2639 }
2640 return true;
2641}
2642
Evan Cheng60f0b892006-04-20 08:58:49 +00002643/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
2644/// that point to V2 points to its first element.
2645static SDOperand NormalizeMask(SDOperand Mask, SelectionDAG &DAG) {
2646 assert(Mask.getOpcode() == ISD::BUILD_VECTOR);
2647
2648 bool Changed = false;
Chris Lattner35a08552007-02-25 07:10:00 +00002649 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng60f0b892006-04-20 08:58:49 +00002650 unsigned NumElems = Mask.getNumOperands();
2651 for (unsigned i = 0; i != NumElems; ++i) {
2652 SDOperand Arg = Mask.getOperand(i);
2653 if (Arg.getOpcode() != ISD::UNDEF) {
2654 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2655 if (Val > NumElems) {
2656 Arg = DAG.getConstant(NumElems, Arg.getValueType());
2657 Changed = true;
2658 }
2659 }
2660 MaskVec.push_back(Arg);
2661 }
2662
2663 if (Changed)
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002664 Mask = DAG.getNode(ISD::BUILD_VECTOR, Mask.getValueType(),
2665 &MaskVec[0], MaskVec.size());
Evan Cheng60f0b892006-04-20 08:58:49 +00002666 return Mask;
2667}
2668
Evan Chenge8b51802006-04-21 01:05:10 +00002669/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
2670/// operation of specified width.
2671static SDOperand getMOVLMask(unsigned NumElems, SelectionDAG &DAG) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002672 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2673 MVT::ValueType BaseVT = MVT::getVectorBaseType(MaskVT);
2674
Chris Lattner35a08552007-02-25 07:10:00 +00002675 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng60f0b892006-04-20 08:58:49 +00002676 MaskVec.push_back(DAG.getConstant(NumElems, BaseVT));
2677 for (unsigned i = 1; i != NumElems; ++i)
2678 MaskVec.push_back(DAG.getConstant(i, BaseVT));
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002679 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Cheng60f0b892006-04-20 08:58:49 +00002680}
2681
Evan Cheng5022b342006-04-17 20:43:08 +00002682/// getUnpacklMask - Returns a vector_shuffle mask for an unpackl operation
2683/// of specified width.
2684static SDOperand getUnpacklMask(unsigned NumElems, SelectionDAG &DAG) {
2685 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2686 MVT::ValueType BaseVT = MVT::getVectorBaseType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002687 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng5022b342006-04-17 20:43:08 +00002688 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
2689 MaskVec.push_back(DAG.getConstant(i, BaseVT));
2690 MaskVec.push_back(DAG.getConstant(i + NumElems, BaseVT));
2691 }
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002692 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Cheng5022b342006-04-17 20:43:08 +00002693}
2694
Evan Cheng60f0b892006-04-20 08:58:49 +00002695/// getUnpackhMask - Returns a vector_shuffle mask for an unpackh operation
2696/// of specified width.
2697static SDOperand getUnpackhMask(unsigned NumElems, SelectionDAG &DAG) {
2698 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2699 MVT::ValueType BaseVT = MVT::getVectorBaseType(MaskVT);
2700 unsigned Half = NumElems/2;
Chris Lattner35a08552007-02-25 07:10:00 +00002701 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng60f0b892006-04-20 08:58:49 +00002702 for (unsigned i = 0; i != Half; ++i) {
2703 MaskVec.push_back(DAG.getConstant(i + Half, BaseVT));
2704 MaskVec.push_back(DAG.getConstant(i + NumElems + Half, BaseVT));
2705 }
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002706 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Cheng60f0b892006-04-20 08:58:49 +00002707}
2708
Evan Chenge8b51802006-04-21 01:05:10 +00002709/// getZeroVector - Returns a vector of specified type with all zero elements.
2710///
2711static SDOperand getZeroVector(MVT::ValueType VT, SelectionDAG &DAG) {
2712 assert(MVT::isVector(VT) && "Expected a vector type");
2713 unsigned NumElems = getVectorNumElements(VT);
2714 MVT::ValueType EVT = MVT::getVectorBaseType(VT);
2715 bool isFP = MVT::isFloatingPoint(EVT);
2716 SDOperand Zero = isFP ? DAG.getConstantFP(0.0, EVT) : DAG.getConstant(0, EVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002717 SmallVector<SDOperand, 8> ZeroVec(NumElems, Zero);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002718 return DAG.getNode(ISD::BUILD_VECTOR, VT, &ZeroVec[0], ZeroVec.size());
Evan Chenge8b51802006-04-21 01:05:10 +00002719}
2720
Evan Cheng5022b342006-04-17 20:43:08 +00002721/// PromoteSplat - Promote a splat of v8i16 or v16i8 to v4i32.
2722///
2723static SDOperand PromoteSplat(SDOperand Op, SelectionDAG &DAG) {
2724 SDOperand V1 = Op.getOperand(0);
Evan Chenge8b51802006-04-21 01:05:10 +00002725 SDOperand Mask = Op.getOperand(2);
Evan Cheng5022b342006-04-17 20:43:08 +00002726 MVT::ValueType VT = Op.getValueType();
Evan Chenge8b51802006-04-21 01:05:10 +00002727 unsigned NumElems = Mask.getNumOperands();
2728 Mask = getUnpacklMask(NumElems, DAG);
Evan Cheng5022b342006-04-17 20:43:08 +00002729 while (NumElems != 4) {
Evan Chenge8b51802006-04-21 01:05:10 +00002730 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V1, Mask);
Evan Cheng5022b342006-04-17 20:43:08 +00002731 NumElems >>= 1;
2732 }
2733 V1 = DAG.getNode(ISD::BIT_CONVERT, MVT::v4i32, V1);
2734
2735 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
Evan Chenge8b51802006-04-21 01:05:10 +00002736 Mask = getZeroVector(MaskVT, DAG);
Evan Cheng5022b342006-04-17 20:43:08 +00002737 SDOperand Shuffle = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v4i32, V1,
Evan Chenge8b51802006-04-21 01:05:10 +00002738 DAG.getNode(ISD::UNDEF, MVT::v4i32), Mask);
Evan Cheng5022b342006-04-17 20:43:08 +00002739 return DAG.getNode(ISD::BIT_CONVERT, VT, Shuffle);
2740}
2741
Evan Chenge8b51802006-04-21 01:05:10 +00002742/// isZeroNode - Returns true if Elt is a constant zero or a floating point
2743/// constant +0.0.
2744static inline bool isZeroNode(SDOperand Elt) {
2745 return ((isa<ConstantSDNode>(Elt) &&
2746 cast<ConstantSDNode>(Elt)->getValue() == 0) ||
2747 (isa<ConstantFPSDNode>(Elt) &&
2748 cast<ConstantFPSDNode>(Elt)->isExactlyValue(0.0)));
2749}
2750
Evan Cheng14215c32006-04-21 23:03:30 +00002751/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
2752/// vector and zero or undef vector.
2753static SDOperand getShuffleVectorZeroOrUndef(SDOperand V2, MVT::ValueType VT,
Evan Chenge8b51802006-04-21 01:05:10 +00002754 unsigned NumElems, unsigned Idx,
Evan Cheng14215c32006-04-21 23:03:30 +00002755 bool isZero, SelectionDAG &DAG) {
2756 SDOperand V1 = isZero ? getZeroVector(VT, DAG) : DAG.getNode(ISD::UNDEF, VT);
Evan Chenge8b51802006-04-21 01:05:10 +00002757 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2758 MVT::ValueType EVT = MVT::getVectorBaseType(MaskVT);
2759 SDOperand Zero = DAG.getConstant(0, EVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002760 SmallVector<SDOperand, 8> MaskVec(NumElems, Zero);
Evan Chenge8b51802006-04-21 01:05:10 +00002761 MaskVec[Idx] = DAG.getConstant(NumElems, EVT);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002762 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2763 &MaskVec[0], MaskVec.size());
Evan Cheng14215c32006-04-21 23:03:30 +00002764 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
Evan Chenge8b51802006-04-21 01:05:10 +00002765}
2766
Evan Chengb0461082006-04-24 18:01:45 +00002767/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
2768///
2769static SDOperand LowerBuildVectorv16i8(SDOperand Op, unsigned NonZeros,
2770 unsigned NumNonZero, unsigned NumZero,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002771 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengb0461082006-04-24 18:01:45 +00002772 if (NumNonZero > 8)
2773 return SDOperand();
2774
2775 SDOperand V(0, 0);
2776 bool First = true;
2777 for (unsigned i = 0; i < 16; ++i) {
2778 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
2779 if (ThisIsNonZero && First) {
2780 if (NumZero)
2781 V = getZeroVector(MVT::v8i16, DAG);
2782 else
2783 V = DAG.getNode(ISD::UNDEF, MVT::v8i16);
2784 First = false;
2785 }
2786
2787 if ((i & 1) != 0) {
2788 SDOperand ThisElt(0, 0), LastElt(0, 0);
2789 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
2790 if (LastIsNonZero) {
2791 LastElt = DAG.getNode(ISD::ZERO_EXTEND, MVT::i16, Op.getOperand(i-1));
2792 }
2793 if (ThisIsNonZero) {
2794 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, MVT::i16, Op.getOperand(i));
2795 ThisElt = DAG.getNode(ISD::SHL, MVT::i16,
2796 ThisElt, DAG.getConstant(8, MVT::i8));
2797 if (LastIsNonZero)
2798 ThisElt = DAG.getNode(ISD::OR, MVT::i16, ThisElt, LastElt);
2799 } else
2800 ThisElt = LastElt;
2801
2802 if (ThisElt.Val)
2803 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, V, ThisElt,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002804 DAG.getConstant(i/2, TLI.getPointerTy()));
Evan Chengb0461082006-04-24 18:01:45 +00002805 }
2806 }
2807
2808 return DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, V);
2809}
2810
2811/// LowerBuildVectorv16i8 - Custom lower build_vector of v8i16.
2812///
2813static SDOperand LowerBuildVectorv8i16(SDOperand Op, unsigned NonZeros,
2814 unsigned NumNonZero, unsigned NumZero,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002815 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengb0461082006-04-24 18:01:45 +00002816 if (NumNonZero > 4)
2817 return SDOperand();
2818
2819 SDOperand V(0, 0);
2820 bool First = true;
2821 for (unsigned i = 0; i < 8; ++i) {
2822 bool isNonZero = (NonZeros & (1 << i)) != 0;
2823 if (isNonZero) {
2824 if (First) {
2825 if (NumZero)
2826 V = getZeroVector(MVT::v8i16, DAG);
2827 else
2828 V = DAG.getNode(ISD::UNDEF, MVT::v8i16);
2829 First = false;
2830 }
2831 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, V, Op.getOperand(i),
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002832 DAG.getConstant(i, TLI.getPointerTy()));
Evan Chengb0461082006-04-24 18:01:45 +00002833 }
2834 }
2835
2836 return V;
2837}
2838
Evan Chenga9467aa2006-04-25 20:13:52 +00002839SDOperand
2840X86TargetLowering::LowerBUILD_VECTOR(SDOperand Op, SelectionDAG &DAG) {
2841 // All zero's are handled with pxor.
2842 if (ISD::isBuildVectorAllZeros(Op.Val))
2843 return Op;
2844
2845 // All one's are handled with pcmpeqd.
2846 if (ISD::isBuildVectorAllOnes(Op.Val))
2847 return Op;
2848
2849 MVT::ValueType VT = Op.getValueType();
2850 MVT::ValueType EVT = MVT::getVectorBaseType(VT);
2851 unsigned EVTBits = MVT::getSizeInBits(EVT);
2852
2853 unsigned NumElems = Op.getNumOperands();
2854 unsigned NumZero = 0;
2855 unsigned NumNonZero = 0;
2856 unsigned NonZeros = 0;
2857 std::set<SDOperand> Values;
2858 for (unsigned i = 0; i < NumElems; ++i) {
2859 SDOperand Elt = Op.getOperand(i);
2860 if (Elt.getOpcode() != ISD::UNDEF) {
2861 Values.insert(Elt);
2862 if (isZeroNode(Elt))
2863 NumZero++;
2864 else {
2865 NonZeros |= (1 << i);
2866 NumNonZero++;
2867 }
2868 }
2869 }
2870
2871 if (NumNonZero == 0)
2872 // Must be a mix of zero and undef. Return a zero vector.
2873 return getZeroVector(VT, DAG);
2874
2875 // Splat is obviously ok. Let legalizer expand it to a shuffle.
2876 if (Values.size() == 1)
2877 return SDOperand();
2878
2879 // Special case for single non-zero element.
Evan Cheng798b3062006-10-25 20:48:19 +00002880 if (NumNonZero == 1) {
Evan Chenga9467aa2006-04-25 20:13:52 +00002881 unsigned Idx = CountTrailingZeros_32(NonZeros);
2882 SDOperand Item = Op.getOperand(Idx);
2883 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Item);
2884 if (Idx == 0)
2885 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
2886 return getShuffleVectorZeroOrUndef(Item, VT, NumElems, Idx,
2887 NumZero > 0, DAG);
2888
2889 if (EVTBits == 32) {
2890 // Turn it into a shuffle of zero and zero-extended scalar to vector.
2891 Item = getShuffleVectorZeroOrUndef(Item, VT, NumElems, 0, NumZero > 0,
2892 DAG);
2893 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2894 MVT::ValueType MaskEVT = MVT::getVectorBaseType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002895 SmallVector<SDOperand, 8> MaskVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00002896 for (unsigned i = 0; i < NumElems; i++)
2897 MaskVec.push_back(DAG.getConstant((i == Idx) ? 0 : 1, MaskEVT));
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002898 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2899 &MaskVec[0], MaskVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00002900 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, Item,
2901 DAG.getNode(ISD::UNDEF, VT), Mask);
2902 }
2903 }
2904
Evan Cheng8c5766e2006-10-04 18:33:38 +00002905 // Let legalizer expand 2-wide build_vector's.
Evan Chenga9467aa2006-04-25 20:13:52 +00002906 if (EVTBits == 64)
2907 return SDOperand();
2908
2909 // If element VT is < 32 bits, convert it to inserts into a zero vector.
2910 if (EVTBits == 8) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002911 SDOperand V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
2912 *this);
Evan Chenga9467aa2006-04-25 20:13:52 +00002913 if (V.Val) return V;
2914 }
2915
2916 if (EVTBits == 16) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002917 SDOperand V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
2918 *this);
Evan Chenga9467aa2006-04-25 20:13:52 +00002919 if (V.Val) return V;
2920 }
2921
2922 // If element VT is == 32 bits, turn it into a number of shuffles.
Chris Lattner35a08552007-02-25 07:10:00 +00002923 SmallVector<SDOperand, 8> V;
2924 V.resize(NumElems);
Evan Chenga9467aa2006-04-25 20:13:52 +00002925 if (NumElems == 4 && NumZero > 0) {
2926 for (unsigned i = 0; i < 4; ++i) {
2927 bool isZero = !(NonZeros & (1 << i));
2928 if (isZero)
2929 V[i] = getZeroVector(VT, DAG);
2930 else
2931 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Op.getOperand(i));
2932 }
2933
2934 for (unsigned i = 0; i < 2; ++i) {
2935 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
2936 default: break;
2937 case 0:
2938 V[i] = V[i*2]; // Must be a zero vector.
2939 break;
2940 case 1:
2941 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2+1], V[i*2],
2942 getMOVLMask(NumElems, DAG));
2943 break;
2944 case 2:
2945 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2], V[i*2+1],
2946 getMOVLMask(NumElems, DAG));
2947 break;
2948 case 3:
2949 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2], V[i*2+1],
2950 getUnpacklMask(NumElems, DAG));
2951 break;
2952 }
2953 }
2954
Evan Cheng9fee4422006-05-16 07:21:53 +00002955 // Take advantage of the fact GR32 to VR128 scalar_to_vector (i.e. movd)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00002956 // clears the upper bits.
Evan Chenga9467aa2006-04-25 20:13:52 +00002957 // FIXME: we can do the same for v4f32 case when we know both parts of
2958 // the lower half come from scalar_to_vector (loadf32). We should do
2959 // that in post legalizer dag combiner with target specific hooks.
Evan Cheng798b3062006-10-25 20:48:19 +00002960 if (MVT::isInteger(EVT) && (NonZeros & (0x3 << 2)) == 0)
Evan Chenga9467aa2006-04-25 20:13:52 +00002961 return V[0];
2962 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2963 MVT::ValueType EVT = MVT::getVectorBaseType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002964 SmallVector<SDOperand, 8> MaskVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00002965 bool Reverse = (NonZeros & 0x3) == 2;
2966 for (unsigned i = 0; i < 2; ++i)
2967 if (Reverse)
2968 MaskVec.push_back(DAG.getConstant(1-i, EVT));
2969 else
2970 MaskVec.push_back(DAG.getConstant(i, EVT));
2971 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
2972 for (unsigned i = 0; i < 2; ++i)
2973 if (Reverse)
2974 MaskVec.push_back(DAG.getConstant(1-i+NumElems, EVT));
2975 else
2976 MaskVec.push_back(DAG.getConstant(i+NumElems, EVT));
Chris Lattnered728e82006-08-11 17:38:39 +00002977 SDOperand ShufMask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2978 &MaskVec[0], MaskVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00002979 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[0], V[1], ShufMask);
2980 }
2981
2982 if (Values.size() > 2) {
2983 // Expand into a number of unpckl*.
2984 // e.g. for v4f32
2985 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
2986 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
2987 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
2988 SDOperand UnpckMask = getUnpacklMask(NumElems, DAG);
2989 for (unsigned i = 0; i < NumElems; ++i)
2990 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Op.getOperand(i));
2991 NumElems >>= 1;
2992 while (NumElems != 0) {
2993 for (unsigned i = 0; i < NumElems; ++i)
2994 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i], V[i + NumElems],
2995 UnpckMask);
2996 NumElems >>= 1;
2997 }
2998 return V[0];
2999 }
3000
3001 return SDOperand();
3002}
3003
3004SDOperand
3005X86TargetLowering::LowerVECTOR_SHUFFLE(SDOperand Op, SelectionDAG &DAG) {
3006 SDOperand V1 = Op.getOperand(0);
3007 SDOperand V2 = Op.getOperand(1);
3008 SDOperand PermMask = Op.getOperand(2);
3009 MVT::ValueType VT = Op.getValueType();
3010 unsigned NumElems = PermMask.getNumOperands();
3011 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
3012 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Cheng949bcc92006-10-16 06:36:00 +00003013 bool V1IsSplat = false;
3014 bool V2IsSplat = false;
Evan Chenga9467aa2006-04-25 20:13:52 +00003015
Evan Cheng89c5d042006-09-08 01:50:06 +00003016 if (isUndefShuffle(Op.Val))
3017 return DAG.getNode(ISD::UNDEF, VT);
3018
Evan Chenga9467aa2006-04-25 20:13:52 +00003019 if (isSplatMask(PermMask.Val)) {
3020 if (NumElems <= 4) return Op;
3021 // Promote it to a v4i32 splat.
Evan Cheng798b3062006-10-25 20:48:19 +00003022 return PromoteSplat(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00003023 }
3024
Evan Cheng798b3062006-10-25 20:48:19 +00003025 if (X86::isMOVLMask(PermMask.Val))
3026 return (V1IsUndef) ? V2 : Op;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003027
Evan Cheng798b3062006-10-25 20:48:19 +00003028 if (X86::isMOVSHDUPMask(PermMask.Val) ||
3029 X86::isMOVSLDUPMask(PermMask.Val) ||
3030 X86::isMOVHLPSMask(PermMask.Val) ||
3031 X86::isMOVHPMask(PermMask.Val) ||
3032 X86::isMOVLPMask(PermMask.Val))
3033 return Op;
Evan Chenga9467aa2006-04-25 20:13:52 +00003034
Evan Cheng798b3062006-10-25 20:48:19 +00003035 if (ShouldXformToMOVHLPS(PermMask.Val) ||
3036 ShouldXformToMOVLP(V1.Val, V2.Val, PermMask.Val))
Evan Chengc415c5b2006-10-25 21:49:50 +00003037 return CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00003038
Evan Chengc415c5b2006-10-25 21:49:50 +00003039 bool Commuted = false;
Evan Cheng798b3062006-10-25 20:48:19 +00003040 V1IsSplat = isSplatVector(V1.Val);
3041 V2IsSplat = isSplatVector(V2.Val);
3042 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Evan Chengc415c5b2006-10-25 21:49:50 +00003043 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
Evan Cheng798b3062006-10-25 20:48:19 +00003044 std::swap(V1IsSplat, V2IsSplat);
3045 std::swap(V1IsUndef, V2IsUndef);
Evan Chengc415c5b2006-10-25 21:49:50 +00003046 Commuted = true;
Evan Cheng798b3062006-10-25 20:48:19 +00003047 }
3048
3049 if (isCommutedMOVL(PermMask.Val, V2IsSplat, V2IsUndef)) {
3050 if (V2IsUndef) return V1;
Evan Chengc415c5b2006-10-25 21:49:50 +00003051 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
Evan Cheng798b3062006-10-25 20:48:19 +00003052 if (V2IsSplat) {
3053 // V2 is a splat, so the mask may be malformed. That is, it may point
3054 // to any V2 element. The instruction selectior won't like this. Get
3055 // a corrected mask and commute to form a proper MOVS{S|D}.
3056 SDOperand NewMask = getMOVLMask(NumElems, DAG);
3057 if (NewMask.Val != PermMask.Val)
3058 Op = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
Evan Chenga9467aa2006-04-25 20:13:52 +00003059 }
Evan Cheng798b3062006-10-25 20:48:19 +00003060 return Op;
Evan Cheng949bcc92006-10-16 06:36:00 +00003061 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003062
Evan Cheng949bcc92006-10-16 06:36:00 +00003063 if (X86::isUNPCKL_v_undef_Mask(PermMask.Val) ||
3064 X86::isUNPCKLMask(PermMask.Val) ||
3065 X86::isUNPCKHMask(PermMask.Val))
3066 return Op;
Evan Cheng8c5766e2006-10-04 18:33:38 +00003067
Evan Cheng798b3062006-10-25 20:48:19 +00003068 if (V2IsSplat) {
3069 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003070 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng798b3062006-10-25 20:48:19 +00003071 // new vector_shuffle with the corrected mask.
3072 SDOperand NewMask = NormalizeMask(PermMask, DAG);
3073 if (NewMask.Val != PermMask.Val) {
3074 if (X86::isUNPCKLMask(PermMask.Val, true)) {
3075 SDOperand NewMask = getUnpacklMask(NumElems, DAG);
3076 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
3077 } else if (X86::isUNPCKHMask(PermMask.Val, true)) {
3078 SDOperand NewMask = getUnpackhMask(NumElems, DAG);
3079 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
Evan Chenga9467aa2006-04-25 20:13:52 +00003080 }
3081 }
3082 }
3083
3084 // Normalize the node to match x86 shuffle ops if needed
Evan Chengc415c5b2006-10-25 21:49:50 +00003085 if (V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(PermMask.Val))
3086 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
3087
3088 if (Commuted) {
3089 // Commute is back and try unpck* again.
3090 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
3091 if (X86::isUNPCKL_v_undef_Mask(PermMask.Val) ||
3092 X86::isUNPCKLMask(PermMask.Val) ||
3093 X86::isUNPCKHMask(PermMask.Val))
3094 return Op;
3095 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003096
3097 // If VT is integer, try PSHUF* first, then SHUFP*.
3098 if (MVT::isInteger(VT)) {
3099 if (X86::isPSHUFDMask(PermMask.Val) ||
3100 X86::isPSHUFHWMask(PermMask.Val) ||
3101 X86::isPSHUFLWMask(PermMask.Val)) {
3102 if (V2.getOpcode() != ISD::UNDEF)
3103 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1,
3104 DAG.getNode(ISD::UNDEF, V1.getValueType()),PermMask);
3105 return Op;
3106 }
3107
3108 if (X86::isSHUFPMask(PermMask.Val))
3109 return Op;
3110
3111 // Handle v8i16 shuffle high / low shuffle node pair.
3112 if (VT == MVT::v8i16 && isPSHUFHW_PSHUFLWMask(PermMask.Val)) {
3113 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
3114 MVT::ValueType BaseVT = MVT::getVectorBaseType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00003115 SmallVector<SDOperand, 8> MaskVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00003116 for (unsigned i = 0; i != 4; ++i)
3117 MaskVec.push_back(PermMask.getOperand(i));
3118 for (unsigned i = 4; i != 8; ++i)
3119 MaskVec.push_back(DAG.getConstant(i, BaseVT));
Chris Lattnered728e82006-08-11 17:38:39 +00003120 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3121 &MaskVec[0], MaskVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003122 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
3123 MaskVec.clear();
3124 for (unsigned i = 0; i != 4; ++i)
3125 MaskVec.push_back(DAG.getConstant(i, BaseVT));
3126 for (unsigned i = 4; i != 8; ++i)
3127 MaskVec.push_back(PermMask.getOperand(i));
Chris Lattnered728e82006-08-11 17:38:39 +00003128 Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0],MaskVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003129 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
3130 }
3131 } else {
3132 // Floating point cases in the other order.
3133 if (X86::isSHUFPMask(PermMask.Val))
3134 return Op;
3135 if (X86::isPSHUFDMask(PermMask.Val) ||
3136 X86::isPSHUFHWMask(PermMask.Val) ||
3137 X86::isPSHUFLWMask(PermMask.Val)) {
3138 if (V2.getOpcode() != ISD::UNDEF)
3139 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1,
3140 DAG.getNode(ISD::UNDEF, V1.getValueType()),PermMask);
3141 return Op;
3142 }
3143 }
3144
3145 if (NumElems == 4) {
Evan Chenga9467aa2006-04-25 20:13:52 +00003146 MVT::ValueType MaskVT = PermMask.getValueType();
3147 MVT::ValueType MaskEVT = MVT::getVectorBaseType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00003148 SmallVector<std::pair<int, int>, 8> Locs;
Evan Cheng3cd43622006-04-28 07:03:38 +00003149 Locs.reserve(NumElems);
Chris Lattner35a08552007-02-25 07:10:00 +00003150 SmallVector<SDOperand, 8> Mask1(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
3151 SmallVector<SDOperand, 8> Mask2(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
Evan Cheng3cd43622006-04-28 07:03:38 +00003152 unsigned NumHi = 0;
3153 unsigned NumLo = 0;
3154 // If no more than two elements come from either vector. This can be
3155 // implemented with two shuffles. First shuffle gather the elements.
3156 // The second shuffle, which takes the first shuffle as both of its
3157 // vector operands, put the elements into the right order.
3158 for (unsigned i = 0; i != NumElems; ++i) {
3159 SDOperand Elt = PermMask.getOperand(i);
3160 if (Elt.getOpcode() == ISD::UNDEF) {
3161 Locs[i] = std::make_pair(-1, -1);
3162 } else {
3163 unsigned Val = cast<ConstantSDNode>(Elt)->getValue();
3164 if (Val < NumElems) {
3165 Locs[i] = std::make_pair(0, NumLo);
3166 Mask1[NumLo] = Elt;
3167 NumLo++;
3168 } else {
3169 Locs[i] = std::make_pair(1, NumHi);
3170 if (2+NumHi < NumElems)
3171 Mask1[2+NumHi] = Elt;
3172 NumHi++;
3173 }
3174 }
3175 }
3176 if (NumLo <= 2 && NumHi <= 2) {
3177 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Chris Lattnered728e82006-08-11 17:38:39 +00003178 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3179 &Mask1[0], Mask1.size()));
Evan Cheng3cd43622006-04-28 07:03:38 +00003180 for (unsigned i = 0; i != NumElems; ++i) {
3181 if (Locs[i].first == -1)
3182 continue;
3183 else {
3184 unsigned Idx = (i < NumElems/2) ? 0 : NumElems;
3185 Idx += Locs[i].first * (NumElems/2) + Locs[i].second;
3186 Mask2[i] = DAG.getConstant(Idx, MaskEVT);
3187 }
3188 }
3189
3190 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V1,
Chris Lattnered728e82006-08-11 17:38:39 +00003191 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3192 &Mask2[0], Mask2.size()));
Evan Cheng3cd43622006-04-28 07:03:38 +00003193 }
3194
3195 // Break it into (shuffle shuffle_hi, shuffle_lo).
3196 Locs.clear();
Chris Lattner35a08552007-02-25 07:10:00 +00003197 SmallVector<SDOperand,8> LoMask(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
3198 SmallVector<SDOperand,8> HiMask(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
3199 SmallVector<SDOperand,8> *MaskPtr = &LoMask;
Evan Chenga9467aa2006-04-25 20:13:52 +00003200 unsigned MaskIdx = 0;
3201 unsigned LoIdx = 0;
3202 unsigned HiIdx = NumElems/2;
3203 for (unsigned i = 0; i != NumElems; ++i) {
3204 if (i == NumElems/2) {
3205 MaskPtr = &HiMask;
3206 MaskIdx = 1;
3207 LoIdx = 0;
3208 HiIdx = NumElems/2;
3209 }
3210 SDOperand Elt = PermMask.getOperand(i);
3211 if (Elt.getOpcode() == ISD::UNDEF) {
3212 Locs[i] = std::make_pair(-1, -1);
3213 } else if (cast<ConstantSDNode>(Elt)->getValue() < NumElems) {
3214 Locs[i] = std::make_pair(MaskIdx, LoIdx);
3215 (*MaskPtr)[LoIdx] = Elt;
3216 LoIdx++;
3217 } else {
3218 Locs[i] = std::make_pair(MaskIdx, HiIdx);
3219 (*MaskPtr)[HiIdx] = Elt;
3220 HiIdx++;
3221 }
3222 }
3223
Chris Lattner3d826992006-05-16 06:45:34 +00003224 SDOperand LoShuffle =
3225 DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Chris Lattnered728e82006-08-11 17:38:39 +00003226 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3227 &LoMask[0], LoMask.size()));
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003228 SDOperand HiShuffle =
Chris Lattner3d826992006-05-16 06:45:34 +00003229 DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Chris Lattnered728e82006-08-11 17:38:39 +00003230 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3231 &HiMask[0], HiMask.size()));
Chris Lattner35a08552007-02-25 07:10:00 +00003232 SmallVector<SDOperand, 8> MaskOps;
Evan Chenga9467aa2006-04-25 20:13:52 +00003233 for (unsigned i = 0; i != NumElems; ++i) {
3234 if (Locs[i].first == -1) {
3235 MaskOps.push_back(DAG.getNode(ISD::UNDEF, MaskEVT));
3236 } else {
3237 unsigned Idx = Locs[i].first * NumElems + Locs[i].second;
3238 MaskOps.push_back(DAG.getConstant(Idx, MaskEVT));
3239 }
3240 }
3241 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, LoShuffle, HiShuffle,
Chris Lattnered728e82006-08-11 17:38:39 +00003242 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3243 &MaskOps[0], MaskOps.size()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003244 }
3245
3246 return SDOperand();
3247}
3248
3249SDOperand
3250X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDOperand Op, SelectionDAG &DAG) {
3251 if (!isa<ConstantSDNode>(Op.getOperand(1)))
3252 return SDOperand();
3253
3254 MVT::ValueType VT = Op.getValueType();
3255 // TODO: handle v16i8.
3256 if (MVT::getSizeInBits(VT) == 16) {
3257 // Transform it so it match pextrw which produces a 32-bit result.
3258 MVT::ValueType EVT = (MVT::ValueType)(VT+1);
3259 SDOperand Extract = DAG.getNode(X86ISD::PEXTRW, EVT,
3260 Op.getOperand(0), Op.getOperand(1));
3261 SDOperand Assert = DAG.getNode(ISD::AssertZext, EVT, Extract,
3262 DAG.getValueType(VT));
3263 return DAG.getNode(ISD::TRUNCATE, VT, Assert);
3264 } else if (MVT::getSizeInBits(VT) == 32) {
3265 SDOperand Vec = Op.getOperand(0);
3266 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
3267 if (Idx == 0)
3268 return Op;
Evan Chenga9467aa2006-04-25 20:13:52 +00003269 // SHUFPS the element to the lowest double word, then movss.
3270 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
Chris Lattner35a08552007-02-25 07:10:00 +00003271 SmallVector<SDOperand, 8> IdxVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00003272 IdxVec.push_back(DAG.getConstant(Idx, MVT::getVectorBaseType(MaskVT)));
3273 IdxVec.push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(MaskVT)));
3274 IdxVec.push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(MaskVT)));
3275 IdxVec.push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(MaskVT)));
Chris Lattnered728e82006-08-11 17:38:39 +00003276 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3277 &IdxVec[0], IdxVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003278 Vec = DAG.getNode(ISD::VECTOR_SHUFFLE, Vec.getValueType(),
Evan Cheng922e1912006-11-07 22:14:24 +00003279 Vec, DAG.getNode(ISD::UNDEF, Vec.getValueType()), Mask);
Evan Chenga9467aa2006-04-25 20:13:52 +00003280 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, VT, Vec,
Evan Chengde7156f2006-06-15 08:14:54 +00003281 DAG.getConstant(0, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003282 } else if (MVT::getSizeInBits(VT) == 64) {
3283 SDOperand Vec = Op.getOperand(0);
3284 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
3285 if (Idx == 0)
3286 return Op;
3287
3288 // UNPCKHPD the element to the lowest double word, then movsd.
3289 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
3290 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
3291 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
Chris Lattner35a08552007-02-25 07:10:00 +00003292 SmallVector<SDOperand, 8> IdxVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00003293 IdxVec.push_back(DAG.getConstant(1, MVT::getVectorBaseType(MaskVT)));
3294 IdxVec.push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(MaskVT)));
Chris Lattnered728e82006-08-11 17:38:39 +00003295 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3296 &IdxVec[0], IdxVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003297 Vec = DAG.getNode(ISD::VECTOR_SHUFFLE, Vec.getValueType(),
3298 Vec, DAG.getNode(ISD::UNDEF, Vec.getValueType()), Mask);
3299 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, VT, Vec,
Evan Chengde7156f2006-06-15 08:14:54 +00003300 DAG.getConstant(0, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003301 }
3302
3303 return SDOperand();
3304}
3305
3306SDOperand
3307X86TargetLowering::LowerINSERT_VECTOR_ELT(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng9fee4422006-05-16 07:21:53 +00003308 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
Evan Chenga9467aa2006-04-25 20:13:52 +00003309 // as its second argument.
3310 MVT::ValueType VT = Op.getValueType();
3311 MVT::ValueType BaseVT = MVT::getVectorBaseType(VT);
3312 SDOperand N0 = Op.getOperand(0);
3313 SDOperand N1 = Op.getOperand(1);
3314 SDOperand N2 = Op.getOperand(2);
3315 if (MVT::getSizeInBits(BaseVT) == 16) {
3316 if (N1.getValueType() != MVT::i32)
3317 N1 = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, N1);
3318 if (N2.getValueType() != MVT::i32)
3319 N2 = DAG.getConstant(cast<ConstantSDNode>(N2)->getValue(), MVT::i32);
3320 return DAG.getNode(X86ISD::PINSRW, VT, N0, N1, N2);
3321 } else if (MVT::getSizeInBits(BaseVT) == 32) {
3322 unsigned Idx = cast<ConstantSDNode>(N2)->getValue();
3323 if (Idx == 0) {
3324 // Use a movss.
3325 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, N1);
3326 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
3327 MVT::ValueType BaseVT = MVT::getVectorBaseType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00003328 SmallVector<SDOperand, 8> MaskVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00003329 MaskVec.push_back(DAG.getConstant(4, BaseVT));
3330 for (unsigned i = 1; i <= 3; ++i)
3331 MaskVec.push_back(DAG.getConstant(i, BaseVT));
3332 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, N0, N1,
Chris Lattnered728e82006-08-11 17:38:39 +00003333 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3334 &MaskVec[0], MaskVec.size()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003335 } else {
3336 // Use two pinsrw instructions to insert a 32 bit value.
3337 Idx <<= 1;
3338 if (MVT::isFloatingPoint(N1.getValueType())) {
Evan Chenge71fe34d2006-10-09 20:57:25 +00003339 if (ISD::isNON_EXTLoad(N1.Val)) {
Evan Cheng9fee4422006-05-16 07:21:53 +00003340 // Just load directly from f32mem to GR32.
Evan Chenge71fe34d2006-10-09 20:57:25 +00003341 LoadSDNode *LD = cast<LoadSDNode>(N1);
3342 N1 = DAG.getLoad(MVT::i32, LD->getChain(), LD->getBasePtr(),
3343 LD->getSrcValue(), LD->getSrcValueOffset());
Evan Chenga9467aa2006-04-25 20:13:52 +00003344 } else {
3345 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, MVT::v4f32, N1);
3346 N1 = DAG.getNode(ISD::BIT_CONVERT, MVT::v4i32, N1);
3347 N1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i32, N1,
Evan Chengde7156f2006-06-15 08:14:54 +00003348 DAG.getConstant(0, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003349 }
3350 }
3351 N0 = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, N0);
3352 N0 = DAG.getNode(X86ISD::PINSRW, MVT::v8i16, N0, N1,
Evan Chengde7156f2006-06-15 08:14:54 +00003353 DAG.getConstant(Idx, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003354 N1 = DAG.getNode(ISD::SRL, MVT::i32, N1, DAG.getConstant(16, MVT::i8));
3355 N0 = DAG.getNode(X86ISD::PINSRW, MVT::v8i16, N0, N1,
Evan Chengde7156f2006-06-15 08:14:54 +00003356 DAG.getConstant(Idx+1, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003357 return DAG.getNode(ISD::BIT_CONVERT, VT, N0);
3358 }
3359 }
3360
3361 return SDOperand();
3362}
3363
3364SDOperand
3365X86TargetLowering::LowerSCALAR_TO_VECTOR(SDOperand Op, SelectionDAG &DAG) {
3366 SDOperand AnyExt = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, Op.getOperand(0));
3367 return DAG.getNode(X86ISD::S2VEC, Op.getValueType(), AnyExt);
3368}
3369
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003370// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
Evan Chenga9467aa2006-04-25 20:13:52 +00003371// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
3372// one of the above mentioned nodes. It has to be wrapped because otherwise
3373// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
3374// be used to form addressing mode. These wrapped nodes will be selected
3375// into MOV32ri.
3376SDOperand
3377X86TargetLowering::LowerConstantPool(SDOperand Op, SelectionDAG &DAG) {
3378 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Evan Cheng0b169222006-11-29 23:19:46 +00003379 SDOperand Result = DAG.getTargetConstantPool(CP->getConstVal(),
3380 getPointerTy(),
3381 CP->getAlignment());
Evan Cheng62cdc3f2006-12-05 04:01:03 +00003382 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
Anton Korobeynikova0554d92007-01-12 19:20:47 +00003383 // With PIC, the address is actually $g + Offset.
3384 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
3385 !Subtarget->isPICStyleRIPRel()) {
3386 Result = DAG.getNode(ISD::ADD, getPointerTy(),
3387 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
3388 Result);
Evan Chenga9467aa2006-04-25 20:13:52 +00003389 }
3390
3391 return Result;
3392}
3393
3394SDOperand
3395X86TargetLowering::LowerGlobalAddress(SDOperand Op, SelectionDAG &DAG) {
3396 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Evan Cheng0b169222006-11-29 23:19:46 +00003397 SDOperand Result = DAG.getTargetGlobalAddress(GV, getPointerTy());
Evan Cheng62cdc3f2006-12-05 04:01:03 +00003398 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
Anton Korobeynikova0554d92007-01-12 19:20:47 +00003399 // With PIC, the address is actually $g + Offset.
3400 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
3401 !Subtarget->isPICStyleRIPRel()) {
3402 Result = DAG.getNode(ISD::ADD, getPointerTy(),
3403 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
3404 Result);
Evan Chenga9467aa2006-04-25 20:13:52 +00003405 }
Anton Korobeynikov430e68a12006-12-22 22:29:05 +00003406
3407 // For Darwin & Mingw32, external and weak symbols are indirect, so we want to
3408 // load the value at address GV, not the value of GV itself. This means that
3409 // the GlobalAddress must be in the base or index register of the address, not
3410 // the GV offset field. Platform check is inside GVRequiresExtraLoad() call
Anton Korobeynikova0554d92007-01-12 19:20:47 +00003411 // The same applies for external symbols during PIC codegen
Anton Korobeynikov430e68a12006-12-22 22:29:05 +00003412 if (Subtarget->GVRequiresExtraLoad(GV, getTargetMachine(), false))
3413 Result = DAG.getLoad(getPointerTy(), DAG.getEntryNode(), Result, NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003414
3415 return Result;
3416}
3417
3418SDOperand
3419X86TargetLowering::LowerExternalSymbol(SDOperand Op, SelectionDAG &DAG) {
3420 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Evan Cheng0b169222006-11-29 23:19:46 +00003421 SDOperand Result = DAG.getTargetExternalSymbol(Sym, getPointerTy());
Evan Cheng62cdc3f2006-12-05 04:01:03 +00003422 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
Anton Korobeynikova0554d92007-01-12 19:20:47 +00003423 // With PIC, the address is actually $g + Offset.
3424 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
3425 !Subtarget->isPICStyleRIPRel()) {
3426 Result = DAG.getNode(ISD::ADD, getPointerTy(),
3427 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
3428 Result);
3429 }
3430
3431 return Result;
3432}
3433
3434SDOperand X86TargetLowering::LowerJumpTable(SDOperand Op, SelectionDAG &DAG) {
3435 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
3436 SDOperand Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy());
3437 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
3438 // With PIC, the address is actually $g + Offset.
3439 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
3440 !Subtarget->isPICStyleRIPRel()) {
3441 Result = DAG.getNode(ISD::ADD, getPointerTy(),
3442 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
3443 Result);
Evan Chenga9467aa2006-04-25 20:13:52 +00003444 }
3445
3446 return Result;
3447}
3448
3449SDOperand X86TargetLowering::LowerShift(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng9c249c32006-01-09 18:33:28 +00003450 assert(Op.getNumOperands() == 3 && Op.getValueType() == MVT::i32 &&
3451 "Not an i64 shift!");
3452 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
3453 SDOperand ShOpLo = Op.getOperand(0);
3454 SDOperand ShOpHi = Op.getOperand(1);
3455 SDOperand ShAmt = Op.getOperand(2);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003456 SDOperand Tmp1 = isSRA ?
3457 DAG.getNode(ISD::SRA, MVT::i32, ShOpHi, DAG.getConstant(31, MVT::i8)) :
3458 DAG.getConstant(0, MVT::i32);
Evan Cheng9c249c32006-01-09 18:33:28 +00003459
3460 SDOperand Tmp2, Tmp3;
3461 if (Op.getOpcode() == ISD::SHL_PARTS) {
3462 Tmp2 = DAG.getNode(X86ISD::SHLD, MVT::i32, ShOpHi, ShOpLo, ShAmt);
3463 Tmp3 = DAG.getNode(ISD::SHL, MVT::i32, ShOpLo, ShAmt);
3464 } else {
3465 Tmp2 = DAG.getNode(X86ISD::SHRD, MVT::i32, ShOpLo, ShOpHi, ShAmt);
Evan Cheng267ba592006-01-19 01:46:14 +00003466 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, MVT::i32, ShOpHi, ShAmt);
Evan Cheng9c249c32006-01-09 18:33:28 +00003467 }
3468
Evan Cheng4259a0f2006-09-11 02:19:56 +00003469 const MVT::ValueType *VTs = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
3470 SDOperand AndNode = DAG.getNode(ISD::AND, MVT::i8, ShAmt,
3471 DAG.getConstant(32, MVT::i8));
3472 SDOperand COps[]={DAG.getEntryNode(), AndNode, DAG.getConstant(0, MVT::i8)};
3473 SDOperand InFlag = DAG.getNode(X86ISD::CMP, VTs, 2, COps, 3).getValue(1);
Evan Cheng9c249c32006-01-09 18:33:28 +00003474
3475 SDOperand Hi, Lo;
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003476 SDOperand CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng9c249c32006-01-09 18:33:28 +00003477
Evan Cheng4259a0f2006-09-11 02:19:56 +00003478 VTs = DAG.getNodeValueTypes(MVT::i32, MVT::Flag);
3479 SmallVector<SDOperand, 4> Ops;
Evan Cheng9c249c32006-01-09 18:33:28 +00003480 if (Op.getOpcode() == ISD::SHL_PARTS) {
3481 Ops.push_back(Tmp2);
3482 Ops.push_back(Tmp3);
3483 Ops.push_back(CC);
3484 Ops.push_back(InFlag);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003485 Hi = DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng9c249c32006-01-09 18:33:28 +00003486 InFlag = Hi.getValue(1);
3487
3488 Ops.clear();
3489 Ops.push_back(Tmp3);
3490 Ops.push_back(Tmp1);
3491 Ops.push_back(CC);
3492 Ops.push_back(InFlag);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003493 Lo = DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng9c249c32006-01-09 18:33:28 +00003494 } else {
3495 Ops.push_back(Tmp2);
3496 Ops.push_back(Tmp3);
3497 Ops.push_back(CC);
Evan Cheng12181af2006-01-09 22:29:54 +00003498 Ops.push_back(InFlag);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003499 Lo = DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng9c249c32006-01-09 18:33:28 +00003500 InFlag = Lo.getValue(1);
3501
3502 Ops.clear();
3503 Ops.push_back(Tmp3);
3504 Ops.push_back(Tmp1);
3505 Ops.push_back(CC);
3506 Ops.push_back(InFlag);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003507 Hi = DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng9c249c32006-01-09 18:33:28 +00003508 }
3509
Evan Cheng4259a0f2006-09-11 02:19:56 +00003510 VTs = DAG.getNodeValueTypes(MVT::i32, MVT::i32);
Evan Cheng9c249c32006-01-09 18:33:28 +00003511 Ops.clear();
3512 Ops.push_back(Lo);
3513 Ops.push_back(Hi);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003514 return DAG.getNode(ISD::MERGE_VALUES, VTs, 2, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003515}
Evan Cheng6305e502006-01-12 22:54:21 +00003516
Evan Chenga9467aa2006-04-25 20:13:52 +00003517SDOperand X86TargetLowering::LowerSINT_TO_FP(SDOperand Op, SelectionDAG &DAG) {
3518 assert(Op.getOperand(0).getValueType() <= MVT::i64 &&
3519 Op.getOperand(0).getValueType() >= MVT::i16 &&
3520 "Unknown SINT_TO_FP to lower!");
3521
3522 SDOperand Result;
3523 MVT::ValueType SrcVT = Op.getOperand(0).getValueType();
3524 unsigned Size = MVT::getSizeInBits(SrcVT)/8;
3525 MachineFunction &MF = DAG.getMachineFunction();
3526 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
3527 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Evan Chengdf9ac472006-10-05 23:01:46 +00003528 SDOperand Chain = DAG.getStore(DAG.getEntryNode(), Op.getOperand(0),
Evan Chengab51cf22006-10-13 21:14:26 +00003529 StackSlot, NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003530
3531 // Build the FILD
Chris Lattner35a08552007-02-25 07:10:00 +00003532 SDVTList Tys;
3533 if (X86ScalarSSE)
3534 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
3535 else
3536 Tys = DAG.getVTList(MVT::f64, MVT::Other);
3537 SmallVector<SDOperand, 8> Ops;
Evan Chenga9467aa2006-04-25 20:13:52 +00003538 Ops.push_back(Chain);
3539 Ops.push_back(StackSlot);
3540 Ops.push_back(DAG.getValueType(SrcVT));
3541 Result = DAG.getNode(X86ScalarSSE ? X86ISD::FILD_FLAG :X86ISD::FILD,
Chris Lattnerc24a1d32006-08-08 02:23:42 +00003542 Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003543
3544 if (X86ScalarSSE) {
3545 Chain = Result.getValue(1);
3546 SDOperand InFlag = Result.getValue(2);
3547
3548 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
3549 // shouldn't be necessary except that RFP cannot be live across
3550 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattner76ac0682005-11-15 00:40:23 +00003551 MachineFunction &MF = DAG.getMachineFunction();
Evan Chenga9467aa2006-04-25 20:13:52 +00003552 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
Chris Lattner76ac0682005-11-15 00:40:23 +00003553 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Chris Lattner35a08552007-02-25 07:10:00 +00003554 Tys = DAG.getVTList(MVT::Other);
3555 SmallVector<SDOperand, 8> Ops;
Evan Cheng6305e502006-01-12 22:54:21 +00003556 Ops.push_back(Chain);
Evan Chenga9467aa2006-04-25 20:13:52 +00003557 Ops.push_back(Result);
Chris Lattner76ac0682005-11-15 00:40:23 +00003558 Ops.push_back(StackSlot);
Evan Chenga9467aa2006-04-25 20:13:52 +00003559 Ops.push_back(DAG.getValueType(Op.getValueType()));
3560 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00003561 Chain = DAG.getNode(X86ISD::FST, Tys, &Ops[0], Ops.size());
Evan Chenge71fe34d2006-10-09 20:57:25 +00003562 Result = DAG.getLoad(Op.getValueType(), Chain, StackSlot, NULL, 0);
Chris Lattner76ac0682005-11-15 00:40:23 +00003563 }
Chris Lattner76ac0682005-11-15 00:40:23 +00003564
Evan Chenga9467aa2006-04-25 20:13:52 +00003565 return Result;
3566}
3567
3568SDOperand X86TargetLowering::LowerFP_TO_SINT(SDOperand Op, SelectionDAG &DAG) {
3569 assert(Op.getValueType() <= MVT::i64 && Op.getValueType() >= MVT::i16 &&
3570 "Unknown FP_TO_SINT to lower!");
3571 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
3572 // stack slot.
3573 MachineFunction &MF = DAG.getMachineFunction();
3574 unsigned MemSize = MVT::getSizeInBits(Op.getValueType())/8;
3575 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
3576 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
3577
3578 unsigned Opc;
3579 switch (Op.getValueType()) {
Chris Lattner76ac0682005-11-15 00:40:23 +00003580 default: assert(0 && "Invalid FP_TO_SINT to lower!");
3581 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
3582 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
3583 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Chenga9467aa2006-04-25 20:13:52 +00003584 }
Chris Lattner76ac0682005-11-15 00:40:23 +00003585
Evan Chenga9467aa2006-04-25 20:13:52 +00003586 SDOperand Chain = DAG.getEntryNode();
3587 SDOperand Value = Op.getOperand(0);
3588 if (X86ScalarSSE) {
3589 assert(Op.getValueType() == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Evan Chengab51cf22006-10-13 21:14:26 +00003590 Chain = DAG.getStore(Chain, Value, StackSlot, NULL, 0);
Chris Lattner35a08552007-02-25 07:10:00 +00003591 SDVTList Tys = DAG.getVTList(MVT::f64, MVT::Other);
3592 SDOperand Ops[] = {
3593 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
3594 };
3595 Value = DAG.getNode(X86ISD::FLD, Tys, Ops, 3);
Evan Chenga9467aa2006-04-25 20:13:52 +00003596 Chain = Value.getValue(1);
3597 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
3598 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
3599 }
Chris Lattner76ac0682005-11-15 00:40:23 +00003600
Evan Chenga9467aa2006-04-25 20:13:52 +00003601 // Build the FP_TO_INT*_IN_MEM
Chris Lattner35a08552007-02-25 07:10:00 +00003602 SDOperand Ops[] = { Chain, Value, StackSlot };
3603 SDOperand FIST = DAG.getNode(Opc, MVT::Other, Ops, 3);
Evan Cheng172fce72006-01-06 00:43:03 +00003604
Evan Chenga9467aa2006-04-25 20:13:52 +00003605 // Load the result.
Evan Chenge71fe34d2006-10-09 20:57:25 +00003606 return DAG.getLoad(Op.getValueType(), FIST, StackSlot, NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003607}
3608
3609SDOperand X86TargetLowering::LowerFABS(SDOperand Op, SelectionDAG &DAG) {
3610 MVT::ValueType VT = Op.getValueType();
3611 const Type *OpNTy = MVT::getTypeForValueType(VT);
3612 std::vector<Constant*> CV;
3613 if (VT == MVT::f64) {
3614 CV.push_back(ConstantFP::get(OpNTy, BitsToDouble(~(1ULL << 63))));
3615 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3616 } else {
3617 CV.push_back(ConstantFP::get(OpNTy, BitsToFloat(~(1U << 31))));
3618 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3619 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3620 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3621 }
3622 Constant *CS = ConstantStruct::get(CV);
3623 SDOperand CPIdx = DAG.getConstantPool(CS, getPointerTy(), 4);
Chris Lattner35a08552007-02-25 07:10:00 +00003624 SDVTList Tys = DAG.getVTList(VT, MVT::Other);
Evan Chengbd1c5a82006-08-11 09:08:15 +00003625 SmallVector<SDOperand, 3> Ops;
3626 Ops.push_back(DAG.getEntryNode());
3627 Ops.push_back(CPIdx);
3628 Ops.push_back(DAG.getSrcValue(NULL));
3629 SDOperand Mask = DAG.getNode(X86ISD::LOAD_PACK, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003630 return DAG.getNode(X86ISD::FAND, VT, Op.getOperand(0), Mask);
3631}
3632
3633SDOperand X86TargetLowering::LowerFNEG(SDOperand Op, SelectionDAG &DAG) {
3634 MVT::ValueType VT = Op.getValueType();
3635 const Type *OpNTy = MVT::getTypeForValueType(VT);
3636 std::vector<Constant*> CV;
3637 if (VT == MVT::f64) {
3638 CV.push_back(ConstantFP::get(OpNTy, BitsToDouble(1ULL << 63)));
3639 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3640 } else {
3641 CV.push_back(ConstantFP::get(OpNTy, BitsToFloat(1U << 31)));
3642 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3643 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3644 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3645 }
3646 Constant *CS = ConstantStruct::get(CV);
3647 SDOperand CPIdx = DAG.getConstantPool(CS, getPointerTy(), 4);
Chris Lattner35a08552007-02-25 07:10:00 +00003648 SDVTList Tys = DAG.getVTList(VT, MVT::Other);
Evan Chengbd1c5a82006-08-11 09:08:15 +00003649 SmallVector<SDOperand, 3> Ops;
3650 Ops.push_back(DAG.getEntryNode());
3651 Ops.push_back(CPIdx);
3652 Ops.push_back(DAG.getSrcValue(NULL));
3653 SDOperand Mask = DAG.getNode(X86ISD::LOAD_PACK, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003654 return DAG.getNode(X86ISD::FXOR, VT, Op.getOperand(0), Mask);
3655}
3656
Evan Cheng4363e882007-01-05 07:55:56 +00003657SDOperand X86TargetLowering::LowerFCOPYSIGN(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng82241c82007-01-05 21:37:56 +00003658 SDOperand Op0 = Op.getOperand(0);
3659 SDOperand Op1 = Op.getOperand(1);
Evan Cheng4363e882007-01-05 07:55:56 +00003660 MVT::ValueType VT = Op.getValueType();
Evan Cheng82241c82007-01-05 21:37:56 +00003661 MVT::ValueType SrcVT = Op1.getValueType();
Evan Cheng4363e882007-01-05 07:55:56 +00003662 const Type *SrcTy = MVT::getTypeForValueType(SrcVT);
Evan Cheng82241c82007-01-05 21:37:56 +00003663
3664 // If second operand is smaller, extend it first.
3665 if (MVT::getSizeInBits(SrcVT) < MVT::getSizeInBits(VT)) {
3666 Op1 = DAG.getNode(ISD::FP_EXTEND, VT, Op1);
3667 SrcVT = VT;
3668 }
3669
Evan Cheng4363e882007-01-05 07:55:56 +00003670 // First get the sign bit of second operand.
3671 std::vector<Constant*> CV;
3672 if (SrcVT == MVT::f64) {
3673 CV.push_back(ConstantFP::get(SrcTy, BitsToDouble(1ULL << 63)));
3674 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3675 } else {
3676 CV.push_back(ConstantFP::get(SrcTy, BitsToFloat(1U << 31)));
3677 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3678 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3679 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3680 }
3681 Constant *CS = ConstantStruct::get(CV);
3682 SDOperand CPIdx = DAG.getConstantPool(CS, getPointerTy(), 4);
Chris Lattnere56fef92007-02-25 06:40:16 +00003683 SDVTList Tys = DAG.getVTList(SrcVT, MVT::Other);
Evan Cheng4363e882007-01-05 07:55:56 +00003684 SmallVector<SDOperand, 3> Ops;
3685 Ops.push_back(DAG.getEntryNode());
3686 Ops.push_back(CPIdx);
3687 Ops.push_back(DAG.getSrcValue(NULL));
Evan Cheng82241c82007-01-05 21:37:56 +00003688 SDOperand Mask1 = DAG.getNode(X86ISD::LOAD_PACK, Tys, &Ops[0], Ops.size());
3689 SDOperand SignBit = DAG.getNode(X86ISD::FAND, SrcVT, Op1, Mask1);
Evan Cheng4363e882007-01-05 07:55:56 +00003690
3691 // Shift sign bit right or left if the two operands have different types.
3692 if (MVT::getSizeInBits(SrcVT) > MVT::getSizeInBits(VT)) {
3693 // Op0 is MVT::f32, Op1 is MVT::f64.
3694 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, MVT::v2f64, SignBit);
3695 SignBit = DAG.getNode(X86ISD::FSRL, MVT::v2f64, SignBit,
3696 DAG.getConstant(32, MVT::i32));
3697 SignBit = DAG.getNode(ISD::BIT_CONVERT, MVT::v4f32, SignBit);
3698 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::f32, SignBit,
3699 DAG.getConstant(0, getPointerTy()));
Evan Cheng4363e882007-01-05 07:55:56 +00003700 }
3701
Evan Cheng82241c82007-01-05 21:37:56 +00003702 // Clear first operand sign bit.
3703 CV.clear();
3704 if (VT == MVT::f64) {
3705 CV.push_back(ConstantFP::get(SrcTy, BitsToDouble(~(1ULL << 63))));
3706 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3707 } else {
3708 CV.push_back(ConstantFP::get(SrcTy, BitsToFloat(~(1U << 31))));
3709 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3710 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3711 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3712 }
3713 CS = ConstantStruct::get(CV);
3714 CPIdx = DAG.getConstantPool(CS, getPointerTy(), 4);
Chris Lattnere56fef92007-02-25 06:40:16 +00003715 Tys = DAG.getVTList(VT, MVT::Other);
Evan Cheng82241c82007-01-05 21:37:56 +00003716 Ops.clear();
3717 Ops.push_back(DAG.getEntryNode());
3718 Ops.push_back(CPIdx);
3719 Ops.push_back(DAG.getSrcValue(NULL));
3720 SDOperand Mask2 = DAG.getNode(X86ISD::LOAD_PACK, Tys, &Ops[0], Ops.size());
3721 SDOperand Val = DAG.getNode(X86ISD::FAND, VT, Op0, Mask2);
3722
3723 // Or the value with the sign bit.
3724 return DAG.getNode(X86ISD::FOR, VT, Val, SignBit);
Evan Cheng4363e882007-01-05 07:55:56 +00003725}
3726
Evan Cheng4259a0f2006-09-11 02:19:56 +00003727SDOperand X86TargetLowering::LowerSETCC(SDOperand Op, SelectionDAG &DAG,
3728 SDOperand Chain) {
Evan Chenga9467aa2006-04-25 20:13:52 +00003729 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
3730 SDOperand Cond;
Evan Cheng4259a0f2006-09-11 02:19:56 +00003731 SDOperand Op0 = Op.getOperand(0);
3732 SDOperand Op1 = Op.getOperand(1);
Evan Chenga9467aa2006-04-25 20:13:52 +00003733 SDOperand CC = Op.getOperand(2);
3734 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
Evan Cheng694810c2006-10-12 19:12:56 +00003735 const MVT::ValueType *VTs1 = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
3736 const MVT::ValueType *VTs2 = DAG.getNodeValueTypes(MVT::i8, MVT::Flag);
Evan Chenga9467aa2006-04-25 20:13:52 +00003737 bool isFP = MVT::isFloatingPoint(Op.getOperand(1).getValueType());
Evan Chenga9467aa2006-04-25 20:13:52 +00003738 unsigned X86CC;
Evan Chenga9467aa2006-04-25 20:13:52 +00003739
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003740 if (translateX86CC(cast<CondCodeSDNode>(CC)->get(), isFP, X86CC,
Chris Lattner7a627672006-09-13 03:22:10 +00003741 Op0, Op1, DAG)) {
Evan Cheng4259a0f2006-09-11 02:19:56 +00003742 SDOperand Ops1[] = { Chain, Op0, Op1 };
Evan Cheng694810c2006-10-12 19:12:56 +00003743 Cond = DAG.getNode(X86ISD::CMP, VTs1, 2, Ops1, 3).getValue(1);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003744 SDOperand Ops2[] = { DAG.getConstant(X86CC, MVT::i8), Cond };
Evan Cheng694810c2006-10-12 19:12:56 +00003745 return DAG.getNode(X86ISD::SETCC, VTs2, 2, Ops2, 2);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003746 }
3747
3748 assert(isFP && "Illegal integer SetCC!");
3749
3750 SDOperand COps[] = { Chain, Op0, Op1 };
Evan Cheng694810c2006-10-12 19:12:56 +00003751 Cond = DAG.getNode(X86ISD::CMP, VTs1, 2, COps, 3).getValue(1);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003752
3753 switch (SetCCOpcode) {
3754 default: assert(false && "Illegal floating point SetCC!");
3755 case ISD::SETOEQ: { // !PF & ZF
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003756 SDOperand Ops1[] = { DAG.getConstant(X86::COND_NP, MVT::i8), Cond };
Evan Cheng694810c2006-10-12 19:12:56 +00003757 SDOperand Tmp1 = DAG.getNode(X86ISD::SETCC, VTs2, 2, Ops1, 2);
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003758 SDOperand Ops2[] = { DAG.getConstant(X86::COND_E, MVT::i8),
Evan Cheng4259a0f2006-09-11 02:19:56 +00003759 Tmp1.getValue(1) };
Evan Cheng694810c2006-10-12 19:12:56 +00003760 SDOperand Tmp2 = DAG.getNode(X86ISD::SETCC, VTs2, 2, Ops2, 2);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003761 return DAG.getNode(ISD::AND, MVT::i8, Tmp1, Tmp2);
3762 }
3763 case ISD::SETUNE: { // PF | !ZF
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003764 SDOperand Ops1[] = { DAG.getConstant(X86::COND_P, MVT::i8), Cond };
Evan Cheng694810c2006-10-12 19:12:56 +00003765 SDOperand Tmp1 = DAG.getNode(X86ISD::SETCC, VTs2, 2, Ops1, 2);
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003766 SDOperand Ops2[] = { DAG.getConstant(X86::COND_NE, MVT::i8),
Evan Cheng4259a0f2006-09-11 02:19:56 +00003767 Tmp1.getValue(1) };
Evan Cheng694810c2006-10-12 19:12:56 +00003768 SDOperand Tmp2 = DAG.getNode(X86ISD::SETCC, VTs2, 2, Ops2, 2);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003769 return DAG.getNode(ISD::OR, MVT::i8, Tmp1, Tmp2);
3770 }
Evan Chengc1583db2005-12-21 20:21:51 +00003771 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003772}
Evan Cheng45df7f82006-01-30 23:41:35 +00003773
Evan Chenga9467aa2006-04-25 20:13:52 +00003774SDOperand X86TargetLowering::LowerSELECT(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng4259a0f2006-09-11 02:19:56 +00003775 bool addTest = true;
3776 SDOperand Chain = DAG.getEntryNode();
3777 SDOperand Cond = Op.getOperand(0);
3778 SDOperand CC;
3779 const MVT::ValueType *VTs = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
Evan Cheng944d1e92006-01-26 02:13:10 +00003780
Evan Cheng4259a0f2006-09-11 02:19:56 +00003781 if (Cond.getOpcode() == ISD::SETCC)
3782 Cond = LowerSETCC(Cond, DAG, Chain);
3783
3784 if (Cond.getOpcode() == X86ISD::SETCC) {
3785 CC = Cond.getOperand(0);
3786
Evan Chenga9467aa2006-04-25 20:13:52 +00003787 // If condition flag is set by a X86ISD::CMP, then make a copy of it
Evan Cheng4259a0f2006-09-11 02:19:56 +00003788 // (since flag operand cannot be shared). Use it as the condition setting
3789 // operand in place of the X86ISD::SETCC.
3790 // If the X86ISD::SETCC has more than one use, then perhaps it's better
Evan Chenga9467aa2006-04-25 20:13:52 +00003791 // to use a test instead of duplicating the X86ISD::CMP (for register
Evan Cheng4259a0f2006-09-11 02:19:56 +00003792 // pressure reason)?
3793 SDOperand Cmp = Cond.getOperand(1);
3794 unsigned Opc = Cmp.getOpcode();
3795 bool IllegalFPCMov = !X86ScalarSSE &&
3796 MVT::isFloatingPoint(Op.getValueType()) &&
3797 !hasFPCMov(cast<ConstantSDNode>(CC)->getSignExtended());
3798 if ((Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI) &&
3799 !IllegalFPCMov) {
3800 SDOperand Ops[] = { Chain, Cmp.getOperand(1), Cmp.getOperand(2) };
3801 Cond = DAG.getNode(Opc, VTs, 2, Ops, 3);
3802 addTest = false;
3803 }
3804 }
Evan Cheng73a1ad92006-01-10 20:26:56 +00003805
Evan Chenga9467aa2006-04-25 20:13:52 +00003806 if (addTest) {
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003807 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003808 SDOperand Ops[] = { Chain, Cond, DAG.getConstant(0, MVT::i8) };
3809 Cond = DAG.getNode(X86ISD::CMP, VTs, 2, Ops, 3);
Evan Cheng225a4d02005-12-17 01:21:05 +00003810 }
Evan Cheng45df7f82006-01-30 23:41:35 +00003811
Evan Cheng4259a0f2006-09-11 02:19:56 +00003812 VTs = DAG.getNodeValueTypes(Op.getValueType(), MVT::Flag);
3813 SmallVector<SDOperand, 4> Ops;
Evan Chenga9467aa2006-04-25 20:13:52 +00003814 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
3815 // condition is true.
3816 Ops.push_back(Op.getOperand(2));
3817 Ops.push_back(Op.getOperand(1));
3818 Ops.push_back(CC);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003819 Ops.push_back(Cond.getValue(1));
3820 return DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003821}
Evan Cheng944d1e92006-01-26 02:13:10 +00003822
Evan Chenga9467aa2006-04-25 20:13:52 +00003823SDOperand X86TargetLowering::LowerBRCOND(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng4259a0f2006-09-11 02:19:56 +00003824 bool addTest = true;
3825 SDOperand Chain = Op.getOperand(0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003826 SDOperand Cond = Op.getOperand(1);
3827 SDOperand Dest = Op.getOperand(2);
3828 SDOperand CC;
Evan Cheng4259a0f2006-09-11 02:19:56 +00003829 const MVT::ValueType *VTs = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
3830
Evan Chenga9467aa2006-04-25 20:13:52 +00003831 if (Cond.getOpcode() == ISD::SETCC)
Evan Cheng4259a0f2006-09-11 02:19:56 +00003832 Cond = LowerSETCC(Cond, DAG, Chain);
Evan Chenga9467aa2006-04-25 20:13:52 +00003833
3834 if (Cond.getOpcode() == X86ISD::SETCC) {
Evan Cheng4259a0f2006-09-11 02:19:56 +00003835 CC = Cond.getOperand(0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003836
Evan Cheng4259a0f2006-09-11 02:19:56 +00003837 // If condition flag is set by a X86ISD::CMP, then make a copy of it
3838 // (since flag operand cannot be shared). Use it as the condition setting
3839 // operand in place of the X86ISD::SETCC.
3840 // If the X86ISD::SETCC has more than one use, then perhaps it's better
3841 // to use a test instead of duplicating the X86ISD::CMP (for register
3842 // pressure reason)?
3843 SDOperand Cmp = Cond.getOperand(1);
3844 unsigned Opc = Cmp.getOpcode();
3845 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI) {
3846 SDOperand Ops[] = { Chain, Cmp.getOperand(1), Cmp.getOperand(2) };
3847 Cond = DAG.getNode(Opc, VTs, 2, Ops, 3);
3848 addTest = false;
3849 }
3850 }
Evan Chengfb22e862006-01-13 01:03:02 +00003851
Evan Chenga9467aa2006-04-25 20:13:52 +00003852 if (addTest) {
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003853 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003854 SDOperand Ops[] = { Chain, Cond, DAG.getConstant(0, MVT::i8) };
3855 Cond = DAG.getNode(X86ISD::CMP, VTs, 2, Ops, 3);
Evan Cheng6fc31042005-12-19 23:12:38 +00003856 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003857 return DAG.getNode(X86ISD::BRCOND, Op.getValueType(),
Evan Cheng4259a0f2006-09-11 02:19:56 +00003858 Cond, Op.getOperand(2), CC, Cond.getValue(1));
Evan Chenga9467aa2006-04-25 20:13:52 +00003859}
Evan Chengae986f12006-01-11 22:15:48 +00003860
Evan Cheng2a330942006-05-25 00:59:30 +00003861SDOperand X86TargetLowering::LowerCALL(SDOperand Op, SelectionDAG &DAG) {
3862 unsigned CallingConv= cast<ConstantSDNode>(Op.getOperand(1))->getValue();
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003863
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003864 if (Subtarget->is64Bit())
Chris Lattner7802f3e2007-02-25 09:06:15 +00003865 return LowerX86_64CCCCallTo(Op, DAG, CallingConv);
Evan Cheng2a330942006-05-25 00:59:30 +00003866 else
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003867 switch (CallingConv) {
Chris Lattnerfc360392006-09-27 18:29:38 +00003868 default:
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003869 assert(0 && "Unsupported calling convention");
Chris Lattnerfc360392006-09-27 18:29:38 +00003870 case CallingConv::Fast:
Chris Lattner0cd99602007-02-25 08:59:22 +00003871 if (EnableFastCC)
Chris Lattner7802f3e2007-02-25 09:06:15 +00003872 return LowerFastCCCallTo(Op, DAG, CallingConv);
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003873 // Falls through
Chris Lattnerfc360392006-09-27 18:29:38 +00003874 case CallingConv::C:
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003875 case CallingConv::X86_StdCall:
Chris Lattner7802f3e2007-02-25 09:06:15 +00003876 return LowerCCCCallTo(Op, DAG, CallingConv);
Chris Lattnerfc360392006-09-27 18:29:38 +00003877 case CallingConv::X86_FastCall:
Chris Lattner7802f3e2007-02-25 09:06:15 +00003878 return LowerFastCCCallTo(Op, DAG, CallingConv);
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003879 }
Evan Cheng2a330942006-05-25 00:59:30 +00003880}
3881
Evan Chenge0bcfbe2006-04-26 01:20:17 +00003882SDOperand
3883X86TargetLowering::LowerFORMAL_ARGUMENTS(SDOperand Op, SelectionDAG &DAG) {
Evan Chengdc614c12006-06-06 23:30:24 +00003884 MachineFunction &MF = DAG.getMachineFunction();
3885 const Function* Fn = MF.getFunction();
3886 if (Fn->hasExternalLinkage() &&
Anton Korobeynikov4efbbc92007-01-03 11:43:14 +00003887 Subtarget->isTargetCygMing() &&
Evan Cheng0e14a562006-06-09 06:24:42 +00003888 Fn->getName() == "main")
Evan Chengdc614c12006-06-06 23:30:24 +00003889 MF.getInfo<X86FunctionInfo>()->setForceFramePointer(true);
3890
Evan Cheng17e734f2006-05-23 21:06:34 +00003891 unsigned CC = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003892 if (Subtarget->is64Bit())
3893 return LowerX86_64CCCArguments(Op, DAG);
Evan Cheng17e734f2006-05-23 21:06:34 +00003894 else
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003895 switch(CC) {
Chris Lattnerfc360392006-09-27 18:29:38 +00003896 default:
3897 assert(0 && "Unsupported calling convention");
3898 case CallingConv::Fast:
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003899 if (EnableFastCC) {
3900 return LowerFastCCArguments(Op, DAG);
3901 }
3902 // Falls through
Chris Lattnerfc360392006-09-27 18:29:38 +00003903 case CallingConv::C:
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003904 return LowerCCCArguments(Op, DAG);
Chris Lattnerfc360392006-09-27 18:29:38 +00003905 case CallingConv::X86_StdCall:
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003906 MF.getInfo<X86FunctionInfo>()->setDecorationStyle(StdCall);
Anton Korobeynikov037c8672007-01-28 13:31:35 +00003907 return LowerCCCArguments(Op, DAG, true);
Chris Lattnerfc360392006-09-27 18:29:38 +00003908 case CallingConv::X86_FastCall:
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003909 MF.getInfo<X86FunctionInfo>()->setDecorationStyle(FastCall);
Anton Korobeynikov037c8672007-01-28 13:31:35 +00003910 return LowerFastCCArguments(Op, DAG, true);
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003911 }
Evan Chenge0bcfbe2006-04-26 01:20:17 +00003912}
3913
Evan Chenga9467aa2006-04-25 20:13:52 +00003914SDOperand X86TargetLowering::LowerMEMSET(SDOperand Op, SelectionDAG &DAG) {
3915 SDOperand InFlag(0, 0);
3916 SDOperand Chain = Op.getOperand(0);
3917 unsigned Align =
3918 (unsigned)cast<ConstantSDNode>(Op.getOperand(4))->getValue();
3919 if (Align == 0) Align = 1;
3920
3921 ConstantSDNode *I = dyn_cast<ConstantSDNode>(Op.getOperand(3));
3922 // If not DWORD aligned, call memset if size is less than the threshold.
3923 // It knows how to align to the right boundary first.
3924 if ((Align & 3) != 0 ||
3925 (I && I->getValue() < Subtarget->getMinRepStrSizeThreshold())) {
3926 MVT::ValueType IntPtr = getPointerTy();
Owen Anderson20a631f2006-05-03 01:29:57 +00003927 const Type *IntPtrTy = getTargetData()->getIntPtrType();
Reid Spencere63b6512006-12-31 05:55:36 +00003928 TargetLowering::ArgListTy Args;
3929 TargetLowering::ArgListEntry Entry;
3930 Entry.Node = Op.getOperand(1);
3931 Entry.Ty = IntPtrTy;
3932 Entry.isSigned = false;
Anton Korobeynikov037c8672007-01-28 13:31:35 +00003933 Entry.isInReg = false;
3934 Entry.isSRet = false;
Reid Spencere63b6512006-12-31 05:55:36 +00003935 Args.push_back(Entry);
Reid Spencere87b5e92007-01-03 17:24:59 +00003936 // Extend the unsigned i8 argument to be an int value for the call.
Reid Spencere63b6512006-12-31 05:55:36 +00003937 Entry.Node = DAG.getNode(ISD::ZERO_EXTEND, MVT::i32, Op.getOperand(2));
3938 Entry.Ty = IntPtrTy;
3939 Entry.isSigned = false;
Anton Korobeynikov037c8672007-01-28 13:31:35 +00003940 Entry.isInReg = false;
3941 Entry.isSRet = false;
Reid Spencere63b6512006-12-31 05:55:36 +00003942 Args.push_back(Entry);
3943 Entry.Node = Op.getOperand(3);
3944 Args.push_back(Entry);
Evan Chenga9467aa2006-04-25 20:13:52 +00003945 std::pair<SDOperand,SDOperand> CallResult =
Reid Spencere63b6512006-12-31 05:55:36 +00003946 LowerCallTo(Chain, Type::VoidTy, false, false, CallingConv::C, false,
Evan Chenga9467aa2006-04-25 20:13:52 +00003947 DAG.getExternalSymbol("memset", IntPtr), Args, DAG);
3948 return CallResult.second;
Evan Chengd5e905d2006-03-21 23:01:21 +00003949 }
Evan Chengd097e672006-03-22 02:53:00 +00003950
Evan Chenga9467aa2006-04-25 20:13:52 +00003951 MVT::ValueType AVT;
3952 SDOperand Count;
3953 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Op.getOperand(2));
3954 unsigned BytesLeft = 0;
3955 bool TwoRepStos = false;
3956 if (ValC) {
3957 unsigned ValReg;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003958 uint64_t Val = ValC->getValue() & 255;
Evan Chengc995b452006-04-06 23:23:56 +00003959
Evan Chenga9467aa2006-04-25 20:13:52 +00003960 // If the value is a constant, then we can potentially use larger sets.
3961 switch (Align & 3) {
3962 case 2: // WORD aligned
3963 AVT = MVT::i16;
Evan Chenga9467aa2006-04-25 20:13:52 +00003964 ValReg = X86::AX;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003965 Val = (Val << 8) | Val;
Evan Chenga9467aa2006-04-25 20:13:52 +00003966 break;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003967 case 0: // DWORD aligned
Evan Chenga9467aa2006-04-25 20:13:52 +00003968 AVT = MVT::i32;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003969 ValReg = X86::EAX;
Evan Chenga9467aa2006-04-25 20:13:52 +00003970 Val = (Val << 8) | Val;
3971 Val = (Val << 16) | Val;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003972 if (Subtarget->is64Bit() && ((Align & 0xF) == 0)) { // QWORD aligned
3973 AVT = MVT::i64;
3974 ValReg = X86::RAX;
3975 Val = (Val << 32) | Val;
3976 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003977 break;
3978 default: // Byte aligned
3979 AVT = MVT::i8;
Evan Chenga9467aa2006-04-25 20:13:52 +00003980 ValReg = X86::AL;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003981 Count = Op.getOperand(3);
Evan Chenga9467aa2006-04-25 20:13:52 +00003982 break;
Evan Chenga3caaee2006-04-19 22:48:17 +00003983 }
3984
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003985 if (AVT > MVT::i8) {
3986 if (I) {
3987 unsigned UBytes = MVT::getSizeInBits(AVT) / 8;
3988 Count = DAG.getConstant(I->getValue() / UBytes, getPointerTy());
3989 BytesLeft = I->getValue() % UBytes;
3990 } else {
3991 assert(AVT >= MVT::i32 &&
3992 "Do not use rep;stos if not at least DWORD aligned");
3993 Count = DAG.getNode(ISD::SRL, Op.getOperand(3).getValueType(),
3994 Op.getOperand(3), DAG.getConstant(2, MVT::i8));
3995 TwoRepStos = true;
3996 }
3997 }
3998
Evan Chenga9467aa2006-04-25 20:13:52 +00003999 Chain = DAG.getCopyToReg(Chain, ValReg, DAG.getConstant(Val, AVT),
4000 InFlag);
4001 InFlag = Chain.getValue(1);
4002 } else {
4003 AVT = MVT::i8;
4004 Count = Op.getOperand(3);
4005 Chain = DAG.getCopyToReg(Chain, X86::AL, Op.getOperand(2), InFlag);
4006 InFlag = Chain.getValue(1);
Evan Chengd097e672006-03-22 02:53:00 +00004007 }
Evan Chengb0461082006-04-24 18:01:45 +00004008
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004009 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RCX : X86::ECX,
4010 Count, InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004011 InFlag = Chain.getValue(1);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004012 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RDI : X86::EDI,
4013 Op.getOperand(1), InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004014 InFlag = Chain.getValue(1);
Evan Cheng9b9cc4f2006-03-27 07:00:16 +00004015
Chris Lattnere56fef92007-02-25 06:40:16 +00004016 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +00004017 SmallVector<SDOperand, 8> Ops;
Evan Chenga9467aa2006-04-25 20:13:52 +00004018 Ops.push_back(Chain);
4019 Ops.push_back(DAG.getValueType(AVT));
4020 Ops.push_back(InFlag);
Evan Cheng5c68bba2006-08-11 07:35:45 +00004021 Chain = DAG.getNode(X86ISD::REP_STOS, Tys, &Ops[0], Ops.size());
Evan Chengb0461082006-04-24 18:01:45 +00004022
Evan Chenga9467aa2006-04-25 20:13:52 +00004023 if (TwoRepStos) {
4024 InFlag = Chain.getValue(1);
4025 Count = Op.getOperand(3);
4026 MVT::ValueType CVT = Count.getValueType();
4027 SDOperand Left = DAG.getNode(ISD::AND, CVT, Count,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004028 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
4029 Chain = DAG.getCopyToReg(Chain, (CVT == MVT::i64) ? X86::RCX : X86::ECX,
4030 Left, InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004031 InFlag = Chain.getValue(1);
Chris Lattnere56fef92007-02-25 06:40:16 +00004032 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004033 Ops.clear();
4034 Ops.push_back(Chain);
4035 Ops.push_back(DAG.getValueType(MVT::i8));
4036 Ops.push_back(InFlag);
Evan Cheng5c68bba2006-08-11 07:35:45 +00004037 Chain = DAG.getNode(X86ISD::REP_STOS, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00004038 } else if (BytesLeft) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004039 // Issue stores for the last 1 - 7 bytes.
Evan Chenga9467aa2006-04-25 20:13:52 +00004040 SDOperand Value;
4041 unsigned Val = ValC->getValue() & 255;
4042 unsigned Offset = I->getValue() - BytesLeft;
4043 SDOperand DstAddr = Op.getOperand(1);
4044 MVT::ValueType AddrVT = DstAddr.getValueType();
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004045 if (BytesLeft >= 4) {
4046 Val = (Val << 8) | Val;
4047 Val = (Val << 16) | Val;
4048 Value = DAG.getConstant(Val, MVT::i32);
Evan Chengdf9ac472006-10-05 23:01:46 +00004049 Chain = DAG.getStore(Chain, Value,
4050 DAG.getNode(ISD::ADD, AddrVT, DstAddr,
4051 DAG.getConstant(Offset, AddrVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00004052 NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004053 BytesLeft -= 4;
4054 Offset += 4;
4055 }
Evan Chenga9467aa2006-04-25 20:13:52 +00004056 if (BytesLeft >= 2) {
4057 Value = DAG.getConstant((Val << 8) | Val, MVT::i16);
Evan Chengdf9ac472006-10-05 23:01:46 +00004058 Chain = DAG.getStore(Chain, Value,
4059 DAG.getNode(ISD::ADD, AddrVT, DstAddr,
4060 DAG.getConstant(Offset, AddrVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00004061 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00004062 BytesLeft -= 2;
4063 Offset += 2;
Evan Cheng082c8782006-03-24 07:29:27 +00004064 }
Evan Chenga9467aa2006-04-25 20:13:52 +00004065 if (BytesLeft == 1) {
4066 Value = DAG.getConstant(Val, MVT::i8);
Evan Chengdf9ac472006-10-05 23:01:46 +00004067 Chain = DAG.getStore(Chain, Value,
4068 DAG.getNode(ISD::ADD, AddrVT, DstAddr,
4069 DAG.getConstant(Offset, AddrVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00004070 NULL, 0);
Evan Cheng14215c32006-04-21 23:03:30 +00004071 }
Evan Cheng082c8782006-03-24 07:29:27 +00004072 }
Evan Chengebf10062006-04-03 20:53:28 +00004073
Evan Chenga9467aa2006-04-25 20:13:52 +00004074 return Chain;
4075}
Evan Chengebf10062006-04-03 20:53:28 +00004076
Evan Chenga9467aa2006-04-25 20:13:52 +00004077SDOperand X86TargetLowering::LowerMEMCPY(SDOperand Op, SelectionDAG &DAG) {
4078 SDOperand Chain = Op.getOperand(0);
4079 unsigned Align =
4080 (unsigned)cast<ConstantSDNode>(Op.getOperand(4))->getValue();
4081 if (Align == 0) Align = 1;
Evan Chengebf10062006-04-03 20:53:28 +00004082
Evan Chenga9467aa2006-04-25 20:13:52 +00004083 ConstantSDNode *I = dyn_cast<ConstantSDNode>(Op.getOperand(3));
4084 // If not DWORD aligned, call memcpy if size is less than the threshold.
4085 // It knows how to align to the right boundary first.
4086 if ((Align & 3) != 0 ||
4087 (I && I->getValue() < Subtarget->getMinRepStrSizeThreshold())) {
4088 MVT::ValueType IntPtr = getPointerTy();
Reid Spencere63b6512006-12-31 05:55:36 +00004089 TargetLowering::ArgListTy Args;
4090 TargetLowering::ArgListEntry Entry;
Anton Korobeynikov037c8672007-01-28 13:31:35 +00004091 Entry.Ty = getTargetData()->getIntPtrType();
4092 Entry.isSigned = false;
4093 Entry.isInReg = false;
4094 Entry.isSRet = false;
Reid Spencere63b6512006-12-31 05:55:36 +00004095 Entry.Node = Op.getOperand(1); Args.push_back(Entry);
4096 Entry.Node = Op.getOperand(2); Args.push_back(Entry);
4097 Entry.Node = Op.getOperand(3); Args.push_back(Entry);
Evan Chenga9467aa2006-04-25 20:13:52 +00004098 std::pair<SDOperand,SDOperand> CallResult =
Reid Spencere63b6512006-12-31 05:55:36 +00004099 LowerCallTo(Chain, Type::VoidTy, false, false, CallingConv::C, false,
Evan Chenga9467aa2006-04-25 20:13:52 +00004100 DAG.getExternalSymbol("memcpy", IntPtr), Args, DAG);
4101 return CallResult.second;
Evan Chengcbffa462006-03-31 19:22:53 +00004102 }
Evan Chenga9467aa2006-04-25 20:13:52 +00004103
4104 MVT::ValueType AVT;
4105 SDOperand Count;
4106 unsigned BytesLeft = 0;
4107 bool TwoRepMovs = false;
4108 switch (Align & 3) {
4109 case 2: // WORD aligned
4110 AVT = MVT::i16;
Evan Chenga9467aa2006-04-25 20:13:52 +00004111 break;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004112 case 0: // DWORD aligned
Evan Chenga9467aa2006-04-25 20:13:52 +00004113 AVT = MVT::i32;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004114 if (Subtarget->is64Bit() && ((Align & 0xF) == 0)) // QWORD aligned
4115 AVT = MVT::i64;
Evan Chenga9467aa2006-04-25 20:13:52 +00004116 break;
4117 default: // Byte aligned
4118 AVT = MVT::i8;
4119 Count = Op.getOperand(3);
4120 break;
4121 }
4122
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004123 if (AVT > MVT::i8) {
4124 if (I) {
4125 unsigned UBytes = MVT::getSizeInBits(AVT) / 8;
4126 Count = DAG.getConstant(I->getValue() / UBytes, getPointerTy());
4127 BytesLeft = I->getValue() % UBytes;
4128 } else {
4129 assert(AVT >= MVT::i32 &&
4130 "Do not use rep;movs if not at least DWORD aligned");
4131 Count = DAG.getNode(ISD::SRL, Op.getOperand(3).getValueType(),
4132 Op.getOperand(3), DAG.getConstant(2, MVT::i8));
4133 TwoRepMovs = true;
4134 }
4135 }
4136
Evan Chenga9467aa2006-04-25 20:13:52 +00004137 SDOperand InFlag(0, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004138 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RCX : X86::ECX,
4139 Count, InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004140 InFlag = Chain.getValue(1);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004141 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RDI : X86::EDI,
4142 Op.getOperand(1), InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004143 InFlag = Chain.getValue(1);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004144 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RSI : X86::ESI,
4145 Op.getOperand(2), InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004146 InFlag = Chain.getValue(1);
4147
Chris Lattnere56fef92007-02-25 06:40:16 +00004148 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +00004149 SmallVector<SDOperand, 8> Ops;
Evan Chenga9467aa2006-04-25 20:13:52 +00004150 Ops.push_back(Chain);
4151 Ops.push_back(DAG.getValueType(AVT));
4152 Ops.push_back(InFlag);
Evan Cheng5c68bba2006-08-11 07:35:45 +00004153 Chain = DAG.getNode(X86ISD::REP_MOVS, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00004154
4155 if (TwoRepMovs) {
4156 InFlag = Chain.getValue(1);
4157 Count = Op.getOperand(3);
4158 MVT::ValueType CVT = Count.getValueType();
4159 SDOperand Left = DAG.getNode(ISD::AND, CVT, Count,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004160 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
4161 Chain = DAG.getCopyToReg(Chain, (CVT == MVT::i64) ? X86::RCX : X86::ECX,
4162 Left, InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004163 InFlag = Chain.getValue(1);
Chris Lattnere56fef92007-02-25 06:40:16 +00004164 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004165 Ops.clear();
4166 Ops.push_back(Chain);
4167 Ops.push_back(DAG.getValueType(MVT::i8));
4168 Ops.push_back(InFlag);
Evan Cheng5c68bba2006-08-11 07:35:45 +00004169 Chain = DAG.getNode(X86ISD::REP_MOVS, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00004170 } else if (BytesLeft) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004171 // Issue loads and stores for the last 1 - 7 bytes.
Evan Chenga9467aa2006-04-25 20:13:52 +00004172 unsigned Offset = I->getValue() - BytesLeft;
4173 SDOperand DstAddr = Op.getOperand(1);
4174 MVT::ValueType DstVT = DstAddr.getValueType();
4175 SDOperand SrcAddr = Op.getOperand(2);
4176 MVT::ValueType SrcVT = SrcAddr.getValueType();
4177 SDOperand Value;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004178 if (BytesLeft >= 4) {
4179 Value = DAG.getLoad(MVT::i32, Chain,
4180 DAG.getNode(ISD::ADD, SrcVT, SrcAddr,
4181 DAG.getConstant(Offset, SrcVT)),
Evan Chenge71fe34d2006-10-09 20:57:25 +00004182 NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004183 Chain = Value.getValue(1);
Evan Chengdf9ac472006-10-05 23:01:46 +00004184 Chain = DAG.getStore(Chain, Value,
4185 DAG.getNode(ISD::ADD, DstVT, DstAddr,
4186 DAG.getConstant(Offset, DstVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00004187 NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004188 BytesLeft -= 4;
4189 Offset += 4;
4190 }
Evan Chenga9467aa2006-04-25 20:13:52 +00004191 if (BytesLeft >= 2) {
4192 Value = DAG.getLoad(MVT::i16, Chain,
4193 DAG.getNode(ISD::ADD, SrcVT, SrcAddr,
4194 DAG.getConstant(Offset, SrcVT)),
Evan Chenge71fe34d2006-10-09 20:57:25 +00004195 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00004196 Chain = Value.getValue(1);
Evan Chengdf9ac472006-10-05 23:01:46 +00004197 Chain = DAG.getStore(Chain, Value,
4198 DAG.getNode(ISD::ADD, DstVT, DstAddr,
4199 DAG.getConstant(Offset, DstVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00004200 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00004201 BytesLeft -= 2;
4202 Offset += 2;
Evan Chengcbffa462006-03-31 19:22:53 +00004203 }
4204
Evan Chenga9467aa2006-04-25 20:13:52 +00004205 if (BytesLeft == 1) {
4206 Value = DAG.getLoad(MVT::i8, Chain,
4207 DAG.getNode(ISD::ADD, SrcVT, SrcAddr,
4208 DAG.getConstant(Offset, SrcVT)),
Evan Chenge71fe34d2006-10-09 20:57:25 +00004209 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00004210 Chain = Value.getValue(1);
Evan Chengdf9ac472006-10-05 23:01:46 +00004211 Chain = DAG.getStore(Chain, Value,
4212 DAG.getNode(ISD::ADD, DstVT, DstAddr,
4213 DAG.getConstant(Offset, DstVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00004214 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00004215 }
Evan Chengcbffa462006-03-31 19:22:53 +00004216 }
Evan Chenga9467aa2006-04-25 20:13:52 +00004217
4218 return Chain;
4219}
4220
4221SDOperand
4222X86TargetLowering::LowerREADCYCLCECOUNTER(SDOperand Op, SelectionDAG &DAG) {
Chris Lattnere56fef92007-02-25 06:40:16 +00004223 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +00004224 SDOperand TheOp = Op.getOperand(0);
4225 SDOperand rd = DAG.getNode(X86ISD::RDTSC_DAG, Tys, &TheOp, 1);
Evan Cheng28a9e9b2006-11-29 08:28:13 +00004226 if (Subtarget->is64Bit()) {
4227 SDOperand Copy1 = DAG.getCopyFromReg(rd, X86::RAX, MVT::i64, rd.getValue(1));
4228 SDOperand Copy2 = DAG.getCopyFromReg(Copy1.getValue(1), X86::RDX,
4229 MVT::i64, Copy1.getValue(2));
4230 SDOperand Tmp = DAG.getNode(ISD::SHL, MVT::i64, Copy2,
4231 DAG.getConstant(32, MVT::i8));
Chris Lattner35a08552007-02-25 07:10:00 +00004232 SDOperand Ops[] = {
4233 DAG.getNode(ISD::OR, MVT::i64, Copy1, Tmp), Copy2.getValue(1)
4234 };
Chris Lattnere56fef92007-02-25 06:40:16 +00004235
4236 Tys = DAG.getVTList(MVT::i64, MVT::Other);
Chris Lattner35a08552007-02-25 07:10:00 +00004237 return DAG.getNode(ISD::MERGE_VALUES, Tys, Ops, 2);
Evan Cheng28a9e9b2006-11-29 08:28:13 +00004238 }
Chris Lattner35a08552007-02-25 07:10:00 +00004239
4240 SDOperand Copy1 = DAG.getCopyFromReg(rd, X86::EAX, MVT::i32, rd.getValue(1));
4241 SDOperand Copy2 = DAG.getCopyFromReg(Copy1.getValue(1), X86::EDX,
4242 MVT::i32, Copy1.getValue(2));
4243 SDOperand Ops[] = { Copy1, Copy2, Copy2.getValue(1) };
4244 Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
4245 return DAG.getNode(ISD::MERGE_VALUES, Tys, Ops, 3);
Evan Chenga9467aa2006-04-25 20:13:52 +00004246}
4247
4248SDOperand X86TargetLowering::LowerVASTART(SDOperand Op, SelectionDAG &DAG) {
Evan Chengab51cf22006-10-13 21:14:26 +00004249 SrcValueSDNode *SV = cast<SrcValueSDNode>(Op.getOperand(2));
4250
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004251 if (!Subtarget->is64Bit()) {
4252 // vastart just stores the address of the VarArgsFrameIndex slot into the
4253 // memory location argument.
4254 SDOperand FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Evan Chengab51cf22006-10-13 21:14:26 +00004255 return DAG.getStore(Op.getOperand(0), FR,Op.getOperand(1), SV->getValue(),
4256 SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004257 }
4258
4259 // __va_list_tag:
4260 // gp_offset (0 - 6 * 8)
4261 // fp_offset (48 - 48 + 8 * 16)
4262 // overflow_arg_area (point to parameters coming in memory).
4263 // reg_save_area
Chris Lattner35a08552007-02-25 07:10:00 +00004264 SmallVector<SDOperand, 8> MemOps;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004265 SDOperand FIN = Op.getOperand(1);
4266 // Store gp_offset
Evan Chengdf9ac472006-10-05 23:01:46 +00004267 SDOperand Store = DAG.getStore(Op.getOperand(0),
4268 DAG.getConstant(VarArgsGPOffset, MVT::i32),
Evan Chengab51cf22006-10-13 21:14:26 +00004269 FIN, SV->getValue(), SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004270 MemOps.push_back(Store);
4271
4272 // Store fp_offset
4273 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
4274 DAG.getConstant(4, getPointerTy()));
Evan Chengdf9ac472006-10-05 23:01:46 +00004275 Store = DAG.getStore(Op.getOperand(0),
4276 DAG.getConstant(VarArgsFPOffset, MVT::i32),
Evan Chengab51cf22006-10-13 21:14:26 +00004277 FIN, SV->getValue(), SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004278 MemOps.push_back(Store);
4279
4280 // Store ptr to overflow_arg_area
4281 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
4282 DAG.getConstant(4, getPointerTy()));
4283 SDOperand OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Evan Chengab51cf22006-10-13 21:14:26 +00004284 Store = DAG.getStore(Op.getOperand(0), OVFIN, FIN, SV->getValue(),
4285 SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004286 MemOps.push_back(Store);
4287
4288 // Store ptr to reg_save_area.
4289 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
4290 DAG.getConstant(8, getPointerTy()));
4291 SDOperand RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Evan Chengab51cf22006-10-13 21:14:26 +00004292 Store = DAG.getStore(Op.getOperand(0), RSFIN, FIN, SV->getValue(),
4293 SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004294 MemOps.push_back(Store);
4295 return DAG.getNode(ISD::TokenFactor, MVT::Other, &MemOps[0], MemOps.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00004296}
4297
4298SDOperand
4299X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDOperand Op, SelectionDAG &DAG) {
4300 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getValue();
4301 switch (IntNo) {
4302 default: return SDOperand(); // Don't custom lower most intrinsics.
Evan Cheng78038292006-04-05 23:38:46 +00004303 // Comparison intrinsics.
Evan Chenga9467aa2006-04-25 20:13:52 +00004304 case Intrinsic::x86_sse_comieq_ss:
4305 case Intrinsic::x86_sse_comilt_ss:
4306 case Intrinsic::x86_sse_comile_ss:
4307 case Intrinsic::x86_sse_comigt_ss:
4308 case Intrinsic::x86_sse_comige_ss:
4309 case Intrinsic::x86_sse_comineq_ss:
4310 case Intrinsic::x86_sse_ucomieq_ss:
4311 case Intrinsic::x86_sse_ucomilt_ss:
4312 case Intrinsic::x86_sse_ucomile_ss:
4313 case Intrinsic::x86_sse_ucomigt_ss:
4314 case Intrinsic::x86_sse_ucomige_ss:
4315 case Intrinsic::x86_sse_ucomineq_ss:
4316 case Intrinsic::x86_sse2_comieq_sd:
4317 case Intrinsic::x86_sse2_comilt_sd:
4318 case Intrinsic::x86_sse2_comile_sd:
4319 case Intrinsic::x86_sse2_comigt_sd:
4320 case Intrinsic::x86_sse2_comige_sd:
4321 case Intrinsic::x86_sse2_comineq_sd:
4322 case Intrinsic::x86_sse2_ucomieq_sd:
4323 case Intrinsic::x86_sse2_ucomilt_sd:
4324 case Intrinsic::x86_sse2_ucomile_sd:
4325 case Intrinsic::x86_sse2_ucomigt_sd:
4326 case Intrinsic::x86_sse2_ucomige_sd:
4327 case Intrinsic::x86_sse2_ucomineq_sd: {
4328 unsigned Opc = 0;
4329 ISD::CondCode CC = ISD::SETCC_INVALID;
4330 switch (IntNo) {
4331 default: break;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004332 case Intrinsic::x86_sse_comieq_ss:
4333 case Intrinsic::x86_sse2_comieq_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004334 Opc = X86ISD::COMI;
4335 CC = ISD::SETEQ;
4336 break;
Evan Cheng78038292006-04-05 23:38:46 +00004337 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004338 case Intrinsic::x86_sse2_comilt_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004339 Opc = X86ISD::COMI;
4340 CC = ISD::SETLT;
4341 break;
4342 case Intrinsic::x86_sse_comile_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004343 case Intrinsic::x86_sse2_comile_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004344 Opc = X86ISD::COMI;
4345 CC = ISD::SETLE;
4346 break;
4347 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004348 case Intrinsic::x86_sse2_comigt_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004349 Opc = X86ISD::COMI;
4350 CC = ISD::SETGT;
4351 break;
4352 case Intrinsic::x86_sse_comige_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004353 case Intrinsic::x86_sse2_comige_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004354 Opc = X86ISD::COMI;
4355 CC = ISD::SETGE;
4356 break;
4357 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004358 case Intrinsic::x86_sse2_comineq_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004359 Opc = X86ISD::COMI;
4360 CC = ISD::SETNE;
4361 break;
4362 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004363 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004364 Opc = X86ISD::UCOMI;
4365 CC = ISD::SETEQ;
4366 break;
4367 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004368 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004369 Opc = X86ISD::UCOMI;
4370 CC = ISD::SETLT;
4371 break;
4372 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004373 case Intrinsic::x86_sse2_ucomile_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004374 Opc = X86ISD::UCOMI;
4375 CC = ISD::SETLE;
4376 break;
4377 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004378 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004379 Opc = X86ISD::UCOMI;
4380 CC = ISD::SETGT;
4381 break;
4382 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004383 case Intrinsic::x86_sse2_ucomige_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004384 Opc = X86ISD::UCOMI;
4385 CC = ISD::SETGE;
4386 break;
4387 case Intrinsic::x86_sse_ucomineq_ss:
4388 case Intrinsic::x86_sse2_ucomineq_sd:
4389 Opc = X86ISD::UCOMI;
4390 CC = ISD::SETNE;
4391 break;
Evan Cheng78038292006-04-05 23:38:46 +00004392 }
Evan Cheng4259a0f2006-09-11 02:19:56 +00004393
Evan Chenga9467aa2006-04-25 20:13:52 +00004394 unsigned X86CC;
Chris Lattner7a627672006-09-13 03:22:10 +00004395 SDOperand LHS = Op.getOperand(1);
4396 SDOperand RHS = Op.getOperand(2);
4397 translateX86CC(CC, true, X86CC, LHS, RHS, DAG);
Evan Cheng4259a0f2006-09-11 02:19:56 +00004398
4399 const MVT::ValueType *VTs = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
Chris Lattner7a627672006-09-13 03:22:10 +00004400 SDOperand Ops1[] = { DAG.getEntryNode(), LHS, RHS };
Evan Cheng4259a0f2006-09-11 02:19:56 +00004401 SDOperand Cond = DAG.getNode(Opc, VTs, 2, Ops1, 3);
4402 VTs = DAG.getNodeValueTypes(MVT::i8, MVT::Flag);
4403 SDOperand Ops2[] = { DAG.getConstant(X86CC, MVT::i8), Cond };
4404 SDOperand SetCC = DAG.getNode(X86ISD::SETCC, VTs, 2, Ops2, 2);
Evan Chenga9467aa2006-04-25 20:13:52 +00004405 return DAG.getNode(ISD::ANY_EXTEND, MVT::i32, SetCC);
Evan Cheng78038292006-04-05 23:38:46 +00004406 }
Evan Cheng5c59d492005-12-23 07:31:11 +00004407 }
Chris Lattner76ac0682005-11-15 00:40:23 +00004408}
Evan Cheng6af02632005-12-20 06:22:03 +00004409
Nate Begemaneda59972007-01-29 22:58:52 +00004410SDOperand X86TargetLowering::LowerRETURNADDR(SDOperand Op, SelectionDAG &DAG) {
4411 // Depths > 0 not supported yet!
4412 if (cast<ConstantSDNode>(Op.getOperand(0))->getValue() > 0)
4413 return SDOperand();
4414
4415 // Just load the return address
4416 SDOperand RetAddrFI = getReturnAddressFrameIndex(DAG);
4417 return DAG.getLoad(getPointerTy(), DAG.getEntryNode(), RetAddrFI, NULL, 0);
4418}
4419
4420SDOperand X86TargetLowering::LowerFRAMEADDR(SDOperand Op, SelectionDAG &DAG) {
4421 // Depths > 0 not supported yet!
4422 if (cast<ConstantSDNode>(Op.getOperand(0))->getValue() > 0)
4423 return SDOperand();
4424
4425 SDOperand RetAddrFI = getReturnAddressFrameIndex(DAG);
4426 return DAG.getNode(ISD::SUB, getPointerTy(), RetAddrFI,
4427 DAG.getConstant(4, getPointerTy()));
4428}
4429
Evan Chenga9467aa2006-04-25 20:13:52 +00004430/// LowerOperation - Provide custom lowering hooks for some operations.
4431///
4432SDOperand X86TargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
4433 switch (Op.getOpcode()) {
4434 default: assert(0 && "Should not custom lower this!");
4435 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
4436 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
4437 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
4438 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
4439 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
4440 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
4441 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
4442 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
4443 case ISD::SHL_PARTS:
4444 case ISD::SRA_PARTS:
4445 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
4446 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
4447 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
4448 case ISD::FABS: return LowerFABS(Op, DAG);
4449 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng4363e882007-01-05 07:55:56 +00004450 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Cheng4259a0f2006-09-11 02:19:56 +00004451 case ISD::SETCC: return LowerSETCC(Op, DAG, DAG.getEntryNode());
Evan Chenga9467aa2006-04-25 20:13:52 +00004452 case ISD::SELECT: return LowerSELECT(Op, DAG);
4453 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
4454 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng2a330942006-05-25 00:59:30 +00004455 case ISD::CALL: return LowerCALL(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00004456 case ISD::RET: return LowerRET(Op, DAG);
Evan Chenge0bcfbe2006-04-26 01:20:17 +00004457 case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00004458 case ISD::MEMSET: return LowerMEMSET(Op, DAG);
4459 case ISD::MEMCPY: return LowerMEMCPY(Op, DAG);
4460 case ISD::READCYCLECOUNTER: return LowerREADCYCLCECOUNTER(Op, DAG);
4461 case ISD::VASTART: return LowerVASTART(Op, DAG);
4462 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemaneda59972007-01-29 22:58:52 +00004463 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
4464 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00004465 }
Jim Laskey3796abe2007-02-21 22:54:50 +00004466 return SDOperand();
Evan Chenga9467aa2006-04-25 20:13:52 +00004467}
4468
Evan Cheng6af02632005-12-20 06:22:03 +00004469const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
4470 switch (Opcode) {
4471 default: return NULL;
Evan Cheng9c249c32006-01-09 18:33:28 +00004472 case X86ISD::SHLD: return "X86ISD::SHLD";
4473 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Cheng2dd217b2006-01-31 03:14:29 +00004474 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng4363e882007-01-05 07:55:56 +00004475 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng72d5c252006-01-31 22:28:30 +00004476 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng4363e882007-01-05 07:55:56 +00004477 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Cheng6305e502006-01-12 22:54:21 +00004478 case X86ISD::FILD: return "X86ISD::FILD";
Evan Cheng11613a52006-02-04 02:20:30 +00004479 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng6af02632005-12-20 06:22:03 +00004480 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
4481 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
4482 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chenga74ce622005-12-21 02:39:21 +00004483 case X86ISD::FLD: return "X86ISD::FLD";
Evan Cheng45e190982006-01-05 00:27:02 +00004484 case X86ISD::FST: return "X86ISD::FST";
4485 case X86ISD::FP_GET_RESULT: return "X86ISD::FP_GET_RESULT";
Evan Chenga74ce622005-12-21 02:39:21 +00004486 case X86ISD::FP_SET_RESULT: return "X86ISD::FP_SET_RESULT";
Evan Cheng6af02632005-12-20 06:22:03 +00004487 case X86ISD::CALL: return "X86ISD::CALL";
4488 case X86ISD::TAILCALL: return "X86ISD::TAILCALL";
4489 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
4490 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng78038292006-04-05 23:38:46 +00004491 case X86ISD::COMI: return "X86ISD::COMI";
4492 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengc1583db2005-12-21 20:21:51 +00004493 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Cheng6af02632005-12-20 06:22:03 +00004494 case X86ISD::CMOV: return "X86ISD::CMOV";
4495 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chenga74ce622005-12-21 02:39:21 +00004496 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng084a1022006-03-04 01:12:00 +00004497 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
4498 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng72d5c252006-01-31 22:28:30 +00004499 case X86ISD::LOAD_PACK: return "X86ISD::LOAD_PACK";
Evan Cheng5987cfb2006-07-07 08:33:52 +00004500 case X86ISD::LOAD_UA: return "X86ISD::LOAD_UA";
Evan Cheng5588de92006-02-18 00:15:05 +00004501 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Chenge0ed6ec2006-02-23 20:41:18 +00004502 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Evan Chenge7ee6a52006-03-24 23:15:12 +00004503 case X86ISD::S2VEC: return "X86ISD::S2VEC";
Evan Chengcbffa462006-03-31 19:22:53 +00004504 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Evan Cheng5fd7c692006-03-31 21:55:24 +00004505 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Evan Cheng49683ba2006-11-10 21:43:37 +00004506 case X86ISD::FMAX: return "X86ISD::FMAX";
4507 case X86ISD::FMIN: return "X86ISD::FMIN";
Evan Cheng6af02632005-12-20 06:22:03 +00004508 }
4509}
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004510
Evan Cheng02612422006-07-05 22:17:51 +00004511/// isLegalAddressImmediate - Return true if the integer value or
4512/// GlobalValue can be used as the offset of the target addressing mode.
4513bool X86TargetLowering::isLegalAddressImmediate(int64_t V) const {
4514 // X86 allows a sign-extended 32-bit immediate field.
4515 return (V > -(1LL << 32) && V < (1LL << 32)-1);
4516}
4517
4518bool X86TargetLowering::isLegalAddressImmediate(GlobalValue *GV) const {
Evan Cheng7a9238c2006-11-29 23:48:14 +00004519 // In 64-bit mode, GV is 64-bit so it won't fit in the 32-bit displacement
4520 // field unless we are in small code model.
4521 if (Subtarget->is64Bit() &&
4522 getTargetMachine().getCodeModel() != CodeModel::Small)
Evan Cheng02612422006-07-05 22:17:51 +00004523 return false;
Anton Korobeynikov430e68a12006-12-22 22:29:05 +00004524
4525 return (!Subtarget->GVRequiresExtraLoad(GV, getTargetMachine(), false));
Evan Cheng02612422006-07-05 22:17:51 +00004526}
4527
4528/// isShuffleMaskLegal - Targets can use this to indicate that they only
4529/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
4530/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
4531/// are assumed to be legal.
4532bool
4533X86TargetLowering::isShuffleMaskLegal(SDOperand Mask, MVT::ValueType VT) const {
4534 // Only do shuffles on 128-bit vector types for now.
4535 if (MVT::getSizeInBits(VT) == 64) return false;
4536 return (Mask.Val->getNumOperands() <= 4 ||
4537 isSplatMask(Mask.Val) ||
4538 isPSHUFHW_PSHUFLWMask(Mask.Val) ||
4539 X86::isUNPCKLMask(Mask.Val) ||
4540 X86::isUNPCKL_v_undef_Mask(Mask.Val) ||
4541 X86::isUNPCKHMask(Mask.Val));
4542}
4543
4544bool X86TargetLowering::isVectorClearMaskLegal(std::vector<SDOperand> &BVOps,
4545 MVT::ValueType EVT,
4546 SelectionDAG &DAG) const {
4547 unsigned NumElts = BVOps.size();
4548 // Only do shuffles on 128-bit vector types for now.
4549 if (MVT::getSizeInBits(EVT) * NumElts == 64) return false;
4550 if (NumElts == 2) return true;
4551 if (NumElts == 4) {
Chris Lattner35a08552007-02-25 07:10:00 +00004552 return (isMOVLMask(&BVOps[0], 4) ||
4553 isCommutedMOVL(&BVOps[0], 4, true) ||
4554 isSHUFPMask(&BVOps[0], 4) ||
4555 isCommutedSHUFP(&BVOps[0], 4));
Evan Cheng02612422006-07-05 22:17:51 +00004556 }
4557 return false;
4558}
4559
4560//===----------------------------------------------------------------------===//
4561// X86 Scheduler Hooks
4562//===----------------------------------------------------------------------===//
4563
4564MachineBasicBlock *
4565X86TargetLowering::InsertAtEndOfBasicBlock(MachineInstr *MI,
4566 MachineBasicBlock *BB) {
Evan Cheng20350c42006-11-27 23:37:22 +00004567 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng02612422006-07-05 22:17:51 +00004568 switch (MI->getOpcode()) {
4569 default: assert(false && "Unexpected instr type to insert");
4570 case X86::CMOV_FR32:
4571 case X86::CMOV_FR64:
4572 case X86::CMOV_V4F32:
4573 case X86::CMOV_V2F64:
4574 case X86::CMOV_V2I64: {
4575 // To "insert" a SELECT_CC instruction, we actually have to insert the
4576 // diamond control-flow pattern. The incoming instruction knows the
4577 // destination vreg to set, the condition code register to branch on, the
4578 // true/false values to select between, and a branch opcode to use.
4579 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4580 ilist<MachineBasicBlock>::iterator It = BB;
4581 ++It;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004582
Evan Cheng02612422006-07-05 22:17:51 +00004583 // thisMBB:
4584 // ...
4585 // TrueVal = ...
4586 // cmpTY ccX, r1, r2
4587 // bCC copy1MBB
4588 // fallthrough --> copy0MBB
4589 MachineBasicBlock *thisMBB = BB;
4590 MachineBasicBlock *copy0MBB = new MachineBasicBlock(LLVM_BB);
4591 MachineBasicBlock *sinkMBB = new MachineBasicBlock(LLVM_BB);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004592 unsigned Opc =
Chris Lattnerc0fb5672006-10-20 17:42:20 +00004593 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
Evan Cheng20350c42006-11-27 23:37:22 +00004594 BuildMI(BB, TII->get(Opc)).addMBB(sinkMBB);
Evan Cheng02612422006-07-05 22:17:51 +00004595 MachineFunction *F = BB->getParent();
4596 F->getBasicBlockList().insert(It, copy0MBB);
4597 F->getBasicBlockList().insert(It, sinkMBB);
4598 // Update machine-CFG edges by first adding all successors of the current
4599 // block to the new block which will contain the Phi node for the select.
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004600 for(MachineBasicBlock::succ_iterator i = BB->succ_begin(),
Evan Cheng02612422006-07-05 22:17:51 +00004601 e = BB->succ_end(); i != e; ++i)
4602 sinkMBB->addSuccessor(*i);
4603 // Next, remove all successors of the current block, and add the true
4604 // and fallthrough blocks as its successors.
4605 while(!BB->succ_empty())
4606 BB->removeSuccessor(BB->succ_begin());
4607 BB->addSuccessor(copy0MBB);
4608 BB->addSuccessor(sinkMBB);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004609
Evan Cheng02612422006-07-05 22:17:51 +00004610 // copy0MBB:
4611 // %FalseValue = ...
4612 // # fallthrough to sinkMBB
4613 BB = copy0MBB;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004614
Evan Cheng02612422006-07-05 22:17:51 +00004615 // Update machine-CFG edges
4616 BB->addSuccessor(sinkMBB);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004617
Evan Cheng02612422006-07-05 22:17:51 +00004618 // sinkMBB:
4619 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
4620 // ...
4621 BB = sinkMBB;
Evan Cheng20350c42006-11-27 23:37:22 +00004622 BuildMI(BB, TII->get(X86::PHI), MI->getOperand(0).getReg())
Evan Cheng02612422006-07-05 22:17:51 +00004623 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
4624 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
4625
4626 delete MI; // The pseudo instruction is gone now.
4627 return BB;
4628 }
4629
4630 case X86::FP_TO_INT16_IN_MEM:
4631 case X86::FP_TO_INT32_IN_MEM:
4632 case X86::FP_TO_INT64_IN_MEM: {
4633 // Change the floating point control register to use "round towards zero"
4634 // mode when truncating to an integer value.
4635 MachineFunction *F = BB->getParent();
4636 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2);
Evan Cheng20350c42006-11-27 23:37:22 +00004637 addFrameReference(BuildMI(BB, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng02612422006-07-05 22:17:51 +00004638
4639 // Load the old value of the high byte of the control word...
4640 unsigned OldCW =
4641 F->getSSARegMap()->createVirtualRegister(X86::GR16RegisterClass);
Evan Cheng20350c42006-11-27 23:37:22 +00004642 addFrameReference(BuildMI(BB, TII->get(X86::MOV16rm), OldCW), CWFrameIdx);
Evan Cheng02612422006-07-05 22:17:51 +00004643
4644 // Set the high part to be round to zero...
Evan Cheng20350c42006-11-27 23:37:22 +00004645 addFrameReference(BuildMI(BB, TII->get(X86::MOV16mi)), CWFrameIdx)
4646 .addImm(0xC7F);
Evan Cheng02612422006-07-05 22:17:51 +00004647
4648 // Reload the modified control word now...
Evan Cheng20350c42006-11-27 23:37:22 +00004649 addFrameReference(BuildMI(BB, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng02612422006-07-05 22:17:51 +00004650
4651 // Restore the memory image of control word to original value
Evan Cheng20350c42006-11-27 23:37:22 +00004652 addFrameReference(BuildMI(BB, TII->get(X86::MOV16mr)), CWFrameIdx)
4653 .addReg(OldCW);
Evan Cheng02612422006-07-05 22:17:51 +00004654
4655 // Get the X86 opcode to use.
4656 unsigned Opc;
4657 switch (MI->getOpcode()) {
4658 default: assert(0 && "illegal opcode!");
4659 case X86::FP_TO_INT16_IN_MEM: Opc = X86::FpIST16m; break;
4660 case X86::FP_TO_INT32_IN_MEM: Opc = X86::FpIST32m; break;
4661 case X86::FP_TO_INT64_IN_MEM: Opc = X86::FpIST64m; break;
4662 }
4663
4664 X86AddressMode AM;
4665 MachineOperand &Op = MI->getOperand(0);
4666 if (Op.isRegister()) {
4667 AM.BaseType = X86AddressMode::RegBase;
4668 AM.Base.Reg = Op.getReg();
4669 } else {
4670 AM.BaseType = X86AddressMode::FrameIndexBase;
4671 AM.Base.FrameIndex = Op.getFrameIndex();
4672 }
4673 Op = MI->getOperand(1);
4674 if (Op.isImmediate())
Chris Lattnerc0fb5672006-10-20 17:42:20 +00004675 AM.Scale = Op.getImm();
Evan Cheng02612422006-07-05 22:17:51 +00004676 Op = MI->getOperand(2);
4677 if (Op.isImmediate())
Chris Lattnerc0fb5672006-10-20 17:42:20 +00004678 AM.IndexReg = Op.getImm();
Evan Cheng02612422006-07-05 22:17:51 +00004679 Op = MI->getOperand(3);
4680 if (Op.isGlobalAddress()) {
4681 AM.GV = Op.getGlobal();
4682 } else {
Chris Lattnerc0fb5672006-10-20 17:42:20 +00004683 AM.Disp = Op.getImm();
Evan Cheng02612422006-07-05 22:17:51 +00004684 }
Evan Cheng20350c42006-11-27 23:37:22 +00004685 addFullAddress(BuildMI(BB, TII->get(Opc)), AM)
4686 .addReg(MI->getOperand(4).getReg());
Evan Cheng02612422006-07-05 22:17:51 +00004687
4688 // Reload the original control word now.
Evan Cheng20350c42006-11-27 23:37:22 +00004689 addFrameReference(BuildMI(BB, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng02612422006-07-05 22:17:51 +00004690
4691 delete MI; // The pseudo instruction is gone now.
4692 return BB;
4693 }
4694 }
4695}
4696
4697//===----------------------------------------------------------------------===//
4698// X86 Optimization Hooks
4699//===----------------------------------------------------------------------===//
4700
Nate Begeman8a77efe2006-02-16 21:11:51 +00004701void X86TargetLowering::computeMaskedBitsForTargetNode(const SDOperand Op,
4702 uint64_t Mask,
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004703 uint64_t &KnownZero,
Nate Begeman8a77efe2006-02-16 21:11:51 +00004704 uint64_t &KnownOne,
4705 unsigned Depth) const {
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004706 unsigned Opc = Op.getOpcode();
Evan Cheng6d196db2006-04-05 06:11:20 +00004707 assert((Opc >= ISD::BUILTIN_OP_END ||
4708 Opc == ISD::INTRINSIC_WO_CHAIN ||
4709 Opc == ISD::INTRINSIC_W_CHAIN ||
4710 Opc == ISD::INTRINSIC_VOID) &&
4711 "Should use MaskedValueIsZero if you don't know whether Op"
4712 " is a target node!");
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004713
Evan Cheng6d196db2006-04-05 06:11:20 +00004714 KnownZero = KnownOne = 0; // Don't know anything.
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004715 switch (Opc) {
Evan Cheng6d196db2006-04-05 06:11:20 +00004716 default: break;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004717 case X86ISD::SETCC:
Nate Begeman8a77efe2006-02-16 21:11:51 +00004718 KnownZero |= (MVT::getIntVTBitMask(Op.getValueType()) ^ 1ULL);
4719 break;
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004720 }
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004721}
Chris Lattnerc642aa52006-01-31 19:43:35 +00004722
Evan Cheng5987cfb2006-07-07 08:33:52 +00004723/// getShuffleScalarElt - Returns the scalar element that will make up the ith
4724/// element of the result of the vector shuffle.
4725static SDOperand getShuffleScalarElt(SDNode *N, unsigned i, SelectionDAG &DAG) {
4726 MVT::ValueType VT = N->getValueType(0);
4727 SDOperand PermMask = N->getOperand(2);
4728 unsigned NumElems = PermMask.getNumOperands();
4729 SDOperand V = (i < NumElems) ? N->getOperand(0) : N->getOperand(1);
4730 i %= NumElems;
4731 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR) {
4732 return (i == 0)
4733 ? V.getOperand(0) : DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(VT));
4734 } else if (V.getOpcode() == ISD::VECTOR_SHUFFLE) {
4735 SDOperand Idx = PermMask.getOperand(i);
4736 if (Idx.getOpcode() == ISD::UNDEF)
4737 return DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(VT));
4738 return getShuffleScalarElt(V.Val,cast<ConstantSDNode>(Idx)->getValue(),DAG);
4739 }
4740 return SDOperand();
4741}
4742
4743/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
4744/// node is a GlobalAddress + an offset.
4745static bool isGAPlusOffset(SDNode *N, GlobalValue* &GA, int64_t &Offset) {
Evan Chengae1cd752006-11-30 21:55:46 +00004746 unsigned Opc = N->getOpcode();
Evan Cheng62cdc3f2006-12-05 04:01:03 +00004747 if (Opc == X86ISD::Wrapper) {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004748 if (dyn_cast<GlobalAddressSDNode>(N->getOperand(0))) {
4749 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
4750 return true;
4751 }
Evan Chengae1cd752006-11-30 21:55:46 +00004752 } else if (Opc == ISD::ADD) {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004753 SDOperand N1 = N->getOperand(0);
4754 SDOperand N2 = N->getOperand(1);
4755 if (isGAPlusOffset(N1.Val, GA, Offset)) {
4756 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N2);
4757 if (V) {
4758 Offset += V->getSignExtended();
4759 return true;
4760 }
4761 } else if (isGAPlusOffset(N2.Val, GA, Offset)) {
4762 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N1);
4763 if (V) {
4764 Offset += V->getSignExtended();
4765 return true;
4766 }
4767 }
4768 }
4769 return false;
4770}
4771
4772/// isConsecutiveLoad - Returns true if N is loading from an address of Base
4773/// + Dist * Size.
4774static bool isConsecutiveLoad(SDNode *N, SDNode *Base, int Dist, int Size,
4775 MachineFrameInfo *MFI) {
4776 if (N->getOperand(0).Val != Base->getOperand(0).Val)
4777 return false;
4778
4779 SDOperand Loc = N->getOperand(1);
4780 SDOperand BaseLoc = Base->getOperand(1);
4781 if (Loc.getOpcode() == ISD::FrameIndex) {
4782 if (BaseLoc.getOpcode() != ISD::FrameIndex)
4783 return false;
4784 int FI = dyn_cast<FrameIndexSDNode>(Loc)->getIndex();
4785 int BFI = dyn_cast<FrameIndexSDNode>(BaseLoc)->getIndex();
4786 int FS = MFI->getObjectSize(FI);
4787 int BFS = MFI->getObjectSize(BFI);
4788 if (FS != BFS || FS != Size) return false;
4789 return MFI->getObjectOffset(FI) == (MFI->getObjectOffset(BFI) + Dist*Size);
4790 } else {
4791 GlobalValue *GV1 = NULL;
4792 GlobalValue *GV2 = NULL;
4793 int64_t Offset1 = 0;
4794 int64_t Offset2 = 0;
4795 bool isGA1 = isGAPlusOffset(Loc.Val, GV1, Offset1);
4796 bool isGA2 = isGAPlusOffset(BaseLoc.Val, GV2, Offset2);
4797 if (isGA1 && isGA2 && GV1 == GV2)
4798 return Offset1 == (Offset2 + Dist*Size);
4799 }
4800
4801 return false;
4802}
4803
Evan Cheng79cf9a52006-07-10 21:37:44 +00004804static bool isBaseAlignment16(SDNode *Base, MachineFrameInfo *MFI,
4805 const X86Subtarget *Subtarget) {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004806 GlobalValue *GV;
4807 int64_t Offset;
4808 if (isGAPlusOffset(Base, GV, Offset))
4809 return (GV->getAlignment() >= 16 && (Offset % 16) == 0);
4810 else {
4811 assert(Base->getOpcode() == ISD::FrameIndex && "Unexpected base node!");
4812 int BFI = dyn_cast<FrameIndexSDNode>(Base)->getIndex();
Evan Cheng79cf9a52006-07-10 21:37:44 +00004813 if (BFI < 0)
4814 // Fixed objects do not specify alignment, however the offsets are known.
4815 return ((Subtarget->getStackAlignment() % 16) == 0 &&
4816 (MFI->getObjectOffset(BFI) % 16) == 0);
4817 else
4818 return MFI->getObjectAlignment(BFI) >= 16;
Evan Cheng5987cfb2006-07-07 08:33:52 +00004819 }
4820 return false;
4821}
4822
4823
4824/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
4825/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
4826/// if the load addresses are consecutive, non-overlapping, and in the right
4827/// order.
Evan Cheng79cf9a52006-07-10 21:37:44 +00004828static SDOperand PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
4829 const X86Subtarget *Subtarget) {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004830 MachineFunction &MF = DAG.getMachineFunction();
4831 MachineFrameInfo *MFI = MF.getFrameInfo();
4832 MVT::ValueType VT = N->getValueType(0);
4833 MVT::ValueType EVT = MVT::getVectorBaseType(VT);
4834 SDOperand PermMask = N->getOperand(2);
4835 int NumElems = (int)PermMask.getNumOperands();
4836 SDNode *Base = NULL;
4837 for (int i = 0; i < NumElems; ++i) {
4838 SDOperand Idx = PermMask.getOperand(i);
4839 if (Idx.getOpcode() == ISD::UNDEF) {
4840 if (!Base) return SDOperand();
4841 } else {
4842 SDOperand Arg =
4843 getShuffleScalarElt(N, cast<ConstantSDNode>(Idx)->getValue(), DAG);
Evan Chenge71fe34d2006-10-09 20:57:25 +00004844 if (!Arg.Val || !ISD::isNON_EXTLoad(Arg.Val))
Evan Cheng5987cfb2006-07-07 08:33:52 +00004845 return SDOperand();
4846 if (!Base)
4847 Base = Arg.Val;
4848 else if (!isConsecutiveLoad(Arg.Val, Base,
4849 i, MVT::getSizeInBits(EVT)/8,MFI))
4850 return SDOperand();
4851 }
4852 }
4853
Evan Cheng79cf9a52006-07-10 21:37:44 +00004854 bool isAlign16 = isBaseAlignment16(Base->getOperand(1).Val, MFI, Subtarget);
Evan Chenge71fe34d2006-10-09 20:57:25 +00004855 if (isAlign16) {
4856 LoadSDNode *LD = cast<LoadSDNode>(Base);
4857 return DAG.getLoad(VT, LD->getChain(), LD->getBasePtr(), LD->getSrcValue(),
4858 LD->getSrcValueOffset());
4859 } else {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004860 // Just use movups, it's shorter.
Chris Lattnere56fef92007-02-25 06:40:16 +00004861 SDVTList Tys = DAG.getVTList(MVT::v4f32, MVT::Other);
Evan Chengbd1c5a82006-08-11 09:08:15 +00004862 SmallVector<SDOperand, 3> Ops;
4863 Ops.push_back(Base->getOperand(0));
4864 Ops.push_back(Base->getOperand(1));
4865 Ops.push_back(Base->getOperand(2));
Evan Cheng5987cfb2006-07-07 08:33:52 +00004866 return DAG.getNode(ISD::BIT_CONVERT, VT,
Evan Chengbd1c5a82006-08-11 09:08:15 +00004867 DAG.getNode(X86ISD::LOAD_UA, Tys, &Ops[0], Ops.size()));
Evan Cheng5c68bba2006-08-11 07:35:45 +00004868 }
Evan Cheng5987cfb2006-07-07 08:33:52 +00004869}
4870
Chris Lattner9259b1e2006-10-04 06:57:07 +00004871/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
4872static SDOperand PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
4873 const X86Subtarget *Subtarget) {
4874 SDOperand Cond = N->getOperand(0);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004875
Chris Lattner9259b1e2006-10-04 06:57:07 +00004876 // If we have SSE[12] support, try to form min/max nodes.
4877 if (Subtarget->hasSSE2() &&
4878 (N->getValueType(0) == MVT::f32 || N->getValueType(0) == MVT::f64)) {
4879 if (Cond.getOpcode() == ISD::SETCC) {
4880 // Get the LHS/RHS of the select.
4881 SDOperand LHS = N->getOperand(1);
4882 SDOperand RHS = N->getOperand(2);
4883 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004884
Evan Cheng49683ba2006-11-10 21:43:37 +00004885 unsigned Opcode = 0;
Chris Lattner9259b1e2006-10-04 06:57:07 +00004886 if (LHS == Cond.getOperand(0) && RHS == Cond.getOperand(1)) {
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004887 switch (CC) {
4888 default: break;
4889 case ISD::SETOLE: // (X <= Y) ? X : Y -> min
4890 case ISD::SETULE:
4891 case ISD::SETLE:
4892 if (!UnsafeFPMath) break;
4893 // FALL THROUGH.
4894 case ISD::SETOLT: // (X olt/lt Y) ? X : Y -> min
4895 case ISD::SETLT:
Evan Cheng49683ba2006-11-10 21:43:37 +00004896 Opcode = X86ISD::FMIN;
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004897 break;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004898
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004899 case ISD::SETOGT: // (X > Y) ? X : Y -> max
4900 case ISD::SETUGT:
4901 case ISD::SETGT:
4902 if (!UnsafeFPMath) break;
4903 // FALL THROUGH.
4904 case ISD::SETUGE: // (X uge/ge Y) ? X : Y -> max
4905 case ISD::SETGE:
Evan Cheng49683ba2006-11-10 21:43:37 +00004906 Opcode = X86ISD::FMAX;
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004907 break;
4908 }
Chris Lattner9259b1e2006-10-04 06:57:07 +00004909 } else if (LHS == Cond.getOperand(1) && RHS == Cond.getOperand(0)) {
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004910 switch (CC) {
4911 default: break;
4912 case ISD::SETOGT: // (X > Y) ? Y : X -> min
4913 case ISD::SETUGT:
4914 case ISD::SETGT:
4915 if (!UnsafeFPMath) break;
4916 // FALL THROUGH.
4917 case ISD::SETUGE: // (X uge/ge Y) ? Y : X -> min
4918 case ISD::SETGE:
Evan Cheng49683ba2006-11-10 21:43:37 +00004919 Opcode = X86ISD::FMIN;
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004920 break;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004921
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004922 case ISD::SETOLE: // (X <= Y) ? Y : X -> max
4923 case ISD::SETULE:
4924 case ISD::SETLE:
4925 if (!UnsafeFPMath) break;
4926 // FALL THROUGH.
4927 case ISD::SETOLT: // (X olt/lt Y) ? Y : X -> max
4928 case ISD::SETLT:
Evan Cheng49683ba2006-11-10 21:43:37 +00004929 Opcode = X86ISD::FMAX;
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004930 break;
4931 }
Chris Lattner9259b1e2006-10-04 06:57:07 +00004932 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004933
Evan Cheng49683ba2006-11-10 21:43:37 +00004934 if (Opcode)
4935 return DAG.getNode(Opcode, N->getValueType(0), LHS, RHS);
Chris Lattner9259b1e2006-10-04 06:57:07 +00004936 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004937
Chris Lattner9259b1e2006-10-04 06:57:07 +00004938 }
4939
4940 return SDOperand();
4941}
4942
4943
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004944SDOperand X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng5987cfb2006-07-07 08:33:52 +00004945 DAGCombinerInfo &DCI) const {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004946 SelectionDAG &DAG = DCI.DAG;
4947 switch (N->getOpcode()) {
4948 default: break;
4949 case ISD::VECTOR_SHUFFLE:
Evan Cheng79cf9a52006-07-10 21:37:44 +00004950 return PerformShuffleCombine(N, DAG, Subtarget);
Chris Lattner9259b1e2006-10-04 06:57:07 +00004951 case ISD::SELECT:
4952 return PerformSELECTCombine(N, DAG, Subtarget);
Evan Cheng5987cfb2006-07-07 08:33:52 +00004953 }
4954
4955 return SDOperand();
4956}
4957
Evan Cheng02612422006-07-05 22:17:51 +00004958//===----------------------------------------------------------------------===//
4959// X86 Inline Assembly Support
4960//===----------------------------------------------------------------------===//
4961
Chris Lattner298ef372006-07-11 02:54:03 +00004962/// getConstraintType - Given a constraint letter, return the type of
4963/// constraint it is for this target.
4964X86TargetLowering::ConstraintType
4965X86TargetLowering::getConstraintType(char ConstraintLetter) const {
4966 switch (ConstraintLetter) {
Chris Lattnerc8db1072006-07-12 16:59:49 +00004967 case 'A':
4968 case 'r':
4969 case 'R':
4970 case 'l':
4971 case 'q':
4972 case 'Q':
4973 case 'x':
4974 case 'Y':
4975 return C_RegisterClass;
Chris Lattner298ef372006-07-11 02:54:03 +00004976 default: return TargetLowering::getConstraintType(ConstraintLetter);
4977 }
4978}
4979
Chris Lattner44daa502006-10-31 20:13:11 +00004980/// isOperandValidForConstraint - Return the specified operand (possibly
4981/// modified) if the specified SDOperand is valid for the specified target
4982/// constraint letter, otherwise return null.
4983SDOperand X86TargetLowering::
4984isOperandValidForConstraint(SDOperand Op, char Constraint, SelectionDAG &DAG) {
4985 switch (Constraint) {
4986 default: break;
4987 case 'i':
4988 // Literal immediates are always ok.
4989 if (isa<ConstantSDNode>(Op)) return Op;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004990
Chris Lattner44daa502006-10-31 20:13:11 +00004991 // If we are in non-pic codegen mode, we allow the address of a global to
4992 // be used with 'i'.
4993 if (GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op)) {
4994 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
4995 return SDOperand(0, 0);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004996
Chris Lattner44daa502006-10-31 20:13:11 +00004997 if (GA->getOpcode() != ISD::TargetGlobalAddress)
4998 Op = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
4999 GA->getOffset());
5000 return Op;
5001 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005002
Chris Lattner44daa502006-10-31 20:13:11 +00005003 // Otherwise, not valid for this mode.
5004 return SDOperand(0, 0);
5005 }
5006 return TargetLowering::isOperandValidForConstraint(Op, Constraint, DAG);
5007}
5008
5009
Chris Lattnerc642aa52006-01-31 19:43:35 +00005010std::vector<unsigned> X86TargetLowering::
Chris Lattner7ad77df2006-02-22 00:56:39 +00005011getRegClassForInlineAsmConstraint(const std::string &Constraint,
5012 MVT::ValueType VT) const {
Chris Lattnerc642aa52006-01-31 19:43:35 +00005013 if (Constraint.size() == 1) {
5014 // FIXME: not handling fp-stack yet!
5015 // FIXME: not handling MMX registers yet ('y' constraint).
5016 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattner298ef372006-07-11 02:54:03 +00005017 default: break; // Unknown constraint letter
5018 case 'A': // EAX/EDX
5019 if (VT == MVT::i32 || VT == MVT::i64)
5020 return make_vector<unsigned>(X86::EAX, X86::EDX, 0);
5021 break;
Chris Lattnerc642aa52006-01-31 19:43:35 +00005022 case 'r': // GENERAL_REGS
5023 case 'R': // LEGACY_REGS
Chris Lattnerd139ddd2006-12-04 22:38:21 +00005024 if (VT == MVT::i64 && Subtarget->is64Bit())
5025 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
5026 X86::RSI, X86::RDI, X86::RBP, X86::RSP,
5027 X86::R8, X86::R9, X86::R10, X86::R11,
5028 X86::R12, X86::R13, X86::R14, X86::R15, 0);
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00005029 if (VT == MVT::i32)
5030 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
5031 X86::ESI, X86::EDI, X86::EBP, X86::ESP, 0);
5032 else if (VT == MVT::i16)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005033 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00005034 X86::SI, X86::DI, X86::BP, X86::SP, 0);
5035 else if (VT == MVT::i8)
Chris Lattnera16201c2006-12-05 17:29:40 +00005036 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00005037 break;
Chris Lattnerc642aa52006-01-31 19:43:35 +00005038 case 'l': // INDEX_REGS
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00005039 if (VT == MVT::i32)
5040 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
5041 X86::ESI, X86::EDI, X86::EBP, 0);
5042 else if (VT == MVT::i16)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005043 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00005044 X86::SI, X86::DI, X86::BP, 0);
5045 else if (VT == MVT::i8)
5046 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::DL, 0);
5047 break;
Chris Lattnerc642aa52006-01-31 19:43:35 +00005048 case 'q': // Q_REGS (GENERAL_REGS in 64-bit mode)
5049 case 'Q': // Q_REGS
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00005050 if (VT == MVT::i32)
5051 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
5052 else if (VT == MVT::i16)
5053 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
5054 else if (VT == MVT::i8)
5055 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::DL, 0);
5056 break;
Chris Lattnerc642aa52006-01-31 19:43:35 +00005057 case 'x': // SSE_REGS if SSE1 allowed
5058 if (Subtarget->hasSSE1())
5059 return make_vector<unsigned>(X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
5060 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7,
5061 0);
5062 return std::vector<unsigned>();
5063 case 'Y': // SSE_REGS if SSE2 allowed
5064 if (Subtarget->hasSSE2())
5065 return make_vector<unsigned>(X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
5066 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7,
5067 0);
5068 return std::vector<unsigned>();
5069 }
5070 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005071
Chris Lattner7ad77df2006-02-22 00:56:39 +00005072 return std::vector<unsigned>();
Chris Lattnerc642aa52006-01-31 19:43:35 +00005073}
Chris Lattner524129d2006-07-31 23:26:50 +00005074
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005075std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner524129d2006-07-31 23:26:50 +00005076X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
5077 MVT::ValueType VT) const {
5078 // Use the default implementation in TargetLowering to convert the register
5079 // constraint into a member of a register class.
5080 std::pair<unsigned, const TargetRegisterClass*> Res;
5081 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerf6a69662006-10-31 19:42:44 +00005082
5083 // Not found as a standard register?
5084 if (Res.second == 0) {
5085 // GCC calls "st(0)" just plain "st".
5086 if (StringsEqualNoCase("{st}", Constraint)) {
5087 Res.first = X86::ST0;
5088 Res.second = X86::RSTRegisterClass;
5089 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005090
Chris Lattnerf6a69662006-10-31 19:42:44 +00005091 return Res;
5092 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005093
Chris Lattner524129d2006-07-31 23:26:50 +00005094 // Otherwise, check to see if this is a register class of the wrong value
5095 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
5096 // turn into {ax},{dx}.
5097 if (Res.second->hasType(VT))
5098 return Res; // Correct type already, nothing to do.
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005099
Chris Lattner524129d2006-07-31 23:26:50 +00005100 // All of the single-register GCC register classes map their values onto
5101 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
5102 // really want an 8-bit or 32-bit register, map to the appropriate register
5103 // class and return the appropriate register.
5104 if (Res.second != X86::GR16RegisterClass)
5105 return Res;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005106
Chris Lattner524129d2006-07-31 23:26:50 +00005107 if (VT == MVT::i8) {
5108 unsigned DestReg = 0;
5109 switch (Res.first) {
5110 default: break;
5111 case X86::AX: DestReg = X86::AL; break;
5112 case X86::DX: DestReg = X86::DL; break;
5113 case X86::CX: DestReg = X86::CL; break;
5114 case X86::BX: DestReg = X86::BL; break;
5115 }
5116 if (DestReg) {
5117 Res.first = DestReg;
5118 Res.second = Res.second = X86::GR8RegisterClass;
5119 }
5120 } else if (VT == MVT::i32) {
5121 unsigned DestReg = 0;
5122 switch (Res.first) {
5123 default: break;
5124 case X86::AX: DestReg = X86::EAX; break;
5125 case X86::DX: DestReg = X86::EDX; break;
5126 case X86::CX: DestReg = X86::ECX; break;
5127 case X86::BX: DestReg = X86::EBX; break;
5128 case X86::SI: DestReg = X86::ESI; break;
5129 case X86::DI: DestReg = X86::EDI; break;
5130 case X86::BP: DestReg = X86::EBP; break;
5131 case X86::SP: DestReg = X86::ESP; break;
5132 }
5133 if (DestReg) {
5134 Res.first = DestReg;
5135 Res.second = Res.second = X86::GR32RegisterClass;
5136 }
Evan Cheng11b0a5d2006-09-08 06:48:29 +00005137 } else if (VT == MVT::i64) {
5138 unsigned DestReg = 0;
5139 switch (Res.first) {
5140 default: break;
5141 case X86::AX: DestReg = X86::RAX; break;
5142 case X86::DX: DestReg = X86::RDX; break;
5143 case X86::CX: DestReg = X86::RCX; break;
5144 case X86::BX: DestReg = X86::RBX; break;
5145 case X86::SI: DestReg = X86::RSI; break;
5146 case X86::DI: DestReg = X86::RDI; break;
5147 case X86::BP: DestReg = X86::RBP; break;
5148 case X86::SP: DestReg = X86::RSP; break;
5149 }
5150 if (DestReg) {
5151 Res.first = DestReg;
5152 Res.second = Res.second = X86::GR64RegisterClass;
5153 }
Chris Lattner524129d2006-07-31 23:26:50 +00005154 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005155
Chris Lattner524129d2006-07-31 23:26:50 +00005156 return Res;
5157}