blob: db53af00b56467a263d1b722588f78e2313377a1 [file] [log] [blame]
Jia Liue1d61962012-02-19 02:03:36 +00001//===-- X86InstrFragmentsSIMD.td - x86 SIMD ISA ------------*- tablegen -*-===//
David Greene509be1f2010-02-09 23:52:19 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Jia Liub22310f2012-02-18 12:03:15 +00007//
David Greene509be1f2010-02-09 23:52:19 +00008//===----------------------------------------------------------------------===//
9//
10// This file provides pattern fragments useful for SIMD instructions.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// MMX Pattern Fragments
16//===----------------------------------------------------------------------===//
17
Dale Johannesendd224d22010-09-30 23:57:10 +000018def load_mmx : PatFrag<(ops node:$ptr), (x86mmx (load node:$ptr))>;
19def bc_mmx : PatFrag<(ops node:$in), (x86mmx (bitconvert node:$in))>;
David Greene03264ef2010-07-12 23:41:28 +000020
21//===----------------------------------------------------------------------===//
22// SSE specific DAG Nodes.
23//===----------------------------------------------------------------------===//
24
25def SDTX86FPShiftOp : SDTypeProfile<1, 2, [ SDTCisSameAs<0, 1>,
26 SDTCisFP<0>, SDTCisInt<2> ]>;
27def SDTX86VFCMP : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<1, 2>,
28 SDTCisFP<1>, SDTCisVT<3, i8>]>;
29
Benjamin Kramer4669d182012-12-21 14:04:55 +000030def X86umin : SDNode<"X86ISD::UMIN", SDTIntBinOp>;
31def X86umax : SDNode<"X86ISD::UMAX", SDTIntBinOp>;
32def X86smin : SDNode<"X86ISD::SMIN", SDTIntBinOp>;
33def X86smax : SDNode<"X86ISD::SMAX", SDTIntBinOp>;
34
David Greene03264ef2010-07-12 23:41:28 +000035def X86fmin : SDNode<"X86ISD::FMIN", SDTFPBinOp>;
36def X86fmax : SDNode<"X86ISD::FMAX", SDTFPBinOp>;
Nadav Rotem178250a2012-08-19 13:06:16 +000037
38// Commutative and Associative FMIN and FMAX.
39def X86fminc : SDNode<"X86ISD::FMINC", SDTFPBinOp,
40 [SDNPCommutative, SDNPAssociative]>;
41def X86fmaxc : SDNode<"X86ISD::FMAXC", SDTFPBinOp,
42 [SDNPCommutative, SDNPAssociative]>;
43
David Greene03264ef2010-07-12 23:41:28 +000044def X86fand : SDNode<"X86ISD::FAND", SDTFPBinOp,
45 [SDNPCommutative, SDNPAssociative]>;
46def X86for : SDNode<"X86ISD::FOR", SDTFPBinOp,
47 [SDNPCommutative, SDNPAssociative]>;
48def X86fxor : SDNode<"X86ISD::FXOR", SDTFPBinOp,
49 [SDNPCommutative, SDNPAssociative]>;
Benjamin Kramer5bc180c2013-08-04 12:05:16 +000050def X86fandn : SDNode<"X86ISD::FANDN", SDTFPBinOp,
51 [SDNPCommutative, SDNPAssociative]>;
David Greene03264ef2010-07-12 23:41:28 +000052def X86frsqrt : SDNode<"X86ISD::FRSQRT", SDTFPUnaryOp>;
53def X86frcp : SDNode<"X86ISD::FRCP", SDTFPUnaryOp>;
54def X86fsrl : SDNode<"X86ISD::FSRL", SDTX86FPShiftOp>;
Stuart Hastings9f208042011-06-01 04:39:42 +000055def X86fgetsign: SDNode<"X86ISD::FGETSIGNx86",SDTFPToIntOp>;
Duncan Sands0e4fcb82011-09-22 20:15:48 +000056def X86fhadd : SDNode<"X86ISD::FHADD", SDTFPBinOp>;
57def X86fhsub : SDNode<"X86ISD::FHSUB", SDTFPBinOp>;
Craig Topperf984efb2011-11-19 09:02:40 +000058def X86hadd : SDNode<"X86ISD::HADD", SDTIntBinOp>;
59def X86hsub : SDNode<"X86ISD::HSUB", SDTIntBinOp>;
David Greene03264ef2010-07-12 23:41:28 +000060def X86comi : SDNode<"X86ISD::COMI", SDTX86CmpTest>;
61def X86ucomi : SDNode<"X86ISD::UCOMI", SDTX86CmpTest>;
Stuart Hastingsbe605492011-06-03 23:53:54 +000062def X86cmpss : SDNode<"X86ISD::FSETCCss", SDTX86Cmpss>;
63def X86cmpsd : SDNode<"X86ISD::FSETCCsd", SDTX86Cmpsd>;
David Greene03264ef2010-07-12 23:41:28 +000064def X86pshufb : SDNode<"X86ISD::PSHUFB",
Craig Topper78349002012-01-25 06:43:11 +000065 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
David Greene03264ef2010-07-12 23:41:28 +000066 SDTCisSameAs<0,2>]>>;
Bruno Cardoso Lopes7ba479d2011-07-13 21:36:47 +000067def X86andnp : SDNode<"X86ISD::ANDNP",
Bruno Cardoso Lopes9613b642011-07-13 21:36:51 +000068 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Nate Begeman97b72c92010-12-17 22:55:37 +000069 SDTCisSameAs<0,2>]>>;
Craig Topper81390be2011-11-19 07:33:10 +000070def X86psign : SDNode<"X86ISD::PSIGN",
Craig Topperde6b73b2011-11-19 07:07:26 +000071 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Nate Begeman97b72c92010-12-17 22:55:37 +000072 SDTCisSameAs<0,2>]>>;
David Greene03264ef2010-07-12 23:41:28 +000073def X86pextrb : SDNode<"X86ISD::PEXTRB",
74 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>;
75def X86pextrw : SDNode<"X86ISD::PEXTRW",
76 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>;
77def X86pinsrb : SDNode<"X86ISD::PINSRB",
78 SDTypeProfile<1, 3, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
79 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
80def X86pinsrw : SDNode<"X86ISD::PINSRW",
81 SDTypeProfile<1, 3, [SDTCisVT<0, v8i16>, SDTCisSameAs<0,1>,
82 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
83def X86insrtps : SDNode<"X86ISD::INSERTPS",
84 SDTypeProfile<1, 3, [SDTCisVT<0, v4f32>, SDTCisSameAs<0,1>,
85 SDTCisVT<2, v4f32>, SDTCisPtrTy<3>]>>;
86def X86vzmovl : SDNode<"X86ISD::VZEXT_MOVL",
87 SDTypeProfile<1, 1, [SDTCisSameAs<0,1>]>>;
Elena Demikhovsky8d7e56c2012-04-22 09:39:03 +000088
89def X86vzmovly : SDNode<"X86ISD::VZEXT_MOVL",
Nadav Rotem178250a2012-08-19 13:06:16 +000090 SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
Elena Demikhovsky8d7e56c2012-04-22 09:39:03 +000091 SDTCisOpSmallerThanOp<1, 0> ]>>;
92
Elena Demikhovskyfb449802012-02-02 09:10:43 +000093def X86vsmovl : SDNode<"X86ISD::VSEXT_MOVL",
Nadav Rotem178250a2012-08-19 13:06:16 +000094 SDTypeProfile<1, 1,
95 [SDTCisVec<0>, SDTCisInt<1>, SDTCisInt<0>]>>;
Elena Demikhovsky8d7e56c2012-04-22 09:39:03 +000096
David Greene03264ef2010-07-12 23:41:28 +000097def X86vzload : SDNode<"X86ISD::VZEXT_LOAD", SDTLoad,
Chris Lattner54e53292010-09-22 00:34:38 +000098 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
Michael Liao34107b92012-08-14 21:24:47 +000099
Michael Liao1be96bb2012-10-23 17:34:00 +0000100def X86vzext : SDNode<"X86ISD::VZEXT",
101 SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
102 SDTCisInt<0>, SDTCisInt<1>]>>;
103
104def X86vsext : SDNode<"X86ISD::VSEXT",
105 SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
106 SDTCisInt<0>, SDTCisInt<1>]>>;
107
Michael Liao34107b92012-08-14 21:24:47 +0000108def X86vfpext : SDNode<"X86ISD::VFPEXT",
109 SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
110 SDTCisFP<0>, SDTCisFP<1>]>>;
Michael Liaoe999b862012-10-10 16:53:28 +0000111def X86vfpround: SDNode<"X86ISD::VFPROUND",
112 SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
113 SDTCisFP<0>, SDTCisFP<1>]>>;
Michael Liao34107b92012-08-14 21:24:47 +0000114
Craig Topper09462642012-01-22 19:15:14 +0000115def X86vshldq : SDNode<"X86ISD::VSHLDQ", SDTIntShiftOp>;
116def X86vshrdq : SDNode<"X86ISD::VSRLDQ", SDTIntShiftOp>;
Craig Topper0b7ad762012-01-22 23:36:02 +0000117def X86cmpp : SDNode<"X86ISD::CMPP", SDTX86VFCMP>;
Craig Topperbd4884372012-01-22 22:42:16 +0000118def X86pcmpeq : SDNode<"X86ISD::PCMPEQ", SDTIntBinOp, [SDNPCommutative]>;
119def X86pcmpgt : SDNode<"X86ISD::PCMPGT", SDTIntBinOp>;
David Greene03264ef2010-07-12 23:41:28 +0000120
Craig Topper09462642012-01-22 19:15:14 +0000121def X86vshl : SDNode<"X86ISD::VSHL",
122 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
123 SDTCisVec<2>]>>;
124def X86vsrl : SDNode<"X86ISD::VSRL",
125 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
126 SDTCisVec<2>]>>;
127def X86vsra : SDNode<"X86ISD::VSRA",
128 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
129 SDTCisVec<2>]>>;
130
131def X86vshli : SDNode<"X86ISD::VSHLI", SDTIntShiftOp>;
132def X86vsrli : SDNode<"X86ISD::VSRLI", SDTIntShiftOp>;
133def X86vsrai : SDNode<"X86ISD::VSRAI", SDTIntShiftOp>;
134
David Greene03264ef2010-07-12 23:41:28 +0000135def SDTX86CmpPTest : SDTypeProfile<1, 2, [SDTCisVT<0, i32>,
Bruno Cardoso Lopes91d61df2010-08-10 23:25:42 +0000136 SDTCisVec<1>,
137 SDTCisSameAs<2, 1>]>;
Benjamin Kramerb16ccde2012-12-15 16:47:44 +0000138def X86subus : SDNode<"X86ISD::SUBUS", SDTIntBinOp>;
David Greene03264ef2010-07-12 23:41:28 +0000139def X86ptest : SDNode<"X86ISD::PTEST", SDTX86CmpPTest>;
Bruno Cardoso Lopes91d61df2010-08-10 23:25:42 +0000140def X86testp : SDNode<"X86ISD::TESTP", SDTX86CmpPTest>;
Elena Demikhovsky40864b62013-08-05 08:52:21 +0000141def X86kortest : SDNode<"X86ISD::KORTEST", SDTX86CmpPTest>;
142def X86ktest : SDNode<"X86ISD::KTEST", SDTX86CmpPTest>;
David Greene03264ef2010-07-12 23:41:28 +0000143
Craig Topper1d471e32012-02-05 03:14:49 +0000144def X86pmuludq : SDNode<"X86ISD::PMULUDQ",
145 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
146 SDTCisSameAs<1,2>]>>;
147
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000148// Specific shuffle nodes - At some point ISD::VECTOR_SHUFFLE will always get
149// translated into one of the target nodes below during lowering.
150// Note: this is a work in progress...
151def SDTShuff1Op : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0,1>]>;
152def SDTShuff2Op : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
153 SDTCisSameAs<0,2>]>;
154
155def SDTShuff2OpI : SDTypeProfile<1, 2, [SDTCisVec<0>,
156 SDTCisSameAs<0,1>, SDTCisInt<2>]>;
157def SDTShuff3OpI : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0,1>,
158 SDTCisSameAs<0,2>, SDTCisInt<3>]>;
159
Bruno Cardoso Lopesbe5e9872011-08-17 02:29:19 +0000160def SDTVBroadcast : SDTypeProfile<1, 1, [SDTCisVec<0>]>;
Nadav Rotem9bc178a2012-04-11 06:40:27 +0000161def SDTBlend : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Elena Demikhovsky3cb3b002012-08-01 12:06:00 +0000162 SDTCisSameAs<1,2>, SDTCisVT<3, i32>]>;
163
164def SDTFma : SDTypeProfile<1, 3, [SDTCisSameAs<0,1>,
165 SDTCisSameAs<1,2>, SDTCisSameAs<1,3>]>;
Bruno Cardoso Lopesbe5e9872011-08-17 02:29:19 +0000166
Craig Topper8fb09f02013-01-28 06:48:25 +0000167def X86PAlignr : SDNode<"X86ISD::PALIGNR", SDTShuff3OpI>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000168
169def X86PShufd : SDNode<"X86ISD::PSHUFD", SDTShuff2OpI>;
170def X86PShufhw : SDNode<"X86ISD::PSHUFHW", SDTShuff2OpI>;
171def X86PShuflw : SDNode<"X86ISD::PSHUFLW", SDTShuff2OpI>;
172
Craig Topper6e54ba72011-12-31 23:50:21 +0000173def X86Shufp : SDNode<"X86ISD::SHUFP", SDTShuff3OpI>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000174
175def X86Movddup : SDNode<"X86ISD::MOVDDUP", SDTShuff1Op>;
176def X86Movshdup : SDNode<"X86ISD::MOVSHDUP", SDTShuff1Op>;
177def X86Movsldup : SDNode<"X86ISD::MOVSLDUP", SDTShuff1Op>;
178
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000179def X86Movsd : SDNode<"X86ISD::MOVSD", SDTShuff2Op>;
180def X86Movss : SDNode<"X86ISD::MOVSS", SDTShuff2Op>;
181
182def X86Movlhps : SDNode<"X86ISD::MOVLHPS", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000183def X86Movlhpd : SDNode<"X86ISD::MOVLHPD", SDTShuff2Op>;
Bruno Cardoso Lopes03e4c352010-08-31 21:15:21 +0000184def X86Movhlps : SDNode<"X86ISD::MOVHLPS", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000185
Bruno Cardoso Lopesb3825212010-09-01 05:08:25 +0000186def X86Movlps : SDNode<"X86ISD::MOVLPS", SDTShuff2Op>;
187def X86Movlpd : SDNode<"X86ISD::MOVLPD", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000188
Craig Topper8d4ba192011-12-06 08:21:25 +0000189def X86Unpckl : SDNode<"X86ISD::UNPCKL", SDTShuff2Op>;
190def X86Unpckh : SDNode<"X86ISD::UNPCKH", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000191
Craig Topperbafd2242011-11-30 06:25:25 +0000192def X86VPermilp : SDNode<"X86ISD::VPERMILP", SDTShuff2OpI>;
Craig Topper26d7a942012-04-16 06:43:40 +0000193def X86VPermv : SDNode<"X86ISD::VPERMV", SDTShuff2Op>;
Craig Topperb86fa402012-04-16 00:41:45 +0000194def X86VPermi : SDNode<"X86ISD::VPERMI", SDTShuff2OpI>;
Bruno Cardoso Lopesb878caa2011-07-21 01:55:47 +0000195
Craig Topper0a672ea2011-11-30 07:47:51 +0000196def X86VPerm2x128 : SDNode<"X86ISD::VPERM2X128", SDTShuff3OpI>;
Bruno Cardoso Lopesf15dfe52011-08-12 21:48:26 +0000197
Bruno Cardoso Lopesbe5e9872011-08-17 02:29:19 +0000198def X86VBroadcast : SDNode<"X86ISD::VBROADCAST", SDTVBroadcast>;
199
Elena Demikhovskycd3c1c42012-12-05 09:24:57 +0000200def X86Blendi : SDNode<"X86ISD::BLENDI", SDTBlend>;
Elena Demikhovsky3cb3b002012-08-01 12:06:00 +0000201def X86Fmadd : SDNode<"X86ISD::FMADD", SDTFma>;
202def X86Fnmadd : SDNode<"X86ISD::FNMADD", SDTFma>;
203def X86Fmsub : SDNode<"X86ISD::FMSUB", SDTFma>;
204def X86Fnmsub : SDNode<"X86ISD::FNMSUB", SDTFma>;
Craig Toppera999c662012-08-29 07:18:25 +0000205def X86Fmaddsub : SDNode<"X86ISD::FMADDSUB", SDTFma>;
206def X86Fmsubadd : SDNode<"X86ISD::FMSUBADD", SDTFma>;
Nadav Rotem9bc178a2012-04-11 06:40:27 +0000207
Craig Topperab47fe42012-08-06 06:22:36 +0000208def SDT_PCMPISTRI : SDTypeProfile<2, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
209 SDTCisVT<2, v16i8>, SDTCisVT<3, v16i8>,
210 SDTCisVT<4, i8>]>;
211def SDT_PCMPESTRI : SDTypeProfile<2, 5, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
212 SDTCisVT<2, v16i8>, SDTCisVT<3, i32>,
213 SDTCisVT<4, v16i8>, SDTCisVT<5, i32>,
214 SDTCisVT<6, i8>]>;
215
216def X86pcmpistri : SDNode<"X86ISD::PCMPISTRI", SDT_PCMPISTRI>;
217def X86pcmpestri : SDNode<"X86ISD::PCMPESTRI", SDT_PCMPESTRI>;
218
David Greene03264ef2010-07-12 23:41:28 +0000219//===----------------------------------------------------------------------===//
220// SSE Complex Patterns
221//===----------------------------------------------------------------------===//
222
223// These are 'extloads' from a scalar to the low element of a vector, zeroing
224// the top elements. These are used for the SSE 'ss' and 'sd' instruction
225// forms.
226def sse_load_f32 : ComplexPattern<v4f32, 5, "SelectScalarSSELoad", [],
Chris Lattner0e023ea2010-09-21 20:31:19 +0000227 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand,
228 SDNPWantRoot]>;
David Greene03264ef2010-07-12 23:41:28 +0000229def sse_load_f64 : ComplexPattern<v2f64, 5, "SelectScalarSSELoad", [],
Chris Lattner0e023ea2010-09-21 20:31:19 +0000230 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand,
231 SDNPWantRoot]>;
David Greene03264ef2010-07-12 23:41:28 +0000232
233def ssmem : Operand<v4f32> {
234 let PrintMethod = "printf32mem";
235 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc_nosp, i32imm, i8imm);
236 let ParserMatchClass = X86MemAsmOperand;
Benjamin Kramer9654eef2011-07-14 21:47:22 +0000237 let OperandType = "OPERAND_MEMORY";
David Greene03264ef2010-07-12 23:41:28 +0000238}
239def sdmem : Operand<v2f64> {
240 let PrintMethod = "printf64mem";
241 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc_nosp, i32imm, i8imm);
242 let ParserMatchClass = X86MemAsmOperand;
Benjamin Kramer9654eef2011-07-14 21:47:22 +0000243 let OperandType = "OPERAND_MEMORY";
David Greene03264ef2010-07-12 23:41:28 +0000244}
245
246//===----------------------------------------------------------------------===//
247// SSE pattern fragments
248//===----------------------------------------------------------------------===//
249
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000250// 128-bit load pattern fragments
Craig Topper0d8e67a2012-01-24 03:03:17 +0000251// NOTE: all 128-bit integer vector loads are promoted to v2i64
David Greene03264ef2010-07-12 23:41:28 +0000252def loadv4f32 : PatFrag<(ops node:$ptr), (v4f32 (load node:$ptr))>;
253def loadv2f64 : PatFrag<(ops node:$ptr), (v2f64 (load node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000254def loadv2i64 : PatFrag<(ops node:$ptr), (v2i64 (load node:$ptr))>;
255
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000256// 256-bit load pattern fragments
Craig Topper0d8e67a2012-01-24 03:03:17 +0000257// NOTE: all 256-bit integer vector loads are promoted to v4i64
David Greene03264ef2010-07-12 23:41:28 +0000258def loadv8f32 : PatFrag<(ops node:$ptr), (v8f32 (load node:$ptr))>;
259def loadv4f64 : PatFrag<(ops node:$ptr), (v4f64 (load node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000260def loadv4i64 : PatFrag<(ops node:$ptr), (v4i64 (load node:$ptr))>;
261
Michael Liao400f7ef2012-09-10 18:33:51 +0000262// 128-/256-bit extload pattern fragments
263def extloadv2f32 : PatFrag<(ops node:$ptr), (v2f64 (extloadvf32 node:$ptr))>;
264def extloadv4f32 : PatFrag<(ops node:$ptr), (v4f64 (extloadvf32 node:$ptr))>;
265
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000266// Like 'store', but always requires 128-bit vector alignment.
David Greene03264ef2010-07-12 23:41:28 +0000267def alignedstore : PatFrag<(ops node:$val, node:$ptr),
268 (store node:$val, node:$ptr), [{
269 return cast<StoreSDNode>(N)->getAlignment() >= 16;
270}]>;
271
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000272// Like 'store', but always requires 256-bit vector alignment.
273def alignedstore256 : PatFrag<(ops node:$val, node:$ptr),
274 (store node:$val, node:$ptr), [{
275 return cast<StoreSDNode>(N)->getAlignment() >= 32;
276}]>;
277
278// Like 'load', but always requires 128-bit vector alignment.
David Greene03264ef2010-07-12 23:41:28 +0000279def alignedload : PatFrag<(ops node:$ptr), (load node:$ptr), [{
280 return cast<LoadSDNode>(N)->getAlignment() >= 16;
281}]>;
282
Chad Rosiera281afc2012-03-09 02:00:48 +0000283// Like 'X86vzload', but always requires 128-bit vector alignment.
284def alignedX86vzload : PatFrag<(ops node:$ptr), (X86vzload node:$ptr), [{
285 return cast<MemSDNode>(N)->getAlignment() >= 16;
286}]>;
287
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000288// Like 'load', but always requires 256-bit vector alignment.
289def alignedload256 : PatFrag<(ops node:$ptr), (load node:$ptr), [{
290 return cast<LoadSDNode>(N)->getAlignment() >= 32;
291}]>;
292
David Greene03264ef2010-07-12 23:41:28 +0000293def alignedloadfsf32 : PatFrag<(ops node:$ptr),
294 (f32 (alignedload node:$ptr))>;
295def alignedloadfsf64 : PatFrag<(ops node:$ptr),
296 (f64 (alignedload node:$ptr))>;
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000297
298// 128-bit aligned load pattern fragments
Craig Topper0d8e67a2012-01-24 03:03:17 +0000299// NOTE: all 128-bit integer vector loads are promoted to v2i64
David Greene03264ef2010-07-12 23:41:28 +0000300def alignedloadv4f32 : PatFrag<(ops node:$ptr),
301 (v4f32 (alignedload node:$ptr))>;
302def alignedloadv2f64 : PatFrag<(ops node:$ptr),
303 (v2f64 (alignedload node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000304def alignedloadv2i64 : PatFrag<(ops node:$ptr),
305 (v2i64 (alignedload node:$ptr))>;
306
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000307// 256-bit aligned load pattern fragments
Craig Topper0d8e67a2012-01-24 03:03:17 +0000308// NOTE: all 256-bit integer vector loads are promoted to v4i64
David Greene03264ef2010-07-12 23:41:28 +0000309def alignedloadv8f32 : PatFrag<(ops node:$ptr),
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000310 (v8f32 (alignedload256 node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000311def alignedloadv4f64 : PatFrag<(ops node:$ptr),
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000312 (v4f64 (alignedload256 node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000313def alignedloadv4i64 : PatFrag<(ops node:$ptr),
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000314 (v4i64 (alignedload256 node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000315
316// Like 'load', but uses special alignment checks suitable for use in
317// memory operands in most SSE instructions, which are required to
318// be naturally aligned on some targets but not on others. If the subtarget
319// allows unaligned accesses, match any load, though this may require
320// setting a feature bit in the processor (on startup, for example).
321// Opteron 10h and later implement such a feature.
322def memop : PatFrag<(ops node:$ptr), (load node:$ptr), [{
323 return Subtarget->hasVectorUAMem()
324 || cast<LoadSDNode>(N)->getAlignment() >= 16;
325}]>;
326
327def memopfsf32 : PatFrag<(ops node:$ptr), (f32 (memop node:$ptr))>;
328def memopfsf64 : PatFrag<(ops node:$ptr), (f64 (memop node:$ptr))>;
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000329
330// 128-bit memop pattern fragments
Craig Topper0d8e67a2012-01-24 03:03:17 +0000331// NOTE: all 128-bit integer vector loads are promoted to v2i64
David Greene03264ef2010-07-12 23:41:28 +0000332def memopv4f32 : PatFrag<(ops node:$ptr), (v4f32 (memop node:$ptr))>;
333def memopv2f64 : PatFrag<(ops node:$ptr), (v2f64 (memop node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000334def memopv2i64 : PatFrag<(ops node:$ptr), (v2i64 (memop node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000335
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000336// 256-bit memop pattern fragments
Craig Topper0d8e67a2012-01-24 03:03:17 +0000337// NOTE: all 256-bit integer vector loads are promoted to v4i64
David Greene03264ef2010-07-12 23:41:28 +0000338def memopv8f32 : PatFrag<(ops node:$ptr), (v8f32 (memop node:$ptr))>;
339def memopv4f64 : PatFrag<(ops node:$ptr), (v4f64 (memop node:$ptr))>;
Bruno Cardoso Lopes3d6a3a02010-08-06 20:03:27 +0000340def memopv4i64 : PatFrag<(ops node:$ptr), (v4i64 (memop node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000341
342// SSSE3 uses MMX registers for some instructions. They aren't aligned on a
343// 16-byte boundary.
344// FIXME: 8 byte alignment for mmx reads is not required
345def memop64 : PatFrag<(ops node:$ptr), (load node:$ptr), [{
346 return cast<LoadSDNode>(N)->getAlignment() >= 8;
347}]>;
348
Dale Johannesendd224d22010-09-30 23:57:10 +0000349def memopmmx : PatFrag<(ops node:$ptr), (x86mmx (memop64 node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000350
351// MOVNT Support
352// Like 'store', but requires the non-temporal bit to be set
353def nontemporalstore : PatFrag<(ops node:$val, node:$ptr),
354 (st node:$val, node:$ptr), [{
355 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
356 return ST->isNonTemporal();
357 return false;
358}]>;
359
360def alignednontemporalstore : PatFrag<(ops node:$val, node:$ptr),
Bill Wendlingea6397f2012-07-19 00:11:40 +0000361 (st node:$val, node:$ptr), [{
David Greene03264ef2010-07-12 23:41:28 +0000362 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
363 return ST->isNonTemporal() && !ST->isTruncatingStore() &&
364 ST->getAddressingMode() == ISD::UNINDEXED &&
365 ST->getAlignment() >= 16;
366 return false;
367}]>;
368
369def unalignednontemporalstore : PatFrag<(ops node:$val, node:$ptr),
Bill Wendlingea6397f2012-07-19 00:11:40 +0000370 (st node:$val, node:$ptr), [{
David Greene03264ef2010-07-12 23:41:28 +0000371 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
372 return ST->isNonTemporal() &&
373 ST->getAlignment() < 16;
374 return false;
375}]>;
376
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000377// 128-bit bitconvert pattern fragments
David Greene03264ef2010-07-12 23:41:28 +0000378def bc_v4f32 : PatFrag<(ops node:$in), (v4f32 (bitconvert node:$in))>;
379def bc_v2f64 : PatFrag<(ops node:$in), (v2f64 (bitconvert node:$in))>;
380def bc_v16i8 : PatFrag<(ops node:$in), (v16i8 (bitconvert node:$in))>;
381def bc_v8i16 : PatFrag<(ops node:$in), (v8i16 (bitconvert node:$in))>;
382def bc_v4i32 : PatFrag<(ops node:$in), (v4i32 (bitconvert node:$in))>;
383def bc_v2i64 : PatFrag<(ops node:$in), (v2i64 (bitconvert node:$in))>;
384
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000385// 256-bit bitconvert pattern fragments
Craig Topper682b8502011-11-02 04:42:13 +0000386def bc_v32i8 : PatFrag<(ops node:$in), (v32i8 (bitconvert node:$in))>;
387def bc_v16i16 : PatFrag<(ops node:$in), (v16i16 (bitconvert node:$in))>;
Bruno Cardoso Lopese3acfd42010-07-21 23:53:50 +0000388def bc_v8i32 : PatFrag<(ops node:$in), (v8i32 (bitconvert node:$in))>;
Bruno Cardoso Lopes1021b4a2011-07-13 01:15:33 +0000389def bc_v4i64 : PatFrag<(ops node:$in), (v4i64 (bitconvert node:$in))>;
Bruno Cardoso Lopese3acfd42010-07-21 23:53:50 +0000390
David Greene03264ef2010-07-12 23:41:28 +0000391def vzmovl_v2i64 : PatFrag<(ops node:$src),
392 (bitconvert (v2i64 (X86vzmovl
393 (v2i64 (scalar_to_vector (loadi64 node:$src))))))>;
394def vzmovl_v4i32 : PatFrag<(ops node:$src),
395 (bitconvert (v4i32 (X86vzmovl
396 (v4i32 (scalar_to_vector (loadi32 node:$src))))))>;
397
398def vzload_v2i64 : PatFrag<(ops node:$src),
399 (bitconvert (v2i64 (X86vzload node:$src)))>;
400
401
402def fp32imm0 : PatLeaf<(f32 fpimm), [{
403 return N->isExactlyValue(+0.0);
404}]>;
405
406// BYTE_imm - Transform bit immediates into byte immediates.
407def BYTE_imm : SDNodeXForm<imm, [{
408 // Transformation function: imm >> 3
409 return getI32Imm(N->getZExtValue() >> 3);
410}]>;
411
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000412// EXTRACT_get_vextract128_imm xform function: convert extract_subvector index
413// to VEXTRACTF128/VEXTRACTI128 imm.
414def EXTRACT_get_vextract128_imm : SDNodeXForm<extract_subvector, [{
415 return getI8Imm(X86::getExtractVEXTRACT128Immediate(N));
David Greenec4da1102011-02-03 15:50:00 +0000416}]>;
417
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000418// INSERT_get_vinsert128_imm xform function: convert insert_subvector index to
419// VINSERTF128/VINSERTI128 imm.
420def INSERT_get_vinsert128_imm : SDNodeXForm<insert_subvector, [{
421 return getI8Imm(X86::getInsertVINSERT128Immediate(N));
David Greene653f1ee2011-02-04 16:08:29 +0000422}]>;
423
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000424// EXTRACT_get_vextract256_imm xform function: convert extract_subvector index
425// to VEXTRACTF64x4 imm.
426def EXTRACT_get_vextract256_imm : SDNodeXForm<extract_subvector, [{
427 return getI8Imm(X86::getExtractVEXTRACT256Immediate(N));
428}]>;
429
430// INSERT_get_vinsert256_imm xform function: convert insert_subvector index to
431// VINSERTF64x4 imm.
432def INSERT_get_vinsert256_imm : SDNodeXForm<insert_subvector, [{
433 return getI8Imm(X86::getInsertVINSERT256Immediate(N));
434}]>;
435
436def vextract128_extract : PatFrag<(ops node:$bigvec, node:$index),
David Greenec4da1102011-02-03 15:50:00 +0000437 (extract_subvector node:$bigvec,
438 node:$index), [{
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000439 return X86::isVEXTRACT128Index(N);
440}], EXTRACT_get_vextract128_imm>;
David Greene653f1ee2011-02-04 16:08:29 +0000441
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000442def vinsert128_insert : PatFrag<(ops node:$bigvec, node:$smallvec,
David Greene653f1ee2011-02-04 16:08:29 +0000443 node:$index),
444 (insert_subvector node:$bigvec, node:$smallvec,
445 node:$index), [{
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000446 return X86::isVINSERT128Index(N);
447}], INSERT_get_vinsert128_imm>;
448
449
450def vextract256_extract : PatFrag<(ops node:$bigvec, node:$index),
451 (extract_subvector node:$bigvec,
452 node:$index), [{
453 return X86::isVEXTRACT256Index(N);
454}], EXTRACT_get_vextract256_imm>;
455
456def vinsert256_insert : PatFrag<(ops node:$bigvec, node:$smallvec,
457 node:$index),
458 (insert_subvector node:$bigvec, node:$smallvec,
459 node:$index), [{
460 return X86::isVINSERT256Index(N);
461}], INSERT_get_vinsert256_imm>;
Bruno Cardoso Lopes123dff02011-07-25 23:05:25 +0000462