blob: ec030dd546737dc821c8aba9067c5c0557d96bc6 [file] [log] [blame]
Jia Liue1d61962012-02-19 02:03:36 +00001//===-- X86InstrFragmentsSIMD.td - x86 SIMD ISA ------------*- tablegen -*-===//
David Greene509be1f2010-02-09 23:52:19 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Jia Liub22310f2012-02-18 12:03:15 +00007//
David Greene509be1f2010-02-09 23:52:19 +00008//===----------------------------------------------------------------------===//
9//
10// This file provides pattern fragments useful for SIMD instructions.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// MMX Pattern Fragments
16//===----------------------------------------------------------------------===//
17
Dale Johannesendd224d22010-09-30 23:57:10 +000018def load_mmx : PatFrag<(ops node:$ptr), (x86mmx (load node:$ptr))>;
19def bc_mmx : PatFrag<(ops node:$in), (x86mmx (bitconvert node:$in))>;
David Greene03264ef2010-07-12 23:41:28 +000020
21//===----------------------------------------------------------------------===//
22// SSE specific DAG Nodes.
23//===----------------------------------------------------------------------===//
24
25def SDTX86FPShiftOp : SDTypeProfile<1, 2, [ SDTCisSameAs<0, 1>,
26 SDTCisFP<0>, SDTCisInt<2> ]>;
27def SDTX86VFCMP : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<1, 2>,
28 SDTCisFP<1>, SDTCisVT<3, i8>]>;
29
30def X86fmin : SDNode<"X86ISD::FMIN", SDTFPBinOp>;
31def X86fmax : SDNode<"X86ISD::FMAX", SDTFPBinOp>;
32def X86fand : SDNode<"X86ISD::FAND", SDTFPBinOp,
33 [SDNPCommutative, SDNPAssociative]>;
34def X86for : SDNode<"X86ISD::FOR", SDTFPBinOp,
35 [SDNPCommutative, SDNPAssociative]>;
36def X86fxor : SDNode<"X86ISD::FXOR", SDTFPBinOp,
37 [SDNPCommutative, SDNPAssociative]>;
38def X86frsqrt : SDNode<"X86ISD::FRSQRT", SDTFPUnaryOp>;
39def X86frcp : SDNode<"X86ISD::FRCP", SDTFPUnaryOp>;
40def X86fsrl : SDNode<"X86ISD::FSRL", SDTX86FPShiftOp>;
Stuart Hastings9f208042011-06-01 04:39:42 +000041def X86fgetsign: SDNode<"X86ISD::FGETSIGNx86",SDTFPToIntOp>;
Duncan Sands0e4fcb82011-09-22 20:15:48 +000042def X86fhadd : SDNode<"X86ISD::FHADD", SDTFPBinOp>;
43def X86fhsub : SDNode<"X86ISD::FHSUB", SDTFPBinOp>;
Craig Topperf984efb2011-11-19 09:02:40 +000044def X86hadd : SDNode<"X86ISD::HADD", SDTIntBinOp>;
45def X86hsub : SDNode<"X86ISD::HSUB", SDTIntBinOp>;
David Greene03264ef2010-07-12 23:41:28 +000046def X86comi : SDNode<"X86ISD::COMI", SDTX86CmpTest>;
47def X86ucomi : SDNode<"X86ISD::UCOMI", SDTX86CmpTest>;
Stuart Hastingsbe605492011-06-03 23:53:54 +000048def X86cmpss : SDNode<"X86ISD::FSETCCss", SDTX86Cmpss>;
49def X86cmpsd : SDNode<"X86ISD::FSETCCsd", SDTX86Cmpsd>;
David Greene03264ef2010-07-12 23:41:28 +000050def X86pshufb : SDNode<"X86ISD::PSHUFB",
Craig Topper78349002012-01-25 06:43:11 +000051 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
David Greene03264ef2010-07-12 23:41:28 +000052 SDTCisSameAs<0,2>]>>;
Bruno Cardoso Lopes7ba479d2011-07-13 21:36:47 +000053def X86andnp : SDNode<"X86ISD::ANDNP",
Bruno Cardoso Lopes9613b642011-07-13 21:36:51 +000054 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Nate Begeman97b72c92010-12-17 22:55:37 +000055 SDTCisSameAs<0,2>]>>;
Craig Topper81390be2011-11-19 07:33:10 +000056def X86psign : SDNode<"X86ISD::PSIGN",
Craig Topperde6b73b2011-11-19 07:07:26 +000057 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Nate Begeman97b72c92010-12-17 22:55:37 +000058 SDTCisSameAs<0,2>]>>;
David Greene03264ef2010-07-12 23:41:28 +000059def X86pextrb : SDNode<"X86ISD::PEXTRB",
60 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>;
61def X86pextrw : SDNode<"X86ISD::PEXTRW",
62 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>;
63def X86pinsrb : SDNode<"X86ISD::PINSRB",
64 SDTypeProfile<1, 3, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
65 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
66def X86pinsrw : SDNode<"X86ISD::PINSRW",
67 SDTypeProfile<1, 3, [SDTCisVT<0, v8i16>, SDTCisSameAs<0,1>,
68 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
69def X86insrtps : SDNode<"X86ISD::INSERTPS",
70 SDTypeProfile<1, 3, [SDTCisVT<0, v4f32>, SDTCisSameAs<0,1>,
71 SDTCisVT<2, v4f32>, SDTCisPtrTy<3>]>>;
72def X86vzmovl : SDNode<"X86ISD::VZEXT_MOVL",
73 SDTypeProfile<1, 1, [SDTCisSameAs<0,1>]>>;
Elena Demikhovsky8d7e56c2012-04-22 09:39:03 +000074
75def X86vzmovly : SDNode<"X86ISD::VZEXT_MOVL",
76 SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
77 SDTCisOpSmallerThanOp<1, 0> ]>>;
78
Elena Demikhovskyfb449802012-02-02 09:10:43 +000079def X86vsmovl : SDNode<"X86ISD::VSEXT_MOVL",
80 SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisInt<1>, SDTCisInt<0>]>>;
Elena Demikhovsky8d7e56c2012-04-22 09:39:03 +000081
David Greene03264ef2010-07-12 23:41:28 +000082def X86vzload : SDNode<"X86ISD::VZEXT_LOAD", SDTLoad,
Chris Lattner54e53292010-09-22 00:34:38 +000083 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
Craig Topper09462642012-01-22 19:15:14 +000084def X86vshldq : SDNode<"X86ISD::VSHLDQ", SDTIntShiftOp>;
85def X86vshrdq : SDNode<"X86ISD::VSRLDQ", SDTIntShiftOp>;
Craig Topper0b7ad762012-01-22 23:36:02 +000086def X86cmpp : SDNode<"X86ISD::CMPP", SDTX86VFCMP>;
Craig Topperbd4884372012-01-22 22:42:16 +000087def X86pcmpeq : SDNode<"X86ISD::PCMPEQ", SDTIntBinOp, [SDNPCommutative]>;
88def X86pcmpgt : SDNode<"X86ISD::PCMPGT", SDTIntBinOp>;
David Greene03264ef2010-07-12 23:41:28 +000089
Craig Topper09462642012-01-22 19:15:14 +000090def X86vshl : SDNode<"X86ISD::VSHL",
91 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
92 SDTCisVec<2>]>>;
93def X86vsrl : SDNode<"X86ISD::VSRL",
94 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
95 SDTCisVec<2>]>>;
96def X86vsra : SDNode<"X86ISD::VSRA",
97 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
98 SDTCisVec<2>]>>;
99
100def X86vshli : SDNode<"X86ISD::VSHLI", SDTIntShiftOp>;
101def X86vsrli : SDNode<"X86ISD::VSRLI", SDTIntShiftOp>;
102def X86vsrai : SDNode<"X86ISD::VSRAI", SDTIntShiftOp>;
103
David Greene03264ef2010-07-12 23:41:28 +0000104def SDTX86CmpPTest : SDTypeProfile<1, 2, [SDTCisVT<0, i32>,
Bruno Cardoso Lopes91d61df2010-08-10 23:25:42 +0000105 SDTCisVec<1>,
106 SDTCisSameAs<2, 1>]>;
David Greene03264ef2010-07-12 23:41:28 +0000107def X86ptest : SDNode<"X86ISD::PTEST", SDTX86CmpPTest>;
Bruno Cardoso Lopes91d61df2010-08-10 23:25:42 +0000108def X86testp : SDNode<"X86ISD::TESTP", SDTX86CmpPTest>;
David Greene03264ef2010-07-12 23:41:28 +0000109
Craig Topper1d471e32012-02-05 03:14:49 +0000110def X86pmuludq : SDNode<"X86ISD::PMULUDQ",
111 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
112 SDTCisSameAs<1,2>]>>;
113
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000114// Specific shuffle nodes - At some point ISD::VECTOR_SHUFFLE will always get
115// translated into one of the target nodes below during lowering.
116// Note: this is a work in progress...
117def SDTShuff1Op : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0,1>]>;
118def SDTShuff2Op : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
119 SDTCisSameAs<0,2>]>;
120
121def SDTShuff2OpI : SDTypeProfile<1, 2, [SDTCisVec<0>,
122 SDTCisSameAs<0,1>, SDTCisInt<2>]>;
123def SDTShuff3OpI : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0,1>,
124 SDTCisSameAs<0,2>, SDTCisInt<3>]>;
125
Bruno Cardoso Lopesbe5e9872011-08-17 02:29:19 +0000126def SDTVBroadcast : SDTypeProfile<1, 1, [SDTCisVec<0>]>;
Nadav Rotem9bc178a2012-04-11 06:40:27 +0000127def SDTBlend : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0,1>,
128SDTCisSameAs<1,2>, SDTCisVT<3, i32>]>;
Bruno Cardoso Lopesbe5e9872011-08-17 02:29:19 +0000129
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000130def X86PAlign : SDNode<"X86ISD::PALIGN", SDTShuff3OpI>;
131
132def X86PShufd : SDNode<"X86ISD::PSHUFD", SDTShuff2OpI>;
133def X86PShufhw : SDNode<"X86ISD::PSHUFHW", SDTShuff2OpI>;
134def X86PShuflw : SDNode<"X86ISD::PSHUFLW", SDTShuff2OpI>;
135
Craig Topper6e54ba72011-12-31 23:50:21 +0000136def X86Shufp : SDNode<"X86ISD::SHUFP", SDTShuff3OpI>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000137
138def X86Movddup : SDNode<"X86ISD::MOVDDUP", SDTShuff1Op>;
139def X86Movshdup : SDNode<"X86ISD::MOVSHDUP", SDTShuff1Op>;
140def X86Movsldup : SDNode<"X86ISD::MOVSLDUP", SDTShuff1Op>;
141
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000142def X86Movsd : SDNode<"X86ISD::MOVSD", SDTShuff2Op>;
143def X86Movss : SDNode<"X86ISD::MOVSS", SDTShuff2Op>;
144
145def X86Movlhps : SDNode<"X86ISD::MOVLHPS", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000146def X86Movlhpd : SDNode<"X86ISD::MOVLHPD", SDTShuff2Op>;
Bruno Cardoso Lopes03e4c352010-08-31 21:15:21 +0000147def X86Movhlps : SDNode<"X86ISD::MOVHLPS", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000148
Bruno Cardoso Lopesb3825212010-09-01 05:08:25 +0000149def X86Movlps : SDNode<"X86ISD::MOVLPS", SDTShuff2Op>;
150def X86Movlpd : SDNode<"X86ISD::MOVLPD", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000151
Craig Topper8d4ba192011-12-06 08:21:25 +0000152def X86Unpckl : SDNode<"X86ISD::UNPCKL", SDTShuff2Op>;
153def X86Unpckh : SDNode<"X86ISD::UNPCKH", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000154
Craig Topperbafd2242011-11-30 06:25:25 +0000155def X86VPermilp : SDNode<"X86ISD::VPERMILP", SDTShuff2OpI>;
Craig Topper26d7a942012-04-16 06:43:40 +0000156def X86VPermv : SDNode<"X86ISD::VPERMV", SDTShuff2Op>;
Craig Topperb86fa402012-04-16 00:41:45 +0000157def X86VPermi : SDNode<"X86ISD::VPERMI", SDTShuff2OpI>;
Bruno Cardoso Lopesb878caa2011-07-21 01:55:47 +0000158
Craig Topper0a672ea2011-11-30 07:47:51 +0000159def X86VPerm2x128 : SDNode<"X86ISD::VPERM2X128", SDTShuff3OpI>;
Bruno Cardoso Lopesf15dfe52011-08-12 21:48:26 +0000160
Bruno Cardoso Lopesbe5e9872011-08-17 02:29:19 +0000161def X86VBroadcast : SDNode<"X86ISD::VBROADCAST", SDTVBroadcast>;
162
Nadav Rotem9bc178a2012-04-11 06:40:27 +0000163def X86Blendpw : SDNode<"X86ISD::BLENDPW", SDTBlend>;
164def X86Blendps : SDNode<"X86ISD::BLENDPS", SDTBlend>;
165def X86Blendpd : SDNode<"X86ISD::BLENDPD", SDTBlend>;
166
David Greene03264ef2010-07-12 23:41:28 +0000167//===----------------------------------------------------------------------===//
168// SSE Complex Patterns
169//===----------------------------------------------------------------------===//
170
171// These are 'extloads' from a scalar to the low element of a vector, zeroing
172// the top elements. These are used for the SSE 'ss' and 'sd' instruction
173// forms.
174def sse_load_f32 : ComplexPattern<v4f32, 5, "SelectScalarSSELoad", [],
Chris Lattner0e023ea2010-09-21 20:31:19 +0000175 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand,
176 SDNPWantRoot]>;
David Greene03264ef2010-07-12 23:41:28 +0000177def sse_load_f64 : ComplexPattern<v2f64, 5, "SelectScalarSSELoad", [],
Chris Lattner0e023ea2010-09-21 20:31:19 +0000178 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand,
179 SDNPWantRoot]>;
David Greene03264ef2010-07-12 23:41:28 +0000180
181def ssmem : Operand<v4f32> {
182 let PrintMethod = "printf32mem";
183 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc_nosp, i32imm, i8imm);
184 let ParserMatchClass = X86MemAsmOperand;
Benjamin Kramer9654eef2011-07-14 21:47:22 +0000185 let OperandType = "OPERAND_MEMORY";
David Greene03264ef2010-07-12 23:41:28 +0000186}
187def sdmem : Operand<v2f64> {
188 let PrintMethod = "printf64mem";
189 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc_nosp, i32imm, i8imm);
190 let ParserMatchClass = X86MemAsmOperand;
Benjamin Kramer9654eef2011-07-14 21:47:22 +0000191 let OperandType = "OPERAND_MEMORY";
David Greene03264ef2010-07-12 23:41:28 +0000192}
193
194//===----------------------------------------------------------------------===//
195// SSE pattern fragments
196//===----------------------------------------------------------------------===//
197
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000198// 128-bit load pattern fragments
Craig Topper0d8e67a2012-01-24 03:03:17 +0000199// NOTE: all 128-bit integer vector loads are promoted to v2i64
David Greene03264ef2010-07-12 23:41:28 +0000200def loadv4f32 : PatFrag<(ops node:$ptr), (v4f32 (load node:$ptr))>;
201def loadv2f64 : PatFrag<(ops node:$ptr), (v2f64 (load node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000202def loadv2i64 : PatFrag<(ops node:$ptr), (v2i64 (load node:$ptr))>;
203
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000204// 256-bit load pattern fragments
Craig Topper0d8e67a2012-01-24 03:03:17 +0000205// NOTE: all 256-bit integer vector loads are promoted to v4i64
David Greene03264ef2010-07-12 23:41:28 +0000206def loadv8f32 : PatFrag<(ops node:$ptr), (v8f32 (load node:$ptr))>;
207def loadv4f64 : PatFrag<(ops node:$ptr), (v4f64 (load node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000208def loadv4i64 : PatFrag<(ops node:$ptr), (v4i64 (load node:$ptr))>;
209
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000210// Like 'store', but always requires 128-bit vector alignment.
David Greene03264ef2010-07-12 23:41:28 +0000211def alignedstore : PatFrag<(ops node:$val, node:$ptr),
212 (store node:$val, node:$ptr), [{
213 return cast<StoreSDNode>(N)->getAlignment() >= 16;
214}]>;
215
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000216// Like 'store', but always requires 256-bit vector alignment.
217def alignedstore256 : PatFrag<(ops node:$val, node:$ptr),
218 (store node:$val, node:$ptr), [{
219 return cast<StoreSDNode>(N)->getAlignment() >= 32;
220}]>;
221
222// Like 'load', but always requires 128-bit vector alignment.
David Greene03264ef2010-07-12 23:41:28 +0000223def alignedload : PatFrag<(ops node:$ptr), (load node:$ptr), [{
224 return cast<LoadSDNode>(N)->getAlignment() >= 16;
225}]>;
226
Chad Rosiera281afc2012-03-09 02:00:48 +0000227// Like 'X86vzload', but always requires 128-bit vector alignment.
228def alignedX86vzload : PatFrag<(ops node:$ptr), (X86vzload node:$ptr), [{
229 return cast<MemSDNode>(N)->getAlignment() >= 16;
230}]>;
231
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000232// Like 'load', but always requires 256-bit vector alignment.
233def alignedload256 : PatFrag<(ops node:$ptr), (load node:$ptr), [{
234 return cast<LoadSDNode>(N)->getAlignment() >= 32;
235}]>;
236
David Greene03264ef2010-07-12 23:41:28 +0000237def alignedloadfsf32 : PatFrag<(ops node:$ptr),
238 (f32 (alignedload node:$ptr))>;
239def alignedloadfsf64 : PatFrag<(ops node:$ptr),
240 (f64 (alignedload node:$ptr))>;
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000241
242// 128-bit aligned load pattern fragments
Craig Topper0d8e67a2012-01-24 03:03:17 +0000243// NOTE: all 128-bit integer vector loads are promoted to v2i64
David Greene03264ef2010-07-12 23:41:28 +0000244def alignedloadv4f32 : PatFrag<(ops node:$ptr),
245 (v4f32 (alignedload node:$ptr))>;
246def alignedloadv2f64 : PatFrag<(ops node:$ptr),
247 (v2f64 (alignedload node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000248def alignedloadv2i64 : PatFrag<(ops node:$ptr),
249 (v2i64 (alignedload node:$ptr))>;
250
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000251// 256-bit aligned load pattern fragments
Craig Topper0d8e67a2012-01-24 03:03:17 +0000252// NOTE: all 256-bit integer vector loads are promoted to v4i64
David Greene03264ef2010-07-12 23:41:28 +0000253def alignedloadv8f32 : PatFrag<(ops node:$ptr),
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000254 (v8f32 (alignedload256 node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000255def alignedloadv4f64 : PatFrag<(ops node:$ptr),
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000256 (v4f64 (alignedload256 node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000257def alignedloadv4i64 : PatFrag<(ops node:$ptr),
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000258 (v4i64 (alignedload256 node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000259
260// Like 'load', but uses special alignment checks suitable for use in
261// memory operands in most SSE instructions, which are required to
262// be naturally aligned on some targets but not on others. If the subtarget
263// allows unaligned accesses, match any load, though this may require
264// setting a feature bit in the processor (on startup, for example).
265// Opteron 10h and later implement such a feature.
266def memop : PatFrag<(ops node:$ptr), (load node:$ptr), [{
267 return Subtarget->hasVectorUAMem()
268 || cast<LoadSDNode>(N)->getAlignment() >= 16;
269}]>;
270
271def memopfsf32 : PatFrag<(ops node:$ptr), (f32 (memop node:$ptr))>;
272def memopfsf64 : PatFrag<(ops node:$ptr), (f64 (memop node:$ptr))>;
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000273
274// 128-bit memop pattern fragments
Craig Topper0d8e67a2012-01-24 03:03:17 +0000275// NOTE: all 128-bit integer vector loads are promoted to v2i64
David Greene03264ef2010-07-12 23:41:28 +0000276def memopv4f32 : PatFrag<(ops node:$ptr), (v4f32 (memop node:$ptr))>;
277def memopv2f64 : PatFrag<(ops node:$ptr), (v2f64 (memop node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000278def memopv2i64 : PatFrag<(ops node:$ptr), (v2i64 (memop node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000279
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000280// 256-bit memop pattern fragments
Craig Topper0d8e67a2012-01-24 03:03:17 +0000281// NOTE: all 256-bit integer vector loads are promoted to v4i64
David Greene03264ef2010-07-12 23:41:28 +0000282def memopv8f32 : PatFrag<(ops node:$ptr), (v8f32 (memop node:$ptr))>;
283def memopv4f64 : PatFrag<(ops node:$ptr), (v4f64 (memop node:$ptr))>;
Bruno Cardoso Lopes3d6a3a02010-08-06 20:03:27 +0000284def memopv4i64 : PatFrag<(ops node:$ptr), (v4i64 (memop node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000285
286// SSSE3 uses MMX registers for some instructions. They aren't aligned on a
287// 16-byte boundary.
288// FIXME: 8 byte alignment for mmx reads is not required
289def memop64 : PatFrag<(ops node:$ptr), (load node:$ptr), [{
290 return cast<LoadSDNode>(N)->getAlignment() >= 8;
291}]>;
292
Dale Johannesendd224d22010-09-30 23:57:10 +0000293def memopmmx : PatFrag<(ops node:$ptr), (x86mmx (memop64 node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000294
295// MOVNT Support
296// Like 'store', but requires the non-temporal bit to be set
297def nontemporalstore : PatFrag<(ops node:$val, node:$ptr),
298 (st node:$val, node:$ptr), [{
299 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
300 return ST->isNonTemporal();
301 return false;
302}]>;
303
304def alignednontemporalstore : PatFrag<(ops node:$val, node:$ptr),
Bill Wendlingea6397f2012-07-19 00:11:40 +0000305 (st node:$val, node:$ptr), [{
David Greene03264ef2010-07-12 23:41:28 +0000306 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
307 return ST->isNonTemporal() && !ST->isTruncatingStore() &&
308 ST->getAddressingMode() == ISD::UNINDEXED &&
309 ST->getAlignment() >= 16;
310 return false;
311}]>;
312
313def unalignednontemporalstore : PatFrag<(ops node:$val, node:$ptr),
Bill Wendlingea6397f2012-07-19 00:11:40 +0000314 (st node:$val, node:$ptr), [{
David Greene03264ef2010-07-12 23:41:28 +0000315 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
316 return ST->isNonTemporal() &&
317 ST->getAlignment() < 16;
318 return false;
319}]>;
320
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000321// 128-bit bitconvert pattern fragments
David Greene03264ef2010-07-12 23:41:28 +0000322def bc_v4f32 : PatFrag<(ops node:$in), (v4f32 (bitconvert node:$in))>;
323def bc_v2f64 : PatFrag<(ops node:$in), (v2f64 (bitconvert node:$in))>;
324def bc_v16i8 : PatFrag<(ops node:$in), (v16i8 (bitconvert node:$in))>;
325def bc_v8i16 : PatFrag<(ops node:$in), (v8i16 (bitconvert node:$in))>;
326def bc_v4i32 : PatFrag<(ops node:$in), (v4i32 (bitconvert node:$in))>;
327def bc_v2i64 : PatFrag<(ops node:$in), (v2i64 (bitconvert node:$in))>;
328
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000329// 256-bit bitconvert pattern fragments
Craig Topper682b8502011-11-02 04:42:13 +0000330def bc_v32i8 : PatFrag<(ops node:$in), (v32i8 (bitconvert node:$in))>;
331def bc_v16i16 : PatFrag<(ops node:$in), (v16i16 (bitconvert node:$in))>;
Bruno Cardoso Lopese3acfd42010-07-21 23:53:50 +0000332def bc_v8i32 : PatFrag<(ops node:$in), (v8i32 (bitconvert node:$in))>;
Bruno Cardoso Lopes1021b4a2011-07-13 01:15:33 +0000333def bc_v4i64 : PatFrag<(ops node:$in), (v4i64 (bitconvert node:$in))>;
Bruno Cardoso Lopese3acfd42010-07-21 23:53:50 +0000334
David Greene03264ef2010-07-12 23:41:28 +0000335def vzmovl_v2i64 : PatFrag<(ops node:$src),
336 (bitconvert (v2i64 (X86vzmovl
337 (v2i64 (scalar_to_vector (loadi64 node:$src))))))>;
338def vzmovl_v4i32 : PatFrag<(ops node:$src),
339 (bitconvert (v4i32 (X86vzmovl
340 (v4i32 (scalar_to_vector (loadi32 node:$src))))))>;
341
342def vzload_v2i64 : PatFrag<(ops node:$src),
343 (bitconvert (v2i64 (X86vzload node:$src)))>;
344
345
346def fp32imm0 : PatLeaf<(f32 fpimm), [{
347 return N->isExactlyValue(+0.0);
348}]>;
349
350// BYTE_imm - Transform bit immediates into byte immediates.
351def BYTE_imm : SDNodeXForm<imm, [{
352 // Transformation function: imm >> 3
353 return getI32Imm(N->getZExtValue() >> 3);
354}]>;
355
David Greenec4da1102011-02-03 15:50:00 +0000356// EXTRACT_get_vextractf128_imm xform function: convert extract_subvector index
357// to VEXTRACTF128 imm.
358def EXTRACT_get_vextractf128_imm : SDNodeXForm<extract_subvector, [{
359 return getI8Imm(X86::getExtractVEXTRACTF128Immediate(N));
360}]>;
361
Bruno Cardoso Lopesdb5fb912011-07-27 00:56:27 +0000362// INSERT_get_vinsertf128_imm xform function: convert insert_subvector index to
David Greene653f1ee2011-02-04 16:08:29 +0000363// VINSERTF128 imm.
364def INSERT_get_vinsertf128_imm : SDNodeXForm<insert_subvector, [{
365 return getI8Imm(X86::getInsertVINSERTF128Immediate(N));
366}]>;
367
David Greenec4da1102011-02-03 15:50:00 +0000368def vextractf128_extract : PatFrag<(ops node:$bigvec, node:$index),
369 (extract_subvector node:$bigvec,
370 node:$index), [{
371 return X86::isVEXTRACTF128Index(N);
372}], EXTRACT_get_vextractf128_imm>;
David Greene653f1ee2011-02-04 16:08:29 +0000373
374def vinsertf128_insert : PatFrag<(ops node:$bigvec, node:$smallvec,
375 node:$index),
376 (insert_subvector node:$bigvec, node:$smallvec,
377 node:$index), [{
378 return X86::isVINSERTF128Index(N);
379}], INSERT_get_vinsertf128_imm>;
Bruno Cardoso Lopes123dff02011-07-25 23:05:25 +0000380