blob: ffc6cbea3f186d054c0db1d898a72b21fcdaa9cb [file] [log] [blame]
Jia Liue1d61962012-02-19 02:03:36 +00001//===-- X86InstrFragmentsSIMD.td - x86 SIMD ISA ------------*- tablegen -*-===//
David Greene509be1f2010-02-09 23:52:19 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Jia Liub22310f2012-02-18 12:03:15 +00007//
David Greene509be1f2010-02-09 23:52:19 +00008//===----------------------------------------------------------------------===//
9//
10// This file provides pattern fragments useful for SIMD instructions.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// MMX Pattern Fragments
16//===----------------------------------------------------------------------===//
17
Dale Johannesendd224d22010-09-30 23:57:10 +000018def load_mmx : PatFrag<(ops node:$ptr), (x86mmx (load node:$ptr))>;
19def bc_mmx : PatFrag<(ops node:$in), (x86mmx (bitconvert node:$in))>;
David Greene03264ef2010-07-12 23:41:28 +000020
21//===----------------------------------------------------------------------===//
22// SSE specific DAG Nodes.
23//===----------------------------------------------------------------------===//
24
25def SDTX86FPShiftOp : SDTypeProfile<1, 2, [ SDTCisSameAs<0, 1>,
26 SDTCisFP<0>, SDTCisInt<2> ]>;
27def SDTX86VFCMP : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<1, 2>,
28 SDTCisFP<1>, SDTCisVT<3, i8>]>;
29
30def X86fmin : SDNode<"X86ISD::FMIN", SDTFPBinOp>;
31def X86fmax : SDNode<"X86ISD::FMAX", SDTFPBinOp>;
32def X86fand : SDNode<"X86ISD::FAND", SDTFPBinOp,
33 [SDNPCommutative, SDNPAssociative]>;
34def X86for : SDNode<"X86ISD::FOR", SDTFPBinOp,
35 [SDNPCommutative, SDNPAssociative]>;
36def X86fxor : SDNode<"X86ISD::FXOR", SDTFPBinOp,
37 [SDNPCommutative, SDNPAssociative]>;
38def X86frsqrt : SDNode<"X86ISD::FRSQRT", SDTFPUnaryOp>;
39def X86frcp : SDNode<"X86ISD::FRCP", SDTFPUnaryOp>;
40def X86fsrl : SDNode<"X86ISD::FSRL", SDTX86FPShiftOp>;
Stuart Hastings9f208042011-06-01 04:39:42 +000041def X86fgetsign: SDNode<"X86ISD::FGETSIGNx86",SDTFPToIntOp>;
Duncan Sands0e4fcb82011-09-22 20:15:48 +000042def X86fhadd : SDNode<"X86ISD::FHADD", SDTFPBinOp>;
43def X86fhsub : SDNode<"X86ISD::FHSUB", SDTFPBinOp>;
Craig Topperf984efb2011-11-19 09:02:40 +000044def X86hadd : SDNode<"X86ISD::HADD", SDTIntBinOp>;
45def X86hsub : SDNode<"X86ISD::HSUB", SDTIntBinOp>;
David Greene03264ef2010-07-12 23:41:28 +000046def X86comi : SDNode<"X86ISD::COMI", SDTX86CmpTest>;
47def X86ucomi : SDNode<"X86ISD::UCOMI", SDTX86CmpTest>;
Stuart Hastingsbe605492011-06-03 23:53:54 +000048def X86cmpss : SDNode<"X86ISD::FSETCCss", SDTX86Cmpss>;
49def X86cmpsd : SDNode<"X86ISD::FSETCCsd", SDTX86Cmpsd>;
David Greene03264ef2010-07-12 23:41:28 +000050def X86pshufb : SDNode<"X86ISD::PSHUFB",
Craig Topper78349002012-01-25 06:43:11 +000051 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
David Greene03264ef2010-07-12 23:41:28 +000052 SDTCisSameAs<0,2>]>>;
Bruno Cardoso Lopes7ba479d2011-07-13 21:36:47 +000053def X86andnp : SDNode<"X86ISD::ANDNP",
Bruno Cardoso Lopes9613b642011-07-13 21:36:51 +000054 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Nate Begeman97b72c92010-12-17 22:55:37 +000055 SDTCisSameAs<0,2>]>>;
Craig Topper81390be2011-11-19 07:33:10 +000056def X86psign : SDNode<"X86ISD::PSIGN",
Craig Topperde6b73b2011-11-19 07:07:26 +000057 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Nate Begeman97b72c92010-12-17 22:55:37 +000058 SDTCisSameAs<0,2>]>>;
David Greene03264ef2010-07-12 23:41:28 +000059def X86pextrb : SDNode<"X86ISD::PEXTRB",
60 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>;
61def X86pextrw : SDNode<"X86ISD::PEXTRW",
62 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>;
63def X86pinsrb : SDNode<"X86ISD::PINSRB",
64 SDTypeProfile<1, 3, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
65 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
66def X86pinsrw : SDNode<"X86ISD::PINSRW",
67 SDTypeProfile<1, 3, [SDTCisVT<0, v8i16>, SDTCisSameAs<0,1>,
68 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
69def X86insrtps : SDNode<"X86ISD::INSERTPS",
70 SDTypeProfile<1, 3, [SDTCisVT<0, v4f32>, SDTCisSameAs<0,1>,
71 SDTCisVT<2, v4f32>, SDTCisPtrTy<3>]>>;
72def X86vzmovl : SDNode<"X86ISD::VZEXT_MOVL",
73 SDTypeProfile<1, 1, [SDTCisSameAs<0,1>]>>;
Elena Demikhovsky8d7e56c2012-04-22 09:39:03 +000074
75def X86vzmovly : SDNode<"X86ISD::VZEXT_MOVL",
76 SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
77 SDTCisOpSmallerThanOp<1, 0> ]>>;
78
Elena Demikhovskyfb449802012-02-02 09:10:43 +000079def X86vsmovl : SDNode<"X86ISD::VSEXT_MOVL",
80 SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisInt<1>, SDTCisInt<0>]>>;
Elena Demikhovsky8d7e56c2012-04-22 09:39:03 +000081
David Greene03264ef2010-07-12 23:41:28 +000082def X86vzload : SDNode<"X86ISD::VZEXT_LOAD", SDTLoad,
Chris Lattner54e53292010-09-22 00:34:38 +000083 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
Craig Topper09462642012-01-22 19:15:14 +000084def X86vshldq : SDNode<"X86ISD::VSHLDQ", SDTIntShiftOp>;
85def X86vshrdq : SDNode<"X86ISD::VSRLDQ", SDTIntShiftOp>;
Craig Topper0b7ad762012-01-22 23:36:02 +000086def X86cmpp : SDNode<"X86ISD::CMPP", SDTX86VFCMP>;
Craig Topperbd4884372012-01-22 22:42:16 +000087def X86pcmpeq : SDNode<"X86ISD::PCMPEQ", SDTIntBinOp, [SDNPCommutative]>;
88def X86pcmpgt : SDNode<"X86ISD::PCMPGT", SDTIntBinOp>;
David Greene03264ef2010-07-12 23:41:28 +000089
Craig Topper09462642012-01-22 19:15:14 +000090def X86vshl : SDNode<"X86ISD::VSHL",
91 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
92 SDTCisVec<2>]>>;
93def X86vsrl : SDNode<"X86ISD::VSRL",
94 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
95 SDTCisVec<2>]>>;
96def X86vsra : SDNode<"X86ISD::VSRA",
97 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
98 SDTCisVec<2>]>>;
99
100def X86vshli : SDNode<"X86ISD::VSHLI", SDTIntShiftOp>;
101def X86vsrli : SDNode<"X86ISD::VSRLI", SDTIntShiftOp>;
102def X86vsrai : SDNode<"X86ISD::VSRAI", SDTIntShiftOp>;
103
David Greene03264ef2010-07-12 23:41:28 +0000104def SDTX86CmpPTest : SDTypeProfile<1, 2, [SDTCisVT<0, i32>,
Bruno Cardoso Lopes91d61df2010-08-10 23:25:42 +0000105 SDTCisVec<1>,
106 SDTCisSameAs<2, 1>]>;
David Greene03264ef2010-07-12 23:41:28 +0000107def X86ptest : SDNode<"X86ISD::PTEST", SDTX86CmpPTest>;
Bruno Cardoso Lopes91d61df2010-08-10 23:25:42 +0000108def X86testp : SDNode<"X86ISD::TESTP", SDTX86CmpPTest>;
David Greene03264ef2010-07-12 23:41:28 +0000109
Craig Topperca29bcf2012-01-30 01:10:15 +0000110def X86vpcom : SDNode<"X86ISD::VPCOM",
111 SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0,1>,
112 SDTCisSameAs<0,2>, SDTCisVT<3, i8>]>>;
113def X86vpcomu : SDNode<"X86ISD::VPCOMU",
114 SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0,1>,
115 SDTCisSameAs<0,2>, SDTCisVT<3, i8>]>>;
116
Craig Topper1d471e32012-02-05 03:14:49 +0000117def X86pmuludq : SDNode<"X86ISD::PMULUDQ",
118 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
119 SDTCisSameAs<1,2>]>>;
120
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000121// Specific shuffle nodes - At some point ISD::VECTOR_SHUFFLE will always get
122// translated into one of the target nodes below during lowering.
123// Note: this is a work in progress...
124def SDTShuff1Op : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0,1>]>;
125def SDTShuff2Op : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
126 SDTCisSameAs<0,2>]>;
127
128def SDTShuff2OpI : SDTypeProfile<1, 2, [SDTCisVec<0>,
129 SDTCisSameAs<0,1>, SDTCisInt<2>]>;
130def SDTShuff3OpI : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0,1>,
131 SDTCisSameAs<0,2>, SDTCisInt<3>]>;
132
Bruno Cardoso Lopesbe5e9872011-08-17 02:29:19 +0000133def SDTVBroadcast : SDTypeProfile<1, 1, [SDTCisVec<0>]>;
Nadav Rotem9bc178a2012-04-11 06:40:27 +0000134def SDTBlend : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0,1>,
135SDTCisSameAs<1,2>, SDTCisVT<3, i32>]>;
Bruno Cardoso Lopesbe5e9872011-08-17 02:29:19 +0000136
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000137def X86PAlign : SDNode<"X86ISD::PALIGN", SDTShuff3OpI>;
138
139def X86PShufd : SDNode<"X86ISD::PSHUFD", SDTShuff2OpI>;
140def X86PShufhw : SDNode<"X86ISD::PSHUFHW", SDTShuff2OpI>;
141def X86PShuflw : SDNode<"X86ISD::PSHUFLW", SDTShuff2OpI>;
142
Craig Topper6e54ba72011-12-31 23:50:21 +0000143def X86Shufp : SDNode<"X86ISD::SHUFP", SDTShuff3OpI>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000144
145def X86Movddup : SDNode<"X86ISD::MOVDDUP", SDTShuff1Op>;
146def X86Movshdup : SDNode<"X86ISD::MOVSHDUP", SDTShuff1Op>;
147def X86Movsldup : SDNode<"X86ISD::MOVSLDUP", SDTShuff1Op>;
148
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000149def X86Movsd : SDNode<"X86ISD::MOVSD", SDTShuff2Op>;
150def X86Movss : SDNode<"X86ISD::MOVSS", SDTShuff2Op>;
151
152def X86Movlhps : SDNode<"X86ISD::MOVLHPS", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000153def X86Movlhpd : SDNode<"X86ISD::MOVLHPD", SDTShuff2Op>;
Bruno Cardoso Lopes03e4c352010-08-31 21:15:21 +0000154def X86Movhlps : SDNode<"X86ISD::MOVHLPS", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000155
Bruno Cardoso Lopesb3825212010-09-01 05:08:25 +0000156def X86Movlps : SDNode<"X86ISD::MOVLPS", SDTShuff2Op>;
157def X86Movlpd : SDNode<"X86ISD::MOVLPD", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000158
Craig Topper8d4ba192011-12-06 08:21:25 +0000159def X86Unpckl : SDNode<"X86ISD::UNPCKL", SDTShuff2Op>;
160def X86Unpckh : SDNode<"X86ISD::UNPCKH", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000161
Craig Topperbafd2242011-11-30 06:25:25 +0000162def X86VPermilp : SDNode<"X86ISD::VPERMILP", SDTShuff2OpI>;
Craig Topper26d7a942012-04-16 06:43:40 +0000163def X86VPermv : SDNode<"X86ISD::VPERMV", SDTShuff2Op>;
Craig Topperb86fa402012-04-16 00:41:45 +0000164def X86VPermi : SDNode<"X86ISD::VPERMI", SDTShuff2OpI>;
Bruno Cardoso Lopesb878caa2011-07-21 01:55:47 +0000165
Craig Topper0a672ea2011-11-30 07:47:51 +0000166def X86VPerm2x128 : SDNode<"X86ISD::VPERM2X128", SDTShuff3OpI>;
Bruno Cardoso Lopesf15dfe52011-08-12 21:48:26 +0000167
Bruno Cardoso Lopesbe5e9872011-08-17 02:29:19 +0000168def X86VBroadcast : SDNode<"X86ISD::VBROADCAST", SDTVBroadcast>;
169
Nadav Rotem9bc178a2012-04-11 06:40:27 +0000170def X86Blendpw : SDNode<"X86ISD::BLENDPW", SDTBlend>;
171def X86Blendps : SDNode<"X86ISD::BLENDPS", SDTBlend>;
172def X86Blendpd : SDNode<"X86ISD::BLENDPD", SDTBlend>;
173
David Greene03264ef2010-07-12 23:41:28 +0000174//===----------------------------------------------------------------------===//
175// SSE Complex Patterns
176//===----------------------------------------------------------------------===//
177
178// These are 'extloads' from a scalar to the low element of a vector, zeroing
179// the top elements. These are used for the SSE 'ss' and 'sd' instruction
180// forms.
181def sse_load_f32 : ComplexPattern<v4f32, 5, "SelectScalarSSELoad", [],
Chris Lattner0e023ea2010-09-21 20:31:19 +0000182 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand,
183 SDNPWantRoot]>;
David Greene03264ef2010-07-12 23:41:28 +0000184def sse_load_f64 : ComplexPattern<v2f64, 5, "SelectScalarSSELoad", [],
Chris Lattner0e023ea2010-09-21 20:31:19 +0000185 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand,
186 SDNPWantRoot]>;
David Greene03264ef2010-07-12 23:41:28 +0000187
188def ssmem : Operand<v4f32> {
189 let PrintMethod = "printf32mem";
190 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc_nosp, i32imm, i8imm);
191 let ParserMatchClass = X86MemAsmOperand;
Benjamin Kramer9654eef2011-07-14 21:47:22 +0000192 let OperandType = "OPERAND_MEMORY";
David Greene03264ef2010-07-12 23:41:28 +0000193}
194def sdmem : Operand<v2f64> {
195 let PrintMethod = "printf64mem";
196 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc_nosp, i32imm, i8imm);
197 let ParserMatchClass = X86MemAsmOperand;
Benjamin Kramer9654eef2011-07-14 21:47:22 +0000198 let OperandType = "OPERAND_MEMORY";
David Greene03264ef2010-07-12 23:41:28 +0000199}
200
201//===----------------------------------------------------------------------===//
202// SSE pattern fragments
203//===----------------------------------------------------------------------===//
204
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000205// 128-bit load pattern fragments
Craig Topper0d8e67a2012-01-24 03:03:17 +0000206// NOTE: all 128-bit integer vector loads are promoted to v2i64
David Greene03264ef2010-07-12 23:41:28 +0000207def loadv4f32 : PatFrag<(ops node:$ptr), (v4f32 (load node:$ptr))>;
208def loadv2f64 : PatFrag<(ops node:$ptr), (v2f64 (load node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000209def loadv2i64 : PatFrag<(ops node:$ptr), (v2i64 (load node:$ptr))>;
210
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000211// 256-bit load pattern fragments
Craig Topper0d8e67a2012-01-24 03:03:17 +0000212// NOTE: all 256-bit integer vector loads are promoted to v4i64
David Greene03264ef2010-07-12 23:41:28 +0000213def loadv8f32 : PatFrag<(ops node:$ptr), (v8f32 (load node:$ptr))>;
214def loadv4f64 : PatFrag<(ops node:$ptr), (v4f64 (load node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000215def loadv4i64 : PatFrag<(ops node:$ptr), (v4i64 (load node:$ptr))>;
216
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000217// Like 'store', but always requires 128-bit vector alignment.
David Greene03264ef2010-07-12 23:41:28 +0000218def alignedstore : PatFrag<(ops node:$val, node:$ptr),
219 (store node:$val, node:$ptr), [{
220 return cast<StoreSDNode>(N)->getAlignment() >= 16;
221}]>;
222
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000223// Like 'store', but always requires 256-bit vector alignment.
224def alignedstore256 : PatFrag<(ops node:$val, node:$ptr),
225 (store node:$val, node:$ptr), [{
226 return cast<StoreSDNode>(N)->getAlignment() >= 32;
227}]>;
228
229// Like 'load', but always requires 128-bit vector alignment.
David Greene03264ef2010-07-12 23:41:28 +0000230def alignedload : PatFrag<(ops node:$ptr), (load node:$ptr), [{
231 return cast<LoadSDNode>(N)->getAlignment() >= 16;
232}]>;
233
Chad Rosiera281afc2012-03-09 02:00:48 +0000234// Like 'X86vzload', but always requires 128-bit vector alignment.
235def alignedX86vzload : PatFrag<(ops node:$ptr), (X86vzload node:$ptr), [{
236 return cast<MemSDNode>(N)->getAlignment() >= 16;
237}]>;
238
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000239// Like 'load', but always requires 256-bit vector alignment.
240def alignedload256 : PatFrag<(ops node:$ptr), (load node:$ptr), [{
241 return cast<LoadSDNode>(N)->getAlignment() >= 32;
242}]>;
243
David Greene03264ef2010-07-12 23:41:28 +0000244def alignedloadfsf32 : PatFrag<(ops node:$ptr),
245 (f32 (alignedload node:$ptr))>;
246def alignedloadfsf64 : PatFrag<(ops node:$ptr),
247 (f64 (alignedload node:$ptr))>;
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000248
249// 128-bit aligned load pattern fragments
Craig Topper0d8e67a2012-01-24 03:03:17 +0000250// NOTE: all 128-bit integer vector loads are promoted to v2i64
David Greene03264ef2010-07-12 23:41:28 +0000251def alignedloadv4f32 : PatFrag<(ops node:$ptr),
252 (v4f32 (alignedload node:$ptr))>;
253def alignedloadv2f64 : PatFrag<(ops node:$ptr),
254 (v2f64 (alignedload node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000255def alignedloadv2i64 : PatFrag<(ops node:$ptr),
256 (v2i64 (alignedload node:$ptr))>;
257
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000258// 256-bit aligned load pattern fragments
Craig Topper0d8e67a2012-01-24 03:03:17 +0000259// NOTE: all 256-bit integer vector loads are promoted to v4i64
David Greene03264ef2010-07-12 23:41:28 +0000260def alignedloadv8f32 : PatFrag<(ops node:$ptr),
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000261 (v8f32 (alignedload256 node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000262def alignedloadv4f64 : PatFrag<(ops node:$ptr),
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000263 (v4f64 (alignedload256 node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000264def alignedloadv4i64 : PatFrag<(ops node:$ptr),
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000265 (v4i64 (alignedload256 node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000266
267// Like 'load', but uses special alignment checks suitable for use in
268// memory operands in most SSE instructions, which are required to
269// be naturally aligned on some targets but not on others. If the subtarget
270// allows unaligned accesses, match any load, though this may require
271// setting a feature bit in the processor (on startup, for example).
272// Opteron 10h and later implement such a feature.
273def memop : PatFrag<(ops node:$ptr), (load node:$ptr), [{
274 return Subtarget->hasVectorUAMem()
275 || cast<LoadSDNode>(N)->getAlignment() >= 16;
276}]>;
277
278def memopfsf32 : PatFrag<(ops node:$ptr), (f32 (memop node:$ptr))>;
279def memopfsf64 : PatFrag<(ops node:$ptr), (f64 (memop node:$ptr))>;
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000280
281// 128-bit memop pattern fragments
Craig Topper0d8e67a2012-01-24 03:03:17 +0000282// NOTE: all 128-bit integer vector loads are promoted to v2i64
David Greene03264ef2010-07-12 23:41:28 +0000283def memopv4f32 : PatFrag<(ops node:$ptr), (v4f32 (memop node:$ptr))>;
284def memopv2f64 : PatFrag<(ops node:$ptr), (v2f64 (memop node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000285def memopv2i64 : PatFrag<(ops node:$ptr), (v2i64 (memop node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000286
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000287// 256-bit memop pattern fragments
Craig Topper0d8e67a2012-01-24 03:03:17 +0000288// NOTE: all 256-bit integer vector loads are promoted to v4i64
David Greene03264ef2010-07-12 23:41:28 +0000289def memopv8f32 : PatFrag<(ops node:$ptr), (v8f32 (memop node:$ptr))>;
290def memopv4f64 : PatFrag<(ops node:$ptr), (v4f64 (memop node:$ptr))>;
Bruno Cardoso Lopes3d6a3a02010-08-06 20:03:27 +0000291def memopv4i64 : PatFrag<(ops node:$ptr), (v4i64 (memop node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000292
293// SSSE3 uses MMX registers for some instructions. They aren't aligned on a
294// 16-byte boundary.
295// FIXME: 8 byte alignment for mmx reads is not required
296def memop64 : PatFrag<(ops node:$ptr), (load node:$ptr), [{
297 return cast<LoadSDNode>(N)->getAlignment() >= 8;
298}]>;
299
Dale Johannesendd224d22010-09-30 23:57:10 +0000300def memopmmx : PatFrag<(ops node:$ptr), (x86mmx (memop64 node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000301
302// MOVNT Support
303// Like 'store', but requires the non-temporal bit to be set
304def nontemporalstore : PatFrag<(ops node:$val, node:$ptr),
305 (st node:$val, node:$ptr), [{
306 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
307 return ST->isNonTemporal();
308 return false;
309}]>;
310
311def alignednontemporalstore : PatFrag<(ops node:$val, node:$ptr),
312 (st node:$val, node:$ptr), [{
313 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
314 return ST->isNonTemporal() && !ST->isTruncatingStore() &&
315 ST->getAddressingMode() == ISD::UNINDEXED &&
316 ST->getAlignment() >= 16;
317 return false;
318}]>;
319
320def unalignednontemporalstore : PatFrag<(ops node:$val, node:$ptr),
321 (st node:$val, node:$ptr), [{
322 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
323 return ST->isNonTemporal() &&
324 ST->getAlignment() < 16;
325 return false;
326}]>;
327
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000328// 128-bit bitconvert pattern fragments
David Greene03264ef2010-07-12 23:41:28 +0000329def bc_v4f32 : PatFrag<(ops node:$in), (v4f32 (bitconvert node:$in))>;
330def bc_v2f64 : PatFrag<(ops node:$in), (v2f64 (bitconvert node:$in))>;
331def bc_v16i8 : PatFrag<(ops node:$in), (v16i8 (bitconvert node:$in))>;
332def bc_v8i16 : PatFrag<(ops node:$in), (v8i16 (bitconvert node:$in))>;
333def bc_v4i32 : PatFrag<(ops node:$in), (v4i32 (bitconvert node:$in))>;
334def bc_v2i64 : PatFrag<(ops node:$in), (v2i64 (bitconvert node:$in))>;
335
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000336// 256-bit bitconvert pattern fragments
Craig Topper682b8502011-11-02 04:42:13 +0000337def bc_v32i8 : PatFrag<(ops node:$in), (v32i8 (bitconvert node:$in))>;
338def bc_v16i16 : PatFrag<(ops node:$in), (v16i16 (bitconvert node:$in))>;
Bruno Cardoso Lopese3acfd42010-07-21 23:53:50 +0000339def bc_v8i32 : PatFrag<(ops node:$in), (v8i32 (bitconvert node:$in))>;
Bruno Cardoso Lopes1021b4a2011-07-13 01:15:33 +0000340def bc_v4i64 : PatFrag<(ops node:$in), (v4i64 (bitconvert node:$in))>;
Bruno Cardoso Lopese3acfd42010-07-21 23:53:50 +0000341
David Greene03264ef2010-07-12 23:41:28 +0000342def vzmovl_v2i64 : PatFrag<(ops node:$src),
343 (bitconvert (v2i64 (X86vzmovl
344 (v2i64 (scalar_to_vector (loadi64 node:$src))))))>;
345def vzmovl_v4i32 : PatFrag<(ops node:$src),
346 (bitconvert (v4i32 (X86vzmovl
347 (v4i32 (scalar_to_vector (loadi32 node:$src))))))>;
348
349def vzload_v2i64 : PatFrag<(ops node:$src),
350 (bitconvert (v2i64 (X86vzload node:$src)))>;
351
352
353def fp32imm0 : PatLeaf<(f32 fpimm), [{
354 return N->isExactlyValue(+0.0);
355}]>;
356
357// BYTE_imm - Transform bit immediates into byte immediates.
358def BYTE_imm : SDNodeXForm<imm, [{
359 // Transformation function: imm >> 3
360 return getI32Imm(N->getZExtValue() >> 3);
361}]>;
362
David Greenec4da1102011-02-03 15:50:00 +0000363// EXTRACT_get_vextractf128_imm xform function: convert extract_subvector index
364// to VEXTRACTF128 imm.
365def EXTRACT_get_vextractf128_imm : SDNodeXForm<extract_subvector, [{
366 return getI8Imm(X86::getExtractVEXTRACTF128Immediate(N));
367}]>;
368
Bruno Cardoso Lopesdb5fb912011-07-27 00:56:27 +0000369// INSERT_get_vinsertf128_imm xform function: convert insert_subvector index to
David Greene653f1ee2011-02-04 16:08:29 +0000370// VINSERTF128 imm.
371def INSERT_get_vinsertf128_imm : SDNodeXForm<insert_subvector, [{
372 return getI8Imm(X86::getInsertVINSERTF128Immediate(N));
373}]>;
374
David Greenec4da1102011-02-03 15:50:00 +0000375def vextractf128_extract : PatFrag<(ops node:$bigvec, node:$index),
376 (extract_subvector node:$bigvec,
377 node:$index), [{
378 return X86::isVEXTRACTF128Index(N);
379}], EXTRACT_get_vextractf128_imm>;
David Greene653f1ee2011-02-04 16:08:29 +0000380
381def vinsertf128_insert : PatFrag<(ops node:$bigvec, node:$smallvec,
382 node:$index),
383 (insert_subvector node:$bigvec, node:$smallvec,
384 node:$index), [{
385 return X86::isVINSERTF128Index(N);
386}], INSERT_get_vinsertf128_imm>;
Bruno Cardoso Lopes123dff02011-07-25 23:05:25 +0000387