blob: 8b231d3f7d15d19fd5a865d1e9f9b73f7ca88554 [file] [log] [blame]
Kevin Enderbyccab3172009-09-15 00:27:25 +00001//===-- ARMAsmParser.cpp - Parse ARM assembly to MCInst instructions ------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Amara Emerson52cfb6a2013-10-03 09:31:51 +000010#include "ARMFeatures.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000011#include "MCTargetDesc/ARMAddressingModes.h"
12#include "MCTargetDesc/ARMBaseInfo.h"
13#include "MCTargetDesc/ARMMCExpr.h"
Evan Cheng11424442011-07-26 00:24:13 +000014#include "llvm/ADT/STLExtras.h"
Chris Lattner00646cf2010-01-22 01:44:57 +000015#include "llvm/ADT/SmallVector.h"
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +000016#include "llvm/ADT/StringExtras.h"
Daniel Dunbar188b47b2010-08-11 06:37:20 +000017#include "llvm/ADT/StringSwitch.h"
Roman Divacky4b5507a2015-10-02 18:25:25 +000018#include "llvm/ADT/Triple.h"
Chris Lattner00646cf2010-01-22 01:44:57 +000019#include "llvm/ADT/Twine.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000020#include "llvm/MC/MCAsmInfo.h"
Jack Carter718da0b2013-01-30 02:24:33 +000021#include "llvm/MC/MCAssembler.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000022#include "llvm/MC/MCContext.h"
Benjamin Kramerf57c1972016-01-26 16:44:37 +000023#include "llvm/MC/MCDisassembler/MCDisassembler.h"
Jack Carter718da0b2013-01-30 02:24:33 +000024#include "llvm/MC/MCELFStreamer.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000025#include "llvm/MC/MCExpr.h"
26#include "llvm/MC/MCInst.h"
27#include "llvm/MC/MCInstrDesc.h"
Joey Gouly0e76fa72013-09-12 10:28:05 +000028#include "llvm/MC/MCInstrInfo.h"
Saleem Abdulrasool39f773f2014-03-20 06:05:33 +000029#include "llvm/MC/MCObjectFileInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000030#include "llvm/MC/MCParser/MCAsmLexer.h"
31#include "llvm/MC/MCParser/MCAsmParser.h"
Pete Cooper80d21cb2015-06-22 19:35:57 +000032#include "llvm/MC/MCParser/MCAsmParserUtils.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000033#include "llvm/MC/MCParser/MCParsedAsmOperand.h"
Benjamin Kramerb3e8a6d2016-01-27 10:01:28 +000034#include "llvm/MC/MCParser/MCTargetAsmParser.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000035#include "llvm/MC/MCRegisterInfo.h"
Chandler Carruth8a8cd2b2014-01-07 11:48:04 +000036#include "llvm/MC/MCSection.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000037#include "llvm/MC/MCStreamer.h"
38#include "llvm/MC/MCSubtargetInfo.h"
David Peixottoe407d092013-12-19 18:12:36 +000039#include "llvm/MC/MCSymbol.h"
Saleem Abdulrasool278a9f42014-01-19 08:25:27 +000040#include "llvm/Support/ARMBuildAttributes.h"
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +000041#include "llvm/Support/ARMEHABI.h"
Saleem Abdulrasool39f773f2014-03-20 06:05:33 +000042#include "llvm/Support/COFF.h"
Tim Northoverd6a729b2014-01-06 14:28:05 +000043#include "llvm/Support/Debug.h"
Jack Carter718da0b2013-01-30 02:24:33 +000044#include "llvm/Support/ELF.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000045#include "llvm/Support/MathExtras.h"
46#include "llvm/Support/SourceMgr.h"
Benjamin Kramerb3e8a6d2016-01-27 10:01:28 +000047#include "llvm/Support/TargetParser.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000048#include "llvm/Support/TargetRegistry.h"
49#include "llvm/Support/raw_ostream.h"
Evan Cheng4d1ca962011-07-08 01:53:10 +000050
Kevin Enderbyccab3172009-09-15 00:27:25 +000051using namespace llvm;
52
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +000053namespace {
Bill Wendlingee7f1f92010-11-06 21:42:12 +000054
55class ARMOperand;
Jim Grosbach624bcc72010-10-29 14:46:02 +000056
Jim Grosbach04945c42011-12-02 00:35:16 +000057enum VectorLaneTy { NoLanes, AllLanes, IndexedLane };
Jim Grosbachcd6f5e72011-11-30 01:09:44 +000058
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +000059class UnwindContext {
60 MCAsmParser &Parser;
61
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +000062 typedef SmallVector<SMLoc, 4> Locs;
63
64 Locs FnStartLocs;
65 Locs CantUnwindLocs;
66 Locs PersonalityLocs;
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +000067 Locs PersonalityIndexLocs;
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +000068 Locs HandlerDataLocs;
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +000069 int FPReg;
70
71public:
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +000072 UnwindContext(MCAsmParser &P) : Parser(P), FPReg(ARM::SP) {}
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +000073
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +000074 bool hasFnStart() const { return !FnStartLocs.empty(); }
75 bool cantUnwind() const { return !CantUnwindLocs.empty(); }
76 bool hasHandlerData() const { return !HandlerDataLocs.empty(); }
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +000077 bool hasPersonality() const {
78 return !(PersonalityLocs.empty() && PersonalityIndexLocs.empty());
79 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +000080
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +000081 void recordFnStart(SMLoc L) { FnStartLocs.push_back(L); }
82 void recordCantUnwind(SMLoc L) { CantUnwindLocs.push_back(L); }
83 void recordPersonality(SMLoc L) { PersonalityLocs.push_back(L); }
84 void recordHandlerData(SMLoc L) { HandlerDataLocs.push_back(L); }
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +000085 void recordPersonalityIndex(SMLoc L) { PersonalityIndexLocs.push_back(L); }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +000086
87 void saveFPReg(int Reg) { FPReg = Reg; }
88 int getFPReg() const { return FPReg; }
89
90 void emitFnStartLocNotes() const {
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +000091 for (Locs::const_iterator FI = FnStartLocs.begin(), FE = FnStartLocs.end();
92 FI != FE; ++FI)
93 Parser.Note(*FI, ".fnstart was specified here");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +000094 }
95 void emitCantUnwindLocNotes() const {
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +000096 for (Locs::const_iterator UI = CantUnwindLocs.begin(),
97 UE = CantUnwindLocs.end(); UI != UE; ++UI)
98 Parser.Note(*UI, ".cantunwind was specified here");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +000099 }
100 void emitHandlerDataLocNotes() const {
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +0000101 for (Locs::const_iterator HI = HandlerDataLocs.begin(),
102 HE = HandlerDataLocs.end(); HI != HE; ++HI)
103 Parser.Note(*HI, ".handlerdata was specified here");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +0000104 }
105 void emitPersonalityLocNotes() const {
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +0000106 for (Locs::const_iterator PI = PersonalityLocs.begin(),
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +0000107 PE = PersonalityLocs.end(),
108 PII = PersonalityIndexLocs.begin(),
109 PIE = PersonalityIndexLocs.end();
110 PI != PE || PII != PIE;) {
111 if (PI != PE && (PII == PIE || PI->getPointer() < PII->getPointer()))
112 Parser.Note(*PI++, ".personality was specified here");
113 else if (PII != PIE && (PI == PE || PII->getPointer() < PI->getPointer()))
114 Parser.Note(*PII++, ".personalityindex was specified here");
115 else
116 llvm_unreachable(".personality and .personalityindex cannot be "
117 "at the same location");
118 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +0000119 }
120
121 void reset() {
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +0000122 FnStartLocs = Locs();
123 CantUnwindLocs = Locs();
124 PersonalityLocs = Locs();
125 HandlerDataLocs = Locs();
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +0000126 PersonalityIndexLocs = Locs();
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +0000127 FPReg = ARM::SP;
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +0000128 }
129};
130
Evan Cheng11424442011-07-26 00:24:13 +0000131class ARMAsmParser : public MCTargetAsmParser {
Joey Gouly0e76fa72013-09-12 10:28:05 +0000132 const MCInstrInfo &MII;
Jim Grosbachc988e0c2012-03-05 19:33:30 +0000133 const MCRegisterInfo *MRI;
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +0000134 UnwindContext UC;
David Peixottoe407d092013-12-19 18:12:36 +0000135
Rafael Espindolaa17151a2013-10-08 13:08:17 +0000136 ARMTargetStreamer &getTargetStreamer() {
Saleem Abdulrasoolbfdfb142014-09-18 04:28:29 +0000137 assert(getParser().getStreamer().getTargetStreamer() &&
138 "do not have a target streamer");
Rafael Espindola4a1a3602014-01-14 01:21:46 +0000139 MCTargetStreamer &TS = *getParser().getStreamer().getTargetStreamer();
Rafael Espindolaa17151a2013-10-08 13:08:17 +0000140 return static_cast<ARMTargetStreamer &>(TS);
141 }
142
Jim Grosbachab5830e2011-12-14 02:16:11 +0000143 // Map of register aliases registers via the .req directive.
144 StringMap<unsigned> RegisterReqs;
145
Tim Northover1744d0a2013-10-25 12:49:50 +0000146 bool NextSymbolIsThumb;
147
Jim Grosbached16ec42011-08-29 22:24:09 +0000148 struct {
149 ARMCC::CondCodes Cond; // Condition for IT block.
150 unsigned Mask:4; // Condition mask for instructions.
151 // Starting at first 1 (from lsb).
152 // '1' condition as indicated in IT.
153 // '0' inverse of condition (else).
154 // Count of instructions in IT block is
155 // 4 - trailingzeroes(mask)
156
157 bool FirstCond; // Explicit flag for when we're parsing the
158 // First instruction in the IT block. It's
159 // implied in the mask, so needs special
160 // handling.
161
162 unsigned CurPosition; // Current position in parsing of IT
163 // block. In range [0,3]. Initialized
164 // according to count of instructions in block.
165 // ~0U if no active IT block.
166 } ITState;
Saleem Abdulrasool3a239172014-12-18 05:24:38 +0000167 bool inITBlock() { return ITState.CurPosition != ~0U; }
168 bool lastInITBlock() {
169 return ITState.CurPosition == 4 - countTrailingZeros(ITState.Mask);
170 }
Jim Grosbacha0d34d32011-09-02 23:22:08 +0000171 void forwardITPosition() {
172 if (!inITBlock()) return;
173 // Move to the next instruction in the IT block, if there is one. If not,
174 // mark the block as done.
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +0000175 unsigned TZ = countTrailingZeros(ITState.Mask);
Jim Grosbacha0d34d32011-09-02 23:22:08 +0000176 if (++ITState.CurPosition == 5 - TZ)
177 ITState.CurPosition = ~0U; // Done with the IT block after this.
178 }
Jim Grosbached16ec42011-08-29 22:24:09 +0000179
Saleem Abdulrasool69c7caf2014-01-07 02:28:31 +0000180 void Note(SMLoc L, const Twine &Msg, ArrayRef<SMRange> Ranges = None) {
Rafael Espindola961d4692014-11-11 05:18:41 +0000181 return getParser().Note(L, Msg, Ranges);
Saleem Abdulrasool69c7caf2014-01-07 02:28:31 +0000182 }
Benjamin Kramer673824b2012-04-15 17:04:27 +0000183 bool Warning(SMLoc L, const Twine &Msg,
Dmitri Gribenko3238fb72013-05-05 00:40:33 +0000184 ArrayRef<SMRange> Ranges = None) {
Rafael Espindola961d4692014-11-11 05:18:41 +0000185 return getParser().Warning(L, Msg, Ranges);
Benjamin Kramer673824b2012-04-15 17:04:27 +0000186 }
187 bool Error(SMLoc L, const Twine &Msg,
Dmitri Gribenko3238fb72013-05-05 00:40:33 +0000188 ArrayRef<SMRange> Ranges = None) {
Rafael Espindola961d4692014-11-11 05:18:41 +0000189 return getParser().Error(L, Msg, Ranges);
Benjamin Kramer673824b2012-04-15 17:04:27 +0000190 }
Kevin Enderbyccab3172009-09-15 00:27:25 +0000191
Hans Wennborg61f9efe2015-07-14 16:39:01 +0000192 bool validatetLDMRegList(const MCInst &Inst, const OperandVector &Operands,
Jyoti Allur5a139142015-01-14 10:48:16 +0000193 unsigned ListNo, bool IsARPop = false);
Hans Wennborg61f9efe2015-07-14 16:39:01 +0000194 bool validatetSTMRegList(const MCInst &Inst, const OperandVector &Operands,
Saleem Abdulrasool3a239172014-12-18 05:24:38 +0000195 unsigned ListNo);
196
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000197 int tryParseRegister();
David Blaikie960ea3f2014-06-08 16:18:35 +0000198 bool tryParseRegisterWithWriteBack(OperandVector &);
199 int tryParseShiftRegister(OperandVector &);
200 bool parseRegisterList(OperandVector &);
201 bool parseMemory(OperandVector &);
202 bool parseOperand(OperandVector &, StringRef Mnemonic);
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000203 bool parsePrefix(ARMMCExpr::VariantKind &RefKind);
Jim Grosbachd3595712011-08-03 23:50:40 +0000204 bool parseMemRegOffsetShift(ARM_AM::ShiftOpc &ShiftType,
205 unsigned &ShiftAmount);
Saleem Abdulrasool38976512014-02-23 06:22:09 +0000206 bool parseLiteralValues(unsigned Size, SMLoc L);
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000207 bool parseDirectiveThumb(SMLoc L);
Jim Grosbach7f882392011-12-07 18:04:19 +0000208 bool parseDirectiveARM(SMLoc L);
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000209 bool parseDirectiveThumbFunc(SMLoc L);
210 bool parseDirectiveCode(SMLoc L);
211 bool parseDirectiveSyntax(SMLoc L);
Jim Grosbachab5830e2011-12-14 02:16:11 +0000212 bool parseDirectiveReq(StringRef Name, SMLoc L);
213 bool parseDirectiveUnreq(SMLoc L);
Jason W Kim135d2442011-12-20 17:38:12 +0000214 bool parseDirectiveArch(SMLoc L);
215 bool parseDirectiveEabiAttr(SMLoc L);
Logan Chien8cbb80d2013-10-28 17:51:12 +0000216 bool parseDirectiveCPU(SMLoc L);
217 bool parseDirectiveFPU(SMLoc L);
Logan Chien4ea23b52013-05-10 16:17:24 +0000218 bool parseDirectiveFnStart(SMLoc L);
219 bool parseDirectiveFnEnd(SMLoc L);
220 bool parseDirectiveCantUnwind(SMLoc L);
221 bool parseDirectivePersonality(SMLoc L);
222 bool parseDirectiveHandlerData(SMLoc L);
223 bool parseDirectiveSetFP(SMLoc L);
224 bool parseDirectivePad(SMLoc L);
225 bool parseDirectiveRegSave(SMLoc L, bool IsVector);
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +0000226 bool parseDirectiveInst(SMLoc L, char Suffix = '\0');
David Peixotto80c083a2013-12-19 18:26:07 +0000227 bool parseDirectiveLtorg(SMLoc L);
Saleem Abdulrasoola5549682013-12-26 01:52:28 +0000228 bool parseDirectiveEven(SMLoc L);
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +0000229 bool parseDirectivePersonalityIndex(SMLoc L);
Saleem Abdulrasoold9f08602014-01-21 02:33:10 +0000230 bool parseDirectiveUnwindRaw(SMLoc L);
Saleem Abdulrasool56e06e82014-01-30 04:02:47 +0000231 bool parseDirectiveTLSDescSeq(SMLoc L);
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +0000232 bool parseDirectiveMovSP(SMLoc L);
Saleem Abdulrasool4c4789b2014-01-30 04:46:41 +0000233 bool parseDirectiveObjectArch(SMLoc L);
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +0000234 bool parseDirectiveArchExtension(SMLoc L);
Saleem Abdulrasoolfd6ed1e2014-02-23 17:45:32 +0000235 bool parseDirectiveAlign(SMLoc L);
Saleem Abdulrasool39f773f2014-03-20 06:05:33 +0000236 bool parseDirectiveThumbSet(SMLoc L);
Kevin Enderby146dcf22009-10-15 20:48:48 +0000237
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000238 StringRef splitMnemonic(StringRef Mnemonic, unsigned &PredicationCode,
Jim Grosbach3d1eac82011-08-26 21:43:41 +0000239 bool &CarrySetting, unsigned &ProcessorIMod,
240 StringRef &ITMask);
Amara Emerson33089092013-09-19 11:59:01 +0000241 void getMnemonicAcceptInfo(StringRef Mnemonic, StringRef FullInst,
242 bool &CanAcceptCarrySet,
Bruno Cardoso Lopese6290cc2011-01-18 20:55:11 +0000243 bool &CanAcceptPredicationCode);
Jim Grosbach624bcc72010-10-29 14:46:02 +0000244
Scott Douglass8c7803f2015-07-09 14:13:34 +0000245 void tryConvertingToTwoOperandForm(StringRef Mnemonic, bool CarrySetting,
246 OperandVector &Operands);
Evan Cheng4d1ca962011-07-08 01:53:10 +0000247 bool isThumb() const {
248 // FIXME: Can tablegen auto-generate this?
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000249 return getSTI().getFeatureBits()[ARM::ModeThumb];
Evan Cheng4d1ca962011-07-08 01:53:10 +0000250 }
Evan Cheng4d1ca962011-07-08 01:53:10 +0000251 bool isThumbOne() const {
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000252 return isThumb() && !getSTI().getFeatureBits()[ARM::FeatureThumb2];
Evan Cheng4d1ca962011-07-08 01:53:10 +0000253 }
Jim Grosbach3e941ae2011-08-16 20:45:50 +0000254 bool isThumbTwo() const {
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000255 return isThumb() && getSTI().getFeatureBits()[ARM::FeatureThumb2];
Jim Grosbach3e941ae2011-08-16 20:45:50 +0000256 }
Tim Northovera2292d02013-06-10 23:20:58 +0000257 bool hasThumb() const {
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000258 return getSTI().getFeatureBits()[ARM::HasV4TOps];
Tim Northovera2292d02013-06-10 23:20:58 +0000259 }
Renato Golin608cb5d2016-05-12 21:22:42 +0000260 bool hasThumb2() const {
261 return getSTI().getFeatureBits()[ARM::FeatureThumb2];
262 }
Jim Grosbachb7fa2c02011-08-16 22:20:01 +0000263 bool hasV6Ops() const {
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000264 return getSTI().getFeatureBits()[ARM::HasV6Ops];
Jim Grosbachb7fa2c02011-08-16 22:20:01 +0000265 }
Renato Golin608cb5d2016-05-12 21:22:42 +0000266 bool hasV6T2Ops() const {
267 return getSTI().getFeatureBits()[ARM::HasV6T2Ops];
268 }
Tim Northoverf86d1f02013-10-07 11:10:47 +0000269 bool hasV6MOps() const {
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000270 return getSTI().getFeatureBits()[ARM::HasV6MOps];
Tim Northoverf86d1f02013-10-07 11:10:47 +0000271 }
James Molloy21efa7d2011-09-28 14:21:38 +0000272 bool hasV7Ops() const {
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000273 return getSTI().getFeatureBits()[ARM::HasV7Ops];
James Molloy21efa7d2011-09-28 14:21:38 +0000274 }
Joey Goulyb3f550e2013-06-26 16:58:26 +0000275 bool hasV8Ops() const {
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000276 return getSTI().getFeatureBits()[ARM::HasV8Ops];
Joey Goulyb3f550e2013-06-26 16:58:26 +0000277 }
Bradley Smitha1189102016-01-15 10:26:17 +0000278 bool hasV8MBaseline() const {
279 return getSTI().getFeatureBits()[ARM::HasV8MBaselineOps];
280 }
Bradley Smithf277c8a2016-01-25 11:25:36 +0000281 bool hasV8MMainline() const {
282 return getSTI().getFeatureBits()[ARM::HasV8MMainlineOps];
283 }
284 bool has8MSecExt() const {
285 return getSTI().getFeatureBits()[ARM::Feature8MSecExt];
286 }
Tim Northovera2292d02013-06-10 23:20:58 +0000287 bool hasARM() const {
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000288 return !getSTI().getFeatureBits()[ARM::FeatureNoARM];
Tim Northovera2292d02013-06-10 23:20:58 +0000289 }
Artyom Skrobovcf296442015-09-24 17:31:16 +0000290 bool hasDSP() const {
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000291 return getSTI().getFeatureBits()[ARM::FeatureDSP];
Renato Golin92c816c2014-09-01 11:25:07 +0000292 }
Oliver Stannard9e89d8c2014-11-05 12:06:39 +0000293 bool hasD16() const {
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000294 return getSTI().getFeatureBits()[ARM::FeatureD16];
Oliver Stannard9e89d8c2014-11-05 12:06:39 +0000295 }
Vladimir Sukharev2afdb322015-04-01 14:54:56 +0000296 bool hasV8_1aOps() const {
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000297 return getSTI().getFeatureBits()[ARM::HasV8_1aOps];
Vladimir Sukharevc632cda2015-03-26 17:05:54 +0000298 }
Tim Northovera2292d02013-06-10 23:20:58 +0000299
Evan Cheng284b4672011-07-08 22:36:29 +0000300 void SwitchMode() {
Akira Hatanakab11ef082015-11-14 06:35:56 +0000301 MCSubtargetInfo &STI = copySTI();
Ranjeet Singh86ecbb72015-06-30 12:32:53 +0000302 uint64_t FB = ComputeAvailableFeatures(STI.ToggleFeature(ARM::ModeThumb));
Evan Cheng91111d22011-07-09 05:47:46 +0000303 setAvailableFeatures(FB);
Evan Cheng284b4672011-07-08 22:36:29 +0000304 }
Oliver Stannardc869e912016-04-11 13:06:28 +0000305 void FixModeAfterArchChange(bool WasThumb, SMLoc Loc);
James Molloy21efa7d2011-09-28 14:21:38 +0000306 bool isMClass() const {
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000307 return getSTI().getFeatureBits()[ARM::FeatureMClass];
James Molloy21efa7d2011-09-28 14:21:38 +0000308 }
Evan Cheng4d1ca962011-07-08 01:53:10 +0000309
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000310 /// @name Auto-generated Match Functions
311 /// {
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +0000312
Chris Lattner3e4582a2010-09-06 19:11:01 +0000313#define GET_ASSEMBLER_HEADER
314#include "ARMGenAsmMatcher.inc"
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000315
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000316 /// }
317
David Blaikie960ea3f2014-06-08 16:18:35 +0000318 OperandMatchResultTy parseITCondCode(OperandVector &);
319 OperandMatchResultTy parseCoprocNumOperand(OperandVector &);
320 OperandMatchResultTy parseCoprocRegOperand(OperandVector &);
321 OperandMatchResultTy parseCoprocOptionOperand(OperandVector &);
322 OperandMatchResultTy parseMemBarrierOptOperand(OperandVector &);
323 OperandMatchResultTy parseInstSyncBarrierOptOperand(OperandVector &);
324 OperandMatchResultTy parseProcIFlagsOperand(OperandVector &);
325 OperandMatchResultTy parseMSRMaskOperand(OperandVector &);
Tim Northoveree843ef2014-08-15 10:47:12 +0000326 OperandMatchResultTy parseBankedRegOperand(OperandVector &);
David Blaikie960ea3f2014-06-08 16:18:35 +0000327 OperandMatchResultTy parsePKHImm(OperandVector &O, StringRef Op, int Low,
328 int High);
329 OperandMatchResultTy parsePKHLSLImm(OperandVector &O) {
Jim Grosbach27c1e252011-07-21 17:23:04 +0000330 return parsePKHImm(O, "lsl", 0, 31);
331 }
David Blaikie960ea3f2014-06-08 16:18:35 +0000332 OperandMatchResultTy parsePKHASRImm(OperandVector &O) {
Jim Grosbach27c1e252011-07-21 17:23:04 +0000333 return parsePKHImm(O, "asr", 1, 32);
334 }
David Blaikie960ea3f2014-06-08 16:18:35 +0000335 OperandMatchResultTy parseSetEndImm(OperandVector &);
336 OperandMatchResultTy parseShifterImm(OperandVector &);
337 OperandMatchResultTy parseRotImm(OperandVector &);
Asiri Rathnayakea0199b92014-12-02 10:53:20 +0000338 OperandMatchResultTy parseModImm(OperandVector &);
David Blaikie960ea3f2014-06-08 16:18:35 +0000339 OperandMatchResultTy parseBitfield(OperandVector &);
340 OperandMatchResultTy parsePostIdxReg(OperandVector &);
341 OperandMatchResultTy parseAM3Offset(OperandVector &);
342 OperandMatchResultTy parseFPImm(OperandVector &);
343 OperandMatchResultTy parseVectorList(OperandVector &);
Jordan Rosee8f1eae2013-01-07 19:00:49 +0000344 OperandMatchResultTy parseVectorLane(VectorLaneTy &LaneKind, unsigned &Index,
345 SMLoc &EndLoc);
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000346
347 // Asm Match Converter Methods
David Blaikie960ea3f2014-06-08 16:18:35 +0000348 void cvtThumbMultiply(MCInst &Inst, const OperandVector &);
349 void cvtThumbBranches(MCInst &Inst, const OperandVector &);
Saleem Abdulrasool4ab6e732014-02-23 17:45:36 +0000350
David Blaikie960ea3f2014-06-08 16:18:35 +0000351 bool validateInstruction(MCInst &Inst, const OperandVector &Ops);
Joerg Sonnenberger02b13a82014-11-21 22:39:34 +0000352 bool processInstruction(MCInst &Inst, const OperandVector &Ops, MCStreamer &Out);
David Blaikie960ea3f2014-06-08 16:18:35 +0000353 bool shouldOmitCCOutOperand(StringRef Mnemonic, OperandVector &Operands);
354 bool shouldOmitPredicateOperand(StringRef Mnemonic, OperandVector &Operands);
355
Kevin Enderbyccab3172009-09-15 00:27:25 +0000356public:
Jim Grosbach3e941ae2011-08-16 20:45:50 +0000357 enum ARMMatchResultTy {
Jim Grosbachb7fa2c02011-08-16 22:20:01 +0000358 Match_RequiresITBlock = FIRST_TARGET_MATCH_RESULT_TY,
Jim Grosbached16ec42011-08-29 22:24:09 +0000359 Match_RequiresNotITBlock,
Jim Grosbachb7fa2c02011-08-16 22:20:01 +0000360 Match_RequiresV6,
Jim Grosbach087affe2012-06-22 23:56:48 +0000361 Match_RequiresThumb2,
Artyom Skrobovb43981072015-10-28 13:58:36 +0000362 Match_RequiresV8,
Jim Grosbach087affe2012-06-22 23:56:48 +0000363#define GET_OPERAND_DIAGNOSTIC_TYPES
364#include "ARMGenAsmMatcher.inc"
365
Jim Grosbach3e941ae2011-08-16 20:45:50 +0000366 };
367
Akira Hatanakab11ef082015-11-14 06:35:56 +0000368 ARMAsmParser(const MCSubtargetInfo &STI, MCAsmParser &Parser,
Rafael Espindola961d4692014-11-11 05:18:41 +0000369 const MCInstrInfo &MII, const MCTargetOptions &Options)
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000370 : MCTargetAsmParser(Options, STI), MII(MII), UC(Parser) {
David Blaikie9f380a32015-03-16 18:06:57 +0000371 MCAsmParserExtension::Initialize(Parser);
Evan Cheng284b4672011-07-08 22:36:29 +0000372
Jim Grosbachc988e0c2012-03-05 19:33:30 +0000373 // Cache the MCRegisterInfo.
Bill Wendlingbc07a892013-06-18 07:20:20 +0000374 MRI = getContext().getRegisterInfo();
Jim Grosbachc988e0c2012-03-05 19:33:30 +0000375
Evan Cheng4d1ca962011-07-08 01:53:10 +0000376 // Initialize the set of available features.
Evan Cheng91111d22011-07-09 05:47:46 +0000377 setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits()));
Jim Grosbached16ec42011-08-29 22:24:09 +0000378
379 // Not in an ITBlock to start with.
380 ITState.CurPosition = ~0U;
Tim Northover1744d0a2013-10-25 12:49:50 +0000381
382 NextSymbolIsThumb = false;
Evan Cheng4d1ca962011-07-08 01:53:10 +0000383 }
Kevin Enderbyccab3172009-09-15 00:27:25 +0000384
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000385 // Implementation of the MCTargetAsmParser interface:
Craig Topperca7e3e52014-03-10 03:19:03 +0000386 bool ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc) override;
David Blaikie960ea3f2014-06-08 16:18:35 +0000387 bool ParseInstruction(ParseInstructionInfo &Info, StringRef Name,
388 SMLoc NameLoc, OperandVector &Operands) override;
Craig Topperca7e3e52014-03-10 03:19:03 +0000389 bool ParseDirective(AsmToken DirectiveID) override;
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000390
David Blaikie960ea3f2014-06-08 16:18:35 +0000391 unsigned validateTargetOperandClass(MCParsedAsmOperand &Op,
Craig Topperca7e3e52014-03-10 03:19:03 +0000392 unsigned Kind) override;
393 unsigned checkTargetMatchPredicate(MCInst &Inst) override;
Jim Grosbach3e941ae2011-08-16 20:45:50 +0000394
Chad Rosier49963552012-10-13 00:26:04 +0000395 bool MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode,
David Blaikie960ea3f2014-06-08 16:18:35 +0000396 OperandVector &Operands, MCStreamer &Out,
Tim Northover26bb14e2014-08-18 11:49:42 +0000397 uint64_t &ErrorInfo,
Craig Topperca7e3e52014-03-10 03:19:03 +0000398 bool MatchingInlineAsm) override;
399 void onLabelParsed(MCSymbol *Symbol) override;
Kevin Enderbyccab3172009-09-15 00:27:25 +0000400};
Jim Grosbach624bcc72010-10-29 14:46:02 +0000401} // end anonymous namespace
402
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +0000403namespace {
404
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000405/// ARMOperand - Instances of this class represent a parsed ARM machine
Joel Jones54597542013-01-09 22:34:16 +0000406/// operand.
Bill Wendlingee7f1f92010-11-06 21:42:12 +0000407class ARMOperand : public MCParsedAsmOperand {
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000408 enum KindTy {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000409 k_CondCode,
410 k_CCOut,
411 k_ITCondMask,
412 k_CoprocNum,
413 k_CoprocReg,
Jim Grosbach48399582011-10-12 17:34:41 +0000414 k_CoprocOption,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000415 k_Immediate,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000416 k_MemBarrierOpt,
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000417 k_InstSyncBarrierOpt,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000418 k_Memory,
419 k_PostIndexRegister,
420 k_MSRMask,
Tim Northoveree843ef2014-08-15 10:47:12 +0000421 k_BankedReg,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000422 k_ProcIFlags,
Jim Grosbachd0637bf2011-10-07 23:56:00 +0000423 k_VectorIndex,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000424 k_Register,
425 k_RegisterList,
426 k_DPRRegisterList,
427 k_SPRRegisterList,
Jim Grosbachad47cfc2011-10-18 23:02:30 +0000428 k_VectorList,
Jim Grosbachcd6f5e72011-11-30 01:09:44 +0000429 k_VectorListAllLanes,
Jim Grosbach04945c42011-12-02 00:35:16 +0000430 k_VectorListIndexed,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000431 k_ShiftedRegister,
432 k_ShiftedImmediate,
433 k_ShifterImmediate,
434 k_RotateImmediate,
Asiri Rathnayakea0199b92014-12-02 10:53:20 +0000435 k_ModifiedImmediate,
Renato Golin3f126132016-05-12 21:22:31 +0000436 k_ConstantPoolImmediate,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000437 k_BitfieldDescriptor,
Renato Golin3f126132016-05-12 21:22:31 +0000438 k_Token,
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000439 } Kind;
440
Kevin Enderby488f20b2014-04-10 20:18:58 +0000441 SMLoc StartLoc, EndLoc, AlignmentLoc;
Bill Wendling0ab0f672010-11-18 21:50:54 +0000442 SmallVector<unsigned, 8> Registers;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000443
Eric Christopher8996c5d2013-03-15 00:42:55 +0000444 struct CCOp {
445 ARMCC::CondCodes Val;
446 };
447
448 struct CopOp {
449 unsigned Val;
450 };
451
452 struct CoprocOptionOp {
453 unsigned Val;
454 };
455
456 struct ITMaskOp {
457 unsigned Mask:4;
458 };
459
460 struct MBOptOp {
461 ARM_MB::MemBOpt Val;
462 };
463
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000464 struct ISBOptOp {
465 ARM_ISB::InstSyncBOpt Val;
466 };
467
Eric Christopher8996c5d2013-03-15 00:42:55 +0000468 struct IFlagsOp {
469 ARM_PROC::IFlags Val;
470 };
471
472 struct MMaskOp {
473 unsigned Val;
474 };
475
Tim Northoveree843ef2014-08-15 10:47:12 +0000476 struct BankedRegOp {
477 unsigned Val;
478 };
479
Eric Christopher8996c5d2013-03-15 00:42:55 +0000480 struct TokOp {
481 const char *Data;
482 unsigned Length;
483 };
484
485 struct RegOp {
486 unsigned RegNum;
487 };
488
489 // A vector register list is a sequential list of 1 to 4 registers.
490 struct VectorListOp {
491 unsigned RegNum;
492 unsigned Count;
493 unsigned LaneIndex;
494 bool isDoubleSpaced;
495 };
496
497 struct VectorIndexOp {
498 unsigned Val;
499 };
500
501 struct ImmOp {
502 const MCExpr *Val;
503 };
504
505 /// Combined record for all forms of ARM address expressions.
506 struct MemoryOp {
507 unsigned BaseRegNum;
508 // Offset is in OffsetReg or OffsetImm. If both are zero, no offset
509 // was specified.
510 const MCConstantExpr *OffsetImm; // Offset immediate value
511 unsigned OffsetRegNum; // Offset register num, when OffsetImm == NULL
512 ARM_AM::ShiftOpc ShiftType; // Shift type for OffsetReg
513 unsigned ShiftImm; // shift for OffsetReg.
514 unsigned Alignment; // 0 = no alignment specified
515 // n = alignment in bytes (2, 4, 8, 16, or 32)
516 unsigned isNegative : 1; // Negated OffsetReg? (~'U' bit)
517 };
518
519 struct PostIdxRegOp {
520 unsigned RegNum;
521 bool isAdd;
522 ARM_AM::ShiftOpc ShiftTy;
523 unsigned ShiftImm;
524 };
525
526 struct ShifterImmOp {
527 bool isASR;
528 unsigned Imm;
529 };
530
531 struct RegShiftedRegOp {
532 ARM_AM::ShiftOpc ShiftTy;
533 unsigned SrcReg;
534 unsigned ShiftReg;
535 unsigned ShiftImm;
536 };
537
538 struct RegShiftedImmOp {
539 ARM_AM::ShiftOpc ShiftTy;
540 unsigned SrcReg;
541 unsigned ShiftImm;
542 };
543
544 struct RotImmOp {
545 unsigned Imm;
546 };
547
Asiri Rathnayakea0199b92014-12-02 10:53:20 +0000548 struct ModImmOp {
549 unsigned Bits;
550 unsigned Rot;
551 };
552
Eric Christopher8996c5d2013-03-15 00:42:55 +0000553 struct BitfieldOp {
554 unsigned LSB;
555 unsigned Width;
556 };
557
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000558 union {
Eric Christopher8996c5d2013-03-15 00:42:55 +0000559 struct CCOp CC;
560 struct CopOp Cop;
561 struct CoprocOptionOp CoprocOption;
562 struct MBOptOp MBOpt;
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000563 struct ISBOptOp ISBOpt;
Eric Christopher8996c5d2013-03-15 00:42:55 +0000564 struct ITMaskOp ITMask;
565 struct IFlagsOp IFlags;
566 struct MMaskOp MMask;
Tim Northoveree843ef2014-08-15 10:47:12 +0000567 struct BankedRegOp BankedReg;
Eric Christopher8996c5d2013-03-15 00:42:55 +0000568 struct TokOp Tok;
569 struct RegOp Reg;
570 struct VectorListOp VectorList;
571 struct VectorIndexOp VectorIndex;
572 struct ImmOp Imm;
573 struct MemoryOp Memory;
574 struct PostIdxRegOp PostIdxReg;
575 struct ShifterImmOp ShifterImm;
576 struct RegShiftedRegOp RegShiftedReg;
577 struct RegShiftedImmOp RegShiftedImm;
578 struct RotImmOp RotImm;
Asiri Rathnayakea0199b92014-12-02 10:53:20 +0000579 struct ModImmOp ModImm;
Eric Christopher8996c5d2013-03-15 00:42:55 +0000580 struct BitfieldOp Bitfield;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000581 };
Jim Grosbach624bcc72010-10-29 14:46:02 +0000582
Bill Wendlingee7f1f92010-11-06 21:42:12 +0000583public:
David Blaikie960ea3f2014-06-08 16:18:35 +0000584 ARMOperand(KindTy K) : MCParsedAsmOperand(), Kind(K) {}
Jim Grosbach624bcc72010-10-29 14:46:02 +0000585
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000586 /// getStartLoc - Get the location of the first token of this operand.
Craig Topperca7e3e52014-03-10 03:19:03 +0000587 SMLoc getStartLoc() const override { return StartLoc; }
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000588 /// getEndLoc - Get the location of the last token of this operand.
Craig Topperca7e3e52014-03-10 03:19:03 +0000589 SMLoc getEndLoc() const override { return EndLoc; }
Chad Rosier143d0f72012-09-21 20:51:43 +0000590 /// getLocRange - Get the range between the first and last token of this
591 /// operand.
Benjamin Kramer673824b2012-04-15 17:04:27 +0000592 SMRange getLocRange() const { return SMRange(StartLoc, EndLoc); }
593
Kevin Enderby488f20b2014-04-10 20:18:58 +0000594 /// getAlignmentLoc - Get the location of the Alignment token of this operand.
595 SMLoc getAlignmentLoc() const {
596 assert(Kind == k_Memory && "Invalid access!");
597 return AlignmentLoc;
598 }
599
Daniel Dunbard8042b72010-08-11 06:36:53 +0000600 ARMCC::CondCodes getCondCode() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000601 assert(Kind == k_CondCode && "Invalid access!");
Daniel Dunbard8042b72010-08-11 06:36:53 +0000602 return CC.Val;
603 }
604
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +0000605 unsigned getCoproc() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000606 assert((Kind == k_CoprocNum || Kind == k_CoprocReg) && "Invalid access!");
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +0000607 return Cop.Val;
608 }
609
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000610 StringRef getToken() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000611 assert(Kind == k_Token && "Invalid access!");
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000612 return StringRef(Tok.Data, Tok.Length);
613 }
614
Craig Topperca7e3e52014-03-10 03:19:03 +0000615 unsigned getReg() const override {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000616 assert((Kind == k_Register || Kind == k_CCOut) && "Invalid access!");
Bill Wendling2cae3272010-11-09 22:44:22 +0000617 return Reg.RegNum;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000618 }
619
Bill Wendlingbed94652010-11-09 23:28:44 +0000620 const SmallVectorImpl<unsigned> &getRegList() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000621 assert((Kind == k_RegisterList || Kind == k_DPRRegisterList ||
622 Kind == k_SPRRegisterList) && "Invalid access!");
Bill Wendling0ab0f672010-11-18 21:50:54 +0000623 return Registers;
Bill Wendling7cef4472010-11-06 19:56:04 +0000624 }
625
Kevin Enderbyf5079942009-10-13 22:19:02 +0000626 const MCExpr *getImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000627 assert(isImm() && "Invalid access!");
Kevin Enderbyf5079942009-10-13 22:19:02 +0000628 return Imm.Val;
629 }
630
Renato Golin3f126132016-05-12 21:22:31 +0000631 const MCExpr *getConstantPoolImm() const {
632 assert(isConstantPoolImm() && "Invalid access!");
633 return Imm.Val;
634 }
635
Jim Grosbachd0637bf2011-10-07 23:56:00 +0000636 unsigned getVectorIndex() const {
637 assert(Kind == k_VectorIndex && "Invalid access!");
638 return VectorIndex.Val;
639 }
640
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +0000641 ARM_MB::MemBOpt getMemBarrierOpt() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000642 assert(Kind == k_MemBarrierOpt && "Invalid access!");
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +0000643 return MBOpt.Val;
644 }
645
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000646 ARM_ISB::InstSyncBOpt getInstSyncBarrierOpt() const {
647 assert(Kind == k_InstSyncBarrierOpt && "Invalid access!");
648 return ISBOpt.Val;
649 }
650
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +0000651 ARM_PROC::IFlags getProcIFlags() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000652 assert(Kind == k_ProcIFlags && "Invalid access!");
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +0000653 return IFlags.Val;
654 }
655
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000656 unsigned getMSRMask() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000657 assert(Kind == k_MSRMask && "Invalid access!");
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000658 return MMask.Val;
659 }
660
Tim Northoveree843ef2014-08-15 10:47:12 +0000661 unsigned getBankedReg() const {
662 assert(Kind == k_BankedReg && "Invalid access!");
663 return BankedReg.Val;
664 }
665
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000666 bool isCoprocNum() const { return Kind == k_CoprocNum; }
667 bool isCoprocReg() const { return Kind == k_CoprocReg; }
Jim Grosbach48399582011-10-12 17:34:41 +0000668 bool isCoprocOption() const { return Kind == k_CoprocOption; }
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000669 bool isCondCode() const { return Kind == k_CondCode; }
670 bool isCCOut() const { return Kind == k_CCOut; }
671 bool isITMask() const { return Kind == k_ITCondMask; }
672 bool isITCondCode() const { return Kind == k_CondCode; }
Renato Golin3f126132016-05-12 21:22:31 +0000673 bool isImm() const override {
674 return Kind == k_Immediate;
675 }
Mihai Popad36cbaa2013-07-03 09:21:44 +0000676 // checks whether this operand is an unsigned offset which fits is a field
677 // of specified width and scaled by a specific number of bits
678 template<unsigned width, unsigned scale>
679 bool isUnsignedOffset() const {
680 if (!isImm()) return false;
Mihai Popaad18d3c2013-08-09 10:38:32 +0000681 if (isa<MCSymbolRefExpr>(Imm.Val)) return true;
Mihai Popad36cbaa2013-07-03 09:21:44 +0000682 if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Imm.Val)) {
683 int64_t Val = CE->getValue();
684 int64_t Align = 1LL << scale;
685 int64_t Max = Align * ((1LL << width) - 1);
686 return ((Val % Align) == 0) && (Val >= 0) && (Val <= Max);
687 }
688 return false;
689 }
Mihai Popaad18d3c2013-08-09 10:38:32 +0000690 // checks whether this operand is an signed offset which fits is a field
691 // of specified width and scaled by a specific number of bits
692 template<unsigned width, unsigned scale>
693 bool isSignedOffset() const {
694 if (!isImm()) return false;
695 if (isa<MCSymbolRefExpr>(Imm.Val)) return true;
696 if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Imm.Val)) {
697 int64_t Val = CE->getValue();
698 int64_t Align = 1LL << scale;
699 int64_t Max = Align * ((1LL << (width-1)) - 1);
700 int64_t Min = -Align * (1LL << (width-1));
701 return ((Val % Align) == 0) && (Val >= Min) && (Val <= Max);
702 }
703 return false;
704 }
705
Mihai Popa8a9da5b2013-07-22 15:49:36 +0000706 // checks whether this operand is a memory operand computed as an offset
707 // applied to PC. the offset may have 8 bits of magnitude and is represented
708 // with two bits of shift. textually it may be either [pc, #imm], #imm or
709 // relocable expression...
710 bool isThumbMemPC() const {
711 int64_t Val = 0;
712 if (isImm()) {
713 if (isa<MCSymbolRefExpr>(Imm.Val)) return true;
714 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Imm.Val);
715 if (!CE) return false;
716 Val = CE->getValue();
717 }
718 else if (isMem()) {
719 if(!Memory.OffsetImm || Memory.OffsetRegNum) return false;
720 if(Memory.BaseRegNum != ARM::PC) return false;
721 Val = Memory.OffsetImm->getValue();
722 }
723 else return false;
Mihai Popad79f00b2013-08-15 15:43:06 +0000724 return ((Val % 4) == 0) && (Val >= 0) && (Val <= 1020);
Mihai Popa8a9da5b2013-07-22 15:49:36 +0000725 }
Jim Grosbacha9d36fb2012-01-20 18:09:51 +0000726 bool isFPImm() const {
727 if (!isImm()) return false;
728 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
729 if (!CE) return false;
730 int Val = ARM_AM::getFP32Imm(APInt(32, CE->getValue()));
731 return Val != -1;
732 }
Jim Grosbachea231912011-12-22 22:19:05 +0000733 bool isFBits16() const {
734 if (!isImm()) return false;
735 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
736 if (!CE) return false;
737 int64_t Value = CE->getValue();
738 return Value >= 0 && Value <= 16;
739 }
740 bool isFBits32() const {
741 if (!isImm()) return false;
742 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
743 if (!CE) return false;
744 int64_t Value = CE->getValue();
745 return Value >= 1 && Value <= 32;
746 }
Jim Grosbach7db8d692011-09-08 22:07:06 +0000747 bool isImm8s4() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000748 if (!isImm()) return false;
Jim Grosbach7db8d692011-09-08 22:07:06 +0000749 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
750 if (!CE) return false;
751 int64_t Value = CE->getValue();
752 return ((Value & 3) == 0) && Value >= -1020 && Value <= 1020;
753 }
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000754 bool isImm0_1020s4() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000755 if (!isImm()) return false;
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000756 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
757 if (!CE) return false;
758 int64_t Value = CE->getValue();
759 return ((Value & 3) == 0) && Value >= 0 && Value <= 1020;
760 }
761 bool isImm0_508s4() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000762 if (!isImm()) return false;
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000763 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
764 if (!CE) return false;
765 int64_t Value = CE->getValue();
766 return ((Value & 3) == 0) && Value >= 0 && Value <= 508;
767 }
Jim Grosbach930f2f62012-04-05 20:57:13 +0000768 bool isImm0_508s4Neg() const {
769 if (!isImm()) return false;
770 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
771 if (!CE) return false;
772 int64_t Value = -CE->getValue();
773 // explicitly exclude zero. we want that to use the normal 0_508 version.
774 return ((Value & 3) == 0) && Value > 0 && Value <= 508;
775 }
Artyom Skrobovfc12e702013-10-23 10:14:40 +0000776 bool isImm0_239() const {
777 if (!isImm()) return false;
778 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
779 if (!CE) return false;
780 int64_t Value = CE->getValue();
781 return Value >= 0 && Value < 240;
782 }
Jim Grosbacha6f7a1e2011-06-27 23:54:06 +0000783 bool isImm0_255() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000784 if (!isImm()) return false;
Jim Grosbacha6f7a1e2011-06-27 23:54:06 +0000785 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
786 if (!CE) return false;
787 int64_t Value = CE->getValue();
788 return Value >= 0 && Value < 256;
789 }
Jim Grosbach930f2f62012-04-05 20:57:13 +0000790 bool isImm0_4095() const {
791 if (!isImm()) return false;
792 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
793 if (!CE) return false;
794 int64_t Value = CE->getValue();
795 return Value >= 0 && Value < 4096;
796 }
797 bool isImm0_4095Neg() const {
798 if (!isImm()) return false;
799 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
800 if (!CE) return false;
801 int64_t Value = -CE->getValue();
802 return Value > 0 && Value < 4096;
803 }
Jim Grosbach9dff9f42011-12-02 23:34:39 +0000804 bool isImm0_1() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000805 if (!isImm()) return false;
Jim Grosbach9dff9f42011-12-02 23:34:39 +0000806 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
807 if (!CE) return false;
808 int64_t Value = CE->getValue();
809 return Value >= 0 && Value < 2;
810 }
811 bool isImm0_3() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000812 if (!isImm()) return false;
Jim Grosbach9dff9f42011-12-02 23:34:39 +0000813 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
814 if (!CE) return false;
815 int64_t Value = CE->getValue();
816 return Value >= 0 && Value < 4;
817 }
Jim Grosbach31756c22011-07-13 22:01:08 +0000818 bool isImm0_7() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000819 if (!isImm()) return false;
Jim Grosbach31756c22011-07-13 22:01:08 +0000820 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
821 if (!CE) return false;
822 int64_t Value = CE->getValue();
823 return Value >= 0 && Value < 8;
824 }
825 bool isImm0_15() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000826 if (!isImm()) return false;
Jim Grosbach31756c22011-07-13 22:01:08 +0000827 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
828 if (!CE) return false;
829 int64_t Value = CE->getValue();
830 return Value >= 0 && Value < 16;
831 }
Jim Grosbach72e7c4f2011-07-21 23:26:25 +0000832 bool isImm0_31() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000833 if (!isImm()) return false;
Jim Grosbach72e7c4f2011-07-21 23:26:25 +0000834 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
835 if (!CE) return false;
836 int64_t Value = CE->getValue();
837 return Value >= 0 && Value < 32;
838 }
Jim Grosbach00326402011-12-08 01:30:04 +0000839 bool isImm0_63() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000840 if (!isImm()) return false;
Jim Grosbach00326402011-12-08 01:30:04 +0000841 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
842 if (!CE) return false;
843 int64_t Value = CE->getValue();
844 return Value >= 0 && Value < 64;
845 }
Jim Grosbachd4b82492011-12-07 01:07:24 +0000846 bool isImm8() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000847 if (!isImm()) return false;
Jim Grosbachd4b82492011-12-07 01:07:24 +0000848 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
849 if (!CE) return false;
850 int64_t Value = CE->getValue();
851 return Value == 8;
852 }
853 bool isImm16() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000854 if (!isImm()) return false;
Jim Grosbachd4b82492011-12-07 01:07:24 +0000855 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
856 if (!CE) return false;
857 int64_t Value = CE->getValue();
858 return Value == 16;
859 }
860 bool isImm32() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000861 if (!isImm()) return false;
Jim Grosbachd4b82492011-12-07 01:07:24 +0000862 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
863 if (!CE) return false;
864 int64_t Value = CE->getValue();
865 return Value == 32;
866 }
Jim Grosbachba7d6ed2011-12-08 22:06:06 +0000867 bool isShrImm8() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000868 if (!isImm()) return false;
Jim Grosbachba7d6ed2011-12-08 22:06:06 +0000869 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
870 if (!CE) return false;
871 int64_t Value = CE->getValue();
872 return Value > 0 && Value <= 8;
873 }
874 bool isShrImm16() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000875 if (!isImm()) return false;
Jim Grosbachba7d6ed2011-12-08 22:06:06 +0000876 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
877 if (!CE) return false;
878 int64_t Value = CE->getValue();
879 return Value > 0 && Value <= 16;
880 }
881 bool isShrImm32() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000882 if (!isImm()) return false;
Jim Grosbachba7d6ed2011-12-08 22:06:06 +0000883 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
884 if (!CE) return false;
885 int64_t Value = CE->getValue();
886 return Value > 0 && Value <= 32;
887 }
888 bool isShrImm64() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000889 if (!isImm()) return false;
Jim Grosbachba7d6ed2011-12-08 22:06:06 +0000890 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
891 if (!CE) return false;
892 int64_t Value = CE->getValue();
893 return Value > 0 && Value <= 64;
894 }
Jim Grosbachd4b82492011-12-07 01:07:24 +0000895 bool isImm1_7() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000896 if (!isImm()) return false;
Jim Grosbachd4b82492011-12-07 01:07:24 +0000897 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
898 if (!CE) return false;
899 int64_t Value = CE->getValue();
900 return Value > 0 && Value < 8;
901 }
902 bool isImm1_15() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000903 if (!isImm()) return false;
Jim Grosbachd4b82492011-12-07 01:07:24 +0000904 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
905 if (!CE) return false;
906 int64_t Value = CE->getValue();
907 return Value > 0 && Value < 16;
908 }
909 bool isImm1_31() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000910 if (!isImm()) return false;
Jim Grosbachd4b82492011-12-07 01:07:24 +0000911 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
912 if (!CE) return false;
913 int64_t Value = CE->getValue();
914 return Value > 0 && Value < 32;
915 }
Jim Grosbach475c6db2011-07-25 23:09:14 +0000916 bool isImm1_16() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000917 if (!isImm()) return false;
Jim Grosbach475c6db2011-07-25 23:09:14 +0000918 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
919 if (!CE) return false;
920 int64_t Value = CE->getValue();
921 return Value > 0 && Value < 17;
922 }
Jim Grosbach801e0a32011-07-22 23:16:18 +0000923 bool isImm1_32() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000924 if (!isImm()) return false;
Jim Grosbach801e0a32011-07-22 23:16:18 +0000925 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
926 if (!CE) return false;
927 int64_t Value = CE->getValue();
928 return Value > 0 && Value < 33;
929 }
Jim Grosbachc14871c2011-11-10 19:18:01 +0000930 bool isImm0_32() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000931 if (!isImm()) return false;
Jim Grosbachc14871c2011-11-10 19:18:01 +0000932 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
933 if (!CE) return false;
934 int64_t Value = CE->getValue();
935 return Value >= 0 && Value < 33;
936 }
Jim Grosbach975b6412011-07-13 20:10:10 +0000937 bool isImm0_65535() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000938 if (!isImm()) return false;
Jim Grosbach975b6412011-07-13 20:10:10 +0000939 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
940 if (!CE) return false;
941 int64_t Value = CE->getValue();
942 return Value >= 0 && Value < 65536;
943 }
Mihai Popaae1112b2013-08-21 13:14:58 +0000944 bool isImm256_65535Expr() const {
945 if (!isImm()) return false;
946 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
947 // If it's not a constant expression, it'll generate a fixup and be
948 // handled later.
949 if (!CE) return true;
950 int64_t Value = CE->getValue();
951 return Value >= 256 && Value < 65536;
952 }
Jim Grosbach7c09e3c2011-07-19 19:13:28 +0000953 bool isImm0_65535Expr() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000954 if (!isImm()) return false;
Jim Grosbach7c09e3c2011-07-19 19:13:28 +0000955 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
956 // If it's not a constant expression, it'll generate a fixup and be
957 // handled later.
958 if (!CE) return true;
959 int64_t Value = CE->getValue();
960 return Value >= 0 && Value < 65536;
961 }
Jim Grosbachf1637842011-07-26 16:24:27 +0000962 bool isImm24bit() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000963 if (!isImm()) return false;
Jim Grosbachf1637842011-07-26 16:24:27 +0000964 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
965 if (!CE) return false;
966 int64_t Value = CE->getValue();
967 return Value >= 0 && Value <= 0xffffff;
968 }
Jim Grosbach46dd4132011-08-17 21:51:27 +0000969 bool isImmThumbSR() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000970 if (!isImm()) return false;
Jim Grosbach46dd4132011-08-17 21:51:27 +0000971 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
972 if (!CE) return false;
973 int64_t Value = CE->getValue();
974 return Value > 0 && Value < 33;
975 }
Jim Grosbach27c1e252011-07-21 17:23:04 +0000976 bool isPKHLSLImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000977 if (!isImm()) return false;
Jim Grosbach27c1e252011-07-21 17:23:04 +0000978 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
979 if (!CE) return false;
980 int64_t Value = CE->getValue();
981 return Value >= 0 && Value < 32;
982 }
983 bool isPKHASRImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000984 if (!isImm()) return false;
Jim Grosbach27c1e252011-07-21 17:23:04 +0000985 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
986 if (!CE) return false;
987 int64_t Value = CE->getValue();
988 return Value > 0 && Value <= 32;
989 }
Jiangning Liu10dd40e2012-08-02 08:13:13 +0000990 bool isAdrLabel() const {
991 // If we have an immediate that's not a constant, treat it as a label
Asiri Rathnayake52376ac2015-01-06 15:55:09 +0000992 // reference needing a fixup.
993 if (isImm() && !isa<MCConstantExpr>(getImm()))
994 return true;
995
996 // If it is a constant, it must fit into a modified immediate encoding.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000997 if (!isImm()) return false;
Jim Grosbach9720dcf2011-07-19 16:50:30 +0000998 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
999 if (!CE) return false;
1000 int64_t Value = CE->getValue();
Asiri Rathnayake52376ac2015-01-06 15:55:09 +00001001 return (ARM_AM::getSOImmVal(Value) != -1 ||
Aaron Ballman3182ee92015-06-09 12:03:46 +00001002 ARM_AM::getSOImmVal(-Value) != -1);
Jim Grosbach30506252011-12-08 00:31:07 +00001003 }
Jim Grosbacha6f7a1e2011-06-27 23:54:06 +00001004 bool isT2SOImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001005 if (!isImm()) return false;
Jim Grosbacha6f7a1e2011-06-27 23:54:06 +00001006 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1007 if (!CE) return false;
1008 int64_t Value = CE->getValue();
1009 return ARM_AM::getT2SOImmVal(Value) != -1;
1010 }
Jim Grosbachb009a872011-10-28 22:36:30 +00001011 bool isT2SOImmNot() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001012 if (!isImm()) return false;
Jim Grosbachb009a872011-10-28 22:36:30 +00001013 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1014 if (!CE) return false;
1015 int64_t Value = CE->getValue();
Mihai Popacf276b22013-08-16 11:55:44 +00001016 return ARM_AM::getT2SOImmVal(Value) == -1 &&
1017 ARM_AM::getT2SOImmVal(~Value) != -1;
Jim Grosbachb009a872011-10-28 22:36:30 +00001018 }
Jim Grosbach30506252011-12-08 00:31:07 +00001019 bool isT2SOImmNeg() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001020 if (!isImm()) return false;
Jim Grosbach30506252011-12-08 00:31:07 +00001021 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1022 if (!CE) return false;
1023 int64_t Value = CE->getValue();
Jim Grosbachfdaab532012-03-30 19:59:02 +00001024 // Only use this when not representable as a plain so_imm.
1025 return ARM_AM::getT2SOImmVal(Value) == -1 &&
1026 ARM_AM::getT2SOImmVal(-Value) != -1;
Jim Grosbach30506252011-12-08 00:31:07 +00001027 }
Jim Grosbach0a547702011-07-22 17:44:50 +00001028 bool isSetEndImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001029 if (!isImm()) return false;
Jim Grosbach0a547702011-07-22 17:44:50 +00001030 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1031 if (!CE) return false;
1032 int64_t Value = CE->getValue();
1033 return Value == 1 || Value == 0;
1034 }
Craig Topperca7e3e52014-03-10 03:19:03 +00001035 bool isReg() const override { return Kind == k_Register; }
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001036 bool isRegList() const { return Kind == k_RegisterList; }
1037 bool isDPRRegList() const { return Kind == k_DPRRegisterList; }
1038 bool isSPRRegList() const { return Kind == k_SPRRegisterList; }
Craig Topperca7e3e52014-03-10 03:19:03 +00001039 bool isToken() const override { return Kind == k_Token; }
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001040 bool isMemBarrierOpt() const { return Kind == k_MemBarrierOpt; }
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00001041 bool isInstSyncBarrierOpt() const { return Kind == k_InstSyncBarrierOpt; }
Craig Topperca7e3e52014-03-10 03:19:03 +00001042 bool isMem() const override { return Kind == k_Memory; }
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001043 bool isShifterImm() const { return Kind == k_ShifterImmediate; }
1044 bool isRegShiftedReg() const { return Kind == k_ShiftedRegister; }
1045 bool isRegShiftedImm() const { return Kind == k_ShiftedImmediate; }
1046 bool isRotImm() const { return Kind == k_RotateImmediate; }
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00001047 bool isModImm() const { return Kind == k_ModifiedImmediate; }
1048 bool isModImmNot() const {
1049 if (!isImm()) return false;
1050 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1051 if (!CE) return false;
1052 int64_t Value = CE->getValue();
1053 return ARM_AM::getSOImmVal(~Value) != -1;
1054 }
1055 bool isModImmNeg() const {
1056 if (!isImm()) return false;
1057 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1058 if (!CE) return false;
1059 int64_t Value = CE->getValue();
1060 return ARM_AM::getSOImmVal(Value) == -1 &&
1061 ARM_AM::getSOImmVal(-Value) != -1;
1062 }
Renato Golin3f126132016-05-12 21:22:31 +00001063 bool isConstantPoolImm() const { return Kind == k_ConstantPoolImmediate; }
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001064 bool isBitfield() const { return Kind == k_BitfieldDescriptor; }
1065 bool isPostIdxRegShifted() const { return Kind == k_PostIndexRegister; }
Jim Grosbachc320c852011-08-05 21:28:30 +00001066 bool isPostIdxReg() const {
Jim Grosbachee201fa2011-11-14 17:52:47 +00001067 return Kind == k_PostIndexRegister && PostIdxReg.ShiftTy ==ARM_AM::no_shift;
Jim Grosbachc320c852011-08-05 21:28:30 +00001068 }
Kevin Enderby488f20b2014-04-10 20:18:58 +00001069 bool isMemNoOffset(bool alignOK = false, unsigned Alignment = 0) const {
Chad Rosier41099832012-09-11 23:02:35 +00001070 if (!isMem())
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +00001071 return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001072 // No offset of any kind.
Craig Topper062a2ba2014-04-25 05:30:21 +00001073 return Memory.OffsetRegNum == 0 && Memory.OffsetImm == nullptr &&
Kevin Enderby488f20b2014-04-10 20:18:58 +00001074 (alignOK || Memory.Alignment == Alignment);
Jim Grosbacha95ec992011-10-11 17:29:55 +00001075 }
Jim Grosbach94298a92012-01-18 22:46:46 +00001076 bool isMemPCRelImm12() const {
Chad Rosier41099832012-09-11 23:02:35 +00001077 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbach94298a92012-01-18 22:46:46 +00001078 return false;
1079 // Base register must be PC.
1080 if (Memory.BaseRegNum != ARM::PC)
1081 return false;
1082 // Immediate offset in range [-4095, 4095].
1083 if (!Memory.OffsetImm) return true;
1084 int64_t Val = Memory.OffsetImm->getValue();
1085 return (Val > -4096 && Val < 4096) || (Val == INT32_MIN);
1086 }
Jim Grosbacha95ec992011-10-11 17:29:55 +00001087 bool isAlignedMemory() const {
1088 return isMemNoOffset(true);
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +00001089 }
Kevin Enderby488f20b2014-04-10 20:18:58 +00001090 bool isAlignedMemoryNone() const {
1091 return isMemNoOffset(false, 0);
1092 }
1093 bool isDupAlignedMemoryNone() const {
1094 return isMemNoOffset(false, 0);
1095 }
1096 bool isAlignedMemory16() const {
1097 if (isMemNoOffset(false, 2)) // alignment in bytes for 16-bits is 2.
1098 return true;
1099 return isMemNoOffset(false, 0);
1100 }
1101 bool isDupAlignedMemory16() const {
1102 if (isMemNoOffset(false, 2)) // alignment in bytes for 16-bits is 2.
1103 return true;
1104 return isMemNoOffset(false, 0);
1105 }
1106 bool isAlignedMemory32() const {
1107 if (isMemNoOffset(false, 4)) // alignment in bytes for 32-bits is 4.
1108 return true;
1109 return isMemNoOffset(false, 0);
1110 }
1111 bool isDupAlignedMemory32() const {
1112 if (isMemNoOffset(false, 4)) // alignment in bytes for 32-bits is 4.
1113 return true;
1114 return isMemNoOffset(false, 0);
1115 }
1116 bool isAlignedMemory64() const {
1117 if (isMemNoOffset(false, 8)) // alignment in bytes for 64-bits is 8.
1118 return true;
1119 return isMemNoOffset(false, 0);
1120 }
1121 bool isDupAlignedMemory64() const {
1122 if (isMemNoOffset(false, 8)) // alignment in bytes for 64-bits is 8.
1123 return true;
1124 return isMemNoOffset(false, 0);
1125 }
1126 bool isAlignedMemory64or128() const {
1127 if (isMemNoOffset(false, 8)) // alignment in bytes for 64-bits is 8.
1128 return true;
1129 if (isMemNoOffset(false, 16)) // alignment in bytes for 128-bits is 16.
1130 return true;
1131 return isMemNoOffset(false, 0);
1132 }
1133 bool isDupAlignedMemory64or128() const {
1134 if (isMemNoOffset(false, 8)) // alignment in bytes for 64-bits is 8.
1135 return true;
1136 if (isMemNoOffset(false, 16)) // alignment in bytes for 128-bits is 16.
1137 return true;
1138 return isMemNoOffset(false, 0);
1139 }
1140 bool isAlignedMemory64or128or256() const {
1141 if (isMemNoOffset(false, 8)) // alignment in bytes for 64-bits is 8.
1142 return true;
1143 if (isMemNoOffset(false, 16)) // alignment in bytes for 128-bits is 16.
1144 return true;
1145 if (isMemNoOffset(false, 32)) // alignment in bytes for 256-bits is 32.
1146 return true;
1147 return isMemNoOffset(false, 0);
1148 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001149 bool isAddrMode2() const {
Chad Rosier41099832012-09-11 23:02:35 +00001150 if (!isMem() || Memory.Alignment != 0) return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001151 // Check for register offset.
Jim Grosbach871dff72011-10-11 15:59:20 +00001152 if (Memory.OffsetRegNum) return true;
Jim Grosbachd3595712011-08-03 23:50:40 +00001153 // Immediate offset in range [-4095, 4095].
Jim Grosbach871dff72011-10-11 15:59:20 +00001154 if (!Memory.OffsetImm) return true;
1155 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbachd3595712011-08-03 23:50:40 +00001156 return Val > -4096 && Val < 4096;
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +00001157 }
Jim Grosbachcd17c122011-08-04 23:01:30 +00001158 bool isAM2OffsetImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001159 if (!isImm()) return false;
Jim Grosbachcd17c122011-08-04 23:01:30 +00001160 // Immediate offset in range [-4095, 4095].
1161 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1162 if (!CE) return false;
1163 int64_t Val = CE->getValue();
Mihai Popac1d119e2013-06-11 09:48:35 +00001164 return (Val == INT32_MIN) || (Val > -4096 && Val < 4096);
Jim Grosbachcd17c122011-08-04 23:01:30 +00001165 }
Jim Grosbach5b96b802011-08-10 20:29:19 +00001166 bool isAddrMode3() const {
Jim Grosbach8648c102011-12-19 23:06:24 +00001167 // If we have an immediate that's not a constant, treat it as a label
1168 // reference needing a fixup. If it is a constant, it's something else
1169 // and we reject it.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001170 if (isImm() && !isa<MCConstantExpr>(getImm()))
Jim Grosbach8648c102011-12-19 23:06:24 +00001171 return true;
Chad Rosier41099832012-09-11 23:02:35 +00001172 if (!isMem() || Memory.Alignment != 0) return false;
Jim Grosbach5b96b802011-08-10 20:29:19 +00001173 // No shifts are legal for AM3.
Jim Grosbach871dff72011-10-11 15:59:20 +00001174 if (Memory.ShiftType != ARM_AM::no_shift) return false;
Jim Grosbach5b96b802011-08-10 20:29:19 +00001175 // Check for register offset.
Jim Grosbach871dff72011-10-11 15:59:20 +00001176 if (Memory.OffsetRegNum) return true;
Jim Grosbach5b96b802011-08-10 20:29:19 +00001177 // Immediate offset in range [-255, 255].
Jim Grosbach871dff72011-10-11 15:59:20 +00001178 if (!Memory.OffsetImm) return true;
1179 int64_t Val = Memory.OffsetImm->getValue();
Silviu Baranga5a719f92012-05-11 09:10:54 +00001180 // The #-0 offset is encoded as INT32_MIN, and we have to check
1181 // for this too.
1182 return (Val > -256 && Val < 256) || Val == INT32_MIN;
Jim Grosbach5b96b802011-08-10 20:29:19 +00001183 }
1184 bool isAM3Offset() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001185 if (Kind != k_Immediate && Kind != k_PostIndexRegister)
Jim Grosbach5b96b802011-08-10 20:29:19 +00001186 return false;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001187 if (Kind == k_PostIndexRegister)
Jim Grosbach5b96b802011-08-10 20:29:19 +00001188 return PostIdxReg.ShiftTy == ARM_AM::no_shift;
1189 // Immediate offset in range [-255, 255].
1190 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1191 if (!CE) return false;
1192 int64_t Val = CE->getValue();
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00001193 // Special case, #-0 is INT32_MIN.
1194 return (Val > -256 && Val < 256) || Val == INT32_MIN;
Jim Grosbach5b96b802011-08-10 20:29:19 +00001195 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001196 bool isAddrMode5() const {
Jim Grosbachfb2f1d62011-11-01 01:24:45 +00001197 // If we have an immediate that's not a constant, treat it as a label
1198 // reference needing a fixup. If it is a constant, it's something else
1199 // and we reject it.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001200 if (isImm() && !isa<MCConstantExpr>(getImm()))
Jim Grosbachfb2f1d62011-11-01 01:24:45 +00001201 return true;
Chad Rosier41099832012-09-11 23:02:35 +00001202 if (!isMem() || Memory.Alignment != 0) return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001203 // Check for register offset.
Jim Grosbach871dff72011-10-11 15:59:20 +00001204 if (Memory.OffsetRegNum) return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001205 // Immediate offset in range [-1020, 1020] and a multiple of 4.
Jim Grosbach871dff72011-10-11 15:59:20 +00001206 if (!Memory.OffsetImm) return true;
1207 int64_t Val = Memory.OffsetImm->getValue();
Owen Anderson967674d2011-08-29 19:36:44 +00001208 return (Val >= -1020 && Val <= 1020 && ((Val & 3) == 0)) ||
Jim Grosbachfb2f1d62011-11-01 01:24:45 +00001209 Val == INT32_MIN;
Bill Wendling8d2aa032010-11-08 23:49:57 +00001210 }
Oliver Stannard65b85382016-01-25 10:26:26 +00001211 bool isAddrMode5FP16() const {
1212 // If we have an immediate that's not a constant, treat it as a label
1213 // reference needing a fixup. If it is a constant, it's something else
1214 // and we reject it.
1215 if (isImm() && !isa<MCConstantExpr>(getImm()))
1216 return true;
1217 if (!isMem() || Memory.Alignment != 0) return false;
1218 // Check for register offset.
1219 if (Memory.OffsetRegNum) return false;
1220 // Immediate offset in range [-510, 510] and a multiple of 2.
1221 if (!Memory.OffsetImm) return true;
1222 int64_t Val = Memory.OffsetImm->getValue();
1223 return (Val >= -510 && Val <= 510 && ((Val & 1) == 0)) || Val == INT32_MIN;
1224 }
Jim Grosbach05541f42011-09-19 22:21:13 +00001225 bool isMemTBB() const {
Chad Rosier41099832012-09-11 23:02:35 +00001226 if (!isMem() || !Memory.OffsetRegNum || Memory.isNegative ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001227 Memory.ShiftType != ARM_AM::no_shift || Memory.Alignment != 0)
Jim Grosbach05541f42011-09-19 22:21:13 +00001228 return false;
1229 return true;
1230 }
1231 bool isMemTBH() const {
Chad Rosier41099832012-09-11 23:02:35 +00001232 if (!isMem() || !Memory.OffsetRegNum || Memory.isNegative ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001233 Memory.ShiftType != ARM_AM::lsl || Memory.ShiftImm != 1 ||
1234 Memory.Alignment != 0 )
Jim Grosbach05541f42011-09-19 22:21:13 +00001235 return false;
1236 return true;
1237 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001238 bool isMemRegOffset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001239 if (!isMem() || !Memory.OffsetRegNum || Memory.Alignment != 0)
Bill Wendling092a7bd2010-12-14 03:36:38 +00001240 return false;
Daniel Dunbar7ed45592011-01-18 05:34:11 +00001241 return true;
Bill Wendling092a7bd2010-12-14 03:36:38 +00001242 }
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00001243 bool isT2MemRegOffset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001244 if (!isMem() || !Memory.OffsetRegNum || Memory.isNegative ||
Tim Northoveraa35bd22016-02-25 16:54:52 +00001245 Memory.Alignment != 0 || Memory.BaseRegNum == ARM::PC)
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00001246 return false;
1247 // Only lsl #{0, 1, 2, 3} allowed.
Jim Grosbach871dff72011-10-11 15:59:20 +00001248 if (Memory.ShiftType == ARM_AM::no_shift)
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00001249 return true;
Jim Grosbach871dff72011-10-11 15:59:20 +00001250 if (Memory.ShiftType != ARM_AM::lsl || Memory.ShiftImm > 3)
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00001251 return false;
1252 return true;
1253 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001254 bool isMemThumbRR() const {
1255 // Thumb reg+reg addressing is simple. Just two registers, a base and
1256 // an offset. No shifts, negations or any other complicating factors.
Chad Rosier41099832012-09-11 23:02:35 +00001257 if (!isMem() || !Memory.OffsetRegNum || Memory.isNegative ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001258 Memory.ShiftType != ARM_AM::no_shift || Memory.Alignment != 0)
Bill Wendling811c9362010-11-30 07:44:32 +00001259 return false;
Jim Grosbach871dff72011-10-11 15:59:20 +00001260 return isARMLowRegister(Memory.BaseRegNum) &&
1261 (!Memory.OffsetRegNum || isARMLowRegister(Memory.OffsetRegNum));
Jim Grosbach3fe94e32011-08-19 17:55:24 +00001262 }
1263 bool isMemThumbRIs4() const {
Chad Rosier41099832012-09-11 23:02:35 +00001264 if (!isMem() || Memory.OffsetRegNum != 0 ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001265 !isARMLowRegister(Memory.BaseRegNum) || Memory.Alignment != 0)
Jim Grosbach3fe94e32011-08-19 17:55:24 +00001266 return false;
1267 // Immediate offset, multiple of 4 in range [0, 124].
Jim Grosbach871dff72011-10-11 15:59:20 +00001268 if (!Memory.OffsetImm) return true;
1269 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach23983d62011-08-19 18:13:48 +00001270 return Val >= 0 && Val <= 124 && (Val % 4) == 0;
1271 }
Jim Grosbach26d35872011-08-19 18:55:51 +00001272 bool isMemThumbRIs2() const {
Chad Rosier41099832012-09-11 23:02:35 +00001273 if (!isMem() || Memory.OffsetRegNum != 0 ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001274 !isARMLowRegister(Memory.BaseRegNum) || Memory.Alignment != 0)
Jim Grosbach26d35872011-08-19 18:55:51 +00001275 return false;
1276 // Immediate offset, multiple of 4 in range [0, 62].
Jim Grosbach871dff72011-10-11 15:59:20 +00001277 if (!Memory.OffsetImm) return true;
1278 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach26d35872011-08-19 18:55:51 +00001279 return Val >= 0 && Val <= 62 && (Val % 2) == 0;
1280 }
Jim Grosbacha32c7532011-08-19 18:49:59 +00001281 bool isMemThumbRIs1() const {
Chad Rosier41099832012-09-11 23:02:35 +00001282 if (!isMem() || Memory.OffsetRegNum != 0 ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001283 !isARMLowRegister(Memory.BaseRegNum) || Memory.Alignment != 0)
Jim Grosbacha32c7532011-08-19 18:49:59 +00001284 return false;
1285 // Immediate offset in range [0, 31].
Jim Grosbach871dff72011-10-11 15:59:20 +00001286 if (!Memory.OffsetImm) return true;
1287 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbacha32c7532011-08-19 18:49:59 +00001288 return Val >= 0 && Val <= 31;
1289 }
Jim Grosbach23983d62011-08-19 18:13:48 +00001290 bool isMemThumbSPI() const {
Chad Rosier41099832012-09-11 23:02:35 +00001291 if (!isMem() || Memory.OffsetRegNum != 0 ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001292 Memory.BaseRegNum != ARM::SP || Memory.Alignment != 0)
Jim Grosbach23983d62011-08-19 18:13:48 +00001293 return false;
1294 // Immediate offset, multiple of 4 in range [0, 1020].
Jim Grosbach871dff72011-10-11 15:59:20 +00001295 if (!Memory.OffsetImm) return true;
1296 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach23983d62011-08-19 18:13:48 +00001297 return Val >= 0 && Val <= 1020 && (Val % 4) == 0;
Bill Wendling811c9362010-11-30 07:44:32 +00001298 }
Jim Grosbach7db8d692011-09-08 22:07:06 +00001299 bool isMemImm8s4Offset() const {
Jim Grosbach8648c102011-12-19 23:06:24 +00001300 // If we have an immediate that's not a constant, treat it as a label
1301 // reference needing a fixup. If it is a constant, it's something else
1302 // and we reject it.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001303 if (isImm() && !isa<MCConstantExpr>(getImm()))
Jim Grosbach8648c102011-12-19 23:06:24 +00001304 return true;
Chad Rosier41099832012-09-11 23:02:35 +00001305 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbach7db8d692011-09-08 22:07:06 +00001306 return false;
1307 // Immediate offset a multiple of 4 in range [-1020, 1020].
Jim Grosbach871dff72011-10-11 15:59:20 +00001308 if (!Memory.OffsetImm) return true;
1309 int64_t Val = Memory.OffsetImm->getValue();
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001310 // Special case, #-0 is INT32_MIN.
1311 return (Val >= -1020 && Val <= 1020 && (Val & 3) == 0) || Val == INT32_MIN;
Jim Grosbach7db8d692011-09-08 22:07:06 +00001312 }
Jim Grosbacha05627e2011-09-09 18:37:27 +00001313 bool isMemImm0_1020s4Offset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001314 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbacha05627e2011-09-09 18:37:27 +00001315 return false;
1316 // Immediate offset a multiple of 4 in range [0, 1020].
Jim Grosbach871dff72011-10-11 15:59:20 +00001317 if (!Memory.OffsetImm) return true;
1318 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbacha05627e2011-09-09 18:37:27 +00001319 return Val >= 0 && Val <= 1020 && (Val & 3) == 0;
1320 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001321 bool isMemImm8Offset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001322 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbachd3595712011-08-03 23:50:40 +00001323 return false;
Jim Grosbach94298a92012-01-18 22:46:46 +00001324 // Base reg of PC isn't allowed for these encodings.
1325 if (Memory.BaseRegNum == ARM::PC) return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001326 // Immediate offset in range [-255, 255].
Jim Grosbach871dff72011-10-11 15:59:20 +00001327 if (!Memory.OffsetImm) return true;
1328 int64_t Val = Memory.OffsetImm->getValue();
Owen Anderson49168402011-09-23 22:25:02 +00001329 return (Val == INT32_MIN) || (Val > -256 && Val < 256);
Jim Grosbachd3595712011-08-03 23:50:40 +00001330 }
Jim Grosbach2392c532011-09-07 23:39:14 +00001331 bool isMemPosImm8Offset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001332 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbach2392c532011-09-07 23:39:14 +00001333 return false;
1334 // Immediate offset in range [0, 255].
Jim Grosbach871dff72011-10-11 15:59:20 +00001335 if (!Memory.OffsetImm) return true;
1336 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach2392c532011-09-07 23:39:14 +00001337 return Val >= 0 && Val < 256;
1338 }
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001339 bool isMemNegImm8Offset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001340 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001341 return false;
Jim Grosbach94298a92012-01-18 22:46:46 +00001342 // Base reg of PC isn't allowed for these encodings.
1343 if (Memory.BaseRegNum == ARM::PC) return false;
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001344 // Immediate offset in range [-255, -1].
Jim Grosbach175c7d02011-12-06 04:49:29 +00001345 if (!Memory.OffsetImm) return false;
Jim Grosbach871dff72011-10-11 15:59:20 +00001346 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach175c7d02011-12-06 04:49:29 +00001347 return (Val == INT32_MIN) || (Val > -256 && Val < 0);
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001348 }
1349 bool isMemUImm12Offset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001350 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001351 return false;
1352 // Immediate offset in range [0, 4095].
Jim Grosbach871dff72011-10-11 15:59:20 +00001353 if (!Memory.OffsetImm) return true;
1354 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001355 return (Val >= 0 && Val < 4096);
1356 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001357 bool isMemImm12Offset() const {
Jim Grosbach95466ce2011-08-08 20:59:31 +00001358 // If we have an immediate that's not a constant, treat it as a label
1359 // reference needing a fixup. If it is a constant, it's something else
1360 // and we reject it.
Renato Golin3f126132016-05-12 21:22:31 +00001361
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001362 if (isImm() && !isa<MCConstantExpr>(getImm()))
Jim Grosbach95466ce2011-08-08 20:59:31 +00001363 return true;
1364
Chad Rosier41099832012-09-11 23:02:35 +00001365 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbachd3595712011-08-03 23:50:40 +00001366 return false;
1367 // Immediate offset in range [-4095, 4095].
Jim Grosbach871dff72011-10-11 15:59:20 +00001368 if (!Memory.OffsetImm) return true;
1369 int64_t Val = Memory.OffsetImm->getValue();
Owen Anderson967674d2011-08-29 19:36:44 +00001370 return (Val > -4096 && Val < 4096) || (Val == INT32_MIN);
Jim Grosbachd3595712011-08-03 23:50:40 +00001371 }
Renato Golin3f126132016-05-12 21:22:31 +00001372 bool isConstPoolAsmImm() const {
1373 // Delay processing of Constant Pool Immediate, this will turn into
1374 // a constant. Match no other operand
1375 return (isConstantPoolImm());
1376 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001377 bool isPostIdxImm8() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001378 if (!isImm()) return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001379 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1380 if (!CE) return false;
1381 int64_t Val = CE->getValue();
Owen Andersonf02d98d2011-08-29 17:17:09 +00001382 return (Val > -256 && Val < 256) || (Val == INT32_MIN);
Jim Grosbachd3595712011-08-03 23:50:40 +00001383 }
Jim Grosbach93981412011-10-11 21:55:36 +00001384 bool isPostIdxImm8s4() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001385 if (!isImm()) return false;
Jim Grosbach93981412011-10-11 21:55:36 +00001386 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1387 if (!CE) return false;
1388 int64_t Val = CE->getValue();
1389 return ((Val & 3) == 0 && Val >= -1020 && Val <= 1020) ||
1390 (Val == INT32_MIN);
1391 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001392
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001393 bool isMSRMask() const { return Kind == k_MSRMask; }
Tim Northoveree843ef2014-08-15 10:47:12 +00001394 bool isBankedReg() const { return Kind == k_BankedReg; }
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001395 bool isProcIFlags() const { return Kind == k_ProcIFlags; }
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00001396
Jim Grosbach741cd732011-10-17 22:26:03 +00001397 // NEON operands.
Jim Grosbach2f50e922011-12-15 21:44:33 +00001398 bool isSingleSpacedVectorList() const {
1399 return Kind == k_VectorList && !VectorList.isDoubleSpaced;
1400 }
1401 bool isDoubleSpacedVectorList() const {
1402 return Kind == k_VectorList && VectorList.isDoubleSpaced;
1403 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00001404 bool isVecListOneD() const {
Jim Grosbach2f50e922011-12-15 21:44:33 +00001405 if (!isSingleSpacedVectorList()) return false;
Jim Grosbachad47cfc2011-10-18 23:02:30 +00001406 return VectorList.Count == 1;
1407 }
1408
Jim Grosbachc988e0c2012-03-05 19:33:30 +00001409 bool isVecListDPair() const {
1410 if (!isSingleSpacedVectorList()) return false;
1411 return (ARMMCRegisterClasses[ARM::DPairRegClassID]
1412 .contains(VectorList.RegNum));
1413 }
1414
Jim Grosbachc4360fe2011-10-21 20:02:19 +00001415 bool isVecListThreeD() const {
Jim Grosbach2f50e922011-12-15 21:44:33 +00001416 if (!isSingleSpacedVectorList()) return false;
Jim Grosbachc4360fe2011-10-21 20:02:19 +00001417 return VectorList.Count == 3;
1418 }
1419
Jim Grosbach846bcff2011-10-21 20:35:01 +00001420 bool isVecListFourD() const {
Jim Grosbach2f50e922011-12-15 21:44:33 +00001421 if (!isSingleSpacedVectorList()) return false;
Jim Grosbach846bcff2011-10-21 20:35:01 +00001422 return VectorList.Count == 4;
1423 }
1424
Jim Grosbache5307f92012-03-05 21:43:40 +00001425 bool isVecListDPairSpaced() const {
Kevin Enderby56113982014-03-26 21:54:11 +00001426 if (Kind != k_VectorList) return false;
Kevin Enderby816ca272012-03-20 17:41:51 +00001427 if (isSingleSpacedVectorList()) return false;
Jim Grosbache5307f92012-03-05 21:43:40 +00001428 return (ARMMCRegisterClasses[ARM::DPairSpcRegClassID]
1429 .contains(VectorList.RegNum));
1430 }
1431
Jim Grosbachac2af3f2012-01-23 23:20:46 +00001432 bool isVecListThreeQ() const {
1433 if (!isDoubleSpacedVectorList()) return false;
1434 return VectorList.Count == 3;
1435 }
1436
Jim Grosbach1e946a42012-01-24 00:43:12 +00001437 bool isVecListFourQ() const {
1438 if (!isDoubleSpacedVectorList()) return false;
1439 return VectorList.Count == 4;
1440 }
1441
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001442 bool isSingleSpacedVectorAllLanes() const {
1443 return Kind == k_VectorListAllLanes && !VectorList.isDoubleSpaced;
1444 }
1445 bool isDoubleSpacedVectorAllLanes() const {
1446 return Kind == k_VectorListAllLanes && VectorList.isDoubleSpaced;
1447 }
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00001448 bool isVecListOneDAllLanes() const {
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001449 if (!isSingleSpacedVectorAllLanes()) return false;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00001450 return VectorList.Count == 1;
1451 }
1452
Jim Grosbach13a292c2012-03-06 22:01:44 +00001453 bool isVecListDPairAllLanes() const {
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001454 if (!isSingleSpacedVectorAllLanes()) return false;
Jim Grosbach13a292c2012-03-06 22:01:44 +00001455 return (ARMMCRegisterClasses[ARM::DPairRegClassID]
1456 .contains(VectorList.RegNum));
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001457 }
1458
Jim Grosbached428bc2012-03-06 23:10:38 +00001459 bool isVecListDPairSpacedAllLanes() const {
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001460 if (!isDoubleSpacedVectorAllLanes()) return false;
Jim Grosbach3ecf9762011-11-30 18:21:25 +00001461 return VectorList.Count == 2;
1462 }
1463
Jim Grosbachb78403c2012-01-24 23:47:04 +00001464 bool isVecListThreeDAllLanes() const {
1465 if (!isSingleSpacedVectorAllLanes()) return false;
1466 return VectorList.Count == 3;
1467 }
1468
1469 bool isVecListThreeQAllLanes() const {
1470 if (!isDoubleSpacedVectorAllLanes()) return false;
1471 return VectorList.Count == 3;
1472 }
1473
Jim Grosbach086cbfa2012-01-25 00:01:08 +00001474 bool isVecListFourDAllLanes() const {
1475 if (!isSingleSpacedVectorAllLanes()) return false;
1476 return VectorList.Count == 4;
1477 }
1478
1479 bool isVecListFourQAllLanes() const {
1480 if (!isDoubleSpacedVectorAllLanes()) return false;
1481 return VectorList.Count == 4;
1482 }
1483
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001484 bool isSingleSpacedVectorIndexed() const {
1485 return Kind == k_VectorListIndexed && !VectorList.isDoubleSpaced;
1486 }
1487 bool isDoubleSpacedVectorIndexed() const {
1488 return Kind == k_VectorListIndexed && VectorList.isDoubleSpaced;
1489 }
Jim Grosbach04945c42011-12-02 00:35:16 +00001490 bool isVecListOneDByteIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001491 if (!isSingleSpacedVectorIndexed()) return false;
Jim Grosbach04945c42011-12-02 00:35:16 +00001492 return VectorList.Count == 1 && VectorList.LaneIndex <= 7;
1493 }
1494
Jim Grosbachda511042011-12-14 23:35:06 +00001495 bool isVecListOneDHWordIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001496 if (!isSingleSpacedVectorIndexed()) return false;
Jim Grosbachda511042011-12-14 23:35:06 +00001497 return VectorList.Count == 1 && VectorList.LaneIndex <= 3;
1498 }
1499
1500 bool isVecListOneDWordIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001501 if (!isSingleSpacedVectorIndexed()) return false;
Jim Grosbachda511042011-12-14 23:35:06 +00001502 return VectorList.Count == 1 && VectorList.LaneIndex <= 1;
1503 }
1504
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00001505 bool isVecListTwoDByteIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001506 if (!isSingleSpacedVectorIndexed()) return false;
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00001507 return VectorList.Count == 2 && VectorList.LaneIndex <= 7;
1508 }
1509
Jim Grosbachda511042011-12-14 23:35:06 +00001510 bool isVecListTwoDHWordIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001511 if (!isSingleSpacedVectorIndexed()) return false;
1512 return VectorList.Count == 2 && VectorList.LaneIndex <= 3;
1513 }
1514
1515 bool isVecListTwoQWordIndexed() const {
1516 if (!isDoubleSpacedVectorIndexed()) return false;
1517 return VectorList.Count == 2 && VectorList.LaneIndex <= 1;
1518 }
1519
1520 bool isVecListTwoQHWordIndexed() const {
1521 if (!isDoubleSpacedVectorIndexed()) return false;
Jim Grosbachda511042011-12-14 23:35:06 +00001522 return VectorList.Count == 2 && VectorList.LaneIndex <= 3;
1523 }
1524
1525 bool isVecListTwoDWordIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001526 if (!isSingleSpacedVectorIndexed()) return false;
Jim Grosbachda511042011-12-14 23:35:06 +00001527 return VectorList.Count == 2 && VectorList.LaneIndex <= 1;
1528 }
1529
Jim Grosbacha8b444b2012-01-23 21:53:26 +00001530 bool isVecListThreeDByteIndexed() const {
1531 if (!isSingleSpacedVectorIndexed()) return false;
1532 return VectorList.Count == 3 && VectorList.LaneIndex <= 7;
1533 }
1534
1535 bool isVecListThreeDHWordIndexed() const {
1536 if (!isSingleSpacedVectorIndexed()) return false;
1537 return VectorList.Count == 3 && VectorList.LaneIndex <= 3;
1538 }
1539
1540 bool isVecListThreeQWordIndexed() const {
1541 if (!isDoubleSpacedVectorIndexed()) return false;
1542 return VectorList.Count == 3 && VectorList.LaneIndex <= 1;
1543 }
1544
1545 bool isVecListThreeQHWordIndexed() const {
1546 if (!isDoubleSpacedVectorIndexed()) return false;
1547 return VectorList.Count == 3 && VectorList.LaneIndex <= 3;
1548 }
1549
1550 bool isVecListThreeDWordIndexed() const {
1551 if (!isSingleSpacedVectorIndexed()) return false;
1552 return VectorList.Count == 3 && VectorList.LaneIndex <= 1;
1553 }
1554
Jim Grosbach14952a02012-01-24 18:37:25 +00001555 bool isVecListFourDByteIndexed() const {
1556 if (!isSingleSpacedVectorIndexed()) return false;
1557 return VectorList.Count == 4 && VectorList.LaneIndex <= 7;
1558 }
1559
1560 bool isVecListFourDHWordIndexed() const {
1561 if (!isSingleSpacedVectorIndexed()) return false;
1562 return VectorList.Count == 4 && VectorList.LaneIndex <= 3;
1563 }
1564
1565 bool isVecListFourQWordIndexed() const {
1566 if (!isDoubleSpacedVectorIndexed()) return false;
1567 return VectorList.Count == 4 && VectorList.LaneIndex <= 1;
1568 }
1569
1570 bool isVecListFourQHWordIndexed() const {
1571 if (!isDoubleSpacedVectorIndexed()) return false;
1572 return VectorList.Count == 4 && VectorList.LaneIndex <= 3;
1573 }
1574
1575 bool isVecListFourDWordIndexed() const {
1576 if (!isSingleSpacedVectorIndexed()) return false;
1577 return VectorList.Count == 4 && VectorList.LaneIndex <= 1;
1578 }
1579
Jim Grosbachd0637bf2011-10-07 23:56:00 +00001580 bool isVectorIndex8() const {
1581 if (Kind != k_VectorIndex) return false;
1582 return VectorIndex.Val < 8;
1583 }
1584 bool isVectorIndex16() const {
1585 if (Kind != k_VectorIndex) return false;
1586 return VectorIndex.Val < 4;
1587 }
1588 bool isVectorIndex32() const {
1589 if (Kind != k_VectorIndex) return false;
1590 return VectorIndex.Val < 2;
1591 }
1592
Jim Grosbach741cd732011-10-17 22:26:03 +00001593 bool isNEONi8splat() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001594 if (!isImm()) return false;
Jim Grosbach741cd732011-10-17 22:26:03 +00001595 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1596 // Must be a constant.
1597 if (!CE) return false;
1598 int64_t Value = CE->getValue();
1599 // i8 value splatted across 8 bytes. The immediate is just the 8 byte
1600 // value.
Jim Grosbach741cd732011-10-17 22:26:03 +00001601 return Value >= 0 && Value < 256;
1602 }
Jim Grosbachd0637bf2011-10-07 23:56:00 +00001603
Jim Grosbachcda32ae2011-10-17 23:09:09 +00001604 bool isNEONi16splat() const {
Stepan Dyatkovskiy00dcc0f2014-04-24 06:03:01 +00001605 if (isNEONByteReplicate(2))
1606 return false; // Leave that for bytes replication and forbid by default.
1607 if (!isImm())
1608 return false;
Jim Grosbachcda32ae2011-10-17 23:09:09 +00001609 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1610 // Must be a constant.
1611 if (!CE) return false;
Renato Golinf5dd1da2014-09-25 11:31:24 +00001612 unsigned Value = CE->getValue();
1613 return ARM_AM::isNEONi16splat(Value);
1614 }
1615
1616 bool isNEONi16splatNot() const {
1617 if (!isImm())
1618 return false;
1619 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1620 // Must be a constant.
1621 if (!CE) return false;
1622 unsigned Value = CE->getValue();
1623 return ARM_AM::isNEONi16splat(~Value & 0xffff);
Jim Grosbachcda32ae2011-10-17 23:09:09 +00001624 }
1625
Jim Grosbach8211c052011-10-18 00:22:00 +00001626 bool isNEONi32splat() const {
Stepan Dyatkovskiy00dcc0f2014-04-24 06:03:01 +00001627 if (isNEONByteReplicate(4))
1628 return false; // Leave that for bytes replication and forbid by default.
1629 if (!isImm())
1630 return false;
Jim Grosbach8211c052011-10-18 00:22:00 +00001631 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1632 // Must be a constant.
1633 if (!CE) return false;
Renato Golinf5dd1da2014-09-25 11:31:24 +00001634 unsigned Value = CE->getValue();
1635 return ARM_AM::isNEONi32splat(Value);
1636 }
1637
1638 bool isNEONi32splatNot() const {
1639 if (!isImm())
1640 return false;
1641 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1642 // Must be a constant.
1643 if (!CE) return false;
1644 unsigned Value = CE->getValue();
1645 return ARM_AM::isNEONi32splat(~Value);
Jim Grosbach8211c052011-10-18 00:22:00 +00001646 }
1647
Stepan Dyatkovskiy00dcc0f2014-04-24 06:03:01 +00001648 bool isNEONByteReplicate(unsigned NumBytes) const {
1649 if (!isImm())
1650 return false;
Jim Grosbach8211c052011-10-18 00:22:00 +00001651 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1652 // Must be a constant.
Stepan Dyatkovskiy00dcc0f2014-04-24 06:03:01 +00001653 if (!CE)
1654 return false;
1655 int64_t Value = CE->getValue();
1656 if (!Value)
1657 return false; // Don't bother with zero.
1658
1659 unsigned char B = Value & 0xff;
1660 for (unsigned i = 1; i < NumBytes; ++i) {
1661 Value >>= 8;
1662 if ((Value & 0xff) != B)
1663 return false;
1664 }
1665 return true;
1666 }
1667 bool isNEONi16ByteReplicate() const { return isNEONByteReplicate(2); }
1668 bool isNEONi32ByteReplicate() const { return isNEONByteReplicate(4); }
1669 bool isNEONi32vmov() const {
1670 if (isNEONByteReplicate(4))
1671 return false; // Let it to be classified as byte-replicate case.
1672 if (!isImm())
1673 return false;
1674 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1675 // Must be a constant.
1676 if (!CE)
1677 return false;
Jim Grosbach8211c052011-10-18 00:22:00 +00001678 int64_t Value = CE->getValue();
1679 // i32 value with set bits only in one byte X000, 0X00, 00X0, or 000X,
1680 // for VMOV/VMVN only, 00Xf or 0Xff are also accepted.
Renato Golinf5dd1da2014-09-25 11:31:24 +00001681 // FIXME: This is probably wrong and a copy and paste from previous example
Jim Grosbach8211c052011-10-18 00:22:00 +00001682 return (Value >= 0 && Value < 256) ||
1683 (Value >= 0x0100 && Value <= 0xff00) ||
1684 (Value >= 0x010000 && Value <= 0xff0000) ||
1685 (Value >= 0x01000000 && Value <= 0xff000000) ||
1686 (Value >= 0x01ff && Value <= 0xffff && (Value & 0xff) == 0xff) ||
1687 (Value >= 0x01ffff && Value <= 0xffffff && (Value & 0xffff) == 0xffff);
1688 }
Jim Grosbach045b6c72011-12-19 23:51:07 +00001689 bool isNEONi32vmovNeg() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001690 if (!isImm()) return false;
Jim Grosbach045b6c72011-12-19 23:51:07 +00001691 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1692 // Must be a constant.
1693 if (!CE) return false;
1694 int64_t Value = ~CE->getValue();
1695 // i32 value with set bits only in one byte X000, 0X00, 00X0, or 000X,
1696 // for VMOV/VMVN only, 00Xf or 0Xff are also accepted.
Renato Golinf5dd1da2014-09-25 11:31:24 +00001697 // FIXME: This is probably wrong and a copy and paste from previous example
Jim Grosbach045b6c72011-12-19 23:51:07 +00001698 return (Value >= 0 && Value < 256) ||
1699 (Value >= 0x0100 && Value <= 0xff00) ||
1700 (Value >= 0x010000 && Value <= 0xff0000) ||
1701 (Value >= 0x01000000 && Value <= 0xff000000) ||
1702 (Value >= 0x01ff && Value <= 0xffff && (Value & 0xff) == 0xff) ||
1703 (Value >= 0x01ffff && Value <= 0xffffff && (Value & 0xffff) == 0xffff);
1704 }
Jim Grosbach8211c052011-10-18 00:22:00 +00001705
Jim Grosbache4454e02011-10-18 16:18:11 +00001706 bool isNEONi64splat() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001707 if (!isImm()) return false;
Jim Grosbache4454e02011-10-18 16:18:11 +00001708 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1709 // Must be a constant.
1710 if (!CE) return false;
1711 uint64_t Value = CE->getValue();
1712 // i64 value with each byte being either 0 or 0xff.
1713 for (unsigned i = 0; i < 8; ++i)
1714 if ((Value & 0xff) != 0 && (Value & 0xff) != 0xff) return false;
1715 return true;
1716 }
1717
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00001718 void addExpr(MCInst &Inst, const MCExpr *Expr) const {
Chris Lattner5d6f6a02010-10-29 00:27:31 +00001719 // Add as immediates when possible. Null MCExpr = 0.
Craig Topper062a2ba2014-04-25 05:30:21 +00001720 if (!Expr)
Jim Grosbache9119e42015-05-13 18:37:00 +00001721 Inst.addOperand(MCOperand::createImm(0));
Chris Lattner5d6f6a02010-10-29 00:27:31 +00001722 else if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr))
Jim Grosbache9119e42015-05-13 18:37:00 +00001723 Inst.addOperand(MCOperand::createImm(CE->getValue()));
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00001724 else
Jim Grosbache9119e42015-05-13 18:37:00 +00001725 Inst.addOperand(MCOperand::createExpr(Expr));
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00001726 }
1727
Daniel Dunbard8042b72010-08-11 06:36:53 +00001728 void addCondCodeOperands(MCInst &Inst, unsigned N) const {
Daniel Dunbar188b47b2010-08-11 06:37:20 +00001729 assert(N == 2 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001730 Inst.addOperand(MCOperand::createImm(unsigned(getCondCode())));
Jim Grosbach968c9272010-12-06 18:30:57 +00001731 unsigned RegNum = getCondCode() == ARMCC::AL ? 0: ARM::CPSR;
Jim Grosbache9119e42015-05-13 18:37:00 +00001732 Inst.addOperand(MCOperand::createReg(RegNum));
Daniel Dunbard8042b72010-08-11 06:36:53 +00001733 }
1734
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00001735 void addCoprocNumOperands(MCInst &Inst, unsigned N) const {
1736 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001737 Inst.addOperand(MCOperand::createImm(getCoproc()));
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00001738 }
1739
Jim Grosbach48399582011-10-12 17:34:41 +00001740 void addCoprocRegOperands(MCInst &Inst, unsigned N) const {
1741 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001742 Inst.addOperand(MCOperand::createImm(getCoproc()));
Jim Grosbach48399582011-10-12 17:34:41 +00001743 }
1744
1745 void addCoprocOptionOperands(MCInst &Inst, unsigned N) const {
1746 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001747 Inst.addOperand(MCOperand::createImm(CoprocOption.Val));
Jim Grosbach48399582011-10-12 17:34:41 +00001748 }
1749
Jim Grosbach3d1eac82011-08-26 21:43:41 +00001750 void addITMaskOperands(MCInst &Inst, unsigned N) const {
1751 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001752 Inst.addOperand(MCOperand::createImm(ITMask.Mask));
Jim Grosbach3d1eac82011-08-26 21:43:41 +00001753 }
1754
1755 void addITCondCodeOperands(MCInst &Inst, unsigned N) const {
1756 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001757 Inst.addOperand(MCOperand::createImm(unsigned(getCondCode())));
Jim Grosbach3d1eac82011-08-26 21:43:41 +00001758 }
1759
Jim Grosbach0bfb4d52010-12-06 18:21:12 +00001760 void addCCOutOperands(MCInst &Inst, unsigned N) const {
1761 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001762 Inst.addOperand(MCOperand::createReg(getReg()));
Jim Grosbach0bfb4d52010-12-06 18:21:12 +00001763 }
1764
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00001765 void addRegOperands(MCInst &Inst, unsigned N) const {
1766 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001767 Inst.addOperand(MCOperand::createReg(getReg()));
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00001768 }
1769
Jim Grosbachac798e12011-07-25 20:49:51 +00001770 void addRegShiftedRegOperands(MCInst &Inst, unsigned N) const {
Jim Grosbach7dcd1352011-07-13 17:50:29 +00001771 assert(N == 3 && "Invalid number of operands!");
Jim Grosbachee201fa2011-11-14 17:52:47 +00001772 assert(isRegShiftedReg() &&
Alp Tokerf907b892013-12-05 05:44:44 +00001773 "addRegShiftedRegOperands() on non-RegShiftedReg!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001774 Inst.addOperand(MCOperand::createReg(RegShiftedReg.SrcReg));
1775 Inst.addOperand(MCOperand::createReg(RegShiftedReg.ShiftReg));
1776 Inst.addOperand(MCOperand::createImm(
Jim Grosbachac798e12011-07-25 20:49:51 +00001777 ARM_AM::getSORegOpc(RegShiftedReg.ShiftTy, RegShiftedReg.ShiftImm)));
Jim Grosbach7dcd1352011-07-13 17:50:29 +00001778 }
1779
Jim Grosbachac798e12011-07-25 20:49:51 +00001780 void addRegShiftedImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson04912702011-07-21 23:38:37 +00001781 assert(N == 2 && "Invalid number of operands!");
Jim Grosbachee201fa2011-11-14 17:52:47 +00001782 assert(isRegShiftedImm() &&
Alp Tokerf907b892013-12-05 05:44:44 +00001783 "addRegShiftedImmOperands() on non-RegShiftedImm!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001784 Inst.addOperand(MCOperand::createReg(RegShiftedImm.SrcReg));
Richard Bartonba5b0cc2012-04-25 18:00:18 +00001785 // Shift of #32 is encoded as 0 where permitted
1786 unsigned Imm = (RegShiftedImm.ShiftImm == 32 ? 0 : RegShiftedImm.ShiftImm);
Jim Grosbache9119e42015-05-13 18:37:00 +00001787 Inst.addOperand(MCOperand::createImm(
Richard Bartonba5b0cc2012-04-25 18:00:18 +00001788 ARM_AM::getSORegOpc(RegShiftedImm.ShiftTy, Imm)));
Owen Andersonb595ed02011-07-21 18:54:16 +00001789 }
1790
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00001791 void addShifterImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00001792 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001793 Inst.addOperand(MCOperand::createImm((ShifterImm.isASR << 5) |
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00001794 ShifterImm.Imm));
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00001795 }
1796
Bill Wendling8d2aa032010-11-08 23:49:57 +00001797 void addRegListOperands(MCInst &Inst, unsigned N) const {
Bill Wendling2cae3272010-11-09 22:44:22 +00001798 assert(N == 1 && "Invalid number of operands!");
Bill Wendlingbed94652010-11-09 23:28:44 +00001799 const SmallVectorImpl<unsigned> &RegList = getRegList();
1800 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling2cae3272010-11-09 22:44:22 +00001801 I = RegList.begin(), E = RegList.end(); I != E; ++I)
Jim Grosbache9119e42015-05-13 18:37:00 +00001802 Inst.addOperand(MCOperand::createReg(*I));
Bill Wendling8d2aa032010-11-08 23:49:57 +00001803 }
1804
Bill Wendling9898ac92010-11-17 04:32:08 +00001805 void addDPRRegListOperands(MCInst &Inst, unsigned N) const {
1806 addRegListOperands(Inst, N);
1807 }
1808
1809 void addSPRRegListOperands(MCInst &Inst, unsigned N) const {
1810 addRegListOperands(Inst, N);
1811 }
1812
Jim Grosbach833b9d32011-07-27 20:15:40 +00001813 void addRotImmOperands(MCInst &Inst, unsigned N) const {
1814 assert(N == 1 && "Invalid number of operands!");
1815 // Encoded as val>>3. The printer handles display as 8, 16, 24.
Jim Grosbache9119e42015-05-13 18:37:00 +00001816 Inst.addOperand(MCOperand::createImm(RotImm.Imm >> 3));
Jim Grosbach833b9d32011-07-27 20:15:40 +00001817 }
1818
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00001819 void addModImmOperands(MCInst &Inst, unsigned N) const {
1820 assert(N == 1 && "Invalid number of operands!");
1821
1822 // Support for fixups (MCFixup)
1823 if (isImm())
1824 return addImmOperands(Inst, N);
1825
Jim Grosbache9119e42015-05-13 18:37:00 +00001826 Inst.addOperand(MCOperand::createImm(ModImm.Bits | (ModImm.Rot << 7)));
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00001827 }
1828
1829 void addModImmNotOperands(MCInst &Inst, unsigned N) const {
1830 assert(N == 1 && "Invalid number of operands!");
1831 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1832 uint32_t Enc = ARM_AM::getSOImmVal(~CE->getValue());
Jim Grosbache9119e42015-05-13 18:37:00 +00001833 Inst.addOperand(MCOperand::createImm(Enc));
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00001834 }
1835
1836 void addModImmNegOperands(MCInst &Inst, unsigned N) const {
1837 assert(N == 1 && "Invalid number of operands!");
1838 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1839 uint32_t Enc = ARM_AM::getSOImmVal(-CE->getValue());
Jim Grosbache9119e42015-05-13 18:37:00 +00001840 Inst.addOperand(MCOperand::createImm(Enc));
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00001841 }
1842
Jim Grosbach864b6092011-07-28 21:34:26 +00001843 void addBitfieldOperands(MCInst &Inst, unsigned N) const {
1844 assert(N == 1 && "Invalid number of operands!");
1845 // Munge the lsb/width into a bitfield mask.
1846 unsigned lsb = Bitfield.LSB;
1847 unsigned width = Bitfield.Width;
1848 // Make a 32-bit mask w/ the referenced bits clear and all other bits set.
1849 uint32_t Mask = ~(((uint32_t)0xffffffff >> lsb) << (32 - width) >>
1850 (32 - (lsb + width)));
Jim Grosbache9119e42015-05-13 18:37:00 +00001851 Inst.addOperand(MCOperand::createImm(Mask));
Jim Grosbach864b6092011-07-28 21:34:26 +00001852 }
1853
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00001854 void addImmOperands(MCInst &Inst, unsigned N) const {
1855 assert(N == 1 && "Invalid number of operands!");
1856 addExpr(Inst, getImm());
1857 }
Jim Grosbach624bcc72010-10-29 14:46:02 +00001858
Jim Grosbachea231912011-12-22 22:19:05 +00001859 void addFBits16Operands(MCInst &Inst, unsigned N) const {
1860 assert(N == 1 && "Invalid number of operands!");
1861 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
Jim Grosbache9119e42015-05-13 18:37:00 +00001862 Inst.addOperand(MCOperand::createImm(16 - CE->getValue()));
Jim Grosbachea231912011-12-22 22:19:05 +00001863 }
1864
1865 void addFBits32Operands(MCInst &Inst, unsigned N) const {
1866 assert(N == 1 && "Invalid number of operands!");
1867 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
Jim Grosbache9119e42015-05-13 18:37:00 +00001868 Inst.addOperand(MCOperand::createImm(32 - CE->getValue()));
Jim Grosbachea231912011-12-22 22:19:05 +00001869 }
1870
Jim Grosbache7fbce72011-10-03 23:38:36 +00001871 void addFPImmOperands(MCInst &Inst, unsigned N) const {
1872 assert(N == 1 && "Invalid number of operands!");
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00001873 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1874 int Val = ARM_AM::getFP32Imm(APInt(32, CE->getValue()));
Jim Grosbache9119e42015-05-13 18:37:00 +00001875 Inst.addOperand(MCOperand::createImm(Val));
Jim Grosbache7fbce72011-10-03 23:38:36 +00001876 }
1877
Jim Grosbach7db8d692011-09-08 22:07:06 +00001878 void addImm8s4Operands(MCInst &Inst, unsigned N) const {
1879 assert(N == 1 && "Invalid number of operands!");
1880 // FIXME: We really want to scale the value here, but the LDRD/STRD
1881 // instruction don't encode operands that way yet.
1882 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
Jim Grosbache9119e42015-05-13 18:37:00 +00001883 Inst.addOperand(MCOperand::createImm(CE->getValue()));
Jim Grosbach7db8d692011-09-08 22:07:06 +00001884 }
1885
Jim Grosbach0a0b3072011-08-24 21:22:15 +00001886 void addImm0_1020s4Operands(MCInst &Inst, unsigned N) const {
1887 assert(N == 1 && "Invalid number of operands!");
1888 // The immediate is scaled by four in the encoding and is stored
1889 // in the MCInst as such. Lop off the low two bits here.
1890 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
Jim Grosbache9119e42015-05-13 18:37:00 +00001891 Inst.addOperand(MCOperand::createImm(CE->getValue() / 4));
Jim Grosbach0a0b3072011-08-24 21:22:15 +00001892 }
1893
Jim Grosbach930f2f62012-04-05 20:57:13 +00001894 void addImm0_508s4NegOperands(MCInst &Inst, unsigned N) const {
1895 assert(N == 1 && "Invalid number of operands!");
1896 // The immediate is scaled by four in the encoding and is stored
1897 // in the MCInst as such. Lop off the low two bits here.
1898 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
Jim Grosbache9119e42015-05-13 18:37:00 +00001899 Inst.addOperand(MCOperand::createImm(-(CE->getValue() / 4)));
Jim Grosbach930f2f62012-04-05 20:57:13 +00001900 }
1901
Jim Grosbach0a0b3072011-08-24 21:22:15 +00001902 void addImm0_508s4Operands(MCInst &Inst, unsigned N) const {
1903 assert(N == 1 && "Invalid number of operands!");
1904 // The immediate is scaled by four in the encoding and is stored
1905 // in the MCInst as such. Lop off the low two bits here.
1906 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
Jim Grosbache9119e42015-05-13 18:37:00 +00001907 Inst.addOperand(MCOperand::createImm(CE->getValue() / 4));
Jim Grosbach0a0b3072011-08-24 21:22:15 +00001908 }
1909
Jim Grosbach475c6db2011-07-25 23:09:14 +00001910 void addImm1_16Operands(MCInst &Inst, unsigned N) const {
1911 assert(N == 1 && "Invalid number of operands!");
1912 // The constant encodes as the immediate-1, and we store in the instruction
1913 // the bits as encoded, so subtract off one here.
1914 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
Jim Grosbache9119e42015-05-13 18:37:00 +00001915 Inst.addOperand(MCOperand::createImm(CE->getValue() - 1));
Jim Grosbach475c6db2011-07-25 23:09:14 +00001916 }
1917
Jim Grosbach801e0a32011-07-22 23:16:18 +00001918 void addImm1_32Operands(MCInst &Inst, unsigned N) const {
1919 assert(N == 1 && "Invalid number of operands!");
1920 // The constant encodes as the immediate-1, and we store in the instruction
1921 // the bits as encoded, so subtract off one here.
1922 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
Jim Grosbache9119e42015-05-13 18:37:00 +00001923 Inst.addOperand(MCOperand::createImm(CE->getValue() - 1));
Jim Grosbach801e0a32011-07-22 23:16:18 +00001924 }
1925
Jim Grosbach46dd4132011-08-17 21:51:27 +00001926 void addImmThumbSROperands(MCInst &Inst, unsigned N) const {
1927 assert(N == 1 && "Invalid number of operands!");
1928 // The constant encodes as the immediate, except for 32, which encodes as
1929 // zero.
1930 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1931 unsigned Imm = CE->getValue();
Jim Grosbache9119e42015-05-13 18:37:00 +00001932 Inst.addOperand(MCOperand::createImm((Imm == 32 ? 0 : Imm)));
Jim Grosbach46dd4132011-08-17 21:51:27 +00001933 }
1934
Jim Grosbach27c1e252011-07-21 17:23:04 +00001935 void addPKHASRImmOperands(MCInst &Inst, unsigned N) const {
1936 assert(N == 1 && "Invalid number of operands!");
1937 // An ASR value of 32 encodes as 0, so that's how we want to add it to
1938 // the instruction as well.
1939 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1940 int Val = CE->getValue();
Jim Grosbache9119e42015-05-13 18:37:00 +00001941 Inst.addOperand(MCOperand::createImm(Val == 32 ? 0 : Val));
Jim Grosbach27c1e252011-07-21 17:23:04 +00001942 }
1943
Jim Grosbachb009a872011-10-28 22:36:30 +00001944 void addT2SOImmNotOperands(MCInst &Inst, unsigned N) const {
1945 assert(N == 1 && "Invalid number of operands!");
1946 // The operand is actually a t2_so_imm, but we have its bitwise
1947 // negation in the assembly source, so twiddle it here.
1948 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
Jim Grosbache9119e42015-05-13 18:37:00 +00001949 Inst.addOperand(MCOperand::createImm(~CE->getValue()));
Jim Grosbachb009a872011-10-28 22:36:30 +00001950 }
1951
Jim Grosbach30506252011-12-08 00:31:07 +00001952 void addT2SOImmNegOperands(MCInst &Inst, unsigned N) const {
1953 assert(N == 1 && "Invalid number of operands!");
1954 // The operand is actually a t2_so_imm, but we have its
1955 // negation in the assembly source, so twiddle it here.
1956 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
Jim Grosbache9119e42015-05-13 18:37:00 +00001957 Inst.addOperand(MCOperand::createImm(-CE->getValue()));
Jim Grosbach30506252011-12-08 00:31:07 +00001958 }
1959
Jim Grosbach930f2f62012-04-05 20:57:13 +00001960 void addImm0_4095NegOperands(MCInst &Inst, unsigned N) const {
1961 assert(N == 1 && "Invalid number of operands!");
1962 // The operand is actually an imm0_4095, but we have its
1963 // negation in the assembly source, so twiddle it here.
1964 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
Jim Grosbache9119e42015-05-13 18:37:00 +00001965 Inst.addOperand(MCOperand::createImm(-CE->getValue()));
Jim Grosbach930f2f62012-04-05 20:57:13 +00001966 }
1967
Mihai Popad36cbaa2013-07-03 09:21:44 +00001968 void addUnsignedOffset_b8s2Operands(MCInst &Inst, unsigned N) const {
1969 if(const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm())) {
Jim Grosbache9119e42015-05-13 18:37:00 +00001970 Inst.addOperand(MCOperand::createImm(CE->getValue() >> 2));
Mihai Popad36cbaa2013-07-03 09:21:44 +00001971 return;
1972 }
1973
1974 const MCSymbolRefExpr *SR = dyn_cast<MCSymbolRefExpr>(Imm.Val);
1975 assert(SR && "Unknown value type!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001976 Inst.addOperand(MCOperand::createExpr(SR));
Mihai Popad36cbaa2013-07-03 09:21:44 +00001977 }
1978
Mihai Popa8a9da5b2013-07-22 15:49:36 +00001979 void addThumbMemPCOperands(MCInst &Inst, unsigned N) const {
1980 assert(N == 1 && "Invalid number of operands!");
1981 if (isImm()) {
1982 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1983 if (CE) {
Jim Grosbache9119e42015-05-13 18:37:00 +00001984 Inst.addOperand(MCOperand::createImm(CE->getValue()));
Mihai Popa8a9da5b2013-07-22 15:49:36 +00001985 return;
1986 }
1987
1988 const MCSymbolRefExpr *SR = dyn_cast<MCSymbolRefExpr>(Imm.Val);
Renato Golin3f126132016-05-12 21:22:31 +00001989
Mihai Popa8a9da5b2013-07-22 15:49:36 +00001990 assert(SR && "Unknown value type!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001991 Inst.addOperand(MCOperand::createExpr(SR));
Mihai Popa8a9da5b2013-07-22 15:49:36 +00001992 return;
1993 }
1994
1995 assert(isMem() && "Unknown value type!");
1996 assert(isa<MCConstantExpr>(Memory.OffsetImm) && "Unknown value type!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001997 Inst.addOperand(MCOperand::createImm(Memory.OffsetImm->getValue()));
Mihai Popa8a9da5b2013-07-22 15:49:36 +00001998 }
1999
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00002000 void addMemBarrierOptOperands(MCInst &Inst, unsigned N) const {
2001 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002002 Inst.addOperand(MCOperand::createImm(unsigned(getMemBarrierOpt())));
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00002003 }
2004
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00002005 void addInstSyncBarrierOptOperands(MCInst &Inst, unsigned N) const {
2006 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002007 Inst.addOperand(MCOperand::createImm(unsigned(getInstSyncBarrierOpt())));
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00002008 }
2009
Jim Grosbachd3595712011-08-03 23:50:40 +00002010 void addMemNoOffsetOperands(MCInst &Inst, unsigned N) const {
2011 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002012 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
Bruno Cardoso Lopesf170f8b2011-03-24 21:04:58 +00002013 }
2014
Jim Grosbach94298a92012-01-18 22:46:46 +00002015 void addMemPCRelImm12Operands(MCInst &Inst, unsigned N) const {
2016 assert(N == 1 && "Invalid number of operands!");
2017 int32_t Imm = Memory.OffsetImm->getValue();
Jim Grosbache9119e42015-05-13 18:37:00 +00002018 Inst.addOperand(MCOperand::createImm(Imm));
Jim Grosbach94298a92012-01-18 22:46:46 +00002019 }
2020
Jiangning Liu10dd40e2012-08-02 08:13:13 +00002021 void addAdrLabelOperands(MCInst &Inst, unsigned N) const {
2022 assert(N == 1 && "Invalid number of operands!");
2023 assert(isImm() && "Not an immediate!");
2024
2025 // If we have an immediate that's not a constant, treat it as a label
2026 // reference needing a fixup.
2027 if (!isa<MCConstantExpr>(getImm())) {
Jim Grosbache9119e42015-05-13 18:37:00 +00002028 Inst.addOperand(MCOperand::createExpr(getImm()));
Jiangning Liu10dd40e2012-08-02 08:13:13 +00002029 return;
2030 }
2031
2032 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2033 int Val = CE->getValue();
Jim Grosbache9119e42015-05-13 18:37:00 +00002034 Inst.addOperand(MCOperand::createImm(Val));
Jiangning Liu10dd40e2012-08-02 08:13:13 +00002035 }
2036
Jim Grosbacha95ec992011-10-11 17:29:55 +00002037 void addAlignedMemoryOperands(MCInst &Inst, unsigned N) const {
2038 assert(N == 2 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002039 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2040 Inst.addOperand(MCOperand::createImm(Memory.Alignment));
Jim Grosbacha95ec992011-10-11 17:29:55 +00002041 }
2042
Kevin Enderby488f20b2014-04-10 20:18:58 +00002043 void addDupAlignedMemoryNoneOperands(MCInst &Inst, unsigned N) const {
2044 addAlignedMemoryOperands(Inst, N);
2045 }
2046
2047 void addAlignedMemoryNoneOperands(MCInst &Inst, unsigned N) const {
2048 addAlignedMemoryOperands(Inst, N);
2049 }
2050
2051 void addAlignedMemory16Operands(MCInst &Inst, unsigned N) const {
2052 addAlignedMemoryOperands(Inst, N);
2053 }
2054
2055 void addDupAlignedMemory16Operands(MCInst &Inst, unsigned N) const {
2056 addAlignedMemoryOperands(Inst, N);
2057 }
2058
2059 void addAlignedMemory32Operands(MCInst &Inst, unsigned N) const {
2060 addAlignedMemoryOperands(Inst, N);
2061 }
2062
2063 void addDupAlignedMemory32Operands(MCInst &Inst, unsigned N) const {
2064 addAlignedMemoryOperands(Inst, N);
2065 }
2066
2067 void addAlignedMemory64Operands(MCInst &Inst, unsigned N) const {
2068 addAlignedMemoryOperands(Inst, N);
2069 }
2070
2071 void addDupAlignedMemory64Operands(MCInst &Inst, unsigned N) const {
2072 addAlignedMemoryOperands(Inst, N);
2073 }
2074
2075 void addAlignedMemory64or128Operands(MCInst &Inst, unsigned N) const {
2076 addAlignedMemoryOperands(Inst, N);
2077 }
2078
2079 void addDupAlignedMemory64or128Operands(MCInst &Inst, unsigned N) const {
2080 addAlignedMemoryOperands(Inst, N);
2081 }
2082
2083 void addAlignedMemory64or128or256Operands(MCInst &Inst, unsigned N) const {
2084 addAlignedMemoryOperands(Inst, N);
2085 }
2086
Jim Grosbachd3595712011-08-03 23:50:40 +00002087 void addAddrMode2Operands(MCInst &Inst, unsigned N) const {
2088 assert(N == 3 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002089 int32_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
2090 if (!Memory.OffsetRegNum) {
Jim Grosbachd3595712011-08-03 23:50:40 +00002091 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
2092 // Special case for #-0
2093 if (Val == INT32_MIN) Val = 0;
2094 if (Val < 0) Val = -Val;
2095 Val = ARM_AM::getAM2Opc(AddSub, Val, ARM_AM::no_shift);
2096 } else {
2097 // For register offset, we encode the shift type and negation flag
2098 // here.
Jim Grosbach871dff72011-10-11 15:59:20 +00002099 Val = ARM_AM::getAM2Opc(Memory.isNegative ? ARM_AM::sub : ARM_AM::add,
2100 Memory.ShiftImm, Memory.ShiftType);
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +00002101 }
Jim Grosbache9119e42015-05-13 18:37:00 +00002102 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2103 Inst.addOperand(MCOperand::createReg(Memory.OffsetRegNum));
2104 Inst.addOperand(MCOperand::createImm(Val));
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +00002105 }
2106
Jim Grosbachcd17c122011-08-04 23:01:30 +00002107 void addAM2OffsetImmOperands(MCInst &Inst, unsigned N) const {
2108 assert(N == 2 && "Invalid number of operands!");
2109 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2110 assert(CE && "non-constant AM2OffsetImm operand!");
2111 int32_t Val = CE->getValue();
2112 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
2113 // Special case for #-0
2114 if (Val == INT32_MIN) Val = 0;
2115 if (Val < 0) Val = -Val;
2116 Val = ARM_AM::getAM2Opc(AddSub, Val, ARM_AM::no_shift);
Jim Grosbache9119e42015-05-13 18:37:00 +00002117 Inst.addOperand(MCOperand::createReg(0));
2118 Inst.addOperand(MCOperand::createImm(Val));
Jim Grosbachcd17c122011-08-04 23:01:30 +00002119 }
2120
Jim Grosbach5b96b802011-08-10 20:29:19 +00002121 void addAddrMode3Operands(MCInst &Inst, unsigned N) const {
2122 assert(N == 3 && "Invalid number of operands!");
Jim Grosbach8648c102011-12-19 23:06:24 +00002123 // If we have an immediate that's not a constant, treat it as a label
2124 // reference needing a fixup. If it is a constant, it's something else
2125 // and we reject it.
2126 if (isImm()) {
Jim Grosbache9119e42015-05-13 18:37:00 +00002127 Inst.addOperand(MCOperand::createExpr(getImm()));
2128 Inst.addOperand(MCOperand::createReg(0));
2129 Inst.addOperand(MCOperand::createImm(0));
Jim Grosbach8648c102011-12-19 23:06:24 +00002130 return;
2131 }
2132
Jim Grosbach871dff72011-10-11 15:59:20 +00002133 int32_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
2134 if (!Memory.OffsetRegNum) {
Jim Grosbach5b96b802011-08-10 20:29:19 +00002135 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
2136 // Special case for #-0
2137 if (Val == INT32_MIN) Val = 0;
2138 if (Val < 0) Val = -Val;
2139 Val = ARM_AM::getAM3Opc(AddSub, Val);
2140 } else {
2141 // For register offset, we encode the shift type and negation flag
2142 // here.
Jim Grosbach871dff72011-10-11 15:59:20 +00002143 Val = ARM_AM::getAM3Opc(Memory.isNegative ? ARM_AM::sub : ARM_AM::add, 0);
Jim Grosbach5b96b802011-08-10 20:29:19 +00002144 }
Jim Grosbache9119e42015-05-13 18:37:00 +00002145 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2146 Inst.addOperand(MCOperand::createReg(Memory.OffsetRegNum));
2147 Inst.addOperand(MCOperand::createImm(Val));
Jim Grosbach5b96b802011-08-10 20:29:19 +00002148 }
2149
2150 void addAM3OffsetOperands(MCInst &Inst, unsigned N) const {
2151 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002152 if (Kind == k_PostIndexRegister) {
Jim Grosbach5b96b802011-08-10 20:29:19 +00002153 int32_t Val =
2154 ARM_AM::getAM3Opc(PostIdxReg.isAdd ? ARM_AM::add : ARM_AM::sub, 0);
Jim Grosbache9119e42015-05-13 18:37:00 +00002155 Inst.addOperand(MCOperand::createReg(PostIdxReg.RegNum));
2156 Inst.addOperand(MCOperand::createImm(Val));
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00002157 return;
Jim Grosbach5b96b802011-08-10 20:29:19 +00002158 }
2159
2160 // Constant offset.
2161 const MCConstantExpr *CE = static_cast<const MCConstantExpr*>(getImm());
2162 int32_t Val = CE->getValue();
2163 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
2164 // Special case for #-0
2165 if (Val == INT32_MIN) Val = 0;
2166 if (Val < 0) Val = -Val;
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00002167 Val = ARM_AM::getAM3Opc(AddSub, Val);
Jim Grosbache9119e42015-05-13 18:37:00 +00002168 Inst.addOperand(MCOperand::createReg(0));
2169 Inst.addOperand(MCOperand::createImm(Val));
Jim Grosbach5b96b802011-08-10 20:29:19 +00002170 }
2171
Jim Grosbachd3595712011-08-03 23:50:40 +00002172 void addAddrMode5Operands(MCInst &Inst, unsigned N) const {
2173 assert(N == 2 && "Invalid number of operands!");
Jim Grosbachfb2f1d62011-11-01 01:24:45 +00002174 // If we have an immediate that's not a constant, treat it as a label
2175 // reference needing a fixup. If it is a constant, it's something else
2176 // and we reject it.
2177 if (isImm()) {
Jim Grosbache9119e42015-05-13 18:37:00 +00002178 Inst.addOperand(MCOperand::createExpr(getImm()));
2179 Inst.addOperand(MCOperand::createImm(0));
Jim Grosbachfb2f1d62011-11-01 01:24:45 +00002180 return;
2181 }
2182
Jim Grosbachd3595712011-08-03 23:50:40 +00002183 // The lower two bits are always zero and as such are not encoded.
Jim Grosbach871dff72011-10-11 15:59:20 +00002184 int32_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() / 4 : 0;
Jim Grosbachd3595712011-08-03 23:50:40 +00002185 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
2186 // Special case for #-0
2187 if (Val == INT32_MIN) Val = 0;
2188 if (Val < 0) Val = -Val;
2189 Val = ARM_AM::getAM5Opc(AddSub, Val);
Jim Grosbache9119e42015-05-13 18:37:00 +00002190 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2191 Inst.addOperand(MCOperand::createImm(Val));
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +00002192 }
2193
Oliver Stannard65b85382016-01-25 10:26:26 +00002194 void addAddrMode5FP16Operands(MCInst &Inst, unsigned N) const {
2195 assert(N == 2 && "Invalid number of operands!");
2196 // If we have an immediate that's not a constant, treat it as a label
2197 // reference needing a fixup. If it is a constant, it's something else
2198 // and we reject it.
2199 if (isImm()) {
2200 Inst.addOperand(MCOperand::createExpr(getImm()));
2201 Inst.addOperand(MCOperand::createImm(0));
2202 return;
2203 }
2204
2205 // The lower bit is always zero and as such is not encoded.
2206 int32_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() / 2 : 0;
2207 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
2208 // Special case for #-0
2209 if (Val == INT32_MIN) Val = 0;
2210 if (Val < 0) Val = -Val;
2211 Val = ARM_AM::getAM5FP16Opc(AddSub, Val);
2212 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2213 Inst.addOperand(MCOperand::createImm(Val));
2214 }
2215
Jim Grosbach7db8d692011-09-08 22:07:06 +00002216 void addMemImm8s4OffsetOperands(MCInst &Inst, unsigned N) const {
2217 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach8648c102011-12-19 23:06:24 +00002218 // If we have an immediate that's not a constant, treat it as a label
2219 // reference needing a fixup. If it is a constant, it's something else
2220 // and we reject it.
2221 if (isImm()) {
Jim Grosbache9119e42015-05-13 18:37:00 +00002222 Inst.addOperand(MCOperand::createExpr(getImm()));
2223 Inst.addOperand(MCOperand::createImm(0));
Jim Grosbach8648c102011-12-19 23:06:24 +00002224 return;
2225 }
2226
Jim Grosbach871dff72011-10-11 15:59:20 +00002227 int64_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
Jim Grosbache9119e42015-05-13 18:37:00 +00002228 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2229 Inst.addOperand(MCOperand::createImm(Val));
Jim Grosbach7db8d692011-09-08 22:07:06 +00002230 }
2231
Jim Grosbacha05627e2011-09-09 18:37:27 +00002232 void addMemImm0_1020s4OffsetOperands(MCInst &Inst, unsigned N) const {
2233 assert(N == 2 && "Invalid number of operands!");
2234 // The lower two bits are always zero and as such are not encoded.
Jim Grosbach871dff72011-10-11 15:59:20 +00002235 int32_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() / 4 : 0;
Jim Grosbache9119e42015-05-13 18:37:00 +00002236 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2237 Inst.addOperand(MCOperand::createImm(Val));
Jim Grosbacha05627e2011-09-09 18:37:27 +00002238 }
2239
Jim Grosbachd3595712011-08-03 23:50:40 +00002240 void addMemImm8OffsetOperands(MCInst &Inst, unsigned N) const {
2241 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002242 int64_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
Jim Grosbache9119e42015-05-13 18:37:00 +00002243 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2244 Inst.addOperand(MCOperand::createImm(Val));
Chris Lattner5d6f6a02010-10-29 00:27:31 +00002245 }
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00002246
Jim Grosbach2392c532011-09-07 23:39:14 +00002247 void addMemPosImm8OffsetOperands(MCInst &Inst, unsigned N) const {
2248 addMemImm8OffsetOperands(Inst, N);
2249 }
2250
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00002251 void addMemNegImm8OffsetOperands(MCInst &Inst, unsigned N) const {
Jim Grosbach2392c532011-09-07 23:39:14 +00002252 addMemImm8OffsetOperands(Inst, N);
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00002253 }
2254
2255 void addMemUImm12OffsetOperands(MCInst &Inst, unsigned N) const {
2256 assert(N == 2 && "Invalid number of operands!");
2257 // If this is an immediate, it's a label reference.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00002258 if (isImm()) {
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00002259 addExpr(Inst, getImm());
Jim Grosbache9119e42015-05-13 18:37:00 +00002260 Inst.addOperand(MCOperand::createImm(0));
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00002261 return;
2262 }
2263
2264 // Otherwise, it's a normal memory reg+offset.
Jim Grosbach871dff72011-10-11 15:59:20 +00002265 int64_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
Jim Grosbache9119e42015-05-13 18:37:00 +00002266 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2267 Inst.addOperand(MCOperand::createImm(Val));
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00002268 }
2269
Jim Grosbachd3595712011-08-03 23:50:40 +00002270 void addMemImm12OffsetOperands(MCInst &Inst, unsigned N) const {
2271 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach95466ce2011-08-08 20:59:31 +00002272 // If this is an immediate, it's a label reference.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00002273 if (isImm()) {
Jim Grosbach95466ce2011-08-08 20:59:31 +00002274 addExpr(Inst, getImm());
Jim Grosbache9119e42015-05-13 18:37:00 +00002275 Inst.addOperand(MCOperand::createImm(0));
Jim Grosbach95466ce2011-08-08 20:59:31 +00002276 return;
2277 }
2278
2279 // Otherwise, it's a normal memory reg+offset.
Jim Grosbach871dff72011-10-11 15:59:20 +00002280 int64_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
Jim Grosbache9119e42015-05-13 18:37:00 +00002281 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2282 Inst.addOperand(MCOperand::createImm(Val));
Bill Wendling092a7bd2010-12-14 03:36:38 +00002283 }
Bill Wendling811c9362010-11-30 07:44:32 +00002284
Renato Golin3f126132016-05-12 21:22:31 +00002285 void addConstPoolAsmImmOperands(MCInst &Inst, unsigned N) const {
2286 assert(N == 1 && "Invalid number of operands!");
2287 // This is container for the immediate that we will create the constant
2288 // pool from
2289 addExpr(Inst, getConstantPoolImm());
2290 return;
2291 }
2292
Jim Grosbach05541f42011-09-19 22:21:13 +00002293 void addMemTBBOperands(MCInst &Inst, unsigned N) const {
2294 assert(N == 2 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002295 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2296 Inst.addOperand(MCOperand::createReg(Memory.OffsetRegNum));
Jim Grosbach05541f42011-09-19 22:21:13 +00002297 }
2298
2299 void addMemTBHOperands(MCInst &Inst, unsigned N) const {
2300 assert(N == 2 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002301 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2302 Inst.addOperand(MCOperand::createReg(Memory.OffsetRegNum));
Jim Grosbach05541f42011-09-19 22:21:13 +00002303 }
2304
Jim Grosbachd3595712011-08-03 23:50:40 +00002305 void addMemRegOffsetOperands(MCInst &Inst, unsigned N) const {
2306 assert(N == 3 && "Invalid number of operands!");
Jim Grosbachee201fa2011-11-14 17:52:47 +00002307 unsigned Val =
2308 ARM_AM::getAM2Opc(Memory.isNegative ? ARM_AM::sub : ARM_AM::add,
2309 Memory.ShiftImm, Memory.ShiftType);
Jim Grosbache9119e42015-05-13 18:37:00 +00002310 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2311 Inst.addOperand(MCOperand::createReg(Memory.OffsetRegNum));
2312 Inst.addOperand(MCOperand::createImm(Val));
Jim Grosbachd3595712011-08-03 23:50:40 +00002313 }
2314
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00002315 void addT2MemRegOffsetOperands(MCInst &Inst, unsigned N) const {
2316 assert(N == 3 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002317 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2318 Inst.addOperand(MCOperand::createReg(Memory.OffsetRegNum));
2319 Inst.addOperand(MCOperand::createImm(Memory.ShiftImm));
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00002320 }
2321
Jim Grosbachd3595712011-08-03 23:50:40 +00002322 void addMemThumbRROperands(MCInst &Inst, unsigned N) const {
2323 assert(N == 2 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002324 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2325 Inst.addOperand(MCOperand::createReg(Memory.OffsetRegNum));
Jim Grosbachd3595712011-08-03 23:50:40 +00002326 }
2327
Jim Grosbach3fe94e32011-08-19 17:55:24 +00002328 void addMemThumbRIs4Operands(MCInst &Inst, unsigned N) const {
2329 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002330 int64_t Val = Memory.OffsetImm ? (Memory.OffsetImm->getValue() / 4) : 0;
Jim Grosbache9119e42015-05-13 18:37:00 +00002331 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2332 Inst.addOperand(MCOperand::createImm(Val));
Jim Grosbach3fe94e32011-08-19 17:55:24 +00002333 }
2334
Jim Grosbach26d35872011-08-19 18:55:51 +00002335 void addMemThumbRIs2Operands(MCInst &Inst, unsigned N) const {
2336 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002337 int64_t Val = Memory.OffsetImm ? (Memory.OffsetImm->getValue() / 2) : 0;
Jim Grosbache9119e42015-05-13 18:37:00 +00002338 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2339 Inst.addOperand(MCOperand::createImm(Val));
Jim Grosbach26d35872011-08-19 18:55:51 +00002340 }
2341
Jim Grosbacha32c7532011-08-19 18:49:59 +00002342 void addMemThumbRIs1Operands(MCInst &Inst, unsigned N) const {
2343 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002344 int64_t Val = Memory.OffsetImm ? (Memory.OffsetImm->getValue()) : 0;
Jim Grosbache9119e42015-05-13 18:37:00 +00002345 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2346 Inst.addOperand(MCOperand::createImm(Val));
Jim Grosbacha32c7532011-08-19 18:49:59 +00002347 }
2348
Jim Grosbach23983d62011-08-19 18:13:48 +00002349 void addMemThumbSPIOperands(MCInst &Inst, unsigned N) const {
2350 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002351 int64_t Val = Memory.OffsetImm ? (Memory.OffsetImm->getValue() / 4) : 0;
Jim Grosbache9119e42015-05-13 18:37:00 +00002352 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2353 Inst.addOperand(MCOperand::createImm(Val));
Jim Grosbach23983d62011-08-19 18:13:48 +00002354 }
2355
Jim Grosbachd3595712011-08-03 23:50:40 +00002356 void addPostIdxImm8Operands(MCInst &Inst, unsigned N) const {
2357 assert(N == 1 && "Invalid number of operands!");
2358 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2359 assert(CE && "non-constant post-idx-imm8 operand!");
2360 int Imm = CE->getValue();
2361 bool isAdd = Imm >= 0;
Owen Andersonf02d98d2011-08-29 17:17:09 +00002362 if (Imm == INT32_MIN) Imm = 0;
Jim Grosbachd3595712011-08-03 23:50:40 +00002363 Imm = (Imm < 0 ? -Imm : Imm) | (int)isAdd << 8;
Jim Grosbache9119e42015-05-13 18:37:00 +00002364 Inst.addOperand(MCOperand::createImm(Imm));
Jim Grosbachd3595712011-08-03 23:50:40 +00002365 }
2366
Jim Grosbach93981412011-10-11 21:55:36 +00002367 void addPostIdxImm8s4Operands(MCInst &Inst, unsigned N) const {
2368 assert(N == 1 && "Invalid number of operands!");
2369 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2370 assert(CE && "non-constant post-idx-imm8s4 operand!");
2371 int Imm = CE->getValue();
2372 bool isAdd = Imm >= 0;
2373 if (Imm == INT32_MIN) Imm = 0;
2374 // Immediate is scaled by 4.
2375 Imm = ((Imm < 0 ? -Imm : Imm) / 4) | (int)isAdd << 8;
Jim Grosbache9119e42015-05-13 18:37:00 +00002376 Inst.addOperand(MCOperand::createImm(Imm));
Jim Grosbach93981412011-10-11 21:55:36 +00002377 }
2378
Jim Grosbachd3595712011-08-03 23:50:40 +00002379 void addPostIdxRegOperands(MCInst &Inst, unsigned N) const {
2380 assert(N == 2 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002381 Inst.addOperand(MCOperand::createReg(PostIdxReg.RegNum));
2382 Inst.addOperand(MCOperand::createImm(PostIdxReg.isAdd));
Jim Grosbachc320c852011-08-05 21:28:30 +00002383 }
2384
2385 void addPostIdxRegShiftedOperands(MCInst &Inst, unsigned N) const {
2386 assert(N == 2 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002387 Inst.addOperand(MCOperand::createReg(PostIdxReg.RegNum));
Jim Grosbachc320c852011-08-05 21:28:30 +00002388 // The sign, shift type, and shift amount are encoded in a single operand
2389 // using the AM2 encoding helpers.
2390 ARM_AM::AddrOpc opc = PostIdxReg.isAdd ? ARM_AM::add : ARM_AM::sub;
2391 unsigned Imm = ARM_AM::getAM2Opc(opc, PostIdxReg.ShiftImm,
2392 PostIdxReg.ShiftTy);
Jim Grosbache9119e42015-05-13 18:37:00 +00002393 Inst.addOperand(MCOperand::createImm(Imm));
Bill Wendling811c9362010-11-30 07:44:32 +00002394 }
2395
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00002396 void addMSRMaskOperands(MCInst &Inst, unsigned N) const {
2397 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002398 Inst.addOperand(MCOperand::createImm(unsigned(getMSRMask())));
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00002399 }
2400
Tim Northoveree843ef2014-08-15 10:47:12 +00002401 void addBankedRegOperands(MCInst &Inst, unsigned N) const {
2402 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002403 Inst.addOperand(MCOperand::createImm(unsigned(getBankedReg())));
Tim Northoveree843ef2014-08-15 10:47:12 +00002404 }
2405
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00002406 void addProcIFlagsOperands(MCInst &Inst, unsigned N) const {
2407 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002408 Inst.addOperand(MCOperand::createImm(unsigned(getProcIFlags())));
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00002409 }
2410
Jim Grosbach182b6a02011-11-29 23:51:09 +00002411 void addVecListOperands(MCInst &Inst, unsigned N) const {
Jim Grosbachad47cfc2011-10-18 23:02:30 +00002412 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002413 Inst.addOperand(MCOperand::createReg(VectorList.RegNum));
Jim Grosbachad47cfc2011-10-18 23:02:30 +00002414 }
2415
Jim Grosbach04945c42011-12-02 00:35:16 +00002416 void addVecListIndexedOperands(MCInst &Inst, unsigned N) const {
2417 assert(N == 2 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002418 Inst.addOperand(MCOperand::createReg(VectorList.RegNum));
2419 Inst.addOperand(MCOperand::createImm(VectorList.LaneIndex));
Jim Grosbach04945c42011-12-02 00:35:16 +00002420 }
2421
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002422 void addVectorIndex8Operands(MCInst &Inst, unsigned N) const {
2423 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002424 Inst.addOperand(MCOperand::createImm(getVectorIndex()));
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002425 }
2426
2427 void addVectorIndex16Operands(MCInst &Inst, unsigned N) const {
2428 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002429 Inst.addOperand(MCOperand::createImm(getVectorIndex()));
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002430 }
2431
2432 void addVectorIndex32Operands(MCInst &Inst, unsigned N) const {
2433 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002434 Inst.addOperand(MCOperand::createImm(getVectorIndex()));
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002435 }
2436
Jim Grosbach741cd732011-10-17 22:26:03 +00002437 void addNEONi8splatOperands(MCInst &Inst, unsigned N) const {
2438 assert(N == 1 && "Invalid number of operands!");
2439 // The immediate encodes the type of constant as well as the value.
2440 // Mask in that this is an i8 splat.
2441 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
Jim Grosbache9119e42015-05-13 18:37:00 +00002442 Inst.addOperand(MCOperand::createImm(CE->getValue() | 0xe00));
Jim Grosbach741cd732011-10-17 22:26:03 +00002443 }
2444
Jim Grosbachcda32ae2011-10-17 23:09:09 +00002445 void addNEONi16splatOperands(MCInst &Inst, unsigned N) const {
2446 assert(N == 1 && "Invalid number of operands!");
2447 // The immediate encodes the type of constant as well as the value.
2448 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2449 unsigned Value = CE->getValue();
Renato Golinf5dd1da2014-09-25 11:31:24 +00002450 Value = ARM_AM::encodeNEONi16splat(Value);
Jim Grosbache9119e42015-05-13 18:37:00 +00002451 Inst.addOperand(MCOperand::createImm(Value));
Renato Golinf5dd1da2014-09-25 11:31:24 +00002452 }
2453
2454 void addNEONi16splatNotOperands(MCInst &Inst, unsigned N) const {
2455 assert(N == 1 && "Invalid number of operands!");
2456 // The immediate encodes the type of constant as well as the value.
2457 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2458 unsigned Value = CE->getValue();
2459 Value = ARM_AM::encodeNEONi16splat(~Value & 0xffff);
Jim Grosbache9119e42015-05-13 18:37:00 +00002460 Inst.addOperand(MCOperand::createImm(Value));
Jim Grosbachcda32ae2011-10-17 23:09:09 +00002461 }
2462
Jim Grosbach8211c052011-10-18 00:22:00 +00002463 void addNEONi32splatOperands(MCInst &Inst, unsigned N) const {
2464 assert(N == 1 && "Invalid number of operands!");
2465 // The immediate encodes the type of constant as well as the value.
2466 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2467 unsigned Value = CE->getValue();
Renato Golinf5dd1da2014-09-25 11:31:24 +00002468 Value = ARM_AM::encodeNEONi32splat(Value);
Jim Grosbache9119e42015-05-13 18:37:00 +00002469 Inst.addOperand(MCOperand::createImm(Value));
Renato Golinf5dd1da2014-09-25 11:31:24 +00002470 }
2471
2472 void addNEONi32splatNotOperands(MCInst &Inst, unsigned N) const {
2473 assert(N == 1 && "Invalid number of operands!");
2474 // The immediate encodes the type of constant as well as the value.
2475 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2476 unsigned Value = CE->getValue();
2477 Value = ARM_AM::encodeNEONi32splat(~Value);
Jim Grosbache9119e42015-05-13 18:37:00 +00002478 Inst.addOperand(MCOperand::createImm(Value));
Jim Grosbach8211c052011-10-18 00:22:00 +00002479 }
2480
Stepan Dyatkovskiy00dcc0f2014-04-24 06:03:01 +00002481 void addNEONinvByteReplicateOperands(MCInst &Inst, unsigned N) const {
2482 assert(N == 1 && "Invalid number of operands!");
2483 // The immediate encodes the type of constant as well as the value.
2484 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2485 unsigned Value = CE->getValue();
2486 assert((Inst.getOpcode() == ARM::VMOVv8i8 ||
2487 Inst.getOpcode() == ARM::VMOVv16i8) &&
2488 "All vmvn instructions that wants to replicate non-zero byte "
2489 "always must be replaced with VMOVv8i8 or VMOVv16i8.");
2490 unsigned B = ((~Value) & 0xff);
2491 B |= 0xe00; // cmode = 0b1110
Jim Grosbache9119e42015-05-13 18:37:00 +00002492 Inst.addOperand(MCOperand::createImm(B));
Stepan Dyatkovskiy00dcc0f2014-04-24 06:03:01 +00002493 }
Jim Grosbach8211c052011-10-18 00:22:00 +00002494 void addNEONi32vmovOperands(MCInst &Inst, unsigned N) const {
2495 assert(N == 1 && "Invalid number of operands!");
2496 // The immediate encodes the type of constant as well as the value.
2497 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2498 unsigned Value = CE->getValue();
2499 if (Value >= 256 && Value <= 0xffff)
2500 Value = (Value >> 8) | ((Value & 0xff) ? 0xc00 : 0x200);
2501 else if (Value > 0xffff && Value <= 0xffffff)
2502 Value = (Value >> 16) | ((Value & 0xff) ? 0xd00 : 0x400);
2503 else if (Value > 0xffffff)
2504 Value = (Value >> 24) | 0x600;
Jim Grosbache9119e42015-05-13 18:37:00 +00002505 Inst.addOperand(MCOperand::createImm(Value));
Jim Grosbach8211c052011-10-18 00:22:00 +00002506 }
2507
Stepan Dyatkovskiy00dcc0f2014-04-24 06:03:01 +00002508 void addNEONvmovByteReplicateOperands(MCInst &Inst, unsigned N) const {
2509 assert(N == 1 && "Invalid number of operands!");
2510 // The immediate encodes the type of constant as well as the value.
2511 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2512 unsigned Value = CE->getValue();
2513 assert((Inst.getOpcode() == ARM::VMOVv8i8 ||
2514 Inst.getOpcode() == ARM::VMOVv16i8) &&
2515 "All instructions that wants to replicate non-zero byte "
2516 "always must be replaced with VMOVv8i8 or VMOVv16i8.");
2517 unsigned B = Value & 0xff;
2518 B |= 0xe00; // cmode = 0b1110
Jim Grosbache9119e42015-05-13 18:37:00 +00002519 Inst.addOperand(MCOperand::createImm(B));
Stepan Dyatkovskiy00dcc0f2014-04-24 06:03:01 +00002520 }
Jim Grosbach045b6c72011-12-19 23:51:07 +00002521 void addNEONi32vmovNegOperands(MCInst &Inst, unsigned N) const {
2522 assert(N == 1 && "Invalid number of operands!");
2523 // The immediate encodes the type of constant as well as the value.
2524 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2525 unsigned Value = ~CE->getValue();
2526 if (Value >= 256 && Value <= 0xffff)
2527 Value = (Value >> 8) | ((Value & 0xff) ? 0xc00 : 0x200);
2528 else if (Value > 0xffff && Value <= 0xffffff)
2529 Value = (Value >> 16) | ((Value & 0xff) ? 0xd00 : 0x400);
2530 else if (Value > 0xffffff)
2531 Value = (Value >> 24) | 0x600;
Jim Grosbache9119e42015-05-13 18:37:00 +00002532 Inst.addOperand(MCOperand::createImm(Value));
Jim Grosbach045b6c72011-12-19 23:51:07 +00002533 }
2534
Jim Grosbache4454e02011-10-18 16:18:11 +00002535 void addNEONi64splatOperands(MCInst &Inst, unsigned N) const {
2536 assert(N == 1 && "Invalid number of operands!");
2537 // The immediate encodes the type of constant as well as the value.
2538 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2539 uint64_t Value = CE->getValue();
2540 unsigned Imm = 0;
2541 for (unsigned i = 0; i < 8; ++i, Value >>= 8) {
2542 Imm |= (Value & 1) << i;
2543 }
Jim Grosbache9119e42015-05-13 18:37:00 +00002544 Inst.addOperand(MCOperand::createImm(Imm | 0x1e00));
Jim Grosbache4454e02011-10-18 16:18:11 +00002545 }
2546
Craig Topperca7e3e52014-03-10 03:19:03 +00002547 void print(raw_ostream &OS) const override;
Daniel Dunbarebace222010-08-11 06:37:04 +00002548
David Blaikie960ea3f2014-06-08 16:18:35 +00002549 static std::unique_ptr<ARMOperand> CreateITMask(unsigned Mask, SMLoc S) {
2550 auto Op = make_unique<ARMOperand>(k_ITCondMask);
Jim Grosbach3d1eac82011-08-26 21:43:41 +00002551 Op->ITMask.Mask = Mask;
2552 Op->StartLoc = S;
2553 Op->EndLoc = S;
2554 return Op;
2555 }
2556
David Blaikie960ea3f2014-06-08 16:18:35 +00002557 static std::unique_ptr<ARMOperand> CreateCondCode(ARMCC::CondCodes CC,
2558 SMLoc S) {
2559 auto Op = make_unique<ARMOperand>(k_CondCode);
Daniel Dunbar188b47b2010-08-11 06:37:20 +00002560 Op->CC.Val = CC;
2561 Op->StartLoc = S;
2562 Op->EndLoc = S;
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002563 return Op;
Daniel Dunbar188b47b2010-08-11 06:37:20 +00002564 }
2565
David Blaikie960ea3f2014-06-08 16:18:35 +00002566 static std::unique_ptr<ARMOperand> CreateCoprocNum(unsigned CopVal, SMLoc S) {
2567 auto Op = make_unique<ARMOperand>(k_CoprocNum);
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00002568 Op->Cop.Val = CopVal;
2569 Op->StartLoc = S;
2570 Op->EndLoc = S;
2571 return Op;
2572 }
2573
David Blaikie960ea3f2014-06-08 16:18:35 +00002574 static std::unique_ptr<ARMOperand> CreateCoprocReg(unsigned CopVal, SMLoc S) {
2575 auto Op = make_unique<ARMOperand>(k_CoprocReg);
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00002576 Op->Cop.Val = CopVal;
2577 Op->StartLoc = S;
2578 Op->EndLoc = S;
2579 return Op;
2580 }
2581
David Blaikie960ea3f2014-06-08 16:18:35 +00002582 static std::unique_ptr<ARMOperand> CreateCoprocOption(unsigned Val, SMLoc S,
2583 SMLoc E) {
2584 auto Op = make_unique<ARMOperand>(k_CoprocOption);
Jim Grosbach48399582011-10-12 17:34:41 +00002585 Op->Cop.Val = Val;
2586 Op->StartLoc = S;
2587 Op->EndLoc = E;
2588 return Op;
2589 }
2590
David Blaikie960ea3f2014-06-08 16:18:35 +00002591 static std::unique_ptr<ARMOperand> CreateCCOut(unsigned RegNum, SMLoc S) {
2592 auto Op = make_unique<ARMOperand>(k_CCOut);
Jim Grosbach0bfb4d52010-12-06 18:21:12 +00002593 Op->Reg.RegNum = RegNum;
2594 Op->StartLoc = S;
2595 Op->EndLoc = S;
2596 return Op;
2597 }
2598
David Blaikie960ea3f2014-06-08 16:18:35 +00002599 static std::unique_ptr<ARMOperand> CreateToken(StringRef Str, SMLoc S) {
2600 auto Op = make_unique<ARMOperand>(k_Token);
Sean Callanan7ad0ad02010-04-02 22:27:05 +00002601 Op->Tok.Data = Str.data();
2602 Op->Tok.Length = Str.size();
2603 Op->StartLoc = S;
2604 Op->EndLoc = S;
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002605 return Op;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00002606 }
2607
David Blaikie960ea3f2014-06-08 16:18:35 +00002608 static std::unique_ptr<ARMOperand> CreateReg(unsigned RegNum, SMLoc S,
2609 SMLoc E) {
2610 auto Op = make_unique<ARMOperand>(k_Register);
Sean Callanan7ad0ad02010-04-02 22:27:05 +00002611 Op->Reg.RegNum = RegNum;
Sean Callanan7ad0ad02010-04-02 22:27:05 +00002612 Op->StartLoc = S;
2613 Op->EndLoc = E;
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002614 return Op;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00002615 }
2616
David Blaikie960ea3f2014-06-08 16:18:35 +00002617 static std::unique_ptr<ARMOperand>
2618 CreateShiftedRegister(ARM_AM::ShiftOpc ShTy, unsigned SrcReg,
2619 unsigned ShiftReg, unsigned ShiftImm, SMLoc S,
2620 SMLoc E) {
2621 auto Op = make_unique<ARMOperand>(k_ShiftedRegister);
Jim Grosbachac798e12011-07-25 20:49:51 +00002622 Op->RegShiftedReg.ShiftTy = ShTy;
2623 Op->RegShiftedReg.SrcReg = SrcReg;
2624 Op->RegShiftedReg.ShiftReg = ShiftReg;
2625 Op->RegShiftedReg.ShiftImm = ShiftImm;
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002626 Op->StartLoc = S;
2627 Op->EndLoc = E;
2628 return Op;
2629 }
2630
David Blaikie960ea3f2014-06-08 16:18:35 +00002631 static std::unique_ptr<ARMOperand>
2632 CreateShiftedImmediate(ARM_AM::ShiftOpc ShTy, unsigned SrcReg,
2633 unsigned ShiftImm, SMLoc S, SMLoc E) {
2634 auto Op = make_unique<ARMOperand>(k_ShiftedImmediate);
Jim Grosbachac798e12011-07-25 20:49:51 +00002635 Op->RegShiftedImm.ShiftTy = ShTy;
2636 Op->RegShiftedImm.SrcReg = SrcReg;
2637 Op->RegShiftedImm.ShiftImm = ShiftImm;
Owen Andersonb595ed02011-07-21 18:54:16 +00002638 Op->StartLoc = S;
2639 Op->EndLoc = E;
2640 return Op;
2641 }
2642
David Blaikie960ea3f2014-06-08 16:18:35 +00002643 static std::unique_ptr<ARMOperand> CreateShifterImm(bool isASR, unsigned Imm,
2644 SMLoc S, SMLoc E) {
2645 auto Op = make_unique<ARMOperand>(k_ShifterImmediate);
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00002646 Op->ShifterImm.isASR = isASR;
2647 Op->ShifterImm.Imm = Imm;
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002648 Op->StartLoc = S;
2649 Op->EndLoc = E;
2650 return Op;
2651 }
2652
David Blaikie960ea3f2014-06-08 16:18:35 +00002653 static std::unique_ptr<ARMOperand> CreateRotImm(unsigned Imm, SMLoc S,
2654 SMLoc E) {
2655 auto Op = make_unique<ARMOperand>(k_RotateImmediate);
Jim Grosbach833b9d32011-07-27 20:15:40 +00002656 Op->RotImm.Imm = Imm;
2657 Op->StartLoc = S;
2658 Op->EndLoc = E;
2659 return Op;
2660 }
2661
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00002662 static std::unique_ptr<ARMOperand> CreateModImm(unsigned Bits, unsigned Rot,
2663 SMLoc S, SMLoc E) {
2664 auto Op = make_unique<ARMOperand>(k_ModifiedImmediate);
2665 Op->ModImm.Bits = Bits;
2666 Op->ModImm.Rot = Rot;
2667 Op->StartLoc = S;
2668 Op->EndLoc = E;
2669 return Op;
2670 }
2671
David Blaikie960ea3f2014-06-08 16:18:35 +00002672 static std::unique_ptr<ARMOperand>
Renato Golin3f126132016-05-12 21:22:31 +00002673 CreateConstantPoolImm(const MCExpr *Val, SMLoc S, SMLoc E) {
2674 auto Op = make_unique<ARMOperand>(k_ConstantPoolImmediate);
2675 Op->Imm.Val = Val;
2676 Op->StartLoc = S;
2677 Op->EndLoc = E;
2678 return Op;
2679 }
2680
2681 static std::unique_ptr<ARMOperand>
David Blaikie960ea3f2014-06-08 16:18:35 +00002682 CreateBitfield(unsigned LSB, unsigned Width, SMLoc S, SMLoc E) {
2683 auto Op = make_unique<ARMOperand>(k_BitfieldDescriptor);
Jim Grosbach864b6092011-07-28 21:34:26 +00002684 Op->Bitfield.LSB = LSB;
2685 Op->Bitfield.Width = Width;
2686 Op->StartLoc = S;
2687 Op->EndLoc = E;
2688 return Op;
2689 }
2690
David Blaikie960ea3f2014-06-08 16:18:35 +00002691 static std::unique_ptr<ARMOperand>
2692 CreateRegList(SmallVectorImpl<std::pair<unsigned, unsigned>> &Regs,
Matt Beaumont-Gay55c4cc72010-11-10 00:08:58 +00002693 SMLoc StartLoc, SMLoc EndLoc) {
Chad Rosierfa705ee2013-07-01 20:49:23 +00002694 assert (Regs.size() > 0 && "RegList contains no registers?");
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002695 KindTy Kind = k_RegisterList;
Bill Wendling9898ac92010-11-17 04:32:08 +00002696
Chad Rosierfa705ee2013-07-01 20:49:23 +00002697 if (ARMMCRegisterClasses[ARM::DPRRegClassID].contains(Regs.front().second))
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002698 Kind = k_DPRRegisterList;
Jim Grosbach75461af2011-09-13 22:56:44 +00002699 else if (ARMMCRegisterClasses[ARM::SPRRegClassID].
Chad Rosierfa705ee2013-07-01 20:49:23 +00002700 contains(Regs.front().second))
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002701 Kind = k_SPRRegisterList;
Bill Wendling9898ac92010-11-17 04:32:08 +00002702
Chad Rosierfa705ee2013-07-01 20:49:23 +00002703 // Sort based on the register encoding values.
2704 array_pod_sort(Regs.begin(), Regs.end());
2705
David Blaikie960ea3f2014-06-08 16:18:35 +00002706 auto Op = make_unique<ARMOperand>(Kind);
Chad Rosierfa705ee2013-07-01 20:49:23 +00002707 for (SmallVectorImpl<std::pair<unsigned, unsigned> >::const_iterator
Bill Wendling2cae3272010-11-09 22:44:22 +00002708 I = Regs.begin(), E = Regs.end(); I != E; ++I)
Chad Rosierfa705ee2013-07-01 20:49:23 +00002709 Op->Registers.push_back(I->second);
Matt Beaumont-Gay55c4cc72010-11-10 00:08:58 +00002710 Op->StartLoc = StartLoc;
2711 Op->EndLoc = EndLoc;
Bill Wendling7cef4472010-11-06 19:56:04 +00002712 return Op;
2713 }
2714
David Blaikie960ea3f2014-06-08 16:18:35 +00002715 static std::unique_ptr<ARMOperand> CreateVectorList(unsigned RegNum,
2716 unsigned Count,
2717 bool isDoubleSpaced,
2718 SMLoc S, SMLoc E) {
2719 auto Op = make_unique<ARMOperand>(k_VectorList);
Jim Grosbachad47cfc2011-10-18 23:02:30 +00002720 Op->VectorList.RegNum = RegNum;
2721 Op->VectorList.Count = Count;
Jim Grosbach2f50e922011-12-15 21:44:33 +00002722 Op->VectorList.isDoubleSpaced = isDoubleSpaced;
Jim Grosbachad47cfc2011-10-18 23:02:30 +00002723 Op->StartLoc = S;
2724 Op->EndLoc = E;
2725 return Op;
2726 }
2727
David Blaikie960ea3f2014-06-08 16:18:35 +00002728 static std::unique_ptr<ARMOperand>
2729 CreateVectorListAllLanes(unsigned RegNum, unsigned Count, bool isDoubleSpaced,
2730 SMLoc S, SMLoc E) {
2731 auto Op = make_unique<ARMOperand>(k_VectorListAllLanes);
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00002732 Op->VectorList.RegNum = RegNum;
2733 Op->VectorList.Count = Count;
Jim Grosbachc5af54e2011-12-21 00:38:54 +00002734 Op->VectorList.isDoubleSpaced = isDoubleSpaced;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00002735 Op->StartLoc = S;
2736 Op->EndLoc = E;
2737 return Op;
2738 }
2739
David Blaikie960ea3f2014-06-08 16:18:35 +00002740 static std::unique_ptr<ARMOperand>
2741 CreateVectorListIndexed(unsigned RegNum, unsigned Count, unsigned Index,
2742 bool isDoubleSpaced, SMLoc S, SMLoc E) {
2743 auto Op = make_unique<ARMOperand>(k_VectorListIndexed);
Jim Grosbach04945c42011-12-02 00:35:16 +00002744 Op->VectorList.RegNum = RegNum;
2745 Op->VectorList.Count = Count;
2746 Op->VectorList.LaneIndex = Index;
Jim Grosbach75e2ab52011-12-20 19:21:26 +00002747 Op->VectorList.isDoubleSpaced = isDoubleSpaced;
Jim Grosbach04945c42011-12-02 00:35:16 +00002748 Op->StartLoc = S;
2749 Op->EndLoc = E;
2750 return Op;
2751 }
2752
David Blaikie960ea3f2014-06-08 16:18:35 +00002753 static std::unique_ptr<ARMOperand>
2754 CreateVectorIndex(unsigned Idx, SMLoc S, SMLoc E, MCContext &Ctx) {
2755 auto Op = make_unique<ARMOperand>(k_VectorIndex);
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002756 Op->VectorIndex.Val = Idx;
2757 Op->StartLoc = S;
2758 Op->EndLoc = E;
2759 return Op;
2760 }
2761
David Blaikie960ea3f2014-06-08 16:18:35 +00002762 static std::unique_ptr<ARMOperand> CreateImm(const MCExpr *Val, SMLoc S,
2763 SMLoc E) {
2764 auto Op = make_unique<ARMOperand>(k_Immediate);
Sean Callanan7ad0ad02010-04-02 22:27:05 +00002765 Op->Imm.Val = Val;
Sean Callanan7ad0ad02010-04-02 22:27:05 +00002766 Op->StartLoc = S;
2767 Op->EndLoc = E;
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002768 return Op;
Kevin Enderbyf5079942009-10-13 22:19:02 +00002769 }
2770
David Blaikie960ea3f2014-06-08 16:18:35 +00002771 static std::unique_ptr<ARMOperand>
2772 CreateMem(unsigned BaseRegNum, const MCConstantExpr *OffsetImm,
2773 unsigned OffsetRegNum, ARM_AM::ShiftOpc ShiftType,
2774 unsigned ShiftImm, unsigned Alignment, bool isNegative, SMLoc S,
2775 SMLoc E, SMLoc AlignmentLoc = SMLoc()) {
2776 auto Op = make_unique<ARMOperand>(k_Memory);
Jim Grosbach871dff72011-10-11 15:59:20 +00002777 Op->Memory.BaseRegNum = BaseRegNum;
2778 Op->Memory.OffsetImm = OffsetImm;
2779 Op->Memory.OffsetRegNum = OffsetRegNum;
2780 Op->Memory.ShiftType = ShiftType;
2781 Op->Memory.ShiftImm = ShiftImm;
Jim Grosbacha95ec992011-10-11 17:29:55 +00002782 Op->Memory.Alignment = Alignment;
Jim Grosbach871dff72011-10-11 15:59:20 +00002783 Op->Memory.isNegative = isNegative;
Jim Grosbachd3595712011-08-03 23:50:40 +00002784 Op->StartLoc = S;
2785 Op->EndLoc = E;
Kevin Enderby488f20b2014-04-10 20:18:58 +00002786 Op->AlignmentLoc = AlignmentLoc;
Jim Grosbachd3595712011-08-03 23:50:40 +00002787 return Op;
2788 }
Jim Grosbach624bcc72010-10-29 14:46:02 +00002789
David Blaikie960ea3f2014-06-08 16:18:35 +00002790 static std::unique_ptr<ARMOperand>
2791 CreatePostIdxReg(unsigned RegNum, bool isAdd, ARM_AM::ShiftOpc ShiftTy,
2792 unsigned ShiftImm, SMLoc S, SMLoc E) {
2793 auto Op = make_unique<ARMOperand>(k_PostIndexRegister);
Jim Grosbachd3595712011-08-03 23:50:40 +00002794 Op->PostIdxReg.RegNum = RegNum;
Jim Grosbachc320c852011-08-05 21:28:30 +00002795 Op->PostIdxReg.isAdd = isAdd;
2796 Op->PostIdxReg.ShiftTy = ShiftTy;
2797 Op->PostIdxReg.ShiftImm = ShiftImm;
Sean Callanan7ad0ad02010-04-02 22:27:05 +00002798 Op->StartLoc = S;
2799 Op->EndLoc = E;
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002800 return Op;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00002801 }
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00002802
David Blaikie960ea3f2014-06-08 16:18:35 +00002803 static std::unique_ptr<ARMOperand> CreateMemBarrierOpt(ARM_MB::MemBOpt Opt,
2804 SMLoc S) {
2805 auto Op = make_unique<ARMOperand>(k_MemBarrierOpt);
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00002806 Op->MBOpt.Val = Opt;
2807 Op->StartLoc = S;
2808 Op->EndLoc = S;
2809 return Op;
2810 }
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00002811
David Blaikie960ea3f2014-06-08 16:18:35 +00002812 static std::unique_ptr<ARMOperand>
2813 CreateInstSyncBarrierOpt(ARM_ISB::InstSyncBOpt Opt, SMLoc S) {
2814 auto Op = make_unique<ARMOperand>(k_InstSyncBarrierOpt);
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00002815 Op->ISBOpt.Val = Opt;
2816 Op->StartLoc = S;
2817 Op->EndLoc = S;
2818 return Op;
2819 }
2820
David Blaikie960ea3f2014-06-08 16:18:35 +00002821 static std::unique_ptr<ARMOperand> CreateProcIFlags(ARM_PROC::IFlags IFlags,
2822 SMLoc S) {
2823 auto Op = make_unique<ARMOperand>(k_ProcIFlags);
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00002824 Op->IFlags.Val = IFlags;
2825 Op->StartLoc = S;
2826 Op->EndLoc = S;
2827 return Op;
2828 }
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00002829
David Blaikie960ea3f2014-06-08 16:18:35 +00002830 static std::unique_ptr<ARMOperand> CreateMSRMask(unsigned MMask, SMLoc S) {
2831 auto Op = make_unique<ARMOperand>(k_MSRMask);
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00002832 Op->MMask.Val = MMask;
2833 Op->StartLoc = S;
2834 Op->EndLoc = S;
2835 return Op;
2836 }
Tim Northoveree843ef2014-08-15 10:47:12 +00002837
2838 static std::unique_ptr<ARMOperand> CreateBankedReg(unsigned Reg, SMLoc S) {
2839 auto Op = make_unique<ARMOperand>(k_BankedReg);
2840 Op->BankedReg.Val = Reg;
2841 Op->StartLoc = S;
2842 Op->EndLoc = S;
2843 return Op;
2844 }
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00002845};
2846
2847} // end anonymous namespace.
2848
Jim Grosbach602aa902011-07-13 15:34:57 +00002849void ARMOperand::print(raw_ostream &OS) const {
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002850 switch (Kind) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002851 case k_CondCode:
Daniel Dunbar2be732a2011-01-10 15:26:21 +00002852 OS << "<ARMCC::" << ARMCondCodeToString(getCondCode()) << ">";
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002853 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002854 case k_CCOut:
Jim Grosbach0bfb4d52010-12-06 18:21:12 +00002855 OS << "<ccout " << getReg() << ">";
2856 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002857 case k_ITCondMask: {
Craig Topper42b96d12012-05-24 04:11:15 +00002858 static const char *const MaskStr[] = {
Benjamin Kramer0d6d0982011-10-22 16:50:00 +00002859 "()", "(t)", "(e)", "(tt)", "(et)", "(te)", "(ee)", "(ttt)", "(ett)",
2860 "(tet)", "(eet)", "(tte)", "(ete)", "(tee)", "(eee)"
2861 };
Jim Grosbach3d1eac82011-08-26 21:43:41 +00002862 assert((ITMask.Mask & 0xf) == ITMask.Mask);
2863 OS << "<it-mask " << MaskStr[ITMask.Mask] << ">";
2864 break;
2865 }
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002866 case k_CoprocNum:
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00002867 OS << "<coprocessor number: " << getCoproc() << ">";
2868 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002869 case k_CoprocReg:
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00002870 OS << "<coprocessor register: " << getCoproc() << ">";
2871 break;
Jim Grosbach48399582011-10-12 17:34:41 +00002872 case k_CoprocOption:
2873 OS << "<coprocessor option: " << CoprocOption.Val << ">";
2874 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002875 case k_MSRMask:
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00002876 OS << "<mask: " << getMSRMask() << ">";
2877 break;
Tim Northoveree843ef2014-08-15 10:47:12 +00002878 case k_BankedReg:
2879 OS << "<banked reg: " << getBankedReg() << ">";
2880 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002881 case k_Immediate:
Rafael Espindolaf4a13652015-05-27 13:05:42 +00002882 OS << *getImm();
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002883 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002884 case k_MemBarrierOpt:
Joey Gouly926d3f52013-09-05 15:35:24 +00002885 OS << "<ARM_MB::" << MemBOptToString(getMemBarrierOpt(), false) << ">";
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00002886 break;
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00002887 case k_InstSyncBarrierOpt:
2888 OS << "<ARM_ISB::" << InstSyncBOptToString(getInstSyncBarrierOpt()) << ">";
2889 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002890 case k_Memory:
Daniel Dunbarbcd8eb02011-01-18 05:55:21 +00002891 OS << "<memory "
Jim Grosbach871dff72011-10-11 15:59:20 +00002892 << " base:" << Memory.BaseRegNum;
Daniel Dunbarbcd8eb02011-01-18 05:55:21 +00002893 OS << ">";
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002894 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002895 case k_PostIndexRegister:
Jim Grosbachc320c852011-08-05 21:28:30 +00002896 OS << "post-idx register " << (PostIdxReg.isAdd ? "" : "-")
2897 << PostIdxReg.RegNum;
2898 if (PostIdxReg.ShiftTy != ARM_AM::no_shift)
2899 OS << ARM_AM::getShiftOpcStr(PostIdxReg.ShiftTy) << " "
2900 << PostIdxReg.ShiftImm;
2901 OS << ">";
Jim Grosbachd3595712011-08-03 23:50:40 +00002902 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002903 case k_ProcIFlags: {
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00002904 OS << "<ARM_PROC::";
2905 unsigned IFlags = getProcIFlags();
2906 for (int i=2; i >= 0; --i)
2907 if (IFlags & (1 << i))
2908 OS << ARM_PROC::IFlagsToString(1 << i);
2909 OS << ">";
2910 break;
2911 }
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002912 case k_Register:
Bill Wendling2063b842010-11-18 23:43:05 +00002913 OS << "<register " << getReg() << ">";
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002914 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002915 case k_ShifterImmediate:
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00002916 OS << "<shift " << (ShifterImm.isASR ? "asr" : "lsl")
2917 << " #" << ShifterImm.Imm << ">";
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002918 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002919 case k_ShiftedRegister:
Owen Andersonb595ed02011-07-21 18:54:16 +00002920 OS << "<so_reg_reg "
Jim Grosbach01e04392011-11-16 21:46:50 +00002921 << RegShiftedReg.SrcReg << " "
2922 << ARM_AM::getShiftOpcStr(RegShiftedReg.ShiftTy)
2923 << " " << RegShiftedReg.ShiftReg << ">";
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002924 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002925 case k_ShiftedImmediate:
Owen Andersonb595ed02011-07-21 18:54:16 +00002926 OS << "<so_reg_imm "
Jim Grosbach01e04392011-11-16 21:46:50 +00002927 << RegShiftedImm.SrcReg << " "
2928 << ARM_AM::getShiftOpcStr(RegShiftedImm.ShiftTy)
2929 << " #" << RegShiftedImm.ShiftImm << ">";
Owen Andersonb595ed02011-07-21 18:54:16 +00002930 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002931 case k_RotateImmediate:
Jim Grosbach833b9d32011-07-27 20:15:40 +00002932 OS << "<ror " << " #" << (RotImm.Imm * 8) << ">";
2933 break;
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00002934 case k_ModifiedImmediate:
2935 OS << "<mod_imm #" << ModImm.Bits << ", #"
2936 << ModImm.Rot << ")>";
2937 break;
Renato Golin3f126132016-05-12 21:22:31 +00002938 case k_ConstantPoolImmediate:
2939 OS << "<constant_pool_imm #" << *getConstantPoolImm();
2940 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002941 case k_BitfieldDescriptor:
Jim Grosbach864b6092011-07-28 21:34:26 +00002942 OS << "<bitfield " << "lsb: " << Bitfield.LSB
2943 << ", width: " << Bitfield.Width << ">";
2944 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002945 case k_RegisterList:
2946 case k_DPRRegisterList:
2947 case k_SPRRegisterList: {
Bill Wendling7cef4472010-11-06 19:56:04 +00002948 OS << "<register_list ";
Bill Wendling7cef4472010-11-06 19:56:04 +00002949
Bill Wendlingbed94652010-11-09 23:28:44 +00002950 const SmallVectorImpl<unsigned> &RegList = getRegList();
2951 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling2cae3272010-11-09 22:44:22 +00002952 I = RegList.begin(), E = RegList.end(); I != E; ) {
2953 OS << *I;
2954 if (++I < E) OS << ", ";
Bill Wendling7cef4472010-11-06 19:56:04 +00002955 }
2956
2957 OS << ">";
2958 break;
2959 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00002960 case k_VectorList:
2961 OS << "<vector_list " << VectorList.Count << " * "
2962 << VectorList.RegNum << ">";
2963 break;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00002964 case k_VectorListAllLanes:
2965 OS << "<vector_list(all lanes) " << VectorList.Count << " * "
2966 << VectorList.RegNum << ">";
2967 break;
Jim Grosbach04945c42011-12-02 00:35:16 +00002968 case k_VectorListIndexed:
2969 OS << "<vector_list(lane " << VectorList.LaneIndex << ") "
2970 << VectorList.Count << " * " << VectorList.RegNum << ">";
2971 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002972 case k_Token:
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002973 OS << "'" << getToken() << "'";
2974 break;
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002975 case k_VectorIndex:
2976 OS << "<vectorindex " << getVectorIndex() << ">";
2977 break;
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002978 }
2979}
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00002980
2981/// @name Auto-generated Match Functions
2982/// {
2983
2984static unsigned MatchRegisterName(StringRef Name);
2985
2986/// }
2987
Bob Wilsonfb0bd042011-02-03 21:46:10 +00002988bool ARMAsmParser::ParseRegister(unsigned &RegNo,
2989 SMLoc &StartLoc, SMLoc &EndLoc) {
Rafael Espindola961d4692014-11-11 05:18:41 +00002990 const AsmToken &Tok = getParser().getTok();
2991 StartLoc = Tok.getLoc();
2992 EndLoc = Tok.getEndLoc();
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00002993 RegNo = tryParseRegister();
Roman Divacky36b1b472011-01-27 17:14:22 +00002994
2995 return (RegNo == (unsigned)-1);
2996}
2997
Kevin Enderby8be42bd2009-10-30 22:55:57 +00002998/// Try to parse a register name. The token must be an Identifier when called,
Chris Lattner44e5981c2010-10-30 04:09:10 +00002999/// and if it is a register name the token is eaten and the register number is
3000/// returned. Otherwise return -1.
3001///
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00003002int ARMAsmParser::tryParseRegister() {
Rafael Espindola961d4692014-11-11 05:18:41 +00003003 MCAsmParser &Parser = getParser();
Chris Lattner44e5981c2010-10-30 04:09:10 +00003004 const AsmToken &Tok = Parser.getTok();
Jim Grosbachd3595712011-08-03 23:50:40 +00003005 if (Tok.isNot(AsmToken::Identifier)) return -1;
Jim Grosbach99710a82010-11-01 16:44:21 +00003006
Benjamin Kramer20baffb2011-11-06 20:37:06 +00003007 std::string lowerCase = Tok.getString().lower();
Owen Andersona098d152011-01-13 22:50:36 +00003008 unsigned RegNum = MatchRegisterName(lowerCase);
3009 if (!RegNum) {
3010 RegNum = StringSwitch<unsigned>(lowerCase)
3011 .Case("r13", ARM::SP)
3012 .Case("r14", ARM::LR)
3013 .Case("r15", ARM::PC)
3014 .Case("ip", ARM::R12)
Jim Grosbach4edc7362011-12-08 19:27:38 +00003015 // Additional register name aliases for 'gas' compatibility.
3016 .Case("a1", ARM::R0)
3017 .Case("a2", ARM::R1)
3018 .Case("a3", ARM::R2)
3019 .Case("a4", ARM::R3)
3020 .Case("v1", ARM::R4)
3021 .Case("v2", ARM::R5)
3022 .Case("v3", ARM::R6)
3023 .Case("v4", ARM::R7)
3024 .Case("v5", ARM::R8)
3025 .Case("v6", ARM::R9)
3026 .Case("v7", ARM::R10)
3027 .Case("v8", ARM::R11)
3028 .Case("sb", ARM::R9)
3029 .Case("sl", ARM::R10)
3030 .Case("fp", ARM::R11)
Owen Andersona098d152011-01-13 22:50:36 +00003031 .Default(0);
3032 }
Jim Grosbachab5830e2011-12-14 02:16:11 +00003033 if (!RegNum) {
Jim Grosbachcd22e4a2011-12-20 23:11:00 +00003034 // Check for aliases registered via .req. Canonicalize to lower case.
3035 // That's more consistent since register names are case insensitive, and
3036 // it's how the original entry was passed in from MC/MCParser/AsmParser.
3037 StringMap<unsigned>::const_iterator Entry = RegisterReqs.find(lowerCase);
Jim Grosbachab5830e2011-12-14 02:16:11 +00003038 // If no match, return failure.
3039 if (Entry == RegisterReqs.end())
3040 return -1;
3041 Parser.Lex(); // Eat identifier token.
3042 return Entry->getValue();
3043 }
Bob Wilsonfb0bd042011-02-03 21:46:10 +00003044
Oliver Stannard9e89d8c2014-11-05 12:06:39 +00003045 // Some FPUs only have 16 D registers, so D16-D31 are invalid
3046 if (hasD16() && RegNum >= ARM::D16 && RegNum <= ARM::D31)
3047 return -1;
3048
Chris Lattner44e5981c2010-10-30 04:09:10 +00003049 Parser.Lex(); // Eat identifier token.
Jim Grosbachd0637bf2011-10-07 23:56:00 +00003050
Chris Lattner44e5981c2010-10-30 04:09:10 +00003051 return RegNum;
3052}
Jim Grosbach99710a82010-11-01 16:44:21 +00003053
Jim Grosbachbb24c592011-07-13 18:49:30 +00003054// Try to parse a shifter (e.g., "lsl <amt>"). On success, return 0.
3055// If a recoverable error occurs, return 1. If an irrecoverable error
3056// occurs, return -1. An irrecoverable error is one where tokens have been
3057// consumed in the process of trying to parse the shifter (i.e., when it is
3058// indeed a shifter operand, but malformed).
David Blaikie960ea3f2014-06-08 16:18:35 +00003059int ARMAsmParser::tryParseShiftRegister(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003060 MCAsmParser &Parser = getParser();
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00003061 SMLoc S = Parser.getTok().getLoc();
3062 const AsmToken &Tok = Parser.getTok();
Kevin Enderby62873712014-02-17 21:45:27 +00003063 if (Tok.isNot(AsmToken::Identifier))
3064 return -1;
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00003065
Benjamin Kramer20baffb2011-11-06 20:37:06 +00003066 std::string lowerCase = Tok.getString().lower();
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00003067 ARM_AM::ShiftOpc ShiftTy = StringSwitch<ARM_AM::ShiftOpc>(lowerCase)
Jim Grosbach3b559ff2011-12-07 23:40:58 +00003068 .Case("asl", ARM_AM::lsl)
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00003069 .Case("lsl", ARM_AM::lsl)
3070 .Case("lsr", ARM_AM::lsr)
3071 .Case("asr", ARM_AM::asr)
3072 .Case("ror", ARM_AM::ror)
3073 .Case("rrx", ARM_AM::rrx)
3074 .Default(ARM_AM::no_shift);
3075
3076 if (ShiftTy == ARM_AM::no_shift)
Jim Grosbachbb24c592011-07-13 18:49:30 +00003077 return 1;
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00003078
Jim Grosbach7dcd1352011-07-13 17:50:29 +00003079 Parser.Lex(); // Eat the operator.
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00003080
Jim Grosbach7dcd1352011-07-13 17:50:29 +00003081 // The source register for the shift has already been added to the
3082 // operand list, so we need to pop it off and combine it into the shifted
3083 // register operand instead.
David Blaikie960ea3f2014-06-08 16:18:35 +00003084 std::unique_ptr<ARMOperand> PrevOp(
3085 (ARMOperand *)Operands.pop_back_val().release());
Jim Grosbach7dcd1352011-07-13 17:50:29 +00003086 if (!PrevOp->isReg())
3087 return Error(PrevOp->getStartLoc(), "shift must be of a register");
3088 int SrcReg = PrevOp->getReg();
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003089
3090 SMLoc EndLoc;
Jim Grosbach7dcd1352011-07-13 17:50:29 +00003091 int64_t Imm = 0;
3092 int ShiftReg = 0;
3093 if (ShiftTy == ARM_AM::rrx) {
3094 // RRX Doesn't have an explicit shift amount. The encoder expects
3095 // the shift register to be the same as the source register. Seems odd,
3096 // but OK.
3097 ShiftReg = SrcReg;
3098 } else {
3099 // Figure out if this is shifted by a constant or a register (for non-RRX).
Jim Grosbachef70e9b2011-12-09 22:25:03 +00003100 if (Parser.getTok().is(AsmToken::Hash) ||
3101 Parser.getTok().is(AsmToken::Dollar)) {
Jim Grosbach7dcd1352011-07-13 17:50:29 +00003102 Parser.Lex(); // Eat hash.
3103 SMLoc ImmLoc = Parser.getTok().getLoc();
Craig Topper062a2ba2014-04-25 05:30:21 +00003104 const MCExpr *ShiftExpr = nullptr;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00003105 if (getParser().parseExpression(ShiftExpr, EndLoc)) {
Jim Grosbachbb24c592011-07-13 18:49:30 +00003106 Error(ImmLoc, "invalid immediate shift value");
3107 return -1;
3108 }
Jim Grosbach7dcd1352011-07-13 17:50:29 +00003109 // The expression must be evaluatable as an immediate.
3110 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftExpr);
Jim Grosbachbb24c592011-07-13 18:49:30 +00003111 if (!CE) {
3112 Error(ImmLoc, "invalid immediate shift value");
3113 return -1;
3114 }
Jim Grosbach7dcd1352011-07-13 17:50:29 +00003115 // Range check the immediate.
3116 // lsl, ror: 0 <= imm <= 31
3117 // lsr, asr: 0 <= imm <= 32
3118 Imm = CE->getValue();
3119 if (Imm < 0 ||
3120 ((ShiftTy == ARM_AM::lsl || ShiftTy == ARM_AM::ror) && Imm > 31) ||
3121 ((ShiftTy == ARM_AM::lsr || ShiftTy == ARM_AM::asr) && Imm > 32)) {
Jim Grosbachbb24c592011-07-13 18:49:30 +00003122 Error(ImmLoc, "immediate shift value out of range");
3123 return -1;
Jim Grosbach7dcd1352011-07-13 17:50:29 +00003124 }
Jim Grosbach21488b82011-12-22 17:37:00 +00003125 // shift by zero is a nop. Always send it through as lsl.
3126 // ('as' compatibility)
3127 if (Imm == 0)
3128 ShiftTy = ARM_AM::lsl;
Jim Grosbach7dcd1352011-07-13 17:50:29 +00003129 } else if (Parser.getTok().is(AsmToken::Identifier)) {
Jim Grosbach7dcd1352011-07-13 17:50:29 +00003130 SMLoc L = Parser.getTok().getLoc();
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003131 EndLoc = Parser.getTok().getEndLoc();
3132 ShiftReg = tryParseRegister();
Jim Grosbachbb24c592011-07-13 18:49:30 +00003133 if (ShiftReg == -1) {
Saleem Abdulrasool6d11b7c2014-05-17 21:49:54 +00003134 Error(L, "expected immediate or register in shift operand");
Jim Grosbachbb24c592011-07-13 18:49:30 +00003135 return -1;
3136 }
3137 } else {
Saleem Abdulrasool6d11b7c2014-05-17 21:49:54 +00003138 Error(Parser.getTok().getLoc(),
3139 "expected immediate or register in shift operand");
Jim Grosbachbb24c592011-07-13 18:49:30 +00003140 return -1;
3141 }
Jim Grosbach7dcd1352011-07-13 17:50:29 +00003142 }
3143
Owen Andersonb595ed02011-07-21 18:54:16 +00003144 if (ShiftReg && ShiftTy != ARM_AM::rrx)
3145 Operands.push_back(ARMOperand::CreateShiftedRegister(ShiftTy, SrcReg,
Jim Grosbachac798e12011-07-25 20:49:51 +00003146 ShiftReg, Imm,
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003147 S, EndLoc));
Owen Andersonb595ed02011-07-21 18:54:16 +00003148 else
3149 Operands.push_back(ARMOperand::CreateShiftedImmediate(ShiftTy, SrcReg, Imm,
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003150 S, EndLoc));
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00003151
Jim Grosbachbb24c592011-07-13 18:49:30 +00003152 return 0;
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00003153}
3154
3155
Bill Wendling2063b842010-11-18 23:43:05 +00003156/// Try to parse a register name. The token must be an Identifier when called.
3157/// If it's a register, an AsmOperand is created. Another AsmOperand is created
3158/// if there is a "writeback". 'true' if it's not a register.
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00003159///
Kevin Enderby8be42bd2009-10-30 22:55:57 +00003160/// TODO this is likely to change to allow different register types and or to
3161/// parse for a specific register type.
David Blaikie960ea3f2014-06-08 16:18:35 +00003162bool ARMAsmParser::tryParseRegisterWithWriteBack(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003163 MCAsmParser &Parser = getParser();
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003164 const AsmToken &RegTok = Parser.getTok();
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00003165 int RegNo = tryParseRegister();
Bill Wendlinge18980a2010-11-06 22:36:58 +00003166 if (RegNo == -1)
Bill Wendling2063b842010-11-18 23:43:05 +00003167 return true;
Jim Grosbach99710a82010-11-01 16:44:21 +00003168
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003169 Operands.push_back(ARMOperand::CreateReg(RegNo, RegTok.getLoc(),
3170 RegTok.getEndLoc()));
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00003171
Chris Lattner44e5981c2010-10-30 04:09:10 +00003172 const AsmToken &ExclaimTok = Parser.getTok();
3173 if (ExclaimTok.is(AsmToken::Exclaim)) {
Bill Wendling2063b842010-11-18 23:43:05 +00003174 Operands.push_back(ARMOperand::CreateToken(ExclaimTok.getString(),
3175 ExclaimTok.getLoc()));
Chris Lattner44e5981c2010-10-30 04:09:10 +00003176 Parser.Lex(); // Eat exclaim token
Jim Grosbachd0637bf2011-10-07 23:56:00 +00003177 return false;
3178 }
3179
3180 // Also check for an index operand. This is only legal for vector registers,
3181 // but that'll get caught OK in operand matching, so we don't need to
3182 // explicitly filter everything else out here.
3183 if (Parser.getTok().is(AsmToken::LBrac)) {
3184 SMLoc SIdx = Parser.getTok().getLoc();
3185 Parser.Lex(); // Eat left bracket token.
3186
3187 const MCExpr *ImmVal;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00003188 if (getParser().parseExpression(ImmVal))
Jim Grosbacha2147ce2012-01-31 23:51:09 +00003189 return true;
Jim Grosbachd0637bf2011-10-07 23:56:00 +00003190 const MCConstantExpr *MCE = dyn_cast<MCConstantExpr>(ImmVal);
Jim Grosbachc8f2b782012-01-26 15:56:45 +00003191 if (!MCE)
3192 return TokError("immediate value expected for vector index");
Jim Grosbachd0637bf2011-10-07 23:56:00 +00003193
Jim Grosbachc8f2b782012-01-26 15:56:45 +00003194 if (Parser.getTok().isNot(AsmToken::RBrac))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003195 return Error(Parser.getTok().getLoc(), "']' expected");
Jim Grosbachd0637bf2011-10-07 23:56:00 +00003196
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003197 SMLoc E = Parser.getTok().getEndLoc();
Jim Grosbachd0637bf2011-10-07 23:56:00 +00003198 Parser.Lex(); // Eat right bracket token.
3199
3200 Operands.push_back(ARMOperand::CreateVectorIndex(MCE->getValue(),
3201 SIdx, E,
3202 getContext()));
Kevin Enderby2207e5f2009-10-07 18:01:35 +00003203 }
3204
Bill Wendling2063b842010-11-18 23:43:05 +00003205 return false;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00003206}
3207
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003208/// MatchCoprocessorOperandName - Try to parse an coprocessor related
Renato Golinac561c32014-06-26 13:10:53 +00003209/// instruction with a symbolic operand name.
3210/// We accept "crN" syntax for GAS compatibility.
3211/// <operand-name> ::= <prefix><number>
3212/// If CoprocOp is 'c', then:
3213/// <prefix> ::= c | cr
3214/// If CoprocOp is 'p', then :
3215/// <prefix> ::= p
3216/// <number> ::= integer in range [0, 15]
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003217static int MatchCoprocessorOperandName(StringRef Name, char CoprocOp) {
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003218 // Use the same layout as the tablegen'erated register name matcher. Ugly,
3219 // but efficient.
Renato Golinac561c32014-06-26 13:10:53 +00003220 if (Name.size() < 2 || Name[0] != CoprocOp)
3221 return -1;
3222 Name = (Name[1] == 'r') ? Name.drop_front(2) : Name.drop_front();
3223
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003224 switch (Name.size()) {
David Blaikie46a9f012012-01-20 21:51:11 +00003225 default: return -1;
Renato Golinac561c32014-06-26 13:10:53 +00003226 case 1:
3227 switch (Name[0]) {
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003228 default: return -1;
3229 case '0': return 0;
3230 case '1': return 1;
3231 case '2': return 2;
3232 case '3': return 3;
3233 case '4': return 4;
3234 case '5': return 5;
3235 case '6': return 6;
3236 case '7': return 7;
3237 case '8': return 8;
3238 case '9': return 9;
3239 }
Renato Golinac561c32014-06-26 13:10:53 +00003240 case 2:
3241 if (Name[0] != '1')
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003242 return -1;
Renato Golinac561c32014-06-26 13:10:53 +00003243 switch (Name[1]) {
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003244 default: return -1;
Renato Golinbc0b0372014-08-04 23:21:56 +00003245 // CP10 and CP11 are VFP/NEON and so vector instructions should be used.
3246 // However, old cores (v5/v6) did use them in that way.
3247 case '0': return 10;
3248 case '1': return 11;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003249 case '2': return 12;
3250 case '3': return 13;
3251 case '4': return 14;
3252 case '5': return 15;
3253 }
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003254 }
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003255}
3256
Jim Grosbach3d1eac82011-08-26 21:43:41 +00003257/// parseITCondCode - Try to parse a condition code for an IT instruction.
David Blaikie960ea3f2014-06-08 16:18:35 +00003258ARMAsmParser::OperandMatchResultTy
3259ARMAsmParser::parseITCondCode(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003260 MCAsmParser &Parser = getParser();
Jim Grosbach3d1eac82011-08-26 21:43:41 +00003261 SMLoc S = Parser.getTok().getLoc();
3262 const AsmToken &Tok = Parser.getTok();
3263 if (!Tok.is(AsmToken::Identifier))
3264 return MatchOperand_NoMatch;
Richard Barton82f95ea2012-04-27 17:34:01 +00003265 unsigned CC = StringSwitch<unsigned>(Tok.getString().lower())
Jim Grosbach3d1eac82011-08-26 21:43:41 +00003266 .Case("eq", ARMCC::EQ)
3267 .Case("ne", ARMCC::NE)
3268 .Case("hs", ARMCC::HS)
3269 .Case("cs", ARMCC::HS)
3270 .Case("lo", ARMCC::LO)
3271 .Case("cc", ARMCC::LO)
3272 .Case("mi", ARMCC::MI)
3273 .Case("pl", ARMCC::PL)
3274 .Case("vs", ARMCC::VS)
3275 .Case("vc", ARMCC::VC)
3276 .Case("hi", ARMCC::HI)
3277 .Case("ls", ARMCC::LS)
3278 .Case("ge", ARMCC::GE)
3279 .Case("lt", ARMCC::LT)
3280 .Case("gt", ARMCC::GT)
3281 .Case("le", ARMCC::LE)
3282 .Case("al", ARMCC::AL)
3283 .Default(~0U);
3284 if (CC == ~0U)
3285 return MatchOperand_NoMatch;
3286 Parser.Lex(); // Eat the token.
3287
3288 Operands.push_back(ARMOperand::CreateCondCode(ARMCC::CondCodes(CC), S));
3289
3290 return MatchOperand_Success;
3291}
3292
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003293/// parseCoprocNumOperand - Try to parse an coprocessor number operand. The
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003294/// token must be an Identifier when called, and if it is a coprocessor
3295/// number, the token is eaten and the operand is added to the operand list.
David Blaikie960ea3f2014-06-08 16:18:35 +00003296ARMAsmParser::OperandMatchResultTy
3297ARMAsmParser::parseCoprocNumOperand(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003298 MCAsmParser &Parser = getParser();
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003299 SMLoc S = Parser.getTok().getLoc();
3300 const AsmToken &Tok = Parser.getTok();
Jim Grosbach54a20ed2011-10-12 20:54:17 +00003301 if (Tok.isNot(AsmToken::Identifier))
3302 return MatchOperand_NoMatch;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003303
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003304 int Num = MatchCoprocessorOperandName(Tok.getString(), 'p');
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003305 if (Num == -1)
Jim Grosbach861e49c2011-02-12 01:34:40 +00003306 return MatchOperand_NoMatch;
Renato Golinbc0b0372014-08-04 23:21:56 +00003307 // ARMv7 and v8 don't allow cp10/cp11 due to VFP/NEON specific instructions
3308 if ((hasV7Ops() || hasV8Ops()) && (Num == 10 || Num == 11))
3309 return MatchOperand_NoMatch;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003310
3311 Parser.Lex(); // Eat identifier token.
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003312 Operands.push_back(ARMOperand::CreateCoprocNum(Num, S));
Jim Grosbach861e49c2011-02-12 01:34:40 +00003313 return MatchOperand_Success;
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003314}
3315
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003316/// parseCoprocRegOperand - Try to parse an coprocessor register operand. The
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003317/// token must be an Identifier when called, and if it is a coprocessor
3318/// number, the token is eaten and the operand is added to the operand list.
David Blaikie960ea3f2014-06-08 16:18:35 +00003319ARMAsmParser::OperandMatchResultTy
3320ARMAsmParser::parseCoprocRegOperand(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003321 MCAsmParser &Parser = getParser();
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003322 SMLoc S = Parser.getTok().getLoc();
3323 const AsmToken &Tok = Parser.getTok();
Jim Grosbach54a20ed2011-10-12 20:54:17 +00003324 if (Tok.isNot(AsmToken::Identifier))
3325 return MatchOperand_NoMatch;
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003326
3327 int Reg = MatchCoprocessorOperandName(Tok.getString(), 'c');
3328 if (Reg == -1)
Jim Grosbach861e49c2011-02-12 01:34:40 +00003329 return MatchOperand_NoMatch;
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003330
3331 Parser.Lex(); // Eat identifier token.
3332 Operands.push_back(ARMOperand::CreateCoprocReg(Reg, S));
Jim Grosbach861e49c2011-02-12 01:34:40 +00003333 return MatchOperand_Success;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003334}
3335
Jim Grosbach48399582011-10-12 17:34:41 +00003336/// parseCoprocOptionOperand - Try to parse an coprocessor option operand.
3337/// coproc_option : '{' imm0_255 '}'
David Blaikie960ea3f2014-06-08 16:18:35 +00003338ARMAsmParser::OperandMatchResultTy
3339ARMAsmParser::parseCoprocOptionOperand(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003340 MCAsmParser &Parser = getParser();
Jim Grosbach48399582011-10-12 17:34:41 +00003341 SMLoc S = Parser.getTok().getLoc();
3342
3343 // If this isn't a '{', this isn't a coprocessor immediate operand.
3344 if (Parser.getTok().isNot(AsmToken::LCurly))
3345 return MatchOperand_NoMatch;
3346 Parser.Lex(); // Eat the '{'
3347
3348 const MCExpr *Expr;
3349 SMLoc Loc = Parser.getTok().getLoc();
Jim Grosbachd2037eb2013-02-20 22:21:35 +00003350 if (getParser().parseExpression(Expr)) {
Jim Grosbach48399582011-10-12 17:34:41 +00003351 Error(Loc, "illegal expression");
3352 return MatchOperand_ParseFail;
3353 }
3354 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr);
3355 if (!CE || CE->getValue() < 0 || CE->getValue() > 255) {
3356 Error(Loc, "coprocessor option must be an immediate in range [0, 255]");
3357 return MatchOperand_ParseFail;
3358 }
3359 int Val = CE->getValue();
3360
3361 // Check for and consume the closing '}'
3362 if (Parser.getTok().isNot(AsmToken::RCurly))
3363 return MatchOperand_ParseFail;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003364 SMLoc E = Parser.getTok().getEndLoc();
Jim Grosbach48399582011-10-12 17:34:41 +00003365 Parser.Lex(); // Eat the '}'
3366
3367 Operands.push_back(ARMOperand::CreateCoprocOption(Val, S, E));
3368 return MatchOperand_Success;
3369}
3370
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003371// For register list parsing, we need to map from raw GPR register numbering
3372// to the enumeration values. The enumeration values aren't sorted by
3373// register number due to our using "sp", "lr" and "pc" as canonical names.
3374static unsigned getNextRegister(unsigned Reg) {
3375 // If this is a GPR, we need to do it manually, otherwise we can rely
3376 // on the sort ordering of the enumeration since the other reg-classes
3377 // are sane.
3378 if (!ARMMCRegisterClasses[ARM::GPRRegClassID].contains(Reg))
3379 return Reg + 1;
3380 switch(Reg) {
Craig Toppere55c5562012-02-07 02:50:20 +00003381 default: llvm_unreachable("Invalid GPR number!");
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003382 case ARM::R0: return ARM::R1; case ARM::R1: return ARM::R2;
3383 case ARM::R2: return ARM::R3; case ARM::R3: return ARM::R4;
3384 case ARM::R4: return ARM::R5; case ARM::R5: return ARM::R6;
3385 case ARM::R6: return ARM::R7; case ARM::R7: return ARM::R8;
3386 case ARM::R8: return ARM::R9; case ARM::R9: return ARM::R10;
3387 case ARM::R10: return ARM::R11; case ARM::R11: return ARM::R12;
3388 case ARM::R12: return ARM::SP; case ARM::SP: return ARM::LR;
3389 case ARM::LR: return ARM::PC; case ARM::PC: return ARM::R0;
3390 }
3391}
3392
Jim Grosbach85a23432011-11-11 21:27:40 +00003393// Return the low-subreg of a given Q register.
3394static unsigned getDRegFromQReg(unsigned QReg) {
3395 switch (QReg) {
3396 default: llvm_unreachable("expected a Q register!");
3397 case ARM::Q0: return ARM::D0;
3398 case ARM::Q1: return ARM::D2;
3399 case ARM::Q2: return ARM::D4;
3400 case ARM::Q3: return ARM::D6;
3401 case ARM::Q4: return ARM::D8;
3402 case ARM::Q5: return ARM::D10;
3403 case ARM::Q6: return ARM::D12;
3404 case ARM::Q7: return ARM::D14;
3405 case ARM::Q8: return ARM::D16;
Jim Grosbacha92a5d82011-11-15 21:01:30 +00003406 case ARM::Q9: return ARM::D18;
Jim Grosbach85a23432011-11-11 21:27:40 +00003407 case ARM::Q10: return ARM::D20;
3408 case ARM::Q11: return ARM::D22;
3409 case ARM::Q12: return ARM::D24;
3410 case ARM::Q13: return ARM::D26;
3411 case ARM::Q14: return ARM::D28;
3412 case ARM::Q15: return ARM::D30;
3413 }
3414}
3415
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003416/// Parse a register list.
David Blaikie960ea3f2014-06-08 16:18:35 +00003417bool ARMAsmParser::parseRegisterList(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003418 MCAsmParser &Parser = getParser();
Sean Callanan936b0d32010-01-19 21:44:56 +00003419 assert(Parser.getTok().is(AsmToken::LCurly) &&
Bill Wendling4f4bce02010-11-06 10:48:18 +00003420 "Token is not a Left Curly Brace");
Bill Wendlinge18980a2010-11-06 22:36:58 +00003421 SMLoc S = Parser.getTok().getLoc();
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003422 Parser.Lex(); // Eat '{' token.
3423 SMLoc RegLoc = Parser.getTok().getLoc();
Kevin Enderbya2b99102009-10-09 21:12:28 +00003424
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003425 // Check the first register in the list to see what register class
3426 // this is a list of.
3427 int Reg = tryParseRegister();
3428 if (Reg == -1)
3429 return Error(RegLoc, "register expected");
3430
Jim Grosbach85a23432011-11-11 21:27:40 +00003431 // The reglist instructions have at most 16 registers, so reserve
3432 // space for that many.
Chad Rosierfa705ee2013-07-01 20:49:23 +00003433 int EReg = 0;
3434 SmallVector<std::pair<unsigned, unsigned>, 16> Registers;
Jim Grosbach85a23432011-11-11 21:27:40 +00003435
3436 // Allow Q regs and just interpret them as the two D sub-registers.
3437 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(Reg)) {
3438 Reg = getDRegFromQReg(Reg);
Chad Rosierfa705ee2013-07-01 20:49:23 +00003439 EReg = MRI->getEncodingValue(Reg);
3440 Registers.push_back(std::pair<unsigned, unsigned>(EReg, Reg));
Jim Grosbach85a23432011-11-11 21:27:40 +00003441 ++Reg;
3442 }
Benjamin Kramer0d6d0982011-10-22 16:50:00 +00003443 const MCRegisterClass *RC;
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003444 if (ARMMCRegisterClasses[ARM::GPRRegClassID].contains(Reg))
3445 RC = &ARMMCRegisterClasses[ARM::GPRRegClassID];
3446 else if (ARMMCRegisterClasses[ARM::DPRRegClassID].contains(Reg))
3447 RC = &ARMMCRegisterClasses[ARM::DPRRegClassID];
3448 else if (ARMMCRegisterClasses[ARM::SPRRegClassID].contains(Reg))
3449 RC = &ARMMCRegisterClasses[ARM::SPRRegClassID];
3450 else
3451 return Error(RegLoc, "invalid register in register list");
3452
Jim Grosbach85a23432011-11-11 21:27:40 +00003453 // Store the register.
Chad Rosierfa705ee2013-07-01 20:49:23 +00003454 EReg = MRI->getEncodingValue(Reg);
3455 Registers.push_back(std::pair<unsigned, unsigned>(EReg, Reg));
Kevin Enderbya2b99102009-10-09 21:12:28 +00003456
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003457 // This starts immediately after the first register token in the list,
3458 // so we can see either a comma or a minus (range separator) as a legal
3459 // next token.
3460 while (Parser.getTok().is(AsmToken::Comma) ||
3461 Parser.getTok().is(AsmToken::Minus)) {
3462 if (Parser.getTok().is(AsmToken::Minus)) {
Jim Grosbache891fe82011-11-15 23:19:15 +00003463 Parser.Lex(); // Eat the minus.
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003464 SMLoc AfterMinusLoc = Parser.getTok().getLoc();
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003465 int EndReg = tryParseRegister();
3466 if (EndReg == -1)
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003467 return Error(AfterMinusLoc, "register expected");
Jim Grosbach85a23432011-11-11 21:27:40 +00003468 // Allow Q regs and just interpret them as the two D sub-registers.
3469 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(EndReg))
3470 EndReg = getDRegFromQReg(EndReg) + 1;
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003471 // If the register is the same as the start reg, there's nothing
3472 // more to do.
3473 if (Reg == EndReg)
3474 continue;
3475 // The register must be in the same register class as the first.
3476 if (!RC->contains(EndReg))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003477 return Error(AfterMinusLoc, "invalid register in register list");
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003478 // Ranges must go from low to high.
Eric Christopher6ac277c2012-08-09 22:10:21 +00003479 if (MRI->getEncodingValue(Reg) > MRI->getEncodingValue(EndReg))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003480 return Error(AfterMinusLoc, "bad range in register list");
Kevin Enderbya2b99102009-10-09 21:12:28 +00003481
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003482 // Add all the registers in the range to the register list.
3483 while (Reg != EndReg) {
3484 Reg = getNextRegister(Reg);
Chad Rosierfa705ee2013-07-01 20:49:23 +00003485 EReg = MRI->getEncodingValue(Reg);
3486 Registers.push_back(std::pair<unsigned, unsigned>(EReg, Reg));
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003487 }
3488 continue;
3489 }
3490 Parser.Lex(); // Eat the comma.
3491 RegLoc = Parser.getTok().getLoc();
3492 int OldReg = Reg;
Jim Grosbach98bc7972011-12-08 21:34:20 +00003493 const AsmToken RegTok = Parser.getTok();
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003494 Reg = tryParseRegister();
3495 if (Reg == -1)
Jim Grosbach3337e392011-09-12 23:36:42 +00003496 return Error(RegLoc, "register expected");
Jim Grosbach85a23432011-11-11 21:27:40 +00003497 // Allow Q regs and just interpret them as the two D sub-registers.
3498 bool isQReg = false;
3499 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(Reg)) {
3500 Reg = getDRegFromQReg(Reg);
3501 isQReg = true;
3502 }
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003503 // The register must be in the same register class as the first.
3504 if (!RC->contains(Reg))
3505 return Error(RegLoc, "invalid register in register list");
3506 // List must be monotonically increasing.
Eric Christopher6ac277c2012-08-09 22:10:21 +00003507 if (MRI->getEncodingValue(Reg) < MRI->getEncodingValue(OldReg)) {
Jim Grosbach905686a2012-03-16 20:48:38 +00003508 if (ARMMCRegisterClasses[ARM::GPRRegClassID].contains(Reg))
3509 Warning(RegLoc, "register list not in ascending order");
3510 else
3511 return Error(RegLoc, "register list not in ascending order");
3512 }
Eric Christopher6ac277c2012-08-09 22:10:21 +00003513 if (MRI->getEncodingValue(Reg) == MRI->getEncodingValue(OldReg)) {
Jim Grosbach98bc7972011-12-08 21:34:20 +00003514 Warning(RegLoc, "duplicated register (" + RegTok.getString() +
3515 ") in register list");
3516 continue;
3517 }
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003518 // VFP register lists must also be contiguous.
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003519 if (RC != &ARMMCRegisterClasses[ARM::GPRRegClassID] &&
3520 Reg != OldReg + 1)
3521 return Error(RegLoc, "non-contiguous register range");
Chad Rosierfa705ee2013-07-01 20:49:23 +00003522 EReg = MRI->getEncodingValue(Reg);
3523 Registers.push_back(std::pair<unsigned, unsigned>(EReg, Reg));
3524 if (isQReg) {
3525 EReg = MRI->getEncodingValue(++Reg);
3526 Registers.push_back(std::pair<unsigned, unsigned>(EReg, Reg));
3527 }
Bill Wendlinge18980a2010-11-06 22:36:58 +00003528 }
3529
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003530 if (Parser.getTok().isNot(AsmToken::RCurly))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003531 return Error(Parser.getTok().getLoc(), "'}' expected");
3532 SMLoc E = Parser.getTok().getEndLoc();
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003533 Parser.Lex(); // Eat '}' token.
3534
Jim Grosbach18bf3632011-12-13 21:48:29 +00003535 // Push the register list operand.
Bill Wendling2063b842010-11-18 23:43:05 +00003536 Operands.push_back(ARMOperand::CreateRegList(Registers, S, E));
Jim Grosbach18bf3632011-12-13 21:48:29 +00003537
3538 // The ARM system instruction variants for LDM/STM have a '^' token here.
3539 if (Parser.getTok().is(AsmToken::Caret)) {
3540 Operands.push_back(ARMOperand::CreateToken("^",Parser.getTok().getLoc()));
3541 Parser.Lex(); // Eat '^' token.
3542 }
3543
Bill Wendling2063b842010-11-18 23:43:05 +00003544 return false;
Kevin Enderbya2b99102009-10-09 21:12:28 +00003545}
3546
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003547// Helper function to parse the lane index for vector lists.
3548ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003549parseVectorLane(VectorLaneTy &LaneKind, unsigned &Index, SMLoc &EndLoc) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003550 MCAsmParser &Parser = getParser();
Jim Grosbach04945c42011-12-02 00:35:16 +00003551 Index = 0; // Always return a defined index value.
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003552 if (Parser.getTok().is(AsmToken::LBrac)) {
3553 Parser.Lex(); // Eat the '['.
3554 if (Parser.getTok().is(AsmToken::RBrac)) {
3555 // "Dn[]" is the 'all lanes' syntax.
3556 LaneKind = AllLanes;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003557 EndLoc = Parser.getTok().getEndLoc();
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003558 Parser.Lex(); // Eat the ']'.
3559 return MatchOperand_Success;
3560 }
Jim Grosbach67e76ba2012-03-19 20:39:53 +00003561
3562 // There's an optional '#' token here. Normally there wouldn't be, but
3563 // inline assemble puts one in, and it's friendly to accept that.
3564 if (Parser.getTok().is(AsmToken::Hash))
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00003565 Parser.Lex(); // Eat '#' or '$'.
Jim Grosbach67e76ba2012-03-19 20:39:53 +00003566
Jim Grosbach7de7ab82011-12-21 01:19:23 +00003567 const MCExpr *LaneIndex;
3568 SMLoc Loc = Parser.getTok().getLoc();
Jim Grosbachd2037eb2013-02-20 22:21:35 +00003569 if (getParser().parseExpression(LaneIndex)) {
Jim Grosbach7de7ab82011-12-21 01:19:23 +00003570 Error(Loc, "illegal expression");
3571 return MatchOperand_ParseFail;
Jim Grosbach04945c42011-12-02 00:35:16 +00003572 }
Jim Grosbach7de7ab82011-12-21 01:19:23 +00003573 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(LaneIndex);
3574 if (!CE) {
3575 Error(Loc, "lane index must be empty or an integer");
3576 return MatchOperand_ParseFail;
3577 }
3578 if (Parser.getTok().isNot(AsmToken::RBrac)) {
3579 Error(Parser.getTok().getLoc(), "']' expected");
3580 return MatchOperand_ParseFail;
3581 }
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003582 EndLoc = Parser.getTok().getEndLoc();
Jim Grosbach7de7ab82011-12-21 01:19:23 +00003583 Parser.Lex(); // Eat the ']'.
3584 int64_t Val = CE->getValue();
3585
3586 // FIXME: Make this range check context sensitive for .8, .16, .32.
3587 if (Val < 0 || Val > 7) {
3588 Error(Parser.getTok().getLoc(), "lane index out of range");
3589 return MatchOperand_ParseFail;
3590 }
3591 Index = Val;
3592 LaneKind = IndexedLane;
3593 return MatchOperand_Success;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003594 }
3595 LaneKind = NoLanes;
3596 return MatchOperand_Success;
3597}
3598
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003599// parse a vector register list
David Blaikie960ea3f2014-06-08 16:18:35 +00003600ARMAsmParser::OperandMatchResultTy
3601ARMAsmParser::parseVectorList(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003602 MCAsmParser &Parser = getParser();
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003603 VectorLaneTy LaneKind;
Jim Grosbach04945c42011-12-02 00:35:16 +00003604 unsigned LaneIndex;
Jim Grosbach8d579232011-11-15 21:45:55 +00003605 SMLoc S = Parser.getTok().getLoc();
3606 // As an extension (to match gas), support a plain D register or Q register
3607 // (without encosing curly braces) as a single or double entry list,
3608 // respectively.
3609 if (Parser.getTok().is(AsmToken::Identifier)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003610 SMLoc E = Parser.getTok().getEndLoc();
Jim Grosbach8d579232011-11-15 21:45:55 +00003611 int Reg = tryParseRegister();
3612 if (Reg == -1)
3613 return MatchOperand_NoMatch;
Jim Grosbach8d579232011-11-15 21:45:55 +00003614 if (ARMMCRegisterClasses[ARM::DPRRegClassID].contains(Reg)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003615 OperandMatchResultTy Res = parseVectorLane(LaneKind, LaneIndex, E);
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003616 if (Res != MatchOperand_Success)
3617 return Res;
3618 switch (LaneKind) {
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003619 case NoLanes:
Jim Grosbach2f50e922011-12-15 21:44:33 +00003620 Operands.push_back(ARMOperand::CreateVectorList(Reg, 1, false, S, E));
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003621 break;
3622 case AllLanes:
Jim Grosbachc5af54e2011-12-21 00:38:54 +00003623 Operands.push_back(ARMOperand::CreateVectorListAllLanes(Reg, 1, false,
3624 S, E));
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003625 break;
Jim Grosbach04945c42011-12-02 00:35:16 +00003626 case IndexedLane:
3627 Operands.push_back(ARMOperand::CreateVectorListIndexed(Reg, 1,
Jim Grosbach75e2ab52011-12-20 19:21:26 +00003628 LaneIndex,
3629 false, S, E));
Jim Grosbach04945c42011-12-02 00:35:16 +00003630 break;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003631 }
Jim Grosbach8d579232011-11-15 21:45:55 +00003632 return MatchOperand_Success;
3633 }
3634 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(Reg)) {
3635 Reg = getDRegFromQReg(Reg);
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003636 OperandMatchResultTy Res = parseVectorLane(LaneKind, LaneIndex, E);
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003637 if (Res != MatchOperand_Success)
3638 return Res;
3639 switch (LaneKind) {
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003640 case NoLanes:
Jim Grosbachc988e0c2012-03-05 19:33:30 +00003641 Reg = MRI->getMatchingSuperReg(Reg, ARM::dsub_0,
Jim Grosbach13a292c2012-03-06 22:01:44 +00003642 &ARMMCRegisterClasses[ARM::DPairRegClassID]);
Jim Grosbach2f50e922011-12-15 21:44:33 +00003643 Operands.push_back(ARMOperand::CreateVectorList(Reg, 2, false, S, E));
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003644 break;
3645 case AllLanes:
Jim Grosbach13a292c2012-03-06 22:01:44 +00003646 Reg = MRI->getMatchingSuperReg(Reg, ARM::dsub_0,
3647 &ARMMCRegisterClasses[ARM::DPairRegClassID]);
Jim Grosbachc5af54e2011-12-21 00:38:54 +00003648 Operands.push_back(ARMOperand::CreateVectorListAllLanes(Reg, 2, false,
3649 S, E));
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003650 break;
Jim Grosbach04945c42011-12-02 00:35:16 +00003651 case IndexedLane:
3652 Operands.push_back(ARMOperand::CreateVectorListIndexed(Reg, 2,
Jim Grosbach75e2ab52011-12-20 19:21:26 +00003653 LaneIndex,
3654 false, S, E));
Jim Grosbach04945c42011-12-02 00:35:16 +00003655 break;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003656 }
Jim Grosbach8d579232011-11-15 21:45:55 +00003657 return MatchOperand_Success;
3658 }
3659 Error(S, "vector register expected");
3660 return MatchOperand_ParseFail;
3661 }
3662
3663 if (Parser.getTok().isNot(AsmToken::LCurly))
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003664 return MatchOperand_NoMatch;
3665
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003666 Parser.Lex(); // Eat '{' token.
3667 SMLoc RegLoc = Parser.getTok().getLoc();
3668
3669 int Reg = tryParseRegister();
3670 if (Reg == -1) {
3671 Error(RegLoc, "register expected");
3672 return MatchOperand_ParseFail;
3673 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003674 unsigned Count = 1;
Jim Grosbachc2f16a32011-12-15 21:54:55 +00003675 int Spacing = 0;
Jim Grosbach080a4992011-10-28 00:06:50 +00003676 unsigned FirstReg = Reg;
3677 // The list is of D registers, but we also allow Q regs and just interpret
3678 // them as the two D sub-registers.
3679 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(Reg)) {
3680 FirstReg = Reg = getDRegFromQReg(Reg);
Jim Grosbach2f50e922011-12-15 21:44:33 +00003681 Spacing = 1; // double-spacing requires explicit D registers, otherwise
3682 // it's ambiguous with four-register single spaced.
Jim Grosbach080a4992011-10-28 00:06:50 +00003683 ++Reg;
3684 ++Count;
3685 }
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003686
3687 SMLoc E;
3688 if (parseVectorLane(LaneKind, LaneIndex, E) != MatchOperand_Success)
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003689 return MatchOperand_ParseFail;
Jim Grosbach080a4992011-10-28 00:06:50 +00003690
Jim Grosbache891fe82011-11-15 23:19:15 +00003691 while (Parser.getTok().is(AsmToken::Comma) ||
3692 Parser.getTok().is(AsmToken::Minus)) {
3693 if (Parser.getTok().is(AsmToken::Minus)) {
Jim Grosbach2f50e922011-12-15 21:44:33 +00003694 if (!Spacing)
3695 Spacing = 1; // Register range implies a single spaced list.
3696 else if (Spacing == 2) {
3697 Error(Parser.getTok().getLoc(),
3698 "sequential registers in double spaced list");
3699 return MatchOperand_ParseFail;
3700 }
Jim Grosbache891fe82011-11-15 23:19:15 +00003701 Parser.Lex(); // Eat the minus.
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003702 SMLoc AfterMinusLoc = Parser.getTok().getLoc();
Jim Grosbache891fe82011-11-15 23:19:15 +00003703 int EndReg = tryParseRegister();
3704 if (EndReg == -1) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003705 Error(AfterMinusLoc, "register expected");
Jim Grosbache891fe82011-11-15 23:19:15 +00003706 return MatchOperand_ParseFail;
3707 }
3708 // Allow Q regs and just interpret them as the two D sub-registers.
3709 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(EndReg))
3710 EndReg = getDRegFromQReg(EndReg) + 1;
3711 // If the register is the same as the start reg, there's nothing
3712 // more to do.
3713 if (Reg == EndReg)
3714 continue;
3715 // The register must be in the same register class as the first.
3716 if (!ARMMCRegisterClasses[ARM::DPRRegClassID].contains(EndReg)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003717 Error(AfterMinusLoc, "invalid register in register list");
Jim Grosbache891fe82011-11-15 23:19:15 +00003718 return MatchOperand_ParseFail;
3719 }
3720 // Ranges must go from low to high.
3721 if (Reg > EndReg) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003722 Error(AfterMinusLoc, "bad range in register list");
Jim Grosbache891fe82011-11-15 23:19:15 +00003723 return MatchOperand_ParseFail;
3724 }
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003725 // Parse the lane specifier if present.
3726 VectorLaneTy NextLaneKind;
Jim Grosbach04945c42011-12-02 00:35:16 +00003727 unsigned NextLaneIndex;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003728 if (parseVectorLane(NextLaneKind, NextLaneIndex, E) !=
3729 MatchOperand_Success)
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003730 return MatchOperand_ParseFail;
Jim Grosbach04945c42011-12-02 00:35:16 +00003731 if (NextLaneKind != LaneKind || LaneIndex != NextLaneIndex) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003732 Error(AfterMinusLoc, "mismatched lane index in register list");
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003733 return MatchOperand_ParseFail;
3734 }
Jim Grosbache891fe82011-11-15 23:19:15 +00003735
3736 // Add all the registers in the range to the register list.
3737 Count += EndReg - Reg;
3738 Reg = EndReg;
3739 continue;
3740 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003741 Parser.Lex(); // Eat the comma.
3742 RegLoc = Parser.getTok().getLoc();
3743 int OldReg = Reg;
3744 Reg = tryParseRegister();
3745 if (Reg == -1) {
3746 Error(RegLoc, "register expected");
3747 return MatchOperand_ParseFail;
3748 }
Jim Grosbach080a4992011-10-28 00:06:50 +00003749 // vector register lists must be contiguous.
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003750 // It's OK to use the enumeration values directly here rather, as the
3751 // VFP register classes have the enum sorted properly.
Jim Grosbach080a4992011-10-28 00:06:50 +00003752 //
3753 // The list is of D registers, but we also allow Q regs and just interpret
3754 // them as the two D sub-registers.
3755 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(Reg)) {
Jim Grosbach2f50e922011-12-15 21:44:33 +00003756 if (!Spacing)
3757 Spacing = 1; // Register range implies a single spaced list.
3758 else if (Spacing == 2) {
3759 Error(RegLoc,
3760 "invalid register in double-spaced list (must be 'D' register')");
3761 return MatchOperand_ParseFail;
3762 }
Jim Grosbach080a4992011-10-28 00:06:50 +00003763 Reg = getDRegFromQReg(Reg);
3764 if (Reg != OldReg + 1) {
3765 Error(RegLoc, "non-contiguous register range");
3766 return MatchOperand_ParseFail;
3767 }
3768 ++Reg;
3769 Count += 2;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003770 // Parse the lane specifier if present.
3771 VectorLaneTy NextLaneKind;
Jim Grosbach04945c42011-12-02 00:35:16 +00003772 unsigned NextLaneIndex;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003773 SMLoc LaneLoc = Parser.getTok().getLoc();
3774 if (parseVectorLane(NextLaneKind, NextLaneIndex, E) !=
3775 MatchOperand_Success)
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003776 return MatchOperand_ParseFail;
Jim Grosbach04945c42011-12-02 00:35:16 +00003777 if (NextLaneKind != LaneKind || LaneIndex != NextLaneIndex) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003778 Error(LaneLoc, "mismatched lane index in register list");
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003779 return MatchOperand_ParseFail;
3780 }
Jim Grosbach080a4992011-10-28 00:06:50 +00003781 continue;
3782 }
Jim Grosbach2f50e922011-12-15 21:44:33 +00003783 // Normal D register.
3784 // Figure out the register spacing (single or double) of the list if
3785 // we don't know it already.
3786 if (!Spacing)
3787 Spacing = 1 + (Reg == OldReg + 2);
3788
3789 // Just check that it's contiguous and keep going.
3790 if (Reg != OldReg + Spacing) {
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003791 Error(RegLoc, "non-contiguous register range");
3792 return MatchOperand_ParseFail;
3793 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003794 ++Count;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003795 // Parse the lane specifier if present.
3796 VectorLaneTy NextLaneKind;
Jim Grosbach04945c42011-12-02 00:35:16 +00003797 unsigned NextLaneIndex;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003798 SMLoc EndLoc = Parser.getTok().getLoc();
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003799 if (parseVectorLane(NextLaneKind, NextLaneIndex, E) != MatchOperand_Success)
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003800 return MatchOperand_ParseFail;
Jim Grosbach04945c42011-12-02 00:35:16 +00003801 if (NextLaneKind != LaneKind || LaneIndex != NextLaneIndex) {
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003802 Error(EndLoc, "mismatched lane index in register list");
3803 return MatchOperand_ParseFail;
3804 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003805 }
3806
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003807 if (Parser.getTok().isNot(AsmToken::RCurly)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003808 Error(Parser.getTok().getLoc(), "'}' expected");
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003809 return MatchOperand_ParseFail;
3810 }
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003811 E = Parser.getTok().getEndLoc();
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003812 Parser.Lex(); // Eat '}' token.
3813
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003814 switch (LaneKind) {
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003815 case NoLanes:
Jim Grosbach13a292c2012-03-06 22:01:44 +00003816 // Two-register operands have been converted to the
Jim Grosbache5307f92012-03-05 21:43:40 +00003817 // composite register classes.
3818 if (Count == 2) {
3819 const MCRegisterClass *RC = (Spacing == 1) ?
3820 &ARMMCRegisterClasses[ARM::DPairRegClassID] :
3821 &ARMMCRegisterClasses[ARM::DPairSpcRegClassID];
3822 FirstReg = MRI->getMatchingSuperReg(FirstReg, ARM::dsub_0, RC);
3823 }
Jim Grosbachc988e0c2012-03-05 19:33:30 +00003824
Jim Grosbach2f50e922011-12-15 21:44:33 +00003825 Operands.push_back(ARMOperand::CreateVectorList(FirstReg, Count,
3826 (Spacing == 2), S, E));
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003827 break;
3828 case AllLanes:
Jim Grosbach13a292c2012-03-06 22:01:44 +00003829 // Two-register operands have been converted to the
3830 // composite register classes.
Jim Grosbached428bc2012-03-06 23:10:38 +00003831 if (Count == 2) {
3832 const MCRegisterClass *RC = (Spacing == 1) ?
3833 &ARMMCRegisterClasses[ARM::DPairRegClassID] :
3834 &ARMMCRegisterClasses[ARM::DPairSpcRegClassID];
Jim Grosbach13a292c2012-03-06 22:01:44 +00003835 FirstReg = MRI->getMatchingSuperReg(FirstReg, ARM::dsub_0, RC);
3836 }
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003837 Operands.push_back(ARMOperand::CreateVectorListAllLanes(FirstReg, Count,
Jim Grosbachc5af54e2011-12-21 00:38:54 +00003838 (Spacing == 2),
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003839 S, E));
3840 break;
Jim Grosbach04945c42011-12-02 00:35:16 +00003841 case IndexedLane:
3842 Operands.push_back(ARMOperand::CreateVectorListIndexed(FirstReg, Count,
Jim Grosbach75e2ab52011-12-20 19:21:26 +00003843 LaneIndex,
3844 (Spacing == 2),
3845 S, E));
Jim Grosbach04945c42011-12-02 00:35:16 +00003846 break;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003847 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003848 return MatchOperand_Success;
3849}
3850
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003851/// parseMemBarrierOptOperand - Try to parse DSB/DMB data barrier options.
David Blaikie960ea3f2014-06-08 16:18:35 +00003852ARMAsmParser::OperandMatchResultTy
3853ARMAsmParser::parseMemBarrierOptOperand(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003854 MCAsmParser &Parser = getParser();
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003855 SMLoc S = Parser.getTok().getLoc();
3856 const AsmToken &Tok = Parser.getTok();
Jiangning Liu288e1af2012-08-02 08:21:27 +00003857 unsigned Opt;
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003858
Jiangning Liu288e1af2012-08-02 08:21:27 +00003859 if (Tok.is(AsmToken::Identifier)) {
3860 StringRef OptStr = Tok.getString();
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003861
Jiangning Liu288e1af2012-08-02 08:21:27 +00003862 Opt = StringSwitch<unsigned>(OptStr.slice(0, OptStr.size()).lower())
3863 .Case("sy", ARM_MB::SY)
3864 .Case("st", ARM_MB::ST)
Joey Gouly926d3f52013-09-05 15:35:24 +00003865 .Case("ld", ARM_MB::LD)
Jiangning Liu288e1af2012-08-02 08:21:27 +00003866 .Case("sh", ARM_MB::ISH)
3867 .Case("ish", ARM_MB::ISH)
3868 .Case("shst", ARM_MB::ISHST)
3869 .Case("ishst", ARM_MB::ISHST)
Joey Gouly926d3f52013-09-05 15:35:24 +00003870 .Case("ishld", ARM_MB::ISHLD)
Jiangning Liu288e1af2012-08-02 08:21:27 +00003871 .Case("nsh", ARM_MB::NSH)
3872 .Case("un", ARM_MB::NSH)
3873 .Case("nshst", ARM_MB::NSHST)
Joey Gouly926d3f52013-09-05 15:35:24 +00003874 .Case("nshld", ARM_MB::NSHLD)
Jiangning Liu288e1af2012-08-02 08:21:27 +00003875 .Case("unst", ARM_MB::NSHST)
3876 .Case("osh", ARM_MB::OSH)
3877 .Case("oshst", ARM_MB::OSHST)
Joey Gouly926d3f52013-09-05 15:35:24 +00003878 .Case("oshld", ARM_MB::OSHLD)
Jiangning Liu288e1af2012-08-02 08:21:27 +00003879 .Default(~0U);
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003880
Joey Gouly926d3f52013-09-05 15:35:24 +00003881 // ishld, oshld, nshld and ld are only available from ARMv8.
3882 if (!hasV8Ops() && (Opt == ARM_MB::ISHLD || Opt == ARM_MB::OSHLD ||
3883 Opt == ARM_MB::NSHLD || Opt == ARM_MB::LD))
3884 Opt = ~0U;
3885
Jiangning Liu288e1af2012-08-02 08:21:27 +00003886 if (Opt == ~0U)
3887 return MatchOperand_NoMatch;
3888
3889 Parser.Lex(); // Eat identifier token.
3890 } else if (Tok.is(AsmToken::Hash) ||
3891 Tok.is(AsmToken::Dollar) ||
3892 Tok.is(AsmToken::Integer)) {
3893 if (Parser.getTok().isNot(AsmToken::Integer))
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00003894 Parser.Lex(); // Eat '#' or '$'.
Jiangning Liu288e1af2012-08-02 08:21:27 +00003895 SMLoc Loc = Parser.getTok().getLoc();
3896
3897 const MCExpr *MemBarrierID;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00003898 if (getParser().parseExpression(MemBarrierID)) {
Jiangning Liu288e1af2012-08-02 08:21:27 +00003899 Error(Loc, "illegal expression");
3900 return MatchOperand_ParseFail;
3901 }
Saleem Abdulrasool4ab6e732014-02-23 17:45:36 +00003902
Jiangning Liu288e1af2012-08-02 08:21:27 +00003903 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(MemBarrierID);
3904 if (!CE) {
3905 Error(Loc, "constant expression expected");
3906 return MatchOperand_ParseFail;
3907 }
3908
3909 int Val = CE->getValue();
3910 if (Val & ~0xf) {
3911 Error(Loc, "immediate value out of range");
3912 return MatchOperand_ParseFail;
3913 }
3914
3915 Opt = ARM_MB::RESERVED_0 + Val;
3916 } else
3917 return MatchOperand_ParseFail;
3918
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003919 Operands.push_back(ARMOperand::CreateMemBarrierOpt((ARM_MB::MemBOpt)Opt, S));
Jim Grosbach861e49c2011-02-12 01:34:40 +00003920 return MatchOperand_Success;
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003921}
3922
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00003923/// parseInstSyncBarrierOptOperand - Try to parse ISB inst sync barrier options.
David Blaikie960ea3f2014-06-08 16:18:35 +00003924ARMAsmParser::OperandMatchResultTy
3925ARMAsmParser::parseInstSyncBarrierOptOperand(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003926 MCAsmParser &Parser = getParser();
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00003927 SMLoc S = Parser.getTok().getLoc();
3928 const AsmToken &Tok = Parser.getTok();
3929 unsigned Opt;
3930
3931 if (Tok.is(AsmToken::Identifier)) {
3932 StringRef OptStr = Tok.getString();
3933
Benjamin Kramer3e9237a2013-11-09 22:48:13 +00003934 if (OptStr.equals_lower("sy"))
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00003935 Opt = ARM_ISB::SY;
3936 else
3937 return MatchOperand_NoMatch;
3938
3939 Parser.Lex(); // Eat identifier token.
3940 } else if (Tok.is(AsmToken::Hash) ||
3941 Tok.is(AsmToken::Dollar) ||
3942 Tok.is(AsmToken::Integer)) {
3943 if (Parser.getTok().isNot(AsmToken::Integer))
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00003944 Parser.Lex(); // Eat '#' or '$'.
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00003945 SMLoc Loc = Parser.getTok().getLoc();
3946
3947 const MCExpr *ISBarrierID;
3948 if (getParser().parseExpression(ISBarrierID)) {
3949 Error(Loc, "illegal expression");
3950 return MatchOperand_ParseFail;
3951 }
3952
3953 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ISBarrierID);
3954 if (!CE) {
3955 Error(Loc, "constant expression expected");
3956 return MatchOperand_ParseFail;
3957 }
3958
3959 int Val = CE->getValue();
3960 if (Val & ~0xf) {
3961 Error(Loc, "immediate value out of range");
3962 return MatchOperand_ParseFail;
3963 }
3964
3965 Opt = ARM_ISB::RESERVED_0 + Val;
3966 } else
3967 return MatchOperand_ParseFail;
3968
3969 Operands.push_back(ARMOperand::CreateInstSyncBarrierOpt(
3970 (ARM_ISB::InstSyncBOpt)Opt, S));
3971 return MatchOperand_Success;
3972}
3973
3974
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003975/// parseProcIFlagsOperand - Try to parse iflags from CPS instruction.
David Blaikie960ea3f2014-06-08 16:18:35 +00003976ARMAsmParser::OperandMatchResultTy
3977ARMAsmParser::parseProcIFlagsOperand(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003978 MCAsmParser &Parser = getParser();
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00003979 SMLoc S = Parser.getTok().getLoc();
3980 const AsmToken &Tok = Parser.getTok();
Richard Bartonb0ec3752012-06-14 10:48:04 +00003981 if (!Tok.is(AsmToken::Identifier))
3982 return MatchOperand_NoMatch;
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00003983 StringRef IFlagsStr = Tok.getString();
3984
Owen Anderson10c5b122011-10-05 17:16:40 +00003985 // An iflags string of "none" is interpreted to mean that none of the AIF
3986 // bits are set. Not a terribly useful instruction, but a valid encoding.
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00003987 unsigned IFlags = 0;
Owen Anderson10c5b122011-10-05 17:16:40 +00003988 if (IFlagsStr != "none") {
3989 for (int i = 0, e = IFlagsStr.size(); i != e; ++i) {
3990 unsigned Flag = StringSwitch<unsigned>(IFlagsStr.substr(i, 1))
3991 .Case("a", ARM_PROC::A)
3992 .Case("i", ARM_PROC::I)
3993 .Case("f", ARM_PROC::F)
3994 .Default(~0U);
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00003995
Owen Anderson10c5b122011-10-05 17:16:40 +00003996 // If some specific iflag is already set, it means that some letter is
3997 // present more than once, this is not acceptable.
3998 if (Flag == ~0U || (IFlags & Flag))
3999 return MatchOperand_NoMatch;
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00004000
Owen Anderson10c5b122011-10-05 17:16:40 +00004001 IFlags |= Flag;
4002 }
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00004003 }
4004
4005 Parser.Lex(); // Eat identifier token.
4006 Operands.push_back(ARMOperand::CreateProcIFlags((ARM_PROC::IFlags)IFlags, S));
4007 return MatchOperand_Success;
4008}
4009
Jim Grosbach2d6ef442011-07-25 20:14:50 +00004010/// parseMSRMaskOperand - Try to parse mask flags from MSR instruction.
David Blaikie960ea3f2014-06-08 16:18:35 +00004011ARMAsmParser::OperandMatchResultTy
4012ARMAsmParser::parseMSRMaskOperand(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00004013 MCAsmParser &Parser = getParser();
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00004014 SMLoc S = Parser.getTok().getLoc();
4015 const AsmToken &Tok = Parser.getTok();
Craig Toppera004b0d2012-10-09 04:55:28 +00004016 if (!Tok.is(AsmToken::Identifier))
4017 return MatchOperand_NoMatch;
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00004018 StringRef Mask = Tok.getString();
4019
James Molloy21efa7d2011-09-28 14:21:38 +00004020 if (isMClass()) {
4021 // See ARMv6-M 10.1.1
Jim Grosbachd28888d2012-03-15 21:34:14 +00004022 std::string Name = Mask.lower();
4023 unsigned FlagsVal = StringSwitch<unsigned>(Name)
Kevin Enderbyf1b225d2012-05-17 22:18:01 +00004024 // Note: in the documentation:
4025 // ARM deprecates using MSR APSR without a _<bits> qualifier as an alias
4026 // for MSR APSR_nzcvq.
4027 // but we do make it an alias here. This is so to get the "mask encoding"
4028 // bits correct on MSR APSR writes.
4029 //
4030 // FIXME: Note the 0xc00 "mask encoding" bits version of the registers
4031 // should really only be allowed when writing a special register. Note
4032 // they get dropped in the MRS instruction reading a special register as
4033 // the SYSm field is only 8 bits.
Kevin Enderbyf1b225d2012-05-17 22:18:01 +00004034 .Case("apsr", 0x800)
4035 .Case("apsr_nzcvq", 0x800)
4036 .Case("apsr_g", 0x400)
4037 .Case("apsr_nzcvqg", 0xc00)
4038 .Case("iapsr", 0x801)
4039 .Case("iapsr_nzcvq", 0x801)
4040 .Case("iapsr_g", 0x401)
4041 .Case("iapsr_nzcvqg", 0xc01)
4042 .Case("eapsr", 0x802)
4043 .Case("eapsr_nzcvq", 0x802)
4044 .Case("eapsr_g", 0x402)
4045 .Case("eapsr_nzcvqg", 0xc02)
4046 .Case("xpsr", 0x803)
4047 .Case("xpsr_nzcvq", 0x803)
4048 .Case("xpsr_g", 0x403)
4049 .Case("xpsr_nzcvqg", 0xc03)
Kevin Enderby6c7279e2012-06-15 22:14:44 +00004050 .Case("ipsr", 0x805)
4051 .Case("epsr", 0x806)
4052 .Case("iepsr", 0x807)
4053 .Case("msp", 0x808)
4054 .Case("psp", 0x809)
4055 .Case("primask", 0x810)
4056 .Case("basepri", 0x811)
4057 .Case("basepri_max", 0x812)
4058 .Case("faultmask", 0x813)
4059 .Case("control", 0x814)
Bradley Smithf277c8a2016-01-25 11:25:36 +00004060 .Case("msplim", 0x80a)
4061 .Case("psplim", 0x80b)
4062 .Case("msp_ns", 0x888)
4063 .Case("psp_ns", 0x889)
4064 .Case("msplim_ns", 0x88a)
4065 .Case("psplim_ns", 0x88b)
4066 .Case("primask_ns", 0x890)
4067 .Case("basepri_ns", 0x891)
4068 .Case("basepri_max_ns", 0x892)
4069 .Case("faultmask_ns", 0x893)
4070 .Case("control_ns", 0x894)
4071 .Case("sp_ns", 0x898)
James Molloy21efa7d2011-09-28 14:21:38 +00004072 .Default(~0U);
Jim Grosbach3794d822011-12-22 17:17:10 +00004073
James Molloy21efa7d2011-09-28 14:21:38 +00004074 if (FlagsVal == ~0U)
4075 return MatchOperand_NoMatch;
4076
Artyom Skrobovcf296442015-09-24 17:31:16 +00004077 if (!hasDSP() && (FlagsVal & 0x400))
Renato Golin92c816c2014-09-01 11:25:07 +00004078 // The _g and _nzcvqg versions are only valid if the DSP extension is
4079 // available.
4080 return MatchOperand_NoMatch;
4081
Kevin Enderby6c7279e2012-06-15 22:14:44 +00004082 if (!hasV7Ops() && FlagsVal >= 0x811 && FlagsVal <= 0x813)
James Molloy21efa7d2011-09-28 14:21:38 +00004083 // basepri, basepri_max and faultmask only valid for V7m.
4084 return MatchOperand_NoMatch;
Jim Grosbach3794d822011-12-22 17:17:10 +00004085
Bradley Smithf277c8a2016-01-25 11:25:36 +00004086 if (!has8MSecExt() && (FlagsVal == 0x80a || FlagsVal == 0x80b ||
4087 (FlagsVal > 0x814 && FlagsVal < 0xc00)))
4088 return MatchOperand_NoMatch;
4089
4090 if (!hasV8MMainline() && (FlagsVal == 0x88a || FlagsVal == 0x88b ||
4091 (FlagsVal > 0x890 && FlagsVal <= 0x893)))
4092 return MatchOperand_NoMatch;
4093
James Molloy21efa7d2011-09-28 14:21:38 +00004094 Parser.Lex(); // Eat identifier token.
4095 Operands.push_back(ARMOperand::CreateMSRMask(FlagsVal, S));
4096 return MatchOperand_Success;
4097 }
4098
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00004099 // Split spec_reg from flag, example: CPSR_sxf => "CPSR" and "sxf"
4100 size_t Start = 0, Next = Mask.find('_');
4101 StringRef Flags = "";
Benjamin Kramer20baffb2011-11-06 20:37:06 +00004102 std::string SpecReg = Mask.slice(Start, Next).lower();
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00004103 if (Next != StringRef::npos)
4104 Flags = Mask.slice(Next+1, Mask.size());
4105
4106 // FlagsVal contains the complete mask:
4107 // 3-0: Mask
4108 // 4: Special Reg (cpsr, apsr => 0; spsr => 1)
4109 unsigned FlagsVal = 0;
4110
4111 if (SpecReg == "apsr") {
4112 FlagsVal = StringSwitch<unsigned>(Flags)
Jim Grosbachd25c2cd2011-07-19 22:45:10 +00004113 .Case("nzcvq", 0x8) // same as CPSR_f
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00004114 .Case("g", 0x4) // same as CPSR_s
4115 .Case("nzcvqg", 0xc) // same as CPSR_fs
4116 .Default(~0U);
4117
Joerg Sonnenberger740467a2011-02-19 00:43:45 +00004118 if (FlagsVal == ~0U) {
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00004119 if (!Flags.empty())
4120 return MatchOperand_NoMatch;
4121 else
Jim Grosbach0ecd3952011-09-14 20:03:46 +00004122 FlagsVal = 8; // No flag
Joerg Sonnenberger740467a2011-02-19 00:43:45 +00004123 }
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00004124 } else if (SpecReg == "cpsr" || SpecReg == "spsr") {
Jim Grosbach3d00eec2012-04-05 03:17:53 +00004125 // cpsr_all is an alias for cpsr_fc, as is plain cpsr.
4126 if (Flags == "all" || Flags == "")
Bruno Cardoso Lopes54452132011-05-25 00:35:03 +00004127 Flags = "fc";
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00004128 for (int i = 0, e = Flags.size(); i != e; ++i) {
4129 unsigned Flag = StringSwitch<unsigned>(Flags.substr(i, 1))
4130 .Case("c", 1)
4131 .Case("x", 2)
4132 .Case("s", 4)
4133 .Case("f", 8)
4134 .Default(~0U);
4135
4136 // If some specific flag is already set, it means that some letter is
4137 // present more than once, this is not acceptable.
4138 if (FlagsVal == ~0U || (FlagsVal & Flag))
4139 return MatchOperand_NoMatch;
4140 FlagsVal |= Flag;
4141 }
4142 } else // No match for special register.
4143 return MatchOperand_NoMatch;
4144
Owen Anderson03a173e2011-10-21 18:43:28 +00004145 // Special register without flags is NOT equivalent to "fc" flags.
4146 // NOTE: This is a divergence from gas' behavior. Uncommenting the following
4147 // two lines would enable gas compatibility at the expense of breaking
4148 // round-tripping.
4149 //
4150 // if (!FlagsVal)
4151 // FlagsVal = 0x9;
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00004152
4153 // Bit 4: Special Reg (cpsr, apsr => 0; spsr => 1)
4154 if (SpecReg == "spsr")
4155 FlagsVal |= 16;
4156
4157 Parser.Lex(); // Eat identifier token.
4158 Operands.push_back(ARMOperand::CreateMSRMask(FlagsVal, S));
4159 return MatchOperand_Success;
4160}
4161
Tim Northoveree843ef2014-08-15 10:47:12 +00004162/// parseBankedRegOperand - Try to parse a banked register (e.g. "lr_irq") for
4163/// use in the MRS/MSR instructions added to support virtualization.
4164ARMAsmParser::OperandMatchResultTy
4165ARMAsmParser::parseBankedRegOperand(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00004166 MCAsmParser &Parser = getParser();
Tim Northoveree843ef2014-08-15 10:47:12 +00004167 SMLoc S = Parser.getTok().getLoc();
4168 const AsmToken &Tok = Parser.getTok();
4169 if (!Tok.is(AsmToken::Identifier))
4170 return MatchOperand_NoMatch;
4171 StringRef RegName = Tok.getString();
4172
4173 // The values here come from B9.2.3 of the ARM ARM, where bits 4-0 are SysM
4174 // and bit 5 is R.
4175 unsigned Encoding = StringSwitch<unsigned>(RegName.lower())
4176 .Case("r8_usr", 0x00)
4177 .Case("r9_usr", 0x01)
4178 .Case("r10_usr", 0x02)
4179 .Case("r11_usr", 0x03)
4180 .Case("r12_usr", 0x04)
4181 .Case("sp_usr", 0x05)
4182 .Case("lr_usr", 0x06)
4183 .Case("r8_fiq", 0x08)
4184 .Case("r9_fiq", 0x09)
4185 .Case("r10_fiq", 0x0a)
4186 .Case("r11_fiq", 0x0b)
4187 .Case("r12_fiq", 0x0c)
4188 .Case("sp_fiq", 0x0d)
4189 .Case("lr_fiq", 0x0e)
4190 .Case("lr_irq", 0x10)
4191 .Case("sp_irq", 0x11)
4192 .Case("lr_svc", 0x12)
4193 .Case("sp_svc", 0x13)
4194 .Case("lr_abt", 0x14)
4195 .Case("sp_abt", 0x15)
4196 .Case("lr_und", 0x16)
4197 .Case("sp_und", 0x17)
4198 .Case("lr_mon", 0x1c)
4199 .Case("sp_mon", 0x1d)
4200 .Case("elr_hyp", 0x1e)
4201 .Case("sp_hyp", 0x1f)
4202 .Case("spsr_fiq", 0x2e)
4203 .Case("spsr_irq", 0x30)
4204 .Case("spsr_svc", 0x32)
4205 .Case("spsr_abt", 0x34)
4206 .Case("spsr_und", 0x36)
4207 .Case("spsr_mon", 0x3c)
4208 .Case("spsr_hyp", 0x3e)
4209 .Default(~0U);
4210
4211 if (Encoding == ~0U)
4212 return MatchOperand_NoMatch;
4213
4214 Parser.Lex(); // Eat identifier token.
4215 Operands.push_back(ARMOperand::CreateBankedReg(Encoding, S));
4216 return MatchOperand_Success;
4217}
4218
David Blaikie960ea3f2014-06-08 16:18:35 +00004219ARMAsmParser::OperandMatchResultTy
4220ARMAsmParser::parsePKHImm(OperandVector &Operands, StringRef Op, int Low,
4221 int High) {
Rafael Espindola961d4692014-11-11 05:18:41 +00004222 MCAsmParser &Parser = getParser();
Jim Grosbach27c1e252011-07-21 17:23:04 +00004223 const AsmToken &Tok = Parser.getTok();
4224 if (Tok.isNot(AsmToken::Identifier)) {
4225 Error(Parser.getTok().getLoc(), Op + " operand expected.");
4226 return MatchOperand_ParseFail;
4227 }
4228 StringRef ShiftName = Tok.getString();
Benjamin Kramer20baffb2011-11-06 20:37:06 +00004229 std::string LowerOp = Op.lower();
4230 std::string UpperOp = Op.upper();
Jim Grosbach27c1e252011-07-21 17:23:04 +00004231 if (ShiftName != LowerOp && ShiftName != UpperOp) {
4232 Error(Parser.getTok().getLoc(), Op + " operand expected.");
4233 return MatchOperand_ParseFail;
4234 }
4235 Parser.Lex(); // Eat shift type token.
4236
4237 // There must be a '#' and a shift amount.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004238 if (Parser.getTok().isNot(AsmToken::Hash) &&
4239 Parser.getTok().isNot(AsmToken::Dollar)) {
Jim Grosbach27c1e252011-07-21 17:23:04 +00004240 Error(Parser.getTok().getLoc(), "'#' expected");
4241 return MatchOperand_ParseFail;
4242 }
4243 Parser.Lex(); // Eat hash token.
4244
4245 const MCExpr *ShiftAmount;
4246 SMLoc Loc = Parser.getTok().getLoc();
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004247 SMLoc EndLoc;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004248 if (getParser().parseExpression(ShiftAmount, EndLoc)) {
Jim Grosbach27c1e252011-07-21 17:23:04 +00004249 Error(Loc, "illegal expression");
4250 return MatchOperand_ParseFail;
4251 }
4252 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
4253 if (!CE) {
4254 Error(Loc, "constant expression expected");
4255 return MatchOperand_ParseFail;
4256 }
4257 int Val = CE->getValue();
4258 if (Val < Low || Val > High) {
4259 Error(Loc, "immediate value out of range");
4260 return MatchOperand_ParseFail;
4261 }
4262
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004263 Operands.push_back(ARMOperand::CreateImm(CE, Loc, EndLoc));
Jim Grosbach27c1e252011-07-21 17:23:04 +00004264
4265 return MatchOperand_Success;
4266}
4267
David Blaikie960ea3f2014-06-08 16:18:35 +00004268ARMAsmParser::OperandMatchResultTy
4269ARMAsmParser::parseSetEndImm(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00004270 MCAsmParser &Parser = getParser();
Jim Grosbach0a547702011-07-22 17:44:50 +00004271 const AsmToken &Tok = Parser.getTok();
4272 SMLoc S = Tok.getLoc();
4273 if (Tok.isNot(AsmToken::Identifier)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004274 Error(S, "'be' or 'le' operand expected");
Jim Grosbach0a547702011-07-22 17:44:50 +00004275 return MatchOperand_ParseFail;
4276 }
Tim Northover4d141442013-05-31 15:58:45 +00004277 int Val = StringSwitch<int>(Tok.getString().lower())
Jim Grosbach0a547702011-07-22 17:44:50 +00004278 .Case("be", 1)
4279 .Case("le", 0)
4280 .Default(-1);
4281 Parser.Lex(); // Eat the token.
4282
4283 if (Val == -1) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004284 Error(S, "'be' or 'le' operand expected");
Jim Grosbach0a547702011-07-22 17:44:50 +00004285 return MatchOperand_ParseFail;
4286 }
Jim Grosbach13760bd2015-05-30 01:25:56 +00004287 Operands.push_back(ARMOperand::CreateImm(MCConstantExpr::create(Val,
Jim Grosbach0a547702011-07-22 17:44:50 +00004288 getContext()),
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004289 S, Tok.getEndLoc()));
Jim Grosbach0a547702011-07-22 17:44:50 +00004290 return MatchOperand_Success;
4291}
4292
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004293/// parseShifterImm - Parse the shifter immediate operand for SSAT/USAT
4294/// instructions. Legal values are:
4295/// lsl #n 'n' in [0,31]
4296/// asr #n 'n' in [1,32]
4297/// n == 32 encoded as n == 0.
David Blaikie960ea3f2014-06-08 16:18:35 +00004298ARMAsmParser::OperandMatchResultTy
4299ARMAsmParser::parseShifterImm(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00004300 MCAsmParser &Parser = getParser();
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004301 const AsmToken &Tok = Parser.getTok();
4302 SMLoc S = Tok.getLoc();
4303 if (Tok.isNot(AsmToken::Identifier)) {
4304 Error(S, "shift operator 'asr' or 'lsl' expected");
4305 return MatchOperand_ParseFail;
4306 }
4307 StringRef ShiftName = Tok.getString();
4308 bool isASR;
4309 if (ShiftName == "lsl" || ShiftName == "LSL")
4310 isASR = false;
4311 else if (ShiftName == "asr" || ShiftName == "ASR")
4312 isASR = true;
4313 else {
4314 Error(S, "shift operator 'asr' or 'lsl' expected");
4315 return MatchOperand_ParseFail;
4316 }
4317 Parser.Lex(); // Eat the operator.
4318
4319 // A '#' and a shift amount.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004320 if (Parser.getTok().isNot(AsmToken::Hash) &&
4321 Parser.getTok().isNot(AsmToken::Dollar)) {
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004322 Error(Parser.getTok().getLoc(), "'#' expected");
4323 return MatchOperand_ParseFail;
4324 }
4325 Parser.Lex(); // Eat hash token.
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004326 SMLoc ExLoc = Parser.getTok().getLoc();
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004327
4328 const MCExpr *ShiftAmount;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004329 SMLoc EndLoc;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004330 if (getParser().parseExpression(ShiftAmount, EndLoc)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004331 Error(ExLoc, "malformed shift expression");
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004332 return MatchOperand_ParseFail;
4333 }
4334 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
4335 if (!CE) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004336 Error(ExLoc, "shift amount must be an immediate");
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004337 return MatchOperand_ParseFail;
4338 }
4339
4340 int64_t Val = CE->getValue();
4341 if (isASR) {
4342 // Shift amount must be in [1,32]
4343 if (Val < 1 || Val > 32) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004344 Error(ExLoc, "'asr' shift amount must be in range [1,32]");
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004345 return MatchOperand_ParseFail;
4346 }
Owen Andersonf01e2de2011-09-26 21:06:22 +00004347 // asr #32 encoded as asr #0, but is not allowed in Thumb2 mode.
4348 if (isThumb() && Val == 32) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004349 Error(ExLoc, "'asr #32' shift amount not allowed in Thumb mode");
Owen Andersonf01e2de2011-09-26 21:06:22 +00004350 return MatchOperand_ParseFail;
4351 }
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004352 if (Val == 32) Val = 0;
4353 } else {
4354 // Shift amount must be in [1,32]
4355 if (Val < 0 || Val > 31) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004356 Error(ExLoc, "'lsr' shift amount must be in range [0,31]");
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004357 return MatchOperand_ParseFail;
4358 }
4359 }
4360
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004361 Operands.push_back(ARMOperand::CreateShifterImm(isASR, Val, S, EndLoc));
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004362
4363 return MatchOperand_Success;
4364}
4365
Jim Grosbach833b9d32011-07-27 20:15:40 +00004366/// parseRotImm - Parse the shifter immediate operand for SXTB/UXTB family
4367/// of instructions. Legal values are:
4368/// ror #n 'n' in {0, 8, 16, 24}
David Blaikie960ea3f2014-06-08 16:18:35 +00004369ARMAsmParser::OperandMatchResultTy
4370ARMAsmParser::parseRotImm(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00004371 MCAsmParser &Parser = getParser();
Jim Grosbach833b9d32011-07-27 20:15:40 +00004372 const AsmToken &Tok = Parser.getTok();
4373 SMLoc S = Tok.getLoc();
Jim Grosbach82213192011-09-19 20:29:33 +00004374 if (Tok.isNot(AsmToken::Identifier))
4375 return MatchOperand_NoMatch;
Jim Grosbach833b9d32011-07-27 20:15:40 +00004376 StringRef ShiftName = Tok.getString();
Jim Grosbach82213192011-09-19 20:29:33 +00004377 if (ShiftName != "ror" && ShiftName != "ROR")
4378 return MatchOperand_NoMatch;
Jim Grosbach833b9d32011-07-27 20:15:40 +00004379 Parser.Lex(); // Eat the operator.
4380
4381 // A '#' and a rotate amount.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004382 if (Parser.getTok().isNot(AsmToken::Hash) &&
4383 Parser.getTok().isNot(AsmToken::Dollar)) {
Jim Grosbach833b9d32011-07-27 20:15:40 +00004384 Error(Parser.getTok().getLoc(), "'#' expected");
4385 return MatchOperand_ParseFail;
4386 }
4387 Parser.Lex(); // Eat hash token.
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004388 SMLoc ExLoc = Parser.getTok().getLoc();
Jim Grosbach833b9d32011-07-27 20:15:40 +00004389
4390 const MCExpr *ShiftAmount;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004391 SMLoc EndLoc;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004392 if (getParser().parseExpression(ShiftAmount, EndLoc)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004393 Error(ExLoc, "malformed rotate expression");
Jim Grosbach833b9d32011-07-27 20:15:40 +00004394 return MatchOperand_ParseFail;
4395 }
4396 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
4397 if (!CE) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004398 Error(ExLoc, "rotate amount must be an immediate");
Jim Grosbach833b9d32011-07-27 20:15:40 +00004399 return MatchOperand_ParseFail;
4400 }
4401
4402 int64_t Val = CE->getValue();
4403 // Shift amount must be in {0, 8, 16, 24} (0 is undocumented extension)
4404 // normally, zero is represented in asm by omitting the rotate operand
4405 // entirely.
4406 if (Val != 8 && Val != 16 && Val != 24 && Val != 0) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004407 Error(ExLoc, "'ror' rotate amount must be 8, 16, or 24");
Jim Grosbach833b9d32011-07-27 20:15:40 +00004408 return MatchOperand_ParseFail;
4409 }
4410
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004411 Operands.push_back(ARMOperand::CreateRotImm(Val, S, EndLoc));
Jim Grosbach833b9d32011-07-27 20:15:40 +00004412
4413 return MatchOperand_Success;
4414}
4415
David Blaikie960ea3f2014-06-08 16:18:35 +00004416ARMAsmParser::OperandMatchResultTy
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00004417ARMAsmParser::parseModImm(OperandVector &Operands) {
4418 MCAsmParser &Parser = getParser();
4419 MCAsmLexer &Lexer = getLexer();
4420 int64_t Imm1, Imm2;
4421
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00004422 SMLoc S = Parser.getTok().getLoc();
4423
Asiri Rathnayake13cef352014-12-04 19:34:59 +00004424 // 1) A mod_imm operand can appear in the place of a register name:
4425 // add r0, #mod_imm
4426 // add r0, r0, #mod_imm
4427 // to correctly handle the latter, we bail out as soon as we see an
4428 // identifier.
4429 //
4430 // 2) Similarly, we do not want to parse into complex operands:
4431 // mov r0, #mod_imm
4432 // mov r0, :lower16:(_foo)
4433 if (Parser.getTok().is(AsmToken::Identifier) ||
4434 Parser.getTok().is(AsmToken::Colon))
4435 return MatchOperand_NoMatch;
4436
4437 // Hash (dollar) is optional as per the ARMARM
4438 if (Parser.getTok().is(AsmToken::Hash) ||
4439 Parser.getTok().is(AsmToken::Dollar)) {
4440 // Avoid parsing into complex operands (#:)
4441 if (Lexer.peekTok().is(AsmToken::Colon))
4442 return MatchOperand_NoMatch;
4443
4444 // Eat the hash (dollar)
4445 Parser.Lex();
4446 }
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00004447
4448 SMLoc Sx1, Ex1;
4449 Sx1 = Parser.getTok().getLoc();
4450 const MCExpr *Imm1Exp;
4451 if (getParser().parseExpression(Imm1Exp, Ex1)) {
4452 Error(Sx1, "malformed expression");
4453 return MatchOperand_ParseFail;
4454 }
4455
4456 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Imm1Exp);
4457
4458 if (CE) {
Asiri Rathnayaked33304b2014-12-04 14:49:07 +00004459 // Immediate must fit within 32-bits
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00004460 Imm1 = CE->getValue();
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00004461 int Enc = ARM_AM::getSOImmVal(Imm1);
4462 if (Enc != -1 && Parser.getTok().is(AsmToken::EndOfStatement)) {
4463 // We have a match!
4464 Operands.push_back(ARMOperand::CreateModImm((Enc & 0xFF),
4465 (Enc & 0xF00) >> 7,
4466 Sx1, Ex1));
4467 return MatchOperand_Success;
4468 }
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00004469
Asiri Rathnayaked33304b2014-12-04 14:49:07 +00004470 // We have parsed an immediate which is not for us, fallback to a plain
4471 // immediate. This can happen for instruction aliases. For an example,
4472 // ARMInstrInfo.td defines the alias [mov <-> mvn] which can transform
4473 // a mov (mvn) with a mod_imm_neg/mod_imm_not operand into the opposite
4474 // instruction with a mod_imm operand. The alias is defined such that the
4475 // parser method is shared, that's why we have to do this here.
4476 if (Parser.getTok().is(AsmToken::EndOfStatement)) {
4477 Operands.push_back(ARMOperand::CreateImm(Imm1Exp, Sx1, Ex1));
4478 return MatchOperand_Success;
4479 }
4480 } else {
4481 // Operands like #(l1 - l2) can only be evaluated at a later stage (via an
4482 // MCFixup). Fallback to a plain immediate.
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00004483 Operands.push_back(ARMOperand::CreateImm(Imm1Exp, Sx1, Ex1));
4484 return MatchOperand_Success;
4485 }
4486
4487 // From this point onward, we expect the input to be a (#bits, #rot) pair
Asiri Rathnayaked33304b2014-12-04 14:49:07 +00004488 if (Parser.getTok().isNot(AsmToken::Comma)) {
4489 Error(Sx1, "expected modified immediate operand: #[0, 255], #even[0-30]");
4490 return MatchOperand_ParseFail;
4491 }
4492
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00004493 if (Imm1 & ~0xFF) {
4494 Error(Sx1, "immediate operand must a number in the range [0, 255]");
4495 return MatchOperand_ParseFail;
4496 }
4497
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00004498 // Eat the comma
4499 Parser.Lex();
4500
4501 // Repeat for #rot
4502 SMLoc Sx2, Ex2;
4503 Sx2 = Parser.getTok().getLoc();
4504
Asiri Rathnayake13cef352014-12-04 19:34:59 +00004505 // Eat the optional hash (dollar)
4506 if (Parser.getTok().is(AsmToken::Hash) ||
4507 Parser.getTok().is(AsmToken::Dollar))
4508 Parser.Lex();
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00004509
4510 const MCExpr *Imm2Exp;
4511 if (getParser().parseExpression(Imm2Exp, Ex2)) {
4512 Error(Sx2, "malformed expression");
4513 return MatchOperand_ParseFail;
4514 }
4515
4516 CE = dyn_cast<MCConstantExpr>(Imm2Exp);
4517
4518 if (CE) {
4519 Imm2 = CE->getValue();
4520 if (!(Imm2 & ~0x1E)) {
4521 // We have a match!
4522 Operands.push_back(ARMOperand::CreateModImm(Imm1, Imm2, S, Ex2));
4523 return MatchOperand_Success;
4524 }
4525 Error(Sx2, "immediate operand must an even number in the range [0, 30]");
4526 return MatchOperand_ParseFail;
4527 } else {
4528 Error(Sx2, "constant expression expected");
4529 return MatchOperand_ParseFail;
4530 }
4531}
4532
4533ARMAsmParser::OperandMatchResultTy
David Blaikie960ea3f2014-06-08 16:18:35 +00004534ARMAsmParser::parseBitfield(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00004535 MCAsmParser &Parser = getParser();
Jim Grosbach864b6092011-07-28 21:34:26 +00004536 SMLoc S = Parser.getTok().getLoc();
4537 // The bitfield descriptor is really two operands, the LSB and the width.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004538 if (Parser.getTok().isNot(AsmToken::Hash) &&
4539 Parser.getTok().isNot(AsmToken::Dollar)) {
Jim Grosbach864b6092011-07-28 21:34:26 +00004540 Error(Parser.getTok().getLoc(), "'#' expected");
4541 return MatchOperand_ParseFail;
4542 }
4543 Parser.Lex(); // Eat hash token.
4544
4545 const MCExpr *LSBExpr;
4546 SMLoc E = Parser.getTok().getLoc();
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004547 if (getParser().parseExpression(LSBExpr)) {
Jim Grosbach864b6092011-07-28 21:34:26 +00004548 Error(E, "malformed immediate expression");
4549 return MatchOperand_ParseFail;
4550 }
4551 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(LSBExpr);
4552 if (!CE) {
4553 Error(E, "'lsb' operand must be an immediate");
4554 return MatchOperand_ParseFail;
4555 }
4556
4557 int64_t LSB = CE->getValue();
4558 // The LSB must be in the range [0,31]
4559 if (LSB < 0 || LSB > 31) {
4560 Error(E, "'lsb' operand must be in the range [0,31]");
4561 return MatchOperand_ParseFail;
4562 }
4563 E = Parser.getTok().getLoc();
4564
4565 // Expect another immediate operand.
4566 if (Parser.getTok().isNot(AsmToken::Comma)) {
4567 Error(Parser.getTok().getLoc(), "too few operands");
4568 return MatchOperand_ParseFail;
4569 }
4570 Parser.Lex(); // Eat hash token.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004571 if (Parser.getTok().isNot(AsmToken::Hash) &&
4572 Parser.getTok().isNot(AsmToken::Dollar)) {
Jim Grosbach864b6092011-07-28 21:34:26 +00004573 Error(Parser.getTok().getLoc(), "'#' expected");
4574 return MatchOperand_ParseFail;
4575 }
4576 Parser.Lex(); // Eat hash token.
4577
4578 const MCExpr *WidthExpr;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004579 SMLoc EndLoc;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004580 if (getParser().parseExpression(WidthExpr, EndLoc)) {
Jim Grosbach864b6092011-07-28 21:34:26 +00004581 Error(E, "malformed immediate expression");
4582 return MatchOperand_ParseFail;
4583 }
4584 CE = dyn_cast<MCConstantExpr>(WidthExpr);
4585 if (!CE) {
4586 Error(E, "'width' operand must be an immediate");
4587 return MatchOperand_ParseFail;
4588 }
4589
4590 int64_t Width = CE->getValue();
4591 // The LSB must be in the range [1,32-lsb]
4592 if (Width < 1 || Width > 32 - LSB) {
4593 Error(E, "'width' operand must be in the range [1,32-lsb]");
4594 return MatchOperand_ParseFail;
4595 }
Jim Grosbach864b6092011-07-28 21:34:26 +00004596
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004597 Operands.push_back(ARMOperand::CreateBitfield(LSB, Width, S, EndLoc));
Jim Grosbach864b6092011-07-28 21:34:26 +00004598
4599 return MatchOperand_Success;
4600}
4601
David Blaikie960ea3f2014-06-08 16:18:35 +00004602ARMAsmParser::OperandMatchResultTy
4603ARMAsmParser::parsePostIdxReg(OperandVector &Operands) {
Jim Grosbachd3595712011-08-03 23:50:40 +00004604 // Check for a post-index addressing register operand. Specifically:
Jim Grosbachc320c852011-08-05 21:28:30 +00004605 // postidx_reg := '+' register {, shift}
4606 // | '-' register {, shift}
4607 // | register {, shift}
Jim Grosbachd3595712011-08-03 23:50:40 +00004608
4609 // This method must return MatchOperand_NoMatch without consuming any tokens
4610 // in the case where there is no match, as other alternatives take other
4611 // parse methods.
Rafael Espindola961d4692014-11-11 05:18:41 +00004612 MCAsmParser &Parser = getParser();
Jim Grosbachd3595712011-08-03 23:50:40 +00004613 AsmToken Tok = Parser.getTok();
4614 SMLoc S = Tok.getLoc();
4615 bool haveEaten = false;
Jim Grosbacha70fbfd52011-08-05 16:11:38 +00004616 bool isAdd = true;
Jim Grosbachd3595712011-08-03 23:50:40 +00004617 if (Tok.is(AsmToken::Plus)) {
4618 Parser.Lex(); // Eat the '+' token.
4619 haveEaten = true;
4620 } else if (Tok.is(AsmToken::Minus)) {
4621 Parser.Lex(); // Eat the '-' token.
Jim Grosbacha70fbfd52011-08-05 16:11:38 +00004622 isAdd = false;
Jim Grosbachd3595712011-08-03 23:50:40 +00004623 haveEaten = true;
4624 }
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004625
4626 SMLoc E = Parser.getTok().getEndLoc();
4627 int Reg = tryParseRegister();
Jim Grosbachd3595712011-08-03 23:50:40 +00004628 if (Reg == -1) {
4629 if (!haveEaten)
4630 return MatchOperand_NoMatch;
4631 Error(Parser.getTok().getLoc(), "register expected");
4632 return MatchOperand_ParseFail;
4633 }
Jim Grosbachd3595712011-08-03 23:50:40 +00004634
Jim Grosbachc320c852011-08-05 21:28:30 +00004635 ARM_AM::ShiftOpc ShiftTy = ARM_AM::no_shift;
4636 unsigned ShiftImm = 0;
Jim Grosbach3d0b3a32011-08-05 22:03:36 +00004637 if (Parser.getTok().is(AsmToken::Comma)) {
4638 Parser.Lex(); // Eat the ','.
4639 if (parseMemRegOffsetShift(ShiftTy, ShiftImm))
4640 return MatchOperand_ParseFail;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004641
4642 // FIXME: Only approximates end...may include intervening whitespace.
4643 E = Parser.getTok().getLoc();
Jim Grosbach3d0b3a32011-08-05 22:03:36 +00004644 }
Jim Grosbachc320c852011-08-05 21:28:30 +00004645
4646 Operands.push_back(ARMOperand::CreatePostIdxReg(Reg, isAdd, ShiftTy,
4647 ShiftImm, S, E));
Jim Grosbachd3595712011-08-03 23:50:40 +00004648
4649 return MatchOperand_Success;
4650}
4651
David Blaikie960ea3f2014-06-08 16:18:35 +00004652ARMAsmParser::OperandMatchResultTy
4653ARMAsmParser::parseAM3Offset(OperandVector &Operands) {
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004654 // Check for a post-index addressing register operand. Specifically:
4655 // am3offset := '+' register
4656 // | '-' register
4657 // | register
4658 // | # imm
4659 // | # + imm
4660 // | # - imm
4661
4662 // This method must return MatchOperand_NoMatch without consuming any tokens
4663 // in the case where there is no match, as other alternatives take other
4664 // parse methods.
Rafael Espindola961d4692014-11-11 05:18:41 +00004665 MCAsmParser &Parser = getParser();
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004666 AsmToken Tok = Parser.getTok();
4667 SMLoc S = Tok.getLoc();
4668
4669 // Do immediates first, as we always parse those if we have a '#'.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004670 if (Parser.getTok().is(AsmToken::Hash) ||
4671 Parser.getTok().is(AsmToken::Dollar)) {
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00004672 Parser.Lex(); // Eat '#' or '$'.
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004673 // Explicitly look for a '-', as we need to encode negative zero
4674 // differently.
4675 bool isNegative = Parser.getTok().is(AsmToken::Minus);
4676 const MCExpr *Offset;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004677 SMLoc E;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004678 if (getParser().parseExpression(Offset, E))
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004679 return MatchOperand_ParseFail;
4680 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Offset);
4681 if (!CE) {
4682 Error(S, "constant expression expected");
4683 return MatchOperand_ParseFail;
4684 }
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004685 // Negative zero is encoded as the flag value INT32_MIN.
4686 int32_t Val = CE->getValue();
4687 if (isNegative && Val == 0)
4688 Val = INT32_MIN;
4689
4690 Operands.push_back(
Jim Grosbach13760bd2015-05-30 01:25:56 +00004691 ARMOperand::CreateImm(MCConstantExpr::create(Val, getContext()), S, E));
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004692
4693 return MatchOperand_Success;
4694 }
4695
4696
4697 bool haveEaten = false;
4698 bool isAdd = true;
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004699 if (Tok.is(AsmToken::Plus)) {
4700 Parser.Lex(); // Eat the '+' token.
4701 haveEaten = true;
4702 } else if (Tok.is(AsmToken::Minus)) {
4703 Parser.Lex(); // Eat the '-' token.
4704 isAdd = false;
4705 haveEaten = true;
4706 }
Saleem Abdulrasool4ab6e732014-02-23 17:45:36 +00004707
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004708 Tok = Parser.getTok();
4709 int Reg = tryParseRegister();
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004710 if (Reg == -1) {
4711 if (!haveEaten)
4712 return MatchOperand_NoMatch;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004713 Error(Tok.getLoc(), "register expected");
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004714 return MatchOperand_ParseFail;
4715 }
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004716
4717 Operands.push_back(ARMOperand::CreatePostIdxReg(Reg, isAdd, ARM_AM::no_shift,
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004718 0, S, Tok.getEndLoc()));
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004719
4720 return MatchOperand_Success;
4721}
4722
Tim Northovereb5e4d52013-07-22 09:06:12 +00004723/// Convert parsed operands to MCInst. Needed here because this instruction
4724/// only has two register operands, but multiplication is commutative so
4725/// assemblers should accept both "mul rD, rN, rD" and "mul rD, rD, rN".
David Blaikie960ea3f2014-06-08 16:18:35 +00004726void ARMAsmParser::cvtThumbMultiply(MCInst &Inst,
4727 const OperandVector &Operands) {
4728 ((ARMOperand &)*Operands[3]).addRegOperands(Inst, 1);
4729 ((ARMOperand &)*Operands[1]).addCCOutOperands(Inst, 1);
Jim Grosbach5a5ce632011-11-10 22:10:12 +00004730 // If we have a three-operand form, make sure to set Rn to be the operand
4731 // that isn't the same as Rd.
4732 unsigned RegOp = 4;
4733 if (Operands.size() == 6 &&
David Blaikie960ea3f2014-06-08 16:18:35 +00004734 ((ARMOperand &)*Operands[4]).getReg() ==
4735 ((ARMOperand &)*Operands[3]).getReg())
Jim Grosbach5a5ce632011-11-10 22:10:12 +00004736 RegOp = 5;
David Blaikie960ea3f2014-06-08 16:18:35 +00004737 ((ARMOperand &)*Operands[RegOp]).addRegOperands(Inst, 1);
Jim Grosbach5a5ce632011-11-10 22:10:12 +00004738 Inst.addOperand(Inst.getOperand(0));
David Blaikie960ea3f2014-06-08 16:18:35 +00004739 ((ARMOperand &)*Operands[2]).addCondCodeOperands(Inst, 2);
Jim Grosbach8e048492011-08-19 22:07:46 +00004740}
Jim Grosbachcd4dd252011-08-10 22:42:16 +00004741
David Blaikie960ea3f2014-06-08 16:18:35 +00004742void ARMAsmParser::cvtThumbBranches(MCInst &Inst,
4743 const OperandVector &Operands) {
Mihai Popaad18d3c2013-08-09 10:38:32 +00004744 int CondOp = -1, ImmOp = -1;
4745 switch(Inst.getOpcode()) {
4746 case ARM::tB:
4747 case ARM::tBcc: CondOp = 1; ImmOp = 2; break;
4748
4749 case ARM::t2B:
4750 case ARM::t2Bcc: CondOp = 1; ImmOp = 3; break;
4751
4752 default: llvm_unreachable("Unexpected instruction in cvtThumbBranches");
4753 }
4754 // first decide whether or not the branch should be conditional
4755 // by looking at it's location relative to an IT block
4756 if(inITBlock()) {
4757 // inside an IT block we cannot have any conditional branches. any
4758 // such instructions needs to be converted to unconditional form
4759 switch(Inst.getOpcode()) {
4760 case ARM::tBcc: Inst.setOpcode(ARM::tB); break;
4761 case ARM::t2Bcc: Inst.setOpcode(ARM::t2B); break;
4762 }
4763 } else {
4764 // outside IT blocks we can only have unconditional branches with AL
4765 // condition code or conditional branches with non-AL condition code
David Blaikie960ea3f2014-06-08 16:18:35 +00004766 unsigned Cond = static_cast<ARMOperand &>(*Operands[CondOp]).getCondCode();
Mihai Popaad18d3c2013-08-09 10:38:32 +00004767 switch(Inst.getOpcode()) {
4768 case ARM::tB:
4769 case ARM::tBcc:
4770 Inst.setOpcode(Cond == ARMCC::AL ? ARM::tB : ARM::tBcc);
4771 break;
4772 case ARM::t2B:
4773 case ARM::t2Bcc:
4774 Inst.setOpcode(Cond == ARMCC::AL ? ARM::t2B : ARM::t2Bcc);
4775 break;
4776 }
4777 }
Saleem Abdulrasool4ab6e732014-02-23 17:45:36 +00004778
Mihai Popaad18d3c2013-08-09 10:38:32 +00004779 // now decide on encoding size based on branch target range
4780 switch(Inst.getOpcode()) {
4781 // classify tB as either t2B or t1B based on range of immediate operand
4782 case ARM::tB: {
David Blaikie960ea3f2014-06-08 16:18:35 +00004783 ARMOperand &op = static_cast<ARMOperand &>(*Operands[ImmOp]);
Bradley Smitha1189102016-01-15 10:26:17 +00004784 if (!op.isSignedOffset<11, 1>() && isThumb() && hasV8MBaseline())
Mihai Popaad18d3c2013-08-09 10:38:32 +00004785 Inst.setOpcode(ARM::t2B);
4786 break;
4787 }
4788 // classify tBcc as either t2Bcc or t1Bcc based on range of immediate operand
4789 case ARM::tBcc: {
David Blaikie960ea3f2014-06-08 16:18:35 +00004790 ARMOperand &op = static_cast<ARMOperand &>(*Operands[ImmOp]);
Bradley Smitha1189102016-01-15 10:26:17 +00004791 if (!op.isSignedOffset<8, 1>() && isThumb() && hasV8MBaseline())
Mihai Popaad18d3c2013-08-09 10:38:32 +00004792 Inst.setOpcode(ARM::t2Bcc);
4793 break;
4794 }
4795 }
David Blaikie960ea3f2014-06-08 16:18:35 +00004796 ((ARMOperand &)*Operands[ImmOp]).addImmOperands(Inst, 1);
4797 ((ARMOperand &)*Operands[CondOp]).addCondCodeOperands(Inst, 2);
Mihai Popaad18d3c2013-08-09 10:38:32 +00004798}
4799
Bill Wendlinge18980a2010-11-06 22:36:58 +00004800/// Parse an ARM memory expression, return false if successful else return true
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004801/// or an error. The first token must be a '[' when called.
David Blaikie960ea3f2014-06-08 16:18:35 +00004802bool ARMAsmParser::parseMemory(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00004803 MCAsmParser &Parser = getParser();
Sean Callanan7ad0ad02010-04-02 22:27:05 +00004804 SMLoc S, E;
Sean Callanan936b0d32010-01-19 21:44:56 +00004805 assert(Parser.getTok().is(AsmToken::LBrac) &&
Bill Wendling4f4bce02010-11-06 10:48:18 +00004806 "Token is not a Left Bracket");
Sean Callanan7ad0ad02010-04-02 22:27:05 +00004807 S = Parser.getTok().getLoc();
Sean Callanana83fd7d2010-01-19 20:27:46 +00004808 Parser.Lex(); // Eat left bracket token.
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004809
Sean Callanan936b0d32010-01-19 21:44:56 +00004810 const AsmToken &BaseRegTok = Parser.getTok();
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00004811 int BaseRegNum = tryParseRegister();
Jim Grosbachd3595712011-08-03 23:50:40 +00004812 if (BaseRegNum == -1)
4813 return Error(BaseRegTok.getLoc(), "register expected");
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004814
Kristof Beyls2efb59a2013-02-14 14:46:12 +00004815 // The next token must either be a comma, a colon or a closing bracket.
Daniel Dunbar1d5e9542011-01-18 05:34:17 +00004816 const AsmToken &Tok = Parser.getTok();
Kristof Beyls2efb59a2013-02-14 14:46:12 +00004817 if (!Tok.is(AsmToken::Colon) && !Tok.is(AsmToken::Comma) &&
4818 !Tok.is(AsmToken::RBrac))
Jim Grosbachd3595712011-08-03 23:50:40 +00004819 return Error(Tok.getLoc(), "malformed memory operand");
Daniel Dunbar1d5e9542011-01-18 05:34:17 +00004820
Jim Grosbachd3595712011-08-03 23:50:40 +00004821 if (Tok.is(AsmToken::RBrac)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004822 E = Tok.getEndLoc();
Sean Callanana83fd7d2010-01-19 20:27:46 +00004823 Parser.Lex(); // Eat right bracket token.
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004824
Craig Topper062a2ba2014-04-25 05:30:21 +00004825 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, nullptr, 0,
4826 ARM_AM::no_shift, 0, 0, false,
4827 S, E));
Jim Grosbach32ff5582010-11-29 23:18:01 +00004828
Jim Grosbach40700e02011-09-19 18:42:21 +00004829 // If there's a pre-indexing writeback marker, '!', just add it as a token
4830 // operand. It's rather odd, but syntactically valid.
4831 if (Parser.getTok().is(AsmToken::Exclaim)) {
4832 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
4833 Parser.Lex(); // Eat the '!'.
4834 }
4835
Jim Grosbachd3595712011-08-03 23:50:40 +00004836 return false;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004837 }
Daniel Dunbarf5164f42011-01-18 05:34:24 +00004838
Kristof Beyls2efb59a2013-02-14 14:46:12 +00004839 assert((Tok.is(AsmToken::Colon) || Tok.is(AsmToken::Comma)) &&
4840 "Lost colon or comma in memory operand?!");
4841 if (Tok.is(AsmToken::Comma)) {
4842 Parser.Lex(); // Eat the comma.
4843 }
Daniel Dunbarf5164f42011-01-18 05:34:24 +00004844
Jim Grosbacha95ec992011-10-11 17:29:55 +00004845 // If we have a ':', it's an alignment specifier.
4846 if (Parser.getTok().is(AsmToken::Colon)) {
4847 Parser.Lex(); // Eat the ':'.
4848 E = Parser.getTok().getLoc();
Kevin Enderby488f20b2014-04-10 20:18:58 +00004849 SMLoc AlignmentLoc = Tok.getLoc();
Jim Grosbacha95ec992011-10-11 17:29:55 +00004850
4851 const MCExpr *Expr;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004852 if (getParser().parseExpression(Expr))
Jim Grosbacha95ec992011-10-11 17:29:55 +00004853 return true;
4854
4855 // The expression has to be a constant. Memory references with relocations
4856 // don't come through here, as they use the <label> forms of the relevant
4857 // instructions.
4858 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr);
4859 if (!CE)
4860 return Error (E, "constant expression expected");
4861
4862 unsigned Align = 0;
4863 switch (CE->getValue()) {
4864 default:
Jim Grosbachcef98cd2011-12-19 18:31:43 +00004865 return Error(E,
4866 "alignment specifier must be 16, 32, 64, 128, or 256 bits");
4867 case 16: Align = 2; break;
4868 case 32: Align = 4; break;
Jim Grosbacha95ec992011-10-11 17:29:55 +00004869 case 64: Align = 8; break;
4870 case 128: Align = 16; break;
4871 case 256: Align = 32; break;
4872 }
4873
4874 // Now we should have the closing ']'
Jim Grosbacha95ec992011-10-11 17:29:55 +00004875 if (Parser.getTok().isNot(AsmToken::RBrac))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004876 return Error(Parser.getTok().getLoc(), "']' expected");
4877 E = Parser.getTok().getEndLoc();
Jim Grosbacha95ec992011-10-11 17:29:55 +00004878 Parser.Lex(); // Eat right bracket token.
4879
4880 // Don't worry about range checking the value here. That's handled by
4881 // the is*() predicates.
Craig Topper062a2ba2014-04-25 05:30:21 +00004882 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, nullptr, 0,
Jim Grosbacha95ec992011-10-11 17:29:55 +00004883 ARM_AM::no_shift, 0, Align,
Kevin Enderby488f20b2014-04-10 20:18:58 +00004884 false, S, E, AlignmentLoc));
Jim Grosbacha95ec992011-10-11 17:29:55 +00004885
4886 // If there's a pre-indexing writeback marker, '!', just add it as a token
4887 // operand.
4888 if (Parser.getTok().is(AsmToken::Exclaim)) {
4889 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
4890 Parser.Lex(); // Eat the '!'.
4891 }
4892
4893 return false;
4894 }
4895
4896 // If we have a '#', it's an immediate offset, else assume it's a register
Jim Grosbach8279c182011-11-15 22:14:41 +00004897 // offset. Be friendly and also accept a plain integer (without a leading
4898 // hash) for gas compatibility.
4899 if (Parser.getTok().is(AsmToken::Hash) ||
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004900 Parser.getTok().is(AsmToken::Dollar) ||
Jim Grosbach8279c182011-11-15 22:14:41 +00004901 Parser.getTok().is(AsmToken::Integer)) {
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004902 if (Parser.getTok().isNot(AsmToken::Integer))
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00004903 Parser.Lex(); // Eat '#' or '$'.
Jim Grosbachd3595712011-08-03 23:50:40 +00004904 E = Parser.getTok().getLoc();
Daniel Dunbarf5164f42011-01-18 05:34:24 +00004905
Owen Anderson967674d2011-08-29 19:36:44 +00004906 bool isNegative = getParser().getTok().is(AsmToken::Minus);
Jim Grosbachd3595712011-08-03 23:50:40 +00004907 const MCExpr *Offset;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004908 if (getParser().parseExpression(Offset))
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004909 return true;
Jim Grosbachd3595712011-08-03 23:50:40 +00004910
4911 // The expression has to be a constant. Memory references with relocations
4912 // don't come through here, as they use the <label> forms of the relevant
4913 // instructions.
4914 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Offset);
4915 if (!CE)
4916 return Error (E, "constant expression expected");
4917
Owen Anderson967674d2011-08-29 19:36:44 +00004918 // If the constant was #-0, represent it as INT32_MIN.
4919 int32_t Val = CE->getValue();
4920 if (isNegative && Val == 0)
Jim Grosbach13760bd2015-05-30 01:25:56 +00004921 CE = MCConstantExpr::create(INT32_MIN, getContext());
Owen Anderson967674d2011-08-29 19:36:44 +00004922
Jim Grosbachd3595712011-08-03 23:50:40 +00004923 // Now we should have the closing ']'
Jim Grosbachd3595712011-08-03 23:50:40 +00004924 if (Parser.getTok().isNot(AsmToken::RBrac))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004925 return Error(Parser.getTok().getLoc(), "']' expected");
4926 E = Parser.getTok().getEndLoc();
Jim Grosbachd3595712011-08-03 23:50:40 +00004927 Parser.Lex(); // Eat right bracket token.
4928
4929 // Don't worry about range checking the value here. That's handled by
4930 // the is*() predicates.
4931 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, CE, 0,
Jim Grosbacha95ec992011-10-11 17:29:55 +00004932 ARM_AM::no_shift, 0, 0,
4933 false, S, E));
Jim Grosbachd3595712011-08-03 23:50:40 +00004934
4935 // If there's a pre-indexing writeback marker, '!', just add it as a token
4936 // operand.
4937 if (Parser.getTok().is(AsmToken::Exclaim)) {
4938 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
4939 Parser.Lex(); // Eat the '!'.
4940 }
4941
4942 return false;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004943 }
Jim Grosbachd3595712011-08-03 23:50:40 +00004944
4945 // The register offset is optionally preceded by a '+' or '-'
4946 bool isNegative = false;
4947 if (Parser.getTok().is(AsmToken::Minus)) {
4948 isNegative = true;
4949 Parser.Lex(); // Eat the '-'.
4950 } else if (Parser.getTok().is(AsmToken::Plus)) {
4951 // Nothing to do.
4952 Parser.Lex(); // Eat the '+'.
4953 }
4954
4955 E = Parser.getTok().getLoc();
4956 int OffsetRegNum = tryParseRegister();
4957 if (OffsetRegNum == -1)
4958 return Error(E, "register expected");
4959
4960 // If there's a shift operator, handle it.
4961 ARM_AM::ShiftOpc ShiftType = ARM_AM::no_shift;
Jim Grosbach3d0b3a32011-08-05 22:03:36 +00004962 unsigned ShiftImm = 0;
Jim Grosbachd3595712011-08-03 23:50:40 +00004963 if (Parser.getTok().is(AsmToken::Comma)) {
4964 Parser.Lex(); // Eat the ','.
Jim Grosbach3d0b3a32011-08-05 22:03:36 +00004965 if (parseMemRegOffsetShift(ShiftType, ShiftImm))
Jim Grosbachd3595712011-08-03 23:50:40 +00004966 return true;
4967 }
4968
4969 // Now we should have the closing ']'
Jim Grosbachd3595712011-08-03 23:50:40 +00004970 if (Parser.getTok().isNot(AsmToken::RBrac))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004971 return Error(Parser.getTok().getLoc(), "']' expected");
4972 E = Parser.getTok().getEndLoc();
Jim Grosbachd3595712011-08-03 23:50:40 +00004973 Parser.Lex(); // Eat right bracket token.
4974
Craig Topper062a2ba2014-04-25 05:30:21 +00004975 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, nullptr, OffsetRegNum,
Jim Grosbacha95ec992011-10-11 17:29:55 +00004976 ShiftType, ShiftImm, 0, isNegative,
Jim Grosbachd3595712011-08-03 23:50:40 +00004977 S, E));
4978
Jim Grosbachc320c852011-08-05 21:28:30 +00004979 // If there's a pre-indexing writeback marker, '!', just add it as a token
4980 // operand.
4981 if (Parser.getTok().is(AsmToken::Exclaim)) {
4982 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
4983 Parser.Lex(); // Eat the '!'.
4984 }
Jim Grosbachd3595712011-08-03 23:50:40 +00004985
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004986 return false;
4987}
4988
Jim Grosbachd3595712011-08-03 23:50:40 +00004989/// parseMemRegOffsetShift - one of these two:
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004990/// ( lsl | lsr | asr | ror ) , # shift_amount
4991/// rrx
Jim Grosbachd3595712011-08-03 23:50:40 +00004992/// return true if it parses a shift otherwise it returns false.
4993bool ARMAsmParser::parseMemRegOffsetShift(ARM_AM::ShiftOpc &St,
4994 unsigned &Amount) {
Rafael Espindola961d4692014-11-11 05:18:41 +00004995 MCAsmParser &Parser = getParser();
Jim Grosbachd3595712011-08-03 23:50:40 +00004996 SMLoc Loc = Parser.getTok().getLoc();
Sean Callanan936b0d32010-01-19 21:44:56 +00004997 const AsmToken &Tok = Parser.getTok();
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004998 if (Tok.isNot(AsmToken::Identifier))
4999 return true;
Benjamin Kramer92d89982010-07-14 22:38:02 +00005000 StringRef ShiftName = Tok.getString();
Jim Grosbach3b559ff2011-12-07 23:40:58 +00005001 if (ShiftName == "lsl" || ShiftName == "LSL" ||
5002 ShiftName == "asl" || ShiftName == "ASL")
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00005003 St = ARM_AM::lsl;
Kevin Enderby8be42bd2009-10-30 22:55:57 +00005004 else if (ShiftName == "lsr" || ShiftName == "LSR")
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00005005 St = ARM_AM::lsr;
Kevin Enderby8be42bd2009-10-30 22:55:57 +00005006 else if (ShiftName == "asr" || ShiftName == "ASR")
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00005007 St = ARM_AM::asr;
Kevin Enderby8be42bd2009-10-30 22:55:57 +00005008 else if (ShiftName == "ror" || ShiftName == "ROR")
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00005009 St = ARM_AM::ror;
Kevin Enderby8be42bd2009-10-30 22:55:57 +00005010 else if (ShiftName == "rrx" || ShiftName == "RRX")
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00005011 St = ARM_AM::rrx;
Kevin Enderby8be42bd2009-10-30 22:55:57 +00005012 else
Jim Grosbachd3595712011-08-03 23:50:40 +00005013 return Error(Loc, "illegal shift operator");
Sean Callanana83fd7d2010-01-19 20:27:46 +00005014 Parser.Lex(); // Eat shift type token.
Kevin Enderby8be42bd2009-10-30 22:55:57 +00005015
Jim Grosbachd3595712011-08-03 23:50:40 +00005016 // rrx stands alone.
5017 Amount = 0;
5018 if (St != ARM_AM::rrx) {
5019 Loc = Parser.getTok().getLoc();
5020 // A '#' and a shift amount.
5021 const AsmToken &HashTok = Parser.getTok();
Jim Grosbachef70e9b2011-12-09 22:25:03 +00005022 if (HashTok.isNot(AsmToken::Hash) &&
5023 HashTok.isNot(AsmToken::Dollar))
Jim Grosbachd3595712011-08-03 23:50:40 +00005024 return Error(HashTok.getLoc(), "'#' expected");
5025 Parser.Lex(); // Eat hash token.
Kevin Enderby8be42bd2009-10-30 22:55:57 +00005026
Jim Grosbachd3595712011-08-03 23:50:40 +00005027 const MCExpr *Expr;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005028 if (getParser().parseExpression(Expr))
Jim Grosbachd3595712011-08-03 23:50:40 +00005029 return true;
5030 // Range check the immediate.
5031 // lsl, ror: 0 <= imm <= 31
5032 // lsr, asr: 0 <= imm <= 32
5033 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr);
5034 if (!CE)
5035 return Error(Loc, "shift amount must be an immediate");
5036 int64_t Imm = CE->getValue();
5037 if (Imm < 0 ||
5038 ((St == ARM_AM::lsl || St == ARM_AM::ror) && Imm > 31) ||
5039 ((St == ARM_AM::lsr || St == ARM_AM::asr) && Imm > 32))
5040 return Error(Loc, "immediate shift value out of range");
Tim Northover0c97e762012-09-22 11:18:12 +00005041 // If <ShiftTy> #0, turn it into a no_shift.
5042 if (Imm == 0)
5043 St = ARM_AM::lsl;
5044 // For consistency, treat lsr #32 and asr #32 as having immediate value 0.
5045 if (Imm == 32)
5046 Imm = 0;
Jim Grosbachd3595712011-08-03 23:50:40 +00005047 Amount = Imm;
5048 }
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005049
5050 return false;
5051}
5052
Jim Grosbache7fbce72011-10-03 23:38:36 +00005053/// parseFPImm - A floating point immediate expression operand.
David Blaikie960ea3f2014-06-08 16:18:35 +00005054ARMAsmParser::OperandMatchResultTy
5055ARMAsmParser::parseFPImm(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00005056 MCAsmParser &Parser = getParser();
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00005057 // Anything that can accept a floating point constant as an operand
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005058 // needs to go through here, as the regular parseExpression is
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00005059 // integer only.
5060 //
5061 // This routine still creates a generic Immediate operand, containing
5062 // a bitcast of the 64-bit floating point value. The various operands
5063 // that accept floats can check whether the value is valid for them
5064 // via the standard is*() predicates.
5065
Jim Grosbache7fbce72011-10-03 23:38:36 +00005066 SMLoc S = Parser.getTok().getLoc();
5067
Jim Grosbachef70e9b2011-12-09 22:25:03 +00005068 if (Parser.getTok().isNot(AsmToken::Hash) &&
5069 Parser.getTok().isNot(AsmToken::Dollar))
Jim Grosbache7fbce72011-10-03 23:38:36 +00005070 return MatchOperand_NoMatch;
Jim Grosbach741cd732011-10-17 22:26:03 +00005071
5072 // Disambiguate the VMOV forms that can accept an FP immediate.
5073 // vmov.f32 <sreg>, #imm
5074 // vmov.f64 <dreg>, #imm
5075 // vmov.f32 <dreg>, #imm @ vector f32x2
5076 // vmov.f32 <qreg>, #imm @ vector f32x4
5077 //
5078 // There are also the NEON VMOV instructions which expect an
5079 // integer constant. Make sure we don't try to parse an FPImm
5080 // for these:
5081 // vmov.i{8|16|32|64} <dreg|qreg>, #imm
David Blaikie960ea3f2014-06-08 16:18:35 +00005082 ARMOperand &TyOp = static_cast<ARMOperand &>(*Operands[2]);
5083 bool isVmovf = TyOp.isToken() &&
Oliver Stannard65b85382016-01-25 10:26:26 +00005084 (TyOp.getToken() == ".f32" || TyOp.getToken() == ".f64" ||
5085 TyOp.getToken() == ".f16");
David Blaikie960ea3f2014-06-08 16:18:35 +00005086 ARMOperand &Mnemonic = static_cast<ARMOperand &>(*Operands[0]);
5087 bool isFconst = Mnemonic.isToken() && (Mnemonic.getToken() == "fconstd" ||
5088 Mnemonic.getToken() == "fconsts");
David Peixottoa872e0e2014-01-07 18:19:23 +00005089 if (!(isVmovf || isFconst))
Jim Grosbach741cd732011-10-17 22:26:03 +00005090 return MatchOperand_NoMatch;
5091
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00005092 Parser.Lex(); // Eat '#' or '$'.
Jim Grosbache7fbce72011-10-03 23:38:36 +00005093
5094 // Handle negation, as that still comes through as a separate token.
5095 bool isNegative = false;
5096 if (Parser.getTok().is(AsmToken::Minus)) {
5097 isNegative = true;
5098 Parser.Lex();
5099 }
5100 const AsmToken &Tok = Parser.getTok();
Jim Grosbach235c8d22012-01-19 02:47:30 +00005101 SMLoc Loc = Tok.getLoc();
David Peixottoa872e0e2014-01-07 18:19:23 +00005102 if (Tok.is(AsmToken::Real) && isVmovf) {
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00005103 APFloat RealVal(APFloat::IEEEsingle, Tok.getString());
Jim Grosbache7fbce72011-10-03 23:38:36 +00005104 uint64_t IntVal = RealVal.bitcastToAPInt().getZExtValue();
5105 // If we had a '-' in front, toggle the sign bit.
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00005106 IntVal ^= (uint64_t)isNegative << 31;
Jim Grosbache7fbce72011-10-03 23:38:36 +00005107 Parser.Lex(); // Eat the token.
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00005108 Operands.push_back(ARMOperand::CreateImm(
Jim Grosbach13760bd2015-05-30 01:25:56 +00005109 MCConstantExpr::create(IntVal, getContext()),
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00005110 S, Parser.getTok().getLoc()));
Jim Grosbache7fbce72011-10-03 23:38:36 +00005111 return MatchOperand_Success;
5112 }
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00005113 // Also handle plain integers. Instructions which allow floating point
5114 // immediates also allow a raw encoded 8-bit value.
David Peixottoa872e0e2014-01-07 18:19:23 +00005115 if (Tok.is(AsmToken::Integer) && isFconst) {
Jim Grosbache7fbce72011-10-03 23:38:36 +00005116 int64_t Val = Tok.getIntVal();
5117 Parser.Lex(); // Eat the token.
5118 if (Val > 255 || Val < 0) {
Jim Grosbach235c8d22012-01-19 02:47:30 +00005119 Error(Loc, "encoded floating point value out of range");
Jim Grosbache7fbce72011-10-03 23:38:36 +00005120 return MatchOperand_ParseFail;
5121 }
David Peixottoa872e0e2014-01-07 18:19:23 +00005122 float RealVal = ARM_AM::getFPImmFloat(Val);
5123 Val = APFloat(RealVal).bitcastToAPInt().getZExtValue();
5124
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00005125 Operands.push_back(ARMOperand::CreateImm(
Jim Grosbach13760bd2015-05-30 01:25:56 +00005126 MCConstantExpr::create(Val, getContext()), S,
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00005127 Parser.getTok().getLoc()));
Jim Grosbache7fbce72011-10-03 23:38:36 +00005128 return MatchOperand_Success;
5129 }
5130
Jim Grosbach235c8d22012-01-19 02:47:30 +00005131 Error(Loc, "invalid floating point immediate");
Jim Grosbache7fbce72011-10-03 23:38:36 +00005132 return MatchOperand_ParseFail;
5133}
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00005134
Kevin Enderby8be42bd2009-10-30 22:55:57 +00005135/// Parse a arm instruction operand. For now this parses the operand regardless
5136/// of the mnemonic.
David Blaikie960ea3f2014-06-08 16:18:35 +00005137bool ARMAsmParser::parseOperand(OperandVector &Operands, StringRef Mnemonic) {
Rafael Espindola961d4692014-11-11 05:18:41 +00005138 MCAsmParser &Parser = getParser();
Sean Callanan7ad0ad02010-04-02 22:27:05 +00005139 SMLoc S, E;
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00005140
5141 // Check if the current operand has a custom associated parser, if so, try to
5142 // custom parse the operand, or fallback to the general approach.
Jim Grosbach861e49c2011-02-12 01:34:40 +00005143 OperandMatchResultTy ResTy = MatchOperandParserImpl(Operands, Mnemonic);
5144 if (ResTy == MatchOperand_Success)
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00005145 return false;
Jim Grosbach861e49c2011-02-12 01:34:40 +00005146 // If there wasn't a custom match, try the generic matcher below. Otherwise,
5147 // there was a match, but an error occurred, in which case, just return that
5148 // the operand parsing failed.
5149 if (ResTy == MatchOperand_ParseFail)
5150 return true;
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00005151
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005152 switch (getLexer().getKind()) {
Bill Wendlingee7f1f92010-11-06 21:42:12 +00005153 default:
5154 Error(Parser.getTok().getLoc(), "unexpected token in operand");
Bill Wendling2063b842010-11-18 23:43:05 +00005155 return true;
Jim Grosbachbb24c592011-07-13 18:49:30 +00005156 case AsmToken::Identifier: {
Chad Rosierb162a5c2013-03-19 23:44:03 +00005157 // If we've seen a branch mnemonic, the next operand must be a label. This
5158 // is true even if the label is a register name. So "br r1" means branch to
5159 // label "r1".
5160 bool ExpectLabel = Mnemonic == "b" || Mnemonic == "bl";
5161 if (!ExpectLabel) {
5162 if (!tryParseRegisterWithWriteBack(Operands))
5163 return false;
5164 int Res = tryParseShiftRegister(Operands);
5165 if (Res == 0) // success
5166 return false;
5167 else if (Res == -1) // irrecoverable error
5168 return true;
5169 // If this is VMRS, check for the apsr_nzcv operand.
5170 if (Mnemonic == "vmrs" &&
5171 Parser.getTok().getString().equals_lower("apsr_nzcv")) {
5172 S = Parser.getTok().getLoc();
5173 Parser.Lex();
5174 Operands.push_back(ARMOperand::CreateToken("APSR_nzcv", S));
5175 return false;
5176 }
Jim Grosbach4ab23b52011-10-03 21:12:43 +00005177 }
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00005178
5179 // Fall though for the Identifier case that is not a register or a
5180 // special name.
Jim Grosbachbb24c592011-07-13 18:49:30 +00005181 }
Jim Grosbach4e380352011-10-26 21:14:08 +00005182 case AsmToken::LParen: // parenthesized expressions like (_strcmp-4)
Kevin Enderbyb084be92011-01-13 20:32:36 +00005183 case AsmToken::Integer: // things like 1f and 2b as a branch targets
Jim Grosbach5c6b6342011-11-01 22:38:31 +00005184 case AsmToken::String: // quoted label names.
Kevin Enderbyb084be92011-01-13 20:32:36 +00005185 case AsmToken::Dot: { // . as a branch target
Kevin Enderby146dcf22009-10-15 20:48:48 +00005186 // This was not a register so parse other operands that start with an
5187 // identifier (like labels) as expressions and create them as immediates.
5188 const MCExpr *IdVal;
Sean Callanan7ad0ad02010-04-02 22:27:05 +00005189 S = Parser.getTok().getLoc();
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005190 if (getParser().parseExpression(IdVal))
Bill Wendling2063b842010-11-18 23:43:05 +00005191 return true;
Sean Callanan7ad0ad02010-04-02 22:27:05 +00005192 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Bill Wendling2063b842010-11-18 23:43:05 +00005193 Operands.push_back(ARMOperand::CreateImm(IdVal, S, E));
5194 return false;
5195 }
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005196 case AsmToken::LBrac:
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00005197 return parseMemory(Operands);
Kevin Enderbya2b99102009-10-09 21:12:28 +00005198 case AsmToken::LCurly:
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00005199 return parseRegisterList(Operands);
Jim Grosbachef70e9b2011-12-09 22:25:03 +00005200 case AsmToken::Dollar:
Owen Andersonf02d98d2011-08-29 17:17:09 +00005201 case AsmToken::Hash: {
Kevin Enderby3a80dac2009-10-13 23:33:38 +00005202 // #42 -> immediate.
Sean Callanan7ad0ad02010-04-02 22:27:05 +00005203 S = Parser.getTok().getLoc();
Sean Callanana83fd7d2010-01-19 20:27:46 +00005204 Parser.Lex();
Jim Grosbach003607f2012-04-16 21:18:46 +00005205
5206 if (Parser.getTok().isNot(AsmToken::Colon)) {
5207 bool isNegative = Parser.getTok().is(AsmToken::Minus);
5208 const MCExpr *ImmVal;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005209 if (getParser().parseExpression(ImmVal))
Jim Grosbach003607f2012-04-16 21:18:46 +00005210 return true;
5211 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ImmVal);
5212 if (CE) {
5213 int32_t Val = CE->getValue();
5214 if (isNegative && Val == 0)
Jim Grosbach13760bd2015-05-30 01:25:56 +00005215 ImmVal = MCConstantExpr::create(INT32_MIN, getContext());
Jim Grosbach003607f2012-04-16 21:18:46 +00005216 }
5217 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
5218 Operands.push_back(ARMOperand::CreateImm(ImmVal, S, E));
Jim Grosbach9be2d712013-02-23 00:52:09 +00005219
5220 // There can be a trailing '!' on operands that we want as a separate
Saleem Abdulrasool83e37702013-12-28 03:07:12 +00005221 // '!' Token operand. Handle that here. For example, the compatibility
Jim Grosbach9be2d712013-02-23 00:52:09 +00005222 // alias for 'srsdb sp!, #imm' is 'srsdb #imm!'.
5223 if (Parser.getTok().is(AsmToken::Exclaim)) {
5224 Operands.push_back(ARMOperand::CreateToken(Parser.getTok().getString(),
5225 Parser.getTok().getLoc()));
5226 Parser.Lex(); // Eat exclaim token
5227 }
Jim Grosbach003607f2012-04-16 21:18:46 +00005228 return false;
Owen Andersonf02d98d2011-08-29 17:17:09 +00005229 }
Jim Grosbach003607f2012-04-16 21:18:46 +00005230 // w/ a ':' after the '#', it's just like a plain ':'.
5231 // FALLTHROUGH
Owen Andersonf02d98d2011-08-29 17:17:09 +00005232 }
Jason W Kim1f7bc072011-01-11 23:53:41 +00005233 case AsmToken::Colon: {
Oliver Stannard9327a752015-11-16 16:25:47 +00005234 S = Parser.getTok().getLoc();
Jason W Kim1f7bc072011-01-11 23:53:41 +00005235 // ":lower16:" and ":upper16:" expression prefixes
Evan Cheng965b3c72011-01-13 07:58:56 +00005236 // FIXME: Check it's an expression prefix,
5237 // e.g. (FOO - :lower16:BAR) isn't legal.
5238 ARMMCExpr::VariantKind RefKind;
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00005239 if (parsePrefix(RefKind))
Jason W Kim1f7bc072011-01-11 23:53:41 +00005240 return true;
5241
Evan Cheng965b3c72011-01-13 07:58:56 +00005242 const MCExpr *SubExprVal;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005243 if (getParser().parseExpression(SubExprVal))
Jason W Kim1f7bc072011-01-11 23:53:41 +00005244 return true;
5245
Jim Grosbach13760bd2015-05-30 01:25:56 +00005246 const MCExpr *ExprVal = ARMMCExpr::create(RefKind, SubExprVal,
Jim Grosbach9659ed92012-09-21 00:26:53 +00005247 getContext());
Jason W Kim1f7bc072011-01-11 23:53:41 +00005248 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Evan Cheng965b3c72011-01-13 07:58:56 +00005249 Operands.push_back(ARMOperand::CreateImm(ExprVal, S, E));
Jason W Kim1f7bc072011-01-11 23:53:41 +00005250 return false;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005251 }
David Peixottoe407d092013-12-19 18:12:36 +00005252 case AsmToken::Equal: {
Oliver Stannard9327a752015-11-16 16:25:47 +00005253 S = Parser.getTok().getLoc();
David Peixottoe407d092013-12-19 18:12:36 +00005254 if (Mnemonic != "ldr") // only parse for ldr pseudo (e.g. ldr r0, =val)
Oliver Stannard9327a752015-11-16 16:25:47 +00005255 return Error(S, "unexpected token in operand");
David Peixottoe407d092013-12-19 18:12:36 +00005256 Parser.Lex(); // Eat '='
5257 const MCExpr *SubExprVal;
5258 if (getParser().parseExpression(SubExprVal))
5259 return true;
5260 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Renato Golin3f126132016-05-12 21:22:31 +00005261 Operands.push_back(ARMOperand::CreateConstantPoolImm(SubExprVal, S, E));
David Peixottoe407d092013-12-19 18:12:36 +00005262 return false;
5263 }
Jason W Kim1f7bc072011-01-11 23:53:41 +00005264 }
5265}
5266
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00005267// parsePrefix - Parse ARM 16-bit relocations expression prefix, i.e.
Evan Cheng965b3c72011-01-13 07:58:56 +00005268// :lower16: and :upper16:.
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00005269bool ARMAsmParser::parsePrefix(ARMMCExpr::VariantKind &RefKind) {
Rafael Espindola961d4692014-11-11 05:18:41 +00005270 MCAsmParser &Parser = getParser();
Evan Cheng965b3c72011-01-13 07:58:56 +00005271 RefKind = ARMMCExpr::VK_ARM_None;
Jason W Kim1f7bc072011-01-11 23:53:41 +00005272
Saleem Abdulrasool435f4562014-01-10 04:38:40 +00005273 // consume an optional '#' (GNU compatibility)
5274 if (getLexer().is(AsmToken::Hash))
5275 Parser.Lex();
5276
Jason W Kim1f7bc072011-01-11 23:53:41 +00005277 // :lower16: and :upper16: modifiers
Jason W Kim93229972011-01-13 00:27:00 +00005278 assert(getLexer().is(AsmToken::Colon) && "expected a :");
Jason W Kim1f7bc072011-01-11 23:53:41 +00005279 Parser.Lex(); // Eat ':'
5280
5281 if (getLexer().isNot(AsmToken::Identifier)) {
5282 Error(Parser.getTok().getLoc(), "expected prefix identifier in operand");
5283 return true;
5284 }
5285
Rafael Espindoladbaf0492015-08-14 15:48:41 +00005286 enum {
5287 COFF = (1 << MCObjectFileInfo::IsCOFF),
5288 ELF = (1 << MCObjectFileInfo::IsELF),
5289 MACHO = (1 << MCObjectFileInfo::IsMachO)
5290 };
Saleem Abdulrasoolfaa4f072015-01-13 03:22:49 +00005291 static const struct PrefixEntry {
5292 const char *Spelling;
5293 ARMMCExpr::VariantKind VariantKind;
Rafael Espindoladbaf0492015-08-14 15:48:41 +00005294 uint8_t SupportedFormats;
Saleem Abdulrasoolfaa4f072015-01-13 03:22:49 +00005295 } PrefixEntries[] = {
Rafael Espindoladbaf0492015-08-14 15:48:41 +00005296 { "lower16", ARMMCExpr::VK_ARM_LO16, COFF | ELF | MACHO },
5297 { "upper16", ARMMCExpr::VK_ARM_HI16, COFF | ELF | MACHO },
Saleem Abdulrasoolfaa4f072015-01-13 03:22:49 +00005298 };
5299
Jason W Kim1f7bc072011-01-11 23:53:41 +00005300 StringRef IDVal = Parser.getTok().getIdentifier();
Saleem Abdulrasoolfaa4f072015-01-13 03:22:49 +00005301
5302 const auto &Prefix =
5303 std::find_if(std::begin(PrefixEntries), std::end(PrefixEntries),
5304 [&IDVal](const PrefixEntry &PE) {
5305 return PE.Spelling == IDVal;
5306 });
5307 if (Prefix == std::end(PrefixEntries)) {
Jason W Kim1f7bc072011-01-11 23:53:41 +00005308 Error(Parser.getTok().getLoc(), "unexpected prefix in operand");
5309 return true;
5310 }
Saleem Abdulrasoolfaa4f072015-01-13 03:22:49 +00005311
Rafael Espindoladbaf0492015-08-14 15:48:41 +00005312 uint8_t CurrentFormat;
5313 switch (getContext().getObjectFileInfo()->getObjectFileType()) {
5314 case MCObjectFileInfo::IsMachO:
5315 CurrentFormat = MACHO;
5316 break;
5317 case MCObjectFileInfo::IsELF:
5318 CurrentFormat = ELF;
5319 break;
5320 case MCObjectFileInfo::IsCOFF:
5321 CurrentFormat = COFF;
5322 break;
5323 }
5324
5325 if (~Prefix->SupportedFormats & CurrentFormat) {
5326 Error(Parser.getTok().getLoc(),
5327 "cannot represent relocation in the current file format");
5328 return true;
5329 }
5330
Saleem Abdulrasoolfaa4f072015-01-13 03:22:49 +00005331 RefKind = Prefix->VariantKind;
Jason W Kim1f7bc072011-01-11 23:53:41 +00005332 Parser.Lex();
5333
5334 if (getLexer().isNot(AsmToken::Colon)) {
5335 Error(Parser.getTok().getLoc(), "unexpected token after prefix");
5336 return true;
5337 }
5338 Parser.Lex(); // Eat the last ':'
Saleem Abdulrasoolfaa4f072015-01-13 03:22:49 +00005339
Jason W Kim1f7bc072011-01-11 23:53:41 +00005340 return false;
5341}
5342
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005343/// \brief Given a mnemonic, split out possible predication code and carry
5344/// setting letters to form a canonical mnemonic and flags.
5345//
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005346// FIXME: Would be nice to autogen this.
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005347// FIXME: This is a bit of a maze of special cases.
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00005348StringRef ARMAsmParser::splitMnemonic(StringRef Mnemonic,
Jim Grosbach5cc3b4c2011-07-19 20:10:31 +00005349 unsigned &PredicationCode,
5350 bool &CarrySetting,
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005351 unsigned &ProcessorIMod,
5352 StringRef &ITMask) {
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005353 PredicationCode = ARMCC::AL;
5354 CarrySetting = false;
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00005355 ProcessorIMod = 0;
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005356
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005357 // Ignore some mnemonics we know aren't predicated forms.
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005358 //
5359 // FIXME: Would be nice to autogen this.
Jim Grosbach5cc3b4c2011-07-19 20:10:31 +00005360 if ((Mnemonic == "movs" && isThumb()) ||
5361 Mnemonic == "teq" || Mnemonic == "vceq" || Mnemonic == "svc" ||
5362 Mnemonic == "mls" || Mnemonic == "smmls" || Mnemonic == "vcls" ||
5363 Mnemonic == "vmls" || Mnemonic == "vnmls" || Mnemonic == "vacge" ||
5364 Mnemonic == "vcge" || Mnemonic == "vclt" || Mnemonic == "vacgt" ||
Richard Barton8d519fe2013-09-05 14:14:19 +00005365 Mnemonic == "vaclt" || Mnemonic == "vacle" || Mnemonic == "hlt" ||
Jim Grosbach5cc3b4c2011-07-19 20:10:31 +00005366 Mnemonic == "vcgt" || Mnemonic == "vcle" || Mnemonic == "smlal" ||
5367 Mnemonic == "umaal" || Mnemonic == "umlal" || Mnemonic == "vabal" ||
Jim Grosbache16acac2011-12-19 19:43:50 +00005368 Mnemonic == "vmlal" || Mnemonic == "vpadal" || Mnemonic == "vqdmlal" ||
Joey Gouly2efaa732013-07-06 20:50:18 +00005369 Mnemonic == "fmuls" || Mnemonic == "vmaxnm" || Mnemonic == "vminnm" ||
Joey Gouly0f12aa22013-07-09 11:26:18 +00005370 Mnemonic == "vcvta" || Mnemonic == "vcvtn" || Mnemonic == "vcvtp" ||
5371 Mnemonic == "vcvtm" || Mnemonic == "vrinta" || Mnemonic == "vrintn" ||
Charlie Turner4d88ae22014-12-01 08:33:28 +00005372 Mnemonic == "vrintp" || Mnemonic == "vrintm" || Mnemonic == "hvc" ||
Bradley Smithfed3e4a2016-01-25 11:24:47 +00005373 Mnemonic.startswith("vsel") || Mnemonic == "vins" || Mnemonic == "vmovx" ||
5374 Mnemonic == "bxns" || Mnemonic == "blxns")
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005375 return Mnemonic;
Daniel Dunbar75d26be2010-08-11 06:37:16 +00005376
Jim Grosbacha9a3f0a2011-07-11 17:09:57 +00005377 // First, split out any predication code. Ignore mnemonics we know aren't
5378 // predicated but do have a carry-set and so weren't caught above.
Jim Grosbach8d114902011-07-20 18:20:31 +00005379 if (Mnemonic != "adcs" && Mnemonic != "bics" && Mnemonic != "movs" &&
Jim Grosbach0c398b92011-07-27 21:58:11 +00005380 Mnemonic != "muls" && Mnemonic != "smlals" && Mnemonic != "smulls" &&
Jim Grosbach3636be32011-08-22 23:55:58 +00005381 Mnemonic != "umlals" && Mnemonic != "umulls" && Mnemonic != "lsls" &&
Jim Grosbachf6d5d602011-09-01 18:22:13 +00005382 Mnemonic != "sbcs" && Mnemonic != "rscs") {
Jim Grosbacha9a3f0a2011-07-11 17:09:57 +00005383 unsigned CC = StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2))
5384 .Case("eq", ARMCC::EQ)
5385 .Case("ne", ARMCC::NE)
5386 .Case("hs", ARMCC::HS)
5387 .Case("cs", ARMCC::HS)
5388 .Case("lo", ARMCC::LO)
5389 .Case("cc", ARMCC::LO)
5390 .Case("mi", ARMCC::MI)
5391 .Case("pl", ARMCC::PL)
5392 .Case("vs", ARMCC::VS)
5393 .Case("vc", ARMCC::VC)
5394 .Case("hi", ARMCC::HI)
5395 .Case("ls", ARMCC::LS)
5396 .Case("ge", ARMCC::GE)
5397 .Case("lt", ARMCC::LT)
5398 .Case("gt", ARMCC::GT)
5399 .Case("le", ARMCC::LE)
5400 .Case("al", ARMCC::AL)
5401 .Default(~0U);
5402 if (CC != ~0U) {
5403 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 2);
5404 PredicationCode = CC;
5405 }
Bill Wendling193961b2010-10-29 23:50:21 +00005406 }
Daniel Dunbar188b47b2010-08-11 06:37:20 +00005407
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005408 // Next, determine if we have a carry setting bit. We explicitly ignore all
5409 // the instructions we know end in 's'.
5410 if (Mnemonic.endswith("s") &&
Jim Grosbachd3e8e292011-08-17 22:49:09 +00005411 !(Mnemonic == "cps" || Mnemonic == "mls" ||
Jim Grosbach5cc3b4c2011-07-19 20:10:31 +00005412 Mnemonic == "mrs" || Mnemonic == "smmls" || Mnemonic == "vabs" ||
5413 Mnemonic == "vcls" || Mnemonic == "vmls" || Mnemonic == "vmrs" ||
5414 Mnemonic == "vnmls" || Mnemonic == "vqabs" || Mnemonic == "vrecps" ||
Jim Grosbach086d0132011-12-08 00:49:29 +00005415 Mnemonic == "vrsqrts" || Mnemonic == "srs" || Mnemonic == "flds" ||
Jim Grosbach54337b82011-12-10 00:01:02 +00005416 Mnemonic == "fmrs" || Mnemonic == "fsqrts" || Mnemonic == "fsubs" ||
Jim Grosbach92a939a2011-12-19 19:02:41 +00005417 Mnemonic == "fsts" || Mnemonic == "fcpys" || Mnemonic == "fdivs" ||
Jim Grosbachd74560b2012-03-15 20:48:18 +00005418 Mnemonic == "fmuls" || Mnemonic == "fcmps" || Mnemonic == "fcmpzs" ||
David Peixottoa872e0e2014-01-07 18:19:23 +00005419 Mnemonic == "vfms" || Mnemonic == "vfnms" || Mnemonic == "fconsts" ||
Jim Grosbach51726e22011-07-29 20:26:09 +00005420 (Mnemonic == "movs" && isThumb()))) {
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005421 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 1);
5422 CarrySetting = true;
5423 }
5424
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00005425 // The "cps" instruction can have a interrupt mode operand which is glued into
5426 // the mnemonic. Check if this is the case, split it and parse the imod op
5427 if (Mnemonic.startswith("cps")) {
5428 // Split out any imod code.
5429 unsigned IMod =
5430 StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2, 2))
5431 .Case("ie", ARM_PROC::IE)
5432 .Case("id", ARM_PROC::ID)
5433 .Default(~0U);
5434 if (IMod != ~0U) {
5435 Mnemonic = Mnemonic.slice(0, Mnemonic.size()-2);
5436 ProcessorIMod = IMod;
5437 }
5438 }
5439
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005440 // The "it" instruction has the condition mask on the end of the mnemonic.
5441 if (Mnemonic.startswith("it")) {
5442 ITMask = Mnemonic.slice(2, Mnemonic.size());
5443 Mnemonic = Mnemonic.slice(0, 2);
5444 }
5445
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005446 return Mnemonic;
5447}
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005448
5449/// \brief Given a canonical mnemonic, determine if the instruction ever allows
5450/// inclusion of carry set or predication code operands.
5451//
5452// FIXME: It would be nice to autogen this.
Alexander Kornienkofb37cfa2015-04-14 15:32:58 +00005453void ARMAsmParser::getMnemonicAcceptInfo(StringRef Mnemonic, StringRef FullInst,
5454 bool &CanAcceptCarrySet,
5455 bool &CanAcceptPredicationCode) {
5456 CanAcceptCarrySet =
5457 Mnemonic == "and" || Mnemonic == "lsl" || Mnemonic == "lsr" ||
Daniel Dunbar09264122011-01-11 19:06:29 +00005458 Mnemonic == "rrx" || Mnemonic == "ror" || Mnemonic == "sub" ||
Alexander Kornienkofb37cfa2015-04-14 15:32:58 +00005459 Mnemonic == "add" || Mnemonic == "adc" || Mnemonic == "mul" ||
5460 Mnemonic == "bic" || Mnemonic == "asr" || Mnemonic == "orr" ||
5461 Mnemonic == "mvn" || Mnemonic == "rsb" || Mnemonic == "rsc" ||
5462 Mnemonic == "orn" || Mnemonic == "sbc" || Mnemonic == "eor" ||
5463 Mnemonic == "neg" || Mnemonic == "vfm" || Mnemonic == "vfnm" ||
5464 (!isThumb() &&
5465 (Mnemonic == "smull" || Mnemonic == "mov" || Mnemonic == "mla" ||
5466 Mnemonic == "smlal" || Mnemonic == "umlal" || Mnemonic == "umull"));
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005467
Tim Northover2c45a382013-06-26 16:52:40 +00005468 if (Mnemonic == "bkpt" || Mnemonic == "cbnz" || Mnemonic == "setend" ||
Alexander Kornienkofb37cfa2015-04-14 15:32:58 +00005469 Mnemonic == "cps" || Mnemonic == "it" || Mnemonic == "cbz" ||
Saleem Abdulrasool27351f22014-05-14 03:47:39 +00005470 Mnemonic == "trap" || Mnemonic == "hlt" || Mnemonic == "udf" ||
5471 Mnemonic.startswith("crc32") || Mnemonic.startswith("cps") ||
Alexander Kornienkofb37cfa2015-04-14 15:32:58 +00005472 Mnemonic.startswith("vsel") || Mnemonic == "vmaxnm" ||
5473 Mnemonic == "vminnm" || Mnemonic == "vcvta" || Mnemonic == "vcvtn" ||
5474 Mnemonic == "vcvtp" || Mnemonic == "vcvtm" || Mnemonic == "vrinta" ||
5475 Mnemonic == "vrintn" || Mnemonic == "vrintp" || Mnemonic == "vrintm" ||
Vladimir Sukharev0e0f8d22015-04-16 11:34:25 +00005476 Mnemonic.startswith("aes") || Mnemonic == "hvc" || Mnemonic == "setpan" ||
Amara Emerson33089092013-09-19 11:59:01 +00005477 Mnemonic.startswith("sha1") || Mnemonic.startswith("sha256") ||
Oliver Stannard65b85382016-01-25 10:26:26 +00005478 (FullInst.startswith("vmull") && FullInst.endswith(".p64")) ||
5479 Mnemonic == "vmovx" || Mnemonic == "vins") {
Tim Northover2c45a382013-06-26 16:52:40 +00005480 // These mnemonics are never predicable
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005481 CanAcceptPredicationCode = false;
Tim Northover2c45a382013-06-26 16:52:40 +00005482 } else if (!isThumb()) {
5483 // Some instructions are only predicable in Thumb mode
Alexander Kornienkofb37cfa2015-04-14 15:32:58 +00005484 CanAcceptPredicationCode =
5485 Mnemonic != "cdp2" && Mnemonic != "clrex" && Mnemonic != "mcr2" &&
Tim Northover2c45a382013-06-26 16:52:40 +00005486 Mnemonic != "mcrr2" && Mnemonic != "mrc2" && Mnemonic != "mrrc2" &&
5487 Mnemonic != "dmb" && Mnemonic != "dsb" && Mnemonic != "isb" &&
5488 Mnemonic != "pld" && Mnemonic != "pli" && Mnemonic != "pldw" &&
Alexander Kornienkofb37cfa2015-04-14 15:32:58 +00005489 Mnemonic != "ldc2" && Mnemonic != "ldc2l" && Mnemonic != "stc2" &&
5490 Mnemonic != "stc2l" && !Mnemonic.startswith("rfe") &&
5491 !Mnemonic.startswith("srs");
Tim Northover2c45a382013-06-26 16:52:40 +00005492 } else if (isThumbOne()) {
Tim Northoverf86d1f02013-10-07 11:10:47 +00005493 if (hasV6MOps())
5494 CanAcceptPredicationCode = Mnemonic != "movs";
5495 else
5496 CanAcceptPredicationCode = Mnemonic != "nop" && Mnemonic != "movs";
Jim Grosbach6c45b752011-09-16 16:39:25 +00005497 } else
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005498 CanAcceptPredicationCode = true;
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005499}
5500
Scott Douglass47a3fce2015-07-09 14:13:41 +00005501// \brief Some Thumb instructions have two operand forms that are not
Scott Douglass8c7803f2015-07-09 14:13:34 +00005502// available as three operand, convert to two operand form if possible.
5503//
5504// FIXME: We would really like to be able to tablegen'erate this.
5505void ARMAsmParser::tryConvertingToTwoOperandForm(StringRef Mnemonic,
5506 bool CarrySetting,
5507 OperandVector &Operands) {
Scott Douglass47a3fce2015-07-09 14:13:41 +00005508 if (Operands.size() != 6)
Scott Douglass8c7803f2015-07-09 14:13:34 +00005509 return;
5510
Scott Douglass039f7682015-07-13 15:31:33 +00005511 const auto &Op3 = static_cast<ARMOperand &>(*Operands[3]);
5512 auto &Op4 = static_cast<ARMOperand &>(*Operands[4]);
Scott Douglass8c7803f2015-07-09 14:13:34 +00005513 if (!Op3.isReg() || !Op4.isReg())
5514 return;
5515
Scott Douglass039f7682015-07-13 15:31:33 +00005516 auto Op3Reg = Op3.getReg();
5517 auto Op4Reg = Op4.getReg();
5518
Scott Douglass47a3fce2015-07-09 14:13:41 +00005519 // For most Thumb2 cases we just generate the 3 operand form and reduce
Scott Douglassd9d8d262015-07-13 15:31:40 +00005520 // it in processInstruction(), but the 3 operand form of ADD (t2ADDrr)
5521 // won't accept SP or PC so we do the transformation here taking care
5522 // with immediate range in the 'add sp, sp #imm' case.
Scott Douglass039f7682015-07-13 15:31:33 +00005523 auto &Op5 = static_cast<ARMOperand &>(*Operands[5]);
Scott Douglass47a3fce2015-07-09 14:13:41 +00005524 if (isThumbTwo()) {
Scott Douglassd9d8d262015-07-13 15:31:40 +00005525 if (Mnemonic != "add")
5526 return;
5527 bool TryTransform = Op3Reg == ARM::PC || Op4Reg == ARM::PC ||
5528 (Op5.isReg() && Op5.getReg() == ARM::PC);
5529 if (!TryTransform) {
5530 TryTransform = (Op3Reg == ARM::SP || Op4Reg == ARM::SP ||
5531 (Op5.isReg() && Op5.getReg() == ARM::SP)) &&
5532 !(Op3Reg == ARM::SP && Op4Reg == ARM::SP &&
5533 Op5.isImm() && !Op5.isImm0_508s4());
5534 }
5535 if (!TryTransform)
Scott Douglass47a3fce2015-07-09 14:13:41 +00005536 return;
5537 } else if (!isThumbOne())
5538 return;
Scott Douglass8c7803f2015-07-09 14:13:34 +00005539
5540 if (!(Mnemonic == "add" || Mnemonic == "sub" || Mnemonic == "and" ||
5541 Mnemonic == "eor" || Mnemonic == "lsl" || Mnemonic == "lsr" ||
5542 Mnemonic == "asr" || Mnemonic == "adc" || Mnemonic == "sbc" ||
5543 Mnemonic == "ror" || Mnemonic == "orr" || Mnemonic == "bic"))
5544 return;
5545
5546 // If first 2 operands of a 3 operand instruction are the same
5547 // then transform to 2 operand version of the same instruction
5548 // e.g. 'adds r0, r0, #1' transforms to 'adds r0, #1'
Scott Douglass039f7682015-07-13 15:31:33 +00005549 bool Transform = Op3Reg == Op4Reg;
Scott Douglass8143bc22015-07-09 14:13:55 +00005550
5551 // For communtative operations, we might be able to transform if we swap
5552 // Op4 and Op5. The 'ADD Rdm, SP, Rdm' form is already handled specially
5553 // as tADDrsp.
5554 const ARMOperand *LastOp = &Op5;
5555 bool Swap = false;
Scott Douglass039f7682015-07-13 15:31:33 +00005556 if (!Transform && Op5.isReg() && Op3Reg == Op5.getReg() &&
5557 ((Mnemonic == "add" && Op4Reg != ARM::SP) ||
Scott Douglass8143bc22015-07-09 14:13:55 +00005558 Mnemonic == "and" || Mnemonic == "eor" ||
5559 Mnemonic == "adc" || Mnemonic == "orr")) {
5560 Swap = true;
5561 LastOp = &Op4;
5562 Transform = true;
5563 }
5564
Scott Douglass8c7803f2015-07-09 14:13:34 +00005565 // If both registers are the same then remove one of them from
5566 // the operand list, with certain exceptions.
5567 if (Transform) {
5568 // Don't transform 'adds Rd, Rd, Rm' or 'sub{s} Rd, Rd, Rm' because the
5569 // 2 operand forms don't exist.
5570 if (((Mnemonic == "add" && CarrySetting) || Mnemonic == "sub") &&
Scott Douglass8143bc22015-07-09 14:13:55 +00005571 LastOp->isReg())
Scott Douglass8c7803f2015-07-09 14:13:34 +00005572 Transform = false;
Scott Douglass2740a632015-07-09 14:13:48 +00005573
5574 // Don't transform 'add/sub{s} Rd, Rd, #imm' if the immediate fits into
5575 // 3-bits because the ARMARM says not to.
Scott Douglass8143bc22015-07-09 14:13:55 +00005576 if ((Mnemonic == "add" || Mnemonic == "sub") && LastOp->isImm0_7())
Scott Douglass2740a632015-07-09 14:13:48 +00005577 Transform = false;
Scott Douglass8c7803f2015-07-09 14:13:34 +00005578 }
5579
Scott Douglass8143bc22015-07-09 14:13:55 +00005580 if (Transform) {
5581 if (Swap)
5582 std::swap(Op4, Op5);
Scott Douglass8c7803f2015-07-09 14:13:34 +00005583 Operands.erase(Operands.begin() + 3);
Scott Douglass8143bc22015-07-09 14:13:55 +00005584 }
Scott Douglass8c7803f2015-07-09 14:13:34 +00005585}
5586
Jim Grosbach7283da92011-08-16 21:12:37 +00005587bool ARMAsmParser::shouldOmitCCOutOperand(StringRef Mnemonic,
David Blaikie960ea3f2014-06-08 16:18:35 +00005588 OperandVector &Operands) {
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005589 // FIXME: This is all horribly hacky. We really need a better way to deal
5590 // with optional operands like this in the matcher table.
Jim Grosbach7283da92011-08-16 21:12:37 +00005591
5592 // The 'mov' mnemonic is special. One variant has a cc_out operand, while
5593 // another does not. Specifically, the MOVW instruction does not. So we
5594 // special case it here and remove the defaulted (non-setting) cc_out
5595 // operand if that's the instruction we're trying to match.
5596 //
5597 // We do this as post-processing of the explicit operands rather than just
5598 // conditionally adding the cc_out in the first place because we need
5599 // to check the type of the parsed immediate operand.
Owen Andersond7791b92011-09-14 22:46:14 +00005600 if (Mnemonic == "mov" && Operands.size() > 4 && !isThumb() &&
Asiri Rathnayake52376ac2015-01-06 15:55:09 +00005601 !static_cast<ARMOperand &>(*Operands[4]).isModImm() &&
David Blaikie960ea3f2014-06-08 16:18:35 +00005602 static_cast<ARMOperand &>(*Operands[4]).isImm0_65535Expr() &&
5603 static_cast<ARMOperand &>(*Operands[1]).getReg() == 0)
Jim Grosbach7283da92011-08-16 21:12:37 +00005604 return true;
Jim Grosbach58ffdcc2011-08-16 21:34:08 +00005605
5606 // Register-register 'add' for thumb does not have a cc_out operand
5607 // when there are only two register operands.
5608 if (isThumb() && Mnemonic == "add" && Operands.size() == 5 &&
David Blaikie960ea3f2014-06-08 16:18:35 +00005609 static_cast<ARMOperand &>(*Operands[3]).isReg() &&
5610 static_cast<ARMOperand &>(*Operands[4]).isReg() &&
5611 static_cast<ARMOperand &>(*Operands[1]).getReg() == 0)
Jim Grosbach58ffdcc2011-08-16 21:34:08 +00005612 return true;
Jim Grosbach0a0b3072011-08-24 21:22:15 +00005613 // Register-register 'add' for thumb does not have a cc_out operand
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005614 // when it's an ADD Rdm, SP, {Rdm|#imm0_255} instruction. We do
5615 // have to check the immediate range here since Thumb2 has a variant
5616 // that can handle a different range and has a cc_out operand.
Jim Grosbachd0c435c2011-09-16 22:58:42 +00005617 if (((isThumb() && Mnemonic == "add") ||
5618 (isThumbTwo() && Mnemonic == "sub")) &&
David Blaikie960ea3f2014-06-08 16:18:35 +00005619 Operands.size() == 6 && static_cast<ARMOperand &>(*Operands[3]).isReg() &&
5620 static_cast<ARMOperand &>(*Operands[4]).isReg() &&
5621 static_cast<ARMOperand &>(*Operands[4]).getReg() == ARM::SP &&
5622 static_cast<ARMOperand &>(*Operands[1]).getReg() == 0 &&
5623 ((Mnemonic == "add" && static_cast<ARMOperand &>(*Operands[5]).isReg()) ||
5624 static_cast<ARMOperand &>(*Operands[5]).isImm0_1020s4()))
Jim Grosbach0a0b3072011-08-24 21:22:15 +00005625 return true;
Jim Grosbachd0c435c2011-09-16 22:58:42 +00005626 // For Thumb2, add/sub immediate does not have a cc_out operand for the
5627 // imm0_4095 variant. That's the least-preferred variant when
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005628 // selecting via the generic "add" mnemonic, so to know that we
5629 // should remove the cc_out operand, we have to explicitly check that
5630 // it's not one of the other variants. Ugh.
Jim Grosbachd0c435c2011-09-16 22:58:42 +00005631 if (isThumbTwo() && (Mnemonic == "add" || Mnemonic == "sub") &&
David Blaikie960ea3f2014-06-08 16:18:35 +00005632 Operands.size() == 6 && static_cast<ARMOperand &>(*Operands[3]).isReg() &&
5633 static_cast<ARMOperand &>(*Operands[4]).isReg() &&
5634 static_cast<ARMOperand &>(*Operands[5]).isImm()) {
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005635 // Nest conditions rather than one big 'if' statement for readability.
5636 //
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005637 // If both registers are low, we're in an IT block, and the immediate is
5638 // in range, we should use encoding T1 instead, which has a cc_out.
5639 if (inITBlock() &&
David Blaikie960ea3f2014-06-08 16:18:35 +00005640 isARMLowRegister(static_cast<ARMOperand &>(*Operands[3]).getReg()) &&
5641 isARMLowRegister(static_cast<ARMOperand &>(*Operands[4]).getReg()) &&
5642 static_cast<ARMOperand &>(*Operands[5]).isImm0_7())
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005643 return false;
Tilmann Schelleref5666f2013-07-03 20:38:01 +00005644 // Check against T3. If the second register is the PC, this is an
5645 // alternate form of ADR, which uses encoding T4, so check for that too.
David Blaikie960ea3f2014-06-08 16:18:35 +00005646 if (static_cast<ARMOperand &>(*Operands[4]).getReg() != ARM::PC &&
5647 static_cast<ARMOperand &>(*Operands[5]).isT2SOImm())
Tilmann Schelleref5666f2013-07-03 20:38:01 +00005648 return false;
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005649
5650 // Otherwise, we use encoding T4, which does not have a cc_out
5651 // operand.
5652 return true;
5653 }
5654
Jim Grosbach9c8b9932011-09-14 21:00:40 +00005655 // The thumb2 multiply instruction doesn't have a CCOut register, so
5656 // if we have a "mul" mnemonic in Thumb mode, check if we'll be able to
5657 // use the 16-bit encoding or not.
5658 if (isThumbTwo() && Mnemonic == "mul" && Operands.size() == 6 &&
David Blaikie960ea3f2014-06-08 16:18:35 +00005659 static_cast<ARMOperand &>(*Operands[1]).getReg() == 0 &&
5660 static_cast<ARMOperand &>(*Operands[3]).isReg() &&
5661 static_cast<ARMOperand &>(*Operands[4]).isReg() &&
5662 static_cast<ARMOperand &>(*Operands[5]).isReg() &&
Jim Grosbach9c8b9932011-09-14 21:00:40 +00005663 // If the registers aren't low regs, the destination reg isn't the
5664 // same as one of the source regs, or the cc_out operand is zero
5665 // outside of an IT block, we have to use the 32-bit encoding, so
5666 // remove the cc_out operand.
David Blaikie960ea3f2014-06-08 16:18:35 +00005667 (!isARMLowRegister(static_cast<ARMOperand &>(*Operands[3]).getReg()) ||
5668 !isARMLowRegister(static_cast<ARMOperand &>(*Operands[4]).getReg()) ||
5669 !isARMLowRegister(static_cast<ARMOperand &>(*Operands[5]).getReg()) ||
5670 !inITBlock() || (static_cast<ARMOperand &>(*Operands[3]).getReg() !=
5671 static_cast<ARMOperand &>(*Operands[5]).getReg() &&
5672 static_cast<ARMOperand &>(*Operands[3]).getReg() !=
5673 static_cast<ARMOperand &>(*Operands[4]).getReg())))
Jim Grosbach9c8b9932011-09-14 21:00:40 +00005674 return true;
5675
Jim Grosbachefa7e952011-11-15 19:55:16 +00005676 // Also check the 'mul' syntax variant that doesn't specify an explicit
5677 // destination register.
5678 if (isThumbTwo() && Mnemonic == "mul" && Operands.size() == 5 &&
David Blaikie960ea3f2014-06-08 16:18:35 +00005679 static_cast<ARMOperand &>(*Operands[1]).getReg() == 0 &&
5680 static_cast<ARMOperand &>(*Operands[3]).isReg() &&
5681 static_cast<ARMOperand &>(*Operands[4]).isReg() &&
Jim Grosbachefa7e952011-11-15 19:55:16 +00005682 // If the registers aren't low regs or the cc_out operand is zero
5683 // outside of an IT block, we have to use the 32-bit encoding, so
5684 // remove the cc_out operand.
David Blaikie960ea3f2014-06-08 16:18:35 +00005685 (!isARMLowRegister(static_cast<ARMOperand &>(*Operands[3]).getReg()) ||
5686 !isARMLowRegister(static_cast<ARMOperand &>(*Operands[4]).getReg()) ||
Jim Grosbachefa7e952011-11-15 19:55:16 +00005687 !inITBlock()))
5688 return true;
5689
Jim Grosbach9c8b9932011-09-14 21:00:40 +00005690
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005691
Jim Grosbach4b701af2011-08-24 21:42:27 +00005692 // Register-register 'add/sub' for thumb does not have a cc_out operand
5693 // when it's an ADD/SUB SP, #imm. Be lenient on count since there's also
5694 // the "add/sub SP, SP, #imm" version. If the follow-up operands aren't
5695 // right, this will result in better diagnostics (which operand is off)
5696 // anyway.
5697 if (isThumb() && (Mnemonic == "add" || Mnemonic == "sub") &&
5698 (Operands.size() == 5 || Operands.size() == 6) &&
David Blaikie960ea3f2014-06-08 16:18:35 +00005699 static_cast<ARMOperand &>(*Operands[3]).isReg() &&
5700 static_cast<ARMOperand &>(*Operands[3]).getReg() == ARM::SP &&
5701 static_cast<ARMOperand &>(*Operands[1]).getReg() == 0 &&
5702 (static_cast<ARMOperand &>(*Operands[4]).isImm() ||
Jim Grosbachdf5a2442012-04-10 17:31:55 +00005703 (Operands.size() == 6 &&
David Blaikie960ea3f2014-06-08 16:18:35 +00005704 static_cast<ARMOperand &>(*Operands[5]).isImm())))
Jim Grosbach0a0b3072011-08-24 21:22:15 +00005705 return true;
Jim Grosbach58ffdcc2011-08-16 21:34:08 +00005706
Jim Grosbach7283da92011-08-16 21:12:37 +00005707 return false;
5708}
5709
David Blaikie960ea3f2014-06-08 16:18:35 +00005710bool ARMAsmParser::shouldOmitPredicateOperand(StringRef Mnemonic,
5711 OperandVector &Operands) {
Joey Goulye8602552013-07-19 16:34:16 +00005712 // VRINT{Z, R, X} have a predicate operand in VFP, but not in NEON
5713 unsigned RegIdx = 3;
5714 if ((Mnemonic == "vrintz" || Mnemonic == "vrintx" || Mnemonic == "vrintr") &&
Oliver Stannard2de8c162015-12-16 12:37:39 +00005715 (static_cast<ARMOperand &>(*Operands[2]).getToken() == ".f32" ||
5716 static_cast<ARMOperand &>(*Operands[2]).getToken() == ".f16")) {
David Blaikie960ea3f2014-06-08 16:18:35 +00005717 if (static_cast<ARMOperand &>(*Operands[3]).isToken() &&
Oliver Stannard2de8c162015-12-16 12:37:39 +00005718 (static_cast<ARMOperand &>(*Operands[3]).getToken() == ".f32" ||
5719 static_cast<ARMOperand &>(*Operands[3]).getToken() == ".f16"))
Joey Goulye8602552013-07-19 16:34:16 +00005720 RegIdx = 4;
5721
David Blaikie960ea3f2014-06-08 16:18:35 +00005722 if (static_cast<ARMOperand &>(*Operands[RegIdx]).isReg() &&
5723 (ARMMCRegisterClasses[ARM::DPRRegClassID].contains(
5724 static_cast<ARMOperand &>(*Operands[RegIdx]).getReg()) ||
5725 ARMMCRegisterClasses[ARM::QPRRegClassID].contains(
5726 static_cast<ARMOperand &>(*Operands[RegIdx]).getReg())))
Joey Goulye8602552013-07-19 16:34:16 +00005727 return true;
5728 }
Joey Goulyf520d5e2013-07-19 16:45:16 +00005729 return false;
Joey Goulye8602552013-07-19 16:34:16 +00005730}
5731
Jim Grosbach12952fe2011-11-11 23:08:10 +00005732static bool isDataTypeToken(StringRef Tok) {
5733 return Tok == ".8" || Tok == ".16" || Tok == ".32" || Tok == ".64" ||
5734 Tok == ".i8" || Tok == ".i16" || Tok == ".i32" || Tok == ".i64" ||
5735 Tok == ".u8" || Tok == ".u16" || Tok == ".u32" || Tok == ".u64" ||
5736 Tok == ".s8" || Tok == ".s16" || Tok == ".s32" || Tok == ".s64" ||
5737 Tok == ".p8" || Tok == ".p16" || Tok == ".f32" || Tok == ".f64" ||
5738 Tok == ".f" || Tok == ".d";
5739}
5740
5741// FIXME: This bit should probably be handled via an explicit match class
5742// in the .td files that matches the suffix instead of having it be
5743// a literal string token the way it is now.
5744static bool doesIgnoreDataTypeSuffix(StringRef Mnemonic, StringRef DT) {
5745 return Mnemonic.startswith("vldm") || Mnemonic.startswith("vstm");
5746}
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00005747static void applyMnemonicAliases(StringRef &Mnemonic, uint64_t Features,
Chad Rosier9f7a2212013-04-18 22:35:36 +00005748 unsigned VariantID);
Saleem Abdulrasoole3a9dc12013-12-30 18:38:01 +00005749
5750static bool RequiresVFPRegListValidation(StringRef Inst,
5751 bool &AcceptSinglePrecisionOnly,
5752 bool &AcceptDoublePrecisionOnly) {
5753 if (Inst.size() < 7)
5754 return false;
5755
5756 if (Inst.startswith("fldm") || Inst.startswith("fstm")) {
5757 StringRef AddressingMode = Inst.substr(4, 2);
5758 if (AddressingMode == "ia" || AddressingMode == "db" ||
5759 AddressingMode == "ea" || AddressingMode == "fd") {
5760 AcceptSinglePrecisionOnly = Inst[6] == 's';
5761 AcceptDoublePrecisionOnly = Inst[6] == 'd' || Inst[6] == 'x';
5762 return true;
5763 }
5764 }
5765
5766 return false;
5767}
5768
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005769/// Parse an arm instruction mnemonic followed by its operands.
Chad Rosierf0e87202012-10-25 20:41:34 +00005770bool ARMAsmParser::ParseInstruction(ParseInstructionInfo &Info, StringRef Name,
David Blaikie960ea3f2014-06-08 16:18:35 +00005771 SMLoc NameLoc, OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00005772 MCAsmParser &Parser = getParser();
Saleem Abdulrasool4da9c6e2013-12-29 17:58:35 +00005773 // FIXME: Can this be done via tablegen in some fashion?
Saleem Abdulrasoole3a9dc12013-12-30 18:38:01 +00005774 bool RequireVFPRegisterListCheck;
Saleem Abdulrasool4da9c6e2013-12-29 17:58:35 +00005775 bool AcceptSinglePrecisionOnly;
Saleem Abdulrasoole3a9dc12013-12-30 18:38:01 +00005776 bool AcceptDoublePrecisionOnly;
5777 RequireVFPRegisterListCheck =
5778 RequiresVFPRegListValidation(Name, AcceptSinglePrecisionOnly,
5779 AcceptDoublePrecisionOnly);
Saleem Abdulrasool4da9c6e2013-12-29 17:58:35 +00005780
Jim Grosbach8be2f652011-12-09 23:34:09 +00005781 // Apply mnemonic aliases before doing anything else, as the destination
Saleem Abdulrasoola1937cb2013-12-29 17:58:31 +00005782 // mnemonic may include suffices and we want to handle them normally.
Jim Grosbach8be2f652011-12-09 23:34:09 +00005783 // The generic tblgen'erated code does this later, at the start of
5784 // MatchInstructionImpl(), but that's too late for aliases that include
5785 // any sort of suffix.
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00005786 uint64_t AvailableFeatures = getAvailableFeatures();
Chad Rosier9f7a2212013-04-18 22:35:36 +00005787 unsigned AssemblerDialect = getParser().getAssemblerDialect();
5788 applyMnemonicAliases(Name, AvailableFeatures, AssemblerDialect);
Jim Grosbach8be2f652011-12-09 23:34:09 +00005789
Jim Grosbachab5830e2011-12-14 02:16:11 +00005790 // First check for the ARM-specific .req directive.
5791 if (Parser.getTok().is(AsmToken::Identifier) &&
5792 Parser.getTok().getIdentifier() == ".req") {
5793 parseDirectiveReq(Name, NameLoc);
5794 // We always return 'error' for this, as we're done with this
5795 // statement and don't need to match the 'instruction."
5796 return true;
5797 }
5798
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005799 // Create the leading tokens for the mnemonic, split by '.' characters.
5800 size_t Start = 0, Next = Name.find('.');
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005801 StringRef Mnemonic = Name.slice(Start, Next);
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005802
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005803 // Split out the predication code and carry setting flag from the mnemonic.
5804 unsigned PredicationCode;
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00005805 unsigned ProcessorIMod;
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005806 bool CarrySetting;
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005807 StringRef ITMask;
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00005808 Mnemonic = splitMnemonic(Mnemonic, PredicationCode, CarrySetting,
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005809 ProcessorIMod, ITMask);
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005810
Jim Grosbach1c171b12011-08-25 17:23:55 +00005811 // In Thumb1, only the branch (B) instruction can be predicated.
5812 if (isThumbOne() && PredicationCode != ARMCC::AL && Mnemonic != "b") {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005813 Parser.eatToEndOfStatement();
Jim Grosbach1c171b12011-08-25 17:23:55 +00005814 return Error(NameLoc, "conditional execution not supported in Thumb1");
5815 }
5816
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005817 Operands.push_back(ARMOperand::CreateToken(Mnemonic, NameLoc));
5818
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005819 // Handle the IT instruction ITMask. Convert it to a bitmask. This
5820 // is the mask as it will be for the IT encoding if the conditional
5821 // encoding has a '1' as it's bit0 (i.e. 't' ==> '1'). In the case
5822 // where the conditional bit0 is zero, the instruction post-processing
5823 // will adjust the mask accordingly.
5824 if (Mnemonic == "it") {
Jim Grosbached16ec42011-08-29 22:24:09 +00005825 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + 2);
5826 if (ITMask.size() > 3) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005827 Parser.eatToEndOfStatement();
Jim Grosbached16ec42011-08-29 22:24:09 +00005828 return Error(Loc, "too many conditions on IT instruction");
5829 }
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005830 unsigned Mask = 8;
5831 for (unsigned i = ITMask.size(); i != 0; --i) {
5832 char pos = ITMask[i - 1];
5833 if (pos != 't' && pos != 'e') {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005834 Parser.eatToEndOfStatement();
Jim Grosbached16ec42011-08-29 22:24:09 +00005835 return Error(Loc, "illegal IT block condition mask '" + ITMask + "'");
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005836 }
5837 Mask >>= 1;
5838 if (ITMask[i - 1] == 't')
5839 Mask |= 8;
5840 }
Jim Grosbached16ec42011-08-29 22:24:09 +00005841 Operands.push_back(ARMOperand::CreateITMask(Mask, Loc));
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005842 }
5843
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005844 // FIXME: This is all a pretty gross hack. We should automatically handle
5845 // optional operands like this via tblgen.
Bill Wendling219dabd2010-11-21 10:56:05 +00005846
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005847 // Next, add the CCOut and ConditionCode operands, if needed.
5848 //
5849 // For mnemonics which can ever incorporate a carry setting bit or predication
5850 // code, our matching model involves us always generating CCOut and
5851 // ConditionCode operands to match the mnemonic "as written" and then we let
5852 // the matcher deal with finding the right instruction or generating an
5853 // appropriate error.
5854 bool CanAcceptCarrySet, CanAcceptPredicationCode;
Amara Emerson33089092013-09-19 11:59:01 +00005855 getMnemonicAcceptInfo(Mnemonic, Name, CanAcceptCarrySet, CanAcceptPredicationCode);
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005856
Jim Grosbach03a8a162011-07-14 22:04:21 +00005857 // If we had a carry-set on an instruction that can't do that, issue an
5858 // error.
5859 if (!CanAcceptCarrySet && CarrySetting) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005860 Parser.eatToEndOfStatement();
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005861 return Error(NameLoc, "instruction '" + Mnemonic +
Jim Grosbach03a8a162011-07-14 22:04:21 +00005862 "' can not set flags, but 's' suffix specified");
5863 }
Jim Grosbach0a547702011-07-22 17:44:50 +00005864 // If we had a predication code on an instruction that can't do that, issue an
5865 // error.
5866 if (!CanAcceptPredicationCode && PredicationCode != ARMCC::AL) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005867 Parser.eatToEndOfStatement();
Jim Grosbach0a547702011-07-22 17:44:50 +00005868 return Error(NameLoc, "instruction '" + Mnemonic +
5869 "' is not predicable, but condition code specified");
5870 }
Jim Grosbach03a8a162011-07-14 22:04:21 +00005871
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005872 // Add the carry setting operand, if necessary.
Jim Grosbached16ec42011-08-29 22:24:09 +00005873 if (CanAcceptCarrySet) {
5874 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + Mnemonic.size());
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005875 Operands.push_back(ARMOperand::CreateCCOut(CarrySetting ? ARM::CPSR : 0,
Jim Grosbached16ec42011-08-29 22:24:09 +00005876 Loc));
5877 }
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005878
5879 // Add the predication code operand, if necessary.
5880 if (CanAcceptPredicationCode) {
Jim Grosbached16ec42011-08-29 22:24:09 +00005881 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + Mnemonic.size() +
5882 CarrySetting);
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005883 Operands.push_back(ARMOperand::CreateCondCode(
Jim Grosbached16ec42011-08-29 22:24:09 +00005884 ARMCC::CondCodes(PredicationCode), Loc));
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005885 }
Daniel Dunbar188b47b2010-08-11 06:37:20 +00005886
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00005887 // Add the processor imod operand, if necessary.
5888 if (ProcessorIMod) {
5889 Operands.push_back(ARMOperand::CreateImm(
Jim Grosbach13760bd2015-05-30 01:25:56 +00005890 MCConstantExpr::create(ProcessorIMod, getContext()),
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00005891 NameLoc, NameLoc));
Oliver Stannard1ae8b472014-09-24 14:20:01 +00005892 } else if (Mnemonic == "cps" && isMClass()) {
5893 return Error(NameLoc, "instruction 'cps' requires effect for M-class");
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00005894 }
5895
Daniel Dunbar188b47b2010-08-11 06:37:20 +00005896 // Add the remaining tokens in the mnemonic.
Daniel Dunbar75d26be2010-08-11 06:37:16 +00005897 while (Next != StringRef::npos) {
5898 Start = Next;
5899 Next = Name.find('.', Start + 1);
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00005900 StringRef ExtraToken = Name.slice(Start, Next);
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005901
Jim Grosbach12952fe2011-11-11 23:08:10 +00005902 // Some NEON instructions have an optional datatype suffix that is
5903 // completely ignored. Check for that.
5904 if (isDataTypeToken(ExtraToken) &&
5905 doesIgnoreDataTypeSuffix(Mnemonic, ExtraToken))
5906 continue;
5907
Kevin Enderbyc5d09352013-06-18 20:19:24 +00005908 // For for ARM mode generate an error if the .n qualifier is used.
5909 if (ExtraToken == ".n" && !isThumb()) {
5910 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + Start);
Saleem Abdulrasoolbdae4b82014-01-12 05:25:44 +00005911 Parser.eatToEndOfStatement();
Kevin Enderbyc5d09352013-06-18 20:19:24 +00005912 return Error(Loc, "instruction with .n (narrow) qualifier not allowed in "
5913 "arm mode");
5914 }
5915
5916 // The .n qualifier is always discarded as that is what the tables
5917 // and matcher expect. In ARM mode the .w qualifier has no effect,
5918 // so discard it to avoid errors that can be caused by the matcher.
5919 if (ExtraToken != ".n" && (isThumb() || ExtraToken != ".w")) {
Jim Grosbach39c6e1d2011-09-07 16:06:04 +00005920 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + Start);
5921 Operands.push_back(ARMOperand::CreateToken(ExtraToken, Loc));
5922 }
Daniel Dunbar75d26be2010-08-11 06:37:16 +00005923 }
5924
5925 // Read the remaining operands.
5926 if (getLexer().isNot(AsmToken::EndOfStatement)) {
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005927 // Read the first operand.
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00005928 if (parseOperand(Operands, Mnemonic)) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005929 Parser.eatToEndOfStatement();
Chris Lattnera2a9d162010-09-11 16:18:25 +00005930 return true;
5931 }
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005932
5933 while (getLexer().is(AsmToken::Comma)) {
Sean Callanana83fd7d2010-01-19 20:27:46 +00005934 Parser.Lex(); // Eat the comma.
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005935
5936 // Parse and remember the operand.
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00005937 if (parseOperand(Operands, Mnemonic)) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005938 Parser.eatToEndOfStatement();
Chris Lattnera2a9d162010-09-11 16:18:25 +00005939 return true;
5940 }
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005941 }
5942 }
Jim Grosbach624bcc72010-10-29 14:46:02 +00005943
Chris Lattnera2a9d162010-09-11 16:18:25 +00005944 if (getLexer().isNot(AsmToken::EndOfStatement)) {
Jim Grosbachb8d9f512011-10-07 18:27:04 +00005945 SMLoc Loc = getLexer().getLoc();
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005946 Parser.eatToEndOfStatement();
Jim Grosbachb8d9f512011-10-07 18:27:04 +00005947 return Error(Loc, "unexpected token in argument list");
Chris Lattnera2a9d162010-09-11 16:18:25 +00005948 }
Bill Wendlingee7f1f92010-11-06 21:42:12 +00005949
Chris Lattner91689c12010-09-08 05:10:46 +00005950 Parser.Lex(); // Consume the EndOfStatement
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005951
Saleem Abdulrasoole3a9dc12013-12-30 18:38:01 +00005952 if (RequireVFPRegisterListCheck) {
David Blaikie960ea3f2014-06-08 16:18:35 +00005953 ARMOperand &Op = static_cast<ARMOperand &>(*Operands.back());
5954 if (AcceptSinglePrecisionOnly && !Op.isSPRRegList())
5955 return Error(Op.getStartLoc(),
Saleem Abdulrasoolaca443c2013-12-29 18:53:16 +00005956 "VFP/Neon single precision register expected");
David Blaikie960ea3f2014-06-08 16:18:35 +00005957 if (AcceptDoublePrecisionOnly && !Op.isDPRRegList())
5958 return Error(Op.getStartLoc(),
Saleem Abdulrasoolaca443c2013-12-29 18:53:16 +00005959 "VFP/Neon double precision register expected");
Saleem Abdulrasool4da9c6e2013-12-29 17:58:35 +00005960 }
5961
Scott Douglass8c7803f2015-07-09 14:13:34 +00005962 tryConvertingToTwoOperandForm(Mnemonic, CarrySetting, Operands);
5963
Jim Grosbach7283da92011-08-16 21:12:37 +00005964 // Some instructions, mostly Thumb, have forms for the same mnemonic that
5965 // do and don't have a cc_out optional-def operand. With some spot-checks
5966 // of the operand list, we can figure out which variant we're trying to
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005967 // parse and adjust accordingly before actually matching. We shouldn't ever
Eric Christopher572e03a2015-06-19 01:53:21 +00005968 // try to remove a cc_out operand that was explicitly set on the
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005969 // mnemonic, of course (CarrySetting == true). Reason number #317 the
5970 // table driven matcher doesn't fit well with the ARM instruction set.
David Blaikie960ea3f2014-06-08 16:18:35 +00005971 if (!CarrySetting && shouldOmitCCOutOperand(Mnemonic, Operands))
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005972 Operands.erase(Operands.begin() + 1);
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005973
Joey Goulye8602552013-07-19 16:34:16 +00005974 // Some instructions have the same mnemonic, but don't always
5975 // have a predicate. Distinguish them here and delete the
5976 // predicate if needed.
David Blaikie960ea3f2014-06-08 16:18:35 +00005977 if (shouldOmitPredicateOperand(Mnemonic, Operands))
Joey Goulye8602552013-07-19 16:34:16 +00005978 Operands.erase(Operands.begin() + 1);
Joey Goulye8602552013-07-19 16:34:16 +00005979
Jim Grosbacha03ab0e2011-07-28 21:57:55 +00005980 // ARM mode 'blx' need special handling, as the register operand version
5981 // is predicable, but the label operand version is not. So, we can't rely
5982 // on the Mnemonic based checking to correctly figure out when to put
Jim Grosbach6e5778f2011-10-07 23:24:09 +00005983 // a k_CondCode operand in the list. If we're trying to match the label
5984 // version, remove the k_CondCode operand here.
Jim Grosbacha03ab0e2011-07-28 21:57:55 +00005985 if (!isThumb() && Mnemonic == "blx" && Operands.size() == 3 &&
David Blaikie960ea3f2014-06-08 16:18:35 +00005986 static_cast<ARMOperand &>(*Operands[2]).isImm())
Jim Grosbacha03ab0e2011-07-28 21:57:55 +00005987 Operands.erase(Operands.begin() + 1);
Jim Grosbach8cffa282011-08-11 23:51:13 +00005988
Weiming Zhao8f56f882012-11-16 21:55:34 +00005989 // Adjust operands of ldrexd/strexd to MCK_GPRPair.
5990 // ldrexd/strexd require even/odd GPR pair. To enforce this constraint,
5991 // a single GPRPair reg operand is used in the .td file to replace the two
5992 // GPRs. However, when parsing from asm, the two GRPs cannot be automatically
5993 // expressed as a GPRPair, so we have to manually merge them.
5994 // FIXME: We would really like to be able to tablegen'erate this.
5995 if (!isThumb() && Operands.size() > 4 &&
Joey Goulye6d165c2013-08-27 17:38:16 +00005996 (Mnemonic == "ldrexd" || Mnemonic == "strexd" || Mnemonic == "ldaexd" ||
5997 Mnemonic == "stlexd")) {
5998 bool isLoad = (Mnemonic == "ldrexd" || Mnemonic == "ldaexd");
Weiming Zhao8f56f882012-11-16 21:55:34 +00005999 unsigned Idx = isLoad ? 2 : 3;
David Blaikie960ea3f2014-06-08 16:18:35 +00006000 ARMOperand &Op1 = static_cast<ARMOperand &>(*Operands[Idx]);
6001 ARMOperand &Op2 = static_cast<ARMOperand &>(*Operands[Idx + 1]);
Weiming Zhao8f56f882012-11-16 21:55:34 +00006002
6003 const MCRegisterClass& MRC = MRI->getRegClass(ARM::GPRRegClassID);
6004 // Adjust only if Op1 and Op2 are GPRs.
David Blaikie960ea3f2014-06-08 16:18:35 +00006005 if (Op1.isReg() && Op2.isReg() && MRC.contains(Op1.getReg()) &&
6006 MRC.contains(Op2.getReg())) {
6007 unsigned Reg1 = Op1.getReg();
6008 unsigned Reg2 = Op2.getReg();
Weiming Zhao8f56f882012-11-16 21:55:34 +00006009 unsigned Rt = MRI->getEncodingValue(Reg1);
6010 unsigned Rt2 = MRI->getEncodingValue(Reg2);
6011
6012 // Rt2 must be Rt + 1 and Rt must be even.
6013 if (Rt + 1 != Rt2 || (Rt & 1)) {
David Blaikie960ea3f2014-06-08 16:18:35 +00006014 Error(Op2.getStartLoc(), isLoad
6015 ? "destination operands must be sequential"
6016 : "source operands must be sequential");
Weiming Zhao8f56f882012-11-16 21:55:34 +00006017 return true;
6018 }
6019 unsigned NewReg = MRI->getMatchingSuperReg(Reg1, ARM::gsub_0,
6020 &(MRI->getRegClass(ARM::GPRPairRegClassID)));
David Blaikie960ea3f2014-06-08 16:18:35 +00006021 Operands[Idx] =
6022 ARMOperand::CreateReg(NewReg, Op1.getStartLoc(), Op2.getEndLoc());
6023 Operands.erase(Operands.begin() + Idx + 1);
Weiming Zhao8f56f882012-11-16 21:55:34 +00006024 }
6025 }
6026
Saleem Abdulrasoole6e6d712014-01-10 04:38:35 +00006027 // GNU Assembler extension (compatibility)
Stepan Dyatkovskiy3f1fa3d2014-04-04 10:17:56 +00006028 if ((Mnemonic == "ldrd" || Mnemonic == "strd")) {
David Blaikie960ea3f2014-06-08 16:18:35 +00006029 ARMOperand &Op2 = static_cast<ARMOperand &>(*Operands[2]);
6030 ARMOperand &Op3 = static_cast<ARMOperand &>(*Operands[3]);
6031 if (Op3.isMem()) {
6032 assert(Op2.isReg() && "expected register argument");
Stepan Dyatkovskiy6207a4d2014-04-03 11:29:15 +00006033
Stepan Dyatkovskiy3f1fa3d2014-04-04 10:17:56 +00006034 unsigned SuperReg = MRI->getMatchingSuperReg(
David Blaikie960ea3f2014-06-08 16:18:35 +00006035 Op2.getReg(), ARM::gsub_0, &MRI->getRegClass(ARM::GPRPairRegClassID));
Stepan Dyatkovskiy6207a4d2014-04-03 11:29:15 +00006036
Stepan Dyatkovskiy3f1fa3d2014-04-04 10:17:56 +00006037 assert(SuperReg && "expected register pair");
Stepan Dyatkovskiy6207a4d2014-04-03 11:29:15 +00006038
Stepan Dyatkovskiy3f1fa3d2014-04-04 10:17:56 +00006039 unsigned PairedReg = MRI->getSubReg(SuperReg, ARM::gsub_1);
Stepan Dyatkovskiy6207a4d2014-04-03 11:29:15 +00006040
David Blaikie960ea3f2014-06-08 16:18:35 +00006041 Operands.insert(
6042 Operands.begin() + 3,
6043 ARMOperand::CreateReg(PairedReg, Op2.getStartLoc(), Op2.getEndLoc()));
Stepan Dyatkovskiy3f1fa3d2014-04-04 10:17:56 +00006044 }
Saleem Abdulrasoole6e6d712014-01-10 04:38:35 +00006045 }
6046
Kevin Enderby78f95722013-07-31 21:05:30 +00006047 // FIXME: As said above, this is all a pretty gross hack. This instruction
6048 // does not fit with other "subs" and tblgen.
6049 // Adjust operands of B9.3.19 SUBS PC, LR, #imm (Thumb2) system instruction
6050 // so the Mnemonic is the original name "subs" and delete the predicate
6051 // operand so it will match the table entry.
6052 if (isThumbTwo() && Mnemonic == "sub" && Operands.size() == 6 &&
David Blaikie960ea3f2014-06-08 16:18:35 +00006053 static_cast<ARMOperand &>(*Operands[3]).isReg() &&
6054 static_cast<ARMOperand &>(*Operands[3]).getReg() == ARM::PC &&
6055 static_cast<ARMOperand &>(*Operands[4]).isReg() &&
6056 static_cast<ARMOperand &>(*Operands[4]).getReg() == ARM::LR &&
6057 static_cast<ARMOperand &>(*Operands[5]).isImm()) {
6058 Operands.front() = ARMOperand::CreateToken(Name, NameLoc);
Kevin Enderby78f95722013-07-31 21:05:30 +00006059 Operands.erase(Operands.begin() + 1);
Kevin Enderby78f95722013-07-31 21:05:30 +00006060 }
Chris Lattnerf29c0b62010-01-14 22:21:20 +00006061 return false;
Kevin Enderbyccab3172009-09-15 00:27:25 +00006062}
6063
Jim Grosbachedaa35a2011-07-26 18:25:39 +00006064// Validate context-sensitive operand constraints.
Jim Grosbach169b2be2011-08-23 18:13:04 +00006065
6066// return 'true' if register list contains non-low GPR registers,
6067// 'false' otherwise. If Reg is in the register list or is HiReg, set
6068// 'containsReg' to true.
Hans Wennborg61f9efe2015-07-14 16:39:01 +00006069static bool checkLowRegisterList(const MCInst &Inst, unsigned OpNo,
6070 unsigned Reg, unsigned HiReg,
6071 bool &containsReg) {
Jim Grosbach169b2be2011-08-23 18:13:04 +00006072 containsReg = false;
6073 for (unsigned i = OpNo; i < Inst.getNumOperands(); ++i) {
6074 unsigned OpReg = Inst.getOperand(i).getReg();
6075 if (OpReg == Reg)
6076 containsReg = true;
6077 // Anything other than a low register isn't legal here.
6078 if (!isARMLowRegister(OpReg) && (!HiReg || OpReg != HiReg))
6079 return true;
6080 }
6081 return false;
6082}
6083
Rafael Espindola5403da42014-12-04 14:10:20 +00006084// Check if the specified regisgter is in the register list of the inst,
Jim Grosbacha31f2232011-09-07 18:05:34 +00006085// starting at the indicated operand number.
Hans Wennborg61f9efe2015-07-14 16:39:01 +00006086static bool listContainsReg(const MCInst &Inst, unsigned OpNo, unsigned Reg) {
6087 for (unsigned i = OpNo, e = Inst.getNumOperands(); i < e; ++i) {
Jim Grosbacha31f2232011-09-07 18:05:34 +00006088 unsigned OpReg = Inst.getOperand(i).getReg();
Rafael Espindola5403da42014-12-04 14:10:20 +00006089 if (OpReg == Reg)
6090 return true;
Jim Grosbacha31f2232011-09-07 18:05:34 +00006091 }
6092 return false;
6093}
6094
Richard Barton8d519fe2013-09-05 14:14:19 +00006095// Return true if instruction has the interesting property of being
6096// allowed in IT blocks, but not being predicable.
6097static bool instIsBreakpoint(const MCInst &Inst) {
6098 return Inst.getOpcode() == ARM::tBKPT ||
6099 Inst.getOpcode() == ARM::BKPT ||
6100 Inst.getOpcode() == ARM::tHLT ||
6101 Inst.getOpcode() == ARM::HLT;
6102
6103}
6104
Hans Wennborg61f9efe2015-07-14 16:39:01 +00006105bool ARMAsmParser::validatetLDMRegList(const MCInst &Inst,
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00006106 const OperandVector &Operands,
Jyoti Allur5a139142015-01-14 10:48:16 +00006107 unsigned ListNo, bool IsARPop) {
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00006108 const ARMOperand &Op = static_cast<const ARMOperand &>(*Operands[ListNo]);
6109 bool HasWritebackToken = Op.isToken() && Op.getToken() == "!";
6110
6111 bool ListContainsSP = listContainsReg(Inst, ListNo, ARM::SP);
6112 bool ListContainsLR = listContainsReg(Inst, ListNo, ARM::LR);
6113 bool ListContainsPC = listContainsReg(Inst, ListNo, ARM::PC);
6114
Jyoti Allur5a139142015-01-14 10:48:16 +00006115 if (!IsARPop && ListContainsSP)
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00006116 return Error(Operands[ListNo + HasWritebackToken]->getStartLoc(),
6117 "SP may not be in the register list");
6118 else if (ListContainsPC && ListContainsLR)
6119 return Error(Operands[ListNo + HasWritebackToken]->getStartLoc(),
6120 "PC and LR may not be in the register list simultaneously");
6121 else if (inITBlock() && !lastInITBlock() && ListContainsPC)
6122 return Error(Operands[ListNo + HasWritebackToken]->getStartLoc(),
6123 "instruction must be outside of IT block or the last "
6124 "instruction in an IT block");
6125 return false;
6126}
6127
Hans Wennborg61f9efe2015-07-14 16:39:01 +00006128bool ARMAsmParser::validatetSTMRegList(const MCInst &Inst,
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00006129 const OperandVector &Operands,
6130 unsigned ListNo) {
6131 const ARMOperand &Op = static_cast<const ARMOperand &>(*Operands[ListNo]);
6132 bool HasWritebackToken = Op.isToken() && Op.getToken() == "!";
6133
6134 bool ListContainsSP = listContainsReg(Inst, ListNo, ARM::SP);
6135 bool ListContainsPC = listContainsReg(Inst, ListNo, ARM::PC);
6136
6137 if (ListContainsSP && ListContainsPC)
6138 return Error(Operands[ListNo + HasWritebackToken]->getStartLoc(),
6139 "SP and PC may not be in the register list");
6140 else if (ListContainsSP)
6141 return Error(Operands[ListNo + HasWritebackToken]->getStartLoc(),
6142 "SP may not be in the register list");
6143 else if (ListContainsPC)
6144 return Error(Operands[ListNo + HasWritebackToken]->getStartLoc(),
6145 "PC may not be in the register list");
6146 return false;
6147}
6148
Jim Grosbachedaa35a2011-07-26 18:25:39 +00006149// FIXME: We would really like to be able to tablegen'erate this.
David Blaikie960ea3f2014-06-08 16:18:35 +00006150bool ARMAsmParser::validateInstruction(MCInst &Inst,
6151 const OperandVector &Operands) {
Joey Gouly0e76fa72013-09-12 10:28:05 +00006152 const MCInstrDesc &MCID = MII.get(Inst.getOpcode());
Jim Grosbached16ec42011-08-29 22:24:09 +00006153 SMLoc Loc = Operands[0]->getStartLoc();
Mihai Popaad18d3c2013-08-09 10:38:32 +00006154
Jim Grosbached16ec42011-08-29 22:24:09 +00006155 // Check the IT block state first.
Richard Barton8d519fe2013-09-05 14:14:19 +00006156 // NOTE: BKPT and HLT instructions have the interesting property of being
Tilmann Schellerbe904772013-09-30 17:57:30 +00006157 // allowed in IT blocks, but not being predicable. They just always execute.
Richard Barton8d519fe2013-09-05 14:14:19 +00006158 if (inITBlock() && !instIsBreakpoint(Inst)) {
Tilmann Schellerbe904772013-09-30 17:57:30 +00006159 unsigned Bit = 1;
Jim Grosbached16ec42011-08-29 22:24:09 +00006160 if (ITState.FirstCond)
6161 ITState.FirstCond = false;
6162 else
Tilmann Schellerbe904772013-09-30 17:57:30 +00006163 Bit = (ITState.Mask >> (5 - ITState.CurPosition)) & 1;
Jim Grosbached16ec42011-08-29 22:24:09 +00006164 // The instruction must be predicable.
6165 if (!MCID.isPredicable())
6166 return Error(Loc, "instructions in IT block must be predicable");
6167 unsigned Cond = Inst.getOperand(MCID.findFirstPredOperandIdx()).getImm();
Tilmann Schellerbe904772013-09-30 17:57:30 +00006168 unsigned ITCond = Bit ? ITState.Cond :
Jim Grosbached16ec42011-08-29 22:24:09 +00006169 ARMCC::getOppositeCondition(ITState.Cond);
6170 if (Cond != ITCond) {
6171 // Find the condition code Operand to get its SMLoc information.
6172 SMLoc CondLoc;
Tilmann Schellerbe904772013-09-30 17:57:30 +00006173 for (unsigned I = 1; I < Operands.size(); ++I)
David Blaikie960ea3f2014-06-08 16:18:35 +00006174 if (static_cast<ARMOperand &>(*Operands[I]).isCondCode())
Tilmann Schellerbe904772013-09-30 17:57:30 +00006175 CondLoc = Operands[I]->getStartLoc();
Jim Grosbached16ec42011-08-29 22:24:09 +00006176 return Error(CondLoc, "incorrect condition in IT block; got '" +
6177 StringRef(ARMCondCodeToString(ARMCC::CondCodes(Cond))) +
6178 "', but expected '" +
6179 ARMCondCodeToString(ARMCC::CondCodes(ITCond)) + "'");
6180 }
Jim Grosbachc61fc8f2011-08-31 18:29:05 +00006181 // Check for non-'al' condition codes outside of the IT block.
Jim Grosbached16ec42011-08-29 22:24:09 +00006182 } else if (isThumbTwo() && MCID.isPredicable() &&
6183 Inst.getOperand(MCID.findFirstPredOperandIdx()).getImm() !=
Mihai Popaad18d3c2013-08-09 10:38:32 +00006184 ARMCC::AL && Inst.getOpcode() != ARM::tBcc &&
6185 Inst.getOpcode() != ARM::t2Bcc)
Jim Grosbached16ec42011-08-29 22:24:09 +00006186 return Error(Loc, "predicated instructions must be in IT block");
6187
Tilmann Scheller255722b2013-09-30 16:11:48 +00006188 const unsigned Opcode = Inst.getOpcode();
6189 switch (Opcode) {
Jim Grosbach5b96b802011-08-10 20:29:19 +00006190 case ARM::LDRD:
6191 case ARM::LDRD_PRE:
Weiming Zhao8f56f882012-11-16 21:55:34 +00006192 case ARM::LDRD_POST: {
Tilmann Scheller255722b2013-09-30 16:11:48 +00006193 const unsigned RtReg = Inst.getOperand(0).getReg();
6194
Tilmann Scheller1aebfa02013-09-27 13:28:17 +00006195 // Rt can't be R14.
6196 if (RtReg == ARM::LR)
6197 return Error(Operands[3]->getStartLoc(),
6198 "Rt can't be R14");
Tilmann Scheller255722b2013-09-30 16:11:48 +00006199
6200 const unsigned Rt = MRI->getEncodingValue(RtReg);
Tilmann Scheller1aebfa02013-09-27 13:28:17 +00006201 // Rt must be even-numbered.
6202 if ((Rt & 1) == 1)
6203 return Error(Operands[3]->getStartLoc(),
6204 "Rt must be even-numbered");
Tilmann Scheller255722b2013-09-30 16:11:48 +00006205
Jim Grosbachedaa35a2011-07-26 18:25:39 +00006206 // Rt2 must be Rt + 1.
Tilmann Scheller255722b2013-09-30 16:11:48 +00006207 const unsigned Rt2 = MRI->getEncodingValue(Inst.getOperand(1).getReg());
Jim Grosbachedaa35a2011-07-26 18:25:39 +00006208 if (Rt2 != Rt + 1)
6209 return Error(Operands[3]->getStartLoc(),
6210 "destination operands must be sequential");
Tilmann Scheller255722b2013-09-30 16:11:48 +00006211
6212 if (Opcode == ARM::LDRD_PRE || Opcode == ARM::LDRD_POST) {
6213 const unsigned Rn = MRI->getEncodingValue(Inst.getOperand(3).getReg());
6214 // For addressing modes with writeback, the base register needs to be
6215 // different from the destination registers.
6216 if (Rn == Rt || Rn == Rt2)
6217 return Error(Operands[3]->getStartLoc(),
6218 "base register needs to be different from destination "
6219 "registers");
6220 }
6221
Jim Grosbachedaa35a2011-07-26 18:25:39 +00006222 return false;
6223 }
Tilmann Scheller88c8f162013-09-27 10:30:18 +00006224 case ARM::t2LDRDi8:
6225 case ARM::t2LDRD_PRE:
6226 case ARM::t2LDRD_POST: {
Tilmann Scheller041f7172013-09-27 10:38:11 +00006227 // Rt2 must be different from Rt.
Tilmann Scheller88c8f162013-09-27 10:30:18 +00006228 unsigned Rt = MRI->getEncodingValue(Inst.getOperand(0).getReg());
6229 unsigned Rt2 = MRI->getEncodingValue(Inst.getOperand(1).getReg());
6230 if (Rt2 == Rt)
6231 return Error(Operands[3]->getStartLoc(),
6232 "destination operands can't be identical");
6233 return false;
6234 }
Charlie Turner6f13d0c2015-04-15 17:28:23 +00006235 case ARM::t2BXJ: {
6236 const unsigned RmReg = Inst.getOperand(0).getReg();
6237 // Rm = SP is no longer unpredictable in v8-A
6238 if (RmReg == ARM::SP && !hasV8Ops())
6239 return Error(Operands[2]->getStartLoc(),
6240 "r13 (SP) is an unpredictable operand to BXJ");
6241 return false;
6242 }
Jim Grosbacheb09f492011-08-11 20:28:23 +00006243 case ARM::STRD: {
6244 // Rt2 must be Rt + 1.
Eric Christopher6ac277c2012-08-09 22:10:21 +00006245 unsigned Rt = MRI->getEncodingValue(Inst.getOperand(0).getReg());
6246 unsigned Rt2 = MRI->getEncodingValue(Inst.getOperand(1).getReg());
Jim Grosbacheb09f492011-08-11 20:28:23 +00006247 if (Rt2 != Rt + 1)
6248 return Error(Operands[3]->getStartLoc(),
6249 "source operands must be sequential");
6250 return false;
6251 }
Jim Grosbachf7164b22011-08-10 20:49:18 +00006252 case ARM::STRD_PRE:
Weiming Zhao8f56f882012-11-16 21:55:34 +00006253 case ARM::STRD_POST: {
Jim Grosbachedaa35a2011-07-26 18:25:39 +00006254 // Rt2 must be Rt + 1.
Eric Christopher6ac277c2012-08-09 22:10:21 +00006255 unsigned Rt = MRI->getEncodingValue(Inst.getOperand(1).getReg());
6256 unsigned Rt2 = MRI->getEncodingValue(Inst.getOperand(2).getReg());
Jim Grosbachedaa35a2011-07-26 18:25:39 +00006257 if (Rt2 != Rt + 1)
Jim Grosbacheb09f492011-08-11 20:28:23 +00006258 return Error(Operands[3]->getStartLoc(),
Jim Grosbachedaa35a2011-07-26 18:25:39 +00006259 "source operands must be sequential");
6260 return false;
6261 }
Tilmann Scheller3352a582014-07-23 12:38:17 +00006262 case ARM::STR_PRE_IMM:
6263 case ARM::STR_PRE_REG:
6264 case ARM::STR_POST_IMM:
Tilmann Scheller27272792014-07-23 13:03:47 +00006265 case ARM::STR_POST_REG:
Tilmann Scheller96ef72e2014-07-24 09:55:46 +00006266 case ARM::STRH_PRE:
6267 case ARM::STRH_POST:
Tilmann Scheller27272792014-07-23 13:03:47 +00006268 case ARM::STRB_PRE_IMM:
6269 case ARM::STRB_PRE_REG:
6270 case ARM::STRB_POST_IMM:
6271 case ARM::STRB_POST_REG: {
Tilmann Scheller3352a582014-07-23 12:38:17 +00006272 // Rt must be different from Rn.
6273 const unsigned Rt = MRI->getEncodingValue(Inst.getOperand(1).getReg());
6274 const unsigned Rn = MRI->getEncodingValue(Inst.getOperand(2).getReg());
6275
6276 if (Rt == Rn)
6277 return Error(Operands[3]->getStartLoc(),
6278 "source register and base register can't be identical");
6279 return false;
6280 }
Tilmann Scheller8ba74302014-08-01 11:08:51 +00006281 case ARM::LDR_PRE_IMM:
6282 case ARM::LDR_PRE_REG:
6283 case ARM::LDR_POST_IMM:
Tilmann Scheller8ff079c2014-08-01 11:33:47 +00006284 case ARM::LDR_POST_REG:
6285 case ARM::LDRH_PRE:
6286 case ARM::LDRH_POST:
6287 case ARM::LDRSH_PRE:
Tilmann Scheller7cc0ed42014-08-01 12:08:04 +00006288 case ARM::LDRSH_POST:
6289 case ARM::LDRB_PRE_IMM:
6290 case ARM::LDRB_PRE_REG:
6291 case ARM::LDRB_POST_IMM:
6292 case ARM::LDRB_POST_REG:
6293 case ARM::LDRSB_PRE:
6294 case ARM::LDRSB_POST: {
Tilmann Scheller8ba74302014-08-01 11:08:51 +00006295 // Rt must be different from Rn.
6296 const unsigned Rt = MRI->getEncodingValue(Inst.getOperand(0).getReg());
6297 const unsigned Rn = MRI->getEncodingValue(Inst.getOperand(2).getReg());
6298
6299 if (Rt == Rn)
6300 return Error(Operands[3]->getStartLoc(),
6301 "destination register and base register can't be identical");
6302 return false;
6303 }
Jim Grosbach03f56d92011-07-27 21:09:25 +00006304 case ARM::SBFX:
6305 case ARM::UBFX: {
Tilmann Schellerbe904772013-09-30 17:57:30 +00006306 // Width must be in range [1, 32-lsb].
6307 unsigned LSB = Inst.getOperand(2).getImm();
6308 unsigned Widthm1 = Inst.getOperand(3).getImm();
6309 if (Widthm1 >= 32 - LSB)
Jim Grosbach03f56d92011-07-27 21:09:25 +00006310 return Error(Operands[5]->getStartLoc(),
6311 "bitfield width must be in range [1,32-lsb]");
Jim Grosbach64610e52011-08-16 21:42:31 +00006312 return false;
Jim Grosbach03f56d92011-07-27 21:09:25 +00006313 }
Rafael Espindola5403da42014-12-04 14:10:20 +00006314 // Notionally handles ARM::tLDMIA_UPD too.
6315 case ARM::tLDMIA: {
6316 // If we're parsing Thumb2, the .w variant is available and handles
6317 // most cases that are normally illegal for a Thumb1 LDM instruction.
6318 // We'll make the transformation in processInstruction() if necessary.
6319 //
6320 // Thumb LDM instructions are writeback iff the base register is not
6321 // in the register list.
6322 unsigned Rn = Inst.getOperand(0).getReg();
6323 bool HasWritebackToken =
6324 (static_cast<ARMOperand &>(*Operands[3]).isToken() &&
6325 static_cast<ARMOperand &>(*Operands[3]).getToken() == "!");
6326 bool ListContainsBase;
6327 if (checkLowRegisterList(Inst, 3, Rn, 0, ListContainsBase) && !isThumbTwo())
6328 return Error(Operands[3 + HasWritebackToken]->getStartLoc(),
6329 "registers must be in range r0-r7");
6330 // If we should have writeback, then there should be a '!' token.
6331 if (!ListContainsBase && !HasWritebackToken && !isThumbTwo())
6332 return Error(Operands[2]->getStartLoc(),
6333 "writeback operator '!' expected");
6334 // If we should not have writeback, there must not be a '!'. This is
6335 // true even for the 32-bit wide encodings.
6336 if (ListContainsBase && HasWritebackToken)
6337 return Error(Operands[3]->getStartLoc(),
6338 "writeback operator '!' not allowed when base register "
6339 "in register list");
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00006340
6341 if (validatetLDMRegList(Inst, Operands, 3))
6342 return true;
Rafael Espindola5403da42014-12-04 14:10:20 +00006343 break;
6344 }
Tim Northover08a86602013-10-22 19:00:39 +00006345 case ARM::LDMIA_UPD:
6346 case ARM::LDMDB_UPD:
6347 case ARM::LDMIB_UPD:
6348 case ARM::LDMDA_UPD:
6349 // ARM variants loading and updating the same register are only officially
6350 // UNPREDICTABLE on v7 upwards. Goodness knows what they did before.
6351 if (!hasV7Ops())
6352 break;
Rafael Espindola5403da42014-12-04 14:10:20 +00006353 if (listContainsReg(Inst, 3, Inst.getOperand(0).getReg()))
6354 return Error(Operands.back()->getStartLoc(),
6355 "writeback register not allowed in register list");
6356 break;
Jyoti Allur3b686072014-10-22 10:41:14 +00006357 case ARM::t2LDMIA:
6358 case ARM::t2LDMDB:
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00006359 if (validatetLDMRegList(Inst, Operands, 3))
6360 return true;
Rafael Espindola5403da42014-12-04 14:10:20 +00006361 break;
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00006362 case ARM::t2STMIA:
6363 case ARM::t2STMDB:
6364 if (validatetSTMRegList(Inst, Operands, 3))
6365 return true;
6366 break;
Tim Northover08a86602013-10-22 19:00:39 +00006367 case ARM::t2LDMIA_UPD:
6368 case ARM::t2LDMDB_UPD:
6369 case ARM::t2STMIA_UPD:
Rafael Espindola5403da42014-12-04 14:10:20 +00006370 case ARM::t2STMDB_UPD: {
6371 if (listContainsReg(Inst, 3, Inst.getOperand(0).getReg()))
6372 return Error(Operands.back()->getStartLoc(),
6373 "writeback register not allowed in register list");
6374
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00006375 if (Opcode == ARM::t2LDMIA_UPD || Opcode == ARM::t2LDMDB_UPD) {
Saleem Abdulrasool0b5a8522014-12-18 16:16:53 +00006376 if (validatetLDMRegList(Inst, Operands, 3))
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00006377 return true;
6378 } else {
Saleem Abdulrasool0b5a8522014-12-18 16:16:53 +00006379 if (validatetSTMRegList(Inst, Operands, 3))
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00006380 return true;
6381 }
Rafael Espindola5403da42014-12-04 14:10:20 +00006382 break;
6383 }
Tim Northover8eaf1542013-11-12 21:32:41 +00006384 case ARM::sysLDMIA_UPD:
6385 case ARM::sysLDMDA_UPD:
6386 case ARM::sysLDMDB_UPD:
Rafael Espindola5403da42014-12-04 14:10:20 +00006387 case ARM::sysLDMIB_UPD:
6388 if (!listContainsReg(Inst, 3, ARM::PC))
6389 return Error(Operands[4]->getStartLoc(),
6390 "writeback register only allowed on system LDM "
6391 "if PC in register-list");
Tim Northover8eaf1542013-11-12 21:32:41 +00006392 break;
6393 case ARM::sysSTMIA_UPD:
6394 case ARM::sysSTMDA_UPD:
6395 case ARM::sysSTMDB_UPD:
6396 case ARM::sysSTMIB_UPD:
6397 return Error(Operands[2]->getStartLoc(),
6398 "system STM cannot have writeback register");
Chad Rosier8513ffb2012-08-30 23:20:38 +00006399 case ARM::tMUL: {
6400 // The second source operand must be the same register as the destination
6401 // operand.
Chad Rosier9d1fc362012-08-31 17:24:10 +00006402 //
6403 // In this case, we must directly check the parsed operands because the
6404 // cvtThumbMultiply() function is written in such a way that it guarantees
6405 // this first statement is always true for the new Inst. Essentially, the
6406 // destination is unconditionally copied into the second source operand
6407 // without checking to see if it matches what we actually parsed.
David Blaikie960ea3f2014-06-08 16:18:35 +00006408 if (Operands.size() == 6 && (((ARMOperand &)*Operands[3]).getReg() !=
6409 ((ARMOperand &)*Operands[5]).getReg()) &&
6410 (((ARMOperand &)*Operands[3]).getReg() !=
6411 ((ARMOperand &)*Operands[4]).getReg())) {
Chad Rosierdb482ef2012-08-30 23:22:05 +00006412 return Error(Operands[3]->getStartLoc(),
6413 "destination register must match source register");
Chad Rosier8513ffb2012-08-30 23:20:38 +00006414 }
6415 break;
6416 }
Jim Grosbach9bded9d2011-11-10 23:17:11 +00006417 // Like for ldm/stm, push and pop have hi-reg handling version in Thumb2,
6418 // so only issue a diagnostic for thumb1. The instructions will be
6419 // switched to the t2 encodings in processInstruction() if necessary.
Rafael Espindola5403da42014-12-04 14:10:20 +00006420 case ARM::tPOP: {
6421 bool ListContainsBase;
6422 if (checkLowRegisterList(Inst, 2, 0, ARM::PC, ListContainsBase) &&
6423 !isThumbTwo())
6424 return Error(Operands[2]->getStartLoc(),
6425 "registers must be in range r0-r7 or pc");
Jyoti Allur5a139142015-01-14 10:48:16 +00006426 if (validatetLDMRegList(Inst, Operands, 2, !isMClass()))
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00006427 return true;
Rafael Espindola5403da42014-12-04 14:10:20 +00006428 break;
6429 }
Jim Grosbach38c59fc2011-08-22 23:17:34 +00006430 case ARM::tPUSH: {
Rafael Espindola5403da42014-12-04 14:10:20 +00006431 bool ListContainsBase;
6432 if (checkLowRegisterList(Inst, 2, 0, ARM::LR, ListContainsBase) &&
6433 !isThumbTwo())
6434 return Error(Operands[2]->getStartLoc(),
6435 "registers must be in range r0-r7 or lr");
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00006436 if (validatetSTMRegList(Inst, Operands, 2))
6437 return true;
Jim Grosbach38c59fc2011-08-22 23:17:34 +00006438 break;
6439 }
Jim Grosbachd80d1692011-08-23 18:15:37 +00006440 case ARM::tSTMIA_UPD: {
Rafael Espindola5403da42014-12-04 14:10:20 +00006441 bool ListContainsBase, InvalidLowList;
6442 InvalidLowList = checkLowRegisterList(Inst, 4, Inst.getOperand(0).getReg(),
6443 0, ListContainsBase);
6444 if (InvalidLowList && !isThumbTwo())
6445 return Error(Operands[4]->getStartLoc(),
6446 "registers must be in range r0-r7");
6447
6448 // This would be converted to a 32-bit stm, but that's not valid if the
6449 // writeback register is in the list.
6450 if (InvalidLowList && ListContainsBase)
6451 return Error(Operands[4]->getStartLoc(),
6452 "writeback operator '!' not allowed when base register "
6453 "in register list");
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00006454
6455 if (validatetSTMRegList(Inst, Operands, 4))
6456 return true;
Jim Grosbachd80d1692011-08-23 18:15:37 +00006457 break;
6458 }
Jim Grosbachc6f32b32012-04-27 23:51:36 +00006459 case ARM::tADDrSP: {
6460 // If the non-SP source operand and the destination operand are not the
6461 // same, we need thumb2 (for the wide encoding), or we have an error.
6462 if (!isThumbTwo() &&
6463 Inst.getOperand(0).getReg() != Inst.getOperand(2).getReg()) {
6464 return Error(Operands[4]->getStartLoc(),
6465 "source register must be the same as destination");
6466 }
6467 break;
6468 }
Tilmann Schellerbe904772013-09-30 17:57:30 +00006469 // Final range checking for Thumb unconditional branch instructions.
Mihai Popaad18d3c2013-08-09 10:38:32 +00006470 case ARM::tB:
David Blaikie960ea3f2014-06-08 16:18:35 +00006471 if (!(static_cast<ARMOperand &>(*Operands[2])).isSignedOffset<11, 1>())
Tilmann Schellerbe904772013-09-30 17:57:30 +00006472 return Error(Operands[2]->getStartLoc(), "branch target out of range");
Mihai Popaad18d3c2013-08-09 10:38:32 +00006473 break;
6474 case ARM::t2B: {
6475 int op = (Operands[2]->isImm()) ? 2 : 3;
David Blaikie960ea3f2014-06-08 16:18:35 +00006476 if (!static_cast<ARMOperand &>(*Operands[op]).isSignedOffset<24, 1>())
Tilmann Schellerbe904772013-09-30 17:57:30 +00006477 return Error(Operands[op]->getStartLoc(), "branch target out of range");
Mihai Popaad18d3c2013-08-09 10:38:32 +00006478 break;
6479 }
Tilmann Schellerbe904772013-09-30 17:57:30 +00006480 // Final range checking for Thumb conditional branch instructions.
Mihai Popaad18d3c2013-08-09 10:38:32 +00006481 case ARM::tBcc:
David Blaikie960ea3f2014-06-08 16:18:35 +00006482 if (!static_cast<ARMOperand &>(*Operands[2]).isSignedOffset<8, 1>())
Tilmann Schellerbe904772013-09-30 17:57:30 +00006483 return Error(Operands[2]->getStartLoc(), "branch target out of range");
Mihai Popaad18d3c2013-08-09 10:38:32 +00006484 break;
6485 case ARM::t2Bcc: {
Tilmann Schellerbe904772013-09-30 17:57:30 +00006486 int Op = (Operands[2]->isImm()) ? 2 : 3;
David Blaikie960ea3f2014-06-08 16:18:35 +00006487 if (!static_cast<ARMOperand &>(*Operands[Op]).isSignedOffset<20, 1>())
Tilmann Schellerbe904772013-09-30 17:57:30 +00006488 return Error(Operands[Op]->getStartLoc(), "branch target out of range");
Mihai Popaad18d3c2013-08-09 10:38:32 +00006489 break;
6490 }
Kevin Enderbyb7e51f62014-04-18 23:06:39 +00006491 case ARM::MOVi16:
6492 case ARM::t2MOVi16:
6493 case ARM::t2MOVTi16:
6494 {
6495 // We want to avoid misleadingly allowing something like "mov r0, <symbol>"
6496 // especially when we turn it into a movw and the expression <symbol> does
6497 // not have a :lower16: or :upper16 as part of the expression. We don't
6498 // want the behavior of silently truncating, which can be unexpected and
6499 // lead to bugs that are difficult to find since this is an easy mistake
6500 // to make.
6501 int i = (Operands[3]->isImm()) ? 3 : 4;
David Blaikie960ea3f2014-06-08 16:18:35 +00006502 ARMOperand &Op = static_cast<ARMOperand &>(*Operands[i]);
6503 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Op.getImm());
Kevin Enderbyb7e51f62014-04-18 23:06:39 +00006504 if (CE) break;
David Blaikie960ea3f2014-06-08 16:18:35 +00006505 const MCExpr *E = dyn_cast<MCExpr>(Op.getImm());
Kevin Enderbyb7e51f62014-04-18 23:06:39 +00006506 if (!E) break;
6507 const ARMMCExpr *ARM16Expr = dyn_cast<ARMMCExpr>(E);
6508 if (!ARM16Expr || (ARM16Expr->getKind() != ARMMCExpr::VK_ARM_HI16 &&
David Blaikie960ea3f2014-06-08 16:18:35 +00006509 ARM16Expr->getKind() != ARMMCExpr::VK_ARM_LO16))
6510 return Error(
6511 Op.getStartLoc(),
6512 "immediate expression for mov requires :lower16: or :upper16");
6513 break;
6514 }
Jim Grosbachedaa35a2011-07-26 18:25:39 +00006515 }
6516
6517 return false;
6518}
6519
Jim Grosbach1a747242012-01-23 23:45:44 +00006520static unsigned getRealVSTOpcode(unsigned Opc, unsigned &Spacing) {
Jim Grosbacheb538222011-12-02 22:34:51 +00006521 switch(Opc) {
Craig Toppere55c5562012-02-07 02:50:20 +00006522 default: llvm_unreachable("unexpected opcode!");
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006523 // VST1LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00006524 case ARM::VST1LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VST1LNd8_UPD;
6525 case ARM::VST1LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VST1LNd16_UPD;
6526 case ARM::VST1LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VST1LNd32_UPD;
6527 case ARM::VST1LNdWB_register_Asm_8: Spacing = 1; return ARM::VST1LNd8_UPD;
6528 case ARM::VST1LNdWB_register_Asm_16: Spacing = 1; return ARM::VST1LNd16_UPD;
6529 case ARM::VST1LNdWB_register_Asm_32: Spacing = 1; return ARM::VST1LNd32_UPD;
6530 case ARM::VST1LNdAsm_8: Spacing = 1; return ARM::VST1LNd8;
6531 case ARM::VST1LNdAsm_16: Spacing = 1; return ARM::VST1LNd16;
6532 case ARM::VST1LNdAsm_32: Spacing = 1; return ARM::VST1LNd32;
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006533
6534 // VST2LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00006535 case ARM::VST2LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VST2LNd8_UPD;
6536 case ARM::VST2LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VST2LNd16_UPD;
6537 case ARM::VST2LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VST2LNd32_UPD;
6538 case ARM::VST2LNqWB_fixed_Asm_16: Spacing = 2; return ARM::VST2LNq16_UPD;
6539 case ARM::VST2LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VST2LNq32_UPD;
Jim Grosbach2c590522011-12-20 20:46:29 +00006540
Jim Grosbach1e946a42012-01-24 00:43:12 +00006541 case ARM::VST2LNdWB_register_Asm_8: Spacing = 1; return ARM::VST2LNd8_UPD;
6542 case ARM::VST2LNdWB_register_Asm_16: Spacing = 1; return ARM::VST2LNd16_UPD;
6543 case ARM::VST2LNdWB_register_Asm_32: Spacing = 1; return ARM::VST2LNd32_UPD;
6544 case ARM::VST2LNqWB_register_Asm_16: Spacing = 2; return ARM::VST2LNq16_UPD;
6545 case ARM::VST2LNqWB_register_Asm_32: Spacing = 2; return ARM::VST2LNq32_UPD;
Jim Grosbach2c590522011-12-20 20:46:29 +00006546
Jim Grosbach1e946a42012-01-24 00:43:12 +00006547 case ARM::VST2LNdAsm_8: Spacing = 1; return ARM::VST2LNd8;
6548 case ARM::VST2LNdAsm_16: Spacing = 1; return ARM::VST2LNd16;
6549 case ARM::VST2LNdAsm_32: Spacing = 1; return ARM::VST2LNd32;
6550 case ARM::VST2LNqAsm_16: Spacing = 2; return ARM::VST2LNq16;
6551 case ARM::VST2LNqAsm_32: Spacing = 2; return ARM::VST2LNq32;
Jim Grosbach1a747242012-01-23 23:45:44 +00006552
Jim Grosbachd3d36d92012-01-24 00:07:41 +00006553 // VST3LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00006554 case ARM::VST3LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VST3LNd8_UPD;
6555 case ARM::VST3LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VST3LNd16_UPD;
6556 case ARM::VST3LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VST3LNd32_UPD;
6557 case ARM::VST3LNqWB_fixed_Asm_16: Spacing = 1; return ARM::VST3LNq16_UPD;
6558 case ARM::VST3LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VST3LNq32_UPD;
6559 case ARM::VST3LNdWB_register_Asm_8: Spacing = 1; return ARM::VST3LNd8_UPD;
6560 case ARM::VST3LNdWB_register_Asm_16: Spacing = 1; return ARM::VST3LNd16_UPD;
6561 case ARM::VST3LNdWB_register_Asm_32: Spacing = 1; return ARM::VST3LNd32_UPD;
6562 case ARM::VST3LNqWB_register_Asm_16: Spacing = 2; return ARM::VST3LNq16_UPD;
6563 case ARM::VST3LNqWB_register_Asm_32: Spacing = 2; return ARM::VST3LNq32_UPD;
6564 case ARM::VST3LNdAsm_8: Spacing = 1; return ARM::VST3LNd8;
6565 case ARM::VST3LNdAsm_16: Spacing = 1; return ARM::VST3LNd16;
6566 case ARM::VST3LNdAsm_32: Spacing = 1; return ARM::VST3LNd32;
6567 case ARM::VST3LNqAsm_16: Spacing = 2; return ARM::VST3LNq16;
6568 case ARM::VST3LNqAsm_32: Spacing = 2; return ARM::VST3LNq32;
Jim Grosbachd3d36d92012-01-24 00:07:41 +00006569
Jim Grosbach1a747242012-01-23 23:45:44 +00006570 // VST3
Jim Grosbach1e946a42012-01-24 00:43:12 +00006571 case ARM::VST3dWB_fixed_Asm_8: Spacing = 1; return ARM::VST3d8_UPD;
6572 case ARM::VST3dWB_fixed_Asm_16: Spacing = 1; return ARM::VST3d16_UPD;
6573 case ARM::VST3dWB_fixed_Asm_32: Spacing = 1; return ARM::VST3d32_UPD;
6574 case ARM::VST3qWB_fixed_Asm_8: Spacing = 2; return ARM::VST3q8_UPD;
6575 case ARM::VST3qWB_fixed_Asm_16: Spacing = 2; return ARM::VST3q16_UPD;
6576 case ARM::VST3qWB_fixed_Asm_32: Spacing = 2; return ARM::VST3q32_UPD;
6577 case ARM::VST3dWB_register_Asm_8: Spacing = 1; return ARM::VST3d8_UPD;
6578 case ARM::VST3dWB_register_Asm_16: Spacing = 1; return ARM::VST3d16_UPD;
6579 case ARM::VST3dWB_register_Asm_32: Spacing = 1; return ARM::VST3d32_UPD;
6580 case ARM::VST3qWB_register_Asm_8: Spacing = 2; return ARM::VST3q8_UPD;
6581 case ARM::VST3qWB_register_Asm_16: Spacing = 2; return ARM::VST3q16_UPD;
6582 case ARM::VST3qWB_register_Asm_32: Spacing = 2; return ARM::VST3q32_UPD;
6583 case ARM::VST3dAsm_8: Spacing = 1; return ARM::VST3d8;
6584 case ARM::VST3dAsm_16: Spacing = 1; return ARM::VST3d16;
6585 case ARM::VST3dAsm_32: Spacing = 1; return ARM::VST3d32;
6586 case ARM::VST3qAsm_8: Spacing = 2; return ARM::VST3q8;
6587 case ARM::VST3qAsm_16: Spacing = 2; return ARM::VST3q16;
6588 case ARM::VST3qAsm_32: Spacing = 2; return ARM::VST3q32;
Jim Grosbachda70eac2012-01-24 00:58:13 +00006589
Jim Grosbach8e2722c2012-01-24 18:53:13 +00006590 // VST4LN
6591 case ARM::VST4LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VST4LNd8_UPD;
6592 case ARM::VST4LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VST4LNd16_UPD;
6593 case ARM::VST4LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VST4LNd32_UPD;
6594 case ARM::VST4LNqWB_fixed_Asm_16: Spacing = 1; return ARM::VST4LNq16_UPD;
6595 case ARM::VST4LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VST4LNq32_UPD;
6596 case ARM::VST4LNdWB_register_Asm_8: Spacing = 1; return ARM::VST4LNd8_UPD;
6597 case ARM::VST4LNdWB_register_Asm_16: Spacing = 1; return ARM::VST4LNd16_UPD;
6598 case ARM::VST4LNdWB_register_Asm_32: Spacing = 1; return ARM::VST4LNd32_UPD;
6599 case ARM::VST4LNqWB_register_Asm_16: Spacing = 2; return ARM::VST4LNq16_UPD;
6600 case ARM::VST4LNqWB_register_Asm_32: Spacing = 2; return ARM::VST4LNq32_UPD;
6601 case ARM::VST4LNdAsm_8: Spacing = 1; return ARM::VST4LNd8;
6602 case ARM::VST4LNdAsm_16: Spacing = 1; return ARM::VST4LNd16;
6603 case ARM::VST4LNdAsm_32: Spacing = 1; return ARM::VST4LNd32;
6604 case ARM::VST4LNqAsm_16: Spacing = 2; return ARM::VST4LNq16;
6605 case ARM::VST4LNqAsm_32: Spacing = 2; return ARM::VST4LNq32;
6606
Jim Grosbachda70eac2012-01-24 00:58:13 +00006607 // VST4
6608 case ARM::VST4dWB_fixed_Asm_8: Spacing = 1; return ARM::VST4d8_UPD;
6609 case ARM::VST4dWB_fixed_Asm_16: Spacing = 1; return ARM::VST4d16_UPD;
6610 case ARM::VST4dWB_fixed_Asm_32: Spacing = 1; return ARM::VST4d32_UPD;
6611 case ARM::VST4qWB_fixed_Asm_8: Spacing = 2; return ARM::VST4q8_UPD;
6612 case ARM::VST4qWB_fixed_Asm_16: Spacing = 2; return ARM::VST4q16_UPD;
6613 case ARM::VST4qWB_fixed_Asm_32: Spacing = 2; return ARM::VST4q32_UPD;
6614 case ARM::VST4dWB_register_Asm_8: Spacing = 1; return ARM::VST4d8_UPD;
6615 case ARM::VST4dWB_register_Asm_16: Spacing = 1; return ARM::VST4d16_UPD;
6616 case ARM::VST4dWB_register_Asm_32: Spacing = 1; return ARM::VST4d32_UPD;
6617 case ARM::VST4qWB_register_Asm_8: Spacing = 2; return ARM::VST4q8_UPD;
6618 case ARM::VST4qWB_register_Asm_16: Spacing = 2; return ARM::VST4q16_UPD;
6619 case ARM::VST4qWB_register_Asm_32: Spacing = 2; return ARM::VST4q32_UPD;
6620 case ARM::VST4dAsm_8: Spacing = 1; return ARM::VST4d8;
6621 case ARM::VST4dAsm_16: Spacing = 1; return ARM::VST4d16;
6622 case ARM::VST4dAsm_32: Spacing = 1; return ARM::VST4d32;
6623 case ARM::VST4qAsm_8: Spacing = 2; return ARM::VST4q8;
6624 case ARM::VST4qAsm_16: Spacing = 2; return ARM::VST4q16;
6625 case ARM::VST4qAsm_32: Spacing = 2; return ARM::VST4q32;
Jim Grosbacheb538222011-12-02 22:34:51 +00006626 }
6627}
6628
Jim Grosbach1a747242012-01-23 23:45:44 +00006629static unsigned getRealVLDOpcode(unsigned Opc, unsigned &Spacing) {
Jim Grosbach04945c42011-12-02 00:35:16 +00006630 switch(Opc) {
Craig Toppere55c5562012-02-07 02:50:20 +00006631 default: llvm_unreachable("unexpected opcode!");
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006632 // VLD1LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00006633 case ARM::VLD1LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD1LNd8_UPD;
6634 case ARM::VLD1LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD1LNd16_UPD;
6635 case ARM::VLD1LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD1LNd32_UPD;
6636 case ARM::VLD1LNdWB_register_Asm_8: Spacing = 1; return ARM::VLD1LNd8_UPD;
6637 case ARM::VLD1LNdWB_register_Asm_16: Spacing = 1; return ARM::VLD1LNd16_UPD;
6638 case ARM::VLD1LNdWB_register_Asm_32: Spacing = 1; return ARM::VLD1LNd32_UPD;
6639 case ARM::VLD1LNdAsm_8: Spacing = 1; return ARM::VLD1LNd8;
6640 case ARM::VLD1LNdAsm_16: Spacing = 1; return ARM::VLD1LNd16;
6641 case ARM::VLD1LNdAsm_32: Spacing = 1; return ARM::VLD1LNd32;
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006642
6643 // VLD2LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00006644 case ARM::VLD2LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD2LNd8_UPD;
6645 case ARM::VLD2LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD2LNd16_UPD;
6646 case ARM::VLD2LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD2LNd32_UPD;
6647 case ARM::VLD2LNqWB_fixed_Asm_16: Spacing = 1; return ARM::VLD2LNq16_UPD;
6648 case ARM::VLD2LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VLD2LNq32_UPD;
6649 case ARM::VLD2LNdWB_register_Asm_8: Spacing = 1; return ARM::VLD2LNd8_UPD;
6650 case ARM::VLD2LNdWB_register_Asm_16: Spacing = 1; return ARM::VLD2LNd16_UPD;
6651 case ARM::VLD2LNdWB_register_Asm_32: Spacing = 1; return ARM::VLD2LNd32_UPD;
6652 case ARM::VLD2LNqWB_register_Asm_16: Spacing = 2; return ARM::VLD2LNq16_UPD;
6653 case ARM::VLD2LNqWB_register_Asm_32: Spacing = 2; return ARM::VLD2LNq32_UPD;
6654 case ARM::VLD2LNdAsm_8: Spacing = 1; return ARM::VLD2LNd8;
6655 case ARM::VLD2LNdAsm_16: Spacing = 1; return ARM::VLD2LNd16;
6656 case ARM::VLD2LNdAsm_32: Spacing = 1; return ARM::VLD2LNd32;
6657 case ARM::VLD2LNqAsm_16: Spacing = 2; return ARM::VLD2LNq16;
6658 case ARM::VLD2LNqAsm_32: Spacing = 2; return ARM::VLD2LNq32;
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006659
Jim Grosbachb78403c2012-01-24 23:47:04 +00006660 // VLD3DUP
6661 case ARM::VLD3DUPdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD3DUPd8_UPD;
6662 case ARM::VLD3DUPdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD3DUPd16_UPD;
6663 case ARM::VLD3DUPdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD3DUPd32_UPD;
6664 case ARM::VLD3DUPqWB_fixed_Asm_8: Spacing = 1; return ARM::VLD3DUPq8_UPD;
Kevin Enderbyd88fec32014-04-08 18:00:52 +00006665 case ARM::VLD3DUPqWB_fixed_Asm_16: Spacing = 2; return ARM::VLD3DUPq16_UPD;
Jim Grosbachb78403c2012-01-24 23:47:04 +00006666 case ARM::VLD3DUPqWB_fixed_Asm_32: Spacing = 2; return ARM::VLD3DUPq32_UPD;
6667 case ARM::VLD3DUPdWB_register_Asm_8: Spacing = 1; return ARM::VLD3DUPd8_UPD;
6668 case ARM::VLD3DUPdWB_register_Asm_16: Spacing = 1; return ARM::VLD3DUPd16_UPD;
6669 case ARM::VLD3DUPdWB_register_Asm_32: Spacing = 1; return ARM::VLD3DUPd32_UPD;
6670 case ARM::VLD3DUPqWB_register_Asm_8: Spacing = 2; return ARM::VLD3DUPq8_UPD;
6671 case ARM::VLD3DUPqWB_register_Asm_16: Spacing = 2; return ARM::VLD3DUPq16_UPD;
6672 case ARM::VLD3DUPqWB_register_Asm_32: Spacing = 2; return ARM::VLD3DUPq32_UPD;
6673 case ARM::VLD3DUPdAsm_8: Spacing = 1; return ARM::VLD3DUPd8;
6674 case ARM::VLD3DUPdAsm_16: Spacing = 1; return ARM::VLD3DUPd16;
6675 case ARM::VLD3DUPdAsm_32: Spacing = 1; return ARM::VLD3DUPd32;
6676 case ARM::VLD3DUPqAsm_8: Spacing = 2; return ARM::VLD3DUPq8;
6677 case ARM::VLD3DUPqAsm_16: Spacing = 2; return ARM::VLD3DUPq16;
6678 case ARM::VLD3DUPqAsm_32: Spacing = 2; return ARM::VLD3DUPq32;
6679
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006680 // VLD3LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00006681 case ARM::VLD3LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD3LNd8_UPD;
6682 case ARM::VLD3LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD3LNd16_UPD;
6683 case ARM::VLD3LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD3LNd32_UPD;
6684 case ARM::VLD3LNqWB_fixed_Asm_16: Spacing = 1; return ARM::VLD3LNq16_UPD;
6685 case ARM::VLD3LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VLD3LNq32_UPD;
6686 case ARM::VLD3LNdWB_register_Asm_8: Spacing = 1; return ARM::VLD3LNd8_UPD;
6687 case ARM::VLD3LNdWB_register_Asm_16: Spacing = 1; return ARM::VLD3LNd16_UPD;
6688 case ARM::VLD3LNdWB_register_Asm_32: Spacing = 1; return ARM::VLD3LNd32_UPD;
6689 case ARM::VLD3LNqWB_register_Asm_16: Spacing = 2; return ARM::VLD3LNq16_UPD;
6690 case ARM::VLD3LNqWB_register_Asm_32: Spacing = 2; return ARM::VLD3LNq32_UPD;
6691 case ARM::VLD3LNdAsm_8: Spacing = 1; return ARM::VLD3LNd8;
6692 case ARM::VLD3LNdAsm_16: Spacing = 1; return ARM::VLD3LNd16;
6693 case ARM::VLD3LNdAsm_32: Spacing = 1; return ARM::VLD3LNd32;
6694 case ARM::VLD3LNqAsm_16: Spacing = 2; return ARM::VLD3LNq16;
6695 case ARM::VLD3LNqAsm_32: Spacing = 2; return ARM::VLD3LNq32;
Jim Grosbachac2af3f2012-01-23 23:20:46 +00006696
6697 // VLD3
Jim Grosbach1e946a42012-01-24 00:43:12 +00006698 case ARM::VLD3dWB_fixed_Asm_8: Spacing = 1; return ARM::VLD3d8_UPD;
6699 case ARM::VLD3dWB_fixed_Asm_16: Spacing = 1; return ARM::VLD3d16_UPD;
6700 case ARM::VLD3dWB_fixed_Asm_32: Spacing = 1; return ARM::VLD3d32_UPD;
6701 case ARM::VLD3qWB_fixed_Asm_8: Spacing = 2; return ARM::VLD3q8_UPD;
6702 case ARM::VLD3qWB_fixed_Asm_16: Spacing = 2; return ARM::VLD3q16_UPD;
6703 case ARM::VLD3qWB_fixed_Asm_32: Spacing = 2; return ARM::VLD3q32_UPD;
6704 case ARM::VLD3dWB_register_Asm_8: Spacing = 1; return ARM::VLD3d8_UPD;
6705 case ARM::VLD3dWB_register_Asm_16: Spacing = 1; return ARM::VLD3d16_UPD;
6706 case ARM::VLD3dWB_register_Asm_32: Spacing = 1; return ARM::VLD3d32_UPD;
6707 case ARM::VLD3qWB_register_Asm_8: Spacing = 2; return ARM::VLD3q8_UPD;
6708 case ARM::VLD3qWB_register_Asm_16: Spacing = 2; return ARM::VLD3q16_UPD;
6709 case ARM::VLD3qWB_register_Asm_32: Spacing = 2; return ARM::VLD3q32_UPD;
6710 case ARM::VLD3dAsm_8: Spacing = 1; return ARM::VLD3d8;
6711 case ARM::VLD3dAsm_16: Spacing = 1; return ARM::VLD3d16;
6712 case ARM::VLD3dAsm_32: Spacing = 1; return ARM::VLD3d32;
6713 case ARM::VLD3qAsm_8: Spacing = 2; return ARM::VLD3q8;
6714 case ARM::VLD3qAsm_16: Spacing = 2; return ARM::VLD3q16;
6715 case ARM::VLD3qAsm_32: Spacing = 2; return ARM::VLD3q32;
Jim Grosbached561fc2012-01-24 00:43:17 +00006716
Jim Grosbach14952a02012-01-24 18:37:25 +00006717 // VLD4LN
6718 case ARM::VLD4LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD4LNd8_UPD;
6719 case ARM::VLD4LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD4LNd16_UPD;
6720 case ARM::VLD4LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD4LNd32_UPD;
Kevin Enderby8108f382014-03-26 19:35:40 +00006721 case ARM::VLD4LNqWB_fixed_Asm_16: Spacing = 2; return ARM::VLD4LNq16_UPD;
Jim Grosbach14952a02012-01-24 18:37:25 +00006722 case ARM::VLD4LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VLD4LNq32_UPD;
6723 case ARM::VLD4LNdWB_register_Asm_8: Spacing = 1; return ARM::VLD4LNd8_UPD;
6724 case ARM::VLD4LNdWB_register_Asm_16: Spacing = 1; return ARM::VLD4LNd16_UPD;
6725 case ARM::VLD4LNdWB_register_Asm_32: Spacing = 1; return ARM::VLD4LNd32_UPD;
6726 case ARM::VLD4LNqWB_register_Asm_16: Spacing = 2; return ARM::VLD4LNq16_UPD;
6727 case ARM::VLD4LNqWB_register_Asm_32: Spacing = 2; return ARM::VLD4LNq32_UPD;
6728 case ARM::VLD4LNdAsm_8: Spacing = 1; return ARM::VLD4LNd8;
6729 case ARM::VLD4LNdAsm_16: Spacing = 1; return ARM::VLD4LNd16;
6730 case ARM::VLD4LNdAsm_32: Spacing = 1; return ARM::VLD4LNd32;
6731 case ARM::VLD4LNqAsm_16: Spacing = 2; return ARM::VLD4LNq16;
6732 case ARM::VLD4LNqAsm_32: Spacing = 2; return ARM::VLD4LNq32;
6733
Jim Grosbach086cbfa2012-01-25 00:01:08 +00006734 // VLD4DUP
6735 case ARM::VLD4DUPdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD4DUPd8_UPD;
6736 case ARM::VLD4DUPdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD4DUPd16_UPD;
6737 case ARM::VLD4DUPdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD4DUPd32_UPD;
6738 case ARM::VLD4DUPqWB_fixed_Asm_8: Spacing = 1; return ARM::VLD4DUPq8_UPD;
6739 case ARM::VLD4DUPqWB_fixed_Asm_16: Spacing = 1; return ARM::VLD4DUPq16_UPD;
6740 case ARM::VLD4DUPqWB_fixed_Asm_32: Spacing = 2; return ARM::VLD4DUPq32_UPD;
6741 case ARM::VLD4DUPdWB_register_Asm_8: Spacing = 1; return ARM::VLD4DUPd8_UPD;
6742 case ARM::VLD4DUPdWB_register_Asm_16: Spacing = 1; return ARM::VLD4DUPd16_UPD;
6743 case ARM::VLD4DUPdWB_register_Asm_32: Spacing = 1; return ARM::VLD4DUPd32_UPD;
6744 case ARM::VLD4DUPqWB_register_Asm_8: Spacing = 2; return ARM::VLD4DUPq8_UPD;
6745 case ARM::VLD4DUPqWB_register_Asm_16: Spacing = 2; return ARM::VLD4DUPq16_UPD;
6746 case ARM::VLD4DUPqWB_register_Asm_32: Spacing = 2; return ARM::VLD4DUPq32_UPD;
6747 case ARM::VLD4DUPdAsm_8: Spacing = 1; return ARM::VLD4DUPd8;
6748 case ARM::VLD4DUPdAsm_16: Spacing = 1; return ARM::VLD4DUPd16;
6749 case ARM::VLD4DUPdAsm_32: Spacing = 1; return ARM::VLD4DUPd32;
6750 case ARM::VLD4DUPqAsm_8: Spacing = 2; return ARM::VLD4DUPq8;
6751 case ARM::VLD4DUPqAsm_16: Spacing = 2; return ARM::VLD4DUPq16;
6752 case ARM::VLD4DUPqAsm_32: Spacing = 2; return ARM::VLD4DUPq32;
6753
Jim Grosbached561fc2012-01-24 00:43:17 +00006754 // VLD4
6755 case ARM::VLD4dWB_fixed_Asm_8: Spacing = 1; return ARM::VLD4d8_UPD;
6756 case ARM::VLD4dWB_fixed_Asm_16: Spacing = 1; return ARM::VLD4d16_UPD;
6757 case ARM::VLD4dWB_fixed_Asm_32: Spacing = 1; return ARM::VLD4d32_UPD;
6758 case ARM::VLD4qWB_fixed_Asm_8: Spacing = 2; return ARM::VLD4q8_UPD;
6759 case ARM::VLD4qWB_fixed_Asm_16: Spacing = 2; return ARM::VLD4q16_UPD;
6760 case ARM::VLD4qWB_fixed_Asm_32: Spacing = 2; return ARM::VLD4q32_UPD;
6761 case ARM::VLD4dWB_register_Asm_8: Spacing = 1; return ARM::VLD4d8_UPD;
6762 case ARM::VLD4dWB_register_Asm_16: Spacing = 1; return ARM::VLD4d16_UPD;
6763 case ARM::VLD4dWB_register_Asm_32: Spacing = 1; return ARM::VLD4d32_UPD;
6764 case ARM::VLD4qWB_register_Asm_8: Spacing = 2; return ARM::VLD4q8_UPD;
6765 case ARM::VLD4qWB_register_Asm_16: Spacing = 2; return ARM::VLD4q16_UPD;
6766 case ARM::VLD4qWB_register_Asm_32: Spacing = 2; return ARM::VLD4q32_UPD;
6767 case ARM::VLD4dAsm_8: Spacing = 1; return ARM::VLD4d8;
6768 case ARM::VLD4dAsm_16: Spacing = 1; return ARM::VLD4d16;
6769 case ARM::VLD4dAsm_32: Spacing = 1; return ARM::VLD4d32;
6770 case ARM::VLD4qAsm_8: Spacing = 2; return ARM::VLD4q8;
6771 case ARM::VLD4qAsm_16: Spacing = 2; return ARM::VLD4q16;
6772 case ARM::VLD4qAsm_32: Spacing = 2; return ARM::VLD4q32;
Jim Grosbach04945c42011-12-02 00:35:16 +00006773 }
6774}
6775
David Blaikie960ea3f2014-06-08 16:18:35 +00006776bool ARMAsmParser::processInstruction(MCInst &Inst,
Joerg Sonnenberger02b13a82014-11-21 22:39:34 +00006777 const OperandVector &Operands,
6778 MCStreamer &Out) {
Jim Grosbach8ba76c62011-08-11 17:35:48 +00006779 switch (Inst.getOpcode()) {
Saleem Abdulrasoolfb3950e2014-01-12 04:36:01 +00006780 // Alias for alternate form of 'ldr{,b}t Rt, [Rn], #imm' instruction.
6781 case ARM::LDRT_POST:
6782 case ARM::LDRBT_POST: {
6783 const unsigned Opcode =
6784 (Inst.getOpcode() == ARM::LDRT_POST) ? ARM::LDRT_POST_IMM
6785 : ARM::LDRBT_POST_IMM;
6786 MCInst TmpInst;
6787 TmpInst.setOpcode(Opcode);
6788 TmpInst.addOperand(Inst.getOperand(0));
6789 TmpInst.addOperand(Inst.getOperand(1));
6790 TmpInst.addOperand(Inst.getOperand(1));
Jim Grosbache9119e42015-05-13 18:37:00 +00006791 TmpInst.addOperand(MCOperand::createReg(0));
6792 TmpInst.addOperand(MCOperand::createImm(0));
Saleem Abdulrasoolfb3950e2014-01-12 04:36:01 +00006793 TmpInst.addOperand(Inst.getOperand(2));
6794 TmpInst.addOperand(Inst.getOperand(3));
6795 Inst = TmpInst;
6796 return true;
6797 }
6798 // Alias for alternate form of 'str{,b}t Rt, [Rn], #imm' instruction.
6799 case ARM::STRT_POST:
6800 case ARM::STRBT_POST: {
6801 const unsigned Opcode =
6802 (Inst.getOpcode() == ARM::STRT_POST) ? ARM::STRT_POST_IMM
6803 : ARM::STRBT_POST_IMM;
6804 MCInst TmpInst;
6805 TmpInst.setOpcode(Opcode);
6806 TmpInst.addOperand(Inst.getOperand(1));
6807 TmpInst.addOperand(Inst.getOperand(0));
6808 TmpInst.addOperand(Inst.getOperand(1));
Jim Grosbache9119e42015-05-13 18:37:00 +00006809 TmpInst.addOperand(MCOperand::createReg(0));
6810 TmpInst.addOperand(MCOperand::createImm(0));
Saleem Abdulrasoolfb3950e2014-01-12 04:36:01 +00006811 TmpInst.addOperand(Inst.getOperand(2));
6812 TmpInst.addOperand(Inst.getOperand(3));
6813 Inst = TmpInst;
6814 return true;
6815 }
Jim Grosbache974a6a2012-09-25 00:08:13 +00006816 // Alias for alternate form of 'ADR Rd, #imm' instruction.
6817 case ARM::ADDri: {
6818 if (Inst.getOperand(1).getReg() != ARM::PC ||
Joerg Sonnenberger02b13a82014-11-21 22:39:34 +00006819 Inst.getOperand(5).getReg() != 0 ||
6820 !(Inst.getOperand(2).isExpr() || Inst.getOperand(2).isImm()))
Jim Grosbache974a6a2012-09-25 00:08:13 +00006821 return false;
6822 MCInst TmpInst;
6823 TmpInst.setOpcode(ARM::ADR);
6824 TmpInst.addOperand(Inst.getOperand(0));
Joerg Sonnenberger02b13a82014-11-21 22:39:34 +00006825 if (Inst.getOperand(2).isImm()) {
Asiri Rathnayake7835e9b2014-12-09 13:14:58 +00006826 // Immediate (mod_imm) will be in its encoded form, we must unencode it
6827 // before passing it to the ADR instruction.
6828 unsigned Enc = Inst.getOperand(2).getImm();
Jim Grosbache9119e42015-05-13 18:37:00 +00006829 TmpInst.addOperand(MCOperand::createImm(
Asiri Rathnayake7835e9b2014-12-09 13:14:58 +00006830 ARM_AM::rotr32(Enc & 0xFF, (Enc & 0xF00) >> 7)));
Joerg Sonnenberger02b13a82014-11-21 22:39:34 +00006831 } else {
6832 // Turn PC-relative expression into absolute expression.
6833 // Reading PC provides the start of the current instruction + 8 and
6834 // the transform to adr is biased by that.
Jim Grosbach6f482002015-05-18 18:43:14 +00006835 MCSymbol *Dot = getContext().createTempSymbol();
Joerg Sonnenberger02b13a82014-11-21 22:39:34 +00006836 Out.EmitLabel(Dot);
6837 const MCExpr *OpExpr = Inst.getOperand(2).getExpr();
Jim Grosbach13760bd2015-05-30 01:25:56 +00006838 const MCExpr *InstPC = MCSymbolRefExpr::create(Dot,
Joerg Sonnenberger02b13a82014-11-21 22:39:34 +00006839 MCSymbolRefExpr::VK_None,
6840 getContext());
Jim Grosbach13760bd2015-05-30 01:25:56 +00006841 const MCExpr *Const8 = MCConstantExpr::create(8, getContext());
6842 const MCExpr *ReadPC = MCBinaryExpr::createAdd(InstPC, Const8,
Joerg Sonnenberger02b13a82014-11-21 22:39:34 +00006843 getContext());
Jim Grosbach13760bd2015-05-30 01:25:56 +00006844 const MCExpr *FixupAddr = MCBinaryExpr::createAdd(ReadPC, OpExpr,
Joerg Sonnenberger02b13a82014-11-21 22:39:34 +00006845 getContext());
Jim Grosbache9119e42015-05-13 18:37:00 +00006846 TmpInst.addOperand(MCOperand::createExpr(FixupAddr));
Joerg Sonnenberger02b13a82014-11-21 22:39:34 +00006847 }
Jim Grosbache974a6a2012-09-25 00:08:13 +00006848 TmpInst.addOperand(Inst.getOperand(3));
6849 TmpInst.addOperand(Inst.getOperand(4));
6850 Inst = TmpInst;
6851 return true;
6852 }
Jim Grosbach94298a92012-01-18 22:46:46 +00006853 // Aliases for alternate PC+imm syntax of LDR instructions.
6854 case ARM::t2LDRpcrel:
Kevin Enderby06aa3eb82012-12-14 23:04:25 +00006855 // Select the narrow version if the immediate will fit.
6856 if (Inst.getOperand(1).getImm() > 0 &&
Amaury de la Vieuvilleeac0bad2013-06-18 08:13:05 +00006857 Inst.getOperand(1).getImm() <= 0xff &&
David Blaikie960ea3f2014-06-08 16:18:35 +00006858 !(static_cast<ARMOperand &>(*Operands[2]).isToken() &&
6859 static_cast<ARMOperand &>(*Operands[2]).getToken() == ".w"))
Kevin Enderby06aa3eb82012-12-14 23:04:25 +00006860 Inst.setOpcode(ARM::tLDRpci);
6861 else
6862 Inst.setOpcode(ARM::t2LDRpci);
Jim Grosbach94298a92012-01-18 22:46:46 +00006863 return true;
6864 case ARM::t2LDRBpcrel:
6865 Inst.setOpcode(ARM::t2LDRBpci);
6866 return true;
6867 case ARM::t2LDRHpcrel:
6868 Inst.setOpcode(ARM::t2LDRHpci);
6869 return true;
6870 case ARM::t2LDRSBpcrel:
6871 Inst.setOpcode(ARM::t2LDRSBpci);
6872 return true;
6873 case ARM::t2LDRSHpcrel:
6874 Inst.setOpcode(ARM::t2LDRSHpci);
6875 return true;
Renato Golin3f126132016-05-12 21:22:31 +00006876 case ARM::LDRConstPool:
6877 case ARM::tLDRConstPool:
Renato Golin608cb5d2016-05-12 21:22:42 +00006878 case ARM::t2LDRConstPool: {
6879 // Pseudo instruction ldr rt, =immediate is converted to a
6880 // MOV rt, immediate if immediate is known and representable
6881 // otherwise we create a constant pool entry that we load from.
Renato Golin3f126132016-05-12 21:22:31 +00006882 MCInst TmpInst;
6883 if (Inst.getOpcode() == ARM::LDRConstPool)
6884 TmpInst.setOpcode(ARM::LDRi12);
6885 else if (Inst.getOpcode() == ARM::tLDRConstPool)
6886 TmpInst.setOpcode(ARM::tLDRpci);
6887 else if (Inst.getOpcode() == ARM::t2LDRConstPool)
6888 TmpInst.setOpcode(ARM::t2LDRpci);
6889 const ARMOperand &PoolOperand =
6890 static_cast<ARMOperand &>(*Operands[3]);
6891 const MCExpr *SubExprVal = PoolOperand.getConstantPoolImm();
Renato Golin608cb5d2016-05-12 21:22:42 +00006892 // If SubExprVal is a constant we may be able to use a MOV
6893 if (isa<MCConstantExpr>(SubExprVal) &&
6894 Inst.getOperand(0).getReg() != ARM::PC &&
6895 Inst.getOperand(0).getReg() != ARM::SP) {
6896 int64_t Value =
6897 (int64_t) (cast<MCConstantExpr>(SubExprVal))->getValue();
6898 bool UseMov = true;
6899 bool MovHasS = true;
6900 if (Inst.getOpcode() == ARM::LDRConstPool) {
6901 // ARM Constant
6902 if (ARM_AM::getSOImmVal(Value) != -1) {
6903 Value = ARM_AM::getSOImmVal(Value);
6904 TmpInst.setOpcode(ARM::MOVi);
6905 }
6906 else if (ARM_AM::getSOImmVal(~Value) != -1) {
6907 Value = ARM_AM::getSOImmVal(~Value);
6908 TmpInst.setOpcode(ARM::MVNi);
6909 }
6910 else if (hasV6T2Ops() &&
6911 Value >=0 && Value < 65536) {
6912 TmpInst.setOpcode(ARM::MOVi16);
6913 MovHasS = false;
6914 }
6915 else
6916 UseMov = false;
6917 }
6918 else {
6919 // Thumb/Thumb2 Constant
6920 if (hasThumb2() &&
6921 ARM_AM::getT2SOImmVal(Value) != -1)
6922 TmpInst.setOpcode(ARM::t2MOVi);
6923 else if (hasThumb2() &&
6924 ARM_AM::getT2SOImmVal(~Value) != -1) {
6925 TmpInst.setOpcode(ARM::t2MVNi);
6926 Value = ~Value;
6927 }
6928 else if (hasV8MBaseline() &&
6929 Value >=0 && Value < 65536) {
6930 TmpInst.setOpcode(ARM::t2MOVi16);
6931 MovHasS = false;
6932 }
6933 else
6934 UseMov = false;
6935 }
6936 if (UseMov) {
6937 TmpInst.addOperand(Inst.getOperand(0)); // Rt
6938 TmpInst.addOperand(MCOperand::createImm(Value)); // Immediate
6939 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
6940 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
6941 if (MovHasS)
6942 TmpInst.addOperand(MCOperand::createReg(0)); // S
6943 Inst = TmpInst;
6944 return true;
6945 }
6946 }
6947 // No opportunity to use MOV/MVN create constant pool
Renato Golin3f126132016-05-12 21:22:31 +00006948 const MCExpr *CPLoc =
6949 getTargetStreamer().addConstantPoolEntry(SubExprVal,
6950 PoolOperand.getStartLoc());
6951 TmpInst.addOperand(Inst.getOperand(0)); // Rt
6952 TmpInst.addOperand(MCOperand::createExpr(CPLoc)); // offset to constpool
6953 if (TmpInst.getOpcode() == ARM::LDRi12)
6954 TmpInst.addOperand(MCOperand::createImm(0)); // unused offset
6955 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
6956 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
6957 Inst = TmpInst;
6958 return true;
6959 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006960 // Handle NEON VST complex aliases.
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006961 case ARM::VST1LNdWB_register_Asm_8:
6962 case ARM::VST1LNdWB_register_Asm_16:
6963 case ARM::VST1LNdWB_register_Asm_32: {
Jim Grosbacheb538222011-12-02 22:34:51 +00006964 MCInst TmpInst;
6965 // Shuffle the operands around so the lane index operand is in the
6966 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00006967 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006968 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacheb538222011-12-02 22:34:51 +00006969 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6970 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6971 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6972 TmpInst.addOperand(Inst.getOperand(4)); // Rm
6973 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6974 TmpInst.addOperand(Inst.getOperand(1)); // lane
6975 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
6976 TmpInst.addOperand(Inst.getOperand(6));
6977 Inst = TmpInst;
6978 return true;
6979 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006980
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006981 case ARM::VST2LNdWB_register_Asm_8:
6982 case ARM::VST2LNdWB_register_Asm_16:
6983 case ARM::VST2LNdWB_register_Asm_32:
6984 case ARM::VST2LNqWB_register_Asm_16:
6985 case ARM::VST2LNqWB_register_Asm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006986 MCInst TmpInst;
6987 // Shuffle the operands around so the lane index operand is in the
6988 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00006989 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006990 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006991 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6992 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6993 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6994 TmpInst.addOperand(Inst.getOperand(4)); // Rm
6995 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00006996 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach2c590522011-12-20 20:46:29 +00006997 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006998 TmpInst.addOperand(Inst.getOperand(1)); // lane
6999 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
7000 TmpInst.addOperand(Inst.getOperand(6));
7001 Inst = TmpInst;
7002 return true;
7003 }
Jim Grosbachd3d36d92012-01-24 00:07:41 +00007004
7005 case ARM::VST3LNdWB_register_Asm_8:
7006 case ARM::VST3LNdWB_register_Asm_16:
7007 case ARM::VST3LNdWB_register_Asm_32:
7008 case ARM::VST3LNqWB_register_Asm_16:
7009 case ARM::VST3LNqWB_register_Asm_32: {
7010 MCInst TmpInst;
7011 // Shuffle the operands around so the lane index operand is in the
7012 // right place.
7013 unsigned Spacing;
7014 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7015 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
7016 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7017 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7018 TmpInst.addOperand(Inst.getOperand(4)); // Rm
7019 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007020 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachd3d36d92012-01-24 00:07:41 +00007021 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007022 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachd3d36d92012-01-24 00:07:41 +00007023 Spacing * 2));
7024 TmpInst.addOperand(Inst.getOperand(1)); // lane
7025 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
7026 TmpInst.addOperand(Inst.getOperand(6));
7027 Inst = TmpInst;
7028 return true;
7029 }
7030
Jim Grosbach8e2722c2012-01-24 18:53:13 +00007031 case ARM::VST4LNdWB_register_Asm_8:
7032 case ARM::VST4LNdWB_register_Asm_16:
7033 case ARM::VST4LNdWB_register_Asm_32:
7034 case ARM::VST4LNqWB_register_Asm_16:
7035 case ARM::VST4LNqWB_register_Asm_32: {
7036 MCInst TmpInst;
7037 // Shuffle the operands around so the lane index operand is in the
7038 // right place.
7039 unsigned Spacing;
7040 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7041 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
7042 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7043 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7044 TmpInst.addOperand(Inst.getOperand(4)); // Rm
7045 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007046 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach8e2722c2012-01-24 18:53:13 +00007047 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007048 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach8e2722c2012-01-24 18:53:13 +00007049 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007050 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach8e2722c2012-01-24 18:53:13 +00007051 Spacing * 3));
7052 TmpInst.addOperand(Inst.getOperand(1)); // lane
7053 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
7054 TmpInst.addOperand(Inst.getOperand(6));
7055 Inst = TmpInst;
7056 return true;
7057 }
7058
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00007059 case ARM::VST1LNdWB_fixed_Asm_8:
7060 case ARM::VST1LNdWB_fixed_Asm_16:
7061 case ARM::VST1LNdWB_fixed_Asm_32: {
Jim Grosbacheb538222011-12-02 22:34:51 +00007062 MCInst TmpInst;
7063 // Shuffle the operands around so the lane index operand is in the
7064 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00007065 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007066 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacheb538222011-12-02 22:34:51 +00007067 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
7068 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7069 TmpInst.addOperand(Inst.getOperand(3)); // alignment
Jim Grosbache9119e42015-05-13 18:37:00 +00007070 TmpInst.addOperand(MCOperand::createReg(0)); // Rm
Jim Grosbacheb538222011-12-02 22:34:51 +00007071 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7072 TmpInst.addOperand(Inst.getOperand(1)); // lane
7073 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7074 TmpInst.addOperand(Inst.getOperand(5));
7075 Inst = TmpInst;
7076 return true;
7077 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007078
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00007079 case ARM::VST2LNdWB_fixed_Asm_8:
7080 case ARM::VST2LNdWB_fixed_Asm_16:
7081 case ARM::VST2LNdWB_fixed_Asm_32:
7082 case ARM::VST2LNqWB_fixed_Asm_16:
7083 case ARM::VST2LNqWB_fixed_Asm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007084 MCInst TmpInst;
7085 // Shuffle the operands around so the lane index operand is in the
7086 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00007087 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007088 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007089 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
7090 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7091 TmpInst.addOperand(Inst.getOperand(3)); // alignment
Jim Grosbache9119e42015-05-13 18:37:00 +00007092 TmpInst.addOperand(MCOperand::createReg(0)); // Rm
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007093 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007094 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach2c590522011-12-20 20:46:29 +00007095 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007096 TmpInst.addOperand(Inst.getOperand(1)); // lane
7097 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7098 TmpInst.addOperand(Inst.getOperand(5));
7099 Inst = TmpInst;
7100 return true;
7101 }
Jim Grosbachd3d36d92012-01-24 00:07:41 +00007102
7103 case ARM::VST3LNdWB_fixed_Asm_8:
7104 case ARM::VST3LNdWB_fixed_Asm_16:
7105 case ARM::VST3LNdWB_fixed_Asm_32:
7106 case ARM::VST3LNqWB_fixed_Asm_16:
7107 case ARM::VST3LNqWB_fixed_Asm_32: {
7108 MCInst TmpInst;
7109 // Shuffle the operands around so the lane index operand is in the
7110 // right place.
7111 unsigned Spacing;
7112 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7113 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
7114 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7115 TmpInst.addOperand(Inst.getOperand(3)); // alignment
Jim Grosbache9119e42015-05-13 18:37:00 +00007116 TmpInst.addOperand(MCOperand::createReg(0)); // Rm
Jim Grosbachd3d36d92012-01-24 00:07:41 +00007117 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007118 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachd3d36d92012-01-24 00:07:41 +00007119 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007120 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachd3d36d92012-01-24 00:07:41 +00007121 Spacing * 2));
7122 TmpInst.addOperand(Inst.getOperand(1)); // lane
7123 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7124 TmpInst.addOperand(Inst.getOperand(5));
7125 Inst = TmpInst;
7126 return true;
7127 }
7128
Jim Grosbach8e2722c2012-01-24 18:53:13 +00007129 case ARM::VST4LNdWB_fixed_Asm_8:
7130 case ARM::VST4LNdWB_fixed_Asm_16:
7131 case ARM::VST4LNdWB_fixed_Asm_32:
7132 case ARM::VST4LNqWB_fixed_Asm_16:
7133 case ARM::VST4LNqWB_fixed_Asm_32: {
7134 MCInst TmpInst;
7135 // Shuffle the operands around so the lane index operand is in the
7136 // right place.
7137 unsigned Spacing;
7138 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7139 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
7140 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7141 TmpInst.addOperand(Inst.getOperand(3)); // alignment
Jim Grosbache9119e42015-05-13 18:37:00 +00007142 TmpInst.addOperand(MCOperand::createReg(0)); // Rm
Jim Grosbach8e2722c2012-01-24 18:53:13 +00007143 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007144 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach8e2722c2012-01-24 18:53:13 +00007145 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007146 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach8e2722c2012-01-24 18:53:13 +00007147 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007148 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach8e2722c2012-01-24 18:53:13 +00007149 Spacing * 3));
7150 TmpInst.addOperand(Inst.getOperand(1)); // lane
7151 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7152 TmpInst.addOperand(Inst.getOperand(5));
7153 Inst = TmpInst;
7154 return true;
7155 }
7156
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00007157 case ARM::VST1LNdAsm_8:
7158 case ARM::VST1LNdAsm_16:
7159 case ARM::VST1LNdAsm_32: {
Jim Grosbacheb538222011-12-02 22:34:51 +00007160 MCInst TmpInst;
7161 // Shuffle the operands around so the lane index operand is in the
7162 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00007163 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007164 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacheb538222011-12-02 22:34:51 +00007165 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7166 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7167 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7168 TmpInst.addOperand(Inst.getOperand(1)); // lane
7169 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7170 TmpInst.addOperand(Inst.getOperand(5));
7171 Inst = TmpInst;
7172 return true;
7173 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007174
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00007175 case ARM::VST2LNdAsm_8:
7176 case ARM::VST2LNdAsm_16:
7177 case ARM::VST2LNdAsm_32:
7178 case ARM::VST2LNqAsm_16:
7179 case ARM::VST2LNqAsm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007180 MCInst TmpInst;
7181 // Shuffle the operands around so the lane index operand is in the
7182 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00007183 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007184 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007185 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7186 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7187 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007188 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach2c590522011-12-20 20:46:29 +00007189 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007190 TmpInst.addOperand(Inst.getOperand(1)); // lane
7191 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7192 TmpInst.addOperand(Inst.getOperand(5));
7193 Inst = TmpInst;
7194 return true;
7195 }
Jim Grosbachd3d36d92012-01-24 00:07:41 +00007196
7197 case ARM::VST3LNdAsm_8:
7198 case ARM::VST3LNdAsm_16:
7199 case ARM::VST3LNdAsm_32:
7200 case ARM::VST3LNqAsm_16:
7201 case ARM::VST3LNqAsm_32: {
7202 MCInst TmpInst;
7203 // Shuffle the operands around so the lane index operand is in the
7204 // right place.
7205 unsigned Spacing;
7206 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7207 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7208 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7209 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007210 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachd3d36d92012-01-24 00:07:41 +00007211 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007212 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachd3d36d92012-01-24 00:07:41 +00007213 Spacing * 2));
7214 TmpInst.addOperand(Inst.getOperand(1)); // lane
7215 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7216 TmpInst.addOperand(Inst.getOperand(5));
7217 Inst = TmpInst;
7218 return true;
7219 }
7220
Jim Grosbach8e2722c2012-01-24 18:53:13 +00007221 case ARM::VST4LNdAsm_8:
7222 case ARM::VST4LNdAsm_16:
7223 case ARM::VST4LNdAsm_32:
7224 case ARM::VST4LNqAsm_16:
7225 case ARM::VST4LNqAsm_32: {
7226 MCInst TmpInst;
7227 // Shuffle the operands around so the lane index operand is in the
7228 // right place.
7229 unsigned Spacing;
7230 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7231 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7232 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7233 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007234 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach8e2722c2012-01-24 18:53:13 +00007235 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007236 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach8e2722c2012-01-24 18:53:13 +00007237 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007238 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach8e2722c2012-01-24 18:53:13 +00007239 Spacing * 3));
7240 TmpInst.addOperand(Inst.getOperand(1)); // lane
7241 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7242 TmpInst.addOperand(Inst.getOperand(5));
7243 Inst = TmpInst;
7244 return true;
7245 }
7246
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007247 // Handle NEON VLD complex aliases.
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00007248 case ARM::VLD1LNdWB_register_Asm_8:
7249 case ARM::VLD1LNdWB_register_Asm_16:
7250 case ARM::VLD1LNdWB_register_Asm_32: {
Jim Grosbachdda976b2011-12-02 22:01:52 +00007251 MCInst TmpInst;
7252 // Shuffle the operands around so the lane index operand is in the
7253 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00007254 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007255 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbachdda976b2011-12-02 22:01:52 +00007256 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7257 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
7258 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7259 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7260 TmpInst.addOperand(Inst.getOperand(4)); // Rm
7261 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
7262 TmpInst.addOperand(Inst.getOperand(1)); // lane
7263 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
7264 TmpInst.addOperand(Inst.getOperand(6));
7265 Inst = TmpInst;
7266 return true;
7267 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007268
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00007269 case ARM::VLD2LNdWB_register_Asm_8:
7270 case ARM::VLD2LNdWB_register_Asm_16:
7271 case ARM::VLD2LNdWB_register_Asm_32:
7272 case ARM::VLD2LNqWB_register_Asm_16:
7273 case ARM::VLD2LNqWB_register_Asm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007274 MCInst TmpInst;
7275 // Shuffle the operands around so the lane index operand is in the
7276 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00007277 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007278 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007279 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007280 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach75e2ab52011-12-20 19:21:26 +00007281 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007282 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
7283 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7284 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7285 TmpInst.addOperand(Inst.getOperand(4)); // Rm
7286 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
Jim Grosbache9119e42015-05-13 18:37:00 +00007287 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach75e2ab52011-12-20 19:21:26 +00007288 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007289 TmpInst.addOperand(Inst.getOperand(1)); // lane
7290 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
7291 TmpInst.addOperand(Inst.getOperand(6));
7292 Inst = TmpInst;
7293 return true;
7294 }
7295
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007296 case ARM::VLD3LNdWB_register_Asm_8:
7297 case ARM::VLD3LNdWB_register_Asm_16:
7298 case ARM::VLD3LNdWB_register_Asm_32:
7299 case ARM::VLD3LNqWB_register_Asm_16:
7300 case ARM::VLD3LNqWB_register_Asm_32: {
7301 MCInst TmpInst;
7302 // Shuffle the operands around so the lane index operand is in the
7303 // right place.
7304 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007305 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007306 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007307 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007308 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007309 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007310 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007311 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
7312 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7313 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7314 TmpInst.addOperand(Inst.getOperand(4)); // Rm
7315 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
Jim Grosbache9119e42015-05-13 18:37:00 +00007316 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007317 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007318 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007319 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007320 TmpInst.addOperand(Inst.getOperand(1)); // lane
7321 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
7322 TmpInst.addOperand(Inst.getOperand(6));
7323 Inst = TmpInst;
7324 return true;
7325 }
7326
Jim Grosbach14952a02012-01-24 18:37:25 +00007327 case ARM::VLD4LNdWB_register_Asm_8:
7328 case ARM::VLD4LNdWB_register_Asm_16:
7329 case ARM::VLD4LNdWB_register_Asm_32:
7330 case ARM::VLD4LNqWB_register_Asm_16:
7331 case ARM::VLD4LNqWB_register_Asm_32: {
7332 MCInst TmpInst;
7333 // Shuffle the operands around so the lane index operand is in the
7334 // right place.
7335 unsigned Spacing;
7336 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7337 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007338 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007339 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007340 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007341 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007342 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007343 Spacing * 3));
7344 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
7345 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7346 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7347 TmpInst.addOperand(Inst.getOperand(4)); // Rm
7348 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
Jim Grosbache9119e42015-05-13 18:37:00 +00007349 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007350 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007351 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007352 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007353 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007354 Spacing * 3));
7355 TmpInst.addOperand(Inst.getOperand(1)); // lane
7356 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
7357 TmpInst.addOperand(Inst.getOperand(6));
7358 Inst = TmpInst;
7359 return true;
7360 }
7361
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00007362 case ARM::VLD1LNdWB_fixed_Asm_8:
7363 case ARM::VLD1LNdWB_fixed_Asm_16:
7364 case ARM::VLD1LNdWB_fixed_Asm_32: {
Jim Grosbachdda976b2011-12-02 22:01:52 +00007365 MCInst TmpInst;
7366 // Shuffle the operands around so the lane index operand is in the
7367 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00007368 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007369 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbachdda976b2011-12-02 22:01:52 +00007370 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7371 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
7372 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7373 TmpInst.addOperand(Inst.getOperand(3)); // alignment
Jim Grosbache9119e42015-05-13 18:37:00 +00007374 TmpInst.addOperand(MCOperand::createReg(0)); // Rm
Jim Grosbachdda976b2011-12-02 22:01:52 +00007375 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
7376 TmpInst.addOperand(Inst.getOperand(1)); // lane
7377 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7378 TmpInst.addOperand(Inst.getOperand(5));
7379 Inst = TmpInst;
7380 return true;
7381 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007382
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00007383 case ARM::VLD2LNdWB_fixed_Asm_8:
7384 case ARM::VLD2LNdWB_fixed_Asm_16:
7385 case ARM::VLD2LNdWB_fixed_Asm_32:
7386 case ARM::VLD2LNqWB_fixed_Asm_16:
7387 case ARM::VLD2LNqWB_fixed_Asm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007388 MCInst TmpInst;
7389 // Shuffle the operands around so the lane index operand is in the
7390 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00007391 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007392 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007393 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007394 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach75e2ab52011-12-20 19:21:26 +00007395 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007396 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
7397 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7398 TmpInst.addOperand(Inst.getOperand(3)); // alignment
Jim Grosbache9119e42015-05-13 18:37:00 +00007399 TmpInst.addOperand(MCOperand::createReg(0)); // Rm
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007400 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
Jim Grosbache9119e42015-05-13 18:37:00 +00007401 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach75e2ab52011-12-20 19:21:26 +00007402 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007403 TmpInst.addOperand(Inst.getOperand(1)); // lane
7404 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7405 TmpInst.addOperand(Inst.getOperand(5));
7406 Inst = TmpInst;
7407 return true;
7408 }
7409
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007410 case ARM::VLD3LNdWB_fixed_Asm_8:
7411 case ARM::VLD3LNdWB_fixed_Asm_16:
7412 case ARM::VLD3LNdWB_fixed_Asm_32:
7413 case ARM::VLD3LNqWB_fixed_Asm_16:
7414 case ARM::VLD3LNqWB_fixed_Asm_32: {
7415 MCInst TmpInst;
7416 // Shuffle the operands around so the lane index operand is in the
7417 // right place.
7418 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007419 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007420 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007421 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007422 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007423 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007424 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007425 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
7426 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7427 TmpInst.addOperand(Inst.getOperand(3)); // alignment
Jim Grosbache9119e42015-05-13 18:37:00 +00007428 TmpInst.addOperand(MCOperand::createReg(0)); // Rm
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007429 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
Jim Grosbache9119e42015-05-13 18:37:00 +00007430 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007431 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007432 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007433 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007434 TmpInst.addOperand(Inst.getOperand(1)); // lane
7435 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7436 TmpInst.addOperand(Inst.getOperand(5));
7437 Inst = TmpInst;
7438 return true;
7439 }
7440
Jim Grosbach14952a02012-01-24 18:37:25 +00007441 case ARM::VLD4LNdWB_fixed_Asm_8:
7442 case ARM::VLD4LNdWB_fixed_Asm_16:
7443 case ARM::VLD4LNdWB_fixed_Asm_32:
7444 case ARM::VLD4LNqWB_fixed_Asm_16:
7445 case ARM::VLD4LNqWB_fixed_Asm_32: {
7446 MCInst TmpInst;
7447 // Shuffle the operands around so the lane index operand is in the
7448 // right place.
7449 unsigned Spacing;
7450 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7451 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007452 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007453 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007454 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007455 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007456 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007457 Spacing * 3));
7458 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
7459 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7460 TmpInst.addOperand(Inst.getOperand(3)); // alignment
Jim Grosbache9119e42015-05-13 18:37:00 +00007461 TmpInst.addOperand(MCOperand::createReg(0)); // Rm
Jim Grosbach14952a02012-01-24 18:37:25 +00007462 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
Jim Grosbache9119e42015-05-13 18:37:00 +00007463 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007464 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007465 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007466 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007467 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007468 Spacing * 3));
7469 TmpInst.addOperand(Inst.getOperand(1)); // lane
7470 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7471 TmpInst.addOperand(Inst.getOperand(5));
7472 Inst = TmpInst;
7473 return true;
7474 }
7475
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00007476 case ARM::VLD1LNdAsm_8:
7477 case ARM::VLD1LNdAsm_16:
7478 case ARM::VLD1LNdAsm_32: {
Jim Grosbach04945c42011-12-02 00:35:16 +00007479 MCInst TmpInst;
7480 // Shuffle the operands around so the lane index operand is in the
7481 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00007482 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007483 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbach04945c42011-12-02 00:35:16 +00007484 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7485 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7486 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7487 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
7488 TmpInst.addOperand(Inst.getOperand(1)); // lane
7489 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7490 TmpInst.addOperand(Inst.getOperand(5));
7491 Inst = TmpInst;
7492 return true;
7493 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007494
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00007495 case ARM::VLD2LNdAsm_8:
7496 case ARM::VLD2LNdAsm_16:
7497 case ARM::VLD2LNdAsm_32:
7498 case ARM::VLD2LNqAsm_16:
7499 case ARM::VLD2LNqAsm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007500 MCInst TmpInst;
7501 // Shuffle the operands around so the lane index operand is in the
7502 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00007503 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007504 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007505 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007506 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach75e2ab52011-12-20 19:21:26 +00007507 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007508 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7509 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7510 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
Jim Grosbache9119e42015-05-13 18:37:00 +00007511 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach75e2ab52011-12-20 19:21:26 +00007512 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007513 TmpInst.addOperand(Inst.getOperand(1)); // lane
7514 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7515 TmpInst.addOperand(Inst.getOperand(5));
7516 Inst = TmpInst;
7517 return true;
7518 }
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007519
7520 case ARM::VLD3LNdAsm_8:
7521 case ARM::VLD3LNdAsm_16:
7522 case ARM::VLD3LNdAsm_32:
7523 case ARM::VLD3LNqAsm_16:
7524 case ARM::VLD3LNqAsm_32: {
7525 MCInst TmpInst;
7526 // Shuffle the operands around so the lane index operand is in the
7527 // right place.
7528 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007529 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007530 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007531 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007532 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007533 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007534 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007535 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7536 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7537 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
Jim Grosbache9119e42015-05-13 18:37:00 +00007538 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007539 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007540 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007541 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007542 TmpInst.addOperand(Inst.getOperand(1)); // lane
7543 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7544 TmpInst.addOperand(Inst.getOperand(5));
7545 Inst = TmpInst;
7546 return true;
7547 }
7548
Jim Grosbach14952a02012-01-24 18:37:25 +00007549 case ARM::VLD4LNdAsm_8:
7550 case ARM::VLD4LNdAsm_16:
7551 case ARM::VLD4LNdAsm_32:
7552 case ARM::VLD4LNqAsm_16:
7553 case ARM::VLD4LNqAsm_32: {
7554 MCInst TmpInst;
7555 // Shuffle the operands around so the lane index operand is in the
7556 // right place.
7557 unsigned Spacing;
7558 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7559 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007560 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007561 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007562 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007563 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007564 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007565 Spacing * 3));
7566 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7567 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7568 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
Jim Grosbache9119e42015-05-13 18:37:00 +00007569 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007570 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007571 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007572 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007573 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007574 Spacing * 3));
7575 TmpInst.addOperand(Inst.getOperand(1)); // lane
7576 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7577 TmpInst.addOperand(Inst.getOperand(5));
7578 Inst = TmpInst;
7579 return true;
7580 }
7581
Jim Grosbachb78403c2012-01-24 23:47:04 +00007582 // VLD3DUP single 3-element structure to all lanes instructions.
7583 case ARM::VLD3DUPdAsm_8:
7584 case ARM::VLD3DUPdAsm_16:
7585 case ARM::VLD3DUPdAsm_32:
7586 case ARM::VLD3DUPqAsm_8:
7587 case ARM::VLD3DUPqAsm_16:
7588 case ARM::VLD3DUPqAsm_32: {
7589 MCInst TmpInst;
7590 unsigned Spacing;
7591 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7592 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007593 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachb78403c2012-01-24 23:47:04 +00007594 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007595 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachb78403c2012-01-24 23:47:04 +00007596 Spacing * 2));
7597 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7598 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7599 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7600 TmpInst.addOperand(Inst.getOperand(4));
7601 Inst = TmpInst;
7602 return true;
7603 }
7604
7605 case ARM::VLD3DUPdWB_fixed_Asm_8:
7606 case ARM::VLD3DUPdWB_fixed_Asm_16:
7607 case ARM::VLD3DUPdWB_fixed_Asm_32:
7608 case ARM::VLD3DUPqWB_fixed_Asm_8:
7609 case ARM::VLD3DUPqWB_fixed_Asm_16:
7610 case ARM::VLD3DUPqWB_fixed_Asm_32: {
7611 MCInst TmpInst;
7612 unsigned Spacing;
7613 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7614 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007615 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachb78403c2012-01-24 23:47:04 +00007616 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007617 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachb78403c2012-01-24 23:47:04 +00007618 Spacing * 2));
7619 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7620 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7621 TmpInst.addOperand(Inst.getOperand(2)); // alignment
Jim Grosbache9119e42015-05-13 18:37:00 +00007622 TmpInst.addOperand(MCOperand::createReg(0)); // Rm
Jim Grosbachb78403c2012-01-24 23:47:04 +00007623 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7624 TmpInst.addOperand(Inst.getOperand(4));
7625 Inst = TmpInst;
7626 return true;
7627 }
7628
7629 case ARM::VLD3DUPdWB_register_Asm_8:
7630 case ARM::VLD3DUPdWB_register_Asm_16:
7631 case ARM::VLD3DUPdWB_register_Asm_32:
7632 case ARM::VLD3DUPqWB_register_Asm_8:
7633 case ARM::VLD3DUPqWB_register_Asm_16:
7634 case ARM::VLD3DUPqWB_register_Asm_32: {
7635 MCInst TmpInst;
7636 unsigned Spacing;
7637 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7638 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007639 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachb78403c2012-01-24 23:47:04 +00007640 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007641 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachb78403c2012-01-24 23:47:04 +00007642 Spacing * 2));
7643 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7644 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7645 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7646 TmpInst.addOperand(Inst.getOperand(3)); // Rm
7647 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7648 TmpInst.addOperand(Inst.getOperand(5));
7649 Inst = TmpInst;
7650 return true;
7651 }
7652
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007653 // VLD3 multiple 3-element structure instructions.
7654 case ARM::VLD3dAsm_8:
7655 case ARM::VLD3dAsm_16:
7656 case ARM::VLD3dAsm_32:
7657 case ARM::VLD3qAsm_8:
7658 case ARM::VLD3qAsm_16:
7659 case ARM::VLD3qAsm_32: {
7660 MCInst TmpInst;
7661 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007662 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007663 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007664 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007665 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007666 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007667 Spacing * 2));
7668 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7669 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7670 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7671 TmpInst.addOperand(Inst.getOperand(4));
7672 Inst = TmpInst;
7673 return true;
7674 }
7675
7676 case ARM::VLD3dWB_fixed_Asm_8:
7677 case ARM::VLD3dWB_fixed_Asm_16:
7678 case ARM::VLD3dWB_fixed_Asm_32:
7679 case ARM::VLD3qWB_fixed_Asm_8:
7680 case ARM::VLD3qWB_fixed_Asm_16:
7681 case ARM::VLD3qWB_fixed_Asm_32: {
7682 MCInst TmpInst;
7683 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007684 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007685 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007686 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007687 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007688 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007689 Spacing * 2));
7690 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7691 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7692 TmpInst.addOperand(Inst.getOperand(2)); // alignment
Jim Grosbache9119e42015-05-13 18:37:00 +00007693 TmpInst.addOperand(MCOperand::createReg(0)); // Rm
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007694 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7695 TmpInst.addOperand(Inst.getOperand(4));
7696 Inst = TmpInst;
7697 return true;
7698 }
7699
7700 case ARM::VLD3dWB_register_Asm_8:
7701 case ARM::VLD3dWB_register_Asm_16:
7702 case ARM::VLD3dWB_register_Asm_32:
7703 case ARM::VLD3qWB_register_Asm_8:
7704 case ARM::VLD3qWB_register_Asm_16:
7705 case ARM::VLD3qWB_register_Asm_32: {
7706 MCInst TmpInst;
7707 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007708 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007709 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007710 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007711 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007712 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007713 Spacing * 2));
7714 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7715 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7716 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7717 TmpInst.addOperand(Inst.getOperand(3)); // Rm
7718 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7719 TmpInst.addOperand(Inst.getOperand(5));
7720 Inst = TmpInst;
7721 return true;
7722 }
7723
Jim Grosbach086cbfa2012-01-25 00:01:08 +00007724 // VLD4DUP single 3-element structure to all lanes instructions.
7725 case ARM::VLD4DUPdAsm_8:
7726 case ARM::VLD4DUPdAsm_16:
7727 case ARM::VLD4DUPdAsm_32:
7728 case ARM::VLD4DUPqAsm_8:
7729 case ARM::VLD4DUPqAsm_16:
7730 case ARM::VLD4DUPqAsm_32: {
7731 MCInst TmpInst;
7732 unsigned Spacing;
7733 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7734 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007735 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach086cbfa2012-01-25 00:01:08 +00007736 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007737 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach086cbfa2012-01-25 00:01:08 +00007738 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007739 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach086cbfa2012-01-25 00:01:08 +00007740 Spacing * 3));
7741 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7742 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7743 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7744 TmpInst.addOperand(Inst.getOperand(4));
7745 Inst = TmpInst;
7746 return true;
7747 }
7748
7749 case ARM::VLD4DUPdWB_fixed_Asm_8:
7750 case ARM::VLD4DUPdWB_fixed_Asm_16:
7751 case ARM::VLD4DUPdWB_fixed_Asm_32:
7752 case ARM::VLD4DUPqWB_fixed_Asm_8:
7753 case ARM::VLD4DUPqWB_fixed_Asm_16:
7754 case ARM::VLD4DUPqWB_fixed_Asm_32: {
7755 MCInst TmpInst;
7756 unsigned Spacing;
7757 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7758 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007759 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach086cbfa2012-01-25 00:01:08 +00007760 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007761 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach086cbfa2012-01-25 00:01:08 +00007762 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007763 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach086cbfa2012-01-25 00:01:08 +00007764 Spacing * 3));
7765 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7766 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7767 TmpInst.addOperand(Inst.getOperand(2)); // alignment
Jim Grosbache9119e42015-05-13 18:37:00 +00007768 TmpInst.addOperand(MCOperand::createReg(0)); // Rm
Jim Grosbach086cbfa2012-01-25 00:01:08 +00007769 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7770 TmpInst.addOperand(Inst.getOperand(4));
7771 Inst = TmpInst;
7772 return true;
7773 }
7774
7775 case ARM::VLD4DUPdWB_register_Asm_8:
7776 case ARM::VLD4DUPdWB_register_Asm_16:
7777 case ARM::VLD4DUPdWB_register_Asm_32:
7778 case ARM::VLD4DUPqWB_register_Asm_8:
7779 case ARM::VLD4DUPqWB_register_Asm_16:
7780 case ARM::VLD4DUPqWB_register_Asm_32: {
7781 MCInst TmpInst;
7782 unsigned Spacing;
7783 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7784 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007785 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach086cbfa2012-01-25 00:01:08 +00007786 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007787 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach086cbfa2012-01-25 00:01:08 +00007788 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007789 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach086cbfa2012-01-25 00:01:08 +00007790 Spacing * 3));
7791 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7792 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7793 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7794 TmpInst.addOperand(Inst.getOperand(3)); // Rm
7795 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7796 TmpInst.addOperand(Inst.getOperand(5));
7797 Inst = TmpInst;
7798 return true;
7799 }
7800
7801 // VLD4 multiple 4-element structure instructions.
Jim Grosbached561fc2012-01-24 00:43:17 +00007802 case ARM::VLD4dAsm_8:
7803 case ARM::VLD4dAsm_16:
7804 case ARM::VLD4dAsm_32:
7805 case ARM::VLD4qAsm_8:
7806 case ARM::VLD4qAsm_16:
7807 case ARM::VLD4qAsm_32: {
7808 MCInst TmpInst;
7809 unsigned Spacing;
7810 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7811 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007812 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbached561fc2012-01-24 00:43:17 +00007813 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007814 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbached561fc2012-01-24 00:43:17 +00007815 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007816 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbached561fc2012-01-24 00:43:17 +00007817 Spacing * 3));
7818 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7819 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7820 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7821 TmpInst.addOperand(Inst.getOperand(4));
7822 Inst = TmpInst;
7823 return true;
7824 }
7825
7826 case ARM::VLD4dWB_fixed_Asm_8:
7827 case ARM::VLD4dWB_fixed_Asm_16:
7828 case ARM::VLD4dWB_fixed_Asm_32:
7829 case ARM::VLD4qWB_fixed_Asm_8:
7830 case ARM::VLD4qWB_fixed_Asm_16:
7831 case ARM::VLD4qWB_fixed_Asm_32: {
7832 MCInst TmpInst;
7833 unsigned Spacing;
7834 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7835 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007836 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbached561fc2012-01-24 00:43:17 +00007837 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007838 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbached561fc2012-01-24 00:43:17 +00007839 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007840 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbached561fc2012-01-24 00:43:17 +00007841 Spacing * 3));
7842 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7843 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7844 TmpInst.addOperand(Inst.getOperand(2)); // alignment
Jim Grosbache9119e42015-05-13 18:37:00 +00007845 TmpInst.addOperand(MCOperand::createReg(0)); // Rm
Jim Grosbached561fc2012-01-24 00:43:17 +00007846 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7847 TmpInst.addOperand(Inst.getOperand(4));
7848 Inst = TmpInst;
7849 return true;
7850 }
7851
7852 case ARM::VLD4dWB_register_Asm_8:
7853 case ARM::VLD4dWB_register_Asm_16:
7854 case ARM::VLD4dWB_register_Asm_32:
7855 case ARM::VLD4qWB_register_Asm_8:
7856 case ARM::VLD4qWB_register_Asm_16:
7857 case ARM::VLD4qWB_register_Asm_32: {
7858 MCInst TmpInst;
7859 unsigned Spacing;
7860 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7861 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007862 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbached561fc2012-01-24 00:43:17 +00007863 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007864 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbached561fc2012-01-24 00:43:17 +00007865 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007866 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbached561fc2012-01-24 00:43:17 +00007867 Spacing * 3));
7868 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7869 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7870 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7871 TmpInst.addOperand(Inst.getOperand(3)); // Rm
7872 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7873 TmpInst.addOperand(Inst.getOperand(5));
7874 Inst = TmpInst;
7875 return true;
7876 }
7877
Jim Grosbach1a747242012-01-23 23:45:44 +00007878 // VST3 multiple 3-element structure instructions.
7879 case ARM::VST3dAsm_8:
7880 case ARM::VST3dAsm_16:
7881 case ARM::VST3dAsm_32:
7882 case ARM::VST3qAsm_8:
7883 case ARM::VST3qAsm_16:
7884 case ARM::VST3qAsm_32: {
7885 MCInst TmpInst;
7886 unsigned Spacing;
7887 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7888 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7889 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7890 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007891 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach1a747242012-01-23 23:45:44 +00007892 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007893 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach1a747242012-01-23 23:45:44 +00007894 Spacing * 2));
7895 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7896 TmpInst.addOperand(Inst.getOperand(4));
7897 Inst = TmpInst;
7898 return true;
7899 }
7900
7901 case ARM::VST3dWB_fixed_Asm_8:
7902 case ARM::VST3dWB_fixed_Asm_16:
7903 case ARM::VST3dWB_fixed_Asm_32:
7904 case ARM::VST3qWB_fixed_Asm_8:
7905 case ARM::VST3qWB_fixed_Asm_16:
7906 case ARM::VST3qWB_fixed_Asm_32: {
7907 MCInst TmpInst;
7908 unsigned Spacing;
7909 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7910 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7911 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7912 TmpInst.addOperand(Inst.getOperand(2)); // alignment
Jim Grosbache9119e42015-05-13 18:37:00 +00007913 TmpInst.addOperand(MCOperand::createReg(0)); // Rm
Jim Grosbach1a747242012-01-23 23:45:44 +00007914 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007915 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach1a747242012-01-23 23:45:44 +00007916 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007917 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach1a747242012-01-23 23:45:44 +00007918 Spacing * 2));
7919 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7920 TmpInst.addOperand(Inst.getOperand(4));
7921 Inst = TmpInst;
7922 return true;
7923 }
7924
7925 case ARM::VST3dWB_register_Asm_8:
7926 case ARM::VST3dWB_register_Asm_16:
7927 case ARM::VST3dWB_register_Asm_32:
7928 case ARM::VST3qWB_register_Asm_8:
7929 case ARM::VST3qWB_register_Asm_16:
7930 case ARM::VST3qWB_register_Asm_32: {
7931 MCInst TmpInst;
7932 unsigned Spacing;
7933 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7934 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7935 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7936 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7937 TmpInst.addOperand(Inst.getOperand(3)); // Rm
7938 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007939 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach1a747242012-01-23 23:45:44 +00007940 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007941 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach1a747242012-01-23 23:45:44 +00007942 Spacing * 2));
7943 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7944 TmpInst.addOperand(Inst.getOperand(5));
7945 Inst = TmpInst;
7946 return true;
7947 }
7948
Jim Grosbachda70eac2012-01-24 00:58:13 +00007949 // VST4 multiple 3-element structure instructions.
7950 case ARM::VST4dAsm_8:
7951 case ARM::VST4dAsm_16:
7952 case ARM::VST4dAsm_32:
7953 case ARM::VST4qAsm_8:
7954 case ARM::VST4qAsm_16:
7955 case ARM::VST4qAsm_32: {
7956 MCInst TmpInst;
7957 unsigned Spacing;
7958 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7959 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7960 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7961 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007962 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachda70eac2012-01-24 00:58:13 +00007963 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007964 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachda70eac2012-01-24 00:58:13 +00007965 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007966 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachda70eac2012-01-24 00:58:13 +00007967 Spacing * 3));
7968 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7969 TmpInst.addOperand(Inst.getOperand(4));
7970 Inst = TmpInst;
7971 return true;
7972 }
7973
7974 case ARM::VST4dWB_fixed_Asm_8:
7975 case ARM::VST4dWB_fixed_Asm_16:
7976 case ARM::VST4dWB_fixed_Asm_32:
7977 case ARM::VST4qWB_fixed_Asm_8:
7978 case ARM::VST4qWB_fixed_Asm_16:
7979 case ARM::VST4qWB_fixed_Asm_32: {
7980 MCInst TmpInst;
7981 unsigned Spacing;
7982 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7983 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7984 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7985 TmpInst.addOperand(Inst.getOperand(2)); // alignment
Jim Grosbache9119e42015-05-13 18:37:00 +00007986 TmpInst.addOperand(MCOperand::createReg(0)); // Rm
Jim Grosbachda70eac2012-01-24 00:58:13 +00007987 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007988 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachda70eac2012-01-24 00:58:13 +00007989 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007990 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachda70eac2012-01-24 00:58:13 +00007991 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007992 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachda70eac2012-01-24 00:58:13 +00007993 Spacing * 3));
7994 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7995 TmpInst.addOperand(Inst.getOperand(4));
7996 Inst = TmpInst;
7997 return true;
7998 }
7999
8000 case ARM::VST4dWB_register_Asm_8:
8001 case ARM::VST4dWB_register_Asm_16:
8002 case ARM::VST4dWB_register_Asm_32:
8003 case ARM::VST4qWB_register_Asm_8:
8004 case ARM::VST4qWB_register_Asm_16:
8005 case ARM::VST4qWB_register_Asm_32: {
8006 MCInst TmpInst;
8007 unsigned Spacing;
8008 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
8009 TmpInst.addOperand(Inst.getOperand(1)); // Rn
8010 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
8011 TmpInst.addOperand(Inst.getOperand(2)); // alignment
8012 TmpInst.addOperand(Inst.getOperand(3)); // Rm
8013 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00008014 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachda70eac2012-01-24 00:58:13 +00008015 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00008016 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachda70eac2012-01-24 00:58:13 +00008017 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00008018 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachda70eac2012-01-24 00:58:13 +00008019 Spacing * 3));
8020 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
8021 TmpInst.addOperand(Inst.getOperand(5));
8022 Inst = TmpInst;
8023 return true;
8024 }
8025
Jim Grosbachad66de12012-04-11 00:15:16 +00008026 // Handle encoding choice for the shift-immediate instructions.
8027 case ARM::t2LSLri:
8028 case ARM::t2LSRri:
8029 case ARM::t2ASRri: {
8030 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
8031 Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg() &&
8032 Inst.getOperand(5).getReg() == (inITBlock() ? 0 : ARM::CPSR) &&
David Blaikie960ea3f2014-06-08 16:18:35 +00008033 !(static_cast<ARMOperand &>(*Operands[3]).isToken() &&
8034 static_cast<ARMOperand &>(*Operands[3]).getToken() == ".w")) {
Jim Grosbachad66de12012-04-11 00:15:16 +00008035 unsigned NewOpc;
8036 switch (Inst.getOpcode()) {
8037 default: llvm_unreachable("unexpected opcode");
8038 case ARM::t2LSLri: NewOpc = ARM::tLSLri; break;
8039 case ARM::t2LSRri: NewOpc = ARM::tLSRri; break;
8040 case ARM::t2ASRri: NewOpc = ARM::tASRri; break;
8041 }
8042 // The Thumb1 operands aren't in the same order. Awesome, eh?
8043 MCInst TmpInst;
8044 TmpInst.setOpcode(NewOpc);
8045 TmpInst.addOperand(Inst.getOperand(0));
8046 TmpInst.addOperand(Inst.getOperand(5));
8047 TmpInst.addOperand(Inst.getOperand(1));
8048 TmpInst.addOperand(Inst.getOperand(2));
8049 TmpInst.addOperand(Inst.getOperand(3));
8050 TmpInst.addOperand(Inst.getOperand(4));
8051 Inst = TmpInst;
8052 return true;
8053 }
8054 return false;
8055 }
8056
Jim Grosbach485e5622011-12-13 22:45:11 +00008057 // Handle the Thumb2 mode MOV complex aliases.
Jim Grosbachb3ef7132011-12-21 20:54:00 +00008058 case ARM::t2MOVsr:
8059 case ARM::t2MOVSsr: {
8060 // Which instruction to expand to depends on the CCOut operand and
8061 // whether we're in an IT block if the register operands are low
8062 // registers.
8063 bool isNarrow = false;
8064 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
8065 isARMLowRegister(Inst.getOperand(1).getReg()) &&
8066 isARMLowRegister(Inst.getOperand(2).getReg()) &&
8067 Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg() &&
8068 inITBlock() == (Inst.getOpcode() == ARM::t2MOVsr))
8069 isNarrow = true;
8070 MCInst TmpInst;
8071 unsigned newOpc;
8072 switch(ARM_AM::getSORegShOp(Inst.getOperand(3).getImm())) {
8073 default: llvm_unreachable("unexpected opcode!");
8074 case ARM_AM::asr: newOpc = isNarrow ? ARM::tASRrr : ARM::t2ASRrr; break;
8075 case ARM_AM::lsr: newOpc = isNarrow ? ARM::tLSRrr : ARM::t2LSRrr; break;
8076 case ARM_AM::lsl: newOpc = isNarrow ? ARM::tLSLrr : ARM::t2LSLrr; break;
8077 case ARM_AM::ror: newOpc = isNarrow ? ARM::tROR : ARM::t2RORrr; break;
8078 }
8079 TmpInst.setOpcode(newOpc);
8080 TmpInst.addOperand(Inst.getOperand(0)); // Rd
8081 if (isNarrow)
Jim Grosbache9119e42015-05-13 18:37:00 +00008082 TmpInst.addOperand(MCOperand::createReg(
Jim Grosbachb3ef7132011-12-21 20:54:00 +00008083 Inst.getOpcode() == ARM::t2MOVSsr ? ARM::CPSR : 0));
8084 TmpInst.addOperand(Inst.getOperand(1)); // Rn
8085 TmpInst.addOperand(Inst.getOperand(2)); // Rm
8086 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
8087 TmpInst.addOperand(Inst.getOperand(5));
8088 if (!isNarrow)
Jim Grosbache9119e42015-05-13 18:37:00 +00008089 TmpInst.addOperand(MCOperand::createReg(
Jim Grosbachb3ef7132011-12-21 20:54:00 +00008090 Inst.getOpcode() == ARM::t2MOVSsr ? ARM::CPSR : 0));
8091 Inst = TmpInst;
8092 return true;
8093 }
Jim Grosbach485e5622011-12-13 22:45:11 +00008094 case ARM::t2MOVsi:
8095 case ARM::t2MOVSsi: {
8096 // Which instruction to expand to depends on the CCOut operand and
8097 // whether we're in an IT block if the register operands are low
8098 // registers.
8099 bool isNarrow = false;
8100 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
8101 isARMLowRegister(Inst.getOperand(1).getReg()) &&
8102 inITBlock() == (Inst.getOpcode() == ARM::t2MOVsi))
8103 isNarrow = true;
8104 MCInst TmpInst;
8105 unsigned newOpc;
8106 switch(ARM_AM::getSORegShOp(Inst.getOperand(2).getImm())) {
8107 default: llvm_unreachable("unexpected opcode!");
8108 case ARM_AM::asr: newOpc = isNarrow ? ARM::tASRri : ARM::t2ASRri; break;
8109 case ARM_AM::lsr: newOpc = isNarrow ? ARM::tLSRri : ARM::t2LSRri; break;
8110 case ARM_AM::lsl: newOpc = isNarrow ? ARM::tLSLri : ARM::t2LSLri; break;
8111 case ARM_AM::ror: newOpc = ARM::t2RORri; isNarrow = false; break;
Jim Grosbach8c59bbc2011-12-21 21:04:19 +00008112 case ARM_AM::rrx: isNarrow = false; newOpc = ARM::t2RRX; break;
Jim Grosbach485e5622011-12-13 22:45:11 +00008113 }
Benjamin Kramerbde91762012-06-02 10:20:22 +00008114 unsigned Amount = ARM_AM::getSORegOffset(Inst.getOperand(2).getImm());
8115 if (Amount == 32) Amount = 0;
Jim Grosbach485e5622011-12-13 22:45:11 +00008116 TmpInst.setOpcode(newOpc);
8117 TmpInst.addOperand(Inst.getOperand(0)); // Rd
8118 if (isNarrow)
Jim Grosbache9119e42015-05-13 18:37:00 +00008119 TmpInst.addOperand(MCOperand::createReg(
Jim Grosbach485e5622011-12-13 22:45:11 +00008120 Inst.getOpcode() == ARM::t2MOVSsi ? ARM::CPSR : 0));
8121 TmpInst.addOperand(Inst.getOperand(1)); // Rn
Jim Grosbach8c59bbc2011-12-21 21:04:19 +00008122 if (newOpc != ARM::t2RRX)
Jim Grosbache9119e42015-05-13 18:37:00 +00008123 TmpInst.addOperand(MCOperand::createImm(Amount));
Jim Grosbach485e5622011-12-13 22:45:11 +00008124 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
8125 TmpInst.addOperand(Inst.getOperand(4));
8126 if (!isNarrow)
Jim Grosbache9119e42015-05-13 18:37:00 +00008127 TmpInst.addOperand(MCOperand::createReg(
Jim Grosbach485e5622011-12-13 22:45:11 +00008128 Inst.getOpcode() == ARM::t2MOVSsi ? ARM::CPSR : 0));
8129 Inst = TmpInst;
8130 return true;
8131 }
8132 // Handle the ARM mode MOV complex aliases.
Jim Grosbachabcac562011-11-16 18:31:45 +00008133 case ARM::ASRr:
8134 case ARM::LSRr:
8135 case ARM::LSLr:
8136 case ARM::RORr: {
8137 ARM_AM::ShiftOpc ShiftTy;
8138 switch(Inst.getOpcode()) {
8139 default: llvm_unreachable("unexpected opcode!");
8140 case ARM::ASRr: ShiftTy = ARM_AM::asr; break;
8141 case ARM::LSRr: ShiftTy = ARM_AM::lsr; break;
8142 case ARM::LSLr: ShiftTy = ARM_AM::lsl; break;
8143 case ARM::RORr: ShiftTy = ARM_AM::ror; break;
8144 }
Jim Grosbachabcac562011-11-16 18:31:45 +00008145 unsigned Shifter = ARM_AM::getSORegOpc(ShiftTy, 0);
8146 MCInst TmpInst;
8147 TmpInst.setOpcode(ARM::MOVsr);
8148 TmpInst.addOperand(Inst.getOperand(0)); // Rd
8149 TmpInst.addOperand(Inst.getOperand(1)); // Rn
8150 TmpInst.addOperand(Inst.getOperand(2)); // Rm
Jim Grosbache9119e42015-05-13 18:37:00 +00008151 TmpInst.addOperand(MCOperand::createImm(Shifter)); // Shift value and ty
Jim Grosbachabcac562011-11-16 18:31:45 +00008152 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
8153 TmpInst.addOperand(Inst.getOperand(4));
8154 TmpInst.addOperand(Inst.getOperand(5)); // cc_out
8155 Inst = TmpInst;
8156 return true;
8157 }
Jim Grosbachc14871c2011-11-10 19:18:01 +00008158 case ARM::ASRi:
8159 case ARM::LSRi:
8160 case ARM::LSLi:
8161 case ARM::RORi: {
8162 ARM_AM::ShiftOpc ShiftTy;
Jim Grosbachc14871c2011-11-10 19:18:01 +00008163 switch(Inst.getOpcode()) {
8164 default: llvm_unreachable("unexpected opcode!");
8165 case ARM::ASRi: ShiftTy = ARM_AM::asr; break;
8166 case ARM::LSRi: ShiftTy = ARM_AM::lsr; break;
8167 case ARM::LSLi: ShiftTy = ARM_AM::lsl; break;
8168 case ARM::RORi: ShiftTy = ARM_AM::ror; break;
8169 }
8170 // A shift by zero is a plain MOVr, not a MOVsi.
Jim Grosbach1a2f9ee2011-11-16 19:05:59 +00008171 unsigned Amt = Inst.getOperand(2).getImm();
Jim Grosbachc14871c2011-11-10 19:18:01 +00008172 unsigned Opc = Amt == 0 ? ARM::MOVr : ARM::MOVsi;
Richard Bartonba5b0cc2012-04-25 18:00:18 +00008173 // A shift by 32 should be encoded as 0 when permitted
8174 if (Amt == 32 && (ShiftTy == ARM_AM::lsr || ShiftTy == ARM_AM::asr))
8175 Amt = 0;
Jim Grosbachc14871c2011-11-10 19:18:01 +00008176 unsigned Shifter = ARM_AM::getSORegOpc(ShiftTy, Amt);
Jim Grosbach61db5a52011-11-10 16:44:55 +00008177 MCInst TmpInst;
Jim Grosbachc14871c2011-11-10 19:18:01 +00008178 TmpInst.setOpcode(Opc);
Jim Grosbach61db5a52011-11-10 16:44:55 +00008179 TmpInst.addOperand(Inst.getOperand(0)); // Rd
8180 TmpInst.addOperand(Inst.getOperand(1)); // Rn
Jim Grosbachc14871c2011-11-10 19:18:01 +00008181 if (Opc == ARM::MOVsi)
Jim Grosbache9119e42015-05-13 18:37:00 +00008182 TmpInst.addOperand(MCOperand::createImm(Shifter)); // Shift value and ty
Jim Grosbach61db5a52011-11-10 16:44:55 +00008183 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
8184 TmpInst.addOperand(Inst.getOperand(4));
8185 TmpInst.addOperand(Inst.getOperand(5)); // cc_out
8186 Inst = TmpInst;
Jim Grosbachafad0532011-11-10 23:42:14 +00008187 return true;
Jim Grosbach61db5a52011-11-10 16:44:55 +00008188 }
Jim Grosbach1a2f9ee2011-11-16 19:05:59 +00008189 case ARM::RRXi: {
8190 unsigned Shifter = ARM_AM::getSORegOpc(ARM_AM::rrx, 0);
8191 MCInst TmpInst;
8192 TmpInst.setOpcode(ARM::MOVsi);
8193 TmpInst.addOperand(Inst.getOperand(0)); // Rd
8194 TmpInst.addOperand(Inst.getOperand(1)); // Rn
Jim Grosbache9119e42015-05-13 18:37:00 +00008195 TmpInst.addOperand(MCOperand::createImm(Shifter)); // Shift value and ty
Jim Grosbach1a2f9ee2011-11-16 19:05:59 +00008196 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
8197 TmpInst.addOperand(Inst.getOperand(3));
8198 TmpInst.addOperand(Inst.getOperand(4)); // cc_out
8199 Inst = TmpInst;
8200 return true;
8201 }
Jim Grosbachd9a9be22011-11-10 23:58:34 +00008202 case ARM::t2LDMIA_UPD: {
8203 // If this is a load of a single register, then we should use
8204 // a post-indexed LDR instruction instead, per the ARM ARM.
8205 if (Inst.getNumOperands() != 5)
8206 return false;
8207 MCInst TmpInst;
8208 TmpInst.setOpcode(ARM::t2LDR_POST);
8209 TmpInst.addOperand(Inst.getOperand(4)); // Rt
8210 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
8211 TmpInst.addOperand(Inst.getOperand(1)); // Rn
Jim Grosbache9119e42015-05-13 18:37:00 +00008212 TmpInst.addOperand(MCOperand::createImm(4));
Jim Grosbachd9a9be22011-11-10 23:58:34 +00008213 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
8214 TmpInst.addOperand(Inst.getOperand(3));
8215 Inst = TmpInst;
8216 return true;
8217 }
8218 case ARM::t2STMDB_UPD: {
8219 // If this is a store of a single register, then we should use
8220 // a pre-indexed STR instruction instead, per the ARM ARM.
8221 if (Inst.getNumOperands() != 5)
8222 return false;
8223 MCInst TmpInst;
8224 TmpInst.setOpcode(ARM::t2STR_PRE);
8225 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
8226 TmpInst.addOperand(Inst.getOperand(4)); // Rt
8227 TmpInst.addOperand(Inst.getOperand(1)); // Rn
Jim Grosbache9119e42015-05-13 18:37:00 +00008228 TmpInst.addOperand(MCOperand::createImm(-4));
Jim Grosbachd9a9be22011-11-10 23:58:34 +00008229 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
8230 TmpInst.addOperand(Inst.getOperand(3));
8231 Inst = TmpInst;
8232 return true;
8233 }
Jim Grosbach8ba76c62011-08-11 17:35:48 +00008234 case ARM::LDMIA_UPD:
8235 // If this is a load of a single register via a 'pop', then we should use
8236 // a post-indexed LDR instruction instead, per the ARM ARM.
David Blaikie960ea3f2014-06-08 16:18:35 +00008237 if (static_cast<ARMOperand &>(*Operands[0]).getToken() == "pop" &&
Jim Grosbach8ba76c62011-08-11 17:35:48 +00008238 Inst.getNumOperands() == 5) {
8239 MCInst TmpInst;
8240 TmpInst.setOpcode(ARM::LDR_POST_IMM);
8241 TmpInst.addOperand(Inst.getOperand(4)); // Rt
8242 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
8243 TmpInst.addOperand(Inst.getOperand(1)); // Rn
Jim Grosbache9119e42015-05-13 18:37:00 +00008244 TmpInst.addOperand(MCOperand::createReg(0)); // am2offset
8245 TmpInst.addOperand(MCOperand::createImm(4));
Jim Grosbach8ba76c62011-08-11 17:35:48 +00008246 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
8247 TmpInst.addOperand(Inst.getOperand(3));
8248 Inst = TmpInst;
Jim Grosbachafad0532011-11-10 23:42:14 +00008249 return true;
Jim Grosbach8ba76c62011-08-11 17:35:48 +00008250 }
8251 break;
Jim Grosbach27ad83d2011-08-11 18:07:11 +00008252 case ARM::STMDB_UPD:
8253 // If this is a store of a single register via a 'push', then we should use
8254 // a pre-indexed STR instruction instead, per the ARM ARM.
David Blaikie960ea3f2014-06-08 16:18:35 +00008255 if (static_cast<ARMOperand &>(*Operands[0]).getToken() == "push" &&
Jim Grosbach27ad83d2011-08-11 18:07:11 +00008256 Inst.getNumOperands() == 5) {
8257 MCInst TmpInst;
8258 TmpInst.setOpcode(ARM::STR_PRE_IMM);
8259 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
8260 TmpInst.addOperand(Inst.getOperand(4)); // Rt
8261 TmpInst.addOperand(Inst.getOperand(1)); // addrmode_imm12
Jim Grosbache9119e42015-05-13 18:37:00 +00008262 TmpInst.addOperand(MCOperand::createImm(-4));
Jim Grosbach27ad83d2011-08-11 18:07:11 +00008263 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
8264 TmpInst.addOperand(Inst.getOperand(3));
8265 Inst = TmpInst;
8266 }
8267 break;
Jim Grosbachec9ba982011-12-05 21:06:26 +00008268 case ARM::t2ADDri12:
8269 // If the immediate fits for encoding T3 (t2ADDri) and the generic "add"
8270 // mnemonic was used (not "addw"), encoding T3 is preferred.
David Blaikie960ea3f2014-06-08 16:18:35 +00008271 if (static_cast<ARMOperand &>(*Operands[0]).getToken() != "add" ||
Jim Grosbachec9ba982011-12-05 21:06:26 +00008272 ARM_AM::getT2SOImmVal(Inst.getOperand(2).getImm()) == -1)
8273 break;
8274 Inst.setOpcode(ARM::t2ADDri);
Jim Grosbache9119e42015-05-13 18:37:00 +00008275 Inst.addOperand(MCOperand::createReg(0)); // cc_out
Jim Grosbachec9ba982011-12-05 21:06:26 +00008276 break;
8277 case ARM::t2SUBri12:
8278 // If the immediate fits for encoding T3 (t2SUBri) and the generic "sub"
8279 // mnemonic was used (not "subw"), encoding T3 is preferred.
David Blaikie960ea3f2014-06-08 16:18:35 +00008280 if (static_cast<ARMOperand &>(*Operands[0]).getToken() != "sub" ||
Jim Grosbachec9ba982011-12-05 21:06:26 +00008281 ARM_AM::getT2SOImmVal(Inst.getOperand(2).getImm()) == -1)
8282 break;
8283 Inst.setOpcode(ARM::t2SUBri);
Jim Grosbache9119e42015-05-13 18:37:00 +00008284 Inst.addOperand(MCOperand::createReg(0)); // cc_out
Jim Grosbachec9ba982011-12-05 21:06:26 +00008285 break;
Jim Grosbache9ab47a2011-08-16 23:57:34 +00008286 case ARM::tADDi8:
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +00008287 // If the immediate is in the range 0-7, we want tADDi3 iff Rd was
Jim Grosbach6d606fb2011-08-31 17:07:33 +00008288 // explicitly specified. From the ARM ARM: "Encoding T1 is preferred
8289 // to encoding T2 if <Rd> is specified and encoding T2 is preferred
8290 // to encoding T1 if <Rd> is omitted."
Jim Grosbach199ab902012-03-30 16:31:31 +00008291 if ((unsigned)Inst.getOperand(3).getImm() < 8 && Operands.size() == 6) {
Jim Grosbache9ab47a2011-08-16 23:57:34 +00008292 Inst.setOpcode(ARM::tADDi3);
Jim Grosbachafad0532011-11-10 23:42:14 +00008293 return true;
8294 }
Jim Grosbache9ab47a2011-08-16 23:57:34 +00008295 break;
Jim Grosbachd0c435c2011-09-16 22:58:42 +00008296 case ARM::tSUBi8:
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +00008297 // If the immediate is in the range 0-7, we want tADDi3 iff Rd was
Jim Grosbachd0c435c2011-09-16 22:58:42 +00008298 // explicitly specified. From the ARM ARM: "Encoding T1 is preferred
8299 // to encoding T2 if <Rd> is specified and encoding T2 is preferred
8300 // to encoding T1 if <Rd> is omitted."
Jim Grosbach199ab902012-03-30 16:31:31 +00008301 if ((unsigned)Inst.getOperand(3).getImm() < 8 && Operands.size() == 6) {
Jim Grosbachd0c435c2011-09-16 22:58:42 +00008302 Inst.setOpcode(ARM::tSUBi3);
Jim Grosbachafad0532011-11-10 23:42:14 +00008303 return true;
8304 }
Jim Grosbachd0c435c2011-09-16 22:58:42 +00008305 break;
Jim Grosbachdef5e342012-03-30 17:20:40 +00008306 case ARM::t2ADDri:
8307 case ARM::t2SUBri: {
8308 // If the destination and first source operand are the same, and
8309 // the flags are compatible with the current IT status, use encoding T2
8310 // instead of T3. For compatibility with the system 'as'. Make sure the
8311 // wide encoding wasn't explicit.
8312 if (Inst.getOperand(0).getReg() != Inst.getOperand(1).getReg() ||
Jim Grosbach74005ae2012-03-30 18:39:43 +00008313 !isARMLowRegister(Inst.getOperand(0).getReg()) ||
Jim Grosbachdef5e342012-03-30 17:20:40 +00008314 (unsigned)Inst.getOperand(2).getImm() > 255 ||
8315 ((!inITBlock() && Inst.getOperand(5).getReg() != ARM::CPSR) ||
David Blaikie960ea3f2014-06-08 16:18:35 +00008316 (inITBlock() && Inst.getOperand(5).getReg() != 0)) ||
8317 (static_cast<ARMOperand &>(*Operands[3]).isToken() &&
8318 static_cast<ARMOperand &>(*Operands[3]).getToken() == ".w"))
Jim Grosbachdef5e342012-03-30 17:20:40 +00008319 break;
8320 MCInst TmpInst;
8321 TmpInst.setOpcode(Inst.getOpcode() == ARM::t2ADDri ?
8322 ARM::tADDi8 : ARM::tSUBi8);
8323 TmpInst.addOperand(Inst.getOperand(0));
8324 TmpInst.addOperand(Inst.getOperand(5));
8325 TmpInst.addOperand(Inst.getOperand(0));
8326 TmpInst.addOperand(Inst.getOperand(2));
8327 TmpInst.addOperand(Inst.getOperand(3));
8328 TmpInst.addOperand(Inst.getOperand(4));
8329 Inst = TmpInst;
8330 return true;
8331 }
Jim Grosbache489bab2011-12-05 22:16:39 +00008332 case ARM::t2ADDrr: {
8333 // If the destination and first source operand are the same, and
8334 // there's no setting of the flags, use encoding T2 instead of T3.
8335 // Note that this is only for ADD, not SUB. This mirrors the system
Scott Douglass69bf1ce2015-07-13 15:31:48 +00008336 // 'as' behaviour. Also take advantage of ADD being commutative.
8337 // Make sure the wide encoding wasn't explicit.
8338 bool Swap = false;
8339 auto DestReg = Inst.getOperand(0).getReg();
8340 bool Transform = DestReg == Inst.getOperand(1).getReg();
8341 if (!Transform && DestReg == Inst.getOperand(2).getReg()) {
8342 Transform = true;
8343 Swap = true;
8344 }
8345 if (!Transform ||
Jim Grosbache489bab2011-12-05 22:16:39 +00008346 Inst.getOperand(5).getReg() != 0 ||
David Blaikie960ea3f2014-06-08 16:18:35 +00008347 (static_cast<ARMOperand &>(*Operands[3]).isToken() &&
8348 static_cast<ARMOperand &>(*Operands[3]).getToken() == ".w"))
Jim Grosbache489bab2011-12-05 22:16:39 +00008349 break;
8350 MCInst TmpInst;
8351 TmpInst.setOpcode(ARM::tADDhirr);
8352 TmpInst.addOperand(Inst.getOperand(0));
8353 TmpInst.addOperand(Inst.getOperand(0));
Scott Douglass69bf1ce2015-07-13 15:31:48 +00008354 TmpInst.addOperand(Inst.getOperand(Swap ? 1 : 2));
Jim Grosbache489bab2011-12-05 22:16:39 +00008355 TmpInst.addOperand(Inst.getOperand(3));
8356 TmpInst.addOperand(Inst.getOperand(4));
8357 Inst = TmpInst;
8358 return true;
8359 }
Jim Grosbachc6f32b32012-04-27 23:51:36 +00008360 case ARM::tADDrSP: {
8361 // If the non-SP source operand and the destination operand are not the
8362 // same, we need to use the 32-bit encoding if it's available.
8363 if (Inst.getOperand(0).getReg() != Inst.getOperand(2).getReg()) {
8364 Inst.setOpcode(ARM::t2ADDrr);
Jim Grosbache9119e42015-05-13 18:37:00 +00008365 Inst.addOperand(MCOperand::createReg(0)); // cc_out
Jim Grosbachc6f32b32012-04-27 23:51:36 +00008366 return true;
8367 }
8368 break;
8369 }
Owen Anderson29cfe6c2011-09-09 21:48:23 +00008370 case ARM::tB:
8371 // A Thumb conditional branch outside of an IT block is a tBcc.
Jim Grosbachafad0532011-11-10 23:42:14 +00008372 if (Inst.getOperand(1).getImm() != ARMCC::AL && !inITBlock()) {
Owen Anderson29cfe6c2011-09-09 21:48:23 +00008373 Inst.setOpcode(ARM::tBcc);
Jim Grosbachafad0532011-11-10 23:42:14 +00008374 return true;
8375 }
Owen Anderson29cfe6c2011-09-09 21:48:23 +00008376 break;
8377 case ARM::t2B:
8378 // A Thumb2 conditional branch outside of an IT block is a t2Bcc.
Jim Grosbachafad0532011-11-10 23:42:14 +00008379 if (Inst.getOperand(1).getImm() != ARMCC::AL && !inITBlock()){
Owen Anderson29cfe6c2011-09-09 21:48:23 +00008380 Inst.setOpcode(ARM::t2Bcc);
Jim Grosbachafad0532011-11-10 23:42:14 +00008381 return true;
8382 }
Owen Anderson29cfe6c2011-09-09 21:48:23 +00008383 break;
Jim Grosbach99bc8462011-08-31 21:17:31 +00008384 case ARM::t2Bcc:
Jim Grosbacha0d34d32011-09-02 23:22:08 +00008385 // If the conditional is AL or we're in an IT block, we really want t2B.
Jim Grosbachafad0532011-11-10 23:42:14 +00008386 if (Inst.getOperand(1).getImm() == ARMCC::AL || inITBlock()) {
Jim Grosbach99bc8462011-08-31 21:17:31 +00008387 Inst.setOpcode(ARM::t2B);
Jim Grosbachafad0532011-11-10 23:42:14 +00008388 return true;
8389 }
Jim Grosbach99bc8462011-08-31 21:17:31 +00008390 break;
Jim Grosbachcbd4ab12011-08-17 22:57:40 +00008391 case ARM::tBcc:
8392 // If the conditional is AL, we really want tB.
Jim Grosbachafad0532011-11-10 23:42:14 +00008393 if (Inst.getOperand(1).getImm() == ARMCC::AL) {
Jim Grosbachcbd4ab12011-08-17 22:57:40 +00008394 Inst.setOpcode(ARM::tB);
Jim Grosbachafad0532011-11-10 23:42:14 +00008395 return true;
8396 }
Jim Grosbach6ddb5682011-08-18 16:08:39 +00008397 break;
Jim Grosbacha31f2232011-09-07 18:05:34 +00008398 case ARM::tLDMIA: {
8399 // If the register list contains any high registers, or if the writeback
8400 // doesn't match what tLDMIA can do, we need to use the 32-bit encoding
8401 // instead if we're in Thumb2. Otherwise, this should have generated
8402 // an error in validateInstruction().
8403 unsigned Rn = Inst.getOperand(0).getReg();
8404 bool hasWritebackToken =
David Blaikie960ea3f2014-06-08 16:18:35 +00008405 (static_cast<ARMOperand &>(*Operands[3]).isToken() &&
8406 static_cast<ARMOperand &>(*Operands[3]).getToken() == "!");
Jim Grosbacha31f2232011-09-07 18:05:34 +00008407 bool listContainsBase;
8408 if (checkLowRegisterList(Inst, 3, Rn, 0, listContainsBase) ||
8409 (!listContainsBase && !hasWritebackToken) ||
8410 (listContainsBase && hasWritebackToken)) {
8411 // 16-bit encoding isn't sufficient. Switch to the 32-bit version.
8412 assert (isThumbTwo());
8413 Inst.setOpcode(hasWritebackToken ? ARM::t2LDMIA_UPD : ARM::t2LDMIA);
8414 // If we're switching to the updating version, we need to insert
8415 // the writeback tied operand.
8416 if (hasWritebackToken)
8417 Inst.insert(Inst.begin(),
Jim Grosbache9119e42015-05-13 18:37:00 +00008418 MCOperand::createReg(Inst.getOperand(0).getReg()));
Jim Grosbachafad0532011-11-10 23:42:14 +00008419 return true;
Jim Grosbacha31f2232011-09-07 18:05:34 +00008420 }
8421 break;
8422 }
Jim Grosbach099c9762011-09-16 20:50:13 +00008423 case ARM::tSTMIA_UPD: {
8424 // If the register list contains any high registers, we need to use
8425 // the 32-bit encoding instead if we're in Thumb2. Otherwise, this
8426 // should have generated an error in validateInstruction().
8427 unsigned Rn = Inst.getOperand(0).getReg();
8428 bool listContainsBase;
8429 if (checkLowRegisterList(Inst, 4, Rn, 0, listContainsBase)) {
8430 // 16-bit encoding isn't sufficient. Switch to the 32-bit version.
8431 assert (isThumbTwo());
8432 Inst.setOpcode(ARM::t2STMIA_UPD);
Jim Grosbachafad0532011-11-10 23:42:14 +00008433 return true;
Jim Grosbach099c9762011-09-16 20:50:13 +00008434 }
8435 break;
8436 }
Jim Grosbach9bded9d2011-11-10 23:17:11 +00008437 case ARM::tPOP: {
8438 bool listContainsBase;
8439 // If the register list contains any high registers, we need to use
8440 // the 32-bit encoding instead if we're in Thumb2. Otherwise, this
8441 // should have generated an error in validateInstruction().
8442 if (!checkLowRegisterList(Inst, 2, 0, ARM::PC, listContainsBase))
Jim Grosbachafad0532011-11-10 23:42:14 +00008443 return false;
Jim Grosbach9bded9d2011-11-10 23:17:11 +00008444 assert (isThumbTwo());
8445 Inst.setOpcode(ARM::t2LDMIA_UPD);
8446 // Add the base register and writeback operands.
Jim Grosbache9119e42015-05-13 18:37:00 +00008447 Inst.insert(Inst.begin(), MCOperand::createReg(ARM::SP));
8448 Inst.insert(Inst.begin(), MCOperand::createReg(ARM::SP));
Jim Grosbachafad0532011-11-10 23:42:14 +00008449 return true;
Jim Grosbach9bded9d2011-11-10 23:17:11 +00008450 }
8451 case ARM::tPUSH: {
8452 bool listContainsBase;
8453 if (!checkLowRegisterList(Inst, 2, 0, ARM::LR, listContainsBase))
Jim Grosbachafad0532011-11-10 23:42:14 +00008454 return false;
Jim Grosbach9bded9d2011-11-10 23:17:11 +00008455 assert (isThumbTwo());
8456 Inst.setOpcode(ARM::t2STMDB_UPD);
8457 // Add the base register and writeback operands.
Jim Grosbache9119e42015-05-13 18:37:00 +00008458 Inst.insert(Inst.begin(), MCOperand::createReg(ARM::SP));
8459 Inst.insert(Inst.begin(), MCOperand::createReg(ARM::SP));
Jim Grosbachafad0532011-11-10 23:42:14 +00008460 return true;
Jim Grosbach9bded9d2011-11-10 23:17:11 +00008461 }
Jim Grosbachb908b7a2011-09-10 00:15:36 +00008462 case ARM::t2MOVi: {
8463 // If we can use the 16-bit encoding and the user didn't explicitly
8464 // request the 32-bit variant, transform it here.
8465 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
Jim Grosbach199ab902012-03-30 16:31:31 +00008466 (unsigned)Inst.getOperand(1).getImm() <= 255 &&
Jim Grosbach18b8b172011-09-14 19:12:11 +00008467 ((!inITBlock() && Inst.getOperand(2).getImm() == ARMCC::AL &&
David Blaikie960ea3f2014-06-08 16:18:35 +00008468 Inst.getOperand(4).getReg() == ARM::CPSR) ||
8469 (inITBlock() && Inst.getOperand(4).getReg() == 0)) &&
8470 (!static_cast<ARMOperand &>(*Operands[2]).isToken() ||
8471 static_cast<ARMOperand &>(*Operands[2]).getToken() != ".w")) {
Jim Grosbachb908b7a2011-09-10 00:15:36 +00008472 // The operands aren't in the same order for tMOVi8...
8473 MCInst TmpInst;
8474 TmpInst.setOpcode(ARM::tMOVi8);
8475 TmpInst.addOperand(Inst.getOperand(0));
8476 TmpInst.addOperand(Inst.getOperand(4));
8477 TmpInst.addOperand(Inst.getOperand(1));
8478 TmpInst.addOperand(Inst.getOperand(2));
8479 TmpInst.addOperand(Inst.getOperand(3));
8480 Inst = TmpInst;
Jim Grosbachafad0532011-11-10 23:42:14 +00008481 return true;
Jim Grosbachb908b7a2011-09-10 00:15:36 +00008482 }
8483 break;
8484 }
8485 case ARM::t2MOVr: {
8486 // If we can use the 16-bit encoding and the user didn't explicitly
8487 // request the 32-bit variant, transform it here.
8488 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
8489 isARMLowRegister(Inst.getOperand(1).getReg()) &&
8490 Inst.getOperand(2).getImm() == ARMCC::AL &&
8491 Inst.getOperand(4).getReg() == ARM::CPSR &&
David Blaikie960ea3f2014-06-08 16:18:35 +00008492 (!static_cast<ARMOperand &>(*Operands[2]).isToken() ||
8493 static_cast<ARMOperand &>(*Operands[2]).getToken() != ".w")) {
Jim Grosbachb908b7a2011-09-10 00:15:36 +00008494 // The operands aren't the same for tMOV[S]r... (no cc_out)
8495 MCInst TmpInst;
8496 TmpInst.setOpcode(Inst.getOperand(4).getReg() ? ARM::tMOVSr : ARM::tMOVr);
8497 TmpInst.addOperand(Inst.getOperand(0));
8498 TmpInst.addOperand(Inst.getOperand(1));
8499 TmpInst.addOperand(Inst.getOperand(2));
8500 TmpInst.addOperand(Inst.getOperand(3));
8501 Inst = TmpInst;
Jim Grosbachafad0532011-11-10 23:42:14 +00008502 return true;
Jim Grosbachb908b7a2011-09-10 00:15:36 +00008503 }
8504 break;
8505 }
Jim Grosbach82213192011-09-19 20:29:33 +00008506 case ARM::t2SXTH:
Jim Grosbachb3519802011-09-20 00:46:54 +00008507 case ARM::t2SXTB:
8508 case ARM::t2UXTH:
8509 case ARM::t2UXTB: {
Jim Grosbach82213192011-09-19 20:29:33 +00008510 // If we can use the 16-bit encoding and the user didn't explicitly
8511 // request the 32-bit variant, transform it here.
8512 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
8513 isARMLowRegister(Inst.getOperand(1).getReg()) &&
8514 Inst.getOperand(2).getImm() == 0 &&
David Blaikie960ea3f2014-06-08 16:18:35 +00008515 (!static_cast<ARMOperand &>(*Operands[2]).isToken() ||
8516 static_cast<ARMOperand &>(*Operands[2]).getToken() != ".w")) {
Jim Grosbachb3519802011-09-20 00:46:54 +00008517 unsigned NewOpc;
8518 switch (Inst.getOpcode()) {
8519 default: llvm_unreachable("Illegal opcode!");
8520 case ARM::t2SXTH: NewOpc = ARM::tSXTH; break;
8521 case ARM::t2SXTB: NewOpc = ARM::tSXTB; break;
8522 case ARM::t2UXTH: NewOpc = ARM::tUXTH; break;
8523 case ARM::t2UXTB: NewOpc = ARM::tUXTB; break;
8524 }
Jim Grosbach82213192011-09-19 20:29:33 +00008525 // The operands aren't the same for thumb1 (no rotate operand).
8526 MCInst TmpInst;
8527 TmpInst.setOpcode(NewOpc);
8528 TmpInst.addOperand(Inst.getOperand(0));
8529 TmpInst.addOperand(Inst.getOperand(1));
8530 TmpInst.addOperand(Inst.getOperand(3));
8531 TmpInst.addOperand(Inst.getOperand(4));
8532 Inst = TmpInst;
Jim Grosbachafad0532011-11-10 23:42:14 +00008533 return true;
Jim Grosbach82213192011-09-19 20:29:33 +00008534 }
8535 break;
8536 }
Jim Grosbache2ca9e52011-12-20 00:59:38 +00008537 case ARM::MOVsi: {
8538 ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(Inst.getOperand(2).getImm());
Richard Bartonba5b0cc2012-04-25 18:00:18 +00008539 // rrx shifts and asr/lsr of #32 is encoded as 0
8540 if (SOpc == ARM_AM::rrx || SOpc == ARM_AM::asr || SOpc == ARM_AM::lsr)
8541 return false;
Jim Grosbache2ca9e52011-12-20 00:59:38 +00008542 if (ARM_AM::getSORegOffset(Inst.getOperand(2).getImm()) == 0) {
8543 // Shifting by zero is accepted as a vanilla 'MOVr'
8544 MCInst TmpInst;
8545 TmpInst.setOpcode(ARM::MOVr);
8546 TmpInst.addOperand(Inst.getOperand(0));
8547 TmpInst.addOperand(Inst.getOperand(1));
8548 TmpInst.addOperand(Inst.getOperand(3));
8549 TmpInst.addOperand(Inst.getOperand(4));
8550 TmpInst.addOperand(Inst.getOperand(5));
8551 Inst = TmpInst;
8552 return true;
8553 }
8554 return false;
8555 }
Jim Grosbach12ccf452011-12-22 18:04:04 +00008556 case ARM::ANDrsi:
8557 case ARM::ORRrsi:
8558 case ARM::EORrsi:
8559 case ARM::BICrsi:
8560 case ARM::SUBrsi:
8561 case ARM::ADDrsi: {
8562 unsigned newOpc;
8563 ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(Inst.getOperand(3).getImm());
8564 if (SOpc == ARM_AM::rrx) return false;
8565 switch (Inst.getOpcode()) {
Craig Toppere55c5562012-02-07 02:50:20 +00008566 default: llvm_unreachable("unexpected opcode!");
Jim Grosbach12ccf452011-12-22 18:04:04 +00008567 case ARM::ANDrsi: newOpc = ARM::ANDrr; break;
8568 case ARM::ORRrsi: newOpc = ARM::ORRrr; break;
8569 case ARM::EORrsi: newOpc = ARM::EORrr; break;
8570 case ARM::BICrsi: newOpc = ARM::BICrr; break;
8571 case ARM::SUBrsi: newOpc = ARM::SUBrr; break;
8572 case ARM::ADDrsi: newOpc = ARM::ADDrr; break;
8573 }
8574 // If the shift is by zero, use the non-shifted instruction definition.
Richard Barton35aceb82012-07-09 16:31:14 +00008575 // The exception is for right shifts, where 0 == 32
8576 if (ARM_AM::getSORegOffset(Inst.getOperand(3).getImm()) == 0 &&
8577 !(SOpc == ARM_AM::lsr || SOpc == ARM_AM::asr)) {
Jim Grosbach12ccf452011-12-22 18:04:04 +00008578 MCInst TmpInst;
8579 TmpInst.setOpcode(newOpc);
8580 TmpInst.addOperand(Inst.getOperand(0));
8581 TmpInst.addOperand(Inst.getOperand(1));
8582 TmpInst.addOperand(Inst.getOperand(2));
8583 TmpInst.addOperand(Inst.getOperand(4));
8584 TmpInst.addOperand(Inst.getOperand(5));
8585 TmpInst.addOperand(Inst.getOperand(6));
8586 Inst = TmpInst;
8587 return true;
8588 }
8589 return false;
8590 }
Jim Grosbach82f76d12012-01-25 19:52:01 +00008591 case ARM::ITasm:
Jim Grosbach3d1eac82011-08-26 21:43:41 +00008592 case ARM::t2IT: {
8593 // The mask bits for all but the first condition are represented as
8594 // the low bit of the condition code value implies 't'. We currently
8595 // always have 1 implies 't', so XOR toggle the bits if the low bit
Richard Bartonf435b092012-04-27 08:42:59 +00008596 // of the condition code is zero.
Jim Grosbach3d1eac82011-08-26 21:43:41 +00008597 MCOperand &MO = Inst.getOperand(1);
8598 unsigned Mask = MO.getImm();
Jim Grosbached16ec42011-08-29 22:24:09 +00008599 unsigned OrigMask = Mask;
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +00008600 unsigned TZ = countTrailingZeros(Mask);
Jim Grosbach3d1eac82011-08-26 21:43:41 +00008601 if ((Inst.getOperand(0).getImm() & 1) == 0) {
Jim Grosbach3d1eac82011-08-26 21:43:41 +00008602 assert(Mask && TZ <= 3 && "illegal IT mask value!");
Benjamin Kramer8bad66e2013-05-19 22:01:57 +00008603 Mask ^= (0xE << TZ) & 0xF;
Richard Bartonf435b092012-04-27 08:42:59 +00008604 }
Jim Grosbach3d1eac82011-08-26 21:43:41 +00008605 MO.setImm(Mask);
Jim Grosbached16ec42011-08-29 22:24:09 +00008606
8607 // Set up the IT block state according to the IT instruction we just
8608 // matched.
8609 assert(!inITBlock() && "nested IT blocks?!");
8610 ITState.Cond = ARMCC::CondCodes(Inst.getOperand(0).getImm());
8611 ITState.Mask = OrigMask; // Use the original mask, not the updated one.
8612 ITState.CurPosition = 0;
8613 ITState.FirstCond = true;
Jim Grosbach3d1eac82011-08-26 21:43:41 +00008614 break;
8615 }
Richard Bartona39625e2012-07-09 16:12:24 +00008616 case ARM::t2LSLrr:
8617 case ARM::t2LSRrr:
8618 case ARM::t2ASRrr:
8619 case ARM::t2SBCrr:
8620 case ARM::t2RORrr:
8621 case ARM::t2BICrr:
8622 {
Richard Bartond5660372012-07-09 16:14:28 +00008623 // Assemblers should use the narrow encodings of these instructions when permissible.
Richard Bartona39625e2012-07-09 16:12:24 +00008624 if ((isARMLowRegister(Inst.getOperand(1).getReg()) &&
8625 isARMLowRegister(Inst.getOperand(2).getReg())) &&
8626 Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg() &&
Richard Barton984d0ba2012-07-09 18:30:56 +00008627 ((!inITBlock() && Inst.getOperand(5).getReg() == ARM::CPSR) ||
David Blaikie960ea3f2014-06-08 16:18:35 +00008628 (inITBlock() && Inst.getOperand(5).getReg() != ARM::CPSR)) &&
8629 (!static_cast<ARMOperand &>(*Operands[3]).isToken() ||
8630 !static_cast<ARMOperand &>(*Operands[3]).getToken().equals_lower(
8631 ".w"))) {
Richard Bartona39625e2012-07-09 16:12:24 +00008632 unsigned NewOpc;
8633 switch (Inst.getOpcode()) {
8634 default: llvm_unreachable("unexpected opcode");
8635 case ARM::t2LSLrr: NewOpc = ARM::tLSLrr; break;
8636 case ARM::t2LSRrr: NewOpc = ARM::tLSRrr; break;
8637 case ARM::t2ASRrr: NewOpc = ARM::tASRrr; break;
8638 case ARM::t2SBCrr: NewOpc = ARM::tSBC; break;
8639 case ARM::t2RORrr: NewOpc = ARM::tROR; break;
8640 case ARM::t2BICrr: NewOpc = ARM::tBIC; break;
8641 }
8642 MCInst TmpInst;
8643 TmpInst.setOpcode(NewOpc);
8644 TmpInst.addOperand(Inst.getOperand(0));
8645 TmpInst.addOperand(Inst.getOperand(5));
8646 TmpInst.addOperand(Inst.getOperand(1));
8647 TmpInst.addOperand(Inst.getOperand(2));
8648 TmpInst.addOperand(Inst.getOperand(3));
8649 TmpInst.addOperand(Inst.getOperand(4));
8650 Inst = TmpInst;
8651 return true;
8652 }
8653 return false;
8654 }
8655 case ARM::t2ANDrr:
8656 case ARM::t2EORrr:
8657 case ARM::t2ADCrr:
8658 case ARM::t2ORRrr:
8659 {
Richard Bartond5660372012-07-09 16:14:28 +00008660 // Assemblers should use the narrow encodings of these instructions when permissible.
Richard Bartona39625e2012-07-09 16:12:24 +00008661 // These instructions are special in that they are commutable, so shorter encodings
8662 // are available more often.
8663 if ((isARMLowRegister(Inst.getOperand(1).getReg()) &&
8664 isARMLowRegister(Inst.getOperand(2).getReg())) &&
8665 (Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg() ||
8666 Inst.getOperand(0).getReg() == Inst.getOperand(2).getReg()) &&
Richard Barton984d0ba2012-07-09 18:30:56 +00008667 ((!inITBlock() && Inst.getOperand(5).getReg() == ARM::CPSR) ||
David Blaikie960ea3f2014-06-08 16:18:35 +00008668 (inITBlock() && Inst.getOperand(5).getReg() != ARM::CPSR)) &&
8669 (!static_cast<ARMOperand &>(*Operands[3]).isToken() ||
8670 !static_cast<ARMOperand &>(*Operands[3]).getToken().equals_lower(
8671 ".w"))) {
Richard Bartona39625e2012-07-09 16:12:24 +00008672 unsigned NewOpc;
8673 switch (Inst.getOpcode()) {
8674 default: llvm_unreachable("unexpected opcode");
8675 case ARM::t2ADCrr: NewOpc = ARM::tADC; break;
8676 case ARM::t2ANDrr: NewOpc = ARM::tAND; break;
8677 case ARM::t2EORrr: NewOpc = ARM::tEOR; break;
8678 case ARM::t2ORRrr: NewOpc = ARM::tORR; break;
8679 }
8680 MCInst TmpInst;
8681 TmpInst.setOpcode(NewOpc);
8682 TmpInst.addOperand(Inst.getOperand(0));
8683 TmpInst.addOperand(Inst.getOperand(5));
8684 if (Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg()) {
8685 TmpInst.addOperand(Inst.getOperand(1));
8686 TmpInst.addOperand(Inst.getOperand(2));
8687 } else {
8688 TmpInst.addOperand(Inst.getOperand(2));
8689 TmpInst.addOperand(Inst.getOperand(1));
8690 }
8691 TmpInst.addOperand(Inst.getOperand(3));
8692 TmpInst.addOperand(Inst.getOperand(4));
8693 Inst = TmpInst;
8694 return true;
8695 }
8696 return false;
8697 }
Jim Grosbach8ba76c62011-08-11 17:35:48 +00008698 }
Jim Grosbachafad0532011-11-10 23:42:14 +00008699 return false;
Jim Grosbach8ba76c62011-08-11 17:35:48 +00008700}
8701
Jim Grosbach3e941ae2011-08-16 20:45:50 +00008702unsigned ARMAsmParser::checkTargetMatchPredicate(MCInst &Inst) {
8703 // 16-bit thumb arithmetic instructions either require or preclude the 'S'
8704 // suffix depending on whether they're in an IT block or not.
Jim Grosbachb7fa2c02011-08-16 22:20:01 +00008705 unsigned Opc = Inst.getOpcode();
Joey Gouly0e76fa72013-09-12 10:28:05 +00008706 const MCInstrDesc &MCID = MII.get(Opc);
Jim Grosbach3e941ae2011-08-16 20:45:50 +00008707 if (MCID.TSFlags & ARMII::ThumbArithFlagSetting) {
8708 assert(MCID.hasOptionalDef() &&
8709 "optionally flag setting instruction missing optional def operand");
8710 assert(MCID.NumOperands == Inst.getNumOperands() &&
8711 "operand count mismatch!");
8712 // Find the optional-def operand (cc_out).
8713 unsigned OpNo;
8714 for (OpNo = 0;
8715 !MCID.OpInfo[OpNo].isOptionalDef() && OpNo < MCID.NumOperands;
8716 ++OpNo)
8717 ;
8718 // If we're parsing Thumb1, reject it completely.
8719 if (isThumbOne() && Inst.getOperand(OpNo).getReg() != ARM::CPSR)
8720 return Match_MnemonicFail;
8721 // If we're parsing Thumb2, which form is legal depends on whether we're
8722 // in an IT block.
Jim Grosbached16ec42011-08-29 22:24:09 +00008723 if (isThumbTwo() && Inst.getOperand(OpNo).getReg() != ARM::CPSR &&
8724 !inITBlock())
Jim Grosbach3e941ae2011-08-16 20:45:50 +00008725 return Match_RequiresITBlock;
Jim Grosbached16ec42011-08-29 22:24:09 +00008726 if (isThumbTwo() && Inst.getOperand(OpNo).getReg() == ARM::CPSR &&
8727 inITBlock())
8728 return Match_RequiresNotITBlock;
Artyom Skrobovb43981072015-10-28 13:58:36 +00008729 } else if (isThumbOne()) {
8730 // Some high-register supporting Thumb1 encodings only allow both registers
8731 // to be from r0-r7 when in Thumb2.
8732 if (Opc == ARM::tADDhirr && !hasV6MOps() &&
8733 isARMLowRegister(Inst.getOperand(1).getReg()) &&
8734 isARMLowRegister(Inst.getOperand(2).getReg()))
8735 return Match_RequiresThumb2;
8736 // Others only require ARMv6 or later.
8737 else if (Opc == ARM::tMOVr && !hasV6Ops() &&
8738 isARMLowRegister(Inst.getOperand(0).getReg()) &&
8739 isARMLowRegister(Inst.getOperand(1).getReg()))
8740 return Match_RequiresV6;
Jim Grosbach3e941ae2011-08-16 20:45:50 +00008741 }
Artyom Skrobovb43981072015-10-28 13:58:36 +00008742
8743 for (unsigned I = 0; I < MCID.NumOperands; ++I)
8744 if (MCID.OpInfo[I].RegClass == ARM::rGPRRegClassID) {
8745 // rGPRRegClass excludes PC, and also excluded SP before ARMv8
8746 if ((Inst.getOperand(I).getReg() == ARM::SP) && !hasV8Ops())
8747 return Match_RequiresV8;
8748 else if (Inst.getOperand(I).getReg() == ARM::PC)
8749 return Match_InvalidOperand;
8750 }
8751
Jim Grosbach3e941ae2011-08-16 20:45:50 +00008752 return Match_Success;
8753}
8754
Benjamin Kramer44a53da2014-04-12 18:45:24 +00008755namespace llvm {
8756template <> inline bool IsCPSRDead<MCInst>(MCInst *Instr) {
Artyom Skrobov1a6cd1d2014-02-26 11:27:28 +00008757 return true; // In an assembly source, no need to second-guess
8758}
Benjamin Kramer44a53da2014-04-12 18:45:24 +00008759}
Artyom Skrobov1a6cd1d2014-02-26 11:27:28 +00008760
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00008761static const char *getSubtargetFeatureName(uint64_t Val);
David Blaikie960ea3f2014-06-08 16:18:35 +00008762bool ARMAsmParser::MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode,
8763 OperandVector &Operands,
Tim Northover26bb14e2014-08-18 11:49:42 +00008764 MCStreamer &Out, uint64_t &ErrorInfo,
David Blaikie960ea3f2014-06-08 16:18:35 +00008765 bool MatchingInlineAsm) {
Chris Lattner9487de62010-10-28 21:28:01 +00008766 MCInst Inst;
Jim Grosbach120a96a2011-08-15 23:03:29 +00008767 unsigned MatchResult;
Weiming Zhao8f56f882012-11-16 21:55:34 +00008768
Chad Rosier2f480a82012-10-12 22:53:36 +00008769 MatchResult = MatchInstructionImpl(Operands, Inst, ErrorInfo,
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00008770 MatchingInlineAsm);
Kevin Enderby3164a342010-12-09 19:19:43 +00008771 switch (MatchResult) {
Chris Lattnerd27b05e2010-10-28 21:41:58 +00008772 case Match_Success:
Jim Grosbachedaa35a2011-07-26 18:25:39 +00008773 // Context sensitive operand constraints aren't handled by the matcher,
8774 // so check them here.
Jim Grosbacha0d34d32011-09-02 23:22:08 +00008775 if (validateInstruction(Inst, Operands)) {
8776 // Still progress the IT block, otherwise one wrong condition causes
8777 // nasty cascading errors.
8778 forwardITPosition();
Jim Grosbachedaa35a2011-07-26 18:25:39 +00008779 return true;
Jim Grosbacha0d34d32011-09-02 23:22:08 +00008780 }
Jim Grosbachedaa35a2011-07-26 18:25:39 +00008781
Amara Emerson52cfb6a2013-10-03 09:31:51 +00008782 { // processInstruction() updates inITBlock state, we need to save it away
8783 bool wasInITBlock = inITBlock();
8784
8785 // Some instructions need post-processing to, for example, tweak which
8786 // encoding is selected. Loop on it while changes happen so the
8787 // individual transformations can chain off each other. E.g.,
8788 // tPOP(r8)->t2LDMIA_UPD(sp,r8)->t2STR_POST(sp,r8)
Joerg Sonnenberger02b13a82014-11-21 22:39:34 +00008789 while (processInstruction(Inst, Operands, Out))
Amara Emerson52cfb6a2013-10-03 09:31:51 +00008790 ;
8791
8792 // Only after the instruction is fully processed, we can validate it
8793 if (wasInITBlock && hasV8Ops() && isThumb() &&
Weiming Zhao5930ae62014-01-23 19:55:33 +00008794 !isV8EligibleForIT(&Inst)) {
Amara Emerson52cfb6a2013-10-03 09:31:51 +00008795 Warning(IDLoc, "deprecated instruction in IT block");
8796 }
8797 }
Jim Grosbach8ba76c62011-08-11 17:35:48 +00008798
Jim Grosbacha0d34d32011-09-02 23:22:08 +00008799 // Only move forward at the very end so that everything in validate
8800 // and process gets a consistent answer about whether we're in an IT
8801 // block.
8802 forwardITPosition();
8803
Jim Grosbach82f76d12012-01-25 19:52:01 +00008804 // ITasm is an ARM mode pseudo-instruction that just sets the ITblock and
8805 // doesn't actually encode.
8806 if (Inst.getOpcode() == ARM::ITasm)
8807 return false;
8808
Jim Grosbach5e5eabb2012-01-26 23:20:15 +00008809 Inst.setLoc(IDLoc);
Akira Hatanakabd9fc282015-11-14 05:20:05 +00008810 Out.EmitInstruction(Inst, getSTI());
Chris Lattner9487de62010-10-28 21:28:01 +00008811 return false;
Jim Grosbach5117ef72012-04-24 22:40:08 +00008812 case Match_MissingFeature: {
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00008813 assert(ErrorInfo && "Unknown missing feature!");
Jim Grosbach5117ef72012-04-24 22:40:08 +00008814 // Special case the error message for the very common case where only
8815 // a single subtarget feature is missing (Thumb vs. ARM, e.g.).
8816 std::string Msg = "instruction requires:";
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00008817 uint64_t Mask = 1;
8818 for (unsigned i = 0; i < (sizeof(ErrorInfo)*8-1); ++i) {
8819 if (ErrorInfo & Mask) {
Jim Grosbach5117ef72012-04-24 22:40:08 +00008820 Msg += " ";
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00008821 Msg += getSubtargetFeatureName(ErrorInfo & Mask);
Jim Grosbach5117ef72012-04-24 22:40:08 +00008822 }
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00008823 Mask <<= 1;
Jim Grosbach5117ef72012-04-24 22:40:08 +00008824 }
8825 return Error(IDLoc, Msg);
8826 }
Chris Lattnerd27b05e2010-10-28 21:41:58 +00008827 case Match_InvalidOperand: {
8828 SMLoc ErrorLoc = IDLoc;
Tim Northover26bb14e2014-08-18 11:49:42 +00008829 if (ErrorInfo != ~0ULL) {
Chris Lattnerd27b05e2010-10-28 21:41:58 +00008830 if (ErrorInfo >= Operands.size())
8831 return Error(IDLoc, "too few operands for instruction");
Jim Grosbach624bcc72010-10-29 14:46:02 +00008832
David Blaikie960ea3f2014-06-08 16:18:35 +00008833 ErrorLoc = ((ARMOperand &)*Operands[ErrorInfo]).getStartLoc();
Chris Lattnerd27b05e2010-10-28 21:41:58 +00008834 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
8835 }
Jim Grosbach624bcc72010-10-29 14:46:02 +00008836
Chris Lattnerd27b05e2010-10-28 21:41:58 +00008837 return Error(ErrorLoc, "invalid operand for instruction");
Chris Lattner9487de62010-10-28 21:28:01 +00008838 }
Chris Lattnerd27b05e2010-10-28 21:41:58 +00008839 case Match_MnemonicFail:
Benjamin Kramer673824b2012-04-15 17:04:27 +00008840 return Error(IDLoc, "invalid instruction",
David Blaikie960ea3f2014-06-08 16:18:35 +00008841 ((ARMOperand &)*Operands[0]).getLocRange());
Jim Grosbached16ec42011-08-29 22:24:09 +00008842 case Match_RequiresNotITBlock:
8843 return Error(IDLoc, "flag setting instruction only valid outside IT block");
Jim Grosbach3e941ae2011-08-16 20:45:50 +00008844 case Match_RequiresITBlock:
8845 return Error(IDLoc, "instruction only valid inside IT block");
Jim Grosbachb7fa2c02011-08-16 22:20:01 +00008846 case Match_RequiresV6:
8847 return Error(IDLoc, "instruction variant requires ARMv6 or later");
8848 case Match_RequiresThumb2:
8849 return Error(IDLoc, "instruction variant requires Thumb2");
Artyom Skrobovb43981072015-10-28 13:58:36 +00008850 case Match_RequiresV8:
8851 return Error(IDLoc, "instruction variant requires ARMv8 or later");
Jim Grosbach087affe2012-06-22 23:56:48 +00008852 case Match_ImmRange0_15: {
David Blaikie960ea3f2014-06-08 16:18:35 +00008853 SMLoc ErrorLoc = ((ARMOperand &)*Operands[ErrorInfo]).getStartLoc();
Jim Grosbach087affe2012-06-22 23:56:48 +00008854 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
8855 return Error(ErrorLoc, "immediate operand must be in the range [0,15]");
8856 }
Artyom Skrobovfc12e702013-10-23 10:14:40 +00008857 case Match_ImmRange0_239: {
David Blaikie960ea3f2014-06-08 16:18:35 +00008858 SMLoc ErrorLoc = ((ARMOperand &)*Operands[ErrorInfo]).getStartLoc();
Artyom Skrobovfc12e702013-10-23 10:14:40 +00008859 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
8860 return Error(ErrorLoc, "immediate operand must be in the range [0,239]");
8861 }
Kevin Enderby488f20b2014-04-10 20:18:58 +00008862 case Match_AlignedMemoryRequiresNone:
8863 case Match_DupAlignedMemoryRequiresNone:
8864 case Match_AlignedMemoryRequires16:
8865 case Match_DupAlignedMemoryRequires16:
8866 case Match_AlignedMemoryRequires32:
8867 case Match_DupAlignedMemoryRequires32:
8868 case Match_AlignedMemoryRequires64:
8869 case Match_DupAlignedMemoryRequires64:
8870 case Match_AlignedMemoryRequires64or128:
8871 case Match_DupAlignedMemoryRequires64or128:
8872 case Match_AlignedMemoryRequires64or128or256:
8873 {
David Blaikie960ea3f2014-06-08 16:18:35 +00008874 SMLoc ErrorLoc = ((ARMOperand &)*Operands[ErrorInfo]).getAlignmentLoc();
Kevin Enderby488f20b2014-04-10 20:18:58 +00008875 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
8876 switch (MatchResult) {
8877 default:
8878 llvm_unreachable("Missing Match_Aligned type");
8879 case Match_AlignedMemoryRequiresNone:
8880 case Match_DupAlignedMemoryRequiresNone:
8881 return Error(ErrorLoc, "alignment must be omitted");
8882 case Match_AlignedMemoryRequires16:
8883 case Match_DupAlignedMemoryRequires16:
8884 return Error(ErrorLoc, "alignment must be 16 or omitted");
8885 case Match_AlignedMemoryRequires32:
8886 case Match_DupAlignedMemoryRequires32:
8887 return Error(ErrorLoc, "alignment must be 32 or omitted");
8888 case Match_AlignedMemoryRequires64:
8889 case Match_DupAlignedMemoryRequires64:
8890 return Error(ErrorLoc, "alignment must be 64 or omitted");
8891 case Match_AlignedMemoryRequires64or128:
8892 case Match_DupAlignedMemoryRequires64or128:
8893 return Error(ErrorLoc, "alignment must be 64, 128 or omitted");
8894 case Match_AlignedMemoryRequires64or128or256:
8895 return Error(ErrorLoc, "alignment must be 64, 128, 256 or omitted");
8896 }
8897 }
Chris Lattnerd27b05e2010-10-28 21:41:58 +00008898 }
Jim Grosbach624bcc72010-10-29 14:46:02 +00008899
Eric Christopher91d7b902010-10-29 09:26:59 +00008900 llvm_unreachable("Implement any new match types added!");
Chris Lattner9487de62010-10-28 21:28:01 +00008901}
8902
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008903/// parseDirective parses the arm specific directives
Kevin Enderbyccab3172009-09-15 00:27:25 +00008904bool ARMAsmParser::ParseDirective(AsmToken DirectiveID) {
Rafael Espindoladbaf0492015-08-14 15:48:41 +00008905 const MCObjectFileInfo::Environment Format =
8906 getContext().getObjectFileInfo()->getObjectFileType();
8907 bool IsMachO = Format == MCObjectFileInfo::IsMachO;
8908 bool IsCOFF = Format == MCObjectFileInfo::IsCOFF;
Saleem Abdulrasooldd979e62014-04-05 22:09:51 +00008909
Kevin Enderbyccab3172009-09-15 00:27:25 +00008910 StringRef IDVal = DirectiveID.getIdentifier();
8911 if (IDVal == ".word")
Saleem Abdulrasool38976512014-02-23 06:22:09 +00008912 return parseLiteralValues(4, DirectiveID.getLoc());
8913 else if (IDVal == ".short" || IDVal == ".hword")
8914 return parseLiteralValues(2, DirectiveID.getLoc());
Kevin Enderby146dcf22009-10-15 20:48:48 +00008915 else if (IDVal == ".thumb")
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008916 return parseDirectiveThumb(DirectiveID.getLoc());
Jim Grosbach7f882392011-12-07 18:04:19 +00008917 else if (IDVal == ".arm")
8918 return parseDirectiveARM(DirectiveID.getLoc());
Kevin Enderby146dcf22009-10-15 20:48:48 +00008919 else if (IDVal == ".thumb_func")
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008920 return parseDirectiveThumbFunc(DirectiveID.getLoc());
Kevin Enderby146dcf22009-10-15 20:48:48 +00008921 else if (IDVal == ".code")
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008922 return parseDirectiveCode(DirectiveID.getLoc());
Kevin Enderby146dcf22009-10-15 20:48:48 +00008923 else if (IDVal == ".syntax")
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008924 return parseDirectiveSyntax(DirectiveID.getLoc());
Jim Grosbachab5830e2011-12-14 02:16:11 +00008925 else if (IDVal == ".unreq")
8926 return parseDirectiveUnreq(DirectiveID.getLoc());
Logan Chien4ea23b52013-05-10 16:17:24 +00008927 else if (IDVal == ".fnend")
8928 return parseDirectiveFnEnd(DirectiveID.getLoc());
8929 else if (IDVal == ".cantunwind")
8930 return parseDirectiveCantUnwind(DirectiveID.getLoc());
8931 else if (IDVal == ".personality")
8932 return parseDirectivePersonality(DirectiveID.getLoc());
8933 else if (IDVal == ".handlerdata")
8934 return parseDirectiveHandlerData(DirectiveID.getLoc());
8935 else if (IDVal == ".setfp")
8936 return parseDirectiveSetFP(DirectiveID.getLoc());
8937 else if (IDVal == ".pad")
8938 return parseDirectivePad(DirectiveID.getLoc());
8939 else if (IDVal == ".save")
8940 return parseDirectiveRegSave(DirectiveID.getLoc(), false);
8941 else if (IDVal == ".vsave")
8942 return parseDirectiveRegSave(DirectiveID.getLoc(), true);
Saleem Abdulrasool6e6c2392013-12-20 07:21:16 +00008943 else if (IDVal == ".ltorg" || IDVal == ".pool")
David Peixotto80c083a2013-12-19 18:26:07 +00008944 return parseDirectiveLtorg(DirectiveID.getLoc());
Saleem Abdulrasoola5549682013-12-26 01:52:28 +00008945 else if (IDVal == ".even")
8946 return parseDirectiveEven(DirectiveID.getLoc());
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +00008947 else if (IDVal == ".personalityindex")
8948 return parseDirectivePersonalityIndex(DirectiveID.getLoc());
Saleem Abdulrasoold9f08602014-01-21 02:33:10 +00008949 else if (IDVal == ".unwind_raw")
8950 return parseDirectiveUnwindRaw(DirectiveID.getLoc());
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +00008951 else if (IDVal == ".movsp")
8952 return parseDirectiveMovSP(DirectiveID.getLoc());
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +00008953 else if (IDVal == ".arch_extension")
8954 return parseDirectiveArchExtension(DirectiveID.getLoc());
Saleem Abdulrasoolfd6ed1e2014-02-23 17:45:32 +00008955 else if (IDVal == ".align")
8956 return parseDirectiveAlign(DirectiveID.getLoc());
Saleem Abdulrasool39f773f2014-03-20 06:05:33 +00008957 else if (IDVal == ".thumb_set")
8958 return parseDirectiveThumbSet(DirectiveID.getLoc());
Saleem Abdulrasooldd979e62014-04-05 22:09:51 +00008959
Saleem Abdulrasoolbfdfb142014-09-18 04:28:29 +00008960 if (!IsMachO && !IsCOFF) {
Saleem Abdulrasooldd979e62014-04-05 22:09:51 +00008961 if (IDVal == ".arch")
8962 return parseDirectiveArch(DirectiveID.getLoc());
8963 else if (IDVal == ".cpu")
8964 return parseDirectiveCPU(DirectiveID.getLoc());
8965 else if (IDVal == ".eabi_attribute")
8966 return parseDirectiveEabiAttr(DirectiveID.getLoc());
8967 else if (IDVal == ".fpu")
8968 return parseDirectiveFPU(DirectiveID.getLoc());
8969 else if (IDVal == ".fnstart")
8970 return parseDirectiveFnStart(DirectiveID.getLoc());
8971 else if (IDVal == ".inst")
8972 return parseDirectiveInst(DirectiveID.getLoc());
8973 else if (IDVal == ".inst.n")
8974 return parseDirectiveInst(DirectiveID.getLoc(), 'n');
8975 else if (IDVal == ".inst.w")
8976 return parseDirectiveInst(DirectiveID.getLoc(), 'w');
8977 else if (IDVal == ".object_arch")
8978 return parseDirectiveObjectArch(DirectiveID.getLoc());
8979 else if (IDVal == ".tlsdescseq")
8980 return parseDirectiveTLSDescSeq(DirectiveID.getLoc());
8981 }
8982
Kevin Enderbyccab3172009-09-15 00:27:25 +00008983 return true;
8984}
8985
Saleem Abdulrasool38976512014-02-23 06:22:09 +00008986/// parseLiteralValues
8987/// ::= .hword expression [, expression]*
8988/// ::= .short expression [, expression]*
8989/// ::= .word expression [, expression]*
8990bool ARMAsmParser::parseLiteralValues(unsigned Size, SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00008991 MCAsmParser &Parser = getParser();
Kevin Enderbyccab3172009-09-15 00:27:25 +00008992 if (getLexer().isNot(AsmToken::EndOfStatement)) {
8993 for (;;) {
8994 const MCExpr *Value;
Saleem Abdulrasoola9036612014-01-26 22:29:50 +00008995 if (getParser().parseExpression(Value)) {
8996 Parser.eatToEndOfStatement();
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008997 return false;
Saleem Abdulrasoola9036612014-01-26 22:29:50 +00008998 }
Kevin Enderbyccab3172009-09-15 00:27:25 +00008999
Oliver Stannard09be0602015-11-16 16:22:47 +00009000 getParser().getStreamer().EmitValue(Value, Size, L);
Kevin Enderbyccab3172009-09-15 00:27:25 +00009001
9002 if (getLexer().is(AsmToken::EndOfStatement))
9003 break;
Jim Grosbach624bcc72010-10-29 14:46:02 +00009004
Kevin Enderbyccab3172009-09-15 00:27:25 +00009005 // FIXME: Improve diagnostic.
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00009006 if (getLexer().isNot(AsmToken::Comma)) {
9007 Error(L, "unexpected token in directive");
9008 return false;
9009 }
Sean Callanana83fd7d2010-01-19 20:27:46 +00009010 Parser.Lex();
Kevin Enderbyccab3172009-09-15 00:27:25 +00009011 }
9012 }
9013
Sean Callanana83fd7d2010-01-19 20:27:46 +00009014 Parser.Lex();
Kevin Enderbyccab3172009-09-15 00:27:25 +00009015 return false;
9016}
9017
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00009018/// parseDirectiveThumb
Kevin Enderby146dcf22009-10-15 20:48:48 +00009019/// ::= .thumb
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00009020bool ARMAsmParser::parseDirectiveThumb(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009021 MCAsmParser &Parser = getParser();
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00009022 if (getLexer().isNot(AsmToken::EndOfStatement)) {
9023 Error(L, "unexpected token in directive");
9024 return false;
9025 }
Sean Callanana83fd7d2010-01-19 20:27:46 +00009026 Parser.Lex();
Kevin Enderby146dcf22009-10-15 20:48:48 +00009027
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00009028 if (!hasThumb()) {
9029 Error(L, "target does not support Thumb mode");
9030 return false;
9031 }
Tim Northovera2292d02013-06-10 23:20:58 +00009032
Jim Grosbach7f882392011-12-07 18:04:19 +00009033 if (!isThumb())
9034 SwitchMode();
Saleem Abdulrasool44419fc2014-03-22 19:26:18 +00009035
Jim Grosbach7f882392011-12-07 18:04:19 +00009036 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code16);
9037 return false;
9038}
9039
9040/// parseDirectiveARM
9041/// ::= .arm
9042bool ARMAsmParser::parseDirectiveARM(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009043 MCAsmParser &Parser = getParser();
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00009044 if (getLexer().isNot(AsmToken::EndOfStatement)) {
9045 Error(L, "unexpected token in directive");
9046 return false;
9047 }
Jim Grosbach7f882392011-12-07 18:04:19 +00009048 Parser.Lex();
9049
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00009050 if (!hasARM()) {
9051 Error(L, "target does not support ARM mode");
9052 return false;
9053 }
Tim Northovera2292d02013-06-10 23:20:58 +00009054
Jim Grosbach7f882392011-12-07 18:04:19 +00009055 if (isThumb())
9056 SwitchMode();
Saleem Abdulrasool44419fc2014-03-22 19:26:18 +00009057
Jim Grosbach7f882392011-12-07 18:04:19 +00009058 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code32);
Kevin Enderby146dcf22009-10-15 20:48:48 +00009059 return false;
9060}
9061
Tim Northover1744d0a2013-10-25 12:49:50 +00009062void ARMAsmParser::onLabelParsed(MCSymbol *Symbol) {
9063 if (NextSymbolIsThumb) {
9064 getParser().getStreamer().EmitThumbFunc(Symbol);
9065 NextSymbolIsThumb = false;
9066 }
9067}
9068
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00009069/// parseDirectiveThumbFunc
Kevin Enderby146dcf22009-10-15 20:48:48 +00009070/// ::= .thumbfunc symbol_name
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00009071bool ARMAsmParser::parseDirectiveThumbFunc(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009072 MCAsmParser &Parser = getParser();
Rafael Espindoladbaf0492015-08-14 15:48:41 +00009073 const auto Format = getContext().getObjectFileInfo()->getObjectFileType();
9074 bool IsMachO = Format == MCObjectFileInfo::IsMachO;
Rafael Espindolae90c1cb2011-05-16 16:17:21 +00009075
Jim Grosbach1152cc02011-12-21 22:30:16 +00009076 // Darwin asm has (optionally) function name after .thumb_func direction
Rafael Espindolae90c1cb2011-05-16 16:17:21 +00009077 // ELF doesn't
Saleem Abdulrasool8c61c6c2014-09-18 03:49:55 +00009078 if (IsMachO) {
Rafael Espindolae90c1cb2011-05-16 16:17:21 +00009079 const AsmToken &Tok = Parser.getTok();
Jim Grosbach1152cc02011-12-21 22:30:16 +00009080 if (Tok.isNot(AsmToken::EndOfStatement)) {
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00009081 if (Tok.isNot(AsmToken::Identifier) && Tok.isNot(AsmToken::String)) {
9082 Error(L, "unexpected token in .thumb_func directive");
9083 return false;
9084 }
9085
Tim Northover1744d0a2013-10-25 12:49:50 +00009086 MCSymbol *Func =
Jim Grosbach6f482002015-05-18 18:43:14 +00009087 getParser().getContext().getOrCreateSymbol(Tok.getIdentifier());
Tim Northover1744d0a2013-10-25 12:49:50 +00009088 getParser().getStreamer().EmitThumbFunc(Func);
Jim Grosbach1152cc02011-12-21 22:30:16 +00009089 Parser.Lex(); // Consume the identifier token.
Tim Northover1744d0a2013-10-25 12:49:50 +00009090 return false;
Jim Grosbach1152cc02011-12-21 22:30:16 +00009091 }
Rafael Espindolae90c1cb2011-05-16 16:17:21 +00009092 }
9093
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00009094 if (getLexer().isNot(AsmToken::EndOfStatement)) {
Saleem Abdulrasool8c61c6c2014-09-18 03:49:55 +00009095 Error(Parser.getTok().getLoc(), "unexpected token in directive");
9096 Parser.eatToEndOfStatement();
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00009097 return false;
9098 }
Jim Grosbach1152cc02011-12-21 22:30:16 +00009099
Tim Northover1744d0a2013-10-25 12:49:50 +00009100 NextSymbolIsThumb = true;
Kevin Enderby146dcf22009-10-15 20:48:48 +00009101 return false;
9102}
9103
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00009104/// parseDirectiveSyntax
Kevin Enderby146dcf22009-10-15 20:48:48 +00009105/// ::= .syntax unified | divided
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00009106bool ARMAsmParser::parseDirectiveSyntax(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009107 MCAsmParser &Parser = getParser();
Sean Callanan936b0d32010-01-19 21:44:56 +00009108 const AsmToken &Tok = Parser.getTok();
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00009109 if (Tok.isNot(AsmToken::Identifier)) {
9110 Error(L, "unexpected token in .syntax directive");
9111 return false;
9112 }
9113
Benjamin Kramer92d89982010-07-14 22:38:02 +00009114 StringRef Mode = Tok.getString();
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00009115 if (Mode == "unified" || Mode == "UNIFIED") {
Sean Callanana83fd7d2010-01-19 20:27:46 +00009116 Parser.Lex();
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00009117 } else if (Mode == "divided" || Mode == "DIVIDED") {
9118 Error(L, "'.syntax divided' arm asssembly not supported");
9119 return false;
9120 } else {
9121 Error(L, "unrecognized syntax mode in .syntax directive");
9122 return false;
9123 }
Kevin Enderby146dcf22009-10-15 20:48:48 +00009124
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009125 if (getLexer().isNot(AsmToken::EndOfStatement)) {
9126 Error(Parser.getTok().getLoc(), "unexpected token in directive");
9127 return false;
9128 }
Sean Callanana83fd7d2010-01-19 20:27:46 +00009129 Parser.Lex();
Kevin Enderby146dcf22009-10-15 20:48:48 +00009130
9131 // TODO tell the MC streamer the mode
9132 // getParser().getStreamer().Emit???();
9133 return false;
9134}
9135
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00009136/// parseDirectiveCode
Kevin Enderby146dcf22009-10-15 20:48:48 +00009137/// ::= .code 16 | 32
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00009138bool ARMAsmParser::parseDirectiveCode(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009139 MCAsmParser &Parser = getParser();
Sean Callanan936b0d32010-01-19 21:44:56 +00009140 const AsmToken &Tok = Parser.getTok();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009141 if (Tok.isNot(AsmToken::Integer)) {
9142 Error(L, "unexpected token in .code directive");
9143 return false;
9144 }
Sean Callanan936b0d32010-01-19 21:44:56 +00009145 int64_t Val = Parser.getTok().getIntVal();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009146 if (Val != 16 && Val != 32) {
9147 Error(L, "invalid operand to .code directive");
9148 return false;
9149 }
9150 Parser.Lex();
Kevin Enderby146dcf22009-10-15 20:48:48 +00009151
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009152 if (getLexer().isNot(AsmToken::EndOfStatement)) {
9153 Error(Parser.getTok().getLoc(), "unexpected token in directive");
9154 return false;
9155 }
Sean Callanana83fd7d2010-01-19 20:27:46 +00009156 Parser.Lex();
Kevin Enderby146dcf22009-10-15 20:48:48 +00009157
Evan Cheng284b4672011-07-08 22:36:29 +00009158 if (Val == 16) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009159 if (!hasThumb()) {
9160 Error(L, "target does not support Thumb mode");
9161 return false;
9162 }
Tim Northovera2292d02013-06-10 23:20:58 +00009163
Jim Grosbachf471ac32011-09-06 18:46:23 +00009164 if (!isThumb())
Evan Cheng91111d22011-07-09 05:47:46 +00009165 SwitchMode();
Jim Grosbachf471ac32011-09-06 18:46:23 +00009166 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code16);
Evan Cheng284b4672011-07-08 22:36:29 +00009167 } else {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009168 if (!hasARM()) {
9169 Error(L, "target does not support ARM mode");
9170 return false;
9171 }
Tim Northovera2292d02013-06-10 23:20:58 +00009172
Jim Grosbachf471ac32011-09-06 18:46:23 +00009173 if (isThumb())
Evan Cheng91111d22011-07-09 05:47:46 +00009174 SwitchMode();
Jim Grosbachf471ac32011-09-06 18:46:23 +00009175 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code32);
Evan Cheng45543ba2011-07-08 22:49:55 +00009176 }
Jim Grosbach2db0ea02010-11-05 22:40:53 +00009177
Kevin Enderby146dcf22009-10-15 20:48:48 +00009178 return false;
9179}
9180
Jim Grosbachab5830e2011-12-14 02:16:11 +00009181/// parseDirectiveReq
9182/// ::= name .req registername
9183bool ARMAsmParser::parseDirectiveReq(StringRef Name, SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009184 MCAsmParser &Parser = getParser();
Jim Grosbachab5830e2011-12-14 02:16:11 +00009185 Parser.Lex(); // Eat the '.req' token.
9186 unsigned Reg;
9187 SMLoc SRegLoc, ERegLoc;
9188 if (ParseRegister(Reg, SRegLoc, ERegLoc)) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00009189 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009190 Error(SRegLoc, "register name expected");
9191 return false;
Jim Grosbachab5830e2011-12-14 02:16:11 +00009192 }
9193
9194 // Shouldn't be anything else.
9195 if (Parser.getTok().isNot(AsmToken::EndOfStatement)) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00009196 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009197 Error(Parser.getTok().getLoc(), "unexpected input in .req directive.");
9198 return false;
Jim Grosbachab5830e2011-12-14 02:16:11 +00009199 }
9200
9201 Parser.Lex(); // Consume the EndOfStatement
9202
Frederic Rissb61f01f2015-02-04 03:10:03 +00009203 if (RegisterReqs.insert(std::make_pair(Name, Reg)).first->second != Reg) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009204 Error(SRegLoc, "redefinition of '" + Name + "' does not match original.");
9205 return false;
9206 }
Jim Grosbachab5830e2011-12-14 02:16:11 +00009207
9208 return false;
9209}
9210
9211/// parseDirectiveUneq
9212/// ::= .unreq registername
9213bool ARMAsmParser::parseDirectiveUnreq(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009214 MCAsmParser &Parser = getParser();
Jim Grosbachab5830e2011-12-14 02:16:11 +00009215 if (Parser.getTok().isNot(AsmToken::Identifier)) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00009216 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009217 Error(L, "unexpected input in .unreq directive.");
9218 return false;
Jim Grosbachab5830e2011-12-14 02:16:11 +00009219 }
Duncan P. N. Exon Smith29db0eb2014-03-07 16:16:52 +00009220 RegisterReqs.erase(Parser.getTok().getIdentifier().lower());
Jim Grosbachab5830e2011-12-14 02:16:11 +00009221 Parser.Lex(); // Eat the identifier.
9222 return false;
9223}
9224
Oliver Stannardc869e912016-04-11 13:06:28 +00009225// After changing arch/CPU, try to put the ARM/Thumb mode back to what it was
9226// before, if supported by the new target, or emit mapping symbols for the mode
9227// switch.
9228void ARMAsmParser::FixModeAfterArchChange(bool WasThumb, SMLoc Loc) {
9229 if (WasThumb != isThumb()) {
9230 if (WasThumb && hasThumb()) {
9231 // Stay in Thumb mode
9232 SwitchMode();
9233 } else if (!WasThumb && hasARM()) {
9234 // Stay in ARM mode
9235 SwitchMode();
9236 } else {
9237 // Mode switch forced, because the new arch doesn't support the old mode.
9238 getParser().getStreamer().EmitAssemblerFlag(isThumb() ? MCAF_Code16
9239 : MCAF_Code32);
9240 // Warn about the implcit mode switch. GAS does not switch modes here,
9241 // but instead stays in the old mode, reporting an error on any following
9242 // instructions as the mode does not exist on the target.
9243 Warning(Loc, Twine("new target does not support ") +
9244 (WasThumb ? "thumb" : "arm") + " mode, switching to " +
9245 (!WasThumb ? "thumb" : "arm") + " mode");
9246 }
9247 }
9248}
9249
Jason W Kim135d2442011-12-20 17:38:12 +00009250/// parseDirectiveArch
9251/// ::= .arch token
9252bool ARMAsmParser::parseDirectiveArch(SMLoc L) {
Logan Chien439e8f92013-12-11 17:16:25 +00009253 StringRef Arch = getParser().parseStringToEndOfStatement().trim();
9254
Chandler Carruthbb47b9a2015-08-30 02:09:48 +00009255 unsigned ID = ARM::parseArch(Arch);
Logan Chien439e8f92013-12-11 17:16:25 +00009256
Renato Golin35de35d2015-05-12 10:33:58 +00009257 if (ID == ARM::AK_INVALID) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009258 Error(L, "Unknown arch name");
9259 return false;
9260 }
Logan Chien439e8f92013-12-11 17:16:25 +00009261
Oliver Stannardc869e912016-04-11 13:06:28 +00009262 bool WasThumb = isThumb();
Roman Divacky4b5507a2015-10-02 18:25:25 +00009263 Triple T;
Akira Hatanakab11ef082015-11-14 06:35:56 +00009264 MCSubtargetInfo &STI = copySTI();
Bradley Smith323fee12015-11-16 11:10:19 +00009265 STI.setDefaultFeatures("", ("+" + ARM::getArchName(ID)).str());
Roman Divacky4b5507a2015-10-02 18:25:25 +00009266 setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits()));
Oliver Stannardc869e912016-04-11 13:06:28 +00009267 FixModeAfterArchChange(WasThumb, L);
Roman Divacky4b5507a2015-10-02 18:25:25 +00009268
Logan Chien439e8f92013-12-11 17:16:25 +00009269 getTargetStreamer().emitArch(ID);
9270 return false;
Jason W Kim135d2442011-12-20 17:38:12 +00009271}
9272
9273/// parseDirectiveEabiAttr
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00009274/// ::= .eabi_attribute int, int [, "str"]
9275/// ::= .eabi_attribute Tag_name, int [, "str"]
Jason W Kim135d2442011-12-20 17:38:12 +00009276bool ARMAsmParser::parseDirectiveEabiAttr(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009277 MCAsmParser &Parser = getParser();
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00009278 int64_t Tag;
9279 SMLoc TagLoc;
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00009280 TagLoc = Parser.getTok().getLoc();
9281 if (Parser.getTok().is(AsmToken::Identifier)) {
9282 StringRef Name = Parser.getTok().getIdentifier();
9283 Tag = ARMBuildAttrs::AttrTypeFromString(Name);
9284 if (Tag == -1) {
9285 Error(TagLoc, "attribute name not recognised: " + Name);
9286 Parser.eatToEndOfStatement();
9287 return false;
9288 }
9289 Parser.Lex();
9290 } else {
9291 const MCExpr *AttrExpr;
9292
9293 TagLoc = Parser.getTok().getLoc();
9294 if (Parser.parseExpression(AttrExpr)) {
9295 Parser.eatToEndOfStatement();
9296 return false;
9297 }
9298
9299 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(AttrExpr);
9300 if (!CE) {
9301 Error(TagLoc, "expected numeric constant");
9302 Parser.eatToEndOfStatement();
9303 return false;
9304 }
9305
9306 Tag = CE->getValue();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009307 }
Logan Chien8cbb80d2013-10-28 17:51:12 +00009308
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009309 if (Parser.getTok().isNot(AsmToken::Comma)) {
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00009310 Error(Parser.getTok().getLoc(), "comma expected");
9311 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009312 return false;
9313 }
Logan Chien8cbb80d2013-10-28 17:51:12 +00009314 Parser.Lex(); // skip comma
9315
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00009316 StringRef StringValue = "";
9317 bool IsStringValue = false;
Logan Chien8cbb80d2013-10-28 17:51:12 +00009318
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00009319 int64_t IntegerValue = 0;
9320 bool IsIntegerValue = false;
9321
9322 if (Tag == ARMBuildAttrs::CPU_raw_name || Tag == ARMBuildAttrs::CPU_name)
9323 IsStringValue = true;
9324 else if (Tag == ARMBuildAttrs::compatibility) {
9325 IsStringValue = true;
9326 IsIntegerValue = true;
Saleem Abdulrasool9dedf642014-01-19 08:25:19 +00009327 } else if (Tag < 32 || Tag % 2 == 0)
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00009328 IsIntegerValue = true;
9329 else if (Tag % 2 == 1)
9330 IsStringValue = true;
9331 else
9332 llvm_unreachable("invalid tag type");
9333
9334 if (IsIntegerValue) {
9335 const MCExpr *ValueExpr;
9336 SMLoc ValueExprLoc = Parser.getTok().getLoc();
9337 if (Parser.parseExpression(ValueExpr)) {
9338 Parser.eatToEndOfStatement();
9339 return false;
9340 }
9341
9342 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ValueExpr);
9343 if (!CE) {
9344 Error(ValueExprLoc, "expected numeric constant");
9345 Parser.eatToEndOfStatement();
9346 return false;
9347 }
9348
9349 IntegerValue = CE->getValue();
9350 }
9351
9352 if (Tag == ARMBuildAttrs::compatibility) {
9353 if (Parser.getTok().isNot(AsmToken::Comma))
9354 IsStringValue = false;
Charlie Turner6632d1f2015-01-05 13:26:37 +00009355 if (Parser.getTok().isNot(AsmToken::Comma)) {
9356 Error(Parser.getTok().getLoc(), "comma expected");
9357 Parser.eatToEndOfStatement();
9358 return false;
9359 } else {
9360 Parser.Lex();
9361 }
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00009362 }
9363
9364 if (IsStringValue) {
9365 if (Parser.getTok().isNot(AsmToken::String)) {
9366 Error(Parser.getTok().getLoc(), "bad string constant");
9367 Parser.eatToEndOfStatement();
9368 return false;
9369 }
9370
9371 StringValue = Parser.getTok().getStringContents();
9372 Parser.Lex();
9373 }
9374
9375 if (IsIntegerValue && IsStringValue) {
9376 assert(Tag == ARMBuildAttrs::compatibility);
9377 getTargetStreamer().emitIntTextAttribute(Tag, IntegerValue, StringValue);
9378 } else if (IsIntegerValue)
9379 getTargetStreamer().emitAttribute(Tag, IntegerValue);
9380 else if (IsStringValue)
9381 getTargetStreamer().emitTextAttribute(Tag, StringValue);
Logan Chien8cbb80d2013-10-28 17:51:12 +00009382 return false;
9383}
9384
9385/// parseDirectiveCPU
9386/// ::= .cpu str
9387bool ARMAsmParser::parseDirectiveCPU(SMLoc L) {
9388 StringRef CPU = getParser().parseStringToEndOfStatement().trim();
9389 getTargetStreamer().emitTextAttribute(ARMBuildAttrs::CPU_name, CPU);
Roman Divacky7e6b5952014-12-02 20:03:22 +00009390
Renato Golin5d78c9c2015-05-30 10:44:07 +00009391 // FIXME: This is using table-gen data, but should be moved to
9392 // ARMTargetParser once that is table-gen'd.
Akira Hatanakabd9fc282015-11-14 05:20:05 +00009393 if (!getSTI().isCPUStringValid(CPU)) {
Roman Divacky7e6b5952014-12-02 20:03:22 +00009394 Error(L, "Unknown CPU name");
9395 return false;
9396 }
9397
Oliver Stannardc869e912016-04-11 13:06:28 +00009398 bool WasThumb = isThumb();
Akira Hatanakab11ef082015-11-14 06:35:56 +00009399 MCSubtargetInfo &STI = copySTI();
Bradley Smith323fee12015-11-16 11:10:19 +00009400 STI.setDefaultFeatures(CPU, "");
Bradley Smith9f4cd592015-02-04 16:23:24 +00009401 setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits()));
Oliver Stannardc869e912016-04-11 13:06:28 +00009402 FixModeAfterArchChange(WasThumb, L);
Roman Divacky7e6b5952014-12-02 20:03:22 +00009403
Logan Chien8cbb80d2013-10-28 17:51:12 +00009404 return false;
9405}
Logan Chien8cbb80d2013-10-28 17:51:12 +00009406/// parseDirectiveFPU
9407/// ::= .fpu str
9408bool ARMAsmParser::parseDirectiveFPU(SMLoc L) {
Saleem Abdulrasool07b7c032015-01-30 18:42:10 +00009409 SMLoc FPUNameLoc = getTok().getLoc();
Logan Chien8cbb80d2013-10-28 17:51:12 +00009410 StringRef FPU = getParser().parseStringToEndOfStatement().trim();
9411
Chandler Carruthbb47b9a2015-08-30 02:09:48 +00009412 unsigned ID = ARM::parseFPU(FPU);
John Brawnd03d2292015-06-05 13:29:24 +00009413 std::vector<const char *> Features;
Chandler Carruthbb47b9a2015-08-30 02:09:48 +00009414 if (!ARM::getFPUFeatures(ID, Features)) {
Saleem Abdulrasool07b7c032015-01-30 18:42:10 +00009415 Error(FPUNameLoc, "Unknown FPU name");
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009416 return false;
9417 }
Logan Chien8cbb80d2013-10-28 17:51:12 +00009418
Akira Hatanakab11ef082015-11-14 06:35:56 +00009419 MCSubtargetInfo &STI = copySTI();
John Brawnd03d2292015-06-05 13:29:24 +00009420 for (auto Feature : Features)
9421 STI.ApplyFeatureFlag(Feature);
9422 setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits()));
Nico Weberae050bb2014-08-16 05:37:51 +00009423
Logan Chien8cbb80d2013-10-28 17:51:12 +00009424 getTargetStreamer().emitFPU(ID);
9425 return false;
Jason W Kim135d2442011-12-20 17:38:12 +00009426}
9427
Logan Chien4ea23b52013-05-10 16:17:24 +00009428/// parseDirectiveFnStart
9429/// ::= .fnstart
9430bool ARMAsmParser::parseDirectiveFnStart(SMLoc L) {
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009431 if (UC.hasFnStart()) {
Logan Chien4ea23b52013-05-10 16:17:24 +00009432 Error(L, ".fnstart starts before the end of previous one");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009433 UC.emitFnStartLocNotes();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009434 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00009435 }
9436
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +00009437 // Reset the unwind directives parser state
9438 UC.reset();
9439
Rafael Espindolaa17151a2013-10-08 13:08:17 +00009440 getTargetStreamer().emitFnStart();
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009441
9442 UC.recordFnStart(L);
Logan Chien4ea23b52013-05-10 16:17:24 +00009443 return false;
9444}
9445
9446/// parseDirectiveFnEnd
9447/// ::= .fnend
9448bool ARMAsmParser::parseDirectiveFnEnd(SMLoc L) {
9449 // Check the ordering of unwind directives
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009450 if (!UC.hasFnStart()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009451 Error(L, ".fnstart must precede .fnend directive");
9452 return false;
9453 }
Logan Chien4ea23b52013-05-10 16:17:24 +00009454
9455 // Reset the unwind directives parser state
Rafael Espindolaa17151a2013-10-08 13:08:17 +00009456 getTargetStreamer().emitFnEnd();
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009457
9458 UC.reset();
Logan Chien4ea23b52013-05-10 16:17:24 +00009459 return false;
9460}
9461
9462/// parseDirectiveCantUnwind
9463/// ::= .cantunwind
9464bool ARMAsmParser::parseDirectiveCantUnwind(SMLoc L) {
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009465 UC.recordCantUnwind(L);
9466
Logan Chien4ea23b52013-05-10 16:17:24 +00009467 // Check the ordering of unwind directives
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009468 if (!UC.hasFnStart()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009469 Error(L, ".fnstart must precede .cantunwind directive");
9470 return false;
9471 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009472 if (UC.hasHandlerData()) {
Logan Chien4ea23b52013-05-10 16:17:24 +00009473 Error(L, ".cantunwind can't be used with .handlerdata directive");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009474 UC.emitHandlerDataLocNotes();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009475 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00009476 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009477 if (UC.hasPersonality()) {
Logan Chien4ea23b52013-05-10 16:17:24 +00009478 Error(L, ".cantunwind can't be used with .personality directive");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009479 UC.emitPersonalityLocNotes();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009480 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00009481 }
9482
Rafael Espindolaa17151a2013-10-08 13:08:17 +00009483 getTargetStreamer().emitCantUnwind();
Logan Chien4ea23b52013-05-10 16:17:24 +00009484 return false;
9485}
9486
9487/// parseDirectivePersonality
9488/// ::= .personality name
9489bool ARMAsmParser::parseDirectivePersonality(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009490 MCAsmParser &Parser = getParser();
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +00009491 bool HasExistingPersonality = UC.hasPersonality();
9492
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009493 UC.recordPersonality(L);
9494
Logan Chien4ea23b52013-05-10 16:17:24 +00009495 // Check the ordering of unwind directives
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009496 if (!UC.hasFnStart()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009497 Error(L, ".fnstart must precede .personality directive");
9498 return false;
9499 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009500 if (UC.cantUnwind()) {
Logan Chien4ea23b52013-05-10 16:17:24 +00009501 Error(L, ".personality can't be used with .cantunwind directive");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009502 UC.emitCantUnwindLocNotes();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009503 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00009504 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009505 if (UC.hasHandlerData()) {
Logan Chien4ea23b52013-05-10 16:17:24 +00009506 Error(L, ".personality must precede .handlerdata directive");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009507 UC.emitHandlerDataLocNotes();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009508 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00009509 }
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +00009510 if (HasExistingPersonality) {
9511 Parser.eatToEndOfStatement();
9512 Error(L, "multiple personality directives");
9513 UC.emitPersonalityLocNotes();
9514 return false;
9515 }
Logan Chien4ea23b52013-05-10 16:17:24 +00009516
9517 // Parse the name of the personality routine
9518 if (Parser.getTok().isNot(AsmToken::Identifier)) {
9519 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009520 Error(L, "unexpected input in .personality directive.");
9521 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00009522 }
9523 StringRef Name(Parser.getTok().getIdentifier());
9524 Parser.Lex();
9525
Jim Grosbach6f482002015-05-18 18:43:14 +00009526 MCSymbol *PR = getParser().getContext().getOrCreateSymbol(Name);
Rafael Espindolaa17151a2013-10-08 13:08:17 +00009527 getTargetStreamer().emitPersonality(PR);
Logan Chien4ea23b52013-05-10 16:17:24 +00009528 return false;
9529}
9530
9531/// parseDirectiveHandlerData
9532/// ::= .handlerdata
9533bool ARMAsmParser::parseDirectiveHandlerData(SMLoc L) {
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009534 UC.recordHandlerData(L);
9535
Logan Chien4ea23b52013-05-10 16:17:24 +00009536 // Check the ordering of unwind directives
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009537 if (!UC.hasFnStart()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009538 Error(L, ".fnstart must precede .personality directive");
9539 return false;
9540 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009541 if (UC.cantUnwind()) {
Logan Chien4ea23b52013-05-10 16:17:24 +00009542 Error(L, ".handlerdata can't be used with .cantunwind directive");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009543 UC.emitCantUnwindLocNotes();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009544 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00009545 }
9546
Rafael Espindolaa17151a2013-10-08 13:08:17 +00009547 getTargetStreamer().emitHandlerData();
Logan Chien4ea23b52013-05-10 16:17:24 +00009548 return false;
9549}
9550
9551/// parseDirectiveSetFP
9552/// ::= .setfp fpreg, spreg [, offset]
9553bool ARMAsmParser::parseDirectiveSetFP(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009554 MCAsmParser &Parser = getParser();
Logan Chien4ea23b52013-05-10 16:17:24 +00009555 // Check the ordering of unwind directives
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009556 if (!UC.hasFnStart()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009557 Error(L, ".fnstart must precede .setfp directive");
9558 return false;
9559 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009560 if (UC.hasHandlerData()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009561 Error(L, ".setfp must precede .handlerdata directive");
9562 return false;
9563 }
Logan Chien4ea23b52013-05-10 16:17:24 +00009564
9565 // Parse fpreg
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009566 SMLoc FPRegLoc = Parser.getTok().getLoc();
9567 int FPReg = tryParseRegister();
9568 if (FPReg == -1) {
9569 Error(FPRegLoc, "frame pointer register expected");
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009570 return false;
9571 }
Logan Chien4ea23b52013-05-10 16:17:24 +00009572
9573 // Consume comma
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +00009574 if (Parser.getTok().isNot(AsmToken::Comma)) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009575 Error(Parser.getTok().getLoc(), "comma expected");
9576 return false;
9577 }
Logan Chien4ea23b52013-05-10 16:17:24 +00009578 Parser.Lex(); // skip comma
9579
9580 // Parse spreg
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009581 SMLoc SPRegLoc = Parser.getTok().getLoc();
9582 int SPReg = tryParseRegister();
9583 if (SPReg == -1) {
9584 Error(SPRegLoc, "stack pointer register expected");
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009585 return false;
9586 }
Logan Chien4ea23b52013-05-10 16:17:24 +00009587
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009588 if (SPReg != ARM::SP && SPReg != UC.getFPReg()) {
9589 Error(SPRegLoc, "register should be either $sp or the latest fp register");
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009590 return false;
9591 }
Logan Chien4ea23b52013-05-10 16:17:24 +00009592
9593 // Update the frame pointer register
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009594 UC.saveFPReg(FPReg);
Logan Chien4ea23b52013-05-10 16:17:24 +00009595
9596 // Parse offset
9597 int64_t Offset = 0;
9598 if (Parser.getTok().is(AsmToken::Comma)) {
9599 Parser.Lex(); // skip comma
9600
9601 if (Parser.getTok().isNot(AsmToken::Hash) &&
9602 Parser.getTok().isNot(AsmToken::Dollar)) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009603 Error(Parser.getTok().getLoc(), "'#' expected");
9604 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00009605 }
9606 Parser.Lex(); // skip hash token.
9607
9608 const MCExpr *OffsetExpr;
9609 SMLoc ExLoc = Parser.getTok().getLoc();
9610 SMLoc EndLoc;
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009611 if (getParser().parseExpression(OffsetExpr, EndLoc)) {
9612 Error(ExLoc, "malformed setfp offset");
9613 return false;
9614 }
Logan Chien4ea23b52013-05-10 16:17:24 +00009615 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(OffsetExpr);
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009616 if (!CE) {
9617 Error(ExLoc, "setfp offset must be an immediate");
9618 return false;
9619 }
Logan Chien4ea23b52013-05-10 16:17:24 +00009620
9621 Offset = CE->getValue();
9622 }
9623
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009624 getTargetStreamer().emitSetFP(static_cast<unsigned>(FPReg),
9625 static_cast<unsigned>(SPReg), Offset);
Logan Chien4ea23b52013-05-10 16:17:24 +00009626 return false;
9627}
9628
9629/// parseDirective
9630/// ::= .pad offset
9631bool ARMAsmParser::parseDirectivePad(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009632 MCAsmParser &Parser = getParser();
Logan Chien4ea23b52013-05-10 16:17:24 +00009633 // Check the ordering of unwind directives
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009634 if (!UC.hasFnStart()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009635 Error(L, ".fnstart must precede .pad directive");
9636 return false;
9637 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009638 if (UC.hasHandlerData()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009639 Error(L, ".pad must precede .handlerdata directive");
9640 return false;
9641 }
Logan Chien4ea23b52013-05-10 16:17:24 +00009642
9643 // Parse the offset
9644 if (Parser.getTok().isNot(AsmToken::Hash) &&
9645 Parser.getTok().isNot(AsmToken::Dollar)) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009646 Error(Parser.getTok().getLoc(), "'#' expected");
9647 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00009648 }
9649 Parser.Lex(); // skip hash token.
9650
9651 const MCExpr *OffsetExpr;
9652 SMLoc ExLoc = Parser.getTok().getLoc();
9653 SMLoc EndLoc;
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009654 if (getParser().parseExpression(OffsetExpr, EndLoc)) {
9655 Error(ExLoc, "malformed pad offset");
9656 return false;
9657 }
Logan Chien4ea23b52013-05-10 16:17:24 +00009658 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(OffsetExpr);
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009659 if (!CE) {
9660 Error(ExLoc, "pad offset must be an immediate");
9661 return false;
9662 }
Logan Chien4ea23b52013-05-10 16:17:24 +00009663
Rafael Espindolaa17151a2013-10-08 13:08:17 +00009664 getTargetStreamer().emitPad(CE->getValue());
Logan Chien4ea23b52013-05-10 16:17:24 +00009665 return false;
9666}
9667
9668/// parseDirectiveRegSave
9669/// ::= .save { registers }
9670/// ::= .vsave { registers }
9671bool ARMAsmParser::parseDirectiveRegSave(SMLoc L, bool IsVector) {
9672 // Check the ordering of unwind directives
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009673 if (!UC.hasFnStart()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009674 Error(L, ".fnstart must precede .save or .vsave directives");
9675 return false;
9676 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009677 if (UC.hasHandlerData()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009678 Error(L, ".save or .vsave must precede .handlerdata directive");
9679 return false;
9680 }
Logan Chien4ea23b52013-05-10 16:17:24 +00009681
Benjamin Kramer23632bd2013-08-03 22:16:24 +00009682 // RAII object to make sure parsed operands are deleted.
David Blaikie960ea3f2014-06-08 16:18:35 +00009683 SmallVector<std::unique_ptr<MCParsedAsmOperand>, 1> Operands;
Benjamin Kramer23632bd2013-08-03 22:16:24 +00009684
Logan Chien4ea23b52013-05-10 16:17:24 +00009685 // Parse the register list
David Blaikie960ea3f2014-06-08 16:18:35 +00009686 if (parseRegisterList(Operands))
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00009687 return false;
David Blaikie960ea3f2014-06-08 16:18:35 +00009688 ARMOperand &Op = (ARMOperand &)*Operands[0];
9689 if (!IsVector && !Op.isRegList()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009690 Error(L, ".save expects GPR registers");
9691 return false;
9692 }
David Blaikie960ea3f2014-06-08 16:18:35 +00009693 if (IsVector && !Op.isDPRRegList()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009694 Error(L, ".vsave expects DPR registers");
9695 return false;
9696 }
Logan Chien4ea23b52013-05-10 16:17:24 +00009697
David Blaikie960ea3f2014-06-08 16:18:35 +00009698 getTargetStreamer().emitRegSave(Op.getRegList(), IsVector);
Logan Chien4ea23b52013-05-10 16:17:24 +00009699 return false;
9700}
9701
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00009702/// parseDirectiveInst
9703/// ::= .inst opcode [, ...]
9704/// ::= .inst.n opcode [, ...]
9705/// ::= .inst.w opcode [, ...]
9706bool ARMAsmParser::parseDirectiveInst(SMLoc Loc, char Suffix) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009707 MCAsmParser &Parser = getParser();
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00009708 int Width;
9709
9710 if (isThumb()) {
9711 switch (Suffix) {
9712 case 'n':
9713 Width = 2;
9714 break;
9715 case 'w':
9716 Width = 4;
9717 break;
9718 default:
9719 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009720 Error(Loc, "cannot determine Thumb instruction size, "
9721 "use inst.n/inst.w instead");
9722 return false;
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00009723 }
9724 } else {
9725 if (Suffix) {
9726 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009727 Error(Loc, "width suffixes are invalid in ARM mode");
9728 return false;
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00009729 }
9730 Width = 4;
9731 }
9732
9733 if (getLexer().is(AsmToken::EndOfStatement)) {
9734 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009735 Error(Loc, "expected expression following directive");
9736 return false;
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00009737 }
9738
9739 for (;;) {
9740 const MCExpr *Expr;
9741
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009742 if (getParser().parseExpression(Expr)) {
9743 Error(Loc, "expected expression");
9744 return false;
9745 }
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00009746
9747 const MCConstantExpr *Value = dyn_cast_or_null<MCConstantExpr>(Expr);
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009748 if (!Value) {
9749 Error(Loc, "expected constant expression");
9750 return false;
9751 }
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00009752
9753 switch (Width) {
9754 case 2:
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009755 if (Value->getValue() > 0xffff) {
9756 Error(Loc, "inst.n operand is too big, use inst.w instead");
9757 return false;
9758 }
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00009759 break;
9760 case 4:
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009761 if (Value->getValue() > 0xffffffff) {
9762 Error(Loc,
9763 StringRef(Suffix ? "inst.w" : "inst") + " operand is too big");
9764 return false;
9765 }
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00009766 break;
9767 default:
9768 llvm_unreachable("only supported widths are 2 and 4");
9769 }
9770
9771 getTargetStreamer().emitInst(Value->getValue(), Suffix);
9772
9773 if (getLexer().is(AsmToken::EndOfStatement))
9774 break;
9775
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009776 if (getLexer().isNot(AsmToken::Comma)) {
9777 Error(Loc, "unexpected token in directive");
9778 return false;
9779 }
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00009780
9781 Parser.Lex();
9782 }
9783
9784 Parser.Lex();
9785 return false;
9786}
9787
David Peixotto80c083a2013-12-19 18:26:07 +00009788/// parseDirectiveLtorg
Saleem Abdulrasool6e6c2392013-12-20 07:21:16 +00009789/// ::= .ltorg | .pool
David Peixotto80c083a2013-12-19 18:26:07 +00009790bool ARMAsmParser::parseDirectiveLtorg(SMLoc L) {
David Peixottob9b73622014-02-04 17:22:40 +00009791 getTargetStreamer().emitCurrentConstantPool();
David Peixotto80c083a2013-12-19 18:26:07 +00009792 return false;
9793}
9794
Saleem Abdulrasoola5549682013-12-26 01:52:28 +00009795bool ARMAsmParser::parseDirectiveEven(SMLoc L) {
9796 const MCSection *Section = getStreamer().getCurrentSection().first;
9797
9798 if (getLexer().isNot(AsmToken::EndOfStatement)) {
9799 TokError("unexpected token in directive");
9800 return false;
9801 }
9802
9803 if (!Section) {
Rafael Espindola7b61ddf2014-10-15 16:12:52 +00009804 getStreamer().InitSections(false);
Saleem Abdulrasoola5549682013-12-26 01:52:28 +00009805 Section = getStreamer().getCurrentSection().first;
9806 }
9807
Saleem Abdulrasool42b233a2014-03-18 05:26:55 +00009808 assert(Section && "must have section to emit alignment");
Saleem Abdulrasoola5549682013-12-26 01:52:28 +00009809 if (Section->UseCodeAlign())
Rafael Espindola7b514962014-02-04 18:34:04 +00009810 getStreamer().EmitCodeAlignment(2);
Saleem Abdulrasoola5549682013-12-26 01:52:28 +00009811 else
Rafael Espindola7b514962014-02-04 18:34:04 +00009812 getStreamer().EmitValueToAlignment(2);
Saleem Abdulrasoola5549682013-12-26 01:52:28 +00009813
9814 return false;
9815}
9816
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +00009817/// parseDirectivePersonalityIndex
9818/// ::= .personalityindex index
9819bool ARMAsmParser::parseDirectivePersonalityIndex(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009820 MCAsmParser &Parser = getParser();
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +00009821 bool HasExistingPersonality = UC.hasPersonality();
9822
9823 UC.recordPersonalityIndex(L);
9824
9825 if (!UC.hasFnStart()) {
9826 Parser.eatToEndOfStatement();
9827 Error(L, ".fnstart must precede .personalityindex directive");
9828 return false;
9829 }
9830 if (UC.cantUnwind()) {
9831 Parser.eatToEndOfStatement();
9832 Error(L, ".personalityindex cannot be used with .cantunwind");
9833 UC.emitCantUnwindLocNotes();
9834 return false;
9835 }
9836 if (UC.hasHandlerData()) {
9837 Parser.eatToEndOfStatement();
9838 Error(L, ".personalityindex must precede .handlerdata directive");
9839 UC.emitHandlerDataLocNotes();
9840 return false;
9841 }
9842 if (HasExistingPersonality) {
9843 Parser.eatToEndOfStatement();
9844 Error(L, "multiple personality directives");
9845 UC.emitPersonalityLocNotes();
9846 return false;
9847 }
9848
9849 const MCExpr *IndexExpression;
9850 SMLoc IndexLoc = Parser.getTok().getLoc();
9851 if (Parser.parseExpression(IndexExpression)) {
9852 Parser.eatToEndOfStatement();
9853 return false;
9854 }
9855
9856 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(IndexExpression);
9857 if (!CE) {
9858 Parser.eatToEndOfStatement();
9859 Error(IndexLoc, "index must be a constant number");
9860 return false;
9861 }
9862 if (CE->getValue() < 0 ||
9863 CE->getValue() >= ARM::EHABI::NUM_PERSONALITY_INDEX) {
9864 Parser.eatToEndOfStatement();
9865 Error(IndexLoc, "personality routine index should be in range [0-3]");
9866 return false;
9867 }
9868
9869 getTargetStreamer().emitPersonalityIndex(CE->getValue());
9870 return false;
9871}
9872
Saleem Abdulrasoold9f08602014-01-21 02:33:10 +00009873/// parseDirectiveUnwindRaw
9874/// ::= .unwind_raw offset, opcode [, opcode...]
9875bool ARMAsmParser::parseDirectiveUnwindRaw(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009876 MCAsmParser &Parser = getParser();
Saleem Abdulrasoold9f08602014-01-21 02:33:10 +00009877 if (!UC.hasFnStart()) {
9878 Parser.eatToEndOfStatement();
9879 Error(L, ".fnstart must precede .unwind_raw directives");
9880 return false;
9881 }
9882
9883 int64_t StackOffset;
9884
9885 const MCExpr *OffsetExpr;
9886 SMLoc OffsetLoc = getLexer().getLoc();
9887 if (getLexer().is(AsmToken::EndOfStatement) ||
9888 getParser().parseExpression(OffsetExpr)) {
9889 Error(OffsetLoc, "expected expression");
9890 Parser.eatToEndOfStatement();
9891 return false;
9892 }
9893
9894 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(OffsetExpr);
9895 if (!CE) {
9896 Error(OffsetLoc, "offset must be a constant");
9897 Parser.eatToEndOfStatement();
9898 return false;
9899 }
9900
9901 StackOffset = CE->getValue();
9902
9903 if (getLexer().isNot(AsmToken::Comma)) {
9904 Error(getLexer().getLoc(), "expected comma");
9905 Parser.eatToEndOfStatement();
9906 return false;
9907 }
9908 Parser.Lex();
9909
9910 SmallVector<uint8_t, 16> Opcodes;
9911 for (;;) {
9912 const MCExpr *OE;
9913
9914 SMLoc OpcodeLoc = getLexer().getLoc();
9915 if (getLexer().is(AsmToken::EndOfStatement) || Parser.parseExpression(OE)) {
9916 Error(OpcodeLoc, "expected opcode expression");
9917 Parser.eatToEndOfStatement();
9918 return false;
9919 }
9920
9921 const MCConstantExpr *OC = dyn_cast<MCConstantExpr>(OE);
9922 if (!OC) {
9923 Error(OpcodeLoc, "opcode value must be a constant");
9924 Parser.eatToEndOfStatement();
9925 return false;
9926 }
9927
9928 const int64_t Opcode = OC->getValue();
9929 if (Opcode & ~0xff) {
9930 Error(OpcodeLoc, "invalid opcode");
9931 Parser.eatToEndOfStatement();
9932 return false;
9933 }
9934
9935 Opcodes.push_back(uint8_t(Opcode));
9936
9937 if (getLexer().is(AsmToken::EndOfStatement))
9938 break;
9939
9940 if (getLexer().isNot(AsmToken::Comma)) {
9941 Error(getLexer().getLoc(), "unexpected token in directive");
9942 Parser.eatToEndOfStatement();
9943 return false;
9944 }
9945
9946 Parser.Lex();
9947 }
9948
9949 getTargetStreamer().emitUnwindRaw(StackOffset, Opcodes);
9950
9951 Parser.Lex();
9952 return false;
9953}
9954
Saleem Abdulrasool56e06e82014-01-30 04:02:47 +00009955/// parseDirectiveTLSDescSeq
9956/// ::= .tlsdescseq tls-variable
9957bool ARMAsmParser::parseDirectiveTLSDescSeq(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009958 MCAsmParser &Parser = getParser();
9959
Saleem Abdulrasool56e06e82014-01-30 04:02:47 +00009960 if (getLexer().isNot(AsmToken::Identifier)) {
9961 TokError("expected variable after '.tlsdescseq' directive");
9962 Parser.eatToEndOfStatement();
9963 return false;
9964 }
9965
9966 const MCSymbolRefExpr *SRE =
Jim Grosbach13760bd2015-05-30 01:25:56 +00009967 MCSymbolRefExpr::create(Parser.getTok().getIdentifier(),
Saleem Abdulrasool56e06e82014-01-30 04:02:47 +00009968 MCSymbolRefExpr::VK_ARM_TLSDESCSEQ, getContext());
9969 Lex();
9970
9971 if (getLexer().isNot(AsmToken::EndOfStatement)) {
9972 Error(Parser.getTok().getLoc(), "unexpected token");
9973 Parser.eatToEndOfStatement();
9974 return false;
9975 }
9976
9977 getTargetStreamer().AnnotateTLSDescriptorSequence(SRE);
9978 return false;
9979}
9980
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +00009981/// parseDirectiveMovSP
9982/// ::= .movsp reg [, #offset]
9983bool ARMAsmParser::parseDirectiveMovSP(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009984 MCAsmParser &Parser = getParser();
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +00009985 if (!UC.hasFnStart()) {
9986 Parser.eatToEndOfStatement();
9987 Error(L, ".fnstart must precede .movsp directives");
9988 return false;
9989 }
9990 if (UC.getFPReg() != ARM::SP) {
9991 Parser.eatToEndOfStatement();
9992 Error(L, "unexpected .movsp directive");
9993 return false;
9994 }
9995
9996 SMLoc SPRegLoc = Parser.getTok().getLoc();
9997 int SPReg = tryParseRegister();
9998 if (SPReg == -1) {
9999 Parser.eatToEndOfStatement();
10000 Error(SPRegLoc, "register expected");
10001 return false;
10002 }
10003
10004 if (SPReg == ARM::SP || SPReg == ARM::PC) {
10005 Parser.eatToEndOfStatement();
10006 Error(SPRegLoc, "sp and pc are not permitted in .movsp directive");
10007 return false;
10008 }
10009
10010 int64_t Offset = 0;
10011 if (Parser.getTok().is(AsmToken::Comma)) {
10012 Parser.Lex();
10013
10014 if (Parser.getTok().isNot(AsmToken::Hash)) {
10015 Error(Parser.getTok().getLoc(), "expected #constant");
10016 Parser.eatToEndOfStatement();
10017 return false;
10018 }
10019 Parser.Lex();
10020
10021 const MCExpr *OffsetExpr;
10022 SMLoc OffsetLoc = Parser.getTok().getLoc();
10023 if (Parser.parseExpression(OffsetExpr)) {
10024 Parser.eatToEndOfStatement();
10025 Error(OffsetLoc, "malformed offset expression");
10026 return false;
10027 }
10028
10029 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(OffsetExpr);
10030 if (!CE) {
10031 Parser.eatToEndOfStatement();
10032 Error(OffsetLoc, "offset must be an immediate constant");
10033 return false;
10034 }
10035
10036 Offset = CE->getValue();
10037 }
10038
10039 getTargetStreamer().emitMovSP(SPReg, Offset);
10040 UC.saveFPReg(SPReg);
10041
10042 return false;
10043}
10044
Saleem Abdulrasool4c4789b2014-01-30 04:46:41 +000010045/// parseDirectiveObjectArch
10046/// ::= .object_arch name
10047bool ARMAsmParser::parseDirectiveObjectArch(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +000010048 MCAsmParser &Parser = getParser();
Saleem Abdulrasool4c4789b2014-01-30 04:46:41 +000010049 if (getLexer().isNot(AsmToken::Identifier)) {
10050 Error(getLexer().getLoc(), "unexpected token");
10051 Parser.eatToEndOfStatement();
10052 return false;
10053 }
10054
10055 StringRef Arch = Parser.getTok().getString();
10056 SMLoc ArchLoc = Parser.getTok().getLoc();
10057 getLexer().Lex();
10058
Chandler Carruthbb47b9a2015-08-30 02:09:48 +000010059 unsigned ID = ARM::parseArch(Arch);
Saleem Abdulrasool4c4789b2014-01-30 04:46:41 +000010060
Renato Golin35de35d2015-05-12 10:33:58 +000010061 if (ID == ARM::AK_INVALID) {
Saleem Abdulrasool4c4789b2014-01-30 04:46:41 +000010062 Error(ArchLoc, "unknown architecture '" + Arch + "'");
10063 Parser.eatToEndOfStatement();
10064 return false;
10065 }
10066
10067 getTargetStreamer().emitObjectArch(ID);
10068
10069 if (getLexer().isNot(AsmToken::EndOfStatement)) {
10070 Error(getLexer().getLoc(), "unexpected token");
10071 Parser.eatToEndOfStatement();
10072 }
10073
10074 return false;
10075}
10076
Saleem Abdulrasoolfd6ed1e2014-02-23 17:45:32 +000010077/// parseDirectiveAlign
10078/// ::= .align
10079bool ARMAsmParser::parseDirectiveAlign(SMLoc L) {
10080 // NOTE: if this is not the end of the statement, fall back to the target
10081 // agnostic handling for this directive which will correctly handle this.
10082 if (getLexer().isNot(AsmToken::EndOfStatement))
10083 return true;
10084
10085 // '.align' is target specifically handled to mean 2**2 byte alignment.
Renato Golinf6ed8bb2016-05-12 12:33:33 +000010086 const MCSection *Section = getStreamer().getCurrentSection().first;
10087 assert(Section && "must have section to emit alignment");
10088 if (Section->UseCodeAlign())
Saleem Abdulrasoolfd6ed1e2014-02-23 17:45:32 +000010089 getStreamer().EmitCodeAlignment(4, 0);
10090 else
10091 getStreamer().EmitValueToAlignment(4, 0, 1, 0);
10092
10093 return false;
10094}
10095
Saleem Abdulrasool39f773f2014-03-20 06:05:33 +000010096/// parseDirectiveThumbSet
10097/// ::= .thumb_set name, value
10098bool ARMAsmParser::parseDirectiveThumbSet(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +000010099 MCAsmParser &Parser = getParser();
10100
Saleem Abdulrasool39f773f2014-03-20 06:05:33 +000010101 StringRef Name;
10102 if (Parser.parseIdentifier(Name)) {
10103 TokError("expected identifier after '.thumb_set'");
10104 Parser.eatToEndOfStatement();
10105 return false;
10106 }
10107
10108 if (getLexer().isNot(AsmToken::Comma)) {
10109 TokError("expected comma after name '" + Name + "'");
10110 Parser.eatToEndOfStatement();
10111 return false;
10112 }
10113 Lex();
10114
Pete Cooper80d21cb2015-06-22 19:35:57 +000010115 MCSymbol *Sym;
Saleem Abdulrasool39f773f2014-03-20 06:05:33 +000010116 const MCExpr *Value;
Pete Cooper80d21cb2015-06-22 19:35:57 +000010117 if (MCParserUtils::parseAssignmentExpression(Name, /* allow_redef */ true,
10118 Parser, Sym, Value))
10119 return true;
Saleem Abdulrasool39f773f2014-03-20 06:05:33 +000010120
Pete Cooper80d21cb2015-06-22 19:35:57 +000010121 getTargetStreamer().emitThumbSet(Sym, Value);
Saleem Abdulrasool39f773f2014-03-20 06:05:33 +000010122 return false;
10123}
10124
Kevin Enderby8be42bd2009-10-30 22:55:57 +000010125/// Force static initialization.
Kevin Enderbyccab3172009-09-15 00:27:25 +000010126extern "C" void LLVMInitializeARMAsmParser() {
Christian Pirkerdc9ff752014-04-01 15:19:30 +000010127 RegisterMCAsmParser<ARMAsmParser> X(TheARMLETarget);
10128 RegisterMCAsmParser<ARMAsmParser> Y(TheARMBETarget);
10129 RegisterMCAsmParser<ARMAsmParser> A(TheThumbLETarget);
10130 RegisterMCAsmParser<ARMAsmParser> B(TheThumbBETarget);
Kevin Enderbyccab3172009-09-15 00:27:25 +000010131}
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +000010132
Chris Lattner3e4582a2010-09-06 19:11:01 +000010133#define GET_REGISTER_MATCHER
Craig Topper3ec7c2a2012-04-25 06:56:34 +000010134#define GET_SUBTARGET_FEATURE_NAME
Chris Lattner3e4582a2010-09-06 19:11:01 +000010135#define GET_MATCHER_IMPLEMENTATION
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +000010136#include "ARMGenAsmMatcher.inc"
Jim Grosbach231e7aa2013-02-06 06:00:11 +000010137
Renato Golin230d2982015-05-30 10:30:02 +000010138// FIXME: This structure should be moved inside ARMTargetParser
10139// when we start to table-generate them, and we can use the ARM
10140// flags below, that were generated by table-gen.
Saleem Abdulrasool45cf67b2014-07-27 19:07:05 +000010141static const struct {
Alexandros Lamprineas4ea70752015-07-27 22:26:59 +000010142 const unsigned Kind;
Matthias Braunb258d792015-12-01 21:48:52 +000010143 const uint64_t ArchCheck;
Michael Kupersteindb0712f2015-05-26 10:47:10 +000010144 const FeatureBitset Features;
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +000010145} Extensions[] = {
Ranjeet Singh86ecbb72015-06-30 12:32:53 +000010146 { ARM::AEK_CRC, Feature_HasV8, {ARM::FeatureCRC} },
10147 { ARM::AEK_CRYPTO, Feature_HasV8,
Michael Kupersteindb0712f2015-05-26 10:47:10 +000010148 {ARM::FeatureCrypto, ARM::FeatureNEON, ARM::FeatureFPARMv8} },
Ranjeet Singh86ecbb72015-06-30 12:32:53 +000010149 { ARM::AEK_FP, Feature_HasV8, {ARM::FeatureFPARMv8} },
Alexandros Lamprineas4ea70752015-07-27 22:26:59 +000010150 { (ARM::AEK_HWDIV | ARM::AEK_HWDIVARM), Feature_HasV7 | Feature_IsNotMClass,
Michael Kupersteindb0712f2015-05-26 10:47:10 +000010151 {ARM::FeatureHWDiv, ARM::FeatureHWDivARM} },
Ranjeet Singh86ecbb72015-06-30 12:32:53 +000010152 { ARM::AEK_MP, Feature_HasV7 | Feature_IsNotMClass, {ARM::FeatureMP} },
10153 { ARM::AEK_SIMD, Feature_HasV8, {ARM::FeatureNEON, ARM::FeatureFPARMv8} },
Artyom Skrobov72ca6b82015-09-30 17:25:52 +000010154 { ARM::AEK_SEC, Feature_HasV6K, {ARM::FeatureTrustZone} },
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +000010155 // FIXME: Only available in A-class, isel not predicated
Ranjeet Singh86ecbb72015-06-30 12:32:53 +000010156 { ARM::AEK_VIRT, Feature_HasV7, {ARM::FeatureVirtualization} },
Oliver Stannard46670712015-12-01 10:33:56 +000010157 { ARM::AEK_FP16, Feature_HasV8_2a, {ARM::FeatureFPARMv8, ARM::FeatureFullFP16} },
Renato Golin230d2982015-05-30 10:30:02 +000010158 // FIXME: Unsupported extensions.
Ranjeet Singh86ecbb72015-06-30 12:32:53 +000010159 { ARM::AEK_OS, Feature_None, {} },
10160 { ARM::AEK_IWMMXT, Feature_None, {} },
10161 { ARM::AEK_IWMMXT2, Feature_None, {} },
10162 { ARM::AEK_MAVERICK, Feature_None, {} },
10163 { ARM::AEK_XSCALE, Feature_None, {} },
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +000010164};
10165
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +000010166/// parseDirectiveArchExtension
10167/// ::= .arch_extension [no]feature
10168bool ARMAsmParser::parseDirectiveArchExtension(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +000010169 MCAsmParser &Parser = getParser();
10170
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +000010171 if (getLexer().isNot(AsmToken::Identifier)) {
10172 Error(getLexer().getLoc(), "unexpected token");
10173 Parser.eatToEndOfStatement();
10174 return false;
10175 }
10176
Saleem Abdulrasool45cf67b2014-07-27 19:07:05 +000010177 StringRef Name = Parser.getTok().getString();
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +000010178 SMLoc ExtLoc = Parser.getTok().getLoc();
10179 getLexer().Lex();
10180
10181 bool EnableFeature = true;
Saleem Abdulrasool45cf67b2014-07-27 19:07:05 +000010182 if (Name.startswith_lower("no")) {
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +000010183 EnableFeature = false;
Saleem Abdulrasool45cf67b2014-07-27 19:07:05 +000010184 Name = Name.substr(2);
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +000010185 }
Chandler Carruthbb47b9a2015-08-30 02:09:48 +000010186 unsigned FeatureKind = ARM::parseArchExt(Name);
Renato Golin230d2982015-05-30 10:30:02 +000010187 if (FeatureKind == ARM::AEK_INVALID)
10188 Error(ExtLoc, "unknown architectural extension: " + Name);
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +000010189
Saleem Abdulrasool45cf67b2014-07-27 19:07:05 +000010190 for (const auto &Extension : Extensions) {
Renato Golin230d2982015-05-30 10:30:02 +000010191 if (Extension.Kind != FeatureKind)
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +000010192 continue;
10193
Michael Kupersteindb0712f2015-05-26 10:47:10 +000010194 if (Extension.Features.none())
Saleem Abdulrasool8988c2a2014-07-27 19:07:09 +000010195 report_fatal_error("unsupported architectural extension: " + Name);
10196
10197 if ((getAvailableFeatures() & Extension.ArchCheck) != Extension.ArchCheck) {
Saleem Abdulrasool45cf67b2014-07-27 19:07:05 +000010198 Error(ExtLoc, "architectural extension '" + Name + "' is not "
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +000010199 "allowed for the current base architecture");
10200 return false;
10201 }
10202
Akira Hatanakab11ef082015-11-14 06:35:56 +000010203 MCSubtargetInfo &STI = copySTI();
Michael Kupersteindb0712f2015-05-26 10:47:10 +000010204 FeatureBitset ToggleFeatures = EnableFeature
10205 ? (~STI.getFeatureBits() & Extension.Features)
10206 : ( STI.getFeatureBits() & Extension.Features);
10207
Ranjeet Singh86ecbb72015-06-30 12:32:53 +000010208 uint64_t Features =
Saleem Abdulrasool78c44722014-08-17 19:20:38 +000010209 ComputeAvailableFeatures(STI.ToggleFeature(ToggleFeatures));
10210 setAvailableFeatures(Features);
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +000010211 return false;
10212 }
10213
Saleem Abdulrasool45cf67b2014-07-27 19:07:05 +000010214 Error(ExtLoc, "unknown architectural extension: " + Name);
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +000010215 Parser.eatToEndOfStatement();
10216 return false;
10217}
10218
Jim Grosbach231e7aa2013-02-06 06:00:11 +000010219// Define this matcher function after the auto-generated include so we
10220// have the match class enum definitions.
David Blaikie960ea3f2014-06-08 16:18:35 +000010221unsigned ARMAsmParser::validateTargetOperandClass(MCParsedAsmOperand &AsmOp,
Jim Grosbach231e7aa2013-02-06 06:00:11 +000010222 unsigned Kind) {
David Blaikie960ea3f2014-06-08 16:18:35 +000010223 ARMOperand &Op = static_cast<ARMOperand &>(AsmOp);
Jim Grosbach231e7aa2013-02-06 06:00:11 +000010224 // If the kind is a token for a literal immediate, check if our asm
10225 // operand matches. This is for InstAliases which have a fixed-value
10226 // immediate in the syntax.
Saleem Abdulrasoold88affb2014-01-08 03:28:14 +000010227 switch (Kind) {
10228 default: break;
10229 case MCK__35_0:
David Blaikie960ea3f2014-06-08 16:18:35 +000010230 if (Op.isImm())
10231 if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Op.getImm()))
Saleem Abdulrasoold88affb2014-01-08 03:28:14 +000010232 if (CE->getValue() == 0)
10233 return Match_Success;
10234 break;
Asiri Rathnayakea0199b92014-12-02 10:53:20 +000010235 case MCK_ModImm:
David Blaikie960ea3f2014-06-08 16:18:35 +000010236 if (Op.isImm()) {
10237 const MCExpr *SOExpr = Op.getImm();
Saleem Abdulrasoold88affb2014-01-08 03:28:14 +000010238 int64_t Value;
Jim Grosbach13760bd2015-05-30 01:25:56 +000010239 if (!SOExpr->evaluateAsAbsolute(Value))
Stepan Dyatkovskiydf657cc2014-03-29 13:12:40 +000010240 return Match_Success;
Richard Barton3db1d582014-05-01 11:37:44 +000010241 assert((Value >= INT32_MIN && Value <= UINT32_MAX) &&
10242 "expression value must be representable in 32 bits");
Saleem Abdulrasoold88affb2014-01-08 03:28:14 +000010243 }
10244 break;
Artyom Skrobovb43981072015-10-28 13:58:36 +000010245 case MCK_rGPR:
10246 if (hasV8Ops() && Op.isReg() && Op.getReg() == ARM::SP)
10247 return Match_Success;
10248 break;
Saleem Abdulrasoole6e6d712014-01-10 04:38:35 +000010249 case MCK_GPRPair:
David Blaikie960ea3f2014-06-08 16:18:35 +000010250 if (Op.isReg() &&
10251 MRI->getRegClass(ARM::GPRRegClassID).contains(Op.getReg()))
Saleem Abdulrasoole6e6d712014-01-10 04:38:35 +000010252 return Match_Success;
10253 break;
Jim Grosbach231e7aa2013-02-06 06:00:11 +000010254 }
10255 return Match_InvalidOperand;
10256}