blob: a0382157f76918dfe6ed4cf59d997b9b8a889e88 [file] [log] [blame]
Dan Gohman10e730a2015-06-29 23:51:55 +00001//=- WebAssemblyISelLowering.cpp - WebAssembly DAG Lowering Implementation -==//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9///
10/// \file
Adrian Prantl5f8f34e42018-05-01 15:54:18 +000011/// This file implements the WebAssemblyTargetLowering class.
Dan Gohman10e730a2015-06-29 23:51:55 +000012///
13//===----------------------------------------------------------------------===//
14
15#include "WebAssemblyISelLowering.h"
16#include "MCTargetDesc/WebAssemblyMCTargetDesc.h"
17#include "WebAssemblyMachineFunctionInfo.h"
18#include "WebAssemblySubtarget.h"
19#include "WebAssemblyTargetMachine.h"
Dan Gohman10e730a2015-06-29 23:51:55 +000020#include "llvm/CodeGen/Analysis.h"
JF Bastienaf111db2015-08-24 22:16:48 +000021#include "llvm/CodeGen/CallingConvLower.h"
Dan Gohmancdd48b82017-11-28 01:13:40 +000022#include "llvm/CodeGen/MachineInstrBuilder.h"
Dan Gohman950a13c2015-09-16 16:51:30 +000023#include "llvm/CodeGen/MachineJumpTableInfo.h"
Heejin Ahn24faf852018-10-25 23:55:10 +000024#include "llvm/CodeGen/MachineModuleInfo.h"
Dan Gohman10e730a2015-06-29 23:51:55 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
26#include "llvm/CodeGen/SelectionDAG.h"
Heejin Ahnda419bd2018-11-14 02:46:21 +000027#include "llvm/CodeGen/WasmEHFuncInfo.h"
Oliver Stannard02fa1c82016-01-28 13:19:47 +000028#include "llvm/IR/DiagnosticInfo.h"
JF Bastienb9073fb2015-07-22 21:28:15 +000029#include "llvm/IR/DiagnosticPrinter.h"
Dan Gohman10e730a2015-06-29 23:51:55 +000030#include "llvm/IR/Function.h"
31#include "llvm/IR/Intrinsics.h"
Dan Gohman10e730a2015-06-29 23:51:55 +000032#include "llvm/Support/Debug.h"
33#include "llvm/Support/ErrorHandling.h"
34#include "llvm/Support/raw_ostream.h"
35#include "llvm/Target/TargetOptions.h"
36using namespace llvm;
37
38#define DEBUG_TYPE "wasm-lower"
39
Heejin Ahn5831e9c2018-08-09 23:58:51 +000040// Emit proposed instructions that may not have been implemented in engines
41cl::opt<bool> EnableUnimplementedWasmSIMDInstrs(
42 "wasm-enable-unimplemented-simd",
43 cl::desc("Emit potentially-unimplemented WebAssembly SIMD instructions"),
44 cl::init(false));
45
Dan Gohman10e730a2015-06-29 23:51:55 +000046WebAssemblyTargetLowering::WebAssemblyTargetLowering(
47 const TargetMachine &TM, const WebAssemblySubtarget &STI)
Dan Gohmanbfaf7e12015-07-02 21:36:25 +000048 : TargetLowering(TM), Subtarget(&STI) {
JF Bastienaf111db2015-08-24 22:16:48 +000049 auto MVTPtr = Subtarget->hasAddr64() ? MVT::i64 : MVT::i32;
50
JF Bastien71d29ac2015-08-12 17:53:29 +000051 // Booleans always contain 0 or 1.
52 setBooleanContents(ZeroOrOneBooleanContent);
Thomas Lively5ea17d42018-10-20 01:35:23 +000053 // Except in SIMD vectors
54 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Dan Gohmanbfaf7e12015-07-02 21:36:25 +000055 // WebAssembly does not produce floating-point exceptions on normal floating
56 // point operations.
57 setHasFloatingPointExceptions(false);
Dan Gohman489abd72015-07-07 22:38:06 +000058 // We don't know the microarchitecture here, so just reduce register pressure.
59 setSchedulingPreference(Sched::RegPressure);
JF Bastienb9073fb2015-07-22 21:28:15 +000060 // Tell ISel that we have a stack pointer.
61 setStackPointerRegisterToSaveRestore(
62 Subtarget->hasAddr64() ? WebAssembly::SP64 : WebAssembly::SP32);
63 // Set up the register classes.
Dan Gohmand0bf9812015-09-26 01:09:44 +000064 addRegisterClass(MVT::i32, &WebAssembly::I32RegClass);
65 addRegisterClass(MVT::i64, &WebAssembly::I64RegClass);
66 addRegisterClass(MVT::f32, &WebAssembly::F32RegClass);
67 addRegisterClass(MVT::f64, &WebAssembly::F64RegClass);
Derek Schuff39bf39f2016-08-02 23:16:09 +000068 if (Subtarget->hasSIMD128()) {
69 addRegisterClass(MVT::v16i8, &WebAssembly::V128RegClass);
70 addRegisterClass(MVT::v8i16, &WebAssembly::V128RegClass);
71 addRegisterClass(MVT::v4i32, &WebAssembly::V128RegClass);
72 addRegisterClass(MVT::v4f32, &WebAssembly::V128RegClass);
Heejin Ahn5831e9c2018-08-09 23:58:51 +000073 if (EnableUnimplementedWasmSIMDInstrs) {
74 addRegisterClass(MVT::v2i64, &WebAssembly::V128RegClass);
75 addRegisterClass(MVT::v2f64, &WebAssembly::V128RegClass);
76 }
Derek Schuff39bf39f2016-08-02 23:16:09 +000077 }
JF Bastienb9073fb2015-07-22 21:28:15 +000078 // Compute derived properties from the register classes.
79 computeRegisterProperties(Subtarget->getRegisterInfo());
80
JF Bastienaf111db2015-08-24 22:16:48 +000081 setOperationAction(ISD::GlobalAddress, MVTPtr, Custom);
Dan Gohman2c8fe6a2015-11-25 16:44:29 +000082 setOperationAction(ISD::ExternalSymbol, MVTPtr, Custom);
Dan Gohman950a13c2015-09-16 16:51:30 +000083 setOperationAction(ISD::JumpTable, MVTPtr, Custom);
Derek Schuff51699a82016-02-12 22:56:03 +000084 setOperationAction(ISD::BlockAddress, MVTPtr, Custom);
85 setOperationAction(ISD::BRIND, MVT::Other, Custom);
JF Bastienaf111db2015-08-24 22:16:48 +000086
Dan Gohman35bfb242015-12-04 23:22:35 +000087 // Take the default expansion for va_arg, va_copy, and va_end. There is no
88 // default action for va_start, so we do that custom.
89 setOperationAction(ISD::VASTART, MVT::Other, Custom);
90 setOperationAction(ISD::VAARG, MVT::Other, Expand);
91 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
92 setOperationAction(ISD::VAEND, MVT::Other, Expand);
93
Thomas Livelyebd4c902018-09-12 17:56:00 +000094 for (auto T : {MVT::f32, MVT::f64, MVT::v4f32, MVT::v2f64}) {
JF Bastienda06bce2015-08-11 21:02:46 +000095 // Don't expand the floating-point types to constant pools.
96 setOperationAction(ISD::ConstantFP, T, Legal);
97 // Expand floating-point comparisons.
98 for (auto CC : {ISD::SETO, ISD::SETUO, ISD::SETUEQ, ISD::SETONE,
99 ISD::SETULT, ISD::SETULE, ISD::SETUGT, ISD::SETUGE})
100 setCondCodeAction(CC, T, Expand);
Dan Gohman32907a62015-08-20 22:57:13 +0000101 // Expand floating-point library function operators.
Heejin Ahnf208f632018-09-05 01:27:38 +0000102 for (auto Op :
103 {ISD::FSIN, ISD::FCOS, ISD::FSINCOS, ISD::FPOW, ISD::FREM, ISD::FMA})
Dan Gohman32907a62015-08-20 22:57:13 +0000104 setOperationAction(Op, T, Expand);
Dan Gohman896e53f2015-08-24 18:23:13 +0000105 // Note supported floating-point library function operators that otherwise
106 // default to expand.
Dan Gohman7a6b9822015-11-29 22:32:02 +0000107 for (auto Op :
108 {ISD::FCEIL, ISD::FFLOOR, ISD::FTRUNC, ISD::FNEARBYINT, ISD::FRINT})
Dan Gohman896e53f2015-08-24 18:23:13 +0000109 setOperationAction(Op, T, Legal);
Thomas Lively30f1d692018-10-24 22:49:55 +0000110 // Support minimum and maximum, which otherwise default to expand.
111 setOperationAction(ISD::FMINIMUM, T, Legal);
112 setOperationAction(ISD::FMAXIMUM, T, Legal);
Dan Gohmana63e8eb2017-02-22 16:28:00 +0000113 // WebAssembly currently has no builtin f16 support.
114 setOperationAction(ISD::FP16_TO_FP, T, Expand);
115 setOperationAction(ISD::FP_TO_FP16, T, Expand);
116 setLoadExtAction(ISD::EXTLOAD, T, MVT::f16, Expand);
117 setTruncStoreAction(T, MVT::f16, Expand);
JF Bastienda06bce2015-08-11 21:02:46 +0000118 }
Dan Gohman32907a62015-08-20 22:57:13 +0000119
Thomas Lively0aad98f2018-10-25 19:06:13 +0000120 // Support saturating add for i8x16 and i16x8
121 if (Subtarget->hasSIMD128())
122 for (auto T : {MVT::v16i8, MVT::v8i16})
123 for (auto Op : {ISD::SADDSAT, ISD::UADDSAT})
124 setOperationAction(Op, T, Legal);
125
Thomas Lively66ea30c2018-11-29 22:01:01 +0000126 // Expand unavailable integer operations.
127 for (auto Op :
128 {ISD::BSWAP, ISD::SMUL_LOHI, ISD::UMUL_LOHI, ISD::MULHS, ISD::MULHU,
129 ISD::SDIVREM, ISD::UDIVREM, ISD::SHL_PARTS, ISD::SRA_PARTS,
130 ISD::SRL_PARTS, ISD::ADDC, ISD::ADDE, ISD::SUBC, ISD::SUBE}) {
131 for (auto T : {MVT::i32, MVT::i64}) {
Dan Gohman32907a62015-08-20 22:57:13 +0000132 setOperationAction(Op, T, Expand);
133 }
Thomas Lively66ea30c2018-11-29 22:01:01 +0000134 if (Subtarget->hasSIMD128()) {
135 for (auto T : {MVT::v16i8, MVT::v8i16, MVT::v4i32}) {
136 setOperationAction(Op, T, Expand);
137 }
138 if (EnableUnimplementedWasmSIMDInstrs) {
139 setOperationAction(Op, MVT::v2i64, Expand);
140 }
141 }
Dan Gohman32907a62015-08-20 22:57:13 +0000142 }
143
Thomas Lively2ee686d2018-08-22 23:06:27 +0000144 // There is no i64x2.mul instruction
145 setOperationAction(ISD::MUL, MVT::v2i64, Expand);
146
Thomas Livelya0d25812018-09-07 21:54:46 +0000147 // We have custom shuffle lowering to expose the shuffle mask
148 if (Subtarget->hasSIMD128()) {
149 for (auto T : {MVT::v16i8, MVT::v8i16, MVT::v4i32, MVT::v4f32}) {
150 setOperationAction(ISD::VECTOR_SHUFFLE, T, Custom);
151 }
152 if (EnableUnimplementedWasmSIMDInstrs) {
153 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
154 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
155 }
156 }
157
Thomas Livelyb2382c82018-11-02 00:39:57 +0000158 // Custom lowering since wasm shifts must have a scalar shift amount
159 if (Subtarget->hasSIMD128()) {
160 for (auto T : {MVT::v16i8, MVT::v8i16, MVT::v4i32})
161 for (auto Op : {ISD::SHL, ISD::SRA, ISD::SRL})
162 setOperationAction(Op, T, Custom);
163 if (EnableUnimplementedWasmSIMDInstrs)
164 for (auto Op : {ISD::SHL, ISD::SRA, ISD::SRL})
165 setOperationAction(Op, MVT::v2i64, Custom);
166 }
Thomas Lively55735d52018-10-20 01:31:18 +0000167
Thomas Lively38c902b2018-11-09 01:38:44 +0000168 // There are no select instructions for vectors
169 if (Subtarget->hasSIMD128())
170 for (auto Op : {ISD::VSELECT, ISD::SELECT_CC, ISD::SELECT}) {
171 for (auto T : {MVT::v16i8, MVT::v8i16, MVT::v4i32, MVT::v4f32})
172 setOperationAction(Op, T, Expand);
173 if (EnableUnimplementedWasmSIMDInstrs)
174 for (auto T : {MVT::v2i64, MVT::v2f64})
175 setOperationAction(Op, T, Expand);
176 }
Thomas Livelyd4891a12018-11-01 00:01:02 +0000177
Dan Gohman32907a62015-08-20 22:57:13 +0000178 // As a special case, these operators use the type to mean the type to
179 // sign-extend from.
Derek Schuffa519fe52017-09-13 00:29:06 +0000180 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Dan Gohman5d2b9352018-01-19 17:16:24 +0000181 if (!Subtarget->hasSignExt()) {
Derek Schuffa519fe52017-09-13 00:29:06 +0000182 for (auto T : {MVT::i8, MVT::i16, MVT::i32})
183 setOperationAction(ISD::SIGN_EXTEND_INREG, T, Expand);
184 }
Thomas Lively5ea17d42018-10-20 01:35:23 +0000185 for (auto T : MVT::integer_vector_valuetypes())
186 setOperationAction(ISD::SIGN_EXTEND_INREG, T, Expand);
Dan Gohman32907a62015-08-20 22:57:13 +0000187
188 // Dynamic stack allocation: use the default expansion.
189 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
190 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Dan Gohman2683a552015-08-24 22:31:52 +0000191 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVTPtr, Expand);
JF Bastien73ff6af2015-08-31 22:24:11 +0000192
Derek Schuff9769deb2015-12-11 23:49:46 +0000193 setOperationAction(ISD::FrameIndex, MVT::i32, Custom);
Derek Schuffaadc89c2016-02-16 18:18:36 +0000194 setOperationAction(ISD::CopyToReg, MVT::Other, Custom);
Derek Schuff9769deb2015-12-11 23:49:46 +0000195
Dan Gohman950a13c2015-09-16 16:51:30 +0000196 // Expand these forms; we pattern-match the forms that we can handle in isel.
197 for (auto T : {MVT::i32, MVT::i64, MVT::f32, MVT::f64})
198 for (auto Op : {ISD::BR_CC, ISD::SELECT_CC})
199 setOperationAction(Op, T, Expand);
200
201 // We have custom switch handling.
202 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
203
JF Bastien73ff6af2015-08-31 22:24:11 +0000204 // WebAssembly doesn't have:
205 // - Floating-point extending loads.
206 // - Floating-point truncating stores.
207 // - i1 extending loads.
Thomas Lively325c9c52018-10-25 01:46:07 +0000208 // - extending/truncating SIMD loads/stores
Dan Gohman60bddf12015-12-10 02:07:53 +0000209 setLoadExtAction(ISD::EXTLOAD, MVT::f64, MVT::f32, Expand);
JF Bastien73ff6af2015-08-31 22:24:11 +0000210 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
211 for (auto T : MVT::integer_valuetypes())
212 for (auto Ext : {ISD::EXTLOAD, ISD::ZEXTLOAD, ISD::SEXTLOAD})
213 setLoadExtAction(Ext, T, MVT::i1, Promote);
Thomas Lively325c9c52018-10-25 01:46:07 +0000214 if (Subtarget->hasSIMD128()) {
215 for (auto T : {MVT::v16i8, MVT::v8i16, MVT::v4i32, MVT::v2i64, MVT::v4f32,
216 MVT::v2f64}) {
217 for (auto MemT : MVT::vector_valuetypes()) {
218 if (MVT(T) != MemT) {
219 setTruncStoreAction(T, MemT, Expand);
220 for (auto Ext : {ISD::EXTLOAD, ISD::ZEXTLOAD, ISD::SEXTLOAD})
221 setLoadExtAction(Ext, T, MemT, Expand);
222 }
223 }
224 }
225 }
Derek Schuffffa143c2015-11-10 00:30:57 +0000226
Thomas Livelyfb84fd72018-11-02 00:06:56 +0000227 // Custom lower lane accesses to expand out variable indices
228 if (Subtarget->hasSIMD128()) {
229 for (auto T : {MVT::v16i8, MVT::v8i16, MVT::v4i32, MVT::v4f32}) {
230 setOperationAction(ISD::EXTRACT_VECTOR_ELT, T, Custom);
231 setOperationAction(ISD::INSERT_VECTOR_ELT, T, Custom);
232 }
233 if (EnableUnimplementedWasmSIMDInstrs) {
234 for (auto T : {MVT::v2i64, MVT::v2f64}) {
235 setOperationAction(ISD::EXTRACT_VECTOR_ELT, T, Custom);
236 setOperationAction(ISD::INSERT_VECTOR_ELT, T, Custom);
237 }
238 }
239 }
240
Derek Schuffffa143c2015-11-10 00:30:57 +0000241 // Trap lowers to wasm unreachable
242 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Derek Schuff18ba1922017-08-30 18:07:45 +0000243
Heejin Ahn5ef4d5f2018-05-31 22:25:54 +0000244 // Exception handling intrinsics
245 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Heejin Ahnda419bd2018-11-14 02:46:21 +0000246 setOperationAction(ISD::INTRINSIC_VOID, MVT::Other, Custom);
Heejin Ahn5ef4d5f2018-05-31 22:25:54 +0000247
Derek Schuff18ba1922017-08-30 18:07:45 +0000248 setMaxAtomicSizeInBitsSupported(64);
Dan Gohmanbfaf7e12015-07-02 21:36:25 +0000249}
Dan Gohman10e730a2015-06-29 23:51:55 +0000250
Heejin Ahne8653bb2018-08-07 00:22:22 +0000251TargetLowering::AtomicExpansionKind
252WebAssemblyTargetLowering::shouldExpandAtomicRMWInIR(AtomicRMWInst *AI) const {
253 // We have wasm instructions for these
254 switch (AI->getOperation()) {
255 case AtomicRMWInst::Add:
256 case AtomicRMWInst::Sub:
257 case AtomicRMWInst::And:
258 case AtomicRMWInst::Or:
259 case AtomicRMWInst::Xor:
260 case AtomicRMWInst::Xchg:
261 return AtomicExpansionKind::None;
262 default:
263 break;
264 }
265 return AtomicExpansionKind::CmpXChg;
266}
267
Dan Gohman7b634842015-08-24 18:44:37 +0000268FastISel *WebAssemblyTargetLowering::createFastISel(
269 FunctionLoweringInfo &FuncInfo, const TargetLibraryInfo *LibInfo) const {
270 return WebAssembly::createFastISel(FuncInfo, LibInfo);
271}
272
JF Bastienaf111db2015-08-24 22:16:48 +0000273bool WebAssemblyTargetLowering::isOffsetFoldingLegal(
Dan Gohman7a6b9822015-11-29 22:32:02 +0000274 const GlobalAddressSDNode * /*GA*/) const {
Dan Gohmana4b710a2015-12-06 19:33:32 +0000275 // All offsets can be folded.
276 return true;
JF Bastienaf111db2015-08-24 22:16:48 +0000277}
278
Dan Gohman7a6b9822015-11-29 22:32:02 +0000279MVT WebAssemblyTargetLowering::getScalarShiftAmountTy(const DataLayout & /*DL*/,
JF Bastienfda53372015-08-03 00:00:11 +0000280 EVT VT) const {
Dan Gohmana8483752015-12-10 00:26:26 +0000281 unsigned BitWidth = NextPowerOf2(VT.getSizeInBits() - 1);
Heejin Ahnf208f632018-09-05 01:27:38 +0000282 if (BitWidth > 1 && BitWidth < 8)
283 BitWidth = 8;
Dan Gohman41729532015-12-16 23:25:51 +0000284
285 if (BitWidth > 64) {
Dan Gohmana01e8bd2016-05-14 02:15:47 +0000286 // The shift will be lowered to a libcall, and compiler-rt libcalls expect
287 // the count to be an i32.
288 BitWidth = 32;
Dan Gohman41729532015-12-16 23:25:51 +0000289 assert(BitWidth >= Log2_32_Ceil(VT.getSizeInBits()) &&
Dan Gohmana01e8bd2016-05-14 02:15:47 +0000290 "32-bit shift counts ought to be enough for anyone");
Dan Gohman41729532015-12-16 23:25:51 +0000291 }
292
Dan Gohmana8483752015-12-10 00:26:26 +0000293 MVT Result = MVT::getIntegerVT(BitWidth);
294 assert(Result != MVT::INVALID_SIMPLE_VALUE_TYPE &&
295 "Unable to represent scalar shift amount type");
296 return Result;
JF Bastienfda53372015-08-03 00:00:11 +0000297}
298
Dan Gohmancdd48b82017-11-28 01:13:40 +0000299// Lower an fp-to-int conversion operator from the LLVM opcode, which has an
300// undefined result on invalid/overflow, to the WebAssembly opcode, which
301// traps on invalid/overflow.
Heejin Ahnf208f632018-09-05 01:27:38 +0000302static MachineBasicBlock *LowerFPToInt(MachineInstr &MI, DebugLoc DL,
303 MachineBasicBlock *BB,
304 const TargetInstrInfo &TII,
305 bool IsUnsigned, bool Int64,
306 bool Float64, unsigned LoweredOpcode) {
Dan Gohmancdd48b82017-11-28 01:13:40 +0000307 MachineRegisterInfo &MRI = BB->getParent()->getRegInfo();
308
309 unsigned OutReg = MI.getOperand(0).getReg();
310 unsigned InReg = MI.getOperand(1).getReg();
311
312 unsigned Abs = Float64 ? WebAssembly::ABS_F64 : WebAssembly::ABS_F32;
313 unsigned FConst = Float64 ? WebAssembly::CONST_F64 : WebAssembly::CONST_F32;
314 unsigned LT = Float64 ? WebAssembly::LT_F64 : WebAssembly::LT_F32;
Dan Gohman580c1022017-11-29 20:20:11 +0000315 unsigned GE = Float64 ? WebAssembly::GE_F64 : WebAssembly::GE_F32;
Dan Gohmancdd48b82017-11-28 01:13:40 +0000316 unsigned IConst = Int64 ? WebAssembly::CONST_I64 : WebAssembly::CONST_I32;
Dan Gohman580c1022017-11-29 20:20:11 +0000317 unsigned Eqz = WebAssembly::EQZ_I32;
318 unsigned And = WebAssembly::AND_I32;
Dan Gohmancdd48b82017-11-28 01:13:40 +0000319 int64_t Limit = Int64 ? INT64_MIN : INT32_MIN;
320 int64_t Substitute = IsUnsigned ? 0 : Limit;
321 double CmpVal = IsUnsigned ? -(double)Limit * 2.0 : -(double)Limit;
David Blaikie21109242017-12-15 23:52:06 +0000322 auto &Context = BB->getParent()->getFunction().getContext();
Dan Gohmancdd48b82017-11-28 01:13:40 +0000323 Type *Ty = Float64 ? Type::getDoubleTy(Context) : Type::getFloatTy(Context);
324
325 const BasicBlock *LLVM_BB = BB->getBasicBlock();
326 MachineFunction *F = BB->getParent();
327 MachineBasicBlock *TrueMBB = F->CreateMachineBasicBlock(LLVM_BB);
328 MachineBasicBlock *FalseMBB = F->CreateMachineBasicBlock(LLVM_BB);
329 MachineBasicBlock *DoneMBB = F->CreateMachineBasicBlock(LLVM_BB);
330
331 MachineFunction::iterator It = ++BB->getIterator();
332 F->insert(It, FalseMBB);
333 F->insert(It, TrueMBB);
334 F->insert(It, DoneMBB);
335
336 // Transfer the remainder of BB and its successor edges to DoneMBB.
337 DoneMBB->splice(DoneMBB->begin(), BB,
Heejin Ahnf208f632018-09-05 01:27:38 +0000338 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohmancdd48b82017-11-28 01:13:40 +0000339 DoneMBB->transferSuccessorsAndUpdatePHIs(BB);
340
341 BB->addSuccessor(TrueMBB);
342 BB->addSuccessor(FalseMBB);
343 TrueMBB->addSuccessor(DoneMBB);
344 FalseMBB->addSuccessor(DoneMBB);
345
Dan Gohman580c1022017-11-29 20:20:11 +0000346 unsigned Tmp0, Tmp1, CmpReg, EqzReg, FalseReg, TrueReg;
Dan Gohmancdd48b82017-11-28 01:13:40 +0000347 Tmp0 = MRI.createVirtualRegister(MRI.getRegClass(InReg));
348 Tmp1 = MRI.createVirtualRegister(MRI.getRegClass(InReg));
Dan Gohman580c1022017-11-29 20:20:11 +0000349 CmpReg = MRI.createVirtualRegister(&WebAssembly::I32RegClass);
350 EqzReg = MRI.createVirtualRegister(&WebAssembly::I32RegClass);
351 FalseReg = MRI.createVirtualRegister(MRI.getRegClass(OutReg));
352 TrueReg = MRI.createVirtualRegister(MRI.getRegClass(OutReg));
Dan Gohmancdd48b82017-11-28 01:13:40 +0000353
354 MI.eraseFromParent();
Dan Gohman580c1022017-11-29 20:20:11 +0000355 // For signed numbers, we can do a single comparison to determine whether
356 // fabs(x) is within range.
Dan Gohmancdd48b82017-11-28 01:13:40 +0000357 if (IsUnsigned) {
358 Tmp0 = InReg;
359 } else {
Heejin Ahnf208f632018-09-05 01:27:38 +0000360 BuildMI(BB, DL, TII.get(Abs), Tmp0).addReg(InReg);
Dan Gohmancdd48b82017-11-28 01:13:40 +0000361 }
362 BuildMI(BB, DL, TII.get(FConst), Tmp1)
363 .addFPImm(cast<ConstantFP>(ConstantFP::get(Ty, CmpVal)));
Heejin Ahnf208f632018-09-05 01:27:38 +0000364 BuildMI(BB, DL, TII.get(LT), CmpReg).addReg(Tmp0).addReg(Tmp1);
Dan Gohman580c1022017-11-29 20:20:11 +0000365
366 // For unsigned numbers, we have to do a separate comparison with zero.
367 if (IsUnsigned) {
368 Tmp1 = MRI.createVirtualRegister(MRI.getRegClass(InReg));
Heejin Ahnf208f632018-09-05 01:27:38 +0000369 unsigned SecondCmpReg =
370 MRI.createVirtualRegister(&WebAssembly::I32RegClass);
Dan Gohman580c1022017-11-29 20:20:11 +0000371 unsigned AndReg = MRI.createVirtualRegister(&WebAssembly::I32RegClass);
372 BuildMI(BB, DL, TII.get(FConst), Tmp1)
373 .addFPImm(cast<ConstantFP>(ConstantFP::get(Ty, 0.0)));
Heejin Ahnf208f632018-09-05 01:27:38 +0000374 BuildMI(BB, DL, TII.get(GE), SecondCmpReg).addReg(Tmp0).addReg(Tmp1);
375 BuildMI(BB, DL, TII.get(And), AndReg).addReg(CmpReg).addReg(SecondCmpReg);
Dan Gohman580c1022017-11-29 20:20:11 +0000376 CmpReg = AndReg;
377 }
378
Heejin Ahnf208f632018-09-05 01:27:38 +0000379 BuildMI(BB, DL, TII.get(Eqz), EqzReg).addReg(CmpReg);
Dan Gohman580c1022017-11-29 20:20:11 +0000380
381 // Create the CFG diamond to select between doing the conversion or using
382 // the substitute value.
Heejin Ahnf208f632018-09-05 01:27:38 +0000383 BuildMI(BB, DL, TII.get(WebAssembly::BR_IF)).addMBB(TrueMBB).addReg(EqzReg);
384 BuildMI(FalseMBB, DL, TII.get(LoweredOpcode), FalseReg).addReg(InReg);
385 BuildMI(FalseMBB, DL, TII.get(WebAssembly::BR)).addMBB(DoneMBB);
386 BuildMI(TrueMBB, DL, TII.get(IConst), TrueReg).addImm(Substitute);
Dan Gohmancdd48b82017-11-28 01:13:40 +0000387 BuildMI(*DoneMBB, DoneMBB->begin(), DL, TII.get(TargetOpcode::PHI), OutReg)
Dan Gohman580c1022017-11-29 20:20:11 +0000388 .addReg(FalseReg)
Dan Gohmancdd48b82017-11-28 01:13:40 +0000389 .addMBB(FalseMBB)
Dan Gohman580c1022017-11-29 20:20:11 +0000390 .addReg(TrueReg)
Dan Gohmancdd48b82017-11-28 01:13:40 +0000391 .addMBB(TrueMBB);
392
393 return DoneMBB;
394}
395
Heejin Ahnf208f632018-09-05 01:27:38 +0000396MachineBasicBlock *WebAssemblyTargetLowering::EmitInstrWithCustomInserter(
397 MachineInstr &MI, MachineBasicBlock *BB) const {
Dan Gohmancdd48b82017-11-28 01:13:40 +0000398 const TargetInstrInfo &TII = *Subtarget->getInstrInfo();
399 DebugLoc DL = MI.getDebugLoc();
400
401 switch (MI.getOpcode()) {
Heejin Ahnf208f632018-09-05 01:27:38 +0000402 default:
403 llvm_unreachable("Unexpected instr type to insert");
Dan Gohmancdd48b82017-11-28 01:13:40 +0000404 case WebAssembly::FP_TO_SINT_I32_F32:
405 return LowerFPToInt(MI, DL, BB, TII, false, false, false,
406 WebAssembly::I32_TRUNC_S_F32);
407 case WebAssembly::FP_TO_UINT_I32_F32:
408 return LowerFPToInt(MI, DL, BB, TII, true, false, false,
409 WebAssembly::I32_TRUNC_U_F32);
410 case WebAssembly::FP_TO_SINT_I64_F32:
411 return LowerFPToInt(MI, DL, BB, TII, false, true, false,
412 WebAssembly::I64_TRUNC_S_F32);
413 case WebAssembly::FP_TO_UINT_I64_F32:
414 return LowerFPToInt(MI, DL, BB, TII, true, true, false,
415 WebAssembly::I64_TRUNC_U_F32);
416 case WebAssembly::FP_TO_SINT_I32_F64:
417 return LowerFPToInt(MI, DL, BB, TII, false, false, true,
418 WebAssembly::I32_TRUNC_S_F64);
419 case WebAssembly::FP_TO_UINT_I32_F64:
420 return LowerFPToInt(MI, DL, BB, TII, true, false, true,
421 WebAssembly::I32_TRUNC_U_F64);
422 case WebAssembly::FP_TO_SINT_I64_F64:
423 return LowerFPToInt(MI, DL, BB, TII, false, true, true,
424 WebAssembly::I64_TRUNC_S_F64);
425 case WebAssembly::FP_TO_UINT_I64_F64:
426 return LowerFPToInt(MI, DL, BB, TII, true, true, true,
427 WebAssembly::I64_TRUNC_U_F64);
Heejin Ahnf208f632018-09-05 01:27:38 +0000428 llvm_unreachable("Unexpected instruction to emit with custom inserter");
Dan Gohmancdd48b82017-11-28 01:13:40 +0000429 }
430}
431
Heejin Ahnf208f632018-09-05 01:27:38 +0000432const char *
433WebAssemblyTargetLowering::getTargetNodeName(unsigned Opcode) const {
JF Bastien480c8402015-08-11 20:13:18 +0000434 switch (static_cast<WebAssemblyISD::NodeType>(Opcode)) {
Heejin Ahnf208f632018-09-05 01:27:38 +0000435 case WebAssemblyISD::FIRST_NUMBER:
436 break;
437#define HANDLE_NODETYPE(NODE) \
438 case WebAssemblyISD::NODE: \
JF Bastienaf111db2015-08-24 22:16:48 +0000439 return "WebAssemblyISD::" #NODE;
440#include "WebAssemblyISD.def"
441#undef HANDLE_NODETYPE
JF Bastien480c8402015-08-11 20:13:18 +0000442 }
443 return nullptr;
444}
445
Dan Gohmanf19ed562015-11-13 01:42:29 +0000446std::pair<unsigned, const TargetRegisterClass *>
447WebAssemblyTargetLowering::getRegForInlineAsmConstraint(
448 const TargetRegisterInfo *TRI, StringRef Constraint, MVT VT) const {
449 // First, see if this is a constraint that directly corresponds to a
450 // WebAssembly register class.
451 if (Constraint.size() == 1) {
452 switch (Constraint[0]) {
Heejin Ahnf208f632018-09-05 01:27:38 +0000453 case 'r':
454 assert(VT != MVT::iPTR && "Pointer MVT not expected here");
455 if (Subtarget->hasSIMD128() && VT.isVector()) {
456 if (VT.getSizeInBits() == 128)
457 return std::make_pair(0U, &WebAssembly::V128RegClass);
458 }
459 if (VT.isInteger() && !VT.isVector()) {
460 if (VT.getSizeInBits() <= 32)
461 return std::make_pair(0U, &WebAssembly::I32RegClass);
462 if (VT.getSizeInBits() <= 64)
463 return std::make_pair(0U, &WebAssembly::I64RegClass);
464 }
465 break;
466 default:
467 break;
Dan Gohmanf19ed562015-11-13 01:42:29 +0000468 }
469 }
470
471 return TargetLowering::getRegForInlineAsmConstraint(TRI, Constraint, VT);
472}
473
Dan Gohman3192ddf2015-11-19 23:04:59 +0000474bool WebAssemblyTargetLowering::isCheapToSpeculateCttz() const {
475 // Assume ctz is a relatively cheap operation.
476 return true;
477}
478
479bool WebAssemblyTargetLowering::isCheapToSpeculateCtlz() const {
480 // Assume clz is a relatively cheap operation.
481 return true;
482}
483
Dan Gohman4b9d7912015-12-15 22:01:29 +0000484bool WebAssemblyTargetLowering::isLegalAddressingMode(const DataLayout &DL,
485 const AddrMode &AM,
Heejin Ahnf208f632018-09-05 01:27:38 +0000486 Type *Ty, unsigned AS,
Jonas Paulsson024e3192017-07-21 11:59:37 +0000487 Instruction *I) const {
Dan Gohman4b9d7912015-12-15 22:01:29 +0000488 // WebAssembly offsets are added as unsigned without wrapping. The
489 // isLegalAddressingMode gives us no way to determine if wrapping could be
490 // happening, so we approximate this by accepting only non-negative offsets.
Heejin Ahnf208f632018-09-05 01:27:38 +0000491 if (AM.BaseOffs < 0)
492 return false;
Dan Gohman4b9d7912015-12-15 22:01:29 +0000493
494 // WebAssembly has no scale register operands.
Heejin Ahnf208f632018-09-05 01:27:38 +0000495 if (AM.Scale != 0)
496 return false;
Dan Gohman4b9d7912015-12-15 22:01:29 +0000497
498 // Everything else is legal.
499 return true;
500}
501
Dan Gohmanbb372242016-01-26 03:39:31 +0000502bool WebAssemblyTargetLowering::allowsMisalignedMemoryAccesses(
Derek Schuff3f063292016-02-11 20:57:09 +0000503 EVT /*VT*/, unsigned /*AddrSpace*/, unsigned /*Align*/, bool *Fast) const {
Dan Gohmanbb372242016-01-26 03:39:31 +0000504 // WebAssembly supports unaligned accesses, though it should be declared
505 // with the p2align attribute on loads and stores which do so, and there
506 // may be a performance impact. We tell LLVM they're "fast" because
Dan Gohmanfb619e92016-01-26 14:55:17 +0000507 // for the kinds of things that LLVM uses this for (merging adjacent stores
Dan Gohmanbb372242016-01-26 03:39:31 +0000508 // of constants, etc.), WebAssembly implementations will either want the
509 // unaligned access or they'll split anyway.
Heejin Ahnf208f632018-09-05 01:27:38 +0000510 if (Fast)
511 *Fast = true;
Dan Gohmanbb372242016-01-26 03:39:31 +0000512 return true;
513}
514
Reid Klecknerb5180542017-03-21 16:57:19 +0000515bool WebAssemblyTargetLowering::isIntDivCheap(EVT VT,
516 AttributeList Attr) const {
Dan Gohmanb4c3c382016-05-18 14:29:42 +0000517 // The current thinking is that wasm engines will perform this optimization,
518 // so we can save on code size.
519 return true;
520}
521
Simon Pilgrim99f70162018-06-28 17:27:09 +0000522EVT WebAssemblyTargetLowering::getSetCCResultType(const DataLayout &DL,
523 LLVMContext &C,
524 EVT VT) const {
525 if (VT.isVector())
526 return VT.changeVectorElementTypeToInteger();
527
528 return TargetLowering::getSetCCResultType(DL, C, VT);
529}
530
Heejin Ahn4128cb02018-08-02 21:44:24 +0000531bool WebAssemblyTargetLowering::getTgtMemIntrinsic(IntrinsicInfo &Info,
532 const CallInst &I,
533 MachineFunction &MF,
534 unsigned Intrinsic) const {
535 switch (Intrinsic) {
536 case Intrinsic::wasm_atomic_notify:
537 Info.opc = ISD::INTRINSIC_W_CHAIN;
538 Info.memVT = MVT::i32;
539 Info.ptrVal = I.getArgOperand(0);
540 Info.offset = 0;
541 Info.align = 4;
542 // atomic.notify instruction does not really load the memory specified with
543 // this argument, but MachineMemOperand should either be load or store, so
544 // we set this to a load.
545 // FIXME Volatile isn't really correct, but currently all LLVM atomic
546 // instructions are treated as volatiles in the backend, so we should be
547 // consistent. The same applies for wasm_atomic_wait intrinsics too.
548 Info.flags = MachineMemOperand::MOVolatile | MachineMemOperand::MOLoad;
549 return true;
550 case Intrinsic::wasm_atomic_wait_i32:
551 Info.opc = ISD::INTRINSIC_W_CHAIN;
552 Info.memVT = MVT::i32;
553 Info.ptrVal = I.getArgOperand(0);
554 Info.offset = 0;
555 Info.align = 4;
556 Info.flags = MachineMemOperand::MOVolatile | MachineMemOperand::MOLoad;
557 return true;
558 case Intrinsic::wasm_atomic_wait_i64:
559 Info.opc = ISD::INTRINSIC_W_CHAIN;
560 Info.memVT = MVT::i64;
561 Info.ptrVal = I.getArgOperand(0);
562 Info.offset = 0;
563 Info.align = 8;
564 Info.flags = MachineMemOperand::MOVolatile | MachineMemOperand::MOLoad;
565 return true;
566 default:
567 return false;
568 }
569}
570
Dan Gohman10e730a2015-06-29 23:51:55 +0000571//===----------------------------------------------------------------------===//
572// WebAssembly Lowering private implementation.
573//===----------------------------------------------------------------------===//
574
575//===----------------------------------------------------------------------===//
576// Lowering Code
577//===----------------------------------------------------------------------===//
578
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000579static void fail(const SDLoc &DL, SelectionDAG &DAG, const char *msg) {
JF Bastienb9073fb2015-07-22 21:28:15 +0000580 MachineFunction &MF = DAG.getMachineFunction();
581 DAG.getContext()->diagnose(
David Blaikie21109242017-12-15 23:52:06 +0000582 DiagnosticInfoUnsupported(MF.getFunction(), msg, DL.getDebugLoc()));
JF Bastienb9073fb2015-07-22 21:28:15 +0000583}
584
Dan Gohman85dbdda2015-12-04 17:16:07 +0000585// Test whether the given calling convention is supported.
Dan Gohmana3f5ce52015-12-04 17:18:32 +0000586static bool CallingConvSupported(CallingConv::ID CallConv) {
Dan Gohman85dbdda2015-12-04 17:16:07 +0000587 // We currently support the language-independent target-independent
Dan Gohman1ce2b1a2015-12-04 18:27:03 +0000588 // conventions. We don't yet have a way to annotate calls with properties like
589 // "cold", and we don't have any call-clobbered registers, so these are mostly
590 // all handled the same.
Dan Gohmana3f5ce52015-12-04 17:18:32 +0000591 return CallConv == CallingConv::C || CallConv == CallingConv::Fast ||
Dan Gohman1ce2b1a2015-12-04 18:27:03 +0000592 CallConv == CallingConv::Cold ||
593 CallConv == CallingConv::PreserveMost ||
594 CallConv == CallingConv::PreserveAll ||
595 CallConv == CallingConv::CXX_FAST_TLS;
Dan Gohman85dbdda2015-12-04 17:16:07 +0000596}
597
Heejin Ahnf208f632018-09-05 01:27:38 +0000598SDValue
599WebAssemblyTargetLowering::LowerCall(CallLoweringInfo &CLI,
600 SmallVectorImpl<SDValue> &InVals) const {
JF Bastiend8a9d662015-08-24 21:59:51 +0000601 SelectionDAG &DAG = CLI.DAG;
602 SDLoc DL = CLI.DL;
603 SDValue Chain = CLI.Chain;
604 SDValue Callee = CLI.Callee;
605 MachineFunction &MF = DAG.getMachineFunction();
Derek Schuff992d83f2016-02-10 20:14:15 +0000606 auto Layout = MF.getDataLayout();
JF Bastiend8a9d662015-08-24 21:59:51 +0000607
608 CallingConv::ID CallConv = CLI.CallConv;
Dan Gohman85dbdda2015-12-04 17:16:07 +0000609 if (!CallingConvSupported(CallConv))
Dan Gohman9cc692b2015-10-02 20:54:23 +0000610 fail(DL, DAG,
611 "WebAssembly doesn't support language-specific or target-specific "
612 "calling conventions yet");
JF Bastiend8a9d662015-08-24 21:59:51 +0000613 if (CLI.IsPatchPoint)
614 fail(DL, DAG, "WebAssembly doesn't support patch point yet");
615
Dan Gohman9cc692b2015-10-02 20:54:23 +0000616 // WebAssembly doesn't currently support explicit tail calls. If they are
617 // required, fail. Otherwise, just disable them.
618 if ((CallConv == CallingConv::Fast && CLI.IsTailCall &&
619 MF.getTarget().Options.GuaranteedTailCallOpt) ||
Peter Collingbourne081ffe22017-07-26 19:15:29 +0000620 (CLI.CS && CLI.CS.isMustTailCall()))
Dan Gohman9cc692b2015-10-02 20:54:23 +0000621 fail(DL, DAG, "WebAssembly doesn't support tail call yet");
622 CLI.IsTailCall = false;
623
JF Bastiend8a9d662015-08-24 21:59:51 +0000624 SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins;
Dan Gohmane590b332015-09-09 01:52:45 +0000625 if (Ins.size() > 1)
626 fail(DL, DAG, "WebAssembly doesn't support more than 1 returned value yet");
627
Dan Gohman2d822e72015-12-04 17:12:52 +0000628 SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
Derek Schuff4dd67782016-01-27 21:17:39 +0000629 SmallVectorImpl<SDValue> &OutVals = CLI.OutVals;
Dan Gohman910ba332018-06-26 03:18:38 +0000630 unsigned NumFixedArgs = 0;
Derek Schuff4dd67782016-01-27 21:17:39 +0000631 for (unsigned i = 0; i < Outs.size(); ++i) {
632 const ISD::OutputArg &Out = Outs[i];
633 SDValue &OutVal = OutVals[i];
Dan Gohman7935fa32015-12-10 00:22:40 +0000634 if (Out.Flags.isNest())
635 fail(DL, DAG, "WebAssembly hasn't implemented nest arguments");
Dan Gohman2d822e72015-12-04 17:12:52 +0000636 if (Out.Flags.isInAlloca())
Dan Gohman7935fa32015-12-10 00:22:40 +0000637 fail(DL, DAG, "WebAssembly hasn't implemented inalloca arguments");
Dan Gohman2d822e72015-12-04 17:12:52 +0000638 if (Out.Flags.isInConsecutiveRegs())
Dan Gohman7935fa32015-12-10 00:22:40 +0000639 fail(DL, DAG, "WebAssembly hasn't implemented cons regs arguments");
Dan Gohman2d822e72015-12-04 17:12:52 +0000640 if (Out.Flags.isInConsecutiveRegsLast())
Dan Gohman7935fa32015-12-10 00:22:40 +0000641 fail(DL, DAG, "WebAssembly hasn't implemented cons regs last arguments");
Dan Gohmana6771b32016-02-12 21:30:18 +0000642 if (Out.Flags.isByVal() && Out.Flags.getByValSize() != 0) {
Matthias Braun941a7052016-07-28 18:40:00 +0000643 auto &MFI = MF.getFrameInfo();
644 int FI = MFI.CreateStackObject(Out.Flags.getByValSize(),
645 Out.Flags.getByValAlign(),
646 /*isSS=*/false);
Derek Schuff4dd67782016-01-27 21:17:39 +0000647 SDValue SizeNode =
648 DAG.getConstant(Out.Flags.getByValSize(), DL, MVT::i32);
Derek Schuff992d83f2016-02-10 20:14:15 +0000649 SDValue FINode = DAG.getFrameIndex(FI, getPointerTy(Layout));
Derek Schuff4dd67782016-01-27 21:17:39 +0000650 Chain = DAG.getMemcpy(
651 Chain, DL, FINode, OutVal, SizeNode, Out.Flags.getByValAlign(),
Dan Gohman476ffce2016-02-17 01:43:37 +0000652 /*isVolatile*/ false, /*AlwaysInline=*/false,
Derek Schuff4dd67782016-01-27 21:17:39 +0000653 /*isTailCall*/ false, MachinePointerInfo(), MachinePointerInfo());
654 OutVal = FINode;
655 }
Dan Gohman910ba332018-06-26 03:18:38 +0000656 // Count the number of fixed args *after* legalization.
657 NumFixedArgs += Out.IsFixed;
Dan Gohman2d822e72015-12-04 17:12:52 +0000658 }
659
JF Bastiend8a9d662015-08-24 21:59:51 +0000660 bool IsVarArg = CLI.IsVarArg;
Derek Schuff992d83f2016-02-10 20:14:15 +0000661 auto PtrVT = getPointerTy(Layout);
Dan Gohmane590b332015-09-09 01:52:45 +0000662
JF Bastiend8a9d662015-08-24 21:59:51 +0000663 // Analyze operands of the call, assigning locations to each operand.
664 SmallVector<CCValAssign, 16> ArgLocs;
665 CCState CCInfo(CallConv, IsVarArg, MF, ArgLocs, *DAG.getContext());
JF Bastiend8a9d662015-08-24 21:59:51 +0000666
Dan Gohman35bfb242015-12-04 23:22:35 +0000667 if (IsVarArg) {
Derek Schuff27501e22016-02-10 19:51:04 +0000668 // Outgoing non-fixed arguments are placed in a buffer. First
669 // compute their offsets and the total amount of buffer space needed.
Dan Gohman35bfb242015-12-04 23:22:35 +0000670 for (SDValue Arg :
671 make_range(OutVals.begin() + NumFixedArgs, OutVals.end())) {
672 EVT VT = Arg.getValueType();
673 assert(VT != MVT::iPTR && "Legalized args should be concrete");
674 Type *Ty = VT.getTypeForEVT(*DAG.getContext());
Derek Schuff992d83f2016-02-10 20:14:15 +0000675 unsigned Offset = CCInfo.AllocateStack(Layout.getTypeAllocSize(Ty),
676 Layout.getABITypeAlignment(Ty));
Dan Gohman35bfb242015-12-04 23:22:35 +0000677 CCInfo.addLoc(CCValAssign::getMem(ArgLocs.size(), VT.getSimpleVT(),
678 Offset, VT.getSimpleVT(),
679 CCValAssign::Full));
680 }
681 }
682
683 unsigned NumBytes = CCInfo.getAlignedCallFrameSize();
684
Derek Schuff27501e22016-02-10 19:51:04 +0000685 SDValue FINode;
686 if (IsVarArg && NumBytes) {
Dan Gohman35bfb242015-12-04 23:22:35 +0000687 // For non-fixed arguments, next emit stores to store the argument values
Derek Schuff27501e22016-02-10 19:51:04 +0000688 // to the stack buffer at the offsets computed above.
Matthias Braun941a7052016-07-28 18:40:00 +0000689 int FI = MF.getFrameInfo().CreateStackObject(NumBytes,
690 Layout.getStackAlignment(),
691 /*isSS=*/false);
Dan Gohman35bfb242015-12-04 23:22:35 +0000692 unsigned ValNo = 0;
693 SmallVector<SDValue, 8> Chains;
694 for (SDValue Arg :
695 make_range(OutVals.begin() + NumFixedArgs, OutVals.end())) {
696 assert(ArgLocs[ValNo].getValNo() == ValNo &&
697 "ArgLocs should remain in order and only hold varargs args");
698 unsigned Offset = ArgLocs[ValNo++].getLocMemOffset();
Derek Schuff992d83f2016-02-10 20:14:15 +0000699 FINode = DAG.getFrameIndex(FI, getPointerTy(Layout));
Derek Schuff27501e22016-02-10 19:51:04 +0000700 SDValue Add = DAG.getNode(ISD::ADD, DL, PtrVT, FINode,
Dan Gohman35bfb242015-12-04 23:22:35 +0000701 DAG.getConstant(Offset, DL, PtrVT));
Heejin Ahnf208f632018-09-05 01:27:38 +0000702 Chains.push_back(
703 DAG.getStore(Chain, DL, Arg, Add,
704 MachinePointerInfo::getFixedStack(MF, FI, Offset), 0));
Dan Gohman35bfb242015-12-04 23:22:35 +0000705 }
706 if (!Chains.empty())
707 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other, Chains);
Derek Schuff27501e22016-02-10 19:51:04 +0000708 } else if (IsVarArg) {
709 FINode = DAG.getIntPtrConstant(0, DL);
Dan Gohman35bfb242015-12-04 23:22:35 +0000710 }
711
712 // Compute the operands for the CALLn node.
JF Bastiend8a9d662015-08-24 21:59:51 +0000713 SmallVector<SDValue, 16> Ops;
714 Ops.push_back(Chain);
JF Bastienaf111db2015-08-24 22:16:48 +0000715 Ops.push_back(Callee);
Dan Gohman35bfb242015-12-04 23:22:35 +0000716
717 // Add all fixed arguments. Note that for non-varargs calls, NumFixedArgs
718 // isn't reliable.
719 Ops.append(OutVals.begin(),
720 IsVarArg ? OutVals.begin() + NumFixedArgs : OutVals.end());
Derek Schuff27501e22016-02-10 19:51:04 +0000721 // Add a pointer to the vararg buffer.
Heejin Ahnf208f632018-09-05 01:27:38 +0000722 if (IsVarArg)
723 Ops.push_back(FINode);
JF Bastiend8a9d662015-08-24 21:59:51 +0000724
Derek Schuff27501e22016-02-10 19:51:04 +0000725 SmallVector<EVT, 8> InTys;
Dan Gohman2d822e72015-12-04 17:12:52 +0000726 for (const auto &In : Ins) {
Dan Gohman7935fa32015-12-10 00:22:40 +0000727 assert(!In.Flags.isByVal() && "byval is not valid for return values");
728 assert(!In.Flags.isNest() && "nest is not valid for return values");
Dan Gohman2d822e72015-12-04 17:12:52 +0000729 if (In.Flags.isInAlloca())
Dan Gohman7935fa32015-12-10 00:22:40 +0000730 fail(DL, DAG, "WebAssembly hasn't implemented inalloca return values");
Dan Gohman2d822e72015-12-04 17:12:52 +0000731 if (In.Flags.isInConsecutiveRegs())
Dan Gohman7935fa32015-12-10 00:22:40 +0000732 fail(DL, DAG, "WebAssembly hasn't implemented cons regs return values");
Dan Gohman2d822e72015-12-04 17:12:52 +0000733 if (In.Flags.isInConsecutiveRegsLast())
Dan Gohman4b9d7912015-12-15 22:01:29 +0000734 fail(DL, DAG,
735 "WebAssembly hasn't implemented cons regs last return values");
Dan Gohman2d822e72015-12-04 17:12:52 +0000736 // Ignore In.getOrigAlign() because all our arguments are passed in
737 // registers.
Derek Schuff27501e22016-02-10 19:51:04 +0000738 InTys.push_back(In.VT);
Dan Gohman2d822e72015-12-04 17:12:52 +0000739 }
Derek Schuff27501e22016-02-10 19:51:04 +0000740 InTys.push_back(MVT::Other);
741 SDVTList InTyList = DAG.getVTList(InTys);
Dan Gohmanf71abef2015-09-09 16:13:47 +0000742 SDValue Res =
743 DAG.getNode(Ins.empty() ? WebAssemblyISD::CALL0 : WebAssemblyISD::CALL1,
Derek Schuff27501e22016-02-10 19:51:04 +0000744 DL, InTyList, Ops);
JF Bastienaf111db2015-08-24 22:16:48 +0000745 if (Ins.empty()) {
746 Chain = Res;
747 } else {
748 InVals.push_back(Res);
749 Chain = Res.getValue(1);
750 }
JF Bastiend8a9d662015-08-24 21:59:51 +0000751
JF Bastiend8a9d662015-08-24 21:59:51 +0000752 return Chain;
753}
754
JF Bastienb9073fb2015-07-22 21:28:15 +0000755bool WebAssemblyTargetLowering::CanLowerReturn(
Dan Gohman7a6b9822015-11-29 22:32:02 +0000756 CallingConv::ID /*CallConv*/, MachineFunction & /*MF*/, bool /*IsVarArg*/,
757 const SmallVectorImpl<ISD::OutputArg> &Outs,
758 LLVMContext & /*Context*/) const {
JF Bastienb9073fb2015-07-22 21:28:15 +0000759 // WebAssembly can't currently handle returning tuples.
760 return Outs.size() <= 1;
761}
762
763SDValue WebAssemblyTargetLowering::LowerReturn(
Dan Gohman35bfb242015-12-04 23:22:35 +0000764 SDValue Chain, CallingConv::ID CallConv, bool /*IsVarArg*/,
JF Bastienb9073fb2015-07-22 21:28:15 +0000765 const SmallVectorImpl<ISD::OutputArg> &Outs,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000766 const SmallVectorImpl<SDValue> &OutVals, const SDLoc &DL,
JF Bastienb9073fb2015-07-22 21:28:15 +0000767 SelectionDAG &DAG) const {
JF Bastienb9073fb2015-07-22 21:28:15 +0000768 assert(Outs.size() <= 1 && "WebAssembly can only return up to one value");
Dan Gohman85dbdda2015-12-04 17:16:07 +0000769 if (!CallingConvSupported(CallConv))
JF Bastienb9073fb2015-07-22 21:28:15 +0000770 fail(DL, DAG, "WebAssembly doesn't support non-C calling conventions");
771
JF Bastien600aee92015-07-31 17:53:38 +0000772 SmallVector<SDValue, 4> RetOps(1, Chain);
773 RetOps.append(OutVals.begin(), OutVals.end());
JF Bastien4a2d5602015-07-31 21:04:18 +0000774 Chain = DAG.getNode(WebAssemblyISD::RETURN, DL, MVT::Other, RetOps);
JF Bastienb9073fb2015-07-22 21:28:15 +0000775
Dan Gohman754cd112015-11-11 01:33:02 +0000776 // Record the number and types of the return values.
777 for (const ISD::OutputArg &Out : Outs) {
Dan Gohmanac132e92015-12-02 23:40:03 +0000778 assert(!Out.Flags.isByVal() && "byval is not valid for return values");
779 assert(!Out.Flags.isNest() && "nest is not valid for return values");
Dan Gohman35bfb242015-12-04 23:22:35 +0000780 assert(Out.IsFixed && "non-fixed return value is not valid");
Dan Gohman754cd112015-11-11 01:33:02 +0000781 if (Out.Flags.isInAlloca())
782 fail(DL, DAG, "WebAssembly hasn't implemented inalloca results");
Dan Gohman754cd112015-11-11 01:33:02 +0000783 if (Out.Flags.isInConsecutiveRegs())
784 fail(DL, DAG, "WebAssembly hasn't implemented cons regs results");
785 if (Out.Flags.isInConsecutiveRegsLast())
786 fail(DL, DAG, "WebAssembly hasn't implemented cons regs last results");
Dan Gohman754cd112015-11-11 01:33:02 +0000787 }
788
JF Bastienb9073fb2015-07-22 21:28:15 +0000789 return Chain;
790}
791
792SDValue WebAssemblyTargetLowering::LowerFormalArguments(
Derek Schuff27501e22016-02-10 19:51:04 +0000793 SDValue Chain, CallingConv::ID CallConv, bool IsVarArg,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000794 const SmallVectorImpl<ISD::InputArg> &Ins, const SDLoc &DL,
795 SelectionDAG &DAG, SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman85dbdda2015-12-04 17:16:07 +0000796 if (!CallingConvSupported(CallConv))
JF Bastienb9073fb2015-07-22 21:28:15 +0000797 fail(DL, DAG, "WebAssembly doesn't support non-C calling conventions");
JF Bastienb9073fb2015-07-22 21:28:15 +0000798
Dan Gohman2726b882016-10-06 22:29:32 +0000799 MachineFunction &MF = DAG.getMachineFunction();
800 auto *MFI = MF.getInfo<WebAssemblyFunctionInfo>();
801
Dan Gohmanfb3e0592015-11-25 19:36:19 +0000802 // Set up the incoming ARGUMENTS value, which serves to represent the liveness
803 // of the incoming values before they're represented by virtual registers.
804 MF.getRegInfo().addLiveIn(WebAssembly::ARGUMENTS);
805
JF Bastien600aee92015-07-31 17:53:38 +0000806 for (const ISD::InputArg &In : Ins) {
JF Bastien600aee92015-07-31 17:53:38 +0000807 if (In.Flags.isInAlloca())
808 fail(DL, DAG, "WebAssembly hasn't implemented inalloca arguments");
809 if (In.Flags.isNest())
810 fail(DL, DAG, "WebAssembly hasn't implemented nest arguments");
JF Bastien600aee92015-07-31 17:53:38 +0000811 if (In.Flags.isInConsecutiveRegs())
812 fail(DL, DAG, "WebAssembly hasn't implemented cons regs arguments");
813 if (In.Flags.isInConsecutiveRegsLast())
814 fail(DL, DAG, "WebAssembly hasn't implemented cons regs last arguments");
Dan Gohman9c54d3b2015-11-25 18:13:18 +0000815 // Ignore In.getOrigAlign() because all our arguments are passed in
816 // registers.
Heejin Ahnf208f632018-09-05 01:27:38 +0000817 InVals.push_back(In.Used ? DAG.getNode(WebAssemblyISD::ARGUMENT, DL, In.VT,
818 DAG.getTargetConstant(InVals.size(),
819 DL, MVT::i32))
820 : DAG.getUNDEF(In.VT));
Dan Gohman754cd112015-11-11 01:33:02 +0000821
822 // Record the number and types of arguments.
Derek Schuff27501e22016-02-10 19:51:04 +0000823 MFI->addParam(In.VT);
JF Bastien600aee92015-07-31 17:53:38 +0000824 }
JF Bastienb9073fb2015-07-22 21:28:15 +0000825
Derek Schuff27501e22016-02-10 19:51:04 +0000826 // Varargs are copied into a buffer allocated by the caller, and a pointer to
827 // the buffer is passed as an argument.
828 if (IsVarArg) {
829 MVT PtrVT = getPointerTy(MF.getDataLayout());
830 unsigned VarargVreg =
831 MF.getRegInfo().createVirtualRegister(getRegClassFor(PtrVT));
832 MFI->setVarargBufferVreg(VarargVreg);
833 Chain = DAG.getCopyToReg(
834 Chain, DL, VarargVreg,
835 DAG.getNode(WebAssemblyISD::ARGUMENT, DL, PtrVT,
836 DAG.getTargetConstant(Ins.size(), DL, MVT::i32)));
837 MFI->addParam(PtrVT);
838 }
Dan Gohman35bfb242015-12-04 23:22:35 +0000839
Derek Schuff77a7a382018-10-03 22:22:48 +0000840 // Record the number and types of arguments and results.
Dan Gohman2726b882016-10-06 22:29:32 +0000841 SmallVector<MVT, 4> Params;
842 SmallVector<MVT, 4> Results;
Derek Schuff77a7a382018-10-03 22:22:48 +0000843 ComputeSignatureVTs(MF.getFunction().getFunctionType(), MF.getFunction(),
844 DAG.getTarget(), Params, Results);
Dan Gohman2726b882016-10-06 22:29:32 +0000845 for (MVT VT : Results)
846 MFI->addResult(VT);
Derek Schuff77a7a382018-10-03 22:22:48 +0000847 // TODO: Use signatures in WebAssemblyMachineFunctionInfo too and unify
848 // the param logic here with ComputeSignatureVTs
849 assert(MFI->getParams().size() == Params.size() &&
850 std::equal(MFI->getParams().begin(), MFI->getParams().end(),
851 Params.begin()));
Dan Gohman2726b882016-10-06 22:29:32 +0000852
JF Bastienb9073fb2015-07-22 21:28:15 +0000853 return Chain;
854}
855
Dan Gohman10e730a2015-06-29 23:51:55 +0000856//===----------------------------------------------------------------------===//
JF Bastienaf111db2015-08-24 22:16:48 +0000857// Custom lowering hooks.
Dan Gohman10e730a2015-06-29 23:51:55 +0000858//===----------------------------------------------------------------------===//
859
JF Bastienaf111db2015-08-24 22:16:48 +0000860SDValue WebAssemblyTargetLowering::LowerOperation(SDValue Op,
861 SelectionDAG &DAG) const {
Derek Schuff51699a82016-02-12 22:56:03 +0000862 SDLoc DL(Op);
JF Bastienaf111db2015-08-24 22:16:48 +0000863 switch (Op.getOpcode()) {
Heejin Ahnf208f632018-09-05 01:27:38 +0000864 default:
865 llvm_unreachable("unimplemented operation lowering");
866 return SDValue();
867 case ISD::FrameIndex:
868 return LowerFrameIndex(Op, DAG);
869 case ISD::GlobalAddress:
870 return LowerGlobalAddress(Op, DAG);
871 case ISD::ExternalSymbol:
872 return LowerExternalSymbol(Op, DAG);
873 case ISD::JumpTable:
874 return LowerJumpTable(Op, DAG);
875 case ISD::BR_JT:
876 return LowerBR_JT(Op, DAG);
877 case ISD::VASTART:
878 return LowerVASTART(Op, DAG);
879 case ISD::BlockAddress:
880 case ISD::BRIND:
881 fail(DL, DAG, "WebAssembly hasn't implemented computed gotos");
882 return SDValue();
883 case ISD::RETURNADDR: // Probably nothing meaningful can be returned here.
884 fail(DL, DAG, "WebAssembly hasn't implemented __builtin_return_address");
885 return SDValue();
886 case ISD::FRAMEADDR:
887 return LowerFRAMEADDR(Op, DAG);
888 case ISD::CopyToReg:
889 return LowerCopyToReg(Op, DAG);
890 case ISD::INTRINSIC_WO_CHAIN:
891 return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Thomas Livelyfb84fd72018-11-02 00:06:56 +0000892 case ISD::EXTRACT_VECTOR_ELT:
893 case ISD::INSERT_VECTOR_ELT:
894 return LowerAccessVectorElement(Op, DAG);
Heejin Ahnda419bd2018-11-14 02:46:21 +0000895 case ISD::INTRINSIC_VOID:
896 return LowerINTRINSIC_VOID(Op, DAG);
Thomas Livelya0d25812018-09-07 21:54:46 +0000897 case ISD::VECTOR_SHUFFLE:
898 return LowerVECTOR_SHUFFLE(Op, DAG);
Thomas Lively55735d52018-10-20 01:31:18 +0000899 case ISD::SHL:
900 case ISD::SRA:
901 case ISD::SRL:
902 return LowerShift(Op, DAG);
JF Bastienaf111db2015-08-24 22:16:48 +0000903 }
904}
905
Derek Schuffaadc89c2016-02-16 18:18:36 +0000906SDValue WebAssemblyTargetLowering::LowerCopyToReg(SDValue Op,
907 SelectionDAG &DAG) const {
908 SDValue Src = Op.getOperand(2);
909 if (isa<FrameIndexSDNode>(Src.getNode())) {
910 // CopyToReg nodes don't support FrameIndex operands. Other targets select
911 // the FI to some LEA-like instruction, but since we don't have that, we
912 // need to insert some kind of instruction that can take an FI operand and
913 // produces a value usable by CopyToReg (i.e. in a vreg). So insert a dummy
914 // copy_local between Op and its FI operand.
Dan Gohman02c08712016-02-20 23:09:44 +0000915 SDValue Chain = Op.getOperand(0);
Derek Schuffaadc89c2016-02-16 18:18:36 +0000916 SDLoc DL(Op);
Dan Gohman02c08712016-02-20 23:09:44 +0000917 unsigned Reg = cast<RegisterSDNode>(Op.getOperand(1))->getReg();
Derek Schuffaadc89c2016-02-16 18:18:36 +0000918 EVT VT = Src.getValueType();
Heejin Ahnf208f632018-09-05 01:27:38 +0000919 SDValue Copy(DAG.getMachineNode(VT == MVT::i32 ? WebAssembly::COPY_I32
920 : WebAssembly::COPY_I64,
921 DL, VT, Src),
922 0);
Dan Gohman02c08712016-02-20 23:09:44 +0000923 return Op.getNode()->getNumValues() == 1
924 ? DAG.getCopyToReg(Chain, DL, Reg, Copy)
Heejin Ahnf208f632018-09-05 01:27:38 +0000925 : DAG.getCopyToReg(Chain, DL, Reg, Copy,
926 Op.getNumOperands() == 4 ? Op.getOperand(3)
927 : SDValue());
Derek Schuffaadc89c2016-02-16 18:18:36 +0000928 }
929 return SDValue();
930}
931
Derek Schuff9769deb2015-12-11 23:49:46 +0000932SDValue WebAssemblyTargetLowering::LowerFrameIndex(SDValue Op,
933 SelectionDAG &DAG) const {
934 int FI = cast<FrameIndexSDNode>(Op)->getIndex();
935 return DAG.getTargetFrameIndex(FI, Op.getValueType());
936}
937
Dan Gohman94c65662016-02-16 23:48:04 +0000938SDValue WebAssemblyTargetLowering::LowerFRAMEADDR(SDValue Op,
939 SelectionDAG &DAG) const {
940 // Non-zero depths are not supported by WebAssembly currently. Use the
941 // legalizer's default expansion, which is to return 0 (what this function is
942 // documented to do).
Dan Gohman1d547bf2016-02-17 00:14:03 +0000943 if (Op.getConstantOperandVal(0) > 0)
Dan Gohman94c65662016-02-16 23:48:04 +0000944 return SDValue();
945
Matthias Braun941a7052016-07-28 18:40:00 +0000946 DAG.getMachineFunction().getFrameInfo().setFrameAddressIsTaken(true);
Dan Gohman94c65662016-02-16 23:48:04 +0000947 EVT VT = Op.getValueType();
948 unsigned FP =
949 Subtarget->getRegisterInfo()->getFrameRegister(DAG.getMachineFunction());
950 return DAG.getCopyFromReg(DAG.getEntryNode(), SDLoc(Op), FP, VT);
951}
952
JF Bastienaf111db2015-08-24 22:16:48 +0000953SDValue WebAssemblyTargetLowering::LowerGlobalAddress(SDValue Op,
954 SelectionDAG &DAG) const {
955 SDLoc DL(Op);
956 const auto *GA = cast<GlobalAddressSDNode>(Op);
957 EVT VT = Op.getValueType();
Dan Gohman26c67652016-01-11 23:38:05 +0000958 assert(GA->getTargetFlags() == 0 &&
959 "Unexpected target flags on generic GlobalAddressSDNode");
JF Bastienaf111db2015-08-24 22:16:48 +0000960 if (GA->getAddressSpace() != 0)
961 fail(DL, DAG, "WebAssembly only expects the 0 address space");
Dan Gohman4b9d7912015-12-15 22:01:29 +0000962 return DAG.getNode(
963 WebAssemblyISD::Wrapper, DL, VT,
964 DAG.getTargetGlobalAddress(GA->getGlobal(), DL, VT, GA->getOffset()));
JF Bastienaf111db2015-08-24 22:16:48 +0000965}
966
Heejin Ahnf208f632018-09-05 01:27:38 +0000967SDValue
968WebAssemblyTargetLowering::LowerExternalSymbol(SDValue Op,
969 SelectionDAG &DAG) const {
Dan Gohman2c8fe6a2015-11-25 16:44:29 +0000970 SDLoc DL(Op);
971 const auto *ES = cast<ExternalSymbolSDNode>(Op);
972 EVT VT = Op.getValueType();
Dan Gohman26c67652016-01-11 23:38:05 +0000973 assert(ES->getTargetFlags() == 0 &&
974 "Unexpected target flags on generic ExternalSymbolSDNode");
975 // Set the TargetFlags to 0x1 which indicates that this is a "function"
976 // symbol rather than a data symbol. We do this unconditionally even though
977 // we don't know anything about the symbol other than its name, because all
978 // external symbols used in target-independent SelectionDAG code are for
979 // functions.
Heejin Ahnf208f632018-09-05 01:27:38 +0000980 return DAG.getNode(
981 WebAssemblyISD::Wrapper, DL, VT,
982 DAG.getTargetExternalSymbol(ES->getSymbol(), VT,
983 WebAssemblyII::MO_SYMBOL_FUNCTION));
Dan Gohman2c8fe6a2015-11-25 16:44:29 +0000984}
985
Dan Gohman950a13c2015-09-16 16:51:30 +0000986SDValue WebAssemblyTargetLowering::LowerJumpTable(SDValue Op,
987 SelectionDAG &DAG) const {
988 // There's no need for a Wrapper node because we always incorporate a jump
Dan Gohman14026062016-03-08 03:18:12 +0000989 // table operand into a BR_TABLE instruction, rather than ever
Dan Gohmanbb7ce8e2015-11-20 03:02:49 +0000990 // materializing it in a register.
Dan Gohman950a13c2015-09-16 16:51:30 +0000991 const JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
992 return DAG.getTargetJumpTable(JT->getIndex(), Op.getValueType(),
993 JT->getTargetFlags());
994}
995
996SDValue WebAssemblyTargetLowering::LowerBR_JT(SDValue Op,
997 SelectionDAG &DAG) const {
998 SDLoc DL(Op);
999 SDValue Chain = Op.getOperand(0);
1000 const auto *JT = cast<JumpTableSDNode>(Op.getOperand(1));
1001 SDValue Index = Op.getOperand(2);
1002 assert(JT->getTargetFlags() == 0 && "WebAssembly doesn't set target flags");
1003
1004 SmallVector<SDValue, 8> Ops;
1005 Ops.push_back(Chain);
1006 Ops.push_back(Index);
1007
1008 MachineJumpTableInfo *MJTI = DAG.getMachineFunction().getJumpTableInfo();
1009 const auto &MBBs = MJTI->getJumpTables()[JT->getIndex()].MBBs;
1010
Dan Gohman14026062016-03-08 03:18:12 +00001011 // Add an operand for each case.
Heejin Ahnf208f632018-09-05 01:27:38 +00001012 for (auto MBB : MBBs)
1013 Ops.push_back(DAG.getBasicBlock(MBB));
Dan Gohman14026062016-03-08 03:18:12 +00001014
Dan Gohman950a13c2015-09-16 16:51:30 +00001015 // TODO: For now, we just pick something arbitrary for a default case for now.
1016 // We really want to sniff out the guard and put in the real default case (and
1017 // delete the guard).
1018 Ops.push_back(DAG.getBasicBlock(MBBs[0]));
1019
Dan Gohman14026062016-03-08 03:18:12 +00001020 return DAG.getNode(WebAssemblyISD::BR_TABLE, DL, MVT::Other, Ops);
Dan Gohman950a13c2015-09-16 16:51:30 +00001021}
1022
Dan Gohman35bfb242015-12-04 23:22:35 +00001023SDValue WebAssemblyTargetLowering::LowerVASTART(SDValue Op,
1024 SelectionDAG &DAG) const {
1025 SDLoc DL(Op);
1026 EVT PtrVT = getPointerTy(DAG.getMachineFunction().getDataLayout());
1027
Derek Schuff27501e22016-02-10 19:51:04 +00001028 auto *MFI = DAG.getMachineFunction().getInfo<WebAssemblyFunctionInfo>();
Dan Gohman35bfb242015-12-04 23:22:35 +00001029 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Derek Schuff27501e22016-02-10 19:51:04 +00001030
1031 SDValue ArgN = DAG.getCopyFromReg(DAG.getEntryNode(), DL,
1032 MFI->getVarargBufferVreg(), PtrVT);
1033 return DAG.getStore(Op.getOperand(0), DL, ArgN, Op.getOperand(1),
Derek Schuff1a946e42016-07-15 19:35:43 +00001034 MachinePointerInfo(SV), 0);
Dan Gohman35bfb242015-12-04 23:22:35 +00001035}
1036
Heejin Ahn5ef4d5f2018-05-31 22:25:54 +00001037SDValue
1038WebAssemblyTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
1039 SelectionDAG &DAG) const {
1040 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
1041 SDLoc DL(Op);
1042 switch (IntNo) {
1043 default:
1044 return {}; // Don't custom lower most intrinsics.
Thomas Lively5d461c92018-10-03 23:02:23 +00001045
Heejin Ahn24faf852018-10-25 23:55:10 +00001046 case Intrinsic::wasm_lsda: {
1047 MachineFunction &MF = DAG.getMachineFunction();
1048 EVT VT = Op.getValueType();
1049 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
1050 MVT PtrVT = TLI.getPointerTy(DAG.getDataLayout());
1051 auto &Context = MF.getMMI().getContext();
1052 MCSymbol *S = Context.getOrCreateSymbol(Twine("GCC_except_table") +
1053 Twine(MF.getFunctionNumber()));
1054 return DAG.getNode(WebAssemblyISD::Wrapper, DL, VT,
1055 DAG.getMCSymbol(S, PtrVT));
1056 }
Heejin Ahn5ef4d5f2018-05-31 22:25:54 +00001057 }
1058}
1059
Thomas Livelya0d25812018-09-07 21:54:46 +00001060SDValue
Heejin Ahnda419bd2018-11-14 02:46:21 +00001061WebAssemblyTargetLowering::LowerINTRINSIC_VOID(SDValue Op,
1062 SelectionDAG &DAG) const {
1063 MachineFunction &MF = DAG.getMachineFunction();
1064 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
1065 SDLoc DL(Op);
1066
1067 switch (IntNo) {
1068 default:
1069 return {}; // Don't custom lower most intrinsics.
1070
1071 case Intrinsic::wasm_throw: {
1072 int Tag = cast<ConstantSDNode>(Op.getOperand(2).getNode())->getZExtValue();
1073 switch (Tag) {
1074 case CPP_EXCEPTION: {
1075 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
1076 MVT PtrVT = TLI.getPointerTy(DAG.getDataLayout());
1077 const char *SymName = MF.createExternalSymbolName("__cpp_exception");
1078 SDValue SymNode =
1079 DAG.getNode(WebAssemblyISD::Wrapper, DL, PtrVT,
1080 DAG.getTargetExternalSymbol(
1081 SymName, PtrVT, WebAssemblyII::MO_SYMBOL_EVENT));
1082 return DAG.getNode(WebAssemblyISD::THROW, DL,
1083 MVT::Other, // outchain type
1084 {
1085 Op.getOperand(0), // inchain
1086 SymNode, // exception symbol
1087 Op.getOperand(3) // thrown value
1088 });
1089 }
1090 default:
1091 llvm_unreachable("Invalid tag!");
1092 }
1093 break;
1094 }
1095 }
1096}
1097
1098SDValue
Thomas Livelya0d25812018-09-07 21:54:46 +00001099WebAssemblyTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
1100 SelectionDAG &DAG) const {
1101 SDLoc DL(Op);
1102 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(Op.getNode())->getMask();
1103 MVT VecType = Op.getOperand(0).getSimpleValueType();
1104 assert(VecType.is128BitVector() && "Unexpected shuffle vector type");
1105 size_t LaneBytes = VecType.getVectorElementType().getSizeInBits() / 8;
1106
1107 // Space for two vector args and sixteen mask indices
1108 SDValue Ops[18];
1109 size_t OpIdx = 0;
1110 Ops[OpIdx++] = Op.getOperand(0);
1111 Ops[OpIdx++] = Op.getOperand(1);
1112
1113 // Expand mask indices to byte indices and materialize them as operands
1114 for (size_t I = 0, Lanes = Mask.size(); I < Lanes; ++I) {
1115 for (size_t J = 0; J < LaneBytes; ++J) {
Thomas Lively11a332d02018-10-19 19:08:06 +00001116 // Lower undefs (represented by -1 in mask) to zero
1117 uint64_t ByteIndex =
1118 Mask[I] == -1 ? 0 : (uint64_t)Mask[I] * LaneBytes + J;
1119 Ops[OpIdx++] = DAG.getConstant(ByteIndex, DL, MVT::i32);
Thomas Livelya0d25812018-09-07 21:54:46 +00001120 }
1121 }
1122
Thomas Livelyed951342018-10-24 23:27:40 +00001123 return DAG.getNode(WebAssemblyISD::SHUFFLE, DL, Op.getValueType(), Ops);
Thomas Livelya0d25812018-09-07 21:54:46 +00001124}
1125
Thomas Livelyfb84fd72018-11-02 00:06:56 +00001126SDValue
1127WebAssemblyTargetLowering::LowerAccessVectorElement(SDValue Op,
1128 SelectionDAG &DAG) const {
1129 // Allow constant lane indices, expand variable lane indices
1130 SDNode *IdxNode = Op.getOperand(Op.getNumOperands() - 1).getNode();
1131 if (isa<ConstantSDNode>(IdxNode) || IdxNode->isUndef())
1132 return Op;
1133 else
1134 // Perform default expansion
1135 return SDValue();
1136}
1137
Thomas Lively55735d52018-10-20 01:31:18 +00001138SDValue WebAssemblyTargetLowering::LowerShift(SDValue Op,
1139 SelectionDAG &DAG) const {
1140 SDLoc DL(Op);
Thomas Livelyb2382c82018-11-02 00:39:57 +00001141
1142 // Only manually lower vector shifts
1143 assert(Op.getSimpleValueType().isVector());
1144
1145 // Unroll non-splat vector shifts
1146 BuildVectorSDNode *ShiftVec;
1147 SDValue SplatVal;
1148 if (!(ShiftVec = dyn_cast<BuildVectorSDNode>(Op.getOperand(1).getNode())) ||
1149 !(SplatVal = ShiftVec->getSplatValue()))
1150 return DAG.UnrollVectorOp(Op.getNode());
1151
1152 // All splats except i64x2 const splats are handled by patterns
1153 ConstantSDNode *SplatConst = dyn_cast<ConstantSDNode>(SplatVal);
1154 if (!SplatConst || Op.getSimpleValueType() != MVT::v2i64)
Thomas Lively55735d52018-10-20 01:31:18 +00001155 return Op;
Thomas Livelyb2382c82018-11-02 00:39:57 +00001156
1157 // i64x2 const splats are custom lowered to avoid unnecessary wraps
Thomas Lively55735d52018-10-20 01:31:18 +00001158 unsigned Opcode;
1159 switch (Op.getOpcode()) {
1160 case ISD::SHL:
1161 Opcode = WebAssemblyISD::VEC_SHL;
1162 break;
1163 case ISD::SRA:
1164 Opcode = WebAssemblyISD::VEC_SHR_S;
1165 break;
1166 case ISD::SRL:
1167 Opcode = WebAssemblyISD::VEC_SHR_U;
1168 break;
1169 default:
1170 llvm_unreachable("unexpected opcode");
Thomas Lively55735d52018-10-20 01:31:18 +00001171 }
Thomas Livelyb2382c82018-11-02 00:39:57 +00001172 APInt Shift = SplatConst->getAPIntValue().zextOrTrunc(32);
Thomas Lively55735d52018-10-20 01:31:18 +00001173 return DAG.getNode(Opcode, DL, Op.getValueType(), Op.getOperand(0),
Thomas Livelyb2382c82018-11-02 00:39:57 +00001174 DAG.getConstant(Shift, DL, MVT::i32));
Thomas Lively55735d52018-10-20 01:31:18 +00001175}
1176
Dan Gohman10e730a2015-06-29 23:51:55 +00001177//===----------------------------------------------------------------------===//
1178// WebAssembly Optimization Hooks
1179//===----------------------------------------------------------------------===//