blob: 418ceca5713f500716498c29d42cb09c3e4a62b4 [file] [log] [blame]
Dan Gohman10e730a2015-06-29 23:51:55 +00001//=- WebAssemblyISelLowering.cpp - WebAssembly DAG Lowering Implementation -==//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9///
10/// \file
Adrian Prantl5f8f34e42018-05-01 15:54:18 +000011/// This file implements the WebAssemblyTargetLowering class.
Dan Gohman10e730a2015-06-29 23:51:55 +000012///
13//===----------------------------------------------------------------------===//
14
15#include "WebAssemblyISelLowering.h"
16#include "MCTargetDesc/WebAssemblyMCTargetDesc.h"
17#include "WebAssemblyMachineFunctionInfo.h"
18#include "WebAssemblySubtarget.h"
19#include "WebAssemblyTargetMachine.h"
Dan Gohman10e730a2015-06-29 23:51:55 +000020#include "llvm/CodeGen/Analysis.h"
JF Bastienaf111db2015-08-24 22:16:48 +000021#include "llvm/CodeGen/CallingConvLower.h"
Dan Gohmancdd48b82017-11-28 01:13:40 +000022#include "llvm/CodeGen/MachineInstrBuilder.h"
Dan Gohman950a13c2015-09-16 16:51:30 +000023#include "llvm/CodeGen/MachineJumpTableInfo.h"
Heejin Ahn24faf852018-10-25 23:55:10 +000024#include "llvm/CodeGen/MachineModuleInfo.h"
Dan Gohman10e730a2015-06-29 23:51:55 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
26#include "llvm/CodeGen/SelectionDAG.h"
Heejin Ahnda419bd2018-11-14 02:46:21 +000027#include "llvm/CodeGen/WasmEHFuncInfo.h"
Oliver Stannard02fa1c82016-01-28 13:19:47 +000028#include "llvm/IR/DiagnosticInfo.h"
JF Bastienb9073fb2015-07-22 21:28:15 +000029#include "llvm/IR/DiagnosticPrinter.h"
Dan Gohman10e730a2015-06-29 23:51:55 +000030#include "llvm/IR/Function.h"
31#include "llvm/IR/Intrinsics.h"
Dan Gohman10e730a2015-06-29 23:51:55 +000032#include "llvm/Support/Debug.h"
33#include "llvm/Support/ErrorHandling.h"
34#include "llvm/Support/raw_ostream.h"
35#include "llvm/Target/TargetOptions.h"
36using namespace llvm;
37
38#define DEBUG_TYPE "wasm-lower"
39
Heejin Ahn5831e9c2018-08-09 23:58:51 +000040// Emit proposed instructions that may not have been implemented in engines
41cl::opt<bool> EnableUnimplementedWasmSIMDInstrs(
42 "wasm-enable-unimplemented-simd",
43 cl::desc("Emit potentially-unimplemented WebAssembly SIMD instructions"),
44 cl::init(false));
45
Dan Gohman10e730a2015-06-29 23:51:55 +000046WebAssemblyTargetLowering::WebAssemblyTargetLowering(
47 const TargetMachine &TM, const WebAssemblySubtarget &STI)
Dan Gohmanbfaf7e12015-07-02 21:36:25 +000048 : TargetLowering(TM), Subtarget(&STI) {
JF Bastienaf111db2015-08-24 22:16:48 +000049 auto MVTPtr = Subtarget->hasAddr64() ? MVT::i64 : MVT::i32;
50
JF Bastien71d29ac2015-08-12 17:53:29 +000051 // Booleans always contain 0 or 1.
52 setBooleanContents(ZeroOrOneBooleanContent);
Thomas Lively5ea17d42018-10-20 01:35:23 +000053 // Except in SIMD vectors
54 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Dan Gohmanbfaf7e12015-07-02 21:36:25 +000055 // WebAssembly does not produce floating-point exceptions on normal floating
56 // point operations.
57 setHasFloatingPointExceptions(false);
Dan Gohman489abd72015-07-07 22:38:06 +000058 // We don't know the microarchitecture here, so just reduce register pressure.
59 setSchedulingPreference(Sched::RegPressure);
JF Bastienb9073fb2015-07-22 21:28:15 +000060 // Tell ISel that we have a stack pointer.
61 setStackPointerRegisterToSaveRestore(
62 Subtarget->hasAddr64() ? WebAssembly::SP64 : WebAssembly::SP32);
63 // Set up the register classes.
Dan Gohmand0bf9812015-09-26 01:09:44 +000064 addRegisterClass(MVT::i32, &WebAssembly::I32RegClass);
65 addRegisterClass(MVT::i64, &WebAssembly::I64RegClass);
66 addRegisterClass(MVT::f32, &WebAssembly::F32RegClass);
67 addRegisterClass(MVT::f64, &WebAssembly::F64RegClass);
Derek Schuff39bf39f2016-08-02 23:16:09 +000068 if (Subtarget->hasSIMD128()) {
69 addRegisterClass(MVT::v16i8, &WebAssembly::V128RegClass);
70 addRegisterClass(MVT::v8i16, &WebAssembly::V128RegClass);
71 addRegisterClass(MVT::v4i32, &WebAssembly::V128RegClass);
72 addRegisterClass(MVT::v4f32, &WebAssembly::V128RegClass);
Heejin Ahn5831e9c2018-08-09 23:58:51 +000073 if (EnableUnimplementedWasmSIMDInstrs) {
74 addRegisterClass(MVT::v2i64, &WebAssembly::V128RegClass);
75 addRegisterClass(MVT::v2f64, &WebAssembly::V128RegClass);
76 }
Derek Schuff39bf39f2016-08-02 23:16:09 +000077 }
JF Bastienb9073fb2015-07-22 21:28:15 +000078 // Compute derived properties from the register classes.
79 computeRegisterProperties(Subtarget->getRegisterInfo());
80
JF Bastienaf111db2015-08-24 22:16:48 +000081 setOperationAction(ISD::GlobalAddress, MVTPtr, Custom);
Dan Gohman2c8fe6a2015-11-25 16:44:29 +000082 setOperationAction(ISD::ExternalSymbol, MVTPtr, Custom);
Dan Gohman950a13c2015-09-16 16:51:30 +000083 setOperationAction(ISD::JumpTable, MVTPtr, Custom);
Derek Schuff51699a82016-02-12 22:56:03 +000084 setOperationAction(ISD::BlockAddress, MVTPtr, Custom);
85 setOperationAction(ISD::BRIND, MVT::Other, Custom);
JF Bastienaf111db2015-08-24 22:16:48 +000086
Dan Gohman35bfb242015-12-04 23:22:35 +000087 // Take the default expansion for va_arg, va_copy, and va_end. There is no
88 // default action for va_start, so we do that custom.
89 setOperationAction(ISD::VASTART, MVT::Other, Custom);
90 setOperationAction(ISD::VAARG, MVT::Other, Expand);
91 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
92 setOperationAction(ISD::VAEND, MVT::Other, Expand);
93
Thomas Livelyebd4c902018-09-12 17:56:00 +000094 for (auto T : {MVT::f32, MVT::f64, MVT::v4f32, MVT::v2f64}) {
JF Bastienda06bce2015-08-11 21:02:46 +000095 // Don't expand the floating-point types to constant pools.
96 setOperationAction(ISD::ConstantFP, T, Legal);
97 // Expand floating-point comparisons.
98 for (auto CC : {ISD::SETO, ISD::SETUO, ISD::SETUEQ, ISD::SETONE,
99 ISD::SETULT, ISD::SETULE, ISD::SETUGT, ISD::SETUGE})
100 setCondCodeAction(CC, T, Expand);
Dan Gohman32907a62015-08-20 22:57:13 +0000101 // Expand floating-point library function operators.
Heejin Ahnf208f632018-09-05 01:27:38 +0000102 for (auto Op :
103 {ISD::FSIN, ISD::FCOS, ISD::FSINCOS, ISD::FPOW, ISD::FREM, ISD::FMA})
Dan Gohman32907a62015-08-20 22:57:13 +0000104 setOperationAction(Op, T, Expand);
Dan Gohman896e53f2015-08-24 18:23:13 +0000105 // Note supported floating-point library function operators that otherwise
106 // default to expand.
Dan Gohman7a6b9822015-11-29 22:32:02 +0000107 for (auto Op :
108 {ISD::FCEIL, ISD::FFLOOR, ISD::FTRUNC, ISD::FNEARBYINT, ISD::FRINT})
Dan Gohman896e53f2015-08-24 18:23:13 +0000109 setOperationAction(Op, T, Legal);
Thomas Lively30f1d692018-10-24 22:49:55 +0000110 // Support minimum and maximum, which otherwise default to expand.
111 setOperationAction(ISD::FMINIMUM, T, Legal);
112 setOperationAction(ISD::FMAXIMUM, T, Legal);
Dan Gohmana63e8eb2017-02-22 16:28:00 +0000113 // WebAssembly currently has no builtin f16 support.
114 setOperationAction(ISD::FP16_TO_FP, T, Expand);
115 setOperationAction(ISD::FP_TO_FP16, T, Expand);
116 setLoadExtAction(ISD::EXTLOAD, T, MVT::f16, Expand);
117 setTruncStoreAction(T, MVT::f16, Expand);
JF Bastienda06bce2015-08-11 21:02:46 +0000118 }
Dan Gohman32907a62015-08-20 22:57:13 +0000119
Thomas Lively0aad98f2018-10-25 19:06:13 +0000120 // Support saturating add for i8x16 and i16x8
121 if (Subtarget->hasSIMD128())
122 for (auto T : {MVT::v16i8, MVT::v8i16})
123 for (auto Op : {ISD::SADDSAT, ISD::UADDSAT})
124 setOperationAction(Op, T, Legal);
125
Dan Gohman32907a62015-08-20 22:57:13 +0000126 for (auto T : {MVT::i32, MVT::i64}) {
127 // Expand unavailable integer operations.
Dan Gohman7a6b9822015-11-29 22:32:02 +0000128 for (auto Op :
Heejin Ahnf208f632018-09-05 01:27:38 +0000129 {ISD::BSWAP, ISD::SMUL_LOHI, ISD::UMUL_LOHI, ISD::MULHS, ISD::MULHU,
130 ISD::SDIVREM, ISD::UDIVREM, ISD::SHL_PARTS, ISD::SRA_PARTS,
131 ISD::SRL_PARTS, ISD::ADDC, ISD::ADDE, ISD::SUBC, ISD::SUBE}) {
Dan Gohman32907a62015-08-20 22:57:13 +0000132 setOperationAction(Op, T, Expand);
133 }
134 }
135
Thomas Lively2ee686d2018-08-22 23:06:27 +0000136 // There is no i64x2.mul instruction
137 setOperationAction(ISD::MUL, MVT::v2i64, Expand);
138
Thomas Livelya0d25812018-09-07 21:54:46 +0000139 // We have custom shuffle lowering to expose the shuffle mask
140 if (Subtarget->hasSIMD128()) {
141 for (auto T : {MVT::v16i8, MVT::v8i16, MVT::v4i32, MVT::v4f32}) {
142 setOperationAction(ISD::VECTOR_SHUFFLE, T, Custom);
143 }
144 if (EnableUnimplementedWasmSIMDInstrs) {
145 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
146 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
147 }
148 }
149
Thomas Livelyb2382c82018-11-02 00:39:57 +0000150 // Custom lowering since wasm shifts must have a scalar shift amount
151 if (Subtarget->hasSIMD128()) {
152 for (auto T : {MVT::v16i8, MVT::v8i16, MVT::v4i32})
153 for (auto Op : {ISD::SHL, ISD::SRA, ISD::SRL})
154 setOperationAction(Op, T, Custom);
155 if (EnableUnimplementedWasmSIMDInstrs)
156 for (auto Op : {ISD::SHL, ISD::SRA, ISD::SRL})
157 setOperationAction(Op, MVT::v2i64, Custom);
158 }
Thomas Lively55735d52018-10-20 01:31:18 +0000159
Thomas Lively38c902b2018-11-09 01:38:44 +0000160 // There are no select instructions for vectors
161 if (Subtarget->hasSIMD128())
162 for (auto Op : {ISD::VSELECT, ISD::SELECT_CC, ISD::SELECT}) {
163 for (auto T : {MVT::v16i8, MVT::v8i16, MVT::v4i32, MVT::v4f32})
164 setOperationAction(Op, T, Expand);
165 if (EnableUnimplementedWasmSIMDInstrs)
166 for (auto T : {MVT::v2i64, MVT::v2f64})
167 setOperationAction(Op, T, Expand);
168 }
Thomas Livelyd4891a12018-11-01 00:01:02 +0000169
Dan Gohman32907a62015-08-20 22:57:13 +0000170 // As a special case, these operators use the type to mean the type to
171 // sign-extend from.
Derek Schuffa519fe52017-09-13 00:29:06 +0000172 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Dan Gohman5d2b9352018-01-19 17:16:24 +0000173 if (!Subtarget->hasSignExt()) {
Derek Schuffa519fe52017-09-13 00:29:06 +0000174 for (auto T : {MVT::i8, MVT::i16, MVT::i32})
175 setOperationAction(ISD::SIGN_EXTEND_INREG, T, Expand);
176 }
Thomas Lively5ea17d42018-10-20 01:35:23 +0000177 for (auto T : MVT::integer_vector_valuetypes())
178 setOperationAction(ISD::SIGN_EXTEND_INREG, T, Expand);
Dan Gohman32907a62015-08-20 22:57:13 +0000179
180 // Dynamic stack allocation: use the default expansion.
181 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
182 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Dan Gohman2683a552015-08-24 22:31:52 +0000183 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVTPtr, Expand);
JF Bastien73ff6af2015-08-31 22:24:11 +0000184
Derek Schuff9769deb2015-12-11 23:49:46 +0000185 setOperationAction(ISD::FrameIndex, MVT::i32, Custom);
Derek Schuffaadc89c2016-02-16 18:18:36 +0000186 setOperationAction(ISD::CopyToReg, MVT::Other, Custom);
Derek Schuff9769deb2015-12-11 23:49:46 +0000187
Dan Gohman950a13c2015-09-16 16:51:30 +0000188 // Expand these forms; we pattern-match the forms that we can handle in isel.
189 for (auto T : {MVT::i32, MVT::i64, MVT::f32, MVT::f64})
190 for (auto Op : {ISD::BR_CC, ISD::SELECT_CC})
191 setOperationAction(Op, T, Expand);
192
193 // We have custom switch handling.
194 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
195
JF Bastien73ff6af2015-08-31 22:24:11 +0000196 // WebAssembly doesn't have:
197 // - Floating-point extending loads.
198 // - Floating-point truncating stores.
199 // - i1 extending loads.
Thomas Lively325c9c52018-10-25 01:46:07 +0000200 // - extending/truncating SIMD loads/stores
Dan Gohman60bddf12015-12-10 02:07:53 +0000201 setLoadExtAction(ISD::EXTLOAD, MVT::f64, MVT::f32, Expand);
JF Bastien73ff6af2015-08-31 22:24:11 +0000202 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
203 for (auto T : MVT::integer_valuetypes())
204 for (auto Ext : {ISD::EXTLOAD, ISD::ZEXTLOAD, ISD::SEXTLOAD})
205 setLoadExtAction(Ext, T, MVT::i1, Promote);
Thomas Lively325c9c52018-10-25 01:46:07 +0000206 if (Subtarget->hasSIMD128()) {
207 for (auto T : {MVT::v16i8, MVT::v8i16, MVT::v4i32, MVT::v2i64, MVT::v4f32,
208 MVT::v2f64}) {
209 for (auto MemT : MVT::vector_valuetypes()) {
210 if (MVT(T) != MemT) {
211 setTruncStoreAction(T, MemT, Expand);
212 for (auto Ext : {ISD::EXTLOAD, ISD::ZEXTLOAD, ISD::SEXTLOAD})
213 setLoadExtAction(Ext, T, MemT, Expand);
214 }
215 }
216 }
217 }
Derek Schuffffa143c2015-11-10 00:30:57 +0000218
Thomas Livelyfb84fd72018-11-02 00:06:56 +0000219 // Custom lower lane accesses to expand out variable indices
220 if (Subtarget->hasSIMD128()) {
221 for (auto T : {MVT::v16i8, MVT::v8i16, MVT::v4i32, MVT::v4f32}) {
222 setOperationAction(ISD::EXTRACT_VECTOR_ELT, T, Custom);
223 setOperationAction(ISD::INSERT_VECTOR_ELT, T, Custom);
224 }
225 if (EnableUnimplementedWasmSIMDInstrs) {
226 for (auto T : {MVT::v2i64, MVT::v2f64}) {
227 setOperationAction(ISD::EXTRACT_VECTOR_ELT, T, Custom);
228 setOperationAction(ISD::INSERT_VECTOR_ELT, T, Custom);
229 }
230 }
231 }
232
Derek Schuffffa143c2015-11-10 00:30:57 +0000233 // Trap lowers to wasm unreachable
234 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Derek Schuff18ba1922017-08-30 18:07:45 +0000235
Heejin Ahn5ef4d5f2018-05-31 22:25:54 +0000236 // Exception handling intrinsics
237 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Heejin Ahnda419bd2018-11-14 02:46:21 +0000238 setOperationAction(ISD::INTRINSIC_VOID, MVT::Other, Custom);
Heejin Ahn5ef4d5f2018-05-31 22:25:54 +0000239
Derek Schuff18ba1922017-08-30 18:07:45 +0000240 setMaxAtomicSizeInBitsSupported(64);
Dan Gohmanbfaf7e12015-07-02 21:36:25 +0000241}
Dan Gohman10e730a2015-06-29 23:51:55 +0000242
Heejin Ahne8653bb2018-08-07 00:22:22 +0000243TargetLowering::AtomicExpansionKind
244WebAssemblyTargetLowering::shouldExpandAtomicRMWInIR(AtomicRMWInst *AI) const {
245 // We have wasm instructions for these
246 switch (AI->getOperation()) {
247 case AtomicRMWInst::Add:
248 case AtomicRMWInst::Sub:
249 case AtomicRMWInst::And:
250 case AtomicRMWInst::Or:
251 case AtomicRMWInst::Xor:
252 case AtomicRMWInst::Xchg:
253 return AtomicExpansionKind::None;
254 default:
255 break;
256 }
257 return AtomicExpansionKind::CmpXChg;
258}
259
Dan Gohman7b634842015-08-24 18:44:37 +0000260FastISel *WebAssemblyTargetLowering::createFastISel(
261 FunctionLoweringInfo &FuncInfo, const TargetLibraryInfo *LibInfo) const {
262 return WebAssembly::createFastISel(FuncInfo, LibInfo);
263}
264
JF Bastienaf111db2015-08-24 22:16:48 +0000265bool WebAssemblyTargetLowering::isOffsetFoldingLegal(
Dan Gohman7a6b9822015-11-29 22:32:02 +0000266 const GlobalAddressSDNode * /*GA*/) const {
Dan Gohmana4b710a2015-12-06 19:33:32 +0000267 // All offsets can be folded.
268 return true;
JF Bastienaf111db2015-08-24 22:16:48 +0000269}
270
Dan Gohman7a6b9822015-11-29 22:32:02 +0000271MVT WebAssemblyTargetLowering::getScalarShiftAmountTy(const DataLayout & /*DL*/,
JF Bastienfda53372015-08-03 00:00:11 +0000272 EVT VT) const {
Dan Gohmana8483752015-12-10 00:26:26 +0000273 unsigned BitWidth = NextPowerOf2(VT.getSizeInBits() - 1);
Heejin Ahnf208f632018-09-05 01:27:38 +0000274 if (BitWidth > 1 && BitWidth < 8)
275 BitWidth = 8;
Dan Gohman41729532015-12-16 23:25:51 +0000276
277 if (BitWidth > 64) {
Dan Gohmana01e8bd2016-05-14 02:15:47 +0000278 // The shift will be lowered to a libcall, and compiler-rt libcalls expect
279 // the count to be an i32.
280 BitWidth = 32;
Dan Gohman41729532015-12-16 23:25:51 +0000281 assert(BitWidth >= Log2_32_Ceil(VT.getSizeInBits()) &&
Dan Gohmana01e8bd2016-05-14 02:15:47 +0000282 "32-bit shift counts ought to be enough for anyone");
Dan Gohman41729532015-12-16 23:25:51 +0000283 }
284
Dan Gohmana8483752015-12-10 00:26:26 +0000285 MVT Result = MVT::getIntegerVT(BitWidth);
286 assert(Result != MVT::INVALID_SIMPLE_VALUE_TYPE &&
287 "Unable to represent scalar shift amount type");
288 return Result;
JF Bastienfda53372015-08-03 00:00:11 +0000289}
290
Dan Gohmancdd48b82017-11-28 01:13:40 +0000291// Lower an fp-to-int conversion operator from the LLVM opcode, which has an
292// undefined result on invalid/overflow, to the WebAssembly opcode, which
293// traps on invalid/overflow.
Heejin Ahnf208f632018-09-05 01:27:38 +0000294static MachineBasicBlock *LowerFPToInt(MachineInstr &MI, DebugLoc DL,
295 MachineBasicBlock *BB,
296 const TargetInstrInfo &TII,
297 bool IsUnsigned, bool Int64,
298 bool Float64, unsigned LoweredOpcode) {
Dan Gohmancdd48b82017-11-28 01:13:40 +0000299 MachineRegisterInfo &MRI = BB->getParent()->getRegInfo();
300
301 unsigned OutReg = MI.getOperand(0).getReg();
302 unsigned InReg = MI.getOperand(1).getReg();
303
304 unsigned Abs = Float64 ? WebAssembly::ABS_F64 : WebAssembly::ABS_F32;
305 unsigned FConst = Float64 ? WebAssembly::CONST_F64 : WebAssembly::CONST_F32;
306 unsigned LT = Float64 ? WebAssembly::LT_F64 : WebAssembly::LT_F32;
Dan Gohman580c1022017-11-29 20:20:11 +0000307 unsigned GE = Float64 ? WebAssembly::GE_F64 : WebAssembly::GE_F32;
Dan Gohmancdd48b82017-11-28 01:13:40 +0000308 unsigned IConst = Int64 ? WebAssembly::CONST_I64 : WebAssembly::CONST_I32;
Dan Gohman580c1022017-11-29 20:20:11 +0000309 unsigned Eqz = WebAssembly::EQZ_I32;
310 unsigned And = WebAssembly::AND_I32;
Dan Gohmancdd48b82017-11-28 01:13:40 +0000311 int64_t Limit = Int64 ? INT64_MIN : INT32_MIN;
312 int64_t Substitute = IsUnsigned ? 0 : Limit;
313 double CmpVal = IsUnsigned ? -(double)Limit * 2.0 : -(double)Limit;
David Blaikie21109242017-12-15 23:52:06 +0000314 auto &Context = BB->getParent()->getFunction().getContext();
Dan Gohmancdd48b82017-11-28 01:13:40 +0000315 Type *Ty = Float64 ? Type::getDoubleTy(Context) : Type::getFloatTy(Context);
316
317 const BasicBlock *LLVM_BB = BB->getBasicBlock();
318 MachineFunction *F = BB->getParent();
319 MachineBasicBlock *TrueMBB = F->CreateMachineBasicBlock(LLVM_BB);
320 MachineBasicBlock *FalseMBB = F->CreateMachineBasicBlock(LLVM_BB);
321 MachineBasicBlock *DoneMBB = F->CreateMachineBasicBlock(LLVM_BB);
322
323 MachineFunction::iterator It = ++BB->getIterator();
324 F->insert(It, FalseMBB);
325 F->insert(It, TrueMBB);
326 F->insert(It, DoneMBB);
327
328 // Transfer the remainder of BB and its successor edges to DoneMBB.
329 DoneMBB->splice(DoneMBB->begin(), BB,
Heejin Ahnf208f632018-09-05 01:27:38 +0000330 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohmancdd48b82017-11-28 01:13:40 +0000331 DoneMBB->transferSuccessorsAndUpdatePHIs(BB);
332
333 BB->addSuccessor(TrueMBB);
334 BB->addSuccessor(FalseMBB);
335 TrueMBB->addSuccessor(DoneMBB);
336 FalseMBB->addSuccessor(DoneMBB);
337
Dan Gohman580c1022017-11-29 20:20:11 +0000338 unsigned Tmp0, Tmp1, CmpReg, EqzReg, FalseReg, TrueReg;
Dan Gohmancdd48b82017-11-28 01:13:40 +0000339 Tmp0 = MRI.createVirtualRegister(MRI.getRegClass(InReg));
340 Tmp1 = MRI.createVirtualRegister(MRI.getRegClass(InReg));
Dan Gohman580c1022017-11-29 20:20:11 +0000341 CmpReg = MRI.createVirtualRegister(&WebAssembly::I32RegClass);
342 EqzReg = MRI.createVirtualRegister(&WebAssembly::I32RegClass);
343 FalseReg = MRI.createVirtualRegister(MRI.getRegClass(OutReg));
344 TrueReg = MRI.createVirtualRegister(MRI.getRegClass(OutReg));
Dan Gohmancdd48b82017-11-28 01:13:40 +0000345
346 MI.eraseFromParent();
Dan Gohman580c1022017-11-29 20:20:11 +0000347 // For signed numbers, we can do a single comparison to determine whether
348 // fabs(x) is within range.
Dan Gohmancdd48b82017-11-28 01:13:40 +0000349 if (IsUnsigned) {
350 Tmp0 = InReg;
351 } else {
Heejin Ahnf208f632018-09-05 01:27:38 +0000352 BuildMI(BB, DL, TII.get(Abs), Tmp0).addReg(InReg);
Dan Gohmancdd48b82017-11-28 01:13:40 +0000353 }
354 BuildMI(BB, DL, TII.get(FConst), Tmp1)
355 .addFPImm(cast<ConstantFP>(ConstantFP::get(Ty, CmpVal)));
Heejin Ahnf208f632018-09-05 01:27:38 +0000356 BuildMI(BB, DL, TII.get(LT), CmpReg).addReg(Tmp0).addReg(Tmp1);
Dan Gohman580c1022017-11-29 20:20:11 +0000357
358 // For unsigned numbers, we have to do a separate comparison with zero.
359 if (IsUnsigned) {
360 Tmp1 = MRI.createVirtualRegister(MRI.getRegClass(InReg));
Heejin Ahnf208f632018-09-05 01:27:38 +0000361 unsigned SecondCmpReg =
362 MRI.createVirtualRegister(&WebAssembly::I32RegClass);
Dan Gohman580c1022017-11-29 20:20:11 +0000363 unsigned AndReg = MRI.createVirtualRegister(&WebAssembly::I32RegClass);
364 BuildMI(BB, DL, TII.get(FConst), Tmp1)
365 .addFPImm(cast<ConstantFP>(ConstantFP::get(Ty, 0.0)));
Heejin Ahnf208f632018-09-05 01:27:38 +0000366 BuildMI(BB, DL, TII.get(GE), SecondCmpReg).addReg(Tmp0).addReg(Tmp1);
367 BuildMI(BB, DL, TII.get(And), AndReg).addReg(CmpReg).addReg(SecondCmpReg);
Dan Gohman580c1022017-11-29 20:20:11 +0000368 CmpReg = AndReg;
369 }
370
Heejin Ahnf208f632018-09-05 01:27:38 +0000371 BuildMI(BB, DL, TII.get(Eqz), EqzReg).addReg(CmpReg);
Dan Gohman580c1022017-11-29 20:20:11 +0000372
373 // Create the CFG diamond to select between doing the conversion or using
374 // the substitute value.
Heejin Ahnf208f632018-09-05 01:27:38 +0000375 BuildMI(BB, DL, TII.get(WebAssembly::BR_IF)).addMBB(TrueMBB).addReg(EqzReg);
376 BuildMI(FalseMBB, DL, TII.get(LoweredOpcode), FalseReg).addReg(InReg);
377 BuildMI(FalseMBB, DL, TII.get(WebAssembly::BR)).addMBB(DoneMBB);
378 BuildMI(TrueMBB, DL, TII.get(IConst), TrueReg).addImm(Substitute);
Dan Gohmancdd48b82017-11-28 01:13:40 +0000379 BuildMI(*DoneMBB, DoneMBB->begin(), DL, TII.get(TargetOpcode::PHI), OutReg)
Dan Gohman580c1022017-11-29 20:20:11 +0000380 .addReg(FalseReg)
Dan Gohmancdd48b82017-11-28 01:13:40 +0000381 .addMBB(FalseMBB)
Dan Gohman580c1022017-11-29 20:20:11 +0000382 .addReg(TrueReg)
Dan Gohmancdd48b82017-11-28 01:13:40 +0000383 .addMBB(TrueMBB);
384
385 return DoneMBB;
386}
387
Heejin Ahnf208f632018-09-05 01:27:38 +0000388MachineBasicBlock *WebAssemblyTargetLowering::EmitInstrWithCustomInserter(
389 MachineInstr &MI, MachineBasicBlock *BB) const {
Dan Gohmancdd48b82017-11-28 01:13:40 +0000390 const TargetInstrInfo &TII = *Subtarget->getInstrInfo();
391 DebugLoc DL = MI.getDebugLoc();
392
393 switch (MI.getOpcode()) {
Heejin Ahnf208f632018-09-05 01:27:38 +0000394 default:
395 llvm_unreachable("Unexpected instr type to insert");
Dan Gohmancdd48b82017-11-28 01:13:40 +0000396 case WebAssembly::FP_TO_SINT_I32_F32:
397 return LowerFPToInt(MI, DL, BB, TII, false, false, false,
398 WebAssembly::I32_TRUNC_S_F32);
399 case WebAssembly::FP_TO_UINT_I32_F32:
400 return LowerFPToInt(MI, DL, BB, TII, true, false, false,
401 WebAssembly::I32_TRUNC_U_F32);
402 case WebAssembly::FP_TO_SINT_I64_F32:
403 return LowerFPToInt(MI, DL, BB, TII, false, true, false,
404 WebAssembly::I64_TRUNC_S_F32);
405 case WebAssembly::FP_TO_UINT_I64_F32:
406 return LowerFPToInt(MI, DL, BB, TII, true, true, false,
407 WebAssembly::I64_TRUNC_U_F32);
408 case WebAssembly::FP_TO_SINT_I32_F64:
409 return LowerFPToInt(MI, DL, BB, TII, false, false, true,
410 WebAssembly::I32_TRUNC_S_F64);
411 case WebAssembly::FP_TO_UINT_I32_F64:
412 return LowerFPToInt(MI, DL, BB, TII, true, false, true,
413 WebAssembly::I32_TRUNC_U_F64);
414 case WebAssembly::FP_TO_SINT_I64_F64:
415 return LowerFPToInt(MI, DL, BB, TII, false, true, true,
416 WebAssembly::I64_TRUNC_S_F64);
417 case WebAssembly::FP_TO_UINT_I64_F64:
418 return LowerFPToInt(MI, DL, BB, TII, true, true, true,
419 WebAssembly::I64_TRUNC_U_F64);
Heejin Ahnf208f632018-09-05 01:27:38 +0000420 llvm_unreachable("Unexpected instruction to emit with custom inserter");
Dan Gohmancdd48b82017-11-28 01:13:40 +0000421 }
422}
423
Heejin Ahnf208f632018-09-05 01:27:38 +0000424const char *
425WebAssemblyTargetLowering::getTargetNodeName(unsigned Opcode) const {
JF Bastien480c8402015-08-11 20:13:18 +0000426 switch (static_cast<WebAssemblyISD::NodeType>(Opcode)) {
Heejin Ahnf208f632018-09-05 01:27:38 +0000427 case WebAssemblyISD::FIRST_NUMBER:
428 break;
429#define HANDLE_NODETYPE(NODE) \
430 case WebAssemblyISD::NODE: \
JF Bastienaf111db2015-08-24 22:16:48 +0000431 return "WebAssemblyISD::" #NODE;
432#include "WebAssemblyISD.def"
433#undef HANDLE_NODETYPE
JF Bastien480c8402015-08-11 20:13:18 +0000434 }
435 return nullptr;
436}
437
Dan Gohmanf19ed562015-11-13 01:42:29 +0000438std::pair<unsigned, const TargetRegisterClass *>
439WebAssemblyTargetLowering::getRegForInlineAsmConstraint(
440 const TargetRegisterInfo *TRI, StringRef Constraint, MVT VT) const {
441 // First, see if this is a constraint that directly corresponds to a
442 // WebAssembly register class.
443 if (Constraint.size() == 1) {
444 switch (Constraint[0]) {
Heejin Ahnf208f632018-09-05 01:27:38 +0000445 case 'r':
446 assert(VT != MVT::iPTR && "Pointer MVT not expected here");
447 if (Subtarget->hasSIMD128() && VT.isVector()) {
448 if (VT.getSizeInBits() == 128)
449 return std::make_pair(0U, &WebAssembly::V128RegClass);
450 }
451 if (VT.isInteger() && !VT.isVector()) {
452 if (VT.getSizeInBits() <= 32)
453 return std::make_pair(0U, &WebAssembly::I32RegClass);
454 if (VT.getSizeInBits() <= 64)
455 return std::make_pair(0U, &WebAssembly::I64RegClass);
456 }
457 break;
458 default:
459 break;
Dan Gohmanf19ed562015-11-13 01:42:29 +0000460 }
461 }
462
463 return TargetLowering::getRegForInlineAsmConstraint(TRI, Constraint, VT);
464}
465
Dan Gohman3192ddf2015-11-19 23:04:59 +0000466bool WebAssemblyTargetLowering::isCheapToSpeculateCttz() const {
467 // Assume ctz is a relatively cheap operation.
468 return true;
469}
470
471bool WebAssemblyTargetLowering::isCheapToSpeculateCtlz() const {
472 // Assume clz is a relatively cheap operation.
473 return true;
474}
475
Dan Gohman4b9d7912015-12-15 22:01:29 +0000476bool WebAssemblyTargetLowering::isLegalAddressingMode(const DataLayout &DL,
477 const AddrMode &AM,
Heejin Ahnf208f632018-09-05 01:27:38 +0000478 Type *Ty, unsigned AS,
Jonas Paulsson024e3192017-07-21 11:59:37 +0000479 Instruction *I) const {
Dan Gohman4b9d7912015-12-15 22:01:29 +0000480 // WebAssembly offsets are added as unsigned without wrapping. The
481 // isLegalAddressingMode gives us no way to determine if wrapping could be
482 // happening, so we approximate this by accepting only non-negative offsets.
Heejin Ahnf208f632018-09-05 01:27:38 +0000483 if (AM.BaseOffs < 0)
484 return false;
Dan Gohman4b9d7912015-12-15 22:01:29 +0000485
486 // WebAssembly has no scale register operands.
Heejin Ahnf208f632018-09-05 01:27:38 +0000487 if (AM.Scale != 0)
488 return false;
Dan Gohman4b9d7912015-12-15 22:01:29 +0000489
490 // Everything else is legal.
491 return true;
492}
493
Dan Gohmanbb372242016-01-26 03:39:31 +0000494bool WebAssemblyTargetLowering::allowsMisalignedMemoryAccesses(
Derek Schuff3f063292016-02-11 20:57:09 +0000495 EVT /*VT*/, unsigned /*AddrSpace*/, unsigned /*Align*/, bool *Fast) const {
Dan Gohmanbb372242016-01-26 03:39:31 +0000496 // WebAssembly supports unaligned accesses, though it should be declared
497 // with the p2align attribute on loads and stores which do so, and there
498 // may be a performance impact. We tell LLVM they're "fast" because
Dan Gohmanfb619e92016-01-26 14:55:17 +0000499 // for the kinds of things that LLVM uses this for (merging adjacent stores
Dan Gohmanbb372242016-01-26 03:39:31 +0000500 // of constants, etc.), WebAssembly implementations will either want the
501 // unaligned access or they'll split anyway.
Heejin Ahnf208f632018-09-05 01:27:38 +0000502 if (Fast)
503 *Fast = true;
Dan Gohmanbb372242016-01-26 03:39:31 +0000504 return true;
505}
506
Reid Klecknerb5180542017-03-21 16:57:19 +0000507bool WebAssemblyTargetLowering::isIntDivCheap(EVT VT,
508 AttributeList Attr) const {
Dan Gohmanb4c3c382016-05-18 14:29:42 +0000509 // The current thinking is that wasm engines will perform this optimization,
510 // so we can save on code size.
511 return true;
512}
513
Simon Pilgrim99f70162018-06-28 17:27:09 +0000514EVT WebAssemblyTargetLowering::getSetCCResultType(const DataLayout &DL,
515 LLVMContext &C,
516 EVT VT) const {
517 if (VT.isVector())
518 return VT.changeVectorElementTypeToInteger();
519
520 return TargetLowering::getSetCCResultType(DL, C, VT);
521}
522
Heejin Ahn4128cb02018-08-02 21:44:24 +0000523bool WebAssemblyTargetLowering::getTgtMemIntrinsic(IntrinsicInfo &Info,
524 const CallInst &I,
525 MachineFunction &MF,
526 unsigned Intrinsic) const {
527 switch (Intrinsic) {
528 case Intrinsic::wasm_atomic_notify:
529 Info.opc = ISD::INTRINSIC_W_CHAIN;
530 Info.memVT = MVT::i32;
531 Info.ptrVal = I.getArgOperand(0);
532 Info.offset = 0;
533 Info.align = 4;
534 // atomic.notify instruction does not really load the memory specified with
535 // this argument, but MachineMemOperand should either be load or store, so
536 // we set this to a load.
537 // FIXME Volatile isn't really correct, but currently all LLVM atomic
538 // instructions are treated as volatiles in the backend, so we should be
539 // consistent. The same applies for wasm_atomic_wait intrinsics too.
540 Info.flags = MachineMemOperand::MOVolatile | MachineMemOperand::MOLoad;
541 return true;
542 case Intrinsic::wasm_atomic_wait_i32:
543 Info.opc = ISD::INTRINSIC_W_CHAIN;
544 Info.memVT = MVT::i32;
545 Info.ptrVal = I.getArgOperand(0);
546 Info.offset = 0;
547 Info.align = 4;
548 Info.flags = MachineMemOperand::MOVolatile | MachineMemOperand::MOLoad;
549 return true;
550 case Intrinsic::wasm_atomic_wait_i64:
551 Info.opc = ISD::INTRINSIC_W_CHAIN;
552 Info.memVT = MVT::i64;
553 Info.ptrVal = I.getArgOperand(0);
554 Info.offset = 0;
555 Info.align = 8;
556 Info.flags = MachineMemOperand::MOVolatile | MachineMemOperand::MOLoad;
557 return true;
558 default:
559 return false;
560 }
561}
562
Dan Gohman10e730a2015-06-29 23:51:55 +0000563//===----------------------------------------------------------------------===//
564// WebAssembly Lowering private implementation.
565//===----------------------------------------------------------------------===//
566
567//===----------------------------------------------------------------------===//
568// Lowering Code
569//===----------------------------------------------------------------------===//
570
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000571static void fail(const SDLoc &DL, SelectionDAG &DAG, const char *msg) {
JF Bastienb9073fb2015-07-22 21:28:15 +0000572 MachineFunction &MF = DAG.getMachineFunction();
573 DAG.getContext()->diagnose(
David Blaikie21109242017-12-15 23:52:06 +0000574 DiagnosticInfoUnsupported(MF.getFunction(), msg, DL.getDebugLoc()));
JF Bastienb9073fb2015-07-22 21:28:15 +0000575}
576
Dan Gohman85dbdda2015-12-04 17:16:07 +0000577// Test whether the given calling convention is supported.
Dan Gohmana3f5ce52015-12-04 17:18:32 +0000578static bool CallingConvSupported(CallingConv::ID CallConv) {
Dan Gohman85dbdda2015-12-04 17:16:07 +0000579 // We currently support the language-independent target-independent
Dan Gohman1ce2b1a2015-12-04 18:27:03 +0000580 // conventions. We don't yet have a way to annotate calls with properties like
581 // "cold", and we don't have any call-clobbered registers, so these are mostly
582 // all handled the same.
Dan Gohmana3f5ce52015-12-04 17:18:32 +0000583 return CallConv == CallingConv::C || CallConv == CallingConv::Fast ||
Dan Gohman1ce2b1a2015-12-04 18:27:03 +0000584 CallConv == CallingConv::Cold ||
585 CallConv == CallingConv::PreserveMost ||
586 CallConv == CallingConv::PreserveAll ||
587 CallConv == CallingConv::CXX_FAST_TLS;
Dan Gohman85dbdda2015-12-04 17:16:07 +0000588}
589
Heejin Ahnf208f632018-09-05 01:27:38 +0000590SDValue
591WebAssemblyTargetLowering::LowerCall(CallLoweringInfo &CLI,
592 SmallVectorImpl<SDValue> &InVals) const {
JF Bastiend8a9d662015-08-24 21:59:51 +0000593 SelectionDAG &DAG = CLI.DAG;
594 SDLoc DL = CLI.DL;
595 SDValue Chain = CLI.Chain;
596 SDValue Callee = CLI.Callee;
597 MachineFunction &MF = DAG.getMachineFunction();
Derek Schuff992d83f2016-02-10 20:14:15 +0000598 auto Layout = MF.getDataLayout();
JF Bastiend8a9d662015-08-24 21:59:51 +0000599
600 CallingConv::ID CallConv = CLI.CallConv;
Dan Gohman85dbdda2015-12-04 17:16:07 +0000601 if (!CallingConvSupported(CallConv))
Dan Gohman9cc692b2015-10-02 20:54:23 +0000602 fail(DL, DAG,
603 "WebAssembly doesn't support language-specific or target-specific "
604 "calling conventions yet");
JF Bastiend8a9d662015-08-24 21:59:51 +0000605 if (CLI.IsPatchPoint)
606 fail(DL, DAG, "WebAssembly doesn't support patch point yet");
607
Dan Gohman9cc692b2015-10-02 20:54:23 +0000608 // WebAssembly doesn't currently support explicit tail calls. If they are
609 // required, fail. Otherwise, just disable them.
610 if ((CallConv == CallingConv::Fast && CLI.IsTailCall &&
611 MF.getTarget().Options.GuaranteedTailCallOpt) ||
Peter Collingbourne081ffe22017-07-26 19:15:29 +0000612 (CLI.CS && CLI.CS.isMustTailCall()))
Dan Gohman9cc692b2015-10-02 20:54:23 +0000613 fail(DL, DAG, "WebAssembly doesn't support tail call yet");
614 CLI.IsTailCall = false;
615
JF Bastiend8a9d662015-08-24 21:59:51 +0000616 SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins;
Dan Gohmane590b332015-09-09 01:52:45 +0000617 if (Ins.size() > 1)
618 fail(DL, DAG, "WebAssembly doesn't support more than 1 returned value yet");
619
Dan Gohman2d822e72015-12-04 17:12:52 +0000620 SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
Derek Schuff4dd67782016-01-27 21:17:39 +0000621 SmallVectorImpl<SDValue> &OutVals = CLI.OutVals;
Dan Gohman910ba332018-06-26 03:18:38 +0000622 unsigned NumFixedArgs = 0;
Derek Schuff4dd67782016-01-27 21:17:39 +0000623 for (unsigned i = 0; i < Outs.size(); ++i) {
624 const ISD::OutputArg &Out = Outs[i];
625 SDValue &OutVal = OutVals[i];
Dan Gohman7935fa32015-12-10 00:22:40 +0000626 if (Out.Flags.isNest())
627 fail(DL, DAG, "WebAssembly hasn't implemented nest arguments");
Dan Gohman2d822e72015-12-04 17:12:52 +0000628 if (Out.Flags.isInAlloca())
Dan Gohman7935fa32015-12-10 00:22:40 +0000629 fail(DL, DAG, "WebAssembly hasn't implemented inalloca arguments");
Dan Gohman2d822e72015-12-04 17:12:52 +0000630 if (Out.Flags.isInConsecutiveRegs())
Dan Gohman7935fa32015-12-10 00:22:40 +0000631 fail(DL, DAG, "WebAssembly hasn't implemented cons regs arguments");
Dan Gohman2d822e72015-12-04 17:12:52 +0000632 if (Out.Flags.isInConsecutiveRegsLast())
Dan Gohman7935fa32015-12-10 00:22:40 +0000633 fail(DL, DAG, "WebAssembly hasn't implemented cons regs last arguments");
Dan Gohmana6771b32016-02-12 21:30:18 +0000634 if (Out.Flags.isByVal() && Out.Flags.getByValSize() != 0) {
Matthias Braun941a7052016-07-28 18:40:00 +0000635 auto &MFI = MF.getFrameInfo();
636 int FI = MFI.CreateStackObject(Out.Flags.getByValSize(),
637 Out.Flags.getByValAlign(),
638 /*isSS=*/false);
Derek Schuff4dd67782016-01-27 21:17:39 +0000639 SDValue SizeNode =
640 DAG.getConstant(Out.Flags.getByValSize(), DL, MVT::i32);
Derek Schuff992d83f2016-02-10 20:14:15 +0000641 SDValue FINode = DAG.getFrameIndex(FI, getPointerTy(Layout));
Derek Schuff4dd67782016-01-27 21:17:39 +0000642 Chain = DAG.getMemcpy(
643 Chain, DL, FINode, OutVal, SizeNode, Out.Flags.getByValAlign(),
Dan Gohman476ffce2016-02-17 01:43:37 +0000644 /*isVolatile*/ false, /*AlwaysInline=*/false,
Derek Schuff4dd67782016-01-27 21:17:39 +0000645 /*isTailCall*/ false, MachinePointerInfo(), MachinePointerInfo());
646 OutVal = FINode;
647 }
Dan Gohman910ba332018-06-26 03:18:38 +0000648 // Count the number of fixed args *after* legalization.
649 NumFixedArgs += Out.IsFixed;
Dan Gohman2d822e72015-12-04 17:12:52 +0000650 }
651
JF Bastiend8a9d662015-08-24 21:59:51 +0000652 bool IsVarArg = CLI.IsVarArg;
Derek Schuff992d83f2016-02-10 20:14:15 +0000653 auto PtrVT = getPointerTy(Layout);
Dan Gohmane590b332015-09-09 01:52:45 +0000654
JF Bastiend8a9d662015-08-24 21:59:51 +0000655 // Analyze operands of the call, assigning locations to each operand.
656 SmallVector<CCValAssign, 16> ArgLocs;
657 CCState CCInfo(CallConv, IsVarArg, MF, ArgLocs, *DAG.getContext());
JF Bastiend8a9d662015-08-24 21:59:51 +0000658
Dan Gohman35bfb242015-12-04 23:22:35 +0000659 if (IsVarArg) {
Derek Schuff27501e22016-02-10 19:51:04 +0000660 // Outgoing non-fixed arguments are placed in a buffer. First
661 // compute their offsets and the total amount of buffer space needed.
Dan Gohman35bfb242015-12-04 23:22:35 +0000662 for (SDValue Arg :
663 make_range(OutVals.begin() + NumFixedArgs, OutVals.end())) {
664 EVT VT = Arg.getValueType();
665 assert(VT != MVT::iPTR && "Legalized args should be concrete");
666 Type *Ty = VT.getTypeForEVT(*DAG.getContext());
Derek Schuff992d83f2016-02-10 20:14:15 +0000667 unsigned Offset = CCInfo.AllocateStack(Layout.getTypeAllocSize(Ty),
668 Layout.getABITypeAlignment(Ty));
Dan Gohman35bfb242015-12-04 23:22:35 +0000669 CCInfo.addLoc(CCValAssign::getMem(ArgLocs.size(), VT.getSimpleVT(),
670 Offset, VT.getSimpleVT(),
671 CCValAssign::Full));
672 }
673 }
674
675 unsigned NumBytes = CCInfo.getAlignedCallFrameSize();
676
Derek Schuff27501e22016-02-10 19:51:04 +0000677 SDValue FINode;
678 if (IsVarArg && NumBytes) {
Dan Gohman35bfb242015-12-04 23:22:35 +0000679 // For non-fixed arguments, next emit stores to store the argument values
Derek Schuff27501e22016-02-10 19:51:04 +0000680 // to the stack buffer at the offsets computed above.
Matthias Braun941a7052016-07-28 18:40:00 +0000681 int FI = MF.getFrameInfo().CreateStackObject(NumBytes,
682 Layout.getStackAlignment(),
683 /*isSS=*/false);
Dan Gohman35bfb242015-12-04 23:22:35 +0000684 unsigned ValNo = 0;
685 SmallVector<SDValue, 8> Chains;
686 for (SDValue Arg :
687 make_range(OutVals.begin() + NumFixedArgs, OutVals.end())) {
688 assert(ArgLocs[ValNo].getValNo() == ValNo &&
689 "ArgLocs should remain in order and only hold varargs args");
690 unsigned Offset = ArgLocs[ValNo++].getLocMemOffset();
Derek Schuff992d83f2016-02-10 20:14:15 +0000691 FINode = DAG.getFrameIndex(FI, getPointerTy(Layout));
Derek Schuff27501e22016-02-10 19:51:04 +0000692 SDValue Add = DAG.getNode(ISD::ADD, DL, PtrVT, FINode,
Dan Gohman35bfb242015-12-04 23:22:35 +0000693 DAG.getConstant(Offset, DL, PtrVT));
Heejin Ahnf208f632018-09-05 01:27:38 +0000694 Chains.push_back(
695 DAG.getStore(Chain, DL, Arg, Add,
696 MachinePointerInfo::getFixedStack(MF, FI, Offset), 0));
Dan Gohman35bfb242015-12-04 23:22:35 +0000697 }
698 if (!Chains.empty())
699 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other, Chains);
Derek Schuff27501e22016-02-10 19:51:04 +0000700 } else if (IsVarArg) {
701 FINode = DAG.getIntPtrConstant(0, DL);
Dan Gohman35bfb242015-12-04 23:22:35 +0000702 }
703
704 // Compute the operands for the CALLn node.
JF Bastiend8a9d662015-08-24 21:59:51 +0000705 SmallVector<SDValue, 16> Ops;
706 Ops.push_back(Chain);
JF Bastienaf111db2015-08-24 22:16:48 +0000707 Ops.push_back(Callee);
Dan Gohman35bfb242015-12-04 23:22:35 +0000708
709 // Add all fixed arguments. Note that for non-varargs calls, NumFixedArgs
710 // isn't reliable.
711 Ops.append(OutVals.begin(),
712 IsVarArg ? OutVals.begin() + NumFixedArgs : OutVals.end());
Derek Schuff27501e22016-02-10 19:51:04 +0000713 // Add a pointer to the vararg buffer.
Heejin Ahnf208f632018-09-05 01:27:38 +0000714 if (IsVarArg)
715 Ops.push_back(FINode);
JF Bastiend8a9d662015-08-24 21:59:51 +0000716
Derek Schuff27501e22016-02-10 19:51:04 +0000717 SmallVector<EVT, 8> InTys;
Dan Gohman2d822e72015-12-04 17:12:52 +0000718 for (const auto &In : Ins) {
Dan Gohman7935fa32015-12-10 00:22:40 +0000719 assert(!In.Flags.isByVal() && "byval is not valid for return values");
720 assert(!In.Flags.isNest() && "nest is not valid for return values");
Dan Gohman2d822e72015-12-04 17:12:52 +0000721 if (In.Flags.isInAlloca())
Dan Gohman7935fa32015-12-10 00:22:40 +0000722 fail(DL, DAG, "WebAssembly hasn't implemented inalloca return values");
Dan Gohman2d822e72015-12-04 17:12:52 +0000723 if (In.Flags.isInConsecutiveRegs())
Dan Gohman7935fa32015-12-10 00:22:40 +0000724 fail(DL, DAG, "WebAssembly hasn't implemented cons regs return values");
Dan Gohman2d822e72015-12-04 17:12:52 +0000725 if (In.Flags.isInConsecutiveRegsLast())
Dan Gohman4b9d7912015-12-15 22:01:29 +0000726 fail(DL, DAG,
727 "WebAssembly hasn't implemented cons regs last return values");
Dan Gohman2d822e72015-12-04 17:12:52 +0000728 // Ignore In.getOrigAlign() because all our arguments are passed in
729 // registers.
Derek Schuff27501e22016-02-10 19:51:04 +0000730 InTys.push_back(In.VT);
Dan Gohman2d822e72015-12-04 17:12:52 +0000731 }
Derek Schuff27501e22016-02-10 19:51:04 +0000732 InTys.push_back(MVT::Other);
733 SDVTList InTyList = DAG.getVTList(InTys);
Dan Gohmanf71abef2015-09-09 16:13:47 +0000734 SDValue Res =
735 DAG.getNode(Ins.empty() ? WebAssemblyISD::CALL0 : WebAssemblyISD::CALL1,
Derek Schuff27501e22016-02-10 19:51:04 +0000736 DL, InTyList, Ops);
JF Bastienaf111db2015-08-24 22:16:48 +0000737 if (Ins.empty()) {
738 Chain = Res;
739 } else {
740 InVals.push_back(Res);
741 Chain = Res.getValue(1);
742 }
JF Bastiend8a9d662015-08-24 21:59:51 +0000743
JF Bastiend8a9d662015-08-24 21:59:51 +0000744 return Chain;
745}
746
JF Bastienb9073fb2015-07-22 21:28:15 +0000747bool WebAssemblyTargetLowering::CanLowerReturn(
Dan Gohman7a6b9822015-11-29 22:32:02 +0000748 CallingConv::ID /*CallConv*/, MachineFunction & /*MF*/, bool /*IsVarArg*/,
749 const SmallVectorImpl<ISD::OutputArg> &Outs,
750 LLVMContext & /*Context*/) const {
JF Bastienb9073fb2015-07-22 21:28:15 +0000751 // WebAssembly can't currently handle returning tuples.
752 return Outs.size() <= 1;
753}
754
755SDValue WebAssemblyTargetLowering::LowerReturn(
Dan Gohman35bfb242015-12-04 23:22:35 +0000756 SDValue Chain, CallingConv::ID CallConv, bool /*IsVarArg*/,
JF Bastienb9073fb2015-07-22 21:28:15 +0000757 const SmallVectorImpl<ISD::OutputArg> &Outs,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000758 const SmallVectorImpl<SDValue> &OutVals, const SDLoc &DL,
JF Bastienb9073fb2015-07-22 21:28:15 +0000759 SelectionDAG &DAG) const {
JF Bastienb9073fb2015-07-22 21:28:15 +0000760 assert(Outs.size() <= 1 && "WebAssembly can only return up to one value");
Dan Gohman85dbdda2015-12-04 17:16:07 +0000761 if (!CallingConvSupported(CallConv))
JF Bastienb9073fb2015-07-22 21:28:15 +0000762 fail(DL, DAG, "WebAssembly doesn't support non-C calling conventions");
763
JF Bastien600aee92015-07-31 17:53:38 +0000764 SmallVector<SDValue, 4> RetOps(1, Chain);
765 RetOps.append(OutVals.begin(), OutVals.end());
JF Bastien4a2d5602015-07-31 21:04:18 +0000766 Chain = DAG.getNode(WebAssemblyISD::RETURN, DL, MVT::Other, RetOps);
JF Bastienb9073fb2015-07-22 21:28:15 +0000767
Dan Gohman754cd112015-11-11 01:33:02 +0000768 // Record the number and types of the return values.
769 for (const ISD::OutputArg &Out : Outs) {
Dan Gohmanac132e92015-12-02 23:40:03 +0000770 assert(!Out.Flags.isByVal() && "byval is not valid for return values");
771 assert(!Out.Flags.isNest() && "nest is not valid for return values");
Dan Gohman35bfb242015-12-04 23:22:35 +0000772 assert(Out.IsFixed && "non-fixed return value is not valid");
Dan Gohman754cd112015-11-11 01:33:02 +0000773 if (Out.Flags.isInAlloca())
774 fail(DL, DAG, "WebAssembly hasn't implemented inalloca results");
Dan Gohman754cd112015-11-11 01:33:02 +0000775 if (Out.Flags.isInConsecutiveRegs())
776 fail(DL, DAG, "WebAssembly hasn't implemented cons regs results");
777 if (Out.Flags.isInConsecutiveRegsLast())
778 fail(DL, DAG, "WebAssembly hasn't implemented cons regs last results");
Dan Gohman754cd112015-11-11 01:33:02 +0000779 }
780
JF Bastienb9073fb2015-07-22 21:28:15 +0000781 return Chain;
782}
783
784SDValue WebAssemblyTargetLowering::LowerFormalArguments(
Derek Schuff27501e22016-02-10 19:51:04 +0000785 SDValue Chain, CallingConv::ID CallConv, bool IsVarArg,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000786 const SmallVectorImpl<ISD::InputArg> &Ins, const SDLoc &DL,
787 SelectionDAG &DAG, SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman85dbdda2015-12-04 17:16:07 +0000788 if (!CallingConvSupported(CallConv))
JF Bastienb9073fb2015-07-22 21:28:15 +0000789 fail(DL, DAG, "WebAssembly doesn't support non-C calling conventions");
JF Bastienb9073fb2015-07-22 21:28:15 +0000790
Dan Gohman2726b882016-10-06 22:29:32 +0000791 MachineFunction &MF = DAG.getMachineFunction();
792 auto *MFI = MF.getInfo<WebAssemblyFunctionInfo>();
793
Dan Gohmanfb3e0592015-11-25 19:36:19 +0000794 // Set up the incoming ARGUMENTS value, which serves to represent the liveness
795 // of the incoming values before they're represented by virtual registers.
796 MF.getRegInfo().addLiveIn(WebAssembly::ARGUMENTS);
797
JF Bastien600aee92015-07-31 17:53:38 +0000798 for (const ISD::InputArg &In : Ins) {
JF Bastien600aee92015-07-31 17:53:38 +0000799 if (In.Flags.isInAlloca())
800 fail(DL, DAG, "WebAssembly hasn't implemented inalloca arguments");
801 if (In.Flags.isNest())
802 fail(DL, DAG, "WebAssembly hasn't implemented nest arguments");
JF Bastien600aee92015-07-31 17:53:38 +0000803 if (In.Flags.isInConsecutiveRegs())
804 fail(DL, DAG, "WebAssembly hasn't implemented cons regs arguments");
805 if (In.Flags.isInConsecutiveRegsLast())
806 fail(DL, DAG, "WebAssembly hasn't implemented cons regs last arguments");
Dan Gohman9c54d3b2015-11-25 18:13:18 +0000807 // Ignore In.getOrigAlign() because all our arguments are passed in
808 // registers.
Heejin Ahnf208f632018-09-05 01:27:38 +0000809 InVals.push_back(In.Used ? DAG.getNode(WebAssemblyISD::ARGUMENT, DL, In.VT,
810 DAG.getTargetConstant(InVals.size(),
811 DL, MVT::i32))
812 : DAG.getUNDEF(In.VT));
Dan Gohman754cd112015-11-11 01:33:02 +0000813
814 // Record the number and types of arguments.
Derek Schuff27501e22016-02-10 19:51:04 +0000815 MFI->addParam(In.VT);
JF Bastien600aee92015-07-31 17:53:38 +0000816 }
JF Bastienb9073fb2015-07-22 21:28:15 +0000817
Derek Schuff27501e22016-02-10 19:51:04 +0000818 // Varargs are copied into a buffer allocated by the caller, and a pointer to
819 // the buffer is passed as an argument.
820 if (IsVarArg) {
821 MVT PtrVT = getPointerTy(MF.getDataLayout());
822 unsigned VarargVreg =
823 MF.getRegInfo().createVirtualRegister(getRegClassFor(PtrVT));
824 MFI->setVarargBufferVreg(VarargVreg);
825 Chain = DAG.getCopyToReg(
826 Chain, DL, VarargVreg,
827 DAG.getNode(WebAssemblyISD::ARGUMENT, DL, PtrVT,
828 DAG.getTargetConstant(Ins.size(), DL, MVT::i32)));
829 MFI->addParam(PtrVT);
830 }
Dan Gohman35bfb242015-12-04 23:22:35 +0000831
Derek Schuff77a7a382018-10-03 22:22:48 +0000832 // Record the number and types of arguments and results.
Dan Gohman2726b882016-10-06 22:29:32 +0000833 SmallVector<MVT, 4> Params;
834 SmallVector<MVT, 4> Results;
Derek Schuff77a7a382018-10-03 22:22:48 +0000835 ComputeSignatureVTs(MF.getFunction().getFunctionType(), MF.getFunction(),
836 DAG.getTarget(), Params, Results);
Dan Gohman2726b882016-10-06 22:29:32 +0000837 for (MVT VT : Results)
838 MFI->addResult(VT);
Derek Schuff77a7a382018-10-03 22:22:48 +0000839 // TODO: Use signatures in WebAssemblyMachineFunctionInfo too and unify
840 // the param logic here with ComputeSignatureVTs
841 assert(MFI->getParams().size() == Params.size() &&
842 std::equal(MFI->getParams().begin(), MFI->getParams().end(),
843 Params.begin()));
Dan Gohman2726b882016-10-06 22:29:32 +0000844
JF Bastienb9073fb2015-07-22 21:28:15 +0000845 return Chain;
846}
847
Dan Gohman10e730a2015-06-29 23:51:55 +0000848//===----------------------------------------------------------------------===//
JF Bastienaf111db2015-08-24 22:16:48 +0000849// Custom lowering hooks.
Dan Gohman10e730a2015-06-29 23:51:55 +0000850//===----------------------------------------------------------------------===//
851
JF Bastienaf111db2015-08-24 22:16:48 +0000852SDValue WebAssemblyTargetLowering::LowerOperation(SDValue Op,
853 SelectionDAG &DAG) const {
Derek Schuff51699a82016-02-12 22:56:03 +0000854 SDLoc DL(Op);
JF Bastienaf111db2015-08-24 22:16:48 +0000855 switch (Op.getOpcode()) {
Heejin Ahnf208f632018-09-05 01:27:38 +0000856 default:
857 llvm_unreachable("unimplemented operation lowering");
858 return SDValue();
859 case ISD::FrameIndex:
860 return LowerFrameIndex(Op, DAG);
861 case ISD::GlobalAddress:
862 return LowerGlobalAddress(Op, DAG);
863 case ISD::ExternalSymbol:
864 return LowerExternalSymbol(Op, DAG);
865 case ISD::JumpTable:
866 return LowerJumpTable(Op, DAG);
867 case ISD::BR_JT:
868 return LowerBR_JT(Op, DAG);
869 case ISD::VASTART:
870 return LowerVASTART(Op, DAG);
871 case ISD::BlockAddress:
872 case ISD::BRIND:
873 fail(DL, DAG, "WebAssembly hasn't implemented computed gotos");
874 return SDValue();
875 case ISD::RETURNADDR: // Probably nothing meaningful can be returned here.
876 fail(DL, DAG, "WebAssembly hasn't implemented __builtin_return_address");
877 return SDValue();
878 case ISD::FRAMEADDR:
879 return LowerFRAMEADDR(Op, DAG);
880 case ISD::CopyToReg:
881 return LowerCopyToReg(Op, DAG);
882 case ISD::INTRINSIC_WO_CHAIN:
883 return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Thomas Livelyfb84fd72018-11-02 00:06:56 +0000884 case ISD::EXTRACT_VECTOR_ELT:
885 case ISD::INSERT_VECTOR_ELT:
886 return LowerAccessVectorElement(Op, DAG);
Heejin Ahnda419bd2018-11-14 02:46:21 +0000887 case ISD::INTRINSIC_VOID:
888 return LowerINTRINSIC_VOID(Op, DAG);
Thomas Livelya0d25812018-09-07 21:54:46 +0000889 case ISD::VECTOR_SHUFFLE:
890 return LowerVECTOR_SHUFFLE(Op, DAG);
Thomas Lively55735d52018-10-20 01:31:18 +0000891 case ISD::SHL:
892 case ISD::SRA:
893 case ISD::SRL:
894 return LowerShift(Op, DAG);
JF Bastienaf111db2015-08-24 22:16:48 +0000895 }
896}
897
Derek Schuffaadc89c2016-02-16 18:18:36 +0000898SDValue WebAssemblyTargetLowering::LowerCopyToReg(SDValue Op,
899 SelectionDAG &DAG) const {
900 SDValue Src = Op.getOperand(2);
901 if (isa<FrameIndexSDNode>(Src.getNode())) {
902 // CopyToReg nodes don't support FrameIndex operands. Other targets select
903 // the FI to some LEA-like instruction, but since we don't have that, we
904 // need to insert some kind of instruction that can take an FI operand and
905 // produces a value usable by CopyToReg (i.e. in a vreg). So insert a dummy
906 // copy_local between Op and its FI operand.
Dan Gohman02c08712016-02-20 23:09:44 +0000907 SDValue Chain = Op.getOperand(0);
Derek Schuffaadc89c2016-02-16 18:18:36 +0000908 SDLoc DL(Op);
Dan Gohman02c08712016-02-20 23:09:44 +0000909 unsigned Reg = cast<RegisterSDNode>(Op.getOperand(1))->getReg();
Derek Schuffaadc89c2016-02-16 18:18:36 +0000910 EVT VT = Src.getValueType();
Heejin Ahnf208f632018-09-05 01:27:38 +0000911 SDValue Copy(DAG.getMachineNode(VT == MVT::i32 ? WebAssembly::COPY_I32
912 : WebAssembly::COPY_I64,
913 DL, VT, Src),
914 0);
Dan Gohman02c08712016-02-20 23:09:44 +0000915 return Op.getNode()->getNumValues() == 1
916 ? DAG.getCopyToReg(Chain, DL, Reg, Copy)
Heejin Ahnf208f632018-09-05 01:27:38 +0000917 : DAG.getCopyToReg(Chain, DL, Reg, Copy,
918 Op.getNumOperands() == 4 ? Op.getOperand(3)
919 : SDValue());
Derek Schuffaadc89c2016-02-16 18:18:36 +0000920 }
921 return SDValue();
922}
923
Derek Schuff9769deb2015-12-11 23:49:46 +0000924SDValue WebAssemblyTargetLowering::LowerFrameIndex(SDValue Op,
925 SelectionDAG &DAG) const {
926 int FI = cast<FrameIndexSDNode>(Op)->getIndex();
927 return DAG.getTargetFrameIndex(FI, Op.getValueType());
928}
929
Dan Gohman94c65662016-02-16 23:48:04 +0000930SDValue WebAssemblyTargetLowering::LowerFRAMEADDR(SDValue Op,
931 SelectionDAG &DAG) const {
932 // Non-zero depths are not supported by WebAssembly currently. Use the
933 // legalizer's default expansion, which is to return 0 (what this function is
934 // documented to do).
Dan Gohman1d547bf2016-02-17 00:14:03 +0000935 if (Op.getConstantOperandVal(0) > 0)
Dan Gohman94c65662016-02-16 23:48:04 +0000936 return SDValue();
937
Matthias Braun941a7052016-07-28 18:40:00 +0000938 DAG.getMachineFunction().getFrameInfo().setFrameAddressIsTaken(true);
Dan Gohman94c65662016-02-16 23:48:04 +0000939 EVT VT = Op.getValueType();
940 unsigned FP =
941 Subtarget->getRegisterInfo()->getFrameRegister(DAG.getMachineFunction());
942 return DAG.getCopyFromReg(DAG.getEntryNode(), SDLoc(Op), FP, VT);
943}
944
JF Bastienaf111db2015-08-24 22:16:48 +0000945SDValue WebAssemblyTargetLowering::LowerGlobalAddress(SDValue Op,
946 SelectionDAG &DAG) const {
947 SDLoc DL(Op);
948 const auto *GA = cast<GlobalAddressSDNode>(Op);
949 EVT VT = Op.getValueType();
Dan Gohman26c67652016-01-11 23:38:05 +0000950 assert(GA->getTargetFlags() == 0 &&
951 "Unexpected target flags on generic GlobalAddressSDNode");
JF Bastienaf111db2015-08-24 22:16:48 +0000952 if (GA->getAddressSpace() != 0)
953 fail(DL, DAG, "WebAssembly only expects the 0 address space");
Dan Gohman4b9d7912015-12-15 22:01:29 +0000954 return DAG.getNode(
955 WebAssemblyISD::Wrapper, DL, VT,
956 DAG.getTargetGlobalAddress(GA->getGlobal(), DL, VT, GA->getOffset()));
JF Bastienaf111db2015-08-24 22:16:48 +0000957}
958
Heejin Ahnf208f632018-09-05 01:27:38 +0000959SDValue
960WebAssemblyTargetLowering::LowerExternalSymbol(SDValue Op,
961 SelectionDAG &DAG) const {
Dan Gohman2c8fe6a2015-11-25 16:44:29 +0000962 SDLoc DL(Op);
963 const auto *ES = cast<ExternalSymbolSDNode>(Op);
964 EVT VT = Op.getValueType();
Dan Gohman26c67652016-01-11 23:38:05 +0000965 assert(ES->getTargetFlags() == 0 &&
966 "Unexpected target flags on generic ExternalSymbolSDNode");
967 // Set the TargetFlags to 0x1 which indicates that this is a "function"
968 // symbol rather than a data symbol. We do this unconditionally even though
969 // we don't know anything about the symbol other than its name, because all
970 // external symbols used in target-independent SelectionDAG code are for
971 // functions.
Heejin Ahnf208f632018-09-05 01:27:38 +0000972 return DAG.getNode(
973 WebAssemblyISD::Wrapper, DL, VT,
974 DAG.getTargetExternalSymbol(ES->getSymbol(), VT,
975 WebAssemblyII::MO_SYMBOL_FUNCTION));
Dan Gohman2c8fe6a2015-11-25 16:44:29 +0000976}
977
Dan Gohman950a13c2015-09-16 16:51:30 +0000978SDValue WebAssemblyTargetLowering::LowerJumpTable(SDValue Op,
979 SelectionDAG &DAG) const {
980 // There's no need for a Wrapper node because we always incorporate a jump
Dan Gohman14026062016-03-08 03:18:12 +0000981 // table operand into a BR_TABLE instruction, rather than ever
Dan Gohmanbb7ce8e2015-11-20 03:02:49 +0000982 // materializing it in a register.
Dan Gohman950a13c2015-09-16 16:51:30 +0000983 const JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
984 return DAG.getTargetJumpTable(JT->getIndex(), Op.getValueType(),
985 JT->getTargetFlags());
986}
987
988SDValue WebAssemblyTargetLowering::LowerBR_JT(SDValue Op,
989 SelectionDAG &DAG) const {
990 SDLoc DL(Op);
991 SDValue Chain = Op.getOperand(0);
992 const auto *JT = cast<JumpTableSDNode>(Op.getOperand(1));
993 SDValue Index = Op.getOperand(2);
994 assert(JT->getTargetFlags() == 0 && "WebAssembly doesn't set target flags");
995
996 SmallVector<SDValue, 8> Ops;
997 Ops.push_back(Chain);
998 Ops.push_back(Index);
999
1000 MachineJumpTableInfo *MJTI = DAG.getMachineFunction().getJumpTableInfo();
1001 const auto &MBBs = MJTI->getJumpTables()[JT->getIndex()].MBBs;
1002
Dan Gohman14026062016-03-08 03:18:12 +00001003 // Add an operand for each case.
Heejin Ahnf208f632018-09-05 01:27:38 +00001004 for (auto MBB : MBBs)
1005 Ops.push_back(DAG.getBasicBlock(MBB));
Dan Gohman14026062016-03-08 03:18:12 +00001006
Dan Gohman950a13c2015-09-16 16:51:30 +00001007 // TODO: For now, we just pick something arbitrary for a default case for now.
1008 // We really want to sniff out the guard and put in the real default case (and
1009 // delete the guard).
1010 Ops.push_back(DAG.getBasicBlock(MBBs[0]));
1011
Dan Gohman14026062016-03-08 03:18:12 +00001012 return DAG.getNode(WebAssemblyISD::BR_TABLE, DL, MVT::Other, Ops);
Dan Gohman950a13c2015-09-16 16:51:30 +00001013}
1014
Dan Gohman35bfb242015-12-04 23:22:35 +00001015SDValue WebAssemblyTargetLowering::LowerVASTART(SDValue Op,
1016 SelectionDAG &DAG) const {
1017 SDLoc DL(Op);
1018 EVT PtrVT = getPointerTy(DAG.getMachineFunction().getDataLayout());
1019
Derek Schuff27501e22016-02-10 19:51:04 +00001020 auto *MFI = DAG.getMachineFunction().getInfo<WebAssemblyFunctionInfo>();
Dan Gohman35bfb242015-12-04 23:22:35 +00001021 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Derek Schuff27501e22016-02-10 19:51:04 +00001022
1023 SDValue ArgN = DAG.getCopyFromReg(DAG.getEntryNode(), DL,
1024 MFI->getVarargBufferVreg(), PtrVT);
1025 return DAG.getStore(Op.getOperand(0), DL, ArgN, Op.getOperand(1),
Derek Schuff1a946e42016-07-15 19:35:43 +00001026 MachinePointerInfo(SV), 0);
Dan Gohman35bfb242015-12-04 23:22:35 +00001027}
1028
Heejin Ahn5ef4d5f2018-05-31 22:25:54 +00001029SDValue
1030WebAssemblyTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
1031 SelectionDAG &DAG) const {
1032 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
1033 SDLoc DL(Op);
1034 switch (IntNo) {
1035 default:
1036 return {}; // Don't custom lower most intrinsics.
Thomas Lively5d461c92018-10-03 23:02:23 +00001037
Heejin Ahn24faf852018-10-25 23:55:10 +00001038 case Intrinsic::wasm_lsda: {
1039 MachineFunction &MF = DAG.getMachineFunction();
1040 EVT VT = Op.getValueType();
1041 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
1042 MVT PtrVT = TLI.getPointerTy(DAG.getDataLayout());
1043 auto &Context = MF.getMMI().getContext();
1044 MCSymbol *S = Context.getOrCreateSymbol(Twine("GCC_except_table") +
1045 Twine(MF.getFunctionNumber()));
1046 return DAG.getNode(WebAssemblyISD::Wrapper, DL, VT,
1047 DAG.getMCSymbol(S, PtrVT));
1048 }
Heejin Ahn5ef4d5f2018-05-31 22:25:54 +00001049 }
1050}
1051
Thomas Livelya0d25812018-09-07 21:54:46 +00001052SDValue
Heejin Ahnda419bd2018-11-14 02:46:21 +00001053WebAssemblyTargetLowering::LowerINTRINSIC_VOID(SDValue Op,
1054 SelectionDAG &DAG) const {
1055 MachineFunction &MF = DAG.getMachineFunction();
1056 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
1057 SDLoc DL(Op);
1058
1059 switch (IntNo) {
1060 default:
1061 return {}; // Don't custom lower most intrinsics.
1062
1063 case Intrinsic::wasm_throw: {
1064 int Tag = cast<ConstantSDNode>(Op.getOperand(2).getNode())->getZExtValue();
1065 switch (Tag) {
1066 case CPP_EXCEPTION: {
1067 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
1068 MVT PtrVT = TLI.getPointerTy(DAG.getDataLayout());
1069 const char *SymName = MF.createExternalSymbolName("__cpp_exception");
1070 SDValue SymNode =
1071 DAG.getNode(WebAssemblyISD::Wrapper, DL, PtrVT,
1072 DAG.getTargetExternalSymbol(
1073 SymName, PtrVT, WebAssemblyII::MO_SYMBOL_EVENT));
1074 return DAG.getNode(WebAssemblyISD::THROW, DL,
1075 MVT::Other, // outchain type
1076 {
1077 Op.getOperand(0), // inchain
1078 SymNode, // exception symbol
1079 Op.getOperand(3) // thrown value
1080 });
1081 }
1082 default:
1083 llvm_unreachable("Invalid tag!");
1084 }
1085 break;
1086 }
1087 }
1088}
1089
1090SDValue
Thomas Livelya0d25812018-09-07 21:54:46 +00001091WebAssemblyTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
1092 SelectionDAG &DAG) const {
1093 SDLoc DL(Op);
1094 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(Op.getNode())->getMask();
1095 MVT VecType = Op.getOperand(0).getSimpleValueType();
1096 assert(VecType.is128BitVector() && "Unexpected shuffle vector type");
1097 size_t LaneBytes = VecType.getVectorElementType().getSizeInBits() / 8;
1098
1099 // Space for two vector args and sixteen mask indices
1100 SDValue Ops[18];
1101 size_t OpIdx = 0;
1102 Ops[OpIdx++] = Op.getOperand(0);
1103 Ops[OpIdx++] = Op.getOperand(1);
1104
1105 // Expand mask indices to byte indices and materialize them as operands
1106 for (size_t I = 0, Lanes = Mask.size(); I < Lanes; ++I) {
1107 for (size_t J = 0; J < LaneBytes; ++J) {
Thomas Lively11a332d02018-10-19 19:08:06 +00001108 // Lower undefs (represented by -1 in mask) to zero
1109 uint64_t ByteIndex =
1110 Mask[I] == -1 ? 0 : (uint64_t)Mask[I] * LaneBytes + J;
1111 Ops[OpIdx++] = DAG.getConstant(ByteIndex, DL, MVT::i32);
Thomas Livelya0d25812018-09-07 21:54:46 +00001112 }
1113 }
1114
Thomas Livelyed951342018-10-24 23:27:40 +00001115 return DAG.getNode(WebAssemblyISD::SHUFFLE, DL, Op.getValueType(), Ops);
Thomas Livelya0d25812018-09-07 21:54:46 +00001116}
1117
Thomas Livelyfb84fd72018-11-02 00:06:56 +00001118SDValue
1119WebAssemblyTargetLowering::LowerAccessVectorElement(SDValue Op,
1120 SelectionDAG &DAG) const {
1121 // Allow constant lane indices, expand variable lane indices
1122 SDNode *IdxNode = Op.getOperand(Op.getNumOperands() - 1).getNode();
1123 if (isa<ConstantSDNode>(IdxNode) || IdxNode->isUndef())
1124 return Op;
1125 else
1126 // Perform default expansion
1127 return SDValue();
1128}
1129
Thomas Lively55735d52018-10-20 01:31:18 +00001130SDValue WebAssemblyTargetLowering::LowerShift(SDValue Op,
1131 SelectionDAG &DAG) const {
1132 SDLoc DL(Op);
Thomas Livelyb2382c82018-11-02 00:39:57 +00001133
1134 // Only manually lower vector shifts
1135 assert(Op.getSimpleValueType().isVector());
1136
1137 // Unroll non-splat vector shifts
1138 BuildVectorSDNode *ShiftVec;
1139 SDValue SplatVal;
1140 if (!(ShiftVec = dyn_cast<BuildVectorSDNode>(Op.getOperand(1).getNode())) ||
1141 !(SplatVal = ShiftVec->getSplatValue()))
1142 return DAG.UnrollVectorOp(Op.getNode());
1143
1144 // All splats except i64x2 const splats are handled by patterns
1145 ConstantSDNode *SplatConst = dyn_cast<ConstantSDNode>(SplatVal);
1146 if (!SplatConst || Op.getSimpleValueType() != MVT::v2i64)
Thomas Lively55735d52018-10-20 01:31:18 +00001147 return Op;
Thomas Livelyb2382c82018-11-02 00:39:57 +00001148
1149 // i64x2 const splats are custom lowered to avoid unnecessary wraps
Thomas Lively55735d52018-10-20 01:31:18 +00001150 unsigned Opcode;
1151 switch (Op.getOpcode()) {
1152 case ISD::SHL:
1153 Opcode = WebAssemblyISD::VEC_SHL;
1154 break;
1155 case ISD::SRA:
1156 Opcode = WebAssemblyISD::VEC_SHR_S;
1157 break;
1158 case ISD::SRL:
1159 Opcode = WebAssemblyISD::VEC_SHR_U;
1160 break;
1161 default:
1162 llvm_unreachable("unexpected opcode");
Thomas Lively55735d52018-10-20 01:31:18 +00001163 }
Thomas Livelyb2382c82018-11-02 00:39:57 +00001164 APInt Shift = SplatConst->getAPIntValue().zextOrTrunc(32);
Thomas Lively55735d52018-10-20 01:31:18 +00001165 return DAG.getNode(Opcode, DL, Op.getValueType(), Op.getOperand(0),
Thomas Livelyb2382c82018-11-02 00:39:57 +00001166 DAG.getConstant(Shift, DL, MVT::i32));
Thomas Lively55735d52018-10-20 01:31:18 +00001167}
1168
Dan Gohman10e730a2015-06-29 23:51:55 +00001169//===----------------------------------------------------------------------===//
1170// WebAssembly Optimization Hooks
1171//===----------------------------------------------------------------------===//