blob: 53d8e63152a0c8f248d46a16edec2d44eff37eeb [file] [log] [blame]
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001//=- X86SchedSkylake.td - X86 Skylake Client Scheduling ------*- tablegen -*-=//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the machine model for Skylake Client to support
11// instruction scheduling and other instruction cost heuristics.
12//
13//===----------------------------------------------------------------------===//
14
15def SkylakeClientModel : SchedMachineModel {
16 // All x86 instructions are modeled as a single micro-op, and SKylake can
17 // decode 6 instructions per cycle.
18 let IssueWidth = 6;
19 let MicroOpBufferSize = 224; // Based on the reorder buffer.
20 let LoadLatency = 5;
21 let MispredictPenalty = 14;
Simon Pilgrim31a96332018-03-24 20:40:14 +000022
Gadi Haber6f8fbf42017-09-19 06:19:27 +000023 // Based on the LSD (loop-stream detector) queue size and benchmarking data.
24 let LoopMicroOpBufferSize = 50;
25
26 // This flag is set to allow the scheduler to assign a default model to
27 // unrecognized opcodes.
28 let CompleteModel = 0;
29}
30
31let SchedModel = SkylakeClientModel in {
32
33// Skylake Client can issue micro-ops to 8 different ports in one cycle.
34
35// Ports 0, 1, 5, and 6 handle all computation.
36// Port 4 gets the data half of stores. Store data can be available later than
37// the store address, but since we don't model the latency of stores, we can
38// ignore that.
39// Ports 2 and 3 are identical. They handle loads and the address half of
40// stores. Port 7 can handle address calculations.
41def SKLPort0 : ProcResource<1>;
42def SKLPort1 : ProcResource<1>;
43def SKLPort2 : ProcResource<1>;
44def SKLPort3 : ProcResource<1>;
45def SKLPort4 : ProcResource<1>;
46def SKLPort5 : ProcResource<1>;
47def SKLPort6 : ProcResource<1>;
48def SKLPort7 : ProcResource<1>;
49
50// Many micro-ops are capable of issuing on multiple ports.
51def SKLPort01 : ProcResGroup<[SKLPort0, SKLPort1]>;
52def SKLPort23 : ProcResGroup<[SKLPort2, SKLPort3]>;
53def SKLPort237 : ProcResGroup<[SKLPort2, SKLPort3, SKLPort7]>;
54def SKLPort04 : ProcResGroup<[SKLPort0, SKLPort4]>;
55def SKLPort05 : ProcResGroup<[SKLPort0, SKLPort5]>;
56def SKLPort06 : ProcResGroup<[SKLPort0, SKLPort6]>;
57def SKLPort15 : ProcResGroup<[SKLPort1, SKLPort5]>;
58def SKLPort16 : ProcResGroup<[SKLPort1, SKLPort6]>;
59def SKLPort56 : ProcResGroup<[SKLPort5, SKLPort6]>;
60def SKLPort015 : ProcResGroup<[SKLPort0, SKLPort1, SKLPort5]>;
61def SKLPort056 : ProcResGroup<[SKLPort0, SKLPort5, SKLPort6]>;
62def SKLPort0156: ProcResGroup<[SKLPort0, SKLPort1, SKLPort5, SKLPort6]>;
63
Simon Pilgrim68a8fbc2018-03-25 20:16:53 +000064def SKLDivider : ProcResource<1>; // Integer division issued on port 0.
Craig Topper8104f262018-04-02 05:33:28 +000065// FP division and sqrt on port 0.
66def SKLFPDivider : ProcResource<1>;
Simon Pilgrim68a8fbc2018-03-25 20:16:53 +000067
Gadi Haber6f8fbf42017-09-19 06:19:27 +000068// 60 Entry Unified Scheduler
69def SKLPortAny : ProcResGroup<[SKLPort0, SKLPort1, SKLPort2, SKLPort3, SKLPort4,
70 SKLPort5, SKLPort6, SKLPort7]> {
71 let BufferSize=60;
72}
73
74// Loads are 5 cycles, so ReadAfterLd registers needn't be available until 5
75// cycles after the memory operand.
76def : ReadAdvance<ReadAfterLd, 5>;
77
78// Many SchedWrites are defined in pairs with and without a folded load.
79// Instructions with folded loads are usually micro-fused, so they only appear
80// as two micro-ops when queued in the reservation station.
81// This multiclass defines the resource usage for variants with and without
82// folded loads.
83multiclass SKLWriteResPair<X86FoldableSchedWrite SchedRW,
Simon Pilgrim30c38c32018-03-19 14:46:07 +000084 list<ProcResourceKind> ExePorts,
Simon Pilgrime3547af2018-03-25 10:21:19 +000085 int Lat, list<int> Res = [1], int UOps = 1,
86 int LoadLat = 5> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +000087 // Register variant is using a single cycle on ExePort.
Simon Pilgrim30c38c32018-03-19 14:46:07 +000088 def : WriteRes<SchedRW, ExePorts> {
89 let Latency = Lat;
90 let ResourceCycles = Res;
91 let NumMicroOps = UOps;
92 }
Gadi Haber6f8fbf42017-09-19 06:19:27 +000093
Simon Pilgrime3547af2018-03-25 10:21:19 +000094 // Memory variant also uses a cycle on port 2/3 and adds LoadLat cycles to
95 // the latency (default = 5).
Simon Pilgrim30c38c32018-03-19 14:46:07 +000096 def : WriteRes<SchedRW.Folded, !listconcat([SKLPort23], ExePorts)> {
Simon Pilgrime3547af2018-03-25 10:21:19 +000097 let Latency = !add(Lat, LoadLat);
Simon Pilgrim30c38c32018-03-19 14:46:07 +000098 let ResourceCycles = !listconcat([1], Res);
Simon Pilgrime3547af2018-03-25 10:21:19 +000099 let NumMicroOps = !add(UOps, 1);
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000100 }
101}
102
Craig Topperf131b602018-04-06 16:16:46 +0000103// A folded store needs a cycle on port 4 for the store data, and an extra port
104// 2/3/7 cycle to recompute the address.
105def : WriteRes<WriteRMW, [SKLPort237,SKLPort4]>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000106
107// Arithmetic.
Simon Pilgrim2864b462018-05-08 14:55:16 +0000108defm : SKLWriteResPair<WriteALU, [SKLPort0156], 1>; // Simple integer ALU op.
Simon Pilgrim0c0336e2018-05-17 12:43:42 +0000109defm : SKLWriteResPair<WriteADC, [SKLPort06], 1>; // Integer ALU + flags op.
Simon Pilgrim2864b462018-05-08 14:55:16 +0000110defm : SKLWriteResPair<WriteIMul, [SKLPort1], 3>; // Integer multiplication.
111defm : SKLWriteResPair<WriteIMul64, [SKLPort1], 3>; // Integer 64-bit multiplication.
Simon Pilgrim25805542018-05-08 13:51:45 +0000112
Andrew V. Tischenkoee2e3142018-07-20 09:39:14 +0000113defm : SKLWriteResPair<WriteBSWAP32,[SKLPort15], 1>; //
114defm : SKLWriteResPair<WriteBSWAP64,[SKLPort06, SKLPort15], 2, [1,1], 2>; //
115
Simon Pilgrim25805542018-05-08 13:51:45 +0000116defm : SKLWriteResPair<WriteDiv8, [SKLPort0, SKLDivider], 25, [1,10], 1, 4>;
117defm : SKLWriteResPair<WriteDiv16, [SKLPort0, SKLDivider], 25, [1,10], 1, 4>;
118defm : SKLWriteResPair<WriteDiv32, [SKLPort0, SKLDivider], 25, [1,10], 1, 4>;
119defm : SKLWriteResPair<WriteDiv64, [SKLPort0, SKLDivider], 25, [1,10], 1, 4>;
120defm : SKLWriteResPair<WriteIDiv8, [SKLPort0, SKLDivider], 25, [1,10], 1, 4>;
121defm : SKLWriteResPair<WriteIDiv16, [SKLPort0, SKLDivider], 25, [1,10], 1, 4>;
122defm : SKLWriteResPair<WriteIDiv32, [SKLPort0, SKLDivider], 25, [1,10], 1, 4>;
123defm : SKLWriteResPair<WriteIDiv64, [SKLPort0, SKLDivider], 25, [1,10], 1, 4>;
124
Simon Pilgrim28e7bcb2018-03-26 21:06:14 +0000125defm : SKLWriteResPair<WriteCRC32, [SKLPort1], 3>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000126
Simon Pilgrim68a8fbc2018-03-25 20:16:53 +0000127def : WriteRes<WriteIMulH, []> { let Latency = 3; } // Integer multiplication, high part.
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000128def : WriteRes<WriteLEA, [SKLPort15]>; // LEA instructions can't fold loads.
129
Simon Pilgrim2782a192018-05-17 16:47:30 +0000130defm : SKLWriteResPair<WriteCMOV, [SKLPort06], 1, [1], 1>; // Conditional move.
131defm : SKLWriteResPair<WriteCMOV2, [SKLPort06], 2, [2], 2>; // Conditional (CF + ZF flag) move.
Simon Pilgrim6e160c12018-05-12 18:07:07 +0000132defm : X86WriteRes<WriteFCMOV, [SKLPort1], 3, [1], 1>; // x87 conditional move.
Craig Topperb7baa352018-04-08 17:53:18 +0000133def : WriteRes<WriteSETCC, [SKLPort06]>; // Setcc.
134def : WriteRes<WriteSETCCStore, [SKLPort06,SKLPort4,SKLPort237]> {
135 let Latency = 2;
136 let NumMicroOps = 3;
137}
Clement Courbet7b9913f2018-06-20 06:13:39 +0000138def : WriteRes<WriteLAHFSAHF, [SKLPort06]>;
Craig Topperb7baa352018-04-08 17:53:18 +0000139
Simon Pilgrimf33d9052018-03-26 18:19:28 +0000140// Bit counts.
Roman Lebedevfa988852018-07-08 09:50:25 +0000141defm : SKLWriteResPair<WriteBSF, [SKLPort1], 3>;
142defm : SKLWriteResPair<WriteBSR, [SKLPort1], 3>;
143defm : SKLWriteResPair<WriteLZCNT, [SKLPort1], 3>;
144defm : SKLWriteResPair<WriteTZCNT, [SKLPort1], 3>;
145defm : SKLWriteResPair<WritePOPCNT, [SKLPort1], 3>;
Simon Pilgrimf33d9052018-03-26 18:19:28 +0000146
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000147// Integer shifts and rotates.
Simon Pilgrim30c38c32018-03-19 14:46:07 +0000148defm : SKLWriteResPair<WriteShift, [SKLPort06], 1>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000149
Andrew V. Tischenkoe5640552018-07-31 10:14:43 +0000150// SHLD/SHRD.
151defm : X86WriteRes<WriteSHDrri, [SKLPort1], 3, [1], 1>;
152defm : X86WriteRes<WriteSHDrrcl,[SKLPort1,SKLPort06,SKLPort0156], 6, [1, 2, 1], 4>;
153defm : X86WriteRes<WriteSHDmri, [SKLPort1,SKLPort23,SKLPort237,SKLPort0156], 9, [1, 1, 1, 1], 4>;
154defm : X86WriteRes<WriteSHDmrcl,[SKLPort1,SKLPort23,SKLPort237,SKLPort06,SKLPort0156], 11, [1, 1, 1, 2, 1], 6>;
Roman Lebedev75ce4532018-07-08 19:01:55 +0000155
Craig Topper89310f52018-03-29 20:41:39 +0000156// BMI1 BEXTR, BMI2 BZHI
157defm : SKLWriteResPair<WriteBEXTR, [SKLPort06,SKLPort15], 2, [1,1], 2>;
158defm : SKLWriteResPair<WriteBZHI, [SKLPort15], 1>;
159
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000160// Loads, stores, and moves, not folded with other operations.
Simon Pilgrim215ce4a2018-05-14 18:37:19 +0000161defm : X86WriteRes<WriteLoad, [SKLPort23], 5, [1], 1>;
162defm : X86WriteRes<WriteStore, [SKLPort237, SKLPort4], 1, [1,1], 1>;
163defm : X86WriteRes<WriteStoreNT, [SKLPort237, SKLPort4], 1, [1,1], 2>;
164defm : X86WriteRes<WriteMove, [SKLPort0156], 1, [1], 1>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000165
166// Idioms that clear a register, like xorps %xmm0, %xmm0.
167// These can often bypass execution ports completely.
168def : WriteRes<WriteZero, []>;
169
170// Branches don't produce values, so they have no latency, but they still
171// consume resources. Indirect branches can fold loads.
Simon Pilgrim30c38c32018-03-19 14:46:07 +0000172defm : SKLWriteResPair<WriteJump, [SKLPort06], 1>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000173
174// Floating point. This covers both scalar and vector operations.
Clement Courbetb78ab502018-05-31 11:41:27 +0000175defm : X86WriteRes<WriteFLD0, [SKLPort05], 1, [1], 1>;
176defm : X86WriteRes<WriteFLD1, [SKLPort05], 1, [2], 2>;
Clement Courbet2e41c5a2018-05-31 14:22:01 +0000177defm : X86WriteRes<WriteFLDC, [SKLPort05], 1, [2], 2>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000178defm : X86WriteRes<WriteFLoad, [SKLPort23], 5, [1], 1>;
179defm : X86WriteRes<WriteFLoadX, [SKLPort23], 6, [1], 1>;
180defm : X86WriteRes<WriteFLoadY, [SKLPort23], 7, [1], 1>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000181defm : X86WriteRes<WriteFMaskedLoad, [SKLPort23,SKLPort015], 7, [1,1], 2>;
182defm : X86WriteRes<WriteFMaskedLoadY, [SKLPort23,SKLPort015], 8, [1,1], 2>;
Simon Pilgrimab34aa82018-05-09 11:01:16 +0000183defm : X86WriteRes<WriteFStore, [SKLPort237,SKLPort4], 1, [1,1], 2>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000184defm : X86WriteRes<WriteFStoreX, [SKLPort237,SKLPort4], 1, [1,1], 2>;
185defm : X86WriteRes<WriteFStoreY, [SKLPort237,SKLPort4], 1, [1,1], 2>;
Simon Pilgrim215ce4a2018-05-14 18:37:19 +0000186defm : X86WriteRes<WriteFStoreNT, [SKLPort237,SKLPort4], 1, [1,1], 2>;
187defm : X86WriteRes<WriteFStoreNTX, [SKLPort237,SKLPort4], 1, [1,1], 2>;
188defm : X86WriteRes<WriteFStoreNTY, [SKLPort237,SKLPort4], 1, [1,1], 2>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000189defm : X86WriteRes<WriteFMaskedStore, [SKLPort237,SKLPort0], 2, [1,1], 2>;
190defm : X86WriteRes<WriteFMaskedStoreY, [SKLPort237,SKLPort0], 2, [1,1], 2>;
191defm : X86WriteRes<WriteFMove, [SKLPort015], 1, [1], 1>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000192defm : X86WriteRes<WriteFMoveX, [SKLPort015], 1, [1], 1>;
193defm : X86WriteRes<WriteFMoveY, [SKLPort015], 1, [1], 1>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000194defm : X86WriteRes<WriteEMMS, [SKLPort05,SKLPort0156], 10, [9,1], 10>;
Simon Pilgrimfb7aa572018-03-15 14:45:30 +0000195
Simon Pilgrim1233e122018-05-07 20:52:53 +0000196defm : SKLWriteResPair<WriteFAdd, [SKLPort01], 4, [1], 1, 5>; // Floating point add/sub.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000197defm : SKLWriteResPair<WriteFAddX, [SKLPort01], 4, [1], 1, 6>;
198defm : SKLWriteResPair<WriteFAddY, [SKLPort01], 4, [1], 1, 7>;
199defm : X86WriteResPairUnsupported<WriteFAddZ>;
Simon Pilgrim1233e122018-05-07 20:52:53 +0000200defm : SKLWriteResPair<WriteFAdd64, [SKLPort01], 4, [1], 1, 5>; // Floating point double add/sub.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000201defm : SKLWriteResPair<WriteFAdd64X, [SKLPort01], 4, [1], 1, 6>;
202defm : SKLWriteResPair<WriteFAdd64Y, [SKLPort01], 4, [1], 1, 7>;
203defm : X86WriteResPairUnsupported<WriteFAdd64Z>;
Simon Pilgrim1233e122018-05-07 20:52:53 +0000204
205defm : SKLWriteResPair<WriteFCmp, [SKLPort01], 4, [1], 1, 5>; // Floating point compare.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000206defm : SKLWriteResPair<WriteFCmpX, [SKLPort01], 4, [1], 1, 6>;
207defm : SKLWriteResPair<WriteFCmpY, [SKLPort01], 4, [1], 1, 7>;
208defm : X86WriteResPairUnsupported<WriteFCmpZ>;
Simon Pilgrim1233e122018-05-07 20:52:53 +0000209defm : SKLWriteResPair<WriteFCmp64, [SKLPort01], 4, [1], 1, 5>; // Floating point double compare.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000210defm : SKLWriteResPair<WriteFCmp64X, [SKLPort01], 4, [1], 1, 6>;
211defm : SKLWriteResPair<WriteFCmp64Y, [SKLPort01], 4, [1], 1, 7>;
212defm : X86WriteResPairUnsupported<WriteFCmp64Z>;
Simon Pilgrim1233e122018-05-07 20:52:53 +0000213
214defm : SKLWriteResPair<WriteFCom, [SKLPort0], 2>; // Floating point compare to flags.
215
216defm : SKLWriteResPair<WriteFMul, [SKLPort01], 4, [1], 1, 5>; // Floating point multiplication.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000217defm : SKLWriteResPair<WriteFMulX, [SKLPort01], 4, [1], 1, 6>;
218defm : SKLWriteResPair<WriteFMulY, [SKLPort01], 4, [1], 1, 7>;
219defm : X86WriteResPairUnsupported<WriteFMulZ>;
Simon Pilgrim1233e122018-05-07 20:52:53 +0000220defm : SKLWriteResPair<WriteFMul64, [SKLPort01], 4, [1], 1, 5>; // Floating point double multiplication.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000221defm : SKLWriteResPair<WriteFMul64X, [SKLPort01], 4, [1], 1, 6>;
222defm : SKLWriteResPair<WriteFMul64Y, [SKLPort01], 4, [1], 1, 7>;
223defm : X86WriteResPairUnsupported<WriteFMul64Z>;
Simon Pilgrimac5d0a32018-05-07 16:15:46 +0000224
225defm : SKLWriteResPair<WriteFDiv, [SKLPort0,SKLFPDivider], 11, [1,3], 1, 5>; // Floating point division.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000226//defm : SKLWriteResPair<WriteFDivX, [SKLPort0,SKLFPDivider], 11, [1,3], 1, 6>;
227defm : SKLWriteResPair<WriteFDivY, [SKLPort0,SKLFPDivider], 11, [1,5], 1, 7>;
Clement Courbetc48435b2018-06-11 07:00:08 +0000228defm : X86WriteResPairUnsupported<WriteFDivZ>;
Simon Pilgrimac5d0a32018-05-07 16:15:46 +0000229//defm : SKLWriteResPair<WriteFDiv64, [SKLPort0,SKLFPDivider], 14, [1,3], 1, 5>; // Floating point double division.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000230//defm : SKLWriteResPair<WriteFDiv64X, [SKLPort0,SKLFPDivider], 14, [1,3], 1, 6>;
231//defm : SKLWriteResPair<WriteFDiv64Y, [SKLPort0,SKLFPDivider], 14, [1,5], 1, 7>;
Clement Courbetc48435b2018-06-11 07:00:08 +0000232defm : X86WriteResPairUnsupported<WriteFDiv64Z>;
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000233
234defm : SKLWriteResPair<WriteFSqrt, [SKLPort0,SKLFPDivider], 12, [1,3], 1, 5>; // Floating point square root.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000235defm : SKLWriteResPair<WriteFSqrtX, [SKLPort0,SKLFPDivider], 12, [1,3], 1, 6>;
236defm : SKLWriteResPair<WriteFSqrtY, [SKLPort0,SKLFPDivider], 12, [1,6], 1, 7>;
Clement Courbetc48435b2018-06-11 07:00:08 +0000237defm : X86WriteResPairUnsupported<WriteFSqrtZ>;
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000238defm : SKLWriteResPair<WriteFSqrt64, [SKLPort0,SKLFPDivider], 18, [1,6], 1, 5>; // Floating point double square root.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000239defm : SKLWriteResPair<WriteFSqrt64X, [SKLPort0,SKLFPDivider], 18, [1,6], 1, 6>;
240defm : SKLWriteResPair<WriteFSqrt64Y, [SKLPort0,SKLFPDivider], 18, [1,12],1, 7>;
Clement Courbetc48435b2018-06-11 07:00:08 +0000241defm : X86WriteResPairUnsupported<WriteFSqrt64Z>;
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000242defm : SKLWriteResPair<WriteFSqrt80, [SKLPort0,SKLFPDivider], 21, [1,7]>; // Floating point long double square root.
243
Simon Pilgrimc7088682018-05-01 18:06:07 +0000244defm : SKLWriteResPair<WriteFRcp, [SKLPort0], 4, [1], 1, 5>; // Floating point reciprocal estimate.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000245defm : SKLWriteResPair<WriteFRcpX, [SKLPort0], 4, [1], 1, 6>;
246defm : SKLWriteResPair<WriteFRcpY, [SKLPort0], 4, [1], 1, 7>;
247defm : X86WriteResPairUnsupported<WriteFRcpZ>;
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000248
Simon Pilgrimc7088682018-05-01 18:06:07 +0000249defm : SKLWriteResPair<WriteFRsqrt, [SKLPort0], 4, [1], 1, 5>; // Floating point reciprocal square root estimate.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000250defm : SKLWriteResPair<WriteFRsqrtX,[SKLPort0], 4, [1], 1, 6>;
251defm : SKLWriteResPair<WriteFRsqrtY,[SKLPort0], 4, [1], 1, 7>;
252defm : X86WriteResPairUnsupported<WriteFRsqrtZ>;
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000253
Simon Pilgrim67cc2462018-05-04 15:20:18 +0000254defm : SKLWriteResPair<WriteFMA, [SKLPort01], 4, [1], 1, 5>; // Fused Multiply Add.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000255defm : SKLWriteResPair<WriteFMAX, [SKLPort01], 4, [1], 1, 6>;
256defm : SKLWriteResPair<WriteFMAY, [SKLPort01], 4, [1], 1, 7>;
257defm : X86WriteResPairUnsupported<WriteFMAZ>;
Simon Pilgrim542b20d2018-05-03 22:31:19 +0000258defm : SKLWriteResPair<WriteDPPD, [SKLPort5,SKLPort01], 9, [1,2], 3, 6>; // Floating point double dot product.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000259defm : SKLWriteResPair<WriteDPPS, [SKLPort5,SKLPort01], 13, [1,3], 4, 6>;
260defm : SKLWriteResPair<WriteDPPSY, [SKLPort5,SKLPort01], 13, [1,3], 4, 7>;
261defm : X86WriteResPairUnsupported<WriteDPPSZ>;
Simon Pilgrimd14d2e72018-04-20 21:16:05 +0000262defm : SKLWriteResPair<WriteFSign, [SKLPort0], 1>; // Floating point fabs/fchs.
Simon Pilgrimbe51b202018-05-04 12:59:24 +0000263defm : SKLWriteResPair<WriteFRnd, [SKLPort01], 8, [2], 2, 6>; // Floating point rounding.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000264defm : SKLWriteResPair<WriteFRndY, [SKLPort01], 8, [2], 2, 7>;
265defm : X86WriteResPairUnsupported<WriteFRndZ>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +0000266defm : SKLWriteResPair<WriteFLogic, [SKLPort015], 1, [1], 1, 6>; // Floating point and/or/xor logicals.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000267defm : SKLWriteResPair<WriteFLogicY, [SKLPort015], 1, [1], 1, 7>;
268defm : X86WriteResPairUnsupported<WriteFLogicZ>;
Simon Pilgrim210286e2018-05-08 10:28:03 +0000269defm : SKLWriteResPair<WriteFTest, [SKLPort0], 2, [1], 1, 6>; // Floating point TEST instructions.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000270defm : SKLWriteResPair<WriteFTestY, [SKLPort0], 2, [1], 1, 7>;
271defm : X86WriteResPairUnsupported<WriteFTestZ>;
Simon Pilgrim819f2182018-05-02 17:58:50 +0000272defm : SKLWriteResPair<WriteFShuffle, [SKLPort5], 1, [1], 1, 6>; // Floating point vector shuffles.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000273defm : SKLWriteResPair<WriteFShuffleY, [SKLPort5], 1, [1], 1, 7>;
274defm : X86WriteResPairUnsupported<WriteFShuffleZ>;
Simon Pilgrim819f2182018-05-02 17:58:50 +0000275defm : SKLWriteResPair<WriteFVarShuffle, [SKLPort5], 1, [1], 1, 6>; // Floating point vector shuffles.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000276defm : SKLWriteResPair<WriteFVarShuffleY, [SKLPort5], 1, [1], 1, 7>;
277defm : X86WriteResPairUnsupported<WriteFVarShuffleZ>;
Simon Pilgrim06e16542018-04-22 18:35:53 +0000278defm : SKLWriteResPair<WriteFBlend, [SKLPort015], 1, [1], 1, 6>; // Floating point vector blends.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000279defm : SKLWriteResPair<WriteFBlendY, [SKLPort015], 1, [1], 1, 7>;
280defm : X86WriteResPairUnsupported<WriteFBlendZ>;
Simon Pilgrim96855ec2018-04-22 14:43:12 +0000281defm : SKLWriteResPair<WriteFVarBlend, [SKLPort015], 2, [2], 2, 6>; // Fp vector variable blends.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000282defm : SKLWriteResPair<WriteFVarBlendY,[SKLPort015], 2, [2], 2, 7>;
283defm : X86WriteResPairUnsupported<WriteFVarBlendZ>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000284
285// FMA Scheduling helper class.
286// class FMASC { X86FoldableSchedWrite Sched = WriteFAdd; }
287
288// Vector integer operations.
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000289defm : X86WriteRes<WriteVecLoad, [SKLPort23], 5, [1], 1>;
290defm : X86WriteRes<WriteVecLoadX, [SKLPort23], 6, [1], 1>;
291defm : X86WriteRes<WriteVecLoadY, [SKLPort23], 7, [1], 1>;
Simon Pilgrim215ce4a2018-05-14 18:37:19 +0000292defm : X86WriteRes<WriteVecLoadNT, [SKLPort23], 6, [1], 1>;
293defm : X86WriteRes<WriteVecLoadNTY, [SKLPort23], 7, [1], 1>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000294defm : X86WriteRes<WriteVecMaskedLoad, [SKLPort23,SKLPort015], 7, [1,1], 2>;
295defm : X86WriteRes<WriteVecMaskedLoadY, [SKLPort23,SKLPort015], 8, [1,1], 2>;
Simon Pilgrimab34aa82018-05-09 11:01:16 +0000296defm : X86WriteRes<WriteVecStore, [SKLPort237,SKLPort4], 1, [1,1], 2>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000297defm : X86WriteRes<WriteVecStoreX, [SKLPort237,SKLPort4], 1, [1,1], 2>;
298defm : X86WriteRes<WriteVecStoreY, [SKLPort237,SKLPort4], 1, [1,1], 2>;
Simon Pilgrim215ce4a2018-05-14 18:37:19 +0000299defm : X86WriteRes<WriteVecStoreNT, [SKLPort237,SKLPort4], 1, [1,1], 2>;
300defm : X86WriteRes<WriteVecStoreNTY, [SKLPort237,SKLPort4], 1, [1,1], 2>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000301defm : X86WriteRes<WriteVecMaskedStore, [SKLPort237,SKLPort0], 2, [1,1], 2>;
302defm : X86WriteRes<WriteVecMaskedStoreY, [SKLPort237,SKLPort0], 2, [1,1], 2>;
Simon Pilgrim1273f4a2018-05-18 17:58:36 +0000303defm : X86WriteRes<WriteVecMove, [SKLPort05], 1, [1], 1>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000304defm : X86WriteRes<WriteVecMoveX, [SKLPort015], 1, [1], 1>;
305defm : X86WriteRes<WriteVecMoveY, [SKLPort015], 1, [1], 1>;
Simon Pilgrim1273f4a2018-05-18 17:58:36 +0000306defm : X86WriteRes<WriteVecMoveToGpr, [SKLPort0], 2, [1], 1>;
307defm : X86WriteRes<WriteVecMoveFromGpr, [SKLPort5], 1, [1], 1>;
Simon Pilgrimfb7aa572018-03-15 14:45:30 +0000308
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000309defm : SKLWriteResPair<WriteVecALU, [SKLPort05], 1, [1], 1, 5>; // Vector integer ALU op, no logicals.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000310defm : SKLWriteResPair<WriteVecALUX, [SKLPort01], 1, [1], 1, 6>;
311defm : SKLWriteResPair<WriteVecALUY, [SKLPort01], 1, [1], 1, 7>;
312defm : X86WriteResPairUnsupported<WriteVecALUZ>;
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000313defm : SKLWriteResPair<WriteVecLogic, [SKLPort05], 1, [1], 1, 5>; // Vector integer and/or/xor.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000314defm : SKLWriteResPair<WriteVecLogicX,[SKLPort015], 1, [1], 1, 6>;
315defm : SKLWriteResPair<WriteVecLogicY,[SKLPort015], 1, [1], 1, 7>;
316defm : X86WriteResPairUnsupported<WriteVecLogicZ>;
Simon Pilgrim210286e2018-05-08 10:28:03 +0000317defm : SKLWriteResPair<WriteVecTest, [SKLPort0,SKLPort5], 3, [1,1], 2, 6>; // Vector integer TEST instructions.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000318defm : SKLWriteResPair<WriteVecTestY, [SKLPort0,SKLPort5], 3, [1,1], 2, 7>;
319defm : X86WriteResPairUnsupported<WriteVecTestZ>;
Simon Pilgrimd7ffbc52018-05-04 17:47:46 +0000320defm : SKLWriteResPair<WriteVecIMul, [SKLPort0] , 4, [1], 1, 5>; // Vector integer multiply.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000321defm : SKLWriteResPair<WriteVecIMulX, [SKLPort01], 4, [1], 1, 6>;
322defm : SKLWriteResPair<WriteVecIMulY, [SKLPort01], 4, [1], 1, 7>;
323defm : X86WriteResPairUnsupported<WriteVecIMulZ>;
Simon Pilgrim93c878c2018-05-03 10:31:20 +0000324defm : SKLWriteResPair<WritePMULLD, [SKLPort01], 10, [2], 2, 6>; // Vector PMULLD.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000325defm : SKLWriteResPair<WritePMULLDY, [SKLPort01], 10, [2], 2, 7>;
326defm : X86WriteResPairUnsupported<WritePMULLDZ>;
Simon Pilgrim819f2182018-05-02 17:58:50 +0000327defm : SKLWriteResPair<WriteShuffle, [SKLPort5], 1, [1], 1, 5>; // Vector shuffles.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000328defm : SKLWriteResPair<WriteShuffleX, [SKLPort5], 1, [1], 1, 6>;
329defm : SKLWriteResPair<WriteShuffleY, [SKLPort5], 1, [1], 1, 7>;
330defm : X86WriteResPairUnsupported<WriteShuffleZ>;
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000331defm : SKLWriteResPair<WriteVarShuffle, [SKLPort5], 1, [1], 1, 5>; // Vector shuffles.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000332defm : SKLWriteResPair<WriteVarShuffleX, [SKLPort5], 1, [1], 1, 6>;
333defm : SKLWriteResPair<WriteVarShuffleY, [SKLPort5], 1, [1], 1, 7>;
334defm : X86WriteResPairUnsupported<WriteVarShuffleZ>;
Simon Pilgrim06e16542018-04-22 18:35:53 +0000335defm : SKLWriteResPair<WriteBlend, [SKLPort5], 1, [1], 1, 6>; // Vector blends.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000336defm : SKLWriteResPair<WriteBlendY, [SKLPort5], 1, [1], 1, 7>;
337defm : X86WriteResPairUnsupported<WriteBlendZ>;
Simon Pilgrim96855ec2018-04-22 14:43:12 +0000338defm : SKLWriteResPair<WriteVarBlend, [SKLPort015], 2, [2], 2, 6>; // Vector variable blends.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000339defm : SKLWriteResPair<WriteVarBlendY, [SKLPort015], 2, [2], 2, 6>;
340defm : X86WriteResPairUnsupported<WriteVarBlendZ>;
Simon Pilgrima41ae2f2018-04-22 10:39:16 +0000341defm : SKLWriteResPair<WriteMPSAD, [SKLPort5], 4, [2], 2, 6>; // Vector MPSAD.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000342defm : SKLWriteResPair<WriteMPSADY, [SKLPort5], 4, [2], 2, 7>;
343defm : X86WriteResPairUnsupported<WriteMPSADZ>;
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000344defm : SKLWriteResPair<WritePSADBW, [SKLPort5], 3, [1], 1, 5>; // Vector PSADBW.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000345defm : SKLWriteResPair<WritePSADBWX, [SKLPort5], 3, [1], 1, 6>;
346defm : SKLWriteResPair<WritePSADBWY, [SKLPort5], 3, [1], 1, 7>;
347defm : X86WriteResPairUnsupported<WritePSADBWZ>;
Simon Pilgrim27bc83e2018-04-24 18:49:25 +0000348defm : SKLWriteResPair<WritePHMINPOS, [SKLPort01], 4, [1], 1, 6>; // Vector PHMINPOS.
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000349
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000350// Vector integer shifts.
351defm : SKLWriteResPair<WriteVecShift, [SKLPort0], 1, [1], 1, 5>;
Simon Pilgrimd7ffbc52018-05-04 17:47:46 +0000352defm : X86WriteRes<WriteVecShiftX, [SKLPort5,SKLPort01], 2, [1,1], 2>;
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000353defm : X86WriteRes<WriteVecShiftY, [SKLPort5,SKLPort01], 4, [1,1], 2>;
Simon Pilgrimd7ffbc52018-05-04 17:47:46 +0000354defm : X86WriteRes<WriteVecShiftXLd, [SKLPort01,SKLPort23], 7, [1,1], 2>;
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000355defm : X86WriteRes<WriteVecShiftYLd, [SKLPort01,SKLPort23], 8, [1,1], 2>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000356defm : X86WriteResPairUnsupported<WriteVecShiftZ>;
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000357
Clement Courbet7db69cc2018-06-11 14:37:53 +0000358defm : SKLWriteResPair<WriteVecShiftImm, [SKLPort0], 1, [1], 1, 5>; // Vector integer immediate shifts.
359defm : SKLWriteResPair<WriteVecShiftImmX, [SKLPort01], 1, [1], 1, 6>;
360defm : SKLWriteResPair<WriteVecShiftImmY, [SKLPort01], 1, [1], 1, 7>;
361defm : X86WriteResPairUnsupported<WriteVecShiftImmZ>;
Simon Pilgrimd7ffbc52018-05-04 17:47:46 +0000362defm : SKLWriteResPair<WriteVarVecShift, [SKLPort01], 1, [1], 1, 6>; // Variable vector shifts.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000363defm : SKLWriteResPair<WriteVarVecShiftY, [SKLPort01], 1, [1], 1, 7>;
364defm : X86WriteResPairUnsupported<WriteVarVecShiftZ>;
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000365
Simon Pilgrimf7d2a932018-04-24 13:21:41 +0000366// Vector insert/extract operations.
367def : WriteRes<WriteVecInsert, [SKLPort5]> {
368 let Latency = 2;
369 let NumMicroOps = 2;
370 let ResourceCycles = [2];
371}
372def : WriteRes<WriteVecInsertLd, [SKLPort5,SKLPort23]> {
373 let Latency = 6;
374 let NumMicroOps = 2;
375}
Simon Pilgrim819f2182018-05-02 17:58:50 +0000376def: InstRW<[WriteVecInsertLd], (instregex "(V?)MOV(H|L)(PD|PS)rm")>;
Simon Pilgrimf7d2a932018-04-24 13:21:41 +0000377
378def : WriteRes<WriteVecExtract, [SKLPort0,SKLPort5]> {
379 let Latency = 3;
380 let NumMicroOps = 2;
381}
382def : WriteRes<WriteVecExtractSt, [SKLPort4,SKLPort5,SKLPort237]> {
383 let Latency = 2;
384 let NumMicroOps = 3;
385}
386
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000387// Conversion between integer and float.
Simon Pilgrim5647e892018-05-16 10:53:45 +0000388defm : SKLWriteResPair<WriteCvtSS2I, [SKLPort1], 3>;
389defm : SKLWriteResPair<WriteCvtPS2I, [SKLPort1], 3>;
390defm : SKLWriteResPair<WriteCvtPS2IY, [SKLPort1], 3>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000391defm : X86WriteResPairUnsupported<WriteCvtPS2IZ>;
Simon Pilgrim5647e892018-05-16 10:53:45 +0000392defm : SKLWriteResPair<WriteCvtSD2I, [SKLPort1], 3>;
393defm : SKLWriteResPair<WriteCvtPD2I, [SKLPort1], 3>;
394defm : SKLWriteResPair<WriteCvtPD2IY, [SKLPort1], 3>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000395defm : X86WriteResPairUnsupported<WriteCvtPD2IZ>;
Simon Pilgrim5647e892018-05-16 10:53:45 +0000396
397defm : SKLWriteResPair<WriteCvtI2SS, [SKLPort1], 4>;
398defm : SKLWriteResPair<WriteCvtI2PS, [SKLPort1], 4>;
399defm : SKLWriteResPair<WriteCvtI2PSY, [SKLPort1], 4>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000400defm : X86WriteResPairUnsupported<WriteCvtI2PSZ>;
Simon Pilgrim5647e892018-05-16 10:53:45 +0000401defm : SKLWriteResPair<WriteCvtI2SD, [SKLPort1], 4>;
402defm : SKLWriteResPair<WriteCvtI2PD, [SKLPort1], 4>;
403defm : SKLWriteResPair<WriteCvtI2PDY, [SKLPort1], 4>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000404defm : X86WriteResPairUnsupported<WriteCvtI2PDZ>;
Simon Pilgrimbe9a2062018-05-15 17:36:49 +0000405
406defm : SKLWriteResPair<WriteCvtSS2SD, [SKLPort1], 3>;
407defm : SKLWriteResPair<WriteCvtPS2PD, [SKLPort1], 3>;
408defm : SKLWriteResPair<WriteCvtPS2PDY, [SKLPort1], 3>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000409defm : X86WriteResPairUnsupported<WriteCvtPS2PDZ>;
Simon Pilgrimbe9a2062018-05-15 17:36:49 +0000410defm : SKLWriteResPair<WriteCvtSD2SS, [SKLPort1], 3>;
411defm : SKLWriteResPair<WriteCvtPD2PS, [SKLPort1], 3>;
412defm : SKLWriteResPair<WriteCvtPD2PSY, [SKLPort1], 3>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000413defm : X86WriteResPairUnsupported<WriteCvtPD2PSZ>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000414
Simon Pilgrim891ebcd2018-05-15 14:12:32 +0000415defm : X86WriteRes<WriteCvtPH2PS, [SKLPort5,SKLPort015], 5, [1,1], 2>;
416defm : X86WriteRes<WriteCvtPH2PSY, [SKLPort5,SKLPort01], 7, [1,1], 2>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000417defm : X86WriteResUnsupported<WriteCvtPH2PSZ>;
Simon Pilgrim891ebcd2018-05-15 14:12:32 +0000418defm : X86WriteRes<WriteCvtPH2PSLd, [SKLPort23,SKLPort01], 9, [1,1], 2>;
419defm : X86WriteRes<WriteCvtPH2PSYLd, [SKLPort23,SKLPort01], 10, [1,1], 2>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000420defm : X86WriteResUnsupported<WriteCvtPH2PSZLd>;
Simon Pilgrim891ebcd2018-05-15 14:12:32 +0000421
422defm : X86WriteRes<WriteCvtPS2PH, [SKLPort5,SKLPort015], 5, [1,1], 2>;
423defm : X86WriteRes<WriteCvtPS2PHY, [SKLPort5,SKLPort01], 7, [1,1], 2>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000424defm : X86WriteResUnsupported<WriteCvtPS2PHZ>;
Simon Pilgrim891ebcd2018-05-15 14:12:32 +0000425defm : X86WriteRes<WriteCvtPS2PHSt, [SKLPort4,SKLPort5,SKLPort237,SKLPort01], 6, [1,1,1,1], 4>;
426defm : X86WriteRes<WriteCvtPS2PHYSt, [SKLPort4,SKLPort5,SKLPort237,SKLPort01], 8, [1,1,1,1], 4>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000427defm : X86WriteResUnsupported<WriteCvtPS2PHZSt>;
Simon Pilgrim891ebcd2018-05-15 14:12:32 +0000428
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000429// Strings instructions.
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000430
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000431// Packed Compare Implicit Length Strings, Return Mask
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000432def : WriteRes<WritePCmpIStrM, [SKLPort0]> {
433 let Latency = 10;
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000434 let NumMicroOps = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000435 let ResourceCycles = [3];
436}
437def : WriteRes<WritePCmpIStrMLd, [SKLPort0, SKLPort23]> {
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000438 let Latency = 16;
439 let NumMicroOps = 4;
440 let ResourceCycles = [3,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000441}
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000442
443// Packed Compare Explicit Length Strings, Return Mask
444def : WriteRes<WritePCmpEStrM, [SKLPort0, SKLPort5, SKLPort015, SKLPort0156]> {
445 let Latency = 19;
446 let NumMicroOps = 9;
447 let ResourceCycles = [4,3,1,1];
448}
449def : WriteRes<WritePCmpEStrMLd, [SKLPort0, SKLPort5,SKLPort23, SKLPort015, SKLPort0156]> {
450 let Latency = 25;
451 let NumMicroOps = 10;
452 let ResourceCycles = [4,3,1,1,1];
453}
454
455// Packed Compare Implicit Length Strings, Return Index
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000456def : WriteRes<WritePCmpIStrI, [SKLPort0]> {
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000457 let Latency = 10;
458 let NumMicroOps = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000459 let ResourceCycles = [3];
460}
461def : WriteRes<WritePCmpIStrILd, [SKLPort0, SKLPort23]> {
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000462 let Latency = 16;
463 let NumMicroOps = 4;
464 let ResourceCycles = [3,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000465}
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000466
467// Packed Compare Explicit Length Strings, Return Index
468def : WriteRes<WritePCmpEStrI, [SKLPort0, SKLPort5, SKLPort0156]> {
469 let Latency = 18;
470 let NumMicroOps = 8;
471 let ResourceCycles = [4,3,1];
472}
473def : WriteRes<WritePCmpEStrILd, [SKLPort0, SKLPort5, SKLPort23, SKLPort0156]> {
474 let Latency = 24;
475 let NumMicroOps = 9;
476 let ResourceCycles = [4,3,1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000477}
478
Simon Pilgrima2f26782018-03-27 20:38:54 +0000479// MOVMSK Instructions.
Simon Pilgrimbf4c8c02018-05-04 14:54:33 +0000480def : WriteRes<WriteFMOVMSK, [SKLPort0]> { let Latency = 2; }
481def : WriteRes<WriteVecMOVMSK, [SKLPort0]> { let Latency = 2; }
482def : WriteRes<WriteVecMOVMSKY, [SKLPort0]> { let Latency = 2; }
483def : WriteRes<WriteMMXMOVMSK, [SKLPort0]> { let Latency = 2; }
Simon Pilgrima2f26782018-03-27 20:38:54 +0000484
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000485// AES instructions.
Simon Pilgrim7684e052018-03-22 13:18:08 +0000486def : WriteRes<WriteAESDecEnc, [SKLPort0]> { // Decryption, encryption.
487 let Latency = 4;
488 let NumMicroOps = 1;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000489 let ResourceCycles = [1];
490}
Simon Pilgrim7684e052018-03-22 13:18:08 +0000491def : WriteRes<WriteAESDecEncLd, [SKLPort0, SKLPort23]> {
492 let Latency = 10;
493 let NumMicroOps = 2;
494 let ResourceCycles = [1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000495}
Simon Pilgrim7684e052018-03-22 13:18:08 +0000496
497def : WriteRes<WriteAESIMC, [SKLPort0]> { // InvMixColumn.
498 let Latency = 8;
499 let NumMicroOps = 2;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000500 let ResourceCycles = [2];
501}
Simon Pilgrim7684e052018-03-22 13:18:08 +0000502def : WriteRes<WriteAESIMCLd, [SKLPort0, SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000503 let Latency = 14;
Simon Pilgrim7684e052018-03-22 13:18:08 +0000504 let NumMicroOps = 3;
505 let ResourceCycles = [2,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000506}
Simon Pilgrim7684e052018-03-22 13:18:08 +0000507
508def : WriteRes<WriteAESKeyGen, [SKLPort0, SKLPort5, SKLPort015]> { // Key Generation.
509 let Latency = 20;
510 let NumMicroOps = 11;
511 let ResourceCycles = [3,6,2];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000512}
Simon Pilgrim7684e052018-03-22 13:18:08 +0000513def : WriteRes<WriteAESKeyGenLd, [SKLPort0, SKLPort5, SKLPort23, SKLPort015]> {
514 let Latency = 25;
515 let NumMicroOps = 11;
516 let ResourceCycles = [3,6,1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000517}
518
519// Carry-less multiplication instructions.
Simon Pilgrim3b2ff1f2018-03-22 13:37:30 +0000520def : WriteRes<WriteCLMul, [SKLPort5]> {
521 let Latency = 6;
522 let NumMicroOps = 1;
523 let ResourceCycles = [1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000524}
Simon Pilgrim3b2ff1f2018-03-22 13:37:30 +0000525def : WriteRes<WriteCLMulLd, [SKLPort5, SKLPort23]> {
526 let Latency = 12;
527 let NumMicroOps = 2;
528 let ResourceCycles = [1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000529}
530
531// Catch-all for expensive system instructions.
532def : WriteRes<WriteSystem, [SKLPort0156]> { let Latency = 100; } // def WriteSystem : SchedWrite;
533
534// AVX2.
Simon Pilgrim819f2182018-05-02 17:58:50 +0000535defm : SKLWriteResPair<WriteFShuffle256, [SKLPort5], 3, [1], 1, 7>; // Fp 256-bit width vector shuffles.
536defm : SKLWriteResPair<WriteFVarShuffle256, [SKLPort5], 3, [1], 1, 7>; // Fp 256-bit width vector variable shuffles.
537defm : SKLWriteResPair<WriteShuffle256, [SKLPort5], 3, [1], 1, 7>; // 256-bit width vector shuffles.
538defm : SKLWriteResPair<WriteVarShuffle256, [SKLPort5], 3, [1], 1, 7>; // 256-bit width vector variable shuffles.
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000539
540// Old microcoded instructions that nobody use.
541def : WriteRes<WriteMicrocoded, [SKLPort0156]> { let Latency = 100; } // def WriteMicrocoded : SchedWrite;
542
543// Fence instructions.
544def : WriteRes<WriteFence, [SKLPort23, SKLPort4]>;
545
Craig Topper05242bf2018-04-21 18:07:36 +0000546// Load/store MXCSR.
547def : WriteRes<WriteLDMXCSR, [SKLPort0,SKLPort23,SKLPort0156]> { let Latency = 7; let NumMicroOps = 3; let ResourceCycles = [1,1,1]; }
548def : WriteRes<WriteSTMXCSR, [SKLPort4,SKLPort5,SKLPort237]> { let Latency = 2; let NumMicroOps = 3; let ResourceCycles = [1,1,1]; }
549
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000550// Nop, not very useful expect it provides a model for nops!
551def : WriteRes<WriteNop, []>;
552
553////////////////////////////////////////////////////////////////////////////////
554// Horizontal add/sub instructions.
555////////////////////////////////////////////////////////////////////////////////
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000556
Simon Pilgrimc3c767b2018-04-27 16:11:57 +0000557defm : SKLWriteResPair<WriteFHAdd, [SKLPort5,SKLPort01], 6, [2,1], 3, 6>;
558defm : SKLWriteResPair<WriteFHAddY, [SKLPort5,SKLPort01], 6, [2,1], 3, 7>;
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000559defm : SKLWriteResPair<WritePHAdd, [SKLPort5,SKLPort05], 3, [2,1], 3, 5>;
560defm : SKLWriteResPair<WritePHAddX, [SKLPort5,SKLPort015], 3, [2,1], 3, 6>;
Simon Pilgrimf7dd6062018-05-03 13:27:10 +0000561defm : SKLWriteResPair<WritePHAddY, [SKLPort5,SKLPort015], 3, [2,1], 3, 7>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000562
563// Remaining instrs.
564
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000565def SKLWriteResGroup1 : SchedWriteRes<[SKLPort0]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000566 let Latency = 1;
567 let NumMicroOps = 1;
568 let ResourceCycles = [1];
569}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000570def: InstRW<[SKLWriteResGroup1], (instregex "MMX_PADDS(B|W)irr",
571 "MMX_PADDUS(B|W)irr",
572 "MMX_PAVG(B|W)irr",
573 "MMX_PCMPEQ(B|D|W)irr",
574 "MMX_PCMPGT(B|D|W)irr",
575 "MMX_P(MAX|MIN)SWirr",
576 "MMX_P(MAX|MIN)UBirr",
577 "MMX_PSUBS(B|W)irr",
578 "MMX_PSUBUS(B|W)irr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000579
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000580def SKLWriteResGroup3 : SchedWriteRes<[SKLPort5]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000581 let Latency = 1;
582 let NumMicroOps = 1;
583 let ResourceCycles = [1];
584}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000585def: InstRW<[SKLWriteResGroup3], (instregex "COM(P?)_FST0r",
Simon Pilgrim1273f4a2018-05-18 17:58:36 +0000586 "UCOM_F(P?)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000587
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000588def SKLWriteResGroup4 : SchedWriteRes<[SKLPort6]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000589 let Latency = 1;
590 let NumMicroOps = 1;
591 let ResourceCycles = [1];
592}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000593def: InstRW<[SKLWriteResGroup4], (instregex "JMP(16|32|64)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000594
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000595def SKLWriteResGroup6 : SchedWriteRes<[SKLPort05]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000596 let Latency = 1;
597 let NumMicroOps = 1;
598 let ResourceCycles = [1];
599}
Simon Pilgrim8cd01aa2018-04-23 16:10:50 +0000600def: InstRW<[SKLWriteResGroup6], (instrs FINCSTP, FNOP)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000601
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000602def SKLWriteResGroup7 : SchedWriteRes<[SKLPort06]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000603 let Latency = 1;
604 let NumMicroOps = 1;
605 let ResourceCycles = [1];
606}
Simon Pilgrim455d0b22018-04-23 13:24:17 +0000607def: InstRW<[SKLWriteResGroup7], (instrs CDQ, CQO, CLAC, STAC)>;
Simon Pilgrim0aa28672018-07-31 13:00:51 +0000608def: InstRW<[SKLWriteResGroup7], (instregex "BT(16|32|64)ri8",
609 "BT(16|32|64)rr",
610 "BTC(16|32|64)ri8",
611 "BTC(16|32|64)rr",
612 "BTR(16|32|64)ri8",
613 "BTR(16|32|64)rr",
614 "BTS(16|32|64)ri8",
615 "BTS(16|32|64)rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000616
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000617def SKLWriteResGroup8 : SchedWriteRes<[SKLPort15]> {
618 let Latency = 1;
619 let NumMicroOps = 1;
620 let ResourceCycles = [1];
621}
Craig Topperfc179c62018-03-22 04:23:41 +0000622def: InstRW<[SKLWriteResGroup8], (instregex "ANDN(32|64)rr",
623 "BLSI(32|64)rr",
624 "BLSMSK(32|64)rr",
Simon Pilgrimed09ebb2018-04-23 21:04:23 +0000625 "BLSR(32|64)rr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000626
627def SKLWriteResGroup9 : SchedWriteRes<[SKLPort015]> {
628 let Latency = 1;
629 let NumMicroOps = 1;
630 let ResourceCycles = [1];
631}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000632def: InstRW<[SKLWriteResGroup9], (instregex "(V?)PADD(B|D|Q|W)(Y?)rr",
Simon Pilgrim31a96332018-03-24 20:40:14 +0000633 "VPBLENDD(Y?)rri",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000634 "(V?)PSUB(B|D|Q|W)(Y?)rr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000635
636def SKLWriteResGroup10 : SchedWriteRes<[SKLPort0156]> {
637 let Latency = 1;
638 let NumMicroOps = 1;
639 let ResourceCycles = [1];
640}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000641def: InstRW<[SKLWriteResGroup10], (instrs CBW, CWDE, CDQE,
Clement Courbet07c9ec62018-05-29 06:19:39 +0000642 CMC, STC)>;
Clement Courbet0d9da882018-06-18 06:48:22 +0000643def: InstRW<[SKLWriteResGroup10], (instregex "SGDT64m",
Craig Topperfc179c62018-03-22 04:23:41 +0000644 "SIDT64m",
Craig Topperfc179c62018-03-22 04:23:41 +0000645 "SMSW16m",
Craig Topperfc179c62018-03-22 04:23:41 +0000646 "STRm",
Craig Topperb5f26592018-04-19 18:00:17 +0000647 "SYSCALL")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000648
649def SKLWriteResGroup11 : SchedWriteRes<[SKLPort4,SKLPort237]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000650 let Latency = 1;
651 let NumMicroOps = 2;
652 let ResourceCycles = [1,1];
653}
Craig Topperfc179c62018-03-22 04:23:41 +0000654def: InstRW<[SKLWriteResGroup11], (instregex "FBSTPm",
Simon Pilgrim8ee7d012018-04-27 21:14:19 +0000655 "ST_FP(32|64|80)m",
Craig Topperfc179c62018-03-22 04:23:41 +0000656 "VMPTRSTm")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000657
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000658def SKLWriteResGroup13 : SchedWriteRes<[SKLPort5]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000659 let Latency = 2;
660 let NumMicroOps = 2;
661 let ResourceCycles = [2];
662}
Simon Pilgrimf7d2a932018-04-24 13:21:41 +0000663def: InstRW<[SKLWriteResGroup13], (instregex "MMX_MOVQ2DQrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000664
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000665def SKLWriteResGroup14 : SchedWriteRes<[SKLPort05]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000666 let Latency = 2;
667 let NumMicroOps = 2;
668 let ResourceCycles = [2];
669}
Simon Pilgrim8cd01aa2018-04-23 16:10:50 +0000670def: InstRW<[SKLWriteResGroup14], (instrs FDECSTP)>;
671def: InstRW<[SKLWriteResGroup14], (instregex "MMX_MOVDQ2Qrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000672
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000673def SKLWriteResGroup15 : SchedWriteRes<[SKLPort06]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000674 let Latency = 2;
675 let NumMicroOps = 2;
676 let ResourceCycles = [2];
677}
Simon Pilgrim2782a192018-05-17 16:47:30 +0000678def: InstRW<[SKLWriteResGroup15], (instregex "ROL(8|16|32|64)r1",
Craig Topperfc179c62018-03-22 04:23:41 +0000679 "ROL(8|16|32|64)ri",
680 "ROR(8|16|32|64)r1",
681 "ROR(8|16|32|64)ri",
682 "SET(A|BE)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000683
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000684def SKLWriteResGroup17 : SchedWriteRes<[SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000685 let Latency = 2;
686 let NumMicroOps = 2;
687 let ResourceCycles = [2];
688}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +0000689def: InstRW<[SKLWriteResGroup17], (instrs LFENCE,
690 WAIT,
691 XGETBV)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000692
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000693def SKLWriteResGroup20 : SchedWriteRes<[SKLPort6,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000694 let Latency = 2;
695 let NumMicroOps = 2;
696 let ResourceCycles = [1,1];
697}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000698def: InstRW<[SKLWriteResGroup20], (instregex "CLFLUSH")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000699
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000700def SKLWriteResGroup21 : SchedWriteRes<[SKLPort237,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000701 let Latency = 2;
702 let NumMicroOps = 2;
703 let ResourceCycles = [1,1];
704}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000705def: InstRW<[SKLWriteResGroup21], (instrs SFENCE)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000706
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000707def SKLWriteResGroup23 : SchedWriteRes<[SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000708 let Latency = 2;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000709 let NumMicroOps = 2;
710 let ResourceCycles = [1,1];
711}
Craig Topper2d451e72018-03-18 08:38:06 +0000712def: InstRW<[SKLWriteResGroup23], (instrs CWD)>;
Craig Topperb4c78732018-03-19 19:00:32 +0000713def: InstRW<[SKLWriteResGroup23], (instrs JCXZ, JECXZ, JRCXZ)>;
Craig Topperfc179c62018-03-22 04:23:41 +0000714def: InstRW<[SKLWriteResGroup23], (instregex "ADC8i8",
715 "ADC8ri",
716 "SBB8i8",
717 "SBB8ri")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000718
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000719def SKLWriteResGroup25 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort237]> {
720 let Latency = 2;
721 let NumMicroOps = 3;
722 let ResourceCycles = [1,1,1];
723}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000724def: InstRW<[SKLWriteResGroup25], (instrs FNSTCW16m)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000725
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000726def SKLWriteResGroup27 : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort15]> {
727 let Latency = 2;
728 let NumMicroOps = 3;
729 let ResourceCycles = [1,1,1];
730}
731def: InstRW<[SKLWriteResGroup27], (instregex "MOVBE(16|32|64)mr")>;
732
733def SKLWriteResGroup28 : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort0156]> {
734 let Latency = 2;
735 let NumMicroOps = 3;
736 let ResourceCycles = [1,1,1];
737}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +0000738def: InstRW<[SKLWriteResGroup28], (instrs PUSH16r, PUSH32r, PUSH64r,
739 STOSB, STOSL, STOSQ, STOSW)>;
Craig Topperfc179c62018-03-22 04:23:41 +0000740def: InstRW<[SKLWriteResGroup28], (instregex "PUSH(16|32|64)rmr",
Simon Pilgrimaef5ca72018-04-27 13:32:42 +0000741 "PUSH64i8")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000742
743def SKLWriteResGroup29 : SchedWriteRes<[SKLPort1]> {
744 let Latency = 3;
745 let NumMicroOps = 1;
746 let ResourceCycles = [1];
747}
Simon Pilgrim6e160c12018-05-12 18:07:07 +0000748def: InstRW<[SKLWriteResGroup29], (instregex "PDEP(32|64)rr",
Andrew V. Tischenkoe5640552018-07-31 10:14:43 +0000749 "PEXT(32|64)rr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000750
Clement Courbet327fac42018-03-07 08:14:02 +0000751def SKLWriteResGroup29_16i : SchedWriteRes<[SKLPort1, SKLPort0156]> {
Craig Topperf846e2d2018-04-19 05:34:05 +0000752 let Latency = 4;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000753 let NumMicroOps = 2;
754 let ResourceCycles = [1,1];
755}
Clement Courbet327fac42018-03-07 08:14:02 +0000756def: InstRW<[SKLWriteResGroup29_16i], (instrs IMUL16rri, IMUL16rri8)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000757
758def SKLWriteResGroup30 : SchedWriteRes<[SKLPort5]> {
759 let Latency = 3;
760 let NumMicroOps = 1;
761 let ResourceCycles = [1];
762}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000763def: InstRW<[SKLWriteResGroup30], (instregex "(ADD|SUB|SUBR)_(FPrST0|FST0r|FrST0)",
Simon Pilgrim74ccc6a2018-04-21 19:11:55 +0000764 "VPBROADCASTBrr",
Simon Pilgrim825ead92018-04-21 20:45:12 +0000765 "VPBROADCASTWrr",
Simon Pilgrime480ed02018-05-07 18:25:19 +0000766 "(V?)PCMPGTQ(Y?)rr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000767
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000768def SKLWriteResGroup32 : SchedWriteRes<[SKLPort0,SKLPort0156]> {
769 let Latency = 3;
770 let NumMicroOps = 2;
771 let ResourceCycles = [1,1];
772}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000773def: InstRW<[SKLWriteResGroup32], (instrs FNSTSW16r)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000774
775def SKLWriteResGroup33 : SchedWriteRes<[SKLPort06]> {
776 let Latency = 3;
777 let NumMicroOps = 3;
778 let ResourceCycles = [3];
779}
Craig Topperfc179c62018-03-22 04:23:41 +0000780def: InstRW<[SKLWriteResGroup33], (instregex "ROL(8|16|32|64)rCL",
781 "ROR(8|16|32|64)rCL",
782 "SAR(8|16|32|64)rCL",
783 "SHL(8|16|32|64)rCL",
784 "SHR(8|16|32|64)rCL")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000785
786def SKLWriteResGroup34 : SchedWriteRes<[SKLPort0156]> {
Craig Topperb5f26592018-04-19 18:00:17 +0000787 let Latency = 2;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000788 let NumMicroOps = 3;
789 let ResourceCycles = [3];
790}
Craig Topperb5f26592018-04-19 18:00:17 +0000791def: InstRW<[SKLWriteResGroup34], (instrs XADD8rr, XADD16rr, XADD32rr, XADD64rr,
792 XCHG8rr, XCHG16rr, XCHG32rr, XCHG64rr,
793 XCHG16ar, XCHG32ar, XCHG64ar)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000794
795def SKLWriteResGroup35 : SchedWriteRes<[SKLPort0,SKLPort5]> {
796 let Latency = 3;
797 let NumMicroOps = 3;
798 let ResourceCycles = [1,2];
799}
Simon Pilgrim5e492d22018-04-19 17:32:10 +0000800def: InstRW<[SKLWriteResGroup35], (instregex "MMX_PH(ADD|SUB)SWrr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000801
802def SKLWriteResGroup36 : SchedWriteRes<[SKLPort5,SKLPort01]> {
803 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000804 let NumMicroOps = 3;
805 let ResourceCycles = [2,1];
806}
Simon Pilgrim31a96332018-03-24 20:40:14 +0000807def: InstRW<[SKLWriteResGroup36], (instregex "(V?)PHADDSW(Y?)rr",
808 "(V?)PHSUBSW(Y?)rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000809
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000810def SKLWriteResGroup39 : SchedWriteRes<[SKLPort5,SKLPort0156]> {
811 let Latency = 3;
812 let NumMicroOps = 3;
813 let ResourceCycles = [2,1];
814}
Craig Topperfc179c62018-03-22 04:23:41 +0000815def: InstRW<[SKLWriteResGroup39], (instregex "MMX_PACKSSDWirr",
816 "MMX_PACKSSWBirr",
817 "MMX_PACKUSWBirr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000818
819def SKLWriteResGroup40 : SchedWriteRes<[SKLPort6,SKLPort0156]> {
820 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000821 let NumMicroOps = 3;
822 let ResourceCycles = [1,2];
823}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000824def: InstRW<[SKLWriteResGroup40], (instregex "CLD")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000825
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000826def SKLWriteResGroup41 : SchedWriteRes<[SKLPort237,SKLPort0156]> {
827 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000828 let NumMicroOps = 3;
829 let ResourceCycles = [1,2];
830}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +0000831def: InstRW<[SKLWriteResGroup41], (instrs MFENCE)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000832
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000833def SKLWriteResGroup42 : SchedWriteRes<[SKLPort06,SKLPort0156]> {
834 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000835 let NumMicroOps = 3;
836 let ResourceCycles = [1,2];
837}
Craig Topperfc179c62018-03-22 04:23:41 +0000838def: InstRW<[SKLWriteResGroup42], (instregex "RCL(8|16|32|64)r1",
839 "RCL(8|16|32|64)ri",
840 "RCR(8|16|32|64)r1",
841 "RCR(8|16|32|64)ri")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000842
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000843def SKLWriteResGroup43 : SchedWriteRes<[SKLPort0,SKLPort4,SKLPort237]> {
844 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000845 let NumMicroOps = 3;
846 let ResourceCycles = [1,1,1];
847}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000848def: InstRW<[SKLWriteResGroup43], (instrs FNSTSWm)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000849
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000850def SKLWriteResGroup44 : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort06]> {
851 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000852 let NumMicroOps = 4;
853 let ResourceCycles = [1,1,2];
854}
Craig Topperf4cd9082018-01-19 05:47:32 +0000855def: InstRW<[SKLWriteResGroup44], (instregex "SET(A|BE)m")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000856
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000857def SKLWriteResGroup45 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort237,SKLPort0156]> {
858 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000859 let NumMicroOps = 4;
860 let ResourceCycles = [1,1,1,1];
861}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000862def: InstRW<[SKLWriteResGroup45], (instregex "CALL(16|32|64)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000863
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000864def SKLWriteResGroup46 : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort06,SKLPort0156]> {
865 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000866 let NumMicroOps = 4;
867 let ResourceCycles = [1,1,1,1];
868}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000869def: InstRW<[SKLWriteResGroup46], (instrs CALL64pcrel32)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000870
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000871def SKLWriteResGroup47 : SchedWriteRes<[SKLPort0]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000872 let Latency = 4;
873 let NumMicroOps = 1;
874 let ResourceCycles = [1];
875}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000876def: InstRW<[SKLWriteResGroup47], (instregex "MUL_(FPrST0|FST0r|FrST0)")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000877
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000878def SKLWriteResGroup48 : SchedWriteRes<[SKLPort01]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000879 let Latency = 4;
880 let NumMicroOps = 1;
881 let ResourceCycles = [1];
882}
Simon Pilgrime93fd5f2018-05-02 09:18:49 +0000883def: InstRW<[SKLWriteResGroup48], (instregex "(V?)CVTDQ2PS(Y?)rr",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000884 "(V?)CVT(T?)PS2DQ(Y?)rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000885
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000886def SKLWriteResGroup51 : SchedWriteRes<[SKLPort1,SKLPort5]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000887 let Latency = 4;
888 let NumMicroOps = 2;
889 let ResourceCycles = [1,1];
890}
Craig Topperf846e2d2018-04-19 05:34:05 +0000891def: InstRW<[SKLWriteResGroup51], (instrs IMUL64r, MUL64r, MULX64rr)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000892
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000893def SKLWriteResGroup51_16 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort0156]> {
894 let Latency = 4;
895 let NumMicroOps = 4;
Craig Topperf846e2d2018-04-19 05:34:05 +0000896 let ResourceCycles = [1,1,2];
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000897}
Craig Topperfc179c62018-03-22 04:23:41 +0000898def: InstRW<[SKLWriteResGroup51_16], (instrs IMUL16r, MUL16r)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000899
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000900def SKLWriteResGroup53 : SchedWriteRes<[SKLPort4,SKLPort5,SKLPort237]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000901 let Latency = 4;
902 let NumMicroOps = 3;
903 let ResourceCycles = [1,1,1];
904}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +0000905def: InstRW<[SKLWriteResGroup53], (instregex "IST(T?)_FP(16|32|64)m",
906 "IST_F(16|32)m")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000907
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000908def SKLWriteResGroup54 : SchedWriteRes<[SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000909 let Latency = 4;
910 let NumMicroOps = 4;
911 let ResourceCycles = [4];
912}
Simon Pilgrim8cd01aa2018-04-23 16:10:50 +0000913def: InstRW<[SKLWriteResGroup54], (instrs FNCLEX)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000914
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000915def SKLWriteResGroup55 : SchedWriteRes<[SKLPort6,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000916 let Latency = 4;
917 let NumMicroOps = 4;
918 let ResourceCycles = [1,3];
919}
Simon Pilgrimd5ada492018-04-29 15:33:15 +0000920def: InstRW<[SKLWriteResGroup55], (instrs PAUSE)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000921
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000922def SKLWriteResGroup56 : SchedWriteRes<[SKLPort015,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000923 let Latency = 4;
924 let NumMicroOps = 4;
925 let ResourceCycles = [1,3];
926}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +0000927def: InstRW<[SKLWriteResGroup56], (instrs VZEROUPPER)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000928
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000929def SKLWriteResGroup57 : SchedWriteRes<[SKLPort1,SKLPort6,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000930 let Latency = 4;
931 let NumMicroOps = 4;
932 let ResourceCycles = [1,1,2];
933}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000934def: InstRW<[SKLWriteResGroup57], (instregex "LAR(16|32|64)rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000935
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000936def SKLWriteResGroup58 : SchedWriteRes<[SKLPort23]> {
937 let Latency = 5;
938 let NumMicroOps = 1;
939 let ResourceCycles = [1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000940}
Simon Pilgrim02fc3752018-04-21 12:15:42 +0000941def: InstRW<[SKLWriteResGroup58], (instregex "MOVSX(16|32|64)rm16",
Craig Topperfc179c62018-03-22 04:23:41 +0000942 "MOVSX(16|32|64)rm32",
943 "MOVSX(16|32|64)rm8",
944 "MOVZX(16|32|64)rm16",
945 "MOVZX(16|32|64)rm8",
Simon Pilgrim37334ea2018-04-21 21:59:36 +0000946 "(V?)MOVDDUPrm")>; // TODO: Should this be SKLWriteResGroup67?
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000947
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000948def SKLWriteResGroup59 : SchedWriteRes<[SKLPort0,SKLPort5]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000949 let Latency = 5;
950 let NumMicroOps = 2;
951 let ResourceCycles = [1,1];
952}
Simon Pilgrim31a96332018-03-24 20:40:14 +0000953def: InstRW<[SKLWriteResGroup59], (instregex "MMX_CVTPI2PDirr",
954 "(V?)CVTDQ2PDrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000955
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000956def SKLWriteResGroup60 : SchedWriteRes<[SKLPort5,SKLPort015]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000957 let Latency = 5;
958 let NumMicroOps = 2;
959 let ResourceCycles = [1,1];
960}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000961def: InstRW<[SKLWriteResGroup60], (instregex "MMX_CVT(T?)PD2PIirr",
962 "MMX_CVT(T?)PS2PIirr",
963 "(V?)CVT(T?)PD2DQrr",
Simon Pilgrim31a96332018-03-24 20:40:14 +0000964 "(V?)CVTPD2PSrr",
Simon Pilgrim31a96332018-03-24 20:40:14 +0000965 "(V?)CVTPS2PDrr",
Simon Pilgrim31a96332018-03-24 20:40:14 +0000966 "(V?)CVTSD2SSrr",
967 "(V?)CVTSI642SDrr",
968 "(V?)CVTSI2SDrr",
969 "(V?)CVTSI2SSrr",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000970 "(V?)CVTSS2SDrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000971
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000972def SKLWriteResGroup61 : SchedWriteRes<[SKLPort1,SKLPort6,SKLPort06]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000973 let Latency = 5;
974 let NumMicroOps = 3;
975 let ResourceCycles = [1,1,1];
976}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000977def: InstRW<[SKLWriteResGroup61], (instregex "STR(16|32|64)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000978
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000979def SKLWriteResGroup62 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort0156]> {
Craig Topper4a3be6e2018-03-22 19:22:51 +0000980 let Latency = 4;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000981 let NumMicroOps = 3;
982 let ResourceCycles = [1,1,1];
983}
Craig Topper4a3be6e2018-03-22 19:22:51 +0000984def: InstRW<[SKLWriteResGroup62], (instrs IMUL32r, MUL32r, MULX32rr)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000985
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000986def SKLWriteResGroup63 : SchedWriteRes<[SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000987 let Latency = 5;
988 let NumMicroOps = 5;
989 let ResourceCycles = [1,4];
990}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000991def: InstRW<[SKLWriteResGroup63], (instrs XSETBV)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000992
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000993def SKLWriteResGroup64 : SchedWriteRes<[SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000994 let Latency = 5;
995 let NumMicroOps = 5;
996 let ResourceCycles = [2,3];
997}
Craig Topper13a16502018-03-19 00:56:09 +0000998def: InstRW<[SKLWriteResGroup64], (instregex "CMPXCHG(8|16|32|64)rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000999
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001000def SKLWriteResGroup65 : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001001 let Latency = 5;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001002 let NumMicroOps = 6;
1003 let ResourceCycles = [1,1,4];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001004}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001005def: InstRW<[SKLWriteResGroup65], (instregex "PUSHF(16|64)")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001006
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001007def SKLWriteResGroup67 : SchedWriteRes<[SKLPort23]> {
1008 let Latency = 6;
1009 let NumMicroOps = 1;
1010 let ResourceCycles = [1];
1011}
Simon Pilgrim31a96332018-03-24 20:40:14 +00001012def: InstRW<[SKLWriteResGroup67], (instregex "VBROADCASTSSrm",
Simon Pilgrim31a96332018-03-24 20:40:14 +00001013 "(V?)MOVSHDUPrm",
1014 "(V?)MOVSLDUPrm",
Craig Topperfc179c62018-03-22 04:23:41 +00001015 "VPBROADCASTDrm",
1016 "VPBROADCASTQrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001017
1018def SKLWriteResGroup68 : SchedWriteRes<[SKLPort0]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001019 let Latency = 6;
1020 let NumMicroOps = 2;
1021 let ResourceCycles = [2];
1022}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001023def: InstRW<[SKLWriteResGroup68], (instregex "MMX_CVTPI2PSirr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001024
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001025def SKLWriteResGroup69 : SchedWriteRes<[SKLPort0,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001026 let Latency = 6;
1027 let NumMicroOps = 2;
1028 let ResourceCycles = [1,1];
1029}
Craig Topperfc179c62018-03-22 04:23:41 +00001030def: InstRW<[SKLWriteResGroup69], (instregex "MMX_PADDSBirm",
1031 "MMX_PADDSWirm",
1032 "MMX_PADDUSBirm",
1033 "MMX_PADDUSWirm",
1034 "MMX_PAVGBirm",
1035 "MMX_PAVGWirm",
1036 "MMX_PCMPEQBirm",
1037 "MMX_PCMPEQDirm",
1038 "MMX_PCMPEQWirm",
1039 "MMX_PCMPGTBirm",
1040 "MMX_PCMPGTDirm",
1041 "MMX_PCMPGTWirm",
1042 "MMX_PMAXSWirm",
1043 "MMX_PMAXUBirm",
1044 "MMX_PMINSWirm",
1045 "MMX_PMINUBirm",
Craig Topperfc179c62018-03-22 04:23:41 +00001046 "MMX_PSUBSBirm",
1047 "MMX_PSUBSWirm",
1048 "MMX_PSUBUSBirm",
1049 "MMX_PSUBUSWirm")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001050
Craig Topper58afb4e2018-03-22 21:10:07 +00001051def SKLWriteResGroup70 : SchedWriteRes<[SKLPort0,SKLPort01]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001052 let Latency = 6;
1053 let NumMicroOps = 2;
1054 let ResourceCycles = [1,1];
1055}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001056def: InstRW<[SKLWriteResGroup70], (instregex "(V?)CVTSS2SI(64)?rr",
1057 "(V?)CVT(T?)SD2SI(64)?rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001058
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001059def SKLWriteResGroup72 : SchedWriteRes<[SKLPort6,SKLPort23]> {
1060 let Latency = 6;
1061 let NumMicroOps = 2;
1062 let ResourceCycles = [1,1];
1063}
Craig Topperfc179c62018-03-22 04:23:41 +00001064def: InstRW<[SKLWriteResGroup72], (instregex "FARJMP64",
1065 "JMP(16|32|64)m")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001066
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001067def SKLWriteResGroup74 : SchedWriteRes<[SKLPort23,SKLPort06]> {
1068 let Latency = 6;
1069 let NumMicroOps = 2;
1070 let ResourceCycles = [1,1];
1071}
Simon Pilgrimeb609092018-04-23 22:19:55 +00001072def: InstRW<[SKLWriteResGroup74], (instregex "BT(16|32|64)mi8")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001073
1074def SKLWriteResGroup75 : SchedWriteRes<[SKLPort23,SKLPort15]> {
1075 let Latency = 6;
1076 let NumMicroOps = 2;
1077 let ResourceCycles = [1,1];
1078}
Craig Topperfc179c62018-03-22 04:23:41 +00001079def: InstRW<[SKLWriteResGroup75], (instregex "ANDN(32|64)rm",
1080 "BLSI(32|64)rm",
1081 "BLSMSK(32|64)rm",
1082 "BLSR(32|64)rm",
Craig Topperfc179c62018-03-22 04:23:41 +00001083 "MOVBE(16|32|64)rm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001084
1085def SKLWriteResGroup76 : SchedWriteRes<[SKLPort23,SKLPort0156]> {
1086 let Latency = 6;
1087 let NumMicroOps = 2;
1088 let ResourceCycles = [1,1];
1089}
Craig Topper2d451e72018-03-18 08:38:06 +00001090def: InstRW<[SKLWriteResGroup76], (instrs POP16r, POP32r, POP64r)>;
Craig Topperf0d04262018-04-06 16:16:48 +00001091def: InstRW<[SKLWriteResGroup76], (instregex "POP(16|32|64)rmr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001092
Craig Topper58afb4e2018-03-22 21:10:07 +00001093def SKLWriteResGroup78 : SchedWriteRes<[SKLPort5,SKLPort01]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001094 let Latency = 6;
1095 let NumMicroOps = 3;
1096 let ResourceCycles = [2,1];
1097}
Craig Topperfc179c62018-03-22 04:23:41 +00001098def: InstRW<[SKLWriteResGroup78], (instregex "(V?)CVTSI642SSrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001099
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001100def SKLWriteResGroup80 : SchedWriteRes<[SKLPort1,SKLPort6,SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001101 let Latency = 6;
1102 let NumMicroOps = 4;
1103 let ResourceCycles = [1,1,1,1];
1104}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001105def: InstRW<[SKLWriteResGroup80], (instregex "SLDT(16|32|64)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001106
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001107def SKLWriteResGroup82 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort06]> {
1108 let Latency = 6;
1109 let NumMicroOps = 4;
1110 let ResourceCycles = [1,1,1,1];
1111}
Craig Topperfc179c62018-03-22 04:23:41 +00001112def: InstRW<[SKLWriteResGroup82], (instregex "BTC(16|32|64)mi8",
1113 "BTR(16|32|64)mi8",
1114 "BTS(16|32|64)mi8",
1115 "SAR(8|16|32|64)m1",
1116 "SAR(8|16|32|64)mi",
1117 "SHL(8|16|32|64)m1",
1118 "SHL(8|16|32|64)mi",
1119 "SHR(8|16|32|64)m1",
1120 "SHR(8|16|32|64)mi")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001121
1122def SKLWriteResGroup83 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort0156]> {
1123 let Latency = 6;
1124 let NumMicroOps = 4;
1125 let ResourceCycles = [1,1,1,1];
1126}
Craig Topperf0d04262018-04-06 16:16:48 +00001127def: InstRW<[SKLWriteResGroup83], (instregex "POP(16|32|64)rmm",
1128 "PUSH(16|32|64)rmm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001129
1130def SKLWriteResGroup84 : SchedWriteRes<[SKLPort6,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001131 let Latency = 6;
1132 let NumMicroOps = 6;
1133 let ResourceCycles = [1,5];
1134}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001135def: InstRW<[SKLWriteResGroup84], (instrs STD)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001136
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001137def SKLWriteResGroup85 : SchedWriteRes<[SKLPort23]> {
1138 let Latency = 7;
1139 let NumMicroOps = 1;
1140 let ResourceCycles = [1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001141}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001142def: InstRW<[SKLWriteResGroup85], (instregex "LD_F(32|64|80)m",
Craig Topperfc179c62018-03-22 04:23:41 +00001143 "VBROADCASTF128",
1144 "VBROADCASTI128",
1145 "VBROADCASTSDYrm",
1146 "VBROADCASTSSYrm",
Craig Topperfc179c62018-03-22 04:23:41 +00001147 "VMOVDDUPYrm",
Craig Topperfc179c62018-03-22 04:23:41 +00001148 "VMOVSHDUPYrm",
1149 "VMOVSLDUPYrm",
Craig Topperfc179c62018-03-22 04:23:41 +00001150 "VPBROADCASTDYrm",
1151 "VPBROADCASTQYrm")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001152
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001153def SKLWriteResGroup86 : SchedWriteRes<[SKLPort0,SKLPort5]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001154 let Latency = 7;
1155 let NumMicroOps = 2;
1156 let ResourceCycles = [1,1];
1157}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001158def: InstRW<[SKLWriteResGroup86], (instregex "VCVTDQ2PDYrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001159
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001160def SKLWriteResGroup88 : SchedWriteRes<[SKLPort5,SKLPort23]> {
Simon Pilgrim6732f6e2018-05-02 18:48:23 +00001161 let Latency = 6;
1162 let NumMicroOps = 2;
1163 let ResourceCycles = [1,1];
1164}
Simon Pilgrim38ac0e92018-05-10 17:06:09 +00001165def: InstRW<[SKLWriteResGroup88], (instregex "(V?)PMOV(SX|ZX)BDrm",
1166 "(V?)PMOV(SX|ZX)BQrm",
1167 "(V?)PMOV(SX|ZX)BWrm",
1168 "(V?)PMOV(SX|ZX)DQrm",
1169 "(V?)PMOV(SX|ZX)WDrm",
1170 "(V?)PMOV(SX|ZX)WQrm")>;
Simon Pilgrim6732f6e2018-05-02 18:48:23 +00001171
Craig Topper58afb4e2018-03-22 21:10:07 +00001172def SKLWriteResGroup89 : SchedWriteRes<[SKLPort5,SKLPort01]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001173 let Latency = 7;
1174 let NumMicroOps = 2;
1175 let ResourceCycles = [1,1];
1176}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001177def: InstRW<[SKLWriteResGroup89], (instregex "VCVTPD2PSYrr",
Craig Topperfc179c62018-03-22 04:23:41 +00001178 "VCVTPS2PDYrr",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001179 "VCVT(T?)PD2DQYrr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001180
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001181def SKLWriteResGroup91 : SchedWriteRes<[SKLPort23,SKLPort015]> {
1182 let Latency = 7;
1183 let NumMicroOps = 2;
1184 let ResourceCycles = [1,1];
1185}
Simon Pilgrim06e16542018-04-22 18:35:53 +00001186def: InstRW<[SKLWriteResGroup91], (instregex "(V?)INSERTF128rm",
Simon Pilgrim31a96332018-03-24 20:40:14 +00001187 "(V?)INSERTI128rm",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001188 "(V?)PADD(B|D|Q|W)rm",
Simon Pilgrim31a96332018-03-24 20:40:14 +00001189 "(V?)PBLENDDrmi",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001190 "(V?)PSUB(B|D|Q|W)rm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001191
1192def SKLWriteResGroup92 : SchedWriteRes<[SKLPort5,SKLPort23]> {
1193 let Latency = 7;
1194 let NumMicroOps = 3;
1195 let ResourceCycles = [2,1];
1196}
Craig Topperfc179c62018-03-22 04:23:41 +00001197def: InstRW<[SKLWriteResGroup92], (instregex "MMX_PACKSSDWirm",
1198 "MMX_PACKSSWBirm",
1199 "MMX_PACKUSWBirm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001200
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001201def SKLWriteResGroup94 : SchedWriteRes<[SKLPort23,SKLPort0156]> {
1202 let Latency = 7;
1203 let NumMicroOps = 3;
1204 let ResourceCycles = [1,2];
1205}
Craig Topper3b0b96c2018-04-05 21:16:26 +00001206def: InstRW<[SKLWriteResGroup94], (instrs LEAVE, LEAVE64,
1207 SCASB, SCASL, SCASQ, SCASW)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001208
Craig Topper58afb4e2018-03-22 21:10:07 +00001209def SKLWriteResGroup95 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort01]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001210 let Latency = 7;
1211 let NumMicroOps = 3;
1212 let ResourceCycles = [1,1,1];
1213}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001214def: InstRW<[SKLWriteResGroup95], (instregex "(V?)CVTTSS2SI(64)?rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001215
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001216def SKLWriteResGroup96 : SchedWriteRes<[SKLPort0,SKLPort23,SKLPort05]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001217 let Latency = 7;
1218 let NumMicroOps = 3;
1219 let ResourceCycles = [1,1,1];
1220}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001221def: InstRW<[SKLWriteResGroup96], (instrs FLDCW16m)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001222
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001223def SKLWriteResGroup98 : SchedWriteRes<[SKLPort6,SKLPort23,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001224 let Latency = 7;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001225 let NumMicroOps = 3;
1226 let ResourceCycles = [1,1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001227}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001228def: InstRW<[SKLWriteResGroup98], (instrs LRETQ, RETQ)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001229
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001230def SKLWriteResGroup100 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort06]> {
1231 let Latency = 7;
1232 let NumMicroOps = 5;
1233 let ResourceCycles = [1,1,1,2];
1234}
Craig Topperfc179c62018-03-22 04:23:41 +00001235def: InstRW<[SKLWriteResGroup100], (instregex "ROL(8|16|32|64)m1",
1236 "ROL(8|16|32|64)mi",
1237 "ROR(8|16|32|64)m1",
1238 "ROR(8|16|32|64)mi")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001239
1240def SKLWriteResGroup101 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort0156]> {
1241 let Latency = 7;
1242 let NumMicroOps = 5;
1243 let ResourceCycles = [1,1,1,2];
1244}
Craig Topper13a16502018-03-19 00:56:09 +00001245def: InstRW<[SKLWriteResGroup101], (instregex "XADD(8|16|32|64)rm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001246
1247def SKLWriteResGroup102 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort23,SKLPort237,SKLPort0156]> {
1248 let Latency = 7;
1249 let NumMicroOps = 5;
1250 let ResourceCycles = [1,1,1,1,1];
1251}
Craig Topperfc179c62018-03-22 04:23:41 +00001252def: InstRW<[SKLWriteResGroup102], (instregex "CALL(16|32|64)m",
1253 "FARCALL64")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001254
1255def SKLWriteResGroup103 : SchedWriteRes<[SKLPort6,SKLPort06,SKLPort15,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001256 let Latency = 7;
1257 let NumMicroOps = 7;
1258 let ResourceCycles = [1,3,1,2];
1259}
Craig Topper2d451e72018-03-18 08:38:06 +00001260def: InstRW<[SKLWriteResGroup103], (instrs LOOP)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001261
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001262def SKLWriteResGroup107 : SchedWriteRes<[SKLPort1,SKLPort23]> {
1263 let Latency = 8;
1264 let NumMicroOps = 2;
1265 let ResourceCycles = [1,1];
1266}
Simon Pilgrimf33d9052018-03-26 18:19:28 +00001267def: InstRW<[SKLWriteResGroup107], (instregex "PDEP(32|64)rm",
1268 "PEXT(32|64)rm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001269
1270def SKLWriteResGroup107_16 : SchedWriteRes<[SKLPort1, SKLPort0156, SKLPort23]> {
Craig Topperb369cdb2018-01-25 06:57:42 +00001271 let Latency = 8;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001272 let NumMicroOps = 3;
Simon Pilgrim31a96332018-03-24 20:40:14 +00001273 let ResourceCycles = [1,1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001274}
Craig Topperf846e2d2018-04-19 05:34:05 +00001275def: InstRW<[SKLWriteResGroup107_16], (instrs IMUL16rmi, IMUL16rmi8)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001276
Craig Topperf846e2d2018-04-19 05:34:05 +00001277def SKLWriteResGroup107_16_2 : SchedWriteRes<[SKLPort1, SKLPort06, SKLPort0156, SKLPort23]> {
1278 let Latency = 9;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001279 let NumMicroOps = 5;
Craig Topperf846e2d2018-04-19 05:34:05 +00001280 let ResourceCycles = [1,1,2,1];
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001281}
Craig Topperfc179c62018-03-22 04:23:41 +00001282def: InstRW<[SKLWriteResGroup107_16_2], (instrs IMUL16m, MUL16m)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001283
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001284def SKLWriteResGroup108 : SchedWriteRes<[SKLPort5,SKLPort23]> {
1285 let Latency = 8;
1286 let NumMicroOps = 2;
1287 let ResourceCycles = [1,1];
1288}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001289def: InstRW<[SKLWriteResGroup108], (instregex "FCOM(P?)(32|64)m",
Craig Topperfc179c62018-03-22 04:23:41 +00001290 "VPBROADCASTBYrm",
1291 "VPBROADCASTWYrm",
Craig Topperfc179c62018-03-22 04:23:41 +00001292 "VPMOVSXBDYrm",
1293 "VPMOVSXBQYrm",
Simon Pilgrim6732f6e2018-05-02 18:48:23 +00001294 "VPMOVSXWQYrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001295
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001296def SKLWriteResGroup110 : SchedWriteRes<[SKLPort23,SKLPort015]> {
1297 let Latency = 8;
1298 let NumMicroOps = 2;
1299 let ResourceCycles = [1,1];
1300}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001301def: InstRW<[SKLWriteResGroup110], (instregex "VPADD(B|D|Q|W)Yrm",
Craig Topperfc179c62018-03-22 04:23:41 +00001302 "VPBLENDDYrmi",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001303 "VPSUB(B|D|Q|W)Yrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001304
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001305def SKLWriteResGroup112 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
1306 let Latency = 8;
1307 let NumMicroOps = 4;
1308 let ResourceCycles = [1,2,1];
1309}
Simon Pilgrim5e492d22018-04-19 17:32:10 +00001310def: InstRW<[SKLWriteResGroup112], (instregex "MMX_PH(ADD|SUB)SWrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001311
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001312def SKLWriteResGroup115 : SchedWriteRes<[SKLPort23,SKLPort237,SKLPort06]> {
1313 let Latency = 8;
1314 let NumMicroOps = 5;
1315 let ResourceCycles = [1,1,3];
1316}
Craig Topper13a16502018-03-19 00:56:09 +00001317def: InstRW<[SKLWriteResGroup115], (instregex "ROR(8|16|32|64)mCL")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001318
1319def SKLWriteResGroup116 : SchedWriteRes<[SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
1320 let Latency = 8;
1321 let NumMicroOps = 5;
1322 let ResourceCycles = [1,1,1,2];
1323}
Craig Topperfc179c62018-03-22 04:23:41 +00001324def: InstRW<[SKLWriteResGroup116], (instregex "RCL(8|16|32|64)m1",
1325 "RCL(8|16|32|64)mi",
1326 "RCR(8|16|32|64)m1",
1327 "RCR(8|16|32|64)mi")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001328
1329def SKLWriteResGroup117 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort06]> {
1330 let Latency = 8;
1331 let NumMicroOps = 6;
1332 let ResourceCycles = [1,1,1,3];
1333}
Craig Topperfc179c62018-03-22 04:23:41 +00001334def: InstRW<[SKLWriteResGroup117], (instregex "ROL(8|16|32|64)mCL",
1335 "SAR(8|16|32|64)mCL",
1336 "SHL(8|16|32|64)mCL",
1337 "SHR(8|16|32|64)mCL")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001338
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001339def SKLWriteResGroup119 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
1340 let Latency = 8;
1341 let NumMicroOps = 6;
1342 let ResourceCycles = [1,1,1,2,1];
1343}
Simon Pilgrim0c0336e2018-05-17 12:43:42 +00001344def: SchedAlias<WriteADCRMW, SKLWriteResGroup119>;
1345def: InstRW<[SKLWriteResGroup119], (instregex "CMPXCHG(8|16|32|64)rm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001346
1347def SKLWriteResGroup120 : SchedWriteRes<[SKLPort0,SKLPort23]> {
1348 let Latency = 9;
1349 let NumMicroOps = 2;
1350 let ResourceCycles = [1,1];
1351}
Simon Pilgrim210286e2018-05-08 10:28:03 +00001352def: InstRW<[SKLWriteResGroup120], (instregex "MMX_CVTPI2PSirm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001353
1354def SKLWriteResGroup121 : SchedWriteRes<[SKLPort5,SKLPort23]> {
1355 let Latency = 9;
1356 let NumMicroOps = 2;
1357 let ResourceCycles = [1,1];
1358}
Simon Pilgrim31a96332018-03-24 20:40:14 +00001359def: InstRW<[SKLWriteResGroup121], (instregex "(V?)PCMPGTQrm",
Craig Topperfc179c62018-03-22 04:23:41 +00001360 "VPMOVSXBWYrm",
1361 "VPMOVSXDQYrm",
1362 "VPMOVSXWDYrm",
Simon Pilgrim93c878c2018-05-03 10:31:20 +00001363 "VPMOVZXWDYrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001364
Craig Topper58afb4e2018-03-22 21:10:07 +00001365def SKLWriteResGroup123 : SchedWriteRes<[SKLPort23,SKLPort01]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001366 let Latency = 9;
1367 let NumMicroOps = 2;
1368 let ResourceCycles = [1,1];
1369}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001370def: InstRW<[SKLWriteResGroup123], (instregex "MMX_CVT(T?)PS2PIirm",
Simon Pilgrim31a96332018-03-24 20:40:14 +00001371 "(V?)CVTPS2PDrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001372
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001373def SKLWriteResGroup127 : SchedWriteRes<[SKLPort1,SKLPort5,SKLPort23]> {
1374 let Latency = 9;
1375 let NumMicroOps = 3;
1376 let ResourceCycles = [1,1,1];
1377}
Craig Topper4a3be6e2018-03-22 19:22:51 +00001378def: InstRW<[SKLWriteResGroup127], (instrs IMUL64m, MUL64m, MULX64rm)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001379
1380def SKLWriteResGroup128 : SchedWriteRes<[SKLPort5,SKLPort01,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001381 let Latency = 9;
1382 let NumMicroOps = 4;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001383 let ResourceCycles = [2,1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001384}
Craig Topperfc179c62018-03-22 04:23:41 +00001385def: InstRW<[SKLWriteResGroup128], (instregex "(V?)PHADDSWrm",
1386 "(V?)PHSUBSWrm")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001387
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001388def SKLWriteResGroup131 : SchedWriteRes<[SKLPort1,SKLPort6,SKLPort23,SKLPort0156]> {
1389 let Latency = 9;
1390 let NumMicroOps = 5;
1391 let ResourceCycles = [1,2,1,1];
1392}
Craig Topperfc179c62018-03-22 04:23:41 +00001393def: InstRW<[SKLWriteResGroup131], (instregex "LAR(16|32|64)rm",
1394 "LSL(16|32|64)rm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001395
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001396def SKLWriteResGroup133 : SchedWriteRes<[SKLPort5,SKLPort23]> {
1397 let Latency = 10;
1398 let NumMicroOps = 2;
1399 let ResourceCycles = [1,1];
1400}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001401def: InstRW<[SKLWriteResGroup133], (instregex "(ADD|SUB|SUBR)_F(32|64)m",
1402 "ILD_F(16|32|64)m",
Simon Pilgrime480ed02018-05-07 18:25:19 +00001403 "VPCMPGTQYrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001404
1405def SKLWriteResGroup134 : SchedWriteRes<[SKLPort01,SKLPort23]> {
1406 let Latency = 10;
1407 let NumMicroOps = 2;
1408 let ResourceCycles = [1,1];
1409}
Simon Pilgrime93fd5f2018-05-02 09:18:49 +00001410def: InstRW<[SKLWriteResGroup134], (instregex "(V?)CVTDQ2PSrm",
Simon Pilgrim31a96332018-03-24 20:40:14 +00001411 "(V?)CVTPS2DQrm",
1412 "(V?)CVTSS2SDrm",
Simon Pilgrim93c878c2018-05-03 10:31:20 +00001413 "(V?)CVTTPS2DQrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001414
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001415def SKLWriteResGroup138 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
1416 let Latency = 10;
1417 let NumMicroOps = 3;
1418 let ResourceCycles = [1,1,1];
1419}
Simon Pilgrim210286e2018-05-08 10:28:03 +00001420def: InstRW<[SKLWriteResGroup138], (instregex "MMX_CVTPI2PDirm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001421
Craig Topper58afb4e2018-03-22 21:10:07 +00001422def SKLWriteResGroup139 : SchedWriteRes<[SKLPort5,SKLPort23,SKLPort01]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001423 let Latency = 10;
1424 let NumMicroOps = 3;
1425 let ResourceCycles = [1,1,1];
1426}
Craig Topperfc179c62018-03-22 04:23:41 +00001427def: InstRW<[SKLWriteResGroup139], (instregex "(V?)CVTSD2SSrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001428
1429def SKLWriteResGroup140 : SchedWriteRes<[SKLPort5,SKLPort01,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001430 let Latency = 10;
1431 let NumMicroOps = 4;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001432 let ResourceCycles = [2,1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001433}
Craig Topperfc179c62018-03-22 04:23:41 +00001434def: InstRW<[SKLWriteResGroup140], (instregex "VPHADDSWYrm",
1435 "VPHSUBSWYrm")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001436
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001437def SKLWriteResGroup142 : SchedWriteRes<[SKLPort1,SKLPort23,SKLPort06,SKLPort0156]> {
Craig Topper4a3be6e2018-03-22 19:22:51 +00001438 let Latency = 9;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001439 let NumMicroOps = 4;
1440 let ResourceCycles = [1,1,1,1];
1441}
Craig Topperf846e2d2018-04-19 05:34:05 +00001442def: InstRW<[SKLWriteResGroup142], (instrs IMUL32m, MUL32m, MULX32rm)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001443
1444def SKLWriteResGroup143 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
1445 let Latency = 10;
1446 let NumMicroOps = 8;
1447 let ResourceCycles = [1,1,1,1,1,3];
1448}
Craig Topper13a16502018-03-19 00:56:09 +00001449def: InstRW<[SKLWriteResGroup143], (instregex "XCHG(8|16|32|64)rm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001450
Craig Topper8104f262018-04-02 05:33:28 +00001451def SKLWriteResGroup145 : SchedWriteRes<[SKLPort0,SKLFPDivider]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001452 let Latency = 11;
1453 let NumMicroOps = 1;
Craig Topper8104f262018-04-02 05:33:28 +00001454 let ResourceCycles = [1,3];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001455}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001456def : SchedAlias<WriteFDivX, SKLWriteResGroup145>; // TODO - convert to ZnWriteResFpuPair
Craig Topper8104f262018-04-02 05:33:28 +00001457
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001458def SKLWriteResGroup146 : SchedWriteRes<[SKLPort0,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001459 let Latency = 11;
1460 let NumMicroOps = 2;
1461 let ResourceCycles = [1,1];
1462}
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00001463def: InstRW<[SKLWriteResGroup146], (instregex "MUL_F(32|64)m")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001464
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001465def SKLWriteResGroup147 : SchedWriteRes<[SKLPort01,SKLPort23]> {
1466 let Latency = 11;
1467 let NumMicroOps = 2;
1468 let ResourceCycles = [1,1];
1469}
Simon Pilgrime93fd5f2018-05-02 09:18:49 +00001470def: InstRW<[SKLWriteResGroup147], (instregex "VCVTDQ2PSYrm",
Craig Topperfc179c62018-03-22 04:23:41 +00001471 "VCVTPS2PDYrm",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001472 "VCVT(T?)PS2DQYrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001473
1474def SKLWriteResGroup149 : SchedWriteRes<[SKLPort5,SKLPort23]> {
1475 let Latency = 11;
1476 let NumMicroOps = 3;
1477 let ResourceCycles = [2,1];
1478}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001479def: InstRW<[SKLWriteResGroup149], (instregex "FICOM(P?)(16|32)m")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001480
1481def SKLWriteResGroup150 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
1482 let Latency = 11;
1483 let NumMicroOps = 3;
1484 let ResourceCycles = [1,1,1];
1485}
Craig Topperfc179c62018-03-22 04:23:41 +00001486def: InstRW<[SKLWriteResGroup150], (instregex "(V?)CVTDQ2PDrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001487
Craig Topper58afb4e2018-03-22 21:10:07 +00001488def SKLWriteResGroup151 : SchedWriteRes<[SKLPort0,SKLPort23,SKLPort01]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001489 let Latency = 11;
1490 let NumMicroOps = 3;
1491 let ResourceCycles = [1,1,1];
1492}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001493def: InstRW<[SKLWriteResGroup151], (instregex "(V?)CVTSS2SI64rm",
1494 "(V?)CVT(T?)SD2SI(64)?rm",
Craig Topperfc179c62018-03-22 04:23:41 +00001495 "VCVTTSS2SI64rm",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001496 "(V?)CVT(T?)SS2SIrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001497
Craig Topper58afb4e2018-03-22 21:10:07 +00001498def SKLWriteResGroup152 : SchedWriteRes<[SKLPort5,SKLPort23,SKLPort01]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001499 let Latency = 11;
1500 let NumMicroOps = 3;
1501 let ResourceCycles = [1,1,1];
1502}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001503def: InstRW<[SKLWriteResGroup152], (instregex "CVTPD2PSrm",
1504 "CVT(T?)PD2DQrm",
1505 "MMX_CVT(T?)PD2PIirm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001506
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001507def SKLWriteResGroup154 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001508 let Latency = 11;
1509 let NumMicroOps = 7;
1510 let ResourceCycles = [2,3,2];
1511}
Craig Topperfc179c62018-03-22 04:23:41 +00001512def: InstRW<[SKLWriteResGroup154], (instregex "RCL(16|32|64)rCL",
1513 "RCR(16|32|64)rCL")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001514
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001515def SKLWriteResGroup155 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort15,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001516 let Latency = 11;
1517 let NumMicroOps = 9;
1518 let ResourceCycles = [1,5,1,2];
1519}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001520def: InstRW<[SKLWriteResGroup155], (instregex "RCL8rCL")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001521
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001522def SKLWriteResGroup156 : SchedWriteRes<[SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001523 let Latency = 11;
1524 let NumMicroOps = 11;
1525 let ResourceCycles = [2,9];
1526}
Craig Topperfc179c62018-03-22 04:23:41 +00001527def: InstRW<[SKLWriteResGroup156], (instrs LOOPE, LOOPNE)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001528
Craig Topper58afb4e2018-03-22 21:10:07 +00001529def SKLWriteResGroup160 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23,SKLPort01]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001530 let Latency = 12;
1531 let NumMicroOps = 4;
1532 let ResourceCycles = [1,1,1,1];
1533}
1534def: InstRW<[SKLWriteResGroup160], (instregex "CVTTSS2SI64rm")>;
1535
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001536def SKLWriteResGroup162 : SchedWriteRes<[SKLPort5,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001537 let Latency = 13;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001538 let NumMicroOps = 3;
1539 let ResourceCycles = [2,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001540}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001541def: InstRW<[SKLWriteResGroup162], (instregex "(ADD|SUB|SUBR)_FI(16|32)m")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001542
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001543def SKLWriteResGroup163 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
1544 let Latency = 13;
1545 let NumMicroOps = 3;
1546 let ResourceCycles = [1,1,1];
1547}
1548def: InstRW<[SKLWriteResGroup163], (instregex "VCVTDQ2PDYrm")>;
1549
Craig Topper8104f262018-04-02 05:33:28 +00001550def SKLWriteResGroup166 : SchedWriteRes<[SKLPort0,SKLFPDivider]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001551 let Latency = 14;
1552 let NumMicroOps = 1;
Craig Topper8104f262018-04-02 05:33:28 +00001553 let ResourceCycles = [1,3];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001554}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001555def : SchedAlias<WriteFDiv64, SKLWriteResGroup166>; // TODO - convert to ZnWriteResFpuPair
1556def : SchedAlias<WriteFDiv64X, SKLWriteResGroup166>; // TODO - convert to ZnWriteResFpuPair
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001557
Craig Topper8104f262018-04-02 05:33:28 +00001558def SKLWriteResGroup166_1 : SchedWriteRes<[SKLPort0,SKLFPDivider]> {
1559 let Latency = 14;
1560 let NumMicroOps = 1;
1561 let ResourceCycles = [1,5];
1562}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001563def : SchedAlias<WriteFDiv64Y, SKLWriteResGroup166_1>; // TODO - convert to ZnWriteResFpuPair
Craig Topper8104f262018-04-02 05:33:28 +00001564
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001565def SKLWriteResGroup169 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
1566 let Latency = 14;
1567 let NumMicroOps = 3;
1568 let ResourceCycles = [1,1,1];
1569}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001570def: InstRW<[SKLWriteResGroup169], (instregex "MUL_FI(16|32)m")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001571
1572def SKLWriteResGroup170 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort15,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001573 let Latency = 14;
1574 let NumMicroOps = 10;
1575 let ResourceCycles = [2,4,1,3];
1576}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001577def: InstRW<[SKLWriteResGroup170], (instregex "RCR8rCL")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001578
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001579def SKLWriteResGroup171 : SchedWriteRes<[SKLPort0]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001580 let Latency = 15;
1581 let NumMicroOps = 1;
1582 let ResourceCycles = [1];
1583}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001584def: InstRW<[SKLWriteResGroup171], (instregex "DIVR_(FPrST0|FST0r|FrST0)")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001585
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001586def SKLWriteResGroup174 : SchedWriteRes<[SKLPort1,SKLPort23,SKLPort237,SKLPort06,SKLPort15,SKLPort0156]> {
1587 let Latency = 15;
1588 let NumMicroOps = 10;
1589 let ResourceCycles = [1,1,1,5,1,1];
1590}
Craig Topper13a16502018-03-19 00:56:09 +00001591def: InstRW<[SKLWriteResGroup174], (instregex "RCL(8|16|32|64)mCL")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001592
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001593def SKLWriteResGroup177 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort06,SKLPort15,SKLPort0156]> {
1594 let Latency = 16;
1595 let NumMicroOps = 14;
1596 let ResourceCycles = [1,1,1,4,2,5];
1597}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001598def: InstRW<[SKLWriteResGroup177], (instrs CMPXCHG8B)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001599
1600def SKLWriteResGroup178 : SchedWriteRes<[SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001601 let Latency = 16;
1602 let NumMicroOps = 16;
1603 let ResourceCycles = [16];
1604}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +00001605def: InstRW<[SKLWriteResGroup178], (instrs VZEROALL)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001606
Craig Topper8104f262018-04-02 05:33:28 +00001607def SKLWriteResGroup179 : SchedWriteRes<[SKLPort0,SKLPort23,SKLFPDivider]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001608 let Latency = 17;
1609 let NumMicroOps = 2;
Craig Topper8104f262018-04-02 05:33:28 +00001610 let ResourceCycles = [1,1,5];
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001611}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001612def : SchedAlias<WriteFDivXLd, SKLWriteResGroup179>; // TODO - convert to ZnWriteResFpuPair
Craig Topper8104f262018-04-02 05:33:28 +00001613
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001614def SKLWriteResGroup180 : SchedWriteRes<[SKLPort0,SKLPort1,SKLPort5,SKLPort6,SKLPort05,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001615 let Latency = 17;
1616 let NumMicroOps = 15;
1617 let ResourceCycles = [2,1,2,4,2,4];
1618}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +00001619def: InstRW<[SKLWriteResGroup180], (instrs XCH_F)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001620
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001621def SKLWriteResGroup184 : SchedWriteRes<[SKLPort5,SKLPort6,SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001622 let Latency = 18;
1623 let NumMicroOps = 8;
1624 let ResourceCycles = [1,1,1,5];
1625}
Craig Topperfc179c62018-03-22 04:23:41 +00001626def: InstRW<[SKLWriteResGroup184], (instrs CPUID, RDTSC)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001627
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001628def SKLWriteResGroup185 : SchedWriteRes<[SKLPort1,SKLPort23,SKLPort237,SKLPort06,SKLPort15,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001629 let Latency = 18;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001630 let NumMicroOps = 11;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001631 let ResourceCycles = [2,1,1,4,1,2];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001632}
Craig Topper13a16502018-03-19 00:56:09 +00001633def: InstRW<[SKLWriteResGroup185], (instregex "RCR(8|16|32|64)mCL")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001634
Craig Topper8104f262018-04-02 05:33:28 +00001635def SKLWriteResGroup186 : SchedWriteRes<[SKLPort0,SKLPort23,SKLFPDivider]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001636 let Latency = 19;
1637 let NumMicroOps = 2;
Craig Topper8104f262018-04-02 05:33:28 +00001638 let ResourceCycles = [1,1,4];
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001639}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001640def : SchedAlias<WriteFDiv64Ld, SKLWriteResGroup186>; // TODO - convert to ZnWriteResFpuPair
Craig Topper8104f262018-04-02 05:33:28 +00001641
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001642def SKLWriteResGroup189 : SchedWriteRes<[SKLPort0]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001643 let Latency = 20;
1644 let NumMicroOps = 1;
1645 let ResourceCycles = [1];
1646}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001647def: InstRW<[SKLWriteResGroup189], (instregex "DIV_(FPrST0|FST0r|FrST0)")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001648
Craig Topper8104f262018-04-02 05:33:28 +00001649def SKLWriteResGroup190 : SchedWriteRes<[SKLPort0,SKLPort23,SKLFPDivider]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001650 let Latency = 20;
1651 let NumMicroOps = 2;
Craig Topper8104f262018-04-02 05:33:28 +00001652 let ResourceCycles = [1,1,4];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001653}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001654def : SchedAlias<WriteFDiv64XLd, SKLWriteResGroup190>; // TODO - convert to ZnWriteResFpuPair
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001655
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001656def SKLWriteResGroup192 : SchedWriteRes<[SKLPort4,SKLPort5,SKLPort6,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
1657 let Latency = 20;
1658 let NumMicroOps = 8;
1659 let ResourceCycles = [1,1,1,1,1,1,2];
1660}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +00001661def: InstRW<[SKLWriteResGroup192], (instrs INSB, INSL, INSW)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001662
1663def SKLWriteResGroup193 : SchedWriteRes<[SKLPort5,SKLPort6,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001664 let Latency = 20;
1665 let NumMicroOps = 10;
1666 let ResourceCycles = [1,2,7];
1667}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001668def: InstRW<[SKLWriteResGroup193], (instrs MWAITrr)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001669
Craig Topper8104f262018-04-02 05:33:28 +00001670def SKLWriteResGroup195 : SchedWriteRes<[SKLPort0,SKLPort23,SKLFPDivider]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001671 let Latency = 21;
1672 let NumMicroOps = 2;
Craig Topper8104f262018-04-02 05:33:28 +00001673 let ResourceCycles = [1,1,8];
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001674}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001675def : SchedAlias<WriteFDiv64YLd, SKLWriteResGroup195>; // TODO - convert to ZnWriteResFpuPair
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001676
1677def SKLWriteResGroup196 : SchedWriteRes<[SKLPort0,SKLPort23]> {
1678 let Latency = 22;
1679 let NumMicroOps = 2;
1680 let ResourceCycles = [1,1];
1681}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001682def: InstRW<[SKLWriteResGroup196], (instregex "DIV_F(32|64)m")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001683
1684def SKLWriteResGroup196_1 : SchedWriteRes<[SKLPort0, SKLPort23, SKLPort5, SKLPort015]> {
1685 let Latency = 22;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001686 let NumMicroOps = 5;
1687 let ResourceCycles = [1,2,1,1];
1688}
Craig Topper17a31182017-12-16 18:35:29 +00001689def: InstRW<[SKLWriteResGroup196_1], (instrs VGATHERDPSrm,
1690 VGATHERDPDrm,
1691 VGATHERQPDrm,
1692 VGATHERQPSrm,
1693 VPGATHERDDrm,
1694 VPGATHERDQrm,
1695 VPGATHERQDrm,
1696 VPGATHERQQrm)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001697
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001698def SKLWriteResGroup196_2 : SchedWriteRes<[SKLPort0, SKLPort23, SKLPort5, SKLPort015]> {
1699 let Latency = 25;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001700 let NumMicroOps = 5;
1701 let ResourceCycles = [1,2,1,1];
1702}
Craig Topper17a31182017-12-16 18:35:29 +00001703def: InstRW<[SKLWriteResGroup196_2], (instrs VGATHERDPSYrm,
1704 VGATHERQPDYrm,
1705 VGATHERQPSYrm,
1706 VPGATHERDDYrm,
1707 VPGATHERDQYrm,
1708 VPGATHERQDYrm,
1709 VPGATHERQQYrm,
1710 VGATHERDPDYrm)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001711
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001712def SKLWriteResGroup198 : SchedWriteRes<[SKLPort0,SKLPort4,SKLPort5,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
1713 let Latency = 23;
1714 let NumMicroOps = 19;
1715 let ResourceCycles = [2,1,4,1,1,4,6];
1716}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001717def: InstRW<[SKLWriteResGroup198], (instrs CMPXCHG16B)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001718
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001719def SKLWriteResGroup202 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
1720 let Latency = 25;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001721 let NumMicroOps = 3;
1722 let ResourceCycles = [1,1,1];
1723}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001724def: InstRW<[SKLWriteResGroup202], (instregex "DIV_FI(16|32)m")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001725
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001726def SKLWriteResGroup206 : SchedWriteRes<[SKLPort0,SKLPort23]> {
1727 let Latency = 27;
1728 let NumMicroOps = 2;
1729 let ResourceCycles = [1,1];
1730}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001731def: InstRW<[SKLWriteResGroup206], (instregex "DIVR_F(32|64)m")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001732
1733def SKLWriteResGroup207 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23,SKLPort0156]> {
1734 let Latency = 28;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001735 let NumMicroOps = 8;
1736 let ResourceCycles = [2,4,1,1];
1737}
Craig Topper13a16502018-03-19 00:56:09 +00001738def: InstRW<[SKLWriteResGroup207], (instregex "IDIV(8|16|32|64)m")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001739
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001740def SKLWriteResGroup208 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001741 let Latency = 30;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001742 let NumMicroOps = 3;
1743 let ResourceCycles = [1,1,1];
1744}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001745def: InstRW<[SKLWriteResGroup208], (instregex "DIVR_FI(16|32)m")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001746
1747def SKLWriteResGroup209 : SchedWriteRes<[SKLPort5,SKLPort6,SKLPort23,SKLPort06,SKLPort0156]> {
1748 let Latency = 35;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001749 let NumMicroOps = 23;
1750 let ResourceCycles = [1,5,3,4,10];
1751}
Craig Topperfc179c62018-03-22 04:23:41 +00001752def: InstRW<[SKLWriteResGroup209], (instregex "IN(8|16|32)ri",
1753 "IN(8|16|32)rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001754
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001755def SKLWriteResGroup210 : SchedWriteRes<[SKLPort5,SKLPort6,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
1756 let Latency = 35;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001757 let NumMicroOps = 23;
1758 let ResourceCycles = [1,5,2,1,4,10];
1759}
Craig Topperfc179c62018-03-22 04:23:41 +00001760def: InstRW<[SKLWriteResGroup210], (instregex "OUT(8|16|32)ir",
1761 "OUT(8|16|32)rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001762
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001763def SKLWriteResGroup211 : SchedWriteRes<[SKLPort1,SKLPort6,SKLPort23,SKLPort0156]> {
1764 let Latency = 37;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001765 let NumMicroOps = 31;
1766 let ResourceCycles = [1,8,1,21];
1767}
Craig Topper391c6f92017-12-10 01:24:08 +00001768def: InstRW<[SKLWriteResGroup211], (instregex "XRSTOR(64)?")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001769
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001770def SKLWriteResGroup212 : SchedWriteRes<[SKLPort1,SKLPort4,SKLPort5,SKLPort6,SKLPort23,SKLPort237,SKLPort15,SKLPort0156]> {
1771 let Latency = 40;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001772 let NumMicroOps = 18;
1773 let ResourceCycles = [1,1,2,3,1,1,1,8];
1774}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001775def: InstRW<[SKLWriteResGroup212], (instrs VMCLEARm)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001776
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001777def SKLWriteResGroup213 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort23,SKLPort237,SKLPort0156]> {
1778 let Latency = 41;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001779 let NumMicroOps = 39;
1780 let ResourceCycles = [1,10,1,1,26];
1781}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001782def: InstRW<[SKLWriteResGroup213], (instrs XSAVE64)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001783
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001784def SKLWriteResGroup214 : SchedWriteRes<[SKLPort5,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001785 let Latency = 42;
1786 let NumMicroOps = 22;
1787 let ResourceCycles = [2,20];
1788}
Craig Topper2d451e72018-03-18 08:38:06 +00001789def: InstRW<[SKLWriteResGroup214], (instrs RDTSCP)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001790
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001791def SKLWriteResGroup215 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort23,SKLPort237,SKLPort0156]> {
1792 let Latency = 42;
1793 let NumMicroOps = 40;
1794 let ResourceCycles = [1,11,1,1,26];
1795}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001796def: InstRW<[SKLWriteResGroup215], (instrs XSAVE)>;
1797def: InstRW<[SKLWriteResGroup215], (instregex "XSAVEC", "XSAVES")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001798
1799def SKLWriteResGroup216 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort23,SKLPort237,SKLPort0156]> {
1800 let Latency = 46;
1801 let NumMicroOps = 44;
1802 let ResourceCycles = [1,11,1,1,30];
1803}
1804def: InstRW<[SKLWriteResGroup216], (instregex "XSAVEOPT")>;
1805
1806def SKLWriteResGroup217 : SchedWriteRes<[SKLPort0,SKLPort23,SKLPort05,SKLPort06,SKLPort0156]> {
1807 let Latency = 62;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001808 let NumMicroOps = 64;
1809 let ResourceCycles = [2,8,5,10,39];
1810}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001811def: InstRW<[SKLWriteResGroup217], (instrs FLDENVm)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001812
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001813def SKLWriteResGroup218 : SchedWriteRes<[SKLPort0,SKLPort6,SKLPort23,SKLPort05,SKLPort06,SKLPort15,SKLPort0156]> {
1814 let Latency = 63;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001815 let NumMicroOps = 88;
1816 let ResourceCycles = [4,4,31,1,2,1,45];
1817}
Craig Topper2d451e72018-03-18 08:38:06 +00001818def: InstRW<[SKLWriteResGroup218], (instrs FXRSTOR64)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001819
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001820def SKLWriteResGroup219 : SchedWriteRes<[SKLPort0,SKLPort6,SKLPort23,SKLPort05,SKLPort06,SKLPort15,SKLPort0156]> {
1821 let Latency = 63;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001822 let NumMicroOps = 90;
1823 let ResourceCycles = [4,2,33,1,2,1,47];
1824}
Craig Topper2d451e72018-03-18 08:38:06 +00001825def: InstRW<[SKLWriteResGroup219], (instrs FXRSTOR)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001826
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001827def SKLWriteResGroup220 : SchedWriteRes<[SKLPort5,SKLPort05,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001828 let Latency = 75;
1829 let NumMicroOps = 15;
1830 let ResourceCycles = [6,3,6];
1831}
Simon Pilgrim8cd01aa2018-04-23 16:10:50 +00001832def: InstRW<[SKLWriteResGroup220], (instrs FNINIT)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001833
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001834def SKLWriteResGroup221 : SchedWriteRes<[SKLPort0,SKLPort1,SKLPort5,SKLPort6,SKLPort05,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001835 let Latency = 76;
1836 let NumMicroOps = 32;
1837 let ResourceCycles = [7,2,8,3,1,11];
1838}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001839def: InstRW<[SKLWriteResGroup221], (instregex "DIV(16|32|64)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001840
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001841def SKLWriteResGroup222 : SchedWriteRes<[SKLPort0,SKLPort1,SKLPort5,SKLPort6,SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001842 let Latency = 102;
1843 let NumMicroOps = 66;
1844 let ResourceCycles = [4,2,4,8,14,34];
1845}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001846def: InstRW<[SKLWriteResGroup222], (instregex "IDIV(16|32|64)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001847
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001848def SKLWriteResGroup223 : SchedWriteRes<[SKLPort0,SKLPort1,SKLPort4,SKLPort5,SKLPort6,SKLPort237,SKLPort06,SKLPort0156]> {
1849 let Latency = 106;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001850 let NumMicroOps = 100;
1851 let ResourceCycles = [9,1,11,16,1,11,21,30];
1852}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001853def: InstRW<[SKLWriteResGroup223], (instrs FSTENVm)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001854
Clement Courbet07c9ec62018-05-29 06:19:39 +00001855def: InstRW<[WriteZero], (instrs CLC)>;
1856
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001857} // SchedModel