blob: 1417799d76be97bfd0c50374a53691562c954c88 [file] [log] [blame]
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001//=- X86SchedSkylake.td - X86 Skylake Client Scheduling ------*- tablegen -*-=//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the machine model for Skylake Client to support
11// instruction scheduling and other instruction cost heuristics.
12//
13//===----------------------------------------------------------------------===//
14
15def SkylakeClientModel : SchedMachineModel {
16 // All x86 instructions are modeled as a single micro-op, and SKylake can
17 // decode 6 instructions per cycle.
18 let IssueWidth = 6;
19 let MicroOpBufferSize = 224; // Based on the reorder buffer.
20 let LoadLatency = 5;
21 let MispredictPenalty = 14;
Simon Pilgrim31a96332018-03-24 20:40:14 +000022
Gadi Haber6f8fbf42017-09-19 06:19:27 +000023 // Based on the LSD (loop-stream detector) queue size and benchmarking data.
24 let LoopMicroOpBufferSize = 50;
25
26 // This flag is set to allow the scheduler to assign a default model to
27 // unrecognized opcodes.
28 let CompleteModel = 0;
29}
30
31let SchedModel = SkylakeClientModel in {
32
33// Skylake Client can issue micro-ops to 8 different ports in one cycle.
34
35// Ports 0, 1, 5, and 6 handle all computation.
36// Port 4 gets the data half of stores. Store data can be available later than
37// the store address, but since we don't model the latency of stores, we can
38// ignore that.
39// Ports 2 and 3 are identical. They handle loads and the address half of
40// stores. Port 7 can handle address calculations.
41def SKLPort0 : ProcResource<1>;
42def SKLPort1 : ProcResource<1>;
43def SKLPort2 : ProcResource<1>;
44def SKLPort3 : ProcResource<1>;
45def SKLPort4 : ProcResource<1>;
46def SKLPort5 : ProcResource<1>;
47def SKLPort6 : ProcResource<1>;
48def SKLPort7 : ProcResource<1>;
49
50// Many micro-ops are capable of issuing on multiple ports.
51def SKLPort01 : ProcResGroup<[SKLPort0, SKLPort1]>;
52def SKLPort23 : ProcResGroup<[SKLPort2, SKLPort3]>;
53def SKLPort237 : ProcResGroup<[SKLPort2, SKLPort3, SKLPort7]>;
54def SKLPort04 : ProcResGroup<[SKLPort0, SKLPort4]>;
55def SKLPort05 : ProcResGroup<[SKLPort0, SKLPort5]>;
56def SKLPort06 : ProcResGroup<[SKLPort0, SKLPort6]>;
57def SKLPort15 : ProcResGroup<[SKLPort1, SKLPort5]>;
58def SKLPort16 : ProcResGroup<[SKLPort1, SKLPort6]>;
59def SKLPort56 : ProcResGroup<[SKLPort5, SKLPort6]>;
60def SKLPort015 : ProcResGroup<[SKLPort0, SKLPort1, SKLPort5]>;
61def SKLPort056 : ProcResGroup<[SKLPort0, SKLPort5, SKLPort6]>;
62def SKLPort0156: ProcResGroup<[SKLPort0, SKLPort1, SKLPort5, SKLPort6]>;
63
Simon Pilgrim68a8fbc2018-03-25 20:16:53 +000064def SKLDivider : ProcResource<1>; // Integer division issued on port 0.
Craig Topper8104f262018-04-02 05:33:28 +000065// FP division and sqrt on port 0.
66def SKLFPDivider : ProcResource<1>;
Simon Pilgrim68a8fbc2018-03-25 20:16:53 +000067
Gadi Haber6f8fbf42017-09-19 06:19:27 +000068// 60 Entry Unified Scheduler
69def SKLPortAny : ProcResGroup<[SKLPort0, SKLPort1, SKLPort2, SKLPort3, SKLPort4,
70 SKLPort5, SKLPort6, SKLPort7]> {
71 let BufferSize=60;
72}
73
74// Loads are 5 cycles, so ReadAfterLd registers needn't be available until 5
75// cycles after the memory operand.
76def : ReadAdvance<ReadAfterLd, 5>;
77
78// Many SchedWrites are defined in pairs with and without a folded load.
79// Instructions with folded loads are usually micro-fused, so they only appear
80// as two micro-ops when queued in the reservation station.
81// This multiclass defines the resource usage for variants with and without
82// folded loads.
83multiclass SKLWriteResPair<X86FoldableSchedWrite SchedRW,
Simon Pilgrim30c38c32018-03-19 14:46:07 +000084 list<ProcResourceKind> ExePorts,
Simon Pilgrime3547af2018-03-25 10:21:19 +000085 int Lat, list<int> Res = [1], int UOps = 1,
86 int LoadLat = 5> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +000087 // Register variant is using a single cycle on ExePort.
Simon Pilgrim30c38c32018-03-19 14:46:07 +000088 def : WriteRes<SchedRW, ExePorts> {
89 let Latency = Lat;
90 let ResourceCycles = Res;
91 let NumMicroOps = UOps;
92 }
Gadi Haber6f8fbf42017-09-19 06:19:27 +000093
Simon Pilgrime3547af2018-03-25 10:21:19 +000094 // Memory variant also uses a cycle on port 2/3 and adds LoadLat cycles to
95 // the latency (default = 5).
Simon Pilgrim30c38c32018-03-19 14:46:07 +000096 def : WriteRes<SchedRW.Folded, !listconcat([SKLPort23], ExePorts)> {
Simon Pilgrime3547af2018-03-25 10:21:19 +000097 let Latency = !add(Lat, LoadLat);
Simon Pilgrim30c38c32018-03-19 14:46:07 +000098 let ResourceCycles = !listconcat([1], Res);
Simon Pilgrime3547af2018-03-25 10:21:19 +000099 let NumMicroOps = !add(UOps, 1);
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000100 }
101}
102
Craig Topperf131b602018-04-06 16:16:46 +0000103// A folded store needs a cycle on port 4 for the store data, and an extra port
104// 2/3/7 cycle to recompute the address.
105def : WriteRes<WriteRMW, [SKLPort237,SKLPort4]>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000106
107// Arithmetic.
Simon Pilgrim2864b462018-05-08 14:55:16 +0000108defm : SKLWriteResPair<WriteALU, [SKLPort0156], 1>; // Simple integer ALU op.
Simon Pilgrim0c0336e2018-05-17 12:43:42 +0000109defm : SKLWriteResPair<WriteADC, [SKLPort06], 1>; // Integer ALU + flags op.
Simon Pilgrim2864b462018-05-08 14:55:16 +0000110defm : SKLWriteResPair<WriteIMul, [SKLPort1], 3>; // Integer multiplication.
111defm : SKLWriteResPair<WriteIMul64, [SKLPort1], 3>; // Integer 64-bit multiplication.
Simon Pilgrim25805542018-05-08 13:51:45 +0000112
Andrew V. Tischenkoee2e3142018-07-20 09:39:14 +0000113defm : SKLWriteResPair<WriteBSWAP32,[SKLPort15], 1>; //
114defm : SKLWriteResPair<WriteBSWAP64,[SKLPort06, SKLPort15], 2, [1,1], 2>; //
115
Simon Pilgrim25805542018-05-08 13:51:45 +0000116defm : SKLWriteResPair<WriteDiv8, [SKLPort0, SKLDivider], 25, [1,10], 1, 4>;
117defm : SKLWriteResPair<WriteDiv16, [SKLPort0, SKLDivider], 25, [1,10], 1, 4>;
118defm : SKLWriteResPair<WriteDiv32, [SKLPort0, SKLDivider], 25, [1,10], 1, 4>;
119defm : SKLWriteResPair<WriteDiv64, [SKLPort0, SKLDivider], 25, [1,10], 1, 4>;
120defm : SKLWriteResPair<WriteIDiv8, [SKLPort0, SKLDivider], 25, [1,10], 1, 4>;
121defm : SKLWriteResPair<WriteIDiv16, [SKLPort0, SKLDivider], 25, [1,10], 1, 4>;
122defm : SKLWriteResPair<WriteIDiv32, [SKLPort0, SKLDivider], 25, [1,10], 1, 4>;
123defm : SKLWriteResPair<WriteIDiv64, [SKLPort0, SKLDivider], 25, [1,10], 1, 4>;
124
Simon Pilgrim28e7bcb2018-03-26 21:06:14 +0000125defm : SKLWriteResPair<WriteCRC32, [SKLPort1], 3>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000126
Simon Pilgrim68a8fbc2018-03-25 20:16:53 +0000127def : WriteRes<WriteIMulH, []> { let Latency = 3; } // Integer multiplication, high part.
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000128def : WriteRes<WriteLEA, [SKLPort15]>; // LEA instructions can't fold loads.
129
Simon Pilgrim2782a192018-05-17 16:47:30 +0000130defm : SKLWriteResPair<WriteCMOV, [SKLPort06], 1, [1], 1>; // Conditional move.
131defm : SKLWriteResPair<WriteCMOV2, [SKLPort06], 2, [2], 2>; // Conditional (CF + ZF flag) move.
Simon Pilgrim6e160c12018-05-12 18:07:07 +0000132defm : X86WriteRes<WriteFCMOV, [SKLPort1], 3, [1], 1>; // x87 conditional move.
Craig Topperb7baa352018-04-08 17:53:18 +0000133def : WriteRes<WriteSETCC, [SKLPort06]>; // Setcc.
134def : WriteRes<WriteSETCCStore, [SKLPort06,SKLPort4,SKLPort237]> {
135 let Latency = 2;
136 let NumMicroOps = 3;
137}
Clement Courbet7b9913f2018-06-20 06:13:39 +0000138def : WriteRes<WriteLAHFSAHF, [SKLPort06]>;
Craig Topperb7baa352018-04-08 17:53:18 +0000139
Simon Pilgrimf33d9052018-03-26 18:19:28 +0000140// Bit counts.
Roman Lebedevfa988852018-07-08 09:50:25 +0000141defm : SKLWriteResPair<WriteBSF, [SKLPort1], 3>;
142defm : SKLWriteResPair<WriteBSR, [SKLPort1], 3>;
143defm : SKLWriteResPair<WriteLZCNT, [SKLPort1], 3>;
144defm : SKLWriteResPair<WriteTZCNT, [SKLPort1], 3>;
145defm : SKLWriteResPair<WritePOPCNT, [SKLPort1], 3>;
Simon Pilgrimf33d9052018-03-26 18:19:28 +0000146
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000147// Integer shifts and rotates.
Simon Pilgrim30c38c32018-03-19 14:46:07 +0000148defm : SKLWriteResPair<WriteShift, [SKLPort06], 1>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000149
Roman Lebedev75ce4532018-07-08 19:01:55 +0000150// Double shift instructions.
151defm : SKLWriteResPair<WriteShiftDouble, [SKLPort06], 1>;
152
Craig Topper89310f52018-03-29 20:41:39 +0000153// BMI1 BEXTR, BMI2 BZHI
154defm : SKLWriteResPair<WriteBEXTR, [SKLPort06,SKLPort15], 2, [1,1], 2>;
155defm : SKLWriteResPair<WriteBZHI, [SKLPort15], 1>;
156
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000157// Loads, stores, and moves, not folded with other operations.
Simon Pilgrim215ce4a2018-05-14 18:37:19 +0000158defm : X86WriteRes<WriteLoad, [SKLPort23], 5, [1], 1>;
159defm : X86WriteRes<WriteStore, [SKLPort237, SKLPort4], 1, [1,1], 1>;
160defm : X86WriteRes<WriteStoreNT, [SKLPort237, SKLPort4], 1, [1,1], 2>;
161defm : X86WriteRes<WriteMove, [SKLPort0156], 1, [1], 1>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000162
163// Idioms that clear a register, like xorps %xmm0, %xmm0.
164// These can often bypass execution ports completely.
165def : WriteRes<WriteZero, []>;
166
167// Branches don't produce values, so they have no latency, but they still
168// consume resources. Indirect branches can fold loads.
Simon Pilgrim30c38c32018-03-19 14:46:07 +0000169defm : SKLWriteResPair<WriteJump, [SKLPort06], 1>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000170
171// Floating point. This covers both scalar and vector operations.
Clement Courbetb78ab502018-05-31 11:41:27 +0000172defm : X86WriteRes<WriteFLD0, [SKLPort05], 1, [1], 1>;
173defm : X86WriteRes<WriteFLD1, [SKLPort05], 1, [2], 2>;
Clement Courbet2e41c5a2018-05-31 14:22:01 +0000174defm : X86WriteRes<WriteFLDC, [SKLPort05], 1, [2], 2>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000175defm : X86WriteRes<WriteFLoad, [SKLPort23], 5, [1], 1>;
176defm : X86WriteRes<WriteFLoadX, [SKLPort23], 6, [1], 1>;
177defm : X86WriteRes<WriteFLoadY, [SKLPort23], 7, [1], 1>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000178defm : X86WriteRes<WriteFMaskedLoad, [SKLPort23,SKLPort015], 7, [1,1], 2>;
179defm : X86WriteRes<WriteFMaskedLoadY, [SKLPort23,SKLPort015], 8, [1,1], 2>;
Simon Pilgrimab34aa82018-05-09 11:01:16 +0000180defm : X86WriteRes<WriteFStore, [SKLPort237,SKLPort4], 1, [1,1], 2>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000181defm : X86WriteRes<WriteFStoreX, [SKLPort237,SKLPort4], 1, [1,1], 2>;
182defm : X86WriteRes<WriteFStoreY, [SKLPort237,SKLPort4], 1, [1,1], 2>;
Simon Pilgrim215ce4a2018-05-14 18:37:19 +0000183defm : X86WriteRes<WriteFStoreNT, [SKLPort237,SKLPort4], 1, [1,1], 2>;
184defm : X86WriteRes<WriteFStoreNTX, [SKLPort237,SKLPort4], 1, [1,1], 2>;
185defm : X86WriteRes<WriteFStoreNTY, [SKLPort237,SKLPort4], 1, [1,1], 2>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000186defm : X86WriteRes<WriteFMaskedStore, [SKLPort237,SKLPort0], 2, [1,1], 2>;
187defm : X86WriteRes<WriteFMaskedStoreY, [SKLPort237,SKLPort0], 2, [1,1], 2>;
188defm : X86WriteRes<WriteFMove, [SKLPort015], 1, [1], 1>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000189defm : X86WriteRes<WriteFMoveX, [SKLPort015], 1, [1], 1>;
190defm : X86WriteRes<WriteFMoveY, [SKLPort015], 1, [1], 1>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000191defm : X86WriteRes<WriteEMMS, [SKLPort05,SKLPort0156], 10, [9,1], 10>;
Simon Pilgrimfb7aa572018-03-15 14:45:30 +0000192
Simon Pilgrim1233e122018-05-07 20:52:53 +0000193defm : SKLWriteResPair<WriteFAdd, [SKLPort01], 4, [1], 1, 5>; // Floating point add/sub.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000194defm : SKLWriteResPair<WriteFAddX, [SKLPort01], 4, [1], 1, 6>;
195defm : SKLWriteResPair<WriteFAddY, [SKLPort01], 4, [1], 1, 7>;
196defm : X86WriteResPairUnsupported<WriteFAddZ>;
Simon Pilgrim1233e122018-05-07 20:52:53 +0000197defm : SKLWriteResPair<WriteFAdd64, [SKLPort01], 4, [1], 1, 5>; // Floating point double add/sub.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000198defm : SKLWriteResPair<WriteFAdd64X, [SKLPort01], 4, [1], 1, 6>;
199defm : SKLWriteResPair<WriteFAdd64Y, [SKLPort01], 4, [1], 1, 7>;
200defm : X86WriteResPairUnsupported<WriteFAdd64Z>;
Simon Pilgrim1233e122018-05-07 20:52:53 +0000201
202defm : SKLWriteResPair<WriteFCmp, [SKLPort01], 4, [1], 1, 5>; // Floating point compare.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000203defm : SKLWriteResPair<WriteFCmpX, [SKLPort01], 4, [1], 1, 6>;
204defm : SKLWriteResPair<WriteFCmpY, [SKLPort01], 4, [1], 1, 7>;
205defm : X86WriteResPairUnsupported<WriteFCmpZ>;
Simon Pilgrim1233e122018-05-07 20:52:53 +0000206defm : SKLWriteResPair<WriteFCmp64, [SKLPort01], 4, [1], 1, 5>; // Floating point double compare.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000207defm : SKLWriteResPair<WriteFCmp64X, [SKLPort01], 4, [1], 1, 6>;
208defm : SKLWriteResPair<WriteFCmp64Y, [SKLPort01], 4, [1], 1, 7>;
209defm : X86WriteResPairUnsupported<WriteFCmp64Z>;
Simon Pilgrim1233e122018-05-07 20:52:53 +0000210
211defm : SKLWriteResPair<WriteFCom, [SKLPort0], 2>; // Floating point compare to flags.
212
213defm : SKLWriteResPair<WriteFMul, [SKLPort01], 4, [1], 1, 5>; // Floating point multiplication.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000214defm : SKLWriteResPair<WriteFMulX, [SKLPort01], 4, [1], 1, 6>;
215defm : SKLWriteResPair<WriteFMulY, [SKLPort01], 4, [1], 1, 7>;
216defm : X86WriteResPairUnsupported<WriteFMulZ>;
Simon Pilgrim1233e122018-05-07 20:52:53 +0000217defm : SKLWriteResPair<WriteFMul64, [SKLPort01], 4, [1], 1, 5>; // Floating point double multiplication.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000218defm : SKLWriteResPair<WriteFMul64X, [SKLPort01], 4, [1], 1, 6>;
219defm : SKLWriteResPair<WriteFMul64Y, [SKLPort01], 4, [1], 1, 7>;
220defm : X86WriteResPairUnsupported<WriteFMul64Z>;
Simon Pilgrimac5d0a32018-05-07 16:15:46 +0000221
222defm : SKLWriteResPair<WriteFDiv, [SKLPort0,SKLFPDivider], 11, [1,3], 1, 5>; // Floating point division.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000223//defm : SKLWriteResPair<WriteFDivX, [SKLPort0,SKLFPDivider], 11, [1,3], 1, 6>;
224defm : SKLWriteResPair<WriteFDivY, [SKLPort0,SKLFPDivider], 11, [1,5], 1, 7>;
Clement Courbetc48435b2018-06-11 07:00:08 +0000225defm : X86WriteResPairUnsupported<WriteFDivZ>;
Simon Pilgrimac5d0a32018-05-07 16:15:46 +0000226//defm : SKLWriteResPair<WriteFDiv64, [SKLPort0,SKLFPDivider], 14, [1,3], 1, 5>; // Floating point double division.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000227//defm : SKLWriteResPair<WriteFDiv64X, [SKLPort0,SKLFPDivider], 14, [1,3], 1, 6>;
228//defm : SKLWriteResPair<WriteFDiv64Y, [SKLPort0,SKLFPDivider], 14, [1,5], 1, 7>;
Clement Courbetc48435b2018-06-11 07:00:08 +0000229defm : X86WriteResPairUnsupported<WriteFDiv64Z>;
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000230
231defm : SKLWriteResPair<WriteFSqrt, [SKLPort0,SKLFPDivider], 12, [1,3], 1, 5>; // Floating point square root.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000232defm : SKLWriteResPair<WriteFSqrtX, [SKLPort0,SKLFPDivider], 12, [1,3], 1, 6>;
233defm : SKLWriteResPair<WriteFSqrtY, [SKLPort0,SKLFPDivider], 12, [1,6], 1, 7>;
Clement Courbetc48435b2018-06-11 07:00:08 +0000234defm : X86WriteResPairUnsupported<WriteFSqrtZ>;
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000235defm : SKLWriteResPair<WriteFSqrt64, [SKLPort0,SKLFPDivider], 18, [1,6], 1, 5>; // Floating point double square root.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000236defm : SKLWriteResPair<WriteFSqrt64X, [SKLPort0,SKLFPDivider], 18, [1,6], 1, 6>;
237defm : SKLWriteResPair<WriteFSqrt64Y, [SKLPort0,SKLFPDivider], 18, [1,12],1, 7>;
Clement Courbetc48435b2018-06-11 07:00:08 +0000238defm : X86WriteResPairUnsupported<WriteFSqrt64Z>;
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000239defm : SKLWriteResPair<WriteFSqrt80, [SKLPort0,SKLFPDivider], 21, [1,7]>; // Floating point long double square root.
240
Simon Pilgrimc7088682018-05-01 18:06:07 +0000241defm : SKLWriteResPair<WriteFRcp, [SKLPort0], 4, [1], 1, 5>; // Floating point reciprocal estimate.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000242defm : SKLWriteResPair<WriteFRcpX, [SKLPort0], 4, [1], 1, 6>;
243defm : SKLWriteResPair<WriteFRcpY, [SKLPort0], 4, [1], 1, 7>;
244defm : X86WriteResPairUnsupported<WriteFRcpZ>;
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000245
Simon Pilgrimc7088682018-05-01 18:06:07 +0000246defm : SKLWriteResPair<WriteFRsqrt, [SKLPort0], 4, [1], 1, 5>; // Floating point reciprocal square root estimate.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000247defm : SKLWriteResPair<WriteFRsqrtX,[SKLPort0], 4, [1], 1, 6>;
248defm : SKLWriteResPair<WriteFRsqrtY,[SKLPort0], 4, [1], 1, 7>;
249defm : X86WriteResPairUnsupported<WriteFRsqrtZ>;
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000250
Simon Pilgrim67cc2462018-05-04 15:20:18 +0000251defm : SKLWriteResPair<WriteFMA, [SKLPort01], 4, [1], 1, 5>; // Fused Multiply Add.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000252defm : SKLWriteResPair<WriteFMAX, [SKLPort01], 4, [1], 1, 6>;
253defm : SKLWriteResPair<WriteFMAY, [SKLPort01], 4, [1], 1, 7>;
254defm : X86WriteResPairUnsupported<WriteFMAZ>;
Simon Pilgrim542b20d2018-05-03 22:31:19 +0000255defm : SKLWriteResPair<WriteDPPD, [SKLPort5,SKLPort01], 9, [1,2], 3, 6>; // Floating point double dot product.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000256defm : SKLWriteResPair<WriteDPPS, [SKLPort5,SKLPort01], 13, [1,3], 4, 6>;
257defm : SKLWriteResPair<WriteDPPSY, [SKLPort5,SKLPort01], 13, [1,3], 4, 7>;
258defm : X86WriteResPairUnsupported<WriteDPPSZ>;
Simon Pilgrimd14d2e72018-04-20 21:16:05 +0000259defm : SKLWriteResPair<WriteFSign, [SKLPort0], 1>; // Floating point fabs/fchs.
Simon Pilgrimbe51b202018-05-04 12:59:24 +0000260defm : SKLWriteResPair<WriteFRnd, [SKLPort01], 8, [2], 2, 6>; // Floating point rounding.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000261defm : SKLWriteResPair<WriteFRndY, [SKLPort01], 8, [2], 2, 7>;
262defm : X86WriteResPairUnsupported<WriteFRndZ>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +0000263defm : SKLWriteResPair<WriteFLogic, [SKLPort015], 1, [1], 1, 6>; // Floating point and/or/xor logicals.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000264defm : SKLWriteResPair<WriteFLogicY, [SKLPort015], 1, [1], 1, 7>;
265defm : X86WriteResPairUnsupported<WriteFLogicZ>;
Simon Pilgrim210286e2018-05-08 10:28:03 +0000266defm : SKLWriteResPair<WriteFTest, [SKLPort0], 2, [1], 1, 6>; // Floating point TEST instructions.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000267defm : SKLWriteResPair<WriteFTestY, [SKLPort0], 2, [1], 1, 7>;
268defm : X86WriteResPairUnsupported<WriteFTestZ>;
Simon Pilgrim819f2182018-05-02 17:58:50 +0000269defm : SKLWriteResPair<WriteFShuffle, [SKLPort5], 1, [1], 1, 6>; // Floating point vector shuffles.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000270defm : SKLWriteResPair<WriteFShuffleY, [SKLPort5], 1, [1], 1, 7>;
271defm : X86WriteResPairUnsupported<WriteFShuffleZ>;
Simon Pilgrim819f2182018-05-02 17:58:50 +0000272defm : SKLWriteResPair<WriteFVarShuffle, [SKLPort5], 1, [1], 1, 6>; // Floating point vector shuffles.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000273defm : SKLWriteResPair<WriteFVarShuffleY, [SKLPort5], 1, [1], 1, 7>;
274defm : X86WriteResPairUnsupported<WriteFVarShuffleZ>;
Simon Pilgrim06e16542018-04-22 18:35:53 +0000275defm : SKLWriteResPair<WriteFBlend, [SKLPort015], 1, [1], 1, 6>; // Floating point vector blends.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000276defm : SKLWriteResPair<WriteFBlendY, [SKLPort015], 1, [1], 1, 7>;
277defm : X86WriteResPairUnsupported<WriteFBlendZ>;
Simon Pilgrim96855ec2018-04-22 14:43:12 +0000278defm : SKLWriteResPair<WriteFVarBlend, [SKLPort015], 2, [2], 2, 6>; // Fp vector variable blends.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000279defm : SKLWriteResPair<WriteFVarBlendY,[SKLPort015], 2, [2], 2, 7>;
280defm : X86WriteResPairUnsupported<WriteFVarBlendZ>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000281
282// FMA Scheduling helper class.
283// class FMASC { X86FoldableSchedWrite Sched = WriteFAdd; }
284
285// Vector integer operations.
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000286defm : X86WriteRes<WriteVecLoad, [SKLPort23], 5, [1], 1>;
287defm : X86WriteRes<WriteVecLoadX, [SKLPort23], 6, [1], 1>;
288defm : X86WriteRes<WriteVecLoadY, [SKLPort23], 7, [1], 1>;
Simon Pilgrim215ce4a2018-05-14 18:37:19 +0000289defm : X86WriteRes<WriteVecLoadNT, [SKLPort23], 6, [1], 1>;
290defm : X86WriteRes<WriteVecLoadNTY, [SKLPort23], 7, [1], 1>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000291defm : X86WriteRes<WriteVecMaskedLoad, [SKLPort23,SKLPort015], 7, [1,1], 2>;
292defm : X86WriteRes<WriteVecMaskedLoadY, [SKLPort23,SKLPort015], 8, [1,1], 2>;
Simon Pilgrimab34aa82018-05-09 11:01:16 +0000293defm : X86WriteRes<WriteVecStore, [SKLPort237,SKLPort4], 1, [1,1], 2>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000294defm : X86WriteRes<WriteVecStoreX, [SKLPort237,SKLPort4], 1, [1,1], 2>;
295defm : X86WriteRes<WriteVecStoreY, [SKLPort237,SKLPort4], 1, [1,1], 2>;
Simon Pilgrim215ce4a2018-05-14 18:37:19 +0000296defm : X86WriteRes<WriteVecStoreNT, [SKLPort237,SKLPort4], 1, [1,1], 2>;
297defm : X86WriteRes<WriteVecStoreNTY, [SKLPort237,SKLPort4], 1, [1,1], 2>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000298defm : X86WriteRes<WriteVecMaskedStore, [SKLPort237,SKLPort0], 2, [1,1], 2>;
299defm : X86WriteRes<WriteVecMaskedStoreY, [SKLPort237,SKLPort0], 2, [1,1], 2>;
Simon Pilgrim1273f4a2018-05-18 17:58:36 +0000300defm : X86WriteRes<WriteVecMove, [SKLPort05], 1, [1], 1>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000301defm : X86WriteRes<WriteVecMoveX, [SKLPort015], 1, [1], 1>;
302defm : X86WriteRes<WriteVecMoveY, [SKLPort015], 1, [1], 1>;
Simon Pilgrim1273f4a2018-05-18 17:58:36 +0000303defm : X86WriteRes<WriteVecMoveToGpr, [SKLPort0], 2, [1], 1>;
304defm : X86WriteRes<WriteVecMoveFromGpr, [SKLPort5], 1, [1], 1>;
Simon Pilgrimfb7aa572018-03-15 14:45:30 +0000305
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000306defm : SKLWriteResPair<WriteVecALU, [SKLPort05], 1, [1], 1, 5>; // Vector integer ALU op, no logicals.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000307defm : SKLWriteResPair<WriteVecALUX, [SKLPort01], 1, [1], 1, 6>;
308defm : SKLWriteResPair<WriteVecALUY, [SKLPort01], 1, [1], 1, 7>;
309defm : X86WriteResPairUnsupported<WriteVecALUZ>;
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000310defm : SKLWriteResPair<WriteVecLogic, [SKLPort05], 1, [1], 1, 5>; // Vector integer and/or/xor.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000311defm : SKLWriteResPair<WriteVecLogicX,[SKLPort015], 1, [1], 1, 6>;
312defm : SKLWriteResPair<WriteVecLogicY,[SKLPort015], 1, [1], 1, 7>;
313defm : X86WriteResPairUnsupported<WriteVecLogicZ>;
Simon Pilgrim210286e2018-05-08 10:28:03 +0000314defm : SKLWriteResPair<WriteVecTest, [SKLPort0,SKLPort5], 3, [1,1], 2, 6>; // Vector integer TEST instructions.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000315defm : SKLWriteResPair<WriteVecTestY, [SKLPort0,SKLPort5], 3, [1,1], 2, 7>;
316defm : X86WriteResPairUnsupported<WriteVecTestZ>;
Simon Pilgrimd7ffbc52018-05-04 17:47:46 +0000317defm : SKLWriteResPair<WriteVecIMul, [SKLPort0] , 4, [1], 1, 5>; // Vector integer multiply.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000318defm : SKLWriteResPair<WriteVecIMulX, [SKLPort01], 4, [1], 1, 6>;
319defm : SKLWriteResPair<WriteVecIMulY, [SKLPort01], 4, [1], 1, 7>;
320defm : X86WriteResPairUnsupported<WriteVecIMulZ>;
Simon Pilgrim93c878c2018-05-03 10:31:20 +0000321defm : SKLWriteResPair<WritePMULLD, [SKLPort01], 10, [2], 2, 6>; // Vector PMULLD.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000322defm : SKLWriteResPair<WritePMULLDY, [SKLPort01], 10, [2], 2, 7>;
323defm : X86WriteResPairUnsupported<WritePMULLDZ>;
Simon Pilgrim819f2182018-05-02 17:58:50 +0000324defm : SKLWriteResPair<WriteShuffle, [SKLPort5], 1, [1], 1, 5>; // Vector shuffles.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000325defm : SKLWriteResPair<WriteShuffleX, [SKLPort5], 1, [1], 1, 6>;
326defm : SKLWriteResPair<WriteShuffleY, [SKLPort5], 1, [1], 1, 7>;
327defm : X86WriteResPairUnsupported<WriteShuffleZ>;
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000328defm : SKLWriteResPair<WriteVarShuffle, [SKLPort5], 1, [1], 1, 5>; // Vector shuffles.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000329defm : SKLWriteResPair<WriteVarShuffleX, [SKLPort5], 1, [1], 1, 6>;
330defm : SKLWriteResPair<WriteVarShuffleY, [SKLPort5], 1, [1], 1, 7>;
331defm : X86WriteResPairUnsupported<WriteVarShuffleZ>;
Simon Pilgrim06e16542018-04-22 18:35:53 +0000332defm : SKLWriteResPair<WriteBlend, [SKLPort5], 1, [1], 1, 6>; // Vector blends.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000333defm : SKLWriteResPair<WriteBlendY, [SKLPort5], 1, [1], 1, 7>;
334defm : X86WriteResPairUnsupported<WriteBlendZ>;
Simon Pilgrim96855ec2018-04-22 14:43:12 +0000335defm : SKLWriteResPair<WriteVarBlend, [SKLPort015], 2, [2], 2, 6>; // Vector variable blends.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000336defm : SKLWriteResPair<WriteVarBlendY, [SKLPort015], 2, [2], 2, 6>;
337defm : X86WriteResPairUnsupported<WriteVarBlendZ>;
Simon Pilgrima41ae2f2018-04-22 10:39:16 +0000338defm : SKLWriteResPair<WriteMPSAD, [SKLPort5], 4, [2], 2, 6>; // Vector MPSAD.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000339defm : SKLWriteResPair<WriteMPSADY, [SKLPort5], 4, [2], 2, 7>;
340defm : X86WriteResPairUnsupported<WriteMPSADZ>;
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000341defm : SKLWriteResPair<WritePSADBW, [SKLPort5], 3, [1], 1, 5>; // Vector PSADBW.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000342defm : SKLWriteResPair<WritePSADBWX, [SKLPort5], 3, [1], 1, 6>;
343defm : SKLWriteResPair<WritePSADBWY, [SKLPort5], 3, [1], 1, 7>;
344defm : X86WriteResPairUnsupported<WritePSADBWZ>;
Simon Pilgrim27bc83e2018-04-24 18:49:25 +0000345defm : SKLWriteResPair<WritePHMINPOS, [SKLPort01], 4, [1], 1, 6>; // Vector PHMINPOS.
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000346
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000347// Vector integer shifts.
348defm : SKLWriteResPair<WriteVecShift, [SKLPort0], 1, [1], 1, 5>;
Simon Pilgrimd7ffbc52018-05-04 17:47:46 +0000349defm : X86WriteRes<WriteVecShiftX, [SKLPort5,SKLPort01], 2, [1,1], 2>;
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000350defm : X86WriteRes<WriteVecShiftY, [SKLPort5,SKLPort01], 4, [1,1], 2>;
Simon Pilgrimd7ffbc52018-05-04 17:47:46 +0000351defm : X86WriteRes<WriteVecShiftXLd, [SKLPort01,SKLPort23], 7, [1,1], 2>;
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000352defm : X86WriteRes<WriteVecShiftYLd, [SKLPort01,SKLPort23], 8, [1,1], 2>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000353defm : X86WriteResPairUnsupported<WriteVecShiftZ>;
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000354
Clement Courbet7db69cc2018-06-11 14:37:53 +0000355defm : SKLWriteResPair<WriteVecShiftImm, [SKLPort0], 1, [1], 1, 5>; // Vector integer immediate shifts.
356defm : SKLWriteResPair<WriteVecShiftImmX, [SKLPort01], 1, [1], 1, 6>;
357defm : SKLWriteResPair<WriteVecShiftImmY, [SKLPort01], 1, [1], 1, 7>;
358defm : X86WriteResPairUnsupported<WriteVecShiftImmZ>;
Simon Pilgrimd7ffbc52018-05-04 17:47:46 +0000359defm : SKLWriteResPair<WriteVarVecShift, [SKLPort01], 1, [1], 1, 6>; // Variable vector shifts.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000360defm : SKLWriteResPair<WriteVarVecShiftY, [SKLPort01], 1, [1], 1, 7>;
361defm : X86WriteResPairUnsupported<WriteVarVecShiftZ>;
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000362
Simon Pilgrimf7d2a932018-04-24 13:21:41 +0000363// Vector insert/extract operations.
364def : WriteRes<WriteVecInsert, [SKLPort5]> {
365 let Latency = 2;
366 let NumMicroOps = 2;
367 let ResourceCycles = [2];
368}
369def : WriteRes<WriteVecInsertLd, [SKLPort5,SKLPort23]> {
370 let Latency = 6;
371 let NumMicroOps = 2;
372}
Simon Pilgrim819f2182018-05-02 17:58:50 +0000373def: InstRW<[WriteVecInsertLd], (instregex "(V?)MOV(H|L)(PD|PS)rm")>;
Simon Pilgrimf7d2a932018-04-24 13:21:41 +0000374
375def : WriteRes<WriteVecExtract, [SKLPort0,SKLPort5]> {
376 let Latency = 3;
377 let NumMicroOps = 2;
378}
379def : WriteRes<WriteVecExtractSt, [SKLPort4,SKLPort5,SKLPort237]> {
380 let Latency = 2;
381 let NumMicroOps = 3;
382}
383
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000384// Conversion between integer and float.
Simon Pilgrim5647e892018-05-16 10:53:45 +0000385defm : SKLWriteResPair<WriteCvtSS2I, [SKLPort1], 3>;
386defm : SKLWriteResPair<WriteCvtPS2I, [SKLPort1], 3>;
387defm : SKLWriteResPair<WriteCvtPS2IY, [SKLPort1], 3>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000388defm : X86WriteResPairUnsupported<WriteCvtPS2IZ>;
Simon Pilgrim5647e892018-05-16 10:53:45 +0000389defm : SKLWriteResPair<WriteCvtSD2I, [SKLPort1], 3>;
390defm : SKLWriteResPair<WriteCvtPD2I, [SKLPort1], 3>;
391defm : SKLWriteResPair<WriteCvtPD2IY, [SKLPort1], 3>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000392defm : X86WriteResPairUnsupported<WriteCvtPD2IZ>;
Simon Pilgrim5647e892018-05-16 10:53:45 +0000393
394defm : SKLWriteResPair<WriteCvtI2SS, [SKLPort1], 4>;
395defm : SKLWriteResPair<WriteCvtI2PS, [SKLPort1], 4>;
396defm : SKLWriteResPair<WriteCvtI2PSY, [SKLPort1], 4>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000397defm : X86WriteResPairUnsupported<WriteCvtI2PSZ>;
Simon Pilgrim5647e892018-05-16 10:53:45 +0000398defm : SKLWriteResPair<WriteCvtI2SD, [SKLPort1], 4>;
399defm : SKLWriteResPair<WriteCvtI2PD, [SKLPort1], 4>;
400defm : SKLWriteResPair<WriteCvtI2PDY, [SKLPort1], 4>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000401defm : X86WriteResPairUnsupported<WriteCvtI2PDZ>;
Simon Pilgrimbe9a2062018-05-15 17:36:49 +0000402
403defm : SKLWriteResPair<WriteCvtSS2SD, [SKLPort1], 3>;
404defm : SKLWriteResPair<WriteCvtPS2PD, [SKLPort1], 3>;
405defm : SKLWriteResPair<WriteCvtPS2PDY, [SKLPort1], 3>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000406defm : X86WriteResPairUnsupported<WriteCvtPS2PDZ>;
Simon Pilgrimbe9a2062018-05-15 17:36:49 +0000407defm : SKLWriteResPair<WriteCvtSD2SS, [SKLPort1], 3>;
408defm : SKLWriteResPair<WriteCvtPD2PS, [SKLPort1], 3>;
409defm : SKLWriteResPair<WriteCvtPD2PSY, [SKLPort1], 3>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000410defm : X86WriteResPairUnsupported<WriteCvtPD2PSZ>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000411
Simon Pilgrim891ebcd2018-05-15 14:12:32 +0000412defm : X86WriteRes<WriteCvtPH2PS, [SKLPort5,SKLPort015], 5, [1,1], 2>;
413defm : X86WriteRes<WriteCvtPH2PSY, [SKLPort5,SKLPort01], 7, [1,1], 2>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000414defm : X86WriteResUnsupported<WriteCvtPH2PSZ>;
Simon Pilgrim891ebcd2018-05-15 14:12:32 +0000415defm : X86WriteRes<WriteCvtPH2PSLd, [SKLPort23,SKLPort01], 9, [1,1], 2>;
416defm : X86WriteRes<WriteCvtPH2PSYLd, [SKLPort23,SKLPort01], 10, [1,1], 2>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000417defm : X86WriteResUnsupported<WriteCvtPH2PSZLd>;
Simon Pilgrim891ebcd2018-05-15 14:12:32 +0000418
419defm : X86WriteRes<WriteCvtPS2PH, [SKLPort5,SKLPort015], 5, [1,1], 2>;
420defm : X86WriteRes<WriteCvtPS2PHY, [SKLPort5,SKLPort01], 7, [1,1], 2>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000421defm : X86WriteResUnsupported<WriteCvtPS2PHZ>;
Simon Pilgrim891ebcd2018-05-15 14:12:32 +0000422defm : X86WriteRes<WriteCvtPS2PHSt, [SKLPort4,SKLPort5,SKLPort237,SKLPort01], 6, [1,1,1,1], 4>;
423defm : X86WriteRes<WriteCvtPS2PHYSt, [SKLPort4,SKLPort5,SKLPort237,SKLPort01], 8, [1,1,1,1], 4>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000424defm : X86WriteResUnsupported<WriteCvtPS2PHZSt>;
Simon Pilgrim891ebcd2018-05-15 14:12:32 +0000425
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000426// Strings instructions.
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000427
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000428// Packed Compare Implicit Length Strings, Return Mask
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000429def : WriteRes<WritePCmpIStrM, [SKLPort0]> {
430 let Latency = 10;
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000431 let NumMicroOps = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000432 let ResourceCycles = [3];
433}
434def : WriteRes<WritePCmpIStrMLd, [SKLPort0, SKLPort23]> {
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000435 let Latency = 16;
436 let NumMicroOps = 4;
437 let ResourceCycles = [3,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000438}
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000439
440// Packed Compare Explicit Length Strings, Return Mask
441def : WriteRes<WritePCmpEStrM, [SKLPort0, SKLPort5, SKLPort015, SKLPort0156]> {
442 let Latency = 19;
443 let NumMicroOps = 9;
444 let ResourceCycles = [4,3,1,1];
445}
446def : WriteRes<WritePCmpEStrMLd, [SKLPort0, SKLPort5,SKLPort23, SKLPort015, SKLPort0156]> {
447 let Latency = 25;
448 let NumMicroOps = 10;
449 let ResourceCycles = [4,3,1,1,1];
450}
451
452// Packed Compare Implicit Length Strings, Return Index
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000453def : WriteRes<WritePCmpIStrI, [SKLPort0]> {
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000454 let Latency = 10;
455 let NumMicroOps = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000456 let ResourceCycles = [3];
457}
458def : WriteRes<WritePCmpIStrILd, [SKLPort0, SKLPort23]> {
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000459 let Latency = 16;
460 let NumMicroOps = 4;
461 let ResourceCycles = [3,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000462}
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000463
464// Packed Compare Explicit Length Strings, Return Index
465def : WriteRes<WritePCmpEStrI, [SKLPort0, SKLPort5, SKLPort0156]> {
466 let Latency = 18;
467 let NumMicroOps = 8;
468 let ResourceCycles = [4,3,1];
469}
470def : WriteRes<WritePCmpEStrILd, [SKLPort0, SKLPort5, SKLPort23, SKLPort0156]> {
471 let Latency = 24;
472 let NumMicroOps = 9;
473 let ResourceCycles = [4,3,1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000474}
475
Simon Pilgrima2f26782018-03-27 20:38:54 +0000476// MOVMSK Instructions.
Simon Pilgrimbf4c8c02018-05-04 14:54:33 +0000477def : WriteRes<WriteFMOVMSK, [SKLPort0]> { let Latency = 2; }
478def : WriteRes<WriteVecMOVMSK, [SKLPort0]> { let Latency = 2; }
479def : WriteRes<WriteVecMOVMSKY, [SKLPort0]> { let Latency = 2; }
480def : WriteRes<WriteMMXMOVMSK, [SKLPort0]> { let Latency = 2; }
Simon Pilgrima2f26782018-03-27 20:38:54 +0000481
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000482// AES instructions.
Simon Pilgrim7684e052018-03-22 13:18:08 +0000483def : WriteRes<WriteAESDecEnc, [SKLPort0]> { // Decryption, encryption.
484 let Latency = 4;
485 let NumMicroOps = 1;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000486 let ResourceCycles = [1];
487}
Simon Pilgrim7684e052018-03-22 13:18:08 +0000488def : WriteRes<WriteAESDecEncLd, [SKLPort0, SKLPort23]> {
489 let Latency = 10;
490 let NumMicroOps = 2;
491 let ResourceCycles = [1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000492}
Simon Pilgrim7684e052018-03-22 13:18:08 +0000493
494def : WriteRes<WriteAESIMC, [SKLPort0]> { // InvMixColumn.
495 let Latency = 8;
496 let NumMicroOps = 2;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000497 let ResourceCycles = [2];
498}
Simon Pilgrim7684e052018-03-22 13:18:08 +0000499def : WriteRes<WriteAESIMCLd, [SKLPort0, SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000500 let Latency = 14;
Simon Pilgrim7684e052018-03-22 13:18:08 +0000501 let NumMicroOps = 3;
502 let ResourceCycles = [2,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000503}
Simon Pilgrim7684e052018-03-22 13:18:08 +0000504
505def : WriteRes<WriteAESKeyGen, [SKLPort0, SKLPort5, SKLPort015]> { // Key Generation.
506 let Latency = 20;
507 let NumMicroOps = 11;
508 let ResourceCycles = [3,6,2];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000509}
Simon Pilgrim7684e052018-03-22 13:18:08 +0000510def : WriteRes<WriteAESKeyGenLd, [SKLPort0, SKLPort5, SKLPort23, SKLPort015]> {
511 let Latency = 25;
512 let NumMicroOps = 11;
513 let ResourceCycles = [3,6,1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000514}
515
516// Carry-less multiplication instructions.
Simon Pilgrim3b2ff1f2018-03-22 13:37:30 +0000517def : WriteRes<WriteCLMul, [SKLPort5]> {
518 let Latency = 6;
519 let NumMicroOps = 1;
520 let ResourceCycles = [1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000521}
Simon Pilgrim3b2ff1f2018-03-22 13:37:30 +0000522def : WriteRes<WriteCLMulLd, [SKLPort5, SKLPort23]> {
523 let Latency = 12;
524 let NumMicroOps = 2;
525 let ResourceCycles = [1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000526}
527
528// Catch-all for expensive system instructions.
529def : WriteRes<WriteSystem, [SKLPort0156]> { let Latency = 100; } // def WriteSystem : SchedWrite;
530
531// AVX2.
Simon Pilgrim819f2182018-05-02 17:58:50 +0000532defm : SKLWriteResPair<WriteFShuffle256, [SKLPort5], 3, [1], 1, 7>; // Fp 256-bit width vector shuffles.
533defm : SKLWriteResPair<WriteFVarShuffle256, [SKLPort5], 3, [1], 1, 7>; // Fp 256-bit width vector variable shuffles.
534defm : SKLWriteResPair<WriteShuffle256, [SKLPort5], 3, [1], 1, 7>; // 256-bit width vector shuffles.
535defm : SKLWriteResPair<WriteVarShuffle256, [SKLPort5], 3, [1], 1, 7>; // 256-bit width vector variable shuffles.
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000536
537// Old microcoded instructions that nobody use.
538def : WriteRes<WriteMicrocoded, [SKLPort0156]> { let Latency = 100; } // def WriteMicrocoded : SchedWrite;
539
540// Fence instructions.
541def : WriteRes<WriteFence, [SKLPort23, SKLPort4]>;
542
Craig Topper05242bf2018-04-21 18:07:36 +0000543// Load/store MXCSR.
544def : WriteRes<WriteLDMXCSR, [SKLPort0,SKLPort23,SKLPort0156]> { let Latency = 7; let NumMicroOps = 3; let ResourceCycles = [1,1,1]; }
545def : WriteRes<WriteSTMXCSR, [SKLPort4,SKLPort5,SKLPort237]> { let Latency = 2; let NumMicroOps = 3; let ResourceCycles = [1,1,1]; }
546
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000547// Nop, not very useful expect it provides a model for nops!
548def : WriteRes<WriteNop, []>;
549
550////////////////////////////////////////////////////////////////////////////////
551// Horizontal add/sub instructions.
552////////////////////////////////////////////////////////////////////////////////
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000553
Simon Pilgrimc3c767b2018-04-27 16:11:57 +0000554defm : SKLWriteResPair<WriteFHAdd, [SKLPort5,SKLPort01], 6, [2,1], 3, 6>;
555defm : SKLWriteResPair<WriteFHAddY, [SKLPort5,SKLPort01], 6, [2,1], 3, 7>;
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000556defm : SKLWriteResPair<WritePHAdd, [SKLPort5,SKLPort05], 3, [2,1], 3, 5>;
557defm : SKLWriteResPair<WritePHAddX, [SKLPort5,SKLPort015], 3, [2,1], 3, 6>;
Simon Pilgrimf7dd6062018-05-03 13:27:10 +0000558defm : SKLWriteResPair<WritePHAddY, [SKLPort5,SKLPort015], 3, [2,1], 3, 7>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000559
560// Remaining instrs.
561
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000562def SKLWriteResGroup1 : SchedWriteRes<[SKLPort0]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000563 let Latency = 1;
564 let NumMicroOps = 1;
565 let ResourceCycles = [1];
566}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000567def: InstRW<[SKLWriteResGroup1], (instregex "MMX_PADDS(B|W)irr",
568 "MMX_PADDUS(B|W)irr",
569 "MMX_PAVG(B|W)irr",
570 "MMX_PCMPEQ(B|D|W)irr",
571 "MMX_PCMPGT(B|D|W)irr",
572 "MMX_P(MAX|MIN)SWirr",
573 "MMX_P(MAX|MIN)UBirr",
574 "MMX_PSUBS(B|W)irr",
575 "MMX_PSUBUS(B|W)irr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000576
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000577def SKLWriteResGroup3 : SchedWriteRes<[SKLPort5]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000578 let Latency = 1;
579 let NumMicroOps = 1;
580 let ResourceCycles = [1];
581}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000582def: InstRW<[SKLWriteResGroup3], (instregex "COM(P?)_FST0r",
Simon Pilgrim1273f4a2018-05-18 17:58:36 +0000583 "UCOM_F(P?)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000584
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000585def SKLWriteResGroup4 : SchedWriteRes<[SKLPort6]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000586 let Latency = 1;
587 let NumMicroOps = 1;
588 let ResourceCycles = [1];
589}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000590def: InstRW<[SKLWriteResGroup4], (instregex "JMP(16|32|64)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000591
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000592def SKLWriteResGroup6 : SchedWriteRes<[SKLPort05]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000593 let Latency = 1;
594 let NumMicroOps = 1;
595 let ResourceCycles = [1];
596}
Simon Pilgrim8cd01aa2018-04-23 16:10:50 +0000597def: InstRW<[SKLWriteResGroup6], (instrs FINCSTP, FNOP)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000598
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000599def SKLWriteResGroup7 : SchedWriteRes<[SKLPort06]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000600 let Latency = 1;
601 let NumMicroOps = 1;
602 let ResourceCycles = [1];
603}
Simon Pilgrim455d0b22018-04-23 13:24:17 +0000604def: InstRW<[SKLWriteResGroup7], (instrs CDQ, CQO, CLAC, STAC)>;
Simon Pilgrim0c0336e2018-05-17 12:43:42 +0000605def: InstRW<[SKLWriteResGroup7], (instregex "BT(16|32|64)ri8",
Craig Topperfc179c62018-03-22 04:23:41 +0000606 "BT(16|32|64)rr",
607 "BTC(16|32|64)ri8",
608 "BTC(16|32|64)rr",
609 "BTR(16|32|64)ri8",
610 "BTR(16|32|64)rr",
611 "BTS(16|32|64)ri8",
Simon Pilgrim0c0336e2018-05-17 12:43:42 +0000612 "BTS(16|32|64)rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000613
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000614def SKLWriteResGroup8 : SchedWriteRes<[SKLPort15]> {
615 let Latency = 1;
616 let NumMicroOps = 1;
617 let ResourceCycles = [1];
618}
Craig Topperfc179c62018-03-22 04:23:41 +0000619def: InstRW<[SKLWriteResGroup8], (instregex "ANDN(32|64)rr",
620 "BLSI(32|64)rr",
621 "BLSMSK(32|64)rr",
Simon Pilgrimed09ebb2018-04-23 21:04:23 +0000622 "BLSR(32|64)rr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000623
624def SKLWriteResGroup9 : SchedWriteRes<[SKLPort015]> {
625 let Latency = 1;
626 let NumMicroOps = 1;
627 let ResourceCycles = [1];
628}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000629def: InstRW<[SKLWriteResGroup9], (instregex "(V?)PADD(B|D|Q|W)(Y?)rr",
Simon Pilgrim31a96332018-03-24 20:40:14 +0000630 "VPBLENDD(Y?)rri",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000631 "(V?)PSUB(B|D|Q|W)(Y?)rr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000632
633def SKLWriteResGroup10 : SchedWriteRes<[SKLPort0156]> {
634 let Latency = 1;
635 let NumMicroOps = 1;
636 let ResourceCycles = [1];
637}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000638def: InstRW<[SKLWriteResGroup10], (instrs CBW, CWDE, CDQE,
Clement Courbet07c9ec62018-05-29 06:19:39 +0000639 CMC, STC)>;
Clement Courbet0d9da882018-06-18 06:48:22 +0000640def: InstRW<[SKLWriteResGroup10], (instregex "SGDT64m",
Craig Topperfc179c62018-03-22 04:23:41 +0000641 "SIDT64m",
Craig Topperfc179c62018-03-22 04:23:41 +0000642 "SMSW16m",
Craig Topperfc179c62018-03-22 04:23:41 +0000643 "STRm",
Craig Topperb5f26592018-04-19 18:00:17 +0000644 "SYSCALL")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000645
646def SKLWriteResGroup11 : SchedWriteRes<[SKLPort4,SKLPort237]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000647 let Latency = 1;
648 let NumMicroOps = 2;
649 let ResourceCycles = [1,1];
650}
Craig Topperfc179c62018-03-22 04:23:41 +0000651def: InstRW<[SKLWriteResGroup11], (instregex "FBSTPm",
Simon Pilgrim8ee7d012018-04-27 21:14:19 +0000652 "ST_FP(32|64|80)m",
Craig Topperfc179c62018-03-22 04:23:41 +0000653 "VMPTRSTm")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000654
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000655def SKLWriteResGroup13 : SchedWriteRes<[SKLPort5]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000656 let Latency = 2;
657 let NumMicroOps = 2;
658 let ResourceCycles = [2];
659}
Simon Pilgrimf7d2a932018-04-24 13:21:41 +0000660def: InstRW<[SKLWriteResGroup13], (instregex "MMX_MOVQ2DQrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000661
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000662def SKLWriteResGroup14 : SchedWriteRes<[SKLPort05]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000663 let Latency = 2;
664 let NumMicroOps = 2;
665 let ResourceCycles = [2];
666}
Simon Pilgrim8cd01aa2018-04-23 16:10:50 +0000667def: InstRW<[SKLWriteResGroup14], (instrs FDECSTP)>;
668def: InstRW<[SKLWriteResGroup14], (instregex "MMX_MOVDQ2Qrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000669
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000670def SKLWriteResGroup15 : SchedWriteRes<[SKLPort06]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000671 let Latency = 2;
672 let NumMicroOps = 2;
673 let ResourceCycles = [2];
674}
Simon Pilgrim2782a192018-05-17 16:47:30 +0000675def: InstRW<[SKLWriteResGroup15], (instregex "ROL(8|16|32|64)r1",
Craig Topperfc179c62018-03-22 04:23:41 +0000676 "ROL(8|16|32|64)ri",
677 "ROR(8|16|32|64)r1",
678 "ROR(8|16|32|64)ri",
679 "SET(A|BE)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000680
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000681def SKLWriteResGroup17 : SchedWriteRes<[SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000682 let Latency = 2;
683 let NumMicroOps = 2;
684 let ResourceCycles = [2];
685}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +0000686def: InstRW<[SKLWriteResGroup17], (instrs LFENCE,
687 WAIT,
688 XGETBV)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000689
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000690def SKLWriteResGroup20 : SchedWriteRes<[SKLPort6,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000691 let Latency = 2;
692 let NumMicroOps = 2;
693 let ResourceCycles = [1,1];
694}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000695def: InstRW<[SKLWriteResGroup20], (instregex "CLFLUSH")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000696
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000697def SKLWriteResGroup21 : SchedWriteRes<[SKLPort237,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000698 let Latency = 2;
699 let NumMicroOps = 2;
700 let ResourceCycles = [1,1];
701}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000702def: InstRW<[SKLWriteResGroup21], (instrs SFENCE)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000703
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000704def SKLWriteResGroup23 : SchedWriteRes<[SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000705 let Latency = 2;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000706 let NumMicroOps = 2;
707 let ResourceCycles = [1,1];
708}
Craig Topper2d451e72018-03-18 08:38:06 +0000709def: InstRW<[SKLWriteResGroup23], (instrs CWD)>;
Craig Topperb4c78732018-03-19 19:00:32 +0000710def: InstRW<[SKLWriteResGroup23], (instrs JCXZ, JECXZ, JRCXZ)>;
Craig Topperfc179c62018-03-22 04:23:41 +0000711def: InstRW<[SKLWriteResGroup23], (instregex "ADC8i8",
712 "ADC8ri",
713 "SBB8i8",
714 "SBB8ri")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000715
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000716def SKLWriteResGroup25 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort237]> {
717 let Latency = 2;
718 let NumMicroOps = 3;
719 let ResourceCycles = [1,1,1];
720}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000721def: InstRW<[SKLWriteResGroup25], (instrs FNSTCW16m)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000722
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000723def SKLWriteResGroup27 : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort15]> {
724 let Latency = 2;
725 let NumMicroOps = 3;
726 let ResourceCycles = [1,1,1];
727}
728def: InstRW<[SKLWriteResGroup27], (instregex "MOVBE(16|32|64)mr")>;
729
730def SKLWriteResGroup28 : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort0156]> {
731 let Latency = 2;
732 let NumMicroOps = 3;
733 let ResourceCycles = [1,1,1];
734}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +0000735def: InstRW<[SKLWriteResGroup28], (instrs PUSH16r, PUSH32r, PUSH64r,
736 STOSB, STOSL, STOSQ, STOSW)>;
Craig Topperfc179c62018-03-22 04:23:41 +0000737def: InstRW<[SKLWriteResGroup28], (instregex "PUSH(16|32|64)rmr",
Simon Pilgrimaef5ca72018-04-27 13:32:42 +0000738 "PUSH64i8")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000739
740def SKLWriteResGroup29 : SchedWriteRes<[SKLPort1]> {
741 let Latency = 3;
742 let NumMicroOps = 1;
743 let ResourceCycles = [1];
744}
Simon Pilgrim6e160c12018-05-12 18:07:07 +0000745def: InstRW<[SKLWriteResGroup29], (instregex "PDEP(32|64)rr",
Craig Topperfc179c62018-03-22 04:23:41 +0000746 "PEXT(32|64)rr",
Craig Topperfc179c62018-03-22 04:23:41 +0000747 "SHLD(16|32|64)rri8",
Simon Pilgrimf33d9052018-03-26 18:19:28 +0000748 "SHRD(16|32|64)rri8")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000749
Clement Courbet327fac42018-03-07 08:14:02 +0000750def SKLWriteResGroup29_16i : SchedWriteRes<[SKLPort1, SKLPort0156]> {
Craig Topperf846e2d2018-04-19 05:34:05 +0000751 let Latency = 4;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000752 let NumMicroOps = 2;
753 let ResourceCycles = [1,1];
754}
Clement Courbet327fac42018-03-07 08:14:02 +0000755def: InstRW<[SKLWriteResGroup29_16i], (instrs IMUL16rri, IMUL16rri8)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000756
757def SKLWriteResGroup30 : SchedWriteRes<[SKLPort5]> {
758 let Latency = 3;
759 let NumMicroOps = 1;
760 let ResourceCycles = [1];
761}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000762def: InstRW<[SKLWriteResGroup30], (instregex "(ADD|SUB|SUBR)_(FPrST0|FST0r|FrST0)",
Simon Pilgrim74ccc6a2018-04-21 19:11:55 +0000763 "VPBROADCASTBrr",
Simon Pilgrim825ead92018-04-21 20:45:12 +0000764 "VPBROADCASTWrr",
Simon Pilgrime480ed02018-05-07 18:25:19 +0000765 "(V?)PCMPGTQ(Y?)rr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000766
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000767def SKLWriteResGroup32 : SchedWriteRes<[SKLPort0,SKLPort0156]> {
768 let Latency = 3;
769 let NumMicroOps = 2;
770 let ResourceCycles = [1,1];
771}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000772def: InstRW<[SKLWriteResGroup32], (instrs FNSTSW16r)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000773
774def SKLWriteResGroup33 : SchedWriteRes<[SKLPort06]> {
775 let Latency = 3;
776 let NumMicroOps = 3;
777 let ResourceCycles = [3];
778}
Craig Topperfc179c62018-03-22 04:23:41 +0000779def: InstRW<[SKLWriteResGroup33], (instregex "ROL(8|16|32|64)rCL",
780 "ROR(8|16|32|64)rCL",
781 "SAR(8|16|32|64)rCL",
782 "SHL(8|16|32|64)rCL",
783 "SHR(8|16|32|64)rCL")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000784
785def SKLWriteResGroup34 : SchedWriteRes<[SKLPort0156]> {
Craig Topperb5f26592018-04-19 18:00:17 +0000786 let Latency = 2;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000787 let NumMicroOps = 3;
788 let ResourceCycles = [3];
789}
Craig Topperb5f26592018-04-19 18:00:17 +0000790def: InstRW<[SKLWriteResGroup34], (instrs XADD8rr, XADD16rr, XADD32rr, XADD64rr,
791 XCHG8rr, XCHG16rr, XCHG32rr, XCHG64rr,
792 XCHG16ar, XCHG32ar, XCHG64ar)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000793
794def SKLWriteResGroup35 : SchedWriteRes<[SKLPort0,SKLPort5]> {
795 let Latency = 3;
796 let NumMicroOps = 3;
797 let ResourceCycles = [1,2];
798}
Simon Pilgrim5e492d22018-04-19 17:32:10 +0000799def: InstRW<[SKLWriteResGroup35], (instregex "MMX_PH(ADD|SUB)SWrr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000800
801def SKLWriteResGroup36 : SchedWriteRes<[SKLPort5,SKLPort01]> {
802 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000803 let NumMicroOps = 3;
804 let ResourceCycles = [2,1];
805}
Simon Pilgrim31a96332018-03-24 20:40:14 +0000806def: InstRW<[SKLWriteResGroup36], (instregex "(V?)PHADDSW(Y?)rr",
807 "(V?)PHSUBSW(Y?)rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000808
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000809def SKLWriteResGroup39 : SchedWriteRes<[SKLPort5,SKLPort0156]> {
810 let Latency = 3;
811 let NumMicroOps = 3;
812 let ResourceCycles = [2,1];
813}
Craig Topperfc179c62018-03-22 04:23:41 +0000814def: InstRW<[SKLWriteResGroup39], (instregex "MMX_PACKSSDWirr",
815 "MMX_PACKSSWBirr",
816 "MMX_PACKUSWBirr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000817
818def SKLWriteResGroup40 : SchedWriteRes<[SKLPort6,SKLPort0156]> {
819 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000820 let NumMicroOps = 3;
821 let ResourceCycles = [1,2];
822}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000823def: InstRW<[SKLWriteResGroup40], (instregex "CLD")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000824
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000825def SKLWriteResGroup41 : SchedWriteRes<[SKLPort237,SKLPort0156]> {
826 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000827 let NumMicroOps = 3;
828 let ResourceCycles = [1,2];
829}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +0000830def: InstRW<[SKLWriteResGroup41], (instrs MFENCE)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000831
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000832def SKLWriteResGroup42 : SchedWriteRes<[SKLPort06,SKLPort0156]> {
833 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000834 let NumMicroOps = 3;
835 let ResourceCycles = [1,2];
836}
Craig Topperfc179c62018-03-22 04:23:41 +0000837def: InstRW<[SKLWriteResGroup42], (instregex "RCL(8|16|32|64)r1",
838 "RCL(8|16|32|64)ri",
839 "RCR(8|16|32|64)r1",
840 "RCR(8|16|32|64)ri")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000841
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000842def SKLWriteResGroup43 : SchedWriteRes<[SKLPort0,SKLPort4,SKLPort237]> {
843 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000844 let NumMicroOps = 3;
845 let ResourceCycles = [1,1,1];
846}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000847def: InstRW<[SKLWriteResGroup43], (instrs FNSTSWm)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000848
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000849def SKLWriteResGroup44 : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort06]> {
850 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000851 let NumMicroOps = 4;
852 let ResourceCycles = [1,1,2];
853}
Craig Topperf4cd9082018-01-19 05:47:32 +0000854def: InstRW<[SKLWriteResGroup44], (instregex "SET(A|BE)m")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000855
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000856def SKLWriteResGroup45 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort237,SKLPort0156]> {
857 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000858 let NumMicroOps = 4;
859 let ResourceCycles = [1,1,1,1];
860}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000861def: InstRW<[SKLWriteResGroup45], (instregex "CALL(16|32|64)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000862
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000863def SKLWriteResGroup46 : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort06,SKLPort0156]> {
864 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000865 let NumMicroOps = 4;
866 let ResourceCycles = [1,1,1,1];
867}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000868def: InstRW<[SKLWriteResGroup46], (instrs CALL64pcrel32)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000869
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000870def SKLWriteResGroup47 : SchedWriteRes<[SKLPort0]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000871 let Latency = 4;
872 let NumMicroOps = 1;
873 let ResourceCycles = [1];
874}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000875def: InstRW<[SKLWriteResGroup47], (instregex "MUL_(FPrST0|FST0r|FrST0)")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000876
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000877def SKLWriteResGroup48 : SchedWriteRes<[SKLPort01]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000878 let Latency = 4;
879 let NumMicroOps = 1;
880 let ResourceCycles = [1];
881}
Simon Pilgrime93fd5f2018-05-02 09:18:49 +0000882def: InstRW<[SKLWriteResGroup48], (instregex "(V?)CVTDQ2PS(Y?)rr",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000883 "(V?)CVT(T?)PS2DQ(Y?)rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000884
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000885def SKLWriteResGroup51 : SchedWriteRes<[SKLPort1,SKLPort5]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000886 let Latency = 4;
887 let NumMicroOps = 2;
888 let ResourceCycles = [1,1];
889}
Craig Topperf846e2d2018-04-19 05:34:05 +0000890def: InstRW<[SKLWriteResGroup51], (instrs IMUL64r, MUL64r, MULX64rr)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000891
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000892def SKLWriteResGroup51_16 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort0156]> {
893 let Latency = 4;
894 let NumMicroOps = 4;
Craig Topperf846e2d2018-04-19 05:34:05 +0000895 let ResourceCycles = [1,1,2];
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000896}
Craig Topperfc179c62018-03-22 04:23:41 +0000897def: InstRW<[SKLWriteResGroup51_16], (instrs IMUL16r, MUL16r)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000898
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000899def SKLWriteResGroup53 : SchedWriteRes<[SKLPort4,SKLPort5,SKLPort237]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000900 let Latency = 4;
901 let NumMicroOps = 3;
902 let ResourceCycles = [1,1,1];
903}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +0000904def: InstRW<[SKLWriteResGroup53], (instregex "IST(T?)_FP(16|32|64)m",
905 "IST_F(16|32)m")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000906
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000907def SKLWriteResGroup54 : SchedWriteRes<[SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000908 let Latency = 4;
909 let NumMicroOps = 4;
910 let ResourceCycles = [4];
911}
Simon Pilgrim8cd01aa2018-04-23 16:10:50 +0000912def: InstRW<[SKLWriteResGroup54], (instrs FNCLEX)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000913
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000914def SKLWriteResGroup55 : SchedWriteRes<[SKLPort6,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000915 let Latency = 4;
916 let NumMicroOps = 4;
917 let ResourceCycles = [1,3];
918}
Simon Pilgrimd5ada492018-04-29 15:33:15 +0000919def: InstRW<[SKLWriteResGroup55], (instrs PAUSE)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000920
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000921def SKLWriteResGroup56 : SchedWriteRes<[SKLPort015,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000922 let Latency = 4;
923 let NumMicroOps = 4;
924 let ResourceCycles = [1,3];
925}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +0000926def: InstRW<[SKLWriteResGroup56], (instrs VZEROUPPER)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000927
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000928def SKLWriteResGroup57 : SchedWriteRes<[SKLPort1,SKLPort6,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000929 let Latency = 4;
930 let NumMicroOps = 4;
931 let ResourceCycles = [1,1,2];
932}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000933def: InstRW<[SKLWriteResGroup57], (instregex "LAR(16|32|64)rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000934
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000935def SKLWriteResGroup58 : SchedWriteRes<[SKLPort23]> {
936 let Latency = 5;
937 let NumMicroOps = 1;
938 let ResourceCycles = [1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000939}
Simon Pilgrim02fc3752018-04-21 12:15:42 +0000940def: InstRW<[SKLWriteResGroup58], (instregex "MOVSX(16|32|64)rm16",
Craig Topperfc179c62018-03-22 04:23:41 +0000941 "MOVSX(16|32|64)rm32",
942 "MOVSX(16|32|64)rm8",
943 "MOVZX(16|32|64)rm16",
944 "MOVZX(16|32|64)rm8",
Simon Pilgrim37334ea2018-04-21 21:59:36 +0000945 "(V?)MOVDDUPrm")>; // TODO: Should this be SKLWriteResGroup67?
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000946
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000947def SKLWriteResGroup59 : SchedWriteRes<[SKLPort0,SKLPort5]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000948 let Latency = 5;
949 let NumMicroOps = 2;
950 let ResourceCycles = [1,1];
951}
Simon Pilgrim31a96332018-03-24 20:40:14 +0000952def: InstRW<[SKLWriteResGroup59], (instregex "MMX_CVTPI2PDirr",
953 "(V?)CVTDQ2PDrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000954
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000955def SKLWriteResGroup60 : SchedWriteRes<[SKLPort5,SKLPort015]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000956 let Latency = 5;
957 let NumMicroOps = 2;
958 let ResourceCycles = [1,1];
959}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000960def: InstRW<[SKLWriteResGroup60], (instregex "MMX_CVT(T?)PD2PIirr",
961 "MMX_CVT(T?)PS2PIirr",
962 "(V?)CVT(T?)PD2DQrr",
Simon Pilgrim31a96332018-03-24 20:40:14 +0000963 "(V?)CVTPD2PSrr",
Simon Pilgrim31a96332018-03-24 20:40:14 +0000964 "(V?)CVTPS2PDrr",
Simon Pilgrim31a96332018-03-24 20:40:14 +0000965 "(V?)CVTSD2SSrr",
966 "(V?)CVTSI642SDrr",
967 "(V?)CVTSI2SDrr",
968 "(V?)CVTSI2SSrr",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000969 "(V?)CVTSS2SDrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000970
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000971def SKLWriteResGroup61 : SchedWriteRes<[SKLPort1,SKLPort6,SKLPort06]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000972 let Latency = 5;
973 let NumMicroOps = 3;
974 let ResourceCycles = [1,1,1];
975}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000976def: InstRW<[SKLWriteResGroup61], (instregex "STR(16|32|64)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000977
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000978def SKLWriteResGroup62 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort0156]> {
Craig Topper4a3be6e2018-03-22 19:22:51 +0000979 let Latency = 4;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000980 let NumMicroOps = 3;
981 let ResourceCycles = [1,1,1];
982}
Craig Topper4a3be6e2018-03-22 19:22:51 +0000983def: InstRW<[SKLWriteResGroup62], (instrs IMUL32r, MUL32r, MULX32rr)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000984
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000985def SKLWriteResGroup63 : SchedWriteRes<[SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000986 let Latency = 5;
987 let NumMicroOps = 5;
988 let ResourceCycles = [1,4];
989}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000990def: InstRW<[SKLWriteResGroup63], (instrs XSETBV)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000991
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000992def SKLWriteResGroup64 : SchedWriteRes<[SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000993 let Latency = 5;
994 let NumMicroOps = 5;
995 let ResourceCycles = [2,3];
996}
Craig Topper13a16502018-03-19 00:56:09 +0000997def: InstRW<[SKLWriteResGroup64], (instregex "CMPXCHG(8|16|32|64)rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000998
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000999def SKLWriteResGroup65 : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001000 let Latency = 5;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001001 let NumMicroOps = 6;
1002 let ResourceCycles = [1,1,4];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001003}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001004def: InstRW<[SKLWriteResGroup65], (instregex "PUSHF(16|64)")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001005
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001006def SKLWriteResGroup67 : SchedWriteRes<[SKLPort23]> {
1007 let Latency = 6;
1008 let NumMicroOps = 1;
1009 let ResourceCycles = [1];
1010}
Simon Pilgrim31a96332018-03-24 20:40:14 +00001011def: InstRW<[SKLWriteResGroup67], (instregex "VBROADCASTSSrm",
Simon Pilgrim31a96332018-03-24 20:40:14 +00001012 "(V?)MOVSHDUPrm",
1013 "(V?)MOVSLDUPrm",
Craig Topperfc179c62018-03-22 04:23:41 +00001014 "VPBROADCASTDrm",
1015 "VPBROADCASTQrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001016
1017def SKLWriteResGroup68 : SchedWriteRes<[SKLPort0]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001018 let Latency = 6;
1019 let NumMicroOps = 2;
1020 let ResourceCycles = [2];
1021}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001022def: InstRW<[SKLWriteResGroup68], (instregex "MMX_CVTPI2PSirr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001023
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001024def SKLWriteResGroup69 : SchedWriteRes<[SKLPort0,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001025 let Latency = 6;
1026 let NumMicroOps = 2;
1027 let ResourceCycles = [1,1];
1028}
Craig Topperfc179c62018-03-22 04:23:41 +00001029def: InstRW<[SKLWriteResGroup69], (instregex "MMX_PADDSBirm",
1030 "MMX_PADDSWirm",
1031 "MMX_PADDUSBirm",
1032 "MMX_PADDUSWirm",
1033 "MMX_PAVGBirm",
1034 "MMX_PAVGWirm",
1035 "MMX_PCMPEQBirm",
1036 "MMX_PCMPEQDirm",
1037 "MMX_PCMPEQWirm",
1038 "MMX_PCMPGTBirm",
1039 "MMX_PCMPGTDirm",
1040 "MMX_PCMPGTWirm",
1041 "MMX_PMAXSWirm",
1042 "MMX_PMAXUBirm",
1043 "MMX_PMINSWirm",
1044 "MMX_PMINUBirm",
Craig Topperfc179c62018-03-22 04:23:41 +00001045 "MMX_PSUBSBirm",
1046 "MMX_PSUBSWirm",
1047 "MMX_PSUBUSBirm",
1048 "MMX_PSUBUSWirm")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001049
Craig Topper58afb4e2018-03-22 21:10:07 +00001050def SKLWriteResGroup70 : SchedWriteRes<[SKLPort0,SKLPort01]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001051 let Latency = 6;
1052 let NumMicroOps = 2;
1053 let ResourceCycles = [1,1];
1054}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001055def: InstRW<[SKLWriteResGroup70], (instregex "(V?)CVTSS2SI(64)?rr",
1056 "(V?)CVT(T?)SD2SI(64)?rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001057
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001058def SKLWriteResGroup72 : SchedWriteRes<[SKLPort6,SKLPort23]> {
1059 let Latency = 6;
1060 let NumMicroOps = 2;
1061 let ResourceCycles = [1,1];
1062}
Craig Topperfc179c62018-03-22 04:23:41 +00001063def: InstRW<[SKLWriteResGroup72], (instregex "FARJMP64",
1064 "JMP(16|32|64)m")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001065
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001066def SKLWriteResGroup74 : SchedWriteRes<[SKLPort23,SKLPort06]> {
1067 let Latency = 6;
1068 let NumMicroOps = 2;
1069 let ResourceCycles = [1,1];
1070}
Simon Pilgrimeb609092018-04-23 22:19:55 +00001071def: InstRW<[SKLWriteResGroup74], (instregex "BT(16|32|64)mi8")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001072
1073def SKLWriteResGroup75 : SchedWriteRes<[SKLPort23,SKLPort15]> {
1074 let Latency = 6;
1075 let NumMicroOps = 2;
1076 let ResourceCycles = [1,1];
1077}
Craig Topperfc179c62018-03-22 04:23:41 +00001078def: InstRW<[SKLWriteResGroup75], (instregex "ANDN(32|64)rm",
1079 "BLSI(32|64)rm",
1080 "BLSMSK(32|64)rm",
1081 "BLSR(32|64)rm",
Craig Topperfc179c62018-03-22 04:23:41 +00001082 "MOVBE(16|32|64)rm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001083
1084def SKLWriteResGroup76 : SchedWriteRes<[SKLPort23,SKLPort0156]> {
1085 let Latency = 6;
1086 let NumMicroOps = 2;
1087 let ResourceCycles = [1,1];
1088}
Craig Topper2d451e72018-03-18 08:38:06 +00001089def: InstRW<[SKLWriteResGroup76], (instrs POP16r, POP32r, POP64r)>;
Craig Topperf0d04262018-04-06 16:16:48 +00001090def: InstRW<[SKLWriteResGroup76], (instregex "POP(16|32|64)rmr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001091
Craig Topper58afb4e2018-03-22 21:10:07 +00001092def SKLWriteResGroup78 : SchedWriteRes<[SKLPort5,SKLPort01]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001093 let Latency = 6;
1094 let NumMicroOps = 3;
1095 let ResourceCycles = [2,1];
1096}
Craig Topperfc179c62018-03-22 04:23:41 +00001097def: InstRW<[SKLWriteResGroup78], (instregex "(V?)CVTSI642SSrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001098
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001099def SKLWriteResGroup79 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001100 let Latency = 6;
1101 let NumMicroOps = 4;
1102 let ResourceCycles = [1,2,1];
1103}
Craig Topperfc179c62018-03-22 04:23:41 +00001104def: InstRW<[SKLWriteResGroup79], (instregex "SHLD(16|32|64)rrCL",
1105 "SHRD(16|32|64)rrCL")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001106
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001107def SKLWriteResGroup80 : SchedWriteRes<[SKLPort1,SKLPort6,SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001108 let Latency = 6;
1109 let NumMicroOps = 4;
1110 let ResourceCycles = [1,1,1,1];
1111}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001112def: InstRW<[SKLWriteResGroup80], (instregex "SLDT(16|32|64)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001113
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001114def SKLWriteResGroup82 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort06]> {
1115 let Latency = 6;
1116 let NumMicroOps = 4;
1117 let ResourceCycles = [1,1,1,1];
1118}
Craig Topperfc179c62018-03-22 04:23:41 +00001119def: InstRW<[SKLWriteResGroup82], (instregex "BTC(16|32|64)mi8",
1120 "BTR(16|32|64)mi8",
1121 "BTS(16|32|64)mi8",
1122 "SAR(8|16|32|64)m1",
1123 "SAR(8|16|32|64)mi",
1124 "SHL(8|16|32|64)m1",
1125 "SHL(8|16|32|64)mi",
1126 "SHR(8|16|32|64)m1",
1127 "SHR(8|16|32|64)mi")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001128
1129def SKLWriteResGroup83 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort0156]> {
1130 let Latency = 6;
1131 let NumMicroOps = 4;
1132 let ResourceCycles = [1,1,1,1];
1133}
Craig Topperf0d04262018-04-06 16:16:48 +00001134def: InstRW<[SKLWriteResGroup83], (instregex "POP(16|32|64)rmm",
1135 "PUSH(16|32|64)rmm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001136
1137def SKLWriteResGroup84 : SchedWriteRes<[SKLPort6,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001138 let Latency = 6;
1139 let NumMicroOps = 6;
1140 let ResourceCycles = [1,5];
1141}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001142def: InstRW<[SKLWriteResGroup84], (instrs STD)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001143
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001144def SKLWriteResGroup85 : SchedWriteRes<[SKLPort23]> {
1145 let Latency = 7;
1146 let NumMicroOps = 1;
1147 let ResourceCycles = [1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001148}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001149def: InstRW<[SKLWriteResGroup85], (instregex "LD_F(32|64|80)m",
Craig Topperfc179c62018-03-22 04:23:41 +00001150 "VBROADCASTF128",
1151 "VBROADCASTI128",
1152 "VBROADCASTSDYrm",
1153 "VBROADCASTSSYrm",
Craig Topperfc179c62018-03-22 04:23:41 +00001154 "VMOVDDUPYrm",
Craig Topperfc179c62018-03-22 04:23:41 +00001155 "VMOVSHDUPYrm",
1156 "VMOVSLDUPYrm",
Craig Topperfc179c62018-03-22 04:23:41 +00001157 "VPBROADCASTDYrm",
1158 "VPBROADCASTQYrm")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001159
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001160def SKLWriteResGroup86 : SchedWriteRes<[SKLPort0,SKLPort5]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001161 let Latency = 7;
1162 let NumMicroOps = 2;
1163 let ResourceCycles = [1,1];
1164}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001165def: InstRW<[SKLWriteResGroup86], (instregex "VCVTDQ2PDYrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001166
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001167def SKLWriteResGroup88 : SchedWriteRes<[SKLPort5,SKLPort23]> {
Simon Pilgrim6732f6e2018-05-02 18:48:23 +00001168 let Latency = 6;
1169 let NumMicroOps = 2;
1170 let ResourceCycles = [1,1];
1171}
Simon Pilgrim38ac0e92018-05-10 17:06:09 +00001172def: InstRW<[SKLWriteResGroup88], (instregex "(V?)PMOV(SX|ZX)BDrm",
1173 "(V?)PMOV(SX|ZX)BQrm",
1174 "(V?)PMOV(SX|ZX)BWrm",
1175 "(V?)PMOV(SX|ZX)DQrm",
1176 "(V?)PMOV(SX|ZX)WDrm",
1177 "(V?)PMOV(SX|ZX)WQrm")>;
Simon Pilgrim6732f6e2018-05-02 18:48:23 +00001178
Craig Topper58afb4e2018-03-22 21:10:07 +00001179def SKLWriteResGroup89 : SchedWriteRes<[SKLPort5,SKLPort01]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001180 let Latency = 7;
1181 let NumMicroOps = 2;
1182 let ResourceCycles = [1,1];
1183}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001184def: InstRW<[SKLWriteResGroup89], (instregex "VCVTPD2PSYrr",
Craig Topperfc179c62018-03-22 04:23:41 +00001185 "VCVTPS2PDYrr",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001186 "VCVT(T?)PD2DQYrr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001187
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001188def SKLWriteResGroup91 : SchedWriteRes<[SKLPort23,SKLPort015]> {
1189 let Latency = 7;
1190 let NumMicroOps = 2;
1191 let ResourceCycles = [1,1];
1192}
Simon Pilgrim06e16542018-04-22 18:35:53 +00001193def: InstRW<[SKLWriteResGroup91], (instregex "(V?)INSERTF128rm",
Simon Pilgrim31a96332018-03-24 20:40:14 +00001194 "(V?)INSERTI128rm",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001195 "(V?)PADD(B|D|Q|W)rm",
Simon Pilgrim31a96332018-03-24 20:40:14 +00001196 "(V?)PBLENDDrmi",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001197 "(V?)PSUB(B|D|Q|W)rm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001198
1199def SKLWriteResGroup92 : SchedWriteRes<[SKLPort5,SKLPort23]> {
1200 let Latency = 7;
1201 let NumMicroOps = 3;
1202 let ResourceCycles = [2,1];
1203}
Craig Topperfc179c62018-03-22 04:23:41 +00001204def: InstRW<[SKLWriteResGroup92], (instregex "MMX_PACKSSDWirm",
1205 "MMX_PACKSSWBirm",
1206 "MMX_PACKUSWBirm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001207
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001208def SKLWriteResGroup94 : SchedWriteRes<[SKLPort23,SKLPort0156]> {
1209 let Latency = 7;
1210 let NumMicroOps = 3;
1211 let ResourceCycles = [1,2];
1212}
Craig Topper3b0b96c2018-04-05 21:16:26 +00001213def: InstRW<[SKLWriteResGroup94], (instrs LEAVE, LEAVE64,
1214 SCASB, SCASL, SCASQ, SCASW)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001215
Craig Topper58afb4e2018-03-22 21:10:07 +00001216def SKLWriteResGroup95 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort01]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001217 let Latency = 7;
1218 let NumMicroOps = 3;
1219 let ResourceCycles = [1,1,1];
1220}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001221def: InstRW<[SKLWriteResGroup95], (instregex "(V?)CVTTSS2SI(64)?rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001222
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001223def SKLWriteResGroup96 : SchedWriteRes<[SKLPort0,SKLPort23,SKLPort05]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001224 let Latency = 7;
1225 let NumMicroOps = 3;
1226 let ResourceCycles = [1,1,1];
1227}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001228def: InstRW<[SKLWriteResGroup96], (instrs FLDCW16m)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001229
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001230def SKLWriteResGroup98 : SchedWriteRes<[SKLPort6,SKLPort23,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001231 let Latency = 7;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001232 let NumMicroOps = 3;
1233 let ResourceCycles = [1,1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001234}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001235def: InstRW<[SKLWriteResGroup98], (instrs LRETQ, RETQ)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001236
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001237def SKLWriteResGroup100 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort06]> {
1238 let Latency = 7;
1239 let NumMicroOps = 5;
1240 let ResourceCycles = [1,1,1,2];
1241}
Craig Topperfc179c62018-03-22 04:23:41 +00001242def: InstRW<[SKLWriteResGroup100], (instregex "ROL(8|16|32|64)m1",
1243 "ROL(8|16|32|64)mi",
1244 "ROR(8|16|32|64)m1",
1245 "ROR(8|16|32|64)mi")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001246
1247def SKLWriteResGroup101 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort0156]> {
1248 let Latency = 7;
1249 let NumMicroOps = 5;
1250 let ResourceCycles = [1,1,1,2];
1251}
Craig Topper13a16502018-03-19 00:56:09 +00001252def: InstRW<[SKLWriteResGroup101], (instregex "XADD(8|16|32|64)rm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001253
1254def SKLWriteResGroup102 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort23,SKLPort237,SKLPort0156]> {
1255 let Latency = 7;
1256 let NumMicroOps = 5;
1257 let ResourceCycles = [1,1,1,1,1];
1258}
Craig Topperfc179c62018-03-22 04:23:41 +00001259def: InstRW<[SKLWriteResGroup102], (instregex "CALL(16|32|64)m",
1260 "FARCALL64")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001261
1262def SKLWriteResGroup103 : SchedWriteRes<[SKLPort6,SKLPort06,SKLPort15,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001263 let Latency = 7;
1264 let NumMicroOps = 7;
1265 let ResourceCycles = [1,3,1,2];
1266}
Craig Topper2d451e72018-03-18 08:38:06 +00001267def: InstRW<[SKLWriteResGroup103], (instrs LOOP)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001268
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001269def SKLWriteResGroup107 : SchedWriteRes<[SKLPort1,SKLPort23]> {
1270 let Latency = 8;
1271 let NumMicroOps = 2;
1272 let ResourceCycles = [1,1];
1273}
Simon Pilgrimf33d9052018-03-26 18:19:28 +00001274def: InstRW<[SKLWriteResGroup107], (instregex "PDEP(32|64)rm",
1275 "PEXT(32|64)rm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001276
1277def SKLWriteResGroup107_16 : SchedWriteRes<[SKLPort1, SKLPort0156, SKLPort23]> {
Craig Topperb369cdb2018-01-25 06:57:42 +00001278 let Latency = 8;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001279 let NumMicroOps = 3;
Simon Pilgrim31a96332018-03-24 20:40:14 +00001280 let ResourceCycles = [1,1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001281}
Craig Topperf846e2d2018-04-19 05:34:05 +00001282def: InstRW<[SKLWriteResGroup107_16], (instrs IMUL16rmi, IMUL16rmi8)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001283
Craig Topperf846e2d2018-04-19 05:34:05 +00001284def SKLWriteResGroup107_16_2 : SchedWriteRes<[SKLPort1, SKLPort06, SKLPort0156, SKLPort23]> {
1285 let Latency = 9;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001286 let NumMicroOps = 5;
Craig Topperf846e2d2018-04-19 05:34:05 +00001287 let ResourceCycles = [1,1,2,1];
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001288}
Craig Topperfc179c62018-03-22 04:23:41 +00001289def: InstRW<[SKLWriteResGroup107_16_2], (instrs IMUL16m, MUL16m)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001290
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001291def SKLWriteResGroup108 : SchedWriteRes<[SKLPort5,SKLPort23]> {
1292 let Latency = 8;
1293 let NumMicroOps = 2;
1294 let ResourceCycles = [1,1];
1295}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001296def: InstRW<[SKLWriteResGroup108], (instregex "FCOM(P?)(32|64)m",
Craig Topperfc179c62018-03-22 04:23:41 +00001297 "VPBROADCASTBYrm",
1298 "VPBROADCASTWYrm",
Craig Topperfc179c62018-03-22 04:23:41 +00001299 "VPMOVSXBDYrm",
1300 "VPMOVSXBQYrm",
Simon Pilgrim6732f6e2018-05-02 18:48:23 +00001301 "VPMOVSXWQYrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001302
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001303def SKLWriteResGroup110 : SchedWriteRes<[SKLPort23,SKLPort015]> {
1304 let Latency = 8;
1305 let NumMicroOps = 2;
1306 let ResourceCycles = [1,1];
1307}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001308def: InstRW<[SKLWriteResGroup110], (instregex "VPADD(B|D|Q|W)Yrm",
Craig Topperfc179c62018-03-22 04:23:41 +00001309 "VPBLENDDYrmi",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001310 "VPSUB(B|D|Q|W)Yrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001311
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001312def SKLWriteResGroup112 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
1313 let Latency = 8;
1314 let NumMicroOps = 4;
1315 let ResourceCycles = [1,2,1];
1316}
Simon Pilgrim5e492d22018-04-19 17:32:10 +00001317def: InstRW<[SKLWriteResGroup112], (instregex "MMX_PH(ADD|SUB)SWrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001318
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001319def SKLWriteResGroup115 : SchedWriteRes<[SKLPort23,SKLPort237,SKLPort06]> {
1320 let Latency = 8;
1321 let NumMicroOps = 5;
1322 let ResourceCycles = [1,1,3];
1323}
Craig Topper13a16502018-03-19 00:56:09 +00001324def: InstRW<[SKLWriteResGroup115], (instregex "ROR(8|16|32|64)mCL")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001325
1326def SKLWriteResGroup116 : SchedWriteRes<[SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
1327 let Latency = 8;
1328 let NumMicroOps = 5;
1329 let ResourceCycles = [1,1,1,2];
1330}
Craig Topperfc179c62018-03-22 04:23:41 +00001331def: InstRW<[SKLWriteResGroup116], (instregex "RCL(8|16|32|64)m1",
1332 "RCL(8|16|32|64)mi",
1333 "RCR(8|16|32|64)m1",
1334 "RCR(8|16|32|64)mi")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001335
1336def SKLWriteResGroup117 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort06]> {
1337 let Latency = 8;
1338 let NumMicroOps = 6;
1339 let ResourceCycles = [1,1,1,3];
1340}
Craig Topperfc179c62018-03-22 04:23:41 +00001341def: InstRW<[SKLWriteResGroup117], (instregex "ROL(8|16|32|64)mCL",
1342 "SAR(8|16|32|64)mCL",
1343 "SHL(8|16|32|64)mCL",
1344 "SHR(8|16|32|64)mCL")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001345
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001346def SKLWriteResGroup119 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
1347 let Latency = 8;
1348 let NumMicroOps = 6;
1349 let ResourceCycles = [1,1,1,2,1];
1350}
Simon Pilgrim0c0336e2018-05-17 12:43:42 +00001351def: SchedAlias<WriteADCRMW, SKLWriteResGroup119>;
1352def: InstRW<[SKLWriteResGroup119], (instregex "CMPXCHG(8|16|32|64)rm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001353
1354def SKLWriteResGroup120 : SchedWriteRes<[SKLPort0,SKLPort23]> {
1355 let Latency = 9;
1356 let NumMicroOps = 2;
1357 let ResourceCycles = [1,1];
1358}
Simon Pilgrim210286e2018-05-08 10:28:03 +00001359def: InstRW<[SKLWriteResGroup120], (instregex "MMX_CVTPI2PSirm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001360
1361def SKLWriteResGroup121 : SchedWriteRes<[SKLPort5,SKLPort23]> {
1362 let Latency = 9;
1363 let NumMicroOps = 2;
1364 let ResourceCycles = [1,1];
1365}
Simon Pilgrim31a96332018-03-24 20:40:14 +00001366def: InstRW<[SKLWriteResGroup121], (instregex "(V?)PCMPGTQrm",
Craig Topperfc179c62018-03-22 04:23:41 +00001367 "VPMOVSXBWYrm",
1368 "VPMOVSXDQYrm",
1369 "VPMOVSXWDYrm",
Simon Pilgrim93c878c2018-05-03 10:31:20 +00001370 "VPMOVZXWDYrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001371
Craig Topper58afb4e2018-03-22 21:10:07 +00001372def SKLWriteResGroup123 : SchedWriteRes<[SKLPort23,SKLPort01]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001373 let Latency = 9;
1374 let NumMicroOps = 2;
1375 let ResourceCycles = [1,1];
1376}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001377def: InstRW<[SKLWriteResGroup123], (instregex "MMX_CVT(T?)PS2PIirm",
Simon Pilgrim31a96332018-03-24 20:40:14 +00001378 "(V?)CVTPS2PDrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001379
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001380def SKLWriteResGroup127 : SchedWriteRes<[SKLPort1,SKLPort5,SKLPort23]> {
1381 let Latency = 9;
1382 let NumMicroOps = 3;
1383 let ResourceCycles = [1,1,1];
1384}
Craig Topper4a3be6e2018-03-22 19:22:51 +00001385def: InstRW<[SKLWriteResGroup127], (instrs IMUL64m, MUL64m, MULX64rm)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001386
1387def SKLWriteResGroup128 : SchedWriteRes<[SKLPort5,SKLPort01,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001388 let Latency = 9;
1389 let NumMicroOps = 4;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001390 let ResourceCycles = [2,1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001391}
Craig Topperfc179c62018-03-22 04:23:41 +00001392def: InstRW<[SKLWriteResGroup128], (instregex "(V?)PHADDSWrm",
1393 "(V?)PHSUBSWrm")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001394
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001395def SKLWriteResGroup130 : SchedWriteRes<[SKLPort1,SKLPort23,SKLPort237,SKLPort0156]> {
1396 let Latency = 9;
1397 let NumMicroOps = 4;
1398 let ResourceCycles = [1,1,1,1];
1399}
Craig Topperfc179c62018-03-22 04:23:41 +00001400def: InstRW<[SKLWriteResGroup130], (instregex "SHLD(16|32|64)mri8",
1401 "SHRD(16|32|64)mri8")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001402
1403def SKLWriteResGroup131 : SchedWriteRes<[SKLPort1,SKLPort6,SKLPort23,SKLPort0156]> {
1404 let Latency = 9;
1405 let NumMicroOps = 5;
1406 let ResourceCycles = [1,2,1,1];
1407}
Craig Topperfc179c62018-03-22 04:23:41 +00001408def: InstRW<[SKLWriteResGroup131], (instregex "LAR(16|32|64)rm",
1409 "LSL(16|32|64)rm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001410
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001411def SKLWriteResGroup133 : SchedWriteRes<[SKLPort5,SKLPort23]> {
1412 let Latency = 10;
1413 let NumMicroOps = 2;
1414 let ResourceCycles = [1,1];
1415}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001416def: InstRW<[SKLWriteResGroup133], (instregex "(ADD|SUB|SUBR)_F(32|64)m",
1417 "ILD_F(16|32|64)m",
Simon Pilgrime480ed02018-05-07 18:25:19 +00001418 "VPCMPGTQYrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001419
1420def SKLWriteResGroup134 : SchedWriteRes<[SKLPort01,SKLPort23]> {
1421 let Latency = 10;
1422 let NumMicroOps = 2;
1423 let ResourceCycles = [1,1];
1424}
Simon Pilgrime93fd5f2018-05-02 09:18:49 +00001425def: InstRW<[SKLWriteResGroup134], (instregex "(V?)CVTDQ2PSrm",
Simon Pilgrim31a96332018-03-24 20:40:14 +00001426 "(V?)CVTPS2DQrm",
1427 "(V?)CVTSS2SDrm",
Simon Pilgrim93c878c2018-05-03 10:31:20 +00001428 "(V?)CVTTPS2DQrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001429
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001430def SKLWriteResGroup138 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
1431 let Latency = 10;
1432 let NumMicroOps = 3;
1433 let ResourceCycles = [1,1,1];
1434}
Simon Pilgrim210286e2018-05-08 10:28:03 +00001435def: InstRW<[SKLWriteResGroup138], (instregex "MMX_CVTPI2PDirm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001436
Craig Topper58afb4e2018-03-22 21:10:07 +00001437def SKLWriteResGroup139 : SchedWriteRes<[SKLPort5,SKLPort23,SKLPort01]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001438 let Latency = 10;
1439 let NumMicroOps = 3;
1440 let ResourceCycles = [1,1,1];
1441}
Craig Topperfc179c62018-03-22 04:23:41 +00001442def: InstRW<[SKLWriteResGroup139], (instregex "(V?)CVTSD2SSrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001443
1444def SKLWriteResGroup140 : SchedWriteRes<[SKLPort5,SKLPort01,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001445 let Latency = 10;
1446 let NumMicroOps = 4;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001447 let ResourceCycles = [2,1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001448}
Craig Topperfc179c62018-03-22 04:23:41 +00001449def: InstRW<[SKLWriteResGroup140], (instregex "VPHADDSWYrm",
1450 "VPHSUBSWYrm")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001451
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001452def SKLWriteResGroup142 : SchedWriteRes<[SKLPort1,SKLPort23,SKLPort06,SKLPort0156]> {
Craig Topper4a3be6e2018-03-22 19:22:51 +00001453 let Latency = 9;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001454 let NumMicroOps = 4;
1455 let ResourceCycles = [1,1,1,1];
1456}
Craig Topperf846e2d2018-04-19 05:34:05 +00001457def: InstRW<[SKLWriteResGroup142], (instrs IMUL32m, MUL32m, MULX32rm)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001458
1459def SKLWriteResGroup143 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
1460 let Latency = 10;
1461 let NumMicroOps = 8;
1462 let ResourceCycles = [1,1,1,1,1,3];
1463}
Craig Topper13a16502018-03-19 00:56:09 +00001464def: InstRW<[SKLWriteResGroup143], (instregex "XCHG(8|16|32|64)rm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001465
Craig Topper8104f262018-04-02 05:33:28 +00001466def SKLWriteResGroup145 : SchedWriteRes<[SKLPort0,SKLFPDivider]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001467 let Latency = 11;
1468 let NumMicroOps = 1;
Craig Topper8104f262018-04-02 05:33:28 +00001469 let ResourceCycles = [1,3];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001470}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001471def : SchedAlias<WriteFDivX, SKLWriteResGroup145>; // TODO - convert to ZnWriteResFpuPair
Craig Topper8104f262018-04-02 05:33:28 +00001472
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001473def SKLWriteResGroup146 : SchedWriteRes<[SKLPort0,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001474 let Latency = 11;
1475 let NumMicroOps = 2;
1476 let ResourceCycles = [1,1];
1477}
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00001478def: InstRW<[SKLWriteResGroup146], (instregex "MUL_F(32|64)m")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001479
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001480def SKLWriteResGroup147 : SchedWriteRes<[SKLPort01,SKLPort23]> {
1481 let Latency = 11;
1482 let NumMicroOps = 2;
1483 let ResourceCycles = [1,1];
1484}
Simon Pilgrime93fd5f2018-05-02 09:18:49 +00001485def: InstRW<[SKLWriteResGroup147], (instregex "VCVTDQ2PSYrm",
Craig Topperfc179c62018-03-22 04:23:41 +00001486 "VCVTPS2PDYrm",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001487 "VCVT(T?)PS2DQYrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001488
1489def SKLWriteResGroup149 : SchedWriteRes<[SKLPort5,SKLPort23]> {
1490 let Latency = 11;
1491 let NumMicroOps = 3;
1492 let ResourceCycles = [2,1];
1493}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001494def: InstRW<[SKLWriteResGroup149], (instregex "FICOM(P?)(16|32)m")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001495
1496def SKLWriteResGroup150 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
1497 let Latency = 11;
1498 let NumMicroOps = 3;
1499 let ResourceCycles = [1,1,1];
1500}
Craig Topperfc179c62018-03-22 04:23:41 +00001501def: InstRW<[SKLWriteResGroup150], (instregex "(V?)CVTDQ2PDrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001502
Craig Topper58afb4e2018-03-22 21:10:07 +00001503def SKLWriteResGroup151 : SchedWriteRes<[SKLPort0,SKLPort23,SKLPort01]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001504 let Latency = 11;
1505 let NumMicroOps = 3;
1506 let ResourceCycles = [1,1,1];
1507}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001508def: InstRW<[SKLWriteResGroup151], (instregex "(V?)CVTSS2SI64rm",
1509 "(V?)CVT(T?)SD2SI(64)?rm",
Craig Topperfc179c62018-03-22 04:23:41 +00001510 "VCVTTSS2SI64rm",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001511 "(V?)CVT(T?)SS2SIrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001512
Craig Topper58afb4e2018-03-22 21:10:07 +00001513def SKLWriteResGroup152 : SchedWriteRes<[SKLPort5,SKLPort23,SKLPort01]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001514 let Latency = 11;
1515 let NumMicroOps = 3;
1516 let ResourceCycles = [1,1,1];
1517}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001518def: InstRW<[SKLWriteResGroup152], (instregex "CVTPD2PSrm",
1519 "CVT(T?)PD2DQrm",
1520 "MMX_CVT(T?)PD2PIirm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001521
1522def SKLWriteResGroup153 : SchedWriteRes<[SKLPort1,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
1523 let Latency = 11;
1524 let NumMicroOps = 6;
1525 let ResourceCycles = [1,1,1,2,1];
1526}
Craig Topperfc179c62018-03-22 04:23:41 +00001527def: InstRW<[SKLWriteResGroup153], (instregex "SHLD(16|32|64)mrCL",
1528 "SHRD(16|32|64)mrCL")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001529
1530def SKLWriteResGroup154 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001531 let Latency = 11;
1532 let NumMicroOps = 7;
1533 let ResourceCycles = [2,3,2];
1534}
Craig Topperfc179c62018-03-22 04:23:41 +00001535def: InstRW<[SKLWriteResGroup154], (instregex "RCL(16|32|64)rCL",
1536 "RCR(16|32|64)rCL")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001537
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001538def SKLWriteResGroup155 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort15,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001539 let Latency = 11;
1540 let NumMicroOps = 9;
1541 let ResourceCycles = [1,5,1,2];
1542}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001543def: InstRW<[SKLWriteResGroup155], (instregex "RCL8rCL")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001544
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001545def SKLWriteResGroup156 : SchedWriteRes<[SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001546 let Latency = 11;
1547 let NumMicroOps = 11;
1548 let ResourceCycles = [2,9];
1549}
Craig Topperfc179c62018-03-22 04:23:41 +00001550def: InstRW<[SKLWriteResGroup156], (instrs LOOPE, LOOPNE)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001551
Craig Topper58afb4e2018-03-22 21:10:07 +00001552def SKLWriteResGroup160 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23,SKLPort01]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001553 let Latency = 12;
1554 let NumMicroOps = 4;
1555 let ResourceCycles = [1,1,1,1];
1556}
1557def: InstRW<[SKLWriteResGroup160], (instregex "CVTTSS2SI64rm")>;
1558
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001559def SKLWriteResGroup162 : SchedWriteRes<[SKLPort5,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001560 let Latency = 13;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001561 let NumMicroOps = 3;
1562 let ResourceCycles = [2,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001563}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001564def: InstRW<[SKLWriteResGroup162], (instregex "(ADD|SUB|SUBR)_FI(16|32)m")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001565
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001566def SKLWriteResGroup163 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
1567 let Latency = 13;
1568 let NumMicroOps = 3;
1569 let ResourceCycles = [1,1,1];
1570}
1571def: InstRW<[SKLWriteResGroup163], (instregex "VCVTDQ2PDYrm")>;
1572
Craig Topper8104f262018-04-02 05:33:28 +00001573def SKLWriteResGroup166 : SchedWriteRes<[SKLPort0,SKLFPDivider]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001574 let Latency = 14;
1575 let NumMicroOps = 1;
Craig Topper8104f262018-04-02 05:33:28 +00001576 let ResourceCycles = [1,3];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001577}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001578def : SchedAlias<WriteFDiv64, SKLWriteResGroup166>; // TODO - convert to ZnWriteResFpuPair
1579def : SchedAlias<WriteFDiv64X, SKLWriteResGroup166>; // TODO - convert to ZnWriteResFpuPair
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001580
Craig Topper8104f262018-04-02 05:33:28 +00001581def SKLWriteResGroup166_1 : SchedWriteRes<[SKLPort0,SKLFPDivider]> {
1582 let Latency = 14;
1583 let NumMicroOps = 1;
1584 let ResourceCycles = [1,5];
1585}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001586def : SchedAlias<WriteFDiv64Y, SKLWriteResGroup166_1>; // TODO - convert to ZnWriteResFpuPair
Craig Topper8104f262018-04-02 05:33:28 +00001587
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001588def SKLWriteResGroup169 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
1589 let Latency = 14;
1590 let NumMicroOps = 3;
1591 let ResourceCycles = [1,1,1];
1592}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001593def: InstRW<[SKLWriteResGroup169], (instregex "MUL_FI(16|32)m")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001594
1595def SKLWriteResGroup170 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort15,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001596 let Latency = 14;
1597 let NumMicroOps = 10;
1598 let ResourceCycles = [2,4,1,3];
1599}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001600def: InstRW<[SKLWriteResGroup170], (instregex "RCR8rCL")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001601
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001602def SKLWriteResGroup171 : SchedWriteRes<[SKLPort0]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001603 let Latency = 15;
1604 let NumMicroOps = 1;
1605 let ResourceCycles = [1];
1606}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001607def: InstRW<[SKLWriteResGroup171], (instregex "DIVR_(FPrST0|FST0r|FrST0)")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001608
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001609def SKLWriteResGroup174 : SchedWriteRes<[SKLPort1,SKLPort23,SKLPort237,SKLPort06,SKLPort15,SKLPort0156]> {
1610 let Latency = 15;
1611 let NumMicroOps = 10;
1612 let ResourceCycles = [1,1,1,5,1,1];
1613}
Craig Topper13a16502018-03-19 00:56:09 +00001614def: InstRW<[SKLWriteResGroup174], (instregex "RCL(8|16|32|64)mCL")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001615
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001616def SKLWriteResGroup177 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort06,SKLPort15,SKLPort0156]> {
1617 let Latency = 16;
1618 let NumMicroOps = 14;
1619 let ResourceCycles = [1,1,1,4,2,5];
1620}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001621def: InstRW<[SKLWriteResGroup177], (instrs CMPXCHG8B)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001622
1623def SKLWriteResGroup178 : SchedWriteRes<[SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001624 let Latency = 16;
1625 let NumMicroOps = 16;
1626 let ResourceCycles = [16];
1627}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +00001628def: InstRW<[SKLWriteResGroup178], (instrs VZEROALL)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001629
Craig Topper8104f262018-04-02 05:33:28 +00001630def SKLWriteResGroup179 : SchedWriteRes<[SKLPort0,SKLPort23,SKLFPDivider]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001631 let Latency = 17;
1632 let NumMicroOps = 2;
Craig Topper8104f262018-04-02 05:33:28 +00001633 let ResourceCycles = [1,1,5];
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001634}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001635def : SchedAlias<WriteFDivXLd, SKLWriteResGroup179>; // TODO - convert to ZnWriteResFpuPair
Craig Topper8104f262018-04-02 05:33:28 +00001636
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001637def SKLWriteResGroup180 : SchedWriteRes<[SKLPort0,SKLPort1,SKLPort5,SKLPort6,SKLPort05,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001638 let Latency = 17;
1639 let NumMicroOps = 15;
1640 let ResourceCycles = [2,1,2,4,2,4];
1641}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +00001642def: InstRW<[SKLWriteResGroup180], (instrs XCH_F)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001643
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001644def SKLWriteResGroup184 : SchedWriteRes<[SKLPort5,SKLPort6,SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001645 let Latency = 18;
1646 let NumMicroOps = 8;
1647 let ResourceCycles = [1,1,1,5];
1648}
Craig Topperfc179c62018-03-22 04:23:41 +00001649def: InstRW<[SKLWriteResGroup184], (instrs CPUID, RDTSC)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001650
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001651def SKLWriteResGroup185 : SchedWriteRes<[SKLPort1,SKLPort23,SKLPort237,SKLPort06,SKLPort15,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001652 let Latency = 18;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001653 let NumMicroOps = 11;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001654 let ResourceCycles = [2,1,1,4,1,2];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001655}
Craig Topper13a16502018-03-19 00:56:09 +00001656def: InstRW<[SKLWriteResGroup185], (instregex "RCR(8|16|32|64)mCL")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001657
Craig Topper8104f262018-04-02 05:33:28 +00001658def SKLWriteResGroup186 : SchedWriteRes<[SKLPort0,SKLPort23,SKLFPDivider]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001659 let Latency = 19;
1660 let NumMicroOps = 2;
Craig Topper8104f262018-04-02 05:33:28 +00001661 let ResourceCycles = [1,1,4];
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001662}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001663def : SchedAlias<WriteFDiv64Ld, SKLWriteResGroup186>; // TODO - convert to ZnWriteResFpuPair
Craig Topper8104f262018-04-02 05:33:28 +00001664
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001665def SKLWriteResGroup189 : SchedWriteRes<[SKLPort0]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001666 let Latency = 20;
1667 let NumMicroOps = 1;
1668 let ResourceCycles = [1];
1669}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001670def: InstRW<[SKLWriteResGroup189], (instregex "DIV_(FPrST0|FST0r|FrST0)")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001671
Craig Topper8104f262018-04-02 05:33:28 +00001672def SKLWriteResGroup190 : SchedWriteRes<[SKLPort0,SKLPort23,SKLFPDivider]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001673 let Latency = 20;
1674 let NumMicroOps = 2;
Craig Topper8104f262018-04-02 05:33:28 +00001675 let ResourceCycles = [1,1,4];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001676}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001677def : SchedAlias<WriteFDiv64XLd, SKLWriteResGroup190>; // TODO - convert to ZnWriteResFpuPair
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001678
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001679def SKLWriteResGroup192 : SchedWriteRes<[SKLPort4,SKLPort5,SKLPort6,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
1680 let Latency = 20;
1681 let NumMicroOps = 8;
1682 let ResourceCycles = [1,1,1,1,1,1,2];
1683}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +00001684def: InstRW<[SKLWriteResGroup192], (instrs INSB, INSL, INSW)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001685
1686def SKLWriteResGroup193 : SchedWriteRes<[SKLPort5,SKLPort6,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001687 let Latency = 20;
1688 let NumMicroOps = 10;
1689 let ResourceCycles = [1,2,7];
1690}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001691def: InstRW<[SKLWriteResGroup193], (instrs MWAITrr)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001692
Craig Topper8104f262018-04-02 05:33:28 +00001693def SKLWriteResGroup195 : SchedWriteRes<[SKLPort0,SKLPort23,SKLFPDivider]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001694 let Latency = 21;
1695 let NumMicroOps = 2;
Craig Topper8104f262018-04-02 05:33:28 +00001696 let ResourceCycles = [1,1,8];
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001697}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001698def : SchedAlias<WriteFDiv64YLd, SKLWriteResGroup195>; // TODO - convert to ZnWriteResFpuPair
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001699
1700def SKLWriteResGroup196 : SchedWriteRes<[SKLPort0,SKLPort23]> {
1701 let Latency = 22;
1702 let NumMicroOps = 2;
1703 let ResourceCycles = [1,1];
1704}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001705def: InstRW<[SKLWriteResGroup196], (instregex "DIV_F(32|64)m")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001706
1707def SKLWriteResGroup196_1 : SchedWriteRes<[SKLPort0, SKLPort23, SKLPort5, SKLPort015]> {
1708 let Latency = 22;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001709 let NumMicroOps = 5;
1710 let ResourceCycles = [1,2,1,1];
1711}
Craig Topper17a31182017-12-16 18:35:29 +00001712def: InstRW<[SKLWriteResGroup196_1], (instrs VGATHERDPSrm,
1713 VGATHERDPDrm,
1714 VGATHERQPDrm,
1715 VGATHERQPSrm,
1716 VPGATHERDDrm,
1717 VPGATHERDQrm,
1718 VPGATHERQDrm,
1719 VPGATHERQQrm)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001720
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001721def SKLWriteResGroup196_2 : SchedWriteRes<[SKLPort0, SKLPort23, SKLPort5, SKLPort015]> {
1722 let Latency = 25;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001723 let NumMicroOps = 5;
1724 let ResourceCycles = [1,2,1,1];
1725}
Craig Topper17a31182017-12-16 18:35:29 +00001726def: InstRW<[SKLWriteResGroup196_2], (instrs VGATHERDPSYrm,
1727 VGATHERQPDYrm,
1728 VGATHERQPSYrm,
1729 VPGATHERDDYrm,
1730 VPGATHERDQYrm,
1731 VPGATHERQDYrm,
1732 VPGATHERQQYrm,
1733 VGATHERDPDYrm)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001734
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001735def SKLWriteResGroup198 : SchedWriteRes<[SKLPort0,SKLPort4,SKLPort5,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
1736 let Latency = 23;
1737 let NumMicroOps = 19;
1738 let ResourceCycles = [2,1,4,1,1,4,6];
1739}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001740def: InstRW<[SKLWriteResGroup198], (instrs CMPXCHG16B)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001741
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001742def SKLWriteResGroup202 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
1743 let Latency = 25;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001744 let NumMicroOps = 3;
1745 let ResourceCycles = [1,1,1];
1746}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001747def: InstRW<[SKLWriteResGroup202], (instregex "DIV_FI(16|32)m")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001748
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001749def SKLWriteResGroup206 : SchedWriteRes<[SKLPort0,SKLPort23]> {
1750 let Latency = 27;
1751 let NumMicroOps = 2;
1752 let ResourceCycles = [1,1];
1753}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001754def: InstRW<[SKLWriteResGroup206], (instregex "DIVR_F(32|64)m")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001755
1756def SKLWriteResGroup207 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23,SKLPort0156]> {
1757 let Latency = 28;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001758 let NumMicroOps = 8;
1759 let ResourceCycles = [2,4,1,1];
1760}
Craig Topper13a16502018-03-19 00:56:09 +00001761def: InstRW<[SKLWriteResGroup207], (instregex "IDIV(8|16|32|64)m")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001762
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001763def SKLWriteResGroup208 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001764 let Latency = 30;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001765 let NumMicroOps = 3;
1766 let ResourceCycles = [1,1,1];
1767}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001768def: InstRW<[SKLWriteResGroup208], (instregex "DIVR_FI(16|32)m")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001769
1770def SKLWriteResGroup209 : SchedWriteRes<[SKLPort5,SKLPort6,SKLPort23,SKLPort06,SKLPort0156]> {
1771 let Latency = 35;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001772 let NumMicroOps = 23;
1773 let ResourceCycles = [1,5,3,4,10];
1774}
Craig Topperfc179c62018-03-22 04:23:41 +00001775def: InstRW<[SKLWriteResGroup209], (instregex "IN(8|16|32)ri",
1776 "IN(8|16|32)rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001777
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001778def SKLWriteResGroup210 : SchedWriteRes<[SKLPort5,SKLPort6,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
1779 let Latency = 35;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001780 let NumMicroOps = 23;
1781 let ResourceCycles = [1,5,2,1,4,10];
1782}
Craig Topperfc179c62018-03-22 04:23:41 +00001783def: InstRW<[SKLWriteResGroup210], (instregex "OUT(8|16|32)ir",
1784 "OUT(8|16|32)rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001785
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001786def SKLWriteResGroup211 : SchedWriteRes<[SKLPort1,SKLPort6,SKLPort23,SKLPort0156]> {
1787 let Latency = 37;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001788 let NumMicroOps = 31;
1789 let ResourceCycles = [1,8,1,21];
1790}
Craig Topper391c6f92017-12-10 01:24:08 +00001791def: InstRW<[SKLWriteResGroup211], (instregex "XRSTOR(64)?")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001792
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001793def SKLWriteResGroup212 : SchedWriteRes<[SKLPort1,SKLPort4,SKLPort5,SKLPort6,SKLPort23,SKLPort237,SKLPort15,SKLPort0156]> {
1794 let Latency = 40;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001795 let NumMicroOps = 18;
1796 let ResourceCycles = [1,1,2,3,1,1,1,8];
1797}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001798def: InstRW<[SKLWriteResGroup212], (instrs VMCLEARm)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001799
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001800def SKLWriteResGroup213 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort23,SKLPort237,SKLPort0156]> {
1801 let Latency = 41;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001802 let NumMicroOps = 39;
1803 let ResourceCycles = [1,10,1,1,26];
1804}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001805def: InstRW<[SKLWriteResGroup213], (instrs XSAVE64)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001806
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001807def SKLWriteResGroup214 : SchedWriteRes<[SKLPort5,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001808 let Latency = 42;
1809 let NumMicroOps = 22;
1810 let ResourceCycles = [2,20];
1811}
Craig Topper2d451e72018-03-18 08:38:06 +00001812def: InstRW<[SKLWriteResGroup214], (instrs RDTSCP)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001813
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001814def SKLWriteResGroup215 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort23,SKLPort237,SKLPort0156]> {
1815 let Latency = 42;
1816 let NumMicroOps = 40;
1817 let ResourceCycles = [1,11,1,1,26];
1818}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001819def: InstRW<[SKLWriteResGroup215], (instrs XSAVE)>;
1820def: InstRW<[SKLWriteResGroup215], (instregex "XSAVEC", "XSAVES")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001821
1822def SKLWriteResGroup216 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort23,SKLPort237,SKLPort0156]> {
1823 let Latency = 46;
1824 let NumMicroOps = 44;
1825 let ResourceCycles = [1,11,1,1,30];
1826}
1827def: InstRW<[SKLWriteResGroup216], (instregex "XSAVEOPT")>;
1828
1829def SKLWriteResGroup217 : SchedWriteRes<[SKLPort0,SKLPort23,SKLPort05,SKLPort06,SKLPort0156]> {
1830 let Latency = 62;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001831 let NumMicroOps = 64;
1832 let ResourceCycles = [2,8,5,10,39];
1833}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001834def: InstRW<[SKLWriteResGroup217], (instrs FLDENVm)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001835
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001836def SKLWriteResGroup218 : SchedWriteRes<[SKLPort0,SKLPort6,SKLPort23,SKLPort05,SKLPort06,SKLPort15,SKLPort0156]> {
1837 let Latency = 63;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001838 let NumMicroOps = 88;
1839 let ResourceCycles = [4,4,31,1,2,1,45];
1840}
Craig Topper2d451e72018-03-18 08:38:06 +00001841def: InstRW<[SKLWriteResGroup218], (instrs FXRSTOR64)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001842
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001843def SKLWriteResGroup219 : SchedWriteRes<[SKLPort0,SKLPort6,SKLPort23,SKLPort05,SKLPort06,SKLPort15,SKLPort0156]> {
1844 let Latency = 63;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001845 let NumMicroOps = 90;
1846 let ResourceCycles = [4,2,33,1,2,1,47];
1847}
Craig Topper2d451e72018-03-18 08:38:06 +00001848def: InstRW<[SKLWriteResGroup219], (instrs FXRSTOR)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001849
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001850def SKLWriteResGroup220 : SchedWriteRes<[SKLPort5,SKLPort05,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001851 let Latency = 75;
1852 let NumMicroOps = 15;
1853 let ResourceCycles = [6,3,6];
1854}
Simon Pilgrim8cd01aa2018-04-23 16:10:50 +00001855def: InstRW<[SKLWriteResGroup220], (instrs FNINIT)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001856
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001857def SKLWriteResGroup221 : SchedWriteRes<[SKLPort0,SKLPort1,SKLPort5,SKLPort6,SKLPort05,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001858 let Latency = 76;
1859 let NumMicroOps = 32;
1860 let ResourceCycles = [7,2,8,3,1,11];
1861}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001862def: InstRW<[SKLWriteResGroup221], (instregex "DIV(16|32|64)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001863
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001864def SKLWriteResGroup222 : SchedWriteRes<[SKLPort0,SKLPort1,SKLPort5,SKLPort6,SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001865 let Latency = 102;
1866 let NumMicroOps = 66;
1867 let ResourceCycles = [4,2,4,8,14,34];
1868}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001869def: InstRW<[SKLWriteResGroup222], (instregex "IDIV(16|32|64)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001870
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001871def SKLWriteResGroup223 : SchedWriteRes<[SKLPort0,SKLPort1,SKLPort4,SKLPort5,SKLPort6,SKLPort237,SKLPort06,SKLPort0156]> {
1872 let Latency = 106;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001873 let NumMicroOps = 100;
1874 let ResourceCycles = [9,1,11,16,1,11,21,30];
1875}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001876def: InstRW<[SKLWriteResGroup223], (instrs FSTENVm)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001877
Clement Courbet07c9ec62018-05-29 06:19:39 +00001878def: InstRW<[WriteZero], (instrs CLC)>;
1879
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001880} // SchedModel